blob: 8754b2623ce89c36df003827a7f9fa0b6e761a82 [file] [log] [blame]
Nate Begeman1d9d7422005-10-18 00:28:58 +00001//===-- PPCISelLowering.cpp - PPC DAG Lowering Implementation -------------===//
Chris Lattner7c5a3d32005-08-16 17:14:42 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Chris Lattner7c5a3d32005-08-16 17:14:42 +00007//
8//===----------------------------------------------------------------------===//
9//
Nate Begeman21e463b2005-10-16 05:39:50 +000010// This file implements the PPCISelLowering class.
Chris Lattner7c5a3d32005-08-16 17:14:42 +000011//
12//===----------------------------------------------------------------------===//
13
Chris Lattner16e71f22005-10-14 23:59:06 +000014#include "PPCISelLowering.h"
Jim Laskey2f616bf2006-11-16 22:43:37 +000015#include "PPCMachineFunctionInfo.h"
Bill Wendling53351a12010-03-12 02:00:43 +000016#include "PPCPerfectShuffle.h"
Chris Lattner16e71f22005-10-14 23:59:06 +000017#include "PPCTargetMachine.h"
Evan Cheng94b95502011-07-26 00:24:13 +000018#include "MCTargetDesc/PPCPredicates.h"
Craig Topper79aa3412012-03-17 18:46:09 +000019#include "llvm/CallingConv.h"
20#include "llvm/Constants.h"
21#include "llvm/DerivedTypes.h"
22#include "llvm/Function.h"
23#include "llvm/Intrinsics.h"
Owen Anderson718cb662007-09-07 04:06:50 +000024#include "llvm/ADT/STLExtras.h"
Chris Lattnerb9a7bea2007-03-06 00:59:59 +000025#include "llvm/CodeGen/CallingConvLower.h"
Chris Lattner7c5a3d32005-08-16 17:14:42 +000026#include "llvm/CodeGen/MachineFrameInfo.h"
27#include "llvm/CodeGen/MachineFunction.h"
Chris Lattner8a2d3ca2005-08-26 21:23:58 +000028#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000029#include "llvm/CodeGen/MachineRegisterInfo.h"
Chris Lattner7c5a3d32005-08-16 17:14:42 +000030#include "llvm/CodeGen/SelectionDAG.h"
Anton Korobeynikov362dd0b2010-02-15 22:37:53 +000031#include "llvm/CodeGen/TargetLoweringObjectFileImpl.h"
Chris Lattner4eab7142006-11-10 02:08:47 +000032#include "llvm/Support/CommandLine.h"
Torok Edwindac237e2009-07-08 20:53:28 +000033#include "llvm/Support/ErrorHandling.h"
Craig Topper79aa3412012-03-17 18:46:09 +000034#include "llvm/Support/MathExtras.h"
Torok Edwindac237e2009-07-08 20:53:28 +000035#include "llvm/Support/raw_ostream.h"
Craig Topper79aa3412012-03-17 18:46:09 +000036#include "llvm/Target/TargetOptions.h"
Chris Lattner7c5a3d32005-08-16 17:14:42 +000037using namespace llvm;
38
Duncan Sands1e96bab2010-11-04 10:49:57 +000039static bool CC_PPC_SVR4_Custom_Dummy(unsigned &ValNo, MVT &ValVT, MVT &LocVT,
Tilmann Schellerffd02002009-07-03 06:45:56 +000040 CCValAssign::LocInfo &LocInfo,
41 ISD::ArgFlagsTy &ArgFlags,
42 CCState &State);
Duncan Sands1e96bab2010-11-04 10:49:57 +000043static bool CC_PPC_SVR4_Custom_AlignArgRegs(unsigned &ValNo, MVT &ValVT,
Duncan Sands1440e8b2010-11-03 11:35:31 +000044 MVT &LocVT,
Tilmann Schellerffd02002009-07-03 06:45:56 +000045 CCValAssign::LocInfo &LocInfo,
46 ISD::ArgFlagsTy &ArgFlags,
47 CCState &State);
Duncan Sands1e96bab2010-11-04 10:49:57 +000048static bool CC_PPC_SVR4_Custom_AlignFPArgRegs(unsigned &ValNo, MVT &ValVT,
Duncan Sands1440e8b2010-11-03 11:35:31 +000049 MVT &LocVT,
Tilmann Schellerffd02002009-07-03 06:45:56 +000050 CCValAssign::LocInfo &LocInfo,
51 ISD::ArgFlagsTy &ArgFlags,
52 CCState &State);
53
Hal Finkel77838f92012-06-04 02:21:00 +000054static cl::opt<bool> DisablePPCPreinc("disable-ppc-preinc",
55cl::desc("disable preincrement load/store generation on PPC"), cl::Hidden);
Chris Lattner4eab7142006-11-10 02:08:47 +000056
Hal Finkel71ffcfe2012-06-10 19:32:29 +000057static cl::opt<bool> DisableILPPref("disable-ppc-ilp-pref",
58cl::desc("disable setting the node scheduling preference to ILP on PPC"), cl::Hidden);
59
Chris Lattnerf0144122009-07-28 03:13:23 +000060static TargetLoweringObjectFile *CreateTLOF(const PPCTargetMachine &TM) {
61 if (TM.getSubtargetImpl()->isDarwin())
Bill Wendling505ad8b2010-03-15 21:09:38 +000062 return new TargetLoweringObjectFileMachO();
Bill Wendling53351a12010-03-12 02:00:43 +000063
Bruno Cardoso Lopesfdf229e2009-08-13 23:30:21 +000064 return new TargetLoweringObjectFileELF();
Chris Lattnerf0144122009-07-28 03:13:23 +000065}
66
Chris Lattner331d1bc2006-11-02 01:44:04 +000067PPCTargetLowering::PPCTargetLowering(PPCTargetMachine &TM)
Chris Lattnerf0144122009-07-28 03:13:23 +000068 : TargetLowering(TM, CreateTLOF(TM)), PPCSubTarget(*TM.getSubtargetImpl()) {
Evan Cheng769951f2012-07-02 22:39:56 +000069 const PPCSubtarget *Subtarget = &TM.getSubtarget<PPCSubtarget>();
Scott Michelfdc40a02009-02-17 22:15:04 +000070
Nate Begeman405e3ec2005-10-21 00:02:42 +000071 setPow2DivIsCheap();
Dale Johannesen72324642008-07-31 18:13:12 +000072
Chris Lattnerd145a612005-09-27 22:18:25 +000073 // Use _setjmp/_longjmp instead of setjmp/longjmp.
Anton Korobeynikovd27a2582006-12-10 23:12:42 +000074 setUseUnderscoreSetJmp(true);
75 setUseUnderscoreLongJmp(true);
Scott Michelfdc40a02009-02-17 22:15:04 +000076
Chris Lattner749dc722010-10-10 18:34:00 +000077 // On PPC32/64, arguments smaller than 4/8 bytes are extended, so all
78 // arguments are at least 4/8 bytes aligned.
Evan Cheng769951f2012-07-02 22:39:56 +000079 bool isPPC64 = Subtarget->isPPC64();
80 setMinStackArgumentAlignment(isPPC64 ? 8:4);
Wesley Peckbf17cfa2010-11-23 03:31:01 +000081
Chris Lattner7c5a3d32005-08-16 17:14:42 +000082 // Set up the register classes.
Craig Topperc9099502012-04-20 06:31:50 +000083 addRegisterClass(MVT::i32, &PPC::GPRCRegClass);
84 addRegisterClass(MVT::f32, &PPC::F4RCRegClass);
85 addRegisterClass(MVT::f64, &PPC::F8RCRegClass);
Scott Michelfdc40a02009-02-17 22:15:04 +000086
Evan Chengc5484282006-10-04 00:56:09 +000087 // PowerPC has an i16 but no i8 (or i1) SEXTLOAD
Owen Anderson825b72b2009-08-11 20:47:22 +000088 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
89 setLoadExtAction(ISD::SEXTLOAD, MVT::i8, Expand);
Duncan Sandsf9c98e62008-01-23 20:39:46 +000090
Owen Anderson825b72b2009-08-11 20:47:22 +000091 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +000092
Chris Lattner94e509c2006-11-10 23:58:45 +000093 // PowerPC has pre-inc load and store's.
Owen Anderson825b72b2009-08-11 20:47:22 +000094 setIndexedLoadAction(ISD::PRE_INC, MVT::i1, Legal);
95 setIndexedLoadAction(ISD::PRE_INC, MVT::i8, Legal);
96 setIndexedLoadAction(ISD::PRE_INC, MVT::i16, Legal);
97 setIndexedLoadAction(ISD::PRE_INC, MVT::i32, Legal);
98 setIndexedLoadAction(ISD::PRE_INC, MVT::i64, Legal);
99 setIndexedStoreAction(ISD::PRE_INC, MVT::i1, Legal);
100 setIndexedStoreAction(ISD::PRE_INC, MVT::i8, Legal);
101 setIndexedStoreAction(ISD::PRE_INC, MVT::i16, Legal);
102 setIndexedStoreAction(ISD::PRE_INC, MVT::i32, Legal);
103 setIndexedStoreAction(ISD::PRE_INC, MVT::i64, Legal);
Evan Chengcd633192006-11-09 19:11:50 +0000104
Dale Johannesen6eaeff22007-10-10 01:01:31 +0000105 // This is used in the ppcf128->int sequence. Note it has different semantics
106 // from FP_ROUND: that rounds to nearest, this rounds to zero.
Owen Anderson825b72b2009-08-11 20:47:22 +0000107 setOperationAction(ISD::FP_ROUND_INREG, MVT::ppcf128, Custom);
Dale Johannesen638ccd52007-10-06 01:24:11 +0000108
Roman Divacky0016f732012-08-16 18:19:29 +0000109 // We do not currently implement these libm ops for PowerPC.
Owen Anderson4a4fdf32011-12-08 19:32:14 +0000110 setOperationAction(ISD::FFLOOR, MVT::ppcf128, Expand);
111 setOperationAction(ISD::FCEIL, MVT::ppcf128, Expand);
112 setOperationAction(ISD::FTRUNC, MVT::ppcf128, Expand);
113 setOperationAction(ISD::FRINT, MVT::ppcf128, Expand);
114 setOperationAction(ISD::FNEARBYINT, MVT::ppcf128, Expand);
115
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000116 // PowerPC has no SREM/UREM instructions
Owen Anderson825b72b2009-08-11 20:47:22 +0000117 setOperationAction(ISD::SREM, MVT::i32, Expand);
118 setOperationAction(ISD::UREM, MVT::i32, Expand);
119 setOperationAction(ISD::SREM, MVT::i64, Expand);
120 setOperationAction(ISD::UREM, MVT::i64, Expand);
Dan Gohman3ce990d2007-10-08 17:28:24 +0000121
122 // Don't use SMUL_LOHI/UMUL_LOHI or SDIVREM/UDIVREM to lower SREM/UREM.
Owen Anderson825b72b2009-08-11 20:47:22 +0000123 setOperationAction(ISD::UMUL_LOHI, MVT::i32, Expand);
124 setOperationAction(ISD::SMUL_LOHI, MVT::i32, Expand);
125 setOperationAction(ISD::UMUL_LOHI, MVT::i64, Expand);
126 setOperationAction(ISD::SMUL_LOHI, MVT::i64, Expand);
127 setOperationAction(ISD::UDIVREM, MVT::i32, Expand);
128 setOperationAction(ISD::SDIVREM, MVT::i32, Expand);
129 setOperationAction(ISD::UDIVREM, MVT::i64, Expand);
130 setOperationAction(ISD::SDIVREM, MVT::i64, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000131
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000132 // We don't support sin/cos/sqrt/fmod/pow
Owen Anderson825b72b2009-08-11 20:47:22 +0000133 setOperationAction(ISD::FSIN , MVT::f64, Expand);
134 setOperationAction(ISD::FCOS , MVT::f64, Expand);
135 setOperationAction(ISD::FREM , MVT::f64, Expand);
136 setOperationAction(ISD::FPOW , MVT::f64, Expand);
Hal Finkel070b8db2012-06-22 00:49:52 +0000137 setOperationAction(ISD::FMA , MVT::f64, Legal);
Owen Anderson825b72b2009-08-11 20:47:22 +0000138 setOperationAction(ISD::FSIN , MVT::f32, Expand);
139 setOperationAction(ISD::FCOS , MVT::f32, Expand);
140 setOperationAction(ISD::FREM , MVT::f32, Expand);
141 setOperationAction(ISD::FPOW , MVT::f32, Expand);
Hal Finkel070b8db2012-06-22 00:49:52 +0000142 setOperationAction(ISD::FMA , MVT::f32, Legal);
Dale Johannesen5c5eb802008-01-18 19:55:37 +0000143
Owen Anderson825b72b2009-08-11 20:47:22 +0000144 setOperationAction(ISD::FLT_ROUNDS_, MVT::i32, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000145
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000146 // If we're enabling GP optimizations, use hardware square root
Evan Cheng769951f2012-07-02 22:39:56 +0000147 if (!Subtarget->hasFSQRT()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000148 setOperationAction(ISD::FSQRT, MVT::f64, Expand);
149 setOperationAction(ISD::FSQRT, MVT::f32, Expand);
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000150 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000151
Owen Anderson825b72b2009-08-11 20:47:22 +0000152 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
153 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000154
Nate Begemand88fc032006-01-14 03:14:10 +0000155 // PowerPC does not have BSWAP, CTPOP or CTTZ
Owen Anderson825b72b2009-08-11 20:47:22 +0000156 setOperationAction(ISD::BSWAP, MVT::i32 , Expand);
157 setOperationAction(ISD::CTPOP, MVT::i32 , Expand);
158 setOperationAction(ISD::CTTZ , MVT::i32 , Expand);
Chandler Carruth63974b22011-12-13 01:56:10 +0000159 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i32, Expand);
160 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i32, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000161 setOperationAction(ISD::BSWAP, MVT::i64 , Expand);
162 setOperationAction(ISD::CTPOP, MVT::i64 , Expand);
163 setOperationAction(ISD::CTTZ , MVT::i64 , Expand);
Chandler Carruth63974b22011-12-13 01:56:10 +0000164 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i64, Expand);
165 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i64, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000166
Nate Begeman35ef9132006-01-11 21:21:00 +0000167 // PowerPC does not have ROTR
Owen Anderson825b72b2009-08-11 20:47:22 +0000168 setOperationAction(ISD::ROTR, MVT::i32 , Expand);
169 setOperationAction(ISD::ROTR, MVT::i64 , Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000170
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000171 // PowerPC does not have Select
Owen Anderson825b72b2009-08-11 20:47:22 +0000172 setOperationAction(ISD::SELECT, MVT::i32, Expand);
173 setOperationAction(ISD::SELECT, MVT::i64, Expand);
174 setOperationAction(ISD::SELECT, MVT::f32, Expand);
175 setOperationAction(ISD::SELECT, MVT::f64, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000176
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000177 // PowerPC wants to turn select_cc of FP into fsel when possible.
Owen Anderson825b72b2009-08-11 20:47:22 +0000178 setOperationAction(ISD::SELECT_CC, MVT::f32, Custom);
179 setOperationAction(ISD::SELECT_CC, MVT::f64, Custom);
Nate Begeman44775902006-01-31 08:17:29 +0000180
Nate Begeman750ac1b2006-02-01 07:19:44 +0000181 // PowerPC wants to optimize integer setcc a bit
Owen Anderson825b72b2009-08-11 20:47:22 +0000182 setOperationAction(ISD::SETCC, MVT::i32, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000183
Nate Begeman81e80972006-03-17 01:40:33 +0000184 // PowerPC does not have BRCOND which requires SetCC
Owen Anderson825b72b2009-08-11 20:47:22 +0000185 setOperationAction(ISD::BRCOND, MVT::Other, Expand);
Evan Chengc35497f2006-10-30 08:02:39 +0000186
Owen Anderson825b72b2009-08-11 20:47:22 +0000187 setOperationAction(ISD::BR_JT, MVT::Other, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000188
Chris Lattnerf7605322005-08-31 21:09:52 +0000189 // PowerPC turns FP_TO_SINT into FCTIWZ and some load/stores.
Owen Anderson825b72b2009-08-11 20:47:22 +0000190 setOperationAction(ISD::FP_TO_SINT, MVT::i32, Custom);
Nate Begemanc09eeec2005-09-06 22:03:27 +0000191
Jim Laskeyad23c9d2005-08-17 00:40:22 +0000192 // PowerPC does not have [U|S]INT_TO_FP
Owen Anderson825b72b2009-08-11 20:47:22 +0000193 setOperationAction(ISD::SINT_TO_FP, MVT::i32, Expand);
194 setOperationAction(ISD::UINT_TO_FP, MVT::i32, Expand);
Jim Laskeyad23c9d2005-08-17 00:40:22 +0000195
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000196 setOperationAction(ISD::BITCAST, MVT::f32, Expand);
197 setOperationAction(ISD::BITCAST, MVT::i32, Expand);
198 setOperationAction(ISD::BITCAST, MVT::i64, Expand);
199 setOperationAction(ISD::BITCAST, MVT::f64, Expand);
Chris Lattner53e88452005-12-23 05:13:35 +0000200
Chris Lattner25b8b8c2006-04-28 21:56:10 +0000201 // We cannot sextinreg(i1). Expand to shifts.
Owen Anderson825b72b2009-08-11 20:47:22 +0000202 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1, Expand);
Jim Laskey2ad9f172007-02-22 14:56:36 +0000203
Owen Anderson825b72b2009-08-11 20:47:22 +0000204 setOperationAction(ISD::EXCEPTIONADDR, MVT::i64, Expand);
205 setOperationAction(ISD::EHSELECTION, MVT::i64, Expand);
206 setOperationAction(ISD::EXCEPTIONADDR, MVT::i32, Expand);
207 setOperationAction(ISD::EHSELECTION, MVT::i32, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000208
209
210 // We want to legalize GlobalAddress and ConstantPool nodes into the
Nate Begeman28a6b022005-12-10 02:36:00 +0000211 // appropriate instructions to materialize the address.
Owen Anderson825b72b2009-08-11 20:47:22 +0000212 setOperationAction(ISD::GlobalAddress, MVT::i32, Custom);
213 setOperationAction(ISD::GlobalTLSAddress, MVT::i32, Custom);
Bob Wilson3d90dbe2009-11-04 21:31:18 +0000214 setOperationAction(ISD::BlockAddress, MVT::i32, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000215 setOperationAction(ISD::ConstantPool, MVT::i32, Custom);
216 setOperationAction(ISD::JumpTable, MVT::i32, Custom);
217 setOperationAction(ISD::GlobalAddress, MVT::i64, Custom);
218 setOperationAction(ISD::GlobalTLSAddress, MVT::i64, Custom);
Bob Wilson3d90dbe2009-11-04 21:31:18 +0000219 setOperationAction(ISD::BlockAddress, MVT::i64, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000220 setOperationAction(ISD::ConstantPool, MVT::i64, Custom);
221 setOperationAction(ISD::JumpTable, MVT::i64, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000222
Nate Begeman1db3c922008-08-11 17:36:31 +0000223 // TRAP is legal.
Owen Anderson825b72b2009-08-11 20:47:22 +0000224 setOperationAction(ISD::TRAP, MVT::Other, Legal);
Bill Wendling77959322008-09-17 00:30:57 +0000225
226 // TRAMPOLINE is custom lowered.
Duncan Sands4a544a72011-09-06 13:37:06 +0000227 setOperationAction(ISD::INIT_TRAMPOLINE, MVT::Other, Custom);
228 setOperationAction(ISD::ADJUST_TRAMPOLINE, MVT::Other, Custom);
Bill Wendling77959322008-09-17 00:30:57 +0000229
Nate Begemanacc398c2006-01-25 18:21:52 +0000230 // VASTART needs to be custom lowered to use the VarArgsFrameIndex
Owen Anderson825b72b2009-08-11 20:47:22 +0000231 setOperationAction(ISD::VASTART , MVT::Other, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000232
Evan Cheng769951f2012-07-02 22:39:56 +0000233 if (Subtarget->isSVR4ABI()) {
234 if (isPPC64) {
Hal Finkel179a4dd2012-03-24 03:53:55 +0000235 // VAARG always uses double-word chunks, so promote anything smaller.
236 setOperationAction(ISD::VAARG, MVT::i1, Promote);
237 AddPromotedToType (ISD::VAARG, MVT::i1, MVT::i64);
238 setOperationAction(ISD::VAARG, MVT::i8, Promote);
239 AddPromotedToType (ISD::VAARG, MVT::i8, MVT::i64);
240 setOperationAction(ISD::VAARG, MVT::i16, Promote);
241 AddPromotedToType (ISD::VAARG, MVT::i16, MVT::i64);
242 setOperationAction(ISD::VAARG, MVT::i32, Promote);
243 AddPromotedToType (ISD::VAARG, MVT::i32, MVT::i64);
244 setOperationAction(ISD::VAARG, MVT::Other, Expand);
245 } else {
246 // VAARG is custom lowered with the 32-bit SVR4 ABI.
247 setOperationAction(ISD::VAARG, MVT::Other, Custom);
248 setOperationAction(ISD::VAARG, MVT::i64, Custom);
249 }
Roman Divackybdb226e2011-06-28 15:30:42 +0000250 } else
Owen Anderson825b72b2009-08-11 20:47:22 +0000251 setOperationAction(ISD::VAARG, MVT::Other, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000252
Chris Lattnerb22c08b2006-01-15 09:02:48 +0000253 // Use the default implementation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000254 setOperationAction(ISD::VACOPY , MVT::Other, Expand);
255 setOperationAction(ISD::VAEND , MVT::Other, Expand);
256 setOperationAction(ISD::STACKSAVE , MVT::Other, Expand);
257 setOperationAction(ISD::STACKRESTORE , MVT::Other, Custom);
258 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32 , Custom);
259 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i64 , Custom);
Chris Lattner56a752e2006-10-18 01:18:48 +0000260
Chris Lattner6d92cad2006-03-26 10:06:40 +0000261 // We want to custom lower some of our intrinsics.
Owen Anderson825b72b2009-08-11 20:47:22 +0000262 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000263
Dale Johannesen53e4e442008-11-07 22:54:33 +0000264 // Comparisons that require checking two conditions.
Owen Anderson825b72b2009-08-11 20:47:22 +0000265 setCondCodeAction(ISD::SETULT, MVT::f32, Expand);
266 setCondCodeAction(ISD::SETULT, MVT::f64, Expand);
267 setCondCodeAction(ISD::SETUGT, MVT::f32, Expand);
268 setCondCodeAction(ISD::SETUGT, MVT::f64, Expand);
269 setCondCodeAction(ISD::SETUEQ, MVT::f32, Expand);
270 setCondCodeAction(ISD::SETUEQ, MVT::f64, Expand);
271 setCondCodeAction(ISD::SETOGE, MVT::f32, Expand);
272 setCondCodeAction(ISD::SETOGE, MVT::f64, Expand);
273 setCondCodeAction(ISD::SETOLE, MVT::f32, Expand);
274 setCondCodeAction(ISD::SETOLE, MVT::f64, Expand);
275 setCondCodeAction(ISD::SETONE, MVT::f32, Expand);
276 setCondCodeAction(ISD::SETONE, MVT::f64, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000277
Evan Cheng769951f2012-07-02 22:39:56 +0000278 if (Subtarget->has64BitSupport()) {
Nate Begeman1d9d7422005-10-18 00:28:58 +0000279 // They also have instructions for converting between i64 and fp.
Owen Anderson825b72b2009-08-11 20:47:22 +0000280 setOperationAction(ISD::FP_TO_SINT, MVT::i64, Custom);
281 setOperationAction(ISD::FP_TO_UINT, MVT::i64, Expand);
282 setOperationAction(ISD::SINT_TO_FP, MVT::i64, Custom);
283 setOperationAction(ISD::UINT_TO_FP, MVT::i64, Expand);
Dale Johannesen4c9369d2009-06-04 20:53:52 +0000284 // This is just the low 32 bits of a (signed) fp->i64 conversion.
285 // We cannot do this with Promote because i64 is not a legal type.
Owen Anderson825b72b2009-08-11 20:47:22 +0000286 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000287
Chris Lattner7fbcef72006-03-24 07:53:47 +0000288 // FIXME: disable this lowered code. This generates 64-bit register values,
289 // and we don't model the fact that the top part is clobbered by calls. We
290 // need to flag these together so that the value isn't live across a call.
Owen Anderson825b72b2009-08-11 20:47:22 +0000291 //setOperationAction(ISD::SINT_TO_FP, MVT::i32, Custom);
Nate Begemanae749a92005-10-25 23:48:36 +0000292 } else {
Chris Lattner860e8862005-11-17 07:30:41 +0000293 // PowerPC does not have FP_TO_UINT on 32-bit implementations.
Owen Anderson825b72b2009-08-11 20:47:22 +0000294 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Expand);
Nate Begeman9d2b8172005-10-18 00:56:42 +0000295 }
296
Evan Cheng769951f2012-07-02 22:39:56 +0000297 if (Subtarget->use64BitRegs()) {
Chris Lattner26cb2862007-10-19 04:08:28 +0000298 // 64-bit PowerPC implementations can support i64 types directly
Craig Topperc9099502012-04-20 06:31:50 +0000299 addRegisterClass(MVT::i64, &PPC::G8RCRegClass);
Nate Begeman1d9d7422005-10-18 00:28:58 +0000300 // BUILD_PAIR can't be handled natively, and should be expanded to shl/or
Owen Anderson825b72b2009-08-11 20:47:22 +0000301 setOperationAction(ISD::BUILD_PAIR, MVT::i64, Expand);
Dan Gohman9ed06db2008-03-07 20:36:53 +0000302 // 64-bit PowerPC wants to expand i128 shifts itself.
Owen Anderson825b72b2009-08-11 20:47:22 +0000303 setOperationAction(ISD::SHL_PARTS, MVT::i64, Custom);
304 setOperationAction(ISD::SRA_PARTS, MVT::i64, Custom);
305 setOperationAction(ISD::SRL_PARTS, MVT::i64, Custom);
Nate Begeman1d9d7422005-10-18 00:28:58 +0000306 } else {
Chris Lattner26cb2862007-10-19 04:08:28 +0000307 // 32-bit PowerPC wants to expand i64 shifts itself.
Owen Anderson825b72b2009-08-11 20:47:22 +0000308 setOperationAction(ISD::SHL_PARTS, MVT::i32, Custom);
309 setOperationAction(ISD::SRA_PARTS, MVT::i32, Custom);
310 setOperationAction(ISD::SRL_PARTS, MVT::i32, Custom);
Nate Begemanc09eeec2005-09-06 22:03:27 +0000311 }
Evan Chengd30bf012006-03-01 01:11:20 +0000312
Evan Cheng769951f2012-07-02 22:39:56 +0000313 if (Subtarget->hasAltivec()) {
Chris Lattnere3fea5a2006-03-31 19:52:36 +0000314 // First set operation action for all vector types to expand. Then we
315 // will selectively turn on ones that can be effectively codegen'd.
Owen Anderson825b72b2009-08-11 20:47:22 +0000316 for (unsigned i = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
317 i <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++i) {
318 MVT::SimpleValueType VT = (MVT::SimpleValueType)i;
Duncan Sands83ec4b62008-06-06 12:08:01 +0000319
Chris Lattnerf3f69de2006-04-16 01:37:57 +0000320 // add/sub are legal for all supported vector VT's.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000321 setOperationAction(ISD::ADD , VT, Legal);
322 setOperationAction(ISD::SUB , VT, Legal);
Scott Michelfdc40a02009-02-17 22:15:04 +0000323
Chris Lattner7ff7e672006-04-04 17:25:31 +0000324 // We promote all shuffles to v16i8.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000325 setOperationAction(ISD::VECTOR_SHUFFLE, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000326 AddPromotedToType (ISD::VECTOR_SHUFFLE, VT, MVT::v16i8);
Chris Lattnerf3f69de2006-04-16 01:37:57 +0000327
328 // We promote all non-typed operations to v4i32.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000329 setOperationAction(ISD::AND , VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000330 AddPromotedToType (ISD::AND , VT, MVT::v4i32);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000331 setOperationAction(ISD::OR , VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000332 AddPromotedToType (ISD::OR , VT, MVT::v4i32);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000333 setOperationAction(ISD::XOR , VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000334 AddPromotedToType (ISD::XOR , VT, MVT::v4i32);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000335 setOperationAction(ISD::LOAD , VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000336 AddPromotedToType (ISD::LOAD , VT, MVT::v4i32);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000337 setOperationAction(ISD::SELECT, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000338 AddPromotedToType (ISD::SELECT, VT, MVT::v4i32);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000339 setOperationAction(ISD::STORE, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000340 AddPromotedToType (ISD::STORE, VT, MVT::v4i32);
Scott Michelfdc40a02009-02-17 22:15:04 +0000341
Chris Lattnerf3f69de2006-04-16 01:37:57 +0000342 // No other operations are legal.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000343 setOperationAction(ISD::MUL , VT, Expand);
344 setOperationAction(ISD::SDIV, VT, Expand);
345 setOperationAction(ISD::SREM, VT, Expand);
346 setOperationAction(ISD::UDIV, VT, Expand);
347 setOperationAction(ISD::UREM, VT, Expand);
348 setOperationAction(ISD::FDIV, VT, Expand);
349 setOperationAction(ISD::FNEG, VT, Expand);
350 setOperationAction(ISD::EXTRACT_VECTOR_ELT, VT, Expand);
351 setOperationAction(ISD::INSERT_VECTOR_ELT, VT, Expand);
352 setOperationAction(ISD::BUILD_VECTOR, VT, Expand);
353 setOperationAction(ISD::UMUL_LOHI, VT, Expand);
354 setOperationAction(ISD::SMUL_LOHI, VT, Expand);
355 setOperationAction(ISD::UDIVREM, VT, Expand);
356 setOperationAction(ISD::SDIVREM, VT, Expand);
357 setOperationAction(ISD::SCALAR_TO_VECTOR, VT, Expand);
358 setOperationAction(ISD::FPOW, VT, Expand);
359 setOperationAction(ISD::CTPOP, VT, Expand);
360 setOperationAction(ISD::CTLZ, VT, Expand);
Chandler Carruth63974b22011-12-13 01:56:10 +0000361 setOperationAction(ISD::CTLZ_ZERO_UNDEF, VT, Expand);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000362 setOperationAction(ISD::CTTZ, VT, Expand);
Chandler Carruth63974b22011-12-13 01:56:10 +0000363 setOperationAction(ISD::CTTZ_ZERO_UNDEF, VT, Expand);
Chris Lattnere3fea5a2006-03-31 19:52:36 +0000364 }
365
Chris Lattner7ff7e672006-04-04 17:25:31 +0000366 // We can custom expand all VECTOR_SHUFFLEs to VPERM, others we can handle
367 // with merges, splats, etc.
Owen Anderson825b72b2009-08-11 20:47:22 +0000368 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v16i8, Custom);
Chris Lattner7ff7e672006-04-04 17:25:31 +0000369
Owen Anderson825b72b2009-08-11 20:47:22 +0000370 setOperationAction(ISD::AND , MVT::v4i32, Legal);
371 setOperationAction(ISD::OR , MVT::v4i32, Legal);
372 setOperationAction(ISD::XOR , MVT::v4i32, Legal);
373 setOperationAction(ISD::LOAD , MVT::v4i32, Legal);
374 setOperationAction(ISD::SELECT, MVT::v4i32, Expand);
375 setOperationAction(ISD::STORE , MVT::v4i32, Legal);
Adhemerval Zanella51aaadb2012-10-08 17:27:24 +0000376 setOperationAction(ISD::FP_TO_SINT, MVT::v4i32, Legal);
377 setOperationAction(ISD::FP_TO_UINT, MVT::v4i32, Legal);
378 setOperationAction(ISD::SINT_TO_FP, MVT::v4i32, Legal);
379 setOperationAction(ISD::UINT_TO_FP, MVT::v4i32, Legal);
Scott Michelfdc40a02009-02-17 22:15:04 +0000380
Craig Topperc9099502012-04-20 06:31:50 +0000381 addRegisterClass(MVT::v4f32, &PPC::VRRCRegClass);
382 addRegisterClass(MVT::v4i32, &PPC::VRRCRegClass);
383 addRegisterClass(MVT::v8i16, &PPC::VRRCRegClass);
384 addRegisterClass(MVT::v16i8, &PPC::VRRCRegClass);
Scott Michelfdc40a02009-02-17 22:15:04 +0000385
Owen Anderson825b72b2009-08-11 20:47:22 +0000386 setOperationAction(ISD::MUL, MVT::v4f32, Legal);
Hal Finkel070b8db2012-06-22 00:49:52 +0000387 setOperationAction(ISD::FMA, MVT::v4f32, Legal);
Owen Anderson825b72b2009-08-11 20:47:22 +0000388 setOperationAction(ISD::MUL, MVT::v4i32, Custom);
389 setOperationAction(ISD::MUL, MVT::v8i16, Custom);
390 setOperationAction(ISD::MUL, MVT::v16i8, Custom);
Chris Lattnerf1d0b2b2006-03-20 01:53:53 +0000391
Owen Anderson825b72b2009-08-11 20:47:22 +0000392 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4f32, Custom);
393 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4i32, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000394
Owen Anderson825b72b2009-08-11 20:47:22 +0000395 setOperationAction(ISD::BUILD_VECTOR, MVT::v16i8, Custom);
396 setOperationAction(ISD::BUILD_VECTOR, MVT::v8i16, Custom);
397 setOperationAction(ISD::BUILD_VECTOR, MVT::v4i32, Custom);
398 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f32, Custom);
Adhemerval Zanella5f41fd62012-10-30 13:50:19 +0000399
400 // Altivec does not contain unordered floating-point compare instructions
401 setCondCodeAction(ISD::SETUO, MVT::v4f32, Expand);
402 setCondCodeAction(ISD::SETUEQ, MVT::v4f32, Expand);
403 setCondCodeAction(ISD::SETUGT, MVT::v4f32, Expand);
404 setCondCodeAction(ISD::SETUGE, MVT::v4f32, Expand);
405 setCondCodeAction(ISD::SETULT, MVT::v4f32, Expand);
406 setCondCodeAction(ISD::SETULE, MVT::v4f32, Expand);
Nate Begeman425a9692005-11-29 08:17:20 +0000407 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000408
Hal Finkel8cc34742012-08-04 14:10:46 +0000409 if (Subtarget->has64BitSupport()) {
Hal Finkel19aa2b52012-04-01 20:08:17 +0000410 setOperationAction(ISD::PREFETCH, MVT::Other, Legal);
Hal Finkel8cc34742012-08-04 14:10:46 +0000411 setOperationAction(ISD::READCYCLECOUNTER, MVT::i64, Legal);
412 }
Hal Finkel19aa2b52012-04-01 20:08:17 +0000413
Eli Friedman4db5aca2011-08-29 18:23:02 +0000414 setOperationAction(ISD::ATOMIC_LOAD, MVT::i32, Expand);
415 setOperationAction(ISD::ATOMIC_STORE, MVT::i32, Expand);
416
Duncan Sands03228082008-11-23 15:47:28 +0000417 setBooleanContents(ZeroOrOneBooleanContent);
Duncan Sands28b77e92011-09-06 19:07:46 +0000418 setBooleanVectorContents(ZeroOrOneBooleanContent); // FIXME: Is this correct?
Scott Michelfdc40a02009-02-17 22:15:04 +0000419
Evan Cheng769951f2012-07-02 22:39:56 +0000420 if (isPPC64) {
Chris Lattner10da9572006-10-18 01:20:43 +0000421 setStackPointerRegisterToSaveRestore(PPC::X1);
Jim Laskey2ad9f172007-02-22 14:56:36 +0000422 setExceptionPointerRegister(PPC::X3);
423 setExceptionSelectorRegister(PPC::X4);
424 } else {
Chris Lattner10da9572006-10-18 01:20:43 +0000425 setStackPointerRegisterToSaveRestore(PPC::R1);
Jim Laskey2ad9f172007-02-22 14:56:36 +0000426 setExceptionPointerRegister(PPC::R3);
427 setExceptionSelectorRegister(PPC::R4);
428 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000429
Chris Lattner8c13d0a2006-03-01 04:57:39 +0000430 // We have target-specific dag combine patterns for the following nodes:
431 setTargetDAGCombine(ISD::SINT_TO_FP);
Chris Lattner51269842006-03-01 05:50:56 +0000432 setTargetDAGCombine(ISD::STORE);
Chris Lattner90564f22006-04-18 17:59:36 +0000433 setTargetDAGCombine(ISD::BR_CC);
Chris Lattnerd9989382006-07-10 20:56:58 +0000434 setTargetDAGCombine(ISD::BSWAP);
Scott Michelfdc40a02009-02-17 22:15:04 +0000435
Dale Johannesenfabd32d2007-10-19 00:59:18 +0000436 // Darwin long double math library functions have $LDBL128 appended.
Evan Cheng769951f2012-07-02 22:39:56 +0000437 if (Subtarget->isDarwin()) {
Duncan Sands007f9842008-01-10 10:28:30 +0000438 setLibcallName(RTLIB::COS_PPCF128, "cosl$LDBL128");
Dale Johannesenfabd32d2007-10-19 00:59:18 +0000439 setLibcallName(RTLIB::POW_PPCF128, "powl$LDBL128");
440 setLibcallName(RTLIB::REM_PPCF128, "fmodl$LDBL128");
Duncan Sands007f9842008-01-10 10:28:30 +0000441 setLibcallName(RTLIB::SIN_PPCF128, "sinl$LDBL128");
442 setLibcallName(RTLIB::SQRT_PPCF128, "sqrtl$LDBL128");
Dale Johannesen7794f2a2008-09-04 00:47:13 +0000443 setLibcallName(RTLIB::LOG_PPCF128, "logl$LDBL128");
444 setLibcallName(RTLIB::LOG2_PPCF128, "log2l$LDBL128");
445 setLibcallName(RTLIB::LOG10_PPCF128, "log10l$LDBL128");
446 setLibcallName(RTLIB::EXP_PPCF128, "expl$LDBL128");
447 setLibcallName(RTLIB::EXP2_PPCF128, "exp2l$LDBL128");
Dale Johannesenfabd32d2007-10-19 00:59:18 +0000448 }
449
Hal Finkelc6129162011-10-17 18:53:03 +0000450 setMinFunctionAlignment(2);
451 if (PPCSubTarget.isDarwin())
452 setPrefFunctionAlignment(4);
Eli Friedmanfc5d3052011-05-06 20:34:06 +0000453
Evan Cheng769951f2012-07-02 22:39:56 +0000454 if (isPPC64 && Subtarget->isJITCodeModel())
455 // Temporary workaround for the inability of PPC64 JIT to handle jump
456 // tables.
457 setSupportJumpTables(false);
458
Eli Friedman26689ac2011-08-03 21:06:02 +0000459 setInsertFencesForAtomic(true);
460
Hal Finkel768c65f2011-11-22 16:21:04 +0000461 setSchedulingPreference(Sched::Hybrid);
462
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000463 computeRegisterProperties();
Hal Finkel621b77a2012-08-28 16:12:39 +0000464
465 // The Freescale cores does better with aggressive inlining of memcpy and
466 // friends. Gcc uses same threshold of 128 bytes (= 32 word stores).
467 if (Subtarget->getDarwinDirective() == PPC::DIR_E500mc ||
468 Subtarget->getDarwinDirective() == PPC::DIR_E5500) {
469 maxStoresPerMemset = 32;
470 maxStoresPerMemsetOptSize = 16;
471 maxStoresPerMemcpy = 32;
472 maxStoresPerMemcpyOptSize = 8;
473 maxStoresPerMemmove = 32;
474 maxStoresPerMemmoveOptSize = 8;
475
476 setPrefFunctionAlignment(4);
477 benefitFromCodePlacementOpt = true;
478 }
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000479}
480
Dale Johannesen28d08fd2008-02-28 22:31:51 +0000481/// getByValTypeAlignment - Return the desired alignment for ByVal aggregate
482/// function arguments in the caller parameter area.
Chris Lattnerdb125cf2011-07-18 04:54:35 +0000483unsigned PPCTargetLowering::getByValTypeAlignment(Type *Ty) const {
Dan Gohmanf0757b02010-04-21 01:34:56 +0000484 const TargetMachine &TM = getTargetMachine();
Dale Johannesen28d08fd2008-02-28 22:31:51 +0000485 // Darwin passes everything on 4 byte boundary.
486 if (TM.getSubtarget<PPCSubtarget>().isDarwin())
487 return 4;
Roman Divacky466958c2012-04-02 15:49:30 +0000488
489 // 16byte and wider vectors are passed on 16byte boundary.
490 if (VectorType *VTy = dyn_cast<VectorType>(Ty))
491 if (VTy->getBitWidth() >= 128)
492 return 16;
493
494 // The rest is 8 on PPC64 and 4 on PPC32 boundary.
495 if (PPCSubTarget.isPPC64())
496 return 8;
497
Dale Johannesen28d08fd2008-02-28 22:31:51 +0000498 return 4;
499}
500
Chris Lattnerda6d20f2006-01-09 23:52:17 +0000501const char *PPCTargetLowering::getTargetNodeName(unsigned Opcode) const {
502 switch (Opcode) {
503 default: return 0;
Evan Cheng53301922008-07-12 02:23:19 +0000504 case PPCISD::FSEL: return "PPCISD::FSEL";
505 case PPCISD::FCFID: return "PPCISD::FCFID";
506 case PPCISD::FCTIDZ: return "PPCISD::FCTIDZ";
507 case PPCISD::FCTIWZ: return "PPCISD::FCTIWZ";
508 case PPCISD::STFIWX: return "PPCISD::STFIWX";
509 case PPCISD::VMADDFP: return "PPCISD::VMADDFP";
510 case PPCISD::VNMSUBFP: return "PPCISD::VNMSUBFP";
511 case PPCISD::VPERM: return "PPCISD::VPERM";
512 case PPCISD::Hi: return "PPCISD::Hi";
513 case PPCISD::Lo: return "PPCISD::Lo";
Tilmann Scheller6b16eff2009-08-15 11:54:46 +0000514 case PPCISD::TOC_ENTRY: return "PPCISD::TOC_ENTRY";
Tilmann Scheller3a84dae2009-12-18 13:00:15 +0000515 case PPCISD::TOC_RESTORE: return "PPCISD::TOC_RESTORE";
516 case PPCISD::LOAD: return "PPCISD::LOAD";
517 case PPCISD::LOAD_TOC: return "PPCISD::LOAD_TOC";
Evan Cheng53301922008-07-12 02:23:19 +0000518 case PPCISD::DYNALLOC: return "PPCISD::DYNALLOC";
519 case PPCISD::GlobalBaseReg: return "PPCISD::GlobalBaseReg";
520 case PPCISD::SRL: return "PPCISD::SRL";
521 case PPCISD::SRA: return "PPCISD::SRA";
522 case PPCISD::SHL: return "PPCISD::SHL";
523 case PPCISD::EXTSW_32: return "PPCISD::EXTSW_32";
524 case PPCISD::STD_32: return "PPCISD::STD_32";
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +0000525 case PPCISD::CALL_SVR4: return "PPCISD::CALL_SVR4";
Hal Finkel5b00cea2012-03-31 14:45:15 +0000526 case PPCISD::CALL_NOP_SVR4: return "PPCISD::CALL_NOP_SVR4";
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +0000527 case PPCISD::CALL_Darwin: return "PPCISD::CALL_Darwin";
Tilmann Scheller6b16eff2009-08-15 11:54:46 +0000528 case PPCISD::NOP: return "PPCISD::NOP";
Evan Cheng53301922008-07-12 02:23:19 +0000529 case PPCISD::MTCTR: return "PPCISD::MTCTR";
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +0000530 case PPCISD::BCTRL_Darwin: return "PPCISD::BCTRL_Darwin";
531 case PPCISD::BCTRL_SVR4: return "PPCISD::BCTRL_SVR4";
Evan Cheng53301922008-07-12 02:23:19 +0000532 case PPCISD::RET_FLAG: return "PPCISD::RET_FLAG";
533 case PPCISD::MFCR: return "PPCISD::MFCR";
534 case PPCISD::VCMP: return "PPCISD::VCMP";
535 case PPCISD::VCMPo: return "PPCISD::VCMPo";
536 case PPCISD::LBRX: return "PPCISD::LBRX";
537 case PPCISD::STBRX: return "PPCISD::STBRX";
Evan Cheng53301922008-07-12 02:23:19 +0000538 case PPCISD::LARX: return "PPCISD::LARX";
539 case PPCISD::STCX: return "PPCISD::STCX";
540 case PPCISD::COND_BRANCH: return "PPCISD::COND_BRANCH";
541 case PPCISD::MFFS: return "PPCISD::MFFS";
542 case PPCISD::MTFSB0: return "PPCISD::MTFSB0";
543 case PPCISD::MTFSB1: return "PPCISD::MTFSB1";
544 case PPCISD::FADDRTZ: return "PPCISD::FADDRTZ";
545 case PPCISD::MTFSF: return "PPCISD::MTFSF";
Evan Cheng53301922008-07-12 02:23:19 +0000546 case PPCISD::TC_RETURN: return "PPCISD::TC_RETURN";
Hal Finkel82b38212012-08-28 02:10:27 +0000547 case PPCISD::CR6SET: return "PPCISD::CR6SET";
548 case PPCISD::CR6UNSET: return "PPCISD::CR6UNSET";
Chris Lattnerda6d20f2006-01-09 23:52:17 +0000549 }
550}
551
Duncan Sands28b77e92011-09-06 19:07:46 +0000552EVT PPCTargetLowering::getSetCCResultType(EVT VT) const {
Adhemerval Zanella1c7d69b2012-10-08 18:59:53 +0000553 if (!VT.isVector())
554 return MVT::i32;
555 return VT.changeVectorElementTypeToInteger();
Scott Michel5b8f82e2008-03-10 15:42:14 +0000556}
557
Chris Lattner1a635d62006-04-14 06:01:58 +0000558//===----------------------------------------------------------------------===//
559// Node matching predicates, for use by the tblgen matching code.
560//===----------------------------------------------------------------------===//
561
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000562/// isFloatingPointZero - Return true if this is 0.0 or -0.0.
Dan Gohman475871a2008-07-27 21:46:04 +0000563static bool isFloatingPointZero(SDValue Op) {
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000564 if (ConstantFPSDNode *CFP = dyn_cast<ConstantFPSDNode>(Op))
Dale Johanneseneaf08942007-08-31 04:03:46 +0000565 return CFP->getValueAPF().isZero();
Gabor Greifba36cb52008-08-28 21:40:38 +0000566 else if (ISD::isEXTLoad(Op.getNode()) || ISD::isNON_EXTLoad(Op.getNode())) {
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000567 // Maybe this has already been legalized into the constant pool?
568 if (ConstantPoolSDNode *CP = dyn_cast<ConstantPoolSDNode>(Op.getOperand(1)))
Dan Gohman46510a72010-04-15 01:51:59 +0000569 if (const ConstantFP *CFP = dyn_cast<ConstantFP>(CP->getConstVal()))
Dale Johanneseneaf08942007-08-31 04:03:46 +0000570 return CFP->getValueAPF().isZero();
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000571 }
572 return false;
573}
574
Chris Lattnerddb739e2006-04-06 17:23:16 +0000575/// isConstantOrUndef - Op is either an undef node or a ConstantSDNode. Return
576/// true if Op is undef or if it matches the specified value.
Nate Begeman9008ca62009-04-27 18:41:29 +0000577static bool isConstantOrUndef(int Op, int Val) {
578 return Op < 0 || Op == Val;
Chris Lattnerddb739e2006-04-06 17:23:16 +0000579}
580
581/// isVPKUHUMShuffleMask - Return true if this is the shuffle mask for a
582/// VPKUHUM instruction.
Nate Begeman9008ca62009-04-27 18:41:29 +0000583bool PPC::isVPKUHUMShuffleMask(ShuffleVectorSDNode *N, bool isUnary) {
Chris Lattnerf24380e2006-04-06 22:28:36 +0000584 if (!isUnary) {
585 for (unsigned i = 0; i != 16; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +0000586 if (!isConstantOrUndef(N->getMaskElt(i), i*2+1))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000587 return false;
588 } else {
589 for (unsigned i = 0; i != 8; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +0000590 if (!isConstantOrUndef(N->getMaskElt(i), i*2+1) ||
591 !isConstantOrUndef(N->getMaskElt(i+8), i*2+1))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000592 return false;
593 }
Chris Lattnerd0608e12006-04-06 18:26:28 +0000594 return true;
Chris Lattnerddb739e2006-04-06 17:23:16 +0000595}
596
597/// isVPKUWUMShuffleMask - Return true if this is the shuffle mask for a
598/// VPKUWUM instruction.
Nate Begeman9008ca62009-04-27 18:41:29 +0000599bool PPC::isVPKUWUMShuffleMask(ShuffleVectorSDNode *N, bool isUnary) {
Chris Lattnerf24380e2006-04-06 22:28:36 +0000600 if (!isUnary) {
601 for (unsigned i = 0; i != 16; i += 2)
Nate Begeman9008ca62009-04-27 18:41:29 +0000602 if (!isConstantOrUndef(N->getMaskElt(i ), i*2+2) ||
603 !isConstantOrUndef(N->getMaskElt(i+1), i*2+3))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000604 return false;
605 } else {
606 for (unsigned i = 0; i != 8; i += 2)
Nate Begeman9008ca62009-04-27 18:41:29 +0000607 if (!isConstantOrUndef(N->getMaskElt(i ), i*2+2) ||
608 !isConstantOrUndef(N->getMaskElt(i+1), i*2+3) ||
609 !isConstantOrUndef(N->getMaskElt(i+8), i*2+2) ||
610 !isConstantOrUndef(N->getMaskElt(i+9), i*2+3))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000611 return false;
612 }
Chris Lattnerd0608e12006-04-06 18:26:28 +0000613 return true;
Chris Lattnerddb739e2006-04-06 17:23:16 +0000614}
615
Chris Lattnercaad1632006-04-06 22:02:42 +0000616/// isVMerge - Common function, used to match vmrg* shuffles.
617///
Nate Begeman9008ca62009-04-27 18:41:29 +0000618static bool isVMerge(ShuffleVectorSDNode *N, unsigned UnitSize,
Chris Lattnercaad1632006-04-06 22:02:42 +0000619 unsigned LHSStart, unsigned RHSStart) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000620 assert(N->getValueType(0) == MVT::v16i8 &&
Nate Begeman9008ca62009-04-27 18:41:29 +0000621 "PPC only supports shuffles by bytes!");
Chris Lattner116cc482006-04-06 21:11:54 +0000622 assert((UnitSize == 1 || UnitSize == 2 || UnitSize == 4) &&
623 "Unsupported merge size!");
Scott Michelfdc40a02009-02-17 22:15:04 +0000624
Chris Lattner116cc482006-04-06 21:11:54 +0000625 for (unsigned i = 0; i != 8/UnitSize; ++i) // Step over units
626 for (unsigned j = 0; j != UnitSize; ++j) { // Step over bytes within unit
Nate Begeman9008ca62009-04-27 18:41:29 +0000627 if (!isConstantOrUndef(N->getMaskElt(i*UnitSize*2+j),
Chris Lattnercaad1632006-04-06 22:02:42 +0000628 LHSStart+j+i*UnitSize) ||
Nate Begeman9008ca62009-04-27 18:41:29 +0000629 !isConstantOrUndef(N->getMaskElt(i*UnitSize*2+UnitSize+j),
Chris Lattnercaad1632006-04-06 22:02:42 +0000630 RHSStart+j+i*UnitSize))
Chris Lattner116cc482006-04-06 21:11:54 +0000631 return false;
632 }
Nate Begeman9008ca62009-04-27 18:41:29 +0000633 return true;
Chris Lattnercaad1632006-04-06 22:02:42 +0000634}
635
636/// isVMRGLShuffleMask - Return true if this is a shuffle mask suitable for
637/// a VRGL* instruction with the specified unit size (1,2 or 4 bytes).
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000638bool PPC::isVMRGLShuffleMask(ShuffleVectorSDNode *N, unsigned UnitSize,
Nate Begeman9008ca62009-04-27 18:41:29 +0000639 bool isUnary) {
Chris Lattnercaad1632006-04-06 22:02:42 +0000640 if (!isUnary)
641 return isVMerge(N, UnitSize, 8, 24);
642 return isVMerge(N, UnitSize, 8, 8);
Chris Lattner116cc482006-04-06 21:11:54 +0000643}
644
645/// isVMRGHShuffleMask - Return true if this is a shuffle mask suitable for
646/// a VRGH* instruction with the specified unit size (1,2 or 4 bytes).
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000647bool PPC::isVMRGHShuffleMask(ShuffleVectorSDNode *N, unsigned UnitSize,
Nate Begeman9008ca62009-04-27 18:41:29 +0000648 bool isUnary) {
Chris Lattnercaad1632006-04-06 22:02:42 +0000649 if (!isUnary)
650 return isVMerge(N, UnitSize, 0, 16);
651 return isVMerge(N, UnitSize, 0, 0);
Chris Lattner116cc482006-04-06 21:11:54 +0000652}
653
654
Chris Lattnerd0608e12006-04-06 18:26:28 +0000655/// isVSLDOIShuffleMask - If this is a vsldoi shuffle mask, return the shift
656/// amount, otherwise return -1.
Chris Lattnerf24380e2006-04-06 22:28:36 +0000657int PPC::isVSLDOIShuffleMask(SDNode *N, bool isUnary) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000658 assert(N->getValueType(0) == MVT::v16i8 &&
Nate Begeman9008ca62009-04-27 18:41:29 +0000659 "PPC only supports shuffles by bytes!");
660
661 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000662
Chris Lattnerd0608e12006-04-06 18:26:28 +0000663 // Find the first non-undef value in the shuffle mask.
664 unsigned i;
Nate Begeman9008ca62009-04-27 18:41:29 +0000665 for (i = 0; i != 16 && SVOp->getMaskElt(i) < 0; ++i)
Chris Lattnerd0608e12006-04-06 18:26:28 +0000666 /*search*/;
Scott Michelfdc40a02009-02-17 22:15:04 +0000667
Chris Lattnerd0608e12006-04-06 18:26:28 +0000668 if (i == 16) return -1; // all undef.
Scott Michelfdc40a02009-02-17 22:15:04 +0000669
Nate Begeman9008ca62009-04-27 18:41:29 +0000670 // Otherwise, check to see if the rest of the elements are consecutively
Chris Lattnerd0608e12006-04-06 18:26:28 +0000671 // numbered from this value.
Nate Begeman9008ca62009-04-27 18:41:29 +0000672 unsigned ShiftAmt = SVOp->getMaskElt(i);
Chris Lattnerd0608e12006-04-06 18:26:28 +0000673 if (ShiftAmt < i) return -1;
674 ShiftAmt -= i;
Chris Lattnerddb739e2006-04-06 17:23:16 +0000675
Chris Lattnerf24380e2006-04-06 22:28:36 +0000676 if (!isUnary) {
Nate Begeman9008ca62009-04-27 18:41:29 +0000677 // Check the rest of the elements to see if they are consecutive.
Chris Lattnerf24380e2006-04-06 22:28:36 +0000678 for (++i; i != 16; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +0000679 if (!isConstantOrUndef(SVOp->getMaskElt(i), ShiftAmt+i))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000680 return -1;
681 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +0000682 // Check the rest of the elements to see if they are consecutive.
Chris Lattnerf24380e2006-04-06 22:28:36 +0000683 for (++i; i != 16; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +0000684 if (!isConstantOrUndef(SVOp->getMaskElt(i), (ShiftAmt+i) & 15))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000685 return -1;
686 }
Chris Lattnerd0608e12006-04-06 18:26:28 +0000687 return ShiftAmt;
688}
Chris Lattneref819f82006-03-20 06:33:01 +0000689
690/// isSplatShuffleMask - Return true if the specified VECTOR_SHUFFLE operand
691/// specifies a splat of a single element that is suitable for input to
692/// VSPLTB/VSPLTH/VSPLTW.
Nate Begeman9008ca62009-04-27 18:41:29 +0000693bool PPC::isSplatShuffleMask(ShuffleVectorSDNode *N, unsigned EltSize) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000694 assert(N->getValueType(0) == MVT::v16i8 &&
Chris Lattner7ff7e672006-04-04 17:25:31 +0000695 (EltSize == 1 || EltSize == 2 || EltSize == 4));
Scott Michelfdc40a02009-02-17 22:15:04 +0000696
Chris Lattner88a99ef2006-03-20 06:37:44 +0000697 // This is a splat operation if each element of the permute is the same, and
698 // if the value doesn't reference the second vector.
Nate Begeman9008ca62009-04-27 18:41:29 +0000699 unsigned ElementBase = N->getMaskElt(0);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000700
Nate Begeman9008ca62009-04-27 18:41:29 +0000701 // FIXME: Handle UNDEF elements too!
702 if (ElementBase >= 16)
Chris Lattner7ff7e672006-04-04 17:25:31 +0000703 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +0000704
Nate Begeman9008ca62009-04-27 18:41:29 +0000705 // Check that the indices are consecutive, in the case of a multi-byte element
706 // splatted with a v16i8 mask.
707 for (unsigned i = 1; i != EltSize; ++i)
708 if (N->getMaskElt(i) < 0 || N->getMaskElt(i) != (int)(i+ElementBase))
Chris Lattner7ff7e672006-04-04 17:25:31 +0000709 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +0000710
Chris Lattner7ff7e672006-04-04 17:25:31 +0000711 for (unsigned i = EltSize, e = 16; i != e; i += EltSize) {
Nate Begeman9008ca62009-04-27 18:41:29 +0000712 if (N->getMaskElt(i) < 0) continue;
Chris Lattner7ff7e672006-04-04 17:25:31 +0000713 for (unsigned j = 0; j != EltSize; ++j)
Nate Begeman9008ca62009-04-27 18:41:29 +0000714 if (N->getMaskElt(i+j) != N->getMaskElt(j))
Chris Lattner7ff7e672006-04-04 17:25:31 +0000715 return false;
Chris Lattner88a99ef2006-03-20 06:37:44 +0000716 }
Chris Lattner7ff7e672006-04-04 17:25:31 +0000717 return true;
Chris Lattneref819f82006-03-20 06:33:01 +0000718}
719
Evan Cheng66ffe6b2007-07-30 07:51:22 +0000720/// isAllNegativeZeroVector - Returns true if all elements of build_vector
721/// are -0.0.
722bool PPC::isAllNegativeZeroVector(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +0000723 BuildVectorSDNode *BV = cast<BuildVectorSDNode>(N);
724
725 APInt APVal, APUndef;
726 unsigned BitSize;
727 bool HasAnyUndefs;
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000728
Dale Johannesen1e608812009-11-13 01:45:18 +0000729 if (BV->isConstantSplat(APVal, APUndef, BitSize, HasAnyUndefs, 32, true))
Nate Begeman9008ca62009-04-27 18:41:29 +0000730 if (ConstantFPSDNode *CFP = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
Dale Johanneseneaf08942007-08-31 04:03:46 +0000731 return CFP->getValueAPF().isNegZero();
Nate Begeman9008ca62009-04-27 18:41:29 +0000732
Evan Cheng66ffe6b2007-07-30 07:51:22 +0000733 return false;
734}
735
Chris Lattneref819f82006-03-20 06:33:01 +0000736/// getVSPLTImmediate - Return the appropriate VSPLT* immediate to splat the
737/// specified isSplatShuffleMask VECTOR_SHUFFLE mask.
Chris Lattner7ff7e672006-04-04 17:25:31 +0000738unsigned PPC::getVSPLTImmediate(SDNode *N, unsigned EltSize) {
Nate Begeman9008ca62009-04-27 18:41:29 +0000739 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
740 assert(isSplatShuffleMask(SVOp, EltSize));
741 return SVOp->getMaskElt(0) / EltSize;
Chris Lattneref819f82006-03-20 06:33:01 +0000742}
743
Chris Lattnere87192a2006-04-12 17:37:20 +0000744/// get_VSPLTI_elt - If this is a build_vector of constants which can be formed
Chris Lattner140a58f2006-04-08 06:46:53 +0000745/// by using a vspltis[bhw] instruction of the specified element size, return
746/// the constant being splatted. The ByteSize field indicates the number of
747/// bytes of each element [124] -> [bhw].
Dan Gohman475871a2008-07-27 21:46:04 +0000748SDValue PPC::get_VSPLTI_elt(SDNode *N, unsigned ByteSize, SelectionDAG &DAG) {
749 SDValue OpVal(0, 0);
Chris Lattner79d9a882006-04-08 07:14:26 +0000750
751 // If ByteSize of the splat is bigger than the element size of the
752 // build_vector, then we have a case where we are checking for a splat where
753 // multiple elements of the buildvector are folded together into a single
754 // logical element of the splat (e.g. "vsplish 1" to splat {0,1}*8).
755 unsigned EltSize = 16/N->getNumOperands();
756 if (EltSize < ByteSize) {
757 unsigned Multiple = ByteSize/EltSize; // Number of BV entries per spltval.
Dan Gohman475871a2008-07-27 21:46:04 +0000758 SDValue UniquedVals[4];
Chris Lattner79d9a882006-04-08 07:14:26 +0000759 assert(Multiple > 1 && Multiple <= 4 && "How can this happen?");
Scott Michelfdc40a02009-02-17 22:15:04 +0000760
Chris Lattner79d9a882006-04-08 07:14:26 +0000761 // See if all of the elements in the buildvector agree across.
762 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) {
763 if (N->getOperand(i).getOpcode() == ISD::UNDEF) continue;
764 // If the element isn't a constant, bail fully out.
Dan Gohman475871a2008-07-27 21:46:04 +0000765 if (!isa<ConstantSDNode>(N->getOperand(i))) return SDValue();
Chris Lattner79d9a882006-04-08 07:14:26 +0000766
Scott Michelfdc40a02009-02-17 22:15:04 +0000767
Gabor Greifba36cb52008-08-28 21:40:38 +0000768 if (UniquedVals[i&(Multiple-1)].getNode() == 0)
Chris Lattner79d9a882006-04-08 07:14:26 +0000769 UniquedVals[i&(Multiple-1)] = N->getOperand(i);
770 else if (UniquedVals[i&(Multiple-1)] != N->getOperand(i))
Dan Gohman475871a2008-07-27 21:46:04 +0000771 return SDValue(); // no match.
Chris Lattner79d9a882006-04-08 07:14:26 +0000772 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000773
Chris Lattner79d9a882006-04-08 07:14:26 +0000774 // Okay, if we reached this point, UniquedVals[0..Multiple-1] contains
775 // either constant or undef values that are identical for each chunk. See
776 // if these chunks can form into a larger vspltis*.
Scott Michelfdc40a02009-02-17 22:15:04 +0000777
Chris Lattner79d9a882006-04-08 07:14:26 +0000778 // Check to see if all of the leading entries are either 0 or -1. If
779 // neither, then this won't fit into the immediate field.
780 bool LeadingZero = true;
781 bool LeadingOnes = true;
782 for (unsigned i = 0; i != Multiple-1; ++i) {
Gabor Greifba36cb52008-08-28 21:40:38 +0000783 if (UniquedVals[i].getNode() == 0) continue; // Must have been undefs.
Scott Michelfdc40a02009-02-17 22:15:04 +0000784
Chris Lattner79d9a882006-04-08 07:14:26 +0000785 LeadingZero &= cast<ConstantSDNode>(UniquedVals[i])->isNullValue();
786 LeadingOnes &= cast<ConstantSDNode>(UniquedVals[i])->isAllOnesValue();
787 }
788 // Finally, check the least significant entry.
789 if (LeadingZero) {
Gabor Greifba36cb52008-08-28 21:40:38 +0000790 if (UniquedVals[Multiple-1].getNode() == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +0000791 return DAG.getTargetConstant(0, MVT::i32); // 0,0,0,undef
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000792 int Val = cast<ConstantSDNode>(UniquedVals[Multiple-1])->getZExtValue();
Chris Lattner79d9a882006-04-08 07:14:26 +0000793 if (Val < 16)
Owen Anderson825b72b2009-08-11 20:47:22 +0000794 return DAG.getTargetConstant(Val, MVT::i32); // 0,0,0,4 -> vspltisw(4)
Chris Lattner79d9a882006-04-08 07:14:26 +0000795 }
796 if (LeadingOnes) {
Gabor Greifba36cb52008-08-28 21:40:38 +0000797 if (UniquedVals[Multiple-1].getNode() == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +0000798 return DAG.getTargetConstant(~0U, MVT::i32); // -1,-1,-1,undef
Dan Gohman7810bfe2008-09-26 21:54:37 +0000799 int Val =cast<ConstantSDNode>(UniquedVals[Multiple-1])->getSExtValue();
Chris Lattner79d9a882006-04-08 07:14:26 +0000800 if (Val >= -16) // -1,-1,-1,-2 -> vspltisw(-2)
Owen Anderson825b72b2009-08-11 20:47:22 +0000801 return DAG.getTargetConstant(Val, MVT::i32);
Chris Lattner79d9a882006-04-08 07:14:26 +0000802 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000803
Dan Gohman475871a2008-07-27 21:46:04 +0000804 return SDValue();
Chris Lattner79d9a882006-04-08 07:14:26 +0000805 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000806
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000807 // Check to see if this buildvec has a single non-undef value in its elements.
808 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) {
809 if (N->getOperand(i).getOpcode() == ISD::UNDEF) continue;
Gabor Greifba36cb52008-08-28 21:40:38 +0000810 if (OpVal.getNode() == 0)
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000811 OpVal = N->getOperand(i);
812 else if (OpVal != N->getOperand(i))
Dan Gohman475871a2008-07-27 21:46:04 +0000813 return SDValue();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000814 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000815
Gabor Greifba36cb52008-08-28 21:40:38 +0000816 if (OpVal.getNode() == 0) return SDValue(); // All UNDEF: use implicit def.
Scott Michelfdc40a02009-02-17 22:15:04 +0000817
Eli Friedman1a8229b2009-05-24 02:03:36 +0000818 unsigned ValSizeInBytes = EltSize;
Nate Begeman98e70cc2006-03-28 04:15:58 +0000819 uint64_t Value = 0;
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000820 if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(OpVal)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000821 Value = CN->getZExtValue();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000822 } else if (ConstantFPSDNode *CN = dyn_cast<ConstantFPSDNode>(OpVal)) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000823 assert(CN->getValueType(0) == MVT::f32 && "Only one legal FP vector type!");
Dale Johanneseneaf08942007-08-31 04:03:46 +0000824 Value = FloatToBits(CN->getValueAPF().convertToFloat());
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000825 }
826
827 // If the splat value is larger than the element value, then we can never do
828 // this splat. The only case that we could fit the replicated bits into our
829 // immediate field for would be zero, and we prefer to use vxor for it.
Dan Gohman475871a2008-07-27 21:46:04 +0000830 if (ValSizeInBytes < ByteSize) return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +0000831
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000832 // If the element value is larger than the splat value, cut it in half and
833 // check to see if the two halves are equal. Continue doing this until we
834 // get to ByteSize. This allows us to handle 0x01010101 as 0x01.
835 while (ValSizeInBytes > ByteSize) {
836 ValSizeInBytes >>= 1;
Scott Michelfdc40a02009-02-17 22:15:04 +0000837
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000838 // If the top half equals the bottom half, we're still ok.
Chris Lattner9b42bdd2006-04-05 17:39:25 +0000839 if (((Value >> (ValSizeInBytes*8)) & ((1 << (8*ValSizeInBytes))-1)) !=
840 (Value & ((1 << (8*ValSizeInBytes))-1)))
Dan Gohman475871a2008-07-27 21:46:04 +0000841 return SDValue();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000842 }
843
844 // Properly sign extend the value.
Richard Smith1144af32012-08-24 23:29:28 +0000845 int MaskVal = SignExtend32(Value, ByteSize * 8);
Scott Michelfdc40a02009-02-17 22:15:04 +0000846
Evan Cheng5b6a01b2006-03-26 09:52:32 +0000847 // If this is zero, don't match, zero matches ISD::isBuildVectorAllZeros.
Dan Gohman475871a2008-07-27 21:46:04 +0000848 if (MaskVal == 0) return SDValue();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000849
Chris Lattner140a58f2006-04-08 06:46:53 +0000850 // Finally, if this value fits in a 5 bit sext field, return it
Richard Smith1144af32012-08-24 23:29:28 +0000851 if (SignExtend32<5>(MaskVal) == MaskVal)
Owen Anderson825b72b2009-08-11 20:47:22 +0000852 return DAG.getTargetConstant(MaskVal, MVT::i32);
Dan Gohman475871a2008-07-27 21:46:04 +0000853 return SDValue();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000854}
855
Chris Lattner1a635d62006-04-14 06:01:58 +0000856//===----------------------------------------------------------------------===//
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000857// Addressing Mode Selection
858//===----------------------------------------------------------------------===//
859
860/// isIntS16Immediate - This method tests to see if the node is either a 32-bit
861/// or 64-bit immediate, and if the value can be accurately represented as a
862/// sign extension from a 16-bit value. If so, this returns true and the
863/// immediate.
864static bool isIntS16Immediate(SDNode *N, short &Imm) {
865 if (N->getOpcode() != ISD::Constant)
866 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +0000867
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000868 Imm = (short)cast<ConstantSDNode>(N)->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +0000869 if (N->getValueType(0) == MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000870 return Imm == (int32_t)cast<ConstantSDNode>(N)->getZExtValue();
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000871 else
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000872 return Imm == (int64_t)cast<ConstantSDNode>(N)->getZExtValue();
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000873}
Dan Gohman475871a2008-07-27 21:46:04 +0000874static bool isIntS16Immediate(SDValue Op, short &Imm) {
Gabor Greifba36cb52008-08-28 21:40:38 +0000875 return isIntS16Immediate(Op.getNode(), Imm);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000876}
877
878
879/// SelectAddressRegReg - Given the specified addressed, check to see if it
880/// can be represented as an indexed [r+r] operation. Returns false if it
881/// can be more efficiently represented with [r+imm].
Dan Gohman475871a2008-07-27 21:46:04 +0000882bool PPCTargetLowering::SelectAddressRegReg(SDValue N, SDValue &Base,
883 SDValue &Index,
Dan Gohman73e09142009-01-15 16:29:45 +0000884 SelectionDAG &DAG) const {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000885 short imm = 0;
886 if (N.getOpcode() == ISD::ADD) {
887 if (isIntS16Immediate(N.getOperand(1), imm))
888 return false; // r+i
889 if (N.getOperand(1).getOpcode() == PPCISD::Lo)
890 return false; // r+i
Scott Michelfdc40a02009-02-17 22:15:04 +0000891
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000892 Base = N.getOperand(0);
893 Index = N.getOperand(1);
894 return true;
895 } else if (N.getOpcode() == ISD::OR) {
896 if (isIntS16Immediate(N.getOperand(1), imm))
897 return false; // r+i can fold it if we can.
Scott Michelfdc40a02009-02-17 22:15:04 +0000898
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000899 // If this is an or of disjoint bitfields, we can codegen this as an add
900 // (for better address arithmetic) if the LHS and RHS of the OR are provably
901 // disjoint.
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000902 APInt LHSKnownZero, LHSKnownOne;
903 APInt RHSKnownZero, RHSKnownOne;
904 DAG.ComputeMaskedBits(N.getOperand(0),
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000905 LHSKnownZero, LHSKnownOne);
Scott Michelfdc40a02009-02-17 22:15:04 +0000906
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000907 if (LHSKnownZero.getBoolValue()) {
908 DAG.ComputeMaskedBits(N.getOperand(1),
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000909 RHSKnownZero, RHSKnownOne);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000910 // If all of the bits are known zero on the LHS or RHS, the add won't
911 // carry.
Dan Gohmanec59b952008-02-27 21:12:32 +0000912 if (~(LHSKnownZero | RHSKnownZero) == 0) {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000913 Base = N.getOperand(0);
914 Index = N.getOperand(1);
915 return true;
916 }
917 }
918 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000919
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000920 return false;
921}
922
923/// Returns true if the address N can be represented by a base register plus
924/// a signed 16-bit displacement [r+imm], and if it is not better
925/// represented as reg+reg.
Dan Gohman475871a2008-07-27 21:46:04 +0000926bool PPCTargetLowering::SelectAddressRegImm(SDValue N, SDValue &Disp,
Dan Gohman73e09142009-01-15 16:29:45 +0000927 SDValue &Base,
928 SelectionDAG &DAG) const {
Dale Johannesenf5f5dce2009-02-06 19:16:40 +0000929 // FIXME dl should come from parent load or store, not from address
930 DebugLoc dl = N.getDebugLoc();
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000931 // If this can be more profitably realized as r+r, fail.
932 if (SelectAddressRegReg(N, Disp, Base, DAG))
933 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +0000934
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000935 if (N.getOpcode() == ISD::ADD) {
936 short imm = 0;
937 if (isIntS16Immediate(N.getOperand(1), imm)) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000938 Disp = DAG.getTargetConstant((int)imm & 0xFFFF, MVT::i32);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000939 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N.getOperand(0))) {
940 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
941 } else {
942 Base = N.getOperand(0);
943 }
944 return true; // [r+i]
945 } else if (N.getOperand(1).getOpcode() == PPCISD::Lo) {
946 // Match LOAD (ADD (X, Lo(G))).
Gabor Greif413ca0d2012-04-20 11:41:38 +0000947 assert(!cast<ConstantSDNode>(N.getOperand(1).getOperand(1))->getZExtValue()
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000948 && "Cannot handle constant offsets yet!");
949 Disp = N.getOperand(1).getOperand(0); // The global address.
950 assert(Disp.getOpcode() == ISD::TargetGlobalAddress ||
Roman Divackyfd42ed62012-06-04 17:36:38 +0000951 Disp.getOpcode() == ISD::TargetGlobalTLSAddress ||
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000952 Disp.getOpcode() == ISD::TargetConstantPool ||
953 Disp.getOpcode() == ISD::TargetJumpTable);
954 Base = N.getOperand(0);
955 return true; // [&g+r]
956 }
957 } else if (N.getOpcode() == ISD::OR) {
958 short imm = 0;
959 if (isIntS16Immediate(N.getOperand(1), imm)) {
960 // If this is an or of disjoint bitfields, we can codegen this as an add
961 // (for better address arithmetic) if the LHS and RHS of the OR are
962 // provably disjoint.
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000963 APInt LHSKnownZero, LHSKnownOne;
Rafael Espindola26c8dcc2012-04-04 12:51:34 +0000964 DAG.ComputeMaskedBits(N.getOperand(0), LHSKnownZero, LHSKnownOne);
Bill Wendling3e98c302008-03-24 23:16:37 +0000965
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000966 if ((LHSKnownZero.getZExtValue()|~(uint64_t)imm) == ~0ULL) {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000967 // If all of the bits are known zero on the LHS or RHS, the add won't
968 // carry.
969 Base = N.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +0000970 Disp = DAG.getTargetConstant((int)imm & 0xFFFF, MVT::i32);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000971 return true;
972 }
973 }
974 } else if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(N)) {
975 // Loading from a constant address.
Scott Michelfdc40a02009-02-17 22:15:04 +0000976
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000977 // If this address fits entirely in a 16-bit sext immediate field, codegen
978 // this as "d, 0"
979 short Imm;
980 if (isIntS16Immediate(CN, Imm)) {
981 Disp = DAG.getTargetConstant(Imm, CN->getValueType(0));
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +0000982 Base = DAG.getRegister(PPCSubTarget.isPPC64() ? PPC::X0 : PPC::R0,
983 CN->getValueType(0));
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000984 return true;
985 }
Chris Lattnerbc681d62007-02-17 06:44:03 +0000986
987 // Handle 32-bit sext immediates with LIS + addr mode.
Owen Anderson825b72b2009-08-11 20:47:22 +0000988 if (CN->getValueType(0) == MVT::i32 ||
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000989 (int64_t)CN->getZExtValue() == (int)CN->getZExtValue()) {
990 int Addr = (int)CN->getZExtValue();
Scott Michelfdc40a02009-02-17 22:15:04 +0000991
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000992 // Otherwise, break this down into an LIS + disp.
Owen Anderson825b72b2009-08-11 20:47:22 +0000993 Disp = DAG.getTargetConstant((short)Addr, MVT::i32);
Scott Michelfdc40a02009-02-17 22:15:04 +0000994
Owen Anderson825b72b2009-08-11 20:47:22 +0000995 Base = DAG.getTargetConstant((Addr - (signed short)Addr) >> 16, MVT::i32);
996 unsigned Opc = CN->getValueType(0) == MVT::i32 ? PPC::LIS : PPC::LIS8;
Dan Gohman602b0c82009-09-25 18:54:59 +0000997 Base = SDValue(DAG.getMachineNode(Opc, dl, CN->getValueType(0), Base), 0);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000998 return true;
999 }
1000 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001001
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001002 Disp = DAG.getTargetConstant(0, getPointerTy());
1003 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N))
1004 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
1005 else
1006 Base = N;
1007 return true; // [r+0]
1008}
1009
1010/// SelectAddressRegRegOnly - Given the specified addressed, force it to be
1011/// represented as an indexed [r+r] operation.
Dan Gohman475871a2008-07-27 21:46:04 +00001012bool PPCTargetLowering::SelectAddressRegRegOnly(SDValue N, SDValue &Base,
1013 SDValue &Index,
Dan Gohman73e09142009-01-15 16:29:45 +00001014 SelectionDAG &DAG) const {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001015 // Check to see if we can easily represent this as an [r+r] address. This
1016 // will fail if it thinks that the address is more profitably represented as
1017 // reg+imm, e.g. where imm = 0.
1018 if (SelectAddressRegReg(N, Base, Index, DAG))
1019 return true;
Scott Michelfdc40a02009-02-17 22:15:04 +00001020
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001021 // If the operand is an addition, always emit this as [r+r], since this is
1022 // better (for code size, and execution, as the memop does the add for free)
1023 // than emitting an explicit add.
1024 if (N.getOpcode() == ISD::ADD) {
1025 Base = N.getOperand(0);
1026 Index = N.getOperand(1);
1027 return true;
1028 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001029
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001030 // Otherwise, do it the hard way, using R0 as the base register.
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00001031 Base = DAG.getRegister(PPCSubTarget.isPPC64() ? PPC::X0 : PPC::R0,
1032 N.getValueType());
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001033 Index = N;
1034 return true;
1035}
1036
1037/// SelectAddressRegImmShift - Returns true if the address N can be
1038/// represented by a base register plus a signed 14-bit displacement
1039/// [r+imm*4]. Suitable for use by STD and friends.
Dan Gohman475871a2008-07-27 21:46:04 +00001040bool PPCTargetLowering::SelectAddressRegImmShift(SDValue N, SDValue &Disp,
1041 SDValue &Base,
Dan Gohman73e09142009-01-15 16:29:45 +00001042 SelectionDAG &DAG) const {
Dale Johannesenf5f5dce2009-02-06 19:16:40 +00001043 // FIXME dl should come from the parent load or store, not the address
1044 DebugLoc dl = N.getDebugLoc();
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001045 // If this can be more profitably realized as r+r, fail.
1046 if (SelectAddressRegReg(N, Disp, Base, DAG))
1047 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00001048
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001049 if (N.getOpcode() == ISD::ADD) {
1050 short imm = 0;
1051 if (isIntS16Immediate(N.getOperand(1), imm) && (imm & 3) == 0) {
Gabor Greifc77d6782012-04-20 08:58:49 +00001052 Disp = DAG.getTargetConstant(((int)imm & 0xFFFF) >> 2, MVT::i32);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001053 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N.getOperand(0))) {
1054 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
1055 } else {
1056 Base = N.getOperand(0);
1057 }
1058 return true; // [r+i]
1059 } else if (N.getOperand(1).getOpcode() == PPCISD::Lo) {
1060 // Match LOAD (ADD (X, Lo(G))).
Gabor Greif413ca0d2012-04-20 11:41:38 +00001061 assert(!cast<ConstantSDNode>(N.getOperand(1).getOperand(1))->getZExtValue()
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001062 && "Cannot handle constant offsets yet!");
1063 Disp = N.getOperand(1).getOperand(0); // The global address.
1064 assert(Disp.getOpcode() == ISD::TargetGlobalAddress ||
1065 Disp.getOpcode() == ISD::TargetConstantPool ||
1066 Disp.getOpcode() == ISD::TargetJumpTable);
1067 Base = N.getOperand(0);
1068 return true; // [&g+r]
1069 }
1070 } else if (N.getOpcode() == ISD::OR) {
1071 short imm = 0;
1072 if (isIntS16Immediate(N.getOperand(1), imm) && (imm & 3) == 0) {
1073 // If this is an or of disjoint bitfields, we can codegen this as an add
1074 // (for better address arithmetic) if the LHS and RHS of the OR are
1075 // provably disjoint.
Dan Gohmanb3564aa2008-02-27 01:23:58 +00001076 APInt LHSKnownZero, LHSKnownOne;
Rafael Espindola26c8dcc2012-04-04 12:51:34 +00001077 DAG.ComputeMaskedBits(N.getOperand(0), LHSKnownZero, LHSKnownOne);
Dan Gohmanb3564aa2008-02-27 01:23:58 +00001078 if ((LHSKnownZero.getZExtValue()|~(uint64_t)imm) == ~0ULL) {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001079 // If all of the bits are known zero on the LHS or RHS, the add won't
1080 // carry.
1081 Base = N.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00001082 Disp = DAG.getTargetConstant(((int)imm & 0xFFFF) >> 2, MVT::i32);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001083 return true;
1084 }
1085 }
1086 } else if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(N)) {
Chris Lattnerdee5a5a2007-02-17 06:57:26 +00001087 // Loading from a constant address. Verify low two bits are clear.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001088 if ((CN->getZExtValue() & 3) == 0) {
Chris Lattnerdee5a5a2007-02-17 06:57:26 +00001089 // If this address fits entirely in a 14-bit sext immediate field, codegen
1090 // this as "d, 0"
1091 short Imm;
1092 if (isIntS16Immediate(CN, Imm)) {
1093 Disp = DAG.getTargetConstant((unsigned short)Imm >> 2, getPointerTy());
Cameron Zwarichd76773a2011-05-19 03:11:06 +00001094 Base = DAG.getRegister(PPCSubTarget.isPPC64() ? PPC::X0 : PPC::R0,
1095 CN->getValueType(0));
Chris Lattnerdee5a5a2007-02-17 06:57:26 +00001096 return true;
1097 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001098
Chris Lattnerdee5a5a2007-02-17 06:57:26 +00001099 // Fold the low-part of 32-bit absolute addresses into addr mode.
Owen Anderson825b72b2009-08-11 20:47:22 +00001100 if (CN->getValueType(0) == MVT::i32 ||
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001101 (int64_t)CN->getZExtValue() == (int)CN->getZExtValue()) {
1102 int Addr = (int)CN->getZExtValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00001103
Chris Lattnerdee5a5a2007-02-17 06:57:26 +00001104 // Otherwise, break this down into an LIS + disp.
Owen Anderson825b72b2009-08-11 20:47:22 +00001105 Disp = DAG.getTargetConstant((short)Addr >> 2, MVT::i32);
1106 Base = DAG.getTargetConstant((Addr-(signed short)Addr) >> 16, MVT::i32);
1107 unsigned Opc = CN->getValueType(0) == MVT::i32 ? PPC::LIS : PPC::LIS8;
Dan Gohman602b0c82009-09-25 18:54:59 +00001108 Base = SDValue(DAG.getMachineNode(Opc, dl, CN->getValueType(0), Base),0);
Chris Lattnerdee5a5a2007-02-17 06:57:26 +00001109 return true;
1110 }
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001111 }
1112 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001113
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001114 Disp = DAG.getTargetConstant(0, getPointerTy());
1115 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N))
1116 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
1117 else
1118 Base = N;
1119 return true; // [r+0]
1120}
1121
1122
1123/// getPreIndexedAddressParts - returns true by value, base pointer and
1124/// offset pointer and addressing mode by reference if the node's address
1125/// can be legally represented as pre-indexed load / store address.
Dan Gohman475871a2008-07-27 21:46:04 +00001126bool PPCTargetLowering::getPreIndexedAddressParts(SDNode *N, SDValue &Base,
1127 SDValue &Offset,
Evan Cheng144d8f02006-11-09 17:55:04 +00001128 ISD::MemIndexedMode &AM,
Dan Gohman73e09142009-01-15 16:29:45 +00001129 SelectionDAG &DAG) const {
Hal Finkel77838f92012-06-04 02:21:00 +00001130 if (DisablePPCPreinc) return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00001131
Dan Gohman475871a2008-07-27 21:46:04 +00001132 SDValue Ptr;
Owen Andersone50ed302009-08-10 22:56:29 +00001133 EVT VT;
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001134 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
1135 Ptr = LD->getBasePtr();
Dan Gohmanb625f2f2008-01-30 00:15:11 +00001136 VT = LD->getMemoryVT();
Scott Michelfdc40a02009-02-17 22:15:04 +00001137
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001138 } else if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N)) {
Chris Lattner2fe4bf42006-11-14 01:38:31 +00001139 Ptr = ST->getBasePtr();
Dan Gohmanb625f2f2008-01-30 00:15:11 +00001140 VT = ST->getMemoryVT();
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001141 } else
1142 return false;
1143
Chris Lattner2fe4bf42006-11-14 01:38:31 +00001144 // PowerPC doesn't have preinc load/store instructions for vectors.
Duncan Sands83ec4b62008-06-06 12:08:01 +00001145 if (VT.isVector())
Chris Lattner2fe4bf42006-11-14 01:38:31 +00001146 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00001147
Hal Finkelac81cc32012-06-19 02:34:32 +00001148 if (SelectAddressRegReg(Ptr, Offset, Base, DAG)) {
Hal Finkel0fcdd8b2012-06-20 15:43:03 +00001149 AM = ISD::PRE_INC;
1150 return true;
Hal Finkelac81cc32012-06-19 02:34:32 +00001151 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001152
Chris Lattner0851b4f2006-11-15 19:55:13 +00001153 // LDU/STU use reg+imm*4, others use reg+imm.
Owen Anderson825b72b2009-08-11 20:47:22 +00001154 if (VT != MVT::i64) {
Chris Lattner0851b4f2006-11-15 19:55:13 +00001155 // reg + imm
1156 if (!SelectAddressRegImm(Ptr, Offset, Base, DAG))
1157 return false;
1158 } else {
1159 // reg + imm * 4.
1160 if (!SelectAddressRegImmShift(Ptr, Offset, Base, DAG))
1161 return false;
1162 }
Chris Lattnerf6edf4d2006-11-11 00:08:42 +00001163
Chris Lattnerf6edf4d2006-11-11 00:08:42 +00001164 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
Chris Lattner0851b4f2006-11-15 19:55:13 +00001165 // PPC64 doesn't have lwau, but it does have lwaux. Reject preinc load of
1166 // sext i32 to i64 when addr mode is r+i.
Owen Anderson825b72b2009-08-11 20:47:22 +00001167 if (LD->getValueType(0) == MVT::i64 && LD->getMemoryVT() == MVT::i32 &&
Chris Lattnerf6edf4d2006-11-11 00:08:42 +00001168 LD->getExtensionType() == ISD::SEXTLOAD &&
1169 isa<ConstantSDNode>(Offset))
1170 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00001171 }
1172
Chris Lattner4eab7142006-11-10 02:08:47 +00001173 AM = ISD::PRE_INC;
1174 return true;
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001175}
1176
1177//===----------------------------------------------------------------------===//
Chris Lattner1a635d62006-04-14 06:01:58 +00001178// LowerOperation implementation
1179//===----------------------------------------------------------------------===//
1180
Chris Lattner1e61e692010-11-15 02:46:57 +00001181/// GetLabelAccessInfo - Return true if we should reference labels using a
1182/// PICBase, set the HiOpFlags and LoOpFlags to the target MO flags.
1183static bool GetLabelAccessInfo(const TargetMachine &TM, unsigned &HiOpFlags,
Chris Lattner6d2ff122010-11-15 03:13:19 +00001184 unsigned &LoOpFlags, const GlobalValue *GV = 0) {
1185 HiOpFlags = PPCII::MO_HA16;
1186 LoOpFlags = PPCII::MO_LO16;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001187
Chris Lattner1e61e692010-11-15 02:46:57 +00001188 // Don't use the pic base if not in PIC relocation model. Or if we are on a
1189 // non-darwin platform. We don't support PIC on other platforms yet.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001190 bool isPIC = TM.getRelocationModel() == Reloc::PIC_ &&
Chris Lattner1e61e692010-11-15 02:46:57 +00001191 TM.getSubtarget<PPCSubtarget>().isDarwin();
Chris Lattner6d2ff122010-11-15 03:13:19 +00001192 if (isPIC) {
1193 HiOpFlags |= PPCII::MO_PIC_FLAG;
1194 LoOpFlags |= PPCII::MO_PIC_FLAG;
1195 }
1196
1197 // If this is a reference to a global value that requires a non-lazy-ptr, make
1198 // sure that instruction lowering adds it.
1199 if (GV && TM.getSubtarget<PPCSubtarget>().hasLazyResolverStub(GV, TM)) {
1200 HiOpFlags |= PPCII::MO_NLP_FLAG;
1201 LoOpFlags |= PPCII::MO_NLP_FLAG;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001202
Chris Lattner6d2ff122010-11-15 03:13:19 +00001203 if (GV->hasHiddenVisibility()) {
1204 HiOpFlags |= PPCII::MO_NLP_HIDDEN_FLAG;
1205 LoOpFlags |= PPCII::MO_NLP_HIDDEN_FLAG;
1206 }
1207 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001208
Chris Lattner1e61e692010-11-15 02:46:57 +00001209 return isPIC;
1210}
1211
1212static SDValue LowerLabelRef(SDValue HiPart, SDValue LoPart, bool isPIC,
1213 SelectionDAG &DAG) {
1214 EVT PtrVT = HiPart.getValueType();
1215 SDValue Zero = DAG.getConstant(0, PtrVT);
1216 DebugLoc DL = HiPart.getDebugLoc();
1217
1218 SDValue Hi = DAG.getNode(PPCISD::Hi, DL, PtrVT, HiPart, Zero);
1219 SDValue Lo = DAG.getNode(PPCISD::Lo, DL, PtrVT, LoPart, Zero);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001220
Chris Lattner1e61e692010-11-15 02:46:57 +00001221 // With PIC, the first instruction is actually "GR+hi(&G)".
1222 if (isPIC)
1223 Hi = DAG.getNode(ISD::ADD, DL, PtrVT,
1224 DAG.getNode(PPCISD::GlobalBaseReg, DL, PtrVT), Hi);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001225
Chris Lattner1e61e692010-11-15 02:46:57 +00001226 // Generate non-pic code that has direct accesses to the constant pool.
1227 // The address of the global is just (hi(&g)+lo(&g)).
1228 return DAG.getNode(ISD::ADD, DL, PtrVT, Hi, Lo);
1229}
1230
Scott Michelfdc40a02009-02-17 22:15:04 +00001231SDValue PPCTargetLowering::LowerConstantPool(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00001232 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00001233 EVT PtrVT = Op.getValueType();
Chris Lattner1a635d62006-04-14 06:01:58 +00001234 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Dan Gohman46510a72010-04-15 01:51:59 +00001235 const Constant *C = CP->getConstVal();
Chris Lattner1a635d62006-04-14 06:01:58 +00001236
Roman Divacky9fb8b492012-08-24 16:26:02 +00001237 // 64-bit SVR4 ABI code is always position-independent.
1238 // The actual address of the GlobalValue is stored in the TOC.
1239 if (PPCSubTarget.isSVR4ABI() && PPCSubTarget.isPPC64()) {
1240 SDValue GA = DAG.getTargetConstantPool(C, PtrVT, CP->getAlignment(), 0);
1241 return DAG.getNode(PPCISD::TOC_ENTRY, CP->getDebugLoc(), MVT::i64, GA,
1242 DAG.getRegister(PPC::X2, MVT::i64));
1243 }
1244
Chris Lattner1e61e692010-11-15 02:46:57 +00001245 unsigned MOHiFlag, MOLoFlag;
1246 bool isPIC = GetLabelAccessInfo(DAG.getTarget(), MOHiFlag, MOLoFlag);
1247 SDValue CPIHi =
1248 DAG.getTargetConstantPool(C, PtrVT, CP->getAlignment(), 0, MOHiFlag);
1249 SDValue CPILo =
1250 DAG.getTargetConstantPool(C, PtrVT, CP->getAlignment(), 0, MOLoFlag);
1251 return LowerLabelRef(CPIHi, CPILo, isPIC, DAG);
Chris Lattner1a635d62006-04-14 06:01:58 +00001252}
1253
Dan Gohmand858e902010-04-17 15:26:15 +00001254SDValue PPCTargetLowering::LowerJumpTable(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00001255 EVT PtrVT = Op.getValueType();
Nate Begeman37efe672006-04-22 18:53:45 +00001256 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001257
Roman Divacky9fb8b492012-08-24 16:26:02 +00001258 // 64-bit SVR4 ABI code is always position-independent.
1259 // The actual address of the GlobalValue is stored in the TOC.
1260 if (PPCSubTarget.isSVR4ABI() && PPCSubTarget.isPPC64()) {
1261 SDValue GA = DAG.getTargetJumpTable(JT->getIndex(), PtrVT);
1262 return DAG.getNode(PPCISD::TOC_ENTRY, JT->getDebugLoc(), MVT::i64, GA,
1263 DAG.getRegister(PPC::X2, MVT::i64));
1264 }
1265
Chris Lattner1e61e692010-11-15 02:46:57 +00001266 unsigned MOHiFlag, MOLoFlag;
1267 bool isPIC = GetLabelAccessInfo(DAG.getTarget(), MOHiFlag, MOLoFlag);
1268 SDValue JTIHi = DAG.getTargetJumpTable(JT->getIndex(), PtrVT, MOHiFlag);
1269 SDValue JTILo = DAG.getTargetJumpTable(JT->getIndex(), PtrVT, MOLoFlag);
1270 return LowerLabelRef(JTIHi, JTILo, isPIC, DAG);
Lauro Ramos Venancio75ce0102007-07-11 17:19:51 +00001271}
1272
Dan Gohmand858e902010-04-17 15:26:15 +00001273SDValue PPCTargetLowering::LowerBlockAddress(SDValue Op,
1274 SelectionDAG &DAG) const {
Bob Wilson3d90dbe2009-11-04 21:31:18 +00001275 EVT PtrVT = Op.getValueType();
Bob Wilson3d90dbe2009-11-04 21:31:18 +00001276
Dan Gohman46510a72010-04-15 01:51:59 +00001277 const BlockAddress *BA = cast<BlockAddressSDNode>(Op)->getBlockAddress();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001278
Chris Lattner1e61e692010-11-15 02:46:57 +00001279 unsigned MOHiFlag, MOLoFlag;
1280 bool isPIC = GetLabelAccessInfo(DAG.getTarget(), MOHiFlag, MOLoFlag);
Michael Liao6c7ccaa2012-09-12 21:43:09 +00001281 SDValue TgtBAHi = DAG.getTargetBlockAddress(BA, PtrVT, 0, MOHiFlag);
1282 SDValue TgtBALo = DAG.getTargetBlockAddress(BA, PtrVT, 0, MOLoFlag);
Chris Lattner1e61e692010-11-15 02:46:57 +00001283 return LowerLabelRef(TgtBAHi, TgtBALo, isPIC, DAG);
1284}
1285
Roman Divackyfd42ed62012-06-04 17:36:38 +00001286SDValue PPCTargetLowering::LowerGlobalTLSAddress(SDValue Op,
1287 SelectionDAG &DAG) const {
1288
1289 GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op);
1290 DebugLoc dl = GA->getDebugLoc();
1291 const GlobalValue *GV = GA->getGlobal();
1292 EVT PtrVT = getPointerTy();
1293 bool is64bit = PPCSubTarget.isPPC64();
1294
1295 TLSModel::Model model = getTargetMachine().getTLSModel(GV);
1296
1297 SDValue TGAHi = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0,
1298 PPCII::MO_TPREL16_HA);
1299 SDValue TGALo = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0,
1300 PPCII::MO_TPREL16_LO);
1301
1302 if (model != TLSModel::LocalExec)
1303 llvm_unreachable("only local-exec TLS mode supported");
Roman Divacky3e77af42012-06-05 17:14:17 +00001304 SDValue TLSReg = DAG.getRegister(is64bit ? PPC::X13 : PPC::R2,
1305 is64bit ? MVT::i64 : MVT::i32);
1306 SDValue Hi = DAG.getNode(PPCISD::Hi, dl, PtrVT, TGAHi, TLSReg);
Roman Divackyfd42ed62012-06-04 17:36:38 +00001307 return DAG.getNode(PPCISD::Lo, dl, PtrVT, TGALo, Hi);
1308}
1309
Chris Lattner1e61e692010-11-15 02:46:57 +00001310SDValue PPCTargetLowering::LowerGlobalAddress(SDValue Op,
1311 SelectionDAG &DAG) const {
1312 EVT PtrVT = Op.getValueType();
1313 GlobalAddressSDNode *GSDN = cast<GlobalAddressSDNode>(Op);
1314 DebugLoc DL = GSDN->getDebugLoc();
1315 const GlobalValue *GV = GSDN->getGlobal();
1316
Chris Lattner1e61e692010-11-15 02:46:57 +00001317 // 64-bit SVR4 ABI code is always position-independent.
1318 // The actual address of the GlobalValue is stored in the TOC.
1319 if (PPCSubTarget.isSVR4ABI() && PPCSubTarget.isPPC64()) {
1320 SDValue GA = DAG.getTargetGlobalAddress(GV, DL, PtrVT, GSDN->getOffset());
1321 return DAG.getNode(PPCISD::TOC_ENTRY, DL, MVT::i64, GA,
1322 DAG.getRegister(PPC::X2, MVT::i64));
1323 }
1324
Chris Lattner6d2ff122010-11-15 03:13:19 +00001325 unsigned MOHiFlag, MOLoFlag;
1326 bool isPIC = GetLabelAccessInfo(DAG.getTarget(), MOHiFlag, MOLoFlag, GV);
Chris Lattner1e61e692010-11-15 02:46:57 +00001327
Chris Lattner6d2ff122010-11-15 03:13:19 +00001328 SDValue GAHi =
1329 DAG.getTargetGlobalAddress(GV, DL, PtrVT, GSDN->getOffset(), MOHiFlag);
1330 SDValue GALo =
1331 DAG.getTargetGlobalAddress(GV, DL, PtrVT, GSDN->getOffset(), MOLoFlag);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001332
Chris Lattner6d2ff122010-11-15 03:13:19 +00001333 SDValue Ptr = LowerLabelRef(GAHi, GALo, isPIC, DAG);
Bob Wilson3d90dbe2009-11-04 21:31:18 +00001334
Chris Lattner6d2ff122010-11-15 03:13:19 +00001335 // If the global reference is actually to a non-lazy-pointer, we have to do an
1336 // extra load to get the address of the global.
1337 if (MOHiFlag & PPCII::MO_NLP_FLAG)
1338 Ptr = DAG.getLoad(PtrVT, DL, DAG.getEntryNode(), Ptr, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00001339 false, false, false, 0);
Chris Lattner6d2ff122010-11-15 03:13:19 +00001340 return Ptr;
Chris Lattner1a635d62006-04-14 06:01:58 +00001341}
1342
Dan Gohmand858e902010-04-17 15:26:15 +00001343SDValue PPCTargetLowering::LowerSETCC(SDValue Op, SelectionDAG &DAG) const {
Chris Lattner1a635d62006-04-14 06:01:58 +00001344 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(2))->get();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00001345 DebugLoc dl = Op.getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00001346
Chris Lattner1a635d62006-04-14 06:01:58 +00001347 // If we're comparing for equality to zero, expose the fact that this is
1348 // implented as a ctlz/srl pair on ppc, so that the dag combiner can
1349 // fold the new nodes.
1350 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
1351 if (C->isNullValue() && CC == ISD::SETEQ) {
Owen Andersone50ed302009-08-10 22:56:29 +00001352 EVT VT = Op.getOperand(0).getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00001353 SDValue Zext = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00001354 if (VT.bitsLT(MVT::i32)) {
1355 VT = MVT::i32;
Dale Johannesenf5d97892009-02-04 01:48:28 +00001356 Zext = DAG.getNode(ISD::ZERO_EXTEND, dl, VT, Op.getOperand(0));
Scott Michelfdc40a02009-02-17 22:15:04 +00001357 }
Duncan Sands83ec4b62008-06-06 12:08:01 +00001358 unsigned Log2b = Log2_32(VT.getSizeInBits());
Dale Johannesenf5d97892009-02-04 01:48:28 +00001359 SDValue Clz = DAG.getNode(ISD::CTLZ, dl, VT, Zext);
1360 SDValue Scc = DAG.getNode(ISD::SRL, dl, VT, Clz,
Owen Anderson825b72b2009-08-11 20:47:22 +00001361 DAG.getConstant(Log2b, MVT::i32));
1362 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, Scc);
Chris Lattner1a635d62006-04-14 06:01:58 +00001363 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001364 // Leave comparisons against 0 and -1 alone for now, since they're usually
Chris Lattner1a635d62006-04-14 06:01:58 +00001365 // optimized. FIXME: revisit this when we can custom lower all setcc
1366 // optimizations.
1367 if (C->isAllOnesValue() || C->isNullValue())
Dan Gohman475871a2008-07-27 21:46:04 +00001368 return SDValue();
Chris Lattner1a635d62006-04-14 06:01:58 +00001369 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001370
Chris Lattner1a635d62006-04-14 06:01:58 +00001371 // If we have an integer seteq/setne, turn it into a compare against zero
Chris Lattnerac011bc2006-11-14 05:28:08 +00001372 // by xor'ing the rhs with the lhs, which is faster than setting a
1373 // condition register, reading it back out, and masking the correct bit. The
1374 // normal approach here uses sub to do this instead of xor. Using xor exposes
1375 // the result to other bit-twiddling opportunities.
Owen Andersone50ed302009-08-10 22:56:29 +00001376 EVT LHSVT = Op.getOperand(0).getValueType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00001377 if (LHSVT.isInteger() && (CC == ISD::SETEQ || CC == ISD::SETNE)) {
Owen Andersone50ed302009-08-10 22:56:29 +00001378 EVT VT = Op.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00001379 SDValue Sub = DAG.getNode(ISD::XOR, dl, LHSVT, Op.getOperand(0),
Chris Lattner1a635d62006-04-14 06:01:58 +00001380 Op.getOperand(1));
Dale Johannesenf5d97892009-02-04 01:48:28 +00001381 return DAG.getSetCC(dl, VT, Sub, DAG.getConstant(0, LHSVT), CC);
Chris Lattner1a635d62006-04-14 06:01:58 +00001382 }
Dan Gohman475871a2008-07-27 21:46:04 +00001383 return SDValue();
Chris Lattner1a635d62006-04-14 06:01:58 +00001384}
1385
Dan Gohman475871a2008-07-27 21:46:04 +00001386SDValue PPCTargetLowering::LowerVAARG(SDValue Op, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001387 const PPCSubtarget &Subtarget) const {
Roman Divackybdb226e2011-06-28 15:30:42 +00001388 SDNode *Node = Op.getNode();
1389 EVT VT = Node->getValueType(0);
1390 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
1391 SDValue InChain = Node->getOperand(0);
1392 SDValue VAListPtr = Node->getOperand(1);
1393 const Value *SV = cast<SrcValueSDNode>(Node->getOperand(2))->getValue();
1394 DebugLoc dl = Node->getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00001395
Roman Divackybdb226e2011-06-28 15:30:42 +00001396 assert(!Subtarget.isPPC64() && "LowerVAARG is PPC32 only");
1397
1398 // gpr_index
1399 SDValue GprIndex = DAG.getExtLoad(ISD::ZEXTLOAD, dl, MVT::i32, InChain,
1400 VAListPtr, MachinePointerInfo(SV), MVT::i8,
1401 false, false, 0);
1402 InChain = GprIndex.getValue(1);
1403
1404 if (VT == MVT::i64) {
1405 // Check if GprIndex is even
1406 SDValue GprAnd = DAG.getNode(ISD::AND, dl, MVT::i32, GprIndex,
1407 DAG.getConstant(1, MVT::i32));
1408 SDValue CC64 = DAG.getSetCC(dl, MVT::i32, GprAnd,
1409 DAG.getConstant(0, MVT::i32), ISD::SETNE);
1410 SDValue GprIndexPlusOne = DAG.getNode(ISD::ADD, dl, MVT::i32, GprIndex,
1411 DAG.getConstant(1, MVT::i32));
1412 // Align GprIndex to be even if it isn't
1413 GprIndex = DAG.getNode(ISD::SELECT, dl, MVT::i32, CC64, GprIndexPlusOne,
1414 GprIndex);
1415 }
1416
1417 // fpr index is 1 byte after gpr
1418 SDValue FprPtr = DAG.getNode(ISD::ADD, dl, PtrVT, VAListPtr,
1419 DAG.getConstant(1, MVT::i32));
1420
1421 // fpr
1422 SDValue FprIndex = DAG.getExtLoad(ISD::ZEXTLOAD, dl, MVT::i32, InChain,
1423 FprPtr, MachinePointerInfo(SV), MVT::i8,
1424 false, false, 0);
1425 InChain = FprIndex.getValue(1);
1426
1427 SDValue RegSaveAreaPtr = DAG.getNode(ISD::ADD, dl, PtrVT, VAListPtr,
1428 DAG.getConstant(8, MVT::i32));
1429
1430 SDValue OverflowAreaPtr = DAG.getNode(ISD::ADD, dl, PtrVT, VAListPtr,
1431 DAG.getConstant(4, MVT::i32));
1432
1433 // areas
1434 SDValue OverflowArea = DAG.getLoad(MVT::i32, dl, InChain, OverflowAreaPtr,
Pete Cooperd752e0f2011-11-08 18:42:53 +00001435 MachinePointerInfo(), false, false,
1436 false, 0);
Roman Divackybdb226e2011-06-28 15:30:42 +00001437 InChain = OverflowArea.getValue(1);
1438
1439 SDValue RegSaveArea = DAG.getLoad(MVT::i32, dl, InChain, RegSaveAreaPtr,
Pete Cooperd752e0f2011-11-08 18:42:53 +00001440 MachinePointerInfo(), false, false,
1441 false, 0);
Roman Divackybdb226e2011-06-28 15:30:42 +00001442 InChain = RegSaveArea.getValue(1);
1443
1444 // select overflow_area if index > 8
1445 SDValue CC = DAG.getSetCC(dl, MVT::i32, VT.isInteger() ? GprIndex : FprIndex,
1446 DAG.getConstant(8, MVT::i32), ISD::SETLT);
1447
Roman Divackybdb226e2011-06-28 15:30:42 +00001448 // adjustment constant gpr_index * 4/8
1449 SDValue RegConstant = DAG.getNode(ISD::MUL, dl, MVT::i32,
1450 VT.isInteger() ? GprIndex : FprIndex,
1451 DAG.getConstant(VT.isInteger() ? 4 : 8,
1452 MVT::i32));
1453
1454 // OurReg = RegSaveArea + RegConstant
1455 SDValue OurReg = DAG.getNode(ISD::ADD, dl, PtrVT, RegSaveArea,
1456 RegConstant);
1457
1458 // Floating types are 32 bytes into RegSaveArea
1459 if (VT.isFloatingPoint())
1460 OurReg = DAG.getNode(ISD::ADD, dl, PtrVT, OurReg,
1461 DAG.getConstant(32, MVT::i32));
1462
1463 // increase {f,g}pr_index by 1 (or 2 if VT is i64)
1464 SDValue IndexPlus1 = DAG.getNode(ISD::ADD, dl, MVT::i32,
1465 VT.isInteger() ? GprIndex : FprIndex,
1466 DAG.getConstant(VT == MVT::i64 ? 2 : 1,
1467 MVT::i32));
1468
1469 InChain = DAG.getTruncStore(InChain, dl, IndexPlus1,
1470 VT.isInteger() ? VAListPtr : FprPtr,
1471 MachinePointerInfo(SV),
1472 MVT::i8, false, false, 0);
1473
1474 // determine if we should load from reg_save_area or overflow_area
1475 SDValue Result = DAG.getNode(ISD::SELECT, dl, PtrVT, CC, OurReg, OverflowArea);
1476
1477 // increase overflow_area by 4/8 if gpr/fpr > 8
1478 SDValue OverflowAreaPlusN = DAG.getNode(ISD::ADD, dl, PtrVT, OverflowArea,
1479 DAG.getConstant(VT.isInteger() ? 4 : 8,
1480 MVT::i32));
1481
1482 OverflowArea = DAG.getNode(ISD::SELECT, dl, MVT::i32, CC, OverflowArea,
1483 OverflowAreaPlusN);
1484
1485 InChain = DAG.getTruncStore(InChain, dl, OverflowArea,
1486 OverflowAreaPtr,
1487 MachinePointerInfo(),
1488 MVT::i32, false, false, 0);
1489
NAKAMURA Takumi25f6b5a2012-08-30 15:52:23 +00001490 return DAG.getLoad(VT, dl, InChain, Result, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00001491 false, false, false, 0);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001492}
1493
Duncan Sands4a544a72011-09-06 13:37:06 +00001494SDValue PPCTargetLowering::LowerADJUST_TRAMPOLINE(SDValue Op,
1495 SelectionDAG &DAG) const {
1496 return Op.getOperand(0);
1497}
1498
1499SDValue PPCTargetLowering::LowerINIT_TRAMPOLINE(SDValue Op,
1500 SelectionDAG &DAG) const {
Bill Wendling77959322008-09-17 00:30:57 +00001501 SDValue Chain = Op.getOperand(0);
1502 SDValue Trmp = Op.getOperand(1); // trampoline
1503 SDValue FPtr = Op.getOperand(2); // nested function
1504 SDValue Nest = Op.getOperand(3); // 'nest' parameter value
Dale Johannesen6f38cb62009-02-07 19:59:05 +00001505 DebugLoc dl = Op.getDebugLoc();
Bill Wendling77959322008-09-17 00:30:57 +00001506
Owen Andersone50ed302009-08-10 22:56:29 +00001507 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson825b72b2009-08-11 20:47:22 +00001508 bool isPPC64 = (PtrVT == MVT::i64);
Micah Villmowaa76e9e2012-10-24 15:52:52 +00001509 unsigned AS = 0;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001510 Type *IntPtrTy =
Micah Villmow3574eca2012-10-08 16:38:25 +00001511 DAG.getTargetLoweringInfo().getDataLayout()->getIntPtrType(
Micah Villmowaa76e9e2012-10-24 15:52:52 +00001512 *DAG.getContext(), AS);
Bill Wendling77959322008-09-17 00:30:57 +00001513
Scott Michelfdc40a02009-02-17 22:15:04 +00001514 TargetLowering::ArgListTy Args;
Bill Wendling77959322008-09-17 00:30:57 +00001515 TargetLowering::ArgListEntry Entry;
1516
1517 Entry.Ty = IntPtrTy;
1518 Entry.Node = Trmp; Args.push_back(Entry);
1519
1520 // TrampSize == (isPPC64 ? 48 : 40);
1521 Entry.Node = DAG.getConstant(isPPC64 ? 48 : 40,
Owen Anderson825b72b2009-08-11 20:47:22 +00001522 isPPC64 ? MVT::i64 : MVT::i32);
Bill Wendling77959322008-09-17 00:30:57 +00001523 Args.push_back(Entry);
1524
1525 Entry.Node = FPtr; Args.push_back(Entry);
1526 Entry.Node = Nest; Args.push_back(Entry);
Scott Michelfdc40a02009-02-17 22:15:04 +00001527
Bill Wendling77959322008-09-17 00:30:57 +00001528 // Lower to a call to __trampoline_setup(Trmp, TrampSize, FPtr, ctx_reg)
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00001529 TargetLowering::CallLoweringInfo CLI(Chain,
1530 Type::getVoidTy(*DAG.getContext()),
1531 false, false, false, false, 0,
1532 CallingConv::C,
Evan Cheng4bfcd4a2012-02-28 18:51:51 +00001533 /*isTailCall=*/false,
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00001534 /*doesNotRet=*/false,
1535 /*isReturnValueUsed=*/true,
Bill Wendling77959322008-09-17 00:30:57 +00001536 DAG.getExternalSymbol("__trampoline_setup", PtrVT),
Bill Wendling46ada192010-03-02 01:55:18 +00001537 Args, DAG, dl);
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00001538 std::pair<SDValue, SDValue> CallResult = LowerCallTo(CLI);
Bill Wendling77959322008-09-17 00:30:57 +00001539
Duncan Sands4a544a72011-09-06 13:37:06 +00001540 return CallResult.second;
Bill Wendling77959322008-09-17 00:30:57 +00001541}
1542
Dan Gohman475871a2008-07-27 21:46:04 +00001543SDValue PPCTargetLowering::LowerVASTART(SDValue Op, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001544 const PPCSubtarget &Subtarget) const {
Dan Gohman1e93df62010-04-17 14:41:14 +00001545 MachineFunction &MF = DAG.getMachineFunction();
1546 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
1547
Dale Johannesen6f38cb62009-02-07 19:59:05 +00001548 DebugLoc dl = Op.getDebugLoc();
Nicolas Geoffray01119992007-04-03 13:59:52 +00001549
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001550 if (Subtarget.isDarwinABI() || Subtarget.isPPC64()) {
Nicolas Geoffray01119992007-04-03 13:59:52 +00001551 // vastart just stores the address of the VarArgsFrameIndex slot into the
1552 // memory location argument.
Owen Andersone50ed302009-08-10 22:56:29 +00001553 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Dan Gohman1e93df62010-04-17 14:41:14 +00001554 SDValue FR = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(), PtrVT);
Dan Gohman69de1932008-02-06 22:27:42 +00001555 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Chris Lattner6229d0a2010-09-21 18:41:36 +00001556 return DAG.getStore(Op.getOperand(0), dl, FR, Op.getOperand(1),
1557 MachinePointerInfo(SV),
David Greene534502d12010-02-15 16:56:53 +00001558 false, false, 0);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001559 }
1560
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001561 // For the 32-bit SVR4 ABI we follow the layout of the va_list struct.
Nicolas Geoffray01119992007-04-03 13:59:52 +00001562 // We suppose the given va_list is already allocated.
1563 //
1564 // typedef struct {
1565 // char gpr; /* index into the array of 8 GPRs
1566 // * stored in the register save area
1567 // * gpr=0 corresponds to r3,
1568 // * gpr=1 to r4, etc.
1569 // */
1570 // char fpr; /* index into the array of 8 FPRs
1571 // * stored in the register save area
1572 // * fpr=0 corresponds to f1,
1573 // * fpr=1 to f2, etc.
1574 // */
1575 // char *overflow_arg_area;
1576 // /* location on stack that holds
1577 // * the next overflow argument
1578 // */
1579 // char *reg_save_area;
1580 // /* where r3:r10 and f1:f8 (if saved)
1581 // * are stored
1582 // */
1583 // } va_list[1];
1584
1585
Dan Gohman1e93df62010-04-17 14:41:14 +00001586 SDValue ArgGPR = DAG.getConstant(FuncInfo->getVarArgsNumGPR(), MVT::i32);
1587 SDValue ArgFPR = DAG.getConstant(FuncInfo->getVarArgsNumFPR(), MVT::i32);
Scott Michelfdc40a02009-02-17 22:15:04 +00001588
Nicolas Geoffray01119992007-04-03 13:59:52 +00001589
Owen Andersone50ed302009-08-10 22:56:29 +00001590 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Scott Michelfdc40a02009-02-17 22:15:04 +00001591
Dan Gohman1e93df62010-04-17 14:41:14 +00001592 SDValue StackOffsetFI = DAG.getFrameIndex(FuncInfo->getVarArgsStackOffset(),
1593 PtrVT);
1594 SDValue FR = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(),
1595 PtrVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001596
Duncan Sands83ec4b62008-06-06 12:08:01 +00001597 uint64_t FrameOffset = PtrVT.getSizeInBits()/8;
Dan Gohman475871a2008-07-27 21:46:04 +00001598 SDValue ConstFrameOffset = DAG.getConstant(FrameOffset, PtrVT);
Dan Gohman69de1932008-02-06 22:27:42 +00001599
Duncan Sands83ec4b62008-06-06 12:08:01 +00001600 uint64_t StackOffset = PtrVT.getSizeInBits()/8 - 1;
Dan Gohman475871a2008-07-27 21:46:04 +00001601 SDValue ConstStackOffset = DAG.getConstant(StackOffset, PtrVT);
Dan Gohman69de1932008-02-06 22:27:42 +00001602
1603 uint64_t FPROffset = 1;
Dan Gohman475871a2008-07-27 21:46:04 +00001604 SDValue ConstFPROffset = DAG.getConstant(FPROffset, PtrVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001605
Dan Gohman69de1932008-02-06 22:27:42 +00001606 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00001607
Nicolas Geoffray01119992007-04-03 13:59:52 +00001608 // Store first byte : number of int regs
Tilmann Schellerffd02002009-07-03 06:45:56 +00001609 SDValue firstStore = DAG.getTruncStore(Op.getOperand(0), dl, ArgGPR,
Chris Lattnerda2d8e12010-09-21 17:42:31 +00001610 Op.getOperand(1),
1611 MachinePointerInfo(SV),
1612 MVT::i8, false, false, 0);
Dan Gohman69de1932008-02-06 22:27:42 +00001613 uint64_t nextOffset = FPROffset;
Dale Johannesen33c960f2009-02-04 20:06:27 +00001614 SDValue nextPtr = DAG.getNode(ISD::ADD, dl, PtrVT, Op.getOperand(1),
Nicolas Geoffray01119992007-04-03 13:59:52 +00001615 ConstFPROffset);
Scott Michelfdc40a02009-02-17 22:15:04 +00001616
Nicolas Geoffray01119992007-04-03 13:59:52 +00001617 // Store second byte : number of float regs
Dan Gohman475871a2008-07-27 21:46:04 +00001618 SDValue secondStore =
Chris Lattnerda2d8e12010-09-21 17:42:31 +00001619 DAG.getTruncStore(firstStore, dl, ArgFPR, nextPtr,
1620 MachinePointerInfo(SV, nextOffset), MVT::i8,
David Greene534502d12010-02-15 16:56:53 +00001621 false, false, 0);
Dan Gohman69de1932008-02-06 22:27:42 +00001622 nextOffset += StackOffset;
Dale Johannesen33c960f2009-02-04 20:06:27 +00001623 nextPtr = DAG.getNode(ISD::ADD, dl, PtrVT, nextPtr, ConstStackOffset);
Scott Michelfdc40a02009-02-17 22:15:04 +00001624
Nicolas Geoffray01119992007-04-03 13:59:52 +00001625 // Store second word : arguments given on stack
Dan Gohman475871a2008-07-27 21:46:04 +00001626 SDValue thirdStore =
Chris Lattner6229d0a2010-09-21 18:41:36 +00001627 DAG.getStore(secondStore, dl, StackOffsetFI, nextPtr,
1628 MachinePointerInfo(SV, nextOffset),
David Greene534502d12010-02-15 16:56:53 +00001629 false, false, 0);
Dan Gohman69de1932008-02-06 22:27:42 +00001630 nextOffset += FrameOffset;
Dale Johannesen33c960f2009-02-04 20:06:27 +00001631 nextPtr = DAG.getNode(ISD::ADD, dl, PtrVT, nextPtr, ConstFrameOffset);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001632
1633 // Store third word : arguments given in registers
Chris Lattner6229d0a2010-09-21 18:41:36 +00001634 return DAG.getStore(thirdStore, dl, FR, nextPtr,
1635 MachinePointerInfo(SV, nextOffset),
David Greene534502d12010-02-15 16:56:53 +00001636 false, false, 0);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001637
Chris Lattner1a635d62006-04-14 06:01:58 +00001638}
1639
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00001640#include "PPCGenCallingConv.inc"
1641
Duncan Sands1e96bab2010-11-04 10:49:57 +00001642static bool CC_PPC_SVR4_Custom_Dummy(unsigned &ValNo, MVT &ValVT, MVT &LocVT,
Tilmann Schellerffd02002009-07-03 06:45:56 +00001643 CCValAssign::LocInfo &LocInfo,
1644 ISD::ArgFlagsTy &ArgFlags,
1645 CCState &State) {
1646 return true;
1647}
1648
Duncan Sands1e96bab2010-11-04 10:49:57 +00001649static bool CC_PPC_SVR4_Custom_AlignArgRegs(unsigned &ValNo, MVT &ValVT,
Duncan Sands1440e8b2010-11-03 11:35:31 +00001650 MVT &LocVT,
Tilmann Schellerffd02002009-07-03 06:45:56 +00001651 CCValAssign::LocInfo &LocInfo,
1652 ISD::ArgFlagsTy &ArgFlags,
1653 CCState &State) {
Craig Topperc5eaae42012-03-11 07:57:25 +00001654 static const uint16_t ArgRegs[] = {
Tilmann Schellerffd02002009-07-03 06:45:56 +00001655 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
1656 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
1657 };
1658 const unsigned NumArgRegs = array_lengthof(ArgRegs);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001659
Tilmann Schellerffd02002009-07-03 06:45:56 +00001660 unsigned RegNum = State.getFirstUnallocated(ArgRegs, NumArgRegs);
1661
1662 // Skip one register if the first unallocated register has an even register
1663 // number and there are still argument registers available which have not been
1664 // allocated yet. RegNum is actually an index into ArgRegs, which means we
1665 // need to skip a register if RegNum is odd.
1666 if (RegNum != NumArgRegs && RegNum % 2 == 1) {
1667 State.AllocateReg(ArgRegs[RegNum]);
1668 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001669
Tilmann Schellerffd02002009-07-03 06:45:56 +00001670 // Always return false here, as this function only makes sure that the first
1671 // unallocated register has an odd register number and does not actually
1672 // allocate a register for the current argument.
1673 return false;
1674}
1675
Duncan Sands1e96bab2010-11-04 10:49:57 +00001676static bool CC_PPC_SVR4_Custom_AlignFPArgRegs(unsigned &ValNo, MVT &ValVT,
Duncan Sands1440e8b2010-11-03 11:35:31 +00001677 MVT &LocVT,
Tilmann Schellerffd02002009-07-03 06:45:56 +00001678 CCValAssign::LocInfo &LocInfo,
1679 ISD::ArgFlagsTy &ArgFlags,
1680 CCState &State) {
Craig Topperc5eaae42012-03-11 07:57:25 +00001681 static const uint16_t ArgRegs[] = {
Tilmann Schellerffd02002009-07-03 06:45:56 +00001682 PPC::F1, PPC::F2, PPC::F3, PPC::F4, PPC::F5, PPC::F6, PPC::F7,
1683 PPC::F8
1684 };
1685
1686 const unsigned NumArgRegs = array_lengthof(ArgRegs);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001687
Tilmann Schellerffd02002009-07-03 06:45:56 +00001688 unsigned RegNum = State.getFirstUnallocated(ArgRegs, NumArgRegs);
1689
1690 // If there is only one Floating-point register left we need to put both f64
1691 // values of a split ppc_fp128 value on the stack.
1692 if (RegNum != NumArgRegs && ArgRegs[RegNum] == PPC::F8) {
1693 State.AllocateReg(ArgRegs[RegNum]);
1694 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001695
Tilmann Schellerffd02002009-07-03 06:45:56 +00001696 // Always return false here, as this function only makes sure that the two f64
1697 // values a ppc_fp128 value is split into are both passed in registers or both
1698 // passed on the stack and does not actually allocate a register for the
1699 // current argument.
1700 return false;
1701}
1702
Chris Lattner9f0bc652007-02-25 05:34:32 +00001703/// GetFPR - Get the set of FP registers that should be allocated for arguments,
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001704/// on Darwin.
Craig Topperb78ca422012-03-11 07:16:55 +00001705static const uint16_t *GetFPR() {
1706 static const uint16_t FPR[] = {
Chris Lattner9f0bc652007-02-25 05:34:32 +00001707 PPC::F1, PPC::F2, PPC::F3, PPC::F4, PPC::F5, PPC::F6, PPC::F7,
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001708 PPC::F8, PPC::F9, PPC::F10, PPC::F11, PPC::F12, PPC::F13
Chris Lattner9f0bc652007-02-25 05:34:32 +00001709 };
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001710
Chris Lattner9f0bc652007-02-25 05:34:32 +00001711 return FPR;
1712}
1713
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001714/// CalculateStackSlotSize - Calculates the size reserved for this argument on
1715/// the stack.
Owen Andersone50ed302009-08-10 22:56:29 +00001716static unsigned CalculateStackSlotSize(EVT ArgVT, ISD::ArgFlagsTy Flags,
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00001717 unsigned PtrByteSize) {
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00001718 unsigned ArgSize = ArgVT.getSizeInBits()/8;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001719 if (Flags.isByVal())
1720 ArgSize = Flags.getByValSize();
1721 ArgSize = ((ArgSize + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
1722
1723 return ArgSize;
1724}
1725
Dan Gohman475871a2008-07-27 21:46:04 +00001726SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00001727PPCTargetLowering::LowerFormalArguments(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001728 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001729 const SmallVectorImpl<ISD::InputArg>
1730 &Ins,
1731 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001732 SmallVectorImpl<SDValue> &InVals)
1733 const {
Bill Schmidtb2544ec2012-10-05 21:27:08 +00001734 if (PPCSubTarget.isSVR4ABI()) {
1735 if (PPCSubTarget.isPPC64())
1736 return LowerFormalArguments_64SVR4(Chain, CallConv, isVarArg, Ins,
1737 dl, DAG, InVals);
1738 else
1739 return LowerFormalArguments_32SVR4(Chain, CallConv, isVarArg, Ins,
1740 dl, DAG, InVals);
Bill Schmidt419f3762012-09-19 15:42:13 +00001741 } else {
Bill Schmidtb2544ec2012-10-05 21:27:08 +00001742 return LowerFormalArguments_Darwin(Chain, CallConv, isVarArg, Ins,
1743 dl, DAG, InVals);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001744 }
1745}
1746
1747SDValue
Bill Schmidt419f3762012-09-19 15:42:13 +00001748PPCTargetLowering::LowerFormalArguments_32SVR4(
Dan Gohman98ca4f22009-08-05 01:29:28 +00001749 SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001750 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001751 const SmallVectorImpl<ISD::InputArg>
1752 &Ins,
1753 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001754 SmallVectorImpl<SDValue> &InVals) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001755
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001756 // 32-bit SVR4 ABI Stack Frame Layout:
Tilmann Schellerffd02002009-07-03 06:45:56 +00001757 // +-----------------------------------+
1758 // +--> | Back chain |
1759 // | +-----------------------------------+
1760 // | | Floating-point register save area |
1761 // | +-----------------------------------+
1762 // | | General register save area |
1763 // | +-----------------------------------+
1764 // | | CR save word |
1765 // | +-----------------------------------+
1766 // | | VRSAVE save word |
1767 // | +-----------------------------------+
1768 // | | Alignment padding |
1769 // | +-----------------------------------+
1770 // | | Vector register save area |
1771 // | +-----------------------------------+
1772 // | | Local variable space |
1773 // | +-----------------------------------+
1774 // | | Parameter list area |
1775 // | +-----------------------------------+
1776 // | | LR save word |
1777 // | +-----------------------------------+
1778 // SP--> +--- | Back chain |
1779 // +-----------------------------------+
1780 //
1781 // Specifications:
1782 // System V Application Binary Interface PowerPC Processor Supplement
1783 // AltiVec Technology Programming Interface Manual
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001784
Tilmann Schellerffd02002009-07-03 06:45:56 +00001785 MachineFunction &MF = DAG.getMachineFunction();
1786 MachineFrameInfo *MFI = MF.getFrameInfo();
Dan Gohman1e93df62010-04-17 14:41:14 +00001787 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
Tilmann Schellerffd02002009-07-03 06:45:56 +00001788
Owen Andersone50ed302009-08-10 22:56:29 +00001789 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Tilmann Schellerffd02002009-07-03 06:45:56 +00001790 // Potential tail calls could cause overwriting of argument stack slots.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00001791 bool isImmutable = !(getTargetMachine().Options.GuaranteedTailCallOpt &&
1792 (CallConv == CallingConv::Fast));
Tilmann Schellerffd02002009-07-03 06:45:56 +00001793 unsigned PtrByteSize = 4;
1794
1795 // Assign locations to all of the incoming arguments.
1796 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00001797 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Gabor Greifa4b00b22012-04-19 15:16:31 +00001798 getTargetMachine(), ArgLocs, *DAG.getContext());
Tilmann Schellerffd02002009-07-03 06:45:56 +00001799
1800 // Reserve space for the linkage area on the stack.
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00001801 CCInfo.AllocateStack(PPCFrameLowering::getLinkageSize(false, false), PtrByteSize);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001802
Dan Gohman98ca4f22009-08-05 01:29:28 +00001803 CCInfo.AnalyzeFormalArguments(Ins, CC_PPC_SVR4);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001804
Tilmann Schellerffd02002009-07-03 06:45:56 +00001805 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1806 CCValAssign &VA = ArgLocs[i];
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001807
Tilmann Schellerffd02002009-07-03 06:45:56 +00001808 // Arguments stored in registers.
1809 if (VA.isRegLoc()) {
Craig Topper44d23822012-02-22 05:59:10 +00001810 const TargetRegisterClass *RC;
Owen Andersone50ed302009-08-10 22:56:29 +00001811 EVT ValVT = VA.getValVT();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001812
Owen Anderson825b72b2009-08-11 20:47:22 +00001813 switch (ValVT.getSimpleVT().SimpleTy) {
Tilmann Schellerffd02002009-07-03 06:45:56 +00001814 default:
Dan Gohman98ca4f22009-08-05 01:29:28 +00001815 llvm_unreachable("ValVT not supported by formal arguments Lowering");
Owen Anderson825b72b2009-08-11 20:47:22 +00001816 case MVT::i32:
Craig Topperc9099502012-04-20 06:31:50 +00001817 RC = &PPC::GPRCRegClass;
Tilmann Schellerffd02002009-07-03 06:45:56 +00001818 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001819 case MVT::f32:
Craig Topperc9099502012-04-20 06:31:50 +00001820 RC = &PPC::F4RCRegClass;
Tilmann Schellerffd02002009-07-03 06:45:56 +00001821 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001822 case MVT::f64:
Craig Topperc9099502012-04-20 06:31:50 +00001823 RC = &PPC::F8RCRegClass;
Tilmann Schellerffd02002009-07-03 06:45:56 +00001824 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001825 case MVT::v16i8:
1826 case MVT::v8i16:
1827 case MVT::v4i32:
1828 case MVT::v4f32:
Craig Topperc9099502012-04-20 06:31:50 +00001829 RC = &PPC::VRRCRegClass;
Tilmann Schellerffd02002009-07-03 06:45:56 +00001830 break;
1831 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001832
Tilmann Schellerffd02002009-07-03 06:45:56 +00001833 // Transform the arguments stored in physical registers into virtual ones.
Devang Patel68e6bee2011-02-21 23:21:26 +00001834 unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001835 SDValue ArgValue = DAG.getCopyFromReg(Chain, dl, Reg, ValVT);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001836
Dan Gohman98ca4f22009-08-05 01:29:28 +00001837 InVals.push_back(ArgValue);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001838 } else {
1839 // Argument stored in memory.
1840 assert(VA.isMemLoc());
1841
1842 unsigned ArgSize = VA.getLocVT().getSizeInBits() / 8;
1843 int FI = MFI->CreateFixedObject(ArgSize, VA.getLocMemOffset(),
Evan Chenged2ae132010-07-03 00:40:23 +00001844 isImmutable);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001845
1846 // Create load nodes to retrieve arguments from the stack.
1847 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001848 InVals.push_back(DAG.getLoad(VA.getValVT(), dl, Chain, FIN,
1849 MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00001850 false, false, false, 0));
Tilmann Schellerffd02002009-07-03 06:45:56 +00001851 }
1852 }
1853
1854 // Assign locations to all of the incoming aggregate by value arguments.
1855 // Aggregates passed by value are stored in the local variable space of the
1856 // caller's stack frame, right above the parameter list area.
1857 SmallVector<CCValAssign, 16> ByValArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00001858 CCState CCByValInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Gabor Greifa4b00b22012-04-19 15:16:31 +00001859 getTargetMachine(), ByValArgLocs, *DAG.getContext());
Tilmann Schellerffd02002009-07-03 06:45:56 +00001860
1861 // Reserve stack space for the allocations in CCInfo.
1862 CCByValInfo.AllocateStack(CCInfo.getNextStackOffset(), PtrByteSize);
1863
Dan Gohman98ca4f22009-08-05 01:29:28 +00001864 CCByValInfo.AnalyzeFormalArguments(Ins, CC_PPC_SVR4_ByVal);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001865
1866 // Area that is at least reserved in the caller of this function.
1867 unsigned MinReservedArea = CCByValInfo.getNextStackOffset();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001868
Tilmann Schellerffd02002009-07-03 06:45:56 +00001869 // Set the size that is at least reserved in caller of this function. Tail
1870 // call optimized function's reserved stack space needs to be aligned so that
1871 // taking the difference between two stack areas will result in an aligned
1872 // stack.
1873 PPCFunctionInfo *FI = MF.getInfo<PPCFunctionInfo>();
1874
1875 MinReservedArea =
1876 std::max(MinReservedArea,
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00001877 PPCFrameLowering::getMinCallFrameSize(false, false));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001878
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00001879 unsigned TargetAlign = DAG.getMachineFunction().getTarget().getFrameLowering()->
Tilmann Schellerffd02002009-07-03 06:45:56 +00001880 getStackAlignment();
1881 unsigned AlignMask = TargetAlign-1;
1882 MinReservedArea = (MinReservedArea + AlignMask) & ~AlignMask;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001883
Tilmann Schellerffd02002009-07-03 06:45:56 +00001884 FI->setMinReservedArea(MinReservedArea);
1885
1886 SmallVector<SDValue, 8> MemOps;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001887
Tilmann Schellerffd02002009-07-03 06:45:56 +00001888 // If the function takes variable number of arguments, make a frame index for
1889 // the start of the first vararg value... for expansion of llvm.va_start.
1890 if (isVarArg) {
Craig Topperc5eaae42012-03-11 07:57:25 +00001891 static const uint16_t GPArgRegs[] = {
Tilmann Schellerffd02002009-07-03 06:45:56 +00001892 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
1893 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
1894 };
1895 const unsigned NumGPArgRegs = array_lengthof(GPArgRegs);
1896
Craig Topperc5eaae42012-03-11 07:57:25 +00001897 static const uint16_t FPArgRegs[] = {
Tilmann Schellerffd02002009-07-03 06:45:56 +00001898 PPC::F1, PPC::F2, PPC::F3, PPC::F4, PPC::F5, PPC::F6, PPC::F7,
1899 PPC::F8
1900 };
1901 const unsigned NumFPArgRegs = array_lengthof(FPArgRegs);
1902
Dan Gohman1e93df62010-04-17 14:41:14 +00001903 FuncInfo->setVarArgsNumGPR(CCInfo.getFirstUnallocated(GPArgRegs,
1904 NumGPArgRegs));
1905 FuncInfo->setVarArgsNumFPR(CCInfo.getFirstUnallocated(FPArgRegs,
1906 NumFPArgRegs));
Tilmann Schellerffd02002009-07-03 06:45:56 +00001907
1908 // Make room for NumGPArgRegs and NumFPArgRegs.
1909 int Depth = NumGPArgRegs * PtrVT.getSizeInBits()/8 +
Owen Anderson825b72b2009-08-11 20:47:22 +00001910 NumFPArgRegs * EVT(MVT::f64).getSizeInBits()/8;
Tilmann Schellerffd02002009-07-03 06:45:56 +00001911
Dan Gohman1e93df62010-04-17 14:41:14 +00001912 FuncInfo->setVarArgsStackOffset(
1913 MFI->CreateFixedObject(PtrVT.getSizeInBits()/8,
Evan Chenged2ae132010-07-03 00:40:23 +00001914 CCInfo.getNextStackOffset(), true));
Tilmann Schellerffd02002009-07-03 06:45:56 +00001915
Dan Gohman1e93df62010-04-17 14:41:14 +00001916 FuncInfo->setVarArgsFrameIndex(MFI->CreateStackObject(Depth, 8, false));
1917 SDValue FIN = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(), PtrVT);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001918
Jakob Stoklund Olesen4f9af2e2010-10-11 20:43:09 +00001919 // The fixed integer arguments of a variadic function are stored to the
1920 // VarArgsFrameIndex on the stack so that they may be loaded by deferencing
1921 // the result of va_next.
1922 for (unsigned GPRIndex = 0; GPRIndex != NumGPArgRegs; ++GPRIndex) {
1923 // Get an existing live-in vreg, or add a new one.
1924 unsigned VReg = MF.getRegInfo().getLiveInVirtReg(GPArgRegs[GPRIndex]);
1925 if (!VReg)
Devang Patel68e6bee2011-02-21 23:21:26 +00001926 VReg = MF.addLiveIn(GPArgRegs[GPRIndex], &PPC::GPRCRegClass);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001927
Dan Gohman98ca4f22009-08-05 01:29:28 +00001928 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Chris Lattner6229d0a2010-09-21 18:41:36 +00001929 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
1930 MachinePointerInfo(), false, false, 0);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001931 MemOps.push_back(Store);
1932 // Increment the address by four for the next argument to store
1933 SDValue PtrOff = DAG.getConstant(PtrVT.getSizeInBits()/8, PtrVT);
1934 FIN = DAG.getNode(ISD::ADD, dl, PtrOff.getValueType(), FIN, PtrOff);
1935 }
1936
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001937 // FIXME 32-bit SVR4: We only need to save FP argument registers if CR bit 6
1938 // is set.
Tilmann Schellerffd02002009-07-03 06:45:56 +00001939 // The double arguments are stored to the VarArgsFrameIndex
1940 // on the stack.
Jakob Stoklund Olesen4f9af2e2010-10-11 20:43:09 +00001941 for (unsigned FPRIndex = 0; FPRIndex != NumFPArgRegs; ++FPRIndex) {
1942 // Get an existing live-in vreg, or add a new one.
1943 unsigned VReg = MF.getRegInfo().getLiveInVirtReg(FPArgRegs[FPRIndex]);
1944 if (!VReg)
Devang Patel68e6bee2011-02-21 23:21:26 +00001945 VReg = MF.addLiveIn(FPArgRegs[FPRIndex], &PPC::F8RCRegClass);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001946
Owen Anderson825b72b2009-08-11 20:47:22 +00001947 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::f64);
Chris Lattner6229d0a2010-09-21 18:41:36 +00001948 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
1949 MachinePointerInfo(), false, false, 0);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001950 MemOps.push_back(Store);
1951 // Increment the address by eight for the next argument to store
Owen Anderson825b72b2009-08-11 20:47:22 +00001952 SDValue PtrOff = DAG.getConstant(EVT(MVT::f64).getSizeInBits()/8,
Tilmann Schellerffd02002009-07-03 06:45:56 +00001953 PtrVT);
1954 FIN = DAG.getNode(ISD::ADD, dl, PtrOff.getValueType(), FIN, PtrOff);
1955 }
1956 }
1957
1958 if (!MemOps.empty())
Dan Gohman98ca4f22009-08-05 01:29:28 +00001959 Chain = DAG.getNode(ISD::TokenFactor, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001960 MVT::Other, &MemOps[0], MemOps.size());
Tilmann Schellerffd02002009-07-03 06:45:56 +00001961
Dan Gohman98ca4f22009-08-05 01:29:28 +00001962 return Chain;
Tilmann Schellerffd02002009-07-03 06:45:56 +00001963}
1964
Bill Schmidt726c2372012-10-23 15:51:16 +00001965// PPC64 passes i8, i16, and i32 values in i64 registers. Promote
1966// value to MVT::i64 and then truncate to the correct register size.
1967SDValue
1968PPCTargetLowering::extendArgForPPC64(ISD::ArgFlagsTy Flags, EVT ObjectVT,
1969 SelectionDAG &DAG, SDValue ArgVal,
1970 DebugLoc dl) const {
1971 if (Flags.isSExt())
1972 ArgVal = DAG.getNode(ISD::AssertSext, dl, MVT::i64, ArgVal,
1973 DAG.getValueType(ObjectVT));
1974 else if (Flags.isZExt())
1975 ArgVal = DAG.getNode(ISD::AssertZext, dl, MVT::i64, ArgVal,
1976 DAG.getValueType(ObjectVT));
1977
1978 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, ArgVal);
1979}
1980
1981// Set the size that is at least reserved in caller of this function. Tail
1982// call optimized functions' reserved stack space needs to be aligned so that
1983// taking the difference between two stack areas will result in an aligned
1984// stack.
1985void
1986PPCTargetLowering::setMinReservedArea(MachineFunction &MF, SelectionDAG &DAG,
1987 unsigned nAltivecParamsAtEnd,
1988 unsigned MinReservedArea,
1989 bool isPPC64) const {
1990 PPCFunctionInfo *FI = MF.getInfo<PPCFunctionInfo>();
1991 // Add the Altivec parameters at the end, if needed.
1992 if (nAltivecParamsAtEnd) {
1993 MinReservedArea = ((MinReservedArea+15)/16)*16;
1994 MinReservedArea += 16*nAltivecParamsAtEnd;
1995 }
1996 MinReservedArea =
1997 std::max(MinReservedArea,
1998 PPCFrameLowering::getMinCallFrameSize(isPPC64, true));
1999 unsigned TargetAlign
2000 = DAG.getMachineFunction().getTarget().getFrameLowering()->
2001 getStackAlignment();
2002 unsigned AlignMask = TargetAlign-1;
2003 MinReservedArea = (MinReservedArea + AlignMask) & ~AlignMask;
2004 FI->setMinReservedArea(MinReservedArea);
2005}
2006
Tilmann Schellerffd02002009-07-03 06:45:56 +00002007SDValue
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002008PPCTargetLowering::LowerFormalArguments_64SVR4(
2009 SDValue Chain,
2010 CallingConv::ID CallConv, bool isVarArg,
2011 const SmallVectorImpl<ISD::InputArg>
2012 &Ins,
2013 DebugLoc dl, SelectionDAG &DAG,
2014 SmallVectorImpl<SDValue> &InVals) const {
2015 // TODO: add description of PPC stack frame format, or at least some docs.
2016 //
2017 MachineFunction &MF = DAG.getMachineFunction();
2018 MachineFrameInfo *MFI = MF.getFrameInfo();
2019 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
2020
2021 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
2022 // Potential tail calls could cause overwriting of argument stack slots.
2023 bool isImmutable = !(getTargetMachine().Options.GuaranteedTailCallOpt &&
2024 (CallConv == CallingConv::Fast));
2025 unsigned PtrByteSize = 8;
2026
2027 unsigned ArgOffset = PPCFrameLowering::getLinkageSize(true, true);
2028 // Area that is at least reserved in caller of this function.
2029 unsigned MinReservedArea = ArgOffset;
2030
2031 static const uint16_t GPR[] = {
2032 PPC::X3, PPC::X4, PPC::X5, PPC::X6,
2033 PPC::X7, PPC::X8, PPC::X9, PPC::X10,
2034 };
2035
2036 static const uint16_t *FPR = GetFPR();
2037
2038 static const uint16_t VR[] = {
2039 PPC::V2, PPC::V3, PPC::V4, PPC::V5, PPC::V6, PPC::V7, PPC::V8,
2040 PPC::V9, PPC::V10, PPC::V11, PPC::V12, PPC::V13
2041 };
2042
2043 const unsigned Num_GPR_Regs = array_lengthof(GPR);
2044 const unsigned Num_FPR_Regs = 13;
2045 const unsigned Num_VR_Regs = array_lengthof(VR);
2046
2047 unsigned GPR_idx = 0, FPR_idx = 0, VR_idx = 0;
2048
2049 // Add DAG nodes to load the arguments or copy them out of registers. On
2050 // entry to a function on PPC, the arguments start after the linkage area,
2051 // although the first ones are often in registers.
2052
2053 SmallVector<SDValue, 8> MemOps;
2054 unsigned nAltivecParamsAtEnd = 0;
2055 Function::const_arg_iterator FuncArg = MF.getFunction()->arg_begin();
2056 for (unsigned ArgNo = 0, e = Ins.size(); ArgNo != e; ++ArgNo, ++FuncArg) {
2057 SDValue ArgVal;
2058 bool needsLoad = false;
2059 EVT ObjectVT = Ins[ArgNo].VT;
2060 unsigned ObjSize = ObjectVT.getSizeInBits()/8;
2061 unsigned ArgSize = ObjSize;
2062 ISD::ArgFlagsTy Flags = Ins[ArgNo].Flags;
2063
2064 unsigned CurArgOffset = ArgOffset;
2065
2066 // Varargs or 64 bit Altivec parameters are padded to a 16 byte boundary.
2067 if (ObjectVT==MVT::v4f32 || ObjectVT==MVT::v4i32 ||
2068 ObjectVT==MVT::v8i16 || ObjectVT==MVT::v16i8) {
2069 if (isVarArg) {
2070 MinReservedArea = ((MinReservedArea+15)/16)*16;
2071 MinReservedArea += CalculateStackSlotSize(ObjectVT,
2072 Flags,
2073 PtrByteSize);
2074 } else
2075 nAltivecParamsAtEnd++;
2076 } else
2077 // Calculate min reserved area.
2078 MinReservedArea += CalculateStackSlotSize(Ins[ArgNo].VT,
2079 Flags,
2080 PtrByteSize);
2081
2082 // FIXME the codegen can be much improved in some cases.
2083 // We do not have to keep everything in memory.
2084 if (Flags.isByVal()) {
2085 // ObjSize is the true size, ArgSize rounded up to multiple of registers.
2086 ObjSize = Flags.getByValSize();
2087 ArgSize = ((ObjSize + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
2088 // All aggregates smaller than 8 bytes must be passed right-justified.
Bill Schmidt7a6cb152012-10-16 13:30:53 +00002089 if (ObjSize < PtrByteSize)
2090 CurArgOffset = CurArgOffset + (PtrByteSize - ObjSize);
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002091 // The value of the object is its address.
2092 int FI = MFI->CreateFixedObject(ObjSize, CurArgOffset, true);
2093 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
2094 InVals.push_back(FIN);
Bill Schmidt37900c52012-10-25 13:38:09 +00002095
2096 if (ObjSize < 8) {
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002097 if (GPR_idx != Num_GPR_Regs) {
Bill Schmidt37900c52012-10-25 13:38:09 +00002098 unsigned VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002099 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Bill Schmidt37900c52012-10-25 13:38:09 +00002100 SDValue Store;
2101
2102 if (ObjSize==1 || ObjSize==2 || ObjSize==4) {
2103 EVT ObjType = (ObjSize == 1 ? MVT::i8 :
2104 (ObjSize == 2 ? MVT::i16 : MVT::i32));
2105 Store = DAG.getTruncStore(Val.getValue(1), dl, Val, FIN,
2106 MachinePointerInfo(FuncArg, CurArgOffset),
2107 ObjType, false, false, 0);
2108 } else {
2109 // For sizes that don't fit a truncating store (3, 5, 6, 7),
2110 // store the whole register as-is to the parameter save area
2111 // slot. The address of the parameter was already calculated
2112 // above (InVals.push_back(FIN)) to be the right-justified
2113 // offset within the slot. For this store, we need a new
2114 // frame index that points at the beginning of the slot.
2115 int FI = MFI->CreateFixedObject(PtrByteSize, ArgOffset, true);
2116 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
2117 Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
2118 MachinePointerInfo(FuncArg, ArgOffset),
2119 false, false, 0);
2120 }
2121
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002122 MemOps.push_back(Store);
2123 ++GPR_idx;
2124 }
Bill Schmidt37900c52012-10-25 13:38:09 +00002125 // Whether we copied from a register or not, advance the offset
2126 // into the parameter save area by a full doubleword.
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002127 ArgOffset += PtrByteSize;
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002128 continue;
2129 }
Bill Schmidt37900c52012-10-25 13:38:09 +00002130
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002131 for (unsigned j = 0; j < ArgSize; j += PtrByteSize) {
2132 // Store whatever pieces of the object are in registers
2133 // to memory. ArgOffset will be the address of the beginning
2134 // of the object.
2135 if (GPR_idx != Num_GPR_Regs) {
2136 unsigned VReg;
2137 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
2138 int FI = MFI->CreateFixedObject(PtrByteSize, ArgOffset, true);
2139 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
2140 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Bill Schmidt37900c52012-10-25 13:38:09 +00002141 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002142 MachinePointerInfo(FuncArg, ArgOffset),
2143 false, false, 0);
2144 MemOps.push_back(Store);
2145 ++GPR_idx;
2146 ArgOffset += PtrByteSize;
2147 } else {
Bill Schmidt7a6cb152012-10-16 13:30:53 +00002148 ArgOffset += ArgSize - j;
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002149 break;
2150 }
2151 }
2152 continue;
2153 }
2154
2155 switch (ObjectVT.getSimpleVT().SimpleTy) {
2156 default: llvm_unreachable("Unhandled argument type!");
2157 case MVT::i32:
2158 case MVT::i64:
2159 if (GPR_idx != Num_GPR_Regs) {
2160 unsigned VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
2161 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i64);
2162
Bill Schmidt726c2372012-10-23 15:51:16 +00002163 if (ObjectVT == MVT::i32)
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002164 // PPC64 passes i8, i16, and i32 values in i64 registers. Promote
2165 // value to MVT::i64 and then truncate to the correct register size.
Bill Schmidt726c2372012-10-23 15:51:16 +00002166 ArgVal = extendArgForPPC64(Flags, ObjectVT, DAG, ArgVal, dl);
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002167
2168 ++GPR_idx;
2169 } else {
2170 needsLoad = true;
2171 ArgSize = PtrByteSize;
2172 }
2173 ArgOffset += 8;
2174 break;
2175
2176 case MVT::f32:
2177 case MVT::f64:
2178 // Every 8 bytes of argument space consumes one of the GPRs available for
2179 // argument passing.
2180 if (GPR_idx != Num_GPR_Regs) {
2181 ++GPR_idx;
2182 }
2183 if (FPR_idx != Num_FPR_Regs) {
2184 unsigned VReg;
2185
2186 if (ObjectVT == MVT::f32)
2187 VReg = MF.addLiveIn(FPR[FPR_idx], &PPC::F4RCRegClass);
2188 else
2189 VReg = MF.addLiveIn(FPR[FPR_idx], &PPC::F8RCRegClass);
2190
2191 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, ObjectVT);
2192 ++FPR_idx;
2193 } else {
2194 needsLoad = true;
Bill Schmidta867f372012-10-11 15:38:20 +00002195 ArgSize = PtrByteSize;
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002196 }
2197
2198 ArgOffset += 8;
2199 break;
2200 case MVT::v4f32:
2201 case MVT::v4i32:
2202 case MVT::v8i16:
2203 case MVT::v16i8:
2204 // Note that vector arguments in registers don't reserve stack space,
2205 // except in varargs functions.
2206 if (VR_idx != Num_VR_Regs) {
2207 unsigned VReg = MF.addLiveIn(VR[VR_idx], &PPC::VRRCRegClass);
2208 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, ObjectVT);
2209 if (isVarArg) {
2210 while ((ArgOffset % 16) != 0) {
2211 ArgOffset += PtrByteSize;
2212 if (GPR_idx != Num_GPR_Regs)
2213 GPR_idx++;
2214 }
2215 ArgOffset += 16;
2216 GPR_idx = std::min(GPR_idx+4, Num_GPR_Regs); // FIXME correct for ppc64?
2217 }
2218 ++VR_idx;
2219 } else {
2220 // Vectors are aligned.
2221 ArgOffset = ((ArgOffset+15)/16)*16;
2222 CurArgOffset = ArgOffset;
2223 ArgOffset += 16;
2224 needsLoad = true;
2225 }
2226 break;
2227 }
2228
2229 // We need to load the argument to a virtual register if we determined
2230 // above that we ran out of physical registers of the appropriate type.
2231 if (needsLoad) {
2232 int FI = MFI->CreateFixedObject(ObjSize,
2233 CurArgOffset + (ArgSize - ObjSize),
2234 isImmutable);
2235 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
2236 ArgVal = DAG.getLoad(ObjectVT, dl, Chain, FIN, MachinePointerInfo(),
2237 false, false, false, 0);
2238 }
2239
2240 InVals.push_back(ArgVal);
2241 }
2242
2243 // Set the size that is at least reserved in caller of this function. Tail
Bill Schmidt726c2372012-10-23 15:51:16 +00002244 // call optimized functions' reserved stack space needs to be aligned so that
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002245 // taking the difference between two stack areas will result in an aligned
2246 // stack.
Bill Schmidt726c2372012-10-23 15:51:16 +00002247 setMinReservedArea(MF, DAG, nAltivecParamsAtEnd, MinReservedArea, true);
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002248
2249 // If the function takes variable number of arguments, make a frame index for
2250 // the start of the first vararg value... for expansion of llvm.va_start.
2251 if (isVarArg) {
2252 int Depth = ArgOffset;
2253
2254 FuncInfo->setVarArgsFrameIndex(
Bill Schmidt726c2372012-10-23 15:51:16 +00002255 MFI->CreateFixedObject(PtrByteSize, Depth, true));
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002256 SDValue FIN = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(), PtrVT);
2257
2258 // If this function is vararg, store any remaining integer argument regs
2259 // to their spots on the stack so that they may be loaded by deferencing the
2260 // result of va_next.
2261 for (; GPR_idx != Num_GPR_Regs; ++GPR_idx) {
2262 unsigned VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
2263 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
2264 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
2265 MachinePointerInfo(), false, false, 0);
2266 MemOps.push_back(Store);
2267 // Increment the address by four for the next argument to store
Bill Schmidt726c2372012-10-23 15:51:16 +00002268 SDValue PtrOff = DAG.getConstant(PtrByteSize, PtrVT);
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002269 FIN = DAG.getNode(ISD::ADD, dl, PtrOff.getValueType(), FIN, PtrOff);
2270 }
2271 }
2272
2273 if (!MemOps.empty())
2274 Chain = DAG.getNode(ISD::TokenFactor, dl,
2275 MVT::Other, &MemOps[0], MemOps.size());
2276
2277 return Chain;
2278}
2279
2280SDValue
2281PPCTargetLowering::LowerFormalArguments_Darwin(
Dan Gohman98ca4f22009-08-05 01:29:28 +00002282 SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002283 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002284 const SmallVectorImpl<ISD::InputArg>
2285 &Ins,
2286 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00002287 SmallVectorImpl<SDValue> &InVals) const {
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002288 // TODO: add description of PPC stack frame format, or at least some docs.
2289 //
2290 MachineFunction &MF = DAG.getMachineFunction();
2291 MachineFrameInfo *MFI = MF.getFrameInfo();
Dan Gohman1e93df62010-04-17 14:41:14 +00002292 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
Scott Michelfdc40a02009-02-17 22:15:04 +00002293
Owen Andersone50ed302009-08-10 22:56:29 +00002294 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson825b72b2009-08-11 20:47:22 +00002295 bool isPPC64 = PtrVT == MVT::i64;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002296 // Potential tail calls could cause overwriting of argument stack slots.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002297 bool isImmutable = !(getTargetMachine().Options.GuaranteedTailCallOpt &&
2298 (CallConv == CallingConv::Fast));
Jim Laskeye9bd7b22006-11-28 14:53:52 +00002299 unsigned PtrByteSize = isPPC64 ? 8 : 4;
Jim Laskey2f616bf2006-11-16 22:43:37 +00002300
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002301 unsigned ArgOffset = PPCFrameLowering::getLinkageSize(isPPC64, true);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002302 // Area that is at least reserved in caller of this function.
2303 unsigned MinReservedArea = ArgOffset;
2304
Craig Topperb78ca422012-03-11 07:16:55 +00002305 static const uint16_t GPR_32[] = { // 32-bit registers.
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002306 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
2307 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
2308 };
Craig Topperb78ca422012-03-11 07:16:55 +00002309 static const uint16_t GPR_64[] = { // 64-bit registers.
Chris Lattnerc91a4752006-06-26 22:48:35 +00002310 PPC::X3, PPC::X4, PPC::X5, PPC::X6,
2311 PPC::X7, PPC::X8, PPC::X9, PPC::X10,
2312 };
Scott Michelfdc40a02009-02-17 22:15:04 +00002313
Craig Topperb78ca422012-03-11 07:16:55 +00002314 static const uint16_t *FPR = GetFPR();
Scott Michelfdc40a02009-02-17 22:15:04 +00002315
Craig Topperb78ca422012-03-11 07:16:55 +00002316 static const uint16_t VR[] = {
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002317 PPC::V2, PPC::V3, PPC::V4, PPC::V5, PPC::V6, PPC::V7, PPC::V8,
2318 PPC::V9, PPC::V10, PPC::V11, PPC::V12, PPC::V13
2319 };
Chris Lattnerc91a4752006-06-26 22:48:35 +00002320
Owen Anderson718cb662007-09-07 04:06:50 +00002321 const unsigned Num_GPR_Regs = array_lengthof(GPR_32);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002322 const unsigned Num_FPR_Regs = 13;
Owen Anderson718cb662007-09-07 04:06:50 +00002323 const unsigned Num_VR_Regs = array_lengthof( VR);
Jim Laskey2f616bf2006-11-16 22:43:37 +00002324
2325 unsigned GPR_idx = 0, FPR_idx = 0, VR_idx = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +00002326
Craig Topperb78ca422012-03-11 07:16:55 +00002327 const uint16_t *GPR = isPPC64 ? GPR_64 : GPR_32;
Scott Michelfdc40a02009-02-17 22:15:04 +00002328
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002329 // In 32-bit non-varargs functions, the stack space for vectors is after the
2330 // stack space for non-vectors. We do not use this space unless we have
2331 // too many vectors to fit in registers, something that only occurs in
Scott Michelfdc40a02009-02-17 22:15:04 +00002332 // constructed examples:), but we have to walk the arglist to figure
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002333 // that out...for the pathological case, compute VecArgOffset as the
2334 // start of the vector parameter area. Computing VecArgOffset is the
2335 // entire point of the following loop.
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002336 unsigned VecArgOffset = ArgOffset;
2337 if (!isVarArg && !isPPC64) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00002338 for (unsigned ArgNo = 0, e = Ins.size(); ArgNo != e;
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002339 ++ArgNo) {
Owen Andersone50ed302009-08-10 22:56:29 +00002340 EVT ObjectVT = Ins[ArgNo].VT;
Dan Gohman98ca4f22009-08-05 01:29:28 +00002341 ISD::ArgFlagsTy Flags = Ins[ArgNo].Flags;
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002342
Duncan Sands276dcbd2008-03-21 09:14:45 +00002343 if (Flags.isByVal()) {
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002344 // ObjSize is the true size, ArgSize rounded up to multiple of regs.
Benjamin Kramer263109d2012-01-20 14:42:32 +00002345 unsigned ObjSize = Flags.getByValSize();
Scott Michelfdc40a02009-02-17 22:15:04 +00002346 unsigned ArgSize =
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002347 ((ObjSize + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
2348 VecArgOffset += ArgSize;
2349 continue;
2350 }
2351
Owen Anderson825b72b2009-08-11 20:47:22 +00002352 switch(ObjectVT.getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002353 default: llvm_unreachable("Unhandled argument type!");
Owen Anderson825b72b2009-08-11 20:47:22 +00002354 case MVT::i32:
2355 case MVT::f32:
Bill Schmidt419f3762012-09-19 15:42:13 +00002356 VecArgOffset += 4;
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002357 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00002358 case MVT::i64: // PPC64
2359 case MVT::f64:
Bill Schmidt419f3762012-09-19 15:42:13 +00002360 // FIXME: We are guaranteed to be !isPPC64 at this point.
2361 // Does MVT::i64 apply?
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002362 VecArgOffset += 8;
2363 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00002364 case MVT::v4f32:
2365 case MVT::v4i32:
2366 case MVT::v8i16:
2367 case MVT::v16i8:
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002368 // Nothing to do, we're only looking at Nonvector args here.
2369 break;
2370 }
2371 }
2372 }
2373 // We've found where the vector parameter area in memory is. Skip the
2374 // first 12 parameters; these don't use that memory.
2375 VecArgOffset = ((VecArgOffset+15)/16)*16;
2376 VecArgOffset += 12*16;
2377
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002378 // Add DAG nodes to load the arguments or copy them out of registers. On
Jim Laskey2f616bf2006-11-16 22:43:37 +00002379 // entry to a function on PPC, the arguments start after the linkage area,
2380 // although the first ones are often in registers.
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00002381
Dan Gohman475871a2008-07-27 21:46:04 +00002382 SmallVector<SDValue, 8> MemOps;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002383 unsigned nAltivecParamsAtEnd = 0;
Roman Divacky5236ab32012-09-24 20:47:19 +00002384 Function::const_arg_iterator FuncArg = MF.getFunction()->arg_begin();
2385 for (unsigned ArgNo = 0, e = Ins.size(); ArgNo != e; ++ArgNo, ++FuncArg) {
Dan Gohman475871a2008-07-27 21:46:04 +00002386 SDValue ArgVal;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002387 bool needsLoad = false;
Owen Andersone50ed302009-08-10 22:56:29 +00002388 EVT ObjectVT = Ins[ArgNo].VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00002389 unsigned ObjSize = ObjectVT.getSizeInBits()/8;
Jim Laskey619965d2006-11-29 13:37:09 +00002390 unsigned ArgSize = ObjSize;
Dan Gohman98ca4f22009-08-05 01:29:28 +00002391 ISD::ArgFlagsTy Flags = Ins[ArgNo].Flags;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002392
Chris Lattnerbe4849a2006-05-16 18:51:52 +00002393 unsigned CurArgOffset = ArgOffset;
Dale Johannesen8419dd62008-03-07 20:27:40 +00002394
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002395 // Varargs or 64 bit Altivec parameters are padded to a 16 byte boundary.
Owen Anderson825b72b2009-08-11 20:47:22 +00002396 if (ObjectVT==MVT::v4f32 || ObjectVT==MVT::v4i32 ||
2397 ObjectVT==MVT::v8i16 || ObjectVT==MVT::v16i8) {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002398 if (isVarArg || isPPC64) {
2399 MinReservedArea = ((MinReservedArea+15)/16)*16;
Dan Gohman98ca4f22009-08-05 01:29:28 +00002400 MinReservedArea += CalculateStackSlotSize(ObjectVT,
Dan Gohman095cc292008-09-13 01:54:27 +00002401 Flags,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002402 PtrByteSize);
2403 } else nAltivecParamsAtEnd++;
2404 } else
2405 // Calculate min reserved area.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002406 MinReservedArea += CalculateStackSlotSize(Ins[ArgNo].VT,
Dan Gohman095cc292008-09-13 01:54:27 +00002407 Flags,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002408 PtrByteSize);
2409
Dale Johannesen8419dd62008-03-07 20:27:40 +00002410 // FIXME the codegen can be much improved in some cases.
2411 // We do not have to keep everything in memory.
Duncan Sands276dcbd2008-03-21 09:14:45 +00002412 if (Flags.isByVal()) {
Dale Johannesen8419dd62008-03-07 20:27:40 +00002413 // ObjSize is the true size, ArgSize rounded up to multiple of registers.
Duncan Sands276dcbd2008-03-21 09:14:45 +00002414 ObjSize = Flags.getByValSize();
Dale Johannesen8419dd62008-03-07 20:27:40 +00002415 ArgSize = ((ObjSize + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002416 // Objects of size 1 and 2 are right justified, everything else is
2417 // left justified. This means the memory address is adjusted forwards.
Dale Johannesen7f96f392008-03-08 01:41:42 +00002418 if (ObjSize==1 || ObjSize==2) {
2419 CurArgOffset = CurArgOffset + (4 - ObjSize);
2420 }
Dale Johannesen8419dd62008-03-07 20:27:40 +00002421 // The value of the object is its address.
Evan Chenged2ae132010-07-03 00:40:23 +00002422 int FI = MFI->CreateFixedObject(ObjSize, CurArgOffset, true);
Dan Gohman475871a2008-07-27 21:46:04 +00002423 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002424 InVals.push_back(FIN);
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002425 if (ObjSize==1 || ObjSize==2) {
Dale Johannesen7f96f392008-03-08 01:41:42 +00002426 if (GPR_idx != Num_GPR_Regs) {
Roman Divacky951cd022011-06-17 15:21:10 +00002427 unsigned VReg;
2428 if (isPPC64)
2429 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
2430 else
2431 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::GPRCRegClass);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002432 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Bill Schmidt726c2372012-10-23 15:51:16 +00002433 EVT ObjType = ObjSize == 1 ? MVT::i8 : MVT::i16;
Scott Michelfdc40a02009-02-17 22:15:04 +00002434 SDValue Store = DAG.getTruncStore(Val.getValue(1), dl, Val, FIN,
Roman Divacky5236ab32012-09-24 20:47:19 +00002435 MachinePointerInfo(FuncArg,
2436 CurArgOffset),
Bill Schmidt419f3762012-09-19 15:42:13 +00002437 ObjType, false, false, 0);
Dale Johannesen7f96f392008-03-08 01:41:42 +00002438 MemOps.push_back(Store);
2439 ++GPR_idx;
Dale Johannesen7f96f392008-03-08 01:41:42 +00002440 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002441
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002442 ArgOffset += PtrByteSize;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002443
Dale Johannesen7f96f392008-03-08 01:41:42 +00002444 continue;
2445 }
Dale Johannesen8419dd62008-03-07 20:27:40 +00002446 for (unsigned j = 0; j < ArgSize; j += PtrByteSize) {
2447 // Store whatever pieces of the object are in registers
Bill Schmidt419f3762012-09-19 15:42:13 +00002448 // to memory. ArgOffset will be the address of the beginning
2449 // of the object.
Dale Johannesen8419dd62008-03-07 20:27:40 +00002450 if (GPR_idx != Num_GPR_Regs) {
Roman Divacky951cd022011-06-17 15:21:10 +00002451 unsigned VReg;
2452 if (isPPC64)
2453 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
2454 else
2455 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::GPRCRegClass);
Evan Chenged2ae132010-07-03 00:40:23 +00002456 int FI = MFI->CreateFixedObject(PtrByteSize, ArgOffset, true);
Dan Gohman475871a2008-07-27 21:46:04 +00002457 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002458 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002459 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
Roman Divacky5236ab32012-09-24 20:47:19 +00002460 MachinePointerInfo(FuncArg, ArgOffset),
David Greene534502d12010-02-15 16:56:53 +00002461 false, false, 0);
Dale Johannesen8419dd62008-03-07 20:27:40 +00002462 MemOps.push_back(Store);
2463 ++GPR_idx;
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002464 ArgOffset += PtrByteSize;
Dale Johannesen8419dd62008-03-07 20:27:40 +00002465 } else {
2466 ArgOffset += ArgSize - (ArgOffset-CurArgOffset);
2467 break;
2468 }
2469 }
2470 continue;
2471 }
2472
Owen Anderson825b72b2009-08-11 20:47:22 +00002473 switch (ObjectVT.getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002474 default: llvm_unreachable("Unhandled argument type!");
Owen Anderson825b72b2009-08-11 20:47:22 +00002475 case MVT::i32:
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002476 if (!isPPC64) {
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002477 if (GPR_idx != Num_GPR_Regs) {
Devang Patel68e6bee2011-02-21 23:21:26 +00002478 unsigned VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::GPRCRegClass);
Owen Anderson825b72b2009-08-11 20:47:22 +00002479 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i32);
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002480 ++GPR_idx;
2481 } else {
2482 needsLoad = true;
2483 ArgSize = PtrByteSize;
2484 }
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002485 // All int arguments reserve stack space in the Darwin ABI.
2486 ArgOffset += PtrByteSize;
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002487 break;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002488 }
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002489 // FALLTHROUGH
Owen Anderson825b72b2009-08-11 20:47:22 +00002490 case MVT::i64: // PPC64
Chris Lattnerc91a4752006-06-26 22:48:35 +00002491 if (GPR_idx != Num_GPR_Regs) {
Devang Patel68e6bee2011-02-21 23:21:26 +00002492 unsigned VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
Owen Anderson825b72b2009-08-11 20:47:22 +00002493 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i64);
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002494
Bill Schmidt726c2372012-10-23 15:51:16 +00002495 if (ObjectVT == MVT::i32)
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002496 // PPC64 passes i8, i16, and i32 values in i64 registers. Promote
Owen Anderson825b72b2009-08-11 20:47:22 +00002497 // value to MVT::i64 and then truncate to the correct register size.
Bill Schmidt726c2372012-10-23 15:51:16 +00002498 ArgVal = extendArgForPPC64(Flags, ObjectVT, DAG, ArgVal, dl);
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002499
Chris Lattnerc91a4752006-06-26 22:48:35 +00002500 ++GPR_idx;
2501 } else {
2502 needsLoad = true;
Evan Cheng982a0592008-07-24 08:17:07 +00002503 ArgSize = PtrByteSize;
Chris Lattnerc91a4752006-06-26 22:48:35 +00002504 }
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002505 // All int arguments reserve stack space in the Darwin ABI.
2506 ArgOffset += 8;
Chris Lattnerc91a4752006-06-26 22:48:35 +00002507 break;
Scott Michelfdc40a02009-02-17 22:15:04 +00002508
Owen Anderson825b72b2009-08-11 20:47:22 +00002509 case MVT::f32:
2510 case MVT::f64:
Chris Lattnerbe4849a2006-05-16 18:51:52 +00002511 // Every 4 bytes of argument space consumes one of the GPRs available for
2512 // argument passing.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002513 if (GPR_idx != Num_GPR_Regs) {
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00002514 ++GPR_idx;
Chris Lattnerb1eb9872006-11-18 01:57:19 +00002515 if (ObjSize == 8 && GPR_idx != Num_GPR_Regs && !isPPC64)
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00002516 ++GPR_idx;
Chris Lattnerbe4849a2006-05-16 18:51:52 +00002517 }
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00002518 if (FPR_idx != Num_FPR_Regs) {
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002519 unsigned VReg;
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00002520
Owen Anderson825b72b2009-08-11 20:47:22 +00002521 if (ObjectVT == MVT::f32)
Devang Patel68e6bee2011-02-21 23:21:26 +00002522 VReg = MF.addLiveIn(FPR[FPR_idx], &PPC::F4RCRegClass);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002523 else
Devang Patel68e6bee2011-02-21 23:21:26 +00002524 VReg = MF.addLiveIn(FPR[FPR_idx], &PPC::F8RCRegClass);
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00002525
Dan Gohman98ca4f22009-08-05 01:29:28 +00002526 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, ObjectVT);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002527 ++FPR_idx;
2528 } else {
2529 needsLoad = true;
2530 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002531
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002532 // All FP arguments reserve stack space in the Darwin ABI.
2533 ArgOffset += isPPC64 ? 8 : ObjSize;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002534 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00002535 case MVT::v4f32:
2536 case MVT::v4i32:
2537 case MVT::v8i16:
2538 case MVT::v16i8:
Dale Johannesen75092de2008-03-12 00:22:17 +00002539 // Note that vector arguments in registers don't reserve stack space,
2540 // except in varargs functions.
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00002541 if (VR_idx != Num_VR_Regs) {
Devang Patel68e6bee2011-02-21 23:21:26 +00002542 unsigned VReg = MF.addLiveIn(VR[VR_idx], &PPC::VRRCRegClass);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002543 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, ObjectVT);
Dale Johannesen75092de2008-03-12 00:22:17 +00002544 if (isVarArg) {
2545 while ((ArgOffset % 16) != 0) {
2546 ArgOffset += PtrByteSize;
2547 if (GPR_idx != Num_GPR_Regs)
2548 GPR_idx++;
2549 }
2550 ArgOffset += 16;
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00002551 GPR_idx = std::min(GPR_idx+4, Num_GPR_Regs); // FIXME correct for ppc64?
Dale Johannesen75092de2008-03-12 00:22:17 +00002552 }
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002553 ++VR_idx;
2554 } else {
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002555 if (!isVarArg && !isPPC64) {
2556 // Vectors go after all the nonvectors.
2557 CurArgOffset = VecArgOffset;
2558 VecArgOffset += 16;
2559 } else {
2560 // Vectors are aligned.
2561 ArgOffset = ((ArgOffset+15)/16)*16;
2562 CurArgOffset = ArgOffset;
2563 ArgOffset += 16;
Dale Johannesen404d9902008-03-12 00:49:20 +00002564 }
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002565 needsLoad = true;
2566 }
2567 break;
2568 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002569
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002570 // We need to load the argument to a virtual register if we determined above
Chris Lattner9f72d1a2008-02-13 07:35:30 +00002571 // that we ran out of physical registers of the appropriate type.
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002572 if (needsLoad) {
Chris Lattner9f72d1a2008-02-13 07:35:30 +00002573 int FI = MFI->CreateFixedObject(ObjSize,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002574 CurArgOffset + (ArgSize - ObjSize),
Evan Chenged2ae132010-07-03 00:40:23 +00002575 isImmutable);
Dan Gohman475871a2008-07-27 21:46:04 +00002576 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002577 ArgVal = DAG.getLoad(ObjectVT, dl, Chain, FIN, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00002578 false, false, false, 0);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002579 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002580
Dan Gohman98ca4f22009-08-05 01:29:28 +00002581 InVals.push_back(ArgVal);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002582 }
Dale Johannesen8419dd62008-03-07 20:27:40 +00002583
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002584 // Set the size that is at least reserved in caller of this function. Tail
Bill Schmidt726c2372012-10-23 15:51:16 +00002585 // call optimized functions' reserved stack space needs to be aligned so that
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002586 // taking the difference between two stack areas will result in an aligned
2587 // stack.
Bill Schmidt726c2372012-10-23 15:51:16 +00002588 setMinReservedArea(MF, DAG, nAltivecParamsAtEnd, MinReservedArea, isPPC64);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002589
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002590 // If the function takes variable number of arguments, make a frame index for
2591 // the start of the first vararg value... for expansion of llvm.va_start.
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002592 if (isVarArg) {
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002593 int Depth = ArgOffset;
Scott Michelfdc40a02009-02-17 22:15:04 +00002594
Dan Gohman1e93df62010-04-17 14:41:14 +00002595 FuncInfo->setVarArgsFrameIndex(
2596 MFI->CreateFixedObject(PtrVT.getSizeInBits()/8,
Evan Chenged2ae132010-07-03 00:40:23 +00002597 Depth, true));
Dan Gohman1e93df62010-04-17 14:41:14 +00002598 SDValue FIN = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(), PtrVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00002599
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002600 // If this function is vararg, store any remaining integer argument regs
2601 // to their spots on the stack so that they may be loaded by deferencing the
2602 // result of va_next.
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00002603 for (; GPR_idx != Num_GPR_Regs; ++GPR_idx) {
Chris Lattnerb1eb9872006-11-18 01:57:19 +00002604 unsigned VReg;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002605
Chris Lattnerb1eb9872006-11-18 01:57:19 +00002606 if (isPPC64)
Devang Patel68e6bee2011-02-21 23:21:26 +00002607 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
Chris Lattnerb1eb9872006-11-18 01:57:19 +00002608 else
Devang Patel68e6bee2011-02-21 23:21:26 +00002609 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::GPRCRegClass);
Chris Lattnerb1eb9872006-11-18 01:57:19 +00002610
Dan Gohman98ca4f22009-08-05 01:29:28 +00002611 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Chris Lattner6229d0a2010-09-21 18:41:36 +00002612 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
2613 MachinePointerInfo(), false, false, 0);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002614 MemOps.push_back(Store);
2615 // Increment the address by four for the next argument to store
Dan Gohman475871a2008-07-27 21:46:04 +00002616 SDValue PtrOff = DAG.getConstant(PtrVT.getSizeInBits()/8, PtrVT);
Dale Johannesen39355f92009-02-04 02:34:38 +00002617 FIN = DAG.getNode(ISD::ADD, dl, PtrOff.getValueType(), FIN, PtrOff);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002618 }
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002619 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002620
Dale Johannesen8419dd62008-03-07 20:27:40 +00002621 if (!MemOps.empty())
Dan Gohman98ca4f22009-08-05 01:29:28 +00002622 Chain = DAG.getNode(ISD::TokenFactor, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00002623 MVT::Other, &MemOps[0], MemOps.size());
Dale Johannesen8419dd62008-03-07 20:27:40 +00002624
Dan Gohman98ca4f22009-08-05 01:29:28 +00002625 return Chain;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002626}
2627
Bill Schmidt419f3762012-09-19 15:42:13 +00002628/// CalculateParameterAndLinkageAreaSize - Get the size of the parameter plus
2629/// linkage area for the Darwin ABI, or the 64-bit SVR4 ABI.
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002630static unsigned
2631CalculateParameterAndLinkageAreaSize(SelectionDAG &DAG,
2632 bool isPPC64,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002633 bool isVarArg,
2634 unsigned CC,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002635 const SmallVectorImpl<ISD::OutputArg>
2636 &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00002637 const SmallVectorImpl<SDValue> &OutVals,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002638 unsigned &nAltivecParamsAtEnd) {
2639 // Count how many bytes are to be pushed on the stack, including the linkage
2640 // area, and parameter passing area. We start with 24/48 bytes, which is
2641 // prereserved space for [SP][CR][LR][3 x unused].
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002642 unsigned NumBytes = PPCFrameLowering::getLinkageSize(isPPC64, true);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002643 unsigned NumOps = Outs.size();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002644 unsigned PtrByteSize = isPPC64 ? 8 : 4;
2645
2646 // Add up all the space actually used.
2647 // In 32-bit non-varargs calls, Altivec parameters all go at the end; usually
2648 // they all go in registers, but we must reserve stack space for them for
2649 // possible use by the caller. In varargs or 64-bit calls, parameters are
2650 // assigned stack space in order, with padding so Altivec parameters are
2651 // 16-byte aligned.
2652 nAltivecParamsAtEnd = 0;
2653 for (unsigned i = 0; i != NumOps; ++i) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00002654 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Dan Gohmanc9403652010-07-07 15:54:55 +00002655 EVT ArgVT = Outs[i].VT;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002656 // Varargs Altivec parameters are padded to a 16 byte boundary.
Owen Anderson825b72b2009-08-11 20:47:22 +00002657 if (ArgVT==MVT::v4f32 || ArgVT==MVT::v4i32 ||
2658 ArgVT==MVT::v8i16 || ArgVT==MVT::v16i8) {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002659 if (!isVarArg && !isPPC64) {
2660 // Non-varargs Altivec parameters go after all the non-Altivec
2661 // parameters; handle those later so we know how much padding we need.
2662 nAltivecParamsAtEnd++;
2663 continue;
2664 }
2665 // Varargs and 64-bit Altivec parameters are padded to 16 byte boundary.
2666 NumBytes = ((NumBytes+15)/16)*16;
2667 }
Dan Gohman98ca4f22009-08-05 01:29:28 +00002668 NumBytes += CalculateStackSlotSize(ArgVT, Flags, PtrByteSize);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002669 }
2670
2671 // Allow for Altivec parameters at the end, if needed.
2672 if (nAltivecParamsAtEnd) {
2673 NumBytes = ((NumBytes+15)/16)*16;
2674 NumBytes += 16*nAltivecParamsAtEnd;
2675 }
2676
2677 // The prolog code of the callee may store up to 8 GPR argument registers to
2678 // the stack, allowing va_start to index over them in memory if its varargs.
2679 // Because we cannot tell if this is needed on the caller side, we have to
2680 // conservatively assume that it is needed. As such, make sure we have at
2681 // least enough stack space for the caller to store the 8 GPRs.
2682 NumBytes = std::max(NumBytes,
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002683 PPCFrameLowering::getMinCallFrameSize(isPPC64, true));
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002684
2685 // Tail call needs the stack to be aligned.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002686 if (CC == CallingConv::Fast && DAG.getTarget().Options.GuaranteedTailCallOpt){
2687 unsigned TargetAlign = DAG.getMachineFunction().getTarget().
2688 getFrameLowering()->getStackAlignment();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002689 unsigned AlignMask = TargetAlign-1;
2690 NumBytes = (NumBytes + AlignMask) & ~AlignMask;
2691 }
2692
2693 return NumBytes;
2694}
2695
2696/// CalculateTailCallSPDiff - Get the amount the stack pointer has to be
Chris Lattner7a2bdde2011-04-15 05:18:47 +00002697/// adjusted to accommodate the arguments for the tailcall.
Dale Johannesenb60d5192009-11-24 01:09:07 +00002698static int CalculateTailCallSPDiff(SelectionDAG& DAG, bool isTailCall,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002699 unsigned ParamSize) {
2700
Dale Johannesenb60d5192009-11-24 01:09:07 +00002701 if (!isTailCall) return 0;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002702
2703 PPCFunctionInfo *FI = DAG.getMachineFunction().getInfo<PPCFunctionInfo>();
2704 unsigned CallerMinReservedArea = FI->getMinReservedArea();
2705 int SPDiff = (int)CallerMinReservedArea - (int)ParamSize;
2706 // Remember only if the new adjustement is bigger.
2707 if (SPDiff < FI->getTailCallSPDelta())
2708 FI->setTailCallSPDelta(SPDiff);
2709
2710 return SPDiff;
2711}
2712
Dan Gohman98ca4f22009-08-05 01:29:28 +00002713/// IsEligibleForTailCallOptimization - Check whether the call is eligible
2714/// for tail call optimization. Targets which want to do tail call
2715/// optimization should implement this function.
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002716bool
Dan Gohman98ca4f22009-08-05 01:29:28 +00002717PPCTargetLowering::IsEligibleForTailCallOptimization(SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002718 CallingConv::ID CalleeCC,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002719 bool isVarArg,
2720 const SmallVectorImpl<ISD::InputArg> &Ins,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002721 SelectionDAG& DAG) const {
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002722 if (!getTargetMachine().Options.GuaranteedTailCallOpt)
Evan Cheng6c2e8a92010-01-29 23:05:56 +00002723 return false;
2724
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002725 // Variable argument functions are not supported.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002726 if (isVarArg)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002727 return false;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002728
Dan Gohman98ca4f22009-08-05 01:29:28 +00002729 MachineFunction &MF = DAG.getMachineFunction();
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002730 CallingConv::ID CallerCC = MF.getFunction()->getCallingConv();
Dan Gohman98ca4f22009-08-05 01:29:28 +00002731 if (CalleeCC == CallingConv::Fast && CallerCC == CalleeCC) {
2732 // Functions containing by val parameters are not supported.
2733 for (unsigned i = 0; i != Ins.size(); i++) {
2734 ISD::ArgFlagsTy Flags = Ins[i].Flags;
2735 if (Flags.isByVal()) return false;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002736 }
Dan Gohman98ca4f22009-08-05 01:29:28 +00002737
2738 // Non PIC/GOT tail calls are supported.
2739 if (getTargetMachine().getRelocationModel() != Reloc::PIC_)
2740 return true;
2741
2742 // At the moment we can only do local tail calls (in same module, hidden
2743 // or protected) if we are generating PIC.
2744 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee))
2745 return G->getGlobal()->hasHiddenVisibility()
2746 || G->getGlobal()->hasProtectedVisibility();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002747 }
2748
2749 return false;
2750}
2751
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002752/// isCallCompatibleAddress - Return the immediate to use if the specified
2753/// 32-bit value is representable in the immediate field of a BxA instruction.
Dan Gohman475871a2008-07-27 21:46:04 +00002754static SDNode *isBLACompatibleAddress(SDValue Op, SelectionDAG &DAG) {
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002755 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op);
2756 if (!C) return 0;
Scott Michelfdc40a02009-02-17 22:15:04 +00002757
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002758 int Addr = C->getZExtValue();
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002759 if ((Addr & 3) != 0 || // Low 2 bits are implicitly zero.
Richard Smith1144af32012-08-24 23:29:28 +00002760 SignExtend32<26>(Addr) != Addr)
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002761 return 0; // Top 6 bits have to be sext of immediate.
Scott Michelfdc40a02009-02-17 22:15:04 +00002762
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002763 return DAG.getConstant((int)C->getZExtValue() >> 2,
Gabor Greifba36cb52008-08-28 21:40:38 +00002764 DAG.getTargetLoweringInfo().getPointerTy()).getNode();
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002765}
2766
Dan Gohman844731a2008-05-13 00:00:25 +00002767namespace {
2768
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002769struct TailCallArgumentInfo {
Dan Gohman475871a2008-07-27 21:46:04 +00002770 SDValue Arg;
2771 SDValue FrameIdxOp;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002772 int FrameIdx;
2773
2774 TailCallArgumentInfo() : FrameIdx(0) {}
2775};
2776
Dan Gohman844731a2008-05-13 00:00:25 +00002777}
2778
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002779/// StoreTailCallArgumentsToStackSlot - Stores arguments to their stack slot.
2780static void
2781StoreTailCallArgumentsToStackSlot(SelectionDAG &DAG,
Evan Chengff89dcb2009-10-18 18:16:27 +00002782 SDValue Chain,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002783 const SmallVector<TailCallArgumentInfo, 8> &TailCallArgs,
Dale Johannesen33c960f2009-02-04 20:06:27 +00002784 SmallVector<SDValue, 8> &MemOpChains,
2785 DebugLoc dl) {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002786 for (unsigned i = 0, e = TailCallArgs.size(); i != e; ++i) {
Dan Gohman475871a2008-07-27 21:46:04 +00002787 SDValue Arg = TailCallArgs[i].Arg;
2788 SDValue FIN = TailCallArgs[i].FrameIdxOp;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002789 int FI = TailCallArgs[i].FrameIdx;
2790 // Store relative to framepointer.
Dale Johannesen33c960f2009-02-04 20:06:27 +00002791 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, FIN,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002792 MachinePointerInfo::getFixedStack(FI),
2793 false, false, 0));
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002794 }
2795}
2796
2797/// EmitTailCallStoreFPAndRetAddr - Move the frame pointer and return address to
2798/// the appropriate stack slot for the tail call optimized function call.
Dan Gohman475871a2008-07-27 21:46:04 +00002799static SDValue EmitTailCallStoreFPAndRetAddr(SelectionDAG &DAG,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002800 MachineFunction &MF,
Dan Gohman475871a2008-07-27 21:46:04 +00002801 SDValue Chain,
2802 SDValue OldRetAddr,
2803 SDValue OldFP,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002804 int SPDiff,
2805 bool isPPC64,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002806 bool isDarwinABI,
Dale Johannesen33c960f2009-02-04 20:06:27 +00002807 DebugLoc dl) {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002808 if (SPDiff) {
2809 // Calculate the new stack slot for the return address.
2810 int SlotSize = isPPC64 ? 8 : 4;
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002811 int NewRetAddrLoc = SPDiff + PPCFrameLowering::getReturnSaveOffset(isPPC64,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002812 isDarwinABI);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002813 int NewRetAddr = MF.getFrameInfo()->CreateFixedObject(SlotSize,
Evan Chenged2ae132010-07-03 00:40:23 +00002814 NewRetAddrLoc, true);
Owen Anderson825b72b2009-08-11 20:47:22 +00002815 EVT VT = isPPC64 ? MVT::i64 : MVT::i32;
Dan Gohman475871a2008-07-27 21:46:04 +00002816 SDValue NewRetAddrFrIdx = DAG.getFrameIndex(NewRetAddr, VT);
Dale Johannesen33c960f2009-02-04 20:06:27 +00002817 Chain = DAG.getStore(Chain, dl, OldRetAddr, NewRetAddrFrIdx,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002818 MachinePointerInfo::getFixedStack(NewRetAddr),
David Greene534502d12010-02-15 16:56:53 +00002819 false, false, 0);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002820
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00002821 // When using the 32/64-bit SVR4 ABI there is no need to move the FP stack
2822 // slot as the FP is never overwritten.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002823 if (isDarwinABI) {
Tilmann Schellerffd02002009-07-03 06:45:56 +00002824 int NewFPLoc =
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002825 SPDiff + PPCFrameLowering::getFramePointerSaveOffset(isPPC64, isDarwinABI);
David Greene3f2bf852009-11-12 20:49:22 +00002826 int NewFPIdx = MF.getFrameInfo()->CreateFixedObject(SlotSize, NewFPLoc,
Evan Chenged2ae132010-07-03 00:40:23 +00002827 true);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002828 SDValue NewFramePtrIdx = DAG.getFrameIndex(NewFPIdx, VT);
2829 Chain = DAG.getStore(Chain, dl, OldFP, NewFramePtrIdx,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002830 MachinePointerInfo::getFixedStack(NewFPIdx),
David Greene534502d12010-02-15 16:56:53 +00002831 false, false, 0);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002832 }
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002833 }
2834 return Chain;
2835}
2836
2837/// CalculateTailCallArgDest - Remember Argument for later processing. Calculate
2838/// the position of the argument.
2839static void
2840CalculateTailCallArgDest(SelectionDAG &DAG, MachineFunction &MF, bool isPPC64,
Dan Gohman475871a2008-07-27 21:46:04 +00002841 SDValue Arg, int SPDiff, unsigned ArgOffset,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002842 SmallVector<TailCallArgumentInfo, 8>& TailCallArguments) {
2843 int Offset = ArgOffset + SPDiff;
Duncan Sands83ec4b62008-06-06 12:08:01 +00002844 uint32_t OpSize = (Arg.getValueType().getSizeInBits()+7)/8;
Evan Chenged2ae132010-07-03 00:40:23 +00002845 int FI = MF.getFrameInfo()->CreateFixedObject(OpSize, Offset, true);
Owen Anderson825b72b2009-08-11 20:47:22 +00002846 EVT VT = isPPC64 ? MVT::i64 : MVT::i32;
Dan Gohman475871a2008-07-27 21:46:04 +00002847 SDValue FIN = DAG.getFrameIndex(FI, VT);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002848 TailCallArgumentInfo Info;
2849 Info.Arg = Arg;
2850 Info.FrameIdxOp = FIN;
2851 Info.FrameIdx = FI;
2852 TailCallArguments.push_back(Info);
2853}
2854
2855/// EmitTCFPAndRetAddrLoad - Emit load from frame pointer and return address
2856/// stack slot. Returns the chain as result and the loaded frame pointers in
2857/// LROpOut/FPOpout. Used when tail calling.
Dan Gohman475871a2008-07-27 21:46:04 +00002858SDValue PPCTargetLowering::EmitTailCallLoadFPAndRetAddr(SelectionDAG & DAG,
Dale Johannesen33c960f2009-02-04 20:06:27 +00002859 int SPDiff,
2860 SDValue Chain,
2861 SDValue &LROpOut,
2862 SDValue &FPOpOut,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002863 bool isDarwinABI,
Dan Gohmand858e902010-04-17 15:26:15 +00002864 DebugLoc dl) const {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002865 if (SPDiff) {
2866 // Load the LR and FP stack slot for later adjusting.
Owen Anderson825b72b2009-08-11 20:47:22 +00002867 EVT VT = PPCSubTarget.isPPC64() ? MVT::i64 : MVT::i32;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002868 LROpOut = getReturnAddrFrameIndex(DAG);
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002869 LROpOut = DAG.getLoad(VT, dl, Chain, LROpOut, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00002870 false, false, false, 0);
Gabor Greifba36cb52008-08-28 21:40:38 +00002871 Chain = SDValue(LROpOut.getNode(), 1);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002872
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00002873 // When using the 32/64-bit SVR4 ABI there is no need to load the FP stack
2874 // slot as the FP is never overwritten.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002875 if (isDarwinABI) {
Tilmann Schellerffd02002009-07-03 06:45:56 +00002876 FPOpOut = getFramePointerFrameIndex(DAG);
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002877 FPOpOut = DAG.getLoad(VT, dl, Chain, FPOpOut, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00002878 false, false, false, 0);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002879 Chain = SDValue(FPOpOut.getNode(), 1);
2880 }
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002881 }
2882 return Chain;
2883}
2884
Dale Johannesen5b3b6952008-03-04 23:17:14 +00002885/// CreateCopyOfByValArgument - Make a copy of an aggregate at address specified
Scott Michelfdc40a02009-02-17 22:15:04 +00002886/// by "Src" to address "Dst" of size "Size". Alignment information is
Dale Johannesen5b3b6952008-03-04 23:17:14 +00002887/// specified by the specific parameter attribute. The copy will be passed as
2888/// a byval function parameter.
2889/// Sometimes what we are copying is the end of a larger object, the part that
2890/// does not fit in registers.
Scott Michelfdc40a02009-02-17 22:15:04 +00002891static SDValue
Dan Gohman475871a2008-07-27 21:46:04 +00002892CreateCopyOfByValArgument(SDValue Src, SDValue Dst, SDValue Chain,
Duncan Sands276dcbd2008-03-21 09:14:45 +00002893 ISD::ArgFlagsTy Flags, SelectionDAG &DAG,
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00002894 DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002895 SDValue SizeNode = DAG.getConstant(Flags.getByValSize(), MVT::i32);
Dale Johannesen8ad9b432009-02-04 01:17:06 +00002896 return DAG.getMemcpy(Chain, dl, Dst, Src, SizeNode, Flags.getByValAlign(),
Chris Lattnere72f2022010-09-21 05:40:29 +00002897 false, false, MachinePointerInfo(0),
2898 MachinePointerInfo(0));
Dale Johannesen5b3b6952008-03-04 23:17:14 +00002899}
Chris Lattner9f0bc652007-02-25 05:34:32 +00002900
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002901/// LowerMemOpCallTo - Store the argument to the stack or remember it in case of
2902/// tail calls.
2903static void
Dan Gohman475871a2008-07-27 21:46:04 +00002904LowerMemOpCallTo(SelectionDAG &DAG, MachineFunction &MF, SDValue Chain,
2905 SDValue Arg, SDValue PtrOff, int SPDiff,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002906 unsigned ArgOffset, bool isPPC64, bool isTailCall,
Dan Gohman475871a2008-07-27 21:46:04 +00002907 bool isVector, SmallVector<SDValue, 8> &MemOpChains,
Chris Lattner6229d0a2010-09-21 18:41:36 +00002908 SmallVector<TailCallArgumentInfo, 8> &TailCallArguments,
Dale Johannesen33c960f2009-02-04 20:06:27 +00002909 DebugLoc dl) {
Owen Andersone50ed302009-08-10 22:56:29 +00002910 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002911 if (!isTailCall) {
2912 if (isVector) {
Dan Gohman475871a2008-07-27 21:46:04 +00002913 SDValue StackPtr;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002914 if (isPPC64)
Owen Anderson825b72b2009-08-11 20:47:22 +00002915 StackPtr = DAG.getRegister(PPC::X1, MVT::i64);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002916 else
Owen Anderson825b72b2009-08-11 20:47:22 +00002917 StackPtr = DAG.getRegister(PPC::R1, MVT::i32);
Dale Johannesen33c960f2009-02-04 20:06:27 +00002918 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002919 DAG.getConstant(ArgOffset, PtrVT));
2920 }
Chris Lattner6229d0a2010-09-21 18:41:36 +00002921 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, PtrOff,
2922 MachinePointerInfo(), false, false, 0));
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002923 // Calculate and remember argument location.
2924 } else CalculateTailCallArgDest(DAG, MF, isPPC64, Arg, SPDiff, ArgOffset,
2925 TailCallArguments);
2926}
2927
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002928static
2929void PrepareTailCall(SelectionDAG &DAG, SDValue &InFlag, SDValue &Chain,
2930 DebugLoc dl, bool isPPC64, int SPDiff, unsigned NumBytes,
2931 SDValue LROp, SDValue FPOp, bool isDarwinABI,
2932 SmallVector<TailCallArgumentInfo, 8> &TailCallArguments) {
2933 MachineFunction &MF = DAG.getMachineFunction();
2934
2935 // Emit a sequence of copyto/copyfrom virtual registers for arguments that
2936 // might overwrite each other in case of tail call optimization.
2937 SmallVector<SDValue, 8> MemOpChains2;
Chris Lattner7a2bdde2011-04-15 05:18:47 +00002938 // Do not flag preceding copytoreg stuff together with the following stuff.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002939 InFlag = SDValue();
2940 StoreTailCallArgumentsToStackSlot(DAG, Chain, TailCallArguments,
2941 MemOpChains2, dl);
2942 if (!MemOpChains2.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00002943 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002944 &MemOpChains2[0], MemOpChains2.size());
2945
2946 // Store the return address to the appropriate stack slot.
2947 Chain = EmitTailCallStoreFPAndRetAddr(DAG, MF, Chain, LROp, FPOp, SPDiff,
2948 isPPC64, isDarwinABI, dl);
2949
2950 // Emit callseq_end just before tailcall node.
2951 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
2952 DAG.getIntPtrConstant(0, true), InFlag);
2953 InFlag = Chain.getValue(1);
2954}
2955
2956static
2957unsigned PrepareCall(SelectionDAG &DAG, SDValue &Callee, SDValue &InFlag,
2958 SDValue &Chain, DebugLoc dl, int SPDiff, bool isTailCall,
2959 SmallVector<std::pair<unsigned, SDValue>, 8> &RegsToPass,
Owen Andersone50ed302009-08-10 22:56:29 +00002960 SmallVector<SDValue, 8> &Ops, std::vector<EVT> &NodeTys,
Chris Lattnerb9082582010-11-14 23:42:06 +00002961 const PPCSubtarget &PPCSubTarget) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002962
Chris Lattnerb9082582010-11-14 23:42:06 +00002963 bool isPPC64 = PPCSubTarget.isPPC64();
2964 bool isSVR4ABI = PPCSubTarget.isSVR4ABI();
2965
Owen Andersone50ed302009-08-10 22:56:29 +00002966 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson825b72b2009-08-11 20:47:22 +00002967 NodeTys.push_back(MVT::Other); // Returns a chain
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00002968 NodeTys.push_back(MVT::Glue); // Returns a flag for retval copy to use.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002969
2970 unsigned CallOpc = isSVR4ABI ? PPCISD::CALL_SVR4 : PPCISD::CALL_Darwin;
2971
Torok Edwin0e3a1a82010-08-04 20:47:44 +00002972 bool needIndirectCall = true;
2973 if (SDNode *Dest = isBLACompatibleAddress(Callee, DAG)) {
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002974 // If this is an absolute destination address, use the munged value.
2975 Callee = SDValue(Dest, 0);
Torok Edwin0e3a1a82010-08-04 20:47:44 +00002976 needIndirectCall = false;
2977 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002978
Chris Lattnerb9082582010-11-14 23:42:06 +00002979 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
2980 // XXX Work around for http://llvm.org/bugs/show_bug.cgi?id=5201
2981 // Use indirect calls for ALL functions calls in JIT mode, since the
2982 // far-call stubs may be outside relocation limits for a BL instruction.
2983 if (!DAG.getTarget().getSubtarget<PPCSubtarget>().isJITCodeModel()) {
2984 unsigned OpFlags = 0;
2985 if (DAG.getTarget().getRelocationModel() != Reloc::Static &&
Roman Divackyd5601cc2011-07-24 08:22:56 +00002986 (PPCSubTarget.getTargetTriple().isMacOSX() &&
Daniel Dunbar558692f2011-04-20 00:14:25 +00002987 PPCSubTarget.getTargetTriple().isMacOSXVersionLT(10, 5)) &&
Chris Lattnerb9082582010-11-14 23:42:06 +00002988 (G->getGlobal()->isDeclaration() ||
2989 G->getGlobal()->isWeakForLinker())) {
2990 // PC-relative references to external symbols should go through $stub,
2991 // unless we're building with the leopard linker or later, which
2992 // automatically synthesizes these stubs.
2993 OpFlags = PPCII::MO_DARWIN_STUB;
2994 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002995
Chris Lattnerb9082582010-11-14 23:42:06 +00002996 // If the callee is a GlobalAddress/ExternalSymbol node (quite common,
2997 // every direct call is) turn it into a TargetGlobalAddress /
2998 // TargetExternalSymbol node so that legalize doesn't hack it.
Torok Edwin0e3a1a82010-08-04 20:47:44 +00002999 Callee = DAG.getTargetGlobalAddress(G->getGlobal(), dl,
Chris Lattnerb9082582010-11-14 23:42:06 +00003000 Callee.getValueType(),
3001 0, OpFlags);
Torok Edwin0e3a1a82010-08-04 20:47:44 +00003002 needIndirectCall = false;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003003 }
Torok Edwin0e3a1a82010-08-04 20:47:44 +00003004 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003005
Torok Edwin0e3a1a82010-08-04 20:47:44 +00003006 if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Chris Lattnerb9082582010-11-14 23:42:06 +00003007 unsigned char OpFlags = 0;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003008
Chris Lattnerb9082582010-11-14 23:42:06 +00003009 if (DAG.getTarget().getRelocationModel() != Reloc::Static &&
Roman Divackyd5601cc2011-07-24 08:22:56 +00003010 (PPCSubTarget.getTargetTriple().isMacOSX() &&
Daniel Dunbar558692f2011-04-20 00:14:25 +00003011 PPCSubTarget.getTargetTriple().isMacOSXVersionLT(10, 5))) {
Chris Lattnerb9082582010-11-14 23:42:06 +00003012 // PC-relative references to external symbols should go through $stub,
3013 // unless we're building with the leopard linker or later, which
3014 // automatically synthesizes these stubs.
3015 OpFlags = PPCII::MO_DARWIN_STUB;
3016 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003017
Chris Lattnerb9082582010-11-14 23:42:06 +00003018 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), Callee.getValueType(),
3019 OpFlags);
3020 needIndirectCall = false;
Torok Edwin0e3a1a82010-08-04 20:47:44 +00003021 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003022
Torok Edwin0e3a1a82010-08-04 20:47:44 +00003023 if (needIndirectCall) {
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003024 // Otherwise, this is an indirect call. We have to use a MTCTR/BCTRL pair
3025 // to do the call, we can't use PPCISD::CALL.
3026 SDValue MTCTROps[] = {Chain, Callee, InFlag};
Tilmann Scheller3a84dae2009-12-18 13:00:15 +00003027
3028 if (isSVR4ABI && isPPC64) {
3029 // Function pointers in the 64-bit SVR4 ABI do not point to the function
3030 // entry point, but to the function descriptor (the function entry point
3031 // address is part of the function descriptor though).
3032 // The function descriptor is a three doubleword structure with the
3033 // following fields: function entry point, TOC base address and
3034 // environment pointer.
3035 // Thus for a call through a function pointer, the following actions need
3036 // to be performed:
3037 // 1. Save the TOC of the caller in the TOC save area of its stack
Bill Schmidt726c2372012-10-23 15:51:16 +00003038 // frame (this is done in LowerCall_Darwin() or LowerCall_64SVR4()).
Tilmann Scheller3a84dae2009-12-18 13:00:15 +00003039 // 2. Load the address of the function entry point from the function
3040 // descriptor.
3041 // 3. Load the TOC of the callee from the function descriptor into r2.
3042 // 4. Load the environment pointer from the function descriptor into
3043 // r11.
3044 // 5. Branch to the function entry point address.
3045 // 6. On return of the callee, the TOC of the caller needs to be
3046 // restored (this is done in FinishCall()).
3047 //
3048 // All those operations are flagged together to ensure that no other
3049 // operations can be scheduled in between. E.g. without flagging the
3050 // operations together, a TOC access in the caller could be scheduled
3051 // between the load of the callee TOC and the branch to the callee, which
3052 // results in the TOC access going through the TOC of the callee instead
3053 // of going through the TOC of the caller, which leads to incorrect code.
3054
3055 // Load the address of the function entry point from the function
3056 // descriptor.
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00003057 SDVTList VTs = DAG.getVTList(MVT::i64, MVT::Other, MVT::Glue);
Tilmann Scheller3a84dae2009-12-18 13:00:15 +00003058 SDValue LoadFuncPtr = DAG.getNode(PPCISD::LOAD, dl, VTs, MTCTROps,
3059 InFlag.getNode() ? 3 : 2);
3060 Chain = LoadFuncPtr.getValue(1);
3061 InFlag = LoadFuncPtr.getValue(2);
3062
3063 // Load environment pointer into r11.
3064 // Offset of the environment pointer within the function descriptor.
3065 SDValue PtrOff = DAG.getIntPtrConstant(16);
3066
3067 SDValue AddPtr = DAG.getNode(ISD::ADD, dl, MVT::i64, Callee, PtrOff);
3068 SDValue LoadEnvPtr = DAG.getNode(PPCISD::LOAD, dl, VTs, Chain, AddPtr,
3069 InFlag);
3070 Chain = LoadEnvPtr.getValue(1);
3071 InFlag = LoadEnvPtr.getValue(2);
3072
3073 SDValue EnvVal = DAG.getCopyToReg(Chain, dl, PPC::X11, LoadEnvPtr,
3074 InFlag);
3075 Chain = EnvVal.getValue(0);
3076 InFlag = EnvVal.getValue(1);
3077
3078 // Load TOC of the callee into r2. We are using a target-specific load
3079 // with r2 hard coded, because the result of a target-independent load
3080 // would never go directly into r2, since r2 is a reserved register (which
3081 // prevents the register allocator from allocating it), resulting in an
3082 // additional register being allocated and an unnecessary move instruction
3083 // being generated.
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00003084 VTs = DAG.getVTList(MVT::Other, MVT::Glue);
Tilmann Scheller3a84dae2009-12-18 13:00:15 +00003085 SDValue LoadTOCPtr = DAG.getNode(PPCISD::LOAD_TOC, dl, VTs, Chain,
3086 Callee, InFlag);
3087 Chain = LoadTOCPtr.getValue(0);
3088 InFlag = LoadTOCPtr.getValue(1);
3089
3090 MTCTROps[0] = Chain;
3091 MTCTROps[1] = LoadFuncPtr;
3092 MTCTROps[2] = InFlag;
3093 }
3094
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003095 Chain = DAG.getNode(PPCISD::MTCTR, dl, NodeTys, MTCTROps,
3096 2 + (InFlag.getNode() != 0));
3097 InFlag = Chain.getValue(1);
3098
3099 NodeTys.clear();
Owen Anderson825b72b2009-08-11 20:47:22 +00003100 NodeTys.push_back(MVT::Other);
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00003101 NodeTys.push_back(MVT::Glue);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003102 Ops.push_back(Chain);
3103 CallOpc = isSVR4ABI ? PPCISD::BCTRL_SVR4 : PPCISD::BCTRL_Darwin;
3104 Callee.setNode(0);
3105 // Add CTR register as callee so a bctr can be emitted later.
3106 if (isTailCall)
Roman Divacky0c9b5592011-06-03 15:47:49 +00003107 Ops.push_back(DAG.getRegister(isPPC64 ? PPC::CTR8 : PPC::CTR, PtrVT));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003108 }
3109
3110 // If this is a direct call, pass the chain and the callee.
3111 if (Callee.getNode()) {
3112 Ops.push_back(Chain);
3113 Ops.push_back(Callee);
3114 }
3115 // If this is a tail call add stack pointer delta.
3116 if (isTailCall)
Owen Anderson825b72b2009-08-11 20:47:22 +00003117 Ops.push_back(DAG.getConstant(SPDiff, MVT::i32));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003118
3119 // Add argument registers to the end of the list so that they are known live
3120 // into the call.
3121 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
3122 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
3123 RegsToPass[i].second.getValueType()));
3124
3125 return CallOpc;
3126}
3127
Roman Divackyeb8b7dc2012-09-18 16:47:58 +00003128static
3129bool isLocalCall(const SDValue &Callee)
3130{
3131 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee))
Roman Divacky6fc3ea22012-09-18 18:27:49 +00003132 return !G->getGlobal()->isDeclaration() &&
3133 !G->getGlobal()->isWeakForLinker();
Roman Divackyeb8b7dc2012-09-18 16:47:58 +00003134 return false;
3135}
3136
Dan Gohman98ca4f22009-08-05 01:29:28 +00003137SDValue
3138PPCTargetLowering::LowerCallResult(SDValue Chain, SDValue InFlag,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00003139 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00003140 const SmallVectorImpl<ISD::InputArg> &Ins,
3141 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00003142 SmallVectorImpl<SDValue> &InVals) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00003143
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003144 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00003145 CCState CCRetInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Gabor Greifa4b00b22012-04-19 15:16:31 +00003146 getTargetMachine(), RVLocs, *DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +00003147 CCRetInfo.AnalyzeCallResult(Ins, RetCC_PPC);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003148
3149 // Copy all of the result registers out of their specified physreg.
3150 for (unsigned i = 0, e = RVLocs.size(); i != e; ++i) {
3151 CCValAssign &VA = RVLocs[i];
Owen Andersone50ed302009-08-10 22:56:29 +00003152 EVT VT = VA.getValVT();
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003153 assert(VA.isRegLoc() && "Can only return in registers!");
3154 Chain = DAG.getCopyFromReg(Chain, dl,
3155 VA.getLocReg(), VT, InFlag).getValue(1);
Dan Gohman98ca4f22009-08-05 01:29:28 +00003156 InVals.push_back(Chain.getValue(0));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003157 InFlag = Chain.getValue(2);
3158 }
3159
Dan Gohman98ca4f22009-08-05 01:29:28 +00003160 return Chain;
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003161}
3162
Dan Gohman98ca4f22009-08-05 01:29:28 +00003163SDValue
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00003164PPCTargetLowering::FinishCall(CallingConv::ID CallConv, DebugLoc dl,
3165 bool isTailCall, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00003166 SelectionDAG &DAG,
3167 SmallVector<std::pair<unsigned, SDValue>, 8>
3168 &RegsToPass,
3169 SDValue InFlag, SDValue Chain,
3170 SDValue &Callee,
3171 int SPDiff, unsigned NumBytes,
3172 const SmallVectorImpl<ISD::InputArg> &Ins,
Dan Gohmand858e902010-04-17 15:26:15 +00003173 SmallVectorImpl<SDValue> &InVals) const {
Owen Andersone50ed302009-08-10 22:56:29 +00003174 std::vector<EVT> NodeTys;
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003175 SmallVector<SDValue, 8> Ops;
3176 unsigned CallOpc = PrepareCall(DAG, Callee, InFlag, Chain, dl, SPDiff,
3177 isTailCall, RegsToPass, Ops, NodeTys,
Chris Lattnerb9082582010-11-14 23:42:06 +00003178 PPCSubTarget);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003179
Hal Finkel82b38212012-08-28 02:10:27 +00003180 // Add implicit use of CR bit 6 for 32-bit SVR4 vararg calls
3181 if (isVarArg && PPCSubTarget.isSVR4ABI() && !PPCSubTarget.isPPC64())
3182 Ops.push_back(DAG.getRegister(PPC::CR1EQ, MVT::i32));
3183
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003184 // When performing tail call optimization the callee pops its arguments off
3185 // the stack. Account for this here so these bytes can be pushed back on in
3186 // PPCRegisterInfo::eliminateCallFramePseudoInstr.
3187 int BytesCalleePops =
Nick Lewycky8a8d4792011-12-02 22:16:29 +00003188 (CallConv == CallingConv::Fast &&
3189 getTargetMachine().Options.GuaranteedTailCallOpt) ? NumBytes : 0;
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003190
Roman Divackye46137f2012-03-06 16:41:49 +00003191 // Add a register mask operand representing the call-preserved registers.
3192 const TargetRegisterInfo *TRI = getTargetMachine().getRegisterInfo();
3193 const uint32_t *Mask = TRI->getCallPreservedMask(CallConv);
3194 assert(Mask && "Missing call preserved mask for calling convention");
3195 Ops.push_back(DAG.getRegisterMask(Mask));
3196
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003197 if (InFlag.getNode())
3198 Ops.push_back(InFlag);
3199
3200 // Emit tail call.
3201 if (isTailCall) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00003202 // If this is the first return lowered for this function, add the regs
3203 // to the liveout set for the function.
3204 if (DAG.getMachineFunction().getRegInfo().liveout_empty()) {
3205 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00003206 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Gabor Greifa4b00b22012-04-19 15:16:31 +00003207 getTargetMachine(), RVLocs, *DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +00003208 CCInfo.AnalyzeCallResult(Ins, RetCC_PPC);
3209 for (unsigned i = 0; i != RVLocs.size(); ++i)
3210 DAG.getMachineFunction().getRegInfo().addLiveOut(RVLocs[i].getLocReg());
3211 }
3212
3213 assert(((Callee.getOpcode() == ISD::Register &&
3214 cast<RegisterSDNode>(Callee)->getReg() == PPC::CTR) ||
3215 Callee.getOpcode() == ISD::TargetExternalSymbol ||
3216 Callee.getOpcode() == ISD::TargetGlobalAddress ||
3217 isa<ConstantSDNode>(Callee)) &&
3218 "Expecting an global address, external symbol, absolute value or register");
3219
Owen Anderson825b72b2009-08-11 20:47:22 +00003220 return DAG.getNode(PPCISD::TC_RETURN, dl, MVT::Other, &Ops[0], Ops.size());
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003221 }
3222
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00003223 // Add a NOP immediately after the branch instruction when using the 64-bit
3224 // SVR4 ABI. At link time, if caller and callee are in a different module and
3225 // thus have a different TOC, the call will be replaced with a call to a stub
3226 // function which saves the current TOC, loads the TOC of the callee and
3227 // branches to the callee. The NOP will be replaced with a load instruction
3228 // which restores the TOC of the caller from the TOC save slot of the current
3229 // stack frame. If caller and callee belong to the same module (and have the
3230 // same TOC), the NOP will remain unchanged.
Hal Finkel5b00cea2012-03-31 14:45:15 +00003231
3232 bool needsTOCRestore = false;
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00003233 if (!isTailCall && PPCSubTarget.isSVR4ABI()&& PPCSubTarget.isPPC64()) {
Tilmann Scheller3a84dae2009-12-18 13:00:15 +00003234 if (CallOpc == PPCISD::BCTRL_SVR4) {
3235 // This is a call through a function pointer.
3236 // Restore the caller TOC from the save area into R2.
3237 // See PrepareCall() for more information about calls through function
3238 // pointers in the 64-bit SVR4 ABI.
3239 // We are using a target-specific load with r2 hard coded, because the
3240 // result of a target-independent load would never go directly into r2,
3241 // since r2 is a reserved register (which prevents the register allocator
3242 // from allocating it), resulting in an additional register being
3243 // allocated and an unnecessary move instruction being generated.
Hal Finkel5b00cea2012-03-31 14:45:15 +00003244 needsTOCRestore = true;
Roman Divackyeb8b7dc2012-09-18 16:47:58 +00003245 } else if ((CallOpc == PPCISD::CALL_SVR4) && !isLocalCall(Callee)) {
3246 // Otherwise insert NOP for non-local calls.
Hal Finkel5b00cea2012-03-31 14:45:15 +00003247 CallOpc = PPCISD::CALL_NOP_SVR4;
Tilmann Scheller3a84dae2009-12-18 13:00:15 +00003248 }
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00003249 }
3250
Hal Finkel5b00cea2012-03-31 14:45:15 +00003251 Chain = DAG.getNode(CallOpc, dl, NodeTys, &Ops[0], Ops.size());
3252 InFlag = Chain.getValue(1);
3253
3254 if (needsTOCRestore) {
3255 SDVTList VTs = DAG.getVTList(MVT::Other, MVT::Glue);
3256 Chain = DAG.getNode(PPCISD::TOC_RESTORE, dl, VTs, Chain, InFlag);
3257 InFlag = Chain.getValue(1);
3258 }
3259
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003260 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
3261 DAG.getIntPtrConstant(BytesCalleePops, true),
3262 InFlag);
Dan Gohman98ca4f22009-08-05 01:29:28 +00003263 if (!Ins.empty())
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003264 InFlag = Chain.getValue(1);
3265
Dan Gohman98ca4f22009-08-05 01:29:28 +00003266 return LowerCallResult(Chain, InFlag, CallConv, isVarArg,
3267 Ins, dl, DAG, InVals);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003268}
3269
Dan Gohman98ca4f22009-08-05 01:29:28 +00003270SDValue
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00003271PPCTargetLowering::LowerCall(TargetLowering::CallLoweringInfo &CLI,
Dan Gohmand858e902010-04-17 15:26:15 +00003272 SmallVectorImpl<SDValue> &InVals) const {
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00003273 SelectionDAG &DAG = CLI.DAG;
3274 DebugLoc &dl = CLI.DL;
3275 SmallVector<ISD::OutputArg, 32> &Outs = CLI.Outs;
3276 SmallVector<SDValue, 32> &OutVals = CLI.OutVals;
3277 SmallVector<ISD::InputArg, 32> &Ins = CLI.Ins;
3278 SDValue Chain = CLI.Chain;
3279 SDValue Callee = CLI.Callee;
3280 bool &isTailCall = CLI.IsTailCall;
3281 CallingConv::ID CallConv = CLI.CallConv;
3282 bool isVarArg = CLI.IsVarArg;
3283
Evan Cheng0c439eb2010-01-27 00:07:07 +00003284 if (isTailCall)
3285 isTailCall = IsEligibleForTailCallOptimization(Callee, CallConv, isVarArg,
3286 Ins, DAG);
3287
Bill Schmidt726c2372012-10-23 15:51:16 +00003288 if (PPCSubTarget.isSVR4ABI()) {
3289 if (PPCSubTarget.isPPC64())
3290 return LowerCall_64SVR4(Chain, Callee, CallConv, isVarArg,
3291 isTailCall, Outs, OutVals, Ins,
3292 dl, DAG, InVals);
3293 else
3294 return LowerCall_32SVR4(Chain, Callee, CallConv, isVarArg,
3295 isTailCall, Outs, OutVals, Ins,
3296 dl, DAG, InVals);
3297 }
Chris Lattnerb9082582010-11-14 23:42:06 +00003298
Bill Schmidt726c2372012-10-23 15:51:16 +00003299 return LowerCall_Darwin(Chain, Callee, CallConv, isVarArg,
3300 isTailCall, Outs, OutVals, Ins,
3301 dl, DAG, InVals);
Dan Gohman98ca4f22009-08-05 01:29:28 +00003302}
3303
3304SDValue
Bill Schmidt419f3762012-09-19 15:42:13 +00003305PPCTargetLowering::LowerCall_32SVR4(SDValue Chain, SDValue Callee,
3306 CallingConv::ID CallConv, bool isVarArg,
3307 bool isTailCall,
3308 const SmallVectorImpl<ISD::OutputArg> &Outs,
3309 const SmallVectorImpl<SDValue> &OutVals,
3310 const SmallVectorImpl<ISD::InputArg> &Ins,
3311 DebugLoc dl, SelectionDAG &DAG,
3312 SmallVectorImpl<SDValue> &InVals) const {
3313 // See PPCTargetLowering::LowerFormalArguments_32SVR4() for a description
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00003314 // of the 32-bit SVR4 ABI stack frame layout.
Dan Gohman98ca4f22009-08-05 01:29:28 +00003315
Dan Gohman98ca4f22009-08-05 01:29:28 +00003316 assert((CallConv == CallingConv::C ||
3317 CallConv == CallingConv::Fast) && "Unknown calling convention!");
Tilmann Schellerffd02002009-07-03 06:45:56 +00003318
Tilmann Schellerffd02002009-07-03 06:45:56 +00003319 unsigned PtrByteSize = 4;
3320
3321 MachineFunction &MF = DAG.getMachineFunction();
3322
3323 // Mark this function as potentially containing a function that contains a
3324 // tail call. As a consequence the frame pointer will be used for dynamicalloc
3325 // and restoring the callers stack pointer in this functions epilog. This is
3326 // done because by tail calling the called function might overwrite the value
3327 // in this function's (MF) stack pointer stack slot 0(SP).
Nick Lewycky8a8d4792011-12-02 22:16:29 +00003328 if (getTargetMachine().Options.GuaranteedTailCallOpt &&
3329 CallConv == CallingConv::Fast)
Tilmann Schellerffd02002009-07-03 06:45:56 +00003330 MF.getInfo<PPCFunctionInfo>()->setHasFastCall();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003331
Tilmann Schellerffd02002009-07-03 06:45:56 +00003332 // Count how many bytes are to be pushed on the stack, including the linkage
3333 // area, parameter list area and the part of the local variable space which
3334 // contains copies of aggregates which are passed by value.
3335
3336 // Assign locations to all of the outgoing arguments.
3337 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00003338 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Gabor Greifa4b00b22012-04-19 15:16:31 +00003339 getTargetMachine(), ArgLocs, *DAG.getContext());
Tilmann Schellerffd02002009-07-03 06:45:56 +00003340
3341 // Reserve space for the linkage area on the stack.
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00003342 CCInfo.AllocateStack(PPCFrameLowering::getLinkageSize(false, false), PtrByteSize);
Tilmann Schellerffd02002009-07-03 06:45:56 +00003343
3344 if (isVarArg) {
3345 // Handle fixed and variable vector arguments differently.
3346 // Fixed vector arguments go into registers as long as registers are
3347 // available. Variable vector arguments always go into memory.
Dan Gohman98ca4f22009-08-05 01:29:28 +00003348 unsigned NumArgs = Outs.size();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003349
Tilmann Schellerffd02002009-07-03 06:45:56 +00003350 for (unsigned i = 0; i != NumArgs; ++i) {
Duncan Sands1440e8b2010-11-03 11:35:31 +00003351 MVT ArgVT = Outs[i].VT;
Dan Gohman98ca4f22009-08-05 01:29:28 +00003352 ISD::ArgFlagsTy ArgFlags = Outs[i].Flags;
Tilmann Schellerffd02002009-07-03 06:45:56 +00003353 bool Result;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003354
Dan Gohman98ca4f22009-08-05 01:29:28 +00003355 if (Outs[i].IsFixed) {
Tilmann Schellerffd02002009-07-03 06:45:56 +00003356 Result = CC_PPC_SVR4(i, ArgVT, ArgVT, CCValAssign::Full, ArgFlags,
3357 CCInfo);
3358 } else {
3359 Result = CC_PPC_SVR4_VarArg(i, ArgVT, ArgVT, CCValAssign::Full,
3360 ArgFlags, CCInfo);
3361 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003362
Tilmann Schellerffd02002009-07-03 06:45:56 +00003363 if (Result) {
Torok Edwindac237e2009-07-08 20:53:28 +00003364#ifndef NDEBUG
Chris Lattner45cfe542009-08-23 06:03:38 +00003365 errs() << "Call operand #" << i << " has unhandled type "
Duncan Sands1440e8b2010-11-03 11:35:31 +00003366 << EVT(ArgVT).getEVTString() << "\n";
Torok Edwindac237e2009-07-08 20:53:28 +00003367#endif
Torok Edwinc23197a2009-07-14 16:55:14 +00003368 llvm_unreachable(0);
Tilmann Schellerffd02002009-07-03 06:45:56 +00003369 }
3370 }
3371 } else {
3372 // All arguments are treated the same.
Dan Gohman98ca4f22009-08-05 01:29:28 +00003373 CCInfo.AnalyzeCallOperands(Outs, CC_PPC_SVR4);
Tilmann Schellerffd02002009-07-03 06:45:56 +00003374 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003375
Tilmann Schellerffd02002009-07-03 06:45:56 +00003376 // Assign locations to all of the outgoing aggregate by value arguments.
3377 SmallVector<CCValAssign, 16> ByValArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00003378 CCState CCByValInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Gabor Greifa4b00b22012-04-19 15:16:31 +00003379 getTargetMachine(), ByValArgLocs, *DAG.getContext());
Tilmann Schellerffd02002009-07-03 06:45:56 +00003380
3381 // Reserve stack space for the allocations in CCInfo.
3382 CCByValInfo.AllocateStack(CCInfo.getNextStackOffset(), PtrByteSize);
3383
Dan Gohman98ca4f22009-08-05 01:29:28 +00003384 CCByValInfo.AnalyzeCallOperands(Outs, CC_PPC_SVR4_ByVal);
Tilmann Schellerffd02002009-07-03 06:45:56 +00003385
3386 // Size of the linkage area, parameter list area and the part of the local
3387 // space variable where copies of aggregates which are passed by value are
3388 // stored.
3389 unsigned NumBytes = CCByValInfo.getNextStackOffset();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003390
Tilmann Schellerffd02002009-07-03 06:45:56 +00003391 // Calculate by how many bytes the stack has to be adjusted in case of tail
3392 // call optimization.
3393 int SPDiff = CalculateTailCallSPDiff(DAG, isTailCall, NumBytes);
3394
3395 // Adjust the stack pointer for the new arguments...
3396 // These operations are automatically eliminated by the prolog/epilog pass
3397 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
3398 SDValue CallSeqStart = Chain;
3399
3400 // Load the return address and frame pointer so it can be moved somewhere else
3401 // later.
3402 SDValue LROp, FPOp;
3403 Chain = EmitTailCallLoadFPAndRetAddr(DAG, SPDiff, Chain, LROp, FPOp, false,
3404 dl);
3405
3406 // Set up a copy of the stack pointer for use loading and storing any
3407 // arguments that may not fit in the registers available for argument
3408 // passing.
Owen Anderson825b72b2009-08-11 20:47:22 +00003409 SDValue StackPtr = DAG.getRegister(PPC::R1, MVT::i32);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003410
Tilmann Schellerffd02002009-07-03 06:45:56 +00003411 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
3412 SmallVector<TailCallArgumentInfo, 8> TailCallArguments;
3413 SmallVector<SDValue, 8> MemOpChains;
3414
Roman Divacky0aaa9192011-08-30 17:04:16 +00003415 bool seenFloatArg = false;
Tilmann Schellerffd02002009-07-03 06:45:56 +00003416 // Walk the register/memloc assignments, inserting copies/loads.
3417 for (unsigned i = 0, j = 0, e = ArgLocs.size();
3418 i != e;
3419 ++i) {
3420 CCValAssign &VA = ArgLocs[i];
Dan Gohmanc9403652010-07-07 15:54:55 +00003421 SDValue Arg = OutVals[i];
Dan Gohman98ca4f22009-08-05 01:29:28 +00003422 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003423
Tilmann Schellerffd02002009-07-03 06:45:56 +00003424 if (Flags.isByVal()) {
3425 // Argument is an aggregate which is passed by value, thus we need to
3426 // create a copy of it in the local variable space of the current stack
3427 // frame (which is the stack frame of the caller) and pass the address of
3428 // this copy to the callee.
3429 assert((j < ByValArgLocs.size()) && "Index out of bounds!");
3430 CCValAssign &ByValVA = ByValArgLocs[j++];
3431 assert((VA.getValNo() == ByValVA.getValNo()) && "ValNo mismatch!");
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003432
Tilmann Schellerffd02002009-07-03 06:45:56 +00003433 // Memory reserved in the local variable space of the callers stack frame.
3434 unsigned LocMemOffset = ByValVA.getLocMemOffset();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003435
Tilmann Schellerffd02002009-07-03 06:45:56 +00003436 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
3437 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003438
Tilmann Schellerffd02002009-07-03 06:45:56 +00003439 // Create a copy of the argument in the local area of the current
3440 // stack frame.
3441 SDValue MemcpyCall =
3442 CreateCopyOfByValArgument(Arg, PtrOff,
3443 CallSeqStart.getNode()->getOperand(0),
3444 Flags, DAG, dl);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003445
Tilmann Schellerffd02002009-07-03 06:45:56 +00003446 // This must go outside the CALLSEQ_START..END.
3447 SDValue NewCallSeqStart = DAG.getCALLSEQ_START(MemcpyCall,
3448 CallSeqStart.getNode()->getOperand(1));
3449 DAG.ReplaceAllUsesWith(CallSeqStart.getNode(),
3450 NewCallSeqStart.getNode());
3451 Chain = CallSeqStart = NewCallSeqStart;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003452
Tilmann Schellerffd02002009-07-03 06:45:56 +00003453 // Pass the address of the aggregate copy on the stack either in a
3454 // physical register or in the parameter list area of the current stack
3455 // frame to the callee.
3456 Arg = PtrOff;
3457 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003458
Tilmann Schellerffd02002009-07-03 06:45:56 +00003459 if (VA.isRegLoc()) {
Roman Divacky0aaa9192011-08-30 17:04:16 +00003460 seenFloatArg |= VA.getLocVT().isFloatingPoint();
Tilmann Schellerffd02002009-07-03 06:45:56 +00003461 // Put argument in a physical register.
3462 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
3463 } else {
3464 // Put argument in the parameter list area of the current stack frame.
3465 assert(VA.isMemLoc());
3466 unsigned LocMemOffset = VA.getLocMemOffset();
3467
3468 if (!isTailCall) {
3469 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
3470 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
3471
3472 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, PtrOff,
Chris Lattner6229d0a2010-09-21 18:41:36 +00003473 MachinePointerInfo(),
David Greene534502d12010-02-15 16:56:53 +00003474 false, false, 0));
Tilmann Schellerffd02002009-07-03 06:45:56 +00003475 } else {
3476 // Calculate and remember argument location.
3477 CalculateTailCallArgDest(DAG, MF, false, Arg, SPDiff, LocMemOffset,
3478 TailCallArguments);
3479 }
3480 }
3481 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003482
Tilmann Schellerffd02002009-07-03 06:45:56 +00003483 if (!MemOpChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00003484 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Tilmann Schellerffd02002009-07-03 06:45:56 +00003485 &MemOpChains[0], MemOpChains.size());
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003486
Tilmann Schellerffd02002009-07-03 06:45:56 +00003487 // Build a sequence of copy-to-reg nodes chained together with token chain
3488 // and flag operands which copy the outgoing args into the appropriate regs.
3489 SDValue InFlag;
3490 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
3491 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
3492 RegsToPass[i].second, InFlag);
3493 InFlag = Chain.getValue(1);
3494 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003495
Hal Finkel82b38212012-08-28 02:10:27 +00003496 // Set CR bit 6 to true if this is a vararg call with floating args passed in
3497 // registers.
3498 if (isVarArg) {
NAKAMURA Takumid2a35f22012-08-30 15:52:29 +00003499 SDVTList VTs = DAG.getVTList(MVT::Other, MVT::Glue);
3500 SDValue Ops[] = { Chain, InFlag };
3501
Hal Finkel82b38212012-08-28 02:10:27 +00003502 Chain = DAG.getNode(seenFloatArg ? PPCISD::CR6SET : PPCISD::CR6UNSET,
NAKAMURA Takumid2a35f22012-08-30 15:52:29 +00003503 dl, VTs, Ops, InFlag.getNode() ? 2 : 1);
3504
Hal Finkel82b38212012-08-28 02:10:27 +00003505 InFlag = Chain.getValue(1);
3506 }
3507
Chris Lattnerb9082582010-11-14 23:42:06 +00003508 if (isTailCall)
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003509 PrepareTailCall(DAG, InFlag, Chain, dl, false, SPDiff, NumBytes, LROp, FPOp,
3510 false, TailCallArguments);
Tilmann Schellerffd02002009-07-03 06:45:56 +00003511
Dan Gohman98ca4f22009-08-05 01:29:28 +00003512 return FinishCall(CallConv, dl, isTailCall, isVarArg, DAG,
3513 RegsToPass, InFlag, Chain, Callee, SPDiff, NumBytes,
3514 Ins, InVals);
Tilmann Schellerffd02002009-07-03 06:45:56 +00003515}
3516
Bill Schmidt726c2372012-10-23 15:51:16 +00003517// Copy an argument into memory, being careful to do this outside the
3518// call sequence for the call to which the argument belongs.
Dan Gohman98ca4f22009-08-05 01:29:28 +00003519SDValue
Bill Schmidt726c2372012-10-23 15:51:16 +00003520PPCTargetLowering::createMemcpyOutsideCallSeq(SDValue Arg, SDValue PtrOff,
3521 SDValue CallSeqStart,
3522 ISD::ArgFlagsTy Flags,
3523 SelectionDAG &DAG,
3524 DebugLoc dl) const {
3525 SDValue MemcpyCall = CreateCopyOfByValArgument(Arg, PtrOff,
3526 CallSeqStart.getNode()->getOperand(0),
3527 Flags, DAG, dl);
3528 // The MEMCPY must go outside the CALLSEQ_START..END.
3529 SDValue NewCallSeqStart = DAG.getCALLSEQ_START(MemcpyCall,
3530 CallSeqStart.getNode()->getOperand(1));
3531 DAG.ReplaceAllUsesWith(CallSeqStart.getNode(),
3532 NewCallSeqStart.getNode());
3533 return NewCallSeqStart;
3534}
3535
3536SDValue
3537PPCTargetLowering::LowerCall_64SVR4(SDValue Chain, SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00003538 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00003539 bool isTailCall,
3540 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00003541 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohman98ca4f22009-08-05 01:29:28 +00003542 const SmallVectorImpl<ISD::InputArg> &Ins,
3543 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00003544 SmallVectorImpl<SDValue> &InVals) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00003545
Bill Schmidt726c2372012-10-23 15:51:16 +00003546 unsigned NumOps = Outs.size();
Bill Schmidt419f3762012-09-19 15:42:13 +00003547
Bill Schmidt726c2372012-10-23 15:51:16 +00003548 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
3549 unsigned PtrByteSize = 8;
3550
3551 MachineFunction &MF = DAG.getMachineFunction();
3552
3553 // Mark this function as potentially containing a function that contains a
3554 // tail call. As a consequence the frame pointer will be used for dynamicalloc
3555 // and restoring the callers stack pointer in this functions epilog. This is
3556 // done because by tail calling the called function might overwrite the value
3557 // in this function's (MF) stack pointer stack slot 0(SP).
3558 if (getTargetMachine().Options.GuaranteedTailCallOpt &&
3559 CallConv == CallingConv::Fast)
3560 MF.getInfo<PPCFunctionInfo>()->setHasFastCall();
3561
3562 unsigned nAltivecParamsAtEnd = 0;
3563
3564 // Count how many bytes are to be pushed on the stack, including the linkage
3565 // area, and parameter passing area. We start with at least 48 bytes, which
3566 // is reserved space for [SP][CR][LR][3 x unused].
3567 // NOTE: For PPC64, nAltivecParamsAtEnd always remains zero as a result
3568 // of this call.
3569 unsigned NumBytes =
3570 CalculateParameterAndLinkageAreaSize(DAG, true, isVarArg, CallConv,
3571 Outs, OutVals, nAltivecParamsAtEnd);
3572
3573 // Calculate by how many bytes the stack has to be adjusted in case of tail
3574 // call optimization.
3575 int SPDiff = CalculateTailCallSPDiff(DAG, isTailCall, NumBytes);
3576
3577 // To protect arguments on the stack from being clobbered in a tail call,
3578 // force all the loads to happen before doing any other lowering.
3579 if (isTailCall)
3580 Chain = DAG.getStackArgumentTokenFactor(Chain);
3581
3582 // Adjust the stack pointer for the new arguments...
3583 // These operations are automatically eliminated by the prolog/epilog pass
3584 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
3585 SDValue CallSeqStart = Chain;
3586
3587 // Load the return address and frame pointer so it can be move somewhere else
3588 // later.
3589 SDValue LROp, FPOp;
3590 Chain = EmitTailCallLoadFPAndRetAddr(DAG, SPDiff, Chain, LROp, FPOp, true,
3591 dl);
3592
3593 // Set up a copy of the stack pointer for use loading and storing any
3594 // arguments that may not fit in the registers available for argument
3595 // passing.
3596 SDValue StackPtr = DAG.getRegister(PPC::X1, MVT::i64);
3597
3598 // Figure out which arguments are going to go in registers, and which in
3599 // memory. Also, if this is a vararg function, floating point operations
3600 // must be stored to our stack, and loaded into integer regs as well, if
3601 // any integer regs are available for argument passing.
3602 unsigned ArgOffset = PPCFrameLowering::getLinkageSize(true, true);
3603 unsigned GPR_idx = 0, FPR_idx = 0, VR_idx = 0;
3604
3605 static const uint16_t GPR[] = {
3606 PPC::X3, PPC::X4, PPC::X5, PPC::X6,
3607 PPC::X7, PPC::X8, PPC::X9, PPC::X10,
3608 };
3609 static const uint16_t *FPR = GetFPR();
3610
3611 static const uint16_t VR[] = {
3612 PPC::V2, PPC::V3, PPC::V4, PPC::V5, PPC::V6, PPC::V7, PPC::V8,
3613 PPC::V9, PPC::V10, PPC::V11, PPC::V12, PPC::V13
3614 };
3615 const unsigned NumGPRs = array_lengthof(GPR);
3616 const unsigned NumFPRs = 13;
3617 const unsigned NumVRs = array_lengthof(VR);
3618
3619 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
3620 SmallVector<TailCallArgumentInfo, 8> TailCallArguments;
3621
3622 SmallVector<SDValue, 8> MemOpChains;
3623 for (unsigned i = 0; i != NumOps; ++i) {
3624 SDValue Arg = OutVals[i];
3625 ISD::ArgFlagsTy Flags = Outs[i].Flags;
3626
3627 // PtrOff will be used to store the current argument to the stack if a
3628 // register cannot be found for it.
3629 SDValue PtrOff;
3630
3631 PtrOff = DAG.getConstant(ArgOffset, StackPtr.getValueType());
3632
3633 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr, PtrOff);
3634
3635 // Promote integers to 64-bit values.
3636 if (Arg.getValueType() == MVT::i32) {
3637 // FIXME: Should this use ANY_EXTEND if neither sext nor zext?
3638 unsigned ExtOp = Flags.isSExt() ? ISD::SIGN_EXTEND : ISD::ZERO_EXTEND;
3639 Arg = DAG.getNode(ExtOp, dl, MVT::i64, Arg);
3640 }
3641
3642 // FIXME memcpy is used way more than necessary. Correctness first.
3643 // Note: "by value" is code for passing a structure by value, not
3644 // basic types.
3645 if (Flags.isByVal()) {
3646 // Note: Size includes alignment padding, so
3647 // struct x { short a; char b; }
3648 // will have Size = 4. With #pragma pack(1), it will have Size = 3.
3649 // These are the proper values we need for right-justifying the
3650 // aggregate in a parameter register.
3651 unsigned Size = Flags.getByValSize();
3652 // All aggregates smaller than 8 bytes must be passed right-justified.
3653 if (Size==1 || Size==2 || Size==4) {
3654 EVT VT = (Size==1) ? MVT::i8 : ((Size==2) ? MVT::i16 : MVT::i32);
3655 if (GPR_idx != NumGPRs) {
3656 SDValue Load = DAG.getExtLoad(ISD::EXTLOAD, dl, PtrVT, Chain, Arg,
3657 MachinePointerInfo(), VT,
3658 false, false, 0);
3659 MemOpChains.push_back(Load.getValue(1));
3660 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
3661
3662 ArgOffset += PtrByteSize;
3663 continue;
3664 }
3665 }
3666
3667 if (GPR_idx == NumGPRs && Size < 8) {
3668 SDValue Const = DAG.getConstant(PtrByteSize - Size,
3669 PtrOff.getValueType());
3670 SDValue AddPtr = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff, Const);
3671 Chain = CallSeqStart = createMemcpyOutsideCallSeq(Arg, AddPtr,
3672 CallSeqStart,
3673 Flags, DAG, dl);
3674 ArgOffset += PtrByteSize;
3675 continue;
3676 }
3677 // Copy entire object into memory. There are cases where gcc-generated
3678 // code assumes it is there, even if it could be put entirely into
3679 // registers. (This is not what the doc says.)
3680
3681 // FIXME: The above statement is likely due to a misunderstanding of the
3682 // documents. All arguments must be copied into the parameter area BY
3683 // THE CALLEE in the event that the callee takes the address of any
3684 // formal argument. That has not yet been implemented. However, it is
3685 // reasonable to use the stack area as a staging area for the register
3686 // load.
3687
3688 // Skip this for small aggregates, as we will use the same slot for a
3689 // right-justified copy, below.
3690 if (Size >= 8)
3691 Chain = CallSeqStart = createMemcpyOutsideCallSeq(Arg, PtrOff,
3692 CallSeqStart,
3693 Flags, DAG, dl);
3694
3695 // When a register is available, pass a small aggregate right-justified.
3696 if (Size < 8 && GPR_idx != NumGPRs) {
3697 // The easiest way to get this right-justified in a register
3698 // is to copy the structure into the rightmost portion of a
3699 // local variable slot, then load the whole slot into the
3700 // register.
3701 // FIXME: The memcpy seems to produce pretty awful code for
3702 // small aggregates, particularly for packed ones.
3703 // FIXME: It would be preferable to use the slot in the
3704 // parameter save area instead of a new local variable.
3705 SDValue Const = DAG.getConstant(8 - Size, PtrOff.getValueType());
3706 SDValue AddPtr = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff, Const);
3707 Chain = CallSeqStart = createMemcpyOutsideCallSeq(Arg, AddPtr,
3708 CallSeqStart,
3709 Flags, DAG, dl);
3710
3711 // Load the slot into the register.
3712 SDValue Load = DAG.getLoad(PtrVT, dl, Chain, PtrOff,
3713 MachinePointerInfo(),
3714 false, false, false, 0);
3715 MemOpChains.push_back(Load.getValue(1));
3716 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
3717
3718 // Done with this argument.
3719 ArgOffset += PtrByteSize;
3720 continue;
3721 }
3722
3723 // For aggregates larger than PtrByteSize, copy the pieces of the
3724 // object that fit into registers from the parameter save area.
3725 for (unsigned j=0; j<Size; j+=PtrByteSize) {
3726 SDValue Const = DAG.getConstant(j, PtrOff.getValueType());
3727 SDValue AddArg = DAG.getNode(ISD::ADD, dl, PtrVT, Arg, Const);
3728 if (GPR_idx != NumGPRs) {
3729 SDValue Load = DAG.getLoad(PtrVT, dl, Chain, AddArg,
3730 MachinePointerInfo(),
3731 false, false, false, 0);
3732 MemOpChains.push_back(Load.getValue(1));
3733 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
3734 ArgOffset += PtrByteSize;
3735 } else {
3736 ArgOffset += ((Size - j + PtrByteSize-1)/PtrByteSize)*PtrByteSize;
3737 break;
3738 }
3739 }
3740 continue;
3741 }
3742
3743 switch (Arg.getValueType().getSimpleVT().SimpleTy) {
3744 default: llvm_unreachable("Unexpected ValueType for argument!");
3745 case MVT::i32:
3746 case MVT::i64:
3747 if (GPR_idx != NumGPRs) {
3748 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Arg));
3749 } else {
3750 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
3751 true, isTailCall, false, MemOpChains,
3752 TailCallArguments, dl);
3753 }
3754 ArgOffset += PtrByteSize;
3755 break;
3756 case MVT::f32:
3757 case MVT::f64:
3758 if (FPR_idx != NumFPRs) {
3759 RegsToPass.push_back(std::make_pair(FPR[FPR_idx++], Arg));
3760
3761 if (isVarArg) {
Bill Schmidte6c56432012-10-29 21:18:16 +00003762 // A single float or an aggregate containing only a single float
3763 // must be passed right-justified in the stack doubleword, and
3764 // in the GPR, if one is available.
3765 SDValue StoreOff;
3766 if (Arg.getValueType().getSimpleVT().SimpleTy == MVT::f32) {
3767 SDValue ConstFour = DAG.getConstant(4, PtrOff.getValueType());
3768 StoreOff = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff, ConstFour);
3769 } else
3770 StoreOff = PtrOff;
3771
3772 SDValue Store = DAG.getStore(Chain, dl, Arg, StoreOff,
Bill Schmidt726c2372012-10-23 15:51:16 +00003773 MachinePointerInfo(), false, false, 0);
3774 MemOpChains.push_back(Store);
3775
3776 // Float varargs are always shadowed in available integer registers
3777 if (GPR_idx != NumGPRs) {
3778 SDValue Load = DAG.getLoad(PtrVT, dl, Store, PtrOff,
3779 MachinePointerInfo(), false, false,
3780 false, 0);
3781 MemOpChains.push_back(Load.getValue(1));
3782 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
3783 }
3784 } else if (GPR_idx != NumGPRs)
3785 // If we have any FPRs remaining, we may also have GPRs remaining.
3786 ++GPR_idx;
3787 } else {
3788 // Single-precision floating-point values are mapped to the
3789 // second (rightmost) word of the stack doubleword.
3790 if (Arg.getValueType() == MVT::f32) {
3791 SDValue ConstFour = DAG.getConstant(4, PtrOff.getValueType());
3792 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff, ConstFour);
3793 }
3794
3795 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
3796 true, isTailCall, false, MemOpChains,
3797 TailCallArguments, dl);
3798 }
3799 ArgOffset += 8;
3800 break;
3801 case MVT::v4f32:
3802 case MVT::v4i32:
3803 case MVT::v8i16:
3804 case MVT::v16i8:
3805 if (isVarArg) {
3806 // These go aligned on the stack, or in the corresponding R registers
3807 // when within range. The Darwin PPC ABI doc claims they also go in
3808 // V registers; in fact gcc does this only for arguments that are
3809 // prototyped, not for those that match the ... We do it for all
3810 // arguments, seems to work.
3811 while (ArgOffset % 16 !=0) {
3812 ArgOffset += PtrByteSize;
3813 if (GPR_idx != NumGPRs)
3814 GPR_idx++;
3815 }
3816 // We could elide this store in the case where the object fits
3817 // entirely in R registers. Maybe later.
3818 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr,
3819 DAG.getConstant(ArgOffset, PtrVT));
3820 SDValue Store = DAG.getStore(Chain, dl, Arg, PtrOff,
3821 MachinePointerInfo(), false, false, 0);
3822 MemOpChains.push_back(Store);
3823 if (VR_idx != NumVRs) {
3824 SDValue Load = DAG.getLoad(MVT::v4f32, dl, Store, PtrOff,
3825 MachinePointerInfo(),
3826 false, false, false, 0);
3827 MemOpChains.push_back(Load.getValue(1));
3828 RegsToPass.push_back(std::make_pair(VR[VR_idx++], Load));
3829 }
3830 ArgOffset += 16;
3831 for (unsigned i=0; i<16; i+=PtrByteSize) {
3832 if (GPR_idx == NumGPRs)
3833 break;
3834 SDValue Ix = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff,
3835 DAG.getConstant(i, PtrVT));
3836 SDValue Load = DAG.getLoad(PtrVT, dl, Store, Ix, MachinePointerInfo(),
3837 false, false, false, 0);
3838 MemOpChains.push_back(Load.getValue(1));
3839 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
3840 }
3841 break;
3842 }
3843
3844 // Non-varargs Altivec params generally go in registers, but have
3845 // stack space allocated at the end.
3846 if (VR_idx != NumVRs) {
3847 // Doesn't have GPR space allocated.
3848 RegsToPass.push_back(std::make_pair(VR[VR_idx++], Arg));
3849 } else {
3850 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
3851 true, isTailCall, true, MemOpChains,
3852 TailCallArguments, dl);
3853 ArgOffset += 16;
3854 }
3855 break;
3856 }
3857 }
3858
3859 if (!MemOpChains.empty())
3860 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
3861 &MemOpChains[0], MemOpChains.size());
3862
3863 // Check if this is an indirect call (MTCTR/BCTRL).
3864 // See PrepareCall() for more information about calls through function
3865 // pointers in the 64-bit SVR4 ABI.
3866 if (!isTailCall &&
3867 !dyn_cast<GlobalAddressSDNode>(Callee) &&
3868 !dyn_cast<ExternalSymbolSDNode>(Callee) &&
3869 !isBLACompatibleAddress(Callee, DAG)) {
3870 // Load r2 into a virtual register and store it to the TOC save area.
3871 SDValue Val = DAG.getCopyFromReg(Chain, dl, PPC::X2, MVT::i64);
3872 // TOC save area offset.
3873 SDValue PtrOff = DAG.getIntPtrConstant(40);
3874 SDValue AddPtr = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr, PtrOff);
3875 Chain = DAG.getStore(Val.getValue(1), dl, Val, AddPtr, MachinePointerInfo(),
3876 false, false, 0);
3877 // R12 must contain the address of an indirect callee. This does not
3878 // mean the MTCTR instruction must use R12; it's easier to model this
3879 // as an extra parameter, so do that.
3880 RegsToPass.push_back(std::make_pair((unsigned)PPC::X12, Callee));
3881 }
3882
3883 // Build a sequence of copy-to-reg nodes chained together with token chain
3884 // and flag operands which copy the outgoing args into the appropriate regs.
3885 SDValue InFlag;
3886 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
3887 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
3888 RegsToPass[i].second, InFlag);
3889 InFlag = Chain.getValue(1);
3890 }
3891
3892 if (isTailCall)
3893 PrepareTailCall(DAG, InFlag, Chain, dl, true, SPDiff, NumBytes, LROp,
3894 FPOp, true, TailCallArguments);
3895
3896 return FinishCall(CallConv, dl, isTailCall, isVarArg, DAG,
3897 RegsToPass, InFlag, Chain, Callee, SPDiff, NumBytes,
3898 Ins, InVals);
3899}
3900
3901SDValue
3902PPCTargetLowering::LowerCall_Darwin(SDValue Chain, SDValue Callee,
3903 CallingConv::ID CallConv, bool isVarArg,
3904 bool isTailCall,
3905 const SmallVectorImpl<ISD::OutputArg> &Outs,
3906 const SmallVectorImpl<SDValue> &OutVals,
3907 const SmallVectorImpl<ISD::InputArg> &Ins,
3908 DebugLoc dl, SelectionDAG &DAG,
3909 SmallVectorImpl<SDValue> &InVals) const {
3910
3911 unsigned NumOps = Outs.size();
Scott Michelfdc40a02009-02-17 22:15:04 +00003912
Owen Andersone50ed302009-08-10 22:56:29 +00003913 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson825b72b2009-08-11 20:47:22 +00003914 bool isPPC64 = PtrVT == MVT::i64;
Chris Lattnerc91a4752006-06-26 22:48:35 +00003915 unsigned PtrByteSize = isPPC64 ? 8 : 4;
Scott Michelfdc40a02009-02-17 22:15:04 +00003916
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003917 MachineFunction &MF = DAG.getMachineFunction();
3918
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003919 // Mark this function as potentially containing a function that contains a
3920 // tail call. As a consequence the frame pointer will be used for dynamicalloc
3921 // and restoring the callers stack pointer in this functions epilog. This is
3922 // done because by tail calling the called function might overwrite the value
3923 // in this function's (MF) stack pointer stack slot 0(SP).
Nick Lewycky8a8d4792011-12-02 22:16:29 +00003924 if (getTargetMachine().Options.GuaranteedTailCallOpt &&
3925 CallConv == CallingConv::Fast)
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003926 MF.getInfo<PPCFunctionInfo>()->setHasFastCall();
3927
3928 unsigned nAltivecParamsAtEnd = 0;
3929
Chris Lattnerabde4602006-05-16 22:56:08 +00003930 // Count how many bytes are to be pushed on the stack, including the linkage
Chris Lattnerc91a4752006-06-26 22:48:35 +00003931 // area, and parameter passing area. We start with 24/48 bytes, which is
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003932 // prereserved space for [SP][CR][LR][3 x unused].
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003933 unsigned NumBytes =
Dan Gohman98ca4f22009-08-05 01:29:28 +00003934 CalculateParameterAndLinkageAreaSize(DAG, isPPC64, isVarArg, CallConv,
Dan Gohmanc9403652010-07-07 15:54:55 +00003935 Outs, OutVals,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003936 nAltivecParamsAtEnd);
Dale Johannesen75092de2008-03-12 00:22:17 +00003937
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003938 // Calculate by how many bytes the stack has to be adjusted in case of tail
3939 // call optimization.
3940 int SPDiff = CalculateTailCallSPDiff(DAG, isTailCall, NumBytes);
Scott Michelfdc40a02009-02-17 22:15:04 +00003941
Dan Gohman98ca4f22009-08-05 01:29:28 +00003942 // To protect arguments on the stack from being clobbered in a tail call,
3943 // force all the loads to happen before doing any other lowering.
3944 if (isTailCall)
3945 Chain = DAG.getStackArgumentTokenFactor(Chain);
3946
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003947 // Adjust the stack pointer for the new arguments...
3948 // These operations are automatically eliminated by the prolog/epilog pass
Chris Lattnere563bbc2008-10-11 22:08:30 +00003949 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
Dan Gohman475871a2008-07-27 21:46:04 +00003950 SDValue CallSeqStart = Chain;
Scott Michelfdc40a02009-02-17 22:15:04 +00003951
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003952 // Load the return address and frame pointer so it can be move somewhere else
3953 // later.
Dan Gohman475871a2008-07-27 21:46:04 +00003954 SDValue LROp, FPOp;
Tilmann Schellerffd02002009-07-03 06:45:56 +00003955 Chain = EmitTailCallLoadFPAndRetAddr(DAG, SPDiff, Chain, LROp, FPOp, true,
3956 dl);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003957
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003958 // Set up a copy of the stack pointer for use loading and storing any
3959 // arguments that may not fit in the registers available for argument
3960 // passing.
Dan Gohman475871a2008-07-27 21:46:04 +00003961 SDValue StackPtr;
Chris Lattnerc91a4752006-06-26 22:48:35 +00003962 if (isPPC64)
Owen Anderson825b72b2009-08-11 20:47:22 +00003963 StackPtr = DAG.getRegister(PPC::X1, MVT::i64);
Chris Lattnerc91a4752006-06-26 22:48:35 +00003964 else
Owen Anderson825b72b2009-08-11 20:47:22 +00003965 StackPtr = DAG.getRegister(PPC::R1, MVT::i32);
Scott Michelfdc40a02009-02-17 22:15:04 +00003966
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003967 // Figure out which arguments are going to go in registers, and which in
3968 // memory. Also, if this is a vararg function, floating point operations
3969 // must be stored to our stack, and loaded into integer regs as well, if
3970 // any integer regs are available for argument passing.
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00003971 unsigned ArgOffset = PPCFrameLowering::getLinkageSize(isPPC64, true);
Chris Lattner9a2a4972006-05-17 06:01:33 +00003972 unsigned GPR_idx = 0, FPR_idx = 0, VR_idx = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +00003973
Craig Topperb78ca422012-03-11 07:16:55 +00003974 static const uint16_t GPR_32[] = { // 32-bit registers.
Chris Lattner9a2a4972006-05-17 06:01:33 +00003975 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
3976 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
3977 };
Craig Topperb78ca422012-03-11 07:16:55 +00003978 static const uint16_t GPR_64[] = { // 64-bit registers.
Chris Lattnerc91a4752006-06-26 22:48:35 +00003979 PPC::X3, PPC::X4, PPC::X5, PPC::X6,
3980 PPC::X7, PPC::X8, PPC::X9, PPC::X10,
3981 };
Craig Topperb78ca422012-03-11 07:16:55 +00003982 static const uint16_t *FPR = GetFPR();
Scott Michelfdc40a02009-02-17 22:15:04 +00003983
Craig Topperb78ca422012-03-11 07:16:55 +00003984 static const uint16_t VR[] = {
Chris Lattner9a2a4972006-05-17 06:01:33 +00003985 PPC::V2, PPC::V3, PPC::V4, PPC::V5, PPC::V6, PPC::V7, PPC::V8,
3986 PPC::V9, PPC::V10, PPC::V11, PPC::V12, PPC::V13
3987 };
Owen Anderson718cb662007-09-07 04:06:50 +00003988 const unsigned NumGPRs = array_lengthof(GPR_32);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003989 const unsigned NumFPRs = 13;
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00003990 const unsigned NumVRs = array_lengthof(VR);
Scott Michelfdc40a02009-02-17 22:15:04 +00003991
Craig Topperb78ca422012-03-11 07:16:55 +00003992 const uint16_t *GPR = isPPC64 ? GPR_64 : GPR_32;
Chris Lattnerc91a4752006-06-26 22:48:35 +00003993
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003994 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003995 SmallVector<TailCallArgumentInfo, 8> TailCallArguments;
3996
Dan Gohman475871a2008-07-27 21:46:04 +00003997 SmallVector<SDValue, 8> MemOpChains;
Evan Cheng4360bdc2006-05-25 00:57:32 +00003998 for (unsigned i = 0; i != NumOps; ++i) {
Dan Gohmanc9403652010-07-07 15:54:55 +00003999 SDValue Arg = OutVals[i];
Dan Gohman98ca4f22009-08-05 01:29:28 +00004000 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00004001
Chris Lattnerc8b682c2006-05-17 00:15:40 +00004002 // PtrOff will be used to store the current argument to the stack if a
4003 // register cannot be found for it.
Dan Gohman475871a2008-07-27 21:46:04 +00004004 SDValue PtrOff;
Scott Michelfdc40a02009-02-17 22:15:04 +00004005
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004006 PtrOff = DAG.getConstant(ArgOffset, StackPtr.getValueType());
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00004007
Dale Johannesen39355f92009-02-04 02:34:38 +00004008 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr, PtrOff);
Chris Lattnerc91a4752006-06-26 22:48:35 +00004009
4010 // On PPC64, promote integers to 64-bit values.
Owen Anderson825b72b2009-08-11 20:47:22 +00004011 if (isPPC64 && Arg.getValueType() == MVT::i32) {
Duncan Sands276dcbd2008-03-21 09:14:45 +00004012 // FIXME: Should this use ANY_EXTEND if neither sext nor zext?
4013 unsigned ExtOp = Flags.isSExt() ? ISD::SIGN_EXTEND : ISD::ZERO_EXTEND;
Owen Anderson825b72b2009-08-11 20:47:22 +00004014 Arg = DAG.getNode(ExtOp, dl, MVT::i64, Arg);
Chris Lattnerc91a4752006-06-26 22:48:35 +00004015 }
Dale Johannesen5b3b6952008-03-04 23:17:14 +00004016
Dale Johannesen8419dd62008-03-07 20:27:40 +00004017 // FIXME memcpy is used way more than necessary. Correctness first.
Bill Schmidt419f3762012-09-19 15:42:13 +00004018 // Note: "by value" is code for passing a structure by value, not
4019 // basic types.
Duncan Sands276dcbd2008-03-21 09:14:45 +00004020 if (Flags.isByVal()) {
4021 unsigned Size = Flags.getByValSize();
Bill Schmidt726c2372012-10-23 15:51:16 +00004022 // Very small objects are passed right-justified. Everything else is
4023 // passed left-justified.
4024 if (Size==1 || Size==2) {
4025 EVT VT = (Size==1) ? MVT::i8 : MVT::i16;
Dale Johannesen8419dd62008-03-07 20:27:40 +00004026 if (GPR_idx != NumGPRs) {
Stuart Hastingsa9011292011-02-16 16:23:55 +00004027 SDValue Load = DAG.getExtLoad(ISD::EXTLOAD, dl, PtrVT, Chain, Arg,
Chris Lattner3d6ccfb2010-09-21 17:04:51 +00004028 MachinePointerInfo(), VT,
4029 false, false, 0);
Dale Johannesen8419dd62008-03-07 20:27:40 +00004030 MemOpChains.push_back(Load.getValue(1));
4031 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004032
4033 ArgOffset += PtrByteSize;
Dale Johannesen8419dd62008-03-07 20:27:40 +00004034 } else {
Bill Schmidt7a6cb152012-10-16 13:30:53 +00004035 SDValue Const = DAG.getConstant(PtrByteSize - Size,
4036 PtrOff.getValueType());
Dale Johannesen39355f92009-02-04 02:34:38 +00004037 SDValue AddPtr = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff, Const);
Bill Schmidt726c2372012-10-23 15:51:16 +00004038 Chain = CallSeqStart = createMemcpyOutsideCallSeq(Arg, AddPtr,
4039 CallSeqStart,
4040 Flags, DAG, dl);
Dale Johannesen8419dd62008-03-07 20:27:40 +00004041 ArgOffset += PtrByteSize;
4042 }
4043 continue;
4044 }
Dale Johannesenfdd3ade2008-03-17 02:13:43 +00004045 // Copy entire object into memory. There are cases where gcc-generated
4046 // code assumes it is there, even if it could be put entirely into
4047 // registers. (This is not what the doc says.)
Bill Schmidt726c2372012-10-23 15:51:16 +00004048 Chain = CallSeqStart = createMemcpyOutsideCallSeq(Arg, PtrOff,
4049 CallSeqStart,
4050 Flags, DAG, dl);
Bill Schmidt419f3762012-09-19 15:42:13 +00004051
4052 // For small aggregates (Darwin only) and aggregates >= PtrByteSize,
4053 // copy the pieces of the object that fit into registers from the
4054 // parameter save area.
Dale Johannesen5b3b6952008-03-04 23:17:14 +00004055 for (unsigned j=0; j<Size; j+=PtrByteSize) {
Dan Gohman475871a2008-07-27 21:46:04 +00004056 SDValue Const = DAG.getConstant(j, PtrOff.getValueType());
Dale Johannesen39355f92009-02-04 02:34:38 +00004057 SDValue AddArg = DAG.getNode(ISD::ADD, dl, PtrVT, Arg, Const);
Dale Johannesen5b3b6952008-03-04 23:17:14 +00004058 if (GPR_idx != NumGPRs) {
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00004059 SDValue Load = DAG.getLoad(PtrVT, dl, Chain, AddArg,
4060 MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00004061 false, false, false, 0);
Dale Johannesen1f797a32008-03-05 23:31:27 +00004062 MemOpChains.push_back(Load.getValue(1));
Dale Johannesen5b3b6952008-03-04 23:17:14 +00004063 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004064 ArgOffset += PtrByteSize;
Dale Johannesen5b3b6952008-03-04 23:17:14 +00004065 } else {
Dale Johannesenfdd3ade2008-03-17 02:13:43 +00004066 ArgOffset += ((Size - j + PtrByteSize-1)/PtrByteSize)*PtrByteSize;
Dale Johannesen8419dd62008-03-07 20:27:40 +00004067 break;
Dale Johannesen5b3b6952008-03-04 23:17:14 +00004068 }
4069 }
4070 continue;
4071 }
4072
Owen Anderson825b72b2009-08-11 20:47:22 +00004073 switch (Arg.getValueType().getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00004074 default: llvm_unreachable("Unexpected ValueType for argument!");
Owen Anderson825b72b2009-08-11 20:47:22 +00004075 case MVT::i32:
4076 case MVT::i64:
Chris Lattner9a2a4972006-05-17 06:01:33 +00004077 if (GPR_idx != NumGPRs) {
4078 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Arg));
Chris Lattnerc8b682c2006-05-17 00:15:40 +00004079 } else {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004080 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
4081 isPPC64, isTailCall, false, MemOpChains,
Dale Johannesen33c960f2009-02-04 20:06:27 +00004082 TailCallArguments, dl);
Chris Lattnerc8b682c2006-05-17 00:15:40 +00004083 }
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004084 ArgOffset += PtrByteSize;
Chris Lattnerc8b682c2006-05-17 00:15:40 +00004085 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00004086 case MVT::f32:
4087 case MVT::f64:
Chris Lattner9a2a4972006-05-17 06:01:33 +00004088 if (FPR_idx != NumFPRs) {
4089 RegsToPass.push_back(std::make_pair(FPR[FPR_idx++], Arg));
4090
Chris Lattnerc8b682c2006-05-17 00:15:40 +00004091 if (isVarArg) {
Chris Lattner6229d0a2010-09-21 18:41:36 +00004092 SDValue Store = DAG.getStore(Chain, dl, Arg, PtrOff,
4093 MachinePointerInfo(), false, false, 0);
Chris Lattner9a2a4972006-05-17 06:01:33 +00004094 MemOpChains.push_back(Store);
4095
Chris Lattnerc8b682c2006-05-17 00:15:40 +00004096 // Float varargs are always shadowed in available integer registers
Chris Lattner9a2a4972006-05-17 06:01:33 +00004097 if (GPR_idx != NumGPRs) {
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00004098 SDValue Load = DAG.getLoad(PtrVT, dl, Store, PtrOff,
Pete Cooperd752e0f2011-11-08 18:42:53 +00004099 MachinePointerInfo(), false, false,
4100 false, 0);
Chris Lattner9a2a4972006-05-17 06:01:33 +00004101 MemOpChains.push_back(Load.getValue(1));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004102 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
Chris Lattnerc8b682c2006-05-17 00:15:40 +00004103 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004104 if (GPR_idx != NumGPRs && Arg.getValueType() == MVT::f64 && !isPPC64){
Dan Gohman475871a2008-07-27 21:46:04 +00004105 SDValue ConstFour = DAG.getConstant(4, PtrOff.getValueType());
Dale Johannesen39355f92009-02-04 02:34:38 +00004106 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff, ConstFour);
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00004107 SDValue Load = DAG.getLoad(PtrVT, dl, Store, PtrOff,
4108 MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00004109 false, false, false, 0);
Chris Lattner9a2a4972006-05-17 06:01:33 +00004110 MemOpChains.push_back(Load.getValue(1));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004111 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
Chris Lattnerabde4602006-05-16 22:56:08 +00004112 }
4113 } else {
Chris Lattnerc8b682c2006-05-17 00:15:40 +00004114 // If we have any FPRs remaining, we may also have GPRs remaining.
4115 // Args passed in FPRs consume either 1 (f32) or 2 (f64) available
4116 // GPRs.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004117 if (GPR_idx != NumGPRs)
4118 ++GPR_idx;
Owen Anderson825b72b2009-08-11 20:47:22 +00004119 if (GPR_idx != NumGPRs && Arg.getValueType() == MVT::f64 &&
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004120 !isPPC64) // PPC64 has 64-bit GPR's obviously :)
4121 ++GPR_idx;
Chris Lattnerabde4602006-05-16 22:56:08 +00004122 }
Bill Schmidt726c2372012-10-23 15:51:16 +00004123 } else
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004124 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
4125 isPPC64, isTailCall, false, MemOpChains,
Dale Johannesen33c960f2009-02-04 20:06:27 +00004126 TailCallArguments, dl);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004127 if (isPPC64)
4128 ArgOffset += 8;
4129 else
Owen Anderson825b72b2009-08-11 20:47:22 +00004130 ArgOffset += Arg.getValueType() == MVT::f32 ? 4 : 8;
Chris Lattnerc8b682c2006-05-17 00:15:40 +00004131 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00004132 case MVT::v4f32:
4133 case MVT::v4i32:
4134 case MVT::v8i16:
4135 case MVT::v16i8:
Dale Johannesen75092de2008-03-12 00:22:17 +00004136 if (isVarArg) {
4137 // These go aligned on the stack, or in the corresponding R registers
Scott Michelfdc40a02009-02-17 22:15:04 +00004138 // when within range. The Darwin PPC ABI doc claims they also go in
Dale Johannesen75092de2008-03-12 00:22:17 +00004139 // V registers; in fact gcc does this only for arguments that are
4140 // prototyped, not for those that match the ... We do it for all
4141 // arguments, seems to work.
4142 while (ArgOffset % 16 !=0) {
4143 ArgOffset += PtrByteSize;
4144 if (GPR_idx != NumGPRs)
4145 GPR_idx++;
4146 }
4147 // We could elide this store in the case where the object fits
4148 // entirely in R registers. Maybe later.
Scott Michelfdc40a02009-02-17 22:15:04 +00004149 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr,
Dale Johannesen75092de2008-03-12 00:22:17 +00004150 DAG.getConstant(ArgOffset, PtrVT));
Chris Lattner6229d0a2010-09-21 18:41:36 +00004151 SDValue Store = DAG.getStore(Chain, dl, Arg, PtrOff,
4152 MachinePointerInfo(), false, false, 0);
Dale Johannesen75092de2008-03-12 00:22:17 +00004153 MemOpChains.push_back(Store);
4154 if (VR_idx != NumVRs) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004155 SDValue Load = DAG.getLoad(MVT::v4f32, dl, Store, PtrOff,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00004156 MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00004157 false, false, false, 0);
Dale Johannesen75092de2008-03-12 00:22:17 +00004158 MemOpChains.push_back(Load.getValue(1));
4159 RegsToPass.push_back(std::make_pair(VR[VR_idx++], Load));
4160 }
4161 ArgOffset += 16;
4162 for (unsigned i=0; i<16; i+=PtrByteSize) {
4163 if (GPR_idx == NumGPRs)
4164 break;
Dale Johannesen39355f92009-02-04 02:34:38 +00004165 SDValue Ix = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff,
Dale Johannesen75092de2008-03-12 00:22:17 +00004166 DAG.getConstant(i, PtrVT));
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00004167 SDValue Load = DAG.getLoad(PtrVT, dl, Store, Ix, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00004168 false, false, false, 0);
Dale Johannesen75092de2008-03-12 00:22:17 +00004169 MemOpChains.push_back(Load.getValue(1));
4170 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
4171 }
4172 break;
4173 }
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004174
Dale Johannesen8f5422c2008-03-14 17:41:26 +00004175 // Non-varargs Altivec params generally go in registers, but have
4176 // stack space allocated at the end.
4177 if (VR_idx != NumVRs) {
4178 // Doesn't have GPR space allocated.
4179 RegsToPass.push_back(std::make_pair(VR[VR_idx++], Arg));
4180 } else if (nAltivecParamsAtEnd==0) {
4181 // We are emitting Altivec params in order.
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004182 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
4183 isPPC64, isTailCall, true, MemOpChains,
Dale Johannesen33c960f2009-02-04 20:06:27 +00004184 TailCallArguments, dl);
Dale Johannesen75092de2008-03-12 00:22:17 +00004185 ArgOffset += 16;
Dale Johannesen75092de2008-03-12 00:22:17 +00004186 }
Chris Lattnerc8b682c2006-05-17 00:15:40 +00004187 break;
Chris Lattnerabde4602006-05-16 22:56:08 +00004188 }
Chris Lattnerabde4602006-05-16 22:56:08 +00004189 }
Dale Johannesen8f5422c2008-03-14 17:41:26 +00004190 // If all Altivec parameters fit in registers, as they usually do,
4191 // they get stack space following the non-Altivec parameters. We
4192 // don't track this here because nobody below needs it.
4193 // If there are more Altivec parameters than fit in registers emit
4194 // the stores here.
4195 if (!isVarArg && nAltivecParamsAtEnd > NumVRs) {
4196 unsigned j = 0;
4197 // Offset is aligned; skip 1st 12 params which go in V registers.
4198 ArgOffset = ((ArgOffset+15)/16)*16;
4199 ArgOffset += 12*16;
4200 for (unsigned i = 0; i != NumOps; ++i) {
Dan Gohmanc9403652010-07-07 15:54:55 +00004201 SDValue Arg = OutVals[i];
4202 EVT ArgType = Outs[i].VT;
Owen Anderson825b72b2009-08-11 20:47:22 +00004203 if (ArgType==MVT::v4f32 || ArgType==MVT::v4i32 ||
4204 ArgType==MVT::v8i16 || ArgType==MVT::v16i8) {
Dale Johannesen8f5422c2008-03-14 17:41:26 +00004205 if (++j > NumVRs) {
Dan Gohman475871a2008-07-27 21:46:04 +00004206 SDValue PtrOff;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004207 // We are emitting Altivec params in order.
4208 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
4209 isPPC64, isTailCall, true, MemOpChains,
Dale Johannesen33c960f2009-02-04 20:06:27 +00004210 TailCallArguments, dl);
Dale Johannesen8f5422c2008-03-14 17:41:26 +00004211 ArgOffset += 16;
4212 }
4213 }
4214 }
4215 }
4216
Chris Lattner9a2a4972006-05-17 06:01:33 +00004217 if (!MemOpChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00004218 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Chris Lattnere2199452006-08-11 17:38:39 +00004219 &MemOpChains[0], MemOpChains.size());
Scott Michelfdc40a02009-02-17 22:15:04 +00004220
Dale Johannesenf7b73042010-03-09 20:15:42 +00004221 // On Darwin, R12 must contain the address of an indirect callee. This does
4222 // not mean the MTCTR instruction must use R12; it's easier to model this as
4223 // an extra parameter, so do that.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004224 if (!isTailCall &&
Dale Johannesenf7b73042010-03-09 20:15:42 +00004225 !dyn_cast<GlobalAddressSDNode>(Callee) &&
4226 !dyn_cast<ExternalSymbolSDNode>(Callee) &&
4227 !isBLACompatibleAddress(Callee, DAG))
4228 RegsToPass.push_back(std::make_pair((unsigned)(isPPC64 ? PPC::X12 :
4229 PPC::R12), Callee));
4230
Chris Lattner9a2a4972006-05-17 06:01:33 +00004231 // Build a sequence of copy-to-reg nodes chained together with token chain
4232 // and flag operands which copy the outgoing args into the appropriate regs.
Dan Gohman475871a2008-07-27 21:46:04 +00004233 SDValue InFlag;
Chris Lattner9a2a4972006-05-17 06:01:33 +00004234 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michelfdc40a02009-02-17 22:15:04 +00004235 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesen39355f92009-02-04 02:34:38 +00004236 RegsToPass[i].second, InFlag);
Chris Lattner9a2a4972006-05-17 06:01:33 +00004237 InFlag = Chain.getValue(1);
4238 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004239
Chris Lattnerb9082582010-11-14 23:42:06 +00004240 if (isTailCall)
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004241 PrepareTailCall(DAG, InFlag, Chain, dl, isPPC64, SPDiff, NumBytes, LROp,
4242 FPOp, true, TailCallArguments);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004243
Dan Gohman98ca4f22009-08-05 01:29:28 +00004244 return FinishCall(CallConv, dl, isTailCall, isVarArg, DAG,
4245 RegsToPass, InFlag, Chain, Callee, SPDiff, NumBytes,
4246 Ins, InVals);
Chris Lattnerabde4602006-05-16 22:56:08 +00004247}
4248
Hal Finkeld712f932011-10-14 19:51:36 +00004249bool
4250PPCTargetLowering::CanLowerReturn(CallingConv::ID CallConv,
4251 MachineFunction &MF, bool isVarArg,
4252 const SmallVectorImpl<ISD::OutputArg> &Outs,
4253 LLVMContext &Context) const {
4254 SmallVector<CCValAssign, 16> RVLocs;
4255 CCState CCInfo(CallConv, isVarArg, MF, getTargetMachine(),
4256 RVLocs, Context);
4257 return CCInfo.CheckReturn(Outs, RetCC_PPC);
4258}
4259
Dan Gohman98ca4f22009-08-05 01:29:28 +00004260SDValue
4261PPCTargetLowering::LowerReturn(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00004262 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00004263 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00004264 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohmand858e902010-04-17 15:26:15 +00004265 DebugLoc dl, SelectionDAG &DAG) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00004266
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00004267 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00004268 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Gabor Greifa4b00b22012-04-19 15:16:31 +00004269 getTargetMachine(), RVLocs, *DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +00004270 CCInfo.AnalyzeReturn(Outs, RetCC_PPC);
Scott Michelfdc40a02009-02-17 22:15:04 +00004271
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00004272 // If this is the first return lowered for this function, add the regs to the
4273 // liveout set for the function.
Chris Lattner84bc5422007-12-31 04:13:23 +00004274 if (DAG.getMachineFunction().getRegInfo().liveout_empty()) {
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00004275 for (unsigned i = 0; i != RVLocs.size(); ++i)
Chris Lattner84bc5422007-12-31 04:13:23 +00004276 DAG.getMachineFunction().getRegInfo().addLiveOut(RVLocs[i].getLocReg());
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00004277 }
4278
Dan Gohman475871a2008-07-27 21:46:04 +00004279 SDValue Flag;
Scott Michelfdc40a02009-02-17 22:15:04 +00004280
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00004281 // Copy the result values into the output registers.
4282 for (unsigned i = 0; i != RVLocs.size(); ++i) {
4283 CCValAssign &VA = RVLocs[i];
4284 assert(VA.isRegLoc() && "Can only return in registers!");
Scott Michelfdc40a02009-02-17 22:15:04 +00004285 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(),
Dan Gohmanc9403652010-07-07 15:54:55 +00004286 OutVals[i], Flag);
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00004287 Flag = Chain.getValue(1);
4288 }
4289
Gabor Greifba36cb52008-08-28 21:40:38 +00004290 if (Flag.getNode())
Owen Anderson825b72b2009-08-11 20:47:22 +00004291 return DAG.getNode(PPCISD::RET_FLAG, dl, MVT::Other, Chain, Flag);
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00004292 else
Owen Anderson825b72b2009-08-11 20:47:22 +00004293 return DAG.getNode(PPCISD::RET_FLAG, dl, MVT::Other, Chain);
Chris Lattner1a635d62006-04-14 06:01:58 +00004294}
4295
Dan Gohman475871a2008-07-27 21:46:04 +00004296SDValue PPCTargetLowering::LowerSTACKRESTORE(SDValue Op, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00004297 const PPCSubtarget &Subtarget) const {
Jim Laskeyefc7e522006-12-04 22:04:42 +00004298 // When we pop the dynamic allocation we need to restore the SP link.
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004299 DebugLoc dl = Op.getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00004300
Jim Laskeyefc7e522006-12-04 22:04:42 +00004301 // Get the corect type for pointers.
Owen Andersone50ed302009-08-10 22:56:29 +00004302 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Jim Laskeyefc7e522006-12-04 22:04:42 +00004303
4304 // Construct the stack pointer operand.
Dale Johannesenb60d5192009-11-24 01:09:07 +00004305 bool isPPC64 = Subtarget.isPPC64();
4306 unsigned SP = isPPC64 ? PPC::X1 : PPC::R1;
Dan Gohman475871a2008-07-27 21:46:04 +00004307 SDValue StackPtr = DAG.getRegister(SP, PtrVT);
Jim Laskeyefc7e522006-12-04 22:04:42 +00004308
4309 // Get the operands for the STACKRESTORE.
Dan Gohman475871a2008-07-27 21:46:04 +00004310 SDValue Chain = Op.getOperand(0);
4311 SDValue SaveSP = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00004312
Jim Laskeyefc7e522006-12-04 22:04:42 +00004313 // Load the old link SP.
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00004314 SDValue LoadLinkSP = DAG.getLoad(PtrVT, dl, Chain, StackPtr,
4315 MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00004316 false, false, false, 0);
Scott Michelfdc40a02009-02-17 22:15:04 +00004317
Jim Laskeyefc7e522006-12-04 22:04:42 +00004318 // Restore the stack pointer.
Dale Johannesen33c960f2009-02-04 20:06:27 +00004319 Chain = DAG.getCopyToReg(LoadLinkSP.getValue(1), dl, SP, SaveSP);
Scott Michelfdc40a02009-02-17 22:15:04 +00004320
Jim Laskeyefc7e522006-12-04 22:04:42 +00004321 // Store the old link SP.
Chris Lattner6229d0a2010-09-21 18:41:36 +00004322 return DAG.getStore(Chain, dl, LoadLinkSP, StackPtr, MachinePointerInfo(),
David Greene534502d12010-02-15 16:56:53 +00004323 false, false, 0);
Jim Laskeyefc7e522006-12-04 22:04:42 +00004324}
4325
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004326
4327
Dan Gohman475871a2008-07-27 21:46:04 +00004328SDValue
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004329PPCTargetLowering::getReturnAddrFrameIndex(SelectionDAG & DAG) const {
Jim Laskey2f616bf2006-11-16 22:43:37 +00004330 MachineFunction &MF = DAG.getMachineFunction();
Dale Johannesenb60d5192009-11-24 01:09:07 +00004331 bool isPPC64 = PPCSubTarget.isPPC64();
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004332 bool isDarwinABI = PPCSubTarget.isDarwinABI();
Owen Andersone50ed302009-08-10 22:56:29 +00004333 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004334
4335 // Get current frame pointer save index. The users of this index will be
4336 // primarily DYNALLOC instructions.
4337 PPCFunctionInfo *FI = MF.getInfo<PPCFunctionInfo>();
4338 int RASI = FI->getReturnAddrSaveIndex();
4339
4340 // If the frame pointer save index hasn't been defined yet.
4341 if (!RASI) {
4342 // Find out what the fix offset of the frame pointer save area.
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00004343 int LROffset = PPCFrameLowering::getReturnSaveOffset(isPPC64, isDarwinABI);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004344 // Allocate the frame index for frame pointer save area.
Evan Chenged2ae132010-07-03 00:40:23 +00004345 RASI = MF.getFrameInfo()->CreateFixedObject(isPPC64? 8 : 4, LROffset, true);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004346 // Save the result.
4347 FI->setReturnAddrSaveIndex(RASI);
4348 }
4349 return DAG.getFrameIndex(RASI, PtrVT);
4350}
4351
Dan Gohman475871a2008-07-27 21:46:04 +00004352SDValue
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004353PPCTargetLowering::getFramePointerFrameIndex(SelectionDAG & DAG) const {
4354 MachineFunction &MF = DAG.getMachineFunction();
Dale Johannesenb60d5192009-11-24 01:09:07 +00004355 bool isPPC64 = PPCSubTarget.isPPC64();
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004356 bool isDarwinABI = PPCSubTarget.isDarwinABI();
Owen Andersone50ed302009-08-10 22:56:29 +00004357 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Jim Laskey2f616bf2006-11-16 22:43:37 +00004358
4359 // Get current frame pointer save index. The users of this index will be
4360 // primarily DYNALLOC instructions.
4361 PPCFunctionInfo *FI = MF.getInfo<PPCFunctionInfo>();
4362 int FPSI = FI->getFramePointerSaveIndex();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004363
Jim Laskey2f616bf2006-11-16 22:43:37 +00004364 // If the frame pointer save index hasn't been defined yet.
4365 if (!FPSI) {
4366 // Find out what the fix offset of the frame pointer save area.
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00004367 int FPOffset = PPCFrameLowering::getFramePointerSaveOffset(isPPC64,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004368 isDarwinABI);
Scott Michelfdc40a02009-02-17 22:15:04 +00004369
Jim Laskey2f616bf2006-11-16 22:43:37 +00004370 // Allocate the frame index for frame pointer save area.
Evan Chenged2ae132010-07-03 00:40:23 +00004371 FPSI = MF.getFrameInfo()->CreateFixedObject(isPPC64? 8 : 4, FPOffset, true);
Jim Laskey2f616bf2006-11-16 22:43:37 +00004372 // Save the result.
Scott Michelfdc40a02009-02-17 22:15:04 +00004373 FI->setFramePointerSaveIndex(FPSI);
Jim Laskey2f616bf2006-11-16 22:43:37 +00004374 }
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004375 return DAG.getFrameIndex(FPSI, PtrVT);
4376}
Jim Laskey2f616bf2006-11-16 22:43:37 +00004377
Dan Gohman475871a2008-07-27 21:46:04 +00004378SDValue PPCTargetLowering::LowerDYNAMIC_STACKALLOC(SDValue Op,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004379 SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00004380 const PPCSubtarget &Subtarget) const {
Jim Laskey2f616bf2006-11-16 22:43:37 +00004381 // Get the inputs.
Dan Gohman475871a2008-07-27 21:46:04 +00004382 SDValue Chain = Op.getOperand(0);
4383 SDValue Size = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00004384 DebugLoc dl = Op.getDebugLoc();
4385
Jim Laskey2f616bf2006-11-16 22:43:37 +00004386 // Get the corect type for pointers.
Owen Andersone50ed302009-08-10 22:56:29 +00004387 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Jim Laskey2f616bf2006-11-16 22:43:37 +00004388 // Negate the size.
Dale Johannesende064702009-02-06 21:50:26 +00004389 SDValue NegSize = DAG.getNode(ISD::SUB, dl, PtrVT,
Jim Laskey2f616bf2006-11-16 22:43:37 +00004390 DAG.getConstant(0, PtrVT), Size);
4391 // Construct a node for the frame pointer save index.
Dan Gohman475871a2008-07-27 21:46:04 +00004392 SDValue FPSIdx = getFramePointerFrameIndex(DAG);
Jim Laskey2f616bf2006-11-16 22:43:37 +00004393 // Build a DYNALLOC node.
Dan Gohman475871a2008-07-27 21:46:04 +00004394 SDValue Ops[3] = { Chain, NegSize, FPSIdx };
Owen Anderson825b72b2009-08-11 20:47:22 +00004395 SDVTList VTs = DAG.getVTList(PtrVT, MVT::Other);
Dale Johannesende064702009-02-06 21:50:26 +00004396 return DAG.getNode(PPCISD::DYNALLOC, dl, VTs, Ops, 3);
Jim Laskey2f616bf2006-11-16 22:43:37 +00004397}
4398
Chris Lattner1a635d62006-04-14 06:01:58 +00004399/// LowerSELECT_CC - Lower floating point select_cc's into fsel instruction when
4400/// possible.
Dan Gohmand858e902010-04-17 15:26:15 +00004401SDValue PPCTargetLowering::LowerSELECT_CC(SDValue Op, SelectionDAG &DAG) const {
Chris Lattner1a635d62006-04-14 06:01:58 +00004402 // Not FP? Not a fsel.
Duncan Sands83ec4b62008-06-06 12:08:01 +00004403 if (!Op.getOperand(0).getValueType().isFloatingPoint() ||
4404 !Op.getOperand(2).getValueType().isFloatingPoint())
Eli Friedmanc06441e2009-05-28 04:31:08 +00004405 return Op;
Scott Michelfdc40a02009-02-17 22:15:04 +00004406
Chris Lattner1a635d62006-04-14 06:01:58 +00004407 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(4))->get();
Scott Michelfdc40a02009-02-17 22:15:04 +00004408
Chris Lattner1a635d62006-04-14 06:01:58 +00004409 // Cannot handle SETEQ/SETNE.
Eli Friedmanc06441e2009-05-28 04:31:08 +00004410 if (CC == ISD::SETEQ || CC == ISD::SETNE) return Op;
Scott Michelfdc40a02009-02-17 22:15:04 +00004411
Owen Andersone50ed302009-08-10 22:56:29 +00004412 EVT ResVT = Op.getValueType();
4413 EVT CmpVT = Op.getOperand(0).getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00004414 SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1);
4415 SDValue TV = Op.getOperand(2), FV = Op.getOperand(3);
Dale Johannesende064702009-02-06 21:50:26 +00004416 DebugLoc dl = Op.getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00004417
Chris Lattner1a635d62006-04-14 06:01:58 +00004418 // If the RHS of the comparison is a 0.0, we don't need to do the
4419 // subtraction at all.
4420 if (isFloatingPointZero(RHS))
4421 switch (CC) {
4422 default: break; // SETUO etc aren't handled by fsel.
4423 case ISD::SETULT:
4424 case ISD::SETLT:
4425 std::swap(TV, FV); // fsel is natively setge, swap operands for setlt
Chris Lattner57340122006-05-24 00:06:44 +00004426 case ISD::SETOGE:
Chris Lattner1a635d62006-04-14 06:01:58 +00004427 case ISD::SETGE:
Owen Anderson825b72b2009-08-11 20:47:22 +00004428 if (LHS.getValueType() == MVT::f32) // Comparison is always 64-bits
4429 LHS = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, LHS);
Dale Johannesende064702009-02-06 21:50:26 +00004430 return DAG.getNode(PPCISD::FSEL, dl, ResVT, LHS, TV, FV);
Chris Lattner1a635d62006-04-14 06:01:58 +00004431 case ISD::SETUGT:
4432 case ISD::SETGT:
4433 std::swap(TV, FV); // fsel is natively setge, swap operands for setlt
Chris Lattner57340122006-05-24 00:06:44 +00004434 case ISD::SETOLE:
Chris Lattner1a635d62006-04-14 06:01:58 +00004435 case ISD::SETLE:
Owen Anderson825b72b2009-08-11 20:47:22 +00004436 if (LHS.getValueType() == MVT::f32) // Comparison is always 64-bits
4437 LHS = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, LHS);
Dale Johannesende064702009-02-06 21:50:26 +00004438 return DAG.getNode(PPCISD::FSEL, dl, ResVT,
Owen Anderson825b72b2009-08-11 20:47:22 +00004439 DAG.getNode(ISD::FNEG, dl, MVT::f64, LHS), TV, FV);
Chris Lattner1a635d62006-04-14 06:01:58 +00004440 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004441
Dan Gohman475871a2008-07-27 21:46:04 +00004442 SDValue Cmp;
Chris Lattner1a635d62006-04-14 06:01:58 +00004443 switch (CC) {
4444 default: break; // SETUO etc aren't handled by fsel.
4445 case ISD::SETULT:
4446 case ISD::SETLT:
Dale Johannesende064702009-02-06 21:50:26 +00004447 Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, LHS, RHS);
Owen Anderson825b72b2009-08-11 20:47:22 +00004448 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
4449 Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp);
Dale Johannesende064702009-02-06 21:50:26 +00004450 return DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, FV, TV);
Chris Lattner57340122006-05-24 00:06:44 +00004451 case ISD::SETOGE:
Chris Lattner1a635d62006-04-14 06:01:58 +00004452 case ISD::SETGE:
Dale Johannesende064702009-02-06 21:50:26 +00004453 Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, LHS, RHS);
Owen Anderson825b72b2009-08-11 20:47:22 +00004454 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
4455 Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp);
Dale Johannesende064702009-02-06 21:50:26 +00004456 return DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, TV, FV);
Chris Lattner1a635d62006-04-14 06:01:58 +00004457 case ISD::SETUGT:
4458 case ISD::SETGT:
Dale Johannesende064702009-02-06 21:50:26 +00004459 Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, RHS, LHS);
Owen Anderson825b72b2009-08-11 20:47:22 +00004460 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
4461 Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp);
Dale Johannesende064702009-02-06 21:50:26 +00004462 return DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, FV, TV);
Chris Lattner57340122006-05-24 00:06:44 +00004463 case ISD::SETOLE:
Chris Lattner1a635d62006-04-14 06:01:58 +00004464 case ISD::SETLE:
Dale Johannesende064702009-02-06 21:50:26 +00004465 Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, RHS, LHS);
Owen Anderson825b72b2009-08-11 20:47:22 +00004466 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
4467 Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp);
Dale Johannesende064702009-02-06 21:50:26 +00004468 return DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, TV, FV);
Chris Lattner1a635d62006-04-14 06:01:58 +00004469 }
Eli Friedmanc06441e2009-05-28 04:31:08 +00004470 return Op;
Chris Lattner1a635d62006-04-14 06:01:58 +00004471}
4472
Chris Lattner1f873002007-11-28 18:44:47 +00004473// FIXME: Split this code up when LegalizeDAGTypes lands.
Dale Johannesen4c9369d2009-06-04 20:53:52 +00004474SDValue PPCTargetLowering::LowerFP_TO_INT(SDValue Op, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00004475 DebugLoc dl) const {
Duncan Sands83ec4b62008-06-06 12:08:01 +00004476 assert(Op.getOperand(0).getValueType().isFloatingPoint());
Dan Gohman475871a2008-07-27 21:46:04 +00004477 SDValue Src = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00004478 if (Src.getValueType() == MVT::f32)
4479 Src = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Src);
Duncan Sandsa7360f02008-07-19 16:26:02 +00004480
Dan Gohman475871a2008-07-27 21:46:04 +00004481 SDValue Tmp;
Owen Anderson825b72b2009-08-11 20:47:22 +00004482 switch (Op.getValueType().getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00004483 default: llvm_unreachable("Unhandled FP_TO_INT type in custom expander!");
Owen Anderson825b72b2009-08-11 20:47:22 +00004484 case MVT::i32:
Dale Johannesen4c9369d2009-06-04 20:53:52 +00004485 Tmp = DAG.getNode(Op.getOpcode()==ISD::FP_TO_SINT ? PPCISD::FCTIWZ :
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004486 PPCISD::FCTIDZ,
Owen Anderson825b72b2009-08-11 20:47:22 +00004487 dl, MVT::f64, Src);
Chris Lattner1a635d62006-04-14 06:01:58 +00004488 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00004489 case MVT::i64:
4490 Tmp = DAG.getNode(PPCISD::FCTIDZ, dl, MVT::f64, Src);
Chris Lattner1a635d62006-04-14 06:01:58 +00004491 break;
4492 }
Duncan Sandsa7360f02008-07-19 16:26:02 +00004493
Chris Lattner1a635d62006-04-14 06:01:58 +00004494 // Convert the FP value to an int value through memory.
Owen Anderson825b72b2009-08-11 20:47:22 +00004495 SDValue FIPtr = DAG.CreateStackTemporary(MVT::f64);
Duncan Sandsa7360f02008-07-19 16:26:02 +00004496
Chris Lattner1de7c1d2007-10-15 20:14:52 +00004497 // Emit a store to the stack slot.
Chris Lattner6229d0a2010-09-21 18:41:36 +00004498 SDValue Chain = DAG.getStore(DAG.getEntryNode(), dl, Tmp, FIPtr,
4499 MachinePointerInfo(), false, false, 0);
Chris Lattner1de7c1d2007-10-15 20:14:52 +00004500
4501 // Result is a load from the stack slot. If loading 4 bytes, make sure to
4502 // add in a bias.
Owen Anderson825b72b2009-08-11 20:47:22 +00004503 if (Op.getValueType() == MVT::i32)
Dale Johannesen33c960f2009-02-04 20:06:27 +00004504 FIPtr = DAG.getNode(ISD::ADD, dl, FIPtr.getValueType(), FIPtr,
Chris Lattner1de7c1d2007-10-15 20:14:52 +00004505 DAG.getConstant(4, FIPtr.getValueType()));
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00004506 return DAG.getLoad(Op.getValueType(), dl, Chain, FIPtr, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00004507 false, false, false, 0);
Chris Lattner1a635d62006-04-14 06:01:58 +00004508}
4509
Dan Gohmand858e902010-04-17 15:26:15 +00004510SDValue PPCTargetLowering::LowerSINT_TO_FP(SDValue Op,
4511 SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004512 DebugLoc dl = Op.getDebugLoc();
Dan Gohman034f60e2008-03-11 01:59:03 +00004513 // Don't handle ppc_fp128 here; let it be lowered to a libcall.
Owen Anderson825b72b2009-08-11 20:47:22 +00004514 if (Op.getValueType() != MVT::f32 && Op.getValueType() != MVT::f64)
Dan Gohman475871a2008-07-27 21:46:04 +00004515 return SDValue();
Dan Gohman034f60e2008-03-11 01:59:03 +00004516
Owen Anderson825b72b2009-08-11 20:47:22 +00004517 if (Op.getOperand(0).getValueType() == MVT::i64) {
Ulrich Weigand6c28a7e2012-10-18 13:16:11 +00004518 SDValue SINT = Op.getOperand(0);
4519 // When converting to single-precision, we actually need to convert
4520 // to double-precision first and then round to single-precision.
4521 // To avoid double-rounding effects during that operation, we have
4522 // to prepare the input operand. Bits that might be truncated when
4523 // converting to double-precision are replaced by a bit that won't
4524 // be lost at this stage, but is below the single-precision rounding
4525 // position.
4526 //
4527 // However, if -enable-unsafe-fp-math is in effect, accept double
4528 // rounding to avoid the extra overhead.
4529 if (Op.getValueType() == MVT::f32 &&
4530 !DAG.getTarget().Options.UnsafeFPMath) {
4531
4532 // Twiddle input to make sure the low 11 bits are zero. (If this
4533 // is the case, we are guaranteed the value will fit into the 53 bit
4534 // mantissa of an IEEE double-precision value without rounding.)
4535 // If any of those low 11 bits were not zero originally, make sure
4536 // bit 12 (value 2048) is set instead, so that the final rounding
4537 // to single-precision gets the correct result.
4538 SDValue Round = DAG.getNode(ISD::AND, dl, MVT::i64,
4539 SINT, DAG.getConstant(2047, MVT::i64));
4540 Round = DAG.getNode(ISD::ADD, dl, MVT::i64,
4541 Round, DAG.getConstant(2047, MVT::i64));
4542 Round = DAG.getNode(ISD::OR, dl, MVT::i64, Round, SINT);
4543 Round = DAG.getNode(ISD::AND, dl, MVT::i64,
4544 Round, DAG.getConstant(-2048, MVT::i64));
4545
4546 // However, we cannot use that value unconditionally: if the magnitude
4547 // of the input value is small, the bit-twiddling we did above might
4548 // end up visibly changing the output. Fortunately, in that case, we
4549 // don't need to twiddle bits since the original input will convert
4550 // exactly to double-precision floating-point already. Therefore,
4551 // construct a conditional to use the original value if the top 11
4552 // bits are all sign-bit copies, and use the rounded value computed
4553 // above otherwise.
4554 SDValue Cond = DAG.getNode(ISD::SRA, dl, MVT::i64,
4555 SINT, DAG.getConstant(53, MVT::i32));
4556 Cond = DAG.getNode(ISD::ADD, dl, MVT::i64,
4557 Cond, DAG.getConstant(1, MVT::i64));
4558 Cond = DAG.getSetCC(dl, MVT::i32,
4559 Cond, DAG.getConstant(1, MVT::i64), ISD::SETUGT);
4560
4561 SINT = DAG.getNode(ISD::SELECT, dl, MVT::i64, Cond, Round, SINT);
4562 }
4563 SDValue Bits = DAG.getNode(ISD::BITCAST, dl, MVT::f64, SINT);
Owen Anderson825b72b2009-08-11 20:47:22 +00004564 SDValue FP = DAG.getNode(PPCISD::FCFID, dl, MVT::f64, Bits);
4565 if (Op.getValueType() == MVT::f32)
Scott Michelfdc40a02009-02-17 22:15:04 +00004566 FP = DAG.getNode(ISD::FP_ROUND, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004567 MVT::f32, FP, DAG.getIntPtrConstant(0));
Chris Lattner1a635d62006-04-14 06:01:58 +00004568 return FP;
4569 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004570
Owen Anderson825b72b2009-08-11 20:47:22 +00004571 assert(Op.getOperand(0).getValueType() == MVT::i32 &&
Chris Lattner1a635d62006-04-14 06:01:58 +00004572 "Unhandled SINT_TO_FP type in custom expander!");
4573 // Since we only generate this in 64-bit mode, we can take advantage of
4574 // 64-bit registers. In particular, sign extend the input value into the
4575 // 64-bit register with extsw, store the WHOLE 64-bit value into the stack
4576 // then lfd it and fcfid it.
Dan Gohmanc76909a2009-09-25 20:36:54 +00004577 MachineFunction &MF = DAG.getMachineFunction();
4578 MachineFrameInfo *FrameInfo = MF.getFrameInfo();
David Greene3f2bf852009-11-12 20:49:22 +00004579 int FrameIdx = FrameInfo->CreateStackObject(8, 8, false);
Owen Andersone50ed302009-08-10 22:56:29 +00004580 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Dan Gohman475871a2008-07-27 21:46:04 +00004581 SDValue FIdx = DAG.getFrameIndex(FrameIdx, PtrVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00004582
Owen Anderson825b72b2009-08-11 20:47:22 +00004583 SDValue Ext64 = DAG.getNode(PPCISD::EXTSW_32, dl, MVT::i32,
Chris Lattner1a635d62006-04-14 06:01:58 +00004584 Op.getOperand(0));
Scott Michelfdc40a02009-02-17 22:15:04 +00004585
Chris Lattner1a635d62006-04-14 06:01:58 +00004586 // STD the extended value into the stack slot.
Dan Gohmanc76909a2009-09-25 20:36:54 +00004587 MachineMemOperand *MMO =
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00004588 MF.getMachineMemOperand(MachinePointerInfo::getFixedStack(FrameIdx),
Chris Lattner59db5492010-09-21 04:39:43 +00004589 MachineMemOperand::MOStore, 8, 8);
Dan Gohmanc76909a2009-09-25 20:36:54 +00004590 SDValue Ops[] = { DAG.getEntryNode(), Ext64, FIdx };
4591 SDValue Store =
4592 DAG.getMemIntrinsicNode(PPCISD::STD_32, dl, DAG.getVTList(MVT::Other),
4593 Ops, 4, MVT::i64, MMO);
Chris Lattner1a635d62006-04-14 06:01:58 +00004594 // Load the value as a double.
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00004595 SDValue Ld = DAG.getLoad(MVT::f64, dl, Store, FIdx, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00004596 false, false, false, 0);
Scott Michelfdc40a02009-02-17 22:15:04 +00004597
Chris Lattner1a635d62006-04-14 06:01:58 +00004598 // FCFID it and return it.
Owen Anderson825b72b2009-08-11 20:47:22 +00004599 SDValue FP = DAG.getNode(PPCISD::FCFID, dl, MVT::f64, Ld);
4600 if (Op.getValueType() == MVT::f32)
4601 FP = DAG.getNode(ISD::FP_ROUND, dl, MVT::f32, FP, DAG.getIntPtrConstant(0));
Chris Lattner1a635d62006-04-14 06:01:58 +00004602 return FP;
4603}
4604
Dan Gohmand858e902010-04-17 15:26:15 +00004605SDValue PPCTargetLowering::LowerFLT_ROUNDS_(SDValue Op,
4606 SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004607 DebugLoc dl = Op.getDebugLoc();
Dale Johannesen5c5eb802008-01-18 19:55:37 +00004608 /*
4609 The rounding mode is in bits 30:31 of FPSR, and has the following
4610 settings:
4611 00 Round to nearest
4612 01 Round to 0
4613 10 Round to +inf
4614 11 Round to -inf
4615
4616 FLT_ROUNDS, on the other hand, expects the following:
4617 -1 Undefined
4618 0 Round to 0
4619 1 Round to nearest
4620 2 Round to +inf
4621 3 Round to -inf
4622
4623 To perform the conversion, we do:
4624 ((FPSCR & 0x3) ^ ((~FPSCR & 0x3) >> 1))
4625 */
4626
4627 MachineFunction &MF = DAG.getMachineFunction();
Owen Andersone50ed302009-08-10 22:56:29 +00004628 EVT VT = Op.getValueType();
4629 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
4630 std::vector<EVT> NodeTys;
Dan Gohman475871a2008-07-27 21:46:04 +00004631 SDValue MFFSreg, InFlag;
Dale Johannesen5c5eb802008-01-18 19:55:37 +00004632
4633 // Save FP Control Word to register
Owen Anderson825b72b2009-08-11 20:47:22 +00004634 NodeTys.push_back(MVT::f64); // return register
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00004635 NodeTys.push_back(MVT::Glue); // unused in this context
Dale Johannesen33c960f2009-02-04 20:06:27 +00004636 SDValue Chain = DAG.getNode(PPCISD::MFFS, dl, NodeTys, &InFlag, 0);
Dale Johannesen5c5eb802008-01-18 19:55:37 +00004637
4638 // Save FP register to stack slot
David Greene3f2bf852009-11-12 20:49:22 +00004639 int SSFI = MF.getFrameInfo()->CreateStackObject(8, 8, false);
Dan Gohman475871a2008-07-27 21:46:04 +00004640 SDValue StackSlot = DAG.getFrameIndex(SSFI, PtrVT);
Dale Johannesen33c960f2009-02-04 20:06:27 +00004641 SDValue Store = DAG.getStore(DAG.getEntryNode(), dl, Chain,
Chris Lattner6229d0a2010-09-21 18:41:36 +00004642 StackSlot, MachinePointerInfo(), false, false,0);
Dale Johannesen5c5eb802008-01-18 19:55:37 +00004643
4644 // Load FP Control Word from low 32 bits of stack slot.
Dan Gohman475871a2008-07-27 21:46:04 +00004645 SDValue Four = DAG.getConstant(4, PtrVT);
Dale Johannesen33c960f2009-02-04 20:06:27 +00004646 SDValue Addr = DAG.getNode(ISD::ADD, dl, PtrVT, StackSlot, Four);
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00004647 SDValue CWD = DAG.getLoad(MVT::i32, dl, Store, Addr, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00004648 false, false, false, 0);
Dale Johannesen5c5eb802008-01-18 19:55:37 +00004649
4650 // Transform as necessary
Dan Gohman475871a2008-07-27 21:46:04 +00004651 SDValue CWD1 =
Owen Anderson825b72b2009-08-11 20:47:22 +00004652 DAG.getNode(ISD::AND, dl, MVT::i32,
4653 CWD, DAG.getConstant(3, MVT::i32));
Dan Gohman475871a2008-07-27 21:46:04 +00004654 SDValue CWD2 =
Owen Anderson825b72b2009-08-11 20:47:22 +00004655 DAG.getNode(ISD::SRL, dl, MVT::i32,
4656 DAG.getNode(ISD::AND, dl, MVT::i32,
4657 DAG.getNode(ISD::XOR, dl, MVT::i32,
4658 CWD, DAG.getConstant(3, MVT::i32)),
4659 DAG.getConstant(3, MVT::i32)),
4660 DAG.getConstant(1, MVT::i32));
Dale Johannesen5c5eb802008-01-18 19:55:37 +00004661
Dan Gohman475871a2008-07-27 21:46:04 +00004662 SDValue RetVal =
Owen Anderson825b72b2009-08-11 20:47:22 +00004663 DAG.getNode(ISD::XOR, dl, MVT::i32, CWD1, CWD2);
Dale Johannesen5c5eb802008-01-18 19:55:37 +00004664
Duncan Sands83ec4b62008-06-06 12:08:01 +00004665 return DAG.getNode((VT.getSizeInBits() < 16 ?
Dale Johannesen33c960f2009-02-04 20:06:27 +00004666 ISD::TRUNCATE : ISD::ZERO_EXTEND), dl, VT, RetVal);
Dale Johannesen5c5eb802008-01-18 19:55:37 +00004667}
4668
Dan Gohmand858e902010-04-17 15:26:15 +00004669SDValue PPCTargetLowering::LowerSHL_PARTS(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00004670 EVT VT = Op.getValueType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00004671 unsigned BitWidth = VT.getSizeInBits();
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00004672 DebugLoc dl = Op.getDebugLoc();
Dan Gohman9ed06db2008-03-07 20:36:53 +00004673 assert(Op.getNumOperands() == 3 &&
4674 VT == Op.getOperand(1).getValueType() &&
4675 "Unexpected SHL!");
Scott Michelfdc40a02009-02-17 22:15:04 +00004676
Chris Lattner3fe6c1d2006-09-20 03:47:40 +00004677 // Expand into a bunch of logical ops. Note that these ops
Chris Lattner1a635d62006-04-14 06:01:58 +00004678 // depend on the PPC behavior for oversized shift amounts.
Dan Gohman475871a2008-07-27 21:46:04 +00004679 SDValue Lo = Op.getOperand(0);
4680 SDValue Hi = Op.getOperand(1);
4681 SDValue Amt = Op.getOperand(2);
Owen Andersone50ed302009-08-10 22:56:29 +00004682 EVT AmtVT = Amt.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00004683
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00004684 SDValue Tmp1 = DAG.getNode(ISD::SUB, dl, AmtVT,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00004685 DAG.getConstant(BitWidth, AmtVT), Amt);
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00004686 SDValue Tmp2 = DAG.getNode(PPCISD::SHL, dl, VT, Hi, Amt);
4687 SDValue Tmp3 = DAG.getNode(PPCISD::SRL, dl, VT, Lo, Tmp1);
4688 SDValue Tmp4 = DAG.getNode(ISD::OR , dl, VT, Tmp2, Tmp3);
4689 SDValue Tmp5 = DAG.getNode(ISD::ADD, dl, AmtVT, Amt,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00004690 DAG.getConstant(-BitWidth, AmtVT));
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00004691 SDValue Tmp6 = DAG.getNode(PPCISD::SHL, dl, VT, Lo, Tmp5);
4692 SDValue OutHi = DAG.getNode(ISD::OR, dl, VT, Tmp4, Tmp6);
4693 SDValue OutLo = DAG.getNode(PPCISD::SHL, dl, VT, Lo, Amt);
Dan Gohman475871a2008-07-27 21:46:04 +00004694 SDValue OutOps[] = { OutLo, OutHi };
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00004695 return DAG.getMergeValues(OutOps, 2, dl);
Chris Lattner1a635d62006-04-14 06:01:58 +00004696}
4697
Dan Gohmand858e902010-04-17 15:26:15 +00004698SDValue PPCTargetLowering::LowerSRL_PARTS(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00004699 EVT VT = Op.getValueType();
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00004700 DebugLoc dl = Op.getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +00004701 unsigned BitWidth = VT.getSizeInBits();
Dan Gohman9ed06db2008-03-07 20:36:53 +00004702 assert(Op.getNumOperands() == 3 &&
4703 VT == Op.getOperand(1).getValueType() &&
4704 "Unexpected SRL!");
Scott Michelfdc40a02009-02-17 22:15:04 +00004705
Dan Gohman9ed06db2008-03-07 20:36:53 +00004706 // Expand into a bunch of logical ops. Note that these ops
Chris Lattner1a635d62006-04-14 06:01:58 +00004707 // depend on the PPC behavior for oversized shift amounts.
Dan Gohman475871a2008-07-27 21:46:04 +00004708 SDValue Lo = Op.getOperand(0);
4709 SDValue Hi = Op.getOperand(1);
4710 SDValue Amt = Op.getOperand(2);
Owen Andersone50ed302009-08-10 22:56:29 +00004711 EVT AmtVT = Amt.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00004712
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00004713 SDValue Tmp1 = DAG.getNode(ISD::SUB, dl, AmtVT,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00004714 DAG.getConstant(BitWidth, AmtVT), Amt);
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00004715 SDValue Tmp2 = DAG.getNode(PPCISD::SRL, dl, VT, Lo, Amt);
4716 SDValue Tmp3 = DAG.getNode(PPCISD::SHL, dl, VT, Hi, Tmp1);
4717 SDValue Tmp4 = DAG.getNode(ISD::OR, dl, VT, Tmp2, Tmp3);
4718 SDValue Tmp5 = DAG.getNode(ISD::ADD, dl, AmtVT, Amt,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00004719 DAG.getConstant(-BitWidth, AmtVT));
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00004720 SDValue Tmp6 = DAG.getNode(PPCISD::SRL, dl, VT, Hi, Tmp5);
4721 SDValue OutLo = DAG.getNode(ISD::OR, dl, VT, Tmp4, Tmp6);
4722 SDValue OutHi = DAG.getNode(PPCISD::SRL, dl, VT, Hi, Amt);
Dan Gohman475871a2008-07-27 21:46:04 +00004723 SDValue OutOps[] = { OutLo, OutHi };
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00004724 return DAG.getMergeValues(OutOps, 2, dl);
Chris Lattner1a635d62006-04-14 06:01:58 +00004725}
4726
Dan Gohmand858e902010-04-17 15:26:15 +00004727SDValue PPCTargetLowering::LowerSRA_PARTS(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004728 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00004729 EVT VT = Op.getValueType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00004730 unsigned BitWidth = VT.getSizeInBits();
Dan Gohman9ed06db2008-03-07 20:36:53 +00004731 assert(Op.getNumOperands() == 3 &&
4732 VT == Op.getOperand(1).getValueType() &&
4733 "Unexpected SRA!");
Scott Michelfdc40a02009-02-17 22:15:04 +00004734
Dan Gohman9ed06db2008-03-07 20:36:53 +00004735 // Expand into a bunch of logical ops, followed by a select_cc.
Dan Gohman475871a2008-07-27 21:46:04 +00004736 SDValue Lo = Op.getOperand(0);
4737 SDValue Hi = Op.getOperand(1);
4738 SDValue Amt = Op.getOperand(2);
Owen Andersone50ed302009-08-10 22:56:29 +00004739 EVT AmtVT = Amt.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00004740
Dale Johannesenf5d97892009-02-04 01:48:28 +00004741 SDValue Tmp1 = DAG.getNode(ISD::SUB, dl, AmtVT,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00004742 DAG.getConstant(BitWidth, AmtVT), Amt);
Dale Johannesenf5d97892009-02-04 01:48:28 +00004743 SDValue Tmp2 = DAG.getNode(PPCISD::SRL, dl, VT, Lo, Amt);
4744 SDValue Tmp3 = DAG.getNode(PPCISD::SHL, dl, VT, Hi, Tmp1);
4745 SDValue Tmp4 = DAG.getNode(ISD::OR, dl, VT, Tmp2, Tmp3);
4746 SDValue Tmp5 = DAG.getNode(ISD::ADD, dl, AmtVT, Amt,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00004747 DAG.getConstant(-BitWidth, AmtVT));
Dale Johannesenf5d97892009-02-04 01:48:28 +00004748 SDValue Tmp6 = DAG.getNode(PPCISD::SRA, dl, VT, Hi, Tmp5);
4749 SDValue OutHi = DAG.getNode(PPCISD::SRA, dl, VT, Hi, Amt);
4750 SDValue OutLo = DAG.getSelectCC(dl, Tmp5, DAG.getConstant(0, AmtVT),
Duncan Sands2fbfbd22008-10-30 19:28:32 +00004751 Tmp4, Tmp6, ISD::SETLE);
Dan Gohman475871a2008-07-27 21:46:04 +00004752 SDValue OutOps[] = { OutLo, OutHi };
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00004753 return DAG.getMergeValues(OutOps, 2, dl);
Chris Lattner1a635d62006-04-14 06:01:58 +00004754}
4755
4756//===----------------------------------------------------------------------===//
4757// Vector related lowering.
4758//
4759
Chris Lattner4a998b92006-04-17 06:00:21 +00004760/// BuildSplatI - Build a canonical splati of Val with an element size of
4761/// SplatSize. Cast the result to VT.
Owen Andersone50ed302009-08-10 22:56:29 +00004762static SDValue BuildSplatI(int Val, unsigned SplatSize, EVT VT,
Dale Johannesened2eee62009-02-06 01:31:28 +00004763 SelectionDAG &DAG, DebugLoc dl) {
Chris Lattner4a998b92006-04-17 06:00:21 +00004764 assert(Val >= -16 && Val <= 15 && "vsplti is out of range!");
Chris Lattner70fa4932006-12-01 01:45:39 +00004765
Owen Andersone50ed302009-08-10 22:56:29 +00004766 static const EVT VTys[] = { // canonical VT to use for each size.
Owen Anderson825b72b2009-08-11 20:47:22 +00004767 MVT::v16i8, MVT::v8i16, MVT::Other, MVT::v4i32
Chris Lattner4a998b92006-04-17 06:00:21 +00004768 };
Chris Lattner70fa4932006-12-01 01:45:39 +00004769
Owen Anderson825b72b2009-08-11 20:47:22 +00004770 EVT ReqVT = VT != MVT::Other ? VT : VTys[SplatSize-1];
Scott Michelfdc40a02009-02-17 22:15:04 +00004771
Chris Lattner70fa4932006-12-01 01:45:39 +00004772 // Force vspltis[hw] -1 to vspltisb -1 to canonicalize.
4773 if (Val == -1)
4774 SplatSize = 1;
Scott Michelfdc40a02009-02-17 22:15:04 +00004775
Owen Andersone50ed302009-08-10 22:56:29 +00004776 EVT CanonicalVT = VTys[SplatSize-1];
Scott Michelfdc40a02009-02-17 22:15:04 +00004777
Chris Lattner4a998b92006-04-17 06:00:21 +00004778 // Build a canonical splat for this value.
Owen Anderson825b72b2009-08-11 20:47:22 +00004779 SDValue Elt = DAG.getConstant(Val, MVT::i32);
Dan Gohman475871a2008-07-27 21:46:04 +00004780 SmallVector<SDValue, 8> Ops;
Duncan Sands83ec4b62008-06-06 12:08:01 +00004781 Ops.assign(CanonicalVT.getVectorNumElements(), Elt);
Evan Chenga87008d2009-02-25 22:49:59 +00004782 SDValue Res = DAG.getNode(ISD::BUILD_VECTOR, dl, CanonicalVT,
4783 &Ops[0], Ops.size());
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004784 return DAG.getNode(ISD::BITCAST, dl, ReqVT, Res);
Chris Lattner4a998b92006-04-17 06:00:21 +00004785}
4786
Chris Lattnere7c768e2006-04-18 03:24:30 +00004787/// BuildIntrinsicOp - Return a binary operator intrinsic node with the
Chris Lattner6876e662006-04-17 06:58:41 +00004788/// specified intrinsic ID.
Dan Gohman475871a2008-07-27 21:46:04 +00004789static SDValue BuildIntrinsicOp(unsigned IID, SDValue LHS, SDValue RHS,
Dale Johannesened2eee62009-02-06 01:31:28 +00004790 SelectionDAG &DAG, DebugLoc dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004791 EVT DestVT = MVT::Other) {
4792 if (DestVT == MVT::Other) DestVT = LHS.getValueType();
Dale Johannesened2eee62009-02-06 01:31:28 +00004793 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, DestVT,
Owen Anderson825b72b2009-08-11 20:47:22 +00004794 DAG.getConstant(IID, MVT::i32), LHS, RHS);
Chris Lattner6876e662006-04-17 06:58:41 +00004795}
4796
Chris Lattnere7c768e2006-04-18 03:24:30 +00004797/// BuildIntrinsicOp - Return a ternary operator intrinsic node with the
4798/// specified intrinsic ID.
Dan Gohman475871a2008-07-27 21:46:04 +00004799static SDValue BuildIntrinsicOp(unsigned IID, SDValue Op0, SDValue Op1,
Dale Johannesened2eee62009-02-06 01:31:28 +00004800 SDValue Op2, SelectionDAG &DAG,
Owen Anderson825b72b2009-08-11 20:47:22 +00004801 DebugLoc dl, EVT DestVT = MVT::Other) {
4802 if (DestVT == MVT::Other) DestVT = Op0.getValueType();
Dale Johannesened2eee62009-02-06 01:31:28 +00004803 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, DestVT,
Owen Anderson825b72b2009-08-11 20:47:22 +00004804 DAG.getConstant(IID, MVT::i32), Op0, Op1, Op2);
Chris Lattnere7c768e2006-04-18 03:24:30 +00004805}
4806
4807
Chris Lattnerbdd558c2006-04-17 17:55:10 +00004808/// BuildVSLDOI - Return a VECTOR_SHUFFLE that is a vsldoi of the specified
4809/// amount. The result has the specified value type.
Dan Gohman475871a2008-07-27 21:46:04 +00004810static SDValue BuildVSLDOI(SDValue LHS, SDValue RHS, unsigned Amt,
Owen Andersone50ed302009-08-10 22:56:29 +00004811 EVT VT, SelectionDAG &DAG, DebugLoc dl) {
Chris Lattnerbdd558c2006-04-17 17:55:10 +00004812 // Force LHS/RHS to be the right type.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004813 LHS = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, LHS);
4814 RHS = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, RHS);
Duncan Sandsd038e042008-07-21 10:20:31 +00004815
Nate Begeman9008ca62009-04-27 18:41:29 +00004816 int Ops[16];
Chris Lattnerbdd558c2006-04-17 17:55:10 +00004817 for (unsigned i = 0; i != 16; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004818 Ops[i] = i + Amt;
Owen Anderson825b72b2009-08-11 20:47:22 +00004819 SDValue T = DAG.getVectorShuffle(MVT::v16i8, dl, LHS, RHS, Ops);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004820 return DAG.getNode(ISD::BITCAST, dl, VT, T);
Chris Lattnerbdd558c2006-04-17 17:55:10 +00004821}
4822
Chris Lattnerf1b47082006-04-14 05:19:18 +00004823// If this is a case we can't handle, return null and let the default
4824// expansion code take care of it. If we CAN select this case, and if it
4825// selects to a single instruction, return Op. Otherwise, if we can codegen
4826// this case more efficiently than a constant pool load, lower it to the
4827// sequence of ops that should be used.
Dan Gohmand858e902010-04-17 15:26:15 +00004828SDValue PPCTargetLowering::LowerBUILD_VECTOR(SDValue Op,
4829 SelectionDAG &DAG) const {
Dale Johannesened2eee62009-02-06 01:31:28 +00004830 DebugLoc dl = Op.getDebugLoc();
Bob Wilsona27ea9e2009-03-01 01:13:55 +00004831 BuildVectorSDNode *BVN = dyn_cast<BuildVectorSDNode>(Op.getNode());
4832 assert(BVN != 0 && "Expected a BuildVectorSDNode in LowerBUILD_VECTOR");
Scott Micheldf380432009-02-25 03:12:50 +00004833
Bob Wilson24e338e2009-03-02 23:24:16 +00004834 // Check if this is a splat of a constant value.
4835 APInt APSplatBits, APSplatUndef;
4836 unsigned SplatBitSize;
Bob Wilsona27ea9e2009-03-01 01:13:55 +00004837 bool HasAnyUndefs;
Bob Wilsonf2950b02009-03-03 19:26:27 +00004838 if (! BVN->isConstantSplat(APSplatBits, APSplatUndef, SplatBitSize,
Dale Johannesen1e608812009-11-13 01:45:18 +00004839 HasAnyUndefs, 0, true) || SplatBitSize > 32)
Bob Wilsonf2950b02009-03-03 19:26:27 +00004840 return SDValue();
Evan Chenga87008d2009-02-25 22:49:59 +00004841
Bob Wilsonf2950b02009-03-03 19:26:27 +00004842 unsigned SplatBits = APSplatBits.getZExtValue();
4843 unsigned SplatUndef = APSplatUndef.getZExtValue();
4844 unsigned SplatSize = SplatBitSize / 8;
Scott Michelfdc40a02009-02-17 22:15:04 +00004845
Bob Wilsonf2950b02009-03-03 19:26:27 +00004846 // First, handle single instruction cases.
4847
4848 // All zeros?
4849 if (SplatBits == 0) {
4850 // Canonicalize all zero vectors to be v4i32.
Owen Anderson825b72b2009-08-11 20:47:22 +00004851 if (Op.getValueType() != MVT::v4i32 || HasAnyUndefs) {
4852 SDValue Z = DAG.getConstant(0, MVT::i32);
4853 Z = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Z, Z, Z, Z);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004854 Op = DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Z);
Chris Lattnerf1b47082006-04-14 05:19:18 +00004855 }
Bob Wilsonf2950b02009-03-03 19:26:27 +00004856 return Op;
4857 }
Chris Lattnerb17f1672006-04-16 01:01:29 +00004858
Bob Wilsonf2950b02009-03-03 19:26:27 +00004859 // If the sign extended value is in the range [-16,15], use VSPLTI[bhw].
4860 int32_t SextVal= (int32_t(SplatBits << (32-SplatBitSize)) >>
4861 (32-SplatBitSize));
4862 if (SextVal >= -16 && SextVal <= 15)
4863 return BuildSplatI(SextVal, SplatSize, Op.getValueType(), DAG, dl);
Scott Michelfdc40a02009-02-17 22:15:04 +00004864
4865
Bob Wilsonf2950b02009-03-03 19:26:27 +00004866 // Two instruction sequences.
Scott Michelfdc40a02009-02-17 22:15:04 +00004867
Bob Wilsonf2950b02009-03-03 19:26:27 +00004868 // If this value is in the range [-32,30] and is even, use:
4869 // tmp = VSPLTI[bhw], result = add tmp, tmp
4870 if (SextVal >= -32 && SextVal <= 30 && (SextVal & 1) == 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004871 SDValue Res = BuildSplatI(SextVal >> 1, SplatSize, MVT::Other, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004872 Res = DAG.getNode(ISD::ADD, dl, Res.getValueType(), Res, Res);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004873 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004874 }
4875
4876 // If this is 0x8000_0000 x 4, turn into vspltisw + vslw. If it is
4877 // 0x7FFF_FFFF x 4, turn it into not(0x8000_0000). This is important
4878 // for fneg/fabs.
4879 if (SplatSize == 4 && SplatBits == (0x7FFFFFFF&~SplatUndef)) {
4880 // Make -1 and vspltisw -1:
Owen Anderson825b72b2009-08-11 20:47:22 +00004881 SDValue OnesV = BuildSplatI(-1, 4, MVT::v4i32, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004882
4883 // Make the VSLW intrinsic, computing 0x8000_0000.
4884 SDValue Res = BuildIntrinsicOp(Intrinsic::ppc_altivec_vslw, OnesV,
4885 OnesV, DAG, dl);
4886
4887 // xor by OnesV to invert it.
Owen Anderson825b72b2009-08-11 20:47:22 +00004888 Res = DAG.getNode(ISD::XOR, dl, MVT::v4i32, Res, OnesV);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004889 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004890 }
4891
4892 // Check to see if this is a wide variety of vsplti*, binop self cases.
4893 static const signed char SplatCsts[] = {
4894 -1, 1, -2, 2, -3, 3, -4, 4, -5, 5, -6, 6, -7, 7,
4895 -8, 8, -9, 9, -10, 10, -11, 11, -12, 12, -13, 13, 14, -14, 15, -15, -16
4896 };
4897
4898 for (unsigned idx = 0; idx < array_lengthof(SplatCsts); ++idx) {
4899 // Indirect through the SplatCsts array so that we favor 'vsplti -1' for
4900 // cases which are ambiguous (e.g. formation of 0x8000_0000). 'vsplti -1'
4901 int i = SplatCsts[idx];
4902
4903 // Figure out what shift amount will be used by altivec if shifted by i in
4904 // this splat size.
4905 unsigned TypeShiftAmt = i & (SplatBitSize-1);
4906
4907 // vsplti + shl self.
Richard Smith1144af32012-08-24 23:29:28 +00004908 if (SextVal == (int)((unsigned)i << TypeShiftAmt)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004909 SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004910 static const unsigned IIDs[] = { // Intrinsic to use for each size.
4911 Intrinsic::ppc_altivec_vslb, Intrinsic::ppc_altivec_vslh, 0,
4912 Intrinsic::ppc_altivec_vslw
4913 };
4914 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG, dl);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004915 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Chris Lattner4a998b92006-04-17 06:00:21 +00004916 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004917
Bob Wilsonf2950b02009-03-03 19:26:27 +00004918 // vsplti + srl self.
4919 if (SextVal == (int)((unsigned)i >> TypeShiftAmt)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004920 SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004921 static const unsigned IIDs[] = { // Intrinsic to use for each size.
4922 Intrinsic::ppc_altivec_vsrb, Intrinsic::ppc_altivec_vsrh, 0,
4923 Intrinsic::ppc_altivec_vsrw
4924 };
4925 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG, dl);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004926 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Chris Lattner6876e662006-04-17 06:58:41 +00004927 }
4928
Bob Wilsonf2950b02009-03-03 19:26:27 +00004929 // vsplti + sra self.
4930 if (SextVal == (int)((unsigned)i >> TypeShiftAmt)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004931 SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004932 static const unsigned IIDs[] = { // Intrinsic to use for each size.
4933 Intrinsic::ppc_altivec_vsrab, Intrinsic::ppc_altivec_vsrah, 0,
4934 Intrinsic::ppc_altivec_vsraw
4935 };
4936 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG, dl);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004937 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Chris Lattner6876e662006-04-17 06:58:41 +00004938 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004939
Bob Wilsonf2950b02009-03-03 19:26:27 +00004940 // vsplti + rol self.
4941 if (SextVal == (int)(((unsigned)i << TypeShiftAmt) |
4942 ((unsigned)i >> (SplatBitSize-TypeShiftAmt)))) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004943 SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004944 static const unsigned IIDs[] = { // Intrinsic to use for each size.
4945 Intrinsic::ppc_altivec_vrlb, Intrinsic::ppc_altivec_vrlh, 0,
4946 Intrinsic::ppc_altivec_vrlw
4947 };
4948 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG, dl);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004949 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004950 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004951
Bob Wilsonf2950b02009-03-03 19:26:27 +00004952 // t = vsplti c, result = vsldoi t, t, 1
Richard Smith1144af32012-08-24 23:29:28 +00004953 if (SextVal == (int)(((unsigned)i << 8) | (i < 0 ? 0xFF : 0))) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004954 SDValue T = BuildSplatI(i, SplatSize, MVT::v16i8, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004955 return BuildVSLDOI(T, T, 1, Op.getValueType(), DAG, dl);
Chris Lattnerdbce85d2006-04-17 18:09:22 +00004956 }
Bob Wilsonf2950b02009-03-03 19:26:27 +00004957 // t = vsplti c, result = vsldoi t, t, 2
Richard Smith1144af32012-08-24 23:29:28 +00004958 if (SextVal == (int)(((unsigned)i << 16) | (i < 0 ? 0xFFFF : 0))) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004959 SDValue T = BuildSplatI(i, SplatSize, MVT::v16i8, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004960 return BuildVSLDOI(T, T, 2, Op.getValueType(), DAG, dl);
Chris Lattnerf1b47082006-04-14 05:19:18 +00004961 }
Bob Wilsonf2950b02009-03-03 19:26:27 +00004962 // t = vsplti c, result = vsldoi t, t, 3
Richard Smith1144af32012-08-24 23:29:28 +00004963 if (SextVal == (int)(((unsigned)i << 24) | (i < 0 ? 0xFFFFFF : 0))) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004964 SDValue T = BuildSplatI(i, SplatSize, MVT::v16i8, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004965 return BuildVSLDOI(T, T, 3, Op.getValueType(), DAG, dl);
4966 }
4967 }
4968
4969 // Three instruction sequences.
4970
4971 // Odd, in range [17,31]: (vsplti C)-(vsplti -16).
4972 if (SextVal >= 0 && SextVal <= 31) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004973 SDValue LHS = BuildSplatI(SextVal-16, SplatSize, MVT::Other, DAG, dl);
4974 SDValue RHS = BuildSplatI(-16, SplatSize, MVT::Other, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004975 LHS = DAG.getNode(ISD::SUB, dl, LHS.getValueType(), LHS, RHS);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004976 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), LHS);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004977 }
4978 // Odd, in range [-31,-17]: (vsplti C)+(vsplti -16).
4979 if (SextVal >= -31 && SextVal <= 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004980 SDValue LHS = BuildSplatI(SextVal+16, SplatSize, MVT::Other, DAG, dl);
4981 SDValue RHS = BuildSplatI(-16, SplatSize, MVT::Other, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004982 LHS = DAG.getNode(ISD::ADD, dl, LHS.getValueType(), LHS, RHS);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004983 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), LHS);
Chris Lattnerf1b47082006-04-14 05:19:18 +00004984 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004985
Dan Gohman475871a2008-07-27 21:46:04 +00004986 return SDValue();
Chris Lattnerf1b47082006-04-14 05:19:18 +00004987}
4988
Chris Lattner59138102006-04-17 05:28:54 +00004989/// GeneratePerfectShuffle - Given an entry in the perfect-shuffle table, emit
4990/// the specified operations to build the shuffle.
Dan Gohman475871a2008-07-27 21:46:04 +00004991static SDValue GeneratePerfectShuffle(unsigned PFEntry, SDValue LHS,
Scott Michelfdc40a02009-02-17 22:15:04 +00004992 SDValue RHS, SelectionDAG &DAG,
Dale Johannesened2eee62009-02-06 01:31:28 +00004993 DebugLoc dl) {
Chris Lattner59138102006-04-17 05:28:54 +00004994 unsigned OpNum = (PFEntry >> 26) & 0x0F;
Bill Wendling77959322008-09-17 00:30:57 +00004995 unsigned LHSID = (PFEntry >> 13) & ((1 << 13)-1);
Chris Lattner59138102006-04-17 05:28:54 +00004996 unsigned RHSID = (PFEntry >> 0) & ((1 << 13)-1);
Scott Michelfdc40a02009-02-17 22:15:04 +00004997
Chris Lattner59138102006-04-17 05:28:54 +00004998 enum {
Chris Lattner00402c72006-05-16 04:20:24 +00004999 OP_COPY = 0, // Copy, used for things like <u,u,u,3> to say it is <0,1,2,3>
Chris Lattner59138102006-04-17 05:28:54 +00005000 OP_VMRGHW,
5001 OP_VMRGLW,
5002 OP_VSPLTISW0,
5003 OP_VSPLTISW1,
5004 OP_VSPLTISW2,
5005 OP_VSPLTISW3,
5006 OP_VSLDOI4,
5007 OP_VSLDOI8,
Chris Lattnerd74ea2b2006-05-24 17:04:05 +00005008 OP_VSLDOI12
Chris Lattner59138102006-04-17 05:28:54 +00005009 };
Scott Michelfdc40a02009-02-17 22:15:04 +00005010
Chris Lattner59138102006-04-17 05:28:54 +00005011 if (OpNum == OP_COPY) {
5012 if (LHSID == (1*9+2)*9+3) return LHS;
5013 assert(LHSID == ((4*9+5)*9+6)*9+7 && "Illegal OP_COPY!");
5014 return RHS;
5015 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005016
Dan Gohman475871a2008-07-27 21:46:04 +00005017 SDValue OpLHS, OpRHS;
Dale Johannesened2eee62009-02-06 01:31:28 +00005018 OpLHS = GeneratePerfectShuffle(PerfectShuffleTable[LHSID], LHS, RHS, DAG, dl);
5019 OpRHS = GeneratePerfectShuffle(PerfectShuffleTable[RHSID], LHS, RHS, DAG, dl);
Scott Michelfdc40a02009-02-17 22:15:04 +00005020
Nate Begeman9008ca62009-04-27 18:41:29 +00005021 int ShufIdxs[16];
Chris Lattner59138102006-04-17 05:28:54 +00005022 switch (OpNum) {
Torok Edwinc23197a2009-07-14 16:55:14 +00005023 default: llvm_unreachable("Unknown i32 permute!");
Chris Lattner59138102006-04-17 05:28:54 +00005024 case OP_VMRGHW:
5025 ShufIdxs[ 0] = 0; ShufIdxs[ 1] = 1; ShufIdxs[ 2] = 2; ShufIdxs[ 3] = 3;
5026 ShufIdxs[ 4] = 16; ShufIdxs[ 5] = 17; ShufIdxs[ 6] = 18; ShufIdxs[ 7] = 19;
5027 ShufIdxs[ 8] = 4; ShufIdxs[ 9] = 5; ShufIdxs[10] = 6; ShufIdxs[11] = 7;
5028 ShufIdxs[12] = 20; ShufIdxs[13] = 21; ShufIdxs[14] = 22; ShufIdxs[15] = 23;
5029 break;
5030 case OP_VMRGLW:
5031 ShufIdxs[ 0] = 8; ShufIdxs[ 1] = 9; ShufIdxs[ 2] = 10; ShufIdxs[ 3] = 11;
5032 ShufIdxs[ 4] = 24; ShufIdxs[ 5] = 25; ShufIdxs[ 6] = 26; ShufIdxs[ 7] = 27;
5033 ShufIdxs[ 8] = 12; ShufIdxs[ 9] = 13; ShufIdxs[10] = 14; ShufIdxs[11] = 15;
5034 ShufIdxs[12] = 28; ShufIdxs[13] = 29; ShufIdxs[14] = 30; ShufIdxs[15] = 31;
5035 break;
5036 case OP_VSPLTISW0:
5037 for (unsigned i = 0; i != 16; ++i)
5038 ShufIdxs[i] = (i&3)+0;
5039 break;
5040 case OP_VSPLTISW1:
5041 for (unsigned i = 0; i != 16; ++i)
5042 ShufIdxs[i] = (i&3)+4;
5043 break;
5044 case OP_VSPLTISW2:
5045 for (unsigned i = 0; i != 16; ++i)
5046 ShufIdxs[i] = (i&3)+8;
5047 break;
5048 case OP_VSPLTISW3:
5049 for (unsigned i = 0; i != 16; ++i)
5050 ShufIdxs[i] = (i&3)+12;
5051 break;
5052 case OP_VSLDOI4:
Dale Johannesened2eee62009-02-06 01:31:28 +00005053 return BuildVSLDOI(OpLHS, OpRHS, 4, OpLHS.getValueType(), DAG, dl);
Chris Lattner59138102006-04-17 05:28:54 +00005054 case OP_VSLDOI8:
Dale Johannesened2eee62009-02-06 01:31:28 +00005055 return BuildVSLDOI(OpLHS, OpRHS, 8, OpLHS.getValueType(), DAG, dl);
Chris Lattner59138102006-04-17 05:28:54 +00005056 case OP_VSLDOI12:
Dale Johannesened2eee62009-02-06 01:31:28 +00005057 return BuildVSLDOI(OpLHS, OpRHS, 12, OpLHS.getValueType(), DAG, dl);
Chris Lattner59138102006-04-17 05:28:54 +00005058 }
Owen Andersone50ed302009-08-10 22:56:29 +00005059 EVT VT = OpLHS.getValueType();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005060 OpLHS = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, OpLHS);
5061 OpRHS = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, OpRHS);
Owen Anderson825b72b2009-08-11 20:47:22 +00005062 SDValue T = DAG.getVectorShuffle(MVT::v16i8, dl, OpLHS, OpRHS, ShufIdxs);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005063 return DAG.getNode(ISD::BITCAST, dl, VT, T);
Chris Lattner59138102006-04-17 05:28:54 +00005064}
5065
Chris Lattnerf1b47082006-04-14 05:19:18 +00005066/// LowerVECTOR_SHUFFLE - Return the code we lower for VECTOR_SHUFFLE. If this
5067/// is a shuffle we can handle in a single instruction, return it. Otherwise,
5068/// return the code it can be lowered into. Worst case, it can always be
5069/// lowered into a vperm.
Scott Michelfdc40a02009-02-17 22:15:04 +00005070SDValue PPCTargetLowering::LowerVECTOR_SHUFFLE(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00005071 SelectionDAG &DAG) const {
Dale Johannesened2eee62009-02-06 01:31:28 +00005072 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00005073 SDValue V1 = Op.getOperand(0);
5074 SDValue V2 = Op.getOperand(1);
Nate Begeman9008ca62009-04-27 18:41:29 +00005075 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
Owen Andersone50ed302009-08-10 22:56:29 +00005076 EVT VT = Op.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00005077
Chris Lattnerf1b47082006-04-14 05:19:18 +00005078 // Cases that are handled by instructions that take permute immediates
5079 // (such as vsplt*) should be left as VECTOR_SHUFFLE nodes so they can be
5080 // selected by the instruction selector.
5081 if (V2.getOpcode() == ISD::UNDEF) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005082 if (PPC::isSplatShuffleMask(SVOp, 1) ||
5083 PPC::isSplatShuffleMask(SVOp, 2) ||
5084 PPC::isSplatShuffleMask(SVOp, 4) ||
5085 PPC::isVPKUWUMShuffleMask(SVOp, true) ||
5086 PPC::isVPKUHUMShuffleMask(SVOp, true) ||
5087 PPC::isVSLDOIShuffleMask(SVOp, true) != -1 ||
5088 PPC::isVMRGLShuffleMask(SVOp, 1, true) ||
5089 PPC::isVMRGLShuffleMask(SVOp, 2, true) ||
5090 PPC::isVMRGLShuffleMask(SVOp, 4, true) ||
5091 PPC::isVMRGHShuffleMask(SVOp, 1, true) ||
5092 PPC::isVMRGHShuffleMask(SVOp, 2, true) ||
5093 PPC::isVMRGHShuffleMask(SVOp, 4, true)) {
Chris Lattnerf1b47082006-04-14 05:19:18 +00005094 return Op;
5095 }
5096 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005097
Chris Lattnerf1b47082006-04-14 05:19:18 +00005098 // Altivec has a variety of "shuffle immediates" that take two vector inputs
5099 // and produce a fixed permutation. If any of these match, do not lower to
5100 // VPERM.
Nate Begeman9008ca62009-04-27 18:41:29 +00005101 if (PPC::isVPKUWUMShuffleMask(SVOp, false) ||
5102 PPC::isVPKUHUMShuffleMask(SVOp, false) ||
5103 PPC::isVSLDOIShuffleMask(SVOp, false) != -1 ||
5104 PPC::isVMRGLShuffleMask(SVOp, 1, false) ||
5105 PPC::isVMRGLShuffleMask(SVOp, 2, false) ||
5106 PPC::isVMRGLShuffleMask(SVOp, 4, false) ||
5107 PPC::isVMRGHShuffleMask(SVOp, 1, false) ||
5108 PPC::isVMRGHShuffleMask(SVOp, 2, false) ||
5109 PPC::isVMRGHShuffleMask(SVOp, 4, false))
Chris Lattnerf1b47082006-04-14 05:19:18 +00005110 return Op;
Scott Michelfdc40a02009-02-17 22:15:04 +00005111
Chris Lattner59138102006-04-17 05:28:54 +00005112 // Check to see if this is a shuffle of 4-byte values. If so, we can use our
5113 // perfect shuffle table to emit an optimal matching sequence.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00005114 ArrayRef<int> PermMask = SVOp->getMask();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005115
Chris Lattner59138102006-04-17 05:28:54 +00005116 unsigned PFIndexes[4];
5117 bool isFourElementShuffle = true;
5118 for (unsigned i = 0; i != 4 && isFourElementShuffle; ++i) { // Element number
5119 unsigned EltNo = 8; // Start out undef.
5120 for (unsigned j = 0; j != 4; ++j) { // Intra-element byte.
Nate Begeman9008ca62009-04-27 18:41:29 +00005121 if (PermMask[i*4+j] < 0)
Chris Lattner59138102006-04-17 05:28:54 +00005122 continue; // Undef, ignore it.
Scott Michelfdc40a02009-02-17 22:15:04 +00005123
Nate Begeman9008ca62009-04-27 18:41:29 +00005124 unsigned ByteSource = PermMask[i*4+j];
Chris Lattner59138102006-04-17 05:28:54 +00005125 if ((ByteSource & 3) != j) {
5126 isFourElementShuffle = false;
5127 break;
5128 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005129
Chris Lattner59138102006-04-17 05:28:54 +00005130 if (EltNo == 8) {
5131 EltNo = ByteSource/4;
5132 } else if (EltNo != ByteSource/4) {
5133 isFourElementShuffle = false;
5134 break;
5135 }
5136 }
5137 PFIndexes[i] = EltNo;
5138 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005139
5140 // If this shuffle can be expressed as a shuffle of 4-byte elements, use the
Chris Lattner59138102006-04-17 05:28:54 +00005141 // perfect shuffle vector to determine if it is cost effective to do this as
5142 // discrete instructions, or whether we should use a vperm.
5143 if (isFourElementShuffle) {
5144 // Compute the index in the perfect shuffle table.
Scott Michelfdc40a02009-02-17 22:15:04 +00005145 unsigned PFTableIndex =
Chris Lattner59138102006-04-17 05:28:54 +00005146 PFIndexes[0]*9*9*9+PFIndexes[1]*9*9+PFIndexes[2]*9+PFIndexes[3];
Scott Michelfdc40a02009-02-17 22:15:04 +00005147
Chris Lattner59138102006-04-17 05:28:54 +00005148 unsigned PFEntry = PerfectShuffleTable[PFTableIndex];
5149 unsigned Cost = (PFEntry >> 30);
Scott Michelfdc40a02009-02-17 22:15:04 +00005150
Chris Lattner59138102006-04-17 05:28:54 +00005151 // Determining when to avoid vperm is tricky. Many things affect the cost
5152 // of vperm, particularly how many times the perm mask needs to be computed.
5153 // For example, if the perm mask can be hoisted out of a loop or is already
5154 // used (perhaps because there are multiple permutes with the same shuffle
5155 // mask?) the vperm has a cost of 1. OTOH, hoisting the permute mask out of
5156 // the loop requires an extra register.
5157 //
5158 // As a compromise, we only emit discrete instructions if the shuffle can be
Scott Michelfdc40a02009-02-17 22:15:04 +00005159 // generated in 3 or fewer operations. When we have loop information
Chris Lattner59138102006-04-17 05:28:54 +00005160 // available, if this block is within a loop, we should avoid using vperm
5161 // for 3-operation perms and use a constant pool load instead.
Scott Michelfdc40a02009-02-17 22:15:04 +00005162 if (Cost < 3)
Dale Johannesened2eee62009-02-06 01:31:28 +00005163 return GeneratePerfectShuffle(PFEntry, V1, V2, DAG, dl);
Chris Lattner59138102006-04-17 05:28:54 +00005164 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005165
Chris Lattnerf1b47082006-04-14 05:19:18 +00005166 // Lower this to a VPERM(V1, V2, V3) expression, where V3 is a constant
5167 // vector that will get spilled to the constant pool.
5168 if (V2.getOpcode() == ISD::UNDEF) V2 = V1;
Scott Michelfdc40a02009-02-17 22:15:04 +00005169
Chris Lattnerf1b47082006-04-14 05:19:18 +00005170 // The SHUFFLE_VECTOR mask is almost exactly what we want for vperm, except
5171 // that it is in input element units, not in bytes. Convert now.
Owen Andersone50ed302009-08-10 22:56:29 +00005172 EVT EltVT = V1.getValueType().getVectorElementType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00005173 unsigned BytesPerElement = EltVT.getSizeInBits()/8;
Scott Michelfdc40a02009-02-17 22:15:04 +00005174
Dan Gohman475871a2008-07-27 21:46:04 +00005175 SmallVector<SDValue, 16> ResultMask;
Nate Begeman9008ca62009-04-27 18:41:29 +00005176 for (unsigned i = 0, e = VT.getVectorNumElements(); i != e; ++i) {
5177 unsigned SrcElt = PermMask[i] < 0 ? 0 : PermMask[i];
Scott Michelfdc40a02009-02-17 22:15:04 +00005178
Chris Lattnerf1b47082006-04-14 05:19:18 +00005179 for (unsigned j = 0; j != BytesPerElement; ++j)
5180 ResultMask.push_back(DAG.getConstant(SrcElt*BytesPerElement+j,
Owen Anderson825b72b2009-08-11 20:47:22 +00005181 MVT::i32));
Chris Lattnerf1b47082006-04-14 05:19:18 +00005182 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005183
Owen Anderson825b72b2009-08-11 20:47:22 +00005184 SDValue VPermMask = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v16i8,
Evan Chenga87008d2009-02-25 22:49:59 +00005185 &ResultMask[0], ResultMask.size());
Dale Johannesened2eee62009-02-06 01:31:28 +00005186 return DAG.getNode(PPCISD::VPERM, dl, V1.getValueType(), V1, V2, VPermMask);
Chris Lattnerf1b47082006-04-14 05:19:18 +00005187}
5188
Chris Lattner90564f22006-04-18 17:59:36 +00005189/// getAltivecCompareInfo - Given an intrinsic, return false if it is not an
5190/// altivec comparison. If it is, return true and fill in Opc/isDot with
5191/// information about the intrinsic.
Dan Gohman475871a2008-07-27 21:46:04 +00005192static bool getAltivecCompareInfo(SDValue Intrin, int &CompareOpc,
Chris Lattner90564f22006-04-18 17:59:36 +00005193 bool &isDot) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005194 unsigned IntrinsicID =
5195 cast<ConstantSDNode>(Intrin.getOperand(0))->getZExtValue();
Chris Lattner90564f22006-04-18 17:59:36 +00005196 CompareOpc = -1;
5197 isDot = false;
5198 switch (IntrinsicID) {
5199 default: return false;
5200 // Comparison predicates.
Chris Lattner1a635d62006-04-14 06:01:58 +00005201 case Intrinsic::ppc_altivec_vcmpbfp_p: CompareOpc = 966; isDot = 1; break;
5202 case Intrinsic::ppc_altivec_vcmpeqfp_p: CompareOpc = 198; isDot = 1; break;
5203 case Intrinsic::ppc_altivec_vcmpequb_p: CompareOpc = 6; isDot = 1; break;
5204 case Intrinsic::ppc_altivec_vcmpequh_p: CompareOpc = 70; isDot = 1; break;
5205 case Intrinsic::ppc_altivec_vcmpequw_p: CompareOpc = 134; isDot = 1; break;
5206 case Intrinsic::ppc_altivec_vcmpgefp_p: CompareOpc = 454; isDot = 1; break;
5207 case Intrinsic::ppc_altivec_vcmpgtfp_p: CompareOpc = 710; isDot = 1; break;
5208 case Intrinsic::ppc_altivec_vcmpgtsb_p: CompareOpc = 774; isDot = 1; break;
5209 case Intrinsic::ppc_altivec_vcmpgtsh_p: CompareOpc = 838; isDot = 1; break;
5210 case Intrinsic::ppc_altivec_vcmpgtsw_p: CompareOpc = 902; isDot = 1; break;
5211 case Intrinsic::ppc_altivec_vcmpgtub_p: CompareOpc = 518; isDot = 1; break;
5212 case Intrinsic::ppc_altivec_vcmpgtuh_p: CompareOpc = 582; isDot = 1; break;
5213 case Intrinsic::ppc_altivec_vcmpgtuw_p: CompareOpc = 646; isDot = 1; break;
Scott Michelfdc40a02009-02-17 22:15:04 +00005214
Chris Lattner1a635d62006-04-14 06:01:58 +00005215 // Normal Comparisons.
5216 case Intrinsic::ppc_altivec_vcmpbfp: CompareOpc = 966; isDot = 0; break;
5217 case Intrinsic::ppc_altivec_vcmpeqfp: CompareOpc = 198; isDot = 0; break;
5218 case Intrinsic::ppc_altivec_vcmpequb: CompareOpc = 6; isDot = 0; break;
5219 case Intrinsic::ppc_altivec_vcmpequh: CompareOpc = 70; isDot = 0; break;
5220 case Intrinsic::ppc_altivec_vcmpequw: CompareOpc = 134; isDot = 0; break;
5221 case Intrinsic::ppc_altivec_vcmpgefp: CompareOpc = 454; isDot = 0; break;
5222 case Intrinsic::ppc_altivec_vcmpgtfp: CompareOpc = 710; isDot = 0; break;
5223 case Intrinsic::ppc_altivec_vcmpgtsb: CompareOpc = 774; isDot = 0; break;
5224 case Intrinsic::ppc_altivec_vcmpgtsh: CompareOpc = 838; isDot = 0; break;
5225 case Intrinsic::ppc_altivec_vcmpgtsw: CompareOpc = 902; isDot = 0; break;
5226 case Intrinsic::ppc_altivec_vcmpgtub: CompareOpc = 518; isDot = 0; break;
5227 case Intrinsic::ppc_altivec_vcmpgtuh: CompareOpc = 582; isDot = 0; break;
5228 case Intrinsic::ppc_altivec_vcmpgtuw: CompareOpc = 646; isDot = 0; break;
5229 }
Chris Lattner90564f22006-04-18 17:59:36 +00005230 return true;
5231}
5232
5233/// LowerINTRINSIC_WO_CHAIN - If this is an intrinsic that we want to custom
5234/// lower, do it, otherwise return null.
Scott Michelfdc40a02009-02-17 22:15:04 +00005235SDValue PPCTargetLowering::LowerINTRINSIC_WO_CHAIN(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00005236 SelectionDAG &DAG) const {
Chris Lattner90564f22006-04-18 17:59:36 +00005237 // If this is a lowered altivec predicate compare, CompareOpc is set to the
5238 // opcode number of the comparison.
Dale Johannesen3484c092009-02-05 22:07:54 +00005239 DebugLoc dl = Op.getDebugLoc();
Chris Lattner90564f22006-04-18 17:59:36 +00005240 int CompareOpc;
5241 bool isDot;
5242 if (!getAltivecCompareInfo(Op, CompareOpc, isDot))
Dan Gohman475871a2008-07-27 21:46:04 +00005243 return SDValue(); // Don't custom lower most intrinsics.
Scott Michelfdc40a02009-02-17 22:15:04 +00005244
Chris Lattner90564f22006-04-18 17:59:36 +00005245 // If this is a non-dot comparison, make the VCMP node and we are done.
Chris Lattner1a635d62006-04-14 06:01:58 +00005246 if (!isDot) {
Dale Johannesen3484c092009-02-05 22:07:54 +00005247 SDValue Tmp = DAG.getNode(PPCISD::VCMP, dl, Op.getOperand(2).getValueType(),
Chris Lattner149add02010-03-14 22:44:11 +00005248 Op.getOperand(1), Op.getOperand(2),
5249 DAG.getConstant(CompareOpc, MVT::i32));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005250 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Tmp);
Chris Lattner1a635d62006-04-14 06:01:58 +00005251 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005252
Chris Lattner1a635d62006-04-14 06:01:58 +00005253 // Create the PPCISD altivec 'dot' comparison node.
Dan Gohman475871a2008-07-27 21:46:04 +00005254 SDValue Ops[] = {
Chris Lattner79e490a2006-08-11 17:18:05 +00005255 Op.getOperand(2), // LHS
5256 Op.getOperand(3), // RHS
Owen Anderson825b72b2009-08-11 20:47:22 +00005257 DAG.getConstant(CompareOpc, MVT::i32)
Chris Lattner79e490a2006-08-11 17:18:05 +00005258 };
Owen Andersone50ed302009-08-10 22:56:29 +00005259 std::vector<EVT> VTs;
Chris Lattner1a635d62006-04-14 06:01:58 +00005260 VTs.push_back(Op.getOperand(2).getValueType());
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00005261 VTs.push_back(MVT::Glue);
Dale Johannesen3484c092009-02-05 22:07:54 +00005262 SDValue CompNode = DAG.getNode(PPCISD::VCMPo, dl, VTs, Ops, 3);
Scott Michelfdc40a02009-02-17 22:15:04 +00005263
Chris Lattner1a635d62006-04-14 06:01:58 +00005264 // Now that we have the comparison, emit a copy from the CR to a GPR.
5265 // This is flagged to the above dot comparison.
Owen Anderson825b72b2009-08-11 20:47:22 +00005266 SDValue Flags = DAG.getNode(PPCISD::MFCR, dl, MVT::i32,
5267 DAG.getRegister(PPC::CR6, MVT::i32),
Scott Michelfdc40a02009-02-17 22:15:04 +00005268 CompNode.getValue(1));
5269
Chris Lattner1a635d62006-04-14 06:01:58 +00005270 // Unpack the result based on how the target uses it.
5271 unsigned BitNo; // Bit # of CR6.
5272 bool InvertBit; // Invert result?
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005273 switch (cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue()) {
Chris Lattner1a635d62006-04-14 06:01:58 +00005274 default: // Can't happen, don't crash on invalid number though.
5275 case 0: // Return the value of the EQ bit of CR6.
5276 BitNo = 0; InvertBit = false;
5277 break;
5278 case 1: // Return the inverted value of the EQ bit of CR6.
5279 BitNo = 0; InvertBit = true;
5280 break;
5281 case 2: // Return the value of the LT bit of CR6.
5282 BitNo = 2; InvertBit = false;
5283 break;
5284 case 3: // Return the inverted value of the LT bit of CR6.
5285 BitNo = 2; InvertBit = true;
5286 break;
5287 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005288
Chris Lattner1a635d62006-04-14 06:01:58 +00005289 // Shift the bit into the low position.
Owen Anderson825b72b2009-08-11 20:47:22 +00005290 Flags = DAG.getNode(ISD::SRL, dl, MVT::i32, Flags,
5291 DAG.getConstant(8-(3-BitNo), MVT::i32));
Chris Lattner1a635d62006-04-14 06:01:58 +00005292 // Isolate the bit.
Owen Anderson825b72b2009-08-11 20:47:22 +00005293 Flags = DAG.getNode(ISD::AND, dl, MVT::i32, Flags,
5294 DAG.getConstant(1, MVT::i32));
Scott Michelfdc40a02009-02-17 22:15:04 +00005295
Chris Lattner1a635d62006-04-14 06:01:58 +00005296 // If we are supposed to, toggle the bit.
5297 if (InvertBit)
Owen Anderson825b72b2009-08-11 20:47:22 +00005298 Flags = DAG.getNode(ISD::XOR, dl, MVT::i32, Flags,
5299 DAG.getConstant(1, MVT::i32));
Chris Lattner1a635d62006-04-14 06:01:58 +00005300 return Flags;
5301}
5302
Scott Michelfdc40a02009-02-17 22:15:04 +00005303SDValue PPCTargetLowering::LowerSCALAR_TO_VECTOR(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00005304 SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005305 DebugLoc dl = Op.getDebugLoc();
Chris Lattner1a635d62006-04-14 06:01:58 +00005306 // Create a stack slot that is 16-byte aligned.
5307 MachineFrameInfo *FrameInfo = DAG.getMachineFunction().getFrameInfo();
David Greene3f2bf852009-11-12 20:49:22 +00005308 int FrameIdx = FrameInfo->CreateStackObject(16, 16, false);
Dale Johannesen08673d22010-05-03 22:59:34 +00005309 EVT PtrVT = getPointerTy();
Dan Gohman475871a2008-07-27 21:46:04 +00005310 SDValue FIdx = DAG.getFrameIndex(FrameIdx, PtrVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00005311
Chris Lattner1a635d62006-04-14 06:01:58 +00005312 // Store the input value into Value#0 of the stack slot.
Dale Johannesen33c960f2009-02-04 20:06:27 +00005313 SDValue Store = DAG.getStore(DAG.getEntryNode(), dl,
Chris Lattner6229d0a2010-09-21 18:41:36 +00005314 Op.getOperand(0), FIdx, MachinePointerInfo(),
David Greene534502d12010-02-15 16:56:53 +00005315 false, false, 0);
Chris Lattner1a635d62006-04-14 06:01:58 +00005316 // Load it out.
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00005317 return DAG.getLoad(Op.getValueType(), dl, Store, FIdx, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00005318 false, false, false, 0);
Chris Lattner1a635d62006-04-14 06:01:58 +00005319}
5320
Dan Gohmand858e902010-04-17 15:26:15 +00005321SDValue PPCTargetLowering::LowerMUL(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesened2eee62009-02-06 01:31:28 +00005322 DebugLoc dl = Op.getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00005323 if (Op.getValueType() == MVT::v4i32) {
Dan Gohman475871a2008-07-27 21:46:04 +00005324 SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00005325
Owen Anderson825b72b2009-08-11 20:47:22 +00005326 SDValue Zero = BuildSplatI( 0, 1, MVT::v4i32, DAG, dl);
5327 SDValue Neg16 = BuildSplatI(-16, 4, MVT::v4i32, DAG, dl);//+16 as shift amt.
Scott Michelfdc40a02009-02-17 22:15:04 +00005328
Dan Gohman475871a2008-07-27 21:46:04 +00005329 SDValue RHSSwap = // = vrlw RHS, 16
Dale Johannesened2eee62009-02-06 01:31:28 +00005330 BuildIntrinsicOp(Intrinsic::ppc_altivec_vrlw, RHS, Neg16, DAG, dl);
Scott Michelfdc40a02009-02-17 22:15:04 +00005331
Chris Lattner72dd9bd2006-04-18 03:43:48 +00005332 // Shrinkify inputs to v8i16.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005333 LHS = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, LHS);
5334 RHS = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, RHS);
5335 RHSSwap = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, RHSSwap);
Scott Michelfdc40a02009-02-17 22:15:04 +00005336
Chris Lattner72dd9bd2006-04-18 03:43:48 +00005337 // Low parts multiplied together, generating 32-bit results (we ignore the
5338 // top parts).
Dan Gohman475871a2008-07-27 21:46:04 +00005339 SDValue LoProd = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmulouh,
Owen Anderson825b72b2009-08-11 20:47:22 +00005340 LHS, RHS, DAG, dl, MVT::v4i32);
Scott Michelfdc40a02009-02-17 22:15:04 +00005341
Dan Gohman475871a2008-07-27 21:46:04 +00005342 SDValue HiProd = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmsumuhm,
Owen Anderson825b72b2009-08-11 20:47:22 +00005343 LHS, RHSSwap, Zero, DAG, dl, MVT::v4i32);
Chris Lattner72dd9bd2006-04-18 03:43:48 +00005344 // Shift the high parts up 16 bits.
Scott Michelfdc40a02009-02-17 22:15:04 +00005345 HiProd = BuildIntrinsicOp(Intrinsic::ppc_altivec_vslw, HiProd,
Dale Johannesened2eee62009-02-06 01:31:28 +00005346 Neg16, DAG, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00005347 return DAG.getNode(ISD::ADD, dl, MVT::v4i32, LoProd, HiProd);
5348 } else if (Op.getValueType() == MVT::v8i16) {
Dan Gohman475871a2008-07-27 21:46:04 +00005349 SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00005350
Owen Anderson825b72b2009-08-11 20:47:22 +00005351 SDValue Zero = BuildSplatI(0, 1, MVT::v8i16, DAG, dl);
Chris Lattner72dd9bd2006-04-18 03:43:48 +00005352
Chris Lattnercea2aa72006-04-18 04:28:57 +00005353 return BuildIntrinsicOp(Intrinsic::ppc_altivec_vmladduhm,
Dale Johannesened2eee62009-02-06 01:31:28 +00005354 LHS, RHS, Zero, DAG, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00005355 } else if (Op.getValueType() == MVT::v16i8) {
Dan Gohman475871a2008-07-27 21:46:04 +00005356 SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00005357
Chris Lattner19a81522006-04-18 03:57:35 +00005358 // Multiply the even 8-bit parts, producing 16-bit sums.
Dan Gohman475871a2008-07-27 21:46:04 +00005359 SDValue EvenParts = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmuleub,
Owen Anderson825b72b2009-08-11 20:47:22 +00005360 LHS, RHS, DAG, dl, MVT::v8i16);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005361 EvenParts = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, EvenParts);
Scott Michelfdc40a02009-02-17 22:15:04 +00005362
Chris Lattner19a81522006-04-18 03:57:35 +00005363 // Multiply the odd 8-bit parts, producing 16-bit sums.
Dan Gohman475871a2008-07-27 21:46:04 +00005364 SDValue OddParts = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmuloub,
Owen Anderson825b72b2009-08-11 20:47:22 +00005365 LHS, RHS, DAG, dl, MVT::v8i16);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005366 OddParts = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, OddParts);
Scott Michelfdc40a02009-02-17 22:15:04 +00005367
Chris Lattner19a81522006-04-18 03:57:35 +00005368 // Merge the results together.
Nate Begeman9008ca62009-04-27 18:41:29 +00005369 int Ops[16];
Chris Lattner19a81522006-04-18 03:57:35 +00005370 for (unsigned i = 0; i != 8; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005371 Ops[i*2 ] = 2*i+1;
5372 Ops[i*2+1] = 2*i+1+16;
Chris Lattner19a81522006-04-18 03:57:35 +00005373 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005374 return DAG.getVectorShuffle(MVT::v16i8, dl, EvenParts, OddParts, Ops);
Chris Lattner72dd9bd2006-04-18 03:43:48 +00005375 } else {
Torok Edwinc23197a2009-07-14 16:55:14 +00005376 llvm_unreachable("Unknown mul to lower!");
Chris Lattner72dd9bd2006-04-18 03:43:48 +00005377 }
Chris Lattnere7c768e2006-04-18 03:24:30 +00005378}
5379
Chris Lattnere4bc9ea2005-08-26 00:52:45 +00005380/// LowerOperation - Provide custom lowering hooks for some operations.
5381///
Dan Gohmand858e902010-04-17 15:26:15 +00005382SDValue PPCTargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) const {
Chris Lattnere4bc9ea2005-08-26 00:52:45 +00005383 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00005384 default: llvm_unreachable("Wasn't expecting to be able to lower this!");
Chris Lattner1a635d62006-04-14 06:01:58 +00005385 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
Bob Wilson3d90dbe2009-11-04 21:31:18 +00005386 case ISD::BlockAddress: return LowerBlockAddress(Op, DAG);
Chris Lattner1a635d62006-04-14 06:01:58 +00005387 case ISD::GlobalAddress: return LowerGlobalAddress(Op, DAG);
Roman Divackyfd42ed62012-06-04 17:36:38 +00005388 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
Nate Begeman37efe672006-04-22 18:53:45 +00005389 case ISD::JumpTable: return LowerJumpTable(Op, DAG);
Chris Lattner1a635d62006-04-14 06:01:58 +00005390 case ISD::SETCC: return LowerSETCC(Op, DAG);
Duncan Sands4a544a72011-09-06 13:37:06 +00005391 case ISD::INIT_TRAMPOLINE: return LowerINIT_TRAMPOLINE(Op, DAG);
5392 case ISD::ADJUST_TRAMPOLINE: return LowerADJUST_TRAMPOLINE(Op, DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00005393 case ISD::VASTART:
Dan Gohman1e93df62010-04-17 14:41:14 +00005394 return LowerVASTART(Op, DAG, PPCSubTarget);
Scott Michelfdc40a02009-02-17 22:15:04 +00005395
5396 case ISD::VAARG:
Dan Gohman1e93df62010-04-17 14:41:14 +00005397 return LowerVAARG(Op, DAG, PPCSubTarget);
Nicolas Geoffray01119992007-04-03 13:59:52 +00005398
Jim Laskeyefc7e522006-12-04 22:04:42 +00005399 case ISD::STACKRESTORE: return LowerSTACKRESTORE(Op, DAG, PPCSubTarget);
Chris Lattner9f0bc652007-02-25 05:34:32 +00005400 case ISD::DYNAMIC_STACKALLOC:
5401 return LowerDYNAMIC_STACKALLOC(Op, DAG, PPCSubTarget);
Evan Cheng54fc97d2008-04-19 01:30:48 +00005402
Chris Lattner1a635d62006-04-14 06:01:58 +00005403 case ISD::SELECT_CC: return LowerSELECT_CC(Op, DAG);
Dale Johannesen4c9369d2009-06-04 20:53:52 +00005404 case ISD::FP_TO_UINT:
5405 case ISD::FP_TO_SINT: return LowerFP_TO_INT(Op, DAG,
Dale Johannesen3484c092009-02-05 22:07:54 +00005406 Op.getDebugLoc());
Chris Lattner1a635d62006-04-14 06:01:58 +00005407 case ISD::SINT_TO_FP: return LowerSINT_TO_FP(Op, DAG);
Dan Gohman1a024862008-01-31 00:41:03 +00005408 case ISD::FLT_ROUNDS_: return LowerFLT_ROUNDS_(Op, DAG);
Chris Lattnerecfe55e2006-03-22 05:30:33 +00005409
Chris Lattner1a635d62006-04-14 06:01:58 +00005410 // Lower 64-bit shifts.
Chris Lattner3fe6c1d2006-09-20 03:47:40 +00005411 case ISD::SHL_PARTS: return LowerSHL_PARTS(Op, DAG);
5412 case ISD::SRL_PARTS: return LowerSRL_PARTS(Op, DAG);
5413 case ISD::SRA_PARTS: return LowerSRA_PARTS(Op, DAG);
Chris Lattnerecfe55e2006-03-22 05:30:33 +00005414
Chris Lattner1a635d62006-04-14 06:01:58 +00005415 // Vector-related lowering.
5416 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG);
5417 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
5418 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG);
5419 case ISD::SCALAR_TO_VECTOR: return LowerSCALAR_TO_VECTOR(Op, DAG);
Chris Lattnere7c768e2006-04-18 03:24:30 +00005420 case ISD::MUL: return LowerMUL(Op, DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00005421
Chris Lattner3fc027d2007-12-08 06:59:59 +00005422 // Frame & Return address.
5423 case ISD::RETURNADDR: return LowerRETURNADDR(Op, DAG);
Nicolas Geoffray43c6e7c2007-03-01 13:11:38 +00005424 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Chris Lattnerbc11c342005-08-31 20:23:54 +00005425 }
Chris Lattnere4bc9ea2005-08-26 00:52:45 +00005426}
5427
Duncan Sands1607f052008-12-01 11:39:25 +00005428void PPCTargetLowering::ReplaceNodeResults(SDNode *N,
5429 SmallVectorImpl<SDValue>&Results,
Dan Gohmand858e902010-04-17 15:26:15 +00005430 SelectionDAG &DAG) const {
Roman Divackybdb226e2011-06-28 15:30:42 +00005431 const TargetMachine &TM = getTargetMachine();
Dale Johannesen3484c092009-02-05 22:07:54 +00005432 DebugLoc dl = N->getDebugLoc();
Chris Lattner1f873002007-11-28 18:44:47 +00005433 switch (N->getOpcode()) {
Duncan Sands57760d92008-10-28 15:00:32 +00005434 default:
Craig Topperbc219812012-02-07 02:50:20 +00005435 llvm_unreachable("Do not know how to custom type legalize this operation!");
Roman Divackybdb226e2011-06-28 15:30:42 +00005436 case ISD::VAARG: {
5437 if (!TM.getSubtarget<PPCSubtarget>().isSVR4ABI()
5438 || TM.getSubtarget<PPCSubtarget>().isPPC64())
5439 return;
5440
5441 EVT VT = N->getValueType(0);
5442
5443 if (VT == MVT::i64) {
5444 SDValue NewNode = LowerVAARG(SDValue(N, 1), DAG, PPCSubTarget);
5445
5446 Results.push_back(NewNode);
5447 Results.push_back(NewNode.getValue(1));
5448 }
5449 return;
5450 }
Duncan Sands1607f052008-12-01 11:39:25 +00005451 case ISD::FP_ROUND_INREG: {
Owen Anderson825b72b2009-08-11 20:47:22 +00005452 assert(N->getValueType(0) == MVT::ppcf128);
5453 assert(N->getOperand(0).getValueType() == MVT::ppcf128);
Scott Michelfdc40a02009-02-17 22:15:04 +00005454 SDValue Lo = DAG.getNode(ISD::EXTRACT_ELEMENT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005455 MVT::f64, N->getOperand(0),
Duncan Sands1607f052008-12-01 11:39:25 +00005456 DAG.getIntPtrConstant(0));
Dale Johannesen3484c092009-02-05 22:07:54 +00005457 SDValue Hi = DAG.getNode(ISD::EXTRACT_ELEMENT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005458 MVT::f64, N->getOperand(0),
Duncan Sands1607f052008-12-01 11:39:25 +00005459 DAG.getIntPtrConstant(1));
5460
5461 // This sequence changes FPSCR to do round-to-zero, adds the two halves
5462 // of the long double, and puts FPSCR back the way it was. We do not
5463 // actually model FPSCR.
Owen Andersone50ed302009-08-10 22:56:29 +00005464 std::vector<EVT> NodeTys;
Duncan Sands1607f052008-12-01 11:39:25 +00005465 SDValue Ops[4], Result, MFFSreg, InFlag, FPreg;
5466
Owen Anderson825b72b2009-08-11 20:47:22 +00005467 NodeTys.push_back(MVT::f64); // Return register
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00005468 NodeTys.push_back(MVT::Glue); // Returns a flag for later insns
Dale Johannesen3484c092009-02-05 22:07:54 +00005469 Result = DAG.getNode(PPCISD::MFFS, dl, NodeTys, &InFlag, 0);
Duncan Sands1607f052008-12-01 11:39:25 +00005470 MFFSreg = Result.getValue(0);
5471 InFlag = Result.getValue(1);
5472
5473 NodeTys.clear();
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00005474 NodeTys.push_back(MVT::Glue); // Returns a flag
Owen Anderson825b72b2009-08-11 20:47:22 +00005475 Ops[0] = DAG.getConstant(31, MVT::i32);
Duncan Sands1607f052008-12-01 11:39:25 +00005476 Ops[1] = InFlag;
Dale Johannesen3484c092009-02-05 22:07:54 +00005477 Result = DAG.getNode(PPCISD::MTFSB1, dl, NodeTys, Ops, 2);
Duncan Sands1607f052008-12-01 11:39:25 +00005478 InFlag = Result.getValue(0);
5479
5480 NodeTys.clear();
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00005481 NodeTys.push_back(MVT::Glue); // Returns a flag
Owen Anderson825b72b2009-08-11 20:47:22 +00005482 Ops[0] = DAG.getConstant(30, MVT::i32);
Duncan Sands1607f052008-12-01 11:39:25 +00005483 Ops[1] = InFlag;
Dale Johannesen3484c092009-02-05 22:07:54 +00005484 Result = DAG.getNode(PPCISD::MTFSB0, dl, NodeTys, Ops, 2);
Duncan Sands1607f052008-12-01 11:39:25 +00005485 InFlag = Result.getValue(0);
5486
5487 NodeTys.clear();
Owen Anderson825b72b2009-08-11 20:47:22 +00005488 NodeTys.push_back(MVT::f64); // result of add
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00005489 NodeTys.push_back(MVT::Glue); // Returns a flag
Duncan Sands1607f052008-12-01 11:39:25 +00005490 Ops[0] = Lo;
5491 Ops[1] = Hi;
5492 Ops[2] = InFlag;
Dale Johannesen3484c092009-02-05 22:07:54 +00005493 Result = DAG.getNode(PPCISD::FADDRTZ, dl, NodeTys, Ops, 3);
Duncan Sands1607f052008-12-01 11:39:25 +00005494 FPreg = Result.getValue(0);
5495 InFlag = Result.getValue(1);
5496
5497 NodeTys.clear();
Owen Anderson825b72b2009-08-11 20:47:22 +00005498 NodeTys.push_back(MVT::f64);
5499 Ops[0] = DAG.getConstant(1, MVT::i32);
Duncan Sands1607f052008-12-01 11:39:25 +00005500 Ops[1] = MFFSreg;
5501 Ops[2] = FPreg;
5502 Ops[3] = InFlag;
Dale Johannesen3484c092009-02-05 22:07:54 +00005503 Result = DAG.getNode(PPCISD::MTFSF, dl, NodeTys, Ops, 4);
Duncan Sands1607f052008-12-01 11:39:25 +00005504 FPreg = Result.getValue(0);
5505
5506 // We know the low half is about to be thrown away, so just use something
5507 // convenient.
Owen Anderson825b72b2009-08-11 20:47:22 +00005508 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::ppcf128,
Dale Johannesen3484c092009-02-05 22:07:54 +00005509 FPreg, FPreg));
Duncan Sands1607f052008-12-01 11:39:25 +00005510 return;
Duncan Sandsa7360f02008-07-19 16:26:02 +00005511 }
Duncan Sands1607f052008-12-01 11:39:25 +00005512 case ISD::FP_TO_SINT:
Dale Johannesen4c9369d2009-06-04 20:53:52 +00005513 Results.push_back(LowerFP_TO_INT(SDValue(N, 0), DAG, dl));
Duncan Sands1607f052008-12-01 11:39:25 +00005514 return;
Chris Lattner1f873002007-11-28 18:44:47 +00005515 }
5516}
5517
5518
Chris Lattner1a635d62006-04-14 06:01:58 +00005519//===----------------------------------------------------------------------===//
5520// Other Lowering Code
5521//===----------------------------------------------------------------------===//
5522
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00005523MachineBasicBlock *
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005524PPCTargetLowering::EmitAtomicBinary(MachineInstr *MI, MachineBasicBlock *BB,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00005525 bool is64bit, unsigned BinOpcode) const {
Dale Johannesen0e55f062008-08-29 18:29:46 +00005526 // This also handles ATOMIC_SWAP, indicated by BinOpcode==0.
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005527 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
5528
5529 const BasicBlock *LLVM_BB = BB->getBasicBlock();
5530 MachineFunction *F = BB->getParent();
5531 MachineFunction::iterator It = BB;
5532 ++It;
5533
5534 unsigned dest = MI->getOperand(0).getReg();
5535 unsigned ptrA = MI->getOperand(1).getReg();
5536 unsigned ptrB = MI->getOperand(2).getReg();
5537 unsigned incr = MI->getOperand(3).getReg();
Dale Johannesen536a2f12009-02-13 02:27:39 +00005538 DebugLoc dl = MI->getDebugLoc();
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005539
5540 MachineBasicBlock *loopMBB = F->CreateMachineBasicBlock(LLVM_BB);
5541 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
5542 F->insert(It, loopMBB);
5543 F->insert(It, exitMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00005544 exitMBB->splice(exitMBB->begin(), BB,
5545 llvm::next(MachineBasicBlock::iterator(MI)),
5546 BB->end());
5547 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005548
5549 MachineRegisterInfo &RegInfo = F->getRegInfo();
Dale Johannesen0e55f062008-08-29 18:29:46 +00005550 unsigned TmpReg = (!BinOpcode) ? incr :
5551 RegInfo.createVirtualRegister(
Dale Johannesena619d012008-09-02 20:30:23 +00005552 is64bit ? (const TargetRegisterClass *) &PPC::G8RCRegClass :
5553 (const TargetRegisterClass *) &PPC::GPRCRegClass);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005554
5555 // thisMBB:
5556 // ...
5557 // fallthrough --> loopMBB
5558 BB->addSuccessor(loopMBB);
5559
5560 // loopMBB:
5561 // l[wd]arx dest, ptr
5562 // add r0, dest, incr
5563 // st[wd]cx. r0, ptr
5564 // bne- loopMBB
5565 // fallthrough --> exitMBB
5566 BB = loopMBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00005567 BuildMI(BB, dl, TII->get(is64bit ? PPC::LDARX : PPC::LWARX), dest)
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005568 .addReg(ptrA).addReg(ptrB);
Dale Johannesen0e55f062008-08-29 18:29:46 +00005569 if (BinOpcode)
Dale Johannesen536a2f12009-02-13 02:27:39 +00005570 BuildMI(BB, dl, TII->get(BinOpcode), TmpReg).addReg(incr).addReg(dest);
5571 BuildMI(BB, dl, TII->get(is64bit ? PPC::STDCX : PPC::STWCX))
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005572 .addReg(TmpReg).addReg(ptrA).addReg(ptrB);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005573 BuildMI(BB, dl, TII->get(PPC::BCC))
Scott Michelfdc40a02009-02-17 22:15:04 +00005574 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loopMBB);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005575 BB->addSuccessor(loopMBB);
5576 BB->addSuccessor(exitMBB);
5577
5578 // exitMBB:
5579 // ...
5580 BB = exitMBB;
5581 return BB;
5582}
5583
5584MachineBasicBlock *
Scott Michelfdc40a02009-02-17 22:15:04 +00005585PPCTargetLowering::EmitPartwordAtomicBinary(MachineInstr *MI,
Dale Johannesen97efa362008-08-28 17:53:09 +00005586 MachineBasicBlock *BB,
5587 bool is8bit, // operation
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00005588 unsigned BinOpcode) const {
Dale Johannesen0e55f062008-08-29 18:29:46 +00005589 // This also handles ATOMIC_SWAP, indicated by BinOpcode==0.
Dale Johannesen97efa362008-08-28 17:53:09 +00005590 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
5591 // In 64 bit mode we have to use 64 bits for addresses, even though the
5592 // lwarx/stwcx are 32 bits. With the 32-bit atomics we can use address
5593 // registers without caring whether they're 32 or 64, but here we're
5594 // doing actual arithmetic on the addresses.
5595 bool is64bit = PPCSubTarget.isPPC64();
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00005596 unsigned ZeroReg = is64bit ? PPC::X0 : PPC::R0;
Dale Johannesen97efa362008-08-28 17:53:09 +00005597
5598 const BasicBlock *LLVM_BB = BB->getBasicBlock();
5599 MachineFunction *F = BB->getParent();
5600 MachineFunction::iterator It = BB;
5601 ++It;
5602
5603 unsigned dest = MI->getOperand(0).getReg();
5604 unsigned ptrA = MI->getOperand(1).getReg();
5605 unsigned ptrB = MI->getOperand(2).getReg();
5606 unsigned incr = MI->getOperand(3).getReg();
Dale Johannesen536a2f12009-02-13 02:27:39 +00005607 DebugLoc dl = MI->getDebugLoc();
Dale Johannesen97efa362008-08-28 17:53:09 +00005608
5609 MachineBasicBlock *loopMBB = F->CreateMachineBasicBlock(LLVM_BB);
5610 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
5611 F->insert(It, loopMBB);
5612 F->insert(It, exitMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00005613 exitMBB->splice(exitMBB->begin(), BB,
5614 llvm::next(MachineBasicBlock::iterator(MI)),
5615 BB->end());
5616 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
Dale Johannesen97efa362008-08-28 17:53:09 +00005617
5618 MachineRegisterInfo &RegInfo = F->getRegInfo();
Scott Michelfdc40a02009-02-17 22:15:04 +00005619 const TargetRegisterClass *RC =
Dale Johannesena619d012008-09-02 20:30:23 +00005620 is64bit ? (const TargetRegisterClass *) &PPC::G8RCRegClass :
5621 (const TargetRegisterClass *) &PPC::GPRCRegClass;
Dale Johannesen97efa362008-08-28 17:53:09 +00005622 unsigned PtrReg = RegInfo.createVirtualRegister(RC);
5623 unsigned Shift1Reg = RegInfo.createVirtualRegister(RC);
5624 unsigned ShiftReg = RegInfo.createVirtualRegister(RC);
5625 unsigned Incr2Reg = RegInfo.createVirtualRegister(RC);
5626 unsigned MaskReg = RegInfo.createVirtualRegister(RC);
5627 unsigned Mask2Reg = RegInfo.createVirtualRegister(RC);
5628 unsigned Mask3Reg = RegInfo.createVirtualRegister(RC);
5629 unsigned Tmp2Reg = RegInfo.createVirtualRegister(RC);
5630 unsigned Tmp3Reg = RegInfo.createVirtualRegister(RC);
5631 unsigned Tmp4Reg = RegInfo.createVirtualRegister(RC);
Dale Johannesen0e55f062008-08-29 18:29:46 +00005632 unsigned TmpDestReg = RegInfo.createVirtualRegister(RC);
Dale Johannesen97efa362008-08-28 17:53:09 +00005633 unsigned Ptr1Reg;
Dale Johannesen0e55f062008-08-29 18:29:46 +00005634 unsigned TmpReg = (!BinOpcode) ? Incr2Reg : RegInfo.createVirtualRegister(RC);
Dale Johannesen97efa362008-08-28 17:53:09 +00005635
5636 // thisMBB:
5637 // ...
5638 // fallthrough --> loopMBB
5639 BB->addSuccessor(loopMBB);
5640
5641 // The 4-byte load must be aligned, while a char or short may be
5642 // anywhere in the word. Hence all this nasty bookkeeping code.
5643 // add ptr1, ptrA, ptrB [copy if ptrA==0]
5644 // rlwinm shift1, ptr1, 3, 27, 28 [3, 27, 27]
Dale Johannesena619d012008-09-02 20:30:23 +00005645 // xori shift, shift1, 24 [16]
Dale Johannesen97efa362008-08-28 17:53:09 +00005646 // rlwinm ptr, ptr1, 0, 0, 29
5647 // slw incr2, incr, shift
5648 // li mask2, 255 [li mask3, 0; ori mask2, mask3, 65535]
5649 // slw mask, mask2, shift
5650 // loopMBB:
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005651 // lwarx tmpDest, ptr
Dale Johannesen0e55f062008-08-29 18:29:46 +00005652 // add tmp, tmpDest, incr2
5653 // andc tmp2, tmpDest, mask
Dale Johannesen97efa362008-08-28 17:53:09 +00005654 // and tmp3, tmp, mask
5655 // or tmp4, tmp3, tmp2
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005656 // stwcx. tmp4, ptr
Dale Johannesen97efa362008-08-28 17:53:09 +00005657 // bne- loopMBB
5658 // fallthrough --> exitMBB
Dale Johannesen0e55f062008-08-29 18:29:46 +00005659 // srw dest, tmpDest, shift
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00005660 if (ptrA != ZeroReg) {
Dale Johannesen97efa362008-08-28 17:53:09 +00005661 Ptr1Reg = RegInfo.createVirtualRegister(RC);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005662 BuildMI(BB, dl, TII->get(is64bit ? PPC::ADD8 : PPC::ADD4), Ptr1Reg)
Dale Johannesen97efa362008-08-28 17:53:09 +00005663 .addReg(ptrA).addReg(ptrB);
5664 } else {
5665 Ptr1Reg = ptrB;
5666 }
Dale Johannesen536a2f12009-02-13 02:27:39 +00005667 BuildMI(BB, dl, TII->get(PPC::RLWINM), Shift1Reg).addReg(Ptr1Reg)
Dale Johannesen97efa362008-08-28 17:53:09 +00005668 .addImm(3).addImm(27).addImm(is8bit ? 28 : 27);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005669 BuildMI(BB, dl, TII->get(is64bit ? PPC::XORI8 : PPC::XORI), ShiftReg)
Dale Johannesen97efa362008-08-28 17:53:09 +00005670 .addReg(Shift1Reg).addImm(is8bit ? 24 : 16);
5671 if (is64bit)
Dale Johannesen536a2f12009-02-13 02:27:39 +00005672 BuildMI(BB, dl, TII->get(PPC::RLDICR), PtrReg)
Dale Johannesen97efa362008-08-28 17:53:09 +00005673 .addReg(Ptr1Reg).addImm(0).addImm(61);
5674 else
Dale Johannesen536a2f12009-02-13 02:27:39 +00005675 BuildMI(BB, dl, TII->get(PPC::RLWINM), PtrReg)
Dale Johannesen97efa362008-08-28 17:53:09 +00005676 .addReg(Ptr1Reg).addImm(0).addImm(0).addImm(29);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005677 BuildMI(BB, dl, TII->get(PPC::SLW), Incr2Reg)
Dale Johannesen97efa362008-08-28 17:53:09 +00005678 .addReg(incr).addReg(ShiftReg);
5679 if (is8bit)
Dale Johannesen536a2f12009-02-13 02:27:39 +00005680 BuildMI(BB, dl, TII->get(PPC::LI), Mask2Reg).addImm(255);
Dale Johannesen97efa362008-08-28 17:53:09 +00005681 else {
Dale Johannesen536a2f12009-02-13 02:27:39 +00005682 BuildMI(BB, dl, TII->get(PPC::LI), Mask3Reg).addImm(0);
5683 BuildMI(BB, dl, TII->get(PPC::ORI),Mask2Reg).addReg(Mask3Reg).addImm(65535);
Dale Johannesen97efa362008-08-28 17:53:09 +00005684 }
Dale Johannesen536a2f12009-02-13 02:27:39 +00005685 BuildMI(BB, dl, TII->get(PPC::SLW), MaskReg)
Dale Johannesen97efa362008-08-28 17:53:09 +00005686 .addReg(Mask2Reg).addReg(ShiftReg);
5687
5688 BB = loopMBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00005689 BuildMI(BB, dl, TII->get(PPC::LWARX), TmpDestReg)
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00005690 .addReg(ZeroReg).addReg(PtrReg);
Dale Johannesen0e55f062008-08-29 18:29:46 +00005691 if (BinOpcode)
Dale Johannesen536a2f12009-02-13 02:27:39 +00005692 BuildMI(BB, dl, TII->get(BinOpcode), TmpReg)
Dale Johannesen0e55f062008-08-29 18:29:46 +00005693 .addReg(Incr2Reg).addReg(TmpDestReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005694 BuildMI(BB, dl, TII->get(is64bit ? PPC::ANDC8 : PPC::ANDC), Tmp2Reg)
Dale Johannesen0e55f062008-08-29 18:29:46 +00005695 .addReg(TmpDestReg).addReg(MaskReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005696 BuildMI(BB, dl, TII->get(is64bit ? PPC::AND8 : PPC::AND), Tmp3Reg)
Dale Johannesen97efa362008-08-28 17:53:09 +00005697 .addReg(TmpReg).addReg(MaskReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005698 BuildMI(BB, dl, TII->get(is64bit ? PPC::OR8 : PPC::OR), Tmp4Reg)
Dale Johannesen97efa362008-08-28 17:53:09 +00005699 .addReg(Tmp3Reg).addReg(Tmp2Reg);
Roman Divacky951cd022011-06-17 15:21:10 +00005700 BuildMI(BB, dl, TII->get(is64bit ? PPC::STDCX : PPC::STWCX))
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00005701 .addReg(Tmp4Reg).addReg(ZeroReg).addReg(PtrReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005702 BuildMI(BB, dl, TII->get(PPC::BCC))
Scott Michelfdc40a02009-02-17 22:15:04 +00005703 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loopMBB);
Dale Johannesen97efa362008-08-28 17:53:09 +00005704 BB->addSuccessor(loopMBB);
5705 BB->addSuccessor(exitMBB);
5706
5707 // exitMBB:
5708 // ...
5709 BB = exitMBB;
Jakob Stoklund Olesen5fcb81d2011-04-04 17:57:29 +00005710 BuildMI(*BB, BB->begin(), dl, TII->get(PPC::SRW), dest).addReg(TmpDestReg)
5711 .addReg(ShiftReg);
Dale Johannesen97efa362008-08-28 17:53:09 +00005712 return BB;
5713}
5714
5715MachineBasicBlock *
Evan Chengff9b3732008-01-30 18:18:23 +00005716PPCTargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +00005717 MachineBasicBlock *BB) const {
Evan Chengc0f64ff2006-11-27 23:37:22 +00005718 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
Evan Cheng53301922008-07-12 02:23:19 +00005719
5720 // To "insert" these instructions we actually have to insert their
5721 // control-flow patterns.
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00005722 const BasicBlock *LLVM_BB = BB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +00005723 MachineFunction::iterator It = BB;
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00005724 ++It;
Evan Cheng53301922008-07-12 02:23:19 +00005725
Dan Gohman8e5f2c62008-07-07 23:14:23 +00005726 MachineFunction *F = BB->getParent();
Evan Cheng53301922008-07-12 02:23:19 +00005727
Hal Finkel009f7af2012-06-22 23:10:08 +00005728 if (PPCSubTarget.hasISEL() && (MI->getOpcode() == PPC::SELECT_CC_I4 ||
5729 MI->getOpcode() == PPC::SELECT_CC_I8)) {
5730 unsigned OpCode = MI->getOpcode() == PPC::SELECT_CC_I8 ?
5731 PPC::ISEL8 : PPC::ISEL;
5732 unsigned SelectPred = MI->getOperand(4).getImm();
5733 DebugLoc dl = MI->getDebugLoc();
5734
5735 // The SelectPred is ((BI << 5) | BO) for a BCC
5736 unsigned BO = SelectPred & 0xF;
5737 assert((BO == 12 || BO == 4) && "invalid predicate BO field for isel");
5738
5739 unsigned TrueOpNo, FalseOpNo;
5740 if (BO == 12) {
5741 TrueOpNo = 2;
5742 FalseOpNo = 3;
5743 } else {
5744 TrueOpNo = 3;
5745 FalseOpNo = 2;
5746 SelectPred = PPC::InvertPredicate((PPC::Predicate)SelectPred);
5747 }
5748
5749 BuildMI(*BB, MI, dl, TII->get(OpCode), MI->getOperand(0).getReg())
5750 .addReg(MI->getOperand(TrueOpNo).getReg())
5751 .addReg(MI->getOperand(FalseOpNo).getReg())
5752 .addImm(SelectPred).addReg(MI->getOperand(1).getReg());
5753 } else if (MI->getOpcode() == PPC::SELECT_CC_I4 ||
5754 MI->getOpcode() == PPC::SELECT_CC_I8 ||
5755 MI->getOpcode() == PPC::SELECT_CC_F4 ||
5756 MI->getOpcode() == PPC::SELECT_CC_F8 ||
5757 MI->getOpcode() == PPC::SELECT_CC_VRRC) {
5758
Evan Cheng53301922008-07-12 02:23:19 +00005759
5760 // The incoming instruction knows the destination vreg to set, the
5761 // condition code register to branch on, the true/false values to
5762 // select between, and a branch opcode to use.
5763
5764 // thisMBB:
5765 // ...
5766 // TrueVal = ...
5767 // cmpTY ccX, r1, r2
5768 // bCC copy1MBB
5769 // fallthrough --> copy0MBB
5770 MachineBasicBlock *thisMBB = BB;
5771 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
5772 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
5773 unsigned SelectPred = MI->getOperand(4).getImm();
Dale Johannesen536a2f12009-02-13 02:27:39 +00005774 DebugLoc dl = MI->getDebugLoc();
Evan Cheng53301922008-07-12 02:23:19 +00005775 F->insert(It, copy0MBB);
5776 F->insert(It, sinkMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00005777
5778 // Transfer the remainder of BB and its successor edges to sinkMBB.
5779 sinkMBB->splice(sinkMBB->begin(), BB,
5780 llvm::next(MachineBasicBlock::iterator(MI)),
5781 BB->end());
5782 sinkMBB->transferSuccessorsAndUpdatePHIs(BB);
5783
Evan Cheng53301922008-07-12 02:23:19 +00005784 // Next, add the true and fallthrough blocks as its successors.
5785 BB->addSuccessor(copy0MBB);
5786 BB->addSuccessor(sinkMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00005787
Dan Gohman14152b42010-07-06 20:24:04 +00005788 BuildMI(BB, dl, TII->get(PPC::BCC))
5789 .addImm(SelectPred).addReg(MI->getOperand(1).getReg()).addMBB(sinkMBB);
5790
Evan Cheng53301922008-07-12 02:23:19 +00005791 // copy0MBB:
5792 // %FalseValue = ...
5793 // # fallthrough to sinkMBB
5794 BB = copy0MBB;
Scott Michelfdc40a02009-02-17 22:15:04 +00005795
Evan Cheng53301922008-07-12 02:23:19 +00005796 // Update machine-CFG edges
5797 BB->addSuccessor(sinkMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00005798
Evan Cheng53301922008-07-12 02:23:19 +00005799 // sinkMBB:
5800 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
5801 // ...
5802 BB = sinkMBB;
Dan Gohman14152b42010-07-06 20:24:04 +00005803 BuildMI(*BB, BB->begin(), dl,
5804 TII->get(PPC::PHI), MI->getOperand(0).getReg())
Evan Cheng53301922008-07-12 02:23:19 +00005805 .addReg(MI->getOperand(3).getReg()).addMBB(copy0MBB)
5806 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
5807 }
Dale Johannesen97efa362008-08-28 17:53:09 +00005808 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I8)
5809 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::ADD4);
5810 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I16)
5811 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::ADD4);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005812 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I32)
5813 BB = EmitAtomicBinary(MI, BB, false, PPC::ADD4);
5814 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I64)
5815 BB = EmitAtomicBinary(MI, BB, true, PPC::ADD8);
Dale Johannesen97efa362008-08-28 17:53:09 +00005816
5817 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_AND_I8)
5818 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::AND);
5819 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_AND_I16)
5820 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::AND);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005821 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_AND_I32)
5822 BB = EmitAtomicBinary(MI, BB, false, PPC::AND);
5823 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_AND_I64)
5824 BB = EmitAtomicBinary(MI, BB, true, PPC::AND8);
Dale Johannesen97efa362008-08-28 17:53:09 +00005825
5826 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_OR_I8)
5827 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::OR);
5828 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_OR_I16)
5829 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::OR);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005830 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_OR_I32)
5831 BB = EmitAtomicBinary(MI, BB, false, PPC::OR);
5832 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_OR_I64)
5833 BB = EmitAtomicBinary(MI, BB, true, PPC::OR8);
Dale Johannesen97efa362008-08-28 17:53:09 +00005834
5835 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_XOR_I8)
5836 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::XOR);
5837 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_XOR_I16)
5838 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::XOR);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005839 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_XOR_I32)
5840 BB = EmitAtomicBinary(MI, BB, false, PPC::XOR);
5841 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_XOR_I64)
5842 BB = EmitAtomicBinary(MI, BB, true, PPC::XOR8);
Dale Johannesen97efa362008-08-28 17:53:09 +00005843
5844 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_NAND_I8)
Dale Johannesen209a4092008-09-11 02:15:03 +00005845 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::ANDC);
Dale Johannesen97efa362008-08-28 17:53:09 +00005846 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_NAND_I16)
Dale Johannesen209a4092008-09-11 02:15:03 +00005847 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::ANDC);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005848 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_NAND_I32)
Dale Johannesen209a4092008-09-11 02:15:03 +00005849 BB = EmitAtomicBinary(MI, BB, false, PPC::ANDC);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005850 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_NAND_I64)
Dale Johannesen209a4092008-09-11 02:15:03 +00005851 BB = EmitAtomicBinary(MI, BB, true, PPC::ANDC8);
Dale Johannesen97efa362008-08-28 17:53:09 +00005852
5853 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_SUB_I8)
5854 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::SUBF);
5855 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_SUB_I16)
5856 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::SUBF);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005857 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_SUB_I32)
5858 BB = EmitAtomicBinary(MI, BB, false, PPC::SUBF);
5859 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_SUB_I64)
5860 BB = EmitAtomicBinary(MI, BB, true, PPC::SUBF8);
Dale Johannesen97efa362008-08-28 17:53:09 +00005861
Dale Johannesen0e55f062008-08-29 18:29:46 +00005862 else if (MI->getOpcode() == PPC::ATOMIC_SWAP_I8)
5863 BB = EmitPartwordAtomicBinary(MI, BB, true, 0);
5864 else if (MI->getOpcode() == PPC::ATOMIC_SWAP_I16)
5865 BB = EmitPartwordAtomicBinary(MI, BB, false, 0);
5866 else if (MI->getOpcode() == PPC::ATOMIC_SWAP_I32)
5867 BB = EmitAtomicBinary(MI, BB, false, 0);
5868 else if (MI->getOpcode() == PPC::ATOMIC_SWAP_I64)
5869 BB = EmitAtomicBinary(MI, BB, true, 0);
5870
Evan Cheng53301922008-07-12 02:23:19 +00005871 else if (MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I32 ||
5872 MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I64) {
5873 bool is64bit = MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I64;
5874
5875 unsigned dest = MI->getOperand(0).getReg();
5876 unsigned ptrA = MI->getOperand(1).getReg();
5877 unsigned ptrB = MI->getOperand(2).getReg();
5878 unsigned oldval = MI->getOperand(3).getReg();
5879 unsigned newval = MI->getOperand(4).getReg();
Dale Johannesen536a2f12009-02-13 02:27:39 +00005880 DebugLoc dl = MI->getDebugLoc();
Evan Cheng53301922008-07-12 02:23:19 +00005881
Dale Johannesen65e39732008-08-25 18:53:26 +00005882 MachineBasicBlock *loop1MBB = F->CreateMachineBasicBlock(LLVM_BB);
5883 MachineBasicBlock *loop2MBB = F->CreateMachineBasicBlock(LLVM_BB);
5884 MachineBasicBlock *midMBB = F->CreateMachineBasicBlock(LLVM_BB);
Evan Cheng53301922008-07-12 02:23:19 +00005885 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
Dale Johannesen65e39732008-08-25 18:53:26 +00005886 F->insert(It, loop1MBB);
5887 F->insert(It, loop2MBB);
5888 F->insert(It, midMBB);
Evan Cheng53301922008-07-12 02:23:19 +00005889 F->insert(It, exitMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00005890 exitMBB->splice(exitMBB->begin(), BB,
5891 llvm::next(MachineBasicBlock::iterator(MI)),
5892 BB->end());
5893 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
Evan Cheng53301922008-07-12 02:23:19 +00005894
5895 // thisMBB:
5896 // ...
5897 // fallthrough --> loopMBB
Dale Johannesen65e39732008-08-25 18:53:26 +00005898 BB->addSuccessor(loop1MBB);
Evan Cheng53301922008-07-12 02:23:19 +00005899
Dale Johannesen65e39732008-08-25 18:53:26 +00005900 // loop1MBB:
Evan Cheng53301922008-07-12 02:23:19 +00005901 // l[wd]arx dest, ptr
Dale Johannesen65e39732008-08-25 18:53:26 +00005902 // cmp[wd] dest, oldval
5903 // bne- midMBB
5904 // loop2MBB:
Evan Cheng53301922008-07-12 02:23:19 +00005905 // st[wd]cx. newval, ptr
5906 // bne- loopMBB
Dale Johannesen65e39732008-08-25 18:53:26 +00005907 // b exitBB
5908 // midMBB:
5909 // st[wd]cx. dest, ptr
5910 // exitBB:
5911 BB = loop1MBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00005912 BuildMI(BB, dl, TII->get(is64bit ? PPC::LDARX : PPC::LWARX), dest)
Evan Cheng53301922008-07-12 02:23:19 +00005913 .addReg(ptrA).addReg(ptrB);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005914 BuildMI(BB, dl, TII->get(is64bit ? PPC::CMPD : PPC::CMPW), PPC::CR0)
Evan Cheng53301922008-07-12 02:23:19 +00005915 .addReg(oldval).addReg(dest);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005916 BuildMI(BB, dl, TII->get(PPC::BCC))
Dale Johannesen65e39732008-08-25 18:53:26 +00005917 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(midMBB);
5918 BB->addSuccessor(loop2MBB);
5919 BB->addSuccessor(midMBB);
5920
5921 BB = loop2MBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00005922 BuildMI(BB, dl, TII->get(is64bit ? PPC::STDCX : PPC::STWCX))
Evan Cheng53301922008-07-12 02:23:19 +00005923 .addReg(newval).addReg(ptrA).addReg(ptrB);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005924 BuildMI(BB, dl, TII->get(PPC::BCC))
Dale Johannesen65e39732008-08-25 18:53:26 +00005925 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loop1MBB);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005926 BuildMI(BB, dl, TII->get(PPC::B)).addMBB(exitMBB);
Dale Johannesen65e39732008-08-25 18:53:26 +00005927 BB->addSuccessor(loop1MBB);
Evan Cheng53301922008-07-12 02:23:19 +00005928 BB->addSuccessor(exitMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00005929
Dale Johannesen65e39732008-08-25 18:53:26 +00005930 BB = midMBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00005931 BuildMI(BB, dl, TII->get(is64bit ? PPC::STDCX : PPC::STWCX))
Dale Johannesen65e39732008-08-25 18:53:26 +00005932 .addReg(dest).addReg(ptrA).addReg(ptrB);
5933 BB->addSuccessor(exitMBB);
5934
Evan Cheng53301922008-07-12 02:23:19 +00005935 // exitMBB:
5936 // ...
5937 BB = exitMBB;
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005938 } else if (MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I8 ||
5939 MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I16) {
5940 // We must use 64-bit registers for addresses when targeting 64-bit,
5941 // since we're actually doing arithmetic on them. Other registers
5942 // can be 32-bit.
5943 bool is64bit = PPCSubTarget.isPPC64();
5944 bool is8bit = MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I8;
5945
5946 unsigned dest = MI->getOperand(0).getReg();
5947 unsigned ptrA = MI->getOperand(1).getReg();
5948 unsigned ptrB = MI->getOperand(2).getReg();
5949 unsigned oldval = MI->getOperand(3).getReg();
5950 unsigned newval = MI->getOperand(4).getReg();
Dale Johannesen536a2f12009-02-13 02:27:39 +00005951 DebugLoc dl = MI->getDebugLoc();
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005952
5953 MachineBasicBlock *loop1MBB = F->CreateMachineBasicBlock(LLVM_BB);
5954 MachineBasicBlock *loop2MBB = F->CreateMachineBasicBlock(LLVM_BB);
5955 MachineBasicBlock *midMBB = F->CreateMachineBasicBlock(LLVM_BB);
5956 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
5957 F->insert(It, loop1MBB);
5958 F->insert(It, loop2MBB);
5959 F->insert(It, midMBB);
5960 F->insert(It, exitMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00005961 exitMBB->splice(exitMBB->begin(), BB,
5962 llvm::next(MachineBasicBlock::iterator(MI)),
5963 BB->end());
5964 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005965
5966 MachineRegisterInfo &RegInfo = F->getRegInfo();
Scott Michelfdc40a02009-02-17 22:15:04 +00005967 const TargetRegisterClass *RC =
Dale Johannesena619d012008-09-02 20:30:23 +00005968 is64bit ? (const TargetRegisterClass *) &PPC::G8RCRegClass :
5969 (const TargetRegisterClass *) &PPC::GPRCRegClass;
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005970 unsigned PtrReg = RegInfo.createVirtualRegister(RC);
5971 unsigned Shift1Reg = RegInfo.createVirtualRegister(RC);
5972 unsigned ShiftReg = RegInfo.createVirtualRegister(RC);
5973 unsigned NewVal2Reg = RegInfo.createVirtualRegister(RC);
5974 unsigned NewVal3Reg = RegInfo.createVirtualRegister(RC);
5975 unsigned OldVal2Reg = RegInfo.createVirtualRegister(RC);
5976 unsigned OldVal3Reg = RegInfo.createVirtualRegister(RC);
5977 unsigned MaskReg = RegInfo.createVirtualRegister(RC);
5978 unsigned Mask2Reg = RegInfo.createVirtualRegister(RC);
5979 unsigned Mask3Reg = RegInfo.createVirtualRegister(RC);
5980 unsigned Tmp2Reg = RegInfo.createVirtualRegister(RC);
5981 unsigned Tmp4Reg = RegInfo.createVirtualRegister(RC);
5982 unsigned TmpDestReg = RegInfo.createVirtualRegister(RC);
5983 unsigned Ptr1Reg;
5984 unsigned TmpReg = RegInfo.createVirtualRegister(RC);
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00005985 unsigned ZeroReg = is64bit ? PPC::X0 : PPC::R0;
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005986 // thisMBB:
5987 // ...
5988 // fallthrough --> loopMBB
5989 BB->addSuccessor(loop1MBB);
5990
5991 // The 4-byte load must be aligned, while a char or short may be
5992 // anywhere in the word. Hence all this nasty bookkeeping code.
5993 // add ptr1, ptrA, ptrB [copy if ptrA==0]
5994 // rlwinm shift1, ptr1, 3, 27, 28 [3, 27, 27]
Dale Johannesena619d012008-09-02 20:30:23 +00005995 // xori shift, shift1, 24 [16]
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005996 // rlwinm ptr, ptr1, 0, 0, 29
5997 // slw newval2, newval, shift
5998 // slw oldval2, oldval,shift
5999 // li mask2, 255 [li mask3, 0; ori mask2, mask3, 65535]
6000 // slw mask, mask2, shift
6001 // and newval3, newval2, mask
6002 // and oldval3, oldval2, mask
6003 // loop1MBB:
6004 // lwarx tmpDest, ptr
6005 // and tmp, tmpDest, mask
6006 // cmpw tmp, oldval3
6007 // bne- midMBB
6008 // loop2MBB:
6009 // andc tmp2, tmpDest, mask
6010 // or tmp4, tmp2, newval3
6011 // stwcx. tmp4, ptr
6012 // bne- loop1MBB
6013 // b exitBB
6014 // midMBB:
6015 // stwcx. tmpDest, ptr
6016 // exitBB:
6017 // srw dest, tmpDest, shift
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00006018 if (ptrA != ZeroReg) {
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006019 Ptr1Reg = RegInfo.createVirtualRegister(RC);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006020 BuildMI(BB, dl, TII->get(is64bit ? PPC::ADD8 : PPC::ADD4), Ptr1Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006021 .addReg(ptrA).addReg(ptrB);
6022 } else {
6023 Ptr1Reg = ptrB;
6024 }
Dale Johannesen536a2f12009-02-13 02:27:39 +00006025 BuildMI(BB, dl, TII->get(PPC::RLWINM), Shift1Reg).addReg(Ptr1Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006026 .addImm(3).addImm(27).addImm(is8bit ? 28 : 27);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006027 BuildMI(BB, dl, TII->get(is64bit ? PPC::XORI8 : PPC::XORI), ShiftReg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006028 .addReg(Shift1Reg).addImm(is8bit ? 24 : 16);
6029 if (is64bit)
Dale Johannesen536a2f12009-02-13 02:27:39 +00006030 BuildMI(BB, dl, TII->get(PPC::RLDICR), PtrReg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006031 .addReg(Ptr1Reg).addImm(0).addImm(61);
6032 else
Dale Johannesen536a2f12009-02-13 02:27:39 +00006033 BuildMI(BB, dl, TII->get(PPC::RLWINM), PtrReg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006034 .addReg(Ptr1Reg).addImm(0).addImm(0).addImm(29);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006035 BuildMI(BB, dl, TII->get(PPC::SLW), NewVal2Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006036 .addReg(newval).addReg(ShiftReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006037 BuildMI(BB, dl, TII->get(PPC::SLW), OldVal2Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006038 .addReg(oldval).addReg(ShiftReg);
6039 if (is8bit)
Dale Johannesen536a2f12009-02-13 02:27:39 +00006040 BuildMI(BB, dl, TII->get(PPC::LI), Mask2Reg).addImm(255);
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006041 else {
Dale Johannesen536a2f12009-02-13 02:27:39 +00006042 BuildMI(BB, dl, TII->get(PPC::LI), Mask3Reg).addImm(0);
6043 BuildMI(BB, dl, TII->get(PPC::ORI), Mask2Reg)
6044 .addReg(Mask3Reg).addImm(65535);
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006045 }
Dale Johannesen536a2f12009-02-13 02:27:39 +00006046 BuildMI(BB, dl, TII->get(PPC::SLW), MaskReg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006047 .addReg(Mask2Reg).addReg(ShiftReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006048 BuildMI(BB, dl, TII->get(PPC::AND), NewVal3Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006049 .addReg(NewVal2Reg).addReg(MaskReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006050 BuildMI(BB, dl, TII->get(PPC::AND), OldVal3Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006051 .addReg(OldVal2Reg).addReg(MaskReg);
6052
6053 BB = loop1MBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00006054 BuildMI(BB, dl, TII->get(PPC::LWARX), TmpDestReg)
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00006055 .addReg(ZeroReg).addReg(PtrReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006056 BuildMI(BB, dl, TII->get(PPC::AND),TmpReg)
6057 .addReg(TmpDestReg).addReg(MaskReg);
6058 BuildMI(BB, dl, TII->get(PPC::CMPW), PPC::CR0)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006059 .addReg(TmpReg).addReg(OldVal3Reg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006060 BuildMI(BB, dl, TII->get(PPC::BCC))
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006061 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(midMBB);
6062 BB->addSuccessor(loop2MBB);
6063 BB->addSuccessor(midMBB);
6064
6065 BB = loop2MBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00006066 BuildMI(BB, dl, TII->get(PPC::ANDC),Tmp2Reg)
6067 .addReg(TmpDestReg).addReg(MaskReg);
6068 BuildMI(BB, dl, TII->get(PPC::OR),Tmp4Reg)
6069 .addReg(Tmp2Reg).addReg(NewVal3Reg);
6070 BuildMI(BB, dl, TII->get(PPC::STWCX)).addReg(Tmp4Reg)
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00006071 .addReg(ZeroReg).addReg(PtrReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006072 BuildMI(BB, dl, TII->get(PPC::BCC))
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006073 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loop1MBB);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006074 BuildMI(BB, dl, TII->get(PPC::B)).addMBB(exitMBB);
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006075 BB->addSuccessor(loop1MBB);
6076 BB->addSuccessor(exitMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00006077
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006078 BB = midMBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00006079 BuildMI(BB, dl, TII->get(PPC::STWCX)).addReg(TmpDestReg)
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00006080 .addReg(ZeroReg).addReg(PtrReg);
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006081 BB->addSuccessor(exitMBB);
6082
6083 // exitMBB:
6084 // ...
6085 BB = exitMBB;
Jakob Stoklund Olesen5fcb81d2011-04-04 17:57:29 +00006086 BuildMI(*BB, BB->begin(), dl, TII->get(PPC::SRW),dest).addReg(TmpReg)
6087 .addReg(ShiftReg);
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006088 } else {
Torok Edwinc23197a2009-07-14 16:55:14 +00006089 llvm_unreachable("Unexpected instr type to insert");
Evan Cheng53301922008-07-12 02:23:19 +00006090 }
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00006091
Dan Gohman14152b42010-07-06 20:24:04 +00006092 MI->eraseFromParent(); // The pseudo instruction is gone now.
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00006093 return BB;
6094}
6095
Chris Lattner1a635d62006-04-14 06:01:58 +00006096//===----------------------------------------------------------------------===//
6097// Target Optimization Hooks
6098//===----------------------------------------------------------------------===//
6099
Duncan Sands25cf2272008-11-24 14:53:14 +00006100SDValue PPCTargetLowering::PerformDAGCombine(SDNode *N,
6101 DAGCombinerInfo &DCI) const {
Dan Gohmanf0757b02010-04-21 01:34:56 +00006102 const TargetMachine &TM = getTargetMachine();
Chris Lattner8c13d0a2006-03-01 04:57:39 +00006103 SelectionDAG &DAG = DCI.DAG;
Dale Johannesen3484c092009-02-05 22:07:54 +00006104 DebugLoc dl = N->getDebugLoc();
Chris Lattner8c13d0a2006-03-01 04:57:39 +00006105 switch (N->getOpcode()) {
6106 default: break;
Chris Lattnercf9d0ac2006-09-19 05:22:59 +00006107 case PPCISD::SHL:
6108 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
Dan Gohmane368b462010-06-18 14:22:04 +00006109 if (C->isNullValue()) // 0 << V -> 0.
Chris Lattnercf9d0ac2006-09-19 05:22:59 +00006110 return N->getOperand(0);
6111 }
6112 break;
6113 case PPCISD::SRL:
6114 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
Dan Gohmane368b462010-06-18 14:22:04 +00006115 if (C->isNullValue()) // 0 >>u V -> 0.
Chris Lattnercf9d0ac2006-09-19 05:22:59 +00006116 return N->getOperand(0);
6117 }
6118 break;
6119 case PPCISD::SRA:
6120 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
Dan Gohmane368b462010-06-18 14:22:04 +00006121 if (C->isNullValue() || // 0 >>s V -> 0.
Chris Lattnercf9d0ac2006-09-19 05:22:59 +00006122 C->isAllOnesValue()) // -1 >>s V -> -1.
6123 return N->getOperand(0);
6124 }
6125 break;
Scott Michelfdc40a02009-02-17 22:15:04 +00006126
Chris Lattner8c13d0a2006-03-01 04:57:39 +00006127 case ISD::SINT_TO_FP:
Chris Lattnera7a58542006-06-16 17:34:12 +00006128 if (TM.getSubtarget<PPCSubtarget>().has64BitSupport()) {
Chris Lattnerecfe55e2006-03-22 05:30:33 +00006129 if (N->getOperand(0).getOpcode() == ISD::FP_TO_SINT) {
6130 // Turn (sint_to_fp (fp_to_sint X)) -> fctidz/fcfid without load/stores.
6131 // We allow the src/dst to be either f32/f64, but the intermediate
6132 // type must be i64.
Owen Anderson825b72b2009-08-11 20:47:22 +00006133 if (N->getOperand(0).getValueType() == MVT::i64 &&
6134 N->getOperand(0).getOperand(0).getValueType() != MVT::ppcf128) {
Dan Gohman475871a2008-07-27 21:46:04 +00006135 SDValue Val = N->getOperand(0).getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00006136 if (Val.getValueType() == MVT::f32) {
6137 Val = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Val);
Gabor Greifba36cb52008-08-28 21:40:38 +00006138 DCI.AddToWorklist(Val.getNode());
Chris Lattnerecfe55e2006-03-22 05:30:33 +00006139 }
Scott Michelfdc40a02009-02-17 22:15:04 +00006140
Owen Anderson825b72b2009-08-11 20:47:22 +00006141 Val = DAG.getNode(PPCISD::FCTIDZ, dl, MVT::f64, Val);
Gabor Greifba36cb52008-08-28 21:40:38 +00006142 DCI.AddToWorklist(Val.getNode());
Owen Anderson825b72b2009-08-11 20:47:22 +00006143 Val = DAG.getNode(PPCISD::FCFID, dl, MVT::f64, Val);
Gabor Greifba36cb52008-08-28 21:40:38 +00006144 DCI.AddToWorklist(Val.getNode());
Owen Anderson825b72b2009-08-11 20:47:22 +00006145 if (N->getValueType(0) == MVT::f32) {
6146 Val = DAG.getNode(ISD::FP_ROUND, dl, MVT::f32, Val,
Chris Lattner0bd48932008-01-17 07:00:52 +00006147 DAG.getIntPtrConstant(0));
Gabor Greifba36cb52008-08-28 21:40:38 +00006148 DCI.AddToWorklist(Val.getNode());
Chris Lattnerecfe55e2006-03-22 05:30:33 +00006149 }
6150 return Val;
Owen Anderson825b72b2009-08-11 20:47:22 +00006151 } else if (N->getOperand(0).getValueType() == MVT::i32) {
Chris Lattnerecfe55e2006-03-22 05:30:33 +00006152 // If the intermediate type is i32, we can avoid the load/store here
6153 // too.
Chris Lattner8c13d0a2006-03-01 04:57:39 +00006154 }
Chris Lattner8c13d0a2006-03-01 04:57:39 +00006155 }
6156 }
6157 break;
Chris Lattner51269842006-03-01 05:50:56 +00006158 case ISD::STORE:
6159 // Turn STORE (FP_TO_SINT F) -> STFIWX(FCTIWZ(F)).
6160 if (TM.getSubtarget<PPCSubtarget>().hasSTFIWX() &&
Chris Lattnera7a02fb2008-01-18 16:54:56 +00006161 !cast<StoreSDNode>(N)->isTruncatingStore() &&
Chris Lattner51269842006-03-01 05:50:56 +00006162 N->getOperand(1).getOpcode() == ISD::FP_TO_SINT &&
Owen Anderson825b72b2009-08-11 20:47:22 +00006163 N->getOperand(1).getValueType() == MVT::i32 &&
6164 N->getOperand(1).getOperand(0).getValueType() != MVT::ppcf128) {
Dan Gohman475871a2008-07-27 21:46:04 +00006165 SDValue Val = N->getOperand(1).getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00006166 if (Val.getValueType() == MVT::f32) {
6167 Val = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Val);
Gabor Greifba36cb52008-08-28 21:40:38 +00006168 DCI.AddToWorklist(Val.getNode());
Chris Lattner51269842006-03-01 05:50:56 +00006169 }
Owen Anderson825b72b2009-08-11 20:47:22 +00006170 Val = DAG.getNode(PPCISD::FCTIWZ, dl, MVT::f64, Val);
Gabor Greifba36cb52008-08-28 21:40:38 +00006171 DCI.AddToWorklist(Val.getNode());
Chris Lattner51269842006-03-01 05:50:56 +00006172
Owen Anderson825b72b2009-08-11 20:47:22 +00006173 Val = DAG.getNode(PPCISD::STFIWX, dl, MVT::Other, N->getOperand(0), Val,
Chris Lattner51269842006-03-01 05:50:56 +00006174 N->getOperand(2), N->getOperand(3));
Gabor Greifba36cb52008-08-28 21:40:38 +00006175 DCI.AddToWorklist(Val.getNode());
Chris Lattner51269842006-03-01 05:50:56 +00006176 return Val;
6177 }
Scott Michelfdc40a02009-02-17 22:15:04 +00006178
Chris Lattnerd9989382006-07-10 20:56:58 +00006179 // Turn STORE (BSWAP) -> sthbrx/stwbrx.
Dan Gohman6acaaa82009-09-25 00:57:30 +00006180 if (cast<StoreSDNode>(N)->isUnindexed() &&
6181 N->getOperand(1).getOpcode() == ISD::BSWAP &&
Gabor Greifba36cb52008-08-28 21:40:38 +00006182 N->getOperand(1).getNode()->hasOneUse() &&
Owen Anderson825b72b2009-08-11 20:47:22 +00006183 (N->getOperand(1).getValueType() == MVT::i32 ||
6184 N->getOperand(1).getValueType() == MVT::i16)) {
Dan Gohman475871a2008-07-27 21:46:04 +00006185 SDValue BSwapOp = N->getOperand(1).getOperand(0);
Chris Lattnerd9989382006-07-10 20:56:58 +00006186 // Do an any-extend to 32-bits if this is a half-word input.
Owen Anderson825b72b2009-08-11 20:47:22 +00006187 if (BSwapOp.getValueType() == MVT::i16)
6188 BSwapOp = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, BSwapOp);
Chris Lattnerd9989382006-07-10 20:56:58 +00006189
Dan Gohmanc76909a2009-09-25 20:36:54 +00006190 SDValue Ops[] = {
6191 N->getOperand(0), BSwapOp, N->getOperand(2),
6192 DAG.getValueType(N->getOperand(1).getValueType())
6193 };
6194 return
6195 DAG.getMemIntrinsicNode(PPCISD::STBRX, dl, DAG.getVTList(MVT::Other),
6196 Ops, array_lengthof(Ops),
6197 cast<StoreSDNode>(N)->getMemoryVT(),
6198 cast<StoreSDNode>(N)->getMemOperand());
Chris Lattnerd9989382006-07-10 20:56:58 +00006199 }
6200 break;
6201 case ISD::BSWAP:
6202 // Turn BSWAP (LOAD) -> lhbrx/lwbrx.
Gabor Greifba36cb52008-08-28 21:40:38 +00006203 if (ISD::isNON_EXTLoad(N->getOperand(0).getNode()) &&
Chris Lattnerd9989382006-07-10 20:56:58 +00006204 N->getOperand(0).hasOneUse() &&
Owen Anderson825b72b2009-08-11 20:47:22 +00006205 (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i16)) {
Dan Gohman475871a2008-07-27 21:46:04 +00006206 SDValue Load = N->getOperand(0);
Evan Cheng466685d2006-10-09 20:57:25 +00006207 LoadSDNode *LD = cast<LoadSDNode>(Load);
Chris Lattnerd9989382006-07-10 20:56:58 +00006208 // Create the byte-swapping load.
Dan Gohman475871a2008-07-27 21:46:04 +00006209 SDValue Ops[] = {
Evan Cheng466685d2006-10-09 20:57:25 +00006210 LD->getChain(), // Chain
6211 LD->getBasePtr(), // Ptr
Chris Lattner79e490a2006-08-11 17:18:05 +00006212 DAG.getValueType(N->getValueType(0)) // VT
6213 };
Dan Gohmanc76909a2009-09-25 20:36:54 +00006214 SDValue BSLoad =
6215 DAG.getMemIntrinsicNode(PPCISD::LBRX, dl,
6216 DAG.getVTList(MVT::i32, MVT::Other), Ops, 3,
6217 LD->getMemoryVT(), LD->getMemOperand());
Chris Lattnerd9989382006-07-10 20:56:58 +00006218
Scott Michelfdc40a02009-02-17 22:15:04 +00006219 // If this is an i16 load, insert the truncate.
Dan Gohman475871a2008-07-27 21:46:04 +00006220 SDValue ResVal = BSLoad;
Owen Anderson825b72b2009-08-11 20:47:22 +00006221 if (N->getValueType(0) == MVT::i16)
6222 ResVal = DAG.getNode(ISD::TRUNCATE, dl, MVT::i16, BSLoad);
Scott Michelfdc40a02009-02-17 22:15:04 +00006223
Chris Lattnerd9989382006-07-10 20:56:58 +00006224 // First, combine the bswap away. This makes the value produced by the
6225 // load dead.
6226 DCI.CombineTo(N, ResVal);
6227
6228 // Next, combine the load away, we give it a bogus result value but a real
6229 // chain result. The result value is dead because the bswap is dead.
Gabor Greifba36cb52008-08-28 21:40:38 +00006230 DCI.CombineTo(Load.getNode(), ResVal, BSLoad.getValue(1));
Scott Michelfdc40a02009-02-17 22:15:04 +00006231
Chris Lattnerd9989382006-07-10 20:56:58 +00006232 // Return N so it doesn't get rechecked!
Dan Gohman475871a2008-07-27 21:46:04 +00006233 return SDValue(N, 0);
Chris Lattnerd9989382006-07-10 20:56:58 +00006234 }
Scott Michelfdc40a02009-02-17 22:15:04 +00006235
Chris Lattner51269842006-03-01 05:50:56 +00006236 break;
Chris Lattner4468c222006-03-31 06:02:07 +00006237 case PPCISD::VCMP: {
6238 // If a VCMPo node already exists with exactly the same operands as this
6239 // node, use its result instead of this node (VCMPo computes both a CR6 and
6240 // a normal output).
6241 //
6242 if (!N->getOperand(0).hasOneUse() &&
6243 !N->getOperand(1).hasOneUse() &&
6244 !N->getOperand(2).hasOneUse()) {
Scott Michelfdc40a02009-02-17 22:15:04 +00006245
Chris Lattner4468c222006-03-31 06:02:07 +00006246 // Scan all of the users of the LHS, looking for VCMPo's that match.
6247 SDNode *VCMPoNode = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +00006248
Gabor Greifba36cb52008-08-28 21:40:38 +00006249 SDNode *LHSN = N->getOperand(0).getNode();
Chris Lattner4468c222006-03-31 06:02:07 +00006250 for (SDNode::use_iterator UI = LHSN->use_begin(), E = LHSN->use_end();
6251 UI != E; ++UI)
Dan Gohman89684502008-07-27 20:43:25 +00006252 if (UI->getOpcode() == PPCISD::VCMPo &&
6253 UI->getOperand(1) == N->getOperand(1) &&
6254 UI->getOperand(2) == N->getOperand(2) &&
6255 UI->getOperand(0) == N->getOperand(0)) {
6256 VCMPoNode = *UI;
Chris Lattner4468c222006-03-31 06:02:07 +00006257 break;
6258 }
Scott Michelfdc40a02009-02-17 22:15:04 +00006259
Chris Lattner00901202006-04-18 18:28:22 +00006260 // If there is no VCMPo node, or if the flag value has a single use, don't
6261 // transform this.
6262 if (!VCMPoNode || VCMPoNode->hasNUsesOfValue(0, 1))
6263 break;
Scott Michelfdc40a02009-02-17 22:15:04 +00006264
6265 // Look at the (necessarily single) use of the flag value. If it has a
Chris Lattner00901202006-04-18 18:28:22 +00006266 // chain, this transformation is more complex. Note that multiple things
6267 // could use the value result, which we should ignore.
6268 SDNode *FlagUser = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +00006269 for (SDNode::use_iterator UI = VCMPoNode->use_begin();
Chris Lattner00901202006-04-18 18:28:22 +00006270 FlagUser == 0; ++UI) {
6271 assert(UI != VCMPoNode->use_end() && "Didn't find user!");
Dan Gohman89684502008-07-27 20:43:25 +00006272 SDNode *User = *UI;
Chris Lattner00901202006-04-18 18:28:22 +00006273 for (unsigned i = 0, e = User->getNumOperands(); i != e; ++i) {
Dan Gohman475871a2008-07-27 21:46:04 +00006274 if (User->getOperand(i) == SDValue(VCMPoNode, 1)) {
Chris Lattner00901202006-04-18 18:28:22 +00006275 FlagUser = User;
6276 break;
6277 }
6278 }
6279 }
Scott Michelfdc40a02009-02-17 22:15:04 +00006280
Chris Lattner00901202006-04-18 18:28:22 +00006281 // If the user is a MFCR instruction, we know this is safe. Otherwise we
6282 // give up for right now.
6283 if (FlagUser->getOpcode() == PPCISD::MFCR)
Dan Gohman475871a2008-07-27 21:46:04 +00006284 return SDValue(VCMPoNode, 0);
Chris Lattner4468c222006-03-31 06:02:07 +00006285 }
6286 break;
6287 }
Chris Lattner90564f22006-04-18 17:59:36 +00006288 case ISD::BR_CC: {
6289 // If this is a branch on an altivec predicate comparison, lower this so
6290 // that we don't have to do a MFCR: instead, branch directly on CR6. This
6291 // lowering is done pre-legalize, because the legalizer lowers the predicate
6292 // compare down to code that is difficult to reassemble.
6293 ISD::CondCode CC = cast<CondCodeSDNode>(N->getOperand(1))->get();
Dan Gohman475871a2008-07-27 21:46:04 +00006294 SDValue LHS = N->getOperand(2), RHS = N->getOperand(3);
Chris Lattner90564f22006-04-18 17:59:36 +00006295 int CompareOpc;
6296 bool isDot;
Scott Michelfdc40a02009-02-17 22:15:04 +00006297
Chris Lattner90564f22006-04-18 17:59:36 +00006298 if (LHS.getOpcode() == ISD::INTRINSIC_WO_CHAIN &&
6299 isa<ConstantSDNode>(RHS) && (CC == ISD::SETEQ || CC == ISD::SETNE) &&
6300 getAltivecCompareInfo(LHS, CompareOpc, isDot)) {
6301 assert(isDot && "Can't compare against a vector result!");
Scott Michelfdc40a02009-02-17 22:15:04 +00006302
Chris Lattner90564f22006-04-18 17:59:36 +00006303 // If this is a comparison against something other than 0/1, then we know
6304 // that the condition is never/always true.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006305 unsigned Val = cast<ConstantSDNode>(RHS)->getZExtValue();
Chris Lattner90564f22006-04-18 17:59:36 +00006306 if (Val != 0 && Val != 1) {
6307 if (CC == ISD::SETEQ) // Cond never true, remove branch.
6308 return N->getOperand(0);
6309 // Always !=, turn it into an unconditional branch.
Owen Anderson825b72b2009-08-11 20:47:22 +00006310 return DAG.getNode(ISD::BR, dl, MVT::Other,
Chris Lattner90564f22006-04-18 17:59:36 +00006311 N->getOperand(0), N->getOperand(4));
6312 }
Scott Michelfdc40a02009-02-17 22:15:04 +00006313
Chris Lattner90564f22006-04-18 17:59:36 +00006314 bool BranchOnWhenPredTrue = (CC == ISD::SETEQ) ^ (Val == 0);
Scott Michelfdc40a02009-02-17 22:15:04 +00006315
Chris Lattner90564f22006-04-18 17:59:36 +00006316 // Create the PPCISD altivec 'dot' comparison node.
Owen Andersone50ed302009-08-10 22:56:29 +00006317 std::vector<EVT> VTs;
Dan Gohman475871a2008-07-27 21:46:04 +00006318 SDValue Ops[] = {
Chris Lattner79e490a2006-08-11 17:18:05 +00006319 LHS.getOperand(2), // LHS of compare
6320 LHS.getOperand(3), // RHS of compare
Owen Anderson825b72b2009-08-11 20:47:22 +00006321 DAG.getConstant(CompareOpc, MVT::i32)
Chris Lattner79e490a2006-08-11 17:18:05 +00006322 };
Chris Lattner90564f22006-04-18 17:59:36 +00006323 VTs.push_back(LHS.getOperand(2).getValueType());
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00006324 VTs.push_back(MVT::Glue);
Dale Johannesen3484c092009-02-05 22:07:54 +00006325 SDValue CompNode = DAG.getNode(PPCISD::VCMPo, dl, VTs, Ops, 3);
Scott Michelfdc40a02009-02-17 22:15:04 +00006326
Chris Lattner90564f22006-04-18 17:59:36 +00006327 // Unpack the result based on how the target uses it.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00006328 PPC::Predicate CompOpc;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006329 switch (cast<ConstantSDNode>(LHS.getOperand(1))->getZExtValue()) {
Chris Lattner90564f22006-04-18 17:59:36 +00006330 default: // Can't happen, don't crash on invalid number though.
6331 case 0: // Branch on the value of the EQ bit of CR6.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00006332 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_EQ : PPC::PRED_NE;
Chris Lattner90564f22006-04-18 17:59:36 +00006333 break;
6334 case 1: // Branch on the inverted value of the EQ bit of CR6.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00006335 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_NE : PPC::PRED_EQ;
Chris Lattner90564f22006-04-18 17:59:36 +00006336 break;
6337 case 2: // Branch on the value of the LT bit of CR6.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00006338 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_LT : PPC::PRED_GE;
Chris Lattner90564f22006-04-18 17:59:36 +00006339 break;
6340 case 3: // Branch on the inverted value of the LT bit of CR6.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00006341 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_GE : PPC::PRED_LT;
Chris Lattner90564f22006-04-18 17:59:36 +00006342 break;
6343 }
6344
Owen Anderson825b72b2009-08-11 20:47:22 +00006345 return DAG.getNode(PPCISD::COND_BRANCH, dl, MVT::Other, N->getOperand(0),
6346 DAG.getConstant(CompOpc, MVT::i32),
6347 DAG.getRegister(PPC::CR6, MVT::i32),
Chris Lattner90564f22006-04-18 17:59:36 +00006348 N->getOperand(4), CompNode.getValue(1));
6349 }
6350 break;
6351 }
Chris Lattner8c13d0a2006-03-01 04:57:39 +00006352 }
Scott Michelfdc40a02009-02-17 22:15:04 +00006353
Dan Gohman475871a2008-07-27 21:46:04 +00006354 return SDValue();
Chris Lattner8c13d0a2006-03-01 04:57:39 +00006355}
6356
Chris Lattner1a635d62006-04-14 06:01:58 +00006357//===----------------------------------------------------------------------===//
6358// Inline Assembly Support
6359//===----------------------------------------------------------------------===//
6360
Dan Gohman475871a2008-07-27 21:46:04 +00006361void PPCTargetLowering::computeMaskedBitsForTargetNode(const SDValue Op,
Scott Michelfdc40a02009-02-17 22:15:04 +00006362 APInt &KnownZero,
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00006363 APInt &KnownOne,
Dan Gohmanea859be2007-06-22 14:59:07 +00006364 const SelectionDAG &DAG,
Chris Lattnerbbe77de2006-04-02 06:26:07 +00006365 unsigned Depth) const {
Rafael Espindola26c8dcc2012-04-04 12:51:34 +00006366 KnownZero = KnownOne = APInt(KnownZero.getBitWidth(), 0);
Chris Lattnerbbe77de2006-04-02 06:26:07 +00006367 switch (Op.getOpcode()) {
6368 default: break;
Chris Lattnerd9989382006-07-10 20:56:58 +00006369 case PPCISD::LBRX: {
6370 // lhbrx is known to have the top bits cleared out.
Dan Gohmanae03af22009-09-27 23:17:47 +00006371 if (cast<VTSDNode>(Op.getOperand(2))->getVT() == MVT::i16)
Chris Lattnerd9989382006-07-10 20:56:58 +00006372 KnownZero = 0xFFFF0000;
6373 break;
6374 }
Chris Lattnerbbe77de2006-04-02 06:26:07 +00006375 case ISD::INTRINSIC_WO_CHAIN: {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006376 switch (cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue()) {
Chris Lattnerbbe77de2006-04-02 06:26:07 +00006377 default: break;
6378 case Intrinsic::ppc_altivec_vcmpbfp_p:
6379 case Intrinsic::ppc_altivec_vcmpeqfp_p:
6380 case Intrinsic::ppc_altivec_vcmpequb_p:
6381 case Intrinsic::ppc_altivec_vcmpequh_p:
6382 case Intrinsic::ppc_altivec_vcmpequw_p:
6383 case Intrinsic::ppc_altivec_vcmpgefp_p:
6384 case Intrinsic::ppc_altivec_vcmpgtfp_p:
6385 case Intrinsic::ppc_altivec_vcmpgtsb_p:
6386 case Intrinsic::ppc_altivec_vcmpgtsh_p:
6387 case Intrinsic::ppc_altivec_vcmpgtsw_p:
6388 case Intrinsic::ppc_altivec_vcmpgtub_p:
6389 case Intrinsic::ppc_altivec_vcmpgtuh_p:
6390 case Intrinsic::ppc_altivec_vcmpgtuw_p:
6391 KnownZero = ~1U; // All bits but the low one are known to be zero.
6392 break;
Scott Michelfdc40a02009-02-17 22:15:04 +00006393 }
Chris Lattnerbbe77de2006-04-02 06:26:07 +00006394 }
6395 }
6396}
6397
6398
Chris Lattner4234f572007-03-25 02:14:49 +00006399/// getConstraintType - Given a constraint, return the type of
Chris Lattnerad3bc8d2006-02-07 20:16:30 +00006400/// constraint it is for this target.
Scott Michelfdc40a02009-02-17 22:15:04 +00006401PPCTargetLowering::ConstraintType
Chris Lattner4234f572007-03-25 02:14:49 +00006402PPCTargetLowering::getConstraintType(const std::string &Constraint) const {
6403 if (Constraint.size() == 1) {
6404 switch (Constraint[0]) {
6405 default: break;
6406 case 'b':
6407 case 'r':
6408 case 'f':
6409 case 'v':
6410 case 'y':
6411 return C_RegisterClass;
6412 }
6413 }
6414 return TargetLowering::getConstraintType(Constraint);
Chris Lattnerad3bc8d2006-02-07 20:16:30 +00006415}
6416
John Thompson44ab89e2010-10-29 17:29:13 +00006417/// Examine constraint type and operand type and determine a weight value.
6418/// This object must already have been set up with the operand type
6419/// and the current alternative constraint selected.
6420TargetLowering::ConstraintWeight
6421PPCTargetLowering::getSingleConstraintMatchWeight(
6422 AsmOperandInfo &info, const char *constraint) const {
6423 ConstraintWeight weight = CW_Invalid;
6424 Value *CallOperandVal = info.CallOperandVal;
6425 // If we don't have a value, we can't do a match,
6426 // but allow it at the lowest weight.
6427 if (CallOperandVal == NULL)
6428 return CW_Default;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00006429 Type *type = CallOperandVal->getType();
John Thompson44ab89e2010-10-29 17:29:13 +00006430 // Look at the constraint type.
6431 switch (*constraint) {
6432 default:
6433 weight = TargetLowering::getSingleConstraintMatchWeight(info, constraint);
6434 break;
6435 case 'b':
6436 if (type->isIntegerTy())
6437 weight = CW_Register;
6438 break;
6439 case 'f':
6440 if (type->isFloatTy())
6441 weight = CW_Register;
6442 break;
6443 case 'd':
6444 if (type->isDoubleTy())
6445 weight = CW_Register;
6446 break;
6447 case 'v':
6448 if (type->isVectorTy())
6449 weight = CW_Register;
6450 break;
6451 case 'y':
6452 weight = CW_Register;
6453 break;
6454 }
6455 return weight;
6456}
6457
Scott Michelfdc40a02009-02-17 22:15:04 +00006458std::pair<unsigned, const TargetRegisterClass*>
Chris Lattner331d1bc2006-11-02 01:44:04 +00006459PPCTargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +00006460 EVT VT) const {
Chris Lattnerddc787d2006-01-31 19:20:21 +00006461 if (Constraint.size() == 1) {
Chris Lattner331d1bc2006-11-02 01:44:04 +00006462 // GCC RS6000 Constraint Letters
6463 switch (Constraint[0]) {
6464 case 'b': // R1-R31
6465 case 'r': // R0-R31
Owen Anderson825b72b2009-08-11 20:47:22 +00006466 if (VT == MVT::i64 && PPCSubTarget.isPPC64())
Craig Topperc9099502012-04-20 06:31:50 +00006467 return std::make_pair(0U, &PPC::G8RCRegClass);
6468 return std::make_pair(0U, &PPC::GPRCRegClass);
Chris Lattner331d1bc2006-11-02 01:44:04 +00006469 case 'f':
Ulrich Weigand78dab642012-10-29 17:49:34 +00006470 if (VT == MVT::f32 || VT == MVT::i32)
Craig Topperc9099502012-04-20 06:31:50 +00006471 return std::make_pair(0U, &PPC::F4RCRegClass);
Ulrich Weigand78dab642012-10-29 17:49:34 +00006472 if (VT == MVT::f64 || VT == MVT::i64)
Craig Topperc9099502012-04-20 06:31:50 +00006473 return std::make_pair(0U, &PPC::F8RCRegClass);
Chris Lattner331d1bc2006-11-02 01:44:04 +00006474 break;
Scott Michelfdc40a02009-02-17 22:15:04 +00006475 case 'v':
Craig Topperc9099502012-04-20 06:31:50 +00006476 return std::make_pair(0U, &PPC::VRRCRegClass);
Chris Lattner331d1bc2006-11-02 01:44:04 +00006477 case 'y': // crrc
Craig Topperc9099502012-04-20 06:31:50 +00006478 return std::make_pair(0U, &PPC::CRRCRegClass);
Chris Lattnerddc787d2006-01-31 19:20:21 +00006479 }
6480 }
Scott Michelfdc40a02009-02-17 22:15:04 +00006481
Chris Lattner331d1bc2006-11-02 01:44:04 +00006482 return TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
Chris Lattnerddc787d2006-01-31 19:20:21 +00006483}
Chris Lattner763317d2006-02-07 00:47:13 +00006484
Chris Lattner331d1bc2006-11-02 01:44:04 +00006485
Chris Lattner48884cd2007-08-25 00:47:38 +00006486/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
Dale Johannesen1784d162010-06-25 21:55:36 +00006487/// vector. If it is invalid, don't add anything to Ops.
Eric Christopher471e4222011-06-08 23:55:35 +00006488void PPCTargetLowering::LowerAsmOperandForConstraint(SDValue Op,
Eric Christopher100c8332011-06-02 23:16:42 +00006489 std::string &Constraint,
Dan Gohman475871a2008-07-27 21:46:04 +00006490 std::vector<SDValue>&Ops,
Chris Lattner5e764232008-04-26 23:02:14 +00006491 SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +00006492 SDValue Result(0,0);
Eric Christopher471e4222011-06-08 23:55:35 +00006493
Eric Christopher100c8332011-06-02 23:16:42 +00006494 // Only support length 1 constraints.
6495 if (Constraint.length() > 1) return;
Eric Christopher471e4222011-06-08 23:55:35 +00006496
Eric Christopher100c8332011-06-02 23:16:42 +00006497 char Letter = Constraint[0];
Chris Lattner763317d2006-02-07 00:47:13 +00006498 switch (Letter) {
6499 default: break;
6500 case 'I':
6501 case 'J':
6502 case 'K':
6503 case 'L':
6504 case 'M':
6505 case 'N':
6506 case 'O':
6507 case 'P': {
Chris Lattner9f5d5782007-05-15 01:31:05 +00006508 ConstantSDNode *CST = dyn_cast<ConstantSDNode>(Op);
Chris Lattner48884cd2007-08-25 00:47:38 +00006509 if (!CST) return; // Must be an immediate to match.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006510 unsigned Value = CST->getZExtValue();
Chris Lattner763317d2006-02-07 00:47:13 +00006511 switch (Letter) {
Torok Edwinc23197a2009-07-14 16:55:14 +00006512 default: llvm_unreachable("Unknown constraint letter!");
Chris Lattner763317d2006-02-07 00:47:13 +00006513 case 'I': // "I" is a signed 16-bit constant.
Chris Lattner9f5d5782007-05-15 01:31:05 +00006514 if ((short)Value == (int)Value)
Chris Lattner48884cd2007-08-25 00:47:38 +00006515 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00006516 break;
Chris Lattner763317d2006-02-07 00:47:13 +00006517 case 'J': // "J" is a constant with only the high-order 16 bits nonzero.
6518 case 'L': // "L" is a signed 16-bit constant shifted left 16 bits.
Chris Lattner9f5d5782007-05-15 01:31:05 +00006519 if ((short)Value == 0)
Chris Lattner48884cd2007-08-25 00:47:38 +00006520 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00006521 break;
Chris Lattner763317d2006-02-07 00:47:13 +00006522 case 'K': // "K" is a constant with only the low-order 16 bits nonzero.
Chris Lattner9f5d5782007-05-15 01:31:05 +00006523 if ((Value >> 16) == 0)
Chris Lattner48884cd2007-08-25 00:47:38 +00006524 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00006525 break;
Chris Lattner763317d2006-02-07 00:47:13 +00006526 case 'M': // "M" is a constant that is greater than 31.
Chris Lattner9f5d5782007-05-15 01:31:05 +00006527 if (Value > 31)
Chris Lattner48884cd2007-08-25 00:47:38 +00006528 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00006529 break;
Chris Lattner763317d2006-02-07 00:47:13 +00006530 case 'N': // "N" is a positive constant that is an exact power of two.
Chris Lattner9f5d5782007-05-15 01:31:05 +00006531 if ((int)Value > 0 && isPowerOf2_32(Value))
Chris Lattner48884cd2007-08-25 00:47:38 +00006532 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00006533 break;
Scott Michelfdc40a02009-02-17 22:15:04 +00006534 case 'O': // "O" is the constant zero.
Chris Lattner9f5d5782007-05-15 01:31:05 +00006535 if (Value == 0)
Chris Lattner48884cd2007-08-25 00:47:38 +00006536 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00006537 break;
Chris Lattner763317d2006-02-07 00:47:13 +00006538 case 'P': // "P" is a constant whose negation is a signed 16-bit constant.
Chris Lattner9f5d5782007-05-15 01:31:05 +00006539 if ((short)-Value == (int)-Value)
Chris Lattner48884cd2007-08-25 00:47:38 +00006540 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00006541 break;
Chris Lattner763317d2006-02-07 00:47:13 +00006542 }
6543 break;
6544 }
6545 }
Scott Michelfdc40a02009-02-17 22:15:04 +00006546
Gabor Greifba36cb52008-08-28 21:40:38 +00006547 if (Result.getNode()) {
Chris Lattner48884cd2007-08-25 00:47:38 +00006548 Ops.push_back(Result);
6549 return;
6550 }
Scott Michelfdc40a02009-02-17 22:15:04 +00006551
Chris Lattner763317d2006-02-07 00:47:13 +00006552 // Handle standard constraint letters.
Eric Christopher100c8332011-06-02 23:16:42 +00006553 TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, Ops, DAG);
Chris Lattner763317d2006-02-07 00:47:13 +00006554}
Evan Chengc4c62572006-03-13 23:20:37 +00006555
Chris Lattnerc9addb72007-03-30 23:15:24 +00006556// isLegalAddressingMode - Return true if the addressing mode represented
6557// by AM is legal for this target, for a load/store of the specified type.
Scott Michelfdc40a02009-02-17 22:15:04 +00006558bool PPCTargetLowering::isLegalAddressingMode(const AddrMode &AM,
Chris Lattnerdb125cf2011-07-18 04:54:35 +00006559 Type *Ty) const {
Chris Lattnerc9addb72007-03-30 23:15:24 +00006560 // FIXME: PPC does not allow r+i addressing modes for vectors!
Scott Michelfdc40a02009-02-17 22:15:04 +00006561
Chris Lattnerc9addb72007-03-30 23:15:24 +00006562 // PPC allows a sign-extended 16-bit immediate field.
6563 if (AM.BaseOffs <= -(1LL << 16) || AM.BaseOffs >= (1LL << 16)-1)
6564 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00006565
Chris Lattnerc9addb72007-03-30 23:15:24 +00006566 // No global is ever allowed as a base.
6567 if (AM.BaseGV)
6568 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00006569
6570 // PPC only support r+r,
Chris Lattnerc9addb72007-03-30 23:15:24 +00006571 switch (AM.Scale) {
6572 case 0: // "r+i" or just "i", depending on HasBaseReg.
6573 break;
6574 case 1:
6575 if (AM.HasBaseReg && AM.BaseOffs) // "r+r+i" is not allowed.
6576 return false;
6577 // Otherwise we have r+r or r+i.
6578 break;
6579 case 2:
6580 if (AM.HasBaseReg || AM.BaseOffs) // 2*r+r or 2*r+i is not allowed.
6581 return false;
6582 // Allow 2*r as r+r.
6583 break;
Chris Lattner7c7ba9d2007-04-09 22:10:05 +00006584 default:
6585 // No other scales are supported.
6586 return false;
Chris Lattnerc9addb72007-03-30 23:15:24 +00006587 }
Scott Michelfdc40a02009-02-17 22:15:04 +00006588
Chris Lattnerc9addb72007-03-30 23:15:24 +00006589 return true;
6590}
6591
Evan Chengc4c62572006-03-13 23:20:37 +00006592/// isLegalAddressImmediate - Return true if the integer value can be used
Evan Cheng86193912007-03-12 23:29:01 +00006593/// as the offset of the target addressing mode for load / store of the
6594/// given type.
Chris Lattnerdb125cf2011-07-18 04:54:35 +00006595bool PPCTargetLowering::isLegalAddressImmediate(int64_t V,Type *Ty) const{
Evan Chengc4c62572006-03-13 23:20:37 +00006596 // PPC allows a sign-extended 16-bit immediate field.
6597 return (V > -(1 << 16) && V < (1 << 16)-1);
6598}
Reid Spencer3a9ec242006-08-28 01:02:49 +00006599
Craig Topperc89c7442012-03-27 07:21:54 +00006600bool PPCTargetLowering::isLegalAddressImmediate(GlobalValue* GV) const {
Scott Michelfdc40a02009-02-17 22:15:04 +00006601 return false;
Reid Spencer3a9ec242006-08-28 01:02:49 +00006602}
Nicolas Geoffray43c6e7c2007-03-01 13:11:38 +00006603
Dan Gohmand858e902010-04-17 15:26:15 +00006604SDValue PPCTargetLowering::LowerRETURNADDR(SDValue Op,
6605 SelectionDAG &DAG) const {
Evan Cheng2457f2c2010-05-22 01:47:14 +00006606 MachineFunction &MF = DAG.getMachineFunction();
6607 MachineFrameInfo *MFI = MF.getFrameInfo();
6608 MFI->setReturnAddressIsTaken(true);
6609
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006610 DebugLoc dl = Op.getDebugLoc();
Dale Johannesen08673d22010-05-03 22:59:34 +00006611 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Chris Lattner3fc027d2007-12-08 06:59:59 +00006612
Dale Johannesen08673d22010-05-03 22:59:34 +00006613 // Make sure the function does not optimize away the store of the RA to
6614 // the stack.
Chris Lattner3fc027d2007-12-08 06:59:59 +00006615 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
Dale Johannesen08673d22010-05-03 22:59:34 +00006616 FuncInfo->setLRStoreRequired();
6617 bool isPPC64 = PPCSubTarget.isPPC64();
6618 bool isDarwinABI = PPCSubTarget.isDarwinABI();
6619
6620 if (Depth > 0) {
6621 SDValue FrameAddr = LowerFRAMEADDR(Op, DAG);
6622 SDValue Offset =
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006623
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00006624 DAG.getConstant(PPCFrameLowering::getReturnSaveOffset(isPPC64, isDarwinABI),
Dale Johannesen08673d22010-05-03 22:59:34 +00006625 isPPC64? MVT::i64 : MVT::i32);
6626 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
6627 DAG.getNode(ISD::ADD, dl, getPointerTy(),
6628 FrameAddr, Offset),
Pete Cooperd752e0f2011-11-08 18:42:53 +00006629 MachinePointerInfo(), false, false, false, 0);
Dale Johannesen08673d22010-05-03 22:59:34 +00006630 }
Chris Lattner3fc027d2007-12-08 06:59:59 +00006631
Chris Lattner3fc027d2007-12-08 06:59:59 +00006632 // Just load the return address off the stack.
Dan Gohman475871a2008-07-27 21:46:04 +00006633 SDValue RetAddrFI = getReturnAddrFrameIndex(DAG);
Dale Johannesen08673d22010-05-03 22:59:34 +00006634 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00006635 RetAddrFI, MachinePointerInfo(), false, false, false, 0);
Chris Lattner3fc027d2007-12-08 06:59:59 +00006636}
6637
Dan Gohmand858e902010-04-17 15:26:15 +00006638SDValue PPCTargetLowering::LowerFRAMEADDR(SDValue Op,
6639 SelectionDAG &DAG) const {
Dale Johannesena05dca42009-02-04 23:02:30 +00006640 DebugLoc dl = Op.getDebugLoc();
Dale Johannesen08673d22010-05-03 22:59:34 +00006641 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00006642
Owen Andersone50ed302009-08-10 22:56:29 +00006643 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson825b72b2009-08-11 20:47:22 +00006644 bool isPPC64 = PtrVT == MVT::i64;
Scott Michelfdc40a02009-02-17 22:15:04 +00006645
Nicolas Geoffray43c6e7c2007-03-01 13:11:38 +00006646 MachineFunction &MF = DAG.getMachineFunction();
6647 MachineFrameInfo *MFI = MF.getFrameInfo();
Dale Johannesen08673d22010-05-03 22:59:34 +00006648 MFI->setFrameAddressIsTaken(true);
Nick Lewycky8a8d4792011-12-02 22:16:29 +00006649 bool is31 = (getTargetMachine().Options.DisableFramePointerElim(MF) ||
6650 MFI->hasVarSizedObjects()) &&
Dale Johannesen08673d22010-05-03 22:59:34 +00006651 MFI->getStackSize() &&
Bill Wendling67658342012-10-09 07:45:08 +00006652 !MF.getFunction()->getFnAttributes().
6653 hasAttribute(Attributes::Naked);
Dale Johannesen08673d22010-05-03 22:59:34 +00006654 unsigned FrameReg = isPPC64 ? (is31 ? PPC::X31 : PPC::X1) :
6655 (is31 ? PPC::R31 : PPC::R1);
6656 SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl, FrameReg,
6657 PtrVT);
6658 while (Depth--)
6659 FrameAddr = DAG.getLoad(Op.getValueType(), dl, DAG.getEntryNode(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00006660 FrameAddr, MachinePointerInfo(), false, false,
6661 false, 0);
Dale Johannesen08673d22010-05-03 22:59:34 +00006662 return FrameAddr;
Nicolas Geoffray43c6e7c2007-03-01 13:11:38 +00006663}
Dan Gohman54aeea32008-10-21 03:41:46 +00006664
6665bool
6666PPCTargetLowering::isOffsetFoldingLegal(const GlobalAddressSDNode *GA) const {
6667 // The PowerPC target isn't yet aware of offsets.
6668 return false;
6669}
Tilmann Schellerffd02002009-07-03 06:45:56 +00006670
Evan Cheng42642d02010-04-01 20:10:42 +00006671/// getOptimalMemOpType - Returns the target specific optimal type for load
Evan Chengf28f8bc2010-04-02 19:36:14 +00006672/// and store operations as a result of memset, memcpy, and memmove
6673/// lowering. If DstAlign is zero that means it's safe to destination
6674/// alignment can satisfy any constraint. Similarly if SrcAlign is zero it
6675/// means there isn't a need to check it against alignment requirement,
6676/// probably because the source does not need to be loaded. If
Lang Hames15701f82011-10-26 23:50:43 +00006677/// 'IsZeroVal' is true, that means it's safe to return a
Evan Chengf28f8bc2010-04-02 19:36:14 +00006678/// non-scalar-integer type, e.g. empty string source, constant, or loaded
Evan Chengc3b0c342010-04-08 07:37:57 +00006679/// from memory. 'MemcpyStrSrc' indicates whether the memcpy source is
6680/// constant so it does not need to be loaded.
Dan Gohman37f32ee2010-04-16 20:11:05 +00006681/// It returns EVT::Other if the type should be determined using generic
6682/// target-independent logic.
Evan Cheng255f20f2010-04-01 06:04:33 +00006683EVT PPCTargetLowering::getOptimalMemOpType(uint64_t Size,
6684 unsigned DstAlign, unsigned SrcAlign,
Lang Hames15701f82011-10-26 23:50:43 +00006685 bool IsZeroVal,
Evan Chengc3b0c342010-04-08 07:37:57 +00006686 bool MemcpyStrSrc,
Dan Gohman37f32ee2010-04-16 20:11:05 +00006687 MachineFunction &MF) const {
Tilmann Schellerffd02002009-07-03 06:45:56 +00006688 if (this->PPCSubTarget.isPPC64()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00006689 return MVT::i64;
Tilmann Schellerffd02002009-07-03 06:45:56 +00006690 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +00006691 return MVT::i32;
Tilmann Schellerffd02002009-07-03 06:45:56 +00006692 }
6693}
Hal Finkel3f31d492012-04-01 19:23:08 +00006694
Hal Finkel070b8db2012-06-22 00:49:52 +00006695/// isFMAFasterThanMulAndAdd - Return true if an FMA operation is faster than
6696/// a pair of mul and add instructions. fmuladd intrinsics will be expanded to
6697/// FMAs when this method returns true (and FMAs are legal), otherwise fmuladd
6698/// is expanded to mul + add.
6699bool PPCTargetLowering::isFMAFasterThanMulAndAdd(EVT VT) const {
6700 if (!VT.isSimple())
6701 return false;
6702
6703 switch (VT.getSimpleVT().SimpleTy) {
6704 case MVT::f32:
6705 case MVT::f64:
6706 case MVT::v4f32:
6707 return true;
6708 default:
6709 break;
6710 }
6711
6712 return false;
6713}
6714
Hal Finkel3f31d492012-04-01 19:23:08 +00006715Sched::Preference PPCTargetLowering::getSchedulingPreference(SDNode *N) const {
Hal Finkel71ffcfe2012-06-10 19:32:29 +00006716 if (DisableILPPref)
6717 return TargetLowering::getSchedulingPreference(N);
Hal Finkel3f31d492012-04-01 19:23:08 +00006718
Hal Finkel71ffcfe2012-06-10 19:32:29 +00006719 return Sched::ILP;
Hal Finkel3f31d492012-04-01 19:23:08 +00006720}
6721