blob: 2423aae498931ce78df77dba9a2c8b1a18afed73 [file] [log] [blame]
Nate Begeman4ebd8052005-09-01 23:24:04 +00001//===-- DAGCombiner.cpp - Implement a DAG node combiner -------------------===//
Nate Begeman1d4d4142005-09-01 00:19:25 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file was developed by Nate Begeman and is distributed under the
6// University of Illinois Open Source License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This pass combines dag nodes to form fewer, simpler DAG nodes. It can be run
11// both before and after the DAG is legalized.
12//
13// FIXME: Missing folds
14// sdiv, udiv, srem, urem (X, const) where X is an integer can be expanded into
15// a sequence of multiplies, shifts, and adds. This should be controlled by
16// some kind of hint from the target that int div is expensive.
17// various folds of mulh[s,u] by constants such as -1, powers of 2, etc.
18//
Nate Begeman44728a72005-09-19 22:34:01 +000019// FIXME: select C, pow2, pow2 -> something smart
20// FIXME: trunc(select X, Y, Z) -> select X, trunc(Y), trunc(Z)
Nate Begeman44728a72005-09-19 22:34:01 +000021// FIXME: Dead stores -> nuke
Chris Lattner40c62d52005-10-18 06:04:22 +000022// FIXME: shr X, (and Y,31) -> shr X, Y (TRICKY!)
Nate Begeman1d4d4142005-09-01 00:19:25 +000023// FIXME: mul (x, const) -> shifts + adds
Nate Begeman1d4d4142005-09-01 00:19:25 +000024// FIXME: undef values
Nate Begeman4ebd8052005-09-01 23:24:04 +000025// FIXME: make truncate see through SIGN_EXTEND and AND
Nate Begeman646d7e22005-09-02 21:18:40 +000026// FIXME: divide by zero is currently left unfolded. do we want to turn this
27// into an undef?
Nate Begemanf845b452005-10-08 00:29:44 +000028// FIXME: select ne (select cc, 1, 0), 0, true, false -> select cc, true, false
Nate Begeman1d4d4142005-09-01 00:19:25 +000029//
30//===----------------------------------------------------------------------===//
31
32#define DEBUG_TYPE "dagcombine"
33#include "llvm/ADT/Statistic.h"
34#include "llvm/CodeGen/SelectionDAG.h"
Nate Begeman2300f552005-09-07 00:15:36 +000035#include "llvm/Support/Debug.h"
Nate Begeman1d4d4142005-09-01 00:19:25 +000036#include "llvm/Support/MathExtras.h"
37#include "llvm/Target/TargetLowering.h"
Chris Lattnera500fc62005-09-09 23:53:39 +000038#include <algorithm>
Nate Begeman1d4d4142005-09-01 00:19:25 +000039#include <cmath>
Chris Lattner2c2c6c62006-01-22 23:41:00 +000040#include <iostream>
Nate Begeman1d4d4142005-09-01 00:19:25 +000041using namespace llvm;
42
43namespace {
44 Statistic<> NodesCombined ("dagcombiner", "Number of dag nodes combined");
45
46 class DAGCombiner {
47 SelectionDAG &DAG;
48 TargetLowering &TLI;
Nate Begeman4ebd8052005-09-01 23:24:04 +000049 bool AfterLegalize;
Nate Begeman1d4d4142005-09-01 00:19:25 +000050
51 // Worklist of all of the nodes that need to be simplified.
52 std::vector<SDNode*> WorkList;
53
54 /// AddUsersToWorkList - When an instruction is simplified, add all users of
55 /// the instruction to the work lists because they might get more simplified
56 /// now.
57 ///
58 void AddUsersToWorkList(SDNode *N) {
59 for (SDNode::use_iterator UI = N->use_begin(), UE = N->use_end();
Nate Begeman4ebd8052005-09-01 23:24:04 +000060 UI != UE; ++UI)
61 WorkList.push_back(*UI);
Nate Begeman1d4d4142005-09-01 00:19:25 +000062 }
63
64 /// removeFromWorkList - remove all instances of N from the worklist.
Chris Lattner5750df92006-03-01 04:03:14 +000065 ///
Nate Begeman1d4d4142005-09-01 00:19:25 +000066 void removeFromWorkList(SDNode *N) {
67 WorkList.erase(std::remove(WorkList.begin(), WorkList.end(), N),
68 WorkList.end());
69 }
70
Chris Lattner24664722006-03-01 04:53:38 +000071 public:
Chris Lattner5750df92006-03-01 04:03:14 +000072 void AddToWorkList(SDNode *N) {
73 WorkList.push_back(N);
74 }
75
Chris Lattner01a22022005-10-10 22:04:48 +000076 SDOperand CombineTo(SDNode *N, const std::vector<SDOperand> &To) {
Chris Lattner87514ca2005-10-10 22:31:19 +000077 ++NodesCombined;
Chris Lattner01a22022005-10-10 22:04:48 +000078 DEBUG(std::cerr << "\nReplacing "; N->dump();
79 std::cerr << "\nWith: "; To[0].Val->dump();
80 std::cerr << " and " << To.size()-1 << " other values\n");
81 std::vector<SDNode*> NowDead;
82 DAG.ReplaceAllUsesWith(N, To, &NowDead);
83
84 // Push the new nodes and any users onto the worklist
85 for (unsigned i = 0, e = To.size(); i != e; ++i) {
86 WorkList.push_back(To[i].Val);
87 AddUsersToWorkList(To[i].Val);
88 }
89
90 // Nodes can end up on the worklist more than once. Make sure we do
91 // not process a node that has been replaced.
92 removeFromWorkList(N);
93 for (unsigned i = 0, e = NowDead.size(); i != e; ++i)
94 removeFromWorkList(NowDead[i]);
95
96 // Finally, since the node is now dead, remove it from the graph.
97 DAG.DeleteNode(N);
98 return SDOperand(N, 0);
99 }
Nate Begeman368e18d2006-02-16 21:11:51 +0000100
Chris Lattner24664722006-03-01 04:53:38 +0000101 SDOperand CombineTo(SDNode *N, SDOperand Res) {
102 std::vector<SDOperand> To;
103 To.push_back(Res);
104 return CombineTo(N, To);
105 }
106
107 SDOperand CombineTo(SDNode *N, SDOperand Res0, SDOperand Res1) {
108 std::vector<SDOperand> To;
109 To.push_back(Res0);
110 To.push_back(Res1);
111 return CombineTo(N, To);
112 }
113 private:
114
Chris Lattner012f2412006-02-17 21:58:01 +0000115 /// SimplifyDemandedBits - Check the specified integer node value to see if
Chris Lattnerb2742f42006-03-01 19:55:35 +0000116 /// it can be simplified or if things it uses can be simplified by bit
Chris Lattner012f2412006-02-17 21:58:01 +0000117 /// propagation. If so, return true.
118 bool SimplifyDemandedBits(SDOperand Op) {
Nate Begeman368e18d2006-02-16 21:11:51 +0000119 TargetLowering::TargetLoweringOpt TLO(DAG);
120 uint64_t KnownZero, KnownOne;
Chris Lattner012f2412006-02-17 21:58:01 +0000121 uint64_t Demanded = MVT::getIntVTBitMask(Op.getValueType());
122 if (!TLI.SimplifyDemandedBits(Op, Demanded, KnownZero, KnownOne, TLO))
123 return false;
124
125 // Revisit the node.
126 WorkList.push_back(Op.Val);
127
128 // Replace the old value with the new one.
129 ++NodesCombined;
130 DEBUG(std::cerr << "\nReplacing "; TLO.Old.Val->dump();
131 std::cerr << "\nWith: "; TLO.New.Val->dump());
132
133 std::vector<SDNode*> NowDead;
134 DAG.ReplaceAllUsesOfValueWith(TLO.Old, TLO.New, NowDead);
135
Chris Lattner7d20d392006-02-20 06:51:04 +0000136 // Push the new node and any (possibly new) users onto the worklist.
Chris Lattner012f2412006-02-17 21:58:01 +0000137 WorkList.push_back(TLO.New.Val);
138 AddUsersToWorkList(TLO.New.Val);
139
140 // Nodes can end up on the worklist more than once. Make sure we do
141 // not process a node that has been replaced.
Chris Lattner012f2412006-02-17 21:58:01 +0000142 for (unsigned i = 0, e = NowDead.size(); i != e; ++i)
143 removeFromWorkList(NowDead[i]);
144
Chris Lattner7d20d392006-02-20 06:51:04 +0000145 // Finally, if the node is now dead, remove it from the graph. The node
146 // may not be dead if the replacement process recursively simplified to
147 // something else needing this node.
148 if (TLO.Old.Val->use_empty()) {
149 removeFromWorkList(TLO.Old.Val);
150 DAG.DeleteNode(TLO.Old.Val);
151 }
Chris Lattner012f2412006-02-17 21:58:01 +0000152 return true;
Nate Begeman368e18d2006-02-16 21:11:51 +0000153 }
Chris Lattner87514ca2005-10-10 22:31:19 +0000154
Nate Begeman1d4d4142005-09-01 00:19:25 +0000155 /// visit - call the node-specific routine that knows how to fold each
156 /// particular type of node.
Nate Begeman83e75ec2005-09-06 04:43:02 +0000157 SDOperand visit(SDNode *N);
Nate Begeman1d4d4142005-09-01 00:19:25 +0000158
159 // Visitation implementation - Implement dag node combining for different
160 // node types. The semantics are as follows:
161 // Return Value:
Nate Begeman2300f552005-09-07 00:15:36 +0000162 // SDOperand.Val == 0 - No change was made
Chris Lattner01a22022005-10-10 22:04:48 +0000163 // SDOperand.Val == N - N was replaced, is dead, and is already handled.
Nate Begeman2300f552005-09-07 00:15:36 +0000164 // otherwise - N should be replaced by the returned Operand.
Nate Begeman1d4d4142005-09-01 00:19:25 +0000165 //
Nate Begeman83e75ec2005-09-06 04:43:02 +0000166 SDOperand visitTokenFactor(SDNode *N);
167 SDOperand visitADD(SDNode *N);
168 SDOperand visitSUB(SDNode *N);
169 SDOperand visitMUL(SDNode *N);
170 SDOperand visitSDIV(SDNode *N);
171 SDOperand visitUDIV(SDNode *N);
172 SDOperand visitSREM(SDNode *N);
173 SDOperand visitUREM(SDNode *N);
174 SDOperand visitMULHU(SDNode *N);
175 SDOperand visitMULHS(SDNode *N);
176 SDOperand visitAND(SDNode *N);
177 SDOperand visitOR(SDNode *N);
178 SDOperand visitXOR(SDNode *N);
Chris Lattneredab1b92006-04-02 03:25:57 +0000179 SDOperand visitVBinOp(SDNode *N, ISD::NodeType IntOp, ISD::NodeType FPOp);
Nate Begeman83e75ec2005-09-06 04:43:02 +0000180 SDOperand visitSHL(SDNode *N);
181 SDOperand visitSRA(SDNode *N);
182 SDOperand visitSRL(SDNode *N);
183 SDOperand visitCTLZ(SDNode *N);
184 SDOperand visitCTTZ(SDNode *N);
185 SDOperand visitCTPOP(SDNode *N);
Nate Begeman452d7be2005-09-16 00:54:12 +0000186 SDOperand visitSELECT(SDNode *N);
187 SDOperand visitSELECT_CC(SDNode *N);
188 SDOperand visitSETCC(SDNode *N);
Nate Begeman83e75ec2005-09-06 04:43:02 +0000189 SDOperand visitSIGN_EXTEND(SDNode *N);
190 SDOperand visitZERO_EXTEND(SDNode *N);
Chris Lattner5ffc0662006-05-05 05:58:59 +0000191 SDOperand visitANY_EXTEND(SDNode *N);
Nate Begeman83e75ec2005-09-06 04:43:02 +0000192 SDOperand visitSIGN_EXTEND_INREG(SDNode *N);
193 SDOperand visitTRUNCATE(SDNode *N);
Chris Lattner94683772005-12-23 05:30:37 +0000194 SDOperand visitBIT_CONVERT(SDNode *N);
Chris Lattner6258fb22006-04-02 02:53:43 +0000195 SDOperand visitVBIT_CONVERT(SDNode *N);
Chris Lattner01b3d732005-09-28 22:28:18 +0000196 SDOperand visitFADD(SDNode *N);
197 SDOperand visitFSUB(SDNode *N);
198 SDOperand visitFMUL(SDNode *N);
199 SDOperand visitFDIV(SDNode *N);
200 SDOperand visitFREM(SDNode *N);
Chris Lattner12d83032006-03-05 05:30:57 +0000201 SDOperand visitFCOPYSIGN(SDNode *N);
Nate Begeman83e75ec2005-09-06 04:43:02 +0000202 SDOperand visitSINT_TO_FP(SDNode *N);
203 SDOperand visitUINT_TO_FP(SDNode *N);
204 SDOperand visitFP_TO_SINT(SDNode *N);
205 SDOperand visitFP_TO_UINT(SDNode *N);
206 SDOperand visitFP_ROUND(SDNode *N);
207 SDOperand visitFP_ROUND_INREG(SDNode *N);
208 SDOperand visitFP_EXTEND(SDNode *N);
209 SDOperand visitFNEG(SDNode *N);
210 SDOperand visitFABS(SDNode *N);
Nate Begeman452d7be2005-09-16 00:54:12 +0000211 SDOperand visitBRCOND(SDNode *N);
Nate Begeman44728a72005-09-19 22:34:01 +0000212 SDOperand visitBR_CC(SDNode *N);
Chris Lattner01a22022005-10-10 22:04:48 +0000213 SDOperand visitLOAD(SDNode *N);
Chris Lattner29cd7db2006-03-31 18:10:41 +0000214 SDOperand visitXEXTLOAD(SDNode *N);
Chris Lattner87514ca2005-10-10 22:31:19 +0000215 SDOperand visitSTORE(SDNode *N);
Chris Lattnerca242442006-03-19 01:27:56 +0000216 SDOperand visitINSERT_VECTOR_ELT(SDNode *N);
217 SDOperand visitVINSERT_VECTOR_ELT(SDNode *N);
Chris Lattnerd7648c82006-03-28 20:28:38 +0000218 SDOperand visitVBUILD_VECTOR(SDNode *N);
Chris Lattner66445d32006-03-28 22:11:53 +0000219 SDOperand visitVECTOR_SHUFFLE(SDNode *N);
Chris Lattnerf1d0c622006-03-31 22:16:43 +0000220 SDOperand visitVVECTOR_SHUFFLE(SDNode *N);
Chris Lattner01a22022005-10-10 22:04:48 +0000221
Evan Cheng44f1f092006-04-20 08:56:16 +0000222 SDOperand XformToShuffleWithZero(SDNode *N);
Nate Begemancd4d58c2006-02-03 06:46:56 +0000223 SDOperand ReassociateOps(unsigned Opc, SDOperand LHS, SDOperand RHS);
224
Chris Lattner40c62d52005-10-18 06:04:22 +0000225 bool SimplifySelectOps(SDNode *SELECT, SDOperand LHS, SDOperand RHS);
Chris Lattner35e5c142006-05-05 05:51:50 +0000226 SDOperand SimplifyBinOpWithSameOpcodeHands(SDNode *N);
Nate Begeman44728a72005-09-19 22:34:01 +0000227 SDOperand SimplifySelect(SDOperand N0, SDOperand N1, SDOperand N2);
228 SDOperand SimplifySelectCC(SDOperand N0, SDOperand N1, SDOperand N2,
229 SDOperand N3, ISD::CondCode CC);
Nate Begeman452d7be2005-09-16 00:54:12 +0000230 SDOperand SimplifySetCC(MVT::ValueType VT, SDOperand N0, SDOperand N1,
Nate Begemane17daeb2005-10-05 21:43:42 +0000231 ISD::CondCode Cond, bool foldBooleans = true);
Chris Lattner6258fb22006-04-02 02:53:43 +0000232 SDOperand ConstantFoldVBIT_CONVERTofVBUILD_VECTOR(SDNode *, MVT::ValueType);
Nate Begeman69575232005-10-20 02:15:44 +0000233 SDOperand BuildSDIV(SDNode *N);
234 SDOperand BuildUDIV(SDNode *N);
Nate Begeman1d4d4142005-09-01 00:19:25 +0000235public:
236 DAGCombiner(SelectionDAG &D)
Nate Begeman646d7e22005-09-02 21:18:40 +0000237 : DAG(D), TLI(D.getTargetLoweringInfo()), AfterLegalize(false) {}
Nate Begeman1d4d4142005-09-01 00:19:25 +0000238
239 /// Run - runs the dag combiner on all nodes in the work list
Nate Begeman4ebd8052005-09-01 23:24:04 +0000240 void Run(bool RunningAfterLegalize);
Nate Begeman1d4d4142005-09-01 00:19:25 +0000241 };
242}
243
Chris Lattner24664722006-03-01 04:53:38 +0000244//===----------------------------------------------------------------------===//
245// TargetLowering::DAGCombinerInfo implementation
246//===----------------------------------------------------------------------===//
247
248void TargetLowering::DAGCombinerInfo::AddToWorklist(SDNode *N) {
249 ((DAGCombiner*)DC)->AddToWorkList(N);
250}
251
252SDOperand TargetLowering::DAGCombinerInfo::
253CombineTo(SDNode *N, const std::vector<SDOperand> &To) {
254 return ((DAGCombiner*)DC)->CombineTo(N, To);
255}
256
257SDOperand TargetLowering::DAGCombinerInfo::
258CombineTo(SDNode *N, SDOperand Res) {
259 return ((DAGCombiner*)DC)->CombineTo(N, Res);
260}
261
262
263SDOperand TargetLowering::DAGCombinerInfo::
264CombineTo(SDNode *N, SDOperand Res0, SDOperand Res1) {
265 return ((DAGCombiner*)DC)->CombineTo(N, Res0, Res1);
266}
267
268
269
270
271//===----------------------------------------------------------------------===//
272
273
Nate Begeman69575232005-10-20 02:15:44 +0000274struct ms {
275 int64_t m; // magic number
276 int64_t s; // shift amount
277};
278
279struct mu {
280 uint64_t m; // magic number
281 int64_t a; // add indicator
282 int64_t s; // shift amount
283};
284
285/// magic - calculate the magic numbers required to codegen an integer sdiv as
286/// a sequence of multiply and shifts. Requires that the divisor not be 0, 1,
287/// or -1.
288static ms magic32(int32_t d) {
289 int32_t p;
290 uint32_t ad, anc, delta, q1, r1, q2, r2, t;
291 const uint32_t two31 = 0x80000000U;
292 struct ms mag;
293
294 ad = abs(d);
295 t = two31 + ((uint32_t)d >> 31);
296 anc = t - 1 - t%ad; // absolute value of nc
297 p = 31; // initialize p
298 q1 = two31/anc; // initialize q1 = 2p/abs(nc)
299 r1 = two31 - q1*anc; // initialize r1 = rem(2p,abs(nc))
300 q2 = two31/ad; // initialize q2 = 2p/abs(d)
301 r2 = two31 - q2*ad; // initialize r2 = rem(2p,abs(d))
302 do {
303 p = p + 1;
304 q1 = 2*q1; // update q1 = 2p/abs(nc)
305 r1 = 2*r1; // update r1 = rem(2p/abs(nc))
306 if (r1 >= anc) { // must be unsigned comparison
307 q1 = q1 + 1;
308 r1 = r1 - anc;
309 }
310 q2 = 2*q2; // update q2 = 2p/abs(d)
311 r2 = 2*r2; // update r2 = rem(2p/abs(d))
312 if (r2 >= ad) { // must be unsigned comparison
313 q2 = q2 + 1;
314 r2 = r2 - ad;
315 }
316 delta = ad - r2;
317 } while (q1 < delta || (q1 == delta && r1 == 0));
318
319 mag.m = (int32_t)(q2 + 1); // make sure to sign extend
320 if (d < 0) mag.m = -mag.m; // resulting magic number
321 mag.s = p - 32; // resulting shift
322 return mag;
323}
324
325/// magicu - calculate the magic numbers required to codegen an integer udiv as
326/// a sequence of multiply, add and shifts. Requires that the divisor not be 0.
327static mu magicu32(uint32_t d) {
328 int32_t p;
329 uint32_t nc, delta, q1, r1, q2, r2;
330 struct mu magu;
331 magu.a = 0; // initialize "add" indicator
332 nc = - 1 - (-d)%d;
333 p = 31; // initialize p
334 q1 = 0x80000000/nc; // initialize q1 = 2p/nc
335 r1 = 0x80000000 - q1*nc; // initialize r1 = rem(2p,nc)
336 q2 = 0x7FFFFFFF/d; // initialize q2 = (2p-1)/d
337 r2 = 0x7FFFFFFF - q2*d; // initialize r2 = rem((2p-1),d)
338 do {
339 p = p + 1;
340 if (r1 >= nc - r1 ) {
341 q1 = 2*q1 + 1; // update q1
342 r1 = 2*r1 - nc; // update r1
343 }
344 else {
345 q1 = 2*q1; // update q1
346 r1 = 2*r1; // update r1
347 }
348 if (r2 + 1 >= d - r2) {
349 if (q2 >= 0x7FFFFFFF) magu.a = 1;
350 q2 = 2*q2 + 1; // update q2
351 r2 = 2*r2 + 1 - d; // update r2
352 }
353 else {
354 if (q2 >= 0x80000000) magu.a = 1;
355 q2 = 2*q2; // update q2
356 r2 = 2*r2 + 1; // update r2
357 }
358 delta = d - 1 - r2;
359 } while (p < 64 && (q1 < delta || (q1 == delta && r1 == 0)));
360 magu.m = q2 + 1; // resulting magic number
361 magu.s = p - 32; // resulting shift
362 return magu;
363}
364
365/// magic - calculate the magic numbers required to codegen an integer sdiv as
366/// a sequence of multiply and shifts. Requires that the divisor not be 0, 1,
367/// or -1.
368static ms magic64(int64_t d) {
369 int64_t p;
370 uint64_t ad, anc, delta, q1, r1, q2, r2, t;
371 const uint64_t two63 = 9223372036854775808ULL; // 2^63
372 struct ms mag;
373
Chris Lattnerf75f2a02005-10-20 17:01:00 +0000374 ad = d >= 0 ? d : -d;
Nate Begeman69575232005-10-20 02:15:44 +0000375 t = two63 + ((uint64_t)d >> 63);
376 anc = t - 1 - t%ad; // absolute value of nc
377 p = 63; // initialize p
378 q1 = two63/anc; // initialize q1 = 2p/abs(nc)
379 r1 = two63 - q1*anc; // initialize r1 = rem(2p,abs(nc))
380 q2 = two63/ad; // initialize q2 = 2p/abs(d)
381 r2 = two63 - q2*ad; // initialize r2 = rem(2p,abs(d))
382 do {
383 p = p + 1;
384 q1 = 2*q1; // update q1 = 2p/abs(nc)
385 r1 = 2*r1; // update r1 = rem(2p/abs(nc))
386 if (r1 >= anc) { // must be unsigned comparison
387 q1 = q1 + 1;
388 r1 = r1 - anc;
389 }
390 q2 = 2*q2; // update q2 = 2p/abs(d)
391 r2 = 2*r2; // update r2 = rem(2p/abs(d))
392 if (r2 >= ad) { // must be unsigned comparison
393 q2 = q2 + 1;
394 r2 = r2 - ad;
395 }
396 delta = ad - r2;
397 } while (q1 < delta || (q1 == delta && r1 == 0));
398
399 mag.m = q2 + 1;
400 if (d < 0) mag.m = -mag.m; // resulting magic number
401 mag.s = p - 64; // resulting shift
402 return mag;
403}
404
405/// magicu - calculate the magic numbers required to codegen an integer udiv as
406/// a sequence of multiply, add and shifts. Requires that the divisor not be 0.
407static mu magicu64(uint64_t d)
408{
409 int64_t p;
410 uint64_t nc, delta, q1, r1, q2, r2;
411 struct mu magu;
412 magu.a = 0; // initialize "add" indicator
413 nc = - 1 - (-d)%d;
414 p = 63; // initialize p
415 q1 = 0x8000000000000000ull/nc; // initialize q1 = 2p/nc
416 r1 = 0x8000000000000000ull - q1*nc; // initialize r1 = rem(2p,nc)
417 q2 = 0x7FFFFFFFFFFFFFFFull/d; // initialize q2 = (2p-1)/d
418 r2 = 0x7FFFFFFFFFFFFFFFull - q2*d; // initialize r2 = rem((2p-1),d)
419 do {
420 p = p + 1;
421 if (r1 >= nc - r1 ) {
422 q1 = 2*q1 + 1; // update q1
423 r1 = 2*r1 - nc; // update r1
424 }
425 else {
426 q1 = 2*q1; // update q1
427 r1 = 2*r1; // update r1
428 }
429 if (r2 + 1 >= d - r2) {
430 if (q2 >= 0x7FFFFFFFFFFFFFFFull) magu.a = 1;
431 q2 = 2*q2 + 1; // update q2
432 r2 = 2*r2 + 1 - d; // update r2
433 }
434 else {
435 if (q2 >= 0x8000000000000000ull) magu.a = 1;
436 q2 = 2*q2; // update q2
437 r2 = 2*r2 + 1; // update r2
438 }
439 delta = d - 1 - r2;
440 } while (p < 64 && (q1 < delta || (q1 == delta && r1 == 0)));
441 magu.m = q2 + 1; // resulting magic number
442 magu.s = p - 64; // resulting shift
443 return magu;
444}
445
Nate Begeman4ebd8052005-09-01 23:24:04 +0000446// isSetCCEquivalent - Return true if this node is a setcc, or is a select_cc
447// that selects between the values 1 and 0, making it equivalent to a setcc.
Nate Begeman646d7e22005-09-02 21:18:40 +0000448// Also, set the incoming LHS, RHS, and CC references to the appropriate
449// nodes based on the type of node we are checking. This simplifies life a
450// bit for the callers.
451static bool isSetCCEquivalent(SDOperand N, SDOperand &LHS, SDOperand &RHS,
452 SDOperand &CC) {
453 if (N.getOpcode() == ISD::SETCC) {
454 LHS = N.getOperand(0);
455 RHS = N.getOperand(1);
456 CC = N.getOperand(2);
Nate Begeman4ebd8052005-09-01 23:24:04 +0000457 return true;
Nate Begeman646d7e22005-09-02 21:18:40 +0000458 }
Nate Begeman1d4d4142005-09-01 00:19:25 +0000459 if (N.getOpcode() == ISD::SELECT_CC &&
460 N.getOperand(2).getOpcode() == ISD::Constant &&
461 N.getOperand(3).getOpcode() == ISD::Constant &&
462 cast<ConstantSDNode>(N.getOperand(2))->getValue() == 1 &&
Nate Begeman646d7e22005-09-02 21:18:40 +0000463 cast<ConstantSDNode>(N.getOperand(3))->isNullValue()) {
464 LHS = N.getOperand(0);
465 RHS = N.getOperand(1);
466 CC = N.getOperand(4);
Nate Begeman1d4d4142005-09-01 00:19:25 +0000467 return true;
Nate Begeman646d7e22005-09-02 21:18:40 +0000468 }
Nate Begeman1d4d4142005-09-01 00:19:25 +0000469 return false;
470}
471
Nate Begeman99801192005-09-07 23:25:52 +0000472// isOneUseSetCC - Return true if this is a SetCC-equivalent operation with only
473// one use. If this is true, it allows the users to invert the operation for
474// free when it is profitable to do so.
475static bool isOneUseSetCC(SDOperand N) {
Nate Begeman646d7e22005-09-02 21:18:40 +0000476 SDOperand N0, N1, N2;
Nate Begeman646d7e22005-09-02 21:18:40 +0000477 if (isSetCCEquivalent(N, N0, N1, N2) && N.Val->hasOneUse())
Nate Begeman4ebd8052005-09-01 23:24:04 +0000478 return true;
479 return false;
480}
481
Nate Begeman452d7be2005-09-16 00:54:12 +0000482// FIXME: This should probably go in the ISD class rather than being duplicated
483// in several files.
484static bool isCommutativeBinOp(unsigned Opcode) {
485 switch (Opcode) {
486 case ISD::ADD:
487 case ISD::MUL:
488 case ISD::AND:
489 case ISD::OR:
490 case ISD::XOR: return true;
491 default: return false; // FIXME: Need commutative info for user ops!
492 }
493}
494
Nate Begemancd4d58c2006-02-03 06:46:56 +0000495SDOperand DAGCombiner::ReassociateOps(unsigned Opc, SDOperand N0, SDOperand N1){
496 MVT::ValueType VT = N0.getValueType();
497 // reassoc. (op (op x, c1), y) -> (op (op x, y), c1) iff x+c1 has one use
498 // reassoc. (op (op x, c1), c2) -> (op x, (op c1, c2))
499 if (N0.getOpcode() == Opc && isa<ConstantSDNode>(N0.getOperand(1))) {
500 if (isa<ConstantSDNode>(N1)) {
501 SDOperand OpNode = DAG.getNode(Opc, VT, N0.getOperand(1), N1);
Chris Lattner5750df92006-03-01 04:03:14 +0000502 AddToWorkList(OpNode.Val);
Nate Begemancd4d58c2006-02-03 06:46:56 +0000503 return DAG.getNode(Opc, VT, OpNode, N0.getOperand(0));
504 } else if (N0.hasOneUse()) {
505 SDOperand OpNode = DAG.getNode(Opc, VT, N0.getOperand(0), N1);
Chris Lattner5750df92006-03-01 04:03:14 +0000506 AddToWorkList(OpNode.Val);
Nate Begemancd4d58c2006-02-03 06:46:56 +0000507 return DAG.getNode(Opc, VT, OpNode, N0.getOperand(1));
508 }
509 }
510 // reassoc. (op y, (op x, c1)) -> (op (op x, y), c1) iff x+c1 has one use
511 // reassoc. (op c2, (op x, c1)) -> (op x, (op c1, c2))
512 if (N1.getOpcode() == Opc && isa<ConstantSDNode>(N1.getOperand(1))) {
513 if (isa<ConstantSDNode>(N0)) {
514 SDOperand OpNode = DAG.getNode(Opc, VT, N1.getOperand(1), N0);
Chris Lattner5750df92006-03-01 04:03:14 +0000515 AddToWorkList(OpNode.Val);
Nate Begemancd4d58c2006-02-03 06:46:56 +0000516 return DAG.getNode(Opc, VT, OpNode, N1.getOperand(0));
517 } else if (N1.hasOneUse()) {
518 SDOperand OpNode = DAG.getNode(Opc, VT, N1.getOperand(0), N0);
Chris Lattner5750df92006-03-01 04:03:14 +0000519 AddToWorkList(OpNode.Val);
Nate Begemancd4d58c2006-02-03 06:46:56 +0000520 return DAG.getNode(Opc, VT, OpNode, N1.getOperand(1));
521 }
522 }
523 return SDOperand();
524}
525
Nate Begeman4ebd8052005-09-01 23:24:04 +0000526void DAGCombiner::Run(bool RunningAfterLegalize) {
527 // set the instance variable, so that the various visit routines may use it.
528 AfterLegalize = RunningAfterLegalize;
529
Nate Begeman646d7e22005-09-02 21:18:40 +0000530 // Add all the dag nodes to the worklist.
Chris Lattnerde202b32005-11-09 23:47:37 +0000531 for (SelectionDAG::allnodes_iterator I = DAG.allnodes_begin(),
532 E = DAG.allnodes_end(); I != E; ++I)
533 WorkList.push_back(I);
Nate Begeman83e75ec2005-09-06 04:43:02 +0000534
Chris Lattner95038592005-10-05 06:35:28 +0000535 // Create a dummy node (which is not added to allnodes), that adds a reference
536 // to the root node, preventing it from being deleted, and tracking any
537 // changes of the root.
538 HandleSDNode Dummy(DAG.getRoot());
539
Chris Lattner24664722006-03-01 04:53:38 +0000540
541 /// DagCombineInfo - Expose the DAG combiner to the target combiner impls.
542 TargetLowering::DAGCombinerInfo
543 DagCombineInfo(DAG, !RunningAfterLegalize, this);
544
Nate Begeman1d4d4142005-09-01 00:19:25 +0000545 // while the worklist isn't empty, inspect the node on the end of it and
546 // try and combine it.
547 while (!WorkList.empty()) {
548 SDNode *N = WorkList.back();
549 WorkList.pop_back();
550
551 // If N has no uses, it is dead. Make sure to revisit all N's operands once
Chris Lattner95038592005-10-05 06:35:28 +0000552 // N is deleted from the DAG, since they too may now be dead or may have a
553 // reduced number of uses, allowing other xforms.
554 if (N->use_empty() && N != &Dummy) {
Nate Begeman1d4d4142005-09-01 00:19:25 +0000555 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i)
556 WorkList.push_back(N->getOperand(i).Val);
557
Nate Begeman1d4d4142005-09-01 00:19:25 +0000558 removeFromWorkList(N);
Chris Lattner95038592005-10-05 06:35:28 +0000559 DAG.DeleteNode(N);
Nate Begeman1d4d4142005-09-01 00:19:25 +0000560 continue;
561 }
562
Nate Begeman83e75ec2005-09-06 04:43:02 +0000563 SDOperand RV = visit(N);
Chris Lattner24664722006-03-01 04:53:38 +0000564
565 // If nothing happened, try a target-specific DAG combine.
566 if (RV.Val == 0) {
567 if (N->getOpcode() >= ISD::BUILTIN_OP_END ||
568 TLI.hasTargetDAGCombine((ISD::NodeType)N->getOpcode()))
569 RV = TLI.PerformDAGCombine(N, DagCombineInfo);
570 }
571
Nate Begeman83e75ec2005-09-06 04:43:02 +0000572 if (RV.Val) {
Nate Begeman1d4d4142005-09-01 00:19:25 +0000573 ++NodesCombined;
Nate Begeman646d7e22005-09-02 21:18:40 +0000574 // If we get back the same node we passed in, rather than a new node or
575 // zero, we know that the node must have defined multiple values and
576 // CombineTo was used. Since CombineTo takes care of the worklist
577 // mechanics for us, we have no work to do in this case.
Nate Begeman83e75ec2005-09-06 04:43:02 +0000578 if (RV.Val != N) {
Nate Begeman2300f552005-09-07 00:15:36 +0000579 DEBUG(std::cerr << "\nReplacing "; N->dump();
580 std::cerr << "\nWith: "; RV.Val->dump();
581 std::cerr << '\n');
Chris Lattner01a22022005-10-10 22:04:48 +0000582 std::vector<SDNode*> NowDead;
583 DAG.ReplaceAllUsesWith(N, std::vector<SDOperand>(1, RV), &NowDead);
Nate Begeman646d7e22005-09-02 21:18:40 +0000584
585 // Push the new node and any users onto the worklist
Nate Begeman83e75ec2005-09-06 04:43:02 +0000586 WorkList.push_back(RV.Val);
587 AddUsersToWorkList(RV.Val);
Nate Begeman646d7e22005-09-02 21:18:40 +0000588
589 // Nodes can end up on the worklist more than once. Make sure we do
590 // not process a node that has been replaced.
591 removeFromWorkList(N);
Chris Lattner01a22022005-10-10 22:04:48 +0000592 for (unsigned i = 0, e = NowDead.size(); i != e; ++i)
593 removeFromWorkList(NowDead[i]);
Chris Lattner5c46f742005-10-05 06:11:08 +0000594
595 // Finally, since the node is now dead, remove it from the graph.
596 DAG.DeleteNode(N);
Nate Begeman646d7e22005-09-02 21:18:40 +0000597 }
Nate Begeman1d4d4142005-09-01 00:19:25 +0000598 }
599 }
Chris Lattner95038592005-10-05 06:35:28 +0000600
601 // If the root changed (e.g. it was a dead load, update the root).
602 DAG.setRoot(Dummy.getValue());
Nate Begeman1d4d4142005-09-01 00:19:25 +0000603}
604
Nate Begeman83e75ec2005-09-06 04:43:02 +0000605SDOperand DAGCombiner::visit(SDNode *N) {
Nate Begeman1d4d4142005-09-01 00:19:25 +0000606 switch(N->getOpcode()) {
607 default: break;
Nate Begeman4942a962005-09-01 00:33:32 +0000608 case ISD::TokenFactor: return visitTokenFactor(N);
Nate Begeman646d7e22005-09-02 21:18:40 +0000609 case ISD::ADD: return visitADD(N);
610 case ISD::SUB: return visitSUB(N);
611 case ISD::MUL: return visitMUL(N);
612 case ISD::SDIV: return visitSDIV(N);
613 case ISD::UDIV: return visitUDIV(N);
614 case ISD::SREM: return visitSREM(N);
615 case ISD::UREM: return visitUREM(N);
616 case ISD::MULHU: return visitMULHU(N);
617 case ISD::MULHS: return visitMULHS(N);
618 case ISD::AND: return visitAND(N);
619 case ISD::OR: return visitOR(N);
620 case ISD::XOR: return visitXOR(N);
621 case ISD::SHL: return visitSHL(N);
622 case ISD::SRA: return visitSRA(N);
623 case ISD::SRL: return visitSRL(N);
624 case ISD::CTLZ: return visitCTLZ(N);
625 case ISD::CTTZ: return visitCTTZ(N);
626 case ISD::CTPOP: return visitCTPOP(N);
Nate Begeman452d7be2005-09-16 00:54:12 +0000627 case ISD::SELECT: return visitSELECT(N);
628 case ISD::SELECT_CC: return visitSELECT_CC(N);
629 case ISD::SETCC: return visitSETCC(N);
Nate Begeman646d7e22005-09-02 21:18:40 +0000630 case ISD::SIGN_EXTEND: return visitSIGN_EXTEND(N);
631 case ISD::ZERO_EXTEND: return visitZERO_EXTEND(N);
Chris Lattner5ffc0662006-05-05 05:58:59 +0000632 case ISD::ANY_EXTEND: return visitANY_EXTEND(N);
Nate Begeman646d7e22005-09-02 21:18:40 +0000633 case ISD::SIGN_EXTEND_INREG: return visitSIGN_EXTEND_INREG(N);
634 case ISD::TRUNCATE: return visitTRUNCATE(N);
Chris Lattner94683772005-12-23 05:30:37 +0000635 case ISD::BIT_CONVERT: return visitBIT_CONVERT(N);
Chris Lattner6258fb22006-04-02 02:53:43 +0000636 case ISD::VBIT_CONVERT: return visitVBIT_CONVERT(N);
Chris Lattner01b3d732005-09-28 22:28:18 +0000637 case ISD::FADD: return visitFADD(N);
638 case ISD::FSUB: return visitFSUB(N);
639 case ISD::FMUL: return visitFMUL(N);
640 case ISD::FDIV: return visitFDIV(N);
641 case ISD::FREM: return visitFREM(N);
Chris Lattner12d83032006-03-05 05:30:57 +0000642 case ISD::FCOPYSIGN: return visitFCOPYSIGN(N);
Nate Begeman646d7e22005-09-02 21:18:40 +0000643 case ISD::SINT_TO_FP: return visitSINT_TO_FP(N);
644 case ISD::UINT_TO_FP: return visitUINT_TO_FP(N);
645 case ISD::FP_TO_SINT: return visitFP_TO_SINT(N);
646 case ISD::FP_TO_UINT: return visitFP_TO_UINT(N);
647 case ISD::FP_ROUND: return visitFP_ROUND(N);
648 case ISD::FP_ROUND_INREG: return visitFP_ROUND_INREG(N);
649 case ISD::FP_EXTEND: return visitFP_EXTEND(N);
650 case ISD::FNEG: return visitFNEG(N);
651 case ISD::FABS: return visitFABS(N);
Nate Begeman44728a72005-09-19 22:34:01 +0000652 case ISD::BRCOND: return visitBRCOND(N);
Nate Begeman44728a72005-09-19 22:34:01 +0000653 case ISD::BR_CC: return visitBR_CC(N);
Chris Lattner01a22022005-10-10 22:04:48 +0000654 case ISD::LOAD: return visitLOAD(N);
Chris Lattner29cd7db2006-03-31 18:10:41 +0000655 case ISD::EXTLOAD:
656 case ISD::SEXTLOAD:
657 case ISD::ZEXTLOAD: return visitXEXTLOAD(N);
Chris Lattner87514ca2005-10-10 22:31:19 +0000658 case ISD::STORE: return visitSTORE(N);
Chris Lattnerca242442006-03-19 01:27:56 +0000659 case ISD::INSERT_VECTOR_ELT: return visitINSERT_VECTOR_ELT(N);
660 case ISD::VINSERT_VECTOR_ELT: return visitVINSERT_VECTOR_ELT(N);
Chris Lattnerd7648c82006-03-28 20:28:38 +0000661 case ISD::VBUILD_VECTOR: return visitVBUILD_VECTOR(N);
Chris Lattner66445d32006-03-28 22:11:53 +0000662 case ISD::VECTOR_SHUFFLE: return visitVECTOR_SHUFFLE(N);
Chris Lattnerf1d0c622006-03-31 22:16:43 +0000663 case ISD::VVECTOR_SHUFFLE: return visitVVECTOR_SHUFFLE(N);
Chris Lattneredab1b92006-04-02 03:25:57 +0000664 case ISD::VADD: return visitVBinOp(N, ISD::ADD , ISD::FADD);
665 case ISD::VSUB: return visitVBinOp(N, ISD::SUB , ISD::FSUB);
666 case ISD::VMUL: return visitVBinOp(N, ISD::MUL , ISD::FMUL);
667 case ISD::VSDIV: return visitVBinOp(N, ISD::SDIV, ISD::FDIV);
668 case ISD::VUDIV: return visitVBinOp(N, ISD::UDIV, ISD::UDIV);
669 case ISD::VAND: return visitVBinOp(N, ISD::AND , ISD::AND);
670 case ISD::VOR: return visitVBinOp(N, ISD::OR , ISD::OR);
671 case ISD::VXOR: return visitVBinOp(N, ISD::XOR , ISD::XOR);
Nate Begeman1d4d4142005-09-01 00:19:25 +0000672 }
Nate Begeman83e75ec2005-09-06 04:43:02 +0000673 return SDOperand();
Nate Begeman1d4d4142005-09-01 00:19:25 +0000674}
675
Nate Begeman83e75ec2005-09-06 04:43:02 +0000676SDOperand DAGCombiner::visitTokenFactor(SDNode *N) {
Nate Begemanded49632005-10-13 03:11:28 +0000677 std::vector<SDOperand> Ops;
678 bool Changed = false;
679
Nate Begeman1d4d4142005-09-01 00:19:25 +0000680 // If the token factor has two operands and one is the entry token, replace
681 // the token factor with the other operand.
682 if (N->getNumOperands() == 2) {
683 if (N->getOperand(0).getOpcode() == ISD::EntryToken)
Nate Begeman83e75ec2005-09-06 04:43:02 +0000684 return N->getOperand(1);
Nate Begeman1d4d4142005-09-01 00:19:25 +0000685 if (N->getOperand(1).getOpcode() == ISD::EntryToken)
Nate Begeman83e75ec2005-09-06 04:43:02 +0000686 return N->getOperand(0);
Nate Begeman1d4d4142005-09-01 00:19:25 +0000687 }
Chris Lattner24edbb72005-10-13 22:10:05 +0000688
Nate Begemanded49632005-10-13 03:11:28 +0000689 // fold (tokenfactor (tokenfactor)) -> tokenfactor
690 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) {
691 SDOperand Op = N->getOperand(i);
692 if (Op.getOpcode() == ISD::TokenFactor && Op.hasOneUse()) {
Chris Lattnerac0f8f22006-03-13 18:37:30 +0000693 AddToWorkList(Op.Val); // Remove dead node.
Nate Begemanded49632005-10-13 03:11:28 +0000694 Changed = true;
695 for (unsigned j = 0, e = Op.getNumOperands(); j != e; ++j)
696 Ops.push_back(Op.getOperand(j));
697 } else {
698 Ops.push_back(Op);
699 }
700 }
701 if (Changed)
702 return DAG.getNode(ISD::TokenFactor, MVT::Other, Ops);
Nate Begeman83e75ec2005-09-06 04:43:02 +0000703 return SDOperand();
Nate Begeman1d4d4142005-09-01 00:19:25 +0000704}
705
Nate Begeman83e75ec2005-09-06 04:43:02 +0000706SDOperand DAGCombiner::visitADD(SDNode *N) {
Nate Begeman1d4d4142005-09-01 00:19:25 +0000707 SDOperand N0 = N->getOperand(0);
708 SDOperand N1 = N->getOperand(1);
Nate Begeman646d7e22005-09-02 21:18:40 +0000709 ConstantSDNode *N0C = dyn_cast<ConstantSDNode>(N0);
710 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1);
Nate Begemanf89d78d2005-09-07 16:09:19 +0000711 MVT::ValueType VT = N0.getValueType();
Nate Begeman1d4d4142005-09-01 00:19:25 +0000712
713 // fold (add c1, c2) -> c1+c2
Nate Begeman646d7e22005-09-02 21:18:40 +0000714 if (N0C && N1C)
Nate Begemana148d982006-01-18 22:35:16 +0000715 return DAG.getNode(ISD::ADD, VT, N0, N1);
Nate Begeman99801192005-09-07 23:25:52 +0000716 // canonicalize constant to RHS
Nate Begemana0e221d2005-10-18 00:28:13 +0000717 if (N0C && !N1C)
718 return DAG.getNode(ISD::ADD, VT, N1, N0);
Nate Begeman1d4d4142005-09-01 00:19:25 +0000719 // fold (add x, 0) -> x
Nate Begeman646d7e22005-09-02 21:18:40 +0000720 if (N1C && N1C->isNullValue())
Nate Begeman83e75ec2005-09-06 04:43:02 +0000721 return N0;
Chris Lattner4aafb4f2006-01-12 20:22:43 +0000722 // fold ((c1-A)+c2) -> (c1+c2)-A
723 if (N1C && N0.getOpcode() == ISD::SUB)
724 if (ConstantSDNode *N0C = dyn_cast<ConstantSDNode>(N0.getOperand(0)))
725 return DAG.getNode(ISD::SUB, VT,
726 DAG.getConstant(N1C->getValue()+N0C->getValue(), VT),
727 N0.getOperand(1));
Nate Begemancd4d58c2006-02-03 06:46:56 +0000728 // reassociate add
729 SDOperand RADD = ReassociateOps(ISD::ADD, N0, N1);
730 if (RADD.Val != 0)
731 return RADD;
Nate Begeman1d4d4142005-09-01 00:19:25 +0000732 // fold ((0-A) + B) -> B-A
733 if (N0.getOpcode() == ISD::SUB && isa<ConstantSDNode>(N0.getOperand(0)) &&
734 cast<ConstantSDNode>(N0.getOperand(0))->isNullValue())
Nate Begemanf89d78d2005-09-07 16:09:19 +0000735 return DAG.getNode(ISD::SUB, VT, N1, N0.getOperand(1));
Nate Begeman1d4d4142005-09-01 00:19:25 +0000736 // fold (A + (0-B)) -> A-B
737 if (N1.getOpcode() == ISD::SUB && isa<ConstantSDNode>(N1.getOperand(0)) &&
738 cast<ConstantSDNode>(N1.getOperand(0))->isNullValue())
Nate Begemanf89d78d2005-09-07 16:09:19 +0000739 return DAG.getNode(ISD::SUB, VT, N0, N1.getOperand(1));
Chris Lattner01b3d732005-09-28 22:28:18 +0000740 // fold (A+(B-A)) -> B
741 if (N1.getOpcode() == ISD::SUB && N0 == N1.getOperand(1))
Nate Begeman83e75ec2005-09-06 04:43:02 +0000742 return N1.getOperand(0);
Chris Lattner947c2892006-03-13 06:51:27 +0000743
Evan Cheng860771d2006-03-01 01:09:54 +0000744 if (!MVT::isVector(VT) && SimplifyDemandedBits(SDOperand(N, 0)))
Chris Lattneref027f92006-04-21 15:32:26 +0000745 return SDOperand(N, 0);
Chris Lattner947c2892006-03-13 06:51:27 +0000746
747 // fold (a+b) -> (a|b) iff a and b share no bits.
748 if (MVT::isInteger(VT) && !MVT::isVector(VT)) {
749 uint64_t LHSZero, LHSOne;
750 uint64_t RHSZero, RHSOne;
751 uint64_t Mask = MVT::getIntVTBitMask(VT);
752 TLI.ComputeMaskedBits(N0, Mask, LHSZero, LHSOne);
753 if (LHSZero) {
754 TLI.ComputeMaskedBits(N1, Mask, RHSZero, RHSOne);
755
756 // If all possibly-set bits on the LHS are clear on the RHS, return an OR.
757 // If all possibly-set bits on the RHS are clear on the LHS, return an OR.
758 if ((RHSZero & (~LHSZero & Mask)) == (~LHSZero & Mask) ||
759 (LHSZero & (~RHSZero & Mask)) == (~RHSZero & Mask))
760 return DAG.getNode(ISD::OR, VT, N0, N1);
761 }
762 }
763
Nate Begeman83e75ec2005-09-06 04:43:02 +0000764 return SDOperand();
Nate Begeman1d4d4142005-09-01 00:19:25 +0000765}
766
Nate Begeman83e75ec2005-09-06 04:43:02 +0000767SDOperand DAGCombiner::visitSUB(SDNode *N) {
Nate Begeman1d4d4142005-09-01 00:19:25 +0000768 SDOperand N0 = N->getOperand(0);
769 SDOperand N1 = N->getOperand(1);
Nate Begeman646d7e22005-09-02 21:18:40 +0000770 ConstantSDNode *N0C = dyn_cast<ConstantSDNode>(N0.Val);
771 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1.Val);
Nate Begemana148d982006-01-18 22:35:16 +0000772 MVT::ValueType VT = N0.getValueType();
Nate Begeman1d4d4142005-09-01 00:19:25 +0000773
Chris Lattner854077d2005-10-17 01:07:11 +0000774 // fold (sub x, x) -> 0
775 if (N0 == N1)
776 return DAG.getConstant(0, N->getValueType(0));
Nate Begeman1d4d4142005-09-01 00:19:25 +0000777 // fold (sub c1, c2) -> c1-c2
Nate Begeman646d7e22005-09-02 21:18:40 +0000778 if (N0C && N1C)
Nate Begemana148d982006-01-18 22:35:16 +0000779 return DAG.getNode(ISD::SUB, VT, N0, N1);
Chris Lattner05b57432005-10-11 06:07:15 +0000780 // fold (sub x, c) -> (add x, -c)
781 if (N1C)
Nate Begemana148d982006-01-18 22:35:16 +0000782 return DAG.getNode(ISD::ADD, VT, N0, DAG.getConstant(-N1C->getValue(), VT));
Nate Begeman1d4d4142005-09-01 00:19:25 +0000783 // fold (A+B)-A -> B
Chris Lattner01b3d732005-09-28 22:28:18 +0000784 if (N0.getOpcode() == ISD::ADD && N0.getOperand(0) == N1)
Nate Begeman83e75ec2005-09-06 04:43:02 +0000785 return N0.getOperand(1);
Nate Begeman1d4d4142005-09-01 00:19:25 +0000786 // fold (A+B)-B -> A
Chris Lattner01b3d732005-09-28 22:28:18 +0000787 if (N0.getOpcode() == ISD::ADD && N0.getOperand(1) == N1)
Nate Begeman83e75ec2005-09-06 04:43:02 +0000788 return N0.getOperand(0);
Nate Begeman83e75ec2005-09-06 04:43:02 +0000789 return SDOperand();
Nate Begeman1d4d4142005-09-01 00:19:25 +0000790}
791
Nate Begeman83e75ec2005-09-06 04:43:02 +0000792SDOperand DAGCombiner::visitMUL(SDNode *N) {
Nate Begeman1d4d4142005-09-01 00:19:25 +0000793 SDOperand N0 = N->getOperand(0);
794 SDOperand N1 = N->getOperand(1);
Nate Begeman646d7e22005-09-02 21:18:40 +0000795 ConstantSDNode *N0C = dyn_cast<ConstantSDNode>(N0);
796 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1);
Nate Begeman223df222005-09-08 20:18:10 +0000797 MVT::ValueType VT = N0.getValueType();
Nate Begeman1d4d4142005-09-01 00:19:25 +0000798
799 // fold (mul c1, c2) -> c1*c2
Nate Begeman646d7e22005-09-02 21:18:40 +0000800 if (N0C && N1C)
Nate Begemana148d982006-01-18 22:35:16 +0000801 return DAG.getNode(ISD::MUL, VT, N0, N1);
Nate Begeman99801192005-09-07 23:25:52 +0000802 // canonicalize constant to RHS
Nate Begemana0e221d2005-10-18 00:28:13 +0000803 if (N0C && !N1C)
804 return DAG.getNode(ISD::MUL, VT, N1, N0);
Nate Begeman1d4d4142005-09-01 00:19:25 +0000805 // fold (mul x, 0) -> 0
Nate Begeman646d7e22005-09-02 21:18:40 +0000806 if (N1C && N1C->isNullValue())
Nate Begeman83e75ec2005-09-06 04:43:02 +0000807 return N1;
Nate Begeman1d4d4142005-09-01 00:19:25 +0000808 // fold (mul x, -1) -> 0-x
Nate Begeman646d7e22005-09-02 21:18:40 +0000809 if (N1C && N1C->isAllOnesValue())
Nate Begeman405e3ec2005-10-21 00:02:42 +0000810 return DAG.getNode(ISD::SUB, VT, DAG.getConstant(0, VT), N0);
Nate Begeman1d4d4142005-09-01 00:19:25 +0000811 // fold (mul x, (1 << c)) -> x << c
Nate Begeman646d7e22005-09-02 21:18:40 +0000812 if (N1C && isPowerOf2_64(N1C->getValue()))
Chris Lattner3e6099b2005-10-30 06:41:49 +0000813 return DAG.getNode(ISD::SHL, VT, N0,
Nate Begeman646d7e22005-09-02 21:18:40 +0000814 DAG.getConstant(Log2_64(N1C->getValue()),
Nate Begeman83e75ec2005-09-06 04:43:02 +0000815 TLI.getShiftAmountTy()));
Chris Lattner3e6099b2005-10-30 06:41:49 +0000816 // fold (mul x, -(1 << c)) -> -(x << c) or (-x) << c
817 if (N1C && isPowerOf2_64(-N1C->getSignExtended())) {
818 // FIXME: If the input is something that is easily negated (e.g. a
819 // single-use add), we should put the negate there.
820 return DAG.getNode(ISD::SUB, VT, DAG.getConstant(0, VT),
821 DAG.getNode(ISD::SHL, VT, N0,
822 DAG.getConstant(Log2_64(-N1C->getSignExtended()),
823 TLI.getShiftAmountTy())));
824 }
Andrew Lenharth50a0d422006-04-02 21:42:45 +0000825
Chris Lattner0b1a85f2006-03-01 03:44:24 +0000826 // (mul (shl X, c1), c2) -> (mul X, c2 << c1)
827 if (N1C && N0.getOpcode() == ISD::SHL &&
828 isa<ConstantSDNode>(N0.getOperand(1))) {
829 SDOperand C3 = DAG.getNode(ISD::SHL, VT, N1, N0.getOperand(1));
Chris Lattner5750df92006-03-01 04:03:14 +0000830 AddToWorkList(C3.Val);
Chris Lattner0b1a85f2006-03-01 03:44:24 +0000831 return DAG.getNode(ISD::MUL, VT, N0.getOperand(0), C3);
832 }
833
834 // Change (mul (shl X, C), Y) -> (shl (mul X, Y), C) when the shift has one
835 // use.
836 {
837 SDOperand Sh(0,0), Y(0,0);
838 // Check for both (mul (shl X, C), Y) and (mul Y, (shl X, C)).
839 if (N0.getOpcode() == ISD::SHL && isa<ConstantSDNode>(N0.getOperand(1)) &&
840 N0.Val->hasOneUse()) {
841 Sh = N0; Y = N1;
842 } else if (N1.getOpcode() == ISD::SHL &&
843 isa<ConstantSDNode>(N1.getOperand(1)) && N1.Val->hasOneUse()) {
844 Sh = N1; Y = N0;
845 }
846 if (Sh.Val) {
847 SDOperand Mul = DAG.getNode(ISD::MUL, VT, Sh.getOperand(0), Y);
848 return DAG.getNode(ISD::SHL, VT, Mul, Sh.getOperand(1));
849 }
850 }
Chris Lattnera1deca32006-03-04 23:33:26 +0000851 // fold (mul (add x, c1), c2) -> (add (mul x, c2), c1*c2)
852 if (N1C && N0.getOpcode() == ISD::ADD && N0.Val->hasOneUse() &&
853 isa<ConstantSDNode>(N0.getOperand(1))) {
854 return DAG.getNode(ISD::ADD, VT,
855 DAG.getNode(ISD::MUL, VT, N0.getOperand(0), N1),
856 DAG.getNode(ISD::MUL, VT, N0.getOperand(1), N1));
857 }
Chris Lattner0b1a85f2006-03-01 03:44:24 +0000858
Nate Begemancd4d58c2006-02-03 06:46:56 +0000859 // reassociate mul
860 SDOperand RMUL = ReassociateOps(ISD::MUL, N0, N1);
861 if (RMUL.Val != 0)
862 return RMUL;
Nate Begeman83e75ec2005-09-06 04:43:02 +0000863 return SDOperand();
Nate Begeman1d4d4142005-09-01 00:19:25 +0000864}
865
Nate Begeman83e75ec2005-09-06 04:43:02 +0000866SDOperand DAGCombiner::visitSDIV(SDNode *N) {
Nate Begeman1d4d4142005-09-01 00:19:25 +0000867 SDOperand N0 = N->getOperand(0);
868 SDOperand N1 = N->getOperand(1);
Nate Begeman646d7e22005-09-02 21:18:40 +0000869 ConstantSDNode *N0C = dyn_cast<ConstantSDNode>(N0.Val);
870 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1.Val);
Nate Begemana148d982006-01-18 22:35:16 +0000871 MVT::ValueType VT = N->getValueType(0);
Nate Begeman1d4d4142005-09-01 00:19:25 +0000872
873 // fold (sdiv c1, c2) -> c1/c2
Nate Begeman646d7e22005-09-02 21:18:40 +0000874 if (N0C && N1C && !N1C->isNullValue())
Nate Begemana148d982006-01-18 22:35:16 +0000875 return DAG.getNode(ISD::SDIV, VT, N0, N1);
Nate Begeman405e3ec2005-10-21 00:02:42 +0000876 // fold (sdiv X, 1) -> X
877 if (N1C && N1C->getSignExtended() == 1LL)
878 return N0;
879 // fold (sdiv X, -1) -> 0-X
880 if (N1C && N1C->isAllOnesValue())
881 return DAG.getNode(ISD::SUB, VT, DAG.getConstant(0, VT), N0);
Chris Lattner094c8fc2005-10-07 06:10:46 +0000882 // If we know the sign bits of both operands are zero, strength reduce to a
883 // udiv instead. Handles (X&15) /s 4 -> X&15 >> 2
884 uint64_t SignBit = 1ULL << (MVT::getSizeInBits(VT)-1);
Chris Lattnerc6fd6cd2006-01-30 04:09:27 +0000885 if (TLI.MaskedValueIsZero(N1, SignBit) &&
886 TLI.MaskedValueIsZero(N0, SignBit))
Chris Lattner094c8fc2005-10-07 06:10:46 +0000887 return DAG.getNode(ISD::UDIV, N1.getValueType(), N0, N1);
Nate Begemancd6a6ed2006-02-17 07:26:20 +0000888 // fold (sdiv X, pow2) -> simple ops after legalize
Nate Begemanfb7217b2006-02-17 19:54:08 +0000889 if (N1C && N1C->getValue() && !TLI.isIntDivCheap() &&
Nate Begeman405e3ec2005-10-21 00:02:42 +0000890 (isPowerOf2_64(N1C->getSignExtended()) ||
891 isPowerOf2_64(-N1C->getSignExtended()))) {
892 // If dividing by powers of two is cheap, then don't perform the following
893 // fold.
894 if (TLI.isPow2DivCheap())
895 return SDOperand();
896 int64_t pow2 = N1C->getSignExtended();
897 int64_t abs2 = pow2 > 0 ? pow2 : -pow2;
Chris Lattner8f4880b2006-02-16 08:02:36 +0000898 unsigned lg2 = Log2_64(abs2);
899 // Splat the sign bit into the register
900 SDOperand SGN = DAG.getNode(ISD::SRA, VT, N0,
Nate Begeman405e3ec2005-10-21 00:02:42 +0000901 DAG.getConstant(MVT::getSizeInBits(VT)-1,
902 TLI.getShiftAmountTy()));
Chris Lattner5750df92006-03-01 04:03:14 +0000903 AddToWorkList(SGN.Val);
Chris Lattner8f4880b2006-02-16 08:02:36 +0000904 // Add (N0 < 0) ? abs2 - 1 : 0;
905 SDOperand SRL = DAG.getNode(ISD::SRL, VT, SGN,
906 DAG.getConstant(MVT::getSizeInBits(VT)-lg2,
Nate Begeman405e3ec2005-10-21 00:02:42 +0000907 TLI.getShiftAmountTy()));
Chris Lattner8f4880b2006-02-16 08:02:36 +0000908 SDOperand ADD = DAG.getNode(ISD::ADD, VT, N0, SRL);
Chris Lattner5750df92006-03-01 04:03:14 +0000909 AddToWorkList(SRL.Val);
910 AddToWorkList(ADD.Val); // Divide by pow2
Chris Lattner8f4880b2006-02-16 08:02:36 +0000911 SDOperand SRA = DAG.getNode(ISD::SRA, VT, ADD,
912 DAG.getConstant(lg2, TLI.getShiftAmountTy()));
Nate Begeman405e3ec2005-10-21 00:02:42 +0000913 // If we're dividing by a positive value, we're done. Otherwise, we must
914 // negate the result.
915 if (pow2 > 0)
916 return SRA;
Chris Lattner5750df92006-03-01 04:03:14 +0000917 AddToWorkList(SRA.Val);
Nate Begeman405e3ec2005-10-21 00:02:42 +0000918 return DAG.getNode(ISD::SUB, VT, DAG.getConstant(0, VT), SRA);
919 }
Nate Begeman69575232005-10-20 02:15:44 +0000920 // if integer divide is expensive and we satisfy the requirements, emit an
921 // alternate sequence.
Nate Begeman405e3ec2005-10-21 00:02:42 +0000922 if (N1C && (N1C->getSignExtended() < -1 || N1C->getSignExtended() > 1) &&
Chris Lattnere9936d12005-10-22 18:50:15 +0000923 !TLI.isIntDivCheap()) {
924 SDOperand Op = BuildSDIV(N);
925 if (Op.Val) return Op;
Nate Begeman69575232005-10-20 02:15:44 +0000926 }
Nate Begeman83e75ec2005-09-06 04:43:02 +0000927 return SDOperand();
Nate Begeman1d4d4142005-09-01 00:19:25 +0000928}
929
Nate Begeman83e75ec2005-09-06 04:43:02 +0000930SDOperand DAGCombiner::visitUDIV(SDNode *N) {
Nate Begeman1d4d4142005-09-01 00:19:25 +0000931 SDOperand N0 = N->getOperand(0);
932 SDOperand N1 = N->getOperand(1);
Nate Begeman646d7e22005-09-02 21:18:40 +0000933 ConstantSDNode *N0C = dyn_cast<ConstantSDNode>(N0.Val);
934 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1.Val);
Nate Begemana148d982006-01-18 22:35:16 +0000935 MVT::ValueType VT = N->getValueType(0);
Nate Begeman1d4d4142005-09-01 00:19:25 +0000936
937 // fold (udiv c1, c2) -> c1/c2
Nate Begeman646d7e22005-09-02 21:18:40 +0000938 if (N0C && N1C && !N1C->isNullValue())
Nate Begemana148d982006-01-18 22:35:16 +0000939 return DAG.getNode(ISD::UDIV, VT, N0, N1);
Nate Begeman1d4d4142005-09-01 00:19:25 +0000940 // fold (udiv x, (1 << c)) -> x >>u c
Nate Begeman646d7e22005-09-02 21:18:40 +0000941 if (N1C && isPowerOf2_64(N1C->getValue()))
Nate Begemanfb5e4bd2006-02-05 07:20:23 +0000942 return DAG.getNode(ISD::SRL, VT, N0,
Nate Begeman646d7e22005-09-02 21:18:40 +0000943 DAG.getConstant(Log2_64(N1C->getValue()),
Nate Begeman83e75ec2005-09-06 04:43:02 +0000944 TLI.getShiftAmountTy()));
Nate Begemanfb5e4bd2006-02-05 07:20:23 +0000945 // fold (udiv x, (shl c, y)) -> x >>u (log2(c)+y) iff c is power of 2
946 if (N1.getOpcode() == ISD::SHL) {
947 if (ConstantSDNode *SHC = dyn_cast<ConstantSDNode>(N1.getOperand(0))) {
948 if (isPowerOf2_64(SHC->getValue())) {
949 MVT::ValueType ADDVT = N1.getOperand(1).getValueType();
Nate Begemanc031e332006-02-05 07:36:48 +0000950 SDOperand Add = DAG.getNode(ISD::ADD, ADDVT, N1.getOperand(1),
951 DAG.getConstant(Log2_64(SHC->getValue()),
952 ADDVT));
Chris Lattner5750df92006-03-01 04:03:14 +0000953 AddToWorkList(Add.Val);
Nate Begemanc031e332006-02-05 07:36:48 +0000954 return DAG.getNode(ISD::SRL, VT, N0, Add);
Nate Begemanfb5e4bd2006-02-05 07:20:23 +0000955 }
956 }
957 }
Nate Begeman69575232005-10-20 02:15:44 +0000958 // fold (udiv x, c) -> alternate
Chris Lattnere9936d12005-10-22 18:50:15 +0000959 if (N1C && N1C->getValue() && !TLI.isIntDivCheap()) {
960 SDOperand Op = BuildUDIV(N);
961 if (Op.Val) return Op;
962 }
Nate Begeman83e75ec2005-09-06 04:43:02 +0000963 return SDOperand();
Nate Begeman1d4d4142005-09-01 00:19:25 +0000964}
965
Nate Begeman83e75ec2005-09-06 04:43:02 +0000966SDOperand DAGCombiner::visitSREM(SDNode *N) {
Nate Begeman1d4d4142005-09-01 00:19:25 +0000967 SDOperand N0 = N->getOperand(0);
968 SDOperand N1 = N->getOperand(1);
Nate Begeman646d7e22005-09-02 21:18:40 +0000969 ConstantSDNode *N0C = dyn_cast<ConstantSDNode>(N0);
970 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1);
Nate Begemana148d982006-01-18 22:35:16 +0000971 MVT::ValueType VT = N->getValueType(0);
Nate Begeman1d4d4142005-09-01 00:19:25 +0000972
973 // fold (srem c1, c2) -> c1%c2
Nate Begeman646d7e22005-09-02 21:18:40 +0000974 if (N0C && N1C && !N1C->isNullValue())
Nate Begemana148d982006-01-18 22:35:16 +0000975 return DAG.getNode(ISD::SREM, VT, N0, N1);
Nate Begeman07ed4172005-10-10 21:26:48 +0000976 // If we know the sign bits of both operands are zero, strength reduce to a
977 // urem instead. Handles (X & 0x0FFFFFFF) %s 16 -> X&15
978 uint64_t SignBit = 1ULL << (MVT::getSizeInBits(VT)-1);
Chris Lattnerc6fd6cd2006-01-30 04:09:27 +0000979 if (TLI.MaskedValueIsZero(N1, SignBit) &&
980 TLI.MaskedValueIsZero(N0, SignBit))
Nate Begemana148d982006-01-18 22:35:16 +0000981 return DAG.getNode(ISD::UREM, VT, N0, N1);
Nate Begeman83e75ec2005-09-06 04:43:02 +0000982 return SDOperand();
Nate Begeman1d4d4142005-09-01 00:19:25 +0000983}
984
Nate Begeman83e75ec2005-09-06 04:43:02 +0000985SDOperand DAGCombiner::visitUREM(SDNode *N) {
Nate Begeman1d4d4142005-09-01 00:19:25 +0000986 SDOperand N0 = N->getOperand(0);
987 SDOperand N1 = N->getOperand(1);
Nate Begeman646d7e22005-09-02 21:18:40 +0000988 ConstantSDNode *N0C = dyn_cast<ConstantSDNode>(N0);
989 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1);
Nate Begemana148d982006-01-18 22:35:16 +0000990 MVT::ValueType VT = N->getValueType(0);
Nate Begeman1d4d4142005-09-01 00:19:25 +0000991
992 // fold (urem c1, c2) -> c1%c2
Nate Begeman646d7e22005-09-02 21:18:40 +0000993 if (N0C && N1C && !N1C->isNullValue())
Nate Begemana148d982006-01-18 22:35:16 +0000994 return DAG.getNode(ISD::UREM, VT, N0, N1);
Nate Begeman07ed4172005-10-10 21:26:48 +0000995 // fold (urem x, pow2) -> (and x, pow2-1)
996 if (N1C && !N1C->isNullValue() && isPowerOf2_64(N1C->getValue()))
Nate Begemana148d982006-01-18 22:35:16 +0000997 return DAG.getNode(ISD::AND, VT, N0, DAG.getConstant(N1C->getValue()-1,VT));
Nate Begemanc031e332006-02-05 07:36:48 +0000998 // fold (urem x, (shl pow2, y)) -> (and x, (add (shl pow2, y), -1))
999 if (N1.getOpcode() == ISD::SHL) {
1000 if (ConstantSDNode *SHC = dyn_cast<ConstantSDNode>(N1.getOperand(0))) {
1001 if (isPowerOf2_64(SHC->getValue())) {
Nate Begemanbab92392006-02-05 08:07:24 +00001002 SDOperand Add = DAG.getNode(ISD::ADD, VT, N1,DAG.getConstant(~0ULL,VT));
Chris Lattner5750df92006-03-01 04:03:14 +00001003 AddToWorkList(Add.Val);
Nate Begemanc031e332006-02-05 07:36:48 +00001004 return DAG.getNode(ISD::AND, VT, N0, Add);
1005 }
1006 }
1007 }
Nate Begeman83e75ec2005-09-06 04:43:02 +00001008 return SDOperand();
Nate Begeman1d4d4142005-09-01 00:19:25 +00001009}
1010
Nate Begeman83e75ec2005-09-06 04:43:02 +00001011SDOperand DAGCombiner::visitMULHS(SDNode *N) {
Nate Begeman1d4d4142005-09-01 00:19:25 +00001012 SDOperand N0 = N->getOperand(0);
1013 SDOperand N1 = N->getOperand(1);
Nate Begeman646d7e22005-09-02 21:18:40 +00001014 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1);
Nate Begeman1d4d4142005-09-01 00:19:25 +00001015
1016 // fold (mulhs x, 0) -> 0
Nate Begeman646d7e22005-09-02 21:18:40 +00001017 if (N1C && N1C->isNullValue())
Nate Begeman83e75ec2005-09-06 04:43:02 +00001018 return N1;
Nate Begeman1d4d4142005-09-01 00:19:25 +00001019 // fold (mulhs x, 1) -> (sra x, size(x)-1)
Nate Begeman646d7e22005-09-02 21:18:40 +00001020 if (N1C && N1C->getValue() == 1)
Nate Begeman1d4d4142005-09-01 00:19:25 +00001021 return DAG.getNode(ISD::SRA, N0.getValueType(), N0,
1022 DAG.getConstant(MVT::getSizeInBits(N0.getValueType())-1,
Nate Begeman83e75ec2005-09-06 04:43:02 +00001023 TLI.getShiftAmountTy()));
1024 return SDOperand();
Nate Begeman1d4d4142005-09-01 00:19:25 +00001025}
1026
Nate Begeman83e75ec2005-09-06 04:43:02 +00001027SDOperand DAGCombiner::visitMULHU(SDNode *N) {
Nate Begeman1d4d4142005-09-01 00:19:25 +00001028 SDOperand N0 = N->getOperand(0);
1029 SDOperand N1 = N->getOperand(1);
Nate Begeman646d7e22005-09-02 21:18:40 +00001030 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1);
Nate Begeman1d4d4142005-09-01 00:19:25 +00001031
1032 // fold (mulhu x, 0) -> 0
Nate Begeman646d7e22005-09-02 21:18:40 +00001033 if (N1C && N1C->isNullValue())
Nate Begeman83e75ec2005-09-06 04:43:02 +00001034 return N1;
Nate Begeman1d4d4142005-09-01 00:19:25 +00001035 // fold (mulhu x, 1) -> 0
Nate Begeman646d7e22005-09-02 21:18:40 +00001036 if (N1C && N1C->getValue() == 1)
Nate Begeman83e75ec2005-09-06 04:43:02 +00001037 return DAG.getConstant(0, N0.getValueType());
1038 return SDOperand();
Nate Begeman1d4d4142005-09-01 00:19:25 +00001039}
1040
Chris Lattner35e5c142006-05-05 05:51:50 +00001041/// SimplifyBinOpWithSameOpcodeHands - If this is a binary operator with
1042/// two operands of the same opcode, try to simplify it.
1043SDOperand DAGCombiner::SimplifyBinOpWithSameOpcodeHands(SDNode *N) {
1044 SDOperand N0 = N->getOperand(0), N1 = N->getOperand(1);
1045 MVT::ValueType VT = N0.getValueType();
1046 assert(N0.getOpcode() == N1.getOpcode() && "Bad input!");
1047
1048 // fold (and (zext x), (zext y)) -> (zext (and x, y))
1049 // fold (or (zext x), (zext y)) -> (zext (or x, y))
1050 // fold (xor (zext x), (zext y)) -> (zext (xor x, y))
1051 if (N0.getOpcode() == ISD::ZERO_EXTEND &&
1052 N0.getOperand(0).getValueType() == N1.getOperand(0).getValueType()) {
1053 SDOperand ORNode = DAG.getNode(N->getOpcode(),
1054 N0.getOperand(0).getValueType(),
1055 N0.getOperand(0), N1.getOperand(0));
1056 AddToWorkList(ORNode.Val);
1057 return DAG.getNode(ISD::ZERO_EXTEND, VT, ORNode);
1058 }
1059
1060 // fold (and (trunc x), (trunc y)) -> (trunc (and x, y))
1061 // fold (or (trunc x), (trunc y)) -> (trunc (or x, y))
1062 // fold (xor (trunc x), (trunc y)) -> (trunc (xor x, y))
1063 if (N0.getOpcode() == ISD::TRUNCATE &&
1064 N0.getOperand(0).getValueType() == N1.getOperand(0).getValueType()) {
1065 SDOperand ORNode = DAG.getNode(N->getOpcode(),
1066 N0.getOperand(0).getValueType(),
1067 N0.getOperand(0), N1.getOperand(0));
1068 AddToWorkList(ORNode.Val);
1069 return DAG.getNode(ISD::TRUNCATE, VT, ORNode);
1070 }
1071
1072 // fold (and (shl/srl/sra x), (shl/srl/sra y)) -> (shl/srl/sra (and x, y))
1073 // fold (or (shl/srl/sra x), (shl/srl/sra y)) -> (shl/srl/sra (or x, y))
1074 // fold (xor (shl/srl/sra x), (shl/srl/sra y)) -> (shl/srl/sra (xor x, y))
1075 if ((N0.getOpcode() == ISD::SHL || N0.getOpcode() == ISD::SRL ||
1076 N0.getOpcode() == ISD::SRA) &&
1077 N0.getOperand(1) == N1.getOperand(1)) {
1078 SDOperand ORNode = DAG.getNode(N->getOpcode(),
1079 N0.getOperand(0).getValueType(),
1080 N0.getOperand(0), N1.getOperand(0));
1081 AddToWorkList(ORNode.Val);
1082 return DAG.getNode(N0.getOpcode(), VT, ORNode, N0.getOperand(1));
1083 }
1084
1085 return SDOperand();
1086}
1087
Nate Begeman83e75ec2005-09-06 04:43:02 +00001088SDOperand DAGCombiner::visitAND(SDNode *N) {
Nate Begeman1d4d4142005-09-01 00:19:25 +00001089 SDOperand N0 = N->getOperand(0);
1090 SDOperand N1 = N->getOperand(1);
Nate Begemanfb7217b2006-02-17 19:54:08 +00001091 SDOperand LL, LR, RL, RR, CC0, CC1;
Nate Begeman646d7e22005-09-02 21:18:40 +00001092 ConstantSDNode *N0C = dyn_cast<ConstantSDNode>(N0);
1093 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1);
Nate Begeman1d4d4142005-09-01 00:19:25 +00001094 MVT::ValueType VT = N1.getValueType();
Nate Begeman83e75ec2005-09-06 04:43:02 +00001095 unsigned OpSizeInBits = MVT::getSizeInBits(VT);
Nate Begeman1d4d4142005-09-01 00:19:25 +00001096
1097 // fold (and c1, c2) -> c1&c2
Nate Begeman646d7e22005-09-02 21:18:40 +00001098 if (N0C && N1C)
Nate Begemana148d982006-01-18 22:35:16 +00001099 return DAG.getNode(ISD::AND, VT, N0, N1);
Nate Begeman99801192005-09-07 23:25:52 +00001100 // canonicalize constant to RHS
Nate Begemana0e221d2005-10-18 00:28:13 +00001101 if (N0C && !N1C)
1102 return DAG.getNode(ISD::AND, VT, N1, N0);
Nate Begeman1d4d4142005-09-01 00:19:25 +00001103 // fold (and x, -1) -> x
Nate Begeman646d7e22005-09-02 21:18:40 +00001104 if (N1C && N1C->isAllOnesValue())
Nate Begeman83e75ec2005-09-06 04:43:02 +00001105 return N0;
1106 // if (and x, c) is known to be zero, return 0
Nate Begeman368e18d2006-02-16 21:11:51 +00001107 if (N1C && TLI.MaskedValueIsZero(SDOperand(N, 0), MVT::getIntVTBitMask(VT)))
Nate Begeman83e75ec2005-09-06 04:43:02 +00001108 return DAG.getConstant(0, VT);
Nate Begemancd4d58c2006-02-03 06:46:56 +00001109 // reassociate and
1110 SDOperand RAND = ReassociateOps(ISD::AND, N0, N1);
1111 if (RAND.Val != 0)
1112 return RAND;
Nate Begeman1d4d4142005-09-01 00:19:25 +00001113 // fold (and (or x, 0xFFFF), 0xFF) -> 0xFF
Nate Begeman5dc7e862005-11-02 18:42:59 +00001114 if (N1C && N0.getOpcode() == ISD::OR)
Nate Begeman1d4d4142005-09-01 00:19:25 +00001115 if (ConstantSDNode *ORI = dyn_cast<ConstantSDNode>(N0.getOperand(1)))
Nate Begeman646d7e22005-09-02 21:18:40 +00001116 if ((ORI->getValue() & N1C->getValue()) == N1C->getValue())
Nate Begeman83e75ec2005-09-06 04:43:02 +00001117 return N1;
Chris Lattner3603cd62006-02-02 07:17:31 +00001118 // fold (and (any_ext V), c) -> (zero_ext V) if 'and' only clears top bits.
1119 if (N1C && N0.getOpcode() == ISD::ANY_EXTEND) {
Chris Lattner1ec05d12006-03-01 21:47:21 +00001120 unsigned InMask = MVT::getIntVTBitMask(N0.getOperand(0).getValueType());
Chris Lattner3603cd62006-02-02 07:17:31 +00001121 if (TLI.MaskedValueIsZero(N0.getOperand(0),
Chris Lattner1ec05d12006-03-01 21:47:21 +00001122 ~N1C->getValue() & InMask)) {
1123 SDOperand Zext = DAG.getNode(ISD::ZERO_EXTEND, N0.getValueType(),
1124 N0.getOperand(0));
1125
1126 // Replace uses of the AND with uses of the Zero extend node.
1127 CombineTo(N, Zext);
1128
Chris Lattner3603cd62006-02-02 07:17:31 +00001129 // We actually want to replace all uses of the any_extend with the
1130 // zero_extend, to avoid duplicating things. This will later cause this
1131 // AND to be folded.
Chris Lattner1ec05d12006-03-01 21:47:21 +00001132 CombineTo(N0.Val, Zext);
Chris Lattnerfedced72006-04-20 23:55:59 +00001133 return SDOperand(N, 0); // Return N so it doesn't get rechecked!
Chris Lattner3603cd62006-02-02 07:17:31 +00001134 }
1135 }
Nate Begeman39ee1ac2005-09-09 19:49:52 +00001136 // fold (and (setcc x), (setcc y)) -> (setcc (and x, y))
1137 if (isSetCCEquivalent(N0, LL, LR, CC0) && isSetCCEquivalent(N1, RL, RR, CC1)){
1138 ISD::CondCode Op0 = cast<CondCodeSDNode>(CC0)->get();
1139 ISD::CondCode Op1 = cast<CondCodeSDNode>(CC1)->get();
1140
1141 if (LR == RR && isa<ConstantSDNode>(LR) && Op0 == Op1 &&
1142 MVT::isInteger(LL.getValueType())) {
1143 // fold (X == 0) & (Y == 0) -> (X|Y == 0)
1144 if (cast<ConstantSDNode>(LR)->getValue() == 0 && Op1 == ISD::SETEQ) {
1145 SDOperand ORNode = DAG.getNode(ISD::OR, LR.getValueType(), LL, RL);
Chris Lattner5750df92006-03-01 04:03:14 +00001146 AddToWorkList(ORNode.Val);
Nate Begeman39ee1ac2005-09-09 19:49:52 +00001147 return DAG.getSetCC(VT, ORNode, LR, Op1);
1148 }
1149 // fold (X == -1) & (Y == -1) -> (X&Y == -1)
1150 if (cast<ConstantSDNode>(LR)->isAllOnesValue() && Op1 == ISD::SETEQ) {
1151 SDOperand ANDNode = DAG.getNode(ISD::AND, LR.getValueType(), LL, RL);
Chris Lattner5750df92006-03-01 04:03:14 +00001152 AddToWorkList(ANDNode.Val);
Nate Begeman39ee1ac2005-09-09 19:49:52 +00001153 return DAG.getSetCC(VT, ANDNode, LR, Op1);
1154 }
1155 // fold (X > -1) & (Y > -1) -> (X|Y > -1)
1156 if (cast<ConstantSDNode>(LR)->isAllOnesValue() && Op1 == ISD::SETGT) {
1157 SDOperand ORNode = DAG.getNode(ISD::OR, LR.getValueType(), LL, RL);
Chris Lattner5750df92006-03-01 04:03:14 +00001158 AddToWorkList(ORNode.Val);
Nate Begeman39ee1ac2005-09-09 19:49:52 +00001159 return DAG.getSetCC(VT, ORNode, LR, Op1);
1160 }
1161 }
1162 // canonicalize equivalent to ll == rl
1163 if (LL == RR && LR == RL) {
1164 Op1 = ISD::getSetCCSwappedOperands(Op1);
1165 std::swap(RL, RR);
1166 }
1167 if (LL == RL && LR == RR) {
1168 bool isInteger = MVT::isInteger(LL.getValueType());
1169 ISD::CondCode Result = ISD::getSetCCAndOperation(Op0, Op1, isInteger);
1170 if (Result != ISD::SETCC_INVALID)
1171 return DAG.getSetCC(N0.getValueType(), LL, LR, Result);
1172 }
1173 }
Chris Lattner35e5c142006-05-05 05:51:50 +00001174
1175 // Simplify: and (op x...), (op y...) -> (op (and x, y))
1176 if (N0.getOpcode() == N1.getOpcode()) {
1177 SDOperand Tmp = SimplifyBinOpWithSameOpcodeHands(N);
1178 if (Tmp.Val) return Tmp;
Nate Begeman39ee1ac2005-09-09 19:49:52 +00001179 }
Chris Lattner35e5c142006-05-05 05:51:50 +00001180
Nate Begemande996292006-02-03 22:24:05 +00001181 // fold (and (sign_extend_inreg x, i16 to i32), 1) -> (and x, 1)
1182 // fold (and (sra)) -> (and (srl)) when possible.
Chris Lattner6ea2dee2006-03-25 22:19:00 +00001183 if (!MVT::isVector(VT) &&
1184 SimplifyDemandedBits(SDOperand(N, 0)))
Chris Lattneref027f92006-04-21 15:32:26 +00001185 return SDOperand(N, 0);
Nate Begemanded49632005-10-13 03:11:28 +00001186 // fold (zext_inreg (extload x)) -> (zextload x)
Nate Begeman5054f162005-10-14 01:12:21 +00001187 if (N0.getOpcode() == ISD::EXTLOAD) {
Nate Begemanded49632005-10-13 03:11:28 +00001188 MVT::ValueType EVT = cast<VTSDNode>(N0.getOperand(3))->getVT();
Nate Begemanbfd65a02005-10-13 18:34:58 +00001189 // If we zero all the possible extended bits, then we can turn this into
1190 // a zextload if we are running before legalize or the operation is legal.
Chris Lattnerc6fd6cd2006-01-30 04:09:27 +00001191 if (TLI.MaskedValueIsZero(N1, ~0ULL << MVT::getSizeInBits(EVT)) &&
Chris Lattner67a44cd2005-10-13 18:16:34 +00001192 (!AfterLegalize || TLI.isOperationLegal(ISD::ZEXTLOAD, EVT))) {
Nate Begemanded49632005-10-13 03:11:28 +00001193 SDOperand ExtLoad = DAG.getExtLoad(ISD::ZEXTLOAD, VT, N0.getOperand(0),
1194 N0.getOperand(1), N0.getOperand(2),
1195 EVT);
Chris Lattner5750df92006-03-01 04:03:14 +00001196 AddToWorkList(N);
Chris Lattner67a44cd2005-10-13 18:16:34 +00001197 CombineTo(N0.Val, ExtLoad, ExtLoad.getValue(1));
Chris Lattnerfedced72006-04-20 23:55:59 +00001198 return SDOperand(N, 0); // Return N so it doesn't get rechecked!
Nate Begemanded49632005-10-13 03:11:28 +00001199 }
1200 }
1201 // fold (zext_inreg (sextload x)) -> (zextload x) iff load has one use
Chris Lattner40c62d52005-10-18 06:04:22 +00001202 if (N0.getOpcode() == ISD::SEXTLOAD && N0.hasOneUse()) {
Nate Begemanded49632005-10-13 03:11:28 +00001203 MVT::ValueType EVT = cast<VTSDNode>(N0.getOperand(3))->getVT();
Nate Begemanbfd65a02005-10-13 18:34:58 +00001204 // If we zero all the possible extended bits, then we can turn this into
1205 // a zextload if we are running before legalize or the operation is legal.
Chris Lattnerc6fd6cd2006-01-30 04:09:27 +00001206 if (TLI.MaskedValueIsZero(N1, ~0ULL << MVT::getSizeInBits(EVT)) &&
Nate Begemanbfd65a02005-10-13 18:34:58 +00001207 (!AfterLegalize || TLI.isOperationLegal(ISD::ZEXTLOAD, EVT))) {
Nate Begemanded49632005-10-13 03:11:28 +00001208 SDOperand ExtLoad = DAG.getExtLoad(ISD::ZEXTLOAD, VT, N0.getOperand(0),
1209 N0.getOperand(1), N0.getOperand(2),
1210 EVT);
Chris Lattner5750df92006-03-01 04:03:14 +00001211 AddToWorkList(N);
Chris Lattner67a44cd2005-10-13 18:16:34 +00001212 CombineTo(N0.Val, ExtLoad, ExtLoad.getValue(1));
Chris Lattnerfedced72006-04-20 23:55:59 +00001213 return SDOperand(N, 0); // Return N so it doesn't get rechecked!
Nate Begemanded49632005-10-13 03:11:28 +00001214 }
1215 }
Chris Lattner15045b62006-02-28 06:35:35 +00001216
Chris Lattner35a9f5a2006-02-28 06:49:37 +00001217 // fold (and (load x), 255) -> (zextload x, i8)
1218 // fold (and (extload x, i16), 255) -> (zextload x, i8)
1219 if (N1C &&
1220 (N0.getOpcode() == ISD::LOAD || N0.getOpcode() == ISD::EXTLOAD ||
1221 N0.getOpcode() == ISD::ZEXTLOAD) &&
1222 N0.hasOneUse()) {
1223 MVT::ValueType EVT, LoadedVT;
Chris Lattner15045b62006-02-28 06:35:35 +00001224 if (N1C->getValue() == 255)
1225 EVT = MVT::i8;
1226 else if (N1C->getValue() == 65535)
1227 EVT = MVT::i16;
1228 else if (N1C->getValue() == ~0U)
1229 EVT = MVT::i32;
1230 else
1231 EVT = MVT::Other;
Chris Lattner35a9f5a2006-02-28 06:49:37 +00001232
1233 LoadedVT = N0.getOpcode() == ISD::LOAD ? VT :
1234 cast<VTSDNode>(N0.getOperand(3))->getVT();
Chris Lattnere44be602006-04-04 17:39:18 +00001235 if (EVT != MVT::Other && LoadedVT > EVT &&
1236 (!AfterLegalize || TLI.isOperationLegal(ISD::ZEXTLOAD, EVT))) {
Chris Lattner15045b62006-02-28 06:35:35 +00001237 MVT::ValueType PtrType = N0.getOperand(1).getValueType();
1238 // For big endian targets, we need to add an offset to the pointer to load
1239 // the correct bytes. For little endian systems, we merely need to read
1240 // fewer bytes from the same pointer.
Chris Lattner35a9f5a2006-02-28 06:49:37 +00001241 unsigned PtrOff =
1242 (MVT::getSizeInBits(LoadedVT) - MVT::getSizeInBits(EVT)) / 8;
1243 SDOperand NewPtr = N0.getOperand(1);
1244 if (!TLI.isLittleEndian())
1245 NewPtr = DAG.getNode(ISD::ADD, PtrType, NewPtr,
1246 DAG.getConstant(PtrOff, PtrType));
Chris Lattner5750df92006-03-01 04:03:14 +00001247 AddToWorkList(NewPtr.Val);
Chris Lattner15045b62006-02-28 06:35:35 +00001248 SDOperand Load =
1249 DAG.getExtLoad(ISD::ZEXTLOAD, VT, N0.getOperand(0), NewPtr,
1250 N0.getOperand(2), EVT);
Chris Lattner5750df92006-03-01 04:03:14 +00001251 AddToWorkList(N);
Chris Lattner15045b62006-02-28 06:35:35 +00001252 CombineTo(N0.Val, Load, Load.getValue(1));
Chris Lattnerfedced72006-04-20 23:55:59 +00001253 return SDOperand(N, 0); // Return N so it doesn't get rechecked!
Chris Lattner15045b62006-02-28 06:35:35 +00001254 }
1255 }
1256
Nate Begeman83e75ec2005-09-06 04:43:02 +00001257 return SDOperand();
Nate Begeman1d4d4142005-09-01 00:19:25 +00001258}
1259
Nate Begeman83e75ec2005-09-06 04:43:02 +00001260SDOperand DAGCombiner::visitOR(SDNode *N) {
Nate Begeman1d4d4142005-09-01 00:19:25 +00001261 SDOperand N0 = N->getOperand(0);
1262 SDOperand N1 = N->getOperand(1);
Nate Begeman39ee1ac2005-09-09 19:49:52 +00001263 SDOperand LL, LR, RL, RR, CC0, CC1;
Nate Begeman646d7e22005-09-02 21:18:40 +00001264 ConstantSDNode *N0C = dyn_cast<ConstantSDNode>(N0);
1265 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1);
Nate Begeman83e75ec2005-09-06 04:43:02 +00001266 MVT::ValueType VT = N1.getValueType();
1267 unsigned OpSizeInBits = MVT::getSizeInBits(VT);
Nate Begeman1d4d4142005-09-01 00:19:25 +00001268
1269 // fold (or c1, c2) -> c1|c2
Nate Begeman646d7e22005-09-02 21:18:40 +00001270 if (N0C && N1C)
Nate Begemana148d982006-01-18 22:35:16 +00001271 return DAG.getNode(ISD::OR, VT, N0, N1);
Nate Begeman99801192005-09-07 23:25:52 +00001272 // canonicalize constant to RHS
Nate Begemana0e221d2005-10-18 00:28:13 +00001273 if (N0C && !N1C)
1274 return DAG.getNode(ISD::OR, VT, N1, N0);
Nate Begeman1d4d4142005-09-01 00:19:25 +00001275 // fold (or x, 0) -> x
Nate Begeman646d7e22005-09-02 21:18:40 +00001276 if (N1C && N1C->isNullValue())
Nate Begeman83e75ec2005-09-06 04:43:02 +00001277 return N0;
Nate Begeman1d4d4142005-09-01 00:19:25 +00001278 // fold (or x, -1) -> -1
Nate Begeman646d7e22005-09-02 21:18:40 +00001279 if (N1C && N1C->isAllOnesValue())
Nate Begeman83e75ec2005-09-06 04:43:02 +00001280 return N1;
1281 // fold (or x, c) -> c iff (x & ~c) == 0
Chris Lattnerc6fd6cd2006-01-30 04:09:27 +00001282 if (N1C &&
1283 TLI.MaskedValueIsZero(N0,~N1C->getValue() & (~0ULL>>(64-OpSizeInBits))))
Nate Begeman83e75ec2005-09-06 04:43:02 +00001284 return N1;
Nate Begemancd4d58c2006-02-03 06:46:56 +00001285 // reassociate or
1286 SDOperand ROR = ReassociateOps(ISD::OR, N0, N1);
1287 if (ROR.Val != 0)
1288 return ROR;
1289 // Canonicalize (or (and X, c1), c2) -> (and (or X, c2), c1|c2)
1290 if (N1C && N0.getOpcode() == ISD::AND && N0.Val->hasOneUse() &&
Chris Lattner731d3482005-10-27 05:06:38 +00001291 isa<ConstantSDNode>(N0.getOperand(1))) {
Chris Lattner731d3482005-10-27 05:06:38 +00001292 ConstantSDNode *C1 = cast<ConstantSDNode>(N0.getOperand(1));
1293 return DAG.getNode(ISD::AND, VT, DAG.getNode(ISD::OR, VT, N0.getOperand(0),
1294 N1),
1295 DAG.getConstant(N1C->getValue() | C1->getValue(), VT));
Nate Begeman223df222005-09-08 20:18:10 +00001296 }
Nate Begeman39ee1ac2005-09-09 19:49:52 +00001297 // fold (or (setcc x), (setcc y)) -> (setcc (or x, y))
1298 if (isSetCCEquivalent(N0, LL, LR, CC0) && isSetCCEquivalent(N1, RL, RR, CC1)){
1299 ISD::CondCode Op0 = cast<CondCodeSDNode>(CC0)->get();
1300 ISD::CondCode Op1 = cast<CondCodeSDNode>(CC1)->get();
1301
1302 if (LR == RR && isa<ConstantSDNode>(LR) && Op0 == Op1 &&
1303 MVT::isInteger(LL.getValueType())) {
1304 // fold (X != 0) | (Y != 0) -> (X|Y != 0)
1305 // fold (X < 0) | (Y < 0) -> (X|Y < 0)
1306 if (cast<ConstantSDNode>(LR)->getValue() == 0 &&
1307 (Op1 == ISD::SETNE || Op1 == ISD::SETLT)) {
1308 SDOperand ORNode = DAG.getNode(ISD::OR, LR.getValueType(), LL, RL);
Chris Lattner5750df92006-03-01 04:03:14 +00001309 AddToWorkList(ORNode.Val);
Nate Begeman39ee1ac2005-09-09 19:49:52 +00001310 return DAG.getSetCC(VT, ORNode, LR, Op1);
1311 }
1312 // fold (X != -1) | (Y != -1) -> (X&Y != -1)
1313 // fold (X > -1) | (Y > -1) -> (X&Y > -1)
1314 if (cast<ConstantSDNode>(LR)->isAllOnesValue() &&
1315 (Op1 == ISD::SETNE || Op1 == ISD::SETGT)) {
1316 SDOperand ANDNode = DAG.getNode(ISD::AND, LR.getValueType(), LL, RL);
Chris Lattner5750df92006-03-01 04:03:14 +00001317 AddToWorkList(ANDNode.Val);
Nate Begeman39ee1ac2005-09-09 19:49:52 +00001318 return DAG.getSetCC(VT, ANDNode, LR, Op1);
1319 }
1320 }
1321 // canonicalize equivalent to ll == rl
1322 if (LL == RR && LR == RL) {
1323 Op1 = ISD::getSetCCSwappedOperands(Op1);
1324 std::swap(RL, RR);
1325 }
1326 if (LL == RL && LR == RR) {
1327 bool isInteger = MVT::isInteger(LL.getValueType());
1328 ISD::CondCode Result = ISD::getSetCCOrOperation(Op0, Op1, isInteger);
1329 if (Result != ISD::SETCC_INVALID)
1330 return DAG.getSetCC(N0.getValueType(), LL, LR, Result);
1331 }
1332 }
Chris Lattner35e5c142006-05-05 05:51:50 +00001333
1334 // Simplify: or (op x...), (op y...) -> (op (or x, y))
1335 if (N0.getOpcode() == N1.getOpcode()) {
1336 SDOperand Tmp = SimplifyBinOpWithSameOpcodeHands(N);
1337 if (Tmp.Val) return Tmp;
Nate Begeman39ee1ac2005-09-09 19:49:52 +00001338 }
Chris Lattner35e5c142006-05-05 05:51:50 +00001339
Nate Begeman35ef9132006-01-11 21:21:00 +00001340 // canonicalize shl to left side in a shl/srl pair, to match rotate
1341 if (N0.getOpcode() == ISD::SRL && N1.getOpcode() == ISD::SHL)
1342 std::swap(N0, N1);
1343 // check for rotl, rotr
1344 if (N0.getOpcode() == ISD::SHL && N1.getOpcode() == ISD::SRL &&
1345 N0.getOperand(0) == N1.getOperand(0) &&
Chris Lattneraf551bc2006-01-12 18:57:33 +00001346 TLI.isOperationLegal(ISD::ROTL, VT) && TLI.isTypeLegal(VT)) {
Nate Begeman35ef9132006-01-11 21:21:00 +00001347 // fold (or (shl x, C1), (srl x, C2)) -> (rotl x, C1)
1348 if (N0.getOperand(1).getOpcode() == ISD::Constant &&
1349 N1.getOperand(1).getOpcode() == ISD::Constant) {
1350 uint64_t c1val = cast<ConstantSDNode>(N0.getOperand(1))->getValue();
1351 uint64_t c2val = cast<ConstantSDNode>(N1.getOperand(1))->getValue();
1352 if ((c1val + c2val) == OpSizeInBits)
1353 return DAG.getNode(ISD::ROTL, VT, N0.getOperand(0), N0.getOperand(1));
1354 }
1355 // fold (or (shl x, y), (srl x, (sub 32, y))) -> (rotl x, y)
1356 if (N1.getOperand(1).getOpcode() == ISD::SUB &&
1357 N0.getOperand(1) == N1.getOperand(1).getOperand(1))
1358 if (ConstantSDNode *SUBC =
1359 dyn_cast<ConstantSDNode>(N1.getOperand(1).getOperand(0)))
1360 if (SUBC->getValue() == OpSizeInBits)
1361 return DAG.getNode(ISD::ROTL, VT, N0.getOperand(0), N0.getOperand(1));
1362 // fold (or (shl x, (sub 32, y)), (srl x, r)) -> (rotr x, y)
1363 if (N0.getOperand(1).getOpcode() == ISD::SUB &&
1364 N1.getOperand(1) == N0.getOperand(1).getOperand(1))
1365 if (ConstantSDNode *SUBC =
1366 dyn_cast<ConstantSDNode>(N0.getOperand(1).getOperand(0)))
1367 if (SUBC->getValue() == OpSizeInBits) {
Chris Lattneraf551bc2006-01-12 18:57:33 +00001368 if (TLI.isOperationLegal(ISD::ROTR, VT) && TLI.isTypeLegal(VT))
Nate Begeman35ef9132006-01-11 21:21:00 +00001369 return DAG.getNode(ISD::ROTR, VT, N0.getOperand(0),
1370 N1.getOperand(1));
1371 else
1372 return DAG.getNode(ISD::ROTL, VT, N0.getOperand(0),
1373 N0.getOperand(1));
1374 }
1375 }
Nate Begeman83e75ec2005-09-06 04:43:02 +00001376 return SDOperand();
Nate Begeman1d4d4142005-09-01 00:19:25 +00001377}
1378
Nate Begeman83e75ec2005-09-06 04:43:02 +00001379SDOperand DAGCombiner::visitXOR(SDNode *N) {
Nate Begeman1d4d4142005-09-01 00:19:25 +00001380 SDOperand N0 = N->getOperand(0);
1381 SDOperand N1 = N->getOperand(1);
Nate Begeman646d7e22005-09-02 21:18:40 +00001382 SDOperand LHS, RHS, CC;
1383 ConstantSDNode *N0C = dyn_cast<ConstantSDNode>(N0);
1384 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1);
Nate Begeman1d4d4142005-09-01 00:19:25 +00001385 MVT::ValueType VT = N0.getValueType();
1386
1387 // fold (xor c1, c2) -> c1^c2
Nate Begeman646d7e22005-09-02 21:18:40 +00001388 if (N0C && N1C)
Nate Begemana148d982006-01-18 22:35:16 +00001389 return DAG.getNode(ISD::XOR, VT, N0, N1);
Nate Begeman99801192005-09-07 23:25:52 +00001390 // canonicalize constant to RHS
Nate Begemana0e221d2005-10-18 00:28:13 +00001391 if (N0C && !N1C)
1392 return DAG.getNode(ISD::XOR, VT, N1, N0);
Nate Begeman1d4d4142005-09-01 00:19:25 +00001393 // fold (xor x, 0) -> x
Nate Begeman646d7e22005-09-02 21:18:40 +00001394 if (N1C && N1C->isNullValue())
Nate Begeman83e75ec2005-09-06 04:43:02 +00001395 return N0;
Nate Begemancd4d58c2006-02-03 06:46:56 +00001396 // reassociate xor
1397 SDOperand RXOR = ReassociateOps(ISD::XOR, N0, N1);
1398 if (RXOR.Val != 0)
1399 return RXOR;
Nate Begeman1d4d4142005-09-01 00:19:25 +00001400 // fold !(x cc y) -> (x !cc y)
Nate Begeman646d7e22005-09-02 21:18:40 +00001401 if (N1C && N1C->getValue() == 1 && isSetCCEquivalent(N0, LHS, RHS, CC)) {
1402 bool isInt = MVT::isInteger(LHS.getValueType());
1403 ISD::CondCode NotCC = ISD::getSetCCInverse(cast<CondCodeSDNode>(CC)->get(),
1404 isInt);
1405 if (N0.getOpcode() == ISD::SETCC)
Nate Begeman83e75ec2005-09-06 04:43:02 +00001406 return DAG.getSetCC(VT, LHS, RHS, NotCC);
Nate Begeman646d7e22005-09-02 21:18:40 +00001407 if (N0.getOpcode() == ISD::SELECT_CC)
Nate Begeman83e75ec2005-09-06 04:43:02 +00001408 return DAG.getSelectCC(LHS, RHS, N0.getOperand(2),N0.getOperand(3),NotCC);
Nate Begeman646d7e22005-09-02 21:18:40 +00001409 assert(0 && "Unhandled SetCC Equivalent!");
1410 abort();
Nate Begeman1d4d4142005-09-01 00:19:25 +00001411 }
Nate Begeman99801192005-09-07 23:25:52 +00001412 // fold !(x or y) -> (!x and !y) iff x or y are setcc
1413 if (N1C && N1C->getValue() == 1 &&
1414 (N0.getOpcode() == ISD::OR || N0.getOpcode() == ISD::AND)) {
Nate Begeman1d4d4142005-09-01 00:19:25 +00001415 SDOperand LHS = N0.getOperand(0), RHS = N0.getOperand(1);
Nate Begeman99801192005-09-07 23:25:52 +00001416 if (isOneUseSetCC(RHS) || isOneUseSetCC(LHS)) {
1417 unsigned NewOpcode = N0.getOpcode() == ISD::AND ? ISD::OR : ISD::AND;
Nate Begeman1d4d4142005-09-01 00:19:25 +00001418 LHS = DAG.getNode(ISD::XOR, VT, LHS, N1); // RHS = ~LHS
1419 RHS = DAG.getNode(ISD::XOR, VT, RHS, N1); // RHS = ~RHS
Chris Lattner5750df92006-03-01 04:03:14 +00001420 AddToWorkList(LHS.Val); AddToWorkList(RHS.Val);
Nate Begeman99801192005-09-07 23:25:52 +00001421 return DAG.getNode(NewOpcode, VT, LHS, RHS);
Nate Begeman1d4d4142005-09-01 00:19:25 +00001422 }
1423 }
Nate Begeman99801192005-09-07 23:25:52 +00001424 // fold !(x or y) -> (!x and !y) iff x or y are constants
1425 if (N1C && N1C->isAllOnesValue() &&
1426 (N0.getOpcode() == ISD::OR || N0.getOpcode() == ISD::AND)) {
Nate Begeman1d4d4142005-09-01 00:19:25 +00001427 SDOperand LHS = N0.getOperand(0), RHS = N0.getOperand(1);
Nate Begeman99801192005-09-07 23:25:52 +00001428 if (isa<ConstantSDNode>(RHS) || isa<ConstantSDNode>(LHS)) {
1429 unsigned NewOpcode = N0.getOpcode() == ISD::AND ? ISD::OR : ISD::AND;
Nate Begeman1d4d4142005-09-01 00:19:25 +00001430 LHS = DAG.getNode(ISD::XOR, VT, LHS, N1); // RHS = ~LHS
1431 RHS = DAG.getNode(ISD::XOR, VT, RHS, N1); // RHS = ~RHS
Chris Lattner5750df92006-03-01 04:03:14 +00001432 AddToWorkList(LHS.Val); AddToWorkList(RHS.Val);
Nate Begeman99801192005-09-07 23:25:52 +00001433 return DAG.getNode(NewOpcode, VT, LHS, RHS);
Nate Begeman1d4d4142005-09-01 00:19:25 +00001434 }
1435 }
Nate Begeman223df222005-09-08 20:18:10 +00001436 // fold (xor (xor x, c1), c2) -> (xor x, c1^c2)
1437 if (N1C && N0.getOpcode() == ISD::XOR) {
1438 ConstantSDNode *N00C = dyn_cast<ConstantSDNode>(N0.getOperand(0));
1439 ConstantSDNode *N01C = dyn_cast<ConstantSDNode>(N0.getOperand(1));
1440 if (N00C)
1441 return DAG.getNode(ISD::XOR, VT, N0.getOperand(1),
1442 DAG.getConstant(N1C->getValue()^N00C->getValue(), VT));
1443 if (N01C)
1444 return DAG.getNode(ISD::XOR, VT, N0.getOperand(0),
1445 DAG.getConstant(N1C->getValue()^N01C->getValue(), VT));
1446 }
1447 // fold (xor x, x) -> 0
Chris Lattner4fbdd592006-03-28 19:11:05 +00001448 if (N0 == N1) {
1449 if (!MVT::isVector(VT)) {
1450 return DAG.getConstant(0, VT);
1451 } else if (!AfterLegalize || TLI.isOperationLegal(ISD::BUILD_VECTOR, VT)) {
1452 // Produce a vector of zeros.
1453 SDOperand El = DAG.getConstant(0, MVT::getVectorBaseType(VT));
1454 std::vector<SDOperand> Ops(MVT::getVectorNumElements(VT), El);
1455 return DAG.getNode(ISD::BUILD_VECTOR, VT, Ops);
1456 }
1457 }
Chris Lattner35e5c142006-05-05 05:51:50 +00001458
1459 // Simplify: xor (op x...), (op y...) -> (op (xor x, y))
1460 if (N0.getOpcode() == N1.getOpcode()) {
1461 SDOperand Tmp = SimplifyBinOpWithSameOpcodeHands(N);
1462 if (Tmp.Val) return Tmp;
Nate Begeman39ee1ac2005-09-09 19:49:52 +00001463 }
Chris Lattner35e5c142006-05-05 05:51:50 +00001464
Chris Lattner3e104b12006-04-08 04:15:24 +00001465 // Simplify the expression using non-local knowledge.
1466 if (!MVT::isVector(VT) &&
1467 SimplifyDemandedBits(SDOperand(N, 0)))
Chris Lattneref027f92006-04-21 15:32:26 +00001468 return SDOperand(N, 0);
Chris Lattner3e104b12006-04-08 04:15:24 +00001469
Nate Begeman83e75ec2005-09-06 04:43:02 +00001470 return SDOperand();
Nate Begeman1d4d4142005-09-01 00:19:25 +00001471}
1472
Nate Begeman83e75ec2005-09-06 04:43:02 +00001473SDOperand DAGCombiner::visitSHL(SDNode *N) {
Nate Begeman1d4d4142005-09-01 00:19:25 +00001474 SDOperand N0 = N->getOperand(0);
1475 SDOperand N1 = N->getOperand(1);
Nate Begeman646d7e22005-09-02 21:18:40 +00001476 ConstantSDNode *N0C = dyn_cast<ConstantSDNode>(N0);
1477 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1);
Nate Begeman1d4d4142005-09-01 00:19:25 +00001478 MVT::ValueType VT = N0.getValueType();
1479 unsigned OpSizeInBits = MVT::getSizeInBits(VT);
1480
1481 // fold (shl c1, c2) -> c1<<c2
Nate Begeman646d7e22005-09-02 21:18:40 +00001482 if (N0C && N1C)
Nate Begemana148d982006-01-18 22:35:16 +00001483 return DAG.getNode(ISD::SHL, VT, N0, N1);
Nate Begeman1d4d4142005-09-01 00:19:25 +00001484 // fold (shl 0, x) -> 0
Nate Begeman646d7e22005-09-02 21:18:40 +00001485 if (N0C && N0C->isNullValue())
Nate Begeman83e75ec2005-09-06 04:43:02 +00001486 return N0;
Nate Begeman1d4d4142005-09-01 00:19:25 +00001487 // fold (shl x, c >= size(x)) -> undef
Nate Begeman646d7e22005-09-02 21:18:40 +00001488 if (N1C && N1C->getValue() >= OpSizeInBits)
Nate Begeman83e75ec2005-09-06 04:43:02 +00001489 return DAG.getNode(ISD::UNDEF, VT);
Nate Begeman1d4d4142005-09-01 00:19:25 +00001490 // fold (shl x, 0) -> x
Nate Begeman646d7e22005-09-02 21:18:40 +00001491 if (N1C && N1C->isNullValue())
Nate Begeman83e75ec2005-09-06 04:43:02 +00001492 return N0;
Nate Begeman1d4d4142005-09-01 00:19:25 +00001493 // if (shl x, c) is known to be zero, return 0
Nate Begemanfb7217b2006-02-17 19:54:08 +00001494 if (TLI.MaskedValueIsZero(SDOperand(N, 0), MVT::getIntVTBitMask(VT)))
Nate Begeman83e75ec2005-09-06 04:43:02 +00001495 return DAG.getConstant(0, VT);
Chris Lattner012f2412006-02-17 21:58:01 +00001496 if (SimplifyDemandedBits(SDOperand(N, 0)))
Chris Lattneref027f92006-04-21 15:32:26 +00001497 return SDOperand(N, 0);
Nate Begeman1d4d4142005-09-01 00:19:25 +00001498 // fold (shl (shl x, c1), c2) -> 0 or (shl x, c1+c2)
Nate Begeman646d7e22005-09-02 21:18:40 +00001499 if (N1C && N0.getOpcode() == ISD::SHL &&
Nate Begeman1d4d4142005-09-01 00:19:25 +00001500 N0.getOperand(1).getOpcode() == ISD::Constant) {
1501 uint64_t c1 = cast<ConstantSDNode>(N0.getOperand(1))->getValue();
Nate Begeman646d7e22005-09-02 21:18:40 +00001502 uint64_t c2 = N1C->getValue();
Nate Begeman1d4d4142005-09-01 00:19:25 +00001503 if (c1 + c2 > OpSizeInBits)
Nate Begeman83e75ec2005-09-06 04:43:02 +00001504 return DAG.getConstant(0, VT);
Nate Begeman1d4d4142005-09-01 00:19:25 +00001505 return DAG.getNode(ISD::SHL, VT, N0.getOperand(0),
Nate Begeman83e75ec2005-09-06 04:43:02 +00001506 DAG.getConstant(c1 + c2, N1.getValueType()));
Nate Begeman1d4d4142005-09-01 00:19:25 +00001507 }
1508 // fold (shl (srl x, c1), c2) -> (shl (and x, -1 << c1), c2-c1) or
1509 // (srl (and x, -1 << c1), c1-c2)
Nate Begeman646d7e22005-09-02 21:18:40 +00001510 if (N1C && N0.getOpcode() == ISD::SRL &&
Nate Begeman1d4d4142005-09-01 00:19:25 +00001511 N0.getOperand(1).getOpcode() == ISD::Constant) {
1512 uint64_t c1 = cast<ConstantSDNode>(N0.getOperand(1))->getValue();
Nate Begeman646d7e22005-09-02 21:18:40 +00001513 uint64_t c2 = N1C->getValue();
Nate Begeman1d4d4142005-09-01 00:19:25 +00001514 SDOperand Mask = DAG.getNode(ISD::AND, VT, N0.getOperand(0),
1515 DAG.getConstant(~0ULL << c1, VT));
1516 if (c2 > c1)
1517 return DAG.getNode(ISD::SHL, VT, Mask,
Nate Begeman83e75ec2005-09-06 04:43:02 +00001518 DAG.getConstant(c2-c1, N1.getValueType()));
Nate Begeman1d4d4142005-09-01 00:19:25 +00001519 else
Nate Begeman83e75ec2005-09-06 04:43:02 +00001520 return DAG.getNode(ISD::SRL, VT, Mask,
1521 DAG.getConstant(c1-c2, N1.getValueType()));
Nate Begeman1d4d4142005-09-01 00:19:25 +00001522 }
1523 // fold (shl (sra x, c1), c1) -> (and x, -1 << c1)
Nate Begeman646d7e22005-09-02 21:18:40 +00001524 if (N1C && N0.getOpcode() == ISD::SRA && N1 == N0.getOperand(1))
Nate Begeman4ebd8052005-09-01 23:24:04 +00001525 return DAG.getNode(ISD::AND, VT, N0.getOperand(0),
Nate Begeman83e75ec2005-09-06 04:43:02 +00001526 DAG.getConstant(~0ULL << N1C->getValue(), VT));
Chris Lattnercac70592006-03-05 19:53:55 +00001527 // fold (shl (add x, c1), c2) -> (add (shl x, c2), c1<<c2)
1528 if (N1C && N0.getOpcode() == ISD::ADD && N0.Val->hasOneUse() &&
1529 isa<ConstantSDNode>(N0.getOperand(1))) {
1530 return DAG.getNode(ISD::ADD, VT,
1531 DAG.getNode(ISD::SHL, VT, N0.getOperand(0), N1),
1532 DAG.getNode(ISD::SHL, VT, N0.getOperand(1), N1));
1533 }
Nate Begeman83e75ec2005-09-06 04:43:02 +00001534 return SDOperand();
Nate Begeman1d4d4142005-09-01 00:19:25 +00001535}
1536
Nate Begeman83e75ec2005-09-06 04:43:02 +00001537SDOperand DAGCombiner::visitSRA(SDNode *N) {
Nate Begeman1d4d4142005-09-01 00:19:25 +00001538 SDOperand N0 = N->getOperand(0);
1539 SDOperand N1 = N->getOperand(1);
Nate Begeman646d7e22005-09-02 21:18:40 +00001540 ConstantSDNode *N0C = dyn_cast<ConstantSDNode>(N0);
1541 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1);
Nate Begeman1d4d4142005-09-01 00:19:25 +00001542 MVT::ValueType VT = N0.getValueType();
Nate Begeman1d4d4142005-09-01 00:19:25 +00001543
1544 // fold (sra c1, c2) -> c1>>c2
Nate Begeman646d7e22005-09-02 21:18:40 +00001545 if (N0C && N1C)
Nate Begemana148d982006-01-18 22:35:16 +00001546 return DAG.getNode(ISD::SRA, VT, N0, N1);
Nate Begeman1d4d4142005-09-01 00:19:25 +00001547 // fold (sra 0, x) -> 0
Nate Begeman646d7e22005-09-02 21:18:40 +00001548 if (N0C && N0C->isNullValue())
Nate Begeman83e75ec2005-09-06 04:43:02 +00001549 return N0;
Nate Begeman1d4d4142005-09-01 00:19:25 +00001550 // fold (sra -1, x) -> -1
Nate Begeman646d7e22005-09-02 21:18:40 +00001551 if (N0C && N0C->isAllOnesValue())
Nate Begeman83e75ec2005-09-06 04:43:02 +00001552 return N0;
Nate Begeman1d4d4142005-09-01 00:19:25 +00001553 // fold (sra x, c >= size(x)) -> undef
Nate Begemanfb7217b2006-02-17 19:54:08 +00001554 if (N1C && N1C->getValue() >= MVT::getSizeInBits(VT))
Nate Begeman83e75ec2005-09-06 04:43:02 +00001555 return DAG.getNode(ISD::UNDEF, VT);
Nate Begeman1d4d4142005-09-01 00:19:25 +00001556 // fold (sra x, 0) -> x
Nate Begeman646d7e22005-09-02 21:18:40 +00001557 if (N1C && N1C->isNullValue())
Nate Begeman83e75ec2005-09-06 04:43:02 +00001558 return N0;
Nate Begemanfb7217b2006-02-17 19:54:08 +00001559 // fold (sra (shl x, c1), c1) -> sext_inreg for some c1 and target supports
1560 // sext_inreg.
1561 if (N1C && N0.getOpcode() == ISD::SHL && N1 == N0.getOperand(1)) {
1562 unsigned LowBits = MVT::getSizeInBits(VT) - (unsigned)N1C->getValue();
1563 MVT::ValueType EVT;
1564 switch (LowBits) {
1565 default: EVT = MVT::Other; break;
1566 case 1: EVT = MVT::i1; break;
1567 case 8: EVT = MVT::i8; break;
1568 case 16: EVT = MVT::i16; break;
1569 case 32: EVT = MVT::i32; break;
1570 }
1571 if (EVT > MVT::Other && TLI.isOperationLegal(ISD::SIGN_EXTEND_INREG, EVT))
1572 return DAG.getNode(ISD::SIGN_EXTEND_INREG, VT, N0.getOperand(0),
1573 DAG.getValueType(EVT));
1574 }
Chris Lattner71d9ebc2006-02-28 06:23:04 +00001575
1576 // fold (sra (sra x, c1), c2) -> (sra x, c1+c2)
1577 if (N1C && N0.getOpcode() == ISD::SRA) {
1578 if (ConstantSDNode *C1 = dyn_cast<ConstantSDNode>(N0.getOperand(1))) {
1579 unsigned Sum = N1C->getValue() + C1->getValue();
1580 if (Sum >= MVT::getSizeInBits(VT)) Sum = MVT::getSizeInBits(VT)-1;
1581 return DAG.getNode(ISD::SRA, VT, N0.getOperand(0),
1582 DAG.getConstant(Sum, N1C->getValueType(0)));
1583 }
1584 }
1585
Nate Begeman1d4d4142005-09-01 00:19:25 +00001586 // If the sign bit is known to be zero, switch this to a SRL.
Nate Begemanfb7217b2006-02-17 19:54:08 +00001587 if (TLI.MaskedValueIsZero(N0, MVT::getIntVTSignBit(VT)))
Nate Begeman83e75ec2005-09-06 04:43:02 +00001588 return DAG.getNode(ISD::SRL, VT, N0, N1);
1589 return SDOperand();
Nate Begeman1d4d4142005-09-01 00:19:25 +00001590}
1591
Nate Begeman83e75ec2005-09-06 04:43:02 +00001592SDOperand DAGCombiner::visitSRL(SDNode *N) {
Nate Begeman1d4d4142005-09-01 00:19:25 +00001593 SDOperand N0 = N->getOperand(0);
1594 SDOperand N1 = N->getOperand(1);
Nate Begeman646d7e22005-09-02 21:18:40 +00001595 ConstantSDNode *N0C = dyn_cast<ConstantSDNode>(N0);
1596 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1);
Nate Begeman1d4d4142005-09-01 00:19:25 +00001597 MVT::ValueType VT = N0.getValueType();
1598 unsigned OpSizeInBits = MVT::getSizeInBits(VT);
1599
1600 // fold (srl c1, c2) -> c1 >>u c2
Nate Begeman646d7e22005-09-02 21:18:40 +00001601 if (N0C && N1C)
Nate Begemana148d982006-01-18 22:35:16 +00001602 return DAG.getNode(ISD::SRL, VT, N0, N1);
Nate Begeman1d4d4142005-09-01 00:19:25 +00001603 // fold (srl 0, x) -> 0
Nate Begeman646d7e22005-09-02 21:18:40 +00001604 if (N0C && N0C->isNullValue())
Nate Begeman83e75ec2005-09-06 04:43:02 +00001605 return N0;
Nate Begeman1d4d4142005-09-01 00:19:25 +00001606 // fold (srl x, c >= size(x)) -> undef
Nate Begeman646d7e22005-09-02 21:18:40 +00001607 if (N1C && N1C->getValue() >= OpSizeInBits)
Nate Begeman83e75ec2005-09-06 04:43:02 +00001608 return DAG.getNode(ISD::UNDEF, VT);
Nate Begeman1d4d4142005-09-01 00:19:25 +00001609 // fold (srl x, 0) -> x
Nate Begeman646d7e22005-09-02 21:18:40 +00001610 if (N1C && N1C->isNullValue())
Nate Begeman83e75ec2005-09-06 04:43:02 +00001611 return N0;
Nate Begeman1d4d4142005-09-01 00:19:25 +00001612 // if (srl x, c) is known to be zero, return 0
Chris Lattnerc6fd6cd2006-01-30 04:09:27 +00001613 if (N1C && TLI.MaskedValueIsZero(SDOperand(N, 0), ~0ULL >> (64-OpSizeInBits)))
Nate Begeman83e75ec2005-09-06 04:43:02 +00001614 return DAG.getConstant(0, VT);
Nate Begeman1d4d4142005-09-01 00:19:25 +00001615 // fold (srl (srl x, c1), c2) -> 0 or (srl x, c1+c2)
Nate Begeman646d7e22005-09-02 21:18:40 +00001616 if (N1C && N0.getOpcode() == ISD::SRL &&
Nate Begeman1d4d4142005-09-01 00:19:25 +00001617 N0.getOperand(1).getOpcode() == ISD::Constant) {
1618 uint64_t c1 = cast<ConstantSDNode>(N0.getOperand(1))->getValue();
Nate Begeman646d7e22005-09-02 21:18:40 +00001619 uint64_t c2 = N1C->getValue();
Nate Begeman1d4d4142005-09-01 00:19:25 +00001620 if (c1 + c2 > OpSizeInBits)
Nate Begeman83e75ec2005-09-06 04:43:02 +00001621 return DAG.getConstant(0, VT);
Nate Begeman1d4d4142005-09-01 00:19:25 +00001622 return DAG.getNode(ISD::SRL, VT, N0.getOperand(0),
Nate Begeman83e75ec2005-09-06 04:43:02 +00001623 DAG.getConstant(c1 + c2, N1.getValueType()));
Nate Begeman1d4d4142005-09-01 00:19:25 +00001624 }
Chris Lattner350bec02006-04-02 06:11:11 +00001625
1626 // fold (srl (ctlz x), "5") -> x iff x has one bit set (the low bit).
1627 if (N1C && N0.getOpcode() == ISD::CTLZ &&
1628 N1C->getValue() == Log2_32(MVT::getSizeInBits(VT))) {
1629 uint64_t KnownZero, KnownOne, Mask = MVT::getIntVTBitMask(VT);
1630 TLI.ComputeMaskedBits(N0.getOperand(0), Mask, KnownZero, KnownOne);
1631
1632 // If any of the input bits are KnownOne, then the input couldn't be all
1633 // zeros, thus the result of the srl will always be zero.
1634 if (KnownOne) return DAG.getConstant(0, VT);
1635
1636 // If all of the bits input the to ctlz node are known to be zero, then
1637 // the result of the ctlz is "32" and the result of the shift is one.
1638 uint64_t UnknownBits = ~KnownZero & Mask;
1639 if (UnknownBits == 0) return DAG.getConstant(1, VT);
1640
1641 // Otherwise, check to see if there is exactly one bit input to the ctlz.
1642 if ((UnknownBits & (UnknownBits-1)) == 0) {
1643 // Okay, we know that only that the single bit specified by UnknownBits
1644 // could be set on input to the CTLZ node. If this bit is set, the SRL
1645 // will return 0, if it is clear, it returns 1. Change the CTLZ/SRL pair
1646 // to an SRL,XOR pair, which is likely to simplify more.
1647 unsigned ShAmt = CountTrailingZeros_64(UnknownBits);
1648 SDOperand Op = N0.getOperand(0);
1649 if (ShAmt) {
1650 Op = DAG.getNode(ISD::SRL, VT, Op,
1651 DAG.getConstant(ShAmt, TLI.getShiftAmountTy()));
1652 AddToWorkList(Op.Val);
1653 }
1654 return DAG.getNode(ISD::XOR, VT, Op, DAG.getConstant(1, VT));
1655 }
1656 }
1657
Nate Begeman83e75ec2005-09-06 04:43:02 +00001658 return SDOperand();
Nate Begeman1d4d4142005-09-01 00:19:25 +00001659}
1660
Nate Begeman83e75ec2005-09-06 04:43:02 +00001661SDOperand DAGCombiner::visitCTLZ(SDNode *N) {
Nate Begeman1d4d4142005-09-01 00:19:25 +00001662 SDOperand N0 = N->getOperand(0);
Nate Begeman646d7e22005-09-02 21:18:40 +00001663 ConstantSDNode *N0C = dyn_cast<ConstantSDNode>(N0);
Nate Begemana148d982006-01-18 22:35:16 +00001664 MVT::ValueType VT = N->getValueType(0);
Nate Begeman1d4d4142005-09-01 00:19:25 +00001665
1666 // fold (ctlz c1) -> c2
Nate Begeman646d7e22005-09-02 21:18:40 +00001667 if (N0C)
Nate Begemana148d982006-01-18 22:35:16 +00001668 return DAG.getNode(ISD::CTLZ, VT, N0);
Nate Begeman83e75ec2005-09-06 04:43:02 +00001669 return SDOperand();
Nate Begeman1d4d4142005-09-01 00:19:25 +00001670}
1671
Nate Begeman83e75ec2005-09-06 04:43:02 +00001672SDOperand DAGCombiner::visitCTTZ(SDNode *N) {
Nate Begeman1d4d4142005-09-01 00:19:25 +00001673 SDOperand N0 = N->getOperand(0);
Nate Begeman646d7e22005-09-02 21:18:40 +00001674 ConstantSDNode *N0C = dyn_cast<ConstantSDNode>(N0);
Nate Begemana148d982006-01-18 22:35:16 +00001675 MVT::ValueType VT = N->getValueType(0);
Nate Begeman1d4d4142005-09-01 00:19:25 +00001676
1677 // fold (cttz c1) -> c2
Nate Begeman646d7e22005-09-02 21:18:40 +00001678 if (N0C)
Nate Begemana148d982006-01-18 22:35:16 +00001679 return DAG.getNode(ISD::CTTZ, VT, N0);
Nate Begeman83e75ec2005-09-06 04:43:02 +00001680 return SDOperand();
Nate Begeman1d4d4142005-09-01 00:19:25 +00001681}
1682
Nate Begeman83e75ec2005-09-06 04:43:02 +00001683SDOperand DAGCombiner::visitCTPOP(SDNode *N) {
Nate Begeman1d4d4142005-09-01 00:19:25 +00001684 SDOperand N0 = N->getOperand(0);
Nate Begeman646d7e22005-09-02 21:18:40 +00001685 ConstantSDNode *N0C = dyn_cast<ConstantSDNode>(N0);
Nate Begemana148d982006-01-18 22:35:16 +00001686 MVT::ValueType VT = N->getValueType(0);
Nate Begeman1d4d4142005-09-01 00:19:25 +00001687
1688 // fold (ctpop c1) -> c2
Nate Begeman646d7e22005-09-02 21:18:40 +00001689 if (N0C)
Nate Begemana148d982006-01-18 22:35:16 +00001690 return DAG.getNode(ISD::CTPOP, VT, N0);
Nate Begeman83e75ec2005-09-06 04:43:02 +00001691 return SDOperand();
Nate Begeman1d4d4142005-09-01 00:19:25 +00001692}
1693
Nate Begeman452d7be2005-09-16 00:54:12 +00001694SDOperand DAGCombiner::visitSELECT(SDNode *N) {
1695 SDOperand N0 = N->getOperand(0);
1696 SDOperand N1 = N->getOperand(1);
1697 SDOperand N2 = N->getOperand(2);
1698 ConstantSDNode *N0C = dyn_cast<ConstantSDNode>(N0);
1699 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1);
1700 ConstantSDNode *N2C = dyn_cast<ConstantSDNode>(N2);
1701 MVT::ValueType VT = N->getValueType(0);
Nate Begeman44728a72005-09-19 22:34:01 +00001702
Nate Begeman452d7be2005-09-16 00:54:12 +00001703 // fold select C, X, X -> X
1704 if (N1 == N2)
1705 return N1;
1706 // fold select true, X, Y -> X
1707 if (N0C && !N0C->isNullValue())
1708 return N1;
1709 // fold select false, X, Y -> Y
1710 if (N0C && N0C->isNullValue())
1711 return N2;
1712 // fold select C, 1, X -> C | X
Nate Begeman44728a72005-09-19 22:34:01 +00001713 if (MVT::i1 == VT && N1C && N1C->getValue() == 1)
Nate Begeman452d7be2005-09-16 00:54:12 +00001714 return DAG.getNode(ISD::OR, VT, N0, N2);
1715 // fold select C, 0, X -> ~C & X
1716 // FIXME: this should check for C type == X type, not i1?
1717 if (MVT::i1 == VT && N1C && N1C->isNullValue()) {
1718 SDOperand XORNode = DAG.getNode(ISD::XOR, VT, N0, DAG.getConstant(1, VT));
Chris Lattner5750df92006-03-01 04:03:14 +00001719 AddToWorkList(XORNode.Val);
Nate Begeman452d7be2005-09-16 00:54:12 +00001720 return DAG.getNode(ISD::AND, VT, XORNode, N2);
1721 }
1722 // fold select C, X, 1 -> ~C | X
Nate Begeman44728a72005-09-19 22:34:01 +00001723 if (MVT::i1 == VT && N2C && N2C->getValue() == 1) {
Nate Begeman452d7be2005-09-16 00:54:12 +00001724 SDOperand XORNode = DAG.getNode(ISD::XOR, VT, N0, DAG.getConstant(1, VT));
Chris Lattner5750df92006-03-01 04:03:14 +00001725 AddToWorkList(XORNode.Val);
Nate Begeman452d7be2005-09-16 00:54:12 +00001726 return DAG.getNode(ISD::OR, VT, XORNode, N1);
1727 }
1728 // fold select C, X, 0 -> C & X
1729 // FIXME: this should check for C type == X type, not i1?
1730 if (MVT::i1 == VT && N2C && N2C->isNullValue())
1731 return DAG.getNode(ISD::AND, VT, N0, N1);
1732 // fold X ? X : Y --> X ? 1 : Y --> X | Y
1733 if (MVT::i1 == VT && N0 == N1)
1734 return DAG.getNode(ISD::OR, VT, N0, N2);
1735 // fold X ? Y : X --> X ? Y : 0 --> X & Y
1736 if (MVT::i1 == VT && N0 == N2)
1737 return DAG.getNode(ISD::AND, VT, N0, N1);
Chris Lattner40c62d52005-10-18 06:04:22 +00001738 // If we can fold this based on the true/false value, do so.
1739 if (SimplifySelectOps(N, N1, N2))
1740 return SDOperand();
Nate Begeman44728a72005-09-19 22:34:01 +00001741 // fold selects based on a setcc into other things, such as min/max/abs
1742 if (N0.getOpcode() == ISD::SETCC)
Nate Begeman750ac1b2006-02-01 07:19:44 +00001743 // FIXME:
1744 // Check against MVT::Other for SELECT_CC, which is a workaround for targets
1745 // having to say they don't support SELECT_CC on every type the DAG knows
1746 // about, since there is no way to mark an opcode illegal at all value types
1747 if (TLI.isOperationLegal(ISD::SELECT_CC, MVT::Other))
1748 return DAG.getNode(ISD::SELECT_CC, VT, N0.getOperand(0), N0.getOperand(1),
1749 N1, N2, N0.getOperand(2));
1750 else
1751 return SimplifySelect(N0, N1, N2);
Nate Begeman452d7be2005-09-16 00:54:12 +00001752 return SDOperand();
1753}
1754
1755SDOperand DAGCombiner::visitSELECT_CC(SDNode *N) {
Nate Begeman44728a72005-09-19 22:34:01 +00001756 SDOperand N0 = N->getOperand(0);
1757 SDOperand N1 = N->getOperand(1);
1758 SDOperand N2 = N->getOperand(2);
1759 SDOperand N3 = N->getOperand(3);
1760 SDOperand N4 = N->getOperand(4);
1761 ConstantSDNode *N0C = dyn_cast<ConstantSDNode>(N0);
1762 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1);
1763 ConstantSDNode *N2C = dyn_cast<ConstantSDNode>(N2);
1764 ISD::CondCode CC = cast<CondCodeSDNode>(N4)->get();
1765
1766 // Determine if the condition we're dealing with is constant
Nate Begemane17daeb2005-10-05 21:43:42 +00001767 SDOperand SCC = SimplifySetCC(TLI.getSetCCResultTy(), N0, N1, CC, false);
Chris Lattner91559022005-10-05 04:45:43 +00001768 ConstantSDNode *SCCC = dyn_cast_or_null<ConstantSDNode>(SCC.Val);
1769
Nate Begeman44728a72005-09-19 22:34:01 +00001770 // fold select_cc lhs, rhs, x, x, cc -> x
1771 if (N2 == N3)
1772 return N2;
Chris Lattner40c62d52005-10-18 06:04:22 +00001773
1774 // If we can fold this based on the true/false value, do so.
1775 if (SimplifySelectOps(N, N2, N3))
1776 return SDOperand();
1777
Nate Begeman44728a72005-09-19 22:34:01 +00001778 // fold select_cc into other things, such as min/max/abs
1779 return SimplifySelectCC(N0, N1, N2, N3, CC);
Nate Begeman452d7be2005-09-16 00:54:12 +00001780}
1781
1782SDOperand DAGCombiner::visitSETCC(SDNode *N) {
1783 return SimplifySetCC(N->getValueType(0), N->getOperand(0), N->getOperand(1),
1784 cast<CondCodeSDNode>(N->getOperand(2))->get());
1785}
1786
Nate Begeman83e75ec2005-09-06 04:43:02 +00001787SDOperand DAGCombiner::visitSIGN_EXTEND(SDNode *N) {
Nate Begeman1d4d4142005-09-01 00:19:25 +00001788 SDOperand N0 = N->getOperand(0);
Nate Begeman646d7e22005-09-02 21:18:40 +00001789 ConstantSDNode *N0C = dyn_cast<ConstantSDNode>(N0);
Nate Begeman1d4d4142005-09-01 00:19:25 +00001790 MVT::ValueType VT = N->getValueType(0);
1791
Nate Begeman1d4d4142005-09-01 00:19:25 +00001792 // fold (sext c1) -> c1
Nate Begeman646d7e22005-09-02 21:18:40 +00001793 if (N0C)
Nate Begemana148d982006-01-18 22:35:16 +00001794 return DAG.getNode(ISD::SIGN_EXTEND, VT, N0);
Nate Begeman1d4d4142005-09-01 00:19:25 +00001795 // fold (sext (sext x)) -> (sext x)
1796 if (N0.getOpcode() == ISD::SIGN_EXTEND)
Nate Begeman83e75ec2005-09-06 04:43:02 +00001797 return DAG.getNode(ISD::SIGN_EXTEND, VT, N0.getOperand(0));
Chris Lattnerb14ab8a2005-12-07 07:11:03 +00001798 // fold (sext (truncate x)) -> (sextinreg x) iff x size == sext size.
Chris Lattnercc2210b2005-12-07 18:02:05 +00001799 if (N0.getOpcode() == ISD::TRUNCATE && N0.getOperand(0).getValueType() == VT&&
1800 (!AfterLegalize ||
1801 TLI.isOperationLegal(ISD::SIGN_EXTEND_INREG, N0.getValueType())))
Chris Lattnerb14ab8a2005-12-07 07:11:03 +00001802 return DAG.getNode(ISD::SIGN_EXTEND_INREG, VT, N0.getOperand(0),
1803 DAG.getValueType(N0.getValueType()));
Evan Cheng110dec22005-12-14 02:19:23 +00001804 // fold (sext (load x)) -> (sext (truncate (sextload x)))
Chris Lattnerd0f6d182005-12-15 19:02:38 +00001805 if (N0.getOpcode() == ISD::LOAD && N0.hasOneUse() &&
1806 (!AfterLegalize||TLI.isOperationLegal(ISD::SEXTLOAD, N0.getValueType()))){
Nate Begeman3df4d522005-10-12 20:40:40 +00001807 SDOperand ExtLoad = DAG.getExtLoad(ISD::SEXTLOAD, VT, N0.getOperand(0),
1808 N0.getOperand(1), N0.getOperand(2),
1809 N0.getValueType());
Chris Lattnerd4771842005-12-14 19:25:30 +00001810 CombineTo(N, ExtLoad);
Chris Lattnerf9884052005-10-13 21:52:31 +00001811 CombineTo(N0.Val, DAG.getNode(ISD::TRUNCATE, N0.getValueType(), ExtLoad),
1812 ExtLoad.getValue(1));
Chris Lattnerfedced72006-04-20 23:55:59 +00001813 return SDOperand(N, 0); // Return N so it doesn't get rechecked!
Nate Begeman3df4d522005-10-12 20:40:40 +00001814 }
Chris Lattnerad25d4e2005-12-14 19:05:06 +00001815
1816 // fold (sext (sextload x)) -> (sext (truncate (sextload x)))
1817 // fold (sext ( extload x)) -> (sext (truncate (sextload x)))
1818 if ((N0.getOpcode() == ISD::SEXTLOAD || N0.getOpcode() == ISD::EXTLOAD) &&
1819 N0.hasOneUse()) {
1820 SDOperand ExtLoad = DAG.getNode(ISD::SEXTLOAD, VT, N0.getOperand(0),
1821 N0.getOperand(1), N0.getOperand(2),
1822 N0.getOperand(3));
Chris Lattnerd4771842005-12-14 19:25:30 +00001823 CombineTo(N, ExtLoad);
Chris Lattnerad25d4e2005-12-14 19:05:06 +00001824 CombineTo(N0.Val, DAG.getNode(ISD::TRUNCATE, N0.getValueType(), ExtLoad),
1825 ExtLoad.getValue(1));
Chris Lattnerfedced72006-04-20 23:55:59 +00001826 return SDOperand(N, 0); // Return N so it doesn't get rechecked!
Chris Lattnerad25d4e2005-12-14 19:05:06 +00001827 }
1828
Nate Begeman83e75ec2005-09-06 04:43:02 +00001829 return SDOperand();
Nate Begeman1d4d4142005-09-01 00:19:25 +00001830}
1831
Nate Begeman83e75ec2005-09-06 04:43:02 +00001832SDOperand DAGCombiner::visitZERO_EXTEND(SDNode *N) {
Nate Begeman1d4d4142005-09-01 00:19:25 +00001833 SDOperand N0 = N->getOperand(0);
Nate Begeman646d7e22005-09-02 21:18:40 +00001834 ConstantSDNode *N0C = dyn_cast<ConstantSDNode>(N0);
Nate Begeman1d4d4142005-09-01 00:19:25 +00001835 MVT::ValueType VT = N->getValueType(0);
1836
Nate Begeman1d4d4142005-09-01 00:19:25 +00001837 // fold (zext c1) -> c1
Nate Begeman646d7e22005-09-02 21:18:40 +00001838 if (N0C)
Nate Begemana148d982006-01-18 22:35:16 +00001839 return DAG.getNode(ISD::ZERO_EXTEND, VT, N0);
Nate Begeman1d4d4142005-09-01 00:19:25 +00001840 // fold (zext (zext x)) -> (zext x)
1841 if (N0.getOpcode() == ISD::ZERO_EXTEND)
Nate Begeman83e75ec2005-09-06 04:43:02 +00001842 return DAG.getNode(ISD::ZERO_EXTEND, VT, N0.getOperand(0));
Evan Cheng110dec22005-12-14 02:19:23 +00001843 // fold (zext (truncate x)) -> (zextinreg x) iff x size == zext size.
1844 if (N0.getOpcode() == ISD::TRUNCATE && N0.getOperand(0).getValueType() == VT&&
Chris Lattnerad25d4e2005-12-14 19:05:06 +00001845 (!AfterLegalize || TLI.isOperationLegal(ISD::AND, N0.getValueType())))
Chris Lattner00cb95c2005-12-14 07:58:38 +00001846 return DAG.getZeroExtendInReg(N0.getOperand(0), N0.getValueType());
Evan Cheng110dec22005-12-14 02:19:23 +00001847 // fold (zext (load x)) -> (zext (truncate (zextload x)))
Chris Lattnerd0f6d182005-12-15 19:02:38 +00001848 if (N0.getOpcode() == ISD::LOAD && N0.hasOneUse() &&
1849 (!AfterLegalize||TLI.isOperationLegal(ISD::ZEXTLOAD, N0.getValueType()))){
Evan Cheng110dec22005-12-14 02:19:23 +00001850 SDOperand ExtLoad = DAG.getExtLoad(ISD::ZEXTLOAD, VT, N0.getOperand(0),
1851 N0.getOperand(1), N0.getOperand(2),
1852 N0.getValueType());
Chris Lattnerd4771842005-12-14 19:25:30 +00001853 CombineTo(N, ExtLoad);
Evan Cheng110dec22005-12-14 02:19:23 +00001854 CombineTo(N0.Val, DAG.getNode(ISD::TRUNCATE, N0.getValueType(), ExtLoad),
1855 ExtLoad.getValue(1));
Chris Lattnerfedced72006-04-20 23:55:59 +00001856 return SDOperand(N, 0); // Return N so it doesn't get rechecked!
Evan Cheng110dec22005-12-14 02:19:23 +00001857 }
Chris Lattnerad25d4e2005-12-14 19:05:06 +00001858
1859 // fold (zext (zextload x)) -> (zext (truncate (zextload x)))
1860 // fold (zext ( extload x)) -> (zext (truncate (zextload x)))
1861 if ((N0.getOpcode() == ISD::ZEXTLOAD || N0.getOpcode() == ISD::EXTLOAD) &&
1862 N0.hasOneUse()) {
1863 SDOperand ExtLoad = DAG.getNode(ISD::ZEXTLOAD, VT, N0.getOperand(0),
1864 N0.getOperand(1), N0.getOperand(2),
1865 N0.getOperand(3));
Chris Lattnerd4771842005-12-14 19:25:30 +00001866 CombineTo(N, ExtLoad);
Chris Lattnerad25d4e2005-12-14 19:05:06 +00001867 CombineTo(N0.Val, DAG.getNode(ISD::TRUNCATE, N0.getValueType(), ExtLoad),
1868 ExtLoad.getValue(1));
Chris Lattnerfedced72006-04-20 23:55:59 +00001869 return SDOperand(N, 0); // Return N so it doesn't get rechecked!
Chris Lattnerad25d4e2005-12-14 19:05:06 +00001870 }
Nate Begeman83e75ec2005-09-06 04:43:02 +00001871 return SDOperand();
Nate Begeman1d4d4142005-09-01 00:19:25 +00001872}
1873
Chris Lattner5ffc0662006-05-05 05:58:59 +00001874SDOperand DAGCombiner::visitANY_EXTEND(SDNode *N) {
1875 SDOperand N0 = N->getOperand(0);
1876 ConstantSDNode *N0C = dyn_cast<ConstantSDNode>(N0);
1877 MVT::ValueType VT = N->getValueType(0);
1878
1879 // fold (aext c1) -> c1
1880 if (N0C)
1881 return DAG.getNode(ISD::ANY_EXTEND, VT, N0);
1882 // fold (aext (aext x)) -> (aext x)
1883 // fold (aext (zext x)) -> (zext x)
1884 // fold (aext (sext x)) -> (sext x)
1885 if (N0.getOpcode() == ISD::ANY_EXTEND ||
1886 N0.getOpcode() == ISD::ZERO_EXTEND ||
1887 N0.getOpcode() == ISD::SIGN_EXTEND)
1888 return DAG.getNode(N0.getOpcode(), VT, N0.getOperand(0));
1889
1890 // fold (aext (truncate x)) -> x iff x size == zext size.
1891 if (N0.getOpcode() == ISD::TRUNCATE && N0.getOperand(0).getValueType() == VT)
1892 return N0.getOperand(0);
1893 // fold (aext (load x)) -> (aext (truncate (extload x)))
1894 if (N0.getOpcode() == ISD::LOAD && N0.hasOneUse() &&
1895 (!AfterLegalize||TLI.isOperationLegal(ISD::EXTLOAD, N0.getValueType()))) {
1896 SDOperand ExtLoad = DAG.getExtLoad(ISD::EXTLOAD, VT, N0.getOperand(0),
1897 N0.getOperand(1), N0.getOperand(2),
1898 N0.getValueType());
1899 CombineTo(N, ExtLoad);
1900 CombineTo(N0.Val, DAG.getNode(ISD::TRUNCATE, N0.getValueType(), ExtLoad),
1901 ExtLoad.getValue(1));
1902 return SDOperand(N, 0); // Return N so it doesn't get rechecked!
1903 }
1904
1905 // fold (aext (zextload x)) -> (aext (truncate (zextload x)))
1906 // fold (aext (sextload x)) -> (aext (truncate (sextload x)))
1907 // fold (aext ( extload x)) -> (aext (truncate (extload x)))
1908 if ((N0.getOpcode() == ISD::ZEXTLOAD || N0.getOpcode() == ISD::EXTLOAD ||
1909 N0.getOpcode() == ISD::SEXTLOAD) &&
1910 N0.hasOneUse()) {
1911 SDOperand ExtLoad = DAG.getNode(N0.getOpcode(), VT, N0.getOperand(0),
1912 N0.getOperand(1), N0.getOperand(2),
1913 N0.getOperand(3));
1914 CombineTo(N, ExtLoad);
1915 CombineTo(N0.Val, DAG.getNode(ISD::TRUNCATE, N0.getValueType(), ExtLoad),
1916 ExtLoad.getValue(1));
1917 return SDOperand(N, 0); // Return N so it doesn't get rechecked!
1918 }
1919 return SDOperand();
1920}
1921
1922
Nate Begeman83e75ec2005-09-06 04:43:02 +00001923SDOperand DAGCombiner::visitSIGN_EXTEND_INREG(SDNode *N) {
Nate Begeman1d4d4142005-09-01 00:19:25 +00001924 SDOperand N0 = N->getOperand(0);
Nate Begeman646d7e22005-09-02 21:18:40 +00001925 SDOperand N1 = N->getOperand(1);
Nate Begeman646d7e22005-09-02 21:18:40 +00001926 ConstantSDNode *N0C = dyn_cast<ConstantSDNode>(N0);
Nate Begeman1d4d4142005-09-01 00:19:25 +00001927 MVT::ValueType VT = N->getValueType(0);
Nate Begeman646d7e22005-09-02 21:18:40 +00001928 MVT::ValueType EVT = cast<VTSDNode>(N1)->getVT();
Nate Begeman07ed4172005-10-10 21:26:48 +00001929 unsigned EVTBits = MVT::getSizeInBits(EVT);
Nate Begeman1d4d4142005-09-01 00:19:25 +00001930
Nate Begeman1d4d4142005-09-01 00:19:25 +00001931 // fold (sext_in_reg c1) -> c1
Nate Begeman646d7e22005-09-02 21:18:40 +00001932 if (N0C) {
1933 SDOperand Truncate = DAG.getConstant(N0C->getValue(), EVT);
Nate Begeman83e75ec2005-09-06 04:43:02 +00001934 return DAG.getNode(ISD::SIGN_EXTEND, VT, Truncate);
Nate Begeman1d4d4142005-09-01 00:19:25 +00001935 }
Nate Begeman646d7e22005-09-02 21:18:40 +00001936 // fold (sext_in_reg (sext_in_reg x, VT2), VT1) -> (sext_in_reg x, minVT) pt1
Nate Begeman1d4d4142005-09-01 00:19:25 +00001937 if (N0.getOpcode() == ISD::SIGN_EXTEND_INREG &&
Nate Begeman216def82005-10-14 01:29:07 +00001938 cast<VTSDNode>(N0.getOperand(1))->getVT() <= EVT) {
Nate Begeman83e75ec2005-09-06 04:43:02 +00001939 return N0;
Nate Begeman1d4d4142005-09-01 00:19:25 +00001940 }
Nate Begeman646d7e22005-09-02 21:18:40 +00001941 // fold (sext_in_reg (sext_in_reg x, VT2), VT1) -> (sext_in_reg x, minVT) pt2
1942 if (N0.getOpcode() == ISD::SIGN_EXTEND_INREG &&
1943 EVT < cast<VTSDNode>(N0.getOperand(1))->getVT()) {
Nate Begeman83e75ec2005-09-06 04:43:02 +00001944 return DAG.getNode(ISD::SIGN_EXTEND_INREG, VT, N0.getOperand(0), N1);
Nate Begeman646d7e22005-09-02 21:18:40 +00001945 }
Nate Begeman1d4d4142005-09-01 00:19:25 +00001946 // fold (sext_in_reg (assert_sext x)) -> (assert_sext x)
1947 if (N0.getOpcode() == ISD::AssertSext &&
1948 cast<VTSDNode>(N0.getOperand(1))->getVT() <= EVT) {
Nate Begeman83e75ec2005-09-06 04:43:02 +00001949 return N0;
Nate Begeman1d4d4142005-09-01 00:19:25 +00001950 }
1951 // fold (sext_in_reg (sextload x)) -> (sextload x)
1952 if (N0.getOpcode() == ISD::SEXTLOAD &&
1953 cast<VTSDNode>(N0.getOperand(3))->getVT() <= EVT) {
Nate Begeman83e75ec2005-09-06 04:43:02 +00001954 return N0;
Nate Begeman1d4d4142005-09-01 00:19:25 +00001955 }
Nate Begeman4ebd8052005-09-01 23:24:04 +00001956 // fold (sext_in_reg (setcc x)) -> setcc x iff (setcc x) == 0 or -1
Nate Begeman1d4d4142005-09-01 00:19:25 +00001957 if (N0.getOpcode() == ISD::SETCC &&
1958 TLI.getSetCCResultContents() ==
1959 TargetLowering::ZeroOrNegativeOneSetCCResult)
Nate Begeman83e75ec2005-09-06 04:43:02 +00001960 return N0;
Nate Begeman07ed4172005-10-10 21:26:48 +00001961 // fold (sext_in_reg x) -> (zext_in_reg x) if the sign bit is zero
Chris Lattnerc6fd6cd2006-01-30 04:09:27 +00001962 if (TLI.MaskedValueIsZero(N0, 1ULL << (EVTBits-1)))
Nate Begemande996292006-02-03 22:24:05 +00001963 return DAG.getZeroExtendInReg(N0, EVT);
Nate Begemanded49632005-10-13 03:11:28 +00001964 // fold (sext_inreg (extload x)) -> (sextload x)
1965 if (N0.getOpcode() == ISD::EXTLOAD &&
1966 EVT == cast<VTSDNode>(N0.getOperand(3))->getVT() &&
Nate Begemanbfd65a02005-10-13 18:34:58 +00001967 (!AfterLegalize || TLI.isOperationLegal(ISD::SEXTLOAD, EVT))) {
Nate Begemanded49632005-10-13 03:11:28 +00001968 SDOperand ExtLoad = DAG.getExtLoad(ISD::SEXTLOAD, VT, N0.getOperand(0),
1969 N0.getOperand(1), N0.getOperand(2),
1970 EVT);
Chris Lattnerd4771842005-12-14 19:25:30 +00001971 CombineTo(N, ExtLoad);
Nate Begemanbfd65a02005-10-13 18:34:58 +00001972 CombineTo(N0.Val, ExtLoad, ExtLoad.getValue(1));
Chris Lattnerfedced72006-04-20 23:55:59 +00001973 return SDOperand(N, 0); // Return N so it doesn't get rechecked!
Nate Begemanded49632005-10-13 03:11:28 +00001974 }
1975 // fold (sext_inreg (zextload x)) -> (sextload x) iff load has one use
Chris Lattner40c62d52005-10-18 06:04:22 +00001976 if (N0.getOpcode() == ISD::ZEXTLOAD && N0.hasOneUse() &&
Nate Begemanded49632005-10-13 03:11:28 +00001977 EVT == cast<VTSDNode>(N0.getOperand(3))->getVT() &&
Nate Begemanbfd65a02005-10-13 18:34:58 +00001978 (!AfterLegalize || TLI.isOperationLegal(ISD::SEXTLOAD, EVT))) {
Nate Begemanded49632005-10-13 03:11:28 +00001979 SDOperand ExtLoad = DAG.getExtLoad(ISD::SEXTLOAD, VT, N0.getOperand(0),
1980 N0.getOperand(1), N0.getOperand(2),
1981 EVT);
Chris Lattnerd4771842005-12-14 19:25:30 +00001982 CombineTo(N, ExtLoad);
Nate Begemanbfd65a02005-10-13 18:34:58 +00001983 CombineTo(N0.Val, ExtLoad, ExtLoad.getValue(1));
Chris Lattnerfedced72006-04-20 23:55:59 +00001984 return SDOperand(N, 0); // Return N so it doesn't get rechecked!
Nate Begemanded49632005-10-13 03:11:28 +00001985 }
Nate Begeman83e75ec2005-09-06 04:43:02 +00001986 return SDOperand();
Nate Begeman1d4d4142005-09-01 00:19:25 +00001987}
1988
Nate Begeman83e75ec2005-09-06 04:43:02 +00001989SDOperand DAGCombiner::visitTRUNCATE(SDNode *N) {
Nate Begeman1d4d4142005-09-01 00:19:25 +00001990 SDOperand N0 = N->getOperand(0);
Nate Begeman646d7e22005-09-02 21:18:40 +00001991 ConstantSDNode *N0C = dyn_cast<ConstantSDNode>(N0);
Nate Begeman1d4d4142005-09-01 00:19:25 +00001992 MVT::ValueType VT = N->getValueType(0);
1993
1994 // noop truncate
1995 if (N0.getValueType() == N->getValueType(0))
Nate Begeman83e75ec2005-09-06 04:43:02 +00001996 return N0;
Nate Begeman1d4d4142005-09-01 00:19:25 +00001997 // fold (truncate c1) -> c1
Nate Begeman646d7e22005-09-02 21:18:40 +00001998 if (N0C)
Nate Begemana148d982006-01-18 22:35:16 +00001999 return DAG.getNode(ISD::TRUNCATE, VT, N0);
Nate Begeman1d4d4142005-09-01 00:19:25 +00002000 // fold (truncate (truncate x)) -> (truncate x)
2001 if (N0.getOpcode() == ISD::TRUNCATE)
Nate Begeman83e75ec2005-09-06 04:43:02 +00002002 return DAG.getNode(ISD::TRUNCATE, VT, N0.getOperand(0));
Nate Begeman1d4d4142005-09-01 00:19:25 +00002003 // fold (truncate (ext x)) -> (ext x) or (truncate x) or x
2004 if (N0.getOpcode() == ISD::ZERO_EXTEND || N0.getOpcode() == ISD::SIGN_EXTEND){
2005 if (N0.getValueType() < VT)
2006 // if the source is smaller than the dest, we still need an extend
Nate Begeman83e75ec2005-09-06 04:43:02 +00002007 return DAG.getNode(N0.getOpcode(), VT, N0.getOperand(0));
Nate Begeman1d4d4142005-09-01 00:19:25 +00002008 else if (N0.getValueType() > VT)
2009 // if the source is larger than the dest, than we just need the truncate
Nate Begeman83e75ec2005-09-06 04:43:02 +00002010 return DAG.getNode(ISD::TRUNCATE, VT, N0.getOperand(0));
Nate Begeman1d4d4142005-09-01 00:19:25 +00002011 else
2012 // if the source and dest are the same type, we can drop both the extend
2013 // and the truncate
Nate Begeman83e75ec2005-09-06 04:43:02 +00002014 return N0.getOperand(0);
Nate Begeman1d4d4142005-09-01 00:19:25 +00002015 }
Nate Begeman3df4d522005-10-12 20:40:40 +00002016 // fold (truncate (load x)) -> (smaller load x)
Chris Lattner40c62d52005-10-18 06:04:22 +00002017 if (N0.getOpcode() == ISD::LOAD && N0.hasOneUse()) {
Nate Begeman3df4d522005-10-12 20:40:40 +00002018 assert(MVT::getSizeInBits(N0.getValueType()) > MVT::getSizeInBits(VT) &&
2019 "Cannot truncate to larger type!");
2020 MVT::ValueType PtrType = N0.getOperand(1).getValueType();
Nate Begeman765784a2005-10-12 23:18:53 +00002021 // For big endian targets, we need to add an offset to the pointer to load
2022 // the correct bytes. For little endian systems, we merely need to read
2023 // fewer bytes from the same pointer.
Nate Begeman3df4d522005-10-12 20:40:40 +00002024 uint64_t PtrOff =
2025 (MVT::getSizeInBits(N0.getValueType()) - MVT::getSizeInBits(VT)) / 8;
Nate Begeman765784a2005-10-12 23:18:53 +00002026 SDOperand NewPtr = TLI.isLittleEndian() ? N0.getOperand(1) :
2027 DAG.getNode(ISD::ADD, PtrType, N0.getOperand(1),
2028 DAG.getConstant(PtrOff, PtrType));
Chris Lattner5750df92006-03-01 04:03:14 +00002029 AddToWorkList(NewPtr.Val);
Nate Begeman3df4d522005-10-12 20:40:40 +00002030 SDOperand Load = DAG.getLoad(VT, N0.getOperand(0), NewPtr,N0.getOperand(2));
Chris Lattner5750df92006-03-01 04:03:14 +00002031 AddToWorkList(N);
Chris Lattner24edbb72005-10-13 22:10:05 +00002032 CombineTo(N0.Val, Load, Load.getValue(1));
Chris Lattnerfedced72006-04-20 23:55:59 +00002033 return SDOperand(N, 0); // Return N so it doesn't get rechecked!
Nate Begeman3df4d522005-10-12 20:40:40 +00002034 }
Nate Begeman83e75ec2005-09-06 04:43:02 +00002035 return SDOperand();
Nate Begeman1d4d4142005-09-01 00:19:25 +00002036}
2037
Chris Lattner94683772005-12-23 05:30:37 +00002038SDOperand DAGCombiner::visitBIT_CONVERT(SDNode *N) {
2039 SDOperand N0 = N->getOperand(0);
2040 MVT::ValueType VT = N->getValueType(0);
2041
2042 // If the input is a constant, let getNode() fold it.
2043 if (isa<ConstantSDNode>(N0) || isa<ConstantFPSDNode>(N0)) {
2044 SDOperand Res = DAG.getNode(ISD::BIT_CONVERT, VT, N0);
2045 if (Res.Val != N) return Res;
2046 }
2047
Chris Lattnerc8547d82005-12-23 05:37:50 +00002048 if (N0.getOpcode() == ISD::BIT_CONVERT) // conv(conv(x,t1),t2) -> conv(x,t2)
2049 return DAG.getNode(ISD::BIT_CONVERT, VT, N0.getOperand(0));
Chris Lattner6258fb22006-04-02 02:53:43 +00002050
Chris Lattner57104102005-12-23 05:44:41 +00002051 // fold (conv (load x)) -> (load (conv*)x)
Chris Lattnerbf40c4b2006-01-15 18:58:59 +00002052 // FIXME: These xforms need to know that the resultant load doesn't need a
2053 // higher alignment than the original!
2054 if (0 && N0.getOpcode() == ISD::LOAD && N0.hasOneUse()) {
Chris Lattner57104102005-12-23 05:44:41 +00002055 SDOperand Load = DAG.getLoad(VT, N0.getOperand(0), N0.getOperand(1),
2056 N0.getOperand(2));
Chris Lattner5750df92006-03-01 04:03:14 +00002057 AddToWorkList(N);
Chris Lattner57104102005-12-23 05:44:41 +00002058 CombineTo(N0.Val, DAG.getNode(ISD::BIT_CONVERT, N0.getValueType(), Load),
2059 Load.getValue(1));
2060 return Load;
2061 }
2062
Chris Lattner94683772005-12-23 05:30:37 +00002063 return SDOperand();
2064}
2065
Chris Lattner6258fb22006-04-02 02:53:43 +00002066SDOperand DAGCombiner::visitVBIT_CONVERT(SDNode *N) {
2067 SDOperand N0 = N->getOperand(0);
2068 MVT::ValueType VT = N->getValueType(0);
2069
2070 // If the input is a VBUILD_VECTOR with all constant elements, fold this now.
2071 // First check to see if this is all constant.
2072 if (N0.getOpcode() == ISD::VBUILD_VECTOR && N0.Val->hasOneUse() &&
2073 VT == MVT::Vector) {
2074 bool isSimple = true;
2075 for (unsigned i = 0, e = N0.getNumOperands()-2; i != e; ++i)
2076 if (N0.getOperand(i).getOpcode() != ISD::UNDEF &&
2077 N0.getOperand(i).getOpcode() != ISD::Constant &&
2078 N0.getOperand(i).getOpcode() != ISD::ConstantFP) {
2079 isSimple = false;
2080 break;
2081 }
2082
Chris Lattner97c20732006-04-03 17:29:28 +00002083 MVT::ValueType DestEltVT = cast<VTSDNode>(N->getOperand(2))->getVT();
2084 if (isSimple && !MVT::isVector(DestEltVT)) {
Chris Lattner6258fb22006-04-02 02:53:43 +00002085 return ConstantFoldVBIT_CONVERTofVBUILD_VECTOR(N0.Val, DestEltVT);
2086 }
2087 }
2088
2089 return SDOperand();
2090}
2091
2092/// ConstantFoldVBIT_CONVERTofVBUILD_VECTOR - We know that BV is a vbuild_vector
2093/// node with Constant, ConstantFP or Undef operands. DstEltVT indicates the
2094/// destination element value type.
2095SDOperand DAGCombiner::
2096ConstantFoldVBIT_CONVERTofVBUILD_VECTOR(SDNode *BV, MVT::ValueType DstEltVT) {
2097 MVT::ValueType SrcEltVT = BV->getOperand(0).getValueType();
2098
2099 // If this is already the right type, we're done.
2100 if (SrcEltVT == DstEltVT) return SDOperand(BV, 0);
2101
2102 unsigned SrcBitSize = MVT::getSizeInBits(SrcEltVT);
2103 unsigned DstBitSize = MVT::getSizeInBits(DstEltVT);
2104
2105 // If this is a conversion of N elements of one type to N elements of another
2106 // type, convert each element. This handles FP<->INT cases.
2107 if (SrcBitSize == DstBitSize) {
2108 std::vector<SDOperand> Ops;
Chris Lattner3e104b12006-04-08 04:15:24 +00002109 for (unsigned i = 0, e = BV->getNumOperands()-2; i != e; ++i) {
Chris Lattner6258fb22006-04-02 02:53:43 +00002110 Ops.push_back(DAG.getNode(ISD::BIT_CONVERT, DstEltVT, BV->getOperand(i)));
Chris Lattner3e104b12006-04-08 04:15:24 +00002111 AddToWorkList(Ops.back().Val);
2112 }
Chris Lattner6258fb22006-04-02 02:53:43 +00002113 Ops.push_back(*(BV->op_end()-2)); // Add num elements.
2114 Ops.push_back(DAG.getValueType(DstEltVT));
2115 return DAG.getNode(ISD::VBUILD_VECTOR, MVT::Vector, Ops);
2116 }
2117
2118 // Otherwise, we're growing or shrinking the elements. To avoid having to
2119 // handle annoying details of growing/shrinking FP values, we convert them to
2120 // int first.
2121 if (MVT::isFloatingPoint(SrcEltVT)) {
2122 // Convert the input float vector to a int vector where the elements are the
2123 // same sizes.
2124 assert((SrcEltVT == MVT::f32 || SrcEltVT == MVT::f64) && "Unknown FP VT!");
2125 MVT::ValueType IntVT = SrcEltVT == MVT::f32 ? MVT::i32 : MVT::i64;
2126 BV = ConstantFoldVBIT_CONVERTofVBUILD_VECTOR(BV, IntVT).Val;
2127 SrcEltVT = IntVT;
2128 }
2129
2130 // Now we know the input is an integer vector. If the output is a FP type,
2131 // convert to integer first, then to FP of the right size.
2132 if (MVT::isFloatingPoint(DstEltVT)) {
2133 assert((DstEltVT == MVT::f32 || DstEltVT == MVT::f64) && "Unknown FP VT!");
2134 MVT::ValueType TmpVT = DstEltVT == MVT::f32 ? MVT::i32 : MVT::i64;
2135 SDNode *Tmp = ConstantFoldVBIT_CONVERTofVBUILD_VECTOR(BV, TmpVT).Val;
2136
2137 // Next, convert to FP elements of the same size.
2138 return ConstantFoldVBIT_CONVERTofVBUILD_VECTOR(Tmp, DstEltVT);
2139 }
2140
2141 // Okay, we know the src/dst types are both integers of differing types.
2142 // Handling growing first.
2143 assert(MVT::isInteger(SrcEltVT) && MVT::isInteger(DstEltVT));
2144 if (SrcBitSize < DstBitSize) {
2145 unsigned NumInputsPerOutput = DstBitSize/SrcBitSize;
2146
2147 std::vector<SDOperand> Ops;
2148 for (unsigned i = 0, e = BV->getNumOperands()-2; i != e;
2149 i += NumInputsPerOutput) {
2150 bool isLE = TLI.isLittleEndian();
2151 uint64_t NewBits = 0;
2152 bool EltIsUndef = true;
2153 for (unsigned j = 0; j != NumInputsPerOutput; ++j) {
2154 // Shift the previously computed bits over.
2155 NewBits <<= SrcBitSize;
2156 SDOperand Op = BV->getOperand(i+ (isLE ? (NumInputsPerOutput-j-1) : j));
2157 if (Op.getOpcode() == ISD::UNDEF) continue;
2158 EltIsUndef = false;
2159
2160 NewBits |= cast<ConstantSDNode>(Op)->getValue();
2161 }
2162
2163 if (EltIsUndef)
2164 Ops.push_back(DAG.getNode(ISD::UNDEF, DstEltVT));
2165 else
2166 Ops.push_back(DAG.getConstant(NewBits, DstEltVT));
2167 }
2168
2169 Ops.push_back(DAG.getConstant(Ops.size(), MVT::i32)); // Add num elements.
2170 Ops.push_back(DAG.getValueType(DstEltVT)); // Add element size.
2171 return DAG.getNode(ISD::VBUILD_VECTOR, MVT::Vector, Ops);
2172 }
2173
2174 // Finally, this must be the case where we are shrinking elements: each input
2175 // turns into multiple outputs.
2176 unsigned NumOutputsPerInput = SrcBitSize/DstBitSize;
2177 std::vector<SDOperand> Ops;
2178 for (unsigned i = 0, e = BV->getNumOperands()-2; i != e; ++i) {
2179 if (BV->getOperand(i).getOpcode() == ISD::UNDEF) {
2180 for (unsigned j = 0; j != NumOutputsPerInput; ++j)
2181 Ops.push_back(DAG.getNode(ISD::UNDEF, DstEltVT));
2182 continue;
2183 }
2184 uint64_t OpVal = cast<ConstantSDNode>(BV->getOperand(i))->getValue();
2185
2186 for (unsigned j = 0; j != NumOutputsPerInput; ++j) {
2187 unsigned ThisVal = OpVal & ((1ULL << DstBitSize)-1);
2188 OpVal >>= DstBitSize;
2189 Ops.push_back(DAG.getConstant(ThisVal, DstEltVT));
2190 }
2191
2192 // For big endian targets, swap the order of the pieces of each element.
2193 if (!TLI.isLittleEndian())
2194 std::reverse(Ops.end()-NumOutputsPerInput, Ops.end());
2195 }
2196 Ops.push_back(DAG.getConstant(Ops.size(), MVT::i32)); // Add num elements.
2197 Ops.push_back(DAG.getValueType(DstEltVT)); // Add element size.
2198 return DAG.getNode(ISD::VBUILD_VECTOR, MVT::Vector, Ops);
2199}
2200
2201
2202
Chris Lattner01b3d732005-09-28 22:28:18 +00002203SDOperand DAGCombiner::visitFADD(SDNode *N) {
2204 SDOperand N0 = N->getOperand(0);
2205 SDOperand N1 = N->getOperand(1);
Nate Begemana0e221d2005-10-18 00:28:13 +00002206 ConstantFPSDNode *N0CFP = dyn_cast<ConstantFPSDNode>(N0);
2207 ConstantFPSDNode *N1CFP = dyn_cast<ConstantFPSDNode>(N1);
Chris Lattner01b3d732005-09-28 22:28:18 +00002208 MVT::ValueType VT = N->getValueType(0);
Nate Begemana0e221d2005-10-18 00:28:13 +00002209
2210 // fold (fadd c1, c2) -> c1+c2
2211 if (N0CFP && N1CFP)
Nate Begemana148d982006-01-18 22:35:16 +00002212 return DAG.getNode(ISD::FADD, VT, N0, N1);
Nate Begemana0e221d2005-10-18 00:28:13 +00002213 // canonicalize constant to RHS
2214 if (N0CFP && !N1CFP)
2215 return DAG.getNode(ISD::FADD, VT, N1, N0);
Chris Lattner01b3d732005-09-28 22:28:18 +00002216 // fold (A + (-B)) -> A-B
2217 if (N1.getOpcode() == ISD::FNEG)
2218 return DAG.getNode(ISD::FSUB, VT, N0, N1.getOperand(0));
Chris Lattner01b3d732005-09-28 22:28:18 +00002219 // fold ((-A) + B) -> B-A
2220 if (N0.getOpcode() == ISD::FNEG)
2221 return DAG.getNode(ISD::FSUB, VT, N1, N0.getOperand(0));
Chris Lattner01b3d732005-09-28 22:28:18 +00002222 return SDOperand();
2223}
2224
2225SDOperand DAGCombiner::visitFSUB(SDNode *N) {
2226 SDOperand N0 = N->getOperand(0);
2227 SDOperand N1 = N->getOperand(1);
Nate Begemana0e221d2005-10-18 00:28:13 +00002228 ConstantFPSDNode *N0CFP = dyn_cast<ConstantFPSDNode>(N0);
2229 ConstantFPSDNode *N1CFP = dyn_cast<ConstantFPSDNode>(N1);
Chris Lattner01b3d732005-09-28 22:28:18 +00002230 MVT::ValueType VT = N->getValueType(0);
Nate Begemana0e221d2005-10-18 00:28:13 +00002231
2232 // fold (fsub c1, c2) -> c1-c2
2233 if (N0CFP && N1CFP)
Nate Begemana148d982006-01-18 22:35:16 +00002234 return DAG.getNode(ISD::FSUB, VT, N0, N1);
Chris Lattner01b3d732005-09-28 22:28:18 +00002235 // fold (A-(-B)) -> A+B
2236 if (N1.getOpcode() == ISD::FNEG)
Nate Begemana148d982006-01-18 22:35:16 +00002237 return DAG.getNode(ISD::FADD, VT, N0, N1.getOperand(0));
Chris Lattner01b3d732005-09-28 22:28:18 +00002238 return SDOperand();
2239}
2240
2241SDOperand DAGCombiner::visitFMUL(SDNode *N) {
2242 SDOperand N0 = N->getOperand(0);
2243 SDOperand N1 = N->getOperand(1);
Nate Begeman11af4ea2005-10-17 20:40:11 +00002244 ConstantFPSDNode *N0CFP = dyn_cast<ConstantFPSDNode>(N0);
2245 ConstantFPSDNode *N1CFP = dyn_cast<ConstantFPSDNode>(N1);
Chris Lattner01b3d732005-09-28 22:28:18 +00002246 MVT::ValueType VT = N->getValueType(0);
2247
Nate Begeman11af4ea2005-10-17 20:40:11 +00002248 // fold (fmul c1, c2) -> c1*c2
2249 if (N0CFP && N1CFP)
Nate Begemana148d982006-01-18 22:35:16 +00002250 return DAG.getNode(ISD::FMUL, VT, N0, N1);
Nate Begeman11af4ea2005-10-17 20:40:11 +00002251 // canonicalize constant to RHS
Nate Begemana0e221d2005-10-18 00:28:13 +00002252 if (N0CFP && !N1CFP)
2253 return DAG.getNode(ISD::FMUL, VT, N1, N0);
Nate Begeman11af4ea2005-10-17 20:40:11 +00002254 // fold (fmul X, 2.0) -> (fadd X, X)
2255 if (N1CFP && N1CFP->isExactlyValue(+2.0))
2256 return DAG.getNode(ISD::FADD, VT, N0, N0);
Chris Lattner01b3d732005-09-28 22:28:18 +00002257 return SDOperand();
2258}
2259
2260SDOperand DAGCombiner::visitFDIV(SDNode *N) {
2261 SDOperand N0 = N->getOperand(0);
2262 SDOperand N1 = N->getOperand(1);
Nate Begemana148d982006-01-18 22:35:16 +00002263 ConstantFPSDNode *N0CFP = dyn_cast<ConstantFPSDNode>(N0);
2264 ConstantFPSDNode *N1CFP = dyn_cast<ConstantFPSDNode>(N1);
Chris Lattner01b3d732005-09-28 22:28:18 +00002265 MVT::ValueType VT = N->getValueType(0);
2266
Nate Begemana148d982006-01-18 22:35:16 +00002267 // fold (fdiv c1, c2) -> c1/c2
2268 if (N0CFP && N1CFP)
2269 return DAG.getNode(ISD::FDIV, VT, N0, N1);
Chris Lattner01b3d732005-09-28 22:28:18 +00002270 return SDOperand();
2271}
2272
2273SDOperand DAGCombiner::visitFREM(SDNode *N) {
2274 SDOperand N0 = N->getOperand(0);
2275 SDOperand N1 = N->getOperand(1);
Nate Begemana148d982006-01-18 22:35:16 +00002276 ConstantFPSDNode *N0CFP = dyn_cast<ConstantFPSDNode>(N0);
2277 ConstantFPSDNode *N1CFP = dyn_cast<ConstantFPSDNode>(N1);
Chris Lattner01b3d732005-09-28 22:28:18 +00002278 MVT::ValueType VT = N->getValueType(0);
2279
Nate Begemana148d982006-01-18 22:35:16 +00002280 // fold (frem c1, c2) -> fmod(c1,c2)
2281 if (N0CFP && N1CFP)
2282 return DAG.getNode(ISD::FREM, VT, N0, N1);
Chris Lattner01b3d732005-09-28 22:28:18 +00002283 return SDOperand();
2284}
2285
Chris Lattner12d83032006-03-05 05:30:57 +00002286SDOperand DAGCombiner::visitFCOPYSIGN(SDNode *N) {
2287 SDOperand N0 = N->getOperand(0);
2288 SDOperand N1 = N->getOperand(1);
2289 ConstantFPSDNode *N0CFP = dyn_cast<ConstantFPSDNode>(N0);
2290 ConstantFPSDNode *N1CFP = dyn_cast<ConstantFPSDNode>(N1);
2291 MVT::ValueType VT = N->getValueType(0);
2292
2293 if (N0CFP && N1CFP) // Constant fold
2294 return DAG.getNode(ISD::FCOPYSIGN, VT, N0, N1);
2295
2296 if (N1CFP) {
2297 // copysign(x, c1) -> fabs(x) iff ispos(c1)
2298 // copysign(x, c1) -> fneg(fabs(x)) iff isneg(c1)
2299 union {
2300 double d;
2301 int64_t i;
2302 } u;
2303 u.d = N1CFP->getValue();
2304 if (u.i >= 0)
2305 return DAG.getNode(ISD::FABS, VT, N0);
2306 else
2307 return DAG.getNode(ISD::FNEG, VT, DAG.getNode(ISD::FABS, VT, N0));
2308 }
2309
2310 // copysign(fabs(x), y) -> copysign(x, y)
2311 // copysign(fneg(x), y) -> copysign(x, y)
2312 // copysign(copysign(x,z), y) -> copysign(x, y)
2313 if (N0.getOpcode() == ISD::FABS || N0.getOpcode() == ISD::FNEG ||
2314 N0.getOpcode() == ISD::FCOPYSIGN)
2315 return DAG.getNode(ISD::FCOPYSIGN, VT, N0.getOperand(0), N1);
2316
2317 // copysign(x, abs(y)) -> abs(x)
2318 if (N1.getOpcode() == ISD::FABS)
2319 return DAG.getNode(ISD::FABS, VT, N0);
2320
2321 // copysign(x, copysign(y,z)) -> copysign(x, z)
2322 if (N1.getOpcode() == ISD::FCOPYSIGN)
2323 return DAG.getNode(ISD::FCOPYSIGN, VT, N0, N1.getOperand(1));
2324
2325 // copysign(x, fp_extend(y)) -> copysign(x, y)
2326 // copysign(x, fp_round(y)) -> copysign(x, y)
2327 if (N1.getOpcode() == ISD::FP_EXTEND || N1.getOpcode() == ISD::FP_ROUND)
2328 return DAG.getNode(ISD::FCOPYSIGN, VT, N0, N1.getOperand(0));
2329
2330 return SDOperand();
2331}
2332
2333
Chris Lattner01b3d732005-09-28 22:28:18 +00002334
Nate Begeman83e75ec2005-09-06 04:43:02 +00002335SDOperand DAGCombiner::visitSINT_TO_FP(SDNode *N) {
Nate Begeman1d4d4142005-09-01 00:19:25 +00002336 SDOperand N0 = N->getOperand(0);
Nate Begeman646d7e22005-09-02 21:18:40 +00002337 ConstantSDNode *N0C = dyn_cast<ConstantSDNode>(N0);
Nate Begemana148d982006-01-18 22:35:16 +00002338 MVT::ValueType VT = N->getValueType(0);
Nate Begeman1d4d4142005-09-01 00:19:25 +00002339
2340 // fold (sint_to_fp c1) -> c1fp
Nate Begeman646d7e22005-09-02 21:18:40 +00002341 if (N0C)
Nate Begemana148d982006-01-18 22:35:16 +00002342 return DAG.getNode(ISD::SINT_TO_FP, VT, N0);
Nate Begeman83e75ec2005-09-06 04:43:02 +00002343 return SDOperand();
Nate Begeman1d4d4142005-09-01 00:19:25 +00002344}
2345
Nate Begeman83e75ec2005-09-06 04:43:02 +00002346SDOperand DAGCombiner::visitUINT_TO_FP(SDNode *N) {
Nate Begeman1d4d4142005-09-01 00:19:25 +00002347 SDOperand N0 = N->getOperand(0);
Nate Begeman646d7e22005-09-02 21:18:40 +00002348 ConstantSDNode *N0C = dyn_cast<ConstantSDNode>(N0);
Nate Begemana148d982006-01-18 22:35:16 +00002349 MVT::ValueType VT = N->getValueType(0);
2350
Nate Begeman1d4d4142005-09-01 00:19:25 +00002351 // fold (uint_to_fp c1) -> c1fp
Nate Begeman646d7e22005-09-02 21:18:40 +00002352 if (N0C)
Nate Begemana148d982006-01-18 22:35:16 +00002353 return DAG.getNode(ISD::UINT_TO_FP, VT, N0);
Nate Begeman83e75ec2005-09-06 04:43:02 +00002354 return SDOperand();
Nate Begeman1d4d4142005-09-01 00:19:25 +00002355}
2356
Nate Begeman83e75ec2005-09-06 04:43:02 +00002357SDOperand DAGCombiner::visitFP_TO_SINT(SDNode *N) {
Nate Begemana148d982006-01-18 22:35:16 +00002358 SDOperand N0 = N->getOperand(0);
2359 ConstantFPSDNode *N0CFP = dyn_cast<ConstantFPSDNode>(N0);
2360 MVT::ValueType VT = N->getValueType(0);
Nate Begeman1d4d4142005-09-01 00:19:25 +00002361
2362 // fold (fp_to_sint c1fp) -> c1
Nate Begeman646d7e22005-09-02 21:18:40 +00002363 if (N0CFP)
Nate Begemana148d982006-01-18 22:35:16 +00002364 return DAG.getNode(ISD::FP_TO_SINT, VT, N0);
Nate Begeman83e75ec2005-09-06 04:43:02 +00002365 return SDOperand();
Nate Begeman1d4d4142005-09-01 00:19:25 +00002366}
2367
Nate Begeman83e75ec2005-09-06 04:43:02 +00002368SDOperand DAGCombiner::visitFP_TO_UINT(SDNode *N) {
Nate Begemana148d982006-01-18 22:35:16 +00002369 SDOperand N0 = N->getOperand(0);
2370 ConstantFPSDNode *N0CFP = dyn_cast<ConstantFPSDNode>(N0);
2371 MVT::ValueType VT = N->getValueType(0);
Nate Begeman1d4d4142005-09-01 00:19:25 +00002372
2373 // fold (fp_to_uint c1fp) -> c1
Nate Begeman646d7e22005-09-02 21:18:40 +00002374 if (N0CFP)
Nate Begemana148d982006-01-18 22:35:16 +00002375 return DAG.getNode(ISD::FP_TO_UINT, VT, N0);
Nate Begeman83e75ec2005-09-06 04:43:02 +00002376 return SDOperand();
Nate Begeman1d4d4142005-09-01 00:19:25 +00002377}
2378
Nate Begeman83e75ec2005-09-06 04:43:02 +00002379SDOperand DAGCombiner::visitFP_ROUND(SDNode *N) {
Nate Begemana148d982006-01-18 22:35:16 +00002380 SDOperand N0 = N->getOperand(0);
2381 ConstantFPSDNode *N0CFP = dyn_cast<ConstantFPSDNode>(N0);
2382 MVT::ValueType VT = N->getValueType(0);
Nate Begeman1d4d4142005-09-01 00:19:25 +00002383
2384 // fold (fp_round c1fp) -> c1fp
Nate Begeman646d7e22005-09-02 21:18:40 +00002385 if (N0CFP)
Nate Begemana148d982006-01-18 22:35:16 +00002386 return DAG.getNode(ISD::FP_ROUND, VT, N0);
Chris Lattner79dbea52006-03-13 06:26:26 +00002387
2388 // fold (fp_round (fp_extend x)) -> x
2389 if (N0.getOpcode() == ISD::FP_EXTEND && VT == N0.getOperand(0).getValueType())
2390 return N0.getOperand(0);
2391
2392 // fold (fp_round (copysign X, Y)) -> (copysign (fp_round X), Y)
2393 if (N0.getOpcode() == ISD::FCOPYSIGN && N0.Val->hasOneUse()) {
2394 SDOperand Tmp = DAG.getNode(ISD::FP_ROUND, VT, N0.getOperand(0));
2395 AddToWorkList(Tmp.Val);
2396 return DAG.getNode(ISD::FCOPYSIGN, VT, Tmp, N0.getOperand(1));
2397 }
2398
Nate Begeman83e75ec2005-09-06 04:43:02 +00002399 return SDOperand();
Nate Begeman1d4d4142005-09-01 00:19:25 +00002400}
2401
Nate Begeman83e75ec2005-09-06 04:43:02 +00002402SDOperand DAGCombiner::visitFP_ROUND_INREG(SDNode *N) {
Nate Begeman1d4d4142005-09-01 00:19:25 +00002403 SDOperand N0 = N->getOperand(0);
2404 MVT::ValueType VT = N->getValueType(0);
2405 MVT::ValueType EVT = cast<VTSDNode>(N->getOperand(1))->getVT();
Nate Begeman646d7e22005-09-02 21:18:40 +00002406 ConstantFPSDNode *N0CFP = dyn_cast<ConstantFPSDNode>(N0);
Nate Begeman1d4d4142005-09-01 00:19:25 +00002407
Nate Begeman1d4d4142005-09-01 00:19:25 +00002408 // fold (fp_round_inreg c1fp) -> c1fp
Nate Begeman646d7e22005-09-02 21:18:40 +00002409 if (N0CFP) {
2410 SDOperand Round = DAG.getConstantFP(N0CFP->getValue(), EVT);
Nate Begeman83e75ec2005-09-06 04:43:02 +00002411 return DAG.getNode(ISD::FP_EXTEND, VT, Round);
Nate Begeman1d4d4142005-09-01 00:19:25 +00002412 }
Nate Begeman83e75ec2005-09-06 04:43:02 +00002413 return SDOperand();
Nate Begeman1d4d4142005-09-01 00:19:25 +00002414}
2415
Nate Begeman83e75ec2005-09-06 04:43:02 +00002416SDOperand DAGCombiner::visitFP_EXTEND(SDNode *N) {
Nate Begemana148d982006-01-18 22:35:16 +00002417 SDOperand N0 = N->getOperand(0);
2418 ConstantFPSDNode *N0CFP = dyn_cast<ConstantFPSDNode>(N0);
2419 MVT::ValueType VT = N->getValueType(0);
Nate Begeman1d4d4142005-09-01 00:19:25 +00002420
2421 // fold (fp_extend c1fp) -> c1fp
Nate Begeman646d7e22005-09-02 21:18:40 +00002422 if (N0CFP)
Nate Begemana148d982006-01-18 22:35:16 +00002423 return DAG.getNode(ISD::FP_EXTEND, VT, N0);
Nate Begeman83e75ec2005-09-06 04:43:02 +00002424 return SDOperand();
Nate Begeman1d4d4142005-09-01 00:19:25 +00002425}
2426
Nate Begeman83e75ec2005-09-06 04:43:02 +00002427SDOperand DAGCombiner::visitFNEG(SDNode *N) {
Nate Begemana148d982006-01-18 22:35:16 +00002428 SDOperand N0 = N->getOperand(0);
2429 ConstantFPSDNode *N0CFP = dyn_cast<ConstantFPSDNode>(N0);
2430 MVT::ValueType VT = N->getValueType(0);
2431
2432 // fold (fneg c1) -> -c1
Nate Begeman646d7e22005-09-02 21:18:40 +00002433 if (N0CFP)
Nate Begemana148d982006-01-18 22:35:16 +00002434 return DAG.getNode(ISD::FNEG, VT, N0);
2435 // fold (fneg (sub x, y)) -> (sub y, x)
Chris Lattner12d83032006-03-05 05:30:57 +00002436 if (N0.getOpcode() == ISD::SUB)
2437 return DAG.getNode(ISD::SUB, VT, N0.getOperand(1), N0.getOperand(0));
Nate Begemana148d982006-01-18 22:35:16 +00002438 // fold (fneg (fneg x)) -> x
Chris Lattner12d83032006-03-05 05:30:57 +00002439 if (N0.getOpcode() == ISD::FNEG)
2440 return N0.getOperand(0);
Nate Begeman83e75ec2005-09-06 04:43:02 +00002441 return SDOperand();
Nate Begeman1d4d4142005-09-01 00:19:25 +00002442}
2443
Nate Begeman83e75ec2005-09-06 04:43:02 +00002444SDOperand DAGCombiner::visitFABS(SDNode *N) {
Nate Begemana148d982006-01-18 22:35:16 +00002445 SDOperand N0 = N->getOperand(0);
2446 ConstantFPSDNode *N0CFP = dyn_cast<ConstantFPSDNode>(N0);
2447 MVT::ValueType VT = N->getValueType(0);
2448
Nate Begeman1d4d4142005-09-01 00:19:25 +00002449 // fold (fabs c1) -> fabs(c1)
Nate Begeman646d7e22005-09-02 21:18:40 +00002450 if (N0CFP)
Nate Begemana148d982006-01-18 22:35:16 +00002451 return DAG.getNode(ISD::FABS, VT, N0);
Nate Begeman1d4d4142005-09-01 00:19:25 +00002452 // fold (fabs (fabs x)) -> (fabs x)
Chris Lattner12d83032006-03-05 05:30:57 +00002453 if (N0.getOpcode() == ISD::FABS)
Nate Begeman83e75ec2005-09-06 04:43:02 +00002454 return N->getOperand(0);
Nate Begeman1d4d4142005-09-01 00:19:25 +00002455 // fold (fabs (fneg x)) -> (fabs x)
Chris Lattner12d83032006-03-05 05:30:57 +00002456 // fold (fabs (fcopysign x, y)) -> (fabs x)
2457 if (N0.getOpcode() == ISD::FNEG || N0.getOpcode() == ISD::FCOPYSIGN)
2458 return DAG.getNode(ISD::FABS, VT, N0.getOperand(0));
2459
Nate Begeman83e75ec2005-09-06 04:43:02 +00002460 return SDOperand();
Nate Begeman1d4d4142005-09-01 00:19:25 +00002461}
2462
Nate Begeman44728a72005-09-19 22:34:01 +00002463SDOperand DAGCombiner::visitBRCOND(SDNode *N) {
2464 SDOperand Chain = N->getOperand(0);
2465 SDOperand N1 = N->getOperand(1);
2466 SDOperand N2 = N->getOperand(2);
2467 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1);
2468
2469 // never taken branch, fold to chain
2470 if (N1C && N1C->isNullValue())
2471 return Chain;
2472 // unconditional branch
Nate Begemane17daeb2005-10-05 21:43:42 +00002473 if (N1C && N1C->getValue() == 1)
Nate Begeman44728a72005-09-19 22:34:01 +00002474 return DAG.getNode(ISD::BR, MVT::Other, Chain, N2);
Nate Begeman750ac1b2006-02-01 07:19:44 +00002475 // fold a brcond with a setcc condition into a BR_CC node if BR_CC is legal
2476 // on the target.
2477 if (N1.getOpcode() == ISD::SETCC &&
2478 TLI.isOperationLegal(ISD::BR_CC, MVT::Other)) {
2479 return DAG.getNode(ISD::BR_CC, MVT::Other, Chain, N1.getOperand(2),
2480 N1.getOperand(0), N1.getOperand(1), N2);
2481 }
Nate Begeman44728a72005-09-19 22:34:01 +00002482 return SDOperand();
2483}
2484
Chris Lattner3ea0b472005-10-05 06:47:48 +00002485// Operand List for BR_CC: Chain, CondCC, CondLHS, CondRHS, DestBB.
2486//
Nate Begeman44728a72005-09-19 22:34:01 +00002487SDOperand DAGCombiner::visitBR_CC(SDNode *N) {
Chris Lattner3ea0b472005-10-05 06:47:48 +00002488 CondCodeSDNode *CC = cast<CondCodeSDNode>(N->getOperand(1));
2489 SDOperand CondLHS = N->getOperand(2), CondRHS = N->getOperand(3);
2490
2491 // Use SimplifySetCC to simplify SETCC's.
Nate Begemane17daeb2005-10-05 21:43:42 +00002492 SDOperand Simp = SimplifySetCC(MVT::i1, CondLHS, CondRHS, CC->get(), false);
2493 ConstantSDNode *SCCC = dyn_cast_or_null<ConstantSDNode>(Simp.Val);
2494
2495 // fold br_cc true, dest -> br dest (unconditional branch)
2496 if (SCCC && SCCC->getValue())
2497 return DAG.getNode(ISD::BR, MVT::Other, N->getOperand(0),
2498 N->getOperand(4));
2499 // fold br_cc false, dest -> unconditional fall through
2500 if (SCCC && SCCC->isNullValue())
2501 return N->getOperand(0);
2502 // fold to a simpler setcc
2503 if (Simp.Val && Simp.getOpcode() == ISD::SETCC)
2504 return DAG.getNode(ISD::BR_CC, MVT::Other, N->getOperand(0),
2505 Simp.getOperand(2), Simp.getOperand(0),
2506 Simp.getOperand(1), N->getOperand(4));
Nate Begeman44728a72005-09-19 22:34:01 +00002507 return SDOperand();
2508}
2509
Chris Lattner01a22022005-10-10 22:04:48 +00002510SDOperand DAGCombiner::visitLOAD(SDNode *N) {
2511 SDOperand Chain = N->getOperand(0);
2512 SDOperand Ptr = N->getOperand(1);
2513 SDOperand SrcValue = N->getOperand(2);
Chris Lattnere4b95392006-03-31 18:06:18 +00002514
2515 // If there are no uses of the loaded value, change uses of the chain value
2516 // into uses of the chain input (i.e. delete the dead load).
2517 if (N->hasNUsesOfValue(0, 0))
2518 return CombineTo(N, DAG.getNode(ISD::UNDEF, N->getValueType(0)), Chain);
Chris Lattner01a22022005-10-10 22:04:48 +00002519
2520 // If this load is directly stored, replace the load value with the stored
2521 // value.
2522 // TODO: Handle store large -> read small portion.
2523 // TODO: Handle TRUNCSTORE/EXTLOAD
2524 if (Chain.getOpcode() == ISD::STORE && Chain.getOperand(2) == Ptr &&
2525 Chain.getOperand(1).getValueType() == N->getValueType(0))
2526 return CombineTo(N, Chain.getOperand(1), Chain);
2527
2528 return SDOperand();
2529}
2530
Chris Lattner29cd7db2006-03-31 18:10:41 +00002531/// visitXEXTLOAD - Handle EXTLOAD/ZEXTLOAD/SEXTLOAD.
2532SDOperand DAGCombiner::visitXEXTLOAD(SDNode *N) {
2533 SDOperand Chain = N->getOperand(0);
2534 SDOperand Ptr = N->getOperand(1);
2535 SDOperand SrcValue = N->getOperand(2);
2536 SDOperand EVT = N->getOperand(3);
2537
2538 // If there are no uses of the loaded value, change uses of the chain value
2539 // into uses of the chain input (i.e. delete the dead load).
2540 if (N->hasNUsesOfValue(0, 0))
2541 return CombineTo(N, DAG.getNode(ISD::UNDEF, N->getValueType(0)), Chain);
2542
2543 return SDOperand();
2544}
2545
Chris Lattner87514ca2005-10-10 22:31:19 +00002546SDOperand DAGCombiner::visitSTORE(SDNode *N) {
2547 SDOperand Chain = N->getOperand(0);
2548 SDOperand Value = N->getOperand(1);
2549 SDOperand Ptr = N->getOperand(2);
2550 SDOperand SrcValue = N->getOperand(3);
2551
2552 // If this is a store that kills a previous store, remove the previous store.
Chris Lattner04ecf6d2005-10-10 23:00:08 +00002553 if (Chain.getOpcode() == ISD::STORE && Chain.getOperand(2) == Ptr &&
Chris Lattnerfe7f0462005-10-27 07:10:34 +00002554 Chain.Val->hasOneUse() /* Avoid introducing DAG cycles */ &&
2555 // Make sure that these stores are the same value type:
2556 // FIXME: we really care that the second store is >= size of the first.
2557 Value.getValueType() == Chain.getOperand(1).getValueType()) {
Chris Lattner87514ca2005-10-10 22:31:19 +00002558 // Create a new store of Value that replaces both stores.
2559 SDNode *PrevStore = Chain.Val;
Chris Lattner04ecf6d2005-10-10 23:00:08 +00002560 if (PrevStore->getOperand(1) == Value) // Same value multiply stored.
2561 return Chain;
Chris Lattner87514ca2005-10-10 22:31:19 +00002562 SDOperand NewStore = DAG.getNode(ISD::STORE, MVT::Other,
2563 PrevStore->getOperand(0), Value, Ptr,
2564 SrcValue);
Chris Lattner04ecf6d2005-10-10 23:00:08 +00002565 CombineTo(N, NewStore); // Nuke this store.
Chris Lattner87514ca2005-10-10 22:31:19 +00002566 CombineTo(PrevStore, NewStore); // Nuke the previous store.
Chris Lattner04ecf6d2005-10-10 23:00:08 +00002567 return SDOperand(N, 0);
Chris Lattner87514ca2005-10-10 22:31:19 +00002568 }
2569
Chris Lattnerc33baaa2005-12-23 05:48:07 +00002570 // If this is a store of a bit convert, store the input value.
Chris Lattnerbf40c4b2006-01-15 18:58:59 +00002571 // FIXME: This needs to know that the resultant store does not need a
2572 // higher alignment than the original.
2573 if (0 && Value.getOpcode() == ISD::BIT_CONVERT)
Chris Lattnerc33baaa2005-12-23 05:48:07 +00002574 return DAG.getNode(ISD::STORE, MVT::Other, Chain, Value.getOperand(0),
2575 Ptr, SrcValue);
2576
Chris Lattner87514ca2005-10-10 22:31:19 +00002577 return SDOperand();
2578}
2579
Chris Lattnerca242442006-03-19 01:27:56 +00002580SDOperand DAGCombiner::visitINSERT_VECTOR_ELT(SDNode *N) {
2581 SDOperand InVec = N->getOperand(0);
2582 SDOperand InVal = N->getOperand(1);
2583 SDOperand EltNo = N->getOperand(2);
2584
2585 // If the invec is a BUILD_VECTOR and if EltNo is a constant, build a new
2586 // vector with the inserted element.
2587 if (InVec.getOpcode() == ISD::BUILD_VECTOR && isa<ConstantSDNode>(EltNo)) {
2588 unsigned Elt = cast<ConstantSDNode>(EltNo)->getValue();
2589 std::vector<SDOperand> Ops(InVec.Val->op_begin(), InVec.Val->op_end());
2590 if (Elt < Ops.size())
2591 Ops[Elt] = InVal;
2592 return DAG.getNode(ISD::BUILD_VECTOR, InVec.getValueType(), Ops);
2593 }
2594
2595 return SDOperand();
2596}
2597
2598SDOperand DAGCombiner::visitVINSERT_VECTOR_ELT(SDNode *N) {
2599 SDOperand InVec = N->getOperand(0);
2600 SDOperand InVal = N->getOperand(1);
2601 SDOperand EltNo = N->getOperand(2);
2602 SDOperand NumElts = N->getOperand(3);
2603 SDOperand EltType = N->getOperand(4);
2604
2605 // If the invec is a VBUILD_VECTOR and if EltNo is a constant, build a new
2606 // vector with the inserted element.
2607 if (InVec.getOpcode() == ISD::VBUILD_VECTOR && isa<ConstantSDNode>(EltNo)) {
2608 unsigned Elt = cast<ConstantSDNode>(EltNo)->getValue();
2609 std::vector<SDOperand> Ops(InVec.Val->op_begin(), InVec.Val->op_end());
2610 if (Elt < Ops.size()-2)
2611 Ops[Elt] = InVal;
2612 return DAG.getNode(ISD::VBUILD_VECTOR, InVec.getValueType(), Ops);
2613 }
2614
2615 return SDOperand();
2616}
2617
Chris Lattnerd7648c82006-03-28 20:28:38 +00002618SDOperand DAGCombiner::visitVBUILD_VECTOR(SDNode *N) {
2619 unsigned NumInScalars = N->getNumOperands()-2;
2620 SDOperand NumElts = N->getOperand(NumInScalars);
2621 SDOperand EltType = N->getOperand(NumInScalars+1);
2622
2623 // Check to see if this is a VBUILD_VECTOR of a bunch of VEXTRACT_VECTOR_ELT
2624 // operations. If so, and if the EXTRACT_ELT vector inputs come from at most
2625 // two distinct vectors, turn this into a shuffle node.
2626 SDOperand VecIn1, VecIn2;
2627 for (unsigned i = 0; i != NumInScalars; ++i) {
2628 // Ignore undef inputs.
2629 if (N->getOperand(i).getOpcode() == ISD::UNDEF) continue;
2630
2631 // If this input is something other than a VEXTRACT_VECTOR_ELT with a
2632 // constant index, bail out.
2633 if (N->getOperand(i).getOpcode() != ISD::VEXTRACT_VECTOR_ELT ||
2634 !isa<ConstantSDNode>(N->getOperand(i).getOperand(1))) {
2635 VecIn1 = VecIn2 = SDOperand(0, 0);
2636 break;
2637 }
2638
2639 // If the input vector type disagrees with the result of the vbuild_vector,
2640 // we can't make a shuffle.
2641 SDOperand ExtractedFromVec = N->getOperand(i).getOperand(0);
2642 if (*(ExtractedFromVec.Val->op_end()-2) != NumElts ||
2643 *(ExtractedFromVec.Val->op_end()-1) != EltType) {
2644 VecIn1 = VecIn2 = SDOperand(0, 0);
2645 break;
2646 }
2647
2648 // Otherwise, remember this. We allow up to two distinct input vectors.
2649 if (ExtractedFromVec == VecIn1 || ExtractedFromVec == VecIn2)
2650 continue;
2651
2652 if (VecIn1.Val == 0) {
2653 VecIn1 = ExtractedFromVec;
2654 } else if (VecIn2.Val == 0) {
2655 VecIn2 = ExtractedFromVec;
2656 } else {
2657 // Too many inputs.
2658 VecIn1 = VecIn2 = SDOperand(0, 0);
2659 break;
2660 }
2661 }
2662
2663 // If everything is good, we can make a shuffle operation.
2664 if (VecIn1.Val) {
2665 std::vector<SDOperand> BuildVecIndices;
2666 for (unsigned i = 0; i != NumInScalars; ++i) {
2667 if (N->getOperand(i).getOpcode() == ISD::UNDEF) {
2668 BuildVecIndices.push_back(DAG.getNode(ISD::UNDEF, MVT::i32));
2669 continue;
2670 }
2671
2672 SDOperand Extract = N->getOperand(i);
2673
2674 // If extracting from the first vector, just use the index directly.
2675 if (Extract.getOperand(0) == VecIn1) {
2676 BuildVecIndices.push_back(Extract.getOperand(1));
2677 continue;
2678 }
2679
2680 // Otherwise, use InIdx + VecSize
2681 unsigned Idx = cast<ConstantSDNode>(Extract.getOperand(1))->getValue();
2682 BuildVecIndices.push_back(DAG.getConstant(Idx+NumInScalars, MVT::i32));
2683 }
2684
2685 // Add count and size info.
2686 BuildVecIndices.push_back(NumElts);
2687 BuildVecIndices.push_back(DAG.getValueType(MVT::i32));
2688
2689 // Return the new VVECTOR_SHUFFLE node.
2690 std::vector<SDOperand> Ops;
2691 Ops.push_back(VecIn1);
Chris Lattnercef896e2006-03-28 22:19:47 +00002692 if (VecIn2.Val) {
2693 Ops.push_back(VecIn2);
2694 } else {
2695 // Use an undef vbuild_vector as input for the second operand.
2696 std::vector<SDOperand> UnOps(NumInScalars,
2697 DAG.getNode(ISD::UNDEF,
2698 cast<VTSDNode>(EltType)->getVT()));
2699 UnOps.push_back(NumElts);
2700 UnOps.push_back(EltType);
2701 Ops.push_back(DAG.getNode(ISD::VBUILD_VECTOR, MVT::Vector, UnOps));
Chris Lattner3e104b12006-04-08 04:15:24 +00002702 AddToWorkList(Ops.back().Val);
Chris Lattnercef896e2006-03-28 22:19:47 +00002703 }
Chris Lattnerd7648c82006-03-28 20:28:38 +00002704 Ops.push_back(DAG.getNode(ISD::VBUILD_VECTOR,MVT::Vector, BuildVecIndices));
2705 Ops.push_back(NumElts);
2706 Ops.push_back(EltType);
2707 return DAG.getNode(ISD::VVECTOR_SHUFFLE, MVT::Vector, Ops);
2708 }
2709
2710 return SDOperand();
2711}
2712
Chris Lattner66445d32006-03-28 22:11:53 +00002713SDOperand DAGCombiner::visitVECTOR_SHUFFLE(SDNode *N) {
Chris Lattnerf1d0c622006-03-31 22:16:43 +00002714 SDOperand ShufMask = N->getOperand(2);
2715 unsigned NumElts = ShufMask.getNumOperands();
2716
2717 // If the shuffle mask is an identity operation on the LHS, return the LHS.
2718 bool isIdentity = true;
2719 for (unsigned i = 0; i != NumElts; ++i) {
2720 if (ShufMask.getOperand(i).getOpcode() != ISD::UNDEF &&
2721 cast<ConstantSDNode>(ShufMask.getOperand(i))->getValue() != i) {
2722 isIdentity = false;
2723 break;
2724 }
2725 }
2726 if (isIdentity) return N->getOperand(0);
2727
2728 // If the shuffle mask is an identity operation on the RHS, return the RHS.
2729 isIdentity = true;
2730 for (unsigned i = 0; i != NumElts; ++i) {
2731 if (ShufMask.getOperand(i).getOpcode() != ISD::UNDEF &&
2732 cast<ConstantSDNode>(ShufMask.getOperand(i))->getValue() != i+NumElts) {
2733 isIdentity = false;
2734 break;
2735 }
2736 }
2737 if (isIdentity) return N->getOperand(1);
2738
Chris Lattner66445d32006-03-28 22:11:53 +00002739 // If the LHS and the RHS are the same node, turn the RHS into an undef.
2740 if (N->getOperand(0) == N->getOperand(1)) {
Evan Chengc04766a2006-04-06 23:20:43 +00002741 if (N->getOperand(0).getOpcode() == ISD::UNDEF)
2742 return DAG.getNode(ISD::UNDEF, N->getValueType(0));
Chris Lattner66445d32006-03-28 22:11:53 +00002743 // Check the SHUFFLE mask, mapping any inputs from the 2nd operand into the
2744 // first operand.
2745 std::vector<SDOperand> MappedOps;
Chris Lattner66445d32006-03-28 22:11:53 +00002746 for (unsigned i = 0, e = ShufMask.getNumOperands(); i != e; ++i) {
Evan Chengc04766a2006-04-06 23:20:43 +00002747 if (ShufMask.getOperand(i).getOpcode() == ISD::UNDEF ||
2748 cast<ConstantSDNode>(ShufMask.getOperand(i))->getValue() < NumElts) {
2749 MappedOps.push_back(ShufMask.getOperand(i));
2750 } else {
Chris Lattner66445d32006-03-28 22:11:53 +00002751 unsigned NewIdx =
2752 cast<ConstantSDNode>(ShufMask.getOperand(i))->getValue() - NumElts;
2753 MappedOps.push_back(DAG.getConstant(NewIdx, MVT::i32));
Chris Lattner66445d32006-03-28 22:11:53 +00002754 }
2755 }
2756 ShufMask = DAG.getNode(ISD::BUILD_VECTOR, ShufMask.getValueType(),
2757 MappedOps);
Chris Lattner3e104b12006-04-08 04:15:24 +00002758 AddToWorkList(ShufMask.Val);
Chris Lattner66445d32006-03-28 22:11:53 +00002759 return DAG.getNode(ISD::VECTOR_SHUFFLE, N->getValueType(0),
2760 N->getOperand(0),
2761 DAG.getNode(ISD::UNDEF, N->getValueType(0)),
2762 ShufMask);
2763 }
2764
2765 return SDOperand();
2766}
2767
Chris Lattnerf1d0c622006-03-31 22:16:43 +00002768SDOperand DAGCombiner::visitVVECTOR_SHUFFLE(SDNode *N) {
2769 SDOperand ShufMask = N->getOperand(2);
2770 unsigned NumElts = ShufMask.getNumOperands()-2;
2771
2772 // If the shuffle mask is an identity operation on the LHS, return the LHS.
2773 bool isIdentity = true;
2774 for (unsigned i = 0; i != NumElts; ++i) {
2775 if (ShufMask.getOperand(i).getOpcode() != ISD::UNDEF &&
2776 cast<ConstantSDNode>(ShufMask.getOperand(i))->getValue() != i) {
2777 isIdentity = false;
2778 break;
2779 }
2780 }
2781 if (isIdentity) return N->getOperand(0);
2782
2783 // If the shuffle mask is an identity operation on the RHS, return the RHS.
2784 isIdentity = true;
2785 for (unsigned i = 0; i != NumElts; ++i) {
2786 if (ShufMask.getOperand(i).getOpcode() != ISD::UNDEF &&
2787 cast<ConstantSDNode>(ShufMask.getOperand(i))->getValue() != i+NumElts) {
2788 isIdentity = false;
2789 break;
2790 }
2791 }
2792 if (isIdentity) return N->getOperand(1);
2793
Chris Lattner17614ea2006-04-08 05:34:25 +00002794 // If the LHS and the RHS are the same node, turn the RHS into an undef.
2795 if (N->getOperand(0) == N->getOperand(1)) {
2796 // Check the SHUFFLE mask, mapping any inputs from the 2nd operand into the
2797 // first operand.
2798 std::vector<SDOperand> MappedOps;
2799 for (unsigned i = 0; i != NumElts; ++i) {
2800 if (ShufMask.getOperand(i).getOpcode() == ISD::UNDEF ||
2801 cast<ConstantSDNode>(ShufMask.getOperand(i))->getValue() < NumElts) {
2802 MappedOps.push_back(ShufMask.getOperand(i));
2803 } else {
2804 unsigned NewIdx =
2805 cast<ConstantSDNode>(ShufMask.getOperand(i))->getValue() - NumElts;
2806 MappedOps.push_back(DAG.getConstant(NewIdx, MVT::i32));
2807 }
2808 }
2809 // Add the type/#elts values.
2810 MappedOps.push_back(ShufMask.getOperand(NumElts));
2811 MappedOps.push_back(ShufMask.getOperand(NumElts+1));
2812
2813 ShufMask = DAG.getNode(ISD::VBUILD_VECTOR, ShufMask.getValueType(),
2814 MappedOps);
2815 AddToWorkList(ShufMask.Val);
2816
2817 // Build the undef vector.
2818 SDOperand UDVal = DAG.getNode(ISD::UNDEF, MappedOps[0].getValueType());
2819 for (unsigned i = 0; i != NumElts; ++i)
2820 MappedOps[i] = UDVal;
2821 MappedOps[NumElts ] = *(N->getOperand(0).Val->op_end()-2);
2822 MappedOps[NumElts+1] = *(N->getOperand(0).Val->op_end()-1);
2823 UDVal = DAG.getNode(ISD::VBUILD_VECTOR, MVT::Vector, MappedOps);
2824
2825 return DAG.getNode(ISD::VVECTOR_SHUFFLE, MVT::Vector,
2826 N->getOperand(0), UDVal, ShufMask,
2827 MappedOps[NumElts], MappedOps[NumElts+1]);
2828 }
2829
Chris Lattnerf1d0c622006-03-31 22:16:43 +00002830 return SDOperand();
2831}
2832
Evan Cheng44f1f092006-04-20 08:56:16 +00002833/// XformToShuffleWithZero - Returns a vector_shuffle if it able to transform
2834/// a VAND to a vector_shuffle with the destination vector and a zero vector.
2835/// e.g. VAND V, <0xffffffff, 0, 0xffffffff, 0>. ==>
2836/// vector_shuffle V, Zero, <0, 4, 2, 4>
2837SDOperand DAGCombiner::XformToShuffleWithZero(SDNode *N) {
2838 SDOperand LHS = N->getOperand(0);
2839 SDOperand RHS = N->getOperand(1);
2840 if (N->getOpcode() == ISD::VAND) {
2841 SDOperand DstVecSize = *(LHS.Val->op_end()-2);
2842 SDOperand DstVecEVT = *(LHS.Val->op_end()-1);
2843 if (RHS.getOpcode() == ISD::VBIT_CONVERT)
2844 RHS = RHS.getOperand(0);
2845 if (RHS.getOpcode() == ISD::VBUILD_VECTOR) {
2846 std::vector<SDOperand> IdxOps;
2847 unsigned NumOps = RHS.getNumOperands();
2848 unsigned NumElts = NumOps-2;
2849 MVT::ValueType EVT = cast<VTSDNode>(RHS.getOperand(NumOps-1))->getVT();
2850 for (unsigned i = 0; i != NumElts; ++i) {
2851 SDOperand Elt = RHS.getOperand(i);
2852 if (!isa<ConstantSDNode>(Elt))
2853 return SDOperand();
2854 else if (cast<ConstantSDNode>(Elt)->isAllOnesValue())
2855 IdxOps.push_back(DAG.getConstant(i, EVT));
2856 else if (cast<ConstantSDNode>(Elt)->isNullValue())
2857 IdxOps.push_back(DAG.getConstant(NumElts, EVT));
2858 else
2859 return SDOperand();
2860 }
2861
2862 // Let's see if the target supports this vector_shuffle.
2863 if (!TLI.isVectorClearMaskLegal(IdxOps, EVT, DAG))
2864 return SDOperand();
2865
2866 // Return the new VVECTOR_SHUFFLE node.
2867 SDOperand NumEltsNode = DAG.getConstant(NumElts, MVT::i32);
2868 SDOperand EVTNode = DAG.getValueType(EVT);
2869 std::vector<SDOperand> Ops;
2870 LHS = DAG.getNode(ISD::VBIT_CONVERT, MVT::Vector, LHS, NumEltsNode, EVTNode);
2871 Ops.push_back(LHS);
2872 AddToWorkList(LHS.Val);
2873 std::vector<SDOperand> ZeroOps(NumElts, DAG.getConstant(0, EVT));
2874 ZeroOps.push_back(NumEltsNode);
2875 ZeroOps.push_back(EVTNode);
2876 Ops.push_back(DAG.getNode(ISD::VBUILD_VECTOR, MVT::Vector, ZeroOps));
2877 IdxOps.push_back(NumEltsNode);
2878 IdxOps.push_back(EVTNode);
2879 Ops.push_back(DAG.getNode(ISD::VBUILD_VECTOR, MVT::Vector, IdxOps));
2880 Ops.push_back(NumEltsNode);
2881 Ops.push_back(EVTNode);
2882 SDOperand Result = DAG.getNode(ISD::VVECTOR_SHUFFLE, MVT::Vector, Ops);
2883 if (NumEltsNode != DstVecSize || EVTNode != DstVecEVT) {
2884 Result = DAG.getNode(ISD::VBIT_CONVERT, MVT::Vector, Result,
2885 DstVecSize, DstVecEVT);
2886 }
2887 return Result;
2888 }
2889 }
2890 return SDOperand();
2891}
2892
Chris Lattneredab1b92006-04-02 03:25:57 +00002893/// visitVBinOp - Visit a binary vector operation, like VADD. IntOp indicates
2894/// the scalar operation of the vop if it is operating on an integer vector
2895/// (e.g. ADD) and FPOp indicates the FP version (e.g. FADD).
2896SDOperand DAGCombiner::visitVBinOp(SDNode *N, ISD::NodeType IntOp,
2897 ISD::NodeType FPOp) {
2898 MVT::ValueType EltType = cast<VTSDNode>(*(N->op_end()-1))->getVT();
2899 ISD::NodeType ScalarOp = MVT::isInteger(EltType) ? IntOp : FPOp;
2900 SDOperand LHS = N->getOperand(0);
2901 SDOperand RHS = N->getOperand(1);
Evan Cheng44f1f092006-04-20 08:56:16 +00002902 SDOperand Shuffle = XformToShuffleWithZero(N);
2903 if (Shuffle.Val) return Shuffle;
2904
Chris Lattneredab1b92006-04-02 03:25:57 +00002905 // If the LHS and RHS are VBUILD_VECTOR nodes, see if we can constant fold
2906 // this operation.
2907 if (LHS.getOpcode() == ISD::VBUILD_VECTOR &&
2908 RHS.getOpcode() == ISD::VBUILD_VECTOR) {
2909 std::vector<SDOperand> Ops;
2910 for (unsigned i = 0, e = LHS.getNumOperands()-2; i != e; ++i) {
2911 SDOperand LHSOp = LHS.getOperand(i);
2912 SDOperand RHSOp = RHS.getOperand(i);
2913 // If these two elements can't be folded, bail out.
2914 if ((LHSOp.getOpcode() != ISD::UNDEF &&
2915 LHSOp.getOpcode() != ISD::Constant &&
2916 LHSOp.getOpcode() != ISD::ConstantFP) ||
2917 (RHSOp.getOpcode() != ISD::UNDEF &&
2918 RHSOp.getOpcode() != ISD::Constant &&
2919 RHSOp.getOpcode() != ISD::ConstantFP))
2920 break;
2921 Ops.push_back(DAG.getNode(ScalarOp, EltType, LHSOp, RHSOp));
Chris Lattner3e104b12006-04-08 04:15:24 +00002922 AddToWorkList(Ops.back().Val);
Chris Lattneredab1b92006-04-02 03:25:57 +00002923 assert((Ops.back().getOpcode() == ISD::UNDEF ||
2924 Ops.back().getOpcode() == ISD::Constant ||
2925 Ops.back().getOpcode() == ISD::ConstantFP) &&
2926 "Scalar binop didn't fold!");
2927 }
Chris Lattnera4c5d8c2006-04-03 17:21:50 +00002928
2929 if (Ops.size() == LHS.getNumOperands()-2) {
2930 Ops.push_back(*(LHS.Val->op_end()-2));
2931 Ops.push_back(*(LHS.Val->op_end()-1));
2932 return DAG.getNode(ISD::VBUILD_VECTOR, MVT::Vector, Ops);
2933 }
Chris Lattneredab1b92006-04-02 03:25:57 +00002934 }
2935
2936 return SDOperand();
2937}
2938
Nate Begeman44728a72005-09-19 22:34:01 +00002939SDOperand DAGCombiner::SimplifySelect(SDOperand N0, SDOperand N1, SDOperand N2){
Nate Begemanf845b452005-10-08 00:29:44 +00002940 assert(N0.getOpcode() ==ISD::SETCC && "First argument must be a SetCC node!");
2941
2942 SDOperand SCC = SimplifySelectCC(N0.getOperand(0), N0.getOperand(1), N1, N2,
2943 cast<CondCodeSDNode>(N0.getOperand(2))->get());
2944 // If we got a simplified select_cc node back from SimplifySelectCC, then
2945 // break it down into a new SETCC node, and a new SELECT node, and then return
2946 // the SELECT node, since we were called with a SELECT node.
2947 if (SCC.Val) {
2948 // Check to see if we got a select_cc back (to turn into setcc/select).
2949 // Otherwise, just return whatever node we got back, like fabs.
2950 if (SCC.getOpcode() == ISD::SELECT_CC) {
2951 SDOperand SETCC = DAG.getNode(ISD::SETCC, N0.getValueType(),
2952 SCC.getOperand(0), SCC.getOperand(1),
2953 SCC.getOperand(4));
Chris Lattner5750df92006-03-01 04:03:14 +00002954 AddToWorkList(SETCC.Val);
Nate Begemanf845b452005-10-08 00:29:44 +00002955 return DAG.getNode(ISD::SELECT, SCC.getValueType(), SCC.getOperand(2),
2956 SCC.getOperand(3), SETCC);
2957 }
2958 return SCC;
2959 }
Nate Begeman44728a72005-09-19 22:34:01 +00002960 return SDOperand();
2961}
2962
Chris Lattner40c62d52005-10-18 06:04:22 +00002963/// SimplifySelectOps - Given a SELECT or a SELECT_CC node, where LHS and RHS
2964/// are the two values being selected between, see if we can simplify the
2965/// select.
2966///
2967bool DAGCombiner::SimplifySelectOps(SDNode *TheSelect, SDOperand LHS,
2968 SDOperand RHS) {
2969
2970 // If this is a select from two identical things, try to pull the operation
2971 // through the select.
2972 if (LHS.getOpcode() == RHS.getOpcode() && LHS.hasOneUse() && RHS.hasOneUse()){
2973#if 0
2974 std::cerr << "SELECT: ["; LHS.Val->dump();
2975 std::cerr << "] ["; RHS.Val->dump();
2976 std::cerr << "]\n";
2977#endif
2978
2979 // If this is a load and the token chain is identical, replace the select
2980 // of two loads with a load through a select of the address to load from.
2981 // This triggers in things like "select bool X, 10.0, 123.0" after the FP
2982 // constants have been dropped into the constant pool.
2983 if ((LHS.getOpcode() == ISD::LOAD ||
2984 LHS.getOpcode() == ISD::EXTLOAD ||
2985 LHS.getOpcode() == ISD::ZEXTLOAD ||
2986 LHS.getOpcode() == ISD::SEXTLOAD) &&
2987 // Token chains must be identical.
2988 LHS.getOperand(0) == RHS.getOperand(0) &&
2989 // If this is an EXTLOAD, the VT's must match.
2990 (LHS.getOpcode() == ISD::LOAD ||
2991 LHS.getOperand(3) == RHS.getOperand(3))) {
2992 // FIXME: this conflates two src values, discarding one. This is not
2993 // the right thing to do, but nothing uses srcvalues now. When they do,
2994 // turn SrcValue into a list of locations.
2995 SDOperand Addr;
2996 if (TheSelect->getOpcode() == ISD::SELECT)
2997 Addr = DAG.getNode(ISD::SELECT, LHS.getOperand(1).getValueType(),
2998 TheSelect->getOperand(0), LHS.getOperand(1),
2999 RHS.getOperand(1));
3000 else
3001 Addr = DAG.getNode(ISD::SELECT_CC, LHS.getOperand(1).getValueType(),
3002 TheSelect->getOperand(0),
3003 TheSelect->getOperand(1),
3004 LHS.getOperand(1), RHS.getOperand(1),
3005 TheSelect->getOperand(4));
3006
3007 SDOperand Load;
3008 if (LHS.getOpcode() == ISD::LOAD)
3009 Load = DAG.getLoad(TheSelect->getValueType(0), LHS.getOperand(0),
3010 Addr, LHS.getOperand(2));
3011 else
3012 Load = DAG.getExtLoad(LHS.getOpcode(), TheSelect->getValueType(0),
3013 LHS.getOperand(0), Addr, LHS.getOperand(2),
3014 cast<VTSDNode>(LHS.getOperand(3))->getVT());
3015 // Users of the select now use the result of the load.
3016 CombineTo(TheSelect, Load);
3017
3018 // Users of the old loads now use the new load's chain. We know the
3019 // old-load value is dead now.
3020 CombineTo(LHS.Val, Load.getValue(0), Load.getValue(1));
3021 CombineTo(RHS.Val, Load.getValue(0), Load.getValue(1));
3022 return true;
3023 }
3024 }
3025
3026 return false;
3027}
3028
Nate Begeman44728a72005-09-19 22:34:01 +00003029SDOperand DAGCombiner::SimplifySelectCC(SDOperand N0, SDOperand N1,
3030 SDOperand N2, SDOperand N3,
3031 ISD::CondCode CC) {
Nate Begemanf845b452005-10-08 00:29:44 +00003032
3033 MVT::ValueType VT = N2.getValueType();
3034 ConstantSDNode *N0C = dyn_cast<ConstantSDNode>(N0.Val);
3035 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1.Val);
3036 ConstantSDNode *N2C = dyn_cast<ConstantSDNode>(N2.Val);
3037 ConstantSDNode *N3C = dyn_cast<ConstantSDNode>(N3.Val);
3038
3039 // Determine if the condition we're dealing with is constant
3040 SDOperand SCC = SimplifySetCC(TLI.getSetCCResultTy(), N0, N1, CC, false);
3041 ConstantSDNode *SCCC = dyn_cast_or_null<ConstantSDNode>(SCC.Val);
3042
3043 // fold select_cc true, x, y -> x
3044 if (SCCC && SCCC->getValue())
3045 return N2;
3046 // fold select_cc false, x, y -> y
3047 if (SCCC && SCCC->getValue() == 0)
3048 return N3;
3049
3050 // Check to see if we can simplify the select into an fabs node
3051 if (ConstantFPSDNode *CFP = dyn_cast<ConstantFPSDNode>(N1)) {
3052 // Allow either -0.0 or 0.0
3053 if (CFP->getValue() == 0.0) {
3054 // select (setg[te] X, +/-0.0), X, fneg(X) -> fabs
3055 if ((CC == ISD::SETGE || CC == ISD::SETGT) &&
3056 N0 == N2 && N3.getOpcode() == ISD::FNEG &&
3057 N2 == N3.getOperand(0))
3058 return DAG.getNode(ISD::FABS, VT, N0);
3059
3060 // select (setl[te] X, +/-0.0), fneg(X), X -> fabs
3061 if ((CC == ISD::SETLT || CC == ISD::SETLE) &&
3062 N0 == N3 && N2.getOpcode() == ISD::FNEG &&
3063 N2.getOperand(0) == N3)
3064 return DAG.getNode(ISD::FABS, VT, N3);
3065 }
3066 }
3067
3068 // Check to see if we can perform the "gzip trick", transforming
3069 // select_cc setlt X, 0, A, 0 -> and (sra X, size(X)-1), A
3070 if (N1C && N1C->isNullValue() && N3C && N3C->isNullValue() &&
3071 MVT::isInteger(N0.getValueType()) &&
3072 MVT::isInteger(N2.getValueType()) && CC == ISD::SETLT) {
3073 MVT::ValueType XType = N0.getValueType();
3074 MVT::ValueType AType = N2.getValueType();
3075 if (XType >= AType) {
3076 // and (sra X, size(X)-1, A) -> "and (srl X, C2), A" iff A is a
Nate Begeman07ed4172005-10-10 21:26:48 +00003077 // single-bit constant.
Nate Begemanf845b452005-10-08 00:29:44 +00003078 if (N2C && ((N2C->getValue() & (N2C->getValue()-1)) == 0)) {
3079 unsigned ShCtV = Log2_64(N2C->getValue());
3080 ShCtV = MVT::getSizeInBits(XType)-ShCtV-1;
3081 SDOperand ShCt = DAG.getConstant(ShCtV, TLI.getShiftAmountTy());
3082 SDOperand Shift = DAG.getNode(ISD::SRL, XType, N0, ShCt);
Chris Lattner5750df92006-03-01 04:03:14 +00003083 AddToWorkList(Shift.Val);
Nate Begemanf845b452005-10-08 00:29:44 +00003084 if (XType > AType) {
3085 Shift = DAG.getNode(ISD::TRUNCATE, AType, Shift);
Chris Lattner5750df92006-03-01 04:03:14 +00003086 AddToWorkList(Shift.Val);
Nate Begemanf845b452005-10-08 00:29:44 +00003087 }
3088 return DAG.getNode(ISD::AND, AType, Shift, N2);
3089 }
3090 SDOperand Shift = DAG.getNode(ISD::SRA, XType, N0,
3091 DAG.getConstant(MVT::getSizeInBits(XType)-1,
3092 TLI.getShiftAmountTy()));
Chris Lattner5750df92006-03-01 04:03:14 +00003093 AddToWorkList(Shift.Val);
Nate Begemanf845b452005-10-08 00:29:44 +00003094 if (XType > AType) {
3095 Shift = DAG.getNode(ISD::TRUNCATE, AType, Shift);
Chris Lattner5750df92006-03-01 04:03:14 +00003096 AddToWorkList(Shift.Val);
Nate Begemanf845b452005-10-08 00:29:44 +00003097 }
3098 return DAG.getNode(ISD::AND, AType, Shift, N2);
3099 }
3100 }
Nate Begeman07ed4172005-10-10 21:26:48 +00003101
3102 // fold select C, 16, 0 -> shl C, 4
3103 if (N2C && N3C && N3C->isNullValue() && isPowerOf2_64(N2C->getValue()) &&
3104 TLI.getSetCCResultContents() == TargetLowering::ZeroOrOneSetCCResult) {
3105 // Get a SetCC of the condition
3106 // FIXME: Should probably make sure that setcc is legal if we ever have a
3107 // target where it isn't.
Nate Begemanb0d04a72006-02-18 02:40:58 +00003108 SDOperand Temp, SCC;
Nate Begeman07ed4172005-10-10 21:26:48 +00003109 // cast from setcc result type to select result type
Nate Begemanb0d04a72006-02-18 02:40:58 +00003110 if (AfterLegalize) {
3111 SCC = DAG.getSetCC(TLI.getSetCCResultTy(), N0, N1, CC);
Nate Begeman07ed4172005-10-10 21:26:48 +00003112 Temp = DAG.getZeroExtendInReg(SCC, N2.getValueType());
Nate Begemanb0d04a72006-02-18 02:40:58 +00003113 } else {
3114 SCC = DAG.getSetCC(MVT::i1, N0, N1, CC);
Nate Begeman07ed4172005-10-10 21:26:48 +00003115 Temp = DAG.getNode(ISD::ZERO_EXTEND, N2.getValueType(), SCC);
Nate Begemanb0d04a72006-02-18 02:40:58 +00003116 }
Chris Lattner5750df92006-03-01 04:03:14 +00003117 AddToWorkList(SCC.Val);
3118 AddToWorkList(Temp.Val);
Nate Begeman07ed4172005-10-10 21:26:48 +00003119 // shl setcc result by log2 n2c
3120 return DAG.getNode(ISD::SHL, N2.getValueType(), Temp,
3121 DAG.getConstant(Log2_64(N2C->getValue()),
3122 TLI.getShiftAmountTy()));
3123 }
3124
Nate Begemanf845b452005-10-08 00:29:44 +00003125 // Check to see if this is the equivalent of setcc
3126 // FIXME: Turn all of these into setcc if setcc if setcc is legal
3127 // otherwise, go ahead with the folds.
3128 if (0 && N3C && N3C->isNullValue() && N2C && (N2C->getValue() == 1ULL)) {
3129 MVT::ValueType XType = N0.getValueType();
3130 if (TLI.isOperationLegal(ISD::SETCC, TLI.getSetCCResultTy())) {
3131 SDOperand Res = DAG.getSetCC(TLI.getSetCCResultTy(), N0, N1, CC);
3132 if (Res.getValueType() != VT)
3133 Res = DAG.getNode(ISD::ZERO_EXTEND, VT, Res);
3134 return Res;
3135 }
3136
3137 // seteq X, 0 -> srl (ctlz X, log2(size(X)))
3138 if (N1C && N1C->isNullValue() && CC == ISD::SETEQ &&
3139 TLI.isOperationLegal(ISD::CTLZ, XType)) {
3140 SDOperand Ctlz = DAG.getNode(ISD::CTLZ, XType, N0);
3141 return DAG.getNode(ISD::SRL, XType, Ctlz,
3142 DAG.getConstant(Log2_32(MVT::getSizeInBits(XType)),
3143 TLI.getShiftAmountTy()));
3144 }
3145 // setgt X, 0 -> srl (and (-X, ~X), size(X)-1)
3146 if (N1C && N1C->isNullValue() && CC == ISD::SETGT) {
3147 SDOperand NegN0 = DAG.getNode(ISD::SUB, XType, DAG.getConstant(0, XType),
3148 N0);
3149 SDOperand NotN0 = DAG.getNode(ISD::XOR, XType, N0,
3150 DAG.getConstant(~0ULL, XType));
3151 return DAG.getNode(ISD::SRL, XType,
3152 DAG.getNode(ISD::AND, XType, NegN0, NotN0),
3153 DAG.getConstant(MVT::getSizeInBits(XType)-1,
3154 TLI.getShiftAmountTy()));
3155 }
3156 // setgt X, -1 -> xor (srl (X, size(X)-1), 1)
3157 if (N1C && N1C->isAllOnesValue() && CC == ISD::SETGT) {
3158 SDOperand Sign = DAG.getNode(ISD::SRL, XType, N0,
3159 DAG.getConstant(MVT::getSizeInBits(XType)-1,
3160 TLI.getShiftAmountTy()));
3161 return DAG.getNode(ISD::XOR, XType, Sign, DAG.getConstant(1, XType));
3162 }
3163 }
3164
3165 // Check to see if this is an integer abs. select_cc setl[te] X, 0, -X, X ->
3166 // Y = sra (X, size(X)-1); xor (add (X, Y), Y)
3167 if (N1C && N1C->isNullValue() && (CC == ISD::SETLT || CC == ISD::SETLE) &&
3168 N0 == N3 && N2.getOpcode() == ISD::SUB && N0 == N2.getOperand(1)) {
3169 if (ConstantSDNode *SubC = dyn_cast<ConstantSDNode>(N2.getOperand(0))) {
3170 MVT::ValueType XType = N0.getValueType();
3171 if (SubC->isNullValue() && MVT::isInteger(XType)) {
3172 SDOperand Shift = DAG.getNode(ISD::SRA, XType, N0,
3173 DAG.getConstant(MVT::getSizeInBits(XType)-1,
3174 TLI.getShiftAmountTy()));
3175 SDOperand Add = DAG.getNode(ISD::ADD, XType, N0, Shift);
Chris Lattner5750df92006-03-01 04:03:14 +00003176 AddToWorkList(Shift.Val);
3177 AddToWorkList(Add.Val);
Nate Begemanf845b452005-10-08 00:29:44 +00003178 return DAG.getNode(ISD::XOR, XType, Add, Shift);
3179 }
3180 }
3181 }
3182
Nate Begeman44728a72005-09-19 22:34:01 +00003183 return SDOperand();
3184}
3185
Nate Begeman452d7be2005-09-16 00:54:12 +00003186SDOperand DAGCombiner::SimplifySetCC(MVT::ValueType VT, SDOperand N0,
Nate Begemane17daeb2005-10-05 21:43:42 +00003187 SDOperand N1, ISD::CondCode Cond,
3188 bool foldBooleans) {
Nate Begeman452d7be2005-09-16 00:54:12 +00003189 // These setcc operations always fold.
3190 switch (Cond) {
3191 default: break;
3192 case ISD::SETFALSE:
3193 case ISD::SETFALSE2: return DAG.getConstant(0, VT);
3194 case ISD::SETTRUE:
3195 case ISD::SETTRUE2: return DAG.getConstant(1, VT);
3196 }
3197
3198 if (ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1.Val)) {
3199 uint64_t C1 = N1C->getValue();
3200 if (ConstantSDNode *N0C = dyn_cast<ConstantSDNode>(N0.Val)) {
3201 uint64_t C0 = N0C->getValue();
3202
3203 // Sign extend the operands if required
3204 if (ISD::isSignedIntSetCC(Cond)) {
3205 C0 = N0C->getSignExtended();
3206 C1 = N1C->getSignExtended();
3207 }
3208
3209 switch (Cond) {
3210 default: assert(0 && "Unknown integer setcc!");
3211 case ISD::SETEQ: return DAG.getConstant(C0 == C1, VT);
3212 case ISD::SETNE: return DAG.getConstant(C0 != C1, VT);
3213 case ISD::SETULT: return DAG.getConstant(C0 < C1, VT);
3214 case ISD::SETUGT: return DAG.getConstant(C0 > C1, VT);
3215 case ISD::SETULE: return DAG.getConstant(C0 <= C1, VT);
3216 case ISD::SETUGE: return DAG.getConstant(C0 >= C1, VT);
3217 case ISD::SETLT: return DAG.getConstant((int64_t)C0 < (int64_t)C1, VT);
3218 case ISD::SETGT: return DAG.getConstant((int64_t)C0 > (int64_t)C1, VT);
3219 case ISD::SETLE: return DAG.getConstant((int64_t)C0 <= (int64_t)C1, VT);
3220 case ISD::SETGE: return DAG.getConstant((int64_t)C0 >= (int64_t)C1, VT);
3221 }
3222 } else {
3223 // If the LHS is a ZERO_EXTEND, perform the comparison on the input.
3224 if (N0.getOpcode() == ISD::ZERO_EXTEND) {
3225 unsigned InSize = MVT::getSizeInBits(N0.getOperand(0).getValueType());
3226
3227 // If the comparison constant has bits in the upper part, the
3228 // zero-extended value could never match.
3229 if (C1 & (~0ULL << InSize)) {
3230 unsigned VSize = MVT::getSizeInBits(N0.getValueType());
3231 switch (Cond) {
3232 case ISD::SETUGT:
3233 case ISD::SETUGE:
3234 case ISD::SETEQ: return DAG.getConstant(0, VT);
3235 case ISD::SETULT:
3236 case ISD::SETULE:
3237 case ISD::SETNE: return DAG.getConstant(1, VT);
3238 case ISD::SETGT:
3239 case ISD::SETGE:
3240 // True if the sign bit of C1 is set.
3241 return DAG.getConstant((C1 & (1ULL << VSize)) != 0, VT);
3242 case ISD::SETLT:
3243 case ISD::SETLE:
3244 // True if the sign bit of C1 isn't set.
3245 return DAG.getConstant((C1 & (1ULL << VSize)) == 0, VT);
3246 default:
3247 break;
3248 }
3249 }
3250
3251 // Otherwise, we can perform the comparison with the low bits.
3252 switch (Cond) {
3253 case ISD::SETEQ:
3254 case ISD::SETNE:
3255 case ISD::SETUGT:
3256 case ISD::SETUGE:
3257 case ISD::SETULT:
3258 case ISD::SETULE:
3259 return DAG.getSetCC(VT, N0.getOperand(0),
3260 DAG.getConstant(C1, N0.getOperand(0).getValueType()),
3261 Cond);
3262 default:
3263 break; // todo, be more careful with signed comparisons
3264 }
3265 } else if (N0.getOpcode() == ISD::SIGN_EXTEND_INREG &&
3266 (Cond == ISD::SETEQ || Cond == ISD::SETNE)) {
3267 MVT::ValueType ExtSrcTy = cast<VTSDNode>(N0.getOperand(1))->getVT();
3268 unsigned ExtSrcTyBits = MVT::getSizeInBits(ExtSrcTy);
3269 MVT::ValueType ExtDstTy = N0.getValueType();
3270 unsigned ExtDstTyBits = MVT::getSizeInBits(ExtDstTy);
3271
3272 // If the extended part has any inconsistent bits, it cannot ever
3273 // compare equal. In other words, they have to be all ones or all
3274 // zeros.
3275 uint64_t ExtBits =
3276 (~0ULL >> (64-ExtSrcTyBits)) & (~0ULL << (ExtDstTyBits-1));
3277 if ((C1 & ExtBits) != 0 && (C1 & ExtBits) != ExtBits)
3278 return DAG.getConstant(Cond == ISD::SETNE, VT);
3279
3280 SDOperand ZextOp;
3281 MVT::ValueType Op0Ty = N0.getOperand(0).getValueType();
3282 if (Op0Ty == ExtSrcTy) {
3283 ZextOp = N0.getOperand(0);
3284 } else {
3285 int64_t Imm = ~0ULL >> (64-ExtSrcTyBits);
3286 ZextOp = DAG.getNode(ISD::AND, Op0Ty, N0.getOperand(0),
3287 DAG.getConstant(Imm, Op0Ty));
3288 }
Chris Lattner5750df92006-03-01 04:03:14 +00003289 AddToWorkList(ZextOp.Val);
Nate Begeman452d7be2005-09-16 00:54:12 +00003290 // Otherwise, make this a use of a zext.
3291 return DAG.getSetCC(VT, ZextOp,
3292 DAG.getConstant(C1 & (~0ULL>>(64-ExtSrcTyBits)),
3293 ExtDstTy),
3294 Cond);
Chris Lattner3391bcd2006-02-08 02:13:15 +00003295 } else if ((N1C->getValue() == 0 || N1C->getValue() == 1) &&
3296 (Cond == ISD::SETEQ || Cond == ISD::SETNE) &&
3297 (N0.getOpcode() == ISD::XOR ||
3298 (N0.getOpcode() == ISD::AND &&
3299 N0.getOperand(0).getOpcode() == ISD::XOR &&
3300 N0.getOperand(1) == N0.getOperand(0).getOperand(1))) &&
3301 isa<ConstantSDNode>(N0.getOperand(1)) &&
3302 cast<ConstantSDNode>(N0.getOperand(1))->getValue() == 1) {
3303 // If this is (X^1) == 0/1, swap the RHS and eliminate the xor. We can
3304 // only do this if the top bits are known zero.
3305 if (TLI.MaskedValueIsZero(N1,
3306 MVT::getIntVTBitMask(N0.getValueType())-1)) {
3307 // Okay, get the un-inverted input value.
3308 SDOperand Val;
3309 if (N0.getOpcode() == ISD::XOR)
3310 Val = N0.getOperand(0);
3311 else {
3312 assert(N0.getOpcode() == ISD::AND &&
3313 N0.getOperand(0).getOpcode() == ISD::XOR);
3314 // ((X^1)&1)^1 -> X & 1
3315 Val = DAG.getNode(ISD::AND, N0.getValueType(),
3316 N0.getOperand(0).getOperand(0), N0.getOperand(1));
3317 }
3318 return DAG.getSetCC(VT, Val, N1,
3319 Cond == ISD::SETEQ ? ISD::SETNE : ISD::SETEQ);
3320 }
Nate Begeman452d7be2005-09-16 00:54:12 +00003321 }
Chris Lattner5c46f742005-10-05 06:11:08 +00003322
Nate Begeman452d7be2005-09-16 00:54:12 +00003323 uint64_t MinVal, MaxVal;
3324 unsigned OperandBitSize = MVT::getSizeInBits(N1C->getValueType(0));
3325 if (ISD::isSignedIntSetCC(Cond)) {
3326 MinVal = 1ULL << (OperandBitSize-1);
3327 if (OperandBitSize != 1) // Avoid X >> 64, which is undefined.
3328 MaxVal = ~0ULL >> (65-OperandBitSize);
3329 else
3330 MaxVal = 0;
3331 } else {
3332 MinVal = 0;
3333 MaxVal = ~0ULL >> (64-OperandBitSize);
3334 }
3335
3336 // Canonicalize GE/LE comparisons to use GT/LT comparisons.
3337 if (Cond == ISD::SETGE || Cond == ISD::SETUGE) {
3338 if (C1 == MinVal) return DAG.getConstant(1, VT); // X >= MIN --> true
3339 --C1; // X >= C0 --> X > (C0-1)
3340 return DAG.getSetCC(VT, N0, DAG.getConstant(C1, N1.getValueType()),
3341 (Cond == ISD::SETGE) ? ISD::SETGT : ISD::SETUGT);
3342 }
3343
3344 if (Cond == ISD::SETLE || Cond == ISD::SETULE) {
3345 if (C1 == MaxVal) return DAG.getConstant(1, VT); // X <= MAX --> true
3346 ++C1; // X <= C0 --> X < (C0+1)
3347 return DAG.getSetCC(VT, N0, DAG.getConstant(C1, N1.getValueType()),
3348 (Cond == ISD::SETLE) ? ISD::SETLT : ISD::SETULT);
3349 }
3350
3351 if ((Cond == ISD::SETLT || Cond == ISD::SETULT) && C1 == MinVal)
3352 return DAG.getConstant(0, VT); // X < MIN --> false
3353
3354 // Canonicalize setgt X, Min --> setne X, Min
3355 if ((Cond == ISD::SETGT || Cond == ISD::SETUGT) && C1 == MinVal)
3356 return DAG.getSetCC(VT, N0, N1, ISD::SETNE);
Chris Lattnerc8597ca2005-10-21 21:23:25 +00003357 // Canonicalize setlt X, Max --> setne X, Max
3358 if ((Cond == ISD::SETLT || Cond == ISD::SETULT) && C1 == MaxVal)
3359 return DAG.getSetCC(VT, N0, N1, ISD::SETNE);
Nate Begeman452d7be2005-09-16 00:54:12 +00003360
3361 // If we have setult X, 1, turn it into seteq X, 0
3362 if ((Cond == ISD::SETLT || Cond == ISD::SETULT) && C1 == MinVal+1)
3363 return DAG.getSetCC(VT, N0, DAG.getConstant(MinVal, N0.getValueType()),
3364 ISD::SETEQ);
3365 // If we have setugt X, Max-1, turn it into seteq X, Max
3366 else if ((Cond == ISD::SETGT || Cond == ISD::SETUGT) && C1 == MaxVal-1)
3367 return DAG.getSetCC(VT, N0, DAG.getConstant(MaxVal, N0.getValueType()),
3368 ISD::SETEQ);
3369
3370 // If we have "setcc X, C0", check to see if we can shrink the immediate
3371 // by changing cc.
3372
3373 // SETUGT X, SINTMAX -> SETLT X, 0
3374 if (Cond == ISD::SETUGT && OperandBitSize != 1 &&
3375 C1 == (~0ULL >> (65-OperandBitSize)))
3376 return DAG.getSetCC(VT, N0, DAG.getConstant(0, N1.getValueType()),
3377 ISD::SETLT);
3378
3379 // FIXME: Implement the rest of these.
3380
3381 // Fold bit comparisons when we can.
3382 if ((Cond == ISD::SETEQ || Cond == ISD::SETNE) &&
3383 VT == N0.getValueType() && N0.getOpcode() == ISD::AND)
3384 if (ConstantSDNode *AndRHS =
3385 dyn_cast<ConstantSDNode>(N0.getOperand(1))) {
3386 if (Cond == ISD::SETNE && C1 == 0) {// (X & 8) != 0 --> (X & 8) >> 3
3387 // Perform the xform if the AND RHS is a single bit.
3388 if ((AndRHS->getValue() & (AndRHS->getValue()-1)) == 0) {
3389 return DAG.getNode(ISD::SRL, VT, N0,
3390 DAG.getConstant(Log2_64(AndRHS->getValue()),
3391 TLI.getShiftAmountTy()));
3392 }
3393 } else if (Cond == ISD::SETEQ && C1 == AndRHS->getValue()) {
3394 // (X & 8) == 8 --> (X & 8) >> 3
3395 // Perform the xform if C1 is a single bit.
3396 if ((C1 & (C1-1)) == 0) {
3397 return DAG.getNode(ISD::SRL, VT, N0,
3398 DAG.getConstant(Log2_64(C1),TLI.getShiftAmountTy()));
3399 }
3400 }
3401 }
3402 }
3403 } else if (isa<ConstantSDNode>(N0.Val)) {
3404 // Ensure that the constant occurs on the RHS.
3405 return DAG.getSetCC(VT, N1, N0, ISD::getSetCCSwappedOperands(Cond));
3406 }
3407
3408 if (ConstantFPSDNode *N0C = dyn_cast<ConstantFPSDNode>(N0.Val))
3409 if (ConstantFPSDNode *N1C = dyn_cast<ConstantFPSDNode>(N1.Val)) {
3410 double C0 = N0C->getValue(), C1 = N1C->getValue();
3411
3412 switch (Cond) {
3413 default: break; // FIXME: Implement the rest of these!
3414 case ISD::SETEQ: return DAG.getConstant(C0 == C1, VT);
3415 case ISD::SETNE: return DAG.getConstant(C0 != C1, VT);
3416 case ISD::SETLT: return DAG.getConstant(C0 < C1, VT);
3417 case ISD::SETGT: return DAG.getConstant(C0 > C1, VT);
3418 case ISD::SETLE: return DAG.getConstant(C0 <= C1, VT);
3419 case ISD::SETGE: return DAG.getConstant(C0 >= C1, VT);
3420 }
3421 } else {
3422 // Ensure that the constant occurs on the RHS.
3423 return DAG.getSetCC(VT, N1, N0, ISD::getSetCCSwappedOperands(Cond));
3424 }
3425
3426 if (N0 == N1) {
3427 // We can always fold X == Y for integer setcc's.
3428 if (MVT::isInteger(N0.getValueType()))
3429 return DAG.getConstant(ISD::isTrueWhenEqual(Cond), VT);
3430 unsigned UOF = ISD::getUnorderedFlavor(Cond);
3431 if (UOF == 2) // FP operators that are undefined on NaNs.
3432 return DAG.getConstant(ISD::isTrueWhenEqual(Cond), VT);
3433 if (UOF == unsigned(ISD::isTrueWhenEqual(Cond)))
3434 return DAG.getConstant(UOF, VT);
3435 // Otherwise, we can't fold it. However, we can simplify it to SETUO/SETO
3436 // if it is not already.
Chris Lattner4090aee2006-01-18 19:13:41 +00003437 ISD::CondCode NewCond = UOF == 0 ? ISD::SETO : ISD::SETUO;
Nate Begeman452d7be2005-09-16 00:54:12 +00003438 if (NewCond != Cond)
3439 return DAG.getSetCC(VT, N0, N1, NewCond);
3440 }
3441
3442 if ((Cond == ISD::SETEQ || Cond == ISD::SETNE) &&
3443 MVT::isInteger(N0.getValueType())) {
3444 if (N0.getOpcode() == ISD::ADD || N0.getOpcode() == ISD::SUB ||
3445 N0.getOpcode() == ISD::XOR) {
3446 // Simplify (X+Y) == (X+Z) --> Y == Z
3447 if (N0.getOpcode() == N1.getOpcode()) {
3448 if (N0.getOperand(0) == N1.getOperand(0))
3449 return DAG.getSetCC(VT, N0.getOperand(1), N1.getOperand(1), Cond);
3450 if (N0.getOperand(1) == N1.getOperand(1))
3451 return DAG.getSetCC(VT, N0.getOperand(0), N1.getOperand(0), Cond);
3452 if (isCommutativeBinOp(N0.getOpcode())) {
3453 // If X op Y == Y op X, try other combinations.
3454 if (N0.getOperand(0) == N1.getOperand(1))
3455 return DAG.getSetCC(VT, N0.getOperand(1), N1.getOperand(0), Cond);
3456 if (N0.getOperand(1) == N1.getOperand(0))
Chris Lattnera158eee2005-10-25 18:57:30 +00003457 return DAG.getSetCC(VT, N0.getOperand(0), N1.getOperand(1), Cond);
Nate Begeman452d7be2005-09-16 00:54:12 +00003458 }
3459 }
Chris Lattnerb3ddfc42006-02-02 06:36:13 +00003460
3461 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(N1)) {
3462 if (ConstantSDNode *LHSR = dyn_cast<ConstantSDNode>(N0.getOperand(1))) {
3463 // Turn (X+C1) == C2 --> X == C2-C1
3464 if (N0.getOpcode() == ISD::ADD && N0.Val->hasOneUse()) {
3465 return DAG.getSetCC(VT, N0.getOperand(0),
3466 DAG.getConstant(RHSC->getValue()-LHSR->getValue(),
3467 N0.getValueType()), Cond);
3468 }
3469
3470 // Turn (X^C1) == C2 into X == C1^C2 iff X&~C1 = 0.
3471 if (N0.getOpcode() == ISD::XOR)
Chris Lattner5c46f742005-10-05 06:11:08 +00003472 // If we know that all of the inverted bits are zero, don't bother
3473 // performing the inversion.
Chris Lattnerb3ddfc42006-02-02 06:36:13 +00003474 if (TLI.MaskedValueIsZero(N0.getOperand(0), ~LHSR->getValue()))
Chris Lattner5c46f742005-10-05 06:11:08 +00003475 return DAG.getSetCC(VT, N0.getOperand(0),
Chris Lattnerb3ddfc42006-02-02 06:36:13 +00003476 DAG.getConstant(LHSR->getValue()^RHSC->getValue(),
Chris Lattner5c46f742005-10-05 06:11:08 +00003477 N0.getValueType()), Cond);
Chris Lattnerb3ddfc42006-02-02 06:36:13 +00003478 }
3479
3480 // Turn (C1-X) == C2 --> X == C1-C2
3481 if (ConstantSDNode *SUBC = dyn_cast<ConstantSDNode>(N0.getOperand(0))) {
3482 if (N0.getOpcode() == ISD::SUB && N0.Val->hasOneUse()) {
3483 return DAG.getSetCC(VT, N0.getOperand(1),
3484 DAG.getConstant(SUBC->getValue()-RHSC->getValue(),
3485 N0.getValueType()), Cond);
Chris Lattner5c46f742005-10-05 06:11:08 +00003486 }
Chris Lattnerb3ddfc42006-02-02 06:36:13 +00003487 }
3488 }
3489
Nate Begeman452d7be2005-09-16 00:54:12 +00003490 // Simplify (X+Z) == X --> Z == 0
3491 if (N0.getOperand(0) == N1)
3492 return DAG.getSetCC(VT, N0.getOperand(1),
3493 DAG.getConstant(0, N0.getValueType()), Cond);
3494 if (N0.getOperand(1) == N1) {
3495 if (isCommutativeBinOp(N0.getOpcode()))
3496 return DAG.getSetCC(VT, N0.getOperand(0),
3497 DAG.getConstant(0, N0.getValueType()), Cond);
3498 else {
3499 assert(N0.getOpcode() == ISD::SUB && "Unexpected operation!");
3500 // (Z-X) == X --> Z == X<<1
3501 SDOperand SH = DAG.getNode(ISD::SHL, N1.getValueType(),
3502 N1,
3503 DAG.getConstant(1,TLI.getShiftAmountTy()));
Chris Lattner5750df92006-03-01 04:03:14 +00003504 AddToWorkList(SH.Val);
Nate Begeman452d7be2005-09-16 00:54:12 +00003505 return DAG.getSetCC(VT, N0.getOperand(0), SH, Cond);
3506 }
3507 }
3508 }
3509
3510 if (N1.getOpcode() == ISD::ADD || N1.getOpcode() == ISD::SUB ||
3511 N1.getOpcode() == ISD::XOR) {
3512 // Simplify X == (X+Z) --> Z == 0
3513 if (N1.getOperand(0) == N0) {
3514 return DAG.getSetCC(VT, N1.getOperand(1),
3515 DAG.getConstant(0, N1.getValueType()), Cond);
3516 } else if (N1.getOperand(1) == N0) {
3517 if (isCommutativeBinOp(N1.getOpcode())) {
3518 return DAG.getSetCC(VT, N1.getOperand(0),
3519 DAG.getConstant(0, N1.getValueType()), Cond);
3520 } else {
3521 assert(N1.getOpcode() == ISD::SUB && "Unexpected operation!");
3522 // X == (Z-X) --> X<<1 == Z
3523 SDOperand SH = DAG.getNode(ISD::SHL, N1.getValueType(), N0,
3524 DAG.getConstant(1,TLI.getShiftAmountTy()));
Chris Lattner5750df92006-03-01 04:03:14 +00003525 AddToWorkList(SH.Val);
Nate Begeman452d7be2005-09-16 00:54:12 +00003526 return DAG.getSetCC(VT, SH, N1.getOperand(0), Cond);
3527 }
3528 }
3529 }
3530 }
3531
3532 // Fold away ALL boolean setcc's.
3533 SDOperand Temp;
Nate Begemane17daeb2005-10-05 21:43:42 +00003534 if (N0.getValueType() == MVT::i1 && foldBooleans) {
Nate Begeman452d7be2005-09-16 00:54:12 +00003535 switch (Cond) {
3536 default: assert(0 && "Unknown integer setcc!");
3537 case ISD::SETEQ: // X == Y -> (X^Y)^1
3538 Temp = DAG.getNode(ISD::XOR, MVT::i1, N0, N1);
3539 N0 = DAG.getNode(ISD::XOR, MVT::i1, Temp, DAG.getConstant(1, MVT::i1));
Chris Lattner5750df92006-03-01 04:03:14 +00003540 AddToWorkList(Temp.Val);
Nate Begeman452d7be2005-09-16 00:54:12 +00003541 break;
3542 case ISD::SETNE: // X != Y --> (X^Y)
3543 N0 = DAG.getNode(ISD::XOR, MVT::i1, N0, N1);
3544 break;
3545 case ISD::SETGT: // X >s Y --> X == 0 & Y == 1 --> X^1 & Y
3546 case ISD::SETULT: // X <u Y --> X == 0 & Y == 1 --> X^1 & Y
3547 Temp = DAG.getNode(ISD::XOR, MVT::i1, N0, DAG.getConstant(1, MVT::i1));
3548 N0 = DAG.getNode(ISD::AND, MVT::i1, N1, Temp);
Chris Lattner5750df92006-03-01 04:03:14 +00003549 AddToWorkList(Temp.Val);
Nate Begeman452d7be2005-09-16 00:54:12 +00003550 break;
3551 case ISD::SETLT: // X <s Y --> X == 1 & Y == 0 --> Y^1 & X
3552 case ISD::SETUGT: // X >u Y --> X == 1 & Y == 0 --> Y^1 & X
3553 Temp = DAG.getNode(ISD::XOR, MVT::i1, N1, DAG.getConstant(1, MVT::i1));
3554 N0 = DAG.getNode(ISD::AND, MVT::i1, N0, Temp);
Chris Lattner5750df92006-03-01 04:03:14 +00003555 AddToWorkList(Temp.Val);
Nate Begeman452d7be2005-09-16 00:54:12 +00003556 break;
3557 case ISD::SETULE: // X <=u Y --> X == 0 | Y == 1 --> X^1 | Y
3558 case ISD::SETGE: // X >=s Y --> X == 0 | Y == 1 --> X^1 | Y
3559 Temp = DAG.getNode(ISD::XOR, MVT::i1, N0, DAG.getConstant(1, MVT::i1));
3560 N0 = DAG.getNode(ISD::OR, MVT::i1, N1, Temp);
Chris Lattner5750df92006-03-01 04:03:14 +00003561 AddToWorkList(Temp.Val);
Nate Begeman452d7be2005-09-16 00:54:12 +00003562 break;
3563 case ISD::SETUGE: // X >=u Y --> X == 1 | Y == 0 --> Y^1 | X
3564 case ISD::SETLE: // X <=s Y --> X == 1 | Y == 0 --> Y^1 | X
3565 Temp = DAG.getNode(ISD::XOR, MVT::i1, N1, DAG.getConstant(1, MVT::i1));
3566 N0 = DAG.getNode(ISD::OR, MVT::i1, N0, Temp);
3567 break;
3568 }
3569 if (VT != MVT::i1) {
Chris Lattner5750df92006-03-01 04:03:14 +00003570 AddToWorkList(N0.Val);
Nate Begeman452d7be2005-09-16 00:54:12 +00003571 // FIXME: If running after legalize, we probably can't do this.
3572 N0 = DAG.getNode(ISD::ZERO_EXTEND, VT, N0);
3573 }
3574 return N0;
3575 }
3576
3577 // Could not fold it.
3578 return SDOperand();
3579}
3580
Nate Begeman69575232005-10-20 02:15:44 +00003581/// BuildSDIVSequence - Given an ISD::SDIV node expressing a divide by constant,
3582/// return a DAG expression to select that will generate the same value by
3583/// multiplying by a magic number. See:
3584/// <http://the.wall.riscom.net/books/proc/ppc/cwg/code2.html>
3585SDOperand DAGCombiner::BuildSDIV(SDNode *N) {
3586 MVT::ValueType VT = N->getValueType(0);
Chris Lattnere9936d12005-10-22 18:50:15 +00003587
3588 // Check to see if we can do this.
3589 if (!TLI.isTypeLegal(VT) || (VT != MVT::i32 && VT != MVT::i64))
3590 return SDOperand(); // BuildSDIV only operates on i32 or i64
3591 if (!TLI.isOperationLegal(ISD::MULHS, VT))
3592 return SDOperand(); // Make sure the target supports MULHS.
Nate Begeman69575232005-10-20 02:15:44 +00003593
Nate Begemanc6a454e2005-10-20 17:45:03 +00003594 int64_t d = cast<ConstantSDNode>(N->getOperand(1))->getSignExtended();
Nate Begeman69575232005-10-20 02:15:44 +00003595 ms magics = (VT == MVT::i32) ? magic32(d) : magic64(d);
3596
3597 // Multiply the numerator (operand 0) by the magic value
3598 SDOperand Q = DAG.getNode(ISD::MULHS, VT, N->getOperand(0),
3599 DAG.getConstant(magics.m, VT));
3600 // If d > 0 and m < 0, add the numerator
3601 if (d > 0 && magics.m < 0) {
3602 Q = DAG.getNode(ISD::ADD, VT, Q, N->getOperand(0));
Chris Lattner5750df92006-03-01 04:03:14 +00003603 AddToWorkList(Q.Val);
Nate Begeman69575232005-10-20 02:15:44 +00003604 }
3605 // If d < 0 and m > 0, subtract the numerator.
3606 if (d < 0 && magics.m > 0) {
3607 Q = DAG.getNode(ISD::SUB, VT, Q, N->getOperand(0));
Chris Lattner5750df92006-03-01 04:03:14 +00003608 AddToWorkList(Q.Val);
Nate Begeman69575232005-10-20 02:15:44 +00003609 }
3610 // Shift right algebraic if shift value is nonzero
3611 if (magics.s > 0) {
3612 Q = DAG.getNode(ISD::SRA, VT, Q,
3613 DAG.getConstant(magics.s, TLI.getShiftAmountTy()));
Chris Lattner5750df92006-03-01 04:03:14 +00003614 AddToWorkList(Q.Val);
Nate Begeman69575232005-10-20 02:15:44 +00003615 }
3616 // Extract the sign bit and add it to the quotient
3617 SDOperand T =
Nate Begeman4d385672005-10-21 01:51:45 +00003618 DAG.getNode(ISD::SRL, VT, Q, DAG.getConstant(MVT::getSizeInBits(VT)-1,
3619 TLI.getShiftAmountTy()));
Chris Lattner5750df92006-03-01 04:03:14 +00003620 AddToWorkList(T.Val);
Nate Begeman69575232005-10-20 02:15:44 +00003621 return DAG.getNode(ISD::ADD, VT, Q, T);
3622}
3623
3624/// BuildUDIVSequence - Given an ISD::UDIV node expressing a divide by constant,
3625/// return a DAG expression to select that will generate the same value by
3626/// multiplying by a magic number. See:
3627/// <http://the.wall.riscom.net/books/proc/ppc/cwg/code2.html>
3628SDOperand DAGCombiner::BuildUDIV(SDNode *N) {
3629 MVT::ValueType VT = N->getValueType(0);
Chris Lattnere9936d12005-10-22 18:50:15 +00003630
3631 // Check to see if we can do this.
3632 if (!TLI.isTypeLegal(VT) || (VT != MVT::i32 && VT != MVT::i64))
3633 return SDOperand(); // BuildUDIV only operates on i32 or i64
3634 if (!TLI.isOperationLegal(ISD::MULHU, VT))
3635 return SDOperand(); // Make sure the target supports MULHU.
Nate Begeman69575232005-10-20 02:15:44 +00003636
3637 uint64_t d = cast<ConstantSDNode>(N->getOperand(1))->getValue();
3638 mu magics = (VT == MVT::i32) ? magicu32(d) : magicu64(d);
3639
3640 // Multiply the numerator (operand 0) by the magic value
3641 SDOperand Q = DAG.getNode(ISD::MULHU, VT, N->getOperand(0),
3642 DAG.getConstant(magics.m, VT));
Chris Lattner5750df92006-03-01 04:03:14 +00003643 AddToWorkList(Q.Val);
Nate Begeman69575232005-10-20 02:15:44 +00003644
3645 if (magics.a == 0) {
3646 return DAG.getNode(ISD::SRL, VT, Q,
3647 DAG.getConstant(magics.s, TLI.getShiftAmountTy()));
3648 } else {
3649 SDOperand NPQ = DAG.getNode(ISD::SUB, VT, N->getOperand(0), Q);
Chris Lattner5750df92006-03-01 04:03:14 +00003650 AddToWorkList(NPQ.Val);
Nate Begeman69575232005-10-20 02:15:44 +00003651 NPQ = DAG.getNode(ISD::SRL, VT, NPQ,
3652 DAG.getConstant(1, TLI.getShiftAmountTy()));
Chris Lattner5750df92006-03-01 04:03:14 +00003653 AddToWorkList(NPQ.Val);
Nate Begeman69575232005-10-20 02:15:44 +00003654 NPQ = DAG.getNode(ISD::ADD, VT, NPQ, Q);
Chris Lattner5750df92006-03-01 04:03:14 +00003655 AddToWorkList(NPQ.Val);
Nate Begeman69575232005-10-20 02:15:44 +00003656 return DAG.getNode(ISD::SRL, VT, NPQ,
3657 DAG.getConstant(magics.s-1, TLI.getShiftAmountTy()));
3658 }
3659}
3660
Nate Begeman1d4d4142005-09-01 00:19:25 +00003661// SelectionDAG::Combine - This is the entry point for the file.
3662//
Nate Begeman4ebd8052005-09-01 23:24:04 +00003663void SelectionDAG::Combine(bool RunningAfterLegalize) {
Nate Begeman1d4d4142005-09-01 00:19:25 +00003664 /// run - This is the main entry point to this class.
3665 ///
Nate Begeman4ebd8052005-09-01 23:24:04 +00003666 DAGCombiner(*this).Run(RunningAfterLegalize);
Nate Begeman1d4d4142005-09-01 00:19:25 +00003667}