blob: 934cd1c4f1363e8afe6e75f92aa75514450c92cd [file] [log] [blame]
Daniel Dunbar12783d12010-02-21 21:54:14 +00001//===-- X86AsmBackend.cpp - X86 Assembler Backend -------------------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9
10#include "llvm/Target/TargetAsmBackend.h"
11#include "X86.h"
Daniel Dunbar87190c42010-03-19 09:28:12 +000012#include "X86FixupKinds.h"
Daniel Dunbar82968002010-03-23 01:39:09 +000013#include "llvm/ADT/Twine.h"
Daniel Dunbar87190c42010-03-19 09:28:12 +000014#include "llvm/MC/MCAssembler.h"
Rafael Espindola285b3e52010-12-17 16:59:53 +000015#include "llvm/MC/MCELFObjectWriter.h"
Daniel Dunbara5d0b542010-05-06 20:34:01 +000016#include "llvm/MC/MCExpr.h"
Daniel Dunbar2761fc42010-12-16 03:20:06 +000017#include "llvm/MC/MCFixupKindInfo.h"
Daniel Dunbaraa4b7dd2010-12-16 16:08:33 +000018#include "llvm/MC/MCMachObjectWriter.h"
Rafael Espindolaf230df92010-10-16 18:23:53 +000019#include "llvm/MC/MCObjectFormat.h"
Daniel Dunbar337055e2010-03-23 03:13:05 +000020#include "llvm/MC/MCObjectWriter.h"
Michael J. Spencerdfd30182010-07-27 06:46:15 +000021#include "llvm/MC/MCSectionCOFF.h"
Daniel Dunbarcc5b84c2010-03-19 09:29:03 +000022#include "llvm/MC/MCSectionELF.h"
Daniel Dunbard6e59082010-03-15 21:56:50 +000023#include "llvm/MC/MCSectionMachO.h"
Daniel Dunbar36d76a82010-11-27 04:38:36 +000024#include "llvm/Object/MachOFormat.h"
Wesley Peckeecb8582010-10-22 15:52:49 +000025#include "llvm/Support/ELF.h"
Daniel Dunbar82968002010-03-23 01:39:09 +000026#include "llvm/Support/ErrorHandling.h"
27#include "llvm/Support/raw_ostream.h"
Daniel Dunbar12783d12010-02-21 21:54:14 +000028#include "llvm/Target/TargetRegistry.h"
29#include "llvm/Target/TargetAsmBackend.h"
30using namespace llvm;
31
Daniel Dunbar87190c42010-03-19 09:28:12 +000032static unsigned getFixupKindLog2Size(unsigned Kind) {
33 switch (Kind) {
34 default: assert(0 && "invalid fixup kind!");
Rafael Espindolae04ed7e2010-11-28 14:17:56 +000035 case FK_PCRel_1:
Daniel Dunbar87190c42010-03-19 09:28:12 +000036 case FK_Data_1: return 0;
Rafael Espindolae04ed7e2010-11-28 14:17:56 +000037 case FK_PCRel_2:
Daniel Dunbar87190c42010-03-19 09:28:12 +000038 case FK_Data_2: return 1;
Rafael Espindolae04ed7e2010-11-28 14:17:56 +000039 case FK_PCRel_4:
Daniel Dunbar87190c42010-03-19 09:28:12 +000040 case X86::reloc_riprel_4byte:
41 case X86::reloc_riprel_4byte_movq_load:
Rafael Espindolaa8c02c32010-09-30 03:11:42 +000042 case X86::reloc_signed_4byte:
Rafael Espindola24ba4f72010-10-24 17:35:42 +000043 case X86::reloc_global_offset_table:
Daniel Dunbar87190c42010-03-19 09:28:12 +000044 case FK_Data_4: return 2;
45 case FK_Data_8: return 3;
46 }
47}
48
Chris Lattner9fc05222010-07-07 22:27:31 +000049namespace {
Daniel Dunbarae5abd52010-12-16 16:09:19 +000050class X86MachObjectWriter : public MCMachObjectTargetWriter {
Daniel Dunbar5d05d972010-12-16 17:21:02 +000051public:
52 X86MachObjectWriter(bool Is64Bit, uint32_t CPUType,
53 uint32_t CPUSubtype)
Daniel Dunbarb8742272010-12-17 05:50:29 +000054 : MCMachObjectTargetWriter(Is64Bit, CPUType, CPUSubtype,
55 /*UseAggressiveSymbolFolding=*/Is64Bit) {}
Daniel Dunbarae5abd52010-12-16 16:09:19 +000056};
57
Rafael Espindola6024c972010-12-17 17:45:22 +000058class X86ELFObjectWriter : public MCELFObjectTargetWriter {
59public:
60 X86ELFObjectWriter() : MCELFObjectTargetWriter() {}
61};
62
Daniel Dunbar12783d12010-02-21 21:54:14 +000063class X86AsmBackend : public TargetAsmBackend {
64public:
Daniel Dunbar6c27f5e2010-03-11 01:34:16 +000065 X86AsmBackend(const Target &T)
Rafael Espindolafd467972010-11-26 04:24:21 +000066 : TargetAsmBackend() {}
Daniel Dunbar87190c42010-03-19 09:28:12 +000067
Daniel Dunbar2761fc42010-12-16 03:20:06 +000068 unsigned getNumFixupKinds() const {
69 return X86::NumTargetFixupKinds;
70 }
71
72 const MCFixupKindInfo &getFixupKindInfo(MCFixupKind Kind) const {
73 const static MCFixupKindInfo Infos[X86::NumTargetFixupKinds] = {
74 { "reloc_riprel_4byte", 0, 4 * 8, MCFixupKindInfo::FKF_IsPCRel },
75 { "reloc_riprel_4byte_movq_load", 0, 4 * 8, MCFixupKindInfo::FKF_IsPCRel},
76 { "reloc_signed_4byte", 0, 4 * 8, 0},
77 { "reloc_global_offset_table", 0, 4 * 8, 0}
78 };
79
80 if (Kind < FirstTargetFixupKind)
81 return TargetAsmBackend::getFixupKindInfo(Kind);
82
83 assert(unsigned(Kind - FirstTargetFixupKind) < getNumFixupKinds() &&
84 "Invalid kind!");
85 return Infos[Kind - FirstTargetFixupKind];
86 }
87
Rafael Espindola179821a2010-12-06 19:08:48 +000088 void ApplyFixup(const MCFixup &Fixup, char *Data, unsigned DataSize,
Daniel Dunbar87190c42010-03-19 09:28:12 +000089 uint64_t Value) const {
Daniel Dunbar482ad802010-05-26 15:18:31 +000090 unsigned Size = 1 << getFixupKindLog2Size(Fixup.getKind());
Daniel Dunbar87190c42010-03-19 09:28:12 +000091
Rafael Espindola179821a2010-12-06 19:08:48 +000092 assert(Fixup.getOffset() + Size <= DataSize &&
Daniel Dunbar87190c42010-03-19 09:28:12 +000093 "Invalid fixup offset!");
94 for (unsigned i = 0; i != Size; ++i)
Rafael Espindola179821a2010-12-06 19:08:48 +000095 Data[Fixup.getOffset() + i] = uint8_t(Value >> (i * 8));
Daniel Dunbar87190c42010-03-19 09:28:12 +000096 }
Daniel Dunbar82968002010-03-23 01:39:09 +000097
Daniel Dunbar84882522010-05-26 17:45:29 +000098 bool MayNeedRelaxation(const MCInst &Inst) const;
Daniel Dunbar337055e2010-03-23 03:13:05 +000099
Daniel Dunbar95506d42010-05-26 18:15:06 +0000100 void RelaxInstruction(const MCInst &Inst, MCInst &Res) const;
Daniel Dunbar8f9b80e2010-03-23 02:36:58 +0000101
102 bool WriteNopData(uint64_t Count, MCObjectWriter *OW) const;
Daniel Dunbar12783d12010-02-21 21:54:14 +0000103};
Michael J. Spencerec38de22010-10-10 22:04:20 +0000104} // end anonymous namespace
Daniel Dunbar12783d12010-02-21 21:54:14 +0000105
Rafael Espindolae4f506f2010-10-26 14:09:12 +0000106static unsigned getRelaxedOpcodeBranch(unsigned Op) {
Daniel Dunbar82968002010-03-23 01:39:09 +0000107 switch (Op) {
108 default:
109 return Op;
110
111 case X86::JAE_1: return X86::JAE_4;
112 case X86::JA_1: return X86::JA_4;
113 case X86::JBE_1: return X86::JBE_4;
114 case X86::JB_1: return X86::JB_4;
115 case X86::JE_1: return X86::JE_4;
116 case X86::JGE_1: return X86::JGE_4;
117 case X86::JG_1: return X86::JG_4;
118 case X86::JLE_1: return X86::JLE_4;
119 case X86::JL_1: return X86::JL_4;
120 case X86::JMP_1: return X86::JMP_4;
121 case X86::JNE_1: return X86::JNE_4;
122 case X86::JNO_1: return X86::JNO_4;
123 case X86::JNP_1: return X86::JNP_4;
124 case X86::JNS_1: return X86::JNS_4;
125 case X86::JO_1: return X86::JO_4;
126 case X86::JP_1: return X86::JP_4;
127 case X86::JS_1: return X86::JS_4;
128 }
129}
130
Rafael Espindolae4f506f2010-10-26 14:09:12 +0000131static unsigned getRelaxedOpcodeArith(unsigned Op) {
132 switch (Op) {
133 default:
134 return Op;
135
136 // IMUL
137 case X86::IMUL16rri8: return X86::IMUL16rri;
138 case X86::IMUL16rmi8: return X86::IMUL16rmi;
139 case X86::IMUL32rri8: return X86::IMUL32rri;
140 case X86::IMUL32rmi8: return X86::IMUL32rmi;
141 case X86::IMUL64rri8: return X86::IMUL64rri32;
142 case X86::IMUL64rmi8: return X86::IMUL64rmi32;
143
144 // AND
145 case X86::AND16ri8: return X86::AND16ri;
146 case X86::AND16mi8: return X86::AND16mi;
147 case X86::AND32ri8: return X86::AND32ri;
148 case X86::AND32mi8: return X86::AND32mi;
149 case X86::AND64ri8: return X86::AND64ri32;
150 case X86::AND64mi8: return X86::AND64mi32;
151
152 // OR
153 case X86::OR16ri8: return X86::OR16ri;
154 case X86::OR16mi8: return X86::OR16mi;
155 case X86::OR32ri8: return X86::OR32ri;
156 case X86::OR32mi8: return X86::OR32mi;
157 case X86::OR64ri8: return X86::OR64ri32;
158 case X86::OR64mi8: return X86::OR64mi32;
159
160 // XOR
161 case X86::XOR16ri8: return X86::XOR16ri;
162 case X86::XOR16mi8: return X86::XOR16mi;
163 case X86::XOR32ri8: return X86::XOR32ri;
164 case X86::XOR32mi8: return X86::XOR32mi;
165 case X86::XOR64ri8: return X86::XOR64ri32;
166 case X86::XOR64mi8: return X86::XOR64mi32;
167
168 // ADD
169 case X86::ADD16ri8: return X86::ADD16ri;
170 case X86::ADD16mi8: return X86::ADD16mi;
171 case X86::ADD32ri8: return X86::ADD32ri;
172 case X86::ADD32mi8: return X86::ADD32mi;
173 case X86::ADD64ri8: return X86::ADD64ri32;
174 case X86::ADD64mi8: return X86::ADD64mi32;
175
176 // SUB
177 case X86::SUB16ri8: return X86::SUB16ri;
178 case X86::SUB16mi8: return X86::SUB16mi;
179 case X86::SUB32ri8: return X86::SUB32ri;
180 case X86::SUB32mi8: return X86::SUB32mi;
181 case X86::SUB64ri8: return X86::SUB64ri32;
182 case X86::SUB64mi8: return X86::SUB64mi32;
183
184 // CMP
185 case X86::CMP16ri8: return X86::CMP16ri;
186 case X86::CMP16mi8: return X86::CMP16mi;
187 case X86::CMP32ri8: return X86::CMP32ri;
188 case X86::CMP32mi8: return X86::CMP32mi;
189 case X86::CMP64ri8: return X86::CMP64ri32;
190 case X86::CMP64mi8: return X86::CMP64mi32;
191 }
192}
193
194static unsigned getRelaxedOpcode(unsigned Op) {
195 unsigned R = getRelaxedOpcodeArith(Op);
196 if (R != Op)
197 return R;
198 return getRelaxedOpcodeBranch(Op);
199}
200
Daniel Dunbar84882522010-05-26 17:45:29 +0000201bool X86AsmBackend::MayNeedRelaxation(const MCInst &Inst) const {
Rafael Espindolae4f506f2010-10-26 14:09:12 +0000202 // Branches can always be relaxed.
203 if (getRelaxedOpcodeBranch(Inst.getOpcode()) != Inst.getOpcode())
204 return true;
205
Daniel Dunbar84882522010-05-26 17:45:29 +0000206 // Check if this instruction is ever relaxable.
Rafael Espindolae4f506f2010-10-26 14:09:12 +0000207 if (getRelaxedOpcodeArith(Inst.getOpcode()) == Inst.getOpcode())
Daniel Dunbar84882522010-05-26 17:45:29 +0000208 return false;
Daniel Dunbar482ad802010-05-26 15:18:31 +0000209
Rafael Espindolae4f506f2010-10-26 14:09:12 +0000210
211 // Check if it has an expression and is not RIP relative.
212 bool hasExp = false;
213 bool hasRIP = false;
214 for (unsigned i = 0; i < Inst.getNumOperands(); ++i) {
215 const MCOperand &Op = Inst.getOperand(i);
216 if (Op.isExpr())
217 hasExp = true;
218
219 if (Op.isReg() && Op.getReg() == X86::RIP)
220 hasRIP = true;
221 }
222
223 // FIXME: Why exactly do we need the !hasRIP? Is it just a limitation on
224 // how we do relaxations?
225 return hasExp && !hasRIP;
Daniel Dunbar337055e2010-03-23 03:13:05 +0000226}
227
Daniel Dunbar82968002010-03-23 01:39:09 +0000228// FIXME: Can tblgen help at all here to verify there aren't other instructions
229// we can relax?
Daniel Dunbar95506d42010-05-26 18:15:06 +0000230void X86AsmBackend::RelaxInstruction(const MCInst &Inst, MCInst &Res) const {
Daniel Dunbar82968002010-03-23 01:39:09 +0000231 // The only relaxations X86 does is from a 1byte pcrel to a 4byte pcrel.
Daniel Dunbar95506d42010-05-26 18:15:06 +0000232 unsigned RelaxedOp = getRelaxedOpcode(Inst.getOpcode());
Daniel Dunbar82968002010-03-23 01:39:09 +0000233
Daniel Dunbar95506d42010-05-26 18:15:06 +0000234 if (RelaxedOp == Inst.getOpcode()) {
Daniel Dunbar82968002010-03-23 01:39:09 +0000235 SmallString<256> Tmp;
236 raw_svector_ostream OS(Tmp);
Daniel Dunbar95506d42010-05-26 18:15:06 +0000237 Inst.dump_pretty(OS);
Daniel Dunbarc9adb8c2010-05-26 15:18:13 +0000238 OS << "\n";
Chris Lattner75361b62010-04-07 22:58:41 +0000239 report_fatal_error("unexpected instruction to relax: " + OS.str());
Daniel Dunbar82968002010-03-23 01:39:09 +0000240 }
241
Daniel Dunbar95506d42010-05-26 18:15:06 +0000242 Res = Inst;
Daniel Dunbar82968002010-03-23 01:39:09 +0000243 Res.setOpcode(RelaxedOp);
244}
245
Daniel Dunbar8f9b80e2010-03-23 02:36:58 +0000246/// WriteNopData - Write optimal nops to the output file for the \arg Count
247/// bytes. This returns the number of bytes written. It may return 0 if
248/// the \arg Count is more than the maximum optimal nops.
Daniel Dunbar8f9b80e2010-03-23 02:36:58 +0000249bool X86AsmBackend::WriteNopData(uint64_t Count, MCObjectWriter *OW) const {
Rafael Espindola2ace1b62010-11-25 17:14:16 +0000250 static const uint8_t Nops[10][10] = {
Daniel Dunbar8f9b80e2010-03-23 02:36:58 +0000251 // nop
252 {0x90},
253 // xchg %ax,%ax
254 {0x66, 0x90},
255 // nopl (%[re]ax)
256 {0x0f, 0x1f, 0x00},
257 // nopl 0(%[re]ax)
258 {0x0f, 0x1f, 0x40, 0x00},
259 // nopl 0(%[re]ax,%[re]ax,1)
260 {0x0f, 0x1f, 0x44, 0x00, 0x00},
261 // nopw 0(%[re]ax,%[re]ax,1)
262 {0x66, 0x0f, 0x1f, 0x44, 0x00, 0x00},
263 // nopl 0L(%[re]ax)
264 {0x0f, 0x1f, 0x80, 0x00, 0x00, 0x00, 0x00},
265 // nopl 0L(%[re]ax,%[re]ax,1)
266 {0x0f, 0x1f, 0x84, 0x00, 0x00, 0x00, 0x00, 0x00},
267 // nopw 0L(%[re]ax,%[re]ax,1)
268 {0x66, 0x0f, 0x1f, 0x84, 0x00, 0x00, 0x00, 0x00, 0x00},
269 // nopw %cs:0L(%[re]ax,%[re]ax,1)
270 {0x66, 0x2e, 0x0f, 0x1f, 0x84, 0x00, 0x00, 0x00, 0x00, 0x00},
Daniel Dunbar8f9b80e2010-03-23 02:36:58 +0000271 };
272
273 // Write an optimal sequence for the first 15 bytes.
Rafael Espindola2ace1b62010-11-25 17:14:16 +0000274 const uint64_t OptimalCount = (Count < 16) ? Count : 15;
275 const uint64_t Prefixes = OptimalCount <= 10 ? 0 : OptimalCount - 10;
276 for (uint64_t i = 0, e = Prefixes; i != e; i++)
277 OW->Write8(0x66);
278 const uint64_t Rest = OptimalCount - Prefixes;
279 for (uint64_t i = 0, e = Rest; i != e; i++)
280 OW->Write8(Nops[Rest - 1][i]);
Daniel Dunbar8f9b80e2010-03-23 02:36:58 +0000281
282 // Finish with single byte nops.
283 for (uint64_t i = OptimalCount, e = Count; i != e; ++i)
284 OW->Write8(0x90);
285
286 return true;
287}
288
Daniel Dunbar82968002010-03-23 01:39:09 +0000289/* *** */
290
Chris Lattner9fc05222010-07-07 22:27:31 +0000291namespace {
Daniel Dunbarcc5b84c2010-03-19 09:29:03 +0000292class ELFX86AsmBackend : public X86AsmBackend {
Rafael Espindolaf230df92010-10-16 18:23:53 +0000293 MCELFObjectFormat Format;
294
Daniel Dunbarcc5b84c2010-03-19 09:29:03 +0000295public:
Roman Divacky5baf79e2010-09-09 17:57:50 +0000296 Triple::OSType OSType;
297 ELFX86AsmBackend(const Target &T, Triple::OSType _OSType)
298 : X86AsmBackend(T), OSType(_OSType) {
Rafael Espindola73ffea42010-09-25 05:42:19 +0000299 HasReliableSymbolDifference = true;
300 }
301
Rafael Espindolaf230df92010-10-16 18:23:53 +0000302 virtual const MCObjectFormat &getObjectFormat() const {
303 return Format;
304 }
305
Rafael Espindola73ffea42010-09-25 05:42:19 +0000306 virtual bool doesSectionRequireSymbols(const MCSection &Section) const {
307 const MCSectionELF &ES = static_cast<const MCSectionELF&>(Section);
308 return ES.getFlags() & MCSectionELF::SHF_MERGE;
Daniel Dunbarcc5b84c2010-03-19 09:29:03 +0000309 }
Daniel Dunbarcc5b84c2010-03-19 09:29:03 +0000310};
311
Matt Fleming7efaef62010-05-21 11:39:07 +0000312class ELFX86_32AsmBackend : public ELFX86AsmBackend {
313public:
Roman Divacky5baf79e2010-09-09 17:57:50 +0000314 ELFX86_32AsmBackend(const Target &T, Triple::OSType OSType)
315 : ELFX86AsmBackend(T, OSType) {}
Matt Fleming453db502010-08-16 18:36:14 +0000316
317 MCObjectWriter *createObjectWriter(raw_ostream &OS) const {
Rafael Espindola6024c972010-12-17 17:45:22 +0000318 return createELFObjectWriter(new X86ELFObjectWriter(), OS,
319 /*Is64Bit=*/false,
Daniel Dunbar115a3dd2010-11-13 07:33:40 +0000320 OSType, ELF::EM_386,
321 /*IsLittleEndian=*/true,
322 /*HasRelocationAddend=*/false);
Matt Fleming453db502010-08-16 18:36:14 +0000323 }
Matt Fleming7efaef62010-05-21 11:39:07 +0000324};
325
326class ELFX86_64AsmBackend : public ELFX86AsmBackend {
327public:
Roman Divacky5baf79e2010-09-09 17:57:50 +0000328 ELFX86_64AsmBackend(const Target &T, Triple::OSType OSType)
329 : ELFX86AsmBackend(T, OSType) {}
Matt Fleming453db502010-08-16 18:36:14 +0000330
331 MCObjectWriter *createObjectWriter(raw_ostream &OS) const {
Rafael Espindola6024c972010-12-17 17:45:22 +0000332 return createELFObjectWriter(new X86ELFObjectWriter(), OS, /*Is64Bit=*/true,
Daniel Dunbar115a3dd2010-11-13 07:33:40 +0000333 OSType, ELF::EM_X86_64,
334 /*IsLittleEndian=*/true,
335 /*HasRelocationAddend=*/true);
Matt Fleming453db502010-08-16 18:36:14 +0000336 }
Matt Fleming7efaef62010-05-21 11:39:07 +0000337};
338
Michael J. Spencerdfd30182010-07-27 06:46:15 +0000339class WindowsX86AsmBackend : public X86AsmBackend {
Michael J. Spencerda0bfcd2010-08-21 05:58:13 +0000340 bool Is64Bit;
Rafael Espindolaf230df92010-10-16 18:23:53 +0000341 MCCOFFObjectFormat Format;
342
Michael J. Spencerdfd30182010-07-27 06:46:15 +0000343public:
Michael J. Spencerda0bfcd2010-08-21 05:58:13 +0000344 WindowsX86AsmBackend(const Target &T, bool is64Bit)
345 : X86AsmBackend(T)
346 , Is64Bit(is64Bit) {
Michael J. Spencerdfd30182010-07-27 06:46:15 +0000347 }
348
Rafael Espindolaf230df92010-10-16 18:23:53 +0000349 virtual const MCObjectFormat &getObjectFormat() const {
350 return Format;
351 }
352
Michael J. Spencerdfd30182010-07-27 06:46:15 +0000353 MCObjectWriter *createObjectWriter(raw_ostream &OS) const {
Michael J. Spencerda0bfcd2010-08-21 05:58:13 +0000354 return createWinCOFFObjectWriter(OS, Is64Bit);
Michael J. Spencerdfd30182010-07-27 06:46:15 +0000355 }
Michael J. Spencerdfd30182010-07-27 06:46:15 +0000356};
357
Daniel Dunbar23ac7c72010-03-11 01:34:21 +0000358class DarwinX86AsmBackend : public X86AsmBackend {
Rafael Espindolaf230df92010-10-16 18:23:53 +0000359 MCMachOObjectFormat Format;
360
Daniel Dunbar23ac7c72010-03-11 01:34:21 +0000361public:
362 DarwinX86AsmBackend(const Target &T)
Daniel Dunbar7b62afa2010-12-17 02:06:08 +0000363 : X86AsmBackend(T) { }
Daniel Dunbarcc5b84c2010-03-19 09:29:03 +0000364
Rafael Espindolaf230df92010-10-16 18:23:53 +0000365 virtual const MCObjectFormat &getObjectFormat() const {
366 return Format;
367 }
Daniel Dunbar23ac7c72010-03-11 01:34:21 +0000368};
369
Daniel Dunbard6e59082010-03-15 21:56:50 +0000370class DarwinX86_32AsmBackend : public DarwinX86AsmBackend {
371public:
372 DarwinX86_32AsmBackend(const Target &T)
373 : DarwinX86AsmBackend(T) {}
Daniel Dunbar1a9158c2010-03-19 10:43:26 +0000374
375 MCObjectWriter *createObjectWriter(raw_ostream &OS) const {
Daniel Dunbar5d05d972010-12-16 17:21:02 +0000376 return createMachObjectWriter(new X86MachObjectWriter(
377 /*Is64Bit=*/false,
378 object::mach::CTM_i386,
379 object::mach::CSX86_ALL),
380 OS, /*IsLittleEndian=*/true);
Daniel Dunbar1a9158c2010-03-19 10:43:26 +0000381 }
Daniel Dunbard6e59082010-03-15 21:56:50 +0000382};
383
384class DarwinX86_64AsmBackend : public DarwinX86AsmBackend {
385public:
386 DarwinX86_64AsmBackend(const Target &T)
Daniel Dunbar06829512010-03-18 00:58:53 +0000387 : DarwinX86AsmBackend(T) {
388 HasReliableSymbolDifference = true;
389 }
Daniel Dunbard6e59082010-03-15 21:56:50 +0000390
Daniel Dunbar1a9158c2010-03-19 10:43:26 +0000391 MCObjectWriter *createObjectWriter(raw_ostream &OS) const {
Daniel Dunbar5d05d972010-12-16 17:21:02 +0000392 return createMachObjectWriter(new X86MachObjectWriter(
393 /*Is64Bit=*/true,
394 object::mach::CTM_x86_64,
395 object::mach::CSX86_ALL),
396 OS, /*IsLittleEndian=*/true);
Daniel Dunbar1a9158c2010-03-19 10:43:26 +0000397 }
398
Daniel Dunbard6e59082010-03-15 21:56:50 +0000399 virtual bool doesSectionRequireSymbols(const MCSection &Section) const {
400 // Temporary labels in the string literals sections require symbols. The
401 // issue is that the x86_64 relocation format does not allow symbol +
402 // offset, and so the linker does not have enough information to resolve the
403 // access to the appropriate atom unless an external relocation is used. For
404 // non-cstring sections, we expect the compiler to use a non-temporary label
405 // for anything that could have an addend pointing outside the symbol.
406 //
407 // See <rdar://problem/4765733>.
408 const MCSectionMachO &SMO = static_cast<const MCSectionMachO&>(Section);
409 return SMO.getType() == MCSectionMachO::S_CSTRING_LITERALS;
410 }
Daniel Dunbara5f1d572010-05-12 00:38:17 +0000411
412 virtual bool isSectionAtomizable(const MCSection &Section) const {
413 const MCSectionMachO &SMO = static_cast<const MCSectionMachO&>(Section);
414 // Fixed sized data sections are uniqued, they cannot be diced into atoms.
415 switch (SMO.getType()) {
416 default:
417 return true;
418
419 case MCSectionMachO::S_4BYTE_LITERALS:
420 case MCSectionMachO::S_8BYTE_LITERALS:
421 case MCSectionMachO::S_16BYTE_LITERALS:
422 case MCSectionMachO::S_LITERAL_POINTERS:
423 case MCSectionMachO::S_NON_LAZY_SYMBOL_POINTERS:
424 case MCSectionMachO::S_LAZY_SYMBOL_POINTERS:
425 case MCSectionMachO::S_MOD_INIT_FUNC_POINTERS:
426 case MCSectionMachO::S_MOD_TERM_FUNC_POINTERS:
427 case MCSectionMachO::S_INTERPOSING:
428 return false;
429 }
430 }
Daniel Dunbard6e59082010-03-15 21:56:50 +0000431};
432
Michael J. Spencerec38de22010-10-10 22:04:20 +0000433} // end anonymous namespace
Daniel Dunbar12783d12010-02-21 21:54:14 +0000434
435TargetAsmBackend *llvm::createX86_32AsmBackend(const Target &T,
Daniel Dunbar6c27f5e2010-03-11 01:34:16 +0000436 const std::string &TT) {
Daniel Dunbar23ac7c72010-03-11 01:34:21 +0000437 switch (Triple(TT).getOS()) {
438 case Triple::Darwin:
Daniel Dunbard6e59082010-03-15 21:56:50 +0000439 return new DarwinX86_32AsmBackend(T);
Benjamin Kramer56d23942010-08-04 15:32:40 +0000440 case Triple::MinGW32:
441 case Triple::Cygwin:
Michael J. Spencerdfd30182010-07-27 06:46:15 +0000442 case Triple::Win32:
Michael J. Spencerda0bfcd2010-08-21 05:58:13 +0000443 return new WindowsX86AsmBackend(T, false);
Daniel Dunbar23ac7c72010-03-11 01:34:21 +0000444 default:
Roman Divacky5baf79e2010-09-09 17:57:50 +0000445 return new ELFX86_32AsmBackend(T, Triple(TT).getOS());
Daniel Dunbar23ac7c72010-03-11 01:34:21 +0000446 }
Daniel Dunbar12783d12010-02-21 21:54:14 +0000447}
448
449TargetAsmBackend *llvm::createX86_64AsmBackend(const Target &T,
Daniel Dunbar6c27f5e2010-03-11 01:34:16 +0000450 const std::string &TT) {
Daniel Dunbar23ac7c72010-03-11 01:34:21 +0000451 switch (Triple(TT).getOS()) {
452 case Triple::Darwin:
Daniel Dunbard6e59082010-03-15 21:56:50 +0000453 return new DarwinX86_64AsmBackend(T);
Michael J. Spencerda0bfcd2010-08-21 05:58:13 +0000454 case Triple::MinGW64:
455 case Triple::Cygwin:
456 case Triple::Win32:
457 return new WindowsX86AsmBackend(T, true);
Daniel Dunbar23ac7c72010-03-11 01:34:21 +0000458 default:
Roman Divacky5baf79e2010-09-09 17:57:50 +0000459 return new ELFX86_64AsmBackend(T, Triple(TT).getOS());
Daniel Dunbar23ac7c72010-03-11 01:34:21 +0000460 }
Daniel Dunbar12783d12010-02-21 21:54:14 +0000461}