blob: 7a637b66991c3a05eff0f0d3d63a3cf8c689d248 [file] [log] [blame]
Evan Chenga8e29892007-01-19 07:51:42 +00001//===-- ARMISelLowering.cpp - ARM DAG Lowering Implementation -------------===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Evan Chenga8e29892007-01-19 07:51:42 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the interfaces that ARM uses to lower LLVM code into a
11// selection DAG.
12//
13//===----------------------------------------------------------------------===//
14
15#include "ARM.h"
16#include "ARMAddressingModes.h"
17#include "ARMConstantPoolValue.h"
18#include "ARMISelLowering.h"
19#include "ARMMachineFunctionInfo.h"
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +000020#include "ARMPerfectShuffle.h"
Evan Chenga8e29892007-01-19 07:51:42 +000021#include "ARMRegisterInfo.h"
22#include "ARMSubtarget.h"
23#include "ARMTargetMachine.h"
Chris Lattner80ec2792009-08-02 00:34:36 +000024#include "ARMTargetObjectFile.h"
Evan Chenga8e29892007-01-19 07:51:42 +000025#include "llvm/CallingConv.h"
26#include "llvm/Constants.h"
Bob Wilson1f595bb2009-04-17 19:07:39 +000027#include "llvm/Function.h"
Benjamin Kramer174101e2009-10-20 11:44:38 +000028#include "llvm/GlobalValue.h"
Evan Cheng27707472007-03-16 08:43:56 +000029#include "llvm/Instruction.h"
Lauro Ramos Venancioe0cb36b2007-11-08 17:20:05 +000030#include "llvm/Intrinsics.h"
Benjamin Kramer174101e2009-10-20 11:44:38 +000031#include "llvm/Type.h"
Bob Wilson1f595bb2009-04-17 19:07:39 +000032#include "llvm/CodeGen/CallingConvLower.h"
Evan Chenga8e29892007-01-19 07:51:42 +000033#include "llvm/CodeGen/MachineBasicBlock.h"
34#include "llvm/CodeGen/MachineFrameInfo.h"
35#include "llvm/CodeGen/MachineFunction.h"
36#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000037#include "llvm/CodeGen/MachineRegisterInfo.h"
Bob Wilson1f595bb2009-04-17 19:07:39 +000038#include "llvm/CodeGen/PseudoSourceValue.h"
Evan Chenga8e29892007-01-19 07:51:42 +000039#include "llvm/CodeGen/SelectionDAG.h"
Bill Wendling94a1c632010-03-09 02:46:12 +000040#include "llvm/MC/MCSectionMachO.h"
Evan Chengb6ab2542007-01-31 08:40:13 +000041#include "llvm/Target/TargetOptions.h"
Evan Chenga8e29892007-01-19 07:51:42 +000042#include "llvm/ADT/VectorExtras.h"
Jim Grosbache7b52522010-04-14 22:28:31 +000043#include "llvm/Support/CommandLine.h"
Torok Edwinab7c09b2009-07-08 18:01:40 +000044#include "llvm/Support/ErrorHandling.h"
Evan Chengb01fad62007-03-12 23:30:29 +000045#include "llvm/Support/MathExtras.h"
Jim Grosbache801dc42009-12-12 01:40:06 +000046#include "llvm/Support/raw_ostream.h"
Jim Grosbach3fb2b1e2009-09-01 01:57:56 +000047#include <sstream>
Evan Chenga8e29892007-01-19 07:51:42 +000048using namespace llvm;
49
Jim Grosbache7b52522010-04-14 22:28:31 +000050static cl::opt<bool>
51EnableARMLongCalls("arm-long-calls", cl::Hidden,
52 cl::desc("Generate calls via indirect call instructions."),
53 cl::init(false));
54
Owen Andersone50ed302009-08-10 22:56:29 +000055static bool CC_ARM_APCS_Custom_f64(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson1f595bb2009-04-17 19:07:39 +000056 CCValAssign::LocInfo &LocInfo,
57 ISD::ArgFlagsTy &ArgFlags,
58 CCState &State);
Owen Andersone50ed302009-08-10 22:56:29 +000059static bool CC_ARM_AAPCS_Custom_f64(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson1f595bb2009-04-17 19:07:39 +000060 CCValAssign::LocInfo &LocInfo,
61 ISD::ArgFlagsTy &ArgFlags,
62 CCState &State);
Owen Andersone50ed302009-08-10 22:56:29 +000063static bool RetCC_ARM_APCS_Custom_f64(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson1f595bb2009-04-17 19:07:39 +000064 CCValAssign::LocInfo &LocInfo,
65 ISD::ArgFlagsTy &ArgFlags,
66 CCState &State);
Owen Andersone50ed302009-08-10 22:56:29 +000067static bool RetCC_ARM_AAPCS_Custom_f64(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson1f595bb2009-04-17 19:07:39 +000068 CCValAssign::LocInfo &LocInfo,
69 ISD::ArgFlagsTy &ArgFlags,
70 CCState &State);
71
Owen Andersone50ed302009-08-10 22:56:29 +000072void ARMTargetLowering::addTypeForNEON(EVT VT, EVT PromotedLdStVT,
73 EVT PromotedBitwiseVT) {
Bob Wilson5bafff32009-06-22 23:27:02 +000074 if (VT != PromotedLdStVT) {
Owen Anderson70671842009-08-10 20:18:46 +000075 setOperationAction(ISD::LOAD, VT.getSimpleVT(), Promote);
Owen Andersond6662ad2009-08-10 20:46:15 +000076 AddPromotedToType (ISD::LOAD, VT.getSimpleVT(),
77 PromotedLdStVT.getSimpleVT());
Bob Wilson5bafff32009-06-22 23:27:02 +000078
Owen Anderson70671842009-08-10 20:18:46 +000079 setOperationAction(ISD::STORE, VT.getSimpleVT(), Promote);
Jim Grosbach764ab522009-08-11 15:33:49 +000080 AddPromotedToType (ISD::STORE, VT.getSimpleVT(),
Owen Andersond6662ad2009-08-10 20:46:15 +000081 PromotedLdStVT.getSimpleVT());
Bob Wilson5bafff32009-06-22 23:27:02 +000082 }
83
Owen Andersone50ed302009-08-10 22:56:29 +000084 EVT ElemTy = VT.getVectorElementType();
Owen Anderson825b72b2009-08-11 20:47:22 +000085 if (ElemTy != MVT::i64 && ElemTy != MVT::f64)
Owen Anderson70671842009-08-10 20:18:46 +000086 setOperationAction(ISD::VSETCC, VT.getSimpleVT(), Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +000087 if (ElemTy == MVT::i8 || ElemTy == MVT::i16)
Owen Anderson70671842009-08-10 20:18:46 +000088 setOperationAction(ISD::EXTRACT_VECTOR_ELT, VT.getSimpleVT(), Custom);
Bob Wilson0696fdf2009-09-16 20:20:44 +000089 if (ElemTy != MVT::i32) {
90 setOperationAction(ISD::SINT_TO_FP, VT.getSimpleVT(), Expand);
91 setOperationAction(ISD::UINT_TO_FP, VT.getSimpleVT(), Expand);
92 setOperationAction(ISD::FP_TO_SINT, VT.getSimpleVT(), Expand);
93 setOperationAction(ISD::FP_TO_UINT, VT.getSimpleVT(), Expand);
94 }
Owen Anderson70671842009-08-10 20:18:46 +000095 setOperationAction(ISD::BUILD_VECTOR, VT.getSimpleVT(), Custom);
96 setOperationAction(ISD::VECTOR_SHUFFLE, VT.getSimpleVT(), Custom);
Evan Chengde8aa4e2010-05-05 18:28:36 +000097 if (llvm::ModelWithRegSequence())
98 setOperationAction(ISD::CONCAT_VECTORS, VT.getSimpleVT(), Legal);
99 else
100 setOperationAction(ISD::CONCAT_VECTORS, VT.getSimpleVT(), Custom);
Anton Korobeynikov8e6c2b92009-08-21 12:40:35 +0000101 setOperationAction(ISD::EXTRACT_SUBVECTOR, VT.getSimpleVT(), Expand);
Bob Wilsond0910c42010-04-06 22:02:24 +0000102 setOperationAction(ISD::SELECT, VT.getSimpleVT(), Expand);
103 setOperationAction(ISD::SELECT_CC, VT.getSimpleVT(), Expand);
Bob Wilson5bafff32009-06-22 23:27:02 +0000104 if (VT.isInteger()) {
Owen Anderson70671842009-08-10 20:18:46 +0000105 setOperationAction(ISD::SHL, VT.getSimpleVT(), Custom);
106 setOperationAction(ISD::SRA, VT.getSimpleVT(), Custom);
107 setOperationAction(ISD::SRL, VT.getSimpleVT(), Custom);
Bob Wilson5bafff32009-06-22 23:27:02 +0000108 }
109
110 // Promote all bit-wise operations.
111 if (VT.isInteger() && VT != PromotedBitwiseVT) {
Owen Anderson70671842009-08-10 20:18:46 +0000112 setOperationAction(ISD::AND, VT.getSimpleVT(), Promote);
Owen Andersond6662ad2009-08-10 20:46:15 +0000113 AddPromotedToType (ISD::AND, VT.getSimpleVT(),
114 PromotedBitwiseVT.getSimpleVT());
Owen Anderson70671842009-08-10 20:18:46 +0000115 setOperationAction(ISD::OR, VT.getSimpleVT(), Promote);
Jim Grosbach764ab522009-08-11 15:33:49 +0000116 AddPromotedToType (ISD::OR, VT.getSimpleVT(),
Owen Andersond6662ad2009-08-10 20:46:15 +0000117 PromotedBitwiseVT.getSimpleVT());
Owen Anderson70671842009-08-10 20:18:46 +0000118 setOperationAction(ISD::XOR, VT.getSimpleVT(), Promote);
Jim Grosbach764ab522009-08-11 15:33:49 +0000119 AddPromotedToType (ISD::XOR, VT.getSimpleVT(),
Owen Andersond6662ad2009-08-10 20:46:15 +0000120 PromotedBitwiseVT.getSimpleVT());
Bob Wilson5bafff32009-06-22 23:27:02 +0000121 }
Bob Wilson16330762009-09-16 00:17:28 +0000122
123 // Neon does not support vector divide/remainder operations.
124 setOperationAction(ISD::SDIV, VT.getSimpleVT(), Expand);
125 setOperationAction(ISD::UDIV, VT.getSimpleVT(), Expand);
126 setOperationAction(ISD::FDIV, VT.getSimpleVT(), Expand);
127 setOperationAction(ISD::SREM, VT.getSimpleVT(), Expand);
128 setOperationAction(ISD::UREM, VT.getSimpleVT(), Expand);
129 setOperationAction(ISD::FREM, VT.getSimpleVT(), Expand);
Bob Wilson5bafff32009-06-22 23:27:02 +0000130}
131
Owen Andersone50ed302009-08-10 22:56:29 +0000132void ARMTargetLowering::addDRTypeForNEON(EVT VT) {
Bob Wilson5bafff32009-06-22 23:27:02 +0000133 addRegisterClass(VT, ARM::DPRRegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +0000134 addTypeForNEON(VT, MVT::f64, MVT::v2i32);
Bob Wilson5bafff32009-06-22 23:27:02 +0000135}
136
Owen Andersone50ed302009-08-10 22:56:29 +0000137void ARMTargetLowering::addQRTypeForNEON(EVT VT) {
Bob Wilson5bafff32009-06-22 23:27:02 +0000138 addRegisterClass(VT, ARM::QPRRegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +0000139 addTypeForNEON(VT, MVT::v2f64, MVT::v4i32);
Bob Wilson5bafff32009-06-22 23:27:02 +0000140}
141
Chris Lattnerf0144122009-07-28 03:13:23 +0000142static TargetLoweringObjectFile *createTLOF(TargetMachine &TM) {
143 if (TM.getSubtarget<ARMSubtarget>().isTargetDarwin())
Bill Wendling505ad8b2010-03-15 21:09:38 +0000144 return new TargetLoweringObjectFileMachO();
Bill Wendling94a1c632010-03-09 02:46:12 +0000145
Chris Lattner80ec2792009-08-02 00:34:36 +0000146 return new ARMElfTargetObjectFile();
Chris Lattnerf0144122009-07-28 03:13:23 +0000147}
148
Evan Chenga8e29892007-01-19 07:51:42 +0000149ARMTargetLowering::ARMTargetLowering(TargetMachine &TM)
Evan Chenge7e0d622009-11-06 22:24:13 +0000150 : TargetLowering(TM, createTLOF(TM)) {
Evan Chenga8e29892007-01-19 07:51:42 +0000151 Subtarget = &TM.getSubtarget<ARMSubtarget>();
152
Evan Chengb1df8f22007-04-27 08:15:43 +0000153 if (Subtarget->isTargetDarwin()) {
Evan Chengb1df8f22007-04-27 08:15:43 +0000154 // Uses VFP for Thumb libfuncs if available.
155 if (Subtarget->isThumb() && Subtarget->hasVFP2()) {
156 // Single-precision floating-point arithmetic.
157 setLibcallName(RTLIB::ADD_F32, "__addsf3vfp");
158 setLibcallName(RTLIB::SUB_F32, "__subsf3vfp");
159 setLibcallName(RTLIB::MUL_F32, "__mulsf3vfp");
160 setLibcallName(RTLIB::DIV_F32, "__divsf3vfp");
Evan Chenga8e29892007-01-19 07:51:42 +0000161
Evan Chengb1df8f22007-04-27 08:15:43 +0000162 // Double-precision floating-point arithmetic.
163 setLibcallName(RTLIB::ADD_F64, "__adddf3vfp");
164 setLibcallName(RTLIB::SUB_F64, "__subdf3vfp");
165 setLibcallName(RTLIB::MUL_F64, "__muldf3vfp");
166 setLibcallName(RTLIB::DIV_F64, "__divdf3vfp");
Evan Cheng193f8502007-01-31 09:30:58 +0000167
Evan Chengb1df8f22007-04-27 08:15:43 +0000168 // Single-precision comparisons.
169 setLibcallName(RTLIB::OEQ_F32, "__eqsf2vfp");
170 setLibcallName(RTLIB::UNE_F32, "__nesf2vfp");
171 setLibcallName(RTLIB::OLT_F32, "__ltsf2vfp");
172 setLibcallName(RTLIB::OLE_F32, "__lesf2vfp");
173 setLibcallName(RTLIB::OGE_F32, "__gesf2vfp");
174 setLibcallName(RTLIB::OGT_F32, "__gtsf2vfp");
175 setLibcallName(RTLIB::UO_F32, "__unordsf2vfp");
176 setLibcallName(RTLIB::O_F32, "__unordsf2vfp");
Evan Chenga8e29892007-01-19 07:51:42 +0000177
Evan Chengb1df8f22007-04-27 08:15:43 +0000178 setCmpLibcallCC(RTLIB::OEQ_F32, ISD::SETNE);
179 setCmpLibcallCC(RTLIB::UNE_F32, ISD::SETNE);
180 setCmpLibcallCC(RTLIB::OLT_F32, ISD::SETNE);
181 setCmpLibcallCC(RTLIB::OLE_F32, ISD::SETNE);
182 setCmpLibcallCC(RTLIB::OGE_F32, ISD::SETNE);
183 setCmpLibcallCC(RTLIB::OGT_F32, ISD::SETNE);
184 setCmpLibcallCC(RTLIB::UO_F32, ISD::SETNE);
185 setCmpLibcallCC(RTLIB::O_F32, ISD::SETEQ);
Evan Cheng193f8502007-01-31 09:30:58 +0000186
Evan Chengb1df8f22007-04-27 08:15:43 +0000187 // Double-precision comparisons.
188 setLibcallName(RTLIB::OEQ_F64, "__eqdf2vfp");
189 setLibcallName(RTLIB::UNE_F64, "__nedf2vfp");
190 setLibcallName(RTLIB::OLT_F64, "__ltdf2vfp");
191 setLibcallName(RTLIB::OLE_F64, "__ledf2vfp");
192 setLibcallName(RTLIB::OGE_F64, "__gedf2vfp");
193 setLibcallName(RTLIB::OGT_F64, "__gtdf2vfp");
194 setLibcallName(RTLIB::UO_F64, "__unorddf2vfp");
195 setLibcallName(RTLIB::O_F64, "__unorddf2vfp");
Evan Chenga8e29892007-01-19 07:51:42 +0000196
Evan Chengb1df8f22007-04-27 08:15:43 +0000197 setCmpLibcallCC(RTLIB::OEQ_F64, ISD::SETNE);
198 setCmpLibcallCC(RTLIB::UNE_F64, ISD::SETNE);
199 setCmpLibcallCC(RTLIB::OLT_F64, ISD::SETNE);
200 setCmpLibcallCC(RTLIB::OLE_F64, ISD::SETNE);
201 setCmpLibcallCC(RTLIB::OGE_F64, ISD::SETNE);
202 setCmpLibcallCC(RTLIB::OGT_F64, ISD::SETNE);
203 setCmpLibcallCC(RTLIB::UO_F64, ISD::SETNE);
204 setCmpLibcallCC(RTLIB::O_F64, ISD::SETEQ);
Evan Chenga8e29892007-01-19 07:51:42 +0000205
Evan Chengb1df8f22007-04-27 08:15:43 +0000206 // Floating-point to integer conversions.
207 // i64 conversions are done via library routines even when generating VFP
208 // instructions, so use the same ones.
209 setLibcallName(RTLIB::FPTOSINT_F64_I32, "__fixdfsivfp");
210 setLibcallName(RTLIB::FPTOUINT_F64_I32, "__fixunsdfsivfp");
211 setLibcallName(RTLIB::FPTOSINT_F32_I32, "__fixsfsivfp");
212 setLibcallName(RTLIB::FPTOUINT_F32_I32, "__fixunssfsivfp");
Evan Chenga8e29892007-01-19 07:51:42 +0000213
Evan Chengb1df8f22007-04-27 08:15:43 +0000214 // Conversions between floating types.
215 setLibcallName(RTLIB::FPROUND_F64_F32, "__truncdfsf2vfp");
216 setLibcallName(RTLIB::FPEXT_F32_F64, "__extendsfdf2vfp");
217
218 // Integer to floating-point conversions.
219 // i64 conversions are done via library routines even when generating VFP
220 // instructions, so use the same ones.
Bob Wilson2a14c522009-03-20 23:16:43 +0000221 // FIXME: There appears to be some naming inconsistency in ARM libgcc:
222 // e.g., __floatunsidf vs. __floatunssidfvfp.
Evan Chengb1df8f22007-04-27 08:15:43 +0000223 setLibcallName(RTLIB::SINTTOFP_I32_F64, "__floatsidfvfp");
224 setLibcallName(RTLIB::UINTTOFP_I32_F64, "__floatunssidfvfp");
225 setLibcallName(RTLIB::SINTTOFP_I32_F32, "__floatsisfvfp");
226 setLibcallName(RTLIB::UINTTOFP_I32_F32, "__floatunssisfvfp");
227 }
Evan Chenga8e29892007-01-19 07:51:42 +0000228 }
229
Bob Wilson2f954612009-05-22 17:38:41 +0000230 // These libcalls are not available in 32-bit.
231 setLibcallName(RTLIB::SHL_I128, 0);
232 setLibcallName(RTLIB::SRL_I128, 0);
233 setLibcallName(RTLIB::SRA_I128, 0);
234
Anton Korobeynikov72977a42009-08-14 20:10:52 +0000235 // Libcalls should use the AAPCS base standard ABI, even if hard float
236 // is in effect, as per the ARM RTABI specification, section 4.1.2.
237 if (Subtarget->isAAPCS_ABI()) {
238 for (int i = 0; i < RTLIB::UNKNOWN_LIBCALL; ++i) {
239 setLibcallCallingConv(static_cast<RTLIB::Libcall>(i),
240 CallingConv::ARM_AAPCS);
241 }
242 }
243
David Goodwinf1daf7d2009-07-08 23:10:31 +0000244 if (Subtarget->isThumb1Only())
Owen Anderson825b72b2009-08-11 20:47:22 +0000245 addRegisterClass(MVT::i32, ARM::tGPRRegisterClass);
Jim Grosbach30eae3c2009-04-07 20:34:09 +0000246 else
Owen Anderson825b72b2009-08-11 20:47:22 +0000247 addRegisterClass(MVT::i32, ARM::GPRRegisterClass);
David Goodwinf1daf7d2009-07-08 23:10:31 +0000248 if (!UseSoftFloat && Subtarget->hasVFP2() && !Subtarget->isThumb1Only()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000249 addRegisterClass(MVT::f32, ARM::SPRRegisterClass);
250 addRegisterClass(MVT::f64, ARM::DPRRegisterClass);
Bob Wilson2dc4f542009-03-20 22:42:55 +0000251
Owen Anderson825b72b2009-08-11 20:47:22 +0000252 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000253 }
Bob Wilson5bafff32009-06-22 23:27:02 +0000254
255 if (Subtarget->hasNEON()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000256 addDRTypeForNEON(MVT::v2f32);
257 addDRTypeForNEON(MVT::v8i8);
258 addDRTypeForNEON(MVT::v4i16);
259 addDRTypeForNEON(MVT::v2i32);
260 addDRTypeForNEON(MVT::v1i64);
Bob Wilson5bafff32009-06-22 23:27:02 +0000261
Owen Anderson825b72b2009-08-11 20:47:22 +0000262 addQRTypeForNEON(MVT::v4f32);
263 addQRTypeForNEON(MVT::v2f64);
264 addQRTypeForNEON(MVT::v16i8);
265 addQRTypeForNEON(MVT::v8i16);
266 addQRTypeForNEON(MVT::v4i32);
267 addQRTypeForNEON(MVT::v2i64);
Bob Wilson5bafff32009-06-22 23:27:02 +0000268
Evan Cheng603afbf2010-05-10 17:34:18 +0000269 // Map v4i64 to QQ registers but do not make the type legal for any
270 // operations. v4i64 is only used for REG_SEQUENCE to load / store quad
271 // D registers.
272 addRegisterClass(MVT::v4i64, ARM::QQPRRegisterClass);
273
Bob Wilson74dc72e2009-09-15 23:55:57 +0000274 // v2f64 is legal so that QR subregs can be extracted as f64 elements, but
275 // neither Neon nor VFP support any arithmetic operations on it.
276 setOperationAction(ISD::FADD, MVT::v2f64, Expand);
277 setOperationAction(ISD::FSUB, MVT::v2f64, Expand);
278 setOperationAction(ISD::FMUL, MVT::v2f64, Expand);
279 setOperationAction(ISD::FDIV, MVT::v2f64, Expand);
280 setOperationAction(ISD::FREM, MVT::v2f64, Expand);
281 setOperationAction(ISD::FCOPYSIGN, MVT::v2f64, Expand);
282 setOperationAction(ISD::VSETCC, MVT::v2f64, Expand);
283 setOperationAction(ISD::FNEG, MVT::v2f64, Expand);
284 setOperationAction(ISD::FABS, MVT::v2f64, Expand);
285 setOperationAction(ISD::FSQRT, MVT::v2f64, Expand);
286 setOperationAction(ISD::FSIN, MVT::v2f64, Expand);
287 setOperationAction(ISD::FCOS, MVT::v2f64, Expand);
288 setOperationAction(ISD::FPOWI, MVT::v2f64, Expand);
289 setOperationAction(ISD::FPOW, MVT::v2f64, Expand);
290 setOperationAction(ISD::FLOG, MVT::v2f64, Expand);
291 setOperationAction(ISD::FLOG2, MVT::v2f64, Expand);
292 setOperationAction(ISD::FLOG10, MVT::v2f64, Expand);
293 setOperationAction(ISD::FEXP, MVT::v2f64, Expand);
294 setOperationAction(ISD::FEXP2, MVT::v2f64, Expand);
295 setOperationAction(ISD::FCEIL, MVT::v2f64, Expand);
296 setOperationAction(ISD::FTRUNC, MVT::v2f64, Expand);
297 setOperationAction(ISD::FRINT, MVT::v2f64, Expand);
298 setOperationAction(ISD::FNEARBYINT, MVT::v2f64, Expand);
299 setOperationAction(ISD::FFLOOR, MVT::v2f64, Expand);
300
Bob Wilson642b3292009-09-16 00:32:15 +0000301 // Neon does not support some operations on v1i64 and v2i64 types.
302 setOperationAction(ISD::MUL, MVT::v1i64, Expand);
303 setOperationAction(ISD::MUL, MVT::v2i64, Expand);
304 setOperationAction(ISD::VSETCC, MVT::v1i64, Expand);
305 setOperationAction(ISD::VSETCC, MVT::v2i64, Expand);
306
Bob Wilson5bafff32009-06-22 23:27:02 +0000307 setTargetDAGCombine(ISD::INTRINSIC_WO_CHAIN);
308 setTargetDAGCombine(ISD::SHL);
309 setTargetDAGCombine(ISD::SRL);
310 setTargetDAGCombine(ISD::SRA);
311 setTargetDAGCombine(ISD::SIGN_EXTEND);
312 setTargetDAGCombine(ISD::ZERO_EXTEND);
313 setTargetDAGCombine(ISD::ANY_EXTEND);
Bob Wilson9f6c4c12010-02-18 06:05:53 +0000314 setTargetDAGCombine(ISD::SELECT_CC);
Bob Wilson5bafff32009-06-22 23:27:02 +0000315 }
316
Evan Cheng9f8cbd12007-05-18 00:19:34 +0000317 computeRegisterProperties();
Evan Chenga8e29892007-01-19 07:51:42 +0000318
319 // ARM does not have f32 extending load.
Owen Anderson825b72b2009-08-11 20:47:22 +0000320 setLoadExtAction(ISD::EXTLOAD, MVT::f32, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000321
Duncan Sandsf9c98e62008-01-23 20:39:46 +0000322 // ARM does not have i1 sign extending load.
Owen Anderson825b72b2009-08-11 20:47:22 +0000323 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
Duncan Sandsf9c98e62008-01-23 20:39:46 +0000324
Evan Chenga8e29892007-01-19 07:51:42 +0000325 // ARM supports all 4 flavors of integer indexed load / store.
Evan Chenge88d5ce2009-07-02 07:28:31 +0000326 if (!Subtarget->isThumb1Only()) {
327 for (unsigned im = (unsigned)ISD::PRE_INC;
328 im != (unsigned)ISD::LAST_INDEXED_MODE; ++im) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000329 setIndexedLoadAction(im, MVT::i1, Legal);
330 setIndexedLoadAction(im, MVT::i8, Legal);
331 setIndexedLoadAction(im, MVT::i16, Legal);
332 setIndexedLoadAction(im, MVT::i32, Legal);
333 setIndexedStoreAction(im, MVT::i1, Legal);
334 setIndexedStoreAction(im, MVT::i8, Legal);
335 setIndexedStoreAction(im, MVT::i16, Legal);
336 setIndexedStoreAction(im, MVT::i32, Legal);
Evan Chenge88d5ce2009-07-02 07:28:31 +0000337 }
Evan Chenga8e29892007-01-19 07:51:42 +0000338 }
339
340 // i64 operation support.
Evan Cheng5b9fcd12009-07-07 01:17:28 +0000341 if (Subtarget->isThumb1Only()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000342 setOperationAction(ISD::MUL, MVT::i64, Expand);
343 setOperationAction(ISD::MULHU, MVT::i32, Expand);
344 setOperationAction(ISD::MULHS, MVT::i32, Expand);
345 setOperationAction(ISD::UMUL_LOHI, MVT::i32, Expand);
346 setOperationAction(ISD::SMUL_LOHI, MVT::i32, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000347 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000348 setOperationAction(ISD::MUL, MVT::i64, Expand);
349 setOperationAction(ISD::MULHU, MVT::i32, Expand);
Evan Chengb6207242009-08-01 00:16:10 +0000350 if (!Subtarget->hasV6Ops())
Owen Anderson825b72b2009-08-11 20:47:22 +0000351 setOperationAction(ISD::MULHS, MVT::i32, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000352 }
Jim Grosbachc2b879f2009-10-31 19:38:01 +0000353 setOperationAction(ISD::SHL_PARTS, MVT::i32, Custom);
Jim Grosbachb4a976c2009-10-31 21:00:56 +0000354 setOperationAction(ISD::SRA_PARTS, MVT::i32, Custom);
Jim Grosbachbcf2f2c2009-10-31 21:42:19 +0000355 setOperationAction(ISD::SRL_PARTS, MVT::i32, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000356 setOperationAction(ISD::SRL, MVT::i64, Custom);
357 setOperationAction(ISD::SRA, MVT::i64, Custom);
Evan Chenga8e29892007-01-19 07:51:42 +0000358
359 // ARM does not have ROTL.
Owen Anderson825b72b2009-08-11 20:47:22 +0000360 setOperationAction(ISD::ROTL, MVT::i32, Expand);
Jim Grosbach3482c802010-01-18 19:58:49 +0000361 setOperationAction(ISD::CTTZ, MVT::i32, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000362 setOperationAction(ISD::CTPOP, MVT::i32, Expand);
David Goodwin24062ac2009-06-26 20:47:43 +0000363 if (!Subtarget->hasV5TOps() || Subtarget->isThumb1Only())
Owen Anderson825b72b2009-08-11 20:47:22 +0000364 setOperationAction(ISD::CTLZ, MVT::i32, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000365
Lauro Ramos Venancio368f20f2007-03-16 22:54:16 +0000366 // Only ARMv6 has BSWAP.
367 if (!Subtarget->hasV6Ops())
Owen Anderson825b72b2009-08-11 20:47:22 +0000368 setOperationAction(ISD::BSWAP, MVT::i32, Expand);
Lauro Ramos Venancio368f20f2007-03-16 22:54:16 +0000369
Evan Chenga8e29892007-01-19 07:51:42 +0000370 // These are expanded into libcalls.
Jim Grosbach29402132010-05-05 23:44:43 +0000371 if (!Subtarget->hasDivide()) {
Jim Grosbachb1dc3932010-05-05 20:44:35 +0000372 // v7M has a hardware divider
373 setOperationAction(ISD::SDIV, MVT::i32, Expand);
374 setOperationAction(ISD::UDIV, MVT::i32, Expand);
375 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000376 setOperationAction(ISD::SREM, MVT::i32, Expand);
377 setOperationAction(ISD::UREM, MVT::i32, Expand);
378 setOperationAction(ISD::SDIVREM, MVT::i32, Expand);
379 setOperationAction(ISD::UDIVREM, MVT::i32, Expand);
Bob Wilson2dc4f542009-03-20 22:42:55 +0000380
Owen Anderson825b72b2009-08-11 20:47:22 +0000381 setOperationAction(ISD::GlobalAddress, MVT::i32, Custom);
382 setOperationAction(ISD::ConstantPool, MVT::i32, Custom);
383 setOperationAction(ISD::GLOBAL_OFFSET_TABLE, MVT::i32, Custom);
384 setOperationAction(ISD::GlobalTLSAddress, MVT::i32, Custom);
Bob Wilsonddb16df2009-10-30 05:45:42 +0000385 setOperationAction(ISD::BlockAddress, MVT::i32, Custom);
Evan Chenga8e29892007-01-19 07:51:42 +0000386
Evan Chenga8e29892007-01-19 07:51:42 +0000387 // Use the default implementation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000388 setOperationAction(ISD::VASTART, MVT::Other, Custom);
389 setOperationAction(ISD::VAARG, MVT::Other, Expand);
390 setOperationAction(ISD::VACOPY, MVT::Other, Expand);
391 setOperationAction(ISD::VAEND, MVT::Other, Expand);
392 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
393 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
Jim Grosbachbff39232009-08-12 17:38:44 +0000394 setOperationAction(ISD::EHSELECTION, MVT::i32, Expand);
395 // FIXME: Shouldn't need this, since no register is used, but the legalizer
396 // doesn't yet know how to not do that for SjLj.
397 setExceptionSelectorRegister(ARM::R0);
Evan Cheng3a1588a2010-04-15 22:20:34 +0000398 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Expand);
Jim Grosbach3728e962009-12-10 00:11:09 +0000399 setOperationAction(ISD::MEMBARRIER, MVT::Other, Custom);
Evan Chenga8e29892007-01-19 07:51:42 +0000400
Jim Grosbach4b77f6a2010-05-07 18:34:55 +0000401 // If the subtarget does not have extract instructions, sign_extend_inreg
402 // needs to be expanded. Extract is available in ARM mode on v6 and up,
403 // and on most Thumb2 implementations.
404 if ((!Subtarget->isThumb() && !Subtarget->hasV6Ops())
405 || (Subtarget->isThumb2() && !Subtarget->hasT2ExtractPack())) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000406 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i16, Expand);
407 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i8, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000408 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000409 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000410
David Goodwinf1daf7d2009-07-08 23:10:31 +0000411 if (!UseSoftFloat && Subtarget->hasVFP2() && !Subtarget->isThumb1Only())
Bob Wilsoncb9a6aa2010-01-19 22:56:26 +0000412 // Turn f64->i64 into VMOVRRD, i64 -> f64 to VMOVDRR
413 // iff target supports vfp2.
Owen Anderson825b72b2009-08-11 20:47:22 +0000414 setOperationAction(ISD::BIT_CONVERT, MVT::i64, Custom);
Lauro Ramos Venancioe0cb36b2007-11-08 17:20:05 +0000415
416 // We want to custom lower some of our intrinsics.
Owen Anderson825b72b2009-08-11 20:47:22 +0000417 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
Lauro Ramos Venancioe0cb36b2007-11-08 17:20:05 +0000418
Owen Anderson825b72b2009-08-11 20:47:22 +0000419 setOperationAction(ISD::SETCC, MVT::i32, Expand);
420 setOperationAction(ISD::SETCC, MVT::f32, Expand);
421 setOperationAction(ISD::SETCC, MVT::f64, Expand);
422 setOperationAction(ISD::SELECT, MVT::i32, Expand);
423 setOperationAction(ISD::SELECT, MVT::f32, Expand);
424 setOperationAction(ISD::SELECT, MVT::f64, Expand);
425 setOperationAction(ISD::SELECT_CC, MVT::i32, Custom);
426 setOperationAction(ISD::SELECT_CC, MVT::f32, Custom);
427 setOperationAction(ISD::SELECT_CC, MVT::f64, Custom);
Evan Chenga8e29892007-01-19 07:51:42 +0000428
Owen Anderson825b72b2009-08-11 20:47:22 +0000429 setOperationAction(ISD::BRCOND, MVT::Other, Expand);
430 setOperationAction(ISD::BR_CC, MVT::i32, Custom);
431 setOperationAction(ISD::BR_CC, MVT::f32, Custom);
432 setOperationAction(ISD::BR_CC, MVT::f64, Custom);
433 setOperationAction(ISD::BR_JT, MVT::Other, Custom);
Evan Chenga8e29892007-01-19 07:51:42 +0000434
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000435 // We don't support sin/cos/fmod/copysign/pow
Owen Anderson825b72b2009-08-11 20:47:22 +0000436 setOperationAction(ISD::FSIN, MVT::f64, Expand);
437 setOperationAction(ISD::FSIN, MVT::f32, Expand);
438 setOperationAction(ISD::FCOS, MVT::f32, Expand);
439 setOperationAction(ISD::FCOS, MVT::f64, Expand);
440 setOperationAction(ISD::FREM, MVT::f64, Expand);
441 setOperationAction(ISD::FREM, MVT::f32, Expand);
David Goodwinf1daf7d2009-07-08 23:10:31 +0000442 if (!UseSoftFloat && Subtarget->hasVFP2() && !Subtarget->isThumb1Only()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000443 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Custom);
444 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
Evan Cheng110cf482008-04-01 01:50:16 +0000445 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000446 setOperationAction(ISD::FPOW, MVT::f64, Expand);
447 setOperationAction(ISD::FPOW, MVT::f32, Expand);
Bob Wilson2dc4f542009-03-20 22:42:55 +0000448
Anton Korobeynikovbec3dd22010-03-14 18:42:31 +0000449 // Various VFP goodness
450 if (!UseSoftFloat && !Subtarget->isThumb1Only()) {
Bob Wilson76a312b2010-03-19 22:51:32 +0000451 // int <-> fp are custom expanded into bit_convert + ARMISD ops.
452 if (Subtarget->hasVFP2()) {
453 setOperationAction(ISD::SINT_TO_FP, MVT::i32, Custom);
454 setOperationAction(ISD::UINT_TO_FP, MVT::i32, Custom);
455 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Custom);
456 setOperationAction(ISD::FP_TO_SINT, MVT::i32, Custom);
457 }
Anton Korobeynikovbec3dd22010-03-14 18:42:31 +0000458 // Special handling for half-precision FP.
Anton Korobeynikovf0d50072010-03-18 22:35:37 +0000459 if (!Subtarget->hasFP16()) {
460 setOperationAction(ISD::FP16_TO_FP32, MVT::f32, Expand);
461 setOperationAction(ISD::FP32_TO_FP16, MVT::i32, Expand);
Anton Korobeynikovbec3dd22010-03-14 18:42:31 +0000462 }
Evan Cheng110cf482008-04-01 01:50:16 +0000463 }
Evan Chenga8e29892007-01-19 07:51:42 +0000464
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +0000465 // We have target-specific dag combine patterns for the following nodes:
Jim Grosbache5165492009-11-09 00:11:35 +0000466 // ARMISD::VMOVRRD - No need to call setTargetDAGCombine
Chris Lattnerd1980a52009-03-12 06:52:53 +0000467 setTargetDAGCombine(ISD::ADD);
468 setTargetDAGCombine(ISD::SUB);
Bob Wilson2dc4f542009-03-20 22:42:55 +0000469
Evan Chenga8e29892007-01-19 07:51:42 +0000470 setStackPointerRegisterToSaveRestore(ARM::SP);
Evan Chenga8e29892007-01-19 07:51:42 +0000471 setSchedulingPreference(SchedulingForRegPressure);
Dale Johannesen8dd86c12007-05-17 21:31:21 +0000472
Evan Chengbc9b7542009-08-15 07:59:10 +0000473 // FIXME: If-converter should use instruction latency to determine
474 // profitability rather than relying on fixed limits.
475 if (Subtarget->getCPUString() == "generic") {
476 // Generic (and overly aggressive) if-conversion limits.
477 setIfCvtBlockSizeLimit(10);
478 setIfCvtDupBlockSizeLimit(2);
Jim Grosbach35075a72010-03-24 16:15:14 +0000479 } else if (Subtarget->hasV7Ops()) {
Jim Grosbachfceabef2010-03-24 00:03:13 +0000480 setIfCvtBlockSizeLimit(3);
481 setIfCvtDupBlockSizeLimit(1);
Evan Chengbc9b7542009-08-15 07:59:10 +0000482 } else if (Subtarget->hasV6Ops()) {
483 setIfCvtBlockSizeLimit(2);
484 setIfCvtDupBlockSizeLimit(1);
485 } else {
486 setIfCvtBlockSizeLimit(3);
487 setIfCvtDupBlockSizeLimit(2);
Evan Cheng8557c2b2009-06-19 01:51:50 +0000488 }
489
Dale Johannesen8dd86c12007-05-17 21:31:21 +0000490 maxStoresPerMemcpy = 1; //// temporary - rewrite interface to use type
Bob Wilsone6abdff2009-05-18 20:55:32 +0000491 // Do not enable CodePlacementOpt for now: it currently runs after the
492 // ARMConstantIslandPass and messes up branch relaxation and placement
493 // of constant islands.
494 // benefitFromCodePlacementOpt = true;
Evan Chenga8e29892007-01-19 07:51:42 +0000495}
496
Evan Chenga8e29892007-01-19 07:51:42 +0000497const char *ARMTargetLowering::getTargetNodeName(unsigned Opcode) const {
498 switch (Opcode) {
499 default: return 0;
500 case ARMISD::Wrapper: return "ARMISD::Wrapper";
Evan Chenga8e29892007-01-19 07:51:42 +0000501 case ARMISD::WrapperJT: return "ARMISD::WrapperJT";
502 case ARMISD::CALL: return "ARMISD::CALL";
Evan Cheng277f0742007-06-19 21:05:09 +0000503 case ARMISD::CALL_PRED: return "ARMISD::CALL_PRED";
Evan Chenga8e29892007-01-19 07:51:42 +0000504 case ARMISD::CALL_NOLINK: return "ARMISD::CALL_NOLINK";
505 case ARMISD::tCALL: return "ARMISD::tCALL";
506 case ARMISD::BRCOND: return "ARMISD::BRCOND";
507 case ARMISD::BR_JT: return "ARMISD::BR_JT";
Evan Cheng5657c012009-07-29 02:18:14 +0000508 case ARMISD::BR2_JT: return "ARMISD::BR2_JT";
Evan Chenga8e29892007-01-19 07:51:42 +0000509 case ARMISD::RET_FLAG: return "ARMISD::RET_FLAG";
510 case ARMISD::PIC_ADD: return "ARMISD::PIC_ADD";
511 case ARMISD::CMP: return "ARMISD::CMP";
David Goodwinc0309b42009-06-29 15:33:01 +0000512 case ARMISD::CMPZ: return "ARMISD::CMPZ";
Evan Chenga8e29892007-01-19 07:51:42 +0000513 case ARMISD::CMPFP: return "ARMISD::CMPFP";
514 case ARMISD::CMPFPw0: return "ARMISD::CMPFPw0";
515 case ARMISD::FMSTAT: return "ARMISD::FMSTAT";
516 case ARMISD::CMOV: return "ARMISD::CMOV";
517 case ARMISD::CNEG: return "ARMISD::CNEG";
Bob Wilson2dc4f542009-03-20 22:42:55 +0000518
Jim Grosbach3482c802010-01-18 19:58:49 +0000519 case ARMISD::RBIT: return "ARMISD::RBIT";
520
Bob Wilson76a312b2010-03-19 22:51:32 +0000521 case ARMISD::FTOSI: return "ARMISD::FTOSI";
522 case ARMISD::FTOUI: return "ARMISD::FTOUI";
523 case ARMISD::SITOF: return "ARMISD::SITOF";
524 case ARMISD::UITOF: return "ARMISD::UITOF";
525
Evan Chenga8e29892007-01-19 07:51:42 +0000526 case ARMISD::SRL_FLAG: return "ARMISD::SRL_FLAG";
527 case ARMISD::SRA_FLAG: return "ARMISD::SRA_FLAG";
528 case ARMISD::RRX: return "ARMISD::RRX";
Bob Wilson2dc4f542009-03-20 22:42:55 +0000529
Jim Grosbache5165492009-11-09 00:11:35 +0000530 case ARMISD::VMOVRRD: return "ARMISD::VMOVRRD";
531 case ARMISD::VMOVDRR: return "ARMISD::VMOVDRR";
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000532
Evan Chengc5942082009-10-28 06:55:03 +0000533 case ARMISD::EH_SJLJ_SETJMP: return "ARMISD::EH_SJLJ_SETJMP";
534 case ARMISD::EH_SJLJ_LONGJMP:return "ARMISD::EH_SJLJ_LONGJMP";
535
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000536 case ARMISD::THREAD_POINTER:return "ARMISD::THREAD_POINTER";
Bob Wilson5bafff32009-06-22 23:27:02 +0000537
Evan Cheng86198642009-08-07 00:34:42 +0000538 case ARMISD::DYN_ALLOC: return "ARMISD::DYN_ALLOC";
539
Jim Grosbach3728e962009-12-10 00:11:09 +0000540 case ARMISD::MEMBARRIER: return "ARMISD::MEMBARRIER";
541 case ARMISD::SYNCBARRIER: return "ARMISD::SYNCBARRIER";
542
Bob Wilson5bafff32009-06-22 23:27:02 +0000543 case ARMISD::VCEQ: return "ARMISD::VCEQ";
544 case ARMISD::VCGE: return "ARMISD::VCGE";
545 case ARMISD::VCGEU: return "ARMISD::VCGEU";
546 case ARMISD::VCGT: return "ARMISD::VCGT";
547 case ARMISD::VCGTU: return "ARMISD::VCGTU";
548 case ARMISD::VTST: return "ARMISD::VTST";
549
550 case ARMISD::VSHL: return "ARMISD::VSHL";
551 case ARMISD::VSHRs: return "ARMISD::VSHRs";
552 case ARMISD::VSHRu: return "ARMISD::VSHRu";
553 case ARMISD::VSHLLs: return "ARMISD::VSHLLs";
554 case ARMISD::VSHLLu: return "ARMISD::VSHLLu";
555 case ARMISD::VSHLLi: return "ARMISD::VSHLLi";
556 case ARMISD::VSHRN: return "ARMISD::VSHRN";
557 case ARMISD::VRSHRs: return "ARMISD::VRSHRs";
558 case ARMISD::VRSHRu: return "ARMISD::VRSHRu";
559 case ARMISD::VRSHRN: return "ARMISD::VRSHRN";
560 case ARMISD::VQSHLs: return "ARMISD::VQSHLs";
561 case ARMISD::VQSHLu: return "ARMISD::VQSHLu";
562 case ARMISD::VQSHLsu: return "ARMISD::VQSHLsu";
563 case ARMISD::VQSHRNs: return "ARMISD::VQSHRNs";
564 case ARMISD::VQSHRNu: return "ARMISD::VQSHRNu";
565 case ARMISD::VQSHRNsu: return "ARMISD::VQSHRNsu";
566 case ARMISD::VQRSHRNs: return "ARMISD::VQRSHRNs";
567 case ARMISD::VQRSHRNu: return "ARMISD::VQRSHRNu";
568 case ARMISD::VQRSHRNsu: return "ARMISD::VQRSHRNsu";
569 case ARMISD::VGETLANEu: return "ARMISD::VGETLANEu";
570 case ARMISD::VGETLANEs: return "ARMISD::VGETLANEs";
Bob Wilsonc1d287b2009-08-14 05:13:08 +0000571 case ARMISD::VDUP: return "ARMISD::VDUP";
Bob Wilson0ce37102009-08-14 05:08:32 +0000572 case ARMISD::VDUPLANE: return "ARMISD::VDUPLANE";
Bob Wilsonde95c1b82009-08-19 17:03:43 +0000573 case ARMISD::VEXT: return "ARMISD::VEXT";
Bob Wilsond8e17572009-08-12 22:31:50 +0000574 case ARMISD::VREV64: return "ARMISD::VREV64";
575 case ARMISD::VREV32: return "ARMISD::VREV32";
576 case ARMISD::VREV16: return "ARMISD::VREV16";
Anton Korobeynikov051cfd62009-08-21 12:41:42 +0000577 case ARMISD::VZIP: return "ARMISD::VZIP";
578 case ARMISD::VUZP: return "ARMISD::VUZP";
579 case ARMISD::VTRN: return "ARMISD::VTRN";
Bob Wilson9f6c4c12010-02-18 06:05:53 +0000580 case ARMISD::FMAX: return "ARMISD::FMAX";
581 case ARMISD::FMIN: return "ARMISD::FMIN";
Evan Chenga8e29892007-01-19 07:51:42 +0000582 }
583}
584
Bill Wendlingb4202b82009-07-01 18:50:55 +0000585/// getFunctionAlignment - Return the Log2 alignment of this function.
Bill Wendling20c568f2009-06-30 22:38:32 +0000586unsigned ARMTargetLowering::getFunctionAlignment(const Function *F) const {
Evan Cheng048e36f2009-10-02 06:57:25 +0000587 return getTargetMachine().getSubtarget<ARMSubtarget>().isThumb() ? 0 : 1;
Bill Wendling20c568f2009-06-30 22:38:32 +0000588}
589
Evan Chenga8e29892007-01-19 07:51:42 +0000590//===----------------------------------------------------------------------===//
591// Lowering Code
592//===----------------------------------------------------------------------===//
593
Evan Chenga8e29892007-01-19 07:51:42 +0000594/// IntCCToARMCC - Convert a DAG integer condition code to an ARM CC
595static ARMCC::CondCodes IntCCToARMCC(ISD::CondCode CC) {
596 switch (CC) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000597 default: llvm_unreachable("Unknown condition code!");
Evan Chenga8e29892007-01-19 07:51:42 +0000598 case ISD::SETNE: return ARMCC::NE;
599 case ISD::SETEQ: return ARMCC::EQ;
600 case ISD::SETGT: return ARMCC::GT;
601 case ISD::SETGE: return ARMCC::GE;
602 case ISD::SETLT: return ARMCC::LT;
603 case ISD::SETLE: return ARMCC::LE;
604 case ISD::SETUGT: return ARMCC::HI;
605 case ISD::SETUGE: return ARMCC::HS;
606 case ISD::SETULT: return ARMCC::LO;
607 case ISD::SETULE: return ARMCC::LS;
608 }
609}
610
Bob Wilsoncd3b9a42009-09-09 23:14:54 +0000611/// FPCCToARMCC - Convert a DAG fp condition code to an ARM CC.
612static void FPCCToARMCC(ISD::CondCode CC, ARMCC::CondCodes &CondCode,
Evan Chenga8e29892007-01-19 07:51:42 +0000613 ARMCC::CondCodes &CondCode2) {
Evan Chenga8e29892007-01-19 07:51:42 +0000614 CondCode2 = ARMCC::AL;
615 switch (CC) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000616 default: llvm_unreachable("Unknown FP condition!");
Evan Chenga8e29892007-01-19 07:51:42 +0000617 case ISD::SETEQ:
618 case ISD::SETOEQ: CondCode = ARMCC::EQ; break;
619 case ISD::SETGT:
620 case ISD::SETOGT: CondCode = ARMCC::GT; break;
621 case ISD::SETGE:
622 case ISD::SETOGE: CondCode = ARMCC::GE; break;
623 case ISD::SETOLT: CondCode = ARMCC::MI; break;
Bob Wilsoncd3b9a42009-09-09 23:14:54 +0000624 case ISD::SETOLE: CondCode = ARMCC::LS; break;
Evan Chenga8e29892007-01-19 07:51:42 +0000625 case ISD::SETONE: CondCode = ARMCC::MI; CondCode2 = ARMCC::GT; break;
626 case ISD::SETO: CondCode = ARMCC::VC; break;
627 case ISD::SETUO: CondCode = ARMCC::VS; break;
628 case ISD::SETUEQ: CondCode = ARMCC::EQ; CondCode2 = ARMCC::VS; break;
629 case ISD::SETUGT: CondCode = ARMCC::HI; break;
630 case ISD::SETUGE: CondCode = ARMCC::PL; break;
631 case ISD::SETLT:
632 case ISD::SETULT: CondCode = ARMCC::LT; break;
633 case ISD::SETLE:
634 case ISD::SETULE: CondCode = ARMCC::LE; break;
635 case ISD::SETNE:
636 case ISD::SETUNE: CondCode = ARMCC::NE; break;
637 }
Evan Chenga8e29892007-01-19 07:51:42 +0000638}
639
Bob Wilson1f595bb2009-04-17 19:07:39 +0000640//===----------------------------------------------------------------------===//
641// Calling Convention Implementation
Bob Wilson1f595bb2009-04-17 19:07:39 +0000642//===----------------------------------------------------------------------===//
643
644#include "ARMGenCallingConv.inc"
645
646// APCS f64 is in register pairs, possibly split to stack
Owen Andersone50ed302009-08-10 22:56:29 +0000647static bool f64AssignAPCS(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson5bafff32009-06-22 23:27:02 +0000648 CCValAssign::LocInfo &LocInfo,
649 CCState &State, bool CanFail) {
650 static const unsigned RegList[] = { ARM::R0, ARM::R1, ARM::R2, ARM::R3 };
651
652 // Try to get the first register.
653 if (unsigned Reg = State.AllocateReg(RegList, 4))
654 State.addLoc(CCValAssign::getCustomReg(ValNo, ValVT, Reg, LocVT, LocInfo));
655 else {
656 // For the 2nd half of a v2f64, do not fail.
657 if (CanFail)
658 return false;
659
660 // Put the whole thing on the stack.
661 State.addLoc(CCValAssign::getCustomMem(ValNo, ValVT,
662 State.AllocateStack(8, 4),
663 LocVT, LocInfo));
664 return true;
665 }
666
667 // Try to get the second register.
668 if (unsigned Reg = State.AllocateReg(RegList, 4))
669 State.addLoc(CCValAssign::getCustomReg(ValNo, ValVT, Reg, LocVT, LocInfo));
670 else
671 State.addLoc(CCValAssign::getCustomMem(ValNo, ValVT,
672 State.AllocateStack(4, 4),
673 LocVT, LocInfo));
674 return true;
675}
676
Owen Andersone50ed302009-08-10 22:56:29 +0000677static bool CC_ARM_APCS_Custom_f64(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson1f595bb2009-04-17 19:07:39 +0000678 CCValAssign::LocInfo &LocInfo,
679 ISD::ArgFlagsTy &ArgFlags,
680 CCState &State) {
Bob Wilson5bafff32009-06-22 23:27:02 +0000681 if (!f64AssignAPCS(ValNo, ValVT, LocVT, LocInfo, State, true))
682 return false;
Owen Anderson825b72b2009-08-11 20:47:22 +0000683 if (LocVT == MVT::v2f64 &&
Bob Wilson5bafff32009-06-22 23:27:02 +0000684 !f64AssignAPCS(ValNo, ValVT, LocVT, LocInfo, State, false))
685 return false;
Bob Wilsone65586b2009-04-17 20:40:45 +0000686 return true; // we handled it
Bob Wilson1f595bb2009-04-17 19:07:39 +0000687}
688
689// AAPCS f64 is in aligned register pairs
Owen Andersone50ed302009-08-10 22:56:29 +0000690static bool f64AssignAAPCS(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson5bafff32009-06-22 23:27:02 +0000691 CCValAssign::LocInfo &LocInfo,
692 CCState &State, bool CanFail) {
693 static const unsigned HiRegList[] = { ARM::R0, ARM::R2 };
694 static const unsigned LoRegList[] = { ARM::R1, ARM::R3 };
695
696 unsigned Reg = State.AllocateReg(HiRegList, LoRegList, 2);
697 if (Reg == 0) {
698 // For the 2nd half of a v2f64, do not just fail.
699 if (CanFail)
700 return false;
701
702 // Put the whole thing on the stack.
703 State.addLoc(CCValAssign::getCustomMem(ValNo, ValVT,
704 State.AllocateStack(8, 8),
705 LocVT, LocInfo));
706 return true;
707 }
708
709 unsigned i;
710 for (i = 0; i < 2; ++i)
711 if (HiRegList[i] == Reg)
712 break;
713
714 State.addLoc(CCValAssign::getCustomReg(ValNo, ValVT, Reg, LocVT, LocInfo));
715 State.addLoc(CCValAssign::getCustomReg(ValNo, ValVT, LoRegList[i],
716 LocVT, LocInfo));
717 return true;
718}
719
Owen Andersone50ed302009-08-10 22:56:29 +0000720static bool CC_ARM_AAPCS_Custom_f64(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson1f595bb2009-04-17 19:07:39 +0000721 CCValAssign::LocInfo &LocInfo,
722 ISD::ArgFlagsTy &ArgFlags,
723 CCState &State) {
Bob Wilson5bafff32009-06-22 23:27:02 +0000724 if (!f64AssignAAPCS(ValNo, ValVT, LocVT, LocInfo, State, true))
725 return false;
Owen Anderson825b72b2009-08-11 20:47:22 +0000726 if (LocVT == MVT::v2f64 &&
Bob Wilson5bafff32009-06-22 23:27:02 +0000727 !f64AssignAAPCS(ValNo, ValVT, LocVT, LocInfo, State, false))
728 return false;
729 return true; // we handled it
730}
731
Owen Andersone50ed302009-08-10 22:56:29 +0000732static bool f64RetAssign(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson5bafff32009-06-22 23:27:02 +0000733 CCValAssign::LocInfo &LocInfo, CCState &State) {
Bob Wilson1f595bb2009-04-17 19:07:39 +0000734 static const unsigned HiRegList[] = { ARM::R0, ARM::R2 };
735 static const unsigned LoRegList[] = { ARM::R1, ARM::R3 };
736
Bob Wilsone65586b2009-04-17 20:40:45 +0000737 unsigned Reg = State.AllocateReg(HiRegList, LoRegList, 2);
738 if (Reg == 0)
739 return false; // we didn't handle it
Bob Wilson1f595bb2009-04-17 19:07:39 +0000740
Bob Wilsone65586b2009-04-17 20:40:45 +0000741 unsigned i;
742 for (i = 0; i < 2; ++i)
743 if (HiRegList[i] == Reg)
744 break;
Bob Wilson1f595bb2009-04-17 19:07:39 +0000745
Bob Wilson5bafff32009-06-22 23:27:02 +0000746 State.addLoc(CCValAssign::getCustomReg(ValNo, ValVT, Reg, LocVT, LocInfo));
Bob Wilsone65586b2009-04-17 20:40:45 +0000747 State.addLoc(CCValAssign::getCustomReg(ValNo, ValVT, LoRegList[i],
Bob Wilson5bafff32009-06-22 23:27:02 +0000748 LocVT, LocInfo));
749 return true;
Bob Wilson1f595bb2009-04-17 19:07:39 +0000750}
751
Owen Andersone50ed302009-08-10 22:56:29 +0000752static bool RetCC_ARM_APCS_Custom_f64(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson1f595bb2009-04-17 19:07:39 +0000753 CCValAssign::LocInfo &LocInfo,
754 ISD::ArgFlagsTy &ArgFlags,
755 CCState &State) {
Bob Wilson5bafff32009-06-22 23:27:02 +0000756 if (!f64RetAssign(ValNo, ValVT, LocVT, LocInfo, State))
757 return false;
Owen Anderson825b72b2009-08-11 20:47:22 +0000758 if (LocVT == MVT::v2f64 && !f64RetAssign(ValNo, ValVT, LocVT, LocInfo, State))
Bob Wilson5bafff32009-06-22 23:27:02 +0000759 return false;
Bob Wilsone65586b2009-04-17 20:40:45 +0000760 return true; // we handled it
Bob Wilson1f595bb2009-04-17 19:07:39 +0000761}
762
Owen Andersone50ed302009-08-10 22:56:29 +0000763static bool RetCC_ARM_AAPCS_Custom_f64(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson1f595bb2009-04-17 19:07:39 +0000764 CCValAssign::LocInfo &LocInfo,
765 ISD::ArgFlagsTy &ArgFlags,
766 CCState &State) {
767 return RetCC_ARM_APCS_Custom_f64(ValNo, ValVT, LocVT, LocInfo, ArgFlags,
768 State);
769}
770
Anton Korobeynikov385f5a92009-06-16 18:50:49 +0000771/// CCAssignFnForNode - Selects the correct CCAssignFn for a the
772/// given CallingConvention value.
Sandeep Patel65c3c8f2009-09-02 08:44:58 +0000773CCAssignFn *ARMTargetLowering::CCAssignFnForNode(CallingConv::ID CC,
Anton Korobeynikov567d14f2009-08-05 19:04:42 +0000774 bool Return,
775 bool isVarArg) const {
Anton Korobeynikov385f5a92009-06-16 18:50:49 +0000776 switch (CC) {
777 default:
Anton Korobeynikov567d14f2009-08-05 19:04:42 +0000778 llvm_unreachable("Unsupported calling convention");
Anton Korobeynikov385f5a92009-06-16 18:50:49 +0000779 case CallingConv::C:
780 case CallingConv::Fast:
Anton Korobeynikov567d14f2009-08-05 19:04:42 +0000781 // Use target triple & subtarget features to do actual dispatch.
782 if (Subtarget->isAAPCS_ABI()) {
783 if (Subtarget->hasVFP2() &&
784 FloatABIType == FloatABI::Hard && !isVarArg)
785 return (Return ? RetCC_ARM_AAPCS_VFP: CC_ARM_AAPCS_VFP);
786 else
787 return (Return ? RetCC_ARM_AAPCS: CC_ARM_AAPCS);
788 } else
789 return (Return ? RetCC_ARM_APCS: CC_ARM_APCS);
Anton Korobeynikov385f5a92009-06-16 18:50:49 +0000790 case CallingConv::ARM_AAPCS_VFP:
Anton Korobeynikov567d14f2009-08-05 19:04:42 +0000791 return (Return ? RetCC_ARM_AAPCS_VFP: CC_ARM_AAPCS_VFP);
Anton Korobeynikov385f5a92009-06-16 18:50:49 +0000792 case CallingConv::ARM_AAPCS:
Anton Korobeynikov567d14f2009-08-05 19:04:42 +0000793 return (Return ? RetCC_ARM_AAPCS: CC_ARM_AAPCS);
Anton Korobeynikov385f5a92009-06-16 18:50:49 +0000794 case CallingConv::ARM_APCS:
Anton Korobeynikov567d14f2009-08-05 19:04:42 +0000795 return (Return ? RetCC_ARM_APCS: CC_ARM_APCS);
Anton Korobeynikov385f5a92009-06-16 18:50:49 +0000796 }
797}
798
Dan Gohman98ca4f22009-08-05 01:29:28 +0000799/// LowerCallResult - Lower the result values of a call into the
800/// appropriate copies out of appropriate physical registers.
801SDValue
802ARMTargetLowering::LowerCallResult(SDValue Chain, SDValue InFlag,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +0000803 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +0000804 const SmallVectorImpl<ISD::InputArg> &Ins,
805 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +0000806 SmallVectorImpl<SDValue> &InVals) const {
Bob Wilson1f595bb2009-04-17 19:07:39 +0000807
Bob Wilson1f595bb2009-04-17 19:07:39 +0000808 // Assign locations to each value returned by this call.
809 SmallVector<CCValAssign, 16> RVLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +0000810 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
Owen Andersone922c022009-07-22 00:24:57 +0000811 RVLocs, *DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +0000812 CCInfo.AnalyzeCallResult(Ins,
Anton Korobeynikov567d14f2009-08-05 19:04:42 +0000813 CCAssignFnForNode(CallConv, /* Return*/ true,
814 isVarArg));
Bob Wilson1f595bb2009-04-17 19:07:39 +0000815
816 // Copy all of the result registers out of their specified physreg.
817 for (unsigned i = 0; i != RVLocs.size(); ++i) {
818 CCValAssign VA = RVLocs[i];
819
Bob Wilson80915242009-04-25 00:33:20 +0000820 SDValue Val;
Bob Wilson1f595bb2009-04-17 19:07:39 +0000821 if (VA.needsCustom()) {
Bob Wilson5bafff32009-06-22 23:27:02 +0000822 // Handle f64 or half of a v2f64.
Owen Anderson825b72b2009-08-11 20:47:22 +0000823 SDValue Lo = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), MVT::i32,
Bob Wilson1f595bb2009-04-17 19:07:39 +0000824 InFlag);
Bob Wilson4d59e1d2009-04-24 17:00:36 +0000825 Chain = Lo.getValue(1);
826 InFlag = Lo.getValue(2);
Bob Wilson1f595bb2009-04-17 19:07:39 +0000827 VA = RVLocs[++i]; // skip ahead to next loc
Owen Anderson825b72b2009-08-11 20:47:22 +0000828 SDValue Hi = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), MVT::i32,
Bob Wilson4d59e1d2009-04-24 17:00:36 +0000829 InFlag);
830 Chain = Hi.getValue(1);
831 InFlag = Hi.getValue(2);
Jim Grosbache5165492009-11-09 00:11:35 +0000832 Val = DAG.getNode(ARMISD::VMOVDRR, dl, MVT::f64, Lo, Hi);
Bob Wilson5bafff32009-06-22 23:27:02 +0000833
Owen Anderson825b72b2009-08-11 20:47:22 +0000834 if (VA.getLocVT() == MVT::v2f64) {
835 SDValue Vec = DAG.getNode(ISD::UNDEF, dl, MVT::v2f64);
836 Vec = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64, Vec, Val,
837 DAG.getConstant(0, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +0000838
839 VA = RVLocs[++i]; // skip ahead to next loc
Owen Anderson825b72b2009-08-11 20:47:22 +0000840 Lo = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), MVT::i32, InFlag);
Bob Wilson5bafff32009-06-22 23:27:02 +0000841 Chain = Lo.getValue(1);
842 InFlag = Lo.getValue(2);
843 VA = RVLocs[++i]; // skip ahead to next loc
Owen Anderson825b72b2009-08-11 20:47:22 +0000844 Hi = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), MVT::i32, InFlag);
Bob Wilson5bafff32009-06-22 23:27:02 +0000845 Chain = Hi.getValue(1);
846 InFlag = Hi.getValue(2);
Jim Grosbache5165492009-11-09 00:11:35 +0000847 Val = DAG.getNode(ARMISD::VMOVDRR, dl, MVT::f64, Lo, Hi);
Owen Anderson825b72b2009-08-11 20:47:22 +0000848 Val = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64, Vec, Val,
849 DAG.getConstant(1, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +0000850 }
Bob Wilson1f595bb2009-04-17 19:07:39 +0000851 } else {
Bob Wilson80915242009-04-25 00:33:20 +0000852 Val = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), VA.getLocVT(),
853 InFlag);
Bob Wilson4d59e1d2009-04-24 17:00:36 +0000854 Chain = Val.getValue(1);
855 InFlag = Val.getValue(2);
Bob Wilson1f595bb2009-04-17 19:07:39 +0000856 }
Bob Wilson80915242009-04-25 00:33:20 +0000857
858 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000859 default: llvm_unreachable("Unknown loc info!");
Bob Wilson80915242009-04-25 00:33:20 +0000860 case CCValAssign::Full: break;
861 case CCValAssign::BCvt:
862 Val = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getValVT(), Val);
863 break;
864 }
865
Dan Gohman98ca4f22009-08-05 01:29:28 +0000866 InVals.push_back(Val);
Bob Wilson1f595bb2009-04-17 19:07:39 +0000867 }
868
Dan Gohman98ca4f22009-08-05 01:29:28 +0000869 return Chain;
Bob Wilson1f595bb2009-04-17 19:07:39 +0000870}
871
872/// CreateCopyOfByValArgument - Make a copy of an aggregate at address specified
873/// by "Src" to address "Dst" of size "Size". Alignment information is
Bob Wilsondee46d72009-04-17 20:35:10 +0000874/// specified by the specific parameter attribute. The copy will be passed as
Bob Wilson1f595bb2009-04-17 19:07:39 +0000875/// a byval function parameter.
876/// Sometimes what we are copying is the end of a larger object, the part that
877/// does not fit in registers.
878static SDValue
879CreateCopyOfByValArgument(SDValue Src, SDValue Dst, SDValue Chain,
880 ISD::ArgFlagsTy Flags, SelectionDAG &DAG,
881 DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000882 SDValue SizeNode = DAG.getConstant(Flags.getByValSize(), MVT::i32);
Bob Wilson1f595bb2009-04-17 19:07:39 +0000883 return DAG.getMemcpy(Chain, dl, Dst, Src, SizeNode, Flags.getByValAlign(),
Mon P Wang20adc9d2010-04-04 03:10:48 +0000884 /*isVolatile=*/false, /*AlwaysInline=*/false,
885 NULL, 0, NULL, 0);
Bob Wilson1f595bb2009-04-17 19:07:39 +0000886}
887
Bob Wilsondee46d72009-04-17 20:35:10 +0000888/// LowerMemOpCallTo - Store the argument to the stack.
Bob Wilson1f595bb2009-04-17 19:07:39 +0000889SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +0000890ARMTargetLowering::LowerMemOpCallTo(SDValue Chain,
891 SDValue StackPtr, SDValue Arg,
892 DebugLoc dl, SelectionDAG &DAG,
893 const CCValAssign &VA,
Dan Gohmand858e902010-04-17 15:26:15 +0000894 ISD::ArgFlagsTy Flags) const {
Bob Wilson1f595bb2009-04-17 19:07:39 +0000895 unsigned LocMemOffset = VA.getLocMemOffset();
896 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
897 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
898 if (Flags.isByVal()) {
899 return CreateCopyOfByValArgument(Arg, PtrOff, Chain, Flags, DAG, dl);
900 }
901 return DAG.getStore(Chain, dl, Arg, PtrOff,
David Greene1b58cab2010-02-15 16:55:24 +0000902 PseudoSourceValue::getStack(), LocMemOffset,
903 false, false, 0);
Evan Chenga8e29892007-01-19 07:51:42 +0000904}
905
Dan Gohman98ca4f22009-08-05 01:29:28 +0000906void ARMTargetLowering::PassF64ArgInRegs(DebugLoc dl, SelectionDAG &DAG,
Bob Wilson5bafff32009-06-22 23:27:02 +0000907 SDValue Chain, SDValue &Arg,
908 RegsToPassVector &RegsToPass,
909 CCValAssign &VA, CCValAssign &NextVA,
910 SDValue &StackPtr,
911 SmallVector<SDValue, 8> &MemOpChains,
Dan Gohmand858e902010-04-17 15:26:15 +0000912 ISD::ArgFlagsTy Flags) const {
Bob Wilson5bafff32009-06-22 23:27:02 +0000913
Jim Grosbache5165492009-11-09 00:11:35 +0000914 SDValue fmrrd = DAG.getNode(ARMISD::VMOVRRD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +0000915 DAG.getVTList(MVT::i32, MVT::i32), Arg);
Bob Wilson5bafff32009-06-22 23:27:02 +0000916 RegsToPass.push_back(std::make_pair(VA.getLocReg(), fmrrd));
917
918 if (NextVA.isRegLoc())
919 RegsToPass.push_back(std::make_pair(NextVA.getLocReg(), fmrrd.getValue(1)));
920 else {
921 assert(NextVA.isMemLoc());
922 if (StackPtr.getNode() == 0)
923 StackPtr = DAG.getCopyFromReg(Chain, dl, ARM::SP, getPointerTy());
924
Dan Gohman98ca4f22009-08-05 01:29:28 +0000925 MemOpChains.push_back(LowerMemOpCallTo(Chain, StackPtr, fmrrd.getValue(1),
926 dl, DAG, NextVA,
927 Flags));
Bob Wilson5bafff32009-06-22 23:27:02 +0000928 }
929}
930
Dan Gohman98ca4f22009-08-05 01:29:28 +0000931/// LowerCall - Lowering a call into a callseq_start <-
Evan Chengfc403422007-02-03 08:53:01 +0000932/// ARMISD:CALL <- callseq_end chain. Also add input and output parameter
933/// nodes.
Dan Gohman98ca4f22009-08-05 01:29:28 +0000934SDValue
Evan Cheng022d9e12010-02-02 23:55:14 +0000935ARMTargetLowering::LowerCall(SDValue Chain, SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +0000936 CallingConv::ID CallConv, bool isVarArg,
Evan Cheng0c439eb2010-01-27 00:07:07 +0000937 bool &isTailCall,
Dan Gohman98ca4f22009-08-05 01:29:28 +0000938 const SmallVectorImpl<ISD::OutputArg> &Outs,
939 const SmallVectorImpl<ISD::InputArg> &Ins,
940 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +0000941 SmallVectorImpl<SDValue> &InVals) const {
Evan Cheng0c439eb2010-01-27 00:07:07 +0000942 // ARM target does not yet support tail call optimization.
943 isTailCall = false;
Evan Chenga8e29892007-01-19 07:51:42 +0000944
Bob Wilson1f595bb2009-04-17 19:07:39 +0000945 // Analyze operands of the call, assigning locations to each operand.
946 SmallVector<CCValAssign, 16> ArgLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +0000947 CCState CCInfo(CallConv, isVarArg, getTargetMachine(), ArgLocs,
948 *DAG.getContext());
949 CCInfo.AnalyzeCallOperands(Outs,
Anton Korobeynikov567d14f2009-08-05 19:04:42 +0000950 CCAssignFnForNode(CallConv, /* Return*/ false,
951 isVarArg));
Evan Chenga8e29892007-01-19 07:51:42 +0000952
Bob Wilson1f595bb2009-04-17 19:07:39 +0000953 // Get a count of how many bytes are to be pushed on the stack.
954 unsigned NumBytes = CCInfo.getNextStackOffset();
Evan Chenga8e29892007-01-19 07:51:42 +0000955
956 // Adjust the stack pointer for the new arguments...
957 // These operations are automatically eliminated by the prolog/epilog pass
Chris Lattnere563bbc2008-10-11 22:08:30 +0000958 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
Evan Chenga8e29892007-01-19 07:51:42 +0000959
Jim Grosbachf9a4b762010-02-24 01:43:03 +0000960 SDValue StackPtr = DAG.getCopyFromReg(Chain, dl, ARM::SP, getPointerTy());
Evan Chenga8e29892007-01-19 07:51:42 +0000961
Bob Wilson5bafff32009-06-22 23:27:02 +0000962 RegsToPassVector RegsToPass;
Bob Wilson1f595bb2009-04-17 19:07:39 +0000963 SmallVector<SDValue, 8> MemOpChains;
Evan Chenga8e29892007-01-19 07:51:42 +0000964
Bob Wilson1f595bb2009-04-17 19:07:39 +0000965 // Walk the register/memloc assignments, inserting copies/loads. In the case
Bob Wilsondee46d72009-04-17 20:35:10 +0000966 // of tail call optimization, arguments are handled later.
Bob Wilson1f595bb2009-04-17 19:07:39 +0000967 for (unsigned i = 0, realArgIdx = 0, e = ArgLocs.size();
968 i != e;
969 ++i, ++realArgIdx) {
970 CCValAssign &VA = ArgLocs[i];
Dan Gohman98ca4f22009-08-05 01:29:28 +0000971 SDValue Arg = Outs[realArgIdx].Val;
972 ISD::ArgFlagsTy Flags = Outs[realArgIdx].Flags;
Evan Chenga8e29892007-01-19 07:51:42 +0000973
Bob Wilson1f595bb2009-04-17 19:07:39 +0000974 // Promote the value if needed.
975 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000976 default: llvm_unreachable("Unknown loc info!");
Bob Wilson1f595bb2009-04-17 19:07:39 +0000977 case CCValAssign::Full: break;
978 case CCValAssign::SExt:
979 Arg = DAG.getNode(ISD::SIGN_EXTEND, dl, VA.getLocVT(), Arg);
980 break;
981 case CCValAssign::ZExt:
982 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, VA.getLocVT(), Arg);
983 break;
984 case CCValAssign::AExt:
985 Arg = DAG.getNode(ISD::ANY_EXTEND, dl, VA.getLocVT(), Arg);
986 break;
987 case CCValAssign::BCvt:
988 Arg = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getLocVT(), Arg);
989 break;
Evan Chenga8e29892007-01-19 07:51:42 +0000990 }
991
Anton Korobeynikov567d14f2009-08-05 19:04:42 +0000992 // f64 and v2f64 might be passed in i32 pairs and must be split into pieces
Bob Wilson1f595bb2009-04-17 19:07:39 +0000993 if (VA.needsCustom()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000994 if (VA.getLocVT() == MVT::v2f64) {
995 SDValue Op0 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Arg,
996 DAG.getConstant(0, MVT::i32));
997 SDValue Op1 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Arg,
998 DAG.getConstant(1, MVT::i32));
Bob Wilson1f595bb2009-04-17 19:07:39 +0000999
Dan Gohman98ca4f22009-08-05 01:29:28 +00001000 PassF64ArgInRegs(dl, DAG, Chain, Op0, RegsToPass,
Bob Wilson5bafff32009-06-22 23:27:02 +00001001 VA, ArgLocs[++i], StackPtr, MemOpChains, Flags);
1002
1003 VA = ArgLocs[++i]; // skip ahead to next loc
1004 if (VA.isRegLoc()) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001005 PassF64ArgInRegs(dl, DAG, Chain, Op1, RegsToPass,
Bob Wilson5bafff32009-06-22 23:27:02 +00001006 VA, ArgLocs[++i], StackPtr, MemOpChains, Flags);
1007 } else {
1008 assert(VA.isMemLoc());
Bob Wilson5bafff32009-06-22 23:27:02 +00001009
Dan Gohman98ca4f22009-08-05 01:29:28 +00001010 MemOpChains.push_back(LowerMemOpCallTo(Chain, StackPtr, Op1,
1011 dl, DAG, VA, Flags));
Bob Wilson5bafff32009-06-22 23:27:02 +00001012 }
1013 } else {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001014 PassF64ArgInRegs(dl, DAG, Chain, Arg, RegsToPass, VA, ArgLocs[++i],
Bob Wilson5bafff32009-06-22 23:27:02 +00001015 StackPtr, MemOpChains, Flags);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001016 }
1017 } else if (VA.isRegLoc()) {
1018 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
1019 } else {
1020 assert(VA.isMemLoc());
Bob Wilson1f595bb2009-04-17 19:07:39 +00001021
Dan Gohman98ca4f22009-08-05 01:29:28 +00001022 MemOpChains.push_back(LowerMemOpCallTo(Chain, StackPtr, Arg,
1023 dl, DAG, VA, Flags));
Bob Wilson1f595bb2009-04-17 19:07:39 +00001024 }
Evan Chenga8e29892007-01-19 07:51:42 +00001025 }
1026
1027 if (!MemOpChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00001028 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Evan Chenga8e29892007-01-19 07:51:42 +00001029 &MemOpChains[0], MemOpChains.size());
1030
1031 // Build a sequence of copy-to-reg nodes chained together with token chain
1032 // and flag operands which copy the outgoing args into the appropriate regs.
Dan Gohman475871a2008-07-27 21:46:04 +00001033 SDValue InFlag;
Evan Chenga8e29892007-01-19 07:51:42 +00001034 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Bob Wilson2dc4f542009-03-20 22:42:55 +00001035 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesen33c960f2009-02-04 20:06:27 +00001036 RegsToPass[i].second, InFlag);
Evan Chenga8e29892007-01-19 07:51:42 +00001037 InFlag = Chain.getValue(1);
1038 }
1039
Bill Wendling056292f2008-09-16 21:48:12 +00001040 // If the callee is a GlobalAddress/ExternalSymbol node (quite common, every
1041 // direct call is) turn it into a TargetGlobalAddress/TargetExternalSymbol
1042 // node so that legalize doesn't hack it.
Evan Chenga8e29892007-01-19 07:51:42 +00001043 bool isDirect = false;
1044 bool isARMFunc = false;
Evan Cheng277f0742007-06-19 21:05:09 +00001045 bool isLocalARMFunc = false;
Evan Chenge7e0d622009-11-06 22:24:13 +00001046 MachineFunction &MF = DAG.getMachineFunction();
1047 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
Jim Grosbache7b52522010-04-14 22:28:31 +00001048
1049 if (EnableARMLongCalls) {
1050 assert (getTargetMachine().getRelocationModel() == Reloc::Static
1051 && "long-calls with non-static relocation model!");
1052 // Handle a global address or an external symbol. If it's not one of
1053 // those, the target's already in a register, so we don't need to do
1054 // anything extra.
1055 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Anders Carlsson0dbdca52010-04-15 03:11:28 +00001056 const GlobalValue *GV = G->getGlobal();
Jim Grosbache7b52522010-04-14 22:28:31 +00001057 // Create a constant pool entry for the callee address
1058 unsigned ARMPCLabelIndex = AFI->createConstPoolEntryUId();
1059 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(GV,
1060 ARMPCLabelIndex,
1061 ARMCP::CPValue, 0);
1062 // Get the address of the callee into a register
1063 SDValue CPAddr = DAG.getTargetConstantPool(CPV, getPointerTy(), 4);
1064 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
1065 Callee = DAG.getLoad(getPointerTy(), dl,
1066 DAG.getEntryNode(), CPAddr,
1067 PseudoSourceValue::getConstantPool(), 0,
1068 false, false, 0);
1069 } else if (ExternalSymbolSDNode *S=dyn_cast<ExternalSymbolSDNode>(Callee)) {
1070 const char *Sym = S->getSymbol();
1071
1072 // Create a constant pool entry for the callee address
1073 unsigned ARMPCLabelIndex = AFI->createConstPoolEntryUId();
1074 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(*DAG.getContext(),
1075 Sym, ARMPCLabelIndex, 0);
1076 // Get the address of the callee into a register
1077 SDValue CPAddr = DAG.getTargetConstantPool(CPV, getPointerTy(), 4);
1078 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
1079 Callee = DAG.getLoad(getPointerTy(), dl,
1080 DAG.getEntryNode(), CPAddr,
1081 PseudoSourceValue::getConstantPool(), 0,
1082 false, false, 0);
1083 }
1084 } else if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Dan Gohman46510a72010-04-15 01:51:59 +00001085 const GlobalValue *GV = G->getGlobal();
Evan Chenga8e29892007-01-19 07:51:42 +00001086 isDirect = true;
Chris Lattner4fb63d02009-07-15 04:12:33 +00001087 bool isExt = GV->isDeclaration() || GV->isWeakForLinker();
Evan Cheng970a4192007-01-19 19:28:01 +00001088 bool isStub = (isExt && Subtarget->isTargetDarwin()) &&
Evan Chenga8e29892007-01-19 07:51:42 +00001089 getTargetMachine().getRelocationModel() != Reloc::Static;
1090 isARMFunc = !Subtarget->isThumb() || isStub;
Evan Cheng277f0742007-06-19 21:05:09 +00001091 // ARM call to a local ARM function is predicable.
1092 isLocalARMFunc = !Subtarget->isThumb() && !isExt;
Evan Chengc60e76d2007-01-30 20:37:08 +00001093 // tBX takes a register source operand.
David Goodwinf1daf7d2009-07-08 23:10:31 +00001094 if (isARMFunc && Subtarget->isThumb1Only() && !Subtarget->hasV5TOps()) {
Evan Chenge7e0d622009-11-06 22:24:13 +00001095 unsigned ARMPCLabelIndex = AFI->createConstPoolEntryUId();
Evan Chenge4e4ed32009-08-28 23:18:09 +00001096 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(GV,
Jim Grosbach3fb2b1e2009-09-01 01:57:56 +00001097 ARMPCLabelIndex,
1098 ARMCP::CPValue, 4);
Evan Cheng1606e8e2009-03-13 07:51:59 +00001099 SDValue CPAddr = DAG.getTargetConstantPool(CPV, getPointerTy(), 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001100 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Bob Wilson2dc4f542009-03-20 22:42:55 +00001101 Callee = DAG.getLoad(getPointerTy(), dl,
Evan Cheng9eda6892009-10-31 03:39:36 +00001102 DAG.getEntryNode(), CPAddr,
David Greene1b58cab2010-02-15 16:55:24 +00001103 PseudoSourceValue::getConstantPool(), 0,
1104 false, false, 0);
Evan Chenge7e0d622009-11-06 22:24:13 +00001105 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Bob Wilson2dc4f542009-03-20 22:42:55 +00001106 Callee = DAG.getNode(ARMISD::PIC_ADD, dl,
Dale Johannesen33c960f2009-02-04 20:06:27 +00001107 getPointerTy(), Callee, PICLabel);
Jim Grosbache7b52522010-04-14 22:28:31 +00001108 } else
Evan Chengc60e76d2007-01-30 20:37:08 +00001109 Callee = DAG.getTargetGlobalAddress(GV, getPointerTy());
Bill Wendling056292f2008-09-16 21:48:12 +00001110 } else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Evan Chenga8e29892007-01-19 07:51:42 +00001111 isDirect = true;
Evan Cheng970a4192007-01-19 19:28:01 +00001112 bool isStub = Subtarget->isTargetDarwin() &&
Evan Chenga8e29892007-01-19 07:51:42 +00001113 getTargetMachine().getRelocationModel() != Reloc::Static;
1114 isARMFunc = !Subtarget->isThumb() || isStub;
Evan Chengc60e76d2007-01-30 20:37:08 +00001115 // tBX takes a register source operand.
1116 const char *Sym = S->getSymbol();
David Goodwinf1daf7d2009-07-08 23:10:31 +00001117 if (isARMFunc && Subtarget->isThumb1Only() && !Subtarget->hasV5TOps()) {
Evan Chenge7e0d622009-11-06 22:24:13 +00001118 unsigned ARMPCLabelIndex = AFI->createConstPoolEntryUId();
Owen Anderson1d0be152009-08-13 21:58:54 +00001119 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(*DAG.getContext(),
Evan Chenge4e4ed32009-08-28 23:18:09 +00001120 Sym, ARMPCLabelIndex, 4);
Evan Cheng1606e8e2009-03-13 07:51:59 +00001121 SDValue CPAddr = DAG.getTargetConstantPool(CPV, getPointerTy(), 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001122 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001123 Callee = DAG.getLoad(getPointerTy(), dl,
Evan Cheng9eda6892009-10-31 03:39:36 +00001124 DAG.getEntryNode(), CPAddr,
David Greene1b58cab2010-02-15 16:55:24 +00001125 PseudoSourceValue::getConstantPool(), 0,
1126 false, false, 0);
Evan Chenge7e0d622009-11-06 22:24:13 +00001127 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Bob Wilson2dc4f542009-03-20 22:42:55 +00001128 Callee = DAG.getNode(ARMISD::PIC_ADD, dl,
Dale Johannesen33c960f2009-02-04 20:06:27 +00001129 getPointerTy(), Callee, PICLabel);
Evan Chengc60e76d2007-01-30 20:37:08 +00001130 } else
Bill Wendling056292f2008-09-16 21:48:12 +00001131 Callee = DAG.getTargetExternalSymbol(Sym, getPointerTy());
Evan Chenga8e29892007-01-19 07:51:42 +00001132 }
1133
Lauro Ramos Venancio64c88d72007-03-20 17:57:23 +00001134 // FIXME: handle tail calls differently.
1135 unsigned CallOpc;
Evan Chengb6207242009-08-01 00:16:10 +00001136 if (Subtarget->isThumb()) {
1137 if ((!isDirect || isARMFunc) && !Subtarget->hasV5TOps())
Lauro Ramos Venancio64c88d72007-03-20 17:57:23 +00001138 CallOpc = ARMISD::CALL_NOLINK;
1139 else
1140 CallOpc = isARMFunc ? ARMISD::CALL : ARMISD::tCALL;
1141 } else {
1142 CallOpc = (isDirect || Subtarget->hasV5TOps())
Evan Cheng277f0742007-06-19 21:05:09 +00001143 ? (isLocalARMFunc ? ARMISD::CALL_PRED : ARMISD::CALL)
1144 : ARMISD::CALL_NOLINK;
Lauro Ramos Venancio64c88d72007-03-20 17:57:23 +00001145 }
David Goodwinf1daf7d2009-07-08 23:10:31 +00001146 if (CallOpc == ARMISD::CALL_NOLINK && !Subtarget->isThumb1Only()) {
Lauro Ramos Venanciob8a93a42007-03-27 16:19:21 +00001147 // implicit def LR - LR mustn't be allocated as GRP:$dst of CALL_NOLINK
Owen Anderson825b72b2009-08-11 20:47:22 +00001148 Chain = DAG.getCopyToReg(Chain, dl, ARM::LR, DAG.getUNDEF(MVT::i32),InFlag);
Lauro Ramos Venancio64c88d72007-03-20 17:57:23 +00001149 InFlag = Chain.getValue(1);
1150 }
1151
Dan Gohman475871a2008-07-27 21:46:04 +00001152 std::vector<SDValue> Ops;
Evan Chenga8e29892007-01-19 07:51:42 +00001153 Ops.push_back(Chain);
1154 Ops.push_back(Callee);
1155
1156 // Add argument registers to the end of the list so that they are known live
1157 // into the call.
1158 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
1159 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
1160 RegsToPass[i].second.getValueType()));
1161
Gabor Greifba36cb52008-08-28 21:40:38 +00001162 if (InFlag.getNode())
Evan Chenga8e29892007-01-19 07:51:42 +00001163 Ops.push_back(InFlag);
Duncan Sands4bdcb612008-07-02 17:40:58 +00001164 // Returns a chain and a flag for retval copy to use.
Owen Anderson825b72b2009-08-11 20:47:22 +00001165 Chain = DAG.getNode(CallOpc, dl, DAG.getVTList(MVT::Other, MVT::Flag),
Duncan Sands4bdcb612008-07-02 17:40:58 +00001166 &Ops[0], Ops.size());
Evan Chenga8e29892007-01-19 07:51:42 +00001167 InFlag = Chain.getValue(1);
1168
Chris Lattnere563bbc2008-10-11 22:08:30 +00001169 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
1170 DAG.getIntPtrConstant(0, true), InFlag);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001171 if (!Ins.empty())
Evan Chenga8e29892007-01-19 07:51:42 +00001172 InFlag = Chain.getValue(1);
1173
Bob Wilson1f595bb2009-04-17 19:07:39 +00001174 // Handle result values, copying them out of physregs into vregs that we
1175 // return.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001176 return LowerCallResult(Chain, InFlag, CallConv, isVarArg, Ins,
1177 dl, DAG, InVals);
Evan Chenga8e29892007-01-19 07:51:42 +00001178}
1179
Dan Gohman98ca4f22009-08-05 01:29:28 +00001180SDValue
1181ARMTargetLowering::LowerReturn(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001182 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001183 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmand858e902010-04-17 15:26:15 +00001184 DebugLoc dl, SelectionDAG &DAG) const {
Bob Wilson2dc4f542009-03-20 22:42:55 +00001185
Bob Wilsondee46d72009-04-17 20:35:10 +00001186 // CCValAssign - represent the assignment of the return value to a location.
Bob Wilson1f595bb2009-04-17 19:07:39 +00001187 SmallVector<CCValAssign, 16> RVLocs;
Bob Wilson1f595bb2009-04-17 19:07:39 +00001188
Bob Wilsondee46d72009-04-17 20:35:10 +00001189 // CCState - Info about the registers and stack slots.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001190 CCState CCInfo(CallConv, isVarArg, getTargetMachine(), RVLocs,
1191 *DAG.getContext());
Bob Wilson1f595bb2009-04-17 19:07:39 +00001192
Dan Gohman98ca4f22009-08-05 01:29:28 +00001193 // Analyze outgoing return values.
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00001194 CCInfo.AnalyzeReturn(Outs, CCAssignFnForNode(CallConv, /* Return */ true,
1195 isVarArg));
Bob Wilson1f595bb2009-04-17 19:07:39 +00001196
1197 // If this is the first return lowered for this function, add
1198 // the regs to the liveout set for the function.
1199 if (DAG.getMachineFunction().getRegInfo().liveout_empty()) {
1200 for (unsigned i = 0; i != RVLocs.size(); ++i)
1201 if (RVLocs[i].isRegLoc())
1202 DAG.getMachineFunction().getRegInfo().addLiveOut(RVLocs[i].getLocReg());
Evan Chenga8e29892007-01-19 07:51:42 +00001203 }
1204
Bob Wilson1f595bb2009-04-17 19:07:39 +00001205 SDValue Flag;
1206
1207 // Copy the result values into the output registers.
1208 for (unsigned i = 0, realRVLocIdx = 0;
1209 i != RVLocs.size();
1210 ++i, ++realRVLocIdx) {
1211 CCValAssign &VA = RVLocs[i];
1212 assert(VA.isRegLoc() && "Can only return in registers!");
1213
Dan Gohman98ca4f22009-08-05 01:29:28 +00001214 SDValue Arg = Outs[realRVLocIdx].Val;
Bob Wilson1f595bb2009-04-17 19:07:39 +00001215
1216 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001217 default: llvm_unreachable("Unknown loc info!");
Bob Wilson1f595bb2009-04-17 19:07:39 +00001218 case CCValAssign::Full: break;
1219 case CCValAssign::BCvt:
1220 Arg = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getLocVT(), Arg);
1221 break;
1222 }
1223
Bob Wilson1f595bb2009-04-17 19:07:39 +00001224 if (VA.needsCustom()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001225 if (VA.getLocVT() == MVT::v2f64) {
Bob Wilson5bafff32009-06-22 23:27:02 +00001226 // Extract the first half and return it in two registers.
Owen Anderson825b72b2009-08-11 20:47:22 +00001227 SDValue Half = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Arg,
1228 DAG.getConstant(0, MVT::i32));
Jim Grosbache5165492009-11-09 00:11:35 +00001229 SDValue HalfGPRs = DAG.getNode(ARMISD::VMOVRRD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001230 DAG.getVTList(MVT::i32, MVT::i32), Half);
Bob Wilson5bafff32009-06-22 23:27:02 +00001231
1232 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), HalfGPRs, Flag);
1233 Flag = Chain.getValue(1);
1234 VA = RVLocs[++i]; // skip ahead to next loc
1235 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(),
1236 HalfGPRs.getValue(1), Flag);
1237 Flag = Chain.getValue(1);
1238 VA = RVLocs[++i]; // skip ahead to next loc
1239
1240 // Extract the 2nd half and fall through to handle it as an f64 value.
Owen Anderson825b72b2009-08-11 20:47:22 +00001241 Arg = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Arg,
1242 DAG.getConstant(1, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00001243 }
1244 // Legalize ret f64 -> ret 2 x i32. We always have fmrrd if f64 is
1245 // available.
Jim Grosbache5165492009-11-09 00:11:35 +00001246 SDValue fmrrd = DAG.getNode(ARMISD::VMOVRRD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001247 DAG.getVTList(MVT::i32, MVT::i32), &Arg, 1);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001248 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), fmrrd, Flag);
Bob Wilson4d59e1d2009-04-24 17:00:36 +00001249 Flag = Chain.getValue(1);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001250 VA = RVLocs[++i]; // skip ahead to next loc
1251 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), fmrrd.getValue(1),
1252 Flag);
1253 } else
1254 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), Arg, Flag);
1255
Bob Wilsondee46d72009-04-17 20:35:10 +00001256 // Guarantee that all emitted copies are
1257 // stuck together, avoiding something bad.
Bob Wilson1f595bb2009-04-17 19:07:39 +00001258 Flag = Chain.getValue(1);
1259 }
1260
1261 SDValue result;
1262 if (Flag.getNode())
Owen Anderson825b72b2009-08-11 20:47:22 +00001263 result = DAG.getNode(ARMISD::RET_FLAG, dl, MVT::Other, Chain, Flag);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001264 else // Return Void
Owen Anderson825b72b2009-08-11 20:47:22 +00001265 result = DAG.getNode(ARMISD::RET_FLAG, dl, MVT::Other, Chain);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001266
1267 return result;
Evan Chenga8e29892007-01-19 07:51:42 +00001268}
1269
Bob Wilsonb62d2572009-11-03 00:02:05 +00001270// ConstantPool, JumpTable, GlobalAddress, and ExternalSymbol are lowered as
1271// their target counterpart wrapped in the ARMISD::Wrapper node. Suppose N is
1272// one of the above mentioned nodes. It has to be wrapped because otherwise
1273// Select(N) returns N. So the raw TargetGlobalAddress nodes, etc. can only
1274// be used to form addressing mode. These wrapped nodes will be selected
1275// into MOVi.
Dan Gohman475871a2008-07-27 21:46:04 +00001276static SDValue LowerConstantPool(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00001277 EVT PtrVT = Op.getValueType();
Dale Johannesenb300d2a2009-02-07 00:55:49 +00001278 // FIXME there is no actual debug info here
1279 DebugLoc dl = Op.getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +00001280 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Dan Gohman475871a2008-07-27 21:46:04 +00001281 SDValue Res;
Evan Chenga8e29892007-01-19 07:51:42 +00001282 if (CP->isMachineConstantPoolEntry())
1283 Res = DAG.getTargetConstantPool(CP->getMachineCPVal(), PtrVT,
1284 CP->getAlignment());
1285 else
1286 Res = DAG.getTargetConstantPool(CP->getConstVal(), PtrVT,
1287 CP->getAlignment());
Owen Anderson825b72b2009-08-11 20:47:22 +00001288 return DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, Res);
Evan Chenga8e29892007-01-19 07:51:42 +00001289}
1290
Dan Gohmand858e902010-04-17 15:26:15 +00001291SDValue ARMTargetLowering::LowerBlockAddress(SDValue Op,
1292 SelectionDAG &DAG) const {
Evan Chenge7e0d622009-11-06 22:24:13 +00001293 MachineFunction &MF = DAG.getMachineFunction();
1294 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
1295 unsigned ARMPCLabelIndex = 0;
Bob Wilsonddb16df2009-10-30 05:45:42 +00001296 DebugLoc DL = Op.getDebugLoc();
Bob Wilson907eebd2009-11-02 20:59:23 +00001297 EVT PtrVT = getPointerTy();
Dan Gohman46510a72010-04-15 01:51:59 +00001298 const BlockAddress *BA = cast<BlockAddressSDNode>(Op)->getBlockAddress();
Bob Wilson907eebd2009-11-02 20:59:23 +00001299 Reloc::Model RelocM = getTargetMachine().getRelocationModel();
1300 SDValue CPAddr;
1301 if (RelocM == Reloc::Static) {
1302 CPAddr = DAG.getTargetConstantPool(BA, PtrVT, 4);
1303 } else {
1304 unsigned PCAdj = Subtarget->isThumb() ? 4 : 8;
Evan Chenge7e0d622009-11-06 22:24:13 +00001305 ARMPCLabelIndex = AFI->createConstPoolEntryUId();
Bob Wilson907eebd2009-11-02 20:59:23 +00001306 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(BA, ARMPCLabelIndex,
1307 ARMCP::CPBlockAddress,
1308 PCAdj);
1309 CPAddr = DAG.getTargetConstantPool(CPV, PtrVT, 4);
1310 }
1311 CPAddr = DAG.getNode(ARMISD::Wrapper, DL, PtrVT, CPAddr);
1312 SDValue Result = DAG.getLoad(PtrVT, DL, DAG.getEntryNode(), CPAddr,
David Greene1b58cab2010-02-15 16:55:24 +00001313 PseudoSourceValue::getConstantPool(), 0,
1314 false, false, 0);
Bob Wilson907eebd2009-11-02 20:59:23 +00001315 if (RelocM == Reloc::Static)
1316 return Result;
Evan Chenge7e0d622009-11-06 22:24:13 +00001317 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Bob Wilson907eebd2009-11-02 20:59:23 +00001318 return DAG.getNode(ARMISD::PIC_ADD, DL, PtrVT, Result, PICLabel);
Bob Wilsonddb16df2009-10-30 05:45:42 +00001319}
1320
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001321// Lower ISD::GlobalTLSAddress using the "general dynamic" model
Dan Gohman475871a2008-07-27 21:46:04 +00001322SDValue
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001323ARMTargetLowering::LowerToTLSGeneralDynamicModel(GlobalAddressSDNode *GA,
Dan Gohmand858e902010-04-17 15:26:15 +00001324 SelectionDAG &DAG) const {
Dale Johannesen33c960f2009-02-04 20:06:27 +00001325 DebugLoc dl = GA->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00001326 EVT PtrVT = getPointerTy();
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001327 unsigned char PCAdj = Subtarget->isThumb() ? 4 : 8;
Evan Chenge7e0d622009-11-06 22:24:13 +00001328 MachineFunction &MF = DAG.getMachineFunction();
1329 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
1330 unsigned ARMPCLabelIndex = AFI->createConstPoolEntryUId();
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001331 ARMConstantPoolValue *CPV =
Evan Chenge4e4ed32009-08-28 23:18:09 +00001332 new ARMConstantPoolValue(GA->getGlobal(), ARMPCLabelIndex,
Jim Grosbach3fb2b1e2009-09-01 01:57:56 +00001333 ARMCP::CPValue, PCAdj, "tlsgd", true);
Evan Cheng1606e8e2009-03-13 07:51:59 +00001334 SDValue Argument = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001335 Argument = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, Argument);
Evan Cheng9eda6892009-10-31 03:39:36 +00001336 Argument = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), Argument,
David Greene1b58cab2010-02-15 16:55:24 +00001337 PseudoSourceValue::getConstantPool(), 0,
1338 false, false, 0);
Dan Gohman475871a2008-07-27 21:46:04 +00001339 SDValue Chain = Argument.getValue(1);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001340
Evan Chenge7e0d622009-11-06 22:24:13 +00001341 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001342 Argument = DAG.getNode(ARMISD::PIC_ADD, dl, PtrVT, Argument, PICLabel);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001343
1344 // call __tls_get_addr.
1345 ArgListTy Args;
1346 ArgListEntry Entry;
1347 Entry.Node = Argument;
Owen Anderson1d0be152009-08-13 21:58:54 +00001348 Entry.Ty = (const Type *) Type::getInt32Ty(*DAG.getContext());
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001349 Args.push_back(Entry);
Dale Johannesen7d2ad622009-01-30 23:10:59 +00001350 // FIXME: is there useful debug info available here?
Dan Gohman475871a2008-07-27 21:46:04 +00001351 std::pair<SDValue, SDValue> CallResult =
Evan Cheng59bc0602009-08-14 19:11:20 +00001352 LowerCallTo(Chain, (const Type *) Type::getInt32Ty(*DAG.getContext()),
1353 false, false, false, false,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001354 0, CallingConv::C, false, /*isReturnValueUsed=*/true,
Bill Wendling46ada192010-03-02 01:55:18 +00001355 DAG.getExternalSymbol("__tls_get_addr", PtrVT), Args, DAG, dl);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001356 return CallResult.first;
1357}
1358
1359// Lower ISD::GlobalTLSAddress using the "initial exec" or
1360// "local exec" model.
Dan Gohman475871a2008-07-27 21:46:04 +00001361SDValue
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001362ARMTargetLowering::LowerToTLSExecModels(GlobalAddressSDNode *GA,
Dan Gohmand858e902010-04-17 15:26:15 +00001363 SelectionDAG &DAG) const {
Dan Gohman46510a72010-04-15 01:51:59 +00001364 const GlobalValue *GV = GA->getGlobal();
Dale Johannesen33c960f2009-02-04 20:06:27 +00001365 DebugLoc dl = GA->getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00001366 SDValue Offset;
1367 SDValue Chain = DAG.getEntryNode();
Owen Andersone50ed302009-08-10 22:56:29 +00001368 EVT PtrVT = getPointerTy();
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001369 // Get the Thread Pointer
Dale Johannesen33c960f2009-02-04 20:06:27 +00001370 SDValue ThreadPointer = DAG.getNode(ARMISD::THREAD_POINTER, dl, PtrVT);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001371
Chris Lattner4fb63d02009-07-15 04:12:33 +00001372 if (GV->isDeclaration()) {
Evan Chenge7e0d622009-11-06 22:24:13 +00001373 MachineFunction &MF = DAG.getMachineFunction();
1374 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
1375 unsigned ARMPCLabelIndex = AFI->createConstPoolEntryUId();
1376 // Initial exec model.
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001377 unsigned char PCAdj = Subtarget->isThumb() ? 4 : 8;
1378 ARMConstantPoolValue *CPV =
Evan Chenge4e4ed32009-08-28 23:18:09 +00001379 new ARMConstantPoolValue(GA->getGlobal(), ARMPCLabelIndex,
Jim Grosbach3fb2b1e2009-09-01 01:57:56 +00001380 ARMCP::CPValue, PCAdj, "gottpoff", true);
Evan Cheng1606e8e2009-03-13 07:51:59 +00001381 Offset = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001382 Offset = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, Offset);
Evan Cheng9eda6892009-10-31 03:39:36 +00001383 Offset = DAG.getLoad(PtrVT, dl, Chain, Offset,
David Greene1b58cab2010-02-15 16:55:24 +00001384 PseudoSourceValue::getConstantPool(), 0,
1385 false, false, 0);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001386 Chain = Offset.getValue(1);
1387
Evan Chenge7e0d622009-11-06 22:24:13 +00001388 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001389 Offset = DAG.getNode(ARMISD::PIC_ADD, dl, PtrVT, Offset, PICLabel);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001390
Evan Cheng9eda6892009-10-31 03:39:36 +00001391 Offset = DAG.getLoad(PtrVT, dl, Chain, Offset,
David Greene1b58cab2010-02-15 16:55:24 +00001392 PseudoSourceValue::getConstantPool(), 0,
1393 false, false, 0);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001394 } else {
1395 // local exec model
Evan Chenge4e4ed32009-08-28 23:18:09 +00001396 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(GV, "tpoff");
Evan Cheng1606e8e2009-03-13 07:51:59 +00001397 Offset = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001398 Offset = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, Offset);
Evan Cheng9eda6892009-10-31 03:39:36 +00001399 Offset = DAG.getLoad(PtrVT, dl, Chain, Offset,
David Greene1b58cab2010-02-15 16:55:24 +00001400 PseudoSourceValue::getConstantPool(), 0,
1401 false, false, 0);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001402 }
1403
1404 // The address of the thread local variable is the add of the thread
1405 // pointer with the offset of the variable.
Dale Johannesen33c960f2009-02-04 20:06:27 +00001406 return DAG.getNode(ISD::ADD, dl, PtrVT, ThreadPointer, Offset);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001407}
1408
Dan Gohman475871a2008-07-27 21:46:04 +00001409SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00001410ARMTargetLowering::LowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG) const {
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001411 // TODO: implement the "local dynamic" model
1412 assert(Subtarget->isTargetELF() &&
1413 "TLS not implemented for non-ELF targets");
1414 GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op);
1415 // If the relocation model is PIC, use the "General Dynamic" TLS Model,
1416 // otherwise use the "Local Exec" TLS Model
1417 if (getTargetMachine().getRelocationModel() == Reloc::PIC_)
1418 return LowerToTLSGeneralDynamicModel(GA, DAG);
1419 else
1420 return LowerToTLSExecModels(GA, DAG);
1421}
1422
Dan Gohman475871a2008-07-27 21:46:04 +00001423SDValue ARMTargetLowering::LowerGlobalAddressELF(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00001424 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00001425 EVT PtrVT = getPointerTy();
Dale Johannesen33c960f2009-02-04 20:06:27 +00001426 DebugLoc dl = Op.getDebugLoc();
Dan Gohman46510a72010-04-15 01:51:59 +00001427 const GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001428 Reloc::Model RelocM = getTargetMachine().getRelocationModel();
1429 if (RelocM == Reloc::PIC_) {
Rafael Espindolabb46f522009-01-15 20:18:42 +00001430 bool UseGOTOFF = GV->hasLocalLinkage() || GV->hasHiddenVisibility();
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001431 ARMConstantPoolValue *CPV =
Evan Chenge4e4ed32009-08-28 23:18:09 +00001432 new ARMConstantPoolValue(GV, UseGOTOFF ? "GOTOFF" : "GOT");
Evan Cheng1606e8e2009-03-13 07:51:59 +00001433 SDValue CPAddr = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001434 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Bob Wilson2dc4f542009-03-20 22:42:55 +00001435 SDValue Result = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(),
Anton Korobeynikov249fb332009-10-07 00:06:35 +00001436 CPAddr,
David Greene1b58cab2010-02-15 16:55:24 +00001437 PseudoSourceValue::getConstantPool(), 0,
1438 false, false, 0);
Dan Gohman475871a2008-07-27 21:46:04 +00001439 SDValue Chain = Result.getValue(1);
Dale Johannesenb300d2a2009-02-07 00:55:49 +00001440 SDValue GOT = DAG.getGLOBAL_OFFSET_TABLE(PtrVT);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001441 Result = DAG.getNode(ISD::ADD, dl, PtrVT, Result, GOT);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001442 if (!UseGOTOFF)
Anton Korobeynikov249fb332009-10-07 00:06:35 +00001443 Result = DAG.getLoad(PtrVT, dl, Chain, Result,
David Greene1b58cab2010-02-15 16:55:24 +00001444 PseudoSourceValue::getGOT(), 0,
1445 false, false, 0);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001446 return Result;
1447 } else {
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +00001448 // If we have T2 ops, we can materialize the address directly via movt/movw
1449 // pair. This is always cheaper.
1450 if (Subtarget->useMovt()) {
1451 return DAG.getNode(ARMISD::Wrapper, dl, PtrVT,
1452 DAG.getTargetGlobalAddress(GV, PtrVT));
1453 } else {
1454 SDValue CPAddr = DAG.getTargetConstantPool(GV, PtrVT, 4);
1455 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
1456 return DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), CPAddr,
David Greene1b58cab2010-02-15 16:55:24 +00001457 PseudoSourceValue::getConstantPool(), 0,
1458 false, false, 0);
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +00001459 }
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001460 }
1461}
1462
Dan Gohman475871a2008-07-27 21:46:04 +00001463SDValue ARMTargetLowering::LowerGlobalAddressDarwin(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00001464 SelectionDAG &DAG) const {
Evan Chenge7e0d622009-11-06 22:24:13 +00001465 MachineFunction &MF = DAG.getMachineFunction();
1466 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
1467 unsigned ARMPCLabelIndex = 0;
Owen Andersone50ed302009-08-10 22:56:29 +00001468 EVT PtrVT = getPointerTy();
Dale Johannesen33c960f2009-02-04 20:06:27 +00001469 DebugLoc dl = Op.getDebugLoc();
Dan Gohman46510a72010-04-15 01:51:59 +00001470 const GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
Evan Chenga8e29892007-01-19 07:51:42 +00001471 Reloc::Model RelocM = getTargetMachine().getRelocationModel();
Dan Gohman475871a2008-07-27 21:46:04 +00001472 SDValue CPAddr;
Evan Chenga8e29892007-01-19 07:51:42 +00001473 if (RelocM == Reloc::Static)
Evan Cheng1606e8e2009-03-13 07:51:59 +00001474 CPAddr = DAG.getTargetConstantPool(GV, PtrVT, 4);
Evan Chenga8e29892007-01-19 07:51:42 +00001475 else {
Evan Chenge7e0d622009-11-06 22:24:13 +00001476 ARMPCLabelIndex = AFI->createConstPoolEntryUId();
Evan Chenge4e4ed32009-08-28 23:18:09 +00001477 unsigned PCAdj = (RelocM != Reloc::PIC_) ? 0 : (Subtarget->isThumb()?4:8);
1478 ARMConstantPoolValue *CPV =
Jim Grosbach3fb2b1e2009-09-01 01:57:56 +00001479 new ARMConstantPoolValue(GV, ARMPCLabelIndex, ARMCP::CPValue, PCAdj);
Evan Cheng1606e8e2009-03-13 07:51:59 +00001480 CPAddr = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Evan Chenga8e29892007-01-19 07:51:42 +00001481 }
Owen Anderson825b72b2009-08-11 20:47:22 +00001482 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Evan Chenga8e29892007-01-19 07:51:42 +00001483
Evan Cheng9eda6892009-10-31 03:39:36 +00001484 SDValue Result = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), CPAddr,
David Greene1b58cab2010-02-15 16:55:24 +00001485 PseudoSourceValue::getConstantPool(), 0,
1486 false, false, 0);
Dan Gohman475871a2008-07-27 21:46:04 +00001487 SDValue Chain = Result.getValue(1);
Evan Chenga8e29892007-01-19 07:51:42 +00001488
1489 if (RelocM == Reloc::PIC_) {
Evan Chenge7e0d622009-11-06 22:24:13 +00001490 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001491 Result = DAG.getNode(ARMISD::PIC_ADD, dl, PtrVT, Result, PICLabel);
Evan Chenga8e29892007-01-19 07:51:42 +00001492 }
Evan Chenge4e4ed32009-08-28 23:18:09 +00001493
Evan Cheng63476a82009-09-03 07:04:02 +00001494 if (Subtarget->GVIsIndirectSymbol(GV, RelocM))
Evan Cheng9eda6892009-10-31 03:39:36 +00001495 Result = DAG.getLoad(PtrVT, dl, Chain, Result,
David Greene1b58cab2010-02-15 16:55:24 +00001496 PseudoSourceValue::getGOT(), 0,
1497 false, false, 0);
Evan Chenga8e29892007-01-19 07:51:42 +00001498
1499 return Result;
1500}
1501
Dan Gohman475871a2008-07-27 21:46:04 +00001502SDValue ARMTargetLowering::LowerGLOBAL_OFFSET_TABLE(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00001503 SelectionDAG &DAG) const {
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001504 assert(Subtarget->isTargetELF() &&
1505 "GLOBAL OFFSET TABLE not implemented for non-ELF targets");
Evan Chenge7e0d622009-11-06 22:24:13 +00001506 MachineFunction &MF = DAG.getMachineFunction();
1507 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
1508 unsigned ARMPCLabelIndex = AFI->createConstPoolEntryUId();
Owen Andersone50ed302009-08-10 22:56:29 +00001509 EVT PtrVT = getPointerTy();
Dale Johannesen33c960f2009-02-04 20:06:27 +00001510 DebugLoc dl = Op.getDebugLoc();
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001511 unsigned PCAdj = Subtarget->isThumb() ? 4 : 8;
Owen Anderson1d0be152009-08-13 21:58:54 +00001512 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(*DAG.getContext(),
1513 "_GLOBAL_OFFSET_TABLE_",
Evan Chenge4e4ed32009-08-28 23:18:09 +00001514 ARMPCLabelIndex, PCAdj);
Evan Cheng1606e8e2009-03-13 07:51:59 +00001515 SDValue CPAddr = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001516 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Anton Korobeynikov249fb332009-10-07 00:06:35 +00001517 SDValue Result = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), CPAddr,
David Greene1b58cab2010-02-15 16:55:24 +00001518 PseudoSourceValue::getConstantPool(), 0,
1519 false, false, 0);
Evan Chenge7e0d622009-11-06 22:24:13 +00001520 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001521 return DAG.getNode(ARMISD::PIC_ADD, dl, PtrVT, Result, PICLabel);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001522}
1523
Jim Grosbach0e0da732009-05-12 23:59:14 +00001524SDValue
Jim Grosbacha87ded22010-02-08 23:22:00 +00001525ARMTargetLowering::LowerINTRINSIC_WO_CHAIN(SDValue Op, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001526 const ARMSubtarget *Subtarget)
1527 const {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001528 unsigned IntNo = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Jim Grosbach0e0da732009-05-12 23:59:14 +00001529 DebugLoc dl = Op.getDebugLoc();
Lauro Ramos Venancioe0cb36b2007-11-08 17:20:05 +00001530 switch (IntNo) {
Dan Gohman475871a2008-07-27 21:46:04 +00001531 default: return SDValue(); // Don't custom lower most intrinsics.
Bob Wilson916afdb2009-08-04 00:25:01 +00001532 case Intrinsic::arm_thread_pointer: {
Owen Andersone50ed302009-08-10 22:56:29 +00001533 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Bob Wilson916afdb2009-08-04 00:25:01 +00001534 return DAG.getNode(ARMISD::THREAD_POINTER, dl, PtrVT);
1535 }
Jim Grosbach1b747ad2009-08-11 00:09:57 +00001536 case Intrinsic::eh_sjlj_lsda: {
Jim Grosbach1b747ad2009-08-11 00:09:57 +00001537 MachineFunction &MF = DAG.getMachineFunction();
Evan Chenge7e0d622009-11-06 22:24:13 +00001538 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
1539 unsigned ARMPCLabelIndex = AFI->createConstPoolEntryUId();
Jim Grosbach1b747ad2009-08-11 00:09:57 +00001540 EVT PtrVT = getPointerTy();
1541 DebugLoc dl = Op.getDebugLoc();
1542 Reloc::Model RelocM = getTargetMachine().getRelocationModel();
1543 SDValue CPAddr;
1544 unsigned PCAdj = (RelocM != Reloc::PIC_)
1545 ? 0 : (Subtarget->isThumb() ? 4 : 8);
Jim Grosbach1b747ad2009-08-11 00:09:57 +00001546 ARMConstantPoolValue *CPV =
Jim Grosbach3fb2b1e2009-09-01 01:57:56 +00001547 new ARMConstantPoolValue(MF.getFunction(), ARMPCLabelIndex,
1548 ARMCP::CPLSDA, PCAdj);
Jim Grosbach1b747ad2009-08-11 00:09:57 +00001549 CPAddr = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001550 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Jim Grosbach1b747ad2009-08-11 00:09:57 +00001551 SDValue Result =
Evan Cheng9eda6892009-10-31 03:39:36 +00001552 DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), CPAddr,
David Greene1b58cab2010-02-15 16:55:24 +00001553 PseudoSourceValue::getConstantPool(), 0,
1554 false, false, 0);
Jim Grosbach1b747ad2009-08-11 00:09:57 +00001555 SDValue Chain = Result.getValue(1);
1556
1557 if (RelocM == Reloc::PIC_) {
Evan Chenge7e0d622009-11-06 22:24:13 +00001558 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Jim Grosbach1b747ad2009-08-11 00:09:57 +00001559 Result = DAG.getNode(ARMISD::PIC_ADD, dl, PtrVT, Result, PICLabel);
1560 }
1561 return Result;
1562 }
Jim Grosbachf9570122009-05-14 00:46:35 +00001563 case Intrinsic::eh_sjlj_setjmp:
Jim Grosbacha87ded22010-02-08 23:22:00 +00001564 SDValue Val = Subtarget->isThumb() ?
1565 DAG.getCopyFromReg(DAG.getEntryNode(), dl, ARM::SP, MVT::i32) :
1566 DAG.getConstant(0, MVT::i32);
1567 return DAG.getNode(ARMISD::EH_SJLJ_SETJMP, dl, MVT::i32, Op.getOperand(1),
1568 Val);
Lauro Ramos Venancioe0cb36b2007-11-08 17:20:05 +00001569 }
1570}
1571
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00001572static SDValue LowerMEMBARRIER(SDValue Op, SelectionDAG &DAG,
1573 const ARMSubtarget *Subtarget) {
Jim Grosbach3728e962009-12-10 00:11:09 +00001574 DebugLoc dl = Op.getDebugLoc();
1575 SDValue Op5 = Op.getOperand(5);
1576 SDValue Res;
1577 unsigned isDeviceBarrier = cast<ConstantSDNode>(Op5)->getZExtValue();
1578 if (isDeviceBarrier) {
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00001579 if (Subtarget->hasV7Ops())
1580 Res = DAG.getNode(ARMISD::SYNCBARRIER, dl, MVT::Other, Op.getOperand(0));
1581 else
1582 Res = DAG.getNode(ARMISD::SYNCBARRIER, dl, MVT::Other, Op.getOperand(0),
1583 DAG.getConstant(0, MVT::i32));
Jim Grosbach3728e962009-12-10 00:11:09 +00001584 } else {
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00001585 if (Subtarget->hasV7Ops())
1586 Res = DAG.getNode(ARMISD::MEMBARRIER, dl, MVT::Other, Op.getOperand(0));
1587 else
1588 Res = DAG.getNode(ARMISD::MEMBARRIER, dl, MVT::Other, Op.getOperand(0),
1589 DAG.getConstant(0, MVT::i32));
Jim Grosbach3728e962009-12-10 00:11:09 +00001590 }
1591 return Res;
1592}
1593
Dan Gohman1e93df62010-04-17 14:41:14 +00001594static SDValue LowerVASTART(SDValue Op, SelectionDAG &DAG) {
1595 MachineFunction &MF = DAG.getMachineFunction();
1596 ARMFunctionInfo *FuncInfo = MF.getInfo<ARMFunctionInfo>();
1597
Evan Chenga8e29892007-01-19 07:51:42 +00001598 // vastart just stores the address of the VarArgsFrameIndex slot into the
1599 // memory location argument.
Dale Johannesen33c960f2009-02-04 20:06:27 +00001600 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00001601 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Dan Gohman1e93df62010-04-17 14:41:14 +00001602 SDValue FR = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(), PtrVT);
Dan Gohman69de1932008-02-06 22:27:42 +00001603 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
David Greene1b58cab2010-02-15 16:55:24 +00001604 return DAG.getStore(Op.getOperand(0), dl, FR, Op.getOperand(1), SV, 0,
1605 false, false, 0);
Evan Chenga8e29892007-01-19 07:51:42 +00001606}
1607
Dan Gohman475871a2008-07-27 21:46:04 +00001608SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00001609ARMTargetLowering::LowerDYNAMIC_STACKALLOC(SDValue Op,
1610 SelectionDAG &DAG) const {
Evan Cheng86198642009-08-07 00:34:42 +00001611 SDNode *Node = Op.getNode();
1612 DebugLoc dl = Node->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00001613 EVT VT = Node->getValueType(0);
Evan Cheng86198642009-08-07 00:34:42 +00001614 SDValue Chain = Op.getOperand(0);
1615 SDValue Size = Op.getOperand(1);
1616 SDValue Align = Op.getOperand(2);
1617
1618 // Chain the dynamic stack allocation so that it doesn't modify the stack
1619 // pointer when other instructions are using the stack.
1620 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(0, true));
1621
1622 unsigned AlignVal = cast<ConstantSDNode>(Align)->getZExtValue();
1623 unsigned StackAlign = getTargetMachine().getFrameInfo()->getStackAlignment();
1624 if (AlignVal > StackAlign)
1625 // Do this now since selection pass cannot introduce new target
1626 // independent node.
1627 Align = DAG.getConstant(-(uint64_t)AlignVal, VT);
1628
1629 // In Thumb1 mode, there isn't a "sub r, sp, r" instruction, we will end up
1630 // using a "add r, sp, r" instead. Negate the size now so we don't have to
1631 // do even more horrible hack later.
1632 MachineFunction &MF = DAG.getMachineFunction();
1633 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
1634 if (AFI->isThumb1OnlyFunction()) {
1635 bool Negate = true;
1636 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Size);
1637 if (C) {
1638 uint32_t Val = C->getZExtValue();
1639 if (Val <= 508 && ((Val & 3) == 0))
1640 Negate = false;
1641 }
1642 if (Negate)
1643 Size = DAG.getNode(ISD::SUB, dl, VT, DAG.getConstant(0, VT), Size);
1644 }
1645
Owen Anderson825b72b2009-08-11 20:47:22 +00001646 SDVTList VTList = DAG.getVTList(VT, MVT::Other);
Evan Cheng86198642009-08-07 00:34:42 +00001647 SDValue Ops1[] = { Chain, Size, Align };
1648 SDValue Res = DAG.getNode(ARMISD::DYN_ALLOC, dl, VTList, Ops1, 3);
1649 Chain = Res.getValue(1);
1650 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(0, true),
1651 DAG.getIntPtrConstant(0, true), SDValue());
1652 SDValue Ops2[] = { Res, Chain };
1653 return DAG.getMergeValues(Ops2, 2, dl);
1654}
1655
1656SDValue
Bob Wilson5bafff32009-06-22 23:27:02 +00001657ARMTargetLowering::GetF64FormalArgument(CCValAssign &VA, CCValAssign &NextVA,
1658 SDValue &Root, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001659 DebugLoc dl) const {
Bob Wilson5bafff32009-06-22 23:27:02 +00001660 MachineFunction &MF = DAG.getMachineFunction();
1661 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
1662
1663 TargetRegisterClass *RC;
David Goodwinf1daf7d2009-07-08 23:10:31 +00001664 if (AFI->isThumb1OnlyFunction())
Bob Wilson5bafff32009-06-22 23:27:02 +00001665 RC = ARM::tGPRRegisterClass;
1666 else
1667 RC = ARM::GPRRegisterClass;
1668
1669 // Transform the arguments stored in physical registers into virtual ones.
1670 unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC);
Owen Anderson825b72b2009-08-11 20:47:22 +00001671 SDValue ArgValue = DAG.getCopyFromReg(Root, dl, Reg, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00001672
1673 SDValue ArgValue2;
1674 if (NextVA.isMemLoc()) {
Bob Wilson5bafff32009-06-22 23:27:02 +00001675 MachineFrameInfo *MFI = MF.getFrameInfo();
Bob Wilson6a234f02010-04-13 22:03:22 +00001676 int FI = MFI->CreateFixedObject(4, NextVA.getLocMemOffset(), true, false);
Bob Wilson5bafff32009-06-22 23:27:02 +00001677
1678 // Create load node to retrieve arguments from the stack.
1679 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
Evan Cheng9eda6892009-10-31 03:39:36 +00001680 ArgValue2 = DAG.getLoad(MVT::i32, dl, Root, FIN,
David Greene1b58cab2010-02-15 16:55:24 +00001681 PseudoSourceValue::getFixedStack(FI), 0,
1682 false, false, 0);
Bob Wilson5bafff32009-06-22 23:27:02 +00001683 } else {
1684 Reg = MF.addLiveIn(NextVA.getLocReg(), RC);
Owen Anderson825b72b2009-08-11 20:47:22 +00001685 ArgValue2 = DAG.getCopyFromReg(Root, dl, Reg, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00001686 }
1687
Jim Grosbache5165492009-11-09 00:11:35 +00001688 return DAG.getNode(ARMISD::VMOVDRR, dl, MVT::f64, ArgValue, ArgValue2);
Bob Wilson5bafff32009-06-22 23:27:02 +00001689}
1690
1691SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00001692ARMTargetLowering::LowerFormalArguments(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001693 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001694 const SmallVectorImpl<ISD::InputArg>
1695 &Ins,
1696 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001697 SmallVectorImpl<SDValue> &InVals)
1698 const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001699
Bob Wilson1f595bb2009-04-17 19:07:39 +00001700 MachineFunction &MF = DAG.getMachineFunction();
1701 MachineFrameInfo *MFI = MF.getFrameInfo();
1702
Bob Wilson1f595bb2009-04-17 19:07:39 +00001703 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
1704
1705 // Assign locations to all of the incoming arguments.
1706 SmallVector<CCValAssign, 16> ArgLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001707 CCState CCInfo(CallConv, isVarArg, getTargetMachine(), ArgLocs,
1708 *DAG.getContext());
1709 CCInfo.AnalyzeFormalArguments(Ins,
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00001710 CCAssignFnForNode(CallConv, /* Return*/ false,
1711 isVarArg));
Bob Wilson1f595bb2009-04-17 19:07:39 +00001712
1713 SmallVector<SDValue, 16> ArgValues;
1714
1715 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1716 CCValAssign &VA = ArgLocs[i];
1717
Bob Wilsondee46d72009-04-17 20:35:10 +00001718 // Arguments stored in registers.
Bob Wilson1f595bb2009-04-17 19:07:39 +00001719 if (VA.isRegLoc()) {
Owen Andersone50ed302009-08-10 22:56:29 +00001720 EVT RegVT = VA.getLocVT();
Bob Wilson1f595bb2009-04-17 19:07:39 +00001721
Bob Wilson5bafff32009-06-22 23:27:02 +00001722 SDValue ArgValue;
Bob Wilson1f595bb2009-04-17 19:07:39 +00001723 if (VA.needsCustom()) {
Bob Wilson5bafff32009-06-22 23:27:02 +00001724 // f64 and vector types are split up into multiple registers or
1725 // combinations of registers and stack slots.
Owen Anderson825b72b2009-08-11 20:47:22 +00001726 if (VA.getLocVT() == MVT::v2f64) {
Bob Wilson5bafff32009-06-22 23:27:02 +00001727 SDValue ArgValue1 = GetF64FormalArgument(VA, ArgLocs[++i],
Dan Gohman98ca4f22009-08-05 01:29:28 +00001728 Chain, DAG, dl);
Bob Wilson5bafff32009-06-22 23:27:02 +00001729 VA = ArgLocs[++i]; // skip ahead to next loc
Bob Wilson6a234f02010-04-13 22:03:22 +00001730 SDValue ArgValue2;
1731 if (VA.isMemLoc()) {
1732 int FI = MFI->CreateFixedObject(8, VA.getLocMemOffset(),
1733 true, false);
1734 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
1735 ArgValue2 = DAG.getLoad(MVT::f64, dl, Chain, FIN,
1736 PseudoSourceValue::getFixedStack(FI), 0,
1737 false, false, 0);
1738 } else {
1739 ArgValue2 = GetF64FormalArgument(VA, ArgLocs[++i],
1740 Chain, DAG, dl);
1741 }
Owen Anderson825b72b2009-08-11 20:47:22 +00001742 ArgValue = DAG.getNode(ISD::UNDEF, dl, MVT::v2f64);
1743 ArgValue = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64,
Bob Wilson5bafff32009-06-22 23:27:02 +00001744 ArgValue, ArgValue1, DAG.getIntPtrConstant(0));
Owen Anderson825b72b2009-08-11 20:47:22 +00001745 ArgValue = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64,
Bob Wilson5bafff32009-06-22 23:27:02 +00001746 ArgValue, ArgValue2, DAG.getIntPtrConstant(1));
1747 } else
Dan Gohman98ca4f22009-08-05 01:29:28 +00001748 ArgValue = GetF64FormalArgument(VA, ArgLocs[++i], Chain, DAG, dl);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001749
Bob Wilson5bafff32009-06-22 23:27:02 +00001750 } else {
1751 TargetRegisterClass *RC;
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00001752
Owen Anderson825b72b2009-08-11 20:47:22 +00001753 if (RegVT == MVT::f32)
Bob Wilson5bafff32009-06-22 23:27:02 +00001754 RC = ARM::SPRRegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001755 else if (RegVT == MVT::f64)
Bob Wilson5bafff32009-06-22 23:27:02 +00001756 RC = ARM::DPRRegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001757 else if (RegVT == MVT::v2f64)
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00001758 RC = ARM::QPRRegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001759 else if (RegVT == MVT::i32)
Anton Korobeynikov058c2512009-08-05 20:15:19 +00001760 RC = (AFI->isThumb1OnlyFunction() ?
1761 ARM::tGPRRegisterClass : ARM::GPRRegisterClass);
Bob Wilson5bafff32009-06-22 23:27:02 +00001762 else
Anton Korobeynikov058c2512009-08-05 20:15:19 +00001763 llvm_unreachable("RegVT not supported by FORMAL_ARGUMENTS Lowering");
Bob Wilson5bafff32009-06-22 23:27:02 +00001764
1765 // Transform the arguments in physical registers into virtual ones.
1766 unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001767 ArgValue = DAG.getCopyFromReg(Chain, dl, Reg, RegVT);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001768 }
1769
1770 // If this is an 8 or 16-bit value, it is really passed promoted
1771 // to 32 bits. Insert an assert[sz]ext to capture this, then
1772 // truncate to the right size.
1773 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001774 default: llvm_unreachable("Unknown loc info!");
Bob Wilson1f595bb2009-04-17 19:07:39 +00001775 case CCValAssign::Full: break;
1776 case CCValAssign::BCvt:
1777 ArgValue = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getValVT(), ArgValue);
1778 break;
1779 case CCValAssign::SExt:
1780 ArgValue = DAG.getNode(ISD::AssertSext, dl, RegVT, ArgValue,
1781 DAG.getValueType(VA.getValVT()));
1782 ArgValue = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), ArgValue);
1783 break;
1784 case CCValAssign::ZExt:
1785 ArgValue = DAG.getNode(ISD::AssertZext, dl, RegVT, ArgValue,
1786 DAG.getValueType(VA.getValVT()));
1787 ArgValue = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), ArgValue);
1788 break;
1789 }
1790
Dan Gohman98ca4f22009-08-05 01:29:28 +00001791 InVals.push_back(ArgValue);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001792
1793 } else { // VA.isRegLoc()
1794
1795 // sanity check
1796 assert(VA.isMemLoc());
Owen Anderson825b72b2009-08-11 20:47:22 +00001797 assert(VA.getValVT() != MVT::i64 && "i64 should already be lowered");
Bob Wilson1f595bb2009-04-17 19:07:39 +00001798
1799 unsigned ArgSize = VA.getLocVT().getSizeInBits()/8;
David Greene3f2bf852009-11-12 20:49:22 +00001800 int FI = MFI->CreateFixedObject(ArgSize, VA.getLocMemOffset(),
1801 true, false);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001802
Bob Wilsondee46d72009-04-17 20:35:10 +00001803 // Create load nodes to retrieve arguments from the stack.
Bob Wilson1f595bb2009-04-17 19:07:39 +00001804 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
Evan Cheng9eda6892009-10-31 03:39:36 +00001805 InVals.push_back(DAG.getLoad(VA.getValVT(), dl, Chain, FIN,
David Greene1b58cab2010-02-15 16:55:24 +00001806 PseudoSourceValue::getFixedStack(FI), 0,
1807 false, false, 0));
Bob Wilson1f595bb2009-04-17 19:07:39 +00001808 }
1809 }
1810
1811 // varargs
Evan Chenga8e29892007-01-19 07:51:42 +00001812 if (isVarArg) {
1813 static const unsigned GPRArgRegs[] = {
1814 ARM::R0, ARM::R1, ARM::R2, ARM::R3
1815 };
1816
Bob Wilsondee46d72009-04-17 20:35:10 +00001817 unsigned NumGPRs = CCInfo.getFirstUnallocated
1818 (GPRArgRegs, sizeof(GPRArgRegs) / sizeof(GPRArgRegs[0]));
Bob Wilson1f595bb2009-04-17 19:07:39 +00001819
Lauro Ramos Venancio600c3832007-02-23 20:32:57 +00001820 unsigned Align = MF.getTarget().getFrameInfo()->getStackAlignment();
1821 unsigned VARegSize = (4 - NumGPRs) * 4;
1822 unsigned VARegSaveSize = (VARegSize + Align - 1) & ~(Align - 1);
Rafael Espindolac1382b72009-10-30 14:33:14 +00001823 unsigned ArgOffset = CCInfo.getNextStackOffset();
Evan Chenga8e29892007-01-19 07:51:42 +00001824 if (VARegSaveSize) {
1825 // If this function is vararg, store any remaining integer argument regs
1826 // to their spots on the stack so that they may be loaded by deferencing
1827 // the result of va_next.
1828 AFI->setVarArgsRegSaveSize(VARegSaveSize);
Dan Gohman1e93df62010-04-17 14:41:14 +00001829 AFI->setVarArgsFrameIndex(
1830 MFI->CreateFixedObject(VARegSaveSize,
1831 ArgOffset + VARegSaveSize - VARegSize,
1832 true, false));
1833 SDValue FIN = DAG.getFrameIndex(AFI->getVarArgsFrameIndex(),
1834 getPointerTy());
Evan Chenga8e29892007-01-19 07:51:42 +00001835
Dan Gohman475871a2008-07-27 21:46:04 +00001836 SmallVector<SDValue, 4> MemOps;
Evan Chenga8e29892007-01-19 07:51:42 +00001837 for (; NumGPRs < 4; ++NumGPRs) {
Bob Wilson1f595bb2009-04-17 19:07:39 +00001838 TargetRegisterClass *RC;
David Goodwinf1daf7d2009-07-08 23:10:31 +00001839 if (AFI->isThumb1OnlyFunction())
Bob Wilson1f595bb2009-04-17 19:07:39 +00001840 RC = ARM::tGPRRegisterClass;
Jim Grosbach30eae3c2009-04-07 20:34:09 +00001841 else
Bob Wilson1f595bb2009-04-17 19:07:39 +00001842 RC = ARM::GPRRegisterClass;
1843
Bob Wilson998e1252009-04-20 18:36:57 +00001844 unsigned VReg = MF.addLiveIn(GPRArgRegs[NumGPRs], RC);
Owen Anderson825b72b2009-08-11 20:47:22 +00001845 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i32);
Dan Gohman1e93df62010-04-17 14:41:14 +00001846 SDValue Store =
1847 DAG.getStore(Val.getValue(1), dl, Val, FIN,
1848 PseudoSourceValue::getFixedStack(AFI->getVarArgsFrameIndex()), 0,
1849 false, false, 0);
Evan Chenga8e29892007-01-19 07:51:42 +00001850 MemOps.push_back(Store);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001851 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(), FIN,
Evan Chenga8e29892007-01-19 07:51:42 +00001852 DAG.getConstant(4, getPointerTy()));
1853 }
1854 if (!MemOps.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00001855 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001856 &MemOps[0], MemOps.size());
Evan Chenga8e29892007-01-19 07:51:42 +00001857 } else
1858 // This will point to the next argument passed via stack.
Dan Gohman1e93df62010-04-17 14:41:14 +00001859 AFI->setVarArgsFrameIndex(MFI->CreateFixedObject(4, ArgOffset,
1860 true, false));
Evan Chenga8e29892007-01-19 07:51:42 +00001861 }
1862
Dan Gohman98ca4f22009-08-05 01:29:28 +00001863 return Chain;
Evan Chenga8e29892007-01-19 07:51:42 +00001864}
1865
1866/// isFloatingPointZero - Return true if this is +0.0.
Dan Gohman475871a2008-07-27 21:46:04 +00001867static bool isFloatingPointZero(SDValue Op) {
Evan Chenga8e29892007-01-19 07:51:42 +00001868 if (ConstantFPSDNode *CFP = dyn_cast<ConstantFPSDNode>(Op))
Dale Johanneseneaf08942007-08-31 04:03:46 +00001869 return CFP->getValueAPF().isPosZero();
Gabor Greifba36cb52008-08-28 21:40:38 +00001870 else if (ISD::isEXTLoad(Op.getNode()) || ISD::isNON_EXTLoad(Op.getNode())) {
Evan Chenga8e29892007-01-19 07:51:42 +00001871 // Maybe this has already been legalized into the constant pool?
1872 if (Op.getOperand(1).getOpcode() == ARMISD::Wrapper) {
Dan Gohman475871a2008-07-27 21:46:04 +00001873 SDValue WrapperOp = Op.getOperand(1).getOperand(0);
Evan Chenga8e29892007-01-19 07:51:42 +00001874 if (ConstantPoolSDNode *CP = dyn_cast<ConstantPoolSDNode>(WrapperOp))
Dan Gohman46510a72010-04-15 01:51:59 +00001875 if (const ConstantFP *CFP = dyn_cast<ConstantFP>(CP->getConstVal()))
Dale Johanneseneaf08942007-08-31 04:03:46 +00001876 return CFP->getValueAPF().isPosZero();
Evan Chenga8e29892007-01-19 07:51:42 +00001877 }
1878 }
1879 return false;
1880}
1881
Evan Chenga8e29892007-01-19 07:51:42 +00001882/// Returns appropriate ARM CMP (cmp) and corresponding condition code for
1883/// the given operands.
Evan Cheng06b53c02009-11-12 07:13:11 +00001884SDValue
1885ARMTargetLowering::getARMCmp(SDValue LHS, SDValue RHS, ISD::CondCode CC,
Dan Gohmand858e902010-04-17 15:26:15 +00001886 SDValue &ARMCC, SelectionDAG &DAG,
1887 DebugLoc dl) const {
Gabor Greifba36cb52008-08-28 21:40:38 +00001888 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(RHS.getNode())) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001889 unsigned C = RHSC->getZExtValue();
Evan Cheng06b53c02009-11-12 07:13:11 +00001890 if (!isLegalICmpImmediate(C)) {
Evan Chenga8e29892007-01-19 07:51:42 +00001891 // Constant does not fit, try adjusting it by one?
1892 switch (CC) {
1893 default: break;
1894 case ISD::SETLT:
Evan Chenga8e29892007-01-19 07:51:42 +00001895 case ISD::SETGE:
Evan Cheng06b53c02009-11-12 07:13:11 +00001896 if (isLegalICmpImmediate(C-1)) {
Evan Cheng9a2ef952007-02-02 01:53:26 +00001897 CC = (CC == ISD::SETLT) ? ISD::SETLE : ISD::SETGT;
Owen Anderson825b72b2009-08-11 20:47:22 +00001898 RHS = DAG.getConstant(C-1, MVT::i32);
Evan Cheng9a2ef952007-02-02 01:53:26 +00001899 }
1900 break;
1901 case ISD::SETULT:
1902 case ISD::SETUGE:
Evan Cheng06b53c02009-11-12 07:13:11 +00001903 if (C > 0 && isLegalICmpImmediate(C-1)) {
Evan Cheng9a2ef952007-02-02 01:53:26 +00001904 CC = (CC == ISD::SETULT) ? ISD::SETULE : ISD::SETUGT;
Owen Anderson825b72b2009-08-11 20:47:22 +00001905 RHS = DAG.getConstant(C-1, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +00001906 }
1907 break;
1908 case ISD::SETLE:
Evan Chenga8e29892007-01-19 07:51:42 +00001909 case ISD::SETGT:
Evan Cheng06b53c02009-11-12 07:13:11 +00001910 if (isLegalICmpImmediate(C+1)) {
Evan Cheng9a2ef952007-02-02 01:53:26 +00001911 CC = (CC == ISD::SETLE) ? ISD::SETLT : ISD::SETGE;
Owen Anderson825b72b2009-08-11 20:47:22 +00001912 RHS = DAG.getConstant(C+1, MVT::i32);
Evan Cheng9a2ef952007-02-02 01:53:26 +00001913 }
1914 break;
1915 case ISD::SETULE:
1916 case ISD::SETUGT:
Evan Cheng06b53c02009-11-12 07:13:11 +00001917 if (C < 0xffffffff && isLegalICmpImmediate(C+1)) {
Evan Cheng9a2ef952007-02-02 01:53:26 +00001918 CC = (CC == ISD::SETULE) ? ISD::SETULT : ISD::SETUGE;
Owen Anderson825b72b2009-08-11 20:47:22 +00001919 RHS = DAG.getConstant(C+1, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +00001920 }
1921 break;
1922 }
1923 }
1924 }
1925
1926 ARMCC::CondCodes CondCode = IntCCToARMCC(CC);
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00001927 ARMISD::NodeType CompareType;
1928 switch (CondCode) {
1929 default:
1930 CompareType = ARMISD::CMP;
1931 break;
1932 case ARMCC::EQ:
1933 case ARMCC::NE:
David Goodwinc0309b42009-06-29 15:33:01 +00001934 // Uses only Z Flag
1935 CompareType = ARMISD::CMPZ;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00001936 break;
1937 }
Owen Anderson825b72b2009-08-11 20:47:22 +00001938 ARMCC = DAG.getConstant(CondCode, MVT::i32);
1939 return DAG.getNode(CompareType, dl, MVT::Flag, LHS, RHS);
Evan Chenga8e29892007-01-19 07:51:42 +00001940}
1941
1942/// Returns a appropriate VFP CMP (fcmp{s|d}+fmstat) for the given operands.
Bob Wilson2dc4f542009-03-20 22:42:55 +00001943static SDValue getVFPCmp(SDValue LHS, SDValue RHS, SelectionDAG &DAG,
Dale Johannesende064702009-02-06 21:50:26 +00001944 DebugLoc dl) {
Dan Gohman475871a2008-07-27 21:46:04 +00001945 SDValue Cmp;
Evan Chenga8e29892007-01-19 07:51:42 +00001946 if (!isFloatingPointZero(RHS))
Owen Anderson825b72b2009-08-11 20:47:22 +00001947 Cmp = DAG.getNode(ARMISD::CMPFP, dl, MVT::Flag, LHS, RHS);
Evan Chenga8e29892007-01-19 07:51:42 +00001948 else
Owen Anderson825b72b2009-08-11 20:47:22 +00001949 Cmp = DAG.getNode(ARMISD::CMPFPw0, dl, MVT::Flag, LHS);
1950 return DAG.getNode(ARMISD::FMSTAT, dl, MVT::Flag, Cmp);
Evan Chenga8e29892007-01-19 07:51:42 +00001951}
1952
Dan Gohmand858e902010-04-17 15:26:15 +00001953SDValue ARMTargetLowering::LowerSELECT_CC(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00001954 EVT VT = Op.getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00001955 SDValue LHS = Op.getOperand(0);
1956 SDValue RHS = Op.getOperand(1);
Evan Chenga8e29892007-01-19 07:51:42 +00001957 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(4))->get();
Dan Gohman475871a2008-07-27 21:46:04 +00001958 SDValue TrueVal = Op.getOperand(2);
1959 SDValue FalseVal = Op.getOperand(3);
Dale Johannesende064702009-02-06 21:50:26 +00001960 DebugLoc dl = Op.getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +00001961
Owen Anderson825b72b2009-08-11 20:47:22 +00001962 if (LHS.getValueType() == MVT::i32) {
Dan Gohman475871a2008-07-27 21:46:04 +00001963 SDValue ARMCC;
Owen Anderson825b72b2009-08-11 20:47:22 +00001964 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
Evan Cheng06b53c02009-11-12 07:13:11 +00001965 SDValue Cmp = getARMCmp(LHS, RHS, CC, ARMCC, DAG, dl);
Dale Johannesende064702009-02-06 21:50:26 +00001966 return DAG.getNode(ARMISD::CMOV, dl, VT, FalseVal, TrueVal, ARMCC, CCR,Cmp);
Evan Chenga8e29892007-01-19 07:51:42 +00001967 }
1968
1969 ARMCC::CondCodes CondCode, CondCode2;
Bob Wilsoncd3b9a42009-09-09 23:14:54 +00001970 FPCCToARMCC(CC, CondCode, CondCode2);
Evan Chenga8e29892007-01-19 07:51:42 +00001971
Owen Anderson825b72b2009-08-11 20:47:22 +00001972 SDValue ARMCC = DAG.getConstant(CondCode, MVT::i32);
1973 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
Dale Johannesende064702009-02-06 21:50:26 +00001974 SDValue Cmp = getVFPCmp(LHS, RHS, DAG, dl);
1975 SDValue Result = DAG.getNode(ARMISD::CMOV, dl, VT, FalseVal, TrueVal,
Evan Cheng0e1d3792007-07-05 07:18:20 +00001976 ARMCC, CCR, Cmp);
Evan Chenga8e29892007-01-19 07:51:42 +00001977 if (CondCode2 != ARMCC::AL) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001978 SDValue ARMCC2 = DAG.getConstant(CondCode2, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +00001979 // FIXME: Needs another CMP because flag can have but one use.
Dale Johannesende064702009-02-06 21:50:26 +00001980 SDValue Cmp2 = getVFPCmp(LHS, RHS, DAG, dl);
Bob Wilson2dc4f542009-03-20 22:42:55 +00001981 Result = DAG.getNode(ARMISD::CMOV, dl, VT,
Dale Johannesende064702009-02-06 21:50:26 +00001982 Result, TrueVal, ARMCC2, CCR, Cmp2);
Evan Chenga8e29892007-01-19 07:51:42 +00001983 }
1984 return Result;
1985}
1986
Dan Gohmand858e902010-04-17 15:26:15 +00001987SDValue ARMTargetLowering::LowerBR_CC(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +00001988 SDValue Chain = Op.getOperand(0);
Evan Chenga8e29892007-01-19 07:51:42 +00001989 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(1))->get();
Dan Gohman475871a2008-07-27 21:46:04 +00001990 SDValue LHS = Op.getOperand(2);
1991 SDValue RHS = Op.getOperand(3);
1992 SDValue Dest = Op.getOperand(4);
Dale Johannesende064702009-02-06 21:50:26 +00001993 DebugLoc dl = Op.getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +00001994
Owen Anderson825b72b2009-08-11 20:47:22 +00001995 if (LHS.getValueType() == MVT::i32) {
Dan Gohman475871a2008-07-27 21:46:04 +00001996 SDValue ARMCC;
Owen Anderson825b72b2009-08-11 20:47:22 +00001997 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
Evan Cheng06b53c02009-11-12 07:13:11 +00001998 SDValue Cmp = getARMCmp(LHS, RHS, CC, ARMCC, DAG, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00001999 return DAG.getNode(ARMISD::BRCOND, dl, MVT::Other,
Dale Johannesende064702009-02-06 21:50:26 +00002000 Chain, Dest, ARMCC, CCR,Cmp);
Evan Chenga8e29892007-01-19 07:51:42 +00002001 }
2002
Owen Anderson825b72b2009-08-11 20:47:22 +00002003 assert(LHS.getValueType() == MVT::f32 || LHS.getValueType() == MVT::f64);
Evan Chenga8e29892007-01-19 07:51:42 +00002004 ARMCC::CondCodes CondCode, CondCode2;
Bob Wilsoncd3b9a42009-09-09 23:14:54 +00002005 FPCCToARMCC(CC, CondCode, CondCode2);
Bob Wilson2dc4f542009-03-20 22:42:55 +00002006
Dale Johannesende064702009-02-06 21:50:26 +00002007 SDValue Cmp = getVFPCmp(LHS, RHS, DAG, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00002008 SDValue ARMCC = DAG.getConstant(CondCode, MVT::i32);
2009 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
2010 SDVTList VTList = DAG.getVTList(MVT::Other, MVT::Flag);
Dan Gohman475871a2008-07-27 21:46:04 +00002011 SDValue Ops[] = { Chain, Dest, ARMCC, CCR, Cmp };
Dale Johannesende064702009-02-06 21:50:26 +00002012 SDValue Res = DAG.getNode(ARMISD::BRCOND, dl, VTList, Ops, 5);
Evan Chenga8e29892007-01-19 07:51:42 +00002013 if (CondCode2 != ARMCC::AL) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002014 ARMCC = DAG.getConstant(CondCode2, MVT::i32);
Dan Gohman475871a2008-07-27 21:46:04 +00002015 SDValue Ops[] = { Res, Dest, ARMCC, CCR, Res.getValue(1) };
Dale Johannesende064702009-02-06 21:50:26 +00002016 Res = DAG.getNode(ARMISD::BRCOND, dl, VTList, Ops, 5);
Evan Chenga8e29892007-01-19 07:51:42 +00002017 }
2018 return Res;
2019}
2020
Dan Gohmand858e902010-04-17 15:26:15 +00002021SDValue ARMTargetLowering::LowerBR_JT(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +00002022 SDValue Chain = Op.getOperand(0);
2023 SDValue Table = Op.getOperand(1);
2024 SDValue Index = Op.getOperand(2);
Dale Johannesen33c960f2009-02-04 20:06:27 +00002025 DebugLoc dl = Op.getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +00002026
Owen Andersone50ed302009-08-10 22:56:29 +00002027 EVT PTy = getPointerTy();
Evan Chenga8e29892007-01-19 07:51:42 +00002028 JumpTableSDNode *JT = cast<JumpTableSDNode>(Table);
2029 ARMFunctionInfo *AFI = DAG.getMachineFunction().getInfo<ARMFunctionInfo>();
Bob Wilson3eadf002009-07-14 18:44:34 +00002030 SDValue UId = DAG.getConstant(AFI->createJumpTableUId(), PTy);
Dan Gohman475871a2008-07-27 21:46:04 +00002031 SDValue JTI = DAG.getTargetJumpTable(JT->getIndex(), PTy);
Owen Anderson825b72b2009-08-11 20:47:22 +00002032 Table = DAG.getNode(ARMISD::WrapperJT, dl, MVT::i32, JTI, UId);
Evan Chenge7c329b2009-07-28 20:53:24 +00002033 Index = DAG.getNode(ISD::MUL, dl, PTy, Index, DAG.getConstant(4, PTy));
2034 SDValue Addr = DAG.getNode(ISD::ADD, dl, PTy, Index, Table);
Evan Cheng66ac5312009-07-25 00:33:29 +00002035 if (Subtarget->isThumb2()) {
2036 // Thumb2 uses a two-level jump. That is, it jumps into the jump table
2037 // which does another jump to the destination. This also makes it easier
2038 // to translate it to TBB / TBH later.
2039 // FIXME: This might not work if the function is extremely large.
Owen Anderson825b72b2009-08-11 20:47:22 +00002040 return DAG.getNode(ARMISD::BR2_JT, dl, MVT::Other, Chain,
Evan Cheng5657c012009-07-29 02:18:14 +00002041 Addr, Op.getOperand(2), JTI, UId);
Evan Cheng66ac5312009-07-25 00:33:29 +00002042 }
Evan Cheng66ac5312009-07-25 00:33:29 +00002043 if (getTargetMachine().getRelocationModel() == Reloc::PIC_) {
Evan Cheng9eda6892009-10-31 03:39:36 +00002044 Addr = DAG.getLoad((EVT)MVT::i32, dl, Chain, Addr,
David Greene1b58cab2010-02-15 16:55:24 +00002045 PseudoSourceValue::getJumpTable(), 0,
2046 false, false, 0);
Evan Cheng66ac5312009-07-25 00:33:29 +00002047 Chain = Addr.getValue(1);
Dale Johannesen33c960f2009-02-04 20:06:27 +00002048 Addr = DAG.getNode(ISD::ADD, dl, PTy, Addr, Table);
Owen Anderson825b72b2009-08-11 20:47:22 +00002049 return DAG.getNode(ARMISD::BR_JT, dl, MVT::Other, Chain, Addr, JTI, UId);
Evan Cheng66ac5312009-07-25 00:33:29 +00002050 } else {
Evan Cheng9eda6892009-10-31 03:39:36 +00002051 Addr = DAG.getLoad(PTy, dl, Chain, Addr,
David Greene1b58cab2010-02-15 16:55:24 +00002052 PseudoSourceValue::getJumpTable(), 0, false, false, 0);
Evan Cheng66ac5312009-07-25 00:33:29 +00002053 Chain = Addr.getValue(1);
Owen Anderson825b72b2009-08-11 20:47:22 +00002054 return DAG.getNode(ARMISD::BR_JT, dl, MVT::Other, Chain, Addr, JTI, UId);
Evan Cheng66ac5312009-07-25 00:33:29 +00002055 }
Evan Chenga8e29892007-01-19 07:51:42 +00002056}
2057
Bob Wilson76a312b2010-03-19 22:51:32 +00002058static SDValue LowerFP_TO_INT(SDValue Op, SelectionDAG &DAG) {
2059 DebugLoc dl = Op.getDebugLoc();
2060 unsigned Opc;
2061
2062 switch (Op.getOpcode()) {
2063 default:
2064 assert(0 && "Invalid opcode!");
2065 case ISD::FP_TO_SINT:
2066 Opc = ARMISD::FTOSI;
2067 break;
2068 case ISD::FP_TO_UINT:
2069 Opc = ARMISD::FTOUI;
2070 break;
2071 }
2072 Op = DAG.getNode(Opc, dl, MVT::f32, Op.getOperand(0));
2073 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i32, Op);
2074}
2075
2076static SDValue LowerINT_TO_FP(SDValue Op, SelectionDAG &DAG) {
2077 EVT VT = Op.getValueType();
2078 DebugLoc dl = Op.getDebugLoc();
2079 unsigned Opc;
2080
2081 switch (Op.getOpcode()) {
2082 default:
2083 assert(0 && "Invalid opcode!");
2084 case ISD::SINT_TO_FP:
2085 Opc = ARMISD::SITOF;
2086 break;
2087 case ISD::UINT_TO_FP:
2088 Opc = ARMISD::UITOF;
2089 break;
2090 }
2091
2092 Op = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::f32, Op.getOperand(0));
2093 return DAG.getNode(Opc, dl, VT, Op);
2094}
2095
Dan Gohman475871a2008-07-27 21:46:04 +00002096static SDValue LowerFCOPYSIGN(SDValue Op, SelectionDAG &DAG) {
Evan Chenga8e29892007-01-19 07:51:42 +00002097 // Implement fcopysign with a fabs and a conditional fneg.
Dan Gohman475871a2008-07-27 21:46:04 +00002098 SDValue Tmp0 = Op.getOperand(0);
2099 SDValue Tmp1 = Op.getOperand(1);
Dale Johannesende064702009-02-06 21:50:26 +00002100 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00002101 EVT VT = Op.getValueType();
2102 EVT SrcVT = Tmp1.getValueType();
Dale Johannesende064702009-02-06 21:50:26 +00002103 SDValue AbsVal = DAG.getNode(ISD::FABS, dl, VT, Tmp0);
2104 SDValue Cmp = getVFPCmp(Tmp1, DAG.getConstantFP(0.0, SrcVT), DAG, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00002105 SDValue ARMCC = DAG.getConstant(ARMCC::LT, MVT::i32);
2106 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
Dale Johannesende064702009-02-06 21:50:26 +00002107 return DAG.getNode(ARMISD::CNEG, dl, VT, AbsVal, AbsVal, ARMCC, CCR, Cmp);
Evan Chenga8e29892007-01-19 07:51:42 +00002108}
2109
Dan Gohmand858e902010-04-17 15:26:15 +00002110SDValue ARMTargetLowering::LowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) const {
Jim Grosbach0e0da732009-05-12 23:59:14 +00002111 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
2112 MFI->setFrameAddressIsTaken(true);
Owen Andersone50ed302009-08-10 22:56:29 +00002113 EVT VT = Op.getValueType();
Jim Grosbach0e0da732009-05-12 23:59:14 +00002114 DebugLoc dl = Op.getDebugLoc(); // FIXME probably not meaningful
2115 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Evan Chengcd828612009-06-18 23:14:30 +00002116 unsigned FrameReg = (Subtarget->isThumb() || Subtarget->isTargetDarwin())
Jim Grosbach0e0da732009-05-12 23:59:14 +00002117 ? ARM::R7 : ARM::R11;
2118 SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl, FrameReg, VT);
2119 while (Depth--)
David Greene1b58cab2010-02-15 16:55:24 +00002120 FrameAddr = DAG.getLoad(VT, dl, DAG.getEntryNode(), FrameAddr, NULL, 0,
2121 false, false, 0);
Jim Grosbach0e0da732009-05-12 23:59:14 +00002122 return FrameAddr;
2123}
2124
Dan Gohman475871a2008-07-27 21:46:04 +00002125SDValue
Dale Johannesen0f502f62009-02-03 22:26:09 +00002126ARMTargetLowering::EmitTargetCodeForMemcpy(SelectionDAG &DAG, DebugLoc dl,
Dan Gohman475871a2008-07-27 21:46:04 +00002127 SDValue Chain,
2128 SDValue Dst, SDValue Src,
2129 SDValue Size, unsigned Align,
Mon P Wang20adc9d2010-04-04 03:10:48 +00002130 bool isVolatile, bool AlwaysInline,
Dan Gohmand858e902010-04-17 15:26:15 +00002131 const Value *DstSV,
2132 uint64_t DstSVOff,
2133 const Value *SrcSV,
2134 uint64_t SrcSVOff) const {
Evan Cheng4102eb52007-10-22 22:11:27 +00002135 // Do repeated 4-byte loads and stores. To be improved.
Dan Gohman707e0182008-04-12 04:36:06 +00002136 // This requires 4-byte alignment.
2137 if ((Align & 3) != 0)
Dan Gohman475871a2008-07-27 21:46:04 +00002138 return SDValue();
Dan Gohman707e0182008-04-12 04:36:06 +00002139 // This requires the copy size to be a constant, preferrably
2140 // within a subtarget-specific limit.
2141 ConstantSDNode *ConstantSize = dyn_cast<ConstantSDNode>(Size);
2142 if (!ConstantSize)
Dan Gohman475871a2008-07-27 21:46:04 +00002143 return SDValue();
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002144 uint64_t SizeVal = ConstantSize->getZExtValue();
Dan Gohman707e0182008-04-12 04:36:06 +00002145 if (!AlwaysInline && SizeVal > getSubtarget()->getMaxInlineSizeThreshold())
Dan Gohman475871a2008-07-27 21:46:04 +00002146 return SDValue();
Dan Gohman707e0182008-04-12 04:36:06 +00002147
2148 unsigned BytesLeft = SizeVal & 3;
2149 unsigned NumMemOps = SizeVal >> 2;
Dale Johannesen8dd86c12007-05-17 21:31:21 +00002150 unsigned EmittedNumMemOps = 0;
Owen Anderson825b72b2009-08-11 20:47:22 +00002151 EVT VT = MVT::i32;
Dale Johannesen8dd86c12007-05-17 21:31:21 +00002152 unsigned VTSize = 4;
Evan Cheng4102eb52007-10-22 22:11:27 +00002153 unsigned i = 0;
Evan Chenge5e7ce42007-05-18 01:19:57 +00002154 const unsigned MAX_LOADS_IN_LDM = 6;
Dan Gohman475871a2008-07-27 21:46:04 +00002155 SDValue TFOps[MAX_LOADS_IN_LDM];
2156 SDValue Loads[MAX_LOADS_IN_LDM];
Dan Gohman1f13c682008-04-28 17:15:20 +00002157 uint64_t SrcOff = 0, DstOff = 0;
Dale Johannesen8dd86c12007-05-17 21:31:21 +00002158
Evan Cheng4102eb52007-10-22 22:11:27 +00002159 // Emit up to MAX_LOADS_IN_LDM loads, then a TokenFactor barrier, then the
2160 // same number of stores. The loads and stores will get combined into
Dale Johannesen8dd86c12007-05-17 21:31:21 +00002161 // ldm/stm later on.
Evan Cheng4102eb52007-10-22 22:11:27 +00002162 while (EmittedNumMemOps < NumMemOps) {
2163 for (i = 0;
2164 i < MAX_LOADS_IN_LDM && EmittedNumMemOps + i < NumMemOps; ++i) {
Dale Johannesen0f502f62009-02-03 22:26:09 +00002165 Loads[i] = DAG.getLoad(VT, dl, Chain,
Owen Anderson825b72b2009-08-11 20:47:22 +00002166 DAG.getNode(ISD::ADD, dl, MVT::i32, Src,
2167 DAG.getConstant(SrcOff, MVT::i32)),
Mon P Wang20adc9d2010-04-04 03:10:48 +00002168 SrcSV, SrcSVOff + SrcOff, isVolatile, false, 0);
Evan Cheng4102eb52007-10-22 22:11:27 +00002169 TFOps[i] = Loads[i].getValue(1);
Dale Johannesen8dd86c12007-05-17 21:31:21 +00002170 SrcOff += VTSize;
2171 }
Owen Anderson825b72b2009-08-11 20:47:22 +00002172 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, &TFOps[0], i);
Dale Johannesen8dd86c12007-05-17 21:31:21 +00002173
Evan Cheng4102eb52007-10-22 22:11:27 +00002174 for (i = 0;
2175 i < MAX_LOADS_IN_LDM && EmittedNumMemOps + i < NumMemOps; ++i) {
Dale Johannesen0f502f62009-02-03 22:26:09 +00002176 TFOps[i] = DAG.getStore(Chain, dl, Loads[i],
David Greene1b58cab2010-02-15 16:55:24 +00002177 DAG.getNode(ISD::ADD, dl, MVT::i32, Dst,
2178 DAG.getConstant(DstOff, MVT::i32)),
Mon P Wang20adc9d2010-04-04 03:10:48 +00002179 DstSV, DstSVOff + DstOff, isVolatile, false, 0);
Dale Johannesen8dd86c12007-05-17 21:31:21 +00002180 DstOff += VTSize;
2181 }
Owen Anderson825b72b2009-08-11 20:47:22 +00002182 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, &TFOps[0], i);
Evan Cheng4102eb52007-10-22 22:11:27 +00002183
Dale Johannesen8dd86c12007-05-17 21:31:21 +00002184 EmittedNumMemOps += i;
2185 }
2186
Bob Wilson2dc4f542009-03-20 22:42:55 +00002187 if (BytesLeft == 0)
Evan Cheng4102eb52007-10-22 22:11:27 +00002188 return Chain;
2189
2190 // Issue loads / stores for the trailing (1 - 3) bytes.
2191 unsigned BytesLeftSave = BytesLeft;
2192 i = 0;
2193 while (BytesLeft) {
2194 if (BytesLeft >= 2) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002195 VT = MVT::i16;
Evan Cheng4102eb52007-10-22 22:11:27 +00002196 VTSize = 2;
2197 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +00002198 VT = MVT::i8;
Evan Cheng4102eb52007-10-22 22:11:27 +00002199 VTSize = 1;
2200 }
2201
Dale Johannesen0f502f62009-02-03 22:26:09 +00002202 Loads[i] = DAG.getLoad(VT, dl, Chain,
Owen Anderson825b72b2009-08-11 20:47:22 +00002203 DAG.getNode(ISD::ADD, dl, MVT::i32, Src,
2204 DAG.getConstant(SrcOff, MVT::i32)),
David Greene1b58cab2010-02-15 16:55:24 +00002205 SrcSV, SrcSVOff + SrcOff, false, false, 0);
Evan Cheng4102eb52007-10-22 22:11:27 +00002206 TFOps[i] = Loads[i].getValue(1);
2207 ++i;
2208 SrcOff += VTSize;
2209 BytesLeft -= VTSize;
2210 }
Owen Anderson825b72b2009-08-11 20:47:22 +00002211 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, &TFOps[0], i);
Evan Cheng4102eb52007-10-22 22:11:27 +00002212
2213 i = 0;
2214 BytesLeft = BytesLeftSave;
2215 while (BytesLeft) {
2216 if (BytesLeft >= 2) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002217 VT = MVT::i16;
Evan Cheng4102eb52007-10-22 22:11:27 +00002218 VTSize = 2;
2219 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +00002220 VT = MVT::i8;
Evan Cheng4102eb52007-10-22 22:11:27 +00002221 VTSize = 1;
2222 }
2223
Dale Johannesen0f502f62009-02-03 22:26:09 +00002224 TFOps[i] = DAG.getStore(Chain, dl, Loads[i],
Owen Anderson825b72b2009-08-11 20:47:22 +00002225 DAG.getNode(ISD::ADD, dl, MVT::i32, Dst,
2226 DAG.getConstant(DstOff, MVT::i32)),
David Greene1b58cab2010-02-15 16:55:24 +00002227 DstSV, DstSVOff + DstOff, false, false, 0);
Evan Cheng4102eb52007-10-22 22:11:27 +00002228 ++i;
2229 DstOff += VTSize;
2230 BytesLeft -= VTSize;
2231 }
Owen Anderson825b72b2009-08-11 20:47:22 +00002232 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other, &TFOps[0], i);
Dale Johannesen8dd86c12007-05-17 21:31:21 +00002233}
2234
Bob Wilson9f3f0612010-04-17 05:30:19 +00002235/// ExpandBIT_CONVERT - If the target supports VFP, this function is called to
2236/// expand a bit convert where either the source or destination type is i64 to
2237/// use a VMOVDRR or VMOVRRD node. This should not be done when the non-i64
2238/// operand type is illegal (e.g., v2f32 for a target that doesn't support
2239/// vectors), since the legalizer won't know what to do with that.
Duncan Sands1607f052008-12-01 11:39:25 +00002240static SDValue ExpandBIT_CONVERT(SDNode *N, SelectionDAG &DAG) {
Bob Wilson9f3f0612010-04-17 05:30:19 +00002241 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
2242 DebugLoc dl = N->getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00002243 SDValue Op = N->getOperand(0);
Bob Wilson164cd8b2010-04-14 20:45:23 +00002244
Bob Wilson9f3f0612010-04-17 05:30:19 +00002245 // This function is only supposed to be called for i64 types, either as the
2246 // source or destination of the bit convert.
2247 EVT SrcVT = Op.getValueType();
2248 EVT DstVT = N->getValueType(0);
2249 assert((SrcVT == MVT::i64 || DstVT == MVT::i64) &&
2250 "ExpandBIT_CONVERT called for non-i64 type");
Bob Wilson164cd8b2010-04-14 20:45:23 +00002251
Bob Wilson9f3f0612010-04-17 05:30:19 +00002252 // Turn i64->f64 into VMOVDRR.
2253 if (SrcVT == MVT::i64 && TLI.isTypeLegal(DstVT)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002254 SDValue Lo = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, Op,
2255 DAG.getConstant(0, MVT::i32));
2256 SDValue Hi = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, Op,
2257 DAG.getConstant(1, MVT::i32));
Jim Grosbache5165492009-11-09 00:11:35 +00002258 return DAG.getNode(ARMISD::VMOVDRR, dl, MVT::f64, Lo, Hi);
Evan Chengc7c77292008-11-04 19:57:48 +00002259 }
Bob Wilson2dc4f542009-03-20 22:42:55 +00002260
Jim Grosbache5165492009-11-09 00:11:35 +00002261 // Turn f64->i64 into VMOVRRD.
Bob Wilson9f3f0612010-04-17 05:30:19 +00002262 if (DstVT == MVT::i64 && TLI.isTypeLegal(SrcVT)) {
2263 SDValue Cvt = DAG.getNode(ARMISD::VMOVRRD, dl,
2264 DAG.getVTList(MVT::i32, MVT::i32), &Op, 1);
2265 // Merge the pieces into a single i64 value.
2266 return DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, Cvt, Cvt.getValue(1));
2267 }
Bob Wilson2dc4f542009-03-20 22:42:55 +00002268
Bob Wilson9f3f0612010-04-17 05:30:19 +00002269 return SDValue();
Chris Lattner27a6c732007-11-24 07:07:01 +00002270}
2271
Bob Wilson5bafff32009-06-22 23:27:02 +00002272/// getZeroVector - Returns a vector of specified type with all zero elements.
2273///
Owen Andersone50ed302009-08-10 22:56:29 +00002274static SDValue getZeroVector(EVT VT, SelectionDAG &DAG, DebugLoc dl) {
Bob Wilson5bafff32009-06-22 23:27:02 +00002275 assert(VT.isVector() && "Expected a vector type");
2276
2277 // Zero vectors are used to represent vector negation and in those cases
2278 // will be implemented with the NEON VNEG instruction. However, VNEG does
2279 // not support i64 elements, so sometimes the zero vectors will need to be
2280 // explicitly constructed. For those cases, and potentially other uses in
Anton Korobeynikov2ba62ef2009-09-08 22:51:43 +00002281 // the future, always build zero vectors as <16 x i8> or <8 x i8> bitcasted
Bob Wilson5bafff32009-06-22 23:27:02 +00002282 // to their dest type. This ensures they get CSE'd.
2283 SDValue Vec;
Anton Korobeynikov2ba62ef2009-09-08 22:51:43 +00002284 SDValue Cst = DAG.getTargetConstant(0, MVT::i8);
2285 SmallVector<SDValue, 8> Ops;
2286 MVT TVT;
2287
2288 if (VT.getSizeInBits() == 64) {
2289 Ops.assign(8, Cst); TVT = MVT::v8i8;
2290 } else {
2291 Ops.assign(16, Cst); TVT = MVT::v16i8;
2292 }
2293 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, TVT, &Ops[0], Ops.size());
Bob Wilson5bafff32009-06-22 23:27:02 +00002294
2295 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Vec);
2296}
2297
2298/// getOnesVector - Returns a vector of specified type with all bits set.
2299///
Owen Andersone50ed302009-08-10 22:56:29 +00002300static SDValue getOnesVector(EVT VT, SelectionDAG &DAG, DebugLoc dl) {
Bob Wilson5bafff32009-06-22 23:27:02 +00002301 assert(VT.isVector() && "Expected a vector type");
2302
Bob Wilson929ffa22009-10-30 20:13:25 +00002303 // Always build ones vectors as <16 x i8> or <8 x i8> bitcasted to their
Anton Korobeynikov2ba62ef2009-09-08 22:51:43 +00002304 // dest type. This ensures they get CSE'd.
Bob Wilson5bafff32009-06-22 23:27:02 +00002305 SDValue Vec;
Anton Korobeynikov2ba62ef2009-09-08 22:51:43 +00002306 SDValue Cst = DAG.getTargetConstant(0xFF, MVT::i8);
2307 SmallVector<SDValue, 8> Ops;
2308 MVT TVT;
2309
2310 if (VT.getSizeInBits() == 64) {
2311 Ops.assign(8, Cst); TVT = MVT::v8i8;
2312 } else {
2313 Ops.assign(16, Cst); TVT = MVT::v16i8;
2314 }
2315 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, TVT, &Ops[0], Ops.size());
Bob Wilson5bafff32009-06-22 23:27:02 +00002316
2317 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Vec);
2318}
2319
Jim Grosbachb4a976c2009-10-31 21:00:56 +00002320/// LowerShiftRightParts - Lower SRA_PARTS, which returns two
2321/// i32 values and take a 2 x i32 value to shift plus a shift amount.
Dan Gohmand858e902010-04-17 15:26:15 +00002322SDValue ARMTargetLowering::LowerShiftRightParts(SDValue Op,
2323 SelectionDAG &DAG) const {
Jim Grosbachb4a976c2009-10-31 21:00:56 +00002324 assert(Op.getNumOperands() == 3 && "Not a double-shift!");
2325 EVT VT = Op.getValueType();
2326 unsigned VTBits = VT.getSizeInBits();
2327 DebugLoc dl = Op.getDebugLoc();
2328 SDValue ShOpLo = Op.getOperand(0);
2329 SDValue ShOpHi = Op.getOperand(1);
2330 SDValue ShAmt = Op.getOperand(2);
2331 SDValue ARMCC;
Jim Grosbachbcf2f2c2009-10-31 21:42:19 +00002332 unsigned Opc = (Op.getOpcode() == ISD::SRA_PARTS) ? ISD::SRA : ISD::SRL;
Jim Grosbachb4a976c2009-10-31 21:00:56 +00002333
Jim Grosbachbcf2f2c2009-10-31 21:42:19 +00002334 assert(Op.getOpcode() == ISD::SRA_PARTS || Op.getOpcode() == ISD::SRL_PARTS);
2335
Jim Grosbachb4a976c2009-10-31 21:00:56 +00002336 SDValue RevShAmt = DAG.getNode(ISD::SUB, dl, MVT::i32,
2337 DAG.getConstant(VTBits, MVT::i32), ShAmt);
2338 SDValue Tmp1 = DAG.getNode(ISD::SRL, dl, VT, ShOpLo, ShAmt);
2339 SDValue ExtraShAmt = DAG.getNode(ISD::SUB, dl, MVT::i32, ShAmt,
2340 DAG.getConstant(VTBits, MVT::i32));
2341 SDValue Tmp2 = DAG.getNode(ISD::SHL, dl, VT, ShOpHi, RevShAmt);
2342 SDValue FalseVal = DAG.getNode(ISD::OR, dl, VT, Tmp1, Tmp2);
Jim Grosbachbcf2f2c2009-10-31 21:42:19 +00002343 SDValue TrueVal = DAG.getNode(Opc, dl, VT, ShOpHi, ExtraShAmt);
Jim Grosbachb4a976c2009-10-31 21:00:56 +00002344
2345 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
2346 SDValue Cmp = getARMCmp(ExtraShAmt, DAG.getConstant(0, MVT::i32), ISD::SETGE,
Evan Cheng06b53c02009-11-12 07:13:11 +00002347 ARMCC, DAG, dl);
Jim Grosbachbcf2f2c2009-10-31 21:42:19 +00002348 SDValue Hi = DAG.getNode(Opc, dl, VT, ShOpHi, ShAmt);
Jim Grosbachb4a976c2009-10-31 21:00:56 +00002349 SDValue Lo = DAG.getNode(ARMISD::CMOV, dl, VT, FalseVal, TrueVal, ARMCC,
2350 CCR, Cmp);
2351
2352 SDValue Ops[2] = { Lo, Hi };
2353 return DAG.getMergeValues(Ops, 2, dl);
2354}
2355
Jim Grosbachc2b879f2009-10-31 19:38:01 +00002356/// LowerShiftLeftParts - Lower SHL_PARTS, which returns two
2357/// i32 values and take a 2 x i32 value to shift plus a shift amount.
Dan Gohmand858e902010-04-17 15:26:15 +00002358SDValue ARMTargetLowering::LowerShiftLeftParts(SDValue Op,
2359 SelectionDAG &DAG) const {
Jim Grosbachc2b879f2009-10-31 19:38:01 +00002360 assert(Op.getNumOperands() == 3 && "Not a double-shift!");
2361 EVT VT = Op.getValueType();
2362 unsigned VTBits = VT.getSizeInBits();
2363 DebugLoc dl = Op.getDebugLoc();
2364 SDValue ShOpLo = Op.getOperand(0);
2365 SDValue ShOpHi = Op.getOperand(1);
2366 SDValue ShAmt = Op.getOperand(2);
2367 SDValue ARMCC;
2368
2369 assert(Op.getOpcode() == ISD::SHL_PARTS);
2370 SDValue RevShAmt = DAG.getNode(ISD::SUB, dl, MVT::i32,
2371 DAG.getConstant(VTBits, MVT::i32), ShAmt);
2372 SDValue Tmp1 = DAG.getNode(ISD::SRL, dl, VT, ShOpLo, RevShAmt);
2373 SDValue ExtraShAmt = DAG.getNode(ISD::SUB, dl, MVT::i32, ShAmt,
2374 DAG.getConstant(VTBits, MVT::i32));
2375 SDValue Tmp2 = DAG.getNode(ISD::SHL, dl, VT, ShOpHi, ShAmt);
2376 SDValue Tmp3 = DAG.getNode(ISD::SHL, dl, VT, ShOpLo, ExtraShAmt);
2377
2378 SDValue FalseVal = DAG.getNode(ISD::OR, dl, VT, Tmp1, Tmp2);
2379 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
2380 SDValue Cmp = getARMCmp(ExtraShAmt, DAG.getConstant(0, MVT::i32), ISD::SETGE,
Evan Cheng06b53c02009-11-12 07:13:11 +00002381 ARMCC, DAG, dl);
Jim Grosbachc2b879f2009-10-31 19:38:01 +00002382 SDValue Lo = DAG.getNode(ISD::SHL, dl, VT, ShOpLo, ShAmt);
2383 SDValue Hi = DAG.getNode(ARMISD::CMOV, dl, VT, FalseVal, Tmp3, ARMCC,
2384 CCR, Cmp);
2385
2386 SDValue Ops[2] = { Lo, Hi };
2387 return DAG.getMergeValues(Ops, 2, dl);
2388}
2389
Jim Grosbach3482c802010-01-18 19:58:49 +00002390static SDValue LowerCTTZ(SDNode *N, SelectionDAG &DAG,
2391 const ARMSubtarget *ST) {
2392 EVT VT = N->getValueType(0);
2393 DebugLoc dl = N->getDebugLoc();
2394
2395 if (!ST->hasV6T2Ops())
2396 return SDValue();
2397
2398 SDValue rbit = DAG.getNode(ARMISD::RBIT, dl, VT, N->getOperand(0));
2399 return DAG.getNode(ISD::CTLZ, dl, VT, rbit);
2400}
2401
Bob Wilson5bafff32009-06-22 23:27:02 +00002402static SDValue LowerShift(SDNode *N, SelectionDAG &DAG,
2403 const ARMSubtarget *ST) {
Owen Andersone50ed302009-08-10 22:56:29 +00002404 EVT VT = N->getValueType(0);
Bob Wilson5bafff32009-06-22 23:27:02 +00002405 DebugLoc dl = N->getDebugLoc();
2406
2407 // Lower vector shifts on NEON to use VSHL.
2408 if (VT.isVector()) {
2409 assert(ST->hasNEON() && "unexpected vector shift");
2410
2411 // Left shifts translate directly to the vshiftu intrinsic.
2412 if (N->getOpcode() == ISD::SHL)
2413 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00002414 DAG.getConstant(Intrinsic::arm_neon_vshiftu, MVT::i32),
Bob Wilson5bafff32009-06-22 23:27:02 +00002415 N->getOperand(0), N->getOperand(1));
2416
2417 assert((N->getOpcode() == ISD::SRA ||
2418 N->getOpcode() == ISD::SRL) && "unexpected vector shift opcode");
2419
2420 // NEON uses the same intrinsics for both left and right shifts. For
2421 // right shifts, the shift amounts are negative, so negate the vector of
2422 // shift amounts.
Owen Andersone50ed302009-08-10 22:56:29 +00002423 EVT ShiftVT = N->getOperand(1).getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00002424 SDValue NegatedCount = DAG.getNode(ISD::SUB, dl, ShiftVT,
2425 getZeroVector(ShiftVT, DAG, dl),
2426 N->getOperand(1));
2427 Intrinsic::ID vshiftInt = (N->getOpcode() == ISD::SRA ?
2428 Intrinsic::arm_neon_vshifts :
2429 Intrinsic::arm_neon_vshiftu);
2430 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00002431 DAG.getConstant(vshiftInt, MVT::i32),
Bob Wilson5bafff32009-06-22 23:27:02 +00002432 N->getOperand(0), NegatedCount);
2433 }
2434
Eli Friedmance392eb2009-08-22 03:13:10 +00002435 // We can get here for a node like i32 = ISD::SHL i32, i64
2436 if (VT != MVT::i64)
2437 return SDValue();
2438
2439 assert((N->getOpcode() == ISD::SRL || N->getOpcode() == ISD::SRA) &&
Chris Lattner27a6c732007-11-24 07:07:01 +00002440 "Unknown shift to lower!");
Duncan Sands1607f052008-12-01 11:39:25 +00002441
Chris Lattner27a6c732007-11-24 07:07:01 +00002442 // We only lower SRA, SRL of 1 here, all others use generic lowering.
2443 if (!isa<ConstantSDNode>(N->getOperand(1)) ||
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002444 cast<ConstantSDNode>(N->getOperand(1))->getZExtValue() != 1)
Duncan Sands1607f052008-12-01 11:39:25 +00002445 return SDValue();
Bob Wilson2dc4f542009-03-20 22:42:55 +00002446
Chris Lattner27a6c732007-11-24 07:07:01 +00002447 // If we are in thumb mode, we don't have RRX.
David Goodwinf1daf7d2009-07-08 23:10:31 +00002448 if (ST->isThumb1Only()) return SDValue();
Bob Wilson2dc4f542009-03-20 22:42:55 +00002449
Chris Lattner27a6c732007-11-24 07:07:01 +00002450 // Okay, we have a 64-bit SRA or SRL of 1. Lower this to an RRX expr.
Owen Anderson825b72b2009-08-11 20:47:22 +00002451 SDValue Lo = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(0),
2452 DAG.getConstant(0, MVT::i32));
2453 SDValue Hi = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(0),
2454 DAG.getConstant(1, MVT::i32));
Bob Wilson2dc4f542009-03-20 22:42:55 +00002455
Chris Lattner27a6c732007-11-24 07:07:01 +00002456 // First, build a SRA_FLAG/SRL_FLAG op, which shifts the top part by one and
2457 // captures the result into a carry flag.
2458 unsigned Opc = N->getOpcode() == ISD::SRL ? ARMISD::SRL_FLAG:ARMISD::SRA_FLAG;
Owen Anderson825b72b2009-08-11 20:47:22 +00002459 Hi = DAG.getNode(Opc, dl, DAG.getVTList(MVT::i32, MVT::Flag), &Hi, 1);
Bob Wilson2dc4f542009-03-20 22:42:55 +00002460
Chris Lattner27a6c732007-11-24 07:07:01 +00002461 // The low part is an ARMISD::RRX operand, which shifts the carry in.
Owen Anderson825b72b2009-08-11 20:47:22 +00002462 Lo = DAG.getNode(ARMISD::RRX, dl, MVT::i32, Lo, Hi.getValue(1));
Bob Wilson2dc4f542009-03-20 22:42:55 +00002463
Chris Lattner27a6c732007-11-24 07:07:01 +00002464 // Merge the pieces into a single i64 value.
Owen Anderson825b72b2009-08-11 20:47:22 +00002465 return DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, Lo, Hi);
Chris Lattner27a6c732007-11-24 07:07:01 +00002466}
2467
Bob Wilson5bafff32009-06-22 23:27:02 +00002468static SDValue LowerVSETCC(SDValue Op, SelectionDAG &DAG) {
2469 SDValue TmpOp0, TmpOp1;
2470 bool Invert = false;
2471 bool Swap = false;
2472 unsigned Opc = 0;
2473
2474 SDValue Op0 = Op.getOperand(0);
2475 SDValue Op1 = Op.getOperand(1);
2476 SDValue CC = Op.getOperand(2);
Owen Andersone50ed302009-08-10 22:56:29 +00002477 EVT VT = Op.getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00002478 ISD::CondCode SetCCOpcode = cast<CondCodeSDNode>(CC)->get();
2479 DebugLoc dl = Op.getDebugLoc();
2480
2481 if (Op.getOperand(1).getValueType().isFloatingPoint()) {
2482 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002483 default: llvm_unreachable("Illegal FP comparison"); break;
Bob Wilson5bafff32009-06-22 23:27:02 +00002484 case ISD::SETUNE:
2485 case ISD::SETNE: Invert = true; // Fallthrough
2486 case ISD::SETOEQ:
2487 case ISD::SETEQ: Opc = ARMISD::VCEQ; break;
2488 case ISD::SETOLT:
2489 case ISD::SETLT: Swap = true; // Fallthrough
2490 case ISD::SETOGT:
2491 case ISD::SETGT: Opc = ARMISD::VCGT; break;
2492 case ISD::SETOLE:
2493 case ISD::SETLE: Swap = true; // Fallthrough
2494 case ISD::SETOGE:
2495 case ISD::SETGE: Opc = ARMISD::VCGE; break;
2496 case ISD::SETUGE: Swap = true; // Fallthrough
2497 case ISD::SETULE: Invert = true; Opc = ARMISD::VCGT; break;
2498 case ISD::SETUGT: Swap = true; // Fallthrough
2499 case ISD::SETULT: Invert = true; Opc = ARMISD::VCGE; break;
2500 case ISD::SETUEQ: Invert = true; // Fallthrough
2501 case ISD::SETONE:
2502 // Expand this to (OLT | OGT).
2503 TmpOp0 = Op0;
2504 TmpOp1 = Op1;
2505 Opc = ISD::OR;
2506 Op0 = DAG.getNode(ARMISD::VCGT, dl, VT, TmpOp1, TmpOp0);
2507 Op1 = DAG.getNode(ARMISD::VCGT, dl, VT, TmpOp0, TmpOp1);
2508 break;
2509 case ISD::SETUO: Invert = true; // Fallthrough
2510 case ISD::SETO:
2511 // Expand this to (OLT | OGE).
2512 TmpOp0 = Op0;
2513 TmpOp1 = Op1;
2514 Opc = ISD::OR;
2515 Op0 = DAG.getNode(ARMISD::VCGT, dl, VT, TmpOp1, TmpOp0);
2516 Op1 = DAG.getNode(ARMISD::VCGE, dl, VT, TmpOp0, TmpOp1);
2517 break;
2518 }
2519 } else {
2520 // Integer comparisons.
2521 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002522 default: llvm_unreachable("Illegal integer comparison"); break;
Bob Wilson5bafff32009-06-22 23:27:02 +00002523 case ISD::SETNE: Invert = true;
2524 case ISD::SETEQ: Opc = ARMISD::VCEQ; break;
2525 case ISD::SETLT: Swap = true;
2526 case ISD::SETGT: Opc = ARMISD::VCGT; break;
2527 case ISD::SETLE: Swap = true;
2528 case ISD::SETGE: Opc = ARMISD::VCGE; break;
2529 case ISD::SETULT: Swap = true;
2530 case ISD::SETUGT: Opc = ARMISD::VCGTU; break;
2531 case ISD::SETULE: Swap = true;
2532 case ISD::SETUGE: Opc = ARMISD::VCGEU; break;
2533 }
2534
Nick Lewycky7f6aa2b2009-07-08 03:04:38 +00002535 // Detect VTST (Vector Test Bits) = icmp ne (and (op0, op1), zero).
Bob Wilson5bafff32009-06-22 23:27:02 +00002536 if (Opc == ARMISD::VCEQ) {
2537
2538 SDValue AndOp;
2539 if (ISD::isBuildVectorAllZeros(Op1.getNode()))
2540 AndOp = Op0;
2541 else if (ISD::isBuildVectorAllZeros(Op0.getNode()))
2542 AndOp = Op1;
2543
2544 // Ignore bitconvert.
2545 if (AndOp.getNode() && AndOp.getOpcode() == ISD::BIT_CONVERT)
2546 AndOp = AndOp.getOperand(0);
2547
2548 if (AndOp.getNode() && AndOp.getOpcode() == ISD::AND) {
2549 Opc = ARMISD::VTST;
2550 Op0 = DAG.getNode(ISD::BIT_CONVERT, dl, VT, AndOp.getOperand(0));
2551 Op1 = DAG.getNode(ISD::BIT_CONVERT, dl, VT, AndOp.getOperand(1));
2552 Invert = !Invert;
2553 }
2554 }
2555 }
2556
2557 if (Swap)
2558 std::swap(Op0, Op1);
2559
2560 SDValue Result = DAG.getNode(Opc, dl, VT, Op0, Op1);
2561
2562 if (Invert)
2563 Result = DAG.getNOT(dl, Result, VT);
2564
2565 return Result;
2566}
2567
2568/// isVMOVSplat - Check if the specified splat value corresponds to an immediate
2569/// VMOV instruction, and if so, return the constant being splatted.
2570static SDValue isVMOVSplat(uint64_t SplatBits, uint64_t SplatUndef,
2571 unsigned SplatBitSize, SelectionDAG &DAG) {
2572 switch (SplatBitSize) {
2573 case 8:
2574 // Any 1-byte value is OK.
2575 assert((SplatBits & ~0xff) == 0 && "one byte splat value is too big");
Owen Anderson825b72b2009-08-11 20:47:22 +00002576 return DAG.getTargetConstant(SplatBits, MVT::i8);
Bob Wilson5bafff32009-06-22 23:27:02 +00002577
2578 case 16:
2579 // NEON's 16-bit VMOV supports splat values where only one byte is nonzero.
2580 if ((SplatBits & ~0xff) == 0 ||
2581 (SplatBits & ~0xff00) == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00002582 return DAG.getTargetConstant(SplatBits, MVT::i16);
Bob Wilson5bafff32009-06-22 23:27:02 +00002583 break;
2584
2585 case 32:
2586 // NEON's 32-bit VMOV supports splat values where:
2587 // * only one byte is nonzero, or
2588 // * the least significant byte is 0xff and the second byte is nonzero, or
2589 // * the least significant 2 bytes are 0xff and the third is nonzero.
2590 if ((SplatBits & ~0xff) == 0 ||
2591 (SplatBits & ~0xff00) == 0 ||
2592 (SplatBits & ~0xff0000) == 0 ||
2593 (SplatBits & ~0xff000000) == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00002594 return DAG.getTargetConstant(SplatBits, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00002595
2596 if ((SplatBits & ~0xffff) == 0 &&
2597 ((SplatBits | SplatUndef) & 0xff) == 0xff)
Owen Anderson825b72b2009-08-11 20:47:22 +00002598 return DAG.getTargetConstant(SplatBits | 0xff, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00002599
2600 if ((SplatBits & ~0xffffff) == 0 &&
2601 ((SplatBits | SplatUndef) & 0xffff) == 0xffff)
Owen Anderson825b72b2009-08-11 20:47:22 +00002602 return DAG.getTargetConstant(SplatBits | 0xffff, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00002603
2604 // Note: there are a few 32-bit splat values (specifically: 00ffff00,
2605 // ff000000, ff0000ff, and ffff00ff) that are valid for VMOV.I64 but not
2606 // VMOV.I32. A (very) minor optimization would be to replicate the value
2607 // and fall through here to test for a valid 64-bit splat. But, then the
2608 // caller would also need to check and handle the change in size.
2609 break;
2610
2611 case 64: {
2612 // NEON has a 64-bit VMOV splat where each byte is either 0 or 0xff.
2613 uint64_t BitMask = 0xff;
2614 uint64_t Val = 0;
2615 for (int ByteNum = 0; ByteNum < 8; ++ByteNum) {
2616 if (((SplatBits | SplatUndef) & BitMask) == BitMask)
2617 Val |= BitMask;
2618 else if ((SplatBits & BitMask) != 0)
2619 return SDValue();
2620 BitMask <<= 8;
2621 }
Owen Anderson825b72b2009-08-11 20:47:22 +00002622 return DAG.getTargetConstant(Val, MVT::i64);
Bob Wilson5bafff32009-06-22 23:27:02 +00002623 }
2624
2625 default:
Torok Edwinc23197a2009-07-14 16:55:14 +00002626 llvm_unreachable("unexpected size for isVMOVSplat");
Bob Wilson5bafff32009-06-22 23:27:02 +00002627 break;
2628 }
2629
2630 return SDValue();
2631}
2632
2633/// getVMOVImm - If this is a build_vector of constants which can be
2634/// formed by using a VMOV instruction of the specified element size,
2635/// return the constant being splatted. The ByteSize field indicates the
2636/// number of bytes of each element [1248].
2637SDValue ARM::getVMOVImm(SDNode *N, unsigned ByteSize, SelectionDAG &DAG) {
2638 BuildVectorSDNode *BVN = dyn_cast<BuildVectorSDNode>(N);
2639 APInt SplatBits, SplatUndef;
2640 unsigned SplatBitSize;
2641 bool HasAnyUndefs;
2642 if (! BVN || ! BVN->isConstantSplat(SplatBits, SplatUndef, SplatBitSize,
2643 HasAnyUndefs, ByteSize * 8))
2644 return SDValue();
2645
2646 if (SplatBitSize > ByteSize * 8)
2647 return SDValue();
2648
2649 return isVMOVSplat(SplatBits.getZExtValue(), SplatUndef.getZExtValue(),
2650 SplatBitSize, DAG);
2651}
2652
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00002653static bool isVEXTMask(const SmallVectorImpl<int> &M, EVT VT,
2654 bool &ReverseVEXT, unsigned &Imm) {
Bob Wilsonde95c1b82009-08-19 17:03:43 +00002655 unsigned NumElts = VT.getVectorNumElements();
2656 ReverseVEXT = false;
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00002657 Imm = M[0];
Bob Wilsonde95c1b82009-08-19 17:03:43 +00002658
2659 // If this is a VEXT shuffle, the immediate value is the index of the first
2660 // element. The other shuffle indices must be the successive elements after
2661 // the first one.
2662 unsigned ExpectedElt = Imm;
2663 for (unsigned i = 1; i < NumElts; ++i) {
Bob Wilsonde95c1b82009-08-19 17:03:43 +00002664 // Increment the expected index. If it wraps around, it may still be
2665 // a VEXT but the source vectors must be swapped.
2666 ExpectedElt += 1;
2667 if (ExpectedElt == NumElts * 2) {
2668 ExpectedElt = 0;
2669 ReverseVEXT = true;
2670 }
2671
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00002672 if (ExpectedElt != static_cast<unsigned>(M[i]))
Bob Wilsonde95c1b82009-08-19 17:03:43 +00002673 return false;
2674 }
2675
2676 // Adjust the index value if the source operands will be swapped.
2677 if (ReverseVEXT)
2678 Imm -= NumElts;
2679
Bob Wilsonde95c1b82009-08-19 17:03:43 +00002680 return true;
2681}
2682
Bob Wilson8bb9e482009-07-26 00:39:34 +00002683/// isVREVMask - Check if a vector shuffle corresponds to a VREV
2684/// instruction with the specified blocksize. (The order of the elements
2685/// within each block of the vector is reversed.)
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00002686static bool isVREVMask(const SmallVectorImpl<int> &M, EVT VT,
2687 unsigned BlockSize) {
Bob Wilson8bb9e482009-07-26 00:39:34 +00002688 assert((BlockSize==16 || BlockSize==32 || BlockSize==64) &&
2689 "Only possible block sizes for VREV are: 16, 32, 64");
2690
Bob Wilson8bb9e482009-07-26 00:39:34 +00002691 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
Bob Wilson20d10812009-10-21 21:36:27 +00002692 if (EltSz == 64)
2693 return false;
2694
2695 unsigned NumElts = VT.getVectorNumElements();
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00002696 unsigned BlockElts = M[0] + 1;
Bob Wilson8bb9e482009-07-26 00:39:34 +00002697
2698 if (BlockSize <= EltSz || BlockSize != BlockElts * EltSz)
2699 return false;
2700
2701 for (unsigned i = 0; i < NumElts; ++i) {
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00002702 if ((unsigned) M[i] !=
Bob Wilson8bb9e482009-07-26 00:39:34 +00002703 (i - i%BlockElts) + (BlockElts - 1 - i%BlockElts))
2704 return false;
2705 }
2706
2707 return true;
2708}
2709
Bob Wilsonc692cb72009-08-21 20:54:19 +00002710static bool isVTRNMask(const SmallVectorImpl<int> &M, EVT VT,
2711 unsigned &WhichResult) {
Bob Wilson20d10812009-10-21 21:36:27 +00002712 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
2713 if (EltSz == 64)
2714 return false;
2715
Bob Wilsonc692cb72009-08-21 20:54:19 +00002716 unsigned NumElts = VT.getVectorNumElements();
2717 WhichResult = (M[0] == 0 ? 0 : 1);
2718 for (unsigned i = 0; i < NumElts; i += 2) {
2719 if ((unsigned) M[i] != i + WhichResult ||
2720 (unsigned) M[i+1] != i + NumElts + WhichResult)
2721 return false;
2722 }
2723 return true;
2724}
2725
Bob Wilson324f4f12009-12-03 06:40:55 +00002726/// isVTRN_v_undef_Mask - Special case of isVTRNMask for canonical form of
2727/// "vector_shuffle v, v", i.e., "vector_shuffle v, undef".
2728/// Mask is e.g., <0, 0, 2, 2> instead of <0, 4, 2, 6>.
2729static bool isVTRN_v_undef_Mask(const SmallVectorImpl<int> &M, EVT VT,
2730 unsigned &WhichResult) {
2731 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
2732 if (EltSz == 64)
2733 return false;
2734
2735 unsigned NumElts = VT.getVectorNumElements();
2736 WhichResult = (M[0] == 0 ? 0 : 1);
2737 for (unsigned i = 0; i < NumElts; i += 2) {
2738 if ((unsigned) M[i] != i + WhichResult ||
2739 (unsigned) M[i+1] != i + WhichResult)
2740 return false;
2741 }
2742 return true;
2743}
2744
Bob Wilsonc692cb72009-08-21 20:54:19 +00002745static bool isVUZPMask(const SmallVectorImpl<int> &M, EVT VT,
2746 unsigned &WhichResult) {
Bob Wilson20d10812009-10-21 21:36:27 +00002747 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
2748 if (EltSz == 64)
2749 return false;
2750
Bob Wilsonc692cb72009-08-21 20:54:19 +00002751 unsigned NumElts = VT.getVectorNumElements();
2752 WhichResult = (M[0] == 0 ? 0 : 1);
2753 for (unsigned i = 0; i != NumElts; ++i) {
2754 if ((unsigned) M[i] != 2 * i + WhichResult)
2755 return false;
2756 }
2757
2758 // VUZP.32 for 64-bit vectors is a pseudo-instruction alias for VTRN.32.
Bob Wilson20d10812009-10-21 21:36:27 +00002759 if (VT.is64BitVector() && EltSz == 32)
Bob Wilsonc692cb72009-08-21 20:54:19 +00002760 return false;
2761
2762 return true;
2763}
2764
Bob Wilson324f4f12009-12-03 06:40:55 +00002765/// isVUZP_v_undef_Mask - Special case of isVUZPMask for canonical form of
2766/// "vector_shuffle v, v", i.e., "vector_shuffle v, undef".
2767/// Mask is e.g., <0, 2, 0, 2> instead of <0, 2, 4, 6>,
2768static bool isVUZP_v_undef_Mask(const SmallVectorImpl<int> &M, EVT VT,
2769 unsigned &WhichResult) {
2770 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
2771 if (EltSz == 64)
2772 return false;
2773
2774 unsigned Half = VT.getVectorNumElements() / 2;
2775 WhichResult = (M[0] == 0 ? 0 : 1);
2776 for (unsigned j = 0; j != 2; ++j) {
2777 unsigned Idx = WhichResult;
2778 for (unsigned i = 0; i != Half; ++i) {
2779 if ((unsigned) M[i + j * Half] != Idx)
2780 return false;
2781 Idx += 2;
2782 }
2783 }
2784
2785 // VUZP.32 for 64-bit vectors is a pseudo-instruction alias for VTRN.32.
2786 if (VT.is64BitVector() && EltSz == 32)
2787 return false;
2788
2789 return true;
2790}
2791
Bob Wilsonc692cb72009-08-21 20:54:19 +00002792static bool isVZIPMask(const SmallVectorImpl<int> &M, EVT VT,
2793 unsigned &WhichResult) {
Bob Wilson20d10812009-10-21 21:36:27 +00002794 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
2795 if (EltSz == 64)
2796 return false;
2797
Bob Wilsonc692cb72009-08-21 20:54:19 +00002798 unsigned NumElts = VT.getVectorNumElements();
2799 WhichResult = (M[0] == 0 ? 0 : 1);
2800 unsigned Idx = WhichResult * NumElts / 2;
2801 for (unsigned i = 0; i != NumElts; i += 2) {
2802 if ((unsigned) M[i] != Idx ||
2803 (unsigned) M[i+1] != Idx + NumElts)
2804 return false;
2805 Idx += 1;
2806 }
2807
2808 // VZIP.32 for 64-bit vectors is a pseudo-instruction alias for VTRN.32.
Bob Wilson20d10812009-10-21 21:36:27 +00002809 if (VT.is64BitVector() && EltSz == 32)
Bob Wilsonc692cb72009-08-21 20:54:19 +00002810 return false;
2811
2812 return true;
2813}
2814
Bob Wilson324f4f12009-12-03 06:40:55 +00002815/// isVZIP_v_undef_Mask - Special case of isVZIPMask for canonical form of
2816/// "vector_shuffle v, v", i.e., "vector_shuffle v, undef".
2817/// Mask is e.g., <0, 0, 1, 1> instead of <0, 4, 1, 5>.
2818static bool isVZIP_v_undef_Mask(const SmallVectorImpl<int> &M, EVT VT,
2819 unsigned &WhichResult) {
2820 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
2821 if (EltSz == 64)
2822 return false;
2823
2824 unsigned NumElts = VT.getVectorNumElements();
2825 WhichResult = (M[0] == 0 ? 0 : 1);
2826 unsigned Idx = WhichResult * NumElts / 2;
2827 for (unsigned i = 0; i != NumElts; i += 2) {
2828 if ((unsigned) M[i] != Idx ||
2829 (unsigned) M[i+1] != Idx)
2830 return false;
2831 Idx += 1;
2832 }
2833
2834 // VZIP.32 for 64-bit vectors is a pseudo-instruction alias for VTRN.32.
2835 if (VT.is64BitVector() && EltSz == 32)
2836 return false;
2837
2838 return true;
2839}
2840
2841
Owen Andersone50ed302009-08-10 22:56:29 +00002842static SDValue BuildSplat(SDValue Val, EVT VT, SelectionDAG &DAG, DebugLoc dl) {
Bob Wilson5bafff32009-06-22 23:27:02 +00002843 // Canonicalize all-zeros and all-ones vectors.
Bob Wilsond06791f2009-08-13 01:57:47 +00002844 ConstantSDNode *ConstVal = cast<ConstantSDNode>(Val.getNode());
Bob Wilson5bafff32009-06-22 23:27:02 +00002845 if (ConstVal->isNullValue())
2846 return getZeroVector(VT, DAG, dl);
2847 if (ConstVal->isAllOnesValue())
2848 return getOnesVector(VT, DAG, dl);
2849
Owen Andersone50ed302009-08-10 22:56:29 +00002850 EVT CanonicalVT;
Bob Wilson5bafff32009-06-22 23:27:02 +00002851 if (VT.is64BitVector()) {
2852 switch (Val.getValueType().getSizeInBits()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002853 case 8: CanonicalVT = MVT::v8i8; break;
2854 case 16: CanonicalVT = MVT::v4i16; break;
2855 case 32: CanonicalVT = MVT::v2i32; break;
2856 case 64: CanonicalVT = MVT::v1i64; break;
Torok Edwinc23197a2009-07-14 16:55:14 +00002857 default: llvm_unreachable("unexpected splat element type"); break;
Bob Wilson5bafff32009-06-22 23:27:02 +00002858 }
2859 } else {
2860 assert(VT.is128BitVector() && "unknown splat vector size");
2861 switch (Val.getValueType().getSizeInBits()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002862 case 8: CanonicalVT = MVT::v16i8; break;
2863 case 16: CanonicalVT = MVT::v8i16; break;
2864 case 32: CanonicalVT = MVT::v4i32; break;
2865 case 64: CanonicalVT = MVT::v2i64; break;
Torok Edwinc23197a2009-07-14 16:55:14 +00002866 default: llvm_unreachable("unexpected splat element type"); break;
Bob Wilson5bafff32009-06-22 23:27:02 +00002867 }
2868 }
2869
2870 // Build a canonical splat for this value.
2871 SmallVector<SDValue, 8> Ops;
2872 Ops.assign(CanonicalVT.getVectorNumElements(), Val);
2873 SDValue Res = DAG.getNode(ISD::BUILD_VECTOR, dl, CanonicalVT, &Ops[0],
2874 Ops.size());
2875 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Res);
2876}
2877
2878// If this is a case we can't handle, return null and let the default
2879// expansion code take care of it.
2880static SDValue LowerBUILD_VECTOR(SDValue Op, SelectionDAG &DAG) {
Bob Wilsond06791f2009-08-13 01:57:47 +00002881 BuildVectorSDNode *BVN = cast<BuildVectorSDNode>(Op.getNode());
Bob Wilson5bafff32009-06-22 23:27:02 +00002882 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00002883 EVT VT = Op.getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00002884
2885 APInt SplatBits, SplatUndef;
2886 unsigned SplatBitSize;
2887 bool HasAnyUndefs;
2888 if (BVN->isConstantSplat(SplatBits, SplatUndef, SplatBitSize, HasAnyUndefs)) {
Anton Korobeynikov71624cc2009-08-29 00:08:18 +00002889 if (SplatBitSize <= 64) {
2890 SDValue Val = isVMOVSplat(SplatBits.getZExtValue(),
2891 SplatUndef.getZExtValue(), SplatBitSize, DAG);
2892 if (Val.getNode())
2893 return BuildSplat(Val, VT, DAG, dl);
2894 }
Bob Wilsoncf661e22009-07-30 00:31:25 +00002895 }
2896
2897 // If there are only 2 elements in a 128-bit vector, insert them into an
2898 // undef vector. This handles the common case for 128-bit vector argument
2899 // passing, where the insertions should be translated to subreg accesses
2900 // with no real instructions.
2901 if (VT.is128BitVector() && Op.getNumOperands() == 2) {
2902 SDValue Val = DAG.getUNDEF(VT);
2903 SDValue Op0 = Op.getOperand(0);
2904 SDValue Op1 = Op.getOperand(1);
2905 if (Op0.getOpcode() != ISD::UNDEF)
2906 Val = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, VT, Val, Op0,
2907 DAG.getIntPtrConstant(0));
2908 if (Op1.getOpcode() != ISD::UNDEF)
2909 Val = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, VT, Val, Op1,
2910 DAG.getIntPtrConstant(1));
2911 return Val;
Bob Wilson5bafff32009-06-22 23:27:02 +00002912 }
2913
2914 return SDValue();
2915}
2916
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00002917/// isShuffleMaskLegal - Targets can use this to indicate that they only
2918/// support *some* VECTOR_SHUFFLE operations, those with specific masks.
2919/// By default, if a target supports the VECTOR_SHUFFLE node, all mask values
2920/// are assumed to be legal.
2921bool
2922ARMTargetLowering::isShuffleMaskLegal(const SmallVectorImpl<int> &M,
2923 EVT VT) const {
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00002924 if (VT.getVectorNumElements() == 4 &&
2925 (VT.is128BitVector() || VT.is64BitVector())) {
2926 unsigned PFIndexes[4];
2927 for (unsigned i = 0; i != 4; ++i) {
2928 if (M[i] < 0)
2929 PFIndexes[i] = 8;
2930 else
2931 PFIndexes[i] = M[i];
2932 }
2933
2934 // Compute the index in the perfect shuffle table.
2935 unsigned PFTableIndex =
2936 PFIndexes[0]*9*9*9+PFIndexes[1]*9*9+PFIndexes[2]*9+PFIndexes[3];
2937 unsigned PFEntry = PerfectShuffleTable[PFTableIndex];
2938 unsigned Cost = (PFEntry >> 30);
2939
2940 if (Cost <= 4)
2941 return true;
2942 }
2943
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00002944 bool ReverseVEXT;
Bob Wilsonc692cb72009-08-21 20:54:19 +00002945 unsigned Imm, WhichResult;
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00002946
2947 return (ShuffleVectorSDNode::isSplatMask(&M[0], VT) ||
2948 isVREVMask(M, VT, 64) ||
2949 isVREVMask(M, VT, 32) ||
2950 isVREVMask(M, VT, 16) ||
Bob Wilsonc692cb72009-08-21 20:54:19 +00002951 isVEXTMask(M, VT, ReverseVEXT, Imm) ||
2952 isVTRNMask(M, VT, WhichResult) ||
2953 isVUZPMask(M, VT, WhichResult) ||
Bob Wilson324f4f12009-12-03 06:40:55 +00002954 isVZIPMask(M, VT, WhichResult) ||
2955 isVTRN_v_undef_Mask(M, VT, WhichResult) ||
2956 isVUZP_v_undef_Mask(M, VT, WhichResult) ||
2957 isVZIP_v_undef_Mask(M, VT, WhichResult));
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00002958}
2959
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00002960/// GeneratePerfectShuffle - Given an entry in the perfect-shuffle table, emit
2961/// the specified operations to build the shuffle.
2962static SDValue GeneratePerfectShuffle(unsigned PFEntry, SDValue LHS,
2963 SDValue RHS, SelectionDAG &DAG,
2964 DebugLoc dl) {
2965 unsigned OpNum = (PFEntry >> 26) & 0x0F;
2966 unsigned LHSID = (PFEntry >> 13) & ((1 << 13)-1);
2967 unsigned RHSID = (PFEntry >> 0) & ((1 << 13)-1);
2968
2969 enum {
2970 OP_COPY = 0, // Copy, used for things like <u,u,u,3> to say it is <0,1,2,3>
2971 OP_VREV,
2972 OP_VDUP0,
2973 OP_VDUP1,
2974 OP_VDUP2,
2975 OP_VDUP3,
2976 OP_VEXT1,
2977 OP_VEXT2,
2978 OP_VEXT3,
2979 OP_VUZPL, // VUZP, left result
2980 OP_VUZPR, // VUZP, right result
2981 OP_VZIPL, // VZIP, left result
2982 OP_VZIPR, // VZIP, right result
2983 OP_VTRNL, // VTRN, left result
2984 OP_VTRNR // VTRN, right result
2985 };
2986
2987 if (OpNum == OP_COPY) {
2988 if (LHSID == (1*9+2)*9+3) return LHS;
2989 assert(LHSID == ((4*9+5)*9+6)*9+7 && "Illegal OP_COPY!");
2990 return RHS;
2991 }
2992
2993 SDValue OpLHS, OpRHS;
2994 OpLHS = GeneratePerfectShuffle(PerfectShuffleTable[LHSID], LHS, RHS, DAG, dl);
2995 OpRHS = GeneratePerfectShuffle(PerfectShuffleTable[RHSID], LHS, RHS, DAG, dl);
2996 EVT VT = OpLHS.getValueType();
2997
2998 switch (OpNum) {
2999 default: llvm_unreachable("Unknown shuffle opcode!");
3000 case OP_VREV:
3001 return DAG.getNode(ARMISD::VREV64, dl, VT, OpLHS);
3002 case OP_VDUP0:
3003 case OP_VDUP1:
3004 case OP_VDUP2:
3005 case OP_VDUP3:
3006 return DAG.getNode(ARMISD::VDUPLANE, dl, VT,
Anton Korobeynikov051cfd62009-08-21 12:41:42 +00003007 OpLHS, DAG.getConstant(OpNum-OP_VDUP0, MVT::i32));
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00003008 case OP_VEXT1:
3009 case OP_VEXT2:
3010 case OP_VEXT3:
3011 return DAG.getNode(ARMISD::VEXT, dl, VT,
3012 OpLHS, OpRHS,
3013 DAG.getConstant(OpNum-OP_VEXT1+1, MVT::i32));
3014 case OP_VUZPL:
3015 case OP_VUZPR:
Anton Korobeynikov051cfd62009-08-21 12:41:42 +00003016 return DAG.getNode(ARMISD::VUZP, dl, DAG.getVTList(VT, VT),
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00003017 OpLHS, OpRHS).getValue(OpNum-OP_VUZPL);
3018 case OP_VZIPL:
3019 case OP_VZIPR:
Anton Korobeynikov051cfd62009-08-21 12:41:42 +00003020 return DAG.getNode(ARMISD::VZIP, dl, DAG.getVTList(VT, VT),
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00003021 OpLHS, OpRHS).getValue(OpNum-OP_VZIPL);
3022 case OP_VTRNL:
3023 case OP_VTRNR:
Anton Korobeynikov051cfd62009-08-21 12:41:42 +00003024 return DAG.getNode(ARMISD::VTRN, dl, DAG.getVTList(VT, VT),
3025 OpLHS, OpRHS).getValue(OpNum-OP_VTRNL);
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00003026 }
3027}
3028
Bob Wilson5bafff32009-06-22 23:27:02 +00003029static SDValue LowerVECTOR_SHUFFLE(SDValue Op, SelectionDAG &DAG) {
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00003030 SDValue V1 = Op.getOperand(0);
3031 SDValue V2 = Op.getOperand(1);
Bob Wilsond8e17572009-08-12 22:31:50 +00003032 DebugLoc dl = Op.getDebugLoc();
3033 EVT VT = Op.getValueType();
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00003034 ShuffleVectorSDNode *SVN = cast<ShuffleVectorSDNode>(Op.getNode());
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003035 SmallVector<int, 8> ShuffleMask;
Bob Wilsond8e17572009-08-12 22:31:50 +00003036
Bob Wilson28865062009-08-13 02:13:04 +00003037 // Convert shuffles that are directly supported on NEON to target-specific
3038 // DAG nodes, instead of keeping them as shuffles and matching them again
3039 // during code selection. This is more efficient and avoids the possibility
3040 // of inconsistencies between legalization and selection.
Bob Wilsonbfcbb502009-08-13 06:01:30 +00003041 // FIXME: floating-point vectors should be canonicalized to integer vectors
3042 // of the same time so that they get CSEd properly.
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003043 SVN->getMask(ShuffleMask);
3044
3045 if (ShuffleVectorSDNode::isSplatMask(&ShuffleMask[0], VT)) {
Bob Wilson0ce37102009-08-14 05:08:32 +00003046 int Lane = SVN->getSplatIndex();
Anton Korobeynikov2ae0eec2009-11-02 00:12:06 +00003047 // If this is undef splat, generate it via "just" vdup, if possible.
3048 if (Lane == -1) Lane = 0;
3049
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00003050 if (Lane == 0 && V1.getOpcode() == ISD::SCALAR_TO_VECTOR) {
3051 return DAG.getNode(ARMISD::VDUP, dl, VT, V1.getOperand(0));
Bob Wilsonc1d287b2009-08-14 05:13:08 +00003052 }
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00003053 return DAG.getNode(ARMISD::VDUPLANE, dl, VT, V1,
Bob Wilsonde95c1b82009-08-19 17:03:43 +00003054 DAG.getConstant(Lane, MVT::i32));
Bob Wilson0ce37102009-08-14 05:08:32 +00003055 }
Bob Wilsonde95c1b82009-08-19 17:03:43 +00003056
3057 bool ReverseVEXT;
3058 unsigned Imm;
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003059 if (isVEXTMask(ShuffleMask, VT, ReverseVEXT, Imm)) {
Bob Wilsonde95c1b82009-08-19 17:03:43 +00003060 if (ReverseVEXT)
Bob Wilsonc692cb72009-08-21 20:54:19 +00003061 std::swap(V1, V2);
3062 return DAG.getNode(ARMISD::VEXT, dl, VT, V1, V2,
Bob Wilsonde95c1b82009-08-19 17:03:43 +00003063 DAG.getConstant(Imm, MVT::i32));
3064 }
3065
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003066 if (isVREVMask(ShuffleMask, VT, 64))
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00003067 return DAG.getNode(ARMISD::VREV64, dl, VT, V1);
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003068 if (isVREVMask(ShuffleMask, VT, 32))
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00003069 return DAG.getNode(ARMISD::VREV32, dl, VT, V1);
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003070 if (isVREVMask(ShuffleMask, VT, 16))
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00003071 return DAG.getNode(ARMISD::VREV16, dl, VT, V1);
3072
Bob Wilsonc692cb72009-08-21 20:54:19 +00003073 // Check for Neon shuffles that modify both input vectors in place.
3074 // If both results are used, i.e., if there are two shuffles with the same
3075 // source operands and with masks corresponding to both results of one of
3076 // these operations, DAG memoization will ensure that a single node is
3077 // used for both shuffles.
3078 unsigned WhichResult;
3079 if (isVTRNMask(ShuffleMask, VT, WhichResult))
3080 return DAG.getNode(ARMISD::VTRN, dl, DAG.getVTList(VT, VT),
3081 V1, V2).getValue(WhichResult);
3082 if (isVUZPMask(ShuffleMask, VT, WhichResult))
3083 return DAG.getNode(ARMISD::VUZP, dl, DAG.getVTList(VT, VT),
3084 V1, V2).getValue(WhichResult);
3085 if (isVZIPMask(ShuffleMask, VT, WhichResult))
3086 return DAG.getNode(ARMISD::VZIP, dl, DAG.getVTList(VT, VT),
3087 V1, V2).getValue(WhichResult);
3088
Bob Wilson324f4f12009-12-03 06:40:55 +00003089 if (isVTRN_v_undef_Mask(ShuffleMask, VT, WhichResult))
3090 return DAG.getNode(ARMISD::VTRN, dl, DAG.getVTList(VT, VT),
3091 V1, V1).getValue(WhichResult);
3092 if (isVUZP_v_undef_Mask(ShuffleMask, VT, WhichResult))
3093 return DAG.getNode(ARMISD::VUZP, dl, DAG.getVTList(VT, VT),
3094 V1, V1).getValue(WhichResult);
3095 if (isVZIP_v_undef_Mask(ShuffleMask, VT, WhichResult))
3096 return DAG.getNode(ARMISD::VZIP, dl, DAG.getVTList(VT, VT),
3097 V1, V1).getValue(WhichResult);
3098
Bob Wilsonc692cb72009-08-21 20:54:19 +00003099 // If the shuffle is not directly supported and it has 4 elements, use
3100 // the PerfectShuffle-generated table to synthesize it from other shuffles.
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00003101 if (VT.getVectorNumElements() == 4 &&
3102 (VT.is128BitVector() || VT.is64BitVector())) {
3103 unsigned PFIndexes[4];
3104 for (unsigned i = 0; i != 4; ++i) {
3105 if (ShuffleMask[i] < 0)
3106 PFIndexes[i] = 8;
3107 else
3108 PFIndexes[i] = ShuffleMask[i];
3109 }
3110
3111 // Compute the index in the perfect shuffle table.
3112 unsigned PFTableIndex =
3113 PFIndexes[0]*9*9*9+PFIndexes[1]*9*9+PFIndexes[2]*9+PFIndexes[3];
3114
3115 unsigned PFEntry = PerfectShuffleTable[PFTableIndex];
3116 unsigned Cost = (PFEntry >> 30);
3117
3118 if (Cost <= 4)
3119 return GeneratePerfectShuffle(PFEntry, V1, V2, DAG, dl);
3120 }
Bob Wilsond8e17572009-08-12 22:31:50 +00003121
Bob Wilson22cac0d2009-08-14 05:16:33 +00003122 return SDValue();
Bob Wilson5bafff32009-06-22 23:27:02 +00003123}
3124
Bob Wilson5bafff32009-06-22 23:27:02 +00003125static SDValue LowerEXTRACT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00003126 EVT VT = Op.getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00003127 DebugLoc dl = Op.getDebugLoc();
Bob Wilson5bafff32009-06-22 23:27:02 +00003128 SDValue Vec = Op.getOperand(0);
3129 SDValue Lane = Op.getOperand(1);
Bob Wilson934f98b2009-10-15 23:12:05 +00003130 assert(VT == MVT::i32 &&
3131 Vec.getValueType().getVectorElementType().getSizeInBits() < 32 &&
3132 "unexpected type for custom-lowering vector extract");
3133 return DAG.getNode(ARMISD::VGETLANEu, dl, MVT::i32, Vec, Lane);
Bob Wilson5bafff32009-06-22 23:27:02 +00003134}
3135
Bob Wilsona6d65862009-08-03 20:36:38 +00003136static SDValue LowerCONCAT_VECTORS(SDValue Op, SelectionDAG &DAG) {
3137 // The only time a CONCAT_VECTORS operation can have legal types is when
3138 // two 64-bit vectors are concatenated to a 128-bit vector.
3139 assert(Op.getValueType().is128BitVector() && Op.getNumOperands() == 2 &&
3140 "unexpected CONCAT_VECTORS");
3141 DebugLoc dl = Op.getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00003142 SDValue Val = DAG.getUNDEF(MVT::v2f64);
Bob Wilsona6d65862009-08-03 20:36:38 +00003143 SDValue Op0 = Op.getOperand(0);
3144 SDValue Op1 = Op.getOperand(1);
3145 if (Op0.getOpcode() != ISD::UNDEF)
Owen Anderson825b72b2009-08-11 20:47:22 +00003146 Val = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64, Val,
3147 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::f64, Op0),
Bob Wilsona6d65862009-08-03 20:36:38 +00003148 DAG.getIntPtrConstant(0));
3149 if (Op1.getOpcode() != ISD::UNDEF)
Owen Anderson825b72b2009-08-11 20:47:22 +00003150 Val = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64, Val,
3151 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::f64, Op1),
Bob Wilsona6d65862009-08-03 20:36:38 +00003152 DAG.getIntPtrConstant(1));
3153 return DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(), Val);
Bob Wilson5bafff32009-06-22 23:27:02 +00003154}
3155
Dan Gohmand858e902010-04-17 15:26:15 +00003156SDValue ARMTargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) const {
Evan Chenga8e29892007-01-19 07:51:42 +00003157 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00003158 default: llvm_unreachable("Don't know how to custom lower this!");
Evan Chenga8e29892007-01-19 07:51:42 +00003159 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
Bob Wilsonddb16df2009-10-30 05:45:42 +00003160 case ISD::BlockAddress: return LowerBlockAddress(Op, DAG);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00003161 case ISD::GlobalAddress:
3162 return Subtarget->isTargetDarwin() ? LowerGlobalAddressDarwin(Op, DAG) :
3163 LowerGlobalAddressELF(Op, DAG);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00003164 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
Evan Cheng06b53c02009-11-12 07:13:11 +00003165 case ISD::SELECT_CC: return LowerSELECT_CC(Op, DAG);
3166 case ISD::BR_CC: return LowerBR_CC(Op, DAG);
Evan Chenga8e29892007-01-19 07:51:42 +00003167 case ISD::BR_JT: return LowerBR_JT(Op, DAG);
Evan Cheng86198642009-08-07 00:34:42 +00003168 case ISD::DYNAMIC_STACKALLOC: return LowerDYNAMIC_STACKALLOC(Op, DAG);
Dan Gohman1e93df62010-04-17 14:41:14 +00003169 case ISD::VASTART: return LowerVASTART(Op, DAG);
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00003170 case ISD::MEMBARRIER: return LowerMEMBARRIER(Op, DAG, Subtarget);
Bob Wilson76a312b2010-03-19 22:51:32 +00003171 case ISD::SINT_TO_FP:
3172 case ISD::UINT_TO_FP: return LowerINT_TO_FP(Op, DAG);
3173 case ISD::FP_TO_SINT:
3174 case ISD::FP_TO_UINT: return LowerFP_TO_INT(Op, DAG);
Evan Chenga8e29892007-01-19 07:51:42 +00003175 case ISD::FCOPYSIGN: return LowerFCOPYSIGN(Op, DAG);
Nate Begemanbcc5f362007-01-29 22:58:52 +00003176 case ISD::RETURNADDR: break;
Jim Grosbach0e0da732009-05-12 23:59:14 +00003177 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00003178 case ISD::GLOBAL_OFFSET_TABLE: return LowerGLOBAL_OFFSET_TABLE(Op, DAG);
Jim Grosbacha87ded22010-02-08 23:22:00 +00003179 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG,
3180 Subtarget);
Duncan Sands1607f052008-12-01 11:39:25 +00003181 case ISD::BIT_CONVERT: return ExpandBIT_CONVERT(Op.getNode(), DAG);
Bob Wilson5bafff32009-06-22 23:27:02 +00003182 case ISD::SHL:
Chris Lattner27a6c732007-11-24 07:07:01 +00003183 case ISD::SRL:
Bob Wilson5bafff32009-06-22 23:27:02 +00003184 case ISD::SRA: return LowerShift(Op.getNode(), DAG, Subtarget);
Evan Cheng06b53c02009-11-12 07:13:11 +00003185 case ISD::SHL_PARTS: return LowerShiftLeftParts(Op, DAG);
Jim Grosbachbcf2f2c2009-10-31 21:42:19 +00003186 case ISD::SRL_PARTS:
Evan Cheng06b53c02009-11-12 07:13:11 +00003187 case ISD::SRA_PARTS: return LowerShiftRightParts(Op, DAG);
Jim Grosbach3482c802010-01-18 19:58:49 +00003188 case ISD::CTTZ: return LowerCTTZ(Op.getNode(), DAG, Subtarget);
Bob Wilson5bafff32009-06-22 23:27:02 +00003189 case ISD::VSETCC: return LowerVSETCC(Op, DAG);
3190 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG);
3191 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
Bob Wilson5bafff32009-06-22 23:27:02 +00003192 case ISD::EXTRACT_VECTOR_ELT: return LowerEXTRACT_VECTOR_ELT(Op, DAG);
Bob Wilsona6d65862009-08-03 20:36:38 +00003193 case ISD::CONCAT_VECTORS: return LowerCONCAT_VECTORS(Op, DAG);
Evan Chenga8e29892007-01-19 07:51:42 +00003194 }
Dan Gohman475871a2008-07-27 21:46:04 +00003195 return SDValue();
Evan Chenga8e29892007-01-19 07:51:42 +00003196}
3197
Duncan Sands1607f052008-12-01 11:39:25 +00003198/// ReplaceNodeResults - Replace the results of node with an illegal result
3199/// type with new values built out of custom code.
Duncan Sands1607f052008-12-01 11:39:25 +00003200void ARMTargetLowering::ReplaceNodeResults(SDNode *N,
3201 SmallVectorImpl<SDValue>&Results,
Dan Gohmand858e902010-04-17 15:26:15 +00003202 SelectionDAG &DAG) const {
Bob Wilson164cd8b2010-04-14 20:45:23 +00003203 SDValue Res;
Chris Lattner27a6c732007-11-24 07:07:01 +00003204 switch (N->getOpcode()) {
Duncan Sands1607f052008-12-01 11:39:25 +00003205 default:
Torok Edwinc23197a2009-07-14 16:55:14 +00003206 llvm_unreachable("Don't know how to custom expand this!");
Bob Wilson164cd8b2010-04-14 20:45:23 +00003207 break;
Duncan Sands1607f052008-12-01 11:39:25 +00003208 case ISD::BIT_CONVERT:
Bob Wilson164cd8b2010-04-14 20:45:23 +00003209 Res = ExpandBIT_CONVERT(N, DAG);
3210 break;
Chris Lattner27a6c732007-11-24 07:07:01 +00003211 case ISD::SRL:
Bob Wilson164cd8b2010-04-14 20:45:23 +00003212 case ISD::SRA:
3213 Res = LowerShift(N, DAG, Subtarget);
3214 break;
Duncan Sands1607f052008-12-01 11:39:25 +00003215 }
Bob Wilson164cd8b2010-04-14 20:45:23 +00003216 if (Res.getNode())
3217 Results.push_back(Res);
Chris Lattner27a6c732007-11-24 07:07:01 +00003218}
Chris Lattner27a6c732007-11-24 07:07:01 +00003219
Evan Chenga8e29892007-01-19 07:51:42 +00003220//===----------------------------------------------------------------------===//
3221// ARM Scheduler Hooks
3222//===----------------------------------------------------------------------===//
3223
3224MachineBasicBlock *
Jim Grosbache801dc42009-12-12 01:40:06 +00003225ARMTargetLowering::EmitAtomicCmpSwap(MachineInstr *MI,
3226 MachineBasicBlock *BB,
3227 unsigned Size) const {
Jim Grosbach5278eb82009-12-11 01:42:04 +00003228 unsigned dest = MI->getOperand(0).getReg();
3229 unsigned ptr = MI->getOperand(1).getReg();
3230 unsigned oldval = MI->getOperand(2).getReg();
3231 unsigned newval = MI->getOperand(3).getReg();
3232 unsigned scratch = BB->getParent()->getRegInfo()
3233 .createVirtualRegister(ARM::GPRRegisterClass);
3234 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
3235 DebugLoc dl = MI->getDebugLoc();
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003236 bool isThumb2 = Subtarget->isThumb2();
Jim Grosbach5278eb82009-12-11 01:42:04 +00003237
3238 unsigned ldrOpc, strOpc;
3239 switch (Size) {
3240 default: llvm_unreachable("unsupported size for AtomicCmpSwap!");
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003241 case 1:
3242 ldrOpc = isThumb2 ? ARM::t2LDREXB : ARM::LDREXB;
3243 strOpc = isThumb2 ? ARM::t2LDREXB : ARM::STREXB;
3244 break;
3245 case 2:
3246 ldrOpc = isThumb2 ? ARM::t2LDREXH : ARM::LDREXH;
3247 strOpc = isThumb2 ? ARM::t2STREXH : ARM::STREXH;
3248 break;
3249 case 4:
3250 ldrOpc = isThumb2 ? ARM::t2LDREX : ARM::LDREX;
3251 strOpc = isThumb2 ? ARM::t2STREX : ARM::STREX;
3252 break;
Jim Grosbach5278eb82009-12-11 01:42:04 +00003253 }
3254
3255 MachineFunction *MF = BB->getParent();
3256 const BasicBlock *LLVM_BB = BB->getBasicBlock();
3257 MachineFunction::iterator It = BB;
3258 ++It; // insert the new blocks after the current block
3259
3260 MachineBasicBlock *loop1MBB = MF->CreateMachineBasicBlock(LLVM_BB);
3261 MachineBasicBlock *loop2MBB = MF->CreateMachineBasicBlock(LLVM_BB);
3262 MachineBasicBlock *exitMBB = MF->CreateMachineBasicBlock(LLVM_BB);
3263 MF->insert(It, loop1MBB);
3264 MF->insert(It, loop2MBB);
3265 MF->insert(It, exitMBB);
3266 exitMBB->transferSuccessors(BB);
3267
3268 // thisMBB:
3269 // ...
3270 // fallthrough --> loop1MBB
3271 BB->addSuccessor(loop1MBB);
3272
3273 // loop1MBB:
3274 // ldrex dest, [ptr]
3275 // cmp dest, oldval
3276 // bne exitMBB
3277 BB = loop1MBB;
3278 AddDefaultPred(BuildMI(BB, dl, TII->get(ldrOpc), dest).addReg(ptr));
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003279 AddDefaultPred(BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2CMPrr : ARM::CMPrr))
Jim Grosbach5278eb82009-12-11 01:42:04 +00003280 .addReg(dest).addReg(oldval));
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003281 BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2Bcc : ARM::Bcc))
3282 .addMBB(exitMBB).addImm(ARMCC::NE).addReg(ARM::CPSR);
Jim Grosbach5278eb82009-12-11 01:42:04 +00003283 BB->addSuccessor(loop2MBB);
3284 BB->addSuccessor(exitMBB);
3285
3286 // loop2MBB:
3287 // strex scratch, newval, [ptr]
3288 // cmp scratch, #0
3289 // bne loop1MBB
3290 BB = loop2MBB;
3291 AddDefaultPred(BuildMI(BB, dl, TII->get(strOpc), scratch).addReg(newval)
3292 .addReg(ptr));
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003293 AddDefaultPred(BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2CMPri : ARM::CMPri))
Jim Grosbach5278eb82009-12-11 01:42:04 +00003294 .addReg(scratch).addImm(0));
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003295 BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2Bcc : ARM::Bcc))
3296 .addMBB(loop1MBB).addImm(ARMCC::NE).addReg(ARM::CPSR);
Jim Grosbach5278eb82009-12-11 01:42:04 +00003297 BB->addSuccessor(loop1MBB);
3298 BB->addSuccessor(exitMBB);
3299
3300 // exitMBB:
3301 // ...
3302 BB = exitMBB;
Jim Grosbach5efaed32010-01-15 00:18:34 +00003303
3304 MF->DeleteMachineInstr(MI); // The instruction is gone now.
3305
Jim Grosbach5278eb82009-12-11 01:42:04 +00003306 return BB;
3307}
3308
3309MachineBasicBlock *
Jim Grosbache801dc42009-12-12 01:40:06 +00003310ARMTargetLowering::EmitAtomicBinary(MachineInstr *MI, MachineBasicBlock *BB,
3311 unsigned Size, unsigned BinOpcode) const {
Jim Grosbachc3c23542009-12-14 04:22:04 +00003312 // This also handles ATOMIC_SWAP, indicated by BinOpcode==0.
3313 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
3314
3315 const BasicBlock *LLVM_BB = BB->getBasicBlock();
Jim Grosbach867bbbf2010-01-15 00:22:18 +00003316 MachineFunction *MF = BB->getParent();
Jim Grosbachc3c23542009-12-14 04:22:04 +00003317 MachineFunction::iterator It = BB;
3318 ++It;
3319
3320 unsigned dest = MI->getOperand(0).getReg();
3321 unsigned ptr = MI->getOperand(1).getReg();
3322 unsigned incr = MI->getOperand(2).getReg();
3323 DebugLoc dl = MI->getDebugLoc();
Rafael Espindolafda60d32009-12-18 16:59:39 +00003324
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003325 bool isThumb2 = Subtarget->isThumb2();
Jim Grosbachc3c23542009-12-14 04:22:04 +00003326 unsigned ldrOpc, strOpc;
3327 switch (Size) {
3328 default: llvm_unreachable("unsupported size for AtomicCmpSwap!");
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003329 case 1:
3330 ldrOpc = isThumb2 ? ARM::t2LDREXB : ARM::LDREXB;
Jakob Stoklund Olesen15913c92010-01-13 19:54:39 +00003331 strOpc = isThumb2 ? ARM::t2STREXB : ARM::STREXB;
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003332 break;
3333 case 2:
3334 ldrOpc = isThumb2 ? ARM::t2LDREXH : ARM::LDREXH;
3335 strOpc = isThumb2 ? ARM::t2STREXH : ARM::STREXH;
3336 break;
3337 case 4:
3338 ldrOpc = isThumb2 ? ARM::t2LDREX : ARM::LDREX;
3339 strOpc = isThumb2 ? ARM::t2STREX : ARM::STREX;
3340 break;
Jim Grosbachc3c23542009-12-14 04:22:04 +00003341 }
3342
Jim Grosbach867bbbf2010-01-15 00:22:18 +00003343 MachineBasicBlock *loopMBB = MF->CreateMachineBasicBlock(LLVM_BB);
3344 MachineBasicBlock *exitMBB = MF->CreateMachineBasicBlock(LLVM_BB);
3345 MF->insert(It, loopMBB);
3346 MF->insert(It, exitMBB);
Jim Grosbachc3c23542009-12-14 04:22:04 +00003347 exitMBB->transferSuccessors(BB);
3348
Jim Grosbach867bbbf2010-01-15 00:22:18 +00003349 MachineRegisterInfo &RegInfo = MF->getRegInfo();
Jim Grosbachc3c23542009-12-14 04:22:04 +00003350 unsigned scratch = RegInfo.createVirtualRegister(ARM::GPRRegisterClass);
3351 unsigned scratch2 = (!BinOpcode) ? incr :
3352 RegInfo.createVirtualRegister(ARM::GPRRegisterClass);
3353
3354 // thisMBB:
3355 // ...
3356 // fallthrough --> loopMBB
3357 BB->addSuccessor(loopMBB);
3358
3359 // loopMBB:
3360 // ldrex dest, ptr
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003361 // <binop> scratch2, dest, incr
3362 // strex scratch, scratch2, ptr
Jim Grosbachc3c23542009-12-14 04:22:04 +00003363 // cmp scratch, #0
3364 // bne- loopMBB
3365 // fallthrough --> exitMBB
3366 BB = loopMBB;
3367 AddDefaultPred(BuildMI(BB, dl, TII->get(ldrOpc), dest).addReg(ptr));
Jim Grosbachc67b5562009-12-15 00:12:35 +00003368 if (BinOpcode) {
3369 // operand order needs to go the other way for NAND
3370 if (BinOpcode == ARM::BICrr || BinOpcode == ARM::t2BICrr)
3371 AddDefaultPred(BuildMI(BB, dl, TII->get(BinOpcode), scratch2).
3372 addReg(incr).addReg(dest)).addReg(0);
3373 else
3374 AddDefaultPred(BuildMI(BB, dl, TII->get(BinOpcode), scratch2).
3375 addReg(dest).addReg(incr)).addReg(0);
3376 }
Jim Grosbachc3c23542009-12-14 04:22:04 +00003377
3378 AddDefaultPred(BuildMI(BB, dl, TII->get(strOpc), scratch).addReg(scratch2)
3379 .addReg(ptr));
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003380 AddDefaultPred(BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2CMPri : ARM::CMPri))
Jim Grosbachc3c23542009-12-14 04:22:04 +00003381 .addReg(scratch).addImm(0));
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003382 BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2Bcc : ARM::Bcc))
3383 .addMBB(loopMBB).addImm(ARMCC::NE).addReg(ARM::CPSR);
Jim Grosbachc3c23542009-12-14 04:22:04 +00003384
3385 BB->addSuccessor(loopMBB);
3386 BB->addSuccessor(exitMBB);
3387
3388 // exitMBB:
3389 // ...
3390 BB = exitMBB;
Evan Cheng102ebf12009-12-21 19:53:39 +00003391
Jim Grosbach867bbbf2010-01-15 00:22:18 +00003392 MF->DeleteMachineInstr(MI); // The instruction is gone now.
Evan Cheng102ebf12009-12-21 19:53:39 +00003393
Jim Grosbachc3c23542009-12-14 04:22:04 +00003394 return BB;
Jim Grosbache801dc42009-12-12 01:40:06 +00003395}
3396
3397MachineBasicBlock *
Evan Chengff9b3732008-01-30 18:18:23 +00003398ARMTargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +00003399 MachineBasicBlock *BB) const {
Evan Chenga8e29892007-01-19 07:51:42 +00003400 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
Dale Johannesenb6728402009-02-13 02:25:56 +00003401 DebugLoc dl = MI->getDebugLoc();
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003402 bool isThumb2 = Subtarget->isThumb2();
Evan Chenga8e29892007-01-19 07:51:42 +00003403 switch (MI->getOpcode()) {
Evan Cheng86198642009-08-07 00:34:42 +00003404 default:
Jim Grosbach5278eb82009-12-11 01:42:04 +00003405 MI->dump();
Evan Cheng86198642009-08-07 00:34:42 +00003406 llvm_unreachable("Unexpected instr type to insert");
Jim Grosbach5278eb82009-12-11 01:42:04 +00003407
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003408 case ARM::ATOMIC_LOAD_ADD_I8:
3409 return EmitAtomicBinary(MI, BB, 1, isThumb2 ? ARM::t2ADDrr : ARM::ADDrr);
3410 case ARM::ATOMIC_LOAD_ADD_I16:
3411 return EmitAtomicBinary(MI, BB, 2, isThumb2 ? ARM::t2ADDrr : ARM::ADDrr);
3412 case ARM::ATOMIC_LOAD_ADD_I32:
3413 return EmitAtomicBinary(MI, BB, 4, isThumb2 ? ARM::t2ADDrr : ARM::ADDrr);
Jim Grosbach5278eb82009-12-11 01:42:04 +00003414
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003415 case ARM::ATOMIC_LOAD_AND_I8:
3416 return EmitAtomicBinary(MI, BB, 1, isThumb2 ? ARM::t2ANDrr : ARM::ANDrr);
3417 case ARM::ATOMIC_LOAD_AND_I16:
3418 return EmitAtomicBinary(MI, BB, 2, isThumb2 ? ARM::t2ANDrr : ARM::ANDrr);
3419 case ARM::ATOMIC_LOAD_AND_I32:
3420 return EmitAtomicBinary(MI, BB, 4, isThumb2 ? ARM::t2ANDrr : ARM::ANDrr);
Jim Grosbach5278eb82009-12-11 01:42:04 +00003421
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003422 case ARM::ATOMIC_LOAD_OR_I8:
3423 return EmitAtomicBinary(MI, BB, 1, isThumb2 ? ARM::t2ORRrr : ARM::ORRrr);
3424 case ARM::ATOMIC_LOAD_OR_I16:
3425 return EmitAtomicBinary(MI, BB, 2, isThumb2 ? ARM::t2ORRrr : ARM::ORRrr);
3426 case ARM::ATOMIC_LOAD_OR_I32:
3427 return EmitAtomicBinary(MI, BB, 4, isThumb2 ? ARM::t2ORRrr : ARM::ORRrr);
Jim Grosbach5278eb82009-12-11 01:42:04 +00003428
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003429 case ARM::ATOMIC_LOAD_XOR_I8:
3430 return EmitAtomicBinary(MI, BB, 1, isThumb2 ? ARM::t2EORrr : ARM::EORrr);
3431 case ARM::ATOMIC_LOAD_XOR_I16:
3432 return EmitAtomicBinary(MI, BB, 2, isThumb2 ? ARM::t2EORrr : ARM::EORrr);
3433 case ARM::ATOMIC_LOAD_XOR_I32:
3434 return EmitAtomicBinary(MI, BB, 4, isThumb2 ? ARM::t2EORrr : ARM::EORrr);
Jim Grosbache801dc42009-12-12 01:40:06 +00003435
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003436 case ARM::ATOMIC_LOAD_NAND_I8:
3437 return EmitAtomicBinary(MI, BB, 1, isThumb2 ? ARM::t2BICrr : ARM::BICrr);
3438 case ARM::ATOMIC_LOAD_NAND_I16:
3439 return EmitAtomicBinary(MI, BB, 2, isThumb2 ? ARM::t2BICrr : ARM::BICrr);
3440 case ARM::ATOMIC_LOAD_NAND_I32:
3441 return EmitAtomicBinary(MI, BB, 4, isThumb2 ? ARM::t2BICrr : ARM::BICrr);
Jim Grosbache801dc42009-12-12 01:40:06 +00003442
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003443 case ARM::ATOMIC_LOAD_SUB_I8:
3444 return EmitAtomicBinary(MI, BB, 1, isThumb2 ? ARM::t2SUBrr : ARM::SUBrr);
3445 case ARM::ATOMIC_LOAD_SUB_I16:
3446 return EmitAtomicBinary(MI, BB, 2, isThumb2 ? ARM::t2SUBrr : ARM::SUBrr);
3447 case ARM::ATOMIC_LOAD_SUB_I32:
3448 return EmitAtomicBinary(MI, BB, 4, isThumb2 ? ARM::t2SUBrr : ARM::SUBrr);
Jim Grosbache801dc42009-12-12 01:40:06 +00003449
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003450 case ARM::ATOMIC_SWAP_I8: return EmitAtomicBinary(MI, BB, 1, 0);
3451 case ARM::ATOMIC_SWAP_I16: return EmitAtomicBinary(MI, BB, 2, 0);
3452 case ARM::ATOMIC_SWAP_I32: return EmitAtomicBinary(MI, BB, 4, 0);
Jim Grosbache801dc42009-12-12 01:40:06 +00003453
3454 case ARM::ATOMIC_CMP_SWAP_I8: return EmitAtomicCmpSwap(MI, BB, 1);
3455 case ARM::ATOMIC_CMP_SWAP_I16: return EmitAtomicCmpSwap(MI, BB, 2);
3456 case ARM::ATOMIC_CMP_SWAP_I32: return EmitAtomicCmpSwap(MI, BB, 4);
Jim Grosbach5278eb82009-12-11 01:42:04 +00003457
Evan Cheng007ea272009-08-12 05:17:19 +00003458 case ARM::tMOVCCr_pseudo: {
Evan Chenga8e29892007-01-19 07:51:42 +00003459 // To "insert" a SELECT_CC instruction, we actually have to insert the
3460 // diamond control-flow pattern. The incoming instruction knows the
3461 // destination vreg to set, the condition code register to branch on, the
3462 // true/false values to select between, and a branch opcode to use.
3463 const BasicBlock *LLVM_BB = BB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +00003464 MachineFunction::iterator It = BB;
Evan Chenga8e29892007-01-19 07:51:42 +00003465 ++It;
3466
3467 // thisMBB:
3468 // ...
3469 // TrueVal = ...
3470 // cmpTY ccX, r1, r2
3471 // bCC copy1MBB
3472 // fallthrough --> copy0MBB
3473 MachineBasicBlock *thisMBB = BB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +00003474 MachineFunction *F = BB->getParent();
3475 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
3476 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
Dale Johannesenb6728402009-02-13 02:25:56 +00003477 BuildMI(BB, dl, TII->get(ARM::tBcc)).addMBB(sinkMBB)
Evan Cheng0e1d3792007-07-05 07:18:20 +00003478 .addImm(MI->getOperand(3).getImm()).addReg(MI->getOperand(4).getReg());
Dan Gohman8e5f2c62008-07-07 23:14:23 +00003479 F->insert(It, copy0MBB);
3480 F->insert(It, sinkMBB);
Evan Chenga8e29892007-01-19 07:51:42 +00003481 // Update machine-CFG edges by first adding all successors of the current
3482 // block to the new block which will contain the Phi node for the select.
Evan Chengce319102009-09-19 09:51:03 +00003483 for (MachineBasicBlock::succ_iterator I = BB->succ_begin(),
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +00003484 E = BB->succ_end(); I != E; ++I)
Evan Chengce319102009-09-19 09:51:03 +00003485 sinkMBB->addSuccessor(*I);
Evan Chenga8e29892007-01-19 07:51:42 +00003486 // Next, remove all successors of the current block, and add the true
3487 // and fallthrough blocks as its successors.
Evan Chengce319102009-09-19 09:51:03 +00003488 while (!BB->succ_empty())
Evan Chenga8e29892007-01-19 07:51:42 +00003489 BB->removeSuccessor(BB->succ_begin());
3490 BB->addSuccessor(copy0MBB);
3491 BB->addSuccessor(sinkMBB);
3492
3493 // copy0MBB:
3494 // %FalseValue = ...
3495 // # fallthrough to sinkMBB
3496 BB = copy0MBB;
3497
3498 // Update machine-CFG edges
3499 BB->addSuccessor(sinkMBB);
3500
3501 // sinkMBB:
3502 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
3503 // ...
3504 BB = sinkMBB;
Dale Johannesenb6728402009-02-13 02:25:56 +00003505 BuildMI(BB, dl, TII->get(ARM::PHI), MI->getOperand(0).getReg())
Evan Chenga8e29892007-01-19 07:51:42 +00003506 .addReg(MI->getOperand(1).getReg()).addMBB(copy0MBB)
3507 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
3508
Dan Gohman8e5f2c62008-07-07 23:14:23 +00003509 F->DeleteMachineInstr(MI); // The pseudo instruction is gone now.
Evan Chenga8e29892007-01-19 07:51:42 +00003510 return BB;
3511 }
Evan Cheng86198642009-08-07 00:34:42 +00003512
3513 case ARM::tANDsp:
3514 case ARM::tADDspr_:
3515 case ARM::tSUBspi_:
3516 case ARM::t2SUBrSPi_:
3517 case ARM::t2SUBrSPi12_:
3518 case ARM::t2SUBrSPs_: {
3519 MachineFunction *MF = BB->getParent();
3520 unsigned DstReg = MI->getOperand(0).getReg();
3521 unsigned SrcReg = MI->getOperand(1).getReg();
3522 bool DstIsDead = MI->getOperand(0).isDead();
3523 bool SrcIsKill = MI->getOperand(1).isKill();
3524
3525 if (SrcReg != ARM::SP) {
3526 // Copy the source to SP from virtual register.
3527 const TargetRegisterClass *RC = MF->getRegInfo().getRegClass(SrcReg);
3528 unsigned CopyOpc = (RC == ARM::tGPRRegisterClass)
3529 ? ARM::tMOVtgpr2gpr : ARM::tMOVgpr2gpr;
3530 BuildMI(BB, dl, TII->get(CopyOpc), ARM::SP)
3531 .addReg(SrcReg, getKillRegState(SrcIsKill));
3532 }
3533
3534 unsigned OpOpc = 0;
3535 bool NeedPred = false, NeedCC = false, NeedOp3 = false;
3536 switch (MI->getOpcode()) {
3537 default:
3538 llvm_unreachable("Unexpected pseudo instruction!");
3539 case ARM::tANDsp:
3540 OpOpc = ARM::tAND;
3541 NeedPred = true;
3542 break;
3543 case ARM::tADDspr_:
3544 OpOpc = ARM::tADDspr;
3545 break;
3546 case ARM::tSUBspi_:
3547 OpOpc = ARM::tSUBspi;
3548 break;
3549 case ARM::t2SUBrSPi_:
3550 OpOpc = ARM::t2SUBrSPi;
3551 NeedPred = true; NeedCC = true;
3552 break;
3553 case ARM::t2SUBrSPi12_:
3554 OpOpc = ARM::t2SUBrSPi12;
3555 NeedPred = true;
3556 break;
3557 case ARM::t2SUBrSPs_:
3558 OpOpc = ARM::t2SUBrSPs;
3559 NeedPred = true; NeedCC = true; NeedOp3 = true;
3560 break;
3561 }
3562 MachineInstrBuilder MIB = BuildMI(BB, dl, TII->get(OpOpc), ARM::SP);
3563 if (OpOpc == ARM::tAND)
3564 AddDefaultT1CC(MIB);
3565 MIB.addReg(ARM::SP);
3566 MIB.addOperand(MI->getOperand(2));
3567 if (NeedOp3)
3568 MIB.addOperand(MI->getOperand(3));
3569 if (NeedPred)
3570 AddDefaultPred(MIB);
3571 if (NeedCC)
3572 AddDefaultCC(MIB);
3573
3574 // Copy the result from SP to virtual register.
3575 const TargetRegisterClass *RC = MF->getRegInfo().getRegClass(DstReg);
3576 unsigned CopyOpc = (RC == ARM::tGPRRegisterClass)
3577 ? ARM::tMOVgpr2tgpr : ARM::tMOVgpr2gpr;
3578 BuildMI(BB, dl, TII->get(CopyOpc))
3579 .addReg(DstReg, getDefRegState(true) | getDeadRegState(DstIsDead))
3580 .addReg(ARM::SP);
3581 MF->DeleteMachineInstr(MI); // The pseudo instruction is gone now.
3582 return BB;
3583 }
Evan Chenga8e29892007-01-19 07:51:42 +00003584 }
3585}
3586
3587//===----------------------------------------------------------------------===//
3588// ARM Optimization Hooks
3589//===----------------------------------------------------------------------===//
3590
Chris Lattnerd1980a52009-03-12 06:52:53 +00003591static
3592SDValue combineSelectAndUse(SDNode *N, SDValue Slct, SDValue OtherOp,
3593 TargetLowering::DAGCombinerInfo &DCI) {
Chris Lattnerd1980a52009-03-12 06:52:53 +00003594 SelectionDAG &DAG = DCI.DAG;
3595 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Owen Andersone50ed302009-08-10 22:56:29 +00003596 EVT VT = N->getValueType(0);
Chris Lattnerd1980a52009-03-12 06:52:53 +00003597 unsigned Opc = N->getOpcode();
3598 bool isSlctCC = Slct.getOpcode() == ISD::SELECT_CC;
3599 SDValue LHS = isSlctCC ? Slct.getOperand(2) : Slct.getOperand(1);
3600 SDValue RHS = isSlctCC ? Slct.getOperand(3) : Slct.getOperand(2);
3601 ISD::CondCode CC = ISD::SETCC_INVALID;
3602
3603 if (isSlctCC) {
3604 CC = cast<CondCodeSDNode>(Slct.getOperand(4))->get();
3605 } else {
3606 SDValue CCOp = Slct.getOperand(0);
3607 if (CCOp.getOpcode() == ISD::SETCC)
3608 CC = cast<CondCodeSDNode>(CCOp.getOperand(2))->get();
3609 }
3610
3611 bool DoXform = false;
3612 bool InvCC = false;
3613 assert ((Opc == ISD::ADD || (Opc == ISD::SUB && Slct == N->getOperand(1))) &&
3614 "Bad input!");
3615
3616 if (LHS.getOpcode() == ISD::Constant &&
3617 cast<ConstantSDNode>(LHS)->isNullValue()) {
3618 DoXform = true;
3619 } else if (CC != ISD::SETCC_INVALID &&
3620 RHS.getOpcode() == ISD::Constant &&
3621 cast<ConstantSDNode>(RHS)->isNullValue()) {
3622 std::swap(LHS, RHS);
3623 SDValue Op0 = Slct.getOperand(0);
Owen Andersone50ed302009-08-10 22:56:29 +00003624 EVT OpVT = isSlctCC ? Op0.getValueType() :
Chris Lattnerd1980a52009-03-12 06:52:53 +00003625 Op0.getOperand(0).getValueType();
3626 bool isInt = OpVT.isInteger();
3627 CC = ISD::getSetCCInverse(CC, isInt);
3628
3629 if (!TLI.isCondCodeLegal(CC, OpVT))
3630 return SDValue(); // Inverse operator isn't legal.
3631
3632 DoXform = true;
3633 InvCC = true;
3634 }
3635
3636 if (DoXform) {
3637 SDValue Result = DAG.getNode(Opc, RHS.getDebugLoc(), VT, OtherOp, RHS);
3638 if (isSlctCC)
3639 return DAG.getSelectCC(N->getDebugLoc(), OtherOp, Result,
3640 Slct.getOperand(0), Slct.getOperand(1), CC);
3641 SDValue CCOp = Slct.getOperand(0);
3642 if (InvCC)
3643 CCOp = DAG.getSetCC(Slct.getDebugLoc(), CCOp.getValueType(),
3644 CCOp.getOperand(0), CCOp.getOperand(1), CC);
3645 return DAG.getNode(ISD::SELECT, N->getDebugLoc(), VT,
3646 CCOp, OtherOp, Result);
3647 }
3648 return SDValue();
3649}
3650
3651/// PerformADDCombine - Target-specific dag combine xforms for ISD::ADD.
3652static SDValue PerformADDCombine(SDNode *N,
3653 TargetLowering::DAGCombinerInfo &DCI) {
3654 // added by evan in r37685 with no testcase.
3655 SDValue N0 = N->getOperand(0), N1 = N->getOperand(1);
Bob Wilson2dc4f542009-03-20 22:42:55 +00003656
Chris Lattnerd1980a52009-03-12 06:52:53 +00003657 // fold (add (select cc, 0, c), x) -> (select cc, x, (add, x, c))
3658 if (N0.getOpcode() == ISD::SELECT && N0.getNode()->hasOneUse()) {
3659 SDValue Result = combineSelectAndUse(N, N0, N1, DCI);
3660 if (Result.getNode()) return Result;
3661 }
3662 if (N1.getOpcode() == ISD::SELECT && N1.getNode()->hasOneUse()) {
3663 SDValue Result = combineSelectAndUse(N, N1, N0, DCI);
3664 if (Result.getNode()) return Result;
3665 }
Bob Wilson2dc4f542009-03-20 22:42:55 +00003666
Chris Lattnerd1980a52009-03-12 06:52:53 +00003667 return SDValue();
3668}
3669
3670/// PerformSUBCombine - Target-specific dag combine xforms for ISD::SUB.
3671static SDValue PerformSUBCombine(SDNode *N,
3672 TargetLowering::DAGCombinerInfo &DCI) {
3673 // added by evan in r37685 with no testcase.
3674 SDValue N0 = N->getOperand(0), N1 = N->getOperand(1);
Bob Wilson2dc4f542009-03-20 22:42:55 +00003675
Chris Lattnerd1980a52009-03-12 06:52:53 +00003676 // fold (sub x, (select cc, 0, c)) -> (select cc, x, (sub, x, c))
3677 if (N1.getOpcode() == ISD::SELECT && N1.getNode()->hasOneUse()) {
3678 SDValue Result = combineSelectAndUse(N, N1, N0, DCI);
3679 if (Result.getNode()) return Result;
3680 }
Bob Wilson2dc4f542009-03-20 22:42:55 +00003681
Chris Lattnerd1980a52009-03-12 06:52:53 +00003682 return SDValue();
3683}
3684
Bob Wilsoncb9a6aa2010-01-19 22:56:26 +00003685/// PerformVMOVRRDCombine - Target-specific dag combine xforms for
3686/// ARMISD::VMOVRRD.
Jim Grosbache5165492009-11-09 00:11:35 +00003687static SDValue PerformVMOVRRDCombine(SDNode *N,
Bob Wilson2dc4f542009-03-20 22:42:55 +00003688 TargetLowering::DAGCombinerInfo &DCI) {
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +00003689 // fmrrd(fmdrr x, y) -> x,y
Dan Gohman475871a2008-07-27 21:46:04 +00003690 SDValue InDouble = N->getOperand(0);
Jim Grosbache5165492009-11-09 00:11:35 +00003691 if (InDouble.getOpcode() == ARMISD::VMOVDRR)
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +00003692 return DCI.CombineTo(N, InDouble.getOperand(0), InDouble.getOperand(1));
Dan Gohman475871a2008-07-27 21:46:04 +00003693 return SDValue();
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +00003694}
3695
Bob Wilson5bafff32009-06-22 23:27:02 +00003696/// getVShiftImm - Check if this is a valid build_vector for the immediate
3697/// operand of a vector shift operation, where all the elements of the
3698/// build_vector must have the same constant integer value.
3699static bool getVShiftImm(SDValue Op, unsigned ElementBits, int64_t &Cnt) {
3700 // Ignore bit_converts.
3701 while (Op.getOpcode() == ISD::BIT_CONVERT)
3702 Op = Op.getOperand(0);
3703 BuildVectorSDNode *BVN = dyn_cast<BuildVectorSDNode>(Op.getNode());
3704 APInt SplatBits, SplatUndef;
3705 unsigned SplatBitSize;
3706 bool HasAnyUndefs;
3707 if (! BVN || ! BVN->isConstantSplat(SplatBits, SplatUndef, SplatBitSize,
3708 HasAnyUndefs, ElementBits) ||
3709 SplatBitSize > ElementBits)
3710 return false;
3711 Cnt = SplatBits.getSExtValue();
3712 return true;
3713}
3714
3715/// isVShiftLImm - Check if this is a valid build_vector for the immediate
3716/// operand of a vector shift left operation. That value must be in the range:
3717/// 0 <= Value < ElementBits for a left shift; or
3718/// 0 <= Value <= ElementBits for a long left shift.
Owen Andersone50ed302009-08-10 22:56:29 +00003719static bool isVShiftLImm(SDValue Op, EVT VT, bool isLong, int64_t &Cnt) {
Bob Wilson5bafff32009-06-22 23:27:02 +00003720 assert(VT.isVector() && "vector shift count is not a vector type");
3721 unsigned ElementBits = VT.getVectorElementType().getSizeInBits();
3722 if (! getVShiftImm(Op, ElementBits, Cnt))
3723 return false;
3724 return (Cnt >= 0 && (isLong ? Cnt-1 : Cnt) < ElementBits);
3725}
3726
3727/// isVShiftRImm - Check if this is a valid build_vector for the immediate
3728/// operand of a vector shift right operation. For a shift opcode, the value
3729/// is positive, but for an intrinsic the value count must be negative. The
3730/// absolute value must be in the range:
3731/// 1 <= |Value| <= ElementBits for a right shift; or
3732/// 1 <= |Value| <= ElementBits/2 for a narrow right shift.
Owen Andersone50ed302009-08-10 22:56:29 +00003733static bool isVShiftRImm(SDValue Op, EVT VT, bool isNarrow, bool isIntrinsic,
Bob Wilson5bafff32009-06-22 23:27:02 +00003734 int64_t &Cnt) {
3735 assert(VT.isVector() && "vector shift count is not a vector type");
3736 unsigned ElementBits = VT.getVectorElementType().getSizeInBits();
3737 if (! getVShiftImm(Op, ElementBits, Cnt))
3738 return false;
3739 if (isIntrinsic)
3740 Cnt = -Cnt;
3741 return (Cnt >= 1 && Cnt <= (isNarrow ? ElementBits/2 : ElementBits));
3742}
3743
3744/// PerformIntrinsicCombine - ARM-specific DAG combining for intrinsics.
3745static SDValue PerformIntrinsicCombine(SDNode *N, SelectionDAG &DAG) {
3746 unsigned IntNo = cast<ConstantSDNode>(N->getOperand(0))->getZExtValue();
3747 switch (IntNo) {
3748 default:
3749 // Don't do anything for most intrinsics.
3750 break;
3751
3752 // Vector shifts: check for immediate versions and lower them.
3753 // Note: This is done during DAG combining instead of DAG legalizing because
3754 // the build_vectors for 64-bit vector element shift counts are generally
3755 // not legal, and it is hard to see their values after they get legalized to
3756 // loads from a constant pool.
3757 case Intrinsic::arm_neon_vshifts:
3758 case Intrinsic::arm_neon_vshiftu:
3759 case Intrinsic::arm_neon_vshiftls:
3760 case Intrinsic::arm_neon_vshiftlu:
3761 case Intrinsic::arm_neon_vshiftn:
3762 case Intrinsic::arm_neon_vrshifts:
3763 case Intrinsic::arm_neon_vrshiftu:
3764 case Intrinsic::arm_neon_vrshiftn:
3765 case Intrinsic::arm_neon_vqshifts:
3766 case Intrinsic::arm_neon_vqshiftu:
3767 case Intrinsic::arm_neon_vqshiftsu:
3768 case Intrinsic::arm_neon_vqshiftns:
3769 case Intrinsic::arm_neon_vqshiftnu:
3770 case Intrinsic::arm_neon_vqshiftnsu:
3771 case Intrinsic::arm_neon_vqrshiftns:
3772 case Intrinsic::arm_neon_vqrshiftnu:
3773 case Intrinsic::arm_neon_vqrshiftnsu: {
Owen Andersone50ed302009-08-10 22:56:29 +00003774 EVT VT = N->getOperand(1).getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00003775 int64_t Cnt;
3776 unsigned VShiftOpc = 0;
3777
3778 switch (IntNo) {
3779 case Intrinsic::arm_neon_vshifts:
3780 case Intrinsic::arm_neon_vshiftu:
3781 if (isVShiftLImm(N->getOperand(2), VT, false, Cnt)) {
3782 VShiftOpc = ARMISD::VSHL;
3783 break;
3784 }
3785 if (isVShiftRImm(N->getOperand(2), VT, false, true, Cnt)) {
3786 VShiftOpc = (IntNo == Intrinsic::arm_neon_vshifts ?
3787 ARMISD::VSHRs : ARMISD::VSHRu);
3788 break;
3789 }
3790 return SDValue();
3791
3792 case Intrinsic::arm_neon_vshiftls:
3793 case Intrinsic::arm_neon_vshiftlu:
3794 if (isVShiftLImm(N->getOperand(2), VT, true, Cnt))
3795 break;
Torok Edwinc23197a2009-07-14 16:55:14 +00003796 llvm_unreachable("invalid shift count for vshll intrinsic");
Bob Wilson5bafff32009-06-22 23:27:02 +00003797
3798 case Intrinsic::arm_neon_vrshifts:
3799 case Intrinsic::arm_neon_vrshiftu:
3800 if (isVShiftRImm(N->getOperand(2), VT, false, true, Cnt))
3801 break;
3802 return SDValue();
3803
3804 case Intrinsic::arm_neon_vqshifts:
3805 case Intrinsic::arm_neon_vqshiftu:
3806 if (isVShiftLImm(N->getOperand(2), VT, false, Cnt))
3807 break;
3808 return SDValue();
3809
3810 case Intrinsic::arm_neon_vqshiftsu:
3811 if (isVShiftLImm(N->getOperand(2), VT, false, Cnt))
3812 break;
Torok Edwinc23197a2009-07-14 16:55:14 +00003813 llvm_unreachable("invalid shift count for vqshlu intrinsic");
Bob Wilson5bafff32009-06-22 23:27:02 +00003814
3815 case Intrinsic::arm_neon_vshiftn:
3816 case Intrinsic::arm_neon_vrshiftn:
3817 case Intrinsic::arm_neon_vqshiftns:
3818 case Intrinsic::arm_neon_vqshiftnu:
3819 case Intrinsic::arm_neon_vqshiftnsu:
3820 case Intrinsic::arm_neon_vqrshiftns:
3821 case Intrinsic::arm_neon_vqrshiftnu:
3822 case Intrinsic::arm_neon_vqrshiftnsu:
3823 // Narrowing shifts require an immediate right shift.
3824 if (isVShiftRImm(N->getOperand(2), VT, true, true, Cnt))
3825 break;
Torok Edwinc23197a2009-07-14 16:55:14 +00003826 llvm_unreachable("invalid shift count for narrowing vector shift intrinsic");
Bob Wilson5bafff32009-06-22 23:27:02 +00003827
3828 default:
Torok Edwinc23197a2009-07-14 16:55:14 +00003829 llvm_unreachable("unhandled vector shift");
Bob Wilson5bafff32009-06-22 23:27:02 +00003830 }
3831
3832 switch (IntNo) {
3833 case Intrinsic::arm_neon_vshifts:
3834 case Intrinsic::arm_neon_vshiftu:
3835 // Opcode already set above.
3836 break;
3837 case Intrinsic::arm_neon_vshiftls:
3838 case Intrinsic::arm_neon_vshiftlu:
3839 if (Cnt == VT.getVectorElementType().getSizeInBits())
3840 VShiftOpc = ARMISD::VSHLLi;
3841 else
3842 VShiftOpc = (IntNo == Intrinsic::arm_neon_vshiftls ?
3843 ARMISD::VSHLLs : ARMISD::VSHLLu);
3844 break;
3845 case Intrinsic::arm_neon_vshiftn:
3846 VShiftOpc = ARMISD::VSHRN; break;
3847 case Intrinsic::arm_neon_vrshifts:
3848 VShiftOpc = ARMISD::VRSHRs; break;
3849 case Intrinsic::arm_neon_vrshiftu:
3850 VShiftOpc = ARMISD::VRSHRu; break;
3851 case Intrinsic::arm_neon_vrshiftn:
3852 VShiftOpc = ARMISD::VRSHRN; break;
3853 case Intrinsic::arm_neon_vqshifts:
3854 VShiftOpc = ARMISD::VQSHLs; break;
3855 case Intrinsic::arm_neon_vqshiftu:
3856 VShiftOpc = ARMISD::VQSHLu; break;
3857 case Intrinsic::arm_neon_vqshiftsu:
3858 VShiftOpc = ARMISD::VQSHLsu; break;
3859 case Intrinsic::arm_neon_vqshiftns:
3860 VShiftOpc = ARMISD::VQSHRNs; break;
3861 case Intrinsic::arm_neon_vqshiftnu:
3862 VShiftOpc = ARMISD::VQSHRNu; break;
3863 case Intrinsic::arm_neon_vqshiftnsu:
3864 VShiftOpc = ARMISD::VQSHRNsu; break;
3865 case Intrinsic::arm_neon_vqrshiftns:
3866 VShiftOpc = ARMISD::VQRSHRNs; break;
3867 case Intrinsic::arm_neon_vqrshiftnu:
3868 VShiftOpc = ARMISD::VQRSHRNu; break;
3869 case Intrinsic::arm_neon_vqrshiftnsu:
3870 VShiftOpc = ARMISD::VQRSHRNsu; break;
3871 }
3872
3873 return DAG.getNode(VShiftOpc, N->getDebugLoc(), N->getValueType(0),
Owen Anderson825b72b2009-08-11 20:47:22 +00003874 N->getOperand(1), DAG.getConstant(Cnt, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00003875 }
3876
3877 case Intrinsic::arm_neon_vshiftins: {
Owen Andersone50ed302009-08-10 22:56:29 +00003878 EVT VT = N->getOperand(1).getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00003879 int64_t Cnt;
3880 unsigned VShiftOpc = 0;
3881
3882 if (isVShiftLImm(N->getOperand(3), VT, false, Cnt))
3883 VShiftOpc = ARMISD::VSLI;
3884 else if (isVShiftRImm(N->getOperand(3), VT, false, true, Cnt))
3885 VShiftOpc = ARMISD::VSRI;
3886 else {
Torok Edwinc23197a2009-07-14 16:55:14 +00003887 llvm_unreachable("invalid shift count for vsli/vsri intrinsic");
Bob Wilson5bafff32009-06-22 23:27:02 +00003888 }
3889
3890 return DAG.getNode(VShiftOpc, N->getDebugLoc(), N->getValueType(0),
3891 N->getOperand(1), N->getOperand(2),
Owen Anderson825b72b2009-08-11 20:47:22 +00003892 DAG.getConstant(Cnt, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00003893 }
3894
3895 case Intrinsic::arm_neon_vqrshifts:
3896 case Intrinsic::arm_neon_vqrshiftu:
3897 // No immediate versions of these to check for.
3898 break;
3899 }
3900
3901 return SDValue();
3902}
3903
3904/// PerformShiftCombine - Checks for immediate versions of vector shifts and
3905/// lowers them. As with the vector shift intrinsics, this is done during DAG
3906/// combining instead of DAG legalizing because the build_vectors for 64-bit
3907/// vector element shift counts are generally not legal, and it is hard to see
3908/// their values after they get legalized to loads from a constant pool.
3909static SDValue PerformShiftCombine(SDNode *N, SelectionDAG &DAG,
3910 const ARMSubtarget *ST) {
Owen Andersone50ed302009-08-10 22:56:29 +00003911 EVT VT = N->getValueType(0);
Bob Wilson5bafff32009-06-22 23:27:02 +00003912
3913 // Nothing to be done for scalar shifts.
3914 if (! VT.isVector())
3915 return SDValue();
3916
3917 assert(ST->hasNEON() && "unexpected vector shift");
3918 int64_t Cnt;
3919
3920 switch (N->getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00003921 default: llvm_unreachable("unexpected shift opcode");
Bob Wilson5bafff32009-06-22 23:27:02 +00003922
3923 case ISD::SHL:
3924 if (isVShiftLImm(N->getOperand(1), VT, false, Cnt))
3925 return DAG.getNode(ARMISD::VSHL, N->getDebugLoc(), VT, N->getOperand(0),
Owen Anderson825b72b2009-08-11 20:47:22 +00003926 DAG.getConstant(Cnt, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00003927 break;
3928
3929 case ISD::SRA:
3930 case ISD::SRL:
3931 if (isVShiftRImm(N->getOperand(1), VT, false, false, Cnt)) {
3932 unsigned VShiftOpc = (N->getOpcode() == ISD::SRA ?
3933 ARMISD::VSHRs : ARMISD::VSHRu);
3934 return DAG.getNode(VShiftOpc, N->getDebugLoc(), VT, N->getOperand(0),
Owen Anderson825b72b2009-08-11 20:47:22 +00003935 DAG.getConstant(Cnt, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00003936 }
3937 }
3938 return SDValue();
3939}
3940
3941/// PerformExtendCombine - Target-specific DAG combining for ISD::SIGN_EXTEND,
3942/// ISD::ZERO_EXTEND, and ISD::ANY_EXTEND.
3943static SDValue PerformExtendCombine(SDNode *N, SelectionDAG &DAG,
3944 const ARMSubtarget *ST) {
3945 SDValue N0 = N->getOperand(0);
3946
3947 // Check for sign- and zero-extensions of vector extract operations of 8-
3948 // and 16-bit vector elements. NEON supports these directly. They are
3949 // handled during DAG combining because type legalization will promote them
3950 // to 32-bit types and it is messy to recognize the operations after that.
3951 if (ST->hasNEON() && N0.getOpcode() == ISD::EXTRACT_VECTOR_ELT) {
3952 SDValue Vec = N0.getOperand(0);
3953 SDValue Lane = N0.getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +00003954 EVT VT = N->getValueType(0);
3955 EVT EltVT = N0.getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00003956 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
3957
Owen Anderson825b72b2009-08-11 20:47:22 +00003958 if (VT == MVT::i32 &&
3959 (EltVT == MVT::i8 || EltVT == MVT::i16) &&
Bob Wilson5bafff32009-06-22 23:27:02 +00003960 TLI.isTypeLegal(Vec.getValueType())) {
3961
3962 unsigned Opc = 0;
3963 switch (N->getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00003964 default: llvm_unreachable("unexpected opcode");
Bob Wilson5bafff32009-06-22 23:27:02 +00003965 case ISD::SIGN_EXTEND:
3966 Opc = ARMISD::VGETLANEs;
3967 break;
3968 case ISD::ZERO_EXTEND:
3969 case ISD::ANY_EXTEND:
3970 Opc = ARMISD::VGETLANEu;
3971 break;
3972 }
3973 return DAG.getNode(Opc, N->getDebugLoc(), VT, Vec, Lane);
3974 }
3975 }
3976
3977 return SDValue();
3978}
3979
Bob Wilson9f6c4c12010-02-18 06:05:53 +00003980/// PerformSELECT_CCCombine - Target-specific DAG combining for ISD::SELECT_CC
3981/// to match f32 max/min patterns to use NEON vmax/vmin instructions.
3982static SDValue PerformSELECT_CCCombine(SDNode *N, SelectionDAG &DAG,
3983 const ARMSubtarget *ST) {
3984 // If the target supports NEON, try to use vmax/vmin instructions for f32
3985 // selects like "x < y ? x : y". Unless the FiniteOnlyFPMath option is set,
3986 // be careful about NaNs: NEON's vmax/vmin return NaN if either operand is
3987 // a NaN; only do the transformation when it matches that behavior.
3988
3989 // For now only do this when using NEON for FP operations; if using VFP, it
3990 // is not obvious that the benefit outweighs the cost of switching to the
3991 // NEON pipeline.
3992 if (!ST->hasNEON() || !ST->useNEONForSinglePrecisionFP() ||
3993 N->getValueType(0) != MVT::f32)
3994 return SDValue();
3995
3996 SDValue CondLHS = N->getOperand(0);
3997 SDValue CondRHS = N->getOperand(1);
3998 SDValue LHS = N->getOperand(2);
3999 SDValue RHS = N->getOperand(3);
4000 ISD::CondCode CC = cast<CondCodeSDNode>(N->getOperand(4))->get();
4001
4002 unsigned Opcode = 0;
4003 bool IsReversed;
Bob Wilsone742bb52010-02-24 22:15:53 +00004004 if (DAG.isEqualTo(LHS, CondLHS) && DAG.isEqualTo(RHS, CondRHS)) {
Bob Wilson9f6c4c12010-02-18 06:05:53 +00004005 IsReversed = false; // x CC y ? x : y
Bob Wilsone742bb52010-02-24 22:15:53 +00004006 } else if (DAG.isEqualTo(LHS, CondRHS) && DAG.isEqualTo(RHS, CondLHS)) {
Bob Wilson9f6c4c12010-02-18 06:05:53 +00004007 IsReversed = true ; // x CC y ? y : x
4008 } else {
4009 return SDValue();
4010 }
4011
Bob Wilsone742bb52010-02-24 22:15:53 +00004012 bool IsUnordered;
Bob Wilson9f6c4c12010-02-18 06:05:53 +00004013 switch (CC) {
4014 default: break;
4015 case ISD::SETOLT:
4016 case ISD::SETOLE:
4017 case ISD::SETLT:
4018 case ISD::SETLE:
Bob Wilson9f6c4c12010-02-18 06:05:53 +00004019 case ISD::SETULT:
4020 case ISD::SETULE:
Bob Wilsone742bb52010-02-24 22:15:53 +00004021 // If LHS is NaN, an ordered comparison will be false and the result will
4022 // be the RHS, but vmin(NaN, RHS) = NaN. Avoid this by checking that LHS
4023 // != NaN. Likewise, for unordered comparisons, check for RHS != NaN.
4024 IsUnordered = (CC == ISD::SETULT || CC == ISD::SETULE);
4025 if (!DAG.isKnownNeverNaN(IsUnordered ? RHS : LHS))
4026 break;
4027 // For less-than-or-equal comparisons, "+0 <= -0" will be true but vmin
4028 // will return -0, so vmin can only be used for unsafe math or if one of
4029 // the operands is known to be nonzero.
4030 if ((CC == ISD::SETLE || CC == ISD::SETOLE || CC == ISD::SETULE) &&
4031 !UnsafeFPMath &&
4032 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS)))
4033 break;
4034 Opcode = IsReversed ? ARMISD::FMAX : ARMISD::FMIN;
Bob Wilson9f6c4c12010-02-18 06:05:53 +00004035 break;
4036
4037 case ISD::SETOGT:
4038 case ISD::SETOGE:
4039 case ISD::SETGT:
4040 case ISD::SETGE:
Bob Wilson9f6c4c12010-02-18 06:05:53 +00004041 case ISD::SETUGT:
4042 case ISD::SETUGE:
Bob Wilsone742bb52010-02-24 22:15:53 +00004043 // If LHS is NaN, an ordered comparison will be false and the result will
4044 // be the RHS, but vmax(NaN, RHS) = NaN. Avoid this by checking that LHS
4045 // != NaN. Likewise, for unordered comparisons, check for RHS != NaN.
4046 IsUnordered = (CC == ISD::SETUGT || CC == ISD::SETUGE);
4047 if (!DAG.isKnownNeverNaN(IsUnordered ? RHS : LHS))
4048 break;
4049 // For greater-than-or-equal comparisons, "-0 >= +0" will be true but vmax
4050 // will return +0, so vmax can only be used for unsafe math or if one of
4051 // the operands is known to be nonzero.
4052 if ((CC == ISD::SETGE || CC == ISD::SETOGE || CC == ISD::SETUGE) &&
4053 !UnsafeFPMath &&
4054 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS)))
4055 break;
4056 Opcode = IsReversed ? ARMISD::FMIN : ARMISD::FMAX;
Bob Wilson9f6c4c12010-02-18 06:05:53 +00004057 break;
4058 }
4059
4060 if (!Opcode)
4061 return SDValue();
4062 return DAG.getNode(Opcode, N->getDebugLoc(), N->getValueType(0), LHS, RHS);
4063}
4064
Dan Gohman475871a2008-07-27 21:46:04 +00004065SDValue ARMTargetLowering::PerformDAGCombine(SDNode *N,
Bob Wilson2dc4f542009-03-20 22:42:55 +00004066 DAGCombinerInfo &DCI) const {
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +00004067 switch (N->getOpcode()) {
4068 default: break;
Bob Wilson9f6c4c12010-02-18 06:05:53 +00004069 case ISD::ADD: return PerformADDCombine(N, DCI);
4070 case ISD::SUB: return PerformSUBCombine(N, DCI);
Jim Grosbache5165492009-11-09 00:11:35 +00004071 case ARMISD::VMOVRRD: return PerformVMOVRRDCombine(N, DCI);
Bob Wilson9f6c4c12010-02-18 06:05:53 +00004072 case ISD::INTRINSIC_WO_CHAIN: return PerformIntrinsicCombine(N, DCI.DAG);
Bob Wilson5bafff32009-06-22 23:27:02 +00004073 case ISD::SHL:
4074 case ISD::SRA:
Bob Wilson9f6c4c12010-02-18 06:05:53 +00004075 case ISD::SRL: return PerformShiftCombine(N, DCI.DAG, Subtarget);
Bob Wilson5bafff32009-06-22 23:27:02 +00004076 case ISD::SIGN_EXTEND:
4077 case ISD::ZERO_EXTEND:
Bob Wilson9f6c4c12010-02-18 06:05:53 +00004078 case ISD::ANY_EXTEND: return PerformExtendCombine(N, DCI.DAG, Subtarget);
4079 case ISD::SELECT_CC: return PerformSELECT_CCCombine(N, DCI.DAG, Subtarget);
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +00004080 }
Dan Gohman475871a2008-07-27 21:46:04 +00004081 return SDValue();
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +00004082}
4083
Bill Wendlingaf566342009-08-15 21:21:19 +00004084bool ARMTargetLowering::allowsUnalignedMemoryAccesses(EVT VT) const {
4085 if (!Subtarget->hasV6Ops())
4086 // Pre-v6 does not support unaligned mem access.
4087 return false;
Anton Korobeynikov90cfc132010-01-30 14:08:12 +00004088 else {
4089 // v6+ may or may not support unaligned mem access depending on the system
4090 // configuration.
4091 // FIXME: This is pretty conservative. Should we provide cmdline option to
4092 // control the behaviour?
Bill Wendlingaf566342009-08-15 21:21:19 +00004093 if (!Subtarget->isTargetDarwin())
4094 return false;
4095 }
4096
4097 switch (VT.getSimpleVT().SimpleTy) {
4098 default:
4099 return false;
4100 case MVT::i8:
4101 case MVT::i16:
4102 case MVT::i32:
4103 return true;
4104 // FIXME: VLD1 etc with standard alignment is legal.
4105 }
4106}
4107
Evan Chenge6c835f2009-08-14 20:09:37 +00004108static bool isLegalT1AddressImmediate(int64_t V, EVT VT) {
4109 if (V < 0)
4110 return false;
4111
4112 unsigned Scale = 1;
4113 switch (VT.getSimpleVT().SimpleTy) {
4114 default: return false;
4115 case MVT::i1:
4116 case MVT::i8:
4117 // Scale == 1;
4118 break;
4119 case MVT::i16:
4120 // Scale == 2;
4121 Scale = 2;
4122 break;
4123 case MVT::i32:
4124 // Scale == 4;
4125 Scale = 4;
4126 break;
4127 }
4128
4129 if ((V & (Scale - 1)) != 0)
4130 return false;
4131 V /= Scale;
4132 return V == (V & ((1LL << 5) - 1));
4133}
4134
4135static bool isLegalT2AddressImmediate(int64_t V, EVT VT,
4136 const ARMSubtarget *Subtarget) {
4137 bool isNeg = false;
4138 if (V < 0) {
4139 isNeg = true;
4140 V = - V;
4141 }
4142
4143 switch (VT.getSimpleVT().SimpleTy) {
4144 default: return false;
4145 case MVT::i1:
4146 case MVT::i8:
4147 case MVT::i16:
4148 case MVT::i32:
4149 // + imm12 or - imm8
4150 if (isNeg)
4151 return V == (V & ((1LL << 8) - 1));
4152 return V == (V & ((1LL << 12) - 1));
4153 case MVT::f32:
4154 case MVT::f64:
4155 // Same as ARM mode. FIXME: NEON?
4156 if (!Subtarget->hasVFP2())
4157 return false;
4158 if ((V & 3) != 0)
4159 return false;
4160 V >>= 2;
4161 return V == (V & ((1LL << 8) - 1));
4162 }
4163}
4164
Evan Chengb01fad62007-03-12 23:30:29 +00004165/// isLegalAddressImmediate - Return true if the integer value can be used
4166/// as the offset of the target addressing mode for load / store of the
4167/// given type.
Owen Andersone50ed302009-08-10 22:56:29 +00004168static bool isLegalAddressImmediate(int64_t V, EVT VT,
Chris Lattner37caf8c2007-04-09 23:33:39 +00004169 const ARMSubtarget *Subtarget) {
Evan Cheng961f8792007-03-13 20:37:59 +00004170 if (V == 0)
4171 return true;
4172
Evan Cheng65011532009-03-09 19:15:00 +00004173 if (!VT.isSimple())
4174 return false;
4175
Evan Chenge6c835f2009-08-14 20:09:37 +00004176 if (Subtarget->isThumb1Only())
4177 return isLegalT1AddressImmediate(V, VT);
4178 else if (Subtarget->isThumb2())
4179 return isLegalT2AddressImmediate(V, VT, Subtarget);
Evan Chengb01fad62007-03-12 23:30:29 +00004180
Evan Chenge6c835f2009-08-14 20:09:37 +00004181 // ARM mode.
Evan Chengb01fad62007-03-12 23:30:29 +00004182 if (V < 0)
4183 V = - V;
Owen Anderson825b72b2009-08-11 20:47:22 +00004184 switch (VT.getSimpleVT().SimpleTy) {
Evan Chengb01fad62007-03-12 23:30:29 +00004185 default: return false;
Owen Anderson825b72b2009-08-11 20:47:22 +00004186 case MVT::i1:
4187 case MVT::i8:
4188 case MVT::i32:
Evan Chengb01fad62007-03-12 23:30:29 +00004189 // +- imm12
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00004190 return V == (V & ((1LL << 12) - 1));
Owen Anderson825b72b2009-08-11 20:47:22 +00004191 case MVT::i16:
Evan Chengb01fad62007-03-12 23:30:29 +00004192 // +- imm8
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00004193 return V == (V & ((1LL << 8) - 1));
Owen Anderson825b72b2009-08-11 20:47:22 +00004194 case MVT::f32:
4195 case MVT::f64:
Evan Chenge6c835f2009-08-14 20:09:37 +00004196 if (!Subtarget->hasVFP2()) // FIXME: NEON?
Evan Chengb01fad62007-03-12 23:30:29 +00004197 return false;
Evan Cheng0b0a9a92007-05-03 02:00:18 +00004198 if ((V & 3) != 0)
Evan Chengb01fad62007-03-12 23:30:29 +00004199 return false;
4200 V >>= 2;
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00004201 return V == (V & ((1LL << 8) - 1));
Evan Chengb01fad62007-03-12 23:30:29 +00004202 }
Evan Chenga8e29892007-01-19 07:51:42 +00004203}
4204
Evan Chenge6c835f2009-08-14 20:09:37 +00004205bool ARMTargetLowering::isLegalT2ScaledAddressingMode(const AddrMode &AM,
4206 EVT VT) const {
4207 int Scale = AM.Scale;
4208 if (Scale < 0)
4209 return false;
4210
4211 switch (VT.getSimpleVT().SimpleTy) {
4212 default: return false;
4213 case MVT::i1:
4214 case MVT::i8:
4215 case MVT::i16:
4216 case MVT::i32:
4217 if (Scale == 1)
4218 return true;
4219 // r + r << imm
4220 Scale = Scale & ~1;
4221 return Scale == 2 || Scale == 4 || Scale == 8;
4222 case MVT::i64:
4223 // r + r
4224 if (((unsigned)AM.HasBaseReg + Scale) <= 2)
4225 return true;
4226 return false;
4227 case MVT::isVoid:
4228 // Note, we allow "void" uses (basically, uses that aren't loads or
4229 // stores), because arm allows folding a scale into many arithmetic
4230 // operations. This should be made more precise and revisited later.
4231
4232 // Allow r << imm, but the imm has to be a multiple of two.
4233 if (Scale & 1) return false;
4234 return isPowerOf2_32(Scale);
4235 }
4236}
4237
Chris Lattner37caf8c2007-04-09 23:33:39 +00004238/// isLegalAddressingMode - Return true if the addressing mode represented
4239/// by AM is legal for this target, for a load/store of the specified type.
Bob Wilson2dc4f542009-03-20 22:42:55 +00004240bool ARMTargetLowering::isLegalAddressingMode(const AddrMode &AM,
Chris Lattner37caf8c2007-04-09 23:33:39 +00004241 const Type *Ty) const {
Owen Andersone50ed302009-08-10 22:56:29 +00004242 EVT VT = getValueType(Ty, true);
Bob Wilson2c7dab12009-04-08 17:55:28 +00004243 if (!isLegalAddressImmediate(AM.BaseOffs, VT, Subtarget))
Evan Chengb01fad62007-03-12 23:30:29 +00004244 return false;
Bob Wilson2dc4f542009-03-20 22:42:55 +00004245
Chris Lattner37caf8c2007-04-09 23:33:39 +00004246 // Can never fold addr of global into load/store.
Bob Wilson2dc4f542009-03-20 22:42:55 +00004247 if (AM.BaseGV)
Chris Lattner37caf8c2007-04-09 23:33:39 +00004248 return false;
Bob Wilson2dc4f542009-03-20 22:42:55 +00004249
Chris Lattner37caf8c2007-04-09 23:33:39 +00004250 switch (AM.Scale) {
4251 case 0: // no scale reg, must be "r+i" or "r", or "i".
4252 break;
4253 case 1:
Evan Chenge6c835f2009-08-14 20:09:37 +00004254 if (Subtarget->isThumb1Only())
Chris Lattner37caf8c2007-04-09 23:33:39 +00004255 return false;
Chris Lattner5a3d40d2007-04-13 06:50:55 +00004256 // FALL THROUGH.
Chris Lattner37caf8c2007-04-09 23:33:39 +00004257 default:
Chris Lattner5a3d40d2007-04-13 06:50:55 +00004258 // ARM doesn't support any R+R*scale+imm addr modes.
4259 if (AM.BaseOffs)
4260 return false;
Bob Wilson2dc4f542009-03-20 22:42:55 +00004261
Bob Wilson2c7dab12009-04-08 17:55:28 +00004262 if (!VT.isSimple())
4263 return false;
4264
Evan Chenge6c835f2009-08-14 20:09:37 +00004265 if (Subtarget->isThumb2())
4266 return isLegalT2ScaledAddressingMode(AM, VT);
4267
Chris Lattnereb13d1b2007-04-10 03:48:29 +00004268 int Scale = AM.Scale;
Owen Anderson825b72b2009-08-11 20:47:22 +00004269 switch (VT.getSimpleVT().SimpleTy) {
Chris Lattner37caf8c2007-04-09 23:33:39 +00004270 default: return false;
Owen Anderson825b72b2009-08-11 20:47:22 +00004271 case MVT::i1:
4272 case MVT::i8:
4273 case MVT::i32:
Chris Lattnereb13d1b2007-04-10 03:48:29 +00004274 if (Scale < 0) Scale = -Scale;
4275 if (Scale == 1)
Chris Lattner37caf8c2007-04-09 23:33:39 +00004276 return true;
4277 // r + r << imm
Chris Lattnere1152942007-04-11 16:17:12 +00004278 return isPowerOf2_32(Scale & ~1);
Owen Anderson825b72b2009-08-11 20:47:22 +00004279 case MVT::i16:
Evan Chenge6c835f2009-08-14 20:09:37 +00004280 case MVT::i64:
Chris Lattner37caf8c2007-04-09 23:33:39 +00004281 // r + r
Chris Lattnereb13d1b2007-04-10 03:48:29 +00004282 if (((unsigned)AM.HasBaseReg + Scale) <= 2)
Chris Lattner37caf8c2007-04-09 23:33:39 +00004283 return true;
Chris Lattnere1152942007-04-11 16:17:12 +00004284 return false;
Bob Wilson2dc4f542009-03-20 22:42:55 +00004285
Owen Anderson825b72b2009-08-11 20:47:22 +00004286 case MVT::isVoid:
Chris Lattner37caf8c2007-04-09 23:33:39 +00004287 // Note, we allow "void" uses (basically, uses that aren't loads or
4288 // stores), because arm allows folding a scale into many arithmetic
4289 // operations. This should be made more precise and revisited later.
Bob Wilson2dc4f542009-03-20 22:42:55 +00004290
Chris Lattner37caf8c2007-04-09 23:33:39 +00004291 // Allow r << imm, but the imm has to be a multiple of two.
Evan Chenge6c835f2009-08-14 20:09:37 +00004292 if (Scale & 1) return false;
4293 return isPowerOf2_32(Scale);
Chris Lattner37caf8c2007-04-09 23:33:39 +00004294 }
4295 break;
Evan Chengb01fad62007-03-12 23:30:29 +00004296 }
Chris Lattner37caf8c2007-04-09 23:33:39 +00004297 return true;
Evan Chengb01fad62007-03-12 23:30:29 +00004298}
4299
Evan Cheng77e47512009-11-11 19:05:52 +00004300/// isLegalICmpImmediate - Return true if the specified immediate is legal
4301/// icmp immediate, that is the target has icmp instructions which can compare
4302/// a register against the immediate without having to materialize the
4303/// immediate into a register.
Evan Cheng06b53c02009-11-12 07:13:11 +00004304bool ARMTargetLowering::isLegalICmpImmediate(int64_t Imm) const {
Evan Cheng77e47512009-11-11 19:05:52 +00004305 if (!Subtarget->isThumb())
4306 return ARM_AM::getSOImmVal(Imm) != -1;
4307 if (Subtarget->isThumb2())
4308 return ARM_AM::getT2SOImmVal(Imm) != -1;
Evan Cheng06b53c02009-11-12 07:13:11 +00004309 return Imm >= 0 && Imm <= 255;
Evan Cheng77e47512009-11-11 19:05:52 +00004310}
4311
Owen Andersone50ed302009-08-10 22:56:29 +00004312static bool getARMIndexedAddressParts(SDNode *Ptr, EVT VT,
Evan Chenge88d5ce2009-07-02 07:28:31 +00004313 bool isSEXTLoad, SDValue &Base,
4314 SDValue &Offset, bool &isInc,
4315 SelectionDAG &DAG) {
Evan Chenga8e29892007-01-19 07:51:42 +00004316 if (Ptr->getOpcode() != ISD::ADD && Ptr->getOpcode() != ISD::SUB)
4317 return false;
4318
Owen Anderson825b72b2009-08-11 20:47:22 +00004319 if (VT == MVT::i16 || ((VT == MVT::i8 || VT == MVT::i1) && isSEXTLoad)) {
Evan Chenga8e29892007-01-19 07:51:42 +00004320 // AddressingMode 3
4321 Base = Ptr->getOperand(0);
4322 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(Ptr->getOperand(1))) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004323 int RHSC = (int)RHS->getZExtValue();
Evan Chenga8e29892007-01-19 07:51:42 +00004324 if (RHSC < 0 && RHSC > -256) {
Evan Chenge88d5ce2009-07-02 07:28:31 +00004325 assert(Ptr->getOpcode() == ISD::ADD);
Evan Chenga8e29892007-01-19 07:51:42 +00004326 isInc = false;
4327 Offset = DAG.getConstant(-RHSC, RHS->getValueType(0));
4328 return true;
4329 }
4330 }
4331 isInc = (Ptr->getOpcode() == ISD::ADD);
4332 Offset = Ptr->getOperand(1);
4333 return true;
Owen Anderson825b72b2009-08-11 20:47:22 +00004334 } else if (VT == MVT::i32 || VT == MVT::i8 || VT == MVT::i1) {
Evan Chenga8e29892007-01-19 07:51:42 +00004335 // AddressingMode 2
4336 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(Ptr->getOperand(1))) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004337 int RHSC = (int)RHS->getZExtValue();
Evan Chenga8e29892007-01-19 07:51:42 +00004338 if (RHSC < 0 && RHSC > -0x1000) {
Evan Chenge88d5ce2009-07-02 07:28:31 +00004339 assert(Ptr->getOpcode() == ISD::ADD);
Evan Chenga8e29892007-01-19 07:51:42 +00004340 isInc = false;
4341 Offset = DAG.getConstant(-RHSC, RHS->getValueType(0));
4342 Base = Ptr->getOperand(0);
4343 return true;
4344 }
4345 }
4346
4347 if (Ptr->getOpcode() == ISD::ADD) {
4348 isInc = true;
4349 ARM_AM::ShiftOpc ShOpcVal= ARM_AM::getShiftOpcForNode(Ptr->getOperand(0));
4350 if (ShOpcVal != ARM_AM::no_shift) {
4351 Base = Ptr->getOperand(1);
4352 Offset = Ptr->getOperand(0);
4353 } else {
4354 Base = Ptr->getOperand(0);
4355 Offset = Ptr->getOperand(1);
4356 }
4357 return true;
4358 }
4359
4360 isInc = (Ptr->getOpcode() == ISD::ADD);
4361 Base = Ptr->getOperand(0);
4362 Offset = Ptr->getOperand(1);
4363 return true;
4364 }
4365
Jim Grosbache5165492009-11-09 00:11:35 +00004366 // FIXME: Use VLDM / VSTM to emulate indexed FP load / store.
Evan Chenga8e29892007-01-19 07:51:42 +00004367 return false;
4368}
4369
Owen Andersone50ed302009-08-10 22:56:29 +00004370static bool getT2IndexedAddressParts(SDNode *Ptr, EVT VT,
Evan Chenge88d5ce2009-07-02 07:28:31 +00004371 bool isSEXTLoad, SDValue &Base,
4372 SDValue &Offset, bool &isInc,
4373 SelectionDAG &DAG) {
4374 if (Ptr->getOpcode() != ISD::ADD && Ptr->getOpcode() != ISD::SUB)
4375 return false;
4376
4377 Base = Ptr->getOperand(0);
4378 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(Ptr->getOperand(1))) {
4379 int RHSC = (int)RHS->getZExtValue();
4380 if (RHSC < 0 && RHSC > -0x100) { // 8 bits.
4381 assert(Ptr->getOpcode() == ISD::ADD);
4382 isInc = false;
4383 Offset = DAG.getConstant(-RHSC, RHS->getValueType(0));
4384 return true;
4385 } else if (RHSC > 0 && RHSC < 0x100) { // 8 bit, no zero.
4386 isInc = Ptr->getOpcode() == ISD::ADD;
4387 Offset = DAG.getConstant(RHSC, RHS->getValueType(0));
4388 return true;
4389 }
4390 }
4391
4392 return false;
4393}
4394
Evan Chenga8e29892007-01-19 07:51:42 +00004395/// getPreIndexedAddressParts - returns true by value, base pointer and
4396/// offset pointer and addressing mode by reference if the node's address
4397/// can be legally represented as pre-indexed load / store address.
4398bool
Dan Gohman475871a2008-07-27 21:46:04 +00004399ARMTargetLowering::getPreIndexedAddressParts(SDNode *N, SDValue &Base,
4400 SDValue &Offset,
Evan Chenga8e29892007-01-19 07:51:42 +00004401 ISD::MemIndexedMode &AM,
Dan Gohman73e09142009-01-15 16:29:45 +00004402 SelectionDAG &DAG) const {
Evan Chenge88d5ce2009-07-02 07:28:31 +00004403 if (Subtarget->isThumb1Only())
Evan Chenga8e29892007-01-19 07:51:42 +00004404 return false;
4405
Owen Andersone50ed302009-08-10 22:56:29 +00004406 EVT VT;
Dan Gohman475871a2008-07-27 21:46:04 +00004407 SDValue Ptr;
Evan Chenga8e29892007-01-19 07:51:42 +00004408 bool isSEXTLoad = false;
4409 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
4410 Ptr = LD->getBasePtr();
Dan Gohmanb625f2f2008-01-30 00:15:11 +00004411 VT = LD->getMemoryVT();
Evan Chenga8e29892007-01-19 07:51:42 +00004412 isSEXTLoad = LD->getExtensionType() == ISD::SEXTLOAD;
4413 } else if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N)) {
4414 Ptr = ST->getBasePtr();
Dan Gohmanb625f2f2008-01-30 00:15:11 +00004415 VT = ST->getMemoryVT();
Evan Chenga8e29892007-01-19 07:51:42 +00004416 } else
4417 return false;
4418
4419 bool isInc;
Evan Chenge88d5ce2009-07-02 07:28:31 +00004420 bool isLegal = false;
Evan Chenge6c835f2009-08-14 20:09:37 +00004421 if (Subtarget->isThumb2())
Evan Chenge88d5ce2009-07-02 07:28:31 +00004422 isLegal = getT2IndexedAddressParts(Ptr.getNode(), VT, isSEXTLoad, Base,
4423 Offset, isInc, DAG);
Jim Grosbach764ab522009-08-11 15:33:49 +00004424 else
Evan Chenge88d5ce2009-07-02 07:28:31 +00004425 isLegal = getARMIndexedAddressParts(Ptr.getNode(), VT, isSEXTLoad, Base,
Evan Cheng04129572009-07-02 06:44:30 +00004426 Offset, isInc, DAG);
Evan Chenge88d5ce2009-07-02 07:28:31 +00004427 if (!isLegal)
4428 return false;
4429
4430 AM = isInc ? ISD::PRE_INC : ISD::PRE_DEC;
4431 return true;
Evan Chenga8e29892007-01-19 07:51:42 +00004432}
4433
4434/// getPostIndexedAddressParts - returns true by value, base pointer and
4435/// offset pointer and addressing mode by reference if this node can be
4436/// combined with a load / store to form a post-indexed load / store.
4437bool ARMTargetLowering::getPostIndexedAddressParts(SDNode *N, SDNode *Op,
Dan Gohman475871a2008-07-27 21:46:04 +00004438 SDValue &Base,
4439 SDValue &Offset,
Evan Chenga8e29892007-01-19 07:51:42 +00004440 ISD::MemIndexedMode &AM,
Dan Gohman73e09142009-01-15 16:29:45 +00004441 SelectionDAG &DAG) const {
Evan Chenge88d5ce2009-07-02 07:28:31 +00004442 if (Subtarget->isThumb1Only())
Evan Chenga8e29892007-01-19 07:51:42 +00004443 return false;
4444
Owen Andersone50ed302009-08-10 22:56:29 +00004445 EVT VT;
Dan Gohman475871a2008-07-27 21:46:04 +00004446 SDValue Ptr;
Evan Chenga8e29892007-01-19 07:51:42 +00004447 bool isSEXTLoad = false;
4448 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
Dan Gohmanb625f2f2008-01-30 00:15:11 +00004449 VT = LD->getMemoryVT();
Evan Chenga8e29892007-01-19 07:51:42 +00004450 isSEXTLoad = LD->getExtensionType() == ISD::SEXTLOAD;
4451 } else if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N)) {
Dan Gohmanb625f2f2008-01-30 00:15:11 +00004452 VT = ST->getMemoryVT();
Evan Chenga8e29892007-01-19 07:51:42 +00004453 } else
4454 return false;
4455
4456 bool isInc;
Evan Chenge88d5ce2009-07-02 07:28:31 +00004457 bool isLegal = false;
Evan Chenge6c835f2009-08-14 20:09:37 +00004458 if (Subtarget->isThumb2())
Evan Chenge88d5ce2009-07-02 07:28:31 +00004459 isLegal = getT2IndexedAddressParts(Op, VT, isSEXTLoad, Base, Offset,
Evan Chenga8e29892007-01-19 07:51:42 +00004460 isInc, DAG);
Jim Grosbach764ab522009-08-11 15:33:49 +00004461 else
Evan Chenge88d5ce2009-07-02 07:28:31 +00004462 isLegal = getARMIndexedAddressParts(Op, VT, isSEXTLoad, Base, Offset,
4463 isInc, DAG);
4464 if (!isLegal)
4465 return false;
4466
4467 AM = isInc ? ISD::POST_INC : ISD::POST_DEC;
4468 return true;
Evan Chenga8e29892007-01-19 07:51:42 +00004469}
4470
Dan Gohman475871a2008-07-27 21:46:04 +00004471void ARMTargetLowering::computeMaskedBitsForTargetNode(const SDValue Op,
Dan Gohman977a76f2008-02-13 22:28:48 +00004472 const APInt &Mask,
Bob Wilson2dc4f542009-03-20 22:42:55 +00004473 APInt &KnownZero,
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00004474 APInt &KnownOne,
Dan Gohmanea859be2007-06-22 14:59:07 +00004475 const SelectionDAG &DAG,
Evan Chenga8e29892007-01-19 07:51:42 +00004476 unsigned Depth) const {
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00004477 KnownZero = KnownOne = APInt(Mask.getBitWidth(), 0);
Evan Chenga8e29892007-01-19 07:51:42 +00004478 switch (Op.getOpcode()) {
4479 default: break;
4480 case ARMISD::CMOV: {
4481 // Bits are known zero/one if known on the LHS and RHS.
Dan Gohmanea859be2007-06-22 14:59:07 +00004482 DAG.ComputeMaskedBits(Op.getOperand(0), Mask, KnownZero, KnownOne, Depth+1);
Evan Chenga8e29892007-01-19 07:51:42 +00004483 if (KnownZero == 0 && KnownOne == 0) return;
4484
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00004485 APInt KnownZeroRHS, KnownOneRHS;
Dan Gohmanea859be2007-06-22 14:59:07 +00004486 DAG.ComputeMaskedBits(Op.getOperand(1), Mask,
4487 KnownZeroRHS, KnownOneRHS, Depth+1);
Evan Chenga8e29892007-01-19 07:51:42 +00004488 KnownZero &= KnownZeroRHS;
4489 KnownOne &= KnownOneRHS;
4490 return;
4491 }
4492 }
4493}
4494
4495//===----------------------------------------------------------------------===//
4496// ARM Inline Assembly Support
4497//===----------------------------------------------------------------------===//
4498
4499/// getConstraintType - Given a constraint letter, return the type of
4500/// constraint it is for this target.
4501ARMTargetLowering::ConstraintType
Chris Lattner4234f572007-03-25 02:14:49 +00004502ARMTargetLowering::getConstraintType(const std::string &Constraint) const {
4503 if (Constraint.size() == 1) {
4504 switch (Constraint[0]) {
4505 default: break;
4506 case 'l': return C_RegisterClass;
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00004507 case 'w': return C_RegisterClass;
Chris Lattner4234f572007-03-25 02:14:49 +00004508 }
Evan Chenga8e29892007-01-19 07:51:42 +00004509 }
Chris Lattner4234f572007-03-25 02:14:49 +00004510 return TargetLowering::getConstraintType(Constraint);
Evan Chenga8e29892007-01-19 07:51:42 +00004511}
4512
Bob Wilson2dc4f542009-03-20 22:42:55 +00004513std::pair<unsigned, const TargetRegisterClass*>
Evan Chenga8e29892007-01-19 07:51:42 +00004514ARMTargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +00004515 EVT VT) const {
Evan Chenga8e29892007-01-19 07:51:42 +00004516 if (Constraint.size() == 1) {
Jakob Stoklund Olesen09bf0032010-01-14 18:19:56 +00004517 // GCC ARM Constraint Letters
Evan Chenga8e29892007-01-19 07:51:42 +00004518 switch (Constraint[0]) {
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00004519 case 'l':
Jakob Stoklund Olesen09bf0032010-01-14 18:19:56 +00004520 if (Subtarget->isThumb())
Jim Grosbach30eae3c2009-04-07 20:34:09 +00004521 return std::make_pair(0U, ARM::tGPRRegisterClass);
4522 else
4523 return std::make_pair(0U, ARM::GPRRegisterClass);
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00004524 case 'r':
4525 return std::make_pair(0U, ARM::GPRRegisterClass);
4526 case 'w':
Owen Anderson825b72b2009-08-11 20:47:22 +00004527 if (VT == MVT::f32)
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00004528 return std::make_pair(0U, ARM::SPRRegisterClass);
Bob Wilson5afffae2009-12-18 01:03:29 +00004529 if (VT.getSizeInBits() == 64)
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00004530 return std::make_pair(0U, ARM::DPRRegisterClass);
Evan Chengd831cda2009-12-08 23:06:22 +00004531 if (VT.getSizeInBits() == 128)
4532 return std::make_pair(0U, ARM::QPRRegisterClass);
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00004533 break;
Evan Chenga8e29892007-01-19 07:51:42 +00004534 }
4535 }
Bob Wilson33cc5cb2010-03-15 23:09:18 +00004536 if (StringRef("{cc}").equals_lower(Constraint))
4537 return std::make_pair(0U, ARM::CCRRegisterClass);
4538
Evan Chenga8e29892007-01-19 07:51:42 +00004539 return TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
4540}
4541
4542std::vector<unsigned> ARMTargetLowering::
4543getRegClassForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +00004544 EVT VT) const {
Evan Chenga8e29892007-01-19 07:51:42 +00004545 if (Constraint.size() != 1)
4546 return std::vector<unsigned>();
4547
4548 switch (Constraint[0]) { // GCC ARM Constraint Letters
4549 default: break;
4550 case 'l':
Jim Grosbach30eae3c2009-04-07 20:34:09 +00004551 return make_vector<unsigned>(ARM::R0, ARM::R1, ARM::R2, ARM::R3,
4552 ARM::R4, ARM::R5, ARM::R6, ARM::R7,
4553 0);
Evan Chenga8e29892007-01-19 07:51:42 +00004554 case 'r':
4555 return make_vector<unsigned>(ARM::R0, ARM::R1, ARM::R2, ARM::R3,
4556 ARM::R4, ARM::R5, ARM::R6, ARM::R7,
4557 ARM::R8, ARM::R9, ARM::R10, ARM::R11,
4558 ARM::R12, ARM::LR, 0);
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00004559 case 'w':
Owen Anderson825b72b2009-08-11 20:47:22 +00004560 if (VT == MVT::f32)
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00004561 return make_vector<unsigned>(ARM::S0, ARM::S1, ARM::S2, ARM::S3,
4562 ARM::S4, ARM::S5, ARM::S6, ARM::S7,
4563 ARM::S8, ARM::S9, ARM::S10, ARM::S11,
4564 ARM::S12,ARM::S13,ARM::S14,ARM::S15,
4565 ARM::S16,ARM::S17,ARM::S18,ARM::S19,
4566 ARM::S20,ARM::S21,ARM::S22,ARM::S23,
4567 ARM::S24,ARM::S25,ARM::S26,ARM::S27,
4568 ARM::S28,ARM::S29,ARM::S30,ARM::S31, 0);
Bob Wilson5afffae2009-12-18 01:03:29 +00004569 if (VT.getSizeInBits() == 64)
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00004570 return make_vector<unsigned>(ARM::D0, ARM::D1, ARM::D2, ARM::D3,
4571 ARM::D4, ARM::D5, ARM::D6, ARM::D7,
4572 ARM::D8, ARM::D9, ARM::D10,ARM::D11,
4573 ARM::D12,ARM::D13,ARM::D14,ARM::D15, 0);
Evan Chengd831cda2009-12-08 23:06:22 +00004574 if (VT.getSizeInBits() == 128)
4575 return make_vector<unsigned>(ARM::Q0, ARM::Q1, ARM::Q2, ARM::Q3,
4576 ARM::Q4, ARM::Q5, ARM::Q6, ARM::Q7, 0);
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00004577 break;
Evan Chenga8e29892007-01-19 07:51:42 +00004578 }
4579
4580 return std::vector<unsigned>();
4581}
Bob Wilsonbf6396b2009-04-01 17:58:54 +00004582
4583/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
4584/// vector. If it is invalid, don't add anything to Ops.
4585void ARMTargetLowering::LowerAsmOperandForConstraint(SDValue Op,
4586 char Constraint,
4587 bool hasMemory,
4588 std::vector<SDValue>&Ops,
4589 SelectionDAG &DAG) const {
4590 SDValue Result(0, 0);
4591
4592 switch (Constraint) {
4593 default: break;
4594 case 'I': case 'J': case 'K': case 'L':
4595 case 'M': case 'N': case 'O':
4596 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op);
4597 if (!C)
4598 return;
4599
4600 int64_t CVal64 = C->getSExtValue();
4601 int CVal = (int) CVal64;
4602 // None of these constraints allow values larger than 32 bits. Check
4603 // that the value fits in an int.
4604 if (CVal != CVal64)
4605 return;
4606
4607 switch (Constraint) {
4608 case 'I':
David Goodwinf1daf7d2009-07-08 23:10:31 +00004609 if (Subtarget->isThumb1Only()) {
4610 // This must be a constant between 0 and 255, for ADD
4611 // immediates.
Bob Wilsonbf6396b2009-04-01 17:58:54 +00004612 if (CVal >= 0 && CVal <= 255)
4613 break;
David Goodwinf1daf7d2009-07-08 23:10:31 +00004614 } else if (Subtarget->isThumb2()) {
4615 // A constant that can be used as an immediate value in a
4616 // data-processing instruction.
4617 if (ARM_AM::getT2SOImmVal(CVal) != -1)
4618 break;
Bob Wilsonbf6396b2009-04-01 17:58:54 +00004619 } else {
4620 // A constant that can be used as an immediate value in a
4621 // data-processing instruction.
4622 if (ARM_AM::getSOImmVal(CVal) != -1)
4623 break;
4624 }
4625 return;
4626
4627 case 'J':
David Goodwinf1daf7d2009-07-08 23:10:31 +00004628 if (Subtarget->isThumb()) { // FIXME thumb2
Bob Wilsonbf6396b2009-04-01 17:58:54 +00004629 // This must be a constant between -255 and -1, for negated ADD
4630 // immediates. This can be used in GCC with an "n" modifier that
4631 // prints the negated value, for use with SUB instructions. It is
4632 // not useful otherwise but is implemented for compatibility.
4633 if (CVal >= -255 && CVal <= -1)
4634 break;
4635 } else {
4636 // This must be a constant between -4095 and 4095. It is not clear
4637 // what this constraint is intended for. Implemented for
4638 // compatibility with GCC.
4639 if (CVal >= -4095 && CVal <= 4095)
4640 break;
4641 }
4642 return;
4643
4644 case 'K':
David Goodwinf1daf7d2009-07-08 23:10:31 +00004645 if (Subtarget->isThumb1Only()) {
Bob Wilsonbf6396b2009-04-01 17:58:54 +00004646 // A 32-bit value where only one byte has a nonzero value. Exclude
4647 // zero to match GCC. This constraint is used by GCC internally for
4648 // constants that can be loaded with a move/shift combination.
4649 // It is not useful otherwise but is implemented for compatibility.
4650 if (CVal != 0 && ARM_AM::isThumbImmShiftedVal(CVal))
4651 break;
David Goodwinf1daf7d2009-07-08 23:10:31 +00004652 } else if (Subtarget->isThumb2()) {
4653 // A constant whose bitwise inverse can be used as an immediate
4654 // value in a data-processing instruction. This can be used in GCC
4655 // with a "B" modifier that prints the inverted value, for use with
4656 // BIC and MVN instructions. It is not useful otherwise but is
4657 // implemented for compatibility.
4658 if (ARM_AM::getT2SOImmVal(~CVal) != -1)
4659 break;
Bob Wilsonbf6396b2009-04-01 17:58:54 +00004660 } else {
4661 // A constant whose bitwise inverse can be used as an immediate
4662 // value in a data-processing instruction. This can be used in GCC
4663 // with a "B" modifier that prints the inverted value, for use with
4664 // BIC and MVN instructions. It is not useful otherwise but is
4665 // implemented for compatibility.
4666 if (ARM_AM::getSOImmVal(~CVal) != -1)
4667 break;
4668 }
4669 return;
4670
4671 case 'L':
David Goodwinf1daf7d2009-07-08 23:10:31 +00004672 if (Subtarget->isThumb1Only()) {
Bob Wilsonbf6396b2009-04-01 17:58:54 +00004673 // This must be a constant between -7 and 7,
4674 // for 3-operand ADD/SUB immediate instructions.
4675 if (CVal >= -7 && CVal < 7)
4676 break;
David Goodwinf1daf7d2009-07-08 23:10:31 +00004677 } else if (Subtarget->isThumb2()) {
4678 // A constant whose negation can be used as an immediate value in a
4679 // data-processing instruction. This can be used in GCC with an "n"
4680 // modifier that prints the negated value, for use with SUB
4681 // instructions. It is not useful otherwise but is implemented for
4682 // compatibility.
4683 if (ARM_AM::getT2SOImmVal(-CVal) != -1)
4684 break;
Bob Wilsonbf6396b2009-04-01 17:58:54 +00004685 } else {
4686 // A constant whose negation can be used as an immediate value in a
4687 // data-processing instruction. This can be used in GCC with an "n"
4688 // modifier that prints the negated value, for use with SUB
4689 // instructions. It is not useful otherwise but is implemented for
4690 // compatibility.
4691 if (ARM_AM::getSOImmVal(-CVal) != -1)
4692 break;
4693 }
4694 return;
4695
4696 case 'M':
David Goodwinf1daf7d2009-07-08 23:10:31 +00004697 if (Subtarget->isThumb()) { // FIXME thumb2
Bob Wilsonbf6396b2009-04-01 17:58:54 +00004698 // This must be a multiple of 4 between 0 and 1020, for
4699 // ADD sp + immediate.
4700 if ((CVal >= 0 && CVal <= 1020) && ((CVal & 3) == 0))
4701 break;
4702 } else {
4703 // A power of two or a constant between 0 and 32. This is used in
4704 // GCC for the shift amount on shifted register operands, but it is
4705 // useful in general for any shift amounts.
4706 if ((CVal >= 0 && CVal <= 32) || ((CVal & (CVal - 1)) == 0))
4707 break;
4708 }
4709 return;
4710
4711 case 'N':
David Goodwinf1daf7d2009-07-08 23:10:31 +00004712 if (Subtarget->isThumb()) { // FIXME thumb2
Bob Wilsonbf6396b2009-04-01 17:58:54 +00004713 // This must be a constant between 0 and 31, for shift amounts.
4714 if (CVal >= 0 && CVal <= 31)
4715 break;
4716 }
4717 return;
4718
4719 case 'O':
David Goodwinf1daf7d2009-07-08 23:10:31 +00004720 if (Subtarget->isThumb()) { // FIXME thumb2
Bob Wilsonbf6396b2009-04-01 17:58:54 +00004721 // This must be a multiple of 4 between -508 and 508, for
4722 // ADD/SUB sp = sp + immediate.
4723 if ((CVal >= -508 && CVal <= 508) && ((CVal & 3) == 0))
4724 break;
4725 }
4726 return;
4727 }
4728 Result = DAG.getTargetConstant(CVal, Op.getValueType());
4729 break;
4730 }
4731
4732 if (Result.getNode()) {
4733 Ops.push_back(Result);
4734 return;
4735 }
4736 return TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, hasMemory,
4737 Ops, DAG);
4738}
Anton Korobeynikov48e19352009-09-23 19:04:09 +00004739
4740bool
4741ARMTargetLowering::isOffsetFoldingLegal(const GlobalAddressSDNode *GA) const {
4742 // The ARM target isn't yet aware of offsets.
4743 return false;
4744}
Evan Cheng39382422009-10-28 01:44:26 +00004745
4746int ARM::getVFPf32Imm(const APFloat &FPImm) {
4747 APInt Imm = FPImm.bitcastToAPInt();
4748 uint32_t Sign = Imm.lshr(31).getZExtValue() & 1;
4749 int32_t Exp = (Imm.lshr(23).getSExtValue() & 0xff) - 127; // -126 to 127
4750 int64_t Mantissa = Imm.getZExtValue() & 0x7fffff; // 23 bits
4751
4752 // We can handle 4 bits of mantissa.
4753 // mantissa = (16+UInt(e:f:g:h))/16.
4754 if (Mantissa & 0x7ffff)
4755 return -1;
4756 Mantissa >>= 19;
4757 if ((Mantissa & 0xf) != Mantissa)
4758 return -1;
4759
4760 // We can handle 3 bits of exponent: exp == UInt(NOT(b):c:d)-3
4761 if (Exp < -3 || Exp > 4)
4762 return -1;
4763 Exp = ((Exp+3) & 0x7) ^ 4;
4764
4765 return ((int)Sign << 7) | (Exp << 4) | Mantissa;
4766}
4767
4768int ARM::getVFPf64Imm(const APFloat &FPImm) {
4769 APInt Imm = FPImm.bitcastToAPInt();
4770 uint64_t Sign = Imm.lshr(63).getZExtValue() & 1;
4771 int64_t Exp = (Imm.lshr(52).getSExtValue() & 0x7ff) - 1023; // -1022 to 1023
4772 uint64_t Mantissa = Imm.getZExtValue() & 0xfffffffffffffLL;
4773
4774 // We can handle 4 bits of mantissa.
4775 // mantissa = (16+UInt(e:f:g:h))/16.
4776 if (Mantissa & 0xffffffffffffLL)
4777 return -1;
4778 Mantissa >>= 48;
4779 if ((Mantissa & 0xf) != Mantissa)
4780 return -1;
4781
4782 // We can handle 3 bits of exponent: exp == UInt(NOT(b):c:d)-3
4783 if (Exp < -3 || Exp > 4)
4784 return -1;
4785 Exp = ((Exp+3) & 0x7) ^ 4;
4786
4787 return ((int)Sign << 7) | (Exp << 4) | Mantissa;
4788}
4789
4790/// isFPImmLegal - Returns true if the target can instruction select the
4791/// specified FP immediate natively. If false, the legalizer will
4792/// materialize the FP immediate as a load from a constant pool.
4793bool ARMTargetLowering::isFPImmLegal(const APFloat &Imm, EVT VT) const {
4794 if (!Subtarget->hasVFP3())
4795 return false;
4796 if (VT == MVT::f32)
4797 return ARM::getVFPf32Imm(Imm) != -1;
4798 if (VT == MVT::f64)
4799 return ARM::getVFPf64Imm(Imm) != -1;
4800 return false;
4801}