blob: d588d4e5e192902ae78b012d6ab72251f915a6f8 [file] [log] [blame]
Eric Christopher49ac3d72011-05-09 18:16:46 +00001//===- MipsInstrInfo.td - Target Description for Mips Target -*- tablegen -*-=//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00007//
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00008//===----------------------------------------------------------------------===//
Eric Christopher49ac3d72011-05-09 18:16:46 +00009//
10// This file contains the Mips implementation of the TargetInstrInfo class.
11//
12//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000013
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000014
Akira Hatanaka4552c9a2011-04-15 21:51:11 +000015//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000016// Mips profiles and nodes
Akira Hatanaka4552c9a2011-04-15 21:51:11 +000017//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000018
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +000019def SDT_MipsJmpLink : SDTypeProfile<0, 1, [SDTCisVT<0, iPTR>]>;
Bruno Cardoso Lopes9e030612010-11-09 17:25:34 +000020def SDT_MipsCMov : SDTypeProfile<1, 4, [SDTCisSameAs<0, 1>,
Akira Hatanaka0bf3dfb2011-04-15 21:00:26 +000021 SDTCisSameAs<1, 2>,
22 SDTCisSameAs<3, 4>,
23 SDTCisInt<4>]>;
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +000024def SDT_MipsCallSeqStart : SDCallSeqStart<[SDTCisVT<0, i32>]>;
25def SDT_MipsCallSeqEnd : SDCallSeqEnd<[SDTCisVT<0, i32>, SDTCisVT<1, i32>]>;
Bruno Cardoso Lopes81092dc2011-03-04 17:51:39 +000026def SDT_MipsMAddMSub : SDTypeProfile<0, 4,
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +000027 [SDTCisVT<0, i32>, SDTCisSameAs<0, 1>,
Bruno Cardoso Lopes81092dc2011-03-04 17:51:39 +000028 SDTCisSameAs<1, 2>,
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +000029 SDTCisSameAs<2, 3>]>;
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +000030def SDT_MipsDivRem : SDTypeProfile<0, 2,
Akira Hatanakadda4a072011-10-03 21:06:13 +000031 [SDTCisInt<0>,
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +000032 SDTCisSameAs<0, 1>]>;
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +000033
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +000034def SDT_MipsThreadPointer : SDTypeProfile<1, 0, [SDTCisPtrTy<0>]>;
35
Akira Hatanakac742e4f2011-11-11 04:06:38 +000036def SDT_MipsDynAlloc : SDTypeProfile<1, 1, [SDTCisVT<0, iPTR>,
37 SDTCisSameAs<0, 1>]>;
Akira Hatanakadb548262011-07-19 23:30:50 +000038def SDT_Sync : SDTypeProfile<0, 1, [SDTCisVT<0, i32>]>;
Akira Hatanaka21afc632011-06-21 00:40:49 +000039
Akira Hatanaka40eda462011-09-22 23:31:54 +000040def SDT_Ext : SDTypeProfile<1, 3, [SDTCisInt<0>, SDTCisSameAs<0, 1>,
41 SDTCisVT<2, i32>, SDTCisSameAs<2, 3>]>;
42def SDT_Ins : SDTypeProfile<1, 4, [SDTCisInt<0>, SDTCisSameAs<0, 1>,
43 SDTCisVT<2, i32>, SDTCisSameAs<2, 3>,
Akira Hatanakabb15e112011-08-17 02:05:42 +000044 SDTCisSameAs<0, 4>]>;
45
Akira Hatanakab6f1dc22012-06-02 00:03:12 +000046def SDTMipsLoadLR : SDTypeProfile<1, 2,
47 [SDTCisInt<0>, SDTCisPtrTy<1>,
48 SDTCisSameAs<0, 2>]>;
49
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000050// Call
Bruno Cardoso Lopes9e030612010-11-09 17:25:34 +000051def MipsJmpLink : SDNode<"MipsISD::JmpLink",SDT_MipsJmpLink,
Chris Lattner036609b2010-12-23 18:28:41 +000052 [SDNPHasChain, SDNPOutGlue, SDNPOptInGlue,
Chris Lattner60e9eac2010-03-19 05:33:51 +000053 SDNPVariadic]>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000054
Bruno Cardoso Lopes9e030612010-11-09 17:25:34 +000055// Hi and Lo nodes are used to handle global addresses. Used on
56// MipsISelLowering to lower stuff like GlobalAddress, ExternalSymbol
Bruno Cardoso Lopesc7db5612007-11-05 03:02:32 +000057// static model. (nothing to do with Mips Registers Hi and Lo)
Bruno Cardoso Lopes91fd5322008-07-21 18:52:34 +000058def MipsHi : SDNode<"MipsISD::Hi", SDTIntUnaryOp>;
59def MipsLo : SDNode<"MipsISD::Lo", SDTIntUnaryOp>;
60def MipsGPRel : SDNode<"MipsISD::GPRel", SDTIntUnaryOp>;
Bruno Cardoso Lopese78080c2007-10-09 02:55:31 +000061
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +000062// TlsGd node is used to handle General Dynamic TLS
63def MipsTlsGd : SDNode<"MipsISD::TlsGd", SDTIntUnaryOp>;
64
65// TprelHi and TprelLo nodes are used to handle Local Exec TLS
66def MipsTprelHi : SDNode<"MipsISD::TprelHi", SDTIntUnaryOp>;
67def MipsTprelLo : SDNode<"MipsISD::TprelLo", SDTIntUnaryOp>;
68
69// Thread pointer
70def MipsThreadPointer: SDNode<"MipsISD::ThreadPointer", SDT_MipsThreadPointer>;
71
Eric Christopher3c999a22007-10-26 04:00:13 +000072// Return
Akira Hatanaka182ef6f2012-07-10 00:19:06 +000073def MipsRet : SDNode<"MipsISD::Ret", SDTNone, [SDNPHasChain, SDNPOptInGlue]>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000074
75// These are target-independent nodes, but have target-specific formats.
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +000076def callseq_start : SDNode<"ISD::CALLSEQ_START", SDT_MipsCallSeqStart,
Chris Lattner036609b2010-12-23 18:28:41 +000077 [SDNPHasChain, SDNPOutGlue]>;
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +000078def callseq_end : SDNode<"ISD::CALLSEQ_END", SDT_MipsCallSeqEnd,
Chris Lattner036609b2010-12-23 18:28:41 +000079 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue]>;
Bill Wendling0f8d9c02007-11-13 00:44:25 +000080
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +000081// MAdd*/MSub* nodes
82def MipsMAdd : SDNode<"MipsISD::MAdd", SDT_MipsMAddMSub,
83 [SDNPOptInGlue, SDNPOutGlue]>;
84def MipsMAddu : SDNode<"MipsISD::MAddu", SDT_MipsMAddMSub,
85 [SDNPOptInGlue, SDNPOutGlue]>;
86def MipsMSub : SDNode<"MipsISD::MSub", SDT_MipsMAddMSub,
87 [SDNPOptInGlue, SDNPOutGlue]>;
88def MipsMSubu : SDNode<"MipsISD::MSubu", SDT_MipsMAddMSub,
89 [SDNPOptInGlue, SDNPOutGlue]>;
90
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +000091// DivRem(u) nodes
92def MipsDivRem : SDNode<"MipsISD::DivRem", SDT_MipsDivRem,
93 [SDNPOutGlue]>;
94def MipsDivRemU : SDNode<"MipsISD::DivRemU", SDT_MipsDivRem,
95 [SDNPOutGlue]>;
96
Akira Hatanaka6cd4b4e2011-06-07 18:00:14 +000097// Target constant nodes that are not part of any isel patterns and remain
98// unchanged can cause instructions with illegal operands to be emitted.
99// Wrapper node patterns give the instruction selector a chance to replace
100// target constant nodes that would otherwise remain unchanged with ADDiu
101// nodes. Without these wrapper node patterns, the following conditional move
102// instrucion is emitted when function cmov2 in test/CodeGen/Mips/cmov.ll is
Jia Liubb481f82012-02-28 07:46:26 +0000103// compiled:
Akira Hatanaka6cd4b4e2011-06-07 18:00:14 +0000104// movn %got(d)($gp), %got(c)($gp), $4
105// This instruction is illegal since movn can take only register operands.
106
Akira Hatanaka648f00c2012-02-24 22:34:47 +0000107def MipsWrapper : SDNode<"MipsISD::Wrapper", SDTIntBinOp>;
Akira Hatanaka342837d2011-05-28 01:07:07 +0000108
Akira Hatanaka21afc632011-06-21 00:40:49 +0000109// Pointer to dynamically allocated stack area.
110def MipsDynAlloc : SDNode<"MipsISD::DynAlloc", SDT_MipsDynAlloc,
111 [SDNPHasChain, SDNPInGlue]>;
112
Akira Hatanakadb548262011-07-19 23:30:50 +0000113def MipsSync : SDNode<"MipsISD::Sync", SDT_Sync, [SDNPHasChain]>;
114
Akira Hatanakabb15e112011-08-17 02:05:42 +0000115def MipsExt : SDNode<"MipsISD::Ext", SDT_Ext>;
116def MipsIns : SDNode<"MipsISD::Ins", SDT_Ins>;
117
Akira Hatanakab6f1dc22012-06-02 00:03:12 +0000118def MipsLWL : SDNode<"MipsISD::LWL", SDTMipsLoadLR,
119 [SDNPHasChain, SDNPMayLoad, SDNPMemOperand]>;
120def MipsLWR : SDNode<"MipsISD::LWR", SDTMipsLoadLR,
121 [SDNPHasChain, SDNPMayLoad, SDNPMemOperand]>;
122def MipsSWL : SDNode<"MipsISD::SWL", SDTStore,
123 [SDNPHasChain, SDNPMayStore, SDNPMemOperand]>;
124def MipsSWR : SDNode<"MipsISD::SWR", SDTStore,
125 [SDNPHasChain, SDNPMayStore, SDNPMemOperand]>;
126def MipsLDL : SDNode<"MipsISD::LDL", SDTMipsLoadLR,
127 [SDNPHasChain, SDNPMayLoad, SDNPMemOperand]>;
128def MipsLDR : SDNode<"MipsISD::LDR", SDTMipsLoadLR,
129 [SDNPHasChain, SDNPMayLoad, SDNPMemOperand]>;
130def MipsSDL : SDNode<"MipsISD::SDL", SDTStore,
131 [SDNPHasChain, SDNPMayStore, SDNPMemOperand]>;
132def MipsSDR : SDNode<"MipsISD::SDR", SDTStore,
133 [SDNPHasChain, SDNPMayStore, SDNPMemOperand]>;
134
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000135//===----------------------------------------------------------------------===//
Bruno Cardoso Lopese78080c2007-10-09 02:55:31 +0000136// Mips Instruction Predicate Definitions.
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000137//===----------------------------------------------------------------------===//
Akira Hatanakaecdc9d52012-04-17 18:03:21 +0000138def HasSEInReg : Predicate<"Subtarget.hasSEInReg()">,
139 AssemblerPredicate<"FeatureSEInReg">;
140def HasBitCount : Predicate<"Subtarget.hasBitCount()">,
141 AssemblerPredicate<"FeatureBitCount">;
142def HasSwap : Predicate<"Subtarget.hasSwap()">,
143 AssemblerPredicate<"FeatureSwap">;
144def HasCondMov : Predicate<"Subtarget.hasCondMov()">,
145 AssemblerPredicate<"FeatureCondMov">;
146def HasMips32 : Predicate<"Subtarget.hasMips32()">,
147 AssemblerPredicate<"FeatureMips32">;
148def HasMips32r2 : Predicate<"Subtarget.hasMips32r2()">,
149 AssemblerPredicate<"FeatureMips32r2">;
150def HasMips64 : Predicate<"Subtarget.hasMips64()">,
151 AssemblerPredicate<"FeatureMips64">;
152def HasMips32r2Or64 : Predicate<"Subtarget.hasMips32r2Or64()">,
153 AssemblerPredicate<"FeatureMips32r2,FeatureMips64">;
154def NotMips64 : Predicate<"!Subtarget.hasMips64()">,
155 AssemblerPredicate<"!FeatureMips64">;
156def HasMips64r2 : Predicate<"Subtarget.hasMips64r2()">,
157 AssemblerPredicate<"FeatureMips64r2">;
158def IsN64 : Predicate<"Subtarget.isABI_N64()">,
159 AssemblerPredicate<"FeatureN64">;
160def NotN64 : Predicate<"!Subtarget.isABI_N64()">,
161 AssemblerPredicate<"!FeatureN64">;
Akira Hatanaka4a5a8942012-05-24 18:32:33 +0000162def InMips16Mode : Predicate<"Subtarget.inMips16Mode()">,
163 AssemblerPredicate<"FeatureMips16">;
Akira Hatanakaecdc9d52012-04-17 18:03:21 +0000164def RelocStatic : Predicate<"TM.getRelocationModel() == Reloc::Static">,
165 AssemblerPredicate<"FeatureMips32">;
166def RelocPIC : Predicate<"TM.getRelocationModel() == Reloc::PIC_">,
167 AssemblerPredicate<"FeatureMips32">;
168def NoNaNsFPMath : Predicate<"TM.Options.NoNaNsFPMath">,
169 AssemblerPredicate<"FeatureMips32">;
Akira Hatanaka3ad21be2012-05-25 22:15:15 +0000170def HasStandardEncoding : Predicate<"Subtarget.hasStandardEncoding()">,
171 AssemblerPredicate<"!FeatureMips16">;
Akira Hatanaka18f3c782012-05-22 03:10:09 +0000172
Akira Hatanaka14180452012-06-14 21:03:23 +0000173class MipsPat<dag pattern, dag result> : Pat<pattern, result> {
174 let Predicates = [HasStandardEncoding];
175}
176
Akira Hatanaka18f3c782012-05-22 03:10:09 +0000177//===----------------------------------------------------------------------===//
178// Instruction format superclass
179//===----------------------------------------------------------------------===//
180
181include "MipsInstrFormats.td"
Bruno Cardoso Lopese78080c2007-10-09 02:55:31 +0000182
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000183//===----------------------------------------------------------------------===//
Bruno Cardoso Lopese78080c2007-10-09 02:55:31 +0000184// Mips Operand, Complex Patterns and Transformations Definitions.
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000185//===----------------------------------------------------------------------===//
Bruno Cardoso Lopese78080c2007-10-09 02:55:31 +0000186
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000187// Instruction operand types
Bruno Cardoso Lopes47b92f32011-11-11 22:58:42 +0000188def jmptarget : Operand<OtherVT> {
189 let EncoderMethod = "getJumpTargetOpValue";
190}
191def brtarget : Operand<OtherVT> {
192 let EncoderMethod = "getBranchTargetOpValue";
193 let OperandType = "OPERAND_PCREL";
Akira Hatanakaecdc9d52012-04-17 18:03:21 +0000194 let DecoderMethod = "DecodeBranchTarget";
Bruno Cardoso Lopes47b92f32011-11-11 22:58:42 +0000195}
Akira Hatanaka421455f2011-11-23 22:19:28 +0000196def calltarget : Operand<iPTR> {
197 let EncoderMethod = "getJumpTargetOpValue";
198}
Akira Hatanaka642b1092011-11-11 04:03:54 +0000199def calltarget64: Operand<i64>;
Akira Hatanakaecdc9d52012-04-17 18:03:21 +0000200def simm16 : Operand<i32> {
201 let DecoderMethod= "DecodeSimm16";
202}
Akira Hatanakad55bb382011-10-11 00:11:12 +0000203def simm16_64 : Operand<i64>;
Eric Christopher3c999a22007-10-26 04:00:13 +0000204def shamt : Operand<i32>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000205
Bruno Cardoso Lopes739e4412008-08-13 07:13:40 +0000206// Unsigned Operand
207def uimm16 : Operand<i32> {
208 let PrintMethod = "printUnsignedImm";
209}
210
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000211// Address operand
212def mem : Operand<i32> {
213 let PrintMethod = "printMemOperand";
Akira Hatanakad3ac47f2011-07-07 18:57:00 +0000214 let MIOperandInfo = (ops CPURegs, simm16);
Bruno Cardoso Lopesc3f16b32011-10-18 17:50:36 +0000215 let EncoderMethod = "getMemEncoding";
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000216}
217
Akira Hatanakad55bb382011-10-11 00:11:12 +0000218def mem64 : Operand<i64> {
219 let PrintMethod = "printMemOperand";
220 let MIOperandInfo = (ops CPU64Regs, simm16_64);
Jack Cartera6d6ef62012-06-27 23:13:42 +0000221 let EncoderMethod = "getMemEncoding";
Akira Hatanakad55bb382011-10-11 00:11:12 +0000222}
223
Akira Hatanaka03236be2011-07-07 20:54:20 +0000224def mem_ea : Operand<i32> {
225 let PrintMethod = "printMemOperandEA";
226 let MIOperandInfo = (ops CPURegs, simm16);
Bruno Cardoso Lopesc3f16b32011-10-18 17:50:36 +0000227 let EncoderMethod = "getMemEncoding";
228}
229
Akira Hatanakac742e4f2011-11-11 04:06:38 +0000230def mem_ea_64 : Operand<i64> {
231 let PrintMethod = "printMemOperandEA";
232 let MIOperandInfo = (ops CPU64Regs, simm16_64);
233 let EncoderMethod = "getMemEncoding";
234}
235
Bruno Cardoso Lopesc3f16b32011-10-18 17:50:36 +0000236// size operand of ext instruction
237def size_ext : Operand<i32> {
238 let EncoderMethod = "getSizeExtEncoding";
Akira Hatanakaecdc9d52012-04-17 18:03:21 +0000239 let DecoderMethod = "DecodeExtSize";
Bruno Cardoso Lopesc3f16b32011-10-18 17:50:36 +0000240}
241
242// size operand of ins instruction
243def size_ins : Operand<i32> {
244 let EncoderMethod = "getSizeInsEncoding";
Akira Hatanakaecdc9d52012-04-17 18:03:21 +0000245 let DecoderMethod = "DecodeInsSize";
Akira Hatanaka03236be2011-07-07 20:54:20 +0000246}
247
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000248// Transformation Function - get the lower 16 bits.
249def LO16 : SDNodeXForm<imm, [{
Akira Hatanaka4d0eb632011-12-07 20:10:24 +0000250 return getImm(N, N->getZExtValue() & 0xFFFF);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000251}]>;
252
253// Transformation Function - get the higher 16 bits.
254def HI16 : SDNodeXForm<imm, [{
Akira Hatanaka4d0eb632011-12-07 20:10:24 +0000255 return getImm(N, (N->getZExtValue() >> 16) & 0xFFFF);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000256}]>;
257
258// Node immediate fits as 16-bit sign extended on target immediate.
259// e.g. addi, andi
Jakob Stoklund Olesen7552a3d2010-08-18 23:56:46 +0000260def immSExt16 : PatLeaf<(imm), [{ return isInt<16>(N->getSExtValue()); }]>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000261
262// Node immediate fits as 16-bit zero extended on target immediate.
263// The LO16 param means that only the lower 16 bits of the node
264// immediate are caught.
265// e.g. addiu, sltiu
266def immZExt16 : PatLeaf<(imm), [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000267 if (N->getValueType(0) == MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000268 return (uint32_t)N->getZExtValue() == (unsigned short)N->getZExtValue();
Eric Christopher3c999a22007-10-26 04:00:13 +0000269 else
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000270 return (uint64_t)N->getZExtValue() == (unsigned short)N->getZExtValue();
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000271}], LO16>;
272
Akira Hatanakaf06cb2b2011-12-19 20:21:18 +0000273// Immediate can be loaded with LUi (32-bit int with lower 16-bit cleared).
Akira Hatanaka20103252012-01-04 03:09:26 +0000274def immLow16Zero : PatLeaf<(imm), [{
Akira Hatanakaf06cb2b2011-12-19 20:21:18 +0000275 int64_t Val = N->getSExtValue();
276 return isInt<32>(Val) && !(Val & 0xffff);
277}]>;
278
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000279// shamt field must fit in 5 bits.
Akira Hatanakaa01820a2011-10-17 18:01:00 +0000280def immZExt5 : ImmLeaf<i32, [{return Imm == (Imm & 0x1f);}]>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000281
Eric Christopher3c999a22007-10-26 04:00:13 +0000282// Mips Address Mode! SDNode frameindex could possibily be a match
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000283// since load and store instructions from stack used it.
Akira Hatanaka4a5a8942012-05-24 18:32:33 +0000284def addr :
285 ComplexPattern<iPTR, 2, "SelectAddr", [frameindex], [SDNPWantParent]>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000286
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000287//===----------------------------------------------------------------------===//
Akira Hatanakacb518ee2011-10-08 02:24:10 +0000288// Pattern fragment for load/store
289//===----------------------------------------------------------------------===//
Akira Hatanaka82099682011-12-19 19:52:25 +0000290class UnalignedLoad<PatFrag Node> :
291 PatFrag<(ops node:$ptr), (Node node:$ptr), [{
Akira Hatanakacb518ee2011-10-08 02:24:10 +0000292 LoadSDNode *LD = cast<LoadSDNode>(N);
293 return LD->getMemoryVT().getSizeInBits()/8 > LD->getAlignment();
294}]>;
295
Akira Hatanaka82099682011-12-19 19:52:25 +0000296class AlignedLoad<PatFrag Node> :
297 PatFrag<(ops node:$ptr), (Node node:$ptr), [{
Akira Hatanakacb518ee2011-10-08 02:24:10 +0000298 LoadSDNode *LD = cast<LoadSDNode>(N);
299 return LD->getMemoryVT().getSizeInBits()/8 <= LD->getAlignment();
300}]>;
301
Akira Hatanaka82099682011-12-19 19:52:25 +0000302class UnalignedStore<PatFrag Node> :
303 PatFrag<(ops node:$val, node:$ptr), (Node node:$val, node:$ptr), [{
Akira Hatanakacb518ee2011-10-08 02:24:10 +0000304 StoreSDNode *SD = cast<StoreSDNode>(N);
305 return SD->getMemoryVT().getSizeInBits()/8 > SD->getAlignment();
306}]>;
307
Akira Hatanaka82099682011-12-19 19:52:25 +0000308class AlignedStore<PatFrag Node> :
309 PatFrag<(ops node:$val, node:$ptr), (Node node:$val, node:$ptr), [{
Akira Hatanakacb518ee2011-10-08 02:24:10 +0000310 StoreSDNode *SD = cast<StoreSDNode>(N);
311 return SD->getMemoryVT().getSizeInBits()/8 <= SD->getAlignment();
312}]>;
313
314// Load/Store PatFrags.
315def sextloadi16_a : AlignedLoad<sextloadi16>;
316def zextloadi16_a : AlignedLoad<zextloadi16>;
317def extloadi16_a : AlignedLoad<extloadi16>;
318def load_a : AlignedLoad<load>;
Akira Hatanaka7bd19bd2011-10-11 00:27:28 +0000319def sextloadi32_a : AlignedLoad<sextloadi32>;
320def zextloadi32_a : AlignedLoad<zextloadi32>;
321def extloadi32_a : AlignedLoad<extloadi32>;
Akira Hatanakacb518ee2011-10-08 02:24:10 +0000322def truncstorei16_a : AlignedStore<truncstorei16>;
323def store_a : AlignedStore<store>;
Akira Hatanaka7bd19bd2011-10-11 00:27:28 +0000324def truncstorei32_a : AlignedStore<truncstorei32>;
Akira Hatanakacb518ee2011-10-08 02:24:10 +0000325def sextloadi16_u : UnalignedLoad<sextloadi16>;
326def zextloadi16_u : UnalignedLoad<zextloadi16>;
327def extloadi16_u : UnalignedLoad<extloadi16>;
328def load_u : UnalignedLoad<load>;
Akira Hatanaka7bd19bd2011-10-11 00:27:28 +0000329def sextloadi32_u : UnalignedLoad<sextloadi32>;
330def zextloadi32_u : UnalignedLoad<zextloadi32>;
331def extloadi32_u : UnalignedLoad<extloadi32>;
Akira Hatanakacb518ee2011-10-08 02:24:10 +0000332def truncstorei16_u : UnalignedStore<truncstorei16>;
333def store_u : UnalignedStore<store>;
Akira Hatanaka7bd19bd2011-10-11 00:27:28 +0000334def truncstorei32_u : UnalignedStore<truncstorei32>;
Akira Hatanakacb518ee2011-10-08 02:24:10 +0000335
336//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000337// Instructions specific format
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000338//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000339
Akira Hatanaka76d9f1c2011-10-11 23:12:12 +0000340// Arithmetic and logical instructions with 3 register operands.
Akira Hatanakac2f3ac92011-10-11 23:05:46 +0000341class ArithLogicR<bits<6> op, bits<6> func, string instr_asm, SDNode OpNode,
342 InstrItinClass itin, RegisterClass RC, bit isComm = 0>:
343 FR<op, func, (outs RC:$rd), (ins RC:$rs, RC:$rt),
344 !strconcat(instr_asm, "\t$rd, $rs, $rt"),
345 [(set RC:$rd, (OpNode RC:$rs, RC:$rt))], itin> {
346 let shamt = 0;
Akira Hatanaka01765eb2011-05-12 17:42:08 +0000347 let isCommutable = isComm;
Akira Hatanakaa6953492012-04-18 18:52:10 +0000348 let isReMaterializable = 1;
Akira Hatanaka01765eb2011-05-12 17:42:08 +0000349}
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000350
Akira Hatanaka80eb9942011-10-11 23:43:48 +0000351class ArithOverflowR<bits<6> op, bits<6> func, string instr_asm,
Akira Hatanakac2f3ac92011-10-11 23:05:46 +0000352 InstrItinClass itin, RegisterClass RC, bit isComm = 0>:
353 FR<op, func, (outs RC:$rd), (ins RC:$rs, RC:$rt),
354 !strconcat(instr_asm, "\t$rd, $rs, $rt"), [], itin> {
355 let shamt = 0;
Akira Hatanaka01765eb2011-05-12 17:42:08 +0000356 let isCommutable = isComm;
357}
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000358
Akira Hatanaka2dfd3a92011-10-11 23:38:52 +0000359// Arithmetic and logical instructions with 2 register operands.
360class ArithLogicI<bits<6> op, string instr_asm, SDNode OpNode,
361 Operand Od, PatLeaf imm_type, RegisterClass RC> :
Bruno Cardoso Lopesc3f16b32011-10-18 17:50:36 +0000362 FI<op, (outs RC:$rt), (ins RC:$rs, Od:$imm16),
363 !strconcat(instr_asm, "\t$rt, $rs, $imm16"),
Akira Hatanakaa6953492012-04-18 18:52:10 +0000364 [(set RC:$rt, (OpNode RC:$rs, imm_type:$imm16))], IIAlu> {
365 let isReMaterializable = 1;
366}
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000367
Bruno Cardoso Lopes739e4412008-08-13 07:13:40 +0000368class ArithOverflowI<bits<6> op, string instr_asm, SDNode OpNode,
Akira Hatanaka2dfd3a92011-10-11 23:38:52 +0000369 Operand Od, PatLeaf imm_type, RegisterClass RC> :
Bruno Cardoso Lopesc3f16b32011-10-18 17:50:36 +0000370 FI<op, (outs RC:$rt), (ins RC:$rs, Od:$imm16),
371 !strconcat(instr_asm, "\t$rt, $rs, $imm16"), [], IIAlu>;
Bruno Cardoso Lopes739e4412008-08-13 07:13:40 +0000372
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000373// Arithmetic Multiply ADD/SUB
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000374let rd = 0, shamt = 0, Defs = [HI, LO], Uses = [HI, LO] in
Akira Hatanaka01765eb2011-05-12 17:42:08 +0000375class MArithR<bits<6> func, string instr_asm, SDNode op, bit isComm = 0> :
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000376 FR<0x1c, func, (outs), (ins CPURegs:$rs, CPURegs:$rt),
Bruno Cardoso Lopes81092dc2011-03-04 17:51:39 +0000377 !strconcat(instr_asm, "\t$rs, $rt"),
Akira Hatanaka01765eb2011-05-12 17:42:08 +0000378 [(op CPURegs:$rs, CPURegs:$rt, LO, HI)], IIImul> {
Akira Hatanaka6baabc12011-10-12 00:56:06 +0000379 let rd = 0;
380 let shamt = 0;
Akira Hatanaka01765eb2011-05-12 17:42:08 +0000381 let isCommutable = isComm;
382}
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000383
384// Logical
Akira Hatanaka41f9a432011-10-12 01:05:13 +0000385class LogicNOR<bits<6> op, bits<6> func, string instr_asm, RegisterClass RC>:
386 FR<op, func, (outs RC:$rd), (ins RC:$rs, RC:$rt),
Akira Hatanaka6baabc12011-10-12 00:56:06 +0000387 !strconcat(instr_asm, "\t$rd, $rs, $rt"),
Akira Hatanaka41f9a432011-10-12 01:05:13 +0000388 [(set RC:$rd, (not (or RC:$rs, RC:$rt)))], IIAlu> {
Akira Hatanaka6baabc12011-10-12 00:56:06 +0000389 let shamt = 0;
390 let isCommutable = 1;
391}
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000392
393// Shifts
Akira Hatanaka36393462011-10-17 18:06:56 +0000394class shift_rotate_imm<bits<6> func, bits<5> isRotate, string instr_asm,
395 SDNode OpNode, PatFrag PF, Operand ImmOpnd,
396 RegisterClass RC>:
397 FR<0x00, func, (outs RC:$rd), (ins RC:$rt, ImmOpnd:$shamt),
Akira Hatanaka6baabc12011-10-12 00:56:06 +0000398 !strconcat(instr_asm, "\t$rd, $rt, $shamt"),
Akira Hatanaka36393462011-10-17 18:06:56 +0000399 [(set RC:$rd, (OpNode RC:$rt, PF:$shamt))], IIAlu> {
400 let rs = isRotate;
Bruno Cardoso Lopes908b6dd2010-12-09 17:32:30 +0000401}
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000402
Akira Hatanaka36393462011-10-17 18:06:56 +0000403// 32-bit shift instructions.
404class shift_rotate_imm32<bits<6> func, bits<5> isRotate, string instr_asm,
405 SDNode OpNode>:
406 shift_rotate_imm<func, isRotate, instr_asm, OpNode, immZExt5, shamt, CPURegs>;
407
Akira Hatanaka2d0a61d2011-10-17 18:17:58 +0000408class shift_rotate_reg<bits<6> func, bits<5> isRotate, string instr_asm,
409 SDNode OpNode, RegisterClass RC>:
Akira Hatanaka68698cc2011-11-07 18:59:49 +0000410 FR<0x00, func, (outs RC:$rd), (ins CPURegs:$rs, RC:$rt),
Akira Hatanaka6baabc12011-10-12 00:56:06 +0000411 !strconcat(instr_asm, "\t$rd, $rt, $rs"),
Akira Hatanaka68698cc2011-11-07 18:59:49 +0000412 [(set RC:$rd, (OpNode RC:$rt, CPURegs:$rs))], IIAlu> {
Akira Hatanaka6baabc12011-10-12 00:56:06 +0000413 let shamt = isRotate;
Bruno Cardoso Lopes908b6dd2010-12-09 17:32:30 +0000414}
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000415
416// Load Upper Imediate
Akira Hatanakad83d98d2011-11-07 19:10:49 +0000417class LoadUpper<bits<6> op, string instr_asm, RegisterClass RC, Operand Imm>:
418 FI<op, (outs RC:$rt), (ins Imm:$imm16),
Bruno Cardoso Lopesc3f16b32011-10-18 17:50:36 +0000419 !strconcat(instr_asm, "\t$rt, $imm16"), [], IIAlu> {
Akira Hatanaka6baabc12011-10-12 00:56:06 +0000420 let rs = 0;
Akira Hatanaka02365942012-04-03 02:51:09 +0000421 let neverHasSideEffects = 1;
Akira Hatanakaa6953492012-04-18 18:52:10 +0000422 let isReMaterializable = 1;
Akira Hatanaka6baabc12011-10-12 00:56:06 +0000423}
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000424
Bruno Cardoso Lopesc3f16b32011-10-18 17:50:36 +0000425class FMem<bits<6> op, dag outs, dag ins, string asmstr, list<dag> pattern,
426 InstrItinClass itin>: FFI<op, outs, ins, asmstr, pattern> {
427 bits<21> addr;
428 let Inst{25-21} = addr{20-16};
429 let Inst{15-0} = addr{15-0};
Akira Hatanakaecdc9d52012-04-17 18:03:21 +0000430 let DecoderMethod = "DecodeMem";
Bruno Cardoso Lopesc3f16b32011-10-18 17:50:36 +0000431}
432
Eric Christopher3c999a22007-10-26 04:00:13 +0000433// Memory Load/Store
Akira Hatanaka8ddf6532011-09-09 20:45:50 +0000434let canFoldAsLoad = 1 in
Akira Hatanakad55bb382011-10-11 00:11:12 +0000435class LoadM<bits<6> op, string instr_asm, PatFrag OpNode, RegisterClass RC,
436 Operand MemOpnd, bit Pseudo>:
Bruno Cardoso Lopesc3f16b32011-10-18 17:50:36 +0000437 FMem<op, (outs RC:$rt), (ins MemOpnd:$addr),
Akira Hatanaka6baabc12011-10-12 00:56:06 +0000438 !strconcat(instr_asm, "\t$rt, $addr"),
439 [(set RC:$rt, (OpNode addr:$addr))], IILoad> {
Akira Hatanakacb518ee2011-10-08 02:24:10 +0000440 let isPseudo = Pseudo;
441}
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000442
Akira Hatanakad55bb382011-10-11 00:11:12 +0000443class StoreM<bits<6> op, string instr_asm, PatFrag OpNode, RegisterClass RC,
444 Operand MemOpnd, bit Pseudo>:
Bruno Cardoso Lopesc3f16b32011-10-18 17:50:36 +0000445 FMem<op, (outs), (ins RC:$rt, MemOpnd:$addr),
Akira Hatanaka6baabc12011-10-12 00:56:06 +0000446 !strconcat(instr_asm, "\t$rt, $addr"),
447 [(OpNode RC:$rt, addr:$addr)], IIStore> {
Akira Hatanakacb518ee2011-10-08 02:24:10 +0000448 let isPseudo = Pseudo;
449}
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000450
Akira Hatanakad55bb382011-10-11 00:11:12 +0000451// 32-bit load.
452multiclass LoadM32<bits<6> op, string instr_asm, PatFrag OpNode,
453 bit Pseudo = 0> {
454 def #NAME# : LoadM<op, instr_asm, OpNode, CPURegs, mem, Pseudo>,
Akira Hatanaka18f3c782012-05-22 03:10:09 +0000455 Requires<[NotN64, HasStandardEncoding]>;
Akira Hatanakad55bb382011-10-11 00:11:12 +0000456 def _P8 : LoadM<op, instr_asm, OpNode, CPURegs, mem64, Pseudo>,
Akira Hatanaka18f3c782012-05-22 03:10:09 +0000457 Requires<[IsN64, HasStandardEncoding]> {
Akira Hatanakaecdc9d52012-04-17 18:03:21 +0000458 let DecoderNamespace = "Mips64";
459 let isCodeGenOnly = 1;
460 }
Jia Liubb481f82012-02-28 07:46:26 +0000461}
Akira Hatanakad55bb382011-10-11 00:11:12 +0000462
463// 64-bit load.
464multiclass LoadM64<bits<6> op, string instr_asm, PatFrag OpNode,
465 bit Pseudo = 0> {
466 def #NAME# : LoadM<op, instr_asm, OpNode, CPU64Regs, mem, Pseudo>,
Akira Hatanaka18f3c782012-05-22 03:10:09 +0000467 Requires<[NotN64, HasStandardEncoding]>;
Akira Hatanakad55bb382011-10-11 00:11:12 +0000468 def _P8 : LoadM<op, instr_asm, OpNode, CPU64Regs, mem64, Pseudo>,
Akira Hatanaka18f3c782012-05-22 03:10:09 +0000469 Requires<[IsN64, HasStandardEncoding]> {
Akira Hatanakaecdc9d52012-04-17 18:03:21 +0000470 let DecoderNamespace = "Mips64";
471 let isCodeGenOnly = 1;
472 }
Jia Liubb481f82012-02-28 07:46:26 +0000473}
Akira Hatanakad55bb382011-10-11 00:11:12 +0000474
475// 32-bit store.
476multiclass StoreM32<bits<6> op, string instr_asm, PatFrag OpNode,
477 bit Pseudo = 0> {
478 def #NAME# : StoreM<op, instr_asm, OpNode, CPURegs, mem, Pseudo>,
Akira Hatanaka18f3c782012-05-22 03:10:09 +0000479 Requires<[NotN64, HasStandardEncoding]>;
Akira Hatanakad55bb382011-10-11 00:11:12 +0000480 def _P8 : StoreM<op, instr_asm, OpNode, CPURegs, mem64, Pseudo>,
Akira Hatanaka18f3c782012-05-22 03:10:09 +0000481 Requires<[IsN64, HasStandardEncoding]> {
Akira Hatanakaecdc9d52012-04-17 18:03:21 +0000482 let DecoderNamespace = "Mips64";
483 let isCodeGenOnly = 1;
484 }
Akira Hatanakad55bb382011-10-11 00:11:12 +0000485}
486
487// 64-bit store.
488multiclass StoreM64<bits<6> op, string instr_asm, PatFrag OpNode,
489 bit Pseudo = 0> {
490 def #NAME# : StoreM<op, instr_asm, OpNode, CPU64Regs, mem, Pseudo>,
Akira Hatanaka18f3c782012-05-22 03:10:09 +0000491 Requires<[NotN64, HasStandardEncoding]>;
Akira Hatanakad55bb382011-10-11 00:11:12 +0000492 def _P8 : StoreM<op, instr_asm, OpNode, CPU64Regs, mem64, Pseudo>,
Akira Hatanaka18f3c782012-05-22 03:10:09 +0000493 Requires<[IsN64, HasStandardEncoding]> {
Akira Hatanakaecdc9d52012-04-17 18:03:21 +0000494 let DecoderNamespace = "Mips64";
495 let isCodeGenOnly = 1;
496 }
Akira Hatanakad55bb382011-10-11 00:11:12 +0000497}
498
Akira Hatanaka4d70cee2012-06-02 00:04:19 +0000499// Load/Store Left/Right
500let canFoldAsLoad = 1 in
501class LoadLeftRight<bits<6> op, string instr_asm, SDNode OpNode,
502 RegisterClass RC, Operand MemOpnd> :
503 FMem<op, (outs RC:$rt), (ins MemOpnd:$addr, RC:$src),
504 !strconcat(instr_asm, "\t$rt, $addr"),
505 [(set RC:$rt, (OpNode addr:$addr, RC:$src))], IILoad> {
506 string Constraints = "$src = $rt";
507}
508
509class StoreLeftRight<bits<6> op, string instr_asm, SDNode OpNode,
510 RegisterClass RC, Operand MemOpnd>:
511 FMem<op, (outs), (ins RC:$rt, MemOpnd:$addr),
512 !strconcat(instr_asm, "\t$rt, $addr"), [(OpNode RC:$rt, addr:$addr)],
513 IIStore>;
514
515// 32-bit load left/right.
516multiclass LoadLeftRightM32<bits<6> op, string instr_asm, SDNode OpNode> {
517 def #NAME# : LoadLeftRight<op, instr_asm, OpNode, CPURegs, mem>,
Akira Hatanaka18f3c782012-05-22 03:10:09 +0000518 Requires<[NotN64, HasStandardEncoding]>;
Akira Hatanaka4d70cee2012-06-02 00:04:19 +0000519 def _P8 : LoadLeftRight<op, instr_asm, OpNode, CPURegs, mem64>,
520 Requires<[IsN64, HasStandardEncoding]> {
521 let DecoderNamespace = "Mips64";
522 let isCodeGenOnly = 1;
523 }
524}
525
526// 64-bit load left/right.
527multiclass LoadLeftRightM64<bits<6> op, string instr_asm, SDNode OpNode> {
528 def #NAME# : LoadLeftRight<op, instr_asm, OpNode, CPU64Regs, mem>,
529 Requires<[NotN64, HasStandardEncoding]>;
530 def _P8 : LoadLeftRight<op, instr_asm, OpNode, CPU64Regs, mem64>,
531 Requires<[IsN64, HasStandardEncoding]> {
532 let DecoderNamespace = "Mips64";
533 let isCodeGenOnly = 1;
534 }
535}
536
537// 32-bit store left/right.
538multiclass StoreLeftRightM32<bits<6> op, string instr_asm, SDNode OpNode> {
539 def #NAME# : StoreLeftRight<op, instr_asm, OpNode, CPURegs, mem>,
540 Requires<[NotN64, HasStandardEncoding]>;
541 def _P8 : StoreLeftRight<op, instr_asm, OpNode, CPURegs, mem64>,
542 Requires<[IsN64, HasStandardEncoding]> {
543 let DecoderNamespace = "Mips64";
544 let isCodeGenOnly = 1;
545 }
546}
547
548// 64-bit store left/right.
549multiclass StoreLeftRightM64<bits<6> op, string instr_asm, SDNode OpNode> {
550 def #NAME# : StoreLeftRight<op, instr_asm, OpNode, CPU64Regs, mem>,
551 Requires<[NotN64, HasStandardEncoding]>;
552 def _P8 : StoreLeftRight<op, instr_asm, OpNode, CPU64Regs, mem64>,
Akira Hatanaka18f3c782012-05-22 03:10:09 +0000553 Requires<[IsN64, HasStandardEncoding]> {
Akira Hatanakaecdc9d52012-04-17 18:03:21 +0000554 let DecoderNamespace = "Mips64";
555 let isCodeGenOnly = 1;
556 }
Akira Hatanaka421455f2011-11-23 22:19:28 +0000557}
558
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000559// Conditional Branch
Akira Hatanaka3e3427a2011-10-11 18:49:17 +0000560class CBranch<bits<6> op, string instr_asm, PatFrag cond_op, RegisterClass RC>:
Bruno Cardoso Lopesff452f52011-12-06 03:34:48 +0000561 BranchBase<op, (outs), (ins RC:$rs, RC:$rt, brtarget:$imm16),
562 !strconcat(instr_asm, "\t$rs, $rt, $imm16"),
563 [(brcond (i32 (cond_op RC:$rs, RC:$rt)), bb:$imm16)], IIBranch> {
Akira Hatanaka3e3427a2011-10-11 18:49:17 +0000564 let isBranch = 1;
565 let isTerminator = 1;
566 let hasDelaySlot = 1;
Akira Hatanaka91625aa2012-06-14 01:17:59 +0000567 let Defs = [AT];
Akira Hatanaka3e3427a2011-10-11 18:49:17 +0000568}
Bruno Cardoso Lopes97105362007-08-18 02:37:46 +0000569
Akira Hatanaka3e3427a2011-10-11 18:49:17 +0000570class CBranchZero<bits<6> op, bits<5> _rt, string instr_asm, PatFrag cond_op,
571 RegisterClass RC>:
Bruno Cardoso Lopesff452f52011-12-06 03:34:48 +0000572 BranchBase<op, (outs), (ins RC:$rs, brtarget:$imm16),
573 !strconcat(instr_asm, "\t$rs, $imm16"),
574 [(brcond (i32 (cond_op RC:$rs, 0)), bb:$imm16)], IIBranch> {
Akira Hatanaka3e3427a2011-10-11 18:49:17 +0000575 let rt = _rt;
576 let isBranch = 1;
577 let isTerminator = 1;
578 let hasDelaySlot = 1;
Akira Hatanaka91625aa2012-06-14 01:17:59 +0000579 let Defs = [AT];
Eric Christopher3c999a22007-10-26 04:00:13 +0000580}
Bruno Cardoso Lopes97105362007-08-18 02:37:46 +0000581
Eric Christopher3c999a22007-10-26 04:00:13 +0000582// SetCC
Akira Hatanaka8191f342011-10-11 18:53:46 +0000583class SetCC_R<bits<6> op, bits<6> func, string instr_asm, PatFrag cond_op,
584 RegisterClass RC>:
585 FR<op, func, (outs CPURegs:$rd), (ins RC:$rs, RC:$rt),
586 !strconcat(instr_asm, "\t$rd, $rs, $rt"),
587 [(set CPURegs:$rd, (cond_op RC:$rs, RC:$rt))],
Akira Hatanaka6baabc12011-10-12 00:56:06 +0000588 IIAlu> {
589 let shamt = 0;
590}
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000591
Akira Hatanaka8191f342011-10-11 18:53:46 +0000592class SetCC_I<bits<6> op, string instr_asm, PatFrag cond_op, Operand Od,
593 PatLeaf imm_type, RegisterClass RC>:
Bruno Cardoso Lopesc3f16b32011-10-18 17:50:36 +0000594 FI<op, (outs CPURegs:$rt), (ins RC:$rs, Od:$imm16),
595 !strconcat(instr_asm, "\t$rt, $rs, $imm16"),
596 [(set CPURegs:$rt, (cond_op RC:$rs, imm_type:$imm16))],
Bruno Cardoso Lopes9e030612010-11-09 17:25:34 +0000597 IIAlu>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000598
Akira Hatanaka6e55ff52011-12-12 22:39:35 +0000599// Jump
600class JumpFJ<bits<6> op, string instr_asm>:
601 FJ<op, (outs), (ins jmptarget:$target),
602 !strconcat(instr_asm, "\t$target"), [(br bb:$target)], IIBranch> {
603 let isBranch=1;
604 let isTerminator=1;
605 let isBarrier=1;
606 let hasDelaySlot = 1;
Akira Hatanaka18f3c782012-05-22 03:10:09 +0000607 let Predicates = [RelocStatic, HasStandardEncoding];
Akira Hatanakaecdc9d52012-04-17 18:03:21 +0000608 let DecoderMethod = "DecodeJumpTarget";
Akira Hatanaka91625aa2012-06-14 01:17:59 +0000609 let Defs = [AT];
Akira Hatanaka6e55ff52011-12-12 22:39:35 +0000610}
611
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000612// Unconditional branch
Bruno Cardoso Lopesff452f52011-12-06 03:34:48 +0000613class UncondBranch<bits<6> op, string instr_asm>:
614 BranchBase<op, (outs), (ins brtarget:$imm16),
615 !strconcat(instr_asm, "\t$imm16"), [(br bb:$imm16)], IIBranch> {
616 let rs = 0;
617 let rt = 0;
618 let isBranch = 1;
619 let isTerminator = 1;
620 let isBarrier = 1;
621 let hasDelaySlot = 1;
Akira Hatanaka18f3c782012-05-22 03:10:09 +0000622 let Predicates = [RelocPIC, HasStandardEncoding];
Akira Hatanaka91625aa2012-06-14 01:17:59 +0000623 let Defs = [AT];
Bruno Cardoso Lopesff452f52011-12-06 03:34:48 +0000624}
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000625
Akira Hatanaka182ef6f2012-07-10 00:19:06 +0000626// Base class for indirect branch and return instruction classes.
627let isTerminator=1, isBarrier=1, hasDelaySlot = 1 in
628class JumpFR<RegisterClass RC, list<dag> pattern>:
629 FR<0, 0x8, (outs), (ins RC:$rs), "jr\t$rs", pattern, IIBranch> {
Akira Hatanaka6baabc12011-10-12 00:56:06 +0000630 let rt = 0;
631 let rd = 0;
632 let shamt = 0;
633}
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000634
Akira Hatanaka182ef6f2012-07-10 00:19:06 +0000635// Indirect branch
636class IndirectBranch<RegisterClass RC>: JumpFR<RC, [(brind RC:$rs)]> {
637 let isBranch = 1;
638 let isIndirectBranch = 1;
639}
640
641// Return instruction
642class RetBase<RegisterClass RC>: JumpFR<RC, []> {
643 let isReturn = 1;
644 let isCodeGenOnly = 1;
645 let hasCtrlDep = 1;
646 let hasExtraSrcRegAllocReq = 1;
647}
648
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000649// Jump and Link (Call)
Akira Hatanaka182ef6f2012-07-10 00:19:06 +0000650let isCall=1, hasDelaySlot=1, Defs = [RA] in {
Eric Christopher3c999a22007-10-26 04:00:13 +0000651 class JumpLink<bits<6> op, string instr_asm>:
Jakob Stoklund Olesen68c10a22012-07-13 20:44:29 +0000652 FJ<op, (outs), (ins calltarget:$target),
Bruno Cardoso Lopes9e030612010-11-09 17:25:34 +0000653 !strconcat(instr_asm, "\t$target"), [(MipsJmpLink imm:$target)],
Akira Hatanakaecdc9d52012-04-17 18:03:21 +0000654 IIBranch> {
655 let DecoderMethod = "DecodeJumpTarget";
656 }
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000657
Akira Hatanakaf12e7022012-01-04 03:02:47 +0000658 class JumpLinkReg<bits<6> op, bits<6> func, string instr_asm,
659 RegisterClass RC>:
Jakob Stoklund Olesen68c10a22012-07-13 20:44:29 +0000660 FR<op, func, (outs), (ins RC:$rs),
Akira Hatanakaf12e7022012-01-04 03:02:47 +0000661 !strconcat(instr_asm, "\t$rs"), [(MipsJmpLink RC:$rs)], IIBranch> {
Akira Hatanaka6baabc12011-10-12 00:56:06 +0000662 let rt = 0;
663 let rd = 31;
664 let shamt = 0;
665 }
Bruno Cardoso Lopes97105362007-08-18 02:37:46 +0000666
Akira Hatanakaf12e7022012-01-04 03:02:47 +0000667 class BranchLink<string instr_asm, bits<5> _rt, RegisterClass RC>:
Jakob Stoklund Olesen68c10a22012-07-13 20:44:29 +0000668 FI<0x1, (outs), (ins RC:$rs, brtarget:$imm16),
Akira Hatanakaf12e7022012-01-04 03:02:47 +0000669 !strconcat(instr_asm, "\t$rs, $imm16"), [], IIBranch> {
670 let rt = _rt;
671 }
Bruno Cardoso Lopes97105362007-08-18 02:37:46 +0000672}
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000673
Eric Christopher3c999a22007-10-26 04:00:13 +0000674// Mul, Div
Akira Hatanakaf1fddcd2011-10-17 18:21:24 +0000675class Mult<bits<6> func, string instr_asm, InstrItinClass itin,
676 RegisterClass RC, list<Register> DefRegs>:
677 FR<0x00, func, (outs), (ins RC:$rs, RC:$rt),
Akira Hatanaka6baabc12011-10-12 00:56:06 +0000678 !strconcat(instr_asm, "\t$rs, $rt"), [], itin> {
679 let rd = 0;
680 let shamt = 0;
681 let isCommutable = 1;
Akira Hatanakaf1fddcd2011-10-17 18:21:24 +0000682 let Defs = DefRegs;
Akira Hatanaka02365942012-04-03 02:51:09 +0000683 let neverHasSideEffects = 1;
Akira Hatanaka6baabc12011-10-12 00:56:06 +0000684}
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000685
Akira Hatanakaf1fddcd2011-10-17 18:21:24 +0000686class Mult32<bits<6> func, string instr_asm, InstrItinClass itin>:
687 Mult<func, instr_asm, itin, CPURegs, [HI, LO]>;
688
689class Div<SDNode op, bits<6> func, string instr_asm, InstrItinClass itin,
690 RegisterClass RC, list<Register> DefRegs>:
691 FR<0x00, func, (outs), (ins RC:$rs, RC:$rt),
692 !strconcat(instr_asm, "\t$$zero, $rs, $rt"),
693 [(op RC:$rs, RC:$rt)], itin> {
Akira Hatanaka6baabc12011-10-12 00:56:06 +0000694 let rd = 0;
695 let shamt = 0;
Akira Hatanakaf1fddcd2011-10-17 18:21:24 +0000696 let Defs = DefRegs;
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000697}
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000698
Akira Hatanakaf1fddcd2011-10-17 18:21:24 +0000699class Div32<SDNode op, bits<6> func, string instr_asm, InstrItinClass itin>:
700 Div<op, func, instr_asm, itin, CPURegs, [HI, LO]>;
701
Eric Christopher3c999a22007-10-26 04:00:13 +0000702// Move from Hi/Lo
Akira Hatanaka89d30662011-10-17 18:24:15 +0000703class MoveFromLOHI<bits<6> func, string instr_asm, RegisterClass RC,
704 list<Register> UseRegs>:
705 FR<0x00, func, (outs RC:$rd), (ins),
Akira Hatanaka6baabc12011-10-12 00:56:06 +0000706 !strconcat(instr_asm, "\t$rd"), [], IIHiLo> {
707 let rs = 0;
708 let rt = 0;
709 let shamt = 0;
Akira Hatanaka89d30662011-10-17 18:24:15 +0000710 let Uses = UseRegs;
Akira Hatanaka02365942012-04-03 02:51:09 +0000711 let neverHasSideEffects = 1;
Akira Hatanaka6baabc12011-10-12 00:56:06 +0000712}
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000713
Akira Hatanaka89d30662011-10-17 18:24:15 +0000714class MoveToLOHI<bits<6> func, string instr_asm, RegisterClass RC,
715 list<Register> DefRegs>:
716 FR<0x00, func, (outs), (ins RC:$rs),
Akira Hatanaka6baabc12011-10-12 00:56:06 +0000717 !strconcat(instr_asm, "\t$rs"), [], IIHiLo> {
718 let rt = 0;
719 let rd = 0;
720 let shamt = 0;
Akira Hatanaka89d30662011-10-17 18:24:15 +0000721 let Defs = DefRegs;
Akira Hatanaka02365942012-04-03 02:51:09 +0000722 let neverHasSideEffects = 1;
Akira Hatanaka36787932011-10-03 19:28:44 +0000723}
Bruno Cardoso Lopes91ef8492008-08-02 19:42:36 +0000724
Akira Hatanakac742e4f2011-11-11 04:06:38 +0000725class EffectiveAddress<string instr_asm, RegisterClass RC, Operand Mem> :
726 FMem<0x09, (outs RC:$rt), (ins Mem:$addr),
727 instr_asm, [(set RC:$rt, addr:$addr)], IIAlu>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000728
Bruno Cardoso Lopes65ad4522008-08-08 06:16:31 +0000729// Count Leading Ones/Zeros in Word
Akira Hatanakabdfd98a2011-10-17 18:26:37 +0000730class CountLeading0<bits<6> func, string instr_asm, RegisterClass RC>:
731 FR<0x1c, func, (outs RC:$rd), (ins RC:$rs),
732 !strconcat(instr_asm, "\t$rd, $rs"),
733 [(set RC:$rd, (ctlz RC:$rs))], IIAlu>,
Akira Hatanaka18f3c782012-05-22 03:10:09 +0000734 Requires<[HasBitCount, HasStandardEncoding]> {
Akira Hatanakabdfd98a2011-10-17 18:26:37 +0000735 let shamt = 0;
736 let rt = rd;
737}
738
739class CountLeading1<bits<6> func, string instr_asm, RegisterClass RC>:
740 FR<0x1c, func, (outs RC:$rd), (ins RC:$rs),
741 !strconcat(instr_asm, "\t$rd, $rs"),
742 [(set RC:$rd, (ctlz (not RC:$rs)))], IIAlu>,
Akira Hatanaka18f3c782012-05-22 03:10:09 +0000743 Requires<[HasBitCount, HasStandardEncoding]> {
Bruno Cardoso Lopesc4bb67c2010-11-10 02:13:22 +0000744 let shamt = 0;
745 let rt = rd;
746}
Bruno Cardoso Lopes65ad4522008-08-08 06:16:31 +0000747
748// Sign Extend in Register.
Akira Hatanaka5387f2e2012-01-24 21:41:09 +0000749class SignExtInReg<bits<5> sa, string instr_asm, ValueType vt,
750 RegisterClass RC>:
751 FR<0x1f, 0x20, (outs RC:$rd), (ins RC:$rt),
Akira Hatanaka6baabc12011-10-12 00:56:06 +0000752 !strconcat(instr_asm, "\t$rd, $rt"),
Akira Hatanaka5387f2e2012-01-24 21:41:09 +0000753 [(set RC:$rd, (sext_inreg RC:$rt, vt))], NoItinerary> {
Akira Hatanaka6baabc12011-10-12 00:56:06 +0000754 let rs = 0;
755 let shamt = sa;
Akira Hatanaka18f3c782012-05-22 03:10:09 +0000756 let Predicates = [HasSEInReg, HasStandardEncoding];
Akira Hatanaka6baabc12011-10-12 00:56:06 +0000757}
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000758
Akira Hatanaka4d2b0f32011-12-20 23:47:44 +0000759// Subword Swap
760class SubwordSwap<bits<6> func, bits<5> sa, string instr_asm, RegisterClass RC>:
761 FR<0x1f, func, (outs RC:$rd), (ins RC:$rt),
762 !strconcat(instr_asm, "\t$rd, $rt"), [], NoItinerary> {
Akira Hatanaka6baabc12011-10-12 00:56:06 +0000763 let rs = 0;
764 let shamt = sa;
Akira Hatanaka18f3c782012-05-22 03:10:09 +0000765 let Predicates = [HasSwap, HasStandardEncoding];
Akira Hatanaka02365942012-04-03 02:51:09 +0000766 let neverHasSideEffects = 1;
Akira Hatanaka6baabc12011-10-12 00:56:06 +0000767}
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000768
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +0000769// Read Hardware
Akira Hatanaka08a7d922011-12-07 23:31:26 +0000770class ReadHardware<RegisterClass CPURegClass, RegisterClass HWRegClass>
771 : FR<0x1f, 0x3b, (outs CPURegClass:$rt), (ins HWRegClass:$rd),
772 "rdhwr\t$rt, $rd", [], IIAlu> {
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +0000773 let rs = 0;
774 let shamt = 0;
775}
776
Akira Hatanaka667645f2011-08-17 22:59:46 +0000777// Ext and Ins
Akira Hatanakacee46ab2011-12-05 21:14:28 +0000778class ExtBase<bits<6> _funct, string instr_asm, RegisterClass RC>:
Jia Liubb481f82012-02-28 07:46:26 +0000779 FR<0x1f, _funct, (outs RC:$rt), (ins RC:$rs, uimm16:$pos, size_ext:$sz),
Akira Hatanakacee46ab2011-12-05 21:14:28 +0000780 !strconcat(instr_asm, " $rt, $rs, $pos, $sz"),
781 [(set RC:$rt, (MipsExt RC:$rs, imm:$pos, imm:$sz))], NoItinerary> {
Akira Hatanaka667645f2011-08-17 22:59:46 +0000782 bits<5> pos;
Bruno Cardoso Lopes44d12eb2011-08-18 16:30:49 +0000783 bits<5> sz;
784 let rd = sz;
Akira Hatanaka667645f2011-08-17 22:59:46 +0000785 let shamt = pos;
Akira Hatanaka18f3c782012-05-22 03:10:09 +0000786 let Predicates = [HasMips32r2, HasStandardEncoding];
Akira Hatanakacee46ab2011-12-05 21:14:28 +0000787}
788
789class InsBase<bits<6> _funct, string instr_asm, RegisterClass RC>:
790 FR<0x1f, _funct, (outs RC:$rt),
791 (ins RC:$rs, uimm16:$pos, size_ins:$sz, RC:$src),
792 !strconcat(instr_asm, " $rt, $rs, $pos, $sz"),
793 [(set RC:$rt, (MipsIns RC:$rs, imm:$pos, imm:$sz, RC:$src))],
794 NoItinerary> {
795 bits<5> pos;
796 bits<5> sz;
797 let rd = sz;
798 let shamt = pos;
Akira Hatanaka18f3c782012-05-22 03:10:09 +0000799 let Predicates = [HasMips32r2, HasStandardEncoding];
Akira Hatanakacee46ab2011-12-05 21:14:28 +0000800 let Constraints = "$src = $rt";
Akira Hatanaka667645f2011-08-17 22:59:46 +0000801}
802
Akira Hatanaka32b7ebb2011-07-20 00:23:01 +0000803// Atomic instructions with 2 source operands (ATOMIC_SWAP & ATOMIC_LOAD_*).
Akira Hatanaka59068062011-11-11 04:14:30 +0000804class Atomic2Ops<PatFrag Op, string Opstr, RegisterClass DRC,
805 RegisterClass PRC> :
Akira Hatanaka603f69d2012-07-31 19:13:07 +0000806 PseudoSE<(outs DRC:$dst), (ins PRC:$ptr, DRC:$incr),
807 !strconcat("atomic_", Opstr, "\t$dst, $ptr, $incr"),
808 [(set DRC:$dst, (Op PRC:$ptr, DRC:$incr))]>;
Akira Hatanaka59068062011-11-11 04:14:30 +0000809
810multiclass Atomic2Ops32<PatFrag Op, string Opstr> {
Akira Hatanaka18f3c782012-05-22 03:10:09 +0000811 def #NAME# : Atomic2Ops<Op, Opstr, CPURegs, CPURegs>,
812 Requires<[NotN64, HasStandardEncoding]>;
813 def _P8 : Atomic2Ops<Op, Opstr, CPURegs, CPU64Regs>,
814 Requires<[IsN64, HasStandardEncoding]> {
Akira Hatanakaecdc9d52012-04-17 18:03:21 +0000815 let DecoderNamespace = "Mips64";
816 }
Akira Hatanaka59068062011-11-11 04:14:30 +0000817}
Akira Hatanaka32b7ebb2011-07-20 00:23:01 +0000818
819// Atomic Compare & Swap.
Akira Hatanaka59068062011-11-11 04:14:30 +0000820class AtomicCmpSwap<PatFrag Op, string Width, RegisterClass DRC,
821 RegisterClass PRC> :
Akira Hatanaka603f69d2012-07-31 19:13:07 +0000822 PseudoSE<(outs DRC:$dst), (ins PRC:$ptr, DRC:$cmp, DRC:$swap),
823 !strconcat("atomic_cmp_swap_", Width, "\t$dst, $ptr, $cmp, $swap"),
824 [(set DRC:$dst, (Op PRC:$ptr, DRC:$cmp, DRC:$swap))]>;
Akira Hatanaka59068062011-11-11 04:14:30 +0000825
826multiclass AtomicCmpSwap32<PatFrag Op, string Width> {
Akira Hatanaka18f3c782012-05-22 03:10:09 +0000827 def #NAME# : AtomicCmpSwap<Op, Width, CPURegs, CPURegs>,
828 Requires<[NotN64, HasStandardEncoding]>;
829 def _P8 : AtomicCmpSwap<Op, Width, CPURegs, CPU64Regs>,
830 Requires<[IsN64, HasStandardEncoding]> {
Akira Hatanakaecdc9d52012-04-17 18:03:21 +0000831 let DecoderNamespace = "Mips64";
832 }
Akira Hatanaka59068062011-11-11 04:14:30 +0000833}
834
835class LLBase<bits<6> Opc, string opstring, RegisterClass RC, Operand Mem> :
836 FMem<Opc, (outs RC:$rt), (ins Mem:$addr),
837 !strconcat(opstring, "\t$rt, $addr"), [], IILoad> {
838 let mayLoad = 1;
839}
840
841class SCBase<bits<6> Opc, string opstring, RegisterClass RC, Operand Mem> :
842 FMem<Opc, (outs RC:$dst), (ins RC:$rt, Mem:$addr),
843 !strconcat(opstring, "\t$rt, $addr"), [], IIStore> {
844 let mayStore = 1;
845 let Constraints = "$rt = $dst";
846}
Akira Hatanaka32b7ebb2011-07-20 00:23:01 +0000847
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000848//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000849// Pseudo instructions
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000850//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000851
Akira Hatanaka182ef6f2012-07-10 00:19:06 +0000852// Return RA.
853let isReturn=1, isTerminator=1, hasDelaySlot=1, isBarrier=1, hasCtrlDep=1 in
Akira Hatanaka603f69d2012-07-31 19:13:07 +0000854def RetRA : PseudoSE<(outs), (ins), "", [(MipsRet)]>;
Akira Hatanaka182ef6f2012-07-10 00:19:06 +0000855
Akira Hatanaka603f69d2012-07-31 19:13:07 +0000856let Defs = [SP], Uses = [SP], hasSideEffects = 1 in {
857def ADJCALLSTACKDOWN : MipsPseudo<(outs), (ins i32imm:$amt),
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000858 "!ADJCALLSTACKDOWN $amt",
Chris Lattnere563bbc2008-10-11 22:08:30 +0000859 [(callseq_start timm:$amt)]>;
Akira Hatanaka603f69d2012-07-31 19:13:07 +0000860def ADJCALLSTACKUP : MipsPseudo<(outs), (ins i32imm:$amt1, i32imm:$amt2),
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000861 "!ADJCALLSTACKUP $amt1",
Chris Lattnere563bbc2008-10-11 22:08:30 +0000862 [(callseq_end timm:$amt1, timm:$amt2)]>;
Evan Cheng071a2792007-09-11 19:55:27 +0000863}
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000864
Eric Christopher3c999a22007-10-26 04:00:13 +0000865// When handling PIC code the assembler needs .cpload and .cprestore
866// directives. If the real instructions corresponding these directives
867// are used, we have the same behavior, but get also a bunch of warnings
Bruno Cardoso Lopese78080c2007-10-09 02:55:31 +0000868// from the assembler.
Akira Hatanaka02365942012-04-03 02:51:09 +0000869let neverHasSideEffects = 1 in
Akira Hatanaka603f69d2012-07-31 19:13:07 +0000870def CPRESTORE : PseudoSE<(outs), (ins i32imm:$loc, CPURegs:$gp),
871 ".cprestore\t$loc", []>;
Bruno Cardoso Lopes07cec752008-06-06 00:58:26 +0000872
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000873let usesCustomInserter = 1 in {
Akira Hatanaka59068062011-11-11 04:14:30 +0000874 defm ATOMIC_LOAD_ADD_I8 : Atomic2Ops32<atomic_load_add_8, "load_add_8">;
875 defm ATOMIC_LOAD_ADD_I16 : Atomic2Ops32<atomic_load_add_16, "load_add_16">;
876 defm ATOMIC_LOAD_ADD_I32 : Atomic2Ops32<atomic_load_add_32, "load_add_32">;
877 defm ATOMIC_LOAD_SUB_I8 : Atomic2Ops32<atomic_load_sub_8, "load_sub_8">;
878 defm ATOMIC_LOAD_SUB_I16 : Atomic2Ops32<atomic_load_sub_16, "load_sub_16">;
879 defm ATOMIC_LOAD_SUB_I32 : Atomic2Ops32<atomic_load_sub_32, "load_sub_32">;
880 defm ATOMIC_LOAD_AND_I8 : Atomic2Ops32<atomic_load_and_8, "load_and_8">;
881 defm ATOMIC_LOAD_AND_I16 : Atomic2Ops32<atomic_load_and_16, "load_and_16">;
882 defm ATOMIC_LOAD_AND_I32 : Atomic2Ops32<atomic_load_and_32, "load_and_32">;
883 defm ATOMIC_LOAD_OR_I8 : Atomic2Ops32<atomic_load_or_8, "load_or_8">;
884 defm ATOMIC_LOAD_OR_I16 : Atomic2Ops32<atomic_load_or_16, "load_or_16">;
885 defm ATOMIC_LOAD_OR_I32 : Atomic2Ops32<atomic_load_or_32, "load_or_32">;
886 defm ATOMIC_LOAD_XOR_I8 : Atomic2Ops32<atomic_load_xor_8, "load_xor_8">;
887 defm ATOMIC_LOAD_XOR_I16 : Atomic2Ops32<atomic_load_xor_16, "load_xor_16">;
888 defm ATOMIC_LOAD_XOR_I32 : Atomic2Ops32<atomic_load_xor_32, "load_xor_32">;
889 defm ATOMIC_LOAD_NAND_I8 : Atomic2Ops32<atomic_load_nand_8, "load_nand_8">;
890 defm ATOMIC_LOAD_NAND_I16 : Atomic2Ops32<atomic_load_nand_16, "load_nand_16">;
891 defm ATOMIC_LOAD_NAND_I32 : Atomic2Ops32<atomic_load_nand_32, "load_nand_32">;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000892
Akira Hatanaka59068062011-11-11 04:14:30 +0000893 defm ATOMIC_SWAP_I8 : Atomic2Ops32<atomic_swap_8, "swap_8">;
894 defm ATOMIC_SWAP_I16 : Atomic2Ops32<atomic_swap_16, "swap_16">;
895 defm ATOMIC_SWAP_I32 : Atomic2Ops32<atomic_swap_32, "swap_32">;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000896
Akira Hatanaka59068062011-11-11 04:14:30 +0000897 defm ATOMIC_CMP_SWAP_I8 : AtomicCmpSwap32<atomic_cmp_swap_8, "8">;
898 defm ATOMIC_CMP_SWAP_I16 : AtomicCmpSwap32<atomic_cmp_swap_16, "16">;
899 defm ATOMIC_CMP_SWAP_I32 : AtomicCmpSwap32<atomic_cmp_swap_32, "32">;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000900}
901
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000902//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000903// Instruction definition
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000904//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000905
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000906//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes97105362007-08-18 02:37:46 +0000907// MipsI Instructions
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000908//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000909
Bruno Cardoso Lopesf7d66f72008-07-30 16:58:59 +0000910/// Arithmetic Instructions (ALU Immediate)
Akira Hatanaka2dfd3a92011-10-11 23:38:52 +0000911def ADDiu : ArithLogicI<0x09, "addiu", add, simm16, immSExt16, CPURegs>;
912def ADDi : ArithOverflowI<0x08, "addi", add, simm16, immSExt16, CPURegs>;
Akira Hatanaka8191f342011-10-11 18:53:46 +0000913def SLTi : SetCC_I<0x0a, "slti", setlt, simm16, immSExt16, CPURegs>;
914def SLTiu : SetCC_I<0x0b, "sltiu", setult, simm16, immSExt16, CPURegs>;
Akira Hatanaka2dfd3a92011-10-11 23:38:52 +0000915def ANDi : ArithLogicI<0x0c, "andi", and, uimm16, immZExt16, CPURegs>;
916def ORi : ArithLogicI<0x0d, "ori", or, uimm16, immZExt16, CPURegs>;
917def XORi : ArithLogicI<0x0e, "xori", xor, uimm16, immZExt16, CPURegs>;
Akira Hatanakad83d98d2011-11-07 19:10:49 +0000918def LUi : LoadUpper<0x0f, "lui", CPURegs, uimm16>;
Bruno Cardoso Lopesf7d66f72008-07-30 16:58:59 +0000919
920/// Arithmetic Instructions (3-Operand, R-Type)
Akira Hatanakac2f3ac92011-10-11 23:05:46 +0000921def ADDu : ArithLogicR<0x00, 0x21, "addu", add, IIAlu, CPURegs, 1>;
922def SUBu : ArithLogicR<0x00, 0x23, "subu", sub, IIAlu, CPURegs>;
Akira Hatanaka80eb9942011-10-11 23:43:48 +0000923def ADD : ArithOverflowR<0x00, 0x20, "add", IIAlu, CPURegs, 1>;
924def SUB : ArithOverflowR<0x00, 0x22, "sub", IIAlu, CPURegs>;
Akira Hatanaka8191f342011-10-11 18:53:46 +0000925def SLT : SetCC_R<0x00, 0x2a, "slt", setlt, CPURegs>;
926def SLTu : SetCC_R<0x00, 0x2b, "sltu", setult, CPURegs>;
Akira Hatanakac2f3ac92011-10-11 23:05:46 +0000927def AND : ArithLogicR<0x00, 0x24, "and", and, IIAlu, CPURegs, 1>;
928def OR : ArithLogicR<0x00, 0x25, "or", or, IIAlu, CPURegs, 1>;
929def XOR : ArithLogicR<0x00, 0x26, "xor", xor, IIAlu, CPURegs, 1>;
Akira Hatanaka41f9a432011-10-12 01:05:13 +0000930def NOR : LogicNOR<0x00, 0x27, "nor", CPURegs>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000931
Bruno Cardoso Lopesf7d66f72008-07-30 16:58:59 +0000932/// Shift Instructions
Akira Hatanaka36393462011-10-17 18:06:56 +0000933def SLL : shift_rotate_imm32<0x00, 0x00, "sll", shl>;
934def SRL : shift_rotate_imm32<0x02, 0x00, "srl", srl>;
935def SRA : shift_rotate_imm32<0x03, 0x00, "sra", sra>;
Akira Hatanaka2d0a61d2011-10-17 18:17:58 +0000936def SLLV : shift_rotate_reg<0x04, 0x00, "sllv", shl, CPURegs>;
937def SRLV : shift_rotate_reg<0x06, 0x00, "srlv", srl, CPURegs>;
938def SRAV : shift_rotate_reg<0x07, 0x00, "srav", sra, CPURegs>;
Bruno Cardoso Lopes908b6dd2010-12-09 17:32:30 +0000939
940// Rotate Instructions
Akira Hatanaka18f3c782012-05-22 03:10:09 +0000941let Predicates = [HasMips32r2, HasStandardEncoding] in {
Akira Hatanaka36393462011-10-17 18:06:56 +0000942 def ROTR : shift_rotate_imm32<0x02, 0x01, "rotr", rotr>;
Akira Hatanaka2d0a61d2011-10-17 18:17:58 +0000943 def ROTRV : shift_rotate_reg<0x06, 0x01, "rotrv", rotr, CPURegs>;
Bruno Cardoso Lopes908b6dd2010-12-09 17:32:30 +0000944}
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000945
Bruno Cardoso Lopesf7d66f72008-07-30 16:58:59 +0000946/// Load and Store Instructions
Akira Hatanakacb518ee2011-10-08 02:24:10 +0000947/// aligned
Akira Hatanakad55bb382011-10-11 00:11:12 +0000948defm LB : LoadM32<0x20, "lb", sextloadi8>;
949defm LBu : LoadM32<0x24, "lbu", zextloadi8>;
950defm LH : LoadM32<0x21, "lh", sextloadi16_a>;
951defm LHu : LoadM32<0x25, "lhu", zextloadi16_a>;
952defm LW : LoadM32<0x23, "lw", load_a>;
953defm SB : StoreM32<0x28, "sb", truncstorei8>;
954defm SH : StoreM32<0x29, "sh", truncstorei16_a>;
955defm SW : StoreM32<0x2b, "sw", store_a>;
Akira Hatanakacb518ee2011-10-08 02:24:10 +0000956
957/// unaligned
Akira Hatanakad55bb382011-10-11 00:11:12 +0000958defm ULH : LoadM32<0x21, "ulh", sextloadi16_u, 1>;
959defm ULHu : LoadM32<0x25, "ulhu", zextloadi16_u, 1>;
960defm ULW : LoadM32<0x23, "ulw", load_u, 1>;
961defm USH : StoreM32<0x29, "ush", truncstorei16_u, 1>;
962defm USW : StoreM32<0x2b, "usw", store_u, 1>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000963
Akira Hatanaka4d70cee2012-06-02 00:04:19 +0000964/// load/store left/right
965defm LWL : LoadLeftRightM32<0x22, "lwl", MipsLWL>;
966defm LWR : LoadLeftRightM32<0x26, "lwr", MipsLWR>;
967defm SWL : StoreLeftRightM32<0x2a, "swl", MipsSWL>;
968defm SWR : StoreLeftRightM32<0x2e, "swr", MipsSWR>;
Akira Hatanaka421455f2011-11-23 22:19:28 +0000969
Akira Hatanakadb548262011-07-19 23:30:50 +0000970let hasSideEffects = 1 in
Akira Hatanakac4388d42012-07-31 18:55:01 +0000971def SYNC : InstSE<(outs), (ins i32imm:$stype), "sync $stype",
972 [(MipsSync imm:$stype)], NoItinerary, FrmOther>
Akira Hatanakadb548262011-07-19 23:30:50 +0000973{
Bruno Cardoso Lopesc3f16b32011-10-18 17:50:36 +0000974 bits<5> stype;
975 let Opcode = 0;
Akira Hatanakadb548262011-07-19 23:30:50 +0000976 let Inst{25-11} = 0;
Bruno Cardoso Lopesc3f16b32011-10-18 17:50:36 +0000977 let Inst{10-6} = stype;
Akira Hatanakadb548262011-07-19 23:30:50 +0000978 let Inst{5-0} = 15;
979}
980
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000981/// Load-linked, Store-conditional
Akira Hatanaka18f3c782012-05-22 03:10:09 +0000982def LL : LLBase<0x30, "ll", CPURegs, mem>,
983 Requires<[NotN64, HasStandardEncoding]>;
984def LL_P8 : LLBase<0x30, "ll", CPURegs, mem64>,
985 Requires<[IsN64, HasStandardEncoding]> {
Akira Hatanakaecdc9d52012-04-17 18:03:21 +0000986 let DecoderNamespace = "Mips64";
987}
988
Akira Hatanaka18f3c782012-05-22 03:10:09 +0000989def SC : SCBase<0x38, "sc", CPURegs, mem>,
990 Requires<[NotN64, HasStandardEncoding]>;
991def SC_P8 : SCBase<0x38, "sc", CPURegs, mem64>,
992 Requires<[IsN64, HasStandardEncoding]> {
Akira Hatanakaecdc9d52012-04-17 18:03:21 +0000993 let DecoderNamespace = "Mips64";
994}
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000995
Bruno Cardoso Lopesf7d66f72008-07-30 16:58:59 +0000996/// Jump and Branch Instructions
Akira Hatanaka6e55ff52011-12-12 22:39:35 +0000997def J : JumpFJ<0x02, "j">;
Akira Hatanaka182ef6f2012-07-10 00:19:06 +0000998def JR : IndirectBranch<CPURegs>;
Bruno Cardoso Lopesff452f52011-12-06 03:34:48 +0000999def B : UncondBranch<0x04, "b">;
Akira Hatanaka3e3427a2011-10-11 18:49:17 +00001000def BEQ : CBranch<0x04, "beq", seteq, CPURegs>;
1001def BNE : CBranch<0x05, "bne", setne, CPURegs>;
1002def BGEZ : CBranchZero<0x01, 1, "bgez", setge, CPURegs>;
1003def BGTZ : CBranchZero<0x07, 0, "bgtz", setgt, CPURegs>;
Bruno Cardoso Lopesc3f16b32011-10-18 17:50:36 +00001004def BLEZ : CBranchZero<0x06, 0, "blez", setle, CPURegs>;
Akira Hatanaka3e3427a2011-10-11 18:49:17 +00001005def BLTZ : CBranchZero<0x01, 0, "bltz", setlt, CPURegs>;
Bruno Cardoso Lopes97105362007-08-18 02:37:46 +00001006
Akira Hatanaka60287962012-07-21 03:30:44 +00001007let rt = 0, rs = 0, isBranch = 1, isTerminator = 1, isBarrier = 1,
1008 hasDelaySlot = 1, Defs = [RA] in
1009def BAL_BR: FI<0x1, (outs), (ins brtarget:$imm16), "bal\t$imm16", [], IIBranch>;
1010
Akira Hatanakab2930b92012-03-01 22:27:29 +00001011def JAL : JumpLink<0x03, "jal">;
1012def JALR : JumpLinkReg<0x00, 0x09, "jalr", CPURegs>;
1013def BGEZAL : BranchLink<"bgezal", 0x11, CPURegs>;
1014def BLTZAL : BranchLink<"bltzal", 0x10, CPURegs>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001015
Akira Hatanaka182ef6f2012-07-10 00:19:06 +00001016def RET : RetBase<CPURegs>;
Bruno Cardoso Lopesf7d66f72008-07-30 16:58:59 +00001017
Bruno Cardoso Lopes9e030612010-11-09 17:25:34 +00001018/// Multiply and Divide Instructions.
Akira Hatanakaf1fddcd2011-10-17 18:21:24 +00001019def MULT : Mult32<0x18, "mult", IIImul>;
1020def MULTu : Mult32<0x19, "multu", IIImul>;
1021def SDIV : Div32<MipsDivRem, 0x1a, "div", IIIdiv>;
1022def UDIV : Div32<MipsDivRemU, 0x1b, "divu", IIIdiv>;
Bruno Cardoso Lopes91ef8492008-08-02 19:42:36 +00001023
Akira Hatanaka89d30662011-10-17 18:24:15 +00001024def MTHI : MoveToLOHI<0x11, "mthi", CPURegs, [HI]>;
1025def MTLO : MoveToLOHI<0x13, "mtlo", CPURegs, [LO]>;
1026def MFHI : MoveFromLOHI<0x10, "mfhi", CPURegs, [HI]>;
1027def MFLO : MoveFromLOHI<0x12, "mflo", CPURegs, [LO]>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001028
Bruno Cardoso Lopesf7d66f72008-07-30 16:58:59 +00001029/// Sign Ext In Register Instructions.
Akira Hatanaka5387f2e2012-01-24 21:41:09 +00001030def SEB : SignExtInReg<0x10, "seb", i8, CPURegs>;
1031def SEH : SignExtInReg<0x18, "seh", i16, CPURegs>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001032
Bruno Cardoso Lopes65ad4522008-08-08 06:16:31 +00001033/// Count Leading
Akira Hatanakabdfd98a2011-10-17 18:26:37 +00001034def CLZ : CountLeading0<0x20, "clz", CPURegs>;
1035def CLO : CountLeading1<0x21, "clo", CPURegs>;
Bruno Cardoso Lopes739e4412008-08-13 07:13:40 +00001036
Akira Hatanaka4d2b0f32011-12-20 23:47:44 +00001037/// Word Swap Bytes Within Halfwords
1038def WSBH : SubwordSwap<0x20, 0x2, "wsbh", CPURegs>;
Bruno Cardoso Lopes739e4412008-08-13 07:13:40 +00001039
Bruno Cardoso Lopesf7d66f72008-07-30 16:58:59 +00001040/// No operation
1041let addr=0 in
1042 def NOP : FJ<0, (outs), (ins), "nop", [], IIAlu>;
1043
Eric Christopher3c999a22007-10-26 04:00:13 +00001044// FrameIndexes are legalized when they are operands from load/store
Bruno Cardoso Lopesb42abeb2007-09-24 20:15:11 +00001045// instructions. The same not happens for stack address copies, so an
1046// add op with mem ComplexPattern is used and the stack address copy
1047// can be matched. It's similar to Sparc LEA_ADDRi
Akira Hatanakaecdc9d52012-04-17 18:03:21 +00001048def LEA_ADDiu : EffectiveAddress<"addiu\t$rt, $addr", CPURegs, mem_ea> {
1049 let isCodeGenOnly = 1;
1050}
Bruno Cardoso Lopesb42abeb2007-09-24 20:15:11 +00001051
Akira Hatanaka21afc632011-06-21 00:40:49 +00001052// DynAlloc node points to dynamically allocated stack space.
1053// $sp is added to the list of implicitly used registers to prevent dead code
1054// elimination from removing instructions that modify $sp.
1055let Uses = [SP] in
Akira Hatanakaecdc9d52012-04-17 18:03:21 +00001056def DynAlloc : EffectiveAddress<"addiu\t$rt, $addr", CPURegs, mem_ea> {
1057 let isCodeGenOnly = 1;
1058}
Akira Hatanaka21afc632011-06-21 00:40:49 +00001059
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +00001060// MADD*/MSUB*
Akira Hatanaka01765eb2011-05-12 17:42:08 +00001061def MADD : MArithR<0, "madd", MipsMAdd, 1>;
1062def MADDU : MArithR<1, "maddu", MipsMAddu, 1>;
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +00001063def MSUB : MArithR<4, "msub", MipsMSub>;
1064def MSUBU : MArithR<5, "msubu", MipsMSubu>;
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00001065
Bruno Cardoso Lopesf7d66f72008-07-30 16:58:59 +00001066// MUL is a assembly macro in the current used ISAs. In recent ISA's
1067// it is a real instruction.
Akira Hatanakac2f3ac92011-10-11 23:05:46 +00001068def MUL : ArithLogicR<0x1c, 0x02, "mul", mul, IIImul, CPURegs, 1>,
Akira Hatanaka18f3c782012-05-22 03:10:09 +00001069 Requires<[HasMips32, HasStandardEncoding]>;
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00001070
Akira Hatanaka08a7d922011-12-07 23:31:26 +00001071def RDHWR : ReadHardware<CPURegs, HWRegs>;
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +00001072
Akira Hatanakacee46ab2011-12-05 21:14:28 +00001073def EXT : ExtBase<0, "ext", CPURegs>;
1074def INS : InsBase<4, "ins", CPURegs>;
Akira Hatanakabb15e112011-08-17 02:05:42 +00001075
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001076//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001077// Arbitrary patterns that map to one or more instructions
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001078//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001079
1080// Small immediates
Akira Hatanaka14180452012-06-14 21:03:23 +00001081def : MipsPat<(i32 immSExt16:$in),
1082 (ADDiu ZERO, imm:$in)>;
1083def : MipsPat<(i32 immZExt16:$in),
1084 (ORi ZERO, imm:$in)>;
1085def : MipsPat<(i32 immLow16Zero:$in),
1086 (LUi (HI16 imm:$in))>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001087
1088// Arbitrary immediates
Akira Hatanaka14180452012-06-14 21:03:23 +00001089def : MipsPat<(i32 imm:$imm),
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001090 (ORi (LUi (HI16 imm:$imm)), (LO16 imm:$imm))>;
1091
Akira Hatanaka14180452012-06-14 21:03:23 +00001092// Carry MipsPatterns
1093def : MipsPat<(subc CPURegs:$lhs, CPURegs:$rhs),
1094 (SUBu CPURegs:$lhs, CPURegs:$rhs)>;
1095def : MipsPat<(addc CPURegs:$lhs, CPURegs:$rhs),
1096 (ADDu CPURegs:$lhs, CPURegs:$rhs)>;
1097def : MipsPat<(addc CPURegs:$src, immSExt16:$imm),
1098 (ADDiu CPURegs:$src, imm:$imm)>;
Bruno Cardoso Lopes07cec752008-06-06 00:58:26 +00001099
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001100// Call
Akira Hatanaka14180452012-06-14 21:03:23 +00001101def : MipsPat<(MipsJmpLink (i32 tglobaladdr:$dst)),
1102 (JAL tglobaladdr:$dst)>;
1103def : MipsPat<(MipsJmpLink (i32 texternalsym:$dst)),
1104 (JAL texternalsym:$dst)>;
1105//def : MipsPat<(MipsJmpLink CPURegs:$dst),
1106// (JALR CPURegs:$dst)>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001107
Bruno Cardoso Lopes92e87f22008-07-23 16:01:50 +00001108// hi/lo relocs
Akira Hatanaka14180452012-06-14 21:03:23 +00001109def : MipsPat<(MipsHi tglobaladdr:$in), (LUi tglobaladdr:$in)>;
1110def : MipsPat<(MipsHi tblockaddress:$in), (LUi tblockaddress:$in)>;
1111def : MipsPat<(MipsHi tjumptable:$in), (LUi tjumptable:$in)>;
1112def : MipsPat<(MipsHi tconstpool:$in), (LUi tconstpool:$in)>;
1113def : MipsPat<(MipsHi tglobaltlsaddr:$in), (LUi tglobaltlsaddr:$in)>;
Akira Hatanaka74c76342011-11-16 22:39:56 +00001114
Akira Hatanaka14180452012-06-14 21:03:23 +00001115def : MipsPat<(MipsLo tglobaladdr:$in), (ADDiu ZERO, tglobaladdr:$in)>;
1116def : MipsPat<(MipsLo tblockaddress:$in), (ADDiu ZERO, tblockaddress:$in)>;
1117def : MipsPat<(MipsLo tjumptable:$in), (ADDiu ZERO, tjumptable:$in)>;
1118def : MipsPat<(MipsLo tconstpool:$in), (ADDiu ZERO, tconstpool:$in)>;
1119def : MipsPat<(MipsLo tglobaltlsaddr:$in), (ADDiu ZERO, tglobaltlsaddr:$in)>;
Akira Hatanaka74c76342011-11-16 22:39:56 +00001120
Akira Hatanaka14180452012-06-14 21:03:23 +00001121def : MipsPat<(add CPURegs:$hi, (MipsLo tglobaladdr:$lo)),
1122 (ADDiu CPURegs:$hi, tglobaladdr:$lo)>;
1123def : MipsPat<(add CPURegs:$hi, (MipsLo tblockaddress:$lo)),
1124 (ADDiu CPURegs:$hi, tblockaddress:$lo)>;
1125def : MipsPat<(add CPURegs:$hi, (MipsLo tjumptable:$lo)),
1126 (ADDiu CPURegs:$hi, tjumptable:$lo)>;
1127def : MipsPat<(add CPURegs:$hi, (MipsLo tconstpool:$lo)),
1128 (ADDiu CPURegs:$hi, tconstpool:$lo)>;
1129def : MipsPat<(add CPURegs:$hi, (MipsLo tglobaltlsaddr:$lo)),
1130 (ADDiu CPURegs:$hi, tglobaltlsaddr:$lo)>;
Bruno Cardoso Lopes92e87f22008-07-23 16:01:50 +00001131
1132// gp_rel relocs
Akira Hatanaka14180452012-06-14 21:03:23 +00001133def : MipsPat<(add CPURegs:$gp, (MipsGPRel tglobaladdr:$in)),
1134 (ADDiu CPURegs:$gp, tglobaladdr:$in)>;
1135def : MipsPat<(add CPURegs:$gp, (MipsGPRel tconstpool:$in)),
1136 (ADDiu CPURegs:$gp, tconstpool:$in)>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001137
Akira Hatanaka342837d2011-05-28 01:07:07 +00001138// wrapper_pic
Akira Hatanaka648f00c2012-02-24 22:34:47 +00001139class WrapperPat<SDNode node, Instruction ADDiuOp, RegisterClass RC>:
Akira Hatanaka14180452012-06-14 21:03:23 +00001140 MipsPat<(MipsWrapper RC:$gp, node:$in),
1141 (ADDiuOp RC:$gp, node:$in)>;
Akira Hatanaka342837d2011-05-28 01:07:07 +00001142
Akira Hatanaka648f00c2012-02-24 22:34:47 +00001143def : WrapperPat<tglobaladdr, ADDiu, CPURegs>;
1144def : WrapperPat<tconstpool, ADDiu, CPURegs>;
1145def : WrapperPat<texternalsym, ADDiu, CPURegs>;
1146def : WrapperPat<tblockaddress, ADDiu, CPURegs>;
1147def : WrapperPat<tjumptable, ADDiu, CPURegs>;
1148def : WrapperPat<tglobaltlsaddr, ADDiu, CPURegs>;
Akira Hatanaka342837d2011-05-28 01:07:07 +00001149
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00001150// Mips does not have "not", so we expand our way
Akira Hatanaka14180452012-06-14 21:03:23 +00001151def : MipsPat<(not CPURegs:$in),
1152 (NOR CPURegs:$in, ZERO)>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001153
Akira Hatanakaab05b6c2011-12-20 22:33:53 +00001154// extended loads
Akira Hatanaka18f3c782012-05-22 03:10:09 +00001155let Predicates = [NotN64, HasStandardEncoding] in {
Akira Hatanaka14180452012-06-14 21:03:23 +00001156 def : MipsPat<(i32 (extloadi1 addr:$src)), (LBu addr:$src)>;
1157 def : MipsPat<(i32 (extloadi8 addr:$src)), (LBu addr:$src)>;
1158 def : MipsPat<(i32 (extloadi16_a addr:$src)), (LHu addr:$src)>;
1159 def : MipsPat<(i32 (extloadi16_u addr:$src)), (ULHu addr:$src)>;
Akira Hatanakaab05b6c2011-12-20 22:33:53 +00001160}
Akira Hatanaka18f3c782012-05-22 03:10:09 +00001161let Predicates = [IsN64, HasStandardEncoding] in {
Akira Hatanaka14180452012-06-14 21:03:23 +00001162 def : MipsPat<(i32 (extloadi1 addr:$src)), (LBu_P8 addr:$src)>;
1163 def : MipsPat<(i32 (extloadi8 addr:$src)), (LBu_P8 addr:$src)>;
1164 def : MipsPat<(i32 (extloadi16_a addr:$src)), (LHu_P8 addr:$src)>;
1165 def : MipsPat<(i32 (extloadi16_u addr:$src)), (ULHu_P8 addr:$src)>;
Akira Hatanakaab05b6c2011-12-20 22:33:53 +00001166}
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001167
Bruno Cardoso Lopes07cec752008-06-06 00:58:26 +00001168// peepholes
Akira Hatanaka18f3c782012-05-22 03:10:09 +00001169let Predicates = [NotN64, HasStandardEncoding] in {
Akira Hatanaka14180452012-06-14 21:03:23 +00001170 def : MipsPat<(store_a (i32 0), addr:$dst), (SW ZERO, addr:$dst)>;
1171 def : MipsPat<(store_u (i32 0), addr:$dst), (USW ZERO, addr:$dst)>;
Akira Hatanakac7541c42011-12-21 00:31:10 +00001172}
Akira Hatanaka18f3c782012-05-22 03:10:09 +00001173let Predicates = [IsN64, HasStandardEncoding] in {
Akira Hatanaka14180452012-06-14 21:03:23 +00001174 def : MipsPat<(store_a (i32 0), addr:$dst), (SW_P8 ZERO, addr:$dst)>;
1175 def : MipsPat<(store_u (i32 0), addr:$dst), (USW_P8 ZERO, addr:$dst)>;
Akira Hatanakac7541c42011-12-21 00:31:10 +00001176}
Bruno Cardoso Lopesc7db5612007-11-05 03:02:32 +00001177
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00001178// brcond patterns
Akira Hatanaka06f82312011-10-11 19:09:09 +00001179multiclass BrcondPats<RegisterClass RC, Instruction BEQOp, Instruction BNEOp,
1180 Instruction SLTOp, Instruction SLTuOp, Instruction SLTiOp,
1181 Instruction SLTiuOp, Register ZEROReg> {
Akira Hatanaka14180452012-06-14 21:03:23 +00001182def : MipsPat<(brcond (i32 (setne RC:$lhs, 0)), bb:$dst),
1183 (BNEOp RC:$lhs, ZEROReg, bb:$dst)>;
1184def : MipsPat<(brcond (i32 (seteq RC:$lhs, 0)), bb:$dst),
1185 (BEQOp RC:$lhs, ZEROReg, bb:$dst)>;
Bruno Cardoso Lopes332a3d22007-07-11 22:47:02 +00001186
Akira Hatanaka14180452012-06-14 21:03:23 +00001187def : MipsPat<(brcond (i32 (setge RC:$lhs, RC:$rhs)), bb:$dst),
1188 (BEQ (SLTOp RC:$lhs, RC:$rhs), ZERO, bb:$dst)>;
1189def : MipsPat<(brcond (i32 (setuge RC:$lhs, RC:$rhs)), bb:$dst),
1190 (BEQ (SLTuOp RC:$lhs, RC:$rhs), ZERO, bb:$dst)>;
1191def : MipsPat<(brcond (i32 (setge RC:$lhs, immSExt16:$rhs)), bb:$dst),
1192 (BEQ (SLTiOp RC:$lhs, immSExt16:$rhs), ZERO, bb:$dst)>;
1193def : MipsPat<(brcond (i32 (setuge RC:$lhs, immSExt16:$rhs)), bb:$dst),
1194 (BEQ (SLTiuOp RC:$lhs, immSExt16:$rhs), ZERO, bb:$dst)>;
Bruno Cardoso Lopes97105362007-08-18 02:37:46 +00001195
Akira Hatanaka14180452012-06-14 21:03:23 +00001196def : MipsPat<(brcond (i32 (setle RC:$lhs, RC:$rhs)), bb:$dst),
1197 (BEQ (SLTOp RC:$rhs, RC:$lhs), ZERO, bb:$dst)>;
1198def : MipsPat<(brcond (i32 (setule RC:$lhs, RC:$rhs)), bb:$dst),
1199 (BEQ (SLTuOp RC:$rhs, RC:$lhs), ZERO, bb:$dst)>;
Bruno Cardoso Lopes97105362007-08-18 02:37:46 +00001200
Akira Hatanaka14180452012-06-14 21:03:23 +00001201def : MipsPat<(brcond RC:$cond, bb:$dst),
1202 (BNEOp RC:$cond, ZEROReg, bb:$dst)>;
Akira Hatanaka06f82312011-10-11 19:09:09 +00001203}
1204
1205defm : BrcondPats<CPURegs, BEQ, BNE, SLT, SLTu, SLTi, SLTiu, ZERO>;
Bruno Cardoso Lopes97105362007-08-18 02:37:46 +00001206
Bruno Cardoso Lopes739e4412008-08-13 07:13:40 +00001207// setcc patterns
Akira Hatanaka395d76c2011-10-11 21:40:01 +00001208multiclass SeteqPats<RegisterClass RC, Instruction SLTiuOp, Instruction XOROp,
1209 Instruction SLTuOp, Register ZEROReg> {
Akira Hatanaka14180452012-06-14 21:03:23 +00001210 def : MipsPat<(seteq RC:$lhs, RC:$rhs),
1211 (SLTiuOp (XOROp RC:$lhs, RC:$rhs), 1)>;
1212 def : MipsPat<(setne RC:$lhs, RC:$rhs),
1213 (SLTuOp ZEROReg, (XOROp RC:$lhs, RC:$rhs))>;
Akira Hatanaka395d76c2011-10-11 21:40:01 +00001214}
Bruno Cardoso Lopes739e4412008-08-13 07:13:40 +00001215
Akira Hatanaka395d76c2011-10-11 21:40:01 +00001216multiclass SetlePats<RegisterClass RC, Instruction SLTOp, Instruction SLTuOp> {
Akira Hatanaka14180452012-06-14 21:03:23 +00001217 def : MipsPat<(setle RC:$lhs, RC:$rhs),
1218 (XORi (SLTOp RC:$rhs, RC:$lhs), 1)>;
1219 def : MipsPat<(setule RC:$lhs, RC:$rhs),
1220 (XORi (SLTuOp RC:$rhs, RC:$lhs), 1)>;
Akira Hatanaka395d76c2011-10-11 21:40:01 +00001221}
Bruno Cardoso Lopes97105362007-08-18 02:37:46 +00001222
Akira Hatanaka395d76c2011-10-11 21:40:01 +00001223multiclass SetgtPats<RegisterClass RC, Instruction SLTOp, Instruction SLTuOp> {
Akira Hatanaka14180452012-06-14 21:03:23 +00001224 def : MipsPat<(setgt RC:$lhs, RC:$rhs),
1225 (SLTOp RC:$rhs, RC:$lhs)>;
1226 def : MipsPat<(setugt RC:$lhs, RC:$rhs),
1227 (SLTuOp RC:$rhs, RC:$lhs)>;
Akira Hatanaka395d76c2011-10-11 21:40:01 +00001228}
Bruno Cardoso Lopes97105362007-08-18 02:37:46 +00001229
Akira Hatanaka395d76c2011-10-11 21:40:01 +00001230multiclass SetgePats<RegisterClass RC, Instruction SLTOp, Instruction SLTuOp> {
Akira Hatanaka14180452012-06-14 21:03:23 +00001231 def : MipsPat<(setge RC:$lhs, RC:$rhs),
1232 (XORi (SLTOp RC:$lhs, RC:$rhs), 1)>;
1233 def : MipsPat<(setuge RC:$lhs, RC:$rhs),
1234 (XORi (SLTuOp RC:$lhs, RC:$rhs), 1)>;
Akira Hatanaka395d76c2011-10-11 21:40:01 +00001235}
Bruno Cardoso Lopes97105362007-08-18 02:37:46 +00001236
Akira Hatanaka395d76c2011-10-11 21:40:01 +00001237multiclass SetgeImmPats<RegisterClass RC, Instruction SLTiOp,
1238 Instruction SLTiuOp> {
Akira Hatanaka14180452012-06-14 21:03:23 +00001239 def : MipsPat<(setge RC:$lhs, immSExt16:$rhs),
1240 (XORi (SLTiOp RC:$lhs, immSExt16:$rhs), 1)>;
1241 def : MipsPat<(setuge RC:$lhs, immSExt16:$rhs),
1242 (XORi (SLTiuOp RC:$lhs, immSExt16:$rhs), 1)>;
Akira Hatanaka395d76c2011-10-11 21:40:01 +00001243}
1244
1245defm : SeteqPats<CPURegs, SLTiu, XOR, SLTu, ZERO>;
1246defm : SetlePats<CPURegs, SLT, SLTu>;
1247defm : SetgtPats<CPURegs, SLT, SLTu>;
1248defm : SetgePats<CPURegs, SLT, SLTu>;
1249defm : SetgeImmPats<CPURegs, SLTi, SLTiu>;
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00001250
Akira Hatanaka21afc632011-06-21 00:40:49 +00001251// select MipsDynAlloc
Akira Hatanaka14180452012-06-14 21:03:23 +00001252def : MipsPat<(MipsDynAlloc addr:$f), (DynAlloc addr:$f)>;
Akira Hatanaka21afc632011-06-21 00:40:49 +00001253
Akira Hatanaka4d2b0f32011-12-20 23:47:44 +00001254// bswap pattern
Akira Hatanaka14180452012-06-14 21:03:23 +00001255def : MipsPat<(bswap CPURegs:$rt), (ROTR (WSBH CPURegs:$rt), 16)>;
Akira Hatanaka4d2b0f32011-12-20 23:47:44 +00001256
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001257//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00001258// Floating Point Support
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001259//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00001260
1261include "MipsInstrFPU.td"
Akira Hatanaka95934842011-09-24 01:34:44 +00001262include "Mips64InstrInfo.td"
Akira Hatanaka8ae330a2011-10-17 18:53:29 +00001263include "MipsCondMov.td"
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001264
Akira Hatanakae10d9722012-05-08 19:08:58 +00001265//
1266// Mips16
1267
1268include "Mips16InstrFormats.td"
Akira Hatanaka4a5a8942012-05-24 18:32:33 +00001269include "Mips16InstrInfo.td"