blob: 3bdbe855c376163e905c941f2c325ef6e2f14933 [file] [log] [blame]
Chris Lattnera3b8b5c2004-07-23 17:56:30 +00001//===-- LiveIntervalAnalysis.cpp - Live Interval Analysis -----------------===//
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file was developed by the LLVM research group and is distributed under
6// the University of Illinois Open Source License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file implements the LiveInterval analysis pass which is used
11// by the Linear Scan Register allocator. This pass linearizes the
12// basic blocks of the function in DFS order and uses the
13// LiveVariables pass to conservatively compute live intervals for
14// each virtual and physical register.
15//
16//===----------------------------------------------------------------------===//
17
18#define DEBUG_TYPE "liveintervals"
Chris Lattner3c3fe462005-09-21 04:19:09 +000019#include "llvm/CodeGen/LiveIntervalAnalysis.h"
Misha Brukman08a6c762004-09-03 18:25:53 +000020#include "VirtRegMap.h"
Chris Lattner015959e2004-05-01 21:24:39 +000021#include "llvm/Value.h"
Alkis Evlogimenos6b4edba2003-12-21 20:19:10 +000022#include "llvm/Analysis/LoopInfo.h"
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000023#include "llvm/CodeGen/LiveVariables.h"
24#include "llvm/CodeGen/MachineFrameInfo.h"
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000025#include "llvm/CodeGen/MachineInstr.h"
26#include "llvm/CodeGen/Passes.h"
27#include "llvm/CodeGen/SSARegMap.h"
28#include "llvm/Target/MRegisterInfo.h"
29#include "llvm/Target/TargetInstrInfo.h"
30#include "llvm/Target/TargetMachine.h"
Reid Spencer551ccae2004-09-01 22:55:40 +000031#include "llvm/Support/CommandLine.h"
32#include "llvm/Support/Debug.h"
33#include "llvm/ADT/Statistic.h"
34#include "llvm/ADT/STLExtras.h"
Alkis Evlogimenos20aa4742004-09-03 18:19:51 +000035#include <algorithm>
Jeff Cohen97af7512006-12-02 02:22:01 +000036#include <cmath>
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000037using namespace llvm;
38
39namespace {
Chris Lattner5d8925c2006-08-27 22:30:17 +000040 RegisterPass<LiveIntervals> X("liveintervals", "Live Interval Analysis");
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000041
Chris Lattnerac0b6ae2006-12-06 17:46:33 +000042 static Statistic numIntervals
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +000043 ("liveintervals", "Number of original intervals");
Alkis Evlogimenos007726c2004-02-20 20:53:26 +000044
Chris Lattnerac0b6ae2006-12-06 17:46:33 +000045 static Statistic numIntervalsAfter
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +000046 ("liveintervals", "Number of intervals after coalescing");
Alkis Evlogimenos007726c2004-02-20 20:53:26 +000047
Chris Lattnerac0b6ae2006-12-06 17:46:33 +000048 static Statistic numJoins
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +000049 ("liveintervals", "Number of interval joins performed");
Alkis Evlogimenos007726c2004-02-20 20:53:26 +000050
Chris Lattnerac0b6ae2006-12-06 17:46:33 +000051 static Statistic numPeep
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +000052 ("liveintervals", "Number of identity moves eliminated after coalescing");
Alkis Evlogimenos007726c2004-02-20 20:53:26 +000053
Chris Lattnerac0b6ae2006-12-06 17:46:33 +000054 static Statistic numFolded
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +000055 ("liveintervals", "Number of loads/stores folded into instructions");
Alkis Evlogimenos007726c2004-02-20 20:53:26 +000056
Andrew Lenharthed41f1b2006-07-20 17:28:38 +000057 static cl::opt<bool>
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +000058 EnableJoining("join-liveintervals",
Chris Lattner428b92e2006-09-15 03:57:23 +000059 cl::desc("Coallesce copies (default=true)"),
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +000060 cl::init(true));
Chris Lattnerd74ea2b2006-05-24 17:04:05 +000061}
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000062
Chris Lattnerf7da2c72006-08-24 22:43:55 +000063void LiveIntervals::getAnalysisUsage(AnalysisUsage &AU) const {
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +000064 AU.addRequired<LiveVariables>();
65 AU.addPreservedID(PHIEliminationID);
66 AU.addRequiredID(PHIEliminationID);
67 AU.addRequiredID(TwoAddressInstructionPassID);
68 AU.addRequired<LoopInfo>();
69 MachineFunctionPass::getAnalysisUsage(AU);
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000070}
71
Chris Lattnerf7da2c72006-08-24 22:43:55 +000072void LiveIntervals::releaseMemory() {
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +000073 mi2iMap_.clear();
74 i2miMap_.clear();
75 r2iMap_.clear();
76 r2rMap_.clear();
Alkis Evlogimenos08cec002004-01-31 19:59:32 +000077}
78
79
Evan Cheng99314142006-05-11 07:29:24 +000080static bool isZeroLengthInterval(LiveInterval *li) {
81 for (LiveInterval::Ranges::const_iterator
82 i = li->ranges.begin(), e = li->ranges.end(); i != e; ++i)
83 if (i->end - i->start > LiveIntervals::InstrSlots::NUM)
84 return false;
85 return true;
86}
87
88
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000089/// runOnMachineFunction - Register allocate the whole function
90///
91bool LiveIntervals::runOnMachineFunction(MachineFunction &fn) {
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +000092 mf_ = &fn;
93 tm_ = &fn.getTarget();
94 mri_ = tm_->getRegisterInfo();
Chris Lattnerf768bba2005-03-09 23:05:19 +000095 tii_ = tm_->getInstrInfo();
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +000096 lv_ = &getAnalysis<LiveVariables>();
Alkis Evlogimenos53278012004-08-26 22:22:38 +000097 allocatableRegs_ = mri_->getAllocatableSet(fn);
Alkis Evlogimenos2c4f7b52004-09-09 19:24:38 +000098 r2rMap_.grow(mf_->getSSARegMap()->getLastVirtReg());
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000099
Chris Lattner799a9192005-04-09 16:17:50 +0000100 // If this function has any live ins, insert a dummy instruction at the
101 // beginning of the function that we will pretend "defines" the values. This
102 // is to make the interval analysis simpler by providing a number.
103 if (fn.livein_begin() != fn.livein_end()) {
Chris Lattner712ad0c2005-05-13 07:08:07 +0000104 unsigned FirstLiveIn = fn.livein_begin()->first;
Chris Lattner799a9192005-04-09 16:17:50 +0000105
106 // Find a reg class that contains this live in.
107 const TargetRegisterClass *RC = 0;
108 for (MRegisterInfo::regclass_iterator RCI = mri_->regclass_begin(),
109 E = mri_->regclass_end(); RCI != E; ++RCI)
110 if ((*RCI)->contains(FirstLiveIn)) {
111 RC = *RCI;
112 break;
113 }
114
115 MachineInstr *OldFirstMI = fn.begin()->begin();
116 mri_->copyRegToReg(*fn.begin(), fn.begin()->begin(),
117 FirstLiveIn, FirstLiveIn, RC);
118 assert(OldFirstMI != fn.begin()->begin() &&
119 "copyRetToReg didn't insert anything!");
120 }
121
Chris Lattner428b92e2006-09-15 03:57:23 +0000122 // Number MachineInstrs and MachineBasicBlocks.
123 // Initialize MBB indexes to a sentinal.
124 MBB2IdxMap.resize(mf_->getNumBlockIDs(), ~0U);
125
126 unsigned MIIndex = 0;
127 for (MachineFunction::iterator MBB = mf_->begin(), E = mf_->end();
128 MBB != E; ++MBB) {
129 // Set the MBB2IdxMap entry for this MBB.
130 MBB2IdxMap[MBB->getNumber()] = MIIndex;
131
132 for (MachineBasicBlock::iterator I = MBB->begin(), E = MBB->end();
133 I != E; ++I) {
134 bool inserted = mi2iMap_.insert(std::make_pair(I, MIIndex)).second;
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000135 assert(inserted && "multiple MachineInstr -> index mappings");
Chris Lattner428b92e2006-09-15 03:57:23 +0000136 i2miMap_.push_back(I);
137 MIIndex += InstrSlots::NUM;
Alkis Evlogimenos843b1602004-02-15 10:24:21 +0000138 }
Chris Lattner428b92e2006-09-15 03:57:23 +0000139 }
Alkis Evlogimenosd6e40a62004-01-14 10:44:29 +0000140
Chris Lattner799a9192005-04-09 16:17:50 +0000141 // Note intervals due to live-in values.
142 if (fn.livein_begin() != fn.livein_end()) {
143 MachineBasicBlock *Entry = fn.begin();
Chris Lattner712ad0c2005-05-13 07:08:07 +0000144 for (MachineFunction::livein_iterator I = fn.livein_begin(),
Chris Lattner799a9192005-04-09 16:17:50 +0000145 E = fn.livein_end(); I != E; ++I) {
Chris Lattner6b128bd2006-09-03 08:07:11 +0000146 handlePhysicalRegisterDef(Entry, Entry->begin(), 0,
Chris Lattner91725b72006-08-31 05:54:43 +0000147 getOrCreateInterval(I->first), 0);
Chris Lattner712ad0c2005-05-13 07:08:07 +0000148 for (const unsigned* AS = mri_->getAliasSet(I->first); *AS; ++AS)
Chris Lattner6b128bd2006-09-03 08:07:11 +0000149 handlePhysicalRegisterDef(Entry, Entry->begin(), 0,
Chris Lattner91725b72006-08-31 05:54:43 +0000150 getOrCreateInterval(*AS), 0);
Chris Lattner799a9192005-04-09 16:17:50 +0000151 }
152 }
153
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000154 computeIntervals();
Alkis Evlogimenos843b1602004-02-15 10:24:21 +0000155
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000156 numIntervals += getNumIntervals();
157
Bill Wendlingbdc679d2006-11-29 00:39:47 +0000158 DOUT << "********** INTERVALS **********\n";
159 for (iterator I = begin(), E = end(); I != E; ++I) {
160 I->second.print(DOUT, mri_);
161 DOUT << "\n";
162 }
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000163
Chris Lattner428b92e2006-09-15 03:57:23 +0000164 // Join (coallesce) intervals if requested.
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000165 if (EnableJoining) joinIntervals();
166
167 numIntervalsAfter += getNumIntervals();
Chris Lattner428b92e2006-09-15 03:57:23 +0000168
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000169
170 // perform a final pass over the instructions and compute spill
Chris Lattnerfbecc5a2006-09-03 07:53:50 +0000171 // weights, coalesce virtual registers and remove identity moves.
Chris Lattner428b92e2006-09-15 03:57:23 +0000172 const LoopInfo &loopInfo = getAnalysis<LoopInfo>();
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000173
174 for (MachineFunction::iterator mbbi = mf_->begin(), mbbe = mf_->end();
175 mbbi != mbbe; ++mbbi) {
176 MachineBasicBlock* mbb = mbbi;
177 unsigned loopDepth = loopInfo.getLoopDepth(mbb->getBasicBlock());
178
179 for (MachineBasicBlock::iterator mii = mbb->begin(), mie = mbb->end();
180 mii != mie; ) {
181 // if the move will be an identity move delete it
182 unsigned srcReg, dstReg, RegRep;
Chris Lattnerf768bba2005-03-09 23:05:19 +0000183 if (tii_->isMoveInstr(*mii, srcReg, dstReg) &&
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000184 (RegRep = rep(srcReg)) == rep(dstReg)) {
185 // remove from def list
Reid Spencer3ed469c2006-11-02 20:25:50 +0000186 getOrCreateInterval(RegRep);
Chris Lattnerf7da2c72006-08-24 22:43:55 +0000187 RemoveMachineInstrFromMaps(mii);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000188 mii = mbbi->erase(mii);
189 ++numPeep;
190 }
191 else {
Chris Lattnerfbecc5a2006-09-03 07:53:50 +0000192 for (unsigned i = 0, e = mii->getNumOperands(); i != e; ++i) {
193 const MachineOperand &mop = mii->getOperand(i);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000194 if (mop.isRegister() && mop.getReg() &&
195 MRegisterInfo::isVirtualRegister(mop.getReg())) {
196 // replace register with representative register
197 unsigned reg = rep(mop.getReg());
Chris Lattnere53f4a02006-05-04 17:52:23 +0000198 mii->getOperand(i).setReg(reg);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000199
200 LiveInterval &RegInt = getInterval(reg);
201 RegInt.weight +=
Chris Lattner7a36ae82004-10-25 18:40:47 +0000202 (mop.isUse() + mop.isDef()) * pow(10.0F, (int)loopDepth);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000203 }
204 }
205 ++mii;
206 }
207 }
208 }
209
Chris Lattnerb75a6632006-11-07 07:18:40 +0000210
Evan Cheng99314142006-05-11 07:29:24 +0000211 for (iterator I = begin(), E = end(); I != E; ++I) {
Chris Lattnerb75a6632006-11-07 07:18:40 +0000212 LiveInterval &LI = I->second;
213 if (MRegisterInfo::isVirtualRegister(LI.reg)) {
Chris Lattnerc9d94d12006-08-27 12:47:48 +0000214 // If the live interval length is essentially zero, i.e. in every live
Evan Cheng99314142006-05-11 07:29:24 +0000215 // range the use follows def immediately, it doesn't make sense to spill
216 // it and hope it will be easier to allocate for this li.
Chris Lattnerb75a6632006-11-07 07:18:40 +0000217 if (isZeroLengthInterval(&LI))
Jim Laskey7902c752006-11-07 12:25:45 +0000218 LI.weight = HUGE_VALF;
Chris Lattnerb75a6632006-11-07 07:18:40 +0000219
Chris Lattner393ebae2006-11-07 18:04:58 +0000220 // Divide the weight of the interval by its size. This encourages
221 // spilling of intervals that are large and have few uses, and
222 // discourages spilling of small intervals with many uses.
223 unsigned Size = 0;
224 for (LiveInterval::iterator II = LI.begin(), E = LI.end(); II != E;++II)
225 Size += II->end - II->start;
Chris Lattnerb75a6632006-11-07 07:18:40 +0000226
Chris Lattner393ebae2006-11-07 18:04:58 +0000227 LI.weight /= Size;
Chris Lattnerc9d94d12006-08-27 12:47:48 +0000228 }
Evan Cheng99314142006-05-11 07:29:24 +0000229 }
230
Chris Lattner70ca3582004-09-30 15:59:17 +0000231 DEBUG(dump());
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000232 return true;
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000233}
234
Chris Lattner70ca3582004-09-30 15:59:17 +0000235/// print - Implement the dump method.
Reid Spencerce9653c2004-12-07 04:03:45 +0000236void LiveIntervals::print(std::ostream &O, const Module* ) const {
Chris Lattner70ca3582004-09-30 15:59:17 +0000237 O << "********** INTERVALS **********\n";
Chris Lattner8e7a7092005-07-27 23:03:38 +0000238 for (const_iterator I = begin(), E = end(); I != E; ++I) {
Bill Wendlingbdc679d2006-11-29 00:39:47 +0000239 I->second.print(DOUT, mri_);
240 DOUT << "\n";
Chris Lattner8e7a7092005-07-27 23:03:38 +0000241 }
Chris Lattner70ca3582004-09-30 15:59:17 +0000242
243 O << "********** MACHINEINSTRS **********\n";
244 for (MachineFunction::iterator mbbi = mf_->begin(), mbbe = mf_->end();
245 mbbi != mbbe; ++mbbi) {
246 O << ((Value*)mbbi->getBasicBlock())->getName() << ":\n";
247 for (MachineBasicBlock::iterator mii = mbbi->begin(),
248 mie = mbbi->end(); mii != mie; ++mii) {
Chris Lattner477e4552004-09-30 16:10:45 +0000249 O << getInstructionIndex(mii) << '\t' << *mii;
Chris Lattner70ca3582004-09-30 15:59:17 +0000250 }
251 }
252}
253
Bill Wendling01352aa2006-11-16 02:41:50 +0000254/// CreateNewLiveInterval - Create a new live interval with the given live
255/// ranges. The new live interval will have an infinite spill weight.
256LiveInterval&
257LiveIntervals::CreateNewLiveInterval(const LiveInterval *LI,
258 const std::vector<LiveRange> &LRs) {
259 const TargetRegisterClass *RC = mf_->getSSARegMap()->getRegClass(LI->reg);
260
261 // Create a new virtual register for the spill interval.
262 unsigned NewVReg = mf_->getSSARegMap()->createVirtualRegister(RC);
263
264 // Replace the old virtual registers in the machine operands with the shiny
265 // new one.
266 for (std::vector<LiveRange>::const_iterator
267 I = LRs.begin(), E = LRs.end(); I != E; ++I) {
268 unsigned Index = getBaseIndex(I->start);
269 unsigned End = getBaseIndex(I->end - 1) + InstrSlots::NUM;
270
271 for (; Index != End; Index += InstrSlots::NUM) {
272 // Skip deleted instructions
273 while (Index != End && !getInstructionFromIndex(Index))
274 Index += InstrSlots::NUM;
275
276 if (Index == End) break;
277
278 MachineInstr *MI = getInstructionFromIndex(Index);
279
Bill Wendlingbeeb77f2006-11-16 07:35:18 +0000280 for (unsigned J = 0, e = MI->getNumOperands(); J != e; ++J) {
Bill Wendling01352aa2006-11-16 02:41:50 +0000281 MachineOperand &MOp = MI->getOperand(J);
282 if (MOp.isRegister() && rep(MOp.getReg()) == LI->reg)
283 MOp.setReg(NewVReg);
284 }
285 }
286 }
287
288 LiveInterval &NewLI = getOrCreateInterval(NewVReg);
289
290 // The spill weight is now infinity as it cannot be spilled again
291 NewLI.weight = float(HUGE_VAL);
292
293 for (std::vector<LiveRange>::const_iterator
294 I = LRs.begin(), E = LRs.end(); I != E; ++I) {
Bill Wendlingbdc679d2006-11-29 00:39:47 +0000295 DOUT << " Adding live range " << *I << " to new interval\n";
Bill Wendling01352aa2006-11-16 02:41:50 +0000296 NewLI.addRange(*I);
297 }
298
Bill Wendlingbdc679d2006-11-29 00:39:47 +0000299 DOUT << "Created new live interval " << NewLI << "\n";
Bill Wendling01352aa2006-11-16 02:41:50 +0000300 return NewLI;
301}
302
Chris Lattner70ca3582004-09-30 15:59:17 +0000303std::vector<LiveInterval*> LiveIntervals::
304addIntervalsForSpills(const LiveInterval &li, VirtRegMap &vrm, int slot) {
Alkis Evlogimenosd8d26b32004-08-27 18:59:22 +0000305 // since this is called after the analysis is done we don't know if
306 // LiveVariables is available
307 lv_ = getAnalysisToUpdate<LiveVariables>();
308
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000309 std::vector<LiveInterval*> added;
Alkis Evlogimenos26f5a692004-05-30 07:24:39 +0000310
Jim Laskey7902c752006-11-07 12:25:45 +0000311 assert(li.weight != HUGE_VALF &&
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000312 "attempt to spill already spilled interval!");
Alkis Evlogimenos843b1602004-02-15 10:24:21 +0000313
Bill Wendlingbdc679d2006-11-29 00:39:47 +0000314 DOUT << "\t\t\t\tadding intervals for spills for interval: ";
315 li.print(DOUT, mri_);
316 DOUT << '\n';
Alkis Evlogimenos39a0d5c2004-02-20 06:15:40 +0000317
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000318 const TargetRegisterClass* rc = mf_->getSSARegMap()->getRegClass(li.reg);
Alkis Evlogimenos26f5a692004-05-30 07:24:39 +0000319
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000320 for (LiveInterval::Ranges::const_iterator
321 i = li.ranges.begin(), e = li.ranges.end(); i != e; ++i) {
322 unsigned index = getBaseIndex(i->start);
323 unsigned end = getBaseIndex(i->end-1) + InstrSlots::NUM;
324 for (; index != end; index += InstrSlots::NUM) {
325 // skip deleted instructions
326 while (index != end && !getInstructionFromIndex(index))
327 index += InstrSlots::NUM;
328 if (index == end) break;
Chris Lattner8640f4e2004-07-19 15:16:53 +0000329
Chris Lattner3b9db832006-01-03 07:41:37 +0000330 MachineInstr *MI = getInstructionFromIndex(index);
Alkis Evlogimenos39a0d5c2004-02-20 06:15:40 +0000331
Chris Lattner29268692006-09-05 02:12:02 +0000332 RestartInstruction:
Chris Lattner3b9db832006-01-03 07:41:37 +0000333 for (unsigned i = 0; i != MI->getNumOperands(); ++i) {
334 MachineOperand& mop = MI->getOperand(i);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000335 if (mop.isRegister() && mop.getReg() == li.reg) {
Chris Lattner29268692006-09-05 02:12:02 +0000336 if (MachineInstr *fmi = mri_->foldMemoryOperand(MI, i, slot)) {
Chris Lattnerb11443d2005-09-09 19:17:47 +0000337 // Attempt to fold the memory reference into the instruction. If we
338 // can do this, we don't need to insert spill code.
Alkis Evlogimenosd8d26b32004-08-27 18:59:22 +0000339 if (lv_)
Chris Lattner3b9db832006-01-03 07:41:37 +0000340 lv_->instructionChanged(MI, fmi);
Evan Cheng200370f2006-04-30 08:41:47 +0000341 MachineBasicBlock &MBB = *MI->getParent();
Chris Lattner35f27052006-05-01 21:16:03 +0000342 vrm.virtFolded(li.reg, MI, i, fmi);
Chris Lattner3b9db832006-01-03 07:41:37 +0000343 mi2iMap_.erase(MI);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000344 i2miMap_[index/InstrSlots::NUM] = fmi;
345 mi2iMap_[fmi] = index;
Chris Lattner3b9db832006-01-03 07:41:37 +0000346 MI = MBB.insert(MBB.erase(MI), fmi);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000347 ++numFolded;
Chris Lattner477e4552004-09-30 16:10:45 +0000348 // Folding the load/store can completely change the instruction in
349 // unpredictable ways, rescan it from the beginning.
Chris Lattner29268692006-09-05 02:12:02 +0000350 goto RestartInstruction;
Chris Lattner477e4552004-09-30 16:10:45 +0000351 } else {
Chris Lattner29268692006-09-05 02:12:02 +0000352 // Create a new virtual register for the spill interval.
353 unsigned NewVReg = mf_->getSSARegMap()->createVirtualRegister(rc);
354
355 // Scan all of the operands of this instruction rewriting operands
356 // to use NewVReg instead of li.reg as appropriate. We do this for
357 // two reasons:
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000358 //
Chris Lattner29268692006-09-05 02:12:02 +0000359 // 1. If the instr reads the same spilled vreg multiple times, we
360 // want to reuse the NewVReg.
361 // 2. If the instr is a two-addr instruction, we are required to
362 // keep the src/dst regs pinned.
363 //
364 // Keep track of whether we replace a use and/or def so that we can
365 // create the spill interval with the appropriate range.
366 mop.setReg(NewVReg);
367
368 bool HasUse = mop.isUse();
369 bool HasDef = mop.isDef();
370 for (unsigned j = i+1, e = MI->getNumOperands(); j != e; ++j) {
371 if (MI->getOperand(j).isReg() &&
372 MI->getOperand(j).getReg() == li.reg) {
373 MI->getOperand(j).setReg(NewVReg);
374 HasUse |= MI->getOperand(j).isUse();
375 HasDef |= MI->getOperand(j).isDef();
376 }
377 }
Alkis Evlogimenos26f5a692004-05-30 07:24:39 +0000378
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000379 // create a new register for this spill
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000380 vrm.grow();
Chris Lattner29268692006-09-05 02:12:02 +0000381 vrm.assignVirt2StackSlot(NewVReg, slot);
382 LiveInterval &nI = getOrCreateInterval(NewVReg);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000383 assert(nI.empty());
Chris Lattner70ca3582004-09-30 15:59:17 +0000384
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000385 // the spill weight is now infinity as it
386 // cannot be spilled again
Jim Laskey7902c752006-11-07 12:25:45 +0000387 nI.weight = HUGE_VALF;
Chris Lattner29268692006-09-05 02:12:02 +0000388
389 if (HasUse) {
390 LiveRange LR(getLoadIndex(index), getUseIndex(index),
391 nI.getNextValue(~0U, 0));
Bill Wendlingbdc679d2006-11-29 00:39:47 +0000392 DOUT << " +" << LR;
Chris Lattner29268692006-09-05 02:12:02 +0000393 nI.addRange(LR);
394 }
395 if (HasDef) {
396 LiveRange LR(getDefIndex(index), getStoreIndex(index),
397 nI.getNextValue(~0U, 0));
Bill Wendlingbdc679d2006-11-29 00:39:47 +0000398 DOUT << " +" << LR;
Chris Lattner29268692006-09-05 02:12:02 +0000399 nI.addRange(LR);
400 }
401
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000402 added.push_back(&nI);
Chris Lattner70ca3582004-09-30 15:59:17 +0000403
Alkis Evlogimenosd8d26b32004-08-27 18:59:22 +0000404 // update live variables if it is available
405 if (lv_)
Chris Lattner29268692006-09-05 02:12:02 +0000406 lv_->addVirtualRegisterKilled(NewVReg, MI);
Chris Lattnerb11443d2005-09-09 19:17:47 +0000407
Bill Wendlingbdc679d2006-11-29 00:39:47 +0000408 DOUT << "\t\t\t\tadded new interval: ";
409 nI.print(DOUT, mri_);
410 DOUT << '\n';
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000411 }
Alkis Evlogimenos843b1602004-02-15 10:24:21 +0000412 }
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000413 }
Alkis Evlogimenos843b1602004-02-15 10:24:21 +0000414 }
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000415 }
Alkis Evlogimenos26f5a692004-05-30 07:24:39 +0000416
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000417 return added;
Alkis Evlogimenos843b1602004-02-15 10:24:21 +0000418}
419
Chris Lattnerbe4f88a2006-08-22 18:19:46 +0000420void LiveIntervals::printRegName(unsigned reg) const {
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000421 if (MRegisterInfo::isPhysicalRegister(reg))
Bill Wendlingbdc679d2006-11-29 00:39:47 +0000422 llvm_cerr << mri_->getName(reg);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000423 else
Bill Wendlingbdc679d2006-11-29 00:39:47 +0000424 llvm_cerr << "%reg" << reg;
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000425}
426
Evan Chengbf105c82006-11-03 03:04:46 +0000427/// isReDefinedByTwoAddr - Returns true if the Reg re-definition is due to
428/// two addr elimination.
429static bool isReDefinedByTwoAddr(MachineInstr *MI, unsigned Reg,
430 const TargetInstrInfo *TII) {
431 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
432 MachineOperand &MO1 = MI->getOperand(i);
433 if (MO1.isRegister() && MO1.isDef() && MO1.getReg() == Reg) {
434 for (unsigned j = i+1; j < e; ++j) {
435 MachineOperand &MO2 = MI->getOperand(j);
436 if (MO2.isRegister() && MO2.isUse() && MO2.getReg() == Reg &&
Evan Chengba59a1e2006-12-01 21:52:58 +0000437 TII->getOperandConstraint(MI->getOpcode(),j,TOI::TIED_TO) == (int)i)
Evan Chengbf105c82006-11-03 03:04:46 +0000438 return true;
439 }
440 }
441 }
442 return false;
443}
444
Chris Lattnerbe4f88a2006-08-22 18:19:46 +0000445void LiveIntervals::handleVirtualRegisterDef(MachineBasicBlock *mbb,
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000446 MachineBasicBlock::iterator mi,
Chris Lattner6b128bd2006-09-03 08:07:11 +0000447 unsigned MIIdx,
Chris Lattnerbe4f88a2006-08-22 18:19:46 +0000448 LiveInterval &interval) {
Bill Wendlingbdc679d2006-11-29 00:39:47 +0000449 DOUT << "\t\tregister: "; DEBUG(printRegName(interval.reg));
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000450 LiveVariables::VarInfo& vi = lv_->getVarInfo(interval.reg);
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000451
Alkis Evlogimenos70651572004-08-04 09:46:56 +0000452 // Virtual registers may be defined multiple times (due to phi
453 // elimination and 2-addr elimination). Much of what we do only has to be
454 // done once for the vreg. We use an empty interval to detect the first
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000455 // time we see a vreg.
456 if (interval.empty()) {
457 // Get the Idx of the defining instructions.
Chris Lattner6b128bd2006-09-03 08:07:11 +0000458 unsigned defIndex = getDefIndex(MIIdx);
Chris Lattner6097d132004-07-19 02:15:56 +0000459
Chris Lattner91725b72006-08-31 05:54:43 +0000460 unsigned ValNum;
461 unsigned SrcReg, DstReg;
462 if (!tii_->isMoveInstr(*mi, SrcReg, DstReg))
463 ValNum = interval.getNextValue(~0U, 0);
464 else
465 ValNum = interval.getNextValue(defIndex, SrcReg);
466
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000467 assert(ValNum == 0 && "First value in interval is not 0?");
468 ValNum = 0; // Clue in the optimizer.
Chris Lattner7ac2d312004-07-24 02:59:07 +0000469
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000470 // Loop over all of the blocks that the vreg is defined in. There are
471 // two cases we have to handle here. The most common case is a vreg
472 // whose lifetime is contained within a basic block. In this case there
473 // will be a single kill, in MBB, which comes after the definition.
474 if (vi.Kills.size() == 1 && vi.Kills[0]->getParent() == mbb) {
475 // FIXME: what about dead vars?
476 unsigned killIdx;
477 if (vi.Kills[0] != mi)
478 killIdx = getUseIndex(getInstructionIndex(vi.Kills[0]))+1;
479 else
480 killIdx = defIndex+1;
Chris Lattner6097d132004-07-19 02:15:56 +0000481
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000482 // If the kill happens after the definition, we have an intra-block
483 // live range.
484 if (killIdx > defIndex) {
Alkis Evlogimenos70651572004-08-04 09:46:56 +0000485 assert(vi.AliveBlocks.empty() &&
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000486 "Shouldn't be alive across any blocks!");
487 LiveRange LR(defIndex, killIdx, ValNum);
488 interval.addRange(LR);
Bill Wendlingbdc679d2006-11-29 00:39:47 +0000489 DOUT << " +" << LR << "\n";
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000490 return;
491 }
Alkis Evlogimenosdd2cc652003-12-18 08:48:48 +0000492 }
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000493
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000494 // The other case we handle is when a virtual register lives to the end
495 // of the defining block, potentially live across some blocks, then is
496 // live into some number of blocks, but gets killed. Start by adding a
497 // range that goes from this definition to the end of the defining block.
Alkis Evlogimenosd19e2902004-08-31 17:39:15 +0000498 LiveRange NewLR(defIndex,
499 getInstructionIndex(&mbb->back()) + InstrSlots::NUM,
500 ValNum);
Bill Wendlingbdc679d2006-11-29 00:39:47 +0000501 DOUT << " +" << NewLR;
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000502 interval.addRange(NewLR);
503
504 // Iterate over all of the blocks that the variable is completely
505 // live in, adding [insrtIndex(begin), instrIndex(end)+4) to the
506 // live interval.
507 for (unsigned i = 0, e = vi.AliveBlocks.size(); i != e; ++i) {
508 if (vi.AliveBlocks[i]) {
Chris Lattner428b92e2006-09-15 03:57:23 +0000509 MachineBasicBlock *MBB = mf_->getBlockNumbered(i);
510 if (!MBB->empty()) {
511 LiveRange LR(getMBBStartIdx(i),
512 getInstructionIndex(&MBB->back()) + InstrSlots::NUM,
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000513 ValNum);
514 interval.addRange(LR);
Bill Wendlingbdc679d2006-11-29 00:39:47 +0000515 DOUT << " +" << LR;
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000516 }
517 }
518 }
519
520 // Finally, this virtual register is live from the start of any killing
521 // block to the 'use' slot of the killing instruction.
522 for (unsigned i = 0, e = vi.Kills.size(); i != e; ++i) {
523 MachineInstr *Kill = vi.Kills[i];
Chris Lattner428b92e2006-09-15 03:57:23 +0000524 LiveRange LR(getMBBStartIdx(Kill->getParent()),
Alkis Evlogimenosd19e2902004-08-31 17:39:15 +0000525 getUseIndex(getInstructionIndex(Kill))+1,
526 ValNum);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000527 interval.addRange(LR);
Bill Wendlingbdc679d2006-11-29 00:39:47 +0000528 DOUT << " +" << LR;
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000529 }
530
531 } else {
532 // If this is the second time we see a virtual register definition, it
533 // must be due to phi elimination or two addr elimination. If this is
Evan Chengbf105c82006-11-03 03:04:46 +0000534 // the result of two address elimination, then the vreg is one of the
535 // def-and-use register operand.
536 if (isReDefinedByTwoAddr(mi, interval.reg, tii_)) {
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000537 // If this is a two-address definition, then we have already processed
538 // the live range. The only problem is that we didn't realize there
539 // are actually two values in the live interval. Because of this we
540 // need to take the LiveRegion that defines this register and split it
541 // into two values.
542 unsigned DefIndex = getDefIndex(getInstructionIndex(vi.DefInst));
Chris Lattner6b128bd2006-09-03 08:07:11 +0000543 unsigned RedefIndex = getDefIndex(MIIdx);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000544
545 // Delete the initial value, which should be short and continuous,
Chris Lattnerbe4f88a2006-08-22 18:19:46 +0000546 // because the 2-addr copy must be in the same MBB as the redef.
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000547 interval.removeRange(DefIndex, RedefIndex);
Alkis Evlogimenos70651572004-08-04 09:46:56 +0000548
Chris Lattnerbe4f88a2006-08-22 18:19:46 +0000549 // Two-address vregs should always only be redefined once. This means
550 // that at this point, there should be exactly one value number in it.
551 assert(interval.containsOneValue() && "Unexpected 2-addr liveint!");
552
Chris Lattner91725b72006-08-31 05:54:43 +0000553 // The new value number (#1) is defined by the instruction we claimed
554 // defined value #0.
555 unsigned ValNo = interval.getNextValue(0, 0);
556 interval.setValueNumberInfo(1, interval.getValNumInfo(0));
Chris Lattnerbe4f88a2006-08-22 18:19:46 +0000557
Chris Lattner91725b72006-08-31 05:54:43 +0000558 // Value#0 is now defined by the 2-addr instruction.
559 interval.setValueNumberInfo(0, std::make_pair(~0U, 0U));
Chris Lattnerbe4f88a2006-08-22 18:19:46 +0000560
561 // Add the new live interval which replaces the range for the input copy.
562 LiveRange LR(DefIndex, RedefIndex, ValNo);
Bill Wendlingbdc679d2006-11-29 00:39:47 +0000563 DOUT << " replace range with " << LR;
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000564 interval.addRange(LR);
565
566 // If this redefinition is dead, we need to add a dummy unit live
567 // range covering the def slot.
Chris Lattnerab4b66d2005-08-23 22:51:41 +0000568 if (lv_->RegisterDefIsDead(mi, interval.reg))
569 interval.addRange(LiveRange(RedefIndex, RedefIndex+1, 0));
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000570
Bill Wendlingbdc679d2006-11-29 00:39:47 +0000571 DOUT << "RESULT: ";
572 interval.print(DOUT, mri_);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000573
574 } else {
575 // Otherwise, this must be because of phi elimination. If this is the
576 // first redefinition of the vreg that we have seen, go back and change
577 // the live range in the PHI block to be a different value number.
578 if (interval.containsOneValue()) {
579 assert(vi.Kills.size() == 1 &&
580 "PHI elimination vreg should have one kill, the PHI itself!");
581
582 // Remove the old range that we now know has an incorrect number.
583 MachineInstr *Killer = vi.Kills[0];
Chris Lattner428b92e2006-09-15 03:57:23 +0000584 unsigned Start = getMBBStartIdx(Killer->getParent());
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000585 unsigned End = getUseIndex(getInstructionIndex(Killer))+1;
Bill Wendlingbdc679d2006-11-29 00:39:47 +0000586 DOUT << "Removing [" << Start << "," << End << "] from: ";
587 interval.print(DOUT, mri_); DOUT << "\n";
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000588 interval.removeRange(Start, End);
Bill Wendlingbdc679d2006-11-29 00:39:47 +0000589 DOUT << "RESULT: "; interval.print(DOUT, mri_);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000590
Chris Lattnerbe4f88a2006-08-22 18:19:46 +0000591 // Replace the interval with one of a NEW value number. Note that this
592 // value number isn't actually defined by an instruction, weird huh? :)
Chris Lattner91725b72006-08-31 05:54:43 +0000593 LiveRange LR(Start, End, interval.getNextValue(~0U, 0));
Bill Wendlingbdc679d2006-11-29 00:39:47 +0000594 DOUT << " replace range with " << LR;
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000595 interval.addRange(LR);
Bill Wendlingbdc679d2006-11-29 00:39:47 +0000596 DOUT << "RESULT: "; interval.print(DOUT, mri_);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000597 }
598
599 // In the case of PHI elimination, each variable definition is only
600 // live until the end of the block. We've already taken care of the
601 // rest of the live range.
Chris Lattner6b128bd2006-09-03 08:07:11 +0000602 unsigned defIndex = getDefIndex(MIIdx);
Chris Lattner91725b72006-08-31 05:54:43 +0000603
604 unsigned ValNum;
605 unsigned SrcReg, DstReg;
606 if (!tii_->isMoveInstr(*mi, SrcReg, DstReg))
607 ValNum = interval.getNextValue(~0U, 0);
608 else
609 ValNum = interval.getNextValue(defIndex, SrcReg);
610
Alkis Evlogimenos70651572004-08-04 09:46:56 +0000611 LiveRange LR(defIndex,
Chris Lattner91725b72006-08-31 05:54:43 +0000612 getInstructionIndex(&mbb->back()) + InstrSlots::NUM, ValNum);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000613 interval.addRange(LR);
Bill Wendlingbdc679d2006-11-29 00:39:47 +0000614 DOUT << " +" << LR;
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000615 }
616 }
617
Bill Wendlingbdc679d2006-11-29 00:39:47 +0000618 DOUT << '\n';
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000619}
620
Chris Lattnerf35fef72004-07-23 21:24:19 +0000621void LiveIntervals::handlePhysicalRegisterDef(MachineBasicBlock *MBB,
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000622 MachineBasicBlock::iterator mi,
Chris Lattner6b128bd2006-09-03 08:07:11 +0000623 unsigned MIIdx,
Chris Lattner91725b72006-08-31 05:54:43 +0000624 LiveInterval &interval,
625 unsigned SrcReg) {
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000626 // A physical register cannot be live across basic block, so its
627 // lifetime must end somewhere in its defining basic block.
Bill Wendlingbdc679d2006-11-29 00:39:47 +0000628 DOUT << "\t\tregister: "; DEBUG(printRegName(interval.reg));
Alkis Evlogimenos02ba13c2004-01-31 23:13:30 +0000629
Chris Lattner6b128bd2006-09-03 08:07:11 +0000630 unsigned baseIndex = MIIdx;
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000631 unsigned start = getDefIndex(baseIndex);
632 unsigned end = start;
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000633
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000634 // If it is not used after definition, it is considered dead at
635 // the instruction defining it. Hence its interval is:
636 // [defSlot(def), defSlot(def)+1)
Chris Lattnerab4b66d2005-08-23 22:51:41 +0000637 if (lv_->RegisterDefIsDead(mi, interval.reg)) {
Bill Wendlingbdc679d2006-11-29 00:39:47 +0000638 DOUT << " dead";
Chris Lattnerab4b66d2005-08-23 22:51:41 +0000639 end = getDefIndex(start) + 1;
640 goto exit;
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000641 }
642
643 // If it is not dead on definition, it must be killed by a
644 // subsequent instruction. Hence its interval is:
645 // [defSlot(def), useSlot(kill)+1)
Chris Lattner5ab6f5f2005-09-02 00:20:32 +0000646 while (++mi != MBB->end()) {
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000647 baseIndex += InstrSlots::NUM;
Chris Lattnerab4b66d2005-08-23 22:51:41 +0000648 if (lv_->KillsRegister(mi, interval.reg)) {
Bill Wendlingbdc679d2006-11-29 00:39:47 +0000649 DOUT << " killed";
Chris Lattnerab4b66d2005-08-23 22:51:41 +0000650 end = getUseIndex(baseIndex) + 1;
651 goto exit;
Evan Cheng9a1956a2006-11-15 20:54:11 +0000652 } else if (lv_->ModifiesRegister(mi, interval.reg)) {
653 // Another instruction redefines the register before it is ever read.
654 // Then the register is essentially dead at the instruction that defines
655 // it. Hence its interval is:
656 // [defSlot(def), defSlot(def)+1)
Bill Wendlingbdc679d2006-11-29 00:39:47 +0000657 DOUT << " dead";
Evan Cheng9a1956a2006-11-15 20:54:11 +0000658 end = getDefIndex(start) + 1;
659 goto exit;
Alkis Evlogimenosaf254732004-01-13 22:26:14 +0000660 }
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000661 }
Chris Lattner5ab6f5f2005-09-02 00:20:32 +0000662
663 // The only case we should have a dead physreg here without a killing or
664 // instruction where we know it's dead is if it is live-in to the function
665 // and never used.
Chris Lattner91725b72006-08-31 05:54:43 +0000666 assert(!SrcReg && "physreg was not killed in defining block!");
Chris Lattner5ab6f5f2005-09-02 00:20:32 +0000667 end = getDefIndex(start) + 1; // It's dead.
Alkis Evlogimenos02ba13c2004-01-31 23:13:30 +0000668
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000669exit:
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000670 assert(start < end && "did not find end of interval?");
Chris Lattnerf768bba2005-03-09 23:05:19 +0000671
Chris Lattner91725b72006-08-31 05:54:43 +0000672 LiveRange LR(start, end, interval.getNextValue(SrcReg != 0 ? start : ~0U,
673 SrcReg));
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000674 interval.addRange(LR);
Bill Wendlingbdc679d2006-11-29 00:39:47 +0000675 DOUT << " +" << LR << '\n';
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000676}
677
Chris Lattnerf35fef72004-07-23 21:24:19 +0000678void LiveIntervals::handleRegisterDef(MachineBasicBlock *MBB,
679 MachineBasicBlock::iterator MI,
Chris Lattner6b128bd2006-09-03 08:07:11 +0000680 unsigned MIIdx,
Chris Lattnerf35fef72004-07-23 21:24:19 +0000681 unsigned reg) {
682 if (MRegisterInfo::isVirtualRegister(reg))
Chris Lattner6b128bd2006-09-03 08:07:11 +0000683 handleVirtualRegisterDef(MBB, MI, MIIdx, getOrCreateInterval(reg));
Alkis Evlogimenos53278012004-08-26 22:22:38 +0000684 else if (allocatableRegs_[reg]) {
Chris Lattner91725b72006-08-31 05:54:43 +0000685 unsigned SrcReg, DstReg;
686 if (!tii_->isMoveInstr(*MI, SrcReg, DstReg))
687 SrcReg = 0;
Chris Lattner6b128bd2006-09-03 08:07:11 +0000688 handlePhysicalRegisterDef(MBB, MI, MIIdx, getOrCreateInterval(reg), SrcReg);
Chris Lattnerf35fef72004-07-23 21:24:19 +0000689 for (const unsigned* AS = mri_->getAliasSet(reg); *AS; ++AS)
Chris Lattner6b128bd2006-09-03 08:07:11 +0000690 handlePhysicalRegisterDef(MBB, MI, MIIdx, getOrCreateInterval(*AS), 0);
Chris Lattnerf35fef72004-07-23 21:24:19 +0000691 }
Alkis Evlogimenos4d46e1e2004-01-31 14:37:41 +0000692}
693
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000694/// computeIntervals - computes the live intervals for virtual
Alkis Evlogimenos4d46e1e2004-01-31 14:37:41 +0000695/// registers. for some ordering of the machine instructions [1,N] a
Alkis Evlogimenos08cec002004-01-31 19:59:32 +0000696/// live interval is an interval [i, j) where 1 <= i <= j < N for
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000697/// which a variable is live
Chris Lattnerf7da2c72006-08-24 22:43:55 +0000698void LiveIntervals::computeIntervals() {
Bill Wendlingbdc679d2006-11-29 00:39:47 +0000699 DOUT << "********** COMPUTING LIVE INTERVALS **********\n"
700 << "********** Function: "
701 << ((Value*)mf_->getFunction())->getName() << '\n';
Chris Lattner799a9192005-04-09 16:17:50 +0000702 bool IgnoreFirstInstr = mf_->livein_begin() != mf_->livein_end();
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000703
Chris Lattner6b128bd2006-09-03 08:07:11 +0000704 // Track the index of the current machine instr.
705 unsigned MIIndex = 0;
Chris Lattner428b92e2006-09-15 03:57:23 +0000706 for (MachineFunction::iterator MBBI = mf_->begin(), E = mf_->end();
707 MBBI != E; ++MBBI) {
708 MachineBasicBlock *MBB = MBBI;
Bill Wendlingbdc679d2006-11-29 00:39:47 +0000709 DOUT << ((Value*)MBB->getBasicBlock())->getName() << ":\n";
Alkis Evlogimenos6b4edba2003-12-21 20:19:10 +0000710
Chris Lattner428b92e2006-09-15 03:57:23 +0000711 MachineBasicBlock::iterator MI = MBB->begin(), miEnd = MBB->end();
Chris Lattnerdffb2e82006-09-04 18:27:40 +0000712 if (IgnoreFirstInstr) {
Chris Lattner428b92e2006-09-15 03:57:23 +0000713 ++MI;
Chris Lattnerdffb2e82006-09-04 18:27:40 +0000714 IgnoreFirstInstr = false;
715 MIIndex += InstrSlots::NUM;
716 }
717
Chris Lattner428b92e2006-09-15 03:57:23 +0000718 for (; MI != miEnd; ++MI) {
Bill Wendlingbdc679d2006-11-29 00:39:47 +0000719 DOUT << MIIndex << "\t" << *MI;
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000720
Evan Cheng438f7bc2006-11-10 08:43:01 +0000721 // Handle defs.
Chris Lattner428b92e2006-09-15 03:57:23 +0000722 for (int i = MI->getNumOperands() - 1; i >= 0; --i) {
723 MachineOperand &MO = MI->getOperand(i);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000724 // handle register defs - build intervals
Chris Lattner428b92e2006-09-15 03:57:23 +0000725 if (MO.isRegister() && MO.getReg() && MO.isDef())
726 handleRegisterDef(MBB, MI, MIIndex, MO.getReg());
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000727 }
Chris Lattner6b128bd2006-09-03 08:07:11 +0000728
729 MIIndex += InstrSlots::NUM;
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000730 }
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000731 }
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000732}
Alkis Evlogimenosb27ef242003-12-05 10:38:28 +0000733
Chris Lattnerf7da2c72006-08-24 22:43:55 +0000734/// AdjustCopiesBackFrom - We found a non-trivially-coallescable copy with IntA
735/// being the source and IntB being the dest, thus this defines a value number
736/// in IntB. If the source value number (in IntA) is defined by a copy from B,
737/// see if we can merge these two pieces of B into a single value number,
738/// eliminating a copy. For example:
739///
740/// A3 = B0
741/// ...
742/// B1 = A3 <- this copy
743///
744/// In this case, B0 can be extended to where the B1 copy lives, allowing the B1
745/// value number to be replaced with B0 (which simplifies the B liveinterval).
746///
747/// This returns true if an interval was modified.
748///
749bool LiveIntervals::AdjustCopiesBackFrom(LiveInterval &IntA, LiveInterval &IntB,
Chris Lattner6d8fbef2006-08-29 23:18:15 +0000750 MachineInstr *CopyMI) {
751 unsigned CopyIdx = getDefIndex(getInstructionIndex(CopyMI));
752
Chris Lattnerf7da2c72006-08-24 22:43:55 +0000753 // BValNo is a value number in B that is defined by a copy from A. 'B3' in
754 // the example above.
755 LiveInterval::iterator BLR = IntB.FindLiveRangeContaining(CopyIdx);
756 unsigned BValNo = BLR->ValId;
Chris Lattneraa51a482005-10-21 06:49:50 +0000757
Chris Lattnerf7da2c72006-08-24 22:43:55 +0000758 // Get the location that B is defined at. Two options: either this value has
759 // an unknown definition point or it is defined at CopyIdx. If unknown, we
760 // can't process it.
761 unsigned BValNoDefIdx = IntB.getInstForValNum(BValNo);
762 if (BValNoDefIdx == ~0U) return false;
763 assert(BValNoDefIdx == CopyIdx &&
764 "Copy doesn't define the value?");
Chris Lattneraa51a482005-10-21 06:49:50 +0000765
Chris Lattnerf7da2c72006-08-24 22:43:55 +0000766 // AValNo is the value number in A that defines the copy, A0 in the example.
767 LiveInterval::iterator AValLR = IntA.FindLiveRangeContaining(CopyIdx-1);
768 unsigned AValNo = AValLR->ValId;
Chris Lattneraa51a482005-10-21 06:49:50 +0000769
Chris Lattnerf7da2c72006-08-24 22:43:55 +0000770 // If AValNo is defined as a copy from IntB, we can potentially process this.
771
772 // Get the instruction that defines this value number.
Chris Lattner91725b72006-08-31 05:54:43 +0000773 unsigned SrcReg = IntA.getSrcRegForValNum(AValNo);
774 if (!SrcReg) return false; // Not defined by a copy.
Chris Lattneraa51a482005-10-21 06:49:50 +0000775
Chris Lattnerf7da2c72006-08-24 22:43:55 +0000776 // If the value number is not defined by a copy instruction, ignore it.
Chris Lattneraa51a482005-10-21 06:49:50 +0000777
Chris Lattnerf7da2c72006-08-24 22:43:55 +0000778 // If the source register comes from an interval other than IntB, we can't
779 // handle this.
Chris Lattnerf7da2c72006-08-24 22:43:55 +0000780 if (rep(SrcReg) != IntB.reg) return false;
Chris Lattner91725b72006-08-31 05:54:43 +0000781
Chris Lattnerf7da2c72006-08-24 22:43:55 +0000782 // Get the LiveRange in IntB that this value number starts with.
Chris Lattner91725b72006-08-31 05:54:43 +0000783 unsigned AValNoInstIdx = IntA.getInstForValNum(AValNo);
Chris Lattnerf7da2c72006-08-24 22:43:55 +0000784 LiveInterval::iterator ValLR = IntB.FindLiveRangeContaining(AValNoInstIdx-1);
785
786 // Make sure that the end of the live range is inside the same block as
787 // CopyMI.
788 MachineInstr *ValLREndInst = getInstructionFromIndex(ValLR->end-1);
Chris Lattnerc114b2c2006-08-25 23:41:24 +0000789 if (!ValLREndInst ||
790 ValLREndInst->getParent() != CopyMI->getParent()) return false;
Chris Lattneraa51a482005-10-21 06:49:50 +0000791
Chris Lattnerf7da2c72006-08-24 22:43:55 +0000792 // Okay, we now know that ValLR ends in the same block that the CopyMI
793 // live-range starts. If there are no intervening live ranges between them in
794 // IntB, we can merge them.
795 if (ValLR+1 != BLR) return false;
Chris Lattneraa51a482005-10-21 06:49:50 +0000796
Bill Wendlingbdc679d2006-11-29 00:39:47 +0000797 DOUT << "\nExtending: "; IntB.print(DOUT, mri_);
Chris Lattnerba256032006-08-30 23:02:29 +0000798
799 // We are about to delete CopyMI, so need to remove it as the 'instruction
800 // that defines this value #'.
Chris Lattner91725b72006-08-31 05:54:43 +0000801 IntB.setValueNumberInfo(BValNo, std::make_pair(~0U, 0));
Chris Lattnerba256032006-08-30 23:02:29 +0000802
Chris Lattnerf7da2c72006-08-24 22:43:55 +0000803 // Okay, we can merge them. We need to insert a new liverange:
804 // [ValLR.end, BLR.begin) of either value number, then we merge the
805 // two value numbers.
Chris Lattnerc114b2c2006-08-25 23:41:24 +0000806 unsigned FillerStart = ValLR->end, FillerEnd = BLR->start;
807 IntB.addRange(LiveRange(FillerStart, FillerEnd, BValNo));
808
809 // If the IntB live range is assigned to a physical register, and if that
810 // physreg has aliases,
811 if (MRegisterInfo::isPhysicalRegister(IntB.reg)) {
812 for (const unsigned *AS = mri_->getAliasSet(IntB.reg); *AS; ++AS) {
813 LiveInterval &AliasLI = getInterval(*AS);
814 AliasLI.addRange(LiveRange(FillerStart, FillerEnd,
Chris Lattner91725b72006-08-31 05:54:43 +0000815 AliasLI.getNextValue(~0U, 0)));
Chris Lattnerc114b2c2006-08-25 23:41:24 +0000816 }
817 }
Chris Lattnerf7da2c72006-08-24 22:43:55 +0000818
819 // Okay, merge "B1" into the same value number as "B0".
820 if (BValNo != ValLR->ValId)
821 IntB.MergeValueNumberInto(BValNo, ValLR->ValId);
Bill Wendlingbdc679d2006-11-29 00:39:47 +0000822 DOUT << " result = "; IntB.print(DOUT, mri_);
823 DOUT << "\n";
Chris Lattneraa51a482005-10-21 06:49:50 +0000824
Chris Lattnerf7da2c72006-08-24 22:43:55 +0000825 // Finally, delete the copy instruction.
826 RemoveMachineInstrFromMaps(CopyMI);
827 CopyMI->eraseFromParent();
828 ++numPeep;
Chris Lattneraa51a482005-10-21 06:49:50 +0000829 return true;
830}
831
Alkis Evlogimenose88280a2004-01-22 23:08:45 +0000832
Chris Lattnerf7da2c72006-08-24 22:43:55 +0000833/// JoinCopy - Attempt to join intervals corresponding to SrcReg/DstReg,
834/// which are the src/dst of the copy instruction CopyMI. This returns true
835/// if the copy was successfully coallesced away, or if it is never possible
836/// to coallesce these this copy, due to register constraints. It returns
837/// false if it is not currently possible to coallesce this interval, but
838/// it may be possible if other things get coallesced.
839bool LiveIntervals::JoinCopy(MachineInstr *CopyMI,
840 unsigned SrcReg, unsigned DstReg) {
Bill Wendlingbdc679d2006-11-29 00:39:47 +0000841 DOUT << getInstructionIndex(CopyMI) << '\t' << *CopyMI;
Chris Lattnerf7da2c72006-08-24 22:43:55 +0000842
843 // Get representative registers.
844 SrcReg = rep(SrcReg);
845 DstReg = rep(DstReg);
846
847 // If they are already joined we continue.
848 if (SrcReg == DstReg) {
Bill Wendlingbdc679d2006-11-29 00:39:47 +0000849 DOUT << "\tCopy already coallesced.\n";
Chris Lattnerf7da2c72006-08-24 22:43:55 +0000850 return true; // Not coallescable.
Chris Lattner7ac2d312004-07-24 02:59:07 +0000851 }
Chris Lattnerf7da2c72006-08-24 22:43:55 +0000852
853 // If they are both physical registers, we cannot join them.
854 if (MRegisterInfo::isPhysicalRegister(SrcReg) &&
855 MRegisterInfo::isPhysicalRegister(DstReg)) {
Bill Wendlingbdc679d2006-11-29 00:39:47 +0000856 DOUT << "\tCan not coallesce physregs.\n";
Chris Lattnerf7da2c72006-08-24 22:43:55 +0000857 return true; // Not coallescable.
858 }
859
860 // We only join virtual registers with allocatable physical registers.
861 if (MRegisterInfo::isPhysicalRegister(SrcReg) && !allocatableRegs_[SrcReg]){
Bill Wendlingbdc679d2006-11-29 00:39:47 +0000862 DOUT << "\tSrc reg is unallocatable physreg.\n";
Chris Lattnerf7da2c72006-08-24 22:43:55 +0000863 return true; // Not coallescable.
864 }
865 if (MRegisterInfo::isPhysicalRegister(DstReg) && !allocatableRegs_[DstReg]){
Bill Wendlingbdc679d2006-11-29 00:39:47 +0000866 DOUT << "\tDst reg is unallocatable physreg.\n";
Chris Lattnerf7da2c72006-08-24 22:43:55 +0000867 return true; // Not coallescable.
868 }
869
870 // If they are not of the same register class, we cannot join them.
871 if (differingRegisterClasses(SrcReg, DstReg)) {
Bill Wendlingbdc679d2006-11-29 00:39:47 +0000872 DOUT << "\tSrc/Dest are different register classes.\n";
Chris Lattnerf7da2c72006-08-24 22:43:55 +0000873 return true; // Not coallescable.
874 }
875
876 LiveInterval &SrcInt = getInterval(SrcReg);
877 LiveInterval &DestInt = getInterval(DstReg);
878 assert(SrcInt.reg == SrcReg && DestInt.reg == DstReg &&
879 "Register mapping is horribly broken!");
880
Bill Wendlingbdc679d2006-11-29 00:39:47 +0000881 DOUT << "\t\tInspecting "; SrcInt.print(DOUT, mri_);
882 DOUT << " and "; DestInt.print(DOUT, mri_);
883 DOUT << ": ";
Chris Lattnerf7da2c72006-08-24 22:43:55 +0000884
Chris Lattner6d8fbef2006-08-29 23:18:15 +0000885 // Okay, attempt to join these two intervals. On failure, this returns false.
886 // Otherwise, if one of the intervals being joined is a physreg, this method
887 // always canonicalizes DestInt to be it. The output "SrcInt" will not have
888 // been modified, so we can use this information below to update aliases.
889 if (!JoinIntervals(DestInt, SrcInt)) {
890 // Coallescing failed.
891
892 // If we can eliminate the copy without merging the live ranges, do so now.
893 if (AdjustCopiesBackFrom(SrcInt, DestInt, CopyMI))
894 return true;
Chris Lattnerf7da2c72006-08-24 22:43:55 +0000895
Chris Lattner6d8fbef2006-08-29 23:18:15 +0000896 // Otherwise, we are unable to join the intervals.
Bill Wendlingbdc679d2006-11-29 00:39:47 +0000897 DOUT << "Interference!\n";
Chris Lattnerf7da2c72006-08-24 22:43:55 +0000898 return false;
899 }
900
Chris Lattnere7f729b2006-08-26 01:28:16 +0000901 bool Swapped = SrcReg == DestInt.reg;
902 if (Swapped)
903 std::swap(SrcReg, DstReg);
904 assert(MRegisterInfo::isVirtualRegister(SrcReg) &&
905 "LiveInterval::join didn't work right!");
906
Chris Lattnerc114b2c2006-08-25 23:41:24 +0000907 // If we're about to merge live ranges into a physical register live range,
908 // we have to update any aliased register's live ranges to indicate that they
909 // have clobbered values for this range.
Chris Lattnere7f729b2006-08-26 01:28:16 +0000910 if (MRegisterInfo::isPhysicalRegister(DstReg)) {
911 for (const unsigned *AS = mri_->getAliasSet(DstReg); *AS; ++AS)
912 getInterval(*AS).MergeInClobberRanges(SrcInt);
Chris Lattnerc114b2c2006-08-25 23:41:24 +0000913 }
914
Bill Wendlingbdc679d2006-11-29 00:39:47 +0000915 DOUT << "\n\t\tJoined. Result = "; DestInt.print(DOUT, mri_);
916 DOUT << "\n";
Chris Lattnere7f729b2006-08-26 01:28:16 +0000917
918 // If the intervals were swapped by Join, swap them back so that the register
919 // mapping (in the r2i map) is correct.
920 if (Swapped) SrcInt.swap(DestInt);
921 r2iMap_.erase(SrcReg);
922 r2rMap_[SrcReg] = DstReg;
923
Chris Lattnerbfe180a2006-08-31 05:58:59 +0000924 // Finally, delete the copy instruction.
925 RemoveMachineInstrFromMaps(CopyMI);
926 CopyMI->eraseFromParent();
927 ++numPeep;
Chris Lattnerf7da2c72006-08-24 22:43:55 +0000928 ++numJoins;
929 return true;
Alkis Evlogimenose88280a2004-01-22 23:08:45 +0000930}
931
Chris Lattner6d8fbef2006-08-29 23:18:15 +0000932/// ComputeUltimateVN - Assuming we are going to join two live intervals,
933/// compute what the resultant value numbers for each value in the input two
934/// ranges will be. This is complicated by copies between the two which can
935/// and will commonly cause multiple value numbers to be merged into one.
936///
937/// VN is the value number that we're trying to resolve. InstDefiningValue
938/// keeps track of the new InstDefiningValue assignment for the result
939/// LiveInterval. ThisFromOther/OtherFromThis are sets that keep track of
940/// whether a value in this or other is a copy from the opposite set.
941/// ThisValNoAssignments/OtherValNoAssignments keep track of value #'s that have
942/// already been assigned.
943///
944/// ThisFromOther[x] - If x is defined as a copy from the other interval, this
945/// contains the value number the copy is from.
946///
947static unsigned ComputeUltimateVN(unsigned VN,
Chris Lattner91725b72006-08-31 05:54:43 +0000948 SmallVector<std::pair<unsigned,
949 unsigned>, 16> &ValueNumberInfo,
Chris Lattner6d8fbef2006-08-29 23:18:15 +0000950 SmallVector<int, 16> &ThisFromOther,
951 SmallVector<int, 16> &OtherFromThis,
952 SmallVector<int, 16> &ThisValNoAssignments,
953 SmallVector<int, 16> &OtherValNoAssignments,
954 LiveInterval &ThisLI, LiveInterval &OtherLI) {
955 // If the VN has already been computed, just return it.
956 if (ThisValNoAssignments[VN] >= 0)
957 return ThisValNoAssignments[VN];
Chris Lattner8a67f6e2006-09-01 07:00:23 +0000958// assert(ThisValNoAssignments[VN] != -2 && "Cyclic case?");
Chris Lattner6d8fbef2006-08-29 23:18:15 +0000959
960 // If this val is not a copy from the other val, then it must be a new value
961 // number in the destination.
962 int OtherValNo = ThisFromOther[VN];
963 if (OtherValNo == -1) {
Chris Lattner91725b72006-08-31 05:54:43 +0000964 ValueNumberInfo.push_back(ThisLI.getValNumInfo(VN));
965 return ThisValNoAssignments[VN] = ValueNumberInfo.size()-1;
Chris Lattner6d8fbef2006-08-29 23:18:15 +0000966 }
967
Chris Lattner8a67f6e2006-09-01 07:00:23 +0000968 // Otherwise, this *is* a copy from the RHS. If the other side has already
969 // been computed, return it.
970 if (OtherValNoAssignments[OtherValNo] >= 0)
971 return ThisValNoAssignments[VN] = OtherValNoAssignments[OtherValNo];
972
973 // Mark this value number as currently being computed, then ask what the
974 // ultimate value # of the other value is.
Chris Lattner6d8fbef2006-08-29 23:18:15 +0000975 ThisValNoAssignments[VN] = -2;
976 unsigned UltimateVN =
Chris Lattner91725b72006-08-31 05:54:43 +0000977 ComputeUltimateVN(OtherValNo, ValueNumberInfo,
Chris Lattner6d8fbef2006-08-29 23:18:15 +0000978 OtherFromThis, ThisFromOther,
979 OtherValNoAssignments, ThisValNoAssignments,
980 OtherLI, ThisLI);
981 return ThisValNoAssignments[VN] = UltimateVN;
982}
983
Chris Lattnerf21f0202006-09-02 05:26:59 +0000984static bool InVector(unsigned Val, const SmallVector<unsigned, 8> &V) {
985 return std::find(V.begin(), V.end(), Val) != V.end();
986}
987
988/// SimpleJoin - Attempt to joint the specified interval into this one. The
989/// caller of this method must guarantee that the RHS only contains a single
990/// value number and that the RHS is not defined by a copy from this
991/// interval. This returns false if the intervals are not joinable, or it
992/// joins them and returns true.
993bool LiveIntervals::SimpleJoin(LiveInterval &LHS, LiveInterval &RHS) {
994 assert(RHS.containsOneValue());
995
996 // Some number (potentially more than one) value numbers in the current
997 // interval may be defined as copies from the RHS. Scan the overlapping
998 // portions of the LHS and RHS, keeping track of this and looking for
999 // overlapping live ranges that are NOT defined as copies. If these exist, we
1000 // cannot coallesce.
1001
1002 LiveInterval::iterator LHSIt = LHS.begin(), LHSEnd = LHS.end();
1003 LiveInterval::iterator RHSIt = RHS.begin(), RHSEnd = RHS.end();
1004
1005 if (LHSIt->start < RHSIt->start) {
1006 LHSIt = std::upper_bound(LHSIt, LHSEnd, RHSIt->start);
1007 if (LHSIt != LHS.begin()) --LHSIt;
1008 } else if (RHSIt->start < LHSIt->start) {
1009 RHSIt = std::upper_bound(RHSIt, RHSEnd, LHSIt->start);
1010 if (RHSIt != RHS.begin()) --RHSIt;
1011 }
1012
1013 SmallVector<unsigned, 8> EliminatedLHSVals;
1014
1015 while (1) {
1016 // Determine if these live intervals overlap.
1017 bool Overlaps = false;
1018 if (LHSIt->start <= RHSIt->start)
1019 Overlaps = LHSIt->end > RHSIt->start;
1020 else
1021 Overlaps = RHSIt->end > LHSIt->start;
1022
1023 // If the live intervals overlap, there are two interesting cases: if the
1024 // LHS interval is defined by a copy from the RHS, it's ok and we record
1025 // that the LHS value # is the same as the RHS. If it's not, then we cannot
1026 // coallesce these live ranges and we bail out.
1027 if (Overlaps) {
1028 // If we haven't already recorded that this value # is safe, check it.
1029 if (!InVector(LHSIt->ValId, EliminatedLHSVals)) {
1030 // Copy from the RHS?
1031 unsigned SrcReg = LHS.getSrcRegForValNum(LHSIt->ValId);
1032 if (rep(SrcReg) != RHS.reg)
1033 return false; // Nope, bail out.
1034
1035 EliminatedLHSVals.push_back(LHSIt->ValId);
1036 }
1037
1038 // We know this entire LHS live range is okay, so skip it now.
1039 if (++LHSIt == LHSEnd) break;
1040 continue;
1041 }
1042
1043 if (LHSIt->end < RHSIt->end) {
1044 if (++LHSIt == LHSEnd) break;
1045 } else {
1046 // One interesting case to check here. It's possible that we have
1047 // something like "X3 = Y" which defines a new value number in the LHS,
1048 // and is the last use of this liverange of the RHS. In this case, we
1049 // want to notice this copy (so that it gets coallesced away) even though
1050 // the live ranges don't actually overlap.
1051 if (LHSIt->start == RHSIt->end) {
1052 if (InVector(LHSIt->ValId, EliminatedLHSVals)) {
1053 // We already know that this value number is going to be merged in
1054 // if coallescing succeeds. Just skip the liverange.
1055 if (++LHSIt == LHSEnd) break;
1056 } else {
1057 // Otherwise, if this is a copy from the RHS, mark it as being merged
1058 // in.
1059 if (rep(LHS.getSrcRegForValNum(LHSIt->ValId)) == RHS.reg) {
1060 EliminatedLHSVals.push_back(LHSIt->ValId);
1061
1062 // We know this entire LHS live range is okay, so skip it now.
1063 if (++LHSIt == LHSEnd) break;
1064 }
1065 }
1066 }
1067
1068 if (++RHSIt == RHSEnd) break;
1069 }
1070 }
1071
1072 // If we got here, we know that the coallescing will be successful and that
1073 // the value numbers in EliminatedLHSVals will all be merged together. Since
1074 // the most common case is that EliminatedLHSVals has a single number, we
1075 // optimize for it: if there is more than one value, we merge them all into
1076 // the lowest numbered one, then handle the interval as if we were merging
1077 // with one value number.
1078 unsigned LHSValNo;
1079 if (EliminatedLHSVals.size() > 1) {
1080 // Loop through all the equal value numbers merging them into the smallest
1081 // one.
1082 unsigned Smallest = EliminatedLHSVals[0];
1083 for (unsigned i = 1, e = EliminatedLHSVals.size(); i != e; ++i) {
1084 if (EliminatedLHSVals[i] < Smallest) {
1085 // Merge the current notion of the smallest into the smaller one.
1086 LHS.MergeValueNumberInto(Smallest, EliminatedLHSVals[i]);
1087 Smallest = EliminatedLHSVals[i];
1088 } else {
1089 // Merge into the smallest.
1090 LHS.MergeValueNumberInto(EliminatedLHSVals[i], Smallest);
1091 }
1092 }
1093 LHSValNo = Smallest;
1094 } else {
1095 assert(!EliminatedLHSVals.empty() && "No copies from the RHS?");
1096 LHSValNo = EliminatedLHSVals[0];
1097 }
1098
1099 // Okay, now that there is a single LHS value number that we're merging the
1100 // RHS into, update the value number info for the LHS to indicate that the
1101 // value number is defined where the RHS value number was.
1102 LHS.setValueNumberInfo(LHSValNo, RHS.getValNumInfo(0));
1103
1104 // Okay, the final step is to loop over the RHS live intervals, adding them to
1105 // the LHS.
1106 LHS.MergeRangesInAsValue(RHS, LHSValNo);
1107 LHS.weight += RHS.weight;
1108
1109 return true;
1110}
1111
Chris Lattner6d8fbef2006-08-29 23:18:15 +00001112/// JoinIntervals - Attempt to join these two intervals. On failure, this
1113/// returns false. Otherwise, if one of the intervals being joined is a
1114/// physreg, this method always canonicalizes LHS to be it. The output
1115/// "RHS" will not have been modified, so we can use this information
1116/// below to update aliases.
1117bool LiveIntervals::JoinIntervals(LiveInterval &LHS, LiveInterval &RHS) {
Chris Lattner2ebfa0c2006-08-31 06:48:26 +00001118 // Compute the final value assignment, assuming that the live ranges can be
1119 // coallesced.
Chris Lattner6d8fbef2006-08-29 23:18:15 +00001120 SmallVector<int, 16> LHSValNoAssignments;
1121 SmallVector<int, 16> RHSValNoAssignments;
Chris Lattner91725b72006-08-31 05:54:43 +00001122 SmallVector<std::pair<unsigned,unsigned>, 16> ValueNumberInfo;
Chris Lattner238416c2006-09-01 06:10:18 +00001123
Chris Lattner6d8fbef2006-08-29 23:18:15 +00001124 // Compute ultimate value numbers for the LHS and RHS values.
Chris Lattner2ebfa0c2006-08-31 06:48:26 +00001125 if (RHS.containsOneValue()) {
1126 // Copies from a liveinterval with a single value are simple to handle and
1127 // very common, handle the special case here. This is important, because
1128 // often RHS is small and LHS is large (e.g. a physreg).
1129
1130 // Find out if the RHS is defined as a copy from some value in the LHS.
1131 int RHSValID = -1;
1132 std::pair<unsigned,unsigned> RHSValNoInfo;
Chris Lattnerf21f0202006-09-02 05:26:59 +00001133 unsigned RHSSrcReg = RHS.getSrcRegForValNum(0);
1134 if ((RHSSrcReg == 0 || rep(RHSSrcReg) != LHS.reg)) {
1135 // If RHS is not defined as a copy from the LHS, we can use simpler and
1136 // faster checks to see if the live ranges are coallescable. This joiner
1137 // can't swap the LHS/RHS intervals though.
1138 if (!MRegisterInfo::isPhysicalRegister(RHS.reg)) {
1139 return SimpleJoin(LHS, RHS);
Chris Lattner2ebfa0c2006-08-31 06:48:26 +00001140 } else {
Chris Lattnerf21f0202006-09-02 05:26:59 +00001141 RHSValNoInfo = RHS.getValNumInfo(0);
Chris Lattner2ebfa0c2006-08-31 06:48:26 +00001142 }
1143 } else {
Chris Lattnerf21f0202006-09-02 05:26:59 +00001144 // It was defined as a copy from the LHS, find out what value # it is.
1145 unsigned ValInst = RHS.getInstForValNum(0);
1146 RHSValID = LHS.getLiveRangeContaining(ValInst-1)->ValId;
1147 RHSValNoInfo = LHS.getValNumInfo(RHSValID);
Chris Lattner2ebfa0c2006-08-31 06:48:26 +00001148 }
1149
Chris Lattnerf21f0202006-09-02 05:26:59 +00001150 LHSValNoAssignments.resize(LHS.getNumValNums(), -1);
1151 RHSValNoAssignments.resize(RHS.getNumValNums(), -1);
Chris Lattner2ebfa0c2006-08-31 06:48:26 +00001152 ValueNumberInfo.resize(LHS.getNumValNums());
1153
1154 // Okay, *all* of the values in LHS that are defined as a copy from RHS
1155 // should now get updated.
1156 for (unsigned VN = 0, e = LHS.getNumValNums(); VN != e; ++VN) {
1157 if (unsigned LHSSrcReg = LHS.getSrcRegForValNum(VN)) {
1158 if (rep(LHSSrcReg) != RHS.reg) {
1159 // If this is not a copy from the RHS, its value number will be
1160 // unmodified by the coallescing.
1161 ValueNumberInfo[VN] = LHS.getValNumInfo(VN);
1162 LHSValNoAssignments[VN] = VN;
1163 } else if (RHSValID == -1) {
1164 // Otherwise, it is a copy from the RHS, and we don't already have a
1165 // value# for it. Keep the current value number, but remember it.
1166 LHSValNoAssignments[VN] = RHSValID = VN;
1167 ValueNumberInfo[VN] = RHSValNoInfo;
1168 } else {
1169 // Otherwise, use the specified value #.
1170 LHSValNoAssignments[VN] = RHSValID;
1171 if (VN != (unsigned)RHSValID)
1172 ValueNumberInfo[VN].first = ~1U;
1173 else
1174 ValueNumberInfo[VN] = RHSValNoInfo;
1175 }
1176 } else {
1177 ValueNumberInfo[VN] = LHS.getValNumInfo(VN);
1178 LHSValNoAssignments[VN] = VN;
1179 }
1180 }
1181
1182 assert(RHSValID != -1 && "Didn't find value #?");
1183 RHSValNoAssignments[0] = RHSValID;
1184
1185 } else {
Chris Lattner238416c2006-09-01 06:10:18 +00001186 // Loop over the value numbers of the LHS, seeing if any are defined from
1187 // the RHS.
Chris Lattner2ebfa0c2006-08-31 06:48:26 +00001188 SmallVector<int, 16> LHSValsDefinedFromRHS;
1189 LHSValsDefinedFromRHS.resize(LHS.getNumValNums(), -1);
1190 for (unsigned VN = 0, e = LHS.getNumValNums(); VN != e; ++VN) {
1191 unsigned ValSrcReg = LHS.getSrcRegForValNum(VN);
1192 if (ValSrcReg == 0) // Src not defined by a copy?
1193 continue;
1194
Chris Lattner238416c2006-09-01 06:10:18 +00001195 // DstReg is known to be a register in the LHS interval. If the src is
1196 // from the RHS interval, we can use its value #.
Chris Lattner2ebfa0c2006-08-31 06:48:26 +00001197 if (rep(ValSrcReg) != RHS.reg)
1198 continue;
1199
1200 // Figure out the value # from the RHS.
1201 unsigned ValInst = LHS.getInstForValNum(VN);
1202 LHSValsDefinedFromRHS[VN] = RHS.getLiveRangeContaining(ValInst-1)->ValId;
1203 }
1204
Chris Lattner238416c2006-09-01 06:10:18 +00001205 // Loop over the value numbers of the RHS, seeing if any are defined from
1206 // the LHS.
Chris Lattner2ebfa0c2006-08-31 06:48:26 +00001207 SmallVector<int, 16> RHSValsDefinedFromLHS;
1208 RHSValsDefinedFromLHS.resize(RHS.getNumValNums(), -1);
1209 for (unsigned VN = 0, e = RHS.getNumValNums(); VN != e; ++VN) {
1210 unsigned ValSrcReg = RHS.getSrcRegForValNum(VN);
1211 if (ValSrcReg == 0) // Src not defined by a copy?
1212 continue;
1213
Chris Lattner238416c2006-09-01 06:10:18 +00001214 // DstReg is known to be a register in the RHS interval. If the src is
1215 // from the LHS interval, we can use its value #.
Chris Lattner2ebfa0c2006-08-31 06:48:26 +00001216 if (rep(ValSrcReg) != LHS.reg)
1217 continue;
1218
1219 // Figure out the value # from the LHS.
1220 unsigned ValInst = RHS.getInstForValNum(VN);
1221 RHSValsDefinedFromLHS[VN] = LHS.getLiveRangeContaining(ValInst-1)->ValId;
1222 }
1223
Chris Lattnerf21f0202006-09-02 05:26:59 +00001224 LHSValNoAssignments.resize(LHS.getNumValNums(), -1);
1225 RHSValNoAssignments.resize(RHS.getNumValNums(), -1);
1226 ValueNumberInfo.reserve(LHS.getNumValNums() + RHS.getNumValNums());
1227
Chris Lattner2ebfa0c2006-08-31 06:48:26 +00001228 for (unsigned VN = 0, e = LHS.getNumValNums(); VN != e; ++VN) {
Chris Lattner8a67f6e2006-09-01 07:00:23 +00001229 if (LHSValNoAssignments[VN] >= 0 || LHS.getInstForValNum(VN) == ~2U)
1230 continue;
Chris Lattner2ebfa0c2006-08-31 06:48:26 +00001231 ComputeUltimateVN(VN, ValueNumberInfo,
1232 LHSValsDefinedFromRHS, RHSValsDefinedFromLHS,
1233 LHSValNoAssignments, RHSValNoAssignments, LHS, RHS);
1234 }
1235 for (unsigned VN = 0, e = RHS.getNumValNums(); VN != e; ++VN) {
Chris Lattner8a67f6e2006-09-01 07:00:23 +00001236 if (RHSValNoAssignments[VN] >= 0 || RHS.getInstForValNum(VN) == ~2U)
1237 continue;
1238 // If this value number isn't a copy from the LHS, it's a new number.
1239 if (RHSValsDefinedFromLHS[VN] == -1) {
1240 ValueNumberInfo.push_back(RHS.getValNumInfo(VN));
1241 RHSValNoAssignments[VN] = ValueNumberInfo.size()-1;
1242 continue;
1243 }
1244
Chris Lattner2ebfa0c2006-08-31 06:48:26 +00001245 ComputeUltimateVN(VN, ValueNumberInfo,
1246 RHSValsDefinedFromLHS, LHSValsDefinedFromRHS,
1247 RHSValNoAssignments, LHSValNoAssignments, RHS, LHS);
1248 }
Chris Lattner6d8fbef2006-08-29 23:18:15 +00001249 }
1250
1251 // Armed with the mappings of LHS/RHS values to ultimate values, walk the
1252 // interval lists to see if these intervals are coallescable.
1253 LiveInterval::const_iterator I = LHS.begin();
1254 LiveInterval::const_iterator IE = LHS.end();
1255 LiveInterval::const_iterator J = RHS.begin();
1256 LiveInterval::const_iterator JE = RHS.end();
1257
1258 // Skip ahead until the first place of potential sharing.
1259 if (I->start < J->start) {
1260 I = std::upper_bound(I, IE, J->start);
1261 if (I != LHS.begin()) --I;
1262 } else if (J->start < I->start) {
1263 J = std::upper_bound(J, JE, I->start);
1264 if (J != RHS.begin()) --J;
1265 }
1266
1267 while (1) {
1268 // Determine if these two live ranges overlap.
1269 bool Overlaps;
1270 if (I->start < J->start) {
1271 Overlaps = I->end > J->start;
1272 } else {
1273 Overlaps = J->end > I->start;
1274 }
1275
1276 // If so, check value # info to determine if they are really different.
1277 if (Overlaps) {
1278 // If the live range overlap will map to the same value number in the
1279 // result liverange, we can still coallesce them. If not, we can't.
1280 if (LHSValNoAssignments[I->ValId] != RHSValNoAssignments[J->ValId])
1281 return false;
1282 }
1283
1284 if (I->end < J->end) {
1285 ++I;
1286 if (I == IE) break;
1287 } else {
1288 ++J;
1289 if (J == JE) break;
1290 }
1291 }
1292
1293 // If we get here, we know that we can coallesce the live ranges. Ask the
1294 // intervals to coallesce themselves now.
1295 LHS.join(RHS, &LHSValNoAssignments[0], &RHSValNoAssignments[0],
Chris Lattner91725b72006-08-31 05:54:43 +00001296 ValueNumberInfo);
Chris Lattner6d8fbef2006-08-29 23:18:15 +00001297 return true;
1298}
Chris Lattnerf7da2c72006-08-24 22:43:55 +00001299
1300
Chris Lattnercc0d1562004-07-19 14:40:29 +00001301namespace {
1302 // DepthMBBCompare - Comparison predicate that sort first based on the loop
1303 // depth of the basic block (the unsigned), and then on the MBB number.
1304 struct DepthMBBCompare {
1305 typedef std::pair<unsigned, MachineBasicBlock*> DepthMBBPair;
1306 bool operator()(const DepthMBBPair &LHS, const DepthMBBPair &RHS) const {
1307 if (LHS.first > RHS.first) return true; // Deeper loops first
Alkis Evlogimenos70651572004-08-04 09:46:56 +00001308 return LHS.first == RHS.first &&
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001309 LHS.second->getNumber() < RHS.second->getNumber();
Chris Lattnercc0d1562004-07-19 14:40:29 +00001310 }
1311 };
1312}
Chris Lattner1c5c0442004-07-19 14:08:10 +00001313
Chris Lattnerf7da2c72006-08-24 22:43:55 +00001314
Chris Lattner1acb17c2006-09-02 05:32:53 +00001315void LiveIntervals::CopyCoallesceInMBB(MachineBasicBlock *MBB,
1316 std::vector<CopyRec> &TryAgain) {
Bill Wendlingbdc679d2006-11-29 00:39:47 +00001317 DOUT << ((Value*)MBB->getBasicBlock())->getName() << ":\n";
Chris Lattnerf7da2c72006-08-24 22:43:55 +00001318
1319 for (MachineBasicBlock::iterator MII = MBB->begin(), E = MBB->end();
1320 MII != E;) {
1321 MachineInstr *Inst = MII++;
1322
1323 // If this isn't a copy, we can't join intervals.
1324 unsigned SrcReg, DstReg;
1325 if (!tii_->isMoveInstr(*Inst, SrcReg, DstReg)) continue;
1326
Chris Lattner1acb17c2006-09-02 05:32:53 +00001327 if (!JoinCopy(Inst, SrcReg, DstReg))
1328 TryAgain.push_back(getCopyRec(Inst, SrcReg, DstReg));
Chris Lattnerf7da2c72006-08-24 22:43:55 +00001329 }
1330}
1331
1332
Chris Lattnercc0d1562004-07-19 14:40:29 +00001333void LiveIntervals::joinIntervals() {
Bill Wendlingbdc679d2006-11-29 00:39:47 +00001334 DOUT << "********** JOINING INTERVALS ***********\n";
Chris Lattnercc0d1562004-07-19 14:40:29 +00001335
Chris Lattner1acb17c2006-09-02 05:32:53 +00001336 std::vector<CopyRec> TryAgainList;
1337
Chris Lattnercc0d1562004-07-19 14:40:29 +00001338 const LoopInfo &LI = getAnalysis<LoopInfo>();
1339 if (LI.begin() == LI.end()) {
1340 // If there are no loops in the function, join intervals in function order.
Chris Lattner1c5c0442004-07-19 14:08:10 +00001341 for (MachineFunction::iterator I = mf_->begin(), E = mf_->end();
1342 I != E; ++I)
Chris Lattner1acb17c2006-09-02 05:32:53 +00001343 CopyCoallesceInMBB(I, TryAgainList);
Chris Lattnercc0d1562004-07-19 14:40:29 +00001344 } else {
1345 // Otherwise, join intervals in inner loops before other intervals.
1346 // Unfortunately we can't just iterate over loop hierarchy here because
1347 // there may be more MBB's than BB's. Collect MBB's for sorting.
1348 std::vector<std::pair<unsigned, MachineBasicBlock*> > MBBs;
1349 for (MachineFunction::iterator I = mf_->begin(), E = mf_->end();
1350 I != E; ++I)
1351 MBBs.push_back(std::make_pair(LI.getLoopDepth(I->getBasicBlock()), I));
1352
1353 // Sort by loop depth.
1354 std::sort(MBBs.begin(), MBBs.end(), DepthMBBCompare());
1355
Alkis Evlogimenos70651572004-08-04 09:46:56 +00001356 // Finally, join intervals in loop nest order.
Chris Lattnercc0d1562004-07-19 14:40:29 +00001357 for (unsigned i = 0, e = MBBs.size(); i != e; ++i)
Chris Lattner1acb17c2006-09-02 05:32:53 +00001358 CopyCoallesceInMBB(MBBs[i].second, TryAgainList);
1359 }
1360
1361 // Joining intervals can allow other intervals to be joined. Iteratively join
1362 // until we make no progress.
1363 bool ProgressMade = true;
1364 while (ProgressMade) {
1365 ProgressMade = false;
1366
1367 for (unsigned i = 0, e = TryAgainList.size(); i != e; ++i) {
1368 CopyRec &TheCopy = TryAgainList[i];
1369 if (TheCopy.MI &&
1370 JoinCopy(TheCopy.MI, TheCopy.SrcReg, TheCopy.DstReg)) {
1371 TheCopy.MI = 0; // Mark this one as done.
1372 ProgressMade = true;
1373 }
1374 }
Chris Lattnerf7da2c72006-08-24 22:43:55 +00001375 }
1376
Bill Wendlingbdc679d2006-11-29 00:39:47 +00001377 DOUT << "*** Register mapping ***\n";
1378 for (int i = 0, e = r2rMap_.size(); i != e; ++i)
1379 if (r2rMap_[i]) {
1380 DOUT << " reg " << i << " -> ";
1381 DEBUG(printRegName(r2rMap_[i]));
1382 DOUT << "\n";
1383 }
Chris Lattner1c5c0442004-07-19 14:08:10 +00001384}
1385
Evan Cheng647c15e2006-05-12 06:06:34 +00001386/// Return true if the two specified registers belong to different register
1387/// classes. The registers may be either phys or virt regs.
1388bool LiveIntervals::differingRegisterClasses(unsigned RegA,
1389 unsigned RegB) const {
Alkis Evlogimenos79b0c3f2004-01-23 13:37:51 +00001390
Chris Lattner7ac2d312004-07-24 02:59:07 +00001391 // Get the register classes for the first reg.
Chris Lattnerad3c74f2004-10-26 05:29:18 +00001392 if (MRegisterInfo::isPhysicalRegister(RegA)) {
Misha Brukmanedf128a2005-04-21 22:36:52 +00001393 assert(MRegisterInfo::isVirtualRegister(RegB) &&
Chris Lattnerad3c74f2004-10-26 05:29:18 +00001394 "Shouldn't consider two physregs!");
Evan Cheng647c15e2006-05-12 06:06:34 +00001395 return !mf_->getSSARegMap()->getRegClass(RegB)->contains(RegA);
Chris Lattnerad3c74f2004-10-26 05:29:18 +00001396 }
Chris Lattner7ac2d312004-07-24 02:59:07 +00001397
1398 // Compare against the regclass for the second reg.
Evan Cheng647c15e2006-05-12 06:06:34 +00001399 const TargetRegisterClass *RegClass = mf_->getSSARegMap()->getRegClass(RegA);
1400 if (MRegisterInfo::isVirtualRegister(RegB))
1401 return RegClass != mf_->getSSARegMap()->getRegClass(RegB);
1402 else
1403 return !RegClass->contains(RegB);
Chris Lattner7ac2d312004-07-24 02:59:07 +00001404}
1405
Alkis Evlogimenosa1613db2004-07-24 11:44:15 +00001406LiveInterval LiveIntervals::createInterval(unsigned reg) {
Misha Brukmanedf128a2005-04-21 22:36:52 +00001407 float Weight = MRegisterInfo::isPhysicalRegister(reg) ?
Jim Laskey7902c752006-11-07 12:25:45 +00001408 HUGE_VALF : 0.0F;
Alkis Evlogimenosa1613db2004-07-24 11:44:15 +00001409 return LiveInterval(reg, Weight);
Alkis Evlogimenos9a8b4902004-04-09 18:07:57 +00001410}