blob: 1cca3e3f8598559b5502cbb1338184ae7665fecf [file] [log] [blame]
Andrew Trick2661b412012-07-07 04:00:00 +00001//===- CodeGenSchedule.cpp - Scheduling MachineModels ---------------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file defines structures to encapsulate the machine model as decribed in
11// the target description.
12//
13//===----------------------------------------------------------------------===//
14
15#define DEBUG_TYPE "subtarget-emitter"
16
17#include "CodeGenSchedule.h"
18#include "CodeGenTarget.h"
Andrew Trick48605c32012-09-15 00:19:57 +000019#include "llvm/TableGen/Error.h"
Andrew Trick2661b412012-07-07 04:00:00 +000020#include "llvm/Support/Debug.h"
Andrew Trick13745262012-10-03 23:06:32 +000021#include "llvm/Support/Regex.h"
22#include "llvm/ADT/STLExtras.h"
Andrew Trick2661b412012-07-07 04:00:00 +000023
24using namespace llvm;
25
Andrew Trick48605c32012-09-15 00:19:57 +000026#ifndef NDEBUG
27static void dumpIdxVec(const IdxVec &V) {
28 for (unsigned i = 0, e = V.size(); i < e; ++i) {
29 dbgs() << V[i] << ", ";
30 }
31}
Andrew Trick5e613c22012-09-15 00:19:59 +000032static void dumpIdxVec(const SmallVectorImpl<unsigned> &V) {
33 for (unsigned i = 0, e = V.size(); i < e; ++i) {
34 dbgs() << V[i] << ", ";
35 }
36}
Andrew Trick48605c32012-09-15 00:19:57 +000037#endif
38
Andrew Trick13745262012-10-03 23:06:32 +000039// (instrs a, b, ...) Evaluate and union all arguments. Identical to AddOp.
40struct InstrsOp : public SetTheory::Operator {
Joerg Sonnenberger2c6d7132012-10-24 22:03:59 +000041 void apply(SetTheory &ST, DagInit *Expr, SetTheory::RecSet &Elts,
42 ArrayRef<SMLoc> Loc) {
43 ST.evaluate(Expr->arg_begin(), Expr->arg_end(), Elts, Loc);
Andrew Trick13745262012-10-03 23:06:32 +000044 }
45};
46
47// (instregex "OpcPat",...) Find all instructions matching an opcode pattern.
48//
49// TODO: Since this is a prefix match, perform a binary search over the
50// instruction names using lower_bound. Note that the predefined instrs must be
51// scanned linearly first. However, this is only safe if the regex pattern has
52// no top-level bars. The DAG already has a list of patterns, so there's no
53// reason to use top-level bars, but we need a way to verify they don't exist
54// before implementing the optimization.
55struct InstRegexOp : public SetTheory::Operator {
56 const CodeGenTarget &Target;
57 InstRegexOp(const CodeGenTarget &t): Target(t) {}
58
Joerg Sonnenberger2c6d7132012-10-24 22:03:59 +000059 void apply(SetTheory &ST, DagInit *Expr, SetTheory::RecSet &Elts,
60 ArrayRef<SMLoc> Loc) {
Andrew Trick13745262012-10-03 23:06:32 +000061 SmallVector<Regex*, 4> RegexList;
62 for (DagInit::const_arg_iterator
63 AI = Expr->arg_begin(), AE = Expr->arg_end(); AI != AE; ++AI) {
Sean Silva6cfc8062012-10-10 20:24:43 +000064 StringInit *SI = dyn_cast<StringInit>(*AI);
Andrew Trick13745262012-10-03 23:06:32 +000065 if (!SI)
Joerg Sonnenberger2c6d7132012-10-24 22:03:59 +000066 throw TGError(Loc, "instregex requires pattern string: "
67 + Expr->getAsString());
Andrew Trick13745262012-10-03 23:06:32 +000068 std::string pat = SI->getValue();
69 // Implement a python-style prefix match.
70 if (pat[0] != '^') {
71 pat.insert(0, "^(");
72 pat.insert(pat.end(), ')');
73 }
74 RegexList.push_back(new Regex(pat));
75 }
76 for (CodeGenTarget::inst_iterator I = Target.inst_begin(),
77 E = Target.inst_end(); I != E; ++I) {
78 for (SmallVectorImpl<Regex*>::iterator
79 RI = RegexList.begin(), RE = RegexList.end(); RI != RE; ++RI) {
80 if ((*RI)->match((*I)->TheDef->getName()))
81 Elts.insert((*I)->TheDef);
82 }
83 }
84 DeleteContainerPointers(RegexList);
85 }
86};
87
Andrew Trick48605c32012-09-15 00:19:57 +000088/// CodeGenModels ctor interprets machine model records and populates maps.
Andrew Trick2661b412012-07-07 04:00:00 +000089CodeGenSchedModels::CodeGenSchedModels(RecordKeeper &RK,
90 const CodeGenTarget &TGT):
Andrew Trick48605c32012-09-15 00:19:57 +000091 Records(RK), Target(TGT), NumItineraryClasses(0) {
Andrew Trick2661b412012-07-07 04:00:00 +000092
Andrew Trick13745262012-10-03 23:06:32 +000093 Sets.addFieldExpander("InstRW", "Instrs");
94
95 // Allow Set evaluation to recognize the dags used in InstRW records:
96 // (instrs Op1, Op1...)
97 Sets.addOperator("instrs", new InstrsOp);
98 Sets.addOperator("instregex", new InstRegexOp(Target));
99
Andrew Trick48605c32012-09-15 00:19:57 +0000100 // Instantiate a CodeGenProcModel for each SchedMachineModel with the values
101 // that are explicitly referenced in tablegen records. Resources associated
102 // with each processor will be derived later. Populate ProcModelMap with the
103 // CodeGenProcModel instances.
104 collectProcModels();
Andrew Trick2661b412012-07-07 04:00:00 +0000105
Andrew Trick48605c32012-09-15 00:19:57 +0000106 // Instantiate a CodeGenSchedRW for each SchedReadWrite record explicitly
107 // defined, and populate SchedReads and SchedWrites vectors. Implicit
108 // SchedReadWrites that represent sequences derived from expanded variant will
109 // be inferred later.
110 collectSchedRW();
111
112 // Instantiate a CodeGenSchedClass for each unique SchedRW signature directly
113 // required by an instruction definition, and populate SchedClassIdxMap. Set
114 // NumItineraryClasses to the number of explicit itinerary classes referenced
115 // by instructions. Set NumInstrSchedClasses to the number of itinerary
116 // classes plus any classes implied by instructions that derive from class
117 // Sched and provide SchedRW list. This does not infer any new classes from
118 // SchedVariant.
119 collectSchedClasses();
120
121 // Find instruction itineraries for each processor. Sort and populate
Andrew Trick92649882012-09-22 02:24:21 +0000122 // CodeGenProcModel::ItinDefList. (Cycle-to-cycle itineraries). This requires
Andrew Trick48605c32012-09-15 00:19:57 +0000123 // all itinerary classes to be discovered.
124 collectProcItins();
125
126 // Find ItinRW records for each processor and itinerary class.
127 // (For per-operand resources mapped to itinerary classes).
128 collectProcItinRW();
Andrew Trick5e613c22012-09-15 00:19:59 +0000129
130 // Infer new SchedClasses from SchedVariant.
131 inferSchedClasses();
132
Andrew Trick3cbd1782012-09-15 00:20:02 +0000133 // Populate each CodeGenProcModel's WriteResDefs, ReadAdvanceDefs, and
134 // ProcResourceDefs.
135 collectProcResources();
Andrew Trick2661b412012-07-07 04:00:00 +0000136}
137
Andrew Trick48605c32012-09-15 00:19:57 +0000138/// Gather all processor models.
139void CodeGenSchedModels::collectProcModels() {
140 RecVec ProcRecords = Records.getAllDerivedDefinitions("Processor");
141 std::sort(ProcRecords.begin(), ProcRecords.end(), LessRecordFieldName());
Andrew Trick2661b412012-07-07 04:00:00 +0000142
Andrew Trick48605c32012-09-15 00:19:57 +0000143 // Reserve space because we can. Reallocation would be ok.
144 ProcModels.reserve(ProcRecords.size()+1);
145
146 // Use idx=0 for NoModel/NoItineraries.
147 Record *NoModelDef = Records.getDef("NoSchedModel");
148 Record *NoItinsDef = Records.getDef("NoItineraries");
149 ProcModels.push_back(CodeGenProcModel(0, "NoSchedModel",
150 NoModelDef, NoItinsDef));
151 ProcModelMap[NoModelDef] = 0;
152
153 // For each processor, find a unique machine model.
154 for (unsigned i = 0, N = ProcRecords.size(); i < N; ++i)
155 addProcModel(ProcRecords[i]);
156}
157
158/// Get a unique processor model based on the defined MachineModel and
159/// ProcessorItineraries.
160void CodeGenSchedModels::addProcModel(Record *ProcDef) {
161 Record *ModelKey = getModelOrItinDef(ProcDef);
162 if (!ProcModelMap.insert(std::make_pair(ModelKey, ProcModels.size())).second)
163 return;
164
165 std::string Name = ModelKey->getName();
166 if (ModelKey->isSubClassOf("SchedMachineModel")) {
167 Record *ItinsDef = ModelKey->getValueAsDef("Itineraries");
168 ProcModels.push_back(
169 CodeGenProcModel(ProcModels.size(), Name, ModelKey, ItinsDef));
170 }
171 else {
172 // An itinerary is defined without a machine model. Infer a new model.
173 if (!ModelKey->getValueAsListOfDefs("IID").empty())
174 Name = Name + "Model";
175 ProcModels.push_back(
176 CodeGenProcModel(ProcModels.size(), Name,
177 ProcDef->getValueAsDef("SchedModel"), ModelKey));
178 }
179 DEBUG(ProcModels.back().dump());
180}
181
182// Recursively find all reachable SchedReadWrite records.
183static void scanSchedRW(Record *RWDef, RecVec &RWDefs,
184 SmallPtrSet<Record*, 16> &RWSet) {
185 if (!RWSet.insert(RWDef))
186 return;
187 RWDefs.push_back(RWDef);
188 // Reads don't current have sequence records, but it can be added later.
189 if (RWDef->isSubClassOf("WriteSequence")) {
190 RecVec Seq = RWDef->getValueAsListOfDefs("Writes");
191 for (RecIter I = Seq.begin(), E = Seq.end(); I != E; ++I)
192 scanSchedRW(*I, RWDefs, RWSet);
193 }
194 else if (RWDef->isSubClassOf("SchedVariant")) {
195 // Visit each variant (guarded by a different predicate).
196 RecVec Vars = RWDef->getValueAsListOfDefs("Variants");
197 for (RecIter VI = Vars.begin(), VE = Vars.end(); VI != VE; ++VI) {
198 // Visit each RW in the sequence selected by the current variant.
199 RecVec Selected = (*VI)->getValueAsListOfDefs("Selected");
200 for (RecIter I = Selected.begin(), E = Selected.end(); I != E; ++I)
201 scanSchedRW(*I, RWDefs, RWSet);
202 }
203 }
204}
205
206// Collect and sort all SchedReadWrites reachable via tablegen records.
207// More may be inferred later when inferring new SchedClasses from variants.
208void CodeGenSchedModels::collectSchedRW() {
209 // Reserve idx=0 for invalid writes/reads.
210 SchedWrites.resize(1);
211 SchedReads.resize(1);
212
213 SmallPtrSet<Record*, 16> RWSet;
214
215 // Find all SchedReadWrites referenced by instruction defs.
216 RecVec SWDefs, SRDefs;
217 for (CodeGenTarget::inst_iterator I = Target.inst_begin(),
218 E = Target.inst_end(); I != E; ++I) {
219 Record *SchedDef = (*I)->TheDef;
220 if (!SchedDef->isSubClassOf("Sched"))
221 continue;
222 RecVec RWs = SchedDef->getValueAsListOfDefs("SchedRW");
223 for (RecIter RWI = RWs.begin(), RWE = RWs.end(); RWI != RWE; ++RWI) {
224 if ((*RWI)->isSubClassOf("SchedWrite"))
225 scanSchedRW(*RWI, SWDefs, RWSet);
226 else {
227 assert((*RWI)->isSubClassOf("SchedRead") && "Unknown SchedReadWrite");
228 scanSchedRW(*RWI, SRDefs, RWSet);
229 }
230 }
231 }
232 // Find all ReadWrites referenced by InstRW.
233 RecVec InstRWDefs = Records.getAllDerivedDefinitions("InstRW");
234 for (RecIter OI = InstRWDefs.begin(), OE = InstRWDefs.end(); OI != OE; ++OI) {
235 // For all OperandReadWrites.
236 RecVec RWDefs = (*OI)->getValueAsListOfDefs("OperandReadWrites");
237 for (RecIter RWI = RWDefs.begin(), RWE = RWDefs.end();
238 RWI != RWE; ++RWI) {
239 if ((*RWI)->isSubClassOf("SchedWrite"))
240 scanSchedRW(*RWI, SWDefs, RWSet);
241 else {
242 assert((*RWI)->isSubClassOf("SchedRead") && "Unknown SchedReadWrite");
243 scanSchedRW(*RWI, SRDefs, RWSet);
244 }
245 }
246 }
247 // Find all ReadWrites referenced by ItinRW.
248 RecVec ItinRWDefs = Records.getAllDerivedDefinitions("ItinRW");
249 for (RecIter II = ItinRWDefs.begin(), IE = ItinRWDefs.end(); II != IE; ++II) {
250 // For all OperandReadWrites.
251 RecVec RWDefs = (*II)->getValueAsListOfDefs("OperandReadWrites");
252 for (RecIter RWI = RWDefs.begin(), RWE = RWDefs.end();
253 RWI != RWE; ++RWI) {
254 if ((*RWI)->isSubClassOf("SchedWrite"))
255 scanSchedRW(*RWI, SWDefs, RWSet);
256 else {
257 assert((*RWI)->isSubClassOf("SchedRead") && "Unknown SchedReadWrite");
258 scanSchedRW(*RWI, SRDefs, RWSet);
259 }
260 }
261 }
Andrew Trick92649882012-09-22 02:24:21 +0000262 // Find all ReadWrites referenced by SchedAlias. AliasDefs needs to be sorted
263 // for the loop below that initializes Alias vectors.
264 RecVec AliasDefs = Records.getAllDerivedDefinitions("SchedAlias");
265 std::sort(AliasDefs.begin(), AliasDefs.end(), LessRecord());
266 for (RecIter AI = AliasDefs.begin(), AE = AliasDefs.end(); AI != AE; ++AI) {
267 Record *MatchDef = (*AI)->getValueAsDef("MatchRW");
268 Record *AliasDef = (*AI)->getValueAsDef("AliasRW");
269 if (MatchDef->isSubClassOf("SchedWrite")) {
270 if (!AliasDef->isSubClassOf("SchedWrite"))
271 throw TGError((*AI)->getLoc(), "SchedWrite Alias must be SchedWrite");
272 scanSchedRW(AliasDef, SWDefs, RWSet);
273 }
274 else {
275 assert(MatchDef->isSubClassOf("SchedRead") && "Unknown SchedReadWrite");
276 if (!AliasDef->isSubClassOf("SchedRead"))
277 throw TGError((*AI)->getLoc(), "SchedRead Alias must be SchedRead");
278 scanSchedRW(AliasDef, SRDefs, RWSet);
279 }
280 }
Andrew Trick48605c32012-09-15 00:19:57 +0000281 // Sort and add the SchedReadWrites directly referenced by instructions or
282 // itinerary resources. Index reads and writes in separate domains.
283 std::sort(SWDefs.begin(), SWDefs.end(), LessRecord());
284 for (RecIter SWI = SWDefs.begin(), SWE = SWDefs.end(); SWI != SWE; ++SWI) {
285 assert(!getSchedRWIdx(*SWI, /*IsRead=*/false) && "duplicate SchedWrite");
Andrew Trick2062b122012-10-03 23:06:28 +0000286 SchedWrites.push_back(CodeGenSchedRW(SchedWrites.size(), *SWI));
Andrew Trick48605c32012-09-15 00:19:57 +0000287 }
288 std::sort(SRDefs.begin(), SRDefs.end(), LessRecord());
289 for (RecIter SRI = SRDefs.begin(), SRE = SRDefs.end(); SRI != SRE; ++SRI) {
290 assert(!getSchedRWIdx(*SRI, /*IsRead-*/true) && "duplicate SchedWrite");
Andrew Trick2062b122012-10-03 23:06:28 +0000291 SchedReads.push_back(CodeGenSchedRW(SchedReads.size(), *SRI));
Andrew Trick48605c32012-09-15 00:19:57 +0000292 }
293 // Initialize WriteSequence vectors.
294 for (std::vector<CodeGenSchedRW>::iterator WI = SchedWrites.begin(),
295 WE = SchedWrites.end(); WI != WE; ++WI) {
296 if (!WI->IsSequence)
297 continue;
298 findRWs(WI->TheDef->getValueAsListOfDefs("Writes"), WI->Sequence,
299 /*IsRead=*/false);
300 }
Andrew Trick92649882012-09-22 02:24:21 +0000301 // Initialize Aliases vectors.
302 for (RecIter AI = AliasDefs.begin(), AE = AliasDefs.end(); AI != AE; ++AI) {
303 Record *AliasDef = (*AI)->getValueAsDef("AliasRW");
304 getSchedRW(AliasDef).IsAlias = true;
305 Record *MatchDef = (*AI)->getValueAsDef("MatchRW");
306 CodeGenSchedRW &RW = getSchedRW(MatchDef);
307 if (RW.IsAlias)
308 throw TGError((*AI)->getLoc(), "Cannot Alias an Alias");
309 RW.Aliases.push_back(*AI);
310 }
Andrew Trick48605c32012-09-15 00:19:57 +0000311 DEBUG(
312 for (unsigned WIdx = 0, WEnd = SchedWrites.size(); WIdx != WEnd; ++WIdx) {
313 dbgs() << WIdx << ": ";
314 SchedWrites[WIdx].dump();
315 dbgs() << '\n';
316 }
317 for (unsigned RIdx = 0, REnd = SchedReads.size(); RIdx != REnd; ++RIdx) {
318 dbgs() << RIdx << ": ";
319 SchedReads[RIdx].dump();
320 dbgs() << '\n';
321 }
322 RecVec RWDefs = Records.getAllDerivedDefinitions("SchedReadWrite");
323 for (RecIter RI = RWDefs.begin(), RE = RWDefs.end();
324 RI != RE; ++RI) {
325 if (!getSchedRWIdx(*RI, (*RI)->isSubClassOf("SchedRead"))) {
326 const std::string &Name = (*RI)->getName();
327 if (Name != "NoWrite" && Name != "ReadDefault")
328 dbgs() << "Unused SchedReadWrite " << (*RI)->getName() << '\n';
329 }
330 });
331}
332
333/// Compute a SchedWrite name from a sequence of writes.
334std::string CodeGenSchedModels::genRWName(const IdxVec& Seq, bool IsRead) {
335 std::string Name("(");
336 for (IdxIter I = Seq.begin(), E = Seq.end(); I != E; ++I) {
337 if (I != Seq.begin())
338 Name += '_';
339 Name += getSchedRW(*I, IsRead).Name;
340 }
341 Name += ')';
342 return Name;
343}
344
345unsigned CodeGenSchedModels::getSchedRWIdx(Record *Def, bool IsRead,
346 unsigned After) const {
347 const std::vector<CodeGenSchedRW> &RWVec = IsRead ? SchedReads : SchedWrites;
348 assert(After < RWVec.size() && "start position out of bounds");
349 for (std::vector<CodeGenSchedRW>::const_iterator I = RWVec.begin() + After,
350 E = RWVec.end(); I != E; ++I) {
351 if (I->TheDef == Def)
352 return I - RWVec.begin();
353 }
354 return 0;
355}
356
Andrew Trick3b8fb642012-09-19 04:43:19 +0000357bool CodeGenSchedModels::hasReadOfWrite(Record *WriteDef) const {
358 for (unsigned i = 0, e = SchedReads.size(); i < e; ++i) {
359 Record *ReadDef = SchedReads[i].TheDef;
360 if (!ReadDef || !ReadDef->isSubClassOf("ProcReadAdvance"))
361 continue;
362
363 RecVec ValidWrites = ReadDef->getValueAsListOfDefs("ValidWrites");
364 if (std::find(ValidWrites.begin(), ValidWrites.end(), WriteDef)
365 != ValidWrites.end()) {
366 return true;
367 }
368 }
369 return false;
370}
371
Andrew Trick48605c32012-09-15 00:19:57 +0000372namespace llvm {
373void splitSchedReadWrites(const RecVec &RWDefs,
374 RecVec &WriteDefs, RecVec &ReadDefs) {
375 for (RecIter RWI = RWDefs.begin(), RWE = RWDefs.end(); RWI != RWE; ++RWI) {
376 if ((*RWI)->isSubClassOf("SchedWrite"))
377 WriteDefs.push_back(*RWI);
378 else {
379 assert((*RWI)->isSubClassOf("SchedRead") && "unknown SchedReadWrite");
380 ReadDefs.push_back(*RWI);
381 }
382 }
383}
384} // namespace llvm
385
386// Split the SchedReadWrites defs and call findRWs for each list.
387void CodeGenSchedModels::findRWs(const RecVec &RWDefs,
388 IdxVec &Writes, IdxVec &Reads) const {
389 RecVec WriteDefs;
390 RecVec ReadDefs;
391 splitSchedReadWrites(RWDefs, WriteDefs, ReadDefs);
392 findRWs(WriteDefs, Writes, false);
393 findRWs(ReadDefs, Reads, true);
394}
395
396// Call getSchedRWIdx for all elements in a sequence of SchedRW defs.
397void CodeGenSchedModels::findRWs(const RecVec &RWDefs, IdxVec &RWs,
398 bool IsRead) const {
399 for (RecIter RI = RWDefs.begin(), RE = RWDefs.end(); RI != RE; ++RI) {
400 unsigned Idx = getSchedRWIdx(*RI, IsRead);
401 assert(Idx && "failed to collect SchedReadWrite");
402 RWs.push_back(Idx);
403 }
404}
405
Andrew Trick5e613c22012-09-15 00:19:59 +0000406void CodeGenSchedModels::expandRWSequence(unsigned RWIdx, IdxVec &RWSeq,
407 bool IsRead) const {
408 const CodeGenSchedRW &SchedRW = getSchedRW(RWIdx, IsRead);
409 if (!SchedRW.IsSequence) {
410 RWSeq.push_back(RWIdx);
411 return;
412 }
413 int Repeat =
414 SchedRW.TheDef ? SchedRW.TheDef->getValueAsInt("Repeat") : 1;
415 for (int i = 0; i < Repeat; ++i) {
416 for (IdxIter I = SchedRW.Sequence.begin(), E = SchedRW.Sequence.end();
417 I != E; ++I) {
418 expandRWSequence(*I, RWSeq, IsRead);
419 }
420 }
421}
422
Andrew Trick2062b122012-10-03 23:06:28 +0000423// Expand a SchedWrite as a sequence following any aliases that coincide with
424// the given processor model.
425void CodeGenSchedModels::expandRWSeqForProc(
426 unsigned RWIdx, IdxVec &RWSeq, bool IsRead,
427 const CodeGenProcModel &ProcModel) const {
428
429 const CodeGenSchedRW &SchedWrite = getSchedRW(RWIdx, IsRead);
430 Record *AliasDef = 0;
431 for (RecIter AI = SchedWrite.Aliases.begin(), AE = SchedWrite.Aliases.end();
432 AI != AE; ++AI) {
433 const CodeGenSchedRW &AliasRW = getSchedRW((*AI)->getValueAsDef("AliasRW"));
434 if ((*AI)->getValueInit("SchedModel")->isComplete()) {
435 Record *ModelDef = (*AI)->getValueAsDef("SchedModel");
436 if (&getProcModel(ModelDef) != &ProcModel)
437 continue;
438 }
439 if (AliasDef)
440 throw TGError(AliasRW.TheDef->getLoc(), "Multiple aliases "
441 "defined for processor " + ProcModel.ModelName +
442 " Ensure only one SchedAlias exists per RW.");
443 AliasDef = AliasRW.TheDef;
444 }
445 if (AliasDef) {
446 expandRWSeqForProc(getSchedRWIdx(AliasDef, IsRead),
447 RWSeq, IsRead,ProcModel);
448 return;
449 }
450 if (!SchedWrite.IsSequence) {
451 RWSeq.push_back(RWIdx);
452 return;
453 }
454 int Repeat =
455 SchedWrite.TheDef ? SchedWrite.TheDef->getValueAsInt("Repeat") : 1;
456 for (int i = 0; i < Repeat; ++i) {
457 for (IdxIter I = SchedWrite.Sequence.begin(), E = SchedWrite.Sequence.end();
458 I != E; ++I) {
459 expandRWSeqForProc(*I, RWSeq, IsRead, ProcModel);
460 }
461 }
462}
463
Andrew Trick5e613c22012-09-15 00:19:59 +0000464// Find the existing SchedWrite that models this sequence of writes.
465unsigned CodeGenSchedModels::findRWForSequence(const IdxVec &Seq,
466 bool IsRead) {
467 std::vector<CodeGenSchedRW> &RWVec = IsRead ? SchedReads : SchedWrites;
468
469 for (std::vector<CodeGenSchedRW>::iterator I = RWVec.begin(), E = RWVec.end();
470 I != E; ++I) {
471 if (I->Sequence == Seq)
472 return I - RWVec.begin();
473 }
474 // Index zero reserved for invalid RW.
475 return 0;
476}
477
478/// Add this ReadWrite if it doesn't already exist.
479unsigned CodeGenSchedModels::findOrInsertRW(ArrayRef<unsigned> Seq,
480 bool IsRead) {
481 assert(!Seq.empty() && "cannot insert empty sequence");
482 if (Seq.size() == 1)
483 return Seq.back();
484
485 unsigned Idx = findRWForSequence(Seq, IsRead);
486 if (Idx)
487 return Idx;
488
Andrew Trick2062b122012-10-03 23:06:28 +0000489 unsigned RWIdx = IsRead ? SchedReads.size() : SchedWrites.size();
490 CodeGenSchedRW SchedRW(RWIdx, IsRead, Seq, genRWName(Seq, IsRead));
491 if (IsRead)
Andrew Trick5e613c22012-09-15 00:19:59 +0000492 SchedReads.push_back(SchedRW);
Andrew Trick2062b122012-10-03 23:06:28 +0000493 else
494 SchedWrites.push_back(SchedRW);
495 return RWIdx;
Andrew Trick5e613c22012-09-15 00:19:59 +0000496}
497
Andrew Trick48605c32012-09-15 00:19:57 +0000498/// Visit all the instruction definitions for this target to gather and
499/// enumerate the itinerary classes. These are the explicitly specified
500/// SchedClasses. More SchedClasses may be inferred.
501void CodeGenSchedModels::collectSchedClasses() {
502
503 // NoItinerary is always the first class at Idx=0
Andrew Trick2661b412012-07-07 04:00:00 +0000504 SchedClasses.resize(1);
505 SchedClasses.back().Name = "NoItinerary";
Andrew Trick48605c32012-09-15 00:19:57 +0000506 SchedClasses.back().ProcIndices.push_back(0);
Andrew Trick2661b412012-07-07 04:00:00 +0000507 SchedClassIdxMap[SchedClasses.back().Name] = 0;
508
509 // Gather and sort all itinerary classes used by instruction descriptions.
Andrew Trick48605c32012-09-15 00:19:57 +0000510 RecVec ItinClassList;
Andrew Trick2661b412012-07-07 04:00:00 +0000511 for (CodeGenTarget::inst_iterator I = Target.inst_begin(),
512 E = Target.inst_end(); I != E; ++I) {
Andrew Trick48605c32012-09-15 00:19:57 +0000513 Record *ItinDef = (*I)->TheDef->getValueAsDef("Itinerary");
Andrew Trick2661b412012-07-07 04:00:00 +0000514 // Map a new SchedClass with no index.
Andrew Trick48605c32012-09-15 00:19:57 +0000515 if (!SchedClassIdxMap.count(ItinDef->getName())) {
516 SchedClassIdxMap[ItinDef->getName()] = 0;
517 ItinClassList.push_back(ItinDef);
Andrew Trick2661b412012-07-07 04:00:00 +0000518 }
519 }
520 // Assign each itinerary class unique number, skipping NoItinerary==0
521 NumItineraryClasses = ItinClassList.size();
522 std::sort(ItinClassList.begin(), ItinClassList.end(), LessRecord());
523 for (unsigned i = 0, N = NumItineraryClasses; i < N; i++) {
524 Record *ItinDef = ItinClassList[i];
525 SchedClassIdxMap[ItinDef->getName()] = SchedClasses.size();
526 SchedClasses.push_back(CodeGenSchedClass(ItinDef));
527 }
Andrew Trick48605c32012-09-15 00:19:57 +0000528 // Infer classes from SchedReadWrite resources listed for each
529 // instruction definition that inherits from class Sched.
530 for (CodeGenTarget::inst_iterator I = Target.inst_begin(),
531 E = Target.inst_end(); I != E; ++I) {
532 if (!(*I)->TheDef->isSubClassOf("Sched"))
533 continue;
534 IdxVec Writes, Reads;
535 findRWs((*I)->TheDef->getValueAsListOfDefs("SchedRW"), Writes, Reads);
536 // ProcIdx == 0 indicates the class applies to all processors.
537 IdxVec ProcIndices(1, 0);
538 addSchedClass(Writes, Reads, ProcIndices);
539 }
Andrew Trick92649882012-09-22 02:24:21 +0000540 // Create classes for InstRW defs.
Andrew Trick48605c32012-09-15 00:19:57 +0000541 RecVec InstRWDefs = Records.getAllDerivedDefinitions("InstRW");
542 std::sort(InstRWDefs.begin(), InstRWDefs.end(), LessRecord());
543 for (RecIter OI = InstRWDefs.begin(), OE = InstRWDefs.end(); OI != OE; ++OI)
544 createInstRWClass(*OI);
Andrew Trick2661b412012-07-07 04:00:00 +0000545
Andrew Trick48605c32012-09-15 00:19:57 +0000546 NumInstrSchedClasses = SchedClasses.size();
Andrew Trick2661b412012-07-07 04:00:00 +0000547
Andrew Trick48605c32012-09-15 00:19:57 +0000548 bool EnableDump = false;
549 DEBUG(EnableDump = true);
550 if (!EnableDump)
Andrew Trick2661b412012-07-07 04:00:00 +0000551 return;
Andrew Trick48605c32012-09-15 00:19:57 +0000552 for (CodeGenTarget::inst_iterator I = Target.inst_begin(),
553 E = Target.inst_end(); I != E; ++I) {
554 Record *SchedDef = (*I)->TheDef;
555 std::string InstName = (*I)->TheDef->getName();
556 if (SchedDef->isSubClassOf("Sched")) {
557 IdxVec Writes;
558 IdxVec Reads;
559 findRWs((*I)->TheDef->getValueAsListOfDefs("SchedRW"), Writes, Reads);
560 dbgs() << "SchedRW machine model for " << InstName;
561 for (IdxIter WI = Writes.begin(), WE = Writes.end(); WI != WE; ++WI)
562 dbgs() << " " << SchedWrites[*WI].Name;
563 for (IdxIter RI = Reads.begin(), RE = Reads.end(); RI != RE; ++RI)
564 dbgs() << " " << SchedReads[*RI].Name;
565 dbgs() << '\n';
566 }
567 unsigned SCIdx = InstrClassMap.lookup((*I)->TheDef);
568 if (SCIdx) {
569 const RecVec &RWDefs = SchedClasses[SCIdx].InstRWs;
570 for (RecIter RWI = RWDefs.begin(), RWE = RWDefs.end();
571 RWI != RWE; ++RWI) {
572 const CodeGenProcModel &ProcModel =
573 getProcModel((*RWI)->getValueAsDef("SchedModel"));
Andrew Trickfe05d982012-10-03 23:06:25 +0000574 dbgs() << "InstRW on " << ProcModel.ModelName << " for " << InstName;
Andrew Trick48605c32012-09-15 00:19:57 +0000575 IdxVec Writes;
576 IdxVec Reads;
577 findRWs((*RWI)->getValueAsListOfDefs("OperandReadWrites"),
578 Writes, Reads);
579 for (IdxIter WI = Writes.begin(), WE = Writes.end(); WI != WE; ++WI)
580 dbgs() << " " << SchedWrites[*WI].Name;
581 for (IdxIter RI = Reads.begin(), RE = Reads.end(); RI != RE; ++RI)
582 dbgs() << " " << SchedReads[*RI].Name;
583 dbgs() << '\n';
584 }
585 continue;
586 }
587 if (!SchedDef->isSubClassOf("Sched")
588 && (SchedDef->getValueAsDef("Itinerary")->getName() == "NoItinerary")) {
589 dbgs() << "No machine model for " << (*I)->TheDef->getName() << '\n';
Andrew Trick2661b412012-07-07 04:00:00 +0000590 }
591 }
Andrew Trick48605c32012-09-15 00:19:57 +0000592}
593
594unsigned CodeGenSchedModels::getSchedClassIdx(
595 const RecVec &RWDefs) const {
596
597 IdxVec Writes, Reads;
598 findRWs(RWDefs, Writes, Reads);
599 return findSchedClassIdx(Writes, Reads);
600}
601
602/// Find an SchedClass that has been inferred from a per-operand list of
603/// SchedWrites and SchedReads.
604unsigned CodeGenSchedModels::findSchedClassIdx(const IdxVec &Writes,
605 const IdxVec &Reads) const {
606 for (SchedClassIter I = schedClassBegin(), E = schedClassEnd(); I != E; ++I) {
607 // Classes with InstRWs may have the same Writes/Reads as a class originally
608 // produced by a SchedRW definition. We need to be able to recover the
609 // original class index for processors that don't match any InstRWs.
610 if (I->ItinClassDef || !I->InstRWs.empty())
611 continue;
612
613 if (I->Writes == Writes && I->Reads == Reads) {
614 return I - schedClassBegin();
615 }
Andrew Trick2661b412012-07-07 04:00:00 +0000616 }
Andrew Trick48605c32012-09-15 00:19:57 +0000617 return 0;
618}
Andrew Trick2661b412012-07-07 04:00:00 +0000619
Andrew Trick48605c32012-09-15 00:19:57 +0000620// Get the SchedClass index for an instruction.
621unsigned CodeGenSchedModels::getSchedClassIdx(
622 const CodeGenInstruction &Inst) const {
Andrew Trick2661b412012-07-07 04:00:00 +0000623
Andrew Trick48605c32012-09-15 00:19:57 +0000624 unsigned SCIdx = InstrClassMap.lookup(Inst.TheDef);
625 if (SCIdx)
626 return SCIdx;
Andrew Trick2661b412012-07-07 04:00:00 +0000627
Andrew Trick48605c32012-09-15 00:19:57 +0000628 // If this opcode isn't mapped by the subtarget fallback to the instruction
629 // definition's SchedRW or ItinDef values.
630 if (Inst.TheDef->isSubClassOf("Sched")) {
631 RecVec RWs = Inst.TheDef->getValueAsListOfDefs("SchedRW");
632 return getSchedClassIdx(RWs);
633 }
634 Record *ItinDef = Inst.TheDef->getValueAsDef("Itinerary");
635 assert(SchedClassIdxMap.count(ItinDef->getName()) && "missing ItinClass");
636 unsigned Idx = SchedClassIdxMap.lookup(ItinDef->getName());
637 assert(Idx <= NumItineraryClasses && "bad ItinClass index");
638 return Idx;
639}
640
641std::string CodeGenSchedModels::createSchedClassName(
642 const IdxVec &OperWrites, const IdxVec &OperReads) {
643
644 std::string Name;
645 for (IdxIter WI = OperWrites.begin(), WE = OperWrites.end(); WI != WE; ++WI) {
646 if (WI != OperWrites.begin())
647 Name += '_';
648 Name += SchedWrites[*WI].Name;
649 }
650 for (IdxIter RI = OperReads.begin(), RE = OperReads.end(); RI != RE; ++RI) {
651 Name += '_';
652 Name += SchedReads[*RI].Name;
653 }
654 return Name;
655}
656
657std::string CodeGenSchedModels::createSchedClassName(const RecVec &InstDefs) {
658
659 std::string Name;
660 for (RecIter I = InstDefs.begin(), E = InstDefs.end(); I != E; ++I) {
661 if (I != InstDefs.begin())
662 Name += '_';
663 Name += (*I)->getName();
664 }
665 return Name;
666}
667
668/// Add an inferred sched class from a per-operand list of SchedWrites and
669/// SchedReads. ProcIndices contains the set of IDs of processors that may
670/// utilize this class.
671unsigned CodeGenSchedModels::addSchedClass(const IdxVec &OperWrites,
672 const IdxVec &OperReads,
673 const IdxVec &ProcIndices)
674{
675 assert(!ProcIndices.empty() && "expect at least one ProcIdx");
676
677 unsigned Idx = findSchedClassIdx(OperWrites, OperReads);
678 if (Idx) {
679 IdxVec PI;
680 std::set_union(SchedClasses[Idx].ProcIndices.begin(),
681 SchedClasses[Idx].ProcIndices.end(),
682 ProcIndices.begin(), ProcIndices.end(),
683 std::back_inserter(PI));
684 SchedClasses[Idx].ProcIndices.swap(PI);
685 return Idx;
686 }
687 Idx = SchedClasses.size();
688 SchedClasses.resize(Idx+1);
689 CodeGenSchedClass &SC = SchedClasses.back();
690 SC.Name = createSchedClassName(OperWrites, OperReads);
691 SC.Writes = OperWrites;
692 SC.Reads = OperReads;
693 SC.ProcIndices = ProcIndices;
694
695 return Idx;
696}
697
698// Create classes for each set of opcodes that are in the same InstReadWrite
699// definition across all processors.
700void CodeGenSchedModels::createInstRWClass(Record *InstRWDef) {
701 // ClassInstrs will hold an entry for each subset of Instrs in InstRWDef that
702 // intersects with an existing class via a previous InstRWDef. Instrs that do
703 // not intersect with an existing class refer back to their former class as
704 // determined from ItinDef or SchedRW.
705 SmallVector<std::pair<unsigned, SmallVector<Record *, 8> >, 4> ClassInstrs;
706 // Sort Instrs into sets.
Andrew Trick13745262012-10-03 23:06:32 +0000707 const RecVec *InstDefs = Sets.expand(InstRWDef);
708 if (InstDefs->empty())
709 throw TGError(InstRWDef->getLoc(), "No matching instruction opcodes");
710
711 for (RecIter I = InstDefs->begin(), E = InstDefs->end(); I != E; ++I) {
Andrew Trick48605c32012-09-15 00:19:57 +0000712 unsigned SCIdx = 0;
713 InstClassMapTy::const_iterator Pos = InstrClassMap.find(*I);
714 if (Pos != InstrClassMap.end())
715 SCIdx = Pos->second;
716 else {
717 // This instruction has not been mapped yet. Get the original class. All
718 // instructions in the same InstrRW class must be from the same original
719 // class because that is the fall-back class for other processors.
720 Record *ItinDef = (*I)->getValueAsDef("Itinerary");
721 SCIdx = SchedClassIdxMap.lookup(ItinDef->getName());
722 if (!SCIdx && (*I)->isSubClassOf("Sched"))
723 SCIdx = getSchedClassIdx((*I)->getValueAsListOfDefs("SchedRW"));
724 }
725 unsigned CIdx = 0, CEnd = ClassInstrs.size();
726 for (; CIdx != CEnd; ++CIdx) {
727 if (ClassInstrs[CIdx].first == SCIdx)
728 break;
729 }
730 if (CIdx == CEnd) {
731 ClassInstrs.resize(CEnd + 1);
732 ClassInstrs[CIdx].first = SCIdx;
733 }
734 ClassInstrs[CIdx].second.push_back(*I);
735 }
736 // For each set of Instrs, create a new class if necessary, and map or remap
737 // the Instrs to it.
738 unsigned CIdx = 0, CEnd = ClassInstrs.size();
739 for (; CIdx != CEnd; ++CIdx) {
740 unsigned OldSCIdx = ClassInstrs[CIdx].first;
741 ArrayRef<Record*> InstDefs = ClassInstrs[CIdx].second;
742 // If the all instrs in the current class are accounted for, then leave
743 // them mapped to their old class.
744 if (SchedClasses[OldSCIdx].InstRWs.size() == InstDefs.size()) {
745 assert(SchedClasses[OldSCIdx].ProcIndices[0] == 0 &&
746 "expected a generic SchedClass");
747 continue;
748 }
749 unsigned SCIdx = SchedClasses.size();
750 SchedClasses.resize(SCIdx+1);
751 CodeGenSchedClass &SC = SchedClasses.back();
752 SC.Name = createSchedClassName(InstDefs);
753 // Preserve ItinDef and Writes/Reads for processors without an InstRW entry.
754 SC.ItinClassDef = SchedClasses[OldSCIdx].ItinClassDef;
755 SC.Writes = SchedClasses[OldSCIdx].Writes;
756 SC.Reads = SchedClasses[OldSCIdx].Reads;
757 SC.ProcIndices.push_back(0);
758 // Map each Instr to this new class.
759 // Note that InstDefs may be a smaller list than InstRWDef's "Instrs".
Andrew Trick13745262012-10-03 23:06:32 +0000760 Record *RWModelDef = InstRWDef->getValueAsDef("SchedModel");
761 SmallSet<unsigned, 4> RemappedClassIDs;
Andrew Trick48605c32012-09-15 00:19:57 +0000762 for (ArrayRef<Record*>::const_iterator
763 II = InstDefs.begin(), IE = InstDefs.end(); II != IE; ++II) {
764 unsigned OldSCIdx = InstrClassMap[*II];
Andrew Trick13745262012-10-03 23:06:32 +0000765 if (OldSCIdx && RemappedClassIDs.insert(OldSCIdx)) {
766 for (RecIter RI = SchedClasses[OldSCIdx].InstRWs.begin(),
767 RE = SchedClasses[OldSCIdx].InstRWs.end(); RI != RE; ++RI) {
768 if ((*RI)->getValueAsDef("SchedModel") == RWModelDef) {
769 throw TGError(InstRWDef->getLoc(), "Overlapping InstRW def " +
770 (*II)->getName() + " also matches " +
771 (*RI)->getValue("Instrs")->getValue()->getAsString());
772 }
773 assert(*RI != InstRWDef && "SchedClass has duplicate InstRW def");
774 SC.InstRWs.push_back(*RI);
775 }
Andrew Trick48605c32012-09-15 00:19:57 +0000776 }
777 InstrClassMap[*II] = SCIdx;
778 }
779 SC.InstRWs.push_back(InstRWDef);
780 }
Andrew Trick2661b412012-07-07 04:00:00 +0000781}
782
783// Gather the processor itineraries.
Andrew Trick48605c32012-09-15 00:19:57 +0000784void CodeGenSchedModels::collectProcItins() {
785 for (std::vector<CodeGenProcModel>::iterator PI = ProcModels.begin(),
786 PE = ProcModels.end(); PI != PE; ++PI) {
787 CodeGenProcModel &ProcModel = *PI;
788 RecVec ItinRecords = ProcModel.ItinsDef->getValueAsListOfDefs("IID");
789 // Skip empty itinerary.
790 if (ItinRecords.empty())
Andrew Trick2661b412012-07-07 04:00:00 +0000791 continue;
Andrew Trick48605c32012-09-15 00:19:57 +0000792
793 ProcModel.ItinDefList.resize(NumItineraryClasses+1);
794
795 // Insert each itinerary data record in the correct position within
796 // the processor model's ItinDefList.
797 for (unsigned i = 0, N = ItinRecords.size(); i < N; i++) {
798 Record *ItinData = ItinRecords[i];
799 Record *ItinDef = ItinData->getValueAsDef("TheClass");
800 if (!SchedClassIdxMap.count(ItinDef->getName())) {
801 DEBUG(dbgs() << ProcModel.ItinsDef->getName()
802 << " has unused itinerary class " << ItinDef->getName() << '\n');
803 continue;
804 }
805 assert(SchedClassIdxMap.count(ItinDef->getName()) && "missing ItinClass");
806 unsigned Idx = SchedClassIdxMap.lookup(ItinDef->getName());
807 assert(Idx <= NumItineraryClasses && "bad ItinClass index");
808 ProcModel.ItinDefList[Idx] = ItinData;
Andrew Trick2661b412012-07-07 04:00:00 +0000809 }
Andrew Trick48605c32012-09-15 00:19:57 +0000810 // Check for missing itinerary entries.
811 assert(!ProcModel.ItinDefList[0] && "NoItinerary class can't have rec");
812 DEBUG(
813 for (unsigned i = 1, N = ProcModel.ItinDefList.size(); i < N; ++i) {
814 if (!ProcModel.ItinDefList[i])
815 dbgs() << ProcModel.ItinsDef->getName()
816 << " missing itinerary for class "
817 << SchedClasses[i].Name << '\n';
818 });
Andrew Trick2661b412012-07-07 04:00:00 +0000819 }
Andrew Trick2661b412012-07-07 04:00:00 +0000820}
Andrew Trick48605c32012-09-15 00:19:57 +0000821
822// Gather the read/write types for each itinerary class.
823void CodeGenSchedModels::collectProcItinRW() {
824 RecVec ItinRWDefs = Records.getAllDerivedDefinitions("ItinRW");
825 std::sort(ItinRWDefs.begin(), ItinRWDefs.end(), LessRecord());
826 for (RecIter II = ItinRWDefs.begin(), IE = ItinRWDefs.end(); II != IE; ++II) {
827 if (!(*II)->getValueInit("SchedModel")->isComplete())
828 throw TGError((*II)->getLoc(), "SchedModel is undefined");
829 Record *ModelDef = (*II)->getValueAsDef("SchedModel");
830 ProcModelMapTy::const_iterator I = ProcModelMap.find(ModelDef);
831 if (I == ProcModelMap.end()) {
832 throw TGError((*II)->getLoc(), "Undefined SchedMachineModel "
833 + ModelDef->getName());
834 }
835 ProcModels[I->second].ItinRWDefs.push_back(*II);
836 }
837}
838
Andrew Trick5e613c22012-09-15 00:19:59 +0000839/// Infer new classes from existing classes. In the process, this may create new
840/// SchedWrites from sequences of existing SchedWrites.
841void CodeGenSchedModels::inferSchedClasses() {
842 // Visit all existing classes and newly created classes.
843 for (unsigned Idx = 0; Idx != SchedClasses.size(); ++Idx) {
844 if (SchedClasses[Idx].ItinClassDef)
845 inferFromItinClass(SchedClasses[Idx].ItinClassDef, Idx);
846 else if (!SchedClasses[Idx].InstRWs.empty())
847 inferFromInstRWs(Idx);
848 else {
849 inferFromRW(SchedClasses[Idx].Writes, SchedClasses[Idx].Reads,
850 Idx, SchedClasses[Idx].ProcIndices);
851 }
852 assert(SchedClasses.size() < (NumInstrSchedClasses*6) &&
853 "too many SchedVariants");
854 }
855}
856
857/// Infer classes from per-processor itinerary resources.
858void CodeGenSchedModels::inferFromItinClass(Record *ItinClassDef,
859 unsigned FromClassIdx) {
860 for (unsigned PIdx = 0, PEnd = ProcModels.size(); PIdx != PEnd; ++PIdx) {
861 const CodeGenProcModel &PM = ProcModels[PIdx];
862 // For all ItinRW entries.
863 bool HasMatch = false;
864 for (RecIter II = PM.ItinRWDefs.begin(), IE = PM.ItinRWDefs.end();
865 II != IE; ++II) {
866 RecVec Matched = (*II)->getValueAsListOfDefs("MatchedItinClasses");
867 if (!std::count(Matched.begin(), Matched.end(), ItinClassDef))
868 continue;
869 if (HasMatch)
870 throw TGError((*II)->getLoc(), "Duplicate itinerary class "
871 + ItinClassDef->getName()
872 + " in ItinResources for " + PM.ModelName);
873 HasMatch = true;
874 IdxVec Writes, Reads;
875 findRWs((*II)->getValueAsListOfDefs("OperandReadWrites"), Writes, Reads);
876 IdxVec ProcIndices(1, PIdx);
877 inferFromRW(Writes, Reads, FromClassIdx, ProcIndices);
878 }
879 }
880}
881
882/// Infer classes from per-processor InstReadWrite definitions.
883void CodeGenSchedModels::inferFromInstRWs(unsigned SCIdx) {
884 const RecVec &RWDefs = SchedClasses[SCIdx].InstRWs;
885 for (RecIter RWI = RWDefs.begin(), RWE = RWDefs.end(); RWI != RWE; ++RWI) {
Andrew Trick13745262012-10-03 23:06:32 +0000886 const RecVec *InstDefs = Sets.expand(*RWI);
887 RecIter II = InstDefs->begin(), IE = InstDefs->end();
Andrew Trick5e613c22012-09-15 00:19:59 +0000888 for (; II != IE; ++II) {
889 if (InstrClassMap[*II] == SCIdx)
890 break;
891 }
892 // If this class no longer has any instructions mapped to it, it has become
893 // irrelevant.
894 if (II == IE)
895 continue;
896 IdxVec Writes, Reads;
897 findRWs((*RWI)->getValueAsListOfDefs("OperandReadWrites"), Writes, Reads);
898 unsigned PIdx = getProcModel((*RWI)->getValueAsDef("SchedModel")).Index;
899 IdxVec ProcIndices(1, PIdx);
900 inferFromRW(Writes, Reads, SCIdx, ProcIndices);
901 }
902}
903
904namespace {
Andrew Trick92649882012-09-22 02:24:21 +0000905// Helper for substituteVariantOperand.
906struct TransVariant {
Andrew Trick2062b122012-10-03 23:06:28 +0000907 Record *VarOrSeqDef; // Variant or sequence.
908 unsigned RWIdx; // Index of this variant or sequence's matched type.
Andrew Trick92649882012-09-22 02:24:21 +0000909 unsigned ProcIdx; // Processor model index or zero for any.
910 unsigned TransVecIdx; // Index into PredTransitions::TransVec.
911
912 TransVariant(Record *def, unsigned rwi, unsigned pi, unsigned ti):
Andrew Trick2062b122012-10-03 23:06:28 +0000913 VarOrSeqDef(def), RWIdx(rwi), ProcIdx(pi), TransVecIdx(ti) {}
Andrew Trick92649882012-09-22 02:24:21 +0000914};
915
Andrew Trick5e613c22012-09-15 00:19:59 +0000916// Associate a predicate with the SchedReadWrite that it guards.
917// RWIdx is the index of the read/write variant.
918struct PredCheck {
919 bool IsRead;
920 unsigned RWIdx;
921 Record *Predicate;
922
923 PredCheck(bool r, unsigned w, Record *p): IsRead(r), RWIdx(w), Predicate(p) {}
924};
925
926// A Predicate transition is a list of RW sequences guarded by a PredTerm.
927struct PredTransition {
928 // A predicate term is a conjunction of PredChecks.
929 SmallVector<PredCheck, 4> PredTerm;
930 SmallVector<SmallVector<unsigned,4>, 16> WriteSequences;
931 SmallVector<SmallVector<unsigned,4>, 16> ReadSequences;
Andrew Trick92649882012-09-22 02:24:21 +0000932 SmallVector<unsigned, 4> ProcIndices;
Andrew Trick5e613c22012-09-15 00:19:59 +0000933};
934
935// Encapsulate a set of partially constructed transitions.
936// The results are built by repeated calls to substituteVariants.
937class PredTransitions {
938 CodeGenSchedModels &SchedModels;
939
940public:
941 std::vector<PredTransition> TransVec;
942
943 PredTransitions(CodeGenSchedModels &sm): SchedModels(sm) {}
944
945 void substituteVariantOperand(const SmallVectorImpl<unsigned> &RWSeq,
946 bool IsRead, unsigned StartIdx);
947
948 void substituteVariants(const PredTransition &Trans);
949
950#ifndef NDEBUG
951 void dump() const;
952#endif
953
954private:
955 bool mutuallyExclusive(Record *PredDef, ArrayRef<PredCheck> Term);
Andrew Trick2062b122012-10-03 23:06:28 +0000956 void getIntersectingVariants(
957 const CodeGenSchedRW &SchedRW, unsigned TransIdx,
958 std::vector<TransVariant> &IntersectingVariants);
Andrew Trick92649882012-09-22 02:24:21 +0000959 void pushVariant(const TransVariant &VInfo, bool IsRead);
Andrew Trick5e613c22012-09-15 00:19:59 +0000960};
961} // anonymous
962
963// Return true if this predicate is mutually exclusive with a PredTerm. This
964// degenerates into checking if the predicate is mutually exclusive with any
965// predicate in the Term's conjunction.
966//
967// All predicates associated with a given SchedRW are considered mutually
968// exclusive. This should work even if the conditions expressed by the
969// predicates are not exclusive because the predicates for a given SchedWrite
970// are always checked in the order they are defined in the .td file. Later
971// conditions implicitly negate any prior condition.
972bool PredTransitions::mutuallyExclusive(Record *PredDef,
973 ArrayRef<PredCheck> Term) {
974
975 for (ArrayRef<PredCheck>::iterator I = Term.begin(), E = Term.end();
976 I != E; ++I) {
977 if (I->Predicate == PredDef)
978 return false;
979
980 const CodeGenSchedRW &SchedRW = SchedModels.getSchedRW(I->RWIdx, I->IsRead);
981 assert(SchedRW.HasVariants && "PredCheck must refer to a SchedVariant");
982 RecVec Variants = SchedRW.TheDef->getValueAsListOfDefs("Variants");
983 for (RecIter VI = Variants.begin(), VE = Variants.end(); VI != VE; ++VI) {
984 if ((*VI)->getValueAsDef("Predicate") == PredDef)
985 return true;
986 }
987 }
988 return false;
989}
990
Andrew Trick2062b122012-10-03 23:06:28 +0000991static bool hasAliasedVariants(const CodeGenSchedRW &RW,
992 CodeGenSchedModels &SchedModels) {
993 if (RW.HasVariants)
994 return true;
995
996 for (RecIter I = RW.Aliases.begin(), E = RW.Aliases.end(); I != E; ++I) {
997 const CodeGenSchedRW &AliasRW =
998 SchedModels.getSchedRW((*I)->getValueAsDef("AliasRW"));
999 if (AliasRW.HasVariants)
1000 return true;
1001 if (AliasRW.IsSequence) {
1002 IdxVec ExpandedRWs;
1003 SchedModels.expandRWSequence(AliasRW.Index, ExpandedRWs, AliasRW.IsRead);
1004 for (IdxIter SI = ExpandedRWs.begin(), SE = ExpandedRWs.end();
1005 SI != SE; ++SI) {
1006 if (hasAliasedVariants(SchedModels.getSchedRW(*SI, AliasRW.IsRead),
1007 SchedModels)) {
1008 return true;
1009 }
1010 }
1011 }
1012 }
1013 return false;
1014}
1015
1016static bool hasVariant(ArrayRef<PredTransition> Transitions,
1017 CodeGenSchedModels &SchedModels) {
1018 for (ArrayRef<PredTransition>::iterator
1019 PTI = Transitions.begin(), PTE = Transitions.end();
1020 PTI != PTE; ++PTI) {
1021 for (SmallVectorImpl<SmallVector<unsigned,4> >::const_iterator
1022 WSI = PTI->WriteSequences.begin(), WSE = PTI->WriteSequences.end();
1023 WSI != WSE; ++WSI) {
1024 for (SmallVectorImpl<unsigned>::const_iterator
1025 WI = WSI->begin(), WE = WSI->end(); WI != WE; ++WI) {
1026 if (hasAliasedVariants(SchedModels.getSchedWrite(*WI), SchedModels))
1027 return true;
1028 }
1029 }
1030 for (SmallVectorImpl<SmallVector<unsigned,4> >::const_iterator
1031 RSI = PTI->ReadSequences.begin(), RSE = PTI->ReadSequences.end();
1032 RSI != RSE; ++RSI) {
1033 for (SmallVectorImpl<unsigned>::const_iterator
1034 RI = RSI->begin(), RE = RSI->end(); RI != RE; ++RI) {
1035 if (hasAliasedVariants(SchedModels.getSchedRead(*RI), SchedModels))
1036 return true;
1037 }
1038 }
1039 }
1040 return false;
1041}
1042
1043// Populate IntersectingVariants with any variants or aliased sequences of the
1044// given SchedRW whose processor indices and predicates are not mutually
1045// exclusive with the given transition,
1046void PredTransitions::getIntersectingVariants(
1047 const CodeGenSchedRW &SchedRW, unsigned TransIdx,
1048 std::vector<TransVariant> &IntersectingVariants) {
1049
1050 std::vector<TransVariant> Variants;
1051 if (SchedRW.HasVariants) {
1052 unsigned VarProcIdx = 0;
1053 if (SchedRW.TheDef->getValueInit("SchedModel")->isComplete()) {
1054 Record *ModelDef = SchedRW.TheDef->getValueAsDef("SchedModel");
1055 VarProcIdx = SchedModels.getProcModel(ModelDef).Index;
1056 }
1057 // Push each variant. Assign TransVecIdx later.
1058 const RecVec VarDefs = SchedRW.TheDef->getValueAsListOfDefs("Variants");
1059 for (RecIter RI = VarDefs.begin(), RE = VarDefs.end(); RI != RE; ++RI)
1060 Variants.push_back(TransVariant(*RI, SchedRW.Index, VarProcIdx, 0));
1061 }
1062 for (RecIter AI = SchedRW.Aliases.begin(), AE = SchedRW.Aliases.end();
1063 AI != AE; ++AI) {
1064 // If either the SchedAlias itself or the SchedReadWrite that it aliases
1065 // to is defined within a processor model, constrain all variants to
1066 // that processor.
1067 unsigned AliasProcIdx = 0;
1068 if ((*AI)->getValueInit("SchedModel")->isComplete()) {
1069 Record *ModelDef = (*AI)->getValueAsDef("SchedModel");
1070 AliasProcIdx = SchedModels.getProcModel(ModelDef).Index;
1071 }
1072 const CodeGenSchedRW &AliasRW =
1073 SchedModels.getSchedRW((*AI)->getValueAsDef("AliasRW"));
1074
1075 if (AliasRW.HasVariants) {
1076 const RecVec VarDefs = AliasRW.TheDef->getValueAsListOfDefs("Variants");
1077 for (RecIter RI = VarDefs.begin(), RE = VarDefs.end(); RI != RE; ++RI)
1078 Variants.push_back(TransVariant(*RI, AliasRW.Index, AliasProcIdx, 0));
1079 }
1080 if (AliasRW.IsSequence) {
1081 Variants.push_back(
1082 TransVariant(AliasRW.TheDef, SchedRW.Index, AliasProcIdx, 0));
1083 }
1084 }
1085 for (unsigned VIdx = 0, VEnd = Variants.size(); VIdx != VEnd; ++VIdx) {
1086 TransVariant &Variant = Variants[VIdx];
1087 // Don't expand variants if the processor models don't intersect.
1088 // A zero processor index means any processor.
1089 SmallVector<unsigned, 4> &ProcIndices = TransVec[TransIdx].ProcIndices;
1090 if (ProcIndices[0] && Variants[VIdx].ProcIdx) {
1091 unsigned Cnt = std::count(ProcIndices.begin(), ProcIndices.end(),
1092 Variant.ProcIdx);
1093 if (!Cnt)
1094 continue;
1095 if (Cnt > 1) {
1096 const CodeGenProcModel &PM =
1097 *(SchedModels.procModelBegin() + Variant.ProcIdx);
1098 throw TGError(Variant.VarOrSeqDef->getLoc(),
1099 "Multiple variants defined for processor " + PM.ModelName +
1100 " Ensure only one SchedAlias exists per RW.");
1101 }
1102 }
1103 if (Variant.VarOrSeqDef->isSubClassOf("SchedVar")) {
1104 Record *PredDef = Variant.VarOrSeqDef->getValueAsDef("Predicate");
1105 if (mutuallyExclusive(PredDef, TransVec[TransIdx].PredTerm))
1106 continue;
1107 }
1108 if (IntersectingVariants.empty()) {
1109 // The first variant builds on the existing transition.
1110 Variant.TransVecIdx = TransIdx;
1111 IntersectingVariants.push_back(Variant);
1112 }
1113 else {
1114 // Push another copy of the current transition for more variants.
1115 Variant.TransVecIdx = TransVec.size();
1116 IntersectingVariants.push_back(Variant);
1117 TransVec.push_back(TransVec[TransIdx]);
1118 }
1119 }
1120}
1121
Andrew Trick92649882012-09-22 02:24:21 +00001122// Push the Reads/Writes selected by this variant onto the PredTransition
1123// specified by VInfo.
1124void PredTransitions::
1125pushVariant(const TransVariant &VInfo, bool IsRead) {
1126
1127 PredTransition &Trans = TransVec[VInfo.TransVecIdx];
1128
Andrew Trick92649882012-09-22 02:24:21 +00001129 // If this operand transition is reached through a processor-specific alias,
1130 // then the whole transition is specific to this processor.
1131 if (VInfo.ProcIdx != 0)
1132 Trans.ProcIndices.assign(1, VInfo.ProcIdx);
1133
Andrew Trick5e613c22012-09-15 00:19:59 +00001134 IdxVec SelectedRWs;
Andrew Trick2062b122012-10-03 23:06:28 +00001135 if (VInfo.VarOrSeqDef->isSubClassOf("SchedVar")) {
1136 Record *PredDef = VInfo.VarOrSeqDef->getValueAsDef("Predicate");
1137 Trans.PredTerm.push_back(PredCheck(IsRead, VInfo.RWIdx,PredDef));
1138 RecVec SelectedDefs = VInfo.VarOrSeqDef->getValueAsListOfDefs("Selected");
1139 SchedModels.findRWs(SelectedDefs, SelectedRWs, IsRead);
1140 }
1141 else {
1142 assert(VInfo.VarOrSeqDef->isSubClassOf("WriteSequence") &&
1143 "variant must be a SchedVariant or aliased WriteSequence");
1144 SelectedRWs.push_back(SchedModels.getSchedRWIdx(VInfo.VarOrSeqDef, IsRead));
1145 }
Andrew Trick5e613c22012-09-15 00:19:59 +00001146
Andrew Trick92649882012-09-22 02:24:21 +00001147 const CodeGenSchedRW &SchedRW = SchedModels.getSchedRW(VInfo.RWIdx, IsRead);
Andrew Trick5e613c22012-09-15 00:19:59 +00001148
1149 SmallVectorImpl<SmallVector<unsigned,4> > &RWSequences = IsRead
1150 ? Trans.ReadSequences : Trans.WriteSequences;
1151 if (SchedRW.IsVariadic) {
1152 unsigned OperIdx = RWSequences.size()-1;
1153 // Make N-1 copies of this transition's last sequence.
1154 for (unsigned i = 1, e = SelectedRWs.size(); i != e; ++i) {
1155 RWSequences.push_back(RWSequences[OperIdx]);
1156 }
1157 // Push each of the N elements of the SelectedRWs onto a copy of the last
1158 // sequence (split the current operand into N operands).
1159 // Note that write sequences should be expanded within this loop--the entire
1160 // sequence belongs to a single operand.
1161 for (IdxIter RWI = SelectedRWs.begin(), RWE = SelectedRWs.end();
1162 RWI != RWE; ++RWI, ++OperIdx) {
1163 IdxVec ExpandedRWs;
1164 if (IsRead)
1165 ExpandedRWs.push_back(*RWI);
1166 else
1167 SchedModels.expandRWSequence(*RWI, ExpandedRWs, IsRead);
1168 RWSequences[OperIdx].insert(RWSequences[OperIdx].end(),
1169 ExpandedRWs.begin(), ExpandedRWs.end());
1170 }
1171 assert(OperIdx == RWSequences.size() && "missed a sequence");
1172 }
1173 else {
1174 // Push this transition's expanded sequence onto this transition's last
1175 // sequence (add to the current operand's sequence).
1176 SmallVectorImpl<unsigned> &Seq = RWSequences.back();
1177 IdxVec ExpandedRWs;
1178 for (IdxIter RWI = SelectedRWs.begin(), RWE = SelectedRWs.end();
1179 RWI != RWE; ++RWI) {
1180 if (IsRead)
1181 ExpandedRWs.push_back(*RWI);
1182 else
1183 SchedModels.expandRWSequence(*RWI, ExpandedRWs, IsRead);
1184 }
1185 Seq.insert(Seq.end(), ExpandedRWs.begin(), ExpandedRWs.end());
1186 }
1187}
1188
1189// RWSeq is a sequence of all Reads or all Writes for the next read or write
1190// operand. StartIdx is an index into TransVec where partial results
Andrew Trick92649882012-09-22 02:24:21 +00001191// starts. RWSeq must be applied to all transitions between StartIdx and the end
Andrew Trick5e613c22012-09-15 00:19:59 +00001192// of TransVec.
1193void PredTransitions::substituteVariantOperand(
1194 const SmallVectorImpl<unsigned> &RWSeq, bool IsRead, unsigned StartIdx) {
1195
1196 // Visit each original RW within the current sequence.
1197 for (SmallVectorImpl<unsigned>::const_iterator
1198 RWI = RWSeq.begin(), RWE = RWSeq.end(); RWI != RWE; ++RWI) {
1199 const CodeGenSchedRW &SchedRW = SchedModels.getSchedRW(*RWI, IsRead);
1200 // Push this RW on all partial PredTransitions or distribute variants.
1201 // New PredTransitions may be pushed within this loop which should not be
1202 // revisited (TransEnd must be loop invariant).
1203 for (unsigned TransIdx = StartIdx, TransEnd = TransVec.size();
1204 TransIdx != TransEnd; ++TransIdx) {
1205 // In the common case, push RW onto the current operand's sequence.
Andrew Trick92649882012-09-22 02:24:21 +00001206 if (!hasAliasedVariants(SchedRW, SchedModels)) {
Andrew Trick5e613c22012-09-15 00:19:59 +00001207 if (IsRead)
1208 TransVec[TransIdx].ReadSequences.back().push_back(*RWI);
1209 else
1210 TransVec[TransIdx].WriteSequences.back().push_back(*RWI);
1211 continue;
1212 }
1213 // Distribute this partial PredTransition across intersecting variants.
Andrew Trick2062b122012-10-03 23:06:28 +00001214 // This will push a copies of TransVec[TransIdx] on the back of TransVec.
Andrew Trick92649882012-09-22 02:24:21 +00001215 std::vector<TransVariant> IntersectingVariants;
Andrew Trick2062b122012-10-03 23:06:28 +00001216 getIntersectingVariants(SchedRW, TransIdx, IntersectingVariants);
Andrew Trick92649882012-09-22 02:24:21 +00001217 if (IntersectingVariants.empty())
1218 throw TGError(SchedRW.TheDef->getLoc(), "No variant of this type has a "
1219 "matching predicate on any processor ");
Andrew Trick5e613c22012-09-15 00:19:59 +00001220 // Now expand each variant on top of its copy of the transition.
Andrew Trick92649882012-09-22 02:24:21 +00001221 for (std::vector<TransVariant>::const_iterator
Andrew Trick5e613c22012-09-15 00:19:59 +00001222 IVI = IntersectingVariants.begin(),
1223 IVE = IntersectingVariants.end();
Andrew Trick92649882012-09-22 02:24:21 +00001224 IVI != IVE; ++IVI) {
1225 pushVariant(*IVI, IsRead);
1226 }
Andrew Trick5e613c22012-09-15 00:19:59 +00001227 }
1228 }
1229}
1230
1231// For each variant of a Read/Write in Trans, substitute the sequence of
1232// Read/Writes guarded by the variant. This is exponential in the number of
1233// variant Read/Writes, but in practice detection of mutually exclusive
1234// predicates should result in linear growth in the total number variants.
1235//
1236// This is one step in a breadth-first search of nested variants.
1237void PredTransitions::substituteVariants(const PredTransition &Trans) {
1238 // Build up a set of partial results starting at the back of
1239 // PredTransitions. Remember the first new transition.
1240 unsigned StartIdx = TransVec.size();
1241 TransVec.resize(TransVec.size() + 1);
1242 TransVec.back().PredTerm = Trans.PredTerm;
Andrew Trick92649882012-09-22 02:24:21 +00001243 TransVec.back().ProcIndices = Trans.ProcIndices;
Andrew Trick5e613c22012-09-15 00:19:59 +00001244
1245 // Visit each original write sequence.
1246 for (SmallVectorImpl<SmallVector<unsigned,4> >::const_iterator
1247 WSI = Trans.WriteSequences.begin(), WSE = Trans.WriteSequences.end();
1248 WSI != WSE; ++WSI) {
1249 // Push a new (empty) write sequence onto all partial Transitions.
1250 for (std::vector<PredTransition>::iterator I =
1251 TransVec.begin() + StartIdx, E = TransVec.end(); I != E; ++I) {
1252 I->WriteSequences.resize(I->WriteSequences.size() + 1);
1253 }
1254 substituteVariantOperand(*WSI, /*IsRead=*/false, StartIdx);
1255 }
1256 // Visit each original read sequence.
1257 for (SmallVectorImpl<SmallVector<unsigned,4> >::const_iterator
1258 RSI = Trans.ReadSequences.begin(), RSE = Trans.ReadSequences.end();
1259 RSI != RSE; ++RSI) {
1260 // Push a new (empty) read sequence onto all partial Transitions.
1261 for (std::vector<PredTransition>::iterator I =
1262 TransVec.begin() + StartIdx, E = TransVec.end(); I != E; ++I) {
1263 I->ReadSequences.resize(I->ReadSequences.size() + 1);
1264 }
1265 substituteVariantOperand(*RSI, /*IsRead=*/true, StartIdx);
1266 }
1267}
1268
Andrew Trick5e613c22012-09-15 00:19:59 +00001269// Create a new SchedClass for each variant found by inferFromRW. Pass
Andrew Trick5e613c22012-09-15 00:19:59 +00001270static void inferFromTransitions(ArrayRef<PredTransition> LastTransitions,
Andrew Trick92649882012-09-22 02:24:21 +00001271 unsigned FromClassIdx,
Andrew Trick5e613c22012-09-15 00:19:59 +00001272 CodeGenSchedModels &SchedModels) {
1273 // For each PredTransition, create a new CodeGenSchedTransition, which usually
1274 // requires creating a new SchedClass.
1275 for (ArrayRef<PredTransition>::iterator
1276 I = LastTransitions.begin(), E = LastTransitions.end(); I != E; ++I) {
1277 IdxVec OperWritesVariant;
1278 for (SmallVectorImpl<SmallVector<unsigned,4> >::const_iterator
1279 WSI = I->WriteSequences.begin(), WSE = I->WriteSequences.end();
1280 WSI != WSE; ++WSI) {
1281 // Create a new write representing the expanded sequence.
1282 OperWritesVariant.push_back(
1283 SchedModels.findOrInsertRW(*WSI, /*IsRead=*/false));
1284 }
1285 IdxVec OperReadsVariant;
1286 for (SmallVectorImpl<SmallVector<unsigned,4> >::const_iterator
1287 RSI = I->ReadSequences.begin(), RSE = I->ReadSequences.end();
1288 RSI != RSE; ++RSI) {
Andrew Trick92649882012-09-22 02:24:21 +00001289 // Create a new read representing the expanded sequence.
Andrew Trick5e613c22012-09-15 00:19:59 +00001290 OperReadsVariant.push_back(
1291 SchedModels.findOrInsertRW(*RSI, /*IsRead=*/true));
1292 }
Andrew Trick92649882012-09-22 02:24:21 +00001293 IdxVec ProcIndices(I->ProcIndices.begin(), I->ProcIndices.end());
Andrew Trick5e613c22012-09-15 00:19:59 +00001294 CodeGenSchedTransition SCTrans;
1295 SCTrans.ToClassIdx =
1296 SchedModels.addSchedClass(OperWritesVariant, OperReadsVariant,
1297 ProcIndices);
1298 SCTrans.ProcIndices = ProcIndices;
1299 // The final PredTerm is unique set of predicates guarding the transition.
1300 RecVec Preds;
1301 for (SmallVectorImpl<PredCheck>::const_iterator
1302 PI = I->PredTerm.begin(), PE = I->PredTerm.end(); PI != PE; ++PI) {
1303 Preds.push_back(PI->Predicate);
1304 }
1305 RecIter PredsEnd = std::unique(Preds.begin(), Preds.end());
1306 Preds.resize(PredsEnd - Preds.begin());
1307 SCTrans.PredTerm = Preds;
1308 SchedModels.getSchedClass(FromClassIdx).Transitions.push_back(SCTrans);
1309 }
1310}
1311
Andrew Trick92649882012-09-22 02:24:21 +00001312// Create new SchedClasses for the given ReadWrite list. If any of the
1313// ReadWrites refers to a SchedVariant, create a new SchedClass for each variant
1314// of the ReadWrite list, following Aliases if necessary.
Andrew Trick5e613c22012-09-15 00:19:59 +00001315void CodeGenSchedModels::inferFromRW(const IdxVec &OperWrites,
1316 const IdxVec &OperReads,
1317 unsigned FromClassIdx,
1318 const IdxVec &ProcIndices) {
Andrew Trick92649882012-09-22 02:24:21 +00001319 DEBUG(dbgs() << "INFER RW: ");
Andrew Trick5e613c22012-09-15 00:19:59 +00001320
1321 // Create a seed transition with an empty PredTerm and the expanded sequences
1322 // of SchedWrites for the current SchedClass.
1323 std::vector<PredTransition> LastTransitions;
1324 LastTransitions.resize(1);
Andrew Trick92649882012-09-22 02:24:21 +00001325 LastTransitions.back().ProcIndices.append(ProcIndices.begin(),
1326 ProcIndices.end());
1327
Andrew Trick5e613c22012-09-15 00:19:59 +00001328 for (IdxIter I = OperWrites.begin(), E = OperWrites.end(); I != E; ++I) {
1329 IdxVec WriteSeq;
1330 expandRWSequence(*I, WriteSeq, /*IsRead=*/false);
1331 unsigned Idx = LastTransitions[0].WriteSequences.size();
1332 LastTransitions[0].WriteSequences.resize(Idx + 1);
1333 SmallVectorImpl<unsigned> &Seq = LastTransitions[0].WriteSequences[Idx];
1334 for (IdxIter WI = WriteSeq.begin(), WE = WriteSeq.end(); WI != WE; ++WI)
1335 Seq.push_back(*WI);
1336 DEBUG(dbgs() << "("; dumpIdxVec(Seq); dbgs() << ") ");
1337 }
1338 DEBUG(dbgs() << " Reads: ");
1339 for (IdxIter I = OperReads.begin(), E = OperReads.end(); I != E; ++I) {
1340 IdxVec ReadSeq;
1341 expandRWSequence(*I, ReadSeq, /*IsRead=*/true);
1342 unsigned Idx = LastTransitions[0].ReadSequences.size();
1343 LastTransitions[0].ReadSequences.resize(Idx + 1);
1344 SmallVectorImpl<unsigned> &Seq = LastTransitions[0].ReadSequences[Idx];
1345 for (IdxIter RI = ReadSeq.begin(), RE = ReadSeq.end(); RI != RE; ++RI)
1346 Seq.push_back(*RI);
1347 DEBUG(dbgs() << "("; dumpIdxVec(Seq); dbgs() << ") ");
1348 }
1349 DEBUG(dbgs() << '\n');
1350
1351 // Collect all PredTransitions for individual operands.
1352 // Iterate until no variant writes remain.
1353 while (hasVariant(LastTransitions, *this)) {
1354 PredTransitions Transitions(*this);
1355 for (std::vector<PredTransition>::const_iterator
1356 I = LastTransitions.begin(), E = LastTransitions.end();
1357 I != E; ++I) {
1358 Transitions.substituteVariants(*I);
1359 }
1360 DEBUG(Transitions.dump());
1361 LastTransitions.swap(Transitions.TransVec);
1362 }
1363 // If the first transition has no variants, nothing to do.
1364 if (LastTransitions[0].PredTerm.empty())
1365 return;
1366
1367 // WARNING: We are about to mutate the SchedClasses vector. Do not refer to
1368 // OperWrites, OperReads, or ProcIndices after calling inferFromTransitions.
Andrew Trick92649882012-09-22 02:24:21 +00001369 inferFromTransitions(LastTransitions, FromClassIdx, *this);
Andrew Trick5e613c22012-09-15 00:19:59 +00001370}
1371
Andrew Trick3cbd1782012-09-15 00:20:02 +00001372// Collect and sort WriteRes, ReadAdvance, and ProcResources.
1373void CodeGenSchedModels::collectProcResources() {
1374 // Add any subtarget-specific SchedReadWrites that are directly associated
1375 // with processor resources. Refer to the parent SchedClass's ProcIndices to
1376 // determine which processors they apply to.
1377 for (SchedClassIter SCI = schedClassBegin(), SCE = schedClassEnd();
1378 SCI != SCE; ++SCI) {
1379 if (SCI->ItinClassDef)
1380 collectItinProcResources(SCI->ItinClassDef);
1381 else
1382 collectRWResources(SCI->Writes, SCI->Reads, SCI->ProcIndices);
1383 }
1384 // Add resources separately defined by each subtarget.
1385 RecVec WRDefs = Records.getAllDerivedDefinitions("WriteRes");
1386 for (RecIter WRI = WRDefs.begin(), WRE = WRDefs.end(); WRI != WRE; ++WRI) {
1387 Record *ModelDef = (*WRI)->getValueAsDef("SchedModel");
1388 addWriteRes(*WRI, getProcModel(ModelDef).Index);
1389 }
1390 RecVec RADefs = Records.getAllDerivedDefinitions("ReadAdvance");
1391 for (RecIter RAI = RADefs.begin(), RAE = RADefs.end(); RAI != RAE; ++RAI) {
1392 Record *ModelDef = (*RAI)->getValueAsDef("SchedModel");
1393 addReadAdvance(*RAI, getProcModel(ModelDef).Index);
1394 }
1395 // Finalize each ProcModel by sorting the record arrays.
1396 for (unsigned PIdx = 0, PEnd = ProcModels.size(); PIdx != PEnd; ++PIdx) {
1397 CodeGenProcModel &PM = ProcModels[PIdx];
1398 std::sort(PM.WriteResDefs.begin(), PM.WriteResDefs.end(),
1399 LessRecord());
1400 std::sort(PM.ReadAdvanceDefs.begin(), PM.ReadAdvanceDefs.end(),
1401 LessRecord());
1402 std::sort(PM.ProcResourceDefs.begin(), PM.ProcResourceDefs.end(),
1403 LessRecord());
1404 DEBUG(
1405 PM.dump();
1406 dbgs() << "WriteResDefs: ";
1407 for (RecIter RI = PM.WriteResDefs.begin(),
1408 RE = PM.WriteResDefs.end(); RI != RE; ++RI) {
1409 if ((*RI)->isSubClassOf("WriteRes"))
1410 dbgs() << (*RI)->getValueAsDef("WriteType")->getName() << " ";
1411 else
1412 dbgs() << (*RI)->getName() << " ";
1413 }
1414 dbgs() << "\nReadAdvanceDefs: ";
1415 for (RecIter RI = PM.ReadAdvanceDefs.begin(),
1416 RE = PM.ReadAdvanceDefs.end(); RI != RE; ++RI) {
1417 if ((*RI)->isSubClassOf("ReadAdvance"))
1418 dbgs() << (*RI)->getValueAsDef("ReadType")->getName() << " ";
1419 else
1420 dbgs() << (*RI)->getName() << " ";
1421 }
1422 dbgs() << "\nProcResourceDefs: ";
1423 for (RecIter RI = PM.ProcResourceDefs.begin(),
1424 RE = PM.ProcResourceDefs.end(); RI != RE; ++RI) {
1425 dbgs() << (*RI)->getName() << " ";
1426 }
1427 dbgs() << '\n');
1428 }
1429}
1430
1431// Collect itinerary class resources for each processor.
1432void CodeGenSchedModels::collectItinProcResources(Record *ItinClassDef) {
1433 for (unsigned PIdx = 0, PEnd = ProcModels.size(); PIdx != PEnd; ++PIdx) {
1434 const CodeGenProcModel &PM = ProcModels[PIdx];
1435 // For all ItinRW entries.
1436 bool HasMatch = false;
1437 for (RecIter II = PM.ItinRWDefs.begin(), IE = PM.ItinRWDefs.end();
1438 II != IE; ++II) {
1439 RecVec Matched = (*II)->getValueAsListOfDefs("MatchedItinClasses");
1440 if (!std::count(Matched.begin(), Matched.end(), ItinClassDef))
1441 continue;
1442 if (HasMatch)
1443 throw TGError((*II)->getLoc(), "Duplicate itinerary class "
1444 + ItinClassDef->getName()
1445 + " in ItinResources for " + PM.ModelName);
1446 HasMatch = true;
1447 IdxVec Writes, Reads;
1448 findRWs((*II)->getValueAsListOfDefs("OperandReadWrites"), Writes, Reads);
1449 IdxVec ProcIndices(1, PIdx);
1450 collectRWResources(Writes, Reads, ProcIndices);
1451 }
1452 }
1453}
1454
Andrew Trickdbe6d432012-10-10 05:43:13 +00001455void CodeGenSchedModels::collectRWResources(unsigned RWIdx, bool IsRead,
1456 const IdxVec &ProcIndices) {
1457 const CodeGenSchedRW &SchedRW = getSchedRW(RWIdx, IsRead);
1458 if (SchedRW.TheDef) {
1459 if (!IsRead && SchedRW.TheDef->isSubClassOf("SchedWriteRes")) {
1460 for (IdxIter PI = ProcIndices.begin(), PE = ProcIndices.end();
1461 PI != PE; ++PI) {
1462 addWriteRes(SchedRW.TheDef, *PI);
1463 }
1464 }
1465 else if (IsRead && SchedRW.TheDef->isSubClassOf("SchedReadAdvance")) {
1466 for (IdxIter PI = ProcIndices.begin(), PE = ProcIndices.end();
1467 PI != PE; ++PI) {
1468 addReadAdvance(SchedRW.TheDef, *PI);
1469 }
1470 }
1471 }
1472 for (RecIter AI = SchedRW.Aliases.begin(), AE = SchedRW.Aliases.end();
1473 AI != AE; ++AI) {
1474 IdxVec AliasProcIndices;
1475 if ((*AI)->getValueInit("SchedModel")->isComplete()) {
1476 AliasProcIndices.push_back(
1477 getProcModel((*AI)->getValueAsDef("SchedModel")).Index);
1478 }
1479 else
1480 AliasProcIndices = ProcIndices;
1481 const CodeGenSchedRW &AliasRW = getSchedRW((*AI)->getValueAsDef("AliasRW"));
1482 assert(AliasRW.IsRead == IsRead && "cannot alias reads to writes");
1483
1484 IdxVec ExpandedRWs;
1485 expandRWSequence(AliasRW.Index, ExpandedRWs, IsRead);
1486 for (IdxIter SI = ExpandedRWs.begin(), SE = ExpandedRWs.end();
1487 SI != SE; ++SI) {
1488 collectRWResources(*SI, IsRead, AliasProcIndices);
1489 }
1490 }
1491}
Andrew Trick3cbd1782012-09-15 00:20:02 +00001492
1493// Collect resources for a set of read/write types and processor indices.
1494void CodeGenSchedModels::collectRWResources(const IdxVec &Writes,
1495 const IdxVec &Reads,
1496 const IdxVec &ProcIndices) {
1497
Andrew Trickdbe6d432012-10-10 05:43:13 +00001498 for (IdxIter WI = Writes.begin(), WE = Writes.end(); WI != WE; ++WI)
1499 collectRWResources(*WI, /*IsRead=*/false, ProcIndices);
1500
1501 for (IdxIter RI = Reads.begin(), RE = Reads.end(); RI != RE; ++RI)
1502 collectRWResources(*RI, /*IsRead=*/true, ProcIndices);
Andrew Trick3cbd1782012-09-15 00:20:02 +00001503}
1504
Andrew Trickdbe6d432012-10-10 05:43:13 +00001505
Andrew Trick3cbd1782012-09-15 00:20:02 +00001506// Find the processor's resource units for this kind of resource.
1507Record *CodeGenSchedModels::findProcResUnits(Record *ProcResKind,
1508 const CodeGenProcModel &PM) const {
1509 if (ProcResKind->isSubClassOf("ProcResourceUnits"))
1510 return ProcResKind;
1511
1512 Record *ProcUnitDef = 0;
1513 RecVec ProcResourceDefs =
1514 Records.getAllDerivedDefinitions("ProcResourceUnits");
1515
1516 for (RecIter RI = ProcResourceDefs.begin(), RE = ProcResourceDefs.end();
1517 RI != RE; ++RI) {
1518
1519 if ((*RI)->getValueAsDef("Kind") == ProcResKind
1520 && (*RI)->getValueAsDef("SchedModel") == PM.ModelDef) {
1521 if (ProcUnitDef) {
1522 throw TGError((*RI)->getLoc(),
1523 "Multiple ProcessorResourceUnits associated with "
1524 + ProcResKind->getName());
1525 }
1526 ProcUnitDef = *RI;
1527 }
1528 }
1529 if (!ProcUnitDef) {
1530 throw TGError(ProcResKind->getLoc(),
1531 "No ProcessorResources associated with "
1532 + ProcResKind->getName());
1533 }
1534 return ProcUnitDef;
1535}
1536
1537// Iteratively add a resource and its super resources.
1538void CodeGenSchedModels::addProcResource(Record *ProcResKind,
1539 CodeGenProcModel &PM) {
1540 for (;;) {
1541 Record *ProcResUnits = findProcResUnits(ProcResKind, PM);
1542
1543 // See if this ProcResource is already associated with this processor.
1544 RecIter I = std::find(PM.ProcResourceDefs.begin(),
1545 PM.ProcResourceDefs.end(), ProcResUnits);
1546 if (I != PM.ProcResourceDefs.end())
1547 return;
1548
1549 PM.ProcResourceDefs.push_back(ProcResUnits);
1550 if (!ProcResUnits->getValueInit("Super")->isComplete())
1551 return;
1552
1553 ProcResKind = ProcResUnits->getValueAsDef("Super");
1554 }
1555}
1556
1557// Add resources for a SchedWrite to this processor if they don't exist.
1558void CodeGenSchedModels::addWriteRes(Record *ProcWriteResDef, unsigned PIdx) {
Andrew Trick92649882012-09-22 02:24:21 +00001559 assert(PIdx && "don't add resources to an invalid Processor model");
1560
Andrew Trick3cbd1782012-09-15 00:20:02 +00001561 RecVec &WRDefs = ProcModels[PIdx].WriteResDefs;
1562 RecIter WRI = std::find(WRDefs.begin(), WRDefs.end(), ProcWriteResDef);
1563 if (WRI != WRDefs.end())
1564 return;
1565 WRDefs.push_back(ProcWriteResDef);
1566
1567 // Visit ProcResourceKinds referenced by the newly discovered WriteRes.
1568 RecVec ProcResDefs = ProcWriteResDef->getValueAsListOfDefs("ProcResources");
1569 for (RecIter WritePRI = ProcResDefs.begin(), WritePRE = ProcResDefs.end();
1570 WritePRI != WritePRE; ++WritePRI) {
1571 addProcResource(*WritePRI, ProcModels[PIdx]);
1572 }
1573}
1574
1575// Add resources for a ReadAdvance to this processor if they don't exist.
1576void CodeGenSchedModels::addReadAdvance(Record *ProcReadAdvanceDef,
1577 unsigned PIdx) {
1578 RecVec &RADefs = ProcModels[PIdx].ReadAdvanceDefs;
1579 RecIter I = std::find(RADefs.begin(), RADefs.end(), ProcReadAdvanceDef);
1580 if (I != RADefs.end())
1581 return;
1582 RADefs.push_back(ProcReadAdvanceDef);
1583}
1584
Andrew Trickbc4ff6e2012-09-17 22:18:43 +00001585unsigned CodeGenProcModel::getProcResourceIdx(Record *PRDef) const {
1586 RecIter PRPos = std::find(ProcResourceDefs.begin(), ProcResourceDefs.end(),
1587 PRDef);
1588 if (PRPos == ProcResourceDefs.end())
1589 throw TGError(PRDef->getLoc(), "ProcResource def is not included in "
1590 "the ProcResources list for " + ModelName);
1591 // Idx=0 is reserved for invalid.
1592 return 1 + PRPos - ProcResourceDefs.begin();
1593}
1594
Andrew Trick48605c32012-09-15 00:19:57 +00001595#ifndef NDEBUG
1596void CodeGenProcModel::dump() const {
1597 dbgs() << Index << ": " << ModelName << " "
1598 << (ModelDef ? ModelDef->getName() : "inferred") << " "
1599 << (ItinsDef ? ItinsDef->getName() : "no itinerary") << '\n';
1600}
1601
1602void CodeGenSchedRW::dump() const {
1603 dbgs() << Name << (IsVariadic ? " (V) " : " ");
1604 if (IsSequence) {
1605 dbgs() << "(";
1606 dumpIdxVec(Sequence);
1607 dbgs() << ")";
1608 }
1609}
1610
1611void CodeGenSchedClass::dump(const CodeGenSchedModels* SchedModels) const {
1612 dbgs() << "SCHEDCLASS " << Name << '\n'
1613 << " Writes: ";
1614 for (unsigned i = 0, N = Writes.size(); i < N; ++i) {
1615 SchedModels->getSchedWrite(Writes[i]).dump();
1616 if (i < N-1) {
1617 dbgs() << '\n';
1618 dbgs().indent(10);
1619 }
1620 }
1621 dbgs() << "\n Reads: ";
1622 for (unsigned i = 0, N = Reads.size(); i < N; ++i) {
1623 SchedModels->getSchedRead(Reads[i]).dump();
1624 if (i < N-1) {
1625 dbgs() << '\n';
1626 dbgs().indent(10);
1627 }
1628 }
1629 dbgs() << "\n ProcIdx: "; dumpIdxVec(ProcIndices); dbgs() << '\n';
1630}
Andrew Trick5e613c22012-09-15 00:19:59 +00001631
1632void PredTransitions::dump() const {
1633 dbgs() << "Expanded Variants:\n";
1634 for (std::vector<PredTransition>::const_iterator
1635 TI = TransVec.begin(), TE = TransVec.end(); TI != TE; ++TI) {
1636 dbgs() << "{";
1637 for (SmallVectorImpl<PredCheck>::const_iterator
1638 PCI = TI->PredTerm.begin(), PCE = TI->PredTerm.end();
1639 PCI != PCE; ++PCI) {
1640 if (PCI != TI->PredTerm.begin())
1641 dbgs() << ", ";
1642 dbgs() << SchedModels.getSchedRW(PCI->RWIdx, PCI->IsRead).Name
1643 << ":" << PCI->Predicate->getName();
1644 }
1645 dbgs() << "},\n => {";
1646 for (SmallVectorImpl<SmallVector<unsigned,4> >::const_iterator
1647 WSI = TI->WriteSequences.begin(), WSE = TI->WriteSequences.end();
1648 WSI != WSE; ++WSI) {
1649 dbgs() << "(";
1650 for (SmallVectorImpl<unsigned>::const_iterator
1651 WI = WSI->begin(), WE = WSI->end(); WI != WE; ++WI) {
1652 if (WI != WSI->begin())
1653 dbgs() << ", ";
1654 dbgs() << SchedModels.getSchedWrite(*WI).Name;
1655 }
1656 dbgs() << "),";
1657 }
1658 dbgs() << "}\n";
1659 }
1660}
Andrew Trick48605c32012-09-15 00:19:57 +00001661#endif // NDEBUG