blob: 4013d6c1100e7ff5ec3fef8f8c0f779452e02352 [file] [log] [blame]
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001//===-- MipsAsmPrinter.cpp - Mips LLVM assembly writer --------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00007//
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00008//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00009//
10// This file contains a printer that converts from our internal representation
11// of machine-dependent LLVM code to GAS-format MIPS assembly language.
12//
Akira Hatanaka4552c9a2011-04-15 21:51:11 +000013//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000014
15#define DEBUG_TYPE "mips-asm-printer"
Akira Hatanakaaa08ea02011-07-07 20:10:52 +000016#include "MipsAsmPrinter.h"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000017#include "Mips.h"
18#include "MipsInstrInfo.h"
Bruno Cardoso Lopesa4e82002007-07-11 23:24:41 +000019#include "MipsMachineFunction.h"
Akira Hatanaka794bf172011-07-07 23:56:50 +000020#include "MipsMCInstLower.h"
21#include "InstPrinter/MipsInstPrinter.h"
Bruno Cardoso Lopes46773792010-07-20 08:37:04 +000022#include "llvm/BasicBlock.h"
23#include "llvm/Instructions.h"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000024#include "llvm/CodeGen/MachineFunctionPass.h"
25#include "llvm/CodeGen/MachineConstantPool.h"
Bruno Cardoso Lopesa4e82002007-07-11 23:24:41 +000026#include "llvm/CodeGen/MachineFrameInfo.h"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000027#include "llvm/CodeGen/MachineInstr.h"
Akira Hatanaka5c21c9e2011-08-12 21:30:06 +000028#include "llvm/CodeGen/MachineMemOperand.h"
Chris Lattner6c2f9e12009-08-19 05:49:37 +000029#include "llvm/MC/MCStreamer.h"
Chris Lattneraf76e592009-08-22 20:48:53 +000030#include "llvm/MC/MCAsmInfo.h"
Akira Hatanaka794bf172011-07-07 23:56:50 +000031#include "llvm/MC/MCInst.h"
Chris Lattner325d3dc2009-09-13 17:14:04 +000032#include "llvm/MC/MCSymbol.h"
Chris Lattnerd62f1b42010-03-12 21:19:23 +000033#include "llvm/Target/Mangler.h"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000034#include "llvm/Target/TargetData.h"
Bruno Cardoso Lopes81092dc2011-03-04 17:51:39 +000035#include "llvm/Target/TargetLoweringObjectFile.h"
Bruno Cardoso Lopes753a9872007-11-12 19:49:57 +000036#include "llvm/Target/TargetOptions.h"
Daniel Dunbar51b198a2009-07-15 20:24:03 +000037#include "llvm/Target/TargetRegistry.h"
Chris Lattner7ad07c42010-04-04 06:12:20 +000038#include "llvm/ADT/SmallString.h"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000039#include "llvm/ADT/StringExtras.h"
Chris Lattnerb23569a2010-04-04 08:18:47 +000040#include "llvm/ADT/Twine.h"
41#include "llvm/Support/raw_ostream.h"
Akira Hatanakac4f24eb2011-07-01 01:04:43 +000042#include "llvm/Analysis/DebugInfo.h"
43
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000044using namespace llvm;
45
Akira Hatanakaaa08ea02011-07-07 20:10:52 +000046void MipsAsmPrinter::EmitInstruction(const MachineInstr *MI) {
47 SmallString<128> Str;
48 raw_svector_ostream OS(Str);
49
50 if (MI->isDebugValue()) {
51 PrintDebugValueComment(MI, OS);
52 return;
53 }
54
Akira Hatanaka794bf172011-07-07 23:56:50 +000055 MipsMCInstLower MCInstLowering(Mang, *MF, *this);
56 MCInst TmpInst0;
57 MCInstLowering.Lower(MI, TmpInst0);
Akira Hatanaka5c21c9e2011-08-12 21:30:06 +000058 unsigned Opc = MI->getOpcode();
59
60 // Convert aligned loads/stores to their unaligned counterparts.
61 // FIXME: expand other unaligned memory accesses too.
62 if ((Opc == Mips::LW || Opc == Mips::SW) && !MI->memoperands_empty() &&
63 (*MI->memoperands_begin())->getAlignment() < 4) {
64 MCInst Directive;
65 Directive.setOpcode(Mips::MACRO);
66 OutStreamer.EmitInstruction(Directive);
67 TmpInst0.setOpcode(Opc == Mips::LW ? Mips::ULW : Mips::USW);
68 OutStreamer.EmitInstruction(TmpInst0);
69 Directive.setOpcode(Mips::NOMACRO);
70 OutStreamer.EmitInstruction(Directive);
71 return;
72 }
73
Akira Hatanaka794bf172011-07-07 23:56:50 +000074 OutStreamer.EmitInstruction(TmpInst0);
Akira Hatanakaaa08ea02011-07-07 20:10:52 +000075}
76
Akira Hatanaka4552c9a2011-04-15 21:51:11 +000077//===----------------------------------------------------------------------===//
Bruno Cardoso Lopesdc0c04c2007-08-28 05:06:17 +000078//
79// Mips Asm Directives
80//
81// -- Frame directive "frame Stackpointer, Stacksize, RARegister"
82// Describe the stack frame.
83//
Bruno Cardoso Lopes81092dc2011-03-04 17:51:39 +000084// -- Mask directives "(f)mask bitmask, offset"
Bruno Cardoso Lopesdc0c04c2007-08-28 05:06:17 +000085// Tells the assembler which registers are saved and where.
Bruno Cardoso Lopes81092dc2011-03-04 17:51:39 +000086// bitmask - contain a little endian bitset indicating which registers are
87// saved on function prologue (e.g. with a 0x80000000 mask, the
Bruno Cardoso Lopesdc0c04c2007-08-28 05:06:17 +000088// assembler knows the register 31 (RA) is saved at prologue.
Bruno Cardoso Lopes81092dc2011-03-04 17:51:39 +000089// offset - the position before stack pointer subtraction indicating where
Bruno Cardoso Lopesdc0c04c2007-08-28 05:06:17 +000090// the first saved register on prologue is located. (e.g. with a
91//
92// Consider the following function prologue:
93//
Bill Wendling6ef781f2008-02-27 06:33:05 +000094// .frame $fp,48,$ra
95// .mask 0xc0000000,-8
96// addiu $sp, $sp, -48
97// sw $ra, 40($sp)
98// sw $fp, 36($sp)
Bruno Cardoso Lopesdc0c04c2007-08-28 05:06:17 +000099//
Bruno Cardoso Lopes81092dc2011-03-04 17:51:39 +0000100// With a 0xc0000000 mask, the assembler knows the register 31 (RA) and
101// 30 (FP) are saved at prologue. As the save order on prologue is from
102// left to right, RA is saved first. A -8 offset means that after the
Bruno Cardoso Lopesdc0c04c2007-08-28 05:06:17 +0000103// stack pointer subtration, the first register in the mask (RA) will be
104// saved at address 48-8=40.
105//
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000106//===----------------------------------------------------------------------===//
Bruno Cardoso Lopesdc0c04c2007-08-28 05:06:17 +0000107
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000108//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes43d526d2008-07-14 14:42:54 +0000109// Mask directives
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000110//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes43d526d2008-07-14 14:42:54 +0000111
Bruno Cardoso Lopes81092dc2011-03-04 17:51:39 +0000112// Create a bitmask with all callee saved registers for CPU or Floating Point
Bruno Cardoso Lopesbbe51362008-08-06 06:14:43 +0000113// registers. For CPU registers consider RA, GP and FP for saving if necessary.
Chris Lattner35c33bd2010-04-04 04:47:45 +0000114void MipsAsmPrinter::printSavedRegsBitmask(raw_ostream &O) {
Bruno Cardoso Lopesbbe51362008-08-06 06:14:43 +0000115 // CPU and FPU Saved Registers Bitmasks
Akira Hatanakaf8928c02011-05-23 20:34:30 +0000116 unsigned CPUBitmask = 0, FPUBitmask = 0;
117 int CPUTopSavedRegOff, FPUTopSavedRegOff;
Bruno Cardoso Lopesdc0c04c2007-08-28 05:06:17 +0000118
Bruno Cardoso Lopesbbe51362008-08-06 06:14:43 +0000119 // Set the CPU and FPU Bitmasks
Chris Lattnera34103f2010-01-28 06:22:43 +0000120 const MachineFrameInfo *MFI = MF->getFrameInfo();
Bruno Cardoso Lopesdc0c04c2007-08-28 05:06:17 +0000121 const std::vector<CalleeSavedInfo> &CSI = MFI->getCalleeSavedInfo();
Akira Hatanakaf8928c02011-05-23 20:34:30 +0000122 // size of stack area to which FP callee-saved regs are saved.
123 unsigned CPURegSize = Mips::CPURegsRegisterClass->getSize();
124 unsigned FGR32RegSize = Mips::FGR32RegisterClass->getSize();
125 unsigned AFGR64RegSize = Mips::AFGR64RegisterClass->getSize();
126 bool HasAFGR64Reg = false;
127 unsigned CSFPRegsSize = 0;
128 unsigned i, e = CSI.size();
129
130 // Set FPU Bitmask.
131 for (i = 0; i != e; ++i) {
Rafael Espindola42d075c2010-06-02 20:02:30 +0000132 unsigned Reg = CSI[i].getReg();
Rafael Espindola42d075c2010-06-02 20:02:30 +0000133 if (Mips::CPURegsRegisterClass->contains(Reg))
Akira Hatanakaf8928c02011-05-23 20:34:30 +0000134 break;
135
136 unsigned RegNum = MipsRegisterInfo::getRegisterNumbering(Reg);
137 if (Mips::AFGR64RegisterClass->contains(Reg)) {
138 FPUBitmask |= (3 << RegNum);
139 CSFPRegsSize += AFGR64RegSize;
140 HasAFGR64Reg = true;
141 continue;
142 }
143
144 FPUBitmask |= (1 << RegNum);
145 CSFPRegsSize += FGR32RegSize;
Bruno Cardoso Lopesbbe51362008-08-06 06:14:43 +0000146 }
Bruno Cardoso Lopesdc0c04c2007-08-28 05:06:17 +0000147
Akira Hatanakaf8928c02011-05-23 20:34:30 +0000148 // Set CPU Bitmask.
149 for (; i != e; ++i) {
150 unsigned Reg = CSI[i].getReg();
151 unsigned RegNum = MipsRegisterInfo::getRegisterNumbering(Reg);
152 CPUBitmask |= (1 << RegNum);
153 }
Anton Korobeynikovd0c38172010-11-18 21:19:35 +0000154
Akira Hatanakaf8928c02011-05-23 20:34:30 +0000155 // FP Regs are saved right below where the virtual frame pointer points to.
156 FPUTopSavedRegOff = FPUBitmask ?
157 (HasAFGR64Reg ? -AFGR64RegSize : -FGR32RegSize) : 0;
158
159 // CPU Regs are saved below FP Regs.
160 CPUTopSavedRegOff = CPUBitmask ? -CSFPRegsSize - CPURegSize : 0;
Bruno Cardoso Lopesdc0c04c2007-08-28 05:06:17 +0000161
Bruno Cardoso Lopesbbe51362008-08-06 06:14:43 +0000162 // Print CPUBitmask
Chris Lattner35c33bd2010-04-04 04:47:45 +0000163 O << "\t.mask \t"; printHex32(CPUBitmask, O);
Akira Hatanakaf8928c02011-05-23 20:34:30 +0000164 O << ',' << CPUTopSavedRegOff << '\n';
Bruno Cardoso Lopesbbe51362008-08-06 06:14:43 +0000165
166 // Print FPUBitmask
Akira Hatanakaf8928c02011-05-23 20:34:30 +0000167 O << "\t.fmask\t"; printHex32(FPUBitmask, O);
168 O << "," << FPUTopSavedRegOff << '\n';
Bruno Cardoso Lopesdc0c04c2007-08-28 05:06:17 +0000169}
170
171// Print a 32 bit hex number with all numbers.
Chris Lattner35c33bd2010-04-04 04:47:45 +0000172void MipsAsmPrinter::printHex32(unsigned Value, raw_ostream &O) {
Owen Andersoncb371882008-08-21 00:14:44 +0000173 O << "0x";
Bruno Cardoso Lopes81092dc2011-03-04 17:51:39 +0000174 for (int i = 7; i >= 0; i--)
Chris Lattner35c33bd2010-04-04 04:47:45 +0000175 O << utohexstr((Value & (0xF << (i*4))) >> (i*4));
Bruno Cardoso Lopesa4e82002007-07-11 23:24:41 +0000176}
177
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000178//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes43d526d2008-07-14 14:42:54 +0000179// Frame and Set directives
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000180//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes43d526d2008-07-14 14:42:54 +0000181
182/// Frame Directive
Chris Lattner9d7efd32010-04-04 07:05:53 +0000183void MipsAsmPrinter::emitFrameDirective() {
Bruno Cardoso Lopes43d526d2008-07-14 14:42:54 +0000184 const TargetRegisterInfo &RI = *TM.getRegisterInfo();
185
Chris Lattnera34103f2010-01-28 06:22:43 +0000186 unsigned stackReg = RI.getFrameRegister(*MF);
Bruno Cardoso Lopes43d526d2008-07-14 14:42:54 +0000187 unsigned returnReg = RI.getRARegister();
Chris Lattnera34103f2010-01-28 06:22:43 +0000188 unsigned stackSize = MF->getFrameInfo()->getStackSize();
Bruno Cardoso Lopes43d526d2008-07-14 14:42:54 +0000189
Chris Lattner9d7efd32010-04-04 07:05:53 +0000190 OutStreamer.EmitRawText("\t.frame\t$" +
Akira Hatanaka794bf172011-07-07 23:56:50 +0000191 Twine(LowercaseString(MipsInstPrinter::getRegisterName(stackReg))) +
192 "," + Twine(stackSize) + ",$" +
193 Twine(LowercaseString(MipsInstPrinter::getRegisterName(returnReg))));
Bruno Cardoso Lopes43d526d2008-07-14 14:42:54 +0000194}
195
196/// Emit Set directives.
Bruno Cardoso Lopes81092dc2011-03-04 17:51:39 +0000197const char *MipsAsmPrinter::getCurrentABIString() const {
Chris Lattner9d7efd32010-04-04 07:05:53 +0000198 switch (Subtarget->getTargetABI()) {
Bruno Cardoso Lopes81092dc2011-03-04 17:51:39 +0000199 case MipsSubtarget::O32: return "abi32";
Chris Lattner9d7efd32010-04-04 07:05:53 +0000200 case MipsSubtarget::O64: return "abiO64";
201 case MipsSubtarget::N32: return "abiN32";
202 case MipsSubtarget::N64: return "abi64";
203 case MipsSubtarget::EABI: return "eabi32"; // TODO: handle eabi64
204 default: break;
Bruno Cardoso Lopes43d526d2008-07-14 14:42:54 +0000205 }
206
Torok Edwinc23197a2009-07-14 16:55:14 +0000207 llvm_unreachable("Unknown Mips ABI");
Bruno Cardoso Lopes43d526d2008-07-14 14:42:54 +0000208 return NULL;
Bruno Cardoso Lopes81092dc2011-03-04 17:51:39 +0000209}
Bruno Cardoso Lopes43d526d2008-07-14 14:42:54 +0000210
Chris Lattner50060712010-01-27 23:23:58 +0000211void MipsAsmPrinter::EmitFunctionEntryLabel() {
Chris Lattner9d7efd32010-04-04 07:05:53 +0000212 OutStreamer.EmitRawText("\t.ent\t" + Twine(CurrentFnSym->getName()));
Chris Lattner50060712010-01-27 23:23:58 +0000213 OutStreamer.EmitLabel(CurrentFnSym);
214}
215
Chris Lattnera34103f2010-01-28 06:22:43 +0000216/// EmitFunctionBodyStart - Targets can override this to emit stuff before
217/// the first basic block in the function.
218void MipsAsmPrinter::EmitFunctionBodyStart() {
Chris Lattner9d7efd32010-04-04 07:05:53 +0000219 emitFrameDirective();
Bruno Cardoso Lopes81092dc2011-03-04 17:51:39 +0000220
Chris Lattner9d7efd32010-04-04 07:05:53 +0000221 SmallString<128> Str;
222 raw_svector_ostream OS(Str);
223 printSavedRegsBitmask(OS);
224 OutStreamer.EmitRawText(OS.str());
Chris Lattnera34103f2010-01-28 06:22:43 +0000225}
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000226
Chris Lattnera34103f2010-01-28 06:22:43 +0000227/// EmitFunctionBodyEnd - Targets can override this to emit stuff after
228/// the last basic block in the function.
229void MipsAsmPrinter::EmitFunctionBodyEnd() {
Chris Lattner745ec062010-01-28 01:48:52 +0000230 // There are instruction for this macros, but they must
231 // always be at the function end, and we can't emit and
Bruno Cardoso Lopes81092dc2011-03-04 17:51:39 +0000232 // break with BB logic.
Chris Lattner9d7efd32010-04-04 07:05:53 +0000233 OutStreamer.EmitRawText(StringRef("\t.set\tmacro"));
234 OutStreamer.EmitRawText(StringRef("\t.set\treorder"));
235 OutStreamer.EmitRawText("\t.end\t" + Twine(CurrentFnSym->getName()));
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000236}
237
Chris Lattnera34103f2010-01-28 06:22:43 +0000238
Bruno Cardoso Lopes46773792010-07-20 08:37:04 +0000239/// isBlockOnlyReachableByFallthough - Return true if the basic block has
240/// exactly one predecessor and the control transfer mechanism between
241/// the predecessor and this block is a fall-through.
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000242bool MipsAsmPrinter::isBlockOnlyReachableByFallthrough(const MachineBasicBlock*
243 MBB) const {
Bruno Cardoso Lopes46773792010-07-20 08:37:04 +0000244 // The predecessor has to be immediately before this block.
245 const MachineBasicBlock *Pred = *MBB->pred_begin();
246
247 // If the predecessor is a switch statement, assume a jump table
248 // implementation, so it is not a fall through.
249 if (const BasicBlock *bb = Pred->getBasicBlock())
250 if (isa<SwitchInst>(bb->getTerminator()))
251 return false;
Bruno Cardoso Lopes81092dc2011-03-04 17:51:39 +0000252
Akira Hatanakaa4485c42011-04-01 18:57:38 +0000253 // If this is a landing pad, it isn't a fall through. If it has no preds,
254 // then nothing falls through to it.
255 if (MBB->isLandingPad() || MBB->pred_empty())
256 return false;
257
258 // If there isn't exactly one predecessor, it can't be a fall through.
259 MachineBasicBlock::const_pred_iterator PI = MBB->pred_begin(), PI2 = PI;
260 ++PI2;
261
262 if (PI2 != MBB->pred_end())
263 return false;
264
265 // The predecessor has to be immediately before this block.
266 if (!Pred->isLayoutSuccessor(MBB))
267 return false;
268
269 // If the block is completely empty, then it definitely does fall through.
270 if (Pred->empty())
271 return true;
272
273 // Otherwise, check the last instruction.
274 // Check if the last terminator is an unconditional branch.
275 MachineBasicBlock::const_iterator I = Pred->end();
Akira Hatanakadc1652f2011-04-02 00:15:58 +0000276 while (I != Pred->begin() && !(--I)->getDesc().isTerminator()) ;
Akira Hatanakaa4485c42011-04-01 18:57:38 +0000277
278 return !I->getDesc().isBarrier();
Bruno Cardoso Lopes46773792010-07-20 08:37:04 +0000279}
280
Bruno Cardoso Lopes91ef8492008-08-02 19:42:36 +0000281// Print out an operand for an inline asm expression.
Bruno Cardoso Lopes81092dc2011-03-04 17:51:39 +0000282bool MipsAsmPrinter::PrintAsmOperand(const MachineInstr *MI, unsigned OpNo,
Chris Lattnerc75c0282010-04-04 05:29:35 +0000283 unsigned AsmVariant,const char *ExtraCode,
284 raw_ostream &O) {
Bruno Cardoso Lopes91ef8492008-08-02 19:42:36 +0000285 // Does this asm operand have a single letter operand modifier?
Bruno Cardoso Lopes81092dc2011-03-04 17:51:39 +0000286 if (ExtraCode && ExtraCode[0])
Bruno Cardoso Lopes91ef8492008-08-02 19:42:36 +0000287 return true; // Unknown modifier.
288
Chris Lattner35c33bd2010-04-04 04:47:45 +0000289 printOperand(MI, OpNo, O);
Bruno Cardoso Lopes91ef8492008-08-02 19:42:36 +0000290 return false;
291}
292
Akira Hatanaka21afc632011-06-21 00:40:49 +0000293bool MipsAsmPrinter::PrintAsmMemoryOperand(const MachineInstr *MI,
294 unsigned OpNum, unsigned AsmVariant,
295 const char *ExtraCode,
296 raw_ostream &O) {
297 if (ExtraCode && ExtraCode[0])
298 return true; // Unknown modifier.
299
300 const MachineOperand &MO = MI->getOperand(OpNum);
301 assert(MO.isReg() && "unexpected inline asm memory operand");
Akira Hatanaka794bf172011-07-07 23:56:50 +0000302 O << "0($" << MipsInstPrinter::getRegisterName(MO.getReg()) << ")";
Akira Hatanaka21afc632011-06-21 00:40:49 +0000303 return false;
304}
305
Chris Lattner35c33bd2010-04-04 04:47:45 +0000306void MipsAsmPrinter::printOperand(const MachineInstr *MI, int opNum,
307 raw_ostream &O) {
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000308 const MachineOperand &MO = MI->getOperand(opNum);
Bruno Cardoso Lopesc7db5612007-11-05 03:02:32 +0000309 bool closeP = false;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000310
Bruno Cardoso Lopesc517cb02009-09-01 17:27:58 +0000311 if (MO.getTargetFlags())
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000312 closeP = true;
Bruno Cardoso Lopesc517cb02009-09-01 17:27:58 +0000313
314 switch(MO.getTargetFlags()) {
315 case MipsII::MO_GPREL: O << "%gp_rel("; break;
316 case MipsII::MO_GOT_CALL: O << "%call16("; break;
Akira Hatanakae2e436a2011-04-01 21:41:06 +0000317 case MipsII::MO_GOT: O << "%got("; break;
318 case MipsII::MO_ABS_HI: O << "%hi("; break;
319 case MipsII::MO_ABS_LO: O << "%lo("; break;
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +0000320 case MipsII::MO_TLSGD: O << "%tlsgd("; break;
321 case MipsII::MO_GOTTPREL: O << "%gottprel("; break;
322 case MipsII::MO_TPREL_HI: O << "%tprel_hi("; break;
323 case MipsII::MO_TPREL_LO: O << "%tprel_lo("; break;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000324 }
Bruno Cardoso Lopesc517cb02009-09-01 17:27:58 +0000325
Chris Lattner762ccea2009-09-13 20:31:40 +0000326 switch (MO.getType()) {
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000327 case MachineOperand::MO_Register:
Akira Hatanaka794bf172011-07-07 23:56:50 +0000328 O << '$'
329 << LowercaseString(MipsInstPrinter::getRegisterName(MO.getReg()));
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000330 break;
331
332 case MachineOperand::MO_Immediate:
Akira Hatanakace98deb2011-05-24 21:22:21 +0000333 O << MO.getImm();
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000334 break;
335
336 case MachineOperand::MO_MachineBasicBlock:
Chris Lattner1b2eb0e2010-03-13 21:04:28 +0000337 O << *MO.getMBB()->getSymbol();
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000338 return;
339
340 case MachineOperand::MO_GlobalAddress:
Chris Lattnerd62f1b42010-03-12 21:19:23 +0000341 O << *Mang->getSymbol(MO.getGlobal());
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000342 break;
343
Bruno Cardoso Lopesca8a2aa2011-03-04 20:01:52 +0000344 case MachineOperand::MO_BlockAddress: {
345 MCSymbol* BA = GetBlockAddressSymbol(MO.getBlockAddress());
346 O << BA->getName();
347 break;
348 }
349
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000350 case MachineOperand::MO_ExternalSymbol:
Chris Lattner10b318b2010-01-17 21:43:43 +0000351 O << *GetExternalSymbolSymbol(MO.getSymbolName());
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000352 break;
353
Bruno Cardoso Lopes753a9872007-11-12 19:49:57 +0000354 case MachineOperand::MO_JumpTableIndex:
Chris Lattner33adcfb2009-08-22 21:43:10 +0000355 O << MAI->getPrivateGlobalPrefix() << "JTI" << getFunctionNumber()
Chris Lattner12164412010-01-16 00:21:18 +0000356 << '_' << MO.getIndex();
Bruno Cardoso Lopes753a9872007-11-12 19:49:57 +0000357 break;
358
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000359 case MachineOperand::MO_ConstantPoolIndex:
Chris Lattner33adcfb2009-08-22 21:43:10 +0000360 O << MAI->getPrivateGlobalPrefix() << "CPI"
Chris Lattner8aa797a2007-12-30 23:10:15 +0000361 << getFunctionNumber() << "_" << MO.getIndex();
Bruno Cardoso Lopes2045c472009-11-19 06:06:13 +0000362 if (MO.getOffset())
363 O << "+" << MO.getOffset();
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000364 break;
Bruno Cardoso Lopes81092dc2011-03-04 17:51:39 +0000365
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000366 default:
Torok Edwinc23197a2009-07-14 16:55:14 +0000367 llvm_unreachable("<unknown operand type>");
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000368 }
369
370 if (closeP) O << ")";
371}
372
Chris Lattner35c33bd2010-04-04 04:47:45 +0000373void MipsAsmPrinter::printUnsignedImm(const MachineInstr *MI, int opNum,
374 raw_ostream &O) {
Bruno Cardoso Lopes739e4412008-08-13 07:13:40 +0000375 const MachineOperand &MO = MI->getOperand(opNum);
Devang Patela00adba2010-04-27 22:24:37 +0000376 if (MO.isImm())
Bruno Cardoso Lopes739e4412008-08-13 07:13:40 +0000377 O << (unsigned short int)MO.getImm();
Bruno Cardoso Lopes81092dc2011-03-04 17:51:39 +0000378 else
Chris Lattner35c33bd2010-04-04 04:47:45 +0000379 printOperand(MI, opNum, O);
Bruno Cardoso Lopes739e4412008-08-13 07:13:40 +0000380}
381
382void MipsAsmPrinter::
Akira Hatanaka03236be2011-07-07 20:54:20 +0000383printMemOperand(const MachineInstr *MI, int opNum, raw_ostream &O) {
Bruno Cardoso Lopes81092dc2011-03-04 17:51:39 +0000384 // Load/Store memory operands -- imm($reg)
385 // If PIC target the target is loaded as the
Bruno Cardoso Lopesc7db5612007-11-05 03:02:32 +0000386 // pattern lw $25,%call16($28)
Chris Lattner35c33bd2010-04-04 04:47:45 +0000387 printOperand(MI, opNum+1, O);
Akira Hatanakad3ac47f2011-07-07 18:57:00 +0000388 O << "(";
389 printOperand(MI, opNum, O);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000390 O << ")";
391}
392
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000393void MipsAsmPrinter::
Akira Hatanaka03236be2011-07-07 20:54:20 +0000394printMemOperandEA(const MachineInstr *MI, int opNum, raw_ostream &O) {
395 // when using stack locations for not load/store instructions
396 // print the same way as all normal 3 operand instructions.
397 printOperand(MI, opNum, O);
398 O << ", ";
399 printOperand(MI, opNum+1, O);
400 return;
401}
402
403void MipsAsmPrinter::
Chris Lattner35c33bd2010-04-04 04:47:45 +0000404printFCCOperand(const MachineInstr *MI, int opNum, raw_ostream &O,
405 const char *Modifier) {
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000406 const MachineOperand& MO = MI->getOperand(opNum);
Bruno Cardoso Lopes81092dc2011-03-04 17:51:39 +0000407 O << Mips::MipsFCCToString((Mips::CondCode)MO.getImm());
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000408}
409
Bob Wilson812209a2009-09-30 22:06:26 +0000410void MipsAsmPrinter::EmitStartOfAsmFile(Module &M) {
Chris Lattner6c2f9e12009-08-19 05:49:37 +0000411 // FIXME: Use SwitchSection.
Bruno Cardoso Lopes81092dc2011-03-04 17:51:39 +0000412
Bruno Cardoso Lopes43d526d2008-07-14 14:42:54 +0000413 // Tell the assembler which ABI we are using
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000414 OutStreamer.EmitRawText("\t.section .mdebug." + Twine(getCurrentABIString()));
Bruno Cardoso Lopes43d526d2008-07-14 14:42:54 +0000415
416 // TODO: handle O64 ABI
Benjamin Kramer75e818a2010-04-05 10:17:15 +0000417 if (Subtarget->isABI_EABI()) {
Chris Lattner9d7efd32010-04-04 07:05:53 +0000418 if (Subtarget->isGP32bit())
419 OutStreamer.EmitRawText(StringRef("\t.section .gcc_compiled_long32"));
420 else
421 OutStreamer.EmitRawText(StringRef("\t.section .gcc_compiled_long64"));
Benjamin Kramer75e818a2010-04-05 10:17:15 +0000422 }
Bruno Cardoso Lopes43d526d2008-07-14 14:42:54 +0000423
424 // return to previous section
Bruno Cardoso Lopes81092dc2011-03-04 17:51:39 +0000425 OutStreamer.EmitRawText(StringRef("\t.previous"));
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000426}
427
Akira Hatanakac4f24eb2011-07-01 01:04:43 +0000428MachineLocation
429MipsAsmPrinter::getDebugValueLocation(const MachineInstr *MI) const {
430 // Handles frame addresses emitted in MipsInstrInfo::emitFrameIndexDebugValue.
431 assert(MI->getNumOperands() == 4 && "Invalid no. of machine operands!");
432 assert(MI->getOperand(0).isReg() && MI->getOperand(1).isImm() &&
433 "Unexpected MachineOperand types");
434 return MachineLocation(MI->getOperand(0).getReg(),
435 MI->getOperand(1).getImm());
436}
437
438void MipsAsmPrinter::PrintDebugValueComment(const MachineInstr *MI,
439 raw_ostream &OS) {
440 // TODO: implement
441}
442
Bob Wilsona96751f2009-06-23 23:59:40 +0000443// Force static initialization.
Bruno Cardoso Lopes81092dc2011-03-04 17:51:39 +0000444extern "C" void LLVMInitializeMipsAsmPrinter() {
Daniel Dunbar0c795d62009-07-25 06:49:55 +0000445 RegisterAsmPrinter<MipsAsmPrinter> X(TheMipsTarget);
446 RegisterAsmPrinter<MipsAsmPrinter> Y(TheMipselTarget);
Daniel Dunbar51b198a2009-07-15 20:24:03 +0000447}