blob: 397736a2bf38585544dd72d15e5e9ebf5930672e [file] [log] [blame]
Chris Lattner97f06932009-10-19 20:20:46 +00001//===-- ARMAsmPrinter.cpp - Print machine code to an ARM .s file ----------===//
2//
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00003// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00006// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file contains a printer that converts from our internal representation
11// of machine-dependent LLVM code to GAS-format ARM assembly language.
12//
13//===----------------------------------------------------------------------===//
14
Chris Lattner95b2c7d2006-12-19 22:59:26 +000015#define DEBUG_TYPE "asm-printer"
Jim Grosbachbaf120f2010-12-01 03:45:07 +000016#include "ARMAsmPrinter.h"
Craig Topperc1f6f422012-03-17 07:33:42 +000017#include "ARM.h"
Evan Chengb72d2a92011-01-11 21:46:47 +000018#include "ARMBuildAttrs.h"
Evan Chengb72d2a92011-01-11 21:46:47 +000019#include "ARMConstantPoolValue.h"
Chris Lattner97f06932009-10-19 20:20:46 +000020#include "ARMMachineFunctionInfo.h"
Chris Lattner97f06932009-10-19 20:20:46 +000021#include "ARMTargetMachine.h"
Jason W Kim17b443d2010-10-11 23:01:44 +000022#include "ARMTargetObjectFile.h"
Evan Chengb72d2a92011-01-11 21:46:47 +000023#include "InstPrinter/ARMInstPrinter.h"
Evan Chengee04a6d2011-07-20 23:34:39 +000024#include "MCTargetDesc/ARMAddressingModes.h"
25#include "MCTargetDesc/ARMMCExpr.h"
Jim Grosbach837c28a2012-10-04 21:33:24 +000026#include "llvm/ADT/SetVector.h"
27#include "llvm/ADT/SmallString.h"
Dan Gohmancf20ac42009-08-13 01:36:44 +000028#include "llvm/Assembly/Writer.h"
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000029#include "llvm/CodeGen/MachineFunctionPass.h"
Evan Chenga8e29892007-01-19 07:51:42 +000030#include "llvm/CodeGen/MachineJumpTableInfo.h"
Chandler Carruthd04a8d42012-12-03 16:50:05 +000031#include "llvm/CodeGen/MachineModuleInfoImpls.h"
Chandler Carruthd04a8d42012-12-03 16:50:05 +000032#include "llvm/DebugInfo.h"
Chandler Carruth0b8c9a82013-01-02 11:36:10 +000033#include "llvm/IR/Constants.h"
34#include "llvm/IR/DataLayout.h"
35#include "llvm/IR/Module.h"
36#include "llvm/IR/Type.h"
Chris Lattnerb0f294c2009-10-19 18:38:33 +000037#include "llvm/MC/MCAsmInfo.h"
Rafael Espindolacecbc3d2010-10-25 17:50:35 +000038#include "llvm/MC/MCAssembler.h"
Chris Lattnerb0f294c2009-10-19 18:38:33 +000039#include "llvm/MC/MCContext.h"
Jack Carter97130e22013-01-30 02:24:33 +000040#include "llvm/MC/MCELFStreamer.h"
Chris Lattner97f06932009-10-19 20:20:46 +000041#include "llvm/MC/MCInst.h"
Benjamin Kramer391271f2012-11-26 13:34:22 +000042#include "llvm/MC/MCInstBuilder.h"
Rafael Espindolacecbc3d2010-10-25 17:50:35 +000043#include "llvm/MC/MCObjectStreamer.h"
Chandler Carruthd04a8d42012-12-03 16:50:05 +000044#include "llvm/MC/MCSectionMachO.h"
Chris Lattner6c2f9e12009-08-19 05:49:37 +000045#include "llvm/MC/MCStreamer.h"
Chris Lattner325d3dc2009-09-13 17:14:04 +000046#include "llvm/MC/MCSymbol.h"
Chris Lattner97f06932009-10-19 20:20:46 +000047#include "llvm/Support/CommandLine.h"
Devang Patel59135f42010-08-04 22:39:39 +000048#include "llvm/Support/Debug.h"
Jack Carter97130e22013-01-30 02:24:33 +000049#include "llvm/Support/ELF.h"
Torok Edwin30464702009-07-08 20:55:50 +000050#include "llvm/Support/ErrorHandling.h"
Evan Cheng3e74d6f2011-08-24 18:08:43 +000051#include "llvm/Support/TargetRegistry.h"
Chris Lattnerb23569a2010-04-04 08:18:47 +000052#include "llvm/Support/raw_ostream.h"
Chandler Carruthd04a8d42012-12-03 16:50:05 +000053#include "llvm/Target/Mangler.h"
54#include "llvm/Target/TargetMachine.h"
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000055#include <cctype>
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000056using namespace llvm;
57
Chris Lattner95b2c7d2006-12-19 22:59:26 +000058namespace {
Rafael Espindolacecbc3d2010-10-25 17:50:35 +000059
60 // Per section and per symbol attributes are not supported.
61 // To implement them we would need the ability to delay this emission
62 // until the assembly file is fully parsed/generated as only then do we
63 // know the symbol and section numbers.
64 class AttributeEmitter {
65 public:
66 virtual void MaybeSwitchVendor(StringRef Vendor) = 0;
67 virtual void EmitAttribute(unsigned Attribute, unsigned Value) = 0;
Jason W Kimf009a962011-02-07 00:49:53 +000068 virtual void EmitTextAttribute(unsigned Attribute, StringRef String) = 0;
Rafael Espindolacecbc3d2010-10-25 17:50:35 +000069 virtual void Finish() = 0;
Rafael Espindola4921e232010-10-25 18:38:32 +000070 virtual ~AttributeEmitter() {}
Rafael Espindolacecbc3d2010-10-25 17:50:35 +000071 };
72
73 class AsmAttributeEmitter : public AttributeEmitter {
74 MCStreamer &Streamer;
75
76 public:
77 AsmAttributeEmitter(MCStreamer &Streamer_) : Streamer(Streamer_) {}
78 void MaybeSwitchVendor(StringRef Vendor) { }
79
80 void EmitAttribute(unsigned Attribute, unsigned Value) {
81 Streamer.EmitRawText("\t.eabi_attribute " +
82 Twine(Attribute) + ", " + Twine(Value));
83 }
84
Jason W Kimf009a962011-02-07 00:49:53 +000085 void EmitTextAttribute(unsigned Attribute, StringRef String) {
86 switch (Attribute) {
Craig Topperbc219812012-02-07 02:50:20 +000087 default: llvm_unreachable("Unsupported Text attribute in ASM Mode");
Jason W Kimf009a962011-02-07 00:49:53 +000088 case ARMBuildAttrs::CPU_name:
Benjamin Kramer59085362011-11-06 20:37:06 +000089 Streamer.EmitRawText(StringRef("\t.cpu ") + String.lower());
Jason W Kimf009a962011-02-07 00:49:53 +000090 break;
Renato Golin728ff0d2011-02-28 22:04:27 +000091 /* GAS requires .fpu to be emitted regardless of EABI attribute */
92 case ARMBuildAttrs::Advanced_SIMD_arch:
93 case ARMBuildAttrs::VFP_arch:
Benjamin Kramer59085362011-11-06 20:37:06 +000094 Streamer.EmitRawText(StringRef("\t.fpu ") + String.lower());
Jim Grosbach8e0c7692011-09-02 18:46:15 +000095 break;
Jason W Kimf009a962011-02-07 00:49:53 +000096 }
97 }
Rafael Espindolacecbc3d2010-10-25 17:50:35 +000098 void Finish() { }
99 };
100
101 class ObjectAttributeEmitter : public AttributeEmitter {
Renato Golin719927a2011-08-09 09:50:10 +0000102 // This structure holds all attributes, accounting for
103 // their string/numeric value, so we can later emmit them
104 // in declaration order, keeping all in the same vector
105 struct AttributeItemType {
106 enum {
107 HiddenAttribute = 0,
108 NumericAttribute,
109 TextAttribute
110 } Type;
111 unsigned Tag;
112 unsigned IntValue;
113 StringRef StringValue;
114 } AttributeItem;
115
Rafael Espindolacecbc3d2010-10-25 17:50:35 +0000116 MCObjectStreamer &Streamer;
Rafael Espindolacecbc3d2010-10-25 17:50:35 +0000117 StringRef CurrentVendor;
Renato Golin719927a2011-08-09 09:50:10 +0000118 SmallVector<AttributeItemType, 64> Contents;
119
120 // Account for the ULEB/String size of each item,
121 // not just the number of items
122 size_t ContentsSize;
123 // FIXME: this should be in a more generic place, but
124 // getULEBSize() is in MCAsmInfo and will be moved to MCDwarf
125 size_t getULEBSize(int Value) {
126 size_t Size = 0;
127 do {
128 Value >>= 7;
129 Size += sizeof(int8_t); // Is this really necessary?
130 } while (Value);
131 return Size;
132 }
Rafael Espindolacecbc3d2010-10-25 17:50:35 +0000133
134 public:
135 ObjectAttributeEmitter(MCObjectStreamer &Streamer_) :
Renato Golin719927a2011-08-09 09:50:10 +0000136 Streamer(Streamer_), CurrentVendor(""), ContentsSize(0) { }
Rafael Espindolacecbc3d2010-10-25 17:50:35 +0000137
138 void MaybeSwitchVendor(StringRef Vendor) {
139 assert(!Vendor.empty() && "Vendor cannot be empty.");
140
141 if (CurrentVendor.empty())
142 CurrentVendor = Vendor;
143 else if (CurrentVendor == Vendor)
144 return;
145 else
146 Finish();
147
148 CurrentVendor = Vendor;
149
Rafael Espindola33363842010-10-25 22:26:55 +0000150 assert(Contents.size() == 0);
Rafael Espindolacecbc3d2010-10-25 17:50:35 +0000151 }
152
153 void EmitAttribute(unsigned Attribute, unsigned Value) {
Renato Golin719927a2011-08-09 09:50:10 +0000154 AttributeItemType attr = {
155 AttributeItemType::NumericAttribute,
156 Attribute,
157 Value,
158 StringRef("")
159 };
160 ContentsSize += getULEBSize(Attribute);
161 ContentsSize += getULEBSize(Value);
162 Contents.push_back(attr);
Rafael Espindolacecbc3d2010-10-25 17:50:35 +0000163 }
164
Jason W Kimf009a962011-02-07 00:49:53 +0000165 void EmitTextAttribute(unsigned Attribute, StringRef String) {
Renato Golin719927a2011-08-09 09:50:10 +0000166 AttributeItemType attr = {
167 AttributeItemType::TextAttribute,
168 Attribute,
169 0,
170 String
171 };
172 ContentsSize += getULEBSize(Attribute);
173 // String + \0
174 ContentsSize += String.size()+1;
175
176 Contents.push_back(attr);
Jason W Kimf009a962011-02-07 00:49:53 +0000177 }
178
Rafael Espindolacecbc3d2010-10-25 17:50:35 +0000179 void Finish() {
Rafael Espindola33363842010-10-25 22:26:55 +0000180 // Vendor size + Vendor name + '\0'
181 const size_t VendorHeaderSize = 4 + CurrentVendor.size() + 1;
Rafael Espindolacecbc3d2010-10-25 17:50:35 +0000182
Rafael Espindola33363842010-10-25 22:26:55 +0000183 // Tag + Tag Size
184 const size_t TagHeaderSize = 1 + 4;
185
186 Streamer.EmitIntValue(VendorHeaderSize + TagHeaderSize + ContentsSize, 4);
Eric Christopher68ca5622013-01-09 01:57:54 +0000187 Streamer.EmitBytes(CurrentVendor);
Rafael Espindola33363842010-10-25 22:26:55 +0000188 Streamer.EmitIntValue(0, 1); // '\0'
189
190 Streamer.EmitIntValue(ARMBuildAttrs::File, 1);
191 Streamer.EmitIntValue(TagHeaderSize + ContentsSize, 4);
Rafael Espindolacecbc3d2010-10-25 17:50:35 +0000192
Renato Golin719927a2011-08-09 09:50:10 +0000193 // Size should have been accounted for already, now
194 // emit each field as its type (ULEB or String)
195 for (unsigned int i=0; i<Contents.size(); ++i) {
196 AttributeItemType item = Contents[i];
Eric Christopher1ced2082013-01-09 03:52:05 +0000197 Streamer.EmitULEB128IntValue(item.Tag);
Renato Golin719927a2011-08-09 09:50:10 +0000198 switch (item.Type) {
Craig Topperbc219812012-02-07 02:50:20 +0000199 default: llvm_unreachable("Invalid attribute type");
Renato Golin719927a2011-08-09 09:50:10 +0000200 case AttributeItemType::NumericAttribute:
Eric Christopher1ced2082013-01-09 03:52:05 +0000201 Streamer.EmitULEB128IntValue(item.IntValue);
Renato Golin719927a2011-08-09 09:50:10 +0000202 break;
203 case AttributeItemType::TextAttribute:
Eric Christopher68ca5622013-01-09 01:57:54 +0000204 Streamer.EmitBytes(item.StringValue.upper());
Renato Golin719927a2011-08-09 09:50:10 +0000205 Streamer.EmitIntValue(0, 1); // '\0'
206 break;
Renato Golin719927a2011-08-09 09:50:10 +0000207 }
208 }
Rafael Espindola33363842010-10-25 22:26:55 +0000209
210 Contents.clear();
Rafael Espindolacecbc3d2010-10-25 17:50:35 +0000211 }
212 };
213
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000214} // end of anonymous namespace
215
Jim Grosbachbaf120f2010-12-01 03:45:07 +0000216MachineLocation ARMAsmPrinter::
217getDebugValueLocation(const MachineInstr *MI) const {
218 MachineLocation Location;
219 assert(MI->getNumOperands() == 4 && "Invalid no. of machine operands!");
220 // Frame address. Currently handles register +- offset only.
221 if (MI->getOperand(0).isReg() && MI->getOperand(1).isImm())
222 Location.set(MI->getOperand(0).getReg(), MI->getOperand(1).getImm());
223 else {
224 DEBUG(dbgs() << "DBG_VALUE instruction ignored! " << *MI << "\n");
225 }
226 return Location;
227}
228
Devang Patel27f5acb2011-04-21 22:48:26 +0000229/// EmitDwarfRegOp - Emit dwarf register operation.
Devang Patel0be77df2011-04-27 20:29:27 +0000230void ARMAsmPrinter::EmitDwarfRegOp(const MachineLocation &MLoc) const {
Devang Patel27f5acb2011-04-21 22:48:26 +0000231 const TargetRegisterInfo *RI = TM.getRegisterInfo();
232 if (RI->getDwarfRegNum(MLoc.getReg(), false) != -1)
Devang Patel0be77df2011-04-27 20:29:27 +0000233 AsmPrinter::EmitDwarfRegOp(MLoc);
Devang Patel27f5acb2011-04-21 22:48:26 +0000234 else {
235 unsigned Reg = MLoc.getReg();
236 if (Reg >= ARM::S0 && Reg <= ARM::S31) {
Devang Patel0a6ea832011-04-22 16:44:29 +0000237 assert(ARM::S0 + 31 == ARM::S31 && "Unexpected ARM S register numbering");
Devang Patel27f5acb2011-04-21 22:48:26 +0000238 // S registers are described as bit-pieces of a register
239 // S[2x] = DW_OP_regx(256 + (x>>1)) DW_OP_bit_piece(32, 0)
240 // S[2x+1] = DW_OP_regx(256 + (x>>1)) DW_OP_bit_piece(32, 32)
Jim Grosbach8e0c7692011-09-02 18:46:15 +0000241
Devang Patel27f5acb2011-04-21 22:48:26 +0000242 unsigned SReg = Reg - ARM::S0;
243 bool odd = SReg & 0x1;
244 unsigned Rx = 256 + (SReg >> 1);
Devang Patel27f5acb2011-04-21 22:48:26 +0000245
246 OutStreamer.AddComment("DW_OP_regx for S register");
247 EmitInt8(dwarf::DW_OP_regx);
248
249 OutStreamer.AddComment(Twine(SReg));
250 EmitULEB128(Rx);
251
252 if (odd) {
253 OutStreamer.AddComment("DW_OP_bit_piece 32 32");
254 EmitInt8(dwarf::DW_OP_bit_piece);
255 EmitULEB128(32);
256 EmitULEB128(32);
257 } else {
258 OutStreamer.AddComment("DW_OP_bit_piece 32 0");
259 EmitInt8(dwarf::DW_OP_bit_piece);
260 EmitULEB128(32);
261 EmitULEB128(0);
262 }
Devang Patel71f3f112011-04-21 23:22:35 +0000263 } else if (Reg >= ARM::Q0 && Reg <= ARM::Q15) {
Devang Patel0a6ea832011-04-22 16:44:29 +0000264 assert(ARM::Q0 + 15 == ARM::Q15 && "Unexpected ARM Q register numbering");
Devang Patel71f3f112011-04-21 23:22:35 +0000265 // Q registers Q0-Q15 are described by composing two D registers together.
Jim Grosbach8e0c7692011-09-02 18:46:15 +0000266 // Qx = DW_OP_regx(256+2x) DW_OP_piece(8) DW_OP_regx(256+2x+1)
267 // DW_OP_piece(8)
Devang Patel71f3f112011-04-21 23:22:35 +0000268
269 unsigned QReg = Reg - ARM::Q0;
270 unsigned D1 = 256 + 2 * QReg;
271 unsigned D2 = D1 + 1;
Jim Grosbach8e0c7692011-09-02 18:46:15 +0000272
Devang Patel71f3f112011-04-21 23:22:35 +0000273 OutStreamer.AddComment("DW_OP_regx for Q register: D1");
274 EmitInt8(dwarf::DW_OP_regx);
275 EmitULEB128(D1);
276 OutStreamer.AddComment("DW_OP_piece 8");
277 EmitInt8(dwarf::DW_OP_piece);
278 EmitULEB128(8);
279
280 OutStreamer.AddComment("DW_OP_regx for Q register: D2");
281 EmitInt8(dwarf::DW_OP_regx);
282 EmitULEB128(D2);
283 OutStreamer.AddComment("DW_OP_piece 8");
284 EmitInt8(dwarf::DW_OP_piece);
285 EmitULEB128(8);
Devang Patel27f5acb2011-04-21 22:48:26 +0000286 }
287 }
288}
289
Jim Grosbach3e965312012-05-18 19:12:01 +0000290void ARMAsmPrinter::EmitFunctionBodyEnd() {
291 // Make sure to terminate any constant pools that were at the end
292 // of the function.
293 if (!InConstantPool)
294 return;
295 InConstantPool = false;
296 OutStreamer.EmitDataRegion(MCDR_DataRegionEnd);
297}
Owen Anderson2fec6c52011-10-04 23:26:17 +0000298
Jim Grosbach3e965312012-05-18 19:12:01 +0000299void ARMAsmPrinter::EmitFunctionEntryLabel() {
Chris Lattner953ebb72010-01-27 23:58:11 +0000300 if (AFI->isThumbFunction()) {
Jim Grosbachce792992010-11-05 22:08:08 +0000301 OutStreamer.EmitAssemblerFlag(MCAF_Code16);
Rafael Espindola64695402011-05-16 16:17:21 +0000302 OutStreamer.EmitThumbFunc(CurrentFnSym);
Chris Lattner953ebb72010-01-27 23:58:11 +0000303 }
Jim Grosbachb0739b72010-09-02 01:02:06 +0000304
Chris Lattner953ebb72010-01-27 23:58:11 +0000305 OutStreamer.EmitLabel(CurrentFnSym);
306}
307
James Molloy34982572012-01-26 09:25:43 +0000308void ARMAsmPrinter::EmitXXStructor(const Constant *CV) {
Micah Villmow3574eca2012-10-08 16:38:25 +0000309 uint64_t Size = TM.getDataLayout()->getTypeAllocSize(CV->getType());
James Molloy34982572012-01-26 09:25:43 +0000310 assert(Size && "C++ constructor pointer had zero size!");
311
Bill Wendling4a1ff2f2012-02-15 09:14:08 +0000312 const GlobalValue *GV = dyn_cast<GlobalValue>(CV->stripPointerCasts());
James Molloy34982572012-01-26 09:25:43 +0000313 assert(GV && "C++ constructor pointer was not a GlobalValue!");
314
315 const MCExpr *E = MCSymbolRefExpr::Create(Mang->getSymbol(GV),
316 (Subtarget->isTargetDarwin()
317 ? MCSymbolRefExpr::VK_None
318 : MCSymbolRefExpr::VK_ARM_TARGET1),
319 OutContext);
320
321 OutStreamer.EmitValue(E, Size);
322}
323
Jim Grosbach2317e402010-09-30 01:57:53 +0000324/// runOnMachineFunction - This uses the EmitInstruction()
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000325/// method to print assembly for each instruction.
326///
327bool ARMAsmPrinter::runOnMachineFunction(MachineFunction &MF) {
Evan Chenga8e29892007-01-19 07:51:42 +0000328 AFI = MF.getInfo<ARMFunctionInfo>();
Evan Cheng6d63a722008-09-18 07:27:23 +0000329 MCP = MF.getConstantPool();
Rafael Espindola4b442b52006-05-23 02:48:20 +0000330
Chris Lattnerd49fe1b2010-01-28 01:28:58 +0000331 return AsmPrinter::runOnMachineFunction(MF);
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000332}
333
Evan Cheng055b0312009-06-29 07:51:04 +0000334void ARMAsmPrinter::printOperand(const MachineInstr *MI, int OpNum,
Chris Lattner35c33bd2010-04-04 04:47:45 +0000335 raw_ostream &O, const char *Modifier) {
Evan Cheng055b0312009-06-29 07:51:04 +0000336 const MachineOperand &MO = MI->getOperand(OpNum);
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000337 unsigned TF = MO.getTargetFlags();
338
Rafael Espindola2f99b6b2006-05-25 12:57:06 +0000339 switch (MO.getType()) {
Craig Topperbc219812012-02-07 02:50:20 +0000340 default: llvm_unreachable("<unknown operand type>");
Bob Wilson5bafff32009-06-22 23:27:02 +0000341 case MachineOperand::MO_Register: {
342 unsigned Reg = MO.getReg();
Chris Lattner8bc86cb2009-10-19 20:59:55 +0000343 assert(TargetRegisterInfo::isPhysicalRegister(Reg));
Jim Grosbach35636282010-10-06 21:22:32 +0000344 assert(!MO.getSubReg() && "Subregs should be eliminated!");
345 O << ARMInstPrinter::getRegisterName(Reg);
Rafael Espindola2f99b6b2006-05-25 12:57:06 +0000346 break;
Bob Wilson5bafff32009-06-22 23:27:02 +0000347 }
Evan Chenga8e29892007-01-19 07:51:42 +0000348 case MachineOperand::MO_Immediate: {
Evan Cheng5adb66a2009-09-28 09:14:39 +0000349 int64_t Imm = MO.getImm();
Anton Korobeynikov632606c2009-10-08 20:43:22 +0000350 O << '#';
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000351 if ((Modifier && strcmp(Modifier, "lo16") == 0) ||
Jason W Kim650b7d72011-01-12 23:21:49 +0000352 (TF == ARMII::MO_LO16))
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000353 O << ":lower16:";
354 else if ((Modifier && strcmp(Modifier, "hi16") == 0) ||
Jason W Kim650b7d72011-01-12 23:21:49 +0000355 (TF == ARMII::MO_HI16))
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000356 O << ":upper16:";
Anton Korobeynikov632606c2009-10-08 20:43:22 +0000357 O << Imm;
Rafael Espindola2f99b6b2006-05-25 12:57:06 +0000358 break;
Evan Chenga8e29892007-01-19 07:51:42 +0000359 }
Rafael Espindola2f99b6b2006-05-25 12:57:06 +0000360 case MachineOperand::MO_MachineBasicBlock:
Chris Lattner1b2eb0e2010-03-13 21:04:28 +0000361 O << *MO.getMBB()->getSymbol();
Rafael Espindola2f99b6b2006-05-25 12:57:06 +0000362 return;
Rafael Espindola84b19be2006-07-16 01:02:57 +0000363 case MachineOperand::MO_GlobalAddress: {
Dan Gohman46510a72010-04-15 01:51:59 +0000364 const GlobalValue *GV = MO.getGlobal();
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000365 if ((Modifier && strcmp(Modifier, "lo16") == 0) ||
366 (TF & ARMII::MO_LO16))
367 O << ":lower16:";
368 else if ((Modifier && strcmp(Modifier, "hi16") == 0) ||
369 (TF & ARMII::MO_HI16))
370 O << ":upper16:";
Chris Lattnerd62f1b42010-03-12 21:19:23 +0000371 O << *Mang->getSymbol(GV);
Anton Korobeynikov7751ad92008-11-22 16:15:34 +0000372
Chris Lattner0c08d092010-04-03 22:28:33 +0000373 printOffset(MO.getOffset(), O);
Jim Grosbach1d6111c2010-10-06 21:36:43 +0000374 if (TF == ARMII::MO_PLT)
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +0000375 O << "(PLT)";
Evan Chenga8e29892007-01-19 07:51:42 +0000376 break;
Rafael Espindola84b19be2006-07-16 01:02:57 +0000377 }
Evan Chenga8e29892007-01-19 07:51:42 +0000378 case MachineOperand::MO_ExternalSymbol: {
Chris Lattner10b318b2010-01-17 21:43:43 +0000379 O << *GetExternalSymbolSymbol(MO.getSymbolName());
Jim Grosbach1d6111c2010-10-06 21:36:43 +0000380 if (TF == ARMII::MO_PLT)
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +0000381 O << "(PLT)";
Rafael Espindola2f99b6b2006-05-25 12:57:06 +0000382 break;
Evan Chenga8e29892007-01-19 07:51:42 +0000383 }
Rafael Espindola2f99b6b2006-05-25 12:57:06 +0000384 case MachineOperand::MO_ConstantPoolIndex:
Chris Lattner1b46f432010-01-23 07:00:21 +0000385 O << *GetCPISymbol(MO.getIndex());
Rafael Espindola2f99b6b2006-05-25 12:57:06 +0000386 break;
Evan Chenga8e29892007-01-19 07:51:42 +0000387 case MachineOperand::MO_JumpTableIndex:
Chris Lattner1b46f432010-01-23 07:00:21 +0000388 O << *GetJTISymbol(MO.getIndex());
Evan Chenga8e29892007-01-19 07:51:42 +0000389 break;
Rafael Espindola2f99b6b2006-05-25 12:57:06 +0000390 }
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000391}
392
Evan Cheng055b0312009-06-29 07:51:04 +0000393//===--------------------------------------------------------------------===//
394
Chris Lattner0890cf12010-01-25 19:51:38 +0000395MCSymbol *ARMAsmPrinter::
Chris Lattner0890cf12010-01-25 19:51:38 +0000396GetARMJTIPICJumpTableLabel2(unsigned uid, unsigned uid2) const {
397 SmallString<60> Name;
398 raw_svector_ostream(Name) << MAI->getPrivateGlobalPrefix() << "JTI"
Chris Lattner281e7762010-01-25 23:28:03 +0000399 << getFunctionNumber() << '_' << uid << '_' << uid2;
Chris Lattner9b97a732010-03-30 18:10:53 +0000400 return OutContext.GetOrCreateSymbol(Name.str());
Chris Lattnerbfcb0962010-01-25 19:39:52 +0000401}
402
Jim Grosbach433a5782010-09-24 20:47:58 +0000403
Dmitri Gribenko79c07d22012-11-15 16:51:49 +0000404MCSymbol *ARMAsmPrinter::GetARMSJLJEHLabel() const {
Jim Grosbach433a5782010-09-24 20:47:58 +0000405 SmallString<60> Name;
406 raw_svector_ostream(Name) << MAI->getPrivateGlobalPrefix() << "SJLJEH"
407 << getFunctionNumber();
408 return OutContext.GetOrCreateSymbol(Name.str());
409}
410
Evan Cheng055b0312009-06-29 07:51:04 +0000411bool ARMAsmPrinter::PrintAsmOperand(const MachineInstr *MI, unsigned OpNum,
Chris Lattnerc75c0282010-04-04 05:29:35 +0000412 unsigned AsmVariant, const char *ExtraCode,
413 raw_ostream &O) {
Evan Chenga8e29892007-01-19 07:51:42 +0000414 // Does this asm operand have a single letter operand modifier?
415 if (ExtraCode && ExtraCode[0]) {
416 if (ExtraCode[1] != 0) return true; // Unknown modifier.
Anton Korobeynikov8e9ece72009-08-08 23:10:41 +0000417
Evan Chenga8e29892007-01-19 07:51:42 +0000418 switch (ExtraCode[0]) {
Jack Carter0518fca2012-06-26 13:49:27 +0000419 default:
420 // See if this is a generic print operand
421 return AsmPrinter::PrintAsmOperand(MI, OpNum, AsmVariant, ExtraCode, O);
Bob Wilson9b4b00a2009-07-09 23:54:51 +0000422 case 'a': // Print as a memory address.
423 if (MI->getOperand(OpNum).isReg()) {
Jim Grosbach2f24c4e2010-09-30 15:25:22 +0000424 O << "["
425 << ARMInstPrinter::getRegisterName(MI->getOperand(OpNum).getReg())
426 << "]";
Bob Wilson9b4b00a2009-07-09 23:54:51 +0000427 return false;
428 }
429 // Fallthrough
430 case 'c': // Don't print "#" before an immediate operand.
Bob Wilson4f38b382009-08-21 21:58:55 +0000431 if (!MI->getOperand(OpNum).isImm())
432 return true;
Jim Grosbach2317e402010-09-30 01:57:53 +0000433 O << MI->getOperand(OpNum).getImm();
Bob Wilson8f343462009-04-06 21:46:51 +0000434 return false;
Evan Chenge21e3962007-04-04 00:13:29 +0000435 case 'P': // Print a VFP double precision register.
Evan Chengd831cda2009-12-08 23:06:22 +0000436 case 'q': // Print a NEON quad precision register.
Chris Lattner35c33bd2010-04-04 04:47:45 +0000437 printOperand(MI, OpNum, O);
Evan Cheng23a95702007-03-08 22:42:46 +0000438 return false;
Eric Christopher0628d382011-05-24 22:10:34 +0000439 case 'y': // Print a VFP single precision register as indexed double.
Eric Christopher0628d382011-05-24 22:10:34 +0000440 if (MI->getOperand(OpNum).isReg()) {
441 unsigned Reg = MI->getOperand(OpNum).getReg();
442 const TargetRegisterInfo *TRI = MF->getTarget().getRegisterInfo();
Jakob Stoklund Olesen4c91bda2012-05-30 23:00:43 +0000443 // Find the 'd' register that has this 's' register as a sub-register,
444 // and determine the lane number.
445 for (MCSuperRegIterator SR(Reg, TRI); SR.isValid(); ++SR) {
446 if (!ARM::DPRRegClass.contains(*SR))
447 continue;
448 bool Lane0 = TRI->getSubReg(*SR, ARM::ssub_0) == Reg;
449 O << ARMInstPrinter::getRegisterName(*SR) << (Lane0 ? "[0]" : "[1]");
450 return false;
451 }
Eric Christopher0628d382011-05-24 22:10:34 +0000452 }
Eric Christopher4db7dec2011-05-24 23:27:13 +0000453 return true;
Eric Christopherfef50062011-05-24 22:27:43 +0000454 case 'B': // Bitwise inverse of integer or symbol without a preceding #.
Eric Christophere1739d52011-05-24 23:15:43 +0000455 if (!MI->getOperand(OpNum).isImm())
456 return true;
457 O << ~(MI->getOperand(OpNum).getImm());
458 return false;
Eric Christopherfef50062011-05-24 22:27:43 +0000459 case 'L': // The low 16 bits of an immediate constant.
Eric Christopher4db7dec2011-05-24 23:27:13 +0000460 if (!MI->getOperand(OpNum).isImm())
461 return true;
462 O << (MI->getOperand(OpNum).getImm() & 0xffff);
463 return false;
Eric Christopher3c14f242011-05-28 01:40:44 +0000464 case 'M': { // A register range suitable for LDM/STM.
465 if (!MI->getOperand(OpNum).isReg())
466 return true;
467 const MachineOperand &MO = MI->getOperand(OpNum);
468 unsigned RegBegin = MO.getReg();
469 // This takes advantage of the 2 operand-ness of ldm/stm and that we've
470 // already got the operands in registers that are operands to the
471 // inline asm statement.
Jim Grosbach8e0c7692011-09-02 18:46:15 +0000472
Eric Christopher3c14f242011-05-28 01:40:44 +0000473 O << "{" << ARMInstPrinter::getRegisterName(RegBegin);
Jim Grosbach8e0c7692011-09-02 18:46:15 +0000474
Eric Christopher3c14f242011-05-28 01:40:44 +0000475 // FIXME: The register allocator not only may not have given us the
476 // registers in sequence, but may not be in ascending registers. This
477 // will require changes in the register allocator that'll need to be
478 // propagated down here if the operands change.
479 unsigned RegOps = OpNum + 1;
480 while (MI->getOperand(RegOps).isReg()) {
Jim Grosbach8e0c7692011-09-02 18:46:15 +0000481 O << ", "
Eric Christopher3c14f242011-05-28 01:40:44 +0000482 << ARMInstPrinter::getRegisterName(MI->getOperand(RegOps).getReg());
483 RegOps++;
484 }
485
486 O << "}";
487
488 return false;
489 }
Rafael Espindolaf5ade5d2011-08-10 16:26:42 +0000490 case 'R': // The most significant register of a pair.
491 case 'Q': { // The least significant register of a pair.
492 if (OpNum == 0)
493 return true;
494 const MachineOperand &FlagsOP = MI->getOperand(OpNum - 1);
495 if (!FlagsOP.isImm())
496 return true;
497 unsigned Flags = FlagsOP.getImm();
498 unsigned NumVals = InlineAsm::getNumOperandRegisters(Flags);
499 if (NumVals != 2)
500 return true;
501 unsigned RegOp = ExtraCode[0] == 'Q' ? OpNum : OpNum + 1;
502 if (RegOp >= MI->getNumOperands())
503 return true;
504 const MachineOperand &MO = MI->getOperand(RegOp);
505 if (!MO.isReg())
506 return true;
507 unsigned Reg = MO.getReg();
508 O << ARMInstPrinter::getRegisterName(Reg);
509 return false;
510 }
511
Eric Christopherfef50062011-05-24 22:27:43 +0000512 case 'e': // The low doubleword register of a NEON quad register.
Bob Wilson9cd2b952011-12-12 21:45:15 +0000513 case 'f': { // The high doubleword register of a NEON quad register.
514 if (!MI->getOperand(OpNum).isReg())
515 return true;
516 unsigned Reg = MI->getOperand(OpNum).getReg();
517 if (!ARM::QPRRegClass.contains(Reg))
518 return true;
519 const TargetRegisterInfo *TRI = MF->getTarget().getRegisterInfo();
520 unsigned SubReg = TRI->getSubReg(Reg, ExtraCode[0] == 'e' ?
521 ARM::dsub_0 : ARM::dsub_1);
522 O << ARMInstPrinter::getRegisterName(SubReg);
523 return false;
524 }
525
Eric Christopher001d2192012-08-13 18:18:52 +0000526 // This modifier is not yet supported.
Eric Christopherfef50062011-05-24 22:27:43 +0000527 case 'h': // A range of VFP/NEON registers suitable for VLD1/VST1.
Bob Wilsond984eb62010-05-27 20:23:42 +0000528 return true;
Eric Christopher6eef0e22012-08-14 23:32:15 +0000529 case 'H': { // The highest-numbered register of a pair.
Eric Christopher001d2192012-08-13 18:18:52 +0000530 const MachineOperand &MO = MI->getOperand(OpNum);
531 if (!MO.isReg())
532 return true;
533 const TargetRegisterClass &RC = ARM::GPRRegClass;
534 const MachineFunction &MF = *MI->getParent()->getParent();
535 const TargetRegisterInfo *TRI = MF.getTarget().getRegisterInfo();
536
537 unsigned RegIdx = TRI->getEncodingValue(MO.getReg());
538 RegIdx |= 1; //The odd register is also the higher-numbered one of a pair.
539
540 unsigned Reg = RC.getRegister(RegIdx);
541 O << ARMInstPrinter::getRegisterName(Reg);
542 return false;
Evan Cheng84f60b72010-05-27 22:08:38 +0000543 }
Eric Christopher6eef0e22012-08-14 23:32:15 +0000544 }
Evan Chenga8e29892007-01-19 07:51:42 +0000545 }
Jim Grosbache9952212009-09-04 01:38:51 +0000546
Chris Lattner35c33bd2010-04-04 04:47:45 +0000547 printOperand(MI, OpNum, O);
Evan Chenga8e29892007-01-19 07:51:42 +0000548 return false;
549}
550
Bob Wilson224c2442009-05-19 05:53:42 +0000551bool ARMAsmPrinter::PrintAsmMemoryOperand(const MachineInstr *MI,
Evan Cheng055b0312009-06-29 07:51:04 +0000552 unsigned OpNum, unsigned AsmVariant,
Chris Lattnerc75c0282010-04-04 05:29:35 +0000553 const char *ExtraCode,
554 raw_ostream &O) {
Eric Christopher8f894632011-05-25 20:51:58 +0000555 // Does this asm operand have a single letter operand modifier?
556 if (ExtraCode && ExtraCode[0]) {
557 if (ExtraCode[1] != 0) return true; // Unknown modifier.
Jim Grosbach8e0c7692011-09-02 18:46:15 +0000558
Eric Christopher8f894632011-05-25 20:51:58 +0000559 switch (ExtraCode[0]) {
Eric Christopher32bfb2c2011-05-26 18:22:26 +0000560 case 'A': // A memory operand for a VLD1/VST1 instruction.
Eric Christopher8f894632011-05-25 20:51:58 +0000561 default: return true; // Unknown modifier.
562 case 'm': // The base register of a memory operand.
563 if (!MI->getOperand(OpNum).isReg())
564 return true;
565 O << ARMInstPrinter::getRegisterName(MI->getOperand(OpNum).getReg());
566 return false;
567 }
568 }
Jim Grosbach8e0c7692011-09-02 18:46:15 +0000569
Bob Wilson765cc0b2009-10-13 20:50:28 +0000570 const MachineOperand &MO = MI->getOperand(OpNum);
571 assert(MO.isReg() && "unexpected inline asm memory operand");
Jim Grosbach2317e402010-09-30 01:57:53 +0000572 O << "[" << ARMInstPrinter::getRegisterName(MO.getReg()) << "]";
Bob Wilson224c2442009-05-19 05:53:42 +0000573 return false;
574}
575
Bob Wilson812209a2009-09-30 22:06:26 +0000576void ARMAsmPrinter::EmitStartOfAsmFile(Module &M) {
Bob Wilson0fb34682009-09-30 00:23:42 +0000577 if (Subtarget->isTargetDarwin()) {
578 Reloc::Model RelocM = TM.getRelocationModel();
579 if (RelocM == Reloc::PIC_ || RelocM == Reloc::DynamicNoPIC) {
580 // Declare all the text sections up front (before the DWARF sections
581 // emitted by AsmPrinter::doInitialization) so the assembler will keep
582 // them together at the beginning of the object file. This helps
583 // avoid out-of-range branches that are due a fundamental limitation of
584 // the way symbol offsets are encoded with the current Darwin ARM
585 // relocations.
Jim Grosbachb0739b72010-09-02 01:02:06 +0000586 const TargetLoweringObjectFileMachO &TLOFMacho =
Dan Gohman0d805c32010-04-17 16:44:48 +0000587 static_cast<const TargetLoweringObjectFileMachO &>(
588 getObjFileLowering());
Jim Grosbach837c28a2012-10-04 21:33:24 +0000589
590 // Collect the set of sections our functions will go into.
591 SetVector<const MCSection *, SmallVector<const MCSection *, 8>,
592 SmallPtrSet<const MCSection *, 8> > TextSections;
593 // Default text section comes first.
594 TextSections.insert(TLOFMacho.getTextSection());
595 // Now any user defined text sections from function attributes.
596 for (Module::iterator F = M.begin(), e = M.end(); F != e; ++F)
597 if (!F->isDeclaration() && !F->hasAvailableExternallyLinkage())
598 TextSections.insert(TLOFMacho.SectionForGlobal(F, Mang, TM));
599 // Now the coalescable sections.
600 TextSections.insert(TLOFMacho.getTextCoalSection());
601 TextSections.insert(TLOFMacho.getConstTextCoalSection());
602
603 // Emit the sections in the .s file header to fix the order.
604 for (unsigned i = 0, e = TextSections.size(); i != e; ++i)
605 OutStreamer.SwitchSection(TextSections[i]);
606
Bob Wilson29e06692009-09-30 22:25:37 +0000607 if (RelocM == Reloc::DynamicNoPIC) {
608 const MCSection *sect =
Chris Lattner22772212010-04-08 20:40:11 +0000609 OutContext.getMachOSection("__TEXT", "__symbol_stub4",
610 MCSectionMachO::S_SYMBOL_STUBS,
611 12, SectionKind::getText());
Bob Wilson29e06692009-09-30 22:25:37 +0000612 OutStreamer.SwitchSection(sect);
613 } else {
614 const MCSection *sect =
Chris Lattner22772212010-04-08 20:40:11 +0000615 OutContext.getMachOSection("__TEXT", "__picsymbolstub4",
616 MCSectionMachO::S_SYMBOL_STUBS,
617 16, SectionKind::getText());
Bob Wilson29e06692009-09-30 22:25:37 +0000618 OutStreamer.SwitchSection(sect);
619 }
Bob Wilson63db5942010-07-30 19:55:47 +0000620 const MCSection *StaticInitSect =
621 OutContext.getMachOSection("__TEXT", "__StaticInit",
622 MCSectionMachO::S_REGULAR |
623 MCSectionMachO::S_ATTR_PURE_INSTRUCTIONS,
624 SectionKind::getText());
625 OutStreamer.SwitchSection(StaticInitSect);
Bob Wilson0fb34682009-09-30 00:23:42 +0000626 }
627 }
628
Jim Grosbache5165492009-11-09 00:11:35 +0000629 // Use unified assembler syntax.
Jason W Kimafd1cc22010-09-30 02:45:56 +0000630 OutStreamer.EmitAssemblerFlag(MCAF_SyntaxUnified);
Anton Korobeynikovd61eca52009-06-17 23:43:18 +0000631
Anton Korobeynikov88ce6672009-05-23 19:51:20 +0000632 // Emit ARM Build Attributes
Evan Cheng07043272012-02-21 20:46:00 +0000633 if (Subtarget->isTargetELF())
Jason W Kimdef9ac42010-10-06 22:36:46 +0000634 emitAttributes();
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000635}
636
Anton Korobeynikov0f3cc652008-08-07 09:54:23 +0000637
Chris Lattner4a071d62009-10-19 17:59:19 +0000638void ARMAsmPrinter::EmitEndOfAsmFile(Module &M) {
Evan Cheng5be54b02007-01-19 19:25:36 +0000639 if (Subtarget->isTargetDarwin()) {
Chris Lattnerf61159b2009-08-03 22:18:15 +0000640 // All darwin targets use mach-o.
Dan Gohman0d805c32010-04-17 16:44:48 +0000641 const TargetLoweringObjectFileMachO &TLOFMacho =
642 static_cast<const TargetLoweringObjectFileMachO &>(getObjFileLowering());
Chris Lattnerb0f294c2009-10-19 18:38:33 +0000643 MachineModuleInfoMachO &MMIMacho =
644 MMI->getObjFileInfo<MachineModuleInfoMachO>();
Jim Grosbache9952212009-09-04 01:38:51 +0000645
Evan Chenga8e29892007-01-19 07:51:42 +0000646 // Output non-lazy-pointers for external and common global variables.
Chris Lattnerb0f294c2009-10-19 18:38:33 +0000647 MachineModuleInfoMachO::SymbolListTy Stubs = MMIMacho.GetGVStubList();
Bill Wendlingcebae362010-03-10 22:34:10 +0000648
Chris Lattnerb0f294c2009-10-19 18:38:33 +0000649 if (!Stubs.empty()) {
Chris Lattnerff4bc462009-08-10 01:39:42 +0000650 // Switch with ".non_lazy_symbol_pointer" directive.
Chris Lattner6c2f9e12009-08-19 05:49:37 +0000651 OutStreamer.SwitchSection(TLOFMacho.getNonLazySymbolPointerSection());
Chris Lattnerc076a972009-08-10 18:01:34 +0000652 EmitAlignment(2);
Chris Lattnerb0f294c2009-10-19 18:38:33 +0000653 for (unsigned i = 0, e = Stubs.size(); i != e; ++i) {
Bill Wendlingbecd83e2010-03-09 00:40:17 +0000654 // L_foo$stub:
655 OutStreamer.EmitLabel(Stubs[i].first);
656 // .indirect_symbol _foo
Bill Wendling52a50e52010-03-11 01:18:13 +0000657 MachineModuleInfoImpl::StubValueTy &MCSym = Stubs[i].second;
658 OutStreamer.EmitSymbolAttribute(MCSym.getPointer(),MCSA_IndirectSymbol);
Bill Wendlingcf6f28d2010-03-09 00:43:34 +0000659
Bill Wendling52a50e52010-03-11 01:18:13 +0000660 if (MCSym.getInt())
Bill Wendlingcf6f28d2010-03-09 00:43:34 +0000661 // External to current translation unit.
Eric Christopher1ced2082013-01-09 03:52:05 +0000662 OutStreamer.EmitIntValue(0, 4/*size*/);
Bill Wendlingcf6f28d2010-03-09 00:43:34 +0000663 else
664 // Internal to current translation unit.
Bill Wendling5e1b55d2010-03-31 18:47:10 +0000665 //
Jim Grosbach1b935a32010-09-22 16:45:13 +0000666 // When we place the LSDA into the TEXT section, the type info
667 // pointers need to be indirect and pc-rel. We accomplish this by
668 // using NLPs; however, sometimes the types are local to the file.
669 // We need to fill in the value for the NLP in those cases.
Bill Wendling52a50e52010-03-11 01:18:13 +0000670 OutStreamer.EmitValue(MCSymbolRefExpr::Create(MCSym.getPointer(),
671 OutContext),
Eric Christopher1ced2082013-01-09 03:52:05 +0000672 4/*size*/);
Evan Chengae94e592008-12-05 01:06:39 +0000673 }
Bill Wendlingbecd83e2010-03-09 00:40:17 +0000674
675 Stubs.clear();
676 OutStreamer.AddBlankLine();
Evan Chenga8e29892007-01-19 07:51:42 +0000677 }
678
Chris Lattnere4d9ea82009-10-19 18:44:38 +0000679 Stubs = MMIMacho.GetHiddenGVStubList();
680 if (!Stubs.empty()) {
Chris Lattner6c2f9e12009-08-19 05:49:37 +0000681 OutStreamer.SwitchSection(getObjFileLowering().getDataSection());
Chris Lattnerf3231de2009-08-10 18:02:16 +0000682 EmitAlignment(2);
Bill Wendlingbecd83e2010-03-09 00:40:17 +0000683 for (unsigned i = 0, e = Stubs.size(); i != e; ++i) {
684 // L_foo$stub:
685 OutStreamer.EmitLabel(Stubs[i].first);
686 // .long _foo
Bill Wendlingcebae362010-03-10 22:34:10 +0000687 OutStreamer.EmitValue(MCSymbolRefExpr::
688 Create(Stubs[i].second.getPointer(),
689 OutContext),
Eric Christopher1ced2082013-01-09 03:52:05 +0000690 4/*size*/);
Bill Wendlingbecd83e2010-03-09 00:40:17 +0000691 }
Bill Wendlingcf6f28d2010-03-09 00:43:34 +0000692
693 Stubs.clear();
694 OutStreamer.AddBlankLine();
Evan Chengae94e592008-12-05 01:06:39 +0000695 }
696
Evan Chenga8e29892007-01-19 07:51:42 +0000697 // Funny Darwin hack: This flag tells the linker that no global symbols
698 // contain code that falls through to other global symbols (e.g. the obvious
699 // implementation of multiple entry points). If this doesn't occur, the
700 // linker can safely perform dead code stripping. Since LLVM never
701 // generates code that does this, it is always safe to set.
Chris Lattnera5ad93a2010-01-23 06:39:22 +0000702 OutStreamer.EmitAssemblerFlag(MCAF_SubsectionsViaSymbols);
Rafael Espindolab01c4bb2006-07-27 11:38:51 +0000703 }
Jack Carter97130e22013-01-30 02:24:33 +0000704 // FIXME: This should eventually end up somewhere else where more
705 // intelligent flag decisions can be made. For now we are just maintaining
706 // the status quo for ARM and setting EF_ARM_EABI_VER5 as the default.
707 if (Subtarget->isTargetELF()) {
708 if (OutStreamer.hasRawTextSupport()) return;
709
710 MCELFStreamer &MES = static_cast<MCELFStreamer &>(OutStreamer);
711 MES.getAssembler().setELFHeaderEFlags(ELF::EF_ARM_EABI_VER5);
712 }
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000713}
Anton Korobeynikov0bd89712008-08-17 13:55:10 +0000714
Chris Lattner97f06932009-10-19 20:20:46 +0000715//===----------------------------------------------------------------------===//
Jason W Kimdef9ac42010-10-06 22:36:46 +0000716// Helper routines for EmitStartOfAsmFile() and EmitEndOfAsmFile()
717// FIXME:
718// The following seem like one-off assembler flags, but they actually need
Jim Grosbachfa7fb642010-10-06 22:46:47 +0000719// to appear in the .ARM.attributes section in ELF.
Jason W Kimdef9ac42010-10-06 22:36:46 +0000720// Instead of subclassing the MCELFStreamer, we do the work here.
721
722void ARMAsmPrinter::emitAttributes() {
Jim Grosbachfa7fb642010-10-06 22:46:47 +0000723
Jason W Kim17b443d2010-10-11 23:01:44 +0000724 emitARMAttributeSection();
725
Renato Golin728ff0d2011-02-28 22:04:27 +0000726 /* GAS expect .fpu to be emitted, regardless of VFP build attribute */
727 bool emitFPU = false;
Rafael Espindolacecbc3d2010-10-25 17:50:35 +0000728 AttributeEmitter *AttrEmitter;
Renato Golin728ff0d2011-02-28 22:04:27 +0000729 if (OutStreamer.hasRawTextSupport()) {
Rafael Espindolacecbc3d2010-10-25 17:50:35 +0000730 AttrEmitter = new AsmAttributeEmitter(OutStreamer);
Renato Golin728ff0d2011-02-28 22:04:27 +0000731 emitFPU = true;
732 } else {
Rafael Espindolacecbc3d2010-10-25 17:50:35 +0000733 MCObjectStreamer &O = static_cast<MCObjectStreamer&>(OutStreamer);
734 AttrEmitter = new ObjectAttributeEmitter(O);
735 }
736
737 AttrEmitter->MaybeSwitchVendor("aeabi");
738
Jason W Kimdef9ac42010-10-06 22:36:46 +0000739 std::string CPUString = Subtarget->getCPUString();
Jason W Kimf009a962011-02-07 00:49:53 +0000740
741 if (CPUString == "cortex-a8" ||
742 Subtarget->isCortexA8()) {
Jason W Kimc046d642011-02-07 19:07:11 +0000743 AttrEmitter->EmitTextAttribute(ARMBuildAttrs::CPU_name, "cortex-a8");
Jason W Kimf009a962011-02-07 00:49:53 +0000744 AttrEmitter->EmitAttribute(ARMBuildAttrs::CPU_arch, ARMBuildAttrs::v7);
745 AttrEmitter->EmitAttribute(ARMBuildAttrs::CPU_arch_profile,
746 ARMBuildAttrs::ApplicationProfile);
747 AttrEmitter->EmitAttribute(ARMBuildAttrs::ARM_ISA_use,
748 ARMBuildAttrs::Allowed);
749 AttrEmitter->EmitAttribute(ARMBuildAttrs::THUMB_ISA_use,
750 ARMBuildAttrs::AllowThumb32);
751 // Fixme: figure out when this is emitted.
752 //AttrEmitter->EmitAttribute(ARMBuildAttrs::WMMX_arch,
753 // ARMBuildAttrs::AllowWMMXv1);
754 //
755
756 /// ADD additional Else-cases here!
Rafael Espindolab8adb8a2011-05-20 20:10:34 +0000757 } else if (CPUString == "xscale") {
758 AttrEmitter->EmitAttribute(ARMBuildAttrs::CPU_arch, ARMBuildAttrs::v5TEJ);
759 AttrEmitter->EmitAttribute(ARMBuildAttrs::ARM_ISA_use,
760 ARMBuildAttrs::Allowed);
761 AttrEmitter->EmitAttribute(ARMBuildAttrs::THUMB_ISA_use,
762 ARMBuildAttrs::Allowed);
Jason W Kimf009a962011-02-07 00:49:53 +0000763 } else if (CPUString == "generic") {
Amara Emerson214fd3d2012-11-08 09:51:45 +0000764 // For a generic CPU, we assume a standard v7a architecture in Subtarget.
765 AttrEmitter->EmitAttribute(ARMBuildAttrs::CPU_arch, ARMBuildAttrs::v7);
766 AttrEmitter->EmitAttribute(ARMBuildAttrs::CPU_arch_profile,
767 ARMBuildAttrs::ApplicationProfile);
Jason W Kimf009a962011-02-07 00:49:53 +0000768 AttrEmitter->EmitAttribute(ARMBuildAttrs::ARM_ISA_use,
769 ARMBuildAttrs::Allowed);
770 AttrEmitter->EmitAttribute(ARMBuildAttrs::THUMB_ISA_use,
Amara Emerson214fd3d2012-11-08 09:51:45 +0000771 ARMBuildAttrs::AllowThumb32);
772 } else if (Subtarget->hasV7Ops()) {
773 AttrEmitter->EmitAttribute(ARMBuildAttrs::CPU_arch, ARMBuildAttrs::v7);
774 AttrEmitter->EmitAttribute(ARMBuildAttrs::THUMB_ISA_use,
775 ARMBuildAttrs::AllowThumb32);
776 } else if (Subtarget->hasV6T2Ops())
777 AttrEmitter->EmitAttribute(ARMBuildAttrs::CPU_arch, ARMBuildAttrs::v6T2);
778 else if (Subtarget->hasV6Ops())
779 AttrEmitter->EmitAttribute(ARMBuildAttrs::CPU_arch, ARMBuildAttrs::v6);
780 else if (Subtarget->hasV5TEOps())
781 AttrEmitter->EmitAttribute(ARMBuildAttrs::CPU_arch, ARMBuildAttrs::v5TE);
782 else if (Subtarget->hasV5TOps())
783 AttrEmitter->EmitAttribute(ARMBuildAttrs::CPU_arch, ARMBuildAttrs::v5T);
784 else if (Subtarget->hasV4TOps())
785 AttrEmitter->EmitAttribute(ARMBuildAttrs::CPU_arch, ARMBuildAttrs::v4T);
Jason W Kimdef9ac42010-10-06 22:36:46 +0000786
Renato Goline89a0532011-03-02 21:20:09 +0000787 if (Subtarget->hasNEON() && emitFPU) {
Renato Golin728ff0d2011-02-28 22:04:27 +0000788 /* NEON is not exactly a VFP architecture, but GAS emit one of
Anton Korobeynikov4b4e6222012-01-22 12:07:33 +0000789 * neon/neon-vfpv4/vfpv3/vfpv2 for .fpu parameters */
Evan Chengbee78fe2012-04-11 05:33:07 +0000790 if (Subtarget->hasVFP4())
Jim Grosbachd4f020a2012-04-06 23:43:50 +0000791 AttrEmitter->EmitTextAttribute(ARMBuildAttrs::Advanced_SIMD_arch,
792 "neon-vfpv4");
Anton Korobeynikov4b4e6222012-01-22 12:07:33 +0000793 else
Sebastian Pop74bebde2012-03-05 17:39:52 +0000794 AttrEmitter->EmitTextAttribute(ARMBuildAttrs::Advanced_SIMD_arch, "neon");
Renato Golin728ff0d2011-02-28 22:04:27 +0000795 /* If emitted for NEON, omit from VFP below, since you can have both
796 * NEON and VFP in build attributes but only one .fpu */
797 emitFPU = false;
798 }
799
Anton Korobeynikov4b4e6222012-01-22 12:07:33 +0000800 /* VFPv4 + .fpu */
801 if (Subtarget->hasVFP4()) {
802 AttrEmitter->EmitAttribute(ARMBuildAttrs::VFP_arch,
803 ARMBuildAttrs::AllowFPv4A);
804 if (emitFPU)
805 AttrEmitter->EmitTextAttribute(ARMBuildAttrs::VFP_arch, "vfpv4");
806
Renato Golin728ff0d2011-02-28 22:04:27 +0000807 /* VFPv3 + .fpu */
Anton Korobeynikov4b4e6222012-01-22 12:07:33 +0000808 } else if (Subtarget->hasVFP3()) {
Renato Golin728ff0d2011-02-28 22:04:27 +0000809 AttrEmitter->EmitAttribute(ARMBuildAttrs::VFP_arch,
810 ARMBuildAttrs::AllowFPv3A);
811 if (emitFPU)
812 AttrEmitter->EmitTextAttribute(ARMBuildAttrs::VFP_arch, "vfpv3");
813
814 /* VFPv2 + .fpu */
815 } else if (Subtarget->hasVFP2()) {
Jason W Kimf009a962011-02-07 00:49:53 +0000816 AttrEmitter->EmitAttribute(ARMBuildAttrs::VFP_arch,
817 ARMBuildAttrs::AllowFPv2);
Renato Golin728ff0d2011-02-28 22:04:27 +0000818 if (emitFPU)
819 AttrEmitter->EmitTextAttribute(ARMBuildAttrs::VFP_arch, "vfpv2");
820 }
821
822 /* TODO: ARMBuildAttrs::Allowed is not completely accurate,
Cameron Zwarich375db7f2011-07-07 08:28:52 +0000823 * since NEON can have 1 (allowed) or 2 (MAC operations) */
Renato Golin728ff0d2011-02-28 22:04:27 +0000824 if (Subtarget->hasNEON()) {
825 AttrEmitter->EmitAttribute(ARMBuildAttrs::Advanced_SIMD_arch,
826 ARMBuildAttrs::Allowed);
827 }
Jason W Kimdef9ac42010-10-06 22:36:46 +0000828
829 // Signal various FP modes.
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000830 if (!TM.Options.UnsafeFPMath) {
Jason W Kimf009a962011-02-07 00:49:53 +0000831 AttrEmitter->EmitAttribute(ARMBuildAttrs::ABI_FP_denormal,
832 ARMBuildAttrs::Allowed);
833 AttrEmitter->EmitAttribute(ARMBuildAttrs::ABI_FP_exceptions,
834 ARMBuildAttrs::Allowed);
Jason W Kimdef9ac42010-10-06 22:36:46 +0000835 }
836
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000837 if (TM.Options.NoInfsFPMath && TM.Options.NoNaNsFPMath)
Jason W Kimf009a962011-02-07 00:49:53 +0000838 AttrEmitter->EmitAttribute(ARMBuildAttrs::ABI_FP_number_model,
839 ARMBuildAttrs::Allowed);
Jason W Kimdef9ac42010-10-06 22:36:46 +0000840 else
Jason W Kimf009a962011-02-07 00:49:53 +0000841 AttrEmitter->EmitAttribute(ARMBuildAttrs::ABI_FP_number_model,
842 ARMBuildAttrs::AllowIEE754);
Jason W Kimdef9ac42010-10-06 22:36:46 +0000843
Jason W Kimf009a962011-02-07 00:49:53 +0000844 // FIXME: add more flags to ARMBuildAttrs.h
Jason W Kimdef9ac42010-10-06 22:36:46 +0000845 // 8-bytes alignment stuff.
Rafael Espindolacecbc3d2010-10-25 17:50:35 +0000846 AttrEmitter->EmitAttribute(ARMBuildAttrs::ABI_align8_needed, 1);
847 AttrEmitter->EmitAttribute(ARMBuildAttrs::ABI_align8_preserved, 1);
Jason W Kimdef9ac42010-10-06 22:36:46 +0000848
849 // Hard float. Use both S and D registers and conform to AAPCS-VFP.
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000850 if (Subtarget->isAAPCS_ABI() && TM.Options.FloatABIType == FloatABI::Hard) {
Rafael Espindolacecbc3d2010-10-25 17:50:35 +0000851 AttrEmitter->EmitAttribute(ARMBuildAttrs::ABI_HardFP_use, 3);
852 AttrEmitter->EmitAttribute(ARMBuildAttrs::ABI_VFP_args, 1);
Jason W Kimdef9ac42010-10-06 22:36:46 +0000853 }
854 // FIXME: Should we signal R9 usage?
Rafael Espindolacecbc3d2010-10-25 17:50:35 +0000855
Jason W Kimf009a962011-02-07 00:49:53 +0000856 if (Subtarget->hasDivide())
857 AttrEmitter->EmitAttribute(ARMBuildAttrs::DIV_use, 1);
Rafael Espindolacecbc3d2010-10-25 17:50:35 +0000858
859 AttrEmitter->Finish();
860 delete AttrEmitter;
Jason W Kimdef9ac42010-10-06 22:36:46 +0000861}
862
Jason W Kim17b443d2010-10-11 23:01:44 +0000863void ARMAsmPrinter::emitARMAttributeSection() {
864 // <format-version>
865 // [ <section-length> "vendor-name"
866 // [ <file-tag> <size> <attribute>*
867 // | <section-tag> <size> <section-number>* 0 <attribute>*
868 // | <symbol-tag> <size> <symbol-number>* 0 <attribute>*
869 // ]+
870 // ]*
871
872 if (OutStreamer.hasRawTextSupport())
873 return;
874
875 const ARMElfTargetObjectFile &TLOFELF =
876 static_cast<const ARMElfTargetObjectFile &>
877 (getObjFileLowering());
878
879 OutStreamer.SwitchSection(TLOFELF.getAttributesSection());
Jason W Kim17b443d2010-10-11 23:01:44 +0000880
Rafael Espindolacecbc3d2010-10-25 17:50:35 +0000881 // Format version
882 OutStreamer.EmitIntValue(0x41, 1);
Jason W Kim17b443d2010-10-11 23:01:44 +0000883}
884
Jason W Kimdef9ac42010-10-06 22:36:46 +0000885//===----------------------------------------------------------------------===//
Chris Lattner97f06932009-10-19 20:20:46 +0000886
Jim Grosbach988ce092010-09-18 00:05:05 +0000887static MCSymbol *getPICLabel(const char *Prefix, unsigned FunctionNumber,
888 unsigned LabelId, MCContext &Ctx) {
889
890 MCSymbol *Label = Ctx.GetOrCreateSymbol(Twine(Prefix)
891 + "PC" + Twine(FunctionNumber) + "_" + Twine(LabelId));
892 return Label;
893}
894
Jim Grosbach2c4d5122010-11-10 03:26:07 +0000895static MCSymbolRefExpr::VariantKind
896getModifierVariantKind(ARMCP::ARMCPModifier Modifier) {
897 switch (Modifier) {
Jim Grosbach2c4d5122010-11-10 03:26:07 +0000898 case ARMCP::no_modifier: return MCSymbolRefExpr::VK_None;
899 case ARMCP::TLSGD: return MCSymbolRefExpr::VK_ARM_TLSGD;
900 case ARMCP::TPOFF: return MCSymbolRefExpr::VK_ARM_TPOFF;
901 case ARMCP::GOTTPOFF: return MCSymbolRefExpr::VK_ARM_GOTTPOFF;
902 case ARMCP::GOT: return MCSymbolRefExpr::VK_ARM_GOT;
903 case ARMCP::GOTOFF: return MCSymbolRefExpr::VK_ARM_GOTOFF;
904 }
David Blaikie4d6ccb52012-01-20 21:51:11 +0000905 llvm_unreachable("Invalid ARMCPModifier!");
Jim Grosbach2c4d5122010-11-10 03:26:07 +0000906}
907
Evan Cheng5de5d4b2011-01-17 08:03:18 +0000908MCSymbol *ARMAsmPrinter::GetARMGVSymbol(const GlobalValue *GV) {
909 bool isIndirect = Subtarget->isTargetDarwin() &&
910 Subtarget->GVIsIndirectSymbol(GV, TM.getRelocationModel());
911 if (!isIndirect)
912 return Mang->getSymbol(GV);
913
914 // FIXME: Remove this when Darwin transition to @GOT like syntax.
915 MCSymbol *MCSym = GetSymbolWithGlobalValueBase(GV, "$non_lazy_ptr");
916 MachineModuleInfoMachO &MMIMachO =
917 MMI->getObjFileInfo<MachineModuleInfoMachO>();
918 MachineModuleInfoImpl::StubValueTy &StubSym =
919 GV->hasHiddenVisibility() ? MMIMachO.getHiddenGVStubEntry(MCSym) :
920 MMIMachO.getGVStubEntry(MCSym);
921 if (StubSym.getPointer() == 0)
922 StubSym = MachineModuleInfoImpl::
923 StubValueTy(Mang->getSymbol(GV), !GV->hasInternalLinkage());
924 return MCSym;
925}
926
Jim Grosbach5df08d82010-11-09 18:45:04 +0000927void ARMAsmPrinter::
928EmitMachineConstantPoolValue(MachineConstantPoolValue *MCPV) {
Micah Villmow3574eca2012-10-08 16:38:25 +0000929 int Size = TM.getDataLayout()->getTypeAllocSize(MCPV->getType());
Jim Grosbach5df08d82010-11-09 18:45:04 +0000930
931 ARMConstantPoolValue *ACPV = static_cast<ARMConstantPoolValue*>(MCPV);
Jim Grosbach5df08d82010-11-09 18:45:04 +0000932
Jim Grosbach7c7ddb22010-11-10 17:59:10 +0000933 MCSymbol *MCSym;
Jim Grosbach5df08d82010-11-09 18:45:04 +0000934 if (ACPV->isLSDA()) {
Jim Grosbach7c7ddb22010-11-10 17:59:10 +0000935 SmallString<128> Str;
936 raw_svector_ostream OS(Str);
Jim Grosbach5df08d82010-11-09 18:45:04 +0000937 OS << MAI->getPrivateGlobalPrefix() << "_LSDA_" << getFunctionNumber();
Jim Grosbach7c7ddb22010-11-10 17:59:10 +0000938 MCSym = OutContext.GetOrCreateSymbol(OS.str());
Jim Grosbach5df08d82010-11-09 18:45:04 +0000939 } else if (ACPV->isBlockAddress()) {
Bill Wendling5bb77992011-10-01 08:00:54 +0000940 const BlockAddress *BA =
941 cast<ARMConstantPoolConstant>(ACPV)->getBlockAddress();
942 MCSym = GetBlockAddressSymbol(BA);
Jim Grosbach5df08d82010-11-09 18:45:04 +0000943 } else if (ACPV->isGlobalValue()) {
Bill Wendling5bb77992011-10-01 08:00:54 +0000944 const GlobalValue *GV = cast<ARMConstantPoolConstant>(ACPV)->getGV();
Evan Cheng5de5d4b2011-01-17 08:03:18 +0000945 MCSym = GetARMGVSymbol(GV);
Bill Wendlinge00897c2011-09-29 23:50:42 +0000946 } else if (ACPV->isMachineBasicBlock()) {
Bill Wendling3320f2a2011-10-01 09:30:42 +0000947 const MachineBasicBlock *MBB = cast<ARMConstantPoolMBB>(ACPV)->getMBB();
Bill Wendlinge00897c2011-09-29 23:50:42 +0000948 MCSym = MBB->getSymbol();
Jim Grosbach5df08d82010-11-09 18:45:04 +0000949 } else {
950 assert(ACPV->isExtSymbol() && "unrecognized constant pool value");
Bill Wendlingfe31e672011-10-01 08:58:29 +0000951 const char *Sym = cast<ARMConstantPoolSymbol>(ACPV)->getSymbol();
952 MCSym = GetExternalSymbolSymbol(Sym);
Jim Grosbach5df08d82010-11-09 18:45:04 +0000953 }
954
955 // Create an MCSymbol for the reference.
Jim Grosbach2c4d5122010-11-10 03:26:07 +0000956 const MCExpr *Expr =
957 MCSymbolRefExpr::Create(MCSym, getModifierVariantKind(ACPV->getModifier()),
958 OutContext);
Jim Grosbach5df08d82010-11-09 18:45:04 +0000959
Jim Grosbach2c4d5122010-11-10 03:26:07 +0000960 if (ACPV->getPCAdjustment()) {
961 MCSymbol *PCLabel = getPICLabel(MAI->getPrivateGlobalPrefix(),
962 getFunctionNumber(),
963 ACPV->getLabelId(),
964 OutContext);
965 const MCExpr *PCRelExpr = MCSymbolRefExpr::Create(PCLabel, OutContext);
966 PCRelExpr =
967 MCBinaryExpr::CreateAdd(PCRelExpr,
968 MCConstantExpr::Create(ACPV->getPCAdjustment(),
969 OutContext),
970 OutContext);
971 if (ACPV->mustAddCurrentAddress()) {
972 // We want "(<expr> - .)", but MC doesn't have a concept of the '.'
973 // label, so just emit a local label end reference that instead.
974 MCSymbol *DotSym = OutContext.CreateTempSymbol();
975 OutStreamer.EmitLabel(DotSym);
976 const MCExpr *DotExpr = MCSymbolRefExpr::Create(DotSym, OutContext);
977 PCRelExpr = MCBinaryExpr::CreateSub(PCRelExpr, DotExpr, OutContext);
Jim Grosbach5df08d82010-11-09 18:45:04 +0000978 }
Jim Grosbach2c4d5122010-11-10 03:26:07 +0000979 Expr = MCBinaryExpr::CreateSub(Expr, PCRelExpr, OutContext);
Jim Grosbach5df08d82010-11-09 18:45:04 +0000980 }
Jim Grosbach2c4d5122010-11-10 03:26:07 +0000981 OutStreamer.EmitValue(Expr, Size);
Jim Grosbach5df08d82010-11-09 18:45:04 +0000982}
983
Jim Grosbacha2244cb2010-09-22 17:39:48 +0000984void ARMAsmPrinter::EmitJumpTable(const MachineInstr *MI) {
985 unsigned Opcode = MI->getOpcode();
986 int OpNum = 1;
987 if (Opcode == ARM::BR_JTadd)
988 OpNum = 2;
989 else if (Opcode == ARM::BR_JTm)
990 OpNum = 3;
991
992 const MachineOperand &MO1 = MI->getOperand(OpNum);
993 const MachineOperand &MO2 = MI->getOperand(OpNum+1); // Unique Id
994 unsigned JTI = MO1.getIndex();
995
996 // Emit a label for the jump table.
997 MCSymbol *JTISymbol = GetARMJTIPICJumpTableLabel2(JTI, MO2.getImm());
998 OutStreamer.EmitLabel(JTISymbol);
999
Jim Grosbach3e965312012-05-18 19:12:01 +00001000 // Mark the jump table as data-in-code.
1001 OutStreamer.EmitDataRegion(MCDR_DataRegionJT32);
1002
Jim Grosbacha2244cb2010-09-22 17:39:48 +00001003 // Emit each entry of the table.
1004 const MachineJumpTableInfo *MJTI = MF->getJumpTableInfo();
1005 const std::vector<MachineJumpTableEntry> &JT = MJTI->getJumpTables();
1006 const std::vector<MachineBasicBlock*> &JTBBs = JT[JTI].MBBs;
1007
1008 for (unsigned i = 0, e = JTBBs.size(); i != e; ++i) {
1009 MachineBasicBlock *MBB = JTBBs[i];
1010 // Construct an MCExpr for the entry. We want a value of the form:
1011 // (BasicBlockAddr - TableBeginAddr)
1012 //
1013 // For example, a table with entries jumping to basic blocks BB0 and BB1
1014 // would look like:
1015 // LJTI_0_0:
1016 // .word (LBB0 - LJTI_0_0)
1017 // .word (LBB1 - LJTI_0_0)
1018 const MCExpr *Expr = MCSymbolRefExpr::Create(MBB->getSymbol(), OutContext);
1019
1020 if (TM.getRelocationModel() == Reloc::PIC_)
1021 Expr = MCBinaryExpr::CreateSub(Expr, MCSymbolRefExpr::Create(JTISymbol,
1022 OutContext),
1023 OutContext);
Jim Grosbachde982732011-08-31 22:23:09 +00001024 // If we're generating a table of Thumb addresses in static relocation
1025 // model, we need to add one to keep interworking correctly.
1026 else if (AFI->isThumbFunction())
1027 Expr = MCBinaryExpr::CreateAdd(Expr, MCConstantExpr::Create(1,OutContext),
1028 OutContext);
Jim Grosbacha2244cb2010-09-22 17:39:48 +00001029 OutStreamer.EmitValue(Expr, 4);
1030 }
Jim Grosbach3e965312012-05-18 19:12:01 +00001031 // Mark the end of jump table data-in-code region.
1032 OutStreamer.EmitDataRegion(MCDR_DataRegionEnd);
Jim Grosbacha2244cb2010-09-22 17:39:48 +00001033}
1034
Jim Grosbach882ef2b2010-09-21 23:28:16 +00001035void ARMAsmPrinter::EmitJump2Table(const MachineInstr *MI) {
1036 unsigned Opcode = MI->getOpcode();
1037 int OpNum = (Opcode == ARM::t2BR_JT) ? 2 : 1;
1038 const MachineOperand &MO1 = MI->getOperand(OpNum);
1039 const MachineOperand &MO2 = MI->getOperand(OpNum+1); // Unique Id
1040 unsigned JTI = MO1.getIndex();
1041
Jim Grosbach882ef2b2010-09-21 23:28:16 +00001042 MCSymbol *JTISymbol = GetARMJTIPICJumpTableLabel2(JTI, MO2.getImm());
1043 OutStreamer.EmitLabel(JTISymbol);
1044
1045 // Emit each entry of the table.
1046 const MachineJumpTableInfo *MJTI = MF->getJumpTableInfo();
1047 const std::vector<MachineJumpTableEntry> &JT = MJTI->getJumpTables();
1048 const std::vector<MachineBasicBlock*> &JTBBs = JT[JTI].MBBs;
Jim Grosbach205a5fa2010-09-22 17:15:35 +00001049 unsigned OffsetWidth = 4;
Jim Grosbach3e965312012-05-18 19:12:01 +00001050 if (MI->getOpcode() == ARM::t2TBB_JT) {
Jim Grosbach205a5fa2010-09-22 17:15:35 +00001051 OffsetWidth = 1;
Jim Grosbach3e965312012-05-18 19:12:01 +00001052 // Mark the jump table as data-in-code.
1053 OutStreamer.EmitDataRegion(MCDR_DataRegionJT8);
1054 } else if (MI->getOpcode() == ARM::t2TBH_JT) {
Jim Grosbach205a5fa2010-09-22 17:15:35 +00001055 OffsetWidth = 2;
Jim Grosbach3e965312012-05-18 19:12:01 +00001056 // Mark the jump table as data-in-code.
1057 OutStreamer.EmitDataRegion(MCDR_DataRegionJT16);
1058 }
Jim Grosbach882ef2b2010-09-21 23:28:16 +00001059
1060 for (unsigned i = 0, e = JTBBs.size(); i != e; ++i) {
1061 MachineBasicBlock *MBB = JTBBs[i];
Jim Grosbach205a5fa2010-09-22 17:15:35 +00001062 const MCExpr *MBBSymbolExpr = MCSymbolRefExpr::Create(MBB->getSymbol(),
1063 OutContext);
Jim Grosbach882ef2b2010-09-21 23:28:16 +00001064 // If this isn't a TBB or TBH, the entries are direct branch instructions.
Jim Grosbach205a5fa2010-09-22 17:15:35 +00001065 if (OffsetWidth == 4) {
Benjamin Kramered9e4422012-11-26 18:05:52 +00001066 OutStreamer.EmitInstruction(MCInstBuilder(ARM::t2B)
Benjamin Kramer391271f2012-11-26 13:34:22 +00001067 .addExpr(MBBSymbolExpr)
1068 .addImm(ARMCC::AL)
Benjamin Kramered9e4422012-11-26 18:05:52 +00001069 .addReg(0));
Jim Grosbach882ef2b2010-09-21 23:28:16 +00001070 continue;
1071 }
1072 // Otherwise it's an offset from the dispatch instruction. Construct an
Jim Grosbach205a5fa2010-09-22 17:15:35 +00001073 // MCExpr for the entry. We want a value of the form:
1074 // (BasicBlockAddr - TableBeginAddr) / 2
1075 //
1076 // For example, a TBB table with entries jumping to basic blocks BB0 and BB1
1077 // would look like:
1078 // LJTI_0_0:
1079 // .byte (LBB0 - LJTI_0_0) / 2
1080 // .byte (LBB1 - LJTI_0_0) / 2
1081 const MCExpr *Expr =
1082 MCBinaryExpr::CreateSub(MBBSymbolExpr,
1083 MCSymbolRefExpr::Create(JTISymbol, OutContext),
1084 OutContext);
1085 Expr = MCBinaryExpr::CreateDiv(Expr, MCConstantExpr::Create(2, OutContext),
1086 OutContext);
1087 OutStreamer.EmitValue(Expr, OffsetWidth);
Jim Grosbach882ef2b2010-09-21 23:28:16 +00001088 }
Jim Grosbachb3a119a2012-05-21 23:34:42 +00001089 // Mark the end of jump table data-in-code region. 32-bit offsets use
1090 // actual branch instructions here, so we don't mark those as a data-region
1091 // at all.
1092 if (OffsetWidth != 4)
1093 OutStreamer.EmitDataRegion(MCDR_DataRegionEnd);
Jim Grosbach882ef2b2010-09-21 23:28:16 +00001094}
1095
Jim Grosbach2d0f53b2010-09-28 17:05:56 +00001096void ARMAsmPrinter::PrintDebugValueComment(const MachineInstr *MI,
1097 raw_ostream &OS) {
1098 unsigned NOps = MI->getNumOperands();
1099 assert(NOps==4);
1100 OS << '\t' << MAI->getCommentString() << "DEBUG_VALUE: ";
1101 // cast away const; DIetc do not take const operands for some reason.
1102 DIVariable V(const_cast<MDNode *>(MI->getOperand(NOps-1).getMetadata()));
1103 OS << V.getName();
1104 OS << " <- ";
1105 // Frame address. Currently handles register +- offset only.
1106 assert(MI->getOperand(0).isReg() && MI->getOperand(1).isImm());
1107 OS << '['; printOperand(MI, 0, OS); OS << '+'; printOperand(MI, 1, OS);
1108 OS << ']';
1109 OS << "+";
1110 printOperand(MI, NOps-2, OS);
1111}
1112
Anton Korobeynikov57caad72011-03-05 18:43:32 +00001113void ARMAsmPrinter::EmitUnwindingInstruction(const MachineInstr *MI) {
1114 assert(MI->getFlag(MachineInstr::FrameSetup) &&
1115 "Only instruction which are involved into frame setup code are allowed");
1116
1117 const MachineFunction &MF = *MI->getParent()->getParent();
1118 const TargetRegisterInfo *RegInfo = MF.getTarget().getRegisterInfo();
Anton Korobeynikovb3fcc062011-03-05 18:43:55 +00001119 const ARMFunctionInfo &AFI = *MF.getInfo<ARMFunctionInfo>();
Anton Korobeynikov57caad72011-03-05 18:43:32 +00001120
1121 unsigned FramePtr = RegInfo->getFrameRegister(MF);
Anton Korobeynikov57caad72011-03-05 18:43:32 +00001122 unsigned Opc = MI->getOpcode();
Anton Korobeynikov7a764162011-03-05 18:43:43 +00001123 unsigned SrcReg, DstReg;
1124
Anton Korobeynikov3daccd82011-03-05 18:43:50 +00001125 if (Opc == ARM::tPUSH || Opc == ARM::tLDRpci) {
1126 // Two special cases:
1127 // 1) tPUSH does not have src/dst regs.
1128 // 2) for Thumb1 code we sometimes materialize the constant via constpool
1129 // load. Yes, this is pretty fragile, but for now I don't see better
1130 // way... :(
Anton Korobeynikov7a764162011-03-05 18:43:43 +00001131 SrcReg = DstReg = ARM::SP;
1132 } else {
Anton Korobeynikov3daccd82011-03-05 18:43:50 +00001133 SrcReg = MI->getOperand(1).getReg();
Anton Korobeynikov7a764162011-03-05 18:43:43 +00001134 DstReg = MI->getOperand(0).getReg();
1135 }
Anton Korobeynikov57caad72011-03-05 18:43:32 +00001136
1137 // Try to figure out the unwinding opcode out of src / dst regs.
Evan Cheng5a96b3d2011-12-07 07:15:52 +00001138 if (MI->mayStore()) {
Anton Korobeynikov57caad72011-03-05 18:43:32 +00001139 // Register saves.
1140 assert(DstReg == ARM::SP &&
1141 "Only stack pointer as a destination reg is supported");
1142
1143 SmallVector<unsigned, 4> RegList;
Anton Korobeynikov7a764162011-03-05 18:43:43 +00001144 // Skip src & dst reg, and pred ops.
1145 unsigned StartOp = 2 + 2;
1146 // Use all the operands.
1147 unsigned NumOffset = 0;
1148
Anton Korobeynikov57caad72011-03-05 18:43:32 +00001149 switch (Opc) {
1150 default:
1151 MI->dump();
Craig Topperbc219812012-02-07 02:50:20 +00001152 llvm_unreachable("Unsupported opcode for unwinding information");
Anton Korobeynikov7a764162011-03-05 18:43:43 +00001153 case ARM::tPUSH:
1154 // Special case here: no src & dst reg, but two extra imp ops.
1155 StartOp = 2; NumOffset = 2;
Anton Korobeynikov57caad72011-03-05 18:43:32 +00001156 case ARM::STMDB_UPD:
Anton Korobeynikov7a764162011-03-05 18:43:43 +00001157 case ARM::t2STMDB_UPD:
Anton Korobeynikov57caad72011-03-05 18:43:32 +00001158 case ARM::VSTMDDB_UPD:
1159 assert(SrcReg == ARM::SP &&
1160 "Only stack pointer as a source reg is supported");
Anton Korobeynikov7a764162011-03-05 18:43:43 +00001161 for (unsigned i = StartOp, NumOps = MI->getNumOperands() - NumOffset;
Anton Korobeynikovad62e922012-08-04 13:25:58 +00001162 i != NumOps; ++i) {
1163 const MachineOperand &MO = MI->getOperand(i);
1164 // Actually, there should never be any impdef stuff here. Skip it
1165 // temporary to workaround PR11902.
1166 if (MO.isImplicit())
1167 continue;
1168 RegList.push_back(MO.getReg());
1169 }
Anton Korobeynikov57caad72011-03-05 18:43:32 +00001170 break;
Owen Anderson793e7962011-07-26 20:54:26 +00001171 case ARM::STR_PRE_IMM:
1172 case ARM::STR_PRE_REG:
Evgeniy Stepanov73dd8bb2012-01-19 12:53:06 +00001173 case ARM::t2STR_PRE:
Anton Korobeynikov57caad72011-03-05 18:43:32 +00001174 assert(MI->getOperand(2).getReg() == ARM::SP &&
1175 "Only stack pointer as a source reg is supported");
1176 RegList.push_back(SrcReg);
1177 break;
1178 }
1179 OutStreamer.EmitRegSave(RegList, Opc == ARM::VSTMDDB_UPD);
1180 } else {
1181 // Changes of stack / frame pointer.
1182 if (SrcReg == ARM::SP) {
1183 int64_t Offset = 0;
1184 switch (Opc) {
1185 default:
1186 MI->dump();
Craig Topperbc219812012-02-07 02:50:20 +00001187 llvm_unreachable("Unsupported opcode for unwinding information");
Anton Korobeynikov57caad72011-03-05 18:43:32 +00001188 case ARM::MOVr:
Evgeniy Stepanov73dd8bb2012-01-19 12:53:06 +00001189 case ARM::tMOVr:
Anton Korobeynikov57caad72011-03-05 18:43:32 +00001190 Offset = 0;
1191 break;
1192 case ARM::ADDri:
1193 Offset = -MI->getOperand(2).getImm();
1194 break;
1195 case ARM::SUBri:
Evgeniy Stepanov73dd8bb2012-01-19 12:53:06 +00001196 case ARM::t2SUBri:
Jim Grosbachf6fd9092011-06-29 23:25:04 +00001197 Offset = MI->getOperand(2).getImm();
Anton Korobeynikov57caad72011-03-05 18:43:32 +00001198 break;
Anton Korobeynikov7a764162011-03-05 18:43:43 +00001199 case ARM::tSUBspi:
Jim Grosbachf6fd9092011-06-29 23:25:04 +00001200 Offset = MI->getOperand(2).getImm()*4;
Anton Korobeynikov7a764162011-03-05 18:43:43 +00001201 break;
1202 case ARM::tADDspi:
1203 case ARM::tADDrSPi:
1204 Offset = -MI->getOperand(2).getImm()*4;
1205 break;
Anton Korobeynikovb3fcc062011-03-05 18:43:55 +00001206 case ARM::tLDRpci: {
1207 // Grab the constpool index and check, whether it corresponds to
1208 // original or cloned constpool entry.
1209 unsigned CPI = MI->getOperand(1).getIndex();
1210 const MachineConstantPool *MCP = MF.getConstantPool();
1211 if (CPI >= MCP->getConstants().size())
1212 CPI = AFI.getOriginalCPIdx(CPI);
1213 assert(CPI != -1U && "Invalid constpool index");
1214
1215 // Derive the actual offset.
1216 const MachineConstantPoolEntry &CPE = MCP->getConstants()[CPI];
1217 assert(!CPE.isMachineConstantPoolEntry() && "Invalid constpool entry");
1218 // FIXME: Check for user, it should be "add" instruction!
1219 Offset = -cast<ConstantInt>(CPE.Val.ConstVal)->getSExtValue();
Anton Korobeynikov3daccd82011-03-05 18:43:50 +00001220 break;
Anton Korobeynikov57caad72011-03-05 18:43:32 +00001221 }
Anton Korobeynikovb3fcc062011-03-05 18:43:55 +00001222 }
Anton Korobeynikov57caad72011-03-05 18:43:32 +00001223
1224 if (DstReg == FramePtr && FramePtr != ARM::SP)
Anton Korobeynikove5163792011-03-05 18:44:00 +00001225 // Set-up of the frame pointer. Positive values correspond to "add"
1226 // instruction.
1227 OutStreamer.EmitSetFP(FramePtr, ARM::SP, -Offset);
Anton Korobeynikov57caad72011-03-05 18:43:32 +00001228 else if (DstReg == ARM::SP) {
Anton Korobeynikove5163792011-03-05 18:44:00 +00001229 // Change of SP by an offset. Positive values correspond to "sub"
Anton Korobeynikov57caad72011-03-05 18:43:32 +00001230 // instruction.
1231 OutStreamer.EmitPad(Offset);
1232 } else {
1233 MI->dump();
Craig Topperbc219812012-02-07 02:50:20 +00001234 llvm_unreachable("Unsupported opcode for unwinding information");
Anton Korobeynikov57caad72011-03-05 18:43:32 +00001235 }
1236 } else if (DstReg == ARM::SP) {
1237 // FIXME: .movsp goes here
1238 MI->dump();
Craig Topperbc219812012-02-07 02:50:20 +00001239 llvm_unreachable("Unsupported opcode for unwinding information");
Anton Korobeynikov57caad72011-03-05 18:43:32 +00001240 }
1241 else {
1242 MI->dump();
Craig Topperbc219812012-02-07 02:50:20 +00001243 llvm_unreachable("Unsupported opcode for unwinding information");
Anton Korobeynikov57caad72011-03-05 18:43:32 +00001244 }
1245 }
1246}
1247
Chandler Carruth3eb4be02012-01-24 00:30:17 +00001248extern cl::opt<bool> EnableARMEHABI;
Anton Korobeynikov57caad72011-03-05 18:43:32 +00001249
Jim Grosbach53e3fc42011-07-08 17:40:42 +00001250// Simple pseudo-instructions have their lowering (with expansion to real
1251// instructions) auto-generated.
1252#include "ARMGenMCPseudoLowering.inc"
1253
Jim Grosbachb454cda2010-09-29 15:23:40 +00001254void ARMAsmPrinter::EmitInstruction(const MachineInstr *MI) {
Jim Grosbach3e965312012-05-18 19:12:01 +00001255 // If we just ended a constant pool, mark it as such.
1256 if (InConstantPool && MI->getOpcode() != ARM::CONSTPOOL_ENTRY) {
1257 OutStreamer.EmitDataRegion(MCDR_DataRegionEnd);
1258 InConstantPool = false;
1259 }
Owen Anderson2fec6c52011-10-04 23:26:17 +00001260
Jim Grosbach5aa29a02011-08-23 21:32:34 +00001261 // Emit unwinding stuff for frame-related instructions
Chandler Carruth3eb4be02012-01-24 00:30:17 +00001262 if (EnableARMEHABI && MI->getFlag(MachineInstr::FrameSetup))
Jim Grosbach5aa29a02011-08-23 21:32:34 +00001263 EmitUnwindingInstruction(MI);
1264
Jim Grosbach53e3fc42011-07-08 17:40:42 +00001265 // Do any auto-generated pseudo lowerings.
1266 if (emitPseudoExpansionLowering(OutStreamer, MI))
1267 return;
1268
Andrew Trick3be654f2011-09-21 02:20:46 +00001269 assert(!convertAddSubFlagsOpcode(MI->getOpcode()) &&
1270 "Pseudo flag setting opcode should be expanded early");
1271
Jim Grosbach53e3fc42011-07-08 17:40:42 +00001272 // Check for manual lowerings.
Evan Cheng5de5d4b2011-01-17 08:03:18 +00001273 unsigned Opc = MI->getOpcode();
1274 switch (Opc) {
Craig Topperbc219812012-02-07 02:50:20 +00001275 case ARM::t2MOVi32imm: llvm_unreachable("Should be lowered by thumb2it pass");
Jim Grosbach2d0f53b2010-09-28 17:05:56 +00001276 case ARM::DBG_VALUE: {
1277 if (isVerbose() && OutStreamer.hasRawTextSupport()) {
1278 SmallString<128> TmpStr;
1279 raw_svector_ostream OS(TmpStr);
1280 PrintDebugValueComment(MI, OS);
1281 OutStreamer.EmitRawText(StringRef(OS.str()));
1282 }
1283 return;
1284 }
Jim Grosbach40edf732010-12-14 21:10:47 +00001285 case ARM::LEApcrel:
Jim Grosbachd40963c2010-12-14 22:28:03 +00001286 case ARM::tLEApcrel:
Jim Grosbach40edf732010-12-14 21:10:47 +00001287 case ARM::t2LEApcrel: {
Jim Grosbachdff84b02010-12-02 00:28:45 +00001288 // FIXME: Need to also handle globals and externals
Benjamin Kramer391271f2012-11-26 13:34:22 +00001289 MCSymbol *CPISymbol = GetCPISymbol(MI->getOperand(1).getIndex());
Benjamin Kramered9e4422012-11-26 18:05:52 +00001290 OutStreamer.EmitInstruction(MCInstBuilder(MI->getOpcode() ==
1291 ARM::t2LEApcrel ? ARM::t2ADR
Benjamin Kramer391271f2012-11-26 13:34:22 +00001292 : (MI->getOpcode() == ARM::tLEApcrel ? ARM::tADR
1293 : ARM::ADR))
1294 .addReg(MI->getOperand(0).getReg())
1295 .addExpr(MCSymbolRefExpr::Create(CPISymbol, OutContext))
1296 // Add predicate operands.
1297 .addImm(MI->getOperand(2).getImm())
Benjamin Kramered9e4422012-11-26 18:05:52 +00001298 .addReg(MI->getOperand(3).getReg()));
Jim Grosbachdff84b02010-12-02 00:28:45 +00001299 return;
1300 }
Jim Grosbachd40963c2010-12-14 22:28:03 +00001301 case ARM::LEApcrelJT:
1302 case ARM::tLEApcrelJT:
1303 case ARM::t2LEApcrelJT: {
Benjamin Kramer391271f2012-11-26 13:34:22 +00001304 MCSymbol *JTIPICSymbol =
1305 GetARMJTIPICJumpTableLabel2(MI->getOperand(1).getIndex(),
1306 MI->getOperand(2).getImm());
Benjamin Kramered9e4422012-11-26 18:05:52 +00001307 OutStreamer.EmitInstruction(MCInstBuilder(MI->getOpcode() ==
1308 ARM::t2LEApcrelJT ? ARM::t2ADR
Benjamin Kramer391271f2012-11-26 13:34:22 +00001309 : (MI->getOpcode() == ARM::tLEApcrelJT ? ARM::tADR
1310 : ARM::ADR))
1311 .addReg(MI->getOperand(0).getReg())
1312 .addExpr(MCSymbolRefExpr::Create(JTIPICSymbol, OutContext))
1313 // Add predicate operands.
1314 .addImm(MI->getOperand(3).getImm())
Benjamin Kramered9e4422012-11-26 18:05:52 +00001315 .addReg(MI->getOperand(4).getReg()));
Jim Grosbach5d14f9b2010-12-01 19:47:31 +00001316 return;
1317 }
Jim Grosbachf859a542011-03-12 00:45:26 +00001318 // Darwin call instructions are just normal call instructions with different
1319 // clobber semantics (they clobber R9).
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001320 case ARM::BX_CALL: {
Benjamin Kramered9e4422012-11-26 18:05:52 +00001321 OutStreamer.EmitInstruction(MCInstBuilder(ARM::MOVr)
Benjamin Kramer391271f2012-11-26 13:34:22 +00001322 .addReg(ARM::LR)
1323 .addReg(ARM::PC)
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001324 // Add predicate operands.
Benjamin Kramer391271f2012-11-26 13:34:22 +00001325 .addImm(ARMCC::AL)
1326 .addReg(0)
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001327 // Add 's' bit operand (always reg0 for this)
Benjamin Kramered9e4422012-11-26 18:05:52 +00001328 .addReg(0));
Benjamin Kramer391271f2012-11-26 13:34:22 +00001329
Benjamin Kramered9e4422012-11-26 18:05:52 +00001330 OutStreamer.EmitInstruction(MCInstBuilder(ARM::BX)
1331 .addReg(MI->getOperand(0).getReg()));
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001332 return;
1333 }
Cameron Zwarichad70f6d2011-05-25 21:53:50 +00001334 case ARM::tBX_CALL: {
Benjamin Kramered9e4422012-11-26 18:05:52 +00001335 OutStreamer.EmitInstruction(MCInstBuilder(ARM::tMOVr)
Benjamin Kramer391271f2012-11-26 13:34:22 +00001336 .addReg(ARM::LR)
1337 .addReg(ARM::PC)
Jim Grosbach63b46fa2011-06-30 22:10:46 +00001338 // Add predicate operands.
Benjamin Kramer391271f2012-11-26 13:34:22 +00001339 .addImm(ARMCC::AL)
Benjamin Kramered9e4422012-11-26 18:05:52 +00001340 .addReg(0));
Benjamin Kramer391271f2012-11-26 13:34:22 +00001341
Benjamin Kramered9e4422012-11-26 18:05:52 +00001342 OutStreamer.EmitInstruction(MCInstBuilder(ARM::tBX)
Benjamin Kramer391271f2012-11-26 13:34:22 +00001343 .addReg(MI->getOperand(0).getReg())
Cameron Zwarichad70f6d2011-05-25 21:53:50 +00001344 // Add predicate operands.
Benjamin Kramer391271f2012-11-26 13:34:22 +00001345 .addImm(ARMCC::AL)
Benjamin Kramered9e4422012-11-26 18:05:52 +00001346 .addReg(0));
Cameron Zwarichad70f6d2011-05-25 21:53:50 +00001347 return;
1348 }
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001349 case ARM::BMOVPCRX_CALL: {
Benjamin Kramered9e4422012-11-26 18:05:52 +00001350 OutStreamer.EmitInstruction(MCInstBuilder(ARM::MOVr)
Benjamin Kramer391271f2012-11-26 13:34:22 +00001351 .addReg(ARM::LR)
1352 .addReg(ARM::PC)
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001353 // Add predicate operands.
Benjamin Kramer391271f2012-11-26 13:34:22 +00001354 .addImm(ARMCC::AL)
1355 .addReg(0)
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001356 // Add 's' bit operand (always reg0 for this)
Benjamin Kramered9e4422012-11-26 18:05:52 +00001357 .addReg(0));
Benjamin Kramer391271f2012-11-26 13:34:22 +00001358
Benjamin Kramered9e4422012-11-26 18:05:52 +00001359 OutStreamer.EmitInstruction(MCInstBuilder(ARM::MOVr)
Benjamin Kramer391271f2012-11-26 13:34:22 +00001360 .addReg(ARM::PC)
1361 .addImm(MI->getOperand(0).getReg())
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001362 // Add predicate operands.
Benjamin Kramer391271f2012-11-26 13:34:22 +00001363 .addImm(ARMCC::AL)
1364 .addReg(0)
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001365 // Add 's' bit operand (always reg0 for this)
Benjamin Kramered9e4422012-11-26 18:05:52 +00001366 .addReg(0));
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001367 return;
1368 }
Evan Cheng4bfcd4a2012-02-28 18:51:51 +00001369 case ARM::BMOVPCB_CALL: {
Benjamin Kramered9e4422012-11-26 18:05:52 +00001370 OutStreamer.EmitInstruction(MCInstBuilder(ARM::MOVr)
Benjamin Kramer391271f2012-11-26 13:34:22 +00001371 .addReg(ARM::LR)
1372 .addReg(ARM::PC)
Evan Cheng4bfcd4a2012-02-28 18:51:51 +00001373 // Add predicate operands.
Benjamin Kramer391271f2012-11-26 13:34:22 +00001374 .addImm(ARMCC::AL)
1375 .addReg(0)
Evan Cheng4bfcd4a2012-02-28 18:51:51 +00001376 // Add 's' bit operand (always reg0 for this)
Benjamin Kramered9e4422012-11-26 18:05:52 +00001377 .addReg(0));
Benjamin Kramer391271f2012-11-26 13:34:22 +00001378
1379 const GlobalValue *GV = MI->getOperand(0).getGlobal();
1380 MCSymbol *GVSym = Mang->getSymbol(GV);
1381 const MCExpr *GVSymExpr = MCSymbolRefExpr::Create(GVSym, OutContext);
Benjamin Kramered9e4422012-11-26 18:05:52 +00001382 OutStreamer.EmitInstruction(MCInstBuilder(ARM::Bcc)
Benjamin Kramer391271f2012-11-26 13:34:22 +00001383 .addExpr(GVSymExpr)
Evan Cheng4bfcd4a2012-02-28 18:51:51 +00001384 // Add predicate operands.
Benjamin Kramer391271f2012-11-26 13:34:22 +00001385 .addImm(ARMCC::AL)
Benjamin Kramered9e4422012-11-26 18:05:52 +00001386 .addReg(0));
Evan Cheng4bfcd4a2012-02-28 18:51:51 +00001387 return;
1388 }
Evan Cheng53519f02011-01-21 18:55:51 +00001389 case ARM::MOVi16_ga_pcrel:
1390 case ARM::t2MOVi16_ga_pcrel: {
Evan Cheng5de5d4b2011-01-17 08:03:18 +00001391 MCInst TmpInst;
Evan Cheng53519f02011-01-21 18:55:51 +00001392 TmpInst.setOpcode(Opc == ARM::MOVi16_ga_pcrel? ARM::MOVi16 : ARM::t2MOVi16);
Evan Cheng5de5d4b2011-01-17 08:03:18 +00001393 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg()));
1394
Evan Cheng53519f02011-01-21 18:55:51 +00001395 unsigned TF = MI->getOperand(1).getTargetFlags();
1396 bool isPIC = TF == ARMII::MO_LO16_NONLAZY_PIC;
Evan Cheng5de5d4b2011-01-17 08:03:18 +00001397 const GlobalValue *GV = MI->getOperand(1).getGlobal();
1398 MCSymbol *GVSym = GetARMGVSymbol(GV);
1399 const MCExpr *GVSymExpr = MCSymbolRefExpr::Create(GVSym, OutContext);
Evan Cheng53519f02011-01-21 18:55:51 +00001400 if (isPIC) {
1401 MCSymbol *LabelSym = getPICLabel(MAI->getPrivateGlobalPrefix(),
1402 getFunctionNumber(),
1403 MI->getOperand(2).getImm(), OutContext);
1404 const MCExpr *LabelSymExpr= MCSymbolRefExpr::Create(LabelSym, OutContext);
1405 unsigned PCAdj = (Opc == ARM::MOVi16_ga_pcrel) ? 8 : 4;
1406 const MCExpr *PCRelExpr =
1407 ARMMCExpr::CreateLower16(MCBinaryExpr::CreateSub(GVSymExpr,
1408 MCBinaryExpr::CreateAdd(LabelSymExpr,
1409 MCConstantExpr::Create(PCAdj, OutContext),
Evan Cheng5de5d4b2011-01-17 08:03:18 +00001410 OutContext), OutContext), OutContext);
Evan Cheng53519f02011-01-21 18:55:51 +00001411 TmpInst.addOperand(MCOperand::CreateExpr(PCRelExpr));
1412 } else {
1413 const MCExpr *RefExpr= ARMMCExpr::CreateLower16(GVSymExpr, OutContext);
1414 TmpInst.addOperand(MCOperand::CreateExpr(RefExpr));
1415 }
1416
Evan Cheng5de5d4b2011-01-17 08:03:18 +00001417 // Add predicate operands.
1418 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1419 TmpInst.addOperand(MCOperand::CreateReg(0));
1420 // Add 's' bit operand (always reg0 for this)
1421 TmpInst.addOperand(MCOperand::CreateReg(0));
1422 OutStreamer.EmitInstruction(TmpInst);
1423 return;
1424 }
Evan Cheng53519f02011-01-21 18:55:51 +00001425 case ARM::MOVTi16_ga_pcrel:
1426 case ARM::t2MOVTi16_ga_pcrel: {
Evan Cheng5de5d4b2011-01-17 08:03:18 +00001427 MCInst TmpInst;
Evan Cheng53519f02011-01-21 18:55:51 +00001428 TmpInst.setOpcode(Opc == ARM::MOVTi16_ga_pcrel
1429 ? ARM::MOVTi16 : ARM::t2MOVTi16);
Evan Cheng5de5d4b2011-01-17 08:03:18 +00001430 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg()));
1431 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(1).getReg()));
1432
Evan Cheng53519f02011-01-21 18:55:51 +00001433 unsigned TF = MI->getOperand(2).getTargetFlags();
1434 bool isPIC = TF == ARMII::MO_HI16_NONLAZY_PIC;
Evan Cheng5de5d4b2011-01-17 08:03:18 +00001435 const GlobalValue *GV = MI->getOperand(2).getGlobal();
1436 MCSymbol *GVSym = GetARMGVSymbol(GV);
1437 const MCExpr *GVSymExpr = MCSymbolRefExpr::Create(GVSym, OutContext);
Evan Cheng53519f02011-01-21 18:55:51 +00001438 if (isPIC) {
1439 MCSymbol *LabelSym = getPICLabel(MAI->getPrivateGlobalPrefix(),
1440 getFunctionNumber(),
1441 MI->getOperand(3).getImm(), OutContext);
1442 const MCExpr *LabelSymExpr= MCSymbolRefExpr::Create(LabelSym, OutContext);
1443 unsigned PCAdj = (Opc == ARM::MOVTi16_ga_pcrel) ? 8 : 4;
1444 const MCExpr *PCRelExpr =
1445 ARMMCExpr::CreateUpper16(MCBinaryExpr::CreateSub(GVSymExpr,
1446 MCBinaryExpr::CreateAdd(LabelSymExpr,
1447 MCConstantExpr::Create(PCAdj, OutContext),
Evan Cheng5de5d4b2011-01-17 08:03:18 +00001448 OutContext), OutContext), OutContext);
Evan Cheng53519f02011-01-21 18:55:51 +00001449 TmpInst.addOperand(MCOperand::CreateExpr(PCRelExpr));
1450 } else {
1451 const MCExpr *RefExpr= ARMMCExpr::CreateUpper16(GVSymExpr, OutContext);
1452 TmpInst.addOperand(MCOperand::CreateExpr(RefExpr));
1453 }
Evan Cheng5de5d4b2011-01-17 08:03:18 +00001454 // Add predicate operands.
1455 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1456 TmpInst.addOperand(MCOperand::CreateReg(0));
1457 // Add 's' bit operand (always reg0 for this)
1458 TmpInst.addOperand(MCOperand::CreateReg(0));
1459 OutStreamer.EmitInstruction(TmpInst);
1460 return;
1461 }
Jim Grosbachfbd18732010-09-17 23:41:53 +00001462 case ARM::tPICADD: {
1463 // This is a pseudo op for a label + instruction sequence, which looks like:
1464 // LPC0:
1465 // add r0, pc
1466 // This adds the address of LPC0 to r0.
1467
1468 // Emit the label.
Jim Grosbach988ce092010-09-18 00:05:05 +00001469 OutStreamer.EmitLabel(getPICLabel(MAI->getPrivateGlobalPrefix(),
1470 getFunctionNumber(), MI->getOperand(2).getImm(),
1471 OutContext));
Jim Grosbachfbd18732010-09-17 23:41:53 +00001472
1473 // Form and emit the add.
Benjamin Kramered9e4422012-11-26 18:05:52 +00001474 OutStreamer.EmitInstruction(MCInstBuilder(ARM::tADDhirr)
Benjamin Kramer391271f2012-11-26 13:34:22 +00001475 .addReg(MI->getOperand(0).getReg())
1476 .addReg(MI->getOperand(0).getReg())
1477 .addReg(ARM::PC)
1478 // Add predicate operands.
1479 .addImm(ARMCC::AL)
Benjamin Kramered9e4422012-11-26 18:05:52 +00001480 .addReg(0));
Jim Grosbachfbd18732010-09-17 23:41:53 +00001481 return;
1482 }
Jim Grosbacha3fbadf2010-09-30 19:53:58 +00001483 case ARM::PICADD: {
Chris Lattner4d152222009-10-19 22:23:04 +00001484 // This is a pseudo op for a label + instruction sequence, which looks like:
1485 // LPC0:
1486 // add r0, pc, r0
1487 // This adds the address of LPC0 to r0.
Jim Grosbachb0739b72010-09-02 01:02:06 +00001488
Chris Lattner4d152222009-10-19 22:23:04 +00001489 // Emit the label.
Jim Grosbach988ce092010-09-18 00:05:05 +00001490 OutStreamer.EmitLabel(getPICLabel(MAI->getPrivateGlobalPrefix(),
1491 getFunctionNumber(), MI->getOperand(2).getImm(),
1492 OutContext));
Jim Grosbachb0739b72010-09-02 01:02:06 +00001493
Jim Grosbachf3f09522010-09-14 21:05:34 +00001494 // Form and emit the add.
Benjamin Kramered9e4422012-11-26 18:05:52 +00001495 OutStreamer.EmitInstruction(MCInstBuilder(ARM::ADDrr)
Benjamin Kramer391271f2012-11-26 13:34:22 +00001496 .addReg(MI->getOperand(0).getReg())
1497 .addReg(ARM::PC)
1498 .addReg(MI->getOperand(1).getReg())
1499 // Add predicate operands.
1500 .addImm(MI->getOperand(3).getImm())
1501 .addReg(MI->getOperand(4).getReg())
1502 // Add 's' bit operand (always reg0 for this)
Benjamin Kramered9e4422012-11-26 18:05:52 +00001503 .addReg(0));
Chris Lattner4d152222009-10-19 22:23:04 +00001504 return;
1505 }
Jim Grosbacha28abbe2010-09-17 16:25:52 +00001506 case ARM::PICSTR:
1507 case ARM::PICSTRB:
1508 case ARM::PICSTRH:
1509 case ARM::PICLDR:
1510 case ARM::PICLDRB:
1511 case ARM::PICLDRH:
1512 case ARM::PICLDRSB:
1513 case ARM::PICLDRSH: {
Jim Grosbachb74ca9d2010-09-16 17:43:25 +00001514 // This is a pseudo op for a label + instruction sequence, which looks like:
1515 // LPC0:
Jim Grosbacha28abbe2010-09-17 16:25:52 +00001516 // OP r0, [pc, r0]
Jim Grosbachb74ca9d2010-09-16 17:43:25 +00001517 // The LCP0 label is referenced by a constant pool entry in order to get
1518 // a PC-relative address at the ldr instruction.
1519
1520 // Emit the label.
Jim Grosbach988ce092010-09-18 00:05:05 +00001521 OutStreamer.EmitLabel(getPICLabel(MAI->getPrivateGlobalPrefix(),
1522 getFunctionNumber(), MI->getOperand(2).getImm(),
1523 OutContext));
Jim Grosbachb74ca9d2010-09-16 17:43:25 +00001524
1525 // Form and emit the load
Jim Grosbacha28abbe2010-09-17 16:25:52 +00001526 unsigned Opcode;
1527 switch (MI->getOpcode()) {
1528 default:
1529 llvm_unreachable("Unexpected opcode!");
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001530 case ARM::PICSTR: Opcode = ARM::STRrs; break;
1531 case ARM::PICSTRB: Opcode = ARM::STRBrs; break;
Jim Grosbacha28abbe2010-09-17 16:25:52 +00001532 case ARM::PICSTRH: Opcode = ARM::STRH; break;
Jim Grosbach3e556122010-10-26 22:37:02 +00001533 case ARM::PICLDR: Opcode = ARM::LDRrs; break;
Jim Grosbachc1d30212010-10-27 00:19:44 +00001534 case ARM::PICLDRB: Opcode = ARM::LDRBrs; break;
Jim Grosbacha28abbe2010-09-17 16:25:52 +00001535 case ARM::PICLDRH: Opcode = ARM::LDRH; break;
1536 case ARM::PICLDRSB: Opcode = ARM::LDRSB; break;
1537 case ARM::PICLDRSH: Opcode = ARM::LDRSH; break;
1538 }
Benjamin Kramered9e4422012-11-26 18:05:52 +00001539 OutStreamer.EmitInstruction(MCInstBuilder(Opcode)
Benjamin Kramer391271f2012-11-26 13:34:22 +00001540 .addReg(MI->getOperand(0).getReg())
1541 .addReg(ARM::PC)
1542 .addReg(MI->getOperand(1).getReg())
1543 .addImm(0)
1544 // Add predicate operands.
1545 .addImm(MI->getOperand(3).getImm())
Benjamin Kramered9e4422012-11-26 18:05:52 +00001546 .addReg(MI->getOperand(4).getReg()));
Jim Grosbachb74ca9d2010-09-16 17:43:25 +00001547
1548 return;
1549 }
Jim Grosbacha3fbadf2010-09-30 19:53:58 +00001550 case ARM::CONSTPOOL_ENTRY: {
Chris Lattnera70e6442009-10-19 22:33:05 +00001551 /// CONSTPOOL_ENTRY - This instruction represents a floating constant pool
1552 /// in the function. The first operand is the ID# for this instruction, the
1553 /// second is the index into the MachineConstantPool that this is, the third
1554 /// is the size in bytes of this constant pool entry.
Jakob Stoklund Olesen3e572ac2011-12-06 01:43:02 +00001555 /// The required alignment is specified on the basic block holding this MI.
Chris Lattnera70e6442009-10-19 22:33:05 +00001556 unsigned LabelId = (unsigned)MI->getOperand(0).getImm();
1557 unsigned CPIdx = (unsigned)MI->getOperand(1).getIndex();
1558
Jim Grosbach3e965312012-05-18 19:12:01 +00001559 // If this is the first entry of the pool, mark it.
1560 if (!InConstantPool) {
1561 OutStreamer.EmitDataRegion(MCDR_DataRegion);
1562 InConstantPool = true;
1563 }
1564
Chris Lattner1b46f432010-01-23 07:00:21 +00001565 OutStreamer.EmitLabel(GetCPISymbol(LabelId));
Chris Lattnera70e6442009-10-19 22:33:05 +00001566
1567 const MachineConstantPoolEntry &MCPE = MCP->getConstants()[CPIdx];
1568 if (MCPE.isMachineConstantPoolEntry())
1569 EmitMachineConstantPoolValue(MCPE.Val.MachineCPVal);
1570 else
1571 EmitGlobalConstant(MCPE.Val.ConstVal);
Chris Lattnera70e6442009-10-19 22:33:05 +00001572 return;
1573 }
Jim Grosbach882ef2b2010-09-21 23:28:16 +00001574 case ARM::t2BR_JT: {
1575 // Lower and emit the instruction itself, then the jump table following it.
Benjamin Kramered9e4422012-11-26 18:05:52 +00001576 OutStreamer.EmitInstruction(MCInstBuilder(ARM::tMOVr)
Benjamin Kramer391271f2012-11-26 13:34:22 +00001577 .addReg(ARM::PC)
1578 .addReg(MI->getOperand(0).getReg())
1579 // Add predicate operands.
1580 .addImm(ARMCC::AL)
Benjamin Kramered9e4422012-11-26 18:05:52 +00001581 .addReg(0));
Benjamin Kramer391271f2012-11-26 13:34:22 +00001582
Jim Grosbach5ca66692010-11-29 22:37:40 +00001583 // Output the data for the jump table itself
1584 EmitJump2Table(MI);
1585 return;
1586 }
1587 case ARM::t2TBB_JT: {
1588 // Lower and emit the instruction itself, then the jump table following it.
Benjamin Kramered9e4422012-11-26 18:05:52 +00001589 OutStreamer.EmitInstruction(MCInstBuilder(ARM::t2TBB)
Benjamin Kramer391271f2012-11-26 13:34:22 +00001590 .addReg(ARM::PC)
1591 .addReg(MI->getOperand(0).getReg())
1592 // Add predicate operands.
1593 .addImm(ARMCC::AL)
Benjamin Kramered9e4422012-11-26 18:05:52 +00001594 .addReg(0));
Jim Grosbach5ca66692010-11-29 22:37:40 +00001595
Jim Grosbach5ca66692010-11-29 22:37:40 +00001596 // Output the data for the jump table itself
1597 EmitJump2Table(MI);
1598 // Make sure the next instruction is 2-byte aligned.
1599 EmitAlignment(1);
1600 return;
1601 }
1602 case ARM::t2TBH_JT: {
1603 // Lower and emit the instruction itself, then the jump table following it.
Benjamin Kramered9e4422012-11-26 18:05:52 +00001604 OutStreamer.EmitInstruction(MCInstBuilder(ARM::t2TBH)
Benjamin Kramer391271f2012-11-26 13:34:22 +00001605 .addReg(ARM::PC)
1606 .addReg(MI->getOperand(0).getReg())
1607 // Add predicate operands.
1608 .addImm(ARMCC::AL)
Benjamin Kramered9e4422012-11-26 18:05:52 +00001609 .addReg(0));
Jim Grosbach5ca66692010-11-29 22:37:40 +00001610
Jim Grosbach5ca66692010-11-29 22:37:40 +00001611 // Output the data for the jump table itself
Jim Grosbach882ef2b2010-09-21 23:28:16 +00001612 EmitJump2Table(MI);
1613 return;
1614 }
Jim Grosbachf1aa47d2010-11-29 19:32:47 +00001615 case ARM::tBR_JTr:
Jim Grosbach2dc77682010-11-29 18:37:44 +00001616 case ARM::BR_JTr: {
1617 // Lower and emit the instruction itself, then the jump table following it.
1618 // mov pc, target
1619 MCInst TmpInst;
Jim Grosbach5ca66692010-11-29 22:37:40 +00001620 unsigned Opc = MI->getOpcode() == ARM::BR_JTr ?
Jim Grosbach2a7b41b2011-06-30 23:38:17 +00001621 ARM::MOVr : ARM::tMOVr;
Jim Grosbachf1aa47d2010-11-29 19:32:47 +00001622 TmpInst.setOpcode(Opc);
Jim Grosbach2dc77682010-11-29 18:37:44 +00001623 TmpInst.addOperand(MCOperand::CreateReg(ARM::PC));
1624 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg()));
1625 // Add predicate operands.
1626 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1627 TmpInst.addOperand(MCOperand::CreateReg(0));
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001628 // Add 's' bit operand (always reg0 for this)
1629 if (Opc == ARM::MOVr)
1630 TmpInst.addOperand(MCOperand::CreateReg(0));
Jim Grosbach2dc77682010-11-29 18:37:44 +00001631 OutStreamer.EmitInstruction(TmpInst);
1632
Jim Grosbachf1aa47d2010-11-29 19:32:47 +00001633 // Make sure the Thumb jump table is 4-byte aligned.
Jim Grosbach2a7b41b2011-06-30 23:38:17 +00001634 if (Opc == ARM::tMOVr)
Jim Grosbachf1aa47d2010-11-29 19:32:47 +00001635 EmitAlignment(2);
1636
Jim Grosbach2dc77682010-11-29 18:37:44 +00001637 // Output the data for the jump table itself
1638 EmitJumpTable(MI);
1639 return;
1640 }
1641 case ARM::BR_JTm: {
1642 // Lower and emit the instruction itself, then the jump table following it.
1643 // ldr pc, target
1644 MCInst TmpInst;
1645 if (MI->getOperand(1).getReg() == 0) {
1646 // literal offset
1647 TmpInst.setOpcode(ARM::LDRi12);
1648 TmpInst.addOperand(MCOperand::CreateReg(ARM::PC));
1649 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg()));
1650 TmpInst.addOperand(MCOperand::CreateImm(MI->getOperand(2).getImm()));
1651 } else {
1652 TmpInst.setOpcode(ARM::LDRrs);
1653 TmpInst.addOperand(MCOperand::CreateReg(ARM::PC));
1654 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg()));
1655 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(1).getReg()));
1656 TmpInst.addOperand(MCOperand::CreateImm(0));
1657 }
1658 // Add predicate operands.
1659 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1660 TmpInst.addOperand(MCOperand::CreateReg(0));
1661 OutStreamer.EmitInstruction(TmpInst);
1662
1663 // Output the data for the jump table itself
Jim Grosbacha2244cb2010-09-22 17:39:48 +00001664 EmitJumpTable(MI);
1665 return;
1666 }
Jim Grosbachf8dabac2010-11-17 21:05:55 +00001667 case ARM::BR_JTadd: {
1668 // Lower and emit the instruction itself, then the jump table following it.
1669 // add pc, target, idx
Benjamin Kramered9e4422012-11-26 18:05:52 +00001670 OutStreamer.EmitInstruction(MCInstBuilder(ARM::ADDrr)
Benjamin Kramer391271f2012-11-26 13:34:22 +00001671 .addReg(ARM::PC)
1672 .addReg(MI->getOperand(0).getReg())
1673 .addReg(MI->getOperand(1).getReg())
1674 // Add predicate operands.
1675 .addImm(ARMCC::AL)
1676 .addReg(0)
1677 // Add 's' bit operand (always reg0 for this)
Benjamin Kramered9e4422012-11-26 18:05:52 +00001678 .addReg(0));
Jim Grosbachf8dabac2010-11-17 21:05:55 +00001679
1680 // Output the data for the jump table itself
1681 EmitJumpTable(MI);
1682 return;
1683 }
Jim Grosbach2e6ae132010-09-23 18:05:37 +00001684 case ARM::TRAP: {
1685 // Non-Darwin binutils don't yet support the "trap" mnemonic.
1686 // FIXME: Remove this special case when they do.
1687 if (!Subtarget->isTargetDarwin()) {
Jim Grosbach78890f42010-10-01 23:21:38 +00001688 //.long 0xe7ffdefe @ trap
Jim Grosbachb2dda4b2010-09-23 19:42:17 +00001689 uint32_t Val = 0xe7ffdefeUL;
Jim Grosbach2e6ae132010-09-23 18:05:37 +00001690 OutStreamer.AddComment("trap");
1691 OutStreamer.EmitIntValue(Val, 4);
1692 return;
1693 }
1694 break;
1695 }
1696 case ARM::tTRAP: {
1697 // Non-Darwin binutils don't yet support the "trap" mnemonic.
1698 // FIXME: Remove this special case when they do.
1699 if (!Subtarget->isTargetDarwin()) {
Jim Grosbach78890f42010-10-01 23:21:38 +00001700 //.short 57086 @ trap
Benjamin Kramerc8ab9eb2010-09-23 18:57:26 +00001701 uint16_t Val = 0xdefe;
Jim Grosbach2e6ae132010-09-23 18:05:37 +00001702 OutStreamer.AddComment("trap");
1703 OutStreamer.EmitIntValue(Val, 2);
1704 return;
1705 }
1706 break;
1707 }
Jim Grosbach433a5782010-09-24 20:47:58 +00001708 case ARM::t2Int_eh_sjlj_setjmp:
1709 case ARM::t2Int_eh_sjlj_setjmp_nofp:
Jim Grosbacha3fbadf2010-09-30 19:53:58 +00001710 case ARM::tInt_eh_sjlj_setjmp: {
Jim Grosbach433a5782010-09-24 20:47:58 +00001711 // Two incoming args: GPR:$src, GPR:$val
1712 // mov $val, pc
1713 // adds $val, #7
1714 // str $val, [$src, #4]
1715 // movs r0, #0
1716 // b 1f
1717 // movs r0, #1
1718 // 1:
1719 unsigned SrcReg = MI->getOperand(0).getReg();
1720 unsigned ValReg = MI->getOperand(1).getReg();
1721 MCSymbol *Label = GetARMSJLJEHLabel();
Benjamin Kramer391271f2012-11-26 13:34:22 +00001722 OutStreamer.AddComment("eh_setjmp begin");
Benjamin Kramered9e4422012-11-26 18:05:52 +00001723 OutStreamer.EmitInstruction(MCInstBuilder(ARM::tMOVr)
Benjamin Kramer391271f2012-11-26 13:34:22 +00001724 .addReg(ValReg)
1725 .addReg(ARM::PC)
Jim Grosbach63b46fa2011-06-30 22:10:46 +00001726 // Predicate.
Benjamin Kramer391271f2012-11-26 13:34:22 +00001727 .addImm(ARMCC::AL)
Benjamin Kramered9e4422012-11-26 18:05:52 +00001728 .addReg(0));
Benjamin Kramer391271f2012-11-26 13:34:22 +00001729
Benjamin Kramered9e4422012-11-26 18:05:52 +00001730 OutStreamer.EmitInstruction(MCInstBuilder(ARM::tADDi3)
Benjamin Kramer391271f2012-11-26 13:34:22 +00001731 .addReg(ValReg)
Jim Grosbach433a5782010-09-24 20:47:58 +00001732 // 's' bit operand
Benjamin Kramer391271f2012-11-26 13:34:22 +00001733 .addReg(ARM::CPSR)
1734 .addReg(ValReg)
1735 .addImm(7)
Jim Grosbach433a5782010-09-24 20:47:58 +00001736 // Predicate.
Benjamin Kramer391271f2012-11-26 13:34:22 +00001737 .addImm(ARMCC::AL)
Benjamin Kramered9e4422012-11-26 18:05:52 +00001738 .addReg(0));
Benjamin Kramer391271f2012-11-26 13:34:22 +00001739
Benjamin Kramered9e4422012-11-26 18:05:52 +00001740 OutStreamer.EmitInstruction(MCInstBuilder(ARM::tSTRi)
Benjamin Kramer391271f2012-11-26 13:34:22 +00001741 .addReg(ValReg)
1742 .addReg(SrcReg)
Jim Grosbach433a5782010-09-24 20:47:58 +00001743 // The offset immediate is #4. The operand value is scaled by 4 for the
1744 // tSTR instruction.
Benjamin Kramer391271f2012-11-26 13:34:22 +00001745 .addImm(1)
Jim Grosbach433a5782010-09-24 20:47:58 +00001746 // Predicate.
Benjamin Kramer391271f2012-11-26 13:34:22 +00001747 .addImm(ARMCC::AL)
Benjamin Kramered9e4422012-11-26 18:05:52 +00001748 .addReg(0));
Benjamin Kramer391271f2012-11-26 13:34:22 +00001749
Benjamin Kramered9e4422012-11-26 18:05:52 +00001750 OutStreamer.EmitInstruction(MCInstBuilder(ARM::tMOVi8)
Benjamin Kramer391271f2012-11-26 13:34:22 +00001751 .addReg(ARM::R0)
1752 .addReg(ARM::CPSR)
1753 .addImm(0)
Jim Grosbach433a5782010-09-24 20:47:58 +00001754 // Predicate.
Benjamin Kramer391271f2012-11-26 13:34:22 +00001755 .addImm(ARMCC::AL)
Benjamin Kramered9e4422012-11-26 18:05:52 +00001756 .addReg(0));
Benjamin Kramer391271f2012-11-26 13:34:22 +00001757
1758 const MCExpr *SymbolExpr = MCSymbolRefExpr::Create(Label, OutContext);
Benjamin Kramered9e4422012-11-26 18:05:52 +00001759 OutStreamer.EmitInstruction(MCInstBuilder(ARM::tB)
Benjamin Kramer391271f2012-11-26 13:34:22 +00001760 .addExpr(SymbolExpr)
1761 .addImm(ARMCC::AL)
Benjamin Kramered9e4422012-11-26 18:05:52 +00001762 .addReg(0));
Benjamin Kramer391271f2012-11-26 13:34:22 +00001763
1764 OutStreamer.AddComment("eh_setjmp end");
Benjamin Kramered9e4422012-11-26 18:05:52 +00001765 OutStreamer.EmitInstruction(MCInstBuilder(ARM::tMOVi8)
Benjamin Kramer391271f2012-11-26 13:34:22 +00001766 .addReg(ARM::R0)
1767 .addReg(ARM::CPSR)
1768 .addImm(1)
Jim Grosbach433a5782010-09-24 20:47:58 +00001769 // Predicate.
Benjamin Kramer391271f2012-11-26 13:34:22 +00001770 .addImm(ARMCC::AL)
Benjamin Kramered9e4422012-11-26 18:05:52 +00001771 .addReg(0));
Benjamin Kramer391271f2012-11-26 13:34:22 +00001772
Jim Grosbach433a5782010-09-24 20:47:58 +00001773 OutStreamer.EmitLabel(Label);
1774 return;
1775 }
1776
Jim Grosbach45390082010-09-23 23:33:56 +00001777 case ARM::Int_eh_sjlj_setjmp_nofp:
Jim Grosbacha3fbadf2010-09-30 19:53:58 +00001778 case ARM::Int_eh_sjlj_setjmp: {
Jim Grosbach45390082010-09-23 23:33:56 +00001779 // Two incoming args: GPR:$src, GPR:$val
1780 // add $val, pc, #8
1781 // str $val, [$src, #+4]
1782 // mov r0, #0
1783 // add pc, pc, #0
1784 // mov r0, #1
1785 unsigned SrcReg = MI->getOperand(0).getReg();
1786 unsigned ValReg = MI->getOperand(1).getReg();
1787
Benjamin Kramer391271f2012-11-26 13:34:22 +00001788 OutStreamer.AddComment("eh_setjmp begin");
Benjamin Kramered9e4422012-11-26 18:05:52 +00001789 OutStreamer.EmitInstruction(MCInstBuilder(ARM::ADDri)
Benjamin Kramer391271f2012-11-26 13:34:22 +00001790 .addReg(ValReg)
1791 .addReg(ARM::PC)
1792 .addImm(8)
Jim Grosbach45390082010-09-23 23:33:56 +00001793 // Predicate.
Benjamin Kramer391271f2012-11-26 13:34:22 +00001794 .addImm(ARMCC::AL)
1795 .addReg(0)
Jim Grosbach45390082010-09-23 23:33:56 +00001796 // 's' bit operand (always reg0 for this).
Benjamin Kramered9e4422012-11-26 18:05:52 +00001797 .addReg(0));
Benjamin Kramer391271f2012-11-26 13:34:22 +00001798
Benjamin Kramered9e4422012-11-26 18:05:52 +00001799 OutStreamer.EmitInstruction(MCInstBuilder(ARM::STRi12)
Benjamin Kramer391271f2012-11-26 13:34:22 +00001800 .addReg(ValReg)
1801 .addReg(SrcReg)
1802 .addImm(4)
Jim Grosbach45390082010-09-23 23:33:56 +00001803 // Predicate.
Benjamin Kramer391271f2012-11-26 13:34:22 +00001804 .addImm(ARMCC::AL)
Benjamin Kramered9e4422012-11-26 18:05:52 +00001805 .addReg(0));
Benjamin Kramer391271f2012-11-26 13:34:22 +00001806
Benjamin Kramered9e4422012-11-26 18:05:52 +00001807 OutStreamer.EmitInstruction(MCInstBuilder(ARM::MOVi)
Benjamin Kramer391271f2012-11-26 13:34:22 +00001808 .addReg(ARM::R0)
1809 .addImm(0)
Jim Grosbach45390082010-09-23 23:33:56 +00001810 // Predicate.
Benjamin Kramer391271f2012-11-26 13:34:22 +00001811 .addImm(ARMCC::AL)
1812 .addReg(0)
Jim Grosbach45390082010-09-23 23:33:56 +00001813 // 's' bit operand (always reg0 for this).
Benjamin Kramered9e4422012-11-26 18:05:52 +00001814 .addReg(0));
Benjamin Kramer391271f2012-11-26 13:34:22 +00001815
Benjamin Kramered9e4422012-11-26 18:05:52 +00001816 OutStreamer.EmitInstruction(MCInstBuilder(ARM::ADDri)
Benjamin Kramer391271f2012-11-26 13:34:22 +00001817 .addReg(ARM::PC)
1818 .addReg(ARM::PC)
1819 .addImm(0)
Jim Grosbach45390082010-09-23 23:33:56 +00001820 // Predicate.
Benjamin Kramer391271f2012-11-26 13:34:22 +00001821 .addImm(ARMCC::AL)
1822 .addReg(0)
Jim Grosbach45390082010-09-23 23:33:56 +00001823 // 's' bit operand (always reg0 for this).
Benjamin Kramered9e4422012-11-26 18:05:52 +00001824 .addReg(0));
Benjamin Kramer391271f2012-11-26 13:34:22 +00001825
1826 OutStreamer.AddComment("eh_setjmp end");
Benjamin Kramered9e4422012-11-26 18:05:52 +00001827 OutStreamer.EmitInstruction(MCInstBuilder(ARM::MOVi)
Benjamin Kramer391271f2012-11-26 13:34:22 +00001828 .addReg(ARM::R0)
1829 .addImm(1)
Jim Grosbach45390082010-09-23 23:33:56 +00001830 // Predicate.
Benjamin Kramer391271f2012-11-26 13:34:22 +00001831 .addImm(ARMCC::AL)
1832 .addReg(0)
Jim Grosbach45390082010-09-23 23:33:56 +00001833 // 's' bit operand (always reg0 for this).
Benjamin Kramered9e4422012-11-26 18:05:52 +00001834 .addReg(0));
Jim Grosbach45390082010-09-23 23:33:56 +00001835 return;
1836 }
Jim Grosbach5acb3de2010-09-27 21:47:04 +00001837 case ARM::Int_eh_sjlj_longjmp: {
1838 // ldr sp, [$src, #8]
1839 // ldr $scratch, [$src, #4]
1840 // ldr r7, [$src]
1841 // bx $scratch
1842 unsigned SrcReg = MI->getOperand(0).getReg();
1843 unsigned ScratchReg = MI->getOperand(1).getReg();
Benjamin Kramered9e4422012-11-26 18:05:52 +00001844 OutStreamer.EmitInstruction(MCInstBuilder(ARM::LDRi12)
Benjamin Kramer391271f2012-11-26 13:34:22 +00001845 .addReg(ARM::SP)
1846 .addReg(SrcReg)
1847 .addImm(8)
Jim Grosbach5acb3de2010-09-27 21:47:04 +00001848 // Predicate.
Benjamin Kramer391271f2012-11-26 13:34:22 +00001849 .addImm(ARMCC::AL)
Benjamin Kramered9e4422012-11-26 18:05:52 +00001850 .addReg(0));
Benjamin Kramer391271f2012-11-26 13:34:22 +00001851
Benjamin Kramered9e4422012-11-26 18:05:52 +00001852 OutStreamer.EmitInstruction(MCInstBuilder(ARM::LDRi12)
Benjamin Kramer391271f2012-11-26 13:34:22 +00001853 .addReg(ScratchReg)
1854 .addReg(SrcReg)
1855 .addImm(4)
Jim Grosbach5acb3de2010-09-27 21:47:04 +00001856 // Predicate.
Benjamin Kramer391271f2012-11-26 13:34:22 +00001857 .addImm(ARMCC::AL)
Benjamin Kramered9e4422012-11-26 18:05:52 +00001858 .addReg(0));
Benjamin Kramer391271f2012-11-26 13:34:22 +00001859
Benjamin Kramered9e4422012-11-26 18:05:52 +00001860 OutStreamer.EmitInstruction(MCInstBuilder(ARM::LDRi12)
Benjamin Kramer391271f2012-11-26 13:34:22 +00001861 .addReg(ARM::R7)
1862 .addReg(SrcReg)
1863 .addImm(0)
Jim Grosbach5acb3de2010-09-27 21:47:04 +00001864 // Predicate.
Benjamin Kramer391271f2012-11-26 13:34:22 +00001865 .addImm(ARMCC::AL)
Benjamin Kramered9e4422012-11-26 18:05:52 +00001866 .addReg(0));
Benjamin Kramer391271f2012-11-26 13:34:22 +00001867
Benjamin Kramered9e4422012-11-26 18:05:52 +00001868 OutStreamer.EmitInstruction(MCInstBuilder(ARM::BX)
Benjamin Kramer391271f2012-11-26 13:34:22 +00001869 .addReg(ScratchReg)
Jim Grosbach5acb3de2010-09-27 21:47:04 +00001870 // Predicate.
Benjamin Kramer391271f2012-11-26 13:34:22 +00001871 .addImm(ARMCC::AL)
Benjamin Kramered9e4422012-11-26 18:05:52 +00001872 .addReg(0));
Jim Grosbach5acb3de2010-09-27 21:47:04 +00001873 return;
1874 }
Jim Grosbach385cc5e2010-09-27 22:28:11 +00001875 case ARM::tInt_eh_sjlj_longjmp: {
1876 // ldr $scratch, [$src, #8]
1877 // mov sp, $scratch
1878 // ldr $scratch, [$src, #4]
1879 // ldr r7, [$src]
1880 // bx $scratch
1881 unsigned SrcReg = MI->getOperand(0).getReg();
1882 unsigned ScratchReg = MI->getOperand(1).getReg();
Benjamin Kramered9e4422012-11-26 18:05:52 +00001883 OutStreamer.EmitInstruction(MCInstBuilder(ARM::tLDRi)
Benjamin Kramer391271f2012-11-26 13:34:22 +00001884 .addReg(ScratchReg)
1885 .addReg(SrcReg)
Jim Grosbach385cc5e2010-09-27 22:28:11 +00001886 // The offset immediate is #8. The operand value is scaled by 4 for the
Bill Wendlingf4caf692010-12-14 03:36:38 +00001887 // tLDR instruction.
Benjamin Kramer391271f2012-11-26 13:34:22 +00001888 .addImm(2)
Jim Grosbach385cc5e2010-09-27 22:28:11 +00001889 // Predicate.
Benjamin Kramer391271f2012-11-26 13:34:22 +00001890 .addImm(ARMCC::AL)
Benjamin Kramered9e4422012-11-26 18:05:52 +00001891 .addReg(0));
Benjamin Kramer391271f2012-11-26 13:34:22 +00001892
Benjamin Kramered9e4422012-11-26 18:05:52 +00001893 OutStreamer.EmitInstruction(MCInstBuilder(ARM::tMOVr)
Benjamin Kramer391271f2012-11-26 13:34:22 +00001894 .addReg(ARM::SP)
1895 .addReg(ScratchReg)
Jim Grosbach385cc5e2010-09-27 22:28:11 +00001896 // Predicate.
Benjamin Kramer391271f2012-11-26 13:34:22 +00001897 .addImm(ARMCC::AL)
Benjamin Kramered9e4422012-11-26 18:05:52 +00001898 .addReg(0));
Benjamin Kramer391271f2012-11-26 13:34:22 +00001899
Benjamin Kramered9e4422012-11-26 18:05:52 +00001900 OutStreamer.EmitInstruction(MCInstBuilder(ARM::tLDRi)
Benjamin Kramer391271f2012-11-26 13:34:22 +00001901 .addReg(ScratchReg)
1902 .addReg(SrcReg)
1903 .addImm(1)
Jim Grosbach385cc5e2010-09-27 22:28:11 +00001904 // Predicate.
Benjamin Kramer391271f2012-11-26 13:34:22 +00001905 .addImm(ARMCC::AL)
Benjamin Kramered9e4422012-11-26 18:05:52 +00001906 .addReg(0));
Benjamin Kramer391271f2012-11-26 13:34:22 +00001907
Benjamin Kramered9e4422012-11-26 18:05:52 +00001908 OutStreamer.EmitInstruction(MCInstBuilder(ARM::tLDRi)
Benjamin Kramer391271f2012-11-26 13:34:22 +00001909 .addReg(ARM::R7)
1910 .addReg(SrcReg)
1911 .addImm(0)
Jim Grosbach385cc5e2010-09-27 22:28:11 +00001912 // Predicate.
Benjamin Kramer391271f2012-11-26 13:34:22 +00001913 .addImm(ARMCC::AL)
Benjamin Kramered9e4422012-11-26 18:05:52 +00001914 .addReg(0));
Benjamin Kramer391271f2012-11-26 13:34:22 +00001915
Benjamin Kramered9e4422012-11-26 18:05:52 +00001916 OutStreamer.EmitInstruction(MCInstBuilder(ARM::tBX)
Benjamin Kramer391271f2012-11-26 13:34:22 +00001917 .addReg(ScratchReg)
Jim Grosbach385cc5e2010-09-27 22:28:11 +00001918 // Predicate.
Benjamin Kramer391271f2012-11-26 13:34:22 +00001919 .addImm(ARMCC::AL)
Benjamin Kramered9e4422012-11-26 18:05:52 +00001920 .addReg(0));
Jim Grosbach385cc5e2010-09-27 22:28:11 +00001921 return;
1922 }
Chris Lattner97f06932009-10-19 20:20:46 +00001923 }
Jim Grosbachb0739b72010-09-02 01:02:06 +00001924
Chris Lattner97f06932009-10-19 20:20:46 +00001925 MCInst TmpInst;
Chris Lattner30e2cc22010-11-14 21:00:02 +00001926 LowerARMMachineInstrToMCInst(MI, TmpInst, *this);
Anton Korobeynikov57caad72011-03-05 18:43:32 +00001927
Chris Lattner850d2e22010-02-03 01:16:28 +00001928 OutStreamer.EmitInstruction(TmpInst);
Chris Lattner97f06932009-10-19 20:20:46 +00001929}
Daniel Dunbar2685a292009-10-20 05:15:36 +00001930
1931//===----------------------------------------------------------------------===//
1932// Target Registry Stuff
1933//===----------------------------------------------------------------------===//
1934
Daniel Dunbar2685a292009-10-20 05:15:36 +00001935// Force static initialization.
1936extern "C" void LLVMInitializeARMAsmPrinter() {
1937 RegisterAsmPrinter<ARMAsmPrinter> X(TheARMTarget);
1938 RegisterAsmPrinter<ARMAsmPrinter> Y(TheThumbTarget);
Daniel Dunbar2685a292009-10-20 05:15:36 +00001939}