blob: 78d46398a19a9e4051c533e3735db0ffc0237a86 [file] [log] [blame]
Chris Lattnera3b8b5c2004-07-23 17:56:30 +00001//===-- LiveIntervalAnalysis.cpp - Live Interval Analysis -----------------===//
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file implements the LiveInterval analysis pass which is used
11// by the Linear Scan Register allocator. This pass linearizes the
12// basic blocks of the function in DFS order and uses the
13// LiveVariables pass to conservatively compute live intervals for
14// each virtual and physical register.
15//
16//===----------------------------------------------------------------------===//
17
18#define DEBUG_TYPE "liveintervals"
Chris Lattner3c3fe462005-09-21 04:19:09 +000019#include "llvm/CodeGen/LiveIntervalAnalysis.h"
Misha Brukman08a6c762004-09-03 18:25:53 +000020#include "VirtRegMap.h"
Chris Lattner015959e2004-05-01 21:24:39 +000021#include "llvm/Value.h"
Dan Gohman6d69ba82008-07-25 00:02:30 +000022#include "llvm/Analysis/AliasAnalysis.h"
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000023#include "llvm/CodeGen/LiveVariables.h"
24#include "llvm/CodeGen/MachineFrameInfo.h"
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000025#include "llvm/CodeGen/MachineInstr.h"
Evan Cheng2578ba22009-07-01 01:59:31 +000026#include "llvm/CodeGen/MachineInstrBuilder.h"
Evan Cheng22f07ff2007-12-11 02:09:15 +000027#include "llvm/CodeGen/MachineLoopInfo.h"
Dan Gohmanc76909a2009-09-25 20:36:54 +000028#include "llvm/CodeGen/MachineMemOperand.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000029#include "llvm/CodeGen/MachineRegisterInfo.h"
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000030#include "llvm/CodeGen/Passes.h"
Lang Hames233a60e2009-11-03 23:52:08 +000031#include "llvm/CodeGen/ProcessImplicitDefs.h"
Dan Gohman6f0d0242008-02-10 18:45:23 +000032#include "llvm/Target/TargetRegisterInfo.h"
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000033#include "llvm/Target/TargetInstrInfo.h"
34#include "llvm/Target/TargetMachine.h"
Owen Anderson95dad832008-10-07 20:22:28 +000035#include "llvm/Target/TargetOptions.h"
Reid Spencer551ccae2004-09-01 22:55:40 +000036#include "llvm/Support/CommandLine.h"
37#include "llvm/Support/Debug.h"
Torok Edwin7d696d82009-07-11 13:10:19 +000038#include "llvm/Support/ErrorHandling.h"
39#include "llvm/Support/raw_ostream.h"
Evan Cheng2578ba22009-07-01 01:59:31 +000040#include "llvm/ADT/DepthFirstIterator.h"
41#include "llvm/ADT/SmallSet.h"
Reid Spencer551ccae2004-09-01 22:55:40 +000042#include "llvm/ADT/Statistic.h"
43#include "llvm/ADT/STLExtras.h"
Alkis Evlogimenos20aa4742004-09-03 18:19:51 +000044#include <algorithm>
Lang Hamesf41538d2009-06-02 16:53:25 +000045#include <limits>
Jeff Cohen97af7512006-12-02 02:22:01 +000046#include <cmath>
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000047using namespace llvm;
48
Dan Gohman844731a2008-05-13 00:00:25 +000049// Hidden options for help debugging.
50static cl::opt<bool> DisableReMat("disable-rematerialization",
51 cl::init(false), cl::Hidden);
Evan Cheng81a03822007-11-17 00:40:40 +000052
Owen Andersonae339ba2008-08-19 00:17:30 +000053static cl::opt<bool> EnableFastSpilling("fast-spill",
54 cl::init(false), cl::Hidden);
55
Evan Cheng752195e2009-09-14 21:33:42 +000056STATISTIC(numIntervals , "Number of original intervals");
57STATISTIC(numFolds , "Number of loads/stores folded into instructions");
58STATISTIC(numSplits , "Number of intervals split");
Chris Lattnercd3245a2006-12-19 22:41:21 +000059
Devang Patel19974732007-05-03 01:11:54 +000060char LiveIntervals::ID = 0;
Dan Gohman844731a2008-05-13 00:00:25 +000061static RegisterPass<LiveIntervals> X("liveintervals", "Live Interval Analysis");
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000062
Chris Lattnerf7da2c72006-08-24 22:43:55 +000063void LiveIntervals::getAnalysisUsage(AnalysisUsage &AU) const {
Dan Gohman845012e2009-07-31 23:37:33 +000064 AU.setPreservesCFG();
Dan Gohman6d69ba82008-07-25 00:02:30 +000065 AU.addRequired<AliasAnalysis>();
66 AU.addPreserved<AliasAnalysis>();
David Greene25133302007-06-08 17:18:56 +000067 AU.addPreserved<LiveVariables>();
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +000068 AU.addRequired<LiveVariables>();
Bill Wendling67d65bb2008-01-04 20:54:55 +000069 AU.addPreservedID(MachineLoopInfoID);
70 AU.addPreservedID(MachineDominatorsID);
Owen Anderson95dad832008-10-07 20:22:28 +000071
72 if (!StrongPHIElim) {
73 AU.addPreservedID(PHIEliminationID);
74 AU.addRequiredID(PHIEliminationID);
75 }
76
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +000077 AU.addRequiredID(TwoAddressInstructionPassID);
Lang Hames233a60e2009-11-03 23:52:08 +000078 AU.addPreserved<ProcessImplicitDefs>();
79 AU.addRequired<ProcessImplicitDefs>();
80 AU.addPreserved<SlotIndexes>();
81 AU.addRequiredTransitive<SlotIndexes>();
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +000082 MachineFunctionPass::getAnalysisUsage(AU);
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000083}
84
Chris Lattnerf7da2c72006-08-24 22:43:55 +000085void LiveIntervals::releaseMemory() {
Owen Anderson03857b22008-08-13 21:49:13 +000086 // Free the live intervals themselves.
Owen Anderson20e28392008-08-13 22:08:30 +000087 for (DenseMap<unsigned, LiveInterval*>::iterator I = r2iMap_.begin(),
Bob Wilsond6a6b3b2010-03-24 20:25:25 +000088 E = r2iMap_.end(); I != E; ++I)
Owen Anderson03857b22008-08-13 21:49:13 +000089 delete I->second;
90
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +000091 r2iMap_.clear();
Lang Hamesffd13262009-07-09 03:57:02 +000092
Evan Chengdd199d22007-09-06 01:07:24 +000093 // Release VNInfo memroy regions after all VNInfo objects are dtor'd.
Benjamin Kramer991de142010-03-30 20:16:45 +000094 VNInfoAllocator.DestroyAll();
Evan Cheng752195e2009-09-14 21:33:42 +000095 while (!CloneMIs.empty()) {
96 MachineInstr *MI = CloneMIs.back();
97 CloneMIs.pop_back();
Evan Cheng1ed99222008-07-19 00:37:25 +000098 mf_->DeleteMachineInstr(MI);
99 }
Alkis Evlogimenos08cec002004-01-31 19:59:32 +0000100}
101
Owen Anderson80b3ce62008-05-28 20:54:50 +0000102/// runOnMachineFunction - Register allocate the whole function
103///
104bool LiveIntervals::runOnMachineFunction(MachineFunction &fn) {
105 mf_ = &fn;
106 mri_ = &mf_->getRegInfo();
107 tm_ = &fn.getTarget();
108 tri_ = tm_->getRegisterInfo();
109 tii_ = tm_->getInstrInfo();
Dan Gohman6d69ba82008-07-25 00:02:30 +0000110 aa_ = &getAnalysis<AliasAnalysis>();
Owen Anderson80b3ce62008-05-28 20:54:50 +0000111 lv_ = &getAnalysis<LiveVariables>();
Lang Hames233a60e2009-11-03 23:52:08 +0000112 indexes_ = &getAnalysis<SlotIndexes>();
Owen Anderson80b3ce62008-05-28 20:54:50 +0000113 allocatableRegs_ = tri_->getAllocatableSet(fn);
114
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000115 computeIntervals();
Alkis Evlogimenos843b1602004-02-15 10:24:21 +0000116
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000117 numIntervals += getNumIntervals();
118
Chris Lattner70ca3582004-09-30 15:59:17 +0000119 DEBUG(dump());
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000120 return true;
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000121}
122
Chris Lattner70ca3582004-09-30 15:59:17 +0000123/// print - Implement the dump method.
Chris Lattner45cfe542009-08-23 06:03:38 +0000124void LiveIntervals::print(raw_ostream &OS, const Module* ) const {
Chris Lattner705e07f2009-08-23 03:41:05 +0000125 OS << "********** INTERVALS **********\n";
Chris Lattner8e7a7092005-07-27 23:03:38 +0000126 for (const_iterator I = begin(), E = end(); I != E; ++I) {
Chris Lattner705e07f2009-08-23 03:41:05 +0000127 I->second->print(OS, tri_);
128 OS << "\n";
Chris Lattner8e7a7092005-07-27 23:03:38 +0000129 }
Chris Lattner70ca3582004-09-30 15:59:17 +0000130
Evan Cheng752195e2009-09-14 21:33:42 +0000131 printInstrs(OS);
132}
133
134void LiveIntervals::printInstrs(raw_ostream &OS) const {
Chris Lattner705e07f2009-08-23 03:41:05 +0000135 OS << "********** MACHINEINSTRS **********\n";
136
Chris Lattner3380d5c2009-07-21 21:12:58 +0000137 for (MachineFunction::iterator mbbi = mf_->begin(), mbbe = mf_->end();
138 mbbi != mbbe; ++mbbi) {
Jakob Stoklund Olesen6cd81032009-11-20 18:54:59 +0000139 OS << "BB#" << mbbi->getNumber()
140 << ":\t\t# derived from " << mbbi->getName() << "\n";
Chris Lattner3380d5c2009-07-21 21:12:58 +0000141 for (MachineBasicBlock::iterator mii = mbbi->begin(),
142 mie = mbbi->end(); mii != mie; ++mii) {
Chris Lattner518bb532010-02-09 19:54:29 +0000143 if (mii->isDebugValue())
Evan Cheng4507f082010-03-16 21:51:27 +0000144 OS << " \t" << *mii;
Dale Johannesen1caedd02010-01-22 22:38:21 +0000145 else
146 OS << getInstructionIndex(mii) << '\t' << *mii;
Chris Lattner3380d5c2009-07-21 21:12:58 +0000147 }
148 }
Chris Lattner70ca3582004-09-30 15:59:17 +0000149}
150
Evan Cheng752195e2009-09-14 21:33:42 +0000151void LiveIntervals::dumpInstrs() const {
David Greene8a342292010-01-04 22:49:02 +0000152 printInstrs(dbgs());
Evan Cheng752195e2009-09-14 21:33:42 +0000153}
154
Jakob Stoklund Olesencf970362009-12-10 17:48:32 +0000155bool LiveIntervals::conflictsWithPhysReg(const LiveInterval &li,
156 VirtRegMap &vrm, unsigned reg) {
157 // We don't handle fancy stuff crossing basic block boundaries
158 if (li.ranges.size() != 1)
159 return true;
160 const LiveRange &range = li.ranges.front();
161 SlotIndex idx = range.start.getBaseIndex();
162 SlotIndex end = range.end.getPrevSlot().getBaseIndex().getNextIndex();
Jakob Stoklund Olesenf4811a92009-12-03 20:49:10 +0000163
Jakob Stoklund Olesencf970362009-12-10 17:48:32 +0000164 // Skip deleted instructions
165 MachineInstr *firstMI = getInstructionFromIndex(idx);
166 while (!firstMI && idx != end) {
167 idx = idx.getNextIndex();
168 firstMI = getInstructionFromIndex(idx);
169 }
170 if (!firstMI)
171 return false;
172
173 // Find last instruction in range
174 SlotIndex lastIdx = end.getPrevIndex();
175 MachineInstr *lastMI = getInstructionFromIndex(lastIdx);
176 while (!lastMI && lastIdx != idx) {
177 lastIdx = lastIdx.getPrevIndex();
178 lastMI = getInstructionFromIndex(lastIdx);
179 }
180 if (!lastMI)
181 return false;
182
183 // Range cannot cross basic block boundaries or terminators
184 MachineBasicBlock *MBB = firstMI->getParent();
185 if (MBB != lastMI->getParent() || lastMI->getDesc().isTerminator())
186 return true;
187
188 MachineBasicBlock::const_iterator E = lastMI;
189 ++E;
190 for (MachineBasicBlock::const_iterator I = firstMI; I != E; ++I) {
191 const MachineInstr &MI = *I;
192
193 // Allow copies to and from li.reg
194 unsigned SrcReg, DstReg, SrcSubReg, DstSubReg;
195 if (tii_->isMoveInstr(MI, SrcReg, DstReg, SrcSubReg, DstSubReg))
196 if (SrcReg == li.reg || DstReg == li.reg)
197 continue;
198
199 // Check for operands using reg
200 for (unsigned i = 0, e = MI.getNumOperands(); i != e; ++i) {
201 const MachineOperand& mop = MI.getOperand(i);
202 if (!mop.isReg())
203 continue;
204 unsigned PhysReg = mop.getReg();
205 if (PhysReg == 0 || PhysReg == li.reg)
206 continue;
207 if (TargetRegisterInfo::isVirtualRegister(PhysReg)) {
208 if (!vrm.hasPhys(PhysReg))
Bill Wendlingdc492e02009-12-05 07:30:23 +0000209 continue;
Jakob Stoklund Olesencf970362009-12-10 17:48:32 +0000210 PhysReg = vrm.getPhys(PhysReg);
Evan Chengc92da382007-11-03 07:20:12 +0000211 }
Jakob Stoklund Olesencf970362009-12-10 17:48:32 +0000212 if (PhysReg && tri_->regsOverlap(PhysReg, reg))
213 return true;
Evan Chengc92da382007-11-03 07:20:12 +0000214 }
215 }
216
Jakob Stoklund Olesencf970362009-12-10 17:48:32 +0000217 // No conflicts found.
Evan Chengc92da382007-11-03 07:20:12 +0000218 return false;
219}
220
Evan Cheng826cbac2010-03-11 08:20:21 +0000221/// conflictsWithSubPhysRegRef - Similar to conflictsWithPhysRegRef except
222/// it checks for sub-register reference and it can check use as well.
223bool LiveIntervals::conflictsWithSubPhysRegRef(LiveInterval &li,
Evan Cheng8f90b6e2009-01-07 02:08:57 +0000224 unsigned Reg, bool CheckUse,
225 SmallPtrSet<MachineInstr*,32> &JoinedCopies) {
226 for (LiveInterval::Ranges::const_iterator
227 I = li.ranges.begin(), E = li.ranges.end(); I != E; ++I) {
Lang Hames233a60e2009-11-03 23:52:08 +0000228 for (SlotIndex index = I->start.getBaseIndex(),
229 end = I->end.getPrevSlot().getBaseIndex().getNextIndex();
230 index != end;
231 index = index.getNextIndex()) {
Jakob Stoklund Olesenf4811a92009-12-03 20:49:10 +0000232 MachineInstr *MI = getInstructionFromIndex(index);
233 if (!MI)
234 continue; // skip deleted instructions
Evan Cheng8f90b6e2009-01-07 02:08:57 +0000235
236 if (JoinedCopies.count(MI))
237 continue;
238 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
239 MachineOperand& MO = MI->getOperand(i);
240 if (!MO.isReg())
241 continue;
242 if (MO.isUse() && !CheckUse)
243 continue;
244 unsigned PhysReg = MO.getReg();
245 if (PhysReg == 0 || TargetRegisterInfo::isVirtualRegister(PhysReg))
246 continue;
247 if (tri_->isSubRegister(Reg, PhysReg))
248 return true;
249 }
250 }
251 }
252
253 return false;
254}
255
Daniel Dunbar504f9a62009-09-15 20:31:12 +0000256#ifndef NDEBUG
Evan Cheng752195e2009-09-14 21:33:42 +0000257static void printRegName(unsigned reg, const TargetRegisterInfo* tri_) {
Dan Gohman6f0d0242008-02-10 18:45:23 +0000258 if (TargetRegisterInfo::isPhysicalRegister(reg))
David Greene8a342292010-01-04 22:49:02 +0000259 dbgs() << tri_->getName(reg);
Evan Cheng549f27d32007-08-13 23:45:17 +0000260 else
David Greene8a342292010-01-04 22:49:02 +0000261 dbgs() << "%reg" << reg;
Evan Cheng549f27d32007-08-13 23:45:17 +0000262}
Daniel Dunbar504f9a62009-09-15 20:31:12 +0000263#endif
Evan Cheng549f27d32007-08-13 23:45:17 +0000264
Evan Chengafff40a2010-05-04 20:26:52 +0000265static
Evan Cheng37499432010-05-05 18:27:40 +0000266bool MultipleDefsBySameMI(const MachineInstr &MI, unsigned MOIdx) {
Evan Chengafff40a2010-05-04 20:26:52 +0000267 unsigned Reg = MI.getOperand(MOIdx).getReg();
268 for (unsigned i = MOIdx+1, e = MI.getNumOperands(); i < e; ++i) {
269 const MachineOperand &MO = MI.getOperand(i);
270 if (!MO.isReg())
271 continue;
272 if (MO.getReg() == Reg && MO.isDef()) {
273 assert(MI.getOperand(MOIdx).getSubReg() != MO.getSubReg() &&
274 MI.getOperand(MOIdx).getSubReg() &&
275 MO.getSubReg());
276 return true;
277 }
278 }
279 return false;
280}
281
Evan Cheng37499432010-05-05 18:27:40 +0000282/// isPartialRedef - Return true if the specified def at the specific index is
283/// partially re-defining the specified live interval. A common case of this is
284/// a definition of the sub-register.
285bool LiveIntervals::isPartialRedef(SlotIndex MIIdx, MachineOperand &MO,
286 LiveInterval &interval) {
287 if (!MO.getSubReg() || MO.isEarlyClobber())
288 return false;
289
290 SlotIndex RedefIndex = MIIdx.getDefIndex();
291 const LiveRange *OldLR =
292 interval.getLiveRangeContaining(RedefIndex.getUseIndex());
293 if (OldLR->valno->isDefAccurate()) {
294 MachineInstr *DefMI = getInstructionFromIndex(OldLR->valno->def);
295 return DefMI->findRegisterDefOperandIdx(interval.reg) != -1;
296 }
297 return false;
298}
299
Chris Lattnerbe4f88a2006-08-22 18:19:46 +0000300void LiveIntervals::handleVirtualRegisterDef(MachineBasicBlock *mbb,
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000301 MachineBasicBlock::iterator mi,
Lang Hames233a60e2009-11-03 23:52:08 +0000302 SlotIndex MIIdx,
Lang Hames86511252009-09-04 20:41:11 +0000303 MachineOperand& MO,
Evan Chengef0732d2008-07-10 07:35:43 +0000304 unsigned MOIdx,
Chris Lattnerbe4f88a2006-08-22 18:19:46 +0000305 LiveInterval &interval) {
Bill Wendling8e6179f2009-08-22 20:18:03 +0000306 DEBUG({
David Greene8a342292010-01-04 22:49:02 +0000307 dbgs() << "\t\tregister: ";
Evan Cheng752195e2009-09-14 21:33:42 +0000308 printRegName(interval.reg, tri_);
Bill Wendling8e6179f2009-08-22 20:18:03 +0000309 });
Evan Cheng419852c2008-04-03 16:39:43 +0000310
Alkis Evlogimenos70651572004-08-04 09:46:56 +0000311 // Virtual registers may be defined multiple times (due to phi
312 // elimination and 2-addr elimination). Much of what we do only has to be
313 // done once for the vreg. We use an empty interval to detect the first
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000314 // time we see a vreg.
Evan Chengd129d732009-07-17 19:43:40 +0000315 LiveVariables::VarInfo& vi = lv_->getVarInfo(interval.reg);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000316 if (interval.empty()) {
317 // Get the Idx of the defining instructions.
Lang Hames233a60e2009-11-03 23:52:08 +0000318 SlotIndex defIndex = MIIdx.getDefIndex();
Dale Johannesen39faac22009-09-20 00:36:41 +0000319 // Earlyclobbers move back one, so that they overlap the live range
320 // of inputs.
Dale Johannesen86b49f82008-09-24 01:07:17 +0000321 if (MO.isEarlyClobber())
Lang Hames233a60e2009-11-03 23:52:08 +0000322 defIndex = MIIdx.getUseIndex();
Evan Chengc8d044e2008-02-15 18:24:29 +0000323 MachineInstr *CopyMI = NULL;
Evan Cheng04ee5a12009-01-20 19:12:24 +0000324 unsigned SrcReg, DstReg, SrcSubReg, DstSubReg;
Chris Lattner518bb532010-02-09 19:54:29 +0000325 if (mi->isExtractSubreg() || mi->isInsertSubreg() || mi->isSubregToReg() ||
Evan Cheng04ee5a12009-01-20 19:12:24 +0000326 tii_->isMoveInstr(*mi, SrcReg, DstReg, SrcSubReg, DstSubReg))
Evan Chengc8d044e2008-02-15 18:24:29 +0000327 CopyMI = mi;
Evan Cheng7ecb38b2007-08-29 20:45:00 +0000328
Evan Cheng37499432010-05-05 18:27:40 +0000329 VNInfo *ValNo = interval.getNextValue(defIndex, CopyMI, true,
330 VNInfoAllocator);
Evan Cheng7ecb38b2007-08-29 20:45:00 +0000331 assert(ValNo->id == 0 && "First value in interval is not 0?");
Chris Lattner7ac2d312004-07-24 02:59:07 +0000332
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000333 // Loop over all of the blocks that the vreg is defined in. There are
334 // two cases we have to handle here. The most common case is a vreg
335 // whose lifetime is contained within a basic block. In this case there
336 // will be a single kill, in MBB, which comes after the definition.
337 if (vi.Kills.size() == 1 && vi.Kills[0]->getParent() == mbb) {
338 // FIXME: what about dead vars?
Lang Hames233a60e2009-11-03 23:52:08 +0000339 SlotIndex killIdx;
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000340 if (vi.Kills[0] != mi)
Lang Hames233a60e2009-11-03 23:52:08 +0000341 killIdx = getInstructionIndex(vi.Kills[0]).getDefIndex();
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000342 else
Lang Hames233a60e2009-11-03 23:52:08 +0000343 killIdx = defIndex.getStoreIndex();
Chris Lattner6097d132004-07-19 02:15:56 +0000344
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000345 // If the kill happens after the definition, we have an intra-block
346 // live range.
347 if (killIdx > defIndex) {
Jeffrey Yasskin493a3d02009-05-26 18:27:15 +0000348 assert(vi.AliveBlocks.empty() &&
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000349 "Shouldn't be alive across any blocks!");
Evan Cheng7ecb38b2007-08-29 20:45:00 +0000350 LiveRange LR(defIndex, killIdx, ValNo);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000351 interval.addRange(LR);
David Greene8a342292010-01-04 22:49:02 +0000352 DEBUG(dbgs() << " +" << LR << "\n");
Lang Hames86511252009-09-04 20:41:11 +0000353 ValNo->addKill(killIdx);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000354 return;
355 }
Alkis Evlogimenosdd2cc652003-12-18 08:48:48 +0000356 }
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000357
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000358 // The other case we handle is when a virtual register lives to the end
359 // of the defining block, potentially live across some blocks, then is
360 // live into some number of blocks, but gets killed. Start by adding a
361 // range that goes from this definition to the end of the defining block.
Lang Hames74ab5ee2009-12-22 00:11:50 +0000362 LiveRange NewLR(defIndex, getMBBEndIdx(mbb), ValNo);
David Greene8a342292010-01-04 22:49:02 +0000363 DEBUG(dbgs() << " +" << NewLR);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000364 interval.addRange(NewLR);
365
Jakob Stoklund Olesendcfe5f32010-02-23 22:43:58 +0000366 bool PHIJoin = lv_->isPHIJoin(interval.reg);
367
368 if (PHIJoin) {
369 // A phi join register is killed at the end of the MBB and revived as a new
370 // valno in the killing blocks.
371 assert(vi.AliveBlocks.empty() && "Phi join can't pass through blocks");
372 DEBUG(dbgs() << " phi-join");
373 ValNo->addKill(indexes_->getTerminatorGap(mbb));
374 ValNo->setHasPHIKill(true);
375 } else {
376 // Iterate over all of the blocks that the variable is completely
377 // live in, adding [insrtIndex(begin), instrIndex(end)+4) to the
378 // live interval.
379 for (SparseBitVector<>::iterator I = vi.AliveBlocks.begin(),
380 E = vi.AliveBlocks.end(); I != E; ++I) {
381 MachineBasicBlock *aliveBlock = mf_->getBlockNumbered(*I);
382 LiveRange LR(getMBBStartIdx(aliveBlock), getMBBEndIdx(aliveBlock), ValNo);
383 interval.addRange(LR);
384 DEBUG(dbgs() << " +" << LR);
385 }
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000386 }
387
388 // Finally, this virtual register is live from the start of any killing
389 // block to the 'use' slot of the killing instruction.
390 for (unsigned i = 0, e = vi.Kills.size(); i != e; ++i) {
391 MachineInstr *Kill = vi.Kills[i];
Jakob Stoklund Olesendcfe5f32010-02-23 22:43:58 +0000392 SlotIndex Start = getMBBStartIdx(Kill->getParent());
393 SlotIndex killIdx = getInstructionIndex(Kill).getDefIndex();
394
395 // Create interval with one of a NEW value number. Note that this value
396 // number isn't actually defined by an instruction, weird huh? :)
397 if (PHIJoin) {
398 ValNo = interval.getNextValue(SlotIndex(Start, true), 0, false,
399 VNInfoAllocator);
400 ValNo->setIsPHIDef(true);
401 }
402 LiveRange LR(Start, killIdx, ValNo);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000403 interval.addRange(LR);
Lang Hames86511252009-09-04 20:41:11 +0000404 ValNo->addKill(killIdx);
David Greene8a342292010-01-04 22:49:02 +0000405 DEBUG(dbgs() << " +" << LR);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000406 }
407
408 } else {
Evan Cheng37499432010-05-05 18:27:40 +0000409 if (MultipleDefsBySameMI(*mi, MOIdx))
Evan Chengafff40a2010-05-04 20:26:52 +0000410 // Mutple defs of the same virtual register by the same instruction. e.g.
411 // %reg1031:5<def>, %reg1031:6<def> = VLD1q16 %reg1024<kill>, ...
412 // This is likely due to elimination of REG_SEQUENCE instructions. Return
413 // here since there is nothing to do.
414 return;
415
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000416 // If this is the second time we see a virtual register definition, it
417 // must be due to phi elimination or two addr elimination. If this is
Evan Chengbf105c82006-11-03 03:04:46 +0000418 // the result of two address elimination, then the vreg is one of the
419 // def-and-use register operand.
Evan Cheng37499432010-05-05 18:27:40 +0000420
421 // It may also be partial redef like this:
422 // 80 %reg1041:6<def> = VSHRNv4i16 %reg1034<kill>, 12, pred:14, pred:%reg0
423 // 120 %reg1041:5<def> = VSHRNv4i16 %reg1039<kill>, 12, pred:14, pred:%reg0
424 bool PartReDef = isPartialRedef(MIIdx, MO, interval);
425 if (PartReDef || mi->isRegTiedToUseOperand(MOIdx)) {
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000426 // If this is a two-address definition, then we have already processed
427 // the live range. The only problem is that we didn't realize there
428 // are actually two values in the live interval. Because of this we
429 // need to take the LiveRegion that defines this register and split it
430 // into two values.
Evan Cheng37499432010-05-05 18:27:40 +0000431 // Two-address vregs should always only be redefined once. This means
432 // that at this point, there should be exactly one value number in it.
433 assert((PartReDef || interval.containsOneValue()) &&
434 "Unexpected 2-addr liveint!");
Evan Cheng623d3c12010-05-10 17:33:49 +0000435 SlotIndex DefIndex = interval.getValNumInfo(0)->def.getDefIndex();
Lang Hames233a60e2009-11-03 23:52:08 +0000436 SlotIndex RedefIndex = MIIdx.getDefIndex();
Evan Chengfb112882009-03-23 08:01:15 +0000437 if (MO.isEarlyClobber())
Lang Hames233a60e2009-11-03 23:52:08 +0000438 RedefIndex = MIIdx.getUseIndex();
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000439
Lang Hames35f291d2009-09-12 03:34:03 +0000440 const LiveRange *OldLR =
Lang Hames233a60e2009-11-03 23:52:08 +0000441 interval.getLiveRangeContaining(RedefIndex.getUseIndex());
Evan Cheng7ecb38b2007-08-29 20:45:00 +0000442 VNInfo *OldValNo = OldLR->valno;
Evan Cheng4f8ff162007-08-11 00:59:19 +0000443
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000444 // Delete the initial value, which should be short and continuous,
Chris Lattnerbe4f88a2006-08-22 18:19:46 +0000445 // because the 2-addr copy must be in the same MBB as the redef.
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000446 interval.removeRange(DefIndex, RedefIndex);
Alkis Evlogimenos70651572004-08-04 09:46:56 +0000447
Chris Lattner91725b72006-08-31 05:54:43 +0000448 // The new value number (#1) is defined by the instruction we claimed
449 // defined value #0.
Lang Hames52c1afc2009-08-10 23:43:28 +0000450 VNInfo *ValNo = interval.getNextValue(OldValNo->def, OldValNo->getCopy(),
Lang Hames857c4e02009-06-17 21:01:20 +0000451 false, // update at *
Evan Chengc8d044e2008-02-15 18:24:29 +0000452 VNInfoAllocator);
Lang Hames857c4e02009-06-17 21:01:20 +0000453 ValNo->setFlags(OldValNo->getFlags()); // * <- updating here
454
Chris Lattner91725b72006-08-31 05:54:43 +0000455 // Value#0 is now defined by the 2-addr instruction.
Evan Chengc8d044e2008-02-15 18:24:29 +0000456 OldValNo->def = RedefIndex;
Lang Hames52c1afc2009-08-10 23:43:28 +0000457 OldValNo->setCopy(0);
Chris Lattnerbe4f88a2006-08-22 18:19:46 +0000458
459 // Add the new live interval which replaces the range for the input copy.
460 LiveRange LR(DefIndex, RedefIndex, ValNo);
David Greene8a342292010-01-04 22:49:02 +0000461 DEBUG(dbgs() << " replace range with " << LR);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000462 interval.addRange(LR);
Lang Hames86511252009-09-04 20:41:11 +0000463 ValNo->addKill(RedefIndex);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000464
465 // If this redefinition is dead, we need to add a dummy unit live
466 // range covering the def slot.
Owen Anderson6b098de2008-06-25 23:39:39 +0000467 if (MO.isDead())
Lang Hames233a60e2009-11-03 23:52:08 +0000468 interval.addRange(LiveRange(RedefIndex, RedefIndex.getStoreIndex(),
469 OldValNo));
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000470
Bill Wendling8e6179f2009-08-22 20:18:03 +0000471 DEBUG({
David Greene8a342292010-01-04 22:49:02 +0000472 dbgs() << " RESULT: ";
473 interval.print(dbgs(), tri_);
Bill Wendling8e6179f2009-08-22 20:18:03 +0000474 });
Evan Cheng37499432010-05-05 18:27:40 +0000475 } else if (lv_->isPHIJoin(interval.reg)) {
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000476 // In the case of PHI elimination, each variable definition is only
477 // live until the end of the block. We've already taken care of the
478 // rest of the live range.
Jakob Stoklund Olesendcfe5f32010-02-23 22:43:58 +0000479
Lang Hames233a60e2009-11-03 23:52:08 +0000480 SlotIndex defIndex = MIIdx.getDefIndex();
Evan Chengfb112882009-03-23 08:01:15 +0000481 if (MO.isEarlyClobber())
Lang Hames233a60e2009-11-03 23:52:08 +0000482 defIndex = MIIdx.getUseIndex();
Evan Cheng752195e2009-09-14 21:33:42 +0000483
Evan Cheng7ecb38b2007-08-29 20:45:00 +0000484 VNInfo *ValNo;
Evan Chengc8d044e2008-02-15 18:24:29 +0000485 MachineInstr *CopyMI = NULL;
Evan Cheng04ee5a12009-01-20 19:12:24 +0000486 unsigned SrcReg, DstReg, SrcSubReg, DstSubReg;
Chris Lattner518bb532010-02-09 19:54:29 +0000487 if (mi->isExtractSubreg() || mi->isInsertSubreg() || mi->isSubregToReg()||
Evan Cheng04ee5a12009-01-20 19:12:24 +0000488 tii_->isMoveInstr(*mi, SrcReg, DstReg, SrcSubReg, DstSubReg))
Evan Chengc8d044e2008-02-15 18:24:29 +0000489 CopyMI = mi;
Lang Hames857c4e02009-06-17 21:01:20 +0000490 ValNo = interval.getNextValue(defIndex, CopyMI, true, VNInfoAllocator);
Chris Lattner91725b72006-08-31 05:54:43 +0000491
Lang Hames74ab5ee2009-12-22 00:11:50 +0000492 SlotIndex killIndex = getMBBEndIdx(mbb);
Evan Cheng7ecb38b2007-08-29 20:45:00 +0000493 LiveRange LR(defIndex, killIndex, ValNo);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000494 interval.addRange(LR);
Lang Hames233a60e2009-11-03 23:52:08 +0000495 ValNo->addKill(indexes_->getTerminatorGap(mbb));
Lang Hames857c4e02009-06-17 21:01:20 +0000496 ValNo->setHasPHIKill(true);
Jakob Stoklund Olesendcfe5f32010-02-23 22:43:58 +0000497 DEBUG(dbgs() << " phi-join +" << LR);
Evan Cheng37499432010-05-05 18:27:40 +0000498 } else {
499 llvm_unreachable("Multiply defined register");
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000500 }
501 }
502
David Greene8a342292010-01-04 22:49:02 +0000503 DEBUG(dbgs() << '\n');
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000504}
505
Chris Lattnerf35fef72004-07-23 21:24:19 +0000506void LiveIntervals::handlePhysicalRegisterDef(MachineBasicBlock *MBB,
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000507 MachineBasicBlock::iterator mi,
Lang Hames233a60e2009-11-03 23:52:08 +0000508 SlotIndex MIIdx,
Owen Anderson6b098de2008-06-25 23:39:39 +0000509 MachineOperand& MO,
Chris Lattner91725b72006-08-31 05:54:43 +0000510 LiveInterval &interval,
Evan Chengc8d044e2008-02-15 18:24:29 +0000511 MachineInstr *CopyMI) {
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000512 // A physical register cannot be live across basic block, so its
513 // lifetime must end somewhere in its defining basic block.
Bill Wendling8e6179f2009-08-22 20:18:03 +0000514 DEBUG({
David Greene8a342292010-01-04 22:49:02 +0000515 dbgs() << "\t\tregister: ";
Evan Cheng752195e2009-09-14 21:33:42 +0000516 printRegName(interval.reg, tri_);
Bill Wendling8e6179f2009-08-22 20:18:03 +0000517 });
Alkis Evlogimenos02ba13c2004-01-31 23:13:30 +0000518
Lang Hames233a60e2009-11-03 23:52:08 +0000519 SlotIndex baseIndex = MIIdx;
520 SlotIndex start = baseIndex.getDefIndex();
Dale Johannesen86b49f82008-09-24 01:07:17 +0000521 // Earlyclobbers move back one.
522 if (MO.isEarlyClobber())
Lang Hames233a60e2009-11-03 23:52:08 +0000523 start = MIIdx.getUseIndex();
524 SlotIndex end = start;
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000525
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000526 // If it is not used after definition, it is considered dead at
527 // the instruction defining it. Hence its interval is:
528 // [defSlot(def), defSlot(def)+1)
Dale Johannesen39faac22009-09-20 00:36:41 +0000529 // For earlyclobbers, the defSlot was pushed back one; the extra
530 // advance below compensates.
Owen Anderson6b098de2008-06-25 23:39:39 +0000531 if (MO.isDead()) {
David Greene8a342292010-01-04 22:49:02 +0000532 DEBUG(dbgs() << " dead");
Lang Hames233a60e2009-11-03 23:52:08 +0000533 end = start.getStoreIndex();
Chris Lattnerab4b66d2005-08-23 22:51:41 +0000534 goto exit;
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000535 }
536
537 // If it is not dead on definition, it must be killed by a
538 // subsequent instruction. Hence its interval is:
539 // [defSlot(def), useSlot(kill)+1)
Lang Hames233a60e2009-11-03 23:52:08 +0000540 baseIndex = baseIndex.getNextIndex();
Chris Lattner5ab6f5f2005-09-02 00:20:32 +0000541 while (++mi != MBB->end()) {
Lang Hames233a60e2009-11-03 23:52:08 +0000542
Dale Johannesenbd635202010-02-10 00:55:42 +0000543 if (mi->isDebugValue())
544 continue;
Lang Hames233a60e2009-11-03 23:52:08 +0000545 if (getInstructionFromIndex(baseIndex) == 0)
546 baseIndex = indexes_->getNextNonNullIndex(baseIndex);
547
Evan Cheng6130f662008-03-05 00:59:57 +0000548 if (mi->killsRegister(interval.reg, tri_)) {
David Greene8a342292010-01-04 22:49:02 +0000549 DEBUG(dbgs() << " killed");
Lang Hames233a60e2009-11-03 23:52:08 +0000550 end = baseIndex.getDefIndex();
Chris Lattnerab4b66d2005-08-23 22:51:41 +0000551 goto exit;
Evan Chengc45288e2009-04-27 20:42:46 +0000552 } else {
553 int DefIdx = mi->findRegisterDefOperandIdx(interval.reg, false, tri_);
554 if (DefIdx != -1) {
555 if (mi->isRegTiedToUseOperand(DefIdx)) {
556 // Two-address instruction.
Lang Hames233a60e2009-11-03 23:52:08 +0000557 end = baseIndex.getDefIndex();
Evan Chengc45288e2009-04-27 20:42:46 +0000558 } else {
559 // Another instruction redefines the register before it is ever read.
Dale Johannesenbd635202010-02-10 00:55:42 +0000560 // Then the register is essentially dead at the instruction that
561 // defines it. Hence its interval is:
Evan Chengc45288e2009-04-27 20:42:46 +0000562 // [defSlot(def), defSlot(def)+1)
David Greene8a342292010-01-04 22:49:02 +0000563 DEBUG(dbgs() << " dead");
Lang Hames233a60e2009-11-03 23:52:08 +0000564 end = start.getStoreIndex();
Evan Chengc45288e2009-04-27 20:42:46 +0000565 }
566 goto exit;
567 }
Alkis Evlogimenosaf254732004-01-13 22:26:14 +0000568 }
Owen Anderson7fbad272008-07-23 21:37:49 +0000569
Lang Hames233a60e2009-11-03 23:52:08 +0000570 baseIndex = baseIndex.getNextIndex();
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000571 }
Chris Lattner5ab6f5f2005-09-02 00:20:32 +0000572
573 // The only case we should have a dead physreg here without a killing or
574 // instruction where we know it's dead is if it is live-in to the function
Evan Chengd521bc92009-04-27 17:36:47 +0000575 // and never used. Another possible case is the implicit use of the
576 // physical register has been deleted by two-address pass.
Lang Hames233a60e2009-11-03 23:52:08 +0000577 end = start.getStoreIndex();
Alkis Evlogimenos02ba13c2004-01-31 23:13:30 +0000578
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000579exit:
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000580 assert(start < end && "did not find end of interval?");
Chris Lattnerf768bba2005-03-09 23:05:19 +0000581
Evan Cheng24a3cc42007-04-25 07:30:23 +0000582 // Already exists? Extend old live interval.
583 LiveInterval::iterator OldLR = interval.FindLiveRangeContaining(start);
Evan Cheng5379f412008-12-19 20:58:01 +0000584 bool Extend = OldLR != interval.end();
585 VNInfo *ValNo = Extend
Lang Hames857c4e02009-06-17 21:01:20 +0000586 ? OldLR->valno : interval.getNextValue(start, CopyMI, true, VNInfoAllocator);
Evan Cheng5379f412008-12-19 20:58:01 +0000587 if (MO.isEarlyClobber() && Extend)
Lang Hames857c4e02009-06-17 21:01:20 +0000588 ValNo->setHasRedefByEC(true);
Evan Cheng7ecb38b2007-08-29 20:45:00 +0000589 LiveRange LR(start, end, ValNo);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000590 interval.addRange(LR);
Lang Hames86511252009-09-04 20:41:11 +0000591 LR.valno->addKill(end);
David Greene8a342292010-01-04 22:49:02 +0000592 DEBUG(dbgs() << " +" << LR << '\n');
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000593}
594
Chris Lattnerf35fef72004-07-23 21:24:19 +0000595void LiveIntervals::handleRegisterDef(MachineBasicBlock *MBB,
596 MachineBasicBlock::iterator MI,
Lang Hames233a60e2009-11-03 23:52:08 +0000597 SlotIndex MIIdx,
Evan Chengef0732d2008-07-10 07:35:43 +0000598 MachineOperand& MO,
599 unsigned MOIdx) {
Owen Anderson6b098de2008-06-25 23:39:39 +0000600 if (TargetRegisterInfo::isVirtualRegister(MO.getReg()))
Evan Chengef0732d2008-07-10 07:35:43 +0000601 handleVirtualRegisterDef(MBB, MI, MIIdx, MO, MOIdx,
Owen Anderson6b098de2008-06-25 23:39:39 +0000602 getOrCreateInterval(MO.getReg()));
603 else if (allocatableRegs_[MO.getReg()]) {
Evan Chengc8d044e2008-02-15 18:24:29 +0000604 MachineInstr *CopyMI = NULL;
Evan Cheng04ee5a12009-01-20 19:12:24 +0000605 unsigned SrcReg, DstReg, SrcSubReg, DstSubReg;
Chris Lattner518bb532010-02-09 19:54:29 +0000606 if (MI->isExtractSubreg() || MI->isInsertSubreg() || MI->isSubregToReg() ||
Evan Cheng04ee5a12009-01-20 19:12:24 +0000607 tii_->isMoveInstr(*MI, SrcReg, DstReg, SrcSubReg, DstSubReg))
Evan Chengc8d044e2008-02-15 18:24:29 +0000608 CopyMI = MI;
Evan Chengc45288e2009-04-27 20:42:46 +0000609 handlePhysicalRegisterDef(MBB, MI, MIIdx, MO,
Owen Anderson6b098de2008-06-25 23:39:39 +0000610 getOrCreateInterval(MO.getReg()), CopyMI);
Evan Cheng24a3cc42007-04-25 07:30:23 +0000611 // Def of a register also defines its sub-registers.
Owen Anderson6b098de2008-06-25 23:39:39 +0000612 for (const unsigned* AS = tri_->getSubRegisters(MO.getReg()); *AS; ++AS)
Evan Cheng6130f662008-03-05 00:59:57 +0000613 // If MI also modifies the sub-register explicitly, avoid processing it
614 // more than once. Do not pass in TRI here so it checks for exact match.
615 if (!MI->modifiesRegister(*AS))
Evan Chengc45288e2009-04-27 20:42:46 +0000616 handlePhysicalRegisterDef(MBB, MI, MIIdx, MO,
Owen Anderson6b098de2008-06-25 23:39:39 +0000617 getOrCreateInterval(*AS), 0);
Chris Lattnerf35fef72004-07-23 21:24:19 +0000618 }
Alkis Evlogimenos4d46e1e2004-01-31 14:37:41 +0000619}
620
Evan Chengb371f452007-02-19 21:49:54 +0000621void LiveIntervals::handleLiveInRegister(MachineBasicBlock *MBB,
Lang Hames233a60e2009-11-03 23:52:08 +0000622 SlotIndex MIIdx,
Evan Cheng24a3cc42007-04-25 07:30:23 +0000623 LiveInterval &interval, bool isAlias) {
Bill Wendling8e6179f2009-08-22 20:18:03 +0000624 DEBUG({
David Greene8a342292010-01-04 22:49:02 +0000625 dbgs() << "\t\tlivein register: ";
Evan Cheng752195e2009-09-14 21:33:42 +0000626 printRegName(interval.reg, tri_);
Bill Wendling8e6179f2009-08-22 20:18:03 +0000627 });
Evan Chengb371f452007-02-19 21:49:54 +0000628
629 // Look for kills, if it reaches a def before it's killed, then it shouldn't
630 // be considered a livein.
631 MachineBasicBlock::iterator mi = MBB->begin();
Evan Cheng4507f082010-03-16 21:51:27 +0000632 MachineBasicBlock::iterator E = MBB->end();
633 // Skip over DBG_VALUE at the start of the MBB.
634 if (mi != E && mi->isDebugValue()) {
635 while (++mi != E && mi->isDebugValue())
636 ;
637 if (mi == E)
638 // MBB is empty except for DBG_VALUE's.
639 return;
640 }
641
Lang Hames233a60e2009-11-03 23:52:08 +0000642 SlotIndex baseIndex = MIIdx;
643 SlotIndex start = baseIndex;
644 if (getInstructionFromIndex(baseIndex) == 0)
645 baseIndex = indexes_->getNextNonNullIndex(baseIndex);
646
647 SlotIndex end = baseIndex;
Evan Cheng0076c612009-03-05 03:34:26 +0000648 bool SeenDefUse = false;
Evan Chengb371f452007-02-19 21:49:54 +0000649
Dale Johannesenbd635202010-02-10 00:55:42 +0000650 while (mi != E) {
Dale Johannesen1d0aeab2010-02-10 01:31:26 +0000651 if (mi->killsRegister(interval.reg, tri_)) {
652 DEBUG(dbgs() << " killed");
653 end = baseIndex.getDefIndex();
654 SeenDefUse = true;
655 break;
656 } else if (mi->modifiesRegister(interval.reg, tri_)) {
657 // Another instruction redefines the register before it is ever read.
658 // Then the register is essentially dead at the instruction that defines
659 // it. Hence its interval is:
660 // [defSlot(def), defSlot(def)+1)
661 DEBUG(dbgs() << " dead");
662 end = start.getStoreIndex();
663 SeenDefUse = true;
664 break;
665 }
666
Evan Cheng4507f082010-03-16 21:51:27 +0000667 while (++mi != E && mi->isDebugValue())
668 // Skip over DBG_VALUE.
669 ;
670 if (mi != E)
Lang Hames233a60e2009-11-03 23:52:08 +0000671 baseIndex = indexes_->getNextNonNullIndex(baseIndex);
Evan Chengb371f452007-02-19 21:49:54 +0000672 }
673
Evan Cheng75611fb2007-06-27 01:16:36 +0000674 // Live-in register might not be used at all.
Evan Cheng0076c612009-03-05 03:34:26 +0000675 if (!SeenDefUse) {
Evan Cheng292da942007-06-27 18:47:28 +0000676 if (isAlias) {
David Greene8a342292010-01-04 22:49:02 +0000677 DEBUG(dbgs() << " dead");
Lang Hames233a60e2009-11-03 23:52:08 +0000678 end = MIIdx.getStoreIndex();
Evan Cheng292da942007-06-27 18:47:28 +0000679 } else {
David Greene8a342292010-01-04 22:49:02 +0000680 DEBUG(dbgs() << " live through");
Evan Cheng292da942007-06-27 18:47:28 +0000681 end = baseIndex;
682 }
Evan Cheng24a3cc42007-04-25 07:30:23 +0000683 }
684
Lang Hames10382fb2009-06-19 02:17:53 +0000685 VNInfo *vni =
Lang Hames233a60e2009-11-03 23:52:08 +0000686 interval.getNextValue(SlotIndex(getMBBStartIdx(MBB), true),
Lang Hames86511252009-09-04 20:41:11 +0000687 0, false, VNInfoAllocator);
Lang Hamesd21c3162009-06-18 22:01:47 +0000688 vni->setIsPHIDef(true);
689 LiveRange LR(start, end, vni);
Jakob Stoklund Olesen3de23e62009-11-07 01:58:40 +0000690
Jim Laskey9b25b8c2007-02-21 22:41:17 +0000691 interval.addRange(LR);
Lang Hames86511252009-09-04 20:41:11 +0000692 LR.valno->addKill(end);
David Greene8a342292010-01-04 22:49:02 +0000693 DEBUG(dbgs() << " +" << LR << '\n');
Evan Chengb371f452007-02-19 21:49:54 +0000694}
695
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000696/// computeIntervals - computes the live intervals for virtual
Alkis Evlogimenos4d46e1e2004-01-31 14:37:41 +0000697/// registers. for some ordering of the machine instructions [1,N] a
Alkis Evlogimenos08cec002004-01-31 19:59:32 +0000698/// live interval is an interval [i, j) where 1 <= i <= j < N for
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000699/// which a variable is live
Dale Johannesen91aac102008-09-17 21:13:11 +0000700void LiveIntervals::computeIntervals() {
David Greene8a342292010-01-04 22:49:02 +0000701 DEBUG(dbgs() << "********** COMPUTING LIVE INTERVALS **********\n"
Bill Wendling8e6179f2009-08-22 20:18:03 +0000702 << "********** Function: "
703 << ((Value*)mf_->getFunction())->getName() << '\n');
Evan Chengd129d732009-07-17 19:43:40 +0000704
705 SmallVector<unsigned, 8> UndefUses;
Chris Lattner428b92e2006-09-15 03:57:23 +0000706 for (MachineFunction::iterator MBBI = mf_->begin(), E = mf_->end();
707 MBBI != E; ++MBBI) {
708 MachineBasicBlock *MBB = MBBI;
Evan Cheng00a99a32010-02-06 09:07:11 +0000709 if (MBB->empty())
710 continue;
711
Owen Anderson134eb732008-09-21 20:43:24 +0000712 // Track the index of the current machine instr.
Lang Hames233a60e2009-11-03 23:52:08 +0000713 SlotIndex MIIndex = getMBBStartIdx(MBB);
Bob Wilsonad98f792010-05-03 21:38:11 +0000714 DEBUG(dbgs() << "BB#" << MBB->getNumber()
715 << ":\t\t# derived from " << MBB->getName() << "\n");
Alkis Evlogimenos6b4edba2003-12-21 20:19:10 +0000716
Dan Gohmancb406c22007-10-03 19:26:29 +0000717 // Create intervals for live-ins to this BB first.
Dan Gohman81bf03e2010-04-13 16:57:55 +0000718 for (MachineBasicBlock::livein_iterator LI = MBB->livein_begin(),
Dan Gohmancb406c22007-10-03 19:26:29 +0000719 LE = MBB->livein_end(); LI != LE; ++LI) {
720 handleLiveInRegister(MBB, MIIndex, getOrCreateInterval(*LI));
721 // Multiple live-ins can alias the same register.
Dan Gohman6f0d0242008-02-10 18:45:23 +0000722 for (const unsigned* AS = tri_->getSubRegisters(*LI); *AS; ++AS)
Dan Gohmancb406c22007-10-03 19:26:29 +0000723 if (!hasInterval(*AS))
724 handleLiveInRegister(MBB, MIIndex, getOrCreateInterval(*AS),
725 true);
Chris Lattnerdffb2e82006-09-04 18:27:40 +0000726 }
727
Owen Anderson99500ae2008-09-15 22:00:38 +0000728 // Skip over empty initial indices.
Lang Hames233a60e2009-11-03 23:52:08 +0000729 if (getInstructionFromIndex(MIIndex) == 0)
730 MIIndex = indexes_->getNextNonNullIndex(MIIndex);
Owen Anderson99500ae2008-09-15 22:00:38 +0000731
Dale Johannesen1caedd02010-01-22 22:38:21 +0000732 for (MachineBasicBlock::iterator MI = MBB->begin(), miEnd = MBB->end();
733 MI != miEnd; ++MI) {
David Greene8a342292010-01-04 22:49:02 +0000734 DEBUG(dbgs() << MIIndex << "\t" << *MI);
Chris Lattner518bb532010-02-09 19:54:29 +0000735 if (MI->isDebugValue())
Dale Johannesen1caedd02010-01-22 22:38:21 +0000736 continue;
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000737
Evan Cheng438f7bc2006-11-10 08:43:01 +0000738 // Handle defs.
Chris Lattner428b92e2006-09-15 03:57:23 +0000739 for (int i = MI->getNumOperands() - 1; i >= 0; --i) {
740 MachineOperand &MO = MI->getOperand(i);
Evan Chengd129d732009-07-17 19:43:40 +0000741 if (!MO.isReg() || !MO.getReg())
742 continue;
743
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000744 // handle register defs - build intervals
Evan Chengd129d732009-07-17 19:43:40 +0000745 if (MO.isDef())
Evan Chengef0732d2008-07-10 07:35:43 +0000746 handleRegisterDef(MBB, MI, MIIndex, MO, i);
Evan Chengd129d732009-07-17 19:43:40 +0000747 else if (MO.isUndef())
748 UndefUses.push_back(MO.getReg());
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000749 }
Owen Anderson7fbad272008-07-23 21:37:49 +0000750
Lang Hames233a60e2009-11-03 23:52:08 +0000751 // Move to the next instr slot.
752 MIIndex = indexes_->getNextNonNullIndex(MIIndex);
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000753 }
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000754 }
Evan Chengd129d732009-07-17 19:43:40 +0000755
756 // Create empty intervals for registers defined by implicit_def's (except
757 // for those implicit_def that define values which are liveout of their
758 // blocks.
759 for (unsigned i = 0, e = UndefUses.size(); i != e; ++i) {
760 unsigned UndefReg = UndefUses[i];
761 (void)getOrCreateInterval(UndefReg);
762 }
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000763}
Alkis Evlogimenosb27ef242003-12-05 10:38:28 +0000764
Owen Anderson03857b22008-08-13 21:49:13 +0000765LiveInterval* LiveIntervals::createInterval(unsigned reg) {
Evan Cheng0a1fcce2009-02-08 11:04:35 +0000766 float Weight = TargetRegisterInfo::isPhysicalRegister(reg) ? HUGE_VALF : 0.0F;
Owen Anderson03857b22008-08-13 21:49:13 +0000767 return new LiveInterval(reg, Weight);
Alkis Evlogimenos9a8b4902004-04-09 18:07:57 +0000768}
Evan Chengf2fbca62007-11-12 06:35:08 +0000769
Evan Cheng0a1fcce2009-02-08 11:04:35 +0000770/// dupInterval - Duplicate a live interval. The caller is responsible for
771/// managing the allocated memory.
772LiveInterval* LiveIntervals::dupInterval(LiveInterval *li) {
773 LiveInterval *NewLI = createInterval(li->reg);
Evan Cheng90f95f82009-06-14 20:22:55 +0000774 NewLI->Copy(*li, mri_, getVNInfoAllocator());
Evan Cheng0a1fcce2009-02-08 11:04:35 +0000775 return NewLI;
776}
777
Evan Chengc8d044e2008-02-15 18:24:29 +0000778/// getVNInfoSourceReg - Helper function that parses the specified VNInfo
779/// copy field and returns the source register that defines it.
780unsigned LiveIntervals::getVNInfoSourceReg(const VNInfo *VNI) const {
Lang Hames52c1afc2009-08-10 23:43:28 +0000781 if (!VNI->getCopy())
Evan Chengc8d044e2008-02-15 18:24:29 +0000782 return 0;
783
Chris Lattner518bb532010-02-09 19:54:29 +0000784 if (VNI->getCopy()->isExtractSubreg()) {
Evan Cheng8f90b6e2009-01-07 02:08:57 +0000785 // If it's extracting out of a physical register, return the sub-register.
Lang Hames52c1afc2009-08-10 23:43:28 +0000786 unsigned Reg = VNI->getCopy()->getOperand(1).getReg();
Evan Chengac948632009-12-11 06:01:00 +0000787 if (TargetRegisterInfo::isPhysicalRegister(Reg)) {
788 unsigned SrcSubReg = VNI->getCopy()->getOperand(2).getImm();
789 unsigned DstSubReg = VNI->getCopy()->getOperand(0).getSubReg();
790 if (SrcSubReg == DstSubReg)
791 // %reg1034:3<def> = EXTRACT_SUBREG %EDX, 3
792 // reg1034 can still be coalesced to EDX.
793 return Reg;
794 assert(DstSubReg == 0);
Lang Hames52c1afc2009-08-10 23:43:28 +0000795 Reg = tri_->getSubReg(Reg, VNI->getCopy()->getOperand(2).getImm());
Evan Chengac948632009-12-11 06:01:00 +0000796 }
Evan Cheng8f90b6e2009-01-07 02:08:57 +0000797 return Reg;
Chris Lattner518bb532010-02-09 19:54:29 +0000798 } else if (VNI->getCopy()->isInsertSubreg() ||
799 VNI->getCopy()->isSubregToReg())
Lang Hames52c1afc2009-08-10 23:43:28 +0000800 return VNI->getCopy()->getOperand(2).getReg();
Evan Cheng8f90b6e2009-01-07 02:08:57 +0000801
Evan Cheng04ee5a12009-01-20 19:12:24 +0000802 unsigned SrcReg, DstReg, SrcSubReg, DstSubReg;
Lang Hames52c1afc2009-08-10 23:43:28 +0000803 if (tii_->isMoveInstr(*VNI->getCopy(), SrcReg, DstReg, SrcSubReg, DstSubReg))
Evan Chengc8d044e2008-02-15 18:24:29 +0000804 return SrcReg;
Torok Edwinc23197a2009-07-14 16:55:14 +0000805 llvm_unreachable("Unrecognized copy instruction!");
Evan Chengc8d044e2008-02-15 18:24:29 +0000806 return 0;
807}
Evan Chengf2fbca62007-11-12 06:35:08 +0000808
809//===----------------------------------------------------------------------===//
810// Register allocator hooks.
811//
812
Evan Chengd70dbb52008-02-22 09:24:50 +0000813/// getReMatImplicitUse - If the remat definition MI has one (for now, we only
814/// allow one) virtual register operand, then its uses are implicitly using
815/// the register. Returns the virtual register.
816unsigned LiveIntervals::getReMatImplicitUse(const LiveInterval &li,
817 MachineInstr *MI) const {
818 unsigned RegOp = 0;
819 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
820 MachineOperand &MO = MI->getOperand(i);
Dan Gohmand735b802008-10-03 15:45:36 +0000821 if (!MO.isReg() || !MO.isUse())
Evan Chengd70dbb52008-02-22 09:24:50 +0000822 continue;
823 unsigned Reg = MO.getReg();
824 if (Reg == 0 || Reg == li.reg)
825 continue;
Chris Lattner1873d0c2009-06-27 04:06:41 +0000826
827 if (TargetRegisterInfo::isPhysicalRegister(Reg) &&
828 !allocatableRegs_[Reg])
829 continue;
Evan Chengd70dbb52008-02-22 09:24:50 +0000830 // FIXME: For now, only remat MI with at most one register operand.
831 assert(!RegOp &&
832 "Can't rematerialize instruction with multiple register operand!");
833 RegOp = MO.getReg();
Dan Gohman6d69ba82008-07-25 00:02:30 +0000834#ifndef NDEBUG
Evan Chengd70dbb52008-02-22 09:24:50 +0000835 break;
Dan Gohman6d69ba82008-07-25 00:02:30 +0000836#endif
Evan Chengd70dbb52008-02-22 09:24:50 +0000837 }
838 return RegOp;
839}
840
841/// isValNoAvailableAt - Return true if the val# of the specified interval
842/// which reaches the given instruction also reaches the specified use index.
843bool LiveIntervals::isValNoAvailableAt(const LiveInterval &li, MachineInstr *MI,
Lang Hames233a60e2009-11-03 23:52:08 +0000844 SlotIndex UseIdx) const {
845 SlotIndex Index = getInstructionIndex(MI);
Evan Chengd70dbb52008-02-22 09:24:50 +0000846 VNInfo *ValNo = li.FindLiveRangeContaining(Index)->valno;
847 LiveInterval::const_iterator UI = li.FindLiveRangeContaining(UseIdx);
848 return UI != li.end() && UI->valno == ValNo;
849}
850
Evan Chengf2fbca62007-11-12 06:35:08 +0000851/// isReMaterializable - Returns true if the definition MI of the specified
852/// val# of the specified interval is re-materializable.
853bool LiveIntervals::isReMaterializable(const LiveInterval &li,
Evan Cheng5ef3a042007-12-06 00:01:56 +0000854 const VNInfo *ValNo, MachineInstr *MI,
Evan Chengdc377862008-09-30 15:44:16 +0000855 SmallVectorImpl<LiveInterval*> &SpillIs,
Evan Cheng5ef3a042007-12-06 00:01:56 +0000856 bool &isLoad) {
Evan Chengf2fbca62007-11-12 06:35:08 +0000857 if (DisableReMat)
858 return false;
859
Dan Gohmana70dca12009-10-09 23:27:56 +0000860 if (!tii_->isTriviallyReMaterializable(MI, aa_))
861 return false;
Evan Chengdd3465e2008-02-23 01:44:27 +0000862
Dan Gohmana70dca12009-10-09 23:27:56 +0000863 // Target-specific code can mark an instruction as being rematerializable
864 // if it has one virtual reg use, though it had better be something like
865 // a PIC base register which is likely to be live everywhere.
Dan Gohman6d69ba82008-07-25 00:02:30 +0000866 unsigned ImpUse = getReMatImplicitUse(li, MI);
867 if (ImpUse) {
868 const LiveInterval &ImpLi = getInterval(ImpUse);
Evan Cheng28a1e482010-03-30 05:49:07 +0000869 for (MachineRegisterInfo::use_nodbg_iterator
870 ri = mri_->use_nodbg_begin(li.reg), re = mri_->use_nodbg_end();
871 ri != re; ++ri) {
Dan Gohman6d69ba82008-07-25 00:02:30 +0000872 MachineInstr *UseMI = &*ri;
Lang Hames233a60e2009-11-03 23:52:08 +0000873 SlotIndex UseIdx = getInstructionIndex(UseMI);
Dan Gohman6d69ba82008-07-25 00:02:30 +0000874 if (li.FindLiveRangeContaining(UseIdx)->valno != ValNo)
875 continue;
876 if (!isValNoAvailableAt(ImpLi, MI, UseIdx))
877 return false;
878 }
Evan Chengdc377862008-09-30 15:44:16 +0000879
880 // If a register operand of the re-materialized instruction is going to
881 // be spilled next, then it's not legal to re-materialize this instruction.
882 for (unsigned i = 0, e = SpillIs.size(); i != e; ++i)
883 if (ImpUse == SpillIs[i]->reg)
884 return false;
Dan Gohman6d69ba82008-07-25 00:02:30 +0000885 }
886 return true;
Evan Cheng5ef3a042007-12-06 00:01:56 +0000887}
888
Evan Cheng06587492008-10-24 02:05:00 +0000889/// isReMaterializable - Returns true if the definition MI of the specified
890/// val# of the specified interval is re-materializable.
891bool LiveIntervals::isReMaterializable(const LiveInterval &li,
892 const VNInfo *ValNo, MachineInstr *MI) {
893 SmallVector<LiveInterval*, 4> Dummy1;
894 bool Dummy2;
895 return isReMaterializable(li, ValNo, MI, Dummy1, Dummy2);
896}
897
Evan Cheng5ef3a042007-12-06 00:01:56 +0000898/// isReMaterializable - Returns true if every definition of MI of every
899/// val# of the specified interval is re-materializable.
Evan Chengdc377862008-09-30 15:44:16 +0000900bool LiveIntervals::isReMaterializable(const LiveInterval &li,
901 SmallVectorImpl<LiveInterval*> &SpillIs,
902 bool &isLoad) {
Evan Cheng5ef3a042007-12-06 00:01:56 +0000903 isLoad = false;
904 for (LiveInterval::const_vni_iterator i = li.vni_begin(), e = li.vni_end();
905 i != e; ++i) {
906 const VNInfo *VNI = *i;
Lang Hames857c4e02009-06-17 21:01:20 +0000907 if (VNI->isUnused())
Evan Cheng5ef3a042007-12-06 00:01:56 +0000908 continue; // Dead val#.
909 // Is the def for the val# rematerializable?
Lang Hames857c4e02009-06-17 21:01:20 +0000910 if (!VNI->isDefAccurate())
Evan Cheng5ef3a042007-12-06 00:01:56 +0000911 return false;
Lang Hames857c4e02009-06-17 21:01:20 +0000912 MachineInstr *ReMatDefMI = getInstructionFromIndex(VNI->def);
Evan Cheng5ef3a042007-12-06 00:01:56 +0000913 bool DefIsLoad = false;
Evan Chengd70dbb52008-02-22 09:24:50 +0000914 if (!ReMatDefMI ||
Evan Chengdc377862008-09-30 15:44:16 +0000915 !isReMaterializable(li, VNI, ReMatDefMI, SpillIs, DefIsLoad))
Evan Cheng5ef3a042007-12-06 00:01:56 +0000916 return false;
917 isLoad |= DefIsLoad;
Evan Chengf2fbca62007-11-12 06:35:08 +0000918 }
919 return true;
920}
921
Evan Cheng79a0c1e2008-02-25 08:50:41 +0000922/// FilterFoldedOps - Filter out two-address use operands. Return
923/// true if it finds any issue with the operands that ought to prevent
924/// folding.
925static bool FilterFoldedOps(MachineInstr *MI,
926 SmallVector<unsigned, 2> &Ops,
927 unsigned &MRInfo,
928 SmallVector<unsigned, 2> &FoldOps) {
Evan Cheng79a0c1e2008-02-25 08:50:41 +0000929 MRInfo = 0;
Evan Chengaee4af62007-12-02 08:30:39 +0000930 for (unsigned i = 0, e = Ops.size(); i != e; ++i) {
931 unsigned OpIdx = Ops[i];
Evan Chengd70dbb52008-02-22 09:24:50 +0000932 MachineOperand &MO = MI->getOperand(OpIdx);
Evan Chengaee4af62007-12-02 08:30:39 +0000933 // FIXME: fold subreg use.
Evan Chengd70dbb52008-02-22 09:24:50 +0000934 if (MO.getSubReg())
Evan Cheng79a0c1e2008-02-25 08:50:41 +0000935 return true;
Evan Chengd70dbb52008-02-22 09:24:50 +0000936 if (MO.isDef())
Evan Chengaee4af62007-12-02 08:30:39 +0000937 MRInfo |= (unsigned)VirtRegMap::isMod;
938 else {
939 // Filter out two-address use operand(s).
Evan Chenga24752f2009-03-19 20:30:06 +0000940 if (MI->isRegTiedToDefOperand(OpIdx)) {
Evan Chengaee4af62007-12-02 08:30:39 +0000941 MRInfo = VirtRegMap::isModRef;
942 continue;
943 }
944 MRInfo |= (unsigned)VirtRegMap::isRef;
945 }
946 FoldOps.push_back(OpIdx);
Evan Chenge62f97c2007-12-01 02:07:52 +0000947 }
Evan Cheng79a0c1e2008-02-25 08:50:41 +0000948 return false;
949}
950
951
952/// tryFoldMemoryOperand - Attempts to fold either a spill / restore from
953/// slot / to reg or any rematerialized load into ith operand of specified
954/// MI. If it is successul, MI is updated with the newly created MI and
955/// returns true.
956bool LiveIntervals::tryFoldMemoryOperand(MachineInstr* &MI,
957 VirtRegMap &vrm, MachineInstr *DefMI,
Lang Hames233a60e2009-11-03 23:52:08 +0000958 SlotIndex InstrIdx,
Evan Cheng79a0c1e2008-02-25 08:50:41 +0000959 SmallVector<unsigned, 2> &Ops,
960 bool isSS, int Slot, unsigned Reg) {
Evan Cheng79a0c1e2008-02-25 08:50:41 +0000961 // If it is an implicit def instruction, just delete it.
Chris Lattner518bb532010-02-09 19:54:29 +0000962 if (MI->isImplicitDef()) {
Evan Cheng79a0c1e2008-02-25 08:50:41 +0000963 RemoveMachineInstrFromMaps(MI);
964 vrm.RemoveMachineInstrFromMaps(MI);
965 MI->eraseFromParent();
966 ++numFolds;
967 return true;
968 }
969
970 // Filter the list of operand indexes that are to be folded. Abort if
971 // any operand will prevent folding.
972 unsigned MRInfo = 0;
973 SmallVector<unsigned, 2> FoldOps;
974 if (FilterFoldedOps(MI, Ops, MRInfo, FoldOps))
975 return false;
Evan Chenge62f97c2007-12-01 02:07:52 +0000976
Evan Cheng427f4c12008-03-31 23:19:51 +0000977 // The only time it's safe to fold into a two address instruction is when
978 // it's folding reload and spill from / into a spill stack slot.
979 if (DefMI && (MRInfo & VirtRegMap::isMod))
Evan Cheng249ded32008-02-23 03:38:34 +0000980 return false;
981
Evan Chengf2f8c2a2008-02-08 22:05:27 +0000982 MachineInstr *fmi = isSS ? tii_->foldMemoryOperand(*mf_, MI, FoldOps, Slot)
983 : tii_->foldMemoryOperand(*mf_, MI, FoldOps, DefMI);
Evan Chengf2fbca62007-11-12 06:35:08 +0000984 if (fmi) {
Evan Chengd3653122008-02-27 03:04:06 +0000985 // Remember this instruction uses the spill slot.
986 if (isSS) vrm.addSpillSlotUse(Slot, fmi);
987
Evan Chengf2fbca62007-11-12 06:35:08 +0000988 // Attempt to fold the memory reference into the instruction. If
989 // we can do this, we don't need to insert spill code.
Evan Chengf2fbca62007-11-12 06:35:08 +0000990 MachineBasicBlock &MBB = *MI->getParent();
Evan Cheng84802932008-01-10 08:24:38 +0000991 if (isSS && !mf_->getFrameInfo()->isImmutableObjectIndex(Slot))
Evan Chengaee4af62007-12-02 08:30:39 +0000992 vrm.virtFolded(Reg, MI, fmi, (VirtRegMap::ModRef)MRInfo);
Evan Cheng81a03822007-11-17 00:40:40 +0000993 vrm.transferSpillPts(MI, fmi);
Evan Cheng0cbb1162007-11-29 01:06:25 +0000994 vrm.transferRestorePts(MI, fmi);
Evan Chengc1f53c72008-03-11 21:34:46 +0000995 vrm.transferEmergencySpills(MI, fmi);
Lang Hames233a60e2009-11-03 23:52:08 +0000996 ReplaceMachineInstrInMaps(MI, fmi);
Evan Chengf2fbca62007-11-12 06:35:08 +0000997 MI = MBB.insert(MBB.erase(MI), fmi);
Evan Cheng0cbb1162007-11-29 01:06:25 +0000998 ++numFolds;
Evan Chengf2fbca62007-11-12 06:35:08 +0000999 return true;
1000 }
1001 return false;
1002}
1003
Evan Cheng018f9b02007-12-05 03:22:34 +00001004/// canFoldMemoryOperand - Returns true if the specified load / store
1005/// folding is possible.
1006bool LiveIntervals::canFoldMemoryOperand(MachineInstr *MI,
Evan Cheng79a0c1e2008-02-25 08:50:41 +00001007 SmallVector<unsigned, 2> &Ops,
Evan Cheng3c75ba82008-04-01 21:37:32 +00001008 bool ReMat) const {
Evan Cheng79a0c1e2008-02-25 08:50:41 +00001009 // Filter the list of operand indexes that are to be folded. Abort if
1010 // any operand will prevent folding.
1011 unsigned MRInfo = 0;
Evan Cheng018f9b02007-12-05 03:22:34 +00001012 SmallVector<unsigned, 2> FoldOps;
Evan Cheng79a0c1e2008-02-25 08:50:41 +00001013 if (FilterFoldedOps(MI, Ops, MRInfo, FoldOps))
1014 return false;
Evan Cheng018f9b02007-12-05 03:22:34 +00001015
Evan Cheng3c75ba82008-04-01 21:37:32 +00001016 // It's only legal to remat for a use, not a def.
1017 if (ReMat && (MRInfo & VirtRegMap::isMod))
Evan Cheng79a0c1e2008-02-25 08:50:41 +00001018 return false;
Evan Cheng018f9b02007-12-05 03:22:34 +00001019
Evan Chengd70dbb52008-02-22 09:24:50 +00001020 return tii_->canFoldMemoryOperand(MI, FoldOps);
1021}
1022
Evan Cheng81a03822007-11-17 00:40:40 +00001023bool LiveIntervals::intervalIsInOneMBB(const LiveInterval &li) const {
Lang Hames233a60e2009-11-03 23:52:08 +00001024 LiveInterval::Ranges::const_iterator itr = li.ranges.begin();
1025
1026 MachineBasicBlock *mbb = indexes_->getMBBCoveringRange(itr->start, itr->end);
1027
1028 if (mbb == 0)
1029 return false;
1030
1031 for (++itr; itr != li.ranges.end(); ++itr) {
1032 MachineBasicBlock *mbb2 =
1033 indexes_->getMBBCoveringRange(itr->start, itr->end);
1034
1035 if (mbb2 != mbb)
Evan Cheng81a03822007-11-17 00:40:40 +00001036 return false;
1037 }
Lang Hames233a60e2009-11-03 23:52:08 +00001038
Evan Cheng81a03822007-11-17 00:40:40 +00001039 return true;
1040}
1041
Evan Chengd70dbb52008-02-22 09:24:50 +00001042/// rewriteImplicitOps - Rewrite implicit use operands of MI (i.e. uses of
1043/// interval on to-be re-materialized operands of MI) with new register.
1044void LiveIntervals::rewriteImplicitOps(const LiveInterval &li,
1045 MachineInstr *MI, unsigned NewVReg,
1046 VirtRegMap &vrm) {
1047 // There is an implicit use. That means one of the other operand is
1048 // being remat'ed and the remat'ed instruction has li.reg as an
1049 // use operand. Make sure we rewrite that as well.
1050 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
1051 MachineOperand &MO = MI->getOperand(i);
Dan Gohmand735b802008-10-03 15:45:36 +00001052 if (!MO.isReg())
Evan Chengd70dbb52008-02-22 09:24:50 +00001053 continue;
1054 unsigned Reg = MO.getReg();
1055 if (Reg == 0 || TargetRegisterInfo::isPhysicalRegister(Reg))
1056 continue;
1057 if (!vrm.isReMaterialized(Reg))
1058 continue;
1059 MachineInstr *ReMatMI = vrm.getReMaterializedMI(Reg);
Evan Cheng6130f662008-03-05 00:59:57 +00001060 MachineOperand *UseMO = ReMatMI->findRegisterUseOperand(li.reg);
1061 if (UseMO)
1062 UseMO->setReg(NewVReg);
Evan Chengd70dbb52008-02-22 09:24:50 +00001063 }
1064}
1065
Evan Chengf2fbca62007-11-12 06:35:08 +00001066/// rewriteInstructionForSpills, rewriteInstructionsForSpills - Helper functions
1067/// for addIntervalsForSpills to rewrite uses / defs for the given live range.
Evan Cheng018f9b02007-12-05 03:22:34 +00001068bool LiveIntervals::
Evan Chengd70dbb52008-02-22 09:24:50 +00001069rewriteInstructionForSpills(const LiveInterval &li, const VNInfo *VNI,
Lang Hames233a60e2009-11-03 23:52:08 +00001070 bool TrySplit, SlotIndex index, SlotIndex end,
Lang Hames86511252009-09-04 20:41:11 +00001071 MachineInstr *MI,
Evan Cheng81a03822007-11-17 00:40:40 +00001072 MachineInstr *ReMatOrigDefMI, MachineInstr *ReMatDefMI,
Evan Chengf2fbca62007-11-12 06:35:08 +00001073 unsigned Slot, int LdSlot,
1074 bool isLoad, bool isLoadSS, bool DefIsReMat, bool CanDelete,
Evan Chengd70dbb52008-02-22 09:24:50 +00001075 VirtRegMap &vrm,
Evan Chengf2fbca62007-11-12 06:35:08 +00001076 const TargetRegisterClass* rc,
1077 SmallVector<int, 4> &ReMatIds,
Evan Cheng22f07ff2007-12-11 02:09:15 +00001078 const MachineLoopInfo *loopInfo,
Evan Cheng313d4b82008-02-23 00:33:04 +00001079 unsigned &NewVReg, unsigned ImpUse, bool &HasDef, bool &HasUse,
Owen Anderson28998312008-08-13 22:28:50 +00001080 DenseMap<unsigned,unsigned> &MBBVRegsMap,
Evan Chengc781a242009-05-03 18:32:42 +00001081 std::vector<LiveInterval*> &NewLIs) {
Evan Cheng018f9b02007-12-05 03:22:34 +00001082 bool CanFold = false;
Evan Chengf2fbca62007-11-12 06:35:08 +00001083 RestartInstruction:
1084 for (unsigned i = 0; i != MI->getNumOperands(); ++i) {
1085 MachineOperand& mop = MI->getOperand(i);
Dan Gohmand735b802008-10-03 15:45:36 +00001086 if (!mop.isReg())
Evan Chengf2fbca62007-11-12 06:35:08 +00001087 continue;
1088 unsigned Reg = mop.getReg();
1089 unsigned RegI = Reg;
Dan Gohman6f0d0242008-02-10 18:45:23 +00001090 if (Reg == 0 || TargetRegisterInfo::isPhysicalRegister(Reg))
Evan Chengf2fbca62007-11-12 06:35:08 +00001091 continue;
Evan Chengf2fbca62007-11-12 06:35:08 +00001092 if (Reg != li.reg)
1093 continue;
1094
1095 bool TryFold = !DefIsReMat;
Evan Chengcb3c3302007-11-29 23:02:50 +00001096 bool FoldSS = true; // Default behavior unless it's a remat.
Evan Chengf2fbca62007-11-12 06:35:08 +00001097 int FoldSlot = Slot;
1098 if (DefIsReMat) {
1099 // If this is the rematerializable definition MI itself and
1100 // all of its uses are rematerialized, simply delete it.
Evan Cheng81a03822007-11-17 00:40:40 +00001101 if (MI == ReMatOrigDefMI && CanDelete) {
Dale Johannesenbd635202010-02-10 00:55:42 +00001102 DEBUG(dbgs() << "\t\t\t\tErasing re-materializable def: "
Evan Cheng28a1e482010-03-30 05:49:07 +00001103 << *MI << '\n');
Evan Chengf2fbca62007-11-12 06:35:08 +00001104 RemoveMachineInstrFromMaps(MI);
Evan Chengcada2452007-11-28 01:28:46 +00001105 vrm.RemoveMachineInstrFromMaps(MI);
Evan Chengf2fbca62007-11-12 06:35:08 +00001106 MI->eraseFromParent();
1107 break;
1108 }
1109
1110 // If def for this use can't be rematerialized, then try folding.
Evan Cheng0cbb1162007-11-29 01:06:25 +00001111 // If def is rematerializable and it's a load, also try folding.
Evan Chengcb3c3302007-11-29 23:02:50 +00001112 TryFold = !ReMatDefMI || (ReMatDefMI && (MI == ReMatOrigDefMI || isLoad));
Evan Chengf2fbca62007-11-12 06:35:08 +00001113 if (isLoad) {
1114 // Try fold loads (from stack slot, constant pool, etc.) into uses.
1115 FoldSS = isLoadSS;
1116 FoldSlot = LdSlot;
1117 }
1118 }
1119
Evan Chengf2fbca62007-11-12 06:35:08 +00001120 // Scan all of the operands of this instruction rewriting operands
1121 // to use NewVReg instead of li.reg as appropriate. We do this for
1122 // two reasons:
1123 //
1124 // 1. If the instr reads the same spilled vreg multiple times, we
1125 // want to reuse the NewVReg.
1126 // 2. If the instr is a two-addr instruction, we are required to
1127 // keep the src/dst regs pinned.
1128 //
1129 // Keep track of whether we replace a use and/or def so that we can
1130 // create the spill interval with the appropriate range.
Evan Chengcddbb832007-11-30 21:23:43 +00001131
Evan Cheng81a03822007-11-17 00:40:40 +00001132 HasUse = mop.isUse();
1133 HasDef = mop.isDef();
Evan Chengaee4af62007-12-02 08:30:39 +00001134 SmallVector<unsigned, 2> Ops;
1135 Ops.push_back(i);
Evan Chengf2fbca62007-11-12 06:35:08 +00001136 for (unsigned j = i+1, e = MI->getNumOperands(); j != e; ++j) {
Evan Chengaee4af62007-12-02 08:30:39 +00001137 const MachineOperand &MOj = MI->getOperand(j);
Dan Gohmand735b802008-10-03 15:45:36 +00001138 if (!MOj.isReg())
Evan Chengf2fbca62007-11-12 06:35:08 +00001139 continue;
Evan Chengaee4af62007-12-02 08:30:39 +00001140 unsigned RegJ = MOj.getReg();
Dan Gohman6f0d0242008-02-10 18:45:23 +00001141 if (RegJ == 0 || TargetRegisterInfo::isPhysicalRegister(RegJ))
Evan Chengf2fbca62007-11-12 06:35:08 +00001142 continue;
1143 if (RegJ == RegI) {
Evan Chengaee4af62007-12-02 08:30:39 +00001144 Ops.push_back(j);
Evan Chengd129d732009-07-17 19:43:40 +00001145 if (!MOj.isUndef()) {
1146 HasUse |= MOj.isUse();
1147 HasDef |= MOj.isDef();
1148 }
Evan Chengf2fbca62007-11-12 06:35:08 +00001149 }
1150 }
1151
David Greene26b86a02008-10-27 17:38:59 +00001152 // Create a new virtual register for the spill interval.
1153 // Create the new register now so we can map the fold instruction
1154 // to the new register so when it is unfolded we get the correct
1155 // answer.
1156 bool CreatedNewVReg = false;
1157 if (NewVReg == 0) {
1158 NewVReg = mri_->createVirtualRegister(rc);
1159 vrm.grow();
1160 CreatedNewVReg = true;
Jakob Stoklund Olesence7a6632009-11-30 22:55:54 +00001161
1162 // The new virtual register should get the same allocation hints as the
1163 // old one.
1164 std::pair<unsigned, unsigned> Hint = mri_->getRegAllocationHint(Reg);
1165 if (Hint.first || Hint.second)
1166 mri_->setRegAllocationHint(NewVReg, Hint.first, Hint.second);
David Greene26b86a02008-10-27 17:38:59 +00001167 }
1168
Evan Cheng9c3c2212008-06-06 07:54:39 +00001169 if (!TryFold)
1170 CanFold = false;
1171 else {
Evan Cheng018f9b02007-12-05 03:22:34 +00001172 // Do not fold load / store here if we are splitting. We'll find an
1173 // optimal point to insert a load / store later.
1174 if (!TrySplit) {
1175 if (tryFoldMemoryOperand(MI, vrm, ReMatDefMI, index,
David Greene26b86a02008-10-27 17:38:59 +00001176 Ops, FoldSS, FoldSlot, NewVReg)) {
Evan Cheng018f9b02007-12-05 03:22:34 +00001177 // Folding the load/store can completely change the instruction in
1178 // unpredictable ways, rescan it from the beginning.
David Greene26b86a02008-10-27 17:38:59 +00001179
1180 if (FoldSS) {
1181 // We need to give the new vreg the same stack slot as the
1182 // spilled interval.
1183 vrm.assignVirt2StackSlot(NewVReg, FoldSlot);
1184 }
1185
Evan Cheng018f9b02007-12-05 03:22:34 +00001186 HasUse = false;
1187 HasDef = false;
1188 CanFold = false;
Evan Chengc781a242009-05-03 18:32:42 +00001189 if (isNotInMIMap(MI))
Evan Cheng7e073ba2008-04-09 20:57:25 +00001190 break;
Evan Cheng018f9b02007-12-05 03:22:34 +00001191 goto RestartInstruction;
1192 }
1193 } else {
Evan Cheng9c3c2212008-06-06 07:54:39 +00001194 // We'll try to fold it later if it's profitable.
Evan Cheng3c75ba82008-04-01 21:37:32 +00001195 CanFold = canFoldMemoryOperand(MI, Ops, DefIsReMat);
Evan Cheng018f9b02007-12-05 03:22:34 +00001196 }
Evan Cheng9c3c2212008-06-06 07:54:39 +00001197 }
Evan Chengcddbb832007-11-30 21:23:43 +00001198
Evan Chengcddbb832007-11-30 21:23:43 +00001199 mop.setReg(NewVReg);
Evan Chengd70dbb52008-02-22 09:24:50 +00001200 if (mop.isImplicit())
1201 rewriteImplicitOps(li, MI, NewVReg, vrm);
Evan Chengcddbb832007-11-30 21:23:43 +00001202
1203 // Reuse NewVReg for other reads.
Evan Chengd70dbb52008-02-22 09:24:50 +00001204 for (unsigned j = 0, e = Ops.size(); j != e; ++j) {
1205 MachineOperand &mopj = MI->getOperand(Ops[j]);
1206 mopj.setReg(NewVReg);
1207 if (mopj.isImplicit())
1208 rewriteImplicitOps(li, MI, NewVReg, vrm);
1209 }
Evan Chengcddbb832007-11-30 21:23:43 +00001210
Evan Cheng81a03822007-11-17 00:40:40 +00001211 if (CreatedNewVReg) {
1212 if (DefIsReMat) {
Evan Cheng37844532009-07-16 09:20:10 +00001213 vrm.setVirtIsReMaterialized(NewVReg, ReMatDefMI);
Evan Chengd70dbb52008-02-22 09:24:50 +00001214 if (ReMatIds[VNI->id] == VirtRegMap::MAX_STACK_SLOT) {
Evan Cheng81a03822007-11-17 00:40:40 +00001215 // Each valnum may have its own remat id.
Evan Chengd70dbb52008-02-22 09:24:50 +00001216 ReMatIds[VNI->id] = vrm.assignVirtReMatId(NewVReg);
Evan Cheng81a03822007-11-17 00:40:40 +00001217 } else {
Evan Chengd70dbb52008-02-22 09:24:50 +00001218 vrm.assignVirtReMatId(NewVReg, ReMatIds[VNI->id]);
Evan Cheng81a03822007-11-17 00:40:40 +00001219 }
1220 if (!CanDelete || (HasUse && HasDef)) {
1221 // If this is a two-addr instruction then its use operands are
1222 // rematerializable but its def is not. It should be assigned a
1223 // stack slot.
1224 vrm.assignVirt2StackSlot(NewVReg, Slot);
1225 }
Evan Chengf2fbca62007-11-12 06:35:08 +00001226 } else {
Evan Chengf2fbca62007-11-12 06:35:08 +00001227 vrm.assignVirt2StackSlot(NewVReg, Slot);
1228 }
Evan Chengcb3c3302007-11-29 23:02:50 +00001229 } else if (HasUse && HasDef &&
1230 vrm.getStackSlot(NewVReg) == VirtRegMap::NO_STACK_SLOT) {
1231 // If this interval hasn't been assigned a stack slot (because earlier
1232 // def is a deleted remat def), do it now.
1233 assert(Slot != VirtRegMap::NO_STACK_SLOT);
1234 vrm.assignVirt2StackSlot(NewVReg, Slot);
Evan Chengf2fbca62007-11-12 06:35:08 +00001235 }
1236
Evan Cheng313d4b82008-02-23 00:33:04 +00001237 // Re-matting an instruction with virtual register use. Add the
1238 // register as an implicit use on the use MI.
1239 if (DefIsReMat && ImpUse)
1240 MI->addOperand(MachineOperand::CreateReg(ImpUse, false, true));
1241
Evan Cheng5b69eba2009-04-21 22:46:52 +00001242 // Create a new register interval for this spill / remat.
Evan Chengf2fbca62007-11-12 06:35:08 +00001243 LiveInterval &nI = getOrCreateInterval(NewVReg);
Evan Cheng81a03822007-11-17 00:40:40 +00001244 if (CreatedNewVReg) {
1245 NewLIs.push_back(&nI);
Evan Cheng1953d0c2007-11-29 10:12:14 +00001246 MBBVRegsMap.insert(std::make_pair(MI->getParent()->getNumber(), NewVReg));
Evan Cheng81a03822007-11-17 00:40:40 +00001247 if (TrySplit)
1248 vrm.setIsSplitFromReg(NewVReg, li.reg);
1249 }
Evan Chengf2fbca62007-11-12 06:35:08 +00001250
1251 if (HasUse) {
Evan Cheng81a03822007-11-17 00:40:40 +00001252 if (CreatedNewVReg) {
Lang Hames233a60e2009-11-03 23:52:08 +00001253 LiveRange LR(index.getLoadIndex(), index.getDefIndex(),
1254 nI.getNextValue(SlotIndex(), 0, false, VNInfoAllocator));
David Greene8a342292010-01-04 22:49:02 +00001255 DEBUG(dbgs() << " +" << LR);
Evan Cheng81a03822007-11-17 00:40:40 +00001256 nI.addRange(LR);
1257 } else {
1258 // Extend the split live interval to this def / use.
Lang Hames233a60e2009-11-03 23:52:08 +00001259 SlotIndex End = index.getDefIndex();
Evan Cheng81a03822007-11-17 00:40:40 +00001260 LiveRange LR(nI.ranges[nI.ranges.size()-1].end, End,
1261 nI.getValNumInfo(nI.getNumValNums()-1));
David Greene8a342292010-01-04 22:49:02 +00001262 DEBUG(dbgs() << " +" << LR);
Evan Cheng81a03822007-11-17 00:40:40 +00001263 nI.addRange(LR);
1264 }
Evan Chengf2fbca62007-11-12 06:35:08 +00001265 }
1266 if (HasDef) {
Lang Hames233a60e2009-11-03 23:52:08 +00001267 LiveRange LR(index.getDefIndex(), index.getStoreIndex(),
1268 nI.getNextValue(SlotIndex(), 0, false, VNInfoAllocator));
David Greene8a342292010-01-04 22:49:02 +00001269 DEBUG(dbgs() << " +" << LR);
Evan Chengf2fbca62007-11-12 06:35:08 +00001270 nI.addRange(LR);
1271 }
Evan Cheng81a03822007-11-17 00:40:40 +00001272
Bill Wendling8e6179f2009-08-22 20:18:03 +00001273 DEBUG({
David Greene8a342292010-01-04 22:49:02 +00001274 dbgs() << "\t\t\t\tAdded new interval: ";
1275 nI.print(dbgs(), tri_);
1276 dbgs() << '\n';
Bill Wendling8e6179f2009-08-22 20:18:03 +00001277 });
Evan Chengf2fbca62007-11-12 06:35:08 +00001278 }
Evan Cheng018f9b02007-12-05 03:22:34 +00001279 return CanFold;
Evan Chengf2fbca62007-11-12 06:35:08 +00001280}
Evan Cheng81a03822007-11-17 00:40:40 +00001281bool LiveIntervals::anyKillInMBBAfterIdx(const LiveInterval &li,
Evan Cheng0cbb1162007-11-29 01:06:25 +00001282 const VNInfo *VNI,
Lang Hames86511252009-09-04 20:41:11 +00001283 MachineBasicBlock *MBB,
Lang Hames233a60e2009-11-03 23:52:08 +00001284 SlotIndex Idx) const {
1285 SlotIndex End = getMBBEndIdx(MBB);
Evan Cheng0cbb1162007-11-29 01:06:25 +00001286 for (unsigned j = 0, ee = VNI->kills.size(); j != ee; ++j) {
Lang Hames233a60e2009-11-03 23:52:08 +00001287 if (VNI->kills[j].isPHI())
Lang Hamesffd13262009-07-09 03:57:02 +00001288 continue;
1289
Lang Hames233a60e2009-11-03 23:52:08 +00001290 SlotIndex KillIdx = VNI->kills[j];
Lang Hames74ab5ee2009-12-22 00:11:50 +00001291 if (KillIdx > Idx && KillIdx <= End)
Evan Cheng0cbb1162007-11-29 01:06:25 +00001292 return true;
Evan Cheng81a03822007-11-17 00:40:40 +00001293 }
1294 return false;
1295}
1296
Evan Cheng063284c2008-02-21 00:34:19 +00001297/// RewriteInfo - Keep track of machine instrs that will be rewritten
1298/// during spilling.
Dan Gohman844731a2008-05-13 00:00:25 +00001299namespace {
1300 struct RewriteInfo {
Lang Hames233a60e2009-11-03 23:52:08 +00001301 SlotIndex Index;
Dan Gohman844731a2008-05-13 00:00:25 +00001302 MachineInstr *MI;
1303 bool HasUse;
1304 bool HasDef;
Lang Hames233a60e2009-11-03 23:52:08 +00001305 RewriteInfo(SlotIndex i, MachineInstr *mi, bool u, bool d)
Dan Gohman844731a2008-05-13 00:00:25 +00001306 : Index(i), MI(mi), HasUse(u), HasDef(d) {}
1307 };
Evan Cheng063284c2008-02-21 00:34:19 +00001308
Dan Gohman844731a2008-05-13 00:00:25 +00001309 struct RewriteInfoCompare {
1310 bool operator()(const RewriteInfo &LHS, const RewriteInfo &RHS) const {
1311 return LHS.Index < RHS.Index;
1312 }
1313 };
1314}
Evan Cheng063284c2008-02-21 00:34:19 +00001315
Evan Chengf2fbca62007-11-12 06:35:08 +00001316void LiveIntervals::
Evan Cheng81a03822007-11-17 00:40:40 +00001317rewriteInstructionsForSpills(const LiveInterval &li, bool TrySplit,
Evan Chengf2fbca62007-11-12 06:35:08 +00001318 LiveInterval::Ranges::const_iterator &I,
Evan Cheng81a03822007-11-17 00:40:40 +00001319 MachineInstr *ReMatOrigDefMI, MachineInstr *ReMatDefMI,
Evan Chengf2fbca62007-11-12 06:35:08 +00001320 unsigned Slot, int LdSlot,
1321 bool isLoad, bool isLoadSS, bool DefIsReMat, bool CanDelete,
Evan Chengd70dbb52008-02-22 09:24:50 +00001322 VirtRegMap &vrm,
Evan Chengf2fbca62007-11-12 06:35:08 +00001323 const TargetRegisterClass* rc,
1324 SmallVector<int, 4> &ReMatIds,
Evan Cheng22f07ff2007-12-11 02:09:15 +00001325 const MachineLoopInfo *loopInfo,
Evan Cheng81a03822007-11-17 00:40:40 +00001326 BitVector &SpillMBBs,
Owen Anderson28998312008-08-13 22:28:50 +00001327 DenseMap<unsigned, std::vector<SRInfo> > &SpillIdxes,
Evan Cheng0cbb1162007-11-29 01:06:25 +00001328 BitVector &RestoreMBBs,
Owen Anderson28998312008-08-13 22:28:50 +00001329 DenseMap<unsigned, std::vector<SRInfo> > &RestoreIdxes,
1330 DenseMap<unsigned,unsigned> &MBBVRegsMap,
Evan Chengc781a242009-05-03 18:32:42 +00001331 std::vector<LiveInterval*> &NewLIs) {
Evan Cheng018f9b02007-12-05 03:22:34 +00001332 bool AllCanFold = true;
Evan Cheng81a03822007-11-17 00:40:40 +00001333 unsigned NewVReg = 0;
Lang Hames233a60e2009-11-03 23:52:08 +00001334 SlotIndex start = I->start.getBaseIndex();
1335 SlotIndex end = I->end.getPrevSlot().getBaseIndex().getNextIndex();
Evan Chengf2fbca62007-11-12 06:35:08 +00001336
Evan Cheng063284c2008-02-21 00:34:19 +00001337 // First collect all the def / use in this live range that will be rewritten.
Evan Cheng7e073ba2008-04-09 20:57:25 +00001338 // Make sure they are sorted according to instruction index.
Evan Cheng063284c2008-02-21 00:34:19 +00001339 std::vector<RewriteInfo> RewriteMIs;
Evan Chengd70dbb52008-02-22 09:24:50 +00001340 for (MachineRegisterInfo::reg_iterator ri = mri_->reg_begin(li.reg),
1341 re = mri_->reg_end(); ri != re; ) {
Evan Cheng419852c2008-04-03 16:39:43 +00001342 MachineInstr *MI = &*ri;
Evan Cheng063284c2008-02-21 00:34:19 +00001343 MachineOperand &O = ri.getOperand();
1344 ++ri;
Dale Johannesenbd635202010-02-10 00:55:42 +00001345 if (MI->isDebugValue()) {
Evan Cheng962021b2010-04-26 07:38:55 +00001346 // Modify DBG_VALUE now that the value is in a spill slot.
Evan Cheng6691a892010-04-28 23:52:26 +00001347 if (Slot != VirtRegMap::MAX_STACK_SLOT || isLoadSS) {
Evan Cheng6fa76362010-04-26 18:37:21 +00001348 uint64_t Offset = MI->getOperand(1).getImm();
1349 const MDNode *MDPtr = MI->getOperand(2).getMetadata();
1350 DebugLoc DL = MI->getDebugLoc();
Evan Cheng6691a892010-04-28 23:52:26 +00001351 int FI = isLoadSS ? LdSlot : (int)Slot;
1352 if (MachineInstr *NewDV = tii_->emitFrameIndexDebugValue(*mf_, FI,
Evan Cheng6fa76362010-04-26 18:37:21 +00001353 Offset, MDPtr, DL)) {
1354 DEBUG(dbgs() << "Modifying debug info due to spill:" << "\t" << *MI);
1355 ReplaceMachineInstrInMaps(MI, NewDV);
1356 MachineBasicBlock *MBB = MI->getParent();
1357 MBB->insert(MBB->erase(MI), NewDV);
1358 continue;
1359 }
Evan Cheng962021b2010-04-26 07:38:55 +00001360 }
Evan Cheng6fa76362010-04-26 18:37:21 +00001361
1362 DEBUG(dbgs() << "Removing debug info due to spill:" << "\t" << *MI);
1363 RemoveMachineInstrFromMaps(MI);
1364 vrm.RemoveMachineInstrFromMaps(MI);
1365 MI->eraseFromParent();
Dale Johannesenbd635202010-02-10 00:55:42 +00001366 continue;
1367 }
Evan Cheng24d2f8a2008-03-31 07:53:30 +00001368 assert(!O.isImplicit() && "Spilling register that's used as implicit use?");
Lang Hames233a60e2009-11-03 23:52:08 +00001369 SlotIndex index = getInstructionIndex(MI);
Evan Cheng063284c2008-02-21 00:34:19 +00001370 if (index < start || index >= end)
1371 continue;
Evan Chengd129d732009-07-17 19:43:40 +00001372
1373 if (O.isUndef())
Evan Cheng79a796c2008-07-12 01:56:02 +00001374 // Must be defined by an implicit def. It should not be spilled. Note,
1375 // this is for correctness reason. e.g.
1376 // 8 %reg1024<def> = IMPLICIT_DEF
1377 // 12 %reg1024<def> = INSERT_SUBREG %reg1024<kill>, %reg1025, 2
1378 // The live range [12, 14) are not part of the r1024 live interval since
1379 // it's defined by an implicit def. It will not conflicts with live
1380 // interval of r1025. Now suppose both registers are spilled, you can
Evan Chengb9890ae2008-07-12 02:22:07 +00001381 // easily see a situation where both registers are reloaded before
Evan Cheng79a796c2008-07-12 01:56:02 +00001382 // the INSERT_SUBREG and both target registers that would overlap.
1383 continue;
Evan Cheng063284c2008-02-21 00:34:19 +00001384 RewriteMIs.push_back(RewriteInfo(index, MI, O.isUse(), O.isDef()));
1385 }
1386 std::sort(RewriteMIs.begin(), RewriteMIs.end(), RewriteInfoCompare());
1387
Evan Cheng313d4b82008-02-23 00:33:04 +00001388 unsigned ImpUse = DefIsReMat ? getReMatImplicitUse(li, ReMatDefMI) : 0;
Evan Cheng063284c2008-02-21 00:34:19 +00001389 // Now rewrite the defs and uses.
1390 for (unsigned i = 0, e = RewriteMIs.size(); i != e; ) {
1391 RewriteInfo &rwi = RewriteMIs[i];
1392 ++i;
Lang Hames233a60e2009-11-03 23:52:08 +00001393 SlotIndex index = rwi.Index;
Evan Cheng063284c2008-02-21 00:34:19 +00001394 bool MIHasUse = rwi.HasUse;
1395 bool MIHasDef = rwi.HasDef;
1396 MachineInstr *MI = rwi.MI;
1397 // If MI def and/or use the same register multiple times, then there
1398 // are multiple entries.
Evan Cheng313d4b82008-02-23 00:33:04 +00001399 unsigned NumUses = MIHasUse;
Evan Cheng063284c2008-02-21 00:34:19 +00001400 while (i != e && RewriteMIs[i].MI == MI) {
1401 assert(RewriteMIs[i].Index == index);
Evan Cheng313d4b82008-02-23 00:33:04 +00001402 bool isUse = RewriteMIs[i].HasUse;
1403 if (isUse) ++NumUses;
1404 MIHasUse |= isUse;
Evan Cheng063284c2008-02-21 00:34:19 +00001405 MIHasDef |= RewriteMIs[i].HasDef;
1406 ++i;
1407 }
Evan Cheng81a03822007-11-17 00:40:40 +00001408 MachineBasicBlock *MBB = MI->getParent();
Evan Cheng313d4b82008-02-23 00:33:04 +00001409
Evan Cheng0a891ed2008-05-23 23:00:04 +00001410 if (ImpUse && MI != ReMatDefMI) {
Jakob Stoklund Olesene5d90412010-03-01 20:59:38 +00001411 // Re-matting an instruction with virtual register use. Prevent interval
1412 // from being spilled.
1413 getInterval(ImpUse).markNotSpillable();
Evan Cheng313d4b82008-02-23 00:33:04 +00001414 }
1415
Evan Cheng063284c2008-02-21 00:34:19 +00001416 unsigned MBBId = MBB->getNumber();
Evan Cheng018f9b02007-12-05 03:22:34 +00001417 unsigned ThisVReg = 0;
Evan Cheng70306f82007-12-03 09:58:48 +00001418 if (TrySplit) {
Owen Anderson28998312008-08-13 22:28:50 +00001419 DenseMap<unsigned,unsigned>::iterator NVI = MBBVRegsMap.find(MBBId);
Evan Cheng1953d0c2007-11-29 10:12:14 +00001420 if (NVI != MBBVRegsMap.end()) {
Evan Cheng018f9b02007-12-05 03:22:34 +00001421 ThisVReg = NVI->second;
Evan Cheng1953d0c2007-11-29 10:12:14 +00001422 // One common case:
1423 // x = use
1424 // ...
1425 // ...
1426 // def = ...
1427 // = use
1428 // It's better to start a new interval to avoid artifically
1429 // extend the new interval.
Evan Cheng1953d0c2007-11-29 10:12:14 +00001430 if (MIHasDef && !MIHasUse) {
1431 MBBVRegsMap.erase(MBB->getNumber());
Evan Cheng018f9b02007-12-05 03:22:34 +00001432 ThisVReg = 0;
Evan Cheng1953d0c2007-11-29 10:12:14 +00001433 }
1434 }
Evan Chengcada2452007-11-28 01:28:46 +00001435 }
Evan Cheng018f9b02007-12-05 03:22:34 +00001436
1437 bool IsNew = ThisVReg == 0;
1438 if (IsNew) {
1439 // This ends the previous live interval. If all of its def / use
1440 // can be folded, give it a low spill weight.
1441 if (NewVReg && TrySplit && AllCanFold) {
1442 LiveInterval &nI = getOrCreateInterval(NewVReg);
1443 nI.weight /= 10.0F;
1444 }
1445 AllCanFold = true;
1446 }
1447 NewVReg = ThisVReg;
1448
Evan Cheng81a03822007-11-17 00:40:40 +00001449 bool HasDef = false;
1450 bool HasUse = false;
Evan Chengd70dbb52008-02-22 09:24:50 +00001451 bool CanFold = rewriteInstructionForSpills(li, I->valno, TrySplit,
Evan Cheng9c3c2212008-06-06 07:54:39 +00001452 index, end, MI, ReMatOrigDefMI, ReMatDefMI,
1453 Slot, LdSlot, isLoad, isLoadSS, DefIsReMat,
1454 CanDelete, vrm, rc, ReMatIds, loopInfo, NewVReg,
Evan Chengc781a242009-05-03 18:32:42 +00001455 ImpUse, HasDef, HasUse, MBBVRegsMap, NewLIs);
Evan Cheng81a03822007-11-17 00:40:40 +00001456 if (!HasDef && !HasUse)
1457 continue;
1458
Evan Cheng018f9b02007-12-05 03:22:34 +00001459 AllCanFold &= CanFold;
1460
Evan Cheng81a03822007-11-17 00:40:40 +00001461 // Update weight of spill interval.
1462 LiveInterval &nI = getOrCreateInterval(NewVReg);
Evan Cheng70306f82007-12-03 09:58:48 +00001463 if (!TrySplit) {
Evan Cheng81a03822007-11-17 00:40:40 +00001464 // The spill weight is now infinity as it cannot be spilled again.
Jakob Stoklund Olesene5d90412010-03-01 20:59:38 +00001465 nI.markNotSpillable();
Evan Cheng0cbb1162007-11-29 01:06:25 +00001466 continue;
Evan Cheng81a03822007-11-17 00:40:40 +00001467 }
Evan Cheng0cbb1162007-11-29 01:06:25 +00001468
1469 // Keep track of the last def and first use in each MBB.
Evan Cheng0cbb1162007-11-29 01:06:25 +00001470 if (HasDef) {
1471 if (MI != ReMatOrigDefMI || !CanDelete) {
Evan Cheng0cbb1162007-11-29 01:06:25 +00001472 bool HasKill = false;
1473 if (!HasUse)
Lang Hames233a60e2009-11-03 23:52:08 +00001474 HasKill = anyKillInMBBAfterIdx(li, I->valno, MBB, index.getDefIndex());
Evan Cheng0cbb1162007-11-29 01:06:25 +00001475 else {
Evan Cheng1953d0c2007-11-29 10:12:14 +00001476 // If this is a two-address code, then this index starts a new VNInfo.
Lang Hames233a60e2009-11-03 23:52:08 +00001477 const VNInfo *VNI = li.findDefinedVNInfoForRegInt(index.getDefIndex());
Evan Cheng0cbb1162007-11-29 01:06:25 +00001478 if (VNI)
Lang Hames233a60e2009-11-03 23:52:08 +00001479 HasKill = anyKillInMBBAfterIdx(li, VNI, MBB, index.getDefIndex());
Evan Cheng0cbb1162007-11-29 01:06:25 +00001480 }
Owen Anderson28998312008-08-13 22:28:50 +00001481 DenseMap<unsigned, std::vector<SRInfo> >::iterator SII =
Evan Chenge3110d02007-12-01 04:42:39 +00001482 SpillIdxes.find(MBBId);
Evan Cheng0cbb1162007-11-29 01:06:25 +00001483 if (!HasKill) {
Evan Cheng1953d0c2007-11-29 10:12:14 +00001484 if (SII == SpillIdxes.end()) {
1485 std::vector<SRInfo> S;
1486 S.push_back(SRInfo(index, NewVReg, true));
1487 SpillIdxes.insert(std::make_pair(MBBId, S));
1488 } else if (SII->second.back().vreg != NewVReg) {
1489 SII->second.push_back(SRInfo(index, NewVReg, true));
Lang Hames86511252009-09-04 20:41:11 +00001490 } else if (index > SII->second.back().index) {
Evan Cheng0cbb1162007-11-29 01:06:25 +00001491 // If there is an earlier def and this is a two-address
1492 // instruction, then it's not possible to fold the store (which
1493 // would also fold the load).
Evan Cheng1953d0c2007-11-29 10:12:14 +00001494 SRInfo &Info = SII->second.back();
1495 Info.index = index;
1496 Info.canFold = !HasUse;
Evan Cheng0cbb1162007-11-29 01:06:25 +00001497 }
1498 SpillMBBs.set(MBBId);
Evan Chenge3110d02007-12-01 04:42:39 +00001499 } else if (SII != SpillIdxes.end() &&
1500 SII->second.back().vreg == NewVReg &&
Lang Hames86511252009-09-04 20:41:11 +00001501 index > SII->second.back().index) {
Evan Chenge3110d02007-12-01 04:42:39 +00001502 // There is an earlier def that's not killed (must be two-address).
1503 // The spill is no longer needed.
1504 SII->second.pop_back();
1505 if (SII->second.empty()) {
1506 SpillIdxes.erase(MBBId);
1507 SpillMBBs.reset(MBBId);
1508 }
Evan Cheng0cbb1162007-11-29 01:06:25 +00001509 }
1510 }
Evan Cheng0cbb1162007-11-29 01:06:25 +00001511 }
1512
1513 if (HasUse) {
Owen Anderson28998312008-08-13 22:28:50 +00001514 DenseMap<unsigned, std::vector<SRInfo> >::iterator SII =
Evan Cheng0cbb1162007-11-29 01:06:25 +00001515 SpillIdxes.find(MBBId);
Evan Cheng1953d0c2007-11-29 10:12:14 +00001516 if (SII != SpillIdxes.end() &&
1517 SII->second.back().vreg == NewVReg &&
Lang Hames86511252009-09-04 20:41:11 +00001518 index > SII->second.back().index)
Evan Cheng0cbb1162007-11-29 01:06:25 +00001519 // Use(s) following the last def, it's not safe to fold the spill.
Evan Cheng1953d0c2007-11-29 10:12:14 +00001520 SII->second.back().canFold = false;
Owen Anderson28998312008-08-13 22:28:50 +00001521 DenseMap<unsigned, std::vector<SRInfo> >::iterator RII =
Evan Cheng0cbb1162007-11-29 01:06:25 +00001522 RestoreIdxes.find(MBBId);
Evan Cheng1953d0c2007-11-29 10:12:14 +00001523 if (RII != RestoreIdxes.end() && RII->second.back().vreg == NewVReg)
Evan Cheng0cbb1162007-11-29 01:06:25 +00001524 // If we are splitting live intervals, only fold if it's the first
1525 // use and there isn't another use later in the MBB.
Evan Cheng1953d0c2007-11-29 10:12:14 +00001526 RII->second.back().canFold = false;
Evan Cheng0cbb1162007-11-29 01:06:25 +00001527 else if (IsNew) {
1528 // Only need a reload if there isn't an earlier def / use.
Evan Cheng1953d0c2007-11-29 10:12:14 +00001529 if (RII == RestoreIdxes.end()) {
1530 std::vector<SRInfo> Infos;
1531 Infos.push_back(SRInfo(index, NewVReg, true));
1532 RestoreIdxes.insert(std::make_pair(MBBId, Infos));
1533 } else {
1534 RII->second.push_back(SRInfo(index, NewVReg, true));
1535 }
Evan Cheng0cbb1162007-11-29 01:06:25 +00001536 RestoreMBBs.set(MBBId);
1537 }
1538 }
1539
1540 // Update spill weight.
Evan Cheng22f07ff2007-12-11 02:09:15 +00001541 unsigned loopDepth = loopInfo->getLoopDepth(MBB);
Evan Chengc3417602008-06-21 06:45:54 +00001542 nI.weight += getSpillWeight(HasDef, HasUse, loopDepth);
Evan Chengf2fbca62007-11-12 06:35:08 +00001543 }
Evan Cheng018f9b02007-12-05 03:22:34 +00001544
1545 if (NewVReg && TrySplit && AllCanFold) {
1546 // If all of its def / use can be folded, give it a low spill weight.
1547 LiveInterval &nI = getOrCreateInterval(NewVReg);
1548 nI.weight /= 10.0F;
1549 }
Evan Chengf2fbca62007-11-12 06:35:08 +00001550}
1551
Lang Hames233a60e2009-11-03 23:52:08 +00001552bool LiveIntervals::alsoFoldARestore(int Id, SlotIndex index,
Lang Hames86511252009-09-04 20:41:11 +00001553 unsigned vr, BitVector &RestoreMBBs,
Owen Anderson28998312008-08-13 22:28:50 +00001554 DenseMap<unsigned,std::vector<SRInfo> > &RestoreIdxes) {
Evan Cheng1953d0c2007-11-29 10:12:14 +00001555 if (!RestoreMBBs[Id])
1556 return false;
1557 std::vector<SRInfo> &Restores = RestoreIdxes[Id];
1558 for (unsigned i = 0, e = Restores.size(); i != e; ++i)
1559 if (Restores[i].index == index &&
1560 Restores[i].vreg == vr &&
1561 Restores[i].canFold)
1562 return true;
1563 return false;
1564}
1565
Lang Hames233a60e2009-11-03 23:52:08 +00001566void LiveIntervals::eraseRestoreInfo(int Id, SlotIndex index,
Lang Hames86511252009-09-04 20:41:11 +00001567 unsigned vr, BitVector &RestoreMBBs,
Owen Anderson28998312008-08-13 22:28:50 +00001568 DenseMap<unsigned,std::vector<SRInfo> > &RestoreIdxes) {
Evan Cheng1953d0c2007-11-29 10:12:14 +00001569 if (!RestoreMBBs[Id])
1570 return;
1571 std::vector<SRInfo> &Restores = RestoreIdxes[Id];
1572 for (unsigned i = 0, e = Restores.size(); i != e; ++i)
1573 if (Restores[i].index == index && Restores[i].vreg)
Lang Hames233a60e2009-11-03 23:52:08 +00001574 Restores[i].index = SlotIndex();
Evan Cheng1953d0c2007-11-29 10:12:14 +00001575}
Evan Cheng81a03822007-11-17 00:40:40 +00001576
Evan Cheng4cce6b42008-04-11 17:53:36 +00001577/// handleSpilledImpDefs - Remove IMPLICIT_DEF instructions which are being
1578/// spilled and create empty intervals for their uses.
1579void
1580LiveIntervals::handleSpilledImpDefs(const LiveInterval &li, VirtRegMap &vrm,
1581 const TargetRegisterClass* rc,
1582 std::vector<LiveInterval*> &NewLIs) {
Evan Cheng419852c2008-04-03 16:39:43 +00001583 for (MachineRegisterInfo::reg_iterator ri = mri_->reg_begin(li.reg),
1584 re = mri_->reg_end(); ri != re; ) {
Evan Cheng4cce6b42008-04-11 17:53:36 +00001585 MachineOperand &O = ri.getOperand();
Evan Cheng419852c2008-04-03 16:39:43 +00001586 MachineInstr *MI = &*ri;
1587 ++ri;
Evan Cheng28a1e482010-03-30 05:49:07 +00001588 if (MI->isDebugValue()) {
1589 // Remove debug info for now.
1590 O.setReg(0U);
1591 DEBUG(dbgs() << "Removing debug info due to spill:" << "\t" << *MI);
1592 continue;
1593 }
Evan Cheng4cce6b42008-04-11 17:53:36 +00001594 if (O.isDef()) {
Chris Lattner518bb532010-02-09 19:54:29 +00001595 assert(MI->isImplicitDef() &&
Evan Cheng4cce6b42008-04-11 17:53:36 +00001596 "Register def was not rewritten?");
1597 RemoveMachineInstrFromMaps(MI);
1598 vrm.RemoveMachineInstrFromMaps(MI);
1599 MI->eraseFromParent();
1600 } else {
1601 // This must be an use of an implicit_def so it's not part of the live
1602 // interval. Create a new empty live interval for it.
1603 // FIXME: Can we simply erase some of the instructions? e.g. Stores?
1604 unsigned NewVReg = mri_->createVirtualRegister(rc);
1605 vrm.grow();
1606 vrm.setIsImplicitlyDefined(NewVReg);
1607 NewLIs.push_back(&getOrCreateInterval(NewVReg));
1608 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
1609 MachineOperand &MO = MI->getOperand(i);
Evan Cheng4784f1f2009-06-30 08:49:04 +00001610 if (MO.isReg() && MO.getReg() == li.reg) {
Evan Cheng4cce6b42008-04-11 17:53:36 +00001611 MO.setReg(NewVReg);
Evan Cheng4784f1f2009-06-30 08:49:04 +00001612 MO.setIsUndef();
Evan Cheng4784f1f2009-06-30 08:49:04 +00001613 }
Evan Cheng4cce6b42008-04-11 17:53:36 +00001614 }
1615 }
Evan Cheng419852c2008-04-03 16:39:43 +00001616 }
1617}
1618
Jakob Stoklund Olesene5d90412010-03-01 20:59:38 +00001619float
1620LiveIntervals::getSpillWeight(bool isDef, bool isUse, unsigned loopDepth) {
1621 // Limit the loop depth ridiculousness.
1622 if (loopDepth > 200)
1623 loopDepth = 200;
1624
1625 // The loop depth is used to roughly estimate the number of times the
1626 // instruction is executed. Something like 10^d is simple, but will quickly
1627 // overflow a float. This expression behaves like 10^d for small d, but is
1628 // more tempered for large d. At d=200 we get 6.7e33 which leaves a bit of
1629 // headroom before overflow.
1630 float lc = powf(1 + (100.0f / (loopDepth+10)), (float)loopDepth);
1631
1632 return (isDef + isUse) * lc;
1633}
1634
Jakob Stoklund Olesen352d3522010-02-18 21:33:05 +00001635void
1636LiveIntervals::normalizeSpillWeights(std::vector<LiveInterval*> &NewLIs) {
1637 for (unsigned i = 0, e = NewLIs.size(); i != e; ++i)
1638 normalizeSpillWeight(*NewLIs[i]);
1639}
1640
Evan Chengf2fbca62007-11-12 06:35:08 +00001641std::vector<LiveInterval*> LiveIntervals::
Owen Andersond6664312008-08-18 18:05:32 +00001642addIntervalsForSpillsFast(const LiveInterval &li,
1643 const MachineLoopInfo *loopInfo,
Evan Chengc781a242009-05-03 18:32:42 +00001644 VirtRegMap &vrm) {
Owen Anderson17197312008-08-18 23:41:04 +00001645 unsigned slot = vrm.assignVirt2StackSlot(li.reg);
Owen Andersond6664312008-08-18 18:05:32 +00001646
1647 std::vector<LiveInterval*> added;
1648
Jakob Stoklund Olesene5d90412010-03-01 20:59:38 +00001649 assert(li.isSpillable() && "attempt to spill already spilled interval!");
Owen Andersond6664312008-08-18 18:05:32 +00001650
Bill Wendling8e6179f2009-08-22 20:18:03 +00001651 DEBUG({
David Greene8a342292010-01-04 22:49:02 +00001652 dbgs() << "\t\t\t\tadding intervals for spills for interval: ";
Bill Wendling8e6179f2009-08-22 20:18:03 +00001653 li.dump();
David Greene8a342292010-01-04 22:49:02 +00001654 dbgs() << '\n';
Bill Wendling8e6179f2009-08-22 20:18:03 +00001655 });
Owen Andersond6664312008-08-18 18:05:32 +00001656
1657 const TargetRegisterClass* rc = mri_->getRegClass(li.reg);
1658
Owen Andersona41e47a2008-08-19 22:12:11 +00001659 MachineRegisterInfo::reg_iterator RI = mri_->reg_begin(li.reg);
1660 while (RI != mri_->reg_end()) {
1661 MachineInstr* MI = &*RI;
1662
1663 SmallVector<unsigned, 2> Indices;
1664 bool HasUse = false;
1665 bool HasDef = false;
1666
1667 for (unsigned i = 0; i != MI->getNumOperands(); ++i) {
1668 MachineOperand& mop = MI->getOperand(i);
Dan Gohmand735b802008-10-03 15:45:36 +00001669 if (!mop.isReg() || mop.getReg() != li.reg) continue;
Owen Andersona41e47a2008-08-19 22:12:11 +00001670
1671 HasUse |= MI->getOperand(i).isUse();
1672 HasDef |= MI->getOperand(i).isDef();
1673
1674 Indices.push_back(i);
1675 }
1676
1677 if (!tryFoldMemoryOperand(MI, vrm, NULL, getInstructionIndex(MI),
1678 Indices, true, slot, li.reg)) {
1679 unsigned NewVReg = mri_->createVirtualRegister(rc);
Owen Anderson9a032932008-08-18 21:20:32 +00001680 vrm.grow();
Owen Anderson17197312008-08-18 23:41:04 +00001681 vrm.assignVirt2StackSlot(NewVReg, slot);
1682
Owen Andersona41e47a2008-08-19 22:12:11 +00001683 // create a new register for this spill
1684 LiveInterval &nI = getOrCreateInterval(NewVReg);
Jakob Stoklund Olesene5d90412010-03-01 20:59:38 +00001685 nI.markNotSpillable();
Owen Andersona41e47a2008-08-19 22:12:11 +00001686
1687 // Rewrite register operands to use the new vreg.
1688 for (SmallVectorImpl<unsigned>::iterator I = Indices.begin(),
1689 E = Indices.end(); I != E; ++I) {
1690 MI->getOperand(*I).setReg(NewVReg);
1691
1692 if (MI->getOperand(*I).isUse())
1693 MI->getOperand(*I).setIsKill(true);
1694 }
1695
1696 // Fill in the new live interval.
Lang Hames233a60e2009-11-03 23:52:08 +00001697 SlotIndex index = getInstructionIndex(MI);
Owen Andersona41e47a2008-08-19 22:12:11 +00001698 if (HasUse) {
Lang Hames233a60e2009-11-03 23:52:08 +00001699 LiveRange LR(index.getLoadIndex(), index.getUseIndex(),
1700 nI.getNextValue(SlotIndex(), 0, false,
Lang Hames86511252009-09-04 20:41:11 +00001701 getVNInfoAllocator()));
David Greene8a342292010-01-04 22:49:02 +00001702 DEBUG(dbgs() << " +" << LR);
Owen Andersona41e47a2008-08-19 22:12:11 +00001703 nI.addRange(LR);
1704 vrm.addRestorePoint(NewVReg, MI);
1705 }
1706 if (HasDef) {
Lang Hames233a60e2009-11-03 23:52:08 +00001707 LiveRange LR(index.getDefIndex(), index.getStoreIndex(),
1708 nI.getNextValue(SlotIndex(), 0, false,
Lang Hames86511252009-09-04 20:41:11 +00001709 getVNInfoAllocator()));
David Greene8a342292010-01-04 22:49:02 +00001710 DEBUG(dbgs() << " +" << LR);
Owen Andersona41e47a2008-08-19 22:12:11 +00001711 nI.addRange(LR);
1712 vrm.addSpillPoint(NewVReg, true, MI);
1713 }
1714
Owen Anderson17197312008-08-18 23:41:04 +00001715 added.push_back(&nI);
Owen Anderson8dc2cbe2008-08-18 18:38:12 +00001716
Bill Wendling8e6179f2009-08-22 20:18:03 +00001717 DEBUG({
David Greene8a342292010-01-04 22:49:02 +00001718 dbgs() << "\t\t\t\tadded new interval: ";
Bill Wendling8e6179f2009-08-22 20:18:03 +00001719 nI.dump();
David Greene8a342292010-01-04 22:49:02 +00001720 dbgs() << '\n';
Bill Wendling8e6179f2009-08-22 20:18:03 +00001721 });
Owen Andersona41e47a2008-08-19 22:12:11 +00001722 }
Owen Anderson9a032932008-08-18 21:20:32 +00001723
Owen Anderson9a032932008-08-18 21:20:32 +00001724
Owen Andersona41e47a2008-08-19 22:12:11 +00001725 RI = mri_->reg_begin(li.reg);
Owen Andersond6664312008-08-18 18:05:32 +00001726 }
Owen Andersond6664312008-08-18 18:05:32 +00001727
1728 return added;
1729}
1730
1731std::vector<LiveInterval*> LiveIntervals::
Evan Cheng81a03822007-11-17 00:40:40 +00001732addIntervalsForSpills(const LiveInterval &li,
Evan Chengdc377862008-09-30 15:44:16 +00001733 SmallVectorImpl<LiveInterval*> &SpillIs,
Evan Chengc781a242009-05-03 18:32:42 +00001734 const MachineLoopInfo *loopInfo, VirtRegMap &vrm) {
Owen Andersonae339ba2008-08-19 00:17:30 +00001735
1736 if (EnableFastSpilling)
Evan Chengc781a242009-05-03 18:32:42 +00001737 return addIntervalsForSpillsFast(li, loopInfo, vrm);
Owen Andersonae339ba2008-08-19 00:17:30 +00001738
Jakob Stoklund Olesene5d90412010-03-01 20:59:38 +00001739 assert(li.isSpillable() && "attempt to spill already spilled interval!");
Evan Chengf2fbca62007-11-12 06:35:08 +00001740
Bill Wendling8e6179f2009-08-22 20:18:03 +00001741 DEBUG({
David Greene8a342292010-01-04 22:49:02 +00001742 dbgs() << "\t\t\t\tadding intervals for spills for interval: ";
1743 li.print(dbgs(), tri_);
1744 dbgs() << '\n';
Bill Wendling8e6179f2009-08-22 20:18:03 +00001745 });
Evan Chengf2fbca62007-11-12 06:35:08 +00001746
Evan Cheng72eeb942008-12-05 17:00:16 +00001747 // Each bit specify whether a spill is required in the MBB.
Evan Cheng81a03822007-11-17 00:40:40 +00001748 BitVector SpillMBBs(mf_->getNumBlockIDs());
Owen Anderson28998312008-08-13 22:28:50 +00001749 DenseMap<unsigned, std::vector<SRInfo> > SpillIdxes;
Evan Cheng0cbb1162007-11-29 01:06:25 +00001750 BitVector RestoreMBBs(mf_->getNumBlockIDs());
Owen Anderson28998312008-08-13 22:28:50 +00001751 DenseMap<unsigned, std::vector<SRInfo> > RestoreIdxes;
1752 DenseMap<unsigned,unsigned> MBBVRegsMap;
Evan Chengf2fbca62007-11-12 06:35:08 +00001753 std::vector<LiveInterval*> NewLIs;
Evan Chengd70dbb52008-02-22 09:24:50 +00001754 const TargetRegisterClass* rc = mri_->getRegClass(li.reg);
Evan Chengf2fbca62007-11-12 06:35:08 +00001755
1756 unsigned NumValNums = li.getNumValNums();
1757 SmallVector<MachineInstr*, 4> ReMatDefs;
1758 ReMatDefs.resize(NumValNums, NULL);
1759 SmallVector<MachineInstr*, 4> ReMatOrigDefs;
1760 ReMatOrigDefs.resize(NumValNums, NULL);
1761 SmallVector<int, 4> ReMatIds;
1762 ReMatIds.resize(NumValNums, VirtRegMap::MAX_STACK_SLOT);
1763 BitVector ReMatDelete(NumValNums);
1764 unsigned Slot = VirtRegMap::MAX_STACK_SLOT;
1765
Evan Cheng81a03822007-11-17 00:40:40 +00001766 // Spilling a split live interval. It cannot be split any further. Also,
1767 // it's also guaranteed to be a single val# / range interval.
1768 if (vrm.getPreSplitReg(li.reg)) {
1769 vrm.setIsSplitFromReg(li.reg, 0);
Evan Chengd120ffd2007-12-05 10:24:35 +00001770 // Unset the split kill marker on the last use.
Lang Hames233a60e2009-11-03 23:52:08 +00001771 SlotIndex KillIdx = vrm.getKillPoint(li.reg);
1772 if (KillIdx != SlotIndex()) {
Evan Chengd120ffd2007-12-05 10:24:35 +00001773 MachineInstr *KillMI = getInstructionFromIndex(KillIdx);
1774 assert(KillMI && "Last use disappeared?");
1775 int KillOp = KillMI->findRegisterUseOperandIdx(li.reg, true);
1776 assert(KillOp != -1 && "Last use disappeared?");
Chris Lattnerf7382302007-12-30 21:56:09 +00001777 KillMI->getOperand(KillOp).setIsKill(false);
Evan Chengd120ffd2007-12-05 10:24:35 +00001778 }
Evan Chengadf85902007-12-05 09:51:10 +00001779 vrm.removeKillPoint(li.reg);
Evan Cheng81a03822007-11-17 00:40:40 +00001780 bool DefIsReMat = vrm.isReMaterialized(li.reg);
1781 Slot = vrm.getStackSlot(li.reg);
1782 assert(Slot != VirtRegMap::MAX_STACK_SLOT);
1783 MachineInstr *ReMatDefMI = DefIsReMat ?
1784 vrm.getReMaterializedMI(li.reg) : NULL;
1785 int LdSlot = 0;
1786 bool isLoadSS = DefIsReMat && tii_->isLoadFromStackSlot(ReMatDefMI, LdSlot);
1787 bool isLoad = isLoadSS ||
Dan Gohman15511cf2008-12-03 18:15:48 +00001788 (DefIsReMat && (ReMatDefMI->getDesc().canFoldAsLoad()));
Evan Cheng81a03822007-11-17 00:40:40 +00001789 bool IsFirstRange = true;
1790 for (LiveInterval::Ranges::const_iterator
1791 I = li.ranges.begin(), E = li.ranges.end(); I != E; ++I) {
1792 // If this is a split live interval with multiple ranges, it means there
1793 // are two-address instructions that re-defined the value. Only the
1794 // first def can be rematerialized!
1795 if (IsFirstRange) {
Evan Chengcb3c3302007-11-29 23:02:50 +00001796 // Note ReMatOrigDefMI has already been deleted.
Evan Cheng81a03822007-11-17 00:40:40 +00001797 rewriteInstructionsForSpills(li, false, I, NULL, ReMatDefMI,
1798 Slot, LdSlot, isLoad, isLoadSS, DefIsReMat,
Evan Chengd70dbb52008-02-22 09:24:50 +00001799 false, vrm, rc, ReMatIds, loopInfo,
Evan Cheng0cbb1162007-11-29 01:06:25 +00001800 SpillMBBs, SpillIdxes, RestoreMBBs, RestoreIdxes,
Evan Chengc781a242009-05-03 18:32:42 +00001801 MBBVRegsMap, NewLIs);
Evan Cheng81a03822007-11-17 00:40:40 +00001802 } else {
1803 rewriteInstructionsForSpills(li, false, I, NULL, 0,
1804 Slot, 0, false, false, false,
Evan Chengd70dbb52008-02-22 09:24:50 +00001805 false, vrm, rc, ReMatIds, loopInfo,
Evan Cheng0cbb1162007-11-29 01:06:25 +00001806 SpillMBBs, SpillIdxes, RestoreMBBs, RestoreIdxes,
Evan Chengc781a242009-05-03 18:32:42 +00001807 MBBVRegsMap, NewLIs);
Evan Cheng81a03822007-11-17 00:40:40 +00001808 }
1809 IsFirstRange = false;
1810 }
Evan Cheng419852c2008-04-03 16:39:43 +00001811
Evan Cheng4cce6b42008-04-11 17:53:36 +00001812 handleSpilledImpDefs(li, vrm, rc, NewLIs);
Jakob Stoklund Olesen352d3522010-02-18 21:33:05 +00001813 normalizeSpillWeights(NewLIs);
Evan Cheng81a03822007-11-17 00:40:40 +00001814 return NewLIs;
1815 }
1816
Evan Cheng752195e2009-09-14 21:33:42 +00001817 bool TrySplit = !intervalIsInOneMBB(li);
Evan Cheng0cbb1162007-11-29 01:06:25 +00001818 if (TrySplit)
1819 ++numSplits;
Evan Chengf2fbca62007-11-12 06:35:08 +00001820 bool NeedStackSlot = false;
1821 for (LiveInterval::const_vni_iterator i = li.vni_begin(), e = li.vni_end();
1822 i != e; ++i) {
1823 const VNInfo *VNI = *i;
1824 unsigned VN = VNI->id;
Lang Hames857c4e02009-06-17 21:01:20 +00001825 if (VNI->isUnused())
Evan Chengf2fbca62007-11-12 06:35:08 +00001826 continue; // Dead val#.
1827 // Is the def for the val# rematerializable?
Lang Hames857c4e02009-06-17 21:01:20 +00001828 MachineInstr *ReMatDefMI = VNI->isDefAccurate()
1829 ? getInstructionFromIndex(VNI->def) : 0;
Evan Cheng5ef3a042007-12-06 00:01:56 +00001830 bool dummy;
Evan Chengdc377862008-09-30 15:44:16 +00001831 if (ReMatDefMI && isReMaterializable(li, VNI, ReMatDefMI, SpillIs, dummy)) {
Evan Chengf2fbca62007-11-12 06:35:08 +00001832 // Remember how to remat the def of this val#.
Evan Cheng81a03822007-11-17 00:40:40 +00001833 ReMatOrigDefs[VN] = ReMatDefMI;
Dan Gohman2c3f7ae2008-07-17 23:49:46 +00001834 // Original def may be modified so we have to make a copy here.
Evan Cheng1ed99222008-07-19 00:37:25 +00001835 MachineInstr *Clone = mf_->CloneMachineInstr(ReMatDefMI);
Evan Cheng752195e2009-09-14 21:33:42 +00001836 CloneMIs.push_back(Clone);
Evan Cheng1ed99222008-07-19 00:37:25 +00001837 ReMatDefs[VN] = Clone;
Evan Chengf2fbca62007-11-12 06:35:08 +00001838
1839 bool CanDelete = true;
Lang Hames857c4e02009-06-17 21:01:20 +00001840 if (VNI->hasPHIKill()) {
Evan Chengc3fc7d92007-11-29 09:49:23 +00001841 // A kill is a phi node, not all of its uses can be rematerialized.
Evan Chengf2fbca62007-11-12 06:35:08 +00001842 // It must not be deleted.
Evan Chengc3fc7d92007-11-29 09:49:23 +00001843 CanDelete = false;
1844 // Need a stack slot if there is any live range where uses cannot be
1845 // rematerialized.
1846 NeedStackSlot = true;
Evan Chengf2fbca62007-11-12 06:35:08 +00001847 }
Evan Chengf2fbca62007-11-12 06:35:08 +00001848 if (CanDelete)
1849 ReMatDelete.set(VN);
1850 } else {
1851 // Need a stack slot if there is any live range where uses cannot be
1852 // rematerialized.
1853 NeedStackSlot = true;
1854 }
1855 }
1856
1857 // One stack slot per live interval.
Owen Andersonb98bbb72009-03-26 18:53:38 +00001858 if (NeedStackSlot && vrm.getPreSplitReg(li.reg) == 0) {
1859 if (vrm.getStackSlot(li.reg) == VirtRegMap::NO_STACK_SLOT)
1860 Slot = vrm.assignVirt2StackSlot(li.reg);
1861
1862 // This case only occurs when the prealloc splitter has already assigned
1863 // a stack slot to this vreg.
1864 else
1865 Slot = vrm.getStackSlot(li.reg);
1866 }
Evan Chengf2fbca62007-11-12 06:35:08 +00001867
1868 // Create new intervals and rewrite defs and uses.
1869 for (LiveInterval::Ranges::const_iterator
1870 I = li.ranges.begin(), E = li.ranges.end(); I != E; ++I) {
Evan Cheng81a03822007-11-17 00:40:40 +00001871 MachineInstr *ReMatDefMI = ReMatDefs[I->valno->id];
1872 MachineInstr *ReMatOrigDefMI = ReMatOrigDefs[I->valno->id];
1873 bool DefIsReMat = ReMatDefMI != NULL;
Evan Chengf2fbca62007-11-12 06:35:08 +00001874 bool CanDelete = ReMatDelete[I->valno->id];
1875 int LdSlot = 0;
Evan Cheng81a03822007-11-17 00:40:40 +00001876 bool isLoadSS = DefIsReMat && tii_->isLoadFromStackSlot(ReMatDefMI, LdSlot);
Evan Chengf2fbca62007-11-12 06:35:08 +00001877 bool isLoad = isLoadSS ||
Dan Gohman15511cf2008-12-03 18:15:48 +00001878 (DefIsReMat && ReMatDefMI->getDesc().canFoldAsLoad());
Evan Cheng81a03822007-11-17 00:40:40 +00001879 rewriteInstructionsForSpills(li, TrySplit, I, ReMatOrigDefMI, ReMatDefMI,
Evan Cheng0cbb1162007-11-29 01:06:25 +00001880 Slot, LdSlot, isLoad, isLoadSS, DefIsReMat,
Evan Chengd70dbb52008-02-22 09:24:50 +00001881 CanDelete, vrm, rc, ReMatIds, loopInfo,
Evan Cheng0cbb1162007-11-29 01:06:25 +00001882 SpillMBBs, SpillIdxes, RestoreMBBs, RestoreIdxes,
Evan Chengc781a242009-05-03 18:32:42 +00001883 MBBVRegsMap, NewLIs);
Evan Chengf2fbca62007-11-12 06:35:08 +00001884 }
1885
Evan Cheng0cbb1162007-11-29 01:06:25 +00001886 // Insert spills / restores if we are splitting.
Evan Cheng419852c2008-04-03 16:39:43 +00001887 if (!TrySplit) {
Evan Cheng4cce6b42008-04-11 17:53:36 +00001888 handleSpilledImpDefs(li, vrm, rc, NewLIs);
Jakob Stoklund Olesen352d3522010-02-18 21:33:05 +00001889 normalizeSpillWeights(NewLIs);
Evan Cheng1953d0c2007-11-29 10:12:14 +00001890 return NewLIs;
Evan Cheng419852c2008-04-03 16:39:43 +00001891 }
Evan Cheng1953d0c2007-11-29 10:12:14 +00001892
Evan Chengb50bb8c2007-12-05 08:16:32 +00001893 SmallPtrSet<LiveInterval*, 4> AddedKill;
Evan Chengaee4af62007-12-02 08:30:39 +00001894 SmallVector<unsigned, 2> Ops;
Evan Cheng1953d0c2007-11-29 10:12:14 +00001895 if (NeedStackSlot) {
1896 int Id = SpillMBBs.find_first();
1897 while (Id != -1) {
1898 std::vector<SRInfo> &spills = SpillIdxes[Id];
1899 for (unsigned i = 0, e = spills.size(); i != e; ++i) {
Lang Hames233a60e2009-11-03 23:52:08 +00001900 SlotIndex index = spills[i].index;
Evan Cheng1953d0c2007-11-29 10:12:14 +00001901 unsigned VReg = spills[i].vreg;
Evan Cheng597d10d2007-12-04 00:32:23 +00001902 LiveInterval &nI = getOrCreateInterval(VReg);
Evan Cheng0cbb1162007-11-29 01:06:25 +00001903 bool isReMat = vrm.isReMaterialized(VReg);
1904 MachineInstr *MI = getInstructionFromIndex(index);
Evan Chengaee4af62007-12-02 08:30:39 +00001905 bool CanFold = false;
1906 bool FoundUse = false;
1907 Ops.clear();
Evan Chengcddbb832007-11-30 21:23:43 +00001908 if (spills[i].canFold) {
Evan Chengaee4af62007-12-02 08:30:39 +00001909 CanFold = true;
Evan Cheng0cbb1162007-11-29 01:06:25 +00001910 for (unsigned j = 0, ee = MI->getNumOperands(); j != ee; ++j) {
1911 MachineOperand &MO = MI->getOperand(j);
Dan Gohmand735b802008-10-03 15:45:36 +00001912 if (!MO.isReg() || MO.getReg() != VReg)
Evan Cheng0cbb1162007-11-29 01:06:25 +00001913 continue;
Evan Chengaee4af62007-12-02 08:30:39 +00001914
1915 Ops.push_back(j);
1916 if (MO.isDef())
Evan Chengcddbb832007-11-30 21:23:43 +00001917 continue;
Evan Chengaee4af62007-12-02 08:30:39 +00001918 if (isReMat ||
1919 (!FoundUse && !alsoFoldARestore(Id, index, VReg,
1920 RestoreMBBs, RestoreIdxes))) {
1921 // MI has two-address uses of the same register. If the use
1922 // isn't the first and only use in the BB, then we can't fold
1923 // it. FIXME: Move this to rewriteInstructionsForSpills.
1924 CanFold = false;
Evan Chengcddbb832007-11-30 21:23:43 +00001925 break;
1926 }
Evan Chengaee4af62007-12-02 08:30:39 +00001927 FoundUse = true;
Evan Cheng0cbb1162007-11-29 01:06:25 +00001928 }
1929 }
1930 // Fold the store into the def if possible.
Evan Chengcddbb832007-11-30 21:23:43 +00001931 bool Folded = false;
Evan Chengaee4af62007-12-02 08:30:39 +00001932 if (CanFold && !Ops.empty()) {
1933 if (tryFoldMemoryOperand(MI, vrm, NULL, index, Ops, true, Slot,VReg)){
Evan Chengcddbb832007-11-30 21:23:43 +00001934 Folded = true;
Sebastian Redl48fe6352009-03-19 23:26:52 +00001935 if (FoundUse) {
Evan Chengaee4af62007-12-02 08:30:39 +00001936 // Also folded uses, do not issue a load.
1937 eraseRestoreInfo(Id, index, VReg, RestoreMBBs, RestoreIdxes);
Lang Hames233a60e2009-11-03 23:52:08 +00001938 nI.removeRange(index.getLoadIndex(), index.getDefIndex());
Evan Chengf38d14f2007-12-05 09:05:34 +00001939 }
Lang Hames233a60e2009-11-03 23:52:08 +00001940 nI.removeRange(index.getDefIndex(), index.getStoreIndex());
Evan Chengcddbb832007-11-30 21:23:43 +00001941 }
Evan Cheng0cbb1162007-11-29 01:06:25 +00001942 }
1943
Evan Cheng7e073ba2008-04-09 20:57:25 +00001944 // Otherwise tell the spiller to issue a spill.
Evan Chengb50bb8c2007-12-05 08:16:32 +00001945 if (!Folded) {
1946 LiveRange *LR = &nI.ranges[nI.ranges.size()-1];
Lang Hames233a60e2009-11-03 23:52:08 +00001947 bool isKill = LR->end == index.getStoreIndex();
Evan Chengb0a6f622008-05-20 08:10:37 +00001948 if (!MI->registerDefIsDead(nI.reg))
1949 // No need to spill a dead def.
1950 vrm.addSpillPoint(VReg, isKill, MI);
Evan Chengb50bb8c2007-12-05 08:16:32 +00001951 if (isKill)
1952 AddedKill.insert(&nI);
1953 }
Evan Cheng0cbb1162007-11-29 01:06:25 +00001954 }
Evan Cheng1953d0c2007-11-29 10:12:14 +00001955 Id = SpillMBBs.find_next(Id);
Evan Cheng0cbb1162007-11-29 01:06:25 +00001956 }
Evan Cheng1953d0c2007-11-29 10:12:14 +00001957 }
Evan Cheng0cbb1162007-11-29 01:06:25 +00001958
Evan Cheng1953d0c2007-11-29 10:12:14 +00001959 int Id = RestoreMBBs.find_first();
1960 while (Id != -1) {
1961 std::vector<SRInfo> &restores = RestoreIdxes[Id];
1962 for (unsigned i = 0, e = restores.size(); i != e; ++i) {
Lang Hames233a60e2009-11-03 23:52:08 +00001963 SlotIndex index = restores[i].index;
1964 if (index == SlotIndex())
Evan Cheng1953d0c2007-11-29 10:12:14 +00001965 continue;
1966 unsigned VReg = restores[i].vreg;
Evan Cheng597d10d2007-12-04 00:32:23 +00001967 LiveInterval &nI = getOrCreateInterval(VReg);
Evan Cheng9c3c2212008-06-06 07:54:39 +00001968 bool isReMat = vrm.isReMaterialized(VReg);
Evan Cheng81a03822007-11-17 00:40:40 +00001969 MachineInstr *MI = getInstructionFromIndex(index);
Evan Chengaee4af62007-12-02 08:30:39 +00001970 bool CanFold = false;
1971 Ops.clear();
Evan Chengcddbb832007-11-30 21:23:43 +00001972 if (restores[i].canFold) {
Evan Chengaee4af62007-12-02 08:30:39 +00001973 CanFold = true;
Evan Cheng81a03822007-11-17 00:40:40 +00001974 for (unsigned j = 0, ee = MI->getNumOperands(); j != ee; ++j) {
1975 MachineOperand &MO = MI->getOperand(j);
Dan Gohmand735b802008-10-03 15:45:36 +00001976 if (!MO.isReg() || MO.getReg() != VReg)
Evan Cheng81a03822007-11-17 00:40:40 +00001977 continue;
Evan Chengaee4af62007-12-02 08:30:39 +00001978
Evan Cheng0cbb1162007-11-29 01:06:25 +00001979 if (MO.isDef()) {
Evan Chengaee4af62007-12-02 08:30:39 +00001980 // If this restore were to be folded, it would have been folded
1981 // already.
1982 CanFold = false;
Evan Cheng81a03822007-11-17 00:40:40 +00001983 break;
1984 }
Evan Chengaee4af62007-12-02 08:30:39 +00001985 Ops.push_back(j);
Evan Cheng81a03822007-11-17 00:40:40 +00001986 }
1987 }
Evan Cheng0cbb1162007-11-29 01:06:25 +00001988
1989 // Fold the load into the use if possible.
Evan Chengcddbb832007-11-30 21:23:43 +00001990 bool Folded = false;
Evan Chengaee4af62007-12-02 08:30:39 +00001991 if (CanFold && !Ops.empty()) {
Evan Cheng9c3c2212008-06-06 07:54:39 +00001992 if (!isReMat)
Evan Chengaee4af62007-12-02 08:30:39 +00001993 Folded = tryFoldMemoryOperand(MI, vrm, NULL,index,Ops,true,Slot,VReg);
1994 else {
Evan Cheng0cbb1162007-11-29 01:06:25 +00001995 MachineInstr *ReMatDefMI = vrm.getReMaterializedMI(VReg);
1996 int LdSlot = 0;
1997 bool isLoadSS = tii_->isLoadFromStackSlot(ReMatDefMI, LdSlot);
1998 // If the rematerializable def is a load, also try to fold it.
Dan Gohman15511cf2008-12-03 18:15:48 +00001999 if (isLoadSS || ReMatDefMI->getDesc().canFoldAsLoad())
Evan Chengaee4af62007-12-02 08:30:39 +00002000 Folded = tryFoldMemoryOperand(MI, vrm, ReMatDefMI, index,
2001 Ops, isLoadSS, LdSlot, VReg);
Evan Cheng650d7f32008-12-05 17:41:31 +00002002 if (!Folded) {
2003 unsigned ImpUse = getReMatImplicitUse(li, ReMatDefMI);
2004 if (ImpUse) {
2005 // Re-matting an instruction with virtual register use. Add the
Jakob Stoklund Olesene5d90412010-03-01 20:59:38 +00002006 // register as an implicit use on the use MI and mark the register
2007 // interval as unspillable.
Evan Cheng650d7f32008-12-05 17:41:31 +00002008 LiveInterval &ImpLi = getInterval(ImpUse);
Jakob Stoklund Olesene5d90412010-03-01 20:59:38 +00002009 ImpLi.markNotSpillable();
Evan Cheng650d7f32008-12-05 17:41:31 +00002010 MI->addOperand(MachineOperand::CreateReg(ImpUse, false, true));
2011 }
Evan Chengd70dbb52008-02-22 09:24:50 +00002012 }
Evan Chengaee4af62007-12-02 08:30:39 +00002013 }
Evan Cheng0cbb1162007-11-29 01:06:25 +00002014 }
2015 // If folding is not possible / failed, then tell the spiller to issue a
2016 // load / rematerialization for us.
Evan Cheng597d10d2007-12-04 00:32:23 +00002017 if (Folded)
Lang Hames233a60e2009-11-03 23:52:08 +00002018 nI.removeRange(index.getLoadIndex(), index.getDefIndex());
Evan Chengb50bb8c2007-12-05 08:16:32 +00002019 else
Evan Cheng0cbb1162007-11-29 01:06:25 +00002020 vrm.addRestorePoint(VReg, MI);
Evan Cheng81a03822007-11-17 00:40:40 +00002021 }
Evan Cheng1953d0c2007-11-29 10:12:14 +00002022 Id = RestoreMBBs.find_next(Id);
Evan Cheng81a03822007-11-17 00:40:40 +00002023 }
2024
Evan Chengb50bb8c2007-12-05 08:16:32 +00002025 // Finalize intervals: add kills, finalize spill weights, and filter out
2026 // dead intervals.
Evan Cheng597d10d2007-12-04 00:32:23 +00002027 std::vector<LiveInterval*> RetNewLIs;
2028 for (unsigned i = 0, e = NewLIs.size(); i != e; ++i) {
2029 LiveInterval *LI = NewLIs[i];
2030 if (!LI->empty()) {
Lang Hames233a60e2009-11-03 23:52:08 +00002031 LI->weight /= SlotIndex::NUM * getApproximateInstructionCount(*LI);
Evan Chengb50bb8c2007-12-05 08:16:32 +00002032 if (!AddedKill.count(LI)) {
2033 LiveRange *LR = &LI->ranges[LI->ranges.size()-1];
Lang Hames233a60e2009-11-03 23:52:08 +00002034 SlotIndex LastUseIdx = LR->end.getBaseIndex();
Evan Chengd120ffd2007-12-05 10:24:35 +00002035 MachineInstr *LastUse = getInstructionFromIndex(LastUseIdx);
Evan Cheng6130f662008-03-05 00:59:57 +00002036 int UseIdx = LastUse->findRegisterUseOperandIdx(LI->reg, false);
Evan Chengb50bb8c2007-12-05 08:16:32 +00002037 assert(UseIdx != -1);
Evan Chenga24752f2009-03-19 20:30:06 +00002038 if (!LastUse->isRegTiedToDefOperand(UseIdx)) {
Evan Chengb50bb8c2007-12-05 08:16:32 +00002039 LastUse->getOperand(UseIdx).setIsKill();
Evan Chengd120ffd2007-12-05 10:24:35 +00002040 vrm.addKillPoint(LI->reg, LastUseIdx);
Evan Chengadf85902007-12-05 09:51:10 +00002041 }
Evan Chengb50bb8c2007-12-05 08:16:32 +00002042 }
Evan Cheng597d10d2007-12-04 00:32:23 +00002043 RetNewLIs.push_back(LI);
2044 }
2045 }
Evan Cheng81a03822007-11-17 00:40:40 +00002046
Evan Cheng4cce6b42008-04-11 17:53:36 +00002047 handleSpilledImpDefs(li, vrm, rc, RetNewLIs);
Jakob Stoklund Olesen352d3522010-02-18 21:33:05 +00002048 normalizeSpillWeights(RetNewLIs);
Evan Cheng597d10d2007-12-04 00:32:23 +00002049 return RetNewLIs;
Evan Chengf2fbca62007-11-12 06:35:08 +00002050}
Evan Cheng676dd7c2008-03-11 07:19:34 +00002051
2052/// hasAllocatableSuperReg - Return true if the specified physical register has
2053/// any super register that's allocatable.
2054bool LiveIntervals::hasAllocatableSuperReg(unsigned Reg) const {
2055 for (const unsigned* AS = tri_->getSuperRegisters(Reg); *AS; ++AS)
2056 if (allocatableRegs_[*AS] && hasInterval(*AS))
2057 return true;
2058 return false;
2059}
2060
2061/// getRepresentativeReg - Find the largest super register of the specified
2062/// physical register.
2063unsigned LiveIntervals::getRepresentativeReg(unsigned Reg) const {
2064 // Find the largest super-register that is allocatable.
2065 unsigned BestReg = Reg;
2066 for (const unsigned* AS = tri_->getSuperRegisters(Reg); *AS; ++AS) {
2067 unsigned SuperReg = *AS;
2068 if (!hasAllocatableSuperReg(SuperReg) && hasInterval(SuperReg)) {
2069 BestReg = SuperReg;
2070 break;
2071 }
2072 }
2073 return BestReg;
2074}
2075
2076/// getNumConflictsWithPhysReg - Return the number of uses and defs of the
2077/// specified interval that conflicts with the specified physical register.
2078unsigned LiveIntervals::getNumConflictsWithPhysReg(const LiveInterval &li,
2079 unsigned PhysReg) const {
2080 unsigned NumConflicts = 0;
2081 const LiveInterval &pli = getInterval(getRepresentativeReg(PhysReg));
2082 for (MachineRegisterInfo::reg_iterator I = mri_->reg_begin(li.reg),
2083 E = mri_->reg_end(); I != E; ++I) {
2084 MachineOperand &O = I.getOperand();
2085 MachineInstr *MI = O.getParent();
Evan Cheng28a1e482010-03-30 05:49:07 +00002086 if (MI->isDebugValue())
2087 continue;
Lang Hames233a60e2009-11-03 23:52:08 +00002088 SlotIndex Index = getInstructionIndex(MI);
Evan Cheng676dd7c2008-03-11 07:19:34 +00002089 if (pli.liveAt(Index))
2090 ++NumConflicts;
2091 }
2092 return NumConflicts;
2093}
2094
2095/// spillPhysRegAroundRegDefsUses - Spill the specified physical register
Evan Cheng2824a652009-03-23 18:24:37 +00002096/// around all defs and uses of the specified interval. Return true if it
2097/// was able to cut its interval.
2098bool LiveIntervals::spillPhysRegAroundRegDefsUses(const LiveInterval &li,
Evan Cheng676dd7c2008-03-11 07:19:34 +00002099 unsigned PhysReg, VirtRegMap &vrm) {
2100 unsigned SpillReg = getRepresentativeReg(PhysReg);
2101
2102 for (const unsigned *AS = tri_->getAliasSet(PhysReg); *AS; ++AS)
2103 // If there are registers which alias PhysReg, but which are not a
2104 // sub-register of the chosen representative super register. Assert
2105 // since we can't handle it yet.
Dan Gohman70f2f652009-04-13 15:22:29 +00002106 assert(*AS == SpillReg || !allocatableRegs_[*AS] || !hasInterval(*AS) ||
Evan Cheng676dd7c2008-03-11 07:19:34 +00002107 tri_->isSuperRegister(*AS, SpillReg));
2108
Evan Cheng2824a652009-03-23 18:24:37 +00002109 bool Cut = false;
Evan Cheng0222a8c2009-10-20 01:31:09 +00002110 SmallVector<unsigned, 4> PRegs;
2111 if (hasInterval(SpillReg))
2112 PRegs.push_back(SpillReg);
2113 else {
2114 SmallSet<unsigned, 4> Added;
2115 for (const unsigned* AS = tri_->getSubRegisters(SpillReg); *AS; ++AS)
2116 if (Added.insert(*AS) && hasInterval(*AS)) {
2117 PRegs.push_back(*AS);
2118 for (const unsigned* ASS = tri_->getSubRegisters(*AS); *ASS; ++ASS)
2119 Added.insert(*ASS);
2120 }
2121 }
2122
Evan Cheng676dd7c2008-03-11 07:19:34 +00002123 SmallPtrSet<MachineInstr*, 8> SeenMIs;
2124 for (MachineRegisterInfo::reg_iterator I = mri_->reg_begin(li.reg),
2125 E = mri_->reg_end(); I != E; ++I) {
2126 MachineOperand &O = I.getOperand();
2127 MachineInstr *MI = O.getParent();
Evan Cheng28a1e482010-03-30 05:49:07 +00002128 if (MI->isDebugValue() || SeenMIs.count(MI))
Evan Cheng676dd7c2008-03-11 07:19:34 +00002129 continue;
2130 SeenMIs.insert(MI);
Lang Hames233a60e2009-11-03 23:52:08 +00002131 SlotIndex Index = getInstructionIndex(MI);
Evan Cheng0222a8c2009-10-20 01:31:09 +00002132 for (unsigned i = 0, e = PRegs.size(); i != e; ++i) {
2133 unsigned PReg = PRegs[i];
2134 LiveInterval &pli = getInterval(PReg);
2135 if (!pli.liveAt(Index))
2136 continue;
2137 vrm.addEmergencySpill(PReg, MI);
Lang Hames233a60e2009-11-03 23:52:08 +00002138 SlotIndex StartIdx = Index.getLoadIndex();
2139 SlotIndex EndIdx = Index.getNextIndex().getBaseIndex();
Evan Cheng2824a652009-03-23 18:24:37 +00002140 if (pli.isInOneLiveRange(StartIdx, EndIdx)) {
Evan Cheng5a3c6a82009-01-29 02:20:59 +00002141 pli.removeRange(StartIdx, EndIdx);
Evan Cheng2824a652009-03-23 18:24:37 +00002142 Cut = true;
2143 } else {
Torok Edwin7d696d82009-07-11 13:10:19 +00002144 std::string msg;
2145 raw_string_ostream Msg(msg);
2146 Msg << "Ran out of registers during register allocation!";
Chris Lattner518bb532010-02-09 19:54:29 +00002147 if (MI->isInlineAsm()) {
Torok Edwin7d696d82009-07-11 13:10:19 +00002148 Msg << "\nPlease check your inline asm statement for invalid "
Evan Cheng0222a8c2009-10-20 01:31:09 +00002149 << "constraints:\n";
Torok Edwin7d696d82009-07-11 13:10:19 +00002150 MI->print(Msg, tm_);
Evan Cheng5a3c6a82009-01-29 02:20:59 +00002151 }
Chris Lattner75361b62010-04-07 22:58:41 +00002152 report_fatal_error(Msg.str());
Evan Cheng5a3c6a82009-01-29 02:20:59 +00002153 }
Evan Cheng0222a8c2009-10-20 01:31:09 +00002154 for (const unsigned* AS = tri_->getSubRegisters(PReg); *AS; ++AS) {
Evan Cheng676dd7c2008-03-11 07:19:34 +00002155 if (!hasInterval(*AS))
2156 continue;
2157 LiveInterval &spli = getInterval(*AS);
2158 if (spli.liveAt(Index))
Lang Hames233a60e2009-11-03 23:52:08 +00002159 spli.removeRange(Index.getLoadIndex(),
2160 Index.getNextIndex().getBaseIndex());
Evan Cheng676dd7c2008-03-11 07:19:34 +00002161 }
2162 }
2163 }
Evan Cheng2824a652009-03-23 18:24:37 +00002164 return Cut;
Evan Cheng676dd7c2008-03-11 07:19:34 +00002165}
Owen Andersonc4dc1322008-06-05 17:15:43 +00002166
2167LiveRange LiveIntervals::addLiveRangeToEndOfBlock(unsigned reg,
Lang Hamesffd13262009-07-09 03:57:02 +00002168 MachineInstr* startInst) {
Owen Andersonc4dc1322008-06-05 17:15:43 +00002169 LiveInterval& Interval = getOrCreateInterval(reg);
2170 VNInfo* VN = Interval.getNextValue(
Lang Hames233a60e2009-11-03 23:52:08 +00002171 SlotIndex(getInstructionIndex(startInst).getDefIndex()),
Lang Hames86511252009-09-04 20:41:11 +00002172 startInst, true, getVNInfoAllocator());
Lang Hames857c4e02009-06-17 21:01:20 +00002173 VN->setHasPHIKill(true);
Lang Hames233a60e2009-11-03 23:52:08 +00002174 VN->kills.push_back(indexes_->getTerminatorGap(startInst->getParent()));
Lang Hames86511252009-09-04 20:41:11 +00002175 LiveRange LR(
Lang Hames233a60e2009-11-03 23:52:08 +00002176 SlotIndex(getInstructionIndex(startInst).getDefIndex()),
Lang Hames74ab5ee2009-12-22 00:11:50 +00002177 getMBBEndIdx(startInst->getParent()), VN);
Owen Andersonc4dc1322008-06-05 17:15:43 +00002178 Interval.addRange(LR);
2179
2180 return LR;
2181}
David Greeneb5257662009-08-03 21:55:09 +00002182