blob: 30ed107668ac0e57bad70af52c4a854f98c3ed6f [file] [log] [blame]
Alkis Evlogimenos34d9bc92004-02-23 23:08:11 +00001//===-- llvm/CodeGen/VirtRegMap.cpp - Virtual Register Map ----------------===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Alkis Evlogimenos34d9bc92004-02-23 23:08:11 +00007//
8//===----------------------------------------------------------------------===//
9//
Chris Lattner8c4d88d2004-09-30 01:54:45 +000010// This file implements the VirtRegMap class.
11//
12// It also contains implementations of the the Spiller interface, which, given a
13// virtual register map and a machine function, eliminates all virtual
14// references by replacing them with physical register references - adding spill
Alkis Evlogimenos0d6c5b62004-02-24 08:58:30 +000015// code as necessary.
Alkis Evlogimenos34d9bc92004-02-23 23:08:11 +000016//
17//===----------------------------------------------------------------------===//
18
Chris Lattner8c4d88d2004-09-30 01:54:45 +000019#define DEBUG_TYPE "spiller"
Alkis Evlogimenos34d9bc92004-02-23 23:08:11 +000020#include "VirtRegMap.h"
Alkis Evlogimenos0d6c5b62004-02-24 08:58:30 +000021#include "llvm/Function.h"
Alkis Evlogimenos34d9bc92004-02-23 23:08:11 +000022#include "llvm/CodeGen/MachineFrameInfo.h"
Chris Lattner8c4d88d2004-09-30 01:54:45 +000023#include "llvm/CodeGen/MachineFunction.h"
Evan Cheng4cce6b42008-04-11 17:53:36 +000024#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000025#include "llvm/CodeGen/MachineRegisterInfo.h"
Alkis Evlogimenos34d9bc92004-02-23 23:08:11 +000026#include "llvm/Target/TargetMachine.h"
Alkis Evlogimenos0d6c5b62004-02-24 08:58:30 +000027#include "llvm/Target/TargetInstrInfo.h"
Reid Spencer551ccae2004-09-01 22:55:40 +000028#include "llvm/Support/CommandLine.h"
29#include "llvm/Support/Debug.h"
Chris Lattnera4f0b3a2006-08-27 12:54:02 +000030#include "llvm/Support/Compiler.h"
Evan Cheng957840b2007-02-21 02:22:03 +000031#include "llvm/ADT/BitVector.h"
Evan Chengcb742662008-06-04 09:16:33 +000032#include "llvm/ADT/DenseMap.h"
Reid Spencer551ccae2004-09-01 22:55:40 +000033#include "llvm/ADT/Statistic.h"
34#include "llvm/ADT/STLExtras.h"
Chris Lattner08a4d5a2007-01-23 00:59:48 +000035#include "llvm/ADT/SmallSet.h"
Chris Lattner27f29162004-10-26 15:35:58 +000036#include <algorithm>
Alkis Evlogimenos34d9bc92004-02-23 23:08:11 +000037using namespace llvm;
38
Evan Cheng87bb9912008-06-13 23:58:02 +000039STATISTIC(NumSpills , "Number of register spills");
Evan Cheng625986a2008-06-18 07:47:28 +000040STATISTIC(NumPSpills , "Number of physical register spills");
Evan Cheng87bb9912008-06-13 23:58:02 +000041STATISTIC(NumReMats , "Number of re-materialization");
42STATISTIC(NumDRM , "Number of re-materializable defs elided");
43STATISTIC(NumStores , "Number of stores added");
44STATISTIC(NumLoads , "Number of loads added");
45STATISTIC(NumReused , "Number of values reused");
46STATISTIC(NumDSE , "Number of dead stores elided");
47STATISTIC(NumDCE , "Number of copies elided");
48STATISTIC(NumDSS , "Number of dead spill slots removed");
49STATISTIC(NumCommutes, "Number of instructions commuted");
Alkis Evlogimenos0d6c5b62004-02-24 08:58:30 +000050
Chris Lattnercd3245a2006-12-19 22:41:21 +000051namespace {
Chris Lattner8c4d88d2004-09-30 01:54:45 +000052 enum SpillerName { simple, local };
Alkis Evlogimenos34d9bc92004-02-23 23:08:11 +000053}
54
Dan Gohman844731a2008-05-13 00:00:25 +000055static cl::opt<SpillerName>
56SpillerOpt("spiller",
57 cl::desc("Spiller to use: (default: local)"),
58 cl::Prefix,
59 cl::values(clEnumVal(simple, " simple spiller"),
60 clEnumVal(local, " local spiller"),
61 clEnumValEnd),
62 cl::init(local));
63
Chris Lattner8c4d88d2004-09-30 01:54:45 +000064//===----------------------------------------------------------------------===//
65// VirtRegMap implementation
66//===----------------------------------------------------------------------===//
67
Chris Lattner29268692006-09-05 02:12:02 +000068VirtRegMap::VirtRegMap(MachineFunction &mf)
69 : TII(*mf.getTarget().getInstrInfo()), MF(mf),
Evan Cheng2638e1a2007-03-20 08:13:50 +000070 Virt2PhysMap(NO_PHYS_REG), Virt2StackSlotMap(NO_STACK_SLOT),
Evan Cheng81a03822007-11-17 00:40:40 +000071 Virt2ReMatIdMap(NO_STACK_SLOT), Virt2SplitMap(0),
Evan Chengd3653122008-02-27 03:04:06 +000072 Virt2SplitKillMap(0), ReMatMap(NULL), ReMatId(MAX_STACK_SLOT+1),
73 LowSpillSlot(NO_STACK_SLOT), HighSpillSlot(NO_STACK_SLOT) {
74 SpillSlotToUsesMap.resize(8);
Evan Cheng4cce6b42008-04-11 17:53:36 +000075 ImplicitDefed.resize(MF.getRegInfo().getLastVirtReg()+1-
76 TargetRegisterInfo::FirstVirtualRegister);
Chris Lattner29268692006-09-05 02:12:02 +000077 grow();
78}
79
Chris Lattner8c4d88d2004-09-30 01:54:45 +000080void VirtRegMap::grow() {
Chris Lattner84bc5422007-12-31 04:13:23 +000081 unsigned LastVirtReg = MF.getRegInfo().getLastVirtReg();
Evan Cheng549f27d32007-08-13 23:45:17 +000082 Virt2PhysMap.grow(LastVirtReg);
83 Virt2StackSlotMap.grow(LastVirtReg);
84 Virt2ReMatIdMap.grow(LastVirtReg);
Evan Cheng81a03822007-11-17 00:40:40 +000085 Virt2SplitMap.grow(LastVirtReg);
Evan Chengadf85902007-12-05 09:51:10 +000086 Virt2SplitKillMap.grow(LastVirtReg);
Evan Cheng549f27d32007-08-13 23:45:17 +000087 ReMatMap.grow(LastVirtReg);
Evan Cheng4cce6b42008-04-11 17:53:36 +000088 ImplicitDefed.resize(LastVirtReg-TargetRegisterInfo::FirstVirtualRegister+1);
Alkis Evlogimenos34d9bc92004-02-23 23:08:11 +000089}
90
Chris Lattner8c4d88d2004-09-30 01:54:45 +000091int VirtRegMap::assignVirt2StackSlot(unsigned virtReg) {
Dan Gohman6f0d0242008-02-10 18:45:23 +000092 assert(TargetRegisterInfo::isVirtualRegister(virtReg));
Chris Lattner7f690e62004-09-30 02:15:18 +000093 assert(Virt2StackSlotMap[virtReg] == NO_STACK_SLOT &&
Chris Lattner8c4d88d2004-09-30 01:54:45 +000094 "attempt to assign stack slot to already spilled register");
Chris Lattner84bc5422007-12-31 04:13:23 +000095 const TargetRegisterClass* RC = MF.getRegInfo().getRegClass(virtReg);
Evan Chengd3653122008-02-27 03:04:06 +000096 int SS = MF.getFrameInfo()->CreateStackObject(RC->getSize(),
97 RC->getAlignment());
98 if (LowSpillSlot == NO_STACK_SLOT)
99 LowSpillSlot = SS;
100 if (HighSpillSlot == NO_STACK_SLOT || SS > HighSpillSlot)
101 HighSpillSlot = SS;
102 unsigned Idx = SS-LowSpillSlot;
103 while (Idx >= SpillSlotToUsesMap.size())
104 SpillSlotToUsesMap.resize(SpillSlotToUsesMap.size()*2);
105 Virt2StackSlotMap[virtReg] = SS;
Chris Lattner8c4d88d2004-09-30 01:54:45 +0000106 ++NumSpills;
Evan Chengd3653122008-02-27 03:04:06 +0000107 return SS;
Chris Lattner8c4d88d2004-09-30 01:54:45 +0000108}
109
Evan Chengd3653122008-02-27 03:04:06 +0000110void VirtRegMap::assignVirt2StackSlot(unsigned virtReg, int SS) {
Dan Gohman6f0d0242008-02-10 18:45:23 +0000111 assert(TargetRegisterInfo::isVirtualRegister(virtReg));
Chris Lattner7f690e62004-09-30 02:15:18 +0000112 assert(Virt2StackSlotMap[virtReg] == NO_STACK_SLOT &&
Chris Lattner8c4d88d2004-09-30 01:54:45 +0000113 "attempt to assign stack slot to already spilled register");
Evan Chengd3653122008-02-27 03:04:06 +0000114 assert((SS >= 0 ||
115 (SS >= MF.getFrameInfo()->getObjectIndexBegin())) &&
Evan Cheng91935142007-04-04 07:40:01 +0000116 "illegal fixed frame index");
Evan Chengd3653122008-02-27 03:04:06 +0000117 Virt2StackSlotMap[virtReg] = SS;
Alkis Evlogimenos38af59a2004-05-29 20:38:05 +0000118}
119
Evan Cheng2638e1a2007-03-20 08:13:50 +0000120int VirtRegMap::assignVirtReMatId(unsigned virtReg) {
Dan Gohman6f0d0242008-02-10 18:45:23 +0000121 assert(TargetRegisterInfo::isVirtualRegister(virtReg));
Evan Cheng549f27d32007-08-13 23:45:17 +0000122 assert(Virt2ReMatIdMap[virtReg] == NO_STACK_SLOT &&
Evan Cheng2638e1a2007-03-20 08:13:50 +0000123 "attempt to assign re-mat id to already spilled register");
Evan Cheng549f27d32007-08-13 23:45:17 +0000124 Virt2ReMatIdMap[virtReg] = ReMatId;
Evan Cheng2638e1a2007-03-20 08:13:50 +0000125 return ReMatId++;
126}
127
Evan Cheng549f27d32007-08-13 23:45:17 +0000128void VirtRegMap::assignVirtReMatId(unsigned virtReg, int id) {
Dan Gohman6f0d0242008-02-10 18:45:23 +0000129 assert(TargetRegisterInfo::isVirtualRegister(virtReg));
Evan Cheng549f27d32007-08-13 23:45:17 +0000130 assert(Virt2ReMatIdMap[virtReg] == NO_STACK_SLOT &&
131 "attempt to assign re-mat id to already spilled register");
132 Virt2ReMatIdMap[virtReg] = id;
133}
134
Evan Cheng676dd7c2008-03-11 07:19:34 +0000135int VirtRegMap::getEmergencySpillSlot(const TargetRegisterClass *RC) {
136 std::map<const TargetRegisterClass*, int>::iterator I =
137 EmergencySpillSlots.find(RC);
138 if (I != EmergencySpillSlots.end())
139 return I->second;
140 int SS = MF.getFrameInfo()->CreateStackObject(RC->getSize(),
141 RC->getAlignment());
142 if (LowSpillSlot == NO_STACK_SLOT)
143 LowSpillSlot = SS;
144 if (HighSpillSlot == NO_STACK_SLOT || SS > HighSpillSlot)
145 HighSpillSlot = SS;
146 I->second = SS;
147 return SS;
148}
149
Evan Chengd3653122008-02-27 03:04:06 +0000150void VirtRegMap::addSpillSlotUse(int FI, MachineInstr *MI) {
151 if (!MF.getFrameInfo()->isFixedObjectIndex(FI)) {
David Greenecff86082008-05-22 21:12:21 +0000152 // If FI < LowSpillSlot, this stack reference was produced by
153 // instruction selection and is not a spill
154 if (FI >= LowSpillSlot) {
155 assert(FI >= 0 && "Spill slot index should not be negative!");
Bill Wendlingf3061f82008-05-23 01:29:08 +0000156 assert((unsigned)FI-LowSpillSlot < SpillSlotToUsesMap.size()
David Greenecff86082008-05-22 21:12:21 +0000157 && "Invalid spill slot");
158 SpillSlotToUsesMap[FI-LowSpillSlot].insert(MI);
159 }
Evan Chengd3653122008-02-27 03:04:06 +0000160 }
161}
162
Chris Lattnerbec6a9e2004-10-01 23:15:36 +0000163void VirtRegMap::virtFolded(unsigned VirtReg, MachineInstr *OldMI,
Evan Chengaee4af62007-12-02 08:30:39 +0000164 MachineInstr *NewMI, ModRef MRInfo) {
Chris Lattnerbec6a9e2004-10-01 23:15:36 +0000165 // Move previous memory references folded to new instruction.
166 MI2VirtMapTy::iterator IP = MI2VirtMap.lower_bound(NewMI);
Misha Brukmanedf128a2005-04-21 22:36:52 +0000167 for (MI2VirtMapTy::iterator I = MI2VirtMap.lower_bound(OldMI),
Chris Lattnerbec6a9e2004-10-01 23:15:36 +0000168 E = MI2VirtMap.end(); I != E && I->first == OldMI; ) {
169 MI2VirtMap.insert(IP, std::make_pair(NewMI, I->second));
Chris Lattnerdbea9732004-09-30 16:35:08 +0000170 MI2VirtMap.erase(I++);
Chris Lattner8c4d88d2004-09-30 01:54:45 +0000171 }
Chris Lattnerdbea9732004-09-30 16:35:08 +0000172
Chris Lattner8c4d88d2004-09-30 01:54:45 +0000173 // add new memory reference
Chris Lattnerbec6a9e2004-10-01 23:15:36 +0000174 MI2VirtMap.insert(IP, std::make_pair(NewMI, std::make_pair(VirtReg, MRInfo)));
Alkis Evlogimenos5f375022004-03-01 20:05:10 +0000175}
176
Evan Cheng7f566252007-10-13 02:50:24 +0000177void VirtRegMap::virtFolded(unsigned VirtReg, MachineInstr *MI, ModRef MRInfo) {
178 MI2VirtMapTy::iterator IP = MI2VirtMap.lower_bound(MI);
179 MI2VirtMap.insert(IP, std::make_pair(MI, std::make_pair(VirtReg, MRInfo)));
180}
181
Evan Chengd3653122008-02-27 03:04:06 +0000182void VirtRegMap::RemoveMachineInstrFromMaps(MachineInstr *MI) {
183 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
184 MachineOperand &MO = MI->getOperand(i);
185 if (!MO.isFrameIndex())
186 continue;
187 int FI = MO.getIndex();
188 if (MF.getFrameInfo()->isFixedObjectIndex(FI))
189 continue;
David Greenecff86082008-05-22 21:12:21 +0000190 // This stack reference was produced by instruction selection and
191 // is not a spill
192 if (FI < LowSpillSlot)
193 continue;
Bill Wendlingf3061f82008-05-23 01:29:08 +0000194 assert((unsigned)FI-LowSpillSlot < SpillSlotToUsesMap.size()
David Greenecff86082008-05-22 21:12:21 +0000195 && "Invalid spill slot");
Evan Chengd3653122008-02-27 03:04:06 +0000196 SpillSlotToUsesMap[FI-LowSpillSlot].erase(MI);
197 }
198 MI2VirtMap.erase(MI);
199 SpillPt2VirtMap.erase(MI);
200 RestorePt2VirtMap.erase(MI);
Evan Cheng676dd7c2008-03-11 07:19:34 +0000201 EmergencySpillMap.erase(MI);
Evan Chengd3653122008-02-27 03:04:06 +0000202}
203
Chris Lattner7f690e62004-09-30 02:15:18 +0000204void VirtRegMap::print(std::ostream &OS) const {
Dan Gohman6f0d0242008-02-10 18:45:23 +0000205 const TargetRegisterInfo* TRI = MF.getTarget().getRegisterInfo();
Alkis Evlogimenos34d9bc92004-02-23 23:08:11 +0000206
Chris Lattner7f690e62004-09-30 02:15:18 +0000207 OS << "********** REGISTER MAP **********\n";
Dan Gohman6f0d0242008-02-10 18:45:23 +0000208 for (unsigned i = TargetRegisterInfo::FirstVirtualRegister,
Chris Lattner84bc5422007-12-31 04:13:23 +0000209 e = MF.getRegInfo().getLastVirtReg(); i <= e; ++i) {
Chris Lattner7f690e62004-09-30 02:15:18 +0000210 if (Virt2PhysMap[i] != (unsigned)VirtRegMap::NO_PHYS_REG)
Bill Wendlinge6d088a2008-02-26 21:47:57 +0000211 OS << "[reg" << i << " -> " << TRI->getName(Virt2PhysMap[i])
Bill Wendling74ab84c2008-02-26 21:11:01 +0000212 << "]\n";
Chris Lattner8c4d88d2004-09-30 01:54:45 +0000213 }
214
Dan Gohman6f0d0242008-02-10 18:45:23 +0000215 for (unsigned i = TargetRegisterInfo::FirstVirtualRegister,
Chris Lattner84bc5422007-12-31 04:13:23 +0000216 e = MF.getRegInfo().getLastVirtReg(); i <= e; ++i)
Chris Lattner7f690e62004-09-30 02:15:18 +0000217 if (Virt2StackSlotMap[i] != VirtRegMap::NO_STACK_SLOT)
218 OS << "[reg" << i << " -> fi#" << Virt2StackSlotMap[i] << "]\n";
219 OS << '\n';
Alkis Evlogimenos34d9bc92004-02-23 23:08:11 +0000220}
Alkis Evlogimenos0d6c5b62004-02-24 08:58:30 +0000221
Bill Wendlingb2b9c202006-11-17 02:09:07 +0000222void VirtRegMap::dump() const {
Dan Gohmanb5769312008-03-12 20:52:10 +0000223 print(cerr);
Bill Wendlingb2b9c202006-11-17 02:09:07 +0000224}
Alkis Evlogimenosdd420e02004-03-01 23:18:15 +0000225
Chris Lattner8c4d88d2004-09-30 01:54:45 +0000226
227//===----------------------------------------------------------------------===//
228// Simple Spiller Implementation
229//===----------------------------------------------------------------------===//
230
231Spiller::~Spiller() {}
Alkis Evlogimenosdd420e02004-03-01 23:18:15 +0000232
Alkis Evlogimenos0d6c5b62004-02-24 08:58:30 +0000233namespace {
Chris Lattnerf8c68f62006-06-28 22:17:39 +0000234 struct VISIBILITY_HIDDEN SimpleSpiller : public Spiller {
Chris Lattner35f27052006-05-01 21:16:03 +0000235 bool runOnMachineFunction(MachineFunction& mf, VirtRegMap &VRM);
Chris Lattner8c4d88d2004-09-30 01:54:45 +0000236 };
Alkis Evlogimenos0d6c5b62004-02-24 08:58:30 +0000237}
238
Chris Lattner35f27052006-05-01 21:16:03 +0000239bool SimpleSpiller::runOnMachineFunction(MachineFunction &MF, VirtRegMap &VRM) {
Bill Wendlingb2b9c202006-11-17 02:09:07 +0000240 DOUT << "********** REWRITE MACHINE CODE **********\n";
241 DOUT << "********** Function: " << MF.getFunction()->getName() << '\n';
Chris Lattnerb0f31bf2005-01-23 22:45:13 +0000242 const TargetMachine &TM = MF.getTarget();
Owen Andersonf6372aa2008-01-01 21:11:32 +0000243 const TargetInstrInfo &TII = *TM.getInstrInfo();
244
Chris Lattner8c4d88d2004-09-30 01:54:45 +0000245
Chris Lattner4ea1b822004-09-30 02:33:48 +0000246 // LoadedRegs - Keep track of which vregs are loaded, so that we only load
247 // each vreg once (in the case where a spilled vreg is used by multiple
248 // operands). This is always smaller than the number of operands to the
249 // current machine instr, so it should be small.
250 std::vector<unsigned> LoadedRegs;
Chris Lattner8c4d88d2004-09-30 01:54:45 +0000251
Chris Lattner0fc27cc2004-09-30 02:59:33 +0000252 for (MachineFunction::iterator MBBI = MF.begin(), E = MF.end();
253 MBBI != E; ++MBBI) {
Bill Wendlingb2b9c202006-11-17 02:09:07 +0000254 DOUT << MBBI->getBasicBlock()->getName() << ":\n";
Chris Lattner0fc27cc2004-09-30 02:59:33 +0000255 MachineBasicBlock &MBB = *MBBI;
256 for (MachineBasicBlock::iterator MII = MBB.begin(),
257 E = MBB.end(); MII != E; ++MII) {
258 MachineInstr &MI = *MII;
259 for (unsigned i = 0, e = MI.getNumOperands(); i != e; ++i) {
Chris Lattner7fb64342004-10-01 19:04:51 +0000260 MachineOperand &MO = MI.getOperand(i);
Anton Korobeynikov4c71dfe2008-02-20 11:10:28 +0000261 if (MO.isRegister() && MO.getReg()) {
Dan Gohman6f0d0242008-02-10 18:45:23 +0000262 if (TargetRegisterInfo::isVirtualRegister(MO.getReg())) {
Chris Lattner886dd912005-04-04 21:35:34 +0000263 unsigned VirtReg = MO.getReg();
264 unsigned PhysReg = VRM.getPhys(VirtReg);
Evan Cheng549f27d32007-08-13 23:45:17 +0000265 if (!VRM.isAssignedReg(VirtReg)) {
Chris Lattner886dd912005-04-04 21:35:34 +0000266 int StackSlot = VRM.getStackSlot(VirtReg);
Chris Lattnerbf9716b2005-09-30 01:29:00 +0000267 const TargetRegisterClass* RC =
Chris Lattner84bc5422007-12-31 04:13:23 +0000268 MF.getRegInfo().getRegClass(VirtReg);
Misha Brukmanedf128a2005-04-21 22:36:52 +0000269
Chris Lattner886dd912005-04-04 21:35:34 +0000270 if (MO.isUse() &&
271 std::find(LoadedRegs.begin(), LoadedRegs.end(), VirtReg)
272 == LoadedRegs.end()) {
Owen Andersonf6372aa2008-01-01 21:11:32 +0000273 TII.loadRegFromStackSlot(MBB, &MI, PhysReg, StackSlot, RC);
Evan Chengd3653122008-02-27 03:04:06 +0000274 MachineInstr *LoadMI = prior(MII);
275 VRM.addSpillSlotUse(StackSlot, LoadMI);
Chris Lattner886dd912005-04-04 21:35:34 +0000276 LoadedRegs.push_back(VirtReg);
277 ++NumLoads;
Evan Chengd3653122008-02-27 03:04:06 +0000278 DOUT << '\t' << *LoadMI;
Chris Lattner886dd912005-04-04 21:35:34 +0000279 }
Misha Brukmanedf128a2005-04-21 22:36:52 +0000280
Chris Lattner886dd912005-04-04 21:35:34 +0000281 if (MO.isDef()) {
Owen Andersonf6372aa2008-01-01 21:11:32 +0000282 TII.storeRegToStackSlot(MBB, next(MII), PhysReg, true,
Evan Chengd64b5c82007-12-05 03:14:33 +0000283 StackSlot, RC);
Evan Chengd3653122008-02-27 03:04:06 +0000284 MachineInstr *StoreMI = next(MII);
285 VRM.addSpillSlotUse(StackSlot, StoreMI);
Chris Lattner886dd912005-04-04 21:35:34 +0000286 ++NumStores;
287 }
Chris Lattner0fc27cc2004-09-30 02:59:33 +0000288 }
Chris Lattner84bc5422007-12-31 04:13:23 +0000289 MF.getRegInfo().setPhysRegUsed(PhysReg);
Chris Lattnere53f4a02006-05-04 17:52:23 +0000290 MI.getOperand(i).setReg(PhysReg);
Chris Lattner886dd912005-04-04 21:35:34 +0000291 } else {
Chris Lattner84bc5422007-12-31 04:13:23 +0000292 MF.getRegInfo().setPhysRegUsed(MO.getReg());
Chris Lattner8c4d88d2004-09-30 01:54:45 +0000293 }
Anton Korobeynikov4c71dfe2008-02-20 11:10:28 +0000294 }
Chris Lattner8c4d88d2004-09-30 01:54:45 +0000295 }
Chris Lattner886dd912005-04-04 21:35:34 +0000296
Bill Wendlingb2b9c202006-11-17 02:09:07 +0000297 DOUT << '\t' << MI;
Chris Lattner4ea1b822004-09-30 02:33:48 +0000298 LoadedRegs.clear();
Alkis Evlogimenosdd420e02004-03-01 23:18:15 +0000299 }
Chris Lattner8c4d88d2004-09-30 01:54:45 +0000300 }
301 return true;
302}
303
304//===----------------------------------------------------------------------===//
305// Local Spiller Implementation
306//===----------------------------------------------------------------------===//
307
308namespace {
Evan Cheng66f71632007-10-19 21:23:22 +0000309 class AvailableSpills;
310
Chris Lattner7fb64342004-10-01 19:04:51 +0000311 /// LocalSpiller - This spiller does a simple pass over the machine basic
312 /// block to attempt to keep spills in registers as much as possible for
313 /// blocks that have low register pressure (the vreg may be spilled due to
314 /// register pressure in other blocks).
Chris Lattnerf8c68f62006-06-28 22:17:39 +0000315 class VISIBILITY_HIDDEN LocalSpiller : public Spiller {
Chris Lattner84bc5422007-12-31 04:13:23 +0000316 MachineRegisterInfo *RegInfo;
Dan Gohman6f0d0242008-02-10 18:45:23 +0000317 const TargetRegisterInfo *TRI;
Chris Lattner7fb64342004-10-01 19:04:51 +0000318 const TargetInstrInfo *TII;
Evan Cheng7a0f1852008-05-20 08:13:21 +0000319 DenseMap<MachineInstr*, unsigned> DistanceMap;
Chris Lattner8c4d88d2004-09-30 01:54:45 +0000320 public:
Chris Lattner35f27052006-05-01 21:16:03 +0000321 bool runOnMachineFunction(MachineFunction &MF, VirtRegMap &VRM) {
Chris Lattner84bc5422007-12-31 04:13:23 +0000322 RegInfo = &MF.getRegInfo();
Dan Gohman6f0d0242008-02-10 18:45:23 +0000323 TRI = MF.getTarget().getRegisterInfo();
Chris Lattner7fb64342004-10-01 19:04:51 +0000324 TII = MF.getTarget().getInstrInfo();
Bill Wendlingb2b9c202006-11-17 02:09:07 +0000325 DOUT << "\n**** Local spiller rewriting function '"
326 << MF.getFunction()->getName() << "':\n";
Chris Lattner84bc5422007-12-31 04:13:23 +0000327 DOUT << "**** Machine Instrs (NOTE! Does not include spills and reloads!)"
328 " ****\n";
David Greene04fa32f2007-09-06 16:36:39 +0000329 DEBUG(MF.dump());
Chris Lattner8c4d88d2004-09-30 01:54:45 +0000330
Chris Lattner7fb64342004-10-01 19:04:51 +0000331 for (MachineFunction::iterator MBB = MF.begin(), E = MF.end();
332 MBB != E; ++MBB)
Evan Cheng549f27d32007-08-13 23:45:17 +0000333 RewriteMBB(*MBB, VRM);
David Greene04fa32f2007-09-06 16:36:39 +0000334
Evan Chengd3653122008-02-27 03:04:06 +0000335 // Mark unused spill slots.
336 MachineFrameInfo *MFI = MF.getFrameInfo();
337 int SS = VRM.getLowSpillSlot();
338 if (SS != VirtRegMap::NO_STACK_SLOT)
339 for (int e = VRM.getHighSpillSlot(); SS <= e; ++SS)
340 if (!VRM.isSpillSlotUsed(SS)) {
341 MFI->RemoveStackObject(SS);
342 ++NumDSS;
343 }
344
David Greene04fa32f2007-09-06 16:36:39 +0000345 DOUT << "**** Post Machine Instrs ****\n";
346 DEBUG(MF.dump());
347
Chris Lattner7fb64342004-10-01 19:04:51 +0000348 return true;
349 }
Chris Lattner8c4d88d2004-09-30 01:54:45 +0000350 private:
Evan Cheng7a0f1852008-05-20 08:13:21 +0000351 void TransferDeadness(MachineBasicBlock *MBB, unsigned CurDist,
352 unsigned Reg, BitVector &RegKills,
353 std::vector<MachineOperand*> &KillOps);
Evan Cheng66f71632007-10-19 21:23:22 +0000354 bool PrepForUnfoldOpti(MachineBasicBlock &MBB,
355 MachineBasicBlock::iterator &MII,
356 std::vector<MachineInstr*> &MaybeDeadStores,
357 AvailableSpills &Spills, BitVector &RegKills,
358 std::vector<MachineOperand*> &KillOps,
359 VirtRegMap &VRM);
Evan Cheng87bb9912008-06-13 23:58:02 +0000360 bool CommuteToFoldReload(MachineBasicBlock &MBB,
361 MachineBasicBlock::iterator &MII,
362 unsigned VirtReg, unsigned SrcReg, int SS,
363 BitVector &RegKills,
364 std::vector<MachineOperand*> &KillOps,
365 const TargetRegisterInfo *TRI,
366 VirtRegMap &VRM);
Evan Cheng81a03822007-11-17 00:40:40 +0000367 void SpillRegToStackSlot(MachineBasicBlock &MBB,
368 MachineBasicBlock::iterator &MII,
369 int Idx, unsigned PhysReg, int StackSlot,
370 const TargetRegisterClass *RC,
Evan Cheng35a3e4a2007-12-04 19:19:45 +0000371 bool isAvailable, MachineInstr *&LastStore,
Evan Cheng81a03822007-11-17 00:40:40 +0000372 AvailableSpills &Spills,
373 SmallSet<MachineInstr*, 4> &ReMatDefs,
374 BitVector &RegKills,
375 std::vector<MachineOperand*> &KillOps,
Evan Chenge4b39002007-12-03 21:31:55 +0000376 VirtRegMap &VRM);
Evan Cheng549f27d32007-08-13 23:45:17 +0000377 void RewriteMBB(MachineBasicBlock &MBB, VirtRegMap &VRM);
Chris Lattner8c4d88d2004-09-30 01:54:45 +0000378 };
379}
380
Chris Lattner66cf80f2006-02-03 23:13:58 +0000381/// AvailableSpills - As the local spiller is scanning and rewriting an MBB from
Evan Cheng549f27d32007-08-13 23:45:17 +0000382/// top down, keep track of which spills slots or remat are available in each
383/// register.
Chris Lattner593c9582006-02-03 23:28:46 +0000384///
385/// Note that not all physregs are created equal here. In particular, some
386/// physregs are reloads that we are allowed to clobber or ignore at any time.
387/// Other physregs are values that the register allocated program is using that
388/// we cannot CHANGE, but we can read if we like. We keep track of this on a
Evan Cheng549f27d32007-08-13 23:45:17 +0000389/// per-stack-slot / remat id basis as the low bit in the value of the
390/// SpillSlotsAvailable entries. The predicate 'canClobberPhysReg()' checks
391/// this bit and addAvailable sets it if.
Chris Lattnerf8c68f62006-06-28 22:17:39 +0000392namespace {
393class VISIBILITY_HIDDEN AvailableSpills {
Dan Gohman6f0d0242008-02-10 18:45:23 +0000394 const TargetRegisterInfo *TRI;
Chris Lattner66cf80f2006-02-03 23:13:58 +0000395 const TargetInstrInfo *TII;
396
Evan Cheng549f27d32007-08-13 23:45:17 +0000397 // SpillSlotsOrReMatsAvailable - This map keeps track of all of the spilled
398 // or remat'ed virtual register values that are still available, due to being
399 // loaded or stored to, but not invalidated yet.
400 std::map<int, unsigned> SpillSlotsOrReMatsAvailable;
Chris Lattner66cf80f2006-02-03 23:13:58 +0000401
Evan Cheng549f27d32007-08-13 23:45:17 +0000402 // PhysRegsAvailable - This is the inverse of SpillSlotsOrReMatsAvailable,
403 // indicating which stack slot values are currently held by a physreg. This
404 // is used to invalidate entries in SpillSlotsOrReMatsAvailable when a
405 // physreg is modified.
Chris Lattner66cf80f2006-02-03 23:13:58 +0000406 std::multimap<unsigned, int> PhysRegsAvailable;
407
Evan Cheng7a0d51c2006-12-14 07:54:05 +0000408 void disallowClobberPhysRegOnly(unsigned PhysReg);
409
Chris Lattner66cf80f2006-02-03 23:13:58 +0000410 void ClobberPhysRegOnly(unsigned PhysReg);
411public:
Dan Gohman6f0d0242008-02-10 18:45:23 +0000412 AvailableSpills(const TargetRegisterInfo *tri, const TargetInstrInfo *tii)
413 : TRI(tri), TII(tii) {
Chris Lattner66cf80f2006-02-03 23:13:58 +0000414 }
415
Dan Gohman6f0d0242008-02-10 18:45:23 +0000416 const TargetRegisterInfo *getRegInfo() const { return TRI; }
Evan Cheng91e23902007-02-23 01:13:26 +0000417
Evan Cheng549f27d32007-08-13 23:45:17 +0000418 /// getSpillSlotOrReMatPhysReg - If the specified stack slot or remat is
419 /// available in a physical register, return that PhysReg, otherwise
420 /// return 0.
421 unsigned getSpillSlotOrReMatPhysReg(int Slot) const {
422 std::map<int, unsigned>::const_iterator I =
423 SpillSlotsOrReMatsAvailable.find(Slot);
424 if (I != SpillSlotsOrReMatsAvailable.end()) {
Evan Chengb9591c62007-07-11 08:47:44 +0000425 return I->second >> 1; // Remove the CanClobber bit.
Evan Cheng91e23902007-02-23 01:13:26 +0000426 }
Chris Lattner66cf80f2006-02-03 23:13:58 +0000427 return 0;
428 }
Evan Chengde4e9422007-02-25 09:51:27 +0000429
Evan Cheng549f27d32007-08-13 23:45:17 +0000430 /// addAvailable - Mark that the specified stack slot / remat is available in
431 /// the specified physreg. If CanClobber is true, the physreg can be modified
432 /// at any time without changing the semantics of the program.
433 void addAvailable(int SlotOrReMat, MachineInstr *MI, unsigned Reg,
Evan Cheng91e23902007-02-23 01:13:26 +0000434 bool CanClobber = true) {
Chris Lattner86662492006-02-03 23:50:46 +0000435 // If this stack slot is thought to be available in some other physreg,
436 // remove its record.
Evan Cheng549f27d32007-08-13 23:45:17 +0000437 ModifyStackSlotOrReMat(SlotOrReMat);
Chris Lattner86662492006-02-03 23:50:46 +0000438
Evan Cheng549f27d32007-08-13 23:45:17 +0000439 PhysRegsAvailable.insert(std::make_pair(Reg, SlotOrReMat));
Evan Cheng90a43c32007-08-15 20:20:34 +0000440 SpillSlotsOrReMatsAvailable[SlotOrReMat]= (Reg << 1) | (unsigned)CanClobber;
Chris Lattner66cf80f2006-02-03 23:13:58 +0000441
Evan Cheng549f27d32007-08-13 23:45:17 +0000442 if (SlotOrReMat > VirtRegMap::MAX_STACK_SLOT)
443 DOUT << "Remembering RM#" << SlotOrReMat-VirtRegMap::MAX_STACK_SLOT-1;
Evan Cheng2638e1a2007-03-20 08:13:50 +0000444 else
Evan Cheng549f27d32007-08-13 23:45:17 +0000445 DOUT << "Remembering SS#" << SlotOrReMat;
Bill Wendlinge6d088a2008-02-26 21:47:57 +0000446 DOUT << " in physreg " << TRI->getName(Reg) << "\n";
Chris Lattner66cf80f2006-02-03 23:13:58 +0000447 }
Evan Cheng7a0d51c2006-12-14 07:54:05 +0000448
Chris Lattner593c9582006-02-03 23:28:46 +0000449 /// canClobberPhysReg - Return true if the spiller is allowed to change the
450 /// value of the specified stackslot register if it desires. The specified
451 /// stack slot must be available in a physreg for this query to make sense.
Evan Cheng549f27d32007-08-13 23:45:17 +0000452 bool canClobberPhysReg(int SlotOrReMat) const {
Evan Cheng90a43c32007-08-15 20:20:34 +0000453 assert(SpillSlotsOrReMatsAvailable.count(SlotOrReMat) &&
454 "Value not available!");
Evan Cheng549f27d32007-08-13 23:45:17 +0000455 return SpillSlotsOrReMatsAvailable.find(SlotOrReMat)->second & 1;
Chris Lattner593c9582006-02-03 23:28:46 +0000456 }
Evan Cheng35a3e4a2007-12-04 19:19:45 +0000457
Evan Cheng7a0d51c2006-12-14 07:54:05 +0000458 /// disallowClobberPhysReg - Unset the CanClobber bit of the specified
459 /// stackslot register. The register is still available but is no longer
460 /// allowed to be modifed.
461 void disallowClobberPhysReg(unsigned PhysReg);
462
Chris Lattner66cf80f2006-02-03 23:13:58 +0000463 /// ClobberPhysReg - This is called when the specified physreg changes
Evan Cheng66f71632007-10-19 21:23:22 +0000464 /// value. We use this to invalidate any info about stuff that lives in
Chris Lattner66cf80f2006-02-03 23:13:58 +0000465 /// it and any of its aliases.
466 void ClobberPhysReg(unsigned PhysReg);
467
Evan Cheng90a43c32007-08-15 20:20:34 +0000468 /// ModifyStackSlotOrReMat - This method is called when the value in a stack
469 /// slot changes. This removes information about which register the previous
470 /// value for this slot lives in (as the previous value is dead now).
Evan Cheng549f27d32007-08-13 23:45:17 +0000471 void ModifyStackSlotOrReMat(int SlotOrReMat);
Chris Lattner66cf80f2006-02-03 23:13:58 +0000472};
Chris Lattnerf8c68f62006-06-28 22:17:39 +0000473}
Chris Lattner66cf80f2006-02-03 23:13:58 +0000474
Evan Cheng7a0d51c2006-12-14 07:54:05 +0000475/// disallowClobberPhysRegOnly - Unset the CanClobber bit of the specified
476/// stackslot register. The register is still available but is no longer
477/// allowed to be modifed.
478void AvailableSpills::disallowClobberPhysRegOnly(unsigned PhysReg) {
479 std::multimap<unsigned, int>::iterator I =
480 PhysRegsAvailable.lower_bound(PhysReg);
481 while (I != PhysRegsAvailable.end() && I->first == PhysReg) {
Evan Cheng549f27d32007-08-13 23:45:17 +0000482 int SlotOrReMat = I->second;
Evan Cheng7a0d51c2006-12-14 07:54:05 +0000483 I++;
Evan Cheng549f27d32007-08-13 23:45:17 +0000484 assert((SpillSlotsOrReMatsAvailable[SlotOrReMat] >> 1) == PhysReg &&
Evan Cheng7a0d51c2006-12-14 07:54:05 +0000485 "Bidirectional map mismatch!");
Evan Cheng549f27d32007-08-13 23:45:17 +0000486 SpillSlotsOrReMatsAvailable[SlotOrReMat] &= ~1;
Bill Wendlinge6d088a2008-02-26 21:47:57 +0000487 DOUT << "PhysReg " << TRI->getName(PhysReg)
Evan Cheng7a0d51c2006-12-14 07:54:05 +0000488 << " copied, it is available for use but can no longer be modified\n";
489 }
490}
491
492/// disallowClobberPhysReg - Unset the CanClobber bit of the specified
493/// stackslot register and its aliases. The register and its aliases may
494/// still available but is no longer allowed to be modifed.
495void AvailableSpills::disallowClobberPhysReg(unsigned PhysReg) {
Dan Gohman6f0d0242008-02-10 18:45:23 +0000496 for (const unsigned *AS = TRI->getAliasSet(PhysReg); *AS; ++AS)
Evan Cheng7a0d51c2006-12-14 07:54:05 +0000497 disallowClobberPhysRegOnly(*AS);
498 disallowClobberPhysRegOnly(PhysReg);
499}
500
Chris Lattner66cf80f2006-02-03 23:13:58 +0000501/// ClobberPhysRegOnly - This is called when the specified physreg changes
502/// value. We use this to invalidate any info about stuff we thing lives in it.
503void AvailableSpills::ClobberPhysRegOnly(unsigned PhysReg) {
504 std::multimap<unsigned, int>::iterator I =
505 PhysRegsAvailable.lower_bound(PhysReg);
Chris Lattner07cf1412006-02-03 00:36:31 +0000506 while (I != PhysRegsAvailable.end() && I->first == PhysReg) {
Evan Cheng549f27d32007-08-13 23:45:17 +0000507 int SlotOrReMat = I->second;
Chris Lattner07cf1412006-02-03 00:36:31 +0000508 PhysRegsAvailable.erase(I++);
Evan Cheng549f27d32007-08-13 23:45:17 +0000509 assert((SpillSlotsOrReMatsAvailable[SlotOrReMat] >> 1) == PhysReg &&
Chris Lattner66cf80f2006-02-03 23:13:58 +0000510 "Bidirectional map mismatch!");
Evan Cheng549f27d32007-08-13 23:45:17 +0000511 SpillSlotsOrReMatsAvailable.erase(SlotOrReMat);
Bill Wendlinge6d088a2008-02-26 21:47:57 +0000512 DOUT << "PhysReg " << TRI->getName(PhysReg)
Evan Cheng2638e1a2007-03-20 08:13:50 +0000513 << " clobbered, invalidating ";
Evan Cheng549f27d32007-08-13 23:45:17 +0000514 if (SlotOrReMat > VirtRegMap::MAX_STACK_SLOT)
515 DOUT << "RM#" << SlotOrReMat-VirtRegMap::MAX_STACK_SLOT-1 << "\n";
Evan Cheng2638e1a2007-03-20 08:13:50 +0000516 else
Evan Cheng549f27d32007-08-13 23:45:17 +0000517 DOUT << "SS#" << SlotOrReMat << "\n";
Chris Lattner8c4d88d2004-09-30 01:54:45 +0000518 }
Chris Lattner8c4d88d2004-09-30 01:54:45 +0000519}
520
Chris Lattner66cf80f2006-02-03 23:13:58 +0000521/// ClobberPhysReg - This is called when the specified physreg changes
522/// value. We use this to invalidate any info about stuff we thing lives in
523/// it and any of its aliases.
524void AvailableSpills::ClobberPhysReg(unsigned PhysReg) {
Dan Gohman6f0d0242008-02-10 18:45:23 +0000525 for (const unsigned *AS = TRI->getAliasSet(PhysReg); *AS; ++AS)
Chris Lattner66cf80f2006-02-03 23:13:58 +0000526 ClobberPhysRegOnly(*AS);
527 ClobberPhysRegOnly(PhysReg);
Chris Lattner8c4d88d2004-09-30 01:54:45 +0000528}
529
Evan Cheng90a43c32007-08-15 20:20:34 +0000530/// ModifyStackSlotOrReMat - This method is called when the value in a stack
531/// slot changes. This removes information about which register the previous
532/// value for this slot lives in (as the previous value is dead now).
Evan Cheng549f27d32007-08-13 23:45:17 +0000533void AvailableSpills::ModifyStackSlotOrReMat(int SlotOrReMat) {
Evan Cheng90a43c32007-08-15 20:20:34 +0000534 std::map<int, unsigned>::iterator It =
535 SpillSlotsOrReMatsAvailable.find(SlotOrReMat);
Evan Cheng549f27d32007-08-13 23:45:17 +0000536 if (It == SpillSlotsOrReMatsAvailable.end()) return;
Evan Chengb9591c62007-07-11 08:47:44 +0000537 unsigned Reg = It->second >> 1;
Evan Cheng549f27d32007-08-13 23:45:17 +0000538 SpillSlotsOrReMatsAvailable.erase(It);
Chris Lattner07cf1412006-02-03 00:36:31 +0000539
540 // This register may hold the value of multiple stack slots, only remove this
541 // stack slot from the set of values the register contains.
542 std::multimap<unsigned, int>::iterator I = PhysRegsAvailable.lower_bound(Reg);
543 for (; ; ++I) {
544 assert(I != PhysRegsAvailable.end() && I->first == Reg &&
545 "Map inverse broken!");
Evan Cheng549f27d32007-08-13 23:45:17 +0000546 if (I->second == SlotOrReMat) break;
Chris Lattner07cf1412006-02-03 00:36:31 +0000547 }
548 PhysRegsAvailable.erase(I);
549}
550
551
Chris Lattner8c4d88d2004-09-30 01:54:45 +0000552
Evan Cheng28bb4622007-07-11 19:17:18 +0000553/// InvalidateKills - MI is going to be deleted. If any of its operands are
554/// marked kill, then invalidate the information.
555static void InvalidateKills(MachineInstr &MI, BitVector &RegKills,
Evan Chengc91f0b82007-08-14 20:23:13 +0000556 std::vector<MachineOperand*> &KillOps,
Evan Cheng66f71632007-10-19 21:23:22 +0000557 SmallVector<unsigned, 2> *KillRegs = NULL) {
Evan Cheng28bb4622007-07-11 19:17:18 +0000558 for (unsigned i = 0, e = MI.getNumOperands(); i != e; ++i) {
559 MachineOperand &MO = MI.getOperand(i);
Dan Gohman92dfe202007-09-14 20:33:02 +0000560 if (!MO.isRegister() || !MO.isUse() || !MO.isKill())
Evan Cheng28bb4622007-07-11 19:17:18 +0000561 continue;
562 unsigned Reg = MO.getReg();
Evan Chengb6ca4b32007-08-14 23:25:37 +0000563 if (KillRegs)
564 KillRegs->push_back(Reg);
Evan Cheng28bb4622007-07-11 19:17:18 +0000565 if (KillOps[Reg] == &MO) {
566 RegKills.reset(Reg);
567 KillOps[Reg] = NULL;
568 }
569 }
570}
571
Evan Cheng39c883c2007-12-11 23:36:57 +0000572/// InvalidateKill - A MI that defines the specified register is being deleted,
573/// invalidate the register kill information.
574static void InvalidateKill(unsigned Reg, BitVector &RegKills,
575 std::vector<MachineOperand*> &KillOps) {
576 if (RegKills[Reg]) {
Chris Lattnerf7382302007-12-30 21:56:09 +0000577 KillOps[Reg]->setIsKill(false);
Evan Cheng39c883c2007-12-11 23:36:57 +0000578 KillOps[Reg] = NULL;
579 RegKills.reset(Reg);
580 }
581}
582
Evan Chengb6ca4b32007-08-14 23:25:37 +0000583/// InvalidateRegDef - If the def operand of the specified def MI is now dead
584/// (since it's spill instruction is removed), mark it isDead. Also checks if
585/// the def MI has other definition operands that are not dead. Returns it by
586/// reference.
587static bool InvalidateRegDef(MachineBasicBlock::iterator I,
588 MachineInstr &NewDef, unsigned Reg,
589 bool &HasLiveDef) {
590 // Due to remat, it's possible this reg isn't being reused. That is,
591 // the def of this reg (by prev MI) is now dead.
592 MachineInstr *DefMI = I;
593 MachineOperand *DefOp = NULL;
594 for (unsigned i = 0, e = DefMI->getNumOperands(); i != e; ++i) {
595 MachineOperand &MO = DefMI->getOperand(i);
Dan Gohman92dfe202007-09-14 20:33:02 +0000596 if (MO.isRegister() && MO.isDef()) {
Evan Chengb6ca4b32007-08-14 23:25:37 +0000597 if (MO.getReg() == Reg)
598 DefOp = &MO;
599 else if (!MO.isDead())
600 HasLiveDef = true;
601 }
602 }
603 if (!DefOp)
604 return false;
605
606 bool FoundUse = false, Done = false;
607 MachineBasicBlock::iterator E = NewDef;
608 ++I; ++E;
609 for (; !Done && I != E; ++I) {
610 MachineInstr *NMI = I;
611 for (unsigned j = 0, ee = NMI->getNumOperands(); j != ee; ++j) {
612 MachineOperand &MO = NMI->getOperand(j);
Dan Gohman92dfe202007-09-14 20:33:02 +0000613 if (!MO.isRegister() || MO.getReg() != Reg)
Evan Chengb6ca4b32007-08-14 23:25:37 +0000614 continue;
615 if (MO.isUse())
616 FoundUse = true;
617 Done = true; // Stop after scanning all the operands of this MI.
618 }
619 }
620 if (!FoundUse) {
621 // Def is dead!
622 DefOp->setIsDead();
623 return true;
624 }
625 return false;
626}
627
Evan Cheng28bb4622007-07-11 19:17:18 +0000628/// UpdateKills - Track and update kill info. If a MI reads a register that is
629/// marked kill, then it must be due to register reuse. Transfer the kill info
630/// over.
631static void UpdateKills(MachineInstr &MI, BitVector &RegKills,
632 std::vector<MachineOperand*> &KillOps) {
Chris Lattner749c6f62008-01-07 07:27:27 +0000633 const TargetInstrDesc &TID = MI.getDesc();
Evan Cheng28bb4622007-07-11 19:17:18 +0000634 for (unsigned i = 0, e = MI.getNumOperands(); i != e; ++i) {
635 MachineOperand &MO = MI.getOperand(i);
Dan Gohman92dfe202007-09-14 20:33:02 +0000636 if (!MO.isRegister() || !MO.isUse())
Evan Cheng28bb4622007-07-11 19:17:18 +0000637 continue;
638 unsigned Reg = MO.getReg();
639 if (Reg == 0)
640 continue;
641
Evan Cheng70366b92008-03-21 19:09:30 +0000642 if (RegKills[Reg] && KillOps[Reg]->getParent() != &MI) {
Evan Cheng28bb4622007-07-11 19:17:18 +0000643 // That can't be right. Register is killed but not re-defined and it's
644 // being reused. Let's fix that.
Chris Lattnerf7382302007-12-30 21:56:09 +0000645 KillOps[Reg]->setIsKill(false);
Evan Cheng39c883c2007-12-11 23:36:57 +0000646 KillOps[Reg] = NULL;
647 RegKills.reset(Reg);
Chris Lattner749c6f62008-01-07 07:27:27 +0000648 if (i < TID.getNumOperands() &&
649 TID.getOperandConstraint(i, TOI::TIED_TO) == -1)
Evan Cheng28bb4622007-07-11 19:17:18 +0000650 // Unless it's a two-address operand, this is the new kill.
651 MO.setIsKill();
652 }
Evan Cheng28bb4622007-07-11 19:17:18 +0000653 if (MO.isKill()) {
654 RegKills.set(Reg);
655 KillOps[Reg] = &MO;
656 }
657 }
658
659 for (unsigned i = 0, e = MI.getNumOperands(); i != e; ++i) {
660 const MachineOperand &MO = MI.getOperand(i);
Dan Gohman92dfe202007-09-14 20:33:02 +0000661 if (!MO.isRegister() || !MO.isDef())
Evan Cheng28bb4622007-07-11 19:17:18 +0000662 continue;
663 unsigned Reg = MO.getReg();
664 RegKills.reset(Reg);
665 KillOps[Reg] = NULL;
666 }
667}
668
Evan Chengd70dbb52008-02-22 09:24:50 +0000669/// ReMaterialize - Re-materialize definition for Reg targetting DestReg.
670///
671static void ReMaterialize(MachineBasicBlock &MBB,
672 MachineBasicBlock::iterator &MII,
673 unsigned DestReg, unsigned Reg,
Evan Chengca1267c2008-03-31 20:40:39 +0000674 const TargetInstrInfo *TII,
Evan Chengd70dbb52008-02-22 09:24:50 +0000675 const TargetRegisterInfo *TRI,
676 VirtRegMap &VRM) {
Evan Chengca1267c2008-03-31 20:40:39 +0000677 TII->reMaterialize(MBB, MII, DestReg, VRM.getReMaterializedMI(Reg));
Evan Chengd70dbb52008-02-22 09:24:50 +0000678 MachineInstr *NewMI = prior(MII);
679 for (unsigned i = 0, e = NewMI->getNumOperands(); i != e; ++i) {
680 MachineOperand &MO = NewMI->getOperand(i);
681 if (!MO.isRegister() || MO.getReg() == 0)
682 continue;
683 unsigned VirtReg = MO.getReg();
684 if (TargetRegisterInfo::isPhysicalRegister(VirtReg))
685 continue;
686 assert(MO.isUse());
687 unsigned SubIdx = MO.getSubReg();
688 unsigned Phys = VRM.getPhys(VirtReg);
689 assert(Phys);
690 unsigned RReg = SubIdx ? TRI->getSubReg(Phys, SubIdx) : Phys;
691 MO.setReg(RReg);
692 }
693 ++NumReMats;
694}
695
Evan Cheng28bb4622007-07-11 19:17:18 +0000696
Chris Lattner7fb64342004-10-01 19:04:51 +0000697// ReusedOp - For each reused operand, we keep track of a bit of information, in
698// case we need to rollback upon processing a new operand. See comments below.
699namespace {
700 struct ReusedOp {
701 // The MachineInstr operand that reused an available value.
702 unsigned Operand;
Misha Brukmanedf128a2005-04-21 22:36:52 +0000703
Evan Cheng549f27d32007-08-13 23:45:17 +0000704 // StackSlotOrReMat - The spill slot or remat id of the value being reused.
705 unsigned StackSlotOrReMat;
Misha Brukmanedf128a2005-04-21 22:36:52 +0000706
Chris Lattner7fb64342004-10-01 19:04:51 +0000707 // PhysRegReused - The physical register the value was available in.
708 unsigned PhysRegReused;
Misha Brukmanedf128a2005-04-21 22:36:52 +0000709
Chris Lattner7fb64342004-10-01 19:04:51 +0000710 // AssignedPhysReg - The physreg that was assigned for use by the reload.
711 unsigned AssignedPhysReg;
Chris Lattner8a61a752005-10-06 17:19:06 +0000712
713 // VirtReg - The virtual register itself.
714 unsigned VirtReg;
Misha Brukmanedf128a2005-04-21 22:36:52 +0000715
Chris Lattner8a61a752005-10-06 17:19:06 +0000716 ReusedOp(unsigned o, unsigned ss, unsigned prr, unsigned apr,
717 unsigned vreg)
Evan Cheng90a43c32007-08-15 20:20:34 +0000718 : Operand(o), StackSlotOrReMat(ss), PhysRegReused(prr),
719 AssignedPhysReg(apr), VirtReg(vreg) {}
Chris Lattner7fb64342004-10-01 19:04:51 +0000720 };
Chris Lattner540fec62006-02-25 01:51:33 +0000721
722 /// ReuseInfo - This maintains a collection of ReuseOp's for each operand that
723 /// is reused instead of reloaded.
Chris Lattnerf8c68f62006-06-28 22:17:39 +0000724 class VISIBILITY_HIDDEN ReuseInfo {
Chris Lattner540fec62006-02-25 01:51:33 +0000725 MachineInstr &MI;
726 std::vector<ReusedOp> Reuses;
Evan Cheng957840b2007-02-21 02:22:03 +0000727 BitVector PhysRegsClobbered;
Chris Lattner540fec62006-02-25 01:51:33 +0000728 public:
Dan Gohman6f0d0242008-02-10 18:45:23 +0000729 ReuseInfo(MachineInstr &mi, const TargetRegisterInfo *tri) : MI(mi) {
730 PhysRegsClobbered.resize(tri->getNumRegs());
Evan Chenge077ef62006-11-04 00:21:55 +0000731 }
Chris Lattner540fec62006-02-25 01:51:33 +0000732
733 bool hasReuses() const {
734 return !Reuses.empty();
735 }
736
737 /// addReuse - If we choose to reuse a virtual register that is already
738 /// available instead of reloading it, remember that we did so.
Evan Cheng549f27d32007-08-13 23:45:17 +0000739 void addReuse(unsigned OpNo, unsigned StackSlotOrReMat,
Chris Lattner540fec62006-02-25 01:51:33 +0000740 unsigned PhysRegReused, unsigned AssignedPhysReg,
741 unsigned VirtReg) {
742 // If the reload is to the assigned register anyway, no undo will be
743 // required.
744 if (PhysRegReused == AssignedPhysReg) return;
745
746 // Otherwise, remember this.
Evan Cheng549f27d32007-08-13 23:45:17 +0000747 Reuses.push_back(ReusedOp(OpNo, StackSlotOrReMat, PhysRegReused,
Chris Lattner540fec62006-02-25 01:51:33 +0000748 AssignedPhysReg, VirtReg));
749 }
Evan Chenge077ef62006-11-04 00:21:55 +0000750
751 void markClobbered(unsigned PhysReg) {
Evan Cheng957840b2007-02-21 02:22:03 +0000752 PhysRegsClobbered.set(PhysReg);
Evan Chenge077ef62006-11-04 00:21:55 +0000753 }
754
755 bool isClobbered(unsigned PhysReg) const {
Evan Cheng957840b2007-02-21 02:22:03 +0000756 return PhysRegsClobbered.test(PhysReg);
Evan Chenge077ef62006-11-04 00:21:55 +0000757 }
Chris Lattner540fec62006-02-25 01:51:33 +0000758
759 /// GetRegForReload - We are about to emit a reload into PhysReg. If there
760 /// is some other operand that is using the specified register, either pick
761 /// a new register to use, or evict the previous reload and use this reg.
762 unsigned GetRegForReload(unsigned PhysReg, MachineInstr *MI,
763 AvailableSpills &Spills,
Evan Chengfff3e192007-08-14 09:11:18 +0000764 std::vector<MachineInstr*> &MaybeDeadStores,
Evan Cheng28bb4622007-07-11 19:17:18 +0000765 SmallSet<unsigned, 8> &Rejected,
766 BitVector &RegKills,
Evan Cheng549f27d32007-08-13 23:45:17 +0000767 std::vector<MachineOperand*> &KillOps,
768 VirtRegMap &VRM) {
Owen Andersonf6372aa2008-01-01 21:11:32 +0000769 const TargetInstrInfo* TII = MI->getParent()->getParent()->getTarget()
770 .getInstrInfo();
771
Chris Lattner540fec62006-02-25 01:51:33 +0000772 if (Reuses.empty()) return PhysReg; // This is most often empty.
773
774 for (unsigned ro = 0, e = Reuses.size(); ro != e; ++ro) {
775 ReusedOp &Op = Reuses[ro];
776 // If we find some other reuse that was supposed to use this register
777 // exactly for its reload, we can change this reload to use ITS reload
Evan Cheng3c82cab2007-01-19 22:40:14 +0000778 // register. That is, unless its reload register has already been
779 // considered and subsequently rejected because it has also been reused
780 // by another operand.
781 if (Op.PhysRegReused == PhysReg &&
782 Rejected.count(Op.AssignedPhysReg) == 0) {
Chris Lattner540fec62006-02-25 01:51:33 +0000783 // Yup, use the reload register that we didn't use before.
Evan Cheng3c82cab2007-01-19 22:40:14 +0000784 unsigned NewReg = Op.AssignedPhysReg;
785 Rejected.insert(PhysReg);
Evan Cheng28bb4622007-07-11 19:17:18 +0000786 return GetRegForReload(NewReg, MI, Spills, MaybeDeadStores, Rejected,
Evan Cheng549f27d32007-08-13 23:45:17 +0000787 RegKills, KillOps, VRM);
Chris Lattner540fec62006-02-25 01:51:33 +0000788 } else {
789 // Otherwise, we might also have a problem if a previously reused
790 // value aliases the new register. If so, codegen the previous reload
791 // and use this one.
792 unsigned PRRU = Op.PhysRegReused;
Dan Gohman6f0d0242008-02-10 18:45:23 +0000793 const TargetRegisterInfo *TRI = Spills.getRegInfo();
794 if (TRI->areAliases(PRRU, PhysReg)) {
Chris Lattner540fec62006-02-25 01:51:33 +0000795 // Okay, we found out that an alias of a reused register
796 // was used. This isn't good because it means we have
797 // to undo a previous reuse.
798 MachineBasicBlock *MBB = MI->getParent();
799 const TargetRegisterClass *AliasRC =
Chris Lattner84bc5422007-12-31 04:13:23 +0000800 MBB->getParent()->getRegInfo().getRegClass(Op.VirtReg);
Chris Lattner28bad082006-02-25 02:17:31 +0000801
802 // Copy Op out of the vector and remove it, we're going to insert an
803 // explicit load for it.
804 ReusedOp NewOp = Op;
805 Reuses.erase(Reuses.begin()+ro);
806
807 // Ok, we're going to try to reload the assigned physreg into the
808 // slot that we were supposed to in the first place. However, that
809 // register could hold a reuse. Check to see if it conflicts or
810 // would prefer us to use a different register.
811 unsigned NewPhysReg = GetRegForReload(NewOp.AssignedPhysReg,
Evan Cheng28bb4622007-07-11 19:17:18 +0000812 MI, Spills, MaybeDeadStores,
Evan Cheng549f27d32007-08-13 23:45:17 +0000813 Rejected, RegKills, KillOps, VRM);
Chris Lattner28bad082006-02-25 02:17:31 +0000814
Evan Chengd70dbb52008-02-22 09:24:50 +0000815 MachineBasicBlock::iterator MII = MI;
Evan Cheng549f27d32007-08-13 23:45:17 +0000816 if (NewOp.StackSlotOrReMat > VirtRegMap::MAX_STACK_SLOT) {
Evan Chengca1267c2008-03-31 20:40:39 +0000817 ReMaterialize(*MBB, MII, NewPhysReg, NewOp.VirtReg, TII, TRI,VRM);
Evan Cheng549f27d32007-08-13 23:45:17 +0000818 } else {
Evan Chengd70dbb52008-02-22 09:24:50 +0000819 TII->loadRegFromStackSlot(*MBB, MII, NewPhysReg,
Evan Cheng549f27d32007-08-13 23:45:17 +0000820 NewOp.StackSlotOrReMat, AliasRC);
Evan Chengd3653122008-02-27 03:04:06 +0000821 MachineInstr *LoadMI = prior(MII);
822 VRM.addSpillSlotUse(NewOp.StackSlotOrReMat, LoadMI);
Evan Chengfff3e192007-08-14 09:11:18 +0000823 // Any stores to this stack slot are not dead anymore.
824 MaybeDeadStores[NewOp.StackSlotOrReMat] = NULL;
Evan Cheng549f27d32007-08-13 23:45:17 +0000825 ++NumLoads;
826 }
Chris Lattner28bad082006-02-25 02:17:31 +0000827 Spills.ClobberPhysReg(NewPhysReg);
828 Spills.ClobberPhysReg(NewOp.PhysRegReused);
Chris Lattner540fec62006-02-25 01:51:33 +0000829
Chris Lattnere53f4a02006-05-04 17:52:23 +0000830 MI->getOperand(NewOp.Operand).setReg(NewPhysReg);
Chris Lattner540fec62006-02-25 01:51:33 +0000831
Evan Cheng549f27d32007-08-13 23:45:17 +0000832 Spills.addAvailable(NewOp.StackSlotOrReMat, MI, NewPhysReg);
Evan Cheng28bb4622007-07-11 19:17:18 +0000833 --MII;
834 UpdateKills(*MII, RegKills, KillOps);
835 DOUT << '\t' << *MII;
Chris Lattner540fec62006-02-25 01:51:33 +0000836
Bill Wendlingb2b9c202006-11-17 02:09:07 +0000837 DOUT << "Reuse undone!\n";
Chris Lattner540fec62006-02-25 01:51:33 +0000838 --NumReused;
Chris Lattner28bad082006-02-25 02:17:31 +0000839
840 // Finally, PhysReg is now available, go ahead and use it.
Chris Lattner540fec62006-02-25 01:51:33 +0000841 return PhysReg;
842 }
843 }
844 }
845 return PhysReg;
846 }
Evan Cheng3c82cab2007-01-19 22:40:14 +0000847
848 /// GetRegForReload - Helper for the above GetRegForReload(). Add a
849 /// 'Rejected' set to remember which registers have been considered and
850 /// rejected for the reload. This avoids infinite looping in case like
851 /// this:
852 /// t1 := op t2, t3
853 /// t2 <- assigned r0 for use by the reload but ended up reuse r1
854 /// t3 <- assigned r1 for use by the reload but ended up reuse r0
855 /// t1 <- desires r1
856 /// sees r1 is taken by t2, tries t2's reload register r0
857 /// sees r0 is taken by t3, tries t3's reload register r1
858 /// sees r1 is taken by t2, tries t2's reload register r0 ...
859 unsigned GetRegForReload(unsigned PhysReg, MachineInstr *MI,
860 AvailableSpills &Spills,
Evan Chengfff3e192007-08-14 09:11:18 +0000861 std::vector<MachineInstr*> &MaybeDeadStores,
Evan Cheng28bb4622007-07-11 19:17:18 +0000862 BitVector &RegKills,
Evan Cheng549f27d32007-08-13 23:45:17 +0000863 std::vector<MachineOperand*> &KillOps,
864 VirtRegMap &VRM) {
Chris Lattner08a4d5a2007-01-23 00:59:48 +0000865 SmallSet<unsigned, 8> Rejected;
Evan Cheng28bb4622007-07-11 19:17:18 +0000866 return GetRegForReload(PhysReg, MI, Spills, MaybeDeadStores, Rejected,
Evan Cheng549f27d32007-08-13 23:45:17 +0000867 RegKills, KillOps, VRM);
Evan Cheng3c82cab2007-01-19 22:40:14 +0000868 }
Chris Lattner540fec62006-02-25 01:51:33 +0000869 };
Chris Lattner7fb64342004-10-01 19:04:51 +0000870}
Chris Lattner8c4d88d2004-09-30 01:54:45 +0000871
Evan Cheng66f71632007-10-19 21:23:22 +0000872/// PrepForUnfoldOpti - Turn a store folding instruction into a load folding
873/// instruction. e.g.
874/// xorl %edi, %eax
875/// movl %eax, -32(%ebp)
876/// movl -36(%ebp), %eax
Bill Wendlingf059deb2008-02-26 10:51:52 +0000877/// orl %eax, -32(%ebp)
Evan Cheng66f71632007-10-19 21:23:22 +0000878/// ==>
879/// xorl %edi, %eax
880/// orl -36(%ebp), %eax
881/// mov %eax, -32(%ebp)
882/// This enables unfolding optimization for a subsequent instruction which will
883/// also eliminate the newly introduced store instruction.
884bool LocalSpiller::PrepForUnfoldOpti(MachineBasicBlock &MBB,
Evan Cheng87bb9912008-06-13 23:58:02 +0000885 MachineBasicBlock::iterator &MII,
Evan Cheng66f71632007-10-19 21:23:22 +0000886 std::vector<MachineInstr*> &MaybeDeadStores,
Evan Cheng87bb9912008-06-13 23:58:02 +0000887 AvailableSpills &Spills,
888 BitVector &RegKills,
889 std::vector<MachineOperand*> &KillOps,
890 VirtRegMap &VRM) {
Evan Cheng66f71632007-10-19 21:23:22 +0000891 MachineFunction &MF = *MBB.getParent();
892 MachineInstr &MI = *MII;
893 unsigned UnfoldedOpc = 0;
894 unsigned UnfoldPR = 0;
895 unsigned UnfoldVR = 0;
896 int FoldedSS = VirtRegMap::NO_STACK_SLOT;
897 VirtRegMap::MI2VirtMapTy::const_iterator I, End;
Evan Chengc17ba8a2008-03-14 20:44:01 +0000898 for (tie(I, End) = VRM.getFoldedVirts(&MI); I != End; ) {
Evan Cheng66f71632007-10-19 21:23:22 +0000899 // Only transform a MI that folds a single register.
900 if (UnfoldedOpc)
901 return false;
902 UnfoldVR = I->second.first;
903 VirtRegMap::ModRef MR = I->second.second;
Evan Chengc17ba8a2008-03-14 20:44:01 +0000904 // MI2VirtMap be can updated which invalidate the iterator.
905 // Increment the iterator first.
906 ++I;
Evan Cheng66f71632007-10-19 21:23:22 +0000907 if (VRM.isAssignedReg(UnfoldVR))
908 continue;
909 // If this reference is not a use, any previous store is now dead.
910 // Otherwise, the store to this stack slot is not dead anymore.
911 FoldedSS = VRM.getStackSlot(UnfoldVR);
912 MachineInstr* DeadStore = MaybeDeadStores[FoldedSS];
913 if (DeadStore && (MR & VirtRegMap::isModRef)) {
914 unsigned PhysReg = Spills.getSpillSlotOrReMatPhysReg(FoldedSS);
Evan Cheng6130f662008-03-05 00:59:57 +0000915 if (!PhysReg || !DeadStore->readsRegister(PhysReg))
Evan Cheng66f71632007-10-19 21:23:22 +0000916 continue;
917 UnfoldPR = PhysReg;
Owen Anderson6425f8b2008-01-07 01:35:56 +0000918 UnfoldedOpc = TII->getOpcodeAfterMemoryUnfold(MI.getOpcode(),
Evan Cheng66f71632007-10-19 21:23:22 +0000919 false, true);
920 }
921 }
922
923 if (!UnfoldedOpc)
924 return false;
925
926 for (unsigned i = 0, e = MI.getNumOperands(); i != e; ++i) {
927 MachineOperand &MO = MI.getOperand(i);
928 if (!MO.isRegister() || MO.getReg() == 0 || !MO.isUse())
929 continue;
930 unsigned VirtReg = MO.getReg();
Dan Gohman6f0d0242008-02-10 18:45:23 +0000931 if (TargetRegisterInfo::isPhysicalRegister(VirtReg) || MO.getSubReg())
Evan Cheng66f71632007-10-19 21:23:22 +0000932 continue;
933 if (VRM.isAssignedReg(VirtReg)) {
934 unsigned PhysReg = VRM.getPhys(VirtReg);
Dan Gohman6f0d0242008-02-10 18:45:23 +0000935 if (PhysReg && TRI->regsOverlap(PhysReg, UnfoldPR))
Evan Cheng66f71632007-10-19 21:23:22 +0000936 return false;
937 } else if (VRM.isReMaterialized(VirtReg))
938 continue;
939 int SS = VRM.getStackSlot(VirtReg);
940 unsigned PhysReg = Spills.getSpillSlotOrReMatPhysReg(SS);
941 if (PhysReg) {
Dan Gohman6f0d0242008-02-10 18:45:23 +0000942 if (TRI->regsOverlap(PhysReg, UnfoldPR))
Evan Cheng66f71632007-10-19 21:23:22 +0000943 return false;
944 continue;
945 }
946 PhysReg = VRM.getPhys(VirtReg);
Dan Gohman6f0d0242008-02-10 18:45:23 +0000947 if (!TRI->regsOverlap(PhysReg, UnfoldPR))
Evan Cheng66f71632007-10-19 21:23:22 +0000948 continue;
949
950 // Ok, we'll need to reload the value into a register which makes
951 // it impossible to perform the store unfolding optimization later.
952 // Let's see if it is possible to fold the load if the store is
953 // unfolded. This allows us to perform the store unfolding
954 // optimization.
955 SmallVector<MachineInstr*, 4> NewMIs;
Owen Anderson6425f8b2008-01-07 01:35:56 +0000956 if (TII->unfoldMemoryOperand(MF, &MI, UnfoldVR, false, false, NewMIs)) {
Evan Cheng66f71632007-10-19 21:23:22 +0000957 assert(NewMIs.size() == 1);
958 MachineInstr *NewMI = NewMIs.back();
959 NewMIs.clear();
Evan Cheng6130f662008-03-05 00:59:57 +0000960 int Idx = NewMI->findRegisterUseOperandIdx(VirtReg, false);
Evan Cheng81a03822007-11-17 00:40:40 +0000961 assert(Idx != -1);
Evan Chengaee4af62007-12-02 08:30:39 +0000962 SmallVector<unsigned, 2> Ops;
963 Ops.push_back(Idx);
Evan Chengf2f8c2a2008-02-08 22:05:27 +0000964 MachineInstr *FoldedMI = TII->foldMemoryOperand(MF, NewMI, Ops, SS);
Evan Cheng66f71632007-10-19 21:23:22 +0000965 if (FoldedMI) {
Evan Cheng21b3f312008-02-27 19:57:11 +0000966 VRM.addSpillSlotUse(SS, FoldedMI);
Evan Chengcbfb9b22007-10-22 03:01:44 +0000967 if (!VRM.hasPhys(UnfoldVR))
Evan Cheng66f71632007-10-19 21:23:22 +0000968 VRM.assignVirt2Phys(UnfoldVR, UnfoldPR);
Evan Cheng66f71632007-10-19 21:23:22 +0000969 VRM.virtFolded(VirtReg, FoldedMI, VirtRegMap::isRef);
970 MII = MBB.insert(MII, FoldedMI);
Evan Cheng7a0f1852008-05-20 08:13:21 +0000971 InvalidateKills(MI, RegKills, KillOps);
Evan Chengcada2452007-11-28 01:28:46 +0000972 VRM.RemoveMachineInstrFromMaps(&MI);
Evan Cheng66f71632007-10-19 21:23:22 +0000973 MBB.erase(&MI);
974 return true;
975 }
976 delete NewMI;
977 }
978 }
979 return false;
980}
Chris Lattner7fb64342004-10-01 19:04:51 +0000981
Evan Cheng87bb9912008-06-13 23:58:02 +0000982/// CommuteToFoldReload -
983/// Look for
984/// r1 = load fi#1
985/// r1 = op r1, r2<kill>
986/// store r1, fi#1
987///
988/// If op is commutable and r2 is killed, then we can xform these to
989/// r2 = op r2, fi#1
990/// store r2, fi#1
991bool LocalSpiller::CommuteToFoldReload(MachineBasicBlock &MBB,
992 MachineBasicBlock::iterator &MII,
993 unsigned VirtReg, unsigned SrcReg, int SS,
994 BitVector &RegKills,
995 std::vector<MachineOperand*> &KillOps,
996 const TargetRegisterInfo *TRI,
997 VirtRegMap &VRM) {
998 if (MII == MBB.begin() || !MII->killsRegister(SrcReg))
999 return false;
1000
1001 MachineFunction &MF = *MBB.getParent();
1002 MachineInstr &MI = *MII;
1003 MachineBasicBlock::iterator DefMII = prior(MII);
1004 MachineInstr *DefMI = DefMII;
1005 const TargetInstrDesc &TID = DefMI->getDesc();
1006 unsigned NewDstIdx;
1007 if (DefMII != MBB.begin() &&
1008 TID.isCommutable() &&
1009 TII->CommuteChangesDestination(DefMI, NewDstIdx)) {
1010 MachineOperand &NewDstMO = DefMI->getOperand(NewDstIdx);
1011 unsigned NewReg = NewDstMO.getReg();
1012 if (!NewDstMO.isKill() || TRI->regsOverlap(NewReg, SrcReg))
1013 return false;
1014 MachineInstr *ReloadMI = prior(DefMII);
1015 int FrameIdx;
1016 unsigned DestReg = TII->isLoadFromStackSlot(ReloadMI, FrameIdx);
1017 if (DestReg != SrcReg || FrameIdx != SS)
1018 return false;
1019 int UseIdx = DefMI->findRegisterUseOperandIdx(DestReg, false);
1020 if (UseIdx == -1)
1021 return false;
1022 int DefIdx = TID.getOperandConstraint(UseIdx, TOI::TIED_TO);
1023 if (DefIdx == -1)
1024 return false;
1025 assert(DefMI->getOperand(DefIdx).isRegister() &&
1026 DefMI->getOperand(DefIdx).getReg() == SrcReg);
1027
1028 // Now commute def instruction.
Evan Cheng7a153912008-06-16 07:34:17 +00001029 MachineInstr *CommutedMI = TII->commuteInstruction(DefMI, true);
Evan Cheng87bb9912008-06-13 23:58:02 +00001030 if (!CommutedMI)
1031 return false;
1032 SmallVector<unsigned, 2> Ops;
1033 Ops.push_back(NewDstIdx);
1034 MachineInstr *FoldedMI = TII->foldMemoryOperand(MF, CommutedMI, Ops, SS);
Evan Cheng7a153912008-06-16 07:34:17 +00001035 delete CommutedMI; // Not needed since foldMemoryOperand returns new MI.
1036 if (!FoldedMI)
Evan Cheng87bb9912008-06-13 23:58:02 +00001037 return false;
Evan Cheng87bb9912008-06-13 23:58:02 +00001038
1039 VRM.addSpillSlotUse(SS, FoldedMI);
1040 VRM.virtFolded(VirtReg, FoldedMI, VirtRegMap::isRef);
1041 // Insert new def MI and spill MI.
1042 const TargetRegisterClass* RC = MF.getRegInfo().getRegClass(VirtReg);
1043 TII->storeRegToStackSlot(MBB, MI, NewReg, true, SS, RC);
1044 MII = prior(MII);
1045 MachineInstr *StoreMI = MII;
1046 VRM.addSpillSlotUse(SS, StoreMI);
1047 VRM.virtFolded(VirtReg, StoreMI, VirtRegMap::isMod);
1048 MII = MBB.insert(MII, FoldedMI); // Update MII to backtrack.
1049
1050 // Delete all 3 old instructions.
Evan Cheng87bb9912008-06-13 23:58:02 +00001051 InvalidateKills(*ReloadMI, RegKills, KillOps);
1052 VRM.RemoveMachineInstrFromMaps(ReloadMI);
1053 MBB.erase(ReloadMI);
Evan Cheng7a153912008-06-16 07:34:17 +00001054 InvalidateKills(*DefMI, RegKills, KillOps);
1055 VRM.RemoveMachineInstrFromMaps(DefMI);
1056 MBB.erase(DefMI);
1057 InvalidateKills(MI, RegKills, KillOps);
1058 VRM.RemoveMachineInstrFromMaps(&MI);
1059 MBB.erase(&MI);
1060
Evan Cheng87bb9912008-06-13 23:58:02 +00001061 ++NumCommutes;
1062 return true;
1063 }
1064
1065 return false;
1066}
1067
Evan Cheng7277a7d2007-11-02 17:35:08 +00001068/// findSuperReg - Find the SubReg's super-register of given register class
1069/// where its SubIdx sub-register is SubReg.
1070static unsigned findSuperReg(const TargetRegisterClass *RC, unsigned SubReg,
Dan Gohman6f0d0242008-02-10 18:45:23 +00001071 unsigned SubIdx, const TargetRegisterInfo *TRI) {
Evan Cheng7277a7d2007-11-02 17:35:08 +00001072 for (TargetRegisterClass::iterator I = RC->begin(), E = RC->end();
1073 I != E; ++I) {
1074 unsigned Reg = *I;
Dan Gohman6f0d0242008-02-10 18:45:23 +00001075 if (TRI->getSubReg(Reg, SubIdx) == SubReg)
Evan Cheng7277a7d2007-11-02 17:35:08 +00001076 return Reg;
1077 }
1078 return 0;
1079}
1080
Evan Cheng81a03822007-11-17 00:40:40 +00001081/// SpillRegToStackSlot - Spill a register to a specified stack slot. Check if
1082/// the last store to the same slot is now dead. If so, remove the last store.
1083void LocalSpiller::SpillRegToStackSlot(MachineBasicBlock &MBB,
1084 MachineBasicBlock::iterator &MII,
1085 int Idx, unsigned PhysReg, int StackSlot,
1086 const TargetRegisterClass *RC,
Evan Cheng35a3e4a2007-12-04 19:19:45 +00001087 bool isAvailable, MachineInstr *&LastStore,
Evan Cheng81a03822007-11-17 00:40:40 +00001088 AvailableSpills &Spills,
1089 SmallSet<MachineInstr*, 4> &ReMatDefs,
1090 BitVector &RegKills,
1091 std::vector<MachineOperand*> &KillOps,
Evan Chenge4b39002007-12-03 21:31:55 +00001092 VirtRegMap &VRM) {
Owen Andersonf6372aa2008-01-01 21:11:32 +00001093 TII->storeRegToStackSlot(MBB, next(MII), PhysReg, true, StackSlot, RC);
Evan Chengd3653122008-02-27 03:04:06 +00001094 MachineInstr *StoreMI = next(MII);
1095 VRM.addSpillSlotUse(StackSlot, StoreMI);
1096 DOUT << "Store:\t" << *StoreMI;
Evan Cheng81a03822007-11-17 00:40:40 +00001097
1098 // If there is a dead store to this stack slot, nuke it now.
1099 if (LastStore) {
1100 DOUT << "Removed dead store:\t" << *LastStore;
1101 ++NumDSE;
1102 SmallVector<unsigned, 2> KillRegs;
1103 InvalidateKills(*LastStore, RegKills, KillOps, &KillRegs);
1104 MachineBasicBlock::iterator PrevMII = LastStore;
1105 bool CheckDef = PrevMII != MBB.begin();
1106 if (CheckDef)
1107 --PrevMII;
Evan Chengcada2452007-11-28 01:28:46 +00001108 VRM.RemoveMachineInstrFromMaps(LastStore);
Evan Chengd3653122008-02-27 03:04:06 +00001109 MBB.erase(LastStore);
Evan Cheng81a03822007-11-17 00:40:40 +00001110 if (CheckDef) {
1111 // Look at defs of killed registers on the store. Mark the defs
1112 // as dead since the store has been deleted and they aren't
1113 // being reused.
1114 for (unsigned j = 0, ee = KillRegs.size(); j != ee; ++j) {
1115 bool HasOtherDef = false;
1116 if (InvalidateRegDef(PrevMII, *MII, KillRegs[j], HasOtherDef)) {
1117 MachineInstr *DeadDef = PrevMII;
1118 if (ReMatDefs.count(DeadDef) && !HasOtherDef) {
1119 // FIXME: This assumes a remat def does not have side
1120 // effects.
Evan Chengcada2452007-11-28 01:28:46 +00001121 VRM.RemoveMachineInstrFromMaps(DeadDef);
Evan Chengd3653122008-02-27 03:04:06 +00001122 MBB.erase(DeadDef);
Evan Cheng81a03822007-11-17 00:40:40 +00001123 ++NumDRM;
1124 }
1125 }
1126 }
1127 }
1128 }
1129
Evan Chenge4b39002007-12-03 21:31:55 +00001130 LastStore = next(MII);
Evan Cheng81a03822007-11-17 00:40:40 +00001131
1132 // If the stack slot value was previously available in some other
1133 // register, change it now. Otherwise, make the register available,
1134 // in PhysReg.
1135 Spills.ModifyStackSlotOrReMat(StackSlot);
1136 Spills.ClobberPhysReg(PhysReg);
Evan Cheng35a3e4a2007-12-04 19:19:45 +00001137 Spills.addAvailable(StackSlot, LastStore, PhysReg, isAvailable);
Evan Cheng81a03822007-11-17 00:40:40 +00001138 ++NumStores;
1139}
1140
Evan Cheng7a0f1852008-05-20 08:13:21 +00001141/// TransferDeadness - A identity copy definition is dead and it's being
1142/// removed. Find the last def or use and mark it as dead / kill.
1143void LocalSpiller::TransferDeadness(MachineBasicBlock *MBB, unsigned CurDist,
1144 unsigned Reg, BitVector &RegKills,
1145 std::vector<MachineOperand*> &KillOps) {
1146 int LastUDDist = -1;
1147 MachineInstr *LastUDMI = NULL;
1148 for (MachineRegisterInfo::reg_iterator RI = RegInfo->reg_begin(Reg),
1149 RE = RegInfo->reg_end(); RI != RE; ++RI) {
1150 MachineInstr *UDMI = &*RI;
1151 if (UDMI->getParent() != MBB)
1152 continue;
1153 DenseMap<MachineInstr*, unsigned>::iterator DI = DistanceMap.find(UDMI);
1154 if (DI == DistanceMap.end() || DI->second > CurDist)
1155 continue;
1156 if ((int)DI->second < LastUDDist)
1157 continue;
1158 LastUDDist = DI->second;
1159 LastUDMI = UDMI;
1160 }
1161
1162 if (LastUDMI) {
1163 const TargetInstrDesc &TID = LastUDMI->getDesc();
1164 MachineOperand *LastUD = NULL;
1165 for (unsigned i = 0, e = LastUDMI->getNumOperands(); i != e; ++i) {
1166 MachineOperand &MO = LastUDMI->getOperand(i);
1167 if (!MO.isRegister() || MO.getReg() != Reg)
1168 continue;
1169 if (!LastUD || (LastUD->isUse() && MO.isDef()))
1170 LastUD = &MO;
1171 if (TID.getOperandConstraint(i, TOI::TIED_TO) != -1)
1172 return;
1173 }
1174 if (LastUD->isDef())
1175 LastUD->setIsDead();
1176 else {
1177 LastUD->setIsKill();
1178 RegKills.set(Reg);
1179 KillOps[Reg] = LastUD;
1180 }
1181 }
1182}
1183
Chris Lattner7fb64342004-10-01 19:04:51 +00001184/// rewriteMBB - Keep track of which spills are available even after the
Evan Cheng81a03822007-11-17 00:40:40 +00001185/// register allocator is done with them. If possible, avid reloading vregs.
Evan Cheng549f27d32007-08-13 23:45:17 +00001186void LocalSpiller::RewriteMBB(MachineBasicBlock &MBB, VirtRegMap &VRM) {
Bill Wendlingb2b9c202006-11-17 02:09:07 +00001187 DOUT << MBB.getBasicBlock()->getName() << ":\n";
Chris Lattner7fb64342004-10-01 19:04:51 +00001188
Evan Chengfff3e192007-08-14 09:11:18 +00001189 MachineFunction &MF = *MBB.getParent();
Owen Andersond10fd972007-12-31 06:32:00 +00001190
Chris Lattner66cf80f2006-02-03 23:13:58 +00001191 // Spills - Keep track of which spilled values are available in physregs so
1192 // that we can choose to reuse the physregs instead of emitting reloads.
Dan Gohman6f0d0242008-02-10 18:45:23 +00001193 AvailableSpills Spills(TRI, TII);
Chris Lattner66cf80f2006-02-03 23:13:58 +00001194
Chris Lattner52b25db2004-10-01 19:47:12 +00001195 // MaybeDeadStores - When we need to write a value back into a stack slot,
1196 // keep track of the inserted store. If the stack slot value is never read
1197 // (because the value was used from some available register, for example), and
1198 // subsequently stored to, the original store is dead. This map keeps track
1199 // of inserted stores that are not used. If we see a subsequent store to the
1200 // same stack slot, the original store is deleted.
Evan Chengfff3e192007-08-14 09:11:18 +00001201 std::vector<MachineInstr*> MaybeDeadStores;
1202 MaybeDeadStores.resize(MF.getFrameInfo()->getObjectIndexEnd(), NULL);
Chris Lattner52b25db2004-10-01 19:47:12 +00001203
Evan Chengb6ca4b32007-08-14 23:25:37 +00001204 // ReMatDefs - These are rematerializable def MIs which are not deleted.
1205 SmallSet<MachineInstr*, 4> ReMatDefs;
1206
Evan Cheng0c40d722007-07-11 05:28:39 +00001207 // Keep track of kill information.
Dan Gohman6f0d0242008-02-10 18:45:23 +00001208 BitVector RegKills(TRI->getNumRegs());
Evan Cheng0c40d722007-07-11 05:28:39 +00001209 std::vector<MachineOperand*> KillOps;
Dan Gohman6f0d0242008-02-10 18:45:23 +00001210 KillOps.resize(TRI->getNumRegs(), NULL);
Evan Cheng0c40d722007-07-11 05:28:39 +00001211
Evan Cheng7a0f1852008-05-20 08:13:21 +00001212 unsigned Dist = 0;
1213 DistanceMap.clear();
Chris Lattner7fb64342004-10-01 19:04:51 +00001214 for (MachineBasicBlock::iterator MII = MBB.begin(), E = MBB.end();
1215 MII != E; ) {
Chris Lattner7fb64342004-10-01 19:04:51 +00001216 MachineBasicBlock::iterator NextMII = MII; ++NextMII;
Evan Cheng0c40d722007-07-11 05:28:39 +00001217
Evan Cheng66f71632007-10-19 21:23:22 +00001218 VirtRegMap::MI2VirtMapTy::const_iterator I, End;
Evan Cheng0c40d722007-07-11 05:28:39 +00001219 bool Erased = false;
1220 bool BackTracked = false;
Evan Cheng66f71632007-10-19 21:23:22 +00001221 if (PrepForUnfoldOpti(MBB, MII,
1222 MaybeDeadStores, Spills, RegKills, KillOps, VRM))
1223 NextMII = next(MII);
Chris Lattner7fb64342004-10-01 19:04:51 +00001224
Evan Cheng66f71632007-10-19 21:23:22 +00001225 MachineInstr &MI = *MII;
Chris Lattner749c6f62008-01-07 07:27:27 +00001226 const TargetInstrDesc &TID = MI.getDesc();
Evan Chenge077ef62006-11-04 00:21:55 +00001227
Evan Cheng676dd7c2008-03-11 07:19:34 +00001228 if (VRM.hasEmergencySpills(&MI)) {
1229 // Spill physical register(s) in the rare case the allocator has run out
1230 // of registers to allocate.
1231 SmallSet<int, 4> UsedSS;
1232 std::vector<unsigned> &EmSpills = VRM.getEmergencySpills(&MI);
1233 for (unsigned i = 0, e = EmSpills.size(); i != e; ++i) {
1234 unsigned PhysReg = EmSpills[i];
1235 const TargetRegisterClass *RC =
1236 TRI->getPhysicalRegisterRegClass(PhysReg);
1237 assert(RC && "Unable to determine register class!");
1238 int SS = VRM.getEmergencySpillSlot(RC);
1239 if (UsedSS.count(SS))
1240 assert(0 && "Need to spill more than one physical registers!");
1241 UsedSS.insert(SS);
1242 TII->storeRegToStackSlot(MBB, MII, PhysReg, true, SS, RC);
1243 MachineInstr *StoreMI = prior(MII);
1244 VRM.addSpillSlotUse(SS, StoreMI);
1245 TII->loadRegFromStackSlot(MBB, next(MII), PhysReg, SS, RC);
1246 MachineInstr *LoadMI = next(MII);
1247 VRM.addSpillSlotUse(SS, LoadMI);
Evan Chengc1f53c72008-03-11 21:34:46 +00001248 ++NumPSpills;
Evan Cheng676dd7c2008-03-11 07:19:34 +00001249 }
Evan Cheng17d5f542008-03-12 00:14:07 +00001250 NextMII = next(MII);
Evan Cheng676dd7c2008-03-11 07:19:34 +00001251 }
1252
Evan Cheng0cbb1162007-11-29 01:06:25 +00001253 // Insert restores here if asked to.
1254 if (VRM.isRestorePt(&MI)) {
1255 std::vector<unsigned> &RestoreRegs = VRM.getRestorePtRestores(&MI);
1256 for (unsigned i = 0, e = RestoreRegs.size(); i != e; ++i) {
Evan Chengd70dbb52008-02-22 09:24:50 +00001257 unsigned VirtReg = RestoreRegs[e-i-1]; // Reverse order.
Evan Cheng0cbb1162007-11-29 01:06:25 +00001258 if (!VRM.getPreSplitReg(VirtReg))
1259 continue; // Split interval spilled again.
1260 unsigned Phys = VRM.getPhys(VirtReg);
Chris Lattner84bc5422007-12-31 04:13:23 +00001261 RegInfo->setPhysRegUsed(Phys);
Evan Cheng0cbb1162007-11-29 01:06:25 +00001262 if (VRM.isReMaterialized(VirtReg)) {
Evan Chengca1267c2008-03-31 20:40:39 +00001263 ReMaterialize(MBB, MII, Phys, VirtReg, TII, TRI, VRM);
Evan Cheng0cbb1162007-11-29 01:06:25 +00001264 } else {
Chris Lattner84bc5422007-12-31 04:13:23 +00001265 const TargetRegisterClass* RC = RegInfo->getRegClass(VirtReg);
Evan Chengd3653122008-02-27 03:04:06 +00001266 int SS = VRM.getStackSlot(VirtReg);
1267 TII->loadRegFromStackSlot(MBB, &MI, Phys, SS, RC);
1268 MachineInstr *LoadMI = prior(MII);
1269 VRM.addSpillSlotUse(SS, LoadMI);
Evan Cheng0cbb1162007-11-29 01:06:25 +00001270 ++NumLoads;
1271 }
1272 // This invalidates Phys.
1273 Spills.ClobberPhysReg(Phys);
1274 UpdateKills(*prior(MII), RegKills, KillOps);
1275 DOUT << '\t' << *prior(MII);
1276 }
1277 }
1278
Evan Cheng81a03822007-11-17 00:40:40 +00001279 // Insert spills here if asked to.
Evan Chengcada2452007-11-28 01:28:46 +00001280 if (VRM.isSpillPt(&MI)) {
Evan Chengb50bb8c2007-12-05 08:16:32 +00001281 std::vector<std::pair<unsigned,bool> > &SpillRegs =
1282 VRM.getSpillPtSpills(&MI);
Evan Chengcada2452007-11-28 01:28:46 +00001283 for (unsigned i = 0, e = SpillRegs.size(); i != e; ++i) {
Evan Chengb50bb8c2007-12-05 08:16:32 +00001284 unsigned VirtReg = SpillRegs[i].first;
1285 bool isKill = SpillRegs[i].second;
Evan Chengcada2452007-11-28 01:28:46 +00001286 if (!VRM.getPreSplitReg(VirtReg))
1287 continue; // Split interval spilled again.
Chris Lattner84bc5422007-12-31 04:13:23 +00001288 const TargetRegisterClass *RC = RegInfo->getRegClass(VirtReg);
Evan Chengcada2452007-11-28 01:28:46 +00001289 unsigned Phys = VRM.getPhys(VirtReg);
1290 int StackSlot = VRM.getStackSlot(VirtReg);
Owen Andersonf6372aa2008-01-01 21:11:32 +00001291 TII->storeRegToStackSlot(MBB, next(MII), Phys, isKill, StackSlot, RC);
Evan Chengd64b5c82007-12-05 03:14:33 +00001292 MachineInstr *StoreMI = next(MII);
Evan Chengd3653122008-02-27 03:04:06 +00001293 VRM.addSpillSlotUse(StackSlot, StoreMI);
Evan Cheng4191b962008-03-12 00:02:46 +00001294 DOUT << "Store:\t" << *StoreMI;
Evan Chengd64b5c82007-12-05 03:14:33 +00001295 VRM.virtFolded(VirtReg, StoreMI, VirtRegMap::isMod);
Evan Chengcada2452007-11-28 01:28:46 +00001296 }
Evan Chenge4b39002007-12-03 21:31:55 +00001297 NextMII = next(MII);
Evan Cheng81a03822007-11-17 00:40:40 +00001298 }
1299
1300 /// ReusedOperands - Keep track of operand reuse in case we need to undo
1301 /// reuse.
Dan Gohman6f0d0242008-02-10 18:45:23 +00001302 ReuseInfo ReusedOperands(MI, TRI);
Evan Chengb2fd65f2008-02-22 19:22:06 +00001303 SmallVector<unsigned, 4> VirtUseOps;
Chris Lattner7fb64342004-10-01 19:04:51 +00001304 for (unsigned i = 0, e = MI.getNumOperands(); i != e; ++i) {
1305 MachineOperand &MO = MI.getOperand(i);
Chris Lattner50ea01e2005-09-09 20:29:51 +00001306 if (!MO.isRegister() || MO.getReg() == 0)
1307 continue; // Ignore non-register operands.
1308
Evan Cheng32dfbea2007-10-12 08:50:34 +00001309 unsigned VirtReg = MO.getReg();
Dan Gohman6f0d0242008-02-10 18:45:23 +00001310 if (TargetRegisterInfo::isPhysicalRegister(VirtReg)) {
Chris Lattner50ea01e2005-09-09 20:29:51 +00001311 // Ignore physregs for spilling, but remember that it is used by this
1312 // function.
Chris Lattner84bc5422007-12-31 04:13:23 +00001313 RegInfo->setPhysRegUsed(VirtReg);
Chris Lattner50ea01e2005-09-09 20:29:51 +00001314 continue;
1315 }
Evan Chengb2fd65f2008-02-22 19:22:06 +00001316
1317 // We want to process implicit virtual register uses first.
1318 if (MO.isImplicit())
Evan Cheng4cce6b42008-04-11 17:53:36 +00001319 // If the virtual register is implicitly defined, emit a implicit_def
1320 // before so scavenger knows it's "defined".
Evan Chengb2fd65f2008-02-22 19:22:06 +00001321 VirtUseOps.insert(VirtUseOps.begin(), i);
1322 else
1323 VirtUseOps.push_back(i);
1324 }
1325
1326 // Process all of the spilled uses and all non spilled reg references.
1327 for (unsigned j = 0, e = VirtUseOps.size(); j != e; ++j) {
1328 unsigned i = VirtUseOps[j];
1329 MachineOperand &MO = MI.getOperand(i);
1330 unsigned VirtReg = MO.getReg();
Dan Gohman6f0d0242008-02-10 18:45:23 +00001331 assert(TargetRegisterInfo::isVirtualRegister(VirtReg) &&
Evan Chengb2fd65f2008-02-22 19:22:06 +00001332 "Not a virtual register?");
Evan Cheng70306f82007-12-03 09:58:48 +00001333
Evan Chengc498b022007-11-14 07:59:08 +00001334 unsigned SubIdx = MO.getSubReg();
Evan Cheng549f27d32007-08-13 23:45:17 +00001335 if (VRM.isAssignedReg(VirtReg)) {
Chris Lattner50ea01e2005-09-09 20:29:51 +00001336 // This virtual register was assigned a physreg!
1337 unsigned Phys = VRM.getPhys(VirtReg);
Chris Lattner84bc5422007-12-31 04:13:23 +00001338 RegInfo->setPhysRegUsed(Phys);
Evan Chenge077ef62006-11-04 00:21:55 +00001339 if (MO.isDef())
1340 ReusedOperands.markClobbered(Phys);
Dan Gohman6f0d0242008-02-10 18:45:23 +00001341 unsigned RReg = SubIdx ? TRI->getSubReg(Phys, SubIdx) : Phys;
Evan Cheng32dfbea2007-10-12 08:50:34 +00001342 MI.getOperand(i).setReg(RReg);
Evan Cheng4cce6b42008-04-11 17:53:36 +00001343 if (VRM.isImplicitlyDefined(VirtReg))
1344 BuildMI(MBB, MI, TII->get(TargetInstrInfo::IMPLICIT_DEF), RReg);
Chris Lattner50ea01e2005-09-09 20:29:51 +00001345 continue;
1346 }
1347
1348 // This virtual register is now known to be a spilled value.
1349 if (!MO.isUse())
1350 continue; // Handle defs in the loop below (handle use&def here though)
Chris Lattner7fb64342004-10-01 19:04:51 +00001351
Evan Cheng549f27d32007-08-13 23:45:17 +00001352 bool DoReMat = VRM.isReMaterialized(VirtReg);
1353 int SSorRMId = DoReMat
1354 ? VRM.getReMatId(VirtReg) : VRM.getStackSlot(VirtReg);
Evan Chengdc6be192007-08-14 05:42:54 +00001355 int ReuseSlot = SSorRMId;
Chris Lattner7fb64342004-10-01 19:04:51 +00001356
Chris Lattner50ea01e2005-09-09 20:29:51 +00001357 // Check to see if this stack slot is available.
Evan Chengdc6be192007-08-14 05:42:54 +00001358 unsigned PhysReg = Spills.getSpillSlotOrReMatPhysReg(SSorRMId);
Evan Cheng32dfbea2007-10-12 08:50:34 +00001359
1360 // If this is a sub-register use, make sure the reuse register is in the
1361 // right register class. For example, for x86 not all of the 32-bit
1362 // registers have accessible sub-registers.
1363 // Similarly so for EXTRACT_SUBREG. Consider this:
1364 // EDI = op
1365 // MOV32_mr fi#1, EDI
1366 // ...
1367 // = EXTRACT_SUBREG fi#1
1368 // fi#1 is available in EDI, but it cannot be reused because it's not in
1369 // the right register file.
1370 if (PhysReg &&
Evan Chengc498b022007-11-14 07:59:08 +00001371 (SubIdx || MI.getOpcode() == TargetInstrInfo::EXTRACT_SUBREG)) {
Chris Lattner84bc5422007-12-31 04:13:23 +00001372 const TargetRegisterClass* RC = RegInfo->getRegClass(VirtReg);
Evan Cheng32dfbea2007-10-12 08:50:34 +00001373 if (!RC->contains(PhysReg))
1374 PhysReg = 0;
1375 }
1376
Evan Chengdc6be192007-08-14 05:42:54 +00001377 if (PhysReg) {
Chris Lattner29268692006-09-05 02:12:02 +00001378 // This spilled operand might be part of a two-address operand. If this
1379 // is the case, then changing it will necessarily require changing the
1380 // def part of the instruction as well. However, in some cases, we
1381 // aren't allowed to modify the reused register. If none of these cases
1382 // apply, reuse it.
1383 bool CanReuse = true;
Chris Lattner749c6f62008-01-07 07:27:27 +00001384 int ti = TID.getOperandConstraint(i, TOI::TIED_TO);
Evan Cheng360c2dd2006-11-01 23:06:55 +00001385 if (ti != -1 &&
Dan Gohman92dfe202007-09-14 20:33:02 +00001386 MI.getOperand(ti).isRegister() &&
Evan Cheng360c2dd2006-11-01 23:06:55 +00001387 MI.getOperand(ti).getReg() == VirtReg) {
Chris Lattner29268692006-09-05 02:12:02 +00001388 // Okay, we have a two address operand. We can reuse this physreg as
Evan Cheng3c82cab2007-01-19 22:40:14 +00001389 // long as we are allowed to clobber the value and there isn't an
1390 // earlier def that has already clobbered the physreg.
Evan Chengdc6be192007-08-14 05:42:54 +00001391 CanReuse = Spills.canClobberPhysReg(ReuseSlot) &&
Evan Chenge077ef62006-11-04 00:21:55 +00001392 !ReusedOperands.isClobbered(PhysReg);
Chris Lattner29268692006-09-05 02:12:02 +00001393 }
1394
1395 if (CanReuse) {
Chris Lattneraddc55a2006-04-28 01:46:50 +00001396 // If this stack slot value is already available, reuse it!
Evan Chengdc6be192007-08-14 05:42:54 +00001397 if (ReuseSlot > VirtRegMap::MAX_STACK_SLOT)
1398 DOUT << "Reusing RM#" << ReuseSlot-VirtRegMap::MAX_STACK_SLOT-1;
Evan Cheng2638e1a2007-03-20 08:13:50 +00001399 else
Evan Chengdc6be192007-08-14 05:42:54 +00001400 DOUT << "Reusing SS#" << ReuseSlot;
Evan Cheng2638e1a2007-03-20 08:13:50 +00001401 DOUT << " from physreg "
Bill Wendlinge6d088a2008-02-26 21:47:57 +00001402 << TRI->getName(PhysReg) << " for vreg"
Bill Wendlingb2b9c202006-11-17 02:09:07 +00001403 << VirtReg <<" instead of reloading into physreg "
Bill Wendlinge6d088a2008-02-26 21:47:57 +00001404 << TRI->getName(VRM.getPhys(VirtReg)) << "\n";
Dan Gohman6f0d0242008-02-10 18:45:23 +00001405 unsigned RReg = SubIdx ? TRI->getSubReg(PhysReg, SubIdx) : PhysReg;
Evan Cheng32dfbea2007-10-12 08:50:34 +00001406 MI.getOperand(i).setReg(RReg);
Chris Lattneraddc55a2006-04-28 01:46:50 +00001407
1408 // The only technical detail we have is that we don't know that
1409 // PhysReg won't be clobbered by a reloaded stack slot that occurs
1410 // later in the instruction. In particular, consider 'op V1, V2'.
1411 // If V1 is available in physreg R0, we would choose to reuse it
1412 // here, instead of reloading it into the register the allocator
1413 // indicated (say R1). However, V2 might have to be reloaded
1414 // later, and it might indicate that it needs to live in R0. When
1415 // this occurs, we need to have information available that
1416 // indicates it is safe to use R1 for the reload instead of R0.
1417 //
1418 // To further complicate matters, we might conflict with an alias,
1419 // or R0 and R1 might not be compatible with each other. In this
1420 // case, we actually insert a reload for V1 in R1, ensuring that
1421 // we can get at R0 or its alias.
Evan Chengdc6be192007-08-14 05:42:54 +00001422 ReusedOperands.addReuse(i, ReuseSlot, PhysReg,
Chris Lattneraddc55a2006-04-28 01:46:50 +00001423 VRM.getPhys(VirtReg), VirtReg);
Evan Chenge077ef62006-11-04 00:21:55 +00001424 if (ti != -1)
1425 // Only mark it clobbered if this is a use&def operand.
1426 ReusedOperands.markClobbered(PhysReg);
Chris Lattneraddc55a2006-04-28 01:46:50 +00001427 ++NumReused;
Evan Chengfff3e192007-08-14 09:11:18 +00001428
1429 if (MI.getOperand(i).isKill() &&
1430 ReuseSlot <= VirtRegMap::MAX_STACK_SLOT) {
1431 // This was the last use and the spilled value is still available
1432 // for reuse. That means the spill was unnecessary!
1433 MachineInstr* DeadStore = MaybeDeadStores[ReuseSlot];
1434 if (DeadStore) {
1435 DOUT << "Removed dead store:\t" << *DeadStore;
1436 InvalidateKills(*DeadStore, RegKills, KillOps);
Evan Chengcada2452007-11-28 01:28:46 +00001437 VRM.RemoveMachineInstrFromMaps(DeadStore);
Evan Cheng66f71632007-10-19 21:23:22 +00001438 MBB.erase(DeadStore);
Evan Chengfff3e192007-08-14 09:11:18 +00001439 MaybeDeadStores[ReuseSlot] = NULL;
1440 ++NumDSE;
1441 }
1442 }
Chris Lattneraddc55a2006-04-28 01:46:50 +00001443 continue;
Evan Cheng32dfbea2007-10-12 08:50:34 +00001444 } // CanReuse
Chris Lattneraddc55a2006-04-28 01:46:50 +00001445
1446 // Otherwise we have a situation where we have a two-address instruction
1447 // whose mod/ref operand needs to be reloaded. This reload is already
1448 // available in some register "PhysReg", but if we used PhysReg as the
1449 // operand to our 2-addr instruction, the instruction would modify
1450 // PhysReg. This isn't cool if something later uses PhysReg and expects
1451 // to get its initial value.
Chris Lattner50ea01e2005-09-09 20:29:51 +00001452 //
Chris Lattneraddc55a2006-04-28 01:46:50 +00001453 // To avoid this problem, and to avoid doing a load right after a store,
1454 // we emit a copy from PhysReg into the designated register for this
1455 // operand.
1456 unsigned DesignatedReg = VRM.getPhys(VirtReg);
1457 assert(DesignatedReg && "Must map virtreg to physreg!");
1458
1459 // Note that, if we reused a register for a previous operand, the
1460 // register we want to reload into might not actually be
1461 // available. If this occurs, use the register indicated by the
1462 // reuser.
1463 if (ReusedOperands.hasReuses())
1464 DesignatedReg = ReusedOperands.GetRegForReload(DesignatedReg, &MI,
Evan Cheng549f27d32007-08-13 23:45:17 +00001465 Spills, MaybeDeadStores, RegKills, KillOps, VRM);
Chris Lattneraddc55a2006-04-28 01:46:50 +00001466
Chris Lattnerba1fc3d2006-04-28 04:43:18 +00001467 // If the mapped designated register is actually the physreg we have
1468 // incoming, we don't need to inserted a dead copy.
1469 if (DesignatedReg == PhysReg) {
1470 // If this stack slot value is already available, reuse it!
Evan Chengdc6be192007-08-14 05:42:54 +00001471 if (ReuseSlot > VirtRegMap::MAX_STACK_SLOT)
1472 DOUT << "Reusing RM#" << ReuseSlot-VirtRegMap::MAX_STACK_SLOT-1;
Evan Cheng2638e1a2007-03-20 08:13:50 +00001473 else
Evan Chengdc6be192007-08-14 05:42:54 +00001474 DOUT << "Reusing SS#" << ReuseSlot;
Bill Wendlinge6d088a2008-02-26 21:47:57 +00001475 DOUT << " from physreg " << TRI->getName(PhysReg)
Bill Wendling6ef781f2008-02-27 06:33:05 +00001476 << " for vreg" << VirtReg
Bill Wendlingb2b9c202006-11-17 02:09:07 +00001477 << " instead of reloading into same physreg.\n";
Dan Gohman6f0d0242008-02-10 18:45:23 +00001478 unsigned RReg = SubIdx ? TRI->getSubReg(PhysReg, SubIdx) : PhysReg;
Evan Cheng32dfbea2007-10-12 08:50:34 +00001479 MI.getOperand(i).setReg(RReg);
Evan Cheng7277a7d2007-11-02 17:35:08 +00001480 ReusedOperands.markClobbered(RReg);
Chris Lattnerba1fc3d2006-04-28 04:43:18 +00001481 ++NumReused;
1482 continue;
1483 }
1484
Chris Lattner84bc5422007-12-31 04:13:23 +00001485 const TargetRegisterClass* RC = RegInfo->getRegClass(VirtReg);
1486 RegInfo->setPhysRegUsed(DesignatedReg);
Evan Chenge077ef62006-11-04 00:21:55 +00001487 ReusedOperands.markClobbered(DesignatedReg);
Owen Andersond10fd972007-12-31 06:32:00 +00001488 TII->copyRegToReg(MBB, &MI, DesignatedReg, PhysReg, RC, RC);
Evan Chengde4e9422007-02-25 09:51:27 +00001489
Evan Cheng6b448092007-03-02 08:52:00 +00001490 MachineInstr *CopyMI = prior(MII);
Evan Cheng0c40d722007-07-11 05:28:39 +00001491 UpdateKills(*CopyMI, RegKills, KillOps);
Evan Chengde4e9422007-02-25 09:51:27 +00001492
Chris Lattneraddc55a2006-04-28 01:46:50 +00001493 // This invalidates DesignatedReg.
1494 Spills.ClobberPhysReg(DesignatedReg);
1495
Evan Chengdc6be192007-08-14 05:42:54 +00001496 Spills.addAvailable(ReuseSlot, &MI, DesignatedReg);
Evan Cheng32dfbea2007-10-12 08:50:34 +00001497 unsigned RReg =
Dan Gohman6f0d0242008-02-10 18:45:23 +00001498 SubIdx ? TRI->getSubReg(DesignatedReg, SubIdx) : DesignatedReg;
Evan Cheng32dfbea2007-10-12 08:50:34 +00001499 MI.getOperand(i).setReg(RReg);
Bill Wendlingb2b9c202006-11-17 02:09:07 +00001500 DOUT << '\t' << *prior(MII);
Chris Lattner50ea01e2005-09-09 20:29:51 +00001501 ++NumReused;
1502 continue;
Evan Cheng66f71632007-10-19 21:23:22 +00001503 } // if (PhysReg)
Chris Lattner50ea01e2005-09-09 20:29:51 +00001504
1505 // Otherwise, reload it and remember that we have it.
1506 PhysReg = VRM.getPhys(VirtReg);
Chris Lattner172c3622006-01-04 06:47:48 +00001507 assert(PhysReg && "Must map virtreg to physreg!");
Chris Lattner7fb64342004-10-01 19:04:51 +00001508
Chris Lattner50ea01e2005-09-09 20:29:51 +00001509 // Note that, if we reused a register for a previous operand, the
1510 // register we want to reload into might not actually be
1511 // available. If this occurs, use the register indicated by the
1512 // reuser.
Chris Lattner540fec62006-02-25 01:51:33 +00001513 if (ReusedOperands.hasReuses())
1514 PhysReg = ReusedOperands.GetRegForReload(PhysReg, &MI,
Evan Cheng549f27d32007-08-13 23:45:17 +00001515 Spills, MaybeDeadStores, RegKills, KillOps, VRM);
Chris Lattner540fec62006-02-25 01:51:33 +00001516
Chris Lattner84bc5422007-12-31 04:13:23 +00001517 RegInfo->setPhysRegUsed(PhysReg);
Evan Chenge077ef62006-11-04 00:21:55 +00001518 ReusedOperands.markClobbered(PhysReg);
Evan Cheng549f27d32007-08-13 23:45:17 +00001519 if (DoReMat) {
Evan Chengca1267c2008-03-31 20:40:39 +00001520 ReMaterialize(MBB, MII, PhysReg, VirtReg, TII, TRI, VRM);
Evan Cheng91935142007-04-04 07:40:01 +00001521 } else {
Chris Lattner84bc5422007-12-31 04:13:23 +00001522 const TargetRegisterClass* RC = RegInfo->getRegClass(VirtReg);
Owen Andersonf6372aa2008-01-01 21:11:32 +00001523 TII->loadRegFromStackSlot(MBB, &MI, PhysReg, SSorRMId, RC);
Evan Chengd3653122008-02-27 03:04:06 +00001524 MachineInstr *LoadMI = prior(MII);
1525 VRM.addSpillSlotUse(SSorRMId, LoadMI);
Evan Cheng91935142007-04-04 07:40:01 +00001526 ++NumLoads;
1527 }
Chris Lattner50ea01e2005-09-09 20:29:51 +00001528 // This invalidates PhysReg.
Chris Lattner66cf80f2006-02-03 23:13:58 +00001529 Spills.ClobberPhysReg(PhysReg);
Chris Lattner50ea01e2005-09-09 20:29:51 +00001530
1531 // Any stores to this stack slot are not dead anymore.
Evan Cheng549f27d32007-08-13 23:45:17 +00001532 if (!DoReMat)
Evan Chengfff3e192007-08-14 09:11:18 +00001533 MaybeDeadStores[SSorRMId] = NULL;
Evan Cheng549f27d32007-08-13 23:45:17 +00001534 Spills.addAvailable(SSorRMId, &MI, PhysReg);
Evan Chengde4e9422007-02-25 09:51:27 +00001535 // Assumes this is the last use. IsKill will be unset if reg is reused
1536 // unless it's a two-address operand.
Chris Lattner749c6f62008-01-07 07:27:27 +00001537 if (TID.getOperandConstraint(i, TOI::TIED_TO) == -1)
Evan Chengde4e9422007-02-25 09:51:27 +00001538 MI.getOperand(i).setIsKill();
Dan Gohman6f0d0242008-02-10 18:45:23 +00001539 unsigned RReg = SubIdx ? TRI->getSubReg(PhysReg, SubIdx) : PhysReg;
Evan Cheng32dfbea2007-10-12 08:50:34 +00001540 MI.getOperand(i).setReg(RReg);
Evan Cheng0c40d722007-07-11 05:28:39 +00001541 UpdateKills(*prior(MII), RegKills, KillOps);
Bill Wendlingb2b9c202006-11-17 02:09:07 +00001542 DOUT << '\t' << *prior(MII);
Chris Lattner8c4d88d2004-09-30 01:54:45 +00001543 }
1544
Bill Wendlingb2b9c202006-11-17 02:09:07 +00001545 DOUT << '\t' << MI;
Chris Lattner8c4d88d2004-09-30 01:54:45 +00001546
Evan Cheng81a03822007-11-17 00:40:40 +00001547
Chris Lattner7fb64342004-10-01 19:04:51 +00001548 // If we have folded references to memory operands, make sure we clear all
1549 // physical registers that may contain the value of the spilled virtual
1550 // register
Evan Cheng66f71632007-10-19 21:23:22 +00001551 SmallSet<int, 2> FoldedSS;
Evan Chengc17ba8a2008-03-14 20:44:01 +00001552 for (tie(I, End) = VRM.getFoldedVirts(&MI); I != End; ) {
Chris Lattnerbec6a9e2004-10-01 23:15:36 +00001553 unsigned VirtReg = I->second.first;
1554 VirtRegMap::ModRef MR = I->second.second;
Evan Cheng66f71632007-10-19 21:23:22 +00001555 DOUT << "Folded vreg: " << VirtReg << " MR: " << MR;
Evan Cheng81a03822007-11-17 00:40:40 +00001556
Evan Chengc17ba8a2008-03-14 20:44:01 +00001557 // MI2VirtMap be can updated which invalidate the iterator.
1558 // Increment the iterator first.
1559 ++I;
Chris Lattnercea86882005-09-19 06:56:21 +00001560 int SS = VRM.getStackSlot(VirtReg);
Evan Cheng81a03822007-11-17 00:40:40 +00001561 if (SS == VirtRegMap::NO_STACK_SLOT)
1562 continue;
Evan Cheng90a43c32007-08-15 20:20:34 +00001563 FoldedSS.insert(SS);
Bill Wendlingb2b9c202006-11-17 02:09:07 +00001564 DOUT << " - StackSlot: " << SS << "\n";
Chris Lattnercea86882005-09-19 06:56:21 +00001565
1566 // If this folded instruction is just a use, check to see if it's a
1567 // straight load from the virt reg slot.
1568 if ((MR & VirtRegMap::isRef) && !(MR & VirtRegMap::isMod)) {
1569 int FrameIdx;
Evan Cheng32dfbea2007-10-12 08:50:34 +00001570 unsigned DestReg = TII->isLoadFromStackSlot(&MI, FrameIdx);
1571 if (DestReg && FrameIdx == SS) {
1572 // If this spill slot is available, turn it into a copy (or nothing)
1573 // instead of leaving it as a load!
1574 if (unsigned InReg = Spills.getSpillSlotOrReMatPhysReg(SS)) {
1575 DOUT << "Promoted Load To Copy: " << MI;
1576 if (DestReg != InReg) {
Chris Lattner84bc5422007-12-31 04:13:23 +00001577 const TargetRegisterClass *RC = RegInfo->getRegClass(VirtReg);
Owen Andersond10fd972007-12-31 06:32:00 +00001578 TII->copyRegToReg(MBB, &MI, DestReg, InReg, RC, RC);
Evan Cheng32dfbea2007-10-12 08:50:34 +00001579 // Revisit the copy so we make sure to notice the effects of the
1580 // operation on the destreg (either needing to RA it if it's
1581 // virtual or needing to clobber any values if it's physical).
1582 NextMII = &MI;
1583 --NextMII; // backtrack to the copy.
1584 BackTracked = true;
Evan Cheng39c883c2007-12-11 23:36:57 +00001585 } else {
Evan Cheng32dfbea2007-10-12 08:50:34 +00001586 DOUT << "Removing now-noop copy: " << MI;
Evan Cheng39c883c2007-12-11 23:36:57 +00001587 // Unset last kill since it's being reused.
1588 InvalidateKill(InReg, RegKills, KillOps);
1589 }
Evan Chengde4e9422007-02-25 09:51:27 +00001590
Evan Cheng7a0f1852008-05-20 08:13:21 +00001591 InvalidateKills(MI, RegKills, KillOps);
Evan Chengcada2452007-11-28 01:28:46 +00001592 VRM.RemoveMachineInstrFromMaps(&MI);
Evan Cheng32dfbea2007-10-12 08:50:34 +00001593 MBB.erase(&MI);
1594 Erased = true;
1595 goto ProcessNextInst;
Chris Lattnercea86882005-09-19 06:56:21 +00001596 }
Evan Cheng7f566252007-10-13 02:50:24 +00001597 } else {
1598 unsigned PhysReg = Spills.getSpillSlotOrReMatPhysReg(SS);
1599 SmallVector<MachineInstr*, 4> NewMIs;
1600 if (PhysReg &&
Owen Anderson6425f8b2008-01-07 01:35:56 +00001601 TII->unfoldMemoryOperand(MF, &MI, PhysReg, false, false, NewMIs)) {
Evan Cheng7f566252007-10-13 02:50:24 +00001602 MBB.insert(MII, NewMIs[0]);
Evan Cheng7a0f1852008-05-20 08:13:21 +00001603 InvalidateKills(MI, RegKills, KillOps);
Evan Chengcada2452007-11-28 01:28:46 +00001604 VRM.RemoveMachineInstrFromMaps(&MI);
Evan Cheng7f566252007-10-13 02:50:24 +00001605 MBB.erase(&MI);
1606 Erased = true;
1607 --NextMII; // backtrack to the unfolded instruction.
1608 BackTracked = true;
1609 goto ProcessNextInst;
1610 }
Chris Lattnercea86882005-09-19 06:56:21 +00001611 }
1612 }
1613
1614 // If this reference is not a use, any previous store is now dead.
1615 // Otherwise, the store to this stack slot is not dead anymore.
Evan Chengfff3e192007-08-14 09:11:18 +00001616 MachineInstr* DeadStore = MaybeDeadStores[SS];
1617 if (DeadStore) {
Evan Cheng66f71632007-10-19 21:23:22 +00001618 bool isDead = !(MR & VirtRegMap::isRef);
Evan Cheng7f566252007-10-13 02:50:24 +00001619 MachineInstr *NewStore = NULL;
Evan Chengcbfb9b22007-10-22 03:01:44 +00001620 if (MR & VirtRegMap::isModRef) {
Evan Cheng7f566252007-10-13 02:50:24 +00001621 unsigned PhysReg = Spills.getSpillSlotOrReMatPhysReg(SS);
1622 SmallVector<MachineInstr*, 4> NewMIs;
Evan Cheng35a3e4a2007-12-04 19:19:45 +00001623 // We can reuse this physreg as long as we are allowed to clobber
Chris Lattner84bc5422007-12-31 04:13:23 +00001624 // the value and there isn't an earlier def that has already clobbered
1625 // the physreg.
Evan Cheng7f566252007-10-13 02:50:24 +00001626 if (PhysReg &&
Evan Cheng7ebc06b2008-05-07 00:49:28 +00001627 !TII->isStoreToStackSlot(&MI, SS)) { // Not profitable!
1628 MachineOperand *KillOpnd =
1629 DeadStore->findRegisterUseOperand(PhysReg, true);
1630 // Note, if the store is storing a sub-register, it's possible the
1631 // super-register is needed below.
1632 if (KillOpnd && !KillOpnd->getSubReg() &&
1633 TII->unfoldMemoryOperand(MF, &MI, PhysReg, false, true,NewMIs)){
1634 MBB.insert(MII, NewMIs[0]);
1635 NewStore = NewMIs[1];
1636 MBB.insert(MII, NewStore);
1637 VRM.addSpillSlotUse(SS, NewStore);
Evan Cheng7a0f1852008-05-20 08:13:21 +00001638 InvalidateKills(MI, RegKills, KillOps);
Evan Cheng7ebc06b2008-05-07 00:49:28 +00001639 VRM.RemoveMachineInstrFromMaps(&MI);
1640 MBB.erase(&MI);
1641 Erased = true;
1642 --NextMII;
1643 --NextMII; // backtrack to the unfolded instruction.
1644 BackTracked = true;
1645 isDead = true;
1646 }
Evan Cheng66f71632007-10-19 21:23:22 +00001647 }
Evan Cheng7f566252007-10-13 02:50:24 +00001648 }
1649
1650 if (isDead) { // Previous store is dead.
Chris Lattnercea86882005-09-19 06:56:21 +00001651 // If we get here, the store is dead, nuke it now.
Evan Chengfff3e192007-08-14 09:11:18 +00001652 DOUT << "Removed dead store:\t" << *DeadStore;
1653 InvalidateKills(*DeadStore, RegKills, KillOps);
Evan Chengcada2452007-11-28 01:28:46 +00001654 VRM.RemoveMachineInstrFromMaps(DeadStore);
Evan Cheng7f566252007-10-13 02:50:24 +00001655 MBB.erase(DeadStore);
1656 if (!NewStore)
1657 ++NumDSE;
Chris Lattnercea86882005-09-19 06:56:21 +00001658 }
Evan Cheng7f566252007-10-13 02:50:24 +00001659
Evan Chengfff3e192007-08-14 09:11:18 +00001660 MaybeDeadStores[SS] = NULL;
Evan Cheng7f566252007-10-13 02:50:24 +00001661 if (NewStore) {
1662 // Treat this store as a spill merged into a copy. That makes the
1663 // stack slot value available.
1664 VRM.virtFolded(VirtReg, NewStore, VirtRegMap::isMod);
1665 goto ProcessNextInst;
1666 }
Chris Lattnercea86882005-09-19 06:56:21 +00001667 }
1668
1669 // If the spill slot value is available, and this is a new definition of
1670 // the value, the value is not available anymore.
1671 if (MR & VirtRegMap::isMod) {
Chris Lattner07cf1412006-02-03 00:36:31 +00001672 // Notice that the value in this stack slot has been modified.
Evan Cheng549f27d32007-08-13 23:45:17 +00001673 Spills.ModifyStackSlotOrReMat(SS);
Chris Lattnercd816392006-02-02 23:29:36 +00001674
1675 // If this is *just* a mod of the value, check to see if this is just a
1676 // store to the spill slot (i.e. the spill got merged into the copy). If
1677 // so, realize that the vreg is available now, and add the store to the
1678 // MaybeDeadStore info.
1679 int StackSlot;
1680 if (!(MR & VirtRegMap::isRef)) {
1681 if (unsigned SrcReg = TII->isStoreToStackSlot(&MI, StackSlot)) {
Dan Gohman6f0d0242008-02-10 18:45:23 +00001682 assert(TargetRegisterInfo::isPhysicalRegister(SrcReg) &&
Chris Lattnercd816392006-02-02 23:29:36 +00001683 "Src hasn't been allocated yet?");
Evan Cheng87bb9912008-06-13 23:58:02 +00001684
1685 if (CommuteToFoldReload(MBB, MII, VirtReg, SrcReg, StackSlot,
1686 RegKills, KillOps, TRI, VRM)) {
1687 NextMII = next(MII);
1688 BackTracked = true;
1689 goto ProcessNextInst;
1690 }
1691
Chris Lattner07cf1412006-02-03 00:36:31 +00001692 // Okay, this is certainly a store of SrcReg to [StackSlot]. Mark
Chris Lattnercd816392006-02-02 23:29:36 +00001693 // this as a potentially dead store in case there is a subsequent
1694 // store into the stack slot without a read from it.
1695 MaybeDeadStores[StackSlot] = &MI;
1696
Chris Lattnercd816392006-02-02 23:29:36 +00001697 // If the stack slot value was previously available in some other
Evan Cheng87bb9912008-06-13 23:58:02 +00001698 // register, change it now. Otherwise, make the register
1699 // available in PhysReg.
1700 Spills.addAvailable(StackSlot, &MI, SrcReg, false/*!clobber*/);
Chris Lattnercd816392006-02-02 23:29:36 +00001701 }
1702 }
Chris Lattner7fb64342004-10-01 19:04:51 +00001703 }
Chris Lattner8c4d88d2004-09-30 01:54:45 +00001704 }
1705
Chris Lattner7fb64342004-10-01 19:04:51 +00001706 // Process all of the spilled defs.
1707 for (unsigned i = 0, e = MI.getNumOperands(); i != e; ++i) {
1708 MachineOperand &MO = MI.getOperand(i);
Evan Cheng66f71632007-10-19 21:23:22 +00001709 if (!(MO.isRegister() && MO.getReg() && MO.isDef()))
1710 continue;
Chris Lattner8c4d88d2004-09-30 01:54:45 +00001711
Evan Cheng66f71632007-10-19 21:23:22 +00001712 unsigned VirtReg = MO.getReg();
Dan Gohman6f0d0242008-02-10 18:45:23 +00001713 if (!TargetRegisterInfo::isVirtualRegister(VirtReg)) {
Evan Cheng66f71632007-10-19 21:23:22 +00001714 // Check to see if this is a noop copy. If so, eliminate the
1715 // instruction before considering the dest reg to be changed.
1716 unsigned Src, Dst;
1717 if (TII->isMoveInstr(MI, Src, Dst) && Src == Dst) {
1718 ++NumDCE;
1719 DOUT << "Removing now-noop copy: " << MI;
Evan Cheng7a0f1852008-05-20 08:13:21 +00001720 SmallVector<unsigned, 2> KillRegs;
1721 InvalidateKills(MI, RegKills, KillOps, &KillRegs);
1722 if (MO.isDead() && !KillRegs.empty()) {
1723 assert(KillRegs[0] == Dst);
1724 // Last def is now dead.
1725 TransferDeadness(&MBB, Dist, Src, RegKills, KillOps);
1726 }
Evan Chengd3653122008-02-27 03:04:06 +00001727 VRM.RemoveMachineInstrFromMaps(&MI);
Evan Cheng66f71632007-10-19 21:23:22 +00001728 MBB.erase(&MI);
1729 Erased = true;
Evan Cheng66f71632007-10-19 21:23:22 +00001730 Spills.disallowClobberPhysReg(VirtReg);
1731 goto ProcessNextInst;
1732 }
1733
1734 // If it's not a no-op copy, it clobbers the value in the destreg.
1735 Spills.ClobberPhysReg(VirtReg);
1736 ReusedOperands.markClobbered(VirtReg);
1737
1738 // Check to see if this instruction is a load from a stack slot into
1739 // a register. If so, this provides the stack slot value in the reg.
1740 int FrameIdx;
1741 if (unsigned DestReg = TII->isLoadFromStackSlot(&MI, FrameIdx)) {
1742 assert(DestReg == VirtReg && "Unknown load situation!");
1743
1744 // If it is a folded reference, then it's not safe to clobber.
1745 bool Folded = FoldedSS.count(FrameIdx);
1746 // Otherwise, if it wasn't available, remember that it is now!
1747 Spills.addAvailable(FrameIdx, &MI, DestReg, !Folded);
1748 goto ProcessNextInst;
1749 }
1750
1751 continue;
1752 }
1753
Evan Chengc498b022007-11-14 07:59:08 +00001754 unsigned SubIdx = MO.getSubReg();
Evan Cheng66f71632007-10-19 21:23:22 +00001755 bool DoReMat = VRM.isReMaterialized(VirtReg);
1756 if (DoReMat)
1757 ReMatDefs.insert(&MI);
1758
1759 // The only vregs left are stack slot definitions.
1760 int StackSlot = VRM.getStackSlot(VirtReg);
Chris Lattner84bc5422007-12-31 04:13:23 +00001761 const TargetRegisterClass *RC = RegInfo->getRegClass(VirtReg);
Evan Cheng66f71632007-10-19 21:23:22 +00001762
1763 // If this def is part of a two-address operand, make sure to execute
1764 // the store from the correct physical register.
1765 unsigned PhysReg;
Chris Lattner749c6f62008-01-07 07:27:27 +00001766 int TiedOp = MI.getDesc().findTiedToSrcOperand(i);
Evan Cheng7277a7d2007-11-02 17:35:08 +00001767 if (TiedOp != -1) {
Evan Cheng66f71632007-10-19 21:23:22 +00001768 PhysReg = MI.getOperand(TiedOp).getReg();
Evan Chengc498b022007-11-14 07:59:08 +00001769 if (SubIdx) {
Dan Gohman6f0d0242008-02-10 18:45:23 +00001770 unsigned SuperReg = findSuperReg(RC, PhysReg, SubIdx, TRI);
1771 assert(SuperReg && TRI->getSubReg(SuperReg, SubIdx) == PhysReg &&
Evan Cheng7277a7d2007-11-02 17:35:08 +00001772 "Can't find corresponding super-register!");
1773 PhysReg = SuperReg;
1774 }
1775 } else {
Evan Cheng66f71632007-10-19 21:23:22 +00001776 PhysReg = VRM.getPhys(VirtReg);
1777 if (ReusedOperands.isClobbered(PhysReg)) {
1778 // Another def has taken the assigned physreg. It must have been a
1779 // use&def which got it due to reuse. Undo the reuse!
1780 PhysReg = ReusedOperands.GetRegForReload(PhysReg, &MI,
1781 Spills, MaybeDeadStores, RegKills, KillOps, VRM);
1782 }
1783 }
1784
Evan Chenged70cbb32008-03-26 19:03:01 +00001785 assert(PhysReg && "VR not assigned a physical register?");
Chris Lattner84bc5422007-12-31 04:13:23 +00001786 RegInfo->setPhysRegUsed(PhysReg);
Dan Gohman6f0d0242008-02-10 18:45:23 +00001787 unsigned RReg = SubIdx ? TRI->getSubReg(PhysReg, SubIdx) : PhysReg;
Evan Cheng7277a7d2007-11-02 17:35:08 +00001788 ReusedOperands.markClobbered(RReg);
1789 MI.getOperand(i).setReg(RReg);
1790
Evan Cheng66f71632007-10-19 21:23:22 +00001791 if (!MO.isDead()) {
Evan Cheng66f71632007-10-19 21:23:22 +00001792 MachineInstr *&LastStore = MaybeDeadStores[StackSlot];
Evan Cheng35a3e4a2007-12-04 19:19:45 +00001793 SpillRegToStackSlot(MBB, MII, -1, PhysReg, StackSlot, RC, true,
1794 LastStore, Spills, ReMatDefs, RegKills, KillOps, VRM);
Evan Chenge4b39002007-12-03 21:31:55 +00001795 NextMII = next(MII);
Evan Cheng66f71632007-10-19 21:23:22 +00001796
1797 // Check to see if this is a noop copy. If so, eliminate the
1798 // instruction before considering the dest reg to be changed.
1799 {
Chris Lattner29268692006-09-05 02:12:02 +00001800 unsigned Src, Dst;
1801 if (TII->isMoveInstr(MI, Src, Dst) && Src == Dst) {
1802 ++NumDCE;
Bill Wendlingb2b9c202006-11-17 02:09:07 +00001803 DOUT << "Removing now-noop copy: " << MI;
Evan Cheng7a0f1852008-05-20 08:13:21 +00001804 InvalidateKills(MI, RegKills, KillOps);
Evan Chengd3653122008-02-27 03:04:06 +00001805 VRM.RemoveMachineInstrFromMaps(&MI);
Chris Lattner29268692006-09-05 02:12:02 +00001806 MBB.erase(&MI);
Evan Cheng0c40d722007-07-11 05:28:39 +00001807 Erased = true;
Evan Cheng66f71632007-10-19 21:23:22 +00001808 UpdateKills(*LastStore, RegKills, KillOps);
Chris Lattner29268692006-09-05 02:12:02 +00001809 goto ProcessNextInst;
Chris Lattner7fb64342004-10-01 19:04:51 +00001810 }
Misha Brukmanedf128a2005-04-21 22:36:52 +00001811 }
Evan Cheng66f71632007-10-19 21:23:22 +00001812 }
Chris Lattner7fb64342004-10-01 19:04:51 +00001813 }
Chris Lattnercea86882005-09-19 06:56:21 +00001814 ProcessNextInst:
Evan Cheng7a0f1852008-05-20 08:13:21 +00001815 DistanceMap.insert(std::make_pair(&MI, Dist++));
Evan Cheng35a3e4a2007-12-04 19:19:45 +00001816 if (!Erased && !BackTracked) {
Evan Cheng0c40d722007-07-11 05:28:39 +00001817 for (MachineBasicBlock::iterator II = MI; II != NextMII; ++II)
1818 UpdateKills(*II, RegKills, KillOps);
Evan Cheng35a3e4a2007-12-04 19:19:45 +00001819 }
Chris Lattner7fb64342004-10-01 19:04:51 +00001820 MII = NextMII;
1821 }
Chris Lattner8c4d88d2004-09-30 01:54:45 +00001822}
1823
Chris Lattner8c4d88d2004-09-30 01:54:45 +00001824llvm::Spiller* llvm::createSpiller() {
1825 switch (SpillerOpt) {
1826 default: assert(0 && "Unreachable!");
1827 case local:
1828 return new LocalSpiller();
1829 case simple:
1830 return new SimpleSpiller();
1831 }
Alkis Evlogimenos0d6c5b62004-02-24 08:58:30 +00001832}