blob: 423a076e7d07e9e71bde6a764f54fe17dd81de0f [file] [log] [blame]
Arnold Schwaighofer92226dd2007-10-12 21:53:12 +00001//===-- X86ISelLowering.cpp - X86 DAG Lowering Implementation -------------===//
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the interfaces that X86 uses to lower LLVM code into a
11// selection DAG.
12//
13//===----------------------------------------------------------------------===//
14
Evan Chengb1712452010-01-27 06:25:16 +000015#define DEBUG_TYPE "x86-isel"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000016#include "X86.h"
Evan Cheng0cc39452006-01-16 21:21:29 +000017#include "X86InstrBuilder.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000018#include "X86ISelLowering.h"
19#include "X86TargetMachine.h"
Chris Lattner8c6ed052009-09-16 01:46:41 +000020#include "X86TargetObjectFile.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000021#include "llvm/CallingConv.h"
Evan Cheng223547a2006-01-31 22:28:30 +000022#include "llvm/Constants.h"
Evan Cheng347d5f72006-04-28 21:29:37 +000023#include "llvm/DerivedTypes.h"
Chris Lattnerb903bed2009-06-26 21:20:29 +000024#include "llvm/GlobalAlias.h"
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +000025#include "llvm/GlobalVariable.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000026#include "llvm/Function.h"
Chris Lattnerb8105652009-07-20 17:51:36 +000027#include "llvm/Instructions.h"
Evan Cheng6be2c582006-04-05 23:38:46 +000028#include "llvm/Intrinsics.h"
Owen Andersona90b3dc2009-07-15 21:51:10 +000029#include "llvm/LLVMContext.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000030#include "llvm/CodeGen/MachineFrameInfo.h"
Evan Cheng4a460802006-01-11 00:33:36 +000031#include "llvm/CodeGen/MachineFunction.h"
32#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner5e1df8d2010-01-25 23:38:14 +000033#include "llvm/CodeGen/MachineJumpTableInfo.h"
Evan Chenga844bde2008-02-02 04:07:54 +000034#include "llvm/CodeGen/MachineModuleInfo.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000035#include "llvm/CodeGen/MachineRegisterInfo.h"
Dan Gohman69de1932008-02-06 22:27:42 +000036#include "llvm/CodeGen/PseudoSourceValue.h"
Chris Lattner589c6f62010-01-26 06:28:43 +000037#include "llvm/MC/MCAsmInfo.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000038#include "llvm/MC/MCContext.h"
Daniel Dunbar4e815f82010-03-15 23:51:06 +000039#include "llvm/MC/MCExpr.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000040#include "llvm/MC/MCSymbol.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000041#include "llvm/ADT/BitVector.h"
Evan Cheng14b32e12007-12-11 01:46:18 +000042#include "llvm/ADT/SmallSet.h"
Evan Chengb1712452010-01-27 06:25:16 +000043#include "llvm/ADT/Statistic.h"
Chris Lattner1a60aa72006-10-31 19:42:44 +000044#include "llvm/ADT/StringExtras.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000045#include "llvm/ADT/VectorExtras.h"
Mon P Wang3c81d352008-11-23 04:37:22 +000046#include "llvm/Support/CommandLine.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000047#include "llvm/Support/Debug.h"
Bill Wendlingec041eb2010-03-12 19:20:40 +000048#include "llvm/Support/Dwarf.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000049#include "llvm/Support/ErrorHandling.h"
50#include "llvm/Support/MathExtras.h"
Torok Edwindac237e2009-07-08 20:53:28 +000051#include "llvm/Support/raw_ostream.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000052using namespace llvm;
Bill Wendlingec041eb2010-03-12 19:20:40 +000053using namespace dwarf;
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000054
Evan Chengb1712452010-01-27 06:25:16 +000055STATISTIC(NumTailCalls, "Number of tail calls");
56
Mon P Wang3c81d352008-11-23 04:37:22 +000057static cl::opt<bool>
Mon P Wang9f22a4a2008-11-24 02:10:43 +000058DisableMMX("disable-mmx", cl::Hidden, cl::desc("Disable use of MMX"));
Mon P Wang3c81d352008-11-23 04:37:22 +000059
Evan Cheng10e86422008-04-25 19:11:04 +000060// Forward declarations.
Owen Andersone50ed302009-08-10 22:56:29 +000061static SDValue getMOVL(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +000062 SDValue V2);
Evan Cheng10e86422008-04-25 19:11:04 +000063
Chris Lattnerf0144122009-07-28 03:13:23 +000064static TargetLoweringObjectFile *createTLOF(X86TargetMachine &TM) {
Eric Christopher62f35a22010-07-05 19:26:33 +000065
66 bool is64Bit = TM.getSubtarget<X86Subtarget>().is64Bit();
67
68 if (TM.getSubtarget<X86Subtarget>().isTargetDarwin()) {
69 if (is64Bit) return new X8664_MachoTargetObjectFile();
Anton Korobeynikov293d5922010-02-21 20:28:15 +000070 return new TargetLoweringObjectFileMachO();
Eric Christopher62f35a22010-07-05 19:26:33 +000071 } else if (TM.getSubtarget<X86Subtarget>().isTargetELF() ){
72 if (is64Bit) return new X8664_ELFTargetObjectFile(TM);
Anton Korobeynikov9184b252010-02-15 22:35:59 +000073 return new X8632_ELFTargetObjectFile(TM);
Eric Christopher62f35a22010-07-05 19:26:33 +000074 } else if (TM.getSubtarget<X86Subtarget>().isTargetCOFF()) {
Chris Lattnerf0144122009-07-28 03:13:23 +000075 return new TargetLoweringObjectFileCOFF();
Eric Christopher62f35a22010-07-05 19:26:33 +000076 }
77 llvm_unreachable("unknown subtarget type");
Chris Lattnerf0144122009-07-28 03:13:23 +000078}
79
Dan Gohmanc9f5f3f2008-05-14 01:58:56 +000080X86TargetLowering::X86TargetLowering(X86TargetMachine &TM)
Chris Lattnerf0144122009-07-28 03:13:23 +000081 : TargetLowering(TM, createTLOF(TM)) {
Evan Cheng559806f2006-01-27 08:10:46 +000082 Subtarget = &TM.getSubtarget<X86Subtarget>();
Dale Johannesenf1fc3a82007-09-23 14:52:20 +000083 X86ScalarSSEf64 = Subtarget->hasSSE2();
84 X86ScalarSSEf32 = Subtarget->hasSSE1();
Evan Cheng25ab6902006-09-08 06:48:29 +000085 X86StackPtr = Subtarget->is64Bit() ? X86::RSP : X86::ESP;
Anton Korobeynikovbff66b02008-09-09 18:22:57 +000086
Anton Korobeynikov2365f512007-07-14 14:06:15 +000087 RegInfo = TM.getRegisterInfo();
Anton Korobeynikovbff66b02008-09-09 18:22:57 +000088 TD = getTargetData();
Anton Korobeynikov2365f512007-07-14 14:06:15 +000089
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000090 // Set up the TargetLowering object.
91
92 // X86 is weird, it always uses i8 for shift amounts and setcc results.
Owen Anderson825b72b2009-08-11 20:47:22 +000093 setShiftAmountType(MVT::i8);
Duncan Sands03228082008-11-23 15:47:28 +000094 setBooleanContents(ZeroOrOneBooleanContent);
Evan Cheng211ffa12010-05-19 20:19:50 +000095 setSchedulingPreference(Sched::RegPressure);
Evan Cheng25ab6902006-09-08 06:48:29 +000096 setStackPointerRegisterToSaveRestore(X86StackPtr);
Evan Cheng714554d2006-03-16 21:47:42 +000097
Anton Korobeynikovd27a2582006-12-10 23:12:42 +000098 if (Subtarget->isTargetDarwin()) {
Evan Chengdf57fa02006-03-17 20:31:41 +000099 // Darwin should use _setjmp/_longjmp instead of setjmp/longjmp.
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000100 setUseUnderscoreSetJmp(false);
101 setUseUnderscoreLongJmp(false);
Anton Korobeynikov317848f2007-01-03 11:43:14 +0000102 } else if (Subtarget->isTargetMingw()) {
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000103 // MS runtime is weird: it exports _setjmp, but longjmp!
104 setUseUnderscoreSetJmp(true);
105 setUseUnderscoreLongJmp(false);
106 } else {
107 setUseUnderscoreSetJmp(true);
108 setUseUnderscoreLongJmp(true);
109 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000110
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000111 // Set up the register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000112 addRegisterClass(MVT::i8, X86::GR8RegisterClass);
Dan Gohman71edb242010-04-30 18:30:26 +0000113 addRegisterClass(MVT::i16, X86::GR16RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +0000114 addRegisterClass(MVT::i32, X86::GR32RegisterClass);
Evan Cheng25ab6902006-09-08 06:48:29 +0000115 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000116 addRegisterClass(MVT::i64, X86::GR64RegisterClass);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000117
Owen Anderson825b72b2009-08-11 20:47:22 +0000118 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
Evan Chengc5484282006-10-04 00:56:09 +0000119
Scott Michelfdc40a02009-02-17 22:15:04 +0000120 // We don't accept any truncstore of integer registers.
Owen Anderson825b72b2009-08-11 20:47:22 +0000121 setTruncStoreAction(MVT::i64, MVT::i32, Expand);
Dan Gohman71edb242010-04-30 18:30:26 +0000122 setTruncStoreAction(MVT::i64, MVT::i16, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000123 setTruncStoreAction(MVT::i64, MVT::i8 , Expand);
Dan Gohman71edb242010-04-30 18:30:26 +0000124 setTruncStoreAction(MVT::i32, MVT::i16, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000125 setTruncStoreAction(MVT::i32, MVT::i8 , Expand);
126 setTruncStoreAction(MVT::i16, MVT::i8, Expand);
Evan Cheng7f042682008-10-15 02:05:31 +0000127
128 // SETOEQ and SETUNE require checking two conditions.
Owen Anderson825b72b2009-08-11 20:47:22 +0000129 setCondCodeAction(ISD::SETOEQ, MVT::f32, Expand);
130 setCondCodeAction(ISD::SETOEQ, MVT::f64, Expand);
131 setCondCodeAction(ISD::SETOEQ, MVT::f80, Expand);
132 setCondCodeAction(ISD::SETUNE, MVT::f32, Expand);
133 setCondCodeAction(ISD::SETUNE, MVT::f64, Expand);
134 setCondCodeAction(ISD::SETUNE, MVT::f80, Expand);
Chris Lattnerddf89562008-01-17 19:59:44 +0000135
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000136 // Promote all UINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have this
137 // operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000138 setOperationAction(ISD::UINT_TO_FP , MVT::i1 , Promote);
139 setOperationAction(ISD::UINT_TO_FP , MVT::i8 , Promote);
140 setOperationAction(ISD::UINT_TO_FP , MVT::i16 , Promote);
Evan Cheng6892f282006-01-17 02:32:49 +0000141
Evan Cheng25ab6902006-09-08 06:48:29 +0000142 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000143 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Promote);
144 setOperationAction(ISD::UINT_TO_FP , MVT::i64 , Expand);
Eli Friedman948e95a2009-05-23 09:59:16 +0000145 } else if (!UseSoftFloat) {
Dale Johannesen8d908eb2010-05-15 18:51:12 +0000146 // We have an algorithm for SSE2->double, and we turn this into a
147 // 64-bit FILD followed by conditional FADD for other targets.
148 setOperationAction(ISD::UINT_TO_FP , MVT::i64 , Custom);
Eli Friedman948e95a2009-05-23 09:59:16 +0000149 // We have an algorithm for SSE2, and we turn this into a 64-bit
150 // FILD for other targets.
Dale Johannesen8d908eb2010-05-15 18:51:12 +0000151 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000152 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000153
154 // Promote i1/i8 SINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have
155 // this operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000156 setOperationAction(ISD::SINT_TO_FP , MVT::i1 , Promote);
157 setOperationAction(ISD::SINT_TO_FP , MVT::i8 , Promote);
Bill Wendling105be5a2009-03-13 08:41:47 +0000158
Devang Patel6a784892009-06-05 18:48:29 +0000159 if (!UseSoftFloat) {
Bill Wendling105be5a2009-03-13 08:41:47 +0000160 // SSE has no i16 to fp conversion, only i32
161 if (X86ScalarSSEf32) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000162 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Promote);
Bill Wendling105be5a2009-03-13 08:41:47 +0000163 // f32 and f64 cases are Legal, f80 case is not
Owen Anderson825b72b2009-08-11 20:47:22 +0000164 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Custom);
Bill Wendling105be5a2009-03-13 08:41:47 +0000165 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000166 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Custom);
167 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Custom);
Bill Wendling105be5a2009-03-13 08:41:47 +0000168 }
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +0000169 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000170 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Promote);
171 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Promote);
Evan Cheng5298bcc2006-02-17 07:01:52 +0000172 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000173
Dale Johannesen73328d12007-09-19 23:55:34 +0000174 // In 32-bit mode these are custom lowered. In 64-bit mode F32 and F64
175 // are Legal, f80 is custom lowered.
Owen Anderson825b72b2009-08-11 20:47:22 +0000176 setOperationAction(ISD::FP_TO_SINT , MVT::i64 , Custom);
177 setOperationAction(ISD::SINT_TO_FP , MVT::i64 , Custom);
Evan Cheng6dab0532006-01-30 08:02:57 +0000178
Evan Cheng02568ff2006-01-30 22:13:22 +0000179 // Promote i1/i8 FP_TO_SINT to larger FP_TO_SINTS's, as X86 doesn't have
180 // this operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000181 setOperationAction(ISD::FP_TO_SINT , MVT::i1 , Promote);
182 setOperationAction(ISD::FP_TO_SINT , MVT::i8 , Promote);
Evan Cheng02568ff2006-01-30 22:13:22 +0000183
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000184 if (X86ScalarSSEf32) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000185 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Promote);
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +0000186 // f32 and f64 cases are Legal, f80 case is not
Owen Anderson825b72b2009-08-11 20:47:22 +0000187 setOperationAction(ISD::FP_TO_SINT , MVT::i32 , Custom);
Evan Cheng02568ff2006-01-30 22:13:22 +0000188 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000189 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Custom);
190 setOperationAction(ISD::FP_TO_SINT , MVT::i32 , Custom);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000191 }
192
193 // Handle FP_TO_UINT by promoting the destination to a larger signed
194 // conversion.
Owen Anderson825b72b2009-08-11 20:47:22 +0000195 setOperationAction(ISD::FP_TO_UINT , MVT::i1 , Promote);
196 setOperationAction(ISD::FP_TO_UINT , MVT::i8 , Promote);
197 setOperationAction(ISD::FP_TO_UINT , MVT::i16 , Promote);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000198
Evan Cheng25ab6902006-09-08 06:48:29 +0000199 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000200 setOperationAction(ISD::FP_TO_UINT , MVT::i64 , Expand);
201 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Promote);
Eli Friedman948e95a2009-05-23 09:59:16 +0000202 } else if (!UseSoftFloat) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000203 if (X86ScalarSSEf32 && !Subtarget->hasSSE3())
Evan Cheng25ab6902006-09-08 06:48:29 +0000204 // Expand FP_TO_UINT into a select.
205 // FIXME: We would like to use a Custom expander here eventually to do
206 // the optimal thing for SSE vs. the default expansion in the legalizer.
Owen Anderson825b72b2009-08-11 20:47:22 +0000207 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000208 else
Eli Friedman948e95a2009-05-23 09:59:16 +0000209 // With SSE3 we can use fisttpll to convert to a signed i64; without
210 // SSE, we're stuck with a fistpll.
Owen Anderson825b72b2009-08-11 20:47:22 +0000211 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000212 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000213
Chris Lattner399610a2006-12-05 18:22:22 +0000214 // TODO: when we have SSE, these could be more efficient, by using movd/movq.
Dale Johannesenacbf6342010-05-21 18:44:47 +0000215 if (!X86ScalarSSEf64) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000216 setOperationAction(ISD::BIT_CONVERT , MVT::f32 , Expand);
217 setOperationAction(ISD::BIT_CONVERT , MVT::i32 , Expand);
Dale Johannesene39859a2010-05-21 18:40:15 +0000218 if (Subtarget->is64Bit()) {
Dale Johannesen7d07b482010-05-21 00:52:33 +0000219 setOperationAction(ISD::BIT_CONVERT , MVT::f64 , Expand);
Dale Johannesene39859a2010-05-21 18:40:15 +0000220 // Without SSE, i64->f64 goes through memory; i64->MMX is Legal.
221 if (Subtarget->hasMMX() && !DisableMMX)
222 setOperationAction(ISD::BIT_CONVERT , MVT::i64 , Custom);
223 else
224 setOperationAction(ISD::BIT_CONVERT , MVT::i64 , Expand);
Dale Johannesen7d07b482010-05-21 00:52:33 +0000225 }
Chris Lattnerf3597a12006-12-05 18:45:06 +0000226 }
Chris Lattner21f66852005-12-23 05:15:23 +0000227
Dan Gohmanb00ee212008-02-18 19:34:53 +0000228 // Scalar integer divide and remainder are lowered to use operations that
229 // produce two results, to match the available instructions. This exposes
230 // the two-result form to trivial CSE, which is able to combine x/y and x%y
231 // into a single instruction.
232 //
233 // Scalar integer multiply-high is also lowered to use two-result
234 // operations, to match the available instructions. However, plain multiply
235 // (low) operations are left as Legal, as there are single-result
236 // instructions for this in x86. Using the two-result multiply instructions
237 // when both high and low results are needed must be arranged by dagcombine.
Owen Anderson825b72b2009-08-11 20:47:22 +0000238 setOperationAction(ISD::MULHS , MVT::i8 , Expand);
239 setOperationAction(ISD::MULHU , MVT::i8 , Expand);
240 setOperationAction(ISD::SDIV , MVT::i8 , Expand);
241 setOperationAction(ISD::UDIV , MVT::i8 , Expand);
242 setOperationAction(ISD::SREM , MVT::i8 , Expand);
243 setOperationAction(ISD::UREM , MVT::i8 , Expand);
244 setOperationAction(ISD::MULHS , MVT::i16 , Expand);
245 setOperationAction(ISD::MULHU , MVT::i16 , Expand);
246 setOperationAction(ISD::SDIV , MVT::i16 , Expand);
247 setOperationAction(ISD::UDIV , MVT::i16 , Expand);
248 setOperationAction(ISD::SREM , MVT::i16 , Expand);
249 setOperationAction(ISD::UREM , MVT::i16 , Expand);
250 setOperationAction(ISD::MULHS , MVT::i32 , Expand);
251 setOperationAction(ISD::MULHU , MVT::i32 , Expand);
252 setOperationAction(ISD::SDIV , MVT::i32 , Expand);
253 setOperationAction(ISD::UDIV , MVT::i32 , Expand);
254 setOperationAction(ISD::SREM , MVT::i32 , Expand);
255 setOperationAction(ISD::UREM , MVT::i32 , Expand);
256 setOperationAction(ISD::MULHS , MVT::i64 , Expand);
257 setOperationAction(ISD::MULHU , MVT::i64 , Expand);
258 setOperationAction(ISD::SDIV , MVT::i64 , Expand);
259 setOperationAction(ISD::UDIV , MVT::i64 , Expand);
260 setOperationAction(ISD::SREM , MVT::i64 , Expand);
261 setOperationAction(ISD::UREM , MVT::i64 , Expand);
Dan Gohmana37c9f72007-09-25 18:23:27 +0000262
Owen Anderson825b72b2009-08-11 20:47:22 +0000263 setOperationAction(ISD::BR_JT , MVT::Other, Expand);
264 setOperationAction(ISD::BRCOND , MVT::Other, Custom);
265 setOperationAction(ISD::BR_CC , MVT::Other, Expand);
266 setOperationAction(ISD::SELECT_CC , MVT::Other, Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000267 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000268 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i32, Legal);
269 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i16 , Legal);
270 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i8 , Legal);
271 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1 , Expand);
272 setOperationAction(ISD::FP_ROUND_INREG , MVT::f32 , Expand);
273 setOperationAction(ISD::FREM , MVT::f32 , Expand);
274 setOperationAction(ISD::FREM , MVT::f64 , Expand);
275 setOperationAction(ISD::FREM , MVT::f80 , Expand);
276 setOperationAction(ISD::FLT_ROUNDS_ , MVT::i32 , Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000277
Owen Anderson825b72b2009-08-11 20:47:22 +0000278 setOperationAction(ISD::CTPOP , MVT::i8 , Expand);
279 setOperationAction(ISD::CTTZ , MVT::i8 , Custom);
280 setOperationAction(ISD::CTLZ , MVT::i8 , Custom);
281 setOperationAction(ISD::CTPOP , MVT::i16 , Expand);
Dan Gohman71edb242010-04-30 18:30:26 +0000282 setOperationAction(ISD::CTTZ , MVT::i16 , Custom);
283 setOperationAction(ISD::CTLZ , MVT::i16 , Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000284 setOperationAction(ISD::CTPOP , MVT::i32 , Expand);
285 setOperationAction(ISD::CTTZ , MVT::i32 , Custom);
286 setOperationAction(ISD::CTLZ , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000287 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000288 setOperationAction(ISD::CTPOP , MVT::i64 , Expand);
289 setOperationAction(ISD::CTTZ , MVT::i64 , Custom);
290 setOperationAction(ISD::CTLZ , MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000291 }
292
Owen Anderson825b72b2009-08-11 20:47:22 +0000293 setOperationAction(ISD::READCYCLECOUNTER , MVT::i64 , Custom);
294 setOperationAction(ISD::BSWAP , MVT::i16 , Expand);
Nate Begeman35ef9132006-01-11 21:21:00 +0000295
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000296 // These should be promoted to a larger select which is supported.
Dan Gohmancbbea0f2009-08-27 00:14:12 +0000297 setOperationAction(ISD::SELECT , MVT::i1 , Promote);
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000298 // X86 wants to expand cmov itself.
Dan Gohmancbbea0f2009-08-27 00:14:12 +0000299 setOperationAction(ISD::SELECT , MVT::i8 , Custom);
Dan Gohman71edb242010-04-30 18:30:26 +0000300 setOperationAction(ISD::SELECT , MVT::i16 , Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000301 setOperationAction(ISD::SELECT , MVT::i32 , Custom);
302 setOperationAction(ISD::SELECT , MVT::f32 , Custom);
303 setOperationAction(ISD::SELECT , MVT::f64 , Custom);
304 setOperationAction(ISD::SELECT , MVT::f80 , Custom);
305 setOperationAction(ISD::SETCC , MVT::i8 , Custom);
Dan Gohman71edb242010-04-30 18:30:26 +0000306 setOperationAction(ISD::SETCC , MVT::i16 , Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000307 setOperationAction(ISD::SETCC , MVT::i32 , Custom);
308 setOperationAction(ISD::SETCC , MVT::f32 , Custom);
309 setOperationAction(ISD::SETCC , MVT::f64 , Custom);
310 setOperationAction(ISD::SETCC , MVT::f80 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000311 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000312 setOperationAction(ISD::SELECT , MVT::i64 , Custom);
313 setOperationAction(ISD::SETCC , MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000314 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000315 setOperationAction(ISD::EH_RETURN , MVT::Other, Custom);
Anton Korobeynikov2365f512007-07-14 14:06:15 +0000316
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000317 // Darwin ABI issue.
Owen Anderson825b72b2009-08-11 20:47:22 +0000318 setOperationAction(ISD::ConstantPool , MVT::i32 , Custom);
319 setOperationAction(ISD::JumpTable , MVT::i32 , Custom);
320 setOperationAction(ISD::GlobalAddress , MVT::i32 , Custom);
321 setOperationAction(ISD::GlobalTLSAddress, MVT::i32 , Custom);
Anton Korobeynikov6625eff2008-05-04 21:36:32 +0000322 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000323 setOperationAction(ISD::GlobalTLSAddress, MVT::i64, Custom);
324 setOperationAction(ISD::ExternalSymbol , MVT::i32 , Custom);
Dan Gohmanf705adb2009-10-30 01:28:02 +0000325 setOperationAction(ISD::BlockAddress , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000326 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000327 setOperationAction(ISD::ConstantPool , MVT::i64 , Custom);
328 setOperationAction(ISD::JumpTable , MVT::i64 , Custom);
329 setOperationAction(ISD::GlobalAddress , MVT::i64 , Custom);
330 setOperationAction(ISD::ExternalSymbol, MVT::i64 , Custom);
Dan Gohmanf705adb2009-10-30 01:28:02 +0000331 setOperationAction(ISD::BlockAddress , MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000332 }
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000333 // 64-bit addm sub, shl, sra, srl (iff 32-bit x86)
Owen Anderson825b72b2009-08-11 20:47:22 +0000334 setOperationAction(ISD::SHL_PARTS , MVT::i32 , Custom);
335 setOperationAction(ISD::SRA_PARTS , MVT::i32 , Custom);
336 setOperationAction(ISD::SRL_PARTS , MVT::i32 , Custom);
Dan Gohman4c1fa612008-03-03 22:22:09 +0000337 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000338 setOperationAction(ISD::SHL_PARTS , MVT::i64 , Custom);
339 setOperationAction(ISD::SRA_PARTS , MVT::i64 , Custom);
340 setOperationAction(ISD::SRL_PARTS , MVT::i64 , Custom);
Dan Gohman4c1fa612008-03-03 22:22:09 +0000341 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000342
Evan Chengd2cde682008-03-10 19:38:10 +0000343 if (Subtarget->hasSSE1())
Owen Anderson825b72b2009-08-11 20:47:22 +0000344 setOperationAction(ISD::PREFETCH , MVT::Other, Legal);
Evan Cheng27b7db52008-03-08 00:58:38 +0000345
Andrew Lenharthd497d9f2008-02-16 14:46:26 +0000346 if (!Subtarget->hasSSE2())
Owen Anderson825b72b2009-08-11 20:47:22 +0000347 setOperationAction(ISD::MEMBARRIER , MVT::Other, Expand);
Jim Grosbachf1ab49e2010-06-23 16:25:07 +0000348 // On X86 and X86-64, atomic operations are lowered to locked instructions.
349 // Locked instructions, in turn, have implicit fence semantics (all memory
350 // operations are flushed before issuing the locked instruction, and they
351 // are not buffered), so we can fold away the common pattern of
352 // fence-atomic-fence.
353 setShouldFoldAtomicFences(true);
Andrew Lenharthd497d9f2008-02-16 14:46:26 +0000354
Mon P Wang63307c32008-05-05 19:05:59 +0000355 // Expand certain atomics
Owen Anderson825b72b2009-08-11 20:47:22 +0000356 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i8, Custom);
357 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i16, Custom);
358 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i32, Custom);
359 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i64, Custom);
Bill Wendling5bf1b4e2008-08-20 00:28:16 +0000360
Owen Anderson825b72b2009-08-11 20:47:22 +0000361 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i8, Custom);
362 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i16, Custom);
363 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i32, Custom);
364 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i64, Custom);
Andrew Lenharthd497d9f2008-02-16 14:46:26 +0000365
Dale Johannesen48c1bc22008-10-02 18:53:47 +0000366 if (!Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000367 setOperationAction(ISD::ATOMIC_LOAD_ADD, MVT::i64, Custom);
368 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i64, Custom);
369 setOperationAction(ISD::ATOMIC_LOAD_AND, MVT::i64, Custom);
370 setOperationAction(ISD::ATOMIC_LOAD_OR, MVT::i64, Custom);
371 setOperationAction(ISD::ATOMIC_LOAD_XOR, MVT::i64, Custom);
372 setOperationAction(ISD::ATOMIC_LOAD_NAND, MVT::i64, Custom);
373 setOperationAction(ISD::ATOMIC_SWAP, MVT::i64, Custom);
Dale Johannesen48c1bc22008-10-02 18:53:47 +0000374 }
375
Evan Cheng3c992d22006-03-07 02:02:57 +0000376 // FIXME - use subtarget debug flags
Anton Korobeynikovab4022f2006-10-31 08:31:24 +0000377 if (!Subtarget->isTargetDarwin() &&
378 !Subtarget->isTargetELF() &&
Dan Gohman44066042008-07-01 00:05:16 +0000379 !Subtarget->isTargetCygMing()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000380 setOperationAction(ISD::EH_LABEL, MVT::Other, Expand);
Dan Gohman44066042008-07-01 00:05:16 +0000381 }
Chris Lattnerf73bae12005-11-29 06:16:21 +0000382
Owen Anderson825b72b2009-08-11 20:47:22 +0000383 setOperationAction(ISD::EXCEPTIONADDR, MVT::i64, Expand);
384 setOperationAction(ISD::EHSELECTION, MVT::i64, Expand);
385 setOperationAction(ISD::EXCEPTIONADDR, MVT::i32, Expand);
386 setOperationAction(ISD::EHSELECTION, MVT::i32, Expand);
Anton Korobeynikovce3b4652007-05-02 19:53:33 +0000387 if (Subtarget->is64Bit()) {
Anton Korobeynikovce3b4652007-05-02 19:53:33 +0000388 setExceptionPointerRegister(X86::RAX);
389 setExceptionSelectorRegister(X86::RDX);
390 } else {
391 setExceptionPointerRegister(X86::EAX);
392 setExceptionSelectorRegister(X86::EDX);
393 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000394 setOperationAction(ISD::FRAME_TO_ARGS_OFFSET, MVT::i32, Custom);
395 setOperationAction(ISD::FRAME_TO_ARGS_OFFSET, MVT::i64, Custom);
Anton Korobeynikov260a6b82008-09-08 21:12:11 +0000396
Owen Anderson825b72b2009-08-11 20:47:22 +0000397 setOperationAction(ISD::TRAMPOLINE, MVT::Other, Custom);
Duncan Sandsb116fac2007-07-27 20:02:49 +0000398
Owen Anderson825b72b2009-08-11 20:47:22 +0000399 setOperationAction(ISD::TRAP, MVT::Other, Legal);
Anton Korobeynikov66fac792008-01-15 07:02:33 +0000400
Nate Begemanacc398c2006-01-25 18:21:52 +0000401 // VASTART needs to be custom lowered to use the VarArgsFrameIndex
Owen Anderson825b72b2009-08-11 20:47:22 +0000402 setOperationAction(ISD::VASTART , MVT::Other, Custom);
403 setOperationAction(ISD::VAEND , MVT::Other, Expand);
Dan Gohman9018e832008-05-10 01:26:14 +0000404 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000405 setOperationAction(ISD::VAARG , MVT::Other, Custom);
406 setOperationAction(ISD::VACOPY , MVT::Other, Custom);
Dan Gohman9018e832008-05-10 01:26:14 +0000407 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000408 setOperationAction(ISD::VAARG , MVT::Other, Expand);
409 setOperationAction(ISD::VACOPY , MVT::Other, Expand);
Dan Gohman9018e832008-05-10 01:26:14 +0000410 }
Evan Chengae642192007-03-02 23:16:35 +0000411
Owen Anderson825b72b2009-08-11 20:47:22 +0000412 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
413 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000414 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000415 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i64, Expand);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +0000416 if (Subtarget->isTargetCygMing())
Owen Anderson825b72b2009-08-11 20:47:22 +0000417 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Custom);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +0000418 else
Owen Anderson825b72b2009-08-11 20:47:22 +0000419 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Expand);
Chris Lattnerb99329e2006-01-13 02:42:53 +0000420
Evan Chengc7ce29b2009-02-13 22:36:38 +0000421 if (!UseSoftFloat && X86ScalarSSEf64) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000422 // f32 and f64 use SSE.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000423 // Set up the FP register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000424 addRegisterClass(MVT::f32, X86::FR32RegisterClass);
425 addRegisterClass(MVT::f64, X86::FR64RegisterClass);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000426
Evan Cheng223547a2006-01-31 22:28:30 +0000427 // Use ANDPD to simulate FABS.
Owen Anderson825b72b2009-08-11 20:47:22 +0000428 setOperationAction(ISD::FABS , MVT::f64, Custom);
429 setOperationAction(ISD::FABS , MVT::f32, Custom);
Evan Cheng223547a2006-01-31 22:28:30 +0000430
431 // Use XORP to simulate FNEG.
Owen Anderson825b72b2009-08-11 20:47:22 +0000432 setOperationAction(ISD::FNEG , MVT::f64, Custom);
433 setOperationAction(ISD::FNEG , MVT::f32, Custom);
Evan Cheng223547a2006-01-31 22:28:30 +0000434
Evan Cheng68c47cb2007-01-05 07:55:56 +0000435 // Use ANDPD and ORPD to simulate FCOPYSIGN.
Owen Anderson825b72b2009-08-11 20:47:22 +0000436 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Custom);
437 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
Evan Cheng68c47cb2007-01-05 07:55:56 +0000438
Evan Chengd25e9e82006-02-02 00:28:23 +0000439 // We don't support sin/cos/fmod
Owen Anderson825b72b2009-08-11 20:47:22 +0000440 setOperationAction(ISD::FSIN , MVT::f64, Expand);
441 setOperationAction(ISD::FCOS , MVT::f64, Expand);
442 setOperationAction(ISD::FSIN , MVT::f32, Expand);
443 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000444
Chris Lattnera54aa942006-01-29 06:26:08 +0000445 // Expand FP immediates into loads from the stack, except for the special
446 // cases we handle.
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000447 addLegalFPImmediate(APFloat(+0.0)); // xorpd
448 addLegalFPImmediate(APFloat(+0.0f)); // xorps
Evan Chengc7ce29b2009-02-13 22:36:38 +0000449 } else if (!UseSoftFloat && X86ScalarSSEf32) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000450 // Use SSE for f32, x87 for f64.
451 // Set up the FP register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000452 addRegisterClass(MVT::f32, X86::FR32RegisterClass);
453 addRegisterClass(MVT::f64, X86::RFP64RegisterClass);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000454
455 // Use ANDPS to simulate FABS.
Owen Anderson825b72b2009-08-11 20:47:22 +0000456 setOperationAction(ISD::FABS , MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000457
458 // Use XORP to simulate FNEG.
Owen Anderson825b72b2009-08-11 20:47:22 +0000459 setOperationAction(ISD::FNEG , MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000460
Owen Anderson825b72b2009-08-11 20:47:22 +0000461 setOperationAction(ISD::UNDEF, MVT::f64, Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000462
463 // Use ANDPS and ORPS to simulate FCOPYSIGN.
Owen Anderson825b72b2009-08-11 20:47:22 +0000464 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
465 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000466
467 // We don't support sin/cos/fmod
Owen Anderson825b72b2009-08-11 20:47:22 +0000468 setOperationAction(ISD::FSIN , MVT::f32, Expand);
469 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000470
Nate Begemane1795842008-02-14 08:57:00 +0000471 // Special cases we handle for FP constants.
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000472 addLegalFPImmediate(APFloat(+0.0f)); // xorps
473 addLegalFPImmediate(APFloat(+0.0)); // FLD0
474 addLegalFPImmediate(APFloat(+1.0)); // FLD1
475 addLegalFPImmediate(APFloat(-0.0)); // FLD0/FCHS
476 addLegalFPImmediate(APFloat(-1.0)); // FLD1/FCHS
477
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000478 if (!UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000479 setOperationAction(ISD::FSIN , MVT::f64 , Expand);
480 setOperationAction(ISD::FCOS , MVT::f64 , Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000481 }
Evan Chengc7ce29b2009-02-13 22:36:38 +0000482 } else if (!UseSoftFloat) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000483 // f32 and f64 in x87.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000484 // Set up the FP register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000485 addRegisterClass(MVT::f64, X86::RFP64RegisterClass);
486 addRegisterClass(MVT::f32, X86::RFP32RegisterClass);
Anton Korobeynikov12c49af2006-11-21 00:01:06 +0000487
Owen Anderson825b72b2009-08-11 20:47:22 +0000488 setOperationAction(ISD::UNDEF, MVT::f64, Expand);
489 setOperationAction(ISD::UNDEF, MVT::f32, Expand);
490 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
491 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand);
Dale Johannesen5411a392007-08-09 01:04:01 +0000492
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000493 if (!UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000494 setOperationAction(ISD::FSIN , MVT::f64 , Expand);
495 setOperationAction(ISD::FCOS , MVT::f64 , Expand);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000496 }
Dale Johannesenf04afdb2007-08-30 00:23:21 +0000497 addLegalFPImmediate(APFloat(+0.0)); // FLD0
498 addLegalFPImmediate(APFloat(+1.0)); // FLD1
499 addLegalFPImmediate(APFloat(-0.0)); // FLD0/FCHS
500 addLegalFPImmediate(APFloat(-1.0)); // FLD1/FCHS
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000501 addLegalFPImmediate(APFloat(+0.0f)); // FLD0
502 addLegalFPImmediate(APFloat(+1.0f)); // FLD1
503 addLegalFPImmediate(APFloat(-0.0f)); // FLD0/FCHS
504 addLegalFPImmediate(APFloat(-1.0f)); // FLD1/FCHS
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000505 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000506
Dale Johannesen59a58732007-08-05 18:49:15 +0000507 // Long double always uses X87.
Evan Cheng92722532009-03-26 23:06:32 +0000508 if (!UseSoftFloat) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000509 addRegisterClass(MVT::f80, X86::RFP80RegisterClass);
510 setOperationAction(ISD::UNDEF, MVT::f80, Expand);
511 setOperationAction(ISD::FCOPYSIGN, MVT::f80, Expand);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000512 {
513 bool ignored;
514 APFloat TmpFlt(+0.0);
515 TmpFlt.convert(APFloat::x87DoubleExtended, APFloat::rmNearestTiesToEven,
516 &ignored);
517 addLegalFPImmediate(TmpFlt); // FLD0
518 TmpFlt.changeSign();
519 addLegalFPImmediate(TmpFlt); // FLD0/FCHS
520 APFloat TmpFlt2(+1.0);
521 TmpFlt2.convert(APFloat::x87DoubleExtended, APFloat::rmNearestTiesToEven,
522 &ignored);
523 addLegalFPImmediate(TmpFlt2); // FLD1
524 TmpFlt2.changeSign();
525 addLegalFPImmediate(TmpFlt2); // FLD1/FCHS
526 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000527
Evan Chengc7ce29b2009-02-13 22:36:38 +0000528 if (!UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000529 setOperationAction(ISD::FSIN , MVT::f80 , Expand);
530 setOperationAction(ISD::FCOS , MVT::f80 , Expand);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000531 }
Dale Johannesen2f429012007-09-26 21:10:55 +0000532 }
Dale Johannesen59a58732007-08-05 18:49:15 +0000533
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000534 // Always use a library call for pow.
Owen Anderson825b72b2009-08-11 20:47:22 +0000535 setOperationAction(ISD::FPOW , MVT::f32 , Expand);
536 setOperationAction(ISD::FPOW , MVT::f64 , Expand);
537 setOperationAction(ISD::FPOW , MVT::f80 , Expand);
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000538
Owen Anderson825b72b2009-08-11 20:47:22 +0000539 setOperationAction(ISD::FLOG, MVT::f80, Expand);
540 setOperationAction(ISD::FLOG2, MVT::f80, Expand);
541 setOperationAction(ISD::FLOG10, MVT::f80, Expand);
542 setOperationAction(ISD::FEXP, MVT::f80, Expand);
543 setOperationAction(ISD::FEXP2, MVT::f80, Expand);
Dale Johannesen7794f2a2008-09-04 00:47:13 +0000544
Mon P Wangf007a8b2008-11-06 05:31:54 +0000545 // First set operation action for all vector types to either promote
Mon P Wang0c397192008-10-30 08:01:45 +0000546 // (for widening) or expand (for scalarization). Then we will selectively
547 // turn on ones that can be effectively codegen'd.
Owen Anderson825b72b2009-08-11 20:47:22 +0000548 for (unsigned VT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
549 VT <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++VT) {
550 setOperationAction(ISD::ADD , (MVT::SimpleValueType)VT, Expand);
551 setOperationAction(ISD::SUB , (MVT::SimpleValueType)VT, Expand);
552 setOperationAction(ISD::FADD, (MVT::SimpleValueType)VT, Expand);
553 setOperationAction(ISD::FNEG, (MVT::SimpleValueType)VT, Expand);
554 setOperationAction(ISD::FSUB, (MVT::SimpleValueType)VT, Expand);
555 setOperationAction(ISD::MUL , (MVT::SimpleValueType)VT, Expand);
556 setOperationAction(ISD::FMUL, (MVT::SimpleValueType)VT, Expand);
557 setOperationAction(ISD::SDIV, (MVT::SimpleValueType)VT, Expand);
558 setOperationAction(ISD::UDIV, (MVT::SimpleValueType)VT, Expand);
559 setOperationAction(ISD::FDIV, (MVT::SimpleValueType)VT, Expand);
560 setOperationAction(ISD::SREM, (MVT::SimpleValueType)VT, Expand);
561 setOperationAction(ISD::UREM, (MVT::SimpleValueType)VT, Expand);
562 setOperationAction(ISD::LOAD, (MVT::SimpleValueType)VT, Expand);
563 setOperationAction(ISD::VECTOR_SHUFFLE, (MVT::SimpleValueType)VT, Expand);
564 setOperationAction(ISD::EXTRACT_VECTOR_ELT,(MVT::SimpleValueType)VT,Expand);
565 setOperationAction(ISD::EXTRACT_SUBVECTOR,(MVT::SimpleValueType)VT,Expand);
566 setOperationAction(ISD::INSERT_VECTOR_ELT,(MVT::SimpleValueType)VT, Expand);
567 setOperationAction(ISD::FABS, (MVT::SimpleValueType)VT, Expand);
568 setOperationAction(ISD::FSIN, (MVT::SimpleValueType)VT, Expand);
569 setOperationAction(ISD::FCOS, (MVT::SimpleValueType)VT, Expand);
570 setOperationAction(ISD::FREM, (MVT::SimpleValueType)VT, Expand);
571 setOperationAction(ISD::FPOWI, (MVT::SimpleValueType)VT, Expand);
572 setOperationAction(ISD::FSQRT, (MVT::SimpleValueType)VT, Expand);
573 setOperationAction(ISD::FCOPYSIGN, (MVT::SimpleValueType)VT, Expand);
574 setOperationAction(ISD::SMUL_LOHI, (MVT::SimpleValueType)VT, Expand);
575 setOperationAction(ISD::UMUL_LOHI, (MVT::SimpleValueType)VT, Expand);
576 setOperationAction(ISD::SDIVREM, (MVT::SimpleValueType)VT, Expand);
577 setOperationAction(ISD::UDIVREM, (MVT::SimpleValueType)VT, Expand);
578 setOperationAction(ISD::FPOW, (MVT::SimpleValueType)VT, Expand);
579 setOperationAction(ISD::CTPOP, (MVT::SimpleValueType)VT, Expand);
580 setOperationAction(ISD::CTTZ, (MVT::SimpleValueType)VT, Expand);
581 setOperationAction(ISD::CTLZ, (MVT::SimpleValueType)VT, Expand);
582 setOperationAction(ISD::SHL, (MVT::SimpleValueType)VT, Expand);
583 setOperationAction(ISD::SRA, (MVT::SimpleValueType)VT, Expand);
584 setOperationAction(ISD::SRL, (MVT::SimpleValueType)VT, Expand);
585 setOperationAction(ISD::ROTL, (MVT::SimpleValueType)VT, Expand);
586 setOperationAction(ISD::ROTR, (MVT::SimpleValueType)VT, Expand);
587 setOperationAction(ISD::BSWAP, (MVT::SimpleValueType)VT, Expand);
588 setOperationAction(ISD::VSETCC, (MVT::SimpleValueType)VT, Expand);
589 setOperationAction(ISD::FLOG, (MVT::SimpleValueType)VT, Expand);
590 setOperationAction(ISD::FLOG2, (MVT::SimpleValueType)VT, Expand);
591 setOperationAction(ISD::FLOG10, (MVT::SimpleValueType)VT, Expand);
592 setOperationAction(ISD::FEXP, (MVT::SimpleValueType)VT, Expand);
593 setOperationAction(ISD::FEXP2, (MVT::SimpleValueType)VT, Expand);
594 setOperationAction(ISD::FP_TO_UINT, (MVT::SimpleValueType)VT, Expand);
595 setOperationAction(ISD::FP_TO_SINT, (MVT::SimpleValueType)VT, Expand);
596 setOperationAction(ISD::UINT_TO_FP, (MVT::SimpleValueType)VT, Expand);
597 setOperationAction(ISD::SINT_TO_FP, (MVT::SimpleValueType)VT, Expand);
Dan Gohman87862e72009-12-11 21:31:27 +0000598 setOperationAction(ISD::SIGN_EXTEND_INREG, (MVT::SimpleValueType)VT,Expand);
Dan Gohman2e141d72009-12-14 23:40:38 +0000599 setOperationAction(ISD::TRUNCATE, (MVT::SimpleValueType)VT, Expand);
600 setOperationAction(ISD::SIGN_EXTEND, (MVT::SimpleValueType)VT, Expand);
601 setOperationAction(ISD::ZERO_EXTEND, (MVT::SimpleValueType)VT, Expand);
602 setOperationAction(ISD::ANY_EXTEND, (MVT::SimpleValueType)VT, Expand);
603 for (unsigned InnerVT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
604 InnerVT <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++InnerVT)
605 setTruncStoreAction((MVT::SimpleValueType)VT,
606 (MVT::SimpleValueType)InnerVT, Expand);
607 setLoadExtAction(ISD::SEXTLOAD, (MVT::SimpleValueType)VT, Expand);
608 setLoadExtAction(ISD::ZEXTLOAD, (MVT::SimpleValueType)VT, Expand);
609 setLoadExtAction(ISD::EXTLOAD, (MVT::SimpleValueType)VT, Expand);
Evan Chengd30bf012006-03-01 01:11:20 +0000610 }
611
Evan Chengc7ce29b2009-02-13 22:36:38 +0000612 // FIXME: In order to prevent SSE instructions being expanded to MMX ones
613 // with -msoft-float, disable use of MMX as well.
Evan Cheng92722532009-03-26 23:06:32 +0000614 if (!UseSoftFloat && !DisableMMX && Subtarget->hasMMX()) {
Dale Johannesen76090172010-04-20 22:34:09 +0000615 addRegisterClass(MVT::v8i8, X86::VR64RegisterClass, false);
616 addRegisterClass(MVT::v4i16, X86::VR64RegisterClass, false);
617 addRegisterClass(MVT::v2i32, X86::VR64RegisterClass, false);
Chris Lattnere35d9842010-07-04 22:57:10 +0000618
Dale Johannesen76090172010-04-20 22:34:09 +0000619 addRegisterClass(MVT::v1i64, X86::VR64RegisterClass, false);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000620
Owen Anderson825b72b2009-08-11 20:47:22 +0000621 setOperationAction(ISD::ADD, MVT::v8i8, Legal);
622 setOperationAction(ISD::ADD, MVT::v4i16, Legal);
623 setOperationAction(ISD::ADD, MVT::v2i32, Legal);
624 setOperationAction(ISD::ADD, MVT::v1i64, Legal);
Bill Wendling2f88dcd2007-03-08 22:09:11 +0000625
Owen Anderson825b72b2009-08-11 20:47:22 +0000626 setOperationAction(ISD::SUB, MVT::v8i8, Legal);
627 setOperationAction(ISD::SUB, MVT::v4i16, Legal);
628 setOperationAction(ISD::SUB, MVT::v2i32, Legal);
629 setOperationAction(ISD::SUB, MVT::v1i64, Legal);
Bill Wendlingc1fb0472007-03-10 09:57:05 +0000630
Owen Anderson825b72b2009-08-11 20:47:22 +0000631 setOperationAction(ISD::MULHS, MVT::v4i16, Legal);
632 setOperationAction(ISD::MUL, MVT::v4i16, Legal);
Bill Wendling74027e92007-03-15 21:24:36 +0000633
Owen Anderson825b72b2009-08-11 20:47:22 +0000634 setOperationAction(ISD::AND, MVT::v8i8, Promote);
635 AddPromotedToType (ISD::AND, MVT::v8i8, MVT::v1i64);
636 setOperationAction(ISD::AND, MVT::v4i16, Promote);
637 AddPromotedToType (ISD::AND, MVT::v4i16, MVT::v1i64);
638 setOperationAction(ISD::AND, MVT::v2i32, Promote);
639 AddPromotedToType (ISD::AND, MVT::v2i32, MVT::v1i64);
640 setOperationAction(ISD::AND, MVT::v1i64, Legal);
Bill Wendling1b7a81d2007-03-16 09:44:46 +0000641
Owen Anderson825b72b2009-08-11 20:47:22 +0000642 setOperationAction(ISD::OR, MVT::v8i8, Promote);
643 AddPromotedToType (ISD::OR, MVT::v8i8, MVT::v1i64);
644 setOperationAction(ISD::OR, MVT::v4i16, Promote);
645 AddPromotedToType (ISD::OR, MVT::v4i16, MVT::v1i64);
646 setOperationAction(ISD::OR, MVT::v2i32, Promote);
647 AddPromotedToType (ISD::OR, MVT::v2i32, MVT::v1i64);
648 setOperationAction(ISD::OR, MVT::v1i64, Legal);
Bill Wendling1b7a81d2007-03-16 09:44:46 +0000649
Owen Anderson825b72b2009-08-11 20:47:22 +0000650 setOperationAction(ISD::XOR, MVT::v8i8, Promote);
651 AddPromotedToType (ISD::XOR, MVT::v8i8, MVT::v1i64);
652 setOperationAction(ISD::XOR, MVT::v4i16, Promote);
653 AddPromotedToType (ISD::XOR, MVT::v4i16, MVT::v1i64);
654 setOperationAction(ISD::XOR, MVT::v2i32, Promote);
655 AddPromotedToType (ISD::XOR, MVT::v2i32, MVT::v1i64);
656 setOperationAction(ISD::XOR, MVT::v1i64, Legal);
Bill Wendling1b7a81d2007-03-16 09:44:46 +0000657
Owen Anderson825b72b2009-08-11 20:47:22 +0000658 setOperationAction(ISD::LOAD, MVT::v8i8, Promote);
659 AddPromotedToType (ISD::LOAD, MVT::v8i8, MVT::v1i64);
660 setOperationAction(ISD::LOAD, MVT::v4i16, Promote);
661 AddPromotedToType (ISD::LOAD, MVT::v4i16, MVT::v1i64);
662 setOperationAction(ISD::LOAD, MVT::v2i32, Promote);
663 AddPromotedToType (ISD::LOAD, MVT::v2i32, MVT::v1i64);
Owen Anderson825b72b2009-08-11 20:47:22 +0000664 setOperationAction(ISD::LOAD, MVT::v1i64, Legal);
Bill Wendling2f88dcd2007-03-08 22:09:11 +0000665
Owen Anderson825b72b2009-08-11 20:47:22 +0000666 setOperationAction(ISD::BUILD_VECTOR, MVT::v8i8, Custom);
667 setOperationAction(ISD::BUILD_VECTOR, MVT::v4i16, Custom);
668 setOperationAction(ISD::BUILD_VECTOR, MVT::v2i32, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000669 setOperationAction(ISD::BUILD_VECTOR, MVT::v1i64, Custom);
Bill Wendlinga348c562007-03-22 18:42:45 +0000670
Owen Anderson825b72b2009-08-11 20:47:22 +0000671 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v8i8, Custom);
672 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4i16, Custom);
673 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2i32, Custom);
674 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v1i64, Custom);
Bill Wendling826f36f2007-03-28 00:57:11 +0000675
Owen Anderson825b72b2009-08-11 20:47:22 +0000676 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i8, Custom);
677 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4i16, Custom);
678 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v1i64, Custom);
Bill Wendling3180e202008-07-20 02:32:23 +0000679
Owen Anderson825b72b2009-08-11 20:47:22 +0000680 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i16, Custom);
Mon P Wang9e5ecb82008-12-12 01:25:51 +0000681
Owen Anderson825b72b2009-08-11 20:47:22 +0000682 setOperationAction(ISD::SELECT, MVT::v8i8, Promote);
683 setOperationAction(ISD::SELECT, MVT::v4i16, Promote);
684 setOperationAction(ISD::SELECT, MVT::v2i32, Promote);
685 setOperationAction(ISD::SELECT, MVT::v1i64, Custom);
686 setOperationAction(ISD::VSETCC, MVT::v8i8, Custom);
687 setOperationAction(ISD::VSETCC, MVT::v4i16, Custom);
688 setOperationAction(ISD::VSETCC, MVT::v2i32, Custom);
Dale Johannesen7d07b482010-05-21 00:52:33 +0000689
690 if (!X86ScalarSSEf64 && Subtarget->is64Bit()) {
691 setOperationAction(ISD::BIT_CONVERT, MVT::v8i8, Custom);
692 setOperationAction(ISD::BIT_CONVERT, MVT::v4i16, Custom);
693 setOperationAction(ISD::BIT_CONVERT, MVT::v2i32, Custom);
Dale Johannesen7d07b482010-05-21 00:52:33 +0000694 setOperationAction(ISD::BIT_CONVERT, MVT::v1i64, Custom);
695 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000696 }
697
Evan Cheng92722532009-03-26 23:06:32 +0000698 if (!UseSoftFloat && Subtarget->hasSSE1()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000699 addRegisterClass(MVT::v4f32, X86::VR128RegisterClass);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000700
Owen Anderson825b72b2009-08-11 20:47:22 +0000701 setOperationAction(ISD::FADD, MVT::v4f32, Legal);
702 setOperationAction(ISD::FSUB, MVT::v4f32, Legal);
703 setOperationAction(ISD::FMUL, MVT::v4f32, Legal);
704 setOperationAction(ISD::FDIV, MVT::v4f32, Legal);
705 setOperationAction(ISD::FSQRT, MVT::v4f32, Legal);
706 setOperationAction(ISD::FNEG, MVT::v4f32, Custom);
707 setOperationAction(ISD::LOAD, MVT::v4f32, Legal);
708 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f32, Custom);
709 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4f32, Custom);
710 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f32, Custom);
711 setOperationAction(ISD::SELECT, MVT::v4f32, Custom);
712 setOperationAction(ISD::VSETCC, MVT::v4f32, Custom);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000713 }
714
Evan Cheng92722532009-03-26 23:06:32 +0000715 if (!UseSoftFloat && Subtarget->hasSSE2()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000716 addRegisterClass(MVT::v2f64, X86::VR128RegisterClass);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000717
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000718 // FIXME: Unfortunately -soft-float and -no-implicit-float means XMM
719 // registers cannot be used even for integer operations.
Owen Anderson825b72b2009-08-11 20:47:22 +0000720 addRegisterClass(MVT::v16i8, X86::VR128RegisterClass);
721 addRegisterClass(MVT::v8i16, X86::VR128RegisterClass);
722 addRegisterClass(MVT::v4i32, X86::VR128RegisterClass);
723 addRegisterClass(MVT::v2i64, X86::VR128RegisterClass);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000724
Owen Anderson825b72b2009-08-11 20:47:22 +0000725 setOperationAction(ISD::ADD, MVT::v16i8, Legal);
726 setOperationAction(ISD::ADD, MVT::v8i16, Legal);
727 setOperationAction(ISD::ADD, MVT::v4i32, Legal);
728 setOperationAction(ISD::ADD, MVT::v2i64, Legal);
729 setOperationAction(ISD::MUL, MVT::v2i64, Custom);
730 setOperationAction(ISD::SUB, MVT::v16i8, Legal);
731 setOperationAction(ISD::SUB, MVT::v8i16, Legal);
732 setOperationAction(ISD::SUB, MVT::v4i32, Legal);
733 setOperationAction(ISD::SUB, MVT::v2i64, Legal);
734 setOperationAction(ISD::MUL, MVT::v8i16, Legal);
735 setOperationAction(ISD::FADD, MVT::v2f64, Legal);
736 setOperationAction(ISD::FSUB, MVT::v2f64, Legal);
737 setOperationAction(ISD::FMUL, MVT::v2f64, Legal);
738 setOperationAction(ISD::FDIV, MVT::v2f64, Legal);
739 setOperationAction(ISD::FSQRT, MVT::v2f64, Legal);
740 setOperationAction(ISD::FNEG, MVT::v2f64, Custom);
Evan Cheng2c3ae372006-04-12 21:21:57 +0000741
Owen Anderson825b72b2009-08-11 20:47:22 +0000742 setOperationAction(ISD::VSETCC, MVT::v2f64, Custom);
743 setOperationAction(ISD::VSETCC, MVT::v16i8, Custom);
744 setOperationAction(ISD::VSETCC, MVT::v8i16, Custom);
745 setOperationAction(ISD::VSETCC, MVT::v4i32, Custom);
Nate Begemanc2616e42008-05-12 20:34:32 +0000746
Owen Anderson825b72b2009-08-11 20:47:22 +0000747 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v16i8, Custom);
748 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i16, Custom);
749 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i16, Custom);
750 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i32, Custom);
751 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f32, Custom);
Evan Chengf7c378e2006-04-10 07:23:14 +0000752
Mon P Wangeb38ebf2010-01-24 00:05:03 +0000753 setOperationAction(ISD::CONCAT_VECTORS, MVT::v2f64, Custom);
754 setOperationAction(ISD::CONCAT_VECTORS, MVT::v2i64, Custom);
755 setOperationAction(ISD::CONCAT_VECTORS, MVT::v16i8, Custom);
756 setOperationAction(ISD::CONCAT_VECTORS, MVT::v8i16, Custom);
757 setOperationAction(ISD::CONCAT_VECTORS, MVT::v4i32, Custom);
758
Evan Cheng2c3ae372006-04-12 21:21:57 +0000759 // Custom lower build_vector, vector_shuffle, and extract_vector_elt.
Owen Anderson825b72b2009-08-11 20:47:22 +0000760 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v2i64; ++i) {
761 EVT VT = (MVT::SimpleValueType)i;
Nate Begeman844e0f92007-12-11 01:41:33 +0000762 // Do not attempt to custom lower non-power-of-2 vectors
Duncan Sands83ec4b62008-06-06 12:08:01 +0000763 if (!isPowerOf2_32(VT.getVectorNumElements()))
Nate Begeman844e0f92007-12-11 01:41:33 +0000764 continue;
David Greene9b9838d2009-06-29 16:47:10 +0000765 // Do not attempt to custom lower non-128-bit vectors
766 if (!VT.is128BitVector())
767 continue;
Owen Anderson825b72b2009-08-11 20:47:22 +0000768 setOperationAction(ISD::BUILD_VECTOR,
769 VT.getSimpleVT().SimpleTy, Custom);
770 setOperationAction(ISD::VECTOR_SHUFFLE,
771 VT.getSimpleVT().SimpleTy, Custom);
772 setOperationAction(ISD::EXTRACT_VECTOR_ELT,
773 VT.getSimpleVT().SimpleTy, Custom);
Evan Cheng2c3ae372006-04-12 21:21:57 +0000774 }
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000775
Owen Anderson825b72b2009-08-11 20:47:22 +0000776 setOperationAction(ISD::BUILD_VECTOR, MVT::v2f64, Custom);
777 setOperationAction(ISD::BUILD_VECTOR, MVT::v2i64, Custom);
778 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2f64, Custom);
779 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2i64, Custom);
780 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2f64, Custom);
781 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2f64, Custom);
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000782
Nate Begemancdd1eec2008-02-12 22:51:28 +0000783 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000784 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2i64, Custom);
785 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i64, Custom);
Nate Begemancdd1eec2008-02-12 22:51:28 +0000786 }
Evan Cheng2c3ae372006-04-12 21:21:57 +0000787
Anton Korobeynikov12c49af2006-11-21 00:01:06 +0000788 // Promote v16i8, v8i16, v4i32 load, select, and, or, xor to v2i64.
Owen Anderson825b72b2009-08-11 20:47:22 +0000789 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v2i64; i++) {
790 MVT::SimpleValueType SVT = (MVT::SimpleValueType)i;
Owen Andersone50ed302009-08-10 22:56:29 +0000791 EVT VT = SVT;
David Greene9b9838d2009-06-29 16:47:10 +0000792
793 // Do not attempt to promote non-128-bit vectors
Chris Lattner32b4b5a2010-07-05 05:53:14 +0000794 if (!VT.is128BitVector())
David Greene9b9838d2009-06-29 16:47:10 +0000795 continue;
Eric Christopher4bd24c22010-03-30 01:04:59 +0000796
Owen Andersond6662ad2009-08-10 20:46:15 +0000797 setOperationAction(ISD::AND, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000798 AddPromotedToType (ISD::AND, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000799 setOperationAction(ISD::OR, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000800 AddPromotedToType (ISD::OR, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000801 setOperationAction(ISD::XOR, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000802 AddPromotedToType (ISD::XOR, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000803 setOperationAction(ISD::LOAD, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000804 AddPromotedToType (ISD::LOAD, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000805 setOperationAction(ISD::SELECT, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000806 AddPromotedToType (ISD::SELECT, SVT, MVT::v2i64);
Evan Chengf7c378e2006-04-10 07:23:14 +0000807 }
Evan Cheng2c3ae372006-04-12 21:21:57 +0000808
Owen Anderson825b72b2009-08-11 20:47:22 +0000809 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Chris Lattnerd43d00c2008-01-24 08:07:48 +0000810
Evan Cheng2c3ae372006-04-12 21:21:57 +0000811 // Custom lower v2i64 and v2f64 selects.
Owen Anderson825b72b2009-08-11 20:47:22 +0000812 setOperationAction(ISD::LOAD, MVT::v2f64, Legal);
813 setOperationAction(ISD::LOAD, MVT::v2i64, Legal);
814 setOperationAction(ISD::SELECT, MVT::v2f64, Custom);
815 setOperationAction(ISD::SELECT, MVT::v2i64, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000816
Owen Anderson825b72b2009-08-11 20:47:22 +0000817 setOperationAction(ISD::FP_TO_SINT, MVT::v4i32, Legal);
818 setOperationAction(ISD::SINT_TO_FP, MVT::v4i32, Legal);
Eli Friedman23ef1052009-06-06 03:57:58 +0000819 if (!DisableMMX && Subtarget->hasMMX()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000820 setOperationAction(ISD::FP_TO_SINT, MVT::v2i32, Custom);
821 setOperationAction(ISD::SINT_TO_FP, MVT::v2i32, Custom);
Eli Friedman23ef1052009-06-06 03:57:58 +0000822 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000823 }
Evan Chengc7ce29b2009-02-13 22:36:38 +0000824
Nate Begeman14d12ca2008-02-11 04:19:36 +0000825 if (Subtarget->hasSSE41()) {
Dale Johannesen54feef22010-05-27 20:12:41 +0000826 setOperationAction(ISD::FFLOOR, MVT::f32, Legal);
827 setOperationAction(ISD::FCEIL, MVT::f32, Legal);
828 setOperationAction(ISD::FTRUNC, MVT::f32, Legal);
829 setOperationAction(ISD::FRINT, MVT::f32, Legal);
830 setOperationAction(ISD::FNEARBYINT, MVT::f32, Legal);
831 setOperationAction(ISD::FFLOOR, MVT::f64, Legal);
832 setOperationAction(ISD::FCEIL, MVT::f64, Legal);
833 setOperationAction(ISD::FTRUNC, MVT::f64, Legal);
834 setOperationAction(ISD::FRINT, MVT::f64, Legal);
835 setOperationAction(ISD::FNEARBYINT, MVT::f64, Legal);
836
Nate Begeman14d12ca2008-02-11 04:19:36 +0000837 // FIXME: Do we need to handle scalar-to-vector here?
Owen Anderson825b72b2009-08-11 20:47:22 +0000838 setOperationAction(ISD::MUL, MVT::v4i32, Legal);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000839
840 // i8 and i16 vectors are custom , because the source register and source
841 // source memory operand types are not the same width. f32 vectors are
842 // custom since the immediate controlling the insert encodes additional
843 // information.
Owen Anderson825b72b2009-08-11 20:47:22 +0000844 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v16i8, Custom);
845 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i16, Custom);
846 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i32, Custom);
847 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f32, Custom);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000848
Owen Anderson825b72b2009-08-11 20:47:22 +0000849 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v16i8, Custom);
850 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v8i16, Custom);
851 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4i32, Custom);
852 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f32, Custom);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000853
854 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000855 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2i64, Legal);
856 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i64, Legal);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000857 }
858 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000859
Nate Begeman30a0de92008-07-17 16:51:19 +0000860 if (Subtarget->hasSSE42()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000861 setOperationAction(ISD::VSETCC, MVT::v2i64, Custom);
Nate Begeman30a0de92008-07-17 16:51:19 +0000862 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000863
David Greene9b9838d2009-06-29 16:47:10 +0000864 if (!UseSoftFloat && Subtarget->hasAVX()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000865 addRegisterClass(MVT::v8f32, X86::VR256RegisterClass);
866 addRegisterClass(MVT::v4f64, X86::VR256RegisterClass);
867 addRegisterClass(MVT::v8i32, X86::VR256RegisterClass);
868 addRegisterClass(MVT::v4i64, X86::VR256RegisterClass);
David Greened94c1012009-06-29 22:50:51 +0000869
Owen Anderson825b72b2009-08-11 20:47:22 +0000870 setOperationAction(ISD::LOAD, MVT::v8f32, Legal);
871 setOperationAction(ISD::LOAD, MVT::v8i32, Legal);
872 setOperationAction(ISD::LOAD, MVT::v4f64, Legal);
873 setOperationAction(ISD::LOAD, MVT::v4i64, Legal);
874 setOperationAction(ISD::FADD, MVT::v8f32, Legal);
875 setOperationAction(ISD::FSUB, MVT::v8f32, Legal);
876 setOperationAction(ISD::FMUL, MVT::v8f32, Legal);
877 setOperationAction(ISD::FDIV, MVT::v8f32, Legal);
878 setOperationAction(ISD::FSQRT, MVT::v8f32, Legal);
879 setOperationAction(ISD::FNEG, MVT::v8f32, Custom);
880 //setOperationAction(ISD::BUILD_VECTOR, MVT::v8f32, Custom);
881 //setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v8f32, Custom);
882 //setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v8f32, Custom);
883 //setOperationAction(ISD::SELECT, MVT::v8f32, Custom);
884 //setOperationAction(ISD::VSETCC, MVT::v8f32, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000885
886 // Operations to consider commented out -v16i16 v32i8
Owen Anderson825b72b2009-08-11 20:47:22 +0000887 //setOperationAction(ISD::ADD, MVT::v16i16, Legal);
888 setOperationAction(ISD::ADD, MVT::v8i32, Custom);
889 setOperationAction(ISD::ADD, MVT::v4i64, Custom);
890 //setOperationAction(ISD::SUB, MVT::v32i8, Legal);
891 //setOperationAction(ISD::SUB, MVT::v16i16, Legal);
892 setOperationAction(ISD::SUB, MVT::v8i32, Custom);
893 setOperationAction(ISD::SUB, MVT::v4i64, Custom);
894 //setOperationAction(ISD::MUL, MVT::v16i16, Legal);
895 setOperationAction(ISD::FADD, MVT::v4f64, Legal);
896 setOperationAction(ISD::FSUB, MVT::v4f64, Legal);
897 setOperationAction(ISD::FMUL, MVT::v4f64, Legal);
898 setOperationAction(ISD::FDIV, MVT::v4f64, Legal);
899 setOperationAction(ISD::FSQRT, MVT::v4f64, Legal);
900 setOperationAction(ISD::FNEG, MVT::v4f64, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000901
Owen Anderson825b72b2009-08-11 20:47:22 +0000902 setOperationAction(ISD::VSETCC, MVT::v4f64, Custom);
903 // setOperationAction(ISD::VSETCC, MVT::v32i8, Custom);
904 // setOperationAction(ISD::VSETCC, MVT::v16i16, Custom);
905 setOperationAction(ISD::VSETCC, MVT::v8i32, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000906
Owen Anderson825b72b2009-08-11 20:47:22 +0000907 // setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v32i8, Custom);
908 // setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v16i16, Custom);
909 // setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v16i16, Custom);
910 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i32, Custom);
911 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8f32, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000912
Owen Anderson825b72b2009-08-11 20:47:22 +0000913 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f64, Custom);
914 setOperationAction(ISD::BUILD_VECTOR, MVT::v4i64, Custom);
915 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4f64, Custom);
916 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4i64, Custom);
917 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f64, Custom);
918 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f64, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000919
920#if 0
921 // Not sure we want to do this since there are no 256-bit integer
922 // operations in AVX
923
924 // Custom lower build_vector, vector_shuffle, and extract_vector_elt.
925 // This includes 256-bit vectors
Owen Anderson825b72b2009-08-11 20:47:22 +0000926 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v4i64; ++i) {
927 EVT VT = (MVT::SimpleValueType)i;
David Greene9b9838d2009-06-29 16:47:10 +0000928
929 // Do not attempt to custom lower non-power-of-2 vectors
930 if (!isPowerOf2_32(VT.getVectorNumElements()))
931 continue;
932
933 setOperationAction(ISD::BUILD_VECTOR, VT, Custom);
934 setOperationAction(ISD::VECTOR_SHUFFLE, VT, Custom);
935 setOperationAction(ISD::EXTRACT_VECTOR_ELT, VT, Custom);
936 }
937
938 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000939 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i64, Custom);
940 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4i64, Custom);
Eric Christopherfd179292009-08-27 18:07:15 +0000941 }
David Greene9b9838d2009-06-29 16:47:10 +0000942#endif
943
944#if 0
945 // Not sure we want to do this since there are no 256-bit integer
946 // operations in AVX
947
948 // Promote v32i8, v16i16, v8i32 load, select, and, or, xor to v4i64.
949 // Including 256-bit vectors
Owen Anderson825b72b2009-08-11 20:47:22 +0000950 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v4i64; i++) {
951 EVT VT = (MVT::SimpleValueType)i;
David Greene9b9838d2009-06-29 16:47:10 +0000952
953 if (!VT.is256BitVector()) {
954 continue;
955 }
956 setOperationAction(ISD::AND, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000957 AddPromotedToType (ISD::AND, VT, MVT::v4i64);
David Greene9b9838d2009-06-29 16:47:10 +0000958 setOperationAction(ISD::OR, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000959 AddPromotedToType (ISD::OR, VT, MVT::v4i64);
David Greene9b9838d2009-06-29 16:47:10 +0000960 setOperationAction(ISD::XOR, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000961 AddPromotedToType (ISD::XOR, VT, MVT::v4i64);
David Greene9b9838d2009-06-29 16:47:10 +0000962 setOperationAction(ISD::LOAD, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000963 AddPromotedToType (ISD::LOAD, VT, MVT::v4i64);
David Greene9b9838d2009-06-29 16:47:10 +0000964 setOperationAction(ISD::SELECT, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000965 AddPromotedToType (ISD::SELECT, VT, MVT::v4i64);
David Greene9b9838d2009-06-29 16:47:10 +0000966 }
967
Owen Anderson825b72b2009-08-11 20:47:22 +0000968 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
David Greene9b9838d2009-06-29 16:47:10 +0000969#endif
970 }
971
Evan Cheng6be2c582006-04-05 23:38:46 +0000972 // We want to custom lower some of our intrinsics.
Owen Anderson825b72b2009-08-11 20:47:22 +0000973 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
Evan Cheng6be2c582006-04-05 23:38:46 +0000974
Bill Wendling74c37652008-12-09 22:08:41 +0000975 // Add/Sub/Mul with overflow operations are custom lowered.
Owen Anderson825b72b2009-08-11 20:47:22 +0000976 setOperationAction(ISD::SADDO, MVT::i32, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000977 setOperationAction(ISD::UADDO, MVT::i32, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000978 setOperationAction(ISD::SSUBO, MVT::i32, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000979 setOperationAction(ISD::USUBO, MVT::i32, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000980 setOperationAction(ISD::SMULO, MVT::i32, Custom);
Dan Gohman71c62a22010-06-02 19:13:40 +0000981
Eli Friedman962f5492010-06-02 19:35:46 +0000982 // Only custom-lower 64-bit SADDO and friends on 64-bit because we don't
983 // handle type legalization for these operations here.
Dan Gohman71c62a22010-06-02 19:13:40 +0000984 //
Eli Friedman962f5492010-06-02 19:35:46 +0000985 // FIXME: We really should do custom legalization for addition and
986 // subtraction on x86-32 once PR3203 is fixed. We really can't do much better
987 // than generic legalization for 64-bit multiplication-with-overflow, though.
Eli Friedmana993f0a2010-06-02 00:27:18 +0000988 if (Subtarget->is64Bit()) {
989 setOperationAction(ISD::SADDO, MVT::i64, Custom);
990 setOperationAction(ISD::UADDO, MVT::i64, Custom);
991 setOperationAction(ISD::SSUBO, MVT::i64, Custom);
992 setOperationAction(ISD::USUBO, MVT::i64, Custom);
993 setOperationAction(ISD::SMULO, MVT::i64, Custom);
994 }
Bill Wendling41ea7e72008-11-24 19:21:46 +0000995
Evan Chengd54f2d52009-03-31 19:38:51 +0000996 if (!Subtarget->is64Bit()) {
997 // These libcalls are not available in 32-bit.
998 setLibcallName(RTLIB::SHL_I128, 0);
999 setLibcallName(RTLIB::SRL_I128, 0);
1000 setLibcallName(RTLIB::SRA_I128, 0);
1001 }
1002
Evan Cheng206ee9d2006-07-07 08:33:52 +00001003 // We have target-specific dag combine patterns for the following nodes:
1004 setTargetDAGCombine(ISD::VECTOR_SHUFFLE);
Dan Gohman1bbf72b2010-03-15 23:23:03 +00001005 setTargetDAGCombine(ISD::EXTRACT_VECTOR_ELT);
Evan Chengd880b972008-05-09 21:53:03 +00001006 setTargetDAGCombine(ISD::BUILD_VECTOR);
Chris Lattner83e6c992006-10-04 06:57:07 +00001007 setTargetDAGCombine(ISD::SELECT);
Nate Begeman740ab032009-01-26 00:52:55 +00001008 setTargetDAGCombine(ISD::SHL);
1009 setTargetDAGCombine(ISD::SRA);
1010 setTargetDAGCombine(ISD::SRL);
Evan Cheng760d1942010-01-04 21:22:48 +00001011 setTargetDAGCombine(ISD::OR);
Chris Lattner149a4e52008-02-22 02:09:43 +00001012 setTargetDAGCombine(ISD::STORE);
Evan Cheng2e489c42009-12-16 00:53:11 +00001013 setTargetDAGCombine(ISD::ZERO_EXTEND);
Evan Cheng0b0cd912009-03-28 05:57:29 +00001014 if (Subtarget->is64Bit())
1015 setTargetDAGCombine(ISD::MUL);
Evan Cheng206ee9d2006-07-07 08:33:52 +00001016
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001017 computeRegisterProperties();
1018
Evan Cheng87ed7162006-02-14 08:25:08 +00001019 // FIXME: These should be based on subtarget info. Plus, the values should
1020 // be smaller when we are in optimizing for size mode.
Dan Gohman87060f52008-06-30 21:00:56 +00001021 maxStoresPerMemset = 16; // For @llvm.memset -> sequence of stores
Evan Cheng255f20f2010-04-01 06:04:33 +00001022 maxStoresPerMemcpy = 8; // For @llvm.memcpy -> sequence of stores
Dan Gohman87060f52008-06-30 21:00:56 +00001023 maxStoresPerMemmove = 3; // For @llvm.memmove -> sequence of stores
Evan Chengfb8075d2008-02-28 00:43:03 +00001024 setPrefLoopAlignment(16);
Evan Cheng6ebf7bc2009-05-13 21:42:09 +00001025 benefitFromCodePlacementOpt = true;
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001026}
1027
Scott Michel5b8f82e2008-03-10 15:42:14 +00001028
Owen Anderson825b72b2009-08-11 20:47:22 +00001029MVT::SimpleValueType X86TargetLowering::getSetCCResultType(EVT VT) const {
1030 return MVT::i8;
Scott Michel5b8f82e2008-03-10 15:42:14 +00001031}
1032
1033
Evan Cheng29286502008-01-23 23:17:41 +00001034/// getMaxByValAlign - Helper for getByValTypeAlignment to determine
1035/// the desired ByVal argument alignment.
1036static void getMaxByValAlign(const Type *Ty, unsigned &MaxAlign) {
1037 if (MaxAlign == 16)
1038 return;
1039 if (const VectorType *VTy = dyn_cast<VectorType>(Ty)) {
1040 if (VTy->getBitWidth() == 128)
1041 MaxAlign = 16;
Evan Cheng29286502008-01-23 23:17:41 +00001042 } else if (const ArrayType *ATy = dyn_cast<ArrayType>(Ty)) {
1043 unsigned EltAlign = 0;
1044 getMaxByValAlign(ATy->getElementType(), EltAlign);
1045 if (EltAlign > MaxAlign)
1046 MaxAlign = EltAlign;
1047 } else if (const StructType *STy = dyn_cast<StructType>(Ty)) {
1048 for (unsigned i = 0, e = STy->getNumElements(); i != e; ++i) {
1049 unsigned EltAlign = 0;
1050 getMaxByValAlign(STy->getElementType(i), EltAlign);
1051 if (EltAlign > MaxAlign)
1052 MaxAlign = EltAlign;
1053 if (MaxAlign == 16)
1054 break;
1055 }
1056 }
1057 return;
1058}
1059
1060/// getByValTypeAlignment - Return the desired alignment for ByVal aggregate
1061/// function arguments in the caller parameter area. For X86, aggregates
Dale Johannesen0c191872008-02-08 19:48:20 +00001062/// that contain SSE vectors are placed at 16-byte boundaries while the rest
1063/// are at 4-byte boundaries.
Evan Cheng29286502008-01-23 23:17:41 +00001064unsigned X86TargetLowering::getByValTypeAlignment(const Type *Ty) const {
Evan Cheng1887c1c2008-08-21 21:00:15 +00001065 if (Subtarget->is64Bit()) {
1066 // Max of 8 and alignment of type.
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00001067 unsigned TyAlign = TD->getABITypeAlignment(Ty);
Evan Cheng1887c1c2008-08-21 21:00:15 +00001068 if (TyAlign > 8)
1069 return TyAlign;
1070 return 8;
1071 }
1072
Evan Cheng29286502008-01-23 23:17:41 +00001073 unsigned Align = 4;
Dale Johannesen0c191872008-02-08 19:48:20 +00001074 if (Subtarget->hasSSE1())
1075 getMaxByValAlign(Ty, Align);
Evan Cheng29286502008-01-23 23:17:41 +00001076 return Align;
1077}
Chris Lattner2b02a442007-02-25 08:29:00 +00001078
Evan Chengf0df0312008-05-15 08:39:06 +00001079/// getOptimalMemOpType - Returns the target specific optimal type for load
Evan Chengc3b0c342010-04-08 07:37:57 +00001080/// and store operations as a result of memset, memcpy, and memmove
1081/// lowering. If DstAlign is zero that means it's safe to destination
1082/// alignment can satisfy any constraint. Similarly if SrcAlign is zero it
1083/// means there isn't a need to check it against alignment requirement,
1084/// probably because the source does not need to be loaded. If
1085/// 'NonScalarIntSafe' is true, that means it's safe to return a
1086/// non-scalar-integer type, e.g. empty string source, constant, or loaded
1087/// from memory. 'MemcpyStrSrc' indicates whether the memcpy source is
1088/// constant so it does not need to be loaded.
Dan Gohman37f32ee2010-04-16 20:11:05 +00001089/// It returns EVT::Other if the type should be determined using generic
1090/// target-independent logic.
Owen Andersone50ed302009-08-10 22:56:29 +00001091EVT
Evan Cheng255f20f2010-04-01 06:04:33 +00001092X86TargetLowering::getOptimalMemOpType(uint64_t Size,
1093 unsigned DstAlign, unsigned SrcAlign,
Evan Chengf28f8bc2010-04-02 19:36:14 +00001094 bool NonScalarIntSafe,
Evan Chengc3b0c342010-04-08 07:37:57 +00001095 bool MemcpyStrSrc,
Dan Gohman37f32ee2010-04-16 20:11:05 +00001096 MachineFunction &MF) const {
Chris Lattner4002a1b2008-10-28 05:49:35 +00001097 // FIXME: This turns off use of xmm stores for memset/memcpy on targets like
1098 // linux. This is because the stack realignment code can't handle certain
1099 // cases like PR2962. This should be removed when PR2962 is fixed.
Dan Gohman37f32ee2010-04-16 20:11:05 +00001100 const Function *F = MF.getFunction();
Evan Chengf28f8bc2010-04-02 19:36:14 +00001101 if (NonScalarIntSafe &&
1102 !F->hasFnAttr(Attribute::NoImplicitFloat)) {
Evan Cheng255f20f2010-04-01 06:04:33 +00001103 if (Size >= 16 &&
1104 (Subtarget->isUnalignedMemAccessFast() ||
Chandler Carruthae1d41c2010-04-02 01:31:24 +00001105 ((DstAlign == 0 || DstAlign >= 16) &&
1106 (SrcAlign == 0 || SrcAlign >= 16))) &&
Evan Cheng255f20f2010-04-01 06:04:33 +00001107 Subtarget->getStackAlignment() >= 16) {
1108 if (Subtarget->hasSSE2())
1109 return MVT::v4i32;
Evan Chengf28f8bc2010-04-02 19:36:14 +00001110 if (Subtarget->hasSSE1())
Evan Cheng255f20f2010-04-01 06:04:33 +00001111 return MVT::v4f32;
Evan Chengc3b0c342010-04-08 07:37:57 +00001112 } else if (!MemcpyStrSrc && Size >= 8 &&
Evan Cheng3ea97552010-04-01 20:27:45 +00001113 !Subtarget->is64Bit() &&
Evan Cheng255f20f2010-04-01 06:04:33 +00001114 Subtarget->getStackAlignment() >= 8 &&
Evan Chengc3b0c342010-04-08 07:37:57 +00001115 Subtarget->hasSSE2()) {
1116 // Do not use f64 to lower memcpy if source is string constant. It's
1117 // better to use i32 to avoid the loads.
Evan Cheng255f20f2010-04-01 06:04:33 +00001118 return MVT::f64;
Evan Chengc3b0c342010-04-08 07:37:57 +00001119 }
Chris Lattner4002a1b2008-10-28 05:49:35 +00001120 }
Evan Chengf0df0312008-05-15 08:39:06 +00001121 if (Subtarget->is64Bit() && Size >= 8)
Owen Anderson825b72b2009-08-11 20:47:22 +00001122 return MVT::i64;
1123 return MVT::i32;
Evan Chengf0df0312008-05-15 08:39:06 +00001124}
1125
Chris Lattner5e1df8d2010-01-25 23:38:14 +00001126/// getJumpTableEncoding - Return the entry encoding for a jump table in the
1127/// current function. The returned value is a member of the
1128/// MachineJumpTableInfo::JTEntryKind enum.
1129unsigned X86TargetLowering::getJumpTableEncoding() const {
1130 // In GOT pic mode, each entry in the jump table is emitted as a @GOTOFF
1131 // symbol.
1132 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
1133 Subtarget->isPICStyleGOT())
Chris Lattnerc64daab2010-01-26 05:02:42 +00001134 return MachineJumpTableInfo::EK_Custom32;
Chris Lattner5e1df8d2010-01-25 23:38:14 +00001135
1136 // Otherwise, use the normal jump table encoding heuristics.
1137 return TargetLowering::getJumpTableEncoding();
1138}
1139
Chris Lattner589c6f62010-01-26 06:28:43 +00001140/// getPICBaseSymbol - Return the X86-32 PIC base.
1141MCSymbol *
1142X86TargetLowering::getPICBaseSymbol(const MachineFunction *MF,
1143 MCContext &Ctx) const {
1144 const MCAsmInfo &MAI = *getTargetMachine().getMCAsmInfo();
Chris Lattner9b97a732010-03-30 18:10:53 +00001145 return Ctx.GetOrCreateSymbol(Twine(MAI.getPrivateGlobalPrefix())+
1146 Twine(MF->getFunctionNumber())+"$pb");
Chris Lattner589c6f62010-01-26 06:28:43 +00001147}
1148
1149
Chris Lattnerc64daab2010-01-26 05:02:42 +00001150const MCExpr *
1151X86TargetLowering::LowerCustomJumpTableEntry(const MachineJumpTableInfo *MJTI,
1152 const MachineBasicBlock *MBB,
1153 unsigned uid,MCContext &Ctx) const{
1154 assert(getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
1155 Subtarget->isPICStyleGOT());
1156 // In 32-bit ELF systems, our jump table entries are formed with @GOTOFF
1157 // entries.
Daniel Dunbar4e815f82010-03-15 23:51:06 +00001158 return MCSymbolRefExpr::Create(MBB->getSymbol(),
1159 MCSymbolRefExpr::VK_GOTOFF, Ctx);
Chris Lattnerc64daab2010-01-26 05:02:42 +00001160}
1161
Evan Chengcc415862007-11-09 01:32:10 +00001162/// getPICJumpTableRelocaBase - Returns relocation base for the given PIC
1163/// jumptable.
Dan Gohman475871a2008-07-27 21:46:04 +00001164SDValue X86TargetLowering::getPICJumpTableRelocBase(SDValue Table,
Chris Lattner589c6f62010-01-26 06:28:43 +00001165 SelectionDAG &DAG) const {
Chris Lattnere4df7562009-07-09 03:15:51 +00001166 if (!Subtarget->is64Bit())
Dale Johannesenb300d2a2009-02-07 00:55:49 +00001167 // This doesn't have DebugLoc associated with it, but is not really the
1168 // same as a Register.
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00001169 return DAG.getNode(X86ISD::GlobalBaseReg, DebugLoc(), getPointerTy());
Evan Chengcc415862007-11-09 01:32:10 +00001170 return Table;
1171}
1172
Chris Lattner589c6f62010-01-26 06:28:43 +00001173/// getPICJumpTableRelocBaseExpr - This returns the relocation base for the
1174/// given PIC jumptable, the same as getPICJumpTableRelocBase, but as an
1175/// MCExpr.
1176const MCExpr *X86TargetLowering::
1177getPICJumpTableRelocBaseExpr(const MachineFunction *MF, unsigned JTI,
1178 MCContext &Ctx) const {
1179 // X86-64 uses RIP relative addressing based on the jump table label.
1180 if (Subtarget->isPICStyleRIPRel())
1181 return TargetLowering::getPICJumpTableRelocBaseExpr(MF, JTI, Ctx);
1182
1183 // Otherwise, the reference is relative to the PIC base.
1184 return MCSymbolRefExpr::Create(getPICBaseSymbol(MF, Ctx), Ctx);
1185}
1186
Bill Wendlingb4202b82009-07-01 18:50:55 +00001187/// getFunctionAlignment - Return the Log2 alignment of this function.
Bill Wendling20c568f2009-06-30 22:38:32 +00001188unsigned X86TargetLowering::getFunctionAlignment(const Function *F) const {
Dan Gohman25103a22009-08-18 00:20:06 +00001189 return F->hasFnAttr(Attribute::OptimizeForSize) ? 0 : 4;
Bill Wendling20c568f2009-06-30 22:38:32 +00001190}
1191
Chris Lattner2b02a442007-02-25 08:29:00 +00001192//===----------------------------------------------------------------------===//
1193// Return Value Calling Convention Implementation
1194//===----------------------------------------------------------------------===//
1195
Chris Lattner59ed56b2007-02-28 04:55:35 +00001196#include "X86GenCallingConv.inc"
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001197
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +00001198bool
1199X86TargetLowering::CanLowerReturn(CallingConv::ID CallConv, bool isVarArg,
1200 const SmallVectorImpl<EVT> &OutTys,
1201 const SmallVectorImpl<ISD::ArgFlagsTy> &ArgsFlags,
Dan Gohmand858e902010-04-17 15:26:15 +00001202 SelectionDAG &DAG) const {
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +00001203 SmallVector<CCValAssign, 16> RVLocs;
1204 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
1205 RVLocs, *DAG.getContext());
1206 return CCInfo.CheckReturn(OutTys, ArgsFlags, RetCC_X86);
1207}
1208
Dan Gohman98ca4f22009-08-05 01:29:28 +00001209SDValue
1210X86TargetLowering::LowerReturn(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001211 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001212 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmand858e902010-04-17 15:26:15 +00001213 DebugLoc dl, SelectionDAG &DAG) const {
Dan Gohman1e93df62010-04-17 14:41:14 +00001214 MachineFunction &MF = DAG.getMachineFunction();
1215 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
Scott Michelfdc40a02009-02-17 22:15:04 +00001216
Chris Lattner9774c912007-02-27 05:28:59 +00001217 SmallVector<CCValAssign, 16> RVLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001218 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
1219 RVLocs, *DAG.getContext());
1220 CCInfo.AnalyzeReturn(Outs, RetCC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00001221
Evan Chengdcea1632010-02-04 02:40:39 +00001222 // Add the regs to the liveout set for the function.
1223 MachineRegisterInfo &MRI = DAG.getMachineFunction().getRegInfo();
1224 for (unsigned i = 0; i != RVLocs.size(); ++i)
1225 if (RVLocs[i].isRegLoc() && !MRI.isLiveOut(RVLocs[i].getLocReg()))
1226 MRI.addLiveOut(RVLocs[i].getLocReg());
Scott Michelfdc40a02009-02-17 22:15:04 +00001227
Dan Gohman475871a2008-07-27 21:46:04 +00001228 SDValue Flag;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001229
Dan Gohman475871a2008-07-27 21:46:04 +00001230 SmallVector<SDValue, 6> RetOps;
Chris Lattner447ff682008-03-11 03:23:40 +00001231 RetOps.push_back(Chain); // Operand #0 = Chain (updated below)
1232 // Operand #1 = Bytes To Pop
Dan Gohman1e93df62010-04-17 14:41:14 +00001233 RetOps.push_back(DAG.getTargetConstant(FuncInfo->getBytesToPopOnReturn(),
1234 MVT::i16));
Scott Michelfdc40a02009-02-17 22:15:04 +00001235
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001236 // Copy the result values into the output registers.
Chris Lattner8e6da152008-03-10 21:08:41 +00001237 for (unsigned i = 0; i != RVLocs.size(); ++i) {
1238 CCValAssign &VA = RVLocs[i];
1239 assert(VA.isRegLoc() && "Can only return in registers!");
Dan Gohman98ca4f22009-08-05 01:29:28 +00001240 SDValue ValToCopy = Outs[i].Val;
Scott Michelfdc40a02009-02-17 22:15:04 +00001241
Chris Lattner447ff682008-03-11 03:23:40 +00001242 // Returns in ST0/ST1 are handled specially: these are pushed as operands to
1243 // the RET instruction and handled by the FP Stackifier.
Dan Gohman37eed792009-02-04 17:28:58 +00001244 if (VA.getLocReg() == X86::ST0 ||
1245 VA.getLocReg() == X86::ST1) {
Chris Lattner447ff682008-03-11 03:23:40 +00001246 // If this is a copy from an xmm register to ST(0), use an FPExtend to
1247 // change the value to the FP stack register class.
Dan Gohman37eed792009-02-04 17:28:58 +00001248 if (isScalarFPTypeInSSEReg(VA.getValVT()))
Owen Anderson825b72b2009-08-11 20:47:22 +00001249 ValToCopy = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f80, ValToCopy);
Chris Lattner447ff682008-03-11 03:23:40 +00001250 RetOps.push_back(ValToCopy);
1251 // Don't emit a copytoreg.
1252 continue;
1253 }
Dale Johannesena68f9012008-06-24 22:01:44 +00001254
Evan Cheng242b38b2009-02-23 09:03:22 +00001255 // 64-bit vector (MMX) values are returned in XMM0 / XMM1 except for v1i64
1256 // which is returned in RAX / RDX.
Evan Cheng6140a8b2009-02-22 08:05:12 +00001257 if (Subtarget->is64Bit()) {
Owen Andersone50ed302009-08-10 22:56:29 +00001258 EVT ValVT = ValToCopy.getValueType();
Evan Cheng242b38b2009-02-23 09:03:22 +00001259 if (ValVT.isVector() && ValVT.getSizeInBits() == 64) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001260 ValToCopy = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i64, ValToCopy);
Evan Cheng242b38b2009-02-23 09:03:22 +00001261 if (VA.getLocReg() == X86::XMM0 || VA.getLocReg() == X86::XMM1)
Owen Anderson825b72b2009-08-11 20:47:22 +00001262 ValToCopy = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i64, ValToCopy);
Evan Cheng242b38b2009-02-23 09:03:22 +00001263 }
Evan Cheng6140a8b2009-02-22 08:05:12 +00001264 }
1265
Dale Johannesendd64c412009-02-04 00:33:20 +00001266 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), ValToCopy, Flag);
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001267 Flag = Chain.getValue(1);
1268 }
Dan Gohman61a92132008-04-21 23:59:07 +00001269
1270 // The x86-64 ABI for returning structs by value requires that we copy
1271 // the sret argument into %rax for the return. We saved the argument into
1272 // a virtual register in the entry block, so now we copy the value out
1273 // and into %rax.
1274 if (Subtarget->is64Bit() &&
1275 DAG.getMachineFunction().getFunction()->hasStructRetAttr()) {
1276 MachineFunction &MF = DAG.getMachineFunction();
1277 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
1278 unsigned Reg = FuncInfo->getSRetReturnReg();
Zhongxing Xuc2798a12010-05-26 08:10:02 +00001279 assert(Reg &&
1280 "SRetReturnReg should have been set in LowerFormalArguments().");
Dale Johannesendd64c412009-02-04 00:33:20 +00001281 SDValue Val = DAG.getCopyFromReg(Chain, dl, Reg, getPointerTy());
Dan Gohman61a92132008-04-21 23:59:07 +00001282
Dale Johannesendd64c412009-02-04 00:33:20 +00001283 Chain = DAG.getCopyToReg(Chain, dl, X86::RAX, Val, Flag);
Dan Gohman61a92132008-04-21 23:59:07 +00001284 Flag = Chain.getValue(1);
Dan Gohman00326812009-10-12 16:36:12 +00001285
1286 // RAX now acts like a return value.
Evan Chengdcea1632010-02-04 02:40:39 +00001287 MRI.addLiveOut(X86::RAX);
Dan Gohman61a92132008-04-21 23:59:07 +00001288 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001289
Chris Lattner447ff682008-03-11 03:23:40 +00001290 RetOps[0] = Chain; // Update chain.
1291
1292 // Add the flag if we have it.
Gabor Greifba36cb52008-08-28 21:40:38 +00001293 if (Flag.getNode())
Chris Lattner447ff682008-03-11 03:23:40 +00001294 RetOps.push_back(Flag);
Scott Michelfdc40a02009-02-17 22:15:04 +00001295
1296 return DAG.getNode(X86ISD::RET_FLAG, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001297 MVT::Other, &RetOps[0], RetOps.size());
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001298}
1299
Dan Gohman98ca4f22009-08-05 01:29:28 +00001300/// LowerCallResult - Lower the result values of a call into the
1301/// appropriate copies out of appropriate physical registers.
1302///
1303SDValue
1304X86TargetLowering::LowerCallResult(SDValue Chain, SDValue InFlag,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001305 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001306 const SmallVectorImpl<ISD::InputArg> &Ins,
1307 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001308 SmallVectorImpl<SDValue> &InVals) const {
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001309
Chris Lattnere32bbf62007-02-28 07:09:55 +00001310 // Assign locations to each value returned by this call.
Chris Lattner9774c912007-02-27 05:28:59 +00001311 SmallVector<CCValAssign, 16> RVLocs;
Torok Edwin3f142c32009-02-01 18:15:56 +00001312 bool Is64Bit = Subtarget->is64Bit();
Dan Gohman98ca4f22009-08-05 01:29:28 +00001313 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
Owen Andersone922c022009-07-22 00:24:57 +00001314 RVLocs, *DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +00001315 CCInfo.AnalyzeCallResult(Ins, RetCC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00001316
Chris Lattner3085e152007-02-25 08:59:22 +00001317 // Copy all of the result registers out of their specified physreg.
Chris Lattner8e6da152008-03-10 21:08:41 +00001318 for (unsigned i = 0; i != RVLocs.size(); ++i) {
Dan Gohman37eed792009-02-04 17:28:58 +00001319 CCValAssign &VA = RVLocs[i];
Owen Andersone50ed302009-08-10 22:56:29 +00001320 EVT CopyVT = VA.getValVT();
Scott Michelfdc40a02009-02-17 22:15:04 +00001321
Torok Edwin3f142c32009-02-01 18:15:56 +00001322 // If this is x86-64, and we disabled SSE, we can't return FP values
Owen Anderson825b72b2009-08-11 20:47:22 +00001323 if ((CopyVT == MVT::f32 || CopyVT == MVT::f64) &&
Dan Gohman98ca4f22009-08-05 01:29:28 +00001324 ((Is64Bit || Ins[i].Flags.isInReg()) && !Subtarget->hasSSE1())) {
Chris Lattner75361b62010-04-07 22:58:41 +00001325 report_fatal_error("SSE register return with SSE disabled");
Torok Edwin3f142c32009-02-01 18:15:56 +00001326 }
1327
Chris Lattner8e6da152008-03-10 21:08:41 +00001328 // If this is a call to a function that returns an fp value on the floating
1329 // point stack, but where we prefer to use the value in xmm registers, copy
1330 // it out as F80 and use a truncate to move it from fp stack reg to xmm reg.
Dan Gohman37eed792009-02-04 17:28:58 +00001331 if ((VA.getLocReg() == X86::ST0 ||
1332 VA.getLocReg() == X86::ST1) &&
1333 isScalarFPTypeInSSEReg(VA.getValVT())) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001334 CopyVT = MVT::f80;
Chris Lattner3085e152007-02-25 08:59:22 +00001335 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001336
Evan Cheng79fb3b42009-02-20 20:43:02 +00001337 SDValue Val;
1338 if (Is64Bit && CopyVT.isVector() && CopyVT.getSizeInBits() == 64) {
Evan Cheng242b38b2009-02-23 09:03:22 +00001339 // For x86-64, MMX values are returned in XMM0 / XMM1 except for v1i64.
1340 if (VA.getLocReg() == X86::XMM0 || VA.getLocReg() == X86::XMM1) {
1341 Chain = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001342 MVT::v2i64, InFlag).getValue(1);
Evan Cheng242b38b2009-02-23 09:03:22 +00001343 Val = Chain.getValue(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00001344 Val = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i64,
1345 Val, DAG.getConstant(0, MVT::i64));
Evan Cheng242b38b2009-02-23 09:03:22 +00001346 } else {
1347 Chain = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001348 MVT::i64, InFlag).getValue(1);
Evan Cheng242b38b2009-02-23 09:03:22 +00001349 Val = Chain.getValue(0);
1350 }
Evan Cheng79fb3b42009-02-20 20:43:02 +00001351 Val = DAG.getNode(ISD::BIT_CONVERT, dl, CopyVT, Val);
1352 } else {
1353 Chain = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(),
1354 CopyVT, InFlag).getValue(1);
1355 Val = Chain.getValue(0);
1356 }
Chris Lattner8e6da152008-03-10 21:08:41 +00001357 InFlag = Chain.getValue(2);
Chris Lattner112dedc2007-12-29 06:41:28 +00001358
Dan Gohman37eed792009-02-04 17:28:58 +00001359 if (CopyVT != VA.getValVT()) {
Chris Lattner8e6da152008-03-10 21:08:41 +00001360 // Round the F80 the right size, which also moves to the appropriate xmm
1361 // register.
Dan Gohman37eed792009-02-04 17:28:58 +00001362 Val = DAG.getNode(ISD::FP_ROUND, dl, VA.getValVT(), Val,
Chris Lattner8e6da152008-03-10 21:08:41 +00001363 // This truncation won't change the value.
1364 DAG.getIntPtrConstant(1));
1365 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001366
Dan Gohman98ca4f22009-08-05 01:29:28 +00001367 InVals.push_back(Val);
Chris Lattner3085e152007-02-25 08:59:22 +00001368 }
Duncan Sands4bdcb612008-07-02 17:40:58 +00001369
Dan Gohman98ca4f22009-08-05 01:29:28 +00001370 return Chain;
Chris Lattner2b02a442007-02-25 08:29:00 +00001371}
1372
1373
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001374//===----------------------------------------------------------------------===//
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001375// C & StdCall & Fast Calling Convention implementation
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001376//===----------------------------------------------------------------------===//
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001377// StdCall calling convention seems to be standard for many Windows' API
1378// routines and around. It differs from C calling convention just a little:
1379// callee should clean up the stack, not caller. Symbols should be also
1380// decorated in some fancy way :) It doesn't support any vector arguments.
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001381// For info on fast calling convention see Fast Calling Convention (tail call)
1382// implementation LowerX86_32FastCCCallTo.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001383
Dan Gohman98ca4f22009-08-05 01:29:28 +00001384/// CallIsStructReturn - Determines whether a call uses struct return
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001385/// semantics.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001386static bool CallIsStructReturn(const SmallVectorImpl<ISD::OutputArg> &Outs) {
1387 if (Outs.empty())
Gordon Henriksen86737662008-01-05 16:56:59 +00001388 return false;
Duncan Sands276dcbd2008-03-21 09:14:45 +00001389
Dan Gohman98ca4f22009-08-05 01:29:28 +00001390 return Outs[0].Flags.isSRet();
Gordon Henriksen86737662008-01-05 16:56:59 +00001391}
1392
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001393/// ArgsAreStructReturn - Determines whether a function uses struct
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001394/// return semantics.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001395static bool
1396ArgsAreStructReturn(const SmallVectorImpl<ISD::InputArg> &Ins) {
1397 if (Ins.empty())
Gordon Henriksen86737662008-01-05 16:56:59 +00001398 return false;
Duncan Sands276dcbd2008-03-21 09:14:45 +00001399
Dan Gohman98ca4f22009-08-05 01:29:28 +00001400 return Ins[0].Flags.isSRet();
Gordon Henriksen86737662008-01-05 16:56:59 +00001401}
1402
Dan Gohman095cc292008-09-13 01:54:27 +00001403/// CCAssignFnForNode - Selects the correct CCAssignFn for a the
1404/// given CallingConvention value.
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001405CCAssignFn *X86TargetLowering::CCAssignFnForNode(CallingConv::ID CC) const {
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00001406 if (Subtarget->is64Bit()) {
Chris Lattner29689432010-03-11 00:22:57 +00001407 if (CC == CallingConv::GHC)
1408 return CC_X86_64_GHC;
1409 else if (Subtarget->isTargetWin64())
Anton Korobeynikov8f88cb02008-03-22 20:37:30 +00001410 return CC_X86_Win64_C;
Evan Chenge9ac9e62008-09-07 09:07:23 +00001411 else
1412 return CC_X86_64_C;
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00001413 }
1414
Gordon Henriksen86737662008-01-05 16:56:59 +00001415 if (CC == CallingConv::X86_FastCall)
1416 return CC_X86_32_FastCall;
Anton Korobeynikovded05e32010-05-16 09:08:45 +00001417 else if (CC == CallingConv::X86_ThisCall)
1418 return CC_X86_32_ThisCall;
Evan Chengb188dd92008-09-10 18:25:29 +00001419 else if (CC == CallingConv::Fast)
1420 return CC_X86_32_FastCC;
Chris Lattner29689432010-03-11 00:22:57 +00001421 else if (CC == CallingConv::GHC)
1422 return CC_X86_32_GHC;
Gordon Henriksen86737662008-01-05 16:56:59 +00001423 else
1424 return CC_X86_32_C;
1425}
1426
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001427/// CreateCopyOfByValArgument - Make a copy of an aggregate at address specified
1428/// by "Src" to address "Dst" with size and alignment information specified by
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001429/// the specific parameter attribute. The copy will be passed as a byval
1430/// function parameter.
Scott Michelfdc40a02009-02-17 22:15:04 +00001431static SDValue
Dan Gohman475871a2008-07-27 21:46:04 +00001432CreateCopyOfByValArgument(SDValue Src, SDValue Dst, SDValue Chain,
Dale Johannesendd64c412009-02-04 00:33:20 +00001433 ISD::ArgFlagsTy Flags, SelectionDAG &DAG,
1434 DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001435 SDValue SizeNode = DAG.getConstant(Flags.getByValSize(), MVT::i32);
Dale Johannesendd64c412009-02-04 00:33:20 +00001436 return DAG.getMemcpy(Chain, dl, Dst, Src, SizeNode, Flags.getByValAlign(),
Mon P Wang20adc9d2010-04-04 03:10:48 +00001437 /*isVolatile*/false, /*AlwaysInline=*/true,
1438 NULL, 0, NULL, 0);
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001439}
1440
Chris Lattner29689432010-03-11 00:22:57 +00001441/// IsTailCallConvention - Return true if the calling convention is one that
1442/// supports tail call optimization.
1443static bool IsTailCallConvention(CallingConv::ID CC) {
1444 return (CC == CallingConv::Fast || CC == CallingConv::GHC);
1445}
1446
Evan Cheng0c439eb2010-01-27 00:07:07 +00001447/// FuncIsMadeTailCallSafe - Return true if the function is being made into
1448/// a tailcall target by changing its ABI.
1449static bool FuncIsMadeTailCallSafe(CallingConv::ID CC) {
Chris Lattner29689432010-03-11 00:22:57 +00001450 return GuaranteedTailCallOpt && IsTailCallConvention(CC);
Evan Cheng0c439eb2010-01-27 00:07:07 +00001451}
1452
Dan Gohman98ca4f22009-08-05 01:29:28 +00001453SDValue
1454X86TargetLowering::LowerMemArgument(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001455 CallingConv::ID CallConv,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001456 const SmallVectorImpl<ISD::InputArg> &Ins,
1457 DebugLoc dl, SelectionDAG &DAG,
1458 const CCValAssign &VA,
1459 MachineFrameInfo *MFI,
Dan Gohmand858e902010-04-17 15:26:15 +00001460 unsigned i) const {
Rafael Espindola7effac52007-09-14 15:48:13 +00001461 // Create the nodes corresponding to a load from this parameter slot.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001462 ISD::ArgFlagsTy Flags = Ins[i].Flags;
Evan Cheng0c439eb2010-01-27 00:07:07 +00001463 bool AlwaysUseMutable = FuncIsMadeTailCallSafe(CallConv);
Duncan Sands276dcbd2008-03-21 09:14:45 +00001464 bool isImmutable = !AlwaysUseMutable && !Flags.isByVal();
Anton Korobeynikov22472762009-08-14 18:19:10 +00001465 EVT ValVT;
1466
1467 // If value is passed by pointer we have address passed instead of the value
1468 // itself.
1469 if (VA.getLocInfo() == CCValAssign::Indirect)
1470 ValVT = VA.getLocVT();
1471 else
1472 ValVT = VA.getValVT();
Evan Chenge70bb592008-01-10 02:24:25 +00001473
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001474 // FIXME: For now, all byval parameter objects are marked mutable. This can be
Scott Michelfdc40a02009-02-17 22:15:04 +00001475 // changed with more analysis.
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001476 // In case of tail call optimization mark all arguments mutable. Since they
1477 // could be overwritten by lowering of arguments in case of a tail call.
Evan Cheng90567c32010-02-02 23:58:13 +00001478 if (Flags.isByVal()) {
1479 int FI = MFI->CreateFixedObject(Flags.getByValSize(),
Evan Chenged2ae132010-07-03 00:40:23 +00001480 VA.getLocMemOffset(), isImmutable);
Evan Cheng90567c32010-02-02 23:58:13 +00001481 return DAG.getFrameIndex(FI, getPointerTy());
1482 } else {
1483 int FI = MFI->CreateFixedObject(ValVT.getSizeInBits()/8,
Evan Chenged2ae132010-07-03 00:40:23 +00001484 VA.getLocMemOffset(), isImmutable);
Evan Cheng90567c32010-02-02 23:58:13 +00001485 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
1486 return DAG.getLoad(ValVT, dl, Chain, FIN,
David Greene67c9d422010-02-15 16:53:33 +00001487 PseudoSourceValue::getFixedStack(FI), 0,
1488 false, false, 0);
Evan Cheng90567c32010-02-02 23:58:13 +00001489 }
Rafael Espindola7effac52007-09-14 15:48:13 +00001490}
1491
Dan Gohman475871a2008-07-27 21:46:04 +00001492SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00001493X86TargetLowering::LowerFormalArguments(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001494 CallingConv::ID CallConv,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001495 bool isVarArg,
1496 const SmallVectorImpl<ISD::InputArg> &Ins,
1497 DebugLoc dl,
1498 SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001499 SmallVectorImpl<SDValue> &InVals)
1500 const {
Evan Cheng1bc78042006-04-26 01:20:17 +00001501 MachineFunction &MF = DAG.getMachineFunction();
Gordon Henriksen86737662008-01-05 16:56:59 +00001502 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
Scott Michelfdc40a02009-02-17 22:15:04 +00001503
Gordon Henriksen86737662008-01-05 16:56:59 +00001504 const Function* Fn = MF.getFunction();
1505 if (Fn->hasExternalLinkage() &&
1506 Subtarget->isTargetCygMing() &&
1507 Fn->getName() == "main")
1508 FuncInfo->setForceFramePointer(true);
1509
Evan Cheng1bc78042006-04-26 01:20:17 +00001510 MachineFrameInfo *MFI = MF.getFrameInfo();
Gordon Henriksen86737662008-01-05 16:56:59 +00001511 bool Is64Bit = Subtarget->is64Bit();
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001512 bool IsWin64 = Subtarget->isTargetWin64();
Gordon Henriksenae636f82008-01-03 16:47:34 +00001513
Chris Lattner29689432010-03-11 00:22:57 +00001514 assert(!(isVarArg && IsTailCallConvention(CallConv)) &&
1515 "Var args not supported with calling convention fastcc or ghc");
Gordon Henriksenae636f82008-01-03 16:47:34 +00001516
Chris Lattner638402b2007-02-28 07:00:42 +00001517 // Assign locations to all of the incoming arguments.
Chris Lattnerf39f7712007-02-28 05:46:49 +00001518 SmallVector<CCValAssign, 16> ArgLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001519 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
1520 ArgLocs, *DAG.getContext());
1521 CCInfo.AnalyzeFormalArguments(Ins, CCAssignFnForNode(CallConv));
Scott Michelfdc40a02009-02-17 22:15:04 +00001522
Chris Lattnerf39f7712007-02-28 05:46:49 +00001523 unsigned LastVal = ~0U;
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001524 SDValue ArgValue;
Chris Lattnerf39f7712007-02-28 05:46:49 +00001525 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1526 CCValAssign &VA = ArgLocs[i];
1527 // TODO: If an arg is passed in two places (e.g. reg and stack), skip later
1528 // places.
1529 assert(VA.getValNo() != LastVal &&
1530 "Don't support value assigned to multiple locs yet");
1531 LastVal = VA.getValNo();
Scott Michelfdc40a02009-02-17 22:15:04 +00001532
Chris Lattnerf39f7712007-02-28 05:46:49 +00001533 if (VA.isRegLoc()) {
Owen Andersone50ed302009-08-10 22:56:29 +00001534 EVT RegVT = VA.getLocVT();
Devang Patel8a84e442009-01-05 17:31:22 +00001535 TargetRegisterClass *RC = NULL;
Owen Anderson825b72b2009-08-11 20:47:22 +00001536 if (RegVT == MVT::i32)
Chris Lattnerf39f7712007-02-28 05:46:49 +00001537 RC = X86::GR32RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001538 else if (Is64Bit && RegVT == MVT::i64)
Gordon Henriksen86737662008-01-05 16:56:59 +00001539 RC = X86::GR64RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001540 else if (RegVT == MVT::f32)
Gordon Henriksen86737662008-01-05 16:56:59 +00001541 RC = X86::FR32RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001542 else if (RegVT == MVT::f64)
Gordon Henriksen86737662008-01-05 16:56:59 +00001543 RC = X86::FR64RegisterClass;
Duncan Sands83ec4b62008-06-06 12:08:01 +00001544 else if (RegVT.isVector() && RegVT.getSizeInBits() == 128)
Evan Chengee472b12008-04-25 07:56:45 +00001545 RC = X86::VR128RegisterClass;
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001546 else if (RegVT.isVector() && RegVT.getSizeInBits() == 64)
1547 RC = X86::VR64RegisterClass;
1548 else
Torok Edwinc23197a2009-07-14 16:55:14 +00001549 llvm_unreachable("Unknown argument type!");
Gordon Henriksenae636f82008-01-03 16:47:34 +00001550
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001551 unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001552 ArgValue = DAG.getCopyFromReg(Chain, dl, Reg, RegVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001553
Chris Lattnerf39f7712007-02-28 05:46:49 +00001554 // If this is an 8 or 16-bit value, it is really passed promoted to 32
1555 // bits. Insert an assert[sz]ext to capture this, then truncate to the
1556 // right size.
1557 if (VA.getLocInfo() == CCValAssign::SExt)
Dale Johannesenace16102009-02-03 19:33:06 +00001558 ArgValue = DAG.getNode(ISD::AssertSext, dl, RegVT, ArgValue,
Chris Lattnerf39f7712007-02-28 05:46:49 +00001559 DAG.getValueType(VA.getValVT()));
1560 else if (VA.getLocInfo() == CCValAssign::ZExt)
Dale Johannesenace16102009-02-03 19:33:06 +00001561 ArgValue = DAG.getNode(ISD::AssertZext, dl, RegVT, ArgValue,
Chris Lattnerf39f7712007-02-28 05:46:49 +00001562 DAG.getValueType(VA.getValVT()));
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001563 else if (VA.getLocInfo() == CCValAssign::BCvt)
Anton Korobeynikov6dde14b2009-08-03 08:14:14 +00001564 ArgValue = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getValVT(), ArgValue);
Scott Michelfdc40a02009-02-17 22:15:04 +00001565
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001566 if (VA.isExtInLoc()) {
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001567 // Handle MMX values passed in XMM regs.
1568 if (RegVT.isVector()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001569 ArgValue = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i64,
1570 ArgValue, DAG.getConstant(0, MVT::i64));
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001571 ArgValue = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getValVT(), ArgValue);
1572 } else
1573 ArgValue = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), ArgValue);
Evan Cheng44c0fd12008-04-25 20:13:28 +00001574 }
Chris Lattnerf39f7712007-02-28 05:46:49 +00001575 } else {
1576 assert(VA.isMemLoc());
Dan Gohman98ca4f22009-08-05 01:29:28 +00001577 ArgValue = LowerMemArgument(Chain, CallConv, Ins, dl, DAG, VA, MFI, i);
Evan Cheng1bc78042006-04-26 01:20:17 +00001578 }
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001579
1580 // If value is passed via pointer - do a load.
1581 if (VA.getLocInfo() == CCValAssign::Indirect)
David Greene67c9d422010-02-15 16:53:33 +00001582 ArgValue = DAG.getLoad(VA.getValVT(), dl, Chain, ArgValue, NULL, 0,
1583 false, false, 0);
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001584
Dan Gohman98ca4f22009-08-05 01:29:28 +00001585 InVals.push_back(ArgValue);
Evan Cheng1bc78042006-04-26 01:20:17 +00001586 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001587
Dan Gohman61a92132008-04-21 23:59:07 +00001588 // The x86-64 ABI for returning structs by value requires that we copy
1589 // the sret argument into %rax for the return. Save the argument into
1590 // a virtual register so that we can access it from the return points.
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001591 if (Is64Bit && MF.getFunction()->hasStructRetAttr()) {
Dan Gohman61a92132008-04-21 23:59:07 +00001592 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
1593 unsigned Reg = FuncInfo->getSRetReturnReg();
1594 if (!Reg) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001595 Reg = MF.getRegInfo().createVirtualRegister(getRegClassFor(MVT::i64));
Dan Gohman61a92132008-04-21 23:59:07 +00001596 FuncInfo->setSRetReturnReg(Reg);
1597 }
Dan Gohman98ca4f22009-08-05 01:29:28 +00001598 SDValue Copy = DAG.getCopyToReg(DAG.getEntryNode(), dl, Reg, InVals[0]);
Owen Anderson825b72b2009-08-11 20:47:22 +00001599 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Copy, Chain);
Dan Gohman61a92132008-04-21 23:59:07 +00001600 }
1601
Chris Lattnerf39f7712007-02-28 05:46:49 +00001602 unsigned StackSize = CCInfo.getNextStackOffset();
Evan Cheng0c439eb2010-01-27 00:07:07 +00001603 // Align stack specially for tail calls.
1604 if (FuncIsMadeTailCallSafe(CallConv))
Gordon Henriksenae636f82008-01-03 16:47:34 +00001605 StackSize = GetAlignedArgumentStackSize(StackSize, DAG);
Evan Cheng25caf632006-05-23 21:06:34 +00001606
Evan Cheng1bc78042006-04-26 01:20:17 +00001607 // If the function takes variable number of arguments, make a frame index for
1608 // the start of the first vararg value... for expansion of llvm.va_start.
Gordon Henriksenae636f82008-01-03 16:47:34 +00001609 if (isVarArg) {
Anton Korobeynikovded05e32010-05-16 09:08:45 +00001610 if (Is64Bit || (CallConv != CallingConv::X86_FastCall &&
1611 CallConv != CallingConv::X86_ThisCall)) {
Evan Chenged2ae132010-07-03 00:40:23 +00001612 FuncInfo->setVarArgsFrameIndex(MFI->CreateFixedObject(1, StackSize,true));
Gordon Henriksen86737662008-01-05 16:56:59 +00001613 }
1614 if (Is64Bit) {
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001615 unsigned TotalNumIntRegs = 0, TotalNumXMMRegs = 0;
1616
1617 // FIXME: We should really autogenerate these arrays
1618 static const unsigned GPR64ArgRegsWin64[] = {
1619 X86::RCX, X86::RDX, X86::R8, X86::R9
Gordon Henriksen86737662008-01-05 16:56:59 +00001620 };
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001621 static const unsigned XMMArgRegsWin64[] = {
1622 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3
1623 };
1624 static const unsigned GPR64ArgRegs64Bit[] = {
1625 X86::RDI, X86::RSI, X86::RDX, X86::RCX, X86::R8, X86::R9
1626 };
1627 static const unsigned XMMArgRegs64Bit[] = {
Gordon Henriksen86737662008-01-05 16:56:59 +00001628 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
1629 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
1630 };
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001631 const unsigned *GPR64ArgRegs, *XMMArgRegs;
1632
1633 if (IsWin64) {
1634 TotalNumIntRegs = 4; TotalNumXMMRegs = 4;
1635 GPR64ArgRegs = GPR64ArgRegsWin64;
1636 XMMArgRegs = XMMArgRegsWin64;
1637 } else {
1638 TotalNumIntRegs = 6; TotalNumXMMRegs = 8;
1639 GPR64ArgRegs = GPR64ArgRegs64Bit;
1640 XMMArgRegs = XMMArgRegs64Bit;
1641 }
1642 unsigned NumIntRegs = CCInfo.getFirstUnallocated(GPR64ArgRegs,
1643 TotalNumIntRegs);
1644 unsigned NumXMMRegs = CCInfo.getFirstUnallocated(XMMArgRegs,
1645 TotalNumXMMRegs);
1646
Devang Patel578efa92009-06-05 21:57:13 +00001647 bool NoImplicitFloatOps = Fn->hasFnAttr(Attribute::NoImplicitFloat);
Evan Chengc7ce29b2009-02-13 22:36:38 +00001648 assert(!(NumXMMRegs && !Subtarget->hasSSE1()) &&
Torok Edwin3f142c32009-02-01 18:15:56 +00001649 "SSE register cannot be used when SSE is disabled!");
Devang Patel578efa92009-06-05 21:57:13 +00001650 assert(!(NumXMMRegs && UseSoftFloat && NoImplicitFloatOps) &&
Evan Chengc7ce29b2009-02-13 22:36:38 +00001651 "SSE register cannot be used when SSE is disabled!");
Devang Patel578efa92009-06-05 21:57:13 +00001652 if (UseSoftFloat || NoImplicitFloatOps || !Subtarget->hasSSE1())
Torok Edwin3f142c32009-02-01 18:15:56 +00001653 // Kernel mode asks for SSE to be disabled, so don't push them
1654 // on the stack.
1655 TotalNumXMMRegs = 0;
Bill Wendlingf9abd7e2009-03-11 22:30:01 +00001656
Gordon Henriksen86737662008-01-05 16:56:59 +00001657 // For X86-64, if there are vararg parameters that are passed via
1658 // registers, then we must store them to their spots on the stack so they
1659 // may be loaded by deferencing the result of va_next.
Dan Gohman1e93df62010-04-17 14:41:14 +00001660 FuncInfo->setVarArgsGPOffset(NumIntRegs * 8);
1661 FuncInfo->setVarArgsFPOffset(TotalNumIntRegs * 8 + NumXMMRegs * 16);
1662 FuncInfo->setRegSaveFrameIndex(
1663 MFI->CreateStackObject(TotalNumIntRegs * 8 + TotalNumXMMRegs * 16, 16,
1664 false));
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001665
Gordon Henriksen86737662008-01-05 16:56:59 +00001666 // Store the integer parameter registers.
Dan Gohman475871a2008-07-27 21:46:04 +00001667 SmallVector<SDValue, 8> MemOps;
Dan Gohman1e93df62010-04-17 14:41:14 +00001668 SDValue RSFIN = DAG.getFrameIndex(FuncInfo->getRegSaveFrameIndex(),
1669 getPointerTy());
1670 unsigned Offset = FuncInfo->getVarArgsGPOffset();
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001671 for (; NumIntRegs != TotalNumIntRegs; ++NumIntRegs) {
Dan Gohmand6708ea2009-08-15 01:38:56 +00001672 SDValue FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(), RSFIN,
1673 DAG.getIntPtrConstant(Offset));
Bob Wilson998e1252009-04-20 18:36:57 +00001674 unsigned VReg = MF.addLiveIn(GPR64ArgRegs[NumIntRegs],
1675 X86::GR64RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +00001676 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i64);
Dan Gohman475871a2008-07-27 21:46:04 +00001677 SDValue Store =
Dale Johannesenace16102009-02-03 19:33:06 +00001678 DAG.getStore(Val.getValue(1), dl, Val, FIN,
Dan Gohman1e93df62010-04-17 14:41:14 +00001679 PseudoSourceValue::getFixedStack(
1680 FuncInfo->getRegSaveFrameIndex()),
David Greene67c9d422010-02-15 16:53:33 +00001681 Offset, false, false, 0);
Gordon Henriksen86737662008-01-05 16:56:59 +00001682 MemOps.push_back(Store);
Dan Gohmand6708ea2009-08-15 01:38:56 +00001683 Offset += 8;
Gordon Henriksen86737662008-01-05 16:56:59 +00001684 }
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001685
Dan Gohmanface41a2009-08-16 21:24:25 +00001686 if (TotalNumXMMRegs != 0 && NumXMMRegs != TotalNumXMMRegs) {
1687 // Now store the XMM (fp + vector) parameter registers.
1688 SmallVector<SDValue, 11> SaveXMMOps;
1689 SaveXMMOps.push_back(Chain);
Dan Gohmand6708ea2009-08-15 01:38:56 +00001690
Dan Gohmanface41a2009-08-16 21:24:25 +00001691 unsigned AL = MF.addLiveIn(X86::AL, X86::GR8RegisterClass);
1692 SDValue ALVal = DAG.getCopyFromReg(DAG.getEntryNode(), dl, AL, MVT::i8);
1693 SaveXMMOps.push_back(ALVal);
Dan Gohmand6708ea2009-08-15 01:38:56 +00001694
Dan Gohman1e93df62010-04-17 14:41:14 +00001695 SaveXMMOps.push_back(DAG.getIntPtrConstant(
1696 FuncInfo->getRegSaveFrameIndex()));
1697 SaveXMMOps.push_back(DAG.getIntPtrConstant(
1698 FuncInfo->getVarArgsFPOffset()));
Dan Gohmand6708ea2009-08-15 01:38:56 +00001699
Dan Gohmanface41a2009-08-16 21:24:25 +00001700 for (; NumXMMRegs != TotalNumXMMRegs; ++NumXMMRegs) {
1701 unsigned VReg = MF.addLiveIn(XMMArgRegs[NumXMMRegs],
1702 X86::VR128RegisterClass);
1703 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::v4f32);
1704 SaveXMMOps.push_back(Val);
1705 }
1706 MemOps.push_back(DAG.getNode(X86ISD::VASTART_SAVE_XMM_REGS, dl,
1707 MVT::Other,
1708 &SaveXMMOps[0], SaveXMMOps.size()));
Gordon Henriksen86737662008-01-05 16:56:59 +00001709 }
Dan Gohmanface41a2009-08-16 21:24:25 +00001710
1711 if (!MemOps.empty())
1712 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
1713 &MemOps[0], MemOps.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00001714 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001715 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001716
Gordon Henriksen86737662008-01-05 16:56:59 +00001717 // Some CCs need callee pop.
Dan Gohman4d3d6e12010-05-27 18:43:40 +00001718 if (Subtarget->IsCalleePop(isVarArg, CallConv)) {
Dan Gohman1e93df62010-04-17 14:41:14 +00001719 FuncInfo->setBytesToPopOnReturn(StackSize); // Callee pops everything.
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001720 } else {
Dan Gohman1e93df62010-04-17 14:41:14 +00001721 FuncInfo->setBytesToPopOnReturn(0); // Callee pops nothing.
Chris Lattnerf39f7712007-02-28 05:46:49 +00001722 // If this is an sret function, the return should pop the hidden pointer.
Chris Lattner29689432010-03-11 00:22:57 +00001723 if (!Is64Bit && !IsTailCallConvention(CallConv) && ArgsAreStructReturn(Ins))
Dan Gohman1e93df62010-04-17 14:41:14 +00001724 FuncInfo->setBytesToPopOnReturn(4);
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001725 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001726
Gordon Henriksen86737662008-01-05 16:56:59 +00001727 if (!Is64Bit) {
Dan Gohman1e93df62010-04-17 14:41:14 +00001728 // RegSaveFrameIndex is X86-64 only.
1729 FuncInfo->setRegSaveFrameIndex(0xAAAAAAA);
Anton Korobeynikovded05e32010-05-16 09:08:45 +00001730 if (CallConv == CallingConv::X86_FastCall ||
1731 CallConv == CallingConv::X86_ThisCall)
Dan Gohman1e93df62010-04-17 14:41:14 +00001732 // fastcc functions can't have varargs.
1733 FuncInfo->setVarArgsFrameIndex(0xAAAAAAA);
Gordon Henriksen86737662008-01-05 16:56:59 +00001734 }
Evan Cheng25caf632006-05-23 21:06:34 +00001735
Dan Gohman98ca4f22009-08-05 01:29:28 +00001736 return Chain;
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001737}
1738
Dan Gohman475871a2008-07-27 21:46:04 +00001739SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00001740X86TargetLowering::LowerMemOpCallTo(SDValue Chain,
1741 SDValue StackPtr, SDValue Arg,
1742 DebugLoc dl, SelectionDAG &DAG,
Evan Chengdffbd832008-01-10 00:09:10 +00001743 const CCValAssign &VA,
Dan Gohmand858e902010-04-17 15:26:15 +00001744 ISD::ArgFlagsTy Flags) const {
Anton Korobeynikovcf6b7392009-08-03 08:12:53 +00001745 const unsigned FirstStackArgOffset = (Subtarget->isTargetWin64() ? 32 : 0);
Anton Korobeynikovcf6b7392009-08-03 08:12:53 +00001746 unsigned LocMemOffset = FirstStackArgOffset + VA.getLocMemOffset();
Dan Gohman475871a2008-07-27 21:46:04 +00001747 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
Dale Johannesenace16102009-02-03 19:33:06 +00001748 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
Duncan Sands276dcbd2008-03-21 09:14:45 +00001749 if (Flags.isByVal()) {
Dale Johannesendd64c412009-02-04 00:33:20 +00001750 return CreateCopyOfByValArgument(Arg, PtrOff, Chain, Flags, DAG, dl);
Evan Chengdffbd832008-01-10 00:09:10 +00001751 }
Dale Johannesenace16102009-02-03 19:33:06 +00001752 return DAG.getStore(Chain, dl, Arg, PtrOff,
David Greene67c9d422010-02-15 16:53:33 +00001753 PseudoSourceValue::getStack(), LocMemOffset,
1754 false, false, 0);
Evan Chengdffbd832008-01-10 00:09:10 +00001755}
1756
Bill Wendling64e87322009-01-16 19:25:27 +00001757/// EmitTailCallLoadRetAddr - Emit a load of return address if tail call
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001758/// optimization is performed and it is required.
Scott Michelfdc40a02009-02-17 22:15:04 +00001759SDValue
1760X86TargetLowering::EmitTailCallLoadRetAddr(SelectionDAG &DAG,
Evan Chengddc419c2010-01-26 19:04:47 +00001761 SDValue &OutRetAddr, SDValue Chain,
1762 bool IsTailCall, bool Is64Bit,
Dan Gohmand858e902010-04-17 15:26:15 +00001763 int FPDiff, DebugLoc dl) const {
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001764 // Adjust the Return address stack slot.
Owen Andersone50ed302009-08-10 22:56:29 +00001765 EVT VT = getPointerTy();
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001766 OutRetAddr = getReturnAddressFrameIndex(DAG);
Bill Wendling64e87322009-01-16 19:25:27 +00001767
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001768 // Load the "old" Return address.
David Greene67c9d422010-02-15 16:53:33 +00001769 OutRetAddr = DAG.getLoad(VT, dl, Chain, OutRetAddr, NULL, 0, false, false, 0);
Gabor Greifba36cb52008-08-28 21:40:38 +00001770 return SDValue(OutRetAddr.getNode(), 1);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001771}
1772
1773/// EmitTailCallStoreRetAddr - Emit a store of the return adress if tail call
1774/// optimization is performed and it is required (FPDiff!=0).
Scott Michelfdc40a02009-02-17 22:15:04 +00001775static SDValue
1776EmitTailCallStoreRetAddr(SelectionDAG & DAG, MachineFunction &MF,
Dan Gohman475871a2008-07-27 21:46:04 +00001777 SDValue Chain, SDValue RetAddrFrIdx,
Dale Johannesenace16102009-02-03 19:33:06 +00001778 bool Is64Bit, int FPDiff, DebugLoc dl) {
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001779 // Store the return address to the appropriate stack slot.
1780 if (!FPDiff) return Chain;
1781 // Calculate the new stack slot for the return address.
1782 int SlotSize = Is64Bit ? 8 : 4;
Scott Michelfdc40a02009-02-17 22:15:04 +00001783 int NewReturnAddrFI =
Evan Chenged2ae132010-07-03 00:40:23 +00001784 MF.getFrameInfo()->CreateFixedObject(SlotSize, FPDiff-SlotSize, false);
Owen Anderson825b72b2009-08-11 20:47:22 +00001785 EVT VT = Is64Bit ? MVT::i64 : MVT::i32;
Dan Gohman475871a2008-07-27 21:46:04 +00001786 SDValue NewRetAddrFrIdx = DAG.getFrameIndex(NewReturnAddrFI, VT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001787 Chain = DAG.getStore(Chain, dl, RetAddrFrIdx, NewRetAddrFrIdx,
David Greene67c9d422010-02-15 16:53:33 +00001788 PseudoSourceValue::getFixedStack(NewReturnAddrFI), 0,
1789 false, false, 0);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001790 return Chain;
1791}
1792
Dan Gohman98ca4f22009-08-05 01:29:28 +00001793SDValue
Evan Cheng022d9e12010-02-02 23:55:14 +00001794X86TargetLowering::LowerCall(SDValue Chain, SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001795 CallingConv::ID CallConv, bool isVarArg,
Evan Cheng0c439eb2010-01-27 00:07:07 +00001796 bool &isTailCall,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001797 const SmallVectorImpl<ISD::OutputArg> &Outs,
1798 const SmallVectorImpl<ISD::InputArg> &Ins,
1799 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001800 SmallVectorImpl<SDValue> &InVals) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001801 MachineFunction &MF = DAG.getMachineFunction();
1802 bool Is64Bit = Subtarget->is64Bit();
1803 bool IsStructRet = CallIsStructReturn(Outs);
Evan Cheng5f941932010-02-05 02:21:12 +00001804 bool IsSibcall = false;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001805
Evan Cheng5f941932010-02-05 02:21:12 +00001806 if (isTailCall) {
Evan Cheng0c439eb2010-01-27 00:07:07 +00001807 // Check if it's really possible to do a tail call.
Evan Chenga375d472010-03-15 18:54:48 +00001808 isTailCall = IsEligibleForTailCallOptimization(Callee, CallConv,
1809 isVarArg, IsStructRet, MF.getFunction()->hasStructRetAttr(),
Evan Cheng022d9e12010-02-02 23:55:14 +00001810 Outs, Ins, DAG);
Evan Chengf22f9b32010-02-06 03:28:46 +00001811
1812 // Sibcalls are automatically detected tailcalls which do not require
1813 // ABI changes.
Dan Gohman1797ed52010-02-08 20:27:50 +00001814 if (!GuaranteedTailCallOpt && isTailCall)
Evan Cheng5f941932010-02-05 02:21:12 +00001815 IsSibcall = true;
Evan Chengf22f9b32010-02-06 03:28:46 +00001816
1817 if (isTailCall)
1818 ++NumTailCalls;
Evan Cheng5f941932010-02-05 02:21:12 +00001819 }
Evan Cheng0c439eb2010-01-27 00:07:07 +00001820
Chris Lattner29689432010-03-11 00:22:57 +00001821 assert(!(isVarArg && IsTailCallConvention(CallConv)) &&
1822 "Var args not supported with calling convention fastcc or ghc");
Gordon Henriksenae636f82008-01-03 16:47:34 +00001823
Chris Lattner638402b2007-02-28 07:00:42 +00001824 // Analyze operands of the call, assigning locations to each operand.
Chris Lattner423c5f42007-02-28 05:31:48 +00001825 SmallVector<CCValAssign, 16> ArgLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001826 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
1827 ArgLocs, *DAG.getContext());
1828 CCInfo.AnalyzeCallOperands(Outs, CCAssignFnForNode(CallConv));
Scott Michelfdc40a02009-02-17 22:15:04 +00001829
Chris Lattner423c5f42007-02-28 05:31:48 +00001830 // Get a count of how many bytes are to be pushed on the stack.
1831 unsigned NumBytes = CCInfo.getNextStackOffset();
Evan Chengf22f9b32010-02-06 03:28:46 +00001832 if (IsSibcall)
Evan Chengb2c92902010-02-02 02:22:50 +00001833 // This is a sibcall. The memory operands are available in caller's
1834 // own caller's stack.
1835 NumBytes = 0;
Chris Lattner29689432010-03-11 00:22:57 +00001836 else if (GuaranteedTailCallOpt && IsTailCallConvention(CallConv))
Evan Chengf22f9b32010-02-06 03:28:46 +00001837 NumBytes = GetAlignedArgumentStackSize(NumBytes, DAG);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001838
Gordon Henriksen86737662008-01-05 16:56:59 +00001839 int FPDiff = 0;
Evan Chengf22f9b32010-02-06 03:28:46 +00001840 if (isTailCall && !IsSibcall) {
Gordon Henriksen86737662008-01-05 16:56:59 +00001841 // Lower arguments at fp - stackoffset + fpdiff.
Scott Michelfdc40a02009-02-17 22:15:04 +00001842 unsigned NumBytesCallerPushed =
Gordon Henriksen86737662008-01-05 16:56:59 +00001843 MF.getInfo<X86MachineFunctionInfo>()->getBytesToPopOnReturn();
1844 FPDiff = NumBytesCallerPushed - NumBytes;
1845
1846 // Set the delta of movement of the returnaddr stackslot.
1847 // But only set if delta is greater than previous delta.
1848 if (FPDiff < (MF.getInfo<X86MachineFunctionInfo>()->getTCReturnAddrDelta()))
1849 MF.getInfo<X86MachineFunctionInfo>()->setTCReturnAddrDelta(FPDiff);
1850 }
1851
Evan Chengf22f9b32010-02-06 03:28:46 +00001852 if (!IsSibcall)
1853 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001854
Dan Gohman475871a2008-07-27 21:46:04 +00001855 SDValue RetAddrFrIdx;
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001856 // Load return adress for tail calls.
Evan Chengf22f9b32010-02-06 03:28:46 +00001857 if (isTailCall && FPDiff)
1858 Chain = EmitTailCallLoadRetAddr(DAG, RetAddrFrIdx, Chain, isTailCall,
1859 Is64Bit, FPDiff, dl);
Gordon Henriksen86737662008-01-05 16:56:59 +00001860
Dan Gohman475871a2008-07-27 21:46:04 +00001861 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
1862 SmallVector<SDValue, 8> MemOpChains;
1863 SDValue StackPtr;
Chris Lattner423c5f42007-02-28 05:31:48 +00001864
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001865 // Walk the register/memloc assignments, inserting copies/loads. In the case
1866 // of tail call optimization arguments are handle later.
Chris Lattner423c5f42007-02-28 05:31:48 +00001867 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1868 CCValAssign &VA = ArgLocs[i];
Owen Andersone50ed302009-08-10 22:56:29 +00001869 EVT RegVT = VA.getLocVT();
Dan Gohman98ca4f22009-08-05 01:29:28 +00001870 SDValue Arg = Outs[i].Val;
1871 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Dan Gohman095cc292008-09-13 01:54:27 +00001872 bool isByVal = Flags.isByVal();
Scott Michelfdc40a02009-02-17 22:15:04 +00001873
Chris Lattner423c5f42007-02-28 05:31:48 +00001874 // Promote the value if needed.
1875 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001876 default: llvm_unreachable("Unknown loc info!");
Chris Lattner423c5f42007-02-28 05:31:48 +00001877 case CCValAssign::Full: break;
1878 case CCValAssign::SExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001879 Arg = DAG.getNode(ISD::SIGN_EXTEND, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00001880 break;
1881 case CCValAssign::ZExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001882 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00001883 break;
1884 case CCValAssign::AExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001885 if (RegVT.isVector() && RegVT.getSizeInBits() == 128) {
1886 // Special case: passing MMX values in XMM registers.
Owen Anderson825b72b2009-08-11 20:47:22 +00001887 Arg = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i64, Arg);
1888 Arg = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i64, Arg);
1889 Arg = getMOVL(DAG, dl, MVT::v2i64, DAG.getUNDEF(MVT::v2i64), Arg);
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001890 } else
1891 Arg = DAG.getNode(ISD::ANY_EXTEND, dl, RegVT, Arg);
1892 break;
1893 case CCValAssign::BCvt:
1894 Arg = DAG.getNode(ISD::BIT_CONVERT, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00001895 break;
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001896 case CCValAssign::Indirect: {
1897 // Store the argument.
1898 SDValue SpillSlot = DAG.CreateStackTemporary(VA.getValVT());
Evan Chengff89dcb2009-10-18 18:16:27 +00001899 int FI = cast<FrameIndexSDNode>(SpillSlot)->getIndex();
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001900 Chain = DAG.getStore(Chain, dl, Arg, SpillSlot,
David Greene67c9d422010-02-15 16:53:33 +00001901 PseudoSourceValue::getFixedStack(FI), 0,
1902 false, false, 0);
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001903 Arg = SpillSlot;
1904 break;
1905 }
Evan Cheng6b5783d2006-05-25 18:56:34 +00001906 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001907
Chris Lattner423c5f42007-02-28 05:31:48 +00001908 if (VA.isRegLoc()) {
1909 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
Evan Chengf22f9b32010-02-06 03:28:46 +00001910 } else if (!IsSibcall && (!isTailCall || isByVal)) {
Evan Cheng5f941932010-02-05 02:21:12 +00001911 assert(VA.isMemLoc());
1912 if (StackPtr.getNode() == 0)
1913 StackPtr = DAG.getCopyFromReg(Chain, dl, X86StackPtr, getPointerTy());
1914 MemOpChains.push_back(LowerMemOpCallTo(Chain, StackPtr, Arg,
1915 dl, DAG, VA, Flags));
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001916 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001917 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001918
Evan Cheng32fe1032006-05-25 00:59:30 +00001919 if (!MemOpChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00001920 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Chris Lattnerbd564bf2006-08-08 02:23:42 +00001921 &MemOpChains[0], MemOpChains.size());
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001922
Evan Cheng347d5f72006-04-28 21:29:37 +00001923 // Build a sequence of copy-to-reg nodes chained together with token chain
1924 // and flag operands which copy the outgoing args into registers.
Dan Gohman475871a2008-07-27 21:46:04 +00001925 SDValue InFlag;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001926 // Tail call byval lowering might overwrite argument registers so in case of
1927 // tail call optimization the copies to registers are lowered later.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001928 if (!isTailCall)
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001929 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michelfdc40a02009-02-17 22:15:04 +00001930 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesendd64c412009-02-04 00:33:20 +00001931 RegsToPass[i].second, InFlag);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001932 InFlag = Chain.getValue(1);
1933 }
Gordon Henriksen86737662008-01-05 16:56:59 +00001934
Chris Lattner88e1fd52009-07-09 04:24:46 +00001935 if (Subtarget->isPICStyleGOT()) {
Chris Lattnerb133a0a2009-07-09 02:55:47 +00001936 // ELF / PIC requires GOT in the EBX register before function calls via PLT
1937 // GOT pointer.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001938 if (!isTailCall) {
Chris Lattnerb133a0a2009-07-09 02:55:47 +00001939 Chain = DAG.getCopyToReg(Chain, dl, X86::EBX,
1940 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00001941 DebugLoc(), getPointerTy()),
Chris Lattnerb133a0a2009-07-09 02:55:47 +00001942 InFlag);
1943 InFlag = Chain.getValue(1);
1944 } else {
1945 // If we are tail calling and generating PIC/GOT style code load the
1946 // address of the callee into ECX. The value in ecx is used as target of
1947 // the tail jump. This is done to circumvent the ebx/callee-saved problem
1948 // for tail calls on PIC/GOT architectures. Normally we would just put the
1949 // address of GOT into ebx and then call target@PLT. But for tail calls
1950 // ebx would be restored (since ebx is callee saved) before jumping to the
1951 // target@PLT.
1952
1953 // Note: The actual moving to ECX is done further down.
1954 GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee);
1955 if (G && !G->getGlobal()->hasHiddenVisibility() &&
1956 !G->getGlobal()->hasProtectedVisibility())
1957 Callee = LowerGlobalAddress(Callee, DAG);
1958 else if (isa<ExternalSymbolSDNode>(Callee))
Chris Lattner15a380a2009-07-09 04:39:06 +00001959 Callee = LowerExternalSymbol(Callee, DAG);
Chris Lattnerb133a0a2009-07-09 02:55:47 +00001960 }
Anton Korobeynikov7f705592007-01-12 19:20:47 +00001961 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001962
Gordon Henriksen86737662008-01-05 16:56:59 +00001963 if (Is64Bit && isVarArg) {
1964 // From AMD64 ABI document:
1965 // For calls that may call functions that use varargs or stdargs
1966 // (prototype-less calls or calls to functions containing ellipsis (...) in
1967 // the declaration) %al is used as hidden argument to specify the number
1968 // of SSE registers used. The contents of %al do not need to match exactly
1969 // the number of registers, but must be an ubound on the number of SSE
1970 // registers used and is in the range 0 - 8 inclusive.
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001971
1972 // FIXME: Verify this on Win64
Gordon Henriksen86737662008-01-05 16:56:59 +00001973 // Count the number of XMM registers allocated.
1974 static const unsigned XMMArgRegs[] = {
1975 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
1976 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
1977 };
1978 unsigned NumXMMRegs = CCInfo.getFirstUnallocated(XMMArgRegs, 8);
Scott Michelfdc40a02009-02-17 22:15:04 +00001979 assert((Subtarget->hasSSE1() || !NumXMMRegs)
Torok Edwin3f142c32009-02-01 18:15:56 +00001980 && "SSE registers cannot be used when SSE is disabled");
Scott Michelfdc40a02009-02-17 22:15:04 +00001981
Dale Johannesendd64c412009-02-04 00:33:20 +00001982 Chain = DAG.getCopyToReg(Chain, dl, X86::AL,
Owen Anderson825b72b2009-08-11 20:47:22 +00001983 DAG.getConstant(NumXMMRegs, MVT::i8), InFlag);
Gordon Henriksen86737662008-01-05 16:56:59 +00001984 InFlag = Chain.getValue(1);
1985 }
1986
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001987
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001988 // For tail calls lower the arguments to the 'real' stack slot.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001989 if (isTailCall) {
1990 // Force all the incoming stack arguments to be loaded from the stack
1991 // before any new outgoing arguments are stored to the stack, because the
1992 // outgoing stack slots may alias the incoming argument stack slots, and
1993 // the alias isn't otherwise explicit. This is slightly more conservative
1994 // than necessary, because it means that each store effectively depends
1995 // on every argument instead of just those arguments it would clobber.
1996 SDValue ArgChain = DAG.getStackArgumentTokenFactor(Chain);
1997
Dan Gohman475871a2008-07-27 21:46:04 +00001998 SmallVector<SDValue, 8> MemOpChains2;
1999 SDValue FIN;
Gordon Henriksen86737662008-01-05 16:56:59 +00002000 int FI = 0;
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00002001 // Do not flag preceeding copytoreg stuff together with the following stuff.
Dan Gohman475871a2008-07-27 21:46:04 +00002002 InFlag = SDValue();
Dan Gohman1797ed52010-02-08 20:27:50 +00002003 if (GuaranteedTailCallOpt) {
Evan Chengb2c92902010-02-02 02:22:50 +00002004 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2005 CCValAssign &VA = ArgLocs[i];
2006 if (VA.isRegLoc())
2007 continue;
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00002008 assert(VA.isMemLoc());
Dan Gohman98ca4f22009-08-05 01:29:28 +00002009 SDValue Arg = Outs[i].Val;
2010 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Gordon Henriksen86737662008-01-05 16:56:59 +00002011 // Create frame index.
2012 int32_t Offset = VA.getLocMemOffset()+FPDiff;
Duncan Sands83ec4b62008-06-06 12:08:01 +00002013 uint32_t OpSize = (VA.getLocVT().getSizeInBits()+7)/8;
Evan Chenged2ae132010-07-03 00:40:23 +00002014 FI = MF.getFrameInfo()->CreateFixedObject(OpSize, Offset, true);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002015 FIN = DAG.getFrameIndex(FI, getPointerTy());
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00002016
Duncan Sands276dcbd2008-03-21 09:14:45 +00002017 if (Flags.isByVal()) {
Evan Cheng8e5712b2008-01-12 01:08:07 +00002018 // Copy relative to framepointer.
Dan Gohman475871a2008-07-27 21:46:04 +00002019 SDValue Source = DAG.getIntPtrConstant(VA.getLocMemOffset());
Gabor Greifba36cb52008-08-28 21:40:38 +00002020 if (StackPtr.getNode() == 0)
Scott Michelfdc40a02009-02-17 22:15:04 +00002021 StackPtr = DAG.getCopyFromReg(Chain, dl, X86StackPtr,
Dale Johannesendd64c412009-02-04 00:33:20 +00002022 getPointerTy());
Dale Johannesenace16102009-02-03 19:33:06 +00002023 Source = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, Source);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002024
Dan Gohman98ca4f22009-08-05 01:29:28 +00002025 MemOpChains2.push_back(CreateCopyOfByValArgument(Source, FIN,
2026 ArgChain,
Dale Johannesendd64c412009-02-04 00:33:20 +00002027 Flags, DAG, dl));
Gordon Henriksen86737662008-01-05 16:56:59 +00002028 } else {
Evan Cheng8e5712b2008-01-12 01:08:07 +00002029 // Store relative to framepointer.
Dan Gohman69de1932008-02-06 22:27:42 +00002030 MemOpChains2.push_back(
Dan Gohman98ca4f22009-08-05 01:29:28 +00002031 DAG.getStore(ArgChain, dl, Arg, FIN,
David Greene67c9d422010-02-15 16:53:33 +00002032 PseudoSourceValue::getFixedStack(FI), 0,
2033 false, false, 0));
Scott Michelfdc40a02009-02-17 22:15:04 +00002034 }
Gordon Henriksen86737662008-01-05 16:56:59 +00002035 }
2036 }
2037
2038 if (!MemOpChains2.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00002039 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Arnold Schwaighofer719eb022008-01-11 14:34:56 +00002040 &MemOpChains2[0], MemOpChains2.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00002041
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002042 // Copy arguments to their registers.
2043 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michelfdc40a02009-02-17 22:15:04 +00002044 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesendd64c412009-02-04 00:33:20 +00002045 RegsToPass[i].second, InFlag);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002046 InFlag = Chain.getValue(1);
2047 }
Dan Gohman475871a2008-07-27 21:46:04 +00002048 InFlag =SDValue();
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002049
Gordon Henriksen86737662008-01-05 16:56:59 +00002050 // Store the return address to the appropriate stack slot.
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002051 Chain = EmitTailCallStoreRetAddr(DAG, MF, Chain, RetAddrFrIdx, Is64Bit,
Dale Johannesenace16102009-02-03 19:33:06 +00002052 FPDiff, dl);
Gordon Henriksen86737662008-01-05 16:56:59 +00002053 }
2054
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00002055 if (getTargetMachine().getCodeModel() == CodeModel::Large) {
2056 assert(Is64Bit && "Large code model is only legal in 64-bit mode.");
2057 // In the 64-bit large code model, we have to make all calls
2058 // through a register, since the call instruction's 32-bit
2059 // pc-relative offset may not be large enough to hold the whole
2060 // address.
2061 } else if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00002062 // If the callee is a GlobalAddress node (quite common, every direct call
2063 // is) turn it into a TargetGlobalAddress node so that legalize doesn't hack
2064 // it.
2065
Anton Korobeynikov2b2bc682006-12-22 22:29:05 +00002066 // We should use extra load for direct calls to dllimported functions in
2067 // non-JIT mode.
Dan Gohman46510a72010-04-15 01:51:59 +00002068 const GlobalValue *GV = G->getGlobal();
Chris Lattner754b7652009-07-10 05:48:03 +00002069 if (!GV->hasDLLImportLinkage()) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002070 unsigned char OpFlags = 0;
Eric Christopherfd179292009-08-27 18:07:15 +00002071
Chris Lattner48a7d022009-07-09 05:02:21 +00002072 // On ELF targets, in both X86-64 and X86-32 mode, direct calls to
2073 // external symbols most go through the PLT in PIC mode. If the symbol
2074 // has hidden or protected visibility, or if it is static or local, then
2075 // we don't need to use the PLT - we can directly call it.
2076 if (Subtarget->isTargetELF() &&
2077 getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
Chris Lattner74e726e2009-07-09 05:27:35 +00002078 GV->hasDefaultVisibility() && !GV->hasLocalLinkage()) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002079 OpFlags = X86II::MO_PLT;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00002080 } else if (Subtarget->isPICStyleStubAny() &&
Chris Lattner74e726e2009-07-09 05:27:35 +00002081 (GV->isDeclaration() || GV->isWeakForLinker()) &&
2082 Subtarget->getDarwinVers() < 9) {
2083 // PC-relative references to external symbols should go through $stub,
2084 // unless we're building with the leopard linker or later, which
2085 // automatically synthesizes these stubs.
2086 OpFlags = X86II::MO_DARWIN_STUB;
2087 }
Chris Lattner48a7d022009-07-09 05:02:21 +00002088
Chris Lattner74e726e2009-07-09 05:27:35 +00002089 Callee = DAG.getTargetGlobalAddress(GV, getPointerTy(),
Chris Lattner48a7d022009-07-09 05:02:21 +00002090 G->getOffset(), OpFlags);
2091 }
Bill Wendling056292f2008-09-16 21:48:12 +00002092 } else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002093 unsigned char OpFlags = 0;
2094
2095 // On ELF targets, in either X86-64 or X86-32 mode, direct calls to external
2096 // symbols should go through the PLT.
2097 if (Subtarget->isTargetELF() &&
Chris Lattner74e726e2009-07-09 05:27:35 +00002098 getTargetMachine().getRelocationModel() == Reloc::PIC_) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002099 OpFlags = X86II::MO_PLT;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00002100 } else if (Subtarget->isPICStyleStubAny() &&
Chris Lattner74e726e2009-07-09 05:27:35 +00002101 Subtarget->getDarwinVers() < 9) {
2102 // PC-relative references to external symbols should go through $stub,
2103 // unless we're building with the leopard linker or later, which
2104 // automatically synthesizes these stubs.
2105 OpFlags = X86II::MO_DARWIN_STUB;
2106 }
Eric Christopherfd179292009-08-27 18:07:15 +00002107
Chris Lattner48a7d022009-07-09 05:02:21 +00002108 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), getPointerTy(),
2109 OpFlags);
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00002110 }
2111
Chris Lattnerd96d0722007-02-25 06:40:16 +00002112 // Returns a chain & a flag for retval copy to use.
Owen Anderson825b72b2009-08-11 20:47:22 +00002113 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Dan Gohman475871a2008-07-27 21:46:04 +00002114 SmallVector<SDValue, 8> Ops;
Gordon Henriksen86737662008-01-05 16:56:59 +00002115
Evan Chengf22f9b32010-02-06 03:28:46 +00002116 if (!IsSibcall && isTailCall) {
Dale Johannesene8d72302009-02-06 23:05:02 +00002117 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
2118 DAG.getIntPtrConstant(0, true), InFlag);
Gordon Henriksen86737662008-01-05 16:56:59 +00002119 InFlag = Chain.getValue(1);
Gordon Henriksen86737662008-01-05 16:56:59 +00002120 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002121
Nate Begeman4c5dcf52006-02-17 00:03:04 +00002122 Ops.push_back(Chain);
2123 Ops.push_back(Callee);
Evan Chengb69d1132006-06-14 18:17:40 +00002124
Dan Gohman98ca4f22009-08-05 01:29:28 +00002125 if (isTailCall)
Owen Anderson825b72b2009-08-11 20:47:22 +00002126 Ops.push_back(DAG.getConstant(FPDiff, MVT::i32));
Evan Chengf4684712007-02-21 21:18:14 +00002127
Gordon Henriksen86737662008-01-05 16:56:59 +00002128 // Add argument registers to the end of the list so that they are known live
2129 // into the call.
Evan Cheng9b449442008-01-07 23:08:23 +00002130 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
2131 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
2132 RegsToPass[i].second.getValueType()));
Scott Michelfdc40a02009-02-17 22:15:04 +00002133
Evan Cheng586ccac2008-03-18 23:36:35 +00002134 // Add an implicit use GOT pointer in EBX.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002135 if (!isTailCall && Subtarget->isPICStyleGOT())
Evan Cheng586ccac2008-03-18 23:36:35 +00002136 Ops.push_back(DAG.getRegister(X86::EBX, getPointerTy()));
2137
2138 // Add an implicit use of AL for x86 vararg functions.
2139 if (Is64Bit && isVarArg)
Owen Anderson825b72b2009-08-11 20:47:22 +00002140 Ops.push_back(DAG.getRegister(X86::AL, MVT::i8));
Evan Cheng586ccac2008-03-18 23:36:35 +00002141
Gabor Greifba36cb52008-08-28 21:40:38 +00002142 if (InFlag.getNode())
Evan Cheng347d5f72006-04-28 21:29:37 +00002143 Ops.push_back(InFlag);
Gordon Henriksenae636f82008-01-03 16:47:34 +00002144
Dan Gohman98ca4f22009-08-05 01:29:28 +00002145 if (isTailCall) {
Dale Johannesen88004c22010-06-05 00:30:45 +00002146 // We used to do:
2147 //// If this is the first return lowered for this function, add the regs
2148 //// to the liveout set for the function.
2149 // This isn't right, although it's probably harmless on x86; liveouts
2150 // should be computed from returns not tail calls. Consider a void
2151 // function making a tail call to a function returning int.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002152 return DAG.getNode(X86ISD::TC_RETURN, dl,
2153 NodeTys, &Ops[0], Ops.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00002154 }
2155
Dale Johannesenace16102009-02-03 19:33:06 +00002156 Chain = DAG.getNode(X86ISD::CALL, dl, NodeTys, &Ops[0], Ops.size());
Evan Cheng347d5f72006-04-28 21:29:37 +00002157 InFlag = Chain.getValue(1);
Evan Chengd90eb7f2006-01-05 00:27:02 +00002158
Chris Lattner2d297092006-05-23 18:50:38 +00002159 // Create the CALLSEQ_END node.
Gordon Henriksen86737662008-01-05 16:56:59 +00002160 unsigned NumBytesForCalleeToPush;
Dan Gohman4d3d6e12010-05-27 18:43:40 +00002161 if (Subtarget->IsCalleePop(isVarArg, CallConv))
Gordon Henriksen86737662008-01-05 16:56:59 +00002162 NumBytesForCalleeToPush = NumBytes; // Callee pops everything
Chris Lattner29689432010-03-11 00:22:57 +00002163 else if (!Is64Bit && !IsTailCallConvention(CallConv) && IsStructRet)
Dan Gohmanf451cb82010-02-10 16:03:48 +00002164 // If this is a call to a struct-return function, the callee
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00002165 // pops the hidden struct pointer, so we have to push it back.
2166 // This is common for Darwin/X86, Linux & Mingw32 targets.
Gordon Henriksenae636f82008-01-03 16:47:34 +00002167 NumBytesForCalleeToPush = 4;
Gordon Henriksen86737662008-01-05 16:56:59 +00002168 else
Gordon Henriksenae636f82008-01-03 16:47:34 +00002169 NumBytesForCalleeToPush = 0; // Callee pops nothing.
Scott Michelfdc40a02009-02-17 22:15:04 +00002170
Gordon Henriksenae636f82008-01-03 16:47:34 +00002171 // Returns a flag for retval copy to use.
Evan Chengf22f9b32010-02-06 03:28:46 +00002172 if (!IsSibcall) {
2173 Chain = DAG.getCALLSEQ_END(Chain,
2174 DAG.getIntPtrConstant(NumBytes, true),
2175 DAG.getIntPtrConstant(NumBytesForCalleeToPush,
2176 true),
2177 InFlag);
2178 InFlag = Chain.getValue(1);
2179 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00002180
Chris Lattner3085e152007-02-25 08:59:22 +00002181 // Handle result values, copying them out of physregs into vregs that we
2182 // return.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002183 return LowerCallResult(Chain, InFlag, CallConv, isVarArg,
2184 Ins, dl, DAG, InVals);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002185}
2186
Evan Cheng25ab6902006-09-08 06:48:29 +00002187
2188//===----------------------------------------------------------------------===//
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002189// Fast Calling Convention (tail call) implementation
2190//===----------------------------------------------------------------------===//
2191
2192// Like std call, callee cleans arguments, convention except that ECX is
2193// reserved for storing the tail called function address. Only 2 registers are
2194// free for argument passing (inreg). Tail call optimization is performed
2195// provided:
2196// * tailcallopt is enabled
2197// * caller/callee are fastcc
Arnold Schwaighofera2a4b472008-02-26 10:21:54 +00002198// On X86_64 architecture with GOT-style position independent code only local
2199// (within module) calls are supported at the moment.
Arnold Schwaighofer48abc5c2007-10-12 21:30:57 +00002200// To keep the stack aligned according to platform abi the function
2201// GetAlignedArgumentStackSize ensures that argument delta is always multiples
2202// of stack alignment. (Dynamic linkers need this - darwin's dyld for example)
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002203// If a tail called function callee has more arguments than the caller the
2204// caller needs to make sure that there is room to move the RETADDR to. This is
Arnold Schwaighofer48abc5c2007-10-12 21:30:57 +00002205// achieved by reserving an area the size of the argument delta right after the
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002206// original REtADDR, but before the saved framepointer or the spilled registers
2207// e.g. caller(arg1, arg2) calls callee(arg1, arg2,arg3,arg4)
2208// stack layout:
2209// arg1
2210// arg2
2211// RETADDR
Scott Michelfdc40a02009-02-17 22:15:04 +00002212// [ new RETADDR
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002213// move area ]
2214// (possible EBP)
2215// ESI
2216// EDI
2217// local1 ..
2218
2219/// GetAlignedArgumentStackSize - Make the stack size align e.g 16n + 12 aligned
2220/// for a 16 byte align requirement.
Dan Gohmand858e902010-04-17 15:26:15 +00002221unsigned
2222X86TargetLowering::GetAlignedArgumentStackSize(unsigned StackSize,
2223 SelectionDAG& DAG) const {
Evan Chenge9ac9e62008-09-07 09:07:23 +00002224 MachineFunction &MF = DAG.getMachineFunction();
2225 const TargetMachine &TM = MF.getTarget();
2226 const TargetFrameInfo &TFI = *TM.getFrameInfo();
2227 unsigned StackAlignment = TFI.getStackAlignment();
Scott Michelfdc40a02009-02-17 22:15:04 +00002228 uint64_t AlignMask = StackAlignment - 1;
Evan Chenge9ac9e62008-09-07 09:07:23 +00002229 int64_t Offset = StackSize;
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00002230 uint64_t SlotSize = TD->getPointerSize();
Evan Chenge9ac9e62008-09-07 09:07:23 +00002231 if ( (Offset & AlignMask) <= (StackAlignment - SlotSize) ) {
2232 // Number smaller than 12 so just add the difference.
2233 Offset += ((StackAlignment - SlotSize) - (Offset & AlignMask));
2234 } else {
2235 // Mask out lower bits, add stackalignment once plus the 12 bytes.
Scott Michelfdc40a02009-02-17 22:15:04 +00002236 Offset = ((~AlignMask) & Offset) + StackAlignment +
Evan Chenge9ac9e62008-09-07 09:07:23 +00002237 (StackAlignment-SlotSize);
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002238 }
Evan Chenge9ac9e62008-09-07 09:07:23 +00002239 return Offset;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002240}
2241
Evan Cheng5f941932010-02-05 02:21:12 +00002242/// MatchingStackOffset - Return true if the given stack call argument is
2243/// already available in the same position (relatively) of the caller's
2244/// incoming argument stack.
2245static
2246bool MatchingStackOffset(SDValue Arg, unsigned Offset, ISD::ArgFlagsTy Flags,
2247 MachineFrameInfo *MFI, const MachineRegisterInfo *MRI,
2248 const X86InstrInfo *TII) {
Evan Cheng4cae1332010-03-05 08:38:04 +00002249 unsigned Bytes = Arg.getValueType().getSizeInBits() / 8;
2250 int FI = INT_MAX;
Evan Cheng5f941932010-02-05 02:21:12 +00002251 if (Arg.getOpcode() == ISD::CopyFromReg) {
2252 unsigned VR = cast<RegisterSDNode>(Arg.getOperand(1))->getReg();
2253 if (!VR || TargetRegisterInfo::isPhysicalRegister(VR))
2254 return false;
2255 MachineInstr *Def = MRI->getVRegDef(VR);
2256 if (!Def)
2257 return false;
2258 if (!Flags.isByVal()) {
2259 if (!TII->isLoadFromStackSlot(Def, FI))
2260 return false;
2261 } else {
2262 unsigned Opcode = Def->getOpcode();
2263 if ((Opcode == X86::LEA32r || Opcode == X86::LEA64r) &&
2264 Def->getOperand(1).isFI()) {
2265 FI = Def->getOperand(1).getIndex();
Evan Cheng4cae1332010-03-05 08:38:04 +00002266 Bytes = Flags.getByValSize();
Evan Cheng5f941932010-02-05 02:21:12 +00002267 } else
2268 return false;
2269 }
Evan Cheng4cae1332010-03-05 08:38:04 +00002270 } else if (LoadSDNode *Ld = dyn_cast<LoadSDNode>(Arg)) {
2271 if (Flags.isByVal())
2272 // ByVal argument is passed in as a pointer but it's now being
Evan Cheng10718492010-03-05 19:55:55 +00002273 // dereferenced. e.g.
Evan Cheng4cae1332010-03-05 08:38:04 +00002274 // define @foo(%struct.X* %A) {
2275 // tail call @bar(%struct.X* byval %A)
2276 // }
Evan Cheng5f941932010-02-05 02:21:12 +00002277 return false;
2278 SDValue Ptr = Ld->getBasePtr();
2279 FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(Ptr);
2280 if (!FINode)
2281 return false;
2282 FI = FINode->getIndex();
Evan Cheng4cae1332010-03-05 08:38:04 +00002283 } else
2284 return false;
Evan Cheng5f941932010-02-05 02:21:12 +00002285
Evan Cheng4cae1332010-03-05 08:38:04 +00002286 assert(FI != INT_MAX);
Evan Cheng5f941932010-02-05 02:21:12 +00002287 if (!MFI->isFixedObjectIndex(FI))
2288 return false;
Evan Cheng4cae1332010-03-05 08:38:04 +00002289 return Offset == MFI->getObjectOffset(FI) && Bytes == MFI->getObjectSize(FI);
Evan Cheng5f941932010-02-05 02:21:12 +00002290}
2291
Dan Gohman98ca4f22009-08-05 01:29:28 +00002292/// IsEligibleForTailCallOptimization - Check whether the call is eligible
2293/// for tail call optimization. Targets which want to do tail call
2294/// optimization should implement this function.
2295bool
2296X86TargetLowering::IsEligibleForTailCallOptimization(SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002297 CallingConv::ID CalleeCC,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002298 bool isVarArg,
Evan Chenga375d472010-03-15 18:54:48 +00002299 bool isCalleeStructRet,
2300 bool isCallerStructRet,
Evan Chengb1712452010-01-27 06:25:16 +00002301 const SmallVectorImpl<ISD::OutputArg> &Outs,
2302 const SmallVectorImpl<ISD::InputArg> &Ins,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002303 SelectionDAG& DAG) const {
Chris Lattner29689432010-03-11 00:22:57 +00002304 if (!IsTailCallConvention(CalleeCC) &&
Evan Chengb1712452010-01-27 06:25:16 +00002305 CalleeCC != CallingConv::C)
2306 return false;
2307
Evan Cheng7096ae42010-01-29 06:45:59 +00002308 // If -tailcallopt is specified, make fastcc functions tail-callable.
Evan Cheng2c12cb42010-03-26 16:26:03 +00002309 const MachineFunction &MF = DAG.getMachineFunction();
Evan Cheng7096ae42010-01-29 06:45:59 +00002310 const Function *CallerF = DAG.getMachineFunction().getFunction();
Evan Cheng13617962010-04-30 01:12:32 +00002311 CallingConv::ID CallerCC = CallerF->getCallingConv();
2312 bool CCMatch = CallerCC == CalleeCC;
2313
Dan Gohman1797ed52010-02-08 20:27:50 +00002314 if (GuaranteedTailCallOpt) {
Evan Cheng13617962010-04-30 01:12:32 +00002315 if (IsTailCallConvention(CalleeCC) && CCMatch)
Evan Cheng843bd692010-01-31 06:44:49 +00002316 return true;
2317 return false;
2318 }
2319
Dale Johannesen2f05cc02010-05-28 23:24:28 +00002320 // Look for obvious safe cases to perform tail call optimization that do not
2321 // require ABI changes. This is what gcc calls sibcall.
Evan Chengb2c92902010-02-02 02:22:50 +00002322
Evan Cheng2c12cb42010-03-26 16:26:03 +00002323 // Can't do sibcall if stack needs to be dynamically re-aligned. PEI needs to
2324 // emit a special epilogue.
2325 if (RegInfo->needsStackRealignment(MF))
2326 return false;
2327
Evan Cheng3c262ee2010-03-26 02:13:13 +00002328 // Do not sibcall optimize vararg calls unless the call site is not passing any
2329 // arguments.
2330 if (isVarArg && !Outs.empty())
Evan Cheng843bd692010-01-31 06:44:49 +00002331 return false;
2332
Evan Chenga375d472010-03-15 18:54:48 +00002333 // Also avoid sibcall optimization if either caller or callee uses struct
2334 // return semantics.
2335 if (isCalleeStructRet || isCallerStructRet)
2336 return false;
2337
Evan Chengf5b9d6c2010-03-20 02:58:15 +00002338 // If the call result is in ST0 / ST1, it needs to be popped off the x87 stack.
2339 // Therefore if it's not used by the call it is not safe to optimize this into
2340 // a sibcall.
2341 bool Unused = false;
2342 for (unsigned i = 0, e = Ins.size(); i != e; ++i) {
2343 if (!Ins[i].Used) {
2344 Unused = true;
2345 break;
2346 }
2347 }
2348 if (Unused) {
2349 SmallVector<CCValAssign, 16> RVLocs;
2350 CCState CCInfo(CalleeCC, false, getTargetMachine(),
2351 RVLocs, *DAG.getContext());
2352 CCInfo.AnalyzeCallResult(Ins, RetCC_X86);
Evan Cheng13617962010-04-30 01:12:32 +00002353 for (unsigned i = 0, e = RVLocs.size(); i != e; ++i) {
Evan Chengf5b9d6c2010-03-20 02:58:15 +00002354 CCValAssign &VA = RVLocs[i];
2355 if (VA.getLocReg() == X86::ST0 || VA.getLocReg() == X86::ST1)
2356 return false;
2357 }
2358 }
2359
Evan Cheng13617962010-04-30 01:12:32 +00002360 // If the calling conventions do not match, then we'd better make sure the
2361 // results are returned in the same way as what the caller expects.
2362 if (!CCMatch) {
2363 SmallVector<CCValAssign, 16> RVLocs1;
2364 CCState CCInfo1(CalleeCC, false, getTargetMachine(),
2365 RVLocs1, *DAG.getContext());
2366 CCInfo1.AnalyzeCallResult(Ins, RetCC_X86);
2367
2368 SmallVector<CCValAssign, 16> RVLocs2;
2369 CCState CCInfo2(CallerCC, false, getTargetMachine(),
2370 RVLocs2, *DAG.getContext());
2371 CCInfo2.AnalyzeCallResult(Ins, RetCC_X86);
2372
2373 if (RVLocs1.size() != RVLocs2.size())
2374 return false;
2375 for (unsigned i = 0, e = RVLocs1.size(); i != e; ++i) {
2376 if (RVLocs1[i].isRegLoc() != RVLocs2[i].isRegLoc())
2377 return false;
2378 if (RVLocs1[i].getLocInfo() != RVLocs2[i].getLocInfo())
2379 return false;
2380 if (RVLocs1[i].isRegLoc()) {
2381 if (RVLocs1[i].getLocReg() != RVLocs2[i].getLocReg())
2382 return false;
2383 } else {
2384 if (RVLocs1[i].getLocMemOffset() != RVLocs2[i].getLocMemOffset())
2385 return false;
2386 }
2387 }
2388 }
2389
Evan Chenga6bff982010-01-30 01:22:00 +00002390 // If the callee takes no arguments then go on to check the results of the
2391 // call.
2392 if (!Outs.empty()) {
2393 // Check if stack adjustment is needed. For now, do not do this if any
2394 // argument is passed on the stack.
2395 SmallVector<CCValAssign, 16> ArgLocs;
2396 CCState CCInfo(CalleeCC, isVarArg, getTargetMachine(),
2397 ArgLocs, *DAG.getContext());
2398 CCInfo.AnalyzeCallOperands(Outs, CCAssignFnForNode(CalleeCC));
Evan Chengb2c92902010-02-02 02:22:50 +00002399 if (CCInfo.getNextStackOffset()) {
2400 MachineFunction &MF = DAG.getMachineFunction();
2401 if (MF.getInfo<X86MachineFunctionInfo>()->getBytesToPopOnReturn())
2402 return false;
2403 if (Subtarget->isTargetWin64())
2404 // Win64 ABI has additional complications.
2405 return false;
2406
2407 // Check if the arguments are already laid out in the right way as
2408 // the caller's fixed stack objects.
2409 MachineFrameInfo *MFI = MF.getFrameInfo();
Evan Cheng5f941932010-02-05 02:21:12 +00002410 const MachineRegisterInfo *MRI = &MF.getRegInfo();
2411 const X86InstrInfo *TII =
2412 ((X86TargetMachine&)getTargetMachine()).getInstrInfo();
Evan Chengb2c92902010-02-02 02:22:50 +00002413 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2414 CCValAssign &VA = ArgLocs[i];
Evan Chengb2c92902010-02-02 02:22:50 +00002415 SDValue Arg = Outs[i].Val;
2416 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Evan Chengb2c92902010-02-02 02:22:50 +00002417 if (VA.getLocInfo() == CCValAssign::Indirect)
2418 return false;
2419 if (!VA.isRegLoc()) {
Evan Cheng5f941932010-02-05 02:21:12 +00002420 if (!MatchingStackOffset(Arg, VA.getLocMemOffset(), Flags,
2421 MFI, MRI, TII))
Evan Chengb2c92902010-02-02 02:22:50 +00002422 return false;
2423 }
2424 }
2425 }
Evan Cheng9c044672010-05-29 01:35:22 +00002426
2427 // If the tailcall address may be in a register, then make sure it's
2428 // possible to register allocate for it. In 32-bit, the call address can
2429 // only target EAX, EDX, or ECX since the tail call must be scheduled after
2430 // callee-saved registers are restored. In 64-bit, it's RAX, RCX, RDX, RSI,
2431 // RDI, R8, R9, R11.
2432 if (!isa<GlobalAddressSDNode>(Callee) &&
2433 !isa<ExternalSymbolSDNode>(Callee)) {
2434 unsigned Limit = Subtarget->is64Bit() ? 8 : 3;
2435 unsigned NumInRegs = 0;
2436 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2437 CCValAssign &VA = ArgLocs[i];
2438 if (VA.isRegLoc()) {
2439 if (++NumInRegs == Limit)
2440 return false;
2441 }
2442 }
2443 }
Evan Chenga6bff982010-01-30 01:22:00 +00002444 }
Evan Chengb1712452010-01-27 06:25:16 +00002445
Evan Cheng86809cc2010-02-03 03:28:02 +00002446 return true;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002447}
2448
Dan Gohman3df24e62008-09-03 23:12:08 +00002449FastISel *
Chris Lattnered3a8062010-04-05 06:05:26 +00002450X86TargetLowering::createFastISel(MachineFunction &mf,
Evan Chengddc419c2010-01-26 19:04:47 +00002451 DenseMap<const Value *, unsigned> &vm,
2452 DenseMap<const BasicBlock*, MachineBasicBlock*> &bm,
Dan Gohmanf81eca02010-04-22 20:46:50 +00002453 DenseMap<const AllocaInst *, int> &am,
2454 std::vector<std::pair<MachineInstr*, unsigned> > &pn
Dan Gohmandd5b58a2008-10-14 23:54:11 +00002455#ifndef NDEBUG
Dan Gohman25208642010-04-14 19:53:31 +00002456 , SmallSet<const Instruction *, 8> &cil
Dan Gohmandd5b58a2008-10-14 23:54:11 +00002457#endif
Dan Gohmand858e902010-04-17 15:26:15 +00002458 ) const {
Dan Gohmanf81eca02010-04-22 20:46:50 +00002459 return X86::createFastISel(mf, vm, bm, am, pn
Dan Gohmandd5b58a2008-10-14 23:54:11 +00002460#ifndef NDEBUG
2461 , cil
2462#endif
2463 );
Dan Gohmand9f3c482008-08-19 21:32:53 +00002464}
2465
2466
Chris Lattnerfcf1a3d2007-02-28 06:10:12 +00002467//===----------------------------------------------------------------------===//
2468// Other Lowering Hooks
2469//===----------------------------------------------------------------------===//
2470
2471
Dan Gohmand858e902010-04-17 15:26:15 +00002472SDValue X86TargetLowering::getReturnAddressFrameIndex(SelectionDAG &DAG) const {
Anton Korobeynikova2780e12007-08-15 17:12:32 +00002473 MachineFunction &MF = DAG.getMachineFunction();
2474 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
2475 int ReturnAddrIndex = FuncInfo->getRAIndex();
2476
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002477 if (ReturnAddrIndex == 0) {
2478 // Set up a frame object for the return address.
Bill Wendling64e87322009-01-16 19:25:27 +00002479 uint64_t SlotSize = TD->getPointerSize();
David Greene3f2bf852009-11-12 20:49:22 +00002480 ReturnAddrIndex = MF.getFrameInfo()->CreateFixedObject(SlotSize, -SlotSize,
Evan Chenged2ae132010-07-03 00:40:23 +00002481 false);
Anton Korobeynikova2780e12007-08-15 17:12:32 +00002482 FuncInfo->setRAIndex(ReturnAddrIndex);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002483 }
2484
Evan Cheng25ab6902006-09-08 06:48:29 +00002485 return DAG.getFrameIndex(ReturnAddrIndex, getPointerTy());
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002486}
2487
2488
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00002489bool X86::isOffsetSuitableForCodeModel(int64_t Offset, CodeModel::Model M,
2490 bool hasSymbolicDisplacement) {
2491 // Offset should fit into 32 bit immediate field.
Benjamin Kramer34247a02010-03-29 21:13:41 +00002492 if (!isInt<32>(Offset))
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00002493 return false;
2494
2495 // If we don't have a symbolic displacement - we don't have any extra
2496 // restrictions.
2497 if (!hasSymbolicDisplacement)
2498 return true;
2499
2500 // FIXME: Some tweaks might be needed for medium code model.
2501 if (M != CodeModel::Small && M != CodeModel::Kernel)
2502 return false;
2503
2504 // For small code model we assume that latest object is 16MB before end of 31
2505 // bits boundary. We may also accept pretty large negative constants knowing
2506 // that all objects are in the positive half of address space.
2507 if (M == CodeModel::Small && Offset < 16*1024*1024)
2508 return true;
2509
2510 // For kernel code model we know that all object resist in the negative half
2511 // of 32bits address space. We may not accept negative offsets, since they may
2512 // be just off and we may accept pretty large positive ones.
2513 if (M == CodeModel::Kernel && Offset > 0)
2514 return true;
2515
2516 return false;
2517}
2518
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002519/// TranslateX86CC - do a one to one translation of a ISD::CondCode to the X86
2520/// specific condition code, returning the condition code and the LHS/RHS of the
2521/// comparison to make.
2522static unsigned TranslateX86CC(ISD::CondCode SetCCOpcode, bool isFP,
2523 SDValue &LHS, SDValue &RHS, SelectionDAG &DAG) {
Evan Chengd9558e02006-01-06 00:43:03 +00002524 if (!isFP) {
Chris Lattnerbfd68a72006-09-13 17:04:54 +00002525 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(RHS)) {
2526 if (SetCCOpcode == ISD::SETGT && RHSC->isAllOnesValue()) {
2527 // X > -1 -> X == 0, jump !sign.
2528 RHS = DAG.getConstant(0, RHS.getValueType());
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002529 return X86::COND_NS;
Chris Lattnerbfd68a72006-09-13 17:04:54 +00002530 } else if (SetCCOpcode == ISD::SETLT && RHSC->isNullValue()) {
2531 // X < 0 -> X == 0, jump on sign.
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002532 return X86::COND_S;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002533 } else if (SetCCOpcode == ISD::SETLT && RHSC->getZExtValue() == 1) {
Dan Gohman5f6913c2007-09-17 14:49:27 +00002534 // X < 1 -> X <= 0
2535 RHS = DAG.getConstant(0, RHS.getValueType());
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002536 return X86::COND_LE;
Chris Lattnerbfd68a72006-09-13 17:04:54 +00002537 }
Chris Lattnerf9570512006-09-13 03:22:10 +00002538 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00002539
Evan Chengd9558e02006-01-06 00:43:03 +00002540 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002541 default: llvm_unreachable("Invalid integer condition!");
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002542 case ISD::SETEQ: return X86::COND_E;
2543 case ISD::SETGT: return X86::COND_G;
2544 case ISD::SETGE: return X86::COND_GE;
2545 case ISD::SETLT: return X86::COND_L;
2546 case ISD::SETLE: return X86::COND_LE;
2547 case ISD::SETNE: return X86::COND_NE;
2548 case ISD::SETULT: return X86::COND_B;
2549 case ISD::SETUGT: return X86::COND_A;
2550 case ISD::SETULE: return X86::COND_BE;
2551 case ISD::SETUGE: return X86::COND_AE;
Evan Chengd9558e02006-01-06 00:43:03 +00002552 }
Chris Lattner4c78e022008-12-23 23:42:27 +00002553 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002554
Chris Lattner4c78e022008-12-23 23:42:27 +00002555 // First determine if it is required or is profitable to flip the operands.
Duncan Sands4047f4a2008-10-24 13:03:10 +00002556
Chris Lattner4c78e022008-12-23 23:42:27 +00002557 // If LHS is a foldable load, but RHS is not, flip the condition.
2558 if ((ISD::isNON_EXTLoad(LHS.getNode()) && LHS.hasOneUse()) &&
2559 !(ISD::isNON_EXTLoad(RHS.getNode()) && RHS.hasOneUse())) {
2560 SetCCOpcode = getSetCCSwappedOperands(SetCCOpcode);
2561 std::swap(LHS, RHS);
Evan Cheng4d46d0a2008-08-28 23:48:31 +00002562 }
2563
Chris Lattner4c78e022008-12-23 23:42:27 +00002564 switch (SetCCOpcode) {
2565 default: break;
2566 case ISD::SETOLT:
2567 case ISD::SETOLE:
2568 case ISD::SETUGT:
2569 case ISD::SETUGE:
2570 std::swap(LHS, RHS);
2571 break;
2572 }
2573
2574 // On a floating point condition, the flags are set as follows:
2575 // ZF PF CF op
2576 // 0 | 0 | 0 | X > Y
2577 // 0 | 0 | 1 | X < Y
2578 // 1 | 0 | 0 | X == Y
2579 // 1 | 1 | 1 | unordered
2580 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002581 default: llvm_unreachable("Condcode should be pre-legalized away");
Chris Lattner4c78e022008-12-23 23:42:27 +00002582 case ISD::SETUEQ:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002583 case ISD::SETEQ: return X86::COND_E;
Chris Lattner4c78e022008-12-23 23:42:27 +00002584 case ISD::SETOLT: // flipped
2585 case ISD::SETOGT:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002586 case ISD::SETGT: return X86::COND_A;
Chris Lattner4c78e022008-12-23 23:42:27 +00002587 case ISD::SETOLE: // flipped
2588 case ISD::SETOGE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002589 case ISD::SETGE: return X86::COND_AE;
Chris Lattner4c78e022008-12-23 23:42:27 +00002590 case ISD::SETUGT: // flipped
2591 case ISD::SETULT:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002592 case ISD::SETLT: return X86::COND_B;
Chris Lattner4c78e022008-12-23 23:42:27 +00002593 case ISD::SETUGE: // flipped
2594 case ISD::SETULE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002595 case ISD::SETLE: return X86::COND_BE;
Chris Lattner4c78e022008-12-23 23:42:27 +00002596 case ISD::SETONE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002597 case ISD::SETNE: return X86::COND_NE;
2598 case ISD::SETUO: return X86::COND_P;
2599 case ISD::SETO: return X86::COND_NP;
Dan Gohman1a492952009-10-20 16:22:37 +00002600 case ISD::SETOEQ:
2601 case ISD::SETUNE: return X86::COND_INVALID;
Chris Lattner4c78e022008-12-23 23:42:27 +00002602 }
Evan Chengd9558e02006-01-06 00:43:03 +00002603}
2604
Evan Cheng4a460802006-01-11 00:33:36 +00002605/// hasFPCMov - is there a floating point cmov for the specific X86 condition
2606/// code. Current x86 isa includes the following FP cmov instructions:
Evan Chengaaca22c2006-01-10 20:26:56 +00002607/// fcmovb, fcomvbe, fcomve, fcmovu, fcmovae, fcmova, fcmovne, fcmovnu.
Evan Cheng4a460802006-01-11 00:33:36 +00002608static bool hasFPCMov(unsigned X86CC) {
Evan Chengaaca22c2006-01-10 20:26:56 +00002609 switch (X86CC) {
2610 default:
2611 return false;
Chris Lattner7fbe9722006-10-20 17:42:20 +00002612 case X86::COND_B:
2613 case X86::COND_BE:
2614 case X86::COND_E:
2615 case X86::COND_P:
2616 case X86::COND_A:
2617 case X86::COND_AE:
2618 case X86::COND_NE:
2619 case X86::COND_NP:
Evan Chengaaca22c2006-01-10 20:26:56 +00002620 return true;
2621 }
2622}
2623
Evan Chengeb2f9692009-10-27 19:56:55 +00002624/// isFPImmLegal - Returns true if the target can instruction select the
2625/// specified FP immediate natively. If false, the legalizer will
2626/// materialize the FP immediate as a load from a constant pool.
Evan Chenga1eaa3c2009-10-28 01:43:28 +00002627bool X86TargetLowering::isFPImmLegal(const APFloat &Imm, EVT VT) const {
Evan Chengeb2f9692009-10-27 19:56:55 +00002628 for (unsigned i = 0, e = LegalFPImmediates.size(); i != e; ++i) {
2629 if (Imm.bitwiseIsEqual(LegalFPImmediates[i]))
2630 return true;
2631 }
2632 return false;
2633}
2634
Nate Begeman9008ca62009-04-27 18:41:29 +00002635/// isUndefOrInRange - Return true if Val is undef or if its value falls within
2636/// the specified range (L, H].
2637static bool isUndefOrInRange(int Val, int Low, int Hi) {
2638 return (Val < 0) || (Val >= Low && Val < Hi);
2639}
2640
2641/// isUndefOrEqual - Val is either less than zero (undef) or equal to the
2642/// specified value.
2643static bool isUndefOrEqual(int Val, int CmpVal) {
2644 if (Val < 0 || Val == CmpVal)
Evan Cheng5ced1d82006-04-06 23:23:56 +00002645 return true;
Nate Begeman9008ca62009-04-27 18:41:29 +00002646 return false;
Evan Chengc5cdff22006-04-07 21:53:05 +00002647}
2648
Nate Begeman9008ca62009-04-27 18:41:29 +00002649/// isPSHUFDMask - Return true if the node specifies a shuffle of elements that
2650/// is suitable for input to PSHUFD or PSHUFW. That is, it doesn't reference
2651/// the second operand.
Owen Andersone50ed302009-08-10 22:56:29 +00002652static bool isPSHUFDMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002653 if (VT == MVT::v4f32 || VT == MVT::v4i32 || VT == MVT::v4i16)
Nate Begeman9008ca62009-04-27 18:41:29 +00002654 return (Mask[0] < 4 && Mask[1] < 4 && Mask[2] < 4 && Mask[3] < 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00002655 if (VT == MVT::v2f64 || VT == MVT::v2i64)
Nate Begeman9008ca62009-04-27 18:41:29 +00002656 return (Mask[0] < 2 && Mask[1] < 2);
2657 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002658}
2659
Nate Begeman9008ca62009-04-27 18:41:29 +00002660bool X86::isPSHUFDMask(ShuffleVectorSDNode *N) {
Eric Christopherfd179292009-08-27 18:07:15 +00002661 SmallVector<int, 8> M;
Nate Begeman9008ca62009-04-27 18:41:29 +00002662 N->getMask(M);
2663 return ::isPSHUFDMask(M, N->getValueType(0));
2664}
Evan Cheng0188ecb2006-03-22 18:59:22 +00002665
Nate Begeman9008ca62009-04-27 18:41:29 +00002666/// isPSHUFHWMask - Return true if the node specifies a shuffle of elements that
2667/// is suitable for input to PSHUFHW.
Owen Andersone50ed302009-08-10 22:56:29 +00002668static bool isPSHUFHWMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002669 if (VT != MVT::v8i16)
Evan Cheng0188ecb2006-03-22 18:59:22 +00002670 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002671
Nate Begeman9008ca62009-04-27 18:41:29 +00002672 // Lower quadword copied in order or undef.
2673 for (int i = 0; i != 4; ++i)
2674 if (Mask[i] >= 0 && Mask[i] != i)
Evan Cheng506d3df2006-03-29 23:07:14 +00002675 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002676
Evan Cheng506d3df2006-03-29 23:07:14 +00002677 // Upper quadword shuffled.
Nate Begeman9008ca62009-04-27 18:41:29 +00002678 for (int i = 4; i != 8; ++i)
2679 if (Mask[i] >= 0 && (Mask[i] < 4 || Mask[i] > 7))
Evan Cheng506d3df2006-03-29 23:07:14 +00002680 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002681
Evan Cheng506d3df2006-03-29 23:07:14 +00002682 return true;
2683}
2684
Nate Begeman9008ca62009-04-27 18:41:29 +00002685bool X86::isPSHUFHWMask(ShuffleVectorSDNode *N) {
Eric Christopherfd179292009-08-27 18:07:15 +00002686 SmallVector<int, 8> M;
Nate Begeman9008ca62009-04-27 18:41:29 +00002687 N->getMask(M);
2688 return ::isPSHUFHWMask(M, N->getValueType(0));
2689}
Evan Cheng506d3df2006-03-29 23:07:14 +00002690
Nate Begeman9008ca62009-04-27 18:41:29 +00002691/// isPSHUFLWMask - Return true if the node specifies a shuffle of elements that
2692/// is suitable for input to PSHUFLW.
Owen Andersone50ed302009-08-10 22:56:29 +00002693static bool isPSHUFLWMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002694 if (VT != MVT::v8i16)
Evan Cheng506d3df2006-03-29 23:07:14 +00002695 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002696
Rafael Espindola15684b22009-04-24 12:40:33 +00002697 // Upper quadword copied in order.
Nate Begeman9008ca62009-04-27 18:41:29 +00002698 for (int i = 4; i != 8; ++i)
2699 if (Mask[i] >= 0 && Mask[i] != i)
Rafael Espindola15684b22009-04-24 12:40:33 +00002700 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002701
Rafael Espindola15684b22009-04-24 12:40:33 +00002702 // Lower quadword shuffled.
Nate Begeman9008ca62009-04-27 18:41:29 +00002703 for (int i = 0; i != 4; ++i)
2704 if (Mask[i] >= 4)
Rafael Espindola15684b22009-04-24 12:40:33 +00002705 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002706
Rafael Espindola15684b22009-04-24 12:40:33 +00002707 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00002708}
2709
Nate Begeman9008ca62009-04-27 18:41:29 +00002710bool X86::isPSHUFLWMask(ShuffleVectorSDNode *N) {
Eric Christopherfd179292009-08-27 18:07:15 +00002711 SmallVector<int, 8> M;
Nate Begeman9008ca62009-04-27 18:41:29 +00002712 N->getMask(M);
2713 return ::isPSHUFLWMask(M, N->getValueType(0));
2714}
2715
Nate Begemana09008b2009-10-19 02:17:23 +00002716/// isPALIGNRMask - Return true if the node specifies a shuffle of elements that
2717/// is suitable for input to PALIGNR.
2718static bool isPALIGNRMask(const SmallVectorImpl<int> &Mask, EVT VT,
2719 bool hasSSSE3) {
2720 int i, e = VT.getVectorNumElements();
2721
2722 // Do not handle v2i64 / v2f64 shuffles with palignr.
2723 if (e < 4 || !hasSSSE3)
2724 return false;
2725
2726 for (i = 0; i != e; ++i)
2727 if (Mask[i] >= 0)
2728 break;
2729
2730 // All undef, not a palignr.
2731 if (i == e)
2732 return false;
2733
2734 // Determine if it's ok to perform a palignr with only the LHS, since we
2735 // don't have access to the actual shuffle elements to see if RHS is undef.
2736 bool Unary = Mask[i] < (int)e;
2737 bool NeedsUnary = false;
2738
2739 int s = Mask[i] - i;
2740
2741 // Check the rest of the elements to see if they are consecutive.
2742 for (++i; i != e; ++i) {
2743 int m = Mask[i];
2744 if (m < 0)
2745 continue;
2746
2747 Unary = Unary && (m < (int)e);
2748 NeedsUnary = NeedsUnary || (m < s);
2749
2750 if (NeedsUnary && !Unary)
2751 return false;
2752 if (Unary && m != ((s+i) & (e-1)))
2753 return false;
2754 if (!Unary && m != (s+i))
2755 return false;
2756 }
2757 return true;
2758}
2759
2760bool X86::isPALIGNRMask(ShuffleVectorSDNode *N) {
2761 SmallVector<int, 8> M;
2762 N->getMask(M);
2763 return ::isPALIGNRMask(M, N->getValueType(0), true);
2764}
2765
Evan Cheng14aed5e2006-03-24 01:18:28 +00002766/// isSHUFPMask - Return true if the specified VECTOR_SHUFFLE operand
2767/// specifies a shuffle of elements that is suitable for input to SHUFP*.
Owen Andersone50ed302009-08-10 22:56:29 +00002768static bool isSHUFPMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002769 int NumElems = VT.getVectorNumElements();
2770 if (NumElems != 2 && NumElems != 4)
2771 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002772
Nate Begeman9008ca62009-04-27 18:41:29 +00002773 int Half = NumElems / 2;
2774 for (int i = 0; i < Half; ++i)
2775 if (!isUndefOrInRange(Mask[i], 0, NumElems))
Evan Cheng39623da2006-04-20 08:58:49 +00002776 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002777 for (int i = Half; i < NumElems; ++i)
2778 if (!isUndefOrInRange(Mask[i], NumElems, NumElems*2))
Evan Cheng39623da2006-04-20 08:58:49 +00002779 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002780
Evan Cheng14aed5e2006-03-24 01:18:28 +00002781 return true;
2782}
2783
Nate Begeman9008ca62009-04-27 18:41:29 +00002784bool X86::isSHUFPMask(ShuffleVectorSDNode *N) {
2785 SmallVector<int, 8> M;
2786 N->getMask(M);
2787 return ::isSHUFPMask(M, N->getValueType(0));
Evan Cheng39623da2006-04-20 08:58:49 +00002788}
2789
Evan Cheng213d2cf2007-05-17 18:45:50 +00002790/// isCommutedSHUFP - Returns true if the shuffle mask is exactly
Evan Cheng39623da2006-04-20 08:58:49 +00002791/// the reverse of what x86 shuffles want. x86 shuffles requires the lower
2792/// half elements to come from vector 1 (which would equal the dest.) and
2793/// the upper half to come from vector 2.
Owen Andersone50ed302009-08-10 22:56:29 +00002794static bool isCommutedSHUFPMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002795 int NumElems = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00002796
2797 if (NumElems != 2 && NumElems != 4)
Nate Begeman9008ca62009-04-27 18:41:29 +00002798 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002799
Nate Begeman9008ca62009-04-27 18:41:29 +00002800 int Half = NumElems / 2;
2801 for (int i = 0; i < Half; ++i)
2802 if (!isUndefOrInRange(Mask[i], NumElems, NumElems*2))
Evan Cheng39623da2006-04-20 08:58:49 +00002803 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002804 for (int i = Half; i < NumElems; ++i)
2805 if (!isUndefOrInRange(Mask[i], 0, NumElems))
Evan Cheng39623da2006-04-20 08:58:49 +00002806 return false;
2807 return true;
2808}
2809
Nate Begeman9008ca62009-04-27 18:41:29 +00002810static bool isCommutedSHUFP(ShuffleVectorSDNode *N) {
2811 SmallVector<int, 8> M;
2812 N->getMask(M);
2813 return isCommutedSHUFPMask(M, N->getValueType(0));
Evan Cheng39623da2006-04-20 08:58:49 +00002814}
2815
Evan Cheng2c0dbd02006-03-24 02:58:06 +00002816/// isMOVHLPSMask - Return true if the specified VECTOR_SHUFFLE operand
2817/// specifies a shuffle of elements that is suitable for input to MOVHLPS.
Nate Begeman9008ca62009-04-27 18:41:29 +00002818bool X86::isMOVHLPSMask(ShuffleVectorSDNode *N) {
2819 if (N->getValueType(0).getVectorNumElements() != 4)
Evan Cheng2c0dbd02006-03-24 02:58:06 +00002820 return false;
2821
Evan Cheng2064a2b2006-03-28 06:50:32 +00002822 // Expect bit0 == 6, bit1 == 7, bit2 == 2, bit3 == 3
Nate Begeman9008ca62009-04-27 18:41:29 +00002823 return isUndefOrEqual(N->getMaskElt(0), 6) &&
2824 isUndefOrEqual(N->getMaskElt(1), 7) &&
2825 isUndefOrEqual(N->getMaskElt(2), 2) &&
2826 isUndefOrEqual(N->getMaskElt(3), 3);
Evan Cheng6e56e2c2006-11-07 22:14:24 +00002827}
2828
Nate Begeman0b10b912009-11-07 23:17:15 +00002829/// isMOVHLPS_v_undef_Mask - Special case of isMOVHLPSMask for canonical form
2830/// of vector_shuffle v, v, <2, 3, 2, 3>, i.e. vector_shuffle v, undef,
2831/// <2, 3, 2, 3>
2832bool X86::isMOVHLPS_v_undef_Mask(ShuffleVectorSDNode *N) {
2833 unsigned NumElems = N->getValueType(0).getVectorNumElements();
2834
2835 if (NumElems != 4)
2836 return false;
2837
2838 return isUndefOrEqual(N->getMaskElt(0), 2) &&
2839 isUndefOrEqual(N->getMaskElt(1), 3) &&
2840 isUndefOrEqual(N->getMaskElt(2), 2) &&
2841 isUndefOrEqual(N->getMaskElt(3), 3);
2842}
2843
Evan Cheng5ced1d82006-04-06 23:23:56 +00002844/// isMOVLPMask - Return true if the specified VECTOR_SHUFFLE operand
2845/// specifies a shuffle of elements that is suitable for input to MOVLP{S|D}.
Nate Begeman9008ca62009-04-27 18:41:29 +00002846bool X86::isMOVLPMask(ShuffleVectorSDNode *N) {
2847 unsigned NumElems = N->getValueType(0).getVectorNumElements();
Evan Cheng5ced1d82006-04-06 23:23:56 +00002848
Evan Cheng5ced1d82006-04-06 23:23:56 +00002849 if (NumElems != 2 && NumElems != 4)
2850 return false;
2851
Evan Chengc5cdff22006-04-07 21:53:05 +00002852 for (unsigned i = 0; i < NumElems/2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00002853 if (!isUndefOrEqual(N->getMaskElt(i), i + NumElems))
Evan Chengc5cdff22006-04-07 21:53:05 +00002854 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002855
Evan Chengc5cdff22006-04-07 21:53:05 +00002856 for (unsigned i = NumElems/2; i < NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00002857 if (!isUndefOrEqual(N->getMaskElt(i), i))
Evan Chengc5cdff22006-04-07 21:53:05 +00002858 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002859
2860 return true;
2861}
2862
Nate Begeman0b10b912009-11-07 23:17:15 +00002863/// isMOVLHPSMask - Return true if the specified VECTOR_SHUFFLE operand
2864/// specifies a shuffle of elements that is suitable for input to MOVLHPS.
2865bool X86::isMOVLHPSMask(ShuffleVectorSDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002866 unsigned NumElems = N->getValueType(0).getVectorNumElements();
Evan Cheng5ced1d82006-04-06 23:23:56 +00002867
Evan Cheng5ced1d82006-04-06 23:23:56 +00002868 if (NumElems != 2 && NumElems != 4)
2869 return false;
2870
Evan Chengc5cdff22006-04-07 21:53:05 +00002871 for (unsigned i = 0; i < NumElems/2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00002872 if (!isUndefOrEqual(N->getMaskElt(i), i))
Evan Chengc5cdff22006-04-07 21:53:05 +00002873 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002874
Nate Begeman9008ca62009-04-27 18:41:29 +00002875 for (unsigned i = 0; i < NumElems/2; ++i)
2876 if (!isUndefOrEqual(N->getMaskElt(i + NumElems/2), i + NumElems))
Evan Chengc5cdff22006-04-07 21:53:05 +00002877 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002878
2879 return true;
2880}
2881
Evan Cheng0038e592006-03-28 00:39:58 +00002882/// isUNPCKLMask - Return true if the specified VECTOR_SHUFFLE operand
2883/// specifies a shuffle of elements that is suitable for input to UNPCKL.
Owen Andersone50ed302009-08-10 22:56:29 +00002884static bool isUNPCKLMask(const SmallVectorImpl<int> &Mask, EVT VT,
Rafael Espindola15684b22009-04-24 12:40:33 +00002885 bool V2IsSplat = false) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002886 int NumElts = VT.getVectorNumElements();
Chris Lattner5a88b832007-02-25 07:10:00 +00002887 if (NumElts != 2 && NumElts != 4 && NumElts != 8 && NumElts != 16)
Evan Cheng0038e592006-03-28 00:39:58 +00002888 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002889
Nate Begeman9008ca62009-04-27 18:41:29 +00002890 for (int i = 0, j = 0; i != NumElts; i += 2, ++j) {
2891 int BitI = Mask[i];
2892 int BitI1 = Mask[i+1];
Evan Chengc5cdff22006-04-07 21:53:05 +00002893 if (!isUndefOrEqual(BitI, j))
2894 return false;
Evan Cheng39623da2006-04-20 08:58:49 +00002895 if (V2IsSplat) {
Mon P Wang7bcaefa2009-02-04 01:16:59 +00002896 if (!isUndefOrEqual(BitI1, NumElts))
Evan Cheng39623da2006-04-20 08:58:49 +00002897 return false;
2898 } else {
Chris Lattner5a88b832007-02-25 07:10:00 +00002899 if (!isUndefOrEqual(BitI1, j + NumElts))
Evan Cheng39623da2006-04-20 08:58:49 +00002900 return false;
2901 }
Evan Cheng0038e592006-03-28 00:39:58 +00002902 }
Evan Cheng0038e592006-03-28 00:39:58 +00002903 return true;
2904}
2905
Nate Begeman9008ca62009-04-27 18:41:29 +00002906bool X86::isUNPCKLMask(ShuffleVectorSDNode *N, bool V2IsSplat) {
2907 SmallVector<int, 8> M;
2908 N->getMask(M);
2909 return ::isUNPCKLMask(M, N->getValueType(0), V2IsSplat);
Evan Cheng39623da2006-04-20 08:58:49 +00002910}
2911
Evan Cheng4fcb9222006-03-28 02:43:26 +00002912/// isUNPCKHMask - Return true if the specified VECTOR_SHUFFLE operand
2913/// specifies a shuffle of elements that is suitable for input to UNPCKH.
Eric Christopherfd179292009-08-27 18:07:15 +00002914static bool isUNPCKHMask(const SmallVectorImpl<int> &Mask, EVT VT,
Rafael Espindola15684b22009-04-24 12:40:33 +00002915 bool V2IsSplat = false) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002916 int NumElts = VT.getVectorNumElements();
Chris Lattner5a88b832007-02-25 07:10:00 +00002917 if (NumElts != 2 && NumElts != 4 && NumElts != 8 && NumElts != 16)
Evan Cheng4fcb9222006-03-28 02:43:26 +00002918 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002919
Nate Begeman9008ca62009-04-27 18:41:29 +00002920 for (int i = 0, j = 0; i != NumElts; i += 2, ++j) {
2921 int BitI = Mask[i];
2922 int BitI1 = Mask[i+1];
Chris Lattner5a88b832007-02-25 07:10:00 +00002923 if (!isUndefOrEqual(BitI, j + NumElts/2))
Evan Chengc5cdff22006-04-07 21:53:05 +00002924 return false;
Evan Cheng39623da2006-04-20 08:58:49 +00002925 if (V2IsSplat) {
Chris Lattner5a88b832007-02-25 07:10:00 +00002926 if (isUndefOrEqual(BitI1, NumElts))
Evan Cheng39623da2006-04-20 08:58:49 +00002927 return false;
2928 } else {
Chris Lattner5a88b832007-02-25 07:10:00 +00002929 if (!isUndefOrEqual(BitI1, j + NumElts/2 + NumElts))
Evan Cheng39623da2006-04-20 08:58:49 +00002930 return false;
2931 }
Evan Cheng4fcb9222006-03-28 02:43:26 +00002932 }
Evan Cheng4fcb9222006-03-28 02:43:26 +00002933 return true;
2934}
2935
Nate Begeman9008ca62009-04-27 18:41:29 +00002936bool X86::isUNPCKHMask(ShuffleVectorSDNode *N, bool V2IsSplat) {
2937 SmallVector<int, 8> M;
2938 N->getMask(M);
2939 return ::isUNPCKHMask(M, N->getValueType(0), V2IsSplat);
Evan Cheng39623da2006-04-20 08:58:49 +00002940}
2941
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00002942/// isUNPCKL_v_undef_Mask - Special case of isUNPCKLMask for canonical form
2943/// of vector_shuffle v, v, <0, 4, 1, 5>, i.e. vector_shuffle v, undef,
2944/// <0, 0, 1, 1>
Owen Andersone50ed302009-08-10 22:56:29 +00002945static bool isUNPCKL_v_undef_Mask(const SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002946 int NumElems = VT.getVectorNumElements();
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00002947 if (NumElems != 2 && NumElems != 4 && NumElems != 8 && NumElems != 16)
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00002948 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002949
Nate Begeman9008ca62009-04-27 18:41:29 +00002950 for (int i = 0, j = 0; i != NumElems; i += 2, ++j) {
2951 int BitI = Mask[i];
2952 int BitI1 = Mask[i+1];
Evan Chengc5cdff22006-04-07 21:53:05 +00002953 if (!isUndefOrEqual(BitI, j))
2954 return false;
2955 if (!isUndefOrEqual(BitI1, j))
2956 return false;
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00002957 }
Rafael Espindola15684b22009-04-24 12:40:33 +00002958 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00002959}
2960
Nate Begeman9008ca62009-04-27 18:41:29 +00002961bool X86::isUNPCKL_v_undef_Mask(ShuffleVectorSDNode *N) {
2962 SmallVector<int, 8> M;
2963 N->getMask(M);
2964 return ::isUNPCKL_v_undef_Mask(M, N->getValueType(0));
2965}
2966
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00002967/// isUNPCKH_v_undef_Mask - Special case of isUNPCKHMask for canonical form
2968/// of vector_shuffle v, v, <2, 6, 3, 7>, i.e. vector_shuffle v, undef,
2969/// <2, 2, 3, 3>
Owen Andersone50ed302009-08-10 22:56:29 +00002970static bool isUNPCKH_v_undef_Mask(const SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002971 int NumElems = VT.getVectorNumElements();
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00002972 if (NumElems != 2 && NumElems != 4 && NumElems != 8 && NumElems != 16)
2973 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002974
Nate Begeman9008ca62009-04-27 18:41:29 +00002975 for (int i = 0, j = NumElems / 2; i != NumElems; i += 2, ++j) {
2976 int BitI = Mask[i];
2977 int BitI1 = Mask[i+1];
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00002978 if (!isUndefOrEqual(BitI, j))
2979 return false;
2980 if (!isUndefOrEqual(BitI1, j))
2981 return false;
2982 }
Rafael Espindola15684b22009-04-24 12:40:33 +00002983 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00002984}
2985
Nate Begeman9008ca62009-04-27 18:41:29 +00002986bool X86::isUNPCKH_v_undef_Mask(ShuffleVectorSDNode *N) {
2987 SmallVector<int, 8> M;
2988 N->getMask(M);
2989 return ::isUNPCKH_v_undef_Mask(M, N->getValueType(0));
2990}
2991
Evan Cheng017dcc62006-04-21 01:05:10 +00002992/// isMOVLMask - Return true if the specified VECTOR_SHUFFLE operand
2993/// specifies a shuffle of elements that is suitable for input to MOVSS,
2994/// MOVSD, and MOVD, i.e. setting the lowest element.
Owen Andersone50ed302009-08-10 22:56:29 +00002995static bool isMOVLMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Eli Friedman10415532009-06-06 06:05:10 +00002996 if (VT.getVectorElementType().getSizeInBits() < 32)
Evan Chengd6d1cbd2006-04-11 00:19:04 +00002997 return false;
Eli Friedman10415532009-06-06 06:05:10 +00002998
2999 int NumElts = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00003000
Nate Begeman9008ca62009-04-27 18:41:29 +00003001 if (!isUndefOrEqual(Mask[0], NumElts))
Evan Chengd6d1cbd2006-04-11 00:19:04 +00003002 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003003
Nate Begeman9008ca62009-04-27 18:41:29 +00003004 for (int i = 1; i < NumElts; ++i)
3005 if (!isUndefOrEqual(Mask[i], i))
Evan Chengd6d1cbd2006-04-11 00:19:04 +00003006 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003007
Evan Chengd6d1cbd2006-04-11 00:19:04 +00003008 return true;
3009}
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00003010
Nate Begeman9008ca62009-04-27 18:41:29 +00003011bool X86::isMOVLMask(ShuffleVectorSDNode *N) {
3012 SmallVector<int, 8> M;
3013 N->getMask(M);
3014 return ::isMOVLMask(M, N->getValueType(0));
Evan Cheng39623da2006-04-20 08:58:49 +00003015}
3016
Evan Cheng017dcc62006-04-21 01:05:10 +00003017/// isCommutedMOVL - Returns true if the shuffle mask is except the reverse
3018/// of what x86 movss want. X86 movs requires the lowest element to be lowest
Evan Cheng39623da2006-04-20 08:58:49 +00003019/// element of vector 2 and the other elements to come from vector 1 in order.
Owen Andersone50ed302009-08-10 22:56:29 +00003020static bool isCommutedMOVLMask(const SmallVectorImpl<int> &Mask, EVT VT,
Nate Begeman9008ca62009-04-27 18:41:29 +00003021 bool V2IsSplat = false, bool V2IsUndef = false) {
3022 int NumOps = VT.getVectorNumElements();
Chris Lattner5a88b832007-02-25 07:10:00 +00003023 if (NumOps != 2 && NumOps != 4 && NumOps != 8 && NumOps != 16)
Evan Cheng39623da2006-04-20 08:58:49 +00003024 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003025
Nate Begeman9008ca62009-04-27 18:41:29 +00003026 if (!isUndefOrEqual(Mask[0], 0))
Evan Cheng39623da2006-04-20 08:58:49 +00003027 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003028
Nate Begeman9008ca62009-04-27 18:41:29 +00003029 for (int i = 1; i < NumOps; ++i)
3030 if (!(isUndefOrEqual(Mask[i], i+NumOps) ||
3031 (V2IsUndef && isUndefOrInRange(Mask[i], NumOps, NumOps*2)) ||
3032 (V2IsSplat && isUndefOrEqual(Mask[i], NumOps))))
Evan Cheng8cf723d2006-09-08 01:50:06 +00003033 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003034
Evan Cheng39623da2006-04-20 08:58:49 +00003035 return true;
3036}
3037
Nate Begeman9008ca62009-04-27 18:41:29 +00003038static bool isCommutedMOVL(ShuffleVectorSDNode *N, bool V2IsSplat = false,
Evan Cheng8cf723d2006-09-08 01:50:06 +00003039 bool V2IsUndef = false) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003040 SmallVector<int, 8> M;
3041 N->getMask(M);
3042 return isCommutedMOVLMask(M, N->getValueType(0), V2IsSplat, V2IsUndef);
Evan Cheng39623da2006-04-20 08:58:49 +00003043}
3044
Evan Chengd9539472006-04-14 21:59:03 +00003045/// isMOVSHDUPMask - Return true if the specified VECTOR_SHUFFLE operand
3046/// specifies a shuffle of elements that is suitable for input to MOVSHDUP.
Nate Begeman9008ca62009-04-27 18:41:29 +00003047bool X86::isMOVSHDUPMask(ShuffleVectorSDNode *N) {
3048 if (N->getValueType(0).getVectorNumElements() != 4)
Evan Chengd9539472006-04-14 21:59:03 +00003049 return false;
3050
3051 // Expect 1, 1, 3, 3
Rafael Espindola15684b22009-04-24 12:40:33 +00003052 for (unsigned i = 0; i < 2; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003053 int Elt = N->getMaskElt(i);
3054 if (Elt >= 0 && Elt != 1)
3055 return false;
Rafael Espindola15684b22009-04-24 12:40:33 +00003056 }
Evan Cheng57ebe9f2006-04-15 05:37:34 +00003057
3058 bool HasHi = false;
Evan Chengd9539472006-04-14 21:59:03 +00003059 for (unsigned i = 2; i < 4; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003060 int Elt = N->getMaskElt(i);
3061 if (Elt >= 0 && Elt != 3)
3062 return false;
3063 if (Elt == 3)
3064 HasHi = true;
Evan Chengd9539472006-04-14 21:59:03 +00003065 }
Evan Cheng57ebe9f2006-04-15 05:37:34 +00003066 // Don't use movshdup if it can be done with a shufps.
Nate Begeman9008ca62009-04-27 18:41:29 +00003067 // FIXME: verify that matching u, u, 3, 3 is what we want.
Evan Cheng57ebe9f2006-04-15 05:37:34 +00003068 return HasHi;
Evan Chengd9539472006-04-14 21:59:03 +00003069}
3070
3071/// isMOVSLDUPMask - Return true if the specified VECTOR_SHUFFLE operand
3072/// specifies a shuffle of elements that is suitable for input to MOVSLDUP.
Nate Begeman9008ca62009-04-27 18:41:29 +00003073bool X86::isMOVSLDUPMask(ShuffleVectorSDNode *N) {
3074 if (N->getValueType(0).getVectorNumElements() != 4)
Evan Chengd9539472006-04-14 21:59:03 +00003075 return false;
3076
3077 // Expect 0, 0, 2, 2
Nate Begeman9008ca62009-04-27 18:41:29 +00003078 for (unsigned i = 0; i < 2; ++i)
3079 if (N->getMaskElt(i) > 0)
3080 return false;
Evan Cheng57ebe9f2006-04-15 05:37:34 +00003081
3082 bool HasHi = false;
Evan Chengd9539472006-04-14 21:59:03 +00003083 for (unsigned i = 2; i < 4; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003084 int Elt = N->getMaskElt(i);
3085 if (Elt >= 0 && Elt != 2)
3086 return false;
3087 if (Elt == 2)
3088 HasHi = true;
Evan Chengd9539472006-04-14 21:59:03 +00003089 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003090 // Don't use movsldup if it can be done with a shufps.
Evan Cheng57ebe9f2006-04-15 05:37:34 +00003091 return HasHi;
Evan Chengd9539472006-04-14 21:59:03 +00003092}
3093
Evan Cheng0b457f02008-09-25 20:50:48 +00003094/// isMOVDDUPMask - Return true if the specified VECTOR_SHUFFLE operand
3095/// specifies a shuffle of elements that is suitable for input to MOVDDUP.
Nate Begeman9008ca62009-04-27 18:41:29 +00003096bool X86::isMOVDDUPMask(ShuffleVectorSDNode *N) {
3097 int e = N->getValueType(0).getVectorNumElements() / 2;
Eric Christopherfd179292009-08-27 18:07:15 +00003098
Nate Begeman9008ca62009-04-27 18:41:29 +00003099 for (int i = 0; i < e; ++i)
3100 if (!isUndefOrEqual(N->getMaskElt(i), i))
Evan Cheng0b457f02008-09-25 20:50:48 +00003101 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00003102 for (int i = 0; i < e; ++i)
3103 if (!isUndefOrEqual(N->getMaskElt(e+i), i))
Evan Cheng0b457f02008-09-25 20:50:48 +00003104 return false;
3105 return true;
3106}
3107
Evan Cheng63d33002006-03-22 08:01:21 +00003108/// getShuffleSHUFImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00003109/// the specified VECTOR_SHUFFLE mask with PSHUF* and SHUFP* instructions.
Evan Cheng63d33002006-03-22 08:01:21 +00003110unsigned X86::getShuffleSHUFImmediate(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003111 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
3112 int NumOperands = SVOp->getValueType(0).getVectorNumElements();
3113
Evan Chengb9df0ca2006-03-22 02:53:00 +00003114 unsigned Shift = (NumOperands == 4) ? 2 : 1;
3115 unsigned Mask = 0;
Nate Begeman9008ca62009-04-27 18:41:29 +00003116 for (int i = 0; i < NumOperands; ++i) {
3117 int Val = SVOp->getMaskElt(NumOperands-i-1);
3118 if (Val < 0) Val = 0;
Evan Cheng14aed5e2006-03-24 01:18:28 +00003119 if (Val >= NumOperands) Val -= NumOperands;
Evan Cheng63d33002006-03-22 08:01:21 +00003120 Mask |= Val;
Evan Cheng36b27f32006-03-28 23:41:33 +00003121 if (i != NumOperands - 1)
3122 Mask <<= Shift;
3123 }
Evan Cheng63d33002006-03-22 08:01:21 +00003124 return Mask;
3125}
3126
Evan Cheng506d3df2006-03-29 23:07:14 +00003127/// getShufflePSHUFHWImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00003128/// the specified VECTOR_SHUFFLE mask with the PSHUFHW instruction.
Evan Cheng506d3df2006-03-29 23:07:14 +00003129unsigned X86::getShufflePSHUFHWImmediate(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003130 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
Evan Cheng506d3df2006-03-29 23:07:14 +00003131 unsigned Mask = 0;
3132 // 8 nodes, but we only care about the last 4.
3133 for (unsigned i = 7; i >= 4; --i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003134 int Val = SVOp->getMaskElt(i);
3135 if (Val >= 0)
Mon P Wang7bcaefa2009-02-04 01:16:59 +00003136 Mask |= (Val - 4);
Evan Cheng506d3df2006-03-29 23:07:14 +00003137 if (i != 4)
3138 Mask <<= 2;
3139 }
Evan Cheng506d3df2006-03-29 23:07:14 +00003140 return Mask;
3141}
3142
3143/// getShufflePSHUFLWImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00003144/// the specified VECTOR_SHUFFLE mask with the PSHUFLW instruction.
Evan Cheng506d3df2006-03-29 23:07:14 +00003145unsigned X86::getShufflePSHUFLWImmediate(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003146 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
Evan Cheng506d3df2006-03-29 23:07:14 +00003147 unsigned Mask = 0;
3148 // 8 nodes, but we only care about the first 4.
3149 for (int i = 3; i >= 0; --i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003150 int Val = SVOp->getMaskElt(i);
3151 if (Val >= 0)
3152 Mask |= Val;
Evan Cheng506d3df2006-03-29 23:07:14 +00003153 if (i != 0)
3154 Mask <<= 2;
3155 }
Evan Cheng506d3df2006-03-29 23:07:14 +00003156 return Mask;
3157}
3158
Nate Begemana09008b2009-10-19 02:17:23 +00003159/// getShufflePALIGNRImmediate - Return the appropriate immediate to shuffle
3160/// the specified VECTOR_SHUFFLE mask with the PALIGNR instruction.
3161unsigned X86::getShufflePALIGNRImmediate(SDNode *N) {
3162 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
3163 EVT VVT = N->getValueType(0);
3164 unsigned EltSize = VVT.getVectorElementType().getSizeInBits() >> 3;
3165 int Val = 0;
3166
3167 unsigned i, e;
3168 for (i = 0, e = VVT.getVectorNumElements(); i != e; ++i) {
3169 Val = SVOp->getMaskElt(i);
3170 if (Val >= 0)
3171 break;
3172 }
3173 return (Val - i) * EltSize;
3174}
3175
Evan Cheng37b73872009-07-30 08:33:02 +00003176/// isZeroNode - Returns true if Elt is a constant zero or a floating point
3177/// constant +0.0.
3178bool X86::isZeroNode(SDValue Elt) {
3179 return ((isa<ConstantSDNode>(Elt) &&
Dan Gohmane368b462010-06-18 14:22:04 +00003180 cast<ConstantSDNode>(Elt)->isNullValue()) ||
Evan Cheng37b73872009-07-30 08:33:02 +00003181 (isa<ConstantFPSDNode>(Elt) &&
3182 cast<ConstantFPSDNode>(Elt)->getValueAPF().isPosZero()));
3183}
3184
Nate Begeman9008ca62009-04-27 18:41:29 +00003185/// CommuteVectorShuffle - Swap vector_shuffle operands as well as values in
3186/// their permute mask.
3187static SDValue CommuteVectorShuffle(ShuffleVectorSDNode *SVOp,
3188 SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00003189 EVT VT = SVOp->getValueType(0);
Nate Begeman5a5ca152009-04-29 05:20:52 +00003190 unsigned NumElems = VT.getVectorNumElements();
Nate Begeman9008ca62009-04-27 18:41:29 +00003191 SmallVector<int, 8> MaskVec;
Eric Christopherfd179292009-08-27 18:07:15 +00003192
Nate Begeman5a5ca152009-04-29 05:20:52 +00003193 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003194 int idx = SVOp->getMaskElt(i);
3195 if (idx < 0)
3196 MaskVec.push_back(idx);
Nate Begeman5a5ca152009-04-29 05:20:52 +00003197 else if (idx < (int)NumElems)
Nate Begeman9008ca62009-04-27 18:41:29 +00003198 MaskVec.push_back(idx + NumElems);
Evan Cheng5ced1d82006-04-06 23:23:56 +00003199 else
Nate Begeman9008ca62009-04-27 18:41:29 +00003200 MaskVec.push_back(idx - NumElems);
Evan Cheng5ced1d82006-04-06 23:23:56 +00003201 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003202 return DAG.getVectorShuffle(VT, SVOp->getDebugLoc(), SVOp->getOperand(1),
3203 SVOp->getOperand(0), &MaskVec[0]);
Evan Cheng5ced1d82006-04-06 23:23:56 +00003204}
3205
Evan Cheng779ccea2007-12-07 21:30:01 +00003206/// CommuteVectorShuffleMask - Change values in a shuffle permute mask assuming
3207/// the two vector operands have swapped position.
Owen Andersone50ed302009-08-10 22:56:29 +00003208static void CommuteVectorShuffleMask(SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman5a5ca152009-04-29 05:20:52 +00003209 unsigned NumElems = VT.getVectorNumElements();
3210 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003211 int idx = Mask[i];
3212 if (idx < 0)
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003213 continue;
Nate Begeman5a5ca152009-04-29 05:20:52 +00003214 else if (idx < (int)NumElems)
Nate Begeman9008ca62009-04-27 18:41:29 +00003215 Mask[i] = idx + NumElems;
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003216 else
Nate Begeman9008ca62009-04-27 18:41:29 +00003217 Mask[i] = idx - NumElems;
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003218 }
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003219}
3220
Evan Cheng533a0aa2006-04-19 20:35:22 +00003221/// ShouldXformToMOVHLPS - Return true if the node should be transformed to
3222/// match movhlps. The lower half elements should come from upper half of
3223/// V1 (and in order), and the upper half elements should come from the upper
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00003224/// half of V2 (and in order).
Nate Begeman9008ca62009-04-27 18:41:29 +00003225static bool ShouldXformToMOVHLPS(ShuffleVectorSDNode *Op) {
3226 if (Op->getValueType(0).getVectorNumElements() != 4)
Evan Cheng533a0aa2006-04-19 20:35:22 +00003227 return false;
3228 for (unsigned i = 0, e = 2; i != e; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003229 if (!isUndefOrEqual(Op->getMaskElt(i), i+2))
Evan Cheng533a0aa2006-04-19 20:35:22 +00003230 return false;
3231 for (unsigned i = 2; i != 4; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003232 if (!isUndefOrEqual(Op->getMaskElt(i), i+4))
Evan Cheng533a0aa2006-04-19 20:35:22 +00003233 return false;
3234 return true;
3235}
3236
Evan Cheng5ced1d82006-04-06 23:23:56 +00003237/// isScalarLoadToVector - Returns true if the node is a scalar load that
Evan Cheng7e2ff772008-05-08 00:57:18 +00003238/// is promoted to a vector. It also returns the LoadSDNode by reference if
3239/// required.
3240static bool isScalarLoadToVector(SDNode *N, LoadSDNode **LD = NULL) {
Evan Cheng0b457f02008-09-25 20:50:48 +00003241 if (N->getOpcode() != ISD::SCALAR_TO_VECTOR)
3242 return false;
3243 N = N->getOperand(0).getNode();
3244 if (!ISD::isNON_EXTLoad(N))
3245 return false;
3246 if (LD)
3247 *LD = cast<LoadSDNode>(N);
3248 return true;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003249}
3250
Evan Cheng533a0aa2006-04-19 20:35:22 +00003251/// ShouldXformToMOVLP{S|D} - Return true if the node should be transformed to
3252/// match movlp{s|d}. The lower half elements should come from lower half of
3253/// V1 (and in order), and the upper half elements should come from the upper
3254/// half of V2 (and in order). And since V1 will become the source of the
3255/// MOVLP, it must be either a vector load or a scalar load to vector.
Nate Begeman9008ca62009-04-27 18:41:29 +00003256static bool ShouldXformToMOVLP(SDNode *V1, SDNode *V2,
3257 ShuffleVectorSDNode *Op) {
Evan Cheng466685d2006-10-09 20:57:25 +00003258 if (!ISD::isNON_EXTLoad(V1) && !isScalarLoadToVector(V1))
Evan Cheng533a0aa2006-04-19 20:35:22 +00003259 return false;
Evan Cheng23425f52006-10-09 21:39:25 +00003260 // Is V2 is a vector load, don't do this transformation. We will try to use
3261 // load folding shufps op.
3262 if (ISD::isNON_EXTLoad(V2))
3263 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003264
Nate Begeman5a5ca152009-04-29 05:20:52 +00003265 unsigned NumElems = Op->getValueType(0).getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00003266
Evan Cheng533a0aa2006-04-19 20:35:22 +00003267 if (NumElems != 2 && NumElems != 4)
3268 return false;
Nate Begeman5a5ca152009-04-29 05:20:52 +00003269 for (unsigned i = 0, e = NumElems/2; i != e; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003270 if (!isUndefOrEqual(Op->getMaskElt(i), i))
Evan Cheng533a0aa2006-04-19 20:35:22 +00003271 return false;
Nate Begeman5a5ca152009-04-29 05:20:52 +00003272 for (unsigned i = NumElems/2; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003273 if (!isUndefOrEqual(Op->getMaskElt(i), i+NumElems))
Evan Cheng533a0aa2006-04-19 20:35:22 +00003274 return false;
3275 return true;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003276}
3277
Evan Cheng39623da2006-04-20 08:58:49 +00003278/// isSplatVector - Returns true if N is a BUILD_VECTOR node whose elements are
3279/// all the same.
3280static bool isSplatVector(SDNode *N) {
3281 if (N->getOpcode() != ISD::BUILD_VECTOR)
3282 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003283
Dan Gohman475871a2008-07-27 21:46:04 +00003284 SDValue SplatValue = N->getOperand(0);
Evan Cheng39623da2006-04-20 08:58:49 +00003285 for (unsigned i = 1, e = N->getNumOperands(); i != e; ++i)
3286 if (N->getOperand(i) != SplatValue)
Evan Cheng5ced1d82006-04-06 23:23:56 +00003287 return false;
3288 return true;
3289}
3290
Evan Cheng213d2cf2007-05-17 18:45:50 +00003291/// isZeroShuffle - Returns true if N is a VECTOR_SHUFFLE that can be resolved
Eric Christopherfd179292009-08-27 18:07:15 +00003292/// to an zero vector.
Nate Begeman5a5ca152009-04-29 05:20:52 +00003293/// FIXME: move to dag combiner / method on ShuffleVectorSDNode
Nate Begeman9008ca62009-04-27 18:41:29 +00003294static bool isZeroShuffle(ShuffleVectorSDNode *N) {
Dan Gohman475871a2008-07-27 21:46:04 +00003295 SDValue V1 = N->getOperand(0);
3296 SDValue V2 = N->getOperand(1);
Nate Begeman5a5ca152009-04-29 05:20:52 +00003297 unsigned NumElems = N->getValueType(0).getVectorNumElements();
3298 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003299 int Idx = N->getMaskElt(i);
Nate Begeman5a5ca152009-04-29 05:20:52 +00003300 if (Idx >= (int)NumElems) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003301 unsigned Opc = V2.getOpcode();
Rafael Espindola15684b22009-04-24 12:40:33 +00003302 if (Opc == ISD::UNDEF || ISD::isBuildVectorAllZeros(V2.getNode()))
3303 continue;
Evan Cheng37b73872009-07-30 08:33:02 +00003304 if (Opc != ISD::BUILD_VECTOR ||
3305 !X86::isZeroNode(V2.getOperand(Idx-NumElems)))
Nate Begeman9008ca62009-04-27 18:41:29 +00003306 return false;
3307 } else if (Idx >= 0) {
3308 unsigned Opc = V1.getOpcode();
3309 if (Opc == ISD::UNDEF || ISD::isBuildVectorAllZeros(V1.getNode()))
3310 continue;
Evan Cheng37b73872009-07-30 08:33:02 +00003311 if (Opc != ISD::BUILD_VECTOR ||
3312 !X86::isZeroNode(V1.getOperand(Idx)))
Chris Lattner8a594482007-11-25 00:24:49 +00003313 return false;
Evan Cheng213d2cf2007-05-17 18:45:50 +00003314 }
3315 }
3316 return true;
3317}
3318
3319/// getZeroVector - Returns a vector of specified type with all zero elements.
3320///
Owen Andersone50ed302009-08-10 22:56:29 +00003321static SDValue getZeroVector(EVT VT, bool HasSSE2, SelectionDAG &DAG,
Dale Johannesenace16102009-02-03 19:33:06 +00003322 DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003323 assert(VT.isVector() && "Expected a vector type");
Scott Michelfdc40a02009-02-17 22:15:04 +00003324
Chris Lattner8a594482007-11-25 00:24:49 +00003325 // Always build zero vectors as <4 x i32> or <2 x i32> bitcasted to their dest
3326 // type. This ensures they get CSE'd.
Dan Gohman475871a2008-07-27 21:46:04 +00003327 SDValue Vec;
Duncan Sands83ec4b62008-06-06 12:08:01 +00003328 if (VT.getSizeInBits() == 64) { // MMX
Owen Anderson825b72b2009-08-11 20:47:22 +00003329 SDValue Cst = DAG.getTargetConstant(0, MVT::i32);
3330 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v2i32, Cst, Cst);
Evan Chengf0df0312008-05-15 08:39:06 +00003331 } else if (HasSSE2) { // SSE2
Owen Anderson825b72b2009-08-11 20:47:22 +00003332 SDValue Cst = DAG.getTargetConstant(0, MVT::i32);
3333 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst);
Evan Chengf0df0312008-05-15 08:39:06 +00003334 } else { // SSE1
Owen Anderson825b72b2009-08-11 20:47:22 +00003335 SDValue Cst = DAG.getTargetConstantFP(+0.0, MVT::f32);
3336 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4f32, Cst, Cst, Cst, Cst);
Evan Chengf0df0312008-05-15 08:39:06 +00003337 }
Dale Johannesenace16102009-02-03 19:33:06 +00003338 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Vec);
Evan Cheng213d2cf2007-05-17 18:45:50 +00003339}
3340
Chris Lattner8a594482007-11-25 00:24:49 +00003341/// getOnesVector - Returns a vector of specified type with all bits set.
3342///
Owen Andersone50ed302009-08-10 22:56:29 +00003343static SDValue getOnesVector(EVT VT, SelectionDAG &DAG, DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003344 assert(VT.isVector() && "Expected a vector type");
Scott Michelfdc40a02009-02-17 22:15:04 +00003345
Chris Lattner8a594482007-11-25 00:24:49 +00003346 // Always build ones vectors as <4 x i32> or <2 x i32> bitcasted to their dest
3347 // type. This ensures they get CSE'd.
Owen Anderson825b72b2009-08-11 20:47:22 +00003348 SDValue Cst = DAG.getTargetConstant(~0U, MVT::i32);
Dan Gohman475871a2008-07-27 21:46:04 +00003349 SDValue Vec;
Duncan Sands83ec4b62008-06-06 12:08:01 +00003350 if (VT.getSizeInBits() == 64) // MMX
Owen Anderson825b72b2009-08-11 20:47:22 +00003351 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v2i32, Cst, Cst);
Chris Lattner8a594482007-11-25 00:24:49 +00003352 else // SSE
Owen Anderson825b72b2009-08-11 20:47:22 +00003353 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst);
Dale Johannesenace16102009-02-03 19:33:06 +00003354 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Vec);
Chris Lattner8a594482007-11-25 00:24:49 +00003355}
3356
3357
Evan Cheng39623da2006-04-20 08:58:49 +00003358/// NormalizeMask - V2 is a splat, modify the mask (if needed) so all elements
3359/// that point to V2 points to its first element.
Nate Begeman9008ca62009-04-27 18:41:29 +00003360static SDValue NormalizeMask(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00003361 EVT VT = SVOp->getValueType(0);
Nate Begeman5a5ca152009-04-29 05:20:52 +00003362 unsigned NumElems = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00003363
Evan Cheng39623da2006-04-20 08:58:49 +00003364 bool Changed = false;
Nate Begeman9008ca62009-04-27 18:41:29 +00003365 SmallVector<int, 8> MaskVec;
3366 SVOp->getMask(MaskVec);
Eric Christopherfd179292009-08-27 18:07:15 +00003367
Nate Begeman5a5ca152009-04-29 05:20:52 +00003368 for (unsigned i = 0; i != NumElems; ++i) {
3369 if (MaskVec[i] > (int)NumElems) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003370 MaskVec[i] = NumElems;
3371 Changed = true;
Evan Cheng39623da2006-04-20 08:58:49 +00003372 }
Evan Cheng39623da2006-04-20 08:58:49 +00003373 }
Evan Cheng39623da2006-04-20 08:58:49 +00003374 if (Changed)
Nate Begeman9008ca62009-04-27 18:41:29 +00003375 return DAG.getVectorShuffle(VT, SVOp->getDebugLoc(), SVOp->getOperand(0),
3376 SVOp->getOperand(1), &MaskVec[0]);
3377 return SDValue(SVOp, 0);
Evan Cheng39623da2006-04-20 08:58:49 +00003378}
3379
Evan Cheng017dcc62006-04-21 01:05:10 +00003380/// getMOVLMask - Returns a vector_shuffle mask for an movs{s|d}, movd
3381/// operation of specified width.
Owen Andersone50ed302009-08-10 22:56:29 +00003382static SDValue getMOVL(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00003383 SDValue V2) {
3384 unsigned NumElems = VT.getVectorNumElements();
3385 SmallVector<int, 8> Mask;
3386 Mask.push_back(NumElems);
Evan Cheng39623da2006-04-20 08:58:49 +00003387 for (unsigned i = 1; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003388 Mask.push_back(i);
3389 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Evan Cheng39623da2006-04-20 08:58:49 +00003390}
3391
Nate Begeman9008ca62009-04-27 18:41:29 +00003392/// getUnpackl - Returns a vector_shuffle node for an unpackl operation.
Owen Andersone50ed302009-08-10 22:56:29 +00003393static SDValue getUnpackl(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00003394 SDValue V2) {
3395 unsigned NumElems = VT.getVectorNumElements();
3396 SmallVector<int, 8> Mask;
Evan Chengc575ca22006-04-17 20:43:08 +00003397 for (unsigned i = 0, e = NumElems/2; i != e; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003398 Mask.push_back(i);
3399 Mask.push_back(i + NumElems);
Evan Chengc575ca22006-04-17 20:43:08 +00003400 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003401 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Evan Chengc575ca22006-04-17 20:43:08 +00003402}
3403
Nate Begeman9008ca62009-04-27 18:41:29 +00003404/// getUnpackhMask - Returns a vector_shuffle node for an unpackh operation.
Owen Andersone50ed302009-08-10 22:56:29 +00003405static SDValue getUnpackh(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00003406 SDValue V2) {
3407 unsigned NumElems = VT.getVectorNumElements();
Evan Cheng39623da2006-04-20 08:58:49 +00003408 unsigned Half = NumElems/2;
Nate Begeman9008ca62009-04-27 18:41:29 +00003409 SmallVector<int, 8> Mask;
Evan Cheng39623da2006-04-20 08:58:49 +00003410 for (unsigned i = 0; i != Half; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003411 Mask.push_back(i + Half);
3412 Mask.push_back(i + NumElems + Half);
Evan Cheng39623da2006-04-20 08:58:49 +00003413 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003414 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Chris Lattner62098042008-03-09 01:05:04 +00003415}
3416
Evan Cheng0c0f83f2008-04-05 00:30:36 +00003417/// PromoteSplat - Promote a splat of v4f32, v8i16 or v16i8 to v4i32.
Eric Christopherfd179292009-08-27 18:07:15 +00003418static SDValue PromoteSplat(ShuffleVectorSDNode *SV, SelectionDAG &DAG,
Nate Begeman9008ca62009-04-27 18:41:29 +00003419 bool HasSSE2) {
3420 if (SV->getValueType(0).getVectorNumElements() <= 4)
3421 return SDValue(SV, 0);
Eric Christopherfd179292009-08-27 18:07:15 +00003422
Owen Anderson825b72b2009-08-11 20:47:22 +00003423 EVT PVT = MVT::v4f32;
Owen Andersone50ed302009-08-10 22:56:29 +00003424 EVT VT = SV->getValueType(0);
Nate Begeman9008ca62009-04-27 18:41:29 +00003425 DebugLoc dl = SV->getDebugLoc();
3426 SDValue V1 = SV->getOperand(0);
3427 int NumElems = VT.getVectorNumElements();
3428 int EltNo = SV->getSplatIndex();
Rafael Espindola15684b22009-04-24 12:40:33 +00003429
Nate Begeman9008ca62009-04-27 18:41:29 +00003430 // unpack elements to the correct location
3431 while (NumElems > 4) {
3432 if (EltNo < NumElems/2) {
3433 V1 = getUnpackl(DAG, dl, VT, V1, V1);
3434 } else {
3435 V1 = getUnpackh(DAG, dl, VT, V1, V1);
3436 EltNo -= NumElems/2;
3437 }
3438 NumElems >>= 1;
3439 }
Eric Christopherfd179292009-08-27 18:07:15 +00003440
Nate Begeman9008ca62009-04-27 18:41:29 +00003441 // Perform the splat.
3442 int SplatMask[4] = { EltNo, EltNo, EltNo, EltNo };
Dale Johannesenace16102009-02-03 19:33:06 +00003443 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, PVT, V1);
Nate Begeman9008ca62009-04-27 18:41:29 +00003444 V1 = DAG.getVectorShuffle(PVT, dl, V1, DAG.getUNDEF(PVT), &SplatMask[0]);
3445 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, V1);
Evan Chengc575ca22006-04-17 20:43:08 +00003446}
3447
Evan Chengba05f722006-04-21 23:03:30 +00003448/// getShuffleVectorZeroOrUndef - Return a vector_shuffle of the specified
Chris Lattner8a594482007-11-25 00:24:49 +00003449/// vector of zero or undef vector. This produces a shuffle where the low
3450/// element of V2 is swizzled into the zero/undef vector, landing at element
3451/// Idx. This produces a shuffle mask like 4,1,2,3 (idx=0) or 0,1,2,4 (idx=3).
Dan Gohman475871a2008-07-27 21:46:04 +00003452static SDValue getShuffleVectorZeroOrUndef(SDValue V2, unsigned Idx,
Evan Chengf0df0312008-05-15 08:39:06 +00003453 bool isZero, bool HasSSE2,
3454 SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00003455 EVT VT = V2.getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00003456 SDValue V1 = isZero
Nate Begeman9008ca62009-04-27 18:41:29 +00003457 ? getZeroVector(VT, HasSSE2, DAG, V2.getDebugLoc()) : DAG.getUNDEF(VT);
3458 unsigned NumElems = VT.getVectorNumElements();
3459 SmallVector<int, 16> MaskVec;
Chris Lattner8a594482007-11-25 00:24:49 +00003460 for (unsigned i = 0; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003461 // If this is the insertion idx, put the low elt of V2 here.
3462 MaskVec.push_back(i == Idx ? NumElems : i);
3463 return DAG.getVectorShuffle(VT, V2.getDebugLoc(), V1, V2, &MaskVec[0]);
Evan Cheng017dcc62006-04-21 01:05:10 +00003464}
3465
Evan Chengf26ffe92008-05-29 08:22:04 +00003466/// getNumOfConsecutiveZeros - Return the number of elements in a result of
3467/// a shuffle that is zero.
3468static
Nate Begeman9008ca62009-04-27 18:41:29 +00003469unsigned getNumOfConsecutiveZeros(ShuffleVectorSDNode *SVOp, int NumElems,
3470 bool Low, SelectionDAG &DAG) {
Evan Chengf26ffe92008-05-29 08:22:04 +00003471 unsigned NumZeros = 0;
Nate Begeman9008ca62009-04-27 18:41:29 +00003472 for (int i = 0; i < NumElems; ++i) {
Evan Chengab262272008-06-25 20:52:59 +00003473 unsigned Index = Low ? i : NumElems-i-1;
Nate Begeman9008ca62009-04-27 18:41:29 +00003474 int Idx = SVOp->getMaskElt(Index);
3475 if (Idx < 0) {
Evan Chengf26ffe92008-05-29 08:22:04 +00003476 ++NumZeros;
3477 continue;
3478 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003479 SDValue Elt = DAG.getShuffleScalarElt(SVOp, Index);
Evan Cheng37b73872009-07-30 08:33:02 +00003480 if (Elt.getNode() && X86::isZeroNode(Elt))
Evan Chengf26ffe92008-05-29 08:22:04 +00003481 ++NumZeros;
3482 else
3483 break;
3484 }
3485 return NumZeros;
3486}
3487
3488/// isVectorShift - Returns true if the shuffle can be implemented as a
3489/// logical left or right shift of a vector.
Nate Begeman9008ca62009-04-27 18:41:29 +00003490/// FIXME: split into pslldqi, psrldqi, palignr variants.
3491static bool isVectorShift(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG,
Dan Gohman475871a2008-07-27 21:46:04 +00003492 bool &isLeft, SDValue &ShVal, unsigned &ShAmt) {
John McCallb1fb4492010-04-07 01:49:15 +00003493 unsigned NumElems = SVOp->getValueType(0).getVectorNumElements();
Evan Chengf26ffe92008-05-29 08:22:04 +00003494
3495 isLeft = true;
Nate Begeman9008ca62009-04-27 18:41:29 +00003496 unsigned NumZeros = getNumOfConsecutiveZeros(SVOp, NumElems, true, DAG);
Evan Chengf26ffe92008-05-29 08:22:04 +00003497 if (!NumZeros) {
3498 isLeft = false;
Nate Begeman9008ca62009-04-27 18:41:29 +00003499 NumZeros = getNumOfConsecutiveZeros(SVOp, NumElems, false, DAG);
Evan Chengf26ffe92008-05-29 08:22:04 +00003500 if (!NumZeros)
3501 return false;
3502 }
Evan Chengf26ffe92008-05-29 08:22:04 +00003503 bool SeenV1 = false;
3504 bool SeenV2 = false;
John McCallb1fb4492010-04-07 01:49:15 +00003505 for (unsigned i = NumZeros; i < NumElems; ++i) {
3506 unsigned Val = isLeft ? (i - NumZeros) : i;
3507 int Idx_ = SVOp->getMaskElt(isLeft ? i : (i - NumZeros));
3508 if (Idx_ < 0)
Evan Chengf26ffe92008-05-29 08:22:04 +00003509 continue;
John McCallb1fb4492010-04-07 01:49:15 +00003510 unsigned Idx = (unsigned) Idx_;
Nate Begeman9008ca62009-04-27 18:41:29 +00003511 if (Idx < NumElems)
Evan Chengf26ffe92008-05-29 08:22:04 +00003512 SeenV1 = true;
3513 else {
Nate Begeman9008ca62009-04-27 18:41:29 +00003514 Idx -= NumElems;
Evan Chengf26ffe92008-05-29 08:22:04 +00003515 SeenV2 = true;
3516 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003517 if (Idx != Val)
Evan Chengf26ffe92008-05-29 08:22:04 +00003518 return false;
3519 }
3520 if (SeenV1 && SeenV2)
3521 return false;
3522
Nate Begeman9008ca62009-04-27 18:41:29 +00003523 ShVal = SeenV1 ? SVOp->getOperand(0) : SVOp->getOperand(1);
Evan Chengf26ffe92008-05-29 08:22:04 +00003524 ShAmt = NumZeros;
3525 return true;
3526}
3527
3528
Evan Chengc78d3b42006-04-24 18:01:45 +00003529/// LowerBuildVectorv16i8 - Custom lower build_vector of v16i8.
3530///
Dan Gohman475871a2008-07-27 21:46:04 +00003531static SDValue LowerBuildVectorv16i8(SDValue Op, unsigned NonZeros,
Evan Chengc78d3b42006-04-24 18:01:45 +00003532 unsigned NumNonZero, unsigned NumZero,
Dan Gohmand858e902010-04-17 15:26:15 +00003533 SelectionDAG &DAG,
3534 const TargetLowering &TLI) {
Evan Chengc78d3b42006-04-24 18:01:45 +00003535 if (NumNonZero > 8)
Dan Gohman475871a2008-07-27 21:46:04 +00003536 return SDValue();
Evan Chengc78d3b42006-04-24 18:01:45 +00003537
Dale Johannesen6f38cb62009-02-07 19:59:05 +00003538 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00003539 SDValue V(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00003540 bool First = true;
3541 for (unsigned i = 0; i < 16; ++i) {
3542 bool ThisIsNonZero = (NonZeros & (1 << i)) != 0;
3543 if (ThisIsNonZero && First) {
3544 if (NumZero)
Owen Anderson825b72b2009-08-11 20:47:22 +00003545 V = getZeroVector(MVT::v8i16, true, DAG, dl);
Evan Chengc78d3b42006-04-24 18:01:45 +00003546 else
Owen Anderson825b72b2009-08-11 20:47:22 +00003547 V = DAG.getUNDEF(MVT::v8i16);
Evan Chengc78d3b42006-04-24 18:01:45 +00003548 First = false;
3549 }
3550
3551 if ((i & 1) != 0) {
Dan Gohman475871a2008-07-27 21:46:04 +00003552 SDValue ThisElt(0, 0), LastElt(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00003553 bool LastIsNonZero = (NonZeros & (1 << (i-1))) != 0;
3554 if (LastIsNonZero) {
Scott Michelfdc40a02009-02-17 22:15:04 +00003555 LastElt = DAG.getNode(ISD::ZERO_EXTEND, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003556 MVT::i16, Op.getOperand(i-1));
Evan Chengc78d3b42006-04-24 18:01:45 +00003557 }
3558 if (ThisIsNonZero) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003559 ThisElt = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i16, Op.getOperand(i));
3560 ThisElt = DAG.getNode(ISD::SHL, dl, MVT::i16,
3561 ThisElt, DAG.getConstant(8, MVT::i8));
Evan Chengc78d3b42006-04-24 18:01:45 +00003562 if (LastIsNonZero)
Owen Anderson825b72b2009-08-11 20:47:22 +00003563 ThisElt = DAG.getNode(ISD::OR, dl, MVT::i16, ThisElt, LastElt);
Evan Chengc78d3b42006-04-24 18:01:45 +00003564 } else
3565 ThisElt = LastElt;
3566
Gabor Greifba36cb52008-08-28 21:40:38 +00003567 if (ThisElt.getNode())
Owen Anderson825b72b2009-08-11 20:47:22 +00003568 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, V, ThisElt,
Chris Lattner0bd48932008-01-17 07:00:52 +00003569 DAG.getIntPtrConstant(i/2));
Evan Chengc78d3b42006-04-24 18:01:45 +00003570 }
3571 }
3572
Owen Anderson825b72b2009-08-11 20:47:22 +00003573 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, V);
Evan Chengc78d3b42006-04-24 18:01:45 +00003574}
3575
Bill Wendlinga348c562007-03-22 18:42:45 +00003576/// LowerBuildVectorv8i16 - Custom lower build_vector of v8i16.
Evan Chengc78d3b42006-04-24 18:01:45 +00003577///
Dan Gohman475871a2008-07-27 21:46:04 +00003578static SDValue LowerBuildVectorv8i16(SDValue Op, unsigned NonZeros,
Dan Gohmand858e902010-04-17 15:26:15 +00003579 unsigned NumNonZero, unsigned NumZero,
3580 SelectionDAG &DAG,
3581 const TargetLowering &TLI) {
Evan Chengc78d3b42006-04-24 18:01:45 +00003582 if (NumNonZero > 4)
Dan Gohman475871a2008-07-27 21:46:04 +00003583 return SDValue();
Evan Chengc78d3b42006-04-24 18:01:45 +00003584
Dale Johannesen6f38cb62009-02-07 19:59:05 +00003585 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00003586 SDValue V(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00003587 bool First = true;
3588 for (unsigned i = 0; i < 8; ++i) {
3589 bool isNonZero = (NonZeros & (1 << i)) != 0;
3590 if (isNonZero) {
3591 if (First) {
3592 if (NumZero)
Owen Anderson825b72b2009-08-11 20:47:22 +00003593 V = getZeroVector(MVT::v8i16, true, DAG, dl);
Evan Chengc78d3b42006-04-24 18:01:45 +00003594 else
Owen Anderson825b72b2009-08-11 20:47:22 +00003595 V = DAG.getUNDEF(MVT::v8i16);
Evan Chengc78d3b42006-04-24 18:01:45 +00003596 First = false;
3597 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003598 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003599 MVT::v8i16, V, Op.getOperand(i),
Chris Lattner0bd48932008-01-17 07:00:52 +00003600 DAG.getIntPtrConstant(i));
Evan Chengc78d3b42006-04-24 18:01:45 +00003601 }
3602 }
3603
3604 return V;
3605}
3606
Evan Chengf26ffe92008-05-29 08:22:04 +00003607/// getVShift - Return a vector logical shift node.
3608///
Owen Andersone50ed302009-08-10 22:56:29 +00003609static SDValue getVShift(bool isLeft, EVT VT, SDValue SrcOp,
Nate Begeman9008ca62009-04-27 18:41:29 +00003610 unsigned NumBits, SelectionDAG &DAG,
3611 const TargetLowering &TLI, DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003612 bool isMMX = VT.getSizeInBits() == 64;
Owen Anderson825b72b2009-08-11 20:47:22 +00003613 EVT ShVT = isMMX ? MVT::v1i64 : MVT::v2i64;
Evan Chengf26ffe92008-05-29 08:22:04 +00003614 unsigned Opc = isLeft ? X86ISD::VSHL : X86ISD::VSRL;
Dale Johannesenace16102009-02-03 19:33:06 +00003615 SrcOp = DAG.getNode(ISD::BIT_CONVERT, dl, ShVT, SrcOp);
3616 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
3617 DAG.getNode(Opc, dl, ShVT, SrcOp,
Gabor Greif327ef032008-08-28 23:19:51 +00003618 DAG.getConstant(NumBits, TLI.getShiftAmountTy())));
Evan Chengf26ffe92008-05-29 08:22:04 +00003619}
3620
Dan Gohman475871a2008-07-27 21:46:04 +00003621SDValue
Evan Chengc3630942009-12-09 21:00:30 +00003622X86TargetLowering::LowerAsSplatVectorLoad(SDValue SrcOp, EVT VT, DebugLoc dl,
Dan Gohmand858e902010-04-17 15:26:15 +00003623 SelectionDAG &DAG) const {
Evan Chengc3630942009-12-09 21:00:30 +00003624
3625 // Check if the scalar load can be widened into a vector load. And if
3626 // the address is "base + cst" see if the cst can be "absorbed" into
3627 // the shuffle mask.
3628 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(SrcOp)) {
3629 SDValue Ptr = LD->getBasePtr();
3630 if (!ISD::isNormalLoad(LD) || LD->isVolatile())
3631 return SDValue();
3632 EVT PVT = LD->getValueType(0);
3633 if (PVT != MVT::i32 && PVT != MVT::f32)
3634 return SDValue();
3635
3636 int FI = -1;
3637 int64_t Offset = 0;
3638 if (FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(Ptr)) {
3639 FI = FINode->getIndex();
3640 Offset = 0;
3641 } else if (Ptr.getOpcode() == ISD::ADD &&
3642 isa<ConstantSDNode>(Ptr.getOperand(1)) &&
3643 isa<FrameIndexSDNode>(Ptr.getOperand(0))) {
3644 FI = cast<FrameIndexSDNode>(Ptr.getOperand(0))->getIndex();
3645 Offset = Ptr.getConstantOperandVal(1);
3646 Ptr = Ptr.getOperand(0);
3647 } else {
3648 return SDValue();
3649 }
3650
3651 SDValue Chain = LD->getChain();
3652 // Make sure the stack object alignment is at least 16.
3653 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
3654 if (DAG.InferPtrAlignment(Ptr) < 16) {
3655 if (MFI->isFixedObjectIndex(FI)) {
Eric Christophere9625cf2010-01-23 06:02:43 +00003656 // Can't change the alignment. FIXME: It's possible to compute
3657 // the exact stack offset and reference FI + adjust offset instead.
3658 // If someone *really* cares about this. That's the way to implement it.
3659 return SDValue();
Evan Chengc3630942009-12-09 21:00:30 +00003660 } else {
3661 MFI->setObjectAlignment(FI, 16);
3662 }
3663 }
3664
3665 // (Offset % 16) must be multiple of 4. Then address is then
3666 // Ptr + (Offset & ~15).
3667 if (Offset < 0)
3668 return SDValue();
3669 if ((Offset % 16) & 3)
3670 return SDValue();
3671 int64_t StartOffset = Offset & ~15;
3672 if (StartOffset)
3673 Ptr = DAG.getNode(ISD::ADD, Ptr.getDebugLoc(), Ptr.getValueType(),
3674 Ptr,DAG.getConstant(StartOffset, Ptr.getValueType()));
3675
3676 int EltNo = (Offset - StartOffset) >> 2;
3677 int Mask[4] = { EltNo, EltNo, EltNo, EltNo };
3678 EVT VT = (PVT == MVT::i32) ? MVT::v4i32 : MVT::v4f32;
David Greene67c9d422010-02-15 16:53:33 +00003679 SDValue V1 = DAG.getLoad(VT, dl, Chain, Ptr,LD->getSrcValue(),0,
3680 false, false, 0);
Evan Chengc3630942009-12-09 21:00:30 +00003681 // Canonicalize it to a v4i32 shuffle.
3682 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v4i32, V1);
3683 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
3684 DAG.getVectorShuffle(MVT::v4i32, dl, V1,
3685 DAG.getUNDEF(MVT::v4i32), &Mask[0]));
3686 }
3687
3688 return SDValue();
3689}
3690
Nate Begeman1449f292010-03-24 22:19:06 +00003691/// EltsFromConsecutiveLoads - Given the initializing elements 'Elts' of a
3692/// vector of type 'VT', see if the elements can be replaced by a single large
3693/// load which has the same value as a build_vector whose operands are 'elts'.
3694///
3695/// Example: <load i32 *a, load i32 *a+4, undef, undef> -> zextload a
3696///
3697/// FIXME: we'd also like to handle the case where the last elements are zero
3698/// rather than undef via VZEXT_LOAD, but we do not detect that case today.
3699/// There's even a handy isZeroNode for that purpose.
Nate Begemanfdea31a2010-03-24 20:49:50 +00003700static SDValue EltsFromConsecutiveLoads(EVT VT, SmallVectorImpl<SDValue> &Elts,
3701 DebugLoc &dl, SelectionDAG &DAG) {
3702 EVT EltVT = VT.getVectorElementType();
3703 unsigned NumElems = Elts.size();
3704
Nate Begemanfdea31a2010-03-24 20:49:50 +00003705 LoadSDNode *LDBase = NULL;
3706 unsigned LastLoadedElt = -1U;
Nate Begeman1449f292010-03-24 22:19:06 +00003707
3708 // For each element in the initializer, see if we've found a load or an undef.
3709 // If we don't find an initial load element, or later load elements are
3710 // non-consecutive, bail out.
Nate Begemanfdea31a2010-03-24 20:49:50 +00003711 for (unsigned i = 0; i < NumElems; ++i) {
3712 SDValue Elt = Elts[i];
3713
3714 if (!Elt.getNode() ||
3715 (Elt.getOpcode() != ISD::UNDEF && !ISD::isNON_EXTLoad(Elt.getNode())))
3716 return SDValue();
3717 if (!LDBase) {
3718 if (Elt.getNode()->getOpcode() == ISD::UNDEF)
3719 return SDValue();
3720 LDBase = cast<LoadSDNode>(Elt.getNode());
3721 LastLoadedElt = i;
3722 continue;
3723 }
3724 if (Elt.getOpcode() == ISD::UNDEF)
3725 continue;
3726
3727 LoadSDNode *LD = cast<LoadSDNode>(Elt);
3728 if (!DAG.isConsecutiveLoad(LD, LDBase, EltVT.getSizeInBits()/8, i))
3729 return SDValue();
3730 LastLoadedElt = i;
3731 }
Nate Begeman1449f292010-03-24 22:19:06 +00003732
3733 // If we have found an entire vector of loads and undefs, then return a large
3734 // load of the entire vector width starting at the base pointer. If we found
3735 // consecutive loads for the low half, generate a vzext_load node.
Nate Begemanfdea31a2010-03-24 20:49:50 +00003736 if (LastLoadedElt == NumElems - 1) {
3737 if (DAG.InferPtrAlignment(LDBase->getBasePtr()) >= 16)
3738 return DAG.getLoad(VT, dl, LDBase->getChain(), LDBase->getBasePtr(),
3739 LDBase->getSrcValue(), LDBase->getSrcValueOffset(),
3740 LDBase->isVolatile(), LDBase->isNonTemporal(), 0);
3741 return DAG.getLoad(VT, dl, LDBase->getChain(), LDBase->getBasePtr(),
3742 LDBase->getSrcValue(), LDBase->getSrcValueOffset(),
3743 LDBase->isVolatile(), LDBase->isNonTemporal(),
3744 LDBase->getAlignment());
3745 } else if (NumElems == 4 && LastLoadedElt == 1) {
3746 SDVTList Tys = DAG.getVTList(MVT::v2i64, MVT::Other);
3747 SDValue Ops[] = { LDBase->getChain(), LDBase->getBasePtr() };
3748 SDValue ResNode = DAG.getNode(X86ISD::VZEXT_LOAD, dl, Tys, Ops, 2);
3749 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, ResNode);
3750 }
3751 return SDValue();
3752}
3753
Evan Chengc3630942009-12-09 21:00:30 +00003754SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00003755X86TargetLowering::LowerBUILD_VECTOR(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00003756 DebugLoc dl = Op.getDebugLoc();
Chris Lattner8a594482007-11-25 00:24:49 +00003757 // All zero's are handled with pxor, all one's are handled with pcmpeqd.
Gabor Greif327ef032008-08-28 23:19:51 +00003758 if (ISD::isBuildVectorAllZeros(Op.getNode())
3759 || ISD::isBuildVectorAllOnes(Op.getNode())) {
Chris Lattner8a594482007-11-25 00:24:49 +00003760 // Canonicalize this to either <4 x i32> or <2 x i32> (SSE vs MMX) to
3761 // 1) ensure the zero vectors are CSE'd, and 2) ensure that i64 scalars are
3762 // eliminated on x86-32 hosts.
Owen Anderson825b72b2009-08-11 20:47:22 +00003763 if (Op.getValueType() == MVT::v4i32 || Op.getValueType() == MVT::v2i32)
Chris Lattner8a594482007-11-25 00:24:49 +00003764 return Op;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003765
Gabor Greifba36cb52008-08-28 21:40:38 +00003766 if (ISD::isBuildVectorAllOnes(Op.getNode()))
Dale Johannesenace16102009-02-03 19:33:06 +00003767 return getOnesVector(Op.getValueType(), DAG, dl);
3768 return getZeroVector(Op.getValueType(), Subtarget->hasSSE2(), DAG, dl);
Chris Lattner8a594482007-11-25 00:24:49 +00003769 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00003770
Owen Andersone50ed302009-08-10 22:56:29 +00003771 EVT VT = Op.getValueType();
3772 EVT ExtVT = VT.getVectorElementType();
3773 unsigned EVTBits = ExtVT.getSizeInBits();
Evan Cheng0db9fe62006-04-25 20:13:52 +00003774
3775 unsigned NumElems = Op.getNumOperands();
3776 unsigned NumZero = 0;
3777 unsigned NumNonZero = 0;
3778 unsigned NonZeros = 0;
Chris Lattnerc9517fb2008-03-08 22:48:29 +00003779 bool IsAllConstants = true;
Dan Gohman475871a2008-07-27 21:46:04 +00003780 SmallSet<SDValue, 8> Values;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003781 for (unsigned i = 0; i < NumElems; ++i) {
Dan Gohman475871a2008-07-27 21:46:04 +00003782 SDValue Elt = Op.getOperand(i);
Evan Chengdb2d5242007-12-12 06:45:40 +00003783 if (Elt.getOpcode() == ISD::UNDEF)
3784 continue;
3785 Values.insert(Elt);
3786 if (Elt.getOpcode() != ISD::Constant &&
3787 Elt.getOpcode() != ISD::ConstantFP)
Chris Lattnerc9517fb2008-03-08 22:48:29 +00003788 IsAllConstants = false;
Evan Cheng37b73872009-07-30 08:33:02 +00003789 if (X86::isZeroNode(Elt))
Evan Chengdb2d5242007-12-12 06:45:40 +00003790 NumZero++;
3791 else {
3792 NonZeros |= (1 << i);
3793 NumNonZero++;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003794 }
3795 }
3796
Dan Gohman7f321562007-06-25 16:23:39 +00003797 if (NumNonZero == 0) {
Chris Lattner8a594482007-11-25 00:24:49 +00003798 // All undef vector. Return an UNDEF. All zero vectors were handled above.
Dale Johannesene8d72302009-02-06 23:05:02 +00003799 return DAG.getUNDEF(VT);
Dan Gohman7f321562007-06-25 16:23:39 +00003800 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00003801
Chris Lattner67f453a2008-03-09 05:42:06 +00003802 // Special case for single non-zero, non-undef, element.
Eli Friedman10415532009-06-06 06:05:10 +00003803 if (NumNonZero == 1) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00003804 unsigned Idx = CountTrailingZeros_32(NonZeros);
Dan Gohman475871a2008-07-27 21:46:04 +00003805 SDValue Item = Op.getOperand(Idx);
Scott Michelfdc40a02009-02-17 22:15:04 +00003806
Chris Lattner62098042008-03-09 01:05:04 +00003807 // If this is an insertion of an i64 value on x86-32, and if the top bits of
3808 // the value are obviously zero, truncate the value to i32 and do the
3809 // insertion that way. Only do this if the value is non-constant or if the
3810 // value is a constant being inserted into element 0. It is cheaper to do
3811 // a constant pool load than it is to do a movd + shuffle.
Owen Anderson825b72b2009-08-11 20:47:22 +00003812 if (ExtVT == MVT::i64 && !Subtarget->is64Bit() &&
Chris Lattner62098042008-03-09 01:05:04 +00003813 (!IsAllConstants || Idx == 0)) {
3814 if (DAG.MaskedValueIsZero(Item, APInt::getBitsSet(64, 32, 64))) {
3815 // Handle MMX and SSE both.
Owen Anderson825b72b2009-08-11 20:47:22 +00003816 EVT VecVT = VT == MVT::v2i64 ? MVT::v4i32 : MVT::v2i32;
3817 unsigned VecElts = VT == MVT::v2i64 ? 4 : 2;
Scott Michelfdc40a02009-02-17 22:15:04 +00003818
Chris Lattner62098042008-03-09 01:05:04 +00003819 // Truncate the value (which may itself be a constant) to i32, and
3820 // convert it to a vector with movd (S2V+shuffle to zero extend).
Owen Anderson825b72b2009-08-11 20:47:22 +00003821 Item = DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, Item);
Dale Johannesenace16102009-02-03 19:33:06 +00003822 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VecVT, Item);
Evan Chengf0df0312008-05-15 08:39:06 +00003823 Item = getShuffleVectorZeroOrUndef(Item, 0, true,
3824 Subtarget->hasSSE2(), DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00003825
Chris Lattner62098042008-03-09 01:05:04 +00003826 // Now we have our 32-bit value zero extended in the low element of
3827 // a vector. If Idx != 0, swizzle it into place.
3828 if (Idx != 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003829 SmallVector<int, 4> Mask;
3830 Mask.push_back(Idx);
3831 for (unsigned i = 1; i != VecElts; ++i)
3832 Mask.push_back(i);
3833 Item = DAG.getVectorShuffle(VecVT, dl, Item,
Eric Christopherfd179292009-08-27 18:07:15 +00003834 DAG.getUNDEF(Item.getValueType()),
Nate Begeman9008ca62009-04-27 18:41:29 +00003835 &Mask[0]);
Chris Lattner62098042008-03-09 01:05:04 +00003836 }
Dale Johannesenace16102009-02-03 19:33:06 +00003837 return DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(), Item);
Chris Lattner62098042008-03-09 01:05:04 +00003838 }
3839 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003840
Chris Lattner19f79692008-03-08 22:59:52 +00003841 // If we have a constant or non-constant insertion into the low element of
3842 // a vector, we can do this with SCALAR_TO_VECTOR + shuffle of zero into
3843 // the rest of the elements. This will be matched as movd/movq/movss/movsd
Eli Friedman10415532009-06-06 06:05:10 +00003844 // depending on what the source datatype is.
3845 if (Idx == 0) {
3846 if (NumZero == 0) {
3847 return DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
Owen Anderson825b72b2009-08-11 20:47:22 +00003848 } else if (ExtVT == MVT::i32 || ExtVT == MVT::f32 || ExtVT == MVT::f64 ||
3849 (ExtVT == MVT::i64 && Subtarget->is64Bit())) {
Eli Friedman10415532009-06-06 06:05:10 +00003850 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
3851 // Turn it into a MOVL (i.e. movss, movsd, or movd) to a zero vector.
3852 return getShuffleVectorZeroOrUndef(Item, 0, true, Subtarget->hasSSE2(),
3853 DAG);
Owen Anderson825b72b2009-08-11 20:47:22 +00003854 } else if (ExtVT == MVT::i16 || ExtVT == MVT::i8) {
3855 Item = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, Item);
3856 EVT MiddleVT = VT.getSizeInBits() == 64 ? MVT::v2i32 : MVT::v4i32;
Eli Friedman10415532009-06-06 06:05:10 +00003857 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MiddleVT, Item);
3858 Item = getShuffleVectorZeroOrUndef(Item, 0, true,
3859 Subtarget->hasSSE2(), DAG);
3860 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Item);
3861 }
Chris Lattnerc9517fb2008-03-08 22:48:29 +00003862 }
Evan Chengf26ffe92008-05-29 08:22:04 +00003863
3864 // Is it a vector logical left shift?
3865 if (NumElems == 2 && Idx == 1 &&
Evan Cheng37b73872009-07-30 08:33:02 +00003866 X86::isZeroNode(Op.getOperand(0)) &&
3867 !X86::isZeroNode(Op.getOperand(1))) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003868 unsigned NumBits = VT.getSizeInBits();
Evan Chengf26ffe92008-05-29 08:22:04 +00003869 return getVShift(true, VT,
Scott Michelfdc40a02009-02-17 22:15:04 +00003870 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Dale Johannesenb300d2a2009-02-07 00:55:49 +00003871 VT, Op.getOperand(1)),
Dale Johannesenace16102009-02-03 19:33:06 +00003872 NumBits/2, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00003873 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003874
Chris Lattnerc9517fb2008-03-08 22:48:29 +00003875 if (IsAllConstants) // Otherwise, it's better to do a constpool load.
Dan Gohman475871a2008-07-27 21:46:04 +00003876 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00003877
Chris Lattner19f79692008-03-08 22:59:52 +00003878 // Otherwise, if this is a vector with i32 or f32 elements, and the element
3879 // is a non-constant being inserted into an element other than the low one,
3880 // we can't use a constant pool load. Instead, use SCALAR_TO_VECTOR (aka
3881 // movd/movss) to move this into the low element, then shuffle it into
3882 // place.
Evan Cheng0db9fe62006-04-25 20:13:52 +00003883 if (EVTBits == 32) {
Dale Johannesenace16102009-02-03 19:33:06 +00003884 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
Scott Michelfdc40a02009-02-17 22:15:04 +00003885
Evan Cheng0db9fe62006-04-25 20:13:52 +00003886 // Turn it into a shuffle of zero and zero-extended scalar to vector.
Evan Chengf0df0312008-05-15 08:39:06 +00003887 Item = getShuffleVectorZeroOrUndef(Item, 0, NumZero > 0,
3888 Subtarget->hasSSE2(), DAG);
Nate Begeman9008ca62009-04-27 18:41:29 +00003889 SmallVector<int, 8> MaskVec;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003890 for (unsigned i = 0; i < NumElems; i++)
Nate Begeman9008ca62009-04-27 18:41:29 +00003891 MaskVec.push_back(i == Idx ? 0 : 1);
3892 return DAG.getVectorShuffle(VT, dl, Item, DAG.getUNDEF(VT), &MaskVec[0]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003893 }
3894 }
3895
Chris Lattner67f453a2008-03-09 05:42:06 +00003896 // Splat is obviously ok. Let legalizer expand it to a shuffle.
Evan Chengc3630942009-12-09 21:00:30 +00003897 if (Values.size() == 1) {
3898 if (EVTBits == 32) {
3899 // Instead of a shuffle like this:
3900 // shuffle (scalar_to_vector (load (ptr + 4))), undef, <0, 0, 0, 0>
3901 // Check if it's possible to issue this instead.
3902 // shuffle (vload ptr)), undef, <1, 1, 1, 1>
3903 unsigned Idx = CountTrailingZeros_32(NonZeros);
3904 SDValue Item = Op.getOperand(Idx);
3905 if (Op.getNode()->isOnlyUserOf(Item.getNode()))
3906 return LowerAsSplatVectorLoad(Item, VT, dl, DAG);
3907 }
Dan Gohman475871a2008-07-27 21:46:04 +00003908 return SDValue();
Evan Chengc3630942009-12-09 21:00:30 +00003909 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003910
Dan Gohmana3941172007-07-24 22:55:08 +00003911 // A vector full of immediates; various special cases are already
3912 // handled, so this is best done with a single constant-pool load.
Chris Lattnerc9517fb2008-03-08 22:48:29 +00003913 if (IsAllConstants)
Dan Gohman475871a2008-07-27 21:46:04 +00003914 return SDValue();
Dan Gohmana3941172007-07-24 22:55:08 +00003915
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00003916 // Let legalizer expand 2-wide build_vectors.
Evan Cheng7e2ff772008-05-08 00:57:18 +00003917 if (EVTBits == 64) {
3918 if (NumNonZero == 1) {
3919 // One half is zero or undef.
3920 unsigned Idx = CountTrailingZeros_32(NonZeros);
Dale Johannesenace16102009-02-03 19:33:06 +00003921 SDValue V2 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT,
Evan Cheng7e2ff772008-05-08 00:57:18 +00003922 Op.getOperand(Idx));
Evan Chengf0df0312008-05-15 08:39:06 +00003923 return getShuffleVectorZeroOrUndef(V2, Idx, true,
3924 Subtarget->hasSSE2(), DAG);
Evan Cheng7e2ff772008-05-08 00:57:18 +00003925 }
Dan Gohman475871a2008-07-27 21:46:04 +00003926 return SDValue();
Evan Cheng7e2ff772008-05-08 00:57:18 +00003927 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00003928
3929 // If element VT is < 32 bits, convert it to inserts into a zero vector.
Bill Wendling826f36f2007-03-28 00:57:11 +00003930 if (EVTBits == 8 && NumElems == 16) {
Dan Gohman475871a2008-07-27 21:46:04 +00003931 SDValue V = LowerBuildVectorv16i8(Op, NonZeros,NumNonZero,NumZero, DAG,
Evan Cheng25ab6902006-09-08 06:48:29 +00003932 *this);
Gabor Greifba36cb52008-08-28 21:40:38 +00003933 if (V.getNode()) return V;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003934 }
3935
Bill Wendling826f36f2007-03-28 00:57:11 +00003936 if (EVTBits == 16 && NumElems == 8) {
Dan Gohman475871a2008-07-27 21:46:04 +00003937 SDValue V = LowerBuildVectorv8i16(Op, NonZeros,NumNonZero,NumZero, DAG,
Evan Cheng25ab6902006-09-08 06:48:29 +00003938 *this);
Gabor Greifba36cb52008-08-28 21:40:38 +00003939 if (V.getNode()) return V;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003940 }
3941
3942 // If element VT is == 32 bits, turn it into a number of shuffles.
Dan Gohman475871a2008-07-27 21:46:04 +00003943 SmallVector<SDValue, 8> V;
Chris Lattner5a88b832007-02-25 07:10:00 +00003944 V.resize(NumElems);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003945 if (NumElems == 4 && NumZero > 0) {
3946 for (unsigned i = 0; i < 4; ++i) {
3947 bool isZero = !(NonZeros & (1 << i));
3948 if (isZero)
Dale Johannesenace16102009-02-03 19:33:06 +00003949 V[i] = getZeroVector(VT, Subtarget->hasSSE2(), DAG, dl);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003950 else
Dale Johannesenace16102009-02-03 19:33:06 +00003951 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(i));
Evan Cheng0db9fe62006-04-25 20:13:52 +00003952 }
3953
3954 for (unsigned i = 0; i < 2; ++i) {
3955 switch ((NonZeros & (0x3 << i*2)) >> (i*2)) {
3956 default: break;
3957 case 0:
3958 V[i] = V[i*2]; // Must be a zero vector.
3959 break;
3960 case 1:
Nate Begeman9008ca62009-04-27 18:41:29 +00003961 V[i] = getMOVL(DAG, dl, VT, V[i*2+1], V[i*2]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003962 break;
3963 case 2:
Nate Begeman9008ca62009-04-27 18:41:29 +00003964 V[i] = getMOVL(DAG, dl, VT, V[i*2], V[i*2+1]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003965 break;
3966 case 3:
Nate Begeman9008ca62009-04-27 18:41:29 +00003967 V[i] = getUnpackl(DAG, dl, VT, V[i*2], V[i*2+1]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003968 break;
3969 }
3970 }
3971
Nate Begeman9008ca62009-04-27 18:41:29 +00003972 SmallVector<int, 8> MaskVec;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003973 bool Reverse = (NonZeros & 0x3) == 2;
3974 for (unsigned i = 0; i < 2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003975 MaskVec.push_back(Reverse ? 1-i : i);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003976 Reverse = ((NonZeros & (0x3 << 2)) >> 2) == 2;
3977 for (unsigned i = 0; i < 2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003978 MaskVec.push_back(Reverse ? 1-i+NumElems : i+NumElems);
3979 return DAG.getVectorShuffle(VT, dl, V[0], V[1], &MaskVec[0]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003980 }
3981
Nate Begemanfdea31a2010-03-24 20:49:50 +00003982 if (Values.size() > 1 && VT.getSizeInBits() == 128) {
3983 // Check for a build vector of consecutive loads.
3984 for (unsigned i = 0; i < NumElems; ++i)
3985 V[i] = Op.getOperand(i);
3986
3987 // Check for elements which are consecutive loads.
3988 SDValue LD = EltsFromConsecutiveLoads(VT, V, dl, DAG);
3989 if (LD.getNode())
3990 return LD;
3991
3992 // For SSE 4.1, use inserts into undef.
3993 if (getSubtarget()->hasSSE41()) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003994 V[0] = DAG.getUNDEF(VT);
3995 for (unsigned i = 0; i < NumElems; ++i)
3996 if (Op.getOperand(i).getOpcode() != ISD::UNDEF)
3997 V[0] = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, VT, V[0],
3998 Op.getOperand(i), DAG.getIntPtrConstant(i));
3999 return V[0];
4000 }
Nate Begemanfdea31a2010-03-24 20:49:50 +00004001
4002 // Otherwise, expand into a number of unpckl*
Evan Cheng0db9fe62006-04-25 20:13:52 +00004003 // e.g. for v4f32
4004 // Step 1: unpcklps 0, 2 ==> X: <?, ?, 2, 0>
4005 // : unpcklps 1, 3 ==> Y: <?, ?, 3, 1>
4006 // Step 2: unpcklps X, Y ==> <3, 2, 1, 0>
Evan Cheng0db9fe62006-04-25 20:13:52 +00004007 for (unsigned i = 0; i < NumElems; ++i)
Dale Johannesenace16102009-02-03 19:33:06 +00004008 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(i));
Evan Cheng0db9fe62006-04-25 20:13:52 +00004009 NumElems >>= 1;
4010 while (NumElems != 0) {
4011 for (unsigned i = 0; i < NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004012 V[i] = getUnpackl(DAG, dl, VT, V[i], V[i + NumElems]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004013 NumElems >>= 1;
4014 }
4015 return V[0];
4016 }
Dan Gohman475871a2008-07-27 21:46:04 +00004017 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004018}
4019
Mon P Wangeb38ebf2010-01-24 00:05:03 +00004020SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00004021X86TargetLowering::LowerCONCAT_VECTORS(SDValue Op, SelectionDAG &DAG) const {
Mon P Wangeb38ebf2010-01-24 00:05:03 +00004022 // We support concatenate two MMX registers and place them in a MMX
4023 // register. This is better than doing a stack convert.
4024 DebugLoc dl = Op.getDebugLoc();
4025 EVT ResVT = Op.getValueType();
4026 assert(Op.getNumOperands() == 2);
4027 assert(ResVT == MVT::v2i64 || ResVT == MVT::v4i32 ||
4028 ResVT == MVT::v8i16 || ResVT == MVT::v16i8);
4029 int Mask[2];
4030 SDValue InVec = DAG.getNode(ISD::BIT_CONVERT,dl, MVT::v1i64, Op.getOperand(0));
4031 SDValue VecOp = DAG.getNode(X86ISD::MOVQ2DQ, dl, MVT::v2i64, InVec);
4032 InVec = Op.getOperand(1);
4033 if (InVec.getOpcode() == ISD::SCALAR_TO_VECTOR) {
4034 unsigned NumElts = ResVT.getVectorNumElements();
4035 VecOp = DAG.getNode(ISD::BIT_CONVERT, dl, ResVT, VecOp);
4036 VecOp = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, ResVT, VecOp,
4037 InVec.getOperand(0), DAG.getIntPtrConstant(NumElts/2+1));
4038 } else {
4039 InVec = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v1i64, InVec);
4040 SDValue VecOp2 = DAG.getNode(X86ISD::MOVQ2DQ, dl, MVT::v2i64, InVec);
4041 Mask[0] = 0; Mask[1] = 2;
4042 VecOp = DAG.getVectorShuffle(MVT::v2i64, dl, VecOp, VecOp2, Mask);
4043 }
4044 return DAG.getNode(ISD::BIT_CONVERT, dl, ResVT, VecOp);
4045}
4046
Nate Begemanb9a47b82009-02-23 08:49:38 +00004047// v8i16 shuffles - Prefer shuffles in the following order:
4048// 1. [all] pshuflw, pshufhw, optional move
4049// 2. [ssse3] 1 x pshufb
4050// 3. [ssse3] 2 x pshufb + 1 x por
4051// 4. [all] mov + pshuflw + pshufhw + N x (pextrw + pinsrw)
Evan Cheng8a86c3f2007-12-07 08:07:39 +00004052static
Nate Begeman9008ca62009-04-27 18:41:29 +00004053SDValue LowerVECTOR_SHUFFLEv8i16(ShuffleVectorSDNode *SVOp,
Dan Gohmand858e902010-04-17 15:26:15 +00004054 SelectionDAG &DAG,
4055 const X86TargetLowering &TLI) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004056 SDValue V1 = SVOp->getOperand(0);
4057 SDValue V2 = SVOp->getOperand(1);
4058 DebugLoc dl = SVOp->getDebugLoc();
Nate Begemanb9a47b82009-02-23 08:49:38 +00004059 SmallVector<int, 8> MaskVals;
Evan Cheng14b32e12007-12-11 01:46:18 +00004060
Nate Begemanb9a47b82009-02-23 08:49:38 +00004061 // Determine if more than 1 of the words in each of the low and high quadwords
4062 // of the result come from the same quadword of one of the two inputs. Undef
4063 // mask values count as coming from any quadword, for better codegen.
4064 SmallVector<unsigned, 4> LoQuad(4);
4065 SmallVector<unsigned, 4> HiQuad(4);
4066 BitVector InputQuads(4);
4067 for (unsigned i = 0; i < 8; ++i) {
4068 SmallVectorImpl<unsigned> &Quad = i < 4 ? LoQuad : HiQuad;
Nate Begeman9008ca62009-04-27 18:41:29 +00004069 int EltIdx = SVOp->getMaskElt(i);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004070 MaskVals.push_back(EltIdx);
4071 if (EltIdx < 0) {
4072 ++Quad[0];
4073 ++Quad[1];
4074 ++Quad[2];
4075 ++Quad[3];
Evan Cheng14b32e12007-12-11 01:46:18 +00004076 continue;
Nate Begemanb9a47b82009-02-23 08:49:38 +00004077 }
4078 ++Quad[EltIdx / 4];
4079 InputQuads.set(EltIdx / 4);
Evan Cheng14b32e12007-12-11 01:46:18 +00004080 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00004081
Nate Begemanb9a47b82009-02-23 08:49:38 +00004082 int BestLoQuad = -1;
Evan Cheng14b32e12007-12-11 01:46:18 +00004083 unsigned MaxQuad = 1;
4084 for (unsigned i = 0; i < 4; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00004085 if (LoQuad[i] > MaxQuad) {
4086 BestLoQuad = i;
4087 MaxQuad = LoQuad[i];
Evan Cheng14b32e12007-12-11 01:46:18 +00004088 }
Evan Cheng8a86c3f2007-12-07 08:07:39 +00004089 }
4090
Nate Begemanb9a47b82009-02-23 08:49:38 +00004091 int BestHiQuad = -1;
Evan Cheng14b32e12007-12-11 01:46:18 +00004092 MaxQuad = 1;
4093 for (unsigned i = 0; i < 4; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00004094 if (HiQuad[i] > MaxQuad) {
4095 BestHiQuad = i;
4096 MaxQuad = HiQuad[i];
Evan Cheng14b32e12007-12-11 01:46:18 +00004097 }
4098 }
4099
Nate Begemanb9a47b82009-02-23 08:49:38 +00004100 // For SSSE3, If all 8 words of the result come from only 1 quadword of each
Eric Christopherfd179292009-08-27 18:07:15 +00004101 // of the two input vectors, shuffle them into one input vector so only a
Nate Begemanb9a47b82009-02-23 08:49:38 +00004102 // single pshufb instruction is necessary. If There are more than 2 input
4103 // quads, disable the next transformation since it does not help SSSE3.
4104 bool V1Used = InputQuads[0] || InputQuads[1];
4105 bool V2Used = InputQuads[2] || InputQuads[3];
4106 if (TLI.getSubtarget()->hasSSSE3()) {
4107 if (InputQuads.count() == 2 && V1Used && V2Used) {
4108 BestLoQuad = InputQuads.find_first();
4109 BestHiQuad = InputQuads.find_next(BestLoQuad);
4110 }
4111 if (InputQuads.count() > 2) {
4112 BestLoQuad = -1;
4113 BestHiQuad = -1;
4114 }
4115 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00004116
Nate Begemanb9a47b82009-02-23 08:49:38 +00004117 // If BestLoQuad or BestHiQuad are set, shuffle the quads together and update
4118 // the shuffle mask. If a quad is scored as -1, that means that it contains
4119 // words from all 4 input quadwords.
4120 SDValue NewV;
4121 if (BestLoQuad >= 0 || BestHiQuad >= 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004122 SmallVector<int, 8> MaskV;
4123 MaskV.push_back(BestLoQuad < 0 ? 0 : BestLoQuad);
4124 MaskV.push_back(BestHiQuad < 0 ? 1 : BestHiQuad);
Eric Christopherfd179292009-08-27 18:07:15 +00004125 NewV = DAG.getVectorShuffle(MVT::v2i64, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004126 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64, V1),
4127 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64, V2), &MaskV[0]);
4128 NewV = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, NewV);
Evan Cheng14b32e12007-12-11 01:46:18 +00004129
Nate Begemanb9a47b82009-02-23 08:49:38 +00004130 // Rewrite the MaskVals and assign NewV to V1 if NewV now contains all the
4131 // source words for the shuffle, to aid later transformations.
4132 bool AllWordsInNewV = true;
Mon P Wang37b9a192009-03-11 06:35:11 +00004133 bool InOrder[2] = { true, true };
Evan Cheng14b32e12007-12-11 01:46:18 +00004134 for (unsigned i = 0; i != 8; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00004135 int idx = MaskVals[i];
Mon P Wang37b9a192009-03-11 06:35:11 +00004136 if (idx != (int)i)
4137 InOrder[i/4] = false;
Nate Begemanb9a47b82009-02-23 08:49:38 +00004138 if (idx < 0 || (idx/4) == BestLoQuad || (idx/4) == BestHiQuad)
Evan Cheng14b32e12007-12-11 01:46:18 +00004139 continue;
Nate Begemanb9a47b82009-02-23 08:49:38 +00004140 AllWordsInNewV = false;
4141 break;
Evan Cheng14b32e12007-12-11 01:46:18 +00004142 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00004143
Nate Begemanb9a47b82009-02-23 08:49:38 +00004144 bool pshuflw = AllWordsInNewV, pshufhw = AllWordsInNewV;
4145 if (AllWordsInNewV) {
4146 for (int i = 0; i != 8; ++i) {
4147 int idx = MaskVals[i];
4148 if (idx < 0)
Evan Cheng14b32e12007-12-11 01:46:18 +00004149 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00004150 idx = MaskVals[i] = (idx / 4) == BestLoQuad ? (idx & 3) : (idx & 3) + 4;
Nate Begemanb9a47b82009-02-23 08:49:38 +00004151 if ((idx != i) && idx < 4)
4152 pshufhw = false;
4153 if ((idx != i) && idx > 3)
4154 pshuflw = false;
Evan Cheng14b32e12007-12-11 01:46:18 +00004155 }
Nate Begemanb9a47b82009-02-23 08:49:38 +00004156 V1 = NewV;
4157 V2Used = false;
4158 BestLoQuad = 0;
4159 BestHiQuad = 1;
Evan Cheng8a86c3f2007-12-07 08:07:39 +00004160 }
Evan Cheng14b32e12007-12-11 01:46:18 +00004161
Nate Begemanb9a47b82009-02-23 08:49:38 +00004162 // If we've eliminated the use of V2, and the new mask is a pshuflw or
4163 // pshufhw, that's as cheap as it gets. Return the new shuffle.
Mon P Wang37b9a192009-03-11 06:35:11 +00004164 if ((pshufhw && InOrder[0]) || (pshuflw && InOrder[1])) {
Eric Christopherfd179292009-08-27 18:07:15 +00004165 return DAG.getVectorShuffle(MVT::v8i16, dl, NewV,
Owen Anderson825b72b2009-08-11 20:47:22 +00004166 DAG.getUNDEF(MVT::v8i16), &MaskVals[0]);
Evan Cheng14b32e12007-12-11 01:46:18 +00004167 }
Evan Cheng14b32e12007-12-11 01:46:18 +00004168 }
Eric Christopherfd179292009-08-27 18:07:15 +00004169
Nate Begemanb9a47b82009-02-23 08:49:38 +00004170 // If we have SSSE3, and all words of the result are from 1 input vector,
4171 // case 2 is generated, otherwise case 3 is generated. If no SSSE3
4172 // is present, fall back to case 4.
4173 if (TLI.getSubtarget()->hasSSSE3()) {
4174 SmallVector<SDValue,16> pshufbMask;
Eric Christopherfd179292009-08-27 18:07:15 +00004175
Nate Begemanb9a47b82009-02-23 08:49:38 +00004176 // If we have elements from both input vectors, set the high bit of the
Eric Christopherfd179292009-08-27 18:07:15 +00004177 // shuffle mask element to zero out elements that come from V2 in the V1
Nate Begemanb9a47b82009-02-23 08:49:38 +00004178 // mask, and elements that come from V1 in the V2 mask, so that the two
4179 // results can be OR'd together.
4180 bool TwoInputs = V1Used && V2Used;
4181 for (unsigned i = 0; i != 8; ++i) {
4182 int EltIdx = MaskVals[i] * 2;
4183 if (TwoInputs && (EltIdx >= 16)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004184 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
4185 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004186 continue;
4187 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004188 pshufbMask.push_back(DAG.getConstant(EltIdx, MVT::i8));
4189 pshufbMask.push_back(DAG.getConstant(EltIdx+1, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004190 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004191 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, V1);
Eric Christopherfd179292009-08-27 18:07:15 +00004192 V1 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V1,
Evan Chenga87008d2009-02-25 22:49:59 +00004193 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004194 MVT::v16i8, &pshufbMask[0], 16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004195 if (!TwoInputs)
Owen Anderson825b72b2009-08-11 20:47:22 +00004196 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, V1);
Eric Christopherfd179292009-08-27 18:07:15 +00004197
Nate Begemanb9a47b82009-02-23 08:49:38 +00004198 // Calculate the shuffle mask for the second input, shuffle it, and
4199 // OR it with the first shuffled input.
4200 pshufbMask.clear();
4201 for (unsigned i = 0; i != 8; ++i) {
4202 int EltIdx = MaskVals[i] * 2;
4203 if (EltIdx < 16) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004204 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
4205 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004206 continue;
4207 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004208 pshufbMask.push_back(DAG.getConstant(EltIdx - 16, MVT::i8));
4209 pshufbMask.push_back(DAG.getConstant(EltIdx - 15, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004210 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004211 V2 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, V2);
Eric Christopherfd179292009-08-27 18:07:15 +00004212 V2 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V2,
Evan Chenga87008d2009-02-25 22:49:59 +00004213 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004214 MVT::v16i8, &pshufbMask[0], 16));
4215 V1 = DAG.getNode(ISD::OR, dl, MVT::v16i8, V1, V2);
4216 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, V1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004217 }
4218
4219 // If BestLoQuad >= 0, generate a pshuflw to put the low elements in order,
4220 // and update MaskVals with new element order.
4221 BitVector InOrder(8);
4222 if (BestLoQuad >= 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004223 SmallVector<int, 8> MaskV;
Nate Begemanb9a47b82009-02-23 08:49:38 +00004224 for (int i = 0; i != 4; ++i) {
4225 int idx = MaskVals[i];
4226 if (idx < 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004227 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004228 InOrder.set(i);
4229 } else if ((idx / 4) == BestLoQuad) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004230 MaskV.push_back(idx & 3);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004231 InOrder.set(i);
4232 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00004233 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004234 }
4235 }
4236 for (unsigned i = 4; i != 8; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004237 MaskV.push_back(i);
Owen Anderson825b72b2009-08-11 20:47:22 +00004238 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV, DAG.getUNDEF(MVT::v8i16),
Nate Begeman9008ca62009-04-27 18:41:29 +00004239 &MaskV[0]);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004240 }
Eric Christopherfd179292009-08-27 18:07:15 +00004241
Nate Begemanb9a47b82009-02-23 08:49:38 +00004242 // If BestHi >= 0, generate a pshufhw to put the high elements in order,
4243 // and update MaskVals with the new element order.
4244 if (BestHiQuad >= 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004245 SmallVector<int, 8> MaskV;
Nate Begemanb9a47b82009-02-23 08:49:38 +00004246 for (unsigned i = 0; i != 4; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004247 MaskV.push_back(i);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004248 for (unsigned i = 4; i != 8; ++i) {
4249 int idx = MaskVals[i];
4250 if (idx < 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004251 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004252 InOrder.set(i);
4253 } else if ((idx / 4) == BestHiQuad) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004254 MaskV.push_back((idx & 3) + 4);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004255 InOrder.set(i);
4256 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00004257 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004258 }
4259 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004260 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV, DAG.getUNDEF(MVT::v8i16),
Nate Begeman9008ca62009-04-27 18:41:29 +00004261 &MaskV[0]);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004262 }
Eric Christopherfd179292009-08-27 18:07:15 +00004263
Nate Begemanb9a47b82009-02-23 08:49:38 +00004264 // In case BestHi & BestLo were both -1, which means each quadword has a word
4265 // from each of the four input quadwords, calculate the InOrder bitvector now
4266 // before falling through to the insert/extract cleanup.
4267 if (BestLoQuad == -1 && BestHiQuad == -1) {
4268 NewV = V1;
4269 for (int i = 0; i != 8; ++i)
4270 if (MaskVals[i] < 0 || MaskVals[i] == i)
4271 InOrder.set(i);
4272 }
Eric Christopherfd179292009-08-27 18:07:15 +00004273
Nate Begemanb9a47b82009-02-23 08:49:38 +00004274 // The other elements are put in the right place using pextrw and pinsrw.
4275 for (unsigned i = 0; i != 8; ++i) {
4276 if (InOrder[i])
4277 continue;
4278 int EltIdx = MaskVals[i];
4279 if (EltIdx < 0)
4280 continue;
4281 SDValue ExtOp = (EltIdx < 8)
Owen Anderson825b72b2009-08-11 20:47:22 +00004282 ? DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, V1,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004283 DAG.getIntPtrConstant(EltIdx))
Owen Anderson825b72b2009-08-11 20:47:22 +00004284 : DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, V2,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004285 DAG.getIntPtrConstant(EltIdx - 8));
Owen Anderson825b72b2009-08-11 20:47:22 +00004286 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, ExtOp,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004287 DAG.getIntPtrConstant(i));
4288 }
4289 return NewV;
4290}
4291
4292// v16i8 shuffles - Prefer shuffles in the following order:
4293// 1. [ssse3] 1 x pshufb
4294// 2. [ssse3] 2 x pshufb + 1 x por
4295// 3. [all] v8i16 shuffle + N x pextrw + rotate + pinsrw
4296static
Nate Begeman9008ca62009-04-27 18:41:29 +00004297SDValue LowerVECTOR_SHUFFLEv16i8(ShuffleVectorSDNode *SVOp,
Dan Gohmand858e902010-04-17 15:26:15 +00004298 SelectionDAG &DAG,
4299 const X86TargetLowering &TLI) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004300 SDValue V1 = SVOp->getOperand(0);
4301 SDValue V2 = SVOp->getOperand(1);
4302 DebugLoc dl = SVOp->getDebugLoc();
Nate Begemanb9a47b82009-02-23 08:49:38 +00004303 SmallVector<int, 16> MaskVals;
Nate Begeman9008ca62009-04-27 18:41:29 +00004304 SVOp->getMask(MaskVals);
Eric Christopherfd179292009-08-27 18:07:15 +00004305
Nate Begemanb9a47b82009-02-23 08:49:38 +00004306 // If we have SSSE3, case 1 is generated when all result bytes come from
Eric Christopherfd179292009-08-27 18:07:15 +00004307 // one of the inputs. Otherwise, case 2 is generated. If no SSSE3 is
Nate Begemanb9a47b82009-02-23 08:49:38 +00004308 // present, fall back to case 3.
4309 // FIXME: kill V2Only once shuffles are canonizalized by getNode.
4310 bool V1Only = true;
4311 bool V2Only = true;
4312 for (unsigned i = 0; i < 16; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004313 int EltIdx = MaskVals[i];
Nate Begemanb9a47b82009-02-23 08:49:38 +00004314 if (EltIdx < 0)
4315 continue;
4316 if (EltIdx < 16)
4317 V2Only = false;
4318 else
4319 V1Only = false;
4320 }
Eric Christopherfd179292009-08-27 18:07:15 +00004321
Nate Begemanb9a47b82009-02-23 08:49:38 +00004322 // If SSSE3, use 1 pshufb instruction per vector with elements in the result.
4323 if (TLI.getSubtarget()->hasSSSE3()) {
4324 SmallVector<SDValue,16> pshufbMask;
Eric Christopherfd179292009-08-27 18:07:15 +00004325
Nate Begemanb9a47b82009-02-23 08:49:38 +00004326 // If all result elements are from one input vector, then only translate
Eric Christopherfd179292009-08-27 18:07:15 +00004327 // undef mask values to 0x80 (zero out result) in the pshufb mask.
Nate Begemanb9a47b82009-02-23 08:49:38 +00004328 //
4329 // Otherwise, we have elements from both input vectors, and must zero out
4330 // elements that come from V2 in the first mask, and V1 in the second mask
4331 // so that we can OR them together.
4332 bool TwoInputs = !(V1Only || V2Only);
4333 for (unsigned i = 0; i != 16; ++i) {
4334 int EltIdx = MaskVals[i];
4335 if (EltIdx < 0 || (TwoInputs && EltIdx >= 16)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004336 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004337 continue;
4338 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004339 pshufbMask.push_back(DAG.getConstant(EltIdx, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004340 }
4341 // If all the elements are from V2, assign it to V1 and return after
4342 // building the first pshufb.
4343 if (V2Only)
4344 V1 = V2;
Owen Anderson825b72b2009-08-11 20:47:22 +00004345 V1 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V1,
Evan Chenga87008d2009-02-25 22:49:59 +00004346 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004347 MVT::v16i8, &pshufbMask[0], 16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004348 if (!TwoInputs)
4349 return V1;
Eric Christopherfd179292009-08-27 18:07:15 +00004350
Nate Begemanb9a47b82009-02-23 08:49:38 +00004351 // Calculate the shuffle mask for the second input, shuffle it, and
4352 // OR it with the first shuffled input.
4353 pshufbMask.clear();
4354 for (unsigned i = 0; i != 16; ++i) {
4355 int EltIdx = MaskVals[i];
4356 if (EltIdx < 16) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004357 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004358 continue;
4359 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004360 pshufbMask.push_back(DAG.getConstant(EltIdx - 16, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004361 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004362 V2 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V2,
Evan Chenga87008d2009-02-25 22:49:59 +00004363 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004364 MVT::v16i8, &pshufbMask[0], 16));
4365 return DAG.getNode(ISD::OR, dl, MVT::v16i8, V1, V2);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004366 }
Eric Christopherfd179292009-08-27 18:07:15 +00004367
Nate Begemanb9a47b82009-02-23 08:49:38 +00004368 // No SSSE3 - Calculate in place words and then fix all out of place words
4369 // With 0-16 extracts & inserts. Worst case is 16 bytes out of order from
4370 // the 16 different words that comprise the two doublequadword input vectors.
Owen Anderson825b72b2009-08-11 20:47:22 +00004371 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, V1);
4372 V2 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, V2);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004373 SDValue NewV = V2Only ? V2 : V1;
4374 for (int i = 0; i != 8; ++i) {
4375 int Elt0 = MaskVals[i*2];
4376 int Elt1 = MaskVals[i*2+1];
Eric Christopherfd179292009-08-27 18:07:15 +00004377
Nate Begemanb9a47b82009-02-23 08:49:38 +00004378 // This word of the result is all undef, skip it.
4379 if (Elt0 < 0 && Elt1 < 0)
4380 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00004381
Nate Begemanb9a47b82009-02-23 08:49:38 +00004382 // This word of the result is already in the correct place, skip it.
4383 if (V1Only && (Elt0 == i*2) && (Elt1 == i*2+1))
4384 continue;
4385 if (V2Only && (Elt0 == i*2+16) && (Elt1 == i*2+17))
4386 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00004387
Nate Begemanb9a47b82009-02-23 08:49:38 +00004388 SDValue Elt0Src = Elt0 < 16 ? V1 : V2;
4389 SDValue Elt1Src = Elt1 < 16 ? V1 : V2;
4390 SDValue InsElt;
Mon P Wang6b3ef692009-03-11 18:47:57 +00004391
4392 // If Elt0 and Elt1 are defined, are consecutive, and can be load
4393 // using a single extract together, load it and store it.
4394 if ((Elt0 >= 0) && ((Elt0 + 1) == Elt1) && ((Elt0 & 1) == 0)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004395 InsElt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, Elt1Src,
Mon P Wang6b3ef692009-03-11 18:47:57 +00004396 DAG.getIntPtrConstant(Elt1 / 2));
Owen Anderson825b72b2009-08-11 20:47:22 +00004397 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, InsElt,
Mon P Wang6b3ef692009-03-11 18:47:57 +00004398 DAG.getIntPtrConstant(i));
4399 continue;
4400 }
4401
Nate Begemanb9a47b82009-02-23 08:49:38 +00004402 // If Elt1 is defined, extract it from the appropriate source. If the
Mon P Wang6b3ef692009-03-11 18:47:57 +00004403 // source byte is not also odd, shift the extracted word left 8 bits
4404 // otherwise clear the bottom 8 bits if we need to do an or.
Nate Begemanb9a47b82009-02-23 08:49:38 +00004405 if (Elt1 >= 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004406 InsElt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, Elt1Src,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004407 DAG.getIntPtrConstant(Elt1 / 2));
4408 if ((Elt1 & 1) == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00004409 InsElt = DAG.getNode(ISD::SHL, dl, MVT::i16, InsElt,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004410 DAG.getConstant(8, TLI.getShiftAmountTy()));
Mon P Wang6b3ef692009-03-11 18:47:57 +00004411 else if (Elt0 >= 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00004412 InsElt = DAG.getNode(ISD::AND, dl, MVT::i16, InsElt,
4413 DAG.getConstant(0xFF00, MVT::i16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004414 }
4415 // If Elt0 is defined, extract it from the appropriate source. If the
4416 // source byte is not also even, shift the extracted word right 8 bits. If
4417 // Elt1 was also defined, OR the extracted values together before
4418 // inserting them in the result.
4419 if (Elt0 >= 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004420 SDValue InsElt0 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004421 Elt0Src, DAG.getIntPtrConstant(Elt0 / 2));
4422 if ((Elt0 & 1) != 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00004423 InsElt0 = DAG.getNode(ISD::SRL, dl, MVT::i16, InsElt0,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004424 DAG.getConstant(8, TLI.getShiftAmountTy()));
Mon P Wang6b3ef692009-03-11 18:47:57 +00004425 else if (Elt1 >= 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00004426 InsElt0 = DAG.getNode(ISD::AND, dl, MVT::i16, InsElt0,
4427 DAG.getConstant(0x00FF, MVT::i16));
4428 InsElt = Elt1 >= 0 ? DAG.getNode(ISD::OR, dl, MVT::i16, InsElt, InsElt0)
Nate Begemanb9a47b82009-02-23 08:49:38 +00004429 : InsElt0;
4430 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004431 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, InsElt,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004432 DAG.getIntPtrConstant(i));
4433 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004434 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, NewV);
Evan Cheng14b32e12007-12-11 01:46:18 +00004435}
4436
Evan Cheng7a831ce2007-12-15 03:00:47 +00004437/// RewriteAsNarrowerShuffle - Try rewriting v8i16 and v16i8 shuffles as 4 wide
Chris Lattnerf172ecd2010-07-04 23:07:25 +00004438/// ones, or rewriting v4i32 / v2i32 as 2 wide ones if possible. This can be
Evan Cheng7a831ce2007-12-15 03:00:47 +00004439/// done when every pair / quad of shuffle mask elements point to elements in
4440/// the right sequence. e.g.
Evan Cheng14b32e12007-12-11 01:46:18 +00004441/// vector_shuffle <>, <>, < 3, 4, | 10, 11, | 0, 1, | 14, 15>
4442static
Nate Begeman9008ca62009-04-27 18:41:29 +00004443SDValue RewriteAsNarrowerShuffle(ShuffleVectorSDNode *SVOp,
4444 SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00004445 const TargetLowering &TLI, DebugLoc dl) {
Owen Andersone50ed302009-08-10 22:56:29 +00004446 EVT VT = SVOp->getValueType(0);
Nate Begeman9008ca62009-04-27 18:41:29 +00004447 SDValue V1 = SVOp->getOperand(0);
4448 SDValue V2 = SVOp->getOperand(1);
4449 unsigned NumElems = VT.getVectorNumElements();
Evan Cheng7a831ce2007-12-15 03:00:47 +00004450 unsigned NewWidth = (NumElems == 4) ? 2 : 4;
Owen Anderson825b72b2009-08-11 20:47:22 +00004451 EVT MaskVT = MVT::getIntVectorWithNumElements(NewWidth);
Owen Andersone50ed302009-08-10 22:56:29 +00004452 EVT NewVT = MaskVT;
Owen Anderson825b72b2009-08-11 20:47:22 +00004453 switch (VT.getSimpleVT().SimpleTy) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00004454 default: assert(false && "Unexpected!");
Owen Anderson825b72b2009-08-11 20:47:22 +00004455 case MVT::v4f32: NewVT = MVT::v2f64; break;
4456 case MVT::v4i32: NewVT = MVT::v2i64; break;
4457 case MVT::v8i16: NewVT = MVT::v4i32; break;
4458 case MVT::v16i8: NewVT = MVT::v4i32; break;
Evan Cheng7a831ce2007-12-15 03:00:47 +00004459 }
4460
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00004461 if (NewWidth == 2) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00004462 if (VT.isInteger())
Owen Anderson825b72b2009-08-11 20:47:22 +00004463 NewVT = MVT::v2i64;
Evan Cheng7a831ce2007-12-15 03:00:47 +00004464 else
Owen Anderson825b72b2009-08-11 20:47:22 +00004465 NewVT = MVT::v2f64;
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00004466 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004467 int Scale = NumElems / NewWidth;
4468 SmallVector<int, 8> MaskVec;
Evan Cheng14b32e12007-12-11 01:46:18 +00004469 for (unsigned i = 0; i < NumElems; i += Scale) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004470 int StartIdx = -1;
4471 for (int j = 0; j < Scale; ++j) {
4472 int EltIdx = SVOp->getMaskElt(i+j);
4473 if (EltIdx < 0)
Evan Cheng14b32e12007-12-11 01:46:18 +00004474 continue;
Nate Begeman9008ca62009-04-27 18:41:29 +00004475 if (StartIdx == -1)
Evan Cheng14b32e12007-12-11 01:46:18 +00004476 StartIdx = EltIdx - (EltIdx % Scale);
4477 if (EltIdx != StartIdx + j)
Dan Gohman475871a2008-07-27 21:46:04 +00004478 return SDValue();
Evan Cheng14b32e12007-12-11 01:46:18 +00004479 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004480 if (StartIdx == -1)
4481 MaskVec.push_back(-1);
Evan Cheng14b32e12007-12-11 01:46:18 +00004482 else
Nate Begeman9008ca62009-04-27 18:41:29 +00004483 MaskVec.push_back(StartIdx / Scale);
Evan Cheng8a86c3f2007-12-07 08:07:39 +00004484 }
4485
Dale Johannesenace16102009-02-03 19:33:06 +00004486 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, NewVT, V1);
4487 V2 = DAG.getNode(ISD::BIT_CONVERT, dl, NewVT, V2);
Nate Begeman9008ca62009-04-27 18:41:29 +00004488 return DAG.getVectorShuffle(NewVT, dl, V1, V2, &MaskVec[0]);
Evan Cheng8a86c3f2007-12-07 08:07:39 +00004489}
4490
Evan Chengd880b972008-05-09 21:53:03 +00004491/// getVZextMovL - Return a zero-extending vector move low node.
Evan Cheng7e2ff772008-05-08 00:57:18 +00004492///
Owen Andersone50ed302009-08-10 22:56:29 +00004493static SDValue getVZextMovL(EVT VT, EVT OpVT,
Nate Begeman9008ca62009-04-27 18:41:29 +00004494 SDValue SrcOp, SelectionDAG &DAG,
4495 const X86Subtarget *Subtarget, DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004496 if (VT == MVT::v2f64 || VT == MVT::v4f32) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00004497 LoadSDNode *LD = NULL;
Gabor Greifba36cb52008-08-28 21:40:38 +00004498 if (!isScalarLoadToVector(SrcOp.getNode(), &LD))
Evan Cheng7e2ff772008-05-08 00:57:18 +00004499 LD = dyn_cast<LoadSDNode>(SrcOp);
4500 if (!LD) {
4501 // movssrr and movsdrr do not clear top bits. Try to use movd, movq
4502 // instead.
Owen Anderson766b5ef2009-08-11 21:59:30 +00004503 MVT ExtVT = (OpVT == MVT::v2f64) ? MVT::i64 : MVT::i32;
4504 if ((ExtVT.SimpleTy != MVT::i64 || Subtarget->is64Bit()) &&
Evan Cheng7e2ff772008-05-08 00:57:18 +00004505 SrcOp.getOpcode() == ISD::SCALAR_TO_VECTOR &&
4506 SrcOp.getOperand(0).getOpcode() == ISD::BIT_CONVERT &&
Owen Anderson766b5ef2009-08-11 21:59:30 +00004507 SrcOp.getOperand(0).getOperand(0).getValueType() == ExtVT) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00004508 // PR2108
Owen Anderson825b72b2009-08-11 20:47:22 +00004509 OpVT = (OpVT == MVT::v2f64) ? MVT::v2i64 : MVT::v4i32;
Dale Johannesenace16102009-02-03 19:33:06 +00004510 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
4511 DAG.getNode(X86ISD::VZEXT_MOVL, dl, OpVT,
4512 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
4513 OpVT,
Gabor Greif327ef032008-08-28 23:19:51 +00004514 SrcOp.getOperand(0)
4515 .getOperand(0))));
Evan Cheng7e2ff772008-05-08 00:57:18 +00004516 }
4517 }
4518 }
4519
Dale Johannesenace16102009-02-03 19:33:06 +00004520 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
4521 DAG.getNode(X86ISD::VZEXT_MOVL, dl, OpVT,
Scott Michelfdc40a02009-02-17 22:15:04 +00004522 DAG.getNode(ISD::BIT_CONVERT, dl,
Dale Johannesenace16102009-02-03 19:33:06 +00004523 OpVT, SrcOp)));
Evan Cheng7e2ff772008-05-08 00:57:18 +00004524}
4525
Evan Chengace3c172008-07-22 21:13:36 +00004526/// LowerVECTOR_SHUFFLE_4wide - Handle all 4 wide cases with a number of
4527/// shuffles.
Dan Gohman475871a2008-07-27 21:46:04 +00004528static SDValue
Nate Begeman9008ca62009-04-27 18:41:29 +00004529LowerVECTOR_SHUFFLE_4wide(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG) {
4530 SDValue V1 = SVOp->getOperand(0);
4531 SDValue V2 = SVOp->getOperand(1);
4532 DebugLoc dl = SVOp->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00004533 EVT VT = SVOp->getValueType(0);
Eric Christopherfd179292009-08-27 18:07:15 +00004534
Evan Chengace3c172008-07-22 21:13:36 +00004535 SmallVector<std::pair<int, int>, 8> Locs;
Rafael Espindola833a9902008-08-28 18:32:53 +00004536 Locs.resize(4);
Nate Begeman9008ca62009-04-27 18:41:29 +00004537 SmallVector<int, 8> Mask1(4U, -1);
4538 SmallVector<int, 8> PermMask;
4539 SVOp->getMask(PermMask);
4540
Evan Chengace3c172008-07-22 21:13:36 +00004541 unsigned NumHi = 0;
4542 unsigned NumLo = 0;
Evan Chengace3c172008-07-22 21:13:36 +00004543 for (unsigned i = 0; i != 4; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004544 int Idx = PermMask[i];
4545 if (Idx < 0) {
Evan Chengace3c172008-07-22 21:13:36 +00004546 Locs[i] = std::make_pair(-1, -1);
4547 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00004548 assert(Idx < 8 && "Invalid VECTOR_SHUFFLE index!");
4549 if (Idx < 4) {
Evan Chengace3c172008-07-22 21:13:36 +00004550 Locs[i] = std::make_pair(0, NumLo);
Nate Begeman9008ca62009-04-27 18:41:29 +00004551 Mask1[NumLo] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00004552 NumLo++;
4553 } else {
4554 Locs[i] = std::make_pair(1, NumHi);
4555 if (2+NumHi < 4)
Nate Begeman9008ca62009-04-27 18:41:29 +00004556 Mask1[2+NumHi] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00004557 NumHi++;
4558 }
4559 }
4560 }
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004561
Evan Chengace3c172008-07-22 21:13:36 +00004562 if (NumLo <= 2 && NumHi <= 2) {
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004563 // If no more than two elements come from either vector. This can be
4564 // implemented with two shuffles. First shuffle gather the elements.
4565 // The second shuffle, which takes the first shuffle as both of its
4566 // vector operands, put the elements into the right order.
Nate Begeman9008ca62009-04-27 18:41:29 +00004567 V1 = DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004568
Nate Begeman9008ca62009-04-27 18:41:29 +00004569 SmallVector<int, 8> Mask2(4U, -1);
Eric Christopherfd179292009-08-27 18:07:15 +00004570
Evan Chengace3c172008-07-22 21:13:36 +00004571 for (unsigned i = 0; i != 4; ++i) {
4572 if (Locs[i].first == -1)
4573 continue;
4574 else {
4575 unsigned Idx = (i < 2) ? 0 : 4;
4576 Idx += Locs[i].first * 2 + Locs[i].second;
Nate Begeman9008ca62009-04-27 18:41:29 +00004577 Mask2[i] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00004578 }
4579 }
4580
Nate Begeman9008ca62009-04-27 18:41:29 +00004581 return DAG.getVectorShuffle(VT, dl, V1, V1, &Mask2[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004582 } else if (NumLo == 3 || NumHi == 3) {
4583 // Otherwise, we must have three elements from one vector, call it X, and
4584 // one element from the other, call it Y. First, use a shufps to build an
4585 // intermediate vector with the one element from Y and the element from X
4586 // that will be in the same half in the final destination (the indexes don't
4587 // matter). Then, use a shufps to build the final vector, taking the half
4588 // containing the element from Y from the intermediate, and the other half
4589 // from X.
4590 if (NumHi == 3) {
4591 // Normalize it so the 3 elements come from V1.
Nate Begeman9008ca62009-04-27 18:41:29 +00004592 CommuteVectorShuffleMask(PermMask, VT);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004593 std::swap(V1, V2);
4594 }
4595
4596 // Find the element from V2.
4597 unsigned HiIndex;
4598 for (HiIndex = 0; HiIndex < 3; ++HiIndex) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004599 int Val = PermMask[HiIndex];
4600 if (Val < 0)
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004601 continue;
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004602 if (Val >= 4)
4603 break;
4604 }
4605
Nate Begeman9008ca62009-04-27 18:41:29 +00004606 Mask1[0] = PermMask[HiIndex];
4607 Mask1[1] = -1;
4608 Mask1[2] = PermMask[HiIndex^1];
4609 Mask1[3] = -1;
4610 V2 = DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004611
4612 if (HiIndex >= 2) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004613 Mask1[0] = PermMask[0];
4614 Mask1[1] = PermMask[1];
4615 Mask1[2] = HiIndex & 1 ? 6 : 4;
4616 Mask1[3] = HiIndex & 1 ? 4 : 6;
4617 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004618 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00004619 Mask1[0] = HiIndex & 1 ? 2 : 0;
4620 Mask1[1] = HiIndex & 1 ? 0 : 2;
4621 Mask1[2] = PermMask[2];
4622 Mask1[3] = PermMask[3];
4623 if (Mask1[2] >= 0)
4624 Mask1[2] += 4;
4625 if (Mask1[3] >= 0)
4626 Mask1[3] += 4;
4627 return DAG.getVectorShuffle(VT, dl, V2, V1, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004628 }
Evan Chengace3c172008-07-22 21:13:36 +00004629 }
4630
4631 // Break it into (shuffle shuffle_hi, shuffle_lo).
4632 Locs.clear();
Nate Begeman9008ca62009-04-27 18:41:29 +00004633 SmallVector<int,8> LoMask(4U, -1);
4634 SmallVector<int,8> HiMask(4U, -1);
4635
4636 SmallVector<int,8> *MaskPtr = &LoMask;
Evan Chengace3c172008-07-22 21:13:36 +00004637 unsigned MaskIdx = 0;
4638 unsigned LoIdx = 0;
4639 unsigned HiIdx = 2;
4640 for (unsigned i = 0; i != 4; ++i) {
4641 if (i == 2) {
4642 MaskPtr = &HiMask;
4643 MaskIdx = 1;
4644 LoIdx = 0;
4645 HiIdx = 2;
4646 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004647 int Idx = PermMask[i];
4648 if (Idx < 0) {
Evan Chengace3c172008-07-22 21:13:36 +00004649 Locs[i] = std::make_pair(-1, -1);
Nate Begeman9008ca62009-04-27 18:41:29 +00004650 } else if (Idx < 4) {
Evan Chengace3c172008-07-22 21:13:36 +00004651 Locs[i] = std::make_pair(MaskIdx, LoIdx);
Nate Begeman9008ca62009-04-27 18:41:29 +00004652 (*MaskPtr)[LoIdx] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00004653 LoIdx++;
4654 } else {
4655 Locs[i] = std::make_pair(MaskIdx, HiIdx);
Nate Begeman9008ca62009-04-27 18:41:29 +00004656 (*MaskPtr)[HiIdx] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00004657 HiIdx++;
4658 }
4659 }
4660
Nate Begeman9008ca62009-04-27 18:41:29 +00004661 SDValue LoShuffle = DAG.getVectorShuffle(VT, dl, V1, V2, &LoMask[0]);
4662 SDValue HiShuffle = DAG.getVectorShuffle(VT, dl, V1, V2, &HiMask[0]);
4663 SmallVector<int, 8> MaskOps;
Evan Chengace3c172008-07-22 21:13:36 +00004664 for (unsigned i = 0; i != 4; ++i) {
4665 if (Locs[i].first == -1) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004666 MaskOps.push_back(-1);
Evan Chengace3c172008-07-22 21:13:36 +00004667 } else {
4668 unsigned Idx = Locs[i].first * 4 + Locs[i].second;
Nate Begeman9008ca62009-04-27 18:41:29 +00004669 MaskOps.push_back(Idx);
Evan Chengace3c172008-07-22 21:13:36 +00004670 }
4671 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004672 return DAG.getVectorShuffle(VT, dl, LoShuffle, HiShuffle, &MaskOps[0]);
Evan Chengace3c172008-07-22 21:13:36 +00004673}
4674
Dan Gohman475871a2008-07-27 21:46:04 +00004675SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00004676X86TargetLowering::LowerVECTOR_SHUFFLE(SDValue Op, SelectionDAG &DAG) const {
Nate Begeman9008ca62009-04-27 18:41:29 +00004677 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
Dan Gohman475871a2008-07-27 21:46:04 +00004678 SDValue V1 = Op.getOperand(0);
4679 SDValue V2 = Op.getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +00004680 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004681 DebugLoc dl = Op.getDebugLoc();
Nate Begeman9008ca62009-04-27 18:41:29 +00004682 unsigned NumElems = VT.getVectorNumElements();
Duncan Sands83ec4b62008-06-06 12:08:01 +00004683 bool isMMX = VT.getSizeInBits() == 64;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004684 bool V1IsUndef = V1.getOpcode() == ISD::UNDEF;
4685 bool V2IsUndef = V2.getOpcode() == ISD::UNDEF;
Evan Chengd9b8e402006-10-16 06:36:00 +00004686 bool V1IsSplat = false;
4687 bool V2IsSplat = false;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004688
Nate Begeman9008ca62009-04-27 18:41:29 +00004689 if (isZeroShuffle(SVOp))
Dale Johannesenace16102009-02-03 19:33:06 +00004690 return getZeroVector(VT, Subtarget->hasSSE2(), DAG, dl);
Evan Cheng213d2cf2007-05-17 18:45:50 +00004691
Nate Begeman9008ca62009-04-27 18:41:29 +00004692 // Promote splats to v4f32.
4693 if (SVOp->isSplat()) {
Eric Christopherfd179292009-08-27 18:07:15 +00004694 if (isMMX || NumElems < 4)
Nate Begeman9008ca62009-04-27 18:41:29 +00004695 return Op;
4696 return PromoteSplat(SVOp, DAG, Subtarget->hasSSE2());
Evan Cheng0db9fe62006-04-25 20:13:52 +00004697 }
4698
Evan Cheng7a831ce2007-12-15 03:00:47 +00004699 // If the shuffle can be profitably rewritten as a narrower shuffle, then
4700 // do it!
Owen Anderson825b72b2009-08-11 20:47:22 +00004701 if (VT == MVT::v8i16 || VT == MVT::v16i8) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004702 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, *this, dl);
Gabor Greifba36cb52008-08-28 21:40:38 +00004703 if (NewOp.getNode())
Scott Michelfdc40a02009-02-17 22:15:04 +00004704 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
Dale Johannesenace16102009-02-03 19:33:06 +00004705 LowerVECTOR_SHUFFLE(NewOp, DAG));
Owen Anderson825b72b2009-08-11 20:47:22 +00004706 } else if ((VT == MVT::v4i32 || (VT == MVT::v4f32 && Subtarget->hasSSE2()))) {
Evan Cheng7a831ce2007-12-15 03:00:47 +00004707 // FIXME: Figure out a cleaner way to do this.
4708 // Try to make use of movq to zero out the top part.
Gabor Greifba36cb52008-08-28 21:40:38 +00004709 if (ISD::isBuildVectorAllZeros(V2.getNode())) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004710 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, *this, dl);
Gabor Greifba36cb52008-08-28 21:40:38 +00004711 if (NewOp.getNode()) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004712 if (isCommutedMOVL(cast<ShuffleVectorSDNode>(NewOp), true, false))
4713 return getVZextMovL(VT, NewOp.getValueType(), NewOp.getOperand(0),
4714 DAG, Subtarget, dl);
Evan Cheng7a831ce2007-12-15 03:00:47 +00004715 }
Gabor Greifba36cb52008-08-28 21:40:38 +00004716 } else if (ISD::isBuildVectorAllZeros(V1.getNode())) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004717 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, *this, dl);
4718 if (NewOp.getNode() && X86::isMOVLMask(cast<ShuffleVectorSDNode>(NewOp)))
Evan Chengd880b972008-05-09 21:53:03 +00004719 return getVZextMovL(VT, NewOp.getValueType(), NewOp.getOperand(1),
Nate Begeman9008ca62009-04-27 18:41:29 +00004720 DAG, Subtarget, dl);
Evan Cheng7a831ce2007-12-15 03:00:47 +00004721 }
4722 }
Eric Christopherfd179292009-08-27 18:07:15 +00004723
Nate Begeman9008ca62009-04-27 18:41:29 +00004724 if (X86::isPSHUFDMask(SVOp))
4725 return Op;
Eric Christopherfd179292009-08-27 18:07:15 +00004726
Evan Chengf26ffe92008-05-29 08:22:04 +00004727 // Check if this can be converted into a logical shift.
4728 bool isLeft = false;
4729 unsigned ShAmt = 0;
Dan Gohman475871a2008-07-27 21:46:04 +00004730 SDValue ShVal;
Nate Begeman9008ca62009-04-27 18:41:29 +00004731 bool isShift = getSubtarget()->hasSSE2() &&
Evan Chengc3630942009-12-09 21:00:30 +00004732 isVectorShift(SVOp, DAG, isLeft, ShVal, ShAmt);
Evan Chengf26ffe92008-05-29 08:22:04 +00004733 if (isShift && ShVal.hasOneUse()) {
Scott Michelfdc40a02009-02-17 22:15:04 +00004734 // If the shifted value has multiple uses, it may be cheaper to use
Evan Chengf26ffe92008-05-29 08:22:04 +00004735 // v_set0 + movlhps or movhlps, etc.
Dan Gohman8a55ce42009-09-23 21:02:20 +00004736 EVT EltVT = VT.getVectorElementType();
4737 ShAmt *= EltVT.getSizeInBits();
Dale Johannesenace16102009-02-03 19:33:06 +00004738 return getVShift(isLeft, VT, ShVal, ShAmt, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00004739 }
Eric Christopherfd179292009-08-27 18:07:15 +00004740
Nate Begeman9008ca62009-04-27 18:41:29 +00004741 if (X86::isMOVLMask(SVOp)) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00004742 if (V1IsUndef)
4743 return V2;
Gabor Greifba36cb52008-08-28 21:40:38 +00004744 if (ISD::isBuildVectorAllZeros(V1.getNode()))
Dale Johannesenace16102009-02-03 19:33:06 +00004745 return getVZextMovL(VT, VT, V2, DAG, Subtarget, dl);
Nate Begemanfb8ead02008-07-25 19:05:58 +00004746 if (!isMMX)
4747 return Op;
Evan Cheng7e2ff772008-05-08 00:57:18 +00004748 }
Eric Christopherfd179292009-08-27 18:07:15 +00004749
Nate Begeman9008ca62009-04-27 18:41:29 +00004750 // FIXME: fold these into legal mask.
4751 if (!isMMX && (X86::isMOVSHDUPMask(SVOp) ||
4752 X86::isMOVSLDUPMask(SVOp) ||
4753 X86::isMOVHLPSMask(SVOp) ||
Nate Begeman0b10b912009-11-07 23:17:15 +00004754 X86::isMOVLHPSMask(SVOp) ||
Nate Begeman9008ca62009-04-27 18:41:29 +00004755 X86::isMOVLPMask(SVOp)))
Evan Cheng9bbbb982006-10-25 20:48:19 +00004756 return Op;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004757
Nate Begeman9008ca62009-04-27 18:41:29 +00004758 if (ShouldXformToMOVHLPS(SVOp) ||
4759 ShouldXformToMOVLP(V1.getNode(), V2.getNode(), SVOp))
4760 return CommuteVectorShuffle(SVOp, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004761
Evan Chengf26ffe92008-05-29 08:22:04 +00004762 if (isShift) {
4763 // No better options. Use a vshl / vsrl.
Dan Gohman8a55ce42009-09-23 21:02:20 +00004764 EVT EltVT = VT.getVectorElementType();
4765 ShAmt *= EltVT.getSizeInBits();
Dale Johannesenace16102009-02-03 19:33:06 +00004766 return getVShift(isLeft, VT, ShVal, ShAmt, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00004767 }
Eric Christopherfd179292009-08-27 18:07:15 +00004768
Evan Cheng9eca5e82006-10-25 21:49:50 +00004769 bool Commuted = false;
Chris Lattner8a594482007-11-25 00:24:49 +00004770 // FIXME: This should also accept a bitcast of a splat? Be careful, not
4771 // 1,1,1,1 -> v8i16 though.
Gabor Greifba36cb52008-08-28 21:40:38 +00004772 V1IsSplat = isSplatVector(V1.getNode());
4773 V2IsSplat = isSplatVector(V2.getNode());
Scott Michelfdc40a02009-02-17 22:15:04 +00004774
Chris Lattner8a594482007-11-25 00:24:49 +00004775 // Canonicalize the splat or undef, if present, to be on the RHS.
Evan Cheng9bbbb982006-10-25 20:48:19 +00004776 if ((V1IsSplat || V1IsUndef) && !(V2IsSplat || V2IsUndef)) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004777 Op = CommuteVectorShuffle(SVOp, DAG);
4778 SVOp = cast<ShuffleVectorSDNode>(Op);
4779 V1 = SVOp->getOperand(0);
4780 V2 = SVOp->getOperand(1);
Evan Cheng9bbbb982006-10-25 20:48:19 +00004781 std::swap(V1IsSplat, V2IsSplat);
4782 std::swap(V1IsUndef, V2IsUndef);
Evan Cheng9eca5e82006-10-25 21:49:50 +00004783 Commuted = true;
Evan Cheng9bbbb982006-10-25 20:48:19 +00004784 }
4785
Nate Begeman9008ca62009-04-27 18:41:29 +00004786 if (isCommutedMOVL(SVOp, V2IsSplat, V2IsUndef)) {
4787 // Shuffling low element of v1 into undef, just return v1.
Eric Christopherfd179292009-08-27 18:07:15 +00004788 if (V2IsUndef)
Nate Begeman9008ca62009-04-27 18:41:29 +00004789 return V1;
4790 // If V2 is a splat, the mask may be malformed such as <4,3,3,3>, which
4791 // the instruction selector will not match, so get a canonical MOVL with
4792 // swapped operands to undo the commute.
4793 return getMOVL(DAG, dl, VT, V2, V1);
Evan Chengd9b8e402006-10-16 06:36:00 +00004794 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00004795
Nate Begeman9008ca62009-04-27 18:41:29 +00004796 if (X86::isUNPCKL_v_undef_Mask(SVOp) ||
4797 X86::isUNPCKH_v_undef_Mask(SVOp) ||
4798 X86::isUNPCKLMask(SVOp) ||
4799 X86::isUNPCKHMask(SVOp))
Evan Chengd9b8e402006-10-16 06:36:00 +00004800 return Op;
Evan Chenge1113032006-10-04 18:33:38 +00004801
Evan Cheng9bbbb982006-10-25 20:48:19 +00004802 if (V2IsSplat) {
4803 // Normalize mask so all entries that point to V2 points to its first
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00004804 // element then try to match unpck{h|l} again. If match, return a
Evan Cheng9bbbb982006-10-25 20:48:19 +00004805 // new vector_shuffle with the corrected mask.
Nate Begeman9008ca62009-04-27 18:41:29 +00004806 SDValue NewMask = NormalizeMask(SVOp, DAG);
4807 ShuffleVectorSDNode *NSVOp = cast<ShuffleVectorSDNode>(NewMask);
4808 if (NSVOp != SVOp) {
4809 if (X86::isUNPCKLMask(NSVOp, true)) {
4810 return NewMask;
4811 } else if (X86::isUNPCKHMask(NSVOp, true)) {
4812 return NewMask;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004813 }
4814 }
4815 }
4816
Evan Cheng9eca5e82006-10-25 21:49:50 +00004817 if (Commuted) {
4818 // Commute is back and try unpck* again.
Nate Begeman9008ca62009-04-27 18:41:29 +00004819 // FIXME: this seems wrong.
4820 SDValue NewOp = CommuteVectorShuffle(SVOp, DAG);
4821 ShuffleVectorSDNode *NewSVOp = cast<ShuffleVectorSDNode>(NewOp);
4822 if (X86::isUNPCKL_v_undef_Mask(NewSVOp) ||
4823 X86::isUNPCKH_v_undef_Mask(NewSVOp) ||
4824 X86::isUNPCKLMask(NewSVOp) ||
4825 X86::isUNPCKHMask(NewSVOp))
4826 return NewOp;
Evan Cheng9eca5e82006-10-25 21:49:50 +00004827 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00004828
Nate Begemanb9a47b82009-02-23 08:49:38 +00004829 // FIXME: for mmx, bitcast v2i32 to v4i16 for shuffle.
Nate Begeman9008ca62009-04-27 18:41:29 +00004830
4831 // Normalize the node to match x86 shuffle ops if needed
4832 if (!isMMX && V2.getOpcode() != ISD::UNDEF && isCommutedSHUFP(SVOp))
4833 return CommuteVectorShuffle(SVOp, DAG);
4834
4835 // Check for legal shuffle and return?
4836 SmallVector<int, 16> PermMask;
4837 SVOp->getMask(PermMask);
4838 if (isShuffleMaskLegal(PermMask, VT))
Evan Cheng0c0f83f2008-04-05 00:30:36 +00004839 return Op;
Eric Christopherfd179292009-08-27 18:07:15 +00004840
Evan Cheng14b32e12007-12-11 01:46:18 +00004841 // Handle v8i16 specifically since SSE can do byte extraction and insertion.
Owen Anderson825b72b2009-08-11 20:47:22 +00004842 if (VT == MVT::v8i16) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004843 SDValue NewOp = LowerVECTOR_SHUFFLEv8i16(SVOp, DAG, *this);
Gabor Greifba36cb52008-08-28 21:40:38 +00004844 if (NewOp.getNode())
Evan Cheng14b32e12007-12-11 01:46:18 +00004845 return NewOp;
4846 }
4847
Owen Anderson825b72b2009-08-11 20:47:22 +00004848 if (VT == MVT::v16i8) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004849 SDValue NewOp = LowerVECTOR_SHUFFLEv16i8(SVOp, DAG, *this);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004850 if (NewOp.getNode())
4851 return NewOp;
4852 }
Eric Christopherfd179292009-08-27 18:07:15 +00004853
Evan Chengace3c172008-07-22 21:13:36 +00004854 // Handle all 4 wide cases with a number of shuffles except for MMX.
4855 if (NumElems == 4 && !isMMX)
Nate Begeman9008ca62009-04-27 18:41:29 +00004856 return LowerVECTOR_SHUFFLE_4wide(SVOp, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004857
Dan Gohman475871a2008-07-27 21:46:04 +00004858 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004859}
4860
Dan Gohman475871a2008-07-27 21:46:04 +00004861SDValue
4862X86TargetLowering::LowerEXTRACT_VECTOR_ELT_SSE4(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00004863 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00004864 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004865 DebugLoc dl = Op.getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +00004866 if (VT.getSizeInBits() == 8) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004867 SDValue Extract = DAG.getNode(X86ISD::PEXTRB, dl, MVT::i32,
Nate Begeman14d12ca2008-02-11 04:19:36 +00004868 Op.getOperand(0), Op.getOperand(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00004869 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, MVT::i32, Extract,
Nate Begeman14d12ca2008-02-11 04:19:36 +00004870 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00004871 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Duncan Sands83ec4b62008-06-06 12:08:01 +00004872 } else if (VT.getSizeInBits() == 16) {
Evan Cheng52ceafa2009-01-02 05:29:08 +00004873 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
4874 // If Idx is 0, it's cheaper to do a move instead of a pextrw.
4875 if (Idx == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00004876 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i16,
4877 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Dale Johannesenace16102009-02-03 19:33:06 +00004878 DAG.getNode(ISD::BIT_CONVERT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004879 MVT::v4i32,
Evan Cheng52ceafa2009-01-02 05:29:08 +00004880 Op.getOperand(0)),
4881 Op.getOperand(1)));
Owen Anderson825b72b2009-08-11 20:47:22 +00004882 SDValue Extract = DAG.getNode(X86ISD::PEXTRW, dl, MVT::i32,
Nate Begeman14d12ca2008-02-11 04:19:36 +00004883 Op.getOperand(0), Op.getOperand(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00004884 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, MVT::i32, Extract,
Nate Begeman14d12ca2008-02-11 04:19:36 +00004885 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00004886 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Owen Anderson825b72b2009-08-11 20:47:22 +00004887 } else if (VT == MVT::f32) {
Evan Cheng62a3f152008-03-24 21:52:23 +00004888 // EXTRACTPS outputs to a GPR32 register which will require a movd to copy
4889 // the result back to FR32 register. It's only worth matching if the
Dan Gohmand17cfbe2008-10-31 00:57:24 +00004890 // result has a single use which is a store or a bitcast to i32. And in
4891 // the case of a store, it's not worth it if the index is a constant 0,
4892 // because a MOVSSmr can be used instead, which is smaller and faster.
Evan Cheng62a3f152008-03-24 21:52:23 +00004893 if (!Op.hasOneUse())
Dan Gohman475871a2008-07-27 21:46:04 +00004894 return SDValue();
Gabor Greifba36cb52008-08-28 21:40:38 +00004895 SDNode *User = *Op.getNode()->use_begin();
Dan Gohmand17cfbe2008-10-31 00:57:24 +00004896 if ((User->getOpcode() != ISD::STORE ||
4897 (isa<ConstantSDNode>(Op.getOperand(1)) &&
4898 cast<ConstantSDNode>(Op.getOperand(1))->isNullValue())) &&
Dan Gohman171c11e2008-04-16 02:32:24 +00004899 (User->getOpcode() != ISD::BIT_CONVERT ||
Owen Anderson825b72b2009-08-11 20:47:22 +00004900 User->getValueType(0) != MVT::i32))
Dan Gohman475871a2008-07-27 21:46:04 +00004901 return SDValue();
Owen Anderson825b72b2009-08-11 20:47:22 +00004902 SDValue Extract = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
4903 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v4i32,
Dale Johannesenace16102009-02-03 19:33:06 +00004904 Op.getOperand(0)),
4905 Op.getOperand(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00004906 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::f32, Extract);
4907 } else if (VT == MVT::i32) {
Mon P Wangf0fcdd82009-01-15 21:10:20 +00004908 // ExtractPS works with constant index.
4909 if (isa<ConstantSDNode>(Op.getOperand(1)))
4910 return Op;
Nate Begeman14d12ca2008-02-11 04:19:36 +00004911 }
Dan Gohman475871a2008-07-27 21:46:04 +00004912 return SDValue();
Nate Begeman14d12ca2008-02-11 04:19:36 +00004913}
4914
4915
Dan Gohman475871a2008-07-27 21:46:04 +00004916SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00004917X86TargetLowering::LowerEXTRACT_VECTOR_ELT(SDValue Op,
4918 SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +00004919 if (!isa<ConstantSDNode>(Op.getOperand(1)))
Dan Gohman475871a2008-07-27 21:46:04 +00004920 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004921
Evan Cheng62a3f152008-03-24 21:52:23 +00004922 if (Subtarget->hasSSE41()) {
Dan Gohman475871a2008-07-27 21:46:04 +00004923 SDValue Res = LowerEXTRACT_VECTOR_ELT_SSE4(Op, DAG);
Gabor Greifba36cb52008-08-28 21:40:38 +00004924 if (Res.getNode())
Evan Cheng62a3f152008-03-24 21:52:23 +00004925 return Res;
4926 }
Nate Begeman14d12ca2008-02-11 04:19:36 +00004927
Owen Andersone50ed302009-08-10 22:56:29 +00004928 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004929 DebugLoc dl = Op.getDebugLoc();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004930 // TODO: handle v16i8.
Duncan Sands83ec4b62008-06-06 12:08:01 +00004931 if (VT.getSizeInBits() == 16) {
Dan Gohman475871a2008-07-27 21:46:04 +00004932 SDValue Vec = Op.getOperand(0);
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004933 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng14b32e12007-12-11 01:46:18 +00004934 if (Idx == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00004935 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i16,
4936 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Scott Michelfdc40a02009-02-17 22:15:04 +00004937 DAG.getNode(ISD::BIT_CONVERT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004938 MVT::v4i32, Vec),
Evan Cheng14b32e12007-12-11 01:46:18 +00004939 Op.getOperand(1)));
Evan Cheng0db9fe62006-04-25 20:13:52 +00004940 // Transform it so it match pextrw which produces a 32-bit result.
Ken Dyck70d0ef12009-12-17 15:31:52 +00004941 EVT EltVT = MVT::i32;
Dan Gohman8a55ce42009-09-23 21:02:20 +00004942 SDValue Extract = DAG.getNode(X86ISD::PEXTRW, dl, EltVT,
Evan Cheng0db9fe62006-04-25 20:13:52 +00004943 Op.getOperand(0), Op.getOperand(1));
Dan Gohman8a55ce42009-09-23 21:02:20 +00004944 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, EltVT, Extract,
Evan Cheng0db9fe62006-04-25 20:13:52 +00004945 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00004946 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Duncan Sands83ec4b62008-06-06 12:08:01 +00004947 } else if (VT.getSizeInBits() == 32) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004948 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004949 if (Idx == 0)
4950 return Op;
Eric Christopherfd179292009-08-27 18:07:15 +00004951
Evan Cheng0db9fe62006-04-25 20:13:52 +00004952 // SHUFPS the element to the lowest double word, then movss.
Nate Begeman9008ca62009-04-27 18:41:29 +00004953 int Mask[4] = { Idx, -1, -1, -1 };
Owen Andersone50ed302009-08-10 22:56:29 +00004954 EVT VVT = Op.getOperand(0).getValueType();
Eric Christopherfd179292009-08-27 18:07:15 +00004955 SDValue Vec = DAG.getVectorShuffle(VVT, dl, Op.getOperand(0),
Nate Begeman9008ca62009-04-27 18:41:29 +00004956 DAG.getUNDEF(VVT), Mask);
Dale Johannesenace16102009-02-03 19:33:06 +00004957 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, VT, Vec,
Chris Lattner0bd48932008-01-17 07:00:52 +00004958 DAG.getIntPtrConstant(0));
Duncan Sands83ec4b62008-06-06 12:08:01 +00004959 } else if (VT.getSizeInBits() == 64) {
Nate Begeman14d12ca2008-02-11 04:19:36 +00004960 // FIXME: .td only matches this for <2 x f64>, not <2 x i64> on 32b
4961 // FIXME: seems like this should be unnecessary if mov{h,l}pd were taught
4962 // to match extract_elt for f64.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004963 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004964 if (Idx == 0)
4965 return Op;
4966
4967 // UNPCKHPD the element to the lowest double word, then movsd.
4968 // Note if the lower 64 bits of the result of the UNPCKHPD is then stored
4969 // to a f64mem, the whole operation is folded into a single MOVHPDmr.
Nate Begeman9008ca62009-04-27 18:41:29 +00004970 int Mask[2] = { 1, -1 };
Owen Andersone50ed302009-08-10 22:56:29 +00004971 EVT VVT = Op.getOperand(0).getValueType();
Eric Christopherfd179292009-08-27 18:07:15 +00004972 SDValue Vec = DAG.getVectorShuffle(VVT, dl, Op.getOperand(0),
Nate Begeman9008ca62009-04-27 18:41:29 +00004973 DAG.getUNDEF(VVT), Mask);
Dale Johannesenace16102009-02-03 19:33:06 +00004974 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, VT, Vec,
Chris Lattner0bd48932008-01-17 07:00:52 +00004975 DAG.getIntPtrConstant(0));
Evan Cheng0db9fe62006-04-25 20:13:52 +00004976 }
4977
Dan Gohman475871a2008-07-27 21:46:04 +00004978 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004979}
4980
Dan Gohman475871a2008-07-27 21:46:04 +00004981SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00004982X86TargetLowering::LowerINSERT_VECTOR_ELT_SSE4(SDValue Op,
4983 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00004984 EVT VT = Op.getValueType();
Dan Gohman8a55ce42009-09-23 21:02:20 +00004985 EVT EltVT = VT.getVectorElementType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004986 DebugLoc dl = Op.getDebugLoc();
Nate Begeman14d12ca2008-02-11 04:19:36 +00004987
Dan Gohman475871a2008-07-27 21:46:04 +00004988 SDValue N0 = Op.getOperand(0);
4989 SDValue N1 = Op.getOperand(1);
4990 SDValue N2 = Op.getOperand(2);
Nate Begeman14d12ca2008-02-11 04:19:36 +00004991
Dan Gohman8a55ce42009-09-23 21:02:20 +00004992 if ((EltVT.getSizeInBits() == 8 || EltVT.getSizeInBits() == 16) &&
Dan Gohmanef521f12008-08-14 22:53:18 +00004993 isa<ConstantSDNode>(N2)) {
Chris Lattner8f2b4cc2010-02-23 02:07:48 +00004994 unsigned Opc;
4995 if (VT == MVT::v8i16)
4996 Opc = X86ISD::PINSRW;
4997 else if (VT == MVT::v4i16)
4998 Opc = X86ISD::MMX_PINSRW;
4999 else if (VT == MVT::v16i8)
5000 Opc = X86ISD::PINSRB;
5001 else
5002 Opc = X86ISD::PINSRB;
5003
Nate Begeman14d12ca2008-02-11 04:19:36 +00005004 // Transform it so it match pinsr{b,w} which expects a GR32 as its second
5005 // argument.
Owen Anderson825b72b2009-08-11 20:47:22 +00005006 if (N1.getValueType() != MVT::i32)
5007 N1 = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, N1);
5008 if (N2.getValueType() != MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005009 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue());
Dale Johannesenace16102009-02-03 19:33:06 +00005010 return DAG.getNode(Opc, dl, VT, N0, N1, N2);
Dan Gohman8a55ce42009-09-23 21:02:20 +00005011 } else if (EltVT == MVT::f32 && isa<ConstantSDNode>(N2)) {
Nate Begeman14d12ca2008-02-11 04:19:36 +00005012 // Bits [7:6] of the constant are the source select. This will always be
5013 // zero here. The DAG Combiner may combine an extract_elt index into these
5014 // bits. For example (insert (extract, 3), 2) could be matched by putting
5015 // the '3' into bits [7:6] of X86ISD::INSERTPS.
Scott Michelfdc40a02009-02-17 22:15:04 +00005016 // Bits [5:4] of the constant are the destination select. This is the
Nate Begeman14d12ca2008-02-11 04:19:36 +00005017 // value of the incoming immediate.
Scott Michelfdc40a02009-02-17 22:15:04 +00005018 // Bits [3:0] of the constant are the zero mask. The DAG Combiner may
Nate Begeman14d12ca2008-02-11 04:19:36 +00005019 // combine either bitwise AND or insert of float 0.0 to set these bits.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005020 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue() << 4);
Eric Christopherfbd66872009-07-24 00:33:09 +00005021 // Create this as a scalar to vector..
Owen Anderson825b72b2009-08-11 20:47:22 +00005022 N1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4f32, N1);
Dale Johannesenace16102009-02-03 19:33:06 +00005023 return DAG.getNode(X86ISD::INSERTPS, dl, VT, N0, N1, N2);
Dan Gohman8a55ce42009-09-23 21:02:20 +00005024 } else if (EltVT == MVT::i32 && isa<ConstantSDNode>(N2)) {
Eric Christopherfbd66872009-07-24 00:33:09 +00005025 // PINSR* works with constant index.
5026 return Op;
Nate Begeman14d12ca2008-02-11 04:19:36 +00005027 }
Dan Gohman475871a2008-07-27 21:46:04 +00005028 return SDValue();
Nate Begeman14d12ca2008-02-11 04:19:36 +00005029}
5030
Dan Gohman475871a2008-07-27 21:46:04 +00005031SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00005032X86TargetLowering::LowerINSERT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00005033 EVT VT = Op.getValueType();
Dan Gohman8a55ce42009-09-23 21:02:20 +00005034 EVT EltVT = VT.getVectorElementType();
Nate Begeman14d12ca2008-02-11 04:19:36 +00005035
5036 if (Subtarget->hasSSE41())
5037 return LowerINSERT_VECTOR_ELT_SSE4(Op, DAG);
5038
Dan Gohman8a55ce42009-09-23 21:02:20 +00005039 if (EltVT == MVT::i8)
Dan Gohman475871a2008-07-27 21:46:04 +00005040 return SDValue();
Evan Cheng794405e2007-12-12 07:55:34 +00005041
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005042 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00005043 SDValue N0 = Op.getOperand(0);
5044 SDValue N1 = Op.getOperand(1);
5045 SDValue N2 = Op.getOperand(2);
Evan Cheng794405e2007-12-12 07:55:34 +00005046
Dan Gohman8a55ce42009-09-23 21:02:20 +00005047 if (EltVT.getSizeInBits() == 16 && isa<ConstantSDNode>(N2)) {
Evan Cheng794405e2007-12-12 07:55:34 +00005048 // Transform it so it match pinsrw which expects a 16-bit value in a GR32
5049 // as its second argument.
Owen Anderson825b72b2009-08-11 20:47:22 +00005050 if (N1.getValueType() != MVT::i32)
5051 N1 = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, N1);
5052 if (N2.getValueType() != MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005053 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue());
Chris Lattner8f2b4cc2010-02-23 02:07:48 +00005054 return DAG.getNode(VT == MVT::v8i16 ? X86ISD::PINSRW : X86ISD::MMX_PINSRW,
5055 dl, VT, N0, N1, N2);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005056 }
Dan Gohman475871a2008-07-27 21:46:04 +00005057 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005058}
5059
Dan Gohman475871a2008-07-27 21:46:04 +00005060SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00005061X86TargetLowering::LowerSCALAR_TO_VECTOR(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005062 DebugLoc dl = Op.getDebugLoc();
Chris Lattnerf172ecd2010-07-04 23:07:25 +00005063
5064 if (Op.getValueType() == MVT::v1i64 &&
5065 Op.getOperand(0).getValueType() == MVT::i64)
Owen Anderson825b72b2009-08-11 20:47:22 +00005066 return DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v1i64, Op.getOperand(0));
Rafael Espindoladef390a2009-08-03 02:45:34 +00005067
Owen Anderson825b72b2009-08-11 20:47:22 +00005068 SDValue AnyExt = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, Op.getOperand(0));
5069 EVT VT = MVT::v2i32;
5070 switch (Op.getValueType().getSimpleVT().SimpleTy) {
Evan Chengefec7512008-02-18 23:04:32 +00005071 default: break;
Owen Anderson825b72b2009-08-11 20:47:22 +00005072 case MVT::v16i8:
5073 case MVT::v8i16:
5074 VT = MVT::v4i32;
Evan Chengefec7512008-02-18 23:04:32 +00005075 break;
5076 }
Dale Johannesenace16102009-02-03 19:33:06 +00005077 return DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(),
5078 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, AnyExt));
Evan Cheng0db9fe62006-04-25 20:13:52 +00005079}
5080
Bill Wendling056292f2008-09-16 21:48:12 +00005081// ConstantPool, JumpTable, GlobalAddress, and ExternalSymbol are lowered as
5082// their target countpart wrapped in the X86ISD::Wrapper node. Suppose N is
5083// one of the above mentioned nodes. It has to be wrapped because otherwise
5084// Select(N) returns N. So the raw TargetGlobalAddress nodes, etc. can only
5085// be used to form addressing mode. These wrapped nodes will be selected
5086// into MOV32ri.
Dan Gohman475871a2008-07-27 21:46:04 +00005087SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00005088X86TargetLowering::LowerConstantPool(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +00005089 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Eric Christopherfd179292009-08-27 18:07:15 +00005090
Chris Lattner41621a22009-06-26 19:22:52 +00005091 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
5092 // global base reg.
5093 unsigned char OpFlag = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00005094 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005095 CodeModel::Model M = getTargetMachine().getCodeModel();
5096
Chris Lattner4f066492009-07-11 20:29:19 +00005097 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005098 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattnere4df7562009-07-09 03:15:51 +00005099 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00005100 else if (Subtarget->isPICStyleGOT())
Chris Lattner88e1fd52009-07-09 04:24:46 +00005101 OpFlag = X86II::MO_GOTOFF;
Chris Lattnere2c92082009-07-10 21:00:45 +00005102 else if (Subtarget->isPICStyleStubPIC())
Chris Lattner88e1fd52009-07-09 04:24:46 +00005103 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Eric Christopherfd179292009-08-27 18:07:15 +00005104
Evan Cheng1606e8e2009-03-13 07:51:59 +00005105 SDValue Result = DAG.getTargetConstantPool(CP->getConstVal(), getPointerTy(),
Chris Lattner41621a22009-06-26 19:22:52 +00005106 CP->getAlignment(),
5107 CP->getOffset(), OpFlag);
5108 DebugLoc DL = CP->getDebugLoc();
Chris Lattner18c59872009-06-27 04:16:01 +00005109 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Anton Korobeynikov7f705592007-01-12 19:20:47 +00005110 // With PIC, the address is actually $g + Offset.
Chris Lattner41621a22009-06-26 19:22:52 +00005111 if (OpFlag) {
5112 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
Dale Johannesenb300d2a2009-02-07 00:55:49 +00005113 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00005114 DebugLoc(), getPointerTy()),
Anton Korobeynikov7f705592007-01-12 19:20:47 +00005115 Result);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005116 }
5117
5118 return Result;
5119}
5120
Dan Gohmand858e902010-04-17 15:26:15 +00005121SDValue X86TargetLowering::LowerJumpTable(SDValue Op, SelectionDAG &DAG) const {
Chris Lattner18c59872009-06-27 04:16:01 +00005122 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
Eric Christopherfd179292009-08-27 18:07:15 +00005123
Chris Lattner18c59872009-06-27 04:16:01 +00005124 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
5125 // global base reg.
5126 unsigned char OpFlag = 0;
5127 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005128 CodeModel::Model M = getTargetMachine().getCodeModel();
5129
Chris Lattner4f066492009-07-11 20:29:19 +00005130 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005131 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattnere4df7562009-07-09 03:15:51 +00005132 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00005133 else if (Subtarget->isPICStyleGOT())
Chris Lattner88e1fd52009-07-09 04:24:46 +00005134 OpFlag = X86II::MO_GOTOFF;
Chris Lattnere2c92082009-07-10 21:00:45 +00005135 else if (Subtarget->isPICStyleStubPIC())
Chris Lattner88e1fd52009-07-09 04:24:46 +00005136 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Eric Christopherfd179292009-08-27 18:07:15 +00005137
Chris Lattner18c59872009-06-27 04:16:01 +00005138 SDValue Result = DAG.getTargetJumpTable(JT->getIndex(), getPointerTy(),
5139 OpFlag);
5140 DebugLoc DL = JT->getDebugLoc();
5141 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Eric Christopherfd179292009-08-27 18:07:15 +00005142
Chris Lattner18c59872009-06-27 04:16:01 +00005143 // With PIC, the address is actually $g + Offset.
5144 if (OpFlag) {
5145 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
5146 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00005147 DebugLoc(), getPointerTy()),
Chris Lattner18c59872009-06-27 04:16:01 +00005148 Result);
5149 }
Eric Christopherfd179292009-08-27 18:07:15 +00005150
Chris Lattner18c59872009-06-27 04:16:01 +00005151 return Result;
5152}
5153
5154SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00005155X86TargetLowering::LowerExternalSymbol(SDValue Op, SelectionDAG &DAG) const {
Chris Lattner18c59872009-06-27 04:16:01 +00005156 const char *Sym = cast<ExternalSymbolSDNode>(Op)->getSymbol();
Eric Christopherfd179292009-08-27 18:07:15 +00005157
Chris Lattner18c59872009-06-27 04:16:01 +00005158 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
5159 // global base reg.
5160 unsigned char OpFlag = 0;
5161 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005162 CodeModel::Model M = getTargetMachine().getCodeModel();
5163
Chris Lattner4f066492009-07-11 20:29:19 +00005164 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005165 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattnere4df7562009-07-09 03:15:51 +00005166 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00005167 else if (Subtarget->isPICStyleGOT())
Chris Lattner88e1fd52009-07-09 04:24:46 +00005168 OpFlag = X86II::MO_GOTOFF;
Chris Lattnere2c92082009-07-10 21:00:45 +00005169 else if (Subtarget->isPICStyleStubPIC())
Chris Lattner88e1fd52009-07-09 04:24:46 +00005170 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Eric Christopherfd179292009-08-27 18:07:15 +00005171
Chris Lattner18c59872009-06-27 04:16:01 +00005172 SDValue Result = DAG.getTargetExternalSymbol(Sym, getPointerTy(), OpFlag);
Eric Christopherfd179292009-08-27 18:07:15 +00005173
Chris Lattner18c59872009-06-27 04:16:01 +00005174 DebugLoc DL = Op.getDebugLoc();
5175 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Eric Christopherfd179292009-08-27 18:07:15 +00005176
5177
Chris Lattner18c59872009-06-27 04:16:01 +00005178 // With PIC, the address is actually $g + Offset.
5179 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
Chris Lattnere4df7562009-07-09 03:15:51 +00005180 !Subtarget->is64Bit()) {
Chris Lattner18c59872009-06-27 04:16:01 +00005181 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
5182 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00005183 DebugLoc(), getPointerTy()),
Chris Lattner18c59872009-06-27 04:16:01 +00005184 Result);
5185 }
Eric Christopherfd179292009-08-27 18:07:15 +00005186
Chris Lattner18c59872009-06-27 04:16:01 +00005187 return Result;
5188}
5189
Dan Gohman475871a2008-07-27 21:46:04 +00005190SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00005191X86TargetLowering::LowerBlockAddress(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman29cbade2009-11-20 23:18:13 +00005192 // Create the TargetBlockAddressAddress node.
5193 unsigned char OpFlags =
5194 Subtarget->ClassifyBlockAddressReference();
Dan Gohmanf705adb2009-10-30 01:28:02 +00005195 CodeModel::Model M = getTargetMachine().getCodeModel();
Dan Gohman46510a72010-04-15 01:51:59 +00005196 const BlockAddress *BA = cast<BlockAddressSDNode>(Op)->getBlockAddress();
Dan Gohman29cbade2009-11-20 23:18:13 +00005197 DebugLoc dl = Op.getDebugLoc();
5198 SDValue Result = DAG.getBlockAddress(BA, getPointerTy(),
5199 /*isTarget=*/true, OpFlags);
5200
Dan Gohmanf705adb2009-10-30 01:28:02 +00005201 if (Subtarget->isPICStyleRIPRel() &&
5202 (M == CodeModel::Small || M == CodeModel::Kernel))
Dan Gohman29cbade2009-11-20 23:18:13 +00005203 Result = DAG.getNode(X86ISD::WrapperRIP, dl, getPointerTy(), Result);
5204 else
5205 Result = DAG.getNode(X86ISD::Wrapper, dl, getPointerTy(), Result);
Dan Gohmanf705adb2009-10-30 01:28:02 +00005206
Dan Gohman29cbade2009-11-20 23:18:13 +00005207 // With PIC, the address is actually $g + Offset.
5208 if (isGlobalRelativeToPICBase(OpFlags)) {
5209 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(),
5210 DAG.getNode(X86ISD::GlobalBaseReg, dl, getPointerTy()),
5211 Result);
5212 }
Dan Gohmanf705adb2009-10-30 01:28:02 +00005213
5214 return Result;
5215}
5216
5217SDValue
Dale Johannesen33c960f2009-02-04 20:06:27 +00005218X86TargetLowering::LowerGlobalAddress(const GlobalValue *GV, DebugLoc dl,
Dan Gohman6520e202008-10-18 02:06:02 +00005219 int64_t Offset,
Evan Chengda43bcf2008-09-24 00:05:32 +00005220 SelectionDAG &DAG) const {
Dan Gohman6520e202008-10-18 02:06:02 +00005221 // Create the TargetGlobalAddress node, folding in the constant
5222 // offset if it is legal.
Chris Lattnerd392bd92009-07-10 07:20:05 +00005223 unsigned char OpFlags =
5224 Subtarget->ClassifyGlobalReference(GV, getTargetMachine());
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005225 CodeModel::Model M = getTargetMachine().getCodeModel();
Dan Gohman6520e202008-10-18 02:06:02 +00005226 SDValue Result;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005227 if (OpFlags == X86II::MO_NO_FLAG &&
5228 X86::isOffsetSuitableForCodeModel(Offset, M)) {
Chris Lattner4aa21aa2009-07-09 00:58:53 +00005229 // A direct static reference to a global.
Dale Johannesen60b3ba02009-07-21 00:12:29 +00005230 Result = DAG.getTargetGlobalAddress(GV, getPointerTy(), Offset);
Dan Gohman6520e202008-10-18 02:06:02 +00005231 Offset = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00005232 } else {
Chris Lattnerb1acd682009-06-27 05:39:56 +00005233 Result = DAG.getTargetGlobalAddress(GV, getPointerTy(), 0, OpFlags);
Chris Lattner18c59872009-06-27 04:16:01 +00005234 }
Eric Christopherfd179292009-08-27 18:07:15 +00005235
Chris Lattner4f066492009-07-11 20:29:19 +00005236 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005237 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattner18c59872009-06-27 04:16:01 +00005238 Result = DAG.getNode(X86ISD::WrapperRIP, dl, getPointerTy(), Result);
5239 else
5240 Result = DAG.getNode(X86ISD::Wrapper, dl, getPointerTy(), Result);
Dan Gohman6520e202008-10-18 02:06:02 +00005241
Anton Korobeynikov7f705592007-01-12 19:20:47 +00005242 // With PIC, the address is actually $g + Offset.
Chris Lattner36c25012009-07-10 07:34:39 +00005243 if (isGlobalRelativeToPICBase(OpFlags)) {
Dale Johannesen33c960f2009-02-04 20:06:27 +00005244 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(),
5245 DAG.getNode(X86ISD::GlobalBaseReg, dl, getPointerTy()),
Anton Korobeynikov7f705592007-01-12 19:20:47 +00005246 Result);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005247 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005248
Chris Lattner36c25012009-07-10 07:34:39 +00005249 // For globals that require a load from a stub to get the address, emit the
5250 // load.
5251 if (isGlobalStubReference(OpFlags))
Dale Johannesen33c960f2009-02-04 20:06:27 +00005252 Result = DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(), Result,
David Greene67c9d422010-02-15 16:53:33 +00005253 PseudoSourceValue::getGOT(), 0, false, false, 0);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005254
Dan Gohman6520e202008-10-18 02:06:02 +00005255 // If there was a non-zero offset that we didn't fold, create an explicit
5256 // addition for it.
5257 if (Offset != 0)
Dale Johannesen33c960f2009-02-04 20:06:27 +00005258 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(), Result,
Dan Gohman6520e202008-10-18 02:06:02 +00005259 DAG.getConstant(Offset, getPointerTy()));
5260
Evan Cheng0db9fe62006-04-25 20:13:52 +00005261 return Result;
5262}
5263
Evan Chengda43bcf2008-09-24 00:05:32 +00005264SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00005265X86TargetLowering::LowerGlobalAddress(SDValue Op, SelectionDAG &DAG) const {
Evan Chengda43bcf2008-09-24 00:05:32 +00005266 const GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
Dan Gohman6520e202008-10-18 02:06:02 +00005267 int64_t Offset = cast<GlobalAddressSDNode>(Op)->getOffset();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005268 return LowerGlobalAddress(GV, Op.getDebugLoc(), Offset, DAG);
Evan Chengda43bcf2008-09-24 00:05:32 +00005269}
5270
Rafael Espindola2ee3db32009-04-17 14:35:58 +00005271static SDValue
5272GetTLSADDR(SelectionDAG &DAG, SDValue Chain, GlobalAddressSDNode *GA,
Owen Andersone50ed302009-08-10 22:56:29 +00005273 SDValue *InFlag, const EVT PtrVT, unsigned ReturnReg,
Chris Lattnerb903bed2009-06-26 21:20:29 +00005274 unsigned char OperandFlags) {
Anton Korobeynikov817a4642009-12-11 19:39:55 +00005275 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
Owen Anderson825b72b2009-08-11 20:47:22 +00005276 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00005277 DebugLoc dl = GA->getDebugLoc();
5278 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(),
5279 GA->getValueType(0),
Chris Lattnerb903bed2009-06-26 21:20:29 +00005280 GA->getOffset(),
5281 OperandFlags);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00005282 if (InFlag) {
5283 SDValue Ops[] = { Chain, TGA, *InFlag };
Rafael Espindola15f1b662009-04-24 12:59:40 +00005284 Chain = DAG.getNode(X86ISD::TLSADDR, dl, NodeTys, Ops, 3);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00005285 } else {
5286 SDValue Ops[] = { Chain, TGA };
Rafael Espindola15f1b662009-04-24 12:59:40 +00005287 Chain = DAG.getNode(X86ISD::TLSADDR, dl, NodeTys, Ops, 2);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00005288 }
Anton Korobeynikov817a4642009-12-11 19:39:55 +00005289
5290 // TLSADDR will be codegen'ed as call. Inform MFI that function has calls.
Bill Wendlingb92187a2010-05-14 21:14:32 +00005291 MFI->setAdjustsStack(true);
Anton Korobeynikov817a4642009-12-11 19:39:55 +00005292
Rafael Espindola15f1b662009-04-24 12:59:40 +00005293 SDValue Flag = Chain.getValue(1);
5294 return DAG.getCopyFromReg(Chain, dl, ReturnReg, PtrVT, Flag);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00005295}
5296
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00005297// Lower ISD::GlobalTLSAddress using the "general dynamic" model, 32 bit
Dan Gohman475871a2008-07-27 21:46:04 +00005298static SDValue
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00005299LowerToTLSGeneralDynamicModel32(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00005300 const EVT PtrVT) {
Dan Gohman475871a2008-07-27 21:46:04 +00005301 SDValue InFlag;
Dale Johannesendd64c412009-02-04 00:33:20 +00005302 DebugLoc dl = GA->getDebugLoc(); // ? function entry point might be better
5303 SDValue Chain = DAG.getCopyToReg(DAG.getEntryNode(), dl, X86::EBX,
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005304 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00005305 DebugLoc(), PtrVT), InFlag);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005306 InFlag = Chain.getValue(1);
5307
Chris Lattnerb903bed2009-06-26 21:20:29 +00005308 return GetTLSADDR(DAG, Chain, GA, &InFlag, PtrVT, X86::EAX, X86II::MO_TLSGD);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005309}
5310
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00005311// Lower ISD::GlobalTLSAddress using the "general dynamic" model, 64 bit
Dan Gohman475871a2008-07-27 21:46:04 +00005312static SDValue
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00005313LowerToTLSGeneralDynamicModel64(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00005314 const EVT PtrVT) {
Chris Lattnerb903bed2009-06-26 21:20:29 +00005315 return GetTLSADDR(DAG, DAG.getEntryNode(), GA, NULL, PtrVT,
5316 X86::RAX, X86II::MO_TLSGD);
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00005317}
5318
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005319// Lower ISD::GlobalTLSAddress using the "initial exec" (for no-pic) or
5320// "local exec" model.
Dan Gohman475871a2008-07-27 21:46:04 +00005321static SDValue LowerToTLSExecModel(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00005322 const EVT PtrVT, TLSModel::Model model,
Rafael Espindola7ff5bff2009-04-13 13:02:49 +00005323 bool is64Bit) {
Dale Johannesen33c960f2009-02-04 20:06:27 +00005324 DebugLoc dl = GA->getDebugLoc();
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005325 // Get the Thread Pointer
Rafael Espindola094fad32009-04-08 21:14:34 +00005326 SDValue Base = DAG.getNode(X86ISD::SegmentBaseAddress,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00005327 DebugLoc(), PtrVT,
Rafael Espindola7ff5bff2009-04-13 13:02:49 +00005328 DAG.getRegister(is64Bit? X86::FS : X86::GS,
Owen Anderson825b72b2009-08-11 20:47:22 +00005329 MVT::i32));
Rafael Espindola094fad32009-04-08 21:14:34 +00005330
5331 SDValue ThreadPointer = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), Base,
David Greene67c9d422010-02-15 16:53:33 +00005332 NULL, 0, false, false, 0);
Rafael Espindola094fad32009-04-08 21:14:34 +00005333
Chris Lattnerb903bed2009-06-26 21:20:29 +00005334 unsigned char OperandFlags = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00005335 // Most TLS accesses are not RIP relative, even on x86-64. One exception is
5336 // initialexec.
5337 unsigned WrapperKind = X86ISD::Wrapper;
5338 if (model == TLSModel::LocalExec) {
Chris Lattnerb903bed2009-06-26 21:20:29 +00005339 OperandFlags = is64Bit ? X86II::MO_TPOFF : X86II::MO_NTPOFF;
Chris Lattner18c59872009-06-27 04:16:01 +00005340 } else if (is64Bit) {
5341 assert(model == TLSModel::InitialExec);
5342 OperandFlags = X86II::MO_GOTTPOFF;
5343 WrapperKind = X86ISD::WrapperRIP;
5344 } else {
5345 assert(model == TLSModel::InitialExec);
5346 OperandFlags = X86II::MO_INDNTPOFF;
Chris Lattnerb903bed2009-06-26 21:20:29 +00005347 }
Eric Christopherfd179292009-08-27 18:07:15 +00005348
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005349 // emit "addl x@ntpoff,%eax" (local exec) or "addl x@indntpoff,%eax" (initial
5350 // exec)
Chris Lattner4150c082009-06-21 02:22:34 +00005351 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(), GA->getValueType(0),
Chris Lattnerb903bed2009-06-26 21:20:29 +00005352 GA->getOffset(), OperandFlags);
Chris Lattner18c59872009-06-27 04:16:01 +00005353 SDValue Offset = DAG.getNode(WrapperKind, dl, PtrVT, TGA);
Lauro Ramos Venancio7d2cc2b2007-04-22 22:50:52 +00005354
Rafael Espindola9a580232009-02-27 13:37:18 +00005355 if (model == TLSModel::InitialExec)
Dale Johannesen33c960f2009-02-04 20:06:27 +00005356 Offset = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), Offset,
David Greene67c9d422010-02-15 16:53:33 +00005357 PseudoSourceValue::getGOT(), 0, false, false, 0);
Lauro Ramos Venancio7d2cc2b2007-04-22 22:50:52 +00005358
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005359 // The address of the thread local variable is the add of the thread
5360 // pointer with the offset of the variable.
Dale Johannesen33c960f2009-02-04 20:06:27 +00005361 return DAG.getNode(ISD::ADD, dl, PtrVT, ThreadPointer, Offset);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005362}
5363
Dan Gohman475871a2008-07-27 21:46:04 +00005364SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00005365X86TargetLowering::LowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG) const {
Eric Christopher30ef0e52010-06-03 04:07:48 +00005366
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005367 GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op);
Chris Lattnerb903bed2009-06-26 21:20:29 +00005368 const GlobalValue *GV = GA->getGlobal();
Eric Christopherfd179292009-08-27 18:07:15 +00005369
Eric Christopher30ef0e52010-06-03 04:07:48 +00005370 if (Subtarget->isTargetELF()) {
5371 // TODO: implement the "local dynamic" model
5372 // TODO: implement the "initial exec"model for pic executables
5373
5374 // If GV is an alias then use the aliasee for determining
5375 // thread-localness.
5376 if (const GlobalAlias *GA = dyn_cast<GlobalAlias>(GV))
5377 GV = GA->resolveAliasedGlobal(false);
5378
5379 TLSModel::Model model
5380 = getTLSModel(GV, getTargetMachine().getRelocationModel());
5381
5382 switch (model) {
5383 case TLSModel::GeneralDynamic:
5384 case TLSModel::LocalDynamic: // not implemented
5385 if (Subtarget->is64Bit())
5386 return LowerToTLSGeneralDynamicModel64(GA, DAG, getPointerTy());
5387 return LowerToTLSGeneralDynamicModel32(GA, DAG, getPointerTy());
5388
5389 case TLSModel::InitialExec:
5390 case TLSModel::LocalExec:
5391 return LowerToTLSExecModel(GA, DAG, getPointerTy(), model,
5392 Subtarget->is64Bit());
5393 }
5394 } else if (Subtarget->isTargetDarwin()) {
5395 // Darwin only has one model of TLS. Lower to that.
5396 unsigned char OpFlag = 0;
5397 unsigned WrapperKind = Subtarget->isPICStyleRIPRel() ?
5398 X86ISD::WrapperRIP : X86ISD::Wrapper;
5399
5400 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
5401 // global base reg.
5402 bool PIC32 = (getTargetMachine().getRelocationModel() == Reloc::PIC_) &&
5403 !Subtarget->is64Bit();
5404 if (PIC32)
5405 OpFlag = X86II::MO_TLVP_PIC_BASE;
5406 else
5407 OpFlag = X86II::MO_TLVP;
5408
5409 SDValue Result = DAG.getTargetGlobalAddress(GA->getGlobal(),
5410 getPointerTy(),
5411 GA->getOffset(), OpFlag);
5412
5413 DebugLoc DL = Op.getDebugLoc();
5414 SDValue Offset = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
5415
5416 // With PIC32, the address is actually $g + Offset.
5417 if (PIC32)
5418 Offset = DAG.getNode(ISD::ADD, DL, getPointerTy(),
5419 DAG.getNode(X86ISD::GlobalBaseReg,
5420 DebugLoc(), getPointerTy()),
5421 Offset);
5422
5423 // Lowering the machine isd will make sure everything is in the right
5424 // location.
5425 SDValue Args[] = { Offset };
5426 SDValue Chain = DAG.getNode(X86ISD::TLSCALL, DL, MVT::Other, Args, 1);
5427
5428 // TLSCALL will be codegen'ed as call. Inform MFI that function has calls.
5429 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
5430 MFI->setAdjustsStack(true);
Eric Christopherfd179292009-08-27 18:07:15 +00005431
Eric Christopher30ef0e52010-06-03 04:07:48 +00005432 // And our return value (tls address) is in the standard call return value
5433 // location.
5434 unsigned Reg = Subtarget->is64Bit() ? X86::RAX : X86::EAX;
5435 return DAG.getCopyFromReg(Chain, DL, Reg, getPointerTy());
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00005436 }
Eric Christopher30ef0e52010-06-03 04:07:48 +00005437
5438 assert(false &&
5439 "TLS not implemented for this target.");
Eric Christopherfd179292009-08-27 18:07:15 +00005440
Torok Edwinc23197a2009-07-14 16:55:14 +00005441 llvm_unreachable("Unreachable");
Chris Lattner5867de12009-04-01 22:14:45 +00005442 return SDValue();
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005443}
5444
Evan Cheng0db9fe62006-04-25 20:13:52 +00005445
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005446/// LowerShift - Lower SRA_PARTS and friends, which return two i32 values and
Scott Michelfdc40a02009-02-17 22:15:04 +00005447/// take a 2 x i32 value to shift plus a shift amount.
Dan Gohmand858e902010-04-17 15:26:15 +00005448SDValue X86TargetLowering::LowerShift(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman4c1fa612008-03-03 22:22:09 +00005449 assert(Op.getNumOperands() == 3 && "Not a double-shift!");
Owen Andersone50ed302009-08-10 22:56:29 +00005450 EVT VT = Op.getValueType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00005451 unsigned VTBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005452 DebugLoc dl = Op.getDebugLoc();
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005453 bool isSRA = Op.getOpcode() == ISD::SRA_PARTS;
Dan Gohman475871a2008-07-27 21:46:04 +00005454 SDValue ShOpLo = Op.getOperand(0);
5455 SDValue ShOpHi = Op.getOperand(1);
5456 SDValue ShAmt = Op.getOperand(2);
Chris Lattner31dcfe62009-07-29 05:48:09 +00005457 SDValue Tmp1 = isSRA ? DAG.getNode(ISD::SRA, dl, VT, ShOpHi,
Owen Anderson825b72b2009-08-11 20:47:22 +00005458 DAG.getConstant(VTBits - 1, MVT::i8))
Chris Lattner31dcfe62009-07-29 05:48:09 +00005459 : DAG.getConstant(0, VT);
Evan Chenge3413162006-01-09 18:33:28 +00005460
Dan Gohman475871a2008-07-27 21:46:04 +00005461 SDValue Tmp2, Tmp3;
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005462 if (Op.getOpcode() == ISD::SHL_PARTS) {
Dale Johannesenace16102009-02-03 19:33:06 +00005463 Tmp2 = DAG.getNode(X86ISD::SHLD, dl, VT, ShOpHi, ShOpLo, ShAmt);
5464 Tmp3 = DAG.getNode(ISD::SHL, dl, VT, ShOpLo, ShAmt);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005465 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00005466 Tmp2 = DAG.getNode(X86ISD::SHRD, dl, VT, ShOpLo, ShOpHi, ShAmt);
5467 Tmp3 = DAG.getNode(isSRA ? ISD::SRA : ISD::SRL, dl, VT, ShOpHi, ShAmt);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005468 }
Evan Chenge3413162006-01-09 18:33:28 +00005469
Owen Anderson825b72b2009-08-11 20:47:22 +00005470 SDValue AndNode = DAG.getNode(ISD::AND, dl, MVT::i8, ShAmt,
5471 DAG.getConstant(VTBits, MVT::i8));
Chris Lattnerccfea352010-02-22 00:28:59 +00005472 SDValue Cond = DAG.getNode(X86ISD::CMP, dl, MVT::i32,
Owen Anderson825b72b2009-08-11 20:47:22 +00005473 AndNode, DAG.getConstant(0, MVT::i8));
Evan Chenge3413162006-01-09 18:33:28 +00005474
Dan Gohman475871a2008-07-27 21:46:04 +00005475 SDValue Hi, Lo;
Owen Anderson825b72b2009-08-11 20:47:22 +00005476 SDValue CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Dan Gohman475871a2008-07-27 21:46:04 +00005477 SDValue Ops0[4] = { Tmp2, Tmp3, CC, Cond };
5478 SDValue Ops1[4] = { Tmp3, Tmp1, CC, Cond };
Duncan Sandsf9516202008-06-30 10:19:09 +00005479
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005480 if (Op.getOpcode() == ISD::SHL_PARTS) {
Dale Johannesenace16102009-02-03 19:33:06 +00005481 Hi = DAG.getNode(X86ISD::CMOV, dl, VT, Ops0, 4);
5482 Lo = DAG.getNode(X86ISD::CMOV, dl, VT, Ops1, 4);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005483 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00005484 Lo = DAG.getNode(X86ISD::CMOV, dl, VT, Ops0, 4);
5485 Hi = DAG.getNode(X86ISD::CMOV, dl, VT, Ops1, 4);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005486 }
5487
Dan Gohman475871a2008-07-27 21:46:04 +00005488 SDValue Ops[2] = { Lo, Hi };
Dale Johannesenace16102009-02-03 19:33:06 +00005489 return DAG.getMergeValues(Ops, 2, dl);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005490}
Evan Chenga3195e82006-01-12 22:54:21 +00005491
Dan Gohmand858e902010-04-17 15:26:15 +00005492SDValue X86TargetLowering::LowerSINT_TO_FP(SDValue Op,
5493 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00005494 EVT SrcVT = Op.getOperand(0).getValueType();
Eli Friedman23ef1052009-06-06 03:57:58 +00005495
5496 if (SrcVT.isVector()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005497 if (SrcVT == MVT::v2i32 && Op.getValueType() == MVT::v2f64) {
Eli Friedman23ef1052009-06-06 03:57:58 +00005498 return Op;
5499 }
5500 return SDValue();
5501 }
5502
Owen Anderson825b72b2009-08-11 20:47:22 +00005503 assert(SrcVT.getSimpleVT() <= MVT::i64 && SrcVT.getSimpleVT() >= MVT::i16 &&
Chris Lattnerb09916b2008-02-27 05:57:41 +00005504 "Unknown SINT_TO_FP to lower!");
Scott Michelfdc40a02009-02-17 22:15:04 +00005505
Eli Friedman36df4992009-05-27 00:47:34 +00005506 // These are really Legal; return the operand so the caller accepts it as
5507 // Legal.
Owen Anderson825b72b2009-08-11 20:47:22 +00005508 if (SrcVT == MVT::i32 && isScalarFPTypeInSSEReg(Op.getValueType()))
Eli Friedman36df4992009-05-27 00:47:34 +00005509 return Op;
Owen Anderson825b72b2009-08-11 20:47:22 +00005510 if (SrcVT == MVT::i64 && isScalarFPTypeInSSEReg(Op.getValueType()) &&
Eli Friedman36df4992009-05-27 00:47:34 +00005511 Subtarget->is64Bit()) {
5512 return Op;
5513 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005514
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005515 DebugLoc dl = Op.getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +00005516 unsigned Size = SrcVT.getSizeInBits()/8;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005517 MachineFunction &MF = DAG.getMachineFunction();
David Greene3f2bf852009-11-12 20:49:22 +00005518 int SSFI = MF.getFrameInfo()->CreateStackObject(Size, Size, false);
Dan Gohman475871a2008-07-27 21:46:04 +00005519 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Dale Johannesenace16102009-02-03 19:33:06 +00005520 SDValue Chain = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
Bill Wendling105be5a2009-03-13 08:41:47 +00005521 StackSlot,
David Greene67c9d422010-02-15 16:53:33 +00005522 PseudoSourceValue::getFixedStack(SSFI), 0,
5523 false, false, 0);
Eli Friedman948e95a2009-05-23 09:59:16 +00005524 return BuildFILD(Op, SrcVT, Chain, StackSlot, DAG);
5525}
Evan Cheng0db9fe62006-04-25 20:13:52 +00005526
Owen Andersone50ed302009-08-10 22:56:29 +00005527SDValue X86TargetLowering::BuildFILD(SDValue Op, EVT SrcVT, SDValue Chain,
Dale Johannesen8d908eb2010-05-15 18:51:12 +00005528 SDValue StackSlot,
Dan Gohmand858e902010-04-17 15:26:15 +00005529 SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +00005530 // Build the FILD
Eli Friedman948e95a2009-05-23 09:59:16 +00005531 DebugLoc dl = Op.getDebugLoc();
Chris Lattner5a88b832007-02-25 07:10:00 +00005532 SDVTList Tys;
Chris Lattner78631162008-01-16 06:24:21 +00005533 bool useSSE = isScalarFPTypeInSSEReg(Op.getValueType());
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00005534 if (useSSE)
Owen Anderson825b72b2009-08-11 20:47:22 +00005535 Tys = DAG.getVTList(MVT::f64, MVT::Other, MVT::Flag);
Chris Lattner5a88b832007-02-25 07:10:00 +00005536 else
Owen Anderson825b72b2009-08-11 20:47:22 +00005537 Tys = DAG.getVTList(Op.getValueType(), MVT::Other);
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00005538 SDValue Ops[] = { Chain, StackSlot, DAG.getValueType(SrcVT) };
Dale Johannesenace16102009-02-03 19:33:06 +00005539 SDValue Result = DAG.getNode(useSSE ? X86ISD::FILD_FLAG : X86ISD::FILD, dl,
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00005540 Tys, Ops, array_lengthof(Ops));
Evan Cheng0db9fe62006-04-25 20:13:52 +00005541
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00005542 if (useSSE) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00005543 Chain = Result.getValue(1);
Dan Gohman475871a2008-07-27 21:46:04 +00005544 SDValue InFlag = Result.getValue(2);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005545
5546 // FIXME: Currently the FST is flagged to the FILD_FLAG. This
5547 // shouldn't be necessary except that RFP cannot be live across
5548 // multiple blocks. When stackifier is fixed, they can be uncoupled.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00005549 MachineFunction &MF = DAG.getMachineFunction();
David Greene3f2bf852009-11-12 20:49:22 +00005550 int SSFI = MF.getFrameInfo()->CreateStackObject(8, 8, false);
Dan Gohman475871a2008-07-27 21:46:04 +00005551 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Owen Anderson825b72b2009-08-11 20:47:22 +00005552 Tys = DAG.getVTList(MVT::Other);
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00005553 SDValue Ops[] = {
5554 Chain, Result, StackSlot, DAG.getValueType(Op.getValueType()), InFlag
5555 };
5556 Chain = DAG.getNode(X86ISD::FST, dl, Tys, Ops, array_lengthof(Ops));
Dale Johannesenace16102009-02-03 19:33:06 +00005557 Result = DAG.getLoad(Op.getValueType(), dl, Chain, StackSlot,
David Greene67c9d422010-02-15 16:53:33 +00005558 PseudoSourceValue::getFixedStack(SSFI), 0,
5559 false, false, 0);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00005560 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00005561
Evan Cheng0db9fe62006-04-25 20:13:52 +00005562 return Result;
5563}
5564
Bill Wendling8b8a6362009-01-17 03:56:04 +00005565// LowerUINT_TO_FP_i64 - 64-bit unsigned integer to double expansion.
Dan Gohmand858e902010-04-17 15:26:15 +00005566SDValue X86TargetLowering::LowerUINT_TO_FP_i64(SDValue Op,
5567 SelectionDAG &DAG) const {
Bill Wendling8b8a6362009-01-17 03:56:04 +00005568 // This algorithm is not obvious. Here it is in C code, more or less:
5569 /*
5570 double uint64_to_double( uint32_t hi, uint32_t lo ) {
5571 static const __m128i exp = { 0x4330000045300000ULL, 0 };
5572 static const __m128d bias = { 0x1.0p84, 0x1.0p52 };
Dale Johannesen040225f2008-10-21 23:07:49 +00005573
Bill Wendling8b8a6362009-01-17 03:56:04 +00005574 // Copy ints to xmm registers.
5575 __m128i xh = _mm_cvtsi32_si128( hi );
5576 __m128i xl = _mm_cvtsi32_si128( lo );
Dale Johannesen040225f2008-10-21 23:07:49 +00005577
Bill Wendling8b8a6362009-01-17 03:56:04 +00005578 // Combine into low half of a single xmm register.
5579 __m128i x = _mm_unpacklo_epi32( xh, xl );
5580 __m128d d;
5581 double sd;
Dale Johannesen040225f2008-10-21 23:07:49 +00005582
Bill Wendling8b8a6362009-01-17 03:56:04 +00005583 // Merge in appropriate exponents to give the integer bits the right
5584 // magnitude.
5585 x = _mm_unpacklo_epi32( x, exp );
Dale Johannesen040225f2008-10-21 23:07:49 +00005586
Bill Wendling8b8a6362009-01-17 03:56:04 +00005587 // Subtract away the biases to deal with the IEEE-754 double precision
5588 // implicit 1.
5589 d = _mm_sub_pd( (__m128d) x, bias );
Dale Johannesen040225f2008-10-21 23:07:49 +00005590
Bill Wendling8b8a6362009-01-17 03:56:04 +00005591 // All conversions up to here are exact. The correctly rounded result is
5592 // calculated using the current rounding mode using the following
5593 // horizontal add.
5594 d = _mm_add_sd( d, _mm_unpackhi_pd( d, d ) );
5595 _mm_store_sd( &sd, d ); // Because we are returning doubles in XMM, this
5596 // store doesn't really need to be here (except
5597 // maybe to zero the other double)
5598 return sd;
5599 }
5600 */
Dale Johannesen040225f2008-10-21 23:07:49 +00005601
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005602 DebugLoc dl = Op.getDebugLoc();
Owen Andersona90b3dc2009-07-15 21:51:10 +00005603 LLVMContext *Context = DAG.getContext();
Dale Johannesenace16102009-02-03 19:33:06 +00005604
Dale Johannesen1c15bf52008-10-21 20:50:01 +00005605 // Build some magic constants.
Bill Wendling8b8a6362009-01-17 03:56:04 +00005606 std::vector<Constant*> CV0;
Owen Andersoneed707b2009-07-24 23:12:02 +00005607 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0x45300000)));
5608 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0x43300000)));
5609 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0)));
5610 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0)));
Owen Andersonaf7ec972009-07-28 21:19:26 +00005611 Constant *C0 = ConstantVector::get(CV0);
Evan Cheng1606e8e2009-03-13 07:51:59 +00005612 SDValue CPIdx0 = DAG.getConstantPool(C0, getPointerTy(), 16);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00005613
Bill Wendling8b8a6362009-01-17 03:56:04 +00005614 std::vector<Constant*> CV1;
Owen Andersona90b3dc2009-07-15 21:51:10 +00005615 CV1.push_back(
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005616 ConstantFP::get(*Context, APFloat(APInt(64, 0x4530000000000000ULL))));
Owen Andersona90b3dc2009-07-15 21:51:10 +00005617 CV1.push_back(
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005618 ConstantFP::get(*Context, APFloat(APInt(64, 0x4330000000000000ULL))));
Owen Andersonaf7ec972009-07-28 21:19:26 +00005619 Constant *C1 = ConstantVector::get(CV1);
Evan Cheng1606e8e2009-03-13 07:51:59 +00005620 SDValue CPIdx1 = DAG.getConstantPool(C1, getPointerTy(), 16);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00005621
Owen Anderson825b72b2009-08-11 20:47:22 +00005622 SDValue XR1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
5623 DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands6b6aeb32008-10-22 11:24:12 +00005624 Op.getOperand(0),
5625 DAG.getIntPtrConstant(1)));
Owen Anderson825b72b2009-08-11 20:47:22 +00005626 SDValue XR2 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
5627 DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands6b6aeb32008-10-22 11:24:12 +00005628 Op.getOperand(0),
5629 DAG.getIntPtrConstant(0)));
Owen Anderson825b72b2009-08-11 20:47:22 +00005630 SDValue Unpck1 = getUnpackl(DAG, dl, MVT::v4i32, XR1, XR2);
5631 SDValue CLod0 = DAG.getLoad(MVT::v4i32, dl, DAG.getEntryNode(), CPIdx0,
Bill Wendling8b8a6362009-01-17 03:56:04 +00005632 PseudoSourceValue::getConstantPool(), 0,
David Greene67c9d422010-02-15 16:53:33 +00005633 false, false, 16);
Owen Anderson825b72b2009-08-11 20:47:22 +00005634 SDValue Unpck2 = getUnpackl(DAG, dl, MVT::v4i32, Unpck1, CLod0);
5635 SDValue XR2F = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f64, Unpck2);
5636 SDValue CLod1 = DAG.getLoad(MVT::v2f64, dl, CLod0.getValue(1), CPIdx1,
Bill Wendling8b8a6362009-01-17 03:56:04 +00005637 PseudoSourceValue::getConstantPool(), 0,
David Greene67c9d422010-02-15 16:53:33 +00005638 false, false, 16);
Owen Anderson825b72b2009-08-11 20:47:22 +00005639 SDValue Sub = DAG.getNode(ISD::FSUB, dl, MVT::v2f64, XR2F, CLod1);
Bill Wendling8b8a6362009-01-17 03:56:04 +00005640
Dale Johannesen1c15bf52008-10-21 20:50:01 +00005641 // Add the halves; easiest way is to swap them into another reg first.
Nate Begeman9008ca62009-04-27 18:41:29 +00005642 int ShufMask[2] = { 1, -1 };
Owen Anderson825b72b2009-08-11 20:47:22 +00005643 SDValue Shuf = DAG.getVectorShuffle(MVT::v2f64, dl, Sub,
5644 DAG.getUNDEF(MVT::v2f64), ShufMask);
5645 SDValue Add = DAG.getNode(ISD::FADD, dl, MVT::v2f64, Shuf, Sub);
5646 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Add,
Dale Johannesen1c15bf52008-10-21 20:50:01 +00005647 DAG.getIntPtrConstant(0));
5648}
5649
Bill Wendling8b8a6362009-01-17 03:56:04 +00005650// LowerUINT_TO_FP_i32 - 32-bit unsigned integer to float expansion.
Dan Gohmand858e902010-04-17 15:26:15 +00005651SDValue X86TargetLowering::LowerUINT_TO_FP_i32(SDValue Op,
5652 SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005653 DebugLoc dl = Op.getDebugLoc();
Bill Wendling8b8a6362009-01-17 03:56:04 +00005654 // FP constant to bias correct the final result.
5655 SDValue Bias = DAG.getConstantFP(BitsToDouble(0x4330000000000000ULL),
Owen Anderson825b72b2009-08-11 20:47:22 +00005656 MVT::f64);
Bill Wendling8b8a6362009-01-17 03:56:04 +00005657
5658 // Load the 32-bit value into an XMM register.
Owen Anderson825b72b2009-08-11 20:47:22 +00005659 SDValue Load = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
5660 DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Bill Wendling8b8a6362009-01-17 03:56:04 +00005661 Op.getOperand(0),
5662 DAG.getIntPtrConstant(0)));
5663
Owen Anderson825b72b2009-08-11 20:47:22 +00005664 Load = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64,
5665 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f64, Load),
Bill Wendling8b8a6362009-01-17 03:56:04 +00005666 DAG.getIntPtrConstant(0));
5667
5668 // Or the load with the bias.
Owen Anderson825b72b2009-08-11 20:47:22 +00005669 SDValue Or = DAG.getNode(ISD::OR, dl, MVT::v2i64,
5670 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64,
Dale Johannesenace16102009-02-03 19:33:06 +00005671 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005672 MVT::v2f64, Load)),
5673 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64,
Dale Johannesenace16102009-02-03 19:33:06 +00005674 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005675 MVT::v2f64, Bias)));
5676 Or = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64,
5677 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f64, Or),
Bill Wendling8b8a6362009-01-17 03:56:04 +00005678 DAG.getIntPtrConstant(0));
5679
5680 // Subtract the bias.
Owen Anderson825b72b2009-08-11 20:47:22 +00005681 SDValue Sub = DAG.getNode(ISD::FSUB, dl, MVT::f64, Or, Bias);
Bill Wendling8b8a6362009-01-17 03:56:04 +00005682
5683 // Handle final rounding.
Owen Andersone50ed302009-08-10 22:56:29 +00005684 EVT DestVT = Op.getValueType();
Bill Wendling030939c2009-01-17 07:40:19 +00005685
Owen Anderson825b72b2009-08-11 20:47:22 +00005686 if (DestVT.bitsLT(MVT::f64)) {
Dale Johannesenace16102009-02-03 19:33:06 +00005687 return DAG.getNode(ISD::FP_ROUND, dl, DestVT, Sub,
Bill Wendling030939c2009-01-17 07:40:19 +00005688 DAG.getIntPtrConstant(0));
Owen Anderson825b72b2009-08-11 20:47:22 +00005689 } else if (DestVT.bitsGT(MVT::f64)) {
Dale Johannesenace16102009-02-03 19:33:06 +00005690 return DAG.getNode(ISD::FP_EXTEND, dl, DestVT, Sub);
Bill Wendling030939c2009-01-17 07:40:19 +00005691 }
5692
5693 // Handle final rounding.
5694 return Sub;
Bill Wendling8b8a6362009-01-17 03:56:04 +00005695}
5696
Dan Gohmand858e902010-04-17 15:26:15 +00005697SDValue X86TargetLowering::LowerUINT_TO_FP(SDValue Op,
5698 SelectionDAG &DAG) const {
Evan Chenga06ec9e2009-01-19 08:08:22 +00005699 SDValue N0 = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005700 DebugLoc dl = Op.getDebugLoc();
Bill Wendling8b8a6362009-01-17 03:56:04 +00005701
Dale Johannesen8d908eb2010-05-15 18:51:12 +00005702 // Since UINT_TO_FP is legal (it's marked custom), dag combiner won't
Evan Chenga06ec9e2009-01-19 08:08:22 +00005703 // optimize it to a SINT_TO_FP when the sign bit is known zero. Perform
5704 // the optimization here.
5705 if (DAG.SignBitIsZero(N0))
Dale Johannesenace16102009-02-03 19:33:06 +00005706 return DAG.getNode(ISD::SINT_TO_FP, dl, Op.getValueType(), N0);
Evan Chenga06ec9e2009-01-19 08:08:22 +00005707
Owen Andersone50ed302009-08-10 22:56:29 +00005708 EVT SrcVT = N0.getValueType();
Dale Johannesen8d908eb2010-05-15 18:51:12 +00005709 EVT DstVT = Op.getValueType();
5710 if (SrcVT == MVT::i64 && DstVT == MVT::f64 && X86ScalarSSEf64)
Bill Wendling8b8a6362009-01-17 03:56:04 +00005711 return LowerUINT_TO_FP_i64(Op, DAG);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00005712 else if (SrcVT == MVT::i32 && X86ScalarSSEf64)
Bill Wendling8b8a6362009-01-17 03:56:04 +00005713 return LowerUINT_TO_FP_i32(Op, DAG);
Eli Friedman948e95a2009-05-23 09:59:16 +00005714
5715 // Make a 64-bit buffer, and use it to build an FILD.
Owen Anderson825b72b2009-08-11 20:47:22 +00005716 SDValue StackSlot = DAG.CreateStackTemporary(MVT::i64);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00005717 if (SrcVT == MVT::i32) {
5718 SDValue WordOff = DAG.getConstant(4, getPointerTy());
5719 SDValue OffsetSlot = DAG.getNode(ISD::ADD, dl,
5720 getPointerTy(), StackSlot, WordOff);
5721 SDValue Store1 = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
5722 StackSlot, NULL, 0, false, false, 0);
5723 SDValue Store2 = DAG.getStore(Store1, dl, DAG.getConstant(0, MVT::i32),
5724 OffsetSlot, NULL, 0, false, false, 0);
5725 SDValue Fild = BuildFILD(Op, MVT::i64, Store2, StackSlot, DAG);
5726 return Fild;
5727 }
5728
5729 assert(SrcVT == MVT::i64 && "Unexpected type in UINT_TO_FP");
5730 SDValue Store = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
David Greene67c9d422010-02-15 16:53:33 +00005731 StackSlot, NULL, 0, false, false, 0);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00005732 // For i64 source, we need to add the appropriate power of 2 if the input
5733 // was negative. This is the same as the optimization in
5734 // DAGTypeLegalizer::ExpandIntOp_UNIT_TO_FP, and for it to be safe here,
5735 // we must be careful to do the computation in x87 extended precision, not
5736 // in SSE. (The generic code can't know it's OK to do this, or how to.)
5737 SDVTList Tys = DAG.getVTList(MVT::f80, MVT::Other);
5738 SDValue Ops[] = { Store, StackSlot, DAG.getValueType(MVT::i64) };
5739 SDValue Fild = DAG.getNode(X86ISD::FILD, dl, Tys, Ops, 3);
5740
5741 APInt FF(32, 0x5F800000ULL);
5742
5743 // Check whether the sign bit is set.
5744 SDValue SignSet = DAG.getSetCC(dl, getSetCCResultType(MVT::i64),
5745 Op.getOperand(0), DAG.getConstant(0, MVT::i64),
5746 ISD::SETLT);
5747
5748 // Build a 64 bit pair (0, FF) in the constant pool, with FF in the lo bits.
5749 SDValue FudgePtr = DAG.getConstantPool(
5750 ConstantInt::get(*DAG.getContext(), FF.zext(64)),
5751 getPointerTy());
5752
5753 // Get a pointer to FF if the sign bit was set, or to 0 otherwise.
5754 SDValue Zero = DAG.getIntPtrConstant(0);
5755 SDValue Four = DAG.getIntPtrConstant(4);
5756 SDValue Offset = DAG.getNode(ISD::SELECT, dl, Zero.getValueType(), SignSet,
5757 Zero, Four);
5758 FudgePtr = DAG.getNode(ISD::ADD, dl, getPointerTy(), FudgePtr, Offset);
5759
5760 // Load the value out, extending it from f32 to f80.
5761 // FIXME: Avoid the extend by constructing the right constant pool?
5762 SDValue Fudge = DAG.getExtLoad(ISD::EXTLOAD, dl, MVT::f80, DAG.getEntryNode(),
5763 FudgePtr, PseudoSourceValue::getConstantPool(),
5764 0, MVT::f32, false, false, 4);
5765 // Extend everything to 80 bits to force it to be done on x87.
5766 SDValue Add = DAG.getNode(ISD::FADD, dl, MVT::f80, Fild, Fudge);
5767 return DAG.getNode(ISD::FP_ROUND, dl, DstVT, Add, DAG.getIntPtrConstant(0));
Bill Wendling8b8a6362009-01-17 03:56:04 +00005768}
5769
Dan Gohman475871a2008-07-27 21:46:04 +00005770std::pair<SDValue,SDValue> X86TargetLowering::
Dan Gohmand858e902010-04-17 15:26:15 +00005771FP_TO_INTHelper(SDValue Op, SelectionDAG &DAG, bool IsSigned) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005772 DebugLoc dl = Op.getDebugLoc();
Eli Friedman948e95a2009-05-23 09:59:16 +00005773
Owen Andersone50ed302009-08-10 22:56:29 +00005774 EVT DstTy = Op.getValueType();
Eli Friedman948e95a2009-05-23 09:59:16 +00005775
5776 if (!IsSigned) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005777 assert(DstTy == MVT::i32 && "Unexpected FP_TO_UINT");
5778 DstTy = MVT::i64;
Eli Friedman948e95a2009-05-23 09:59:16 +00005779 }
5780
Owen Anderson825b72b2009-08-11 20:47:22 +00005781 assert(DstTy.getSimpleVT() <= MVT::i64 &&
5782 DstTy.getSimpleVT() >= MVT::i16 &&
Evan Cheng0db9fe62006-04-25 20:13:52 +00005783 "Unknown FP_TO_SINT to lower!");
Evan Cheng0db9fe62006-04-25 20:13:52 +00005784
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00005785 // These are really Legal.
Owen Anderson825b72b2009-08-11 20:47:22 +00005786 if (DstTy == MVT::i32 &&
Chris Lattner78631162008-01-16 06:24:21 +00005787 isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType()))
Dan Gohman475871a2008-07-27 21:46:04 +00005788 return std::make_pair(SDValue(), SDValue());
Dale Johannesen73328d12007-09-19 23:55:34 +00005789 if (Subtarget->is64Bit() &&
Owen Anderson825b72b2009-08-11 20:47:22 +00005790 DstTy == MVT::i64 &&
Eli Friedman36df4992009-05-27 00:47:34 +00005791 isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType()))
Dan Gohman475871a2008-07-27 21:46:04 +00005792 return std::make_pair(SDValue(), SDValue());
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00005793
Evan Cheng87c89352007-10-15 20:11:21 +00005794 // We lower FP->sint64 into FISTP64, followed by a load, all to a temporary
5795 // stack slot.
5796 MachineFunction &MF = DAG.getMachineFunction();
Eli Friedman948e95a2009-05-23 09:59:16 +00005797 unsigned MemSize = DstTy.getSizeInBits()/8;
David Greene3f2bf852009-11-12 20:49:22 +00005798 int SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize, false);
Dan Gohman475871a2008-07-27 21:46:04 +00005799 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Eric Christopherfd179292009-08-27 18:07:15 +00005800
Evan Cheng0db9fe62006-04-25 20:13:52 +00005801 unsigned Opc;
Owen Anderson825b72b2009-08-11 20:47:22 +00005802 switch (DstTy.getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00005803 default: llvm_unreachable("Invalid FP_TO_SINT to lower!");
Owen Anderson825b72b2009-08-11 20:47:22 +00005804 case MVT::i16: Opc = X86ISD::FP_TO_INT16_IN_MEM; break;
5805 case MVT::i32: Opc = X86ISD::FP_TO_INT32_IN_MEM; break;
5806 case MVT::i64: Opc = X86ISD::FP_TO_INT64_IN_MEM; break;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005807 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00005808
Dan Gohman475871a2008-07-27 21:46:04 +00005809 SDValue Chain = DAG.getEntryNode();
5810 SDValue Value = Op.getOperand(0);
Chris Lattner78631162008-01-16 06:24:21 +00005811 if (isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType())) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005812 assert(DstTy == MVT::i64 && "Invalid FP_TO_SINT to lower!");
Dale Johannesenace16102009-02-03 19:33:06 +00005813 Chain = DAG.getStore(Chain, dl, Value, StackSlot,
David Greene67c9d422010-02-15 16:53:33 +00005814 PseudoSourceValue::getFixedStack(SSFI), 0,
5815 false, false, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +00005816 SDVTList Tys = DAG.getVTList(Op.getOperand(0).getValueType(), MVT::Other);
Dan Gohman475871a2008-07-27 21:46:04 +00005817 SDValue Ops[] = {
Chris Lattner5a88b832007-02-25 07:10:00 +00005818 Chain, StackSlot, DAG.getValueType(Op.getOperand(0).getValueType())
5819 };
Dale Johannesenace16102009-02-03 19:33:06 +00005820 Value = DAG.getNode(X86ISD::FLD, dl, Tys, Ops, 3);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005821 Chain = Value.getValue(1);
David Greene3f2bf852009-11-12 20:49:22 +00005822 SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize, false);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005823 StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
5824 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00005825
Evan Cheng0db9fe62006-04-25 20:13:52 +00005826 // Build the FP_TO_INT*_IN_MEM
Dan Gohman475871a2008-07-27 21:46:04 +00005827 SDValue Ops[] = { Chain, Value, StackSlot };
Owen Anderson825b72b2009-08-11 20:47:22 +00005828 SDValue FIST = DAG.getNode(Opc, dl, MVT::Other, Ops, 3);
Evan Chengd9558e02006-01-06 00:43:03 +00005829
Chris Lattner27a6c732007-11-24 07:07:01 +00005830 return std::make_pair(FIST, StackSlot);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005831}
5832
Dan Gohmand858e902010-04-17 15:26:15 +00005833SDValue X86TargetLowering::LowerFP_TO_SINT(SDValue Op,
5834 SelectionDAG &DAG) const {
Eli Friedman23ef1052009-06-06 03:57:58 +00005835 if (Op.getValueType().isVector()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005836 if (Op.getValueType() == MVT::v2i32 &&
5837 Op.getOperand(0).getValueType() == MVT::v2f64) {
Eli Friedman23ef1052009-06-06 03:57:58 +00005838 return Op;
5839 }
5840 return SDValue();
5841 }
5842
Eli Friedman948e95a2009-05-23 09:59:16 +00005843 std::pair<SDValue,SDValue> Vals = FP_TO_INTHelper(Op, DAG, true);
Dan Gohman475871a2008-07-27 21:46:04 +00005844 SDValue FIST = Vals.first, StackSlot = Vals.second;
Eli Friedman36df4992009-05-27 00:47:34 +00005845 // If FP_TO_INTHelper failed, the node is actually supposed to be Legal.
5846 if (FIST.getNode() == 0) return Op;
Scott Michelfdc40a02009-02-17 22:15:04 +00005847
Chris Lattner27a6c732007-11-24 07:07:01 +00005848 // Load the result.
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005849 return DAG.getLoad(Op.getValueType(), Op.getDebugLoc(),
David Greene67c9d422010-02-15 16:53:33 +00005850 FIST, StackSlot, NULL, 0, false, false, 0);
Chris Lattner27a6c732007-11-24 07:07:01 +00005851}
5852
Dan Gohmand858e902010-04-17 15:26:15 +00005853SDValue X86TargetLowering::LowerFP_TO_UINT(SDValue Op,
5854 SelectionDAG &DAG) const {
Eli Friedman948e95a2009-05-23 09:59:16 +00005855 std::pair<SDValue,SDValue> Vals = FP_TO_INTHelper(Op, DAG, false);
5856 SDValue FIST = Vals.first, StackSlot = Vals.second;
5857 assert(FIST.getNode() && "Unexpected failure");
5858
5859 // Load the result.
5860 return DAG.getLoad(Op.getValueType(), Op.getDebugLoc(),
David Greene67c9d422010-02-15 16:53:33 +00005861 FIST, StackSlot, NULL, 0, false, false, 0);
Eli Friedman948e95a2009-05-23 09:59:16 +00005862}
5863
Dan Gohmand858e902010-04-17 15:26:15 +00005864SDValue X86TargetLowering::LowerFABS(SDValue Op,
5865 SelectionDAG &DAG) const {
Owen Andersona90b3dc2009-07-15 21:51:10 +00005866 LLVMContext *Context = DAG.getContext();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005867 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00005868 EVT VT = Op.getValueType();
5869 EVT EltVT = VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00005870 if (VT.isVector())
5871 EltVT = VT.getVectorElementType();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005872 std::vector<Constant*> CV;
Owen Anderson825b72b2009-08-11 20:47:22 +00005873 if (EltVT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005874 Constant *C = ConstantFP::get(*Context, APFloat(APInt(64, ~(1ULL << 63))));
Dan Gohman20382522007-07-10 00:05:58 +00005875 CV.push_back(C);
5876 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005877 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005878 Constant *C = ConstantFP::get(*Context, APFloat(APInt(32, ~(1U << 31))));
Dan Gohman20382522007-07-10 00:05:58 +00005879 CV.push_back(C);
5880 CV.push_back(C);
5881 CV.push_back(C);
5882 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005883 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00005884 Constant *C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00005885 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005886 SDValue Mask = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
David Greene67c9d422010-02-15 16:53:33 +00005887 PseudoSourceValue::getConstantPool(), 0,
5888 false, false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005889 return DAG.getNode(X86ISD::FAND, dl, VT, Op.getOperand(0), Mask);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005890}
5891
Dan Gohmand858e902010-04-17 15:26:15 +00005892SDValue X86TargetLowering::LowerFNEG(SDValue Op, SelectionDAG &DAG) const {
Owen Andersona90b3dc2009-07-15 21:51:10 +00005893 LLVMContext *Context = DAG.getContext();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005894 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00005895 EVT VT = Op.getValueType();
5896 EVT EltVT = VT;
Duncan Sandsda9ad382009-09-06 19:29:07 +00005897 if (VT.isVector())
Duncan Sands83ec4b62008-06-06 12:08:01 +00005898 EltVT = VT.getVectorElementType();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005899 std::vector<Constant*> CV;
Owen Anderson825b72b2009-08-11 20:47:22 +00005900 if (EltVT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005901 Constant *C = ConstantFP::get(*Context, APFloat(APInt(64, 1ULL << 63)));
Dan Gohman20382522007-07-10 00:05:58 +00005902 CV.push_back(C);
5903 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005904 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005905 Constant *C = ConstantFP::get(*Context, APFloat(APInt(32, 1U << 31)));
Dan Gohman20382522007-07-10 00:05:58 +00005906 CV.push_back(C);
5907 CV.push_back(C);
5908 CV.push_back(C);
5909 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005910 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00005911 Constant *C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00005912 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005913 SDValue Mask = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
David Greene67c9d422010-02-15 16:53:33 +00005914 PseudoSourceValue::getConstantPool(), 0,
5915 false, false, 16);
Duncan Sands83ec4b62008-06-06 12:08:01 +00005916 if (VT.isVector()) {
Dale Johannesenace16102009-02-03 19:33:06 +00005917 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00005918 DAG.getNode(ISD::XOR, dl, MVT::v2i64,
5919 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64,
Dale Johannesenace16102009-02-03 19:33:06 +00005920 Op.getOperand(0)),
Owen Anderson825b72b2009-08-11 20:47:22 +00005921 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64, Mask)));
Evan Chengd4d01b72007-07-19 23:36:01 +00005922 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00005923 return DAG.getNode(X86ISD::FXOR, dl, VT, Op.getOperand(0), Mask);
Evan Chengd4d01b72007-07-19 23:36:01 +00005924 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00005925}
5926
Dan Gohmand858e902010-04-17 15:26:15 +00005927SDValue X86TargetLowering::LowerFCOPYSIGN(SDValue Op, SelectionDAG &DAG) const {
Owen Andersona90b3dc2009-07-15 21:51:10 +00005928 LLVMContext *Context = DAG.getContext();
Dan Gohman475871a2008-07-27 21:46:04 +00005929 SDValue Op0 = Op.getOperand(0);
5930 SDValue Op1 = Op.getOperand(1);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005931 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00005932 EVT VT = Op.getValueType();
5933 EVT SrcVT = Op1.getValueType();
Evan Cheng73d6cf12007-01-05 21:37:56 +00005934
5935 // If second operand is smaller, extend it first.
Duncan Sands8e4eb092008-06-08 20:54:56 +00005936 if (SrcVT.bitsLT(VT)) {
Dale Johannesenace16102009-02-03 19:33:06 +00005937 Op1 = DAG.getNode(ISD::FP_EXTEND, dl, VT, Op1);
Evan Cheng73d6cf12007-01-05 21:37:56 +00005938 SrcVT = VT;
5939 }
Dale Johannesen61c7ef32007-10-21 01:07:44 +00005940 // And if it is bigger, shrink it first.
Duncan Sands8e4eb092008-06-08 20:54:56 +00005941 if (SrcVT.bitsGT(VT)) {
Dale Johannesenace16102009-02-03 19:33:06 +00005942 Op1 = DAG.getNode(ISD::FP_ROUND, dl, VT, Op1, DAG.getIntPtrConstant(1));
Dale Johannesen61c7ef32007-10-21 01:07:44 +00005943 SrcVT = VT;
Dale Johannesen61c7ef32007-10-21 01:07:44 +00005944 }
5945
5946 // At this point the operands and the result should have the same
5947 // type, and that won't be f80 since that is not custom lowered.
Evan Cheng73d6cf12007-01-05 21:37:56 +00005948
Evan Cheng68c47cb2007-01-05 07:55:56 +00005949 // First get the sign bit of second operand.
5950 std::vector<Constant*> CV;
Owen Anderson825b72b2009-08-11 20:47:22 +00005951 if (SrcVT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005952 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 1ULL << 63))));
5953 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 0))));
Evan Cheng68c47cb2007-01-05 07:55:56 +00005954 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005955 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 1U << 31))));
5956 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
5957 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
5958 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
Evan Cheng68c47cb2007-01-05 07:55:56 +00005959 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00005960 Constant *C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00005961 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005962 SDValue Mask1 = DAG.getLoad(SrcVT, dl, DAG.getEntryNode(), CPIdx,
David Greene67c9d422010-02-15 16:53:33 +00005963 PseudoSourceValue::getConstantPool(), 0,
5964 false, false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005965 SDValue SignBit = DAG.getNode(X86ISD::FAND, dl, SrcVT, Op1, Mask1);
Evan Cheng68c47cb2007-01-05 07:55:56 +00005966
5967 // Shift sign bit right or left if the two operands have different types.
Duncan Sands8e4eb092008-06-08 20:54:56 +00005968 if (SrcVT.bitsGT(VT)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005969 // Op0 is MVT::f32, Op1 is MVT::f64.
5970 SignBit = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2f64, SignBit);
5971 SignBit = DAG.getNode(X86ISD::FSRL, dl, MVT::v2f64, SignBit,
5972 DAG.getConstant(32, MVT::i32));
5973 SignBit = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v4f32, SignBit);
5974 SignBit = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f32, SignBit,
Chris Lattner0bd48932008-01-17 07:00:52 +00005975 DAG.getIntPtrConstant(0));
Evan Cheng68c47cb2007-01-05 07:55:56 +00005976 }
5977
Evan Cheng73d6cf12007-01-05 21:37:56 +00005978 // Clear first operand sign bit.
5979 CV.clear();
Owen Anderson825b72b2009-08-11 20:47:22 +00005980 if (VT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005981 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, ~(1ULL << 63)))));
5982 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 0))));
Evan Cheng73d6cf12007-01-05 21:37:56 +00005983 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005984 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, ~(1U << 31)))));
5985 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
5986 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
5987 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
Evan Cheng73d6cf12007-01-05 21:37:56 +00005988 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00005989 C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00005990 CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005991 SDValue Mask2 = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
David Greene67c9d422010-02-15 16:53:33 +00005992 PseudoSourceValue::getConstantPool(), 0,
5993 false, false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005994 SDValue Val = DAG.getNode(X86ISD::FAND, dl, VT, Op0, Mask2);
Evan Cheng73d6cf12007-01-05 21:37:56 +00005995
5996 // Or the value with the sign bit.
Dale Johannesenace16102009-02-03 19:33:06 +00005997 return DAG.getNode(X86ISD::FOR, dl, VT, Val, SignBit);
Evan Cheng68c47cb2007-01-05 07:55:56 +00005998}
5999
Dan Gohman076aee32009-03-04 19:44:21 +00006000/// Emit nodes that will be selected as "test Op0,Op0", or something
6001/// equivalent.
Dan Gohman31125812009-03-07 01:58:32 +00006002SDValue X86TargetLowering::EmitTest(SDValue Op, unsigned X86CC,
Evan Cheng552f09a2010-04-26 19:06:11 +00006003 SelectionDAG &DAG) const {
Dan Gohman076aee32009-03-04 19:44:21 +00006004 DebugLoc dl = Op.getDebugLoc();
6005
Dan Gohman31125812009-03-07 01:58:32 +00006006 // CF and OF aren't always set the way we want. Determine which
6007 // of these we need.
6008 bool NeedCF = false;
6009 bool NeedOF = false;
6010 switch (X86CC) {
Bill Wendlingc25ccf82010-06-28 21:08:32 +00006011 default: break;
Dan Gohman31125812009-03-07 01:58:32 +00006012 case X86::COND_A: case X86::COND_AE:
6013 case X86::COND_B: case X86::COND_BE:
6014 NeedCF = true;
6015 break;
6016 case X86::COND_G: case X86::COND_GE:
6017 case X86::COND_L: case X86::COND_LE:
6018 case X86::COND_O: case X86::COND_NO:
6019 NeedOF = true;
6020 break;
Dan Gohman31125812009-03-07 01:58:32 +00006021 }
6022
Dan Gohman076aee32009-03-04 19:44:21 +00006023 // See if we can use the EFLAGS value from the operand instead of
Dan Gohman31125812009-03-07 01:58:32 +00006024 // doing a separate TEST. TEST always sets OF and CF to 0, so unless
6025 // we prove that the arithmetic won't overflow, we can't use OF or CF.
Bill Wendlingc25ccf82010-06-28 21:08:32 +00006026 if (Op.getResNo() != 0 || NeedOF || NeedCF)
6027 // Emit a CMP with 0, which is the TEST pattern.
6028 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op,
6029 DAG.getConstant(0, Op.getValueType()));
6030
6031 unsigned Opcode = 0;
6032 unsigned NumOperands = 0;
6033 switch (Op.getNode()->getOpcode()) {
6034 case ISD::ADD:
6035 // Due to an isel shortcoming, be conservative if this add is likely to be
6036 // selected as part of a load-modify-store instruction. When the root node
6037 // in a match is a store, isel doesn't know how to remap non-chain non-flag
6038 // uses of other nodes in the match, such as the ADD in this case. This
6039 // leads to the ADD being left around and reselected, with the result being
6040 // two adds in the output. Alas, even if none our users are stores, that
6041 // doesn't prove we're O.K. Ergo, if we have any parents that aren't
6042 // CopyToReg or SETCC, eschew INC/DEC. A better fix seems to require
6043 // climbing the DAG back to the root, and it doesn't seem to be worth the
6044 // effort.
6045 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
Dan Gohman076aee32009-03-04 19:44:21 +00006046 UE = Op.getNode()->use_end(); UI != UE; ++UI)
Bill Wendlingc25ccf82010-06-28 21:08:32 +00006047 if (UI->getOpcode() != ISD::CopyToReg && UI->getOpcode() != ISD::SETCC)
6048 goto default_case;
6049
6050 if (ConstantSDNode *C =
6051 dyn_cast<ConstantSDNode>(Op.getNode()->getOperand(1))) {
6052 // An add of one will be selected as an INC.
6053 if (C->getAPIntValue() == 1) {
6054 Opcode = X86ISD::INC;
6055 NumOperands = 1;
6056 break;
Dan Gohmane220c4b2009-09-18 19:59:53 +00006057 }
Bill Wendlingc25ccf82010-06-28 21:08:32 +00006058
6059 // An add of negative one (subtract of one) will be selected as a DEC.
6060 if (C->getAPIntValue().isAllOnesValue()) {
6061 Opcode = X86ISD::DEC;
6062 NumOperands = 1;
6063 break;
6064 }
Dan Gohman076aee32009-03-04 19:44:21 +00006065 }
Bill Wendlingc25ccf82010-06-28 21:08:32 +00006066
6067 // Otherwise use a regular EFLAGS-setting add.
6068 Opcode = X86ISD::ADD;
6069 NumOperands = 2;
6070 break;
6071 case ISD::AND: {
6072 // If the primary and result isn't used, don't bother using X86ISD::AND,
6073 // because a TEST instruction will be better.
6074 bool NonFlagUse = false;
6075 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
6076 UE = Op.getNode()->use_end(); UI != UE; ++UI) {
6077 SDNode *User = *UI;
6078 unsigned UOpNo = UI.getOperandNo();
6079 if (User->getOpcode() == ISD::TRUNCATE && User->hasOneUse()) {
6080 // Look pass truncate.
6081 UOpNo = User->use_begin().getOperandNo();
6082 User = *User->use_begin();
6083 }
6084
6085 if (User->getOpcode() != ISD::BRCOND &&
6086 User->getOpcode() != ISD::SETCC &&
6087 (User->getOpcode() != ISD::SELECT || UOpNo != 0)) {
6088 NonFlagUse = true;
6089 break;
6090 }
Dan Gohman076aee32009-03-04 19:44:21 +00006091 }
Bill Wendlingc25ccf82010-06-28 21:08:32 +00006092
6093 if (!NonFlagUse)
6094 break;
6095 }
6096 // FALL THROUGH
6097 case ISD::SUB:
6098 case ISD::OR:
6099 case ISD::XOR:
6100 // Due to the ISEL shortcoming noted above, be conservative if this op is
6101 // likely to be selected as part of a load-modify-store instruction.
6102 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
6103 UE = Op.getNode()->use_end(); UI != UE; ++UI)
6104 if (UI->getOpcode() == ISD::STORE)
6105 goto default_case;
6106
6107 // Otherwise use a regular EFLAGS-setting instruction.
6108 switch (Op.getNode()->getOpcode()) {
6109 default: llvm_unreachable("unexpected operator!");
6110 case ISD::SUB: Opcode = X86ISD::SUB; break;
6111 case ISD::OR: Opcode = X86ISD::OR; break;
6112 case ISD::XOR: Opcode = X86ISD::XOR; break;
6113 case ISD::AND: Opcode = X86ISD::AND; break;
6114 }
6115
6116 NumOperands = 2;
6117 break;
6118 case X86ISD::ADD:
6119 case X86ISD::SUB:
6120 case X86ISD::INC:
6121 case X86ISD::DEC:
6122 case X86ISD::OR:
6123 case X86ISD::XOR:
6124 case X86ISD::AND:
6125 return SDValue(Op.getNode(), 1);
6126 default:
6127 default_case:
6128 break;
Dan Gohman076aee32009-03-04 19:44:21 +00006129 }
6130
Bill Wendlingc25ccf82010-06-28 21:08:32 +00006131 if (Opcode == 0)
6132 // Emit a CMP with 0, which is the TEST pattern.
6133 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op,
6134 DAG.getConstant(0, Op.getValueType()));
6135
6136 SDVTList VTs = DAG.getVTList(Op.getValueType(), MVT::i32);
6137 SmallVector<SDValue, 4> Ops;
6138 for (unsigned i = 0; i != NumOperands; ++i)
6139 Ops.push_back(Op.getOperand(i));
6140
6141 SDValue New = DAG.getNode(Opcode, dl, VTs, &Ops[0], NumOperands);
6142 DAG.ReplaceAllUsesWith(Op, New);
6143 return SDValue(New.getNode(), 1);
Dan Gohman076aee32009-03-04 19:44:21 +00006144}
6145
6146/// Emit nodes that will be selected as "cmp Op0,Op1", or something
6147/// equivalent.
Dan Gohman31125812009-03-07 01:58:32 +00006148SDValue X86TargetLowering::EmitCmp(SDValue Op0, SDValue Op1, unsigned X86CC,
Evan Cheng552f09a2010-04-26 19:06:11 +00006149 SelectionDAG &DAG) const {
Dan Gohman076aee32009-03-04 19:44:21 +00006150 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op1))
6151 if (C->getAPIntValue() == 0)
Evan Cheng552f09a2010-04-26 19:06:11 +00006152 return EmitTest(Op0, X86CC, DAG);
Dan Gohman076aee32009-03-04 19:44:21 +00006153
6154 DebugLoc dl = Op0.getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00006155 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op0, Op1);
Dan Gohman076aee32009-03-04 19:44:21 +00006156}
6157
Evan Chengd40d03e2010-01-06 19:38:29 +00006158/// LowerToBT - Result of 'and' is compared against zero. Turn it into a BT node
6159/// if it's possible.
Evan Cheng5528e7b2010-04-21 01:47:12 +00006160SDValue X86TargetLowering::LowerToBT(SDValue And, ISD::CondCode CC,
6161 DebugLoc dl, SelectionDAG &DAG) const {
Evan Cheng2c755ba2010-02-27 07:36:59 +00006162 SDValue Op0 = And.getOperand(0);
6163 SDValue Op1 = And.getOperand(1);
6164 if (Op0.getOpcode() == ISD::TRUNCATE)
6165 Op0 = Op0.getOperand(0);
6166 if (Op1.getOpcode() == ISD::TRUNCATE)
6167 Op1 = Op1.getOperand(0);
6168
Evan Chengd40d03e2010-01-06 19:38:29 +00006169 SDValue LHS, RHS;
Dan Gohman6b13cbc2010-06-24 02:07:59 +00006170 if (Op1.getOpcode() == ISD::SHL)
6171 std::swap(Op0, Op1);
6172 if (Op0.getOpcode() == ISD::SHL) {
Evan Cheng2c755ba2010-02-27 07:36:59 +00006173 if (ConstantSDNode *And00C = dyn_cast<ConstantSDNode>(Op0.getOperand(0)))
6174 if (And00C->getZExtValue() == 1) {
Dan Gohman6b13cbc2010-06-24 02:07:59 +00006175 // If we looked past a truncate, check that it's only truncating away
6176 // known zeros.
6177 unsigned BitWidth = Op0.getValueSizeInBits();
6178 unsigned AndBitWidth = And.getValueSizeInBits();
6179 if (BitWidth > AndBitWidth) {
6180 APInt Mask = APInt::getAllOnesValue(BitWidth), Zeros, Ones;
6181 DAG.ComputeMaskedBits(Op0, Mask, Zeros, Ones);
6182 if (Zeros.countLeadingOnes() < BitWidth - AndBitWidth)
6183 return SDValue();
6184 }
Evan Cheng2c755ba2010-02-27 07:36:59 +00006185 LHS = Op1;
6186 RHS = Op0.getOperand(1);
Evan Chengd40d03e2010-01-06 19:38:29 +00006187 }
Evan Cheng2c755ba2010-02-27 07:36:59 +00006188 } else if (Op1.getOpcode() == ISD::Constant) {
6189 ConstantSDNode *AndRHS = cast<ConstantSDNode>(Op1);
6190 SDValue AndLHS = Op0;
Evan Chengd40d03e2010-01-06 19:38:29 +00006191 if (AndRHS->getZExtValue() == 1 && AndLHS.getOpcode() == ISD::SRL) {
6192 LHS = AndLHS.getOperand(0);
6193 RHS = AndLHS.getOperand(1);
Dan Gohmane5af2d32009-01-29 01:59:02 +00006194 }
Evan Chengd40d03e2010-01-06 19:38:29 +00006195 }
Evan Cheng0488db92007-09-25 01:57:46 +00006196
Evan Chengd40d03e2010-01-06 19:38:29 +00006197 if (LHS.getNode()) {
Evan Chenge5b51ac2010-04-17 06:13:15 +00006198 // If LHS is i8, promote it to i32 with any_extend. There is no i8 BT
Evan Chengd40d03e2010-01-06 19:38:29 +00006199 // instruction. Since the shift amount is in-range-or-undefined, we know
Evan Chenge5b51ac2010-04-17 06:13:15 +00006200 // that doing a bittest on the i32 value is ok. We extend to i32 because
Evan Chengd40d03e2010-01-06 19:38:29 +00006201 // the encoding for the i16 version is larger than the i32 version.
Evan Chenge5b51ac2010-04-17 06:13:15 +00006202 // Also promote i16 to i32 for performance / code size reason.
6203 if (LHS.getValueType() == MVT::i8 ||
Evan Cheng2bce5f4b2010-04-28 08:30:49 +00006204 LHS.getValueType() == MVT::i16)
Evan Chengd40d03e2010-01-06 19:38:29 +00006205 LHS = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, LHS);
Chris Lattnere55484e2008-12-25 05:34:37 +00006206
Evan Chengd40d03e2010-01-06 19:38:29 +00006207 // If the operand types disagree, extend the shift amount to match. Since
6208 // BT ignores high bits (like shifts) we can use anyextend.
6209 if (LHS.getValueType() != RHS.getValueType())
6210 RHS = DAG.getNode(ISD::ANY_EXTEND, dl, LHS.getValueType(), RHS);
Dan Gohmane5af2d32009-01-29 01:59:02 +00006211
Evan Chengd40d03e2010-01-06 19:38:29 +00006212 SDValue BT = DAG.getNode(X86ISD::BT, dl, MVT::i32, LHS, RHS);
6213 unsigned Cond = CC == ISD::SETEQ ? X86::COND_AE : X86::COND_B;
6214 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
6215 DAG.getConstant(Cond, MVT::i8), BT);
Chris Lattnere55484e2008-12-25 05:34:37 +00006216 }
6217
Evan Cheng54de3ea2010-01-05 06:52:31 +00006218 return SDValue();
6219}
6220
Dan Gohmand858e902010-04-17 15:26:15 +00006221SDValue X86TargetLowering::LowerSETCC(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng54de3ea2010-01-05 06:52:31 +00006222 assert(Op.getValueType() == MVT::i8 && "SetCC type must be 8-bit integer");
6223 SDValue Op0 = Op.getOperand(0);
6224 SDValue Op1 = Op.getOperand(1);
6225 DebugLoc dl = Op.getDebugLoc();
6226 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(2))->get();
6227
6228 // Optimize to BT if possible.
Evan Chengd40d03e2010-01-06 19:38:29 +00006229 // Lower (X & (1 << N)) == 0 to BT(X, N).
6230 // Lower ((X >>u N) & 1) != 0 to BT(X, N).
6231 // Lower ((X >>s N) & 1) != 0 to BT(X, N).
6232 if (Op0.getOpcode() == ISD::AND &&
6233 Op0.hasOneUse() &&
6234 Op1.getOpcode() == ISD::Constant &&
Dan Gohmane368b462010-06-18 14:22:04 +00006235 cast<ConstantSDNode>(Op1)->isNullValue() &&
Evan Chengd40d03e2010-01-06 19:38:29 +00006236 (CC == ISD::SETEQ || CC == ISD::SETNE)) {
6237 SDValue NewSetCC = LowerToBT(Op0, CC, dl, DAG);
6238 if (NewSetCC.getNode())
6239 return NewSetCC;
6240 }
Evan Cheng54de3ea2010-01-05 06:52:31 +00006241
Evan Cheng2c755ba2010-02-27 07:36:59 +00006242 // Look for "(setcc) == / != 1" to avoid unncessary setcc.
6243 if (Op0.getOpcode() == X86ISD::SETCC &&
6244 Op1.getOpcode() == ISD::Constant &&
6245 (cast<ConstantSDNode>(Op1)->getZExtValue() == 1 ||
6246 cast<ConstantSDNode>(Op1)->isNullValue()) &&
6247 (CC == ISD::SETEQ || CC == ISD::SETNE)) {
6248 X86::CondCode CCode = (X86::CondCode)Op0.getConstantOperandVal(0);
6249 bool Invert = (CC == ISD::SETNE) ^
6250 cast<ConstantSDNode>(Op1)->isNullValue();
6251 if (Invert)
6252 CCode = X86::GetOppositeBranchCondition(CCode);
6253 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
6254 DAG.getConstant(CCode, MVT::i8), Op0.getOperand(1));
6255 }
6256
Evan Chenge5b51ac2010-04-17 06:13:15 +00006257 bool isFP = Op1.getValueType().isFloatingPoint();
Chris Lattnere55484e2008-12-25 05:34:37 +00006258 unsigned X86CC = TranslateX86CC(CC, isFP, Op0, Op1, DAG);
Dan Gohman1a492952009-10-20 16:22:37 +00006259 if (X86CC == X86::COND_INVALID)
6260 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00006261
Evan Cheng552f09a2010-04-26 19:06:11 +00006262 SDValue Cond = EmitCmp(Op0, Op1, X86CC, DAG);
Evan Chengad9c0a32009-12-15 00:53:42 +00006263
6264 // Use sbb x, x to materialize carry bit into a GPR.
Evan Cheng2e489c42009-12-16 00:53:11 +00006265 if (X86CC == X86::COND_B)
Evan Chengad9c0a32009-12-15 00:53:42 +00006266 return DAG.getNode(ISD::AND, dl, MVT::i8,
6267 DAG.getNode(X86ISD::SETCC_CARRY, dl, MVT::i8,
6268 DAG.getConstant(X86CC, MVT::i8), Cond),
6269 DAG.getConstant(1, MVT::i8));
Evan Chengad9c0a32009-12-15 00:53:42 +00006270
Owen Anderson825b72b2009-08-11 20:47:22 +00006271 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
6272 DAG.getConstant(X86CC, MVT::i8), Cond);
Evan Cheng0488db92007-09-25 01:57:46 +00006273}
6274
Dan Gohmand858e902010-04-17 15:26:15 +00006275SDValue X86TargetLowering::LowerVSETCC(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +00006276 SDValue Cond;
6277 SDValue Op0 = Op.getOperand(0);
6278 SDValue Op1 = Op.getOperand(1);
6279 SDValue CC = Op.getOperand(2);
Owen Andersone50ed302009-08-10 22:56:29 +00006280 EVT VT = Op.getValueType();
Nate Begeman30a0de92008-07-17 16:51:19 +00006281 ISD::CondCode SetCCOpcode = cast<CondCodeSDNode>(CC)->get();
6282 bool isFP = Op.getOperand(1).getValueType().isFloatingPoint();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006283 DebugLoc dl = Op.getDebugLoc();
Nate Begeman30a0de92008-07-17 16:51:19 +00006284
6285 if (isFP) {
6286 unsigned SSECC = 8;
Owen Andersone50ed302009-08-10 22:56:29 +00006287 EVT VT0 = Op0.getValueType();
Owen Anderson825b72b2009-08-11 20:47:22 +00006288 assert(VT0 == MVT::v4f32 || VT0 == MVT::v2f64);
6289 unsigned Opc = VT0 == MVT::v4f32 ? X86ISD::CMPPS : X86ISD::CMPPD;
Nate Begeman30a0de92008-07-17 16:51:19 +00006290 bool Swap = false;
6291
6292 switch (SetCCOpcode) {
6293 default: break;
Nate Begemanfb8ead02008-07-25 19:05:58 +00006294 case ISD::SETOEQ:
Nate Begeman30a0de92008-07-17 16:51:19 +00006295 case ISD::SETEQ: SSECC = 0; break;
Scott Michelfdc40a02009-02-17 22:15:04 +00006296 case ISD::SETOGT:
Nate Begeman30a0de92008-07-17 16:51:19 +00006297 case ISD::SETGT: Swap = true; // Fallthrough
6298 case ISD::SETLT:
6299 case ISD::SETOLT: SSECC = 1; break;
6300 case ISD::SETOGE:
6301 case ISD::SETGE: Swap = true; // Fallthrough
6302 case ISD::SETLE:
6303 case ISD::SETOLE: SSECC = 2; break;
6304 case ISD::SETUO: SSECC = 3; break;
Nate Begemanfb8ead02008-07-25 19:05:58 +00006305 case ISD::SETUNE:
Nate Begeman30a0de92008-07-17 16:51:19 +00006306 case ISD::SETNE: SSECC = 4; break;
6307 case ISD::SETULE: Swap = true;
6308 case ISD::SETUGE: SSECC = 5; break;
6309 case ISD::SETULT: Swap = true;
6310 case ISD::SETUGT: SSECC = 6; break;
6311 case ISD::SETO: SSECC = 7; break;
6312 }
6313 if (Swap)
6314 std::swap(Op0, Op1);
6315
Nate Begemanfb8ead02008-07-25 19:05:58 +00006316 // In the two special cases we can't handle, emit two comparisons.
Nate Begeman30a0de92008-07-17 16:51:19 +00006317 if (SSECC == 8) {
Nate Begemanfb8ead02008-07-25 19:05:58 +00006318 if (SetCCOpcode == ISD::SETUEQ) {
Dan Gohman475871a2008-07-27 21:46:04 +00006319 SDValue UNORD, EQ;
Owen Anderson825b72b2009-08-11 20:47:22 +00006320 UNORD = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(3, MVT::i8));
6321 EQ = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(0, MVT::i8));
Dale Johannesenace16102009-02-03 19:33:06 +00006322 return DAG.getNode(ISD::OR, dl, VT, UNORD, EQ);
Nate Begemanfb8ead02008-07-25 19:05:58 +00006323 }
6324 else if (SetCCOpcode == ISD::SETONE) {
Dan Gohman475871a2008-07-27 21:46:04 +00006325 SDValue ORD, NEQ;
Owen Anderson825b72b2009-08-11 20:47:22 +00006326 ORD = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(7, MVT::i8));
6327 NEQ = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(4, MVT::i8));
Dale Johannesenace16102009-02-03 19:33:06 +00006328 return DAG.getNode(ISD::AND, dl, VT, ORD, NEQ);
Nate Begemanfb8ead02008-07-25 19:05:58 +00006329 }
Torok Edwinc23197a2009-07-14 16:55:14 +00006330 llvm_unreachable("Illegal FP comparison");
Nate Begeman30a0de92008-07-17 16:51:19 +00006331 }
6332 // Handle all other FP comparisons here.
Owen Anderson825b72b2009-08-11 20:47:22 +00006333 return DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(SSECC, MVT::i8));
Nate Begeman30a0de92008-07-17 16:51:19 +00006334 }
Scott Michelfdc40a02009-02-17 22:15:04 +00006335
Nate Begeman30a0de92008-07-17 16:51:19 +00006336 // We are handling one of the integer comparisons here. Since SSE only has
6337 // GT and EQ comparisons for integer, swapping operands and multiple
6338 // operations may be required for some comparisons.
6339 unsigned Opc = 0, EQOpc = 0, GTOpc = 0;
6340 bool Swap = false, Invert = false, FlipSigns = false;
Scott Michelfdc40a02009-02-17 22:15:04 +00006341
Owen Anderson825b72b2009-08-11 20:47:22 +00006342 switch (VT.getSimpleVT().SimpleTy) {
Nate Begeman30a0de92008-07-17 16:51:19 +00006343 default: break;
Owen Anderson825b72b2009-08-11 20:47:22 +00006344 case MVT::v8i8:
6345 case MVT::v16i8: EQOpc = X86ISD::PCMPEQB; GTOpc = X86ISD::PCMPGTB; break;
6346 case MVT::v4i16:
6347 case MVT::v8i16: EQOpc = X86ISD::PCMPEQW; GTOpc = X86ISD::PCMPGTW; break;
6348 case MVT::v2i32:
6349 case MVT::v4i32: EQOpc = X86ISD::PCMPEQD; GTOpc = X86ISD::PCMPGTD; break;
6350 case MVT::v2i64: EQOpc = X86ISD::PCMPEQQ; GTOpc = X86ISD::PCMPGTQ; break;
Nate Begeman30a0de92008-07-17 16:51:19 +00006351 }
Scott Michelfdc40a02009-02-17 22:15:04 +00006352
Nate Begeman30a0de92008-07-17 16:51:19 +00006353 switch (SetCCOpcode) {
6354 default: break;
6355 case ISD::SETNE: Invert = true;
6356 case ISD::SETEQ: Opc = EQOpc; break;
6357 case ISD::SETLT: Swap = true;
6358 case ISD::SETGT: Opc = GTOpc; break;
6359 case ISD::SETGE: Swap = true;
6360 case ISD::SETLE: Opc = GTOpc; Invert = true; break;
6361 case ISD::SETULT: Swap = true;
6362 case ISD::SETUGT: Opc = GTOpc; FlipSigns = true; break;
6363 case ISD::SETUGE: Swap = true;
6364 case ISD::SETULE: Opc = GTOpc; FlipSigns = true; Invert = true; break;
6365 }
6366 if (Swap)
6367 std::swap(Op0, Op1);
Scott Michelfdc40a02009-02-17 22:15:04 +00006368
Nate Begeman30a0de92008-07-17 16:51:19 +00006369 // Since SSE has no unsigned integer comparisons, we need to flip the sign
6370 // bits of the inputs before performing those operations.
6371 if (FlipSigns) {
Owen Andersone50ed302009-08-10 22:56:29 +00006372 EVT EltVT = VT.getVectorElementType();
Duncan Sandsb0d5cdd2009-02-01 18:06:53 +00006373 SDValue SignBit = DAG.getConstant(APInt::getSignBit(EltVT.getSizeInBits()),
6374 EltVT);
Dan Gohman475871a2008-07-27 21:46:04 +00006375 std::vector<SDValue> SignBits(VT.getVectorNumElements(), SignBit);
Evan Chenga87008d2009-02-25 22:49:59 +00006376 SDValue SignVec = DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &SignBits[0],
6377 SignBits.size());
Dale Johannesenace16102009-02-03 19:33:06 +00006378 Op0 = DAG.getNode(ISD::XOR, dl, VT, Op0, SignVec);
6379 Op1 = DAG.getNode(ISD::XOR, dl, VT, Op1, SignVec);
Nate Begeman30a0de92008-07-17 16:51:19 +00006380 }
Scott Michelfdc40a02009-02-17 22:15:04 +00006381
Dale Johannesenace16102009-02-03 19:33:06 +00006382 SDValue Result = DAG.getNode(Opc, dl, VT, Op0, Op1);
Nate Begeman30a0de92008-07-17 16:51:19 +00006383
6384 // If the logical-not of the result is required, perform that now.
Bob Wilson4c245462009-01-22 17:39:32 +00006385 if (Invert)
Dale Johannesenace16102009-02-03 19:33:06 +00006386 Result = DAG.getNOT(dl, Result, VT);
Bob Wilson4c245462009-01-22 17:39:32 +00006387
Nate Begeman30a0de92008-07-17 16:51:19 +00006388 return Result;
6389}
Evan Cheng0488db92007-09-25 01:57:46 +00006390
Evan Cheng370e5342008-12-03 08:38:43 +00006391// isX86LogicalCmp - Return true if opcode is a X86 logical comparison.
Dan Gohman076aee32009-03-04 19:44:21 +00006392static bool isX86LogicalCmp(SDValue Op) {
6393 unsigned Opc = Op.getNode()->getOpcode();
6394 if (Opc == X86ISD::CMP || Opc == X86ISD::COMI || Opc == X86ISD::UCOMI)
6395 return true;
6396 if (Op.getResNo() == 1 &&
6397 (Opc == X86ISD::ADD ||
6398 Opc == X86ISD::SUB ||
6399 Opc == X86ISD::SMUL ||
6400 Opc == X86ISD::UMUL ||
6401 Opc == X86ISD::INC ||
Dan Gohmane220c4b2009-09-18 19:59:53 +00006402 Opc == X86ISD::DEC ||
6403 Opc == X86ISD::OR ||
6404 Opc == X86ISD::XOR ||
6405 Opc == X86ISD::AND))
Dan Gohman076aee32009-03-04 19:44:21 +00006406 return true;
6407
6408 return false;
Evan Cheng370e5342008-12-03 08:38:43 +00006409}
6410
Dan Gohmand858e902010-04-17 15:26:15 +00006411SDValue X86TargetLowering::LowerSELECT(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng734503b2006-09-11 02:19:56 +00006412 bool addTest = true;
Dan Gohman475871a2008-07-27 21:46:04 +00006413 SDValue Cond = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006414 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00006415 SDValue CC;
Evan Cheng9bba8942006-01-26 02:13:10 +00006416
Dan Gohman1a492952009-10-20 16:22:37 +00006417 if (Cond.getOpcode() == ISD::SETCC) {
6418 SDValue NewCond = LowerSETCC(Cond, DAG);
6419 if (NewCond.getNode())
6420 Cond = NewCond;
6421 }
Evan Cheng734503b2006-09-11 02:19:56 +00006422
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00006423 // (select (x == 0), -1, 0) -> (sign_bit (x - 1))
6424 SDValue Op1 = Op.getOperand(1);
6425 SDValue Op2 = Op.getOperand(2);
6426 if (Cond.getOpcode() == X86ISD::SETCC &&
6427 cast<ConstantSDNode>(Cond.getOperand(0))->getZExtValue() == X86::COND_E) {
6428 SDValue Cmp = Cond.getOperand(1);
6429 if (Cmp.getOpcode() == X86ISD::CMP) {
6430 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(Op1);
6431 ConstantSDNode *N2C = dyn_cast<ConstantSDNode>(Op2);
6432 ConstantSDNode *RHSC =
6433 dyn_cast<ConstantSDNode>(Cmp.getOperand(1).getNode());
6434 if (N1C && N1C->isAllOnesValue() &&
6435 N2C && N2C->isNullValue() &&
6436 RHSC && RHSC->isNullValue()) {
6437 SDValue CmpOp0 = Cmp.getOperand(0);
Chris Lattnerda0688e2010-03-14 18:44:35 +00006438 Cmp = DAG.getNode(X86ISD::CMP, dl, MVT::i32,
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00006439 CmpOp0, DAG.getConstant(1, CmpOp0.getValueType()));
6440 return DAG.getNode(X86ISD::SETCC_CARRY, dl, Op.getValueType(),
6441 DAG.getConstant(X86::COND_B, MVT::i8), Cmp);
6442 }
6443 }
6444 }
6445
Evan Chengad9c0a32009-12-15 00:53:42 +00006446 // Look pass (and (setcc_carry (cmp ...)), 1).
6447 if (Cond.getOpcode() == ISD::AND &&
6448 Cond.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY) {
6449 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Cond.getOperand(1));
6450 if (C && C->getAPIntValue() == 1)
6451 Cond = Cond.getOperand(0);
6452 }
6453
Evan Cheng3f41d662007-10-08 22:16:29 +00006454 // If condition flag is set by a X86ISD::CMP, then use it as the condition
6455 // setting operand in place of the X86ISD::SETCC.
Evan Chengad9c0a32009-12-15 00:53:42 +00006456 if (Cond.getOpcode() == X86ISD::SETCC ||
6457 Cond.getOpcode() == X86ISD::SETCC_CARRY) {
Evan Cheng734503b2006-09-11 02:19:56 +00006458 CC = Cond.getOperand(0);
6459
Dan Gohman475871a2008-07-27 21:46:04 +00006460 SDValue Cmp = Cond.getOperand(1);
Evan Cheng734503b2006-09-11 02:19:56 +00006461 unsigned Opc = Cmp.getOpcode();
Owen Andersone50ed302009-08-10 22:56:29 +00006462 EVT VT = Op.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00006463
Evan Cheng3f41d662007-10-08 22:16:29 +00006464 bool IllegalFPCMov = false;
Duncan Sands83ec4b62008-06-06 12:08:01 +00006465 if (VT.isFloatingPoint() && !VT.isVector() &&
Chris Lattner78631162008-01-16 06:24:21 +00006466 !isScalarFPTypeInSSEReg(VT)) // FPStack?
Dan Gohman7810bfe2008-09-26 21:54:37 +00006467 IllegalFPCMov = !hasFPCMov(cast<ConstantSDNode>(CC)->getSExtValue());
Scott Michelfdc40a02009-02-17 22:15:04 +00006468
Chris Lattnerd1980a52009-03-12 06:52:53 +00006469 if ((isX86LogicalCmp(Cmp) && !IllegalFPCMov) ||
6470 Opc == X86ISD::BT) { // FIXME
Evan Cheng3f41d662007-10-08 22:16:29 +00006471 Cond = Cmp;
Evan Cheng0488db92007-09-25 01:57:46 +00006472 addTest = false;
6473 }
6474 }
6475
6476 if (addTest) {
Evan Chengd40d03e2010-01-06 19:38:29 +00006477 // Look pass the truncate.
6478 if (Cond.getOpcode() == ISD::TRUNCATE)
6479 Cond = Cond.getOperand(0);
6480
6481 // We know the result of AND is compared against zero. Try to match
6482 // it to BT.
6483 if (Cond.getOpcode() == ISD::AND && Cond.hasOneUse()) {
6484 SDValue NewSetCC = LowerToBT(Cond, ISD::SETNE, dl, DAG);
6485 if (NewSetCC.getNode()) {
6486 CC = NewSetCC.getOperand(0);
6487 Cond = NewSetCC.getOperand(1);
6488 addTest = false;
6489 }
6490 }
6491 }
6492
6493 if (addTest) {
Owen Anderson825b72b2009-08-11 20:47:22 +00006494 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Evan Cheng552f09a2010-04-26 19:06:11 +00006495 Cond = EmitTest(Cond, X86::COND_NE, DAG);
Evan Cheng0488db92007-09-25 01:57:46 +00006496 }
6497
Evan Cheng0488db92007-09-25 01:57:46 +00006498 // X86ISD::CMOV means set the result (which is operand 1) to the RHS if
6499 // condition is true.
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00006500 SDVTList VTs = DAG.getVTList(Op.getValueType(), MVT::Flag);
6501 SDValue Ops[] = { Op2, Op1, CC, Cond };
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00006502 return DAG.getNode(X86ISD::CMOV, dl, VTs, Ops, array_lengthof(Ops));
Evan Cheng0488db92007-09-25 01:57:46 +00006503}
6504
Evan Cheng370e5342008-12-03 08:38:43 +00006505// isAndOrOfSingleUseSetCCs - Return true if node is an ISD::AND or
6506// ISD::OR of two X86ISD::SETCC nodes each of which has no other use apart
6507// from the AND / OR.
6508static bool isAndOrOfSetCCs(SDValue Op, unsigned &Opc) {
6509 Opc = Op.getOpcode();
6510 if (Opc != ISD::OR && Opc != ISD::AND)
6511 return false;
6512 return (Op.getOperand(0).getOpcode() == X86ISD::SETCC &&
6513 Op.getOperand(0).hasOneUse() &&
6514 Op.getOperand(1).getOpcode() == X86ISD::SETCC &&
6515 Op.getOperand(1).hasOneUse());
6516}
6517
Evan Cheng961d6d42009-02-02 08:19:07 +00006518// isXor1OfSetCC - Return true if node is an ISD::XOR of a X86ISD::SETCC and
6519// 1 and that the SETCC node has a single use.
Evan Cheng67ad9db2009-02-02 08:07:36 +00006520static bool isXor1OfSetCC(SDValue Op) {
6521 if (Op.getOpcode() != ISD::XOR)
6522 return false;
6523 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(Op.getOperand(1));
6524 if (N1C && N1C->getAPIntValue() == 1) {
6525 return Op.getOperand(0).getOpcode() == X86ISD::SETCC &&
6526 Op.getOperand(0).hasOneUse();
6527 }
6528 return false;
6529}
6530
Dan Gohmand858e902010-04-17 15:26:15 +00006531SDValue X86TargetLowering::LowerBRCOND(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng734503b2006-09-11 02:19:56 +00006532 bool addTest = true;
Dan Gohman475871a2008-07-27 21:46:04 +00006533 SDValue Chain = Op.getOperand(0);
6534 SDValue Cond = Op.getOperand(1);
6535 SDValue Dest = Op.getOperand(2);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006536 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00006537 SDValue CC;
Evan Cheng734503b2006-09-11 02:19:56 +00006538
Dan Gohman1a492952009-10-20 16:22:37 +00006539 if (Cond.getOpcode() == ISD::SETCC) {
6540 SDValue NewCond = LowerSETCC(Cond, DAG);
6541 if (NewCond.getNode())
6542 Cond = NewCond;
6543 }
Chris Lattnere55484e2008-12-25 05:34:37 +00006544#if 0
6545 // FIXME: LowerXALUO doesn't handle these!!
Bill Wendlingd350e022008-12-12 21:15:41 +00006546 else if (Cond.getOpcode() == X86ISD::ADD ||
6547 Cond.getOpcode() == X86ISD::SUB ||
6548 Cond.getOpcode() == X86ISD::SMUL ||
6549 Cond.getOpcode() == X86ISD::UMUL)
Bill Wendling74c37652008-12-09 22:08:41 +00006550 Cond = LowerXALUO(Cond, DAG);
Chris Lattnere55484e2008-12-25 05:34:37 +00006551#endif
Scott Michelfdc40a02009-02-17 22:15:04 +00006552
Evan Chengad9c0a32009-12-15 00:53:42 +00006553 // Look pass (and (setcc_carry (cmp ...)), 1).
6554 if (Cond.getOpcode() == ISD::AND &&
6555 Cond.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY) {
6556 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Cond.getOperand(1));
6557 if (C && C->getAPIntValue() == 1)
6558 Cond = Cond.getOperand(0);
6559 }
6560
Evan Cheng3f41d662007-10-08 22:16:29 +00006561 // If condition flag is set by a X86ISD::CMP, then use it as the condition
6562 // setting operand in place of the X86ISD::SETCC.
Evan Chengad9c0a32009-12-15 00:53:42 +00006563 if (Cond.getOpcode() == X86ISD::SETCC ||
6564 Cond.getOpcode() == X86ISD::SETCC_CARRY) {
Evan Cheng734503b2006-09-11 02:19:56 +00006565 CC = Cond.getOperand(0);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006566
Dan Gohman475871a2008-07-27 21:46:04 +00006567 SDValue Cmp = Cond.getOperand(1);
Evan Cheng734503b2006-09-11 02:19:56 +00006568 unsigned Opc = Cmp.getOpcode();
Chris Lattnere55484e2008-12-25 05:34:37 +00006569 // FIXME: WHY THE SPECIAL CASING OF LogicalCmp??
Dan Gohman076aee32009-03-04 19:44:21 +00006570 if (isX86LogicalCmp(Cmp) || Opc == X86ISD::BT) {
Evan Cheng3f41d662007-10-08 22:16:29 +00006571 Cond = Cmp;
Evan Cheng0488db92007-09-25 01:57:46 +00006572 addTest = false;
Bill Wendling61edeb52008-12-02 01:06:39 +00006573 } else {
Evan Cheng370e5342008-12-03 08:38:43 +00006574 switch (cast<ConstantSDNode>(CC)->getZExtValue()) {
Bill Wendling0ea25cb2008-12-03 08:32:02 +00006575 default: break;
6576 case X86::COND_O:
Dan Gohman653456c2009-01-07 00:15:08 +00006577 case X86::COND_B:
Chris Lattnere55484e2008-12-25 05:34:37 +00006578 // These can only come from an arithmetic instruction with overflow,
6579 // e.g. SADDO, UADDO.
Bill Wendling0ea25cb2008-12-03 08:32:02 +00006580 Cond = Cond.getNode()->getOperand(1);
6581 addTest = false;
6582 break;
Bill Wendling61edeb52008-12-02 01:06:39 +00006583 }
Evan Cheng0488db92007-09-25 01:57:46 +00006584 }
Evan Cheng370e5342008-12-03 08:38:43 +00006585 } else {
6586 unsigned CondOpc;
6587 if (Cond.hasOneUse() && isAndOrOfSetCCs(Cond, CondOpc)) {
6588 SDValue Cmp = Cond.getOperand(0).getOperand(1);
Evan Cheng370e5342008-12-03 08:38:43 +00006589 if (CondOpc == ISD::OR) {
6590 // Also, recognize the pattern generated by an FCMP_UNE. We can emit
6591 // two branches instead of an explicit OR instruction with a
6592 // separate test.
6593 if (Cmp == Cond.getOperand(1).getOperand(1) &&
Dan Gohman076aee32009-03-04 19:44:21 +00006594 isX86LogicalCmp(Cmp)) {
Evan Cheng370e5342008-12-03 08:38:43 +00006595 CC = Cond.getOperand(0).getOperand(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006596 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Evan Cheng370e5342008-12-03 08:38:43 +00006597 Chain, Dest, CC, Cmp);
6598 CC = Cond.getOperand(1).getOperand(0);
6599 Cond = Cmp;
6600 addTest = false;
6601 }
6602 } else { // ISD::AND
6603 // Also, recognize the pattern generated by an FCMP_OEQ. We can emit
6604 // two branches instead of an explicit AND instruction with a
6605 // separate test. However, we only do this if this block doesn't
6606 // have a fall-through edge, because this requires an explicit
6607 // jmp when the condition is false.
6608 if (Cmp == Cond.getOperand(1).getOperand(1) &&
Dan Gohman076aee32009-03-04 19:44:21 +00006609 isX86LogicalCmp(Cmp) &&
Evan Cheng370e5342008-12-03 08:38:43 +00006610 Op.getNode()->hasOneUse()) {
6611 X86::CondCode CCode =
6612 (X86::CondCode)Cond.getOperand(0).getConstantOperandVal(0);
6613 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00006614 CC = DAG.getConstant(CCode, MVT::i8);
Dan Gohman027657d2010-06-18 15:30:29 +00006615 SDNode *User = *Op.getNode()->use_begin();
Evan Cheng370e5342008-12-03 08:38:43 +00006616 // Look for an unconditional branch following this conditional branch.
6617 // We need this because we need to reverse the successors in order
6618 // to implement FCMP_OEQ.
Dan Gohman027657d2010-06-18 15:30:29 +00006619 if (User->getOpcode() == ISD::BR) {
6620 SDValue FalseBB = User->getOperand(1);
6621 SDNode *NewBR =
6622 DAG.UpdateNodeOperands(User, User->getOperand(0), Dest);
Evan Cheng370e5342008-12-03 08:38:43 +00006623 assert(NewBR == User);
Nick Lewycky2a3ee5e2010-06-20 20:27:42 +00006624 (void)NewBR;
Evan Cheng370e5342008-12-03 08:38:43 +00006625 Dest = FalseBB;
Dan Gohman279c22e2008-10-21 03:29:32 +00006626
Dale Johannesene4d209d2009-02-03 20:21:25 +00006627 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Evan Cheng370e5342008-12-03 08:38:43 +00006628 Chain, Dest, CC, Cmp);
6629 X86::CondCode CCode =
6630 (X86::CondCode)Cond.getOperand(1).getConstantOperandVal(0);
6631 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00006632 CC = DAG.getConstant(CCode, MVT::i8);
Evan Cheng370e5342008-12-03 08:38:43 +00006633 Cond = Cmp;
6634 addTest = false;
6635 }
6636 }
Dan Gohman279c22e2008-10-21 03:29:32 +00006637 }
Evan Cheng67ad9db2009-02-02 08:07:36 +00006638 } else if (Cond.hasOneUse() && isXor1OfSetCC(Cond)) {
6639 // Recognize for xorb (setcc), 1 patterns. The xor inverts the condition.
6640 // It should be transformed during dag combiner except when the condition
6641 // is set by a arithmetics with overflow node.
6642 X86::CondCode CCode =
6643 (X86::CondCode)Cond.getOperand(0).getConstantOperandVal(0);
6644 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00006645 CC = DAG.getConstant(CCode, MVT::i8);
Evan Cheng67ad9db2009-02-02 08:07:36 +00006646 Cond = Cond.getOperand(0).getOperand(1);
6647 addTest = false;
Dan Gohman279c22e2008-10-21 03:29:32 +00006648 }
Evan Cheng0488db92007-09-25 01:57:46 +00006649 }
6650
6651 if (addTest) {
Evan Chengd40d03e2010-01-06 19:38:29 +00006652 // Look pass the truncate.
6653 if (Cond.getOpcode() == ISD::TRUNCATE)
6654 Cond = Cond.getOperand(0);
6655
6656 // We know the result of AND is compared against zero. Try to match
6657 // it to BT.
6658 if (Cond.getOpcode() == ISD::AND && Cond.hasOneUse()) {
6659 SDValue NewSetCC = LowerToBT(Cond, ISD::SETNE, dl, DAG);
6660 if (NewSetCC.getNode()) {
6661 CC = NewSetCC.getOperand(0);
6662 Cond = NewSetCC.getOperand(1);
6663 addTest = false;
6664 }
6665 }
6666 }
6667
6668 if (addTest) {
Owen Anderson825b72b2009-08-11 20:47:22 +00006669 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Evan Cheng552f09a2010-04-26 19:06:11 +00006670 Cond = EmitTest(Cond, X86::COND_NE, DAG);
Evan Cheng0488db92007-09-25 01:57:46 +00006671 }
Dale Johannesene4d209d2009-02-03 20:21:25 +00006672 return DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Dan Gohman279c22e2008-10-21 03:29:32 +00006673 Chain, Dest, CC, Cond);
Evan Cheng0488db92007-09-25 01:57:46 +00006674}
6675
Anton Korobeynikove060b532007-04-17 19:34:00 +00006676
6677// Lower dynamic stack allocation to _alloca call for Cygwin/Mingw targets.
6678// Calls to _alloca is needed to probe the stack when allocating more than 4k
6679// bytes in one go. Touching the stack at 4K increments is necessary to ensure
6680// that the guard pages used by the OS virtual memory manager are allocated in
6681// correct sequence.
Dan Gohman475871a2008-07-27 21:46:04 +00006682SDValue
6683X86TargetLowering::LowerDYNAMIC_STACKALLOC(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00006684 SelectionDAG &DAG) const {
Anton Korobeynikove060b532007-04-17 19:34:00 +00006685 assert(Subtarget->isTargetCygMing() &&
6686 "This should be used only on Cygwin/Mingw targets");
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006687 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov096b4612008-06-11 20:16:42 +00006688
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00006689 // Get the inputs.
Dan Gohman475871a2008-07-27 21:46:04 +00006690 SDValue Chain = Op.getOperand(0);
6691 SDValue Size = Op.getOperand(1);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00006692 // FIXME: Ensure alignment here
6693
Dan Gohman475871a2008-07-27 21:46:04 +00006694 SDValue Flag;
Anton Korobeynikov096b4612008-06-11 20:16:42 +00006695
Owen Anderson825b72b2009-08-11 20:47:22 +00006696 EVT SPTy = Subtarget->is64Bit() ? MVT::i64 : MVT::i32;
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00006697
Dale Johannesendd64c412009-02-04 00:33:20 +00006698 Chain = DAG.getCopyToReg(Chain, dl, X86::EAX, Size, Flag);
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00006699 Flag = Chain.getValue(1);
6700
Anton Korobeynikov043f3c22010-03-06 19:32:29 +00006701 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00006702
Anton Korobeynikov043f3c22010-03-06 19:32:29 +00006703 Chain = DAG.getNode(X86ISD::MINGW_ALLOCA, dl, NodeTys, Chain, Flag);
6704 Flag = Chain.getValue(1);
Anton Korobeynikov096b4612008-06-11 20:16:42 +00006705
Dale Johannesendd64c412009-02-04 00:33:20 +00006706 Chain = DAG.getCopyFromReg(Chain, dl, X86StackPtr, SPTy).getValue(1);
Anton Korobeynikov096b4612008-06-11 20:16:42 +00006707
Dan Gohman475871a2008-07-27 21:46:04 +00006708 SDValue Ops1[2] = { Chain.getValue(0), Chain };
Dale Johannesene4d209d2009-02-03 20:21:25 +00006709 return DAG.getMergeValues(Ops1, 2, dl);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00006710}
6711
Dan Gohmand858e902010-04-17 15:26:15 +00006712SDValue X86TargetLowering::LowerVASTART(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman1e93df62010-04-17 14:41:14 +00006713 MachineFunction &MF = DAG.getMachineFunction();
6714 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
6715
Dan Gohman69de1932008-02-06 22:27:42 +00006716 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006717 DebugLoc dl = Op.getDebugLoc();
Evan Cheng8b2794a2006-10-13 21:14:26 +00006718
Evan Cheng25ab6902006-09-08 06:48:29 +00006719 if (!Subtarget->is64Bit()) {
6720 // vastart just stores the address of the VarArgsFrameIndex slot into the
6721 // memory location argument.
Dan Gohman1e93df62010-04-17 14:41:14 +00006722 SDValue FR = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(),
6723 getPointerTy());
David Greene67c9d422010-02-15 16:53:33 +00006724 return DAG.getStore(Op.getOperand(0), dl, FR, Op.getOperand(1), SV, 0,
6725 false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00006726 }
6727
6728 // __va_list_tag:
6729 // gp_offset (0 - 6 * 8)
6730 // fp_offset (48 - 48 + 8 * 16)
6731 // overflow_arg_area (point to parameters coming in memory).
6732 // reg_save_area
Dan Gohman475871a2008-07-27 21:46:04 +00006733 SmallVector<SDValue, 8> MemOps;
6734 SDValue FIN = Op.getOperand(1);
Evan Cheng25ab6902006-09-08 06:48:29 +00006735 // Store gp_offset
Dale Johannesene4d209d2009-02-03 20:21:25 +00006736 SDValue Store = DAG.getStore(Op.getOperand(0), dl,
Dan Gohman1e93df62010-04-17 14:41:14 +00006737 DAG.getConstant(FuncInfo->getVarArgsGPOffset(),
6738 MVT::i32),
David Greene67c9d422010-02-15 16:53:33 +00006739 FIN, SV, 0, false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00006740 MemOps.push_back(Store);
6741
6742 // Store fp_offset
Scott Michelfdc40a02009-02-17 22:15:04 +00006743 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00006744 FIN, DAG.getIntPtrConstant(4));
6745 Store = DAG.getStore(Op.getOperand(0), dl,
Dan Gohman1e93df62010-04-17 14:41:14 +00006746 DAG.getConstant(FuncInfo->getVarArgsFPOffset(),
6747 MVT::i32),
David Greene67c9d422010-02-15 16:53:33 +00006748 FIN, SV, 0, false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00006749 MemOps.push_back(Store);
6750
6751 // Store ptr to overflow_arg_area
Scott Michelfdc40a02009-02-17 22:15:04 +00006752 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00006753 FIN, DAG.getIntPtrConstant(4));
Dan Gohman1e93df62010-04-17 14:41:14 +00006754 SDValue OVFIN = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(),
6755 getPointerTy());
David Greene67c9d422010-02-15 16:53:33 +00006756 Store = DAG.getStore(Op.getOperand(0), dl, OVFIN, FIN, SV, 0,
6757 false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00006758 MemOps.push_back(Store);
6759
6760 // Store ptr to reg_save_area.
Scott Michelfdc40a02009-02-17 22:15:04 +00006761 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00006762 FIN, DAG.getIntPtrConstant(8));
Dan Gohman1e93df62010-04-17 14:41:14 +00006763 SDValue RSFIN = DAG.getFrameIndex(FuncInfo->getRegSaveFrameIndex(),
6764 getPointerTy());
David Greene67c9d422010-02-15 16:53:33 +00006765 Store = DAG.getStore(Op.getOperand(0), dl, RSFIN, FIN, SV, 0,
6766 false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00006767 MemOps.push_back(Store);
Owen Anderson825b72b2009-08-11 20:47:22 +00006768 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Dale Johannesene4d209d2009-02-03 20:21:25 +00006769 &MemOps[0], MemOps.size());
Evan Cheng0db9fe62006-04-25 20:13:52 +00006770}
6771
Dan Gohmand858e902010-04-17 15:26:15 +00006772SDValue X86TargetLowering::LowerVAARG(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman9018e832008-05-10 01:26:14 +00006773 // X86-64 va_list is a struct { i32, i32, i8*, i8* }.
6774 assert(Subtarget->is64Bit() && "This code only handles 64-bit va_arg!");
Dan Gohman9018e832008-05-10 01:26:14 +00006775
Chris Lattner75361b62010-04-07 22:58:41 +00006776 report_fatal_error("VAArgInst is not yet implemented for x86-64!");
Dan Gohman475871a2008-07-27 21:46:04 +00006777 return SDValue();
Dan Gohman9018e832008-05-10 01:26:14 +00006778}
6779
Dan Gohmand858e902010-04-17 15:26:15 +00006780SDValue X86TargetLowering::LowerVACOPY(SDValue Op, SelectionDAG &DAG) const {
Evan Chengae642192007-03-02 23:16:35 +00006781 // X86-64 va_list is a struct { i32, i32, i8*, i8* }.
Dan Gohman28269132008-04-18 20:55:41 +00006782 assert(Subtarget->is64Bit() && "This code only handles 64-bit va_copy!");
Dan Gohman475871a2008-07-27 21:46:04 +00006783 SDValue Chain = Op.getOperand(0);
6784 SDValue DstPtr = Op.getOperand(1);
6785 SDValue SrcPtr = Op.getOperand(2);
Dan Gohman69de1932008-02-06 22:27:42 +00006786 const Value *DstSV = cast<SrcValueSDNode>(Op.getOperand(3))->getValue();
6787 const Value *SrcSV = cast<SrcValueSDNode>(Op.getOperand(4))->getValue();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006788 DebugLoc dl = Op.getDebugLoc();
Evan Chengae642192007-03-02 23:16:35 +00006789
Dale Johannesendd64c412009-02-04 00:33:20 +00006790 return DAG.getMemcpy(Chain, dl, DstPtr, SrcPtr,
Mon P Wang20adc9d2010-04-04 03:10:48 +00006791 DAG.getIntPtrConstant(24), 8, /*isVolatile*/false,
6792 false, DstSV, 0, SrcSV, 0);
Evan Chengae642192007-03-02 23:16:35 +00006793}
6794
Dan Gohman475871a2008-07-27 21:46:04 +00006795SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00006796X86TargetLowering::LowerINTRINSIC_WO_CHAIN(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006797 DebugLoc dl = Op.getDebugLoc();
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006798 unsigned IntNo = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006799 switch (IntNo) {
Dan Gohman475871a2008-07-27 21:46:04 +00006800 default: return SDValue(); // Don't custom lower most intrinsics.
Evan Cheng5759f972008-05-04 09:15:50 +00006801 // Comparison intrinsics.
Evan Cheng0db9fe62006-04-25 20:13:52 +00006802 case Intrinsic::x86_sse_comieq_ss:
6803 case Intrinsic::x86_sse_comilt_ss:
6804 case Intrinsic::x86_sse_comile_ss:
6805 case Intrinsic::x86_sse_comigt_ss:
6806 case Intrinsic::x86_sse_comige_ss:
6807 case Intrinsic::x86_sse_comineq_ss:
6808 case Intrinsic::x86_sse_ucomieq_ss:
6809 case Intrinsic::x86_sse_ucomilt_ss:
6810 case Intrinsic::x86_sse_ucomile_ss:
6811 case Intrinsic::x86_sse_ucomigt_ss:
6812 case Intrinsic::x86_sse_ucomige_ss:
6813 case Intrinsic::x86_sse_ucomineq_ss:
6814 case Intrinsic::x86_sse2_comieq_sd:
6815 case Intrinsic::x86_sse2_comilt_sd:
6816 case Intrinsic::x86_sse2_comile_sd:
6817 case Intrinsic::x86_sse2_comigt_sd:
6818 case Intrinsic::x86_sse2_comige_sd:
6819 case Intrinsic::x86_sse2_comineq_sd:
6820 case Intrinsic::x86_sse2_ucomieq_sd:
6821 case Intrinsic::x86_sse2_ucomilt_sd:
6822 case Intrinsic::x86_sse2_ucomile_sd:
6823 case Intrinsic::x86_sse2_ucomigt_sd:
6824 case Intrinsic::x86_sse2_ucomige_sd:
6825 case Intrinsic::x86_sse2_ucomineq_sd: {
6826 unsigned Opc = 0;
6827 ISD::CondCode CC = ISD::SETCC_INVALID;
6828 switch (IntNo) {
6829 default: break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00006830 case Intrinsic::x86_sse_comieq_ss:
6831 case Intrinsic::x86_sse2_comieq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006832 Opc = X86ISD::COMI;
6833 CC = ISD::SETEQ;
6834 break;
Evan Cheng6be2c582006-04-05 23:38:46 +00006835 case Intrinsic::x86_sse_comilt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006836 case Intrinsic::x86_sse2_comilt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006837 Opc = X86ISD::COMI;
6838 CC = ISD::SETLT;
6839 break;
6840 case Intrinsic::x86_sse_comile_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006841 case Intrinsic::x86_sse2_comile_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006842 Opc = X86ISD::COMI;
6843 CC = ISD::SETLE;
6844 break;
6845 case Intrinsic::x86_sse_comigt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006846 case Intrinsic::x86_sse2_comigt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006847 Opc = X86ISD::COMI;
6848 CC = ISD::SETGT;
6849 break;
6850 case Intrinsic::x86_sse_comige_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006851 case Intrinsic::x86_sse2_comige_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006852 Opc = X86ISD::COMI;
6853 CC = ISD::SETGE;
6854 break;
6855 case Intrinsic::x86_sse_comineq_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006856 case Intrinsic::x86_sse2_comineq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006857 Opc = X86ISD::COMI;
6858 CC = ISD::SETNE;
6859 break;
6860 case Intrinsic::x86_sse_ucomieq_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006861 case Intrinsic::x86_sse2_ucomieq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006862 Opc = X86ISD::UCOMI;
6863 CC = ISD::SETEQ;
6864 break;
6865 case Intrinsic::x86_sse_ucomilt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006866 case Intrinsic::x86_sse2_ucomilt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006867 Opc = X86ISD::UCOMI;
6868 CC = ISD::SETLT;
6869 break;
6870 case Intrinsic::x86_sse_ucomile_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006871 case Intrinsic::x86_sse2_ucomile_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006872 Opc = X86ISD::UCOMI;
6873 CC = ISD::SETLE;
6874 break;
6875 case Intrinsic::x86_sse_ucomigt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006876 case Intrinsic::x86_sse2_ucomigt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006877 Opc = X86ISD::UCOMI;
6878 CC = ISD::SETGT;
6879 break;
6880 case Intrinsic::x86_sse_ucomige_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006881 case Intrinsic::x86_sse2_ucomige_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006882 Opc = X86ISD::UCOMI;
6883 CC = ISD::SETGE;
6884 break;
6885 case Intrinsic::x86_sse_ucomineq_ss:
6886 case Intrinsic::x86_sse2_ucomineq_sd:
6887 Opc = X86ISD::UCOMI;
6888 CC = ISD::SETNE;
6889 break;
Evan Cheng6be2c582006-04-05 23:38:46 +00006890 }
Evan Cheng734503b2006-09-11 02:19:56 +00006891
Dan Gohman475871a2008-07-27 21:46:04 +00006892 SDValue LHS = Op.getOperand(1);
6893 SDValue RHS = Op.getOperand(2);
Chris Lattner1c39d4c2008-12-24 23:53:05 +00006894 unsigned X86CC = TranslateX86CC(CC, true, LHS, RHS, DAG);
Dan Gohman1a492952009-10-20 16:22:37 +00006895 assert(X86CC != X86::COND_INVALID && "Unexpected illegal condition!");
Owen Anderson825b72b2009-08-11 20:47:22 +00006896 SDValue Cond = DAG.getNode(Opc, dl, MVT::i32, LHS, RHS);
6897 SDValue SetCC = DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
6898 DAG.getConstant(X86CC, MVT::i8), Cond);
6899 return DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, SetCC);
Evan Cheng6be2c582006-04-05 23:38:46 +00006900 }
Eric Christopher71c67532009-07-29 00:28:05 +00006901 // ptest intrinsics. The intrinsic these come from are designed to return
Eric Christopher794bfed2009-07-29 01:01:19 +00006902 // an integer value, not just an instruction so lower it to the ptest
6903 // pattern and a setcc for the result.
Eric Christopher71c67532009-07-29 00:28:05 +00006904 case Intrinsic::x86_sse41_ptestz:
6905 case Intrinsic::x86_sse41_ptestc:
6906 case Intrinsic::x86_sse41_ptestnzc:{
6907 unsigned X86CC = 0;
6908 switch (IntNo) {
Eric Christopher978dae32009-07-29 18:14:04 +00006909 default: llvm_unreachable("Bad fallthrough in Intrinsic lowering.");
Eric Christopher71c67532009-07-29 00:28:05 +00006910 case Intrinsic::x86_sse41_ptestz:
6911 // ZF = 1
6912 X86CC = X86::COND_E;
6913 break;
6914 case Intrinsic::x86_sse41_ptestc:
6915 // CF = 1
6916 X86CC = X86::COND_B;
6917 break;
Eric Christopherfd179292009-08-27 18:07:15 +00006918 case Intrinsic::x86_sse41_ptestnzc:
Eric Christopher71c67532009-07-29 00:28:05 +00006919 // ZF and CF = 0
6920 X86CC = X86::COND_A;
6921 break;
6922 }
Eric Christopherfd179292009-08-27 18:07:15 +00006923
Eric Christopher71c67532009-07-29 00:28:05 +00006924 SDValue LHS = Op.getOperand(1);
6925 SDValue RHS = Op.getOperand(2);
Owen Anderson825b72b2009-08-11 20:47:22 +00006926 SDValue Test = DAG.getNode(X86ISD::PTEST, dl, MVT::i32, LHS, RHS);
6927 SDValue CC = DAG.getConstant(X86CC, MVT::i8);
6928 SDValue SetCC = DAG.getNode(X86ISD::SETCC, dl, MVT::i8, CC, Test);
6929 return DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, SetCC);
Eric Christopher71c67532009-07-29 00:28:05 +00006930 }
Evan Cheng5759f972008-05-04 09:15:50 +00006931
6932 // Fix vector shift instructions where the last operand is a non-immediate
6933 // i32 value.
6934 case Intrinsic::x86_sse2_pslli_w:
6935 case Intrinsic::x86_sse2_pslli_d:
6936 case Intrinsic::x86_sse2_pslli_q:
6937 case Intrinsic::x86_sse2_psrli_w:
6938 case Intrinsic::x86_sse2_psrli_d:
6939 case Intrinsic::x86_sse2_psrli_q:
6940 case Intrinsic::x86_sse2_psrai_w:
6941 case Intrinsic::x86_sse2_psrai_d:
6942 case Intrinsic::x86_mmx_pslli_w:
6943 case Intrinsic::x86_mmx_pslli_d:
6944 case Intrinsic::x86_mmx_pslli_q:
6945 case Intrinsic::x86_mmx_psrli_w:
6946 case Intrinsic::x86_mmx_psrli_d:
6947 case Intrinsic::x86_mmx_psrli_q:
6948 case Intrinsic::x86_mmx_psrai_w:
6949 case Intrinsic::x86_mmx_psrai_d: {
Dan Gohman475871a2008-07-27 21:46:04 +00006950 SDValue ShAmt = Op.getOperand(2);
Evan Cheng5759f972008-05-04 09:15:50 +00006951 if (isa<ConstantSDNode>(ShAmt))
Dan Gohman475871a2008-07-27 21:46:04 +00006952 return SDValue();
Evan Cheng5759f972008-05-04 09:15:50 +00006953
6954 unsigned NewIntNo = 0;
Owen Anderson825b72b2009-08-11 20:47:22 +00006955 EVT ShAmtVT = MVT::v4i32;
Evan Cheng5759f972008-05-04 09:15:50 +00006956 switch (IntNo) {
6957 case Intrinsic::x86_sse2_pslli_w:
6958 NewIntNo = Intrinsic::x86_sse2_psll_w;
6959 break;
6960 case Intrinsic::x86_sse2_pslli_d:
6961 NewIntNo = Intrinsic::x86_sse2_psll_d;
6962 break;
6963 case Intrinsic::x86_sse2_pslli_q:
6964 NewIntNo = Intrinsic::x86_sse2_psll_q;
6965 break;
6966 case Intrinsic::x86_sse2_psrli_w:
6967 NewIntNo = Intrinsic::x86_sse2_psrl_w;
6968 break;
6969 case Intrinsic::x86_sse2_psrli_d:
6970 NewIntNo = Intrinsic::x86_sse2_psrl_d;
6971 break;
6972 case Intrinsic::x86_sse2_psrli_q:
6973 NewIntNo = Intrinsic::x86_sse2_psrl_q;
6974 break;
6975 case Intrinsic::x86_sse2_psrai_w:
6976 NewIntNo = Intrinsic::x86_sse2_psra_w;
6977 break;
6978 case Intrinsic::x86_sse2_psrai_d:
6979 NewIntNo = Intrinsic::x86_sse2_psra_d;
6980 break;
6981 default: {
Owen Anderson825b72b2009-08-11 20:47:22 +00006982 ShAmtVT = MVT::v2i32;
Evan Cheng5759f972008-05-04 09:15:50 +00006983 switch (IntNo) {
6984 case Intrinsic::x86_mmx_pslli_w:
6985 NewIntNo = Intrinsic::x86_mmx_psll_w;
6986 break;
6987 case Intrinsic::x86_mmx_pslli_d:
6988 NewIntNo = Intrinsic::x86_mmx_psll_d;
6989 break;
6990 case Intrinsic::x86_mmx_pslli_q:
6991 NewIntNo = Intrinsic::x86_mmx_psll_q;
6992 break;
6993 case Intrinsic::x86_mmx_psrli_w:
6994 NewIntNo = Intrinsic::x86_mmx_psrl_w;
6995 break;
6996 case Intrinsic::x86_mmx_psrli_d:
6997 NewIntNo = Intrinsic::x86_mmx_psrl_d;
6998 break;
6999 case Intrinsic::x86_mmx_psrli_q:
7000 NewIntNo = Intrinsic::x86_mmx_psrl_q;
7001 break;
7002 case Intrinsic::x86_mmx_psrai_w:
7003 NewIntNo = Intrinsic::x86_mmx_psra_w;
7004 break;
7005 case Intrinsic::x86_mmx_psrai_d:
7006 NewIntNo = Intrinsic::x86_mmx_psra_d;
7007 break;
Torok Edwinc23197a2009-07-14 16:55:14 +00007008 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
Evan Cheng5759f972008-05-04 09:15:50 +00007009 }
7010 break;
7011 }
7012 }
Mon P Wangefa42202009-09-03 19:56:25 +00007013
7014 // The vector shift intrinsics with scalars uses 32b shift amounts but
7015 // the sse2/mmx shift instructions reads 64 bits. Set the upper 32 bits
7016 // to be zero.
7017 SDValue ShOps[4];
7018 ShOps[0] = ShAmt;
7019 ShOps[1] = DAG.getConstant(0, MVT::i32);
7020 if (ShAmtVT == MVT::v4i32) {
7021 ShOps[2] = DAG.getUNDEF(MVT::i32);
7022 ShOps[3] = DAG.getUNDEF(MVT::i32);
7023 ShAmt = DAG.getNode(ISD::BUILD_VECTOR, dl, ShAmtVT, &ShOps[0], 4);
7024 } else {
7025 ShAmt = DAG.getNode(ISD::BUILD_VECTOR, dl, ShAmtVT, &ShOps[0], 2);
7026 }
7027
Owen Andersone50ed302009-08-10 22:56:29 +00007028 EVT VT = Op.getValueType();
Mon P Wangefa42202009-09-03 19:56:25 +00007029 ShAmt = DAG.getNode(ISD::BIT_CONVERT, dl, VT, ShAmt);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007030 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007031 DAG.getConstant(NewIntNo, MVT::i32),
Evan Cheng5759f972008-05-04 09:15:50 +00007032 Op.getOperand(1), ShAmt);
7033 }
Evan Cheng38bcbaf2005-12-23 07:31:11 +00007034 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007035}
Evan Cheng72261582005-12-20 06:22:03 +00007036
Dan Gohmand858e902010-04-17 15:26:15 +00007037SDValue X86TargetLowering::LowerRETURNADDR(SDValue Op,
7038 SelectionDAG &DAG) const {
Evan Cheng2457f2c2010-05-22 01:47:14 +00007039 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
7040 MFI->setReturnAddressIsTaken(true);
7041
Bill Wendling64e87322009-01-16 19:25:27 +00007042 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007043 DebugLoc dl = Op.getDebugLoc();
Bill Wendling64e87322009-01-16 19:25:27 +00007044
7045 if (Depth > 0) {
7046 SDValue FrameAddr = LowerFRAMEADDR(Op, DAG);
7047 SDValue Offset =
7048 DAG.getConstant(TD->getPointerSize(),
Owen Anderson825b72b2009-08-11 20:47:22 +00007049 Subtarget->is64Bit() ? MVT::i64 : MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007050 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
Scott Michelfdc40a02009-02-17 22:15:04 +00007051 DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00007052 FrameAddr, Offset),
David Greene67c9d422010-02-15 16:53:33 +00007053 NULL, 0, false, false, 0);
Bill Wendling64e87322009-01-16 19:25:27 +00007054 }
7055
7056 // Just load the return address.
Dan Gohman475871a2008-07-27 21:46:04 +00007057 SDValue RetAddrFI = getReturnAddressFrameIndex(DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00007058 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
David Greene67c9d422010-02-15 16:53:33 +00007059 RetAddrFI, NULL, 0, false, false, 0);
Nate Begemanbcc5f362007-01-29 22:58:52 +00007060}
7061
Dan Gohmand858e902010-04-17 15:26:15 +00007062SDValue X86TargetLowering::LowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng184793f2008-09-27 01:56:22 +00007063 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
7064 MFI->setFrameAddressIsTaken(true);
Evan Cheng2457f2c2010-05-22 01:47:14 +00007065
Owen Andersone50ed302009-08-10 22:56:29 +00007066 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007067 DebugLoc dl = Op.getDebugLoc(); // FIXME probably not meaningful
Evan Cheng184793f2008-09-27 01:56:22 +00007068 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
7069 unsigned FrameReg = Subtarget->is64Bit() ? X86::RBP : X86::EBP;
Dale Johannesendd64c412009-02-04 00:33:20 +00007070 SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl, FrameReg, VT);
Evan Cheng184793f2008-09-27 01:56:22 +00007071 while (Depth--)
David Greene67c9d422010-02-15 16:53:33 +00007072 FrameAddr = DAG.getLoad(VT, dl, DAG.getEntryNode(), FrameAddr, NULL, 0,
7073 false, false, 0);
Evan Cheng184793f2008-09-27 01:56:22 +00007074 return FrameAddr;
Nate Begemanbcc5f362007-01-29 22:58:52 +00007075}
7076
Dan Gohman475871a2008-07-27 21:46:04 +00007077SDValue X86TargetLowering::LowerFRAME_TO_ARGS_OFFSET(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00007078 SelectionDAG &DAG) const {
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00007079 return DAG.getIntPtrConstant(2*TD->getPointerSize());
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007080}
7081
Dan Gohmand858e902010-04-17 15:26:15 +00007082SDValue X86TargetLowering::LowerEH_RETURN(SDValue Op, SelectionDAG &DAG) const {
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007083 MachineFunction &MF = DAG.getMachineFunction();
Dan Gohman475871a2008-07-27 21:46:04 +00007084 SDValue Chain = Op.getOperand(0);
7085 SDValue Offset = Op.getOperand(1);
7086 SDValue Handler = Op.getOperand(2);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007087 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007088
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00007089 SDValue Frame = DAG.getRegister(Subtarget->is64Bit() ? X86::RBP : X86::EBP,
7090 getPointerTy());
7091 unsigned StoreAddrReg = (Subtarget->is64Bit() ? X86::RCX : X86::ECX);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007092
Dale Johannesene4d209d2009-02-03 20:21:25 +00007093 SDValue StoreAddr = DAG.getNode(ISD::SUB, dl, getPointerTy(), Frame,
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00007094 DAG.getIntPtrConstant(-TD->getPointerSize()));
Dale Johannesene4d209d2009-02-03 20:21:25 +00007095 StoreAddr = DAG.getNode(ISD::ADD, dl, getPointerTy(), StoreAddr, Offset);
David Greene67c9d422010-02-15 16:53:33 +00007096 Chain = DAG.getStore(Chain, dl, Handler, StoreAddr, NULL, 0, false, false, 0);
Dale Johannesendd64c412009-02-04 00:33:20 +00007097 Chain = DAG.getCopyToReg(Chain, dl, StoreAddrReg, StoreAddr);
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00007098 MF.getRegInfo().addLiveOut(StoreAddrReg);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007099
Dale Johannesene4d209d2009-02-03 20:21:25 +00007100 return DAG.getNode(X86ISD::EH_RETURN, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00007101 MVT::Other,
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00007102 Chain, DAG.getRegister(StoreAddrReg, getPointerTy()));
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007103}
7104
Dan Gohman475871a2008-07-27 21:46:04 +00007105SDValue X86TargetLowering::LowerTRAMPOLINE(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00007106 SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +00007107 SDValue Root = Op.getOperand(0);
7108 SDValue Trmp = Op.getOperand(1); // trampoline
7109 SDValue FPtr = Op.getOperand(2); // nested function
7110 SDValue Nest = Op.getOperand(3); // 'nest' parameter value
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007111 DebugLoc dl = Op.getDebugLoc();
Duncan Sandsb116fac2007-07-27 20:02:49 +00007112
Dan Gohman69de1932008-02-06 22:27:42 +00007113 const Value *TrmpAddr = cast<SrcValueSDNode>(Op.getOperand(4))->getValue();
Duncan Sandsb116fac2007-07-27 20:02:49 +00007114
7115 if (Subtarget->is64Bit()) {
Dan Gohman475871a2008-07-27 21:46:04 +00007116 SDValue OutChains[6];
Duncan Sands339e14f2008-01-16 22:55:25 +00007117
7118 // Large code-model.
Chris Lattnera62fe662010-02-05 19:20:30 +00007119 const unsigned char JMP64r = 0xFF; // 64-bit jmp through register opcode.
7120 const unsigned char MOV64ri = 0xB8; // X86::MOV64ri opcode.
Duncan Sands339e14f2008-01-16 22:55:25 +00007121
Dan Gohmanc9f5f3f2008-05-14 01:58:56 +00007122 const unsigned char N86R10 = RegInfo->getX86RegNum(X86::R10);
7123 const unsigned char N86R11 = RegInfo->getX86RegNum(X86::R11);
Duncan Sands339e14f2008-01-16 22:55:25 +00007124
7125 const unsigned char REX_WB = 0x40 | 0x08 | 0x01; // REX prefix
7126
7127 // Load the pointer to the nested function into R11.
7128 unsigned OpCode = ((MOV64ri | N86R11) << 8) | REX_WB; // movabsq r11
Dan Gohman475871a2008-07-27 21:46:04 +00007129 SDValue Addr = Trmp;
Owen Anderson825b72b2009-08-11 20:47:22 +00007130 OutChains[0] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
David Greene67c9d422010-02-15 16:53:33 +00007131 Addr, TrmpAddr, 0, false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00007132
Owen Anderson825b72b2009-08-11 20:47:22 +00007133 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
7134 DAG.getConstant(2, MVT::i64));
David Greene67c9d422010-02-15 16:53:33 +00007135 OutChains[1] = DAG.getStore(Root, dl, FPtr, Addr, TrmpAddr, 2,
7136 false, false, 2);
Duncan Sands339e14f2008-01-16 22:55:25 +00007137
7138 // Load the 'nest' parameter value into R10.
7139 // R10 is specified in X86CallingConv.td
7140 OpCode = ((MOV64ri | N86R10) << 8) | REX_WB; // movabsq r10
Owen Anderson825b72b2009-08-11 20:47:22 +00007141 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
7142 DAG.getConstant(10, MVT::i64));
7143 OutChains[2] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
David Greene67c9d422010-02-15 16:53:33 +00007144 Addr, TrmpAddr, 10, false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00007145
Owen Anderson825b72b2009-08-11 20:47:22 +00007146 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
7147 DAG.getConstant(12, MVT::i64));
David Greene67c9d422010-02-15 16:53:33 +00007148 OutChains[3] = DAG.getStore(Root, dl, Nest, Addr, TrmpAddr, 12,
7149 false, false, 2);
Duncan Sands339e14f2008-01-16 22:55:25 +00007150
7151 // Jump to the nested function.
7152 OpCode = (JMP64r << 8) | REX_WB; // jmpq *...
Owen Anderson825b72b2009-08-11 20:47:22 +00007153 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
7154 DAG.getConstant(20, MVT::i64));
7155 OutChains[4] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
David Greene67c9d422010-02-15 16:53:33 +00007156 Addr, TrmpAddr, 20, false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00007157
7158 unsigned char ModRM = N86R11 | (4 << 3) | (3 << 6); // ...r11
Owen Anderson825b72b2009-08-11 20:47:22 +00007159 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
7160 DAG.getConstant(22, MVT::i64));
7161 OutChains[5] = DAG.getStore(Root, dl, DAG.getConstant(ModRM, MVT::i8), Addr,
David Greene67c9d422010-02-15 16:53:33 +00007162 TrmpAddr, 22, false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00007163
Dan Gohman475871a2008-07-27 21:46:04 +00007164 SDValue Ops[] =
Owen Anderson825b72b2009-08-11 20:47:22 +00007165 { Trmp, DAG.getNode(ISD::TokenFactor, dl, MVT::Other, OutChains, 6) };
Dale Johannesene4d209d2009-02-03 20:21:25 +00007166 return DAG.getMergeValues(Ops, 2, dl);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007167 } else {
Dan Gohmanbbfb9c52008-01-31 01:01:48 +00007168 const Function *Func =
Duncan Sandsb116fac2007-07-27 20:02:49 +00007169 cast<Function>(cast<SrcValueSDNode>(Op.getOperand(5))->getValue());
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00007170 CallingConv::ID CC = Func->getCallingConv();
Duncan Sandsee465742007-08-29 19:01:20 +00007171 unsigned NestReg;
Duncan Sandsb116fac2007-07-27 20:02:49 +00007172
7173 switch (CC) {
7174 default:
Torok Edwinc23197a2009-07-14 16:55:14 +00007175 llvm_unreachable("Unsupported calling convention");
Duncan Sandsb116fac2007-07-27 20:02:49 +00007176 case CallingConv::C:
Duncan Sandsb116fac2007-07-27 20:02:49 +00007177 case CallingConv::X86_StdCall: {
7178 // Pass 'nest' parameter in ECX.
7179 // Must be kept in sync with X86CallingConv.td
Duncan Sandsee465742007-08-29 19:01:20 +00007180 NestReg = X86::ECX;
Duncan Sandsb116fac2007-07-27 20:02:49 +00007181
7182 // Check that ECX wasn't needed by an 'inreg' parameter.
7183 const FunctionType *FTy = Func->getFunctionType();
Devang Patel05988662008-09-25 21:00:45 +00007184 const AttrListPtr &Attrs = Func->getAttributes();
Duncan Sandsb116fac2007-07-27 20:02:49 +00007185
Chris Lattner58d74912008-03-12 17:45:29 +00007186 if (!Attrs.isEmpty() && !Func->isVarArg()) {
Duncan Sandsb116fac2007-07-27 20:02:49 +00007187 unsigned InRegCount = 0;
7188 unsigned Idx = 1;
7189
7190 for (FunctionType::param_iterator I = FTy->param_begin(),
7191 E = FTy->param_end(); I != E; ++I, ++Idx)
Devang Patel05988662008-09-25 21:00:45 +00007192 if (Attrs.paramHasAttr(Idx, Attribute::InReg))
Duncan Sandsb116fac2007-07-27 20:02:49 +00007193 // FIXME: should only count parameters that are lowered to integers.
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00007194 InRegCount += (TD->getTypeSizeInBits(*I) + 31) / 32;
Duncan Sandsb116fac2007-07-27 20:02:49 +00007195
7196 if (InRegCount > 2) {
Chris Lattner75361b62010-04-07 22:58:41 +00007197 report_fatal_error("Nest register in use - reduce number of inreg parameters!");
Duncan Sandsb116fac2007-07-27 20:02:49 +00007198 }
7199 }
7200 break;
7201 }
7202 case CallingConv::X86_FastCall:
Anton Korobeynikovded05e32010-05-16 09:08:45 +00007203 case CallingConv::X86_ThisCall:
Duncan Sandsbf53c292008-09-10 13:22:10 +00007204 case CallingConv::Fast:
Duncan Sandsb116fac2007-07-27 20:02:49 +00007205 // Pass 'nest' parameter in EAX.
7206 // Must be kept in sync with X86CallingConv.td
Duncan Sandsee465742007-08-29 19:01:20 +00007207 NestReg = X86::EAX;
Duncan Sandsb116fac2007-07-27 20:02:49 +00007208 break;
7209 }
7210
Dan Gohman475871a2008-07-27 21:46:04 +00007211 SDValue OutChains[4];
7212 SDValue Addr, Disp;
Duncan Sandsb116fac2007-07-27 20:02:49 +00007213
Owen Anderson825b72b2009-08-11 20:47:22 +00007214 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
7215 DAG.getConstant(10, MVT::i32));
7216 Disp = DAG.getNode(ISD::SUB, dl, MVT::i32, FPtr, Addr);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007217
Chris Lattnera62fe662010-02-05 19:20:30 +00007218 // This is storing the opcode for MOV32ri.
7219 const unsigned char MOV32ri = 0xB8; // X86::MOV32ri's opcode byte.
Dan Gohmanc9f5f3f2008-05-14 01:58:56 +00007220 const unsigned char N86Reg = RegInfo->getX86RegNum(NestReg);
Scott Michelfdc40a02009-02-17 22:15:04 +00007221 OutChains[0] = DAG.getStore(Root, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00007222 DAG.getConstant(MOV32ri|N86Reg, MVT::i8),
David Greene67c9d422010-02-15 16:53:33 +00007223 Trmp, TrmpAddr, 0, false, false, 0);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007224
Owen Anderson825b72b2009-08-11 20:47:22 +00007225 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
7226 DAG.getConstant(1, MVT::i32));
David Greene67c9d422010-02-15 16:53:33 +00007227 OutChains[1] = DAG.getStore(Root, dl, Nest, Addr, TrmpAddr, 1,
7228 false, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007229
Chris Lattnera62fe662010-02-05 19:20:30 +00007230 const unsigned char JMP = 0xE9; // jmp <32bit dst> opcode.
Owen Anderson825b72b2009-08-11 20:47:22 +00007231 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
7232 DAG.getConstant(5, MVT::i32));
7233 OutChains[2] = DAG.getStore(Root, dl, DAG.getConstant(JMP, MVT::i8), Addr,
David Greene67c9d422010-02-15 16:53:33 +00007234 TrmpAddr, 5, false, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007235
Owen Anderson825b72b2009-08-11 20:47:22 +00007236 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
7237 DAG.getConstant(6, MVT::i32));
David Greene67c9d422010-02-15 16:53:33 +00007238 OutChains[3] = DAG.getStore(Root, dl, Disp, Addr, TrmpAddr, 6,
7239 false, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007240
Dan Gohman475871a2008-07-27 21:46:04 +00007241 SDValue Ops[] =
Owen Anderson825b72b2009-08-11 20:47:22 +00007242 { Trmp, DAG.getNode(ISD::TokenFactor, dl, MVT::Other, OutChains, 4) };
Dale Johannesene4d209d2009-02-03 20:21:25 +00007243 return DAG.getMergeValues(Ops, 2, dl);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007244 }
7245}
7246
Dan Gohmand858e902010-04-17 15:26:15 +00007247SDValue X86TargetLowering::LowerFLT_ROUNDS_(SDValue Op,
7248 SelectionDAG &DAG) const {
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007249 /*
7250 The rounding mode is in bits 11:10 of FPSR, and has the following
7251 settings:
7252 00 Round to nearest
7253 01 Round to -inf
7254 10 Round to +inf
7255 11 Round to 0
7256
7257 FLT_ROUNDS, on the other hand, expects the following:
7258 -1 Undefined
7259 0 Round to 0
7260 1 Round to nearest
7261 2 Round to +inf
7262 3 Round to -inf
7263
7264 To perform the conversion, we do:
7265 (((((FPSR & 0x800) >> 11) | ((FPSR & 0x400) >> 9)) + 1) & 3)
7266 */
7267
7268 MachineFunction &MF = DAG.getMachineFunction();
7269 const TargetMachine &TM = MF.getTarget();
7270 const TargetFrameInfo &TFI = *TM.getFrameInfo();
7271 unsigned StackAlignment = TFI.getStackAlignment();
Owen Andersone50ed302009-08-10 22:56:29 +00007272 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007273 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007274
7275 // Save FP Control Word to stack slot
David Greene3f2bf852009-11-12 20:49:22 +00007276 int SSFI = MF.getFrameInfo()->CreateStackObject(2, StackAlignment, false);
Dan Gohman475871a2008-07-27 21:46:04 +00007277 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007278
Owen Anderson825b72b2009-08-11 20:47:22 +00007279 SDValue Chain = DAG.getNode(X86ISD::FNSTCW16m, dl, MVT::Other,
Evan Cheng8a186ae2008-09-24 23:26:36 +00007280 DAG.getEntryNode(), StackSlot);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007281
7282 // Load FP Control Word from stack slot
David Greene67c9d422010-02-15 16:53:33 +00007283 SDValue CWD = DAG.getLoad(MVT::i16, dl, Chain, StackSlot, NULL, 0,
7284 false, false, 0);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007285
7286 // Transform as necessary
Dan Gohman475871a2008-07-27 21:46:04 +00007287 SDValue CWD1 =
Owen Anderson825b72b2009-08-11 20:47:22 +00007288 DAG.getNode(ISD::SRL, dl, MVT::i16,
7289 DAG.getNode(ISD::AND, dl, MVT::i16,
7290 CWD, DAG.getConstant(0x800, MVT::i16)),
7291 DAG.getConstant(11, MVT::i8));
Dan Gohman475871a2008-07-27 21:46:04 +00007292 SDValue CWD2 =
Owen Anderson825b72b2009-08-11 20:47:22 +00007293 DAG.getNode(ISD::SRL, dl, MVT::i16,
7294 DAG.getNode(ISD::AND, dl, MVT::i16,
7295 CWD, DAG.getConstant(0x400, MVT::i16)),
7296 DAG.getConstant(9, MVT::i8));
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007297
Dan Gohman475871a2008-07-27 21:46:04 +00007298 SDValue RetVal =
Owen Anderson825b72b2009-08-11 20:47:22 +00007299 DAG.getNode(ISD::AND, dl, MVT::i16,
7300 DAG.getNode(ISD::ADD, dl, MVT::i16,
7301 DAG.getNode(ISD::OR, dl, MVT::i16, CWD1, CWD2),
7302 DAG.getConstant(1, MVT::i16)),
7303 DAG.getConstant(3, MVT::i16));
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007304
7305
Duncan Sands83ec4b62008-06-06 12:08:01 +00007306 return DAG.getNode((VT.getSizeInBits() < 16 ?
Dale Johannesenb300d2a2009-02-07 00:55:49 +00007307 ISD::TRUNCATE : ISD::ZERO_EXTEND), dl, VT, RetVal);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007308}
7309
Dan Gohmand858e902010-04-17 15:26:15 +00007310SDValue X86TargetLowering::LowerCTLZ(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00007311 EVT VT = Op.getValueType();
7312 EVT OpVT = VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00007313 unsigned NumBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007314 DebugLoc dl = Op.getDebugLoc();
Evan Cheng18efe262007-12-14 02:13:44 +00007315
7316 Op = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00007317 if (VT == MVT::i8) {
Evan Cheng152804e2007-12-14 08:30:15 +00007318 // Zero extend to i32 since there is not an i8 bsr.
Owen Anderson825b72b2009-08-11 20:47:22 +00007319 OpVT = MVT::i32;
Dale Johannesene4d209d2009-02-03 20:21:25 +00007320 Op = DAG.getNode(ISD::ZERO_EXTEND, dl, OpVT, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00007321 }
Evan Cheng18efe262007-12-14 02:13:44 +00007322
Evan Cheng152804e2007-12-14 08:30:15 +00007323 // Issue a bsr (scan bits in reverse) which also sets EFLAGS.
Owen Anderson825b72b2009-08-11 20:47:22 +00007324 SDVTList VTs = DAG.getVTList(OpVT, MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007325 Op = DAG.getNode(X86ISD::BSR, dl, VTs, Op);
Evan Cheng152804e2007-12-14 08:30:15 +00007326
7327 // If src is zero (i.e. bsr sets ZF), returns NumBits.
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00007328 SDValue Ops[] = {
7329 Op,
7330 DAG.getConstant(NumBits+NumBits-1, OpVT),
7331 DAG.getConstant(X86::COND_E, MVT::i8),
7332 Op.getValue(1)
7333 };
7334 Op = DAG.getNode(X86ISD::CMOV, dl, OpVT, Ops, array_lengthof(Ops));
Evan Cheng152804e2007-12-14 08:30:15 +00007335
7336 // Finally xor with NumBits-1.
Dale Johannesene4d209d2009-02-03 20:21:25 +00007337 Op = DAG.getNode(ISD::XOR, dl, OpVT, Op, DAG.getConstant(NumBits-1, OpVT));
Evan Cheng152804e2007-12-14 08:30:15 +00007338
Owen Anderson825b72b2009-08-11 20:47:22 +00007339 if (VT == MVT::i8)
7340 Op = DAG.getNode(ISD::TRUNCATE, dl, MVT::i8, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00007341 return Op;
7342}
7343
Dan Gohmand858e902010-04-17 15:26:15 +00007344SDValue X86TargetLowering::LowerCTTZ(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00007345 EVT VT = Op.getValueType();
7346 EVT OpVT = VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00007347 unsigned NumBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007348 DebugLoc dl = Op.getDebugLoc();
Evan Cheng18efe262007-12-14 02:13:44 +00007349
7350 Op = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00007351 if (VT == MVT::i8) {
7352 OpVT = MVT::i32;
Dale Johannesene4d209d2009-02-03 20:21:25 +00007353 Op = DAG.getNode(ISD::ZERO_EXTEND, dl, OpVT, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00007354 }
Evan Cheng152804e2007-12-14 08:30:15 +00007355
7356 // Issue a bsf (scan bits forward) which also sets EFLAGS.
Owen Anderson825b72b2009-08-11 20:47:22 +00007357 SDVTList VTs = DAG.getVTList(OpVT, MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007358 Op = DAG.getNode(X86ISD::BSF, dl, VTs, Op);
Evan Cheng152804e2007-12-14 08:30:15 +00007359
7360 // If src is zero (i.e. bsf sets ZF), returns NumBits.
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00007361 SDValue Ops[] = {
7362 Op,
7363 DAG.getConstant(NumBits, OpVT),
7364 DAG.getConstant(X86::COND_E, MVT::i8),
7365 Op.getValue(1)
7366 };
7367 Op = DAG.getNode(X86ISD::CMOV, dl, OpVT, Ops, array_lengthof(Ops));
Evan Cheng152804e2007-12-14 08:30:15 +00007368
Owen Anderson825b72b2009-08-11 20:47:22 +00007369 if (VT == MVT::i8)
7370 Op = DAG.getNode(ISD::TRUNCATE, dl, MVT::i8, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00007371 return Op;
7372}
7373
Dan Gohmand858e902010-04-17 15:26:15 +00007374SDValue X86TargetLowering::LowerMUL_V2I64(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00007375 EVT VT = Op.getValueType();
Owen Anderson825b72b2009-08-11 20:47:22 +00007376 assert(VT == MVT::v2i64 && "Only know how to lower V2I64 multiply");
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007377 DebugLoc dl = Op.getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00007378
Mon P Wangaf9b9522008-12-18 21:42:19 +00007379 // ulong2 Ahi = __builtin_ia32_psrlqi128( a, 32);
7380 // ulong2 Bhi = __builtin_ia32_psrlqi128( b, 32);
7381 // ulong2 AloBlo = __builtin_ia32_pmuludq128( a, b );
7382 // ulong2 AloBhi = __builtin_ia32_pmuludq128( a, Bhi );
7383 // ulong2 AhiBlo = __builtin_ia32_pmuludq128( Ahi, b );
7384 //
7385 // AloBhi = __builtin_ia32_psllqi128( AloBhi, 32 );
7386 // AhiBlo = __builtin_ia32_psllqi128( AhiBlo, 32 );
7387 // return AloBlo + AloBhi + AhiBlo;
7388
7389 SDValue A = Op.getOperand(0);
7390 SDValue B = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00007391
Dale Johannesene4d209d2009-02-03 20:21:25 +00007392 SDValue Ahi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007393 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
7394 A, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00007395 SDValue Bhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007396 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
7397 B, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00007398 SDValue AloBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007399 DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32),
Mon P Wangaf9b9522008-12-18 21:42:19 +00007400 A, B);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007401 SDValue AloBhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007402 DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32),
Mon P Wangaf9b9522008-12-18 21:42:19 +00007403 A, Bhi);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007404 SDValue AhiBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007405 DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32),
Mon P Wangaf9b9522008-12-18 21:42:19 +00007406 Ahi, B);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007407 AloBhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007408 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
7409 AloBhi, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00007410 AhiBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007411 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
7412 AhiBlo, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00007413 SDValue Res = DAG.getNode(ISD::ADD, dl, VT, AloBlo, AloBhi);
7414 Res = DAG.getNode(ISD::ADD, dl, VT, Res, AhiBlo);
Mon P Wangaf9b9522008-12-18 21:42:19 +00007415 return Res;
7416}
7417
7418
Dan Gohmand858e902010-04-17 15:26:15 +00007419SDValue X86TargetLowering::LowerXALUO(SDValue Op, SelectionDAG &DAG) const {
Bill Wendling74c37652008-12-09 22:08:41 +00007420 // Lower the "add/sub/mul with overflow" instruction into a regular ins plus
7421 // a "setcc" instruction that checks the overflow flag. The "brcond" lowering
Bill Wendling61edeb52008-12-02 01:06:39 +00007422 // looks for this combo and may remove the "setcc" instruction if the "setcc"
7423 // has only one use.
Bill Wendling3fafd932008-11-26 22:37:40 +00007424 SDNode *N = Op.getNode();
Bill Wendling61edeb52008-12-02 01:06:39 +00007425 SDValue LHS = N->getOperand(0);
7426 SDValue RHS = N->getOperand(1);
Bill Wendling74c37652008-12-09 22:08:41 +00007427 unsigned BaseOp = 0;
7428 unsigned Cond = 0;
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007429 DebugLoc dl = Op.getDebugLoc();
Bill Wendling74c37652008-12-09 22:08:41 +00007430
7431 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00007432 default: llvm_unreachable("Unknown ovf instruction!");
Bill Wendling74c37652008-12-09 22:08:41 +00007433 case ISD::SADDO:
Dan Gohman076aee32009-03-04 19:44:21 +00007434 // A subtract of one will be selected as a INC. Note that INC doesn't
7435 // set CF, so we can't do this for UADDO.
7436 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op))
7437 if (C->getAPIntValue() == 1) {
7438 BaseOp = X86ISD::INC;
7439 Cond = X86::COND_O;
7440 break;
7441 }
Bill Wendlingab55ebd2008-12-12 00:56:36 +00007442 BaseOp = X86ISD::ADD;
Bill Wendling74c37652008-12-09 22:08:41 +00007443 Cond = X86::COND_O;
7444 break;
7445 case ISD::UADDO:
Bill Wendlingab55ebd2008-12-12 00:56:36 +00007446 BaseOp = X86ISD::ADD;
Dan Gohman653456c2009-01-07 00:15:08 +00007447 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +00007448 break;
7449 case ISD::SSUBO:
Dan Gohman076aee32009-03-04 19:44:21 +00007450 // A subtract of one will be selected as a DEC. Note that DEC doesn't
7451 // set CF, so we can't do this for USUBO.
7452 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op))
7453 if (C->getAPIntValue() == 1) {
7454 BaseOp = X86ISD::DEC;
7455 Cond = X86::COND_O;
7456 break;
7457 }
Bill Wendlingab55ebd2008-12-12 00:56:36 +00007458 BaseOp = X86ISD::SUB;
Bill Wendling74c37652008-12-09 22:08:41 +00007459 Cond = X86::COND_O;
7460 break;
7461 case ISD::USUBO:
Bill Wendlingab55ebd2008-12-12 00:56:36 +00007462 BaseOp = X86ISD::SUB;
Dan Gohman653456c2009-01-07 00:15:08 +00007463 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +00007464 break;
7465 case ISD::SMULO:
Bill Wendlingd350e022008-12-12 21:15:41 +00007466 BaseOp = X86ISD::SMUL;
Bill Wendling74c37652008-12-09 22:08:41 +00007467 Cond = X86::COND_O;
7468 break;
7469 case ISD::UMULO:
Bill Wendlingd350e022008-12-12 21:15:41 +00007470 BaseOp = X86ISD::UMUL;
Dan Gohman653456c2009-01-07 00:15:08 +00007471 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +00007472 break;
7473 }
Bill Wendling3fafd932008-11-26 22:37:40 +00007474
Bill Wendling61edeb52008-12-02 01:06:39 +00007475 // Also sets EFLAGS.
Owen Anderson825b72b2009-08-11 20:47:22 +00007476 SDVTList VTs = DAG.getVTList(N->getValueType(0), MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007477 SDValue Sum = DAG.getNode(BaseOp, dl, VTs, LHS, RHS);
Bill Wendling3fafd932008-11-26 22:37:40 +00007478
Bill Wendling61edeb52008-12-02 01:06:39 +00007479 SDValue SetCC =
Dale Johannesene4d209d2009-02-03 20:21:25 +00007480 DAG.getNode(X86ISD::SETCC, dl, N->getValueType(1),
Owen Anderson825b72b2009-08-11 20:47:22 +00007481 DAG.getConstant(Cond, MVT::i32), SDValue(Sum.getNode(), 1));
Bill Wendling3fafd932008-11-26 22:37:40 +00007482
Bill Wendling61edeb52008-12-02 01:06:39 +00007483 DAG.ReplaceAllUsesOfValueWith(SDValue(N, 1), SetCC);
7484 return Sum;
Bill Wendling41ea7e72008-11-24 19:21:46 +00007485}
7486
Dan Gohmand858e902010-04-17 15:26:15 +00007487SDValue X86TargetLowering::LowerCMP_SWAP(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00007488 EVT T = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007489 DebugLoc dl = Op.getDebugLoc();
Andrew Lenhartha76e2f02008-03-04 21:13:33 +00007490 unsigned Reg = 0;
7491 unsigned size = 0;
Owen Anderson825b72b2009-08-11 20:47:22 +00007492 switch(T.getSimpleVT().SimpleTy) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00007493 default:
7494 assert(false && "Invalid value type!");
Owen Anderson825b72b2009-08-11 20:47:22 +00007495 case MVT::i8: Reg = X86::AL; size = 1; break;
7496 case MVT::i16: Reg = X86::AX; size = 2; break;
7497 case MVT::i32: Reg = X86::EAX; size = 4; break;
7498 case MVT::i64:
Duncan Sands1607f052008-12-01 11:39:25 +00007499 assert(Subtarget->is64Bit() && "Node not type legal!");
7500 Reg = X86::RAX; size = 8;
Andrew Lenharthd19189e2008-03-05 01:15:49 +00007501 break;
Bill Wendling61edeb52008-12-02 01:06:39 +00007502 }
Dale Johannesendd64c412009-02-04 00:33:20 +00007503 SDValue cpIn = DAG.getCopyToReg(Op.getOperand(0), dl, Reg,
Dale Johannesend18a4622008-09-11 03:12:59 +00007504 Op.getOperand(2), SDValue());
Dan Gohman475871a2008-07-27 21:46:04 +00007505 SDValue Ops[] = { cpIn.getValue(0),
Evan Cheng8a186ae2008-09-24 23:26:36 +00007506 Op.getOperand(1),
7507 Op.getOperand(3),
Owen Anderson825b72b2009-08-11 20:47:22 +00007508 DAG.getTargetConstant(size, MVT::i8),
Evan Cheng8a186ae2008-09-24 23:26:36 +00007509 cpIn.getValue(1) };
Owen Anderson825b72b2009-08-11 20:47:22 +00007510 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007511 SDValue Result = DAG.getNode(X86ISD::LCMPXCHG_DAG, dl, Tys, Ops, 5);
Scott Michelfdc40a02009-02-17 22:15:04 +00007512 SDValue cpOut =
Dale Johannesendd64c412009-02-04 00:33:20 +00007513 DAG.getCopyFromReg(Result.getValue(0), dl, Reg, T, Result.getValue(1));
Andrew Lenharth26ed8692008-03-01 21:52:34 +00007514 return cpOut;
7515}
7516
Duncan Sands1607f052008-12-01 11:39:25 +00007517SDValue X86TargetLowering::LowerREADCYCLECOUNTER(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00007518 SelectionDAG &DAG) const {
Duncan Sands1607f052008-12-01 11:39:25 +00007519 assert(Subtarget->is64Bit() && "Result not type legalized?");
Owen Anderson825b72b2009-08-11 20:47:22 +00007520 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Duncan Sands1607f052008-12-01 11:39:25 +00007521 SDValue TheChain = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007522 DebugLoc dl = Op.getDebugLoc();
Dale Johannesene4d209d2009-02-03 20:21:25 +00007523 SDValue rd = DAG.getNode(X86ISD::RDTSC_DAG, dl, Tys, &TheChain, 1);
Owen Anderson825b72b2009-08-11 20:47:22 +00007524 SDValue rax = DAG.getCopyFromReg(rd, dl, X86::RAX, MVT::i64, rd.getValue(1));
7525 SDValue rdx = DAG.getCopyFromReg(rax.getValue(1), dl, X86::RDX, MVT::i64,
Duncan Sands1607f052008-12-01 11:39:25 +00007526 rax.getValue(2));
Owen Anderson825b72b2009-08-11 20:47:22 +00007527 SDValue Tmp = DAG.getNode(ISD::SHL, dl, MVT::i64, rdx,
7528 DAG.getConstant(32, MVT::i8));
Duncan Sands1607f052008-12-01 11:39:25 +00007529 SDValue Ops[] = {
Owen Anderson825b72b2009-08-11 20:47:22 +00007530 DAG.getNode(ISD::OR, dl, MVT::i64, rax, Tmp),
Duncan Sands1607f052008-12-01 11:39:25 +00007531 rdx.getValue(1)
7532 };
Dale Johannesene4d209d2009-02-03 20:21:25 +00007533 return DAG.getMergeValues(Ops, 2, dl);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007534}
7535
Dale Johannesen7d07b482010-05-21 00:52:33 +00007536SDValue X86TargetLowering::LowerBIT_CONVERT(SDValue Op,
7537 SelectionDAG &DAG) const {
7538 EVT SrcVT = Op.getOperand(0).getValueType();
7539 EVT DstVT = Op.getValueType();
7540 assert((Subtarget->is64Bit() && !Subtarget->hasSSE2() &&
7541 Subtarget->hasMMX() && !DisableMMX) &&
7542 "Unexpected custom BIT_CONVERT");
7543 assert((DstVT == MVT::i64 ||
7544 (DstVT.isVector() && DstVT.getSizeInBits()==64)) &&
7545 "Unexpected custom BIT_CONVERT");
7546 // i64 <=> MMX conversions are Legal.
7547 if (SrcVT==MVT::i64 && DstVT.isVector())
7548 return Op;
7549 if (DstVT==MVT::i64 && SrcVT.isVector())
7550 return Op;
Dale Johannesene39859a2010-05-21 18:40:15 +00007551 // MMX <=> MMX conversions are Legal.
7552 if (SrcVT.isVector() && DstVT.isVector())
7553 return Op;
Dale Johannesen7d07b482010-05-21 00:52:33 +00007554 // All other conversions need to be expanded.
7555 return SDValue();
7556}
Dan Gohmand858e902010-04-17 15:26:15 +00007557SDValue X86TargetLowering::LowerLOAD_SUB(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesen71d1bf52008-09-29 22:25:26 +00007558 SDNode *Node = Op.getNode();
Dale Johannesene4d209d2009-02-03 20:21:25 +00007559 DebugLoc dl = Node->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00007560 EVT T = Node->getValueType(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007561 SDValue negOp = DAG.getNode(ISD::SUB, dl, T,
Evan Cheng242b38b2009-02-23 09:03:22 +00007562 DAG.getConstant(0, T), Node->getOperand(2));
Dale Johannesene4d209d2009-02-03 20:21:25 +00007563 return DAG.getAtomic(ISD::ATOMIC_LOAD_ADD, dl,
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007564 cast<AtomicSDNode>(Node)->getMemoryVT(),
Dale Johannesen71d1bf52008-09-29 22:25:26 +00007565 Node->getOperand(0),
7566 Node->getOperand(1), negOp,
7567 cast<AtomicSDNode>(Node)->getSrcValue(),
7568 cast<AtomicSDNode>(Node)->getAlignment());
Mon P Wang63307c32008-05-05 19:05:59 +00007569}
7570
Evan Cheng0db9fe62006-04-25 20:13:52 +00007571/// LowerOperation - Provide custom lowering hooks for some operations.
7572///
Dan Gohmand858e902010-04-17 15:26:15 +00007573SDValue X86TargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +00007574 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00007575 default: llvm_unreachable("Should not custom lower this!");
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007576 case ISD::ATOMIC_CMP_SWAP: return LowerCMP_SWAP(Op,DAG);
7577 case ISD::ATOMIC_LOAD_SUB: return LowerLOAD_SUB(Op,DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007578 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG);
Mon P Wangeb38ebf2010-01-24 00:05:03 +00007579 case ISD::CONCAT_VECTORS: return LowerCONCAT_VECTORS(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007580 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
7581 case ISD::EXTRACT_VECTOR_ELT: return LowerEXTRACT_VECTOR_ELT(Op, DAG);
7582 case ISD::INSERT_VECTOR_ELT: return LowerINSERT_VECTOR_ELT(Op, DAG);
7583 case ISD::SCALAR_TO_VECTOR: return LowerSCALAR_TO_VECTOR(Op, DAG);
7584 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
7585 case ISD::GlobalAddress: return LowerGlobalAddress(Op, DAG);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007586 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
Bill Wendling056292f2008-09-16 21:48:12 +00007587 case ISD::ExternalSymbol: return LowerExternalSymbol(Op, DAG);
Dan Gohmanf705adb2009-10-30 01:28:02 +00007588 case ISD::BlockAddress: return LowerBlockAddress(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007589 case ISD::SHL_PARTS:
7590 case ISD::SRA_PARTS:
7591 case ISD::SRL_PARTS: return LowerShift(Op, DAG);
7592 case ISD::SINT_TO_FP: return LowerSINT_TO_FP(Op, DAG);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00007593 case ISD::UINT_TO_FP: return LowerUINT_TO_FP(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007594 case ISD::FP_TO_SINT: return LowerFP_TO_SINT(Op, DAG);
Eli Friedman948e95a2009-05-23 09:59:16 +00007595 case ISD::FP_TO_UINT: return LowerFP_TO_UINT(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007596 case ISD::FABS: return LowerFABS(Op, DAG);
7597 case ISD::FNEG: return LowerFNEG(Op, DAG);
Evan Cheng68c47cb2007-01-05 07:55:56 +00007598 case ISD::FCOPYSIGN: return LowerFCOPYSIGN(Op, DAG);
Evan Chenge5f62042007-09-29 00:00:36 +00007599 case ISD::SETCC: return LowerSETCC(Op, DAG);
Nate Begeman30a0de92008-07-17 16:51:19 +00007600 case ISD::VSETCC: return LowerVSETCC(Op, DAG);
Evan Chenge5f62042007-09-29 00:00:36 +00007601 case ISD::SELECT: return LowerSELECT(Op, DAG);
7602 case ISD::BRCOND: return LowerBRCOND(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007603 case ISD::JumpTable: return LowerJumpTable(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007604 case ISD::VASTART: return LowerVASTART(Op, DAG);
Dan Gohman9018e832008-05-10 01:26:14 +00007605 case ISD::VAARG: return LowerVAARG(Op, DAG);
Evan Chengae642192007-03-02 23:16:35 +00007606 case ISD::VACOPY: return LowerVACOPY(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007607 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG);
Nate Begemanbcc5f362007-01-29 22:58:52 +00007608 case ISD::RETURNADDR: return LowerRETURNADDR(Op, DAG);
7609 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007610 case ISD::FRAME_TO_ARGS_OFFSET:
7611 return LowerFRAME_TO_ARGS_OFFSET(Op, DAG);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00007612 case ISD::DYNAMIC_STACKALLOC: return LowerDYNAMIC_STACKALLOC(Op, DAG);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007613 case ISD::EH_RETURN: return LowerEH_RETURN(Op, DAG);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007614 case ISD::TRAMPOLINE: return LowerTRAMPOLINE(Op, DAG);
Dan Gohman1a024862008-01-31 00:41:03 +00007615 case ISD::FLT_ROUNDS_: return LowerFLT_ROUNDS_(Op, DAG);
Evan Cheng18efe262007-12-14 02:13:44 +00007616 case ISD::CTLZ: return LowerCTLZ(Op, DAG);
7617 case ISD::CTTZ: return LowerCTTZ(Op, DAG);
Mon P Wangaf9b9522008-12-18 21:42:19 +00007618 case ISD::MUL: return LowerMUL_V2I64(Op, DAG);
Bill Wendling74c37652008-12-09 22:08:41 +00007619 case ISD::SADDO:
7620 case ISD::UADDO:
7621 case ISD::SSUBO:
7622 case ISD::USUBO:
7623 case ISD::SMULO:
7624 case ISD::UMULO: return LowerXALUO(Op, DAG);
Duncan Sands1607f052008-12-01 11:39:25 +00007625 case ISD::READCYCLECOUNTER: return LowerREADCYCLECOUNTER(Op, DAG);
Dale Johannesen7d07b482010-05-21 00:52:33 +00007626 case ISD::BIT_CONVERT: return LowerBIT_CONVERT(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007627 }
Chris Lattner27a6c732007-11-24 07:07:01 +00007628}
7629
Duncan Sands1607f052008-12-01 11:39:25 +00007630void X86TargetLowering::
7631ReplaceATOMIC_BINARY_64(SDNode *Node, SmallVectorImpl<SDValue>&Results,
Dan Gohmand858e902010-04-17 15:26:15 +00007632 SelectionDAG &DAG, unsigned NewOp) const {
Owen Andersone50ed302009-08-10 22:56:29 +00007633 EVT T = Node->getValueType(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007634 DebugLoc dl = Node->getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00007635 assert (T == MVT::i64 && "Only know how to expand i64 atomics");
Duncan Sands1607f052008-12-01 11:39:25 +00007636
7637 SDValue Chain = Node->getOperand(0);
7638 SDValue In1 = Node->getOperand(1);
Owen Anderson825b72b2009-08-11 20:47:22 +00007639 SDValue In2L = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +00007640 Node->getOperand(2), DAG.getIntPtrConstant(0));
Owen Anderson825b72b2009-08-11 20:47:22 +00007641 SDValue In2H = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +00007642 Node->getOperand(2), DAG.getIntPtrConstant(1));
Dan Gohmanc76909a2009-09-25 20:36:54 +00007643 SDValue Ops[] = { Chain, In1, In2L, In2H };
Owen Anderson825b72b2009-08-11 20:47:22 +00007644 SDVTList Tys = DAG.getVTList(MVT::i32, MVT::i32, MVT::Other);
Dan Gohmanc76909a2009-09-25 20:36:54 +00007645 SDValue Result =
7646 DAG.getMemIntrinsicNode(NewOp, dl, Tys, Ops, 4, MVT::i64,
7647 cast<MemSDNode>(Node)->getMemOperand());
Duncan Sands1607f052008-12-01 11:39:25 +00007648 SDValue OpsF[] = { Result.getValue(0), Result.getValue(1)};
Owen Anderson825b72b2009-08-11 20:47:22 +00007649 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, OpsF, 2));
Duncan Sands1607f052008-12-01 11:39:25 +00007650 Results.push_back(Result.getValue(2));
7651}
7652
Duncan Sands126d9072008-07-04 11:47:58 +00007653/// ReplaceNodeResults - Replace a node with an illegal result type
7654/// with a new node built out of custom code.
Duncan Sands1607f052008-12-01 11:39:25 +00007655void X86TargetLowering::ReplaceNodeResults(SDNode *N,
7656 SmallVectorImpl<SDValue>&Results,
Dan Gohmand858e902010-04-17 15:26:15 +00007657 SelectionDAG &DAG) const {
Dale Johannesene4d209d2009-02-03 20:21:25 +00007658 DebugLoc dl = N->getDebugLoc();
Chris Lattner27a6c732007-11-24 07:07:01 +00007659 switch (N->getOpcode()) {
Duncan Sandsed294c42008-10-20 15:56:33 +00007660 default:
Duncan Sands1607f052008-12-01 11:39:25 +00007661 assert(false && "Do not know how to custom type legalize this operation!");
7662 return;
7663 case ISD::FP_TO_SINT: {
Eli Friedman948e95a2009-05-23 09:59:16 +00007664 std::pair<SDValue,SDValue> Vals =
7665 FP_TO_INTHelper(SDValue(N, 0), DAG, true);
Duncan Sands1607f052008-12-01 11:39:25 +00007666 SDValue FIST = Vals.first, StackSlot = Vals.second;
7667 if (FIST.getNode() != 0) {
Owen Andersone50ed302009-08-10 22:56:29 +00007668 EVT VT = N->getValueType(0);
Duncan Sands1607f052008-12-01 11:39:25 +00007669 // Return a load from the stack slot.
David Greene67c9d422010-02-15 16:53:33 +00007670 Results.push_back(DAG.getLoad(VT, dl, FIST, StackSlot, NULL, 0,
7671 false, false, 0));
Duncan Sands1607f052008-12-01 11:39:25 +00007672 }
7673 return;
7674 }
7675 case ISD::READCYCLECOUNTER: {
Owen Anderson825b72b2009-08-11 20:47:22 +00007676 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Duncan Sands1607f052008-12-01 11:39:25 +00007677 SDValue TheChain = N->getOperand(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007678 SDValue rd = DAG.getNode(X86ISD::RDTSC_DAG, dl, Tys, &TheChain, 1);
Owen Anderson825b72b2009-08-11 20:47:22 +00007679 SDValue eax = DAG.getCopyFromReg(rd, dl, X86::EAX, MVT::i32,
Dale Johannesendd64c412009-02-04 00:33:20 +00007680 rd.getValue(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00007681 SDValue edx = DAG.getCopyFromReg(eax.getValue(1), dl, X86::EDX, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +00007682 eax.getValue(2));
7683 // Use a buildpair to merge the two 32-bit values into a 64-bit one.
7684 SDValue Ops[] = { eax, edx };
Owen Anderson825b72b2009-08-11 20:47:22 +00007685 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, Ops, 2));
Duncan Sands1607f052008-12-01 11:39:25 +00007686 Results.push_back(edx.getValue(1));
7687 return;
7688 }
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007689 case ISD::ATOMIC_CMP_SWAP: {
Owen Andersone50ed302009-08-10 22:56:29 +00007690 EVT T = N->getValueType(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00007691 assert (T == MVT::i64 && "Only know how to expand i64 Cmp and Swap");
Duncan Sands1607f052008-12-01 11:39:25 +00007692 SDValue cpInL, cpInH;
Owen Anderson825b72b2009-08-11 20:47:22 +00007693 cpInL = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(2),
7694 DAG.getConstant(0, MVT::i32));
7695 cpInH = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(2),
7696 DAG.getConstant(1, MVT::i32));
Dale Johannesendd64c412009-02-04 00:33:20 +00007697 cpInL = DAG.getCopyToReg(N->getOperand(0), dl, X86::EAX, cpInL, SDValue());
7698 cpInH = DAG.getCopyToReg(cpInL.getValue(0), dl, X86::EDX, cpInH,
Duncan Sands1607f052008-12-01 11:39:25 +00007699 cpInL.getValue(1));
7700 SDValue swapInL, swapInH;
Owen Anderson825b72b2009-08-11 20:47:22 +00007701 swapInL = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(3),
7702 DAG.getConstant(0, MVT::i32));
7703 swapInH = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(3),
7704 DAG.getConstant(1, MVT::i32));
Dale Johannesendd64c412009-02-04 00:33:20 +00007705 swapInL = DAG.getCopyToReg(cpInH.getValue(0), dl, X86::EBX, swapInL,
Duncan Sands1607f052008-12-01 11:39:25 +00007706 cpInH.getValue(1));
Dale Johannesendd64c412009-02-04 00:33:20 +00007707 swapInH = DAG.getCopyToReg(swapInL.getValue(0), dl, X86::ECX, swapInH,
Duncan Sands1607f052008-12-01 11:39:25 +00007708 swapInL.getValue(1));
7709 SDValue Ops[] = { swapInH.getValue(0),
7710 N->getOperand(1),
7711 swapInH.getValue(1) };
Owen Anderson825b72b2009-08-11 20:47:22 +00007712 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007713 SDValue Result = DAG.getNode(X86ISD::LCMPXCHG8_DAG, dl, Tys, Ops, 3);
Dale Johannesendd64c412009-02-04 00:33:20 +00007714 SDValue cpOutL = DAG.getCopyFromReg(Result.getValue(0), dl, X86::EAX,
Owen Anderson825b72b2009-08-11 20:47:22 +00007715 MVT::i32, Result.getValue(1));
Dale Johannesendd64c412009-02-04 00:33:20 +00007716 SDValue cpOutH = DAG.getCopyFromReg(cpOutL.getValue(1), dl, X86::EDX,
Owen Anderson825b72b2009-08-11 20:47:22 +00007717 MVT::i32, cpOutL.getValue(2));
Duncan Sands1607f052008-12-01 11:39:25 +00007718 SDValue OpsF[] = { cpOutL.getValue(0), cpOutH.getValue(0)};
Owen Anderson825b72b2009-08-11 20:47:22 +00007719 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, OpsF, 2));
Duncan Sands1607f052008-12-01 11:39:25 +00007720 Results.push_back(cpOutH.getValue(1));
7721 return;
7722 }
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007723 case ISD::ATOMIC_LOAD_ADD:
Duncan Sands1607f052008-12-01 11:39:25 +00007724 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMADD64_DAG);
7725 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007726 case ISD::ATOMIC_LOAD_AND:
Duncan Sands1607f052008-12-01 11:39:25 +00007727 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMAND64_DAG);
7728 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007729 case ISD::ATOMIC_LOAD_NAND:
Duncan Sands1607f052008-12-01 11:39:25 +00007730 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMNAND64_DAG);
7731 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007732 case ISD::ATOMIC_LOAD_OR:
Duncan Sands1607f052008-12-01 11:39:25 +00007733 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMOR64_DAG);
7734 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007735 case ISD::ATOMIC_LOAD_SUB:
Duncan Sands1607f052008-12-01 11:39:25 +00007736 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMSUB64_DAG);
7737 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007738 case ISD::ATOMIC_LOAD_XOR:
Duncan Sands1607f052008-12-01 11:39:25 +00007739 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMXOR64_DAG);
7740 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007741 case ISD::ATOMIC_SWAP:
Duncan Sands1607f052008-12-01 11:39:25 +00007742 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMSWAP64_DAG);
7743 return;
Chris Lattner27a6c732007-11-24 07:07:01 +00007744 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00007745}
7746
Evan Cheng72261582005-12-20 06:22:03 +00007747const char *X86TargetLowering::getTargetNodeName(unsigned Opcode) const {
7748 switch (Opcode) {
7749 default: return NULL;
Evan Cheng18efe262007-12-14 02:13:44 +00007750 case X86ISD::BSF: return "X86ISD::BSF";
7751 case X86ISD::BSR: return "X86ISD::BSR";
Evan Chenge3413162006-01-09 18:33:28 +00007752 case X86ISD::SHLD: return "X86ISD::SHLD";
7753 case X86ISD::SHRD: return "X86ISD::SHRD";
Evan Chengef6ffb12006-01-31 03:14:29 +00007754 case X86ISD::FAND: return "X86ISD::FAND";
Evan Cheng68c47cb2007-01-05 07:55:56 +00007755 case X86ISD::FOR: return "X86ISD::FOR";
Evan Cheng223547a2006-01-31 22:28:30 +00007756 case X86ISD::FXOR: return "X86ISD::FXOR";
Evan Cheng68c47cb2007-01-05 07:55:56 +00007757 case X86ISD::FSRL: return "X86ISD::FSRL";
Evan Chenga3195e82006-01-12 22:54:21 +00007758 case X86ISD::FILD: return "X86ISD::FILD";
Evan Chenge3de85b2006-02-04 02:20:30 +00007759 case X86ISD::FILD_FLAG: return "X86ISD::FILD_FLAG";
Evan Cheng72261582005-12-20 06:22:03 +00007760 case X86ISD::FP_TO_INT16_IN_MEM: return "X86ISD::FP_TO_INT16_IN_MEM";
7761 case X86ISD::FP_TO_INT32_IN_MEM: return "X86ISD::FP_TO_INT32_IN_MEM";
7762 case X86ISD::FP_TO_INT64_IN_MEM: return "X86ISD::FP_TO_INT64_IN_MEM";
Evan Chengb077b842005-12-21 02:39:21 +00007763 case X86ISD::FLD: return "X86ISD::FLD";
Evan Chengd90eb7f2006-01-05 00:27:02 +00007764 case X86ISD::FST: return "X86ISD::FST";
Evan Cheng72261582005-12-20 06:22:03 +00007765 case X86ISD::CALL: return "X86ISD::CALL";
Evan Cheng72261582005-12-20 06:22:03 +00007766 case X86ISD::RDTSC_DAG: return "X86ISD::RDTSC_DAG";
Dan Gohmanc7a37d42008-12-23 22:45:23 +00007767 case X86ISD::BT: return "X86ISD::BT";
Evan Cheng72261582005-12-20 06:22:03 +00007768 case X86ISD::CMP: return "X86ISD::CMP";
Evan Cheng6be2c582006-04-05 23:38:46 +00007769 case X86ISD::COMI: return "X86ISD::COMI";
7770 case X86ISD::UCOMI: return "X86ISD::UCOMI";
Evan Chengd5781fc2005-12-21 20:21:51 +00007771 case X86ISD::SETCC: return "X86ISD::SETCC";
Evan Chengad9c0a32009-12-15 00:53:42 +00007772 case X86ISD::SETCC_CARRY: return "X86ISD::SETCC_CARRY";
Evan Cheng72261582005-12-20 06:22:03 +00007773 case X86ISD::CMOV: return "X86ISD::CMOV";
7774 case X86ISD::BRCOND: return "X86ISD::BRCOND";
Evan Chengb077b842005-12-21 02:39:21 +00007775 case X86ISD::RET_FLAG: return "X86ISD::RET_FLAG";
Evan Cheng8df346b2006-03-04 01:12:00 +00007776 case X86ISD::REP_STOS: return "X86ISD::REP_STOS";
7777 case X86ISD::REP_MOVS: return "X86ISD::REP_MOVS";
Evan Cheng7ccced62006-02-18 00:15:05 +00007778 case X86ISD::GlobalBaseReg: return "X86ISD::GlobalBaseReg";
Evan Cheng020d2e82006-02-23 20:41:18 +00007779 case X86ISD::Wrapper: return "X86ISD::Wrapper";
Chris Lattner18c59872009-06-27 04:16:01 +00007780 case X86ISD::WrapperRIP: return "X86ISD::WrapperRIP";
Nate Begeman14d12ca2008-02-11 04:19:36 +00007781 case X86ISD::PEXTRB: return "X86ISD::PEXTRB";
Evan Chengb067a1e2006-03-31 19:22:53 +00007782 case X86ISD::PEXTRW: return "X86ISD::PEXTRW";
Nate Begeman14d12ca2008-02-11 04:19:36 +00007783 case X86ISD::INSERTPS: return "X86ISD::INSERTPS";
7784 case X86ISD::PINSRB: return "X86ISD::PINSRB";
Evan Cheng653159f2006-03-31 21:55:24 +00007785 case X86ISD::PINSRW: return "X86ISD::PINSRW";
Chris Lattner8f2b4cc2010-02-23 02:07:48 +00007786 case X86ISD::MMX_PINSRW: return "X86ISD::MMX_PINSRW";
Nate Begemanb9a47b82009-02-23 08:49:38 +00007787 case X86ISD::PSHUFB: return "X86ISD::PSHUFB";
Evan Cheng8ca29322006-11-10 21:43:37 +00007788 case X86ISD::FMAX: return "X86ISD::FMAX";
7789 case X86ISD::FMIN: return "X86ISD::FMIN";
Dan Gohman20382522007-07-10 00:05:58 +00007790 case X86ISD::FRSQRT: return "X86ISD::FRSQRT";
7791 case X86ISD::FRCP: return "X86ISD::FRCP";
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007792 case X86ISD::TLSADDR: return "X86ISD::TLSADDR";
Eric Christopher30ef0e52010-06-03 04:07:48 +00007793 case X86ISD::TLSCALL: return "X86ISD::TLSCALL";
Rafael Espindola094fad32009-04-08 21:14:34 +00007794 case X86ISD::SegmentBaseAddress: return "X86ISD::SegmentBaseAddress";
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007795 case X86ISD::EH_RETURN: return "X86ISD::EH_RETURN";
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00007796 case X86ISD::TC_RETURN: return "X86ISD::TC_RETURN";
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007797 case X86ISD::FNSTCW16m: return "X86ISD::FNSTCW16m";
Evan Cheng7e2ff772008-05-08 00:57:18 +00007798 case X86ISD::LCMPXCHG_DAG: return "X86ISD::LCMPXCHG_DAG";
7799 case X86ISD::LCMPXCHG8_DAG: return "X86ISD::LCMPXCHG8_DAG";
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007800 case X86ISD::ATOMADD64_DAG: return "X86ISD::ATOMADD64_DAG";
7801 case X86ISD::ATOMSUB64_DAG: return "X86ISD::ATOMSUB64_DAG";
7802 case X86ISD::ATOMOR64_DAG: return "X86ISD::ATOMOR64_DAG";
7803 case X86ISD::ATOMXOR64_DAG: return "X86ISD::ATOMXOR64_DAG";
7804 case X86ISD::ATOMAND64_DAG: return "X86ISD::ATOMAND64_DAG";
7805 case X86ISD::ATOMNAND64_DAG: return "X86ISD::ATOMNAND64_DAG";
Evan Chengd880b972008-05-09 21:53:03 +00007806 case X86ISD::VZEXT_MOVL: return "X86ISD::VZEXT_MOVL";
7807 case X86ISD::VZEXT_LOAD: return "X86ISD::VZEXT_LOAD";
Evan Chengf26ffe92008-05-29 08:22:04 +00007808 case X86ISD::VSHL: return "X86ISD::VSHL";
7809 case X86ISD::VSRL: return "X86ISD::VSRL";
Nate Begeman30a0de92008-07-17 16:51:19 +00007810 case X86ISD::CMPPD: return "X86ISD::CMPPD";
7811 case X86ISD::CMPPS: return "X86ISD::CMPPS";
7812 case X86ISD::PCMPEQB: return "X86ISD::PCMPEQB";
7813 case X86ISD::PCMPEQW: return "X86ISD::PCMPEQW";
7814 case X86ISD::PCMPEQD: return "X86ISD::PCMPEQD";
7815 case X86ISD::PCMPEQQ: return "X86ISD::PCMPEQQ";
7816 case X86ISD::PCMPGTB: return "X86ISD::PCMPGTB";
7817 case X86ISD::PCMPGTW: return "X86ISD::PCMPGTW";
7818 case X86ISD::PCMPGTD: return "X86ISD::PCMPGTD";
7819 case X86ISD::PCMPGTQ: return "X86ISD::PCMPGTQ";
Bill Wendlingab55ebd2008-12-12 00:56:36 +00007820 case X86ISD::ADD: return "X86ISD::ADD";
7821 case X86ISD::SUB: return "X86ISD::SUB";
Bill Wendlingd350e022008-12-12 21:15:41 +00007822 case X86ISD::SMUL: return "X86ISD::SMUL";
7823 case X86ISD::UMUL: return "X86ISD::UMUL";
Dan Gohman076aee32009-03-04 19:44:21 +00007824 case X86ISD::INC: return "X86ISD::INC";
7825 case X86ISD::DEC: return "X86ISD::DEC";
Dan Gohmane220c4b2009-09-18 19:59:53 +00007826 case X86ISD::OR: return "X86ISD::OR";
7827 case X86ISD::XOR: return "X86ISD::XOR";
7828 case X86ISD::AND: return "X86ISD::AND";
Evan Cheng73f24c92009-03-30 21:36:47 +00007829 case X86ISD::MUL_IMM: return "X86ISD::MUL_IMM";
Eric Christopher71c67532009-07-29 00:28:05 +00007830 case X86ISD::PTEST: return "X86ISD::PTEST";
Dan Gohmand6708ea2009-08-15 01:38:56 +00007831 case X86ISD::VASTART_SAVE_XMM_REGS: return "X86ISD::VASTART_SAVE_XMM_REGS";
Anton Korobeynikov043f3c22010-03-06 19:32:29 +00007832 case X86ISD::MINGW_ALLOCA: return "X86ISD::MINGW_ALLOCA";
Evan Cheng72261582005-12-20 06:22:03 +00007833 }
7834}
Evan Cheng3a03ebb2005-12-21 23:05:39 +00007835
Chris Lattnerc9addb72007-03-30 23:15:24 +00007836// isLegalAddressingMode - Return true if the addressing mode represented
7837// by AM is legal for this target, for a load/store of the specified type.
Scott Michelfdc40a02009-02-17 22:15:04 +00007838bool X86TargetLowering::isLegalAddressingMode(const AddrMode &AM,
Chris Lattnerc9addb72007-03-30 23:15:24 +00007839 const Type *Ty) const {
7840 // X86 supports extremely general addressing modes.
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007841 CodeModel::Model M = getTargetMachine().getCodeModel();
Scott Michelfdc40a02009-02-17 22:15:04 +00007842
Chris Lattnerc9addb72007-03-30 23:15:24 +00007843 // X86 allows a sign-extended 32-bit immediate field as a displacement.
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007844 if (!X86::isOffsetSuitableForCodeModel(AM.BaseOffs, M, AM.BaseGV != NULL))
Chris Lattnerc9addb72007-03-30 23:15:24 +00007845 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00007846
Chris Lattnerc9addb72007-03-30 23:15:24 +00007847 if (AM.BaseGV) {
Chris Lattnerdfed4132009-07-10 07:38:24 +00007848 unsigned GVFlags =
7849 Subtarget->ClassifyGlobalReference(AM.BaseGV, getTargetMachine());
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007850
Chris Lattnerdfed4132009-07-10 07:38:24 +00007851 // If a reference to this global requires an extra load, we can't fold it.
7852 if (isGlobalStubReference(GVFlags))
Chris Lattnerc9addb72007-03-30 23:15:24 +00007853 return false;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007854
Chris Lattnerdfed4132009-07-10 07:38:24 +00007855 // If BaseGV requires a register for the PIC base, we cannot also have a
7856 // BaseReg specified.
7857 if (AM.HasBaseReg && isGlobalRelativeToPICBase(GVFlags))
Dale Johannesen203af582008-12-05 21:47:27 +00007858 return false;
Evan Cheng52787842007-08-01 23:46:47 +00007859
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007860 // If lower 4G is not available, then we must use rip-relative addressing.
7861 if (Subtarget->is64Bit() && (AM.BaseOffs || AM.Scale > 1))
7862 return false;
Chris Lattnerc9addb72007-03-30 23:15:24 +00007863 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007864
Chris Lattnerc9addb72007-03-30 23:15:24 +00007865 switch (AM.Scale) {
7866 case 0:
7867 case 1:
7868 case 2:
7869 case 4:
7870 case 8:
7871 // These scales always work.
7872 break;
7873 case 3:
7874 case 5:
7875 case 9:
7876 // These scales are formed with basereg+scalereg. Only accept if there is
7877 // no basereg yet.
7878 if (AM.HasBaseReg)
7879 return false;
7880 break;
7881 default: // Other stuff never works.
7882 return false;
7883 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007884
Chris Lattnerc9addb72007-03-30 23:15:24 +00007885 return true;
7886}
7887
7888
Evan Cheng2bd122c2007-10-26 01:56:11 +00007889bool X86TargetLowering::isTruncateFree(const Type *Ty1, const Type *Ty2) const {
Duncan Sandsb0bc6c32010-02-15 16:12:20 +00007890 if (!Ty1->isIntegerTy() || !Ty2->isIntegerTy())
Evan Cheng2bd122c2007-10-26 01:56:11 +00007891 return false;
Evan Chenge127a732007-10-29 07:57:50 +00007892 unsigned NumBits1 = Ty1->getPrimitiveSizeInBits();
7893 unsigned NumBits2 = Ty2->getPrimitiveSizeInBits();
Evan Cheng260e07e2008-03-20 02:18:41 +00007894 if (NumBits1 <= NumBits2)
Evan Chenge127a732007-10-29 07:57:50 +00007895 return false;
Dan Gohman377fbc02010-02-25 03:04:36 +00007896 return true;
Evan Cheng2bd122c2007-10-26 01:56:11 +00007897}
7898
Owen Andersone50ed302009-08-10 22:56:29 +00007899bool X86TargetLowering::isTruncateFree(EVT VT1, EVT VT2) const {
Duncan Sands83ec4b62008-06-06 12:08:01 +00007900 if (!VT1.isInteger() || !VT2.isInteger())
Evan Cheng3c3ddb32007-10-29 19:58:20 +00007901 return false;
Duncan Sands83ec4b62008-06-06 12:08:01 +00007902 unsigned NumBits1 = VT1.getSizeInBits();
7903 unsigned NumBits2 = VT2.getSizeInBits();
Evan Cheng260e07e2008-03-20 02:18:41 +00007904 if (NumBits1 <= NumBits2)
Evan Cheng3c3ddb32007-10-29 19:58:20 +00007905 return false;
Dan Gohman377fbc02010-02-25 03:04:36 +00007906 return true;
Evan Cheng3c3ddb32007-10-29 19:58:20 +00007907}
Evan Cheng2bd122c2007-10-26 01:56:11 +00007908
Dan Gohman97121ba2009-04-08 00:15:30 +00007909bool X86TargetLowering::isZExtFree(const Type *Ty1, const Type *Ty2) const {
Dan Gohman349ba492009-04-09 02:06:09 +00007910 // x86-64 implicitly zero-extends 32-bit results in 64-bit registers.
Duncan Sandsb0bc6c32010-02-15 16:12:20 +00007911 return Ty1->isIntegerTy(32) && Ty2->isIntegerTy(64) && Subtarget->is64Bit();
Dan Gohman97121ba2009-04-08 00:15:30 +00007912}
7913
Owen Andersone50ed302009-08-10 22:56:29 +00007914bool X86TargetLowering::isZExtFree(EVT VT1, EVT VT2) const {
Dan Gohman349ba492009-04-09 02:06:09 +00007915 // x86-64 implicitly zero-extends 32-bit results in 64-bit registers.
Owen Anderson825b72b2009-08-11 20:47:22 +00007916 return VT1 == MVT::i32 && VT2 == MVT::i64 && Subtarget->is64Bit();
Dan Gohman97121ba2009-04-08 00:15:30 +00007917}
7918
Owen Andersone50ed302009-08-10 22:56:29 +00007919bool X86TargetLowering::isNarrowingProfitable(EVT VT1, EVT VT2) const {
Evan Cheng8b944d32009-05-28 00:35:15 +00007920 // i16 instructions are longer (0x66 prefix) and potentially slower.
Owen Anderson825b72b2009-08-11 20:47:22 +00007921 return !(VT1 == MVT::i32 && VT2 == MVT::i16);
Evan Cheng8b944d32009-05-28 00:35:15 +00007922}
7923
Evan Cheng60c07e12006-07-05 22:17:51 +00007924/// isShuffleMaskLegal - Targets can use this to indicate that they only
7925/// support *some* VECTOR_SHUFFLE operations, those with specific masks.
7926/// By default, if a target supports the VECTOR_SHUFFLE node, all mask values
7927/// are assumed to be legal.
7928bool
Eric Christopherfd179292009-08-27 18:07:15 +00007929X86TargetLowering::isShuffleMaskLegal(const SmallVectorImpl<int> &M,
Owen Andersone50ed302009-08-10 22:56:29 +00007930 EVT VT) const {
Eric Christophercff6f852010-04-15 01:40:20 +00007931 // Very little shuffling can be done for 64-bit vectors right now.
Nate Begeman9008ca62009-04-27 18:41:29 +00007932 if (VT.getSizeInBits() == 64)
Eric Christophercff6f852010-04-15 01:40:20 +00007933 return isPALIGNRMask(M, VT, Subtarget->hasSSSE3());
Nate Begeman9008ca62009-04-27 18:41:29 +00007934
Nate Begemana09008b2009-10-19 02:17:23 +00007935 // FIXME: pshufb, blends, shifts.
Nate Begeman9008ca62009-04-27 18:41:29 +00007936 return (VT.getVectorNumElements() == 2 ||
7937 ShuffleVectorSDNode::isSplatMask(&M[0], VT) ||
7938 isMOVLMask(M, VT) ||
7939 isSHUFPMask(M, VT) ||
7940 isPSHUFDMask(M, VT) ||
7941 isPSHUFHWMask(M, VT) ||
7942 isPSHUFLWMask(M, VT) ||
Nate Begemana09008b2009-10-19 02:17:23 +00007943 isPALIGNRMask(M, VT, Subtarget->hasSSSE3()) ||
Nate Begeman9008ca62009-04-27 18:41:29 +00007944 isUNPCKLMask(M, VT) ||
7945 isUNPCKHMask(M, VT) ||
7946 isUNPCKL_v_undef_Mask(M, VT) ||
7947 isUNPCKH_v_undef_Mask(M, VT));
Evan Cheng60c07e12006-07-05 22:17:51 +00007948}
7949
Dan Gohman7d8143f2008-04-09 20:09:42 +00007950bool
Nate Begeman5a5ca152009-04-29 05:20:52 +00007951X86TargetLowering::isVectorClearMaskLegal(const SmallVectorImpl<int> &Mask,
Owen Andersone50ed302009-08-10 22:56:29 +00007952 EVT VT) const {
Nate Begeman9008ca62009-04-27 18:41:29 +00007953 unsigned NumElts = VT.getVectorNumElements();
7954 // FIXME: This collection of masks seems suspect.
7955 if (NumElts == 2)
7956 return true;
7957 if (NumElts == 4 && VT.getSizeInBits() == 128) {
7958 return (isMOVLMask(Mask, VT) ||
7959 isCommutedMOVLMask(Mask, VT, true) ||
7960 isSHUFPMask(Mask, VT) ||
7961 isCommutedSHUFPMask(Mask, VT));
Evan Cheng60c07e12006-07-05 22:17:51 +00007962 }
7963 return false;
7964}
7965
7966//===----------------------------------------------------------------------===//
7967// X86 Scheduler Hooks
7968//===----------------------------------------------------------------------===//
7969
Mon P Wang63307c32008-05-05 19:05:59 +00007970// private utility function
7971MachineBasicBlock *
7972X86TargetLowering::EmitAtomicBitwiseWithCustomInserter(MachineInstr *bInstr,
7973 MachineBasicBlock *MBB,
7974 unsigned regOpc,
Andrew Lenharth507a58a2008-06-14 05:48:15 +00007975 unsigned immOpc,
Dale Johannesen140be2d2008-08-19 18:47:28 +00007976 unsigned LoadOpc,
7977 unsigned CXchgOpc,
7978 unsigned copyOpc,
7979 unsigned notOpc,
7980 unsigned EAXreg,
7981 TargetRegisterClass *RC,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00007982 bool invSrc) const {
Mon P Wang63307c32008-05-05 19:05:59 +00007983 // For the atomic bitwise operator, we generate
7984 // thisMBB:
7985 // newMBB:
Mon P Wangab3e7472008-05-05 22:56:23 +00007986 // ld t1 = [bitinstr.addr]
7987 // op t2 = t1, [bitinstr.val]
7988 // mov EAX = t1
Mon P Wang63307c32008-05-05 19:05:59 +00007989 // lcs dest = [bitinstr.addr], t2 [EAX is implicit]
7990 // bz newMBB
7991 // fallthrough -->nextMBB
7992 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
7993 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +00007994 MachineFunction::iterator MBBIter = MBB;
Mon P Wang63307c32008-05-05 19:05:59 +00007995 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +00007996
Mon P Wang63307c32008-05-05 19:05:59 +00007997 /// First build the CFG
7998 MachineFunction *F = MBB->getParent();
7999 MachineBasicBlock *thisMBB = MBB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +00008000 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
8001 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
8002 F->insert(MBBIter, newMBB);
8003 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008004
Mon P Wang63307c32008-05-05 19:05:59 +00008005 // Move all successors to thisMBB to nextMBB
8006 nextMBB->transferSuccessors(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008007
Mon P Wang63307c32008-05-05 19:05:59 +00008008 // Update thisMBB to fall through to newMBB
8009 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008010
Mon P Wang63307c32008-05-05 19:05:59 +00008011 // newMBB jumps to itself and fall through to nextMBB
8012 newMBB->addSuccessor(nextMBB);
8013 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008014
Mon P Wang63307c32008-05-05 19:05:59 +00008015 // Insert instructions into newMBB based on incoming instruction
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008016 assert(bInstr->getNumOperands() < X86AddrNumOperands + 4 &&
Bill Wendling51b16f42009-05-30 01:09:53 +00008017 "unexpected number of operands");
Dale Johannesene4d209d2009-02-03 20:21:25 +00008018 DebugLoc dl = bInstr->getDebugLoc();
Mon P Wang63307c32008-05-05 19:05:59 +00008019 MachineOperand& destOper = bInstr->getOperand(0);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008020 MachineOperand* argOpers[2 + X86AddrNumOperands];
Mon P Wang63307c32008-05-05 19:05:59 +00008021 int numArgs = bInstr->getNumOperands() - 1;
8022 for (int i=0; i < numArgs; ++i)
8023 argOpers[i] = &bInstr->getOperand(i+1);
8024
8025 // x86 address has 4 operands: base, index, scale, and displacement
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008026 int lastAddrIndx = X86AddrNumOperands - 1; // [0,3]
8027 int valArgIndx = lastAddrIndx + 1;
Scott Michelfdc40a02009-02-17 22:15:04 +00008028
Dale Johannesen140be2d2008-08-19 18:47:28 +00008029 unsigned t1 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008030 MachineInstrBuilder MIB = BuildMI(newMBB, dl, TII->get(LoadOpc), t1);
Mon P Wang63307c32008-05-05 19:05:59 +00008031 for (int i=0; i <= lastAddrIndx; ++i)
8032 (*MIB).addOperand(*argOpers[i]);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00008033
Dale Johannesen140be2d2008-08-19 18:47:28 +00008034 unsigned tt = F->getRegInfo().createVirtualRegister(RC);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00008035 if (invSrc) {
Dale Johannesene4d209d2009-02-03 20:21:25 +00008036 MIB = BuildMI(newMBB, dl, TII->get(notOpc), tt).addReg(t1);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00008037 }
Scott Michelfdc40a02009-02-17 22:15:04 +00008038 else
Andrew Lenharth507a58a2008-06-14 05:48:15 +00008039 tt = t1;
8040
Dale Johannesen140be2d2008-08-19 18:47:28 +00008041 unsigned t2 = F->getRegInfo().createVirtualRegister(RC);
Dan Gohmand735b802008-10-03 15:45:36 +00008042 assert((argOpers[valArgIndx]->isReg() ||
8043 argOpers[valArgIndx]->isImm()) &&
Dan Gohman014278e2008-09-13 17:58:21 +00008044 "invalid operand");
Dan Gohmand735b802008-10-03 15:45:36 +00008045 if (argOpers[valArgIndx]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +00008046 MIB = BuildMI(newMBB, dl, TII->get(regOpc), t2);
Mon P Wang63307c32008-05-05 19:05:59 +00008047 else
Dale Johannesene4d209d2009-02-03 20:21:25 +00008048 MIB = BuildMI(newMBB, dl, TII->get(immOpc), t2);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00008049 MIB.addReg(tt);
Mon P Wang63307c32008-05-05 19:05:59 +00008050 (*MIB).addOperand(*argOpers[valArgIndx]);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00008051
Dale Johannesene4d209d2009-02-03 20:21:25 +00008052 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), EAXreg);
Mon P Wangab3e7472008-05-05 22:56:23 +00008053 MIB.addReg(t1);
Scott Michelfdc40a02009-02-17 22:15:04 +00008054
Dale Johannesene4d209d2009-02-03 20:21:25 +00008055 MIB = BuildMI(newMBB, dl, TII->get(CXchgOpc));
Mon P Wang63307c32008-05-05 19:05:59 +00008056 for (int i=0; i <= lastAddrIndx; ++i)
8057 (*MIB).addOperand(*argOpers[i]);
8058 MIB.addReg(t2);
Mon P Wangf5952662008-07-17 04:54:06 +00008059 assert(bInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +00008060 (*MIB).setMemRefs(bInstr->memoperands_begin(),
8061 bInstr->memoperands_end());
Mon P Wangf5952662008-07-17 04:54:06 +00008062
Dale Johannesene4d209d2009-02-03 20:21:25 +00008063 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), destOper.getReg());
Dale Johannesen140be2d2008-08-19 18:47:28 +00008064 MIB.addReg(EAXreg);
Scott Michelfdc40a02009-02-17 22:15:04 +00008065
Mon P Wang63307c32008-05-05 19:05:59 +00008066 // insert branch
Chris Lattnerbd13fb62010-02-11 19:25:55 +00008067 BuildMI(newMBB, dl, TII->get(X86::JNE_4)).addMBB(newMBB);
Mon P Wang63307c32008-05-05 19:05:59 +00008068
Dan Gohman8e5f2c62008-07-07 23:14:23 +00008069 F->DeleteMachineInstr(bInstr); // The pseudo instruction is gone now.
Mon P Wang63307c32008-05-05 19:05:59 +00008070 return nextMBB;
8071}
8072
Dale Johannesen1b54c7f2008-10-03 19:41:08 +00008073// private utility function: 64 bit atomics on 32 bit host.
Mon P Wang63307c32008-05-05 19:05:59 +00008074MachineBasicBlock *
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008075X86TargetLowering::EmitAtomicBit6432WithCustomInserter(MachineInstr *bInstr,
8076 MachineBasicBlock *MBB,
8077 unsigned regOpcL,
8078 unsigned regOpcH,
8079 unsigned immOpcL,
8080 unsigned immOpcH,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00008081 bool invSrc) const {
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008082 // For the atomic bitwise operator, we generate
8083 // thisMBB (instructions are in pairs, except cmpxchg8b)
8084 // ld t1,t2 = [bitinstr.addr]
8085 // newMBB:
8086 // out1, out2 = phi (thisMBB, t1/t2) (newMBB, t3/t4)
8087 // op t5, t6 <- out1, out2, [bitinstr.val]
Dale Johannesen880ae362008-10-03 22:25:52 +00008088 // (for SWAP, substitute: mov t5, t6 <- [bitinstr.val])
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008089 // mov ECX, EBX <- t5, t6
8090 // mov EAX, EDX <- t1, t2
8091 // cmpxchg8b [bitinstr.addr] [EAX, EDX, EBX, ECX implicit]
8092 // mov t3, t4 <- EAX, EDX
8093 // bz newMBB
8094 // result in out1, out2
8095 // fallthrough -->nextMBB
8096
8097 const TargetRegisterClass *RC = X86::GR32RegisterClass;
8098 const unsigned LoadOpc = X86::MOV32rm;
8099 const unsigned copyOpc = X86::MOV32rr;
8100 const unsigned NotOpc = X86::NOT32r;
8101 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
8102 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
8103 MachineFunction::iterator MBBIter = MBB;
8104 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +00008105
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008106 /// First build the CFG
8107 MachineFunction *F = MBB->getParent();
8108 MachineBasicBlock *thisMBB = MBB;
8109 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
8110 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
8111 F->insert(MBBIter, newMBB);
8112 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008113
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008114 // Move all successors to thisMBB to nextMBB
8115 nextMBB->transferSuccessors(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008116
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008117 // Update thisMBB to fall through to newMBB
8118 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008119
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008120 // newMBB jumps to itself and fall through to nextMBB
8121 newMBB->addSuccessor(nextMBB);
8122 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008123
Dale Johannesene4d209d2009-02-03 20:21:25 +00008124 DebugLoc dl = bInstr->getDebugLoc();
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008125 // Insert instructions into newMBB based on incoming instruction
8126 // There are 8 "real" operands plus 9 implicit def/uses, ignored here.
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008127 assert(bInstr->getNumOperands() < X86AddrNumOperands + 14 &&
Bill Wendling51b16f42009-05-30 01:09:53 +00008128 "unexpected number of operands");
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008129 MachineOperand& dest1Oper = bInstr->getOperand(0);
8130 MachineOperand& dest2Oper = bInstr->getOperand(1);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008131 MachineOperand* argOpers[2 + X86AddrNumOperands];
Dan Gohman71ea4e52010-05-14 21:01:44 +00008132 for (int i=0; i < 2 + X86AddrNumOperands; ++i) {
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008133 argOpers[i] = &bInstr->getOperand(i+2);
8134
Dan Gohman71ea4e52010-05-14 21:01:44 +00008135 // We use some of the operands multiple times, so conservatively just
8136 // clear any kill flags that might be present.
8137 if (argOpers[i]->isReg() && argOpers[i]->isUse())
8138 argOpers[i]->setIsKill(false);
8139 }
8140
Evan Chengad5b52f2010-01-08 19:14:57 +00008141 // x86 address has 5 operands: base, index, scale, displacement, and segment.
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008142 int lastAddrIndx = X86AddrNumOperands - 1; // [0,3]
Scott Michelfdc40a02009-02-17 22:15:04 +00008143
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008144 unsigned t1 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008145 MachineInstrBuilder MIB = BuildMI(thisMBB, dl, TII->get(LoadOpc), t1);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008146 for (int i=0; i <= lastAddrIndx; ++i)
8147 (*MIB).addOperand(*argOpers[i]);
8148 unsigned t2 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008149 MIB = BuildMI(thisMBB, dl, TII->get(LoadOpc), t2);
Dale Johannesen880ae362008-10-03 22:25:52 +00008150 // add 4 to displacement.
Rafael Espindola094fad32009-04-08 21:14:34 +00008151 for (int i=0; i <= lastAddrIndx-2; ++i)
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008152 (*MIB).addOperand(*argOpers[i]);
Dale Johannesen880ae362008-10-03 22:25:52 +00008153 MachineOperand newOp3 = *(argOpers[3]);
8154 if (newOp3.isImm())
8155 newOp3.setImm(newOp3.getImm()+4);
8156 else
8157 newOp3.setOffset(newOp3.getOffset()+4);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008158 (*MIB).addOperand(newOp3);
Rafael Espindola094fad32009-04-08 21:14:34 +00008159 (*MIB).addOperand(*argOpers[lastAddrIndx]);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008160
8161 // t3/4 are defined later, at the bottom of the loop
8162 unsigned t3 = F->getRegInfo().createVirtualRegister(RC);
8163 unsigned t4 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008164 BuildMI(newMBB, dl, TII->get(X86::PHI), dest1Oper.getReg())
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008165 .addReg(t1).addMBB(thisMBB).addReg(t3).addMBB(newMBB);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008166 BuildMI(newMBB, dl, TII->get(X86::PHI), dest2Oper.getReg())
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008167 .addReg(t2).addMBB(thisMBB).addReg(t4).addMBB(newMBB);
8168
Evan Cheng306b4ca2010-01-08 23:41:50 +00008169 // The subsequent operations should be using the destination registers of
8170 //the PHI instructions.
Scott Michelfdc40a02009-02-17 22:15:04 +00008171 if (invSrc) {
Evan Cheng306b4ca2010-01-08 23:41:50 +00008172 t1 = F->getRegInfo().createVirtualRegister(RC);
8173 t2 = F->getRegInfo().createVirtualRegister(RC);
8174 MIB = BuildMI(newMBB, dl, TII->get(NotOpc), t1).addReg(dest1Oper.getReg());
8175 MIB = BuildMI(newMBB, dl, TII->get(NotOpc), t2).addReg(dest2Oper.getReg());
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008176 } else {
Evan Cheng306b4ca2010-01-08 23:41:50 +00008177 t1 = dest1Oper.getReg();
8178 t2 = dest2Oper.getReg();
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008179 }
8180
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008181 int valArgIndx = lastAddrIndx + 1;
8182 assert((argOpers[valArgIndx]->isReg() ||
Bill Wendling51b16f42009-05-30 01:09:53 +00008183 argOpers[valArgIndx]->isImm()) &&
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008184 "invalid operand");
8185 unsigned t5 = F->getRegInfo().createVirtualRegister(RC);
8186 unsigned t6 = F->getRegInfo().createVirtualRegister(RC);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008187 if (argOpers[valArgIndx]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +00008188 MIB = BuildMI(newMBB, dl, TII->get(regOpcL), t5);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008189 else
Dale Johannesene4d209d2009-02-03 20:21:25 +00008190 MIB = BuildMI(newMBB, dl, TII->get(immOpcL), t5);
Dale Johannesen880ae362008-10-03 22:25:52 +00008191 if (regOpcL != X86::MOV32rr)
Evan Cheng306b4ca2010-01-08 23:41:50 +00008192 MIB.addReg(t1);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008193 (*MIB).addOperand(*argOpers[valArgIndx]);
8194 assert(argOpers[valArgIndx + 1]->isReg() ==
Bill Wendling51b16f42009-05-30 01:09:53 +00008195 argOpers[valArgIndx]->isReg());
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008196 assert(argOpers[valArgIndx + 1]->isImm() ==
Bill Wendling51b16f42009-05-30 01:09:53 +00008197 argOpers[valArgIndx]->isImm());
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008198 if (argOpers[valArgIndx + 1]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +00008199 MIB = BuildMI(newMBB, dl, TII->get(regOpcH), t6);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008200 else
Dale Johannesene4d209d2009-02-03 20:21:25 +00008201 MIB = BuildMI(newMBB, dl, TII->get(immOpcH), t6);
Dale Johannesen880ae362008-10-03 22:25:52 +00008202 if (regOpcH != X86::MOV32rr)
Evan Cheng306b4ca2010-01-08 23:41:50 +00008203 MIB.addReg(t2);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008204 (*MIB).addOperand(*argOpers[valArgIndx + 1]);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008205
Dale Johannesene4d209d2009-02-03 20:21:25 +00008206 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), X86::EAX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008207 MIB.addReg(t1);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008208 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), X86::EDX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008209 MIB.addReg(t2);
8210
Dale Johannesene4d209d2009-02-03 20:21:25 +00008211 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), X86::EBX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008212 MIB.addReg(t5);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008213 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), X86::ECX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008214 MIB.addReg(t6);
Scott Michelfdc40a02009-02-17 22:15:04 +00008215
Dale Johannesene4d209d2009-02-03 20:21:25 +00008216 MIB = BuildMI(newMBB, dl, TII->get(X86::LCMPXCHG8B));
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008217 for (int i=0; i <= lastAddrIndx; ++i)
8218 (*MIB).addOperand(*argOpers[i]);
8219
8220 assert(bInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +00008221 (*MIB).setMemRefs(bInstr->memoperands_begin(),
8222 bInstr->memoperands_end());
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008223
Dale Johannesene4d209d2009-02-03 20:21:25 +00008224 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), t3);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008225 MIB.addReg(X86::EAX);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008226 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), t4);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008227 MIB.addReg(X86::EDX);
Scott Michelfdc40a02009-02-17 22:15:04 +00008228
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008229 // insert branch
Chris Lattnerbd13fb62010-02-11 19:25:55 +00008230 BuildMI(newMBB, dl, TII->get(X86::JNE_4)).addMBB(newMBB);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008231
8232 F->DeleteMachineInstr(bInstr); // The pseudo instruction is gone now.
8233 return nextMBB;
8234}
8235
8236// private utility function
8237MachineBasicBlock *
Mon P Wang63307c32008-05-05 19:05:59 +00008238X86TargetLowering::EmitAtomicMinMaxWithCustomInserter(MachineInstr *mInstr,
8239 MachineBasicBlock *MBB,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00008240 unsigned cmovOpc) const {
Mon P Wang63307c32008-05-05 19:05:59 +00008241 // For the atomic min/max operator, we generate
8242 // thisMBB:
8243 // newMBB:
Mon P Wangab3e7472008-05-05 22:56:23 +00008244 // ld t1 = [min/max.addr]
Scott Michelfdc40a02009-02-17 22:15:04 +00008245 // mov t2 = [min/max.val]
Mon P Wang63307c32008-05-05 19:05:59 +00008246 // cmp t1, t2
8247 // cmov[cond] t2 = t1
Mon P Wangab3e7472008-05-05 22:56:23 +00008248 // mov EAX = t1
Mon P Wang63307c32008-05-05 19:05:59 +00008249 // lcs dest = [bitinstr.addr], t2 [EAX is implicit]
8250 // bz newMBB
8251 // fallthrough -->nextMBB
8252 //
8253 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
8254 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +00008255 MachineFunction::iterator MBBIter = MBB;
Mon P Wang63307c32008-05-05 19:05:59 +00008256 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +00008257
Mon P Wang63307c32008-05-05 19:05:59 +00008258 /// First build the CFG
8259 MachineFunction *F = MBB->getParent();
8260 MachineBasicBlock *thisMBB = MBB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +00008261 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
8262 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
8263 F->insert(MBBIter, newMBB);
8264 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008265
Dan Gohmand6708ea2009-08-15 01:38:56 +00008266 // Move all successors of thisMBB to nextMBB
Mon P Wang63307c32008-05-05 19:05:59 +00008267 nextMBB->transferSuccessors(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008268
Mon P Wang63307c32008-05-05 19:05:59 +00008269 // Update thisMBB to fall through to newMBB
8270 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008271
Mon P Wang63307c32008-05-05 19:05:59 +00008272 // newMBB jumps to newMBB and fall through to nextMBB
8273 newMBB->addSuccessor(nextMBB);
8274 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008275
Dale Johannesene4d209d2009-02-03 20:21:25 +00008276 DebugLoc dl = mInstr->getDebugLoc();
Mon P Wang63307c32008-05-05 19:05:59 +00008277 // Insert instructions into newMBB based on incoming instruction
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008278 assert(mInstr->getNumOperands() < X86AddrNumOperands + 4 &&
Bill Wendling51b16f42009-05-30 01:09:53 +00008279 "unexpected number of operands");
Mon P Wang63307c32008-05-05 19:05:59 +00008280 MachineOperand& destOper = mInstr->getOperand(0);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008281 MachineOperand* argOpers[2 + X86AddrNumOperands];
Mon P Wang63307c32008-05-05 19:05:59 +00008282 int numArgs = mInstr->getNumOperands() - 1;
8283 for (int i=0; i < numArgs; ++i)
8284 argOpers[i] = &mInstr->getOperand(i+1);
Scott Michelfdc40a02009-02-17 22:15:04 +00008285
Mon P Wang63307c32008-05-05 19:05:59 +00008286 // x86 address has 4 operands: base, index, scale, and displacement
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008287 int lastAddrIndx = X86AddrNumOperands - 1; // [0,3]
8288 int valArgIndx = lastAddrIndx + 1;
Scott Michelfdc40a02009-02-17 22:15:04 +00008289
Mon P Wangab3e7472008-05-05 22:56:23 +00008290 unsigned t1 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008291 MachineInstrBuilder MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rm), t1);
Mon P Wang63307c32008-05-05 19:05:59 +00008292 for (int i=0; i <= lastAddrIndx; ++i)
8293 (*MIB).addOperand(*argOpers[i]);
Mon P Wangab3e7472008-05-05 22:56:23 +00008294
Mon P Wang63307c32008-05-05 19:05:59 +00008295 // We only support register and immediate values
Dan Gohmand735b802008-10-03 15:45:36 +00008296 assert((argOpers[valArgIndx]->isReg() ||
8297 argOpers[valArgIndx]->isImm()) &&
Dan Gohman014278e2008-09-13 17:58:21 +00008298 "invalid operand");
Scott Michelfdc40a02009-02-17 22:15:04 +00008299
8300 unsigned t2 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dan Gohmand735b802008-10-03 15:45:36 +00008301 if (argOpers[valArgIndx]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +00008302 MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rr), t2);
Scott Michelfdc40a02009-02-17 22:15:04 +00008303 else
Dale Johannesene4d209d2009-02-03 20:21:25 +00008304 MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rr), t2);
Mon P Wang63307c32008-05-05 19:05:59 +00008305 (*MIB).addOperand(*argOpers[valArgIndx]);
8306
Dale Johannesene4d209d2009-02-03 20:21:25 +00008307 MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rr), X86::EAX);
Mon P Wangab3e7472008-05-05 22:56:23 +00008308 MIB.addReg(t1);
8309
Dale Johannesene4d209d2009-02-03 20:21:25 +00008310 MIB = BuildMI(newMBB, dl, TII->get(X86::CMP32rr));
Mon P Wang63307c32008-05-05 19:05:59 +00008311 MIB.addReg(t1);
8312 MIB.addReg(t2);
8313
8314 // Generate movc
8315 unsigned t3 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008316 MIB = BuildMI(newMBB, dl, TII->get(cmovOpc),t3);
Mon P Wang63307c32008-05-05 19:05:59 +00008317 MIB.addReg(t2);
8318 MIB.addReg(t1);
8319
8320 // Cmp and exchange if none has modified the memory location
Dale Johannesene4d209d2009-02-03 20:21:25 +00008321 MIB = BuildMI(newMBB, dl, TII->get(X86::LCMPXCHG32));
Mon P Wang63307c32008-05-05 19:05:59 +00008322 for (int i=0; i <= lastAddrIndx; ++i)
8323 (*MIB).addOperand(*argOpers[i]);
8324 MIB.addReg(t3);
Mon P Wangf5952662008-07-17 04:54:06 +00008325 assert(mInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +00008326 (*MIB).setMemRefs(mInstr->memoperands_begin(),
8327 mInstr->memoperands_end());
Scott Michelfdc40a02009-02-17 22:15:04 +00008328
Dale Johannesene4d209d2009-02-03 20:21:25 +00008329 MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rr), destOper.getReg());
Mon P Wang63307c32008-05-05 19:05:59 +00008330 MIB.addReg(X86::EAX);
Scott Michelfdc40a02009-02-17 22:15:04 +00008331
Mon P Wang63307c32008-05-05 19:05:59 +00008332 // insert branch
Chris Lattnerbd13fb62010-02-11 19:25:55 +00008333 BuildMI(newMBB, dl, TII->get(X86::JNE_4)).addMBB(newMBB);
Mon P Wang63307c32008-05-05 19:05:59 +00008334
Dan Gohman8e5f2c62008-07-07 23:14:23 +00008335 F->DeleteMachineInstr(mInstr); // The pseudo instruction is gone now.
Mon P Wang63307c32008-05-05 19:05:59 +00008336 return nextMBB;
8337}
8338
Eric Christopherf83a5de2009-08-27 18:08:16 +00008339// FIXME: When we get size specific XMM0 registers, i.e. XMM0_V16I8
8340// all of this code can be replaced with that in the .td file.
Dan Gohmand6708ea2009-08-15 01:38:56 +00008341MachineBasicBlock *
Eric Christopherb120ab42009-08-18 22:50:32 +00008342X86TargetLowering::EmitPCMP(MachineInstr *MI, MachineBasicBlock *BB,
Daniel Dunbara279bc32009-09-20 02:20:51 +00008343 unsigned numArgs, bool memArg) const {
Eric Christopherb120ab42009-08-18 22:50:32 +00008344
8345 MachineFunction *F = BB->getParent();
8346 DebugLoc dl = MI->getDebugLoc();
8347 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
8348
8349 unsigned Opc;
Evan Chengce319102009-09-19 09:51:03 +00008350 if (memArg)
8351 Opc = numArgs == 3 ? X86::PCMPISTRM128rm : X86::PCMPESTRM128rm;
8352 else
8353 Opc = numArgs == 3 ? X86::PCMPISTRM128rr : X86::PCMPESTRM128rr;
Eric Christopherb120ab42009-08-18 22:50:32 +00008354
8355 MachineInstrBuilder MIB = BuildMI(BB, dl, TII->get(Opc));
8356
8357 for (unsigned i = 0; i < numArgs; ++i) {
8358 MachineOperand &Op = MI->getOperand(i+1);
8359
8360 if (!(Op.isReg() && Op.isImplicit()))
8361 MIB.addOperand(Op);
8362 }
8363
8364 BuildMI(BB, dl, TII->get(X86::MOVAPSrr), MI->getOperand(0).getReg())
8365 .addReg(X86::XMM0);
8366
8367 F->DeleteMachineInstr(MI);
8368
8369 return BB;
8370}
8371
8372MachineBasicBlock *
Dan Gohmand6708ea2009-08-15 01:38:56 +00008373X86TargetLowering::EmitVAStartSaveXMMRegsWithCustomInserter(
8374 MachineInstr *MI,
8375 MachineBasicBlock *MBB) const {
8376 // Emit code to save XMM registers to the stack. The ABI says that the
8377 // number of registers to save is given in %al, so it's theoretically
8378 // possible to do an indirect jump trick to avoid saving all of them,
8379 // however this code takes a simpler approach and just executes all
8380 // of the stores if %al is non-zero. It's less code, and it's probably
8381 // easier on the hardware branch predictor, and stores aren't all that
8382 // expensive anyway.
8383
8384 // Create the new basic blocks. One block contains all the XMM stores,
8385 // and one block is the final destination regardless of whether any
8386 // stores were performed.
8387 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
8388 MachineFunction *F = MBB->getParent();
8389 MachineFunction::iterator MBBIter = MBB;
8390 ++MBBIter;
8391 MachineBasicBlock *XMMSaveMBB = F->CreateMachineBasicBlock(LLVM_BB);
8392 MachineBasicBlock *EndMBB = F->CreateMachineBasicBlock(LLVM_BB);
8393 F->insert(MBBIter, XMMSaveMBB);
8394 F->insert(MBBIter, EndMBB);
8395
8396 // Set up the CFG.
8397 // Move any original successors of MBB to the end block.
8398 EndMBB->transferSuccessors(MBB);
8399 // The original block will now fall through to the XMM save block.
8400 MBB->addSuccessor(XMMSaveMBB);
8401 // The XMMSaveMBB will fall through to the end block.
8402 XMMSaveMBB->addSuccessor(EndMBB);
8403
8404 // Now add the instructions.
8405 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
8406 DebugLoc DL = MI->getDebugLoc();
8407
8408 unsigned CountReg = MI->getOperand(0).getReg();
8409 int64_t RegSaveFrameIndex = MI->getOperand(1).getImm();
8410 int64_t VarArgsFPOffset = MI->getOperand(2).getImm();
8411
8412 if (!Subtarget->isTargetWin64()) {
8413 // If %al is 0, branch around the XMM save block.
8414 BuildMI(MBB, DL, TII->get(X86::TEST8rr)).addReg(CountReg).addReg(CountReg);
Chris Lattnerbd13fb62010-02-11 19:25:55 +00008415 BuildMI(MBB, DL, TII->get(X86::JE_4)).addMBB(EndMBB);
Dan Gohmand6708ea2009-08-15 01:38:56 +00008416 MBB->addSuccessor(EndMBB);
8417 }
8418
8419 // In the XMM save block, save all the XMM argument registers.
8420 for (int i = 3, e = MI->getNumOperands(); i != e; ++i) {
8421 int64_t Offset = (i - 3) * 16 + VarArgsFPOffset;
Dan Gohmanc76909a2009-09-25 20:36:54 +00008422 MachineMemOperand *MMO =
Evan Chengff89dcb2009-10-18 18:16:27 +00008423 F->getMachineMemOperand(
8424 PseudoSourceValue::getFixedStack(RegSaveFrameIndex),
8425 MachineMemOperand::MOStore, Offset,
8426 /*Size=*/16, /*Align=*/16);
Dan Gohmand6708ea2009-08-15 01:38:56 +00008427 BuildMI(XMMSaveMBB, DL, TII->get(X86::MOVAPSmr))
8428 .addFrameIndex(RegSaveFrameIndex)
8429 .addImm(/*Scale=*/1)
8430 .addReg(/*IndexReg=*/0)
8431 .addImm(/*Disp=*/Offset)
8432 .addReg(/*Segment=*/0)
8433 .addReg(MI->getOperand(i).getReg())
Dan Gohmanc76909a2009-09-25 20:36:54 +00008434 .addMemOperand(MMO);
Dan Gohmand6708ea2009-08-15 01:38:56 +00008435 }
8436
8437 F->DeleteMachineInstr(MI); // The pseudo instruction is gone now.
8438
8439 return EndMBB;
8440}
Mon P Wang63307c32008-05-05 19:05:59 +00008441
Evan Cheng60c07e12006-07-05 22:17:51 +00008442MachineBasicBlock *
Chris Lattner52600972009-09-02 05:57:00 +00008443X86TargetLowering::EmitLoweredSelect(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +00008444 MachineBasicBlock *BB) const {
Chris Lattner52600972009-09-02 05:57:00 +00008445 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
8446 DebugLoc DL = MI->getDebugLoc();
Daniel Dunbara279bc32009-09-20 02:20:51 +00008447
Chris Lattner52600972009-09-02 05:57:00 +00008448 // To "insert" a SELECT_CC instruction, we actually have to insert the
8449 // diamond control-flow pattern. The incoming instruction knows the
8450 // destination vreg to set, the condition code register to branch on, the
8451 // true/false values to select between, and a branch opcode to use.
8452 const BasicBlock *LLVM_BB = BB->getBasicBlock();
8453 MachineFunction::iterator It = BB;
8454 ++It;
Daniel Dunbara279bc32009-09-20 02:20:51 +00008455
Chris Lattner52600972009-09-02 05:57:00 +00008456 // thisMBB:
8457 // ...
8458 // TrueVal = ...
8459 // cmpTY ccX, r1, r2
8460 // bCC copy1MBB
8461 // fallthrough --> copy0MBB
8462 MachineBasicBlock *thisMBB = BB;
8463 MachineFunction *F = BB->getParent();
8464 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
8465 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
8466 unsigned Opc =
8467 X86::GetCondBranchFromCond((X86::CondCode)MI->getOperand(3).getImm());
Bill Wendling730c07e2010-06-25 20:48:10 +00008468
Chris Lattner52600972009-09-02 05:57:00 +00008469 BuildMI(BB, DL, TII->get(Opc)).addMBB(sinkMBB);
8470 F->insert(It, copy0MBB);
8471 F->insert(It, sinkMBB);
Bill Wendling730c07e2010-06-25 20:48:10 +00008472
Evan Chengce319102009-09-19 09:51:03 +00008473 // Update machine-CFG edges by first adding all successors of the current
Chris Lattner52600972009-09-02 05:57:00 +00008474 // block to the new block which will contain the Phi node for the select.
Daniel Dunbara279bc32009-09-20 02:20:51 +00008475 for (MachineBasicBlock::succ_iterator I = BB->succ_begin(),
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +00008476 E = BB->succ_end(); I != E; ++I)
Evan Chengce319102009-09-19 09:51:03 +00008477 sinkMBB->addSuccessor(*I);
Bill Wendling730c07e2010-06-25 20:48:10 +00008478
Evan Chengce319102009-09-19 09:51:03 +00008479 // Next, remove all successors of the current block, and add the true
8480 // and fallthrough blocks as its successors.
8481 while (!BB->succ_empty())
8482 BB->removeSuccessor(BB->succ_begin());
Bill Wendling730c07e2010-06-25 20:48:10 +00008483
Chris Lattner52600972009-09-02 05:57:00 +00008484 // Add the true and fallthrough blocks as its successors.
8485 BB->addSuccessor(copy0MBB);
8486 BB->addSuccessor(sinkMBB);
Daniel Dunbara279bc32009-09-20 02:20:51 +00008487
Bill Wendling730c07e2010-06-25 20:48:10 +00008488 // If the EFLAGS register isn't dead in the terminator, then claim that it's
8489 // live into the sink and copy blocks.
8490 const MachineFunction *MF = BB->getParent();
8491 const TargetRegisterInfo *TRI = MF->getTarget().getRegisterInfo();
8492 BitVector ReservedRegs = TRI->getReservedRegs(*MF);
8493 const MachineInstr *Term = BB->getFirstTerminator();
8494
8495 for (unsigned I = 0, E = Term->getNumOperands(); I != E; ++I) {
8496 const MachineOperand &MO = Term->getOperand(I);
8497 if (!MO.isReg() || MO.isKill() || MO.isDead()) continue;
8498 unsigned Reg = MO.getReg();
8499 if (Reg != X86::EFLAGS) continue;
8500 copy0MBB->addLiveIn(Reg);
8501 sinkMBB->addLiveIn(Reg);
8502 }
8503
Chris Lattner52600972009-09-02 05:57:00 +00008504 // copy0MBB:
8505 // %FalseValue = ...
8506 // # fallthrough to sinkMBB
Dan Gohman3335a222010-04-30 20:14:26 +00008507 copy0MBB->addSuccessor(sinkMBB);
Daniel Dunbara279bc32009-09-20 02:20:51 +00008508
Chris Lattner52600972009-09-02 05:57:00 +00008509 // sinkMBB:
8510 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
8511 // ...
Dan Gohman3335a222010-04-30 20:14:26 +00008512 BuildMI(sinkMBB, DL, TII->get(X86::PHI), MI->getOperand(0).getReg())
Chris Lattner52600972009-09-02 05:57:00 +00008513 .addReg(MI->getOperand(1).getReg()).addMBB(copy0MBB)
8514 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
8515
8516 F->DeleteMachineInstr(MI); // The pseudo instruction is gone now.
Dan Gohman3335a222010-04-30 20:14:26 +00008517 return sinkMBB;
Chris Lattner52600972009-09-02 05:57:00 +00008518}
8519
Anton Korobeynikov043f3c22010-03-06 19:32:29 +00008520MachineBasicBlock *
8521X86TargetLowering::EmitLoweredMingwAlloca(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +00008522 MachineBasicBlock *BB) const {
Anton Korobeynikov043f3c22010-03-06 19:32:29 +00008523 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
8524 DebugLoc DL = MI->getDebugLoc();
8525 MachineFunction *F = BB->getParent();
8526
8527 // The lowering is pretty easy: we're just emitting the call to _alloca. The
8528 // non-trivial part is impdef of ESP.
8529 // FIXME: The code should be tweaked as soon as we'll try to do codegen for
8530 // mingw-w64.
8531
8532 BuildMI(BB, DL, TII->get(X86::CALLpcrel32))
8533 .addExternalSymbol("_alloca")
8534 .addReg(X86::EAX, RegState::Implicit)
8535 .addReg(X86::ESP, RegState::Implicit)
8536 .addReg(X86::EAX, RegState::Define | RegState::Implicit)
8537 .addReg(X86::ESP, RegState::Define | RegState::Implicit);
8538
8539 F->DeleteMachineInstr(MI); // The pseudo instruction is gone now.
8540 return BB;
8541}
Chris Lattner52600972009-09-02 05:57:00 +00008542
8543MachineBasicBlock *
Eric Christopher30ef0e52010-06-03 04:07:48 +00008544X86TargetLowering::EmitLoweredTLSCall(MachineInstr *MI,
8545 MachineBasicBlock *BB) const {
8546 // This is pretty easy. We're taking the value that we received from
8547 // our load from the relocation, sticking it in either RDI (x86-64)
8548 // or EAX and doing an indirect call. The return value will then
8549 // be in the normal return register.
Eric Christopher54415362010-06-08 22:04:25 +00008550 const X86InstrInfo *TII
8551 = static_cast<const X86InstrInfo*>(getTargetMachine().getInstrInfo());
Eric Christopher30ef0e52010-06-03 04:07:48 +00008552 DebugLoc DL = MI->getDebugLoc();
8553 MachineFunction *F = BB->getParent();
8554
Eric Christopher54415362010-06-08 22:04:25 +00008555 assert(MI->getOperand(3).isGlobal() && "This should be a global");
8556
Eric Christopher30ef0e52010-06-03 04:07:48 +00008557 if (Subtarget->is64Bit()) {
Eric Christopher54415362010-06-08 22:04:25 +00008558 MachineInstrBuilder MIB = BuildMI(BB, DL, TII->get(X86::MOV64rm), X86::RDI)
8559 .addReg(X86::RIP)
8560 .addImm(0).addReg(0)
8561 .addGlobalAddress(MI->getOperand(3).getGlobal(), 0,
8562 MI->getOperand(3).getTargetFlags())
8563 .addReg(0);
Eric Christopher30ef0e52010-06-03 04:07:48 +00008564 MIB = BuildMI(BB, DL, TII->get(X86::CALL64m));
8565 addDirectMem(MIB, X86::RDI).addReg(0);
Eric Christopher61025492010-06-15 23:08:42 +00008566 } else if (getTargetMachine().getRelocationModel() != Reloc::PIC_) {
8567 MachineInstrBuilder MIB = BuildMI(BB, DL, TII->get(X86::MOV32rm), X86::EAX)
8568 .addReg(0)
8569 .addImm(0).addReg(0)
8570 .addGlobalAddress(MI->getOperand(3).getGlobal(), 0,
8571 MI->getOperand(3).getTargetFlags())
8572 .addReg(0);
8573 MIB = BuildMI(BB, DL, TII->get(X86::CALL32m));
8574 addDirectMem(MIB, X86::EAX).addReg(0);
Eric Christopher30ef0e52010-06-03 04:07:48 +00008575 } else {
Eric Christopher54415362010-06-08 22:04:25 +00008576 MachineInstrBuilder MIB = BuildMI(BB, DL, TII->get(X86::MOV32rm), X86::EAX)
8577 .addReg(TII->getGlobalBaseReg(F))
8578 .addImm(0).addReg(0)
8579 .addGlobalAddress(MI->getOperand(3).getGlobal(), 0,
8580 MI->getOperand(3).getTargetFlags())
8581 .addReg(0);
Eric Christopher30ef0e52010-06-03 04:07:48 +00008582 MIB = BuildMI(BB, DL, TII->get(X86::CALL32m));
8583 addDirectMem(MIB, X86::EAX).addReg(0);
8584 }
8585
8586 F->DeleteMachineInstr(MI); // The pseudo instruction is gone now.
8587 return BB;
8588}
8589
8590MachineBasicBlock *
Evan Chengff9b3732008-01-30 18:18:23 +00008591X86TargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +00008592 MachineBasicBlock *BB) const {
Evan Cheng60c07e12006-07-05 22:17:51 +00008593 switch (MI->getOpcode()) {
8594 default: assert(false && "Unexpected instr type to insert");
Anton Korobeynikov043f3c22010-03-06 19:32:29 +00008595 case X86::MINGW_ALLOCA:
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +00008596 return EmitLoweredMingwAlloca(MI, BB);
Eric Christopher30ef0e52010-06-03 04:07:48 +00008597 case X86::TLSCall_32:
8598 case X86::TLSCall_64:
8599 return EmitLoweredTLSCall(MI, BB);
Dan Gohmancbbea0f2009-08-27 00:14:12 +00008600 case X86::CMOV_GR8:
Mon P Wang9e5ecb82008-12-12 01:25:51 +00008601 case X86::CMOV_V1I64:
Evan Cheng60c07e12006-07-05 22:17:51 +00008602 case X86::CMOV_FR32:
8603 case X86::CMOV_FR64:
8604 case X86::CMOV_V4F32:
8605 case X86::CMOV_V2F64:
Chris Lattner52600972009-09-02 05:57:00 +00008606 case X86::CMOV_V2I64:
Chris Lattner314a1132010-03-14 18:31:44 +00008607 case X86::CMOV_GR16:
8608 case X86::CMOV_GR32:
8609 case X86::CMOV_RFP32:
8610 case X86::CMOV_RFP64:
8611 case X86::CMOV_RFP80:
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +00008612 return EmitLoweredSelect(MI, BB);
Evan Cheng60c07e12006-07-05 22:17:51 +00008613
Dale Johannesen849f2142007-07-03 00:53:03 +00008614 case X86::FP32_TO_INT16_IN_MEM:
8615 case X86::FP32_TO_INT32_IN_MEM:
8616 case X86::FP32_TO_INT64_IN_MEM:
8617 case X86::FP64_TO_INT16_IN_MEM:
8618 case X86::FP64_TO_INT32_IN_MEM:
Dale Johannesena996d522007-08-07 01:17:37 +00008619 case X86::FP64_TO_INT64_IN_MEM:
8620 case X86::FP80_TO_INT16_IN_MEM:
8621 case X86::FP80_TO_INT32_IN_MEM:
8622 case X86::FP80_TO_INT64_IN_MEM: {
Chris Lattner52600972009-09-02 05:57:00 +00008623 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
8624 DebugLoc DL = MI->getDebugLoc();
8625
Evan Cheng60c07e12006-07-05 22:17:51 +00008626 // Change the floating point control register to use "round towards zero"
8627 // mode when truncating to an integer value.
8628 MachineFunction *F = BB->getParent();
David Greene3f2bf852009-11-12 20:49:22 +00008629 int CWFrameIdx = F->getFrameInfo()->CreateStackObject(2, 2, false);
Chris Lattner52600972009-09-02 05:57:00 +00008630 addFrameReference(BuildMI(BB, DL, TII->get(X86::FNSTCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +00008631
8632 // Load the old value of the high byte of the control word...
8633 unsigned OldCW =
Chris Lattner84bc5422007-12-31 04:13:23 +00008634 F->getRegInfo().createVirtualRegister(X86::GR16RegisterClass);
Chris Lattner52600972009-09-02 05:57:00 +00008635 addFrameReference(BuildMI(BB, DL, TII->get(X86::MOV16rm), OldCW),
Dale Johannesene4d209d2009-02-03 20:21:25 +00008636 CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +00008637
8638 // Set the high part to be round to zero...
Chris Lattner52600972009-09-02 05:57:00 +00008639 addFrameReference(BuildMI(BB, DL, TII->get(X86::MOV16mi)), CWFrameIdx)
Evan Chengc0f64ff2006-11-27 23:37:22 +00008640 .addImm(0xC7F);
Evan Cheng60c07e12006-07-05 22:17:51 +00008641
8642 // Reload the modified control word now...
Chris Lattner52600972009-09-02 05:57:00 +00008643 addFrameReference(BuildMI(BB, DL, TII->get(X86::FLDCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +00008644
8645 // Restore the memory image of control word to original value
Chris Lattner52600972009-09-02 05:57:00 +00008646 addFrameReference(BuildMI(BB, DL, TII->get(X86::MOV16mr)), CWFrameIdx)
Evan Chengc0f64ff2006-11-27 23:37:22 +00008647 .addReg(OldCW);
Evan Cheng60c07e12006-07-05 22:17:51 +00008648
8649 // Get the X86 opcode to use.
8650 unsigned Opc;
8651 switch (MI->getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00008652 default: llvm_unreachable("illegal opcode!");
Dale Johannesene377d4d2007-07-04 21:07:47 +00008653 case X86::FP32_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m32; break;
8654 case X86::FP32_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m32; break;
8655 case X86::FP32_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m32; break;
8656 case X86::FP64_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m64; break;
8657 case X86::FP64_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m64; break;
8658 case X86::FP64_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m64; break;
Dale Johannesena996d522007-08-07 01:17:37 +00008659 case X86::FP80_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m80; break;
8660 case X86::FP80_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m80; break;
8661 case X86::FP80_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m80; break;
Evan Cheng60c07e12006-07-05 22:17:51 +00008662 }
8663
8664 X86AddressMode AM;
8665 MachineOperand &Op = MI->getOperand(0);
Dan Gohmand735b802008-10-03 15:45:36 +00008666 if (Op.isReg()) {
Evan Cheng60c07e12006-07-05 22:17:51 +00008667 AM.BaseType = X86AddressMode::RegBase;
8668 AM.Base.Reg = Op.getReg();
8669 } else {
8670 AM.BaseType = X86AddressMode::FrameIndexBase;
Chris Lattner8aa797a2007-12-30 23:10:15 +00008671 AM.Base.FrameIndex = Op.getIndex();
Evan Cheng60c07e12006-07-05 22:17:51 +00008672 }
8673 Op = MI->getOperand(1);
Dan Gohmand735b802008-10-03 15:45:36 +00008674 if (Op.isImm())
Chris Lattner7fbe9722006-10-20 17:42:20 +00008675 AM.Scale = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +00008676 Op = MI->getOperand(2);
Dan Gohmand735b802008-10-03 15:45:36 +00008677 if (Op.isImm())
Chris Lattner7fbe9722006-10-20 17:42:20 +00008678 AM.IndexReg = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +00008679 Op = MI->getOperand(3);
Dan Gohmand735b802008-10-03 15:45:36 +00008680 if (Op.isGlobal()) {
Evan Cheng60c07e12006-07-05 22:17:51 +00008681 AM.GV = Op.getGlobal();
8682 } else {
Chris Lattner7fbe9722006-10-20 17:42:20 +00008683 AM.Disp = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +00008684 }
Chris Lattner52600972009-09-02 05:57:00 +00008685 addFullAddress(BuildMI(BB, DL, TII->get(Opc)), AM)
Rafael Espindola8ef2b892009-04-08 08:09:33 +00008686 .addReg(MI->getOperand(X86AddrNumOperands).getReg());
Evan Cheng60c07e12006-07-05 22:17:51 +00008687
8688 // Reload the original control word now.
Chris Lattner52600972009-09-02 05:57:00 +00008689 addFrameReference(BuildMI(BB, DL, TII->get(X86::FLDCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +00008690
Dan Gohman8e5f2c62008-07-07 23:14:23 +00008691 F->DeleteMachineInstr(MI); // The pseudo instruction is gone now.
Evan Cheng60c07e12006-07-05 22:17:51 +00008692 return BB;
8693 }
Eric Christopherb120ab42009-08-18 22:50:32 +00008694 // String/text processing lowering.
8695 case X86::PCMPISTRM128REG:
8696 return EmitPCMP(MI, BB, 3, false /* in-mem */);
8697 case X86::PCMPISTRM128MEM:
8698 return EmitPCMP(MI, BB, 3, true /* in-mem */);
8699 case X86::PCMPESTRM128REG:
8700 return EmitPCMP(MI, BB, 5, false /* in mem */);
8701 case X86::PCMPESTRM128MEM:
8702 return EmitPCMP(MI, BB, 5, true /* in mem */);
8703
8704 // Atomic Lowering.
Mon P Wang63307c32008-05-05 19:05:59 +00008705 case X86::ATOMAND32:
8706 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND32rr,
Scott Michelfdc40a02009-02-17 22:15:04 +00008707 X86::AND32ri, X86::MOV32rm,
Dale Johannesen140be2d2008-08-19 18:47:28 +00008708 X86::LCMPXCHG32, X86::MOV32rr,
8709 X86::NOT32r, X86::EAX,
8710 X86::GR32RegisterClass);
Mon P Wang63307c32008-05-05 19:05:59 +00008711 case X86::ATOMOR32:
Scott Michelfdc40a02009-02-17 22:15:04 +00008712 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR32rr,
8713 X86::OR32ri, X86::MOV32rm,
Dale Johannesen140be2d2008-08-19 18:47:28 +00008714 X86::LCMPXCHG32, X86::MOV32rr,
8715 X86::NOT32r, X86::EAX,
8716 X86::GR32RegisterClass);
Mon P Wang63307c32008-05-05 19:05:59 +00008717 case X86::ATOMXOR32:
8718 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR32rr,
Scott Michelfdc40a02009-02-17 22:15:04 +00008719 X86::XOR32ri, X86::MOV32rm,
Dale Johannesen140be2d2008-08-19 18:47:28 +00008720 X86::LCMPXCHG32, X86::MOV32rr,
8721 X86::NOT32r, X86::EAX,
8722 X86::GR32RegisterClass);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00008723 case X86::ATOMNAND32:
8724 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND32rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +00008725 X86::AND32ri, X86::MOV32rm,
8726 X86::LCMPXCHG32, X86::MOV32rr,
8727 X86::NOT32r, X86::EAX,
8728 X86::GR32RegisterClass, true);
Mon P Wang63307c32008-05-05 19:05:59 +00008729 case X86::ATOMMIN32:
8730 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL32rr);
8731 case X86::ATOMMAX32:
8732 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG32rr);
8733 case X86::ATOMUMIN32:
8734 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB32rr);
8735 case X86::ATOMUMAX32:
8736 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA32rr);
Dale Johannesen140be2d2008-08-19 18:47:28 +00008737
8738 case X86::ATOMAND16:
8739 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND16rr,
8740 X86::AND16ri, X86::MOV16rm,
8741 X86::LCMPXCHG16, X86::MOV16rr,
8742 X86::NOT16r, X86::AX,
8743 X86::GR16RegisterClass);
8744 case X86::ATOMOR16:
Scott Michelfdc40a02009-02-17 22:15:04 +00008745 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR16rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +00008746 X86::OR16ri, X86::MOV16rm,
8747 X86::LCMPXCHG16, X86::MOV16rr,
8748 X86::NOT16r, X86::AX,
8749 X86::GR16RegisterClass);
8750 case X86::ATOMXOR16:
8751 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR16rr,
8752 X86::XOR16ri, X86::MOV16rm,
8753 X86::LCMPXCHG16, X86::MOV16rr,
8754 X86::NOT16r, X86::AX,
8755 X86::GR16RegisterClass);
8756 case X86::ATOMNAND16:
8757 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND16rr,
8758 X86::AND16ri, X86::MOV16rm,
8759 X86::LCMPXCHG16, X86::MOV16rr,
8760 X86::NOT16r, X86::AX,
8761 X86::GR16RegisterClass, true);
8762 case X86::ATOMMIN16:
8763 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL16rr);
8764 case X86::ATOMMAX16:
8765 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG16rr);
8766 case X86::ATOMUMIN16:
8767 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB16rr);
8768 case X86::ATOMUMAX16:
8769 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA16rr);
8770
8771 case X86::ATOMAND8:
8772 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND8rr,
8773 X86::AND8ri, X86::MOV8rm,
8774 X86::LCMPXCHG8, X86::MOV8rr,
8775 X86::NOT8r, X86::AL,
8776 X86::GR8RegisterClass);
8777 case X86::ATOMOR8:
Scott Michelfdc40a02009-02-17 22:15:04 +00008778 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR8rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +00008779 X86::OR8ri, X86::MOV8rm,
8780 X86::LCMPXCHG8, X86::MOV8rr,
8781 X86::NOT8r, X86::AL,
8782 X86::GR8RegisterClass);
8783 case X86::ATOMXOR8:
8784 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR8rr,
8785 X86::XOR8ri, X86::MOV8rm,
8786 X86::LCMPXCHG8, X86::MOV8rr,
8787 X86::NOT8r, X86::AL,
8788 X86::GR8RegisterClass);
8789 case X86::ATOMNAND8:
8790 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND8rr,
8791 X86::AND8ri, X86::MOV8rm,
8792 X86::LCMPXCHG8, X86::MOV8rr,
8793 X86::NOT8r, X86::AL,
8794 X86::GR8RegisterClass, true);
8795 // FIXME: There are no CMOV8 instructions; MIN/MAX need some other way.
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008796 // This group is for 64-bit host.
Dale Johannesena99e3842008-08-20 00:48:50 +00008797 case X86::ATOMAND64:
8798 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND64rr,
Scott Michelfdc40a02009-02-17 22:15:04 +00008799 X86::AND64ri32, X86::MOV64rm,
Dale Johannesena99e3842008-08-20 00:48:50 +00008800 X86::LCMPXCHG64, X86::MOV64rr,
8801 X86::NOT64r, X86::RAX,
8802 X86::GR64RegisterClass);
8803 case X86::ATOMOR64:
Scott Michelfdc40a02009-02-17 22:15:04 +00008804 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR64rr,
8805 X86::OR64ri32, X86::MOV64rm,
Dale Johannesena99e3842008-08-20 00:48:50 +00008806 X86::LCMPXCHG64, X86::MOV64rr,
8807 X86::NOT64r, X86::RAX,
8808 X86::GR64RegisterClass);
8809 case X86::ATOMXOR64:
8810 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR64rr,
Scott Michelfdc40a02009-02-17 22:15:04 +00008811 X86::XOR64ri32, X86::MOV64rm,
Dale Johannesena99e3842008-08-20 00:48:50 +00008812 X86::LCMPXCHG64, X86::MOV64rr,
8813 X86::NOT64r, X86::RAX,
8814 X86::GR64RegisterClass);
8815 case X86::ATOMNAND64:
8816 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND64rr,
8817 X86::AND64ri32, X86::MOV64rm,
8818 X86::LCMPXCHG64, X86::MOV64rr,
8819 X86::NOT64r, X86::RAX,
8820 X86::GR64RegisterClass, true);
8821 case X86::ATOMMIN64:
8822 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL64rr);
8823 case X86::ATOMMAX64:
8824 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG64rr);
8825 case X86::ATOMUMIN64:
8826 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB64rr);
8827 case X86::ATOMUMAX64:
8828 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA64rr);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008829
8830 // This group does 64-bit operations on a 32-bit host.
8831 case X86::ATOMAND6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00008832 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008833 X86::AND32rr, X86::AND32rr,
8834 X86::AND32ri, X86::AND32ri,
8835 false);
8836 case X86::ATOMOR6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00008837 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008838 X86::OR32rr, X86::OR32rr,
8839 X86::OR32ri, X86::OR32ri,
8840 false);
8841 case X86::ATOMXOR6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00008842 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008843 X86::XOR32rr, X86::XOR32rr,
8844 X86::XOR32ri, X86::XOR32ri,
8845 false);
8846 case X86::ATOMNAND6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00008847 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008848 X86::AND32rr, X86::AND32rr,
8849 X86::AND32ri, X86::AND32ri,
8850 true);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008851 case X86::ATOMADD6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00008852 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008853 X86::ADD32rr, X86::ADC32rr,
8854 X86::ADD32ri, X86::ADC32ri,
8855 false);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008856 case X86::ATOMSUB6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00008857 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008858 X86::SUB32rr, X86::SBB32rr,
8859 X86::SUB32ri, X86::SBB32ri,
8860 false);
Dale Johannesen880ae362008-10-03 22:25:52 +00008861 case X86::ATOMSWAP6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00008862 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen880ae362008-10-03 22:25:52 +00008863 X86::MOV32rr, X86::MOV32rr,
8864 X86::MOV32ri, X86::MOV32ri,
8865 false);
Dan Gohmand6708ea2009-08-15 01:38:56 +00008866 case X86::VASTART_SAVE_XMM_REGS:
8867 return EmitVAStartSaveXMMRegsWithCustomInserter(MI, BB);
Evan Cheng60c07e12006-07-05 22:17:51 +00008868 }
8869}
8870
8871//===----------------------------------------------------------------------===//
8872// X86 Optimization Hooks
8873//===----------------------------------------------------------------------===//
8874
Dan Gohman475871a2008-07-27 21:46:04 +00008875void X86TargetLowering::computeMaskedBitsForTargetNode(const SDValue Op,
Dan Gohman977a76f2008-02-13 22:28:48 +00008876 const APInt &Mask,
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00008877 APInt &KnownZero,
8878 APInt &KnownOne,
Dan Gohmanea859be2007-06-22 14:59:07 +00008879 const SelectionDAG &DAG,
Nate Begeman368e18d2006-02-16 21:11:51 +00008880 unsigned Depth) const {
Evan Cheng3a03ebb2005-12-21 23:05:39 +00008881 unsigned Opc = Op.getOpcode();
Evan Cheng865f0602006-04-05 06:11:20 +00008882 assert((Opc >= ISD::BUILTIN_OP_END ||
8883 Opc == ISD::INTRINSIC_WO_CHAIN ||
8884 Opc == ISD::INTRINSIC_W_CHAIN ||
8885 Opc == ISD::INTRINSIC_VOID) &&
8886 "Should use MaskedValueIsZero if you don't know whether Op"
8887 " is a target node!");
Evan Cheng3a03ebb2005-12-21 23:05:39 +00008888
Dan Gohmanf4f92f52008-02-13 23:07:24 +00008889 KnownZero = KnownOne = APInt(Mask.getBitWidth(), 0); // Don't know anything.
Evan Cheng3a03ebb2005-12-21 23:05:39 +00008890 switch (Opc) {
Evan Cheng865f0602006-04-05 06:11:20 +00008891 default: break;
Evan Cheng97d0e0e2009-02-02 09:15:04 +00008892 case X86ISD::ADD:
8893 case X86ISD::SUB:
8894 case X86ISD::SMUL:
8895 case X86ISD::UMUL:
Dan Gohman076aee32009-03-04 19:44:21 +00008896 case X86ISD::INC:
8897 case X86ISD::DEC:
Dan Gohmane220c4b2009-09-18 19:59:53 +00008898 case X86ISD::OR:
8899 case X86ISD::XOR:
8900 case X86ISD::AND:
Evan Cheng97d0e0e2009-02-02 09:15:04 +00008901 // These nodes' second result is a boolean.
8902 if (Op.getResNo() == 0)
8903 break;
8904 // Fallthrough
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00008905 case X86ISD::SETCC:
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00008906 KnownZero |= APInt::getHighBitsSet(Mask.getBitWidth(),
8907 Mask.getBitWidth() - 1);
Nate Begeman368e18d2006-02-16 21:11:51 +00008908 break;
Evan Cheng3a03ebb2005-12-21 23:05:39 +00008909 }
Evan Cheng3a03ebb2005-12-21 23:05:39 +00008910}
Chris Lattner259e97c2006-01-31 19:43:35 +00008911
Evan Cheng206ee9d2006-07-07 08:33:52 +00008912/// isGAPlusOffset - Returns true (and the GlobalValue and the offset) if the
Evan Chengad4196b2008-05-12 19:56:52 +00008913/// node is a GlobalAddress + offset.
8914bool X86TargetLowering::isGAPlusOffset(SDNode *N,
Dan Gohman46510a72010-04-15 01:51:59 +00008915 const GlobalValue* &GA,
8916 int64_t &Offset) const {
Evan Chengad4196b2008-05-12 19:56:52 +00008917 if (N->getOpcode() == X86ISD::Wrapper) {
8918 if (isa<GlobalAddressSDNode>(N->getOperand(0))) {
Evan Cheng206ee9d2006-07-07 08:33:52 +00008919 GA = cast<GlobalAddressSDNode>(N->getOperand(0))->getGlobal();
Dan Gohman6520e202008-10-18 02:06:02 +00008920 Offset = cast<GlobalAddressSDNode>(N->getOperand(0))->getOffset();
Evan Cheng206ee9d2006-07-07 08:33:52 +00008921 return true;
8922 }
Evan Cheng206ee9d2006-07-07 08:33:52 +00008923 }
Evan Chengad4196b2008-05-12 19:56:52 +00008924 return TargetLowering::isGAPlusOffset(N, GA, Offset);
Evan Cheng206ee9d2006-07-07 08:33:52 +00008925}
8926
Evan Cheng206ee9d2006-07-07 08:33:52 +00008927/// PerformShuffleCombine - Combine a vector_shuffle that is equal to
8928/// build_vector load1, load2, load3, load4, <0, 1, 2, 3> into a 128-bit load
8929/// if the load addresses are consecutive, non-overlapping, and in the right
Nate Begemanfdea31a2010-03-24 20:49:50 +00008930/// order.
Dan Gohman475871a2008-07-27 21:46:04 +00008931static SDValue PerformShuffleCombine(SDNode *N, SelectionDAG &DAG,
Nate Begeman9008ca62009-04-27 18:41:29 +00008932 const TargetLowering &TLI) {
Dale Johannesene4d209d2009-02-03 20:21:25 +00008933 DebugLoc dl = N->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00008934 EVT VT = N->getValueType(0);
Nate Begeman9008ca62009-04-27 18:41:29 +00008935 ShuffleVectorSDNode *SVN = cast<ShuffleVectorSDNode>(N);
Mon P Wang1e955802009-04-03 02:43:30 +00008936
Eli Friedman7a5e5552009-06-07 06:52:44 +00008937 if (VT.getSizeInBits() != 128)
8938 return SDValue();
8939
Nate Begemanfdea31a2010-03-24 20:49:50 +00008940 SmallVector<SDValue, 16> Elts;
8941 for (unsigned i = 0, e = VT.getVectorNumElements(); i != e; ++i)
8942 Elts.push_back(DAG.getShuffleScalarElt(SVN, i));
8943
8944 return EltsFromConsecutiveLoads(VT, Elts, dl, DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00008945}
Evan Chengd880b972008-05-09 21:53:03 +00008946
Dan Gohman1bbf72b2010-03-15 23:23:03 +00008947/// PerformShuffleCombine - Detect vector gather/scatter index generation
8948/// and convert it from being a bunch of shuffles and extracts to a simple
8949/// store and scalar loads to extract the elements.
8950static SDValue PerformEXTRACT_VECTOR_ELTCombine(SDNode *N, SelectionDAG &DAG,
8951 const TargetLowering &TLI) {
8952 SDValue InputVector = N->getOperand(0);
8953
8954 // Only operate on vectors of 4 elements, where the alternative shuffling
8955 // gets to be more expensive.
8956 if (InputVector.getValueType() != MVT::v4i32)
8957 return SDValue();
8958
8959 // Check whether every use of InputVector is an EXTRACT_VECTOR_ELT with a
8960 // single use which is a sign-extend or zero-extend, and all elements are
8961 // used.
8962 SmallVector<SDNode *, 4> Uses;
8963 unsigned ExtractedElements = 0;
8964 for (SDNode::use_iterator UI = InputVector.getNode()->use_begin(),
8965 UE = InputVector.getNode()->use_end(); UI != UE; ++UI) {
8966 if (UI.getUse().getResNo() != InputVector.getResNo())
8967 return SDValue();
8968
8969 SDNode *Extract = *UI;
8970 if (Extract->getOpcode() != ISD::EXTRACT_VECTOR_ELT)
8971 return SDValue();
8972
8973 if (Extract->getValueType(0) != MVT::i32)
8974 return SDValue();
8975 if (!Extract->hasOneUse())
8976 return SDValue();
8977 if (Extract->use_begin()->getOpcode() != ISD::SIGN_EXTEND &&
8978 Extract->use_begin()->getOpcode() != ISD::ZERO_EXTEND)
8979 return SDValue();
8980 if (!isa<ConstantSDNode>(Extract->getOperand(1)))
8981 return SDValue();
8982
8983 // Record which element was extracted.
8984 ExtractedElements |=
8985 1 << cast<ConstantSDNode>(Extract->getOperand(1))->getZExtValue();
8986
8987 Uses.push_back(Extract);
8988 }
8989
8990 // If not all the elements were used, this may not be worthwhile.
8991 if (ExtractedElements != 15)
8992 return SDValue();
8993
8994 // Ok, we've now decided to do the transformation.
8995 DebugLoc dl = InputVector.getDebugLoc();
8996
8997 // Store the value to a temporary stack slot.
8998 SDValue StackPtr = DAG.CreateStackTemporary(InputVector.getValueType());
8999 SDValue Ch = DAG.getStore(DAG.getEntryNode(), dl, InputVector, StackPtr, NULL, 0,
9000 false, false, 0);
9001
9002 // Replace each use (extract) with a load of the appropriate element.
9003 for (SmallVectorImpl<SDNode *>::iterator UI = Uses.begin(),
9004 UE = Uses.end(); UI != UE; ++UI) {
9005 SDNode *Extract = *UI;
9006
9007 // Compute the element's address.
9008 SDValue Idx = Extract->getOperand(1);
9009 unsigned EltSize =
9010 InputVector.getValueType().getVectorElementType().getSizeInBits()/8;
9011 uint64_t Offset = EltSize * cast<ConstantSDNode>(Idx)->getZExtValue();
9012 SDValue OffsetVal = DAG.getConstant(Offset, TLI.getPointerTy());
9013
9014 SDValue ScalarAddr = DAG.getNode(ISD::ADD, dl, Idx.getValueType(), OffsetVal, StackPtr);
9015
9016 // Load the scalar.
9017 SDValue LoadScalar = DAG.getLoad(Extract->getValueType(0), dl, Ch, ScalarAddr,
9018 NULL, 0, false, false, 0);
9019
9020 // Replace the exact with the load.
9021 DAG.ReplaceAllUsesOfValueWith(SDValue(Extract, 0), LoadScalar);
9022 }
9023
9024 // The replacement was made in place; don't return anything.
9025 return SDValue();
9026}
9027
Chris Lattner83e6c992006-10-04 06:57:07 +00009028/// PerformSELECTCombine - Do target-specific dag combines on SELECT nodes.
Dan Gohman475871a2008-07-27 21:46:04 +00009029static SDValue PerformSELECTCombine(SDNode *N, SelectionDAG &DAG,
Chris Lattner47b4ce82009-03-11 05:48:52 +00009030 const X86Subtarget *Subtarget) {
9031 DebugLoc DL = N->getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00009032 SDValue Cond = N->getOperand(0);
Chris Lattner47b4ce82009-03-11 05:48:52 +00009033 // Get the LHS/RHS of the select.
9034 SDValue LHS = N->getOperand(1);
9035 SDValue RHS = N->getOperand(2);
Eric Christopherfd179292009-08-27 18:07:15 +00009036
Dan Gohman670e5392009-09-21 18:03:22 +00009037 // If we have SSE[12] support, try to form min/max nodes. SSE min/max
Dan Gohman8ce05da2010-02-22 04:03:39 +00009038 // instructions match the semantics of the common C idiom x<y?x:y but not
9039 // x<=y?x:y, because of how they handle negative zero (which can be
9040 // ignored in unsafe-math mode).
Chris Lattner83e6c992006-10-04 06:57:07 +00009041 if (Subtarget->hasSSE2() &&
Owen Anderson825b72b2009-08-11 20:47:22 +00009042 (LHS.getValueType() == MVT::f32 || LHS.getValueType() == MVT::f64) &&
Chris Lattner47b4ce82009-03-11 05:48:52 +00009043 Cond.getOpcode() == ISD::SETCC) {
9044 ISD::CondCode CC = cast<CondCodeSDNode>(Cond.getOperand(2))->get();
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00009045
Chris Lattner47b4ce82009-03-11 05:48:52 +00009046 unsigned Opcode = 0;
Dan Gohman670e5392009-09-21 18:03:22 +00009047 // Check for x CC y ? x : y.
Dan Gohmane8326932010-02-24 06:52:40 +00009048 if (DAG.isEqualTo(LHS, Cond.getOperand(0)) &&
9049 DAG.isEqualTo(RHS, Cond.getOperand(1))) {
Chris Lattner47b4ce82009-03-11 05:48:52 +00009050 switch (CC) {
9051 default: break;
Dan Gohman670e5392009-09-21 18:03:22 +00009052 case ISD::SETULT:
Dan Gohmane8326932010-02-24 06:52:40 +00009053 // Converting this to a min would handle NaNs incorrectly, and swapping
9054 // the operands would cause it to handle comparisons between positive
9055 // and negative zero incorrectly.
9056 if (!FiniteOnlyFPMath() &&
9057 (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS))) {
9058 if (!UnsafeFPMath &&
9059 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS)))
9060 break;
9061 std::swap(LHS, RHS);
9062 }
Dan Gohman670e5392009-09-21 18:03:22 +00009063 Opcode = X86ISD::FMIN;
9064 break;
9065 case ISD::SETOLE:
Dan Gohmane8326932010-02-24 06:52:40 +00009066 // Converting this to a min would handle comparisons between positive
9067 // and negative zero incorrectly.
9068 if (!UnsafeFPMath &&
9069 !DAG.isKnownNeverZero(LHS) && !DAG.isKnownNeverZero(RHS))
9070 break;
Dan Gohman670e5392009-09-21 18:03:22 +00009071 Opcode = X86ISD::FMIN;
9072 break;
Chris Lattner47b4ce82009-03-11 05:48:52 +00009073 case ISD::SETULE:
Dan Gohmane8326932010-02-24 06:52:40 +00009074 // Converting this to a min would handle both negative zeros and NaNs
9075 // incorrectly, but we can swap the operands to fix both.
9076 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +00009077 case ISD::SETOLT:
Chris Lattner47b4ce82009-03-11 05:48:52 +00009078 case ISD::SETLT:
Dan Gohman670e5392009-09-21 18:03:22 +00009079 case ISD::SETLE:
Chris Lattner47b4ce82009-03-11 05:48:52 +00009080 Opcode = X86ISD::FMIN;
9081 break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00009082
Dan Gohman670e5392009-09-21 18:03:22 +00009083 case ISD::SETOGE:
Dan Gohmane8326932010-02-24 06:52:40 +00009084 // Converting this to a max would handle comparisons between positive
9085 // and negative zero incorrectly.
9086 if (!UnsafeFPMath &&
9087 !DAG.isKnownNeverZero(LHS) && !DAG.isKnownNeverZero(LHS))
9088 break;
Dan Gohman670e5392009-09-21 18:03:22 +00009089 Opcode = X86ISD::FMAX;
9090 break;
Chris Lattner47b4ce82009-03-11 05:48:52 +00009091 case ISD::SETUGT:
Dan Gohmane8326932010-02-24 06:52:40 +00009092 // Converting this to a max would handle NaNs incorrectly, and swapping
9093 // the operands would cause it to handle comparisons between positive
9094 // and negative zero incorrectly.
9095 if (!FiniteOnlyFPMath() &&
9096 (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS))) {
9097 if (!UnsafeFPMath &&
9098 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS)))
9099 break;
9100 std::swap(LHS, RHS);
9101 }
Dan Gohman670e5392009-09-21 18:03:22 +00009102 Opcode = X86ISD::FMAX;
9103 break;
9104 case ISD::SETUGE:
Dan Gohmane8326932010-02-24 06:52:40 +00009105 // Converting this to a max would handle both negative zeros and NaNs
9106 // incorrectly, but we can swap the operands to fix both.
9107 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +00009108 case ISD::SETOGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +00009109 case ISD::SETGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +00009110 case ISD::SETGE:
9111 Opcode = X86ISD::FMAX;
9112 break;
Chris Lattner83e6c992006-10-04 06:57:07 +00009113 }
Dan Gohman670e5392009-09-21 18:03:22 +00009114 // Check for x CC y ? y : x -- a min/max with reversed arms.
Dan Gohmane8326932010-02-24 06:52:40 +00009115 } else if (DAG.isEqualTo(LHS, Cond.getOperand(1)) &&
9116 DAG.isEqualTo(RHS, Cond.getOperand(0))) {
Chris Lattner47b4ce82009-03-11 05:48:52 +00009117 switch (CC) {
9118 default: break;
Dan Gohman670e5392009-09-21 18:03:22 +00009119 case ISD::SETOGE:
Dan Gohmane8326932010-02-24 06:52:40 +00009120 // Converting this to a min would handle comparisons between positive
9121 // and negative zero incorrectly, and swapping the operands would
9122 // cause it to handle NaNs incorrectly.
9123 if (!UnsafeFPMath &&
9124 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS))) {
9125 if (!FiniteOnlyFPMath() &&
9126 (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS)))
9127 break;
9128 std::swap(LHS, RHS);
9129 }
Dan Gohman670e5392009-09-21 18:03:22 +00009130 Opcode = X86ISD::FMIN;
Dan Gohman8d44b282009-09-03 20:34:31 +00009131 break;
Dan Gohman670e5392009-09-21 18:03:22 +00009132 case ISD::SETUGT:
Dan Gohmane8326932010-02-24 06:52:40 +00009133 // Converting this to a min would handle NaNs incorrectly.
9134 if (!UnsafeFPMath &&
9135 (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS)))
9136 break;
Dan Gohman670e5392009-09-21 18:03:22 +00009137 Opcode = X86ISD::FMIN;
9138 break;
9139 case ISD::SETUGE:
Dan Gohmane8326932010-02-24 06:52:40 +00009140 // Converting this to a min would handle both negative zeros and NaNs
9141 // incorrectly, but we can swap the operands to fix both.
9142 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +00009143 case ISD::SETOGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +00009144 case ISD::SETGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +00009145 case ISD::SETGE:
9146 Opcode = X86ISD::FMIN;
9147 break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00009148
Dan Gohman670e5392009-09-21 18:03:22 +00009149 case ISD::SETULT:
Dan Gohmane8326932010-02-24 06:52:40 +00009150 // Converting this to a max would handle NaNs incorrectly.
9151 if (!FiniteOnlyFPMath() &&
9152 (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS)))
9153 break;
Dan Gohman670e5392009-09-21 18:03:22 +00009154 Opcode = X86ISD::FMAX;
Dan Gohman8d44b282009-09-03 20:34:31 +00009155 break;
Dan Gohman670e5392009-09-21 18:03:22 +00009156 case ISD::SETOLE:
Dan Gohmane8326932010-02-24 06:52:40 +00009157 // Converting this to a max would handle comparisons between positive
9158 // and negative zero incorrectly, and swapping the operands would
9159 // cause it to handle NaNs incorrectly.
9160 if (!UnsafeFPMath &&
9161 !DAG.isKnownNeverZero(LHS) && !DAG.isKnownNeverZero(RHS)) {
9162 if (!FiniteOnlyFPMath() &&
9163 (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS)))
9164 break;
9165 std::swap(LHS, RHS);
9166 }
Dan Gohman670e5392009-09-21 18:03:22 +00009167 Opcode = X86ISD::FMAX;
9168 break;
9169 case ISD::SETULE:
Dan Gohmane8326932010-02-24 06:52:40 +00009170 // Converting this to a max would handle both negative zeros and NaNs
9171 // incorrectly, but we can swap the operands to fix both.
9172 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +00009173 case ISD::SETOLT:
Chris Lattner47b4ce82009-03-11 05:48:52 +00009174 case ISD::SETLT:
Dan Gohman670e5392009-09-21 18:03:22 +00009175 case ISD::SETLE:
Chris Lattner47b4ce82009-03-11 05:48:52 +00009176 Opcode = X86ISD::FMAX;
9177 break;
9178 }
Chris Lattner83e6c992006-10-04 06:57:07 +00009179 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00009180
Chris Lattner47b4ce82009-03-11 05:48:52 +00009181 if (Opcode)
9182 return DAG.getNode(Opcode, DL, N->getValueType(0), LHS, RHS);
Chris Lattner83e6c992006-10-04 06:57:07 +00009183 }
Eric Christopherfd179292009-08-27 18:07:15 +00009184
Chris Lattnerd1980a52009-03-12 06:52:53 +00009185 // If this is a select between two integer constants, try to do some
9186 // optimizations.
Chris Lattnercee56e72009-03-13 05:53:31 +00009187 if (ConstantSDNode *TrueC = dyn_cast<ConstantSDNode>(LHS)) {
9188 if (ConstantSDNode *FalseC = dyn_cast<ConstantSDNode>(RHS))
Chris Lattnerd1980a52009-03-12 06:52:53 +00009189 // Don't do this for crazy integer types.
9190 if (DAG.getTargetLoweringInfo().isTypeLegal(LHS.getValueType())) {
9191 // If this is efficiently invertible, canonicalize the LHSC/RHSC values
Chris Lattnercee56e72009-03-13 05:53:31 +00009192 // so that TrueC (the true value) is larger than FalseC.
Chris Lattnerd1980a52009-03-12 06:52:53 +00009193 bool NeedsCondInvert = false;
Eric Christopherfd179292009-08-27 18:07:15 +00009194
Chris Lattnercee56e72009-03-13 05:53:31 +00009195 if (TrueC->getAPIntValue().ult(FalseC->getAPIntValue()) &&
Chris Lattnerd1980a52009-03-12 06:52:53 +00009196 // Efficiently invertible.
9197 (Cond.getOpcode() == ISD::SETCC || // setcc -> invertible.
9198 (Cond.getOpcode() == ISD::XOR && // xor(X, C) -> invertible.
9199 isa<ConstantSDNode>(Cond.getOperand(1))))) {
9200 NeedsCondInvert = true;
Chris Lattnercee56e72009-03-13 05:53:31 +00009201 std::swap(TrueC, FalseC);
Chris Lattnerd1980a52009-03-12 06:52:53 +00009202 }
Eric Christopherfd179292009-08-27 18:07:15 +00009203
Chris Lattnerd1980a52009-03-12 06:52:53 +00009204 // Optimize C ? 8 : 0 -> zext(C) << 3. Likewise for any pow2/0.
Chris Lattnercee56e72009-03-13 05:53:31 +00009205 if (FalseC->getAPIntValue() == 0 &&
9206 TrueC->getAPIntValue().isPowerOf2()) {
Chris Lattnerd1980a52009-03-12 06:52:53 +00009207 if (NeedsCondInvert) // Invert the condition if needed.
9208 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
9209 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +00009210
Chris Lattnerd1980a52009-03-12 06:52:53 +00009211 // Zero extend the condition if needed.
9212 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, LHS.getValueType(), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +00009213
Chris Lattnercee56e72009-03-13 05:53:31 +00009214 unsigned ShAmt = TrueC->getAPIntValue().logBase2();
Chris Lattnerd1980a52009-03-12 06:52:53 +00009215 return DAG.getNode(ISD::SHL, DL, LHS.getValueType(), Cond,
Owen Anderson825b72b2009-08-11 20:47:22 +00009216 DAG.getConstant(ShAmt, MVT::i8));
Chris Lattnerd1980a52009-03-12 06:52:53 +00009217 }
Eric Christopherfd179292009-08-27 18:07:15 +00009218
Chris Lattner97a29a52009-03-13 05:22:11 +00009219 // Optimize Cond ? cst+1 : cst -> zext(setcc(C)+cst.
Chris Lattnercee56e72009-03-13 05:53:31 +00009220 if (FalseC->getAPIntValue()+1 == TrueC->getAPIntValue()) {
Chris Lattner97a29a52009-03-13 05:22:11 +00009221 if (NeedsCondInvert) // Invert the condition if needed.
9222 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
9223 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +00009224
Chris Lattner97a29a52009-03-13 05:22:11 +00009225 // Zero extend the condition if needed.
Chris Lattnercee56e72009-03-13 05:53:31 +00009226 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL,
9227 FalseC->getValueType(0), Cond);
Chris Lattner97a29a52009-03-13 05:22:11 +00009228 return DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
Chris Lattnercee56e72009-03-13 05:53:31 +00009229 SDValue(FalseC, 0));
Chris Lattner97a29a52009-03-13 05:22:11 +00009230 }
Eric Christopherfd179292009-08-27 18:07:15 +00009231
Chris Lattnercee56e72009-03-13 05:53:31 +00009232 // Optimize cases that will turn into an LEA instruction. This requires
9233 // an i32 or i64 and an efficient multiplier (1, 2, 3, 4, 5, 8, 9).
Owen Anderson825b72b2009-08-11 20:47:22 +00009234 if (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i64) {
Chris Lattnercee56e72009-03-13 05:53:31 +00009235 uint64_t Diff = TrueC->getZExtValue()-FalseC->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +00009236 if (N->getValueType(0) == MVT::i32) Diff = (unsigned)Diff;
Eric Christopherfd179292009-08-27 18:07:15 +00009237
Chris Lattnercee56e72009-03-13 05:53:31 +00009238 bool isFastMultiplier = false;
9239 if (Diff < 10) {
9240 switch ((unsigned char)Diff) {
9241 default: break;
9242 case 1: // result = add base, cond
9243 case 2: // result = lea base( , cond*2)
9244 case 3: // result = lea base(cond, cond*2)
9245 case 4: // result = lea base( , cond*4)
9246 case 5: // result = lea base(cond, cond*4)
9247 case 8: // result = lea base( , cond*8)
9248 case 9: // result = lea base(cond, cond*8)
9249 isFastMultiplier = true;
9250 break;
9251 }
9252 }
Eric Christopherfd179292009-08-27 18:07:15 +00009253
Chris Lattnercee56e72009-03-13 05:53:31 +00009254 if (isFastMultiplier) {
9255 APInt Diff = TrueC->getAPIntValue()-FalseC->getAPIntValue();
9256 if (NeedsCondInvert) // Invert the condition if needed.
9257 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
9258 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +00009259
Chris Lattnercee56e72009-03-13 05:53:31 +00009260 // Zero extend the condition if needed.
9261 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, FalseC->getValueType(0),
9262 Cond);
9263 // Scale the condition by the difference.
9264 if (Diff != 1)
9265 Cond = DAG.getNode(ISD::MUL, DL, Cond.getValueType(), Cond,
9266 DAG.getConstant(Diff, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +00009267
Chris Lattnercee56e72009-03-13 05:53:31 +00009268 // Add the base if non-zero.
9269 if (FalseC->getAPIntValue() != 0)
9270 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
9271 SDValue(FalseC, 0));
9272 return Cond;
9273 }
Eric Christopherfd179292009-08-27 18:07:15 +00009274 }
Chris Lattnerd1980a52009-03-12 06:52:53 +00009275 }
9276 }
Eric Christopherfd179292009-08-27 18:07:15 +00009277
Dan Gohman475871a2008-07-27 21:46:04 +00009278 return SDValue();
Chris Lattner83e6c992006-10-04 06:57:07 +00009279}
9280
Chris Lattnerd1980a52009-03-12 06:52:53 +00009281/// Optimize X86ISD::CMOV [LHS, RHS, CONDCODE (e.g. X86::COND_NE), CONDVAL]
9282static SDValue PerformCMOVCombine(SDNode *N, SelectionDAG &DAG,
9283 TargetLowering::DAGCombinerInfo &DCI) {
9284 DebugLoc DL = N->getDebugLoc();
Eric Christopherfd179292009-08-27 18:07:15 +00009285
Chris Lattnerd1980a52009-03-12 06:52:53 +00009286 // If the flag operand isn't dead, don't touch this CMOV.
9287 if (N->getNumValues() == 2 && !SDValue(N, 1).use_empty())
9288 return SDValue();
Eric Christopherfd179292009-08-27 18:07:15 +00009289
Chris Lattnerd1980a52009-03-12 06:52:53 +00009290 // If this is a select between two integer constants, try to do some
9291 // optimizations. Note that the operands are ordered the opposite of SELECT
9292 // operands.
9293 if (ConstantSDNode *TrueC = dyn_cast<ConstantSDNode>(N->getOperand(1))) {
9294 if (ConstantSDNode *FalseC = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
9295 // Canonicalize the TrueC/FalseC values so that TrueC (the true value) is
9296 // larger than FalseC (the false value).
9297 X86::CondCode CC = (X86::CondCode)N->getConstantOperandVal(2);
Eric Christopherfd179292009-08-27 18:07:15 +00009298
Chris Lattnerd1980a52009-03-12 06:52:53 +00009299 if (TrueC->getAPIntValue().ult(FalseC->getAPIntValue())) {
9300 CC = X86::GetOppositeBranchCondition(CC);
9301 std::swap(TrueC, FalseC);
9302 }
Eric Christopherfd179292009-08-27 18:07:15 +00009303
Chris Lattnerd1980a52009-03-12 06:52:53 +00009304 // Optimize C ? 8 : 0 -> zext(setcc(C)) << 3. Likewise for any pow2/0.
Chris Lattnercee56e72009-03-13 05:53:31 +00009305 // This is efficient for any integer data type (including i8/i16) and
9306 // shift amount.
Chris Lattnerd1980a52009-03-12 06:52:53 +00009307 if (FalseC->getAPIntValue() == 0 && TrueC->getAPIntValue().isPowerOf2()) {
9308 SDValue Cond = N->getOperand(3);
Owen Anderson825b72b2009-08-11 20:47:22 +00009309 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
9310 DAG.getConstant(CC, MVT::i8), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +00009311
Chris Lattnerd1980a52009-03-12 06:52:53 +00009312 // Zero extend the condition if needed.
9313 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, TrueC->getValueType(0), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +00009314
Chris Lattnerd1980a52009-03-12 06:52:53 +00009315 unsigned ShAmt = TrueC->getAPIntValue().logBase2();
9316 Cond = DAG.getNode(ISD::SHL, DL, Cond.getValueType(), Cond,
Owen Anderson825b72b2009-08-11 20:47:22 +00009317 DAG.getConstant(ShAmt, MVT::i8));
Chris Lattnerd1980a52009-03-12 06:52:53 +00009318 if (N->getNumValues() == 2) // Dead flag value?
9319 return DCI.CombineTo(N, Cond, SDValue());
9320 return Cond;
9321 }
Eric Christopherfd179292009-08-27 18:07:15 +00009322
Chris Lattnercee56e72009-03-13 05:53:31 +00009323 // Optimize Cond ? cst+1 : cst -> zext(setcc(C)+cst. This is efficient
9324 // for any integer data type, including i8/i16.
Chris Lattner97a29a52009-03-13 05:22:11 +00009325 if (FalseC->getAPIntValue()+1 == TrueC->getAPIntValue()) {
9326 SDValue Cond = N->getOperand(3);
Owen Anderson825b72b2009-08-11 20:47:22 +00009327 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
9328 DAG.getConstant(CC, MVT::i8), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +00009329
Chris Lattner97a29a52009-03-13 05:22:11 +00009330 // Zero extend the condition if needed.
Chris Lattnercee56e72009-03-13 05:53:31 +00009331 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL,
9332 FalseC->getValueType(0), Cond);
Chris Lattner97a29a52009-03-13 05:22:11 +00009333 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
9334 SDValue(FalseC, 0));
Eric Christopherfd179292009-08-27 18:07:15 +00009335
Chris Lattner97a29a52009-03-13 05:22:11 +00009336 if (N->getNumValues() == 2) // Dead flag value?
9337 return DCI.CombineTo(N, Cond, SDValue());
9338 return Cond;
9339 }
Eric Christopherfd179292009-08-27 18:07:15 +00009340
Chris Lattnercee56e72009-03-13 05:53:31 +00009341 // Optimize cases that will turn into an LEA instruction. This requires
9342 // an i32 or i64 and an efficient multiplier (1, 2, 3, 4, 5, 8, 9).
Owen Anderson825b72b2009-08-11 20:47:22 +00009343 if (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i64) {
Chris Lattnercee56e72009-03-13 05:53:31 +00009344 uint64_t Diff = TrueC->getZExtValue()-FalseC->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +00009345 if (N->getValueType(0) == MVT::i32) Diff = (unsigned)Diff;
Eric Christopherfd179292009-08-27 18:07:15 +00009346
Chris Lattnercee56e72009-03-13 05:53:31 +00009347 bool isFastMultiplier = false;
9348 if (Diff < 10) {
9349 switch ((unsigned char)Diff) {
9350 default: break;
9351 case 1: // result = add base, cond
9352 case 2: // result = lea base( , cond*2)
9353 case 3: // result = lea base(cond, cond*2)
9354 case 4: // result = lea base( , cond*4)
9355 case 5: // result = lea base(cond, cond*4)
9356 case 8: // result = lea base( , cond*8)
9357 case 9: // result = lea base(cond, cond*8)
9358 isFastMultiplier = true;
9359 break;
9360 }
9361 }
Eric Christopherfd179292009-08-27 18:07:15 +00009362
Chris Lattnercee56e72009-03-13 05:53:31 +00009363 if (isFastMultiplier) {
9364 APInt Diff = TrueC->getAPIntValue()-FalseC->getAPIntValue();
9365 SDValue Cond = N->getOperand(3);
Owen Anderson825b72b2009-08-11 20:47:22 +00009366 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
9367 DAG.getConstant(CC, MVT::i8), Cond);
Chris Lattnercee56e72009-03-13 05:53:31 +00009368 // Zero extend the condition if needed.
9369 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, FalseC->getValueType(0),
9370 Cond);
9371 // Scale the condition by the difference.
9372 if (Diff != 1)
9373 Cond = DAG.getNode(ISD::MUL, DL, Cond.getValueType(), Cond,
9374 DAG.getConstant(Diff, Cond.getValueType()));
9375
9376 // Add the base if non-zero.
9377 if (FalseC->getAPIntValue() != 0)
9378 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
9379 SDValue(FalseC, 0));
9380 if (N->getNumValues() == 2) // Dead flag value?
9381 return DCI.CombineTo(N, Cond, SDValue());
9382 return Cond;
9383 }
Eric Christopherfd179292009-08-27 18:07:15 +00009384 }
Chris Lattnerd1980a52009-03-12 06:52:53 +00009385 }
9386 }
9387 return SDValue();
9388}
9389
9390
Evan Cheng0b0cd912009-03-28 05:57:29 +00009391/// PerformMulCombine - Optimize a single multiply with constant into two
9392/// in order to implement it with two cheaper instructions, e.g.
9393/// LEA + SHL, LEA + LEA.
9394static SDValue PerformMulCombine(SDNode *N, SelectionDAG &DAG,
9395 TargetLowering::DAGCombinerInfo &DCI) {
Evan Cheng0b0cd912009-03-28 05:57:29 +00009396 if (DCI.isBeforeLegalize() || DCI.isCalledByLegalizer())
9397 return SDValue();
9398
Owen Andersone50ed302009-08-10 22:56:29 +00009399 EVT VT = N->getValueType(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00009400 if (VT != MVT::i64)
Evan Cheng0b0cd912009-03-28 05:57:29 +00009401 return SDValue();
9402
9403 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(1));
9404 if (!C)
9405 return SDValue();
9406 uint64_t MulAmt = C->getZExtValue();
9407 if (isPowerOf2_64(MulAmt) || MulAmt == 3 || MulAmt == 5 || MulAmt == 9)
9408 return SDValue();
9409
9410 uint64_t MulAmt1 = 0;
9411 uint64_t MulAmt2 = 0;
9412 if ((MulAmt % 9) == 0) {
9413 MulAmt1 = 9;
9414 MulAmt2 = MulAmt / 9;
9415 } else if ((MulAmt % 5) == 0) {
9416 MulAmt1 = 5;
9417 MulAmt2 = MulAmt / 5;
9418 } else if ((MulAmt % 3) == 0) {
9419 MulAmt1 = 3;
9420 MulAmt2 = MulAmt / 3;
9421 }
9422 if (MulAmt2 &&
9423 (isPowerOf2_64(MulAmt2) || MulAmt2 == 3 || MulAmt2 == 5 || MulAmt2 == 9)){
9424 DebugLoc DL = N->getDebugLoc();
9425
9426 if (isPowerOf2_64(MulAmt2) &&
9427 !(N->hasOneUse() && N->use_begin()->getOpcode() == ISD::ADD))
9428 // If second multiplifer is pow2, issue it first. We want the multiply by
9429 // 3, 5, or 9 to be folded into the addressing mode unless the lone use
9430 // is an add.
9431 std::swap(MulAmt1, MulAmt2);
9432
9433 SDValue NewMul;
Eric Christopherfd179292009-08-27 18:07:15 +00009434 if (isPowerOf2_64(MulAmt1))
Evan Cheng0b0cd912009-03-28 05:57:29 +00009435 NewMul = DAG.getNode(ISD::SHL, DL, VT, N->getOperand(0),
Owen Anderson825b72b2009-08-11 20:47:22 +00009436 DAG.getConstant(Log2_64(MulAmt1), MVT::i8));
Evan Cheng0b0cd912009-03-28 05:57:29 +00009437 else
Evan Cheng73f24c92009-03-30 21:36:47 +00009438 NewMul = DAG.getNode(X86ISD::MUL_IMM, DL, VT, N->getOperand(0),
Evan Cheng0b0cd912009-03-28 05:57:29 +00009439 DAG.getConstant(MulAmt1, VT));
9440
Eric Christopherfd179292009-08-27 18:07:15 +00009441 if (isPowerOf2_64(MulAmt2))
Evan Cheng0b0cd912009-03-28 05:57:29 +00009442 NewMul = DAG.getNode(ISD::SHL, DL, VT, NewMul,
Owen Anderson825b72b2009-08-11 20:47:22 +00009443 DAG.getConstant(Log2_64(MulAmt2), MVT::i8));
Eric Christopherfd179292009-08-27 18:07:15 +00009444 else
Evan Cheng73f24c92009-03-30 21:36:47 +00009445 NewMul = DAG.getNode(X86ISD::MUL_IMM, DL, VT, NewMul,
Evan Cheng0b0cd912009-03-28 05:57:29 +00009446 DAG.getConstant(MulAmt2, VT));
9447
9448 // Do not add new nodes to DAG combiner worklist.
9449 DCI.CombineTo(N, NewMul, false);
9450 }
9451 return SDValue();
9452}
9453
Evan Chengad9c0a32009-12-15 00:53:42 +00009454static SDValue PerformSHLCombine(SDNode *N, SelectionDAG &DAG) {
9455 SDValue N0 = N->getOperand(0);
9456 SDValue N1 = N->getOperand(1);
9457 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1);
9458 EVT VT = N0.getValueType();
9459
9460 // fold (shl (and (setcc_c), c1), c2) -> (and setcc_c, (c1 << c2))
9461 // since the result of setcc_c is all zero's or all ones.
9462 if (N1C && N0.getOpcode() == ISD::AND &&
9463 N0.getOperand(1).getOpcode() == ISD::Constant) {
9464 SDValue N00 = N0.getOperand(0);
9465 if (N00.getOpcode() == X86ISD::SETCC_CARRY ||
9466 ((N00.getOpcode() == ISD::ANY_EXTEND ||
9467 N00.getOpcode() == ISD::ZERO_EXTEND) &&
9468 N00.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY)) {
9469 APInt Mask = cast<ConstantSDNode>(N0.getOperand(1))->getAPIntValue();
9470 APInt ShAmt = N1C->getAPIntValue();
9471 Mask = Mask.shl(ShAmt);
9472 if (Mask != 0)
9473 return DAG.getNode(ISD::AND, N->getDebugLoc(), VT,
9474 N00, DAG.getConstant(Mask, VT));
9475 }
9476 }
9477
9478 return SDValue();
9479}
Evan Cheng0b0cd912009-03-28 05:57:29 +00009480
Nate Begeman740ab032009-01-26 00:52:55 +00009481/// PerformShiftCombine - Transforms vector shift nodes to use vector shifts
9482/// when possible.
9483static SDValue PerformShiftCombine(SDNode* N, SelectionDAG &DAG,
9484 const X86Subtarget *Subtarget) {
Evan Chengad9c0a32009-12-15 00:53:42 +00009485 EVT VT = N->getValueType(0);
9486 if (!VT.isVector() && VT.isInteger() &&
9487 N->getOpcode() == ISD::SHL)
9488 return PerformSHLCombine(N, DAG);
9489
Nate Begeman740ab032009-01-26 00:52:55 +00009490 // On X86 with SSE2 support, we can transform this to a vector shift if
9491 // all elements are shifted by the same amount. We can't do this in legalize
9492 // because the a constant vector is typically transformed to a constant pool
9493 // so we have no knowledge of the shift amount.
Nate Begemanc2fd67f2009-01-26 03:15:31 +00009494 if (!Subtarget->hasSSE2())
9495 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00009496
Owen Anderson825b72b2009-08-11 20:47:22 +00009497 if (VT != MVT::v2i64 && VT != MVT::v4i32 && VT != MVT::v8i16)
Nate Begemanc2fd67f2009-01-26 03:15:31 +00009498 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00009499
Mon P Wang3becd092009-01-28 08:12:05 +00009500 SDValue ShAmtOp = N->getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +00009501 EVT EltVT = VT.getVectorElementType();
Chris Lattner47b4ce82009-03-11 05:48:52 +00009502 DebugLoc DL = N->getDebugLoc();
Mon P Wangefa42202009-09-03 19:56:25 +00009503 SDValue BaseShAmt = SDValue();
Mon P Wang3becd092009-01-28 08:12:05 +00009504 if (ShAmtOp.getOpcode() == ISD::BUILD_VECTOR) {
9505 unsigned NumElts = VT.getVectorNumElements();
9506 unsigned i = 0;
9507 for (; i != NumElts; ++i) {
9508 SDValue Arg = ShAmtOp.getOperand(i);
9509 if (Arg.getOpcode() == ISD::UNDEF) continue;
9510 BaseShAmt = Arg;
9511 break;
9512 }
9513 for (; i != NumElts; ++i) {
9514 SDValue Arg = ShAmtOp.getOperand(i);
9515 if (Arg.getOpcode() == ISD::UNDEF) continue;
9516 if (Arg != BaseShAmt) {
9517 return SDValue();
9518 }
9519 }
9520 } else if (ShAmtOp.getOpcode() == ISD::VECTOR_SHUFFLE &&
Nate Begeman9008ca62009-04-27 18:41:29 +00009521 cast<ShuffleVectorSDNode>(ShAmtOp)->isSplat()) {
Mon P Wangefa42202009-09-03 19:56:25 +00009522 SDValue InVec = ShAmtOp.getOperand(0);
9523 if (InVec.getOpcode() == ISD::BUILD_VECTOR) {
9524 unsigned NumElts = InVec.getValueType().getVectorNumElements();
9525 unsigned i = 0;
9526 for (; i != NumElts; ++i) {
9527 SDValue Arg = InVec.getOperand(i);
9528 if (Arg.getOpcode() == ISD::UNDEF) continue;
9529 BaseShAmt = Arg;
9530 break;
9531 }
9532 } else if (InVec.getOpcode() == ISD::INSERT_VECTOR_ELT) {
9533 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(InVec.getOperand(2))) {
Evan Chengae3ecf92010-02-16 21:09:44 +00009534 unsigned SplatIdx= cast<ShuffleVectorSDNode>(ShAmtOp)->getSplatIndex();
Mon P Wangefa42202009-09-03 19:56:25 +00009535 if (C->getZExtValue() == SplatIdx)
9536 BaseShAmt = InVec.getOperand(1);
9537 }
9538 }
9539 if (BaseShAmt.getNode() == 0)
9540 BaseShAmt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL, EltVT, ShAmtOp,
9541 DAG.getIntPtrConstant(0));
Mon P Wang3becd092009-01-28 08:12:05 +00009542 } else
Nate Begemanc2fd67f2009-01-26 03:15:31 +00009543 return SDValue();
Nate Begeman740ab032009-01-26 00:52:55 +00009544
Mon P Wangefa42202009-09-03 19:56:25 +00009545 // The shift amount is an i32.
Owen Anderson825b72b2009-08-11 20:47:22 +00009546 if (EltVT.bitsGT(MVT::i32))
9547 BaseShAmt = DAG.getNode(ISD::TRUNCATE, DL, MVT::i32, BaseShAmt);
9548 else if (EltVT.bitsLT(MVT::i32))
Mon P Wangefa42202009-09-03 19:56:25 +00009549 BaseShAmt = DAG.getNode(ISD::ZERO_EXTEND, DL, MVT::i32, BaseShAmt);
Nate Begeman740ab032009-01-26 00:52:55 +00009550
Nate Begemanc2fd67f2009-01-26 03:15:31 +00009551 // The shift amount is identical so we can do a vector shift.
9552 SDValue ValOp = N->getOperand(0);
9553 switch (N->getOpcode()) {
9554 default:
Torok Edwinc23197a2009-07-14 16:55:14 +00009555 llvm_unreachable("Unknown shift opcode!");
Nate Begemanc2fd67f2009-01-26 03:15:31 +00009556 break;
9557 case ISD::SHL:
Owen Anderson825b72b2009-08-11 20:47:22 +00009558 if (VT == MVT::v2i64)
Chris Lattner47b4ce82009-03-11 05:48:52 +00009559 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009560 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00009561 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +00009562 if (VT == MVT::v4i32)
Chris Lattner47b4ce82009-03-11 05:48:52 +00009563 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009564 DAG.getConstant(Intrinsic::x86_sse2_pslli_d, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00009565 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +00009566 if (VT == MVT::v8i16)
Chris Lattner47b4ce82009-03-11 05:48:52 +00009567 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009568 DAG.getConstant(Intrinsic::x86_sse2_pslli_w, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00009569 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +00009570 break;
9571 case ISD::SRA:
Owen Anderson825b72b2009-08-11 20:47:22 +00009572 if (VT == MVT::v4i32)
Chris Lattner47b4ce82009-03-11 05:48:52 +00009573 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009574 DAG.getConstant(Intrinsic::x86_sse2_psrai_d, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00009575 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +00009576 if (VT == MVT::v8i16)
Chris Lattner47b4ce82009-03-11 05:48:52 +00009577 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009578 DAG.getConstant(Intrinsic::x86_sse2_psrai_w, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00009579 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +00009580 break;
9581 case ISD::SRL:
Owen Anderson825b72b2009-08-11 20:47:22 +00009582 if (VT == MVT::v2i64)
Chris Lattner47b4ce82009-03-11 05:48:52 +00009583 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009584 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00009585 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +00009586 if (VT == MVT::v4i32)
Chris Lattner47b4ce82009-03-11 05:48:52 +00009587 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009588 DAG.getConstant(Intrinsic::x86_sse2_psrli_d, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00009589 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +00009590 if (VT == MVT::v8i16)
Chris Lattner47b4ce82009-03-11 05:48:52 +00009591 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009592 DAG.getConstant(Intrinsic::x86_sse2_psrli_w, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00009593 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +00009594 break;
Nate Begeman740ab032009-01-26 00:52:55 +00009595 }
9596 return SDValue();
9597}
9598
Evan Cheng760d1942010-01-04 21:22:48 +00009599static SDValue PerformOrCombine(SDNode *N, SelectionDAG &DAG,
Evan Cheng8b1190a2010-04-28 01:18:01 +00009600 TargetLowering::DAGCombinerInfo &DCI,
Evan Cheng760d1942010-01-04 21:22:48 +00009601 const X86Subtarget *Subtarget) {
Evan Cheng39cfeec2010-04-28 02:25:18 +00009602 if (DCI.isBeforeLegalizeOps())
Evan Cheng8b1190a2010-04-28 01:18:01 +00009603 return SDValue();
9604
Evan Cheng760d1942010-01-04 21:22:48 +00009605 EVT VT = N->getValueType(0);
Evan Cheng8b1190a2010-04-28 01:18:01 +00009606 if (VT != MVT::i16 && VT != MVT::i32 && VT != MVT::i64)
Evan Cheng760d1942010-01-04 21:22:48 +00009607 return SDValue();
9608
9609 // fold (or (x << c) | (y >> (64 - c))) ==> (shld64 x, y, c)
9610 SDValue N0 = N->getOperand(0);
9611 SDValue N1 = N->getOperand(1);
9612 if (N0.getOpcode() == ISD::SRL && N1.getOpcode() == ISD::SHL)
9613 std::swap(N0, N1);
9614 if (N0.getOpcode() != ISD::SHL || N1.getOpcode() != ISD::SRL)
9615 return SDValue();
Evan Cheng8b1190a2010-04-28 01:18:01 +00009616 if (!N0.hasOneUse() || !N1.hasOneUse())
9617 return SDValue();
Evan Cheng760d1942010-01-04 21:22:48 +00009618
9619 SDValue ShAmt0 = N0.getOperand(1);
9620 if (ShAmt0.getValueType() != MVT::i8)
9621 return SDValue();
9622 SDValue ShAmt1 = N1.getOperand(1);
9623 if (ShAmt1.getValueType() != MVT::i8)
9624 return SDValue();
9625 if (ShAmt0.getOpcode() == ISD::TRUNCATE)
9626 ShAmt0 = ShAmt0.getOperand(0);
9627 if (ShAmt1.getOpcode() == ISD::TRUNCATE)
9628 ShAmt1 = ShAmt1.getOperand(0);
9629
9630 DebugLoc DL = N->getDebugLoc();
9631 unsigned Opc = X86ISD::SHLD;
9632 SDValue Op0 = N0.getOperand(0);
9633 SDValue Op1 = N1.getOperand(0);
9634 if (ShAmt0.getOpcode() == ISD::SUB) {
9635 Opc = X86ISD::SHRD;
9636 std::swap(Op0, Op1);
9637 std::swap(ShAmt0, ShAmt1);
9638 }
9639
Evan Cheng8b1190a2010-04-28 01:18:01 +00009640 unsigned Bits = VT.getSizeInBits();
Evan Cheng760d1942010-01-04 21:22:48 +00009641 if (ShAmt1.getOpcode() == ISD::SUB) {
9642 SDValue Sum = ShAmt1.getOperand(0);
9643 if (ConstantSDNode *SumC = dyn_cast<ConstantSDNode>(Sum)) {
Dan Gohman4e39e9d2010-06-24 14:30:44 +00009644 SDValue ShAmt1Op1 = ShAmt1.getOperand(1);
9645 if (ShAmt1Op1.getNode()->getOpcode() == ISD::TRUNCATE)
9646 ShAmt1Op1 = ShAmt1Op1.getOperand(0);
9647 if (SumC->getSExtValue() == Bits && ShAmt1Op1 == ShAmt0)
Evan Cheng760d1942010-01-04 21:22:48 +00009648 return DAG.getNode(Opc, DL, VT,
9649 Op0, Op1,
9650 DAG.getNode(ISD::TRUNCATE, DL,
9651 MVT::i8, ShAmt0));
9652 }
9653 } else if (ConstantSDNode *ShAmt1C = dyn_cast<ConstantSDNode>(ShAmt1)) {
9654 ConstantSDNode *ShAmt0C = dyn_cast<ConstantSDNode>(ShAmt0);
9655 if (ShAmt0C &&
Evan Cheng8b1190a2010-04-28 01:18:01 +00009656 ShAmt0C->getSExtValue() + ShAmt1C->getSExtValue() == Bits)
Evan Cheng760d1942010-01-04 21:22:48 +00009657 return DAG.getNode(Opc, DL, VT,
9658 N0.getOperand(0), N1.getOperand(0),
9659 DAG.getNode(ISD::TRUNCATE, DL,
9660 MVT::i8, ShAmt0));
9661 }
9662
9663 return SDValue();
9664}
9665
Chris Lattner149a4e52008-02-22 02:09:43 +00009666/// PerformSTORECombine - Do target-specific dag combines on STORE nodes.
Dan Gohman475871a2008-07-27 21:46:04 +00009667static SDValue PerformSTORECombine(SDNode *N, SelectionDAG &DAG,
Evan Cheng536e6672009-03-12 05:59:15 +00009668 const X86Subtarget *Subtarget) {
Chris Lattner149a4e52008-02-22 02:09:43 +00009669 // Turn load->store of MMX types into GPR load/stores. This avoids clobbering
9670 // the FP state in cases where an emms may be missing.
Dale Johannesen079f2a62008-02-25 19:20:14 +00009671 // A preferable solution to the general problem is to figure out the right
9672 // places to insert EMMS. This qualifies as a quick hack.
Evan Cheng536e6672009-03-12 05:59:15 +00009673
9674 // Similarly, turn load->store of i64 into double load/stores in 32-bit mode.
Evan Cheng7e2ff772008-05-08 00:57:18 +00009675 StoreSDNode *St = cast<StoreSDNode>(N);
Owen Andersone50ed302009-08-10 22:56:29 +00009676 EVT VT = St->getValue().getValueType();
Evan Cheng536e6672009-03-12 05:59:15 +00009677 if (VT.getSizeInBits() != 64)
9678 return SDValue();
9679
Devang Patel578efa92009-06-05 21:57:13 +00009680 const Function *F = DAG.getMachineFunction().getFunction();
9681 bool NoImplicitFloatOps = F->hasFnAttr(Attribute::NoImplicitFloat);
Eric Christopherfd179292009-08-27 18:07:15 +00009682 bool F64IsLegal = !UseSoftFloat && !NoImplicitFloatOps
Devang Patel578efa92009-06-05 21:57:13 +00009683 && Subtarget->hasSSE2();
Evan Cheng536e6672009-03-12 05:59:15 +00009684 if ((VT.isVector() ||
Owen Anderson825b72b2009-08-11 20:47:22 +00009685 (VT == MVT::i64 && F64IsLegal && !Subtarget->is64Bit())) &&
Dale Johannesen079f2a62008-02-25 19:20:14 +00009686 isa<LoadSDNode>(St->getValue()) &&
9687 !cast<LoadSDNode>(St->getValue())->isVolatile() &&
9688 St->getChain().hasOneUse() && !St->isVolatile()) {
Gabor Greifba36cb52008-08-28 21:40:38 +00009689 SDNode* LdVal = St->getValue().getNode();
Dale Johannesen079f2a62008-02-25 19:20:14 +00009690 LoadSDNode *Ld = 0;
9691 int TokenFactorIndex = -1;
Dan Gohman475871a2008-07-27 21:46:04 +00009692 SmallVector<SDValue, 8> Ops;
Gabor Greifba36cb52008-08-28 21:40:38 +00009693 SDNode* ChainVal = St->getChain().getNode();
Dale Johannesen079f2a62008-02-25 19:20:14 +00009694 // Must be a store of a load. We currently handle two cases: the load
9695 // is a direct child, and it's under an intervening TokenFactor. It is
9696 // possible to dig deeper under nested TokenFactors.
Dale Johannesen14e2ea92008-02-25 22:29:22 +00009697 if (ChainVal == LdVal)
Dale Johannesen079f2a62008-02-25 19:20:14 +00009698 Ld = cast<LoadSDNode>(St->getChain());
9699 else if (St->getValue().hasOneUse() &&
9700 ChainVal->getOpcode() == ISD::TokenFactor) {
9701 for (unsigned i=0, e = ChainVal->getNumOperands(); i != e; ++i) {
Gabor Greifba36cb52008-08-28 21:40:38 +00009702 if (ChainVal->getOperand(i).getNode() == LdVal) {
Dale Johannesen079f2a62008-02-25 19:20:14 +00009703 TokenFactorIndex = i;
9704 Ld = cast<LoadSDNode>(St->getValue());
9705 } else
9706 Ops.push_back(ChainVal->getOperand(i));
9707 }
9708 }
Dale Johannesen079f2a62008-02-25 19:20:14 +00009709
Evan Cheng536e6672009-03-12 05:59:15 +00009710 if (!Ld || !ISD::isNormalLoad(Ld))
9711 return SDValue();
Dale Johannesen079f2a62008-02-25 19:20:14 +00009712
Evan Cheng536e6672009-03-12 05:59:15 +00009713 // If this is not the MMX case, i.e. we are just turning i64 load/store
9714 // into f64 load/store, avoid the transformation if there are multiple
9715 // uses of the loaded value.
9716 if (!VT.isVector() && !Ld->hasNUsesOfValue(1, 0))
9717 return SDValue();
Dale Johannesen079f2a62008-02-25 19:20:14 +00009718
Evan Cheng536e6672009-03-12 05:59:15 +00009719 DebugLoc LdDL = Ld->getDebugLoc();
9720 DebugLoc StDL = N->getDebugLoc();
9721 // If we are a 64-bit capable x86, lower to a single movq load/store pair.
9722 // Otherwise, if it's legal to use f64 SSE instructions, use f64 load/store
9723 // pair instead.
9724 if (Subtarget->is64Bit() || F64IsLegal) {
Owen Anderson825b72b2009-08-11 20:47:22 +00009725 EVT LdVT = Subtarget->is64Bit() ? MVT::i64 : MVT::f64;
Evan Cheng536e6672009-03-12 05:59:15 +00009726 SDValue NewLd = DAG.getLoad(LdVT, LdDL, Ld->getChain(),
9727 Ld->getBasePtr(), Ld->getSrcValue(),
9728 Ld->getSrcValueOffset(), Ld->isVolatile(),
David Greene67c9d422010-02-15 16:53:33 +00009729 Ld->isNonTemporal(), Ld->getAlignment());
Evan Cheng536e6672009-03-12 05:59:15 +00009730 SDValue NewChain = NewLd.getValue(1);
Dale Johannesen079f2a62008-02-25 19:20:14 +00009731 if (TokenFactorIndex != -1) {
Evan Cheng536e6672009-03-12 05:59:15 +00009732 Ops.push_back(NewChain);
Owen Anderson825b72b2009-08-11 20:47:22 +00009733 NewChain = DAG.getNode(ISD::TokenFactor, LdDL, MVT::Other, &Ops[0],
Dale Johannesen079f2a62008-02-25 19:20:14 +00009734 Ops.size());
9735 }
Evan Cheng536e6672009-03-12 05:59:15 +00009736 return DAG.getStore(NewChain, StDL, NewLd, St->getBasePtr(),
Chris Lattner149a4e52008-02-22 02:09:43 +00009737 St->getSrcValue(), St->getSrcValueOffset(),
David Greene67c9d422010-02-15 16:53:33 +00009738 St->isVolatile(), St->isNonTemporal(),
9739 St->getAlignment());
Chris Lattner149a4e52008-02-22 02:09:43 +00009740 }
Evan Cheng536e6672009-03-12 05:59:15 +00009741
9742 // Otherwise, lower to two pairs of 32-bit loads / stores.
9743 SDValue LoAddr = Ld->getBasePtr();
Owen Anderson825b72b2009-08-11 20:47:22 +00009744 SDValue HiAddr = DAG.getNode(ISD::ADD, LdDL, MVT::i32, LoAddr,
9745 DAG.getConstant(4, MVT::i32));
Evan Cheng536e6672009-03-12 05:59:15 +00009746
Owen Anderson825b72b2009-08-11 20:47:22 +00009747 SDValue LoLd = DAG.getLoad(MVT::i32, LdDL, Ld->getChain(), LoAddr,
Evan Cheng536e6672009-03-12 05:59:15 +00009748 Ld->getSrcValue(), Ld->getSrcValueOffset(),
David Greene67c9d422010-02-15 16:53:33 +00009749 Ld->isVolatile(), Ld->isNonTemporal(),
9750 Ld->getAlignment());
Owen Anderson825b72b2009-08-11 20:47:22 +00009751 SDValue HiLd = DAG.getLoad(MVT::i32, LdDL, Ld->getChain(), HiAddr,
Evan Cheng536e6672009-03-12 05:59:15 +00009752 Ld->getSrcValue(), Ld->getSrcValueOffset()+4,
David Greene67c9d422010-02-15 16:53:33 +00009753 Ld->isVolatile(), Ld->isNonTemporal(),
Evan Cheng536e6672009-03-12 05:59:15 +00009754 MinAlign(Ld->getAlignment(), 4));
9755
9756 SDValue NewChain = LoLd.getValue(1);
9757 if (TokenFactorIndex != -1) {
9758 Ops.push_back(LoLd);
9759 Ops.push_back(HiLd);
Owen Anderson825b72b2009-08-11 20:47:22 +00009760 NewChain = DAG.getNode(ISD::TokenFactor, LdDL, MVT::Other, &Ops[0],
Evan Cheng536e6672009-03-12 05:59:15 +00009761 Ops.size());
9762 }
9763
9764 LoAddr = St->getBasePtr();
Owen Anderson825b72b2009-08-11 20:47:22 +00009765 HiAddr = DAG.getNode(ISD::ADD, StDL, MVT::i32, LoAddr,
9766 DAG.getConstant(4, MVT::i32));
Evan Cheng536e6672009-03-12 05:59:15 +00009767
9768 SDValue LoSt = DAG.getStore(NewChain, StDL, LoLd, LoAddr,
9769 St->getSrcValue(), St->getSrcValueOffset(),
David Greene67c9d422010-02-15 16:53:33 +00009770 St->isVolatile(), St->isNonTemporal(),
9771 St->getAlignment());
Evan Cheng536e6672009-03-12 05:59:15 +00009772 SDValue HiSt = DAG.getStore(NewChain, StDL, HiLd, HiAddr,
9773 St->getSrcValue(),
9774 St->getSrcValueOffset() + 4,
9775 St->isVolatile(),
David Greene67c9d422010-02-15 16:53:33 +00009776 St->isNonTemporal(),
Evan Cheng536e6672009-03-12 05:59:15 +00009777 MinAlign(St->getAlignment(), 4));
Owen Anderson825b72b2009-08-11 20:47:22 +00009778 return DAG.getNode(ISD::TokenFactor, StDL, MVT::Other, LoSt, HiSt);
Chris Lattner149a4e52008-02-22 02:09:43 +00009779 }
Dan Gohman475871a2008-07-27 21:46:04 +00009780 return SDValue();
Chris Lattner149a4e52008-02-22 02:09:43 +00009781}
9782
Chris Lattner6cf73262008-01-25 06:14:17 +00009783/// PerformFORCombine - Do target-specific dag combines on X86ISD::FOR and
9784/// X86ISD::FXOR nodes.
Dan Gohman475871a2008-07-27 21:46:04 +00009785static SDValue PerformFORCombine(SDNode *N, SelectionDAG &DAG) {
Chris Lattner6cf73262008-01-25 06:14:17 +00009786 assert(N->getOpcode() == X86ISD::FOR || N->getOpcode() == X86ISD::FXOR);
9787 // F[X]OR(0.0, x) -> x
9788 // F[X]OR(x, 0.0) -> x
Chris Lattneraf723b92008-01-25 05:46:26 +00009789 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
9790 if (C->getValueAPF().isPosZero())
9791 return N->getOperand(1);
9792 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(1)))
9793 if (C->getValueAPF().isPosZero())
9794 return N->getOperand(0);
Dan Gohman475871a2008-07-27 21:46:04 +00009795 return SDValue();
Chris Lattneraf723b92008-01-25 05:46:26 +00009796}
9797
9798/// PerformFANDCombine - Do target-specific dag combines on X86ISD::FAND nodes.
Dan Gohman475871a2008-07-27 21:46:04 +00009799static SDValue PerformFANDCombine(SDNode *N, SelectionDAG &DAG) {
Chris Lattneraf723b92008-01-25 05:46:26 +00009800 // FAND(0.0, x) -> 0.0
9801 // FAND(x, 0.0) -> 0.0
9802 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
9803 if (C->getValueAPF().isPosZero())
9804 return N->getOperand(0);
9805 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(1)))
9806 if (C->getValueAPF().isPosZero())
9807 return N->getOperand(1);
Dan Gohman475871a2008-07-27 21:46:04 +00009808 return SDValue();
Chris Lattneraf723b92008-01-25 05:46:26 +00009809}
9810
Dan Gohmane5af2d32009-01-29 01:59:02 +00009811static SDValue PerformBTCombine(SDNode *N,
9812 SelectionDAG &DAG,
9813 TargetLowering::DAGCombinerInfo &DCI) {
9814 // BT ignores high bits in the bit index operand.
9815 SDValue Op1 = N->getOperand(1);
9816 if (Op1.hasOneUse()) {
9817 unsigned BitWidth = Op1.getValueSizeInBits();
9818 APInt DemandedMask = APInt::getLowBitsSet(BitWidth, Log2_32(BitWidth));
9819 APInt KnownZero, KnownOne;
Evan Chenge5b51ac2010-04-17 06:13:15 +00009820 TargetLowering::TargetLoweringOpt TLO(DAG, !DCI.isBeforeLegalize(),
9821 !DCI.isBeforeLegalizeOps());
Dan Gohmand858e902010-04-17 15:26:15 +00009822 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Dan Gohmane5af2d32009-01-29 01:59:02 +00009823 if (TLO.ShrinkDemandedConstant(Op1, DemandedMask) ||
9824 TLI.SimplifyDemandedBits(Op1, DemandedMask, KnownZero, KnownOne, TLO))
9825 DCI.CommitTargetLoweringOpt(TLO);
9826 }
9827 return SDValue();
9828}
Chris Lattner83e6c992006-10-04 06:57:07 +00009829
Eli Friedman7a5e5552009-06-07 06:52:44 +00009830static SDValue PerformVZEXT_MOVLCombine(SDNode *N, SelectionDAG &DAG) {
9831 SDValue Op = N->getOperand(0);
9832 if (Op.getOpcode() == ISD::BIT_CONVERT)
9833 Op = Op.getOperand(0);
Owen Andersone50ed302009-08-10 22:56:29 +00009834 EVT VT = N->getValueType(0), OpVT = Op.getValueType();
Eli Friedman7a5e5552009-06-07 06:52:44 +00009835 if (Op.getOpcode() == X86ISD::VZEXT_LOAD &&
Eric Christopherfd179292009-08-27 18:07:15 +00009836 VT.getVectorElementType().getSizeInBits() ==
Eli Friedman7a5e5552009-06-07 06:52:44 +00009837 OpVT.getVectorElementType().getSizeInBits()) {
9838 return DAG.getNode(ISD::BIT_CONVERT, N->getDebugLoc(), VT, Op);
9839 }
9840 return SDValue();
9841}
9842
Evan Cheng2e489c42009-12-16 00:53:11 +00009843static SDValue PerformZExtCombine(SDNode *N, SelectionDAG &DAG) {
9844 // (i32 zext (and (i8 x86isd::setcc_carry), 1)) ->
9845 // (and (i32 x86isd::setcc_carry), 1)
9846 // This eliminates the zext. This transformation is necessary because
9847 // ISD::SETCC is always legalized to i8.
9848 DebugLoc dl = N->getDebugLoc();
9849 SDValue N0 = N->getOperand(0);
9850 EVT VT = N->getValueType(0);
9851 if (N0.getOpcode() == ISD::AND &&
9852 N0.hasOneUse() &&
9853 N0.getOperand(0).hasOneUse()) {
9854 SDValue N00 = N0.getOperand(0);
9855 if (N00.getOpcode() != X86ISD::SETCC_CARRY)
9856 return SDValue();
9857 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N0.getOperand(1));
9858 if (!C || C->getZExtValue() != 1)
9859 return SDValue();
9860 return DAG.getNode(ISD::AND, dl, VT,
9861 DAG.getNode(X86ISD::SETCC_CARRY, dl, VT,
9862 N00.getOperand(0), N00.getOperand(1)),
9863 DAG.getConstant(1, VT));
9864 }
9865
9866 return SDValue();
9867}
9868
Dan Gohman475871a2008-07-27 21:46:04 +00009869SDValue X86TargetLowering::PerformDAGCombine(SDNode *N,
Evan Cheng9dd93b32008-11-05 06:03:38 +00009870 DAGCombinerInfo &DCI) const {
Evan Cheng206ee9d2006-07-07 08:33:52 +00009871 SelectionDAG &DAG = DCI.DAG;
9872 switch (N->getOpcode()) {
9873 default: break;
Evan Chengad4196b2008-05-12 19:56:52 +00009874 case ISD::VECTOR_SHUFFLE: return PerformShuffleCombine(N, DAG, *this);
Dan Gohman1bbf72b2010-03-15 23:23:03 +00009875 case ISD::EXTRACT_VECTOR_ELT:
9876 return PerformEXTRACT_VECTOR_ELTCombine(N, DAG, *this);
Chris Lattneraf723b92008-01-25 05:46:26 +00009877 case ISD::SELECT: return PerformSELECTCombine(N, DAG, Subtarget);
Chris Lattnerd1980a52009-03-12 06:52:53 +00009878 case X86ISD::CMOV: return PerformCMOVCombine(N, DAG, DCI);
Evan Cheng0b0cd912009-03-28 05:57:29 +00009879 case ISD::MUL: return PerformMulCombine(N, DAG, DCI);
Nate Begeman740ab032009-01-26 00:52:55 +00009880 case ISD::SHL:
9881 case ISD::SRA:
9882 case ISD::SRL: return PerformShiftCombine(N, DAG, Subtarget);
Evan Cheng8b1190a2010-04-28 01:18:01 +00009883 case ISD::OR: return PerformOrCombine(N, DAG, DCI, Subtarget);
Evan Cheng7e2ff772008-05-08 00:57:18 +00009884 case ISD::STORE: return PerformSTORECombine(N, DAG, Subtarget);
Chris Lattner6cf73262008-01-25 06:14:17 +00009885 case X86ISD::FXOR:
Chris Lattneraf723b92008-01-25 05:46:26 +00009886 case X86ISD::FOR: return PerformFORCombine(N, DAG);
9887 case X86ISD::FAND: return PerformFANDCombine(N, DAG);
Dan Gohmane5af2d32009-01-29 01:59:02 +00009888 case X86ISD::BT: return PerformBTCombine(N, DAG, DCI);
Eli Friedman7a5e5552009-06-07 06:52:44 +00009889 case X86ISD::VZEXT_MOVL: return PerformVZEXT_MOVLCombine(N, DAG);
Evan Cheng2e489c42009-12-16 00:53:11 +00009890 case ISD::ZERO_EXTEND: return PerformZExtCombine(N, DAG);
Evan Cheng206ee9d2006-07-07 08:33:52 +00009891 }
9892
Dan Gohman475871a2008-07-27 21:46:04 +00009893 return SDValue();
Evan Cheng206ee9d2006-07-07 08:33:52 +00009894}
9895
Evan Chenge5b51ac2010-04-17 06:13:15 +00009896/// isTypeDesirableForOp - Return true if the target has native support for
9897/// the specified value type and it is 'desirable' to use the type for the
9898/// given node type. e.g. On x86 i16 is legal, but undesirable since i16
9899/// instruction encodings are longer and some i16 instructions are slow.
9900bool X86TargetLowering::isTypeDesirableForOp(unsigned Opc, EVT VT) const {
9901 if (!isTypeLegal(VT))
9902 return false;
Evan Cheng2bce5f4b2010-04-28 08:30:49 +00009903 if (VT != MVT::i16)
Evan Chenge5b51ac2010-04-17 06:13:15 +00009904 return true;
9905
9906 switch (Opc) {
9907 default:
9908 return true;
Evan Cheng4c26e932010-04-19 19:29:22 +00009909 case ISD::LOAD:
9910 case ISD::SIGN_EXTEND:
9911 case ISD::ZERO_EXTEND:
9912 case ISD::ANY_EXTEND:
Evan Chenge5b51ac2010-04-17 06:13:15 +00009913 case ISD::SHL:
Evan Chenge5b51ac2010-04-17 06:13:15 +00009914 case ISD::SRL:
9915 case ISD::SUB:
9916 case ISD::ADD:
9917 case ISD::MUL:
9918 case ISD::AND:
9919 case ISD::OR:
9920 case ISD::XOR:
9921 return false;
9922 }
9923}
9924
Evan Chengc82c20b2010-04-24 04:44:57 +00009925static bool MayFoldLoad(SDValue Op) {
9926 return Op.hasOneUse() && ISD::isNormalLoad(Op.getNode());
9927}
9928
9929static bool MayFoldIntoStore(SDValue Op) {
9930 return Op.hasOneUse() && ISD::isNormalStore(*Op.getNode()->use_begin());
9931}
9932
Evan Chenge5b51ac2010-04-17 06:13:15 +00009933/// IsDesirableToPromoteOp - This method query the target whether it is
Evan Cheng64b7bf72010-04-16 06:14:10 +00009934/// beneficial for dag combiner to promote the specified node. If true, it
9935/// should return the desired promotion type by reference.
Evan Chenge5b51ac2010-04-17 06:13:15 +00009936bool X86TargetLowering::IsDesirableToPromoteOp(SDValue Op, EVT &PVT) const {
Evan Cheng64b7bf72010-04-16 06:14:10 +00009937 EVT VT = Op.getValueType();
9938 if (VT != MVT::i16)
9939 return false;
9940
Evan Cheng4c26e932010-04-19 19:29:22 +00009941 bool Promote = false;
9942 bool Commute = false;
Evan Cheng64b7bf72010-04-16 06:14:10 +00009943 switch (Op.getOpcode()) {
Evan Cheng4c26e932010-04-19 19:29:22 +00009944 default: break;
9945 case ISD::LOAD: {
9946 LoadSDNode *LD = cast<LoadSDNode>(Op);
9947 // If the non-extending load has a single use and it's not live out, then it
9948 // might be folded.
Evan Cheng2bce5f4b2010-04-28 08:30:49 +00009949 if (LD->getExtensionType() == ISD::NON_EXTLOAD /*&&
9950 Op.hasOneUse()*/) {
9951 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
9952 UE = Op.getNode()->use_end(); UI != UE; ++UI) {
9953 // The only case where we'd want to promote LOAD (rather then it being
9954 // promoted as an operand is when it's only use is liveout.
9955 if (UI->getOpcode() != ISD::CopyToReg)
9956 return false;
9957 }
9958 }
Evan Cheng4c26e932010-04-19 19:29:22 +00009959 Promote = true;
9960 break;
9961 }
9962 case ISD::SIGN_EXTEND:
9963 case ISD::ZERO_EXTEND:
9964 case ISD::ANY_EXTEND:
9965 Promote = true;
9966 break;
Evan Chenge5b51ac2010-04-17 06:13:15 +00009967 case ISD::SHL:
Evan Cheng2bce5f4b2010-04-28 08:30:49 +00009968 case ISD::SRL: {
Evan Chenge5b51ac2010-04-17 06:13:15 +00009969 SDValue N0 = Op.getOperand(0);
9970 // Look out for (store (shl (load), x)).
Evan Chengc82c20b2010-04-24 04:44:57 +00009971 if (MayFoldLoad(N0) && MayFoldIntoStore(Op))
Evan Chenge5b51ac2010-04-17 06:13:15 +00009972 return false;
Evan Cheng4c26e932010-04-19 19:29:22 +00009973 Promote = true;
Evan Chenge5b51ac2010-04-17 06:13:15 +00009974 break;
9975 }
Evan Cheng64b7bf72010-04-16 06:14:10 +00009976 case ISD::ADD:
9977 case ISD::MUL:
9978 case ISD::AND:
9979 case ISD::OR:
Evan Cheng4c26e932010-04-19 19:29:22 +00009980 case ISD::XOR:
9981 Commute = true;
9982 // fallthrough
9983 case ISD::SUB: {
Evan Cheng64b7bf72010-04-16 06:14:10 +00009984 SDValue N0 = Op.getOperand(0);
9985 SDValue N1 = Op.getOperand(1);
Evan Chengc82c20b2010-04-24 04:44:57 +00009986 if (!Commute && MayFoldLoad(N1))
Evan Cheng64b7bf72010-04-16 06:14:10 +00009987 return false;
9988 // Avoid disabling potential load folding opportunities.
Evan Chengc82c20b2010-04-24 04:44:57 +00009989 if (MayFoldLoad(N0) && (!isa<ConstantSDNode>(N1) || MayFoldIntoStore(Op)))
Evan Cheng64b7bf72010-04-16 06:14:10 +00009990 return false;
Evan Chengc82c20b2010-04-24 04:44:57 +00009991 if (MayFoldLoad(N1) && (!isa<ConstantSDNode>(N0) || MayFoldIntoStore(Op)))
Evan Cheng64b7bf72010-04-16 06:14:10 +00009992 return false;
Evan Cheng4c26e932010-04-19 19:29:22 +00009993 Promote = true;
Evan Cheng64b7bf72010-04-16 06:14:10 +00009994 }
9995 }
9996
9997 PVT = MVT::i32;
Evan Cheng4c26e932010-04-19 19:29:22 +00009998 return Promote;
Evan Cheng64b7bf72010-04-16 06:14:10 +00009999}
10000
Evan Cheng60c07e12006-07-05 22:17:51 +000010001//===----------------------------------------------------------------------===//
10002// X86 Inline Assembly Support
10003//===----------------------------------------------------------------------===//
10004
Chris Lattnerb8105652009-07-20 17:51:36 +000010005static bool LowerToBSwap(CallInst *CI) {
10006 // FIXME: this should verify that we are targetting a 486 or better. If not,
10007 // we will turn this bswap into something that will be lowered to logical ops
10008 // instead of emitting the bswap asm. For now, we don't support 486 or lower
10009 // so don't worry about this.
Eric Christopherfd179292009-08-27 18:07:15 +000010010
Chris Lattnerb8105652009-07-20 17:51:36 +000010011 // Verify this is a simple bswap.
Gabor Greife1c2b9c2010-06-30 13:03:37 +000010012 if (CI->getNumArgOperands() != 1 ||
Gabor Greif1cfe44a2010-06-26 11:51:52 +000010013 CI->getType() != CI->getArgOperand(0)->getType() ||
Duncan Sandsb0bc6c32010-02-15 16:12:20 +000010014 !CI->getType()->isIntegerTy())
Chris Lattnerb8105652009-07-20 17:51:36 +000010015 return false;
Eric Christopherfd179292009-08-27 18:07:15 +000010016
Chris Lattnerb8105652009-07-20 17:51:36 +000010017 const IntegerType *Ty = dyn_cast<IntegerType>(CI->getType());
10018 if (!Ty || Ty->getBitWidth() % 16 != 0)
10019 return false;
Eric Christopherfd179292009-08-27 18:07:15 +000010020
Chris Lattnerb8105652009-07-20 17:51:36 +000010021 // Okay, we can do this xform, do so now.
10022 const Type *Tys[] = { Ty };
10023 Module *M = CI->getParent()->getParent()->getParent();
10024 Constant *Int = Intrinsic::getDeclaration(M, Intrinsic::bswap, Tys, 1);
Eric Christopherfd179292009-08-27 18:07:15 +000010025
Gabor Greif1cfe44a2010-06-26 11:51:52 +000010026 Value *Op = CI->getArgOperand(0);
Chris Lattnerb8105652009-07-20 17:51:36 +000010027 Op = CallInst::Create(Int, Op, CI->getName(), CI);
Eric Christopherfd179292009-08-27 18:07:15 +000010028
Chris Lattnerb8105652009-07-20 17:51:36 +000010029 CI->replaceAllUsesWith(Op);
10030 CI->eraseFromParent();
10031 return true;
10032}
10033
10034bool X86TargetLowering::ExpandInlineAsm(CallInst *CI) const {
10035 InlineAsm *IA = cast<InlineAsm>(CI->getCalledValue());
10036 std::vector<InlineAsm::ConstraintInfo> Constraints = IA->ParseConstraints();
10037
10038 std::string AsmStr = IA->getAsmString();
10039
10040 // TODO: should remove alternatives from the asmstring: "foo {a|b}" -> "foo a"
Benjamin Kramerd4f19592010-01-11 18:03:24 +000010041 SmallVector<StringRef, 4> AsmPieces;
Chris Lattnerb8105652009-07-20 17:51:36 +000010042 SplitString(AsmStr, AsmPieces, "\n"); // ; as separator?
10043
10044 switch (AsmPieces.size()) {
10045 default: return false;
10046 case 1:
10047 AsmStr = AsmPieces[0];
10048 AsmPieces.clear();
10049 SplitString(AsmStr, AsmPieces, " \t"); // Split with whitespace.
10050
10051 // bswap $0
10052 if (AsmPieces.size() == 2 &&
10053 (AsmPieces[0] == "bswap" ||
10054 AsmPieces[0] == "bswapq" ||
10055 AsmPieces[0] == "bswapl") &&
10056 (AsmPieces[1] == "$0" ||
10057 AsmPieces[1] == "${0:q}")) {
10058 // No need to check constraints, nothing other than the equivalent of
10059 // "=r,0" would be valid here.
10060 return LowerToBSwap(CI);
10061 }
10062 // rorw $$8, ${0:w} --> llvm.bswap.i16
Duncan Sandsb0bc6c32010-02-15 16:12:20 +000010063 if (CI->getType()->isIntegerTy(16) &&
Chris Lattnerb8105652009-07-20 17:51:36 +000010064 AsmPieces.size() == 3 &&
Dan Gohman0ef701e2010-03-04 19:58:08 +000010065 (AsmPieces[0] == "rorw" || AsmPieces[0] == "rolw") &&
Chris Lattnerb8105652009-07-20 17:51:36 +000010066 AsmPieces[1] == "$$8," &&
10067 AsmPieces[2] == "${0:w}" &&
Dan Gohman0ef701e2010-03-04 19:58:08 +000010068 IA->getConstraintString().compare(0, 5, "=r,0,") == 0) {
10069 AsmPieces.clear();
Benjamin Kramer018cbd52010-03-12 13:54:59 +000010070 const std::string &Constraints = IA->getConstraintString();
10071 SplitString(StringRef(Constraints).substr(5), AsmPieces, ",");
Dan Gohman0ef701e2010-03-04 19:58:08 +000010072 std::sort(AsmPieces.begin(), AsmPieces.end());
10073 if (AsmPieces.size() == 4 &&
10074 AsmPieces[0] == "~{cc}" &&
10075 AsmPieces[1] == "~{dirflag}" &&
10076 AsmPieces[2] == "~{flags}" &&
10077 AsmPieces[3] == "~{fpsr}") {
10078 return LowerToBSwap(CI);
10079 }
Chris Lattnerb8105652009-07-20 17:51:36 +000010080 }
10081 break;
10082 case 3:
Duncan Sandsb0bc6c32010-02-15 16:12:20 +000010083 if (CI->getType()->isIntegerTy(64) &&
Owen Anderson1d0be152009-08-13 21:58:54 +000010084 Constraints.size() >= 2 &&
Chris Lattnerb8105652009-07-20 17:51:36 +000010085 Constraints[0].Codes.size() == 1 && Constraints[0].Codes[0] == "A" &&
10086 Constraints[1].Codes.size() == 1 && Constraints[1].Codes[0] == "0") {
10087 // bswap %eax / bswap %edx / xchgl %eax, %edx -> llvm.bswap.i64
Benjamin Kramerd4f19592010-01-11 18:03:24 +000010088 SmallVector<StringRef, 4> Words;
Chris Lattnerb8105652009-07-20 17:51:36 +000010089 SplitString(AsmPieces[0], Words, " \t");
10090 if (Words.size() == 2 && Words[0] == "bswap" && Words[1] == "%eax") {
10091 Words.clear();
10092 SplitString(AsmPieces[1], Words, " \t");
10093 if (Words.size() == 2 && Words[0] == "bswap" && Words[1] == "%edx") {
10094 Words.clear();
10095 SplitString(AsmPieces[2], Words, " \t,");
10096 if (Words.size() == 3 && Words[0] == "xchgl" && Words[1] == "%eax" &&
10097 Words[2] == "%edx") {
10098 return LowerToBSwap(CI);
10099 }
10100 }
10101 }
10102 }
10103 break;
10104 }
10105 return false;
10106}
10107
10108
10109
Chris Lattnerf4dff842006-07-11 02:54:03 +000010110/// getConstraintType - Given a constraint letter, return the type of
10111/// constraint it is for this target.
10112X86TargetLowering::ConstraintType
Chris Lattner4234f572007-03-25 02:14:49 +000010113X86TargetLowering::getConstraintType(const std::string &Constraint) const {
10114 if (Constraint.size() == 1) {
10115 switch (Constraint[0]) {
10116 case 'A':
Dale Johannesen330169f2008-11-13 21:52:36 +000010117 return C_Register;
Chris Lattnerfce84ac2008-03-11 19:06:29 +000010118 case 'f':
Chris Lattner4234f572007-03-25 02:14:49 +000010119 case 'r':
10120 case 'R':
10121 case 'l':
10122 case 'q':
10123 case 'Q':
10124 case 'x':
Dale Johannesen2ffbcac2008-04-01 00:57:48 +000010125 case 'y':
Chris Lattner4234f572007-03-25 02:14:49 +000010126 case 'Y':
10127 return C_RegisterClass;
Dale Johannesen78e3e522009-02-12 20:58:09 +000010128 case 'e':
10129 case 'Z':
10130 return C_Other;
Chris Lattner4234f572007-03-25 02:14:49 +000010131 default:
10132 break;
10133 }
Chris Lattnerf4dff842006-07-11 02:54:03 +000010134 }
Chris Lattner4234f572007-03-25 02:14:49 +000010135 return TargetLowering::getConstraintType(Constraint);
Chris Lattnerf4dff842006-07-11 02:54:03 +000010136}
10137
Dale Johannesenba2a0b92008-01-29 02:21:21 +000010138/// LowerXConstraint - try to replace an X constraint, which matches anything,
10139/// with another that has more specific requirements based on the type of the
10140/// corresponding operand.
Chris Lattner5e764232008-04-26 23:02:14 +000010141const char *X86TargetLowering::
Owen Andersone50ed302009-08-10 22:56:29 +000010142LowerXConstraint(EVT ConstraintVT) const {
Chris Lattner5e764232008-04-26 23:02:14 +000010143 // FP X constraints get lowered to SSE1/2 registers if available, otherwise
10144 // 'f' like normal targets.
Duncan Sands83ec4b62008-06-06 12:08:01 +000010145 if (ConstraintVT.isFloatingPoint()) {
Dale Johannesenba2a0b92008-01-29 02:21:21 +000010146 if (Subtarget->hasSSE2())
Chris Lattner5e764232008-04-26 23:02:14 +000010147 return "Y";
10148 if (Subtarget->hasSSE1())
10149 return "x";
10150 }
Scott Michelfdc40a02009-02-17 22:15:04 +000010151
Chris Lattner5e764232008-04-26 23:02:14 +000010152 return TargetLowering::LowerXConstraint(ConstraintVT);
Dale Johannesenba2a0b92008-01-29 02:21:21 +000010153}
10154
Chris Lattner48884cd2007-08-25 00:47:38 +000010155/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
10156/// vector. If it is invalid, don't add anything to Ops.
Dan Gohman475871a2008-07-27 21:46:04 +000010157void X86TargetLowering::LowerAsmOperandForConstraint(SDValue Op,
Chris Lattner48884cd2007-08-25 00:47:38 +000010158 char Constraint,
Dan Gohman475871a2008-07-27 21:46:04 +000010159 std::vector<SDValue>&Ops,
Chris Lattner5e764232008-04-26 23:02:14 +000010160 SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +000010161 SDValue Result(0, 0);
Scott Michelfdc40a02009-02-17 22:15:04 +000010162
Chris Lattner22aaf1d2006-10-31 20:13:11 +000010163 switch (Constraint) {
10164 default: break;
Devang Patel84f7fd22007-03-17 00:13:28 +000010165 case 'I':
Chris Lattner188b9fe2007-03-25 01:57:35 +000010166 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000010167 if (C->getZExtValue() <= 31) {
10168 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
Chris Lattner48884cd2007-08-25 00:47:38 +000010169 break;
10170 }
Devang Patel84f7fd22007-03-17 00:13:28 +000010171 }
Chris Lattner48884cd2007-08-25 00:47:38 +000010172 return;
Evan Cheng364091e2008-09-22 23:57:37 +000010173 case 'J':
10174 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Chris Lattner2e06dd22009-06-15 04:39:05 +000010175 if (C->getZExtValue() <= 63) {
Chris Lattnere4935152009-06-15 04:01:39 +000010176 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
10177 break;
10178 }
10179 }
10180 return;
10181 case 'K':
10182 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Chris Lattner2e06dd22009-06-15 04:39:05 +000010183 if ((int8_t)C->getSExtValue() == C->getSExtValue()) {
Evan Cheng364091e2008-09-22 23:57:37 +000010184 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
10185 break;
10186 }
10187 }
10188 return;
Chris Lattner188b9fe2007-03-25 01:57:35 +000010189 case 'N':
10190 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000010191 if (C->getZExtValue() <= 255) {
10192 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
Chris Lattner48884cd2007-08-25 00:47:38 +000010193 break;
10194 }
Chris Lattner188b9fe2007-03-25 01:57:35 +000010195 }
Chris Lattner48884cd2007-08-25 00:47:38 +000010196 return;
Dale Johannesen78e3e522009-02-12 20:58:09 +000010197 case 'e': {
10198 // 32-bit signed value
10199 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohman7720cb32010-06-18 14:01:07 +000010200 if (ConstantInt::isValueValidForType(Type::getInt32Ty(*DAG.getContext()),
10201 C->getSExtValue())) {
Dale Johannesen78e3e522009-02-12 20:58:09 +000010202 // Widen to 64 bits here to get it sign extended.
Owen Anderson825b72b2009-08-11 20:47:22 +000010203 Result = DAG.getTargetConstant(C->getSExtValue(), MVT::i64);
Dale Johannesen78e3e522009-02-12 20:58:09 +000010204 break;
10205 }
10206 // FIXME gcc accepts some relocatable values here too, but only in certain
10207 // memory models; it's complicated.
10208 }
10209 return;
10210 }
10211 case 'Z': {
10212 // 32-bit unsigned value
10213 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohman7720cb32010-06-18 14:01:07 +000010214 if (ConstantInt::isValueValidForType(Type::getInt32Ty(*DAG.getContext()),
10215 C->getZExtValue())) {
Dale Johannesen78e3e522009-02-12 20:58:09 +000010216 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
10217 break;
10218 }
10219 }
10220 // FIXME gcc accepts some relocatable values here too, but only in certain
10221 // memory models; it's complicated.
10222 return;
10223 }
Chris Lattnerdc43a882007-05-03 16:52:29 +000010224 case 'i': {
Chris Lattner22aaf1d2006-10-31 20:13:11 +000010225 // Literal immediates are always ok.
Chris Lattner48884cd2007-08-25 00:47:38 +000010226 if (ConstantSDNode *CST = dyn_cast<ConstantSDNode>(Op)) {
Dale Johannesen78e3e522009-02-12 20:58:09 +000010227 // Widen to 64 bits here to get it sign extended.
Owen Anderson825b72b2009-08-11 20:47:22 +000010228 Result = DAG.getTargetConstant(CST->getSExtValue(), MVT::i64);
Chris Lattner48884cd2007-08-25 00:47:38 +000010229 break;
10230 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000010231
Dale Johannesene5ff9ef2010-06-24 20:14:51 +000010232 // In any sort of PIC mode addresses need to be computed at runtime by
10233 // adding in a register or some sort of table lookup. These can't
10234 // be used as immediates.
10235 if (Subtarget->isPICStyleGOT() || Subtarget->isPICStyleStubPIC() ||
10236 Subtarget->isPICStyleRIPRel())
10237 return;
10238
Chris Lattnerdc43a882007-05-03 16:52:29 +000010239 // If we are in non-pic codegen mode, we allow the address of a global (with
10240 // an optional displacement) to be used with 'i'.
Chris Lattner49921962009-05-08 18:23:14 +000010241 GlobalAddressSDNode *GA = 0;
Chris Lattnerdc43a882007-05-03 16:52:29 +000010242 int64_t Offset = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +000010243
Chris Lattner49921962009-05-08 18:23:14 +000010244 // Match either (GA), (GA+C), (GA+C1+C2), etc.
10245 while (1) {
10246 if ((GA = dyn_cast<GlobalAddressSDNode>(Op))) {
10247 Offset += GA->getOffset();
10248 break;
10249 } else if (Op.getOpcode() == ISD::ADD) {
10250 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
10251 Offset += C->getZExtValue();
10252 Op = Op.getOperand(0);
10253 continue;
10254 }
10255 } else if (Op.getOpcode() == ISD::SUB) {
10256 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
10257 Offset += -C->getZExtValue();
10258 Op = Op.getOperand(0);
10259 continue;
10260 }
Chris Lattnerdc43a882007-05-03 16:52:29 +000010261 }
Dale Johannesen76a1e2e2009-07-07 00:18:49 +000010262
Chris Lattner49921962009-05-08 18:23:14 +000010263 // Otherwise, this isn't something we can handle, reject it.
10264 return;
Chris Lattnerdc43a882007-05-03 16:52:29 +000010265 }
Eric Christopherfd179292009-08-27 18:07:15 +000010266
Dan Gohman46510a72010-04-15 01:51:59 +000010267 const GlobalValue *GV = GA->getGlobal();
Dale Johannesen76a1e2e2009-07-07 00:18:49 +000010268 // If we require an extra load to get this address, as in PIC mode, we
10269 // can't accept it.
Chris Lattner36c25012009-07-10 07:34:39 +000010270 if (isGlobalStubReference(Subtarget->ClassifyGlobalReference(GV,
10271 getTargetMachine())))
Dale Johannesen76a1e2e2009-07-07 00:18:49 +000010272 return;
Scott Michelfdc40a02009-02-17 22:15:04 +000010273
Dale Johannesen1784d162010-06-25 21:55:36 +000010274 Result = DAG.getTargetGlobalAddress(GV, GA->getValueType(0), Offset);
Chris Lattner49921962009-05-08 18:23:14 +000010275 break;
Chris Lattner22aaf1d2006-10-31 20:13:11 +000010276 }
Chris Lattnerdc43a882007-05-03 16:52:29 +000010277 }
Scott Michelfdc40a02009-02-17 22:15:04 +000010278
Gabor Greifba36cb52008-08-28 21:40:38 +000010279 if (Result.getNode()) {
Chris Lattner48884cd2007-08-25 00:47:38 +000010280 Ops.push_back(Result);
10281 return;
10282 }
Dale Johannesen1784d162010-06-25 21:55:36 +000010283 return TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, Ops, DAG);
Chris Lattner22aaf1d2006-10-31 20:13:11 +000010284}
10285
Chris Lattner259e97c2006-01-31 19:43:35 +000010286std::vector<unsigned> X86TargetLowering::
Chris Lattner1efa40f2006-02-22 00:56:39 +000010287getRegClassForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +000010288 EVT VT) const {
Chris Lattner259e97c2006-01-31 19:43:35 +000010289 if (Constraint.size() == 1) {
10290 // FIXME: not handling fp-stack yet!
Chris Lattner259e97c2006-01-31 19:43:35 +000010291 switch (Constraint[0]) { // GCC X86 Constraint Letters
Chris Lattnerf4dff842006-07-11 02:54:03 +000010292 default: break; // Unknown constraint letter
Evan Cheng47e9fab2009-07-17 22:13:25 +000010293 case 'q': // GENERAL_REGS in 64-bit mode, Q_REGS in 32-bit mode.
10294 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +000010295 if (VT == MVT::i32)
Evan Cheng47e9fab2009-07-17 22:13:25 +000010296 return make_vector<unsigned>(X86::EAX, X86::EDX, X86::ECX, X86::EBX,
10297 X86::ESI, X86::EDI, X86::R8D, X86::R9D,
10298 X86::R10D,X86::R11D,X86::R12D,
10299 X86::R13D,X86::R14D,X86::R15D,
10300 X86::EBP, X86::ESP, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +000010301 else if (VT == MVT::i16)
Evan Cheng47e9fab2009-07-17 22:13:25 +000010302 return make_vector<unsigned>(X86::AX, X86::DX, X86::CX, X86::BX,
10303 X86::SI, X86::DI, X86::R8W,X86::R9W,
10304 X86::R10W,X86::R11W,X86::R12W,
10305 X86::R13W,X86::R14W,X86::R15W,
10306 X86::BP, X86::SP, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +000010307 else if (VT == MVT::i8)
Evan Cheng47e9fab2009-07-17 22:13:25 +000010308 return make_vector<unsigned>(X86::AL, X86::DL, X86::CL, X86::BL,
10309 X86::SIL, X86::DIL, X86::R8B,X86::R9B,
10310 X86::R10B,X86::R11B,X86::R12B,
10311 X86::R13B,X86::R14B,X86::R15B,
10312 X86::BPL, X86::SPL, 0);
10313
Owen Anderson825b72b2009-08-11 20:47:22 +000010314 else if (VT == MVT::i64)
Evan Cheng47e9fab2009-07-17 22:13:25 +000010315 return make_vector<unsigned>(X86::RAX, X86::RDX, X86::RCX, X86::RBX,
10316 X86::RSI, X86::RDI, X86::R8, X86::R9,
10317 X86::R10, X86::R11, X86::R12,
10318 X86::R13, X86::R14, X86::R15,
10319 X86::RBP, X86::RSP, 0);
10320
10321 break;
10322 }
Eric Christopherfd179292009-08-27 18:07:15 +000010323 // 32-bit fallthrough
Chris Lattner259e97c2006-01-31 19:43:35 +000010324 case 'Q': // Q_REGS
Owen Anderson825b72b2009-08-11 20:47:22 +000010325 if (VT == MVT::i32)
Chris Lattner80a7ecc2006-05-06 00:29:37 +000010326 return make_vector<unsigned>(X86::EAX, X86::EDX, X86::ECX, X86::EBX, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +000010327 else if (VT == MVT::i16)
Chris Lattner80a7ecc2006-05-06 00:29:37 +000010328 return make_vector<unsigned>(X86::AX, X86::DX, X86::CX, X86::BX, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +000010329 else if (VT == MVT::i8)
Evan Cheng12914382007-08-13 23:27:11 +000010330 return make_vector<unsigned>(X86::AL, X86::DL, X86::CL, X86::BL, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +000010331 else if (VT == MVT::i64)
Chris Lattner03e6c702007-11-04 06:51:12 +000010332 return make_vector<unsigned>(X86::RAX, X86::RDX, X86::RCX, X86::RBX, 0);
10333 break;
Chris Lattner259e97c2006-01-31 19:43:35 +000010334 }
10335 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000010336
Chris Lattner1efa40f2006-02-22 00:56:39 +000010337 return std::vector<unsigned>();
Chris Lattner259e97c2006-01-31 19:43:35 +000010338}
Chris Lattnerf76d1802006-07-31 23:26:50 +000010339
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000010340std::pair<unsigned, const TargetRegisterClass*>
Chris Lattnerf76d1802006-07-31 23:26:50 +000010341X86TargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +000010342 EVT VT) const {
Chris Lattnerad043e82007-04-09 05:11:28 +000010343 // First, see if this is a constraint that directly corresponds to an LLVM
10344 // register class.
10345 if (Constraint.size() == 1) {
10346 // GCC Constraint Letters
10347 switch (Constraint[0]) {
10348 default: break;
Chris Lattner0f65cad2007-04-09 05:49:22 +000010349 case 'r': // GENERAL_REGS
Chris Lattner0f65cad2007-04-09 05:49:22 +000010350 case 'l': // INDEX_REGS
Owen Anderson825b72b2009-08-11 20:47:22 +000010351 if (VT == MVT::i8)
Chris Lattner0f65cad2007-04-09 05:49:22 +000010352 return std::make_pair(0U, X86::GR8RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000010353 if (VT == MVT::i16)
Chris Lattner1fa71982008-10-17 18:15:05 +000010354 return std::make_pair(0U, X86::GR16RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000010355 if (VT == MVT::i32 || !Subtarget->is64Bit())
Scott Michelfdc40a02009-02-17 22:15:04 +000010356 return std::make_pair(0U, X86::GR32RegisterClass);
Chris Lattner1fa71982008-10-17 18:15:05 +000010357 return std::make_pair(0U, X86::GR64RegisterClass);
Dale Johannesen5f3663e2009-10-07 22:47:20 +000010358 case 'R': // LEGACY_REGS
10359 if (VT == MVT::i8)
10360 return std::make_pair(0U, X86::GR8_NOREXRegisterClass);
10361 if (VT == MVT::i16)
10362 return std::make_pair(0U, X86::GR16_NOREXRegisterClass);
10363 if (VT == MVT::i32 || !Subtarget->is64Bit())
10364 return std::make_pair(0U, X86::GR32_NOREXRegisterClass);
10365 return std::make_pair(0U, X86::GR64_NOREXRegisterClass);
Chris Lattnerfce84ac2008-03-11 19:06:29 +000010366 case 'f': // FP Stack registers.
10367 // If SSE is enabled for this VT, use f80 to ensure the isel moves the
10368 // value to the correct fpstack register class.
Owen Anderson825b72b2009-08-11 20:47:22 +000010369 if (VT == MVT::f32 && !isScalarFPTypeInSSEReg(VT))
Chris Lattnerfce84ac2008-03-11 19:06:29 +000010370 return std::make_pair(0U, X86::RFP32RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000010371 if (VT == MVT::f64 && !isScalarFPTypeInSSEReg(VT))
Chris Lattnerfce84ac2008-03-11 19:06:29 +000010372 return std::make_pair(0U, X86::RFP64RegisterClass);
10373 return std::make_pair(0U, X86::RFP80RegisterClass);
Chris Lattner6c284d72007-04-12 04:14:49 +000010374 case 'y': // MMX_REGS if MMX allowed.
10375 if (!Subtarget->hasMMX()) break;
10376 return std::make_pair(0U, X86::VR64RegisterClass);
Chris Lattner0f65cad2007-04-09 05:49:22 +000010377 case 'Y': // SSE_REGS if SSE2 allowed
10378 if (!Subtarget->hasSSE2()) break;
10379 // FALL THROUGH.
10380 case 'x': // SSE_REGS if SSE1 allowed
10381 if (!Subtarget->hasSSE1()) break;
Duncan Sands83ec4b62008-06-06 12:08:01 +000010382
Owen Anderson825b72b2009-08-11 20:47:22 +000010383 switch (VT.getSimpleVT().SimpleTy) {
Chris Lattner0f65cad2007-04-09 05:49:22 +000010384 default: break;
10385 // Scalar SSE types.
Owen Anderson825b72b2009-08-11 20:47:22 +000010386 case MVT::f32:
10387 case MVT::i32:
Chris Lattnerad043e82007-04-09 05:11:28 +000010388 return std::make_pair(0U, X86::FR32RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000010389 case MVT::f64:
10390 case MVT::i64:
Chris Lattnerad043e82007-04-09 05:11:28 +000010391 return std::make_pair(0U, X86::FR64RegisterClass);
Chris Lattner0f65cad2007-04-09 05:49:22 +000010392 // Vector types.
Owen Anderson825b72b2009-08-11 20:47:22 +000010393 case MVT::v16i8:
10394 case MVT::v8i16:
10395 case MVT::v4i32:
10396 case MVT::v2i64:
10397 case MVT::v4f32:
10398 case MVT::v2f64:
Chris Lattner0f65cad2007-04-09 05:49:22 +000010399 return std::make_pair(0U, X86::VR128RegisterClass);
10400 }
Chris Lattnerad043e82007-04-09 05:11:28 +000010401 break;
10402 }
10403 }
Scott Michelfdc40a02009-02-17 22:15:04 +000010404
Chris Lattnerf76d1802006-07-31 23:26:50 +000010405 // Use the default implementation in TargetLowering to convert the register
10406 // constraint into a member of a register class.
10407 std::pair<unsigned, const TargetRegisterClass*> Res;
10408 Res = TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
Chris Lattner1a60aa72006-10-31 19:42:44 +000010409
10410 // Not found as a standard register?
10411 if (Res.second == 0) {
Chris Lattner56d77c72009-09-13 22:41:48 +000010412 // Map st(0) -> st(7) -> ST0
10413 if (Constraint.size() == 7 && Constraint[0] == '{' &&
10414 tolower(Constraint[1]) == 's' &&
10415 tolower(Constraint[2]) == 't' &&
10416 Constraint[3] == '(' &&
10417 (Constraint[4] >= '0' && Constraint[4] <= '7') &&
10418 Constraint[5] == ')' &&
10419 Constraint[6] == '}') {
Daniel Dunbara279bc32009-09-20 02:20:51 +000010420
Chris Lattner56d77c72009-09-13 22:41:48 +000010421 Res.first = X86::ST0+Constraint[4]-'0';
10422 Res.second = X86::RFP80RegisterClass;
10423 return Res;
10424 }
Daniel Dunbara279bc32009-09-20 02:20:51 +000010425
Chris Lattner56d77c72009-09-13 22:41:48 +000010426 // GCC allows "st(0)" to be called just plain "st".
Benjamin Kramer05872ea2009-11-12 20:36:59 +000010427 if (StringRef("{st}").equals_lower(Constraint)) {
Chris Lattner1a60aa72006-10-31 19:42:44 +000010428 Res.first = X86::ST0;
Chris Lattner9b4baf12007-09-24 05:27:37 +000010429 Res.second = X86::RFP80RegisterClass;
Chris Lattner56d77c72009-09-13 22:41:48 +000010430 return Res;
Chris Lattner1a60aa72006-10-31 19:42:44 +000010431 }
Chris Lattner56d77c72009-09-13 22:41:48 +000010432
10433 // flags -> EFLAGS
Benjamin Kramer05872ea2009-11-12 20:36:59 +000010434 if (StringRef("{flags}").equals_lower(Constraint)) {
Chris Lattner56d77c72009-09-13 22:41:48 +000010435 Res.first = X86::EFLAGS;
10436 Res.second = X86::CCRRegisterClass;
10437 return Res;
10438 }
Daniel Dunbara279bc32009-09-20 02:20:51 +000010439
Dale Johannesen330169f2008-11-13 21:52:36 +000010440 // 'A' means EAX + EDX.
10441 if (Constraint == "A") {
10442 Res.first = X86::EAX;
Dan Gohman68a31c22009-07-30 17:02:08 +000010443 Res.second = X86::GR32_ADRegisterClass;
Chris Lattner56d77c72009-09-13 22:41:48 +000010444 return Res;
Dale Johannesen330169f2008-11-13 21:52:36 +000010445 }
Chris Lattner1a60aa72006-10-31 19:42:44 +000010446 return Res;
10447 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000010448
Chris Lattnerf76d1802006-07-31 23:26:50 +000010449 // Otherwise, check to see if this is a register class of the wrong value
10450 // type. For example, we want to map "{ax},i32" -> {eax}, we don't want it to
10451 // turn into {ax},{dx}.
10452 if (Res.second->hasType(VT))
10453 return Res; // Correct type already, nothing to do.
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000010454
Chris Lattnerf76d1802006-07-31 23:26:50 +000010455 // All of the single-register GCC register classes map their values onto
10456 // 16-bit register pieces "ax","dx","cx","bx","si","di","bp","sp". If we
10457 // really want an 8-bit or 32-bit register, map to the appropriate register
10458 // class and return the appropriate register.
Chris Lattner6ba50a92008-08-26 06:19:02 +000010459 if (Res.second == X86::GR16RegisterClass) {
Owen Anderson825b72b2009-08-11 20:47:22 +000010460 if (VT == MVT::i8) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000010461 unsigned DestReg = 0;
10462 switch (Res.first) {
10463 default: break;
10464 case X86::AX: DestReg = X86::AL; break;
10465 case X86::DX: DestReg = X86::DL; break;
10466 case X86::CX: DestReg = X86::CL; break;
10467 case X86::BX: DestReg = X86::BL; break;
10468 }
10469 if (DestReg) {
10470 Res.first = DestReg;
Duncan Sands005e7982009-04-21 09:44:39 +000010471 Res.second = X86::GR8RegisterClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +000010472 }
Owen Anderson825b72b2009-08-11 20:47:22 +000010473 } else if (VT == MVT::i32) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000010474 unsigned DestReg = 0;
10475 switch (Res.first) {
10476 default: break;
10477 case X86::AX: DestReg = X86::EAX; break;
10478 case X86::DX: DestReg = X86::EDX; break;
10479 case X86::CX: DestReg = X86::ECX; break;
10480 case X86::BX: DestReg = X86::EBX; break;
10481 case X86::SI: DestReg = X86::ESI; break;
10482 case X86::DI: DestReg = X86::EDI; break;
10483 case X86::BP: DestReg = X86::EBP; break;
10484 case X86::SP: DestReg = X86::ESP; break;
10485 }
10486 if (DestReg) {
10487 Res.first = DestReg;
Duncan Sands005e7982009-04-21 09:44:39 +000010488 Res.second = X86::GR32RegisterClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +000010489 }
Owen Anderson825b72b2009-08-11 20:47:22 +000010490 } else if (VT == MVT::i64) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000010491 unsigned DestReg = 0;
10492 switch (Res.first) {
10493 default: break;
10494 case X86::AX: DestReg = X86::RAX; break;
10495 case X86::DX: DestReg = X86::RDX; break;
10496 case X86::CX: DestReg = X86::RCX; break;
10497 case X86::BX: DestReg = X86::RBX; break;
10498 case X86::SI: DestReg = X86::RSI; break;
10499 case X86::DI: DestReg = X86::RDI; break;
10500 case X86::BP: DestReg = X86::RBP; break;
10501 case X86::SP: DestReg = X86::RSP; break;
10502 }
10503 if (DestReg) {
10504 Res.first = DestReg;
Duncan Sands005e7982009-04-21 09:44:39 +000010505 Res.second = X86::GR64RegisterClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +000010506 }
Chris Lattnerf76d1802006-07-31 23:26:50 +000010507 }
Chris Lattner6ba50a92008-08-26 06:19:02 +000010508 } else if (Res.second == X86::FR32RegisterClass ||
10509 Res.second == X86::FR64RegisterClass ||
10510 Res.second == X86::VR128RegisterClass) {
10511 // Handle references to XMM physical registers that got mapped into the
10512 // wrong class. This can happen with constraints like {xmm0} where the
10513 // target independent register mapper will just pick the first match it can
10514 // find, ignoring the required type.
Owen Anderson825b72b2009-08-11 20:47:22 +000010515 if (VT == MVT::f32)
Chris Lattner6ba50a92008-08-26 06:19:02 +000010516 Res.second = X86::FR32RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +000010517 else if (VT == MVT::f64)
Chris Lattner6ba50a92008-08-26 06:19:02 +000010518 Res.second = X86::FR64RegisterClass;
10519 else if (X86::VR128RegisterClass->hasType(VT))
10520 Res.second = X86::VR128RegisterClass;
Chris Lattnerf76d1802006-07-31 23:26:50 +000010521 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000010522
Chris Lattnerf76d1802006-07-31 23:26:50 +000010523 return Res;
10524}