blob: ae1fead462de3026812c3369aecee91054566ecd [file] [log] [blame]
Evan Chenga8e29892007-01-19 07:51:42 +00001//===-- ARMISelLowering.cpp - ARM DAG Lowering Implementation -------------===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Evan Chenga8e29892007-01-19 07:51:42 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the interfaces that ARM uses to lower LLVM code into a
11// selection DAG.
12//
13//===----------------------------------------------------------------------===//
14
Dale Johannesen51e28e62010-06-03 21:09:53 +000015#define DEBUG_TYPE "arm-isel"
Evan Chenga8e29892007-01-19 07:51:42 +000016#include "ARM.h"
17#include "ARMAddressingModes.h"
Eric Christopher6f2ccef2010-09-10 22:42:06 +000018#include "ARMCallingConv.h"
Evan Chenga8e29892007-01-19 07:51:42 +000019#include "ARMConstantPoolValue.h"
20#include "ARMISelLowering.h"
21#include "ARMMachineFunctionInfo.h"
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +000022#include "ARMPerfectShuffle.h"
Evan Chenga8e29892007-01-19 07:51:42 +000023#include "ARMRegisterInfo.h"
24#include "ARMSubtarget.h"
25#include "ARMTargetMachine.h"
Chris Lattner80ec2792009-08-02 00:34:36 +000026#include "ARMTargetObjectFile.h"
Evan Chenga8e29892007-01-19 07:51:42 +000027#include "llvm/CallingConv.h"
28#include "llvm/Constants.h"
Bob Wilson1f595bb2009-04-17 19:07:39 +000029#include "llvm/Function.h"
Benjamin Kramer174101e2009-10-20 11:44:38 +000030#include "llvm/GlobalValue.h"
Evan Cheng27707472007-03-16 08:43:56 +000031#include "llvm/Instruction.h"
Bob Wilson65ffec42010-09-21 17:56:22 +000032#include "llvm/Instructions.h"
Lauro Ramos Venancioe0cb36b2007-11-08 17:20:05 +000033#include "llvm/Intrinsics.h"
Benjamin Kramer174101e2009-10-20 11:44:38 +000034#include "llvm/Type.h"
Bob Wilson1f595bb2009-04-17 19:07:39 +000035#include "llvm/CodeGen/CallingConvLower.h"
Evan Chenga8e29892007-01-19 07:51:42 +000036#include "llvm/CodeGen/MachineBasicBlock.h"
37#include "llvm/CodeGen/MachineFrameInfo.h"
38#include "llvm/CodeGen/MachineFunction.h"
39#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000040#include "llvm/CodeGen/MachineRegisterInfo.h"
Bob Wilson1f595bb2009-04-17 19:07:39 +000041#include "llvm/CodeGen/PseudoSourceValue.h"
Evan Chenga8e29892007-01-19 07:51:42 +000042#include "llvm/CodeGen/SelectionDAG.h"
Bill Wendling94a1c632010-03-09 02:46:12 +000043#include "llvm/MC/MCSectionMachO.h"
Evan Chengb6ab2542007-01-31 08:40:13 +000044#include "llvm/Target/TargetOptions.h"
Evan Chenga8e29892007-01-19 07:51:42 +000045#include "llvm/ADT/VectorExtras.h"
Dale Johannesen51e28e62010-06-03 21:09:53 +000046#include "llvm/ADT/Statistic.h"
Jim Grosbache7b52522010-04-14 22:28:31 +000047#include "llvm/Support/CommandLine.h"
Torok Edwinab7c09b2009-07-08 18:01:40 +000048#include "llvm/Support/ErrorHandling.h"
Evan Chengb01fad62007-03-12 23:30:29 +000049#include "llvm/Support/MathExtras.h"
Jim Grosbache801dc42009-12-12 01:40:06 +000050#include "llvm/Support/raw_ostream.h"
Jim Grosbach3fb2b1e2009-09-01 01:57:56 +000051#include <sstream>
Evan Chenga8e29892007-01-19 07:51:42 +000052using namespace llvm;
53
Dale Johannesen51e28e62010-06-03 21:09:53 +000054STATISTIC(NumTailCalls, "Number of tail calls");
55
Bob Wilson703af3a2010-08-13 22:43:33 +000056// This option should go away when tail calls fully work.
57static cl::opt<bool>
58EnableARMTailCalls("arm-tail-calls", cl::Hidden,
59 cl::desc("Generate tail calls (TEMPORARY OPTION)."),
60 cl::init(false));
61
Jim Grosbach4725ca72010-09-08 03:54:02 +000062// This option should go away when Machine LICM is smart enough to hoist a
Dale Johannesenf630c712010-07-29 20:10:08 +000063// reg-to-reg VDUP.
64static cl::opt<bool>
65EnableARMVDUPsplat("arm-vdup-splat", cl::Hidden,
66 cl::desc("Generate VDUP for integer constant splats (TEMPORARY OPTION)."),
67 cl::init(false));
68
Jim Grosbache7b52522010-04-14 22:28:31 +000069static cl::opt<bool>
70EnableARMLongCalls("arm-long-calls", cl::Hidden,
Evan Cheng515fe3a2010-07-08 02:08:50 +000071 cl::desc("Generate calls via indirect call instructions"),
Jim Grosbache7b52522010-04-14 22:28:31 +000072 cl::init(false));
73
Evan Cheng46df4eb2010-06-16 07:35:02 +000074static cl::opt<bool>
75ARMInterworking("arm-interworking", cl::Hidden,
76 cl::desc("Enable / disable ARM interworking (for debugging only)"),
77 cl::init(true));
78
Evan Chengf6799392010-06-26 01:52:05 +000079static cl::opt<bool>
80EnableARMCodePlacement("arm-code-placement", cl::Hidden,
Evan Cheng515fe3a2010-07-08 02:08:50 +000081 cl::desc("Enable code placement pass for ARM"),
Evan Chengf6799392010-06-26 01:52:05 +000082 cl::init(false));
83
Owen Andersone50ed302009-08-10 22:56:29 +000084void ARMTargetLowering::addTypeForNEON(EVT VT, EVT PromotedLdStVT,
85 EVT PromotedBitwiseVT) {
Bob Wilson5bafff32009-06-22 23:27:02 +000086 if (VT != PromotedLdStVT) {
Owen Anderson70671842009-08-10 20:18:46 +000087 setOperationAction(ISD::LOAD, VT.getSimpleVT(), Promote);
Owen Andersond6662ad2009-08-10 20:46:15 +000088 AddPromotedToType (ISD::LOAD, VT.getSimpleVT(),
89 PromotedLdStVT.getSimpleVT());
Bob Wilson5bafff32009-06-22 23:27:02 +000090
Owen Anderson70671842009-08-10 20:18:46 +000091 setOperationAction(ISD::STORE, VT.getSimpleVT(), Promote);
Jim Grosbach764ab522009-08-11 15:33:49 +000092 AddPromotedToType (ISD::STORE, VT.getSimpleVT(),
Owen Andersond6662ad2009-08-10 20:46:15 +000093 PromotedLdStVT.getSimpleVT());
Bob Wilson5bafff32009-06-22 23:27:02 +000094 }
95
Owen Andersone50ed302009-08-10 22:56:29 +000096 EVT ElemTy = VT.getVectorElementType();
Owen Anderson825b72b2009-08-11 20:47:22 +000097 if (ElemTy != MVT::i64 && ElemTy != MVT::f64)
Owen Anderson70671842009-08-10 20:18:46 +000098 setOperationAction(ISD::VSETCC, VT.getSimpleVT(), Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +000099 if (ElemTy == MVT::i8 || ElemTy == MVT::i16)
Owen Anderson70671842009-08-10 20:18:46 +0000100 setOperationAction(ISD::EXTRACT_VECTOR_ELT, VT.getSimpleVT(), Custom);
Bob Wilson0696fdf2009-09-16 20:20:44 +0000101 if (ElemTy != MVT::i32) {
102 setOperationAction(ISD::SINT_TO_FP, VT.getSimpleVT(), Expand);
103 setOperationAction(ISD::UINT_TO_FP, VT.getSimpleVT(), Expand);
104 setOperationAction(ISD::FP_TO_SINT, VT.getSimpleVT(), Expand);
105 setOperationAction(ISD::FP_TO_UINT, VT.getSimpleVT(), Expand);
106 }
Owen Anderson70671842009-08-10 20:18:46 +0000107 setOperationAction(ISD::BUILD_VECTOR, VT.getSimpleVT(), Custom);
108 setOperationAction(ISD::VECTOR_SHUFFLE, VT.getSimpleVT(), Custom);
Bob Wilson07f6e802010-06-16 21:34:01 +0000109 setOperationAction(ISD::CONCAT_VECTORS, VT.getSimpleVT(), Legal);
Anton Korobeynikov8e6c2b92009-08-21 12:40:35 +0000110 setOperationAction(ISD::EXTRACT_SUBVECTOR, VT.getSimpleVT(), Expand);
Bob Wilsond0910c42010-04-06 22:02:24 +0000111 setOperationAction(ISD::SELECT, VT.getSimpleVT(), Expand);
112 setOperationAction(ISD::SELECT_CC, VT.getSimpleVT(), Expand);
Bob Wilson5bafff32009-06-22 23:27:02 +0000113 if (VT.isInteger()) {
Owen Anderson70671842009-08-10 20:18:46 +0000114 setOperationAction(ISD::SHL, VT.getSimpleVT(), Custom);
115 setOperationAction(ISD::SRA, VT.getSimpleVT(), Custom);
116 setOperationAction(ISD::SRL, VT.getSimpleVT(), Custom);
Bob Wilsonb31a11b2010-08-20 04:54:02 +0000117 setLoadExtAction(ISD::SEXTLOAD, VT.getSimpleVT(), Expand);
118 setLoadExtAction(ISD::ZEXTLOAD, VT.getSimpleVT(), Expand);
Bob Wilson5bafff32009-06-22 23:27:02 +0000119 }
Bob Wilsonb31a11b2010-08-20 04:54:02 +0000120 setLoadExtAction(ISD::EXTLOAD, VT.getSimpleVT(), Expand);
Bob Wilson5bafff32009-06-22 23:27:02 +0000121
122 // Promote all bit-wise operations.
123 if (VT.isInteger() && VT != PromotedBitwiseVT) {
Owen Anderson70671842009-08-10 20:18:46 +0000124 setOperationAction(ISD::AND, VT.getSimpleVT(), Promote);
Owen Andersond6662ad2009-08-10 20:46:15 +0000125 AddPromotedToType (ISD::AND, VT.getSimpleVT(),
126 PromotedBitwiseVT.getSimpleVT());
Owen Anderson70671842009-08-10 20:18:46 +0000127 setOperationAction(ISD::OR, VT.getSimpleVT(), Promote);
Jim Grosbach764ab522009-08-11 15:33:49 +0000128 AddPromotedToType (ISD::OR, VT.getSimpleVT(),
Owen Andersond6662ad2009-08-10 20:46:15 +0000129 PromotedBitwiseVT.getSimpleVT());
Owen Anderson70671842009-08-10 20:18:46 +0000130 setOperationAction(ISD::XOR, VT.getSimpleVT(), Promote);
Jim Grosbach764ab522009-08-11 15:33:49 +0000131 AddPromotedToType (ISD::XOR, VT.getSimpleVT(),
Owen Andersond6662ad2009-08-10 20:46:15 +0000132 PromotedBitwiseVT.getSimpleVT());
Bob Wilson5bafff32009-06-22 23:27:02 +0000133 }
Bob Wilson16330762009-09-16 00:17:28 +0000134
135 // Neon does not support vector divide/remainder operations.
136 setOperationAction(ISD::SDIV, VT.getSimpleVT(), Expand);
137 setOperationAction(ISD::UDIV, VT.getSimpleVT(), Expand);
138 setOperationAction(ISD::FDIV, VT.getSimpleVT(), Expand);
139 setOperationAction(ISD::SREM, VT.getSimpleVT(), Expand);
140 setOperationAction(ISD::UREM, VT.getSimpleVT(), Expand);
141 setOperationAction(ISD::FREM, VT.getSimpleVT(), Expand);
Bob Wilson5bafff32009-06-22 23:27:02 +0000142}
143
Owen Andersone50ed302009-08-10 22:56:29 +0000144void ARMTargetLowering::addDRTypeForNEON(EVT VT) {
Bob Wilson5bafff32009-06-22 23:27:02 +0000145 addRegisterClass(VT, ARM::DPRRegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +0000146 addTypeForNEON(VT, MVT::f64, MVT::v2i32);
Bob Wilson5bafff32009-06-22 23:27:02 +0000147}
148
Owen Andersone50ed302009-08-10 22:56:29 +0000149void ARMTargetLowering::addQRTypeForNEON(EVT VT) {
Bob Wilson5bafff32009-06-22 23:27:02 +0000150 addRegisterClass(VT, ARM::QPRRegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +0000151 addTypeForNEON(VT, MVT::v2f64, MVT::v4i32);
Bob Wilson5bafff32009-06-22 23:27:02 +0000152}
153
Chris Lattnerf0144122009-07-28 03:13:23 +0000154static TargetLoweringObjectFile *createTLOF(TargetMachine &TM) {
155 if (TM.getSubtarget<ARMSubtarget>().isTargetDarwin())
Bill Wendling505ad8b2010-03-15 21:09:38 +0000156 return new TargetLoweringObjectFileMachO();
Bill Wendling94a1c632010-03-09 02:46:12 +0000157
Chris Lattner80ec2792009-08-02 00:34:36 +0000158 return new ARMElfTargetObjectFile();
Chris Lattnerf0144122009-07-28 03:13:23 +0000159}
160
Evan Chenga8e29892007-01-19 07:51:42 +0000161ARMTargetLowering::ARMTargetLowering(TargetMachine &TM)
Evan Chenge7e0d622009-11-06 22:24:13 +0000162 : TargetLowering(TM, createTLOF(TM)) {
Evan Chenga8e29892007-01-19 07:51:42 +0000163 Subtarget = &TM.getSubtarget<ARMSubtarget>();
Evan Cheng31446872010-07-23 22:39:59 +0000164 RegInfo = TM.getRegisterInfo();
Evan Cheng3ef1c872010-09-10 01:29:16 +0000165 Itins = TM.getInstrItineraryData();
Evan Chenga8e29892007-01-19 07:51:42 +0000166
Evan Chengb1df8f22007-04-27 08:15:43 +0000167 if (Subtarget->isTargetDarwin()) {
Evan Chengb1df8f22007-04-27 08:15:43 +0000168 // Uses VFP for Thumb libfuncs if available.
169 if (Subtarget->isThumb() && Subtarget->hasVFP2()) {
170 // Single-precision floating-point arithmetic.
171 setLibcallName(RTLIB::ADD_F32, "__addsf3vfp");
172 setLibcallName(RTLIB::SUB_F32, "__subsf3vfp");
173 setLibcallName(RTLIB::MUL_F32, "__mulsf3vfp");
174 setLibcallName(RTLIB::DIV_F32, "__divsf3vfp");
Evan Chenga8e29892007-01-19 07:51:42 +0000175
Evan Chengb1df8f22007-04-27 08:15:43 +0000176 // Double-precision floating-point arithmetic.
177 setLibcallName(RTLIB::ADD_F64, "__adddf3vfp");
178 setLibcallName(RTLIB::SUB_F64, "__subdf3vfp");
179 setLibcallName(RTLIB::MUL_F64, "__muldf3vfp");
180 setLibcallName(RTLIB::DIV_F64, "__divdf3vfp");
Evan Cheng193f8502007-01-31 09:30:58 +0000181
Evan Chengb1df8f22007-04-27 08:15:43 +0000182 // Single-precision comparisons.
183 setLibcallName(RTLIB::OEQ_F32, "__eqsf2vfp");
184 setLibcallName(RTLIB::UNE_F32, "__nesf2vfp");
185 setLibcallName(RTLIB::OLT_F32, "__ltsf2vfp");
186 setLibcallName(RTLIB::OLE_F32, "__lesf2vfp");
187 setLibcallName(RTLIB::OGE_F32, "__gesf2vfp");
188 setLibcallName(RTLIB::OGT_F32, "__gtsf2vfp");
189 setLibcallName(RTLIB::UO_F32, "__unordsf2vfp");
190 setLibcallName(RTLIB::O_F32, "__unordsf2vfp");
Evan Chenga8e29892007-01-19 07:51:42 +0000191
Evan Chengb1df8f22007-04-27 08:15:43 +0000192 setCmpLibcallCC(RTLIB::OEQ_F32, ISD::SETNE);
193 setCmpLibcallCC(RTLIB::UNE_F32, ISD::SETNE);
194 setCmpLibcallCC(RTLIB::OLT_F32, ISD::SETNE);
195 setCmpLibcallCC(RTLIB::OLE_F32, ISD::SETNE);
196 setCmpLibcallCC(RTLIB::OGE_F32, ISD::SETNE);
197 setCmpLibcallCC(RTLIB::OGT_F32, ISD::SETNE);
198 setCmpLibcallCC(RTLIB::UO_F32, ISD::SETNE);
199 setCmpLibcallCC(RTLIB::O_F32, ISD::SETEQ);
Evan Cheng193f8502007-01-31 09:30:58 +0000200
Evan Chengb1df8f22007-04-27 08:15:43 +0000201 // Double-precision comparisons.
202 setLibcallName(RTLIB::OEQ_F64, "__eqdf2vfp");
203 setLibcallName(RTLIB::UNE_F64, "__nedf2vfp");
204 setLibcallName(RTLIB::OLT_F64, "__ltdf2vfp");
205 setLibcallName(RTLIB::OLE_F64, "__ledf2vfp");
206 setLibcallName(RTLIB::OGE_F64, "__gedf2vfp");
207 setLibcallName(RTLIB::OGT_F64, "__gtdf2vfp");
208 setLibcallName(RTLIB::UO_F64, "__unorddf2vfp");
209 setLibcallName(RTLIB::O_F64, "__unorddf2vfp");
Evan Chenga8e29892007-01-19 07:51:42 +0000210
Evan Chengb1df8f22007-04-27 08:15:43 +0000211 setCmpLibcallCC(RTLIB::OEQ_F64, ISD::SETNE);
212 setCmpLibcallCC(RTLIB::UNE_F64, ISD::SETNE);
213 setCmpLibcallCC(RTLIB::OLT_F64, ISD::SETNE);
214 setCmpLibcallCC(RTLIB::OLE_F64, ISD::SETNE);
215 setCmpLibcallCC(RTLIB::OGE_F64, ISD::SETNE);
216 setCmpLibcallCC(RTLIB::OGT_F64, ISD::SETNE);
217 setCmpLibcallCC(RTLIB::UO_F64, ISD::SETNE);
218 setCmpLibcallCC(RTLIB::O_F64, ISD::SETEQ);
Evan Chenga8e29892007-01-19 07:51:42 +0000219
Evan Chengb1df8f22007-04-27 08:15:43 +0000220 // Floating-point to integer conversions.
221 // i64 conversions are done via library routines even when generating VFP
222 // instructions, so use the same ones.
223 setLibcallName(RTLIB::FPTOSINT_F64_I32, "__fixdfsivfp");
224 setLibcallName(RTLIB::FPTOUINT_F64_I32, "__fixunsdfsivfp");
225 setLibcallName(RTLIB::FPTOSINT_F32_I32, "__fixsfsivfp");
226 setLibcallName(RTLIB::FPTOUINT_F32_I32, "__fixunssfsivfp");
Evan Chenga8e29892007-01-19 07:51:42 +0000227
Evan Chengb1df8f22007-04-27 08:15:43 +0000228 // Conversions between floating types.
229 setLibcallName(RTLIB::FPROUND_F64_F32, "__truncdfsf2vfp");
230 setLibcallName(RTLIB::FPEXT_F32_F64, "__extendsfdf2vfp");
231
232 // Integer to floating-point conversions.
233 // i64 conversions are done via library routines even when generating VFP
234 // instructions, so use the same ones.
Bob Wilson2a14c522009-03-20 23:16:43 +0000235 // FIXME: There appears to be some naming inconsistency in ARM libgcc:
236 // e.g., __floatunsidf vs. __floatunssidfvfp.
Evan Chengb1df8f22007-04-27 08:15:43 +0000237 setLibcallName(RTLIB::SINTTOFP_I32_F64, "__floatsidfvfp");
238 setLibcallName(RTLIB::UINTTOFP_I32_F64, "__floatunssidfvfp");
239 setLibcallName(RTLIB::SINTTOFP_I32_F32, "__floatsisfvfp");
240 setLibcallName(RTLIB::UINTTOFP_I32_F32, "__floatunssisfvfp");
241 }
Evan Chenga8e29892007-01-19 07:51:42 +0000242 }
243
Bob Wilson2f954612009-05-22 17:38:41 +0000244 // These libcalls are not available in 32-bit.
245 setLibcallName(RTLIB::SHL_I128, 0);
246 setLibcallName(RTLIB::SRL_I128, 0);
247 setLibcallName(RTLIB::SRA_I128, 0);
248
Anton Korobeynikov72977a42009-08-14 20:10:52 +0000249 // Libcalls should use the AAPCS base standard ABI, even if hard float
250 // is in effect, as per the ARM RTABI specification, section 4.1.2.
251 if (Subtarget->isAAPCS_ABI()) {
252 for (int i = 0; i < RTLIB::UNKNOWN_LIBCALL; ++i) {
253 setLibcallCallingConv(static_cast<RTLIB::Libcall>(i),
254 CallingConv::ARM_AAPCS);
255 }
256 }
257
David Goodwinf1daf7d2009-07-08 23:10:31 +0000258 if (Subtarget->isThumb1Only())
Owen Anderson825b72b2009-08-11 20:47:22 +0000259 addRegisterClass(MVT::i32, ARM::tGPRRegisterClass);
Jim Grosbach30eae3c2009-04-07 20:34:09 +0000260 else
Owen Anderson825b72b2009-08-11 20:47:22 +0000261 addRegisterClass(MVT::i32, ARM::GPRRegisterClass);
David Goodwinf1daf7d2009-07-08 23:10:31 +0000262 if (!UseSoftFloat && Subtarget->hasVFP2() && !Subtarget->isThumb1Only()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000263 addRegisterClass(MVT::f32, ARM::SPRRegisterClass);
Jim Grosbachfcba5e62010-08-11 15:44:15 +0000264 if (!Subtarget->isFPOnlySP())
265 addRegisterClass(MVT::f64, ARM::DPRRegisterClass);
Bob Wilson2dc4f542009-03-20 22:42:55 +0000266
Owen Anderson825b72b2009-08-11 20:47:22 +0000267 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000268 }
Bob Wilson5bafff32009-06-22 23:27:02 +0000269
270 if (Subtarget->hasNEON()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000271 addDRTypeForNEON(MVT::v2f32);
272 addDRTypeForNEON(MVT::v8i8);
273 addDRTypeForNEON(MVT::v4i16);
274 addDRTypeForNEON(MVT::v2i32);
275 addDRTypeForNEON(MVT::v1i64);
Bob Wilson5bafff32009-06-22 23:27:02 +0000276
Owen Anderson825b72b2009-08-11 20:47:22 +0000277 addQRTypeForNEON(MVT::v4f32);
278 addQRTypeForNEON(MVT::v2f64);
279 addQRTypeForNEON(MVT::v16i8);
280 addQRTypeForNEON(MVT::v8i16);
281 addQRTypeForNEON(MVT::v4i32);
282 addQRTypeForNEON(MVT::v2i64);
Bob Wilson5bafff32009-06-22 23:27:02 +0000283
Bob Wilson74dc72e2009-09-15 23:55:57 +0000284 // v2f64 is legal so that QR subregs can be extracted as f64 elements, but
285 // neither Neon nor VFP support any arithmetic operations on it.
286 setOperationAction(ISD::FADD, MVT::v2f64, Expand);
287 setOperationAction(ISD::FSUB, MVT::v2f64, Expand);
288 setOperationAction(ISD::FMUL, MVT::v2f64, Expand);
289 setOperationAction(ISD::FDIV, MVT::v2f64, Expand);
290 setOperationAction(ISD::FREM, MVT::v2f64, Expand);
291 setOperationAction(ISD::FCOPYSIGN, MVT::v2f64, Expand);
292 setOperationAction(ISD::VSETCC, MVT::v2f64, Expand);
293 setOperationAction(ISD::FNEG, MVT::v2f64, Expand);
294 setOperationAction(ISD::FABS, MVT::v2f64, Expand);
295 setOperationAction(ISD::FSQRT, MVT::v2f64, Expand);
296 setOperationAction(ISD::FSIN, MVT::v2f64, Expand);
297 setOperationAction(ISD::FCOS, MVT::v2f64, Expand);
298 setOperationAction(ISD::FPOWI, MVT::v2f64, Expand);
299 setOperationAction(ISD::FPOW, MVT::v2f64, Expand);
300 setOperationAction(ISD::FLOG, MVT::v2f64, Expand);
301 setOperationAction(ISD::FLOG2, MVT::v2f64, Expand);
302 setOperationAction(ISD::FLOG10, MVT::v2f64, Expand);
303 setOperationAction(ISD::FEXP, MVT::v2f64, Expand);
304 setOperationAction(ISD::FEXP2, MVT::v2f64, Expand);
305 setOperationAction(ISD::FCEIL, MVT::v2f64, Expand);
306 setOperationAction(ISD::FTRUNC, MVT::v2f64, Expand);
307 setOperationAction(ISD::FRINT, MVT::v2f64, Expand);
308 setOperationAction(ISD::FNEARBYINT, MVT::v2f64, Expand);
309 setOperationAction(ISD::FFLOOR, MVT::v2f64, Expand);
310
Bob Wilsonb31a11b2010-08-20 04:54:02 +0000311 setTruncStoreAction(MVT::v2f64, MVT::v2f32, Expand);
312
Bob Wilson642b3292009-09-16 00:32:15 +0000313 // Neon does not support some operations on v1i64 and v2i64 types.
314 setOperationAction(ISD::MUL, MVT::v1i64, Expand);
Bob Wilsond0b69cf2010-09-01 23:50:19 +0000315 // Custom handling for some quad-vector types to detect VMULL.
316 setOperationAction(ISD::MUL, MVT::v8i16, Custom);
317 setOperationAction(ISD::MUL, MVT::v4i32, Custom);
318 setOperationAction(ISD::MUL, MVT::v2i64, Custom);
Bob Wilson642b3292009-09-16 00:32:15 +0000319 setOperationAction(ISD::VSETCC, MVT::v1i64, Expand);
320 setOperationAction(ISD::VSETCC, MVT::v2i64, Expand);
321
Bob Wilson5bafff32009-06-22 23:27:02 +0000322 setTargetDAGCombine(ISD::INTRINSIC_WO_CHAIN);
323 setTargetDAGCombine(ISD::SHL);
324 setTargetDAGCombine(ISD::SRL);
325 setTargetDAGCombine(ISD::SRA);
326 setTargetDAGCombine(ISD::SIGN_EXTEND);
327 setTargetDAGCombine(ISD::ZERO_EXTEND);
328 setTargetDAGCombine(ISD::ANY_EXTEND);
Bob Wilson9f6c4c12010-02-18 06:05:53 +0000329 setTargetDAGCombine(ISD::SELECT_CC);
Bob Wilson75f02882010-09-17 22:59:05 +0000330 setTargetDAGCombine(ISD::BUILD_VECTOR);
Bob Wilson5bafff32009-06-22 23:27:02 +0000331 }
332
Evan Cheng9f8cbd12007-05-18 00:19:34 +0000333 computeRegisterProperties();
Evan Chenga8e29892007-01-19 07:51:42 +0000334
335 // ARM does not have f32 extending load.
Owen Anderson825b72b2009-08-11 20:47:22 +0000336 setLoadExtAction(ISD::EXTLOAD, MVT::f32, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000337
Duncan Sandsf9c98e62008-01-23 20:39:46 +0000338 // ARM does not have i1 sign extending load.
Owen Anderson825b72b2009-08-11 20:47:22 +0000339 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
Duncan Sandsf9c98e62008-01-23 20:39:46 +0000340
Evan Chenga8e29892007-01-19 07:51:42 +0000341 // ARM supports all 4 flavors of integer indexed load / store.
Evan Chenge88d5ce2009-07-02 07:28:31 +0000342 if (!Subtarget->isThumb1Only()) {
343 for (unsigned im = (unsigned)ISD::PRE_INC;
344 im != (unsigned)ISD::LAST_INDEXED_MODE; ++im) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000345 setIndexedLoadAction(im, MVT::i1, Legal);
346 setIndexedLoadAction(im, MVT::i8, Legal);
347 setIndexedLoadAction(im, MVT::i16, Legal);
348 setIndexedLoadAction(im, MVT::i32, Legal);
349 setIndexedStoreAction(im, MVT::i1, Legal);
350 setIndexedStoreAction(im, MVT::i8, Legal);
351 setIndexedStoreAction(im, MVT::i16, Legal);
352 setIndexedStoreAction(im, MVT::i32, Legal);
Evan Chenge88d5ce2009-07-02 07:28:31 +0000353 }
Evan Chenga8e29892007-01-19 07:51:42 +0000354 }
355
356 // i64 operation support.
Evan Cheng5b9fcd12009-07-07 01:17:28 +0000357 if (Subtarget->isThumb1Only()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000358 setOperationAction(ISD::MUL, MVT::i64, Expand);
359 setOperationAction(ISD::MULHU, MVT::i32, Expand);
360 setOperationAction(ISD::MULHS, MVT::i32, Expand);
361 setOperationAction(ISD::UMUL_LOHI, MVT::i32, Expand);
362 setOperationAction(ISD::SMUL_LOHI, MVT::i32, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000363 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000364 setOperationAction(ISD::MUL, MVT::i64, Expand);
365 setOperationAction(ISD::MULHU, MVT::i32, Expand);
Evan Chengb6207242009-08-01 00:16:10 +0000366 if (!Subtarget->hasV6Ops())
Owen Anderson825b72b2009-08-11 20:47:22 +0000367 setOperationAction(ISD::MULHS, MVT::i32, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000368 }
Jim Grosbachc2b879f2009-10-31 19:38:01 +0000369 setOperationAction(ISD::SHL_PARTS, MVT::i32, Custom);
Jim Grosbachb4a976c2009-10-31 21:00:56 +0000370 setOperationAction(ISD::SRA_PARTS, MVT::i32, Custom);
Jim Grosbachbcf2f2c2009-10-31 21:42:19 +0000371 setOperationAction(ISD::SRL_PARTS, MVT::i32, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000372 setOperationAction(ISD::SRL, MVT::i64, Custom);
373 setOperationAction(ISD::SRA, MVT::i64, Custom);
Evan Chenga8e29892007-01-19 07:51:42 +0000374
375 // ARM does not have ROTL.
Owen Anderson825b72b2009-08-11 20:47:22 +0000376 setOperationAction(ISD::ROTL, MVT::i32, Expand);
Jim Grosbach3482c802010-01-18 19:58:49 +0000377 setOperationAction(ISD::CTTZ, MVT::i32, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000378 setOperationAction(ISD::CTPOP, MVT::i32, Expand);
David Goodwin24062ac2009-06-26 20:47:43 +0000379 if (!Subtarget->hasV5TOps() || Subtarget->isThumb1Only())
Owen Anderson825b72b2009-08-11 20:47:22 +0000380 setOperationAction(ISD::CTLZ, MVT::i32, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000381
Lauro Ramos Venancio368f20f2007-03-16 22:54:16 +0000382 // Only ARMv6 has BSWAP.
383 if (!Subtarget->hasV6Ops())
Owen Anderson825b72b2009-08-11 20:47:22 +0000384 setOperationAction(ISD::BSWAP, MVT::i32, Expand);
Lauro Ramos Venancio368f20f2007-03-16 22:54:16 +0000385
Evan Chenga8e29892007-01-19 07:51:42 +0000386 // These are expanded into libcalls.
Jim Grosbach29402132010-05-05 23:44:43 +0000387 if (!Subtarget->hasDivide()) {
Jim Grosbachb1dc3932010-05-05 20:44:35 +0000388 // v7M has a hardware divider
389 setOperationAction(ISD::SDIV, MVT::i32, Expand);
390 setOperationAction(ISD::UDIV, MVT::i32, Expand);
391 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000392 setOperationAction(ISD::SREM, MVT::i32, Expand);
393 setOperationAction(ISD::UREM, MVT::i32, Expand);
394 setOperationAction(ISD::SDIVREM, MVT::i32, Expand);
395 setOperationAction(ISD::UDIVREM, MVT::i32, Expand);
Bob Wilson2dc4f542009-03-20 22:42:55 +0000396
Owen Anderson825b72b2009-08-11 20:47:22 +0000397 setOperationAction(ISD::GlobalAddress, MVT::i32, Custom);
398 setOperationAction(ISD::ConstantPool, MVT::i32, Custom);
399 setOperationAction(ISD::GLOBAL_OFFSET_TABLE, MVT::i32, Custom);
400 setOperationAction(ISD::GlobalTLSAddress, MVT::i32, Custom);
Bob Wilsonddb16df2009-10-30 05:45:42 +0000401 setOperationAction(ISD::BlockAddress, MVT::i32, Custom);
Evan Chenga8e29892007-01-19 07:51:42 +0000402
Evan Chengfb3611d2010-05-11 07:26:32 +0000403 setOperationAction(ISD::TRAP, MVT::Other, Legal);
404
Evan Chenga8e29892007-01-19 07:51:42 +0000405 // Use the default implementation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000406 setOperationAction(ISD::VASTART, MVT::Other, Custom);
407 setOperationAction(ISD::VAARG, MVT::Other, Expand);
408 setOperationAction(ISD::VACOPY, MVT::Other, Expand);
409 setOperationAction(ISD::VAEND, MVT::Other, Expand);
410 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
411 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
Jim Grosbachbff39232009-08-12 17:38:44 +0000412 setOperationAction(ISD::EHSELECTION, MVT::i32, Expand);
413 // FIXME: Shouldn't need this, since no register is used, but the legalizer
414 // doesn't yet know how to not do that for SjLj.
415 setExceptionSelectorRegister(ARM::R0);
Evan Cheng3a1588a2010-04-15 22:20:34 +0000416 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Expand);
Evan Cheng11db0682010-08-11 06:22:01 +0000417 // ARMv6 Thumb1 (except for CPUs that support dmb / dsb) and earlier use
418 // the default expansion.
419 if (Subtarget->hasDataBarrier() ||
420 (Subtarget->hasV6Ops() && !Subtarget->isThumb1Only())) {
Jim Grosbach68741be2010-06-18 22:35:32 +0000421 // membarrier needs custom lowering; the rest are legal and handled
422 // normally.
423 setOperationAction(ISD::MEMBARRIER, MVT::Other, Custom);
424 } else {
425 // Set them all for expansion, which will force libcalls.
426 setOperationAction(ISD::MEMBARRIER, MVT::Other, Expand);
427 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i8, Expand);
428 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i16, Expand);
429 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i32, Expand);
Jim Grosbachef6eb9c2010-06-18 23:03:10 +0000430 setOperationAction(ISD::ATOMIC_SWAP, MVT::i8, Expand);
431 setOperationAction(ISD::ATOMIC_SWAP, MVT::i16, Expand);
432 setOperationAction(ISD::ATOMIC_SWAP, MVT::i32, Expand);
Jim Grosbach68741be2010-06-18 22:35:32 +0000433 setOperationAction(ISD::ATOMIC_LOAD_ADD, MVT::i8, Expand);
434 setOperationAction(ISD::ATOMIC_LOAD_ADD, MVT::i16, Expand);
435 setOperationAction(ISD::ATOMIC_LOAD_ADD, MVT::i32, Expand);
436 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i8, Expand);
437 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i16, Expand);
438 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i32, Expand);
439 setOperationAction(ISD::ATOMIC_LOAD_AND, MVT::i8, Expand);
440 setOperationAction(ISD::ATOMIC_LOAD_AND, MVT::i16, Expand);
441 setOperationAction(ISD::ATOMIC_LOAD_AND, MVT::i32, Expand);
442 setOperationAction(ISD::ATOMIC_LOAD_OR, MVT::i8, Expand);
443 setOperationAction(ISD::ATOMIC_LOAD_OR, MVT::i16, Expand);
444 setOperationAction(ISD::ATOMIC_LOAD_OR, MVT::i32, Expand);
445 setOperationAction(ISD::ATOMIC_LOAD_XOR, MVT::i8, Expand);
446 setOperationAction(ISD::ATOMIC_LOAD_XOR, MVT::i16, Expand);
447 setOperationAction(ISD::ATOMIC_LOAD_XOR, MVT::i32, Expand);
448 setOperationAction(ISD::ATOMIC_LOAD_NAND, MVT::i8, Expand);
449 setOperationAction(ISD::ATOMIC_LOAD_NAND, MVT::i16, Expand);
450 setOperationAction(ISD::ATOMIC_LOAD_NAND, MVT::i32, Expand);
Jim Grosbach5def57a2010-06-23 16:08:49 +0000451 // Since the libcalls include locking, fold in the fences
452 setShouldFoldAtomicFences(true);
Jim Grosbach68741be2010-06-18 22:35:32 +0000453 }
454 // 64-bit versions are always libcalls (for now)
455 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i64, Expand);
Jim Grosbachef6eb9c2010-06-18 23:03:10 +0000456 setOperationAction(ISD::ATOMIC_SWAP, MVT::i64, Expand);
Jim Grosbach68741be2010-06-18 22:35:32 +0000457 setOperationAction(ISD::ATOMIC_LOAD_ADD, MVT::i64, Expand);
458 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i64, Expand);
459 setOperationAction(ISD::ATOMIC_LOAD_AND, MVT::i64, Expand);
460 setOperationAction(ISD::ATOMIC_LOAD_OR, MVT::i64, Expand);
461 setOperationAction(ISD::ATOMIC_LOAD_XOR, MVT::i64, Expand);
462 setOperationAction(ISD::ATOMIC_LOAD_NAND, MVT::i64, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000463
Eli Friedmana2c6f452010-06-26 04:36:50 +0000464 // Requires SXTB/SXTH, available on v6 and up in both ARM and Thumb modes.
465 if (!Subtarget->hasV6Ops()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000466 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i16, Expand);
467 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i8, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000468 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000469 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000470
Nate Begemand1fb5832010-08-03 21:31:55 +0000471 if (!UseSoftFloat && Subtarget->hasVFP2() && !Subtarget->isThumb1Only()) {
Bob Wilsoncb9a6aa2010-01-19 22:56:26 +0000472 // Turn f64->i64 into VMOVRRD, i64 -> f64 to VMOVDRR
473 // iff target supports vfp2.
Owen Anderson825b72b2009-08-11 20:47:22 +0000474 setOperationAction(ISD::BIT_CONVERT, MVT::i64, Custom);
Nate Begemand1fb5832010-08-03 21:31:55 +0000475 setOperationAction(ISD::FLT_ROUNDS_, MVT::i32, Custom);
476 }
Lauro Ramos Venancioe0cb36b2007-11-08 17:20:05 +0000477
478 // We want to custom lower some of our intrinsics.
Owen Anderson825b72b2009-08-11 20:47:22 +0000479 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
Jim Grosbache97f9682010-07-07 00:07:57 +0000480 if (Subtarget->isTargetDarwin()) {
481 setOperationAction(ISD::EH_SJLJ_SETJMP, MVT::i32, Custom);
482 setOperationAction(ISD::EH_SJLJ_LONGJMP, MVT::Other, Custom);
483 }
Lauro Ramos Venancioe0cb36b2007-11-08 17:20:05 +0000484
Owen Anderson825b72b2009-08-11 20:47:22 +0000485 setOperationAction(ISD::SETCC, MVT::i32, Expand);
486 setOperationAction(ISD::SETCC, MVT::f32, Expand);
487 setOperationAction(ISD::SETCC, MVT::f64, Expand);
Bill Wendlingde2b1512010-08-11 08:43:16 +0000488 setOperationAction(ISD::SELECT, MVT::i32, Custom);
489 setOperationAction(ISD::SELECT, MVT::f32, Custom);
490 setOperationAction(ISD::SELECT, MVT::f64, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000491 setOperationAction(ISD::SELECT_CC, MVT::i32, Custom);
492 setOperationAction(ISD::SELECT_CC, MVT::f32, Custom);
493 setOperationAction(ISD::SELECT_CC, MVT::f64, Custom);
Evan Chenga8e29892007-01-19 07:51:42 +0000494
Owen Anderson825b72b2009-08-11 20:47:22 +0000495 setOperationAction(ISD::BRCOND, MVT::Other, Expand);
496 setOperationAction(ISD::BR_CC, MVT::i32, Custom);
497 setOperationAction(ISD::BR_CC, MVT::f32, Custom);
498 setOperationAction(ISD::BR_CC, MVT::f64, Custom);
499 setOperationAction(ISD::BR_JT, MVT::Other, Custom);
Evan Chenga8e29892007-01-19 07:51:42 +0000500
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000501 // We don't support sin/cos/fmod/copysign/pow
Owen Anderson825b72b2009-08-11 20:47:22 +0000502 setOperationAction(ISD::FSIN, MVT::f64, Expand);
503 setOperationAction(ISD::FSIN, MVT::f32, Expand);
504 setOperationAction(ISD::FCOS, MVT::f32, Expand);
505 setOperationAction(ISD::FCOS, MVT::f64, Expand);
506 setOperationAction(ISD::FREM, MVT::f64, Expand);
507 setOperationAction(ISD::FREM, MVT::f32, Expand);
David Goodwinf1daf7d2009-07-08 23:10:31 +0000508 if (!UseSoftFloat && Subtarget->hasVFP2() && !Subtarget->isThumb1Only()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000509 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Custom);
510 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
Evan Cheng110cf482008-04-01 01:50:16 +0000511 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000512 setOperationAction(ISD::FPOW, MVT::f64, Expand);
513 setOperationAction(ISD::FPOW, MVT::f32, Expand);
Bob Wilson2dc4f542009-03-20 22:42:55 +0000514
Anton Korobeynikovbec3dd22010-03-14 18:42:31 +0000515 // Various VFP goodness
516 if (!UseSoftFloat && !Subtarget->isThumb1Only()) {
Bob Wilson76a312b2010-03-19 22:51:32 +0000517 // int <-> fp are custom expanded into bit_convert + ARMISD ops.
518 if (Subtarget->hasVFP2()) {
519 setOperationAction(ISD::SINT_TO_FP, MVT::i32, Custom);
520 setOperationAction(ISD::UINT_TO_FP, MVT::i32, Custom);
521 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Custom);
522 setOperationAction(ISD::FP_TO_SINT, MVT::i32, Custom);
523 }
Anton Korobeynikovbec3dd22010-03-14 18:42:31 +0000524 // Special handling for half-precision FP.
Anton Korobeynikovf0d50072010-03-18 22:35:37 +0000525 if (!Subtarget->hasFP16()) {
526 setOperationAction(ISD::FP16_TO_FP32, MVT::f32, Expand);
527 setOperationAction(ISD::FP32_TO_FP16, MVT::i32, Expand);
Anton Korobeynikovbec3dd22010-03-14 18:42:31 +0000528 }
Evan Cheng110cf482008-04-01 01:50:16 +0000529 }
Evan Chenga8e29892007-01-19 07:51:42 +0000530
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +0000531 // We have target-specific dag combine patterns for the following nodes:
Jim Grosbache5165492009-11-09 00:11:35 +0000532 // ARMISD::VMOVRRD - No need to call setTargetDAGCombine
Chris Lattnerd1980a52009-03-12 06:52:53 +0000533 setTargetDAGCombine(ISD::ADD);
534 setTargetDAGCombine(ISD::SUB);
Anton Korobeynikova9790d72010-05-15 18:16:59 +0000535 setTargetDAGCombine(ISD::MUL);
Bob Wilson2dc4f542009-03-20 22:42:55 +0000536
Jim Grosbach469bbdb2010-07-16 23:05:05 +0000537 if (Subtarget->hasV6T2Ops())
538 setTargetDAGCombine(ISD::OR);
539
Evan Chenga8e29892007-01-19 07:51:42 +0000540 setStackPointerRegisterToSaveRestore(ARM::SP);
Evan Cheng1cc39842010-05-20 23:26:43 +0000541
Evan Chengf7d87ee2010-05-21 00:43:17 +0000542 if (UseSoftFloat || Subtarget->isThumb1Only() || !Subtarget->hasVFP2())
543 setSchedulingPreference(Sched::RegPressure);
544 else
545 setSchedulingPreference(Sched::Hybrid);
Dale Johannesen8dd86c12007-05-17 21:31:21 +0000546
547 maxStoresPerMemcpy = 1; //// temporary - rewrite interface to use type
Evan Chengf6799392010-06-26 01:52:05 +0000548
Rafael Espindolacbeeae22010-07-11 04:01:49 +0000549 // On ARM arguments smaller than 4 bytes are extended, so all arguments
550 // are at least 4 bytes aligned.
551 setMinStackArgumentAlignment(4);
552
Evan Chengf6799392010-06-26 01:52:05 +0000553 if (EnableARMCodePlacement)
554 benefitFromCodePlacementOpt = true;
Evan Chenga8e29892007-01-19 07:51:42 +0000555}
556
Evan Cheng4f6b4672010-07-21 06:09:07 +0000557std::pair<const TargetRegisterClass*, uint8_t>
558ARMTargetLowering::findRepresentativeClass(EVT VT) const{
559 const TargetRegisterClass *RRC = 0;
560 uint8_t Cost = 1;
561 switch (VT.getSimpleVT().SimpleTy) {
Evan Chengd70f57b2010-07-19 22:15:08 +0000562 default:
Evan Cheng4f6b4672010-07-21 06:09:07 +0000563 return TargetLowering::findRepresentativeClass(VT);
Evan Cheng4a863e22010-07-21 23:53:58 +0000564 // Use DPR as representative register class for all floating point
565 // and vector types. Since there are 32 SPR registers and 32 DPR registers so
566 // the cost is 1 for both f32 and f64.
567 case MVT::f32: case MVT::f64: case MVT::v8i8: case MVT::v4i16:
Evan Cheng4f6b4672010-07-21 06:09:07 +0000568 case MVT::v2i32: case MVT::v1i64: case MVT::v2f32:
Evan Cheng4a863e22010-07-21 23:53:58 +0000569 RRC = ARM::DPRRegisterClass;
Evan Cheng4f6b4672010-07-21 06:09:07 +0000570 break;
571 case MVT::v16i8: case MVT::v8i16: case MVT::v4i32: case MVT::v2i64:
572 case MVT::v4f32: case MVT::v2f64:
Evan Cheng4a863e22010-07-21 23:53:58 +0000573 RRC = ARM::DPRRegisterClass;
574 Cost = 2;
Evan Cheng4f6b4672010-07-21 06:09:07 +0000575 break;
576 case MVT::v4i64:
Evan Cheng4a863e22010-07-21 23:53:58 +0000577 RRC = ARM::DPRRegisterClass;
578 Cost = 4;
Evan Cheng4f6b4672010-07-21 06:09:07 +0000579 break;
580 case MVT::v8i64:
Evan Cheng4a863e22010-07-21 23:53:58 +0000581 RRC = ARM::DPRRegisterClass;
582 Cost = 8;
Evan Cheng4f6b4672010-07-21 06:09:07 +0000583 break;
Evan Chengd70f57b2010-07-19 22:15:08 +0000584 }
Evan Cheng4f6b4672010-07-21 06:09:07 +0000585 return std::make_pair(RRC, Cost);
Evan Chengd70f57b2010-07-19 22:15:08 +0000586}
587
Evan Chenga8e29892007-01-19 07:51:42 +0000588const char *ARMTargetLowering::getTargetNodeName(unsigned Opcode) const {
589 switch (Opcode) {
590 default: return 0;
591 case ARMISD::Wrapper: return "ARMISD::Wrapper";
Evan Chenga8e29892007-01-19 07:51:42 +0000592 case ARMISD::WrapperJT: return "ARMISD::WrapperJT";
593 case ARMISD::CALL: return "ARMISD::CALL";
Evan Cheng277f0742007-06-19 21:05:09 +0000594 case ARMISD::CALL_PRED: return "ARMISD::CALL_PRED";
Evan Chenga8e29892007-01-19 07:51:42 +0000595 case ARMISD::CALL_NOLINK: return "ARMISD::CALL_NOLINK";
596 case ARMISD::tCALL: return "ARMISD::tCALL";
597 case ARMISD::BRCOND: return "ARMISD::BRCOND";
598 case ARMISD::BR_JT: return "ARMISD::BR_JT";
Evan Cheng5657c012009-07-29 02:18:14 +0000599 case ARMISD::BR2_JT: return "ARMISD::BR2_JT";
Evan Chenga8e29892007-01-19 07:51:42 +0000600 case ARMISD::RET_FLAG: return "ARMISD::RET_FLAG";
601 case ARMISD::PIC_ADD: return "ARMISD::PIC_ADD";
Bill Wendling0b4aa7d2010-08-29 03:02:11 +0000602 case ARMISD::AND: return "ARMISD::AND";
Evan Chenga8e29892007-01-19 07:51:42 +0000603 case ARMISD::CMP: return "ARMISD::CMP";
David Goodwinc0309b42009-06-29 15:33:01 +0000604 case ARMISD::CMPZ: return "ARMISD::CMPZ";
Evan Chenga8e29892007-01-19 07:51:42 +0000605 case ARMISD::CMPFP: return "ARMISD::CMPFP";
606 case ARMISD::CMPFPw0: return "ARMISD::CMPFPw0";
Evan Cheng218977b2010-07-13 19:27:42 +0000607 case ARMISD::BCC_i64: return "ARMISD::BCC_i64";
Evan Chenga8e29892007-01-19 07:51:42 +0000608 case ARMISD::FMSTAT: return "ARMISD::FMSTAT";
609 case ARMISD::CMOV: return "ARMISD::CMOV";
610 case ARMISD::CNEG: return "ARMISD::CNEG";
Bob Wilson2dc4f542009-03-20 22:42:55 +0000611
Jim Grosbach3482c802010-01-18 19:58:49 +0000612 case ARMISD::RBIT: return "ARMISD::RBIT";
613
Bob Wilson76a312b2010-03-19 22:51:32 +0000614 case ARMISD::FTOSI: return "ARMISD::FTOSI";
615 case ARMISD::FTOUI: return "ARMISD::FTOUI";
616 case ARMISD::SITOF: return "ARMISD::SITOF";
617 case ARMISD::UITOF: return "ARMISD::UITOF";
618
Evan Chenga8e29892007-01-19 07:51:42 +0000619 case ARMISD::SRL_FLAG: return "ARMISD::SRL_FLAG";
620 case ARMISD::SRA_FLAG: return "ARMISD::SRA_FLAG";
621 case ARMISD::RRX: return "ARMISD::RRX";
Bob Wilson2dc4f542009-03-20 22:42:55 +0000622
Bob Wilson0b8ccb82010-09-22 22:09:21 +0000623 case ARMISD::VMOVRRD: return "ARMISD::VMOVRRD";
624 case ARMISD::VMOVDRR: return "ARMISD::VMOVDRR";
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000625
Evan Chengc5942082009-10-28 06:55:03 +0000626 case ARMISD::EH_SJLJ_SETJMP: return "ARMISD::EH_SJLJ_SETJMP";
627 case ARMISD::EH_SJLJ_LONGJMP:return "ARMISD::EH_SJLJ_LONGJMP";
628
Dale Johannesen51e28e62010-06-03 21:09:53 +0000629 case ARMISD::TC_RETURN: return "ARMISD::TC_RETURN";
Jim Grosbach4725ca72010-09-08 03:54:02 +0000630
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000631 case ARMISD::THREAD_POINTER:return "ARMISD::THREAD_POINTER";
Bob Wilson5bafff32009-06-22 23:27:02 +0000632
Evan Cheng86198642009-08-07 00:34:42 +0000633 case ARMISD::DYN_ALLOC: return "ARMISD::DYN_ALLOC";
634
Jim Grosbach3728e962009-12-10 00:11:09 +0000635 case ARMISD::MEMBARRIER: return "ARMISD::MEMBARRIER";
636 case ARMISD::SYNCBARRIER: return "ARMISD::SYNCBARRIER";
637
Bob Wilson5bafff32009-06-22 23:27:02 +0000638 case ARMISD::VCEQ: return "ARMISD::VCEQ";
639 case ARMISD::VCGE: return "ARMISD::VCGE";
640 case ARMISD::VCGEU: return "ARMISD::VCGEU";
641 case ARMISD::VCGT: return "ARMISD::VCGT";
642 case ARMISD::VCGTU: return "ARMISD::VCGTU";
643 case ARMISD::VTST: return "ARMISD::VTST";
644
645 case ARMISD::VSHL: return "ARMISD::VSHL";
646 case ARMISD::VSHRs: return "ARMISD::VSHRs";
647 case ARMISD::VSHRu: return "ARMISD::VSHRu";
648 case ARMISD::VSHLLs: return "ARMISD::VSHLLs";
649 case ARMISD::VSHLLu: return "ARMISD::VSHLLu";
650 case ARMISD::VSHLLi: return "ARMISD::VSHLLi";
651 case ARMISD::VSHRN: return "ARMISD::VSHRN";
652 case ARMISD::VRSHRs: return "ARMISD::VRSHRs";
653 case ARMISD::VRSHRu: return "ARMISD::VRSHRu";
654 case ARMISD::VRSHRN: return "ARMISD::VRSHRN";
655 case ARMISD::VQSHLs: return "ARMISD::VQSHLs";
656 case ARMISD::VQSHLu: return "ARMISD::VQSHLu";
657 case ARMISD::VQSHLsu: return "ARMISD::VQSHLsu";
658 case ARMISD::VQSHRNs: return "ARMISD::VQSHRNs";
659 case ARMISD::VQSHRNu: return "ARMISD::VQSHRNu";
660 case ARMISD::VQSHRNsu: return "ARMISD::VQSHRNsu";
661 case ARMISD::VQRSHRNs: return "ARMISD::VQRSHRNs";
662 case ARMISD::VQRSHRNu: return "ARMISD::VQRSHRNu";
663 case ARMISD::VQRSHRNsu: return "ARMISD::VQRSHRNsu";
664 case ARMISD::VGETLANEu: return "ARMISD::VGETLANEu";
665 case ARMISD::VGETLANEs: return "ARMISD::VGETLANEs";
Bob Wilsoncba270d2010-07-13 21:16:48 +0000666 case ARMISD::VMOVIMM: return "ARMISD::VMOVIMM";
Bob Wilson7e3f0d22010-07-14 06:31:50 +0000667 case ARMISD::VMVNIMM: return "ARMISD::VMVNIMM";
Bob Wilsonc1d287b2009-08-14 05:13:08 +0000668 case ARMISD::VDUP: return "ARMISD::VDUP";
Bob Wilson0ce37102009-08-14 05:08:32 +0000669 case ARMISD::VDUPLANE: return "ARMISD::VDUPLANE";
Bob Wilsonde95c1b82009-08-19 17:03:43 +0000670 case ARMISD::VEXT: return "ARMISD::VEXT";
Bob Wilsond8e17572009-08-12 22:31:50 +0000671 case ARMISD::VREV64: return "ARMISD::VREV64";
672 case ARMISD::VREV32: return "ARMISD::VREV32";
673 case ARMISD::VREV16: return "ARMISD::VREV16";
Anton Korobeynikov051cfd62009-08-21 12:41:42 +0000674 case ARMISD::VZIP: return "ARMISD::VZIP";
675 case ARMISD::VUZP: return "ARMISD::VUZP";
676 case ARMISD::VTRN: return "ARMISD::VTRN";
Bob Wilsond0b69cf2010-09-01 23:50:19 +0000677 case ARMISD::VMULLs: return "ARMISD::VMULLs";
678 case ARMISD::VMULLu: return "ARMISD::VMULLu";
Bob Wilson40cbe7d2010-06-04 00:04:02 +0000679 case ARMISD::BUILD_VECTOR: return "ARMISD::BUILD_VECTOR";
Bob Wilson9f6c4c12010-02-18 06:05:53 +0000680 case ARMISD::FMAX: return "ARMISD::FMAX";
681 case ARMISD::FMIN: return "ARMISD::FMIN";
Jim Grosbachdd7d28a2010-07-17 01:50:57 +0000682 case ARMISD::BFI: return "ARMISD::BFI";
Evan Chenga8e29892007-01-19 07:51:42 +0000683 }
684}
685
Evan Cheng06b666c2010-05-15 02:18:07 +0000686/// getRegClassFor - Return the register class that should be used for the
687/// specified value type.
688TargetRegisterClass *ARMTargetLowering::getRegClassFor(EVT VT) const {
689 // Map v4i64 to QQ registers but do not make the type legal. Similarly map
690 // v8i64 to QQQQ registers. v4i64 and v8i64 are only used for REG_SEQUENCE to
691 // load / store 4 to 8 consecutive D registers.
Evan Cheng4782b1e2010-05-15 02:20:21 +0000692 if (Subtarget->hasNEON()) {
693 if (VT == MVT::v4i64)
694 return ARM::QQPRRegisterClass;
695 else if (VT == MVT::v8i64)
696 return ARM::QQQQPRRegisterClass;
697 }
Evan Cheng06b666c2010-05-15 02:18:07 +0000698 return TargetLowering::getRegClassFor(VT);
699}
700
Eric Christopherab695882010-07-21 22:26:11 +0000701// Create a fast isel object.
702FastISel *
703ARMTargetLowering::createFastISel(FunctionLoweringInfo &funcInfo) const {
704 return ARM::createFastISel(funcInfo);
705}
706
Bill Wendlingb4202b82009-07-01 18:50:55 +0000707/// getFunctionAlignment - Return the Log2 alignment of this function.
Bill Wendling20c568f2009-06-30 22:38:32 +0000708unsigned ARMTargetLowering::getFunctionAlignment(const Function *F) const {
Bob Wilsonb5b50572010-07-01 22:26:26 +0000709 return getTargetMachine().getSubtarget<ARMSubtarget>().isThumb() ? 1 : 2;
Bill Wendling20c568f2009-06-30 22:38:32 +0000710}
711
Anton Korobeynikovcec36f42010-07-24 21:52:08 +0000712/// getMaximalGlobalOffset - Returns the maximal possible offset which can
713/// be used for loads / stores from the global.
714unsigned ARMTargetLowering::getMaximalGlobalOffset() const {
715 return (Subtarget->isThumb1Only() ? 127 : 4095);
716}
717
Evan Cheng1cc39842010-05-20 23:26:43 +0000718Sched::Preference ARMTargetLowering::getSchedulingPreference(SDNode *N) const {
Evan Chengc10f5432010-05-28 23:25:23 +0000719 unsigned NumVals = N->getNumValues();
720 if (!NumVals)
721 return Sched::RegPressure;
722
723 for (unsigned i = 0; i != NumVals; ++i) {
Evan Cheng1cc39842010-05-20 23:26:43 +0000724 EVT VT = N->getValueType(i);
725 if (VT.isFloatingPoint() || VT.isVector())
726 return Sched::Latency;
727 }
Evan Chengc10f5432010-05-28 23:25:23 +0000728
729 if (!N->isMachineOpcode())
730 return Sched::RegPressure;
731
732 // Load are scheduled for latency even if there instruction itinerary
733 // is not available.
734 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
735 const TargetInstrDesc &TID = TII->get(N->getMachineOpcode());
736 if (TID.mayLoad())
737 return Sched::Latency;
738
Evan Cheng3ef1c872010-09-10 01:29:16 +0000739 if (!Itins->isEmpty() && Itins->getStageLatency(TID.getSchedClass()) > 2)
Evan Chengc10f5432010-05-28 23:25:23 +0000740 return Sched::Latency;
Evan Cheng1cc39842010-05-20 23:26:43 +0000741 return Sched::RegPressure;
742}
743
Evan Cheng31446872010-07-23 22:39:59 +0000744unsigned
745ARMTargetLowering::getRegPressureLimit(const TargetRegisterClass *RC,
746 MachineFunction &MF) const {
Evan Cheng31446872010-07-23 22:39:59 +0000747 switch (RC->getID()) {
748 default:
749 return 0;
750 case ARM::tGPRRegClassID:
Evan Chengac096802010-08-10 19:30:19 +0000751 return RegInfo->hasFP(MF) ? 4 : 5;
752 case ARM::GPRRegClassID: {
753 unsigned FP = RegInfo->hasFP(MF) ? 1 : 0;
754 return 10 - FP - (Subtarget->isR9Reserved() ? 1 : 0);
755 }
Evan Cheng31446872010-07-23 22:39:59 +0000756 case ARM::SPRRegClassID: // Currently not used as 'rep' register class.
757 case ARM::DPRRegClassID:
758 return 32 - 10;
759 }
760}
761
Evan Chenga8e29892007-01-19 07:51:42 +0000762//===----------------------------------------------------------------------===//
763// Lowering Code
764//===----------------------------------------------------------------------===//
765
Evan Chenga8e29892007-01-19 07:51:42 +0000766/// IntCCToARMCC - Convert a DAG integer condition code to an ARM CC
767static ARMCC::CondCodes IntCCToARMCC(ISD::CondCode CC) {
768 switch (CC) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000769 default: llvm_unreachable("Unknown condition code!");
Evan Chenga8e29892007-01-19 07:51:42 +0000770 case ISD::SETNE: return ARMCC::NE;
771 case ISD::SETEQ: return ARMCC::EQ;
772 case ISD::SETGT: return ARMCC::GT;
773 case ISD::SETGE: return ARMCC::GE;
774 case ISD::SETLT: return ARMCC::LT;
775 case ISD::SETLE: return ARMCC::LE;
776 case ISD::SETUGT: return ARMCC::HI;
777 case ISD::SETUGE: return ARMCC::HS;
778 case ISD::SETULT: return ARMCC::LO;
779 case ISD::SETULE: return ARMCC::LS;
780 }
781}
782
Bob Wilsoncd3b9a42009-09-09 23:14:54 +0000783/// FPCCToARMCC - Convert a DAG fp condition code to an ARM CC.
784static void FPCCToARMCC(ISD::CondCode CC, ARMCC::CondCodes &CondCode,
Evan Chenga8e29892007-01-19 07:51:42 +0000785 ARMCC::CondCodes &CondCode2) {
Evan Chenga8e29892007-01-19 07:51:42 +0000786 CondCode2 = ARMCC::AL;
787 switch (CC) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000788 default: llvm_unreachable("Unknown FP condition!");
Evan Chenga8e29892007-01-19 07:51:42 +0000789 case ISD::SETEQ:
790 case ISD::SETOEQ: CondCode = ARMCC::EQ; break;
791 case ISD::SETGT:
792 case ISD::SETOGT: CondCode = ARMCC::GT; break;
793 case ISD::SETGE:
794 case ISD::SETOGE: CondCode = ARMCC::GE; break;
795 case ISD::SETOLT: CondCode = ARMCC::MI; break;
Bob Wilsoncd3b9a42009-09-09 23:14:54 +0000796 case ISD::SETOLE: CondCode = ARMCC::LS; break;
Evan Chenga8e29892007-01-19 07:51:42 +0000797 case ISD::SETONE: CondCode = ARMCC::MI; CondCode2 = ARMCC::GT; break;
798 case ISD::SETO: CondCode = ARMCC::VC; break;
799 case ISD::SETUO: CondCode = ARMCC::VS; break;
800 case ISD::SETUEQ: CondCode = ARMCC::EQ; CondCode2 = ARMCC::VS; break;
801 case ISD::SETUGT: CondCode = ARMCC::HI; break;
802 case ISD::SETUGE: CondCode = ARMCC::PL; break;
803 case ISD::SETLT:
804 case ISD::SETULT: CondCode = ARMCC::LT; break;
805 case ISD::SETLE:
806 case ISD::SETULE: CondCode = ARMCC::LE; break;
807 case ISD::SETNE:
808 case ISD::SETUNE: CondCode = ARMCC::NE; break;
809 }
Evan Chenga8e29892007-01-19 07:51:42 +0000810}
811
Bob Wilson1f595bb2009-04-17 19:07:39 +0000812//===----------------------------------------------------------------------===//
813// Calling Convention Implementation
Bob Wilson1f595bb2009-04-17 19:07:39 +0000814//===----------------------------------------------------------------------===//
815
816#include "ARMGenCallingConv.inc"
817
Anton Korobeynikov385f5a92009-06-16 18:50:49 +0000818/// CCAssignFnForNode - Selects the correct CCAssignFn for a the
819/// given CallingConvention value.
Sandeep Patel65c3c8f2009-09-02 08:44:58 +0000820CCAssignFn *ARMTargetLowering::CCAssignFnForNode(CallingConv::ID CC,
Anton Korobeynikov567d14f2009-08-05 19:04:42 +0000821 bool Return,
822 bool isVarArg) const {
Anton Korobeynikov385f5a92009-06-16 18:50:49 +0000823 switch (CC) {
824 default:
Anton Korobeynikov567d14f2009-08-05 19:04:42 +0000825 llvm_unreachable("Unsupported calling convention");
Anton Korobeynikov385f5a92009-06-16 18:50:49 +0000826 case CallingConv::C:
827 case CallingConv::Fast:
Anton Korobeynikov567d14f2009-08-05 19:04:42 +0000828 // Use target triple & subtarget features to do actual dispatch.
829 if (Subtarget->isAAPCS_ABI()) {
830 if (Subtarget->hasVFP2() &&
831 FloatABIType == FloatABI::Hard && !isVarArg)
832 return (Return ? RetCC_ARM_AAPCS_VFP: CC_ARM_AAPCS_VFP);
833 else
834 return (Return ? RetCC_ARM_AAPCS: CC_ARM_AAPCS);
835 } else
836 return (Return ? RetCC_ARM_APCS: CC_ARM_APCS);
Anton Korobeynikov385f5a92009-06-16 18:50:49 +0000837 case CallingConv::ARM_AAPCS_VFP:
Anton Korobeynikov567d14f2009-08-05 19:04:42 +0000838 return (Return ? RetCC_ARM_AAPCS_VFP: CC_ARM_AAPCS_VFP);
Anton Korobeynikov385f5a92009-06-16 18:50:49 +0000839 case CallingConv::ARM_AAPCS:
Anton Korobeynikov567d14f2009-08-05 19:04:42 +0000840 return (Return ? RetCC_ARM_AAPCS: CC_ARM_AAPCS);
Anton Korobeynikov385f5a92009-06-16 18:50:49 +0000841 case CallingConv::ARM_APCS:
Anton Korobeynikov567d14f2009-08-05 19:04:42 +0000842 return (Return ? RetCC_ARM_APCS: CC_ARM_APCS);
Anton Korobeynikov385f5a92009-06-16 18:50:49 +0000843 }
844}
845
Dan Gohman98ca4f22009-08-05 01:29:28 +0000846/// LowerCallResult - Lower the result values of a call into the
847/// appropriate copies out of appropriate physical registers.
848SDValue
849ARMTargetLowering::LowerCallResult(SDValue Chain, SDValue InFlag,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +0000850 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +0000851 const SmallVectorImpl<ISD::InputArg> &Ins,
852 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +0000853 SmallVectorImpl<SDValue> &InVals) const {
Bob Wilson1f595bb2009-04-17 19:07:39 +0000854
Bob Wilson1f595bb2009-04-17 19:07:39 +0000855 // Assign locations to each value returned by this call.
856 SmallVector<CCValAssign, 16> RVLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +0000857 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
Owen Andersone922c022009-07-22 00:24:57 +0000858 RVLocs, *DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +0000859 CCInfo.AnalyzeCallResult(Ins,
Anton Korobeynikov567d14f2009-08-05 19:04:42 +0000860 CCAssignFnForNode(CallConv, /* Return*/ true,
861 isVarArg));
Bob Wilson1f595bb2009-04-17 19:07:39 +0000862
863 // Copy all of the result registers out of their specified physreg.
864 for (unsigned i = 0; i != RVLocs.size(); ++i) {
865 CCValAssign VA = RVLocs[i];
866
Bob Wilson80915242009-04-25 00:33:20 +0000867 SDValue Val;
Bob Wilson1f595bb2009-04-17 19:07:39 +0000868 if (VA.needsCustom()) {
Bob Wilson5bafff32009-06-22 23:27:02 +0000869 // Handle f64 or half of a v2f64.
Owen Anderson825b72b2009-08-11 20:47:22 +0000870 SDValue Lo = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), MVT::i32,
Bob Wilson1f595bb2009-04-17 19:07:39 +0000871 InFlag);
Bob Wilson4d59e1d2009-04-24 17:00:36 +0000872 Chain = Lo.getValue(1);
873 InFlag = Lo.getValue(2);
Bob Wilson1f595bb2009-04-17 19:07:39 +0000874 VA = RVLocs[++i]; // skip ahead to next loc
Owen Anderson825b72b2009-08-11 20:47:22 +0000875 SDValue Hi = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), MVT::i32,
Bob Wilson4d59e1d2009-04-24 17:00:36 +0000876 InFlag);
877 Chain = Hi.getValue(1);
878 InFlag = Hi.getValue(2);
Jim Grosbache5165492009-11-09 00:11:35 +0000879 Val = DAG.getNode(ARMISD::VMOVDRR, dl, MVT::f64, Lo, Hi);
Bob Wilson5bafff32009-06-22 23:27:02 +0000880
Owen Anderson825b72b2009-08-11 20:47:22 +0000881 if (VA.getLocVT() == MVT::v2f64) {
882 SDValue Vec = DAG.getNode(ISD::UNDEF, dl, MVT::v2f64);
883 Vec = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64, Vec, Val,
884 DAG.getConstant(0, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +0000885
886 VA = RVLocs[++i]; // skip ahead to next loc
Owen Anderson825b72b2009-08-11 20:47:22 +0000887 Lo = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), MVT::i32, InFlag);
Bob Wilson5bafff32009-06-22 23:27:02 +0000888 Chain = Lo.getValue(1);
889 InFlag = Lo.getValue(2);
890 VA = RVLocs[++i]; // skip ahead to next loc
Owen Anderson825b72b2009-08-11 20:47:22 +0000891 Hi = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), MVT::i32, InFlag);
Bob Wilson5bafff32009-06-22 23:27:02 +0000892 Chain = Hi.getValue(1);
893 InFlag = Hi.getValue(2);
Jim Grosbache5165492009-11-09 00:11:35 +0000894 Val = DAG.getNode(ARMISD::VMOVDRR, dl, MVT::f64, Lo, Hi);
Owen Anderson825b72b2009-08-11 20:47:22 +0000895 Val = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64, Vec, Val,
896 DAG.getConstant(1, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +0000897 }
Bob Wilson1f595bb2009-04-17 19:07:39 +0000898 } else {
Bob Wilson80915242009-04-25 00:33:20 +0000899 Val = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), VA.getLocVT(),
900 InFlag);
Bob Wilson4d59e1d2009-04-24 17:00:36 +0000901 Chain = Val.getValue(1);
902 InFlag = Val.getValue(2);
Bob Wilson1f595bb2009-04-17 19:07:39 +0000903 }
Bob Wilson80915242009-04-25 00:33:20 +0000904
905 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000906 default: llvm_unreachable("Unknown loc info!");
Bob Wilson80915242009-04-25 00:33:20 +0000907 case CCValAssign::Full: break;
908 case CCValAssign::BCvt:
909 Val = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getValVT(), Val);
910 break;
911 }
912
Dan Gohman98ca4f22009-08-05 01:29:28 +0000913 InVals.push_back(Val);
Bob Wilson1f595bb2009-04-17 19:07:39 +0000914 }
915
Dan Gohman98ca4f22009-08-05 01:29:28 +0000916 return Chain;
Bob Wilson1f595bb2009-04-17 19:07:39 +0000917}
918
919/// CreateCopyOfByValArgument - Make a copy of an aggregate at address specified
920/// by "Src" to address "Dst" of size "Size". Alignment information is
Bob Wilsondee46d72009-04-17 20:35:10 +0000921/// specified by the specific parameter attribute. The copy will be passed as
Bob Wilson1f595bb2009-04-17 19:07:39 +0000922/// a byval function parameter.
923/// Sometimes what we are copying is the end of a larger object, the part that
924/// does not fit in registers.
925static SDValue
926CreateCopyOfByValArgument(SDValue Src, SDValue Dst, SDValue Chain,
927 ISD::ArgFlagsTy Flags, SelectionDAG &DAG,
928 DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000929 SDValue SizeNode = DAG.getConstant(Flags.getByValSize(), MVT::i32);
Bob Wilson1f595bb2009-04-17 19:07:39 +0000930 return DAG.getMemcpy(Chain, dl, Dst, Src, SizeNode, Flags.getByValAlign(),
Mon P Wang20adc9d2010-04-04 03:10:48 +0000931 /*isVolatile=*/false, /*AlwaysInline=*/false,
Chris Lattnere72f2022010-09-21 05:40:29 +0000932 MachinePointerInfo(0), MachinePointerInfo(0));
Bob Wilson1f595bb2009-04-17 19:07:39 +0000933}
934
Bob Wilsondee46d72009-04-17 20:35:10 +0000935/// LowerMemOpCallTo - Store the argument to the stack.
Bob Wilson1f595bb2009-04-17 19:07:39 +0000936SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +0000937ARMTargetLowering::LowerMemOpCallTo(SDValue Chain,
938 SDValue StackPtr, SDValue Arg,
939 DebugLoc dl, SelectionDAG &DAG,
940 const CCValAssign &VA,
Dan Gohmand858e902010-04-17 15:26:15 +0000941 ISD::ArgFlagsTy Flags) const {
Bob Wilson1f595bb2009-04-17 19:07:39 +0000942 unsigned LocMemOffset = VA.getLocMemOffset();
943 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
944 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
Chris Lattnerfc448ff2010-09-21 18:51:21 +0000945 if (Flags.isByVal())
Bob Wilson1f595bb2009-04-17 19:07:39 +0000946 return CreateCopyOfByValArgument(Arg, PtrOff, Chain, Flags, DAG, dl);
Chris Lattnerfc448ff2010-09-21 18:51:21 +0000947
Bob Wilson1f595bb2009-04-17 19:07:39 +0000948 return DAG.getStore(Chain, dl, Arg, PtrOff,
Chris Lattnerfc448ff2010-09-21 18:51:21 +0000949 MachinePointerInfo::getStack(LocMemOffset),
David Greene1b58cab2010-02-15 16:55:24 +0000950 false, false, 0);
Evan Chenga8e29892007-01-19 07:51:42 +0000951}
952
Dan Gohman98ca4f22009-08-05 01:29:28 +0000953void ARMTargetLowering::PassF64ArgInRegs(DebugLoc dl, SelectionDAG &DAG,
Bob Wilson5bafff32009-06-22 23:27:02 +0000954 SDValue Chain, SDValue &Arg,
955 RegsToPassVector &RegsToPass,
956 CCValAssign &VA, CCValAssign &NextVA,
957 SDValue &StackPtr,
958 SmallVector<SDValue, 8> &MemOpChains,
Dan Gohmand858e902010-04-17 15:26:15 +0000959 ISD::ArgFlagsTy Flags) const {
Bob Wilson5bafff32009-06-22 23:27:02 +0000960
Jim Grosbache5165492009-11-09 00:11:35 +0000961 SDValue fmrrd = DAG.getNode(ARMISD::VMOVRRD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +0000962 DAG.getVTList(MVT::i32, MVT::i32), Arg);
Bob Wilson5bafff32009-06-22 23:27:02 +0000963 RegsToPass.push_back(std::make_pair(VA.getLocReg(), fmrrd));
964
965 if (NextVA.isRegLoc())
966 RegsToPass.push_back(std::make_pair(NextVA.getLocReg(), fmrrd.getValue(1)));
967 else {
968 assert(NextVA.isMemLoc());
969 if (StackPtr.getNode() == 0)
970 StackPtr = DAG.getCopyFromReg(Chain, dl, ARM::SP, getPointerTy());
971
Dan Gohman98ca4f22009-08-05 01:29:28 +0000972 MemOpChains.push_back(LowerMemOpCallTo(Chain, StackPtr, fmrrd.getValue(1),
973 dl, DAG, NextVA,
974 Flags));
Bob Wilson5bafff32009-06-22 23:27:02 +0000975 }
976}
977
Dan Gohman98ca4f22009-08-05 01:29:28 +0000978/// LowerCall - Lowering a call into a callseq_start <-
Evan Chengfc403422007-02-03 08:53:01 +0000979/// ARMISD:CALL <- callseq_end chain. Also add input and output parameter
980/// nodes.
Dan Gohman98ca4f22009-08-05 01:29:28 +0000981SDValue
Evan Cheng022d9e12010-02-02 23:55:14 +0000982ARMTargetLowering::LowerCall(SDValue Chain, SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +0000983 CallingConv::ID CallConv, bool isVarArg,
Evan Cheng0c439eb2010-01-27 00:07:07 +0000984 bool &isTailCall,
Dan Gohman98ca4f22009-08-05 01:29:28 +0000985 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +0000986 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohman98ca4f22009-08-05 01:29:28 +0000987 const SmallVectorImpl<ISD::InputArg> &Ins,
988 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +0000989 SmallVectorImpl<SDValue> &InVals) const {
Dale Johannesen51e28e62010-06-03 21:09:53 +0000990 MachineFunction &MF = DAG.getMachineFunction();
991 bool IsStructRet = (Outs.empty()) ? false : Outs[0].Flags.isSRet();
992 bool IsSibCall = false;
Bob Wilson703af3a2010-08-13 22:43:33 +0000993 // Temporarily disable tail calls so things don't break.
994 if (!EnableARMTailCalls)
995 isTailCall = false;
Dale Johannesen51e28e62010-06-03 21:09:53 +0000996 if (isTailCall) {
997 // Check if it's really possible to do a tail call.
998 isTailCall = IsEligibleForTailCallOptimization(Callee, CallConv,
999 isVarArg, IsStructRet, MF.getFunction()->hasStructRetAttr(),
Dan Gohmanc9403652010-07-07 15:54:55 +00001000 Outs, OutVals, Ins, DAG);
Dale Johannesen51e28e62010-06-03 21:09:53 +00001001 // We don't support GuaranteedTailCallOpt for ARM, only automatically
1002 // detected sibcalls.
1003 if (isTailCall) {
1004 ++NumTailCalls;
1005 IsSibCall = true;
1006 }
1007 }
Evan Chenga8e29892007-01-19 07:51:42 +00001008
Bob Wilson1f595bb2009-04-17 19:07:39 +00001009 // Analyze operands of the call, assigning locations to each operand.
1010 SmallVector<CCValAssign, 16> ArgLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001011 CCState CCInfo(CallConv, isVarArg, getTargetMachine(), ArgLocs,
1012 *DAG.getContext());
1013 CCInfo.AnalyzeCallOperands(Outs,
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00001014 CCAssignFnForNode(CallConv, /* Return*/ false,
1015 isVarArg));
Evan Chenga8e29892007-01-19 07:51:42 +00001016
Bob Wilson1f595bb2009-04-17 19:07:39 +00001017 // Get a count of how many bytes are to be pushed on the stack.
1018 unsigned NumBytes = CCInfo.getNextStackOffset();
Evan Chenga8e29892007-01-19 07:51:42 +00001019
Dale Johannesen51e28e62010-06-03 21:09:53 +00001020 // For tail calls, memory operands are available in our caller's stack.
1021 if (IsSibCall)
1022 NumBytes = 0;
1023
Evan Chenga8e29892007-01-19 07:51:42 +00001024 // Adjust the stack pointer for the new arguments...
1025 // These operations are automatically eliminated by the prolog/epilog pass
Dale Johannesen51e28e62010-06-03 21:09:53 +00001026 if (!IsSibCall)
1027 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
Evan Chenga8e29892007-01-19 07:51:42 +00001028
Jim Grosbachf9a4b762010-02-24 01:43:03 +00001029 SDValue StackPtr = DAG.getCopyFromReg(Chain, dl, ARM::SP, getPointerTy());
Evan Chenga8e29892007-01-19 07:51:42 +00001030
Bob Wilson5bafff32009-06-22 23:27:02 +00001031 RegsToPassVector RegsToPass;
Bob Wilson1f595bb2009-04-17 19:07:39 +00001032 SmallVector<SDValue, 8> MemOpChains;
Evan Chenga8e29892007-01-19 07:51:42 +00001033
Bob Wilson1f595bb2009-04-17 19:07:39 +00001034 // Walk the register/memloc assignments, inserting copies/loads. In the case
Bob Wilsondee46d72009-04-17 20:35:10 +00001035 // of tail call optimization, arguments are handled later.
Bob Wilson1f595bb2009-04-17 19:07:39 +00001036 for (unsigned i = 0, realArgIdx = 0, e = ArgLocs.size();
1037 i != e;
1038 ++i, ++realArgIdx) {
1039 CCValAssign &VA = ArgLocs[i];
Dan Gohmanc9403652010-07-07 15:54:55 +00001040 SDValue Arg = OutVals[realArgIdx];
Dan Gohman98ca4f22009-08-05 01:29:28 +00001041 ISD::ArgFlagsTy Flags = Outs[realArgIdx].Flags;
Evan Chenga8e29892007-01-19 07:51:42 +00001042
Bob Wilson1f595bb2009-04-17 19:07:39 +00001043 // Promote the value if needed.
1044 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001045 default: llvm_unreachable("Unknown loc info!");
Bob Wilson1f595bb2009-04-17 19:07:39 +00001046 case CCValAssign::Full: break;
1047 case CCValAssign::SExt:
1048 Arg = DAG.getNode(ISD::SIGN_EXTEND, dl, VA.getLocVT(), Arg);
1049 break;
1050 case CCValAssign::ZExt:
1051 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, VA.getLocVT(), Arg);
1052 break;
1053 case CCValAssign::AExt:
1054 Arg = DAG.getNode(ISD::ANY_EXTEND, dl, VA.getLocVT(), Arg);
1055 break;
1056 case CCValAssign::BCvt:
1057 Arg = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getLocVT(), Arg);
1058 break;
Evan Chenga8e29892007-01-19 07:51:42 +00001059 }
1060
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00001061 // f64 and v2f64 might be passed in i32 pairs and must be split into pieces
Bob Wilson1f595bb2009-04-17 19:07:39 +00001062 if (VA.needsCustom()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001063 if (VA.getLocVT() == MVT::v2f64) {
1064 SDValue Op0 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Arg,
1065 DAG.getConstant(0, MVT::i32));
1066 SDValue Op1 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Arg,
1067 DAG.getConstant(1, MVT::i32));
Bob Wilson1f595bb2009-04-17 19:07:39 +00001068
Dan Gohman98ca4f22009-08-05 01:29:28 +00001069 PassF64ArgInRegs(dl, DAG, Chain, Op0, RegsToPass,
Bob Wilson5bafff32009-06-22 23:27:02 +00001070 VA, ArgLocs[++i], StackPtr, MemOpChains, Flags);
1071
1072 VA = ArgLocs[++i]; // skip ahead to next loc
1073 if (VA.isRegLoc()) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001074 PassF64ArgInRegs(dl, DAG, Chain, Op1, RegsToPass,
Bob Wilson5bafff32009-06-22 23:27:02 +00001075 VA, ArgLocs[++i], StackPtr, MemOpChains, Flags);
1076 } else {
1077 assert(VA.isMemLoc());
Bob Wilson5bafff32009-06-22 23:27:02 +00001078
Dan Gohman98ca4f22009-08-05 01:29:28 +00001079 MemOpChains.push_back(LowerMemOpCallTo(Chain, StackPtr, Op1,
1080 dl, DAG, VA, Flags));
Bob Wilson5bafff32009-06-22 23:27:02 +00001081 }
1082 } else {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001083 PassF64ArgInRegs(dl, DAG, Chain, Arg, RegsToPass, VA, ArgLocs[++i],
Bob Wilson5bafff32009-06-22 23:27:02 +00001084 StackPtr, MemOpChains, Flags);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001085 }
1086 } else if (VA.isRegLoc()) {
1087 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
Dale Johannesendf50d7e2010-06-18 18:13:11 +00001088 } else if (!IsSibCall) {
Bob Wilson1f595bb2009-04-17 19:07:39 +00001089 assert(VA.isMemLoc());
Bob Wilson1f595bb2009-04-17 19:07:39 +00001090
Dan Gohman98ca4f22009-08-05 01:29:28 +00001091 MemOpChains.push_back(LowerMemOpCallTo(Chain, StackPtr, Arg,
1092 dl, DAG, VA, Flags));
Bob Wilson1f595bb2009-04-17 19:07:39 +00001093 }
Evan Chenga8e29892007-01-19 07:51:42 +00001094 }
1095
1096 if (!MemOpChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00001097 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Evan Chenga8e29892007-01-19 07:51:42 +00001098 &MemOpChains[0], MemOpChains.size());
1099
1100 // Build a sequence of copy-to-reg nodes chained together with token chain
1101 // and flag operands which copy the outgoing args into the appropriate regs.
Dan Gohman475871a2008-07-27 21:46:04 +00001102 SDValue InFlag;
Dale Johannesen6470a112010-06-15 22:08:33 +00001103 // Tail call byval lowering might overwrite argument registers so in case of
1104 // tail call optimization the copies to registers are lowered later.
1105 if (!isTailCall)
1106 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
1107 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
1108 RegsToPass[i].second, InFlag);
1109 InFlag = Chain.getValue(1);
1110 }
Evan Chenga8e29892007-01-19 07:51:42 +00001111
Dale Johannesen51e28e62010-06-03 21:09:53 +00001112 // For tail calls lower the arguments to the 'real' stack slot.
1113 if (isTailCall) {
1114 // Force all the incoming stack arguments to be loaded from the stack
1115 // before any new outgoing arguments are stored to the stack, because the
1116 // outgoing stack slots may alias the incoming argument stack slots, and
1117 // the alias isn't otherwise explicit. This is slightly more conservative
1118 // than necessary, because it means that each store effectively depends
1119 // on every argument instead of just those arguments it would clobber.
1120
1121 // Do not flag preceeding copytoreg stuff together with the following stuff.
1122 InFlag = SDValue();
1123 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
1124 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
1125 RegsToPass[i].second, InFlag);
1126 InFlag = Chain.getValue(1);
1127 }
1128 InFlag =SDValue();
1129 }
1130
Bill Wendling056292f2008-09-16 21:48:12 +00001131 // If the callee is a GlobalAddress/ExternalSymbol node (quite common, every
1132 // direct call is) turn it into a TargetGlobalAddress/TargetExternalSymbol
1133 // node so that legalize doesn't hack it.
Evan Chenga8e29892007-01-19 07:51:42 +00001134 bool isDirect = false;
1135 bool isARMFunc = false;
Evan Cheng277f0742007-06-19 21:05:09 +00001136 bool isLocalARMFunc = false;
Evan Chenge7e0d622009-11-06 22:24:13 +00001137 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
Jim Grosbache7b52522010-04-14 22:28:31 +00001138
1139 if (EnableARMLongCalls) {
1140 assert (getTargetMachine().getRelocationModel() == Reloc::Static
1141 && "long-calls with non-static relocation model!");
1142 // Handle a global address or an external symbol. If it's not one of
1143 // those, the target's already in a register, so we don't need to do
1144 // anything extra.
1145 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Anders Carlsson0dbdca52010-04-15 03:11:28 +00001146 const GlobalValue *GV = G->getGlobal();
Jim Grosbache7b52522010-04-14 22:28:31 +00001147 // Create a constant pool entry for the callee address
1148 unsigned ARMPCLabelIndex = AFI->createConstPoolEntryUId();
1149 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(GV,
1150 ARMPCLabelIndex,
1151 ARMCP::CPValue, 0);
1152 // Get the address of the callee into a register
1153 SDValue CPAddr = DAG.getTargetConstantPool(CPV, getPointerTy(), 4);
1154 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
1155 Callee = DAG.getLoad(getPointerTy(), dl,
1156 DAG.getEntryNode(), CPAddr,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001157 MachinePointerInfo::getConstantPool(),
Jim Grosbache7b52522010-04-14 22:28:31 +00001158 false, false, 0);
1159 } else if (ExternalSymbolSDNode *S=dyn_cast<ExternalSymbolSDNode>(Callee)) {
1160 const char *Sym = S->getSymbol();
1161
1162 // Create a constant pool entry for the callee address
1163 unsigned ARMPCLabelIndex = AFI->createConstPoolEntryUId();
1164 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(*DAG.getContext(),
1165 Sym, ARMPCLabelIndex, 0);
1166 // Get the address of the callee into a register
1167 SDValue CPAddr = DAG.getTargetConstantPool(CPV, getPointerTy(), 4);
1168 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
1169 Callee = DAG.getLoad(getPointerTy(), dl,
1170 DAG.getEntryNode(), CPAddr,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001171 MachinePointerInfo::getConstantPool(),
Jim Grosbache7b52522010-04-14 22:28:31 +00001172 false, false, 0);
1173 }
1174 } else if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Dan Gohman46510a72010-04-15 01:51:59 +00001175 const GlobalValue *GV = G->getGlobal();
Evan Chenga8e29892007-01-19 07:51:42 +00001176 isDirect = true;
Chris Lattner4fb63d02009-07-15 04:12:33 +00001177 bool isExt = GV->isDeclaration() || GV->isWeakForLinker();
Evan Cheng970a4192007-01-19 19:28:01 +00001178 bool isStub = (isExt && Subtarget->isTargetDarwin()) &&
Evan Chenga8e29892007-01-19 07:51:42 +00001179 getTargetMachine().getRelocationModel() != Reloc::Static;
1180 isARMFunc = !Subtarget->isThumb() || isStub;
Evan Cheng277f0742007-06-19 21:05:09 +00001181 // ARM call to a local ARM function is predicable.
Evan Cheng46df4eb2010-06-16 07:35:02 +00001182 isLocalARMFunc = !Subtarget->isThumb() && (!isExt || !ARMInterworking);
Evan Chengc60e76d2007-01-30 20:37:08 +00001183 // tBX takes a register source operand.
David Goodwinf1daf7d2009-07-08 23:10:31 +00001184 if (isARMFunc && Subtarget->isThumb1Only() && !Subtarget->hasV5TOps()) {
Evan Chenge7e0d622009-11-06 22:24:13 +00001185 unsigned ARMPCLabelIndex = AFI->createConstPoolEntryUId();
Evan Chenge4e4ed32009-08-28 23:18:09 +00001186 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(GV,
Jim Grosbach3fb2b1e2009-09-01 01:57:56 +00001187 ARMPCLabelIndex,
1188 ARMCP::CPValue, 4);
Evan Cheng1606e8e2009-03-13 07:51:59 +00001189 SDValue CPAddr = DAG.getTargetConstantPool(CPV, getPointerTy(), 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001190 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Bob Wilson2dc4f542009-03-20 22:42:55 +00001191 Callee = DAG.getLoad(getPointerTy(), dl,
Evan Cheng9eda6892009-10-31 03:39:36 +00001192 DAG.getEntryNode(), CPAddr,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001193 MachinePointerInfo::getConstantPool(),
David Greene1b58cab2010-02-15 16:55:24 +00001194 false, false, 0);
Evan Chenge7e0d622009-11-06 22:24:13 +00001195 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Bob Wilson2dc4f542009-03-20 22:42:55 +00001196 Callee = DAG.getNode(ARMISD::PIC_ADD, dl,
Dale Johannesen33c960f2009-02-04 20:06:27 +00001197 getPointerTy(), Callee, PICLabel);
Jim Grosbach637d89f2010-09-22 23:27:36 +00001198 } else {
1199 // On ELF targets for PIC code, direct calls should go through the PLT
1200 unsigned OpFlags = 0;
1201 if (Subtarget->isTargetELF() &&
1202 getTargetMachine().getRelocationModel() == Reloc::PIC_)
1203 OpFlags = ARMII::MO_PLT;
1204 Callee = DAG.getTargetGlobalAddress(GV, dl, getPointerTy(), 0, OpFlags);
1205 }
Bill Wendling056292f2008-09-16 21:48:12 +00001206 } else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Evan Chenga8e29892007-01-19 07:51:42 +00001207 isDirect = true;
Evan Cheng970a4192007-01-19 19:28:01 +00001208 bool isStub = Subtarget->isTargetDarwin() &&
Evan Chenga8e29892007-01-19 07:51:42 +00001209 getTargetMachine().getRelocationModel() != Reloc::Static;
1210 isARMFunc = !Subtarget->isThumb() || isStub;
Evan Chengc60e76d2007-01-30 20:37:08 +00001211 // tBX takes a register source operand.
1212 const char *Sym = S->getSymbol();
David Goodwinf1daf7d2009-07-08 23:10:31 +00001213 if (isARMFunc && Subtarget->isThumb1Only() && !Subtarget->hasV5TOps()) {
Evan Chenge7e0d622009-11-06 22:24:13 +00001214 unsigned ARMPCLabelIndex = AFI->createConstPoolEntryUId();
Owen Anderson1d0be152009-08-13 21:58:54 +00001215 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(*DAG.getContext(),
Evan Chenge4e4ed32009-08-28 23:18:09 +00001216 Sym, ARMPCLabelIndex, 4);
Evan Cheng1606e8e2009-03-13 07:51:59 +00001217 SDValue CPAddr = DAG.getTargetConstantPool(CPV, getPointerTy(), 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001218 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001219 Callee = DAG.getLoad(getPointerTy(), dl,
Evan Cheng9eda6892009-10-31 03:39:36 +00001220 DAG.getEntryNode(), CPAddr,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001221 MachinePointerInfo::getConstantPool(),
David Greene1b58cab2010-02-15 16:55:24 +00001222 false, false, 0);
Evan Chenge7e0d622009-11-06 22:24:13 +00001223 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Bob Wilson2dc4f542009-03-20 22:42:55 +00001224 Callee = DAG.getNode(ARMISD::PIC_ADD, dl,
Dale Johannesen33c960f2009-02-04 20:06:27 +00001225 getPointerTy(), Callee, PICLabel);
Jim Grosbach637d89f2010-09-22 23:27:36 +00001226 } else {
1227 unsigned OpFlags = 0;
1228 // On ELF targets for PIC code, direct calls should go through the PLT
1229 if (Subtarget->isTargetELF() &&
1230 getTargetMachine().getRelocationModel() == Reloc::PIC_)
1231 OpFlags = ARMII::MO_PLT;
1232 Callee = DAG.getTargetExternalSymbol(Sym, getPointerTy(), OpFlags);
1233 }
Evan Chenga8e29892007-01-19 07:51:42 +00001234 }
1235
Lauro Ramos Venancio64c88d72007-03-20 17:57:23 +00001236 // FIXME: handle tail calls differently.
1237 unsigned CallOpc;
Evan Chengb6207242009-08-01 00:16:10 +00001238 if (Subtarget->isThumb()) {
1239 if ((!isDirect || isARMFunc) && !Subtarget->hasV5TOps())
Lauro Ramos Venancio64c88d72007-03-20 17:57:23 +00001240 CallOpc = ARMISD::CALL_NOLINK;
1241 else
1242 CallOpc = isARMFunc ? ARMISD::CALL : ARMISD::tCALL;
1243 } else {
1244 CallOpc = (isDirect || Subtarget->hasV5TOps())
Evan Cheng277f0742007-06-19 21:05:09 +00001245 ? (isLocalARMFunc ? ARMISD::CALL_PRED : ARMISD::CALL)
1246 : ARMISD::CALL_NOLINK;
Lauro Ramos Venancio64c88d72007-03-20 17:57:23 +00001247 }
Lauro Ramos Venancio64c88d72007-03-20 17:57:23 +00001248
Dan Gohman475871a2008-07-27 21:46:04 +00001249 std::vector<SDValue> Ops;
Evan Chenga8e29892007-01-19 07:51:42 +00001250 Ops.push_back(Chain);
1251 Ops.push_back(Callee);
1252
1253 // Add argument registers to the end of the list so that they are known live
1254 // into the call.
1255 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
1256 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
1257 RegsToPass[i].second.getValueType()));
1258
Gabor Greifba36cb52008-08-28 21:40:38 +00001259 if (InFlag.getNode())
Evan Chenga8e29892007-01-19 07:51:42 +00001260 Ops.push_back(InFlag);
Dale Johannesen51e28e62010-06-03 21:09:53 +00001261
1262 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Dale Johannesencf296fa2010-06-05 00:51:39 +00001263 if (isTailCall)
Dale Johannesen51e28e62010-06-03 21:09:53 +00001264 return DAG.getNode(ARMISD::TC_RETURN, dl, NodeTys, &Ops[0], Ops.size());
Dale Johannesen51e28e62010-06-03 21:09:53 +00001265
Duncan Sands4bdcb612008-07-02 17:40:58 +00001266 // Returns a chain and a flag for retval copy to use.
Dale Johannesen51e28e62010-06-03 21:09:53 +00001267 Chain = DAG.getNode(CallOpc, dl, NodeTys, &Ops[0], Ops.size());
Evan Chenga8e29892007-01-19 07:51:42 +00001268 InFlag = Chain.getValue(1);
1269
Chris Lattnere563bbc2008-10-11 22:08:30 +00001270 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
1271 DAG.getIntPtrConstant(0, true), InFlag);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001272 if (!Ins.empty())
Evan Chenga8e29892007-01-19 07:51:42 +00001273 InFlag = Chain.getValue(1);
1274
Bob Wilson1f595bb2009-04-17 19:07:39 +00001275 // Handle result values, copying them out of physregs into vregs that we
1276 // return.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001277 return LowerCallResult(Chain, InFlag, CallConv, isVarArg, Ins,
1278 dl, DAG, InVals);
Evan Chenga8e29892007-01-19 07:51:42 +00001279}
1280
Dale Johannesen51e28e62010-06-03 21:09:53 +00001281/// MatchingStackOffset - Return true if the given stack call argument is
1282/// already available in the same position (relatively) of the caller's
1283/// incoming argument stack.
1284static
1285bool MatchingStackOffset(SDValue Arg, unsigned Offset, ISD::ArgFlagsTy Flags,
1286 MachineFrameInfo *MFI, const MachineRegisterInfo *MRI,
1287 const ARMInstrInfo *TII) {
1288 unsigned Bytes = Arg.getValueType().getSizeInBits() / 8;
1289 int FI = INT_MAX;
1290 if (Arg.getOpcode() == ISD::CopyFromReg) {
1291 unsigned VR = cast<RegisterSDNode>(Arg.getOperand(1))->getReg();
1292 if (!VR || TargetRegisterInfo::isPhysicalRegister(VR))
1293 return false;
1294 MachineInstr *Def = MRI->getVRegDef(VR);
1295 if (!Def)
1296 return false;
1297 if (!Flags.isByVal()) {
1298 if (!TII->isLoadFromStackSlot(Def, FI))
1299 return false;
1300 } else {
Dale Johannesen7835f1f2010-07-08 01:18:23 +00001301 return false;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001302 }
1303 } else if (LoadSDNode *Ld = dyn_cast<LoadSDNode>(Arg)) {
1304 if (Flags.isByVal())
1305 // ByVal argument is passed in as a pointer but it's now being
1306 // dereferenced. e.g.
1307 // define @foo(%struct.X* %A) {
1308 // tail call @bar(%struct.X* byval %A)
1309 // }
1310 return false;
1311 SDValue Ptr = Ld->getBasePtr();
1312 FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(Ptr);
1313 if (!FINode)
1314 return false;
1315 FI = FINode->getIndex();
1316 } else
1317 return false;
1318
1319 assert(FI != INT_MAX);
1320 if (!MFI->isFixedObjectIndex(FI))
1321 return false;
1322 return Offset == MFI->getObjectOffset(FI) && Bytes == MFI->getObjectSize(FI);
1323}
1324
1325/// IsEligibleForTailCallOptimization - Check whether the call is eligible
1326/// for tail call optimization. Targets which want to do tail call
1327/// optimization should implement this function.
1328bool
1329ARMTargetLowering::IsEligibleForTailCallOptimization(SDValue Callee,
1330 CallingConv::ID CalleeCC,
1331 bool isVarArg,
1332 bool isCalleeStructRet,
1333 bool isCallerStructRet,
1334 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00001335 const SmallVectorImpl<SDValue> &OutVals,
Dale Johannesen51e28e62010-06-03 21:09:53 +00001336 const SmallVectorImpl<ISD::InputArg> &Ins,
1337 SelectionDAG& DAG) const {
Dale Johannesen51e28e62010-06-03 21:09:53 +00001338 const Function *CallerF = DAG.getMachineFunction().getFunction();
1339 CallingConv::ID CallerCC = CallerF->getCallingConv();
1340 bool CCMatch = CallerCC == CalleeCC;
1341
1342 // Look for obvious safe cases to perform tail call optimization that do not
1343 // require ABI changes. This is what gcc calls sibcall.
1344
Jim Grosbach7616b642010-06-16 23:45:49 +00001345 // Do not sibcall optimize vararg calls unless the call site is not passing
1346 // any arguments.
Dale Johannesen51e28e62010-06-03 21:09:53 +00001347 if (isVarArg && !Outs.empty())
1348 return false;
1349
1350 // Also avoid sibcall optimization if either caller or callee uses struct
1351 // return semantics.
1352 if (isCalleeStructRet || isCallerStructRet)
1353 return false;
1354
Dale Johannesene39fdbe2010-06-23 18:52:34 +00001355 // FIXME: Completely disable sibcall for Thumb1 since Thumb1RegisterInfo::
Evan Cheng0110ac62010-06-19 01:01:32 +00001356 // emitEpilogue is not ready for them.
Dale Johannesen7835f1f2010-07-08 01:18:23 +00001357 // Doing this is tricky, since the LDM/POP instruction on Thumb doesn't take
1358 // LR. This means if we need to reload LR, it takes an extra instructions,
1359 // which outweighs the value of the tail call; but here we don't know yet
1360 // whether LR is going to be used. Probably the right approach is to
Jim Grosbach4725ca72010-09-08 03:54:02 +00001361 // generate the tail call here and turn it back into CALL/RET in
Dale Johannesen7835f1f2010-07-08 01:18:23 +00001362 // emitEpilogue if LR is used.
Evan Cheng0110ac62010-06-19 01:01:32 +00001363 if (Subtarget->isThumb1Only())
1364 return false;
1365
Dale Johannesene39fdbe2010-06-23 18:52:34 +00001366 // For the moment, we can only do this to functions defined in this
1367 // compilation, or to indirect calls. A Thumb B to an ARM function,
1368 // or vice versa, is not easily fixed up in the linker unlike BL.
1369 // (We could do this by loading the address of the callee into a register;
1370 // that is an extra instruction over the direct call and burns a register
1371 // as well, so is not likely to be a win.)
Dale Johannesen7835f1f2010-07-08 01:18:23 +00001372
1373 // It might be safe to remove this restriction on non-Darwin.
1374
1375 // Thumb1 PIC calls to external symbols use BX, so they can be tail calls,
1376 // but we need to make sure there are enough registers; the only valid
1377 // registers are the 4 used for parameters. We don't currently do this
1378 // case.
Evan Cheng0110ac62010-06-19 01:01:32 +00001379 if (isa<ExternalSymbolSDNode>(Callee))
1380 return false;
1381
1382 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Dale Johannesene39fdbe2010-06-23 18:52:34 +00001383 const GlobalValue *GV = G->getGlobal();
1384 if (GV->isDeclaration() || GV->isWeakForLinker())
Evan Cheng0110ac62010-06-19 01:01:32 +00001385 return false;
Dale Johannesendf50d7e2010-06-18 18:13:11 +00001386 }
1387
Dale Johannesen51e28e62010-06-03 21:09:53 +00001388 // If the calling conventions do not match, then we'd better make sure the
1389 // results are returned in the same way as what the caller expects.
1390 if (!CCMatch) {
1391 SmallVector<CCValAssign, 16> RVLocs1;
1392 CCState CCInfo1(CalleeCC, false, getTargetMachine(),
1393 RVLocs1, *DAG.getContext());
1394 CCInfo1.AnalyzeCallResult(Ins, CCAssignFnForNode(CalleeCC, true, isVarArg));
1395
1396 SmallVector<CCValAssign, 16> RVLocs2;
1397 CCState CCInfo2(CallerCC, false, getTargetMachine(),
1398 RVLocs2, *DAG.getContext());
1399 CCInfo2.AnalyzeCallResult(Ins, CCAssignFnForNode(CallerCC, true, isVarArg));
1400
1401 if (RVLocs1.size() != RVLocs2.size())
1402 return false;
1403 for (unsigned i = 0, e = RVLocs1.size(); i != e; ++i) {
1404 if (RVLocs1[i].isRegLoc() != RVLocs2[i].isRegLoc())
1405 return false;
1406 if (RVLocs1[i].getLocInfo() != RVLocs2[i].getLocInfo())
1407 return false;
1408 if (RVLocs1[i].isRegLoc()) {
1409 if (RVLocs1[i].getLocReg() != RVLocs2[i].getLocReg())
1410 return false;
1411 } else {
1412 if (RVLocs1[i].getLocMemOffset() != RVLocs2[i].getLocMemOffset())
1413 return false;
1414 }
1415 }
1416 }
1417
1418 // If the callee takes no arguments then go on to check the results of the
1419 // call.
1420 if (!Outs.empty()) {
1421 // Check if stack adjustment is needed. For now, do not do this if any
1422 // argument is passed on the stack.
1423 SmallVector<CCValAssign, 16> ArgLocs;
1424 CCState CCInfo(CalleeCC, isVarArg, getTargetMachine(),
1425 ArgLocs, *DAG.getContext());
1426 CCInfo.AnalyzeCallOperands(Outs,
1427 CCAssignFnForNode(CalleeCC, false, isVarArg));
1428 if (CCInfo.getNextStackOffset()) {
1429 MachineFunction &MF = DAG.getMachineFunction();
1430
1431 // Check if the arguments are already laid out in the right way as
1432 // the caller's fixed stack objects.
1433 MachineFrameInfo *MFI = MF.getFrameInfo();
1434 const MachineRegisterInfo *MRI = &MF.getRegInfo();
1435 const ARMInstrInfo *TII =
1436 ((ARMTargetMachine&)getTargetMachine()).getInstrInfo();
Dale Johannesencf296fa2010-06-05 00:51:39 +00001437 for (unsigned i = 0, realArgIdx = 0, e = ArgLocs.size();
1438 i != e;
1439 ++i, ++realArgIdx) {
Dale Johannesen51e28e62010-06-03 21:09:53 +00001440 CCValAssign &VA = ArgLocs[i];
1441 EVT RegVT = VA.getLocVT();
Dan Gohmanc9403652010-07-07 15:54:55 +00001442 SDValue Arg = OutVals[realArgIdx];
Dale Johannesencf296fa2010-06-05 00:51:39 +00001443 ISD::ArgFlagsTy Flags = Outs[realArgIdx].Flags;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001444 if (VA.getLocInfo() == CCValAssign::Indirect)
1445 return false;
Dale Johannesencf296fa2010-06-05 00:51:39 +00001446 if (VA.needsCustom()) {
1447 // f64 and vector types are split into multiple registers or
1448 // register/stack-slot combinations. The types will not match
1449 // the registers; give up on memory f64 refs until we figure
1450 // out what to do about this.
1451 if (!VA.isRegLoc())
1452 return false;
1453 if (!ArgLocs[++i].isRegLoc())
Jim Grosbach4725ca72010-09-08 03:54:02 +00001454 return false;
Dale Johannesencf296fa2010-06-05 00:51:39 +00001455 if (RegVT == MVT::v2f64) {
1456 if (!ArgLocs[++i].isRegLoc())
1457 return false;
1458 if (!ArgLocs[++i].isRegLoc())
1459 return false;
1460 }
1461 } else if (!VA.isRegLoc()) {
Dale Johannesen51e28e62010-06-03 21:09:53 +00001462 if (!MatchingStackOffset(Arg, VA.getLocMemOffset(), Flags,
1463 MFI, MRI, TII))
1464 return false;
1465 }
1466 }
1467 }
1468 }
1469
1470 return true;
1471}
1472
Dan Gohman98ca4f22009-08-05 01:29:28 +00001473SDValue
1474ARMTargetLowering::LowerReturn(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001475 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001476 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00001477 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohmand858e902010-04-17 15:26:15 +00001478 DebugLoc dl, SelectionDAG &DAG) const {
Bob Wilson2dc4f542009-03-20 22:42:55 +00001479
Bob Wilsondee46d72009-04-17 20:35:10 +00001480 // CCValAssign - represent the assignment of the return value to a location.
Bob Wilson1f595bb2009-04-17 19:07:39 +00001481 SmallVector<CCValAssign, 16> RVLocs;
Bob Wilson1f595bb2009-04-17 19:07:39 +00001482
Bob Wilsondee46d72009-04-17 20:35:10 +00001483 // CCState - Info about the registers and stack slots.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001484 CCState CCInfo(CallConv, isVarArg, getTargetMachine(), RVLocs,
1485 *DAG.getContext());
Bob Wilson1f595bb2009-04-17 19:07:39 +00001486
Dan Gohman98ca4f22009-08-05 01:29:28 +00001487 // Analyze outgoing return values.
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00001488 CCInfo.AnalyzeReturn(Outs, CCAssignFnForNode(CallConv, /* Return */ true,
1489 isVarArg));
Bob Wilson1f595bb2009-04-17 19:07:39 +00001490
1491 // If this is the first return lowered for this function, add
1492 // the regs to the liveout set for the function.
1493 if (DAG.getMachineFunction().getRegInfo().liveout_empty()) {
1494 for (unsigned i = 0; i != RVLocs.size(); ++i)
1495 if (RVLocs[i].isRegLoc())
1496 DAG.getMachineFunction().getRegInfo().addLiveOut(RVLocs[i].getLocReg());
Evan Chenga8e29892007-01-19 07:51:42 +00001497 }
1498
Bob Wilson1f595bb2009-04-17 19:07:39 +00001499 SDValue Flag;
1500
1501 // Copy the result values into the output registers.
1502 for (unsigned i = 0, realRVLocIdx = 0;
1503 i != RVLocs.size();
1504 ++i, ++realRVLocIdx) {
1505 CCValAssign &VA = RVLocs[i];
1506 assert(VA.isRegLoc() && "Can only return in registers!");
1507
Dan Gohmanc9403652010-07-07 15:54:55 +00001508 SDValue Arg = OutVals[realRVLocIdx];
Bob Wilson1f595bb2009-04-17 19:07:39 +00001509
1510 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001511 default: llvm_unreachable("Unknown loc info!");
Bob Wilson1f595bb2009-04-17 19:07:39 +00001512 case CCValAssign::Full: break;
1513 case CCValAssign::BCvt:
1514 Arg = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getLocVT(), Arg);
1515 break;
1516 }
1517
Bob Wilson1f595bb2009-04-17 19:07:39 +00001518 if (VA.needsCustom()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001519 if (VA.getLocVT() == MVT::v2f64) {
Bob Wilson5bafff32009-06-22 23:27:02 +00001520 // Extract the first half and return it in two registers.
Owen Anderson825b72b2009-08-11 20:47:22 +00001521 SDValue Half = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Arg,
1522 DAG.getConstant(0, MVT::i32));
Jim Grosbache5165492009-11-09 00:11:35 +00001523 SDValue HalfGPRs = DAG.getNode(ARMISD::VMOVRRD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001524 DAG.getVTList(MVT::i32, MVT::i32), Half);
Bob Wilson5bafff32009-06-22 23:27:02 +00001525
1526 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), HalfGPRs, Flag);
1527 Flag = Chain.getValue(1);
1528 VA = RVLocs[++i]; // skip ahead to next loc
1529 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(),
1530 HalfGPRs.getValue(1), Flag);
1531 Flag = Chain.getValue(1);
1532 VA = RVLocs[++i]; // skip ahead to next loc
1533
1534 // Extract the 2nd half and fall through to handle it as an f64 value.
Owen Anderson825b72b2009-08-11 20:47:22 +00001535 Arg = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Arg,
1536 DAG.getConstant(1, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00001537 }
1538 // Legalize ret f64 -> ret 2 x i32. We always have fmrrd if f64 is
1539 // available.
Jim Grosbache5165492009-11-09 00:11:35 +00001540 SDValue fmrrd = DAG.getNode(ARMISD::VMOVRRD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001541 DAG.getVTList(MVT::i32, MVT::i32), &Arg, 1);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001542 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), fmrrd, Flag);
Bob Wilson4d59e1d2009-04-24 17:00:36 +00001543 Flag = Chain.getValue(1);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001544 VA = RVLocs[++i]; // skip ahead to next loc
1545 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), fmrrd.getValue(1),
1546 Flag);
1547 } else
1548 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), Arg, Flag);
1549
Bob Wilsondee46d72009-04-17 20:35:10 +00001550 // Guarantee that all emitted copies are
1551 // stuck together, avoiding something bad.
Bob Wilson1f595bb2009-04-17 19:07:39 +00001552 Flag = Chain.getValue(1);
1553 }
1554
1555 SDValue result;
1556 if (Flag.getNode())
Owen Anderson825b72b2009-08-11 20:47:22 +00001557 result = DAG.getNode(ARMISD::RET_FLAG, dl, MVT::Other, Chain, Flag);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001558 else // Return Void
Owen Anderson825b72b2009-08-11 20:47:22 +00001559 result = DAG.getNode(ARMISD::RET_FLAG, dl, MVT::Other, Chain);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001560
1561 return result;
Evan Chenga8e29892007-01-19 07:51:42 +00001562}
1563
Bob Wilsonb62d2572009-11-03 00:02:05 +00001564// ConstantPool, JumpTable, GlobalAddress, and ExternalSymbol are lowered as
1565// their target counterpart wrapped in the ARMISD::Wrapper node. Suppose N is
1566// one of the above mentioned nodes. It has to be wrapped because otherwise
1567// Select(N) returns N. So the raw TargetGlobalAddress nodes, etc. can only
1568// be used to form addressing mode. These wrapped nodes will be selected
1569// into MOVi.
Dan Gohman475871a2008-07-27 21:46:04 +00001570static SDValue LowerConstantPool(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00001571 EVT PtrVT = Op.getValueType();
Dale Johannesenb300d2a2009-02-07 00:55:49 +00001572 // FIXME there is no actual debug info here
1573 DebugLoc dl = Op.getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +00001574 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Dan Gohman475871a2008-07-27 21:46:04 +00001575 SDValue Res;
Evan Chenga8e29892007-01-19 07:51:42 +00001576 if (CP->isMachineConstantPoolEntry())
1577 Res = DAG.getTargetConstantPool(CP->getMachineCPVal(), PtrVT,
1578 CP->getAlignment());
1579 else
1580 Res = DAG.getTargetConstantPool(CP->getConstVal(), PtrVT,
1581 CP->getAlignment());
Owen Anderson825b72b2009-08-11 20:47:22 +00001582 return DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, Res);
Evan Chenga8e29892007-01-19 07:51:42 +00001583}
1584
Jim Grosbache1102ca2010-07-19 17:20:38 +00001585unsigned ARMTargetLowering::getJumpTableEncoding() const {
1586 return MachineJumpTableInfo::EK_Inline;
1587}
1588
Dan Gohmand858e902010-04-17 15:26:15 +00001589SDValue ARMTargetLowering::LowerBlockAddress(SDValue Op,
1590 SelectionDAG &DAG) const {
Evan Chenge7e0d622009-11-06 22:24:13 +00001591 MachineFunction &MF = DAG.getMachineFunction();
1592 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
1593 unsigned ARMPCLabelIndex = 0;
Bob Wilsonddb16df2009-10-30 05:45:42 +00001594 DebugLoc DL = Op.getDebugLoc();
Bob Wilson907eebd2009-11-02 20:59:23 +00001595 EVT PtrVT = getPointerTy();
Dan Gohman46510a72010-04-15 01:51:59 +00001596 const BlockAddress *BA = cast<BlockAddressSDNode>(Op)->getBlockAddress();
Bob Wilson907eebd2009-11-02 20:59:23 +00001597 Reloc::Model RelocM = getTargetMachine().getRelocationModel();
1598 SDValue CPAddr;
1599 if (RelocM == Reloc::Static) {
1600 CPAddr = DAG.getTargetConstantPool(BA, PtrVT, 4);
1601 } else {
1602 unsigned PCAdj = Subtarget->isThumb() ? 4 : 8;
Evan Chenge7e0d622009-11-06 22:24:13 +00001603 ARMPCLabelIndex = AFI->createConstPoolEntryUId();
Bob Wilson907eebd2009-11-02 20:59:23 +00001604 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(BA, ARMPCLabelIndex,
1605 ARMCP::CPBlockAddress,
1606 PCAdj);
1607 CPAddr = DAG.getTargetConstantPool(CPV, PtrVT, 4);
1608 }
1609 CPAddr = DAG.getNode(ARMISD::Wrapper, DL, PtrVT, CPAddr);
1610 SDValue Result = DAG.getLoad(PtrVT, DL, DAG.getEntryNode(), CPAddr,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001611 MachinePointerInfo::getConstantPool(),
David Greene1b58cab2010-02-15 16:55:24 +00001612 false, false, 0);
Bob Wilson907eebd2009-11-02 20:59:23 +00001613 if (RelocM == Reloc::Static)
1614 return Result;
Evan Chenge7e0d622009-11-06 22:24:13 +00001615 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Bob Wilson907eebd2009-11-02 20:59:23 +00001616 return DAG.getNode(ARMISD::PIC_ADD, DL, PtrVT, Result, PICLabel);
Bob Wilsonddb16df2009-10-30 05:45:42 +00001617}
1618
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001619// Lower ISD::GlobalTLSAddress using the "general dynamic" model
Dan Gohman475871a2008-07-27 21:46:04 +00001620SDValue
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001621ARMTargetLowering::LowerToTLSGeneralDynamicModel(GlobalAddressSDNode *GA,
Dan Gohmand858e902010-04-17 15:26:15 +00001622 SelectionDAG &DAG) const {
Dale Johannesen33c960f2009-02-04 20:06:27 +00001623 DebugLoc dl = GA->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00001624 EVT PtrVT = getPointerTy();
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001625 unsigned char PCAdj = Subtarget->isThumb() ? 4 : 8;
Evan Chenge7e0d622009-11-06 22:24:13 +00001626 MachineFunction &MF = DAG.getMachineFunction();
1627 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
1628 unsigned ARMPCLabelIndex = AFI->createConstPoolEntryUId();
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001629 ARMConstantPoolValue *CPV =
Evan Chenge4e4ed32009-08-28 23:18:09 +00001630 new ARMConstantPoolValue(GA->getGlobal(), ARMPCLabelIndex,
Jim Grosbach3fb2b1e2009-09-01 01:57:56 +00001631 ARMCP::CPValue, PCAdj, "tlsgd", true);
Evan Cheng1606e8e2009-03-13 07:51:59 +00001632 SDValue Argument = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001633 Argument = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, Argument);
Evan Cheng9eda6892009-10-31 03:39:36 +00001634 Argument = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), Argument,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001635 MachinePointerInfo::getConstantPool(),
David Greene1b58cab2010-02-15 16:55:24 +00001636 false, false, 0);
Dan Gohman475871a2008-07-27 21:46:04 +00001637 SDValue Chain = Argument.getValue(1);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001638
Evan Chenge7e0d622009-11-06 22:24:13 +00001639 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001640 Argument = DAG.getNode(ARMISD::PIC_ADD, dl, PtrVT, Argument, PICLabel);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001641
1642 // call __tls_get_addr.
1643 ArgListTy Args;
1644 ArgListEntry Entry;
1645 Entry.Node = Argument;
Owen Anderson1d0be152009-08-13 21:58:54 +00001646 Entry.Ty = (const Type *) Type::getInt32Ty(*DAG.getContext());
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001647 Args.push_back(Entry);
Dale Johannesen7d2ad622009-01-30 23:10:59 +00001648 // FIXME: is there useful debug info available here?
Dan Gohman475871a2008-07-27 21:46:04 +00001649 std::pair<SDValue, SDValue> CallResult =
Evan Cheng59bc0602009-08-14 19:11:20 +00001650 LowerCallTo(Chain, (const Type *) Type::getInt32Ty(*DAG.getContext()),
1651 false, false, false, false,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001652 0, CallingConv::C, false, /*isReturnValueUsed=*/true,
Bill Wendling46ada192010-03-02 01:55:18 +00001653 DAG.getExternalSymbol("__tls_get_addr", PtrVT), Args, DAG, dl);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001654 return CallResult.first;
1655}
1656
1657// Lower ISD::GlobalTLSAddress using the "initial exec" or
1658// "local exec" model.
Dan Gohman475871a2008-07-27 21:46:04 +00001659SDValue
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001660ARMTargetLowering::LowerToTLSExecModels(GlobalAddressSDNode *GA,
Dan Gohmand858e902010-04-17 15:26:15 +00001661 SelectionDAG &DAG) const {
Dan Gohman46510a72010-04-15 01:51:59 +00001662 const GlobalValue *GV = GA->getGlobal();
Dale Johannesen33c960f2009-02-04 20:06:27 +00001663 DebugLoc dl = GA->getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00001664 SDValue Offset;
1665 SDValue Chain = DAG.getEntryNode();
Owen Andersone50ed302009-08-10 22:56:29 +00001666 EVT PtrVT = getPointerTy();
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001667 // Get the Thread Pointer
Dale Johannesen33c960f2009-02-04 20:06:27 +00001668 SDValue ThreadPointer = DAG.getNode(ARMISD::THREAD_POINTER, dl, PtrVT);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001669
Chris Lattner4fb63d02009-07-15 04:12:33 +00001670 if (GV->isDeclaration()) {
Evan Chenge7e0d622009-11-06 22:24:13 +00001671 MachineFunction &MF = DAG.getMachineFunction();
1672 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
1673 unsigned ARMPCLabelIndex = AFI->createConstPoolEntryUId();
1674 // Initial exec model.
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001675 unsigned char PCAdj = Subtarget->isThumb() ? 4 : 8;
1676 ARMConstantPoolValue *CPV =
Evan Chenge4e4ed32009-08-28 23:18:09 +00001677 new ARMConstantPoolValue(GA->getGlobal(), ARMPCLabelIndex,
Jim Grosbach3fb2b1e2009-09-01 01:57:56 +00001678 ARMCP::CPValue, PCAdj, "gottpoff", true);
Evan Cheng1606e8e2009-03-13 07:51:59 +00001679 Offset = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001680 Offset = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, Offset);
Evan Cheng9eda6892009-10-31 03:39:36 +00001681 Offset = DAG.getLoad(PtrVT, dl, Chain, Offset,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001682 MachinePointerInfo::getConstantPool(),
David Greene1b58cab2010-02-15 16:55:24 +00001683 false, false, 0);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001684 Chain = Offset.getValue(1);
1685
Evan Chenge7e0d622009-11-06 22:24:13 +00001686 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001687 Offset = DAG.getNode(ARMISD::PIC_ADD, dl, PtrVT, Offset, PICLabel);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001688
Evan Cheng9eda6892009-10-31 03:39:36 +00001689 Offset = DAG.getLoad(PtrVT, dl, Chain, Offset,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001690 MachinePointerInfo::getConstantPool(),
David Greene1b58cab2010-02-15 16:55:24 +00001691 false, false, 0);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001692 } else {
1693 // local exec model
Evan Chenge4e4ed32009-08-28 23:18:09 +00001694 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(GV, "tpoff");
Evan Cheng1606e8e2009-03-13 07:51:59 +00001695 Offset = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001696 Offset = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, Offset);
Evan Cheng9eda6892009-10-31 03:39:36 +00001697 Offset = DAG.getLoad(PtrVT, dl, Chain, Offset,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001698 MachinePointerInfo::getConstantPool(),
David Greene1b58cab2010-02-15 16:55:24 +00001699 false, false, 0);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001700 }
1701
1702 // The address of the thread local variable is the add of the thread
1703 // pointer with the offset of the variable.
Dale Johannesen33c960f2009-02-04 20:06:27 +00001704 return DAG.getNode(ISD::ADD, dl, PtrVT, ThreadPointer, Offset);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001705}
1706
Dan Gohman475871a2008-07-27 21:46:04 +00001707SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00001708ARMTargetLowering::LowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG) const {
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001709 // TODO: implement the "local dynamic" model
1710 assert(Subtarget->isTargetELF() &&
1711 "TLS not implemented for non-ELF targets");
1712 GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op);
1713 // If the relocation model is PIC, use the "General Dynamic" TLS Model,
1714 // otherwise use the "Local Exec" TLS Model
1715 if (getTargetMachine().getRelocationModel() == Reloc::PIC_)
1716 return LowerToTLSGeneralDynamicModel(GA, DAG);
1717 else
1718 return LowerToTLSExecModels(GA, DAG);
1719}
1720
Dan Gohman475871a2008-07-27 21:46:04 +00001721SDValue ARMTargetLowering::LowerGlobalAddressELF(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00001722 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00001723 EVT PtrVT = getPointerTy();
Dale Johannesen33c960f2009-02-04 20:06:27 +00001724 DebugLoc dl = Op.getDebugLoc();
Dan Gohman46510a72010-04-15 01:51:59 +00001725 const GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001726 Reloc::Model RelocM = getTargetMachine().getRelocationModel();
1727 if (RelocM == Reloc::PIC_) {
Rafael Espindolabb46f522009-01-15 20:18:42 +00001728 bool UseGOTOFF = GV->hasLocalLinkage() || GV->hasHiddenVisibility();
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001729 ARMConstantPoolValue *CPV =
Evan Chenge4e4ed32009-08-28 23:18:09 +00001730 new ARMConstantPoolValue(GV, UseGOTOFF ? "GOTOFF" : "GOT");
Evan Cheng1606e8e2009-03-13 07:51:59 +00001731 SDValue CPAddr = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001732 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Bob Wilson2dc4f542009-03-20 22:42:55 +00001733 SDValue Result = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(),
Anton Korobeynikov249fb332009-10-07 00:06:35 +00001734 CPAddr,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001735 MachinePointerInfo::getConstantPool(),
David Greene1b58cab2010-02-15 16:55:24 +00001736 false, false, 0);
Dan Gohman475871a2008-07-27 21:46:04 +00001737 SDValue Chain = Result.getValue(1);
Dale Johannesenb300d2a2009-02-07 00:55:49 +00001738 SDValue GOT = DAG.getGLOBAL_OFFSET_TABLE(PtrVT);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001739 Result = DAG.getNode(ISD::ADD, dl, PtrVT, Result, GOT);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001740 if (!UseGOTOFF)
Anton Korobeynikov249fb332009-10-07 00:06:35 +00001741 Result = DAG.getLoad(PtrVT, dl, Chain, Result,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001742 MachinePointerInfo::getGOT(), false, false, 0);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001743 return Result;
1744 } else {
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +00001745 // If we have T2 ops, we can materialize the address directly via movt/movw
1746 // pair. This is always cheaper.
1747 if (Subtarget->useMovt()) {
1748 return DAG.getNode(ARMISD::Wrapper, dl, PtrVT,
Devang Patel0d881da2010-07-06 22:08:15 +00001749 DAG.getTargetGlobalAddress(GV, dl, PtrVT));
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +00001750 } else {
1751 SDValue CPAddr = DAG.getTargetConstantPool(GV, PtrVT, 4);
1752 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
1753 return DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), CPAddr,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001754 MachinePointerInfo::getConstantPool(),
David Greene1b58cab2010-02-15 16:55:24 +00001755 false, false, 0);
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +00001756 }
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001757 }
1758}
1759
Dan Gohman475871a2008-07-27 21:46:04 +00001760SDValue ARMTargetLowering::LowerGlobalAddressDarwin(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00001761 SelectionDAG &DAG) const {
Evan Chenge7e0d622009-11-06 22:24:13 +00001762 MachineFunction &MF = DAG.getMachineFunction();
1763 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
1764 unsigned ARMPCLabelIndex = 0;
Owen Andersone50ed302009-08-10 22:56:29 +00001765 EVT PtrVT = getPointerTy();
Dale Johannesen33c960f2009-02-04 20:06:27 +00001766 DebugLoc dl = Op.getDebugLoc();
Dan Gohman46510a72010-04-15 01:51:59 +00001767 const GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
Evan Chenga8e29892007-01-19 07:51:42 +00001768 Reloc::Model RelocM = getTargetMachine().getRelocationModel();
Dan Gohman475871a2008-07-27 21:46:04 +00001769 SDValue CPAddr;
Evan Chenga8e29892007-01-19 07:51:42 +00001770 if (RelocM == Reloc::Static)
Evan Cheng1606e8e2009-03-13 07:51:59 +00001771 CPAddr = DAG.getTargetConstantPool(GV, PtrVT, 4);
Evan Chenga8e29892007-01-19 07:51:42 +00001772 else {
Evan Chenge7e0d622009-11-06 22:24:13 +00001773 ARMPCLabelIndex = AFI->createConstPoolEntryUId();
Evan Chenge4e4ed32009-08-28 23:18:09 +00001774 unsigned PCAdj = (RelocM != Reloc::PIC_) ? 0 : (Subtarget->isThumb()?4:8);
1775 ARMConstantPoolValue *CPV =
Jim Grosbach3fb2b1e2009-09-01 01:57:56 +00001776 new ARMConstantPoolValue(GV, ARMPCLabelIndex, ARMCP::CPValue, PCAdj);
Evan Cheng1606e8e2009-03-13 07:51:59 +00001777 CPAddr = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Evan Chenga8e29892007-01-19 07:51:42 +00001778 }
Owen Anderson825b72b2009-08-11 20:47:22 +00001779 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Evan Chenga8e29892007-01-19 07:51:42 +00001780
Evan Cheng9eda6892009-10-31 03:39:36 +00001781 SDValue Result = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), CPAddr,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001782 MachinePointerInfo::getConstantPool(),
David Greene1b58cab2010-02-15 16:55:24 +00001783 false, false, 0);
Dan Gohman475871a2008-07-27 21:46:04 +00001784 SDValue Chain = Result.getValue(1);
Evan Chenga8e29892007-01-19 07:51:42 +00001785
1786 if (RelocM == Reloc::PIC_) {
Evan Chenge7e0d622009-11-06 22:24:13 +00001787 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001788 Result = DAG.getNode(ARMISD::PIC_ADD, dl, PtrVT, Result, PICLabel);
Evan Chenga8e29892007-01-19 07:51:42 +00001789 }
Evan Chenge4e4ed32009-08-28 23:18:09 +00001790
Evan Cheng63476a82009-09-03 07:04:02 +00001791 if (Subtarget->GVIsIndirectSymbol(GV, RelocM))
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001792 Result = DAG.getLoad(PtrVT, dl, Chain, Result, MachinePointerInfo::getGOT(),
David Greene1b58cab2010-02-15 16:55:24 +00001793 false, false, 0);
Evan Chenga8e29892007-01-19 07:51:42 +00001794
1795 return Result;
1796}
1797
Dan Gohman475871a2008-07-27 21:46:04 +00001798SDValue ARMTargetLowering::LowerGLOBAL_OFFSET_TABLE(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00001799 SelectionDAG &DAG) const {
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001800 assert(Subtarget->isTargetELF() &&
1801 "GLOBAL OFFSET TABLE not implemented for non-ELF targets");
Evan Chenge7e0d622009-11-06 22:24:13 +00001802 MachineFunction &MF = DAG.getMachineFunction();
1803 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
1804 unsigned ARMPCLabelIndex = AFI->createConstPoolEntryUId();
Owen Andersone50ed302009-08-10 22:56:29 +00001805 EVT PtrVT = getPointerTy();
Dale Johannesen33c960f2009-02-04 20:06:27 +00001806 DebugLoc dl = Op.getDebugLoc();
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001807 unsigned PCAdj = Subtarget->isThumb() ? 4 : 8;
Owen Anderson1d0be152009-08-13 21:58:54 +00001808 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(*DAG.getContext(),
1809 "_GLOBAL_OFFSET_TABLE_",
Evan Chenge4e4ed32009-08-28 23:18:09 +00001810 ARMPCLabelIndex, PCAdj);
Evan Cheng1606e8e2009-03-13 07:51:59 +00001811 SDValue CPAddr = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001812 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Anton Korobeynikov249fb332009-10-07 00:06:35 +00001813 SDValue Result = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), CPAddr,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001814 MachinePointerInfo::getConstantPool(),
David Greene1b58cab2010-02-15 16:55:24 +00001815 false, false, 0);
Evan Chenge7e0d622009-11-06 22:24:13 +00001816 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001817 return DAG.getNode(ARMISD::PIC_ADD, dl, PtrVT, Result, PICLabel);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001818}
1819
Jim Grosbach0e0da732009-05-12 23:59:14 +00001820SDValue
Jim Grosbach23ff7cf2010-05-26 20:22:18 +00001821ARMTargetLowering::LowerEH_SJLJ_SETJMP(SDValue Op, SelectionDAG &DAG) const {
1822 DebugLoc dl = Op.getDebugLoc();
Jim Grosbach0798edd2010-05-27 23:49:24 +00001823 SDValue Val = DAG.getConstant(0, MVT::i32);
Jim Grosbach23ff7cf2010-05-26 20:22:18 +00001824 return DAG.getNode(ARMISD::EH_SJLJ_SETJMP, dl, MVT::i32, Op.getOperand(0),
1825 Op.getOperand(1), Val);
1826}
1827
1828SDValue
Jim Grosbach5eb19512010-05-22 01:06:18 +00001829ARMTargetLowering::LowerEH_SJLJ_LONGJMP(SDValue Op, SelectionDAG &DAG) const {
1830 DebugLoc dl = Op.getDebugLoc();
1831 return DAG.getNode(ARMISD::EH_SJLJ_LONGJMP, dl, MVT::Other, Op.getOperand(0),
1832 Op.getOperand(1), DAG.getConstant(0, MVT::i32));
1833}
1834
1835SDValue
Jim Grosbacha87ded22010-02-08 23:22:00 +00001836ARMTargetLowering::LowerINTRINSIC_WO_CHAIN(SDValue Op, SelectionDAG &DAG,
Jim Grosbach7616b642010-06-16 23:45:49 +00001837 const ARMSubtarget *Subtarget) const {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001838 unsigned IntNo = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Jim Grosbach0e0da732009-05-12 23:59:14 +00001839 DebugLoc dl = Op.getDebugLoc();
Lauro Ramos Venancioe0cb36b2007-11-08 17:20:05 +00001840 switch (IntNo) {
Dan Gohman475871a2008-07-27 21:46:04 +00001841 default: return SDValue(); // Don't custom lower most intrinsics.
Bob Wilson916afdb2009-08-04 00:25:01 +00001842 case Intrinsic::arm_thread_pointer: {
Owen Andersone50ed302009-08-10 22:56:29 +00001843 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Bob Wilson916afdb2009-08-04 00:25:01 +00001844 return DAG.getNode(ARMISD::THREAD_POINTER, dl, PtrVT);
1845 }
Jim Grosbach1b747ad2009-08-11 00:09:57 +00001846 case Intrinsic::eh_sjlj_lsda: {
Jim Grosbach1b747ad2009-08-11 00:09:57 +00001847 MachineFunction &MF = DAG.getMachineFunction();
Evan Chenge7e0d622009-11-06 22:24:13 +00001848 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
1849 unsigned ARMPCLabelIndex = AFI->createConstPoolEntryUId();
Jim Grosbach1b747ad2009-08-11 00:09:57 +00001850 EVT PtrVT = getPointerTy();
1851 DebugLoc dl = Op.getDebugLoc();
1852 Reloc::Model RelocM = getTargetMachine().getRelocationModel();
1853 SDValue CPAddr;
1854 unsigned PCAdj = (RelocM != Reloc::PIC_)
1855 ? 0 : (Subtarget->isThumb() ? 4 : 8);
Jim Grosbach1b747ad2009-08-11 00:09:57 +00001856 ARMConstantPoolValue *CPV =
Jim Grosbach3fb2b1e2009-09-01 01:57:56 +00001857 new ARMConstantPoolValue(MF.getFunction(), ARMPCLabelIndex,
1858 ARMCP::CPLSDA, PCAdj);
Jim Grosbach1b747ad2009-08-11 00:09:57 +00001859 CPAddr = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001860 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Jim Grosbach1b747ad2009-08-11 00:09:57 +00001861 SDValue Result =
Evan Cheng9eda6892009-10-31 03:39:36 +00001862 DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), CPAddr,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001863 MachinePointerInfo::getConstantPool(),
David Greene1b58cab2010-02-15 16:55:24 +00001864 false, false, 0);
Jim Grosbach1b747ad2009-08-11 00:09:57 +00001865
1866 if (RelocM == Reloc::PIC_) {
Evan Chenge7e0d622009-11-06 22:24:13 +00001867 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Jim Grosbach1b747ad2009-08-11 00:09:57 +00001868 Result = DAG.getNode(ARMISD::PIC_ADD, dl, PtrVT, Result, PICLabel);
1869 }
1870 return Result;
1871 }
Lauro Ramos Venancioe0cb36b2007-11-08 17:20:05 +00001872 }
1873}
1874
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00001875static SDValue LowerMEMBARRIER(SDValue Op, SelectionDAG &DAG,
Jim Grosbach7616b642010-06-16 23:45:49 +00001876 const ARMSubtarget *Subtarget) {
Jim Grosbach3728e962009-12-10 00:11:09 +00001877 DebugLoc dl = Op.getDebugLoc();
1878 SDValue Op5 = Op.getOperand(5);
Jim Grosbach3728e962009-12-10 00:11:09 +00001879 unsigned isDeviceBarrier = cast<ConstantSDNode>(Op5)->getZExtValue();
Evan Cheng11db0682010-08-11 06:22:01 +00001880 // Some subtargets which have dmb and dsb instructions can handle barriers
1881 // directly. Some ARMv6 cpus can support them with the help of mcr
1882 // instruction. Thumb1 and pre-v6 ARM mode use a libcall instead and should
Jim Grosbachc73993b2010-06-17 01:37:00 +00001883 // never get here.
1884 unsigned Opc = isDeviceBarrier ? ARMISD::SYNCBARRIER : ARMISD::MEMBARRIER;
Evan Cheng11db0682010-08-11 06:22:01 +00001885 if (Subtarget->hasDataBarrier())
Jim Grosbachc73993b2010-06-17 01:37:00 +00001886 return DAG.getNode(Opc, dl, MVT::Other, Op.getOperand(0));
Evan Cheng11db0682010-08-11 06:22:01 +00001887 else {
1888 assert(Subtarget->hasV6Ops() && !Subtarget->isThumb1Only() &&
1889 "Unexpected ISD::MEMBARRIER encountered. Should be libcall!");
Jim Grosbachc73993b2010-06-17 01:37:00 +00001890 return DAG.getNode(Opc, dl, MVT::Other, Op.getOperand(0),
1891 DAG.getConstant(0, MVT::i32));
Evan Cheng11db0682010-08-11 06:22:01 +00001892 }
Jim Grosbach3728e962009-12-10 00:11:09 +00001893}
1894
Dan Gohman1e93df62010-04-17 14:41:14 +00001895static SDValue LowerVASTART(SDValue Op, SelectionDAG &DAG) {
1896 MachineFunction &MF = DAG.getMachineFunction();
1897 ARMFunctionInfo *FuncInfo = MF.getInfo<ARMFunctionInfo>();
1898
Evan Chenga8e29892007-01-19 07:51:42 +00001899 // vastart just stores the address of the VarArgsFrameIndex slot into the
1900 // memory location argument.
Dale Johannesen33c960f2009-02-04 20:06:27 +00001901 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00001902 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Dan Gohman1e93df62010-04-17 14:41:14 +00001903 SDValue FR = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(), PtrVT);
Dan Gohman69de1932008-02-06 22:27:42 +00001904 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Chris Lattnerfc448ff2010-09-21 18:51:21 +00001905 return DAG.getStore(Op.getOperand(0), dl, FR, Op.getOperand(1),
1906 MachinePointerInfo(SV), false, false, 0);
Evan Chenga8e29892007-01-19 07:51:42 +00001907}
1908
Dan Gohman475871a2008-07-27 21:46:04 +00001909SDValue
Bob Wilson5bafff32009-06-22 23:27:02 +00001910ARMTargetLowering::GetF64FormalArgument(CCValAssign &VA, CCValAssign &NextVA,
1911 SDValue &Root, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001912 DebugLoc dl) const {
Bob Wilson5bafff32009-06-22 23:27:02 +00001913 MachineFunction &MF = DAG.getMachineFunction();
1914 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
1915
1916 TargetRegisterClass *RC;
David Goodwinf1daf7d2009-07-08 23:10:31 +00001917 if (AFI->isThumb1OnlyFunction())
Bob Wilson5bafff32009-06-22 23:27:02 +00001918 RC = ARM::tGPRRegisterClass;
1919 else
1920 RC = ARM::GPRRegisterClass;
1921
1922 // Transform the arguments stored in physical registers into virtual ones.
Jim Grosbach4725ca72010-09-08 03:54:02 +00001923 unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC);
Owen Anderson825b72b2009-08-11 20:47:22 +00001924 SDValue ArgValue = DAG.getCopyFromReg(Root, dl, Reg, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00001925
1926 SDValue ArgValue2;
1927 if (NextVA.isMemLoc()) {
Bob Wilson5bafff32009-06-22 23:27:02 +00001928 MachineFrameInfo *MFI = MF.getFrameInfo();
Evan Chenged2ae132010-07-03 00:40:23 +00001929 int FI = MFI->CreateFixedObject(4, NextVA.getLocMemOffset(), true);
Bob Wilson5bafff32009-06-22 23:27:02 +00001930
1931 // Create load node to retrieve arguments from the stack.
1932 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
Evan Cheng9eda6892009-10-31 03:39:36 +00001933 ArgValue2 = DAG.getLoad(MVT::i32, dl, Root, FIN,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001934 MachinePointerInfo::getFixedStack(FI),
David Greene1b58cab2010-02-15 16:55:24 +00001935 false, false, 0);
Bob Wilson5bafff32009-06-22 23:27:02 +00001936 } else {
1937 Reg = MF.addLiveIn(NextVA.getLocReg(), RC);
Owen Anderson825b72b2009-08-11 20:47:22 +00001938 ArgValue2 = DAG.getCopyFromReg(Root, dl, Reg, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00001939 }
1940
Jim Grosbache5165492009-11-09 00:11:35 +00001941 return DAG.getNode(ARMISD::VMOVDRR, dl, MVT::f64, ArgValue, ArgValue2);
Bob Wilson5bafff32009-06-22 23:27:02 +00001942}
1943
1944SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00001945ARMTargetLowering::LowerFormalArguments(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001946 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001947 const SmallVectorImpl<ISD::InputArg>
1948 &Ins,
1949 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001950 SmallVectorImpl<SDValue> &InVals)
1951 const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001952
Bob Wilson1f595bb2009-04-17 19:07:39 +00001953 MachineFunction &MF = DAG.getMachineFunction();
1954 MachineFrameInfo *MFI = MF.getFrameInfo();
1955
Bob Wilson1f595bb2009-04-17 19:07:39 +00001956 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
1957
1958 // Assign locations to all of the incoming arguments.
1959 SmallVector<CCValAssign, 16> ArgLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001960 CCState CCInfo(CallConv, isVarArg, getTargetMachine(), ArgLocs,
1961 *DAG.getContext());
1962 CCInfo.AnalyzeFormalArguments(Ins,
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00001963 CCAssignFnForNode(CallConv, /* Return*/ false,
1964 isVarArg));
Bob Wilson1f595bb2009-04-17 19:07:39 +00001965
1966 SmallVector<SDValue, 16> ArgValues;
1967
1968 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1969 CCValAssign &VA = ArgLocs[i];
1970
Bob Wilsondee46d72009-04-17 20:35:10 +00001971 // Arguments stored in registers.
Bob Wilson1f595bb2009-04-17 19:07:39 +00001972 if (VA.isRegLoc()) {
Owen Andersone50ed302009-08-10 22:56:29 +00001973 EVT RegVT = VA.getLocVT();
Bob Wilson1f595bb2009-04-17 19:07:39 +00001974
Bob Wilson5bafff32009-06-22 23:27:02 +00001975 SDValue ArgValue;
Bob Wilson1f595bb2009-04-17 19:07:39 +00001976 if (VA.needsCustom()) {
Bob Wilson5bafff32009-06-22 23:27:02 +00001977 // f64 and vector types are split up into multiple registers or
1978 // combinations of registers and stack slots.
Owen Anderson825b72b2009-08-11 20:47:22 +00001979 if (VA.getLocVT() == MVT::v2f64) {
Bob Wilson5bafff32009-06-22 23:27:02 +00001980 SDValue ArgValue1 = GetF64FormalArgument(VA, ArgLocs[++i],
Dan Gohman98ca4f22009-08-05 01:29:28 +00001981 Chain, DAG, dl);
Bob Wilson5bafff32009-06-22 23:27:02 +00001982 VA = ArgLocs[++i]; // skip ahead to next loc
Bob Wilson6a234f02010-04-13 22:03:22 +00001983 SDValue ArgValue2;
1984 if (VA.isMemLoc()) {
Evan Chenged2ae132010-07-03 00:40:23 +00001985 int FI = MFI->CreateFixedObject(8, VA.getLocMemOffset(), true);
Bob Wilson6a234f02010-04-13 22:03:22 +00001986 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
1987 ArgValue2 = DAG.getLoad(MVT::f64, dl, Chain, FIN,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001988 MachinePointerInfo::getFixedStack(FI),
Bob Wilson6a234f02010-04-13 22:03:22 +00001989 false, false, 0);
1990 } else {
1991 ArgValue2 = GetF64FormalArgument(VA, ArgLocs[++i],
1992 Chain, DAG, dl);
1993 }
Owen Anderson825b72b2009-08-11 20:47:22 +00001994 ArgValue = DAG.getNode(ISD::UNDEF, dl, MVT::v2f64);
1995 ArgValue = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64,
Bob Wilson5bafff32009-06-22 23:27:02 +00001996 ArgValue, ArgValue1, DAG.getIntPtrConstant(0));
Owen Anderson825b72b2009-08-11 20:47:22 +00001997 ArgValue = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64,
Bob Wilson5bafff32009-06-22 23:27:02 +00001998 ArgValue, ArgValue2, DAG.getIntPtrConstant(1));
1999 } else
Dan Gohman98ca4f22009-08-05 01:29:28 +00002000 ArgValue = GetF64FormalArgument(VA, ArgLocs[++i], Chain, DAG, dl);
Bob Wilson1f595bb2009-04-17 19:07:39 +00002001
Bob Wilson5bafff32009-06-22 23:27:02 +00002002 } else {
2003 TargetRegisterClass *RC;
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00002004
Owen Anderson825b72b2009-08-11 20:47:22 +00002005 if (RegVT == MVT::f32)
Bob Wilson5bafff32009-06-22 23:27:02 +00002006 RC = ARM::SPRRegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00002007 else if (RegVT == MVT::f64)
Bob Wilson5bafff32009-06-22 23:27:02 +00002008 RC = ARM::DPRRegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00002009 else if (RegVT == MVT::v2f64)
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00002010 RC = ARM::QPRRegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00002011 else if (RegVT == MVT::i32)
Anton Korobeynikov058c2512009-08-05 20:15:19 +00002012 RC = (AFI->isThumb1OnlyFunction() ?
2013 ARM::tGPRRegisterClass : ARM::GPRRegisterClass);
Bob Wilson5bafff32009-06-22 23:27:02 +00002014 else
Anton Korobeynikov058c2512009-08-05 20:15:19 +00002015 llvm_unreachable("RegVT not supported by FORMAL_ARGUMENTS Lowering");
Bob Wilson5bafff32009-06-22 23:27:02 +00002016
2017 // Transform the arguments in physical registers into virtual ones.
2018 unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002019 ArgValue = DAG.getCopyFromReg(Chain, dl, Reg, RegVT);
Bob Wilson1f595bb2009-04-17 19:07:39 +00002020 }
2021
2022 // If this is an 8 or 16-bit value, it is really passed promoted
2023 // to 32 bits. Insert an assert[sz]ext to capture this, then
2024 // truncate to the right size.
2025 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002026 default: llvm_unreachable("Unknown loc info!");
Bob Wilson1f595bb2009-04-17 19:07:39 +00002027 case CCValAssign::Full: break;
2028 case CCValAssign::BCvt:
2029 ArgValue = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getValVT(), ArgValue);
2030 break;
2031 case CCValAssign::SExt:
2032 ArgValue = DAG.getNode(ISD::AssertSext, dl, RegVT, ArgValue,
2033 DAG.getValueType(VA.getValVT()));
2034 ArgValue = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), ArgValue);
2035 break;
2036 case CCValAssign::ZExt:
2037 ArgValue = DAG.getNode(ISD::AssertZext, dl, RegVT, ArgValue,
2038 DAG.getValueType(VA.getValVT()));
2039 ArgValue = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), ArgValue);
2040 break;
2041 }
2042
Dan Gohman98ca4f22009-08-05 01:29:28 +00002043 InVals.push_back(ArgValue);
Bob Wilson1f595bb2009-04-17 19:07:39 +00002044
2045 } else { // VA.isRegLoc()
2046
2047 // sanity check
2048 assert(VA.isMemLoc());
Owen Anderson825b72b2009-08-11 20:47:22 +00002049 assert(VA.getValVT() != MVT::i64 && "i64 should already be lowered");
Bob Wilson1f595bb2009-04-17 19:07:39 +00002050
2051 unsigned ArgSize = VA.getLocVT().getSizeInBits()/8;
Evan Chenged2ae132010-07-03 00:40:23 +00002052 int FI = MFI->CreateFixedObject(ArgSize, VA.getLocMemOffset(), true);
Bob Wilson1f595bb2009-04-17 19:07:39 +00002053
Bob Wilsondee46d72009-04-17 20:35:10 +00002054 // Create load nodes to retrieve arguments from the stack.
Bob Wilson1f595bb2009-04-17 19:07:39 +00002055 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
Evan Cheng9eda6892009-10-31 03:39:36 +00002056 InVals.push_back(DAG.getLoad(VA.getValVT(), dl, Chain, FIN,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002057 MachinePointerInfo::getFixedStack(FI),
David Greene1b58cab2010-02-15 16:55:24 +00002058 false, false, 0));
Bob Wilson1f595bb2009-04-17 19:07:39 +00002059 }
2060 }
2061
2062 // varargs
Evan Chenga8e29892007-01-19 07:51:42 +00002063 if (isVarArg) {
2064 static const unsigned GPRArgRegs[] = {
2065 ARM::R0, ARM::R1, ARM::R2, ARM::R3
2066 };
2067
Bob Wilsondee46d72009-04-17 20:35:10 +00002068 unsigned NumGPRs = CCInfo.getFirstUnallocated
2069 (GPRArgRegs, sizeof(GPRArgRegs) / sizeof(GPRArgRegs[0]));
Bob Wilson1f595bb2009-04-17 19:07:39 +00002070
Lauro Ramos Venancio600c3832007-02-23 20:32:57 +00002071 unsigned Align = MF.getTarget().getFrameInfo()->getStackAlignment();
2072 unsigned VARegSize = (4 - NumGPRs) * 4;
2073 unsigned VARegSaveSize = (VARegSize + Align - 1) & ~(Align - 1);
Rafael Espindolac1382b72009-10-30 14:33:14 +00002074 unsigned ArgOffset = CCInfo.getNextStackOffset();
Evan Chenga8e29892007-01-19 07:51:42 +00002075 if (VARegSaveSize) {
2076 // If this function is vararg, store any remaining integer argument regs
2077 // to their spots on the stack so that they may be loaded by deferencing
2078 // the result of va_next.
2079 AFI->setVarArgsRegSaveSize(VARegSaveSize);
Dan Gohman1e93df62010-04-17 14:41:14 +00002080 AFI->setVarArgsFrameIndex(
2081 MFI->CreateFixedObject(VARegSaveSize,
2082 ArgOffset + VARegSaveSize - VARegSize,
Evan Chenged2ae132010-07-03 00:40:23 +00002083 true));
Dan Gohman1e93df62010-04-17 14:41:14 +00002084 SDValue FIN = DAG.getFrameIndex(AFI->getVarArgsFrameIndex(),
2085 getPointerTy());
Evan Chenga8e29892007-01-19 07:51:42 +00002086
Dan Gohman475871a2008-07-27 21:46:04 +00002087 SmallVector<SDValue, 4> MemOps;
Evan Chenga8e29892007-01-19 07:51:42 +00002088 for (; NumGPRs < 4; ++NumGPRs) {
Bob Wilson1f595bb2009-04-17 19:07:39 +00002089 TargetRegisterClass *RC;
David Goodwinf1daf7d2009-07-08 23:10:31 +00002090 if (AFI->isThumb1OnlyFunction())
Bob Wilson1f595bb2009-04-17 19:07:39 +00002091 RC = ARM::tGPRRegisterClass;
Jim Grosbach30eae3c2009-04-07 20:34:09 +00002092 else
Bob Wilson1f595bb2009-04-17 19:07:39 +00002093 RC = ARM::GPRRegisterClass;
2094
Bob Wilson998e1252009-04-20 18:36:57 +00002095 unsigned VReg = MF.addLiveIn(GPRArgRegs[NumGPRs], RC);
Owen Anderson825b72b2009-08-11 20:47:22 +00002096 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i32);
Dan Gohman1e93df62010-04-17 14:41:14 +00002097 SDValue Store =
2098 DAG.getStore(Val.getValue(1), dl, Val, FIN,
Chris Lattnerfc448ff2010-09-21 18:51:21 +00002099 MachinePointerInfo::getFixedStack(AFI->getVarArgsFrameIndex()),
2100 false, false, 0);
Evan Chenga8e29892007-01-19 07:51:42 +00002101 MemOps.push_back(Store);
Dale Johannesen33c960f2009-02-04 20:06:27 +00002102 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(), FIN,
Evan Chenga8e29892007-01-19 07:51:42 +00002103 DAG.getConstant(4, getPointerTy()));
2104 }
2105 if (!MemOps.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00002106 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002107 &MemOps[0], MemOps.size());
Evan Chenga8e29892007-01-19 07:51:42 +00002108 } else
2109 // This will point to the next argument passed via stack.
Evan Chenged2ae132010-07-03 00:40:23 +00002110 AFI->setVarArgsFrameIndex(MFI->CreateFixedObject(4, ArgOffset, true));
Evan Chenga8e29892007-01-19 07:51:42 +00002111 }
2112
Dan Gohman98ca4f22009-08-05 01:29:28 +00002113 return Chain;
Evan Chenga8e29892007-01-19 07:51:42 +00002114}
2115
2116/// isFloatingPointZero - Return true if this is +0.0.
Dan Gohman475871a2008-07-27 21:46:04 +00002117static bool isFloatingPointZero(SDValue Op) {
Evan Chenga8e29892007-01-19 07:51:42 +00002118 if (ConstantFPSDNode *CFP = dyn_cast<ConstantFPSDNode>(Op))
Dale Johanneseneaf08942007-08-31 04:03:46 +00002119 return CFP->getValueAPF().isPosZero();
Gabor Greifba36cb52008-08-28 21:40:38 +00002120 else if (ISD::isEXTLoad(Op.getNode()) || ISD::isNON_EXTLoad(Op.getNode())) {
Evan Chenga8e29892007-01-19 07:51:42 +00002121 // Maybe this has already been legalized into the constant pool?
2122 if (Op.getOperand(1).getOpcode() == ARMISD::Wrapper) {
Dan Gohman475871a2008-07-27 21:46:04 +00002123 SDValue WrapperOp = Op.getOperand(1).getOperand(0);
Evan Chenga8e29892007-01-19 07:51:42 +00002124 if (ConstantPoolSDNode *CP = dyn_cast<ConstantPoolSDNode>(WrapperOp))
Dan Gohman46510a72010-04-15 01:51:59 +00002125 if (const ConstantFP *CFP = dyn_cast<ConstantFP>(CP->getConstVal()))
Dale Johanneseneaf08942007-08-31 04:03:46 +00002126 return CFP->getValueAPF().isPosZero();
Evan Chenga8e29892007-01-19 07:51:42 +00002127 }
2128 }
2129 return false;
2130}
2131
Evan Chenga8e29892007-01-19 07:51:42 +00002132/// Returns appropriate ARM CMP (cmp) and corresponding condition code for
2133/// the given operands.
Evan Cheng06b53c02009-11-12 07:13:11 +00002134SDValue
2135ARMTargetLowering::getARMCmp(SDValue LHS, SDValue RHS, ISD::CondCode CC,
Evan Cheng218977b2010-07-13 19:27:42 +00002136 SDValue &ARMcc, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00002137 DebugLoc dl) const {
Gabor Greifba36cb52008-08-28 21:40:38 +00002138 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(RHS.getNode())) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002139 unsigned C = RHSC->getZExtValue();
Evan Cheng06b53c02009-11-12 07:13:11 +00002140 if (!isLegalICmpImmediate(C)) {
Evan Chenga8e29892007-01-19 07:51:42 +00002141 // Constant does not fit, try adjusting it by one?
2142 switch (CC) {
2143 default: break;
2144 case ISD::SETLT:
Evan Chenga8e29892007-01-19 07:51:42 +00002145 case ISD::SETGE:
Daniel Dunbar3cc32832010-08-25 16:58:05 +00002146 if (C != 0x80000000 && isLegalICmpImmediate(C-1)) {
Evan Cheng9a2ef952007-02-02 01:53:26 +00002147 CC = (CC == ISD::SETLT) ? ISD::SETLE : ISD::SETGT;
Owen Anderson825b72b2009-08-11 20:47:22 +00002148 RHS = DAG.getConstant(C-1, MVT::i32);
Evan Cheng9a2ef952007-02-02 01:53:26 +00002149 }
2150 break;
2151 case ISD::SETULT:
2152 case ISD::SETUGE:
Daniel Dunbar3cc32832010-08-25 16:58:05 +00002153 if (C != 0 && isLegalICmpImmediate(C-1)) {
Evan Cheng9a2ef952007-02-02 01:53:26 +00002154 CC = (CC == ISD::SETULT) ? ISD::SETULE : ISD::SETUGT;
Owen Anderson825b72b2009-08-11 20:47:22 +00002155 RHS = DAG.getConstant(C-1, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +00002156 }
2157 break;
2158 case ISD::SETLE:
Evan Chenga8e29892007-01-19 07:51:42 +00002159 case ISD::SETGT:
Daniel Dunbar3cc32832010-08-25 16:58:05 +00002160 if (C != 0x7fffffff && isLegalICmpImmediate(C+1)) {
Evan Cheng9a2ef952007-02-02 01:53:26 +00002161 CC = (CC == ISD::SETLE) ? ISD::SETLT : ISD::SETGE;
Owen Anderson825b72b2009-08-11 20:47:22 +00002162 RHS = DAG.getConstant(C+1, MVT::i32);
Evan Cheng9a2ef952007-02-02 01:53:26 +00002163 }
2164 break;
2165 case ISD::SETULE:
2166 case ISD::SETUGT:
Daniel Dunbar3cc32832010-08-25 16:58:05 +00002167 if (C != 0xffffffff && isLegalICmpImmediate(C+1)) {
Evan Cheng9a2ef952007-02-02 01:53:26 +00002168 CC = (CC == ISD::SETULE) ? ISD::SETULT : ISD::SETUGE;
Owen Anderson825b72b2009-08-11 20:47:22 +00002169 RHS = DAG.getConstant(C+1, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +00002170 }
2171 break;
2172 }
2173 }
2174 }
2175
2176 ARMCC::CondCodes CondCode = IntCCToARMCC(CC);
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00002177 ARMISD::NodeType CompareType;
2178 switch (CondCode) {
2179 default:
2180 CompareType = ARMISD::CMP;
2181 break;
2182 case ARMCC::EQ:
2183 case ARMCC::NE:
David Goodwinc0309b42009-06-29 15:33:01 +00002184 // Uses only Z Flag
2185 CompareType = ARMISD::CMPZ;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00002186 break;
2187 }
Evan Cheng218977b2010-07-13 19:27:42 +00002188 ARMcc = DAG.getConstant(CondCode, MVT::i32);
Owen Anderson825b72b2009-08-11 20:47:22 +00002189 return DAG.getNode(CompareType, dl, MVT::Flag, LHS, RHS);
Evan Chenga8e29892007-01-19 07:51:42 +00002190}
2191
2192/// Returns a appropriate VFP CMP (fcmp{s|d}+fmstat) for the given operands.
Evan Cheng515fe3a2010-07-08 02:08:50 +00002193SDValue
Evan Cheng218977b2010-07-13 19:27:42 +00002194ARMTargetLowering::getVFPCmp(SDValue LHS, SDValue RHS, SelectionDAG &DAG,
Evan Cheng515fe3a2010-07-08 02:08:50 +00002195 DebugLoc dl) const {
Dan Gohman475871a2008-07-27 21:46:04 +00002196 SDValue Cmp;
Evan Chenga8e29892007-01-19 07:51:42 +00002197 if (!isFloatingPointZero(RHS))
Owen Anderson825b72b2009-08-11 20:47:22 +00002198 Cmp = DAG.getNode(ARMISD::CMPFP, dl, MVT::Flag, LHS, RHS);
Evan Chenga8e29892007-01-19 07:51:42 +00002199 else
Owen Anderson825b72b2009-08-11 20:47:22 +00002200 Cmp = DAG.getNode(ARMISD::CMPFPw0, dl, MVT::Flag, LHS);
2201 return DAG.getNode(ARMISD::FMSTAT, dl, MVT::Flag, Cmp);
Evan Chenga8e29892007-01-19 07:51:42 +00002202}
2203
Bill Wendlingde2b1512010-08-11 08:43:16 +00002204SDValue ARMTargetLowering::LowerSELECT(SDValue Op, SelectionDAG &DAG) const {
2205 SDValue Cond = Op.getOperand(0);
2206 SDValue SelectTrue = Op.getOperand(1);
2207 SDValue SelectFalse = Op.getOperand(2);
2208 DebugLoc dl = Op.getDebugLoc();
2209
2210 // Convert:
2211 //
2212 // (select (cmov 1, 0, cond), t, f) -> (cmov t, f, cond)
2213 // (select (cmov 0, 1, cond), t, f) -> (cmov f, t, cond)
2214 //
2215 if (Cond.getOpcode() == ARMISD::CMOV && Cond.hasOneUse()) {
2216 const ConstantSDNode *CMOVTrue =
2217 dyn_cast<ConstantSDNode>(Cond.getOperand(0));
2218 const ConstantSDNode *CMOVFalse =
2219 dyn_cast<ConstantSDNode>(Cond.getOperand(1));
2220
2221 if (CMOVTrue && CMOVFalse) {
2222 unsigned CMOVTrueVal = CMOVTrue->getZExtValue();
2223 unsigned CMOVFalseVal = CMOVFalse->getZExtValue();
2224
2225 SDValue True;
2226 SDValue False;
2227 if (CMOVTrueVal == 1 && CMOVFalseVal == 0) {
2228 True = SelectTrue;
2229 False = SelectFalse;
2230 } else if (CMOVTrueVal == 0 && CMOVFalseVal == 1) {
2231 True = SelectFalse;
2232 False = SelectTrue;
2233 }
2234
2235 if (True.getNode() && False.getNode()) {
2236 EVT VT = Cond.getValueType();
2237 SDValue ARMcc = Cond.getOperand(2);
2238 SDValue CCR = Cond.getOperand(3);
2239 SDValue Cmp = Cond.getOperand(4);
2240 return DAG.getNode(ARMISD::CMOV, dl, VT, True, False, ARMcc, CCR, Cmp);
2241 }
2242 }
2243 }
2244
2245 return DAG.getSelectCC(dl, Cond,
2246 DAG.getConstant(0, Cond.getValueType()),
2247 SelectTrue, SelectFalse, ISD::SETNE);
2248}
2249
Dan Gohmand858e902010-04-17 15:26:15 +00002250SDValue ARMTargetLowering::LowerSELECT_CC(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00002251 EVT VT = Op.getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00002252 SDValue LHS = Op.getOperand(0);
2253 SDValue RHS = Op.getOperand(1);
Evan Chenga8e29892007-01-19 07:51:42 +00002254 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(4))->get();
Dan Gohman475871a2008-07-27 21:46:04 +00002255 SDValue TrueVal = Op.getOperand(2);
2256 SDValue FalseVal = Op.getOperand(3);
Dale Johannesende064702009-02-06 21:50:26 +00002257 DebugLoc dl = Op.getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +00002258
Owen Anderson825b72b2009-08-11 20:47:22 +00002259 if (LHS.getValueType() == MVT::i32) {
Evan Cheng218977b2010-07-13 19:27:42 +00002260 SDValue ARMcc;
Owen Anderson825b72b2009-08-11 20:47:22 +00002261 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
Evan Cheng218977b2010-07-13 19:27:42 +00002262 SDValue Cmp = getARMCmp(LHS, RHS, CC, ARMcc, DAG, dl);
2263 return DAG.getNode(ARMISD::CMOV, dl, VT, FalseVal, TrueVal, ARMcc, CCR,Cmp);
Evan Chenga8e29892007-01-19 07:51:42 +00002264 }
2265
2266 ARMCC::CondCodes CondCode, CondCode2;
Bob Wilsoncd3b9a42009-09-09 23:14:54 +00002267 FPCCToARMCC(CC, CondCode, CondCode2);
Evan Chenga8e29892007-01-19 07:51:42 +00002268
Evan Cheng218977b2010-07-13 19:27:42 +00002269 SDValue ARMcc = DAG.getConstant(CondCode, MVT::i32);
2270 SDValue Cmp = getVFPCmp(LHS, RHS, DAG, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00002271 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
Dale Johannesende064702009-02-06 21:50:26 +00002272 SDValue Result = DAG.getNode(ARMISD::CMOV, dl, VT, FalseVal, TrueVal,
Evan Cheng218977b2010-07-13 19:27:42 +00002273 ARMcc, CCR, Cmp);
Evan Chenga8e29892007-01-19 07:51:42 +00002274 if (CondCode2 != ARMCC::AL) {
Evan Cheng218977b2010-07-13 19:27:42 +00002275 SDValue ARMcc2 = DAG.getConstant(CondCode2, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +00002276 // FIXME: Needs another CMP because flag can have but one use.
Evan Cheng218977b2010-07-13 19:27:42 +00002277 SDValue Cmp2 = getVFPCmp(LHS, RHS, DAG, dl);
Bob Wilson2dc4f542009-03-20 22:42:55 +00002278 Result = DAG.getNode(ARMISD::CMOV, dl, VT,
Evan Cheng218977b2010-07-13 19:27:42 +00002279 Result, TrueVal, ARMcc2, CCR, Cmp2);
Evan Chenga8e29892007-01-19 07:51:42 +00002280 }
2281 return Result;
2282}
2283
Evan Cheng218977b2010-07-13 19:27:42 +00002284/// canChangeToInt - Given the fp compare operand, return true if it is suitable
2285/// to morph to an integer compare sequence.
2286static bool canChangeToInt(SDValue Op, bool &SeenZero,
2287 const ARMSubtarget *Subtarget) {
2288 SDNode *N = Op.getNode();
2289 if (!N->hasOneUse())
2290 // Otherwise it requires moving the value from fp to integer registers.
2291 return false;
2292 if (!N->getNumValues())
2293 return false;
2294 EVT VT = Op.getValueType();
2295 if (VT != MVT::f32 && !Subtarget->isFPBrccSlow())
2296 // f32 case is generally profitable. f64 case only makes sense when vcmpe +
2297 // vmrs are very slow, e.g. cortex-a8.
2298 return false;
2299
2300 if (isFloatingPointZero(Op)) {
2301 SeenZero = true;
2302 return true;
2303 }
2304 return ISD::isNormalLoad(N);
2305}
2306
2307static SDValue bitcastf32Toi32(SDValue Op, SelectionDAG &DAG) {
2308 if (isFloatingPointZero(Op))
2309 return DAG.getConstant(0, MVT::i32);
2310
2311 if (LoadSDNode *Ld = dyn_cast<LoadSDNode>(Op))
2312 return DAG.getLoad(MVT::i32, Op.getDebugLoc(),
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002313 Ld->getChain(), Ld->getBasePtr(), Ld->getPointerInfo(),
Evan Cheng218977b2010-07-13 19:27:42 +00002314 Ld->isVolatile(), Ld->isNonTemporal(),
2315 Ld->getAlignment());
2316
2317 llvm_unreachable("Unknown VFP cmp argument!");
2318}
2319
2320static void expandf64Toi32(SDValue Op, SelectionDAG &DAG,
2321 SDValue &RetVal1, SDValue &RetVal2) {
2322 if (isFloatingPointZero(Op)) {
2323 RetVal1 = DAG.getConstant(0, MVT::i32);
2324 RetVal2 = DAG.getConstant(0, MVT::i32);
2325 return;
2326 }
2327
2328 if (LoadSDNode *Ld = dyn_cast<LoadSDNode>(Op)) {
2329 SDValue Ptr = Ld->getBasePtr();
2330 RetVal1 = DAG.getLoad(MVT::i32, Op.getDebugLoc(),
2331 Ld->getChain(), Ptr,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002332 Ld->getPointerInfo(),
Evan Cheng218977b2010-07-13 19:27:42 +00002333 Ld->isVolatile(), Ld->isNonTemporal(),
2334 Ld->getAlignment());
2335
2336 EVT PtrType = Ptr.getValueType();
2337 unsigned NewAlign = MinAlign(Ld->getAlignment(), 4);
2338 SDValue NewPtr = DAG.getNode(ISD::ADD, Op.getDebugLoc(),
2339 PtrType, Ptr, DAG.getConstant(4, PtrType));
2340 RetVal2 = DAG.getLoad(MVT::i32, Op.getDebugLoc(),
2341 Ld->getChain(), NewPtr,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002342 Ld->getPointerInfo().getWithOffset(4),
Evan Cheng218977b2010-07-13 19:27:42 +00002343 Ld->isVolatile(), Ld->isNonTemporal(),
2344 NewAlign);
2345 return;
2346 }
2347
2348 llvm_unreachable("Unknown VFP cmp argument!");
2349}
2350
2351/// OptimizeVFPBrcond - With -enable-unsafe-fp-math, it's legal to optimize some
2352/// f32 and even f64 comparisons to integer ones.
2353SDValue
2354ARMTargetLowering::OptimizeVFPBrcond(SDValue Op, SelectionDAG &DAG) const {
2355 SDValue Chain = Op.getOperand(0);
Evan Chenga8e29892007-01-19 07:51:42 +00002356 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(1))->get();
Evan Cheng218977b2010-07-13 19:27:42 +00002357 SDValue LHS = Op.getOperand(2);
2358 SDValue RHS = Op.getOperand(3);
2359 SDValue Dest = Op.getOperand(4);
2360 DebugLoc dl = Op.getDebugLoc();
2361
2362 bool SeenZero = false;
2363 if (canChangeToInt(LHS, SeenZero, Subtarget) &&
2364 canChangeToInt(RHS, SeenZero, Subtarget) &&
Evan Cheng60108e92010-07-15 22:07:12 +00002365 // If one of the operand is zero, it's safe to ignore the NaN case since
2366 // we only care about equality comparisons.
2367 (SeenZero || (DAG.isKnownNeverNaN(LHS) && DAG.isKnownNeverNaN(RHS)))) {
Evan Cheng218977b2010-07-13 19:27:42 +00002368 // If unsafe fp math optimization is enabled and there are no othter uses of
2369 // the CMP operands, and the condition code is EQ oe NE, we can optimize it
2370 // to an integer comparison.
2371 if (CC == ISD::SETOEQ)
2372 CC = ISD::SETEQ;
2373 else if (CC == ISD::SETUNE)
2374 CC = ISD::SETNE;
2375
2376 SDValue ARMcc;
2377 if (LHS.getValueType() == MVT::f32) {
2378 LHS = bitcastf32Toi32(LHS, DAG);
2379 RHS = bitcastf32Toi32(RHS, DAG);
2380 SDValue Cmp = getARMCmp(LHS, RHS, CC, ARMcc, DAG, dl);
2381 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
2382 return DAG.getNode(ARMISD::BRCOND, dl, MVT::Other,
2383 Chain, Dest, ARMcc, CCR, Cmp);
2384 }
2385
2386 SDValue LHS1, LHS2;
2387 SDValue RHS1, RHS2;
2388 expandf64Toi32(LHS, DAG, LHS1, LHS2);
2389 expandf64Toi32(RHS, DAG, RHS1, RHS2);
2390 ARMCC::CondCodes CondCode = IntCCToARMCC(CC);
2391 ARMcc = DAG.getConstant(CondCode, MVT::i32);
2392 SDVTList VTList = DAG.getVTList(MVT::Other, MVT::Flag);
2393 SDValue Ops[] = { Chain, ARMcc, LHS1, LHS2, RHS1, RHS2, Dest };
2394 return DAG.getNode(ARMISD::BCC_i64, dl, VTList, Ops, 7);
2395 }
2396
2397 return SDValue();
2398}
2399
2400SDValue ARMTargetLowering::LowerBR_CC(SDValue Op, SelectionDAG &DAG) const {
2401 SDValue Chain = Op.getOperand(0);
2402 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(1))->get();
2403 SDValue LHS = Op.getOperand(2);
2404 SDValue RHS = Op.getOperand(3);
2405 SDValue Dest = Op.getOperand(4);
Dale Johannesende064702009-02-06 21:50:26 +00002406 DebugLoc dl = Op.getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +00002407
Owen Anderson825b72b2009-08-11 20:47:22 +00002408 if (LHS.getValueType() == MVT::i32) {
Evan Cheng218977b2010-07-13 19:27:42 +00002409 SDValue ARMcc;
2410 SDValue Cmp = getARMCmp(LHS, RHS, CC, ARMcc, DAG, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00002411 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
Owen Anderson825b72b2009-08-11 20:47:22 +00002412 return DAG.getNode(ARMISD::BRCOND, dl, MVT::Other,
Evan Cheng218977b2010-07-13 19:27:42 +00002413 Chain, Dest, ARMcc, CCR, Cmp);
Evan Chenga8e29892007-01-19 07:51:42 +00002414 }
2415
Owen Anderson825b72b2009-08-11 20:47:22 +00002416 assert(LHS.getValueType() == MVT::f32 || LHS.getValueType() == MVT::f64);
Evan Cheng218977b2010-07-13 19:27:42 +00002417
2418 if (UnsafeFPMath &&
2419 (CC == ISD::SETEQ || CC == ISD::SETOEQ ||
2420 CC == ISD::SETNE || CC == ISD::SETUNE)) {
2421 SDValue Result = OptimizeVFPBrcond(Op, DAG);
2422 if (Result.getNode())
2423 return Result;
2424 }
2425
Evan Chenga8e29892007-01-19 07:51:42 +00002426 ARMCC::CondCodes CondCode, CondCode2;
Bob Wilsoncd3b9a42009-09-09 23:14:54 +00002427 FPCCToARMCC(CC, CondCode, CondCode2);
Bob Wilson2dc4f542009-03-20 22:42:55 +00002428
Evan Cheng218977b2010-07-13 19:27:42 +00002429 SDValue ARMcc = DAG.getConstant(CondCode, MVT::i32);
2430 SDValue Cmp = getVFPCmp(LHS, RHS, DAG, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00002431 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
2432 SDVTList VTList = DAG.getVTList(MVT::Other, MVT::Flag);
Evan Cheng218977b2010-07-13 19:27:42 +00002433 SDValue Ops[] = { Chain, Dest, ARMcc, CCR, Cmp };
Dale Johannesende064702009-02-06 21:50:26 +00002434 SDValue Res = DAG.getNode(ARMISD::BRCOND, dl, VTList, Ops, 5);
Evan Chenga8e29892007-01-19 07:51:42 +00002435 if (CondCode2 != ARMCC::AL) {
Evan Cheng218977b2010-07-13 19:27:42 +00002436 ARMcc = DAG.getConstant(CondCode2, MVT::i32);
2437 SDValue Ops[] = { Res, Dest, ARMcc, CCR, Res.getValue(1) };
Dale Johannesende064702009-02-06 21:50:26 +00002438 Res = DAG.getNode(ARMISD::BRCOND, dl, VTList, Ops, 5);
Evan Chenga8e29892007-01-19 07:51:42 +00002439 }
2440 return Res;
2441}
2442
Dan Gohmand858e902010-04-17 15:26:15 +00002443SDValue ARMTargetLowering::LowerBR_JT(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +00002444 SDValue Chain = Op.getOperand(0);
2445 SDValue Table = Op.getOperand(1);
2446 SDValue Index = Op.getOperand(2);
Dale Johannesen33c960f2009-02-04 20:06:27 +00002447 DebugLoc dl = Op.getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +00002448
Owen Andersone50ed302009-08-10 22:56:29 +00002449 EVT PTy = getPointerTy();
Evan Chenga8e29892007-01-19 07:51:42 +00002450 JumpTableSDNode *JT = cast<JumpTableSDNode>(Table);
2451 ARMFunctionInfo *AFI = DAG.getMachineFunction().getInfo<ARMFunctionInfo>();
Bob Wilson3eadf002009-07-14 18:44:34 +00002452 SDValue UId = DAG.getConstant(AFI->createJumpTableUId(), PTy);
Dan Gohman475871a2008-07-27 21:46:04 +00002453 SDValue JTI = DAG.getTargetJumpTable(JT->getIndex(), PTy);
Owen Anderson825b72b2009-08-11 20:47:22 +00002454 Table = DAG.getNode(ARMISD::WrapperJT, dl, MVT::i32, JTI, UId);
Evan Chenge7c329b2009-07-28 20:53:24 +00002455 Index = DAG.getNode(ISD::MUL, dl, PTy, Index, DAG.getConstant(4, PTy));
2456 SDValue Addr = DAG.getNode(ISD::ADD, dl, PTy, Index, Table);
Evan Cheng66ac5312009-07-25 00:33:29 +00002457 if (Subtarget->isThumb2()) {
2458 // Thumb2 uses a two-level jump. That is, it jumps into the jump table
2459 // which does another jump to the destination. This also makes it easier
2460 // to translate it to TBB / TBH later.
2461 // FIXME: This might not work if the function is extremely large.
Owen Anderson825b72b2009-08-11 20:47:22 +00002462 return DAG.getNode(ARMISD::BR2_JT, dl, MVT::Other, Chain,
Evan Cheng5657c012009-07-29 02:18:14 +00002463 Addr, Op.getOperand(2), JTI, UId);
Evan Cheng66ac5312009-07-25 00:33:29 +00002464 }
Evan Cheng66ac5312009-07-25 00:33:29 +00002465 if (getTargetMachine().getRelocationModel() == Reloc::PIC_) {
Evan Cheng9eda6892009-10-31 03:39:36 +00002466 Addr = DAG.getLoad((EVT)MVT::i32, dl, Chain, Addr,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002467 MachinePointerInfo::getJumpTable(),
David Greene1b58cab2010-02-15 16:55:24 +00002468 false, false, 0);
Evan Cheng66ac5312009-07-25 00:33:29 +00002469 Chain = Addr.getValue(1);
Dale Johannesen33c960f2009-02-04 20:06:27 +00002470 Addr = DAG.getNode(ISD::ADD, dl, PTy, Addr, Table);
Owen Anderson825b72b2009-08-11 20:47:22 +00002471 return DAG.getNode(ARMISD::BR_JT, dl, MVT::Other, Chain, Addr, JTI, UId);
Evan Cheng66ac5312009-07-25 00:33:29 +00002472 } else {
Evan Cheng9eda6892009-10-31 03:39:36 +00002473 Addr = DAG.getLoad(PTy, dl, Chain, Addr,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002474 MachinePointerInfo::getJumpTable(), false, false, 0);
Evan Cheng66ac5312009-07-25 00:33:29 +00002475 Chain = Addr.getValue(1);
Owen Anderson825b72b2009-08-11 20:47:22 +00002476 return DAG.getNode(ARMISD::BR_JT, dl, MVT::Other, Chain, Addr, JTI, UId);
Evan Cheng66ac5312009-07-25 00:33:29 +00002477 }
Evan Chenga8e29892007-01-19 07:51:42 +00002478}
2479
Bob Wilson76a312b2010-03-19 22:51:32 +00002480static SDValue LowerFP_TO_INT(SDValue Op, SelectionDAG &DAG) {
2481 DebugLoc dl = Op.getDebugLoc();
2482 unsigned Opc;
2483
2484 switch (Op.getOpcode()) {
2485 default:
2486 assert(0 && "Invalid opcode!");
2487 case ISD::FP_TO_SINT:
2488 Opc = ARMISD::FTOSI;
2489 break;
2490 case ISD::FP_TO_UINT:
2491 Opc = ARMISD::FTOUI;
2492 break;
2493 }
2494 Op = DAG.getNode(Opc, dl, MVT::f32, Op.getOperand(0));
2495 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i32, Op);
2496}
2497
2498static SDValue LowerINT_TO_FP(SDValue Op, SelectionDAG &DAG) {
2499 EVT VT = Op.getValueType();
2500 DebugLoc dl = Op.getDebugLoc();
2501 unsigned Opc;
2502
2503 switch (Op.getOpcode()) {
2504 default:
2505 assert(0 && "Invalid opcode!");
2506 case ISD::SINT_TO_FP:
2507 Opc = ARMISD::SITOF;
2508 break;
2509 case ISD::UINT_TO_FP:
2510 Opc = ARMISD::UITOF;
2511 break;
2512 }
2513
2514 Op = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::f32, Op.getOperand(0));
2515 return DAG.getNode(Opc, dl, VT, Op);
2516}
2517
Evan Cheng515fe3a2010-07-08 02:08:50 +00002518SDValue ARMTargetLowering::LowerFCOPYSIGN(SDValue Op, SelectionDAG &DAG) const {
Evan Chenga8e29892007-01-19 07:51:42 +00002519 // Implement fcopysign with a fabs and a conditional fneg.
Dan Gohman475871a2008-07-27 21:46:04 +00002520 SDValue Tmp0 = Op.getOperand(0);
2521 SDValue Tmp1 = Op.getOperand(1);
Dale Johannesende064702009-02-06 21:50:26 +00002522 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00002523 EVT VT = Op.getValueType();
2524 EVT SrcVT = Tmp1.getValueType();
Dale Johannesende064702009-02-06 21:50:26 +00002525 SDValue AbsVal = DAG.getNode(ISD::FABS, dl, VT, Tmp0);
Evan Cheng218977b2010-07-13 19:27:42 +00002526 SDValue ARMcc = DAG.getConstant(ARMCC::LT, MVT::i32);
Evan Cheng515fe3a2010-07-08 02:08:50 +00002527 SDValue FP0 = DAG.getConstantFP(0.0, SrcVT);
Evan Cheng218977b2010-07-13 19:27:42 +00002528 SDValue Cmp = getVFPCmp(Tmp1, FP0, DAG, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00002529 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
Evan Cheng218977b2010-07-13 19:27:42 +00002530 return DAG.getNode(ARMISD::CNEG, dl, VT, AbsVal, AbsVal, ARMcc, CCR, Cmp);
Evan Chenga8e29892007-01-19 07:51:42 +00002531}
2532
Evan Cheng2457f2c2010-05-22 01:47:14 +00002533SDValue ARMTargetLowering::LowerRETURNADDR(SDValue Op, SelectionDAG &DAG) const{
2534 MachineFunction &MF = DAG.getMachineFunction();
2535 MachineFrameInfo *MFI = MF.getFrameInfo();
2536 MFI->setReturnAddressIsTaken(true);
2537
2538 EVT VT = Op.getValueType();
2539 DebugLoc dl = Op.getDebugLoc();
2540 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
2541 if (Depth) {
2542 SDValue FrameAddr = LowerFRAMEADDR(Op, DAG);
2543 SDValue Offset = DAG.getConstant(4, MVT::i32);
2544 return DAG.getLoad(VT, dl, DAG.getEntryNode(),
2545 DAG.getNode(ISD::ADD, dl, VT, FrameAddr, Offset),
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002546 MachinePointerInfo(), false, false, 0);
Evan Cheng2457f2c2010-05-22 01:47:14 +00002547 }
2548
2549 // Return LR, which contains the return address. Mark it an implicit live-in.
Jim Grosbachc2723a52010-07-23 23:50:35 +00002550 unsigned Reg = MF.addLiveIn(ARM::LR, getRegClassFor(MVT::i32));
Evan Cheng2457f2c2010-05-22 01:47:14 +00002551 return DAG.getCopyFromReg(DAG.getEntryNode(), dl, Reg, VT);
2552}
2553
Dan Gohmand858e902010-04-17 15:26:15 +00002554SDValue ARMTargetLowering::LowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) const {
Jim Grosbach0e0da732009-05-12 23:59:14 +00002555 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
2556 MFI->setFrameAddressIsTaken(true);
Evan Cheng2457f2c2010-05-22 01:47:14 +00002557
Owen Andersone50ed302009-08-10 22:56:29 +00002558 EVT VT = Op.getValueType();
Jim Grosbach0e0da732009-05-12 23:59:14 +00002559 DebugLoc dl = Op.getDebugLoc(); // FIXME probably not meaningful
2560 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Evan Chengcd828612009-06-18 23:14:30 +00002561 unsigned FrameReg = (Subtarget->isThumb() || Subtarget->isTargetDarwin())
Jim Grosbach0e0da732009-05-12 23:59:14 +00002562 ? ARM::R7 : ARM::R11;
2563 SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl, FrameReg, VT);
2564 while (Depth--)
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002565 FrameAddr = DAG.getLoad(VT, dl, DAG.getEntryNode(), FrameAddr,
2566 MachinePointerInfo(),
David Greene1b58cab2010-02-15 16:55:24 +00002567 false, false, 0);
Jim Grosbach0e0da732009-05-12 23:59:14 +00002568 return FrameAddr;
2569}
2570
Bob Wilson9f3f0612010-04-17 05:30:19 +00002571/// ExpandBIT_CONVERT - If the target supports VFP, this function is called to
2572/// expand a bit convert where either the source or destination type is i64 to
2573/// use a VMOVDRR or VMOVRRD node. This should not be done when the non-i64
2574/// operand type is illegal (e.g., v2f32 for a target that doesn't support
2575/// vectors), since the legalizer won't know what to do with that.
Duncan Sands1607f052008-12-01 11:39:25 +00002576static SDValue ExpandBIT_CONVERT(SDNode *N, SelectionDAG &DAG) {
Bob Wilson9f3f0612010-04-17 05:30:19 +00002577 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
2578 DebugLoc dl = N->getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00002579 SDValue Op = N->getOperand(0);
Bob Wilson164cd8b2010-04-14 20:45:23 +00002580
Bob Wilson9f3f0612010-04-17 05:30:19 +00002581 // This function is only supposed to be called for i64 types, either as the
2582 // source or destination of the bit convert.
2583 EVT SrcVT = Op.getValueType();
2584 EVT DstVT = N->getValueType(0);
2585 assert((SrcVT == MVT::i64 || DstVT == MVT::i64) &&
2586 "ExpandBIT_CONVERT called for non-i64 type");
Bob Wilson164cd8b2010-04-14 20:45:23 +00002587
Bob Wilson9f3f0612010-04-17 05:30:19 +00002588 // Turn i64->f64 into VMOVDRR.
2589 if (SrcVT == MVT::i64 && TLI.isTypeLegal(DstVT)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002590 SDValue Lo = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, Op,
2591 DAG.getConstant(0, MVT::i32));
2592 SDValue Hi = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, Op,
2593 DAG.getConstant(1, MVT::i32));
Bob Wilson1114f562010-06-11 22:45:25 +00002594 return DAG.getNode(ISD::BIT_CONVERT, dl, DstVT,
2595 DAG.getNode(ARMISD::VMOVDRR, dl, MVT::f64, Lo, Hi));
Evan Chengc7c77292008-11-04 19:57:48 +00002596 }
Bob Wilson2dc4f542009-03-20 22:42:55 +00002597
Jim Grosbache5165492009-11-09 00:11:35 +00002598 // Turn f64->i64 into VMOVRRD.
Bob Wilson9f3f0612010-04-17 05:30:19 +00002599 if (DstVT == MVT::i64 && TLI.isTypeLegal(SrcVT)) {
2600 SDValue Cvt = DAG.getNode(ARMISD::VMOVRRD, dl,
2601 DAG.getVTList(MVT::i32, MVT::i32), &Op, 1);
2602 // Merge the pieces into a single i64 value.
2603 return DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, Cvt, Cvt.getValue(1));
2604 }
Bob Wilson2dc4f542009-03-20 22:42:55 +00002605
Bob Wilson9f3f0612010-04-17 05:30:19 +00002606 return SDValue();
Chris Lattner27a6c732007-11-24 07:07:01 +00002607}
2608
Bob Wilson5bafff32009-06-22 23:27:02 +00002609/// getZeroVector - Returns a vector of specified type with all zero elements.
Bob Wilsoncba270d2010-07-13 21:16:48 +00002610/// Zero vectors are used to represent vector negation and in those cases
2611/// will be implemented with the NEON VNEG instruction. However, VNEG does
2612/// not support i64 elements, so sometimes the zero vectors will need to be
2613/// explicitly constructed. Regardless, use a canonical VMOV to create the
2614/// zero vector.
Owen Andersone50ed302009-08-10 22:56:29 +00002615static SDValue getZeroVector(EVT VT, SelectionDAG &DAG, DebugLoc dl) {
Bob Wilson5bafff32009-06-22 23:27:02 +00002616 assert(VT.isVector() && "Expected a vector type");
Bob Wilsoncba270d2010-07-13 21:16:48 +00002617 // The canonical modified immediate encoding of a zero vector is....0!
2618 SDValue EncodedVal = DAG.getTargetConstant(0, MVT::i32);
2619 EVT VmovVT = VT.is128BitVector() ? MVT::v4i32 : MVT::v2i32;
2620 SDValue Vmov = DAG.getNode(ARMISD::VMOVIMM, dl, VmovVT, EncodedVal);
2621 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Vmov);
Bob Wilson5bafff32009-06-22 23:27:02 +00002622}
2623
Jim Grosbachb4a976c2009-10-31 21:00:56 +00002624/// LowerShiftRightParts - Lower SRA_PARTS, which returns two
2625/// i32 values and take a 2 x i32 value to shift plus a shift amount.
Dan Gohmand858e902010-04-17 15:26:15 +00002626SDValue ARMTargetLowering::LowerShiftRightParts(SDValue Op,
2627 SelectionDAG &DAG) const {
Jim Grosbachb4a976c2009-10-31 21:00:56 +00002628 assert(Op.getNumOperands() == 3 && "Not a double-shift!");
2629 EVT VT = Op.getValueType();
2630 unsigned VTBits = VT.getSizeInBits();
2631 DebugLoc dl = Op.getDebugLoc();
2632 SDValue ShOpLo = Op.getOperand(0);
2633 SDValue ShOpHi = Op.getOperand(1);
2634 SDValue ShAmt = Op.getOperand(2);
Evan Cheng218977b2010-07-13 19:27:42 +00002635 SDValue ARMcc;
Jim Grosbachbcf2f2c2009-10-31 21:42:19 +00002636 unsigned Opc = (Op.getOpcode() == ISD::SRA_PARTS) ? ISD::SRA : ISD::SRL;
Jim Grosbachb4a976c2009-10-31 21:00:56 +00002637
Jim Grosbachbcf2f2c2009-10-31 21:42:19 +00002638 assert(Op.getOpcode() == ISD::SRA_PARTS || Op.getOpcode() == ISD::SRL_PARTS);
2639
Jim Grosbachb4a976c2009-10-31 21:00:56 +00002640 SDValue RevShAmt = DAG.getNode(ISD::SUB, dl, MVT::i32,
2641 DAG.getConstant(VTBits, MVT::i32), ShAmt);
2642 SDValue Tmp1 = DAG.getNode(ISD::SRL, dl, VT, ShOpLo, ShAmt);
2643 SDValue ExtraShAmt = DAG.getNode(ISD::SUB, dl, MVT::i32, ShAmt,
2644 DAG.getConstant(VTBits, MVT::i32));
2645 SDValue Tmp2 = DAG.getNode(ISD::SHL, dl, VT, ShOpHi, RevShAmt);
2646 SDValue FalseVal = DAG.getNode(ISD::OR, dl, VT, Tmp1, Tmp2);
Jim Grosbachbcf2f2c2009-10-31 21:42:19 +00002647 SDValue TrueVal = DAG.getNode(Opc, dl, VT, ShOpHi, ExtraShAmt);
Jim Grosbachb4a976c2009-10-31 21:00:56 +00002648
2649 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
2650 SDValue Cmp = getARMCmp(ExtraShAmt, DAG.getConstant(0, MVT::i32), ISD::SETGE,
Evan Cheng218977b2010-07-13 19:27:42 +00002651 ARMcc, DAG, dl);
Jim Grosbachbcf2f2c2009-10-31 21:42:19 +00002652 SDValue Hi = DAG.getNode(Opc, dl, VT, ShOpHi, ShAmt);
Evan Cheng218977b2010-07-13 19:27:42 +00002653 SDValue Lo = DAG.getNode(ARMISD::CMOV, dl, VT, FalseVal, TrueVal, ARMcc,
Jim Grosbachb4a976c2009-10-31 21:00:56 +00002654 CCR, Cmp);
2655
2656 SDValue Ops[2] = { Lo, Hi };
2657 return DAG.getMergeValues(Ops, 2, dl);
2658}
2659
Jim Grosbachc2b879f2009-10-31 19:38:01 +00002660/// LowerShiftLeftParts - Lower SHL_PARTS, which returns two
2661/// i32 values and take a 2 x i32 value to shift plus a shift amount.
Dan Gohmand858e902010-04-17 15:26:15 +00002662SDValue ARMTargetLowering::LowerShiftLeftParts(SDValue Op,
2663 SelectionDAG &DAG) const {
Jim Grosbachc2b879f2009-10-31 19:38:01 +00002664 assert(Op.getNumOperands() == 3 && "Not a double-shift!");
2665 EVT VT = Op.getValueType();
2666 unsigned VTBits = VT.getSizeInBits();
2667 DebugLoc dl = Op.getDebugLoc();
2668 SDValue ShOpLo = Op.getOperand(0);
2669 SDValue ShOpHi = Op.getOperand(1);
2670 SDValue ShAmt = Op.getOperand(2);
Evan Cheng218977b2010-07-13 19:27:42 +00002671 SDValue ARMcc;
Jim Grosbachc2b879f2009-10-31 19:38:01 +00002672
2673 assert(Op.getOpcode() == ISD::SHL_PARTS);
2674 SDValue RevShAmt = DAG.getNode(ISD::SUB, dl, MVT::i32,
2675 DAG.getConstant(VTBits, MVT::i32), ShAmt);
2676 SDValue Tmp1 = DAG.getNode(ISD::SRL, dl, VT, ShOpLo, RevShAmt);
2677 SDValue ExtraShAmt = DAG.getNode(ISD::SUB, dl, MVT::i32, ShAmt,
2678 DAG.getConstant(VTBits, MVT::i32));
2679 SDValue Tmp2 = DAG.getNode(ISD::SHL, dl, VT, ShOpHi, ShAmt);
2680 SDValue Tmp3 = DAG.getNode(ISD::SHL, dl, VT, ShOpLo, ExtraShAmt);
2681
2682 SDValue FalseVal = DAG.getNode(ISD::OR, dl, VT, Tmp1, Tmp2);
2683 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
2684 SDValue Cmp = getARMCmp(ExtraShAmt, DAG.getConstant(0, MVT::i32), ISD::SETGE,
Evan Cheng218977b2010-07-13 19:27:42 +00002685 ARMcc, DAG, dl);
Jim Grosbachc2b879f2009-10-31 19:38:01 +00002686 SDValue Lo = DAG.getNode(ISD::SHL, dl, VT, ShOpLo, ShAmt);
Evan Cheng218977b2010-07-13 19:27:42 +00002687 SDValue Hi = DAG.getNode(ARMISD::CMOV, dl, VT, FalseVal, Tmp3, ARMcc,
Jim Grosbachc2b879f2009-10-31 19:38:01 +00002688 CCR, Cmp);
2689
2690 SDValue Ops[2] = { Lo, Hi };
2691 return DAG.getMergeValues(Ops, 2, dl);
2692}
2693
Jim Grosbach4725ca72010-09-08 03:54:02 +00002694SDValue ARMTargetLowering::LowerFLT_ROUNDS_(SDValue Op,
Nate Begemand1fb5832010-08-03 21:31:55 +00002695 SelectionDAG &DAG) const {
2696 // The rounding mode is in bits 23:22 of the FPSCR.
2697 // The ARM rounding mode value to FLT_ROUNDS mapping is 0->1, 1->2, 2->3, 3->0
2698 // The formula we use to implement this is (((FPSCR + 1 << 22) >> 22) & 3)
2699 // so that the shift + and get folded into a bitfield extract.
2700 DebugLoc dl = Op.getDebugLoc();
2701 SDValue FPSCR = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, MVT::i32,
2702 DAG.getConstant(Intrinsic::arm_get_fpscr,
2703 MVT::i32));
Jim Grosbach4725ca72010-09-08 03:54:02 +00002704 SDValue FltRounds = DAG.getNode(ISD::ADD, dl, MVT::i32, FPSCR,
Nate Begemand1fb5832010-08-03 21:31:55 +00002705 DAG.getConstant(1U << 22, MVT::i32));
2706 SDValue RMODE = DAG.getNode(ISD::SRL, dl, MVT::i32, FltRounds,
2707 DAG.getConstant(22, MVT::i32));
Jim Grosbach4725ca72010-09-08 03:54:02 +00002708 return DAG.getNode(ISD::AND, dl, MVT::i32, RMODE,
Nate Begemand1fb5832010-08-03 21:31:55 +00002709 DAG.getConstant(3, MVT::i32));
2710}
2711
Jim Grosbach3482c802010-01-18 19:58:49 +00002712static SDValue LowerCTTZ(SDNode *N, SelectionDAG &DAG,
2713 const ARMSubtarget *ST) {
2714 EVT VT = N->getValueType(0);
2715 DebugLoc dl = N->getDebugLoc();
2716
2717 if (!ST->hasV6T2Ops())
2718 return SDValue();
2719
2720 SDValue rbit = DAG.getNode(ARMISD::RBIT, dl, VT, N->getOperand(0));
2721 return DAG.getNode(ISD::CTLZ, dl, VT, rbit);
2722}
2723
Bob Wilson5bafff32009-06-22 23:27:02 +00002724static SDValue LowerShift(SDNode *N, SelectionDAG &DAG,
2725 const ARMSubtarget *ST) {
Owen Andersone50ed302009-08-10 22:56:29 +00002726 EVT VT = N->getValueType(0);
Bob Wilson5bafff32009-06-22 23:27:02 +00002727 DebugLoc dl = N->getDebugLoc();
2728
2729 // Lower vector shifts on NEON to use VSHL.
2730 if (VT.isVector()) {
2731 assert(ST->hasNEON() && "unexpected vector shift");
2732
2733 // Left shifts translate directly to the vshiftu intrinsic.
2734 if (N->getOpcode() == ISD::SHL)
2735 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00002736 DAG.getConstant(Intrinsic::arm_neon_vshiftu, MVT::i32),
Bob Wilson5bafff32009-06-22 23:27:02 +00002737 N->getOperand(0), N->getOperand(1));
2738
2739 assert((N->getOpcode() == ISD::SRA ||
2740 N->getOpcode() == ISD::SRL) && "unexpected vector shift opcode");
2741
2742 // NEON uses the same intrinsics for both left and right shifts. For
2743 // right shifts, the shift amounts are negative, so negate the vector of
2744 // shift amounts.
Owen Andersone50ed302009-08-10 22:56:29 +00002745 EVT ShiftVT = N->getOperand(1).getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00002746 SDValue NegatedCount = DAG.getNode(ISD::SUB, dl, ShiftVT,
2747 getZeroVector(ShiftVT, DAG, dl),
2748 N->getOperand(1));
2749 Intrinsic::ID vshiftInt = (N->getOpcode() == ISD::SRA ?
2750 Intrinsic::arm_neon_vshifts :
2751 Intrinsic::arm_neon_vshiftu);
2752 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00002753 DAG.getConstant(vshiftInt, MVT::i32),
Bob Wilson5bafff32009-06-22 23:27:02 +00002754 N->getOperand(0), NegatedCount);
2755 }
2756
Eli Friedmance392eb2009-08-22 03:13:10 +00002757 // We can get here for a node like i32 = ISD::SHL i32, i64
2758 if (VT != MVT::i64)
2759 return SDValue();
2760
2761 assert((N->getOpcode() == ISD::SRL || N->getOpcode() == ISD::SRA) &&
Chris Lattner27a6c732007-11-24 07:07:01 +00002762 "Unknown shift to lower!");
Duncan Sands1607f052008-12-01 11:39:25 +00002763
Chris Lattner27a6c732007-11-24 07:07:01 +00002764 // We only lower SRA, SRL of 1 here, all others use generic lowering.
2765 if (!isa<ConstantSDNode>(N->getOperand(1)) ||
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002766 cast<ConstantSDNode>(N->getOperand(1))->getZExtValue() != 1)
Duncan Sands1607f052008-12-01 11:39:25 +00002767 return SDValue();
Bob Wilson2dc4f542009-03-20 22:42:55 +00002768
Chris Lattner27a6c732007-11-24 07:07:01 +00002769 // If we are in thumb mode, we don't have RRX.
David Goodwinf1daf7d2009-07-08 23:10:31 +00002770 if (ST->isThumb1Only()) return SDValue();
Bob Wilson2dc4f542009-03-20 22:42:55 +00002771
Chris Lattner27a6c732007-11-24 07:07:01 +00002772 // Okay, we have a 64-bit SRA or SRL of 1. Lower this to an RRX expr.
Owen Anderson825b72b2009-08-11 20:47:22 +00002773 SDValue Lo = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(0),
Bob Wilsonab3912e2010-05-25 03:36:52 +00002774 DAG.getConstant(0, MVT::i32));
Owen Anderson825b72b2009-08-11 20:47:22 +00002775 SDValue Hi = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(0),
Bob Wilsonab3912e2010-05-25 03:36:52 +00002776 DAG.getConstant(1, MVT::i32));
Bob Wilson2dc4f542009-03-20 22:42:55 +00002777
Chris Lattner27a6c732007-11-24 07:07:01 +00002778 // First, build a SRA_FLAG/SRL_FLAG op, which shifts the top part by one and
2779 // captures the result into a carry flag.
2780 unsigned Opc = N->getOpcode() == ISD::SRL ? ARMISD::SRL_FLAG:ARMISD::SRA_FLAG;
Owen Anderson825b72b2009-08-11 20:47:22 +00002781 Hi = DAG.getNode(Opc, dl, DAG.getVTList(MVT::i32, MVT::Flag), &Hi, 1);
Bob Wilson2dc4f542009-03-20 22:42:55 +00002782
Chris Lattner27a6c732007-11-24 07:07:01 +00002783 // The low part is an ARMISD::RRX operand, which shifts the carry in.
Owen Anderson825b72b2009-08-11 20:47:22 +00002784 Lo = DAG.getNode(ARMISD::RRX, dl, MVT::i32, Lo, Hi.getValue(1));
Bob Wilson2dc4f542009-03-20 22:42:55 +00002785
Chris Lattner27a6c732007-11-24 07:07:01 +00002786 // Merge the pieces into a single i64 value.
Owen Anderson825b72b2009-08-11 20:47:22 +00002787 return DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, Lo, Hi);
Chris Lattner27a6c732007-11-24 07:07:01 +00002788}
2789
Bob Wilson5bafff32009-06-22 23:27:02 +00002790static SDValue LowerVSETCC(SDValue Op, SelectionDAG &DAG) {
2791 SDValue TmpOp0, TmpOp1;
2792 bool Invert = false;
2793 bool Swap = false;
2794 unsigned Opc = 0;
2795
2796 SDValue Op0 = Op.getOperand(0);
2797 SDValue Op1 = Op.getOperand(1);
2798 SDValue CC = Op.getOperand(2);
Owen Andersone50ed302009-08-10 22:56:29 +00002799 EVT VT = Op.getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00002800 ISD::CondCode SetCCOpcode = cast<CondCodeSDNode>(CC)->get();
2801 DebugLoc dl = Op.getDebugLoc();
2802
2803 if (Op.getOperand(1).getValueType().isFloatingPoint()) {
2804 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002805 default: llvm_unreachable("Illegal FP comparison"); break;
Bob Wilson5bafff32009-06-22 23:27:02 +00002806 case ISD::SETUNE:
2807 case ISD::SETNE: Invert = true; // Fallthrough
2808 case ISD::SETOEQ:
2809 case ISD::SETEQ: Opc = ARMISD::VCEQ; break;
2810 case ISD::SETOLT:
2811 case ISD::SETLT: Swap = true; // Fallthrough
2812 case ISD::SETOGT:
2813 case ISD::SETGT: Opc = ARMISD::VCGT; break;
2814 case ISD::SETOLE:
2815 case ISD::SETLE: Swap = true; // Fallthrough
2816 case ISD::SETOGE:
2817 case ISD::SETGE: Opc = ARMISD::VCGE; break;
2818 case ISD::SETUGE: Swap = true; // Fallthrough
2819 case ISD::SETULE: Invert = true; Opc = ARMISD::VCGT; break;
2820 case ISD::SETUGT: Swap = true; // Fallthrough
2821 case ISD::SETULT: Invert = true; Opc = ARMISD::VCGE; break;
2822 case ISD::SETUEQ: Invert = true; // Fallthrough
2823 case ISD::SETONE:
2824 // Expand this to (OLT | OGT).
2825 TmpOp0 = Op0;
2826 TmpOp1 = Op1;
2827 Opc = ISD::OR;
2828 Op0 = DAG.getNode(ARMISD::VCGT, dl, VT, TmpOp1, TmpOp0);
2829 Op1 = DAG.getNode(ARMISD::VCGT, dl, VT, TmpOp0, TmpOp1);
2830 break;
2831 case ISD::SETUO: Invert = true; // Fallthrough
2832 case ISD::SETO:
2833 // Expand this to (OLT | OGE).
2834 TmpOp0 = Op0;
2835 TmpOp1 = Op1;
2836 Opc = ISD::OR;
2837 Op0 = DAG.getNode(ARMISD::VCGT, dl, VT, TmpOp1, TmpOp0);
2838 Op1 = DAG.getNode(ARMISD::VCGE, dl, VT, TmpOp0, TmpOp1);
2839 break;
2840 }
2841 } else {
2842 // Integer comparisons.
2843 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002844 default: llvm_unreachable("Illegal integer comparison"); break;
Bob Wilson5bafff32009-06-22 23:27:02 +00002845 case ISD::SETNE: Invert = true;
2846 case ISD::SETEQ: Opc = ARMISD::VCEQ; break;
2847 case ISD::SETLT: Swap = true;
2848 case ISD::SETGT: Opc = ARMISD::VCGT; break;
2849 case ISD::SETLE: Swap = true;
2850 case ISD::SETGE: Opc = ARMISD::VCGE; break;
2851 case ISD::SETULT: Swap = true;
2852 case ISD::SETUGT: Opc = ARMISD::VCGTU; break;
2853 case ISD::SETULE: Swap = true;
2854 case ISD::SETUGE: Opc = ARMISD::VCGEU; break;
2855 }
2856
Nick Lewycky7f6aa2b2009-07-08 03:04:38 +00002857 // Detect VTST (Vector Test Bits) = icmp ne (and (op0, op1), zero).
Bob Wilson5bafff32009-06-22 23:27:02 +00002858 if (Opc == ARMISD::VCEQ) {
2859
2860 SDValue AndOp;
2861 if (ISD::isBuildVectorAllZeros(Op1.getNode()))
2862 AndOp = Op0;
2863 else if (ISD::isBuildVectorAllZeros(Op0.getNode()))
2864 AndOp = Op1;
2865
2866 // Ignore bitconvert.
2867 if (AndOp.getNode() && AndOp.getOpcode() == ISD::BIT_CONVERT)
2868 AndOp = AndOp.getOperand(0);
2869
2870 if (AndOp.getNode() && AndOp.getOpcode() == ISD::AND) {
2871 Opc = ARMISD::VTST;
2872 Op0 = DAG.getNode(ISD::BIT_CONVERT, dl, VT, AndOp.getOperand(0));
2873 Op1 = DAG.getNode(ISD::BIT_CONVERT, dl, VT, AndOp.getOperand(1));
2874 Invert = !Invert;
2875 }
2876 }
2877 }
2878
2879 if (Swap)
2880 std::swap(Op0, Op1);
2881
2882 SDValue Result = DAG.getNode(Opc, dl, VT, Op0, Op1);
2883
2884 if (Invert)
2885 Result = DAG.getNOT(dl, Result, VT);
2886
2887 return Result;
2888}
2889
Bob Wilsond3c42842010-06-14 22:19:57 +00002890/// isNEONModifiedImm - Check if the specified splat value corresponds to a
2891/// valid vector constant for a NEON instruction with a "modified immediate"
Bob Wilsoncba270d2010-07-13 21:16:48 +00002892/// operand (e.g., VMOV). If so, return the encoded value.
Bob Wilsond3c42842010-06-14 22:19:57 +00002893static SDValue isNEONModifiedImm(uint64_t SplatBits, uint64_t SplatUndef,
2894 unsigned SplatBitSize, SelectionDAG &DAG,
Bob Wilsoncba270d2010-07-13 21:16:48 +00002895 EVT &VT, bool is128Bits, bool isVMOV) {
Bob Wilson6dce00c2010-07-13 04:44:34 +00002896 unsigned OpCmode, Imm;
Bob Wilson1a913ed2010-06-11 21:34:50 +00002897
Bob Wilson827b2102010-06-15 19:05:35 +00002898 // SplatBitSize is set to the smallest size that splats the vector, so a
2899 // zero vector will always have SplatBitSize == 8. However, NEON modified
2900 // immediate instructions others than VMOV do not support the 8-bit encoding
2901 // of a zero vector, and the default encoding of zero is supposed to be the
2902 // 32-bit version.
2903 if (SplatBits == 0)
2904 SplatBitSize = 32;
2905
Bob Wilson5bafff32009-06-22 23:27:02 +00002906 switch (SplatBitSize) {
2907 case 8:
Bob Wilson7e3f0d22010-07-14 06:31:50 +00002908 if (!isVMOV)
2909 return SDValue();
Bob Wilson1a913ed2010-06-11 21:34:50 +00002910 // Any 1-byte value is OK. Op=0, Cmode=1110.
Bob Wilson5bafff32009-06-22 23:27:02 +00002911 assert((SplatBits & ~0xff) == 0 && "one byte splat value is too big");
Bob Wilson6dce00c2010-07-13 04:44:34 +00002912 OpCmode = 0xe;
Bob Wilson1a913ed2010-06-11 21:34:50 +00002913 Imm = SplatBits;
Bob Wilsoncba270d2010-07-13 21:16:48 +00002914 VT = is128Bits ? MVT::v16i8 : MVT::v8i8;
Bob Wilson1a913ed2010-06-11 21:34:50 +00002915 break;
Bob Wilson5bafff32009-06-22 23:27:02 +00002916
2917 case 16:
2918 // NEON's 16-bit VMOV supports splat values where only one byte is nonzero.
Bob Wilsoncba270d2010-07-13 21:16:48 +00002919 VT = is128Bits ? MVT::v8i16 : MVT::v4i16;
Bob Wilson1a913ed2010-06-11 21:34:50 +00002920 if ((SplatBits & ~0xff) == 0) {
2921 // Value = 0x00nn: Op=x, Cmode=100x.
Bob Wilson6dce00c2010-07-13 04:44:34 +00002922 OpCmode = 0x8;
Bob Wilson1a913ed2010-06-11 21:34:50 +00002923 Imm = SplatBits;
2924 break;
2925 }
2926 if ((SplatBits & ~0xff00) == 0) {
2927 // Value = 0xnn00: Op=x, Cmode=101x.
Bob Wilson6dce00c2010-07-13 04:44:34 +00002928 OpCmode = 0xa;
Bob Wilson1a913ed2010-06-11 21:34:50 +00002929 Imm = SplatBits >> 8;
2930 break;
2931 }
2932 return SDValue();
Bob Wilson5bafff32009-06-22 23:27:02 +00002933
2934 case 32:
2935 // NEON's 32-bit VMOV supports splat values where:
2936 // * only one byte is nonzero, or
2937 // * the least significant byte is 0xff and the second byte is nonzero, or
2938 // * the least significant 2 bytes are 0xff and the third is nonzero.
Bob Wilsoncba270d2010-07-13 21:16:48 +00002939 VT = is128Bits ? MVT::v4i32 : MVT::v2i32;
Bob Wilson1a913ed2010-06-11 21:34:50 +00002940 if ((SplatBits & ~0xff) == 0) {
2941 // Value = 0x000000nn: Op=x, Cmode=000x.
Bob Wilson6dce00c2010-07-13 04:44:34 +00002942 OpCmode = 0;
Bob Wilson1a913ed2010-06-11 21:34:50 +00002943 Imm = SplatBits;
2944 break;
2945 }
2946 if ((SplatBits & ~0xff00) == 0) {
2947 // Value = 0x0000nn00: Op=x, Cmode=001x.
Bob Wilson6dce00c2010-07-13 04:44:34 +00002948 OpCmode = 0x2;
Bob Wilson1a913ed2010-06-11 21:34:50 +00002949 Imm = SplatBits >> 8;
2950 break;
2951 }
2952 if ((SplatBits & ~0xff0000) == 0) {
2953 // Value = 0x00nn0000: Op=x, Cmode=010x.
Bob Wilson6dce00c2010-07-13 04:44:34 +00002954 OpCmode = 0x4;
Bob Wilson1a913ed2010-06-11 21:34:50 +00002955 Imm = SplatBits >> 16;
2956 break;
2957 }
2958 if ((SplatBits & ~0xff000000) == 0) {
2959 // Value = 0xnn000000: Op=x, Cmode=011x.
Bob Wilson6dce00c2010-07-13 04:44:34 +00002960 OpCmode = 0x6;
Bob Wilson1a913ed2010-06-11 21:34:50 +00002961 Imm = SplatBits >> 24;
2962 break;
2963 }
Bob Wilson5bafff32009-06-22 23:27:02 +00002964
2965 if ((SplatBits & ~0xffff) == 0 &&
Bob Wilson1a913ed2010-06-11 21:34:50 +00002966 ((SplatBits | SplatUndef) & 0xff) == 0xff) {
2967 // Value = 0x0000nnff: Op=x, Cmode=1100.
Bob Wilson6dce00c2010-07-13 04:44:34 +00002968 OpCmode = 0xc;
Bob Wilson1a913ed2010-06-11 21:34:50 +00002969 Imm = SplatBits >> 8;
2970 SplatBits |= 0xff;
2971 break;
2972 }
Bob Wilson5bafff32009-06-22 23:27:02 +00002973
2974 if ((SplatBits & ~0xffffff) == 0 &&
Bob Wilson1a913ed2010-06-11 21:34:50 +00002975 ((SplatBits | SplatUndef) & 0xffff) == 0xffff) {
2976 // Value = 0x00nnffff: Op=x, Cmode=1101.
Bob Wilson6dce00c2010-07-13 04:44:34 +00002977 OpCmode = 0xd;
Bob Wilson1a913ed2010-06-11 21:34:50 +00002978 Imm = SplatBits >> 16;
2979 SplatBits |= 0xffff;
2980 break;
2981 }
Bob Wilson5bafff32009-06-22 23:27:02 +00002982
2983 // Note: there are a few 32-bit splat values (specifically: 00ffff00,
2984 // ff000000, ff0000ff, and ffff00ff) that are valid for VMOV.I64 but not
2985 // VMOV.I32. A (very) minor optimization would be to replicate the value
2986 // and fall through here to test for a valid 64-bit splat. But, then the
2987 // caller would also need to check and handle the change in size.
Bob Wilson1a913ed2010-06-11 21:34:50 +00002988 return SDValue();
Bob Wilson5bafff32009-06-22 23:27:02 +00002989
2990 case 64: {
Bob Wilson827b2102010-06-15 19:05:35 +00002991 if (!isVMOV)
2992 return SDValue();
Bob Wilson7e3f0d22010-07-14 06:31:50 +00002993 // NEON has a 64-bit VMOV splat where each byte is either 0 or 0xff.
Bob Wilson5bafff32009-06-22 23:27:02 +00002994 uint64_t BitMask = 0xff;
2995 uint64_t Val = 0;
Bob Wilson1a913ed2010-06-11 21:34:50 +00002996 unsigned ImmMask = 1;
2997 Imm = 0;
Bob Wilson5bafff32009-06-22 23:27:02 +00002998 for (int ByteNum = 0; ByteNum < 8; ++ByteNum) {
Bob Wilson1a913ed2010-06-11 21:34:50 +00002999 if (((SplatBits | SplatUndef) & BitMask) == BitMask) {
Bob Wilson5bafff32009-06-22 23:27:02 +00003000 Val |= BitMask;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003001 Imm |= ImmMask;
3002 } else if ((SplatBits & BitMask) != 0) {
Bob Wilson5bafff32009-06-22 23:27:02 +00003003 return SDValue();
Bob Wilson1a913ed2010-06-11 21:34:50 +00003004 }
Bob Wilson5bafff32009-06-22 23:27:02 +00003005 BitMask <<= 8;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003006 ImmMask <<= 1;
Bob Wilson5bafff32009-06-22 23:27:02 +00003007 }
Bob Wilson1a913ed2010-06-11 21:34:50 +00003008 // Op=1, Cmode=1110.
Bob Wilson6dce00c2010-07-13 04:44:34 +00003009 OpCmode = 0x1e;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003010 SplatBits = Val;
Bob Wilsoncba270d2010-07-13 21:16:48 +00003011 VT = is128Bits ? MVT::v2i64 : MVT::v1i64;
Bob Wilson5bafff32009-06-22 23:27:02 +00003012 break;
3013 }
3014
Bob Wilson1a913ed2010-06-11 21:34:50 +00003015 default:
Bob Wilsondc076da2010-06-19 05:32:09 +00003016 llvm_unreachable("unexpected size for isNEONModifiedImm");
Bob Wilson1a913ed2010-06-11 21:34:50 +00003017 return SDValue();
3018 }
3019
Bob Wilsoncba270d2010-07-13 21:16:48 +00003020 unsigned EncodedVal = ARM_AM::createNEONModImm(OpCmode, Imm);
3021 return DAG.getTargetConstant(EncodedVal, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00003022}
3023
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003024static bool isVEXTMask(const SmallVectorImpl<int> &M, EVT VT,
3025 bool &ReverseVEXT, unsigned &Imm) {
Bob Wilsonde95c1b82009-08-19 17:03:43 +00003026 unsigned NumElts = VT.getVectorNumElements();
3027 ReverseVEXT = false;
Bob Wilson7aaf5bf2010-08-17 05:54:34 +00003028
3029 // Assume that the first shuffle index is not UNDEF. Fail if it is.
3030 if (M[0] < 0)
3031 return false;
3032
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003033 Imm = M[0];
Bob Wilsonde95c1b82009-08-19 17:03:43 +00003034
3035 // If this is a VEXT shuffle, the immediate value is the index of the first
3036 // element. The other shuffle indices must be the successive elements after
3037 // the first one.
3038 unsigned ExpectedElt = Imm;
3039 for (unsigned i = 1; i < NumElts; ++i) {
Bob Wilsonde95c1b82009-08-19 17:03:43 +00003040 // Increment the expected index. If it wraps around, it may still be
3041 // a VEXT but the source vectors must be swapped.
3042 ExpectedElt += 1;
3043 if (ExpectedElt == NumElts * 2) {
3044 ExpectedElt = 0;
3045 ReverseVEXT = true;
3046 }
3047
Bob Wilson7aaf5bf2010-08-17 05:54:34 +00003048 if (M[i] < 0) continue; // ignore UNDEF indices
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003049 if (ExpectedElt != static_cast<unsigned>(M[i]))
Bob Wilsonde95c1b82009-08-19 17:03:43 +00003050 return false;
3051 }
3052
3053 // Adjust the index value if the source operands will be swapped.
3054 if (ReverseVEXT)
3055 Imm -= NumElts;
3056
Bob Wilsonde95c1b82009-08-19 17:03:43 +00003057 return true;
3058}
3059
Bob Wilson8bb9e482009-07-26 00:39:34 +00003060/// isVREVMask - Check if a vector shuffle corresponds to a VREV
3061/// instruction with the specified blocksize. (The order of the elements
3062/// within each block of the vector is reversed.)
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003063static bool isVREVMask(const SmallVectorImpl<int> &M, EVT VT,
3064 unsigned BlockSize) {
Bob Wilson8bb9e482009-07-26 00:39:34 +00003065 assert((BlockSize==16 || BlockSize==32 || BlockSize==64) &&
3066 "Only possible block sizes for VREV are: 16, 32, 64");
3067
Bob Wilson8bb9e482009-07-26 00:39:34 +00003068 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
Bob Wilson20d10812009-10-21 21:36:27 +00003069 if (EltSz == 64)
3070 return false;
3071
3072 unsigned NumElts = VT.getVectorNumElements();
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003073 unsigned BlockElts = M[0] + 1;
Bob Wilson7aaf5bf2010-08-17 05:54:34 +00003074 // If the first shuffle index is UNDEF, be optimistic.
3075 if (M[0] < 0)
3076 BlockElts = BlockSize / EltSz;
Bob Wilson8bb9e482009-07-26 00:39:34 +00003077
3078 if (BlockSize <= EltSz || BlockSize != BlockElts * EltSz)
3079 return false;
3080
3081 for (unsigned i = 0; i < NumElts; ++i) {
Bob Wilson7aaf5bf2010-08-17 05:54:34 +00003082 if (M[i] < 0) continue; // ignore UNDEF indices
3083 if ((unsigned) M[i] != (i - i%BlockElts) + (BlockElts - 1 - i%BlockElts))
Bob Wilson8bb9e482009-07-26 00:39:34 +00003084 return false;
3085 }
3086
3087 return true;
3088}
3089
Bob Wilsonc692cb72009-08-21 20:54:19 +00003090static bool isVTRNMask(const SmallVectorImpl<int> &M, EVT VT,
3091 unsigned &WhichResult) {
Bob Wilson20d10812009-10-21 21:36:27 +00003092 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
3093 if (EltSz == 64)
3094 return false;
3095
Bob Wilsonc692cb72009-08-21 20:54:19 +00003096 unsigned NumElts = VT.getVectorNumElements();
3097 WhichResult = (M[0] == 0 ? 0 : 1);
3098 for (unsigned i = 0; i < NumElts; i += 2) {
Bob Wilson7aaf5bf2010-08-17 05:54:34 +00003099 if ((M[i] >= 0 && (unsigned) M[i] != i + WhichResult) ||
3100 (M[i+1] >= 0 && (unsigned) M[i+1] != i + NumElts + WhichResult))
Bob Wilsonc692cb72009-08-21 20:54:19 +00003101 return false;
3102 }
3103 return true;
3104}
3105
Bob Wilson324f4f12009-12-03 06:40:55 +00003106/// isVTRN_v_undef_Mask - Special case of isVTRNMask for canonical form of
3107/// "vector_shuffle v, v", i.e., "vector_shuffle v, undef".
3108/// Mask is e.g., <0, 0, 2, 2> instead of <0, 4, 2, 6>.
3109static bool isVTRN_v_undef_Mask(const SmallVectorImpl<int> &M, EVT VT,
3110 unsigned &WhichResult) {
3111 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
3112 if (EltSz == 64)
3113 return false;
3114
3115 unsigned NumElts = VT.getVectorNumElements();
3116 WhichResult = (M[0] == 0 ? 0 : 1);
3117 for (unsigned i = 0; i < NumElts; i += 2) {
Bob Wilson7aaf5bf2010-08-17 05:54:34 +00003118 if ((M[i] >= 0 && (unsigned) M[i] != i + WhichResult) ||
3119 (M[i+1] >= 0 && (unsigned) M[i+1] != i + WhichResult))
Bob Wilson324f4f12009-12-03 06:40:55 +00003120 return false;
3121 }
3122 return true;
3123}
3124
Bob Wilsonc692cb72009-08-21 20:54:19 +00003125static bool isVUZPMask(const SmallVectorImpl<int> &M, EVT VT,
3126 unsigned &WhichResult) {
Bob Wilson20d10812009-10-21 21:36:27 +00003127 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
3128 if (EltSz == 64)
3129 return false;
3130
Bob Wilsonc692cb72009-08-21 20:54:19 +00003131 unsigned NumElts = VT.getVectorNumElements();
3132 WhichResult = (M[0] == 0 ? 0 : 1);
3133 for (unsigned i = 0; i != NumElts; ++i) {
Bob Wilson7aaf5bf2010-08-17 05:54:34 +00003134 if (M[i] < 0) continue; // ignore UNDEF indices
Bob Wilsonc692cb72009-08-21 20:54:19 +00003135 if ((unsigned) M[i] != 2 * i + WhichResult)
3136 return false;
3137 }
3138
3139 // VUZP.32 for 64-bit vectors is a pseudo-instruction alias for VTRN.32.
Bob Wilson20d10812009-10-21 21:36:27 +00003140 if (VT.is64BitVector() && EltSz == 32)
Bob Wilsonc692cb72009-08-21 20:54:19 +00003141 return false;
3142
3143 return true;
3144}
3145
Bob Wilson324f4f12009-12-03 06:40:55 +00003146/// isVUZP_v_undef_Mask - Special case of isVUZPMask for canonical form of
3147/// "vector_shuffle v, v", i.e., "vector_shuffle v, undef".
3148/// Mask is e.g., <0, 2, 0, 2> instead of <0, 2, 4, 6>,
3149static bool isVUZP_v_undef_Mask(const SmallVectorImpl<int> &M, EVT VT,
3150 unsigned &WhichResult) {
3151 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
3152 if (EltSz == 64)
3153 return false;
3154
3155 unsigned Half = VT.getVectorNumElements() / 2;
3156 WhichResult = (M[0] == 0 ? 0 : 1);
3157 for (unsigned j = 0; j != 2; ++j) {
3158 unsigned Idx = WhichResult;
3159 for (unsigned i = 0; i != Half; ++i) {
Bob Wilson7aaf5bf2010-08-17 05:54:34 +00003160 int MIdx = M[i + j * Half];
3161 if (MIdx >= 0 && (unsigned) MIdx != Idx)
Bob Wilson324f4f12009-12-03 06:40:55 +00003162 return false;
3163 Idx += 2;
3164 }
3165 }
3166
3167 // VUZP.32 for 64-bit vectors is a pseudo-instruction alias for VTRN.32.
3168 if (VT.is64BitVector() && EltSz == 32)
3169 return false;
3170
3171 return true;
3172}
3173
Bob Wilsonc692cb72009-08-21 20:54:19 +00003174static bool isVZIPMask(const SmallVectorImpl<int> &M, EVT VT,
3175 unsigned &WhichResult) {
Bob Wilson20d10812009-10-21 21:36:27 +00003176 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
3177 if (EltSz == 64)
3178 return false;
3179
Bob Wilsonc692cb72009-08-21 20:54:19 +00003180 unsigned NumElts = VT.getVectorNumElements();
3181 WhichResult = (M[0] == 0 ? 0 : 1);
3182 unsigned Idx = WhichResult * NumElts / 2;
3183 for (unsigned i = 0; i != NumElts; i += 2) {
Bob Wilson7aaf5bf2010-08-17 05:54:34 +00003184 if ((M[i] >= 0 && (unsigned) M[i] != Idx) ||
3185 (M[i+1] >= 0 && (unsigned) M[i+1] != Idx + NumElts))
Bob Wilsonc692cb72009-08-21 20:54:19 +00003186 return false;
3187 Idx += 1;
3188 }
3189
3190 // VZIP.32 for 64-bit vectors is a pseudo-instruction alias for VTRN.32.
Bob Wilson20d10812009-10-21 21:36:27 +00003191 if (VT.is64BitVector() && EltSz == 32)
Bob Wilsonc692cb72009-08-21 20:54:19 +00003192 return false;
3193
3194 return true;
3195}
3196
Bob Wilson324f4f12009-12-03 06:40:55 +00003197/// isVZIP_v_undef_Mask - Special case of isVZIPMask for canonical form of
3198/// "vector_shuffle v, v", i.e., "vector_shuffle v, undef".
3199/// Mask is e.g., <0, 0, 1, 1> instead of <0, 4, 1, 5>.
3200static bool isVZIP_v_undef_Mask(const SmallVectorImpl<int> &M, EVT VT,
3201 unsigned &WhichResult) {
3202 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
3203 if (EltSz == 64)
3204 return false;
3205
3206 unsigned NumElts = VT.getVectorNumElements();
3207 WhichResult = (M[0] == 0 ? 0 : 1);
3208 unsigned Idx = WhichResult * NumElts / 2;
3209 for (unsigned i = 0; i != NumElts; i += 2) {
Bob Wilson7aaf5bf2010-08-17 05:54:34 +00003210 if ((M[i] >= 0 && (unsigned) M[i] != Idx) ||
3211 (M[i+1] >= 0 && (unsigned) M[i+1] != Idx))
Bob Wilson324f4f12009-12-03 06:40:55 +00003212 return false;
3213 Idx += 1;
3214 }
3215
3216 // VZIP.32 for 64-bit vectors is a pseudo-instruction alias for VTRN.32.
3217 if (VT.is64BitVector() && EltSz == 32)
3218 return false;
3219
3220 return true;
3221}
3222
Dale Johannesenf630c712010-07-29 20:10:08 +00003223// If N is an integer constant that can be moved into a register in one
3224// instruction, return an SDValue of such a constant (will become a MOV
3225// instruction). Otherwise return null.
3226static SDValue IsSingleInstrConstant(SDValue N, SelectionDAG &DAG,
3227 const ARMSubtarget *ST, DebugLoc dl) {
3228 uint64_t Val;
3229 if (!isa<ConstantSDNode>(N))
3230 return SDValue();
3231 Val = cast<ConstantSDNode>(N)->getZExtValue();
3232
3233 if (ST->isThumb1Only()) {
3234 if (Val <= 255 || ~Val <= 255)
3235 return DAG.getConstant(Val, MVT::i32);
3236 } else {
3237 if (ARM_AM::getSOImmVal(Val) != -1 || ARM_AM::getSOImmVal(~Val) != -1)
3238 return DAG.getConstant(Val, MVT::i32);
3239 }
3240 return SDValue();
3241}
3242
Bob Wilson5bafff32009-06-22 23:27:02 +00003243// If this is a case we can't handle, return null and let the default
3244// expansion code take care of it.
Jim Grosbach4725ca72010-09-08 03:54:02 +00003245static SDValue LowerBUILD_VECTOR(SDValue Op, SelectionDAG &DAG,
Dale Johannesenf630c712010-07-29 20:10:08 +00003246 const ARMSubtarget *ST) {
Bob Wilsond06791f2009-08-13 01:57:47 +00003247 BuildVectorSDNode *BVN = cast<BuildVectorSDNode>(Op.getNode());
Bob Wilson5bafff32009-06-22 23:27:02 +00003248 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00003249 EVT VT = Op.getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00003250
3251 APInt SplatBits, SplatUndef;
3252 unsigned SplatBitSize;
3253 bool HasAnyUndefs;
3254 if (BVN->isConstantSplat(SplatBits, SplatUndef, SplatBitSize, HasAnyUndefs)) {
Anton Korobeynikov71624cc2009-08-29 00:08:18 +00003255 if (SplatBitSize <= 64) {
Bob Wilsond3c42842010-06-14 22:19:57 +00003256 // Check if an immediate VMOV works.
Bob Wilsoncba270d2010-07-13 21:16:48 +00003257 EVT VmovVT;
Bob Wilsond3c42842010-06-14 22:19:57 +00003258 SDValue Val = isNEONModifiedImm(SplatBits.getZExtValue(),
Bob Wilsoncba270d2010-07-13 21:16:48 +00003259 SplatUndef.getZExtValue(), SplatBitSize,
3260 DAG, VmovVT, VT.is128BitVector(), true);
3261 if (Val.getNode()) {
3262 SDValue Vmov = DAG.getNode(ARMISD::VMOVIMM, dl, VmovVT, Val);
3263 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Vmov);
3264 }
Bob Wilson7e3f0d22010-07-14 06:31:50 +00003265
3266 // Try an immediate VMVN.
3267 uint64_t NegatedImm = (SplatBits.getZExtValue() ^
3268 ((1LL << SplatBitSize) - 1));
3269 Val = isNEONModifiedImm(NegatedImm,
3270 SplatUndef.getZExtValue(), SplatBitSize,
3271 DAG, VmovVT, VT.is128BitVector(), false);
3272 if (Val.getNode()) {
3273 SDValue Vmov = DAG.getNode(ARMISD::VMVNIMM, dl, VmovVT, Val);
3274 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Vmov);
3275 }
Anton Korobeynikov71624cc2009-08-29 00:08:18 +00003276 }
Bob Wilsoncf661e22009-07-30 00:31:25 +00003277 }
3278
Bob Wilsonbe751cf2010-05-22 00:23:12 +00003279 // Scan through the operands to see if only one value is used.
3280 unsigned NumElts = VT.getVectorNumElements();
3281 bool isOnlyLowElement = true;
3282 bool usesOnlyOneValue = true;
3283 bool isConstant = true;
3284 SDValue Value;
3285 for (unsigned i = 0; i < NumElts; ++i) {
3286 SDValue V = Op.getOperand(i);
3287 if (V.getOpcode() == ISD::UNDEF)
3288 continue;
3289 if (i > 0)
3290 isOnlyLowElement = false;
3291 if (!isa<ConstantFPSDNode>(V) && !isa<ConstantSDNode>(V))
3292 isConstant = false;
3293
3294 if (!Value.getNode())
3295 Value = V;
3296 else if (V != Value)
3297 usesOnlyOneValue = false;
3298 }
3299
3300 if (!Value.getNode())
3301 return DAG.getUNDEF(VT);
3302
3303 if (isOnlyLowElement)
3304 return DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Value);
3305
Dale Johannesenf630c712010-07-29 20:10:08 +00003306 unsigned EltSize = VT.getVectorElementType().getSizeInBits();
3307
3308 if (EnableARMVDUPsplat) {
3309 // Use VDUP for non-constant splats. For f32 constant splats, reduce to
3310 // i32 and try again.
3311 if (usesOnlyOneValue && EltSize <= 32) {
3312 if (!isConstant)
3313 return DAG.getNode(ARMISD::VDUP, dl, VT, Value);
3314 if (VT.getVectorElementType().isFloatingPoint()) {
3315 SmallVector<SDValue, 8> Ops;
3316 for (unsigned i = 0; i < NumElts; ++i)
Jim Grosbach4725ca72010-09-08 03:54:02 +00003317 Ops.push_back(DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i32,
Dale Johannesenf630c712010-07-29 20:10:08 +00003318 Op.getOperand(i)));
3319 SDValue Val = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, &Ops[0],
3320 NumElts);
Jim Grosbach4725ca72010-09-08 03:54:02 +00003321 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
Dale Johannesenf630c712010-07-29 20:10:08 +00003322 LowerBUILD_VECTOR(Val, DAG, ST));
3323 }
3324 SDValue Val = IsSingleInstrConstant(Value, DAG, ST, dl);
3325 if (Val.getNode())
3326 return DAG.getNode(ARMISD::VDUP, dl, VT, Val);
3327 }
3328 }
3329
3330 // If all elements are constants and the case above didn't get hit, fall back
3331 // to the default expansion, which will generate a load from the constant
3332 // pool.
Bob Wilsonbe751cf2010-05-22 00:23:12 +00003333 if (isConstant)
3334 return SDValue();
3335
Dale Johannesenf630c712010-07-29 20:10:08 +00003336 if (!EnableARMVDUPsplat) {
3337 // Use VDUP for non-constant splats.
3338 if (usesOnlyOneValue && EltSize <= 32)
3339 return DAG.getNode(ARMISD::VDUP, dl, VT, Value);
3340 }
Bob Wilsonbe751cf2010-05-22 00:23:12 +00003341
3342 // Vectors with 32- or 64-bit elements can be built by directly assigning
Bob Wilson40cbe7d2010-06-04 00:04:02 +00003343 // the subregisters. Lower it to an ARMISD::BUILD_VECTOR so the operands
3344 // will be legalized.
Bob Wilsonbe751cf2010-05-22 00:23:12 +00003345 if (EltSize >= 32) {
3346 // Do the expansion with floating-point types, since that is what the VFP
3347 // registers are defined to use, and since i64 is not legal.
3348 EVT EltVT = EVT::getFloatingPointVT(EltSize);
3349 EVT VecVT = EVT::getVectorVT(*DAG.getContext(), EltVT, NumElts);
Bob Wilson40cbe7d2010-06-04 00:04:02 +00003350 SmallVector<SDValue, 8> Ops;
3351 for (unsigned i = 0; i < NumElts; ++i)
3352 Ops.push_back(DAG.getNode(ISD::BIT_CONVERT, dl, EltVT, Op.getOperand(i)));
3353 SDValue Val = DAG.getNode(ARMISD::BUILD_VECTOR, dl, VecVT, &Ops[0],NumElts);
Bob Wilsonbe751cf2010-05-22 00:23:12 +00003354 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Val);
Bob Wilson5bafff32009-06-22 23:27:02 +00003355 }
3356
3357 return SDValue();
3358}
3359
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003360/// isShuffleMaskLegal - Targets can use this to indicate that they only
3361/// support *some* VECTOR_SHUFFLE operations, those with specific masks.
3362/// By default, if a target supports the VECTOR_SHUFFLE node, all mask values
3363/// are assumed to be legal.
3364bool
3365ARMTargetLowering::isShuffleMaskLegal(const SmallVectorImpl<int> &M,
3366 EVT VT) const {
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00003367 if (VT.getVectorNumElements() == 4 &&
3368 (VT.is128BitVector() || VT.is64BitVector())) {
3369 unsigned PFIndexes[4];
3370 for (unsigned i = 0; i != 4; ++i) {
3371 if (M[i] < 0)
3372 PFIndexes[i] = 8;
3373 else
3374 PFIndexes[i] = M[i];
3375 }
3376
3377 // Compute the index in the perfect shuffle table.
3378 unsigned PFTableIndex =
3379 PFIndexes[0]*9*9*9+PFIndexes[1]*9*9+PFIndexes[2]*9+PFIndexes[3];
3380 unsigned PFEntry = PerfectShuffleTable[PFTableIndex];
3381 unsigned Cost = (PFEntry >> 30);
3382
3383 if (Cost <= 4)
3384 return true;
3385 }
3386
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003387 bool ReverseVEXT;
Bob Wilsonc692cb72009-08-21 20:54:19 +00003388 unsigned Imm, WhichResult;
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003389
Bob Wilson53dd2452010-06-07 23:53:38 +00003390 unsigned EltSize = VT.getVectorElementType().getSizeInBits();
3391 return (EltSize >= 32 ||
3392 ShuffleVectorSDNode::isSplatMask(&M[0], VT) ||
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003393 isVREVMask(M, VT, 64) ||
3394 isVREVMask(M, VT, 32) ||
3395 isVREVMask(M, VT, 16) ||
Bob Wilsonc692cb72009-08-21 20:54:19 +00003396 isVEXTMask(M, VT, ReverseVEXT, Imm) ||
3397 isVTRNMask(M, VT, WhichResult) ||
3398 isVUZPMask(M, VT, WhichResult) ||
Bob Wilson324f4f12009-12-03 06:40:55 +00003399 isVZIPMask(M, VT, WhichResult) ||
3400 isVTRN_v_undef_Mask(M, VT, WhichResult) ||
3401 isVUZP_v_undef_Mask(M, VT, WhichResult) ||
3402 isVZIP_v_undef_Mask(M, VT, WhichResult));
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003403}
3404
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00003405/// GeneratePerfectShuffle - Given an entry in the perfect-shuffle table, emit
3406/// the specified operations to build the shuffle.
3407static SDValue GeneratePerfectShuffle(unsigned PFEntry, SDValue LHS,
3408 SDValue RHS, SelectionDAG &DAG,
3409 DebugLoc dl) {
3410 unsigned OpNum = (PFEntry >> 26) & 0x0F;
3411 unsigned LHSID = (PFEntry >> 13) & ((1 << 13)-1);
3412 unsigned RHSID = (PFEntry >> 0) & ((1 << 13)-1);
3413
3414 enum {
3415 OP_COPY = 0, // Copy, used for things like <u,u,u,3> to say it is <0,1,2,3>
3416 OP_VREV,
3417 OP_VDUP0,
3418 OP_VDUP1,
3419 OP_VDUP2,
3420 OP_VDUP3,
3421 OP_VEXT1,
3422 OP_VEXT2,
3423 OP_VEXT3,
3424 OP_VUZPL, // VUZP, left result
3425 OP_VUZPR, // VUZP, right result
3426 OP_VZIPL, // VZIP, left result
3427 OP_VZIPR, // VZIP, right result
3428 OP_VTRNL, // VTRN, left result
3429 OP_VTRNR // VTRN, right result
3430 };
3431
3432 if (OpNum == OP_COPY) {
3433 if (LHSID == (1*9+2)*9+3) return LHS;
3434 assert(LHSID == ((4*9+5)*9+6)*9+7 && "Illegal OP_COPY!");
3435 return RHS;
3436 }
3437
3438 SDValue OpLHS, OpRHS;
3439 OpLHS = GeneratePerfectShuffle(PerfectShuffleTable[LHSID], LHS, RHS, DAG, dl);
3440 OpRHS = GeneratePerfectShuffle(PerfectShuffleTable[RHSID], LHS, RHS, DAG, dl);
3441 EVT VT = OpLHS.getValueType();
3442
3443 switch (OpNum) {
3444 default: llvm_unreachable("Unknown shuffle opcode!");
3445 case OP_VREV:
3446 return DAG.getNode(ARMISD::VREV64, dl, VT, OpLHS);
3447 case OP_VDUP0:
3448 case OP_VDUP1:
3449 case OP_VDUP2:
3450 case OP_VDUP3:
3451 return DAG.getNode(ARMISD::VDUPLANE, dl, VT,
Anton Korobeynikov051cfd62009-08-21 12:41:42 +00003452 OpLHS, DAG.getConstant(OpNum-OP_VDUP0, MVT::i32));
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00003453 case OP_VEXT1:
3454 case OP_VEXT2:
3455 case OP_VEXT3:
3456 return DAG.getNode(ARMISD::VEXT, dl, VT,
3457 OpLHS, OpRHS,
3458 DAG.getConstant(OpNum-OP_VEXT1+1, MVT::i32));
3459 case OP_VUZPL:
3460 case OP_VUZPR:
Anton Korobeynikov051cfd62009-08-21 12:41:42 +00003461 return DAG.getNode(ARMISD::VUZP, dl, DAG.getVTList(VT, VT),
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00003462 OpLHS, OpRHS).getValue(OpNum-OP_VUZPL);
3463 case OP_VZIPL:
3464 case OP_VZIPR:
Anton Korobeynikov051cfd62009-08-21 12:41:42 +00003465 return DAG.getNode(ARMISD::VZIP, dl, DAG.getVTList(VT, VT),
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00003466 OpLHS, OpRHS).getValue(OpNum-OP_VZIPL);
3467 case OP_VTRNL:
3468 case OP_VTRNR:
Anton Korobeynikov051cfd62009-08-21 12:41:42 +00003469 return DAG.getNode(ARMISD::VTRN, dl, DAG.getVTList(VT, VT),
3470 OpLHS, OpRHS).getValue(OpNum-OP_VTRNL);
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00003471 }
3472}
3473
Bob Wilson5bafff32009-06-22 23:27:02 +00003474static SDValue LowerVECTOR_SHUFFLE(SDValue Op, SelectionDAG &DAG) {
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00003475 SDValue V1 = Op.getOperand(0);
3476 SDValue V2 = Op.getOperand(1);
Bob Wilsond8e17572009-08-12 22:31:50 +00003477 DebugLoc dl = Op.getDebugLoc();
3478 EVT VT = Op.getValueType();
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00003479 ShuffleVectorSDNode *SVN = cast<ShuffleVectorSDNode>(Op.getNode());
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003480 SmallVector<int, 8> ShuffleMask;
Bob Wilsond8e17572009-08-12 22:31:50 +00003481
Bob Wilson28865062009-08-13 02:13:04 +00003482 // Convert shuffles that are directly supported on NEON to target-specific
3483 // DAG nodes, instead of keeping them as shuffles and matching them again
3484 // during code selection. This is more efficient and avoids the possibility
3485 // of inconsistencies between legalization and selection.
Bob Wilsonbfcbb502009-08-13 06:01:30 +00003486 // FIXME: floating-point vectors should be canonicalized to integer vectors
3487 // of the same time so that they get CSEd properly.
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003488 SVN->getMask(ShuffleMask);
3489
Bob Wilson53dd2452010-06-07 23:53:38 +00003490 unsigned EltSize = VT.getVectorElementType().getSizeInBits();
3491 if (EltSize <= 32) {
3492 if (ShuffleVectorSDNode::isSplatMask(&ShuffleMask[0], VT)) {
3493 int Lane = SVN->getSplatIndex();
3494 // If this is undef splat, generate it via "just" vdup, if possible.
3495 if (Lane == -1) Lane = 0;
Anton Korobeynikov2ae0eec2009-11-02 00:12:06 +00003496
Bob Wilson53dd2452010-06-07 23:53:38 +00003497 if (Lane == 0 && V1.getOpcode() == ISD::SCALAR_TO_VECTOR) {
3498 return DAG.getNode(ARMISD::VDUP, dl, VT, V1.getOperand(0));
3499 }
3500 return DAG.getNode(ARMISD::VDUPLANE, dl, VT, V1,
3501 DAG.getConstant(Lane, MVT::i32));
Bob Wilsonc1d287b2009-08-14 05:13:08 +00003502 }
Bob Wilson53dd2452010-06-07 23:53:38 +00003503
3504 bool ReverseVEXT;
3505 unsigned Imm;
3506 if (isVEXTMask(ShuffleMask, VT, ReverseVEXT, Imm)) {
3507 if (ReverseVEXT)
3508 std::swap(V1, V2);
3509 return DAG.getNode(ARMISD::VEXT, dl, VT, V1, V2,
3510 DAG.getConstant(Imm, MVT::i32));
3511 }
3512
3513 if (isVREVMask(ShuffleMask, VT, 64))
3514 return DAG.getNode(ARMISD::VREV64, dl, VT, V1);
3515 if (isVREVMask(ShuffleMask, VT, 32))
3516 return DAG.getNode(ARMISD::VREV32, dl, VT, V1);
3517 if (isVREVMask(ShuffleMask, VT, 16))
3518 return DAG.getNode(ARMISD::VREV16, dl, VT, V1);
3519
3520 // Check for Neon shuffles that modify both input vectors in place.
3521 // If both results are used, i.e., if there are two shuffles with the same
3522 // source operands and with masks corresponding to both results of one of
3523 // these operations, DAG memoization will ensure that a single node is
3524 // used for both shuffles.
3525 unsigned WhichResult;
3526 if (isVTRNMask(ShuffleMask, VT, WhichResult))
3527 return DAG.getNode(ARMISD::VTRN, dl, DAG.getVTList(VT, VT),
3528 V1, V2).getValue(WhichResult);
3529 if (isVUZPMask(ShuffleMask, VT, WhichResult))
3530 return DAG.getNode(ARMISD::VUZP, dl, DAG.getVTList(VT, VT),
3531 V1, V2).getValue(WhichResult);
3532 if (isVZIPMask(ShuffleMask, VT, WhichResult))
3533 return DAG.getNode(ARMISD::VZIP, dl, DAG.getVTList(VT, VT),
3534 V1, V2).getValue(WhichResult);
3535
3536 if (isVTRN_v_undef_Mask(ShuffleMask, VT, WhichResult))
3537 return DAG.getNode(ARMISD::VTRN, dl, DAG.getVTList(VT, VT),
3538 V1, V1).getValue(WhichResult);
3539 if (isVUZP_v_undef_Mask(ShuffleMask, VT, WhichResult))
3540 return DAG.getNode(ARMISD::VUZP, dl, DAG.getVTList(VT, VT),
3541 V1, V1).getValue(WhichResult);
3542 if (isVZIP_v_undef_Mask(ShuffleMask, VT, WhichResult))
3543 return DAG.getNode(ARMISD::VZIP, dl, DAG.getVTList(VT, VT),
3544 V1, V1).getValue(WhichResult);
Bob Wilson0ce37102009-08-14 05:08:32 +00003545 }
Bob Wilsonde95c1b82009-08-19 17:03:43 +00003546
Bob Wilsonc692cb72009-08-21 20:54:19 +00003547 // If the shuffle is not directly supported and it has 4 elements, use
3548 // the PerfectShuffle-generated table to synthesize it from other shuffles.
Bob Wilsonbe751cf2010-05-22 00:23:12 +00003549 unsigned NumElts = VT.getVectorNumElements();
3550 if (NumElts == 4) {
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00003551 unsigned PFIndexes[4];
3552 for (unsigned i = 0; i != 4; ++i) {
3553 if (ShuffleMask[i] < 0)
3554 PFIndexes[i] = 8;
3555 else
3556 PFIndexes[i] = ShuffleMask[i];
3557 }
3558
3559 // Compute the index in the perfect shuffle table.
3560 unsigned PFTableIndex =
3561 PFIndexes[0]*9*9*9+PFIndexes[1]*9*9+PFIndexes[2]*9+PFIndexes[3];
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00003562 unsigned PFEntry = PerfectShuffleTable[PFTableIndex];
3563 unsigned Cost = (PFEntry >> 30);
3564
3565 if (Cost <= 4)
3566 return GeneratePerfectShuffle(PFEntry, V1, V2, DAG, dl);
3567 }
Bob Wilsond8e17572009-08-12 22:31:50 +00003568
Bob Wilson40cbe7d2010-06-04 00:04:02 +00003569 // Implement shuffles with 32- or 64-bit elements as ARMISD::BUILD_VECTORs.
Bob Wilsonbe751cf2010-05-22 00:23:12 +00003570 if (EltSize >= 32) {
3571 // Do the expansion with floating-point types, since that is what the VFP
3572 // registers are defined to use, and since i64 is not legal.
3573 EVT EltVT = EVT::getFloatingPointVT(EltSize);
3574 EVT VecVT = EVT::getVectorVT(*DAG.getContext(), EltVT, NumElts);
3575 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, VecVT, V1);
3576 V2 = DAG.getNode(ISD::BIT_CONVERT, dl, VecVT, V2);
Bob Wilson40cbe7d2010-06-04 00:04:02 +00003577 SmallVector<SDValue, 8> Ops;
Bob Wilsonbe751cf2010-05-22 00:23:12 +00003578 for (unsigned i = 0; i < NumElts; ++i) {
Bob Wilson63b88452010-05-20 18:39:53 +00003579 if (ShuffleMask[i] < 0)
Bob Wilson40cbe7d2010-06-04 00:04:02 +00003580 Ops.push_back(DAG.getUNDEF(EltVT));
3581 else
3582 Ops.push_back(DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, EltVT,
3583 ShuffleMask[i] < (int)NumElts ? V1 : V2,
3584 DAG.getConstant(ShuffleMask[i] & (NumElts-1),
3585 MVT::i32)));
Bob Wilson63b88452010-05-20 18:39:53 +00003586 }
Bob Wilson40cbe7d2010-06-04 00:04:02 +00003587 SDValue Val = DAG.getNode(ARMISD::BUILD_VECTOR, dl, VecVT, &Ops[0],NumElts);
Bob Wilson63b88452010-05-20 18:39:53 +00003588 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Val);
3589 }
3590
Bob Wilson22cac0d2009-08-14 05:16:33 +00003591 return SDValue();
Bob Wilson5bafff32009-06-22 23:27:02 +00003592}
3593
Bob Wilson5bafff32009-06-22 23:27:02 +00003594static SDValue LowerEXTRACT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00003595 EVT VT = Op.getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00003596 DebugLoc dl = Op.getDebugLoc();
Bob Wilson5bafff32009-06-22 23:27:02 +00003597 SDValue Vec = Op.getOperand(0);
3598 SDValue Lane = Op.getOperand(1);
Bob Wilson934f98b2009-10-15 23:12:05 +00003599 assert(VT == MVT::i32 &&
3600 Vec.getValueType().getVectorElementType().getSizeInBits() < 32 &&
3601 "unexpected type for custom-lowering vector extract");
3602 return DAG.getNode(ARMISD::VGETLANEu, dl, MVT::i32, Vec, Lane);
Bob Wilson5bafff32009-06-22 23:27:02 +00003603}
3604
Bob Wilsona6d65862009-08-03 20:36:38 +00003605static SDValue LowerCONCAT_VECTORS(SDValue Op, SelectionDAG &DAG) {
3606 // The only time a CONCAT_VECTORS operation can have legal types is when
3607 // two 64-bit vectors are concatenated to a 128-bit vector.
3608 assert(Op.getValueType().is128BitVector() && Op.getNumOperands() == 2 &&
3609 "unexpected CONCAT_VECTORS");
3610 DebugLoc dl = Op.getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00003611 SDValue Val = DAG.getUNDEF(MVT::v2f64);
Bob Wilsona6d65862009-08-03 20:36:38 +00003612 SDValue Op0 = Op.getOperand(0);
3613 SDValue Op1 = Op.getOperand(1);
3614 if (Op0.getOpcode() != ISD::UNDEF)
Owen Anderson825b72b2009-08-11 20:47:22 +00003615 Val = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64, Val,
3616 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::f64, Op0),
Bob Wilsona6d65862009-08-03 20:36:38 +00003617 DAG.getIntPtrConstant(0));
3618 if (Op1.getOpcode() != ISD::UNDEF)
Owen Anderson825b72b2009-08-11 20:47:22 +00003619 Val = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64, Val,
3620 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::f64, Op1),
Bob Wilsona6d65862009-08-03 20:36:38 +00003621 DAG.getIntPtrConstant(1));
3622 return DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(), Val);
Bob Wilson5bafff32009-06-22 23:27:02 +00003623}
3624
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003625/// SkipExtension - For a node that is either a SIGN_EXTEND, ZERO_EXTEND, or
3626/// an extending load, return the unextended value.
3627static SDValue SkipExtension(SDNode *N, SelectionDAG &DAG) {
3628 if (N->getOpcode() == ISD::SIGN_EXTEND || N->getOpcode() == ISD::ZERO_EXTEND)
3629 return N->getOperand(0);
3630 LoadSDNode *LD = cast<LoadSDNode>(N);
3631 return DAG.getLoad(LD->getMemoryVT(), N->getDebugLoc(), LD->getChain(),
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00003632 LD->getBasePtr(), LD->getPointerInfo(), LD->isVolatile(),
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003633 LD->isNonTemporal(), LD->getAlignment());
3634}
3635
3636static SDValue LowerMUL(SDValue Op, SelectionDAG &DAG) {
3637 // Multiplications are only custom-lowered for 128-bit vectors so that
3638 // VMULL can be detected. Otherwise v2i64 multiplications are not legal.
3639 EVT VT = Op.getValueType();
3640 assert(VT.is128BitVector() && "unexpected type for custom-lowering ISD::MUL");
3641 SDNode *N0 = Op.getOperand(0).getNode();
3642 SDNode *N1 = Op.getOperand(1).getNode();
3643 unsigned NewOpc = 0;
3644 if ((N0->getOpcode() == ISD::SIGN_EXTEND || ISD::isSEXTLoad(N0)) &&
3645 (N1->getOpcode() == ISD::SIGN_EXTEND || ISD::isSEXTLoad(N1))) {
3646 NewOpc = ARMISD::VMULLs;
3647 } else if ((N0->getOpcode() == ISD::ZERO_EXTEND || ISD::isZEXTLoad(N0)) &&
3648 (N1->getOpcode() == ISD::ZERO_EXTEND || ISD::isZEXTLoad(N1))) {
3649 NewOpc = ARMISD::VMULLu;
3650 } else if (VT.getSimpleVT().SimpleTy == MVT::v2i64) {
3651 // Fall through to expand this. It is not legal.
3652 return SDValue();
3653 } else {
3654 // Other vector multiplications are legal.
3655 return Op;
3656 }
3657
3658 // Legalize to a VMULL instruction.
3659 DebugLoc DL = Op.getDebugLoc();
3660 SDValue Op0 = SkipExtension(N0, DAG);
3661 SDValue Op1 = SkipExtension(N1, DAG);
3662
3663 assert(Op0.getValueType().is64BitVector() &&
3664 Op1.getValueType().is64BitVector() &&
3665 "unexpected types for extended operands to VMULL");
3666 return DAG.getNode(NewOpc, DL, VT, Op0, Op1);
3667}
3668
Dan Gohmand858e902010-04-17 15:26:15 +00003669SDValue ARMTargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) const {
Evan Chenga8e29892007-01-19 07:51:42 +00003670 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00003671 default: llvm_unreachable("Don't know how to custom lower this!");
Evan Chenga8e29892007-01-19 07:51:42 +00003672 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
Bob Wilsonddb16df2009-10-30 05:45:42 +00003673 case ISD::BlockAddress: return LowerBlockAddress(Op, DAG);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00003674 case ISD::GlobalAddress:
3675 return Subtarget->isTargetDarwin() ? LowerGlobalAddressDarwin(Op, DAG) :
3676 LowerGlobalAddressELF(Op, DAG);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00003677 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
Bill Wendlingde2b1512010-08-11 08:43:16 +00003678 case ISD::SELECT: return LowerSELECT(Op, DAG);
Evan Cheng06b53c02009-11-12 07:13:11 +00003679 case ISD::SELECT_CC: return LowerSELECT_CC(Op, DAG);
3680 case ISD::BR_CC: return LowerBR_CC(Op, DAG);
Evan Chenga8e29892007-01-19 07:51:42 +00003681 case ISD::BR_JT: return LowerBR_JT(Op, DAG);
Dan Gohman1e93df62010-04-17 14:41:14 +00003682 case ISD::VASTART: return LowerVASTART(Op, DAG);
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00003683 case ISD::MEMBARRIER: return LowerMEMBARRIER(Op, DAG, Subtarget);
Bob Wilson76a312b2010-03-19 22:51:32 +00003684 case ISD::SINT_TO_FP:
3685 case ISD::UINT_TO_FP: return LowerINT_TO_FP(Op, DAG);
3686 case ISD::FP_TO_SINT:
3687 case ISD::FP_TO_UINT: return LowerFP_TO_INT(Op, DAG);
Evan Chenga8e29892007-01-19 07:51:42 +00003688 case ISD::FCOPYSIGN: return LowerFCOPYSIGN(Op, DAG);
Evan Cheng2457f2c2010-05-22 01:47:14 +00003689 case ISD::RETURNADDR: return LowerRETURNADDR(Op, DAG);
Jim Grosbach0e0da732009-05-12 23:59:14 +00003690 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00003691 case ISD::GLOBAL_OFFSET_TABLE: return LowerGLOBAL_OFFSET_TABLE(Op, DAG);
Jim Grosbach23ff7cf2010-05-26 20:22:18 +00003692 case ISD::EH_SJLJ_SETJMP: return LowerEH_SJLJ_SETJMP(Op, DAG);
Jim Grosbach5eb19512010-05-22 01:06:18 +00003693 case ISD::EH_SJLJ_LONGJMP: return LowerEH_SJLJ_LONGJMP(Op, DAG);
Jim Grosbacha87ded22010-02-08 23:22:00 +00003694 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG,
3695 Subtarget);
Duncan Sands1607f052008-12-01 11:39:25 +00003696 case ISD::BIT_CONVERT: return ExpandBIT_CONVERT(Op.getNode(), DAG);
Bob Wilson5bafff32009-06-22 23:27:02 +00003697 case ISD::SHL:
Chris Lattner27a6c732007-11-24 07:07:01 +00003698 case ISD::SRL:
Bob Wilson5bafff32009-06-22 23:27:02 +00003699 case ISD::SRA: return LowerShift(Op.getNode(), DAG, Subtarget);
Evan Cheng06b53c02009-11-12 07:13:11 +00003700 case ISD::SHL_PARTS: return LowerShiftLeftParts(Op, DAG);
Jim Grosbachbcf2f2c2009-10-31 21:42:19 +00003701 case ISD::SRL_PARTS:
Evan Cheng06b53c02009-11-12 07:13:11 +00003702 case ISD::SRA_PARTS: return LowerShiftRightParts(Op, DAG);
Jim Grosbach3482c802010-01-18 19:58:49 +00003703 case ISD::CTTZ: return LowerCTTZ(Op.getNode(), DAG, Subtarget);
Bob Wilson5bafff32009-06-22 23:27:02 +00003704 case ISD::VSETCC: return LowerVSETCC(Op, DAG);
Dale Johannesenf630c712010-07-29 20:10:08 +00003705 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG, Subtarget);
Bob Wilson5bafff32009-06-22 23:27:02 +00003706 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
Bob Wilson5bafff32009-06-22 23:27:02 +00003707 case ISD::EXTRACT_VECTOR_ELT: return LowerEXTRACT_VECTOR_ELT(Op, DAG);
Bob Wilsona6d65862009-08-03 20:36:38 +00003708 case ISD::CONCAT_VECTORS: return LowerCONCAT_VECTORS(Op, DAG);
Bob Wilsonb31a11b2010-08-20 04:54:02 +00003709 case ISD::FLT_ROUNDS_: return LowerFLT_ROUNDS_(Op, DAG);
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003710 case ISD::MUL: return LowerMUL(Op, DAG);
Evan Chenga8e29892007-01-19 07:51:42 +00003711 }
Dan Gohman475871a2008-07-27 21:46:04 +00003712 return SDValue();
Evan Chenga8e29892007-01-19 07:51:42 +00003713}
3714
Duncan Sands1607f052008-12-01 11:39:25 +00003715/// ReplaceNodeResults - Replace the results of node with an illegal result
3716/// type with new values built out of custom code.
Duncan Sands1607f052008-12-01 11:39:25 +00003717void ARMTargetLowering::ReplaceNodeResults(SDNode *N,
3718 SmallVectorImpl<SDValue>&Results,
Dan Gohmand858e902010-04-17 15:26:15 +00003719 SelectionDAG &DAG) const {
Bob Wilson164cd8b2010-04-14 20:45:23 +00003720 SDValue Res;
Chris Lattner27a6c732007-11-24 07:07:01 +00003721 switch (N->getOpcode()) {
Duncan Sands1607f052008-12-01 11:39:25 +00003722 default:
Torok Edwinc23197a2009-07-14 16:55:14 +00003723 llvm_unreachable("Don't know how to custom expand this!");
Bob Wilson164cd8b2010-04-14 20:45:23 +00003724 break;
Duncan Sands1607f052008-12-01 11:39:25 +00003725 case ISD::BIT_CONVERT:
Bob Wilson164cd8b2010-04-14 20:45:23 +00003726 Res = ExpandBIT_CONVERT(N, DAG);
3727 break;
Chris Lattner27a6c732007-11-24 07:07:01 +00003728 case ISD::SRL:
Bob Wilson164cd8b2010-04-14 20:45:23 +00003729 case ISD::SRA:
3730 Res = LowerShift(N, DAG, Subtarget);
3731 break;
Duncan Sands1607f052008-12-01 11:39:25 +00003732 }
Bob Wilson164cd8b2010-04-14 20:45:23 +00003733 if (Res.getNode())
3734 Results.push_back(Res);
Chris Lattner27a6c732007-11-24 07:07:01 +00003735}
Chris Lattner27a6c732007-11-24 07:07:01 +00003736
Evan Chenga8e29892007-01-19 07:51:42 +00003737//===----------------------------------------------------------------------===//
3738// ARM Scheduler Hooks
3739//===----------------------------------------------------------------------===//
3740
3741MachineBasicBlock *
Jim Grosbache801dc42009-12-12 01:40:06 +00003742ARMTargetLowering::EmitAtomicCmpSwap(MachineInstr *MI,
3743 MachineBasicBlock *BB,
3744 unsigned Size) const {
Jim Grosbach5278eb82009-12-11 01:42:04 +00003745 unsigned dest = MI->getOperand(0).getReg();
3746 unsigned ptr = MI->getOperand(1).getReg();
3747 unsigned oldval = MI->getOperand(2).getReg();
3748 unsigned newval = MI->getOperand(3).getReg();
3749 unsigned scratch = BB->getParent()->getRegInfo()
3750 .createVirtualRegister(ARM::GPRRegisterClass);
3751 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
3752 DebugLoc dl = MI->getDebugLoc();
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003753 bool isThumb2 = Subtarget->isThumb2();
Jim Grosbach5278eb82009-12-11 01:42:04 +00003754
3755 unsigned ldrOpc, strOpc;
3756 switch (Size) {
3757 default: llvm_unreachable("unsupported size for AtomicCmpSwap!");
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003758 case 1:
3759 ldrOpc = isThumb2 ? ARM::t2LDREXB : ARM::LDREXB;
3760 strOpc = isThumb2 ? ARM::t2LDREXB : ARM::STREXB;
3761 break;
3762 case 2:
3763 ldrOpc = isThumb2 ? ARM::t2LDREXH : ARM::LDREXH;
3764 strOpc = isThumb2 ? ARM::t2STREXH : ARM::STREXH;
3765 break;
3766 case 4:
3767 ldrOpc = isThumb2 ? ARM::t2LDREX : ARM::LDREX;
3768 strOpc = isThumb2 ? ARM::t2STREX : ARM::STREX;
3769 break;
Jim Grosbach5278eb82009-12-11 01:42:04 +00003770 }
3771
3772 MachineFunction *MF = BB->getParent();
3773 const BasicBlock *LLVM_BB = BB->getBasicBlock();
3774 MachineFunction::iterator It = BB;
3775 ++It; // insert the new blocks after the current block
3776
3777 MachineBasicBlock *loop1MBB = MF->CreateMachineBasicBlock(LLVM_BB);
3778 MachineBasicBlock *loop2MBB = MF->CreateMachineBasicBlock(LLVM_BB);
3779 MachineBasicBlock *exitMBB = MF->CreateMachineBasicBlock(LLVM_BB);
3780 MF->insert(It, loop1MBB);
3781 MF->insert(It, loop2MBB);
3782 MF->insert(It, exitMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00003783
3784 // Transfer the remainder of BB and its successor edges to exitMBB.
3785 exitMBB->splice(exitMBB->begin(), BB,
3786 llvm::next(MachineBasicBlock::iterator(MI)),
3787 BB->end());
3788 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
Jim Grosbach5278eb82009-12-11 01:42:04 +00003789
3790 // thisMBB:
3791 // ...
3792 // fallthrough --> loop1MBB
3793 BB->addSuccessor(loop1MBB);
3794
3795 // loop1MBB:
3796 // ldrex dest, [ptr]
3797 // cmp dest, oldval
3798 // bne exitMBB
3799 BB = loop1MBB;
3800 AddDefaultPred(BuildMI(BB, dl, TII->get(ldrOpc), dest).addReg(ptr));
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003801 AddDefaultPred(BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2CMPrr : ARM::CMPrr))
Jim Grosbach5278eb82009-12-11 01:42:04 +00003802 .addReg(dest).addReg(oldval));
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003803 BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2Bcc : ARM::Bcc))
3804 .addMBB(exitMBB).addImm(ARMCC::NE).addReg(ARM::CPSR);
Jim Grosbach5278eb82009-12-11 01:42:04 +00003805 BB->addSuccessor(loop2MBB);
3806 BB->addSuccessor(exitMBB);
3807
3808 // loop2MBB:
3809 // strex scratch, newval, [ptr]
3810 // cmp scratch, #0
3811 // bne loop1MBB
3812 BB = loop2MBB;
3813 AddDefaultPred(BuildMI(BB, dl, TII->get(strOpc), scratch).addReg(newval)
3814 .addReg(ptr));
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003815 AddDefaultPred(BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2CMPri : ARM::CMPri))
Jim Grosbach5278eb82009-12-11 01:42:04 +00003816 .addReg(scratch).addImm(0));
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003817 BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2Bcc : ARM::Bcc))
3818 .addMBB(loop1MBB).addImm(ARMCC::NE).addReg(ARM::CPSR);
Jim Grosbach5278eb82009-12-11 01:42:04 +00003819 BB->addSuccessor(loop1MBB);
3820 BB->addSuccessor(exitMBB);
3821
3822 // exitMBB:
3823 // ...
3824 BB = exitMBB;
Jim Grosbach5efaed32010-01-15 00:18:34 +00003825
Dan Gohman14152b42010-07-06 20:24:04 +00003826 MI->eraseFromParent(); // The instruction is gone now.
Jim Grosbach5efaed32010-01-15 00:18:34 +00003827
Jim Grosbach5278eb82009-12-11 01:42:04 +00003828 return BB;
3829}
3830
3831MachineBasicBlock *
Jim Grosbache801dc42009-12-12 01:40:06 +00003832ARMTargetLowering::EmitAtomicBinary(MachineInstr *MI, MachineBasicBlock *BB,
3833 unsigned Size, unsigned BinOpcode) const {
Jim Grosbachc3c23542009-12-14 04:22:04 +00003834 // This also handles ATOMIC_SWAP, indicated by BinOpcode==0.
3835 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
3836
3837 const BasicBlock *LLVM_BB = BB->getBasicBlock();
Jim Grosbach867bbbf2010-01-15 00:22:18 +00003838 MachineFunction *MF = BB->getParent();
Jim Grosbachc3c23542009-12-14 04:22:04 +00003839 MachineFunction::iterator It = BB;
3840 ++It;
3841
3842 unsigned dest = MI->getOperand(0).getReg();
3843 unsigned ptr = MI->getOperand(1).getReg();
3844 unsigned incr = MI->getOperand(2).getReg();
3845 DebugLoc dl = MI->getDebugLoc();
Rafael Espindolafda60d32009-12-18 16:59:39 +00003846
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003847 bool isThumb2 = Subtarget->isThumb2();
Jim Grosbachc3c23542009-12-14 04:22:04 +00003848 unsigned ldrOpc, strOpc;
3849 switch (Size) {
3850 default: llvm_unreachable("unsupported size for AtomicCmpSwap!");
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003851 case 1:
3852 ldrOpc = isThumb2 ? ARM::t2LDREXB : ARM::LDREXB;
Jakob Stoklund Olesen15913c92010-01-13 19:54:39 +00003853 strOpc = isThumb2 ? ARM::t2STREXB : ARM::STREXB;
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003854 break;
3855 case 2:
3856 ldrOpc = isThumb2 ? ARM::t2LDREXH : ARM::LDREXH;
3857 strOpc = isThumb2 ? ARM::t2STREXH : ARM::STREXH;
3858 break;
3859 case 4:
3860 ldrOpc = isThumb2 ? ARM::t2LDREX : ARM::LDREX;
3861 strOpc = isThumb2 ? ARM::t2STREX : ARM::STREX;
3862 break;
Jim Grosbachc3c23542009-12-14 04:22:04 +00003863 }
3864
Jim Grosbach867bbbf2010-01-15 00:22:18 +00003865 MachineBasicBlock *loopMBB = MF->CreateMachineBasicBlock(LLVM_BB);
3866 MachineBasicBlock *exitMBB = MF->CreateMachineBasicBlock(LLVM_BB);
3867 MF->insert(It, loopMBB);
3868 MF->insert(It, exitMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00003869
3870 // Transfer the remainder of BB and its successor edges to exitMBB.
3871 exitMBB->splice(exitMBB->begin(), BB,
3872 llvm::next(MachineBasicBlock::iterator(MI)),
3873 BB->end());
3874 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
Jim Grosbachc3c23542009-12-14 04:22:04 +00003875
Jim Grosbach867bbbf2010-01-15 00:22:18 +00003876 MachineRegisterInfo &RegInfo = MF->getRegInfo();
Jim Grosbachc3c23542009-12-14 04:22:04 +00003877 unsigned scratch = RegInfo.createVirtualRegister(ARM::GPRRegisterClass);
3878 unsigned scratch2 = (!BinOpcode) ? incr :
3879 RegInfo.createVirtualRegister(ARM::GPRRegisterClass);
3880
3881 // thisMBB:
3882 // ...
3883 // fallthrough --> loopMBB
3884 BB->addSuccessor(loopMBB);
3885
3886 // loopMBB:
3887 // ldrex dest, ptr
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003888 // <binop> scratch2, dest, incr
3889 // strex scratch, scratch2, ptr
Jim Grosbachc3c23542009-12-14 04:22:04 +00003890 // cmp scratch, #0
3891 // bne- loopMBB
3892 // fallthrough --> exitMBB
3893 BB = loopMBB;
3894 AddDefaultPred(BuildMI(BB, dl, TII->get(ldrOpc), dest).addReg(ptr));
Jim Grosbachc67b5562009-12-15 00:12:35 +00003895 if (BinOpcode) {
3896 // operand order needs to go the other way for NAND
3897 if (BinOpcode == ARM::BICrr || BinOpcode == ARM::t2BICrr)
3898 AddDefaultPred(BuildMI(BB, dl, TII->get(BinOpcode), scratch2).
3899 addReg(incr).addReg(dest)).addReg(0);
3900 else
3901 AddDefaultPred(BuildMI(BB, dl, TII->get(BinOpcode), scratch2).
3902 addReg(dest).addReg(incr)).addReg(0);
3903 }
Jim Grosbachc3c23542009-12-14 04:22:04 +00003904
3905 AddDefaultPred(BuildMI(BB, dl, TII->get(strOpc), scratch).addReg(scratch2)
3906 .addReg(ptr));
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003907 AddDefaultPred(BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2CMPri : ARM::CMPri))
Jim Grosbachc3c23542009-12-14 04:22:04 +00003908 .addReg(scratch).addImm(0));
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003909 BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2Bcc : ARM::Bcc))
3910 .addMBB(loopMBB).addImm(ARMCC::NE).addReg(ARM::CPSR);
Jim Grosbachc3c23542009-12-14 04:22:04 +00003911
3912 BB->addSuccessor(loopMBB);
3913 BB->addSuccessor(exitMBB);
3914
3915 // exitMBB:
3916 // ...
3917 BB = exitMBB;
Evan Cheng102ebf12009-12-21 19:53:39 +00003918
Dan Gohman14152b42010-07-06 20:24:04 +00003919 MI->eraseFromParent(); // The instruction is gone now.
Evan Cheng102ebf12009-12-21 19:53:39 +00003920
Jim Grosbachc3c23542009-12-14 04:22:04 +00003921 return BB;
Jim Grosbache801dc42009-12-12 01:40:06 +00003922}
3923
Evan Cheng218977b2010-07-13 19:27:42 +00003924static
3925MachineBasicBlock *OtherSucc(MachineBasicBlock *MBB, MachineBasicBlock *Succ) {
3926 for (MachineBasicBlock::succ_iterator I = MBB->succ_begin(),
3927 E = MBB->succ_end(); I != E; ++I)
3928 if (*I != Succ)
3929 return *I;
3930 llvm_unreachable("Expecting a BB with two successors!");
3931}
3932
Jim Grosbache801dc42009-12-12 01:40:06 +00003933MachineBasicBlock *
Evan Chengff9b3732008-01-30 18:18:23 +00003934ARMTargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +00003935 MachineBasicBlock *BB) const {
Evan Chenga8e29892007-01-19 07:51:42 +00003936 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
Dale Johannesenb6728402009-02-13 02:25:56 +00003937 DebugLoc dl = MI->getDebugLoc();
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003938 bool isThumb2 = Subtarget->isThumb2();
Evan Chenga8e29892007-01-19 07:51:42 +00003939 switch (MI->getOpcode()) {
Evan Cheng86198642009-08-07 00:34:42 +00003940 default:
Jim Grosbach5278eb82009-12-11 01:42:04 +00003941 MI->dump();
Evan Cheng86198642009-08-07 00:34:42 +00003942 llvm_unreachable("Unexpected instr type to insert");
Jim Grosbach5278eb82009-12-11 01:42:04 +00003943
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003944 case ARM::ATOMIC_LOAD_ADD_I8:
3945 return EmitAtomicBinary(MI, BB, 1, isThumb2 ? ARM::t2ADDrr : ARM::ADDrr);
3946 case ARM::ATOMIC_LOAD_ADD_I16:
3947 return EmitAtomicBinary(MI, BB, 2, isThumb2 ? ARM::t2ADDrr : ARM::ADDrr);
3948 case ARM::ATOMIC_LOAD_ADD_I32:
3949 return EmitAtomicBinary(MI, BB, 4, isThumb2 ? ARM::t2ADDrr : ARM::ADDrr);
Jim Grosbach5278eb82009-12-11 01:42:04 +00003950
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003951 case ARM::ATOMIC_LOAD_AND_I8:
3952 return EmitAtomicBinary(MI, BB, 1, isThumb2 ? ARM::t2ANDrr : ARM::ANDrr);
3953 case ARM::ATOMIC_LOAD_AND_I16:
3954 return EmitAtomicBinary(MI, BB, 2, isThumb2 ? ARM::t2ANDrr : ARM::ANDrr);
3955 case ARM::ATOMIC_LOAD_AND_I32:
3956 return EmitAtomicBinary(MI, BB, 4, isThumb2 ? ARM::t2ANDrr : ARM::ANDrr);
Jim Grosbach5278eb82009-12-11 01:42:04 +00003957
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003958 case ARM::ATOMIC_LOAD_OR_I8:
3959 return EmitAtomicBinary(MI, BB, 1, isThumb2 ? ARM::t2ORRrr : ARM::ORRrr);
3960 case ARM::ATOMIC_LOAD_OR_I16:
3961 return EmitAtomicBinary(MI, BB, 2, isThumb2 ? ARM::t2ORRrr : ARM::ORRrr);
3962 case ARM::ATOMIC_LOAD_OR_I32:
3963 return EmitAtomicBinary(MI, BB, 4, isThumb2 ? ARM::t2ORRrr : ARM::ORRrr);
Jim Grosbach5278eb82009-12-11 01:42:04 +00003964
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003965 case ARM::ATOMIC_LOAD_XOR_I8:
3966 return EmitAtomicBinary(MI, BB, 1, isThumb2 ? ARM::t2EORrr : ARM::EORrr);
3967 case ARM::ATOMIC_LOAD_XOR_I16:
3968 return EmitAtomicBinary(MI, BB, 2, isThumb2 ? ARM::t2EORrr : ARM::EORrr);
3969 case ARM::ATOMIC_LOAD_XOR_I32:
3970 return EmitAtomicBinary(MI, BB, 4, isThumb2 ? ARM::t2EORrr : ARM::EORrr);
Jim Grosbache801dc42009-12-12 01:40:06 +00003971
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003972 case ARM::ATOMIC_LOAD_NAND_I8:
3973 return EmitAtomicBinary(MI, BB, 1, isThumb2 ? ARM::t2BICrr : ARM::BICrr);
3974 case ARM::ATOMIC_LOAD_NAND_I16:
3975 return EmitAtomicBinary(MI, BB, 2, isThumb2 ? ARM::t2BICrr : ARM::BICrr);
3976 case ARM::ATOMIC_LOAD_NAND_I32:
3977 return EmitAtomicBinary(MI, BB, 4, isThumb2 ? ARM::t2BICrr : ARM::BICrr);
Jim Grosbache801dc42009-12-12 01:40:06 +00003978
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003979 case ARM::ATOMIC_LOAD_SUB_I8:
3980 return EmitAtomicBinary(MI, BB, 1, isThumb2 ? ARM::t2SUBrr : ARM::SUBrr);
3981 case ARM::ATOMIC_LOAD_SUB_I16:
3982 return EmitAtomicBinary(MI, BB, 2, isThumb2 ? ARM::t2SUBrr : ARM::SUBrr);
3983 case ARM::ATOMIC_LOAD_SUB_I32:
3984 return EmitAtomicBinary(MI, BB, 4, isThumb2 ? ARM::t2SUBrr : ARM::SUBrr);
Jim Grosbache801dc42009-12-12 01:40:06 +00003985
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003986 case ARM::ATOMIC_SWAP_I8: return EmitAtomicBinary(MI, BB, 1, 0);
3987 case ARM::ATOMIC_SWAP_I16: return EmitAtomicBinary(MI, BB, 2, 0);
3988 case ARM::ATOMIC_SWAP_I32: return EmitAtomicBinary(MI, BB, 4, 0);
Jim Grosbache801dc42009-12-12 01:40:06 +00003989
3990 case ARM::ATOMIC_CMP_SWAP_I8: return EmitAtomicCmpSwap(MI, BB, 1);
3991 case ARM::ATOMIC_CMP_SWAP_I16: return EmitAtomicCmpSwap(MI, BB, 2);
3992 case ARM::ATOMIC_CMP_SWAP_I32: return EmitAtomicCmpSwap(MI, BB, 4);
Jim Grosbach5278eb82009-12-11 01:42:04 +00003993
Evan Cheng007ea272009-08-12 05:17:19 +00003994 case ARM::tMOVCCr_pseudo: {
Evan Chenga8e29892007-01-19 07:51:42 +00003995 // To "insert" a SELECT_CC instruction, we actually have to insert the
3996 // diamond control-flow pattern. The incoming instruction knows the
3997 // destination vreg to set, the condition code register to branch on, the
3998 // true/false values to select between, and a branch opcode to use.
3999 const BasicBlock *LLVM_BB = BB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +00004000 MachineFunction::iterator It = BB;
Evan Chenga8e29892007-01-19 07:51:42 +00004001 ++It;
4002
4003 // thisMBB:
4004 // ...
4005 // TrueVal = ...
4006 // cmpTY ccX, r1, r2
4007 // bCC copy1MBB
4008 // fallthrough --> copy0MBB
4009 MachineBasicBlock *thisMBB = BB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +00004010 MachineFunction *F = BB->getParent();
4011 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
4012 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
Dan Gohman258c58c2010-07-06 15:49:48 +00004013 F->insert(It, copy0MBB);
4014 F->insert(It, sinkMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00004015
4016 // Transfer the remainder of BB and its successor edges to sinkMBB.
4017 sinkMBB->splice(sinkMBB->begin(), BB,
4018 llvm::next(MachineBasicBlock::iterator(MI)),
4019 BB->end());
4020 sinkMBB->transferSuccessorsAndUpdatePHIs(BB);
4021
Dan Gohman258c58c2010-07-06 15:49:48 +00004022 BB->addSuccessor(copy0MBB);
4023 BB->addSuccessor(sinkMBB);
Dan Gohmanb81c7712010-07-06 15:18:19 +00004024
Dan Gohman14152b42010-07-06 20:24:04 +00004025 BuildMI(BB, dl, TII->get(ARM::tBcc)).addMBB(sinkMBB)
4026 .addImm(MI->getOperand(3).getImm()).addReg(MI->getOperand(4).getReg());
4027
Evan Chenga8e29892007-01-19 07:51:42 +00004028 // copy0MBB:
4029 // %FalseValue = ...
4030 // # fallthrough to sinkMBB
4031 BB = copy0MBB;
4032
4033 // Update machine-CFG edges
4034 BB->addSuccessor(sinkMBB);
4035
4036 // sinkMBB:
4037 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
4038 // ...
4039 BB = sinkMBB;
Dan Gohman14152b42010-07-06 20:24:04 +00004040 BuildMI(*BB, BB->begin(), dl,
4041 TII->get(ARM::PHI), MI->getOperand(0).getReg())
Evan Chenga8e29892007-01-19 07:51:42 +00004042 .addReg(MI->getOperand(1).getReg()).addMBB(copy0MBB)
4043 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
4044
Dan Gohman14152b42010-07-06 20:24:04 +00004045 MI->eraseFromParent(); // The pseudo instruction is gone now.
Evan Chenga8e29892007-01-19 07:51:42 +00004046 return BB;
4047 }
Evan Cheng86198642009-08-07 00:34:42 +00004048
Evan Cheng218977b2010-07-13 19:27:42 +00004049 case ARM::BCCi64:
4050 case ARM::BCCZi64: {
4051 // Compare both parts that make up the double comparison separately for
4052 // equality.
4053 bool RHSisZero = MI->getOpcode() == ARM::BCCZi64;
4054
4055 unsigned LHS1 = MI->getOperand(1).getReg();
4056 unsigned LHS2 = MI->getOperand(2).getReg();
4057 if (RHSisZero) {
4058 AddDefaultPred(BuildMI(BB, dl,
4059 TII->get(isThumb2 ? ARM::t2CMPri : ARM::CMPri))
4060 .addReg(LHS1).addImm(0));
4061 BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2CMPri : ARM::CMPri))
4062 .addReg(LHS2).addImm(0)
4063 .addImm(ARMCC::EQ).addReg(ARM::CPSR);
4064 } else {
4065 unsigned RHS1 = MI->getOperand(3).getReg();
4066 unsigned RHS2 = MI->getOperand(4).getReg();
4067 AddDefaultPred(BuildMI(BB, dl,
4068 TII->get(isThumb2 ? ARM::t2CMPrr : ARM::CMPrr))
4069 .addReg(LHS1).addReg(RHS1));
4070 BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2CMPrr : ARM::CMPrr))
4071 .addReg(LHS2).addReg(RHS2)
4072 .addImm(ARMCC::EQ).addReg(ARM::CPSR);
4073 }
4074
4075 MachineBasicBlock *destMBB = MI->getOperand(RHSisZero ? 3 : 5).getMBB();
4076 MachineBasicBlock *exitMBB = OtherSucc(BB, destMBB);
4077 if (MI->getOperand(0).getImm() == ARMCC::NE)
4078 std::swap(destMBB, exitMBB);
4079
4080 BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2Bcc : ARM::Bcc))
4081 .addMBB(destMBB).addImm(ARMCC::EQ).addReg(ARM::CPSR);
4082 BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2B : ARM::B))
4083 .addMBB(exitMBB);
4084
4085 MI->eraseFromParent(); // The pseudo instruction is gone now.
4086 return BB;
4087 }
Evan Chenga8e29892007-01-19 07:51:42 +00004088 }
4089}
4090
4091//===----------------------------------------------------------------------===//
4092// ARM Optimization Hooks
4093//===----------------------------------------------------------------------===//
4094
Chris Lattnerd1980a52009-03-12 06:52:53 +00004095static
4096SDValue combineSelectAndUse(SDNode *N, SDValue Slct, SDValue OtherOp,
4097 TargetLowering::DAGCombinerInfo &DCI) {
Chris Lattnerd1980a52009-03-12 06:52:53 +00004098 SelectionDAG &DAG = DCI.DAG;
4099 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Owen Andersone50ed302009-08-10 22:56:29 +00004100 EVT VT = N->getValueType(0);
Chris Lattnerd1980a52009-03-12 06:52:53 +00004101 unsigned Opc = N->getOpcode();
4102 bool isSlctCC = Slct.getOpcode() == ISD::SELECT_CC;
4103 SDValue LHS = isSlctCC ? Slct.getOperand(2) : Slct.getOperand(1);
4104 SDValue RHS = isSlctCC ? Slct.getOperand(3) : Slct.getOperand(2);
4105 ISD::CondCode CC = ISD::SETCC_INVALID;
4106
4107 if (isSlctCC) {
4108 CC = cast<CondCodeSDNode>(Slct.getOperand(4))->get();
4109 } else {
4110 SDValue CCOp = Slct.getOperand(0);
4111 if (CCOp.getOpcode() == ISD::SETCC)
4112 CC = cast<CondCodeSDNode>(CCOp.getOperand(2))->get();
4113 }
4114
4115 bool DoXform = false;
4116 bool InvCC = false;
4117 assert ((Opc == ISD::ADD || (Opc == ISD::SUB && Slct == N->getOperand(1))) &&
4118 "Bad input!");
4119
4120 if (LHS.getOpcode() == ISD::Constant &&
4121 cast<ConstantSDNode>(LHS)->isNullValue()) {
4122 DoXform = true;
4123 } else if (CC != ISD::SETCC_INVALID &&
4124 RHS.getOpcode() == ISD::Constant &&
4125 cast<ConstantSDNode>(RHS)->isNullValue()) {
4126 std::swap(LHS, RHS);
4127 SDValue Op0 = Slct.getOperand(0);
Owen Andersone50ed302009-08-10 22:56:29 +00004128 EVT OpVT = isSlctCC ? Op0.getValueType() :
Chris Lattnerd1980a52009-03-12 06:52:53 +00004129 Op0.getOperand(0).getValueType();
4130 bool isInt = OpVT.isInteger();
4131 CC = ISD::getSetCCInverse(CC, isInt);
4132
4133 if (!TLI.isCondCodeLegal(CC, OpVT))
4134 return SDValue(); // Inverse operator isn't legal.
4135
4136 DoXform = true;
4137 InvCC = true;
4138 }
4139
4140 if (DoXform) {
4141 SDValue Result = DAG.getNode(Opc, RHS.getDebugLoc(), VT, OtherOp, RHS);
4142 if (isSlctCC)
4143 return DAG.getSelectCC(N->getDebugLoc(), OtherOp, Result,
4144 Slct.getOperand(0), Slct.getOperand(1), CC);
4145 SDValue CCOp = Slct.getOperand(0);
4146 if (InvCC)
4147 CCOp = DAG.getSetCC(Slct.getDebugLoc(), CCOp.getValueType(),
4148 CCOp.getOperand(0), CCOp.getOperand(1), CC);
4149 return DAG.getNode(ISD::SELECT, N->getDebugLoc(), VT,
4150 CCOp, OtherOp, Result);
4151 }
4152 return SDValue();
4153}
4154
Bob Wilson3d5792a2010-07-29 20:34:14 +00004155/// PerformADDCombineWithOperands - Try DAG combinations for an ADD with
4156/// operands N0 and N1. This is a helper for PerformADDCombine that is
4157/// called with the default operands, and if that fails, with commuted
4158/// operands.
4159static SDValue PerformADDCombineWithOperands(SDNode *N, SDValue N0, SDValue N1,
4160 TargetLowering::DAGCombinerInfo &DCI) {
Chris Lattnerd1980a52009-03-12 06:52:53 +00004161 // fold (add (select cc, 0, c), x) -> (select cc, x, (add, x, c))
4162 if (N0.getOpcode() == ISD::SELECT && N0.getNode()->hasOneUse()) {
4163 SDValue Result = combineSelectAndUse(N, N0, N1, DCI);
4164 if (Result.getNode()) return Result;
4165 }
Chris Lattnerd1980a52009-03-12 06:52:53 +00004166 return SDValue();
4167}
4168
Bob Wilson3d5792a2010-07-29 20:34:14 +00004169/// PerformADDCombine - Target-specific dag combine xforms for ISD::ADD.
4170///
4171static SDValue PerformADDCombine(SDNode *N,
4172 TargetLowering::DAGCombinerInfo &DCI) {
4173 SDValue N0 = N->getOperand(0);
4174 SDValue N1 = N->getOperand(1);
4175
4176 // First try with the default operand order.
4177 SDValue Result = PerformADDCombineWithOperands(N, N0, N1, DCI);
4178 if (Result.getNode())
4179 return Result;
4180
4181 // If that didn't work, try again with the operands commuted.
4182 return PerformADDCombineWithOperands(N, N1, N0, DCI);
4183}
4184
Chris Lattnerd1980a52009-03-12 06:52:53 +00004185/// PerformSUBCombine - Target-specific dag combine xforms for ISD::SUB.
Bob Wilson3d5792a2010-07-29 20:34:14 +00004186///
Chris Lattnerd1980a52009-03-12 06:52:53 +00004187static SDValue PerformSUBCombine(SDNode *N,
4188 TargetLowering::DAGCombinerInfo &DCI) {
Bob Wilson3d5792a2010-07-29 20:34:14 +00004189 SDValue N0 = N->getOperand(0);
4190 SDValue N1 = N->getOperand(1);
Bob Wilson2dc4f542009-03-20 22:42:55 +00004191
Chris Lattnerd1980a52009-03-12 06:52:53 +00004192 // fold (sub x, (select cc, 0, c)) -> (select cc, x, (sub, x, c))
4193 if (N1.getOpcode() == ISD::SELECT && N1.getNode()->hasOneUse()) {
4194 SDValue Result = combineSelectAndUse(N, N1, N0, DCI);
4195 if (Result.getNode()) return Result;
4196 }
Bob Wilson2dc4f542009-03-20 22:42:55 +00004197
Chris Lattnerd1980a52009-03-12 06:52:53 +00004198 return SDValue();
4199}
4200
Anton Korobeynikova9790d72010-05-15 18:16:59 +00004201static SDValue PerformMULCombine(SDNode *N,
4202 TargetLowering::DAGCombinerInfo &DCI,
4203 const ARMSubtarget *Subtarget) {
4204 SelectionDAG &DAG = DCI.DAG;
4205
4206 if (Subtarget->isThumb1Only())
4207 return SDValue();
4208
Anton Korobeynikova9790d72010-05-15 18:16:59 +00004209 if (DCI.isBeforeLegalize() || DCI.isCalledByLegalizer())
4210 return SDValue();
4211
4212 EVT VT = N->getValueType(0);
4213 if (VT != MVT::i32)
4214 return SDValue();
4215
4216 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(1));
4217 if (!C)
4218 return SDValue();
4219
4220 uint64_t MulAmt = C->getZExtValue();
4221 unsigned ShiftAmt = CountTrailingZeros_64(MulAmt);
4222 ShiftAmt = ShiftAmt & (32 - 1);
4223 SDValue V = N->getOperand(0);
4224 DebugLoc DL = N->getDebugLoc();
Anton Korobeynikova9790d72010-05-15 18:16:59 +00004225
Anton Korobeynikov4878b842010-05-16 08:54:20 +00004226 SDValue Res;
4227 MulAmt >>= ShiftAmt;
4228 if (isPowerOf2_32(MulAmt - 1)) {
4229 // (mul x, 2^N + 1) => (add (shl x, N), x)
4230 Res = DAG.getNode(ISD::ADD, DL, VT,
4231 V, DAG.getNode(ISD::SHL, DL, VT,
4232 V, DAG.getConstant(Log2_32(MulAmt-1),
4233 MVT::i32)));
4234 } else if (isPowerOf2_32(MulAmt + 1)) {
4235 // (mul x, 2^N - 1) => (sub (shl x, N), x)
4236 Res = DAG.getNode(ISD::SUB, DL, VT,
4237 DAG.getNode(ISD::SHL, DL, VT,
4238 V, DAG.getConstant(Log2_32(MulAmt+1),
4239 MVT::i32)),
4240 V);
4241 } else
Anton Korobeynikova9790d72010-05-15 18:16:59 +00004242 return SDValue();
Anton Korobeynikov4878b842010-05-16 08:54:20 +00004243
4244 if (ShiftAmt != 0)
4245 Res = DAG.getNode(ISD::SHL, DL, VT, Res,
4246 DAG.getConstant(ShiftAmt, MVT::i32));
Anton Korobeynikova9790d72010-05-15 18:16:59 +00004247
4248 // Do not add new nodes to DAG combiner worklist.
Anton Korobeynikov4878b842010-05-16 08:54:20 +00004249 DCI.CombineTo(N, Res, false);
Anton Korobeynikova9790d72010-05-15 18:16:59 +00004250 return SDValue();
4251}
4252
Jim Grosbach469bbdb2010-07-16 23:05:05 +00004253/// PerformORCombine - Target-specific dag combine xforms for ISD::OR
4254static SDValue PerformORCombine(SDNode *N,
4255 TargetLowering::DAGCombinerInfo &DCI,
4256 const ARMSubtarget *Subtarget) {
Jim Grosbach54238562010-07-17 03:30:54 +00004257 // Try to use the ARM/Thumb2 BFI (bitfield insert) instruction when
4258 // reasonable.
4259
Jim Grosbach469bbdb2010-07-16 23:05:05 +00004260 // BFI is only available on V6T2+
4261 if (Subtarget->isThumb1Only() || !Subtarget->hasV6T2Ops())
4262 return SDValue();
4263
4264 SelectionDAG &DAG = DCI.DAG;
4265 SDValue N0 = N->getOperand(0), N1 = N->getOperand(1);
Jim Grosbach54238562010-07-17 03:30:54 +00004266 DebugLoc DL = N->getDebugLoc();
4267 // 1) or (and A, mask), val => ARMbfi A, val, mask
4268 // iff (val & mask) == val
4269 //
4270 // 2) or (and A, mask), (and B, mask2) => ARMbfi A, (lsr B, amt), mask
4271 // 2a) iff isBitFieldInvertedMask(mask) && isBitFieldInvertedMask(~mask2)
4272 // && CountPopulation_32(mask) == CountPopulation_32(~mask2)
4273 // 2b) iff isBitFieldInvertedMask(~mask) && isBitFieldInvertedMask(mask2)
4274 // && CountPopulation_32(mask) == CountPopulation_32(~mask2)
4275 // (i.e., copy a bitfield value into another bitfield of the same width)
4276 if (N0.getOpcode() != ISD::AND)
Jim Grosbach469bbdb2010-07-16 23:05:05 +00004277 return SDValue();
4278
4279 EVT VT = N->getValueType(0);
4280 if (VT != MVT::i32)
4281 return SDValue();
4282
Jim Grosbach54238562010-07-17 03:30:54 +00004283
Jim Grosbach469bbdb2010-07-16 23:05:05 +00004284 // The value and the mask need to be constants so we can verify this is
4285 // actually a bitfield set. If the mask is 0xffff, we can do better
4286 // via a movt instruction, so don't use BFI in that case.
4287 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N0.getOperand(1));
4288 if (!C)
4289 return SDValue();
4290 unsigned Mask = C->getZExtValue();
4291 if (Mask == 0xffff)
4292 return SDValue();
Jim Grosbach54238562010-07-17 03:30:54 +00004293 SDValue Res;
4294 // Case (1): or (and A, mask), val => ARMbfi A, val, mask
4295 if ((C = dyn_cast<ConstantSDNode>(N1))) {
4296 unsigned Val = C->getZExtValue();
4297 if (!ARM::isBitFieldInvertedMask(Mask) || (Val & ~Mask) != Val)
4298 return SDValue();
4299 Val >>= CountTrailingZeros_32(~Mask);
Jim Grosbach469bbdb2010-07-16 23:05:05 +00004300
Jim Grosbach54238562010-07-17 03:30:54 +00004301 Res = DAG.getNode(ARMISD::BFI, DL, VT, N0.getOperand(0),
4302 DAG.getConstant(Val, MVT::i32),
4303 DAG.getConstant(Mask, MVT::i32));
Jim Grosbach469bbdb2010-07-16 23:05:05 +00004304
Jim Grosbach54238562010-07-17 03:30:54 +00004305 // Do not add new nodes to DAG combiner worklist.
4306 DCI.CombineTo(N, Res, false);
4307 } else if (N1.getOpcode() == ISD::AND) {
4308 // case (2) or (and A, mask), (and B, mask2) => ARMbfi A, (lsr B, amt), mask
4309 C = dyn_cast<ConstantSDNode>(N1.getOperand(1));
4310 if (!C)
4311 return SDValue();
4312 unsigned Mask2 = C->getZExtValue();
4313
4314 if (ARM::isBitFieldInvertedMask(Mask) &&
4315 ARM::isBitFieldInvertedMask(~Mask2) &&
4316 (CountPopulation_32(Mask) == CountPopulation_32(~Mask2))) {
4317 // The pack halfword instruction works better for masks that fit it,
4318 // so use that when it's available.
4319 if (Subtarget->hasT2ExtractPack() &&
4320 (Mask == 0xffff || Mask == 0xffff0000))
4321 return SDValue();
4322 // 2a
4323 unsigned lsb = CountTrailingZeros_32(Mask2);
4324 Res = DAG.getNode(ISD::SRL, DL, VT, N1.getOperand(0),
4325 DAG.getConstant(lsb, MVT::i32));
4326 Res = DAG.getNode(ARMISD::BFI, DL, VT, N0.getOperand(0), Res,
4327 DAG.getConstant(Mask, MVT::i32));
4328 // Do not add new nodes to DAG combiner worklist.
4329 DCI.CombineTo(N, Res, false);
4330 } else if (ARM::isBitFieldInvertedMask(~Mask) &&
4331 ARM::isBitFieldInvertedMask(Mask2) &&
4332 (CountPopulation_32(~Mask) == CountPopulation_32(Mask2))) {
4333 // The pack halfword instruction works better for masks that fit it,
4334 // so use that when it's available.
4335 if (Subtarget->hasT2ExtractPack() &&
4336 (Mask2 == 0xffff || Mask2 == 0xffff0000))
4337 return SDValue();
4338 // 2b
4339 unsigned lsb = CountTrailingZeros_32(Mask);
4340 Res = DAG.getNode(ISD::SRL, DL, VT, N0.getOperand(0),
4341 DAG.getConstant(lsb, MVT::i32));
4342 Res = DAG.getNode(ARMISD::BFI, DL, VT, N1.getOperand(0), Res,
4343 DAG.getConstant(Mask2, MVT::i32));
4344 // Do not add new nodes to DAG combiner worklist.
4345 DCI.CombineTo(N, Res, false);
4346 }
4347 }
Jim Grosbach469bbdb2010-07-16 23:05:05 +00004348
4349 return SDValue();
4350}
4351
Bob Wilson0b8ccb82010-09-22 22:09:21 +00004352/// PerformVMOVRRDCombine - Target-specific dag combine xforms for
4353/// ARMISD::VMOVRRD.
4354static SDValue PerformVMOVRRDCombine(SDNode *N,
4355 TargetLowering::DAGCombinerInfo &DCI) {
4356 // vmovrrd(vmovdrr x, y) -> x,y
4357 SDValue InDouble = N->getOperand(0);
4358 if (InDouble.getOpcode() == ARMISD::VMOVDRR)
4359 return DCI.CombineTo(N, InDouble.getOperand(0), InDouble.getOperand(1));
4360 return SDValue();
4361}
4362
4363/// PerformVMOVDRRCombine - Target-specific dag combine xforms for
4364/// ARMISD::VMOVDRR. This is also used for BUILD_VECTORs with 2 operands.
4365static SDValue PerformVMOVDRRCombine(SDNode *N, SelectionDAG &DAG) {
4366 // N=vmovrrd(X); vmovdrr(N:0, N:1) -> bit_convert(X)
4367 SDValue Op0 = N->getOperand(0);
4368 SDValue Op1 = N->getOperand(1);
4369 if (Op0.getOpcode() == ISD::BIT_CONVERT)
4370 Op0 = Op0.getOperand(0);
4371 if (Op1.getOpcode() == ISD::BIT_CONVERT)
4372 Op1 = Op1.getOperand(0);
4373 if (Op0.getOpcode() == ARMISD::VMOVRRD &&
4374 Op0.getNode() == Op1.getNode() &&
4375 Op0.getResNo() == 0 && Op1.getResNo() == 1)
4376 return DAG.getNode(ISD::BIT_CONVERT, N->getDebugLoc(),
4377 N->getValueType(0), Op0.getOperand(0));
4378 return SDValue();
4379}
4380
Bob Wilson75f02882010-09-17 22:59:05 +00004381/// PerformBUILD_VECTORCombine - Target-specific dag combine xforms for
4382/// ISD::BUILD_VECTOR.
4383static SDValue PerformBUILD_VECTORCombine(SDNode *N, SelectionDAG &DAG) {
4384 // build_vector(N=ARMISD::VMOVRRD(X), N:1) -> bit_convert(X):
4385 // VMOVRRD is introduced when legalizing i64 types. It forces the i64 value
4386 // into a pair of GPRs, which is fine when the value is used as a scalar,
4387 // but if the i64 value is converted to a vector, we need to undo the VMOVRRD.
Bob Wilson0b8ccb82010-09-22 22:09:21 +00004388 if (N->getNumOperands() == 2)
4389 return PerformVMOVDRRCombine(N, DAG);
Bob Wilson75f02882010-09-17 22:59:05 +00004390
4391 return SDValue();
4392}
4393
Bob Wilson9e82bf12010-07-14 01:22:12 +00004394/// PerformVDUPLANECombine - Target-specific dag combine xforms for
4395/// ARMISD::VDUPLANE.
Bob Wilsonb68987e2010-09-22 22:27:30 +00004396static SDValue PerformVDUPLANECombine(SDNode *N, SelectionDAG &DAG) {
Bob Wilson7e3f0d22010-07-14 06:31:50 +00004397 // If the source is already a VMOVIMM or VMVNIMM splat, the VDUPLANE is
4398 // redundant.
Bob Wilson9e82bf12010-07-14 01:22:12 +00004399 SDValue Op = N->getOperand(0);
4400 EVT VT = N->getValueType(0);
4401
4402 // Ignore bit_converts.
4403 while (Op.getOpcode() == ISD::BIT_CONVERT)
4404 Op = Op.getOperand(0);
Bob Wilson7e3f0d22010-07-14 06:31:50 +00004405 if (Op.getOpcode() != ARMISD::VMOVIMM && Op.getOpcode() != ARMISD::VMVNIMM)
Bob Wilson9e82bf12010-07-14 01:22:12 +00004406 return SDValue();
4407
4408 // Make sure the VMOV element size is not bigger than the VDUPLANE elements.
4409 unsigned EltSize = Op.getValueType().getVectorElementType().getSizeInBits();
4410 // The canonical VMOV for a zero vector uses a 32-bit element size.
4411 unsigned Imm = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
4412 unsigned EltBits;
4413 if (ARM_AM::decodeNEONModImm(Imm, EltBits) == 0)
4414 EltSize = 8;
4415 if (EltSize > VT.getVectorElementType().getSizeInBits())
4416 return SDValue();
4417
Bob Wilsonb68987e2010-09-22 22:27:30 +00004418 return DAG.getNode(ISD::BIT_CONVERT, N->getDebugLoc(), VT, Op);
Bob Wilson9e82bf12010-07-14 01:22:12 +00004419}
4420
Bob Wilson5bafff32009-06-22 23:27:02 +00004421/// getVShiftImm - Check if this is a valid build_vector for the immediate
4422/// operand of a vector shift operation, where all the elements of the
4423/// build_vector must have the same constant integer value.
4424static bool getVShiftImm(SDValue Op, unsigned ElementBits, int64_t &Cnt) {
4425 // Ignore bit_converts.
4426 while (Op.getOpcode() == ISD::BIT_CONVERT)
4427 Op = Op.getOperand(0);
4428 BuildVectorSDNode *BVN = dyn_cast<BuildVectorSDNode>(Op.getNode());
4429 APInt SplatBits, SplatUndef;
4430 unsigned SplatBitSize;
4431 bool HasAnyUndefs;
4432 if (! BVN || ! BVN->isConstantSplat(SplatBits, SplatUndef, SplatBitSize,
4433 HasAnyUndefs, ElementBits) ||
4434 SplatBitSize > ElementBits)
4435 return false;
4436 Cnt = SplatBits.getSExtValue();
4437 return true;
4438}
4439
4440/// isVShiftLImm - Check if this is a valid build_vector for the immediate
4441/// operand of a vector shift left operation. That value must be in the range:
4442/// 0 <= Value < ElementBits for a left shift; or
4443/// 0 <= Value <= ElementBits for a long left shift.
Owen Andersone50ed302009-08-10 22:56:29 +00004444static bool isVShiftLImm(SDValue Op, EVT VT, bool isLong, int64_t &Cnt) {
Bob Wilson5bafff32009-06-22 23:27:02 +00004445 assert(VT.isVector() && "vector shift count is not a vector type");
4446 unsigned ElementBits = VT.getVectorElementType().getSizeInBits();
4447 if (! getVShiftImm(Op, ElementBits, Cnt))
4448 return false;
4449 return (Cnt >= 0 && (isLong ? Cnt-1 : Cnt) < ElementBits);
4450}
4451
4452/// isVShiftRImm - Check if this is a valid build_vector for the immediate
4453/// operand of a vector shift right operation. For a shift opcode, the value
4454/// is positive, but for an intrinsic the value count must be negative. The
4455/// absolute value must be in the range:
4456/// 1 <= |Value| <= ElementBits for a right shift; or
4457/// 1 <= |Value| <= ElementBits/2 for a narrow right shift.
Owen Andersone50ed302009-08-10 22:56:29 +00004458static bool isVShiftRImm(SDValue Op, EVT VT, bool isNarrow, bool isIntrinsic,
Bob Wilson5bafff32009-06-22 23:27:02 +00004459 int64_t &Cnt) {
4460 assert(VT.isVector() && "vector shift count is not a vector type");
4461 unsigned ElementBits = VT.getVectorElementType().getSizeInBits();
4462 if (! getVShiftImm(Op, ElementBits, Cnt))
4463 return false;
4464 if (isIntrinsic)
4465 Cnt = -Cnt;
4466 return (Cnt >= 1 && Cnt <= (isNarrow ? ElementBits/2 : ElementBits));
4467}
4468
4469/// PerformIntrinsicCombine - ARM-specific DAG combining for intrinsics.
4470static SDValue PerformIntrinsicCombine(SDNode *N, SelectionDAG &DAG) {
4471 unsigned IntNo = cast<ConstantSDNode>(N->getOperand(0))->getZExtValue();
4472 switch (IntNo) {
4473 default:
4474 // Don't do anything for most intrinsics.
4475 break;
4476
4477 // Vector shifts: check for immediate versions and lower them.
4478 // Note: This is done during DAG combining instead of DAG legalizing because
4479 // the build_vectors for 64-bit vector element shift counts are generally
4480 // not legal, and it is hard to see their values after they get legalized to
4481 // loads from a constant pool.
4482 case Intrinsic::arm_neon_vshifts:
4483 case Intrinsic::arm_neon_vshiftu:
4484 case Intrinsic::arm_neon_vshiftls:
4485 case Intrinsic::arm_neon_vshiftlu:
4486 case Intrinsic::arm_neon_vshiftn:
4487 case Intrinsic::arm_neon_vrshifts:
4488 case Intrinsic::arm_neon_vrshiftu:
4489 case Intrinsic::arm_neon_vrshiftn:
4490 case Intrinsic::arm_neon_vqshifts:
4491 case Intrinsic::arm_neon_vqshiftu:
4492 case Intrinsic::arm_neon_vqshiftsu:
4493 case Intrinsic::arm_neon_vqshiftns:
4494 case Intrinsic::arm_neon_vqshiftnu:
4495 case Intrinsic::arm_neon_vqshiftnsu:
4496 case Intrinsic::arm_neon_vqrshiftns:
4497 case Intrinsic::arm_neon_vqrshiftnu:
4498 case Intrinsic::arm_neon_vqrshiftnsu: {
Owen Andersone50ed302009-08-10 22:56:29 +00004499 EVT VT = N->getOperand(1).getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00004500 int64_t Cnt;
4501 unsigned VShiftOpc = 0;
4502
4503 switch (IntNo) {
4504 case Intrinsic::arm_neon_vshifts:
4505 case Intrinsic::arm_neon_vshiftu:
4506 if (isVShiftLImm(N->getOperand(2), VT, false, Cnt)) {
4507 VShiftOpc = ARMISD::VSHL;
4508 break;
4509 }
4510 if (isVShiftRImm(N->getOperand(2), VT, false, true, Cnt)) {
4511 VShiftOpc = (IntNo == Intrinsic::arm_neon_vshifts ?
4512 ARMISD::VSHRs : ARMISD::VSHRu);
4513 break;
4514 }
4515 return SDValue();
4516
4517 case Intrinsic::arm_neon_vshiftls:
4518 case Intrinsic::arm_neon_vshiftlu:
4519 if (isVShiftLImm(N->getOperand(2), VT, true, Cnt))
4520 break;
Torok Edwinc23197a2009-07-14 16:55:14 +00004521 llvm_unreachable("invalid shift count for vshll intrinsic");
Bob Wilson5bafff32009-06-22 23:27:02 +00004522
4523 case Intrinsic::arm_neon_vrshifts:
4524 case Intrinsic::arm_neon_vrshiftu:
4525 if (isVShiftRImm(N->getOperand(2), VT, false, true, Cnt))
4526 break;
4527 return SDValue();
4528
4529 case Intrinsic::arm_neon_vqshifts:
4530 case Intrinsic::arm_neon_vqshiftu:
4531 if (isVShiftLImm(N->getOperand(2), VT, false, Cnt))
4532 break;
4533 return SDValue();
4534
4535 case Intrinsic::arm_neon_vqshiftsu:
4536 if (isVShiftLImm(N->getOperand(2), VT, false, Cnt))
4537 break;
Torok Edwinc23197a2009-07-14 16:55:14 +00004538 llvm_unreachable("invalid shift count for vqshlu intrinsic");
Bob Wilson5bafff32009-06-22 23:27:02 +00004539
4540 case Intrinsic::arm_neon_vshiftn:
4541 case Intrinsic::arm_neon_vrshiftn:
4542 case Intrinsic::arm_neon_vqshiftns:
4543 case Intrinsic::arm_neon_vqshiftnu:
4544 case Intrinsic::arm_neon_vqshiftnsu:
4545 case Intrinsic::arm_neon_vqrshiftns:
4546 case Intrinsic::arm_neon_vqrshiftnu:
4547 case Intrinsic::arm_neon_vqrshiftnsu:
4548 // Narrowing shifts require an immediate right shift.
4549 if (isVShiftRImm(N->getOperand(2), VT, true, true, Cnt))
4550 break;
Jim Grosbach18f30e62010-06-02 21:53:11 +00004551 llvm_unreachable("invalid shift count for narrowing vector shift "
4552 "intrinsic");
Bob Wilson5bafff32009-06-22 23:27:02 +00004553
4554 default:
Torok Edwinc23197a2009-07-14 16:55:14 +00004555 llvm_unreachable("unhandled vector shift");
Bob Wilson5bafff32009-06-22 23:27:02 +00004556 }
4557
4558 switch (IntNo) {
4559 case Intrinsic::arm_neon_vshifts:
4560 case Intrinsic::arm_neon_vshiftu:
4561 // Opcode already set above.
4562 break;
4563 case Intrinsic::arm_neon_vshiftls:
4564 case Intrinsic::arm_neon_vshiftlu:
4565 if (Cnt == VT.getVectorElementType().getSizeInBits())
4566 VShiftOpc = ARMISD::VSHLLi;
4567 else
4568 VShiftOpc = (IntNo == Intrinsic::arm_neon_vshiftls ?
4569 ARMISD::VSHLLs : ARMISD::VSHLLu);
4570 break;
4571 case Intrinsic::arm_neon_vshiftn:
4572 VShiftOpc = ARMISD::VSHRN; break;
4573 case Intrinsic::arm_neon_vrshifts:
4574 VShiftOpc = ARMISD::VRSHRs; break;
4575 case Intrinsic::arm_neon_vrshiftu:
4576 VShiftOpc = ARMISD::VRSHRu; break;
4577 case Intrinsic::arm_neon_vrshiftn:
4578 VShiftOpc = ARMISD::VRSHRN; break;
4579 case Intrinsic::arm_neon_vqshifts:
4580 VShiftOpc = ARMISD::VQSHLs; break;
4581 case Intrinsic::arm_neon_vqshiftu:
4582 VShiftOpc = ARMISD::VQSHLu; break;
4583 case Intrinsic::arm_neon_vqshiftsu:
4584 VShiftOpc = ARMISD::VQSHLsu; break;
4585 case Intrinsic::arm_neon_vqshiftns:
4586 VShiftOpc = ARMISD::VQSHRNs; break;
4587 case Intrinsic::arm_neon_vqshiftnu:
4588 VShiftOpc = ARMISD::VQSHRNu; break;
4589 case Intrinsic::arm_neon_vqshiftnsu:
4590 VShiftOpc = ARMISD::VQSHRNsu; break;
4591 case Intrinsic::arm_neon_vqrshiftns:
4592 VShiftOpc = ARMISD::VQRSHRNs; break;
4593 case Intrinsic::arm_neon_vqrshiftnu:
4594 VShiftOpc = ARMISD::VQRSHRNu; break;
4595 case Intrinsic::arm_neon_vqrshiftnsu:
4596 VShiftOpc = ARMISD::VQRSHRNsu; break;
4597 }
4598
4599 return DAG.getNode(VShiftOpc, N->getDebugLoc(), N->getValueType(0),
Owen Anderson825b72b2009-08-11 20:47:22 +00004600 N->getOperand(1), DAG.getConstant(Cnt, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00004601 }
4602
4603 case Intrinsic::arm_neon_vshiftins: {
Owen Andersone50ed302009-08-10 22:56:29 +00004604 EVT VT = N->getOperand(1).getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00004605 int64_t Cnt;
4606 unsigned VShiftOpc = 0;
4607
4608 if (isVShiftLImm(N->getOperand(3), VT, false, Cnt))
4609 VShiftOpc = ARMISD::VSLI;
4610 else if (isVShiftRImm(N->getOperand(3), VT, false, true, Cnt))
4611 VShiftOpc = ARMISD::VSRI;
4612 else {
Torok Edwinc23197a2009-07-14 16:55:14 +00004613 llvm_unreachable("invalid shift count for vsli/vsri intrinsic");
Bob Wilson5bafff32009-06-22 23:27:02 +00004614 }
4615
4616 return DAG.getNode(VShiftOpc, N->getDebugLoc(), N->getValueType(0),
4617 N->getOperand(1), N->getOperand(2),
Owen Anderson825b72b2009-08-11 20:47:22 +00004618 DAG.getConstant(Cnt, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00004619 }
4620
4621 case Intrinsic::arm_neon_vqrshifts:
4622 case Intrinsic::arm_neon_vqrshiftu:
4623 // No immediate versions of these to check for.
4624 break;
4625 }
4626
4627 return SDValue();
4628}
4629
4630/// PerformShiftCombine - Checks for immediate versions of vector shifts and
4631/// lowers them. As with the vector shift intrinsics, this is done during DAG
4632/// combining instead of DAG legalizing because the build_vectors for 64-bit
4633/// vector element shift counts are generally not legal, and it is hard to see
4634/// their values after they get legalized to loads from a constant pool.
4635static SDValue PerformShiftCombine(SDNode *N, SelectionDAG &DAG,
4636 const ARMSubtarget *ST) {
Owen Andersone50ed302009-08-10 22:56:29 +00004637 EVT VT = N->getValueType(0);
Bob Wilson5bafff32009-06-22 23:27:02 +00004638
4639 // Nothing to be done for scalar shifts.
4640 if (! VT.isVector())
4641 return SDValue();
4642
4643 assert(ST->hasNEON() && "unexpected vector shift");
4644 int64_t Cnt;
4645
4646 switch (N->getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00004647 default: llvm_unreachable("unexpected shift opcode");
Bob Wilson5bafff32009-06-22 23:27:02 +00004648
4649 case ISD::SHL:
4650 if (isVShiftLImm(N->getOperand(1), VT, false, Cnt))
4651 return DAG.getNode(ARMISD::VSHL, N->getDebugLoc(), VT, N->getOperand(0),
Owen Anderson825b72b2009-08-11 20:47:22 +00004652 DAG.getConstant(Cnt, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00004653 break;
4654
4655 case ISD::SRA:
4656 case ISD::SRL:
4657 if (isVShiftRImm(N->getOperand(1), VT, false, false, Cnt)) {
4658 unsigned VShiftOpc = (N->getOpcode() == ISD::SRA ?
4659 ARMISD::VSHRs : ARMISD::VSHRu);
4660 return DAG.getNode(VShiftOpc, N->getDebugLoc(), VT, N->getOperand(0),
Owen Anderson825b72b2009-08-11 20:47:22 +00004661 DAG.getConstant(Cnt, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00004662 }
4663 }
4664 return SDValue();
4665}
4666
4667/// PerformExtendCombine - Target-specific DAG combining for ISD::SIGN_EXTEND,
4668/// ISD::ZERO_EXTEND, and ISD::ANY_EXTEND.
4669static SDValue PerformExtendCombine(SDNode *N, SelectionDAG &DAG,
4670 const ARMSubtarget *ST) {
4671 SDValue N0 = N->getOperand(0);
4672
4673 // Check for sign- and zero-extensions of vector extract operations of 8-
4674 // and 16-bit vector elements. NEON supports these directly. They are
4675 // handled during DAG combining because type legalization will promote them
4676 // to 32-bit types and it is messy to recognize the operations after that.
4677 if (ST->hasNEON() && N0.getOpcode() == ISD::EXTRACT_VECTOR_ELT) {
4678 SDValue Vec = N0.getOperand(0);
4679 SDValue Lane = N0.getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +00004680 EVT VT = N->getValueType(0);
4681 EVT EltVT = N0.getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00004682 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
4683
Owen Anderson825b72b2009-08-11 20:47:22 +00004684 if (VT == MVT::i32 &&
4685 (EltVT == MVT::i8 || EltVT == MVT::i16) &&
Bob Wilson5bafff32009-06-22 23:27:02 +00004686 TLI.isTypeLegal(Vec.getValueType())) {
4687
4688 unsigned Opc = 0;
4689 switch (N->getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00004690 default: llvm_unreachable("unexpected opcode");
Bob Wilson5bafff32009-06-22 23:27:02 +00004691 case ISD::SIGN_EXTEND:
4692 Opc = ARMISD::VGETLANEs;
4693 break;
4694 case ISD::ZERO_EXTEND:
4695 case ISD::ANY_EXTEND:
4696 Opc = ARMISD::VGETLANEu;
4697 break;
4698 }
4699 return DAG.getNode(Opc, N->getDebugLoc(), VT, Vec, Lane);
4700 }
4701 }
4702
4703 return SDValue();
4704}
4705
Bob Wilson9f6c4c12010-02-18 06:05:53 +00004706/// PerformSELECT_CCCombine - Target-specific DAG combining for ISD::SELECT_CC
4707/// to match f32 max/min patterns to use NEON vmax/vmin instructions.
4708static SDValue PerformSELECT_CCCombine(SDNode *N, SelectionDAG &DAG,
4709 const ARMSubtarget *ST) {
4710 // If the target supports NEON, try to use vmax/vmin instructions for f32
Evan Cheng60108e92010-07-15 22:07:12 +00004711 // selects like "x < y ? x : y". Unless the NoNaNsFPMath option is set,
Bob Wilson9f6c4c12010-02-18 06:05:53 +00004712 // be careful about NaNs: NEON's vmax/vmin return NaN if either operand is
4713 // a NaN; only do the transformation when it matches that behavior.
4714
4715 // For now only do this when using NEON for FP operations; if using VFP, it
4716 // is not obvious that the benefit outweighs the cost of switching to the
4717 // NEON pipeline.
4718 if (!ST->hasNEON() || !ST->useNEONForSinglePrecisionFP() ||
4719 N->getValueType(0) != MVT::f32)
4720 return SDValue();
4721
4722 SDValue CondLHS = N->getOperand(0);
4723 SDValue CondRHS = N->getOperand(1);
4724 SDValue LHS = N->getOperand(2);
4725 SDValue RHS = N->getOperand(3);
4726 ISD::CondCode CC = cast<CondCodeSDNode>(N->getOperand(4))->get();
4727
4728 unsigned Opcode = 0;
4729 bool IsReversed;
Bob Wilsone742bb52010-02-24 22:15:53 +00004730 if (DAG.isEqualTo(LHS, CondLHS) && DAG.isEqualTo(RHS, CondRHS)) {
Bob Wilson9f6c4c12010-02-18 06:05:53 +00004731 IsReversed = false; // x CC y ? x : y
Bob Wilsone742bb52010-02-24 22:15:53 +00004732 } else if (DAG.isEqualTo(LHS, CondRHS) && DAG.isEqualTo(RHS, CondLHS)) {
Bob Wilson9f6c4c12010-02-18 06:05:53 +00004733 IsReversed = true ; // x CC y ? y : x
4734 } else {
4735 return SDValue();
4736 }
4737
Bob Wilsone742bb52010-02-24 22:15:53 +00004738 bool IsUnordered;
Bob Wilson9f6c4c12010-02-18 06:05:53 +00004739 switch (CC) {
4740 default: break;
4741 case ISD::SETOLT:
4742 case ISD::SETOLE:
4743 case ISD::SETLT:
4744 case ISD::SETLE:
Bob Wilson9f6c4c12010-02-18 06:05:53 +00004745 case ISD::SETULT:
4746 case ISD::SETULE:
Bob Wilsone742bb52010-02-24 22:15:53 +00004747 // If LHS is NaN, an ordered comparison will be false and the result will
4748 // be the RHS, but vmin(NaN, RHS) = NaN. Avoid this by checking that LHS
4749 // != NaN. Likewise, for unordered comparisons, check for RHS != NaN.
4750 IsUnordered = (CC == ISD::SETULT || CC == ISD::SETULE);
4751 if (!DAG.isKnownNeverNaN(IsUnordered ? RHS : LHS))
4752 break;
4753 // For less-than-or-equal comparisons, "+0 <= -0" will be true but vmin
4754 // will return -0, so vmin can only be used for unsafe math or if one of
4755 // the operands is known to be nonzero.
4756 if ((CC == ISD::SETLE || CC == ISD::SETOLE || CC == ISD::SETULE) &&
4757 !UnsafeFPMath &&
4758 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS)))
4759 break;
4760 Opcode = IsReversed ? ARMISD::FMAX : ARMISD::FMIN;
Bob Wilson9f6c4c12010-02-18 06:05:53 +00004761 break;
4762
4763 case ISD::SETOGT:
4764 case ISD::SETOGE:
4765 case ISD::SETGT:
4766 case ISD::SETGE:
Bob Wilson9f6c4c12010-02-18 06:05:53 +00004767 case ISD::SETUGT:
4768 case ISD::SETUGE:
Bob Wilsone742bb52010-02-24 22:15:53 +00004769 // If LHS is NaN, an ordered comparison will be false and the result will
4770 // be the RHS, but vmax(NaN, RHS) = NaN. Avoid this by checking that LHS
4771 // != NaN. Likewise, for unordered comparisons, check for RHS != NaN.
4772 IsUnordered = (CC == ISD::SETUGT || CC == ISD::SETUGE);
4773 if (!DAG.isKnownNeverNaN(IsUnordered ? RHS : LHS))
4774 break;
4775 // For greater-than-or-equal comparisons, "-0 >= +0" will be true but vmax
4776 // will return +0, so vmax can only be used for unsafe math or if one of
4777 // the operands is known to be nonzero.
4778 if ((CC == ISD::SETGE || CC == ISD::SETOGE || CC == ISD::SETUGE) &&
4779 !UnsafeFPMath &&
4780 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS)))
4781 break;
4782 Opcode = IsReversed ? ARMISD::FMIN : ARMISD::FMAX;
Bob Wilson9f6c4c12010-02-18 06:05:53 +00004783 break;
4784 }
4785
4786 if (!Opcode)
4787 return SDValue();
4788 return DAG.getNode(Opcode, N->getDebugLoc(), N->getValueType(0), LHS, RHS);
4789}
4790
Dan Gohman475871a2008-07-27 21:46:04 +00004791SDValue ARMTargetLowering::PerformDAGCombine(SDNode *N,
Bob Wilson2dc4f542009-03-20 22:42:55 +00004792 DAGCombinerInfo &DCI) const {
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +00004793 switch (N->getOpcode()) {
4794 default: break;
Bob Wilson9f6c4c12010-02-18 06:05:53 +00004795 case ISD::ADD: return PerformADDCombine(N, DCI);
4796 case ISD::SUB: return PerformSUBCombine(N, DCI);
Anton Korobeynikova9790d72010-05-15 18:16:59 +00004797 case ISD::MUL: return PerformMULCombine(N, DCI, Subtarget);
Jim Grosbach469bbdb2010-07-16 23:05:05 +00004798 case ISD::OR: return PerformORCombine(N, DCI, Subtarget);
Jim Grosbache5165492009-11-09 00:11:35 +00004799 case ARMISD::VMOVRRD: return PerformVMOVRRDCombine(N, DCI);
Bob Wilson0b8ccb82010-09-22 22:09:21 +00004800 case ARMISD::VMOVDRR: return PerformVMOVDRRCombine(N, DCI.DAG);
4801 case ISD::BUILD_VECTOR: return PerformBUILD_VECTORCombine(N, DCI.DAG);
Bob Wilsonb68987e2010-09-22 22:27:30 +00004802 case ARMISD::VDUPLANE: return PerformVDUPLANECombine(N, DCI.DAG);
Bob Wilson9f6c4c12010-02-18 06:05:53 +00004803 case ISD::INTRINSIC_WO_CHAIN: return PerformIntrinsicCombine(N, DCI.DAG);
Bob Wilson5bafff32009-06-22 23:27:02 +00004804 case ISD::SHL:
4805 case ISD::SRA:
Bob Wilson9f6c4c12010-02-18 06:05:53 +00004806 case ISD::SRL: return PerformShiftCombine(N, DCI.DAG, Subtarget);
Bob Wilson5bafff32009-06-22 23:27:02 +00004807 case ISD::SIGN_EXTEND:
4808 case ISD::ZERO_EXTEND:
Bob Wilson9f6c4c12010-02-18 06:05:53 +00004809 case ISD::ANY_EXTEND: return PerformExtendCombine(N, DCI.DAG, Subtarget);
4810 case ISD::SELECT_CC: return PerformSELECT_CCCombine(N, DCI.DAG, Subtarget);
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +00004811 }
Dan Gohman475871a2008-07-27 21:46:04 +00004812 return SDValue();
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +00004813}
4814
Bill Wendlingaf566342009-08-15 21:21:19 +00004815bool ARMTargetLowering::allowsUnalignedMemoryAccesses(EVT VT) const {
4816 if (!Subtarget->hasV6Ops())
4817 // Pre-v6 does not support unaligned mem access.
4818 return false;
Bob Wilson86fe66d2010-06-25 04:12:31 +00004819
4820 // v6+ may or may not support unaligned mem access depending on the system
4821 // configuration.
4822 // FIXME: This is pretty conservative. Should we provide cmdline option to
4823 // control the behaviour?
4824 if (!Subtarget->isTargetDarwin())
4825 return false;
Bill Wendlingaf566342009-08-15 21:21:19 +00004826
4827 switch (VT.getSimpleVT().SimpleTy) {
4828 default:
4829 return false;
4830 case MVT::i8:
4831 case MVT::i16:
4832 case MVT::i32:
4833 return true;
4834 // FIXME: VLD1 etc with standard alignment is legal.
4835 }
4836}
4837
Evan Chenge6c835f2009-08-14 20:09:37 +00004838static bool isLegalT1AddressImmediate(int64_t V, EVT VT) {
4839 if (V < 0)
4840 return false;
4841
4842 unsigned Scale = 1;
4843 switch (VT.getSimpleVT().SimpleTy) {
4844 default: return false;
4845 case MVT::i1:
4846 case MVT::i8:
4847 // Scale == 1;
4848 break;
4849 case MVT::i16:
4850 // Scale == 2;
4851 Scale = 2;
4852 break;
4853 case MVT::i32:
4854 // Scale == 4;
4855 Scale = 4;
4856 break;
4857 }
4858
4859 if ((V & (Scale - 1)) != 0)
4860 return false;
4861 V /= Scale;
4862 return V == (V & ((1LL << 5) - 1));
4863}
4864
4865static bool isLegalT2AddressImmediate(int64_t V, EVT VT,
4866 const ARMSubtarget *Subtarget) {
4867 bool isNeg = false;
4868 if (V < 0) {
4869 isNeg = true;
4870 V = - V;
4871 }
4872
4873 switch (VT.getSimpleVT().SimpleTy) {
4874 default: return false;
4875 case MVT::i1:
4876 case MVT::i8:
4877 case MVT::i16:
4878 case MVT::i32:
4879 // + imm12 or - imm8
4880 if (isNeg)
4881 return V == (V & ((1LL << 8) - 1));
4882 return V == (V & ((1LL << 12) - 1));
4883 case MVT::f32:
4884 case MVT::f64:
4885 // Same as ARM mode. FIXME: NEON?
4886 if (!Subtarget->hasVFP2())
4887 return false;
4888 if ((V & 3) != 0)
4889 return false;
4890 V >>= 2;
4891 return V == (V & ((1LL << 8) - 1));
4892 }
4893}
4894
Evan Chengb01fad62007-03-12 23:30:29 +00004895/// isLegalAddressImmediate - Return true if the integer value can be used
4896/// as the offset of the target addressing mode for load / store of the
4897/// given type.
Owen Andersone50ed302009-08-10 22:56:29 +00004898static bool isLegalAddressImmediate(int64_t V, EVT VT,
Chris Lattner37caf8c2007-04-09 23:33:39 +00004899 const ARMSubtarget *Subtarget) {
Evan Cheng961f8792007-03-13 20:37:59 +00004900 if (V == 0)
4901 return true;
4902
Evan Cheng65011532009-03-09 19:15:00 +00004903 if (!VT.isSimple())
4904 return false;
4905
Evan Chenge6c835f2009-08-14 20:09:37 +00004906 if (Subtarget->isThumb1Only())
4907 return isLegalT1AddressImmediate(V, VT);
4908 else if (Subtarget->isThumb2())
4909 return isLegalT2AddressImmediate(V, VT, Subtarget);
Evan Chengb01fad62007-03-12 23:30:29 +00004910
Evan Chenge6c835f2009-08-14 20:09:37 +00004911 // ARM mode.
Evan Chengb01fad62007-03-12 23:30:29 +00004912 if (V < 0)
4913 V = - V;
Owen Anderson825b72b2009-08-11 20:47:22 +00004914 switch (VT.getSimpleVT().SimpleTy) {
Evan Chengb01fad62007-03-12 23:30:29 +00004915 default: return false;
Owen Anderson825b72b2009-08-11 20:47:22 +00004916 case MVT::i1:
4917 case MVT::i8:
4918 case MVT::i32:
Evan Chengb01fad62007-03-12 23:30:29 +00004919 // +- imm12
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00004920 return V == (V & ((1LL << 12) - 1));
Owen Anderson825b72b2009-08-11 20:47:22 +00004921 case MVT::i16:
Evan Chengb01fad62007-03-12 23:30:29 +00004922 // +- imm8
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00004923 return V == (V & ((1LL << 8) - 1));
Owen Anderson825b72b2009-08-11 20:47:22 +00004924 case MVT::f32:
4925 case MVT::f64:
Evan Chenge6c835f2009-08-14 20:09:37 +00004926 if (!Subtarget->hasVFP2()) // FIXME: NEON?
Evan Chengb01fad62007-03-12 23:30:29 +00004927 return false;
Evan Cheng0b0a9a92007-05-03 02:00:18 +00004928 if ((V & 3) != 0)
Evan Chengb01fad62007-03-12 23:30:29 +00004929 return false;
4930 V >>= 2;
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00004931 return V == (V & ((1LL << 8) - 1));
Evan Chengb01fad62007-03-12 23:30:29 +00004932 }
Evan Chenga8e29892007-01-19 07:51:42 +00004933}
4934
Evan Chenge6c835f2009-08-14 20:09:37 +00004935bool ARMTargetLowering::isLegalT2ScaledAddressingMode(const AddrMode &AM,
4936 EVT VT) const {
4937 int Scale = AM.Scale;
4938 if (Scale < 0)
4939 return false;
4940
4941 switch (VT.getSimpleVT().SimpleTy) {
4942 default: return false;
4943 case MVT::i1:
4944 case MVT::i8:
4945 case MVT::i16:
4946 case MVT::i32:
4947 if (Scale == 1)
4948 return true;
4949 // r + r << imm
4950 Scale = Scale & ~1;
4951 return Scale == 2 || Scale == 4 || Scale == 8;
4952 case MVT::i64:
4953 // r + r
4954 if (((unsigned)AM.HasBaseReg + Scale) <= 2)
4955 return true;
4956 return false;
4957 case MVT::isVoid:
4958 // Note, we allow "void" uses (basically, uses that aren't loads or
4959 // stores), because arm allows folding a scale into many arithmetic
4960 // operations. This should be made more precise and revisited later.
4961
4962 // Allow r << imm, but the imm has to be a multiple of two.
4963 if (Scale & 1) return false;
4964 return isPowerOf2_32(Scale);
4965 }
4966}
4967
Chris Lattner37caf8c2007-04-09 23:33:39 +00004968/// isLegalAddressingMode - Return true if the addressing mode represented
4969/// by AM is legal for this target, for a load/store of the specified type.
Bob Wilson2dc4f542009-03-20 22:42:55 +00004970bool ARMTargetLowering::isLegalAddressingMode(const AddrMode &AM,
Chris Lattner37caf8c2007-04-09 23:33:39 +00004971 const Type *Ty) const {
Owen Andersone50ed302009-08-10 22:56:29 +00004972 EVT VT = getValueType(Ty, true);
Bob Wilson2c7dab12009-04-08 17:55:28 +00004973 if (!isLegalAddressImmediate(AM.BaseOffs, VT, Subtarget))
Evan Chengb01fad62007-03-12 23:30:29 +00004974 return false;
Bob Wilson2dc4f542009-03-20 22:42:55 +00004975
Chris Lattner37caf8c2007-04-09 23:33:39 +00004976 // Can never fold addr of global into load/store.
Bob Wilson2dc4f542009-03-20 22:42:55 +00004977 if (AM.BaseGV)
Chris Lattner37caf8c2007-04-09 23:33:39 +00004978 return false;
Bob Wilson2dc4f542009-03-20 22:42:55 +00004979
Chris Lattner37caf8c2007-04-09 23:33:39 +00004980 switch (AM.Scale) {
4981 case 0: // no scale reg, must be "r+i" or "r", or "i".
4982 break;
4983 case 1:
Evan Chenge6c835f2009-08-14 20:09:37 +00004984 if (Subtarget->isThumb1Only())
Chris Lattner37caf8c2007-04-09 23:33:39 +00004985 return false;
Chris Lattner5a3d40d2007-04-13 06:50:55 +00004986 // FALL THROUGH.
Chris Lattner37caf8c2007-04-09 23:33:39 +00004987 default:
Chris Lattner5a3d40d2007-04-13 06:50:55 +00004988 // ARM doesn't support any R+R*scale+imm addr modes.
4989 if (AM.BaseOffs)
4990 return false;
Bob Wilson2dc4f542009-03-20 22:42:55 +00004991
Bob Wilson2c7dab12009-04-08 17:55:28 +00004992 if (!VT.isSimple())
4993 return false;
4994
Evan Chenge6c835f2009-08-14 20:09:37 +00004995 if (Subtarget->isThumb2())
4996 return isLegalT2ScaledAddressingMode(AM, VT);
4997
Chris Lattnereb13d1b2007-04-10 03:48:29 +00004998 int Scale = AM.Scale;
Owen Anderson825b72b2009-08-11 20:47:22 +00004999 switch (VT.getSimpleVT().SimpleTy) {
Chris Lattner37caf8c2007-04-09 23:33:39 +00005000 default: return false;
Owen Anderson825b72b2009-08-11 20:47:22 +00005001 case MVT::i1:
5002 case MVT::i8:
5003 case MVT::i32:
Chris Lattnereb13d1b2007-04-10 03:48:29 +00005004 if (Scale < 0) Scale = -Scale;
5005 if (Scale == 1)
Chris Lattner37caf8c2007-04-09 23:33:39 +00005006 return true;
5007 // r + r << imm
Chris Lattnere1152942007-04-11 16:17:12 +00005008 return isPowerOf2_32(Scale & ~1);
Owen Anderson825b72b2009-08-11 20:47:22 +00005009 case MVT::i16:
Evan Chenge6c835f2009-08-14 20:09:37 +00005010 case MVT::i64:
Chris Lattner37caf8c2007-04-09 23:33:39 +00005011 // r + r
Chris Lattnereb13d1b2007-04-10 03:48:29 +00005012 if (((unsigned)AM.HasBaseReg + Scale) <= 2)
Chris Lattner37caf8c2007-04-09 23:33:39 +00005013 return true;
Chris Lattnere1152942007-04-11 16:17:12 +00005014 return false;
Bob Wilson2dc4f542009-03-20 22:42:55 +00005015
Owen Anderson825b72b2009-08-11 20:47:22 +00005016 case MVT::isVoid:
Chris Lattner37caf8c2007-04-09 23:33:39 +00005017 // Note, we allow "void" uses (basically, uses that aren't loads or
5018 // stores), because arm allows folding a scale into many arithmetic
5019 // operations. This should be made more precise and revisited later.
Bob Wilson2dc4f542009-03-20 22:42:55 +00005020
Chris Lattner37caf8c2007-04-09 23:33:39 +00005021 // Allow r << imm, but the imm has to be a multiple of two.
Evan Chenge6c835f2009-08-14 20:09:37 +00005022 if (Scale & 1) return false;
5023 return isPowerOf2_32(Scale);
Chris Lattner37caf8c2007-04-09 23:33:39 +00005024 }
5025 break;
Evan Chengb01fad62007-03-12 23:30:29 +00005026 }
Chris Lattner37caf8c2007-04-09 23:33:39 +00005027 return true;
Evan Chengb01fad62007-03-12 23:30:29 +00005028}
5029
Evan Cheng77e47512009-11-11 19:05:52 +00005030/// isLegalICmpImmediate - Return true if the specified immediate is legal
5031/// icmp immediate, that is the target has icmp instructions which can compare
5032/// a register against the immediate without having to materialize the
5033/// immediate into a register.
Evan Cheng06b53c02009-11-12 07:13:11 +00005034bool ARMTargetLowering::isLegalICmpImmediate(int64_t Imm) const {
Evan Cheng77e47512009-11-11 19:05:52 +00005035 if (!Subtarget->isThumb())
5036 return ARM_AM::getSOImmVal(Imm) != -1;
5037 if (Subtarget->isThumb2())
Jim Grosbach4725ca72010-09-08 03:54:02 +00005038 return ARM_AM::getT2SOImmVal(Imm) != -1;
Evan Cheng06b53c02009-11-12 07:13:11 +00005039 return Imm >= 0 && Imm <= 255;
Evan Cheng77e47512009-11-11 19:05:52 +00005040}
5041
Owen Andersone50ed302009-08-10 22:56:29 +00005042static bool getARMIndexedAddressParts(SDNode *Ptr, EVT VT,
Evan Chenge88d5ce2009-07-02 07:28:31 +00005043 bool isSEXTLoad, SDValue &Base,
5044 SDValue &Offset, bool &isInc,
5045 SelectionDAG &DAG) {
Evan Chenga8e29892007-01-19 07:51:42 +00005046 if (Ptr->getOpcode() != ISD::ADD && Ptr->getOpcode() != ISD::SUB)
5047 return false;
5048
Owen Anderson825b72b2009-08-11 20:47:22 +00005049 if (VT == MVT::i16 || ((VT == MVT::i8 || VT == MVT::i1) && isSEXTLoad)) {
Evan Chenga8e29892007-01-19 07:51:42 +00005050 // AddressingMode 3
5051 Base = Ptr->getOperand(0);
5052 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(Ptr->getOperand(1))) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005053 int RHSC = (int)RHS->getZExtValue();
Evan Chenga8e29892007-01-19 07:51:42 +00005054 if (RHSC < 0 && RHSC > -256) {
Evan Chenge88d5ce2009-07-02 07:28:31 +00005055 assert(Ptr->getOpcode() == ISD::ADD);
Evan Chenga8e29892007-01-19 07:51:42 +00005056 isInc = false;
5057 Offset = DAG.getConstant(-RHSC, RHS->getValueType(0));
5058 return true;
5059 }
5060 }
5061 isInc = (Ptr->getOpcode() == ISD::ADD);
5062 Offset = Ptr->getOperand(1);
5063 return true;
Owen Anderson825b72b2009-08-11 20:47:22 +00005064 } else if (VT == MVT::i32 || VT == MVT::i8 || VT == MVT::i1) {
Evan Chenga8e29892007-01-19 07:51:42 +00005065 // AddressingMode 2
5066 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(Ptr->getOperand(1))) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005067 int RHSC = (int)RHS->getZExtValue();
Evan Chenga8e29892007-01-19 07:51:42 +00005068 if (RHSC < 0 && RHSC > -0x1000) {
Evan Chenge88d5ce2009-07-02 07:28:31 +00005069 assert(Ptr->getOpcode() == ISD::ADD);
Evan Chenga8e29892007-01-19 07:51:42 +00005070 isInc = false;
5071 Offset = DAG.getConstant(-RHSC, RHS->getValueType(0));
5072 Base = Ptr->getOperand(0);
5073 return true;
5074 }
5075 }
5076
5077 if (Ptr->getOpcode() == ISD::ADD) {
5078 isInc = true;
5079 ARM_AM::ShiftOpc ShOpcVal= ARM_AM::getShiftOpcForNode(Ptr->getOperand(0));
5080 if (ShOpcVal != ARM_AM::no_shift) {
5081 Base = Ptr->getOperand(1);
5082 Offset = Ptr->getOperand(0);
5083 } else {
5084 Base = Ptr->getOperand(0);
5085 Offset = Ptr->getOperand(1);
5086 }
5087 return true;
5088 }
5089
5090 isInc = (Ptr->getOpcode() == ISD::ADD);
5091 Base = Ptr->getOperand(0);
5092 Offset = Ptr->getOperand(1);
5093 return true;
5094 }
5095
Jim Grosbache5165492009-11-09 00:11:35 +00005096 // FIXME: Use VLDM / VSTM to emulate indexed FP load / store.
Evan Chenga8e29892007-01-19 07:51:42 +00005097 return false;
5098}
5099
Owen Andersone50ed302009-08-10 22:56:29 +00005100static bool getT2IndexedAddressParts(SDNode *Ptr, EVT VT,
Evan Chenge88d5ce2009-07-02 07:28:31 +00005101 bool isSEXTLoad, SDValue &Base,
5102 SDValue &Offset, bool &isInc,
5103 SelectionDAG &DAG) {
5104 if (Ptr->getOpcode() != ISD::ADD && Ptr->getOpcode() != ISD::SUB)
5105 return false;
5106
5107 Base = Ptr->getOperand(0);
5108 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(Ptr->getOperand(1))) {
5109 int RHSC = (int)RHS->getZExtValue();
5110 if (RHSC < 0 && RHSC > -0x100) { // 8 bits.
5111 assert(Ptr->getOpcode() == ISD::ADD);
5112 isInc = false;
5113 Offset = DAG.getConstant(-RHSC, RHS->getValueType(0));
5114 return true;
5115 } else if (RHSC > 0 && RHSC < 0x100) { // 8 bit, no zero.
5116 isInc = Ptr->getOpcode() == ISD::ADD;
5117 Offset = DAG.getConstant(RHSC, RHS->getValueType(0));
5118 return true;
5119 }
5120 }
5121
5122 return false;
5123}
5124
Evan Chenga8e29892007-01-19 07:51:42 +00005125/// getPreIndexedAddressParts - returns true by value, base pointer and
5126/// offset pointer and addressing mode by reference if the node's address
5127/// can be legally represented as pre-indexed load / store address.
5128bool
Dan Gohman475871a2008-07-27 21:46:04 +00005129ARMTargetLowering::getPreIndexedAddressParts(SDNode *N, SDValue &Base,
5130 SDValue &Offset,
Evan Chenga8e29892007-01-19 07:51:42 +00005131 ISD::MemIndexedMode &AM,
Dan Gohman73e09142009-01-15 16:29:45 +00005132 SelectionDAG &DAG) const {
Evan Chenge88d5ce2009-07-02 07:28:31 +00005133 if (Subtarget->isThumb1Only())
Evan Chenga8e29892007-01-19 07:51:42 +00005134 return false;
5135
Owen Andersone50ed302009-08-10 22:56:29 +00005136 EVT VT;
Dan Gohman475871a2008-07-27 21:46:04 +00005137 SDValue Ptr;
Evan Chenga8e29892007-01-19 07:51:42 +00005138 bool isSEXTLoad = false;
5139 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
5140 Ptr = LD->getBasePtr();
Dan Gohmanb625f2f2008-01-30 00:15:11 +00005141 VT = LD->getMemoryVT();
Evan Chenga8e29892007-01-19 07:51:42 +00005142 isSEXTLoad = LD->getExtensionType() == ISD::SEXTLOAD;
5143 } else if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N)) {
5144 Ptr = ST->getBasePtr();
Dan Gohmanb625f2f2008-01-30 00:15:11 +00005145 VT = ST->getMemoryVT();
Evan Chenga8e29892007-01-19 07:51:42 +00005146 } else
5147 return false;
5148
5149 bool isInc;
Evan Chenge88d5ce2009-07-02 07:28:31 +00005150 bool isLegal = false;
Evan Chenge6c835f2009-08-14 20:09:37 +00005151 if (Subtarget->isThumb2())
Evan Chenge88d5ce2009-07-02 07:28:31 +00005152 isLegal = getT2IndexedAddressParts(Ptr.getNode(), VT, isSEXTLoad, Base,
5153 Offset, isInc, DAG);
Jim Grosbach764ab522009-08-11 15:33:49 +00005154 else
Evan Chenge88d5ce2009-07-02 07:28:31 +00005155 isLegal = getARMIndexedAddressParts(Ptr.getNode(), VT, isSEXTLoad, Base,
Evan Cheng04129572009-07-02 06:44:30 +00005156 Offset, isInc, DAG);
Evan Chenge88d5ce2009-07-02 07:28:31 +00005157 if (!isLegal)
5158 return false;
5159
5160 AM = isInc ? ISD::PRE_INC : ISD::PRE_DEC;
5161 return true;
Evan Chenga8e29892007-01-19 07:51:42 +00005162}
5163
5164/// getPostIndexedAddressParts - returns true by value, base pointer and
5165/// offset pointer and addressing mode by reference if this node can be
5166/// combined with a load / store to form a post-indexed load / store.
5167bool ARMTargetLowering::getPostIndexedAddressParts(SDNode *N, SDNode *Op,
Dan Gohman475871a2008-07-27 21:46:04 +00005168 SDValue &Base,
5169 SDValue &Offset,
Evan Chenga8e29892007-01-19 07:51:42 +00005170 ISD::MemIndexedMode &AM,
Dan Gohman73e09142009-01-15 16:29:45 +00005171 SelectionDAG &DAG) const {
Evan Chenge88d5ce2009-07-02 07:28:31 +00005172 if (Subtarget->isThumb1Only())
Evan Chenga8e29892007-01-19 07:51:42 +00005173 return false;
5174
Owen Andersone50ed302009-08-10 22:56:29 +00005175 EVT VT;
Dan Gohman475871a2008-07-27 21:46:04 +00005176 SDValue Ptr;
Evan Chenga8e29892007-01-19 07:51:42 +00005177 bool isSEXTLoad = false;
5178 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
Dan Gohmanb625f2f2008-01-30 00:15:11 +00005179 VT = LD->getMemoryVT();
Evan Cheng28dad2a2010-05-18 21:31:17 +00005180 Ptr = LD->getBasePtr();
Evan Chenga8e29892007-01-19 07:51:42 +00005181 isSEXTLoad = LD->getExtensionType() == ISD::SEXTLOAD;
5182 } else if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N)) {
Dan Gohmanb625f2f2008-01-30 00:15:11 +00005183 VT = ST->getMemoryVT();
Evan Cheng28dad2a2010-05-18 21:31:17 +00005184 Ptr = ST->getBasePtr();
Evan Chenga8e29892007-01-19 07:51:42 +00005185 } else
5186 return false;
5187
5188 bool isInc;
Evan Chenge88d5ce2009-07-02 07:28:31 +00005189 bool isLegal = false;
Evan Chenge6c835f2009-08-14 20:09:37 +00005190 if (Subtarget->isThumb2())
Evan Chenge88d5ce2009-07-02 07:28:31 +00005191 isLegal = getT2IndexedAddressParts(Op, VT, isSEXTLoad, Base, Offset,
Evan Cheng28dad2a2010-05-18 21:31:17 +00005192 isInc, DAG);
Jim Grosbach764ab522009-08-11 15:33:49 +00005193 else
Evan Chenge88d5ce2009-07-02 07:28:31 +00005194 isLegal = getARMIndexedAddressParts(Op, VT, isSEXTLoad, Base, Offset,
5195 isInc, DAG);
5196 if (!isLegal)
5197 return false;
5198
Evan Cheng28dad2a2010-05-18 21:31:17 +00005199 if (Ptr != Base) {
5200 // Swap base ptr and offset to catch more post-index load / store when
5201 // it's legal. In Thumb2 mode, offset must be an immediate.
5202 if (Ptr == Offset && Op->getOpcode() == ISD::ADD &&
5203 !Subtarget->isThumb2())
5204 std::swap(Base, Offset);
5205
5206 // Post-indexed load / store update the base pointer.
5207 if (Ptr != Base)
5208 return false;
5209 }
5210
Evan Chenge88d5ce2009-07-02 07:28:31 +00005211 AM = isInc ? ISD::POST_INC : ISD::POST_DEC;
5212 return true;
Evan Chenga8e29892007-01-19 07:51:42 +00005213}
5214
Dan Gohman475871a2008-07-27 21:46:04 +00005215void ARMTargetLowering::computeMaskedBitsForTargetNode(const SDValue Op,
Dan Gohman977a76f2008-02-13 22:28:48 +00005216 const APInt &Mask,
Bob Wilson2dc4f542009-03-20 22:42:55 +00005217 APInt &KnownZero,
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00005218 APInt &KnownOne,
Dan Gohmanea859be2007-06-22 14:59:07 +00005219 const SelectionDAG &DAG,
Evan Chenga8e29892007-01-19 07:51:42 +00005220 unsigned Depth) const {
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00005221 KnownZero = KnownOne = APInt(Mask.getBitWidth(), 0);
Evan Chenga8e29892007-01-19 07:51:42 +00005222 switch (Op.getOpcode()) {
5223 default: break;
5224 case ARMISD::CMOV: {
5225 // Bits are known zero/one if known on the LHS and RHS.
Dan Gohmanea859be2007-06-22 14:59:07 +00005226 DAG.ComputeMaskedBits(Op.getOperand(0), Mask, KnownZero, KnownOne, Depth+1);
Evan Chenga8e29892007-01-19 07:51:42 +00005227 if (KnownZero == 0 && KnownOne == 0) return;
5228
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00005229 APInt KnownZeroRHS, KnownOneRHS;
Dan Gohmanea859be2007-06-22 14:59:07 +00005230 DAG.ComputeMaskedBits(Op.getOperand(1), Mask,
5231 KnownZeroRHS, KnownOneRHS, Depth+1);
Evan Chenga8e29892007-01-19 07:51:42 +00005232 KnownZero &= KnownZeroRHS;
5233 KnownOne &= KnownOneRHS;
5234 return;
5235 }
5236 }
5237}
5238
5239//===----------------------------------------------------------------------===//
5240// ARM Inline Assembly Support
5241//===----------------------------------------------------------------------===//
5242
5243/// getConstraintType - Given a constraint letter, return the type of
5244/// constraint it is for this target.
5245ARMTargetLowering::ConstraintType
Chris Lattner4234f572007-03-25 02:14:49 +00005246ARMTargetLowering::getConstraintType(const std::string &Constraint) const {
5247 if (Constraint.size() == 1) {
5248 switch (Constraint[0]) {
5249 default: break;
5250 case 'l': return C_RegisterClass;
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00005251 case 'w': return C_RegisterClass;
Chris Lattner4234f572007-03-25 02:14:49 +00005252 }
Evan Chenga8e29892007-01-19 07:51:42 +00005253 }
Chris Lattner4234f572007-03-25 02:14:49 +00005254 return TargetLowering::getConstraintType(Constraint);
Evan Chenga8e29892007-01-19 07:51:42 +00005255}
5256
Bob Wilson2dc4f542009-03-20 22:42:55 +00005257std::pair<unsigned, const TargetRegisterClass*>
Evan Chenga8e29892007-01-19 07:51:42 +00005258ARMTargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +00005259 EVT VT) const {
Evan Chenga8e29892007-01-19 07:51:42 +00005260 if (Constraint.size() == 1) {
Jakob Stoklund Olesen09bf0032010-01-14 18:19:56 +00005261 // GCC ARM Constraint Letters
Evan Chenga8e29892007-01-19 07:51:42 +00005262 switch (Constraint[0]) {
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00005263 case 'l':
Jakob Stoklund Olesen09bf0032010-01-14 18:19:56 +00005264 if (Subtarget->isThumb())
Jim Grosbach30eae3c2009-04-07 20:34:09 +00005265 return std::make_pair(0U, ARM::tGPRRegisterClass);
5266 else
5267 return std::make_pair(0U, ARM::GPRRegisterClass);
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00005268 case 'r':
5269 return std::make_pair(0U, ARM::GPRRegisterClass);
5270 case 'w':
Owen Anderson825b72b2009-08-11 20:47:22 +00005271 if (VT == MVT::f32)
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00005272 return std::make_pair(0U, ARM::SPRRegisterClass);
Bob Wilson5afffae2009-12-18 01:03:29 +00005273 if (VT.getSizeInBits() == 64)
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00005274 return std::make_pair(0U, ARM::DPRRegisterClass);
Evan Chengd831cda2009-12-08 23:06:22 +00005275 if (VT.getSizeInBits() == 128)
5276 return std::make_pair(0U, ARM::QPRRegisterClass);
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00005277 break;
Evan Chenga8e29892007-01-19 07:51:42 +00005278 }
5279 }
Bob Wilson33cc5cb2010-03-15 23:09:18 +00005280 if (StringRef("{cc}").equals_lower(Constraint))
Jakob Stoklund Olesen0d8ba332010-06-18 16:49:33 +00005281 return std::make_pair(unsigned(ARM::CPSR), ARM::CCRRegisterClass);
Bob Wilson33cc5cb2010-03-15 23:09:18 +00005282
Evan Chenga8e29892007-01-19 07:51:42 +00005283 return TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
5284}
5285
5286std::vector<unsigned> ARMTargetLowering::
5287getRegClassForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +00005288 EVT VT) const {
Evan Chenga8e29892007-01-19 07:51:42 +00005289 if (Constraint.size() != 1)
5290 return std::vector<unsigned>();
5291
5292 switch (Constraint[0]) { // GCC ARM Constraint Letters
5293 default: break;
5294 case 'l':
Jim Grosbach30eae3c2009-04-07 20:34:09 +00005295 return make_vector<unsigned>(ARM::R0, ARM::R1, ARM::R2, ARM::R3,
5296 ARM::R4, ARM::R5, ARM::R6, ARM::R7,
5297 0);
Evan Chenga8e29892007-01-19 07:51:42 +00005298 case 'r':
5299 return make_vector<unsigned>(ARM::R0, ARM::R1, ARM::R2, ARM::R3,
5300 ARM::R4, ARM::R5, ARM::R6, ARM::R7,
5301 ARM::R8, ARM::R9, ARM::R10, ARM::R11,
5302 ARM::R12, ARM::LR, 0);
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00005303 case 'w':
Owen Anderson825b72b2009-08-11 20:47:22 +00005304 if (VT == MVT::f32)
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00005305 return make_vector<unsigned>(ARM::S0, ARM::S1, ARM::S2, ARM::S3,
5306 ARM::S4, ARM::S5, ARM::S6, ARM::S7,
5307 ARM::S8, ARM::S9, ARM::S10, ARM::S11,
5308 ARM::S12,ARM::S13,ARM::S14,ARM::S15,
5309 ARM::S16,ARM::S17,ARM::S18,ARM::S19,
5310 ARM::S20,ARM::S21,ARM::S22,ARM::S23,
5311 ARM::S24,ARM::S25,ARM::S26,ARM::S27,
5312 ARM::S28,ARM::S29,ARM::S30,ARM::S31, 0);
Bob Wilson5afffae2009-12-18 01:03:29 +00005313 if (VT.getSizeInBits() == 64)
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00005314 return make_vector<unsigned>(ARM::D0, ARM::D1, ARM::D2, ARM::D3,
5315 ARM::D4, ARM::D5, ARM::D6, ARM::D7,
5316 ARM::D8, ARM::D9, ARM::D10,ARM::D11,
5317 ARM::D12,ARM::D13,ARM::D14,ARM::D15, 0);
Evan Chengd831cda2009-12-08 23:06:22 +00005318 if (VT.getSizeInBits() == 128)
5319 return make_vector<unsigned>(ARM::Q0, ARM::Q1, ARM::Q2, ARM::Q3,
5320 ARM::Q4, ARM::Q5, ARM::Q6, ARM::Q7, 0);
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00005321 break;
Evan Chenga8e29892007-01-19 07:51:42 +00005322 }
5323
5324 return std::vector<unsigned>();
5325}
Bob Wilsonbf6396b2009-04-01 17:58:54 +00005326
5327/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
5328/// vector. If it is invalid, don't add anything to Ops.
5329void ARMTargetLowering::LowerAsmOperandForConstraint(SDValue Op,
5330 char Constraint,
Bob Wilsonbf6396b2009-04-01 17:58:54 +00005331 std::vector<SDValue>&Ops,
5332 SelectionDAG &DAG) const {
5333 SDValue Result(0, 0);
5334
5335 switch (Constraint) {
5336 default: break;
5337 case 'I': case 'J': case 'K': case 'L':
5338 case 'M': case 'N': case 'O':
5339 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op);
5340 if (!C)
5341 return;
5342
5343 int64_t CVal64 = C->getSExtValue();
5344 int CVal = (int) CVal64;
5345 // None of these constraints allow values larger than 32 bits. Check
5346 // that the value fits in an int.
5347 if (CVal != CVal64)
5348 return;
5349
5350 switch (Constraint) {
5351 case 'I':
David Goodwinf1daf7d2009-07-08 23:10:31 +00005352 if (Subtarget->isThumb1Only()) {
5353 // This must be a constant between 0 and 255, for ADD
5354 // immediates.
Bob Wilsonbf6396b2009-04-01 17:58:54 +00005355 if (CVal >= 0 && CVal <= 255)
5356 break;
David Goodwinf1daf7d2009-07-08 23:10:31 +00005357 } else if (Subtarget->isThumb2()) {
5358 // A constant that can be used as an immediate value in a
5359 // data-processing instruction.
5360 if (ARM_AM::getT2SOImmVal(CVal) != -1)
5361 break;
Bob Wilsonbf6396b2009-04-01 17:58:54 +00005362 } else {
5363 // A constant that can be used as an immediate value in a
5364 // data-processing instruction.
5365 if (ARM_AM::getSOImmVal(CVal) != -1)
5366 break;
5367 }
5368 return;
5369
5370 case 'J':
David Goodwinf1daf7d2009-07-08 23:10:31 +00005371 if (Subtarget->isThumb()) { // FIXME thumb2
Bob Wilsonbf6396b2009-04-01 17:58:54 +00005372 // This must be a constant between -255 and -1, for negated ADD
5373 // immediates. This can be used in GCC with an "n" modifier that
5374 // prints the negated value, for use with SUB instructions. It is
5375 // not useful otherwise but is implemented for compatibility.
5376 if (CVal >= -255 && CVal <= -1)
5377 break;
5378 } else {
5379 // This must be a constant between -4095 and 4095. It is not clear
5380 // what this constraint is intended for. Implemented for
5381 // compatibility with GCC.
5382 if (CVal >= -4095 && CVal <= 4095)
5383 break;
5384 }
5385 return;
5386
5387 case 'K':
David Goodwinf1daf7d2009-07-08 23:10:31 +00005388 if (Subtarget->isThumb1Only()) {
Bob Wilsonbf6396b2009-04-01 17:58:54 +00005389 // A 32-bit value where only one byte has a nonzero value. Exclude
5390 // zero to match GCC. This constraint is used by GCC internally for
5391 // constants that can be loaded with a move/shift combination.
5392 // It is not useful otherwise but is implemented for compatibility.
5393 if (CVal != 0 && ARM_AM::isThumbImmShiftedVal(CVal))
5394 break;
David Goodwinf1daf7d2009-07-08 23:10:31 +00005395 } else if (Subtarget->isThumb2()) {
5396 // A constant whose bitwise inverse can be used as an immediate
5397 // value in a data-processing instruction. This can be used in GCC
5398 // with a "B" modifier that prints the inverted value, for use with
5399 // BIC and MVN instructions. It is not useful otherwise but is
5400 // implemented for compatibility.
5401 if (ARM_AM::getT2SOImmVal(~CVal) != -1)
5402 break;
Bob Wilsonbf6396b2009-04-01 17:58:54 +00005403 } else {
5404 // A constant whose bitwise inverse can be used as an immediate
5405 // value in a data-processing instruction. This can be used in GCC
5406 // with a "B" modifier that prints the inverted value, for use with
5407 // BIC and MVN instructions. It is not useful otherwise but is
5408 // implemented for compatibility.
5409 if (ARM_AM::getSOImmVal(~CVal) != -1)
5410 break;
5411 }
5412 return;
5413
5414 case 'L':
David Goodwinf1daf7d2009-07-08 23:10:31 +00005415 if (Subtarget->isThumb1Only()) {
Bob Wilsonbf6396b2009-04-01 17:58:54 +00005416 // This must be a constant between -7 and 7,
5417 // for 3-operand ADD/SUB immediate instructions.
5418 if (CVal >= -7 && CVal < 7)
5419 break;
David Goodwinf1daf7d2009-07-08 23:10:31 +00005420 } else if (Subtarget->isThumb2()) {
5421 // A constant whose negation can be used as an immediate value in a
5422 // data-processing instruction. This can be used in GCC with an "n"
5423 // modifier that prints the negated value, for use with SUB
5424 // instructions. It is not useful otherwise but is implemented for
5425 // compatibility.
5426 if (ARM_AM::getT2SOImmVal(-CVal) != -1)
5427 break;
Bob Wilsonbf6396b2009-04-01 17:58:54 +00005428 } else {
5429 // A constant whose negation can be used as an immediate value in a
5430 // data-processing instruction. This can be used in GCC with an "n"
5431 // modifier that prints the negated value, for use with SUB
5432 // instructions. It is not useful otherwise but is implemented for
5433 // compatibility.
5434 if (ARM_AM::getSOImmVal(-CVal) != -1)
5435 break;
5436 }
5437 return;
5438
5439 case 'M':
David Goodwinf1daf7d2009-07-08 23:10:31 +00005440 if (Subtarget->isThumb()) { // FIXME thumb2
Bob Wilsonbf6396b2009-04-01 17:58:54 +00005441 // This must be a multiple of 4 between 0 and 1020, for
5442 // ADD sp + immediate.
5443 if ((CVal >= 0 && CVal <= 1020) && ((CVal & 3) == 0))
5444 break;
5445 } else {
5446 // A power of two or a constant between 0 and 32. This is used in
5447 // GCC for the shift amount on shifted register operands, but it is
5448 // useful in general for any shift amounts.
5449 if ((CVal >= 0 && CVal <= 32) || ((CVal & (CVal - 1)) == 0))
5450 break;
5451 }
5452 return;
5453
5454 case 'N':
David Goodwinf1daf7d2009-07-08 23:10:31 +00005455 if (Subtarget->isThumb()) { // FIXME thumb2
Bob Wilsonbf6396b2009-04-01 17:58:54 +00005456 // This must be a constant between 0 and 31, for shift amounts.
5457 if (CVal >= 0 && CVal <= 31)
5458 break;
5459 }
5460 return;
5461
5462 case 'O':
David Goodwinf1daf7d2009-07-08 23:10:31 +00005463 if (Subtarget->isThumb()) { // FIXME thumb2
Bob Wilsonbf6396b2009-04-01 17:58:54 +00005464 // This must be a multiple of 4 between -508 and 508, for
5465 // ADD/SUB sp = sp + immediate.
5466 if ((CVal >= -508 && CVal <= 508) && ((CVal & 3) == 0))
5467 break;
5468 }
5469 return;
5470 }
5471 Result = DAG.getTargetConstant(CVal, Op.getValueType());
5472 break;
5473 }
5474
5475 if (Result.getNode()) {
5476 Ops.push_back(Result);
5477 return;
5478 }
Dale Johannesen1784d162010-06-25 21:55:36 +00005479 return TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, Ops, DAG);
Bob Wilsonbf6396b2009-04-01 17:58:54 +00005480}
Anton Korobeynikov48e19352009-09-23 19:04:09 +00005481
5482bool
5483ARMTargetLowering::isOffsetFoldingLegal(const GlobalAddressSDNode *GA) const {
5484 // The ARM target isn't yet aware of offsets.
5485 return false;
5486}
Evan Cheng39382422009-10-28 01:44:26 +00005487
5488int ARM::getVFPf32Imm(const APFloat &FPImm) {
5489 APInt Imm = FPImm.bitcastToAPInt();
5490 uint32_t Sign = Imm.lshr(31).getZExtValue() & 1;
5491 int32_t Exp = (Imm.lshr(23).getSExtValue() & 0xff) - 127; // -126 to 127
5492 int64_t Mantissa = Imm.getZExtValue() & 0x7fffff; // 23 bits
5493
5494 // We can handle 4 bits of mantissa.
5495 // mantissa = (16+UInt(e:f:g:h))/16.
5496 if (Mantissa & 0x7ffff)
5497 return -1;
5498 Mantissa >>= 19;
5499 if ((Mantissa & 0xf) != Mantissa)
5500 return -1;
5501
5502 // We can handle 3 bits of exponent: exp == UInt(NOT(b):c:d)-3
5503 if (Exp < -3 || Exp > 4)
5504 return -1;
5505 Exp = ((Exp+3) & 0x7) ^ 4;
5506
5507 return ((int)Sign << 7) | (Exp << 4) | Mantissa;
5508}
5509
5510int ARM::getVFPf64Imm(const APFloat &FPImm) {
5511 APInt Imm = FPImm.bitcastToAPInt();
5512 uint64_t Sign = Imm.lshr(63).getZExtValue() & 1;
5513 int64_t Exp = (Imm.lshr(52).getSExtValue() & 0x7ff) - 1023; // -1022 to 1023
5514 uint64_t Mantissa = Imm.getZExtValue() & 0xfffffffffffffLL;
5515
5516 // We can handle 4 bits of mantissa.
5517 // mantissa = (16+UInt(e:f:g:h))/16.
5518 if (Mantissa & 0xffffffffffffLL)
5519 return -1;
5520 Mantissa >>= 48;
5521 if ((Mantissa & 0xf) != Mantissa)
5522 return -1;
5523
5524 // We can handle 3 bits of exponent: exp == UInt(NOT(b):c:d)-3
5525 if (Exp < -3 || Exp > 4)
5526 return -1;
5527 Exp = ((Exp+3) & 0x7) ^ 4;
5528
5529 return ((int)Sign << 7) | (Exp << 4) | Mantissa;
5530}
5531
Jim Grosbach469bbdb2010-07-16 23:05:05 +00005532bool ARM::isBitFieldInvertedMask(unsigned v) {
5533 if (v == 0xffffffff)
5534 return 0;
5535 // there can be 1's on either or both "outsides", all the "inside"
5536 // bits must be 0's
5537 unsigned int lsb = 0, msb = 31;
5538 while (v & (1 << msb)) --msb;
5539 while (v & (1 << lsb)) ++lsb;
5540 for (unsigned int i = lsb; i <= msb; ++i) {
5541 if (v & (1 << i))
5542 return 0;
5543 }
5544 return 1;
5545}
5546
Evan Cheng39382422009-10-28 01:44:26 +00005547/// isFPImmLegal - Returns true if the target can instruction select the
5548/// specified FP immediate natively. If false, the legalizer will
5549/// materialize the FP immediate as a load from a constant pool.
5550bool ARMTargetLowering::isFPImmLegal(const APFloat &Imm, EVT VT) const {
5551 if (!Subtarget->hasVFP3())
5552 return false;
5553 if (VT == MVT::f32)
5554 return ARM::getVFPf32Imm(Imm) != -1;
5555 if (VT == MVT::f64)
5556 return ARM::getVFPf64Imm(Imm) != -1;
5557 return false;
5558}
Bob Wilson65ffec42010-09-21 17:56:22 +00005559
5560/// getTgtMemIntrinsic - Represent NEON load and store intrinsics as
5561/// MemIntrinsicNodes. The associated MachineMemOperands record the alignment
5562/// specified in the intrinsic calls.
5563bool ARMTargetLowering::getTgtMemIntrinsic(IntrinsicInfo &Info,
5564 const CallInst &I,
5565 unsigned Intrinsic) const {
5566 switch (Intrinsic) {
5567 case Intrinsic::arm_neon_vld1:
5568 case Intrinsic::arm_neon_vld2:
5569 case Intrinsic::arm_neon_vld3:
5570 case Intrinsic::arm_neon_vld4:
5571 case Intrinsic::arm_neon_vld2lane:
5572 case Intrinsic::arm_neon_vld3lane:
5573 case Intrinsic::arm_neon_vld4lane: {
5574 Info.opc = ISD::INTRINSIC_W_CHAIN;
5575 // Conservatively set memVT to the entire set of vectors loaded.
5576 uint64_t NumElts = getTargetData()->getTypeAllocSize(I.getType()) / 8;
5577 Info.memVT = EVT::getVectorVT(I.getType()->getContext(), MVT::i64, NumElts);
5578 Info.ptrVal = I.getArgOperand(0);
5579 Info.offset = 0;
5580 Value *AlignArg = I.getArgOperand(I.getNumArgOperands() - 1);
5581 Info.align = cast<ConstantInt>(AlignArg)->getZExtValue();
5582 Info.vol = false; // volatile loads with NEON intrinsics not supported
5583 Info.readMem = true;
5584 Info.writeMem = false;
5585 return true;
5586 }
5587 case Intrinsic::arm_neon_vst1:
5588 case Intrinsic::arm_neon_vst2:
5589 case Intrinsic::arm_neon_vst3:
5590 case Intrinsic::arm_neon_vst4:
5591 case Intrinsic::arm_neon_vst2lane:
5592 case Intrinsic::arm_neon_vst3lane:
5593 case Intrinsic::arm_neon_vst4lane: {
5594 Info.opc = ISD::INTRINSIC_VOID;
5595 // Conservatively set memVT to the entire set of vectors stored.
5596 unsigned NumElts = 0;
5597 for (unsigned ArgI = 1, ArgE = I.getNumArgOperands(); ArgI < ArgE; ++ArgI) {
5598 const Type *ArgTy = I.getArgOperand(ArgI)->getType();
5599 if (!ArgTy->isVectorTy())
5600 break;
5601 NumElts += getTargetData()->getTypeAllocSize(ArgTy) / 8;
5602 }
5603 Info.memVT = EVT::getVectorVT(I.getType()->getContext(), MVT::i64, NumElts);
5604 Info.ptrVal = I.getArgOperand(0);
5605 Info.offset = 0;
5606 Value *AlignArg = I.getArgOperand(I.getNumArgOperands() - 1);
5607 Info.align = cast<ConstantInt>(AlignArg)->getZExtValue();
5608 Info.vol = false; // volatile stores with NEON intrinsics not supported
5609 Info.readMem = false;
5610 Info.writeMem = true;
5611 return true;
5612 }
5613 default:
5614 break;
5615 }
5616
5617 return false;
5618}