blob: 0c167a12c5070aae4c431bc20ef5c246a00a6438 [file] [log] [blame]
Bob Wilson70cd88f2009-08-05 23:12:45 +00001//===-- NEONPreAllocPass.cpp - Allocate adjacent NEON registers--*- C++ -*-===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9
10#define DEBUG_TYPE "neon-prealloc"
11#include "ARM.h"
12#include "ARMInstrInfo.h"
13#include "llvm/CodeGen/MachineInstr.h"
14#include "llvm/CodeGen/MachineInstrBuilder.h"
15#include "llvm/CodeGen/MachineFunctionPass.h"
16using namespace llvm;
17
18namespace {
19 class VISIBILITY_HIDDEN NEONPreAllocPass : public MachineFunctionPass {
20 const TargetInstrInfo *TII;
21
22 public:
23 static char ID;
24 NEONPreAllocPass() : MachineFunctionPass(&ID) {}
25
26 virtual bool runOnMachineFunction(MachineFunction &MF);
27
28 virtual const char *getPassName() const {
29 return "NEON register pre-allocation pass";
30 }
31
32 private:
33 bool PreAllocNEONRegisters(MachineBasicBlock &MBB);
34 };
35
36 char NEONPreAllocPass::ID = 0;
37}
38
Bob Wilsonff8952e2009-10-07 17:24:55 +000039static bool isNEONMultiRegOp(int Opcode, unsigned &FirstOpnd, unsigned &NumRegs,
40 unsigned &Offset, unsigned &Stride) {
41 // Default to unit stride with no offset.
42 Stride = 1;
43 Offset = 0;
44
Bob Wilson70cd88f2009-08-05 23:12:45 +000045 switch (Opcode) {
46 default:
47 break;
48
49 case ARM::VLD2d8:
50 case ARM::VLD2d16:
51 case ARM::VLD2d32:
Bob Wilson243fcc52009-09-01 04:26:28 +000052 case ARM::VLD2LNd8:
53 case ARM::VLD2LNd16:
54 case ARM::VLD2LNd32:
Bob Wilson70cd88f2009-08-05 23:12:45 +000055 FirstOpnd = 0;
56 NumRegs = 2;
57 return true;
58
Bob Wilson3bf12ab2009-10-06 22:01:59 +000059 case ARM::VLD2q8:
60 case ARM::VLD2q16:
61 case ARM::VLD2q32:
62 FirstOpnd = 0;
63 NumRegs = 4;
64 return true;
65
Bob Wilson70cd88f2009-08-05 23:12:45 +000066 case ARM::VLD3d8:
67 case ARM::VLD3d16:
68 case ARM::VLD3d32:
Bob Wilson243fcc52009-09-01 04:26:28 +000069 case ARM::VLD3LNd8:
70 case ARM::VLD3LNd16:
71 case ARM::VLD3LNd32:
Bob Wilson70cd88f2009-08-05 23:12:45 +000072 FirstOpnd = 0;
73 NumRegs = 3;
74 return true;
75
Bob Wilsonff8952e2009-10-07 17:24:55 +000076 case ARM::VLD3q8a:
77 case ARM::VLD3q16a:
78 case ARM::VLD3q32a:
79 FirstOpnd = 0;
80 NumRegs = 3;
81 Offset = 0;
82 Stride = 2;
83 return true;
84
85 case ARM::VLD3q8b:
86 case ARM::VLD3q16b:
87 case ARM::VLD3q32b:
88 FirstOpnd = 0;
89 NumRegs = 3;
90 Offset = 1;
91 Stride = 2;
92 return true;
93
Bob Wilson70cd88f2009-08-05 23:12:45 +000094 case ARM::VLD4d8:
95 case ARM::VLD4d16:
96 case ARM::VLD4d32:
Bob Wilson243fcc52009-09-01 04:26:28 +000097 case ARM::VLD4LNd8:
98 case ARM::VLD4LNd16:
99 case ARM::VLD4LNd32:
Bob Wilson70cd88f2009-08-05 23:12:45 +0000100 FirstOpnd = 0;
101 NumRegs = 4;
102 return true;
Bob Wilsonb36ec862009-08-06 18:47:44 +0000103
Bob Wilson7708c222009-10-07 18:09:32 +0000104 case ARM::VLD4q8a:
105 case ARM::VLD4q16a:
106 case ARM::VLD4q32a:
107 FirstOpnd = 0;
108 NumRegs = 4;
109 Offset = 0;
110 Stride = 2;
111 return true;
112
113 case ARM::VLD4q8b:
114 case ARM::VLD4q16b:
115 case ARM::VLD4q32b:
116 FirstOpnd = 0;
117 NumRegs = 4;
118 Offset = 1;
119 Stride = 2;
120 return true;
121
Bob Wilsonb36ec862009-08-06 18:47:44 +0000122 case ARM::VST2d8:
123 case ARM::VST2d16:
124 case ARM::VST2d32:
Bob Wilson8a3198b2009-09-01 18:51:56 +0000125 case ARM::VST2LNd8:
126 case ARM::VST2LNd16:
127 case ARM::VST2LNd32:
Bob Wilsonb36ec862009-08-06 18:47:44 +0000128 FirstOpnd = 3;
129 NumRegs = 2;
130 return true;
131
Bob Wilsond2855752009-10-07 18:47:39 +0000132 case ARM::VST2q8:
133 case ARM::VST2q16:
134 case ARM::VST2q32:
135 FirstOpnd = 3;
136 NumRegs = 4;
137 return true;
138
Bob Wilsonb36ec862009-08-06 18:47:44 +0000139 case ARM::VST3d8:
140 case ARM::VST3d16:
141 case ARM::VST3d32:
Bob Wilson8a3198b2009-09-01 18:51:56 +0000142 case ARM::VST3LNd8:
143 case ARM::VST3LNd16:
144 case ARM::VST3LNd32:
Bob Wilsonb36ec862009-08-06 18:47:44 +0000145 FirstOpnd = 3;
146 NumRegs = 3;
147 return true;
148
Bob Wilson66a70632009-10-07 20:30:08 +0000149 case ARM::VST3q8a:
150 case ARM::VST3q16a:
151 case ARM::VST3q32a:
152 FirstOpnd = 4;
153 NumRegs = 3;
154 Offset = 0;
155 Stride = 2;
156 return true;
157
158 case ARM::VST3q8b:
159 case ARM::VST3q16b:
160 case ARM::VST3q32b:
161 FirstOpnd = 4;
162 NumRegs = 3;
163 Offset = 1;
164 Stride = 2;
165 return true;
166
Bob Wilsonb36ec862009-08-06 18:47:44 +0000167 case ARM::VST4d8:
168 case ARM::VST4d16:
169 case ARM::VST4d32:
Bob Wilson8a3198b2009-09-01 18:51:56 +0000170 case ARM::VST4LNd8:
171 case ARM::VST4LNd16:
172 case ARM::VST4LNd32:
Bob Wilsonb36ec862009-08-06 18:47:44 +0000173 FirstOpnd = 3;
174 NumRegs = 4;
175 return true;
Bob Wilson114a2662009-08-12 20:51:55 +0000176
Bob Wilson63c90632009-10-07 20:49:18 +0000177 case ARM::VST4q8a:
178 case ARM::VST4q16a:
179 case ARM::VST4q32a:
180 FirstOpnd = 4;
181 NumRegs = 4;
182 Offset = 0;
183 Stride = 2;
184 return true;
185
186 case ARM::VST4q8b:
187 case ARM::VST4q16b:
188 case ARM::VST4q32b:
189 FirstOpnd = 4;
190 NumRegs = 4;
191 Offset = 1;
192 Stride = 2;
193 return true;
194
Bob Wilson114a2662009-08-12 20:51:55 +0000195 case ARM::VTBL2:
196 FirstOpnd = 1;
197 NumRegs = 2;
198 return true;
199
200 case ARM::VTBL3:
201 FirstOpnd = 1;
202 NumRegs = 3;
203 return true;
204
205 case ARM::VTBL4:
206 FirstOpnd = 1;
207 NumRegs = 4;
208 return true;
209
210 case ARM::VTBX2:
211 FirstOpnd = 2;
212 NumRegs = 2;
213 return true;
214
215 case ARM::VTBX3:
216 FirstOpnd = 2;
217 NumRegs = 3;
218 return true;
219
220 case ARM::VTBX4:
221 FirstOpnd = 2;
222 NumRegs = 4;
223 return true;
Bob Wilson70cd88f2009-08-05 23:12:45 +0000224 }
225
226 return false;
227}
228
229bool NEONPreAllocPass::PreAllocNEONRegisters(MachineBasicBlock &MBB) {
230 bool Modified = false;
231
232 MachineBasicBlock::iterator MBBI = MBB.begin(), E = MBB.end();
233 for (; MBBI != E; ++MBBI) {
234 MachineInstr *MI = &*MBBI;
Bob Wilsonff8952e2009-10-07 17:24:55 +0000235 unsigned FirstOpnd, NumRegs, Offset, Stride;
236 if (!isNEONMultiRegOp(MI->getOpcode(), FirstOpnd, NumRegs, Offset, Stride))
Bob Wilson70cd88f2009-08-05 23:12:45 +0000237 continue;
238
239 MachineBasicBlock::iterator NextI = next(MBBI);
240 for (unsigned R = 0; R < NumRegs; ++R) {
241 MachineOperand &MO = MI->getOperand(FirstOpnd + R);
242 assert(MO.isReg() && MO.getSubReg() == 0 && "unexpected operand");
243 unsigned VirtReg = MO.getReg();
244 assert(TargetRegisterInfo::isVirtualRegister(VirtReg) &&
245 "expected a virtual register");
246
247 // For now, just assign a fixed set of adjacent registers.
248 // This leaves plenty of room for future improvements.
249 static const unsigned NEONDRegs[] = {
Bob Wilsonff8952e2009-10-07 17:24:55 +0000250 ARM::D0, ARM::D1, ARM::D2, ARM::D3,
251 ARM::D4, ARM::D5, ARM::D6, ARM::D7
Bob Wilson70cd88f2009-08-05 23:12:45 +0000252 };
Bob Wilsonff8952e2009-10-07 17:24:55 +0000253 MO.setReg(NEONDRegs[Offset + R * Stride]);
Bob Wilson70cd88f2009-08-05 23:12:45 +0000254
255 if (MO.isUse()) {
256 // Insert a copy from VirtReg.
Bob Wilson349d82d2009-10-06 22:01:15 +0000257 TII->copyRegToReg(MBB, MBBI, MO.getReg(), VirtReg,
258 ARM::DPRRegisterClass, ARM::DPRRegisterClass);
Bob Wilson70cd88f2009-08-05 23:12:45 +0000259 if (MO.isKill()) {
260 MachineInstr *CopyMI = prior(MBBI);
261 CopyMI->findRegisterUseOperand(VirtReg)->setIsKill();
262 }
263 MO.setIsKill();
264 } else if (MO.isDef() && !MO.isDead()) {
265 // Add a copy to VirtReg.
Bob Wilson349d82d2009-10-06 22:01:15 +0000266 TII->copyRegToReg(MBB, NextI, VirtReg, MO.getReg(),
267 ARM::DPRRegisterClass, ARM::DPRRegisterClass);
Bob Wilson70cd88f2009-08-05 23:12:45 +0000268 }
269 }
270 }
271
272 return Modified;
273}
274
275bool NEONPreAllocPass::runOnMachineFunction(MachineFunction &MF) {
276 TII = MF.getTarget().getInstrInfo();
277
278 bool Modified = false;
279 for (MachineFunction::iterator MFI = MF.begin(), E = MF.end(); MFI != E;
280 ++MFI) {
281 MachineBasicBlock &MBB = *MFI;
282 Modified |= PreAllocNEONRegisters(MBB);
283 }
284
285 return Modified;
286}
287
288/// createNEONPreAllocPass - returns an instance of the NEON register
289/// pre-allocation pass.
290FunctionPass *llvm::createNEONPreAllocPass() {
291 return new NEONPreAllocPass();
292}