blob: 968a78b1f2ad1c3d1191015aa303b46482398b84 [file] [log] [blame]
Jia Liuc5707112012-02-17 08:55:11 +00001//=== --MipsISelLowering.cpp - Mips DAG Lowering Implementation -----------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00007//
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00008//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00009//
10// This file defines the interfaces that Mips uses to lower LLVM code into a
11// selection DAG.
12//
Akira Hatanaka4552c9a2011-04-15 21:51:11 +000013//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000014
15#define DEBUG_TYPE "mips-lower"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000016#include "MipsISelLowering.h"
Bruno Cardoso Lopesa2b1bb52007-08-28 05:08:16 +000017#include "MipsMachineFunction.h"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000018#include "MipsTargetMachine.h"
Chris Lattnerb71b9092009-08-13 06:28:06 +000019#include "MipsTargetObjectFile.h"
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +000020#include "MipsSubtarget.h"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000021#include "llvm/DerivedTypes.h"
22#include "llvm/Function.h"
Bruno Cardoso Lopes91fd5322008-07-21 18:52:34 +000023#include "llvm/GlobalVariable.h"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000024#include "llvm/Intrinsics.h"
25#include "llvm/CallingConv.h"
Akira Hatanaka794bf172011-07-07 23:56:50 +000026#include "InstPrinter/MipsInstPrinter.h"
Bruno Cardoso Lopes47b92f32011-11-11 22:58:42 +000027#include "MCTargetDesc/MipsBaseInfo.h"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000028#include "llvm/CodeGen/CallingConvLower.h"
29#include "llvm/CodeGen/MachineFrameInfo.h"
30#include "llvm/CodeGen/MachineFunction.h"
31#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000032#include "llvm/CodeGen/MachineRegisterInfo.h"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000033#include "llvm/CodeGen/SelectionDAGISel.h"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000034#include "llvm/CodeGen/ValueTypes.h"
35#include "llvm/Support/Debug.h"
Torok Edwinc25e7582009-07-11 20:10:48 +000036#include "llvm/Support/ErrorHandling.h"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000037using namespace llvm;
38
Akira Hatanakadbe9a312011-08-18 20:07:42 +000039// If I is a shifted mask, set the size (Size) and the first bit of the
40// mask (Pos), and return true.
Akira Hatanaka854a7db2011-08-19 22:59:00 +000041// For example, if I is 0x003ff800, (Pos, Size) = (11, 11).
42static bool IsShiftedMask(uint64_t I, uint64_t &Pos, uint64_t &Size) {
Akira Hatanakad6bc5232011-12-05 21:26:34 +000043 if (!isShiftedMask_64(I))
Akira Hatanaka854a7db2011-08-19 22:59:00 +000044 return false;
Akira Hatanakabb15e112011-08-17 02:05:42 +000045
Akira Hatanakad6bc5232011-12-05 21:26:34 +000046 Size = CountPopulation_64(I);
47 Pos = CountTrailingZeros_64(I);
Akira Hatanakadbe9a312011-08-18 20:07:42 +000048 return true;
Akira Hatanakabb15e112011-08-17 02:05:42 +000049}
50
Akira Hatanaka648f00c2012-02-24 22:34:47 +000051static SDValue GetGlobalReg(SelectionDAG &DAG, EVT Ty) {
52 MipsFunctionInfo *FI = DAG.getMachineFunction().getInfo<MipsFunctionInfo>();
53 return DAG.getRegister(FI->getGlobalBaseReg(), Ty);
54}
55
Chris Lattnerf0144122009-07-28 03:13:23 +000056const char *MipsTargetLowering::getTargetNodeName(unsigned Opcode) const {
57 switch (Opcode) {
Akira Hatanakabdd2ce92011-05-23 21:13:59 +000058 case MipsISD::JmpLink: return "MipsISD::JmpLink";
59 case MipsISD::Hi: return "MipsISD::Hi";
60 case MipsISD::Lo: return "MipsISD::Lo";
61 case MipsISD::GPRel: return "MipsISD::GPRel";
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +000062 case MipsISD::ThreadPointer: return "MipsISD::ThreadPointer";
Akira Hatanakabdd2ce92011-05-23 21:13:59 +000063 case MipsISD::Ret: return "MipsISD::Ret";
64 case MipsISD::FPBrcond: return "MipsISD::FPBrcond";
65 case MipsISD::FPCmp: return "MipsISD::FPCmp";
66 case MipsISD::CMovFP_T: return "MipsISD::CMovFP_T";
67 case MipsISD::CMovFP_F: return "MipsISD::CMovFP_F";
68 case MipsISD::FPRound: return "MipsISD::FPRound";
69 case MipsISD::MAdd: return "MipsISD::MAdd";
70 case MipsISD::MAddu: return "MipsISD::MAddu";
71 case MipsISD::MSub: return "MipsISD::MSub";
72 case MipsISD::MSubu: return "MipsISD::MSubu";
73 case MipsISD::DivRem: return "MipsISD::DivRem";
74 case MipsISD::DivRemU: return "MipsISD::DivRemU";
75 case MipsISD::BuildPairF64: return "MipsISD::BuildPairF64";
76 case MipsISD::ExtractElementF64: return "MipsISD::ExtractElementF64";
Akira Hatanakabfcb83f2011-12-12 22:38:19 +000077 case MipsISD::Wrapper: return "MipsISD::Wrapper";
Akira Hatanaka21afc632011-06-21 00:40:49 +000078 case MipsISD::DynAlloc: return "MipsISD::DynAlloc";
Akira Hatanakadb548262011-07-19 23:30:50 +000079 case MipsISD::Sync: return "MipsISD::Sync";
Akira Hatanakabb15e112011-08-17 02:05:42 +000080 case MipsISD::Ext: return "MipsISD::Ext";
81 case MipsISD::Ins: return "MipsISD::Ins";
Akira Hatanaka0f843822011-06-07 18:58:42 +000082 default: return NULL;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000083 }
84}
85
86MipsTargetLowering::
Chris Lattnerf0144122009-07-28 03:13:23 +000087MipsTargetLowering(MipsTargetMachine &TM)
Akira Hatanaka8b4198d2011-09-26 21:47:02 +000088 : TargetLowering(TM, new MipsTargetObjectFile()),
89 Subtarget(&TM.getSubtarget<MipsSubtarget>()),
Akira Hatanaka2ec69fa2011-10-28 18:47:24 +000090 HasMips64(Subtarget->hasMips64()), IsN64(Subtarget->isABI_N64()),
91 IsO32(Subtarget->isABI_O32()) {
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +000092
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000093 // Mips does not have i1 type, so use i32 for
Wesley Peckbf17cfa2010-11-23 03:31:01 +000094 // setcc operations results (slt, sgt, ...).
Duncan Sands03228082008-11-23 15:47:28 +000095 setBooleanContents(ZeroOrOneBooleanContent);
Duncan Sands28b77e92011-09-06 19:07:46 +000096 setBooleanVectorContents(ZeroOrOneBooleanContent); // FIXME: Is this correct?
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000097
98 // Set up the register classes
Owen Anderson825b72b2009-08-11 20:47:22 +000099 addRegisterClass(MVT::i32, Mips::CPURegsRegisterClass);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000100
Akira Hatanaka95934842011-09-24 01:34:44 +0000101 if (HasMips64)
102 addRegisterClass(MVT::i64, Mips::CPU64RegsRegisterClass);
103
Akira Hatanakab0e7af72012-01-04 19:29:11 +0000104 if (!TM.Options.UseSoftFloat) {
105 addRegisterClass(MVT::f32, Mips::FGR32RegisterClass);
106
107 // When dealing with single precision only, use libcalls
108 if (!Subtarget->isSingleFloat()) {
109 if (HasMips64)
110 addRegisterClass(MVT::f64, Mips::FGR64RegisterClass);
111 else
112 addRegisterClass(MVT::f64, Mips::AFGR64RegisterClass);
113 }
Akira Hatanaka792016b2011-09-23 18:28:39 +0000114 }
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000115
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000116 // Load extented operations for i1 types must be promoted
Owen Anderson825b72b2009-08-11 20:47:22 +0000117 setLoadExtAction(ISD::EXTLOAD, MVT::i1, Promote);
118 setLoadExtAction(ISD::ZEXTLOAD, MVT::i1, Promote);
119 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000120
Eli Friedman6055a6a2009-07-17 04:07:24 +0000121 // MIPS doesn't have extending float->double load/store
Owen Anderson825b72b2009-08-11 20:47:22 +0000122 setLoadExtAction(ISD::EXTLOAD, MVT::f32, Expand);
123 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Eli Friedman10a36592009-07-17 02:28:12 +0000124
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000125 // Used by legalize types to correctly generate the setcc result.
126 // Without this, every float setcc comes with a AND/OR with the result,
127 // we don't want this, since the fpcmp result goes to a flag register,
Bruno Cardoso Lopes77283772008-07-31 18:31:28 +0000128 // which is used implicitly by brcond and select operations.
Owen Anderson825b72b2009-08-11 20:47:22 +0000129 AddPromotedToType(ISD::SETCC, MVT::i1, MVT::i32);
Bruno Cardoso Lopes77283772008-07-31 18:31:28 +0000130
Bruno Cardoso Lopes97c25372008-07-09 04:15:08 +0000131 // Mips Custom Operations
Owen Anderson825b72b2009-08-11 20:47:22 +0000132 setOperationAction(ISD::GlobalAddress, MVT::i32, Custom);
Akira Hatanakaa5903ac2011-10-11 00:55:05 +0000133 setOperationAction(ISD::GlobalAddress, MVT::i64, Custom);
Bruno Cardoso Lopesca8a2aa2011-03-04 20:01:52 +0000134 setOperationAction(ISD::BlockAddress, MVT::i32, Custom);
Akira Hatanaka9b944a82011-11-16 22:42:10 +0000135 setOperationAction(ISD::BlockAddress, MVT::i64, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000136 setOperationAction(ISD::GlobalTLSAddress, MVT::i32, Custom);
Akira Hatanakaca074792011-12-08 20:34:32 +0000137 setOperationAction(ISD::GlobalTLSAddress, MVT::i64, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000138 setOperationAction(ISD::JumpTable, MVT::i32, Custom);
Akira Hatanaka2bf08ec2011-12-05 21:03:03 +0000139 setOperationAction(ISD::JumpTable, MVT::i64, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000140 setOperationAction(ISD::ConstantPool, MVT::i32, Custom);
Akira Hatanaka620db892011-11-16 22:44:38 +0000141 setOperationAction(ISD::ConstantPool, MVT::i64, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000142 setOperationAction(ISD::SELECT, MVT::f32, Custom);
143 setOperationAction(ISD::SELECT, MVT::f64, Custom);
144 setOperationAction(ISD::SELECT, MVT::i32, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000145 setOperationAction(ISD::BRCOND, MVT::Other, Custom);
146 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Custom);
Akira Hatanaka93883832011-12-20 23:35:46 +0000147 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i64, Custom);
Bruno Cardoso Lopes6059b852010-02-06 21:00:02 +0000148 setOperationAction(ISD::VASTART, MVT::Other, Custom);
149
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000150 setOperationAction(ISD::SDIV, MVT::i32, Expand);
151 setOperationAction(ISD::SREM, MVT::i32, Expand);
152 setOperationAction(ISD::UDIV, MVT::i32, Expand);
153 setOperationAction(ISD::UREM, MVT::i32, Expand);
Akira Hatanakadda4a072011-10-03 21:06:13 +0000154 setOperationAction(ISD::SDIV, MVT::i64, Expand);
155 setOperationAction(ISD::SREM, MVT::i64, Expand);
156 setOperationAction(ISD::UDIV, MVT::i64, Expand);
157 setOperationAction(ISD::UREM, MVT::i64, Expand);
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000158
Bruno Cardoso Lopes97c25372008-07-09 04:15:08 +0000159 // Operations not directly supported by Mips.
Owen Anderson825b72b2009-08-11 20:47:22 +0000160 setOperationAction(ISD::BR_JT, MVT::Other, Expand);
161 setOperationAction(ISD::BR_CC, MVT::Other, Expand);
162 setOperationAction(ISD::SELECT_CC, MVT::Other, Expand);
163 setOperationAction(ISD::UINT_TO_FP, MVT::i32, Expand);
Akira Hatanakae1bcd6b2011-12-20 23:40:56 +0000164 setOperationAction(ISD::UINT_TO_FP, MVT::i64, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000165 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Expand);
Akira Hatanakae1bcd6b2011-12-20 23:40:56 +0000166 setOperationAction(ISD::FP_TO_UINT, MVT::i64, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000167 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1, Expand);
168 setOperationAction(ISD::CTPOP, MVT::i32, Expand);
Akira Hatanaka7f162742011-12-21 00:14:05 +0000169 setOperationAction(ISD::CTPOP, MVT::i64, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000170 setOperationAction(ISD::CTTZ, MVT::i32, Expand);
Akira Hatanaka7f162742011-12-21 00:14:05 +0000171 setOperationAction(ISD::CTTZ, MVT::i64, Expand);
Chandler Carruth63974b22011-12-13 01:56:10 +0000172 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i32, Expand);
173 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i64, Expand);
174 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i32, Expand);
175 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i64, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000176 setOperationAction(ISD::ROTL, MVT::i32, Expand);
Akira Hatanakac7bafe92011-09-30 18:51:46 +0000177 setOperationAction(ISD::ROTL, MVT::i64, Expand);
Bruno Cardoso Lopes908b6dd2010-12-09 17:32:30 +0000178
Akira Hatanaka56633442011-09-20 23:53:09 +0000179 if (!Subtarget->hasMips32r2())
Bruno Cardoso Lopes908b6dd2010-12-09 17:32:30 +0000180 setOperationAction(ISD::ROTR, MVT::i32, Expand);
181
Akira Hatanakac7bafe92011-09-30 18:51:46 +0000182 if (!Subtarget->hasMips64r2())
183 setOperationAction(ISD::ROTR, MVT::i64, Expand);
184
Owen Anderson825b72b2009-08-11 20:47:22 +0000185 setOperationAction(ISD::SHL_PARTS, MVT::i32, Expand);
186 setOperationAction(ISD::SRA_PARTS, MVT::i32, Expand);
187 setOperationAction(ISD::SRL_PARTS, MVT::i32, Expand);
Akira Hatanaka9c3d57c2011-05-25 19:32:07 +0000188 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
189 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000190 setOperationAction(ISD::FSIN, MVT::f32, Expand);
Bruno Cardoso Lopes5d6fb5d2011-03-04 18:54:14 +0000191 setOperationAction(ISD::FSIN, MVT::f64, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000192 setOperationAction(ISD::FCOS, MVT::f32, Expand);
Bruno Cardoso Lopes5d6fb5d2011-03-04 18:54:14 +0000193 setOperationAction(ISD::FCOS, MVT::f64, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000194 setOperationAction(ISD::FPOWI, MVT::f32, Expand);
195 setOperationAction(ISD::FPOW, MVT::f32, Expand);
Akira Hatanaka46da1362011-05-23 22:23:58 +0000196 setOperationAction(ISD::FPOW, MVT::f64, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000197 setOperationAction(ISD::FLOG, MVT::f32, Expand);
198 setOperationAction(ISD::FLOG2, MVT::f32, Expand);
199 setOperationAction(ISD::FLOG10, MVT::f32, Expand);
200 setOperationAction(ISD::FEXP, MVT::f32, Expand);
Cameron Zwarich33390842011-07-08 21:39:21 +0000201 setOperationAction(ISD::FMA, MVT::f32, Expand);
202 setOperationAction(ISD::FMA, MVT::f64, Expand);
Bruno Cardoso Lopes97c25372008-07-09 04:15:08 +0000203
Akira Hatanakacf0cd802011-05-26 18:59:03 +0000204 setOperationAction(ISD::EXCEPTIONADDR, MVT::i32, Expand);
Akira Hatanaka590baca2012-02-02 03:13:40 +0000205 setOperationAction(ISD::EXCEPTIONADDR, MVT::i64, Expand);
Akira Hatanakacf0cd802011-05-26 18:59:03 +0000206 setOperationAction(ISD::EHSELECTION, MVT::i32, Expand);
Akira Hatanaka590baca2012-02-02 03:13:40 +0000207 setOperationAction(ISD::EHSELECTION, MVT::i64, Expand);
Eric Christopher471e4222011-06-08 23:55:35 +0000208
Bruno Cardoso Lopes954dac02011-03-09 19:22:22 +0000209 setOperationAction(ISD::VAARG, MVT::Other, Expand);
210 setOperationAction(ISD::VACOPY, MVT::Other, Expand);
211 setOperationAction(ISD::VAEND, MVT::Other, Expand);
212
Bruno Cardoso Lopes97c25372008-07-09 04:15:08 +0000213 // Use the default for now
Owen Anderson825b72b2009-08-11 20:47:22 +0000214 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
215 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
Eli Friedman14648462011-07-27 22:21:52 +0000216
Akira Hatanakadb548262011-07-19 23:30:50 +0000217 setOperationAction(ISD::MEMBARRIER, MVT::Other, Custom);
Eli Friedman14648462011-07-27 22:21:52 +0000218 setOperationAction(ISD::ATOMIC_FENCE, MVT::Other, Custom);
Bruno Cardoso Lopes85e92122008-07-07 19:11:24 +0000219
Eli Friedman4db5aca2011-08-29 18:23:02 +0000220 setOperationAction(ISD::ATOMIC_LOAD, MVT::i32, Expand);
Akira Hatanaka9aed5042011-12-21 00:02:58 +0000221 setOperationAction(ISD::ATOMIC_LOAD, MVT::i64, Expand);
Eli Friedman4db5aca2011-08-29 18:23:02 +0000222 setOperationAction(ISD::ATOMIC_STORE, MVT::i32, Expand);
Akira Hatanaka9aed5042011-12-21 00:02:58 +0000223 setOperationAction(ISD::ATOMIC_STORE, MVT::i64, Expand);
Eli Friedman4db5aca2011-08-29 18:23:02 +0000224
Eli Friedman26689ac2011-08-03 21:06:02 +0000225 setInsertFencesForAtomic(true);
226
Bruno Cardoso Lopesea9d4d62008-08-04 06:44:31 +0000227 if (Subtarget->isSingleFloat())
Owen Anderson825b72b2009-08-11 20:47:22 +0000228 setOperationAction(ISD::SELECT_CC, MVT::f64, Expand);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000229
Bruno Cardoso Lopes7728f7e2008-07-09 05:32:22 +0000230 if (!Subtarget->hasSEInReg()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000231 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i8, Expand);
232 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i16, Expand);
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000233 }
234
Akira Hatanakac79507a2011-12-21 00:20:27 +0000235 if (!Subtarget->hasBitCount()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000236 setOperationAction(ISD::CTLZ, MVT::i32, Expand);
Akira Hatanakac79507a2011-12-21 00:20:27 +0000237 setOperationAction(ISD::CTLZ, MVT::i64, Expand);
238 }
Bruno Cardoso Lopes65ad4522008-08-08 06:16:31 +0000239
Akira Hatanakac0ea0432011-12-20 23:56:43 +0000240 if (!Subtarget->hasSwap()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000241 setOperationAction(ISD::BSWAP, MVT::i32, Expand);
Akira Hatanakac0ea0432011-12-20 23:56:43 +0000242 setOperationAction(ISD::BSWAP, MVT::i64, Expand);
243 }
Bruno Cardoso Lopes739e4412008-08-13 07:13:40 +0000244
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000245 setTargetDAGCombine(ISD::ADDE);
246 setTargetDAGCombine(ISD::SUBE);
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000247 setTargetDAGCombine(ISD::SDIVREM);
248 setTargetDAGCombine(ISD::UDIVREM);
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000249 setTargetDAGCombine(ISD::SETCC);
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000250 setTargetDAGCombine(ISD::AND);
251 setTargetDAGCombine(ISD::OR);
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000252
Eli Friedmanfc5d3052011-05-06 20:34:06 +0000253 setMinFunctionAlignment(2);
254
Akira Hatanaka3f5b1072012-02-02 03:17:04 +0000255 setStackPointerRegisterToSaveRestore(IsN64 ? Mips::SP_64 : Mips::SP);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000256 computeRegisterProperties();
Akira Hatanakacf0cd802011-05-26 18:59:03 +0000257
Akira Hatanaka590baca2012-02-02 03:13:40 +0000258 setExceptionPointerRegister(IsN64 ? Mips::A0_64 : Mips::A0);
259 setExceptionSelectorRegister(IsN64 ? Mips::A1_64 : Mips::A1);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000260}
261
Akira Hatanaka5c21c9e2011-08-12 21:30:06 +0000262bool MipsTargetLowering::allowsUnalignedMemoryAccesses(EVT VT) const {
Akira Hatanaka511961a2011-08-17 18:49:18 +0000263 MVT::SimpleValueType SVT = VT.getSimpleVT().SimpleTy;
Akira Hatanaka7bd19bd2011-10-11 00:27:28 +0000264 return SVT == MVT::i64 || SVT == MVT::i32 || SVT == MVT::i16;
Akira Hatanaka5c21c9e2011-08-12 21:30:06 +0000265}
266
Duncan Sands28b77e92011-09-06 19:07:46 +0000267EVT MipsTargetLowering::getSetCCResultType(EVT VT) const {
Owen Anderson825b72b2009-08-11 20:47:22 +0000268 return MVT::i32;
Scott Michel5b8f82e2008-03-10 15:42:14 +0000269}
270
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000271// SelectMadd -
272// Transforms a subgraph in CurDAG if the following pattern is found:
273// (addc multLo, Lo0), (adde multHi, Hi0),
274// where,
275// multHi/Lo: product of multiplication
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000276// Lo0: initial value of Lo register
277// Hi0: initial value of Hi register
Akira Hatanaka81bd78b2011-03-30 21:15:35 +0000278// Return true if pattern matching was successful.
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000279static bool SelectMadd(SDNode* ADDENode, SelectionDAG* CurDAG) {
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000280 // ADDENode's second operand must be a flag output of an ADDC node in order
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000281 // for the matching to be successful.
282 SDNode* ADDCNode = ADDENode->getOperand(2).getNode();
283
284 if (ADDCNode->getOpcode() != ISD::ADDC)
285 return false;
286
287 SDValue MultHi = ADDENode->getOperand(0);
288 SDValue MultLo = ADDCNode->getOperand(0);
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000289 SDNode* MultNode = MultHi.getNode();
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000290 unsigned MultOpc = MultHi.getOpcode();
291
292 // MultHi and MultLo must be generated by the same node,
293 if (MultLo.getNode() != MultNode)
294 return false;
295
296 // and it must be a multiplication.
297 if (MultOpc != ISD::SMUL_LOHI && MultOpc != ISD::UMUL_LOHI)
298 return false;
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000299
300 // MultLo amd MultHi must be the first and second output of MultNode
301 // respectively.
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000302 if (MultHi.getResNo() != 1 || MultLo.getResNo() != 0)
303 return false;
304
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000305 // Transform this to a MADD only if ADDENode and ADDCNode are the only users
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000306 // of the values of MultNode, in which case MultNode will be removed in later
307 // phases.
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000308 // If there exist users other than ADDENode or ADDCNode, this function returns
309 // here, which will result in MultNode being mapped to a single MULT
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000310 // instruction node rather than a pair of MULT and MADD instructions being
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000311 // produced.
312 if (!MultHi.hasOneUse() || !MultLo.hasOneUse())
313 return false;
314
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000315 SDValue Chain = CurDAG->getEntryNode();
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000316 DebugLoc dl = ADDENode->getDebugLoc();
317
318 // create MipsMAdd(u) node
319 MultOpc = MultOpc == ISD::UMUL_LOHI ? MipsISD::MAddu : MipsISD::MAdd;
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000320
Akira Hatanaka82099682011-12-19 19:52:25 +0000321 SDValue MAdd = CurDAG->getNode(MultOpc, dl, MVT::Glue,
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000322 MultNode->getOperand(0),// Factor 0
323 MultNode->getOperand(1),// Factor 1
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000324 ADDCNode->getOperand(1),// Lo0
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000325 ADDENode->getOperand(1));// Hi0
326
327 // create CopyFromReg nodes
328 SDValue CopyFromLo = CurDAG->getCopyFromReg(Chain, dl, Mips::LO, MVT::i32,
329 MAdd);
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000330 SDValue CopyFromHi = CurDAG->getCopyFromReg(CopyFromLo.getValue(1), dl,
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000331 Mips::HI, MVT::i32,
332 CopyFromLo.getValue(2));
333
334 // replace uses of adde and addc here
335 if (!SDValue(ADDCNode, 0).use_empty())
336 CurDAG->ReplaceAllUsesOfValueWith(SDValue(ADDCNode, 0), CopyFromLo);
337
338 if (!SDValue(ADDENode, 0).use_empty())
339 CurDAG->ReplaceAllUsesOfValueWith(SDValue(ADDENode, 0), CopyFromHi);
340
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000341 return true;
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000342}
343
344// SelectMsub -
345// Transforms a subgraph in CurDAG if the following pattern is found:
346// (addc Lo0, multLo), (sube Hi0, multHi),
347// where,
348// multHi/Lo: product of multiplication
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000349// Lo0: initial value of Lo register
350// Hi0: initial value of Hi register
Akira Hatanaka81bd78b2011-03-30 21:15:35 +0000351// Return true if pattern matching was successful.
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000352static bool SelectMsub(SDNode* SUBENode, SelectionDAG* CurDAG) {
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000353 // SUBENode's second operand must be a flag output of an SUBC node in order
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000354 // for the matching to be successful.
355 SDNode* SUBCNode = SUBENode->getOperand(2).getNode();
356
357 if (SUBCNode->getOpcode() != ISD::SUBC)
358 return false;
359
360 SDValue MultHi = SUBENode->getOperand(1);
361 SDValue MultLo = SUBCNode->getOperand(1);
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000362 SDNode* MultNode = MultHi.getNode();
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000363 unsigned MultOpc = MultHi.getOpcode();
364
365 // MultHi and MultLo must be generated by the same node,
366 if (MultLo.getNode() != MultNode)
367 return false;
368
369 // and it must be a multiplication.
370 if (MultOpc != ISD::SMUL_LOHI && MultOpc != ISD::UMUL_LOHI)
371 return false;
372
373 // MultLo amd MultHi must be the first and second output of MultNode
374 // respectively.
375 if (MultHi.getResNo() != 1 || MultLo.getResNo() != 0)
376 return false;
377
378 // Transform this to a MSUB only if SUBENode and SUBCNode are the only users
379 // of the values of MultNode, in which case MultNode will be removed in later
380 // phases.
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000381 // If there exist users other than SUBENode or SUBCNode, this function returns
382 // here, which will result in MultNode being mapped to a single MULT
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000383 // instruction node rather than a pair of MULT and MSUB instructions being
384 // produced.
385 if (!MultHi.hasOneUse() || !MultLo.hasOneUse())
386 return false;
387
388 SDValue Chain = CurDAG->getEntryNode();
389 DebugLoc dl = SUBENode->getDebugLoc();
390
391 // create MipsSub(u) node
392 MultOpc = MultOpc == ISD::UMUL_LOHI ? MipsISD::MSubu : MipsISD::MSub;
393
Akira Hatanaka82099682011-12-19 19:52:25 +0000394 SDValue MSub = CurDAG->getNode(MultOpc, dl, MVT::Glue,
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000395 MultNode->getOperand(0),// Factor 0
396 MultNode->getOperand(1),// Factor 1
397 SUBCNode->getOperand(0),// Lo0
398 SUBENode->getOperand(0));// Hi0
399
400 // create CopyFromReg nodes
401 SDValue CopyFromLo = CurDAG->getCopyFromReg(Chain, dl, Mips::LO, MVT::i32,
402 MSub);
403 SDValue CopyFromHi = CurDAG->getCopyFromReg(CopyFromLo.getValue(1), dl,
404 Mips::HI, MVT::i32,
405 CopyFromLo.getValue(2));
406
407 // replace uses of sube and subc here
408 if (!SDValue(SUBCNode, 0).use_empty())
409 CurDAG->ReplaceAllUsesOfValueWith(SDValue(SUBCNode, 0), CopyFromLo);
410
411 if (!SDValue(SUBENode, 0).use_empty())
412 CurDAG->ReplaceAllUsesOfValueWith(SDValue(SUBENode, 0), CopyFromHi);
413
414 return true;
415}
416
417static SDValue PerformADDECombine(SDNode *N, SelectionDAG& DAG,
418 TargetLowering::DAGCombinerInfo &DCI,
419 const MipsSubtarget* Subtarget) {
420 if (DCI.isBeforeLegalize())
421 return SDValue();
422
Akira Hatanakae184fec2011-11-11 04:18:21 +0000423 if (Subtarget->hasMips32() && N->getValueType(0) == MVT::i32 &&
424 SelectMadd(N, &DAG))
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000425 return SDValue(N, 0);
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000426
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000427 return SDValue();
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000428}
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000429
430static SDValue PerformSUBECombine(SDNode *N, SelectionDAG& DAG,
431 TargetLowering::DAGCombinerInfo &DCI,
432 const MipsSubtarget* Subtarget) {
433 if (DCI.isBeforeLegalize())
434 return SDValue();
435
Akira Hatanakae184fec2011-11-11 04:18:21 +0000436 if (Subtarget->hasMips32() && N->getValueType(0) == MVT::i32 &&
437 SelectMsub(N, &DAG))
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000438 return SDValue(N, 0);
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000439
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000440 return SDValue();
441}
442
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000443static SDValue PerformDivRemCombine(SDNode *N, SelectionDAG& DAG,
444 TargetLowering::DAGCombinerInfo &DCI,
445 const MipsSubtarget* Subtarget) {
446 if (DCI.isBeforeLegalizeOps())
447 return SDValue();
448
Akira Hatanakadda4a072011-10-03 21:06:13 +0000449 EVT Ty = N->getValueType(0);
450 unsigned LO = (Ty == MVT::i32) ? Mips::LO : Mips::LO64;
451 unsigned HI = (Ty == MVT::i32) ? Mips::HI : Mips::HI64;
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000452 unsigned opc = N->getOpcode() == ISD::SDIVREM ? MipsISD::DivRem :
453 MipsISD::DivRemU;
454 DebugLoc dl = N->getDebugLoc();
455
456 SDValue DivRem = DAG.getNode(opc, dl, MVT::Glue,
457 N->getOperand(0), N->getOperand(1));
458 SDValue InChain = DAG.getEntryNode();
459 SDValue InGlue = DivRem;
460
461 // insert MFLO
462 if (N->hasAnyUseOfValue(0)) {
Akira Hatanakadda4a072011-10-03 21:06:13 +0000463 SDValue CopyFromLo = DAG.getCopyFromReg(InChain, dl, LO, Ty,
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000464 InGlue);
465 DAG.ReplaceAllUsesOfValueWith(SDValue(N, 0), CopyFromLo);
466 InChain = CopyFromLo.getValue(1);
467 InGlue = CopyFromLo.getValue(2);
468 }
469
470 // insert MFHI
471 if (N->hasAnyUseOfValue(1)) {
472 SDValue CopyFromHi = DAG.getCopyFromReg(InChain, dl,
Akira Hatanakadda4a072011-10-03 21:06:13 +0000473 HI, Ty, InGlue);
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000474 DAG.ReplaceAllUsesOfValueWith(SDValue(N, 1), CopyFromHi);
475 }
476
477 return SDValue();
478}
479
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000480static Mips::CondCode FPCondCCodeToFCC(ISD::CondCode CC) {
481 switch (CC) {
482 default: llvm_unreachable("Unknown fp condition code!");
483 case ISD::SETEQ:
484 case ISD::SETOEQ: return Mips::FCOND_OEQ;
485 case ISD::SETUNE: return Mips::FCOND_UNE;
486 case ISD::SETLT:
487 case ISD::SETOLT: return Mips::FCOND_OLT;
488 case ISD::SETGT:
489 case ISD::SETOGT: return Mips::FCOND_OGT;
490 case ISD::SETLE:
491 case ISD::SETOLE: return Mips::FCOND_OLE;
492 case ISD::SETGE:
493 case ISD::SETOGE: return Mips::FCOND_OGE;
494 case ISD::SETULT: return Mips::FCOND_ULT;
495 case ISD::SETULE: return Mips::FCOND_ULE;
496 case ISD::SETUGT: return Mips::FCOND_UGT;
497 case ISD::SETUGE: return Mips::FCOND_UGE;
498 case ISD::SETUO: return Mips::FCOND_UN;
499 case ISD::SETO: return Mips::FCOND_OR;
500 case ISD::SETNE:
501 case ISD::SETONE: return Mips::FCOND_ONE;
502 case ISD::SETUEQ: return Mips::FCOND_UEQ;
503 }
504}
505
506
507// Returns true if condition code has to be inverted.
508static bool InvertFPCondCode(Mips::CondCode CC) {
509 if (CC >= Mips::FCOND_F && CC <= Mips::FCOND_NGT)
510 return false;
511
Akira Hatanaka82099682011-12-19 19:52:25 +0000512 assert((CC >= Mips::FCOND_T && CC <= Mips::FCOND_GT) &&
513 "Illegal Condition Code");
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000514
Akira Hatanaka82099682011-12-19 19:52:25 +0000515 return true;
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000516}
517
518// Creates and returns an FPCmp node from a setcc node.
519// Returns Op if setcc is not a floating point comparison.
520static SDValue CreateFPCmp(SelectionDAG& DAG, const SDValue& Op) {
521 // must be a SETCC node
522 if (Op.getOpcode() != ISD::SETCC)
523 return Op;
524
525 SDValue LHS = Op.getOperand(0);
526
527 if (!LHS.getValueType().isFloatingPoint())
528 return Op;
529
530 SDValue RHS = Op.getOperand(1);
531 DebugLoc dl = Op.getDebugLoc();
532
Akira Hatanaka0bf3dfb2011-04-15 21:00:26 +0000533 // Assume the 3rd operand is a CondCodeSDNode. Add code to check the type of
534 // node if necessary.
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000535 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(2))->get();
536
537 return DAG.getNode(MipsISD::FPCmp, dl, MVT::Glue, LHS, RHS,
538 DAG.getConstant(FPCondCCodeToFCC(CC), MVT::i32));
539}
540
541// Creates and returns a CMovFPT/F node.
542static SDValue CreateCMovFP(SelectionDAG& DAG, SDValue Cond, SDValue True,
543 SDValue False, DebugLoc DL) {
544 bool invert = InvertFPCondCode((Mips::CondCode)
545 cast<ConstantSDNode>(Cond.getOperand(2))
546 ->getSExtValue());
547
548 return DAG.getNode((invert ? MipsISD::CMovFP_F : MipsISD::CMovFP_T), DL,
549 True.getValueType(), True, False, Cond);
550}
551
552static SDValue PerformSETCCCombine(SDNode *N, SelectionDAG& DAG,
553 TargetLowering::DAGCombinerInfo &DCI,
554 const MipsSubtarget* Subtarget) {
555 if (DCI.isBeforeLegalizeOps())
556 return SDValue();
557
558 SDValue Cond = CreateFPCmp(DAG, SDValue(N, 0));
559
560 if (Cond.getOpcode() != MipsISD::FPCmp)
561 return SDValue();
562
563 SDValue True = DAG.getConstant(1, MVT::i32);
564 SDValue False = DAG.getConstant(0, MVT::i32);
565
566 return CreateCMovFP(DAG, Cond, True, False, N->getDebugLoc());
567}
568
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000569static SDValue PerformANDCombine(SDNode *N, SelectionDAG& DAG,
570 TargetLowering::DAGCombinerInfo &DCI,
571 const MipsSubtarget* Subtarget) {
572 // Pattern match EXT.
573 // $dst = and ((sra or srl) $src , pos), (2**size - 1)
574 // => ext $dst, $src, size, pos
Akira Hatanaka56633442011-09-20 23:53:09 +0000575 if (DCI.isBeforeLegalizeOps() || !Subtarget->hasMips32r2())
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000576 return SDValue();
577
578 SDValue ShiftRight = N->getOperand(0), Mask = N->getOperand(1);
Akira Hatanakad6bc5232011-12-05 21:26:34 +0000579 unsigned ShiftRightOpc = ShiftRight.getOpcode();
580
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000581 // Op's first operand must be a shift right.
Akira Hatanakad6bc5232011-12-05 21:26:34 +0000582 if (ShiftRightOpc != ISD::SRA && ShiftRightOpc != ISD::SRL)
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000583 return SDValue();
584
585 // The second operand of the shift must be an immediate.
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000586 ConstantSDNode *CN;
587 if (!(CN = dyn_cast<ConstantSDNode>(ShiftRight.getOperand(1))))
588 return SDValue();
589
Akira Hatanakad6bc5232011-12-05 21:26:34 +0000590 uint64_t Pos = CN->getZExtValue();
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000591 uint64_t SMPos, SMSize;
Akira Hatanakad6bc5232011-12-05 21:26:34 +0000592
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000593 // Op's second operand must be a shifted mask.
594 if (!(CN = dyn_cast<ConstantSDNode>(Mask)) ||
Akira Hatanaka854a7db2011-08-19 22:59:00 +0000595 !IsShiftedMask(CN->getZExtValue(), SMPos, SMSize))
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000596 return SDValue();
597
598 // Return if the shifted mask does not start at bit 0 or the sum of its size
599 // and Pos exceeds the word's size.
Akira Hatanakad6bc5232011-12-05 21:26:34 +0000600 EVT ValTy = N->getValueType(0);
601 if (SMPos != 0 || Pos + SMSize > ValTy.getSizeInBits())
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000602 return SDValue();
603
Akira Hatanakad6bc5232011-12-05 21:26:34 +0000604 return DAG.getNode(MipsISD::Ext, N->getDebugLoc(), ValTy,
Akira Hatanaka82099682011-12-19 19:52:25 +0000605 ShiftRight.getOperand(0), DAG.getConstant(Pos, MVT::i32),
Akira Hatanaka667645f2011-08-17 22:59:46 +0000606 DAG.getConstant(SMSize, MVT::i32));
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000607}
608
609static SDValue PerformORCombine(SDNode *N, SelectionDAG& DAG,
610 TargetLowering::DAGCombinerInfo &DCI,
611 const MipsSubtarget* Subtarget) {
612 // Pattern match INS.
613 // $dst = or (and $src1 , mask0), (and (shl $src, pos), mask1),
614 // where mask1 = (2**size - 1) << pos, mask0 = ~mask1
615 // => ins $dst, $src, size, pos, $src1
Akira Hatanaka56633442011-09-20 23:53:09 +0000616 if (DCI.isBeforeLegalizeOps() || !Subtarget->hasMips32r2())
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000617 return SDValue();
618
619 SDValue And0 = N->getOperand(0), And1 = N->getOperand(1);
620 uint64_t SMPos0, SMSize0, SMPos1, SMSize1;
621 ConstantSDNode *CN;
622
623 // See if Op's first operand matches (and $src1 , mask0).
624 if (And0.getOpcode() != ISD::AND)
625 return SDValue();
626
627 if (!(CN = dyn_cast<ConstantSDNode>(And0.getOperand(1))) ||
Akira Hatanaka854a7db2011-08-19 22:59:00 +0000628 !IsShiftedMask(~CN->getSExtValue(), SMPos0, SMSize0))
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000629 return SDValue();
630
631 // See if Op's second operand matches (and (shl $src, pos), mask1).
632 if (And1.getOpcode() != ISD::AND)
633 return SDValue();
634
635 if (!(CN = dyn_cast<ConstantSDNode>(And1.getOperand(1))) ||
Akira Hatanaka854a7db2011-08-19 22:59:00 +0000636 !IsShiftedMask(CN->getZExtValue(), SMPos1, SMSize1))
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000637 return SDValue();
638
639 // The shift masks must have the same position and size.
640 if (SMPos0 != SMPos1 || SMSize0 != SMSize1)
641 return SDValue();
642
643 SDValue Shl = And1.getOperand(0);
644 if (Shl.getOpcode() != ISD::SHL)
645 return SDValue();
646
647 if (!(CN = dyn_cast<ConstantSDNode>(Shl.getOperand(1))))
648 return SDValue();
649
650 unsigned Shamt = CN->getZExtValue();
651
652 // Return if the shift amount and the first bit position of mask are not the
653 // same.
Akira Hatanakad6bc5232011-12-05 21:26:34 +0000654 EVT ValTy = N->getValueType(0);
655 if ((Shamt != SMPos0) || (SMPos0 + SMSize0 > ValTy.getSizeInBits()))
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000656 return SDValue();
657
Akira Hatanaka82099682011-12-19 19:52:25 +0000658 return DAG.getNode(MipsISD::Ins, N->getDebugLoc(), ValTy, Shl.getOperand(0),
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000659 DAG.getConstant(SMPos0, MVT::i32),
Akira Hatanaka82099682011-12-19 19:52:25 +0000660 DAG.getConstant(SMSize0, MVT::i32), And0.getOperand(0));
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000661}
662
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000663SDValue MipsTargetLowering::PerformDAGCombine(SDNode *N, DAGCombinerInfo &DCI)
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000664 const {
665 SelectionDAG &DAG = DCI.DAG;
666 unsigned opc = N->getOpcode();
667
668 switch (opc) {
669 default: break;
670 case ISD::ADDE:
671 return PerformADDECombine(N, DAG, DCI, Subtarget);
672 case ISD::SUBE:
673 return PerformSUBECombine(N, DAG, DCI, Subtarget);
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000674 case ISD::SDIVREM:
675 case ISD::UDIVREM:
676 return PerformDivRemCombine(N, DAG, DCI, Subtarget);
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000677 case ISD::SETCC:
678 return PerformSETCCCombine(N, DAG, DCI, Subtarget);
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000679 case ISD::AND:
680 return PerformANDCombine(N, DAG, DCI, Subtarget);
681 case ISD::OR:
682 return PerformORCombine(N, DAG, DCI, Subtarget);
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000683 }
684
685 return SDValue();
686}
687
Dan Gohman475871a2008-07-27 21:46:04 +0000688SDValue MipsTargetLowering::
Dan Gohmand858e902010-04-17 15:26:15 +0000689LowerOperation(SDValue Op, SelectionDAG &DAG) const
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000690{
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000691 switch (Op.getOpcode())
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000692 {
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +0000693 case ISD::BRCOND: return LowerBRCOND(Op, DAG);
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +0000694 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
695 case ISD::DYNAMIC_STACKALLOC: return LowerDYNAMIC_STACKALLOC(Op, DAG);
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +0000696 case ISD::GlobalAddress: return LowerGlobalAddress(Op, DAG);
Bruno Cardoso Lopesca8a2aa2011-03-04 20:01:52 +0000697 case ISD::BlockAddress: return LowerBlockAddress(Op, DAG);
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +0000698 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
699 case ISD::JumpTable: return LowerJumpTable(Op, DAG);
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +0000700 case ISD::SELECT: return LowerSELECT(Op, DAG);
Bruno Cardoso Lopes6059b852010-02-06 21:00:02 +0000701 case ISD::VASTART: return LowerVASTART(Op, DAG);
Akira Hatanaka9c3d57c2011-05-25 19:32:07 +0000702 case ISD::FCOPYSIGN: return LowerFCOPYSIGN(Op, DAG);
Akira Hatanaka2e591472011-06-02 00:24:44 +0000703 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Akira Hatanakadb548262011-07-19 23:30:50 +0000704 case ISD::MEMBARRIER: return LowerMEMBARRIER(Op, DAG);
Eli Friedman14648462011-07-27 22:21:52 +0000705 case ISD::ATOMIC_FENCE: return LowerATOMIC_FENCE(Op, DAG);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000706 }
Dan Gohman475871a2008-07-27 21:46:04 +0000707 return SDValue();
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000708}
709
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000710//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000711// Lower helper functions
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000712//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000713
714// AddLiveIn - This helper function adds the specified physical register to the
715// MachineFunction as a live in value. It also creates a corresponding
716// virtual register for it.
717static unsigned
Craig Topper44d23822012-02-22 05:59:10 +0000718AddLiveIn(MachineFunction &MF, unsigned PReg, const TargetRegisterClass *RC)
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000719{
720 assert(RC->contains(PReg) && "Not the correct regclass!");
Chris Lattner84bc5422007-12-31 04:13:23 +0000721 unsigned VReg = MF.getRegInfo().createVirtualRegister(RC);
722 MF.getRegInfo().addLiveIn(PReg, VReg);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000723 return VReg;
724}
725
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +0000726// Get fp branch code (not opcode) from condition code.
727static Mips::FPBranchCode GetFPBranchCodeFromCond(Mips::CondCode CC) {
728 if (CC >= Mips::FCOND_F && CC <= Mips::FCOND_NGT)
729 return Mips::BRANCH_T;
730
Akira Hatanaka82099682011-12-19 19:52:25 +0000731 assert((CC >= Mips::FCOND_T && CC <= Mips::FCOND_GT) &&
732 "Invalid CondCode.");
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +0000733
Akira Hatanaka82099682011-12-19 19:52:25 +0000734 return Mips::BRANCH_F;
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +0000735}
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000736
Akira Hatanaka8ae330a2011-10-17 18:53:29 +0000737/*
Akira Hatanaka14487d42011-06-07 19:28:39 +0000738static MachineBasicBlock* ExpandCondMov(MachineInstr *MI, MachineBasicBlock *BB,
739 DebugLoc dl,
740 const MipsSubtarget* Subtarget,
741 const TargetInstrInfo *TII,
742 bool isFPCmp, unsigned Opc) {
743 // There is no need to expand CMov instructions if target has
744 // conditional moves.
745 if (Subtarget->hasCondMov())
746 return BB;
747
748 // To "insert" a SELECT_CC instruction, we actually have to insert the
749 // diamond control-flow pattern. The incoming instruction knows the
750 // destination vreg to set, the condition code register to branch on, the
751 // true/false values to select between, and a branch opcode to use.
752 const BasicBlock *LLVM_BB = BB->getBasicBlock();
753 MachineFunction::iterator It = BB;
754 ++It;
755
756 // thisMBB:
757 // ...
758 // TrueVal = ...
759 // setcc r1, r2, r3
760 // bNE r1, r0, copy1MBB
761 // fallthrough --> copy0MBB
762 MachineBasicBlock *thisMBB = BB;
763 MachineFunction *F = BB->getParent();
764 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
765 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
766 F->insert(It, copy0MBB);
767 F->insert(It, sinkMBB);
768
769 // Transfer the remainder of BB and its successor edges to sinkMBB.
770 sinkMBB->splice(sinkMBB->begin(), BB,
771 llvm::next(MachineBasicBlock::iterator(MI)),
772 BB->end());
773 sinkMBB->transferSuccessorsAndUpdatePHIs(BB);
774
775 // Next, add the true and fallthrough blocks as its successors.
776 BB->addSuccessor(copy0MBB);
777 BB->addSuccessor(sinkMBB);
778
779 // Emit the right instruction according to the type of the operands compared
780 if (isFPCmp)
781 BuildMI(BB, dl, TII->get(Opc)).addMBB(sinkMBB);
782 else
783 BuildMI(BB, dl, TII->get(Opc)).addReg(MI->getOperand(2).getReg())
784 .addReg(Mips::ZERO).addMBB(sinkMBB);
785
786 // copy0MBB:
787 // %FalseValue = ...
788 // # fallthrough to sinkMBB
789 BB = copy0MBB;
790
791 // Update machine-CFG edges
792 BB->addSuccessor(sinkMBB);
793
794 // sinkMBB:
795 // %Result = phi [ %TrueValue, thisMBB ], [ %FalseValue, copy0MBB ]
796 // ...
797 BB = sinkMBB;
798
799 if (isFPCmp)
800 BuildMI(*BB, BB->begin(), dl,
801 TII->get(Mips::PHI), MI->getOperand(0).getReg())
802 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB)
803 .addReg(MI->getOperand(1).getReg()).addMBB(copy0MBB);
804 else
805 BuildMI(*BB, BB->begin(), dl,
806 TII->get(Mips::PHI), MI->getOperand(0).getReg())
807 .addReg(MI->getOperand(3).getReg()).addMBB(thisMBB)
808 .addReg(MI->getOperand(1).getReg()).addMBB(copy0MBB);
809
810 MI->eraseFromParent(); // The pseudo instruction is gone now.
811 return BB;
812}
Akira Hatanaka8ae330a2011-10-17 18:53:29 +0000813*/
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +0000814MachineBasicBlock *
815MipsTargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +0000816 MachineBasicBlock *BB) const {
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +0000817 switch (MI->getOpcode()) {
Craig Topperbc219812012-02-07 02:50:20 +0000818 default: llvm_unreachable("Unexpected instr type to insert");
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000819 case Mips::ATOMIC_LOAD_ADD_I8:
Akira Hatanaka59068062011-11-11 04:14:30 +0000820 case Mips::ATOMIC_LOAD_ADD_I8_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000821 return EmitAtomicBinaryPartword(MI, BB, 1, Mips::ADDu);
822 case Mips::ATOMIC_LOAD_ADD_I16:
Akira Hatanaka59068062011-11-11 04:14:30 +0000823 case Mips::ATOMIC_LOAD_ADD_I16_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000824 return EmitAtomicBinaryPartword(MI, BB, 2, Mips::ADDu);
825 case Mips::ATOMIC_LOAD_ADD_I32:
Akira Hatanaka59068062011-11-11 04:14:30 +0000826 case Mips::ATOMIC_LOAD_ADD_I32_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000827 return EmitAtomicBinary(MI, BB, 4, Mips::ADDu);
Akira Hatanaka59068062011-11-11 04:14:30 +0000828 case Mips::ATOMIC_LOAD_ADD_I64:
829 case Mips::ATOMIC_LOAD_ADD_I64_P8:
830 return EmitAtomicBinary(MI, BB, 8, Mips::DADDu);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000831
832 case Mips::ATOMIC_LOAD_AND_I8:
Akira Hatanaka59068062011-11-11 04:14:30 +0000833 case Mips::ATOMIC_LOAD_AND_I8_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000834 return EmitAtomicBinaryPartword(MI, BB, 1, Mips::AND);
835 case Mips::ATOMIC_LOAD_AND_I16:
Akira Hatanaka59068062011-11-11 04:14:30 +0000836 case Mips::ATOMIC_LOAD_AND_I16_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000837 return EmitAtomicBinaryPartword(MI, BB, 2, Mips::AND);
838 case Mips::ATOMIC_LOAD_AND_I32:
Akira Hatanaka59068062011-11-11 04:14:30 +0000839 case Mips::ATOMIC_LOAD_AND_I32_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000840 return EmitAtomicBinary(MI, BB, 4, Mips::AND);
Akira Hatanaka59068062011-11-11 04:14:30 +0000841 case Mips::ATOMIC_LOAD_AND_I64:
842 case Mips::ATOMIC_LOAD_AND_I64_P8:
Akira Hatanaka73866122011-11-12 02:38:12 +0000843 return EmitAtomicBinary(MI, BB, 8, Mips::AND64);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000844
845 case Mips::ATOMIC_LOAD_OR_I8:
Akira Hatanaka59068062011-11-11 04:14:30 +0000846 case Mips::ATOMIC_LOAD_OR_I8_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000847 return EmitAtomicBinaryPartword(MI, BB, 1, Mips::OR);
848 case Mips::ATOMIC_LOAD_OR_I16:
Akira Hatanaka59068062011-11-11 04:14:30 +0000849 case Mips::ATOMIC_LOAD_OR_I16_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000850 return EmitAtomicBinaryPartword(MI, BB, 2, Mips::OR);
851 case Mips::ATOMIC_LOAD_OR_I32:
Akira Hatanaka59068062011-11-11 04:14:30 +0000852 case Mips::ATOMIC_LOAD_OR_I32_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000853 return EmitAtomicBinary(MI, BB, 4, Mips::OR);
Akira Hatanaka59068062011-11-11 04:14:30 +0000854 case Mips::ATOMIC_LOAD_OR_I64:
855 case Mips::ATOMIC_LOAD_OR_I64_P8:
856 return EmitAtomicBinary(MI, BB, 8, Mips::OR64);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000857
858 case Mips::ATOMIC_LOAD_XOR_I8:
Akira Hatanaka59068062011-11-11 04:14:30 +0000859 case Mips::ATOMIC_LOAD_XOR_I8_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000860 return EmitAtomicBinaryPartword(MI, BB, 1, Mips::XOR);
861 case Mips::ATOMIC_LOAD_XOR_I16:
Akira Hatanaka59068062011-11-11 04:14:30 +0000862 case Mips::ATOMIC_LOAD_XOR_I16_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000863 return EmitAtomicBinaryPartword(MI, BB, 2, Mips::XOR);
864 case Mips::ATOMIC_LOAD_XOR_I32:
Akira Hatanaka59068062011-11-11 04:14:30 +0000865 case Mips::ATOMIC_LOAD_XOR_I32_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000866 return EmitAtomicBinary(MI, BB, 4, Mips::XOR);
Akira Hatanaka59068062011-11-11 04:14:30 +0000867 case Mips::ATOMIC_LOAD_XOR_I64:
868 case Mips::ATOMIC_LOAD_XOR_I64_P8:
869 return EmitAtomicBinary(MI, BB, 8, Mips::XOR64);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000870
871 case Mips::ATOMIC_LOAD_NAND_I8:
Akira Hatanaka59068062011-11-11 04:14:30 +0000872 case Mips::ATOMIC_LOAD_NAND_I8_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000873 return EmitAtomicBinaryPartword(MI, BB, 1, 0, true);
874 case Mips::ATOMIC_LOAD_NAND_I16:
Akira Hatanaka59068062011-11-11 04:14:30 +0000875 case Mips::ATOMIC_LOAD_NAND_I16_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000876 return EmitAtomicBinaryPartword(MI, BB, 2, 0, true);
877 case Mips::ATOMIC_LOAD_NAND_I32:
Akira Hatanaka59068062011-11-11 04:14:30 +0000878 case Mips::ATOMIC_LOAD_NAND_I32_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000879 return EmitAtomicBinary(MI, BB, 4, 0, true);
Akira Hatanaka59068062011-11-11 04:14:30 +0000880 case Mips::ATOMIC_LOAD_NAND_I64:
881 case Mips::ATOMIC_LOAD_NAND_I64_P8:
882 return EmitAtomicBinary(MI, BB, 8, 0, true);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000883
884 case Mips::ATOMIC_LOAD_SUB_I8:
Akira Hatanaka59068062011-11-11 04:14:30 +0000885 case Mips::ATOMIC_LOAD_SUB_I8_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000886 return EmitAtomicBinaryPartword(MI, BB, 1, Mips::SUBu);
887 case Mips::ATOMIC_LOAD_SUB_I16:
Akira Hatanaka59068062011-11-11 04:14:30 +0000888 case Mips::ATOMIC_LOAD_SUB_I16_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000889 return EmitAtomicBinaryPartword(MI, BB, 2, Mips::SUBu);
890 case Mips::ATOMIC_LOAD_SUB_I32:
Akira Hatanaka59068062011-11-11 04:14:30 +0000891 case Mips::ATOMIC_LOAD_SUB_I32_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000892 return EmitAtomicBinary(MI, BB, 4, Mips::SUBu);
Akira Hatanaka59068062011-11-11 04:14:30 +0000893 case Mips::ATOMIC_LOAD_SUB_I64:
894 case Mips::ATOMIC_LOAD_SUB_I64_P8:
895 return EmitAtomicBinary(MI, BB, 8, Mips::DSUBu);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000896
897 case Mips::ATOMIC_SWAP_I8:
Akira Hatanaka59068062011-11-11 04:14:30 +0000898 case Mips::ATOMIC_SWAP_I8_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000899 return EmitAtomicBinaryPartword(MI, BB, 1, 0);
900 case Mips::ATOMIC_SWAP_I16:
Akira Hatanaka59068062011-11-11 04:14:30 +0000901 case Mips::ATOMIC_SWAP_I16_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000902 return EmitAtomicBinaryPartword(MI, BB, 2, 0);
903 case Mips::ATOMIC_SWAP_I32:
Akira Hatanaka59068062011-11-11 04:14:30 +0000904 case Mips::ATOMIC_SWAP_I32_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000905 return EmitAtomicBinary(MI, BB, 4, 0);
Akira Hatanaka59068062011-11-11 04:14:30 +0000906 case Mips::ATOMIC_SWAP_I64:
907 case Mips::ATOMIC_SWAP_I64_P8:
908 return EmitAtomicBinary(MI, BB, 8, 0);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000909
910 case Mips::ATOMIC_CMP_SWAP_I8:
Akira Hatanaka59068062011-11-11 04:14:30 +0000911 case Mips::ATOMIC_CMP_SWAP_I8_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000912 return EmitAtomicCmpSwapPartword(MI, BB, 1);
913 case Mips::ATOMIC_CMP_SWAP_I16:
Akira Hatanaka59068062011-11-11 04:14:30 +0000914 case Mips::ATOMIC_CMP_SWAP_I16_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000915 return EmitAtomicCmpSwapPartword(MI, BB, 2);
916 case Mips::ATOMIC_CMP_SWAP_I32:
Akira Hatanaka59068062011-11-11 04:14:30 +0000917 case Mips::ATOMIC_CMP_SWAP_I32_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000918 return EmitAtomicCmpSwap(MI, BB, 4);
Akira Hatanaka59068062011-11-11 04:14:30 +0000919 case Mips::ATOMIC_CMP_SWAP_I64:
920 case Mips::ATOMIC_CMP_SWAP_I64_P8:
921 return EmitAtomicCmpSwap(MI, BB, 8);
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000922 }
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +0000923}
924
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000925// This function also handles Mips::ATOMIC_SWAP_I32 (when BinOpcode == 0), and
926// Mips::ATOMIC_LOAD_NAND_I32 (when Nand == true)
927MachineBasicBlock *
928MipsTargetLowering::EmitAtomicBinary(MachineInstr *MI, MachineBasicBlock *BB,
Eric Christopher471e4222011-06-08 23:55:35 +0000929 unsigned Size, unsigned BinOpcode,
Akira Hatanaka0f843822011-06-07 18:58:42 +0000930 bool Nand) const {
Akira Hatanaka59068062011-11-11 04:14:30 +0000931 assert((Size == 4 || Size == 8) && "Unsupported size for EmitAtomicBinary.");
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000932
933 MachineFunction *MF = BB->getParent();
934 MachineRegisterInfo &RegInfo = MF->getRegInfo();
Akira Hatanaka59068062011-11-11 04:14:30 +0000935 const TargetRegisterClass *RC = getRegClassFor(MVT::getIntegerVT(Size * 8));
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000936 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
937 DebugLoc dl = MI->getDebugLoc();
Akira Hatanaka59068062011-11-11 04:14:30 +0000938 unsigned LL, SC, AND, NOR, ZERO, BEQ;
939
940 if (Size == 4) {
941 LL = IsN64 ? Mips::LL_P8 : Mips::LL;
942 SC = IsN64 ? Mips::SC_P8 : Mips::SC;
943 AND = Mips::AND;
944 NOR = Mips::NOR;
945 ZERO = Mips::ZERO;
946 BEQ = Mips::BEQ;
947 }
948 else {
949 LL = IsN64 ? Mips::LLD_P8 : Mips::LLD;
950 SC = IsN64 ? Mips::SCD_P8 : Mips::SCD;
951 AND = Mips::AND64;
952 NOR = Mips::NOR64;
953 ZERO = Mips::ZERO_64;
954 BEQ = Mips::BEQ64;
955 }
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000956
Akira Hatanaka4061da12011-07-19 20:11:17 +0000957 unsigned OldVal = MI->getOperand(0).getReg();
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000958 unsigned Ptr = MI->getOperand(1).getReg();
959 unsigned Incr = MI->getOperand(2).getReg();
960
Akira Hatanaka4061da12011-07-19 20:11:17 +0000961 unsigned StoreVal = RegInfo.createVirtualRegister(RC);
962 unsigned AndRes = RegInfo.createVirtualRegister(RC);
963 unsigned Success = RegInfo.createVirtualRegister(RC);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000964
965 // insert new blocks after the current block
966 const BasicBlock *LLVM_BB = BB->getBasicBlock();
967 MachineBasicBlock *loopMBB = MF->CreateMachineBasicBlock(LLVM_BB);
968 MachineBasicBlock *exitMBB = MF->CreateMachineBasicBlock(LLVM_BB);
969 MachineFunction::iterator It = BB;
970 ++It;
971 MF->insert(It, loopMBB);
972 MF->insert(It, exitMBB);
973
974 // Transfer the remainder of BB and its successor edges to exitMBB.
975 exitMBB->splice(exitMBB->begin(), BB,
976 llvm::next(MachineBasicBlock::iterator(MI)),
977 BB->end());
978 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
979
980 // thisMBB:
981 // ...
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000982 // fallthrough --> loopMBB
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000983 BB->addSuccessor(loopMBB);
Akira Hatanaka81b44112011-07-19 17:09:53 +0000984 loopMBB->addSuccessor(loopMBB);
985 loopMBB->addSuccessor(exitMBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000986
987 // loopMBB:
988 // ll oldval, 0(ptr)
Akira Hatanaka4061da12011-07-19 20:11:17 +0000989 // <binop> storeval, oldval, incr
990 // sc success, storeval, 0(ptr)
991 // beq success, $0, loopMBB
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000992 BB = loopMBB;
Akira Hatanaka59068062011-11-11 04:14:30 +0000993 BuildMI(BB, dl, TII->get(LL), OldVal).addReg(Ptr).addImm(0);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000994 if (Nand) {
Akira Hatanaka4061da12011-07-19 20:11:17 +0000995 // and andres, oldval, incr
996 // nor storeval, $0, andres
Akira Hatanaka59068062011-11-11 04:14:30 +0000997 BuildMI(BB, dl, TII->get(AND), AndRes).addReg(OldVal).addReg(Incr);
998 BuildMI(BB, dl, TII->get(NOR), StoreVal).addReg(ZERO).addReg(AndRes);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000999 } else if (BinOpcode) {
Akira Hatanaka4061da12011-07-19 20:11:17 +00001000 // <binop> storeval, oldval, incr
1001 BuildMI(BB, dl, TII->get(BinOpcode), StoreVal).addReg(OldVal).addReg(Incr);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001002 } else {
Akira Hatanaka4061da12011-07-19 20:11:17 +00001003 StoreVal = Incr;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001004 }
Akira Hatanaka59068062011-11-11 04:14:30 +00001005 BuildMI(BB, dl, TII->get(SC), Success).addReg(StoreVal).addReg(Ptr).addImm(0);
1006 BuildMI(BB, dl, TII->get(BEQ)).addReg(Success).addReg(ZERO).addMBB(loopMBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001007
1008 MI->eraseFromParent(); // The instruction is gone now.
1009
Akira Hatanaka939ece12011-07-19 03:42:13 +00001010 return exitMBB;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001011}
1012
1013MachineBasicBlock *
1014MipsTargetLowering::EmitAtomicBinaryPartword(MachineInstr *MI,
Akira Hatanaka0f843822011-06-07 18:58:42 +00001015 MachineBasicBlock *BB,
1016 unsigned Size, unsigned BinOpcode,
1017 bool Nand) const {
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001018 assert((Size == 1 || Size == 2) &&
1019 "Unsupported size for EmitAtomicBinaryPartial.");
1020
1021 MachineFunction *MF = BB->getParent();
1022 MachineRegisterInfo &RegInfo = MF->getRegInfo();
1023 const TargetRegisterClass *RC = getRegClassFor(MVT::i32);
1024 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
1025 DebugLoc dl = MI->getDebugLoc();
Akira Hatanaka59068062011-11-11 04:14:30 +00001026 unsigned LL = IsN64 ? Mips::LL_P8 : Mips::LL;
1027 unsigned SC = IsN64 ? Mips::SC_P8 : Mips::SC;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001028
1029 unsigned Dest = MI->getOperand(0).getReg();
1030 unsigned Ptr = MI->getOperand(1).getReg();
1031 unsigned Incr = MI->getOperand(2).getReg();
1032
Akira Hatanaka4061da12011-07-19 20:11:17 +00001033 unsigned AlignedAddr = RegInfo.createVirtualRegister(RC);
1034 unsigned ShiftAmt = RegInfo.createVirtualRegister(RC);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001035 unsigned Mask = RegInfo.createVirtualRegister(RC);
1036 unsigned Mask2 = RegInfo.createVirtualRegister(RC);
Akira Hatanaka4061da12011-07-19 20:11:17 +00001037 unsigned NewVal = RegInfo.createVirtualRegister(RC);
1038 unsigned OldVal = RegInfo.createVirtualRegister(RC);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001039 unsigned Incr2 = RegInfo.createVirtualRegister(RC);
Akira Hatanaka4061da12011-07-19 20:11:17 +00001040 unsigned MaskLSB2 = RegInfo.createVirtualRegister(RC);
1041 unsigned PtrLSB2 = RegInfo.createVirtualRegister(RC);
1042 unsigned MaskUpper = RegInfo.createVirtualRegister(RC);
1043 unsigned AndRes = RegInfo.createVirtualRegister(RC);
1044 unsigned BinOpRes = RegInfo.createVirtualRegister(RC);
Akira Hatanakabdd83fe2011-07-19 20:56:53 +00001045 unsigned MaskedOldVal0 = RegInfo.createVirtualRegister(RC);
Akira Hatanaka4061da12011-07-19 20:11:17 +00001046 unsigned StoreVal = RegInfo.createVirtualRegister(RC);
1047 unsigned MaskedOldVal1 = RegInfo.createVirtualRegister(RC);
1048 unsigned SrlRes = RegInfo.createVirtualRegister(RC);
1049 unsigned SllRes = RegInfo.createVirtualRegister(RC);
1050 unsigned Success = RegInfo.createVirtualRegister(RC);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001051
1052 // insert new blocks after the current block
1053 const BasicBlock *LLVM_BB = BB->getBasicBlock();
1054 MachineBasicBlock *loopMBB = MF->CreateMachineBasicBlock(LLVM_BB);
Akira Hatanaka939ece12011-07-19 03:42:13 +00001055 MachineBasicBlock *sinkMBB = MF->CreateMachineBasicBlock(LLVM_BB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001056 MachineBasicBlock *exitMBB = MF->CreateMachineBasicBlock(LLVM_BB);
1057 MachineFunction::iterator It = BB;
1058 ++It;
1059 MF->insert(It, loopMBB);
Akira Hatanaka939ece12011-07-19 03:42:13 +00001060 MF->insert(It, sinkMBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001061 MF->insert(It, exitMBB);
1062
1063 // Transfer the remainder of BB and its successor edges to exitMBB.
1064 exitMBB->splice(exitMBB->begin(), BB,
Akira Hatanaka82099682011-12-19 19:52:25 +00001065 llvm::next(MachineBasicBlock::iterator(MI)), BB->end());
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001066 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
1067
Akira Hatanaka81b44112011-07-19 17:09:53 +00001068 BB->addSuccessor(loopMBB);
1069 loopMBB->addSuccessor(loopMBB);
1070 loopMBB->addSuccessor(sinkMBB);
1071 sinkMBB->addSuccessor(exitMBB);
1072
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001073 // thisMBB:
Akira Hatanaka4061da12011-07-19 20:11:17 +00001074 // addiu masklsb2,$0,-4 # 0xfffffffc
1075 // and alignedaddr,ptr,masklsb2
1076 // andi ptrlsb2,ptr,3
1077 // sll shiftamt,ptrlsb2,3
1078 // ori maskupper,$0,255 # 0xff
1079 // sll mask,maskupper,shiftamt
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001080 // nor mask2,$0,mask
Akira Hatanaka4061da12011-07-19 20:11:17 +00001081 // sll incr2,incr,shiftamt
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001082
1083 int64_t MaskImm = (Size == 1) ? 255 : 65535;
Akira Hatanaka4061da12011-07-19 20:11:17 +00001084 BuildMI(BB, dl, TII->get(Mips::ADDiu), MaskLSB2)
1085 .addReg(Mips::ZERO).addImm(-4);
1086 BuildMI(BB, dl, TII->get(Mips::AND), AlignedAddr)
1087 .addReg(Ptr).addReg(MaskLSB2);
1088 BuildMI(BB, dl, TII->get(Mips::ANDi), PtrLSB2).addReg(Ptr).addImm(3);
1089 BuildMI(BB, dl, TII->get(Mips::SLL), ShiftAmt).addReg(PtrLSB2).addImm(3);
1090 BuildMI(BB, dl, TII->get(Mips::ORi), MaskUpper)
1091 .addReg(Mips::ZERO).addImm(MaskImm);
Akira Hatanakacc7ecc72011-07-19 20:34:00 +00001092 BuildMI(BB, dl, TII->get(Mips::SLLV), Mask)
1093 .addReg(ShiftAmt).addReg(MaskUpper);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001094 BuildMI(BB, dl, TII->get(Mips::NOR), Mask2).addReg(Mips::ZERO).addReg(Mask);
Akira Hatanakacc7ecc72011-07-19 20:34:00 +00001095 BuildMI(BB, dl, TII->get(Mips::SLLV), Incr2).addReg(ShiftAmt).addReg(Incr);
Bruno Cardoso Lopescada2d02011-05-31 20:25:26 +00001096
Akira Hatanaka0d7d0b52011-07-18 18:52:12 +00001097 // atomic.load.binop
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001098 // loopMBB:
Akira Hatanaka4061da12011-07-19 20:11:17 +00001099 // ll oldval,0(alignedaddr)
1100 // binop binopres,oldval,incr2
1101 // and newval,binopres,mask
1102 // and maskedoldval0,oldval,mask2
1103 // or storeval,maskedoldval0,newval
1104 // sc success,storeval,0(alignedaddr)
1105 // beq success,$0,loopMBB
1106
Akira Hatanaka0d7d0b52011-07-18 18:52:12 +00001107 // atomic.swap
1108 // loopMBB:
Akira Hatanaka4061da12011-07-19 20:11:17 +00001109 // ll oldval,0(alignedaddr)
Akira Hatanaka70564a92011-07-19 18:14:26 +00001110 // and newval,incr2,mask
Akira Hatanaka4061da12011-07-19 20:11:17 +00001111 // and maskedoldval0,oldval,mask2
1112 // or storeval,maskedoldval0,newval
1113 // sc success,storeval,0(alignedaddr)
1114 // beq success,$0,loopMBB
Akira Hatanaka0d7d0b52011-07-18 18:52:12 +00001115
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001116 BB = loopMBB;
Akira Hatanaka59068062011-11-11 04:14:30 +00001117 BuildMI(BB, dl, TII->get(LL), OldVal).addReg(AlignedAddr).addImm(0);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001118 if (Nand) {
Akira Hatanaka4061da12011-07-19 20:11:17 +00001119 // and andres, oldval, incr2
1120 // nor binopres, $0, andres
1121 // and newval, binopres, mask
1122 BuildMI(BB, dl, TII->get(Mips::AND), AndRes).addReg(OldVal).addReg(Incr2);
1123 BuildMI(BB, dl, TII->get(Mips::NOR), BinOpRes)
1124 .addReg(Mips::ZERO).addReg(AndRes);
1125 BuildMI(BB, dl, TII->get(Mips::AND), NewVal).addReg(BinOpRes).addReg(Mask);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001126 } else if (BinOpcode) {
Akira Hatanaka4061da12011-07-19 20:11:17 +00001127 // <binop> binopres, oldval, incr2
1128 // and newval, binopres, mask
1129 BuildMI(BB, dl, TII->get(BinOpcode), BinOpRes).addReg(OldVal).addReg(Incr2);
1130 BuildMI(BB, dl, TII->get(Mips::AND), NewVal).addReg(BinOpRes).addReg(Mask);
Akira Hatanaka70564a92011-07-19 18:14:26 +00001131 } else {// atomic.swap
Akira Hatanaka4061da12011-07-19 20:11:17 +00001132 // and newval, incr2, mask
Akira Hatanakacc7ecc72011-07-19 20:34:00 +00001133 BuildMI(BB, dl, TII->get(Mips::AND), NewVal).addReg(Incr2).addReg(Mask);
Akira Hatanaka70564a92011-07-19 18:14:26 +00001134 }
1135
Akira Hatanakabdd83fe2011-07-19 20:56:53 +00001136 BuildMI(BB, dl, TII->get(Mips::AND), MaskedOldVal0)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001137 .addReg(OldVal).addReg(Mask2);
1138 BuildMI(BB, dl, TII->get(Mips::OR), StoreVal)
Akira Hatanakabdd83fe2011-07-19 20:56:53 +00001139 .addReg(MaskedOldVal0).addReg(NewVal);
Akira Hatanaka59068062011-11-11 04:14:30 +00001140 BuildMI(BB, dl, TII->get(SC), Success)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001141 .addReg(StoreVal).addReg(AlignedAddr).addImm(0);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001142 BuildMI(BB, dl, TII->get(Mips::BEQ))
Akira Hatanaka4061da12011-07-19 20:11:17 +00001143 .addReg(Success).addReg(Mips::ZERO).addMBB(loopMBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001144
Akira Hatanaka939ece12011-07-19 03:42:13 +00001145 // sinkMBB:
Akira Hatanaka4061da12011-07-19 20:11:17 +00001146 // and maskedoldval1,oldval,mask
1147 // srl srlres,maskedoldval1,shiftamt
1148 // sll sllres,srlres,24
1149 // sra dest,sllres,24
Akira Hatanaka939ece12011-07-19 03:42:13 +00001150 BB = sinkMBB;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001151 int64_t ShiftImm = (Size == 1) ? 24 : 16;
Akira Hatanakaa308c672011-07-19 03:14:58 +00001152
Akira Hatanaka4061da12011-07-19 20:11:17 +00001153 BuildMI(BB, dl, TII->get(Mips::AND), MaskedOldVal1)
1154 .addReg(OldVal).addReg(Mask);
Akira Hatanakacc7ecc72011-07-19 20:34:00 +00001155 BuildMI(BB, dl, TII->get(Mips::SRLV), SrlRes)
1156 .addReg(ShiftAmt).addReg(MaskedOldVal1);
Akira Hatanaka4061da12011-07-19 20:11:17 +00001157 BuildMI(BB, dl, TII->get(Mips::SLL), SllRes)
1158 .addReg(SrlRes).addImm(ShiftImm);
Akira Hatanaka939ece12011-07-19 03:42:13 +00001159 BuildMI(BB, dl, TII->get(Mips::SRA), Dest)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001160 .addReg(SllRes).addImm(ShiftImm);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001161
1162 MI->eraseFromParent(); // The instruction is gone now.
1163
Akira Hatanaka939ece12011-07-19 03:42:13 +00001164 return exitMBB;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001165}
1166
1167MachineBasicBlock *
1168MipsTargetLowering::EmitAtomicCmpSwap(MachineInstr *MI,
Akira Hatanaka0f843822011-06-07 18:58:42 +00001169 MachineBasicBlock *BB,
1170 unsigned Size) const {
Akira Hatanaka59068062011-11-11 04:14:30 +00001171 assert((Size == 4 || Size == 8) && "Unsupported size for EmitAtomicCmpSwap.");
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001172
1173 MachineFunction *MF = BB->getParent();
1174 MachineRegisterInfo &RegInfo = MF->getRegInfo();
Akira Hatanaka59068062011-11-11 04:14:30 +00001175 const TargetRegisterClass *RC = getRegClassFor(MVT::getIntegerVT(Size * 8));
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001176 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
1177 DebugLoc dl = MI->getDebugLoc();
Akira Hatanaka59068062011-11-11 04:14:30 +00001178 unsigned LL, SC, ZERO, BNE, BEQ;
1179
1180 if (Size == 4) {
1181 LL = IsN64 ? Mips::LL_P8 : Mips::LL;
1182 SC = IsN64 ? Mips::SC_P8 : Mips::SC;
1183 ZERO = Mips::ZERO;
1184 BNE = Mips::BNE;
1185 BEQ = Mips::BEQ;
1186 }
1187 else {
1188 LL = IsN64 ? Mips::LLD_P8 : Mips::LLD;
1189 SC = IsN64 ? Mips::SCD_P8 : Mips::SCD;
1190 ZERO = Mips::ZERO_64;
1191 BNE = Mips::BNE64;
1192 BEQ = Mips::BEQ64;
1193 }
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001194
1195 unsigned Dest = MI->getOperand(0).getReg();
1196 unsigned Ptr = MI->getOperand(1).getReg();
Akira Hatanaka4061da12011-07-19 20:11:17 +00001197 unsigned OldVal = MI->getOperand(2).getReg();
1198 unsigned NewVal = MI->getOperand(3).getReg();
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001199
Akira Hatanaka4061da12011-07-19 20:11:17 +00001200 unsigned Success = RegInfo.createVirtualRegister(RC);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001201
1202 // insert new blocks after the current block
1203 const BasicBlock *LLVM_BB = BB->getBasicBlock();
1204 MachineBasicBlock *loop1MBB = MF->CreateMachineBasicBlock(LLVM_BB);
1205 MachineBasicBlock *loop2MBB = MF->CreateMachineBasicBlock(LLVM_BB);
1206 MachineBasicBlock *exitMBB = MF->CreateMachineBasicBlock(LLVM_BB);
1207 MachineFunction::iterator It = BB;
1208 ++It;
1209 MF->insert(It, loop1MBB);
1210 MF->insert(It, loop2MBB);
1211 MF->insert(It, exitMBB);
1212
1213 // Transfer the remainder of BB and its successor edges to exitMBB.
1214 exitMBB->splice(exitMBB->begin(), BB,
Akira Hatanaka82099682011-12-19 19:52:25 +00001215 llvm::next(MachineBasicBlock::iterator(MI)), BB->end());
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001216 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
1217
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001218 // thisMBB:
1219 // ...
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001220 // fallthrough --> loop1MBB
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001221 BB->addSuccessor(loop1MBB);
Akira Hatanaka81b44112011-07-19 17:09:53 +00001222 loop1MBB->addSuccessor(exitMBB);
1223 loop1MBB->addSuccessor(loop2MBB);
1224 loop2MBB->addSuccessor(loop1MBB);
1225 loop2MBB->addSuccessor(exitMBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001226
1227 // loop1MBB:
1228 // ll dest, 0(ptr)
1229 // bne dest, oldval, exitMBB
1230 BB = loop1MBB;
Akira Hatanaka59068062011-11-11 04:14:30 +00001231 BuildMI(BB, dl, TII->get(LL), Dest).addReg(Ptr).addImm(0);
1232 BuildMI(BB, dl, TII->get(BNE))
Akira Hatanaka4061da12011-07-19 20:11:17 +00001233 .addReg(Dest).addReg(OldVal).addMBB(exitMBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001234
1235 // loop2MBB:
Akira Hatanaka4061da12011-07-19 20:11:17 +00001236 // sc success, newval, 0(ptr)
1237 // beq success, $0, loop1MBB
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001238 BB = loop2MBB;
Akira Hatanaka59068062011-11-11 04:14:30 +00001239 BuildMI(BB, dl, TII->get(SC), Success)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001240 .addReg(NewVal).addReg(Ptr).addImm(0);
Akira Hatanaka59068062011-11-11 04:14:30 +00001241 BuildMI(BB, dl, TII->get(BEQ))
1242 .addReg(Success).addReg(ZERO).addMBB(loop1MBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001243
1244 MI->eraseFromParent(); // The instruction is gone now.
1245
Akira Hatanaka939ece12011-07-19 03:42:13 +00001246 return exitMBB;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001247}
1248
1249MachineBasicBlock *
1250MipsTargetLowering::EmitAtomicCmpSwapPartword(MachineInstr *MI,
Akira Hatanaka0f843822011-06-07 18:58:42 +00001251 MachineBasicBlock *BB,
1252 unsigned Size) const {
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001253 assert((Size == 1 || Size == 2) &&
1254 "Unsupported size for EmitAtomicCmpSwapPartial.");
1255
1256 MachineFunction *MF = BB->getParent();
1257 MachineRegisterInfo &RegInfo = MF->getRegInfo();
1258 const TargetRegisterClass *RC = getRegClassFor(MVT::i32);
1259 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
1260 DebugLoc dl = MI->getDebugLoc();
Akira Hatanaka59068062011-11-11 04:14:30 +00001261 unsigned LL = IsN64 ? Mips::LL_P8 : Mips::LL;
1262 unsigned SC = IsN64 ? Mips::SC_P8 : Mips::SC;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001263
1264 unsigned Dest = MI->getOperand(0).getReg();
1265 unsigned Ptr = MI->getOperand(1).getReg();
Akira Hatanaka4061da12011-07-19 20:11:17 +00001266 unsigned CmpVal = MI->getOperand(2).getReg();
1267 unsigned NewVal = MI->getOperand(3).getReg();
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001268
Akira Hatanaka4061da12011-07-19 20:11:17 +00001269 unsigned AlignedAddr = RegInfo.createVirtualRegister(RC);
1270 unsigned ShiftAmt = RegInfo.createVirtualRegister(RC);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001271 unsigned Mask = RegInfo.createVirtualRegister(RC);
1272 unsigned Mask2 = RegInfo.createVirtualRegister(RC);
Akira Hatanaka4061da12011-07-19 20:11:17 +00001273 unsigned ShiftedCmpVal = RegInfo.createVirtualRegister(RC);
1274 unsigned OldVal = RegInfo.createVirtualRegister(RC);
1275 unsigned MaskedOldVal0 = RegInfo.createVirtualRegister(RC);
1276 unsigned ShiftedNewVal = RegInfo.createVirtualRegister(RC);
1277 unsigned MaskLSB2 = RegInfo.createVirtualRegister(RC);
1278 unsigned PtrLSB2 = RegInfo.createVirtualRegister(RC);
1279 unsigned MaskUpper = RegInfo.createVirtualRegister(RC);
1280 unsigned MaskedCmpVal = RegInfo.createVirtualRegister(RC);
1281 unsigned MaskedNewVal = RegInfo.createVirtualRegister(RC);
1282 unsigned MaskedOldVal1 = RegInfo.createVirtualRegister(RC);
1283 unsigned StoreVal = RegInfo.createVirtualRegister(RC);
1284 unsigned SrlRes = RegInfo.createVirtualRegister(RC);
1285 unsigned SllRes = RegInfo.createVirtualRegister(RC);
1286 unsigned Success = RegInfo.createVirtualRegister(RC);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001287
1288 // insert new blocks after the current block
1289 const BasicBlock *LLVM_BB = BB->getBasicBlock();
1290 MachineBasicBlock *loop1MBB = MF->CreateMachineBasicBlock(LLVM_BB);
1291 MachineBasicBlock *loop2MBB = MF->CreateMachineBasicBlock(LLVM_BB);
Akira Hatanaka939ece12011-07-19 03:42:13 +00001292 MachineBasicBlock *sinkMBB = MF->CreateMachineBasicBlock(LLVM_BB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001293 MachineBasicBlock *exitMBB = MF->CreateMachineBasicBlock(LLVM_BB);
1294 MachineFunction::iterator It = BB;
1295 ++It;
1296 MF->insert(It, loop1MBB);
1297 MF->insert(It, loop2MBB);
Akira Hatanaka939ece12011-07-19 03:42:13 +00001298 MF->insert(It, sinkMBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001299 MF->insert(It, exitMBB);
1300
1301 // Transfer the remainder of BB and its successor edges to exitMBB.
1302 exitMBB->splice(exitMBB->begin(), BB,
Akira Hatanaka82099682011-12-19 19:52:25 +00001303 llvm::next(MachineBasicBlock::iterator(MI)), BB->end());
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001304 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
1305
Akira Hatanaka81b44112011-07-19 17:09:53 +00001306 BB->addSuccessor(loop1MBB);
1307 loop1MBB->addSuccessor(sinkMBB);
1308 loop1MBB->addSuccessor(loop2MBB);
1309 loop2MBB->addSuccessor(loop1MBB);
1310 loop2MBB->addSuccessor(sinkMBB);
1311 sinkMBB->addSuccessor(exitMBB);
1312
Akira Hatanaka70564a92011-07-19 18:14:26 +00001313 // FIXME: computation of newval2 can be moved to loop2MBB.
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001314 // thisMBB:
Akira Hatanaka4061da12011-07-19 20:11:17 +00001315 // addiu masklsb2,$0,-4 # 0xfffffffc
1316 // and alignedaddr,ptr,masklsb2
1317 // andi ptrlsb2,ptr,3
1318 // sll shiftamt,ptrlsb2,3
1319 // ori maskupper,$0,255 # 0xff
1320 // sll mask,maskupper,shiftamt
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001321 // nor mask2,$0,mask
Akira Hatanaka4061da12011-07-19 20:11:17 +00001322 // andi maskedcmpval,cmpval,255
1323 // sll shiftedcmpval,maskedcmpval,shiftamt
1324 // andi maskednewval,newval,255
1325 // sll shiftednewval,maskednewval,shiftamt
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001326 int64_t MaskImm = (Size == 1) ? 255 : 65535;
Akira Hatanaka4061da12011-07-19 20:11:17 +00001327 BuildMI(BB, dl, TII->get(Mips::ADDiu), MaskLSB2)
1328 .addReg(Mips::ZERO).addImm(-4);
1329 BuildMI(BB, dl, TII->get(Mips::AND), AlignedAddr)
1330 .addReg(Ptr).addReg(MaskLSB2);
1331 BuildMI(BB, dl, TII->get(Mips::ANDi), PtrLSB2).addReg(Ptr).addImm(3);
1332 BuildMI(BB, dl, TII->get(Mips::SLL), ShiftAmt).addReg(PtrLSB2).addImm(3);
1333 BuildMI(BB, dl, TII->get(Mips::ORi), MaskUpper)
1334 .addReg(Mips::ZERO).addImm(MaskImm);
Akira Hatanakacc7ecc72011-07-19 20:34:00 +00001335 BuildMI(BB, dl, TII->get(Mips::SLLV), Mask)
1336 .addReg(ShiftAmt).addReg(MaskUpper);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001337 BuildMI(BB, dl, TII->get(Mips::NOR), Mask2).addReg(Mips::ZERO).addReg(Mask);
Akira Hatanaka4061da12011-07-19 20:11:17 +00001338 BuildMI(BB, dl, TII->get(Mips::ANDi), MaskedCmpVal)
1339 .addReg(CmpVal).addImm(MaskImm);
Akira Hatanakacc7ecc72011-07-19 20:34:00 +00001340 BuildMI(BB, dl, TII->get(Mips::SLLV), ShiftedCmpVal)
1341 .addReg(ShiftAmt).addReg(MaskedCmpVal);
Akira Hatanaka4061da12011-07-19 20:11:17 +00001342 BuildMI(BB, dl, TII->get(Mips::ANDi), MaskedNewVal)
1343 .addReg(NewVal).addImm(MaskImm);
Akira Hatanakacc7ecc72011-07-19 20:34:00 +00001344 BuildMI(BB, dl, TII->get(Mips::SLLV), ShiftedNewVal)
1345 .addReg(ShiftAmt).addReg(MaskedNewVal);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001346
1347 // loop1MBB:
Akira Hatanaka4061da12011-07-19 20:11:17 +00001348 // ll oldval,0(alginedaddr)
1349 // and maskedoldval0,oldval,mask
1350 // bne maskedoldval0,shiftedcmpval,sinkMBB
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001351 BB = loop1MBB;
Akira Hatanaka59068062011-11-11 04:14:30 +00001352 BuildMI(BB, dl, TII->get(LL), OldVal).addReg(AlignedAddr).addImm(0);
Akira Hatanaka4061da12011-07-19 20:11:17 +00001353 BuildMI(BB, dl, TII->get(Mips::AND), MaskedOldVal0)
1354 .addReg(OldVal).addReg(Mask);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001355 BuildMI(BB, dl, TII->get(Mips::BNE))
Akira Hatanaka4061da12011-07-19 20:11:17 +00001356 .addReg(MaskedOldVal0).addReg(ShiftedCmpVal).addMBB(sinkMBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001357
1358 // loop2MBB:
Akira Hatanaka4061da12011-07-19 20:11:17 +00001359 // and maskedoldval1,oldval,mask2
1360 // or storeval,maskedoldval1,shiftednewval
1361 // sc success,storeval,0(alignedaddr)
1362 // beq success,$0,loop1MBB
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001363 BB = loop2MBB;
Akira Hatanaka4061da12011-07-19 20:11:17 +00001364 BuildMI(BB, dl, TII->get(Mips::AND), MaskedOldVal1)
1365 .addReg(OldVal).addReg(Mask2);
1366 BuildMI(BB, dl, TII->get(Mips::OR), StoreVal)
1367 .addReg(MaskedOldVal1).addReg(ShiftedNewVal);
Akira Hatanaka59068062011-11-11 04:14:30 +00001368 BuildMI(BB, dl, TII->get(SC), Success)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001369 .addReg(StoreVal).addReg(AlignedAddr).addImm(0);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001370 BuildMI(BB, dl, TII->get(Mips::BEQ))
Akira Hatanaka4061da12011-07-19 20:11:17 +00001371 .addReg(Success).addReg(Mips::ZERO).addMBB(loop1MBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001372
Akira Hatanaka939ece12011-07-19 03:42:13 +00001373 // sinkMBB:
Akira Hatanaka4061da12011-07-19 20:11:17 +00001374 // srl srlres,maskedoldval0,shiftamt
1375 // sll sllres,srlres,24
1376 // sra dest,sllres,24
Akira Hatanaka939ece12011-07-19 03:42:13 +00001377 BB = sinkMBB;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001378 int64_t ShiftImm = (Size == 1) ? 24 : 16;
Akira Hatanakaa308c672011-07-19 03:14:58 +00001379
Akira Hatanakacc7ecc72011-07-19 20:34:00 +00001380 BuildMI(BB, dl, TII->get(Mips::SRLV), SrlRes)
1381 .addReg(ShiftAmt).addReg(MaskedOldVal0);
Akira Hatanaka4061da12011-07-19 20:11:17 +00001382 BuildMI(BB, dl, TII->get(Mips::SLL), SllRes)
1383 .addReg(SrlRes).addImm(ShiftImm);
Akira Hatanaka939ece12011-07-19 03:42:13 +00001384 BuildMI(BB, dl, TII->get(Mips::SRA), Dest)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001385 .addReg(SllRes).addImm(ShiftImm);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001386
1387 MI->eraseFromParent(); // The instruction is gone now.
1388
Akira Hatanaka939ece12011-07-19 03:42:13 +00001389 return exitMBB;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001390}
1391
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001392//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001393// Misc Lower Operation implementation
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001394//===----------------------------------------------------------------------===//
Bruno Cardoso Lopesd3bdf192009-05-27 17:23:44 +00001395SDValue MipsTargetLowering::
Dan Gohmand858e902010-04-17 15:26:15 +00001396LowerDYNAMIC_STACKALLOC(SDValue Op, SelectionDAG &DAG) const
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +00001397{
Akira Hatanaka21afc632011-06-21 00:40:49 +00001398 MachineFunction &MF = DAG.getMachineFunction();
1399 MipsFunctionInfo *MipsFI = MF.getInfo<MipsFunctionInfo>();
Akira Hatanakac742e4f2011-11-11 04:06:38 +00001400 unsigned SP = IsN64 ? Mips::SP_64 : Mips::SP;
Akira Hatanaka21afc632011-06-21 00:40:49 +00001401
1402 assert(getTargetMachine().getFrameLowering()->getStackAlignment() >=
Akira Hatanaka053546c2011-05-25 02:20:00 +00001403 cast<ConstantSDNode>(Op.getOperand(2).getNode())->getZExtValue() &&
1404 "Cannot lower if the alignment of the allocated space is larger than \
1405 that of the stack.");
1406
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +00001407 SDValue Chain = Op.getOperand(0);
1408 SDValue Size = Op.getOperand(1);
Dale Johannesena05dca42009-02-04 23:02:30 +00001409 DebugLoc dl = Op.getDebugLoc();
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +00001410
1411 // Get a reference from Mips stack pointer
Akira Hatanakac742e4f2011-11-11 04:06:38 +00001412 SDValue StackPointer = DAG.getCopyFromReg(Chain, dl, SP, getPointerTy());
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +00001413
1414 // Subtract the dynamic size from the actual stack size to
1415 // obtain the new stack size.
Akira Hatanakac742e4f2011-11-11 04:06:38 +00001416 SDValue Sub = DAG.getNode(ISD::SUB, dl, getPointerTy(), StackPointer, Size);
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +00001417
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001418 // The Sub result contains the new stack start address, so it
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +00001419 // must be placed in the stack pointer register.
Akira Hatanakac742e4f2011-11-11 04:06:38 +00001420 Chain = DAG.getCopyToReg(StackPointer.getValue(1), dl, SP, Sub, SDValue());
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001421
1422 // This node always has two return values: a new stack pointer
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +00001423 // value and a chain
Akira Hatanakac742e4f2011-11-11 04:06:38 +00001424 SDVTList VTLs = DAG.getVTList(getPointerTy(), MVT::Other);
Akira Hatanaka21afc632011-06-21 00:40:49 +00001425 SDValue Ptr = DAG.getFrameIndex(MipsFI->getDynAllocFI(), getPointerTy());
1426 SDValue Ops[] = { Chain, Ptr, Chain.getValue(1) };
1427
1428 return DAG.getNode(MipsISD::DynAlloc, dl, VTLs, Ops, 3);
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +00001429}
1430
1431SDValue MipsTargetLowering::
Dan Gohmand858e902010-04-17 15:26:15 +00001432LowerBRCOND(SDValue Op, SelectionDAG &DAG) const
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +00001433{
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001434 // The first operand is the chain, the second is the condition, the third is
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +00001435 // the block to branch to if the condition is true.
1436 SDValue Chain = Op.getOperand(0);
1437 SDValue Dest = Op.getOperand(2);
Dale Johannesende064702009-02-06 21:50:26 +00001438 DebugLoc dl = Op.getDebugLoc();
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +00001439
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +00001440 SDValue CondRes = CreateFPCmp(DAG, Op.getOperand(1));
1441
Chris Lattner7a2bdde2011-04-15 05:18:47 +00001442 // Return if flag is not set by a floating point comparison.
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +00001443 if (CondRes.getOpcode() != MipsISD::FPCmp)
Bruno Cardoso Lopes4b877ca2008-07-30 17:06:13 +00001444 return Op;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001445
Bruno Cardoso Lopes77283772008-07-31 18:31:28 +00001446 SDValue CCNode = CondRes.getOperand(2);
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001447 Mips::CondCode CC =
1448 (Mips::CondCode)cast<ConstantSDNode>(CCNode)->getZExtValue();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001449 SDValue BrCode = DAG.getConstant(GetFPBranchCodeFromCond(CC), MVT::i32);
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +00001450
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001451 return DAG.getNode(MipsISD::FPBrcond, dl, Op.getValueType(), Chain, BrCode,
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +00001452 Dest, CondRes);
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +00001453}
1454
1455SDValue MipsTargetLowering::
Dan Gohmand858e902010-04-17 15:26:15 +00001456LowerSELECT(SDValue Op, SelectionDAG &DAG) const
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +00001457{
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +00001458 SDValue Cond = CreateFPCmp(DAG, Op.getOperand(0));
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +00001459
Chris Lattner7a2bdde2011-04-15 05:18:47 +00001460 // Return if flag is not set by a floating point comparison.
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +00001461 if (Cond.getOpcode() != MipsISD::FPCmp)
1462 return Op;
Bruno Cardoso Lopes739e4412008-08-13 07:13:40 +00001463
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +00001464 return CreateCMovFP(DAG, Cond, Op.getOperand(1), Op.getOperand(2),
1465 Op.getDebugLoc());
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +00001466}
1467
Dan Gohmand858e902010-04-17 15:26:15 +00001468SDValue MipsTargetLowering::LowerGlobalAddress(SDValue Op,
1469 SelectionDAG &DAG) const {
Dale Johannesende064702009-02-06 21:50:26 +00001470 // FIXME there isn't actually debug info here
Dale Johannesen33c960f2009-02-04 20:06:27 +00001471 DebugLoc dl = Op.getDebugLoc();
Akira Hatanakaa5903ac2011-10-11 00:55:05 +00001472 const GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +00001473
Akira Hatanakaa5903ac2011-10-11 00:55:05 +00001474 if (getTargetMachine().getRelocationModel() != Reloc::PIC_ && !IsN64) {
Chris Lattnere3736f82009-08-13 05:41:27 +00001475 SDVTList VTs = DAG.getVTList(MVT::i32);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001476
Chris Lattnerb71b9092009-08-13 06:28:06 +00001477 MipsTargetObjectFile &TLOF = (MipsTargetObjectFile&)getObjFileLowering();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001478
Chris Lattnere3736f82009-08-13 05:41:27 +00001479 // %gp_rel relocation
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001480 if (TLOF.IsGlobalInSmallSection(GV, getTargetMachine())) {
1481 SDValue GA = DAG.getTargetGlobalAddress(GV, dl, MVT::i32, 0,
Bruno Cardoso Lopesc517cb02009-09-01 17:27:58 +00001482 MipsII::MO_GPREL);
Chris Lattnere3736f82009-08-13 05:41:27 +00001483 SDValue GPRelNode = DAG.getNode(MipsISD::GPRel, dl, VTs, &GA, 1);
1484 SDValue GOT = DAG.getGLOBAL_OFFSET_TABLE(MVT::i32);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001485 return DAG.getNode(ISD::ADD, dl, MVT::i32, GOT, GPRelNode);
Chris Lattnere3736f82009-08-13 05:41:27 +00001486 }
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +00001487 // %hi/%lo relocation
Akira Hatanakae2e436a2011-04-01 21:41:06 +00001488 SDValue GAHi = DAG.getTargetGlobalAddress(GV, dl, MVT::i32, 0,
1489 MipsII::MO_ABS_HI);
1490 SDValue GALo = DAG.getTargetGlobalAddress(GV, dl, MVT::i32, 0,
1491 MipsII::MO_ABS_LO);
1492 SDValue HiPart = DAG.getNode(MipsISD::Hi, dl, VTs, &GAHi, 1);
1493 SDValue Lo = DAG.getNode(MipsISD::Lo, dl, MVT::i32, GALo);
Owen Anderson825b72b2009-08-11 20:47:22 +00001494 return DAG.getNode(ISD::ADD, dl, MVT::i32, HiPart, Lo);
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +00001495 }
1496
Akira Hatanakaa5903ac2011-10-11 00:55:05 +00001497 EVT ValTy = Op.getValueType();
1498 bool HasGotOfst = (GV->hasInternalLinkage() ||
1499 (GV->hasLocalLinkage() && !isa<Function>(GV)));
1500 unsigned GotFlag = IsN64 ?
1501 (HasGotOfst ? MipsII::MO_GOT_PAGE : MipsII::MO_GOT_DISP) :
Bruno Cardoso Lopese3d35722011-12-07 00:28:57 +00001502 (HasGotOfst ? MipsII::MO_GOT : MipsII::MO_GOT16);
Akira Hatanakaa5903ac2011-10-11 00:55:05 +00001503 SDValue GA = DAG.getTargetGlobalAddress(GV, dl, ValTy, 0, GotFlag);
Akira Hatanaka648f00c2012-02-24 22:34:47 +00001504 GA = DAG.getNode(MipsISD::Wrapper, dl, ValTy, GetGlobalReg(DAG, ValTy), GA);
Akira Hatanaka82099682011-12-19 19:52:25 +00001505 SDValue ResNode = DAG.getLoad(ValTy, dl, DAG.getEntryNode(), GA,
1506 MachinePointerInfo(), false, false, false, 0);
Akira Hatanaka0f843822011-06-07 18:58:42 +00001507 // On functions and global targets not internal linked only
1508 // a load from got/GP is necessary for PIC to work.
Akira Hatanakaa5903ac2011-10-11 00:55:05 +00001509 if (!HasGotOfst)
Akira Hatanaka0f843822011-06-07 18:58:42 +00001510 return ResNode;
Akira Hatanakaa5903ac2011-10-11 00:55:05 +00001511 SDValue GALo = DAG.getTargetGlobalAddress(GV, dl, ValTy, 0,
1512 IsN64 ? MipsII::MO_GOT_OFST :
1513 MipsII::MO_ABS_LO);
1514 SDValue Lo = DAG.getNode(MipsISD::Lo, dl, ValTy, GALo);
1515 return DAG.getNode(ISD::ADD, dl, ValTy, ResNode, Lo);
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +00001516}
1517
Bruno Cardoso Lopesca8a2aa2011-03-04 20:01:52 +00001518SDValue MipsTargetLowering::LowerBlockAddress(SDValue Op,
1519 SelectionDAG &DAG) const {
Akira Hatanakaf48eb532011-04-25 17:10:45 +00001520 const BlockAddress *BA = cast<BlockAddressSDNode>(Op)->getBlockAddress();
1521 // FIXME there isn't actually debug info here
1522 DebugLoc dl = Op.getDebugLoc();
1523
Akira Hatanaka9b944a82011-11-16 22:42:10 +00001524 if (getTargetMachine().getRelocationModel() != Reloc::PIC_ && !IsN64) {
Akira Hatanakaf48eb532011-04-25 17:10:45 +00001525 // %hi/%lo relocation
Akira Hatanaka82099682011-12-19 19:52:25 +00001526 SDValue BAHi = DAG.getBlockAddress(BA, MVT::i32, true, MipsII::MO_ABS_HI);
1527 SDValue BALo = DAG.getBlockAddress(BA, MVT::i32, true, MipsII::MO_ABS_LO);
Akira Hatanakaf48eb532011-04-25 17:10:45 +00001528 SDValue Hi = DAG.getNode(MipsISD::Hi, dl, MVT::i32, BAHi);
1529 SDValue Lo = DAG.getNode(MipsISD::Lo, dl, MVT::i32, BALo);
1530 return DAG.getNode(ISD::ADD, dl, MVT::i32, Hi, Lo);
Bruno Cardoso Lopesca8a2aa2011-03-04 20:01:52 +00001531 }
Akira Hatanakaf48eb532011-04-25 17:10:45 +00001532
Akira Hatanaka9b944a82011-11-16 22:42:10 +00001533 EVT ValTy = Op.getValueType();
1534 unsigned GOTFlag = IsN64 ? MipsII::MO_GOT_PAGE : MipsII::MO_GOT;
1535 unsigned OFSTFlag = IsN64 ? MipsII::MO_GOT_OFST : MipsII::MO_ABS_LO;
1536 SDValue BAGOTOffset = DAG.getBlockAddress(BA, ValTy, true, GOTFlag);
Akira Hatanaka648f00c2012-02-24 22:34:47 +00001537 BAGOTOffset = DAG.getNode(MipsISD::Wrapper, dl, ValTy,
1538 GetGlobalReg(DAG, ValTy), BAGOTOffset);
Akira Hatanaka9b944a82011-11-16 22:42:10 +00001539 SDValue BALOOffset = DAG.getBlockAddress(BA, ValTy, true, OFSTFlag);
Akira Hatanaka82099682011-12-19 19:52:25 +00001540 SDValue Load = DAG.getLoad(ValTy, dl, DAG.getEntryNode(), BAGOTOffset,
Pete Cooperd752e0f2011-11-08 18:42:53 +00001541 MachinePointerInfo(), false, false, false, 0);
Akira Hatanaka9b944a82011-11-16 22:42:10 +00001542 SDValue Lo = DAG.getNode(MipsISD::Lo, dl, ValTy, BALOOffset);
1543 return DAG.getNode(ISD::ADD, dl, ValTy, Load, Lo);
Bruno Cardoso Lopesca8a2aa2011-03-04 20:01:52 +00001544}
1545
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +00001546SDValue MipsTargetLowering::
Dan Gohmand858e902010-04-17 15:26:15 +00001547LowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG) const
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +00001548{
Akira Hatanaka3faac0a2011-12-14 18:26:41 +00001549 // If the relocation model is PIC, use the General Dynamic TLS Model or
1550 // Local Dynamic TLS model, otherwise use the Initial Exec or
1551 // Local Exec TLS Model.
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +00001552
1553 GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op);
1554 DebugLoc dl = GA->getDebugLoc();
1555 const GlobalValue *GV = GA->getGlobal();
1556 EVT PtrVT = getPointerTy();
1557
1558 if (getTargetMachine().getRelocationModel() == Reloc::PIC_) {
1559 // General Dynamic TLS Model
Akira Hatanaka3faac0a2011-12-14 18:26:41 +00001560 bool LocalDynamic = GV->hasInternalLinkage();
1561 unsigned Flag = LocalDynamic ? MipsII::MO_TLSLDM :MipsII::MO_TLSGD;
1562 SDValue TGA = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0, Flag);
Akira Hatanaka648f00c2012-02-24 22:34:47 +00001563 SDValue Argument = DAG.getNode(MipsISD::Wrapper, dl, PtrVT,
1564 GetGlobalReg(DAG, PtrVT), TGA);
Akira Hatanaka7a7194b2011-12-08 21:05:38 +00001565 unsigned PtrSize = PtrVT.getSizeInBits();
1566 IntegerType *PtrTy = Type::getIntNTy(*DAG.getContext(), PtrSize);
1567
Benjamin Kramer5eccf672011-12-11 12:21:34 +00001568 SDValue TlsGetAddr = DAG.getExternalSymbol("__tls_get_addr", PtrVT);
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +00001569
1570 ArgListTy Args;
1571 ArgListEntry Entry;
1572 Entry.Node = Argument;
Akira Hatanakaca074792011-12-08 20:34:32 +00001573 Entry.Ty = PtrTy;
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +00001574 Args.push_back(Entry);
Akira Hatanaka7a7194b2011-12-08 21:05:38 +00001575
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +00001576 std::pair<SDValue, SDValue> CallResult =
Akira Hatanakaca074792011-12-08 20:34:32 +00001577 LowerCallTo(DAG.getEntryNode(), PtrTy,
1578 false, false, false, false, 0, CallingConv::C, false, true,
Akira Hatanaka7a7194b2011-12-08 21:05:38 +00001579 TlsGetAddr, Args, DAG, dl);
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +00001580
Akira Hatanaka3faac0a2011-12-14 18:26:41 +00001581 SDValue Ret = CallResult.first;
1582
1583 if (!LocalDynamic)
1584 return Ret;
1585
1586 SDValue TGAHi = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0,
1587 MipsII::MO_DTPREL_HI);
1588 SDValue Hi = DAG.getNode(MipsISD::Hi, dl, PtrVT, TGAHi);
1589 SDValue TGALo = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0,
1590 MipsII::MO_DTPREL_LO);
1591 SDValue Lo = DAG.getNode(MipsISD::Lo, dl, PtrVT, TGALo);
1592 SDValue Add = DAG.getNode(ISD::ADD, dl, PtrVT, Hi, Ret);
1593 return DAG.getNode(ISD::ADD, dl, PtrVT, Add, Lo);
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +00001594 }
Akira Hatanaka5f7451f2011-06-21 01:02:03 +00001595
1596 SDValue Offset;
1597 if (GV->isDeclaration()) {
1598 // Initial Exec TLS Model
Akira Hatanakaca074792011-12-08 20:34:32 +00001599 SDValue TGA = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0,
Akira Hatanaka5f7451f2011-06-21 01:02:03 +00001600 MipsII::MO_GOTTPREL);
Akira Hatanaka648f00c2012-02-24 22:34:47 +00001601 TGA = DAG.getNode(MipsISD::Wrapper, dl, PtrVT, GetGlobalReg(DAG, PtrVT),
1602 TGA);
Akira Hatanakaca074792011-12-08 20:34:32 +00001603 Offset = DAG.getLoad(PtrVT, dl,
Akira Hatanaka5f7451f2011-06-21 01:02:03 +00001604 DAG.getEntryNode(), TGA, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00001605 false, false, false, 0);
Akira Hatanaka5f7451f2011-06-21 01:02:03 +00001606 } else {
1607 // Local Exec TLS Model
Akira Hatanakaca074792011-12-08 20:34:32 +00001608 SDValue TGAHi = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0,
Akira Hatanaka5f7451f2011-06-21 01:02:03 +00001609 MipsII::MO_TPREL_HI);
Akira Hatanakaca074792011-12-08 20:34:32 +00001610 SDValue TGALo = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0,
Akira Hatanaka5f7451f2011-06-21 01:02:03 +00001611 MipsII::MO_TPREL_LO);
Akira Hatanakaca074792011-12-08 20:34:32 +00001612 SDValue Hi = DAG.getNode(MipsISD::Hi, dl, PtrVT, TGAHi);
1613 SDValue Lo = DAG.getNode(MipsISD::Lo, dl, PtrVT, TGALo);
1614 Offset = DAG.getNode(ISD::ADD, dl, PtrVT, Hi, Lo);
Akira Hatanaka5f7451f2011-06-21 01:02:03 +00001615 }
1616
1617 SDValue ThreadPointer = DAG.getNode(MipsISD::ThreadPointer, dl, PtrVT);
1618 return DAG.getNode(ISD::ADD, dl, PtrVT, ThreadPointer, Offset);
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +00001619}
1620
1621SDValue MipsTargetLowering::
Dan Gohmand858e902010-04-17 15:26:15 +00001622LowerJumpTable(SDValue Op, SelectionDAG &DAG) const
Bruno Cardoso Lopes753a9872007-11-12 19:49:57 +00001623{
Akira Hatanaka2bf08ec2011-12-05 21:03:03 +00001624 SDValue HiPart, JTI, JTILo;
Dale Johannesende064702009-02-06 21:50:26 +00001625 // FIXME there isn't actually debug info here
Dale Johannesen33c960f2009-02-04 20:06:27 +00001626 DebugLoc dl = Op.getDebugLoc();
Bruno Cardoso Lopesc517cb02009-09-01 17:27:58 +00001627 bool IsPIC = getTargetMachine().getRelocationModel() == Reloc::PIC_;
Owen Andersone50ed302009-08-10 22:56:29 +00001628 EVT PtrVT = Op.getValueType();
Akira Hatanaka2bf08ec2011-12-05 21:03:03 +00001629 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
Bruno Cardoso Lopes753a9872007-11-12 19:49:57 +00001630
Akira Hatanaka2bf08ec2011-12-05 21:03:03 +00001631 if (!IsPIC && !IsN64) {
1632 JTI = DAG.getTargetJumpTable(JT->getIndex(), PtrVT, MipsII::MO_ABS_HI);
1633 HiPart = DAG.getNode(MipsISD::Hi, dl, PtrVT, JTI);
1634 JTILo = DAG.getTargetJumpTable(JT->getIndex(), PtrVT, MipsII::MO_ABS_LO);
Akira Hatanaka342837d2011-05-28 01:07:07 +00001635 } else {// Emit Load from Global Pointer
Akira Hatanaka2bf08ec2011-12-05 21:03:03 +00001636 unsigned GOTFlag = IsN64 ? MipsII::MO_GOT_PAGE : MipsII::MO_GOT;
1637 unsigned OfstFlag = IsN64 ? MipsII::MO_GOT_OFST : MipsII::MO_ABS_LO;
1638 JTI = DAG.getTargetJumpTable(JT->getIndex(), PtrVT, GOTFlag);
Akira Hatanaka648f00c2012-02-24 22:34:47 +00001639 JTI = DAG.getNode(MipsISD::Wrapper, dl, PtrVT, GetGlobalReg(DAG, PtrVT),
1640 JTI);
Akira Hatanaka2bf08ec2011-12-05 21:03:03 +00001641 HiPart = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), JTI,
1642 MachinePointerInfo(), false, false, false, 0);
1643 JTILo = DAG.getTargetJumpTable(JT->getIndex(), PtrVT, OfstFlag);
Akira Hatanaka342837d2011-05-28 01:07:07 +00001644 }
Bruno Cardoso Lopes753a9872007-11-12 19:49:57 +00001645
Akira Hatanaka2bf08ec2011-12-05 21:03:03 +00001646 SDValue Lo = DAG.getNode(MipsISD::Lo, dl, PtrVT, JTILo);
1647 return DAG.getNode(ISD::ADD, dl, PtrVT, HiPart, Lo);
Bruno Cardoso Lopes753a9872007-11-12 19:49:57 +00001648}
1649
Dan Gohman475871a2008-07-27 21:46:04 +00001650SDValue MipsTargetLowering::
Dan Gohmand858e902010-04-17 15:26:15 +00001651LowerConstantPool(SDValue Op, SelectionDAG &DAG) const
Bruno Cardoso Lopes97c25372008-07-09 04:15:08 +00001652{
Dan Gohman475871a2008-07-27 21:46:04 +00001653 SDValue ResNode;
Bruno Cardoso Lopes92e87f22008-07-23 16:01:50 +00001654 ConstantPoolSDNode *N = cast<ConstantPoolSDNode>(Op);
Dan Gohman46510a72010-04-15 01:51:59 +00001655 const Constant *C = N->getConstVal();
Dale Johannesende064702009-02-06 21:50:26 +00001656 // FIXME there isn't actually debug info here
1657 DebugLoc dl = Op.getDebugLoc();
Bruno Cardoso Lopes92e87f22008-07-23 16:01:50 +00001658
1659 // gp_rel relocation
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001660 // FIXME: we should reference the constant pool using small data sections,
Chris Lattner7a2bdde2011-04-15 05:18:47 +00001661 // but the asm printer currently doesn't support this feature without
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001662 // hacking it. This feature should come soon so we can uncomment the
Bruno Cardoso Lopesf33bc432008-07-28 19:26:25 +00001663 // stuff below.
Eli Friedmane2c74082009-08-03 02:22:28 +00001664 //if (IsInSmallSection(C->getType())) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001665 // SDValue GPRelNode = DAG.getNode(MipsISD::GPRel, MVT::i32, CP);
1666 // SDValue GOT = DAG.getGLOBAL_OFFSET_TABLE(MVT::i32);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001667 // ResNode = DAG.getNode(ISD::ADD, MVT::i32, GOT, GPRelNode);
Bruno Cardoso Lopesd71cebf2009-11-25 12:17:58 +00001668
1669 if (getTargetMachine().getRelocationModel() != Reloc::PIC_) {
Akira Hatanakae2e436a2011-04-01 21:41:06 +00001670 SDValue CPHi = DAG.getTargetConstantPool(C, MVT::i32, N->getAlignment(),
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001671 N->getOffset(), MipsII::MO_ABS_HI);
Akira Hatanakae2e436a2011-04-01 21:41:06 +00001672 SDValue CPLo = DAG.getTargetConstantPool(C, MVT::i32, N->getAlignment(),
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001673 N->getOffset(), MipsII::MO_ABS_LO);
Akira Hatanakae2e436a2011-04-01 21:41:06 +00001674 SDValue HiPart = DAG.getNode(MipsISD::Hi, dl, MVT::i32, CPHi);
1675 SDValue Lo = DAG.getNode(MipsISD::Lo, dl, MVT::i32, CPLo);
Owen Anderson825b72b2009-08-11 20:47:22 +00001676 ResNode = DAG.getNode(ISD::ADD, dl, MVT::i32, HiPart, Lo);
Bruno Cardoso Lopesd71cebf2009-11-25 12:17:58 +00001677 } else {
Akira Hatanaka620db892011-11-16 22:44:38 +00001678 EVT ValTy = Op.getValueType();
1679 unsigned GOTFlag = IsN64 ? MipsII::MO_GOT_PAGE : MipsII::MO_GOT;
1680 unsigned OFSTFlag = IsN64 ? MipsII::MO_GOT_OFST : MipsII::MO_ABS_LO;
1681 SDValue CP = DAG.getTargetConstantPool(C, ValTy, N->getAlignment(),
1682 N->getOffset(), GOTFlag);
Akira Hatanaka648f00c2012-02-24 22:34:47 +00001683 CP = DAG.getNode(MipsISD::Wrapper, dl, ValTy, GetGlobalReg(DAG, ValTy), CP);
Akira Hatanaka82099682011-12-19 19:52:25 +00001684 SDValue Load = DAG.getLoad(ValTy, dl, DAG.getEntryNode(), CP,
1685 MachinePointerInfo::getConstantPool(), false,
1686 false, false, 0);
Akira Hatanaka620db892011-11-16 22:44:38 +00001687 SDValue CPLo = DAG.getTargetConstantPool(C, ValTy, N->getAlignment(),
1688 N->getOffset(), OFSTFlag);
1689 SDValue Lo = DAG.getNode(MipsISD::Lo, dl, ValTy, CPLo);
1690 ResNode = DAG.getNode(ISD::ADD, dl, ValTy, Load, Lo);
Bruno Cardoso Lopesd71cebf2009-11-25 12:17:58 +00001691 }
Bruno Cardoso Lopes92e87f22008-07-23 16:01:50 +00001692
1693 return ResNode;
Bruno Cardoso Lopes97c25372008-07-09 04:15:08 +00001694}
1695
Dan Gohmand858e902010-04-17 15:26:15 +00001696SDValue MipsTargetLowering::LowerVASTART(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman1e93df62010-04-17 14:41:14 +00001697 MachineFunction &MF = DAG.getMachineFunction();
1698 MipsFunctionInfo *FuncInfo = MF.getInfo<MipsFunctionInfo>();
1699
Bruno Cardoso Lopes6059b852010-02-06 21:00:02 +00001700 DebugLoc dl = Op.getDebugLoc();
Dan Gohman1e93df62010-04-17 14:41:14 +00001701 SDValue FI = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(),
1702 getPointerTy());
Bruno Cardoso Lopes6059b852010-02-06 21:00:02 +00001703
1704 // vastart just stores the address of the VarArgsFrameIndex slot into the
1705 // memory location argument.
1706 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Chris Lattner8026a9d2010-09-21 17:50:43 +00001707 return DAG.getStore(Op.getOperand(0), dl, FI, Op.getOperand(1),
Akira Hatanaka82099682011-12-19 19:52:25 +00001708 MachinePointerInfo(SV), false, false, 0);
Bruno Cardoso Lopes6059b852010-02-06 21:00:02 +00001709}
Akira Hatanaka7398bf02011-12-07 21:48:50 +00001710
1711// Called if the size of integer registers is large enough to hold the whole
1712// floating point number.
1713static SDValue LowerFCOPYSIGNLargeIntReg(SDValue Op, SelectionDAG &DAG) {
Akira Hatanaka9c3d57c2011-05-25 19:32:07 +00001714 // FIXME: Use ext/ins instructions if target architecture is Mips32r2.
Akira Hatanaka7398bf02011-12-07 21:48:50 +00001715 EVT ValTy = Op.getValueType();
1716 EVT IntValTy = MVT::getIntegerVT(ValTy.getSizeInBits());
1717 uint64_t Mask = (uint64_t)1 << (ValTy.getSizeInBits() - 1);
Akira Hatanaka9c3d57c2011-05-25 19:32:07 +00001718 DebugLoc dl = Op.getDebugLoc();
Akira Hatanaka7398bf02011-12-07 21:48:50 +00001719 SDValue Op0 = DAG.getNode(ISD::BITCAST, dl, IntValTy, Op.getOperand(0));
1720 SDValue Op1 = DAG.getNode(ISD::BITCAST, dl, IntValTy, Op.getOperand(1));
1721 SDValue And0 = DAG.getNode(ISD::AND, dl, IntValTy, Op0,
1722 DAG.getConstant(Mask - 1, IntValTy));
1723 SDValue And1 = DAG.getNode(ISD::AND, dl, IntValTy, Op1,
1724 DAG.getConstant(Mask, IntValTy));
1725 SDValue Result = DAG.getNode(ISD::OR, dl, IntValTy, And0, And1);
1726 return DAG.getNode(ISD::BITCAST, dl, ValTy, Result);
Akira Hatanaka9c3d57c2011-05-25 19:32:07 +00001727}
1728
Akira Hatanaka7398bf02011-12-07 21:48:50 +00001729// Called if the size of integer registers is not large enough to hold the whole
1730// floating point number (e.g. f64 & 32-bit integer register).
1731static SDValue
1732LowerFCOPYSIGNSmallIntReg(SDValue Op, SelectionDAG &DAG, bool isLittle) {
Eric Christopher471e4222011-06-08 23:55:35 +00001733 // FIXME:
Akira Hatanaka9c3d57c2011-05-25 19:32:07 +00001734 // Use ext/ins instructions if target architecture is Mips32r2.
1735 // Eliminate redundant mfc1 and mtc1 instructions.
1736 unsigned LoIdx = 0, HiIdx = 1;
Eric Christopher471e4222011-06-08 23:55:35 +00001737
Akira Hatanaka9c3d57c2011-05-25 19:32:07 +00001738 if (!isLittle)
1739 std::swap(LoIdx, HiIdx);
1740
1741 DebugLoc dl = Op.getDebugLoc();
1742 SDValue Word0 = DAG.getNode(MipsISD::ExtractElementF64, dl, MVT::i32,
1743 Op.getOperand(0),
1744 DAG.getConstant(LoIdx, MVT::i32));
1745 SDValue Hi0 = DAG.getNode(MipsISD::ExtractElementF64, dl, MVT::i32,
1746 Op.getOperand(0), DAG.getConstant(HiIdx, MVT::i32));
1747 SDValue Hi1 = DAG.getNode(MipsISD::ExtractElementF64, dl, MVT::i32,
1748 Op.getOperand(1), DAG.getConstant(HiIdx, MVT::i32));
1749 SDValue And0 = DAG.getNode(ISD::AND, dl, MVT::i32, Hi0,
1750 DAG.getConstant(0x7fffffff, MVT::i32));
1751 SDValue And1 = DAG.getNode(ISD::AND, dl, MVT::i32, Hi1,
1752 DAG.getConstant(0x80000000, MVT::i32));
1753 SDValue Word1 = DAG.getNode(ISD::OR, dl, MVT::i32, And0, And1);
1754
1755 if (!isLittle)
1756 std::swap(Word0, Word1);
1757
1758 return DAG.getNode(MipsISD::BuildPairF64, dl, MVT::f64, Word0, Word1);
1759}
1760
Akira Hatanaka82099682011-12-19 19:52:25 +00001761SDValue
1762MipsTargetLowering::LowerFCOPYSIGN(SDValue Op, SelectionDAG &DAG) const {
Akira Hatanaka9c3d57c2011-05-25 19:32:07 +00001763 EVT Ty = Op.getValueType();
1764
1765 assert(Ty == MVT::f32 || Ty == MVT::f64);
1766
Akira Hatanaka7398bf02011-12-07 21:48:50 +00001767 if (Ty == MVT::f32 || HasMips64)
1768 return LowerFCOPYSIGNLargeIntReg(Op, DAG);
Akira Hatanaka82099682011-12-19 19:52:25 +00001769
1770 return LowerFCOPYSIGNSmallIntReg(Op, DAG, Subtarget->isLittle());
Akira Hatanaka9c3d57c2011-05-25 19:32:07 +00001771}
1772
Akira Hatanaka2e591472011-06-02 00:24:44 +00001773SDValue MipsTargetLowering::
1774LowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) const {
Bruno Cardoso Lopese0b5cfc2011-06-16 00:40:02 +00001775 // check the depth
1776 assert((cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue() == 0) &&
Akira Hatanaka0f843822011-06-07 18:58:42 +00001777 "Frame address can only be determined for current frame.");
Akira Hatanaka2e591472011-06-02 00:24:44 +00001778
1779 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
1780 MFI->setFrameAddressIsTaken(true);
1781 EVT VT = Op.getValueType();
1782 DebugLoc dl = Op.getDebugLoc();
Akira Hatanaka46ac4392011-11-11 04:11:56 +00001783 SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl,
1784 IsN64 ? Mips::FP_64 : Mips::FP, VT);
Akira Hatanaka2e591472011-06-02 00:24:44 +00001785 return FrameAddr;
1786}
1787
Akira Hatanakadb548262011-07-19 23:30:50 +00001788// TODO: set SType according to the desired memory barrier behavior.
Akira Hatanaka82099682011-12-19 19:52:25 +00001789SDValue
1790MipsTargetLowering::LowerMEMBARRIER(SDValue Op, SelectionDAG& DAG) const {
Akira Hatanakadb548262011-07-19 23:30:50 +00001791 unsigned SType = 0;
1792 DebugLoc dl = Op.getDebugLoc();
1793 return DAG.getNode(MipsISD::Sync, dl, MVT::Other, Op.getOperand(0),
1794 DAG.getConstant(SType, MVT::i32));
1795}
1796
Eli Friedman14648462011-07-27 22:21:52 +00001797SDValue MipsTargetLowering::LowerATOMIC_FENCE(SDValue Op,
1798 SelectionDAG& DAG) const {
1799 // FIXME: Need pseudo-fence for 'singlethread' fences
1800 // FIXME: Set SType for weaker fences where supported/appropriate.
1801 unsigned SType = 0;
1802 DebugLoc dl = Op.getDebugLoc();
1803 return DAG.getNode(MipsISD::Sync, dl, MVT::Other, Op.getOperand(0),
1804 DAG.getConstant(SType, MVT::i32));
1805}
1806
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001807//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001808// Calling Convention Implementation
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001809//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001810
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001811//===----------------------------------------------------------------------===//
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001812// TODO: Implement a generic logic using tblgen that can support this.
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00001813// Mips O32 ABI rules:
1814// ---
1815// i32 - Passed in A0, A1, A2, A3 and stack
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001816// f32 - Only passed in f32 registers if no int reg has been used yet to hold
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00001817// an argument. Otherwise, passed in A1, A2, A3 and stack.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001818// f64 - Only passed in two aliased f32 registers if no int reg has been used
1819// yet to hold an argument. Otherwise, use A2, A3 and stack. If A1 is
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00001820// not used, it must be shadowed. If only A3 is avaiable, shadow it and
1821// go to stack.
Akira Hatanaka95b8ae12011-05-19 18:06:05 +00001822//
1823// For vararg functions, all arguments are passed in A0, A1, A2, A3 and stack.
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001824//===----------------------------------------------------------------------===//
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00001825
Duncan Sands1e96bab2010-11-04 10:49:57 +00001826static bool CC_MipsO32(unsigned ValNo, MVT ValVT,
Duncan Sands1440e8b2010-11-03 11:35:31 +00001827 MVT LocVT, CCValAssign::LocInfo LocInfo,
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00001828 ISD::ArgFlagsTy ArgFlags, CCState &State) {
1829
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001830 static const unsigned IntRegsSize=4, FloatRegsSize=2;
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00001831
1832 static const unsigned IntRegs[] = {
1833 Mips::A0, Mips::A1, Mips::A2, Mips::A3
1834 };
1835 static const unsigned F32Regs[] = {
1836 Mips::F12, Mips::F14
1837 };
1838 static const unsigned F64Regs[] = {
1839 Mips::D6, Mips::D7
1840 };
1841
Akira Hatanaka4231c7e2011-05-24 19:18:33 +00001842 // ByVal Args
1843 if (ArgFlags.isByVal()) {
1844 State.HandleByVal(ValNo, ValVT, LocVT, LocInfo,
1845 1 /*MinSize*/, 4 /*MinAlign*/, ArgFlags);
1846 unsigned NextReg = (State.getNextStackOffset() + 3) / 4;
1847 for (unsigned r = State.getFirstUnallocated(IntRegs, IntRegsSize);
1848 r < std::min(IntRegsSize, NextReg); ++r)
1849 State.AllocateReg(IntRegs[r]);
1850 return false;
1851 }
1852
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00001853 // Promote i8 and i16
1854 if (LocVT == MVT::i8 || LocVT == MVT::i16) {
1855 LocVT = MVT::i32;
1856 if (ArgFlags.isSExt())
1857 LocInfo = CCValAssign::SExt;
1858 else if (ArgFlags.isZExt())
1859 LocInfo = CCValAssign::ZExt;
1860 else
1861 LocInfo = CCValAssign::AExt;
1862 }
1863
Bruno Cardoso Lopesc42fb5f2011-03-04 20:27:44 +00001864 unsigned Reg;
1865
Akira Hatanaka95b8ae12011-05-19 18:06:05 +00001866 // f32 and f64 are allocated in A0, A1, A2, A3 when either of the following
1867 // is true: function is vararg, argument is 3rd or higher, there is previous
1868 // argument which is not f32 or f64.
1869 bool AllocateFloatsInIntReg = State.isVarArg() || ValNo > 1
1870 || State.getFirstUnallocated(F32Regs, FloatRegsSize) != ValNo;
Akira Hatanakaa1a7ba82011-05-19 20:29:48 +00001871 unsigned OrigAlign = ArgFlags.getOrigAlign();
1872 bool isI64 = (ValVT == MVT::i32 && OrigAlign == 8);
Akira Hatanaka95b8ae12011-05-19 18:06:05 +00001873
1874 if (ValVT == MVT::i32 || (ValVT == MVT::f32 && AllocateFloatsInIntReg)) {
Bruno Cardoso Lopesc42fb5f2011-03-04 20:27:44 +00001875 Reg = State.AllocateReg(IntRegs, IntRegsSize);
Akira Hatanakaa1a7ba82011-05-19 20:29:48 +00001876 // If this is the first part of an i64 arg,
1877 // the allocated register must be either A0 or A2.
1878 if (isI64 && (Reg == Mips::A1 || Reg == Mips::A3))
1879 Reg = State.AllocateReg(IntRegs, IntRegsSize);
Bruno Cardoso Lopesc42fb5f2011-03-04 20:27:44 +00001880 LocVT = MVT::i32;
Akira Hatanaka95b8ae12011-05-19 18:06:05 +00001881 } else if (ValVT == MVT::f64 && AllocateFloatsInIntReg) {
1882 // Allocate int register and shadow next int register. If first
1883 // available register is Mips::A1 or Mips::A3, shadow it too.
Bruno Cardoso Lopesc42fb5f2011-03-04 20:27:44 +00001884 Reg = State.AllocateReg(IntRegs, IntRegsSize);
1885 if (Reg == Mips::A1 || Reg == Mips::A3)
1886 Reg = State.AllocateReg(IntRegs, IntRegsSize);
1887 State.AllocateReg(IntRegs, IntRegsSize);
1888 LocVT = MVT::i32;
Akira Hatanaka95b8ae12011-05-19 18:06:05 +00001889 } else if (ValVT.isFloatingPoint() && !AllocateFloatsInIntReg) {
1890 // we are guaranteed to find an available float register
1891 if (ValVT == MVT::f32) {
1892 Reg = State.AllocateReg(F32Regs, FloatRegsSize);
1893 // Shadow int register
1894 State.AllocateReg(IntRegs, IntRegsSize);
1895 } else {
1896 Reg = State.AllocateReg(F64Regs, FloatRegsSize);
1897 // Shadow int registers
1898 unsigned Reg2 = State.AllocateReg(IntRegs, IntRegsSize);
1899 if (Reg2 == Mips::A1 || Reg2 == Mips::A3)
1900 State.AllocateReg(IntRegs, IntRegsSize);
1901 State.AllocateReg(IntRegs, IntRegsSize);
1902 }
Bruno Cardoso Lopesc42fb5f2011-03-04 20:27:44 +00001903 } else
1904 llvm_unreachable("Cannot handle this ValVT.");
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00001905
Akira Hatanakad37776d2011-05-20 21:39:54 +00001906 unsigned SizeInBytes = ValVT.getSizeInBits() >> 3;
1907 unsigned Offset = State.AllocateStack(SizeInBytes, OrigAlign);
1908
1909 if (!Reg)
Bruno Cardoso Lopesc42fb5f2011-03-04 20:27:44 +00001910 State.addLoc(CCValAssign::getMem(ValNo, ValVT, Offset, LocVT, LocInfo));
Akira Hatanakad37776d2011-05-20 21:39:54 +00001911 else
Bruno Cardoso Lopesc42fb5f2011-03-04 20:27:44 +00001912 State.addLoc(CCValAssign::getReg(ValNo, ValVT, Reg, LocVT, LocInfo));
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00001913
Bruno Cardoso Lopesc42fb5f2011-03-04 20:27:44 +00001914 return false; // CC must always match
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00001915}
1916
Akira Hatanaka2c5d6522011-11-12 02:20:46 +00001917static const unsigned Mips64IntRegs[8] =
1918 {Mips::A0_64, Mips::A1_64, Mips::A2_64, Mips::A3_64,
1919 Mips::T0_64, Mips::T1_64, Mips::T2_64, Mips::T3_64};
1920static const unsigned Mips64DPRegs[8] =
1921 {Mips::D12_64, Mips::D13_64, Mips::D14_64, Mips::D15_64,
1922 Mips::D16_64, Mips::D17_64, Mips::D18_64, Mips::D19_64};
1923
1924static bool CC_Mips64Byval(unsigned ValNo, MVT ValVT, MVT LocVT,
1925 CCValAssign::LocInfo LocInfo,
1926 ISD::ArgFlagsTy ArgFlags, CCState &State) {
1927 unsigned Align = std::max(ArgFlags.getByValAlign(), (unsigned)8);
1928 unsigned Size = (ArgFlags.getByValSize() + 7) / 8 * 8;
1929 unsigned FirstIdx = State.getFirstUnallocated(Mips64IntRegs, 8);
1930
1931 assert(Align <= 16 && "Cannot handle alignments larger than 16.");
1932
1933 // If byval is 16-byte aligned, the first arg register must be even.
1934 if ((Align == 16) && (FirstIdx % 2)) {
1935 State.AllocateReg(Mips64IntRegs[FirstIdx], Mips64DPRegs[FirstIdx]);
1936 ++FirstIdx;
1937 }
1938
1939 // Mark the registers allocated.
1940 for (unsigned I = FirstIdx; Size && (I < 8); Size -= 8, ++I)
1941 State.AllocateReg(Mips64IntRegs[I], Mips64DPRegs[I]);
1942
1943 // Allocate space on caller's stack.
1944 unsigned Offset = State.AllocateStack(Size, Align);
1945
1946 if (FirstIdx < 8)
1947 State.addLoc(CCValAssign::getReg(ValNo, ValVT, Mips64IntRegs[FirstIdx],
1948 LocVT, LocInfo));
1949 else
1950 State.addLoc(CCValAssign::getMem(ValNo, ValVT, Offset, LocVT, LocInfo));
1951
1952 return true;
1953}
1954
1955#include "MipsGenCallingConv.inc"
1956
Akira Hatanaka49617092011-11-14 19:02:54 +00001957static void
Akira Hatanaka08067b22012-01-24 22:07:36 +00001958AnalyzeMips64CallOperands(CCState &CCInfo,
Akira Hatanaka49617092011-11-14 19:02:54 +00001959 const SmallVectorImpl<ISD::OutputArg> &Outs) {
1960 unsigned NumOps = Outs.size();
1961 for (unsigned i = 0; i != NumOps; ++i) {
1962 MVT ArgVT = Outs[i].VT;
1963 ISD::ArgFlagsTy ArgFlags = Outs[i].Flags;
1964 bool R;
1965
1966 if (Outs[i].IsFixed)
1967 R = CC_MipsN(i, ArgVT, ArgVT, CCValAssign::Full, ArgFlags, CCInfo);
1968 else
1969 R = CC_MipsN_VarArg(i, ArgVT, ArgVT, CCValAssign::Full, ArgFlags, CCInfo);
1970
Akira Hatanaka49617092011-11-14 19:02:54 +00001971 if (R) {
Benjamin Kramer6296ee32011-11-14 19:51:48 +00001972#ifndef NDEBUG
Akira Hatanaka49617092011-11-14 19:02:54 +00001973 dbgs() << "Call operand #" << i << " has unhandled type "
1974 << EVT(ArgVT).getEVTString();
1975#endif
1976 llvm_unreachable(0);
1977 }
1978 }
1979}
1980
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001981//===----------------------------------------------------------------------===//
Dan Gohman98ca4f22009-08-05 01:29:28 +00001982// Call Calling Convention Implementation
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001983//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001984
Akira Hatanaka4231c7e2011-05-24 19:18:33 +00001985static const unsigned O32IntRegsSize = 4;
1986
1987static const unsigned O32IntRegs[] = {
1988 Mips::A0, Mips::A1, Mips::A2, Mips::A3
1989};
1990
Akira Hatanaka373e3a42011-09-23 00:58:33 +00001991// Return next O32 integer argument register.
1992static unsigned getNextIntArgReg(unsigned Reg) {
1993 assert((Reg == Mips::A0) || (Reg == Mips::A2));
1994 return (Reg == Mips::A0) ? Mips::A1 : Mips::A3;
1995}
1996
Akira Hatanaka4231c7e2011-05-24 19:18:33 +00001997// Write ByVal Arg to arg registers and stack.
1998static void
Akira Hatanakada7f5f12011-09-19 20:26:02 +00001999WriteByValArg(SDValue& ByValChain, SDValue Chain, DebugLoc dl,
Akira Hatanaka4231c7e2011-05-24 19:18:33 +00002000 SmallVector<std::pair<unsigned, SDValue>, 16>& RegsToPass,
2001 SmallVector<SDValue, 8>& MemOpChains, int& LastFI,
2002 MachineFrameInfo *MFI, SelectionDAG &DAG, SDValue Arg,
Akira Hatanakaedacba82011-05-25 17:32:06 +00002003 const CCValAssign &VA, const ISD::ArgFlagsTy& Flags,
Akira Hatanaka5ac85472011-08-18 23:39:37 +00002004 MVT PtrType, bool isLittle) {
2005 unsigned LocMemOffset = VA.getLocMemOffset();
2006 unsigned Offset = 0;
2007 uint32_t RemainingSize = Flags.getByValSize();
Akira Hatanaka5c21c9e2011-08-12 21:30:06 +00002008 unsigned ByValAlign = Flags.getByValAlign();
Akira Hatanaka4231c7e2011-05-24 19:18:33 +00002009
Akira Hatanaka5ac85472011-08-18 23:39:37 +00002010 // Copy the first 4 words of byval arg to registers A0 - A3.
2011 // FIXME: Use a stricter alignment if it enables better optimization in passes
2012 // run later.
2013 for (; RemainingSize >= 4 && LocMemOffset < 4 * 4;
2014 Offset += 4, RemainingSize -= 4, LocMemOffset += 4) {
Akira Hatanaka4231c7e2011-05-24 19:18:33 +00002015 SDValue LoadPtr = DAG.getNode(ISD::ADD, dl, MVT::i32, Arg,
Akira Hatanaka5ac85472011-08-18 23:39:37 +00002016 DAG.getConstant(Offset, MVT::i32));
Akira Hatanaka4231c7e2011-05-24 19:18:33 +00002017 SDValue LoadVal = DAG.getLoad(MVT::i32, dl, Chain, LoadPtr,
Akira Hatanaka82099682011-12-19 19:52:25 +00002018 MachinePointerInfo(), false, false, false,
2019 std::min(ByValAlign, (unsigned )4));
Akira Hatanaka4231c7e2011-05-24 19:18:33 +00002020 MemOpChains.push_back(LoadVal.getValue(1));
Akira Hatanaka5ac85472011-08-18 23:39:37 +00002021 unsigned DstReg = O32IntRegs[LocMemOffset / 4];
Akira Hatanaka4231c7e2011-05-24 19:18:33 +00002022 RegsToPass.push_back(std::make_pair(DstReg, LoadVal));
2023 }
2024
Akira Hatanaka5ac85472011-08-18 23:39:37 +00002025 if (RemainingSize == 0)
2026 return;
2027
2028 // If there still is a register available for argument passing, write the
2029 // remaining part of the structure to it using subword loads and shifts.
2030 if (LocMemOffset < 4 * 4) {
2031 assert(RemainingSize <= 3 && RemainingSize >= 1 &&
2032 "There must be one to three bytes remaining.");
2033 unsigned LoadSize = (RemainingSize == 3 ? 2 : RemainingSize);
2034 SDValue LoadPtr = DAG.getNode(ISD::ADD, dl, MVT::i32, Arg,
2035 DAG.getConstant(Offset, MVT::i32));
2036 unsigned Alignment = std::min(ByValAlign, (unsigned )4);
2037 SDValue LoadVal = DAG.getExtLoad(ISD::ZEXTLOAD, dl, MVT::i32, Chain,
2038 LoadPtr, MachinePointerInfo(),
2039 MVT::getIntegerVT(LoadSize * 8), false,
2040 false, Alignment);
2041 MemOpChains.push_back(LoadVal.getValue(1));
2042
2043 // If target is big endian, shift it to the most significant half-word or
2044 // byte.
2045 if (!isLittle)
2046 LoadVal = DAG.getNode(ISD::SHL, dl, MVT::i32, LoadVal,
2047 DAG.getConstant(32 - LoadSize * 8, MVT::i32));
2048
2049 Offset += LoadSize;
2050 RemainingSize -= LoadSize;
2051
2052 // Read second subword if necessary.
2053 if (RemainingSize != 0) {
2054 assert(RemainingSize == 1 && "There must be one byte remaining.");
2055 LoadPtr = DAG.getNode(ISD::ADD, dl, MVT::i32, Arg,
2056 DAG.getConstant(Offset, MVT::i32));
2057 unsigned Alignment = std::min(ByValAlign, (unsigned )2);
2058 SDValue Subword = DAG.getExtLoad(ISD::ZEXTLOAD, dl, MVT::i32, Chain,
2059 LoadPtr, MachinePointerInfo(),
2060 MVT::i8, false, false, Alignment);
2061 MemOpChains.push_back(Subword.getValue(1));
2062 // Insert the loaded byte to LoadVal.
2063 // FIXME: Use INS if supported by target.
2064 unsigned ShiftAmt = isLittle ? 16 : 8;
2065 SDValue Shift = DAG.getNode(ISD::SHL, dl, MVT::i32, Subword,
2066 DAG.getConstant(ShiftAmt, MVT::i32));
2067 LoadVal = DAG.getNode(ISD::OR, dl, MVT::i32, LoadVal, Shift);
2068 }
2069
2070 unsigned DstReg = O32IntRegs[LocMemOffset / 4];
2071 RegsToPass.push_back(std::make_pair(DstReg, LoadVal));
2072 return;
Akira Hatanaka4231c7e2011-05-24 19:18:33 +00002073 }
Akira Hatanaka5ac85472011-08-18 23:39:37 +00002074
2075 // Create a fixed object on stack at offset LocMemOffset and copy
2076 // remaining part of byval arg to it using memcpy.
2077 SDValue Src = DAG.getNode(ISD::ADD, dl, MVT::i32, Arg,
2078 DAG.getConstant(Offset, MVT::i32));
2079 LastFI = MFI->CreateFixedObject(RemainingSize, LocMemOffset, true);
2080 SDValue Dst = DAG.getFrameIndex(LastFI, PtrType);
Akira Hatanakada7f5f12011-09-19 20:26:02 +00002081 ByValChain = DAG.getMemcpy(ByValChain, dl, Dst, Src,
2082 DAG.getConstant(RemainingSize, MVT::i32),
2083 std::min(ByValAlign, (unsigned)4),
2084 /*isVolatile=*/false, /*AlwaysInline=*/false,
2085 MachinePointerInfo(0), MachinePointerInfo(0));
Akira Hatanaka4231c7e2011-05-24 19:18:33 +00002086}
2087
Akira Hatanaka6df3e7b2011-11-12 02:34:50 +00002088// Copy Mips64 byVal arg to registers and stack.
2089void static
2090PassByValArg64(SDValue& ByValChain, SDValue Chain, DebugLoc dl,
2091 SmallVector<std::pair<unsigned, SDValue>, 16>& RegsToPass,
2092 SmallVector<SDValue, 8>& MemOpChains, int& LastFI,
2093 MachineFrameInfo *MFI, SelectionDAG &DAG, SDValue Arg,
2094 const CCValAssign &VA, const ISD::ArgFlagsTy& Flags,
2095 EVT PtrTy, bool isLittle) {
2096 unsigned ByValSize = Flags.getByValSize();
2097 unsigned Alignment = std::min(Flags.getByValAlign(), (unsigned)8);
2098 bool IsRegLoc = VA.isRegLoc();
2099 unsigned Offset = 0; // Offset in # of bytes from the beginning of struct.
2100 unsigned LocMemOffset = 0;
Akira Hatanaka16040852011-11-15 18:42:25 +00002101 unsigned MemCpySize = ByValSize;
Akira Hatanaka6df3e7b2011-11-12 02:34:50 +00002102
2103 if (!IsRegLoc)
2104 LocMemOffset = VA.getLocMemOffset();
2105 else {
2106 const unsigned *Reg = std::find(Mips64IntRegs, Mips64IntRegs + 8,
2107 VA.getLocReg());
2108 const unsigned *RegEnd = Mips64IntRegs + 8;
2109
2110 // Copy double words to registers.
2111 for (; (Reg != RegEnd) && (ByValSize >= Offset + 8); ++Reg, Offset += 8) {
2112 SDValue LoadPtr = DAG.getNode(ISD::ADD, dl, PtrTy, Arg,
2113 DAG.getConstant(Offset, PtrTy));
2114 SDValue LoadVal = DAG.getLoad(MVT::i64, dl, Chain, LoadPtr,
2115 MachinePointerInfo(), false, false, false,
2116 Alignment);
2117 MemOpChains.push_back(LoadVal.getValue(1));
2118 RegsToPass.push_back(std::make_pair(*Reg, LoadVal));
2119 }
2120
Akira Hatanaka16040852011-11-15 18:42:25 +00002121 // Return if the struct has been fully copied.
2122 if (!(MemCpySize = ByValSize - Offset))
2123 return;
2124
Akira Hatanaka6df3e7b2011-11-12 02:34:50 +00002125 // If there is an argument register available, copy the remainder of the
2126 // byval argument with sub-doubleword loads and shifts.
Akira Hatanaka16040852011-11-15 18:42:25 +00002127 if (Reg != RegEnd) {
Akira Hatanaka6df3e7b2011-11-12 02:34:50 +00002128 assert((ByValSize < Offset + 8) &&
2129 "Size of the remainder should be smaller than 8-byte.");
2130 SDValue Val;
2131 for (unsigned LoadSize = 4; Offset < ByValSize; LoadSize /= 2) {
2132 unsigned RemSize = ByValSize - Offset;
2133
2134 if (RemSize < LoadSize)
2135 continue;
2136
2137 SDValue LoadPtr = DAG.getNode(ISD::ADD, dl, PtrTy, Arg,
2138 DAG.getConstant(Offset, PtrTy));
2139 SDValue LoadVal =
2140 DAG.getExtLoad(ISD::ZEXTLOAD, dl, MVT::i64, Chain, LoadPtr,
2141 MachinePointerInfo(), MVT::getIntegerVT(LoadSize * 8),
2142 false, false, Alignment);
2143 MemOpChains.push_back(LoadVal.getValue(1));
2144
2145 // Offset in number of bits from double word boundary.
2146 unsigned OffsetDW = (Offset % 8) * 8;
2147 unsigned Shamt = isLittle ? OffsetDW : 64 - (OffsetDW + LoadSize * 8);
2148 SDValue Shift = DAG.getNode(ISD::SHL, dl, MVT::i64, LoadVal,
2149 DAG.getConstant(Shamt, MVT::i32));
2150
2151 Val = Val.getNode() ? DAG.getNode(ISD::OR, dl, MVT::i64, Val, Shift) :
2152 Shift;
2153 Offset += LoadSize;
2154 Alignment = std::min(Alignment, LoadSize);
2155 }
2156
2157 RegsToPass.push_back(std::make_pair(*Reg, Val));
2158 return;
2159 }
2160 }
2161
Akira Hatanaka16040852011-11-15 18:42:25 +00002162 assert(MemCpySize && "MemCpySize must not be zero.");
2163
2164 // Create a fixed object on stack at offset LocMemOffset and copy
2165 // remainder of byval arg to it with memcpy.
2166 SDValue Src = DAG.getNode(ISD::ADD, dl, PtrTy, Arg,
2167 DAG.getConstant(Offset, PtrTy));
2168 LastFI = MFI->CreateFixedObject(MemCpySize, LocMemOffset, true);
2169 SDValue Dst = DAG.getFrameIndex(LastFI, PtrTy);
2170 ByValChain = DAG.getMemcpy(ByValChain, dl, Dst, Src,
2171 DAG.getConstant(MemCpySize, PtrTy), Alignment,
2172 /*isVolatile=*/false, /*AlwaysInline=*/false,
2173 MachinePointerInfo(0), MachinePointerInfo(0));
Akira Hatanaka6df3e7b2011-11-12 02:34:50 +00002174}
2175
Dan Gohman98ca4f22009-08-05 01:29:28 +00002176/// LowerCall - functions arguments are copied from virtual regs to
Nate Begeman5bf4b752009-01-26 03:15:54 +00002177/// (physical regs)/(stack frame), CALLSEQ_START and CALLSEQ_END are emitted.
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00002178/// TODO: isTailCall.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002179SDValue
Akira Hatanakada7f5f12011-09-19 20:26:02 +00002180MipsTargetLowering::LowerCall(SDValue InChain, SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002181 CallingConv::ID CallConv, bool isVarArg,
Evan Cheng0c439eb2010-01-27 00:07:07 +00002182 bool &isTailCall,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002183 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00002184 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002185 const SmallVectorImpl<ISD::InputArg> &Ins,
2186 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00002187 SmallVectorImpl<SDValue> &InVals) const {
Evan Cheng0c439eb2010-01-27 00:07:07 +00002188 // MIPs target does not yet support tail call optimization.
2189 isTailCall = false;
Dan Gohman98ca4f22009-08-05 01:29:28 +00002190
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +00002191 MachineFunction &MF = DAG.getMachineFunction();
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +00002192 MachineFrameInfo *MFI = MF.getFrameInfo();
Akira Hatanakad37776d2011-05-20 21:39:54 +00002193 const TargetFrameLowering *TFL = MF.getTarget().getFrameLowering();
Bruno Cardoso Lopesc517cb02009-09-01 17:27:58 +00002194 bool IsPIC = getTargetMachine().getRelocationModel() == Reloc::PIC_;
Akira Hatanaka17a1e872011-05-20 18:39:33 +00002195 MipsFunctionInfo *MipsFI = MF.getInfo<MipsFunctionInfo>();
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002196
2197 // Analyze operands of the call, assigning locations to each operand.
2198 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002199 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Akira Hatanaka82099682011-12-19 19:52:25 +00002200 getTargetMachine(), ArgLocs, *DAG.getContext());
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +00002201
Akira Hatanaka2ec69fa2011-10-28 18:47:24 +00002202 if (IsO32)
Akira Hatanaka95b8ae12011-05-19 18:06:05 +00002203 CCInfo.AnalyzeCallOperands(Outs, CC_MipsO32);
Akira Hatanaka49617092011-11-14 19:02:54 +00002204 else if (HasMips64)
2205 AnalyzeMips64CallOperands(CCInfo, Outs);
Akira Hatanakabdd2ce92011-05-23 21:13:59 +00002206 else
Dan Gohman98ca4f22009-08-05 01:29:28 +00002207 CCInfo.AnalyzeCallOperands(Outs, CC_Mips);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002208
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002209 // Get a count of how many bytes are to be pushed on the stack.
Akira Hatanaka3d21c242011-06-08 17:39:33 +00002210 unsigned NextStackOffset = CCInfo.getNextStackOffset();
2211
Akira Hatanakada7f5f12011-09-19 20:26:02 +00002212 // Chain is the output chain of the last Load/Store or CopyToReg node.
2213 // ByValChain is the output chain of the last Memcpy node created for copying
2214 // byval arguments to the stack.
2215 SDValue Chain, CallSeqStart, ByValChain;
2216 SDValue NextStackOffsetVal = DAG.getIntPtrConstant(NextStackOffset, true);
2217 Chain = CallSeqStart = DAG.getCALLSEQ_START(InChain, NextStackOffsetVal);
2218 ByValChain = InChain;
Akira Hatanaka3d21c242011-06-08 17:39:33 +00002219
2220 // If this is the first call, create a stack frame object that points to
2221 // a location to which .cprestore saves $gp.
Akira Hatanaka648f00c2012-02-24 22:34:47 +00002222 if (IsO32 && IsPIC && MipsFI->globalBaseRegFixed() && !MipsFI->getGPFI())
Akira Hatanaka3d21c242011-06-08 17:39:33 +00002223 MipsFI->setGPFI(MFI->CreateFixedObject(4, 0, true));
2224
Akira Hatanaka21afc632011-06-21 00:40:49 +00002225 // Get the frame index of the stack frame object that points to the location
2226 // of dynamically allocated area on the stack.
2227 int DynAllocFI = MipsFI->getDynAllocFI();
2228
Akira Hatanaka3d21c242011-06-08 17:39:33 +00002229 // Update size of the maximum argument space.
2230 // For O32, a minimum of four words (16 bytes) of argument space is
2231 // allocated.
Akira Hatanaka2ec69fa2011-10-28 18:47:24 +00002232 if (IsO32)
Akira Hatanaka3d21c242011-06-08 17:39:33 +00002233 NextStackOffset = std::max(NextStackOffset, (unsigned)16);
2234
2235 unsigned MaxCallFrameSize = MipsFI->getMaxCallFrameSize();
2236
2237 if (MaxCallFrameSize < NextStackOffset) {
2238 MipsFI->setMaxCallFrameSize(NextStackOffset);
2239
Akira Hatanaka21afc632011-06-21 00:40:49 +00002240 // Set the offsets relative to $sp of the $gp restore slot and dynamically
2241 // allocated stack space. These offsets must be aligned to a boundary
2242 // determined by the stack alignment of the ABI.
2243 unsigned StackAlignment = TFL->getStackAlignment();
2244 NextStackOffset = (NextStackOffset + StackAlignment - 1) /
2245 StackAlignment * StackAlignment;
2246
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002247 if (MipsFI->needGPSaveRestore())
Akira Hatanaka21afc632011-06-21 00:40:49 +00002248 MFI->setObjectOffset(MipsFI->getGPFI(), NextStackOffset);
2249
2250 MFI->setObjectOffset(DynAllocFI, NextStackOffset);
Akira Hatanaka3d21c242011-06-08 17:39:33 +00002251 }
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002252
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002253 // With EABI is it possible to have 16 args on registers.
Dan Gohman475871a2008-07-27 21:46:04 +00002254 SmallVector<std::pair<unsigned, SDValue>, 16> RegsToPass;
2255 SmallVector<SDValue, 8> MemOpChains;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002256
Eric Christopher471e4222011-06-08 23:55:35 +00002257 int FirstFI = -MFI->getNumFixedObjects() - 1, LastFI = 0;
Akira Hatanaka43299772011-05-20 23:22:14 +00002258
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002259 // Walk the register/memloc assignments, inserting copies/loads.
2260 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
Dan Gohmanc9403652010-07-07 15:54:55 +00002261 SDValue Arg = OutVals[i];
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002262 CCValAssign &VA = ArgLocs[i];
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002263 MVT ValVT = VA.getValVT(), LocVT = VA.getLocVT();
Akira Hatanaka6df3e7b2011-11-12 02:34:50 +00002264 ISD::ArgFlagsTy Flags = Outs[i].Flags;
2265
2266 // ByVal Arg.
2267 if (Flags.isByVal()) {
2268 assert(Flags.getByValSize() &&
2269 "ByVal args of size 0 should have been ignored by front-end.");
2270 if (IsO32)
2271 WriteByValArg(ByValChain, Chain, dl, RegsToPass, MemOpChains, LastFI,
2272 MFI, DAG, Arg, VA, Flags, getPointerTy(),
2273 Subtarget->isLittle());
2274 else
2275 PassByValArg64(ByValChain, Chain, dl, RegsToPass, MemOpChains, LastFI,
2276 MFI, DAG, Arg, VA, Flags, getPointerTy(),
2277 Subtarget->isLittle());
2278 continue;
2279 }
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002280
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002281 // Promote the value if needed.
2282 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002283 default: llvm_unreachable("Unknown loc info!");
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002284 case CCValAssign::Full:
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002285 if (VA.isRegLoc()) {
2286 if ((ValVT == MVT::f32 && LocVT == MVT::i32) ||
2287 (ValVT == MVT::f64 && LocVT == MVT::i64))
2288 Arg = DAG.getNode(ISD::BITCAST, dl, LocVT, Arg);
2289 else if (ValVT == MVT::f64 && LocVT == MVT::i32) {
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002290 SDValue Lo = DAG.getNode(MipsISD::ExtractElementF64, dl, MVT::i32,
2291 Arg, DAG.getConstant(0, MVT::i32));
Akira Hatanaka0bf3dfb2011-04-15 21:00:26 +00002292 SDValue Hi = DAG.getNode(MipsISD::ExtractElementF64, dl, MVT::i32,
2293 Arg, DAG.getConstant(1, MVT::i32));
Akira Hatanaka99a2e982011-04-15 19:52:08 +00002294 if (!Subtarget->isLittle())
2295 std::swap(Lo, Hi);
Akira Hatanaka373e3a42011-09-23 00:58:33 +00002296 unsigned LocRegLo = VA.getLocReg();
2297 unsigned LocRegHigh = getNextIntArgReg(LocRegLo);
2298 RegsToPass.push_back(std::make_pair(LocRegLo, Lo));
2299 RegsToPass.push_back(std::make_pair(LocRegHigh, Hi));
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002300 continue;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002301 }
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002302 }
2303 break;
Chris Lattnere0b12152008-03-17 06:57:02 +00002304 case CCValAssign::SExt:
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002305 Arg = DAG.getNode(ISD::SIGN_EXTEND, dl, LocVT, Arg);
Chris Lattnere0b12152008-03-17 06:57:02 +00002306 break;
2307 case CCValAssign::ZExt:
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002308 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, LocVT, Arg);
Chris Lattnere0b12152008-03-17 06:57:02 +00002309 break;
2310 case CCValAssign::AExt:
Akira Hatanaka38bdc572012-02-17 02:20:26 +00002311 Arg = DAG.getNode(ISD::ANY_EXTEND, dl, LocVT, Arg);
Chris Lattnere0b12152008-03-17 06:57:02 +00002312 break;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002313 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002314
2315 // Arguments that can be passed on register must be kept at
Bruno Cardoso Lopesc7db5612007-11-05 03:02:32 +00002316 // RegsToPass vector
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002317 if (VA.isRegLoc()) {
2318 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
Chris Lattnere0b12152008-03-17 06:57:02 +00002319 continue;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002320 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002321
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002322 // Register can't get to this point...
Chris Lattnere0b12152008-03-17 06:57:02 +00002323 assert(VA.isMemLoc());
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002324
Chris Lattnere0b12152008-03-17 06:57:02 +00002325 // Create the frame index object for this incoming parameter
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002326 LastFI = MFI->CreateFixedObject(ValVT.getSizeInBits()/8,
Akira Hatanakab4d8d312011-05-24 00:23:52 +00002327 VA.getLocMemOffset(), true);
Akira Hatanaka43299772011-05-20 23:22:14 +00002328 SDValue PtrOff = DAG.getFrameIndex(LastFI, getPointerTy());
Chris Lattnere0b12152008-03-17 06:57:02 +00002329
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002330 // emit ISD::STORE whichs stores the
Chris Lattnere0b12152008-03-17 06:57:02 +00002331 // parameter value to a stack Location
Chris Lattner8026a9d2010-09-21 17:50:43 +00002332 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, PtrOff,
Akira Hatanaka82099682011-12-19 19:52:25 +00002333 MachinePointerInfo(), false, false, 0));
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002334 }
2335
Akira Hatanaka3d21c242011-06-08 17:39:33 +00002336 // Extend range of indices of frame objects for outgoing arguments that were
2337 // created during this function call. Skip this step if no such objects were
2338 // created.
2339 if (LastFI)
2340 MipsFI->extendOutArgFIRange(FirstFI, LastFI);
2341
Akira Hatanakada7f5f12011-09-19 20:26:02 +00002342 // If a memcpy has been created to copy a byval arg to a stack, replace the
2343 // chain input of CallSeqStart with ByValChain.
2344 if (InChain != ByValChain)
2345 DAG.UpdateNodeOperands(CallSeqStart.getNode(), ByValChain,
2346 NextStackOffsetVal);
2347
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002348 // Transform all store nodes into one single node because all store
2349 // nodes are independent of each other.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002350 if (!MemOpChains.empty())
2351 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002352 &MemOpChains[0], MemOpChains.size());
2353
Bill Wendling056292f2008-09-16 21:48:12 +00002354 // If the callee is a GlobalAddress/ExternalSymbol node (quite common, every
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002355 // direct call is) turn it into a TargetGlobalAddress/TargetExternalSymbol
2356 // node so that legalize doesn't hack it.
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002357 unsigned char OpFlag;
2358 bool IsPICCall = (IsN64 || IsPIC); // true if calls are translated to jalr $25
Akira Hatanaka0dca9452011-12-09 01:45:12 +00002359 bool GlobalOrExternal = false;
Akira Hatanaka9777e7a2011-04-07 19:51:44 +00002360 SDValue CalleeLo;
Akira Hatanakaf49fde22011-04-04 17:11:07 +00002361
2362 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002363 if (IsPICCall && G->getGlobal()->hasInternalLinkage()) {
2364 OpFlag = IsO32 ? MipsII::MO_GOT : MipsII::MO_GOT_PAGE;
2365 unsigned char LoFlag = IsO32 ? MipsII::MO_ABS_LO : MipsII::MO_GOT_OFST;
2366 Callee = DAG.getTargetGlobalAddress(G->getGlobal(), dl, getPointerTy(), 0,
2367 OpFlag);
Akira Hatanaka9777e7a2011-04-07 19:51:44 +00002368 CalleeLo = DAG.getTargetGlobalAddress(G->getGlobal(), dl, getPointerTy(),
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002369 0, LoFlag);
Akira Hatanaka9777e7a2011-04-07 19:51:44 +00002370 } else {
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002371 OpFlag = IsPICCall ? MipsII::MO_GOT_CALL : MipsII::MO_NO_FLAG;
Akira Hatanaka9777e7a2011-04-07 19:51:44 +00002372 Callee = DAG.getTargetGlobalAddress(G->getGlobal(), dl,
2373 getPointerTy(), 0, OpFlag);
2374 }
2375
Akira Hatanaka0dca9452011-12-09 01:45:12 +00002376 GlobalOrExternal = true;
Akira Hatanakaf49fde22011-04-04 17:11:07 +00002377 }
2378 else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002379 if (IsN64 || (!IsO32 && IsPIC))
2380 OpFlag = MipsII::MO_GOT_DISP;
2381 else if (!IsPIC) // !N64 && static
2382 OpFlag = MipsII::MO_NO_FLAG;
2383 else // O32 & PIC
2384 OpFlag = MipsII::MO_GOT_CALL;
Akira Hatanaka82099682011-12-19 19:52:25 +00002385 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), getPointerTy(),
2386 OpFlag);
Akira Hatanaka0dca9452011-12-09 01:45:12 +00002387 GlobalOrExternal = true;
Akira Hatanakaf49fde22011-04-04 17:11:07 +00002388 }
2389
Akira Hatanakacd0f90f2011-05-20 02:30:51 +00002390 SDValue InFlag;
2391
Akira Hatanakaf49fde22011-04-04 17:11:07 +00002392 // Create nodes that load address of callee and copy it to T9
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002393 if (IsPICCall) {
Akira Hatanaka0dca9452011-12-09 01:45:12 +00002394 if (GlobalOrExternal) {
Akira Hatanaka9777e7a2011-04-07 19:51:44 +00002395 // Load callee address
Akira Hatanaka648f00c2012-02-24 22:34:47 +00002396 Callee = DAG.getNode(MipsISD::Wrapper, dl, getPointerTy(),
2397 GetGlobalReg(DAG, getPointerTy()), Callee);
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002398 SDValue LoadValue = DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
2399 Callee, MachinePointerInfo::getGOT(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00002400 false, false, false, 0);
Akira Hatanaka9777e7a2011-04-07 19:51:44 +00002401
2402 // Use GOT+LO if callee has internal linkage.
2403 if (CalleeLo.getNode()) {
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002404 SDValue Lo = DAG.getNode(MipsISD::Lo, dl, getPointerTy(), CalleeLo);
2405 Callee = DAG.getNode(ISD::ADD, dl, getPointerTy(), LoadValue, Lo);
Akira Hatanaka9777e7a2011-04-07 19:51:44 +00002406 } else
2407 Callee = LoadValue;
Akira Hatanakaf49fde22011-04-04 17:11:07 +00002408 }
Akira Hatanaka0dca9452011-12-09 01:45:12 +00002409 }
Akira Hatanakaf49fde22011-04-04 17:11:07 +00002410
Akira Hatanaka0dca9452011-12-09 01:45:12 +00002411 // T9 should contain the address of the callee function if
2412 // -reloction-model=pic or it is an indirect call.
2413 if (IsPICCall || !GlobalOrExternal) {
Akira Hatanakaf49fde22011-04-04 17:11:07 +00002414 // copy to T9
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002415 unsigned T9Reg = IsN64 ? Mips::T9_64 : Mips::T9;
2416 Chain = DAG.getCopyToReg(Chain, dl, T9Reg, Callee, SDValue(0, 0));
Akira Hatanakaf49fde22011-04-04 17:11:07 +00002417 InFlag = Chain.getValue(1);
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002418 Callee = DAG.getRegister(T9Reg, getPointerTy());
Akira Hatanakaf49fde22011-04-04 17:11:07 +00002419 }
Bill Wendling056292f2008-09-16 21:48:12 +00002420
Akira Hatanakacd0f90f2011-05-20 02:30:51 +00002421 // Build a sequence of copy-to-reg nodes chained together with token
2422 // chain and flag operands which copy the outgoing args into registers.
2423 // The InFlag in necessary since all emitted instructions must be
2424 // stuck together.
2425 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
2426 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
2427 RegsToPass[i].second, InFlag);
2428 InFlag = Chain.getValue(1);
2429 }
2430
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002431 // MipsJmpLink = #chain, #target_address, #opt_in_flags...
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002432 // = Chain, Callee, Reg#1, Reg#2, ...
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002433 //
2434 // Returns a chain & a flag for retval copy to use.
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00002435 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Dan Gohman475871a2008-07-27 21:46:04 +00002436 SmallVector<SDValue, 8> Ops;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002437 Ops.push_back(Chain);
2438 Ops.push_back(Callee);
2439
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002440 // Add argument registers to the end of the list so that they are
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002441 // known live into the call.
2442 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
2443 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
2444 RegsToPass[i].second.getValueType()));
2445
Gabor Greifba36cb52008-08-28 21:40:38 +00002446 if (InFlag.getNode())
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002447 Ops.push_back(InFlag);
2448
Dale Johannesen33c960f2009-02-04 20:06:27 +00002449 Chain = DAG.getNode(MipsISD::JmpLink, dl, NodeTys, &Ops[0], Ops.size());
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002450 InFlag = Chain.getValue(1);
2451
Bruno Cardoso Lopes3ed6f872010-01-30 18:32:07 +00002452 // Create the CALLSEQ_END node.
Akira Hatanaka5f7451f2011-06-21 01:02:03 +00002453 Chain = DAG.getCALLSEQ_END(Chain,
2454 DAG.getIntPtrConstant(NextStackOffset, true),
Bruno Cardoso Lopes3ed6f872010-01-30 18:32:07 +00002455 DAG.getIntPtrConstant(0, true), InFlag);
2456 InFlag = Chain.getValue(1);
2457
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002458 // Handle result values, copying them out of physregs into vregs that we
2459 // return.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002460 return LowerCallResult(Chain, InFlag, CallConv, isVarArg,
2461 Ins, dl, DAG, InVals);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002462}
2463
Dan Gohman98ca4f22009-08-05 01:29:28 +00002464/// LowerCallResult - Lower the result values of a call into the
2465/// appropriate copies out of appropriate physical registers.
2466SDValue
2467MipsTargetLowering::LowerCallResult(SDValue Chain, SDValue InFlag,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002468 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002469 const SmallVectorImpl<ISD::InputArg> &Ins,
2470 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00002471 SmallVectorImpl<SDValue> &InVals) const {
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002472 // Assign locations to each value returned by this call.
2473 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002474 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
2475 getTargetMachine(), RVLocs, *DAG.getContext());
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +00002476
Dan Gohman98ca4f22009-08-05 01:29:28 +00002477 CCInfo.AnalyzeCallResult(Ins, RetCC_Mips);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002478
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002479 // Copy all of the result registers out of their specified physreg.
2480 for (unsigned i = 0; i != RVLocs.size(); ++i) {
Dale Johannesen33c960f2009-02-04 20:06:27 +00002481 Chain = DAG.getCopyFromReg(Chain, dl, RVLocs[i].getLocReg(),
Dan Gohman98ca4f22009-08-05 01:29:28 +00002482 RVLocs[i].getValVT(), InFlag).getValue(1);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002483 InFlag = Chain.getValue(2);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002484 InVals.push_back(Chain.getValue(0));
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002485 }
Bruno Cardoso Lopesc7db5612007-11-05 03:02:32 +00002486
Dan Gohman98ca4f22009-08-05 01:29:28 +00002487 return Chain;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002488}
2489
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002490//===----------------------------------------------------------------------===//
Dan Gohman98ca4f22009-08-05 01:29:28 +00002491// Formal Arguments Calling Convention Implementation
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002492//===----------------------------------------------------------------------===//
Akira Hatanaka4231c7e2011-05-24 19:18:33 +00002493static void ReadByValArg(MachineFunction &MF, SDValue Chain, DebugLoc dl,
2494 std::vector<SDValue>& OutChains,
2495 SelectionDAG &DAG, unsigned NumWords, SDValue FIN,
2496 const CCValAssign &VA, const ISD::ArgFlagsTy& Flags) {
2497 unsigned LocMem = VA.getLocMemOffset();
2498 unsigned FirstWord = LocMem / 4;
2499
2500 // copy register A0 - A3 to frame object
2501 for (unsigned i = 0; i < NumWords; ++i) {
2502 unsigned CurWord = FirstWord + i;
2503 if (CurWord >= O32IntRegsSize)
2504 break;
2505
2506 unsigned SrcReg = O32IntRegs[CurWord];
2507 unsigned Reg = AddLiveIn(MF, SrcReg, Mips::CPURegsRegisterClass);
2508 SDValue StorePtr = DAG.getNode(ISD::ADD, dl, MVT::i32, FIN,
2509 DAG.getConstant(i * 4, MVT::i32));
2510 SDValue Store = DAG.getStore(Chain, dl, DAG.getRegister(Reg, MVT::i32),
2511 StorePtr, MachinePointerInfo(), false,
2512 false, 0);
2513 OutChains.push_back(Store);
2514 }
2515}
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002516
Akira Hatanaka3a5257d2011-11-12 02:29:58 +00002517// Create frame object on stack and copy registers used for byval passing to it.
2518static unsigned
2519CopyMips64ByValRegs(MachineFunction &MF, SDValue Chain, DebugLoc dl,
2520 std::vector<SDValue>& OutChains, SelectionDAG &DAG,
2521 const CCValAssign &VA, const ISD::ArgFlagsTy& Flags,
2522 MachineFrameInfo *MFI, bool IsRegLoc,
2523 SmallVectorImpl<SDValue> &InVals, MipsFunctionInfo *MipsFI,
2524 EVT PtrTy) {
2525 const unsigned *Reg = Mips64IntRegs + 8;
2526 int FOOffset; // Frame object offset from virtual frame pointer.
2527
2528 if (IsRegLoc) {
2529 Reg = std::find(Mips64IntRegs, Mips64IntRegs + 8, VA.getLocReg());
2530 FOOffset = (Reg - Mips64IntRegs) * 8 - 8 * 8;
Akira Hatanaka3a5257d2011-11-12 02:29:58 +00002531 }
2532 else
2533 FOOffset = VA.getLocMemOffset();
2534
2535 // Create frame object.
2536 unsigned NumRegs = (Flags.getByValSize() + 7) / 8;
2537 unsigned LastFI = MFI->CreateFixedObject(NumRegs * 8, FOOffset, true);
2538 SDValue FIN = DAG.getFrameIndex(LastFI, PtrTy);
2539 InVals.push_back(FIN);
2540
2541 // Copy arg registers.
2542 for (unsigned I = 0; (Reg != Mips64IntRegs + 8) && (I < NumRegs);
2543 ++Reg, ++I) {
2544 unsigned VReg = AddLiveIn(MF, *Reg, Mips::CPU64RegsRegisterClass);
2545 SDValue StorePtr = DAG.getNode(ISD::ADD, dl, PtrTy, FIN,
2546 DAG.getConstant(I * 8, PtrTy));
2547 SDValue Store = DAG.getStore(Chain, dl, DAG.getRegister(VReg, MVT::i64),
2548 StorePtr, MachinePointerInfo(), false,
2549 false, 0);
2550 OutChains.push_back(Store);
2551 }
2552
2553 return LastFI;
2554}
2555
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002556/// LowerFormalArguments - transform physical registers into virtual registers
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00002557/// and generate load operations for arguments places on the stack.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002558SDValue
2559MipsTargetLowering::LowerFormalArguments(SDValue Chain,
Akira Hatanaka0bf3dfb2011-04-15 21:00:26 +00002560 CallingConv::ID CallConv,
2561 bool isVarArg,
Akira Hatanaka82099682011-12-19 19:52:25 +00002562 const SmallVectorImpl<ISD::InputArg> &Ins,
Akira Hatanaka0bf3dfb2011-04-15 21:00:26 +00002563 DebugLoc dl, SelectionDAG &DAG,
2564 SmallVectorImpl<SDValue> &InVals)
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002565 const {
Bruno Cardoso Lopesf7f3b502008-08-04 07:12:52 +00002566 MachineFunction &MF = DAG.getMachineFunction();
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002567 MachineFrameInfo *MFI = MF.getFrameInfo();
Bruno Cardoso Lopesa2b1bb52007-08-28 05:08:16 +00002568 MipsFunctionInfo *MipsFI = MF.getInfo<MipsFunctionInfo>();
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +00002569
Dan Gohman1e93df62010-04-17 14:41:14 +00002570 MipsFI->setVarArgsFrameIndex(0);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002571
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00002572 // Used with vargs to acumulate store chains.
2573 std::vector<SDValue> OutChains;
2574
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002575 // Assign locations to all of the incoming arguments.
2576 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002577 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Akira Hatanaka82099682011-12-19 19:52:25 +00002578 getTargetMachine(), ArgLocs, *DAG.getContext());
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +00002579
Akira Hatanaka2ec69fa2011-10-28 18:47:24 +00002580 if (IsO32)
Akira Hatanaka95b8ae12011-05-19 18:06:05 +00002581 CCInfo.AnalyzeFormalArguments(Ins, CC_MipsO32);
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002582 else
Dan Gohman98ca4f22009-08-05 01:29:28 +00002583 CCInfo.AnalyzeFormalArguments(Ins, CC_Mips);
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002584
Akira Hatanaka43299772011-05-20 23:22:14 +00002585 int LastFI = 0;// MipsFI->LastInArgFI is 0 at the entry of this function.
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002586
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002587 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002588 CCValAssign &VA = ArgLocs[i];
Akira Hatanakafeaa4c32011-10-28 19:55:48 +00002589 EVT ValVT = VA.getValVT();
Akira Hatanaka3a5257d2011-11-12 02:29:58 +00002590 ISD::ArgFlagsTy Flags = Ins[i].Flags;
2591 bool IsRegLoc = VA.isRegLoc();
2592
2593 if (Flags.isByVal()) {
2594 assert(Flags.getByValSize() &&
2595 "ByVal args of size 0 should have been ignored by front-end.");
2596 if (IsO32) {
2597 unsigned NumWords = (Flags.getByValSize() + 3) / 4;
2598 LastFI = MFI->CreateFixedObject(NumWords * 4, VA.getLocMemOffset(),
2599 true);
2600 SDValue FIN = DAG.getFrameIndex(LastFI, getPointerTy());
2601 InVals.push_back(FIN);
2602 ReadByValArg(MF, Chain, dl, OutChains, DAG, NumWords, FIN, VA, Flags);
2603 } else // N32/64
2604 LastFI = CopyMips64ByValRegs(MF, Chain, dl, OutChains, DAG, VA, Flags,
2605 MFI, IsRegLoc, InVals, MipsFI,
2606 getPointerTy());
2607 continue;
2608 }
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002609
2610 // Arguments stored on registers
Akira Hatanaka3a5257d2011-11-12 02:29:58 +00002611 if (IsRegLoc) {
Owen Andersone50ed302009-08-10 22:56:29 +00002612 EVT RegVT = VA.getLocVT();
Akira Hatanakab4d8d312011-05-24 00:23:52 +00002613 unsigned ArgReg = VA.getLocReg();
Craig Topper44d23822012-02-22 05:59:10 +00002614 const TargetRegisterClass *RC;
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002615
Owen Anderson825b72b2009-08-11 20:47:22 +00002616 if (RegVT == MVT::i32)
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002617 RC = Mips::CPURegsRegisterClass;
Akira Hatanaka95934842011-09-24 01:34:44 +00002618 else if (RegVT == MVT::i64)
2619 RC = Mips::CPU64RegsRegisterClass;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002620 else if (RegVT == MVT::f32)
Bruno Cardoso Lopesbdfbb742009-03-21 00:05:07 +00002621 RC = Mips::FGR32RegisterClass;
Akira Hatanaka09dd60f2011-09-26 21:37:50 +00002622 else if (RegVT == MVT::f64)
Akira Hatanakaf40de9d2011-09-26 21:55:17 +00002623 RC = HasMips64 ? Mips::FGR64RegisterClass : Mips::AFGR64RegisterClass;
Akira Hatanaka09dd60f2011-09-26 21:37:50 +00002624 else
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00002625 llvm_unreachable("RegVT not supported by FormalArguments Lowering");
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002626
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002627 // Transform the arguments stored on
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002628 // physical registers into virtual ones
Akira Hatanakab4d8d312011-05-24 00:23:52 +00002629 unsigned Reg = AddLiveIn(DAG.getMachineFunction(), ArgReg, RC);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002630 SDValue ArgValue = DAG.getCopyFromReg(Chain, dl, Reg, RegVT);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002631
2632 // If this is an 8 or 16-bit value, it has been passed promoted
2633 // to 32 bits. Insert an assert[sz]ext to capture this, then
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002634 // truncate to the right size.
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002635 if (VA.getLocInfo() != CCValAssign::Full) {
Chris Lattnerd4015072009-03-26 05:28:14 +00002636 unsigned Opcode = 0;
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002637 if (VA.getLocInfo() == CCValAssign::SExt)
2638 Opcode = ISD::AssertSext;
2639 else if (VA.getLocInfo() == CCValAssign::ZExt)
2640 Opcode = ISD::AssertZext;
Chris Lattnerd4015072009-03-26 05:28:14 +00002641 if (Opcode)
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002642 ArgValue = DAG.getNode(Opcode, dl, RegVT, ArgValue,
Akira Hatanakafeaa4c32011-10-28 19:55:48 +00002643 DAG.getValueType(ValVT));
2644 ArgValue = DAG.getNode(ISD::TRUNCATE, dl, ValVT, ArgValue);
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002645 }
2646
Akira Hatanakafeaa4c32011-10-28 19:55:48 +00002647 // Handle floating point arguments passed in integer registers.
2648 if ((RegVT == MVT::i32 && ValVT == MVT::f32) ||
2649 (RegVT == MVT::i64 && ValVT == MVT::f64))
2650 ArgValue = DAG.getNode(ISD::BITCAST, dl, ValVT, ArgValue);
2651 else if (IsO32 && RegVT == MVT::i32 && ValVT == MVT::f64) {
2652 unsigned Reg2 = AddLiveIn(DAG.getMachineFunction(),
2653 getNextIntArgReg(ArgReg), RC);
2654 SDValue ArgValue2 = DAG.getCopyFromReg(Chain, dl, Reg2, RegVT);
2655 if (!Subtarget->isLittle())
2656 std::swap(ArgValue, ArgValue2);
2657 ArgValue = DAG.getNode(MipsISD::BuildPairF64, dl, MVT::f64,
2658 ArgValue, ArgValue2);
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002659 }
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002660
Dan Gohman98ca4f22009-08-05 01:29:28 +00002661 InVals.push_back(ArgValue);
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002662 } else { // VA.isRegLoc()
2663
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002664 // sanity check
2665 assert(VA.isMemLoc());
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00002666
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002667 // The stack pointer offset is relative to the caller stack frame.
Akira Hatanakafeaa4c32011-10-28 19:55:48 +00002668 LastFI = MFI->CreateFixedObject(ValVT.getSizeInBits()/8,
Akira Hatanakab4d8d312011-05-24 00:23:52 +00002669 VA.getLocMemOffset(), true);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002670
2671 // Create load nodes to retrieve arguments from the stack
Akira Hatanaka43299772011-05-20 23:22:14 +00002672 SDValue FIN = DAG.getFrameIndex(LastFI, getPointerTy());
Akira Hatanakafeaa4c32011-10-28 19:55:48 +00002673 InVals.push_back(DAG.getLoad(ValVT, dl, Chain, FIN,
Akira Hatanaka43299772011-05-20 23:22:14 +00002674 MachinePointerInfo::getFixedStack(LastFI),
Pete Cooperd752e0f2011-11-08 18:42:53 +00002675 false, false, false, 0));
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002676 }
2677 }
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002678
2679 // The mips ABIs for returning structs by value requires that we copy
2680 // the sret argument into $v0 for the return. Save the argument into
2681 // a virtual register so that we can access it from the return points.
2682 if (DAG.getMachineFunction().getFunction()->hasStructRetAttr()) {
2683 unsigned Reg = MipsFI->getSRetReturnReg();
2684 if (!Reg) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002685 Reg = MF.getRegInfo().createVirtualRegister(getRegClassFor(MVT::i32));
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002686 MipsFI->setSRetReturnReg(Reg);
2687 }
Dan Gohman98ca4f22009-08-05 01:29:28 +00002688 SDValue Copy = DAG.getCopyToReg(DAG.getEntryNode(), dl, Reg, InVals[0]);
Owen Anderson825b72b2009-08-11 20:47:22 +00002689 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Copy, Chain);
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002690 }
2691
Akira Hatanakabad53f42011-11-14 19:01:09 +00002692 if (isVarArg) {
2693 unsigned NumOfRegs = IsO32 ? 4 : 8;
2694 const unsigned *ArgRegs = IsO32 ? O32IntRegs : Mips64IntRegs;
2695 unsigned Idx = CCInfo.getFirstUnallocated(ArgRegs, NumOfRegs);
2696 int FirstRegSlotOffset = IsO32 ? 0 : -64 ; // offset of $a0's slot.
Craig Topper44d23822012-02-22 05:59:10 +00002697 const TargetRegisterClass *RC
Akira Hatanakabad53f42011-11-14 19:01:09 +00002698 = IsO32 ? Mips::CPURegsRegisterClass : Mips::CPU64RegsRegisterClass;
2699 unsigned RegSize = RC->getSize();
2700 int RegSlotOffset = FirstRegSlotOffset + Idx * RegSize;
2701
2702 // Offset of the first variable argument from stack pointer.
2703 int FirstVaArgOffset;
2704
2705 if (IsO32 || (Idx == NumOfRegs)) {
2706 FirstVaArgOffset =
2707 (CCInfo.getNextStackOffset() + RegSize - 1) / RegSize * RegSize;
2708 } else
2709 FirstVaArgOffset = RegSlotOffset;
2710
Akira Hatanakab4d8d312011-05-24 00:23:52 +00002711 // Record the frame index of the first variable argument
Eric Christopher471e4222011-06-08 23:55:35 +00002712 // which is a value necessary to VASTART.
Akira Hatanakabad53f42011-11-14 19:01:09 +00002713 LastFI = MFI->CreateFixedObject(RegSize, FirstVaArgOffset, true);
Akira Hatanakab4d8d312011-05-24 00:23:52 +00002714 MipsFI->setVarArgsFrameIndex(LastFI);
Akira Hatanakaedacba82011-05-25 17:32:06 +00002715
Akira Hatanakabad53f42011-11-14 19:01:09 +00002716 // Copy the integer registers that have not been used for argument passing
2717 // to the argument register save area. For O32, the save area is allocated
2718 // in the caller's stack frame, while for N32/64, it is allocated in the
2719 // callee's stack frame.
2720 for (int StackOffset = RegSlotOffset;
2721 Idx < NumOfRegs; ++Idx, StackOffset += RegSize) {
2722 unsigned Reg = AddLiveIn(DAG.getMachineFunction(), ArgRegs[Idx], RC);
2723 SDValue ArgValue = DAG.getCopyFromReg(Chain, dl, Reg,
2724 MVT::getIntegerVT(RegSize * 8));
2725 LastFI = MFI->CreateFixedObject(RegSize, StackOffset, true);
Akira Hatanakab4d8d312011-05-24 00:23:52 +00002726 SDValue PtrOff = DAG.getFrameIndex(LastFI, getPointerTy());
2727 OutChains.push_back(DAG.getStore(Chain, dl, ArgValue, PtrOff,
Akira Hatanaka82099682011-12-19 19:52:25 +00002728 MachinePointerInfo(), false, false, 0));
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00002729 }
2730 }
2731
Akira Hatanaka43299772011-05-20 23:22:14 +00002732 MipsFI->setLastInArgFI(LastFI);
2733
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002734 // All stores are grouped in one node to allow the matching between
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00002735 // the size of Ins and InVals. This only happens when on varg functions
2736 if (!OutChains.empty()) {
2737 OutChains.push_back(Chain);
2738 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
2739 &OutChains[0], OutChains.size());
2740 }
2741
Dan Gohman98ca4f22009-08-05 01:29:28 +00002742 return Chain;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002743}
2744
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002745//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002746// Return Value Calling Convention Implementation
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002747//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002748
Dan Gohman98ca4f22009-08-05 01:29:28 +00002749SDValue
2750MipsTargetLowering::LowerReturn(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002751 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002752 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00002753 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohmand858e902010-04-17 15:26:15 +00002754 DebugLoc dl, SelectionDAG &DAG) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00002755
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002756 // CCValAssign - represent the assignment of
2757 // the return value to a location
2758 SmallVector<CCValAssign, 16> RVLocs;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002759
2760 // CCState - Info about the registers and stack slot.
Eric Christopher471e4222011-06-08 23:55:35 +00002761 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
2762 getTargetMachine(), RVLocs, *DAG.getContext());
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002763
Dan Gohman98ca4f22009-08-05 01:29:28 +00002764 // Analize return values.
2765 CCInfo.AnalyzeReturn(Outs, RetCC_Mips);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002766
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002767 // If this is the first return lowered for this function, add
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002768 // the regs to the liveout set for the function.
Chris Lattner84bc5422007-12-31 04:13:23 +00002769 if (DAG.getMachineFunction().getRegInfo().liveout_empty()) {
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002770 for (unsigned i = 0; i != RVLocs.size(); ++i)
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +00002771 if (RVLocs[i].isRegLoc())
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002772 DAG.getMachineFunction().getRegInfo().addLiveOut(RVLocs[i].getLocReg());
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002773 }
2774
Dan Gohman475871a2008-07-27 21:46:04 +00002775 SDValue Flag;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002776
2777 // Copy the result values into the output registers.
2778 for (unsigned i = 0; i != RVLocs.size(); ++i) {
2779 CCValAssign &VA = RVLocs[i];
2780 assert(VA.isRegLoc() && "Can only return in registers!");
2781
Akira Hatanaka82099682011-12-19 19:52:25 +00002782 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), OutVals[i], Flag);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002783
2784 // guarantee that all emitted copies are
2785 // stuck together, avoiding something bad
2786 Flag = Chain.getValue(1);
2787 }
2788
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002789 // The mips ABIs for returning structs by value requires that we copy
2790 // the sret argument into $v0 for the return. We saved the argument into
2791 // a virtual register in the entry block, so now we copy the value out
2792 // and into $v0.
2793 if (DAG.getMachineFunction().getFunction()->hasStructRetAttr()) {
2794 MachineFunction &MF = DAG.getMachineFunction();
2795 MipsFunctionInfo *MipsFI = MF.getInfo<MipsFunctionInfo>();
2796 unsigned Reg = MipsFI->getSRetReturnReg();
2797
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002798 if (!Reg)
Torok Edwinc23197a2009-07-14 16:55:14 +00002799 llvm_unreachable("sret virtual register not created in the entry block");
Dale Johannesena05dca42009-02-04 23:02:30 +00002800 SDValue Val = DAG.getCopyFromReg(Chain, dl, Reg, getPointerTy());
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002801
Dale Johannesena05dca42009-02-04 23:02:30 +00002802 Chain = DAG.getCopyToReg(Chain, dl, Mips::V0, Val, Flag);
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002803 Flag = Chain.getValue(1);
2804 }
2805
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002806 // Return on Mips is always a "jr $ra"
Gabor Greifba36cb52008-08-28 21:40:38 +00002807 if (Flag.getNode())
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002808 return DAG.getNode(MipsISD::Ret, dl, MVT::Other,
Owen Anderson825b72b2009-08-11 20:47:22 +00002809 Chain, DAG.getRegister(Mips::RA, MVT::i32), Flag);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002810 else // Return Void
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002811 return DAG.getNode(MipsISD::Ret, dl, MVT::Other,
Owen Anderson825b72b2009-08-11 20:47:22 +00002812 Chain, DAG.getRegister(Mips::RA, MVT::i32));
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002813}
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00002814
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002815//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00002816// Mips Inline Assembly Support
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002817//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00002818
2819/// getConstraintType - Given a constraint letter, return the type of
2820/// constraint it is for this target.
2821MipsTargetLowering::ConstraintType MipsTargetLowering::
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002822getConstraintType(const std::string &Constraint) const
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00002823{
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002824 // Mips specific constrainy
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002825 // GCC config/mips/constraints.md
2826 //
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002827 // 'd' : An address register. Equivalent to r
2828 // unless generating MIPS16 code.
2829 // 'y' : Equivalent to r; retained for
2830 // backwards compatibility.
2831 // 'f' : Floating Point registers.
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00002832 if (Constraint.size() == 1) {
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00002833 switch (Constraint[0]) {
2834 default : break;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002835 case 'd':
2836 case 'y':
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002837 case 'f':
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00002838 return C_RegisterClass;
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00002839 }
2840 }
2841 return TargetLowering::getConstraintType(Constraint);
2842}
2843
John Thompson44ab89e2010-10-29 17:29:13 +00002844/// Examine constraint type and operand type and determine a weight value.
2845/// This object must already have been set up with the operand type
2846/// and the current alternative constraint selected.
2847TargetLowering::ConstraintWeight
2848MipsTargetLowering::getSingleConstraintMatchWeight(
2849 AsmOperandInfo &info, const char *constraint) const {
2850 ConstraintWeight weight = CW_Invalid;
2851 Value *CallOperandVal = info.CallOperandVal;
2852 // If we don't have a value, we can't do a match,
2853 // but allow it at the lowest weight.
2854 if (CallOperandVal == NULL)
2855 return CW_Default;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00002856 Type *type = CallOperandVal->getType();
John Thompson44ab89e2010-10-29 17:29:13 +00002857 // Look at the constraint type.
2858 switch (*constraint) {
2859 default:
2860 weight = TargetLowering::getSingleConstraintMatchWeight(info, constraint);
2861 break;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002862 case 'd':
2863 case 'y':
John Thompson44ab89e2010-10-29 17:29:13 +00002864 if (type->isIntegerTy())
2865 weight = CW_Register;
2866 break;
2867 case 'f':
2868 if (type->isFloatTy())
2869 weight = CW_Register;
2870 break;
2871 }
2872 return weight;
2873}
2874
Eric Christopher38d64262011-06-29 19:33:04 +00002875/// Given a register class constraint, like 'r', if this corresponds directly
2876/// to an LLVM register class, return a register of 0 and the register class
2877/// pointer.
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00002878std::pair<unsigned, const TargetRegisterClass*> MipsTargetLowering::
Owen Andersone50ed302009-08-10 22:56:29 +00002879getRegForInlineAsmConstraint(const std::string &Constraint, EVT VT) const
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00002880{
2881 if (Constraint.size() == 1) {
2882 switch (Constraint[0]) {
Eric Christopher314aff12011-06-29 19:04:31 +00002883 case 'd': // Address register. Same as 'r' unless generating MIPS16 code.
2884 case 'y': // Same as 'r'. Exists for compatibility.
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00002885 case 'r':
Akira Hatanakacb9dd722012-01-04 02:45:01 +00002886 if (VT == MVT::i32)
2887 return std::make_pair(0U, Mips::CPURegsRegisterClass);
2888 assert(VT == MVT::i64 && "Unexpected type.");
2889 return std::make_pair(0U, Mips::CPU64RegsRegisterClass);
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002890 case 'f':
Owen Anderson825b72b2009-08-11 20:47:22 +00002891 if (VT == MVT::f32)
Bruno Cardoso Lopesbdfbb742009-03-21 00:05:07 +00002892 return std::make_pair(0U, Mips::FGR32RegisterClass);
Akira Hatanakacb9dd722012-01-04 02:45:01 +00002893 if ((VT == MVT::f64) && (!Subtarget->isSingleFloat())) {
2894 if (Subtarget->isFP64bit())
2895 return std::make_pair(0U, Mips::FGR64RegisterClass);
2896 else
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002897 return std::make_pair(0U, Mips::AFGR64RegisterClass);
Akira Hatanakacb9dd722012-01-04 02:45:01 +00002898 }
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00002899 }
2900 }
2901 return TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
2902}
2903
Dan Gohman6520e202008-10-18 02:06:02 +00002904bool
2905MipsTargetLowering::isOffsetFoldingLegal(const GlobalAddressSDNode *GA) const {
2906 // The Mips target isn't yet aware of offsets.
2907 return false;
2908}
Evan Chengeb2f9692009-10-27 19:56:55 +00002909
Evan Chenga1eaa3c2009-10-28 01:43:28 +00002910bool MipsTargetLowering::isFPImmLegal(const APFloat &Imm, EVT VT) const {
2911 if (VT != MVT::f32 && VT != MVT::f64)
2912 return false;
Bruno Cardoso Lopes6b902822011-01-18 19:41:41 +00002913 if (Imm.isNegZero())
2914 return false;
Evan Chengeb2f9692009-10-27 19:56:55 +00002915 return Imm.isZero();
2916}
Akira Hatanaka6c2cf8b2012-02-03 04:33:00 +00002917
2918unsigned MipsTargetLowering::getJumpTableEncoding() const {
2919 if (IsN64)
2920 return MachineJumpTableInfo::EK_GPRel64BlockAddress;
2921
2922 return TargetLowering::getJumpTableEncoding();
2923}