blob: f228cc22b01cba88035040ecaf478eb5ff47d64b [file] [log] [blame]
Nate Begeman1d9d7422005-10-18 00:28:58 +00001//===-- PPCISelLowering.cpp - PPC DAG Lowering Implementation -------------===//
Chris Lattner7c5a3d32005-08-16 17:14:42 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file was developed by Chris Lattner and is distributed under
6// the University of Illinois Open Source License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
Nate Begeman21e463b2005-10-16 05:39:50 +000010// This file implements the PPCISelLowering class.
Chris Lattner7c5a3d32005-08-16 17:14:42 +000011//
12//===----------------------------------------------------------------------===//
13
Chris Lattner16e71f22005-10-14 23:59:06 +000014#include "PPCISelLowering.h"
15#include "PPCTargetMachine.h"
Nate Begeman750ac1b2006-02-01 07:19:44 +000016#include "llvm/ADT/VectorExtras.h"
Evan Chengc4c62572006-03-13 23:20:37 +000017#include "llvm/Analysis/ScalarEvolutionExpressions.h"
Chris Lattner7c5a3d32005-08-16 17:14:42 +000018#include "llvm/CodeGen/MachineFrameInfo.h"
19#include "llvm/CodeGen/MachineFunction.h"
Chris Lattner8a2d3ca2005-08-26 21:23:58 +000020#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner7c5a3d32005-08-16 17:14:42 +000021#include "llvm/CodeGen/SelectionDAG.h"
Chris Lattner7b738342005-09-13 19:33:40 +000022#include "llvm/CodeGen/SSARegMap.h"
Chris Lattner0b1e4e52005-08-26 17:36:52 +000023#include "llvm/Constants.h"
Chris Lattner7c5a3d32005-08-16 17:14:42 +000024#include "llvm/Function.h"
Nate Begeman750ac1b2006-02-01 07:19:44 +000025#include "llvm/Support/MathExtras.h"
Evan Chengd2ee2182006-02-18 00:08:58 +000026#include "llvm/Target/TargetOptions.h"
Chris Lattner7c5a3d32005-08-16 17:14:42 +000027using namespace llvm;
28
Nate Begeman21e463b2005-10-16 05:39:50 +000029PPCTargetLowering::PPCTargetLowering(TargetMachine &TM)
Chris Lattner7c5a3d32005-08-16 17:14:42 +000030 : TargetLowering(TM) {
31
32 // Fold away setcc operations if possible.
33 setSetCCIsExpensive();
Nate Begeman405e3ec2005-10-21 00:02:42 +000034 setPow2DivIsCheap();
Chris Lattner7c5a3d32005-08-16 17:14:42 +000035
Chris Lattnerd145a612005-09-27 22:18:25 +000036 // Use _setjmp/_longjmp instead of setjmp/longjmp.
37 setUseUnderscoreSetJmpLongJmp(true);
38
Chris Lattner7c5a3d32005-08-16 17:14:42 +000039 // Set up the register classes.
Nate Begeman1d9d7422005-10-18 00:28:58 +000040 addRegisterClass(MVT::i32, PPC::GPRCRegisterClass);
41 addRegisterClass(MVT::f32, PPC::F4RCRegisterClass);
42 addRegisterClass(MVT::f64, PPC::F8RCRegisterClass);
Chris Lattner7c5a3d32005-08-16 17:14:42 +000043
Chris Lattnera54aa942006-01-29 06:26:08 +000044 setOperationAction(ISD::ConstantFP, MVT::f64, Expand);
45 setOperationAction(ISD::ConstantFP, MVT::f32, Expand);
46
Chris Lattner7c5a3d32005-08-16 17:14:42 +000047 // PowerPC has no intrinsics for these particular operations
48 setOperationAction(ISD::MEMMOVE, MVT::Other, Expand);
49 setOperationAction(ISD::MEMSET, MVT::Other, Expand);
50 setOperationAction(ISD::MEMCPY, MVT::Other, Expand);
51
52 // PowerPC has an i16 but no i8 (or i1) SEXTLOAD
53 setOperationAction(ISD::SEXTLOAD, MVT::i1, Expand);
54 setOperationAction(ISD::SEXTLOAD, MVT::i8, Expand);
55
56 // PowerPC has no SREM/UREM instructions
57 setOperationAction(ISD::SREM, MVT::i32, Expand);
58 setOperationAction(ISD::UREM, MVT::i32, Expand);
59
60 // We don't support sin/cos/sqrt/fmod
61 setOperationAction(ISD::FSIN , MVT::f64, Expand);
62 setOperationAction(ISD::FCOS , MVT::f64, Expand);
Chris Lattner615c2d02005-09-28 22:29:58 +000063 setOperationAction(ISD::FREM , MVT::f64, Expand);
Chris Lattner7c5a3d32005-08-16 17:14:42 +000064 setOperationAction(ISD::FSIN , MVT::f32, Expand);
65 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Chris Lattner615c2d02005-09-28 22:29:58 +000066 setOperationAction(ISD::FREM , MVT::f32, Expand);
Chris Lattner7c5a3d32005-08-16 17:14:42 +000067
68 // If we're enabling GP optimizations, use hardware square root
Chris Lattner1e9de3e2005-09-02 18:33:05 +000069 if (!TM.getSubtarget<PPCSubtarget>().hasFSQRT()) {
Chris Lattner7c5a3d32005-08-16 17:14:42 +000070 setOperationAction(ISD::FSQRT, MVT::f64, Expand);
71 setOperationAction(ISD::FSQRT, MVT::f32, Expand);
72 }
73
Chris Lattner9601a862006-03-05 05:08:37 +000074 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
75 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand);
76
Nate Begemand88fc032006-01-14 03:14:10 +000077 // PowerPC does not have BSWAP, CTPOP or CTTZ
78 setOperationAction(ISD::BSWAP, MVT::i32 , Expand);
Chris Lattner7c5a3d32005-08-16 17:14:42 +000079 setOperationAction(ISD::CTPOP, MVT::i32 , Expand);
80 setOperationAction(ISD::CTTZ , MVT::i32 , Expand);
81
Nate Begeman35ef9132006-01-11 21:21:00 +000082 // PowerPC does not have ROTR
83 setOperationAction(ISD::ROTR, MVT::i32 , Expand);
84
Chris Lattner7c5a3d32005-08-16 17:14:42 +000085 // PowerPC does not have Select
86 setOperationAction(ISD::SELECT, MVT::i32, Expand);
87 setOperationAction(ISD::SELECT, MVT::f32, Expand);
88 setOperationAction(ISD::SELECT, MVT::f64, Expand);
Chris Lattnere4bc9ea2005-08-26 00:52:45 +000089
Chris Lattner0b1e4e52005-08-26 17:36:52 +000090 // PowerPC wants to turn select_cc of FP into fsel when possible.
91 setOperationAction(ISD::SELECT_CC, MVT::f32, Custom);
92 setOperationAction(ISD::SELECT_CC, MVT::f64, Custom);
Nate Begeman44775902006-01-31 08:17:29 +000093
Nate Begeman750ac1b2006-02-01 07:19:44 +000094 // PowerPC wants to optimize integer setcc a bit
Nate Begeman44775902006-01-31 08:17:29 +000095 setOperationAction(ISD::SETCC, MVT::i32, Custom);
Chris Lattnereb9b62e2005-08-31 19:09:57 +000096
Nate Begeman81e80972006-03-17 01:40:33 +000097 // PowerPC does not have BRCOND which requires SetCC
98 setOperationAction(ISD::BRCOND, MVT::Other, Expand);
Chris Lattner7c5a3d32005-08-16 17:14:42 +000099
Chris Lattnerf7605322005-08-31 21:09:52 +0000100 // PowerPC turns FP_TO_SINT into FCTIWZ and some load/stores.
101 setOperationAction(ISD::FP_TO_SINT, MVT::i32, Custom);
Nate Begemanc09eeec2005-09-06 22:03:27 +0000102
Jim Laskeyad23c9d2005-08-17 00:40:22 +0000103 // PowerPC does not have [U|S]INT_TO_FP
104 setOperationAction(ISD::SINT_TO_FP, MVT::i32, Expand);
105 setOperationAction(ISD::UINT_TO_FP, MVT::i32, Expand);
106
Chris Lattner53e88452005-12-23 05:13:35 +0000107 setOperationAction(ISD::BIT_CONVERT, MVT::f32, Expand);
108 setOperationAction(ISD::BIT_CONVERT, MVT::i32, Expand);
109
Chris Lattnere6ec9f22005-09-10 00:21:06 +0000110 // PowerPC does not have truncstore for i1.
111 setOperationAction(ISD::TRUNCSTORE, MVT::i1, Promote);
Chris Lattnerf73bae12005-11-29 06:16:21 +0000112
Jim Laskeyabf6d172006-01-05 01:25:28 +0000113 // Support label based line numbers.
Chris Lattnerf73bae12005-11-29 06:16:21 +0000114 setOperationAction(ISD::LOCATION, MVT::Other, Expand);
Jim Laskeye0bce712006-01-05 01:47:43 +0000115 setOperationAction(ISD::DEBUG_LOC, MVT::Other, Expand);
Jim Laskeyabf6d172006-01-05 01:25:28 +0000116 // FIXME - use subtarget debug flags
Jim Laskeye0bce712006-01-05 01:47:43 +0000117 if (!TM.getSubtarget<PPCSubtarget>().isDarwin())
Jim Laskeyabf6d172006-01-05 01:25:28 +0000118 setOperationAction(ISD::DEBUG_LABEL, MVT::Other, Expand);
Chris Lattnere6ec9f22005-09-10 00:21:06 +0000119
Nate Begeman28a6b022005-12-10 02:36:00 +0000120 // We want to legalize GlobalAddress and ConstantPool nodes into the
121 // appropriate instructions to materialize the address.
Chris Lattner3eef4e32005-11-17 18:26:56 +0000122 setOperationAction(ISD::GlobalAddress, MVT::i32, Custom);
Nate Begeman28a6b022005-12-10 02:36:00 +0000123 setOperationAction(ISD::ConstantPool, MVT::i32, Custom);
Chris Lattnerb99329e2006-01-13 02:42:53 +0000124
Nate Begemanee625572006-01-27 21:09:22 +0000125 // RET must be custom lowered, to meet ABI requirements
126 setOperationAction(ISD::RET , MVT::Other, Custom);
127
Nate Begemanacc398c2006-01-25 18:21:52 +0000128 // VASTART needs to be custom lowered to use the VarArgsFrameIndex
129 setOperationAction(ISD::VASTART , MVT::Other, Custom);
130
Chris Lattnerb22c08b2006-01-15 09:02:48 +0000131 // Use the default implementation.
Nate Begemanacc398c2006-01-25 18:21:52 +0000132 setOperationAction(ISD::VAARG , MVT::Other, Expand);
133 setOperationAction(ISD::VACOPY , MVT::Other, Expand);
134 setOperationAction(ISD::VAEND , MVT::Other, Expand);
Chris Lattnerb22c08b2006-01-15 09:02:48 +0000135 setOperationAction(ISD::STACKSAVE , MVT::Other, Expand);
136 setOperationAction(ISD::STACKRESTORE , MVT::Other, Expand);
137 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32 , Expand);
Chris Lattner860e8862005-11-17 07:30:41 +0000138
Nate Begemanc09eeec2005-09-06 22:03:27 +0000139 if (TM.getSubtarget<PPCSubtarget>().is64Bit()) {
Nate Begeman1d9d7422005-10-18 00:28:58 +0000140 // They also have instructions for converting between i64 and fp.
Nate Begemanc09eeec2005-09-06 22:03:27 +0000141 setOperationAction(ISD::FP_TO_SINT, MVT::i64, Custom);
142 setOperationAction(ISD::SINT_TO_FP, MVT::i64, Custom);
Chris Lattnerecfe55e2006-03-22 05:30:33 +0000143 setOperationAction(ISD::SINT_TO_FP, MVT::i32, Custom);
Nate Begemanae749a92005-10-25 23:48:36 +0000144 // To take advantage of the above i64 FP_TO_SINT, promote i32 FP_TO_UINT
145 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Promote);
146 } else {
Chris Lattner860e8862005-11-17 07:30:41 +0000147 // PowerPC does not have FP_TO_UINT on 32-bit implementations.
Nate Begemanae749a92005-10-25 23:48:36 +0000148 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Expand);
Nate Begeman9d2b8172005-10-18 00:56:42 +0000149 }
150
151 if (TM.getSubtarget<PPCSubtarget>().has64BitRegs()) {
152 // 64 bit PowerPC implementations can support i64 types directly
153 addRegisterClass(MVT::i64, PPC::G8RCRegisterClass);
Nate Begeman1d9d7422005-10-18 00:28:58 +0000154 // BUILD_PAIR can't be handled natively, and should be expanded to shl/or
155 setOperationAction(ISD::BUILD_PAIR, MVT::i64, Expand);
Nate Begeman1d9d7422005-10-18 00:28:58 +0000156 } else {
157 // 32 bit PowerPC wants to expand i64 shifts itself.
158 setOperationAction(ISD::SHL, MVT::i64, Custom);
159 setOperationAction(ISD::SRL, MVT::i64, Custom);
160 setOperationAction(ISD::SRA, MVT::i64, Custom);
Nate Begemanc09eeec2005-09-06 22:03:27 +0000161 }
162
Evan Chengd30bf012006-03-01 01:11:20 +0000163 // First set operation action for all vector types to expand. Then we
164 // will selectively turn on ones that can be effectively codegen'd.
165 for (unsigned VT = (unsigned)MVT::Vector + 1;
166 VT != (unsigned)MVT::LAST_VALUETYPE; VT++) {
167 setOperationAction(ISD::ADD , (MVT::ValueType)VT, Expand);
168 setOperationAction(ISD::SUB , (MVT::ValueType)VT, Expand);
169 setOperationAction(ISD::MUL , (MVT::ValueType)VT, Expand);
170 setOperationAction(ISD::LOAD, (MVT::ValueType)VT, Expand);
Chris Lattnerf1d0b2b2006-03-20 01:53:53 +0000171 setOperationAction(ISD::VECTOR_SHUFFLE, (MVT::ValueType)VT, Expand);
Chris Lattner9b3bd462006-03-21 20:51:05 +0000172 setOperationAction(ISD::EXTRACT_VECTOR_ELT, (MVT::ValueType)VT, Expand);
Chris Lattnerf1d0b2b2006-03-20 01:53:53 +0000173 setOperationAction(ISD::BUILD_VECTOR, (MVT::ValueType)VT, Expand);
Evan Chengd30bf012006-03-01 01:11:20 +0000174 }
175
Nate Begeman425a9692005-11-29 08:17:20 +0000176 if (TM.getSubtarget<PPCSubtarget>().hasAltivec()) {
Nate Begeman425a9692005-11-29 08:17:20 +0000177 addRegisterClass(MVT::v4f32, PPC::VRRCRegisterClass);
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000178 addRegisterClass(MVT::v4i32, PPC::VRRCRegisterClass);
Chris Lattnerec4a0c72006-01-29 06:32:58 +0000179
Evan Chengd30bf012006-03-01 01:11:20 +0000180 setOperationAction(ISD::ADD , MVT::v4f32, Legal);
181 setOperationAction(ISD::SUB , MVT::v4f32, Legal);
182 setOperationAction(ISD::MUL , MVT::v4f32, Legal);
183 setOperationAction(ISD::LOAD , MVT::v4f32, Legal);
184 setOperationAction(ISD::ADD , MVT::v4i32, Legal);
185 setOperationAction(ISD::LOAD , MVT::v4i32, Legal);
Chris Lattnerf1d0b2b2006-03-20 01:53:53 +0000186 setOperationAction(ISD::LOAD , MVT::v16i8, Legal);
187
188 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4i32, Custom);
189 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4f32, Custom);
190
Chris Lattnerb2177b92006-03-19 06:55:52 +0000191 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4f32, Custom);
192 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4i32, Custom);
Chris Lattner64b3a082006-03-24 07:48:08 +0000193
194 setOperationAction(ISD::BUILD_VECTOR, MVT::v4i32, Custom);
195 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f32, Custom);
Nate Begeman425a9692005-11-29 08:17:20 +0000196 }
197
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000198 setSetCCResultContents(ZeroOrOneSetCCResult);
Chris Lattnercadd7422006-01-13 17:52:03 +0000199 setStackPointerRegisterToSaveRestore(PPC::R1);
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000200
Chris Lattner8c13d0a2006-03-01 04:57:39 +0000201 // We have target-specific dag combine patterns for the following nodes:
202 setTargetDAGCombine(ISD::SINT_TO_FP);
Chris Lattner51269842006-03-01 05:50:56 +0000203 setTargetDAGCombine(ISD::STORE);
Chris Lattner8c13d0a2006-03-01 04:57:39 +0000204
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000205 computeRegisterProperties();
206}
207
Chris Lattnerda6d20f2006-01-09 23:52:17 +0000208const char *PPCTargetLowering::getTargetNodeName(unsigned Opcode) const {
209 switch (Opcode) {
210 default: return 0;
211 case PPCISD::FSEL: return "PPCISD::FSEL";
212 case PPCISD::FCFID: return "PPCISD::FCFID";
213 case PPCISD::FCTIDZ: return "PPCISD::FCTIDZ";
214 case PPCISD::FCTIWZ: return "PPCISD::FCTIWZ";
Chris Lattner51269842006-03-01 05:50:56 +0000215 case PPCISD::STFIWX: return "PPCISD::STFIWX";
Chris Lattnerda6d20f2006-01-09 23:52:17 +0000216 case PPCISD::VMADDFP: return "PPCISD::VMADDFP";
217 case PPCISD::VNMSUBFP: return "PPCISD::VNMSUBFP";
Chris Lattnerb2177b92006-03-19 06:55:52 +0000218 case PPCISD::LVE_X: return "PPCISD::LVE_X";
Chris Lattnerf1d0b2b2006-03-20 01:53:53 +0000219 case PPCISD::VPERM: return "PPCISD::VPERM";
Chris Lattnerda6d20f2006-01-09 23:52:17 +0000220 case PPCISD::Hi: return "PPCISD::Hi";
221 case PPCISD::Lo: return "PPCISD::Lo";
222 case PPCISD::GlobalBaseReg: return "PPCISD::GlobalBaseReg";
223 case PPCISD::SRL: return "PPCISD::SRL";
224 case PPCISD::SRA: return "PPCISD::SRA";
225 case PPCISD::SHL: return "PPCISD::SHL";
Chris Lattnerecfe55e2006-03-22 05:30:33 +0000226 case PPCISD::EXTSW_32: return "PPCISD::EXTSW_32";
227 case PPCISD::STD_32: return "PPCISD::STD_32";
Chris Lattnere00ebf02006-01-28 07:33:03 +0000228 case PPCISD::CALL: return "PPCISD::CALL";
Chris Lattnerda6d20f2006-01-09 23:52:17 +0000229 case PPCISD::RET_FLAG: return "PPCISD::RET_FLAG";
230 }
231}
232
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000233/// isFloatingPointZero - Return true if this is 0.0 or -0.0.
234static bool isFloatingPointZero(SDOperand Op) {
235 if (ConstantFPSDNode *CFP = dyn_cast<ConstantFPSDNode>(Op))
236 return CFP->isExactlyValue(-0.0) || CFP->isExactlyValue(0.0);
237 else if (Op.getOpcode() == ISD::EXTLOAD || Op.getOpcode() == ISD::LOAD) {
238 // Maybe this has already been legalized into the constant pool?
239 if (ConstantPoolSDNode *CP = dyn_cast<ConstantPoolSDNode>(Op.getOperand(1)))
240 if (ConstantFP *CFP = dyn_cast<ConstantFP>(CP->get()))
241 return CFP->isExactlyValue(-0.0) || CFP->isExactlyValue(0.0);
242 }
243 return false;
244}
245
Chris Lattneref819f82006-03-20 06:33:01 +0000246
247/// isSplatShuffleMask - Return true if the specified VECTOR_SHUFFLE operand
248/// specifies a splat of a single element that is suitable for input to
249/// VSPLTB/VSPLTH/VSPLTW.
250bool PPC::isSplatShuffleMask(SDNode *N) {
251 assert(N->getOpcode() == ISD::BUILD_VECTOR);
Chris Lattnerdd4d2d02006-03-20 06:51:10 +0000252
253 // We can only splat 8-bit, 16-bit, and 32-bit quantities.
254 if (N->getNumOperands() != 4 && N->getNumOperands() != 8 &&
255 N->getNumOperands() != 16)
256 return false;
257
Chris Lattner88a99ef2006-03-20 06:37:44 +0000258 // This is a splat operation if each element of the permute is the same, and
259 // if the value doesn't reference the second vector.
260 SDOperand Elt = N->getOperand(0);
261 assert(isa<ConstantSDNode>(Elt) && "Invalid VECTOR_SHUFFLE mask!");
262 for (unsigned i = 1, e = N->getNumOperands(); i != e; ++i) {
263 assert(isa<ConstantSDNode>(N->getOperand(i)) &&
264 "Invalid VECTOR_SHUFFLE mask!");
265 if (N->getOperand(i) != Elt) return false;
266 }
267
268 // Make sure it is a splat of the first vector operand.
269 return cast<ConstantSDNode>(Elt)->getValue() < N->getNumOperands();
Chris Lattneref819f82006-03-20 06:33:01 +0000270}
271
272/// getVSPLTImmediate - Return the appropriate VSPLT* immediate to splat the
273/// specified isSplatShuffleMask VECTOR_SHUFFLE mask.
274unsigned PPC::getVSPLTImmediate(SDNode *N) {
275 assert(isSplatShuffleMask(N));
Chris Lattnerdd4d2d02006-03-20 06:51:10 +0000276 return cast<ConstantSDNode>(N->getOperand(0))->getValue();
Chris Lattneref819f82006-03-20 06:33:01 +0000277}
278
Chris Lattner64b3a082006-03-24 07:48:08 +0000279/// isZeroVector - Return true if this build_vector is an all-zero vector.
280///
281bool PPC::isZeroVector(SDNode *N) {
282 if (MVT::isInteger(N->getOperand(0).getValueType())) {
283 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i)
284 if (!isa<ConstantSDNode>(N->getOperand(i)) ||
285 cast<ConstantSDNode>(N->getOperand(i))->getValue() != 0)
286 return false;
287 } else {
288 assert(MVT::isFloatingPoint(N->getOperand(0).getValueType()) &&
289 "Vector of non-int, non-float values?");
290 // See if this is all zeros.
291 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i)
292 if (!isa<ConstantFPSDNode>(N->getOperand(i)) ||
293 !cast<ConstantFPSDNode>(N->getOperand(i))->isExactlyValue(0.0))
294 return false;
295 }
296 return true;
297}
298
Chris Lattneref819f82006-03-20 06:33:01 +0000299
Chris Lattnere4bc9ea2005-08-26 00:52:45 +0000300/// LowerOperation - Provide custom lowering hooks for some operations.
301///
Nate Begeman21e463b2005-10-16 05:39:50 +0000302SDOperand PPCTargetLowering::LowerOperation(SDOperand Op, SelectionDAG &DAG) {
Chris Lattnere4bc9ea2005-08-26 00:52:45 +0000303 switch (Op.getOpcode()) {
304 default: assert(0 && "Wasn't expecting to be able to lower this!");
Chris Lattnerf7605322005-08-31 21:09:52 +0000305 case ISD::FP_TO_SINT: {
Nate Begemanc09eeec2005-09-06 22:03:27 +0000306 assert(MVT::isFloatingPoint(Op.getOperand(0).getValueType()));
Chris Lattner7c0d6642005-10-02 06:37:13 +0000307 SDOperand Src = Op.getOperand(0);
308 if (Src.getValueType() == MVT::f32)
309 Src = DAG.getNode(ISD::FP_EXTEND, MVT::f64, Src);
310
Chris Lattner1b95e0b2005-12-23 00:59:59 +0000311 SDOperand Tmp;
Nate Begemanc09eeec2005-09-06 22:03:27 +0000312 switch (Op.getValueType()) {
313 default: assert(0 && "Unhandled FP_TO_SINT type in custom expander!");
314 case MVT::i32:
Chris Lattner1b95e0b2005-12-23 00:59:59 +0000315 Tmp = DAG.getNode(PPCISD::FCTIWZ, MVT::f64, Src);
Nate Begemanc09eeec2005-09-06 22:03:27 +0000316 break;
317 case MVT::i64:
Chris Lattner1b95e0b2005-12-23 00:59:59 +0000318 Tmp = DAG.getNode(PPCISD::FCTIDZ, MVT::f64, Src);
Nate Begemanc09eeec2005-09-06 22:03:27 +0000319 break;
320 }
Chris Lattnerf7605322005-08-31 21:09:52 +0000321
Chris Lattner1b95e0b2005-12-23 00:59:59 +0000322 // Convert the FP value to an int value through memory.
323 SDOperand Bits = DAG.getNode(ISD::BIT_CONVERT, MVT::i64, Tmp);
324 if (Op.getValueType() == MVT::i32)
325 Bits = DAG.getNode(ISD::TRUNCATE, MVT::i32, Bits);
326 return Bits;
Nate Begemanc09eeec2005-09-06 22:03:27 +0000327 }
Chris Lattnerecfe55e2006-03-22 05:30:33 +0000328 case ISD::SINT_TO_FP:
329 if (Op.getOperand(0).getValueType() == MVT::i64) {
330 SDOperand Bits = DAG.getNode(ISD::BIT_CONVERT, MVT::f64, Op.getOperand(0));
331 SDOperand FP = DAG.getNode(PPCISD::FCFID, MVT::f64, Bits);
332 if (Op.getValueType() == MVT::f32)
333 FP = DAG.getNode(ISD::FP_ROUND, MVT::f32, FP);
334 return FP;
335 } else {
336 assert(Op.getOperand(0).getValueType() == MVT::i32 &&
337 "Unhandled SINT_TO_FP type in custom expander!");
338 // Since we only generate this in 64-bit mode, we can take advantage of
339 // 64-bit registers. In particular, sign extend the input value into the
340 // 64-bit register with extsw, store the WHOLE 64-bit value into the stack
341 // then lfd it and fcfid it.
342 MachineFrameInfo *FrameInfo = DAG.getMachineFunction().getFrameInfo();
343 int FrameIdx = FrameInfo->CreateStackObject(8, 8);
344 SDOperand FIdx = DAG.getFrameIndex(FrameIdx, MVT::i32);
345
346 SDOperand Ext64 = DAG.getNode(PPCISD::EXTSW_32, MVT::i32,
347 Op.getOperand(0));
348
349 // STD the extended value into the stack slot.
350 SDOperand Store = DAG.getNode(PPCISD::STD_32, MVT::Other,
351 DAG.getEntryNode(), Ext64, FIdx,
352 DAG.getSrcValue(NULL));
353 // Load the value as a double.
354 SDOperand Ld = DAG.getLoad(MVT::f64, Store, FIdx, DAG.getSrcValue(NULL));
355
356 // FCFID it and return it.
357 SDOperand FP = DAG.getNode(PPCISD::FCFID, MVT::f64, Ld);
358 if (Op.getValueType() == MVT::f32)
359 FP = DAG.getNode(ISD::FP_ROUND, MVT::f32, FP);
360 return FP;
361 }
362
Chris Lattnerf7605322005-08-31 21:09:52 +0000363 case ISD::SELECT_CC: {
Chris Lattnere4bc9ea2005-08-26 00:52:45 +0000364 // Turn FP only select_cc's into fsel instructions.
Chris Lattnerf7605322005-08-31 21:09:52 +0000365 if (!MVT::isFloatingPoint(Op.getOperand(0).getValueType()) ||
366 !MVT::isFloatingPoint(Op.getOperand(2).getValueType()))
367 break;
368
369 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(4))->get();
370
371 // Cannot handle SETEQ/SETNE.
372 if (CC == ISD::SETEQ || CC == ISD::SETNE) break;
373
374 MVT::ValueType ResVT = Op.getValueType();
375 MVT::ValueType CmpVT = Op.getOperand(0).getValueType();
376 SDOperand LHS = Op.getOperand(0), RHS = Op.getOperand(1);
377 SDOperand TV = Op.getOperand(2), FV = Op.getOperand(3);
Chris Lattnere4bc9ea2005-08-26 00:52:45 +0000378
Chris Lattnerf7605322005-08-31 21:09:52 +0000379 // If the RHS of the comparison is a 0.0, we don't need to do the
380 // subtraction at all.
381 if (isFloatingPointZero(RHS))
Chris Lattnere4bc9ea2005-08-26 00:52:45 +0000382 switch (CC) {
Chris Lattnerbc38dbf2006-01-18 19:42:35 +0000383 default: break; // SETUO etc aren't handled by fsel.
Chris Lattnere4bc9ea2005-08-26 00:52:45 +0000384 case ISD::SETULT:
385 case ISD::SETLT:
Chris Lattnerf7605322005-08-31 21:09:52 +0000386 std::swap(TV, FV); // fsel is natively setge, swap operands for setlt
Chris Lattnere4bc9ea2005-08-26 00:52:45 +0000387 case ISD::SETUGE:
388 case ISD::SETGE:
Chris Lattnereb255f22005-10-25 20:54:57 +0000389 if (LHS.getValueType() == MVT::f32) // Comparison is always 64-bits
390 LHS = DAG.getNode(ISD::FP_EXTEND, MVT::f64, LHS);
Chris Lattnerf7605322005-08-31 21:09:52 +0000391 return DAG.getNode(PPCISD::FSEL, ResVT, LHS, TV, FV);
Chris Lattnere4bc9ea2005-08-26 00:52:45 +0000392 case ISD::SETUGT:
393 case ISD::SETGT:
Chris Lattnerf7605322005-08-31 21:09:52 +0000394 std::swap(TV, FV); // fsel is natively setge, swap operands for setlt
Chris Lattnere4bc9ea2005-08-26 00:52:45 +0000395 case ISD::SETULE:
396 case ISD::SETLE:
Chris Lattnereb255f22005-10-25 20:54:57 +0000397 if (LHS.getValueType() == MVT::f32) // Comparison is always 64-bits
398 LHS = DAG.getNode(ISD::FP_EXTEND, MVT::f64, LHS);
Chris Lattner0bbea952005-08-26 20:25:03 +0000399 return DAG.getNode(PPCISD::FSEL, ResVT,
Chris Lattner85fd97d2005-10-26 18:01:11 +0000400 DAG.getNode(ISD::FNEG, MVT::f64, LHS), TV, FV);
Chris Lattnere4bc9ea2005-08-26 00:52:45 +0000401 }
Chris Lattnerf7605322005-08-31 21:09:52 +0000402
Chris Lattnereb255f22005-10-25 20:54:57 +0000403 SDOperand Cmp;
Chris Lattnerf7605322005-08-31 21:09:52 +0000404 switch (CC) {
Chris Lattnerbc38dbf2006-01-18 19:42:35 +0000405 default: break; // SETUO etc aren't handled by fsel.
Chris Lattnerf7605322005-08-31 21:09:52 +0000406 case ISD::SETULT:
407 case ISD::SETLT:
Chris Lattnereb255f22005-10-25 20:54:57 +0000408 Cmp = DAG.getNode(ISD::FSUB, CmpVT, LHS, RHS);
409 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
410 Cmp = DAG.getNode(ISD::FP_EXTEND, MVT::f64, Cmp);
411 return DAG.getNode(PPCISD::FSEL, ResVT, Cmp, FV, TV);
Chris Lattnerf7605322005-08-31 21:09:52 +0000412 case ISD::SETUGE:
413 case ISD::SETGE:
Chris Lattnereb255f22005-10-25 20:54:57 +0000414 Cmp = DAG.getNode(ISD::FSUB, CmpVT, LHS, RHS);
415 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
416 Cmp = DAG.getNode(ISD::FP_EXTEND, MVT::f64, Cmp);
417 return DAG.getNode(PPCISD::FSEL, ResVT, Cmp, TV, FV);
Chris Lattnerf7605322005-08-31 21:09:52 +0000418 case ISD::SETUGT:
419 case ISD::SETGT:
Chris Lattnereb255f22005-10-25 20:54:57 +0000420 Cmp = DAG.getNode(ISD::FSUB, CmpVT, RHS, LHS);
421 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
422 Cmp = DAG.getNode(ISD::FP_EXTEND, MVT::f64, Cmp);
423 return DAG.getNode(PPCISD::FSEL, ResVT, Cmp, FV, TV);
Chris Lattnerf7605322005-08-31 21:09:52 +0000424 case ISD::SETULE:
425 case ISD::SETLE:
Chris Lattnereb255f22005-10-25 20:54:57 +0000426 Cmp = DAG.getNode(ISD::FSUB, CmpVT, RHS, LHS);
427 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
428 Cmp = DAG.getNode(ISD::FP_EXTEND, MVT::f64, Cmp);
429 return DAG.getNode(PPCISD::FSEL, ResVT, Cmp, TV, FV);
Chris Lattnere4bc9ea2005-08-26 00:52:45 +0000430 }
Chris Lattnerf7605322005-08-31 21:09:52 +0000431 break;
432 }
Chris Lattnerbc11c342005-08-31 20:23:54 +0000433 case ISD::SHL: {
434 assert(Op.getValueType() == MVT::i64 &&
435 Op.getOperand(1).getValueType() == MVT::i32 && "Unexpected SHL!");
436 // The generic code does a fine job expanding shift by a constant.
437 if (isa<ConstantSDNode>(Op.getOperand(1))) break;
438
439 // Otherwise, expand into a bunch of logical ops. Note that these ops
440 // depend on the PPC behavior for oversized shift amounts.
441 SDOperand Lo = DAG.getNode(ISD::EXTRACT_ELEMENT, MVT::i32, Op.getOperand(0),
442 DAG.getConstant(0, MVT::i32));
443 SDOperand Hi = DAG.getNode(ISD::EXTRACT_ELEMENT, MVT::i32, Op.getOperand(0),
444 DAG.getConstant(1, MVT::i32));
445 SDOperand Amt = Op.getOperand(1);
446
447 SDOperand Tmp1 = DAG.getNode(ISD::SUB, MVT::i32,
448 DAG.getConstant(32, MVT::i32), Amt);
Chris Lattner4172b102005-12-06 02:10:38 +0000449 SDOperand Tmp2 = DAG.getNode(PPCISD::SHL, MVT::i32, Hi, Amt);
450 SDOperand Tmp3 = DAG.getNode(PPCISD::SRL, MVT::i32, Lo, Tmp1);
Chris Lattnerbc11c342005-08-31 20:23:54 +0000451 SDOperand Tmp4 = DAG.getNode(ISD::OR , MVT::i32, Tmp2, Tmp3);
452 SDOperand Tmp5 = DAG.getNode(ISD::ADD, MVT::i32, Amt,
453 DAG.getConstant(-32U, MVT::i32));
Chris Lattner4172b102005-12-06 02:10:38 +0000454 SDOperand Tmp6 = DAG.getNode(PPCISD::SHL, MVT::i32, Lo, Tmp5);
Chris Lattnerbc11c342005-08-31 20:23:54 +0000455 SDOperand OutHi = DAG.getNode(ISD::OR, MVT::i32, Tmp4, Tmp6);
Chris Lattner4172b102005-12-06 02:10:38 +0000456 SDOperand OutLo = DAG.getNode(PPCISD::SHL, MVT::i32, Lo, Amt);
Chris Lattnerbc11c342005-08-31 20:23:54 +0000457 return DAG.getNode(ISD::BUILD_PAIR, MVT::i64, OutLo, OutHi);
458 }
459 case ISD::SRL: {
460 assert(Op.getValueType() == MVT::i64 &&
461 Op.getOperand(1).getValueType() == MVT::i32 && "Unexpected SHL!");
462 // The generic code does a fine job expanding shift by a constant.
463 if (isa<ConstantSDNode>(Op.getOperand(1))) break;
464
465 // Otherwise, expand into a bunch of logical ops. Note that these ops
466 // depend on the PPC behavior for oversized shift amounts.
467 SDOperand Lo = DAG.getNode(ISD::EXTRACT_ELEMENT, MVT::i32, Op.getOperand(0),
468 DAG.getConstant(0, MVT::i32));
469 SDOperand Hi = DAG.getNode(ISD::EXTRACT_ELEMENT, MVT::i32, Op.getOperand(0),
470 DAG.getConstant(1, MVT::i32));
471 SDOperand Amt = Op.getOperand(1);
472
473 SDOperand Tmp1 = DAG.getNode(ISD::SUB, MVT::i32,
474 DAG.getConstant(32, MVT::i32), Amt);
Chris Lattner4172b102005-12-06 02:10:38 +0000475 SDOperand Tmp2 = DAG.getNode(PPCISD::SRL, MVT::i32, Lo, Amt);
476 SDOperand Tmp3 = DAG.getNode(PPCISD::SHL, MVT::i32, Hi, Tmp1);
Chris Lattnerbc11c342005-08-31 20:23:54 +0000477 SDOperand Tmp4 = DAG.getNode(ISD::OR , MVT::i32, Tmp2, Tmp3);
478 SDOperand Tmp5 = DAG.getNode(ISD::ADD, MVT::i32, Amt,
479 DAG.getConstant(-32U, MVT::i32));
Chris Lattner4172b102005-12-06 02:10:38 +0000480 SDOperand Tmp6 = DAG.getNode(PPCISD::SRL, MVT::i32, Hi, Tmp5);
Chris Lattnerbc11c342005-08-31 20:23:54 +0000481 SDOperand OutLo = DAG.getNode(ISD::OR, MVT::i32, Tmp4, Tmp6);
Chris Lattner4172b102005-12-06 02:10:38 +0000482 SDOperand OutHi = DAG.getNode(PPCISD::SRL, MVT::i32, Hi, Amt);
Chris Lattnerbc11c342005-08-31 20:23:54 +0000483 return DAG.getNode(ISD::BUILD_PAIR, MVT::i64, OutLo, OutHi);
484 }
485 case ISD::SRA: {
Chris Lattnereb9b62e2005-08-31 19:09:57 +0000486 assert(Op.getValueType() == MVT::i64 &&
487 Op.getOperand(1).getValueType() == MVT::i32 && "Unexpected SRA!");
488 // The generic code does a fine job expanding shift by a constant.
489 if (isa<ConstantSDNode>(Op.getOperand(1))) break;
490
491 // Otherwise, expand into a bunch of logical ops, followed by a select_cc.
492 SDOperand Lo = DAG.getNode(ISD::EXTRACT_ELEMENT, MVT::i32, Op.getOperand(0),
493 DAG.getConstant(0, MVT::i32));
494 SDOperand Hi = DAG.getNode(ISD::EXTRACT_ELEMENT, MVT::i32, Op.getOperand(0),
495 DAG.getConstant(1, MVT::i32));
496 SDOperand Amt = Op.getOperand(1);
497
498 SDOperand Tmp1 = DAG.getNode(ISD::SUB, MVT::i32,
499 DAG.getConstant(32, MVT::i32), Amt);
Chris Lattner4172b102005-12-06 02:10:38 +0000500 SDOperand Tmp2 = DAG.getNode(PPCISD::SRL, MVT::i32, Lo, Amt);
501 SDOperand Tmp3 = DAG.getNode(PPCISD::SHL, MVT::i32, Hi, Tmp1);
Chris Lattnereb9b62e2005-08-31 19:09:57 +0000502 SDOperand Tmp4 = DAG.getNode(ISD::OR , MVT::i32, Tmp2, Tmp3);
503 SDOperand Tmp5 = DAG.getNode(ISD::ADD, MVT::i32, Amt,
504 DAG.getConstant(-32U, MVT::i32));
Chris Lattner4172b102005-12-06 02:10:38 +0000505 SDOperand Tmp6 = DAG.getNode(PPCISD::SRA, MVT::i32, Hi, Tmp5);
506 SDOperand OutHi = DAG.getNode(PPCISD::SRA, MVT::i32, Hi, Amt);
Chris Lattnereb9b62e2005-08-31 19:09:57 +0000507 SDOperand OutLo = DAG.getSelectCC(Tmp5, DAG.getConstant(0, MVT::i32),
508 Tmp4, Tmp6, ISD::SETLE);
509 return DAG.getNode(ISD::BUILD_PAIR, MVT::i64, OutLo, OutHi);
Chris Lattnere4bc9ea2005-08-26 00:52:45 +0000510 }
Nate Begeman28a6b022005-12-10 02:36:00 +0000511 case ISD::ConstantPool: {
Evan Chengb8973bd2006-01-31 22:23:14 +0000512 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
513 Constant *C = CP->get();
514 SDOperand CPI = DAG.getTargetConstantPool(C, MVT::i32, CP->getAlignment());
Nate Begeman28a6b022005-12-10 02:36:00 +0000515 SDOperand Zero = DAG.getConstant(0, MVT::i32);
516
Evan Cheng4c1aa862006-02-22 20:19:42 +0000517 if (getTargetMachine().getRelocationModel() == Reloc::Static) {
Nate Begeman28a6b022005-12-10 02:36:00 +0000518 // Generate non-pic code that has direct accesses to the constant pool.
519 // The address of the global is just (hi(&g)+lo(&g)).
520 SDOperand Hi = DAG.getNode(PPCISD::Hi, MVT::i32, CPI, Zero);
521 SDOperand Lo = DAG.getNode(PPCISD::Lo, MVT::i32, CPI, Zero);
522 return DAG.getNode(ISD::ADD, MVT::i32, Hi, Lo);
523 }
524
525 // Only lower ConstantPool on Darwin.
526 if (!getTargetMachine().getSubtarget<PPCSubtarget>().isDarwin()) break;
527 SDOperand Hi = DAG.getNode(PPCISD::Hi, MVT::i32, CPI, Zero);
Evan Cheng4c1aa862006-02-22 20:19:42 +0000528 if (getTargetMachine().getRelocationModel() == Reloc::PIC) {
Nate Begeman28a6b022005-12-10 02:36:00 +0000529 // With PIC, the first instruction is actually "GR+hi(&G)".
530 Hi = DAG.getNode(ISD::ADD, MVT::i32,
531 DAG.getNode(PPCISD::GlobalBaseReg, MVT::i32), Hi);
532 }
533
534 SDOperand Lo = DAG.getNode(PPCISD::Lo, MVT::i32, CPI, Zero);
535 Lo = DAG.getNode(ISD::ADD, MVT::i32, Hi, Lo);
536 return Lo;
537 }
Chris Lattner860e8862005-11-17 07:30:41 +0000538 case ISD::GlobalAddress: {
Nate Begeman50fb3c42005-12-24 01:00:15 +0000539 GlobalAddressSDNode *GSDN = cast<GlobalAddressSDNode>(Op);
540 GlobalValue *GV = GSDN->getGlobal();
541 SDOperand GA = DAG.getTargetGlobalAddress(GV, MVT::i32, GSDN->getOffset());
Chris Lattner860e8862005-11-17 07:30:41 +0000542 SDOperand Zero = DAG.getConstant(0, MVT::i32);
Chris Lattner1d05cb42005-11-17 18:55:48 +0000543
Evan Cheng4c1aa862006-02-22 20:19:42 +0000544 if (getTargetMachine().getRelocationModel() == Reloc::Static) {
Nate Begeman28a6b022005-12-10 02:36:00 +0000545 // Generate non-pic code that has direct accesses to globals.
546 // The address of the global is just (hi(&g)+lo(&g)).
Chris Lattner1d05cb42005-11-17 18:55:48 +0000547 SDOperand Hi = DAG.getNode(PPCISD::Hi, MVT::i32, GA, Zero);
548 SDOperand Lo = DAG.getNode(PPCISD::Lo, MVT::i32, GA, Zero);
549 return DAG.getNode(ISD::ADD, MVT::i32, Hi, Lo);
550 }
Chris Lattner860e8862005-11-17 07:30:41 +0000551
Chris Lattner1d05cb42005-11-17 18:55:48 +0000552 // Only lower GlobalAddress on Darwin.
553 if (!getTargetMachine().getSubtarget<PPCSubtarget>().isDarwin()) break;
Chris Lattnera35ef632006-01-06 01:04:03 +0000554
Chris Lattner860e8862005-11-17 07:30:41 +0000555 SDOperand Hi = DAG.getNode(PPCISD::Hi, MVT::i32, GA, Zero);
Evan Cheng4c1aa862006-02-22 20:19:42 +0000556 if (getTargetMachine().getRelocationModel() == Reloc::PIC) {
Chris Lattner860e8862005-11-17 07:30:41 +0000557 // With PIC, the first instruction is actually "GR+hi(&G)".
558 Hi = DAG.getNode(ISD::ADD, MVT::i32,
Chris Lattner15666132005-11-17 17:51:38 +0000559 DAG.getNode(PPCISD::GlobalBaseReg, MVT::i32), Hi);
Chris Lattner860e8862005-11-17 07:30:41 +0000560 }
561
562 SDOperand Lo = DAG.getNode(PPCISD::Lo, MVT::i32, GA, Zero);
563 Lo = DAG.getNode(ISD::ADD, MVT::i32, Hi, Lo);
564
Chris Lattner37dd6f12006-01-29 20:49:17 +0000565 if (!GV->hasWeakLinkage() && !GV->hasLinkOnceLinkage() &&
566 (!GV->isExternal() || GV->hasNotBeenReadFromBytecode()))
Chris Lattner860e8862005-11-17 07:30:41 +0000567 return Lo;
568
569 // If the global is weak or external, we have to go through the lazy
570 // resolution stub.
571 return DAG.getLoad(MVT::i32, DAG.getEntryNode(), Lo, DAG.getSrcValue(0));
572 }
Nate Begeman44775902006-01-31 08:17:29 +0000573 case ISD::SETCC: {
574 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(2))->get();
Nate Begeman750ac1b2006-02-01 07:19:44 +0000575
576 // If we're comparing for equality to zero, expose the fact that this is
577 // implented as a ctlz/srl pair on ppc, so that the dag combiner can
578 // fold the new nodes.
579 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
580 if (C->isNullValue() && CC == ISD::SETEQ) {
581 MVT::ValueType VT = Op.getOperand(0).getValueType();
582 SDOperand Zext = Op.getOperand(0);
583 if (VT < MVT::i32) {
584 VT = MVT::i32;
585 Zext = DAG.getNode(ISD::ZERO_EXTEND, VT, Op.getOperand(0));
586 }
587 unsigned Log2b = Log2_32(MVT::getSizeInBits(VT));
588 SDOperand Clz = DAG.getNode(ISD::CTLZ, VT, Zext);
589 SDOperand Scc = DAG.getNode(ISD::SRL, VT, Clz,
590 DAG.getConstant(Log2b, getShiftAmountTy()));
591 return DAG.getNode(ISD::TRUNCATE, getSetCCResultTy(), Scc);
592 }
593 // Leave comparisons against 0 and -1 alone for now, since they're usually
594 // optimized. FIXME: revisit this when we can custom lower all setcc
595 // optimizations.
596 if (C->isAllOnesValue() || C->isNullValue())
597 break;
598 }
599
600 // If we have an integer seteq/setne, turn it into a compare against zero
601 // by subtracting the rhs from the lhs, which is faster than setting a
602 // condition register, reading it back out, and masking the correct bit.
603 MVT::ValueType LHSVT = Op.getOperand(0).getValueType();
604 if (MVT::isInteger(LHSVT) && (CC == ISD::SETEQ || CC == ISD::SETNE)) {
605 MVT::ValueType VT = Op.getValueType();
606 SDOperand Sub = DAG.getNode(ISD::SUB, LHSVT, Op.getOperand(0),
607 Op.getOperand(1));
608 return DAG.getSetCC(VT, Sub, DAG.getConstant(0, LHSVT), CC);
609 }
Nate Begeman44775902006-01-31 08:17:29 +0000610 break;
611 }
Nate Begemanacc398c2006-01-25 18:21:52 +0000612 case ISD::VASTART: {
613 // vastart just stores the address of the VarArgsFrameIndex slot into the
614 // memory location argument.
615 // FIXME: Replace MVT::i32 with PointerTy
616 SDOperand FR = DAG.getFrameIndex(VarArgsFrameIndex, MVT::i32);
617 return DAG.getNode(ISD::STORE, MVT::Other, Op.getOperand(0), FR,
618 Op.getOperand(1), Op.getOperand(2));
619 }
Nate Begemanee625572006-01-27 21:09:22 +0000620 case ISD::RET: {
621 SDOperand Copy;
622
623 switch(Op.getNumOperands()) {
624 default:
625 assert(0 && "Do not know how to return this many arguments!");
626 abort();
627 case 1:
628 return SDOperand(); // ret void is legal
629 case 2: {
630 MVT::ValueType ArgVT = Op.getOperand(1).getValueType();
631 unsigned ArgReg = MVT::isInteger(ArgVT) ? PPC::R3 : PPC::F1;
632 Copy = DAG.getCopyToReg(Op.getOperand(0), ArgReg, Op.getOperand(1),
633 SDOperand());
634 break;
635 }
636 case 3:
637 Copy = DAG.getCopyToReg(Op.getOperand(0), PPC::R3, Op.getOperand(2),
638 SDOperand());
639 Copy = DAG.getCopyToReg(Copy, PPC::R4, Op.getOperand(1),Copy.getValue(1));
640 break;
641 }
642 return DAG.getNode(PPCISD::RET_FLAG, MVT::Other, Copy, Copy.getValue(1));
643 }
Chris Lattnerb2177b92006-03-19 06:55:52 +0000644 case ISD::SCALAR_TO_VECTOR: {
645 // Create a stack slot that is 16-byte aligned.
646 MachineFrameInfo *FrameInfo = DAG.getMachineFunction().getFrameInfo();
647 int FrameIdx = FrameInfo->CreateStackObject(16, 16);
648 SDOperand FIdx = DAG.getFrameIndex(FrameIdx, MVT::i32);
649
650 // Store the input value into Value#0 of the stack slot.
Chris Lattnerb2177b92006-03-19 06:55:52 +0000651 SDOperand Store = DAG.getNode(ISD::STORE, MVT::Other, DAG.getEntryNode(),
652 Op.getOperand(0), FIdx,DAG.getSrcValue(NULL));
Chris Lattner23baa1b2006-03-20 22:37:23 +0000653 // LVE_X it out.
Chris Lattnerb2177b92006-03-19 06:55:52 +0000654 return DAG.getNode(PPCISD::LVE_X, Op.getValueType(), Store, FIdx,
655 DAG.getSrcValue(NULL));
656 }
Chris Lattner64b3a082006-03-24 07:48:08 +0000657 case ISD::BUILD_VECTOR:
658 // If this is a case we can't handle, return null and let the default
659 // expansion code take care of it. If we CAN select this case, return Op.
660
661 // See if this is all zeros.
662 // FIXME: We should handle splat(-0.0), and other cases here.
663 if (PPC::isZeroVector(Op.Val))
664 return Op;
665 return SDOperand();
666
Chris Lattnerf1d0b2b2006-03-20 01:53:53 +0000667 case ISD::VECTOR_SHUFFLE: {
Chris Lattnerdd4d2d02006-03-20 06:51:10 +0000668 SDOperand V1 = Op.getOperand(0);
669 SDOperand V2 = Op.getOperand(1);
670 SDOperand PermMask = Op.getOperand(2);
671
672 // Cases that are handled by instructions that take permute immediates
673 // (such as vsplt*) should be left as VECTOR_SHUFFLE nodes so they can be
674 // selected by the instruction selector.
675 if (PPC::isSplatShuffleMask(PermMask.Val) && V2.getOpcode() == ISD::UNDEF)
676 break;
677
678 // TODO: Handle more cases, and also handle cases that are cheaper to do as
679 // multiple such instructions than as a constant pool load/vperm pair.
Chris Lattnerf1d0b2b2006-03-20 01:53:53 +0000680
681 // Lower this to a VPERM(V1, V2, V3) expression, where V3 is a constant
682 // vector that will get spilled to the constant pool.
Chris Lattnerf1d0b2b2006-03-20 01:53:53 +0000683 if (V2.getOpcode() == ISD::UNDEF) V2 = V1;
Chris Lattnerf1d0b2b2006-03-20 01:53:53 +0000684
685 // The SHUFFLE_VECTOR mask is almost exactly what we want for vperm, except
686 // that it is in input element units, not in bytes. Convert now.
687 MVT::ValueType EltVT = MVT::getVectorBaseType(V1.getValueType());
688 unsigned BytesPerElement = MVT::getSizeInBits(EltVT)/8;
689
690 std::vector<SDOperand> ResultMask;
691 for (unsigned i = 0, e = PermMask.getNumOperands(); i != e; ++i) {
692 unsigned SrcElt =cast<ConstantSDNode>(PermMask.getOperand(i))->getValue();
693
694 for (unsigned j = 0; j != BytesPerElement; ++j)
695 ResultMask.push_back(DAG.getConstant(SrcElt*BytesPerElement+j,
696 MVT::i8));
697 }
698
699 SDOperand VPermMask =DAG.getNode(ISD::BUILD_VECTOR, MVT::v16i8, ResultMask);
700 return DAG.getNode(PPCISD::VPERM, V1.getValueType(), V1, V2, VPermMask);
701 }
Chris Lattnerbc11c342005-08-31 20:23:54 +0000702 }
Chris Lattnere4bc9ea2005-08-26 00:52:45 +0000703 return SDOperand();
704}
705
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000706std::vector<SDOperand>
Nate Begeman21e463b2005-10-16 05:39:50 +0000707PPCTargetLowering::LowerArguments(Function &F, SelectionDAG &DAG) {
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000708 //
709 // add beautiful description of PPC stack frame format, or at least some docs
710 //
711 MachineFunction &MF = DAG.getMachineFunction();
712 MachineFrameInfo *MFI = MF.getFrameInfo();
713 MachineBasicBlock& BB = MF.front();
Chris Lattner7b738342005-09-13 19:33:40 +0000714 SSARegMap *RegMap = MF.getSSARegMap();
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000715 std::vector<SDOperand> ArgValues;
716
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000717 unsigned ArgOffset = 24;
718 unsigned GPR_remaining = 8;
719 unsigned FPR_remaining = 13;
720 unsigned GPR_idx = 0, FPR_idx = 0;
721 static const unsigned GPR[] = {
722 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
723 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
724 };
725 static const unsigned FPR[] = {
726 PPC::F1, PPC::F2, PPC::F3, PPC::F4, PPC::F5, PPC::F6, PPC::F7,
727 PPC::F8, PPC::F9, PPC::F10, PPC::F11, PPC::F12, PPC::F13
728 };
729
730 // Add DAG nodes to load the arguments... On entry to a function on PPC,
731 // the arguments start at offset 24, although they are likely to be passed
732 // in registers.
733 for (Function::arg_iterator I = F.arg_begin(), E = F.arg_end(); I != E; ++I) {
734 SDOperand newroot, argt;
735 unsigned ObjSize;
736 bool needsLoad = false;
737 bool ArgLive = !I->use_empty();
738 MVT::ValueType ObjectVT = getValueType(I->getType());
739
740 switch (ObjectVT) {
Chris Lattner915fb302005-08-30 00:19:00 +0000741 default: assert(0 && "Unhandled argument type!");
742 case MVT::i1:
743 case MVT::i8:
744 case MVT::i16:
745 case MVT::i32:
746 ObjSize = 4;
747 if (!ArgLive) break;
748 if (GPR_remaining > 0) {
Nate Begeman1d9d7422005-10-18 00:28:58 +0000749 unsigned VReg = RegMap->createVirtualRegister(&PPC::GPRCRegClass);
Chris Lattner7b738342005-09-13 19:33:40 +0000750 MF.addLiveIn(GPR[GPR_idx], VReg);
751 argt = newroot = DAG.getCopyFromReg(DAG.getRoot(), VReg, MVT::i32);
Nate Begeman49296f12005-08-31 01:58:39 +0000752 if (ObjectVT != MVT::i32) {
753 unsigned AssertOp = I->getType()->isSigned() ? ISD::AssertSext
754 : ISD::AssertZext;
755 argt = DAG.getNode(AssertOp, MVT::i32, argt,
756 DAG.getValueType(ObjectVT));
757 argt = DAG.getNode(ISD::TRUNCATE, ObjectVT, argt);
758 }
Chris Lattner915fb302005-08-30 00:19:00 +0000759 } else {
760 needsLoad = true;
761 }
762 break;
Chris Lattner80720a92005-11-30 20:40:54 +0000763 case MVT::i64:
764 ObjSize = 8;
Chris Lattner915fb302005-08-30 00:19:00 +0000765 if (!ArgLive) break;
766 if (GPR_remaining > 0) {
767 SDOperand argHi, argLo;
Nate Begeman1d9d7422005-10-18 00:28:58 +0000768 unsigned VReg = RegMap->createVirtualRegister(&PPC::GPRCRegClass);
Chris Lattner7b738342005-09-13 19:33:40 +0000769 MF.addLiveIn(GPR[GPR_idx], VReg);
770 argHi = DAG.getCopyFromReg(DAG.getRoot(), VReg, MVT::i32);
Chris Lattner915fb302005-08-30 00:19:00 +0000771 // If we have two or more remaining argument registers, then both halves
772 // of the i64 can be sourced from there. Otherwise, the lower half will
773 // have to come off the stack. This can happen when an i64 is preceded
774 // by 28 bytes of arguments.
775 if (GPR_remaining > 1) {
Nate Begeman1d9d7422005-10-18 00:28:58 +0000776 unsigned VReg = RegMap->createVirtualRegister(&PPC::GPRCRegClass);
Chris Lattner7b738342005-09-13 19:33:40 +0000777 MF.addLiveIn(GPR[GPR_idx+1], VReg);
778 argLo = DAG.getCopyFromReg(argHi, VReg, MVT::i32);
Chris Lattner915fb302005-08-30 00:19:00 +0000779 } else {
780 int FI = MFI->CreateFixedObject(4, ArgOffset+4);
781 SDOperand FIN = DAG.getFrameIndex(FI, MVT::i32);
782 argLo = DAG.getLoad(MVT::i32, DAG.getEntryNode(), FIN,
783 DAG.getSrcValue(NULL));
784 }
785 // Build the outgoing arg thingy
786 argt = DAG.getNode(ISD::BUILD_PAIR, MVT::i64, argLo, argHi);
787 newroot = argLo;
788 } else {
789 needsLoad = true;
790 }
791 break;
792 case MVT::f32:
793 case MVT::f64:
794 ObjSize = (ObjectVT == MVT::f64) ? 8 : 4;
Chris Lattner413b9792006-01-11 18:21:25 +0000795 if (!ArgLive) {
796 if (FPR_remaining > 0) {
797 --FPR_remaining;
798 ++FPR_idx;
799 }
800 break;
801 }
Chris Lattner915fb302005-08-30 00:19:00 +0000802 if (FPR_remaining > 0) {
Chris Lattner919c0322005-10-01 01:35:02 +0000803 unsigned VReg;
804 if (ObjectVT == MVT::f32)
Nate Begeman1d9d7422005-10-18 00:28:58 +0000805 VReg = RegMap->createVirtualRegister(&PPC::F4RCRegClass);
Chris Lattner919c0322005-10-01 01:35:02 +0000806 else
Nate Begeman1d9d7422005-10-18 00:28:58 +0000807 VReg = RegMap->createVirtualRegister(&PPC::F8RCRegClass);
Chris Lattner7b738342005-09-13 19:33:40 +0000808 MF.addLiveIn(FPR[FPR_idx], VReg);
809 argt = newroot = DAG.getCopyFromReg(DAG.getRoot(), VReg, ObjectVT);
Chris Lattner915fb302005-08-30 00:19:00 +0000810 --FPR_remaining;
811 ++FPR_idx;
812 } else {
813 needsLoad = true;
814 }
815 break;
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000816 }
817
818 // We need to load the argument to a virtual register if we determined above
819 // that we ran out of physical registers of the appropriate type
820 if (needsLoad) {
821 unsigned SubregOffset = 0;
822 if (ObjectVT == MVT::i8 || ObjectVT == MVT::i1) SubregOffset = 3;
823 if (ObjectVT == MVT::i16) SubregOffset = 2;
824 int FI = MFI->CreateFixedObject(ObjSize, ArgOffset);
825 SDOperand FIN = DAG.getFrameIndex(FI, MVT::i32);
826 FIN = DAG.getNode(ISD::ADD, MVT::i32, FIN,
827 DAG.getConstant(SubregOffset, MVT::i32));
828 argt = newroot = DAG.getLoad(ObjectVT, DAG.getEntryNode(), FIN,
829 DAG.getSrcValue(NULL));
830 }
831
832 // Every 4 bytes of argument space consumes one of the GPRs available for
833 // argument passing.
834 if (GPR_remaining > 0) {
835 unsigned delta = (GPR_remaining > 1 && ObjSize == 8) ? 2 : 1;
836 GPR_remaining -= delta;
837 GPR_idx += delta;
838 }
839 ArgOffset += ObjSize;
840 if (newroot.Val)
841 DAG.setRoot(newroot.getValue(1));
842
843 ArgValues.push_back(argt);
844 }
845
846 // If the function takes variable number of arguments, make a frame index for
847 // the start of the first vararg value... for expansion of llvm.va_start.
848 if (F.isVarArg()) {
849 VarArgsFrameIndex = MFI->CreateFixedObject(4, ArgOffset);
850 SDOperand FIN = DAG.getFrameIndex(VarArgsFrameIndex, MVT::i32);
851 // If this function is vararg, store any remaining integer argument regs
852 // to their spots on the stack so that they may be loaded by deferencing the
853 // result of va_next.
854 std::vector<SDOperand> MemOps;
855 for (; GPR_remaining > 0; --GPR_remaining, ++GPR_idx) {
Nate Begeman1d9d7422005-10-18 00:28:58 +0000856 unsigned VReg = RegMap->createVirtualRegister(&PPC::GPRCRegClass);
Chris Lattner7b738342005-09-13 19:33:40 +0000857 MF.addLiveIn(GPR[GPR_idx], VReg);
858 SDOperand Val = DAG.getCopyFromReg(DAG.getRoot(), VReg, MVT::i32);
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000859 SDOperand Store = DAG.getNode(ISD::STORE, MVT::Other, Val.getValue(1),
860 Val, FIN, DAG.getSrcValue(NULL));
861 MemOps.push_back(Store);
862 // Increment the address by four for the next argument to store
863 SDOperand PtrOff = DAG.getConstant(4, getPointerTy());
864 FIN = DAG.getNode(ISD::ADD, MVT::i32, FIN, PtrOff);
865 }
Chris Lattner80720a92005-11-30 20:40:54 +0000866 if (!MemOps.empty()) {
867 MemOps.push_back(DAG.getRoot());
868 DAG.setRoot(DAG.getNode(ISD::TokenFactor, MVT::Other, MemOps));
869 }
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000870 }
871
872 // Finally, inform the code generator which regs we return values in.
873 switch (getValueType(F.getReturnType())) {
874 default: assert(0 && "Unknown type!");
875 case MVT::isVoid: break;
876 case MVT::i1:
877 case MVT::i8:
878 case MVT::i16:
879 case MVT::i32:
880 MF.addLiveOut(PPC::R3);
881 break;
882 case MVT::i64:
883 MF.addLiveOut(PPC::R3);
884 MF.addLiveOut(PPC::R4);
885 break;
886 case MVT::f32:
887 case MVT::f64:
888 MF.addLiveOut(PPC::F1);
889 break;
890 }
891
892 return ArgValues;
893}
894
895std::pair<SDOperand, SDOperand>
Nate Begeman21e463b2005-10-16 05:39:50 +0000896PPCTargetLowering::LowerCallTo(SDOperand Chain,
897 const Type *RetTy, bool isVarArg,
898 unsigned CallingConv, bool isTailCall,
899 SDOperand Callee, ArgListTy &Args,
900 SelectionDAG &DAG) {
Chris Lattner281b55e2006-01-27 23:34:02 +0000901 // args_to_use will accumulate outgoing args for the PPCISD::CALL case in
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000902 // SelectExpr to use to put the arguments in the appropriate registers.
903 std::vector<SDOperand> args_to_use;
904
905 // Count how many bytes are to be pushed on the stack, including the linkage
906 // area, and parameter passing area.
907 unsigned NumBytes = 24;
908
909 if (Args.empty()) {
Chris Lattner45b39762006-02-13 08:55:29 +0000910 Chain = DAG.getCALLSEQ_START(Chain,
911 DAG.getConstant(NumBytes, getPointerTy()));
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000912 } else {
Chris Lattner915fb302005-08-30 00:19:00 +0000913 for (unsigned i = 0, e = Args.size(); i != e; ++i) {
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000914 switch (getValueType(Args[i].second)) {
Chris Lattner915fb302005-08-30 00:19:00 +0000915 default: assert(0 && "Unknown value type!");
916 case MVT::i1:
917 case MVT::i8:
918 case MVT::i16:
919 case MVT::i32:
920 case MVT::f32:
921 NumBytes += 4;
922 break;
923 case MVT::i64:
924 case MVT::f64:
925 NumBytes += 8;
926 break;
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000927 }
Chris Lattner915fb302005-08-30 00:19:00 +0000928 }
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000929
Chris Lattner915fb302005-08-30 00:19:00 +0000930 // Just to be safe, we'll always reserve the full 24 bytes of linkage area
931 // plus 32 bytes of argument space in case any called code gets funky on us.
932 // (Required by ABI to support var arg)
933 if (NumBytes < 56) NumBytes = 56;
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000934
935 // Adjust the stack pointer for the new arguments...
936 // These operations are automatically eliminated by the prolog/epilog pass
Chris Lattner45b39762006-02-13 08:55:29 +0000937 Chain = DAG.getCALLSEQ_START(Chain,
938 DAG.getConstant(NumBytes, getPointerTy()));
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000939
940 // Set up a copy of the stack pointer for use loading and storing any
941 // arguments that may not fit in the registers available for argument
942 // passing.
Chris Lattnera243db82006-01-11 19:55:07 +0000943 SDOperand StackPtr = DAG.getRegister(PPC::R1, MVT::i32);
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000944
945 // Figure out which arguments are going to go in registers, and which in
946 // memory. Also, if this is a vararg function, floating point operations
947 // must be stored to our stack, and loaded into integer regs as well, if
948 // any integer regs are available for argument passing.
949 unsigned ArgOffset = 24;
950 unsigned GPR_remaining = 8;
951 unsigned FPR_remaining = 13;
952
953 std::vector<SDOperand> MemOps;
954 for (unsigned i = 0, e = Args.size(); i != e; ++i) {
955 // PtrOff will be used to store the current argument to the stack if a
956 // register cannot be found for it.
957 SDOperand PtrOff = DAG.getConstant(ArgOffset, getPointerTy());
958 PtrOff = DAG.getNode(ISD::ADD, MVT::i32, StackPtr, PtrOff);
959 MVT::ValueType ArgVT = getValueType(Args[i].second);
960
961 switch (ArgVT) {
Chris Lattner915fb302005-08-30 00:19:00 +0000962 default: assert(0 && "Unexpected ValueType for argument!");
963 case MVT::i1:
964 case MVT::i8:
965 case MVT::i16:
966 // Promote the integer to 32 bits. If the input type is signed use a
967 // sign extend, otherwise use a zero extend.
968 if (Args[i].second->isSigned())
969 Args[i].first =DAG.getNode(ISD::SIGN_EXTEND, MVT::i32, Args[i].first);
970 else
971 Args[i].first =DAG.getNode(ISD::ZERO_EXTEND, MVT::i32, Args[i].first);
972 // FALL THROUGH
973 case MVT::i32:
974 if (GPR_remaining > 0) {
975 args_to_use.push_back(Args[i].first);
976 --GPR_remaining;
977 } else {
978 MemOps.push_back(DAG.getNode(ISD::STORE, MVT::Other, Chain,
979 Args[i].first, PtrOff,
980 DAG.getSrcValue(NULL)));
981 }
982 ArgOffset += 4;
983 break;
984 case MVT::i64:
985 // If we have one free GPR left, we can place the upper half of the i64
986 // in it, and store the other half to the stack. If we have two or more
987 // free GPRs, then we can pass both halves of the i64 in registers.
988 if (GPR_remaining > 0) {
989 SDOperand Hi = DAG.getNode(ISD::EXTRACT_ELEMENT, MVT::i32,
990 Args[i].first, DAG.getConstant(1, MVT::i32));
991 SDOperand Lo = DAG.getNode(ISD::EXTRACT_ELEMENT, MVT::i32,
992 Args[i].first, DAG.getConstant(0, MVT::i32));
993 args_to_use.push_back(Hi);
994 --GPR_remaining;
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000995 if (GPR_remaining > 0) {
Chris Lattner915fb302005-08-30 00:19:00 +0000996 args_to_use.push_back(Lo);
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000997 --GPR_remaining;
998 } else {
Chris Lattner915fb302005-08-30 00:19:00 +0000999 SDOperand ConstFour = DAG.getConstant(4, getPointerTy());
1000 PtrOff = DAG.getNode(ISD::ADD, MVT::i32, PtrOff, ConstFour);
Chris Lattner7c5a3d32005-08-16 17:14:42 +00001001 MemOps.push_back(DAG.getNode(ISD::STORE, MVT::Other, Chain,
Chris Lattner915fb302005-08-30 00:19:00 +00001002 Lo, PtrOff, DAG.getSrcValue(NULL)));
Chris Lattner7c5a3d32005-08-16 17:14:42 +00001003 }
Chris Lattner915fb302005-08-30 00:19:00 +00001004 } else {
1005 MemOps.push_back(DAG.getNode(ISD::STORE, MVT::Other, Chain,
1006 Args[i].first, PtrOff,
1007 DAG.getSrcValue(NULL)));
1008 }
1009 ArgOffset += 8;
1010 break;
1011 case MVT::f32:
1012 case MVT::f64:
1013 if (FPR_remaining > 0) {
1014 args_to_use.push_back(Args[i].first);
1015 --FPR_remaining;
1016 if (isVarArg) {
1017 SDOperand Store = DAG.getNode(ISD::STORE, MVT::Other, Chain,
1018 Args[i].first, PtrOff,
1019 DAG.getSrcValue(NULL));
1020 MemOps.push_back(Store);
1021 // Float varargs are always shadowed in available integer registers
Chris Lattner7c5a3d32005-08-16 17:14:42 +00001022 if (GPR_remaining > 0) {
Chris Lattner915fb302005-08-30 00:19:00 +00001023 SDOperand Load = DAG.getLoad(MVT::i32, Store, PtrOff,
1024 DAG.getSrcValue(NULL));
Chris Lattner1df74782005-11-17 18:30:17 +00001025 MemOps.push_back(Load.getValue(1));
Chris Lattner915fb302005-08-30 00:19:00 +00001026 args_to_use.push_back(Load);
Chris Lattner7c5a3d32005-08-16 17:14:42 +00001027 --GPR_remaining;
Chris Lattner915fb302005-08-30 00:19:00 +00001028 }
1029 if (GPR_remaining > 0 && MVT::f64 == ArgVT) {
Chris Lattner7c5a3d32005-08-16 17:14:42 +00001030 SDOperand ConstFour = DAG.getConstant(4, getPointerTy());
1031 PtrOff = DAG.getNode(ISD::ADD, MVT::i32, PtrOff, ConstFour);
Chris Lattner915fb302005-08-30 00:19:00 +00001032 SDOperand Load = DAG.getLoad(MVT::i32, Store, PtrOff,
1033 DAG.getSrcValue(NULL));
Chris Lattner1df74782005-11-17 18:30:17 +00001034 MemOps.push_back(Load.getValue(1));
Chris Lattner915fb302005-08-30 00:19:00 +00001035 args_to_use.push_back(Load);
1036 --GPR_remaining;
Chris Lattner7c5a3d32005-08-16 17:14:42 +00001037 }
1038 } else {
Chris Lattner915fb302005-08-30 00:19:00 +00001039 // If we have any FPRs remaining, we may also have GPRs remaining.
1040 // Args passed in FPRs consume either 1 (f32) or 2 (f64) available
1041 // GPRs.
1042 if (GPR_remaining > 0) {
1043 args_to_use.push_back(DAG.getNode(ISD::UNDEF, MVT::i32));
1044 --GPR_remaining;
Chris Lattner7c5a3d32005-08-16 17:14:42 +00001045 }
Chris Lattner915fb302005-08-30 00:19:00 +00001046 if (GPR_remaining > 0 && MVT::f64 == ArgVT) {
1047 args_to_use.push_back(DAG.getNode(ISD::UNDEF, MVT::i32));
1048 --GPR_remaining;
1049 }
Chris Lattner7c5a3d32005-08-16 17:14:42 +00001050 }
Chris Lattner915fb302005-08-30 00:19:00 +00001051 } else {
1052 MemOps.push_back(DAG.getNode(ISD::STORE, MVT::Other, Chain,
1053 Args[i].first, PtrOff,
1054 DAG.getSrcValue(NULL)));
1055 }
1056 ArgOffset += (ArgVT == MVT::f32) ? 4 : 8;
1057 break;
Chris Lattner7c5a3d32005-08-16 17:14:42 +00001058 }
1059 }
1060 if (!MemOps.empty())
1061 Chain = DAG.getNode(ISD::TokenFactor, MVT::Other, MemOps);
1062 }
1063
1064 std::vector<MVT::ValueType> RetVals;
1065 MVT::ValueType RetTyVT = getValueType(RetTy);
Chris Lattnerf5059492005-09-02 01:24:55 +00001066 MVT::ValueType ActualRetTyVT = RetTyVT;
1067 if (RetTyVT >= MVT::i1 && RetTyVT <= MVT::i16)
1068 ActualRetTyVT = MVT::i32; // Promote result to i32.
1069
Chris Lattnere00ebf02006-01-28 07:33:03 +00001070 if (RetTyVT == MVT::i64) {
1071 RetVals.push_back(MVT::i32);
1072 RetVals.push_back(MVT::i32);
1073 } else if (RetTyVT != MVT::isVoid) {
Chris Lattnerf5059492005-09-02 01:24:55 +00001074 RetVals.push_back(ActualRetTyVT);
Chris Lattnere00ebf02006-01-28 07:33:03 +00001075 }
Chris Lattner7c5a3d32005-08-16 17:14:42 +00001076 RetVals.push_back(MVT::Other);
1077
Chris Lattner2823b3e2005-11-17 05:56:14 +00001078 // If the callee is a GlobalAddress node (quite common, every direct call is)
1079 // turn it into a TargetGlobalAddress node so that legalize doesn't hack it.
1080 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee))
1081 Callee = DAG.getTargetGlobalAddress(G->getGlobal(), MVT::i32);
1082
Chris Lattner281b55e2006-01-27 23:34:02 +00001083 std::vector<SDOperand> Ops;
1084 Ops.push_back(Chain);
1085 Ops.push_back(Callee);
1086 Ops.insert(Ops.end(), args_to_use.begin(), args_to_use.end());
1087 SDOperand TheCall = DAG.getNode(PPCISD::CALL, RetVals, Ops);
Chris Lattnere00ebf02006-01-28 07:33:03 +00001088 Chain = TheCall.getValue(TheCall.Val->getNumValues()-1);
Chris Lattner7c5a3d32005-08-16 17:14:42 +00001089 Chain = DAG.getNode(ISD::CALLSEQ_END, MVT::Other, Chain,
1090 DAG.getConstant(NumBytes, getPointerTy()));
Chris Lattnerf5059492005-09-02 01:24:55 +00001091 SDOperand RetVal = TheCall;
1092
1093 // If the result is a small value, add a note so that we keep track of the
1094 // information about whether it is sign or zero extended.
1095 if (RetTyVT != ActualRetTyVT) {
1096 RetVal = DAG.getNode(RetTy->isSigned() ? ISD::AssertSext : ISD::AssertZext,
1097 MVT::i32, RetVal, DAG.getValueType(RetTyVT));
1098 RetVal = DAG.getNode(ISD::TRUNCATE, RetTyVT, RetVal);
Chris Lattnere00ebf02006-01-28 07:33:03 +00001099 } else if (RetTyVT == MVT::i64) {
1100 RetVal = DAG.getNode(ISD::BUILD_PAIR, MVT::i64, RetVal, RetVal.getValue(1));
Chris Lattnerf5059492005-09-02 01:24:55 +00001101 }
1102
1103 return std::make_pair(RetVal, Chain);
Chris Lattner7c5a3d32005-08-16 17:14:42 +00001104}
1105
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00001106MachineBasicBlock *
Nate Begeman21e463b2005-10-16 05:39:50 +00001107PPCTargetLowering::InsertAtEndOfBasicBlock(MachineInstr *MI,
1108 MachineBasicBlock *BB) {
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00001109 assert((MI->getOpcode() == PPC::SELECT_CC_Int ||
Chris Lattner919c0322005-10-01 01:35:02 +00001110 MI->getOpcode() == PPC::SELECT_CC_F4 ||
1111 MI->getOpcode() == PPC::SELECT_CC_F8) &&
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00001112 "Unexpected instr type to insert");
1113
1114 // To "insert" a SELECT_CC instruction, we actually have to insert the diamond
1115 // control-flow pattern. The incoming instruction knows the destination vreg
1116 // to set, the condition code register to branch on, the true/false values to
1117 // select between, and a branch opcode to use.
1118 const BasicBlock *LLVM_BB = BB->getBasicBlock();
1119 ilist<MachineBasicBlock>::iterator It = BB;
1120 ++It;
1121
1122 // thisMBB:
1123 // ...
1124 // TrueVal = ...
1125 // cmpTY ccX, r1, r2
1126 // bCC copy1MBB
1127 // fallthrough --> copy0MBB
1128 MachineBasicBlock *thisMBB = BB;
1129 MachineBasicBlock *copy0MBB = new MachineBasicBlock(LLVM_BB);
1130 MachineBasicBlock *sinkMBB = new MachineBasicBlock(LLVM_BB);
1131 BuildMI(BB, MI->getOperand(4).getImmedValue(), 2)
1132 .addReg(MI->getOperand(1).getReg()).addMBB(sinkMBB);
1133 MachineFunction *F = BB->getParent();
1134 F->getBasicBlockList().insert(It, copy0MBB);
1135 F->getBasicBlockList().insert(It, sinkMBB);
1136 // Update machine-CFG edges
1137 BB->addSuccessor(copy0MBB);
1138 BB->addSuccessor(sinkMBB);
1139
1140 // copy0MBB:
1141 // %FalseValue = ...
1142 // # fallthrough to sinkMBB
1143 BB = copy0MBB;
1144
1145 // Update machine-CFG edges
1146 BB->addSuccessor(sinkMBB);
1147
1148 // sinkMBB:
1149 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
1150 // ...
1151 BB = sinkMBB;
1152 BuildMI(BB, PPC::PHI, 4, MI->getOperand(0).getReg())
1153 .addReg(MI->getOperand(3).getReg()).addMBB(copy0MBB)
1154 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
1155
1156 delete MI; // The pseudo instruction is gone now.
1157 return BB;
1158}
1159
Chris Lattner8c13d0a2006-03-01 04:57:39 +00001160SDOperand PPCTargetLowering::PerformDAGCombine(SDNode *N,
1161 DAGCombinerInfo &DCI) const {
1162 TargetMachine &TM = getTargetMachine();
1163 SelectionDAG &DAG = DCI.DAG;
1164 switch (N->getOpcode()) {
1165 default: break;
1166 case ISD::SINT_TO_FP:
1167 if (TM.getSubtarget<PPCSubtarget>().is64Bit()) {
Chris Lattnerecfe55e2006-03-22 05:30:33 +00001168 if (N->getOperand(0).getOpcode() == ISD::FP_TO_SINT) {
1169 // Turn (sint_to_fp (fp_to_sint X)) -> fctidz/fcfid without load/stores.
1170 // We allow the src/dst to be either f32/f64, but the intermediate
1171 // type must be i64.
1172 if (N->getOperand(0).getValueType() == MVT::i64) {
1173 SDOperand Val = N->getOperand(0).getOperand(0);
1174 if (Val.getValueType() == MVT::f32) {
1175 Val = DAG.getNode(ISD::FP_EXTEND, MVT::f64, Val);
1176 DCI.AddToWorklist(Val.Val);
1177 }
1178
1179 Val = DAG.getNode(PPCISD::FCTIDZ, MVT::f64, Val);
Chris Lattner8c13d0a2006-03-01 04:57:39 +00001180 DCI.AddToWorklist(Val.Val);
Chris Lattnerecfe55e2006-03-22 05:30:33 +00001181 Val = DAG.getNode(PPCISD::FCFID, MVT::f64, Val);
Chris Lattner8c13d0a2006-03-01 04:57:39 +00001182 DCI.AddToWorklist(Val.Val);
Chris Lattnerecfe55e2006-03-22 05:30:33 +00001183 if (N->getValueType(0) == MVT::f32) {
1184 Val = DAG.getNode(ISD::FP_ROUND, MVT::f32, Val);
1185 DCI.AddToWorklist(Val.Val);
1186 }
1187 return Val;
1188 } else if (N->getOperand(0).getValueType() == MVT::i32) {
1189 // If the intermediate type is i32, we can avoid the load/store here
1190 // too.
Chris Lattner8c13d0a2006-03-01 04:57:39 +00001191 }
Chris Lattner8c13d0a2006-03-01 04:57:39 +00001192 }
1193 }
1194 break;
Chris Lattner51269842006-03-01 05:50:56 +00001195 case ISD::STORE:
1196 // Turn STORE (FP_TO_SINT F) -> STFIWX(FCTIWZ(F)).
1197 if (TM.getSubtarget<PPCSubtarget>().hasSTFIWX() &&
1198 N->getOperand(1).getOpcode() == ISD::FP_TO_SINT &&
1199 N->getOperand(1).getValueType() == MVT::i32) {
1200 SDOperand Val = N->getOperand(1).getOperand(0);
1201 if (Val.getValueType() == MVT::f32) {
1202 Val = DAG.getNode(ISD::FP_EXTEND, MVT::f64, Val);
1203 DCI.AddToWorklist(Val.Val);
1204 }
1205 Val = DAG.getNode(PPCISD::FCTIWZ, MVT::f64, Val);
1206 DCI.AddToWorklist(Val.Val);
1207
1208 Val = DAG.getNode(PPCISD::STFIWX, MVT::Other, N->getOperand(0), Val,
1209 N->getOperand(2), N->getOperand(3));
1210 DCI.AddToWorklist(Val.Val);
1211 return Val;
1212 }
1213 break;
Chris Lattner8c13d0a2006-03-01 04:57:39 +00001214 }
1215
1216 return SDOperand();
1217}
1218
Chris Lattnerad3bc8d2006-02-07 20:16:30 +00001219/// getConstraintType - Given a constraint letter, return the type of
1220/// constraint it is for this target.
1221PPCTargetLowering::ConstraintType
1222PPCTargetLowering::getConstraintType(char ConstraintLetter) const {
1223 switch (ConstraintLetter) {
1224 default: break;
1225 case 'b':
1226 case 'r':
1227 case 'f':
1228 case 'v':
1229 case 'y':
1230 return C_RegisterClass;
1231 }
1232 return TargetLowering::getConstraintType(ConstraintLetter);
1233}
1234
1235
Chris Lattnerddc787d2006-01-31 19:20:21 +00001236std::vector<unsigned> PPCTargetLowering::
Chris Lattner1efa40f2006-02-22 00:56:39 +00001237getRegClassForInlineAsmConstraint(const std::string &Constraint,
1238 MVT::ValueType VT) const {
Chris Lattnerddc787d2006-01-31 19:20:21 +00001239 if (Constraint.size() == 1) {
1240 switch (Constraint[0]) { // GCC RS6000 Constraint Letters
1241 default: break; // Unknown constriant letter
1242 case 'b':
1243 return make_vector<unsigned>(/*no R0*/ PPC::R1 , PPC::R2 , PPC::R3 ,
1244 PPC::R4 , PPC::R5 , PPC::R6 , PPC::R7 ,
1245 PPC::R8 , PPC::R9 , PPC::R10, PPC::R11,
1246 PPC::R12, PPC::R13, PPC::R14, PPC::R15,
1247 PPC::R16, PPC::R17, PPC::R18, PPC::R19,
1248 PPC::R20, PPC::R21, PPC::R22, PPC::R23,
1249 PPC::R24, PPC::R25, PPC::R26, PPC::R27,
1250 PPC::R28, PPC::R29, PPC::R30, PPC::R31,
1251 0);
1252 case 'r':
1253 return make_vector<unsigned>(PPC::R0 , PPC::R1 , PPC::R2 , PPC::R3 ,
1254 PPC::R4 , PPC::R5 , PPC::R6 , PPC::R7 ,
1255 PPC::R8 , PPC::R9 , PPC::R10, PPC::R11,
1256 PPC::R12, PPC::R13, PPC::R14, PPC::R15,
1257 PPC::R16, PPC::R17, PPC::R18, PPC::R19,
1258 PPC::R20, PPC::R21, PPC::R22, PPC::R23,
1259 PPC::R24, PPC::R25, PPC::R26, PPC::R27,
1260 PPC::R28, PPC::R29, PPC::R30, PPC::R31,
1261 0);
1262 case 'f':
1263 return make_vector<unsigned>(PPC::F0 , PPC::F1 , PPC::F2 , PPC::F3 ,
1264 PPC::F4 , PPC::F5 , PPC::F6 , PPC::F7 ,
1265 PPC::F8 , PPC::F9 , PPC::F10, PPC::F11,
1266 PPC::F12, PPC::F13, PPC::F14, PPC::F15,
1267 PPC::F16, PPC::F17, PPC::F18, PPC::F19,
1268 PPC::F20, PPC::F21, PPC::F22, PPC::F23,
1269 PPC::F24, PPC::F25, PPC::F26, PPC::F27,
1270 PPC::F28, PPC::F29, PPC::F30, PPC::F31,
1271 0);
1272 case 'v':
1273 return make_vector<unsigned>(PPC::V0 , PPC::V1 , PPC::V2 , PPC::V3 ,
1274 PPC::V4 , PPC::V5 , PPC::V6 , PPC::V7 ,
1275 PPC::V8 , PPC::V9 , PPC::V10, PPC::V11,
1276 PPC::V12, PPC::V13, PPC::V14, PPC::V15,
1277 PPC::V16, PPC::V17, PPC::V18, PPC::V19,
1278 PPC::V20, PPC::V21, PPC::V22, PPC::V23,
1279 PPC::V24, PPC::V25, PPC::V26, PPC::V27,
1280 PPC::V28, PPC::V29, PPC::V30, PPC::V31,
1281 0);
1282 case 'y':
1283 return make_vector<unsigned>(PPC::CR0, PPC::CR1, PPC::CR2, PPC::CR3,
1284 PPC::CR4, PPC::CR5, PPC::CR6, PPC::CR7,
1285 0);
1286 }
1287 }
1288
Chris Lattner1efa40f2006-02-22 00:56:39 +00001289 return std::vector<unsigned>();
Chris Lattnerddc787d2006-01-31 19:20:21 +00001290}
Chris Lattner763317d2006-02-07 00:47:13 +00001291
1292// isOperandValidForConstraint
1293bool PPCTargetLowering::
1294isOperandValidForConstraint(SDOperand Op, char Letter) {
1295 switch (Letter) {
1296 default: break;
1297 case 'I':
1298 case 'J':
1299 case 'K':
1300 case 'L':
1301 case 'M':
1302 case 'N':
1303 case 'O':
1304 case 'P': {
1305 if (!isa<ConstantSDNode>(Op)) return false; // Must be an immediate.
1306 unsigned Value = cast<ConstantSDNode>(Op)->getValue();
1307 switch (Letter) {
1308 default: assert(0 && "Unknown constraint letter!");
1309 case 'I': // "I" is a signed 16-bit constant.
1310 return (short)Value == (int)Value;
1311 case 'J': // "J" is a constant with only the high-order 16 bits nonzero.
1312 case 'L': // "L" is a signed 16-bit constant shifted left 16 bits.
1313 return (short)Value == 0;
1314 case 'K': // "K" is a constant with only the low-order 16 bits nonzero.
1315 return (Value >> 16) == 0;
1316 case 'M': // "M" is a constant that is greater than 31.
1317 return Value > 31;
1318 case 'N': // "N" is a positive constant that is an exact power of two.
1319 return (int)Value > 0 && isPowerOf2_32(Value);
1320 case 'O': // "O" is the constant zero.
1321 return Value == 0;
1322 case 'P': // "P" is a constant whose negation is a signed 16-bit constant.
1323 return (short)-Value == (int)-Value;
1324 }
1325 break;
1326 }
1327 }
1328
1329 // Handle standard constraint letters.
1330 return TargetLowering::isOperandValidForConstraint(Op, Letter);
1331}
Evan Chengc4c62572006-03-13 23:20:37 +00001332
1333/// isLegalAddressImmediate - Return true if the integer value can be used
1334/// as the offset of the target addressing mode.
1335bool PPCTargetLowering::isLegalAddressImmediate(int64_t V) const {
1336 // PPC allows a sign-extended 16-bit immediate field.
1337 return (V > -(1 << 16) && V < (1 << 16)-1);
1338}