Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1 | //===- ARMInstrVFP.td - VFP support for ARM -------------------------------===// |
| 2 | // |
| 3 | // The LLVM Compiler Infrastructure |
| 4 | // |
| 5 | // This file was developed by Chris Lattner and is distributed under the |
| 6 | // University of Illinois Open Source License. See LICENSE.TXT for details. |
| 7 | // |
| 8 | //===----------------------------------------------------------------------===// |
| 9 | // |
| 10 | // This file describes the ARM VP instruction set. |
| 11 | // |
| 12 | //===----------------------------------------------------------------------===// |
| 13 | |
| 14 | //===----------------------------------------------------------------------===// |
| 15 | // ARM VFP Instruction templates. |
| 16 | // |
| 17 | |
| 18 | // ARM Float Instruction |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame^] | 19 | class ASI<dag outs, dag ins, string opc, string asm, list<dag> pattern> |
| 20 | : AI<outs, ins, opc, asm, pattern> { |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 21 | // TODO: Mark the instructions with the appropriate subtarget info. |
| 22 | } |
| 23 | |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame^] | 24 | class ASI5<dag outs, dag ins, string opc, string asm, list<dag> pattern> |
| 25 | : I<outs, ins, AddrMode5, Size4Bytes, IndexModeNone, opc, asm, "", pattern> { |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 26 | // TODO: Mark the instructions with the appropriate subtarget info. |
| 27 | } |
| 28 | |
| 29 | // ARM Double Instruction |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame^] | 30 | class ADI<dag outs, dag ins, string opc, string asm, list<dag> pattern> |
| 31 | : AI<outs, ins, opc, asm, pattern> { |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 32 | // TODO: Mark the instructions with the appropriate subtarget info. |
| 33 | } |
| 34 | |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame^] | 35 | class ADI5<dag outs, dag ins, string opc, string asm, list<dag> pattern> |
| 36 | : I<outs, ins, AddrMode5, Size4Bytes, IndexModeNone, opc, asm, "", pattern> { |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 37 | // TODO: Mark the instructions with the appropriate subtarget info. |
| 38 | } |
| 39 | |
Evan Cheng | 44bec52 | 2007-05-15 01:29:07 +0000 | [diff] [blame] | 40 | // Special cases. |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame^] | 41 | class AXSI<dag outs, dag ins, string asm, list<dag> pattern> |
| 42 | : XI<outs, ins, AddrModeNone, Size4Bytes, IndexModeNone, asm, "", pattern> { |
Evan Cheng | 44bec52 | 2007-05-15 01:29:07 +0000 | [diff] [blame] | 43 | // TODO: Mark the instructions with the appropriate subtarget info. |
| 44 | } |
| 45 | |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame^] | 46 | class AXSI5<dag outs, dag ins, string asm, list<dag> pattern> |
| 47 | : XI<outs, ins, AddrMode5, Size4Bytes, IndexModeNone, asm, "", pattern> { |
Evan Cheng | 44bec52 | 2007-05-15 01:29:07 +0000 | [diff] [blame] | 48 | // TODO: Mark the instructions with the appropriate subtarget info. |
| 49 | } |
| 50 | |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame^] | 51 | class AXDI<dag outs, dag ins, string asm, list<dag> pattern> |
| 52 | : XI<outs, ins, AddrModeNone, Size4Bytes, IndexModeNone, asm, "", pattern> { |
Evan Cheng | 44bec52 | 2007-05-15 01:29:07 +0000 | [diff] [blame] | 53 | // TODO: Mark the instructions with the appropriate subtarget info. |
| 54 | } |
| 55 | |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame^] | 56 | class AXDI5<dag outs, dag ins, string asm, list<dag> pattern> |
| 57 | : XI<outs, ins, AddrMode5, Size4Bytes, IndexModeNone, asm, "", pattern> { |
Evan Cheng | 44bec52 | 2007-05-15 01:29:07 +0000 | [diff] [blame] | 58 | // TODO: Mark the instructions with the appropriate subtarget info. |
| 59 | } |
| 60 | |
| 61 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 62 | def SDT_FTOI : |
| 63 | SDTypeProfile<1, 1, [SDTCisVT<0, f32>, SDTCisFP<1>]>; |
| 64 | def SDT_ITOF : |
| 65 | SDTypeProfile<1, 1, [SDTCisFP<0>, SDTCisVT<1, f32>]>; |
| 66 | def SDT_CMPFP0 : |
| 67 | SDTypeProfile<0, 1, [SDTCisFP<0>]>; |
| 68 | def SDT_FMDRR : |
| 69 | SDTypeProfile<1, 2, [SDTCisVT<0, f64>, SDTCisVT<1, i32>, |
| 70 | SDTCisSameAs<1, 2>]>; |
| 71 | |
| 72 | def arm_ftoui : SDNode<"ARMISD::FTOUI", SDT_FTOI>; |
| 73 | def arm_ftosi : SDNode<"ARMISD::FTOSI", SDT_FTOI>; |
| 74 | def arm_sitof : SDNode<"ARMISD::SITOF", SDT_ITOF>; |
| 75 | def arm_uitof : SDNode<"ARMISD::UITOF", SDT_ITOF>; |
| 76 | def arm_fmstat : SDNode<"ARMISD::FMSTAT", SDTRet, [SDNPInFlag,SDNPOutFlag]>; |
| 77 | def arm_cmpfp : SDNode<"ARMISD::CMPFP", SDT_ARMCmp, [SDNPOutFlag]>; |
| 78 | def arm_cmpfp0 : SDNode<"ARMISD::CMPFPw0", SDT_CMPFP0, [SDNPOutFlag]>; |
| 79 | def arm_fmdrr : SDNode<"ARMISD::FMDRR", SDT_FMDRR>; |
| 80 | |
| 81 | //===----------------------------------------------------------------------===// |
| 82 | // Load / store Instructions. |
| 83 | // |
| 84 | |
| 85 | let isLoad = 1 in { |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame^] | 86 | def FLDD : ADI5<(outs DPR:$dst), (ins addrmode5:$addr), |
Evan Cheng | 44bec52 | 2007-05-15 01:29:07 +0000 | [diff] [blame] | 87 | "fldd", " $dst, $addr", |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 88 | [(set DPR:$dst, (load addrmode5:$addr))]>; |
| 89 | |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame^] | 90 | def FLDS : ASI5<(outs SPR:$dst), (ins addrmode5:$addr), |
Evan Cheng | 44bec52 | 2007-05-15 01:29:07 +0000 | [diff] [blame] | 91 | "flds", " $dst, $addr", |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 92 | [(set SPR:$dst, (load addrmode5:$addr))]>; |
| 93 | } // isLoad |
| 94 | |
| 95 | let isStore = 1 in { |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame^] | 96 | def FSTD : ADI5<(outs), (ins DPR:$src, addrmode5:$addr), |
Evan Cheng | 44bec52 | 2007-05-15 01:29:07 +0000 | [diff] [blame] | 97 | "fstd", " $src, $addr", |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 98 | [(store DPR:$src, addrmode5:$addr)]>; |
| 99 | |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame^] | 100 | def FSTS : ASI5<(outs), (ins SPR:$src, addrmode5:$addr), |
Evan Cheng | 44bec52 | 2007-05-15 01:29:07 +0000 | [diff] [blame] | 101 | "fsts", " $src, $addr", |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 102 | [(store SPR:$src, addrmode5:$addr)]>; |
| 103 | } // isStore |
| 104 | |
| 105 | //===----------------------------------------------------------------------===// |
| 106 | // Load / store multiple Instructions. |
| 107 | // |
| 108 | |
| 109 | let isLoad = 1 in { |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame^] | 110 | def FLDMD : AXDI5<(outs), (ins addrmode5:$addr, pred:$p, reglist:$dst1, |
| 111 | variable_ops), |
Evan Cheng | c6f2f6f | 2007-05-29 23:34:19 +0000 | [diff] [blame] | 112 | "fldm${addr:submode}d${p} ${addr:base}, $dst1", |
Evan Cheng | 44bec52 | 2007-05-15 01:29:07 +0000 | [diff] [blame] | 113 | []>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 114 | |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame^] | 115 | def FLDMS : AXSI5<(outs), (ins addrmode5:$addr, pred:$p, reglist:$dst1, |
| 116 | variable_ops), |
Evan Cheng | c6f2f6f | 2007-05-29 23:34:19 +0000 | [diff] [blame] | 117 | "fldm${addr:submode}s${p} ${addr:base}, $dst1", |
Evan Cheng | 44bec52 | 2007-05-15 01:29:07 +0000 | [diff] [blame] | 118 | []>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 119 | } // isLoad |
| 120 | |
| 121 | let isStore = 1 in { |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame^] | 122 | def FSTMD : AXDI5<(outs), (ins addrmode5:$addr, pred:$p, reglist:$src1, |
| 123 | variable_ops), |
Evan Cheng | c6f2f6f | 2007-05-29 23:34:19 +0000 | [diff] [blame] | 124 | "fstm${addr:submode}d${p} ${addr:base}, $src1", |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 125 | []>; |
| 126 | |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame^] | 127 | def FSTMS : AXSI5<(outs), (ins addrmode5:$addr, pred:$p, reglist:$src1, |
| 128 | variable_ops), |
Evan Cheng | c6f2f6f | 2007-05-29 23:34:19 +0000 | [diff] [blame] | 129 | "fstm${addr:submode}s${p} ${addr:base}, $src1", |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 130 | []>; |
| 131 | } // isStore |
| 132 | |
| 133 | // FLDMX, FSTMX - mixing S/D registers for pre-armv6 cores |
| 134 | |
| 135 | //===----------------------------------------------------------------------===// |
| 136 | // FP Binary Operations. |
| 137 | // |
| 138 | |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame^] | 139 | def FADDD : ADI<(outs DPR:$dst), (ins DPR:$a, DPR:$b), |
Evan Cheng | 44bec52 | 2007-05-15 01:29:07 +0000 | [diff] [blame] | 140 | "faddd", " $dst, $a, $b", |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 141 | [(set DPR:$dst, (fadd DPR:$a, DPR:$b))]>; |
| 142 | |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame^] | 143 | def FADDS : ASI<(outs SPR:$dst), (ins SPR:$a, SPR:$b), |
Evan Cheng | 44bec52 | 2007-05-15 01:29:07 +0000 | [diff] [blame] | 144 | "fadds", " $dst, $a, $b", |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 145 | [(set SPR:$dst, (fadd SPR:$a, SPR:$b))]>; |
| 146 | |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame^] | 147 | def FCMPED : ADI<(outs), (ins DPR:$a, DPR:$b), |
Evan Cheng | 44bec52 | 2007-05-15 01:29:07 +0000 | [diff] [blame] | 148 | "fcmped", " $a, $b", |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 149 | [(arm_cmpfp DPR:$a, DPR:$b)]>; |
| 150 | |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame^] | 151 | def FCMPES : ASI<(outs), (ins SPR:$a, SPR:$b), |
Evan Cheng | 44bec52 | 2007-05-15 01:29:07 +0000 | [diff] [blame] | 152 | "fcmpes", " $a, $b", |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 153 | [(arm_cmpfp SPR:$a, SPR:$b)]>; |
| 154 | |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame^] | 155 | def FDIVD : ADI<(outs DPR:$dst), (ins DPR:$a, DPR:$b), |
Evan Cheng | 44bec52 | 2007-05-15 01:29:07 +0000 | [diff] [blame] | 156 | "fdivd", " $dst, $a, $b", |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 157 | [(set DPR:$dst, (fdiv DPR:$a, DPR:$b))]>; |
| 158 | |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame^] | 159 | def FDIVS : ASI<(outs SPR:$dst), (ins SPR:$a, SPR:$b), |
Evan Cheng | 44bec52 | 2007-05-15 01:29:07 +0000 | [diff] [blame] | 160 | "fdivs", " $dst, $a, $b", |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 161 | [(set SPR:$dst, (fdiv SPR:$a, SPR:$b))]>; |
| 162 | |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame^] | 163 | def FMULD : ADI<(outs DPR:$dst), (ins DPR:$a, DPR:$b), |
Evan Cheng | 44bec52 | 2007-05-15 01:29:07 +0000 | [diff] [blame] | 164 | "fmuld", " $dst, $a, $b", |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 165 | [(set DPR:$dst, (fmul DPR:$a, DPR:$b))]>; |
| 166 | |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame^] | 167 | def FMULS : ASI<(outs SPR:$dst), (ins SPR:$a, SPR:$b), |
Evan Cheng | 44bec52 | 2007-05-15 01:29:07 +0000 | [diff] [blame] | 168 | "fmuls", " $dst, $a, $b", |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 169 | [(set SPR:$dst, (fmul SPR:$a, SPR:$b))]>; |
Chris Lattner | 7293912 | 2007-05-03 00:32:00 +0000 | [diff] [blame] | 170 | |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame^] | 171 | def FNMULD : ADI<(outs DPR:$dst), (ins DPR:$a, DPR:$b), |
Evan Cheng | 44bec52 | 2007-05-15 01:29:07 +0000 | [diff] [blame] | 172 | "fnmuld", " $dst, $a, $b", |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 173 | [(set DPR:$dst, (fneg (fmul DPR:$a, DPR:$b)))]>; |
| 174 | |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame^] | 175 | def FNMULS : ASI<(outs SPR:$dst), (ins SPR:$a, SPR:$b), |
Evan Cheng | 44bec52 | 2007-05-15 01:29:07 +0000 | [diff] [blame] | 176 | "fnmuls", " $dst, $a, $b", |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 177 | [(set SPR:$dst, (fneg (fmul SPR:$a, SPR:$b)))]>; |
| 178 | |
Chris Lattner | 7293912 | 2007-05-03 00:32:00 +0000 | [diff] [blame] | 179 | // Match reassociated forms only if not sign dependent rounding. |
| 180 | def : Pat<(fmul (fneg DPR:$a), DPR:$b), |
| 181 | (FNMULD DPR:$a, DPR:$b)>, Requires<[NoHonorSignDependentRounding]>; |
| 182 | def : Pat<(fmul (fneg SPR:$a), SPR:$b), |
| 183 | (FNMULS SPR:$a, SPR:$b)>, Requires<[NoHonorSignDependentRounding]>; |
| 184 | |
| 185 | |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame^] | 186 | def FSUBD : ADI<(outs DPR:$dst), (ins DPR:$a, DPR:$b), |
Evan Cheng | 44bec52 | 2007-05-15 01:29:07 +0000 | [diff] [blame] | 187 | "fsubd", " $dst, $a, $b", |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 188 | [(set DPR:$dst, (fsub DPR:$a, DPR:$b))]>; |
| 189 | |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame^] | 190 | def FSUBS : ASI<(outs SPR:$dst), (ins SPR:$a, SPR:$b), |
Evan Cheng | 44bec52 | 2007-05-15 01:29:07 +0000 | [diff] [blame] | 191 | "fsubs", " $dst, $a, $b", |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 192 | [(set SPR:$dst, (fsub SPR:$a, SPR:$b))]>; |
| 193 | |
| 194 | //===----------------------------------------------------------------------===// |
| 195 | // FP Unary Operations. |
| 196 | // |
| 197 | |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame^] | 198 | def FABSD : ADI<(outs DPR:$dst), (ins DPR:$a), |
Evan Cheng | 44bec52 | 2007-05-15 01:29:07 +0000 | [diff] [blame] | 199 | "fabsd", " $dst, $a", |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 200 | [(set DPR:$dst, (fabs DPR:$a))]>; |
| 201 | |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame^] | 202 | def FABSS : ASI<(outs SPR:$dst), (ins SPR:$a), |
Evan Cheng | 44bec52 | 2007-05-15 01:29:07 +0000 | [diff] [blame] | 203 | "fabss", " $dst, $a", |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 204 | [(set SPR:$dst, (fabs SPR:$a))]>; |
| 205 | |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame^] | 206 | def FCMPEZD : ADI<(outs), (ins DPR:$a), |
Evan Cheng | 44bec52 | 2007-05-15 01:29:07 +0000 | [diff] [blame] | 207 | "fcmpezd", " $a", |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 208 | [(arm_cmpfp0 DPR:$a)]>; |
| 209 | |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame^] | 210 | def FCMPEZS : ASI<(outs), (ins SPR:$a), |
Evan Cheng | 44bec52 | 2007-05-15 01:29:07 +0000 | [diff] [blame] | 211 | "fcmpezs", " $a", |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 212 | [(arm_cmpfp0 SPR:$a)]>; |
| 213 | |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame^] | 214 | def FCVTDS : ADI<(outs DPR:$dst), (ins SPR:$a), |
Evan Cheng | 44bec52 | 2007-05-15 01:29:07 +0000 | [diff] [blame] | 215 | "fcvtds", " $dst, $a", |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 216 | [(set DPR:$dst, (fextend SPR:$a))]>; |
| 217 | |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame^] | 218 | def FCVTSD : ADI<(outs SPR:$dst), (ins DPR:$a), |
Evan Cheng | 44bec52 | 2007-05-15 01:29:07 +0000 | [diff] [blame] | 219 | "fcvtsd", " $dst, $a", |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 220 | [(set SPR:$dst, (fround DPR:$a))]>; |
| 221 | |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame^] | 222 | def FCPYD : ADI<(outs DPR:$dst), (ins DPR:$a), |
Evan Cheng | c85e832 | 2007-07-05 07:13:32 +0000 | [diff] [blame] | 223 | "fcpyd", " $dst, $a", []>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 224 | |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame^] | 225 | def FCPYS : ASI<(outs SPR:$dst), (ins SPR:$a), |
Evan Cheng | c85e832 | 2007-07-05 07:13:32 +0000 | [diff] [blame] | 226 | "fcpys", " $dst, $a", []>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 227 | |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame^] | 228 | def FNEGD : ADI<(outs DPR:$dst), (ins DPR:$a), |
Evan Cheng | 44bec52 | 2007-05-15 01:29:07 +0000 | [diff] [blame] | 229 | "fnegd", " $dst, $a", |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 230 | [(set DPR:$dst, (fneg DPR:$a))]>; |
| 231 | |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame^] | 232 | def FNEGS : ASI<(outs SPR:$dst), (ins SPR:$a), |
Evan Cheng | 44bec52 | 2007-05-15 01:29:07 +0000 | [diff] [blame] | 233 | "fnegs", " $dst, $a", |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 234 | [(set SPR:$dst, (fneg SPR:$a))]>; |
| 235 | |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame^] | 236 | def FSQRTD : ADI<(outs DPR:$dst), (ins DPR:$a), |
Evan Cheng | 44bec52 | 2007-05-15 01:29:07 +0000 | [diff] [blame] | 237 | "fsqrtd", " $dst, $a", |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 238 | [(set DPR:$dst, (fsqrt DPR:$a))]>; |
| 239 | |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame^] | 240 | def FSQRTS : ASI<(outs SPR:$dst), (ins SPR:$a), |
Evan Cheng | 44bec52 | 2007-05-15 01:29:07 +0000 | [diff] [blame] | 241 | "fsqrts", " $dst, $a", |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 242 | [(set SPR:$dst, (fsqrt SPR:$a))]>; |
| 243 | |
| 244 | //===----------------------------------------------------------------------===// |
| 245 | // FP <-> GPR Copies. Int <-> FP Conversions. |
| 246 | // |
| 247 | |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame^] | 248 | def IMPLICIT_DEF_SPR : PseudoInst<(outs SPR:$rD), (ins pred:$p), |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 249 | "@ IMPLICIT_DEF_SPR $rD", |
| 250 | [(set SPR:$rD, (undef))]>; |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame^] | 251 | def IMPLICIT_DEF_DPR : PseudoInst<(outs DPR:$rD), (ins pred:$p), |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 252 | "@ IMPLICIT_DEF_DPR $rD", |
| 253 | [(set DPR:$rD, (undef))]>; |
| 254 | |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame^] | 255 | def FMRS : ASI<(outs GPR:$dst), (ins SPR:$src), |
Evan Cheng | 44bec52 | 2007-05-15 01:29:07 +0000 | [diff] [blame] | 256 | "fmrs", " $dst, $src", |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 257 | [(set GPR:$dst, (bitconvert SPR:$src))]>; |
| 258 | |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame^] | 259 | def FMSR : ASI<(outs SPR:$dst), (ins GPR:$src), |
Evan Cheng | 44bec52 | 2007-05-15 01:29:07 +0000 | [diff] [blame] | 260 | "fmsr", " $dst, $src", |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 261 | [(set SPR:$dst, (bitconvert GPR:$src))]>; |
| 262 | |
| 263 | |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame^] | 264 | def FMRRD : ADI<(outs GPR:$dst1, GPR:$dst2), (ins DPR:$src), |
Evan Cheng | 44bec52 | 2007-05-15 01:29:07 +0000 | [diff] [blame] | 265 | "fmrrd", " $dst1, $dst2, $src", |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 266 | [/* FIXME: Can't write pattern for multiple result instr*/]>; |
| 267 | |
| 268 | // FMDHR: GPR -> SPR |
| 269 | // FMDLR: GPR -> SPR |
| 270 | |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame^] | 271 | def FMDRR : ADI<(outs DPR:$dst), (ins GPR:$src1, GPR:$src2), |
Evan Cheng | 44bec52 | 2007-05-15 01:29:07 +0000 | [diff] [blame] | 272 | "fmdrr", " $dst, $src1, $src2", |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 273 | [(set DPR:$dst, (arm_fmdrr GPR:$src1, GPR:$src2))]>; |
| 274 | |
| 275 | // FMRDH: SPR -> GPR |
| 276 | // FMRDL: SPR -> GPR |
| 277 | // FMRRS: SPR -> GPR |
| 278 | // FMRX : SPR system reg -> GPR |
| 279 | |
| 280 | // FMSRR: GPR -> SPR |
| 281 | |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame^] | 282 | def FMSTAT : ASI<(outs), (ins), "fmstat", "", [(arm_fmstat)]>, Imp<[], [CPSR]>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 283 | |
| 284 | // FMXR: GPR -> VFP Sstem reg |
| 285 | |
| 286 | |
| 287 | // Int to FP: |
| 288 | |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame^] | 289 | def FSITOD : ADI<(outs DPR:$dst), (ins SPR:$a), |
Evan Cheng | 44bec52 | 2007-05-15 01:29:07 +0000 | [diff] [blame] | 290 | "fsitod", " $dst, $a", |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 291 | [(set DPR:$dst, (arm_sitof SPR:$a))]>; |
| 292 | |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame^] | 293 | def FSITOS : ASI<(outs SPR:$dst), (ins SPR:$a), |
Evan Cheng | 44bec52 | 2007-05-15 01:29:07 +0000 | [diff] [blame] | 294 | "fsitos", " $dst, $a", |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 295 | [(set SPR:$dst, (arm_sitof SPR:$a))]>; |
| 296 | |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame^] | 297 | def FUITOD : ADI<(outs DPR:$dst), (ins SPR:$a), |
Evan Cheng | 44bec52 | 2007-05-15 01:29:07 +0000 | [diff] [blame] | 298 | "fuitod", " $dst, $a", |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 299 | [(set DPR:$dst, (arm_uitof SPR:$a))]>; |
| 300 | |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame^] | 301 | def FUITOS : ASI<(outs SPR:$dst), (ins SPR:$a), |
Evan Cheng | 44bec52 | 2007-05-15 01:29:07 +0000 | [diff] [blame] | 302 | "fuitos", " $dst, $a", |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 303 | [(set SPR:$dst, (arm_uitof SPR:$a))]>; |
| 304 | |
| 305 | // FP to Int: |
| 306 | // Always set Z bit in the instruction, i.e. "round towards zero" variants. |
| 307 | |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame^] | 308 | def FTOSIZD : ADI<(outs SPR:$dst), (ins DPR:$a), |
Evan Cheng | 44bec52 | 2007-05-15 01:29:07 +0000 | [diff] [blame] | 309 | "ftosizd", " $dst, $a", |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 310 | [(set SPR:$dst, (arm_ftosi DPR:$a))]>; |
| 311 | |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame^] | 312 | def FTOSIZS : ASI<(outs SPR:$dst), (ins SPR:$a), |
Evan Cheng | 44bec52 | 2007-05-15 01:29:07 +0000 | [diff] [blame] | 313 | "ftosizs", " $dst, $a", |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 314 | [(set SPR:$dst, (arm_ftosi SPR:$a))]>; |
| 315 | |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame^] | 316 | def FTOUIZD : ADI<(outs SPR:$dst), (ins DPR:$a), |
Evan Cheng | 44bec52 | 2007-05-15 01:29:07 +0000 | [diff] [blame] | 317 | "ftouizd", " $dst, $a", |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 318 | [(set SPR:$dst, (arm_ftoui DPR:$a))]>; |
| 319 | |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame^] | 320 | def FTOUIZS : ASI<(outs SPR:$dst), (ins SPR:$a), |
Evan Cheng | 44bec52 | 2007-05-15 01:29:07 +0000 | [diff] [blame] | 321 | "ftouizs", " $dst, $a", |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 322 | [(set SPR:$dst, (arm_ftoui SPR:$a))]>; |
| 323 | |
| 324 | //===----------------------------------------------------------------------===// |
| 325 | // FP FMA Operations. |
| 326 | // |
| 327 | |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame^] | 328 | def FMACD : ADI<(outs DPR:$dst), (ins DPR:$dstin, DPR:$a, DPR:$b), |
Evan Cheng | 44bec52 | 2007-05-15 01:29:07 +0000 | [diff] [blame] | 329 | "fmacd", " $dst, $a, $b", |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 330 | [(set DPR:$dst, (fadd (fmul DPR:$a, DPR:$b), DPR:$dstin))]>, |
| 331 | RegConstraint<"$dstin = $dst">; |
| 332 | |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame^] | 333 | def FMACS : ASI<(outs SPR:$dst), (ins SPR:$dstin, SPR:$a, SPR:$b), |
Evan Cheng | 44bec52 | 2007-05-15 01:29:07 +0000 | [diff] [blame] | 334 | "fmacs", " $dst, $a, $b", |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 335 | [(set SPR:$dst, (fadd (fmul SPR:$a, SPR:$b), SPR:$dstin))]>, |
| 336 | RegConstraint<"$dstin = $dst">; |
| 337 | |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame^] | 338 | def FMSCD : ADI<(outs DPR:$dst), (ins DPR:$dstin, DPR:$a, DPR:$b), |
Evan Cheng | 44bec52 | 2007-05-15 01:29:07 +0000 | [diff] [blame] | 339 | "fmscd", " $dst, $a, $b", |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 340 | [(set DPR:$dst, (fsub (fmul DPR:$a, DPR:$b), DPR:$dstin))]>, |
| 341 | RegConstraint<"$dstin = $dst">; |
| 342 | |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame^] | 343 | def FMSCS : ASI<(outs SPR:$dst), (ins SPR:$dstin, SPR:$a, SPR:$b), |
Evan Cheng | 44bec52 | 2007-05-15 01:29:07 +0000 | [diff] [blame] | 344 | "fmscs", " $dst, $a, $b", |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 345 | [(set SPR:$dst, (fsub (fmul SPR:$a, SPR:$b), SPR:$dstin))]>, |
| 346 | RegConstraint<"$dstin = $dst">; |
| 347 | |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame^] | 348 | def FNMACD : ADI<(outs DPR:$dst), (ins DPR:$dstin, DPR:$a, DPR:$b), |
Evan Cheng | 44bec52 | 2007-05-15 01:29:07 +0000 | [diff] [blame] | 349 | "fnmacd", " $dst, $a, $b", |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 350 | [(set DPR:$dst, (fadd (fneg (fmul DPR:$a, DPR:$b)), DPR:$dstin))]>, |
| 351 | RegConstraint<"$dstin = $dst">; |
| 352 | |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame^] | 353 | def FNMACS : ASI<(outs SPR:$dst), (ins SPR:$dstin, SPR:$a, SPR:$b), |
Evan Cheng | 44bec52 | 2007-05-15 01:29:07 +0000 | [diff] [blame] | 354 | "fnmacs", " $dst, $a, $b", |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 355 | [(set SPR:$dst, (fadd (fneg (fmul SPR:$a, SPR:$b)), SPR:$dstin))]>, |
| 356 | RegConstraint<"$dstin = $dst">; |
| 357 | |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame^] | 358 | def FNMSCD : ADI<(outs DPR:$dst), (ins DPR:$dstin, DPR:$a, DPR:$b), |
Evan Cheng | 44bec52 | 2007-05-15 01:29:07 +0000 | [diff] [blame] | 359 | "fnmscd", " $dst, $a, $b", |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 360 | [(set DPR:$dst, (fsub (fneg (fmul DPR:$a, DPR:$b)), DPR:$dstin))]>, |
| 361 | RegConstraint<"$dstin = $dst">; |
| 362 | |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame^] | 363 | def FNMSCS : ASI<(outs SPR:$dst), (ins SPR:$dstin, SPR:$a, SPR:$b), |
Evan Cheng | 44bec52 | 2007-05-15 01:29:07 +0000 | [diff] [blame] | 364 | "fnmscs", " $dst, $a, $b", |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 365 | [(set SPR:$dst, (fsub (fneg (fmul SPR:$a, SPR:$b)), SPR:$dstin))]>, |
| 366 | RegConstraint<"$dstin = $dst">; |
| 367 | |
| 368 | //===----------------------------------------------------------------------===// |
| 369 | // FP Conditional moves. |
| 370 | // |
| 371 | |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame^] | 372 | def FCPYDcc : ADI<(outs DPR:$dst), (ins DPR:$false, DPR:$true), |
Evan Cheng | 9ad6f03 | 2007-07-06 23:34:09 +0000 | [diff] [blame] | 373 | "fcpyd", " $dst, $true", |
Evan Cheng | c85e832 | 2007-07-05 07:13:32 +0000 | [diff] [blame] | 374 | [/*(set DPR:$dst, (ARMcmov DPR:$false, DPR:$true, imm:$cc))*/]>, |
| 375 | RegConstraint<"$false = $dst">; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 376 | |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame^] | 377 | def FCPYScc : ASI<(outs SPR:$dst), (ins SPR:$false, SPR:$true), |
Evan Cheng | 9ad6f03 | 2007-07-06 23:34:09 +0000 | [diff] [blame] | 378 | "fcpys", " $dst, $true", |
Evan Cheng | c85e832 | 2007-07-05 07:13:32 +0000 | [diff] [blame] | 379 | [/*(set SPR:$dst, (ARMcmov SPR:$false, SPR:$true, imm:$cc))*/]>, |
| 380 | RegConstraint<"$false = $dst">; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 381 | |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame^] | 382 | def FNEGDcc : ADI<(outs DPR:$dst), (ins DPR:$false, DPR:$true), |
Evan Cheng | 9ad6f03 | 2007-07-06 23:34:09 +0000 | [diff] [blame] | 383 | "fnegd", " $dst, $true", |
Evan Cheng | c85e832 | 2007-07-05 07:13:32 +0000 | [diff] [blame] | 384 | [/*(set DPR:$dst, (ARMcneg DPR:$false, DPR:$true, imm:$cc))*/]>, |
| 385 | RegConstraint<"$false = $dst">; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 386 | |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame^] | 387 | def FNEGScc : ASI<(outs SPR:$dst), (ins SPR:$false, SPR:$true), |
Evan Cheng | 9ad6f03 | 2007-07-06 23:34:09 +0000 | [diff] [blame] | 388 | "fnegs", " $dst, $true", |
Evan Cheng | c85e832 | 2007-07-05 07:13:32 +0000 | [diff] [blame] | 389 | [/*(set SPR:$dst, (ARMcneg SPR:$false, SPR:$true, imm:$cc))*/]>, |
| 390 | RegConstraint<"$false = $dst">; |