blob: c89c9640e76c13d54a936598bff3e8d174db46a8 [file] [log] [blame]
Evan Chenga8e29892007-01-19 07:51:42 +00001//===- ARMInstrVFP.td - VFP support for ARM -------------------------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file was developed by Chris Lattner and is distributed under the
6// University of Illinois Open Source License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the ARM VP instruction set.
11//
12//===----------------------------------------------------------------------===//
13
14//===----------------------------------------------------------------------===//
15// ARM VFP Instruction templates.
16//
17
18// ARM Float Instruction
Evan Cheng64d80e32007-07-19 01:14:50 +000019class ASI<dag outs, dag ins, string opc, string asm, list<dag> pattern>
20 : AI<outs, ins, opc, asm, pattern> {
Evan Chenga8e29892007-01-19 07:51:42 +000021 // TODO: Mark the instructions with the appropriate subtarget info.
22}
23
Evan Cheng64d80e32007-07-19 01:14:50 +000024class ASI5<dag outs, dag ins, string opc, string asm, list<dag> pattern>
25 : I<outs, ins, AddrMode5, Size4Bytes, IndexModeNone, opc, asm, "", pattern> {
Evan Chenga8e29892007-01-19 07:51:42 +000026 // TODO: Mark the instructions with the appropriate subtarget info.
27}
28
29// ARM Double Instruction
Evan Cheng64d80e32007-07-19 01:14:50 +000030class ADI<dag outs, dag ins, string opc, string asm, list<dag> pattern>
31 : AI<outs, ins, opc, asm, pattern> {
Evan Chenga8e29892007-01-19 07:51:42 +000032 // TODO: Mark the instructions with the appropriate subtarget info.
33}
34
Evan Cheng64d80e32007-07-19 01:14:50 +000035class ADI5<dag outs, dag ins, string opc, string asm, list<dag> pattern>
36 : I<outs, ins, AddrMode5, Size4Bytes, IndexModeNone, opc, asm, "", pattern> {
Evan Chenga8e29892007-01-19 07:51:42 +000037 // TODO: Mark the instructions with the appropriate subtarget info.
38}
39
Evan Cheng44bec522007-05-15 01:29:07 +000040// Special cases.
Evan Cheng64d80e32007-07-19 01:14:50 +000041class AXSI<dag outs, dag ins, string asm, list<dag> pattern>
42 : XI<outs, ins, AddrModeNone, Size4Bytes, IndexModeNone, asm, "", pattern> {
Evan Cheng44bec522007-05-15 01:29:07 +000043 // TODO: Mark the instructions with the appropriate subtarget info.
44}
45
Evan Cheng64d80e32007-07-19 01:14:50 +000046class AXSI5<dag outs, dag ins, string asm, list<dag> pattern>
47 : XI<outs, ins, AddrMode5, Size4Bytes, IndexModeNone, asm, "", pattern> {
Evan Cheng44bec522007-05-15 01:29:07 +000048 // TODO: Mark the instructions with the appropriate subtarget info.
49}
50
Evan Cheng64d80e32007-07-19 01:14:50 +000051class AXDI<dag outs, dag ins, string asm, list<dag> pattern>
52 : XI<outs, ins, AddrModeNone, Size4Bytes, IndexModeNone, asm, "", pattern> {
Evan Cheng44bec522007-05-15 01:29:07 +000053 // TODO: Mark the instructions with the appropriate subtarget info.
54}
55
Evan Cheng64d80e32007-07-19 01:14:50 +000056class AXDI5<dag outs, dag ins, string asm, list<dag> pattern>
57 : XI<outs, ins, AddrMode5, Size4Bytes, IndexModeNone, asm, "", pattern> {
Evan Cheng44bec522007-05-15 01:29:07 +000058 // TODO: Mark the instructions with the appropriate subtarget info.
59}
60
61
Evan Chenga8e29892007-01-19 07:51:42 +000062def SDT_FTOI :
63SDTypeProfile<1, 1, [SDTCisVT<0, f32>, SDTCisFP<1>]>;
64def SDT_ITOF :
65SDTypeProfile<1, 1, [SDTCisFP<0>, SDTCisVT<1, f32>]>;
66def SDT_CMPFP0 :
67SDTypeProfile<0, 1, [SDTCisFP<0>]>;
68def SDT_FMDRR :
69SDTypeProfile<1, 2, [SDTCisVT<0, f64>, SDTCisVT<1, i32>,
70 SDTCisSameAs<1, 2>]>;
71
72def arm_ftoui : SDNode<"ARMISD::FTOUI", SDT_FTOI>;
73def arm_ftosi : SDNode<"ARMISD::FTOSI", SDT_FTOI>;
74def arm_sitof : SDNode<"ARMISD::SITOF", SDT_ITOF>;
75def arm_uitof : SDNode<"ARMISD::UITOF", SDT_ITOF>;
76def arm_fmstat : SDNode<"ARMISD::FMSTAT", SDTRet, [SDNPInFlag,SDNPOutFlag]>;
77def arm_cmpfp : SDNode<"ARMISD::CMPFP", SDT_ARMCmp, [SDNPOutFlag]>;
78def arm_cmpfp0 : SDNode<"ARMISD::CMPFPw0", SDT_CMPFP0, [SDNPOutFlag]>;
79def arm_fmdrr : SDNode<"ARMISD::FMDRR", SDT_FMDRR>;
80
81//===----------------------------------------------------------------------===//
82// Load / store Instructions.
83//
84
85let isLoad = 1 in {
Evan Cheng64d80e32007-07-19 01:14:50 +000086def FLDD : ADI5<(outs DPR:$dst), (ins addrmode5:$addr),
Evan Cheng44bec522007-05-15 01:29:07 +000087 "fldd", " $dst, $addr",
Evan Chenga8e29892007-01-19 07:51:42 +000088 [(set DPR:$dst, (load addrmode5:$addr))]>;
89
Evan Cheng64d80e32007-07-19 01:14:50 +000090def FLDS : ASI5<(outs SPR:$dst), (ins addrmode5:$addr),
Evan Cheng44bec522007-05-15 01:29:07 +000091 "flds", " $dst, $addr",
Evan Chenga8e29892007-01-19 07:51:42 +000092 [(set SPR:$dst, (load addrmode5:$addr))]>;
93} // isLoad
94
95let isStore = 1 in {
Evan Cheng64d80e32007-07-19 01:14:50 +000096def FSTD : ADI5<(outs), (ins DPR:$src, addrmode5:$addr),
Evan Cheng44bec522007-05-15 01:29:07 +000097 "fstd", " $src, $addr",
Evan Chenga8e29892007-01-19 07:51:42 +000098 [(store DPR:$src, addrmode5:$addr)]>;
99
Evan Cheng64d80e32007-07-19 01:14:50 +0000100def FSTS : ASI5<(outs), (ins SPR:$src, addrmode5:$addr),
Evan Cheng44bec522007-05-15 01:29:07 +0000101 "fsts", " $src, $addr",
Evan Chenga8e29892007-01-19 07:51:42 +0000102 [(store SPR:$src, addrmode5:$addr)]>;
103} // isStore
104
105//===----------------------------------------------------------------------===//
106// Load / store multiple Instructions.
107//
108
109let isLoad = 1 in {
Evan Cheng64d80e32007-07-19 01:14:50 +0000110def FLDMD : AXDI5<(outs), (ins addrmode5:$addr, pred:$p, reglist:$dst1,
111 variable_ops),
Evan Chengc6f2f6f2007-05-29 23:34:19 +0000112 "fldm${addr:submode}d${p} ${addr:base}, $dst1",
Evan Cheng44bec522007-05-15 01:29:07 +0000113 []>;
Evan Chenga8e29892007-01-19 07:51:42 +0000114
Evan Cheng64d80e32007-07-19 01:14:50 +0000115def FLDMS : AXSI5<(outs), (ins addrmode5:$addr, pred:$p, reglist:$dst1,
116 variable_ops),
Evan Chengc6f2f6f2007-05-29 23:34:19 +0000117 "fldm${addr:submode}s${p} ${addr:base}, $dst1",
Evan Cheng44bec522007-05-15 01:29:07 +0000118 []>;
Evan Chenga8e29892007-01-19 07:51:42 +0000119} // isLoad
120
121let isStore = 1 in {
Evan Cheng64d80e32007-07-19 01:14:50 +0000122def FSTMD : AXDI5<(outs), (ins addrmode5:$addr, pred:$p, reglist:$src1,
123 variable_ops),
Evan Chengc6f2f6f2007-05-29 23:34:19 +0000124 "fstm${addr:submode}d${p} ${addr:base}, $src1",
Evan Chenga8e29892007-01-19 07:51:42 +0000125 []>;
126
Evan Cheng64d80e32007-07-19 01:14:50 +0000127def FSTMS : AXSI5<(outs), (ins addrmode5:$addr, pred:$p, reglist:$src1,
128 variable_ops),
Evan Chengc6f2f6f2007-05-29 23:34:19 +0000129 "fstm${addr:submode}s${p} ${addr:base}, $src1",
Evan Chenga8e29892007-01-19 07:51:42 +0000130 []>;
131} // isStore
132
133// FLDMX, FSTMX - mixing S/D registers for pre-armv6 cores
134
135//===----------------------------------------------------------------------===//
136// FP Binary Operations.
137//
138
Evan Cheng64d80e32007-07-19 01:14:50 +0000139def FADDD : ADI<(outs DPR:$dst), (ins DPR:$a, DPR:$b),
Evan Cheng44bec522007-05-15 01:29:07 +0000140 "faddd", " $dst, $a, $b",
Evan Chenga8e29892007-01-19 07:51:42 +0000141 [(set DPR:$dst, (fadd DPR:$a, DPR:$b))]>;
142
Evan Cheng64d80e32007-07-19 01:14:50 +0000143def FADDS : ASI<(outs SPR:$dst), (ins SPR:$a, SPR:$b),
Evan Cheng44bec522007-05-15 01:29:07 +0000144 "fadds", " $dst, $a, $b",
Evan Chenga8e29892007-01-19 07:51:42 +0000145 [(set SPR:$dst, (fadd SPR:$a, SPR:$b))]>;
146
Evan Cheng64d80e32007-07-19 01:14:50 +0000147def FCMPED : ADI<(outs), (ins DPR:$a, DPR:$b),
Evan Cheng44bec522007-05-15 01:29:07 +0000148 "fcmped", " $a, $b",
Evan Chenga8e29892007-01-19 07:51:42 +0000149 [(arm_cmpfp DPR:$a, DPR:$b)]>;
150
Evan Cheng64d80e32007-07-19 01:14:50 +0000151def FCMPES : ASI<(outs), (ins SPR:$a, SPR:$b),
Evan Cheng44bec522007-05-15 01:29:07 +0000152 "fcmpes", " $a, $b",
Evan Chenga8e29892007-01-19 07:51:42 +0000153 [(arm_cmpfp SPR:$a, SPR:$b)]>;
154
Evan Cheng64d80e32007-07-19 01:14:50 +0000155def FDIVD : ADI<(outs DPR:$dst), (ins DPR:$a, DPR:$b),
Evan Cheng44bec522007-05-15 01:29:07 +0000156 "fdivd", " $dst, $a, $b",
Evan Chenga8e29892007-01-19 07:51:42 +0000157 [(set DPR:$dst, (fdiv DPR:$a, DPR:$b))]>;
158
Evan Cheng64d80e32007-07-19 01:14:50 +0000159def FDIVS : ASI<(outs SPR:$dst), (ins SPR:$a, SPR:$b),
Evan Cheng44bec522007-05-15 01:29:07 +0000160 "fdivs", " $dst, $a, $b",
Evan Chenga8e29892007-01-19 07:51:42 +0000161 [(set SPR:$dst, (fdiv SPR:$a, SPR:$b))]>;
162
Evan Cheng64d80e32007-07-19 01:14:50 +0000163def FMULD : ADI<(outs DPR:$dst), (ins DPR:$a, DPR:$b),
Evan Cheng44bec522007-05-15 01:29:07 +0000164 "fmuld", " $dst, $a, $b",
Evan Chenga8e29892007-01-19 07:51:42 +0000165 [(set DPR:$dst, (fmul DPR:$a, DPR:$b))]>;
166
Evan Cheng64d80e32007-07-19 01:14:50 +0000167def FMULS : ASI<(outs SPR:$dst), (ins SPR:$a, SPR:$b),
Evan Cheng44bec522007-05-15 01:29:07 +0000168 "fmuls", " $dst, $a, $b",
Evan Chenga8e29892007-01-19 07:51:42 +0000169 [(set SPR:$dst, (fmul SPR:$a, SPR:$b))]>;
Chris Lattner72939122007-05-03 00:32:00 +0000170
Evan Cheng64d80e32007-07-19 01:14:50 +0000171def FNMULD : ADI<(outs DPR:$dst), (ins DPR:$a, DPR:$b),
Evan Cheng44bec522007-05-15 01:29:07 +0000172 "fnmuld", " $dst, $a, $b",
Evan Chenga8e29892007-01-19 07:51:42 +0000173 [(set DPR:$dst, (fneg (fmul DPR:$a, DPR:$b)))]>;
174
Evan Cheng64d80e32007-07-19 01:14:50 +0000175def FNMULS : ASI<(outs SPR:$dst), (ins SPR:$a, SPR:$b),
Evan Cheng44bec522007-05-15 01:29:07 +0000176 "fnmuls", " $dst, $a, $b",
Evan Chenga8e29892007-01-19 07:51:42 +0000177 [(set SPR:$dst, (fneg (fmul SPR:$a, SPR:$b)))]>;
178
Chris Lattner72939122007-05-03 00:32:00 +0000179// Match reassociated forms only if not sign dependent rounding.
180def : Pat<(fmul (fneg DPR:$a), DPR:$b),
181 (FNMULD DPR:$a, DPR:$b)>, Requires<[NoHonorSignDependentRounding]>;
182def : Pat<(fmul (fneg SPR:$a), SPR:$b),
183 (FNMULS SPR:$a, SPR:$b)>, Requires<[NoHonorSignDependentRounding]>;
184
185
Evan Cheng64d80e32007-07-19 01:14:50 +0000186def FSUBD : ADI<(outs DPR:$dst), (ins DPR:$a, DPR:$b),
Evan Cheng44bec522007-05-15 01:29:07 +0000187 "fsubd", " $dst, $a, $b",
Evan Chenga8e29892007-01-19 07:51:42 +0000188 [(set DPR:$dst, (fsub DPR:$a, DPR:$b))]>;
189
Evan Cheng64d80e32007-07-19 01:14:50 +0000190def FSUBS : ASI<(outs SPR:$dst), (ins SPR:$a, SPR:$b),
Evan Cheng44bec522007-05-15 01:29:07 +0000191 "fsubs", " $dst, $a, $b",
Evan Chenga8e29892007-01-19 07:51:42 +0000192 [(set SPR:$dst, (fsub SPR:$a, SPR:$b))]>;
193
194//===----------------------------------------------------------------------===//
195// FP Unary Operations.
196//
197
Evan Cheng64d80e32007-07-19 01:14:50 +0000198def FABSD : ADI<(outs DPR:$dst), (ins DPR:$a),
Evan Cheng44bec522007-05-15 01:29:07 +0000199 "fabsd", " $dst, $a",
Evan Chenga8e29892007-01-19 07:51:42 +0000200 [(set DPR:$dst, (fabs DPR:$a))]>;
201
Evan Cheng64d80e32007-07-19 01:14:50 +0000202def FABSS : ASI<(outs SPR:$dst), (ins SPR:$a),
Evan Cheng44bec522007-05-15 01:29:07 +0000203 "fabss", " $dst, $a",
Evan Chenga8e29892007-01-19 07:51:42 +0000204 [(set SPR:$dst, (fabs SPR:$a))]>;
205
Evan Cheng64d80e32007-07-19 01:14:50 +0000206def FCMPEZD : ADI<(outs), (ins DPR:$a),
Evan Cheng44bec522007-05-15 01:29:07 +0000207 "fcmpezd", " $a",
Evan Chenga8e29892007-01-19 07:51:42 +0000208 [(arm_cmpfp0 DPR:$a)]>;
209
Evan Cheng64d80e32007-07-19 01:14:50 +0000210def FCMPEZS : ASI<(outs), (ins SPR:$a),
Evan Cheng44bec522007-05-15 01:29:07 +0000211 "fcmpezs", " $a",
Evan Chenga8e29892007-01-19 07:51:42 +0000212 [(arm_cmpfp0 SPR:$a)]>;
213
Evan Cheng64d80e32007-07-19 01:14:50 +0000214def FCVTDS : ADI<(outs DPR:$dst), (ins SPR:$a),
Evan Cheng44bec522007-05-15 01:29:07 +0000215 "fcvtds", " $dst, $a",
Evan Chenga8e29892007-01-19 07:51:42 +0000216 [(set DPR:$dst, (fextend SPR:$a))]>;
217
Evan Cheng64d80e32007-07-19 01:14:50 +0000218def FCVTSD : ADI<(outs SPR:$dst), (ins DPR:$a),
Evan Cheng44bec522007-05-15 01:29:07 +0000219 "fcvtsd", " $dst, $a",
Evan Chenga8e29892007-01-19 07:51:42 +0000220 [(set SPR:$dst, (fround DPR:$a))]>;
221
Evan Cheng64d80e32007-07-19 01:14:50 +0000222def FCPYD : ADI<(outs DPR:$dst), (ins DPR:$a),
Evan Chengc85e8322007-07-05 07:13:32 +0000223 "fcpyd", " $dst, $a", []>;
Evan Chenga8e29892007-01-19 07:51:42 +0000224
Evan Cheng64d80e32007-07-19 01:14:50 +0000225def FCPYS : ASI<(outs SPR:$dst), (ins SPR:$a),
Evan Chengc85e8322007-07-05 07:13:32 +0000226 "fcpys", " $dst, $a", []>;
Evan Chenga8e29892007-01-19 07:51:42 +0000227
Evan Cheng64d80e32007-07-19 01:14:50 +0000228def FNEGD : ADI<(outs DPR:$dst), (ins DPR:$a),
Evan Cheng44bec522007-05-15 01:29:07 +0000229 "fnegd", " $dst, $a",
Evan Chenga8e29892007-01-19 07:51:42 +0000230 [(set DPR:$dst, (fneg DPR:$a))]>;
231
Evan Cheng64d80e32007-07-19 01:14:50 +0000232def FNEGS : ASI<(outs SPR:$dst), (ins SPR:$a),
Evan Cheng44bec522007-05-15 01:29:07 +0000233 "fnegs", " $dst, $a",
Evan Chenga8e29892007-01-19 07:51:42 +0000234 [(set SPR:$dst, (fneg SPR:$a))]>;
235
Evan Cheng64d80e32007-07-19 01:14:50 +0000236def FSQRTD : ADI<(outs DPR:$dst), (ins DPR:$a),
Evan Cheng44bec522007-05-15 01:29:07 +0000237 "fsqrtd", " $dst, $a",
Evan Chenga8e29892007-01-19 07:51:42 +0000238 [(set DPR:$dst, (fsqrt DPR:$a))]>;
239
Evan Cheng64d80e32007-07-19 01:14:50 +0000240def FSQRTS : ASI<(outs SPR:$dst), (ins SPR:$a),
Evan Cheng44bec522007-05-15 01:29:07 +0000241 "fsqrts", " $dst, $a",
Evan Chenga8e29892007-01-19 07:51:42 +0000242 [(set SPR:$dst, (fsqrt SPR:$a))]>;
243
244//===----------------------------------------------------------------------===//
245// FP <-> GPR Copies. Int <-> FP Conversions.
246//
247
Evan Cheng64d80e32007-07-19 01:14:50 +0000248def IMPLICIT_DEF_SPR : PseudoInst<(outs SPR:$rD), (ins pred:$p),
Evan Chenga8e29892007-01-19 07:51:42 +0000249 "@ IMPLICIT_DEF_SPR $rD",
250 [(set SPR:$rD, (undef))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000251def IMPLICIT_DEF_DPR : PseudoInst<(outs DPR:$rD), (ins pred:$p),
Evan Chenga8e29892007-01-19 07:51:42 +0000252 "@ IMPLICIT_DEF_DPR $rD",
253 [(set DPR:$rD, (undef))]>;
254
Evan Cheng64d80e32007-07-19 01:14:50 +0000255def FMRS : ASI<(outs GPR:$dst), (ins SPR:$src),
Evan Cheng44bec522007-05-15 01:29:07 +0000256 "fmrs", " $dst, $src",
Evan Chenga8e29892007-01-19 07:51:42 +0000257 [(set GPR:$dst, (bitconvert SPR:$src))]>;
258
Evan Cheng64d80e32007-07-19 01:14:50 +0000259def FMSR : ASI<(outs SPR:$dst), (ins GPR:$src),
Evan Cheng44bec522007-05-15 01:29:07 +0000260 "fmsr", " $dst, $src",
Evan Chenga8e29892007-01-19 07:51:42 +0000261 [(set SPR:$dst, (bitconvert GPR:$src))]>;
262
263
Evan Cheng64d80e32007-07-19 01:14:50 +0000264def FMRRD : ADI<(outs GPR:$dst1, GPR:$dst2), (ins DPR:$src),
Evan Cheng44bec522007-05-15 01:29:07 +0000265 "fmrrd", " $dst1, $dst2, $src",
Evan Chenga8e29892007-01-19 07:51:42 +0000266 [/* FIXME: Can't write pattern for multiple result instr*/]>;
267
268// FMDHR: GPR -> SPR
269// FMDLR: GPR -> SPR
270
Evan Cheng64d80e32007-07-19 01:14:50 +0000271def FMDRR : ADI<(outs DPR:$dst), (ins GPR:$src1, GPR:$src2),
Evan Cheng44bec522007-05-15 01:29:07 +0000272 "fmdrr", " $dst, $src1, $src2",
Evan Chenga8e29892007-01-19 07:51:42 +0000273 [(set DPR:$dst, (arm_fmdrr GPR:$src1, GPR:$src2))]>;
274
275// FMRDH: SPR -> GPR
276// FMRDL: SPR -> GPR
277// FMRRS: SPR -> GPR
278// FMRX : SPR system reg -> GPR
279
280// FMSRR: GPR -> SPR
281
Evan Cheng64d80e32007-07-19 01:14:50 +0000282def FMSTAT : ASI<(outs), (ins), "fmstat", "", [(arm_fmstat)]>, Imp<[], [CPSR]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000283
284// FMXR: GPR -> VFP Sstem reg
285
286
287// Int to FP:
288
Evan Cheng64d80e32007-07-19 01:14:50 +0000289def FSITOD : ADI<(outs DPR:$dst), (ins SPR:$a),
Evan Cheng44bec522007-05-15 01:29:07 +0000290 "fsitod", " $dst, $a",
Evan Chenga8e29892007-01-19 07:51:42 +0000291 [(set DPR:$dst, (arm_sitof SPR:$a))]>;
292
Evan Cheng64d80e32007-07-19 01:14:50 +0000293def FSITOS : ASI<(outs SPR:$dst), (ins SPR:$a),
Evan Cheng44bec522007-05-15 01:29:07 +0000294 "fsitos", " $dst, $a",
Evan Chenga8e29892007-01-19 07:51:42 +0000295 [(set SPR:$dst, (arm_sitof SPR:$a))]>;
296
Evan Cheng64d80e32007-07-19 01:14:50 +0000297def FUITOD : ADI<(outs DPR:$dst), (ins SPR:$a),
Evan Cheng44bec522007-05-15 01:29:07 +0000298 "fuitod", " $dst, $a",
Evan Chenga8e29892007-01-19 07:51:42 +0000299 [(set DPR:$dst, (arm_uitof SPR:$a))]>;
300
Evan Cheng64d80e32007-07-19 01:14:50 +0000301def FUITOS : ASI<(outs SPR:$dst), (ins SPR:$a),
Evan Cheng44bec522007-05-15 01:29:07 +0000302 "fuitos", " $dst, $a",
Evan Chenga8e29892007-01-19 07:51:42 +0000303 [(set SPR:$dst, (arm_uitof SPR:$a))]>;
304
305// FP to Int:
306// Always set Z bit in the instruction, i.e. "round towards zero" variants.
307
Evan Cheng64d80e32007-07-19 01:14:50 +0000308def FTOSIZD : ADI<(outs SPR:$dst), (ins DPR:$a),
Evan Cheng44bec522007-05-15 01:29:07 +0000309 "ftosizd", " $dst, $a",
Evan Chenga8e29892007-01-19 07:51:42 +0000310 [(set SPR:$dst, (arm_ftosi DPR:$a))]>;
311
Evan Cheng64d80e32007-07-19 01:14:50 +0000312def FTOSIZS : ASI<(outs SPR:$dst), (ins SPR:$a),
Evan Cheng44bec522007-05-15 01:29:07 +0000313 "ftosizs", " $dst, $a",
Evan Chenga8e29892007-01-19 07:51:42 +0000314 [(set SPR:$dst, (arm_ftosi SPR:$a))]>;
315
Evan Cheng64d80e32007-07-19 01:14:50 +0000316def FTOUIZD : ADI<(outs SPR:$dst), (ins DPR:$a),
Evan Cheng44bec522007-05-15 01:29:07 +0000317 "ftouizd", " $dst, $a",
Evan Chenga8e29892007-01-19 07:51:42 +0000318 [(set SPR:$dst, (arm_ftoui DPR:$a))]>;
319
Evan Cheng64d80e32007-07-19 01:14:50 +0000320def FTOUIZS : ASI<(outs SPR:$dst), (ins SPR:$a),
Evan Cheng44bec522007-05-15 01:29:07 +0000321 "ftouizs", " $dst, $a",
Evan Chenga8e29892007-01-19 07:51:42 +0000322 [(set SPR:$dst, (arm_ftoui SPR:$a))]>;
323
324//===----------------------------------------------------------------------===//
325// FP FMA Operations.
326//
327
Evan Cheng64d80e32007-07-19 01:14:50 +0000328def FMACD : ADI<(outs DPR:$dst), (ins DPR:$dstin, DPR:$a, DPR:$b),
Evan Cheng44bec522007-05-15 01:29:07 +0000329 "fmacd", " $dst, $a, $b",
Evan Chenga8e29892007-01-19 07:51:42 +0000330 [(set DPR:$dst, (fadd (fmul DPR:$a, DPR:$b), DPR:$dstin))]>,
331 RegConstraint<"$dstin = $dst">;
332
Evan Cheng64d80e32007-07-19 01:14:50 +0000333def FMACS : ASI<(outs SPR:$dst), (ins SPR:$dstin, SPR:$a, SPR:$b),
Evan Cheng44bec522007-05-15 01:29:07 +0000334 "fmacs", " $dst, $a, $b",
Evan Chenga8e29892007-01-19 07:51:42 +0000335 [(set SPR:$dst, (fadd (fmul SPR:$a, SPR:$b), SPR:$dstin))]>,
336 RegConstraint<"$dstin = $dst">;
337
Evan Cheng64d80e32007-07-19 01:14:50 +0000338def FMSCD : ADI<(outs DPR:$dst), (ins DPR:$dstin, DPR:$a, DPR:$b),
Evan Cheng44bec522007-05-15 01:29:07 +0000339 "fmscd", " $dst, $a, $b",
Evan Chenga8e29892007-01-19 07:51:42 +0000340 [(set DPR:$dst, (fsub (fmul DPR:$a, DPR:$b), DPR:$dstin))]>,
341 RegConstraint<"$dstin = $dst">;
342
Evan Cheng64d80e32007-07-19 01:14:50 +0000343def FMSCS : ASI<(outs SPR:$dst), (ins SPR:$dstin, SPR:$a, SPR:$b),
Evan Cheng44bec522007-05-15 01:29:07 +0000344 "fmscs", " $dst, $a, $b",
Evan Chenga8e29892007-01-19 07:51:42 +0000345 [(set SPR:$dst, (fsub (fmul SPR:$a, SPR:$b), SPR:$dstin))]>,
346 RegConstraint<"$dstin = $dst">;
347
Evan Cheng64d80e32007-07-19 01:14:50 +0000348def FNMACD : ADI<(outs DPR:$dst), (ins DPR:$dstin, DPR:$a, DPR:$b),
Evan Cheng44bec522007-05-15 01:29:07 +0000349 "fnmacd", " $dst, $a, $b",
Evan Chenga8e29892007-01-19 07:51:42 +0000350 [(set DPR:$dst, (fadd (fneg (fmul DPR:$a, DPR:$b)), DPR:$dstin))]>,
351 RegConstraint<"$dstin = $dst">;
352
Evan Cheng64d80e32007-07-19 01:14:50 +0000353def FNMACS : ASI<(outs SPR:$dst), (ins SPR:$dstin, SPR:$a, SPR:$b),
Evan Cheng44bec522007-05-15 01:29:07 +0000354 "fnmacs", " $dst, $a, $b",
Evan Chenga8e29892007-01-19 07:51:42 +0000355 [(set SPR:$dst, (fadd (fneg (fmul SPR:$a, SPR:$b)), SPR:$dstin))]>,
356 RegConstraint<"$dstin = $dst">;
357
Evan Cheng64d80e32007-07-19 01:14:50 +0000358def FNMSCD : ADI<(outs DPR:$dst), (ins DPR:$dstin, DPR:$a, DPR:$b),
Evan Cheng44bec522007-05-15 01:29:07 +0000359 "fnmscd", " $dst, $a, $b",
Evan Chenga8e29892007-01-19 07:51:42 +0000360 [(set DPR:$dst, (fsub (fneg (fmul DPR:$a, DPR:$b)), DPR:$dstin))]>,
361 RegConstraint<"$dstin = $dst">;
362
Evan Cheng64d80e32007-07-19 01:14:50 +0000363def FNMSCS : ASI<(outs SPR:$dst), (ins SPR:$dstin, SPR:$a, SPR:$b),
Evan Cheng44bec522007-05-15 01:29:07 +0000364 "fnmscs", " $dst, $a, $b",
Evan Chenga8e29892007-01-19 07:51:42 +0000365 [(set SPR:$dst, (fsub (fneg (fmul SPR:$a, SPR:$b)), SPR:$dstin))]>,
366 RegConstraint<"$dstin = $dst">;
367
368//===----------------------------------------------------------------------===//
369// FP Conditional moves.
370//
371
Evan Cheng64d80e32007-07-19 01:14:50 +0000372def FCPYDcc : ADI<(outs DPR:$dst), (ins DPR:$false, DPR:$true),
Evan Cheng9ad6f032007-07-06 23:34:09 +0000373 "fcpyd", " $dst, $true",
Evan Chengc85e8322007-07-05 07:13:32 +0000374 [/*(set DPR:$dst, (ARMcmov DPR:$false, DPR:$true, imm:$cc))*/]>,
375 RegConstraint<"$false = $dst">;
Evan Chenga8e29892007-01-19 07:51:42 +0000376
Evan Cheng64d80e32007-07-19 01:14:50 +0000377def FCPYScc : ASI<(outs SPR:$dst), (ins SPR:$false, SPR:$true),
Evan Cheng9ad6f032007-07-06 23:34:09 +0000378 "fcpys", " $dst, $true",
Evan Chengc85e8322007-07-05 07:13:32 +0000379 [/*(set SPR:$dst, (ARMcmov SPR:$false, SPR:$true, imm:$cc))*/]>,
380 RegConstraint<"$false = $dst">;
Evan Chenga8e29892007-01-19 07:51:42 +0000381
Evan Cheng64d80e32007-07-19 01:14:50 +0000382def FNEGDcc : ADI<(outs DPR:$dst), (ins DPR:$false, DPR:$true),
Evan Cheng9ad6f032007-07-06 23:34:09 +0000383 "fnegd", " $dst, $true",
Evan Chengc85e8322007-07-05 07:13:32 +0000384 [/*(set DPR:$dst, (ARMcneg DPR:$false, DPR:$true, imm:$cc))*/]>,
385 RegConstraint<"$false = $dst">;
Evan Chenga8e29892007-01-19 07:51:42 +0000386
Evan Cheng64d80e32007-07-19 01:14:50 +0000387def FNEGScc : ASI<(outs SPR:$dst), (ins SPR:$false, SPR:$true),
Evan Cheng9ad6f032007-07-06 23:34:09 +0000388 "fnegs", " $dst, $true",
Evan Chengc85e8322007-07-05 07:13:32 +0000389 [/*(set SPR:$dst, (ARMcneg SPR:$false, SPR:$true, imm:$cc))*/]>,
390 RegConstraint<"$false = $dst">;