blob: 676b01e91c53a1d88bc800323f5a7bbc897e951f [file] [log] [blame]
Evan Cheng48575f62010-12-05 22:04:16 +00001//===-- ARMHazardRecognizer.cpp - ARM postra hazard recognizer ------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9
10#include "ARMHazardRecognizer.h"
11#include "ARMBaseInstrInfo.h"
Evan Chengb72d2a92011-01-11 21:46:47 +000012#include "ARMBaseRegisterInfo.h"
Evan Cheng48575f62010-12-05 22:04:16 +000013#include "ARMSubtarget.h"
14#include "llvm/CodeGen/MachineInstr.h"
15#include "llvm/CodeGen/ScheduleDAG.h"
16#include "llvm/Target/TargetRegisterInfo.h"
17using namespace llvm;
18
19static bool hasRAWHazard(MachineInstr *DefMI, MachineInstr *MI,
20 const TargetRegisterInfo &TRI) {
21 // FIXME: Detect integer instructions properly.
22 const TargetInstrDesc &TID = MI->getDesc();
23 unsigned Domain = TID.TSFlags & ARMII::DomainMask;
24 if (Domain == ARMII::DomainVFP) {
25 unsigned Opcode = MI->getOpcode();
26 if (Opcode == ARM::VSTRS || Opcode == ARM::VSTRD ||
27 Opcode == ARM::VMOVRS || Opcode == ARM::VMOVRRD)
28 return false;
29 } else if (Domain == ARMII::DomainNEON) {
30 if (MI->getDesc().mayStore() || MI->getDesc().mayLoad())
31 return false;
32 } else
33 return false;
34 return MI->readsRegister(DefMI->getOperand(0).getReg(), &TRI);
35}
36
37ScheduleHazardRecognizer::HazardType
Andrew Trick2da8bc82010-12-24 05:03:26 +000038ARMHazardRecognizer::getHazardType(SUnit *SU, int Stalls) {
39 assert(Stalls == 0 && "ARM hazards don't support scoreboard lookahead");
40
Evan Cheng48575f62010-12-05 22:04:16 +000041 MachineInstr *MI = SU->getInstr();
42
43 if (!MI->isDebugValue()) {
44 if (ITBlockSize && MI != ITBlockMIs[ITBlockSize-1])
45 return Hazard;
46
47 // Look for special VMLA / VMLS hazards. A VMUL / VADD / VSUB following
48 // a VMLA / VMLS will cause 4 cycle stall.
49 const TargetInstrDesc &TID = MI->getDesc();
50 if (LastMI && (TID.TSFlags & ARMII::DomainMask) != ARMII::DomainGeneral) {
51 MachineInstr *DefMI = LastMI;
52 const TargetInstrDesc &LastTID = LastMI->getDesc();
53 // Skip over one non-VFP / NEON instruction.
54 if (!LastTID.isBarrier() &&
55 (LastTID.TSFlags & ARMII::DomainMask) == ARMII::DomainGeneral) {
56 MachineBasicBlock::iterator I = LastMI;
57 if (I != LastMI->getParent()->begin()) {
58 I = llvm::prior(I);
59 DefMI = &*I;
60 }
61 }
62
63 if (TII.isFpMLxInstruction(DefMI->getOpcode()) &&
64 (TII.canCauseFpMLxStall(MI->getOpcode()) ||
65 hasRAWHazard(DefMI, MI, TRI))) {
66 // Try to schedule another instruction for the next 4 cycles.
Andrew Trick2da8bc82010-12-24 05:03:26 +000067 if (FpMLxStalls == 0)
68 FpMLxStalls = 4;
Evan Cheng48575f62010-12-05 22:04:16 +000069 return Hazard;
70 }
71 }
72 }
73
Andrew Trick2da8bc82010-12-24 05:03:26 +000074 return ScoreboardHazardRecognizer::getHazardType(SU, Stalls);
Evan Cheng48575f62010-12-05 22:04:16 +000075}
76
77void ARMHazardRecognizer::Reset() {
78 LastMI = 0;
Andrew Trick2da8bc82010-12-24 05:03:26 +000079 FpMLxStalls = 0;
Evan Cheng48575f62010-12-05 22:04:16 +000080 ITBlockSize = 0;
Andrew Trick6b120722010-12-08 20:04:29 +000081 ScoreboardHazardRecognizer::Reset();
Evan Cheng48575f62010-12-05 22:04:16 +000082}
83
84void ARMHazardRecognizer::EmitInstruction(SUnit *SU) {
85 MachineInstr *MI = SU->getInstr();
86 unsigned Opcode = MI->getOpcode();
87 if (ITBlockSize) {
88 --ITBlockSize;
89 } else if (Opcode == ARM::t2IT) {
90 unsigned Mask = MI->getOperand(1).getImm();
91 unsigned NumTZ = CountTrailingZeros_32(Mask);
92 assert(NumTZ <= 3 && "Invalid IT mask!");
93 ITBlockSize = 4 - NumTZ;
94 MachineBasicBlock::iterator I = MI;
95 for (unsigned i = 0; i < ITBlockSize; ++i) {
96 // Advance to the next instruction, skipping any dbg_value instructions.
97 do {
98 ++I;
99 } while (I->isDebugValue());
100 ITBlockMIs[ITBlockSize-1-i] = &*I;
101 }
102 }
103
104 if (!MI->isDebugValue()) {
105 LastMI = MI;
Andrew Trick2da8bc82010-12-24 05:03:26 +0000106 FpMLxStalls = 0;
Evan Cheng48575f62010-12-05 22:04:16 +0000107 }
108
Andrew Trick6b120722010-12-08 20:04:29 +0000109 ScoreboardHazardRecognizer::EmitInstruction(SU);
Evan Cheng48575f62010-12-05 22:04:16 +0000110}
111
112void ARMHazardRecognizer::AdvanceCycle() {
Andrew Trick2da8bc82010-12-24 05:03:26 +0000113 if (FpMLxStalls && --FpMLxStalls == 0)
Evan Cheng48575f62010-12-05 22:04:16 +0000114 // Stalled for 4 cycles but still can't schedule any other instructions.
115 LastMI = 0;
Andrew Trick6b120722010-12-08 20:04:29 +0000116 ScoreboardHazardRecognizer::AdvanceCycle();
117}
118
119void ARMHazardRecognizer::RecedeCycle() {
120 llvm_unreachable("reverse ARM hazard checking unsupported");
Evan Cheng48575f62010-12-05 22:04:16 +0000121}