blob: c0999f5342ab531e584e27fa159d6e765957174e [file] [log] [blame]
Arnold Schwaighofer92226dd2007-10-12 21:53:12 +00001//===-- X86ISelLowering.cpp - X86 DAG Lowering Implementation -------------===//
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the interfaces that X86 uses to lower LLVM code into a
11// selection DAG.
12//
13//===----------------------------------------------------------------------===//
14
15#include "X86.h"
Evan Cheng0cc39452006-01-16 21:21:29 +000016#include "X86InstrBuilder.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000017#include "X86ISelLowering.h"
18#include "X86TargetMachine.h"
19#include "llvm/CallingConv.h"
Evan Cheng223547a2006-01-31 22:28:30 +000020#include "llvm/Constants.h"
Evan Cheng347d5f72006-04-28 21:29:37 +000021#include "llvm/DerivedTypes.h"
Chris Lattnerb903bed2009-06-26 21:20:29 +000022#include "llvm/GlobalAlias.h"
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +000023#include "llvm/GlobalVariable.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000024#include "llvm/Function.h"
Chris Lattnerb8105652009-07-20 17:51:36 +000025#include "llvm/Instructions.h"
Evan Cheng6be2c582006-04-05 23:38:46 +000026#include "llvm/Intrinsics.h"
Owen Andersona90b3dc2009-07-15 21:51:10 +000027#include "llvm/LLVMContext.h"
Evan Cheng14b32e12007-12-11 01:46:18 +000028#include "llvm/ADT/BitVector.h"
Evan Cheng30b37b52006-03-13 23:18:16 +000029#include "llvm/ADT/VectorExtras.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000030#include "llvm/CodeGen/MachineFrameInfo.h"
Evan Cheng4a460802006-01-11 00:33:36 +000031#include "llvm/CodeGen/MachineFunction.h"
32#include "llvm/CodeGen/MachineInstrBuilder.h"
Evan Chenga844bde2008-02-02 04:07:54 +000033#include "llvm/CodeGen/MachineModuleInfo.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000034#include "llvm/CodeGen/MachineRegisterInfo.h"
Dan Gohman69de1932008-02-06 22:27:42 +000035#include "llvm/CodeGen/PseudoSourceValue.h"
Evan Chengef6ffb12006-01-31 03:14:29 +000036#include "llvm/Support/MathExtras.h"
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +000037#include "llvm/Support/Debug.h"
Torok Edwinab7c09b2009-07-08 18:01:40 +000038#include "llvm/Support/ErrorHandling.h"
Chris Lattnerf0144122009-07-28 03:13:23 +000039#include "llvm/Target/TargetLoweringObjectFile.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000040#include "llvm/Target/TargetOptions.h"
Evan Cheng14b32e12007-12-11 01:46:18 +000041#include "llvm/ADT/SmallSet.h"
Chris Lattner1a60aa72006-10-31 19:42:44 +000042#include "llvm/ADT/StringExtras.h"
Mon P Wang3c81d352008-11-23 04:37:22 +000043#include "llvm/Support/CommandLine.h"
Torok Edwindac237e2009-07-08 20:53:28 +000044#include "llvm/Support/raw_ostream.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000045using namespace llvm;
46
Mon P Wang3c81d352008-11-23 04:37:22 +000047static cl::opt<bool>
Mon P Wang9f22a4a2008-11-24 02:10:43 +000048DisableMMX("disable-mmx", cl::Hidden, cl::desc("Disable use of MMX"));
Mon P Wang3c81d352008-11-23 04:37:22 +000049
Evan Cheng10e86422008-04-25 19:11:04 +000050// Forward declarations.
Owen Andersone50ed302009-08-10 22:56:29 +000051static SDValue getMOVL(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +000052 SDValue V2);
Evan Cheng10e86422008-04-25 19:11:04 +000053
Chris Lattnerf0144122009-07-28 03:13:23 +000054static TargetLoweringObjectFile *createTLOF(X86TargetMachine &TM) {
55 switch (TM.getSubtarget<X86Subtarget>().TargetType) {
56 default: llvm_unreachable("unknown subtarget type");
57 case X86Subtarget::isDarwin:
Chris Lattnerf26e03b2009-07-31 17:42:42 +000058 return new TargetLoweringObjectFileMachO();
Chris Lattnerf0144122009-07-28 03:13:23 +000059 case X86Subtarget::isELF:
60 return new TargetLoweringObjectFileELF();
61 case X86Subtarget::isMingw:
62 case X86Subtarget::isCygwin:
63 case X86Subtarget::isWindows:
64 return new TargetLoweringObjectFileCOFF();
65 }
Eric Christopherfd179292009-08-27 18:07:15 +000066
Chris Lattnerf0144122009-07-28 03:13:23 +000067}
68
Dan Gohmanc9f5f3f2008-05-14 01:58:56 +000069X86TargetLowering::X86TargetLowering(X86TargetMachine &TM)
Chris Lattnerf0144122009-07-28 03:13:23 +000070 : TargetLowering(TM, createTLOF(TM)) {
Evan Cheng559806f2006-01-27 08:10:46 +000071 Subtarget = &TM.getSubtarget<X86Subtarget>();
Dale Johannesenf1fc3a82007-09-23 14:52:20 +000072 X86ScalarSSEf64 = Subtarget->hasSSE2();
73 X86ScalarSSEf32 = Subtarget->hasSSE1();
Evan Cheng25ab6902006-09-08 06:48:29 +000074 X86StackPtr = Subtarget->is64Bit() ? X86::RSP : X86::ESP;
Anton Korobeynikovbff66b02008-09-09 18:22:57 +000075
Anton Korobeynikov2365f512007-07-14 14:06:15 +000076 RegInfo = TM.getRegisterInfo();
Anton Korobeynikovbff66b02008-09-09 18:22:57 +000077 TD = getTargetData();
Anton Korobeynikov2365f512007-07-14 14:06:15 +000078
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000079 // Set up the TargetLowering object.
80
81 // X86 is weird, it always uses i8 for shift amounts and setcc results.
Owen Anderson825b72b2009-08-11 20:47:22 +000082 setShiftAmountType(MVT::i8);
Duncan Sands03228082008-11-23 15:47:28 +000083 setBooleanContents(ZeroOrOneBooleanContent);
Evan Cheng0b2afbd2006-01-25 09:15:17 +000084 setSchedulingPreference(SchedulingForRegPressure);
Evan Cheng25ab6902006-09-08 06:48:29 +000085 setStackPointerRegisterToSaveRestore(X86StackPtr);
Evan Cheng714554d2006-03-16 21:47:42 +000086
Anton Korobeynikovd27a2582006-12-10 23:12:42 +000087 if (Subtarget->isTargetDarwin()) {
Evan Chengdf57fa02006-03-17 20:31:41 +000088 // Darwin should use _setjmp/_longjmp instead of setjmp/longjmp.
Anton Korobeynikovd27a2582006-12-10 23:12:42 +000089 setUseUnderscoreSetJmp(false);
90 setUseUnderscoreLongJmp(false);
Anton Korobeynikov317848f2007-01-03 11:43:14 +000091 } else if (Subtarget->isTargetMingw()) {
Anton Korobeynikovd27a2582006-12-10 23:12:42 +000092 // MS runtime is weird: it exports _setjmp, but longjmp!
93 setUseUnderscoreSetJmp(true);
94 setUseUnderscoreLongJmp(false);
95 } else {
96 setUseUnderscoreSetJmp(true);
97 setUseUnderscoreLongJmp(true);
98 }
Scott Michelfdc40a02009-02-17 22:15:04 +000099
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000100 // Set up the register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000101 addRegisterClass(MVT::i8, X86::GR8RegisterClass);
102 addRegisterClass(MVT::i16, X86::GR16RegisterClass);
103 addRegisterClass(MVT::i32, X86::GR32RegisterClass);
Evan Cheng25ab6902006-09-08 06:48:29 +0000104 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000105 addRegisterClass(MVT::i64, X86::GR64RegisterClass);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000106
Owen Anderson825b72b2009-08-11 20:47:22 +0000107 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
Evan Chengc5484282006-10-04 00:56:09 +0000108
Scott Michelfdc40a02009-02-17 22:15:04 +0000109 // We don't accept any truncstore of integer registers.
Owen Anderson825b72b2009-08-11 20:47:22 +0000110 setTruncStoreAction(MVT::i64, MVT::i32, Expand);
111 setTruncStoreAction(MVT::i64, MVT::i16, Expand);
112 setTruncStoreAction(MVT::i64, MVT::i8 , Expand);
113 setTruncStoreAction(MVT::i32, MVT::i16, Expand);
114 setTruncStoreAction(MVT::i32, MVT::i8 , Expand);
115 setTruncStoreAction(MVT::i16, MVT::i8, Expand);
Evan Cheng7f042682008-10-15 02:05:31 +0000116
117 // SETOEQ and SETUNE require checking two conditions.
Owen Anderson825b72b2009-08-11 20:47:22 +0000118 setCondCodeAction(ISD::SETOEQ, MVT::f32, Expand);
119 setCondCodeAction(ISD::SETOEQ, MVT::f64, Expand);
120 setCondCodeAction(ISD::SETOEQ, MVT::f80, Expand);
121 setCondCodeAction(ISD::SETUNE, MVT::f32, Expand);
122 setCondCodeAction(ISD::SETUNE, MVT::f64, Expand);
123 setCondCodeAction(ISD::SETUNE, MVT::f80, Expand);
Chris Lattnerddf89562008-01-17 19:59:44 +0000124
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000125 // Promote all UINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have this
126 // operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000127 setOperationAction(ISD::UINT_TO_FP , MVT::i1 , Promote);
128 setOperationAction(ISD::UINT_TO_FP , MVT::i8 , Promote);
129 setOperationAction(ISD::UINT_TO_FP , MVT::i16 , Promote);
Evan Cheng6892f282006-01-17 02:32:49 +0000130
Evan Cheng25ab6902006-09-08 06:48:29 +0000131 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000132 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Promote);
133 setOperationAction(ISD::UINT_TO_FP , MVT::i64 , Expand);
Eli Friedman948e95a2009-05-23 09:59:16 +0000134 } else if (!UseSoftFloat) {
135 if (X86ScalarSSEf64) {
Dale Johannesen1c15bf52008-10-21 20:50:01 +0000136 // We have an impenetrably clever algorithm for ui64->double only.
Owen Anderson825b72b2009-08-11 20:47:22 +0000137 setOperationAction(ISD::UINT_TO_FP , MVT::i64 , Custom);
Bill Wendling105be5a2009-03-13 08:41:47 +0000138 }
Eli Friedman948e95a2009-05-23 09:59:16 +0000139 // We have an algorithm for SSE2, and we turn this into a 64-bit
140 // FILD for other targets.
Owen Anderson825b72b2009-08-11 20:47:22 +0000141 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000142 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000143
144 // Promote i1/i8 SINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have
145 // this operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000146 setOperationAction(ISD::SINT_TO_FP , MVT::i1 , Promote);
147 setOperationAction(ISD::SINT_TO_FP , MVT::i8 , Promote);
Bill Wendling105be5a2009-03-13 08:41:47 +0000148
Devang Patel6a784892009-06-05 18:48:29 +0000149 if (!UseSoftFloat) {
Bill Wendling105be5a2009-03-13 08:41:47 +0000150 // SSE has no i16 to fp conversion, only i32
151 if (X86ScalarSSEf32) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000152 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Promote);
Bill Wendling105be5a2009-03-13 08:41:47 +0000153 // f32 and f64 cases are Legal, f80 case is not
Owen Anderson825b72b2009-08-11 20:47:22 +0000154 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Custom);
Bill Wendling105be5a2009-03-13 08:41:47 +0000155 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000156 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Custom);
157 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Custom);
Bill Wendling105be5a2009-03-13 08:41:47 +0000158 }
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +0000159 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000160 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Promote);
161 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Promote);
Evan Cheng5298bcc2006-02-17 07:01:52 +0000162 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000163
Dale Johannesen73328d12007-09-19 23:55:34 +0000164 // In 32-bit mode these are custom lowered. In 64-bit mode F32 and F64
165 // are Legal, f80 is custom lowered.
Owen Anderson825b72b2009-08-11 20:47:22 +0000166 setOperationAction(ISD::FP_TO_SINT , MVT::i64 , Custom);
167 setOperationAction(ISD::SINT_TO_FP , MVT::i64 , Custom);
Evan Cheng6dab0532006-01-30 08:02:57 +0000168
Evan Cheng02568ff2006-01-30 22:13:22 +0000169 // Promote i1/i8 FP_TO_SINT to larger FP_TO_SINTS's, as X86 doesn't have
170 // this operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000171 setOperationAction(ISD::FP_TO_SINT , MVT::i1 , Promote);
172 setOperationAction(ISD::FP_TO_SINT , MVT::i8 , Promote);
Evan Cheng02568ff2006-01-30 22:13:22 +0000173
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000174 if (X86ScalarSSEf32) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000175 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Promote);
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +0000176 // f32 and f64 cases are Legal, f80 case is not
Owen Anderson825b72b2009-08-11 20:47:22 +0000177 setOperationAction(ISD::FP_TO_SINT , MVT::i32 , Custom);
Evan Cheng02568ff2006-01-30 22:13:22 +0000178 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000179 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Custom);
180 setOperationAction(ISD::FP_TO_SINT , MVT::i32 , Custom);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000181 }
182
183 // Handle FP_TO_UINT by promoting the destination to a larger signed
184 // conversion.
Owen Anderson825b72b2009-08-11 20:47:22 +0000185 setOperationAction(ISD::FP_TO_UINT , MVT::i1 , Promote);
186 setOperationAction(ISD::FP_TO_UINT , MVT::i8 , Promote);
187 setOperationAction(ISD::FP_TO_UINT , MVT::i16 , Promote);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000188
Evan Cheng25ab6902006-09-08 06:48:29 +0000189 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000190 setOperationAction(ISD::FP_TO_UINT , MVT::i64 , Expand);
191 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Promote);
Eli Friedman948e95a2009-05-23 09:59:16 +0000192 } else if (!UseSoftFloat) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000193 if (X86ScalarSSEf32 && !Subtarget->hasSSE3())
Evan Cheng25ab6902006-09-08 06:48:29 +0000194 // Expand FP_TO_UINT into a select.
195 // FIXME: We would like to use a Custom expander here eventually to do
196 // the optimal thing for SSE vs. the default expansion in the legalizer.
Owen Anderson825b72b2009-08-11 20:47:22 +0000197 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000198 else
Eli Friedman948e95a2009-05-23 09:59:16 +0000199 // With SSE3 we can use fisttpll to convert to a signed i64; without
200 // SSE, we're stuck with a fistpll.
Owen Anderson825b72b2009-08-11 20:47:22 +0000201 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000202 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000203
Chris Lattner399610a2006-12-05 18:22:22 +0000204 // TODO: when we have SSE, these could be more efficient, by using movd/movq.
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000205 if (!X86ScalarSSEf64) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000206 setOperationAction(ISD::BIT_CONVERT , MVT::f32 , Expand);
207 setOperationAction(ISD::BIT_CONVERT , MVT::i32 , Expand);
Chris Lattnerf3597a12006-12-05 18:45:06 +0000208 }
Chris Lattner21f66852005-12-23 05:15:23 +0000209
Dan Gohmanb00ee212008-02-18 19:34:53 +0000210 // Scalar integer divide and remainder are lowered to use operations that
211 // produce two results, to match the available instructions. This exposes
212 // the two-result form to trivial CSE, which is able to combine x/y and x%y
213 // into a single instruction.
214 //
215 // Scalar integer multiply-high is also lowered to use two-result
216 // operations, to match the available instructions. However, plain multiply
217 // (low) operations are left as Legal, as there are single-result
218 // instructions for this in x86. Using the two-result multiply instructions
219 // when both high and low results are needed must be arranged by dagcombine.
Owen Anderson825b72b2009-08-11 20:47:22 +0000220 setOperationAction(ISD::MULHS , MVT::i8 , Expand);
221 setOperationAction(ISD::MULHU , MVT::i8 , Expand);
222 setOperationAction(ISD::SDIV , MVT::i8 , Expand);
223 setOperationAction(ISD::UDIV , MVT::i8 , Expand);
224 setOperationAction(ISD::SREM , MVT::i8 , Expand);
225 setOperationAction(ISD::UREM , MVT::i8 , Expand);
226 setOperationAction(ISD::MULHS , MVT::i16 , Expand);
227 setOperationAction(ISD::MULHU , MVT::i16 , Expand);
228 setOperationAction(ISD::SDIV , MVT::i16 , Expand);
229 setOperationAction(ISD::UDIV , MVT::i16 , Expand);
230 setOperationAction(ISD::SREM , MVT::i16 , Expand);
231 setOperationAction(ISD::UREM , MVT::i16 , Expand);
232 setOperationAction(ISD::MULHS , MVT::i32 , Expand);
233 setOperationAction(ISD::MULHU , MVT::i32 , Expand);
234 setOperationAction(ISD::SDIV , MVT::i32 , Expand);
235 setOperationAction(ISD::UDIV , MVT::i32 , Expand);
236 setOperationAction(ISD::SREM , MVT::i32 , Expand);
237 setOperationAction(ISD::UREM , MVT::i32 , Expand);
238 setOperationAction(ISD::MULHS , MVT::i64 , Expand);
239 setOperationAction(ISD::MULHU , MVT::i64 , Expand);
240 setOperationAction(ISD::SDIV , MVT::i64 , Expand);
241 setOperationAction(ISD::UDIV , MVT::i64 , Expand);
242 setOperationAction(ISD::SREM , MVT::i64 , Expand);
243 setOperationAction(ISD::UREM , MVT::i64 , Expand);
Dan Gohmana37c9f72007-09-25 18:23:27 +0000244
Owen Anderson825b72b2009-08-11 20:47:22 +0000245 setOperationAction(ISD::BR_JT , MVT::Other, Expand);
246 setOperationAction(ISD::BRCOND , MVT::Other, Custom);
247 setOperationAction(ISD::BR_CC , MVT::Other, Expand);
248 setOperationAction(ISD::SELECT_CC , MVT::Other, Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000249 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000250 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i32, Legal);
251 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i16 , Legal);
252 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i8 , Legal);
253 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1 , Expand);
254 setOperationAction(ISD::FP_ROUND_INREG , MVT::f32 , Expand);
255 setOperationAction(ISD::FREM , MVT::f32 , Expand);
256 setOperationAction(ISD::FREM , MVT::f64 , Expand);
257 setOperationAction(ISD::FREM , MVT::f80 , Expand);
258 setOperationAction(ISD::FLT_ROUNDS_ , MVT::i32 , Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000259
Owen Anderson825b72b2009-08-11 20:47:22 +0000260 setOperationAction(ISD::CTPOP , MVT::i8 , Expand);
261 setOperationAction(ISD::CTTZ , MVT::i8 , Custom);
262 setOperationAction(ISD::CTLZ , MVT::i8 , Custom);
263 setOperationAction(ISD::CTPOP , MVT::i16 , Expand);
264 setOperationAction(ISD::CTTZ , MVT::i16 , Custom);
265 setOperationAction(ISD::CTLZ , MVT::i16 , Custom);
266 setOperationAction(ISD::CTPOP , MVT::i32 , Expand);
267 setOperationAction(ISD::CTTZ , MVT::i32 , Custom);
268 setOperationAction(ISD::CTLZ , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000269 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000270 setOperationAction(ISD::CTPOP , MVT::i64 , Expand);
271 setOperationAction(ISD::CTTZ , MVT::i64 , Custom);
272 setOperationAction(ISD::CTLZ , MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000273 }
274
Owen Anderson825b72b2009-08-11 20:47:22 +0000275 setOperationAction(ISD::READCYCLECOUNTER , MVT::i64 , Custom);
276 setOperationAction(ISD::BSWAP , MVT::i16 , Expand);
Nate Begeman35ef9132006-01-11 21:21:00 +0000277
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000278 // These should be promoted to a larger select which is supported.
Dan Gohmancbbea0f2009-08-27 00:14:12 +0000279 setOperationAction(ISD::SELECT , MVT::i1 , Promote);
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000280 // X86 wants to expand cmov itself.
Dan Gohmancbbea0f2009-08-27 00:14:12 +0000281 setOperationAction(ISD::SELECT , MVT::i8 , Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000282 setOperationAction(ISD::SELECT , MVT::i16 , Custom);
283 setOperationAction(ISD::SELECT , MVT::i32 , Custom);
284 setOperationAction(ISD::SELECT , MVT::f32 , Custom);
285 setOperationAction(ISD::SELECT , MVT::f64 , Custom);
286 setOperationAction(ISD::SELECT , MVT::f80 , Custom);
287 setOperationAction(ISD::SETCC , MVT::i8 , Custom);
288 setOperationAction(ISD::SETCC , MVT::i16 , Custom);
289 setOperationAction(ISD::SETCC , MVT::i32 , Custom);
290 setOperationAction(ISD::SETCC , MVT::f32 , Custom);
291 setOperationAction(ISD::SETCC , MVT::f64 , Custom);
292 setOperationAction(ISD::SETCC , MVT::f80 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000293 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000294 setOperationAction(ISD::SELECT , MVT::i64 , Custom);
295 setOperationAction(ISD::SETCC , MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000296 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000297 setOperationAction(ISD::EH_RETURN , MVT::Other, Custom);
Anton Korobeynikov2365f512007-07-14 14:06:15 +0000298
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000299 // Darwin ABI issue.
Owen Anderson825b72b2009-08-11 20:47:22 +0000300 setOperationAction(ISD::ConstantPool , MVT::i32 , Custom);
301 setOperationAction(ISD::JumpTable , MVT::i32 , Custom);
302 setOperationAction(ISD::GlobalAddress , MVT::i32 , Custom);
303 setOperationAction(ISD::GlobalTLSAddress, MVT::i32 , Custom);
Anton Korobeynikov6625eff2008-05-04 21:36:32 +0000304 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000305 setOperationAction(ISD::GlobalTLSAddress, MVT::i64, Custom);
306 setOperationAction(ISD::ExternalSymbol , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000307 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000308 setOperationAction(ISD::ConstantPool , MVT::i64 , Custom);
309 setOperationAction(ISD::JumpTable , MVT::i64 , Custom);
310 setOperationAction(ISD::GlobalAddress , MVT::i64 , Custom);
311 setOperationAction(ISD::ExternalSymbol, MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000312 }
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000313 // 64-bit addm sub, shl, sra, srl (iff 32-bit x86)
Owen Anderson825b72b2009-08-11 20:47:22 +0000314 setOperationAction(ISD::SHL_PARTS , MVT::i32 , Custom);
315 setOperationAction(ISD::SRA_PARTS , MVT::i32 , Custom);
316 setOperationAction(ISD::SRL_PARTS , MVT::i32 , Custom);
Dan Gohman4c1fa612008-03-03 22:22:09 +0000317 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000318 setOperationAction(ISD::SHL_PARTS , MVT::i64 , Custom);
319 setOperationAction(ISD::SRA_PARTS , MVT::i64 , Custom);
320 setOperationAction(ISD::SRL_PARTS , MVT::i64 , Custom);
Dan Gohman4c1fa612008-03-03 22:22:09 +0000321 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000322
Evan Chengd2cde682008-03-10 19:38:10 +0000323 if (Subtarget->hasSSE1())
Owen Anderson825b72b2009-08-11 20:47:22 +0000324 setOperationAction(ISD::PREFETCH , MVT::Other, Legal);
Evan Cheng27b7db52008-03-08 00:58:38 +0000325
Andrew Lenharthd497d9f2008-02-16 14:46:26 +0000326 if (!Subtarget->hasSSE2())
Owen Anderson825b72b2009-08-11 20:47:22 +0000327 setOperationAction(ISD::MEMBARRIER , MVT::Other, Expand);
Andrew Lenharthd497d9f2008-02-16 14:46:26 +0000328
Mon P Wang63307c32008-05-05 19:05:59 +0000329 // Expand certain atomics
Owen Anderson825b72b2009-08-11 20:47:22 +0000330 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i8, Custom);
331 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i16, Custom);
332 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i32, Custom);
333 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i64, Custom);
Bill Wendling5bf1b4e2008-08-20 00:28:16 +0000334
Owen Anderson825b72b2009-08-11 20:47:22 +0000335 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i8, Custom);
336 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i16, Custom);
337 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i32, Custom);
338 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i64, Custom);
Andrew Lenharthd497d9f2008-02-16 14:46:26 +0000339
Dale Johannesen48c1bc22008-10-02 18:53:47 +0000340 if (!Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000341 setOperationAction(ISD::ATOMIC_LOAD_ADD, MVT::i64, Custom);
342 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i64, Custom);
343 setOperationAction(ISD::ATOMIC_LOAD_AND, MVT::i64, Custom);
344 setOperationAction(ISD::ATOMIC_LOAD_OR, MVT::i64, Custom);
345 setOperationAction(ISD::ATOMIC_LOAD_XOR, MVT::i64, Custom);
346 setOperationAction(ISD::ATOMIC_LOAD_NAND, MVT::i64, Custom);
347 setOperationAction(ISD::ATOMIC_SWAP, MVT::i64, Custom);
Dale Johannesen48c1bc22008-10-02 18:53:47 +0000348 }
349
Devang Patel24f20e02009-08-22 17:12:53 +0000350 // Use the default ISD::DBG_STOPPOINT.
Owen Anderson825b72b2009-08-11 20:47:22 +0000351 setOperationAction(ISD::DBG_STOPPOINT, MVT::Other, Expand);
Evan Cheng3c992d22006-03-07 02:02:57 +0000352 // FIXME - use subtarget debug flags
Anton Korobeynikovab4022f2006-10-31 08:31:24 +0000353 if (!Subtarget->isTargetDarwin() &&
354 !Subtarget->isTargetELF() &&
Dan Gohman44066042008-07-01 00:05:16 +0000355 !Subtarget->isTargetCygMing()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000356 setOperationAction(ISD::DBG_LABEL, MVT::Other, Expand);
357 setOperationAction(ISD::EH_LABEL, MVT::Other, Expand);
Dan Gohman44066042008-07-01 00:05:16 +0000358 }
Chris Lattnerf73bae12005-11-29 06:16:21 +0000359
Owen Anderson825b72b2009-08-11 20:47:22 +0000360 setOperationAction(ISD::EXCEPTIONADDR, MVT::i64, Expand);
361 setOperationAction(ISD::EHSELECTION, MVT::i64, Expand);
362 setOperationAction(ISD::EXCEPTIONADDR, MVT::i32, Expand);
363 setOperationAction(ISD::EHSELECTION, MVT::i32, Expand);
Anton Korobeynikovce3b4652007-05-02 19:53:33 +0000364 if (Subtarget->is64Bit()) {
Anton Korobeynikovce3b4652007-05-02 19:53:33 +0000365 setExceptionPointerRegister(X86::RAX);
366 setExceptionSelectorRegister(X86::RDX);
367 } else {
368 setExceptionPointerRegister(X86::EAX);
369 setExceptionSelectorRegister(X86::EDX);
370 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000371 setOperationAction(ISD::FRAME_TO_ARGS_OFFSET, MVT::i32, Custom);
372 setOperationAction(ISD::FRAME_TO_ARGS_OFFSET, MVT::i64, Custom);
Anton Korobeynikov260a6b82008-09-08 21:12:11 +0000373
Owen Anderson825b72b2009-08-11 20:47:22 +0000374 setOperationAction(ISD::TRAMPOLINE, MVT::Other, Custom);
Duncan Sandsb116fac2007-07-27 20:02:49 +0000375
Owen Anderson825b72b2009-08-11 20:47:22 +0000376 setOperationAction(ISD::TRAP, MVT::Other, Legal);
Anton Korobeynikov66fac792008-01-15 07:02:33 +0000377
Nate Begemanacc398c2006-01-25 18:21:52 +0000378 // VASTART needs to be custom lowered to use the VarArgsFrameIndex
Owen Anderson825b72b2009-08-11 20:47:22 +0000379 setOperationAction(ISD::VASTART , MVT::Other, Custom);
380 setOperationAction(ISD::VAEND , MVT::Other, Expand);
Dan Gohman9018e832008-05-10 01:26:14 +0000381 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000382 setOperationAction(ISD::VAARG , MVT::Other, Custom);
383 setOperationAction(ISD::VACOPY , MVT::Other, Custom);
Dan Gohman9018e832008-05-10 01:26:14 +0000384 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000385 setOperationAction(ISD::VAARG , MVT::Other, Expand);
386 setOperationAction(ISD::VACOPY , MVT::Other, Expand);
Dan Gohman9018e832008-05-10 01:26:14 +0000387 }
Evan Chengae642192007-03-02 23:16:35 +0000388
Owen Anderson825b72b2009-08-11 20:47:22 +0000389 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
390 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000391 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000392 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i64, Expand);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +0000393 if (Subtarget->isTargetCygMing())
Owen Anderson825b72b2009-08-11 20:47:22 +0000394 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Custom);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +0000395 else
Owen Anderson825b72b2009-08-11 20:47:22 +0000396 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Expand);
Chris Lattnerb99329e2006-01-13 02:42:53 +0000397
Evan Chengc7ce29b2009-02-13 22:36:38 +0000398 if (!UseSoftFloat && X86ScalarSSEf64) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000399 // f32 and f64 use SSE.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000400 // Set up the FP register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000401 addRegisterClass(MVT::f32, X86::FR32RegisterClass);
402 addRegisterClass(MVT::f64, X86::FR64RegisterClass);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000403
Evan Cheng223547a2006-01-31 22:28:30 +0000404 // Use ANDPD to simulate FABS.
Owen Anderson825b72b2009-08-11 20:47:22 +0000405 setOperationAction(ISD::FABS , MVT::f64, Custom);
406 setOperationAction(ISD::FABS , MVT::f32, Custom);
Evan Cheng223547a2006-01-31 22:28:30 +0000407
408 // Use XORP to simulate FNEG.
Owen Anderson825b72b2009-08-11 20:47:22 +0000409 setOperationAction(ISD::FNEG , MVT::f64, Custom);
410 setOperationAction(ISD::FNEG , MVT::f32, Custom);
Evan Cheng223547a2006-01-31 22:28:30 +0000411
Evan Cheng68c47cb2007-01-05 07:55:56 +0000412 // Use ANDPD and ORPD to simulate FCOPYSIGN.
Owen Anderson825b72b2009-08-11 20:47:22 +0000413 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Custom);
414 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
Evan Cheng68c47cb2007-01-05 07:55:56 +0000415
Evan Chengd25e9e82006-02-02 00:28:23 +0000416 // We don't support sin/cos/fmod
Owen Anderson825b72b2009-08-11 20:47:22 +0000417 setOperationAction(ISD::FSIN , MVT::f64, Expand);
418 setOperationAction(ISD::FCOS , MVT::f64, Expand);
419 setOperationAction(ISD::FSIN , MVT::f32, Expand);
420 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000421
Chris Lattnera54aa942006-01-29 06:26:08 +0000422 // Expand FP immediates into loads from the stack, except for the special
423 // cases we handle.
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000424 addLegalFPImmediate(APFloat(+0.0)); // xorpd
425 addLegalFPImmediate(APFloat(+0.0f)); // xorps
Evan Chengc7ce29b2009-02-13 22:36:38 +0000426 } else if (!UseSoftFloat && X86ScalarSSEf32) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000427 // Use SSE for f32, x87 for f64.
428 // Set up the FP register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000429 addRegisterClass(MVT::f32, X86::FR32RegisterClass);
430 addRegisterClass(MVT::f64, X86::RFP64RegisterClass);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000431
432 // Use ANDPS to simulate FABS.
Owen Anderson825b72b2009-08-11 20:47:22 +0000433 setOperationAction(ISD::FABS , MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000434
435 // Use XORP to simulate FNEG.
Owen Anderson825b72b2009-08-11 20:47:22 +0000436 setOperationAction(ISD::FNEG , MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000437
Owen Anderson825b72b2009-08-11 20:47:22 +0000438 setOperationAction(ISD::UNDEF, MVT::f64, Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000439
440 // Use ANDPS and ORPS to simulate FCOPYSIGN.
Owen Anderson825b72b2009-08-11 20:47:22 +0000441 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
442 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000443
444 // We don't support sin/cos/fmod
Owen Anderson825b72b2009-08-11 20:47:22 +0000445 setOperationAction(ISD::FSIN , MVT::f32, Expand);
446 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000447
Nate Begemane1795842008-02-14 08:57:00 +0000448 // Special cases we handle for FP constants.
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000449 addLegalFPImmediate(APFloat(+0.0f)); // xorps
450 addLegalFPImmediate(APFloat(+0.0)); // FLD0
451 addLegalFPImmediate(APFloat(+1.0)); // FLD1
452 addLegalFPImmediate(APFloat(-0.0)); // FLD0/FCHS
453 addLegalFPImmediate(APFloat(-1.0)); // FLD1/FCHS
454
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000455 if (!UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000456 setOperationAction(ISD::FSIN , MVT::f64 , Expand);
457 setOperationAction(ISD::FCOS , MVT::f64 , Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000458 }
Evan Chengc7ce29b2009-02-13 22:36:38 +0000459 } else if (!UseSoftFloat) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000460 // f32 and f64 in x87.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000461 // Set up the FP register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000462 addRegisterClass(MVT::f64, X86::RFP64RegisterClass);
463 addRegisterClass(MVT::f32, X86::RFP32RegisterClass);
Anton Korobeynikov12c49af2006-11-21 00:01:06 +0000464
Owen Anderson825b72b2009-08-11 20:47:22 +0000465 setOperationAction(ISD::UNDEF, MVT::f64, Expand);
466 setOperationAction(ISD::UNDEF, MVT::f32, Expand);
467 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
468 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand);
Dale Johannesen5411a392007-08-09 01:04:01 +0000469
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000470 if (!UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000471 setOperationAction(ISD::FSIN , MVT::f64 , Expand);
472 setOperationAction(ISD::FCOS , MVT::f64 , Expand);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000473 }
Dale Johannesenf04afdb2007-08-30 00:23:21 +0000474 addLegalFPImmediate(APFloat(+0.0)); // FLD0
475 addLegalFPImmediate(APFloat(+1.0)); // FLD1
476 addLegalFPImmediate(APFloat(-0.0)); // FLD0/FCHS
477 addLegalFPImmediate(APFloat(-1.0)); // FLD1/FCHS
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000478 addLegalFPImmediate(APFloat(+0.0f)); // FLD0
479 addLegalFPImmediate(APFloat(+1.0f)); // FLD1
480 addLegalFPImmediate(APFloat(-0.0f)); // FLD0/FCHS
481 addLegalFPImmediate(APFloat(-1.0f)); // FLD1/FCHS
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000482 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000483
Dale Johannesen59a58732007-08-05 18:49:15 +0000484 // Long double always uses X87.
Evan Cheng92722532009-03-26 23:06:32 +0000485 if (!UseSoftFloat) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000486 addRegisterClass(MVT::f80, X86::RFP80RegisterClass);
487 setOperationAction(ISD::UNDEF, MVT::f80, Expand);
488 setOperationAction(ISD::FCOPYSIGN, MVT::f80, Expand);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000489 {
490 bool ignored;
491 APFloat TmpFlt(+0.0);
492 TmpFlt.convert(APFloat::x87DoubleExtended, APFloat::rmNearestTiesToEven,
493 &ignored);
494 addLegalFPImmediate(TmpFlt); // FLD0
495 TmpFlt.changeSign();
496 addLegalFPImmediate(TmpFlt); // FLD0/FCHS
497 APFloat TmpFlt2(+1.0);
498 TmpFlt2.convert(APFloat::x87DoubleExtended, APFloat::rmNearestTiesToEven,
499 &ignored);
500 addLegalFPImmediate(TmpFlt2); // FLD1
501 TmpFlt2.changeSign();
502 addLegalFPImmediate(TmpFlt2); // FLD1/FCHS
503 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000504
Evan Chengc7ce29b2009-02-13 22:36:38 +0000505 if (!UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000506 setOperationAction(ISD::FSIN , MVT::f80 , Expand);
507 setOperationAction(ISD::FCOS , MVT::f80 , Expand);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000508 }
Dale Johannesen2f429012007-09-26 21:10:55 +0000509 }
Dale Johannesen59a58732007-08-05 18:49:15 +0000510
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000511 // Always use a library call for pow.
Owen Anderson825b72b2009-08-11 20:47:22 +0000512 setOperationAction(ISD::FPOW , MVT::f32 , Expand);
513 setOperationAction(ISD::FPOW , MVT::f64 , Expand);
514 setOperationAction(ISD::FPOW , MVT::f80 , Expand);
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000515
Owen Anderson825b72b2009-08-11 20:47:22 +0000516 setOperationAction(ISD::FLOG, MVT::f80, Expand);
517 setOperationAction(ISD::FLOG2, MVT::f80, Expand);
518 setOperationAction(ISD::FLOG10, MVT::f80, Expand);
519 setOperationAction(ISD::FEXP, MVT::f80, Expand);
520 setOperationAction(ISD::FEXP2, MVT::f80, Expand);
Dale Johannesen7794f2a2008-09-04 00:47:13 +0000521
Mon P Wangf007a8b2008-11-06 05:31:54 +0000522 // First set operation action for all vector types to either promote
Mon P Wang0c397192008-10-30 08:01:45 +0000523 // (for widening) or expand (for scalarization). Then we will selectively
524 // turn on ones that can be effectively codegen'd.
Owen Anderson825b72b2009-08-11 20:47:22 +0000525 for (unsigned VT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
526 VT <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++VT) {
527 setOperationAction(ISD::ADD , (MVT::SimpleValueType)VT, Expand);
528 setOperationAction(ISD::SUB , (MVT::SimpleValueType)VT, Expand);
529 setOperationAction(ISD::FADD, (MVT::SimpleValueType)VT, Expand);
530 setOperationAction(ISD::FNEG, (MVT::SimpleValueType)VT, Expand);
531 setOperationAction(ISD::FSUB, (MVT::SimpleValueType)VT, Expand);
532 setOperationAction(ISD::MUL , (MVT::SimpleValueType)VT, Expand);
533 setOperationAction(ISD::FMUL, (MVT::SimpleValueType)VT, Expand);
534 setOperationAction(ISD::SDIV, (MVT::SimpleValueType)VT, Expand);
535 setOperationAction(ISD::UDIV, (MVT::SimpleValueType)VT, Expand);
536 setOperationAction(ISD::FDIV, (MVT::SimpleValueType)VT, Expand);
537 setOperationAction(ISD::SREM, (MVT::SimpleValueType)VT, Expand);
538 setOperationAction(ISD::UREM, (MVT::SimpleValueType)VT, Expand);
539 setOperationAction(ISD::LOAD, (MVT::SimpleValueType)VT, Expand);
540 setOperationAction(ISD::VECTOR_SHUFFLE, (MVT::SimpleValueType)VT, Expand);
541 setOperationAction(ISD::EXTRACT_VECTOR_ELT,(MVT::SimpleValueType)VT,Expand);
542 setOperationAction(ISD::EXTRACT_SUBVECTOR,(MVT::SimpleValueType)VT,Expand);
543 setOperationAction(ISD::INSERT_VECTOR_ELT,(MVT::SimpleValueType)VT, Expand);
544 setOperationAction(ISD::FABS, (MVT::SimpleValueType)VT, Expand);
545 setOperationAction(ISD::FSIN, (MVT::SimpleValueType)VT, Expand);
546 setOperationAction(ISD::FCOS, (MVT::SimpleValueType)VT, Expand);
547 setOperationAction(ISD::FREM, (MVT::SimpleValueType)VT, Expand);
548 setOperationAction(ISD::FPOWI, (MVT::SimpleValueType)VT, Expand);
549 setOperationAction(ISD::FSQRT, (MVT::SimpleValueType)VT, Expand);
550 setOperationAction(ISD::FCOPYSIGN, (MVT::SimpleValueType)VT, Expand);
551 setOperationAction(ISD::SMUL_LOHI, (MVT::SimpleValueType)VT, Expand);
552 setOperationAction(ISD::UMUL_LOHI, (MVT::SimpleValueType)VT, Expand);
553 setOperationAction(ISD::SDIVREM, (MVT::SimpleValueType)VT, Expand);
554 setOperationAction(ISD::UDIVREM, (MVT::SimpleValueType)VT, Expand);
555 setOperationAction(ISD::FPOW, (MVT::SimpleValueType)VT, Expand);
556 setOperationAction(ISD::CTPOP, (MVT::SimpleValueType)VT, Expand);
557 setOperationAction(ISD::CTTZ, (MVT::SimpleValueType)VT, Expand);
558 setOperationAction(ISD::CTLZ, (MVT::SimpleValueType)VT, Expand);
559 setOperationAction(ISD::SHL, (MVT::SimpleValueType)VT, Expand);
560 setOperationAction(ISD::SRA, (MVT::SimpleValueType)VT, Expand);
561 setOperationAction(ISD::SRL, (MVT::SimpleValueType)VT, Expand);
562 setOperationAction(ISD::ROTL, (MVT::SimpleValueType)VT, Expand);
563 setOperationAction(ISD::ROTR, (MVT::SimpleValueType)VT, Expand);
564 setOperationAction(ISD::BSWAP, (MVT::SimpleValueType)VT, Expand);
565 setOperationAction(ISD::VSETCC, (MVT::SimpleValueType)VT, Expand);
566 setOperationAction(ISD::FLOG, (MVT::SimpleValueType)VT, Expand);
567 setOperationAction(ISD::FLOG2, (MVT::SimpleValueType)VT, Expand);
568 setOperationAction(ISD::FLOG10, (MVT::SimpleValueType)VT, Expand);
569 setOperationAction(ISD::FEXP, (MVT::SimpleValueType)VT, Expand);
570 setOperationAction(ISD::FEXP2, (MVT::SimpleValueType)VT, Expand);
571 setOperationAction(ISD::FP_TO_UINT, (MVT::SimpleValueType)VT, Expand);
572 setOperationAction(ISD::FP_TO_SINT, (MVT::SimpleValueType)VT, Expand);
573 setOperationAction(ISD::UINT_TO_FP, (MVT::SimpleValueType)VT, Expand);
574 setOperationAction(ISD::SINT_TO_FP, (MVT::SimpleValueType)VT, Expand);
Evan Chengd30bf012006-03-01 01:11:20 +0000575 }
576
Evan Chengc7ce29b2009-02-13 22:36:38 +0000577 // FIXME: In order to prevent SSE instructions being expanded to MMX ones
578 // with -msoft-float, disable use of MMX as well.
Evan Cheng92722532009-03-26 23:06:32 +0000579 if (!UseSoftFloat && !DisableMMX && Subtarget->hasMMX()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000580 addRegisterClass(MVT::v8i8, X86::VR64RegisterClass);
581 addRegisterClass(MVT::v4i16, X86::VR64RegisterClass);
582 addRegisterClass(MVT::v2i32, X86::VR64RegisterClass);
583 addRegisterClass(MVT::v2f32, X86::VR64RegisterClass);
584 addRegisterClass(MVT::v1i64, X86::VR64RegisterClass);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000585
Owen Anderson825b72b2009-08-11 20:47:22 +0000586 setOperationAction(ISD::ADD, MVT::v8i8, Legal);
587 setOperationAction(ISD::ADD, MVT::v4i16, Legal);
588 setOperationAction(ISD::ADD, MVT::v2i32, Legal);
589 setOperationAction(ISD::ADD, MVT::v1i64, Legal);
Bill Wendling2f88dcd2007-03-08 22:09:11 +0000590
Owen Anderson825b72b2009-08-11 20:47:22 +0000591 setOperationAction(ISD::SUB, MVT::v8i8, Legal);
592 setOperationAction(ISD::SUB, MVT::v4i16, Legal);
593 setOperationAction(ISD::SUB, MVT::v2i32, Legal);
594 setOperationAction(ISD::SUB, MVT::v1i64, Legal);
Bill Wendlingc1fb0472007-03-10 09:57:05 +0000595
Owen Anderson825b72b2009-08-11 20:47:22 +0000596 setOperationAction(ISD::MULHS, MVT::v4i16, Legal);
597 setOperationAction(ISD::MUL, MVT::v4i16, Legal);
Bill Wendling74027e92007-03-15 21:24:36 +0000598
Owen Anderson825b72b2009-08-11 20:47:22 +0000599 setOperationAction(ISD::AND, MVT::v8i8, Promote);
600 AddPromotedToType (ISD::AND, MVT::v8i8, MVT::v1i64);
601 setOperationAction(ISD::AND, MVT::v4i16, Promote);
602 AddPromotedToType (ISD::AND, MVT::v4i16, MVT::v1i64);
603 setOperationAction(ISD::AND, MVT::v2i32, Promote);
604 AddPromotedToType (ISD::AND, MVT::v2i32, MVT::v1i64);
605 setOperationAction(ISD::AND, MVT::v1i64, Legal);
Bill Wendling1b7a81d2007-03-16 09:44:46 +0000606
Owen Anderson825b72b2009-08-11 20:47:22 +0000607 setOperationAction(ISD::OR, MVT::v8i8, Promote);
608 AddPromotedToType (ISD::OR, MVT::v8i8, MVT::v1i64);
609 setOperationAction(ISD::OR, MVT::v4i16, Promote);
610 AddPromotedToType (ISD::OR, MVT::v4i16, MVT::v1i64);
611 setOperationAction(ISD::OR, MVT::v2i32, Promote);
612 AddPromotedToType (ISD::OR, MVT::v2i32, MVT::v1i64);
613 setOperationAction(ISD::OR, MVT::v1i64, Legal);
Bill Wendling1b7a81d2007-03-16 09:44:46 +0000614
Owen Anderson825b72b2009-08-11 20:47:22 +0000615 setOperationAction(ISD::XOR, MVT::v8i8, Promote);
616 AddPromotedToType (ISD::XOR, MVT::v8i8, MVT::v1i64);
617 setOperationAction(ISD::XOR, MVT::v4i16, Promote);
618 AddPromotedToType (ISD::XOR, MVT::v4i16, MVT::v1i64);
619 setOperationAction(ISD::XOR, MVT::v2i32, Promote);
620 AddPromotedToType (ISD::XOR, MVT::v2i32, MVT::v1i64);
621 setOperationAction(ISD::XOR, MVT::v1i64, Legal);
Bill Wendling1b7a81d2007-03-16 09:44:46 +0000622
Owen Anderson825b72b2009-08-11 20:47:22 +0000623 setOperationAction(ISD::LOAD, MVT::v8i8, Promote);
624 AddPromotedToType (ISD::LOAD, MVT::v8i8, MVT::v1i64);
625 setOperationAction(ISD::LOAD, MVT::v4i16, Promote);
626 AddPromotedToType (ISD::LOAD, MVT::v4i16, MVT::v1i64);
627 setOperationAction(ISD::LOAD, MVT::v2i32, Promote);
628 AddPromotedToType (ISD::LOAD, MVT::v2i32, MVT::v1i64);
629 setOperationAction(ISD::LOAD, MVT::v2f32, Promote);
630 AddPromotedToType (ISD::LOAD, MVT::v2f32, MVT::v1i64);
631 setOperationAction(ISD::LOAD, MVT::v1i64, Legal);
Bill Wendling2f88dcd2007-03-08 22:09:11 +0000632
Owen Anderson825b72b2009-08-11 20:47:22 +0000633 setOperationAction(ISD::BUILD_VECTOR, MVT::v8i8, Custom);
634 setOperationAction(ISD::BUILD_VECTOR, MVT::v4i16, Custom);
635 setOperationAction(ISD::BUILD_VECTOR, MVT::v2i32, Custom);
636 setOperationAction(ISD::BUILD_VECTOR, MVT::v2f32, Custom);
637 setOperationAction(ISD::BUILD_VECTOR, MVT::v1i64, Custom);
Bill Wendlinga348c562007-03-22 18:42:45 +0000638
Owen Anderson825b72b2009-08-11 20:47:22 +0000639 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v8i8, Custom);
640 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4i16, Custom);
641 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2i32, Custom);
642 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v1i64, Custom);
Bill Wendling826f36f2007-03-28 00:57:11 +0000643
Owen Anderson825b72b2009-08-11 20:47:22 +0000644 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v2f32, Custom);
645 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i8, Custom);
646 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4i16, Custom);
647 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v1i64, Custom);
Bill Wendling3180e202008-07-20 02:32:23 +0000648
Owen Anderson825b72b2009-08-11 20:47:22 +0000649 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i16, Custom);
Mon P Wang9e5ecb82008-12-12 01:25:51 +0000650
Owen Anderson825b72b2009-08-11 20:47:22 +0000651 setTruncStoreAction(MVT::v8i16, MVT::v8i8, Expand);
652 setOperationAction(ISD::TRUNCATE, MVT::v8i8, Expand);
653 setOperationAction(ISD::SELECT, MVT::v8i8, Promote);
654 setOperationAction(ISD::SELECT, MVT::v4i16, Promote);
655 setOperationAction(ISD::SELECT, MVT::v2i32, Promote);
656 setOperationAction(ISD::SELECT, MVT::v1i64, Custom);
657 setOperationAction(ISD::VSETCC, MVT::v8i8, Custom);
658 setOperationAction(ISD::VSETCC, MVT::v4i16, Custom);
659 setOperationAction(ISD::VSETCC, MVT::v2i32, Custom);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000660 }
661
Evan Cheng92722532009-03-26 23:06:32 +0000662 if (!UseSoftFloat && Subtarget->hasSSE1()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000663 addRegisterClass(MVT::v4f32, X86::VR128RegisterClass);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000664
Owen Anderson825b72b2009-08-11 20:47:22 +0000665 setOperationAction(ISD::FADD, MVT::v4f32, Legal);
666 setOperationAction(ISD::FSUB, MVT::v4f32, Legal);
667 setOperationAction(ISD::FMUL, MVT::v4f32, Legal);
668 setOperationAction(ISD::FDIV, MVT::v4f32, Legal);
669 setOperationAction(ISD::FSQRT, MVT::v4f32, Legal);
670 setOperationAction(ISD::FNEG, MVT::v4f32, Custom);
671 setOperationAction(ISD::LOAD, MVT::v4f32, Legal);
672 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f32, Custom);
673 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4f32, Custom);
674 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f32, Custom);
675 setOperationAction(ISD::SELECT, MVT::v4f32, Custom);
676 setOperationAction(ISD::VSETCC, MVT::v4f32, Custom);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000677 }
678
Evan Cheng92722532009-03-26 23:06:32 +0000679 if (!UseSoftFloat && Subtarget->hasSSE2()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000680 addRegisterClass(MVT::v2f64, X86::VR128RegisterClass);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000681
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000682 // FIXME: Unfortunately -soft-float and -no-implicit-float means XMM
683 // registers cannot be used even for integer operations.
Owen Anderson825b72b2009-08-11 20:47:22 +0000684 addRegisterClass(MVT::v16i8, X86::VR128RegisterClass);
685 addRegisterClass(MVT::v8i16, X86::VR128RegisterClass);
686 addRegisterClass(MVT::v4i32, X86::VR128RegisterClass);
687 addRegisterClass(MVT::v2i64, X86::VR128RegisterClass);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000688
Owen Anderson825b72b2009-08-11 20:47:22 +0000689 setOperationAction(ISD::ADD, MVT::v16i8, Legal);
690 setOperationAction(ISD::ADD, MVT::v8i16, Legal);
691 setOperationAction(ISD::ADD, MVT::v4i32, Legal);
692 setOperationAction(ISD::ADD, MVT::v2i64, Legal);
693 setOperationAction(ISD::MUL, MVT::v2i64, Custom);
694 setOperationAction(ISD::SUB, MVT::v16i8, Legal);
695 setOperationAction(ISD::SUB, MVT::v8i16, Legal);
696 setOperationAction(ISD::SUB, MVT::v4i32, Legal);
697 setOperationAction(ISD::SUB, MVT::v2i64, Legal);
698 setOperationAction(ISD::MUL, MVT::v8i16, Legal);
699 setOperationAction(ISD::FADD, MVT::v2f64, Legal);
700 setOperationAction(ISD::FSUB, MVT::v2f64, Legal);
701 setOperationAction(ISD::FMUL, MVT::v2f64, Legal);
702 setOperationAction(ISD::FDIV, MVT::v2f64, Legal);
703 setOperationAction(ISD::FSQRT, MVT::v2f64, Legal);
704 setOperationAction(ISD::FNEG, MVT::v2f64, Custom);
Evan Cheng2c3ae372006-04-12 21:21:57 +0000705
Owen Anderson825b72b2009-08-11 20:47:22 +0000706 setOperationAction(ISD::VSETCC, MVT::v2f64, Custom);
707 setOperationAction(ISD::VSETCC, MVT::v16i8, Custom);
708 setOperationAction(ISD::VSETCC, MVT::v8i16, Custom);
709 setOperationAction(ISD::VSETCC, MVT::v4i32, Custom);
Nate Begemanc2616e42008-05-12 20:34:32 +0000710
Owen Anderson825b72b2009-08-11 20:47:22 +0000711 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v16i8, Custom);
712 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i16, Custom);
713 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i16, Custom);
714 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i32, Custom);
715 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f32, Custom);
Evan Chengf7c378e2006-04-10 07:23:14 +0000716
Evan Cheng2c3ae372006-04-12 21:21:57 +0000717 // Custom lower build_vector, vector_shuffle, and extract_vector_elt.
Owen Anderson825b72b2009-08-11 20:47:22 +0000718 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v2i64; ++i) {
719 EVT VT = (MVT::SimpleValueType)i;
Nate Begeman844e0f92007-12-11 01:41:33 +0000720 // Do not attempt to custom lower non-power-of-2 vectors
Duncan Sands83ec4b62008-06-06 12:08:01 +0000721 if (!isPowerOf2_32(VT.getVectorNumElements()))
Nate Begeman844e0f92007-12-11 01:41:33 +0000722 continue;
David Greene9b9838d2009-06-29 16:47:10 +0000723 // Do not attempt to custom lower non-128-bit vectors
724 if (!VT.is128BitVector())
725 continue;
Owen Anderson825b72b2009-08-11 20:47:22 +0000726 setOperationAction(ISD::BUILD_VECTOR,
727 VT.getSimpleVT().SimpleTy, Custom);
728 setOperationAction(ISD::VECTOR_SHUFFLE,
729 VT.getSimpleVT().SimpleTy, Custom);
730 setOperationAction(ISD::EXTRACT_VECTOR_ELT,
731 VT.getSimpleVT().SimpleTy, Custom);
Evan Cheng2c3ae372006-04-12 21:21:57 +0000732 }
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000733
Owen Anderson825b72b2009-08-11 20:47:22 +0000734 setOperationAction(ISD::BUILD_VECTOR, MVT::v2f64, Custom);
735 setOperationAction(ISD::BUILD_VECTOR, MVT::v2i64, Custom);
736 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2f64, Custom);
737 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2i64, Custom);
738 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2f64, Custom);
739 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2f64, Custom);
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000740
Nate Begemancdd1eec2008-02-12 22:51:28 +0000741 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000742 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2i64, Custom);
743 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i64, Custom);
Nate Begemancdd1eec2008-02-12 22:51:28 +0000744 }
Evan Cheng2c3ae372006-04-12 21:21:57 +0000745
Anton Korobeynikov12c49af2006-11-21 00:01:06 +0000746 // Promote v16i8, v8i16, v4i32 load, select, and, or, xor to v2i64.
Owen Anderson825b72b2009-08-11 20:47:22 +0000747 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v2i64; i++) {
748 MVT::SimpleValueType SVT = (MVT::SimpleValueType)i;
Owen Andersone50ed302009-08-10 22:56:29 +0000749 EVT VT = SVT;
David Greene9b9838d2009-06-29 16:47:10 +0000750
751 // Do not attempt to promote non-128-bit vectors
752 if (!VT.is128BitVector()) {
753 continue;
754 }
Owen Andersond6662ad2009-08-10 20:46:15 +0000755 setOperationAction(ISD::AND, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000756 AddPromotedToType (ISD::AND, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000757 setOperationAction(ISD::OR, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000758 AddPromotedToType (ISD::OR, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000759 setOperationAction(ISD::XOR, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000760 AddPromotedToType (ISD::XOR, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000761 setOperationAction(ISD::LOAD, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000762 AddPromotedToType (ISD::LOAD, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000763 setOperationAction(ISD::SELECT, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000764 AddPromotedToType (ISD::SELECT, SVT, MVT::v2i64);
Evan Chengf7c378e2006-04-10 07:23:14 +0000765 }
Evan Cheng2c3ae372006-04-12 21:21:57 +0000766
Owen Anderson825b72b2009-08-11 20:47:22 +0000767 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Chris Lattnerd43d00c2008-01-24 08:07:48 +0000768
Evan Cheng2c3ae372006-04-12 21:21:57 +0000769 // Custom lower v2i64 and v2f64 selects.
Owen Anderson825b72b2009-08-11 20:47:22 +0000770 setOperationAction(ISD::LOAD, MVT::v2f64, Legal);
771 setOperationAction(ISD::LOAD, MVT::v2i64, Legal);
772 setOperationAction(ISD::SELECT, MVT::v2f64, Custom);
773 setOperationAction(ISD::SELECT, MVT::v2i64, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000774
Owen Anderson825b72b2009-08-11 20:47:22 +0000775 setOperationAction(ISD::FP_TO_SINT, MVT::v4i32, Legal);
776 setOperationAction(ISD::SINT_TO_FP, MVT::v4i32, Legal);
Eli Friedman23ef1052009-06-06 03:57:58 +0000777 if (!DisableMMX && Subtarget->hasMMX()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000778 setOperationAction(ISD::FP_TO_SINT, MVT::v2i32, Custom);
779 setOperationAction(ISD::SINT_TO_FP, MVT::v2i32, Custom);
Eli Friedman23ef1052009-06-06 03:57:58 +0000780 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000781 }
Evan Chengc7ce29b2009-02-13 22:36:38 +0000782
Nate Begeman14d12ca2008-02-11 04:19:36 +0000783 if (Subtarget->hasSSE41()) {
784 // FIXME: Do we need to handle scalar-to-vector here?
Owen Anderson825b72b2009-08-11 20:47:22 +0000785 setOperationAction(ISD::MUL, MVT::v4i32, Legal);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000786
787 // i8 and i16 vectors are custom , because the source register and source
788 // source memory operand types are not the same width. f32 vectors are
789 // custom since the immediate controlling the insert encodes additional
790 // information.
Owen Anderson825b72b2009-08-11 20:47:22 +0000791 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v16i8, Custom);
792 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i16, Custom);
793 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i32, Custom);
794 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f32, Custom);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000795
Owen Anderson825b72b2009-08-11 20:47:22 +0000796 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v16i8, Custom);
797 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v8i16, Custom);
798 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4i32, Custom);
799 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f32, Custom);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000800
801 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000802 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2i64, Legal);
803 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i64, Legal);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000804 }
805 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000806
Nate Begeman30a0de92008-07-17 16:51:19 +0000807 if (Subtarget->hasSSE42()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000808 setOperationAction(ISD::VSETCC, MVT::v2i64, Custom);
Nate Begeman30a0de92008-07-17 16:51:19 +0000809 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000810
David Greene9b9838d2009-06-29 16:47:10 +0000811 if (!UseSoftFloat && Subtarget->hasAVX()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000812 addRegisterClass(MVT::v8f32, X86::VR256RegisterClass);
813 addRegisterClass(MVT::v4f64, X86::VR256RegisterClass);
814 addRegisterClass(MVT::v8i32, X86::VR256RegisterClass);
815 addRegisterClass(MVT::v4i64, X86::VR256RegisterClass);
David Greened94c1012009-06-29 22:50:51 +0000816
Owen Anderson825b72b2009-08-11 20:47:22 +0000817 setOperationAction(ISD::LOAD, MVT::v8f32, Legal);
818 setOperationAction(ISD::LOAD, MVT::v8i32, Legal);
819 setOperationAction(ISD::LOAD, MVT::v4f64, Legal);
820 setOperationAction(ISD::LOAD, MVT::v4i64, Legal);
821 setOperationAction(ISD::FADD, MVT::v8f32, Legal);
822 setOperationAction(ISD::FSUB, MVT::v8f32, Legal);
823 setOperationAction(ISD::FMUL, MVT::v8f32, Legal);
824 setOperationAction(ISD::FDIV, MVT::v8f32, Legal);
825 setOperationAction(ISD::FSQRT, MVT::v8f32, Legal);
826 setOperationAction(ISD::FNEG, MVT::v8f32, Custom);
827 //setOperationAction(ISD::BUILD_VECTOR, MVT::v8f32, Custom);
828 //setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v8f32, Custom);
829 //setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v8f32, Custom);
830 //setOperationAction(ISD::SELECT, MVT::v8f32, Custom);
831 //setOperationAction(ISD::VSETCC, MVT::v8f32, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000832
833 // Operations to consider commented out -v16i16 v32i8
Owen Anderson825b72b2009-08-11 20:47:22 +0000834 //setOperationAction(ISD::ADD, MVT::v16i16, Legal);
835 setOperationAction(ISD::ADD, MVT::v8i32, Custom);
836 setOperationAction(ISD::ADD, MVT::v4i64, Custom);
837 //setOperationAction(ISD::SUB, MVT::v32i8, Legal);
838 //setOperationAction(ISD::SUB, MVT::v16i16, Legal);
839 setOperationAction(ISD::SUB, MVT::v8i32, Custom);
840 setOperationAction(ISD::SUB, MVT::v4i64, Custom);
841 //setOperationAction(ISD::MUL, MVT::v16i16, Legal);
842 setOperationAction(ISD::FADD, MVT::v4f64, Legal);
843 setOperationAction(ISD::FSUB, MVT::v4f64, Legal);
844 setOperationAction(ISD::FMUL, MVT::v4f64, Legal);
845 setOperationAction(ISD::FDIV, MVT::v4f64, Legal);
846 setOperationAction(ISD::FSQRT, MVT::v4f64, Legal);
847 setOperationAction(ISD::FNEG, MVT::v4f64, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000848
Owen Anderson825b72b2009-08-11 20:47:22 +0000849 setOperationAction(ISD::VSETCC, MVT::v4f64, Custom);
850 // setOperationAction(ISD::VSETCC, MVT::v32i8, Custom);
851 // setOperationAction(ISD::VSETCC, MVT::v16i16, Custom);
852 setOperationAction(ISD::VSETCC, MVT::v8i32, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000853
Owen Anderson825b72b2009-08-11 20:47:22 +0000854 // setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v32i8, Custom);
855 // setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v16i16, Custom);
856 // setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v16i16, Custom);
857 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i32, Custom);
858 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8f32, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000859
Owen Anderson825b72b2009-08-11 20:47:22 +0000860 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f64, Custom);
861 setOperationAction(ISD::BUILD_VECTOR, MVT::v4i64, Custom);
862 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4f64, Custom);
863 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4i64, Custom);
864 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f64, Custom);
865 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f64, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000866
867#if 0
868 // Not sure we want to do this since there are no 256-bit integer
869 // operations in AVX
870
871 // Custom lower build_vector, vector_shuffle, and extract_vector_elt.
872 // This includes 256-bit vectors
Owen Anderson825b72b2009-08-11 20:47:22 +0000873 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v4i64; ++i) {
874 EVT VT = (MVT::SimpleValueType)i;
David Greene9b9838d2009-06-29 16:47:10 +0000875
876 // Do not attempt to custom lower non-power-of-2 vectors
877 if (!isPowerOf2_32(VT.getVectorNumElements()))
878 continue;
879
880 setOperationAction(ISD::BUILD_VECTOR, VT, Custom);
881 setOperationAction(ISD::VECTOR_SHUFFLE, VT, Custom);
882 setOperationAction(ISD::EXTRACT_VECTOR_ELT, VT, Custom);
883 }
884
885 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000886 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i64, Custom);
887 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4i64, Custom);
Eric Christopherfd179292009-08-27 18:07:15 +0000888 }
David Greene9b9838d2009-06-29 16:47:10 +0000889#endif
890
891#if 0
892 // Not sure we want to do this since there are no 256-bit integer
893 // operations in AVX
894
895 // Promote v32i8, v16i16, v8i32 load, select, and, or, xor to v4i64.
896 // Including 256-bit vectors
Owen Anderson825b72b2009-08-11 20:47:22 +0000897 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v4i64; i++) {
898 EVT VT = (MVT::SimpleValueType)i;
David Greene9b9838d2009-06-29 16:47:10 +0000899
900 if (!VT.is256BitVector()) {
901 continue;
902 }
903 setOperationAction(ISD::AND, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000904 AddPromotedToType (ISD::AND, VT, MVT::v4i64);
David Greene9b9838d2009-06-29 16:47:10 +0000905 setOperationAction(ISD::OR, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000906 AddPromotedToType (ISD::OR, VT, MVT::v4i64);
David Greene9b9838d2009-06-29 16:47:10 +0000907 setOperationAction(ISD::XOR, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000908 AddPromotedToType (ISD::XOR, VT, MVT::v4i64);
David Greene9b9838d2009-06-29 16:47:10 +0000909 setOperationAction(ISD::LOAD, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000910 AddPromotedToType (ISD::LOAD, VT, MVT::v4i64);
David Greene9b9838d2009-06-29 16:47:10 +0000911 setOperationAction(ISD::SELECT, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000912 AddPromotedToType (ISD::SELECT, VT, MVT::v4i64);
David Greene9b9838d2009-06-29 16:47:10 +0000913 }
914
Owen Anderson825b72b2009-08-11 20:47:22 +0000915 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
David Greene9b9838d2009-06-29 16:47:10 +0000916#endif
917 }
918
Evan Cheng6be2c582006-04-05 23:38:46 +0000919 // We want to custom lower some of our intrinsics.
Owen Anderson825b72b2009-08-11 20:47:22 +0000920 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
Evan Cheng6be2c582006-04-05 23:38:46 +0000921
Bill Wendling74c37652008-12-09 22:08:41 +0000922 // Add/Sub/Mul with overflow operations are custom lowered.
Owen Anderson825b72b2009-08-11 20:47:22 +0000923 setOperationAction(ISD::SADDO, MVT::i32, Custom);
924 setOperationAction(ISD::SADDO, MVT::i64, Custom);
925 setOperationAction(ISD::UADDO, MVT::i32, Custom);
926 setOperationAction(ISD::UADDO, MVT::i64, Custom);
927 setOperationAction(ISD::SSUBO, MVT::i32, Custom);
928 setOperationAction(ISD::SSUBO, MVT::i64, Custom);
929 setOperationAction(ISD::USUBO, MVT::i32, Custom);
930 setOperationAction(ISD::USUBO, MVT::i64, Custom);
931 setOperationAction(ISD::SMULO, MVT::i32, Custom);
932 setOperationAction(ISD::SMULO, MVT::i64, Custom);
Bill Wendling41ea7e72008-11-24 19:21:46 +0000933
Evan Chengd54f2d52009-03-31 19:38:51 +0000934 if (!Subtarget->is64Bit()) {
935 // These libcalls are not available in 32-bit.
936 setLibcallName(RTLIB::SHL_I128, 0);
937 setLibcallName(RTLIB::SRL_I128, 0);
938 setLibcallName(RTLIB::SRA_I128, 0);
939 }
940
Evan Cheng206ee9d2006-07-07 08:33:52 +0000941 // We have target-specific dag combine patterns for the following nodes:
942 setTargetDAGCombine(ISD::VECTOR_SHUFFLE);
Evan Chengd880b972008-05-09 21:53:03 +0000943 setTargetDAGCombine(ISD::BUILD_VECTOR);
Chris Lattner83e6c992006-10-04 06:57:07 +0000944 setTargetDAGCombine(ISD::SELECT);
Nate Begeman740ab032009-01-26 00:52:55 +0000945 setTargetDAGCombine(ISD::SHL);
946 setTargetDAGCombine(ISD::SRA);
947 setTargetDAGCombine(ISD::SRL);
Chris Lattner149a4e52008-02-22 02:09:43 +0000948 setTargetDAGCombine(ISD::STORE);
Owen Anderson99177002009-06-29 18:04:45 +0000949 setTargetDAGCombine(ISD::MEMBARRIER);
Evan Cheng0b0cd912009-03-28 05:57:29 +0000950 if (Subtarget->is64Bit())
951 setTargetDAGCombine(ISD::MUL);
Evan Cheng206ee9d2006-07-07 08:33:52 +0000952
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000953 computeRegisterProperties();
954
Evan Cheng87ed7162006-02-14 08:25:08 +0000955 // FIXME: These should be based on subtarget info. Plus, the values should
956 // be smaller when we are in optimizing for size mode.
Dan Gohman87060f52008-06-30 21:00:56 +0000957 maxStoresPerMemset = 16; // For @llvm.memset -> sequence of stores
958 maxStoresPerMemcpy = 16; // For @llvm.memcpy -> sequence of stores
959 maxStoresPerMemmove = 3; // For @llvm.memmove -> sequence of stores
Evan Chengfb8075d2008-02-28 00:43:03 +0000960 setPrefLoopAlignment(16);
Evan Cheng6ebf7bc2009-05-13 21:42:09 +0000961 benefitFromCodePlacementOpt = true;
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000962}
963
Scott Michel5b8f82e2008-03-10 15:42:14 +0000964
Owen Anderson825b72b2009-08-11 20:47:22 +0000965MVT::SimpleValueType X86TargetLowering::getSetCCResultType(EVT VT) const {
966 return MVT::i8;
Scott Michel5b8f82e2008-03-10 15:42:14 +0000967}
968
969
Evan Cheng29286502008-01-23 23:17:41 +0000970/// getMaxByValAlign - Helper for getByValTypeAlignment to determine
971/// the desired ByVal argument alignment.
972static void getMaxByValAlign(const Type *Ty, unsigned &MaxAlign) {
973 if (MaxAlign == 16)
974 return;
975 if (const VectorType *VTy = dyn_cast<VectorType>(Ty)) {
976 if (VTy->getBitWidth() == 128)
977 MaxAlign = 16;
Evan Cheng29286502008-01-23 23:17:41 +0000978 } else if (const ArrayType *ATy = dyn_cast<ArrayType>(Ty)) {
979 unsigned EltAlign = 0;
980 getMaxByValAlign(ATy->getElementType(), EltAlign);
981 if (EltAlign > MaxAlign)
982 MaxAlign = EltAlign;
983 } else if (const StructType *STy = dyn_cast<StructType>(Ty)) {
984 for (unsigned i = 0, e = STy->getNumElements(); i != e; ++i) {
985 unsigned EltAlign = 0;
986 getMaxByValAlign(STy->getElementType(i), EltAlign);
987 if (EltAlign > MaxAlign)
988 MaxAlign = EltAlign;
989 if (MaxAlign == 16)
990 break;
991 }
992 }
993 return;
994}
995
996/// getByValTypeAlignment - Return the desired alignment for ByVal aggregate
997/// function arguments in the caller parameter area. For X86, aggregates
Dale Johannesen0c191872008-02-08 19:48:20 +0000998/// that contain SSE vectors are placed at 16-byte boundaries while the rest
999/// are at 4-byte boundaries.
Evan Cheng29286502008-01-23 23:17:41 +00001000unsigned X86TargetLowering::getByValTypeAlignment(const Type *Ty) const {
Evan Cheng1887c1c2008-08-21 21:00:15 +00001001 if (Subtarget->is64Bit()) {
1002 // Max of 8 and alignment of type.
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00001003 unsigned TyAlign = TD->getABITypeAlignment(Ty);
Evan Cheng1887c1c2008-08-21 21:00:15 +00001004 if (TyAlign > 8)
1005 return TyAlign;
1006 return 8;
1007 }
1008
Evan Cheng29286502008-01-23 23:17:41 +00001009 unsigned Align = 4;
Dale Johannesen0c191872008-02-08 19:48:20 +00001010 if (Subtarget->hasSSE1())
1011 getMaxByValAlign(Ty, Align);
Evan Cheng29286502008-01-23 23:17:41 +00001012 return Align;
1013}
Chris Lattner2b02a442007-02-25 08:29:00 +00001014
Evan Chengf0df0312008-05-15 08:39:06 +00001015/// getOptimalMemOpType - Returns the target specific optimal type for load
Evan Cheng0ef8de32008-05-15 22:13:02 +00001016/// and store operations as a result of memset, memcpy, and memmove
Owen Anderson825b72b2009-08-11 20:47:22 +00001017/// lowering. It returns MVT::iAny if SelectionDAG should be responsible for
Evan Chengf0df0312008-05-15 08:39:06 +00001018/// determining it.
Owen Andersone50ed302009-08-10 22:56:29 +00001019EVT
Evan Chengf0df0312008-05-15 08:39:06 +00001020X86TargetLowering::getOptimalMemOpType(uint64_t Size, unsigned Align,
Devang Patel578efa92009-06-05 21:57:13 +00001021 bool isSrcConst, bool isSrcStr,
1022 SelectionDAG &DAG) const {
Chris Lattner4002a1b2008-10-28 05:49:35 +00001023 // FIXME: This turns off use of xmm stores for memset/memcpy on targets like
1024 // linux. This is because the stack realignment code can't handle certain
1025 // cases like PR2962. This should be removed when PR2962 is fixed.
Devang Patel578efa92009-06-05 21:57:13 +00001026 const Function *F = DAG.getMachineFunction().getFunction();
1027 bool NoImplicitFloatOps = F->hasFnAttr(Attribute::NoImplicitFloat);
1028 if (!NoImplicitFloatOps && Subtarget->getStackAlignment() >= 16) {
Chris Lattner4002a1b2008-10-28 05:49:35 +00001029 if ((isSrcConst || isSrcStr) && Subtarget->hasSSE2() && Size >= 16)
Owen Anderson825b72b2009-08-11 20:47:22 +00001030 return MVT::v4i32;
Chris Lattner4002a1b2008-10-28 05:49:35 +00001031 if ((isSrcConst || isSrcStr) && Subtarget->hasSSE1() && Size >= 16)
Owen Anderson825b72b2009-08-11 20:47:22 +00001032 return MVT::v4f32;
Chris Lattner4002a1b2008-10-28 05:49:35 +00001033 }
Evan Chengf0df0312008-05-15 08:39:06 +00001034 if (Subtarget->is64Bit() && Size >= 8)
Owen Anderson825b72b2009-08-11 20:47:22 +00001035 return MVT::i64;
1036 return MVT::i32;
Evan Chengf0df0312008-05-15 08:39:06 +00001037}
1038
Evan Chengcc415862007-11-09 01:32:10 +00001039/// getPICJumpTableRelocaBase - Returns relocation base for the given PIC
1040/// jumptable.
Dan Gohman475871a2008-07-27 21:46:04 +00001041SDValue X86TargetLowering::getPICJumpTableRelocBase(SDValue Table,
Evan Chengcc415862007-11-09 01:32:10 +00001042 SelectionDAG &DAG) const {
1043 if (usesGlobalOffsetTable())
Dale Johannesenb300d2a2009-02-07 00:55:49 +00001044 return DAG.getGLOBAL_OFFSET_TABLE(getPointerTy());
Chris Lattnere4df7562009-07-09 03:15:51 +00001045 if (!Subtarget->is64Bit())
Dale Johannesenb300d2a2009-02-07 00:55:49 +00001046 // This doesn't have DebugLoc associated with it, but is not really the
1047 // same as a Register.
1048 return DAG.getNode(X86ISD::GlobalBaseReg, DebugLoc::getUnknownLoc(),
1049 getPointerTy());
Evan Chengcc415862007-11-09 01:32:10 +00001050 return Table;
1051}
1052
Bill Wendlingb4202b82009-07-01 18:50:55 +00001053/// getFunctionAlignment - Return the Log2 alignment of this function.
Bill Wendling20c568f2009-06-30 22:38:32 +00001054unsigned X86TargetLowering::getFunctionAlignment(const Function *F) const {
Dan Gohman25103a22009-08-18 00:20:06 +00001055 return F->hasFnAttr(Attribute::OptimizeForSize) ? 0 : 4;
Bill Wendling20c568f2009-06-30 22:38:32 +00001056}
1057
Chris Lattner2b02a442007-02-25 08:29:00 +00001058//===----------------------------------------------------------------------===//
1059// Return Value Calling Convention Implementation
1060//===----------------------------------------------------------------------===//
1061
Chris Lattner59ed56b2007-02-28 04:55:35 +00001062#include "X86GenCallingConv.inc"
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001063
Dan Gohman98ca4f22009-08-05 01:29:28 +00001064SDValue
1065X86TargetLowering::LowerReturn(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001066 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001067 const SmallVectorImpl<ISD::OutputArg> &Outs,
1068 DebugLoc dl, SelectionDAG &DAG) {
Scott Michelfdc40a02009-02-17 22:15:04 +00001069
Chris Lattner9774c912007-02-27 05:28:59 +00001070 SmallVector<CCValAssign, 16> RVLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001071 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
1072 RVLocs, *DAG.getContext());
1073 CCInfo.AnalyzeReturn(Outs, RetCC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00001074
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001075 // If this is the first return lowered for this function, add the regs to the
1076 // liveout set for the function.
Chris Lattner84bc5422007-12-31 04:13:23 +00001077 if (DAG.getMachineFunction().getRegInfo().liveout_empty()) {
Chris Lattner9774c912007-02-27 05:28:59 +00001078 for (unsigned i = 0; i != RVLocs.size(); ++i)
1079 if (RVLocs[i].isRegLoc())
Chris Lattner84bc5422007-12-31 04:13:23 +00001080 DAG.getMachineFunction().getRegInfo().addLiveOut(RVLocs[i].getLocReg());
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001081 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001082
Dan Gohman475871a2008-07-27 21:46:04 +00001083 SDValue Flag;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001084
Dan Gohman475871a2008-07-27 21:46:04 +00001085 SmallVector<SDValue, 6> RetOps;
Chris Lattner447ff682008-03-11 03:23:40 +00001086 RetOps.push_back(Chain); // Operand #0 = Chain (updated below)
1087 // Operand #1 = Bytes To Pop
Owen Anderson825b72b2009-08-11 20:47:22 +00001088 RetOps.push_back(DAG.getConstant(getBytesToPopOnReturn(), MVT::i16));
Scott Michelfdc40a02009-02-17 22:15:04 +00001089
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001090 // Copy the result values into the output registers.
Chris Lattner8e6da152008-03-10 21:08:41 +00001091 for (unsigned i = 0; i != RVLocs.size(); ++i) {
1092 CCValAssign &VA = RVLocs[i];
1093 assert(VA.isRegLoc() && "Can only return in registers!");
Dan Gohman98ca4f22009-08-05 01:29:28 +00001094 SDValue ValToCopy = Outs[i].Val;
Scott Michelfdc40a02009-02-17 22:15:04 +00001095
Chris Lattner447ff682008-03-11 03:23:40 +00001096 // Returns in ST0/ST1 are handled specially: these are pushed as operands to
1097 // the RET instruction and handled by the FP Stackifier.
Dan Gohman37eed792009-02-04 17:28:58 +00001098 if (VA.getLocReg() == X86::ST0 ||
1099 VA.getLocReg() == X86::ST1) {
Chris Lattner447ff682008-03-11 03:23:40 +00001100 // If this is a copy from an xmm register to ST(0), use an FPExtend to
1101 // change the value to the FP stack register class.
Dan Gohman37eed792009-02-04 17:28:58 +00001102 if (isScalarFPTypeInSSEReg(VA.getValVT()))
Owen Anderson825b72b2009-08-11 20:47:22 +00001103 ValToCopy = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f80, ValToCopy);
Chris Lattner447ff682008-03-11 03:23:40 +00001104 RetOps.push_back(ValToCopy);
1105 // Don't emit a copytoreg.
1106 continue;
1107 }
Dale Johannesena68f9012008-06-24 22:01:44 +00001108
Evan Cheng242b38b2009-02-23 09:03:22 +00001109 // 64-bit vector (MMX) values are returned in XMM0 / XMM1 except for v1i64
1110 // which is returned in RAX / RDX.
Evan Cheng6140a8b2009-02-22 08:05:12 +00001111 if (Subtarget->is64Bit()) {
Owen Andersone50ed302009-08-10 22:56:29 +00001112 EVT ValVT = ValToCopy.getValueType();
Evan Cheng242b38b2009-02-23 09:03:22 +00001113 if (ValVT.isVector() && ValVT.getSizeInBits() == 64) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001114 ValToCopy = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i64, ValToCopy);
Evan Cheng242b38b2009-02-23 09:03:22 +00001115 if (VA.getLocReg() == X86::XMM0 || VA.getLocReg() == X86::XMM1)
Owen Anderson825b72b2009-08-11 20:47:22 +00001116 ValToCopy = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i64, ValToCopy);
Evan Cheng242b38b2009-02-23 09:03:22 +00001117 }
Evan Cheng6140a8b2009-02-22 08:05:12 +00001118 }
1119
Dale Johannesendd64c412009-02-04 00:33:20 +00001120 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), ValToCopy, Flag);
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001121 Flag = Chain.getValue(1);
1122 }
Dan Gohman61a92132008-04-21 23:59:07 +00001123
1124 // The x86-64 ABI for returning structs by value requires that we copy
1125 // the sret argument into %rax for the return. We saved the argument into
1126 // a virtual register in the entry block, so now we copy the value out
1127 // and into %rax.
1128 if (Subtarget->is64Bit() &&
1129 DAG.getMachineFunction().getFunction()->hasStructRetAttr()) {
1130 MachineFunction &MF = DAG.getMachineFunction();
1131 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
1132 unsigned Reg = FuncInfo->getSRetReturnReg();
1133 if (!Reg) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001134 Reg = MF.getRegInfo().createVirtualRegister(getRegClassFor(MVT::i64));
Dan Gohman61a92132008-04-21 23:59:07 +00001135 FuncInfo->setSRetReturnReg(Reg);
1136 }
Dale Johannesendd64c412009-02-04 00:33:20 +00001137 SDValue Val = DAG.getCopyFromReg(Chain, dl, Reg, getPointerTy());
Dan Gohman61a92132008-04-21 23:59:07 +00001138
Dale Johannesendd64c412009-02-04 00:33:20 +00001139 Chain = DAG.getCopyToReg(Chain, dl, X86::RAX, Val, Flag);
Dan Gohman61a92132008-04-21 23:59:07 +00001140 Flag = Chain.getValue(1);
1141 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001142
Chris Lattner447ff682008-03-11 03:23:40 +00001143 RetOps[0] = Chain; // Update chain.
1144
1145 // Add the flag if we have it.
Gabor Greifba36cb52008-08-28 21:40:38 +00001146 if (Flag.getNode())
Chris Lattner447ff682008-03-11 03:23:40 +00001147 RetOps.push_back(Flag);
Scott Michelfdc40a02009-02-17 22:15:04 +00001148
1149 return DAG.getNode(X86ISD::RET_FLAG, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001150 MVT::Other, &RetOps[0], RetOps.size());
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001151}
1152
Dan Gohman98ca4f22009-08-05 01:29:28 +00001153/// LowerCallResult - Lower the result values of a call into the
1154/// appropriate copies out of appropriate physical registers.
1155///
1156SDValue
1157X86TargetLowering::LowerCallResult(SDValue Chain, SDValue InFlag,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001158 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001159 const SmallVectorImpl<ISD::InputArg> &Ins,
1160 DebugLoc dl, SelectionDAG &DAG,
1161 SmallVectorImpl<SDValue> &InVals) {
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001162
Chris Lattnere32bbf62007-02-28 07:09:55 +00001163 // Assign locations to each value returned by this call.
Chris Lattner9774c912007-02-27 05:28:59 +00001164 SmallVector<CCValAssign, 16> RVLocs;
Torok Edwin3f142c32009-02-01 18:15:56 +00001165 bool Is64Bit = Subtarget->is64Bit();
Dan Gohman98ca4f22009-08-05 01:29:28 +00001166 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
Owen Andersone922c022009-07-22 00:24:57 +00001167 RVLocs, *DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +00001168 CCInfo.AnalyzeCallResult(Ins, RetCC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00001169
Chris Lattner3085e152007-02-25 08:59:22 +00001170 // Copy all of the result registers out of their specified physreg.
Chris Lattner8e6da152008-03-10 21:08:41 +00001171 for (unsigned i = 0; i != RVLocs.size(); ++i) {
Dan Gohman37eed792009-02-04 17:28:58 +00001172 CCValAssign &VA = RVLocs[i];
Owen Andersone50ed302009-08-10 22:56:29 +00001173 EVT CopyVT = VA.getValVT();
Scott Michelfdc40a02009-02-17 22:15:04 +00001174
Torok Edwin3f142c32009-02-01 18:15:56 +00001175 // If this is x86-64, and we disabled SSE, we can't return FP values
Owen Anderson825b72b2009-08-11 20:47:22 +00001176 if ((CopyVT == MVT::f32 || CopyVT == MVT::f64) &&
Dan Gohman98ca4f22009-08-05 01:29:28 +00001177 ((Is64Bit || Ins[i].Flags.isInReg()) && !Subtarget->hasSSE1())) {
Torok Edwin804e0fe2009-07-08 19:04:27 +00001178 llvm_report_error("SSE register return with SSE disabled");
Torok Edwin3f142c32009-02-01 18:15:56 +00001179 }
1180
Chris Lattner8e6da152008-03-10 21:08:41 +00001181 // If this is a call to a function that returns an fp value on the floating
1182 // point stack, but where we prefer to use the value in xmm registers, copy
1183 // it out as F80 and use a truncate to move it from fp stack reg to xmm reg.
Dan Gohman37eed792009-02-04 17:28:58 +00001184 if ((VA.getLocReg() == X86::ST0 ||
1185 VA.getLocReg() == X86::ST1) &&
1186 isScalarFPTypeInSSEReg(VA.getValVT())) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001187 CopyVT = MVT::f80;
Chris Lattner3085e152007-02-25 08:59:22 +00001188 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001189
Evan Cheng79fb3b42009-02-20 20:43:02 +00001190 SDValue Val;
1191 if (Is64Bit && CopyVT.isVector() && CopyVT.getSizeInBits() == 64) {
Evan Cheng242b38b2009-02-23 09:03:22 +00001192 // For x86-64, MMX values are returned in XMM0 / XMM1 except for v1i64.
1193 if (VA.getLocReg() == X86::XMM0 || VA.getLocReg() == X86::XMM1) {
1194 Chain = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001195 MVT::v2i64, InFlag).getValue(1);
Evan Cheng242b38b2009-02-23 09:03:22 +00001196 Val = Chain.getValue(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00001197 Val = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i64,
1198 Val, DAG.getConstant(0, MVT::i64));
Evan Cheng242b38b2009-02-23 09:03:22 +00001199 } else {
1200 Chain = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001201 MVT::i64, InFlag).getValue(1);
Evan Cheng242b38b2009-02-23 09:03:22 +00001202 Val = Chain.getValue(0);
1203 }
Evan Cheng79fb3b42009-02-20 20:43:02 +00001204 Val = DAG.getNode(ISD::BIT_CONVERT, dl, CopyVT, Val);
1205 } else {
1206 Chain = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(),
1207 CopyVT, InFlag).getValue(1);
1208 Val = Chain.getValue(0);
1209 }
Chris Lattner8e6da152008-03-10 21:08:41 +00001210 InFlag = Chain.getValue(2);
Chris Lattner112dedc2007-12-29 06:41:28 +00001211
Dan Gohman37eed792009-02-04 17:28:58 +00001212 if (CopyVT != VA.getValVT()) {
Chris Lattner8e6da152008-03-10 21:08:41 +00001213 // Round the F80 the right size, which also moves to the appropriate xmm
1214 // register.
Dan Gohman37eed792009-02-04 17:28:58 +00001215 Val = DAG.getNode(ISD::FP_ROUND, dl, VA.getValVT(), Val,
Chris Lattner8e6da152008-03-10 21:08:41 +00001216 // This truncation won't change the value.
1217 DAG.getIntPtrConstant(1));
1218 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001219
Dan Gohman98ca4f22009-08-05 01:29:28 +00001220 InVals.push_back(Val);
Chris Lattner3085e152007-02-25 08:59:22 +00001221 }
Duncan Sands4bdcb612008-07-02 17:40:58 +00001222
Dan Gohman98ca4f22009-08-05 01:29:28 +00001223 return Chain;
Chris Lattner2b02a442007-02-25 08:29:00 +00001224}
1225
1226
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001227//===----------------------------------------------------------------------===//
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001228// C & StdCall & Fast Calling Convention implementation
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001229//===----------------------------------------------------------------------===//
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001230// StdCall calling convention seems to be standard for many Windows' API
1231// routines and around. It differs from C calling convention just a little:
1232// callee should clean up the stack, not caller. Symbols should be also
1233// decorated in some fancy way :) It doesn't support any vector arguments.
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001234// For info on fast calling convention see Fast Calling Convention (tail call)
1235// implementation LowerX86_32FastCCCallTo.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001236
Dan Gohman98ca4f22009-08-05 01:29:28 +00001237/// CallIsStructReturn - Determines whether a call uses struct return
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001238/// semantics.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001239static bool CallIsStructReturn(const SmallVectorImpl<ISD::OutputArg> &Outs) {
1240 if (Outs.empty())
Gordon Henriksen86737662008-01-05 16:56:59 +00001241 return false;
Duncan Sands276dcbd2008-03-21 09:14:45 +00001242
Dan Gohman98ca4f22009-08-05 01:29:28 +00001243 return Outs[0].Flags.isSRet();
Gordon Henriksen86737662008-01-05 16:56:59 +00001244}
1245
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001246/// ArgsAreStructReturn - Determines whether a function uses struct
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001247/// return semantics.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001248static bool
1249ArgsAreStructReturn(const SmallVectorImpl<ISD::InputArg> &Ins) {
1250 if (Ins.empty())
Gordon Henriksen86737662008-01-05 16:56:59 +00001251 return false;
Duncan Sands276dcbd2008-03-21 09:14:45 +00001252
Dan Gohman98ca4f22009-08-05 01:29:28 +00001253 return Ins[0].Flags.isSRet();
Gordon Henriksen86737662008-01-05 16:56:59 +00001254}
1255
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001256/// IsCalleePop - Determines whether the callee is required to pop its
1257/// own arguments. Callee pop is necessary to support tail calls.
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001258bool X86TargetLowering::IsCalleePop(bool IsVarArg, CallingConv::ID CallingConv){
Gordon Henriksen86737662008-01-05 16:56:59 +00001259 if (IsVarArg)
1260 return false;
1261
Dan Gohman095cc292008-09-13 01:54:27 +00001262 switch (CallingConv) {
Gordon Henriksen86737662008-01-05 16:56:59 +00001263 default:
1264 return false;
1265 case CallingConv::X86_StdCall:
1266 return !Subtarget->is64Bit();
1267 case CallingConv::X86_FastCall:
1268 return !Subtarget->is64Bit();
1269 case CallingConv::Fast:
1270 return PerformTailCallOpt;
1271 }
1272}
1273
Dan Gohman095cc292008-09-13 01:54:27 +00001274/// CCAssignFnForNode - Selects the correct CCAssignFn for a the
1275/// given CallingConvention value.
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001276CCAssignFn *X86TargetLowering::CCAssignFnForNode(CallingConv::ID CC) const {
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00001277 if (Subtarget->is64Bit()) {
Anton Korobeynikov1a979d92008-03-22 20:57:27 +00001278 if (Subtarget->isTargetWin64())
Anton Korobeynikov8f88cb02008-03-22 20:37:30 +00001279 return CC_X86_Win64_C;
Evan Chenge9ac9e62008-09-07 09:07:23 +00001280 else
1281 return CC_X86_64_C;
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00001282 }
1283
Gordon Henriksen86737662008-01-05 16:56:59 +00001284 if (CC == CallingConv::X86_FastCall)
1285 return CC_X86_32_FastCall;
Evan Chengb188dd92008-09-10 18:25:29 +00001286 else if (CC == CallingConv::Fast)
1287 return CC_X86_32_FastCC;
Gordon Henriksen86737662008-01-05 16:56:59 +00001288 else
1289 return CC_X86_32_C;
1290}
1291
Dan Gohman98ca4f22009-08-05 01:29:28 +00001292/// NameDecorationForCallConv - Selects the appropriate decoration to
1293/// apply to a MachineFunction containing a given calling convention.
Gordon Henriksen86737662008-01-05 16:56:59 +00001294NameDecorationStyle
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001295X86TargetLowering::NameDecorationForCallConv(CallingConv::ID CallConv) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001296 if (CallConv == CallingConv::X86_FastCall)
Gordon Henriksen86737662008-01-05 16:56:59 +00001297 return FastCall;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001298 else if (CallConv == CallingConv::X86_StdCall)
Gordon Henriksen86737662008-01-05 16:56:59 +00001299 return StdCall;
1300 return None;
1301}
1302
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001303
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001304/// CreateCopyOfByValArgument - Make a copy of an aggregate at address specified
1305/// by "Src" to address "Dst" with size and alignment information specified by
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001306/// the specific parameter attribute. The copy will be passed as a byval
1307/// function parameter.
Scott Michelfdc40a02009-02-17 22:15:04 +00001308static SDValue
Dan Gohman475871a2008-07-27 21:46:04 +00001309CreateCopyOfByValArgument(SDValue Src, SDValue Dst, SDValue Chain,
Dale Johannesendd64c412009-02-04 00:33:20 +00001310 ISD::ArgFlagsTy Flags, SelectionDAG &DAG,
1311 DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001312 SDValue SizeNode = DAG.getConstant(Flags.getByValSize(), MVT::i32);
Dale Johannesendd64c412009-02-04 00:33:20 +00001313 return DAG.getMemcpy(Chain, dl, Dst, Src, SizeNode, Flags.getByValAlign(),
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001314 /*AlwaysInline=*/true, NULL, 0, NULL, 0);
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001315}
1316
Dan Gohman98ca4f22009-08-05 01:29:28 +00001317SDValue
1318X86TargetLowering::LowerMemArgument(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001319 CallingConv::ID CallConv,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001320 const SmallVectorImpl<ISD::InputArg> &Ins,
1321 DebugLoc dl, SelectionDAG &DAG,
1322 const CCValAssign &VA,
1323 MachineFrameInfo *MFI,
1324 unsigned i) {
1325
Rafael Espindola7effac52007-09-14 15:48:13 +00001326 // Create the nodes corresponding to a load from this parameter slot.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001327 ISD::ArgFlagsTy Flags = Ins[i].Flags;
1328 bool AlwaysUseMutable = (CallConv==CallingConv::Fast) && PerformTailCallOpt;
Duncan Sands276dcbd2008-03-21 09:14:45 +00001329 bool isImmutable = !AlwaysUseMutable && !Flags.isByVal();
Anton Korobeynikov22472762009-08-14 18:19:10 +00001330 EVT ValVT;
1331
1332 // If value is passed by pointer we have address passed instead of the value
1333 // itself.
1334 if (VA.getLocInfo() == CCValAssign::Indirect)
1335 ValVT = VA.getLocVT();
1336 else
1337 ValVT = VA.getValVT();
Evan Chenge70bb592008-01-10 02:24:25 +00001338
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001339 // FIXME: For now, all byval parameter objects are marked mutable. This can be
Scott Michelfdc40a02009-02-17 22:15:04 +00001340 // changed with more analysis.
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001341 // In case of tail call optimization mark all arguments mutable. Since they
1342 // could be overwritten by lowering of arguments in case of a tail call.
Anton Korobeynikov22472762009-08-14 18:19:10 +00001343 int FI = MFI->CreateFixedObject(ValVT.getSizeInBits()/8,
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001344 VA.getLocMemOffset(), isImmutable);
Dan Gohman475871a2008-07-27 21:46:04 +00001345 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
Duncan Sands276dcbd2008-03-21 09:14:45 +00001346 if (Flags.isByVal())
Rafael Espindola7effac52007-09-14 15:48:13 +00001347 return FIN;
Anton Korobeynikov22472762009-08-14 18:19:10 +00001348 return DAG.getLoad(ValVT, dl, Chain, FIN,
Dan Gohmana54cf172008-07-11 22:44:52 +00001349 PseudoSourceValue::getFixedStack(FI), 0);
Rafael Espindola7effac52007-09-14 15:48:13 +00001350}
1351
Dan Gohman475871a2008-07-27 21:46:04 +00001352SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00001353X86TargetLowering::LowerFormalArguments(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001354 CallingConv::ID CallConv,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001355 bool isVarArg,
1356 const SmallVectorImpl<ISD::InputArg> &Ins,
1357 DebugLoc dl,
1358 SelectionDAG &DAG,
1359 SmallVectorImpl<SDValue> &InVals) {
1360
Evan Cheng1bc78042006-04-26 01:20:17 +00001361 MachineFunction &MF = DAG.getMachineFunction();
Gordon Henriksen86737662008-01-05 16:56:59 +00001362 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
Scott Michelfdc40a02009-02-17 22:15:04 +00001363
Gordon Henriksen86737662008-01-05 16:56:59 +00001364 const Function* Fn = MF.getFunction();
1365 if (Fn->hasExternalLinkage() &&
1366 Subtarget->isTargetCygMing() &&
1367 Fn->getName() == "main")
1368 FuncInfo->setForceFramePointer(true);
1369
1370 // Decorate the function name.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001371 FuncInfo->setDecorationStyle(NameDecorationForCallConv(CallConv));
Scott Michelfdc40a02009-02-17 22:15:04 +00001372
Evan Cheng1bc78042006-04-26 01:20:17 +00001373 MachineFrameInfo *MFI = MF.getFrameInfo();
Gordon Henriksen86737662008-01-05 16:56:59 +00001374 bool Is64Bit = Subtarget->is64Bit();
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001375 bool IsWin64 = Subtarget->isTargetWin64();
Gordon Henriksenae636f82008-01-03 16:47:34 +00001376
Dan Gohman98ca4f22009-08-05 01:29:28 +00001377 assert(!(isVarArg && CallConv == CallingConv::Fast) &&
Gordon Henriksenae636f82008-01-03 16:47:34 +00001378 "Var args not supported with calling convention fastcc");
1379
Chris Lattner638402b2007-02-28 07:00:42 +00001380 // Assign locations to all of the incoming arguments.
Chris Lattnerf39f7712007-02-28 05:46:49 +00001381 SmallVector<CCValAssign, 16> ArgLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001382 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
1383 ArgLocs, *DAG.getContext());
1384 CCInfo.AnalyzeFormalArguments(Ins, CCAssignFnForNode(CallConv));
Scott Michelfdc40a02009-02-17 22:15:04 +00001385
Chris Lattnerf39f7712007-02-28 05:46:49 +00001386 unsigned LastVal = ~0U;
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001387 SDValue ArgValue;
Chris Lattnerf39f7712007-02-28 05:46:49 +00001388 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1389 CCValAssign &VA = ArgLocs[i];
1390 // TODO: If an arg is passed in two places (e.g. reg and stack), skip later
1391 // places.
1392 assert(VA.getValNo() != LastVal &&
1393 "Don't support value assigned to multiple locs yet");
1394 LastVal = VA.getValNo();
Scott Michelfdc40a02009-02-17 22:15:04 +00001395
Chris Lattnerf39f7712007-02-28 05:46:49 +00001396 if (VA.isRegLoc()) {
Owen Andersone50ed302009-08-10 22:56:29 +00001397 EVT RegVT = VA.getLocVT();
Devang Patel8a84e442009-01-05 17:31:22 +00001398 TargetRegisterClass *RC = NULL;
Owen Anderson825b72b2009-08-11 20:47:22 +00001399 if (RegVT == MVT::i32)
Chris Lattnerf39f7712007-02-28 05:46:49 +00001400 RC = X86::GR32RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001401 else if (Is64Bit && RegVT == MVT::i64)
Gordon Henriksen86737662008-01-05 16:56:59 +00001402 RC = X86::GR64RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001403 else if (RegVT == MVT::f32)
Gordon Henriksen86737662008-01-05 16:56:59 +00001404 RC = X86::FR32RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001405 else if (RegVT == MVT::f64)
Gordon Henriksen86737662008-01-05 16:56:59 +00001406 RC = X86::FR64RegisterClass;
Duncan Sands83ec4b62008-06-06 12:08:01 +00001407 else if (RegVT.isVector() && RegVT.getSizeInBits() == 128)
Evan Chengee472b12008-04-25 07:56:45 +00001408 RC = X86::VR128RegisterClass;
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001409 else if (RegVT.isVector() && RegVT.getSizeInBits() == 64)
1410 RC = X86::VR64RegisterClass;
1411 else
Torok Edwinc23197a2009-07-14 16:55:14 +00001412 llvm_unreachable("Unknown argument type!");
Gordon Henriksenae636f82008-01-03 16:47:34 +00001413
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001414 unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001415 ArgValue = DAG.getCopyFromReg(Chain, dl, Reg, RegVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001416
Chris Lattnerf39f7712007-02-28 05:46:49 +00001417 // If this is an 8 or 16-bit value, it is really passed promoted to 32
1418 // bits. Insert an assert[sz]ext to capture this, then truncate to the
1419 // right size.
1420 if (VA.getLocInfo() == CCValAssign::SExt)
Dale Johannesenace16102009-02-03 19:33:06 +00001421 ArgValue = DAG.getNode(ISD::AssertSext, dl, RegVT, ArgValue,
Chris Lattnerf39f7712007-02-28 05:46:49 +00001422 DAG.getValueType(VA.getValVT()));
1423 else if (VA.getLocInfo() == CCValAssign::ZExt)
Dale Johannesenace16102009-02-03 19:33:06 +00001424 ArgValue = DAG.getNode(ISD::AssertZext, dl, RegVT, ArgValue,
Chris Lattnerf39f7712007-02-28 05:46:49 +00001425 DAG.getValueType(VA.getValVT()));
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001426 else if (VA.getLocInfo() == CCValAssign::BCvt)
Anton Korobeynikov6dde14b2009-08-03 08:14:14 +00001427 ArgValue = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getValVT(), ArgValue);
Scott Michelfdc40a02009-02-17 22:15:04 +00001428
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001429 if (VA.isExtInLoc()) {
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001430 // Handle MMX values passed in XMM regs.
1431 if (RegVT.isVector()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001432 ArgValue = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i64,
1433 ArgValue, DAG.getConstant(0, MVT::i64));
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001434 ArgValue = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getValVT(), ArgValue);
1435 } else
1436 ArgValue = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), ArgValue);
Evan Cheng44c0fd12008-04-25 20:13:28 +00001437 }
Chris Lattnerf39f7712007-02-28 05:46:49 +00001438 } else {
1439 assert(VA.isMemLoc());
Dan Gohman98ca4f22009-08-05 01:29:28 +00001440 ArgValue = LowerMemArgument(Chain, CallConv, Ins, dl, DAG, VA, MFI, i);
Evan Cheng1bc78042006-04-26 01:20:17 +00001441 }
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001442
1443 // If value is passed via pointer - do a load.
1444 if (VA.getLocInfo() == CCValAssign::Indirect)
Dan Gohman98ca4f22009-08-05 01:29:28 +00001445 ArgValue = DAG.getLoad(VA.getValVT(), dl, Chain, ArgValue, NULL, 0);
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001446
Dan Gohman98ca4f22009-08-05 01:29:28 +00001447 InVals.push_back(ArgValue);
Evan Cheng1bc78042006-04-26 01:20:17 +00001448 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001449
Dan Gohman61a92132008-04-21 23:59:07 +00001450 // The x86-64 ABI for returning structs by value requires that we copy
1451 // the sret argument into %rax for the return. Save the argument into
1452 // a virtual register so that we can access it from the return points.
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001453 if (Is64Bit && MF.getFunction()->hasStructRetAttr()) {
Dan Gohman61a92132008-04-21 23:59:07 +00001454 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
1455 unsigned Reg = FuncInfo->getSRetReturnReg();
1456 if (!Reg) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001457 Reg = MF.getRegInfo().createVirtualRegister(getRegClassFor(MVT::i64));
Dan Gohman61a92132008-04-21 23:59:07 +00001458 FuncInfo->setSRetReturnReg(Reg);
1459 }
Dan Gohman98ca4f22009-08-05 01:29:28 +00001460 SDValue Copy = DAG.getCopyToReg(DAG.getEntryNode(), dl, Reg, InVals[0]);
Owen Anderson825b72b2009-08-11 20:47:22 +00001461 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Copy, Chain);
Dan Gohman61a92132008-04-21 23:59:07 +00001462 }
1463
Chris Lattnerf39f7712007-02-28 05:46:49 +00001464 unsigned StackSize = CCInfo.getNextStackOffset();
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001465 // align stack specially for tail calls
Dan Gohman98ca4f22009-08-05 01:29:28 +00001466 if (PerformTailCallOpt && CallConv == CallingConv::Fast)
Gordon Henriksenae636f82008-01-03 16:47:34 +00001467 StackSize = GetAlignedArgumentStackSize(StackSize, DAG);
Evan Cheng25caf632006-05-23 21:06:34 +00001468
Evan Cheng1bc78042006-04-26 01:20:17 +00001469 // If the function takes variable number of arguments, make a frame index for
1470 // the start of the first vararg value... for expansion of llvm.va_start.
Gordon Henriksenae636f82008-01-03 16:47:34 +00001471 if (isVarArg) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001472 if (Is64Bit || CallConv != CallingConv::X86_FastCall) {
Gordon Henriksen86737662008-01-05 16:56:59 +00001473 VarArgsFrameIndex = MFI->CreateFixedObject(1, StackSize);
1474 }
1475 if (Is64Bit) {
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001476 unsigned TotalNumIntRegs = 0, TotalNumXMMRegs = 0;
1477
1478 // FIXME: We should really autogenerate these arrays
1479 static const unsigned GPR64ArgRegsWin64[] = {
1480 X86::RCX, X86::RDX, X86::R8, X86::R9
Gordon Henriksen86737662008-01-05 16:56:59 +00001481 };
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001482 static const unsigned XMMArgRegsWin64[] = {
1483 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3
1484 };
1485 static const unsigned GPR64ArgRegs64Bit[] = {
1486 X86::RDI, X86::RSI, X86::RDX, X86::RCX, X86::R8, X86::R9
1487 };
1488 static const unsigned XMMArgRegs64Bit[] = {
Gordon Henriksen86737662008-01-05 16:56:59 +00001489 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
1490 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
1491 };
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001492 const unsigned *GPR64ArgRegs, *XMMArgRegs;
1493
1494 if (IsWin64) {
1495 TotalNumIntRegs = 4; TotalNumXMMRegs = 4;
1496 GPR64ArgRegs = GPR64ArgRegsWin64;
1497 XMMArgRegs = XMMArgRegsWin64;
1498 } else {
1499 TotalNumIntRegs = 6; TotalNumXMMRegs = 8;
1500 GPR64ArgRegs = GPR64ArgRegs64Bit;
1501 XMMArgRegs = XMMArgRegs64Bit;
1502 }
1503 unsigned NumIntRegs = CCInfo.getFirstUnallocated(GPR64ArgRegs,
1504 TotalNumIntRegs);
1505 unsigned NumXMMRegs = CCInfo.getFirstUnallocated(XMMArgRegs,
1506 TotalNumXMMRegs);
1507
Devang Patel578efa92009-06-05 21:57:13 +00001508 bool NoImplicitFloatOps = Fn->hasFnAttr(Attribute::NoImplicitFloat);
Evan Chengc7ce29b2009-02-13 22:36:38 +00001509 assert(!(NumXMMRegs && !Subtarget->hasSSE1()) &&
Torok Edwin3f142c32009-02-01 18:15:56 +00001510 "SSE register cannot be used when SSE is disabled!");
Devang Patel578efa92009-06-05 21:57:13 +00001511 assert(!(NumXMMRegs && UseSoftFloat && NoImplicitFloatOps) &&
Evan Chengc7ce29b2009-02-13 22:36:38 +00001512 "SSE register cannot be used when SSE is disabled!");
Devang Patel578efa92009-06-05 21:57:13 +00001513 if (UseSoftFloat || NoImplicitFloatOps || !Subtarget->hasSSE1())
Torok Edwin3f142c32009-02-01 18:15:56 +00001514 // Kernel mode asks for SSE to be disabled, so don't push them
1515 // on the stack.
1516 TotalNumXMMRegs = 0;
Bill Wendlingf9abd7e2009-03-11 22:30:01 +00001517
Gordon Henriksen86737662008-01-05 16:56:59 +00001518 // For X86-64, if there are vararg parameters that are passed via
1519 // registers, then we must store them to their spots on the stack so they
1520 // may be loaded by deferencing the result of va_next.
1521 VarArgsGPOffset = NumIntRegs * 8;
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001522 VarArgsFPOffset = TotalNumIntRegs * 8 + NumXMMRegs * 16;
1523 RegSaveFrameIndex = MFI->CreateStackObject(TotalNumIntRegs * 8 +
1524 TotalNumXMMRegs * 16, 16);
1525
Gordon Henriksen86737662008-01-05 16:56:59 +00001526 // Store the integer parameter registers.
Dan Gohman475871a2008-07-27 21:46:04 +00001527 SmallVector<SDValue, 8> MemOps;
1528 SDValue RSFIN = DAG.getFrameIndex(RegSaveFrameIndex, getPointerTy());
Dan Gohmand6708ea2009-08-15 01:38:56 +00001529 unsigned Offset = VarArgsGPOffset;
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001530 for (; NumIntRegs != TotalNumIntRegs; ++NumIntRegs) {
Dan Gohmand6708ea2009-08-15 01:38:56 +00001531 SDValue FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(), RSFIN,
1532 DAG.getIntPtrConstant(Offset));
Bob Wilson998e1252009-04-20 18:36:57 +00001533 unsigned VReg = MF.addLiveIn(GPR64ArgRegs[NumIntRegs],
1534 X86::GR64RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +00001535 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i64);
Dan Gohman475871a2008-07-27 21:46:04 +00001536 SDValue Store =
Dale Johannesenace16102009-02-03 19:33:06 +00001537 DAG.getStore(Val.getValue(1), dl, Val, FIN,
Dan Gohmand6708ea2009-08-15 01:38:56 +00001538 PseudoSourceValue::getFixedStack(RegSaveFrameIndex),
1539 Offset);
Gordon Henriksen86737662008-01-05 16:56:59 +00001540 MemOps.push_back(Store);
Dan Gohmand6708ea2009-08-15 01:38:56 +00001541 Offset += 8;
Gordon Henriksen86737662008-01-05 16:56:59 +00001542 }
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001543
Dan Gohmanface41a2009-08-16 21:24:25 +00001544 if (TotalNumXMMRegs != 0 && NumXMMRegs != TotalNumXMMRegs) {
1545 // Now store the XMM (fp + vector) parameter registers.
1546 SmallVector<SDValue, 11> SaveXMMOps;
1547 SaveXMMOps.push_back(Chain);
Dan Gohmand6708ea2009-08-15 01:38:56 +00001548
Dan Gohmanface41a2009-08-16 21:24:25 +00001549 unsigned AL = MF.addLiveIn(X86::AL, X86::GR8RegisterClass);
1550 SDValue ALVal = DAG.getCopyFromReg(DAG.getEntryNode(), dl, AL, MVT::i8);
1551 SaveXMMOps.push_back(ALVal);
Dan Gohmand6708ea2009-08-15 01:38:56 +00001552
Dan Gohmanface41a2009-08-16 21:24:25 +00001553 SaveXMMOps.push_back(DAG.getIntPtrConstant(RegSaveFrameIndex));
1554 SaveXMMOps.push_back(DAG.getIntPtrConstant(VarArgsFPOffset));
Dan Gohmand6708ea2009-08-15 01:38:56 +00001555
Dan Gohmanface41a2009-08-16 21:24:25 +00001556 for (; NumXMMRegs != TotalNumXMMRegs; ++NumXMMRegs) {
1557 unsigned VReg = MF.addLiveIn(XMMArgRegs[NumXMMRegs],
1558 X86::VR128RegisterClass);
1559 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::v4f32);
1560 SaveXMMOps.push_back(Val);
1561 }
1562 MemOps.push_back(DAG.getNode(X86ISD::VASTART_SAVE_XMM_REGS, dl,
1563 MVT::Other,
1564 &SaveXMMOps[0], SaveXMMOps.size()));
Gordon Henriksen86737662008-01-05 16:56:59 +00001565 }
Dan Gohmanface41a2009-08-16 21:24:25 +00001566
1567 if (!MemOps.empty())
1568 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
1569 &MemOps[0], MemOps.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00001570 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001571 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001572
Gordon Henriksen86737662008-01-05 16:56:59 +00001573 // Some CCs need callee pop.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001574 if (IsCalleePop(isVarArg, CallConv)) {
Gordon Henriksen86737662008-01-05 16:56:59 +00001575 BytesToPopOnReturn = StackSize; // Callee pops everything.
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001576 BytesCallerReserves = 0;
1577 } else {
Anton Korobeynikov1d9bacc2007-03-06 08:12:33 +00001578 BytesToPopOnReturn = 0; // Callee pops nothing.
Chris Lattnerf39f7712007-02-28 05:46:49 +00001579 // If this is an sret function, the return should pop the hidden pointer.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001580 if (!Is64Bit && CallConv != CallingConv::Fast && ArgsAreStructReturn(Ins))
Scott Michelfdc40a02009-02-17 22:15:04 +00001581 BytesToPopOnReturn = 4;
Chris Lattnerf39f7712007-02-28 05:46:49 +00001582 BytesCallerReserves = StackSize;
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001583 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001584
Gordon Henriksen86737662008-01-05 16:56:59 +00001585 if (!Is64Bit) {
1586 RegSaveFrameIndex = 0xAAAAAAA; // RegSaveFrameIndex is X86-64 only.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001587 if (CallConv == CallingConv::X86_FastCall)
Gordon Henriksen86737662008-01-05 16:56:59 +00001588 VarArgsFrameIndex = 0xAAAAAAA; // fastcc functions can't have varargs.
1589 }
Evan Cheng25caf632006-05-23 21:06:34 +00001590
Anton Korobeynikova2780e12007-08-15 17:12:32 +00001591 FuncInfo->setBytesToPopOnReturn(BytesToPopOnReturn);
Evan Cheng1bc78042006-04-26 01:20:17 +00001592
Dan Gohman98ca4f22009-08-05 01:29:28 +00001593 return Chain;
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001594}
1595
Dan Gohman475871a2008-07-27 21:46:04 +00001596SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00001597X86TargetLowering::LowerMemOpCallTo(SDValue Chain,
1598 SDValue StackPtr, SDValue Arg,
1599 DebugLoc dl, SelectionDAG &DAG,
Evan Chengdffbd832008-01-10 00:09:10 +00001600 const CCValAssign &VA,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001601 ISD::ArgFlagsTy Flags) {
Anton Korobeynikovcf6b7392009-08-03 08:12:53 +00001602 const unsigned FirstStackArgOffset = (Subtarget->isTargetWin64() ? 32 : 0);
Anton Korobeynikovcf6b7392009-08-03 08:12:53 +00001603 unsigned LocMemOffset = FirstStackArgOffset + VA.getLocMemOffset();
Dan Gohman475871a2008-07-27 21:46:04 +00001604 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
Dale Johannesenace16102009-02-03 19:33:06 +00001605 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
Duncan Sands276dcbd2008-03-21 09:14:45 +00001606 if (Flags.isByVal()) {
Dale Johannesendd64c412009-02-04 00:33:20 +00001607 return CreateCopyOfByValArgument(Arg, PtrOff, Chain, Flags, DAG, dl);
Evan Chengdffbd832008-01-10 00:09:10 +00001608 }
Dale Johannesenace16102009-02-03 19:33:06 +00001609 return DAG.getStore(Chain, dl, Arg, PtrOff,
Dan Gohman3069b872008-02-07 18:41:25 +00001610 PseudoSourceValue::getStack(), LocMemOffset);
Evan Chengdffbd832008-01-10 00:09:10 +00001611}
1612
Bill Wendling64e87322009-01-16 19:25:27 +00001613/// EmitTailCallLoadRetAddr - Emit a load of return address if tail call
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001614/// optimization is performed and it is required.
Scott Michelfdc40a02009-02-17 22:15:04 +00001615SDValue
1616X86TargetLowering::EmitTailCallLoadRetAddr(SelectionDAG &DAG,
Dan Gohman475871a2008-07-27 21:46:04 +00001617 SDValue &OutRetAddr,
Scott Michelfdc40a02009-02-17 22:15:04 +00001618 SDValue Chain,
1619 bool IsTailCall,
1620 bool Is64Bit,
Dale Johannesenace16102009-02-03 19:33:06 +00001621 int FPDiff,
1622 DebugLoc dl) {
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001623 if (!IsTailCall || FPDiff==0) return Chain;
1624
1625 // Adjust the Return address stack slot.
Owen Andersone50ed302009-08-10 22:56:29 +00001626 EVT VT = getPointerTy();
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001627 OutRetAddr = getReturnAddressFrameIndex(DAG);
Bill Wendling64e87322009-01-16 19:25:27 +00001628
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001629 // Load the "old" Return address.
Dale Johannesenace16102009-02-03 19:33:06 +00001630 OutRetAddr = DAG.getLoad(VT, dl, Chain, OutRetAddr, NULL, 0);
Gabor Greifba36cb52008-08-28 21:40:38 +00001631 return SDValue(OutRetAddr.getNode(), 1);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001632}
1633
1634/// EmitTailCallStoreRetAddr - Emit a store of the return adress if tail call
1635/// optimization is performed and it is required (FPDiff!=0).
Scott Michelfdc40a02009-02-17 22:15:04 +00001636static SDValue
1637EmitTailCallStoreRetAddr(SelectionDAG & DAG, MachineFunction &MF,
Dan Gohman475871a2008-07-27 21:46:04 +00001638 SDValue Chain, SDValue RetAddrFrIdx,
Dale Johannesenace16102009-02-03 19:33:06 +00001639 bool Is64Bit, int FPDiff, DebugLoc dl) {
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001640 // Store the return address to the appropriate stack slot.
1641 if (!FPDiff) return Chain;
1642 // Calculate the new stack slot for the return address.
1643 int SlotSize = Is64Bit ? 8 : 4;
Scott Michelfdc40a02009-02-17 22:15:04 +00001644 int NewReturnAddrFI =
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001645 MF.getFrameInfo()->CreateFixedObject(SlotSize, FPDiff-SlotSize);
Owen Anderson825b72b2009-08-11 20:47:22 +00001646 EVT VT = Is64Bit ? MVT::i64 : MVT::i32;
Dan Gohman475871a2008-07-27 21:46:04 +00001647 SDValue NewRetAddrFrIdx = DAG.getFrameIndex(NewReturnAddrFI, VT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001648 Chain = DAG.getStore(Chain, dl, RetAddrFrIdx, NewRetAddrFrIdx,
Dan Gohmana54cf172008-07-11 22:44:52 +00001649 PseudoSourceValue::getFixedStack(NewReturnAddrFI), 0);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001650 return Chain;
1651}
1652
Dan Gohman98ca4f22009-08-05 01:29:28 +00001653SDValue
1654X86TargetLowering::LowerCall(SDValue Chain, SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001655 CallingConv::ID CallConv, bool isVarArg,
1656 bool isTailCall,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001657 const SmallVectorImpl<ISD::OutputArg> &Outs,
1658 const SmallVectorImpl<ISD::InputArg> &Ins,
1659 DebugLoc dl, SelectionDAG &DAG,
1660 SmallVectorImpl<SDValue> &InVals) {
Gordon Henriksenae636f82008-01-03 16:47:34 +00001661
Dan Gohman98ca4f22009-08-05 01:29:28 +00001662 MachineFunction &MF = DAG.getMachineFunction();
1663 bool Is64Bit = Subtarget->is64Bit();
1664 bool IsStructRet = CallIsStructReturn(Outs);
1665
1666 assert((!isTailCall ||
1667 (CallConv == CallingConv::Fast && PerformTailCallOpt)) &&
1668 "IsEligibleForTailCallOptimization missed a case!");
1669 assert(!(isVarArg && CallConv == CallingConv::Fast) &&
Gordon Henriksenae636f82008-01-03 16:47:34 +00001670 "Var args not supported with calling convention fastcc");
1671
Chris Lattner638402b2007-02-28 07:00:42 +00001672 // Analyze operands of the call, assigning locations to each operand.
Chris Lattner423c5f42007-02-28 05:31:48 +00001673 SmallVector<CCValAssign, 16> ArgLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001674 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
1675 ArgLocs, *DAG.getContext());
1676 CCInfo.AnalyzeCallOperands(Outs, CCAssignFnForNode(CallConv));
Scott Michelfdc40a02009-02-17 22:15:04 +00001677
Chris Lattner423c5f42007-02-28 05:31:48 +00001678 // Get a count of how many bytes are to be pushed on the stack.
1679 unsigned NumBytes = CCInfo.getNextStackOffset();
Dan Gohman98ca4f22009-08-05 01:29:28 +00001680 if (PerformTailCallOpt && CallConv == CallingConv::Fast)
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001681 NumBytes = GetAlignedArgumentStackSize(NumBytes, DAG);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001682
Gordon Henriksen86737662008-01-05 16:56:59 +00001683 int FPDiff = 0;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001684 if (isTailCall) {
Gordon Henriksen86737662008-01-05 16:56:59 +00001685 // Lower arguments at fp - stackoffset + fpdiff.
Scott Michelfdc40a02009-02-17 22:15:04 +00001686 unsigned NumBytesCallerPushed =
Gordon Henriksen86737662008-01-05 16:56:59 +00001687 MF.getInfo<X86MachineFunctionInfo>()->getBytesToPopOnReturn();
1688 FPDiff = NumBytesCallerPushed - NumBytes;
1689
1690 // Set the delta of movement of the returnaddr stackslot.
1691 // But only set if delta is greater than previous delta.
1692 if (FPDiff < (MF.getInfo<X86MachineFunctionInfo>()->getTCReturnAddrDelta()))
1693 MF.getInfo<X86MachineFunctionInfo>()->setTCReturnAddrDelta(FPDiff);
1694 }
1695
Chris Lattnere563bbc2008-10-11 22:08:30 +00001696 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001697
Dan Gohman475871a2008-07-27 21:46:04 +00001698 SDValue RetAddrFrIdx;
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001699 // Load return adress for tail calls.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001700 Chain = EmitTailCallLoadRetAddr(DAG, RetAddrFrIdx, Chain, isTailCall, Is64Bit,
Dale Johannesenace16102009-02-03 19:33:06 +00001701 FPDiff, dl);
Gordon Henriksen86737662008-01-05 16:56:59 +00001702
Dan Gohman475871a2008-07-27 21:46:04 +00001703 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
1704 SmallVector<SDValue, 8> MemOpChains;
1705 SDValue StackPtr;
Chris Lattner423c5f42007-02-28 05:31:48 +00001706
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001707 // Walk the register/memloc assignments, inserting copies/loads. In the case
1708 // of tail call optimization arguments are handle later.
Chris Lattner423c5f42007-02-28 05:31:48 +00001709 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1710 CCValAssign &VA = ArgLocs[i];
Owen Andersone50ed302009-08-10 22:56:29 +00001711 EVT RegVT = VA.getLocVT();
Dan Gohman98ca4f22009-08-05 01:29:28 +00001712 SDValue Arg = Outs[i].Val;
1713 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Dan Gohman095cc292008-09-13 01:54:27 +00001714 bool isByVal = Flags.isByVal();
Scott Michelfdc40a02009-02-17 22:15:04 +00001715
Chris Lattner423c5f42007-02-28 05:31:48 +00001716 // Promote the value if needed.
1717 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001718 default: llvm_unreachable("Unknown loc info!");
Chris Lattner423c5f42007-02-28 05:31:48 +00001719 case CCValAssign::Full: break;
1720 case CCValAssign::SExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001721 Arg = DAG.getNode(ISD::SIGN_EXTEND, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00001722 break;
1723 case CCValAssign::ZExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001724 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00001725 break;
1726 case CCValAssign::AExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001727 if (RegVT.isVector() && RegVT.getSizeInBits() == 128) {
1728 // Special case: passing MMX values in XMM registers.
Owen Anderson825b72b2009-08-11 20:47:22 +00001729 Arg = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i64, Arg);
1730 Arg = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i64, Arg);
1731 Arg = getMOVL(DAG, dl, MVT::v2i64, DAG.getUNDEF(MVT::v2i64), Arg);
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001732 } else
1733 Arg = DAG.getNode(ISD::ANY_EXTEND, dl, RegVT, Arg);
1734 break;
1735 case CCValAssign::BCvt:
1736 Arg = DAG.getNode(ISD::BIT_CONVERT, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00001737 break;
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001738 case CCValAssign::Indirect: {
1739 // Store the argument.
1740 SDValue SpillSlot = DAG.CreateStackTemporary(VA.getValVT());
1741 int FI = cast<FrameIndexSDNode>(SpillSlot)->getIndex();
1742 Chain = DAG.getStore(Chain, dl, Arg, SpillSlot,
1743 PseudoSourceValue::getFixedStack(FI), 0);
1744 Arg = SpillSlot;
1745 break;
1746 }
Evan Cheng6b5783d2006-05-25 18:56:34 +00001747 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001748
Chris Lattner423c5f42007-02-28 05:31:48 +00001749 if (VA.isRegLoc()) {
1750 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
1751 } else {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001752 if (!isTailCall || (isTailCall && isByVal)) {
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001753 assert(VA.isMemLoc());
Gabor Greifba36cb52008-08-28 21:40:38 +00001754 if (StackPtr.getNode() == 0)
Dale Johannesendd64c412009-02-04 00:33:20 +00001755 StackPtr = DAG.getCopyFromReg(Chain, dl, X86StackPtr, getPointerTy());
Scott Michelfdc40a02009-02-17 22:15:04 +00001756
Dan Gohman98ca4f22009-08-05 01:29:28 +00001757 MemOpChains.push_back(LowerMemOpCallTo(Chain, StackPtr, Arg,
1758 dl, DAG, VA, Flags));
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001759 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001760 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001761 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001762
Evan Cheng32fe1032006-05-25 00:59:30 +00001763 if (!MemOpChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00001764 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Chris Lattnerbd564bf2006-08-08 02:23:42 +00001765 &MemOpChains[0], MemOpChains.size());
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001766
Evan Cheng347d5f72006-04-28 21:29:37 +00001767 // Build a sequence of copy-to-reg nodes chained together with token chain
1768 // and flag operands which copy the outgoing args into registers.
Dan Gohman475871a2008-07-27 21:46:04 +00001769 SDValue InFlag;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001770 // Tail call byval lowering might overwrite argument registers so in case of
1771 // tail call optimization the copies to registers are lowered later.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001772 if (!isTailCall)
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001773 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michelfdc40a02009-02-17 22:15:04 +00001774 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesendd64c412009-02-04 00:33:20 +00001775 RegsToPass[i].second, InFlag);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001776 InFlag = Chain.getValue(1);
1777 }
Gordon Henriksen86737662008-01-05 16:56:59 +00001778
Eric Christopherfd179292009-08-27 18:07:15 +00001779
Chris Lattner88e1fd52009-07-09 04:24:46 +00001780 if (Subtarget->isPICStyleGOT()) {
Chris Lattnerb133a0a2009-07-09 02:55:47 +00001781 // ELF / PIC requires GOT in the EBX register before function calls via PLT
1782 // GOT pointer.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001783 if (!isTailCall) {
Chris Lattnerb133a0a2009-07-09 02:55:47 +00001784 Chain = DAG.getCopyToReg(Chain, dl, X86::EBX,
1785 DAG.getNode(X86ISD::GlobalBaseReg,
1786 DebugLoc::getUnknownLoc(),
1787 getPointerTy()),
1788 InFlag);
1789 InFlag = Chain.getValue(1);
1790 } else {
1791 // If we are tail calling and generating PIC/GOT style code load the
1792 // address of the callee into ECX. The value in ecx is used as target of
1793 // the tail jump. This is done to circumvent the ebx/callee-saved problem
1794 // for tail calls on PIC/GOT architectures. Normally we would just put the
1795 // address of GOT into ebx and then call target@PLT. But for tail calls
1796 // ebx would be restored (since ebx is callee saved) before jumping to the
1797 // target@PLT.
1798
1799 // Note: The actual moving to ECX is done further down.
1800 GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee);
1801 if (G && !G->getGlobal()->hasHiddenVisibility() &&
1802 !G->getGlobal()->hasProtectedVisibility())
1803 Callee = LowerGlobalAddress(Callee, DAG);
1804 else if (isa<ExternalSymbolSDNode>(Callee))
Chris Lattner15a380a2009-07-09 04:39:06 +00001805 Callee = LowerExternalSymbol(Callee, DAG);
Chris Lattnerb133a0a2009-07-09 02:55:47 +00001806 }
Anton Korobeynikov7f705592007-01-12 19:20:47 +00001807 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001808
Gordon Henriksen86737662008-01-05 16:56:59 +00001809 if (Is64Bit && isVarArg) {
1810 // From AMD64 ABI document:
1811 // For calls that may call functions that use varargs or stdargs
1812 // (prototype-less calls or calls to functions containing ellipsis (...) in
1813 // the declaration) %al is used as hidden argument to specify the number
1814 // of SSE registers used. The contents of %al do not need to match exactly
1815 // the number of registers, but must be an ubound on the number of SSE
1816 // registers used and is in the range 0 - 8 inclusive.
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001817
1818 // FIXME: Verify this on Win64
Gordon Henriksen86737662008-01-05 16:56:59 +00001819 // Count the number of XMM registers allocated.
1820 static const unsigned XMMArgRegs[] = {
1821 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
1822 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
1823 };
1824 unsigned NumXMMRegs = CCInfo.getFirstUnallocated(XMMArgRegs, 8);
Scott Michelfdc40a02009-02-17 22:15:04 +00001825 assert((Subtarget->hasSSE1() || !NumXMMRegs)
Torok Edwin3f142c32009-02-01 18:15:56 +00001826 && "SSE registers cannot be used when SSE is disabled");
Scott Michelfdc40a02009-02-17 22:15:04 +00001827
Dale Johannesendd64c412009-02-04 00:33:20 +00001828 Chain = DAG.getCopyToReg(Chain, dl, X86::AL,
Owen Anderson825b72b2009-08-11 20:47:22 +00001829 DAG.getConstant(NumXMMRegs, MVT::i8), InFlag);
Gordon Henriksen86737662008-01-05 16:56:59 +00001830 InFlag = Chain.getValue(1);
1831 }
1832
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001833
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001834 // For tail calls lower the arguments to the 'real' stack slot.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001835 if (isTailCall) {
1836 // Force all the incoming stack arguments to be loaded from the stack
1837 // before any new outgoing arguments are stored to the stack, because the
1838 // outgoing stack slots may alias the incoming argument stack slots, and
1839 // the alias isn't otherwise explicit. This is slightly more conservative
1840 // than necessary, because it means that each store effectively depends
1841 // on every argument instead of just those arguments it would clobber.
1842 SDValue ArgChain = DAG.getStackArgumentTokenFactor(Chain);
1843
Dan Gohman475871a2008-07-27 21:46:04 +00001844 SmallVector<SDValue, 8> MemOpChains2;
1845 SDValue FIN;
Gordon Henriksen86737662008-01-05 16:56:59 +00001846 int FI = 0;
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001847 // Do not flag preceeding copytoreg stuff together with the following stuff.
Dan Gohman475871a2008-07-27 21:46:04 +00001848 InFlag = SDValue();
Gordon Henriksen86737662008-01-05 16:56:59 +00001849 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1850 CCValAssign &VA = ArgLocs[i];
1851 if (!VA.isRegLoc()) {
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001852 assert(VA.isMemLoc());
Dan Gohman98ca4f22009-08-05 01:29:28 +00001853 SDValue Arg = Outs[i].Val;
1854 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Gordon Henriksen86737662008-01-05 16:56:59 +00001855 // Create frame index.
1856 int32_t Offset = VA.getLocMemOffset()+FPDiff;
Duncan Sands83ec4b62008-06-06 12:08:01 +00001857 uint32_t OpSize = (VA.getLocVT().getSizeInBits()+7)/8;
Gordon Henriksen86737662008-01-05 16:56:59 +00001858 FI = MF.getFrameInfo()->CreateFixedObject(OpSize, Offset);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001859 FIN = DAG.getFrameIndex(FI, getPointerTy());
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001860
Duncan Sands276dcbd2008-03-21 09:14:45 +00001861 if (Flags.isByVal()) {
Evan Cheng8e5712b2008-01-12 01:08:07 +00001862 // Copy relative to framepointer.
Dan Gohman475871a2008-07-27 21:46:04 +00001863 SDValue Source = DAG.getIntPtrConstant(VA.getLocMemOffset());
Gabor Greifba36cb52008-08-28 21:40:38 +00001864 if (StackPtr.getNode() == 0)
Scott Michelfdc40a02009-02-17 22:15:04 +00001865 StackPtr = DAG.getCopyFromReg(Chain, dl, X86StackPtr,
Dale Johannesendd64c412009-02-04 00:33:20 +00001866 getPointerTy());
Dale Johannesenace16102009-02-03 19:33:06 +00001867 Source = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, Source);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001868
Dan Gohman98ca4f22009-08-05 01:29:28 +00001869 MemOpChains2.push_back(CreateCopyOfByValArgument(Source, FIN,
1870 ArgChain,
Dale Johannesendd64c412009-02-04 00:33:20 +00001871 Flags, DAG, dl));
Gordon Henriksen86737662008-01-05 16:56:59 +00001872 } else {
Evan Cheng8e5712b2008-01-12 01:08:07 +00001873 // Store relative to framepointer.
Dan Gohman69de1932008-02-06 22:27:42 +00001874 MemOpChains2.push_back(
Dan Gohman98ca4f22009-08-05 01:29:28 +00001875 DAG.getStore(ArgChain, dl, Arg, FIN,
Dan Gohmana54cf172008-07-11 22:44:52 +00001876 PseudoSourceValue::getFixedStack(FI), 0));
Scott Michelfdc40a02009-02-17 22:15:04 +00001877 }
Gordon Henriksen86737662008-01-05 16:56:59 +00001878 }
1879 }
1880
1881 if (!MemOpChains2.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00001882 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Arnold Schwaighofer719eb022008-01-11 14:34:56 +00001883 &MemOpChains2[0], MemOpChains2.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00001884
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001885 // Copy arguments to their registers.
1886 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michelfdc40a02009-02-17 22:15:04 +00001887 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesendd64c412009-02-04 00:33:20 +00001888 RegsToPass[i].second, InFlag);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001889 InFlag = Chain.getValue(1);
1890 }
Dan Gohman475871a2008-07-27 21:46:04 +00001891 InFlag =SDValue();
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001892
Gordon Henriksen86737662008-01-05 16:56:59 +00001893 // Store the return address to the appropriate stack slot.
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001894 Chain = EmitTailCallStoreRetAddr(DAG, MF, Chain, RetAddrFrIdx, Is64Bit,
Dale Johannesenace16102009-02-03 19:33:06 +00001895 FPDiff, dl);
Gordon Henriksen86737662008-01-05 16:56:59 +00001896 }
1897
Evan Cheng32fe1032006-05-25 00:59:30 +00001898 // If the callee is a GlobalAddress node (quite common, every direct call is)
1899 // turn it into a TargetGlobalAddress node so that legalize doesn't hack it.
Anton Korobeynikova5986852006-11-20 10:46:14 +00001900 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Anton Korobeynikov2b2bc682006-12-22 22:29:05 +00001901 // We should use extra load for direct calls to dllimported functions in
1902 // non-JIT mode.
Chris Lattner74e726e2009-07-09 05:27:35 +00001903 GlobalValue *GV = G->getGlobal();
Chris Lattner754b7652009-07-10 05:48:03 +00001904 if (!GV->hasDLLImportLinkage()) {
Chris Lattner48a7d022009-07-09 05:02:21 +00001905 unsigned char OpFlags = 0;
Eric Christopherfd179292009-08-27 18:07:15 +00001906
Chris Lattner48a7d022009-07-09 05:02:21 +00001907 // On ELF targets, in both X86-64 and X86-32 mode, direct calls to
1908 // external symbols most go through the PLT in PIC mode. If the symbol
1909 // has hidden or protected visibility, or if it is static or local, then
1910 // we don't need to use the PLT - we can directly call it.
1911 if (Subtarget->isTargetELF() &&
1912 getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
Chris Lattner74e726e2009-07-09 05:27:35 +00001913 GV->hasDefaultVisibility() && !GV->hasLocalLinkage()) {
Chris Lattner48a7d022009-07-09 05:02:21 +00001914 OpFlags = X86II::MO_PLT;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00001915 } else if (Subtarget->isPICStyleStubAny() &&
Chris Lattner74e726e2009-07-09 05:27:35 +00001916 (GV->isDeclaration() || GV->isWeakForLinker()) &&
1917 Subtarget->getDarwinVers() < 9) {
1918 // PC-relative references to external symbols should go through $stub,
1919 // unless we're building with the leopard linker or later, which
1920 // automatically synthesizes these stubs.
1921 OpFlags = X86II::MO_DARWIN_STUB;
1922 }
Chris Lattner48a7d022009-07-09 05:02:21 +00001923
Chris Lattner74e726e2009-07-09 05:27:35 +00001924 Callee = DAG.getTargetGlobalAddress(GV, getPointerTy(),
Chris Lattner48a7d022009-07-09 05:02:21 +00001925 G->getOffset(), OpFlags);
1926 }
Bill Wendling056292f2008-09-16 21:48:12 +00001927 } else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Chris Lattner48a7d022009-07-09 05:02:21 +00001928 unsigned char OpFlags = 0;
1929
1930 // On ELF targets, in either X86-64 or X86-32 mode, direct calls to external
1931 // symbols should go through the PLT.
1932 if (Subtarget->isTargetELF() &&
Chris Lattner74e726e2009-07-09 05:27:35 +00001933 getTargetMachine().getRelocationModel() == Reloc::PIC_) {
Chris Lattner48a7d022009-07-09 05:02:21 +00001934 OpFlags = X86II::MO_PLT;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00001935 } else if (Subtarget->isPICStyleStubAny() &&
Chris Lattner74e726e2009-07-09 05:27:35 +00001936 Subtarget->getDarwinVers() < 9) {
1937 // PC-relative references to external symbols should go through $stub,
1938 // unless we're building with the leopard linker or later, which
1939 // automatically synthesizes these stubs.
1940 OpFlags = X86II::MO_DARWIN_STUB;
1941 }
Eric Christopherfd179292009-08-27 18:07:15 +00001942
Chris Lattner48a7d022009-07-09 05:02:21 +00001943 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), getPointerTy(),
1944 OpFlags);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001945 } else if (isTailCall) {
Arnold Schwaighoferbbd8c332009-06-12 16:26:57 +00001946 unsigned Opc = Is64Bit ? X86::R11 : X86::EAX;
Gordon Henriksen86737662008-01-05 16:56:59 +00001947
Dale Johannesendd64c412009-02-04 00:33:20 +00001948 Chain = DAG.getCopyToReg(Chain, dl,
Scott Michelfdc40a02009-02-17 22:15:04 +00001949 DAG.getRegister(Opc, getPointerTy()),
Gordon Henriksen86737662008-01-05 16:56:59 +00001950 Callee,InFlag);
1951 Callee = DAG.getRegister(Opc, getPointerTy());
1952 // Add register as live out.
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001953 MF.getRegInfo().addLiveOut(Opc);
Gordon Henriksenae636f82008-01-03 16:47:34 +00001954 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001955
Chris Lattnerd96d0722007-02-25 06:40:16 +00001956 // Returns a chain & a flag for retval copy to use.
Owen Anderson825b72b2009-08-11 20:47:22 +00001957 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Dan Gohman475871a2008-07-27 21:46:04 +00001958 SmallVector<SDValue, 8> Ops;
Gordon Henriksen86737662008-01-05 16:56:59 +00001959
Dan Gohman98ca4f22009-08-05 01:29:28 +00001960 if (isTailCall) {
Dale Johannesene8d72302009-02-06 23:05:02 +00001961 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
1962 DAG.getIntPtrConstant(0, true), InFlag);
Gordon Henriksen86737662008-01-05 16:56:59 +00001963 InFlag = Chain.getValue(1);
Gordon Henriksen86737662008-01-05 16:56:59 +00001964 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001965
Nate Begeman4c5dcf52006-02-17 00:03:04 +00001966 Ops.push_back(Chain);
1967 Ops.push_back(Callee);
Evan Chengb69d1132006-06-14 18:17:40 +00001968
Dan Gohman98ca4f22009-08-05 01:29:28 +00001969 if (isTailCall)
Owen Anderson825b72b2009-08-11 20:47:22 +00001970 Ops.push_back(DAG.getConstant(FPDiff, MVT::i32));
Evan Chengf4684712007-02-21 21:18:14 +00001971
Gordon Henriksen86737662008-01-05 16:56:59 +00001972 // Add argument registers to the end of the list so that they are known live
1973 // into the call.
Evan Cheng9b449442008-01-07 23:08:23 +00001974 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
1975 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
1976 RegsToPass[i].second.getValueType()));
Scott Michelfdc40a02009-02-17 22:15:04 +00001977
Evan Cheng586ccac2008-03-18 23:36:35 +00001978 // Add an implicit use GOT pointer in EBX.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001979 if (!isTailCall && Subtarget->isPICStyleGOT())
Evan Cheng586ccac2008-03-18 23:36:35 +00001980 Ops.push_back(DAG.getRegister(X86::EBX, getPointerTy()));
1981
1982 // Add an implicit use of AL for x86 vararg functions.
1983 if (Is64Bit && isVarArg)
Owen Anderson825b72b2009-08-11 20:47:22 +00001984 Ops.push_back(DAG.getRegister(X86::AL, MVT::i8));
Evan Cheng586ccac2008-03-18 23:36:35 +00001985
Gabor Greifba36cb52008-08-28 21:40:38 +00001986 if (InFlag.getNode())
Evan Cheng347d5f72006-04-28 21:29:37 +00001987 Ops.push_back(InFlag);
Gordon Henriksenae636f82008-01-03 16:47:34 +00001988
Dan Gohman98ca4f22009-08-05 01:29:28 +00001989 if (isTailCall) {
1990 // If this is the first return lowered for this function, add the regs
1991 // to the liveout set for the function.
1992 if (MF.getRegInfo().liveout_empty()) {
1993 SmallVector<CCValAssign, 16> RVLocs;
1994 CCState CCInfo(CallConv, isVarArg, getTargetMachine(), RVLocs,
1995 *DAG.getContext());
1996 CCInfo.AnalyzeCallResult(Ins, RetCC_X86);
1997 for (unsigned i = 0; i != RVLocs.size(); ++i)
1998 if (RVLocs[i].isRegLoc())
1999 MF.getRegInfo().addLiveOut(RVLocs[i].getLocReg());
2000 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002001
Dan Gohman98ca4f22009-08-05 01:29:28 +00002002 assert(((Callee.getOpcode() == ISD::Register &&
2003 (cast<RegisterSDNode>(Callee)->getReg() == X86::EAX ||
2004 cast<RegisterSDNode>(Callee)->getReg() == X86::R9)) ||
2005 Callee.getOpcode() == ISD::TargetExternalSymbol ||
2006 Callee.getOpcode() == ISD::TargetGlobalAddress) &&
2007 "Expecting an global address, external symbol, or register");
2008
2009 return DAG.getNode(X86ISD::TC_RETURN, dl,
2010 NodeTys, &Ops[0], Ops.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00002011 }
2012
Dale Johannesenace16102009-02-03 19:33:06 +00002013 Chain = DAG.getNode(X86ISD::CALL, dl, NodeTys, &Ops[0], Ops.size());
Evan Cheng347d5f72006-04-28 21:29:37 +00002014 InFlag = Chain.getValue(1);
Evan Chengd90eb7f2006-01-05 00:27:02 +00002015
Chris Lattner2d297092006-05-23 18:50:38 +00002016 // Create the CALLSEQ_END node.
Gordon Henriksen86737662008-01-05 16:56:59 +00002017 unsigned NumBytesForCalleeToPush;
Dan Gohman98ca4f22009-08-05 01:29:28 +00002018 if (IsCalleePop(isVarArg, CallConv))
Gordon Henriksen86737662008-01-05 16:56:59 +00002019 NumBytesForCalleeToPush = NumBytes; // Callee pops everything
Dan Gohman98ca4f22009-08-05 01:29:28 +00002020 else if (!Is64Bit && CallConv != CallingConv::Fast && IsStructRet)
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00002021 // If this is is a call to a struct-return function, the callee
2022 // pops the hidden struct pointer, so we have to push it back.
2023 // This is common for Darwin/X86, Linux & Mingw32 targets.
Gordon Henriksenae636f82008-01-03 16:47:34 +00002024 NumBytesForCalleeToPush = 4;
Gordon Henriksen86737662008-01-05 16:56:59 +00002025 else
Gordon Henriksenae636f82008-01-03 16:47:34 +00002026 NumBytesForCalleeToPush = 0; // Callee pops nothing.
Scott Michelfdc40a02009-02-17 22:15:04 +00002027
Gordon Henriksenae636f82008-01-03 16:47:34 +00002028 // Returns a flag for retval copy to use.
Bill Wendling0f8d9c02007-11-13 00:44:25 +00002029 Chain = DAG.getCALLSEQ_END(Chain,
Chris Lattnere563bbc2008-10-11 22:08:30 +00002030 DAG.getIntPtrConstant(NumBytes, true),
2031 DAG.getIntPtrConstant(NumBytesForCalleeToPush,
2032 true),
Bill Wendling0f8d9c02007-11-13 00:44:25 +00002033 InFlag);
Chris Lattner3085e152007-02-25 08:59:22 +00002034 InFlag = Chain.getValue(1);
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00002035
Chris Lattner3085e152007-02-25 08:59:22 +00002036 // Handle result values, copying them out of physregs into vregs that we
2037 // return.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002038 return LowerCallResult(Chain, InFlag, CallConv, isVarArg,
2039 Ins, dl, DAG, InVals);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002040}
2041
Evan Cheng25ab6902006-09-08 06:48:29 +00002042
2043//===----------------------------------------------------------------------===//
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002044// Fast Calling Convention (tail call) implementation
2045//===----------------------------------------------------------------------===//
2046
2047// Like std call, callee cleans arguments, convention except that ECX is
2048// reserved for storing the tail called function address. Only 2 registers are
2049// free for argument passing (inreg). Tail call optimization is performed
2050// provided:
2051// * tailcallopt is enabled
2052// * caller/callee are fastcc
Arnold Schwaighofera2a4b472008-02-26 10:21:54 +00002053// On X86_64 architecture with GOT-style position independent code only local
2054// (within module) calls are supported at the moment.
Arnold Schwaighofer48abc5c2007-10-12 21:30:57 +00002055// To keep the stack aligned according to platform abi the function
2056// GetAlignedArgumentStackSize ensures that argument delta is always multiples
2057// of stack alignment. (Dynamic linkers need this - darwin's dyld for example)
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002058// If a tail called function callee has more arguments than the caller the
2059// caller needs to make sure that there is room to move the RETADDR to. This is
Arnold Schwaighofer48abc5c2007-10-12 21:30:57 +00002060// achieved by reserving an area the size of the argument delta right after the
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002061// original REtADDR, but before the saved framepointer or the spilled registers
2062// e.g. caller(arg1, arg2) calls callee(arg1, arg2,arg3,arg4)
2063// stack layout:
2064// arg1
2065// arg2
2066// RETADDR
Scott Michelfdc40a02009-02-17 22:15:04 +00002067// [ new RETADDR
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002068// move area ]
2069// (possible EBP)
2070// ESI
2071// EDI
2072// local1 ..
2073
2074/// GetAlignedArgumentStackSize - Make the stack size align e.g 16n + 12 aligned
2075/// for a 16 byte align requirement.
Scott Michelfdc40a02009-02-17 22:15:04 +00002076unsigned X86TargetLowering::GetAlignedArgumentStackSize(unsigned StackSize,
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002077 SelectionDAG& DAG) {
Evan Chenge9ac9e62008-09-07 09:07:23 +00002078 MachineFunction &MF = DAG.getMachineFunction();
2079 const TargetMachine &TM = MF.getTarget();
2080 const TargetFrameInfo &TFI = *TM.getFrameInfo();
2081 unsigned StackAlignment = TFI.getStackAlignment();
Scott Michelfdc40a02009-02-17 22:15:04 +00002082 uint64_t AlignMask = StackAlignment - 1;
Evan Chenge9ac9e62008-09-07 09:07:23 +00002083 int64_t Offset = StackSize;
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00002084 uint64_t SlotSize = TD->getPointerSize();
Evan Chenge9ac9e62008-09-07 09:07:23 +00002085 if ( (Offset & AlignMask) <= (StackAlignment - SlotSize) ) {
2086 // Number smaller than 12 so just add the difference.
2087 Offset += ((StackAlignment - SlotSize) - (Offset & AlignMask));
2088 } else {
2089 // Mask out lower bits, add stackalignment once plus the 12 bytes.
Scott Michelfdc40a02009-02-17 22:15:04 +00002090 Offset = ((~AlignMask) & Offset) + StackAlignment +
Evan Chenge9ac9e62008-09-07 09:07:23 +00002091 (StackAlignment-SlotSize);
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002092 }
Evan Chenge9ac9e62008-09-07 09:07:23 +00002093 return Offset;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002094}
2095
Dan Gohman98ca4f22009-08-05 01:29:28 +00002096/// IsEligibleForTailCallOptimization - Check whether the call is eligible
2097/// for tail call optimization. Targets which want to do tail call
2098/// optimization should implement this function.
2099bool
2100X86TargetLowering::IsEligibleForTailCallOptimization(SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002101 CallingConv::ID CalleeCC,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002102 bool isVarArg,
2103 const SmallVectorImpl<ISD::InputArg> &Ins,
2104 SelectionDAG& DAG) const {
2105 MachineFunction &MF = DAG.getMachineFunction();
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002106 CallingConv::ID CallerCC = MF.getFunction()->getCallingConv();
Dan Gohman98ca4f22009-08-05 01:29:28 +00002107 return CalleeCC == CallingConv::Fast && CallerCC == CalleeCC;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002108}
2109
Dan Gohman3df24e62008-09-03 23:12:08 +00002110FastISel *
2111X86TargetLowering::createFastISel(MachineFunction &mf,
Dan Gohmand57dd5f2008-09-23 21:53:34 +00002112 MachineModuleInfo *mmo,
Devang Patel83489bb2009-01-13 00:35:13 +00002113 DwarfWriter *dw,
Dan Gohman3df24e62008-09-03 23:12:08 +00002114 DenseMap<const Value *, unsigned> &vm,
2115 DenseMap<const BasicBlock *,
Dan Gohman0586d912008-09-10 20:11:02 +00002116 MachineBasicBlock *> &bm,
Dan Gohmandd5b58a2008-10-14 23:54:11 +00002117 DenseMap<const AllocaInst *, int> &am
2118#ifndef NDEBUG
2119 , SmallSet<Instruction*, 8> &cil
2120#endif
2121 ) {
Devang Patel83489bb2009-01-13 00:35:13 +00002122 return X86::createFastISel(mf, mmo, dw, vm, bm, am
Dan Gohmandd5b58a2008-10-14 23:54:11 +00002123#ifndef NDEBUG
2124 , cil
2125#endif
2126 );
Dan Gohmand9f3c482008-08-19 21:32:53 +00002127}
2128
2129
Chris Lattnerfcf1a3d2007-02-28 06:10:12 +00002130//===----------------------------------------------------------------------===//
2131// Other Lowering Hooks
2132//===----------------------------------------------------------------------===//
2133
2134
Dan Gohman475871a2008-07-27 21:46:04 +00002135SDValue X86TargetLowering::getReturnAddressFrameIndex(SelectionDAG &DAG) {
Anton Korobeynikova2780e12007-08-15 17:12:32 +00002136 MachineFunction &MF = DAG.getMachineFunction();
2137 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
2138 int ReturnAddrIndex = FuncInfo->getRAIndex();
2139
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002140 if (ReturnAddrIndex == 0) {
2141 // Set up a frame object for the return address.
Bill Wendling64e87322009-01-16 19:25:27 +00002142 uint64_t SlotSize = TD->getPointerSize();
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00002143 ReturnAddrIndex = MF.getFrameInfo()->CreateFixedObject(SlotSize, -SlotSize);
Anton Korobeynikova2780e12007-08-15 17:12:32 +00002144 FuncInfo->setRAIndex(ReturnAddrIndex);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002145 }
2146
Evan Cheng25ab6902006-09-08 06:48:29 +00002147 return DAG.getFrameIndex(ReturnAddrIndex, getPointerTy());
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002148}
2149
2150
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00002151bool X86::isOffsetSuitableForCodeModel(int64_t Offset, CodeModel::Model M,
2152 bool hasSymbolicDisplacement) {
2153 // Offset should fit into 32 bit immediate field.
2154 if (!isInt32(Offset))
2155 return false;
2156
2157 // If we don't have a symbolic displacement - we don't have any extra
2158 // restrictions.
2159 if (!hasSymbolicDisplacement)
2160 return true;
2161
2162 // FIXME: Some tweaks might be needed for medium code model.
2163 if (M != CodeModel::Small && M != CodeModel::Kernel)
2164 return false;
2165
2166 // For small code model we assume that latest object is 16MB before end of 31
2167 // bits boundary. We may also accept pretty large negative constants knowing
2168 // that all objects are in the positive half of address space.
2169 if (M == CodeModel::Small && Offset < 16*1024*1024)
2170 return true;
2171
2172 // For kernel code model we know that all object resist in the negative half
2173 // of 32bits address space. We may not accept negative offsets, since they may
2174 // be just off and we may accept pretty large positive ones.
2175 if (M == CodeModel::Kernel && Offset > 0)
2176 return true;
2177
2178 return false;
2179}
2180
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002181/// TranslateX86CC - do a one to one translation of a ISD::CondCode to the X86
2182/// specific condition code, returning the condition code and the LHS/RHS of the
2183/// comparison to make.
2184static unsigned TranslateX86CC(ISD::CondCode SetCCOpcode, bool isFP,
2185 SDValue &LHS, SDValue &RHS, SelectionDAG &DAG) {
Evan Chengd9558e02006-01-06 00:43:03 +00002186 if (!isFP) {
Chris Lattnerbfd68a72006-09-13 17:04:54 +00002187 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(RHS)) {
2188 if (SetCCOpcode == ISD::SETGT && RHSC->isAllOnesValue()) {
2189 // X > -1 -> X == 0, jump !sign.
2190 RHS = DAG.getConstant(0, RHS.getValueType());
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002191 return X86::COND_NS;
Chris Lattnerbfd68a72006-09-13 17:04:54 +00002192 } else if (SetCCOpcode == ISD::SETLT && RHSC->isNullValue()) {
2193 // X < 0 -> X == 0, jump on sign.
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002194 return X86::COND_S;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002195 } else if (SetCCOpcode == ISD::SETLT && RHSC->getZExtValue() == 1) {
Dan Gohman5f6913c2007-09-17 14:49:27 +00002196 // X < 1 -> X <= 0
2197 RHS = DAG.getConstant(0, RHS.getValueType());
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002198 return X86::COND_LE;
Chris Lattnerbfd68a72006-09-13 17:04:54 +00002199 }
Chris Lattnerf9570512006-09-13 03:22:10 +00002200 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00002201
Evan Chengd9558e02006-01-06 00:43:03 +00002202 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002203 default: llvm_unreachable("Invalid integer condition!");
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002204 case ISD::SETEQ: return X86::COND_E;
2205 case ISD::SETGT: return X86::COND_G;
2206 case ISD::SETGE: return X86::COND_GE;
2207 case ISD::SETLT: return X86::COND_L;
2208 case ISD::SETLE: return X86::COND_LE;
2209 case ISD::SETNE: return X86::COND_NE;
2210 case ISD::SETULT: return X86::COND_B;
2211 case ISD::SETUGT: return X86::COND_A;
2212 case ISD::SETULE: return X86::COND_BE;
2213 case ISD::SETUGE: return X86::COND_AE;
Evan Chengd9558e02006-01-06 00:43:03 +00002214 }
Chris Lattner4c78e022008-12-23 23:42:27 +00002215 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002216
Chris Lattner4c78e022008-12-23 23:42:27 +00002217 // First determine if it is required or is profitable to flip the operands.
Duncan Sands4047f4a2008-10-24 13:03:10 +00002218
Chris Lattner4c78e022008-12-23 23:42:27 +00002219 // If LHS is a foldable load, but RHS is not, flip the condition.
2220 if ((ISD::isNON_EXTLoad(LHS.getNode()) && LHS.hasOneUse()) &&
2221 !(ISD::isNON_EXTLoad(RHS.getNode()) && RHS.hasOneUse())) {
2222 SetCCOpcode = getSetCCSwappedOperands(SetCCOpcode);
2223 std::swap(LHS, RHS);
Evan Cheng4d46d0a2008-08-28 23:48:31 +00002224 }
2225
Chris Lattner4c78e022008-12-23 23:42:27 +00002226 switch (SetCCOpcode) {
2227 default: break;
2228 case ISD::SETOLT:
2229 case ISD::SETOLE:
2230 case ISD::SETUGT:
2231 case ISD::SETUGE:
2232 std::swap(LHS, RHS);
2233 break;
2234 }
2235
2236 // On a floating point condition, the flags are set as follows:
2237 // ZF PF CF op
2238 // 0 | 0 | 0 | X > Y
2239 // 0 | 0 | 1 | X < Y
2240 // 1 | 0 | 0 | X == Y
2241 // 1 | 1 | 1 | unordered
2242 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002243 default: llvm_unreachable("Condcode should be pre-legalized away");
Chris Lattner4c78e022008-12-23 23:42:27 +00002244 case ISD::SETUEQ:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002245 case ISD::SETEQ: return X86::COND_E;
Chris Lattner4c78e022008-12-23 23:42:27 +00002246 case ISD::SETOLT: // flipped
2247 case ISD::SETOGT:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002248 case ISD::SETGT: return X86::COND_A;
Chris Lattner4c78e022008-12-23 23:42:27 +00002249 case ISD::SETOLE: // flipped
2250 case ISD::SETOGE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002251 case ISD::SETGE: return X86::COND_AE;
Chris Lattner4c78e022008-12-23 23:42:27 +00002252 case ISD::SETUGT: // flipped
2253 case ISD::SETULT:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002254 case ISD::SETLT: return X86::COND_B;
Chris Lattner4c78e022008-12-23 23:42:27 +00002255 case ISD::SETUGE: // flipped
2256 case ISD::SETULE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002257 case ISD::SETLE: return X86::COND_BE;
Chris Lattner4c78e022008-12-23 23:42:27 +00002258 case ISD::SETONE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002259 case ISD::SETNE: return X86::COND_NE;
2260 case ISD::SETUO: return X86::COND_P;
2261 case ISD::SETO: return X86::COND_NP;
Chris Lattner4c78e022008-12-23 23:42:27 +00002262 }
Evan Chengd9558e02006-01-06 00:43:03 +00002263}
2264
Evan Cheng4a460802006-01-11 00:33:36 +00002265/// hasFPCMov - is there a floating point cmov for the specific X86 condition
2266/// code. Current x86 isa includes the following FP cmov instructions:
Evan Chengaaca22c2006-01-10 20:26:56 +00002267/// fcmovb, fcomvbe, fcomve, fcmovu, fcmovae, fcmova, fcmovne, fcmovnu.
Evan Cheng4a460802006-01-11 00:33:36 +00002268static bool hasFPCMov(unsigned X86CC) {
Evan Chengaaca22c2006-01-10 20:26:56 +00002269 switch (X86CC) {
2270 default:
2271 return false;
Chris Lattner7fbe9722006-10-20 17:42:20 +00002272 case X86::COND_B:
2273 case X86::COND_BE:
2274 case X86::COND_E:
2275 case X86::COND_P:
2276 case X86::COND_A:
2277 case X86::COND_AE:
2278 case X86::COND_NE:
2279 case X86::COND_NP:
Evan Chengaaca22c2006-01-10 20:26:56 +00002280 return true;
2281 }
2282}
2283
Nate Begeman9008ca62009-04-27 18:41:29 +00002284/// isUndefOrInRange - Return true if Val is undef or if its value falls within
2285/// the specified range (L, H].
2286static bool isUndefOrInRange(int Val, int Low, int Hi) {
2287 return (Val < 0) || (Val >= Low && Val < Hi);
2288}
2289
2290/// isUndefOrEqual - Val is either less than zero (undef) or equal to the
2291/// specified value.
2292static bool isUndefOrEqual(int Val, int CmpVal) {
2293 if (Val < 0 || Val == CmpVal)
Evan Cheng5ced1d82006-04-06 23:23:56 +00002294 return true;
Nate Begeman9008ca62009-04-27 18:41:29 +00002295 return false;
Evan Chengc5cdff22006-04-07 21:53:05 +00002296}
2297
Nate Begeman9008ca62009-04-27 18:41:29 +00002298/// isPSHUFDMask - Return true if the node specifies a shuffle of elements that
2299/// is suitable for input to PSHUFD or PSHUFW. That is, it doesn't reference
2300/// the second operand.
Owen Andersone50ed302009-08-10 22:56:29 +00002301static bool isPSHUFDMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002302 if (VT == MVT::v4f32 || VT == MVT::v4i32 || VT == MVT::v4i16)
Nate Begeman9008ca62009-04-27 18:41:29 +00002303 return (Mask[0] < 4 && Mask[1] < 4 && Mask[2] < 4 && Mask[3] < 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00002304 if (VT == MVT::v2f64 || VT == MVT::v2i64)
Nate Begeman9008ca62009-04-27 18:41:29 +00002305 return (Mask[0] < 2 && Mask[1] < 2);
2306 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002307}
2308
Nate Begeman9008ca62009-04-27 18:41:29 +00002309bool X86::isPSHUFDMask(ShuffleVectorSDNode *N) {
Eric Christopherfd179292009-08-27 18:07:15 +00002310 SmallVector<int, 8> M;
Nate Begeman9008ca62009-04-27 18:41:29 +00002311 N->getMask(M);
2312 return ::isPSHUFDMask(M, N->getValueType(0));
2313}
Evan Cheng0188ecb2006-03-22 18:59:22 +00002314
Nate Begeman9008ca62009-04-27 18:41:29 +00002315/// isPSHUFHWMask - Return true if the node specifies a shuffle of elements that
2316/// is suitable for input to PSHUFHW.
Owen Andersone50ed302009-08-10 22:56:29 +00002317static bool isPSHUFHWMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002318 if (VT != MVT::v8i16)
Evan Cheng0188ecb2006-03-22 18:59:22 +00002319 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002320
Nate Begeman9008ca62009-04-27 18:41:29 +00002321 // Lower quadword copied in order or undef.
2322 for (int i = 0; i != 4; ++i)
2323 if (Mask[i] >= 0 && Mask[i] != i)
Evan Cheng506d3df2006-03-29 23:07:14 +00002324 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002325
Evan Cheng506d3df2006-03-29 23:07:14 +00002326 // Upper quadword shuffled.
Nate Begeman9008ca62009-04-27 18:41:29 +00002327 for (int i = 4; i != 8; ++i)
2328 if (Mask[i] >= 0 && (Mask[i] < 4 || Mask[i] > 7))
Evan Cheng506d3df2006-03-29 23:07:14 +00002329 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002330
Evan Cheng506d3df2006-03-29 23:07:14 +00002331 return true;
2332}
2333
Nate Begeman9008ca62009-04-27 18:41:29 +00002334bool X86::isPSHUFHWMask(ShuffleVectorSDNode *N) {
Eric Christopherfd179292009-08-27 18:07:15 +00002335 SmallVector<int, 8> M;
Nate Begeman9008ca62009-04-27 18:41:29 +00002336 N->getMask(M);
2337 return ::isPSHUFHWMask(M, N->getValueType(0));
2338}
Evan Cheng506d3df2006-03-29 23:07:14 +00002339
Nate Begeman9008ca62009-04-27 18:41:29 +00002340/// isPSHUFLWMask - Return true if the node specifies a shuffle of elements that
2341/// is suitable for input to PSHUFLW.
Owen Andersone50ed302009-08-10 22:56:29 +00002342static bool isPSHUFLWMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002343 if (VT != MVT::v8i16)
Evan Cheng506d3df2006-03-29 23:07:14 +00002344 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002345
Rafael Espindola15684b22009-04-24 12:40:33 +00002346 // Upper quadword copied in order.
Nate Begeman9008ca62009-04-27 18:41:29 +00002347 for (int i = 4; i != 8; ++i)
2348 if (Mask[i] >= 0 && Mask[i] != i)
Rafael Espindola15684b22009-04-24 12:40:33 +00002349 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002350
Rafael Espindola15684b22009-04-24 12:40:33 +00002351 // Lower quadword shuffled.
Nate Begeman9008ca62009-04-27 18:41:29 +00002352 for (int i = 0; i != 4; ++i)
2353 if (Mask[i] >= 4)
Rafael Espindola15684b22009-04-24 12:40:33 +00002354 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002355
Rafael Espindola15684b22009-04-24 12:40:33 +00002356 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00002357}
2358
Nate Begeman9008ca62009-04-27 18:41:29 +00002359bool X86::isPSHUFLWMask(ShuffleVectorSDNode *N) {
Eric Christopherfd179292009-08-27 18:07:15 +00002360 SmallVector<int, 8> M;
Nate Begeman9008ca62009-04-27 18:41:29 +00002361 N->getMask(M);
2362 return ::isPSHUFLWMask(M, N->getValueType(0));
2363}
2364
Evan Cheng14aed5e2006-03-24 01:18:28 +00002365/// isSHUFPMask - Return true if the specified VECTOR_SHUFFLE operand
2366/// specifies a shuffle of elements that is suitable for input to SHUFP*.
Owen Andersone50ed302009-08-10 22:56:29 +00002367static bool isSHUFPMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002368 int NumElems = VT.getVectorNumElements();
2369 if (NumElems != 2 && NumElems != 4)
2370 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002371
Nate Begeman9008ca62009-04-27 18:41:29 +00002372 int Half = NumElems / 2;
2373 for (int i = 0; i < Half; ++i)
2374 if (!isUndefOrInRange(Mask[i], 0, NumElems))
Evan Cheng39623da2006-04-20 08:58:49 +00002375 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002376 for (int i = Half; i < NumElems; ++i)
2377 if (!isUndefOrInRange(Mask[i], NumElems, NumElems*2))
Evan Cheng39623da2006-04-20 08:58:49 +00002378 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002379
Evan Cheng14aed5e2006-03-24 01:18:28 +00002380 return true;
2381}
2382
Nate Begeman9008ca62009-04-27 18:41:29 +00002383bool X86::isSHUFPMask(ShuffleVectorSDNode *N) {
2384 SmallVector<int, 8> M;
2385 N->getMask(M);
2386 return ::isSHUFPMask(M, N->getValueType(0));
Evan Cheng39623da2006-04-20 08:58:49 +00002387}
2388
Evan Cheng213d2cf2007-05-17 18:45:50 +00002389/// isCommutedSHUFP - Returns true if the shuffle mask is exactly
Evan Cheng39623da2006-04-20 08:58:49 +00002390/// the reverse of what x86 shuffles want. x86 shuffles requires the lower
2391/// half elements to come from vector 1 (which would equal the dest.) and
2392/// the upper half to come from vector 2.
Owen Andersone50ed302009-08-10 22:56:29 +00002393static bool isCommutedSHUFPMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002394 int NumElems = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00002395
2396 if (NumElems != 2 && NumElems != 4)
Nate Begeman9008ca62009-04-27 18:41:29 +00002397 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002398
Nate Begeman9008ca62009-04-27 18:41:29 +00002399 int Half = NumElems / 2;
2400 for (int i = 0; i < Half; ++i)
2401 if (!isUndefOrInRange(Mask[i], NumElems, NumElems*2))
Evan Cheng39623da2006-04-20 08:58:49 +00002402 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002403 for (int i = Half; i < NumElems; ++i)
2404 if (!isUndefOrInRange(Mask[i], 0, NumElems))
Evan Cheng39623da2006-04-20 08:58:49 +00002405 return false;
2406 return true;
2407}
2408
Nate Begeman9008ca62009-04-27 18:41:29 +00002409static bool isCommutedSHUFP(ShuffleVectorSDNode *N) {
2410 SmallVector<int, 8> M;
2411 N->getMask(M);
2412 return isCommutedSHUFPMask(M, N->getValueType(0));
Evan Cheng39623da2006-04-20 08:58:49 +00002413}
2414
Evan Cheng2c0dbd02006-03-24 02:58:06 +00002415/// isMOVHLPSMask - Return true if the specified VECTOR_SHUFFLE operand
2416/// specifies a shuffle of elements that is suitable for input to MOVHLPS.
Nate Begeman9008ca62009-04-27 18:41:29 +00002417bool X86::isMOVHLPSMask(ShuffleVectorSDNode *N) {
2418 if (N->getValueType(0).getVectorNumElements() != 4)
Evan Cheng2c0dbd02006-03-24 02:58:06 +00002419 return false;
2420
Evan Cheng2064a2b2006-03-28 06:50:32 +00002421 // Expect bit0 == 6, bit1 == 7, bit2 == 2, bit3 == 3
Nate Begeman9008ca62009-04-27 18:41:29 +00002422 return isUndefOrEqual(N->getMaskElt(0), 6) &&
2423 isUndefOrEqual(N->getMaskElt(1), 7) &&
2424 isUndefOrEqual(N->getMaskElt(2), 2) &&
2425 isUndefOrEqual(N->getMaskElt(3), 3);
Evan Cheng6e56e2c2006-11-07 22:14:24 +00002426}
2427
Evan Cheng5ced1d82006-04-06 23:23:56 +00002428/// isMOVLPMask - Return true if the specified VECTOR_SHUFFLE operand
2429/// specifies a shuffle of elements that is suitable for input to MOVLP{S|D}.
Nate Begeman9008ca62009-04-27 18:41:29 +00002430bool X86::isMOVLPMask(ShuffleVectorSDNode *N) {
2431 unsigned NumElems = N->getValueType(0).getVectorNumElements();
Evan Cheng5ced1d82006-04-06 23:23:56 +00002432
Evan Cheng5ced1d82006-04-06 23:23:56 +00002433 if (NumElems != 2 && NumElems != 4)
2434 return false;
2435
Evan Chengc5cdff22006-04-07 21:53:05 +00002436 for (unsigned i = 0; i < NumElems/2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00002437 if (!isUndefOrEqual(N->getMaskElt(i), i + NumElems))
Evan Chengc5cdff22006-04-07 21:53:05 +00002438 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002439
Evan Chengc5cdff22006-04-07 21:53:05 +00002440 for (unsigned i = NumElems/2; i < NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00002441 if (!isUndefOrEqual(N->getMaskElt(i), i))
Evan Chengc5cdff22006-04-07 21:53:05 +00002442 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002443
2444 return true;
2445}
2446
2447/// isMOVHPMask - Return true if the specified VECTOR_SHUFFLE operand
Evan Cheng533a0aa2006-04-19 20:35:22 +00002448/// specifies a shuffle of elements that is suitable for input to MOVHP{S|D}
2449/// and MOVLHPS.
Nate Begeman9008ca62009-04-27 18:41:29 +00002450bool X86::isMOVHPMask(ShuffleVectorSDNode *N) {
2451 unsigned NumElems = N->getValueType(0).getVectorNumElements();
Evan Cheng5ced1d82006-04-06 23:23:56 +00002452
Evan Cheng5ced1d82006-04-06 23:23:56 +00002453 if (NumElems != 2 && NumElems != 4)
2454 return false;
2455
Evan Chengc5cdff22006-04-07 21:53:05 +00002456 for (unsigned i = 0; i < NumElems/2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00002457 if (!isUndefOrEqual(N->getMaskElt(i), i))
Evan Chengc5cdff22006-04-07 21:53:05 +00002458 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002459
Nate Begeman9008ca62009-04-27 18:41:29 +00002460 for (unsigned i = 0; i < NumElems/2; ++i)
2461 if (!isUndefOrEqual(N->getMaskElt(i + NumElems/2), i + NumElems))
Evan Chengc5cdff22006-04-07 21:53:05 +00002462 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002463
2464 return true;
2465}
2466
Nate Begeman9008ca62009-04-27 18:41:29 +00002467/// isMOVHLPS_v_undef_Mask - Special case of isMOVHLPSMask for canonical form
2468/// of vector_shuffle v, v, <2, 3, 2, 3>, i.e. vector_shuffle v, undef,
2469/// <2, 3, 2, 3>
2470bool X86::isMOVHLPS_v_undef_Mask(ShuffleVectorSDNode *N) {
2471 unsigned NumElems = N->getValueType(0).getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00002472
Nate Begeman9008ca62009-04-27 18:41:29 +00002473 if (NumElems != 4)
2474 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002475
2476 return isUndefOrEqual(N->getMaskElt(0), 2) &&
Nate Begeman9008ca62009-04-27 18:41:29 +00002477 isUndefOrEqual(N->getMaskElt(1), 3) &&
Eric Christopherfd179292009-08-27 18:07:15 +00002478 isUndefOrEqual(N->getMaskElt(2), 2) &&
Nate Begeman9008ca62009-04-27 18:41:29 +00002479 isUndefOrEqual(N->getMaskElt(3), 3);
2480}
2481
Evan Cheng0038e592006-03-28 00:39:58 +00002482/// isUNPCKLMask - Return true if the specified VECTOR_SHUFFLE operand
2483/// specifies a shuffle of elements that is suitable for input to UNPCKL.
Owen Andersone50ed302009-08-10 22:56:29 +00002484static bool isUNPCKLMask(const SmallVectorImpl<int> &Mask, EVT VT,
Rafael Espindola15684b22009-04-24 12:40:33 +00002485 bool V2IsSplat = false) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002486 int NumElts = VT.getVectorNumElements();
Chris Lattner5a88b832007-02-25 07:10:00 +00002487 if (NumElts != 2 && NumElts != 4 && NumElts != 8 && NumElts != 16)
Evan Cheng0038e592006-03-28 00:39:58 +00002488 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002489
Nate Begeman9008ca62009-04-27 18:41:29 +00002490 for (int i = 0, j = 0; i != NumElts; i += 2, ++j) {
2491 int BitI = Mask[i];
2492 int BitI1 = Mask[i+1];
Evan Chengc5cdff22006-04-07 21:53:05 +00002493 if (!isUndefOrEqual(BitI, j))
2494 return false;
Evan Cheng39623da2006-04-20 08:58:49 +00002495 if (V2IsSplat) {
Mon P Wang7bcaefa2009-02-04 01:16:59 +00002496 if (!isUndefOrEqual(BitI1, NumElts))
Evan Cheng39623da2006-04-20 08:58:49 +00002497 return false;
2498 } else {
Chris Lattner5a88b832007-02-25 07:10:00 +00002499 if (!isUndefOrEqual(BitI1, j + NumElts))
Evan Cheng39623da2006-04-20 08:58:49 +00002500 return false;
2501 }
Evan Cheng0038e592006-03-28 00:39:58 +00002502 }
Evan Cheng0038e592006-03-28 00:39:58 +00002503 return true;
2504}
2505
Nate Begeman9008ca62009-04-27 18:41:29 +00002506bool X86::isUNPCKLMask(ShuffleVectorSDNode *N, bool V2IsSplat) {
2507 SmallVector<int, 8> M;
2508 N->getMask(M);
2509 return ::isUNPCKLMask(M, N->getValueType(0), V2IsSplat);
Evan Cheng39623da2006-04-20 08:58:49 +00002510}
2511
Evan Cheng4fcb9222006-03-28 02:43:26 +00002512/// isUNPCKHMask - Return true if the specified VECTOR_SHUFFLE operand
2513/// specifies a shuffle of elements that is suitable for input to UNPCKH.
Eric Christopherfd179292009-08-27 18:07:15 +00002514static bool isUNPCKHMask(const SmallVectorImpl<int> &Mask, EVT VT,
Rafael Espindola15684b22009-04-24 12:40:33 +00002515 bool V2IsSplat = false) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002516 int NumElts = VT.getVectorNumElements();
Chris Lattner5a88b832007-02-25 07:10:00 +00002517 if (NumElts != 2 && NumElts != 4 && NumElts != 8 && NumElts != 16)
Evan Cheng4fcb9222006-03-28 02:43:26 +00002518 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002519
Nate Begeman9008ca62009-04-27 18:41:29 +00002520 for (int i = 0, j = 0; i != NumElts; i += 2, ++j) {
2521 int BitI = Mask[i];
2522 int BitI1 = Mask[i+1];
Chris Lattner5a88b832007-02-25 07:10:00 +00002523 if (!isUndefOrEqual(BitI, j + NumElts/2))
Evan Chengc5cdff22006-04-07 21:53:05 +00002524 return false;
Evan Cheng39623da2006-04-20 08:58:49 +00002525 if (V2IsSplat) {
Chris Lattner5a88b832007-02-25 07:10:00 +00002526 if (isUndefOrEqual(BitI1, NumElts))
Evan Cheng39623da2006-04-20 08:58:49 +00002527 return false;
2528 } else {
Chris Lattner5a88b832007-02-25 07:10:00 +00002529 if (!isUndefOrEqual(BitI1, j + NumElts/2 + NumElts))
Evan Cheng39623da2006-04-20 08:58:49 +00002530 return false;
2531 }
Evan Cheng4fcb9222006-03-28 02:43:26 +00002532 }
Evan Cheng4fcb9222006-03-28 02:43:26 +00002533 return true;
2534}
2535
Nate Begeman9008ca62009-04-27 18:41:29 +00002536bool X86::isUNPCKHMask(ShuffleVectorSDNode *N, bool V2IsSplat) {
2537 SmallVector<int, 8> M;
2538 N->getMask(M);
2539 return ::isUNPCKHMask(M, N->getValueType(0), V2IsSplat);
Evan Cheng39623da2006-04-20 08:58:49 +00002540}
2541
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00002542/// isUNPCKL_v_undef_Mask - Special case of isUNPCKLMask for canonical form
2543/// of vector_shuffle v, v, <0, 4, 1, 5>, i.e. vector_shuffle v, undef,
2544/// <0, 0, 1, 1>
Owen Andersone50ed302009-08-10 22:56:29 +00002545static bool isUNPCKL_v_undef_Mask(const SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002546 int NumElems = VT.getVectorNumElements();
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00002547 if (NumElems != 2 && NumElems != 4 && NumElems != 8 && NumElems != 16)
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00002548 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002549
Nate Begeman9008ca62009-04-27 18:41:29 +00002550 for (int i = 0, j = 0; i != NumElems; i += 2, ++j) {
2551 int BitI = Mask[i];
2552 int BitI1 = Mask[i+1];
Evan Chengc5cdff22006-04-07 21:53:05 +00002553 if (!isUndefOrEqual(BitI, j))
2554 return false;
2555 if (!isUndefOrEqual(BitI1, j))
2556 return false;
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00002557 }
Rafael Espindola15684b22009-04-24 12:40:33 +00002558 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00002559}
2560
Nate Begeman9008ca62009-04-27 18:41:29 +00002561bool X86::isUNPCKL_v_undef_Mask(ShuffleVectorSDNode *N) {
2562 SmallVector<int, 8> M;
2563 N->getMask(M);
2564 return ::isUNPCKL_v_undef_Mask(M, N->getValueType(0));
2565}
2566
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00002567/// isUNPCKH_v_undef_Mask - Special case of isUNPCKHMask for canonical form
2568/// of vector_shuffle v, v, <2, 6, 3, 7>, i.e. vector_shuffle v, undef,
2569/// <2, 2, 3, 3>
Owen Andersone50ed302009-08-10 22:56:29 +00002570static bool isUNPCKH_v_undef_Mask(const SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002571 int NumElems = VT.getVectorNumElements();
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00002572 if (NumElems != 2 && NumElems != 4 && NumElems != 8 && NumElems != 16)
2573 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002574
Nate Begeman9008ca62009-04-27 18:41:29 +00002575 for (int i = 0, j = NumElems / 2; i != NumElems; i += 2, ++j) {
2576 int BitI = Mask[i];
2577 int BitI1 = Mask[i+1];
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00002578 if (!isUndefOrEqual(BitI, j))
2579 return false;
2580 if (!isUndefOrEqual(BitI1, j))
2581 return false;
2582 }
Rafael Espindola15684b22009-04-24 12:40:33 +00002583 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00002584}
2585
Nate Begeman9008ca62009-04-27 18:41:29 +00002586bool X86::isUNPCKH_v_undef_Mask(ShuffleVectorSDNode *N) {
2587 SmallVector<int, 8> M;
2588 N->getMask(M);
2589 return ::isUNPCKH_v_undef_Mask(M, N->getValueType(0));
2590}
2591
Evan Cheng017dcc62006-04-21 01:05:10 +00002592/// isMOVLMask - Return true if the specified VECTOR_SHUFFLE operand
2593/// specifies a shuffle of elements that is suitable for input to MOVSS,
2594/// MOVSD, and MOVD, i.e. setting the lowest element.
Owen Andersone50ed302009-08-10 22:56:29 +00002595static bool isMOVLMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Eli Friedman10415532009-06-06 06:05:10 +00002596 if (VT.getVectorElementType().getSizeInBits() < 32)
Evan Chengd6d1cbd2006-04-11 00:19:04 +00002597 return false;
Eli Friedman10415532009-06-06 06:05:10 +00002598
2599 int NumElts = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00002600
Nate Begeman9008ca62009-04-27 18:41:29 +00002601 if (!isUndefOrEqual(Mask[0], NumElts))
Evan Chengd6d1cbd2006-04-11 00:19:04 +00002602 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002603
Nate Begeman9008ca62009-04-27 18:41:29 +00002604 for (int i = 1; i < NumElts; ++i)
2605 if (!isUndefOrEqual(Mask[i], i))
Evan Chengd6d1cbd2006-04-11 00:19:04 +00002606 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002607
Evan Chengd6d1cbd2006-04-11 00:19:04 +00002608 return true;
2609}
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00002610
Nate Begeman9008ca62009-04-27 18:41:29 +00002611bool X86::isMOVLMask(ShuffleVectorSDNode *N) {
2612 SmallVector<int, 8> M;
2613 N->getMask(M);
2614 return ::isMOVLMask(M, N->getValueType(0));
Evan Cheng39623da2006-04-20 08:58:49 +00002615}
2616
Evan Cheng017dcc62006-04-21 01:05:10 +00002617/// isCommutedMOVL - Returns true if the shuffle mask is except the reverse
2618/// of what x86 movss want. X86 movs requires the lowest element to be lowest
Evan Cheng39623da2006-04-20 08:58:49 +00002619/// element of vector 2 and the other elements to come from vector 1 in order.
Owen Andersone50ed302009-08-10 22:56:29 +00002620static bool isCommutedMOVLMask(const SmallVectorImpl<int> &Mask, EVT VT,
Nate Begeman9008ca62009-04-27 18:41:29 +00002621 bool V2IsSplat = false, bool V2IsUndef = false) {
2622 int NumOps = VT.getVectorNumElements();
Chris Lattner5a88b832007-02-25 07:10:00 +00002623 if (NumOps != 2 && NumOps != 4 && NumOps != 8 && NumOps != 16)
Evan Cheng39623da2006-04-20 08:58:49 +00002624 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002625
Nate Begeman9008ca62009-04-27 18:41:29 +00002626 if (!isUndefOrEqual(Mask[0], 0))
Evan Cheng39623da2006-04-20 08:58:49 +00002627 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002628
Nate Begeman9008ca62009-04-27 18:41:29 +00002629 for (int i = 1; i < NumOps; ++i)
2630 if (!(isUndefOrEqual(Mask[i], i+NumOps) ||
2631 (V2IsUndef && isUndefOrInRange(Mask[i], NumOps, NumOps*2)) ||
2632 (V2IsSplat && isUndefOrEqual(Mask[i], NumOps))))
Evan Cheng8cf723d2006-09-08 01:50:06 +00002633 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002634
Evan Cheng39623da2006-04-20 08:58:49 +00002635 return true;
2636}
2637
Nate Begeman9008ca62009-04-27 18:41:29 +00002638static bool isCommutedMOVL(ShuffleVectorSDNode *N, bool V2IsSplat = false,
Evan Cheng8cf723d2006-09-08 01:50:06 +00002639 bool V2IsUndef = false) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002640 SmallVector<int, 8> M;
2641 N->getMask(M);
2642 return isCommutedMOVLMask(M, N->getValueType(0), V2IsSplat, V2IsUndef);
Evan Cheng39623da2006-04-20 08:58:49 +00002643}
2644
Evan Chengd9539472006-04-14 21:59:03 +00002645/// isMOVSHDUPMask - Return true if the specified VECTOR_SHUFFLE operand
2646/// specifies a shuffle of elements that is suitable for input to MOVSHDUP.
Nate Begeman9008ca62009-04-27 18:41:29 +00002647bool X86::isMOVSHDUPMask(ShuffleVectorSDNode *N) {
2648 if (N->getValueType(0).getVectorNumElements() != 4)
Evan Chengd9539472006-04-14 21:59:03 +00002649 return false;
2650
2651 // Expect 1, 1, 3, 3
Rafael Espindola15684b22009-04-24 12:40:33 +00002652 for (unsigned i = 0; i < 2; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002653 int Elt = N->getMaskElt(i);
2654 if (Elt >= 0 && Elt != 1)
2655 return false;
Rafael Espindola15684b22009-04-24 12:40:33 +00002656 }
Evan Cheng57ebe9f2006-04-15 05:37:34 +00002657
2658 bool HasHi = false;
Evan Chengd9539472006-04-14 21:59:03 +00002659 for (unsigned i = 2; i < 4; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002660 int Elt = N->getMaskElt(i);
2661 if (Elt >= 0 && Elt != 3)
2662 return false;
2663 if (Elt == 3)
2664 HasHi = true;
Evan Chengd9539472006-04-14 21:59:03 +00002665 }
Evan Cheng57ebe9f2006-04-15 05:37:34 +00002666 // Don't use movshdup if it can be done with a shufps.
Nate Begeman9008ca62009-04-27 18:41:29 +00002667 // FIXME: verify that matching u, u, 3, 3 is what we want.
Evan Cheng57ebe9f2006-04-15 05:37:34 +00002668 return HasHi;
Evan Chengd9539472006-04-14 21:59:03 +00002669}
2670
2671/// isMOVSLDUPMask - Return true if the specified VECTOR_SHUFFLE operand
2672/// specifies a shuffle of elements that is suitable for input to MOVSLDUP.
Nate Begeman9008ca62009-04-27 18:41:29 +00002673bool X86::isMOVSLDUPMask(ShuffleVectorSDNode *N) {
2674 if (N->getValueType(0).getVectorNumElements() != 4)
Evan Chengd9539472006-04-14 21:59:03 +00002675 return false;
2676
2677 // Expect 0, 0, 2, 2
Nate Begeman9008ca62009-04-27 18:41:29 +00002678 for (unsigned i = 0; i < 2; ++i)
2679 if (N->getMaskElt(i) > 0)
2680 return false;
Evan Cheng57ebe9f2006-04-15 05:37:34 +00002681
2682 bool HasHi = false;
Evan Chengd9539472006-04-14 21:59:03 +00002683 for (unsigned i = 2; i < 4; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002684 int Elt = N->getMaskElt(i);
2685 if (Elt >= 0 && Elt != 2)
2686 return false;
2687 if (Elt == 2)
2688 HasHi = true;
Evan Chengd9539472006-04-14 21:59:03 +00002689 }
Nate Begeman9008ca62009-04-27 18:41:29 +00002690 // Don't use movsldup if it can be done with a shufps.
Evan Cheng57ebe9f2006-04-15 05:37:34 +00002691 return HasHi;
Evan Chengd9539472006-04-14 21:59:03 +00002692}
2693
Evan Cheng0b457f02008-09-25 20:50:48 +00002694/// isMOVDDUPMask - Return true if the specified VECTOR_SHUFFLE operand
2695/// specifies a shuffle of elements that is suitable for input to MOVDDUP.
Nate Begeman9008ca62009-04-27 18:41:29 +00002696bool X86::isMOVDDUPMask(ShuffleVectorSDNode *N) {
2697 int e = N->getValueType(0).getVectorNumElements() / 2;
Eric Christopherfd179292009-08-27 18:07:15 +00002698
Nate Begeman9008ca62009-04-27 18:41:29 +00002699 for (int i = 0; i < e; ++i)
2700 if (!isUndefOrEqual(N->getMaskElt(i), i))
Evan Cheng0b457f02008-09-25 20:50:48 +00002701 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002702 for (int i = 0; i < e; ++i)
2703 if (!isUndefOrEqual(N->getMaskElt(e+i), i))
Evan Cheng0b457f02008-09-25 20:50:48 +00002704 return false;
2705 return true;
2706}
2707
Evan Cheng63d33002006-03-22 08:01:21 +00002708/// getShuffleSHUFImmediate - Return the appropriate immediate to shuffle
2709/// the specified isShuffleMask VECTOR_SHUFFLE mask with PSHUF* and SHUFP*
2710/// instructions.
2711unsigned X86::getShuffleSHUFImmediate(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002712 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
2713 int NumOperands = SVOp->getValueType(0).getVectorNumElements();
2714
Evan Chengb9df0ca2006-03-22 02:53:00 +00002715 unsigned Shift = (NumOperands == 4) ? 2 : 1;
2716 unsigned Mask = 0;
Nate Begeman9008ca62009-04-27 18:41:29 +00002717 for (int i = 0; i < NumOperands; ++i) {
2718 int Val = SVOp->getMaskElt(NumOperands-i-1);
2719 if (Val < 0) Val = 0;
Evan Cheng14aed5e2006-03-24 01:18:28 +00002720 if (Val >= NumOperands) Val -= NumOperands;
Evan Cheng63d33002006-03-22 08:01:21 +00002721 Mask |= Val;
Evan Cheng36b27f32006-03-28 23:41:33 +00002722 if (i != NumOperands - 1)
2723 Mask <<= Shift;
2724 }
Evan Cheng63d33002006-03-22 08:01:21 +00002725 return Mask;
2726}
2727
Evan Cheng506d3df2006-03-29 23:07:14 +00002728/// getShufflePSHUFHWImmediate - Return the appropriate immediate to shuffle
2729/// the specified isShuffleMask VECTOR_SHUFFLE mask with PSHUFHW
2730/// instructions.
2731unsigned X86::getShufflePSHUFHWImmediate(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002732 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
Evan Cheng506d3df2006-03-29 23:07:14 +00002733 unsigned Mask = 0;
2734 // 8 nodes, but we only care about the last 4.
2735 for (unsigned i = 7; i >= 4; --i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002736 int Val = SVOp->getMaskElt(i);
2737 if (Val >= 0)
Mon P Wang7bcaefa2009-02-04 01:16:59 +00002738 Mask |= (Val - 4);
Evan Cheng506d3df2006-03-29 23:07:14 +00002739 if (i != 4)
2740 Mask <<= 2;
2741 }
Evan Cheng506d3df2006-03-29 23:07:14 +00002742 return Mask;
2743}
2744
2745/// getShufflePSHUFLWImmediate - Return the appropriate immediate to shuffle
2746/// the specified isShuffleMask VECTOR_SHUFFLE mask with PSHUFLW
2747/// instructions.
2748unsigned X86::getShufflePSHUFLWImmediate(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002749 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
Evan Cheng506d3df2006-03-29 23:07:14 +00002750 unsigned Mask = 0;
2751 // 8 nodes, but we only care about the first 4.
2752 for (int i = 3; i >= 0; --i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002753 int Val = SVOp->getMaskElt(i);
2754 if (Val >= 0)
2755 Mask |= Val;
Evan Cheng506d3df2006-03-29 23:07:14 +00002756 if (i != 0)
2757 Mask <<= 2;
2758 }
Evan Cheng506d3df2006-03-29 23:07:14 +00002759 return Mask;
2760}
2761
Evan Cheng37b73872009-07-30 08:33:02 +00002762/// isZeroNode - Returns true if Elt is a constant zero or a floating point
2763/// constant +0.0.
2764bool X86::isZeroNode(SDValue Elt) {
2765 return ((isa<ConstantSDNode>(Elt) &&
2766 cast<ConstantSDNode>(Elt)->getZExtValue() == 0) ||
2767 (isa<ConstantFPSDNode>(Elt) &&
2768 cast<ConstantFPSDNode>(Elt)->getValueAPF().isPosZero()));
2769}
2770
Nate Begeman9008ca62009-04-27 18:41:29 +00002771/// CommuteVectorShuffle - Swap vector_shuffle operands as well as values in
2772/// their permute mask.
2773static SDValue CommuteVectorShuffle(ShuffleVectorSDNode *SVOp,
2774 SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00002775 EVT VT = SVOp->getValueType(0);
Nate Begeman5a5ca152009-04-29 05:20:52 +00002776 unsigned NumElems = VT.getVectorNumElements();
Nate Begeman9008ca62009-04-27 18:41:29 +00002777 SmallVector<int, 8> MaskVec;
Eric Christopherfd179292009-08-27 18:07:15 +00002778
Nate Begeman5a5ca152009-04-29 05:20:52 +00002779 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002780 int idx = SVOp->getMaskElt(i);
2781 if (idx < 0)
2782 MaskVec.push_back(idx);
Nate Begeman5a5ca152009-04-29 05:20:52 +00002783 else if (idx < (int)NumElems)
Nate Begeman9008ca62009-04-27 18:41:29 +00002784 MaskVec.push_back(idx + NumElems);
Evan Cheng5ced1d82006-04-06 23:23:56 +00002785 else
Nate Begeman9008ca62009-04-27 18:41:29 +00002786 MaskVec.push_back(idx - NumElems);
Evan Cheng5ced1d82006-04-06 23:23:56 +00002787 }
Nate Begeman9008ca62009-04-27 18:41:29 +00002788 return DAG.getVectorShuffle(VT, SVOp->getDebugLoc(), SVOp->getOperand(1),
2789 SVOp->getOperand(0), &MaskVec[0]);
Evan Cheng5ced1d82006-04-06 23:23:56 +00002790}
2791
Evan Cheng779ccea2007-12-07 21:30:01 +00002792/// CommuteVectorShuffleMask - Change values in a shuffle permute mask assuming
2793/// the two vector operands have swapped position.
Owen Andersone50ed302009-08-10 22:56:29 +00002794static void CommuteVectorShuffleMask(SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman5a5ca152009-04-29 05:20:52 +00002795 unsigned NumElems = VT.getVectorNumElements();
2796 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002797 int idx = Mask[i];
2798 if (idx < 0)
Evan Cheng8a86c3f2007-12-07 08:07:39 +00002799 continue;
Nate Begeman5a5ca152009-04-29 05:20:52 +00002800 else if (idx < (int)NumElems)
Nate Begeman9008ca62009-04-27 18:41:29 +00002801 Mask[i] = idx + NumElems;
Evan Cheng8a86c3f2007-12-07 08:07:39 +00002802 else
Nate Begeman9008ca62009-04-27 18:41:29 +00002803 Mask[i] = idx - NumElems;
Evan Cheng8a86c3f2007-12-07 08:07:39 +00002804 }
Evan Cheng8a86c3f2007-12-07 08:07:39 +00002805}
2806
Evan Cheng533a0aa2006-04-19 20:35:22 +00002807/// ShouldXformToMOVHLPS - Return true if the node should be transformed to
2808/// match movhlps. The lower half elements should come from upper half of
2809/// V1 (and in order), and the upper half elements should come from the upper
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00002810/// half of V2 (and in order).
Nate Begeman9008ca62009-04-27 18:41:29 +00002811static bool ShouldXformToMOVHLPS(ShuffleVectorSDNode *Op) {
2812 if (Op->getValueType(0).getVectorNumElements() != 4)
Evan Cheng533a0aa2006-04-19 20:35:22 +00002813 return false;
2814 for (unsigned i = 0, e = 2; i != e; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00002815 if (!isUndefOrEqual(Op->getMaskElt(i), i+2))
Evan Cheng533a0aa2006-04-19 20:35:22 +00002816 return false;
2817 for (unsigned i = 2; i != 4; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00002818 if (!isUndefOrEqual(Op->getMaskElt(i), i+4))
Evan Cheng533a0aa2006-04-19 20:35:22 +00002819 return false;
2820 return true;
2821}
2822
Evan Cheng5ced1d82006-04-06 23:23:56 +00002823/// isScalarLoadToVector - Returns true if the node is a scalar load that
Evan Cheng7e2ff772008-05-08 00:57:18 +00002824/// is promoted to a vector. It also returns the LoadSDNode by reference if
2825/// required.
2826static bool isScalarLoadToVector(SDNode *N, LoadSDNode **LD = NULL) {
Evan Cheng0b457f02008-09-25 20:50:48 +00002827 if (N->getOpcode() != ISD::SCALAR_TO_VECTOR)
2828 return false;
2829 N = N->getOperand(0).getNode();
2830 if (!ISD::isNON_EXTLoad(N))
2831 return false;
2832 if (LD)
2833 *LD = cast<LoadSDNode>(N);
2834 return true;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002835}
2836
Evan Cheng533a0aa2006-04-19 20:35:22 +00002837/// ShouldXformToMOVLP{S|D} - Return true if the node should be transformed to
2838/// match movlp{s|d}. The lower half elements should come from lower half of
2839/// V1 (and in order), and the upper half elements should come from the upper
2840/// half of V2 (and in order). And since V1 will become the source of the
2841/// MOVLP, it must be either a vector load or a scalar load to vector.
Nate Begeman9008ca62009-04-27 18:41:29 +00002842static bool ShouldXformToMOVLP(SDNode *V1, SDNode *V2,
2843 ShuffleVectorSDNode *Op) {
Evan Cheng466685d2006-10-09 20:57:25 +00002844 if (!ISD::isNON_EXTLoad(V1) && !isScalarLoadToVector(V1))
Evan Cheng533a0aa2006-04-19 20:35:22 +00002845 return false;
Evan Cheng23425f52006-10-09 21:39:25 +00002846 // Is V2 is a vector load, don't do this transformation. We will try to use
2847 // load folding shufps op.
2848 if (ISD::isNON_EXTLoad(V2))
2849 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002850
Nate Begeman5a5ca152009-04-29 05:20:52 +00002851 unsigned NumElems = Op->getValueType(0).getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00002852
Evan Cheng533a0aa2006-04-19 20:35:22 +00002853 if (NumElems != 2 && NumElems != 4)
2854 return false;
Nate Begeman5a5ca152009-04-29 05:20:52 +00002855 for (unsigned i = 0, e = NumElems/2; i != e; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00002856 if (!isUndefOrEqual(Op->getMaskElt(i), i))
Evan Cheng533a0aa2006-04-19 20:35:22 +00002857 return false;
Nate Begeman5a5ca152009-04-29 05:20:52 +00002858 for (unsigned i = NumElems/2; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00002859 if (!isUndefOrEqual(Op->getMaskElt(i), i+NumElems))
Evan Cheng533a0aa2006-04-19 20:35:22 +00002860 return false;
2861 return true;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002862}
2863
Evan Cheng39623da2006-04-20 08:58:49 +00002864/// isSplatVector - Returns true if N is a BUILD_VECTOR node whose elements are
2865/// all the same.
2866static bool isSplatVector(SDNode *N) {
2867 if (N->getOpcode() != ISD::BUILD_VECTOR)
2868 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002869
Dan Gohman475871a2008-07-27 21:46:04 +00002870 SDValue SplatValue = N->getOperand(0);
Evan Cheng39623da2006-04-20 08:58:49 +00002871 for (unsigned i = 1, e = N->getNumOperands(); i != e; ++i)
2872 if (N->getOperand(i) != SplatValue)
Evan Cheng5ced1d82006-04-06 23:23:56 +00002873 return false;
2874 return true;
2875}
2876
Evan Cheng213d2cf2007-05-17 18:45:50 +00002877/// isZeroShuffle - Returns true if N is a VECTOR_SHUFFLE that can be resolved
Eric Christopherfd179292009-08-27 18:07:15 +00002878/// to an zero vector.
Nate Begeman5a5ca152009-04-29 05:20:52 +00002879/// FIXME: move to dag combiner / method on ShuffleVectorSDNode
Nate Begeman9008ca62009-04-27 18:41:29 +00002880static bool isZeroShuffle(ShuffleVectorSDNode *N) {
Dan Gohman475871a2008-07-27 21:46:04 +00002881 SDValue V1 = N->getOperand(0);
2882 SDValue V2 = N->getOperand(1);
Nate Begeman5a5ca152009-04-29 05:20:52 +00002883 unsigned NumElems = N->getValueType(0).getVectorNumElements();
2884 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002885 int Idx = N->getMaskElt(i);
Nate Begeman5a5ca152009-04-29 05:20:52 +00002886 if (Idx >= (int)NumElems) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002887 unsigned Opc = V2.getOpcode();
Rafael Espindola15684b22009-04-24 12:40:33 +00002888 if (Opc == ISD::UNDEF || ISD::isBuildVectorAllZeros(V2.getNode()))
2889 continue;
Evan Cheng37b73872009-07-30 08:33:02 +00002890 if (Opc != ISD::BUILD_VECTOR ||
2891 !X86::isZeroNode(V2.getOperand(Idx-NumElems)))
Nate Begeman9008ca62009-04-27 18:41:29 +00002892 return false;
2893 } else if (Idx >= 0) {
2894 unsigned Opc = V1.getOpcode();
2895 if (Opc == ISD::UNDEF || ISD::isBuildVectorAllZeros(V1.getNode()))
2896 continue;
Evan Cheng37b73872009-07-30 08:33:02 +00002897 if (Opc != ISD::BUILD_VECTOR ||
2898 !X86::isZeroNode(V1.getOperand(Idx)))
Chris Lattner8a594482007-11-25 00:24:49 +00002899 return false;
Evan Cheng213d2cf2007-05-17 18:45:50 +00002900 }
2901 }
2902 return true;
2903}
2904
2905/// getZeroVector - Returns a vector of specified type with all zero elements.
2906///
Owen Andersone50ed302009-08-10 22:56:29 +00002907static SDValue getZeroVector(EVT VT, bool HasSSE2, SelectionDAG &DAG,
Dale Johannesenace16102009-02-03 19:33:06 +00002908 DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00002909 assert(VT.isVector() && "Expected a vector type");
Scott Michelfdc40a02009-02-17 22:15:04 +00002910
Chris Lattner8a594482007-11-25 00:24:49 +00002911 // Always build zero vectors as <4 x i32> or <2 x i32> bitcasted to their dest
2912 // type. This ensures they get CSE'd.
Dan Gohman475871a2008-07-27 21:46:04 +00002913 SDValue Vec;
Duncan Sands83ec4b62008-06-06 12:08:01 +00002914 if (VT.getSizeInBits() == 64) { // MMX
Owen Anderson825b72b2009-08-11 20:47:22 +00002915 SDValue Cst = DAG.getTargetConstant(0, MVT::i32);
2916 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v2i32, Cst, Cst);
Evan Chengf0df0312008-05-15 08:39:06 +00002917 } else if (HasSSE2) { // SSE2
Owen Anderson825b72b2009-08-11 20:47:22 +00002918 SDValue Cst = DAG.getTargetConstant(0, MVT::i32);
2919 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst);
Evan Chengf0df0312008-05-15 08:39:06 +00002920 } else { // SSE1
Owen Anderson825b72b2009-08-11 20:47:22 +00002921 SDValue Cst = DAG.getTargetConstantFP(+0.0, MVT::f32);
2922 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4f32, Cst, Cst, Cst, Cst);
Evan Chengf0df0312008-05-15 08:39:06 +00002923 }
Dale Johannesenace16102009-02-03 19:33:06 +00002924 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Vec);
Evan Cheng213d2cf2007-05-17 18:45:50 +00002925}
2926
Chris Lattner8a594482007-11-25 00:24:49 +00002927/// getOnesVector - Returns a vector of specified type with all bits set.
2928///
Owen Andersone50ed302009-08-10 22:56:29 +00002929static SDValue getOnesVector(EVT VT, SelectionDAG &DAG, DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00002930 assert(VT.isVector() && "Expected a vector type");
Scott Michelfdc40a02009-02-17 22:15:04 +00002931
Chris Lattner8a594482007-11-25 00:24:49 +00002932 // Always build ones vectors as <4 x i32> or <2 x i32> bitcasted to their dest
2933 // type. This ensures they get CSE'd.
Owen Anderson825b72b2009-08-11 20:47:22 +00002934 SDValue Cst = DAG.getTargetConstant(~0U, MVT::i32);
Dan Gohman475871a2008-07-27 21:46:04 +00002935 SDValue Vec;
Duncan Sands83ec4b62008-06-06 12:08:01 +00002936 if (VT.getSizeInBits() == 64) // MMX
Owen Anderson825b72b2009-08-11 20:47:22 +00002937 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v2i32, Cst, Cst);
Chris Lattner8a594482007-11-25 00:24:49 +00002938 else // SSE
Owen Anderson825b72b2009-08-11 20:47:22 +00002939 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst);
Dale Johannesenace16102009-02-03 19:33:06 +00002940 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Vec);
Chris Lattner8a594482007-11-25 00:24:49 +00002941}
2942
2943
Evan Cheng39623da2006-04-20 08:58:49 +00002944/// NormalizeMask - V2 is a splat, modify the mask (if needed) so all elements
2945/// that point to V2 points to its first element.
Nate Begeman9008ca62009-04-27 18:41:29 +00002946static SDValue NormalizeMask(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00002947 EVT VT = SVOp->getValueType(0);
Nate Begeman5a5ca152009-04-29 05:20:52 +00002948 unsigned NumElems = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00002949
Evan Cheng39623da2006-04-20 08:58:49 +00002950 bool Changed = false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002951 SmallVector<int, 8> MaskVec;
2952 SVOp->getMask(MaskVec);
Eric Christopherfd179292009-08-27 18:07:15 +00002953
Nate Begeman5a5ca152009-04-29 05:20:52 +00002954 for (unsigned i = 0; i != NumElems; ++i) {
2955 if (MaskVec[i] > (int)NumElems) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002956 MaskVec[i] = NumElems;
2957 Changed = true;
Evan Cheng39623da2006-04-20 08:58:49 +00002958 }
Evan Cheng39623da2006-04-20 08:58:49 +00002959 }
Evan Cheng39623da2006-04-20 08:58:49 +00002960 if (Changed)
Nate Begeman9008ca62009-04-27 18:41:29 +00002961 return DAG.getVectorShuffle(VT, SVOp->getDebugLoc(), SVOp->getOperand(0),
2962 SVOp->getOperand(1), &MaskVec[0]);
2963 return SDValue(SVOp, 0);
Evan Cheng39623da2006-04-20 08:58:49 +00002964}
2965
Evan Cheng017dcc62006-04-21 01:05:10 +00002966/// getMOVLMask - Returns a vector_shuffle mask for an movs{s|d}, movd
2967/// operation of specified width.
Owen Andersone50ed302009-08-10 22:56:29 +00002968static SDValue getMOVL(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00002969 SDValue V2) {
2970 unsigned NumElems = VT.getVectorNumElements();
2971 SmallVector<int, 8> Mask;
2972 Mask.push_back(NumElems);
Evan Cheng39623da2006-04-20 08:58:49 +00002973 for (unsigned i = 1; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00002974 Mask.push_back(i);
2975 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Evan Cheng39623da2006-04-20 08:58:49 +00002976}
2977
Nate Begeman9008ca62009-04-27 18:41:29 +00002978/// getUnpackl - Returns a vector_shuffle node for an unpackl operation.
Owen Andersone50ed302009-08-10 22:56:29 +00002979static SDValue getUnpackl(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00002980 SDValue V2) {
2981 unsigned NumElems = VT.getVectorNumElements();
2982 SmallVector<int, 8> Mask;
Evan Chengc575ca22006-04-17 20:43:08 +00002983 for (unsigned i = 0, e = NumElems/2; i != e; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002984 Mask.push_back(i);
2985 Mask.push_back(i + NumElems);
Evan Chengc575ca22006-04-17 20:43:08 +00002986 }
Nate Begeman9008ca62009-04-27 18:41:29 +00002987 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Evan Chengc575ca22006-04-17 20:43:08 +00002988}
2989
Nate Begeman9008ca62009-04-27 18:41:29 +00002990/// getUnpackhMask - Returns a vector_shuffle node for an unpackh operation.
Owen Andersone50ed302009-08-10 22:56:29 +00002991static SDValue getUnpackh(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00002992 SDValue V2) {
2993 unsigned NumElems = VT.getVectorNumElements();
Evan Cheng39623da2006-04-20 08:58:49 +00002994 unsigned Half = NumElems/2;
Nate Begeman9008ca62009-04-27 18:41:29 +00002995 SmallVector<int, 8> Mask;
Evan Cheng39623da2006-04-20 08:58:49 +00002996 for (unsigned i = 0; i != Half; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002997 Mask.push_back(i + Half);
2998 Mask.push_back(i + NumElems + Half);
Evan Cheng39623da2006-04-20 08:58:49 +00002999 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003000 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Chris Lattner62098042008-03-09 01:05:04 +00003001}
3002
Evan Cheng0c0f83f2008-04-05 00:30:36 +00003003/// PromoteSplat - Promote a splat of v4f32, v8i16 or v16i8 to v4i32.
Eric Christopherfd179292009-08-27 18:07:15 +00003004static SDValue PromoteSplat(ShuffleVectorSDNode *SV, SelectionDAG &DAG,
Nate Begeman9008ca62009-04-27 18:41:29 +00003005 bool HasSSE2) {
3006 if (SV->getValueType(0).getVectorNumElements() <= 4)
3007 return SDValue(SV, 0);
Eric Christopherfd179292009-08-27 18:07:15 +00003008
Owen Anderson825b72b2009-08-11 20:47:22 +00003009 EVT PVT = MVT::v4f32;
Owen Andersone50ed302009-08-10 22:56:29 +00003010 EVT VT = SV->getValueType(0);
Nate Begeman9008ca62009-04-27 18:41:29 +00003011 DebugLoc dl = SV->getDebugLoc();
3012 SDValue V1 = SV->getOperand(0);
3013 int NumElems = VT.getVectorNumElements();
3014 int EltNo = SV->getSplatIndex();
Rafael Espindola15684b22009-04-24 12:40:33 +00003015
Nate Begeman9008ca62009-04-27 18:41:29 +00003016 // unpack elements to the correct location
3017 while (NumElems > 4) {
3018 if (EltNo < NumElems/2) {
3019 V1 = getUnpackl(DAG, dl, VT, V1, V1);
3020 } else {
3021 V1 = getUnpackh(DAG, dl, VT, V1, V1);
3022 EltNo -= NumElems/2;
3023 }
3024 NumElems >>= 1;
3025 }
Eric Christopherfd179292009-08-27 18:07:15 +00003026
Nate Begeman9008ca62009-04-27 18:41:29 +00003027 // Perform the splat.
3028 int SplatMask[4] = { EltNo, EltNo, EltNo, EltNo };
Dale Johannesenace16102009-02-03 19:33:06 +00003029 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, PVT, V1);
Nate Begeman9008ca62009-04-27 18:41:29 +00003030 V1 = DAG.getVectorShuffle(PVT, dl, V1, DAG.getUNDEF(PVT), &SplatMask[0]);
3031 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, V1);
Evan Chengc575ca22006-04-17 20:43:08 +00003032}
3033
Evan Chengba05f722006-04-21 23:03:30 +00003034/// getShuffleVectorZeroOrUndef - Return a vector_shuffle of the specified
Chris Lattner8a594482007-11-25 00:24:49 +00003035/// vector of zero or undef vector. This produces a shuffle where the low
3036/// element of V2 is swizzled into the zero/undef vector, landing at element
3037/// Idx. This produces a shuffle mask like 4,1,2,3 (idx=0) or 0,1,2,4 (idx=3).
Dan Gohman475871a2008-07-27 21:46:04 +00003038static SDValue getShuffleVectorZeroOrUndef(SDValue V2, unsigned Idx,
Evan Chengf0df0312008-05-15 08:39:06 +00003039 bool isZero, bool HasSSE2,
3040 SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00003041 EVT VT = V2.getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00003042 SDValue V1 = isZero
Nate Begeman9008ca62009-04-27 18:41:29 +00003043 ? getZeroVector(VT, HasSSE2, DAG, V2.getDebugLoc()) : DAG.getUNDEF(VT);
3044 unsigned NumElems = VT.getVectorNumElements();
3045 SmallVector<int, 16> MaskVec;
Chris Lattner8a594482007-11-25 00:24:49 +00003046 for (unsigned i = 0; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003047 // If this is the insertion idx, put the low elt of V2 here.
3048 MaskVec.push_back(i == Idx ? NumElems : i);
3049 return DAG.getVectorShuffle(VT, V2.getDebugLoc(), V1, V2, &MaskVec[0]);
Evan Cheng017dcc62006-04-21 01:05:10 +00003050}
3051
Evan Chengf26ffe92008-05-29 08:22:04 +00003052/// getNumOfConsecutiveZeros - Return the number of elements in a result of
3053/// a shuffle that is zero.
3054static
Nate Begeman9008ca62009-04-27 18:41:29 +00003055unsigned getNumOfConsecutiveZeros(ShuffleVectorSDNode *SVOp, int NumElems,
3056 bool Low, SelectionDAG &DAG) {
Evan Chengf26ffe92008-05-29 08:22:04 +00003057 unsigned NumZeros = 0;
Nate Begeman9008ca62009-04-27 18:41:29 +00003058 for (int i = 0; i < NumElems; ++i) {
Evan Chengab262272008-06-25 20:52:59 +00003059 unsigned Index = Low ? i : NumElems-i-1;
Nate Begeman9008ca62009-04-27 18:41:29 +00003060 int Idx = SVOp->getMaskElt(Index);
3061 if (Idx < 0) {
Evan Chengf26ffe92008-05-29 08:22:04 +00003062 ++NumZeros;
3063 continue;
3064 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003065 SDValue Elt = DAG.getShuffleScalarElt(SVOp, Index);
Evan Cheng37b73872009-07-30 08:33:02 +00003066 if (Elt.getNode() && X86::isZeroNode(Elt))
Evan Chengf26ffe92008-05-29 08:22:04 +00003067 ++NumZeros;
3068 else
3069 break;
3070 }
3071 return NumZeros;
3072}
3073
3074/// isVectorShift - Returns true if the shuffle can be implemented as a
3075/// logical left or right shift of a vector.
Nate Begeman9008ca62009-04-27 18:41:29 +00003076/// FIXME: split into pslldqi, psrldqi, palignr variants.
3077static bool isVectorShift(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG,
Dan Gohman475871a2008-07-27 21:46:04 +00003078 bool &isLeft, SDValue &ShVal, unsigned &ShAmt) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003079 int NumElems = SVOp->getValueType(0).getVectorNumElements();
Evan Chengf26ffe92008-05-29 08:22:04 +00003080
3081 isLeft = true;
Nate Begeman9008ca62009-04-27 18:41:29 +00003082 unsigned NumZeros = getNumOfConsecutiveZeros(SVOp, NumElems, true, DAG);
Evan Chengf26ffe92008-05-29 08:22:04 +00003083 if (!NumZeros) {
3084 isLeft = false;
Nate Begeman9008ca62009-04-27 18:41:29 +00003085 NumZeros = getNumOfConsecutiveZeros(SVOp, NumElems, false, DAG);
Evan Chengf26ffe92008-05-29 08:22:04 +00003086 if (!NumZeros)
3087 return false;
3088 }
Evan Chengf26ffe92008-05-29 08:22:04 +00003089 bool SeenV1 = false;
3090 bool SeenV2 = false;
Nate Begeman9008ca62009-04-27 18:41:29 +00003091 for (int i = NumZeros; i < NumElems; ++i) {
3092 int Val = isLeft ? (i - NumZeros) : i;
3093 int Idx = SVOp->getMaskElt(isLeft ? i : (i - NumZeros));
3094 if (Idx < 0)
Evan Chengf26ffe92008-05-29 08:22:04 +00003095 continue;
Nate Begeman9008ca62009-04-27 18:41:29 +00003096 if (Idx < NumElems)
Evan Chengf26ffe92008-05-29 08:22:04 +00003097 SeenV1 = true;
3098 else {
Nate Begeman9008ca62009-04-27 18:41:29 +00003099 Idx -= NumElems;
Evan Chengf26ffe92008-05-29 08:22:04 +00003100 SeenV2 = true;
3101 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003102 if (Idx != Val)
Evan Chengf26ffe92008-05-29 08:22:04 +00003103 return false;
3104 }
3105 if (SeenV1 && SeenV2)
3106 return false;
3107
Nate Begeman9008ca62009-04-27 18:41:29 +00003108 ShVal = SeenV1 ? SVOp->getOperand(0) : SVOp->getOperand(1);
Evan Chengf26ffe92008-05-29 08:22:04 +00003109 ShAmt = NumZeros;
3110 return true;
3111}
3112
3113
Evan Chengc78d3b42006-04-24 18:01:45 +00003114/// LowerBuildVectorv16i8 - Custom lower build_vector of v16i8.
3115///
Dan Gohman475871a2008-07-27 21:46:04 +00003116static SDValue LowerBuildVectorv16i8(SDValue Op, unsigned NonZeros,
Evan Chengc78d3b42006-04-24 18:01:45 +00003117 unsigned NumNonZero, unsigned NumZero,
Evan Cheng25ab6902006-09-08 06:48:29 +00003118 SelectionDAG &DAG, TargetLowering &TLI) {
Evan Chengc78d3b42006-04-24 18:01:45 +00003119 if (NumNonZero > 8)
Dan Gohman475871a2008-07-27 21:46:04 +00003120 return SDValue();
Evan Chengc78d3b42006-04-24 18:01:45 +00003121
Dale Johannesen6f38cb62009-02-07 19:59:05 +00003122 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00003123 SDValue V(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00003124 bool First = true;
3125 for (unsigned i = 0; i < 16; ++i) {
3126 bool ThisIsNonZero = (NonZeros & (1 << i)) != 0;
3127 if (ThisIsNonZero && First) {
3128 if (NumZero)
Owen Anderson825b72b2009-08-11 20:47:22 +00003129 V = getZeroVector(MVT::v8i16, true, DAG, dl);
Evan Chengc78d3b42006-04-24 18:01:45 +00003130 else
Owen Anderson825b72b2009-08-11 20:47:22 +00003131 V = DAG.getUNDEF(MVT::v8i16);
Evan Chengc78d3b42006-04-24 18:01:45 +00003132 First = false;
3133 }
3134
3135 if ((i & 1) != 0) {
Dan Gohman475871a2008-07-27 21:46:04 +00003136 SDValue ThisElt(0, 0), LastElt(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00003137 bool LastIsNonZero = (NonZeros & (1 << (i-1))) != 0;
3138 if (LastIsNonZero) {
Scott Michelfdc40a02009-02-17 22:15:04 +00003139 LastElt = DAG.getNode(ISD::ZERO_EXTEND, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003140 MVT::i16, Op.getOperand(i-1));
Evan Chengc78d3b42006-04-24 18:01:45 +00003141 }
3142 if (ThisIsNonZero) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003143 ThisElt = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i16, Op.getOperand(i));
3144 ThisElt = DAG.getNode(ISD::SHL, dl, MVT::i16,
3145 ThisElt, DAG.getConstant(8, MVT::i8));
Evan Chengc78d3b42006-04-24 18:01:45 +00003146 if (LastIsNonZero)
Owen Anderson825b72b2009-08-11 20:47:22 +00003147 ThisElt = DAG.getNode(ISD::OR, dl, MVT::i16, ThisElt, LastElt);
Evan Chengc78d3b42006-04-24 18:01:45 +00003148 } else
3149 ThisElt = LastElt;
3150
Gabor Greifba36cb52008-08-28 21:40:38 +00003151 if (ThisElt.getNode())
Owen Anderson825b72b2009-08-11 20:47:22 +00003152 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, V, ThisElt,
Chris Lattner0bd48932008-01-17 07:00:52 +00003153 DAG.getIntPtrConstant(i/2));
Evan Chengc78d3b42006-04-24 18:01:45 +00003154 }
3155 }
3156
Owen Anderson825b72b2009-08-11 20:47:22 +00003157 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, V);
Evan Chengc78d3b42006-04-24 18:01:45 +00003158}
3159
Bill Wendlinga348c562007-03-22 18:42:45 +00003160/// LowerBuildVectorv8i16 - Custom lower build_vector of v8i16.
Evan Chengc78d3b42006-04-24 18:01:45 +00003161///
Dan Gohman475871a2008-07-27 21:46:04 +00003162static SDValue LowerBuildVectorv8i16(SDValue Op, unsigned NonZeros,
Evan Chengc78d3b42006-04-24 18:01:45 +00003163 unsigned NumNonZero, unsigned NumZero,
Evan Cheng25ab6902006-09-08 06:48:29 +00003164 SelectionDAG &DAG, TargetLowering &TLI) {
Evan Chengc78d3b42006-04-24 18:01:45 +00003165 if (NumNonZero > 4)
Dan Gohman475871a2008-07-27 21:46:04 +00003166 return SDValue();
Evan Chengc78d3b42006-04-24 18:01:45 +00003167
Dale Johannesen6f38cb62009-02-07 19:59:05 +00003168 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00003169 SDValue V(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00003170 bool First = true;
3171 for (unsigned i = 0; i < 8; ++i) {
3172 bool isNonZero = (NonZeros & (1 << i)) != 0;
3173 if (isNonZero) {
3174 if (First) {
3175 if (NumZero)
Owen Anderson825b72b2009-08-11 20:47:22 +00003176 V = getZeroVector(MVT::v8i16, true, DAG, dl);
Evan Chengc78d3b42006-04-24 18:01:45 +00003177 else
Owen Anderson825b72b2009-08-11 20:47:22 +00003178 V = DAG.getUNDEF(MVT::v8i16);
Evan Chengc78d3b42006-04-24 18:01:45 +00003179 First = false;
3180 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003181 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003182 MVT::v8i16, V, Op.getOperand(i),
Chris Lattner0bd48932008-01-17 07:00:52 +00003183 DAG.getIntPtrConstant(i));
Evan Chengc78d3b42006-04-24 18:01:45 +00003184 }
3185 }
3186
3187 return V;
3188}
3189
Evan Chengf26ffe92008-05-29 08:22:04 +00003190/// getVShift - Return a vector logical shift node.
3191///
Owen Andersone50ed302009-08-10 22:56:29 +00003192static SDValue getVShift(bool isLeft, EVT VT, SDValue SrcOp,
Nate Begeman9008ca62009-04-27 18:41:29 +00003193 unsigned NumBits, SelectionDAG &DAG,
3194 const TargetLowering &TLI, DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003195 bool isMMX = VT.getSizeInBits() == 64;
Owen Anderson825b72b2009-08-11 20:47:22 +00003196 EVT ShVT = isMMX ? MVT::v1i64 : MVT::v2i64;
Evan Chengf26ffe92008-05-29 08:22:04 +00003197 unsigned Opc = isLeft ? X86ISD::VSHL : X86ISD::VSRL;
Dale Johannesenace16102009-02-03 19:33:06 +00003198 SrcOp = DAG.getNode(ISD::BIT_CONVERT, dl, ShVT, SrcOp);
3199 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
3200 DAG.getNode(Opc, dl, ShVT, SrcOp,
Gabor Greif327ef032008-08-28 23:19:51 +00003201 DAG.getConstant(NumBits, TLI.getShiftAmountTy())));
Evan Chengf26ffe92008-05-29 08:22:04 +00003202}
3203
Dan Gohman475871a2008-07-27 21:46:04 +00003204SDValue
3205X86TargetLowering::LowerBUILD_VECTOR(SDValue Op, SelectionDAG &DAG) {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00003206 DebugLoc dl = Op.getDebugLoc();
Chris Lattner8a594482007-11-25 00:24:49 +00003207 // All zero's are handled with pxor, all one's are handled with pcmpeqd.
Gabor Greif327ef032008-08-28 23:19:51 +00003208 if (ISD::isBuildVectorAllZeros(Op.getNode())
3209 || ISD::isBuildVectorAllOnes(Op.getNode())) {
Chris Lattner8a594482007-11-25 00:24:49 +00003210 // Canonicalize this to either <4 x i32> or <2 x i32> (SSE vs MMX) to
3211 // 1) ensure the zero vectors are CSE'd, and 2) ensure that i64 scalars are
3212 // eliminated on x86-32 hosts.
Owen Anderson825b72b2009-08-11 20:47:22 +00003213 if (Op.getValueType() == MVT::v4i32 || Op.getValueType() == MVT::v2i32)
Chris Lattner8a594482007-11-25 00:24:49 +00003214 return Op;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003215
Gabor Greifba36cb52008-08-28 21:40:38 +00003216 if (ISD::isBuildVectorAllOnes(Op.getNode()))
Dale Johannesenace16102009-02-03 19:33:06 +00003217 return getOnesVector(Op.getValueType(), DAG, dl);
3218 return getZeroVector(Op.getValueType(), Subtarget->hasSSE2(), DAG, dl);
Chris Lattner8a594482007-11-25 00:24:49 +00003219 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00003220
Owen Andersone50ed302009-08-10 22:56:29 +00003221 EVT VT = Op.getValueType();
3222 EVT ExtVT = VT.getVectorElementType();
3223 unsigned EVTBits = ExtVT.getSizeInBits();
Evan Cheng0db9fe62006-04-25 20:13:52 +00003224
3225 unsigned NumElems = Op.getNumOperands();
3226 unsigned NumZero = 0;
3227 unsigned NumNonZero = 0;
3228 unsigned NonZeros = 0;
Chris Lattnerc9517fb2008-03-08 22:48:29 +00003229 bool IsAllConstants = true;
Dan Gohman475871a2008-07-27 21:46:04 +00003230 SmallSet<SDValue, 8> Values;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003231 for (unsigned i = 0; i < NumElems; ++i) {
Dan Gohman475871a2008-07-27 21:46:04 +00003232 SDValue Elt = Op.getOperand(i);
Evan Chengdb2d5242007-12-12 06:45:40 +00003233 if (Elt.getOpcode() == ISD::UNDEF)
3234 continue;
3235 Values.insert(Elt);
3236 if (Elt.getOpcode() != ISD::Constant &&
3237 Elt.getOpcode() != ISD::ConstantFP)
Chris Lattnerc9517fb2008-03-08 22:48:29 +00003238 IsAllConstants = false;
Evan Cheng37b73872009-07-30 08:33:02 +00003239 if (X86::isZeroNode(Elt))
Evan Chengdb2d5242007-12-12 06:45:40 +00003240 NumZero++;
3241 else {
3242 NonZeros |= (1 << i);
3243 NumNonZero++;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003244 }
3245 }
3246
Dan Gohman7f321562007-06-25 16:23:39 +00003247 if (NumNonZero == 0) {
Chris Lattner8a594482007-11-25 00:24:49 +00003248 // All undef vector. Return an UNDEF. All zero vectors were handled above.
Dale Johannesene8d72302009-02-06 23:05:02 +00003249 return DAG.getUNDEF(VT);
Dan Gohman7f321562007-06-25 16:23:39 +00003250 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00003251
Chris Lattner67f453a2008-03-09 05:42:06 +00003252 // Special case for single non-zero, non-undef, element.
Eli Friedman10415532009-06-06 06:05:10 +00003253 if (NumNonZero == 1) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00003254 unsigned Idx = CountTrailingZeros_32(NonZeros);
Dan Gohman475871a2008-07-27 21:46:04 +00003255 SDValue Item = Op.getOperand(Idx);
Scott Michelfdc40a02009-02-17 22:15:04 +00003256
Chris Lattner62098042008-03-09 01:05:04 +00003257 // If this is an insertion of an i64 value on x86-32, and if the top bits of
3258 // the value are obviously zero, truncate the value to i32 and do the
3259 // insertion that way. Only do this if the value is non-constant or if the
3260 // value is a constant being inserted into element 0. It is cheaper to do
3261 // a constant pool load than it is to do a movd + shuffle.
Owen Anderson825b72b2009-08-11 20:47:22 +00003262 if (ExtVT == MVT::i64 && !Subtarget->is64Bit() &&
Chris Lattner62098042008-03-09 01:05:04 +00003263 (!IsAllConstants || Idx == 0)) {
3264 if (DAG.MaskedValueIsZero(Item, APInt::getBitsSet(64, 32, 64))) {
3265 // Handle MMX and SSE both.
Owen Anderson825b72b2009-08-11 20:47:22 +00003266 EVT VecVT = VT == MVT::v2i64 ? MVT::v4i32 : MVT::v2i32;
3267 unsigned VecElts = VT == MVT::v2i64 ? 4 : 2;
Scott Michelfdc40a02009-02-17 22:15:04 +00003268
Chris Lattner62098042008-03-09 01:05:04 +00003269 // Truncate the value (which may itself be a constant) to i32, and
3270 // convert it to a vector with movd (S2V+shuffle to zero extend).
Owen Anderson825b72b2009-08-11 20:47:22 +00003271 Item = DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, Item);
Dale Johannesenace16102009-02-03 19:33:06 +00003272 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VecVT, Item);
Evan Chengf0df0312008-05-15 08:39:06 +00003273 Item = getShuffleVectorZeroOrUndef(Item, 0, true,
3274 Subtarget->hasSSE2(), DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00003275
Chris Lattner62098042008-03-09 01:05:04 +00003276 // Now we have our 32-bit value zero extended in the low element of
3277 // a vector. If Idx != 0, swizzle it into place.
3278 if (Idx != 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003279 SmallVector<int, 4> Mask;
3280 Mask.push_back(Idx);
3281 for (unsigned i = 1; i != VecElts; ++i)
3282 Mask.push_back(i);
3283 Item = DAG.getVectorShuffle(VecVT, dl, Item,
Eric Christopherfd179292009-08-27 18:07:15 +00003284 DAG.getUNDEF(Item.getValueType()),
Nate Begeman9008ca62009-04-27 18:41:29 +00003285 &Mask[0]);
Chris Lattner62098042008-03-09 01:05:04 +00003286 }
Dale Johannesenace16102009-02-03 19:33:06 +00003287 return DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(), Item);
Chris Lattner62098042008-03-09 01:05:04 +00003288 }
3289 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003290
Chris Lattner19f79692008-03-08 22:59:52 +00003291 // If we have a constant or non-constant insertion into the low element of
3292 // a vector, we can do this with SCALAR_TO_VECTOR + shuffle of zero into
3293 // the rest of the elements. This will be matched as movd/movq/movss/movsd
Eli Friedman10415532009-06-06 06:05:10 +00003294 // depending on what the source datatype is.
3295 if (Idx == 0) {
3296 if (NumZero == 0) {
3297 return DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
Owen Anderson825b72b2009-08-11 20:47:22 +00003298 } else if (ExtVT == MVT::i32 || ExtVT == MVT::f32 || ExtVT == MVT::f64 ||
3299 (ExtVT == MVT::i64 && Subtarget->is64Bit())) {
Eli Friedman10415532009-06-06 06:05:10 +00003300 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
3301 // Turn it into a MOVL (i.e. movss, movsd, or movd) to a zero vector.
3302 return getShuffleVectorZeroOrUndef(Item, 0, true, Subtarget->hasSSE2(),
3303 DAG);
Owen Anderson825b72b2009-08-11 20:47:22 +00003304 } else if (ExtVT == MVT::i16 || ExtVT == MVT::i8) {
3305 Item = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, Item);
3306 EVT MiddleVT = VT.getSizeInBits() == 64 ? MVT::v2i32 : MVT::v4i32;
Eli Friedman10415532009-06-06 06:05:10 +00003307 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MiddleVT, Item);
3308 Item = getShuffleVectorZeroOrUndef(Item, 0, true,
3309 Subtarget->hasSSE2(), DAG);
3310 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Item);
3311 }
Chris Lattnerc9517fb2008-03-08 22:48:29 +00003312 }
Evan Chengf26ffe92008-05-29 08:22:04 +00003313
3314 // Is it a vector logical left shift?
3315 if (NumElems == 2 && Idx == 1 &&
Evan Cheng37b73872009-07-30 08:33:02 +00003316 X86::isZeroNode(Op.getOperand(0)) &&
3317 !X86::isZeroNode(Op.getOperand(1))) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003318 unsigned NumBits = VT.getSizeInBits();
Evan Chengf26ffe92008-05-29 08:22:04 +00003319 return getVShift(true, VT,
Scott Michelfdc40a02009-02-17 22:15:04 +00003320 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Dale Johannesenb300d2a2009-02-07 00:55:49 +00003321 VT, Op.getOperand(1)),
Dale Johannesenace16102009-02-03 19:33:06 +00003322 NumBits/2, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00003323 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003324
Chris Lattnerc9517fb2008-03-08 22:48:29 +00003325 if (IsAllConstants) // Otherwise, it's better to do a constpool load.
Dan Gohman475871a2008-07-27 21:46:04 +00003326 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00003327
Chris Lattner19f79692008-03-08 22:59:52 +00003328 // Otherwise, if this is a vector with i32 or f32 elements, and the element
3329 // is a non-constant being inserted into an element other than the low one,
3330 // we can't use a constant pool load. Instead, use SCALAR_TO_VECTOR (aka
3331 // movd/movss) to move this into the low element, then shuffle it into
3332 // place.
Evan Cheng0db9fe62006-04-25 20:13:52 +00003333 if (EVTBits == 32) {
Dale Johannesenace16102009-02-03 19:33:06 +00003334 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
Scott Michelfdc40a02009-02-17 22:15:04 +00003335
Evan Cheng0db9fe62006-04-25 20:13:52 +00003336 // Turn it into a shuffle of zero and zero-extended scalar to vector.
Evan Chengf0df0312008-05-15 08:39:06 +00003337 Item = getShuffleVectorZeroOrUndef(Item, 0, NumZero > 0,
3338 Subtarget->hasSSE2(), DAG);
Nate Begeman9008ca62009-04-27 18:41:29 +00003339 SmallVector<int, 8> MaskVec;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003340 for (unsigned i = 0; i < NumElems; i++)
Nate Begeman9008ca62009-04-27 18:41:29 +00003341 MaskVec.push_back(i == Idx ? 0 : 1);
3342 return DAG.getVectorShuffle(VT, dl, Item, DAG.getUNDEF(VT), &MaskVec[0]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003343 }
3344 }
3345
Chris Lattner67f453a2008-03-09 05:42:06 +00003346 // Splat is obviously ok. Let legalizer expand it to a shuffle.
3347 if (Values.size() == 1)
Dan Gohman475871a2008-07-27 21:46:04 +00003348 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00003349
Dan Gohmana3941172007-07-24 22:55:08 +00003350 // A vector full of immediates; various special cases are already
3351 // handled, so this is best done with a single constant-pool load.
Chris Lattnerc9517fb2008-03-08 22:48:29 +00003352 if (IsAllConstants)
Dan Gohman475871a2008-07-27 21:46:04 +00003353 return SDValue();
Dan Gohmana3941172007-07-24 22:55:08 +00003354
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00003355 // Let legalizer expand 2-wide build_vectors.
Evan Cheng7e2ff772008-05-08 00:57:18 +00003356 if (EVTBits == 64) {
3357 if (NumNonZero == 1) {
3358 // One half is zero or undef.
3359 unsigned Idx = CountTrailingZeros_32(NonZeros);
Dale Johannesenace16102009-02-03 19:33:06 +00003360 SDValue V2 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT,
Evan Cheng7e2ff772008-05-08 00:57:18 +00003361 Op.getOperand(Idx));
Evan Chengf0df0312008-05-15 08:39:06 +00003362 return getShuffleVectorZeroOrUndef(V2, Idx, true,
3363 Subtarget->hasSSE2(), DAG);
Evan Cheng7e2ff772008-05-08 00:57:18 +00003364 }
Dan Gohman475871a2008-07-27 21:46:04 +00003365 return SDValue();
Evan Cheng7e2ff772008-05-08 00:57:18 +00003366 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00003367
3368 // If element VT is < 32 bits, convert it to inserts into a zero vector.
Bill Wendling826f36f2007-03-28 00:57:11 +00003369 if (EVTBits == 8 && NumElems == 16) {
Dan Gohman475871a2008-07-27 21:46:04 +00003370 SDValue V = LowerBuildVectorv16i8(Op, NonZeros,NumNonZero,NumZero, DAG,
Evan Cheng25ab6902006-09-08 06:48:29 +00003371 *this);
Gabor Greifba36cb52008-08-28 21:40:38 +00003372 if (V.getNode()) return V;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003373 }
3374
Bill Wendling826f36f2007-03-28 00:57:11 +00003375 if (EVTBits == 16 && NumElems == 8) {
Dan Gohman475871a2008-07-27 21:46:04 +00003376 SDValue V = LowerBuildVectorv8i16(Op, NonZeros,NumNonZero,NumZero, DAG,
Evan Cheng25ab6902006-09-08 06:48:29 +00003377 *this);
Gabor Greifba36cb52008-08-28 21:40:38 +00003378 if (V.getNode()) return V;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003379 }
3380
3381 // If element VT is == 32 bits, turn it into a number of shuffles.
Dan Gohman475871a2008-07-27 21:46:04 +00003382 SmallVector<SDValue, 8> V;
Chris Lattner5a88b832007-02-25 07:10:00 +00003383 V.resize(NumElems);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003384 if (NumElems == 4 && NumZero > 0) {
3385 for (unsigned i = 0; i < 4; ++i) {
3386 bool isZero = !(NonZeros & (1 << i));
3387 if (isZero)
Dale Johannesenace16102009-02-03 19:33:06 +00003388 V[i] = getZeroVector(VT, Subtarget->hasSSE2(), DAG, dl);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003389 else
Dale Johannesenace16102009-02-03 19:33:06 +00003390 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(i));
Evan Cheng0db9fe62006-04-25 20:13:52 +00003391 }
3392
3393 for (unsigned i = 0; i < 2; ++i) {
3394 switch ((NonZeros & (0x3 << i*2)) >> (i*2)) {
3395 default: break;
3396 case 0:
3397 V[i] = V[i*2]; // Must be a zero vector.
3398 break;
3399 case 1:
Nate Begeman9008ca62009-04-27 18:41:29 +00003400 V[i] = getMOVL(DAG, dl, VT, V[i*2+1], V[i*2]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003401 break;
3402 case 2:
Nate Begeman9008ca62009-04-27 18:41:29 +00003403 V[i] = getMOVL(DAG, dl, VT, V[i*2], V[i*2+1]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003404 break;
3405 case 3:
Nate Begeman9008ca62009-04-27 18:41:29 +00003406 V[i] = getUnpackl(DAG, dl, VT, V[i*2], V[i*2+1]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003407 break;
3408 }
3409 }
3410
Nate Begeman9008ca62009-04-27 18:41:29 +00003411 SmallVector<int, 8> MaskVec;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003412 bool Reverse = (NonZeros & 0x3) == 2;
3413 for (unsigned i = 0; i < 2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003414 MaskVec.push_back(Reverse ? 1-i : i);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003415 Reverse = ((NonZeros & (0x3 << 2)) >> 2) == 2;
3416 for (unsigned i = 0; i < 2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003417 MaskVec.push_back(Reverse ? 1-i+NumElems : i+NumElems);
3418 return DAG.getVectorShuffle(VT, dl, V[0], V[1], &MaskVec[0]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003419 }
3420
3421 if (Values.size() > 2) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003422 // If we have SSE 4.1, Expand into a number of inserts unless the number of
3423 // values to be inserted is equal to the number of elements, in which case
3424 // use the unpack code below in the hopes of matching the consecutive elts
Eric Christopherfd179292009-08-27 18:07:15 +00003425 // load merge pattern for shuffles.
Nate Begeman9008ca62009-04-27 18:41:29 +00003426 // FIXME: We could probably just check that here directly.
Eric Christopherfd179292009-08-27 18:07:15 +00003427 if (Values.size() < NumElems && VT.getSizeInBits() == 128 &&
Nate Begeman9008ca62009-04-27 18:41:29 +00003428 getSubtarget()->hasSSE41()) {
3429 V[0] = DAG.getUNDEF(VT);
3430 for (unsigned i = 0; i < NumElems; ++i)
3431 if (Op.getOperand(i).getOpcode() != ISD::UNDEF)
3432 V[0] = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, VT, V[0],
3433 Op.getOperand(i), DAG.getIntPtrConstant(i));
3434 return V[0];
3435 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00003436 // Expand into a number of unpckl*.
3437 // e.g. for v4f32
3438 // Step 1: unpcklps 0, 2 ==> X: <?, ?, 2, 0>
3439 // : unpcklps 1, 3 ==> Y: <?, ?, 3, 1>
3440 // Step 2: unpcklps X, Y ==> <3, 2, 1, 0>
Evan Cheng0db9fe62006-04-25 20:13:52 +00003441 for (unsigned i = 0; i < NumElems; ++i)
Dale Johannesenace16102009-02-03 19:33:06 +00003442 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(i));
Evan Cheng0db9fe62006-04-25 20:13:52 +00003443 NumElems >>= 1;
3444 while (NumElems != 0) {
3445 for (unsigned i = 0; i < NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003446 V[i] = getUnpackl(DAG, dl, VT, V[i], V[i + NumElems]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003447 NumElems >>= 1;
3448 }
3449 return V[0];
3450 }
3451
Dan Gohman475871a2008-07-27 21:46:04 +00003452 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00003453}
3454
Nate Begemanb9a47b82009-02-23 08:49:38 +00003455// v8i16 shuffles - Prefer shuffles in the following order:
3456// 1. [all] pshuflw, pshufhw, optional move
3457// 2. [ssse3] 1 x pshufb
3458// 3. [ssse3] 2 x pshufb + 1 x por
3459// 4. [all] mov + pshuflw + pshufhw + N x (pextrw + pinsrw)
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003460static
Nate Begeman9008ca62009-04-27 18:41:29 +00003461SDValue LowerVECTOR_SHUFFLEv8i16(ShuffleVectorSDNode *SVOp,
3462 SelectionDAG &DAG, X86TargetLowering &TLI) {
3463 SDValue V1 = SVOp->getOperand(0);
3464 SDValue V2 = SVOp->getOperand(1);
3465 DebugLoc dl = SVOp->getDebugLoc();
Nate Begemanb9a47b82009-02-23 08:49:38 +00003466 SmallVector<int, 8> MaskVals;
Evan Cheng14b32e12007-12-11 01:46:18 +00003467
Nate Begemanb9a47b82009-02-23 08:49:38 +00003468 // Determine if more than 1 of the words in each of the low and high quadwords
3469 // of the result come from the same quadword of one of the two inputs. Undef
3470 // mask values count as coming from any quadword, for better codegen.
3471 SmallVector<unsigned, 4> LoQuad(4);
3472 SmallVector<unsigned, 4> HiQuad(4);
3473 BitVector InputQuads(4);
3474 for (unsigned i = 0; i < 8; ++i) {
3475 SmallVectorImpl<unsigned> &Quad = i < 4 ? LoQuad : HiQuad;
Nate Begeman9008ca62009-04-27 18:41:29 +00003476 int EltIdx = SVOp->getMaskElt(i);
Nate Begemanb9a47b82009-02-23 08:49:38 +00003477 MaskVals.push_back(EltIdx);
3478 if (EltIdx < 0) {
3479 ++Quad[0];
3480 ++Quad[1];
3481 ++Quad[2];
3482 ++Quad[3];
Evan Cheng14b32e12007-12-11 01:46:18 +00003483 continue;
Nate Begemanb9a47b82009-02-23 08:49:38 +00003484 }
3485 ++Quad[EltIdx / 4];
3486 InputQuads.set(EltIdx / 4);
Evan Cheng14b32e12007-12-11 01:46:18 +00003487 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00003488
Nate Begemanb9a47b82009-02-23 08:49:38 +00003489 int BestLoQuad = -1;
Evan Cheng14b32e12007-12-11 01:46:18 +00003490 unsigned MaxQuad = 1;
3491 for (unsigned i = 0; i < 4; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00003492 if (LoQuad[i] > MaxQuad) {
3493 BestLoQuad = i;
3494 MaxQuad = LoQuad[i];
Evan Cheng14b32e12007-12-11 01:46:18 +00003495 }
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003496 }
3497
Nate Begemanb9a47b82009-02-23 08:49:38 +00003498 int BestHiQuad = -1;
Evan Cheng14b32e12007-12-11 01:46:18 +00003499 MaxQuad = 1;
3500 for (unsigned i = 0; i < 4; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00003501 if (HiQuad[i] > MaxQuad) {
3502 BestHiQuad = i;
3503 MaxQuad = HiQuad[i];
Evan Cheng14b32e12007-12-11 01:46:18 +00003504 }
3505 }
3506
Nate Begemanb9a47b82009-02-23 08:49:38 +00003507 // For SSSE3, If all 8 words of the result come from only 1 quadword of each
Eric Christopherfd179292009-08-27 18:07:15 +00003508 // of the two input vectors, shuffle them into one input vector so only a
Nate Begemanb9a47b82009-02-23 08:49:38 +00003509 // single pshufb instruction is necessary. If There are more than 2 input
3510 // quads, disable the next transformation since it does not help SSSE3.
3511 bool V1Used = InputQuads[0] || InputQuads[1];
3512 bool V2Used = InputQuads[2] || InputQuads[3];
3513 if (TLI.getSubtarget()->hasSSSE3()) {
3514 if (InputQuads.count() == 2 && V1Used && V2Used) {
3515 BestLoQuad = InputQuads.find_first();
3516 BestHiQuad = InputQuads.find_next(BestLoQuad);
3517 }
3518 if (InputQuads.count() > 2) {
3519 BestLoQuad = -1;
3520 BestHiQuad = -1;
3521 }
3522 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00003523
Nate Begemanb9a47b82009-02-23 08:49:38 +00003524 // If BestLoQuad or BestHiQuad are set, shuffle the quads together and update
3525 // the shuffle mask. If a quad is scored as -1, that means that it contains
3526 // words from all 4 input quadwords.
3527 SDValue NewV;
3528 if (BestLoQuad >= 0 || BestHiQuad >= 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003529 SmallVector<int, 8> MaskV;
3530 MaskV.push_back(BestLoQuad < 0 ? 0 : BestLoQuad);
3531 MaskV.push_back(BestHiQuad < 0 ? 1 : BestHiQuad);
Eric Christopherfd179292009-08-27 18:07:15 +00003532 NewV = DAG.getVectorShuffle(MVT::v2i64, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003533 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64, V1),
3534 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64, V2), &MaskV[0]);
3535 NewV = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, NewV);
Evan Cheng14b32e12007-12-11 01:46:18 +00003536
Nate Begemanb9a47b82009-02-23 08:49:38 +00003537 // Rewrite the MaskVals and assign NewV to V1 if NewV now contains all the
3538 // source words for the shuffle, to aid later transformations.
3539 bool AllWordsInNewV = true;
Mon P Wang37b9a192009-03-11 06:35:11 +00003540 bool InOrder[2] = { true, true };
Evan Cheng14b32e12007-12-11 01:46:18 +00003541 for (unsigned i = 0; i != 8; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00003542 int idx = MaskVals[i];
Mon P Wang37b9a192009-03-11 06:35:11 +00003543 if (idx != (int)i)
3544 InOrder[i/4] = false;
Nate Begemanb9a47b82009-02-23 08:49:38 +00003545 if (idx < 0 || (idx/4) == BestLoQuad || (idx/4) == BestHiQuad)
Evan Cheng14b32e12007-12-11 01:46:18 +00003546 continue;
Nate Begemanb9a47b82009-02-23 08:49:38 +00003547 AllWordsInNewV = false;
3548 break;
Evan Cheng14b32e12007-12-11 01:46:18 +00003549 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00003550
Nate Begemanb9a47b82009-02-23 08:49:38 +00003551 bool pshuflw = AllWordsInNewV, pshufhw = AllWordsInNewV;
3552 if (AllWordsInNewV) {
3553 for (int i = 0; i != 8; ++i) {
3554 int idx = MaskVals[i];
3555 if (idx < 0)
Evan Cheng14b32e12007-12-11 01:46:18 +00003556 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00003557 idx = MaskVals[i] = (idx / 4) == BestLoQuad ? (idx & 3) : (idx & 3) + 4;
Nate Begemanb9a47b82009-02-23 08:49:38 +00003558 if ((idx != i) && idx < 4)
3559 pshufhw = false;
3560 if ((idx != i) && idx > 3)
3561 pshuflw = false;
Evan Cheng14b32e12007-12-11 01:46:18 +00003562 }
Nate Begemanb9a47b82009-02-23 08:49:38 +00003563 V1 = NewV;
3564 V2Used = false;
3565 BestLoQuad = 0;
3566 BestHiQuad = 1;
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003567 }
Evan Cheng14b32e12007-12-11 01:46:18 +00003568
Nate Begemanb9a47b82009-02-23 08:49:38 +00003569 // If we've eliminated the use of V2, and the new mask is a pshuflw or
3570 // pshufhw, that's as cheap as it gets. Return the new shuffle.
Mon P Wang37b9a192009-03-11 06:35:11 +00003571 if ((pshufhw && InOrder[0]) || (pshuflw && InOrder[1])) {
Eric Christopherfd179292009-08-27 18:07:15 +00003572 return DAG.getVectorShuffle(MVT::v8i16, dl, NewV,
Owen Anderson825b72b2009-08-11 20:47:22 +00003573 DAG.getUNDEF(MVT::v8i16), &MaskVals[0]);
Evan Cheng14b32e12007-12-11 01:46:18 +00003574 }
Evan Cheng14b32e12007-12-11 01:46:18 +00003575 }
Eric Christopherfd179292009-08-27 18:07:15 +00003576
Nate Begemanb9a47b82009-02-23 08:49:38 +00003577 // If we have SSSE3, and all words of the result are from 1 input vector,
3578 // case 2 is generated, otherwise case 3 is generated. If no SSSE3
3579 // is present, fall back to case 4.
3580 if (TLI.getSubtarget()->hasSSSE3()) {
3581 SmallVector<SDValue,16> pshufbMask;
Eric Christopherfd179292009-08-27 18:07:15 +00003582
Nate Begemanb9a47b82009-02-23 08:49:38 +00003583 // If we have elements from both input vectors, set the high bit of the
Eric Christopherfd179292009-08-27 18:07:15 +00003584 // shuffle mask element to zero out elements that come from V2 in the V1
Nate Begemanb9a47b82009-02-23 08:49:38 +00003585 // mask, and elements that come from V1 in the V2 mask, so that the two
3586 // results can be OR'd together.
3587 bool TwoInputs = V1Used && V2Used;
3588 for (unsigned i = 0; i != 8; ++i) {
3589 int EltIdx = MaskVals[i] * 2;
3590 if (TwoInputs && (EltIdx >= 16)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003591 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
3592 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00003593 continue;
3594 }
Owen Anderson825b72b2009-08-11 20:47:22 +00003595 pshufbMask.push_back(DAG.getConstant(EltIdx, MVT::i8));
3596 pshufbMask.push_back(DAG.getConstant(EltIdx+1, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00003597 }
Owen Anderson825b72b2009-08-11 20:47:22 +00003598 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, V1);
Eric Christopherfd179292009-08-27 18:07:15 +00003599 V1 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V1,
Evan Chenga87008d2009-02-25 22:49:59 +00003600 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003601 MVT::v16i8, &pshufbMask[0], 16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00003602 if (!TwoInputs)
Owen Anderson825b72b2009-08-11 20:47:22 +00003603 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, V1);
Eric Christopherfd179292009-08-27 18:07:15 +00003604
Nate Begemanb9a47b82009-02-23 08:49:38 +00003605 // Calculate the shuffle mask for the second input, shuffle it, and
3606 // OR it with the first shuffled input.
3607 pshufbMask.clear();
3608 for (unsigned i = 0; i != 8; ++i) {
3609 int EltIdx = MaskVals[i] * 2;
3610 if (EltIdx < 16) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003611 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
3612 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00003613 continue;
3614 }
Owen Anderson825b72b2009-08-11 20:47:22 +00003615 pshufbMask.push_back(DAG.getConstant(EltIdx - 16, MVT::i8));
3616 pshufbMask.push_back(DAG.getConstant(EltIdx - 15, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00003617 }
Owen Anderson825b72b2009-08-11 20:47:22 +00003618 V2 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, V2);
Eric Christopherfd179292009-08-27 18:07:15 +00003619 V2 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V2,
Evan Chenga87008d2009-02-25 22:49:59 +00003620 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003621 MVT::v16i8, &pshufbMask[0], 16));
3622 V1 = DAG.getNode(ISD::OR, dl, MVT::v16i8, V1, V2);
3623 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, V1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00003624 }
3625
3626 // If BestLoQuad >= 0, generate a pshuflw to put the low elements in order,
3627 // and update MaskVals with new element order.
3628 BitVector InOrder(8);
3629 if (BestLoQuad >= 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003630 SmallVector<int, 8> MaskV;
Nate Begemanb9a47b82009-02-23 08:49:38 +00003631 for (int i = 0; i != 4; ++i) {
3632 int idx = MaskVals[i];
3633 if (idx < 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003634 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00003635 InOrder.set(i);
3636 } else if ((idx / 4) == BestLoQuad) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003637 MaskV.push_back(idx & 3);
Nate Begemanb9a47b82009-02-23 08:49:38 +00003638 InOrder.set(i);
3639 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00003640 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00003641 }
3642 }
3643 for (unsigned i = 4; i != 8; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003644 MaskV.push_back(i);
Owen Anderson825b72b2009-08-11 20:47:22 +00003645 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV, DAG.getUNDEF(MVT::v8i16),
Nate Begeman9008ca62009-04-27 18:41:29 +00003646 &MaskV[0]);
Nate Begemanb9a47b82009-02-23 08:49:38 +00003647 }
Eric Christopherfd179292009-08-27 18:07:15 +00003648
Nate Begemanb9a47b82009-02-23 08:49:38 +00003649 // If BestHi >= 0, generate a pshufhw to put the high elements in order,
3650 // and update MaskVals with the new element order.
3651 if (BestHiQuad >= 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003652 SmallVector<int, 8> MaskV;
Nate Begemanb9a47b82009-02-23 08:49:38 +00003653 for (unsigned i = 0; i != 4; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003654 MaskV.push_back(i);
Nate Begemanb9a47b82009-02-23 08:49:38 +00003655 for (unsigned i = 4; i != 8; ++i) {
3656 int idx = MaskVals[i];
3657 if (idx < 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003658 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00003659 InOrder.set(i);
3660 } else if ((idx / 4) == BestHiQuad) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003661 MaskV.push_back((idx & 3) + 4);
Nate Begemanb9a47b82009-02-23 08:49:38 +00003662 InOrder.set(i);
3663 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00003664 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00003665 }
3666 }
Owen Anderson825b72b2009-08-11 20:47:22 +00003667 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV, DAG.getUNDEF(MVT::v8i16),
Nate Begeman9008ca62009-04-27 18:41:29 +00003668 &MaskV[0]);
Nate Begemanb9a47b82009-02-23 08:49:38 +00003669 }
Eric Christopherfd179292009-08-27 18:07:15 +00003670
Nate Begemanb9a47b82009-02-23 08:49:38 +00003671 // In case BestHi & BestLo were both -1, which means each quadword has a word
3672 // from each of the four input quadwords, calculate the InOrder bitvector now
3673 // before falling through to the insert/extract cleanup.
3674 if (BestLoQuad == -1 && BestHiQuad == -1) {
3675 NewV = V1;
3676 for (int i = 0; i != 8; ++i)
3677 if (MaskVals[i] < 0 || MaskVals[i] == i)
3678 InOrder.set(i);
3679 }
Eric Christopherfd179292009-08-27 18:07:15 +00003680
Nate Begemanb9a47b82009-02-23 08:49:38 +00003681 // The other elements are put in the right place using pextrw and pinsrw.
3682 for (unsigned i = 0; i != 8; ++i) {
3683 if (InOrder[i])
3684 continue;
3685 int EltIdx = MaskVals[i];
3686 if (EltIdx < 0)
3687 continue;
3688 SDValue ExtOp = (EltIdx < 8)
Owen Anderson825b72b2009-08-11 20:47:22 +00003689 ? DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, V1,
Nate Begemanb9a47b82009-02-23 08:49:38 +00003690 DAG.getIntPtrConstant(EltIdx))
Owen Anderson825b72b2009-08-11 20:47:22 +00003691 : DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, V2,
Nate Begemanb9a47b82009-02-23 08:49:38 +00003692 DAG.getIntPtrConstant(EltIdx - 8));
Owen Anderson825b72b2009-08-11 20:47:22 +00003693 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, ExtOp,
Nate Begemanb9a47b82009-02-23 08:49:38 +00003694 DAG.getIntPtrConstant(i));
3695 }
3696 return NewV;
3697}
3698
3699// v16i8 shuffles - Prefer shuffles in the following order:
3700// 1. [ssse3] 1 x pshufb
3701// 2. [ssse3] 2 x pshufb + 1 x por
3702// 3. [all] v8i16 shuffle + N x pextrw + rotate + pinsrw
3703static
Nate Begeman9008ca62009-04-27 18:41:29 +00003704SDValue LowerVECTOR_SHUFFLEv16i8(ShuffleVectorSDNode *SVOp,
3705 SelectionDAG &DAG, X86TargetLowering &TLI) {
3706 SDValue V1 = SVOp->getOperand(0);
3707 SDValue V2 = SVOp->getOperand(1);
3708 DebugLoc dl = SVOp->getDebugLoc();
Nate Begemanb9a47b82009-02-23 08:49:38 +00003709 SmallVector<int, 16> MaskVals;
Nate Begeman9008ca62009-04-27 18:41:29 +00003710 SVOp->getMask(MaskVals);
Eric Christopherfd179292009-08-27 18:07:15 +00003711
Nate Begemanb9a47b82009-02-23 08:49:38 +00003712 // If we have SSSE3, case 1 is generated when all result bytes come from
Eric Christopherfd179292009-08-27 18:07:15 +00003713 // one of the inputs. Otherwise, case 2 is generated. If no SSSE3 is
Nate Begemanb9a47b82009-02-23 08:49:38 +00003714 // present, fall back to case 3.
3715 // FIXME: kill V2Only once shuffles are canonizalized by getNode.
3716 bool V1Only = true;
3717 bool V2Only = true;
3718 for (unsigned i = 0; i < 16; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003719 int EltIdx = MaskVals[i];
Nate Begemanb9a47b82009-02-23 08:49:38 +00003720 if (EltIdx < 0)
3721 continue;
3722 if (EltIdx < 16)
3723 V2Only = false;
3724 else
3725 V1Only = false;
3726 }
Eric Christopherfd179292009-08-27 18:07:15 +00003727
Nate Begemanb9a47b82009-02-23 08:49:38 +00003728 // If SSSE3, use 1 pshufb instruction per vector with elements in the result.
3729 if (TLI.getSubtarget()->hasSSSE3()) {
3730 SmallVector<SDValue,16> pshufbMask;
Eric Christopherfd179292009-08-27 18:07:15 +00003731
Nate Begemanb9a47b82009-02-23 08:49:38 +00003732 // If all result elements are from one input vector, then only translate
Eric Christopherfd179292009-08-27 18:07:15 +00003733 // undef mask values to 0x80 (zero out result) in the pshufb mask.
Nate Begemanb9a47b82009-02-23 08:49:38 +00003734 //
3735 // Otherwise, we have elements from both input vectors, and must zero out
3736 // elements that come from V2 in the first mask, and V1 in the second mask
3737 // so that we can OR them together.
3738 bool TwoInputs = !(V1Only || V2Only);
3739 for (unsigned i = 0; i != 16; ++i) {
3740 int EltIdx = MaskVals[i];
3741 if (EltIdx < 0 || (TwoInputs && EltIdx >= 16)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003742 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00003743 continue;
3744 }
Owen Anderson825b72b2009-08-11 20:47:22 +00003745 pshufbMask.push_back(DAG.getConstant(EltIdx, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00003746 }
3747 // If all the elements are from V2, assign it to V1 and return after
3748 // building the first pshufb.
3749 if (V2Only)
3750 V1 = V2;
Owen Anderson825b72b2009-08-11 20:47:22 +00003751 V1 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V1,
Evan Chenga87008d2009-02-25 22:49:59 +00003752 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003753 MVT::v16i8, &pshufbMask[0], 16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00003754 if (!TwoInputs)
3755 return V1;
Eric Christopherfd179292009-08-27 18:07:15 +00003756
Nate Begemanb9a47b82009-02-23 08:49:38 +00003757 // Calculate the shuffle mask for the second input, shuffle it, and
3758 // OR it with the first shuffled input.
3759 pshufbMask.clear();
3760 for (unsigned i = 0; i != 16; ++i) {
3761 int EltIdx = MaskVals[i];
3762 if (EltIdx < 16) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003763 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00003764 continue;
3765 }
Owen Anderson825b72b2009-08-11 20:47:22 +00003766 pshufbMask.push_back(DAG.getConstant(EltIdx - 16, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00003767 }
Owen Anderson825b72b2009-08-11 20:47:22 +00003768 V2 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V2,
Evan Chenga87008d2009-02-25 22:49:59 +00003769 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003770 MVT::v16i8, &pshufbMask[0], 16));
3771 return DAG.getNode(ISD::OR, dl, MVT::v16i8, V1, V2);
Nate Begemanb9a47b82009-02-23 08:49:38 +00003772 }
Eric Christopherfd179292009-08-27 18:07:15 +00003773
Nate Begemanb9a47b82009-02-23 08:49:38 +00003774 // No SSSE3 - Calculate in place words and then fix all out of place words
3775 // With 0-16 extracts & inserts. Worst case is 16 bytes out of order from
3776 // the 16 different words that comprise the two doublequadword input vectors.
Owen Anderson825b72b2009-08-11 20:47:22 +00003777 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, V1);
3778 V2 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, V2);
Nate Begemanb9a47b82009-02-23 08:49:38 +00003779 SDValue NewV = V2Only ? V2 : V1;
3780 for (int i = 0; i != 8; ++i) {
3781 int Elt0 = MaskVals[i*2];
3782 int Elt1 = MaskVals[i*2+1];
Eric Christopherfd179292009-08-27 18:07:15 +00003783
Nate Begemanb9a47b82009-02-23 08:49:38 +00003784 // This word of the result is all undef, skip it.
3785 if (Elt0 < 0 && Elt1 < 0)
3786 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00003787
Nate Begemanb9a47b82009-02-23 08:49:38 +00003788 // This word of the result is already in the correct place, skip it.
3789 if (V1Only && (Elt0 == i*2) && (Elt1 == i*2+1))
3790 continue;
3791 if (V2Only && (Elt0 == i*2+16) && (Elt1 == i*2+17))
3792 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00003793
Nate Begemanb9a47b82009-02-23 08:49:38 +00003794 SDValue Elt0Src = Elt0 < 16 ? V1 : V2;
3795 SDValue Elt1Src = Elt1 < 16 ? V1 : V2;
3796 SDValue InsElt;
Mon P Wang6b3ef692009-03-11 18:47:57 +00003797
3798 // If Elt0 and Elt1 are defined, are consecutive, and can be load
3799 // using a single extract together, load it and store it.
3800 if ((Elt0 >= 0) && ((Elt0 + 1) == Elt1) && ((Elt0 & 1) == 0)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003801 InsElt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, Elt1Src,
Mon P Wang6b3ef692009-03-11 18:47:57 +00003802 DAG.getIntPtrConstant(Elt1 / 2));
Owen Anderson825b72b2009-08-11 20:47:22 +00003803 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, InsElt,
Mon P Wang6b3ef692009-03-11 18:47:57 +00003804 DAG.getIntPtrConstant(i));
3805 continue;
3806 }
3807
Nate Begemanb9a47b82009-02-23 08:49:38 +00003808 // If Elt1 is defined, extract it from the appropriate source. If the
Mon P Wang6b3ef692009-03-11 18:47:57 +00003809 // source byte is not also odd, shift the extracted word left 8 bits
3810 // otherwise clear the bottom 8 bits if we need to do an or.
Nate Begemanb9a47b82009-02-23 08:49:38 +00003811 if (Elt1 >= 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003812 InsElt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, Elt1Src,
Nate Begemanb9a47b82009-02-23 08:49:38 +00003813 DAG.getIntPtrConstant(Elt1 / 2));
3814 if ((Elt1 & 1) == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00003815 InsElt = DAG.getNode(ISD::SHL, dl, MVT::i16, InsElt,
Nate Begemanb9a47b82009-02-23 08:49:38 +00003816 DAG.getConstant(8, TLI.getShiftAmountTy()));
Mon P Wang6b3ef692009-03-11 18:47:57 +00003817 else if (Elt0 >= 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00003818 InsElt = DAG.getNode(ISD::AND, dl, MVT::i16, InsElt,
3819 DAG.getConstant(0xFF00, MVT::i16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00003820 }
3821 // If Elt0 is defined, extract it from the appropriate source. If the
3822 // source byte is not also even, shift the extracted word right 8 bits. If
3823 // Elt1 was also defined, OR the extracted values together before
3824 // inserting them in the result.
3825 if (Elt0 >= 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003826 SDValue InsElt0 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16,
Nate Begemanb9a47b82009-02-23 08:49:38 +00003827 Elt0Src, DAG.getIntPtrConstant(Elt0 / 2));
3828 if ((Elt0 & 1) != 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00003829 InsElt0 = DAG.getNode(ISD::SRL, dl, MVT::i16, InsElt0,
Nate Begemanb9a47b82009-02-23 08:49:38 +00003830 DAG.getConstant(8, TLI.getShiftAmountTy()));
Mon P Wang6b3ef692009-03-11 18:47:57 +00003831 else if (Elt1 >= 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00003832 InsElt0 = DAG.getNode(ISD::AND, dl, MVT::i16, InsElt0,
3833 DAG.getConstant(0x00FF, MVT::i16));
3834 InsElt = Elt1 >= 0 ? DAG.getNode(ISD::OR, dl, MVT::i16, InsElt, InsElt0)
Nate Begemanb9a47b82009-02-23 08:49:38 +00003835 : InsElt0;
3836 }
Owen Anderson825b72b2009-08-11 20:47:22 +00003837 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, InsElt,
Nate Begemanb9a47b82009-02-23 08:49:38 +00003838 DAG.getIntPtrConstant(i));
3839 }
Owen Anderson825b72b2009-08-11 20:47:22 +00003840 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, NewV);
Evan Cheng14b32e12007-12-11 01:46:18 +00003841}
3842
Evan Cheng7a831ce2007-12-15 03:00:47 +00003843/// RewriteAsNarrowerShuffle - Try rewriting v8i16 and v16i8 shuffles as 4 wide
3844/// ones, or rewriting v4i32 / v2f32 as 2 wide ones if possible. This can be
3845/// done when every pair / quad of shuffle mask elements point to elements in
3846/// the right sequence. e.g.
Evan Cheng14b32e12007-12-11 01:46:18 +00003847/// vector_shuffle <>, <>, < 3, 4, | 10, 11, | 0, 1, | 14, 15>
3848static
Nate Begeman9008ca62009-04-27 18:41:29 +00003849SDValue RewriteAsNarrowerShuffle(ShuffleVectorSDNode *SVOp,
3850 SelectionDAG &DAG,
3851 TargetLowering &TLI, DebugLoc dl) {
Owen Andersone50ed302009-08-10 22:56:29 +00003852 EVT VT = SVOp->getValueType(0);
Nate Begeman9008ca62009-04-27 18:41:29 +00003853 SDValue V1 = SVOp->getOperand(0);
3854 SDValue V2 = SVOp->getOperand(1);
3855 unsigned NumElems = VT.getVectorNumElements();
Evan Cheng7a831ce2007-12-15 03:00:47 +00003856 unsigned NewWidth = (NumElems == 4) ? 2 : 4;
Owen Anderson825b72b2009-08-11 20:47:22 +00003857 EVT MaskVT = MVT::getIntVectorWithNumElements(NewWidth);
Owen Andersone50ed302009-08-10 22:56:29 +00003858 EVT MaskEltVT = MaskVT.getVectorElementType();
3859 EVT NewVT = MaskVT;
Owen Anderson825b72b2009-08-11 20:47:22 +00003860 switch (VT.getSimpleVT().SimpleTy) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003861 default: assert(false && "Unexpected!");
Owen Anderson825b72b2009-08-11 20:47:22 +00003862 case MVT::v4f32: NewVT = MVT::v2f64; break;
3863 case MVT::v4i32: NewVT = MVT::v2i64; break;
3864 case MVT::v8i16: NewVT = MVT::v4i32; break;
3865 case MVT::v16i8: NewVT = MVT::v4i32; break;
Evan Cheng7a831ce2007-12-15 03:00:47 +00003866 }
3867
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00003868 if (NewWidth == 2) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003869 if (VT.isInteger())
Owen Anderson825b72b2009-08-11 20:47:22 +00003870 NewVT = MVT::v2i64;
Evan Cheng7a831ce2007-12-15 03:00:47 +00003871 else
Owen Anderson825b72b2009-08-11 20:47:22 +00003872 NewVT = MVT::v2f64;
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00003873 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003874 int Scale = NumElems / NewWidth;
3875 SmallVector<int, 8> MaskVec;
Evan Cheng14b32e12007-12-11 01:46:18 +00003876 for (unsigned i = 0; i < NumElems; i += Scale) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003877 int StartIdx = -1;
3878 for (int j = 0; j < Scale; ++j) {
3879 int EltIdx = SVOp->getMaskElt(i+j);
3880 if (EltIdx < 0)
Evan Cheng14b32e12007-12-11 01:46:18 +00003881 continue;
Nate Begeman9008ca62009-04-27 18:41:29 +00003882 if (StartIdx == -1)
Evan Cheng14b32e12007-12-11 01:46:18 +00003883 StartIdx = EltIdx - (EltIdx % Scale);
3884 if (EltIdx != StartIdx + j)
Dan Gohman475871a2008-07-27 21:46:04 +00003885 return SDValue();
Evan Cheng14b32e12007-12-11 01:46:18 +00003886 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003887 if (StartIdx == -1)
3888 MaskVec.push_back(-1);
Evan Cheng14b32e12007-12-11 01:46:18 +00003889 else
Nate Begeman9008ca62009-04-27 18:41:29 +00003890 MaskVec.push_back(StartIdx / Scale);
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003891 }
3892
Dale Johannesenace16102009-02-03 19:33:06 +00003893 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, NewVT, V1);
3894 V2 = DAG.getNode(ISD::BIT_CONVERT, dl, NewVT, V2);
Nate Begeman9008ca62009-04-27 18:41:29 +00003895 return DAG.getVectorShuffle(NewVT, dl, V1, V2, &MaskVec[0]);
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003896}
3897
Evan Chengd880b972008-05-09 21:53:03 +00003898/// getVZextMovL - Return a zero-extending vector move low node.
Evan Cheng7e2ff772008-05-08 00:57:18 +00003899///
Owen Andersone50ed302009-08-10 22:56:29 +00003900static SDValue getVZextMovL(EVT VT, EVT OpVT,
Nate Begeman9008ca62009-04-27 18:41:29 +00003901 SDValue SrcOp, SelectionDAG &DAG,
3902 const X86Subtarget *Subtarget, DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003903 if (VT == MVT::v2f64 || VT == MVT::v4f32) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00003904 LoadSDNode *LD = NULL;
Gabor Greifba36cb52008-08-28 21:40:38 +00003905 if (!isScalarLoadToVector(SrcOp.getNode(), &LD))
Evan Cheng7e2ff772008-05-08 00:57:18 +00003906 LD = dyn_cast<LoadSDNode>(SrcOp);
3907 if (!LD) {
3908 // movssrr and movsdrr do not clear top bits. Try to use movd, movq
3909 // instead.
Owen Anderson766b5ef2009-08-11 21:59:30 +00003910 MVT ExtVT = (OpVT == MVT::v2f64) ? MVT::i64 : MVT::i32;
3911 if ((ExtVT.SimpleTy != MVT::i64 || Subtarget->is64Bit()) &&
Evan Cheng7e2ff772008-05-08 00:57:18 +00003912 SrcOp.getOpcode() == ISD::SCALAR_TO_VECTOR &&
3913 SrcOp.getOperand(0).getOpcode() == ISD::BIT_CONVERT &&
Owen Anderson766b5ef2009-08-11 21:59:30 +00003914 SrcOp.getOperand(0).getOperand(0).getValueType() == ExtVT) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00003915 // PR2108
Owen Anderson825b72b2009-08-11 20:47:22 +00003916 OpVT = (OpVT == MVT::v2f64) ? MVT::v2i64 : MVT::v4i32;
Dale Johannesenace16102009-02-03 19:33:06 +00003917 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
3918 DAG.getNode(X86ISD::VZEXT_MOVL, dl, OpVT,
3919 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
3920 OpVT,
Gabor Greif327ef032008-08-28 23:19:51 +00003921 SrcOp.getOperand(0)
3922 .getOperand(0))));
Evan Cheng7e2ff772008-05-08 00:57:18 +00003923 }
3924 }
3925 }
3926
Dale Johannesenace16102009-02-03 19:33:06 +00003927 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
3928 DAG.getNode(X86ISD::VZEXT_MOVL, dl, OpVT,
Scott Michelfdc40a02009-02-17 22:15:04 +00003929 DAG.getNode(ISD::BIT_CONVERT, dl,
Dale Johannesenace16102009-02-03 19:33:06 +00003930 OpVT, SrcOp)));
Evan Cheng7e2ff772008-05-08 00:57:18 +00003931}
3932
Evan Chengace3c172008-07-22 21:13:36 +00003933/// LowerVECTOR_SHUFFLE_4wide - Handle all 4 wide cases with a number of
3934/// shuffles.
Dan Gohman475871a2008-07-27 21:46:04 +00003935static SDValue
Nate Begeman9008ca62009-04-27 18:41:29 +00003936LowerVECTOR_SHUFFLE_4wide(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG) {
3937 SDValue V1 = SVOp->getOperand(0);
3938 SDValue V2 = SVOp->getOperand(1);
3939 DebugLoc dl = SVOp->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00003940 EVT VT = SVOp->getValueType(0);
Eric Christopherfd179292009-08-27 18:07:15 +00003941
Evan Chengace3c172008-07-22 21:13:36 +00003942 SmallVector<std::pair<int, int>, 8> Locs;
Rafael Espindola833a9902008-08-28 18:32:53 +00003943 Locs.resize(4);
Nate Begeman9008ca62009-04-27 18:41:29 +00003944 SmallVector<int, 8> Mask1(4U, -1);
3945 SmallVector<int, 8> PermMask;
3946 SVOp->getMask(PermMask);
3947
Evan Chengace3c172008-07-22 21:13:36 +00003948 unsigned NumHi = 0;
3949 unsigned NumLo = 0;
Evan Chengace3c172008-07-22 21:13:36 +00003950 for (unsigned i = 0; i != 4; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003951 int Idx = PermMask[i];
3952 if (Idx < 0) {
Evan Chengace3c172008-07-22 21:13:36 +00003953 Locs[i] = std::make_pair(-1, -1);
3954 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00003955 assert(Idx < 8 && "Invalid VECTOR_SHUFFLE index!");
3956 if (Idx < 4) {
Evan Chengace3c172008-07-22 21:13:36 +00003957 Locs[i] = std::make_pair(0, NumLo);
Nate Begeman9008ca62009-04-27 18:41:29 +00003958 Mask1[NumLo] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00003959 NumLo++;
3960 } else {
3961 Locs[i] = std::make_pair(1, NumHi);
3962 if (2+NumHi < 4)
Nate Begeman9008ca62009-04-27 18:41:29 +00003963 Mask1[2+NumHi] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00003964 NumHi++;
3965 }
3966 }
3967 }
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00003968
Evan Chengace3c172008-07-22 21:13:36 +00003969 if (NumLo <= 2 && NumHi <= 2) {
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00003970 // If no more than two elements come from either vector. This can be
3971 // implemented with two shuffles. First shuffle gather the elements.
3972 // The second shuffle, which takes the first shuffle as both of its
3973 // vector operands, put the elements into the right order.
Nate Begeman9008ca62009-04-27 18:41:29 +00003974 V1 = DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00003975
Nate Begeman9008ca62009-04-27 18:41:29 +00003976 SmallVector<int, 8> Mask2(4U, -1);
Eric Christopherfd179292009-08-27 18:07:15 +00003977
Evan Chengace3c172008-07-22 21:13:36 +00003978 for (unsigned i = 0; i != 4; ++i) {
3979 if (Locs[i].first == -1)
3980 continue;
3981 else {
3982 unsigned Idx = (i < 2) ? 0 : 4;
3983 Idx += Locs[i].first * 2 + Locs[i].second;
Nate Begeman9008ca62009-04-27 18:41:29 +00003984 Mask2[i] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00003985 }
3986 }
3987
Nate Begeman9008ca62009-04-27 18:41:29 +00003988 return DAG.getVectorShuffle(VT, dl, V1, V1, &Mask2[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00003989 } else if (NumLo == 3 || NumHi == 3) {
3990 // Otherwise, we must have three elements from one vector, call it X, and
3991 // one element from the other, call it Y. First, use a shufps to build an
3992 // intermediate vector with the one element from Y and the element from X
3993 // that will be in the same half in the final destination (the indexes don't
3994 // matter). Then, use a shufps to build the final vector, taking the half
3995 // containing the element from Y from the intermediate, and the other half
3996 // from X.
3997 if (NumHi == 3) {
3998 // Normalize it so the 3 elements come from V1.
Nate Begeman9008ca62009-04-27 18:41:29 +00003999 CommuteVectorShuffleMask(PermMask, VT);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004000 std::swap(V1, V2);
4001 }
4002
4003 // Find the element from V2.
4004 unsigned HiIndex;
4005 for (HiIndex = 0; HiIndex < 3; ++HiIndex) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004006 int Val = PermMask[HiIndex];
4007 if (Val < 0)
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004008 continue;
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004009 if (Val >= 4)
4010 break;
4011 }
4012
Nate Begeman9008ca62009-04-27 18:41:29 +00004013 Mask1[0] = PermMask[HiIndex];
4014 Mask1[1] = -1;
4015 Mask1[2] = PermMask[HiIndex^1];
4016 Mask1[3] = -1;
4017 V2 = DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004018
4019 if (HiIndex >= 2) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004020 Mask1[0] = PermMask[0];
4021 Mask1[1] = PermMask[1];
4022 Mask1[2] = HiIndex & 1 ? 6 : 4;
4023 Mask1[3] = HiIndex & 1 ? 4 : 6;
4024 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004025 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00004026 Mask1[0] = HiIndex & 1 ? 2 : 0;
4027 Mask1[1] = HiIndex & 1 ? 0 : 2;
4028 Mask1[2] = PermMask[2];
4029 Mask1[3] = PermMask[3];
4030 if (Mask1[2] >= 0)
4031 Mask1[2] += 4;
4032 if (Mask1[3] >= 0)
4033 Mask1[3] += 4;
4034 return DAG.getVectorShuffle(VT, dl, V2, V1, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004035 }
Evan Chengace3c172008-07-22 21:13:36 +00004036 }
4037
4038 // Break it into (shuffle shuffle_hi, shuffle_lo).
4039 Locs.clear();
Nate Begeman9008ca62009-04-27 18:41:29 +00004040 SmallVector<int,8> LoMask(4U, -1);
4041 SmallVector<int,8> HiMask(4U, -1);
4042
4043 SmallVector<int,8> *MaskPtr = &LoMask;
Evan Chengace3c172008-07-22 21:13:36 +00004044 unsigned MaskIdx = 0;
4045 unsigned LoIdx = 0;
4046 unsigned HiIdx = 2;
4047 for (unsigned i = 0; i != 4; ++i) {
4048 if (i == 2) {
4049 MaskPtr = &HiMask;
4050 MaskIdx = 1;
4051 LoIdx = 0;
4052 HiIdx = 2;
4053 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004054 int Idx = PermMask[i];
4055 if (Idx < 0) {
Evan Chengace3c172008-07-22 21:13:36 +00004056 Locs[i] = std::make_pair(-1, -1);
Nate Begeman9008ca62009-04-27 18:41:29 +00004057 } else if (Idx < 4) {
Evan Chengace3c172008-07-22 21:13:36 +00004058 Locs[i] = std::make_pair(MaskIdx, LoIdx);
Nate Begeman9008ca62009-04-27 18:41:29 +00004059 (*MaskPtr)[LoIdx] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00004060 LoIdx++;
4061 } else {
4062 Locs[i] = std::make_pair(MaskIdx, HiIdx);
Nate Begeman9008ca62009-04-27 18:41:29 +00004063 (*MaskPtr)[HiIdx] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00004064 HiIdx++;
4065 }
4066 }
4067
Nate Begeman9008ca62009-04-27 18:41:29 +00004068 SDValue LoShuffle = DAG.getVectorShuffle(VT, dl, V1, V2, &LoMask[0]);
4069 SDValue HiShuffle = DAG.getVectorShuffle(VT, dl, V1, V2, &HiMask[0]);
4070 SmallVector<int, 8> MaskOps;
Evan Chengace3c172008-07-22 21:13:36 +00004071 for (unsigned i = 0; i != 4; ++i) {
4072 if (Locs[i].first == -1) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004073 MaskOps.push_back(-1);
Evan Chengace3c172008-07-22 21:13:36 +00004074 } else {
4075 unsigned Idx = Locs[i].first * 4 + Locs[i].second;
Nate Begeman9008ca62009-04-27 18:41:29 +00004076 MaskOps.push_back(Idx);
Evan Chengace3c172008-07-22 21:13:36 +00004077 }
4078 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004079 return DAG.getVectorShuffle(VT, dl, LoShuffle, HiShuffle, &MaskOps[0]);
Evan Chengace3c172008-07-22 21:13:36 +00004080}
4081
Dan Gohman475871a2008-07-27 21:46:04 +00004082SDValue
4083X86TargetLowering::LowerVECTOR_SHUFFLE(SDValue Op, SelectionDAG &DAG) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004084 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
Dan Gohman475871a2008-07-27 21:46:04 +00004085 SDValue V1 = Op.getOperand(0);
4086 SDValue V2 = Op.getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +00004087 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004088 DebugLoc dl = Op.getDebugLoc();
Nate Begeman9008ca62009-04-27 18:41:29 +00004089 unsigned NumElems = VT.getVectorNumElements();
Duncan Sands83ec4b62008-06-06 12:08:01 +00004090 bool isMMX = VT.getSizeInBits() == 64;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004091 bool V1IsUndef = V1.getOpcode() == ISD::UNDEF;
4092 bool V2IsUndef = V2.getOpcode() == ISD::UNDEF;
Evan Chengd9b8e402006-10-16 06:36:00 +00004093 bool V1IsSplat = false;
4094 bool V2IsSplat = false;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004095
Nate Begeman9008ca62009-04-27 18:41:29 +00004096 if (isZeroShuffle(SVOp))
Dale Johannesenace16102009-02-03 19:33:06 +00004097 return getZeroVector(VT, Subtarget->hasSSE2(), DAG, dl);
Evan Cheng213d2cf2007-05-17 18:45:50 +00004098
Nate Begeman9008ca62009-04-27 18:41:29 +00004099 // Promote splats to v4f32.
4100 if (SVOp->isSplat()) {
Eric Christopherfd179292009-08-27 18:07:15 +00004101 if (isMMX || NumElems < 4)
Nate Begeman9008ca62009-04-27 18:41:29 +00004102 return Op;
4103 return PromoteSplat(SVOp, DAG, Subtarget->hasSSE2());
Evan Cheng0db9fe62006-04-25 20:13:52 +00004104 }
4105
Evan Cheng7a831ce2007-12-15 03:00:47 +00004106 // If the shuffle can be profitably rewritten as a narrower shuffle, then
4107 // do it!
Owen Anderson825b72b2009-08-11 20:47:22 +00004108 if (VT == MVT::v8i16 || VT == MVT::v16i8) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004109 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, *this, dl);
Gabor Greifba36cb52008-08-28 21:40:38 +00004110 if (NewOp.getNode())
Scott Michelfdc40a02009-02-17 22:15:04 +00004111 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
Dale Johannesenace16102009-02-03 19:33:06 +00004112 LowerVECTOR_SHUFFLE(NewOp, DAG));
Owen Anderson825b72b2009-08-11 20:47:22 +00004113 } else if ((VT == MVT::v4i32 || (VT == MVT::v4f32 && Subtarget->hasSSE2()))) {
Evan Cheng7a831ce2007-12-15 03:00:47 +00004114 // FIXME: Figure out a cleaner way to do this.
4115 // Try to make use of movq to zero out the top part.
Gabor Greifba36cb52008-08-28 21:40:38 +00004116 if (ISD::isBuildVectorAllZeros(V2.getNode())) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004117 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, *this, dl);
Gabor Greifba36cb52008-08-28 21:40:38 +00004118 if (NewOp.getNode()) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004119 if (isCommutedMOVL(cast<ShuffleVectorSDNode>(NewOp), true, false))
4120 return getVZextMovL(VT, NewOp.getValueType(), NewOp.getOperand(0),
4121 DAG, Subtarget, dl);
Evan Cheng7a831ce2007-12-15 03:00:47 +00004122 }
Gabor Greifba36cb52008-08-28 21:40:38 +00004123 } else if (ISD::isBuildVectorAllZeros(V1.getNode())) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004124 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, *this, dl);
4125 if (NewOp.getNode() && X86::isMOVLMask(cast<ShuffleVectorSDNode>(NewOp)))
Evan Chengd880b972008-05-09 21:53:03 +00004126 return getVZextMovL(VT, NewOp.getValueType(), NewOp.getOperand(1),
Nate Begeman9008ca62009-04-27 18:41:29 +00004127 DAG, Subtarget, dl);
Evan Cheng7a831ce2007-12-15 03:00:47 +00004128 }
4129 }
Eric Christopherfd179292009-08-27 18:07:15 +00004130
Nate Begeman9008ca62009-04-27 18:41:29 +00004131 if (X86::isPSHUFDMask(SVOp))
4132 return Op;
Eric Christopherfd179292009-08-27 18:07:15 +00004133
Evan Chengf26ffe92008-05-29 08:22:04 +00004134 // Check if this can be converted into a logical shift.
4135 bool isLeft = false;
4136 unsigned ShAmt = 0;
Dan Gohman475871a2008-07-27 21:46:04 +00004137 SDValue ShVal;
Nate Begeman9008ca62009-04-27 18:41:29 +00004138 bool isShift = getSubtarget()->hasSSE2() &&
4139 isVectorShift(SVOp, DAG, isLeft, ShVal, ShAmt);
Evan Chengf26ffe92008-05-29 08:22:04 +00004140 if (isShift && ShVal.hasOneUse()) {
Scott Michelfdc40a02009-02-17 22:15:04 +00004141 // If the shifted value has multiple uses, it may be cheaper to use
Evan Chengf26ffe92008-05-29 08:22:04 +00004142 // v_set0 + movlhps or movhlps, etc.
Owen Andersone50ed302009-08-10 22:56:29 +00004143 EVT EVT = VT.getVectorElementType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00004144 ShAmt *= EVT.getSizeInBits();
Dale Johannesenace16102009-02-03 19:33:06 +00004145 return getVShift(isLeft, VT, ShVal, ShAmt, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00004146 }
Eric Christopherfd179292009-08-27 18:07:15 +00004147
Nate Begeman9008ca62009-04-27 18:41:29 +00004148 if (X86::isMOVLMask(SVOp)) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00004149 if (V1IsUndef)
4150 return V2;
Gabor Greifba36cb52008-08-28 21:40:38 +00004151 if (ISD::isBuildVectorAllZeros(V1.getNode()))
Dale Johannesenace16102009-02-03 19:33:06 +00004152 return getVZextMovL(VT, VT, V2, DAG, Subtarget, dl);
Nate Begemanfb8ead02008-07-25 19:05:58 +00004153 if (!isMMX)
4154 return Op;
Evan Cheng7e2ff772008-05-08 00:57:18 +00004155 }
Eric Christopherfd179292009-08-27 18:07:15 +00004156
Nate Begeman9008ca62009-04-27 18:41:29 +00004157 // FIXME: fold these into legal mask.
4158 if (!isMMX && (X86::isMOVSHDUPMask(SVOp) ||
4159 X86::isMOVSLDUPMask(SVOp) ||
4160 X86::isMOVHLPSMask(SVOp) ||
4161 X86::isMOVHPMask(SVOp) ||
4162 X86::isMOVLPMask(SVOp)))
Evan Cheng9bbbb982006-10-25 20:48:19 +00004163 return Op;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004164
Nate Begeman9008ca62009-04-27 18:41:29 +00004165 if (ShouldXformToMOVHLPS(SVOp) ||
4166 ShouldXformToMOVLP(V1.getNode(), V2.getNode(), SVOp))
4167 return CommuteVectorShuffle(SVOp, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004168
Evan Chengf26ffe92008-05-29 08:22:04 +00004169 if (isShift) {
4170 // No better options. Use a vshl / vsrl.
Owen Andersone50ed302009-08-10 22:56:29 +00004171 EVT EVT = VT.getVectorElementType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00004172 ShAmt *= EVT.getSizeInBits();
Dale Johannesenace16102009-02-03 19:33:06 +00004173 return getVShift(isLeft, VT, ShVal, ShAmt, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00004174 }
Eric Christopherfd179292009-08-27 18:07:15 +00004175
Evan Cheng9eca5e82006-10-25 21:49:50 +00004176 bool Commuted = false;
Chris Lattner8a594482007-11-25 00:24:49 +00004177 // FIXME: This should also accept a bitcast of a splat? Be careful, not
4178 // 1,1,1,1 -> v8i16 though.
Gabor Greifba36cb52008-08-28 21:40:38 +00004179 V1IsSplat = isSplatVector(V1.getNode());
4180 V2IsSplat = isSplatVector(V2.getNode());
Scott Michelfdc40a02009-02-17 22:15:04 +00004181
Chris Lattner8a594482007-11-25 00:24:49 +00004182 // Canonicalize the splat or undef, if present, to be on the RHS.
Evan Cheng9bbbb982006-10-25 20:48:19 +00004183 if ((V1IsSplat || V1IsUndef) && !(V2IsSplat || V2IsUndef)) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004184 Op = CommuteVectorShuffle(SVOp, DAG);
4185 SVOp = cast<ShuffleVectorSDNode>(Op);
4186 V1 = SVOp->getOperand(0);
4187 V2 = SVOp->getOperand(1);
Evan Cheng9bbbb982006-10-25 20:48:19 +00004188 std::swap(V1IsSplat, V2IsSplat);
4189 std::swap(V1IsUndef, V2IsUndef);
Evan Cheng9eca5e82006-10-25 21:49:50 +00004190 Commuted = true;
Evan Cheng9bbbb982006-10-25 20:48:19 +00004191 }
4192
Nate Begeman9008ca62009-04-27 18:41:29 +00004193 if (isCommutedMOVL(SVOp, V2IsSplat, V2IsUndef)) {
4194 // Shuffling low element of v1 into undef, just return v1.
Eric Christopherfd179292009-08-27 18:07:15 +00004195 if (V2IsUndef)
Nate Begeman9008ca62009-04-27 18:41:29 +00004196 return V1;
4197 // If V2 is a splat, the mask may be malformed such as <4,3,3,3>, which
4198 // the instruction selector will not match, so get a canonical MOVL with
4199 // swapped operands to undo the commute.
4200 return getMOVL(DAG, dl, VT, V2, V1);
Evan Chengd9b8e402006-10-16 06:36:00 +00004201 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00004202
Nate Begeman9008ca62009-04-27 18:41:29 +00004203 if (X86::isUNPCKL_v_undef_Mask(SVOp) ||
4204 X86::isUNPCKH_v_undef_Mask(SVOp) ||
4205 X86::isUNPCKLMask(SVOp) ||
4206 X86::isUNPCKHMask(SVOp))
Evan Chengd9b8e402006-10-16 06:36:00 +00004207 return Op;
Evan Chenge1113032006-10-04 18:33:38 +00004208
Evan Cheng9bbbb982006-10-25 20:48:19 +00004209 if (V2IsSplat) {
4210 // Normalize mask so all entries that point to V2 points to its first
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00004211 // element then try to match unpck{h|l} again. If match, return a
Evan Cheng9bbbb982006-10-25 20:48:19 +00004212 // new vector_shuffle with the corrected mask.
Nate Begeman9008ca62009-04-27 18:41:29 +00004213 SDValue NewMask = NormalizeMask(SVOp, DAG);
4214 ShuffleVectorSDNode *NSVOp = cast<ShuffleVectorSDNode>(NewMask);
4215 if (NSVOp != SVOp) {
4216 if (X86::isUNPCKLMask(NSVOp, true)) {
4217 return NewMask;
4218 } else if (X86::isUNPCKHMask(NSVOp, true)) {
4219 return NewMask;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004220 }
4221 }
4222 }
4223
Evan Cheng9eca5e82006-10-25 21:49:50 +00004224 if (Commuted) {
4225 // Commute is back and try unpck* again.
Nate Begeman9008ca62009-04-27 18:41:29 +00004226 // FIXME: this seems wrong.
4227 SDValue NewOp = CommuteVectorShuffle(SVOp, DAG);
4228 ShuffleVectorSDNode *NewSVOp = cast<ShuffleVectorSDNode>(NewOp);
4229 if (X86::isUNPCKL_v_undef_Mask(NewSVOp) ||
4230 X86::isUNPCKH_v_undef_Mask(NewSVOp) ||
4231 X86::isUNPCKLMask(NewSVOp) ||
4232 X86::isUNPCKHMask(NewSVOp))
4233 return NewOp;
Evan Cheng9eca5e82006-10-25 21:49:50 +00004234 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00004235
Nate Begemanb9a47b82009-02-23 08:49:38 +00004236 // FIXME: for mmx, bitcast v2i32 to v4i16 for shuffle.
Nate Begeman9008ca62009-04-27 18:41:29 +00004237
4238 // Normalize the node to match x86 shuffle ops if needed
4239 if (!isMMX && V2.getOpcode() != ISD::UNDEF && isCommutedSHUFP(SVOp))
4240 return CommuteVectorShuffle(SVOp, DAG);
4241
4242 // Check for legal shuffle and return?
4243 SmallVector<int, 16> PermMask;
4244 SVOp->getMask(PermMask);
4245 if (isShuffleMaskLegal(PermMask, VT))
Evan Cheng0c0f83f2008-04-05 00:30:36 +00004246 return Op;
Eric Christopherfd179292009-08-27 18:07:15 +00004247
Evan Cheng14b32e12007-12-11 01:46:18 +00004248 // Handle v8i16 specifically since SSE can do byte extraction and insertion.
Owen Anderson825b72b2009-08-11 20:47:22 +00004249 if (VT == MVT::v8i16) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004250 SDValue NewOp = LowerVECTOR_SHUFFLEv8i16(SVOp, DAG, *this);
Gabor Greifba36cb52008-08-28 21:40:38 +00004251 if (NewOp.getNode())
Evan Cheng14b32e12007-12-11 01:46:18 +00004252 return NewOp;
4253 }
4254
Owen Anderson825b72b2009-08-11 20:47:22 +00004255 if (VT == MVT::v16i8) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004256 SDValue NewOp = LowerVECTOR_SHUFFLEv16i8(SVOp, DAG, *this);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004257 if (NewOp.getNode())
4258 return NewOp;
4259 }
Eric Christopherfd179292009-08-27 18:07:15 +00004260
Evan Chengace3c172008-07-22 21:13:36 +00004261 // Handle all 4 wide cases with a number of shuffles except for MMX.
4262 if (NumElems == 4 && !isMMX)
Nate Begeman9008ca62009-04-27 18:41:29 +00004263 return LowerVECTOR_SHUFFLE_4wide(SVOp, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004264
Dan Gohman475871a2008-07-27 21:46:04 +00004265 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004266}
4267
Dan Gohman475871a2008-07-27 21:46:04 +00004268SDValue
4269X86TargetLowering::LowerEXTRACT_VECTOR_ELT_SSE4(SDValue Op,
Nate Begeman14d12ca2008-02-11 04:19:36 +00004270 SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00004271 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004272 DebugLoc dl = Op.getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +00004273 if (VT.getSizeInBits() == 8) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004274 SDValue Extract = DAG.getNode(X86ISD::PEXTRB, dl, MVT::i32,
Nate Begeman14d12ca2008-02-11 04:19:36 +00004275 Op.getOperand(0), Op.getOperand(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00004276 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, MVT::i32, Extract,
Nate Begeman14d12ca2008-02-11 04:19:36 +00004277 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00004278 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Duncan Sands83ec4b62008-06-06 12:08:01 +00004279 } else if (VT.getSizeInBits() == 16) {
Evan Cheng52ceafa2009-01-02 05:29:08 +00004280 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
4281 // If Idx is 0, it's cheaper to do a move instead of a pextrw.
4282 if (Idx == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00004283 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i16,
4284 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Dale Johannesenace16102009-02-03 19:33:06 +00004285 DAG.getNode(ISD::BIT_CONVERT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004286 MVT::v4i32,
Evan Cheng52ceafa2009-01-02 05:29:08 +00004287 Op.getOperand(0)),
4288 Op.getOperand(1)));
Owen Anderson825b72b2009-08-11 20:47:22 +00004289 SDValue Extract = DAG.getNode(X86ISD::PEXTRW, dl, MVT::i32,
Nate Begeman14d12ca2008-02-11 04:19:36 +00004290 Op.getOperand(0), Op.getOperand(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00004291 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, MVT::i32, Extract,
Nate Begeman14d12ca2008-02-11 04:19:36 +00004292 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00004293 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Owen Anderson825b72b2009-08-11 20:47:22 +00004294 } else if (VT == MVT::f32) {
Evan Cheng62a3f152008-03-24 21:52:23 +00004295 // EXTRACTPS outputs to a GPR32 register which will require a movd to copy
4296 // the result back to FR32 register. It's only worth matching if the
Dan Gohmand17cfbe2008-10-31 00:57:24 +00004297 // result has a single use which is a store or a bitcast to i32. And in
4298 // the case of a store, it's not worth it if the index is a constant 0,
4299 // because a MOVSSmr can be used instead, which is smaller and faster.
Evan Cheng62a3f152008-03-24 21:52:23 +00004300 if (!Op.hasOneUse())
Dan Gohman475871a2008-07-27 21:46:04 +00004301 return SDValue();
Gabor Greifba36cb52008-08-28 21:40:38 +00004302 SDNode *User = *Op.getNode()->use_begin();
Dan Gohmand17cfbe2008-10-31 00:57:24 +00004303 if ((User->getOpcode() != ISD::STORE ||
4304 (isa<ConstantSDNode>(Op.getOperand(1)) &&
4305 cast<ConstantSDNode>(Op.getOperand(1))->isNullValue())) &&
Dan Gohman171c11e2008-04-16 02:32:24 +00004306 (User->getOpcode() != ISD::BIT_CONVERT ||
Owen Anderson825b72b2009-08-11 20:47:22 +00004307 User->getValueType(0) != MVT::i32))
Dan Gohman475871a2008-07-27 21:46:04 +00004308 return SDValue();
Owen Anderson825b72b2009-08-11 20:47:22 +00004309 SDValue Extract = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
4310 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v4i32,
Dale Johannesenace16102009-02-03 19:33:06 +00004311 Op.getOperand(0)),
4312 Op.getOperand(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00004313 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::f32, Extract);
4314 } else if (VT == MVT::i32) {
Mon P Wangf0fcdd82009-01-15 21:10:20 +00004315 // ExtractPS works with constant index.
4316 if (isa<ConstantSDNode>(Op.getOperand(1)))
4317 return Op;
Nate Begeman14d12ca2008-02-11 04:19:36 +00004318 }
Dan Gohman475871a2008-07-27 21:46:04 +00004319 return SDValue();
Nate Begeman14d12ca2008-02-11 04:19:36 +00004320}
4321
4322
Dan Gohman475871a2008-07-27 21:46:04 +00004323SDValue
4324X86TargetLowering::LowerEXTRACT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00004325 if (!isa<ConstantSDNode>(Op.getOperand(1)))
Dan Gohman475871a2008-07-27 21:46:04 +00004326 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004327
Evan Cheng62a3f152008-03-24 21:52:23 +00004328 if (Subtarget->hasSSE41()) {
Dan Gohman475871a2008-07-27 21:46:04 +00004329 SDValue Res = LowerEXTRACT_VECTOR_ELT_SSE4(Op, DAG);
Gabor Greifba36cb52008-08-28 21:40:38 +00004330 if (Res.getNode())
Evan Cheng62a3f152008-03-24 21:52:23 +00004331 return Res;
4332 }
Nate Begeman14d12ca2008-02-11 04:19:36 +00004333
Owen Andersone50ed302009-08-10 22:56:29 +00004334 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004335 DebugLoc dl = Op.getDebugLoc();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004336 // TODO: handle v16i8.
Duncan Sands83ec4b62008-06-06 12:08:01 +00004337 if (VT.getSizeInBits() == 16) {
Dan Gohman475871a2008-07-27 21:46:04 +00004338 SDValue Vec = Op.getOperand(0);
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004339 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng14b32e12007-12-11 01:46:18 +00004340 if (Idx == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00004341 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i16,
4342 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Scott Michelfdc40a02009-02-17 22:15:04 +00004343 DAG.getNode(ISD::BIT_CONVERT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004344 MVT::v4i32, Vec),
Evan Cheng14b32e12007-12-11 01:46:18 +00004345 Op.getOperand(1)));
Evan Cheng0db9fe62006-04-25 20:13:52 +00004346 // Transform it so it match pextrw which produces a 32-bit result.
Owen Anderson825b72b2009-08-11 20:47:22 +00004347 EVT EVT = (MVT::SimpleValueType)(VT.getSimpleVT().SimpleTy+1);
Dale Johannesenace16102009-02-03 19:33:06 +00004348 SDValue Extract = DAG.getNode(X86ISD::PEXTRW, dl, EVT,
Evan Cheng0db9fe62006-04-25 20:13:52 +00004349 Op.getOperand(0), Op.getOperand(1));
Dale Johannesenace16102009-02-03 19:33:06 +00004350 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, EVT, Extract,
Evan Cheng0db9fe62006-04-25 20:13:52 +00004351 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00004352 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Duncan Sands83ec4b62008-06-06 12:08:01 +00004353 } else if (VT.getSizeInBits() == 32) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004354 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004355 if (Idx == 0)
4356 return Op;
Eric Christopherfd179292009-08-27 18:07:15 +00004357
Evan Cheng0db9fe62006-04-25 20:13:52 +00004358 // SHUFPS the element to the lowest double word, then movss.
Nate Begeman9008ca62009-04-27 18:41:29 +00004359 int Mask[4] = { Idx, -1, -1, -1 };
Owen Andersone50ed302009-08-10 22:56:29 +00004360 EVT VVT = Op.getOperand(0).getValueType();
Eric Christopherfd179292009-08-27 18:07:15 +00004361 SDValue Vec = DAG.getVectorShuffle(VVT, dl, Op.getOperand(0),
Nate Begeman9008ca62009-04-27 18:41:29 +00004362 DAG.getUNDEF(VVT), Mask);
Dale Johannesenace16102009-02-03 19:33:06 +00004363 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, VT, Vec,
Chris Lattner0bd48932008-01-17 07:00:52 +00004364 DAG.getIntPtrConstant(0));
Duncan Sands83ec4b62008-06-06 12:08:01 +00004365 } else if (VT.getSizeInBits() == 64) {
Nate Begeman14d12ca2008-02-11 04:19:36 +00004366 // FIXME: .td only matches this for <2 x f64>, not <2 x i64> on 32b
4367 // FIXME: seems like this should be unnecessary if mov{h,l}pd were taught
4368 // to match extract_elt for f64.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004369 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004370 if (Idx == 0)
4371 return Op;
4372
4373 // UNPCKHPD the element to the lowest double word, then movsd.
4374 // Note if the lower 64 bits of the result of the UNPCKHPD is then stored
4375 // to a f64mem, the whole operation is folded into a single MOVHPDmr.
Nate Begeman9008ca62009-04-27 18:41:29 +00004376 int Mask[2] = { 1, -1 };
Owen Andersone50ed302009-08-10 22:56:29 +00004377 EVT VVT = Op.getOperand(0).getValueType();
Eric Christopherfd179292009-08-27 18:07:15 +00004378 SDValue Vec = DAG.getVectorShuffle(VVT, dl, Op.getOperand(0),
Nate Begeman9008ca62009-04-27 18:41:29 +00004379 DAG.getUNDEF(VVT), Mask);
Dale Johannesenace16102009-02-03 19:33:06 +00004380 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, VT, Vec,
Chris Lattner0bd48932008-01-17 07:00:52 +00004381 DAG.getIntPtrConstant(0));
Evan Cheng0db9fe62006-04-25 20:13:52 +00004382 }
4383
Dan Gohman475871a2008-07-27 21:46:04 +00004384 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004385}
4386
Dan Gohman475871a2008-07-27 21:46:04 +00004387SDValue
4388X86TargetLowering::LowerINSERT_VECTOR_ELT_SSE4(SDValue Op, SelectionDAG &DAG){
Owen Andersone50ed302009-08-10 22:56:29 +00004389 EVT VT = Op.getValueType();
4390 EVT EVT = VT.getVectorElementType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004391 DebugLoc dl = Op.getDebugLoc();
Nate Begeman14d12ca2008-02-11 04:19:36 +00004392
Dan Gohman475871a2008-07-27 21:46:04 +00004393 SDValue N0 = Op.getOperand(0);
4394 SDValue N1 = Op.getOperand(1);
4395 SDValue N2 = Op.getOperand(2);
Nate Begeman14d12ca2008-02-11 04:19:36 +00004396
Dan Gohmanef521f12008-08-14 22:53:18 +00004397 if ((EVT.getSizeInBits() == 8 || EVT.getSizeInBits() == 16) &&
4398 isa<ConstantSDNode>(N2)) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00004399 unsigned Opc = (EVT.getSizeInBits() == 8) ? X86ISD::PINSRB
Nate Begemanb9a47b82009-02-23 08:49:38 +00004400 : X86ISD::PINSRW;
Nate Begeman14d12ca2008-02-11 04:19:36 +00004401 // Transform it so it match pinsr{b,w} which expects a GR32 as its second
4402 // argument.
Owen Anderson825b72b2009-08-11 20:47:22 +00004403 if (N1.getValueType() != MVT::i32)
4404 N1 = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, N1);
4405 if (N2.getValueType() != MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004406 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue());
Dale Johannesenace16102009-02-03 19:33:06 +00004407 return DAG.getNode(Opc, dl, VT, N0, N1, N2);
Owen Anderson825b72b2009-08-11 20:47:22 +00004408 } else if (EVT == MVT::f32 && isa<ConstantSDNode>(N2)) {
Nate Begeman14d12ca2008-02-11 04:19:36 +00004409 // Bits [7:6] of the constant are the source select. This will always be
4410 // zero here. The DAG Combiner may combine an extract_elt index into these
4411 // bits. For example (insert (extract, 3), 2) could be matched by putting
4412 // the '3' into bits [7:6] of X86ISD::INSERTPS.
Scott Michelfdc40a02009-02-17 22:15:04 +00004413 // Bits [5:4] of the constant are the destination select. This is the
Nate Begeman14d12ca2008-02-11 04:19:36 +00004414 // value of the incoming immediate.
Scott Michelfdc40a02009-02-17 22:15:04 +00004415 // Bits [3:0] of the constant are the zero mask. The DAG Combiner may
Nate Begeman14d12ca2008-02-11 04:19:36 +00004416 // combine either bitwise AND or insert of float 0.0 to set these bits.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004417 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue() << 4);
Eric Christopherfbd66872009-07-24 00:33:09 +00004418 // Create this as a scalar to vector..
Owen Anderson825b72b2009-08-11 20:47:22 +00004419 N1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4f32, N1);
Dale Johannesenace16102009-02-03 19:33:06 +00004420 return DAG.getNode(X86ISD::INSERTPS, dl, VT, N0, N1, N2);
Owen Anderson825b72b2009-08-11 20:47:22 +00004421 } else if (EVT == MVT::i32 && isa<ConstantSDNode>(N2)) {
Eric Christopherfbd66872009-07-24 00:33:09 +00004422 // PINSR* works with constant index.
4423 return Op;
Nate Begeman14d12ca2008-02-11 04:19:36 +00004424 }
Dan Gohman475871a2008-07-27 21:46:04 +00004425 return SDValue();
Nate Begeman14d12ca2008-02-11 04:19:36 +00004426}
4427
Dan Gohman475871a2008-07-27 21:46:04 +00004428SDValue
4429X86TargetLowering::LowerINSERT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00004430 EVT VT = Op.getValueType();
4431 EVT EVT = VT.getVectorElementType();
Nate Begeman14d12ca2008-02-11 04:19:36 +00004432
4433 if (Subtarget->hasSSE41())
4434 return LowerINSERT_VECTOR_ELT_SSE4(Op, DAG);
4435
Owen Anderson825b72b2009-08-11 20:47:22 +00004436 if (EVT == MVT::i8)
Dan Gohman475871a2008-07-27 21:46:04 +00004437 return SDValue();
Evan Cheng794405e2007-12-12 07:55:34 +00004438
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004439 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00004440 SDValue N0 = Op.getOperand(0);
4441 SDValue N1 = Op.getOperand(1);
4442 SDValue N2 = Op.getOperand(2);
Evan Cheng794405e2007-12-12 07:55:34 +00004443
Eli Friedman30e71eb2009-06-06 06:32:50 +00004444 if (EVT.getSizeInBits() == 16 && isa<ConstantSDNode>(N2)) {
Evan Cheng794405e2007-12-12 07:55:34 +00004445 // Transform it so it match pinsrw which expects a 16-bit value in a GR32
4446 // as its second argument.
Owen Anderson825b72b2009-08-11 20:47:22 +00004447 if (N1.getValueType() != MVT::i32)
4448 N1 = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, N1);
4449 if (N2.getValueType() != MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004450 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue());
Dale Johannesenace16102009-02-03 19:33:06 +00004451 return DAG.getNode(X86ISD::PINSRW, dl, VT, N0, N1, N2);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004452 }
Dan Gohman475871a2008-07-27 21:46:04 +00004453 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004454}
4455
Dan Gohman475871a2008-07-27 21:46:04 +00004456SDValue
4457X86TargetLowering::LowerSCALAR_TO_VECTOR(SDValue Op, SelectionDAG &DAG) {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004458 DebugLoc dl = Op.getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00004459 if (Op.getValueType() == MVT::v2f32)
4460 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f32,
4461 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i32,
4462 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i32,
Evan Cheng52672b82008-07-22 18:39:19 +00004463 Op.getOperand(0))));
4464
Owen Anderson825b72b2009-08-11 20:47:22 +00004465 if (Op.getValueType() == MVT::v1i64 && Op.getOperand(0).getValueType() == MVT::i64)
4466 return DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v1i64, Op.getOperand(0));
Rafael Espindoladef390a2009-08-03 02:45:34 +00004467
Owen Anderson825b72b2009-08-11 20:47:22 +00004468 SDValue AnyExt = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, Op.getOperand(0));
4469 EVT VT = MVT::v2i32;
4470 switch (Op.getValueType().getSimpleVT().SimpleTy) {
Evan Chengefec7512008-02-18 23:04:32 +00004471 default: break;
Owen Anderson825b72b2009-08-11 20:47:22 +00004472 case MVT::v16i8:
4473 case MVT::v8i16:
4474 VT = MVT::v4i32;
Evan Chengefec7512008-02-18 23:04:32 +00004475 break;
4476 }
Dale Johannesenace16102009-02-03 19:33:06 +00004477 return DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(),
4478 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, AnyExt));
Evan Cheng0db9fe62006-04-25 20:13:52 +00004479}
4480
Bill Wendling056292f2008-09-16 21:48:12 +00004481// ConstantPool, JumpTable, GlobalAddress, and ExternalSymbol are lowered as
4482// their target countpart wrapped in the X86ISD::Wrapper node. Suppose N is
4483// one of the above mentioned nodes. It has to be wrapped because otherwise
4484// Select(N) returns N. So the raw TargetGlobalAddress nodes, etc. can only
4485// be used to form addressing mode. These wrapped nodes will be selected
4486// into MOV32ri.
Dan Gohman475871a2008-07-27 21:46:04 +00004487SDValue
4488X86TargetLowering::LowerConstantPool(SDValue Op, SelectionDAG &DAG) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00004489 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Eric Christopherfd179292009-08-27 18:07:15 +00004490
Chris Lattner41621a22009-06-26 19:22:52 +00004491 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
4492 // global base reg.
4493 unsigned char OpFlag = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00004494 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00004495 CodeModel::Model M = getTargetMachine().getCodeModel();
4496
Chris Lattner4f066492009-07-11 20:29:19 +00004497 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00004498 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattnere4df7562009-07-09 03:15:51 +00004499 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00004500 else if (Subtarget->isPICStyleGOT())
Chris Lattner88e1fd52009-07-09 04:24:46 +00004501 OpFlag = X86II::MO_GOTOFF;
Chris Lattnere2c92082009-07-10 21:00:45 +00004502 else if (Subtarget->isPICStyleStubPIC())
Chris Lattner88e1fd52009-07-09 04:24:46 +00004503 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Eric Christopherfd179292009-08-27 18:07:15 +00004504
Evan Cheng1606e8e2009-03-13 07:51:59 +00004505 SDValue Result = DAG.getTargetConstantPool(CP->getConstVal(), getPointerTy(),
Chris Lattner41621a22009-06-26 19:22:52 +00004506 CP->getAlignment(),
4507 CP->getOffset(), OpFlag);
4508 DebugLoc DL = CP->getDebugLoc();
Chris Lattner18c59872009-06-27 04:16:01 +00004509 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Anton Korobeynikov7f705592007-01-12 19:20:47 +00004510 // With PIC, the address is actually $g + Offset.
Chris Lattner41621a22009-06-26 19:22:52 +00004511 if (OpFlag) {
4512 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
Dale Johannesenb300d2a2009-02-07 00:55:49 +00004513 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattner41621a22009-06-26 19:22:52 +00004514 DebugLoc::getUnknownLoc(), getPointerTy()),
Anton Korobeynikov7f705592007-01-12 19:20:47 +00004515 Result);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004516 }
4517
4518 return Result;
4519}
4520
Chris Lattner18c59872009-06-27 04:16:01 +00004521SDValue X86TargetLowering::LowerJumpTable(SDValue Op, SelectionDAG &DAG) {
4522 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
Eric Christopherfd179292009-08-27 18:07:15 +00004523
Chris Lattner18c59872009-06-27 04:16:01 +00004524 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
4525 // global base reg.
4526 unsigned char OpFlag = 0;
4527 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00004528 CodeModel::Model M = getTargetMachine().getCodeModel();
4529
Chris Lattner4f066492009-07-11 20:29:19 +00004530 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00004531 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattnere4df7562009-07-09 03:15:51 +00004532 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00004533 else if (Subtarget->isPICStyleGOT())
Chris Lattner88e1fd52009-07-09 04:24:46 +00004534 OpFlag = X86II::MO_GOTOFF;
Chris Lattnere2c92082009-07-10 21:00:45 +00004535 else if (Subtarget->isPICStyleStubPIC())
Chris Lattner88e1fd52009-07-09 04:24:46 +00004536 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Eric Christopherfd179292009-08-27 18:07:15 +00004537
Chris Lattner18c59872009-06-27 04:16:01 +00004538 SDValue Result = DAG.getTargetJumpTable(JT->getIndex(), getPointerTy(),
4539 OpFlag);
4540 DebugLoc DL = JT->getDebugLoc();
4541 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Eric Christopherfd179292009-08-27 18:07:15 +00004542
Chris Lattner18c59872009-06-27 04:16:01 +00004543 // With PIC, the address is actually $g + Offset.
4544 if (OpFlag) {
4545 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
4546 DAG.getNode(X86ISD::GlobalBaseReg,
4547 DebugLoc::getUnknownLoc(), getPointerTy()),
4548 Result);
4549 }
Eric Christopherfd179292009-08-27 18:07:15 +00004550
Chris Lattner18c59872009-06-27 04:16:01 +00004551 return Result;
4552}
4553
4554SDValue
4555X86TargetLowering::LowerExternalSymbol(SDValue Op, SelectionDAG &DAG) {
4556 const char *Sym = cast<ExternalSymbolSDNode>(Op)->getSymbol();
Eric Christopherfd179292009-08-27 18:07:15 +00004557
Chris Lattner18c59872009-06-27 04:16:01 +00004558 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
4559 // global base reg.
4560 unsigned char OpFlag = 0;
4561 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00004562 CodeModel::Model M = getTargetMachine().getCodeModel();
4563
Chris Lattner4f066492009-07-11 20:29:19 +00004564 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00004565 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattnere4df7562009-07-09 03:15:51 +00004566 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00004567 else if (Subtarget->isPICStyleGOT())
Chris Lattner88e1fd52009-07-09 04:24:46 +00004568 OpFlag = X86II::MO_GOTOFF;
Chris Lattnere2c92082009-07-10 21:00:45 +00004569 else if (Subtarget->isPICStyleStubPIC())
Chris Lattner88e1fd52009-07-09 04:24:46 +00004570 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Eric Christopherfd179292009-08-27 18:07:15 +00004571
Chris Lattner18c59872009-06-27 04:16:01 +00004572 SDValue Result = DAG.getTargetExternalSymbol(Sym, getPointerTy(), OpFlag);
Eric Christopherfd179292009-08-27 18:07:15 +00004573
Chris Lattner18c59872009-06-27 04:16:01 +00004574 DebugLoc DL = Op.getDebugLoc();
4575 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Eric Christopherfd179292009-08-27 18:07:15 +00004576
4577
Chris Lattner18c59872009-06-27 04:16:01 +00004578 // With PIC, the address is actually $g + Offset.
4579 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
Chris Lattnere4df7562009-07-09 03:15:51 +00004580 !Subtarget->is64Bit()) {
Chris Lattner18c59872009-06-27 04:16:01 +00004581 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
4582 DAG.getNode(X86ISD::GlobalBaseReg,
4583 DebugLoc::getUnknownLoc(),
4584 getPointerTy()),
4585 Result);
4586 }
Eric Christopherfd179292009-08-27 18:07:15 +00004587
Chris Lattner18c59872009-06-27 04:16:01 +00004588 return Result;
4589}
4590
Dan Gohman475871a2008-07-27 21:46:04 +00004591SDValue
Dale Johannesen33c960f2009-02-04 20:06:27 +00004592X86TargetLowering::LowerGlobalAddress(const GlobalValue *GV, DebugLoc dl,
Dan Gohman6520e202008-10-18 02:06:02 +00004593 int64_t Offset,
Evan Chengda43bcf2008-09-24 00:05:32 +00004594 SelectionDAG &DAG) const {
Dan Gohman6520e202008-10-18 02:06:02 +00004595 // Create the TargetGlobalAddress node, folding in the constant
4596 // offset if it is legal.
Chris Lattnerd392bd92009-07-10 07:20:05 +00004597 unsigned char OpFlags =
4598 Subtarget->ClassifyGlobalReference(GV, getTargetMachine());
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00004599 CodeModel::Model M = getTargetMachine().getCodeModel();
Dan Gohman6520e202008-10-18 02:06:02 +00004600 SDValue Result;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00004601 if (OpFlags == X86II::MO_NO_FLAG &&
4602 X86::isOffsetSuitableForCodeModel(Offset, M)) {
Chris Lattner4aa21aa2009-07-09 00:58:53 +00004603 // A direct static reference to a global.
Dale Johannesen60b3ba02009-07-21 00:12:29 +00004604 Result = DAG.getTargetGlobalAddress(GV, getPointerTy(), Offset);
Dan Gohman6520e202008-10-18 02:06:02 +00004605 Offset = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00004606 } else {
Chris Lattnerb1acd682009-06-27 05:39:56 +00004607 Result = DAG.getTargetGlobalAddress(GV, getPointerTy(), 0, OpFlags);
Chris Lattner18c59872009-06-27 04:16:01 +00004608 }
Eric Christopherfd179292009-08-27 18:07:15 +00004609
Chris Lattner4f066492009-07-11 20:29:19 +00004610 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00004611 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattner18c59872009-06-27 04:16:01 +00004612 Result = DAG.getNode(X86ISD::WrapperRIP, dl, getPointerTy(), Result);
4613 else
4614 Result = DAG.getNode(X86ISD::Wrapper, dl, getPointerTy(), Result);
Dan Gohman6520e202008-10-18 02:06:02 +00004615
Anton Korobeynikov7f705592007-01-12 19:20:47 +00004616 // With PIC, the address is actually $g + Offset.
Chris Lattner36c25012009-07-10 07:34:39 +00004617 if (isGlobalRelativeToPICBase(OpFlags)) {
Dale Johannesen33c960f2009-02-04 20:06:27 +00004618 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(),
4619 DAG.getNode(X86ISD::GlobalBaseReg, dl, getPointerTy()),
Anton Korobeynikov7f705592007-01-12 19:20:47 +00004620 Result);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004621 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004622
Chris Lattner36c25012009-07-10 07:34:39 +00004623 // For globals that require a load from a stub to get the address, emit the
4624 // load.
4625 if (isGlobalStubReference(OpFlags))
Dale Johannesen33c960f2009-02-04 20:06:27 +00004626 Result = DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(), Result,
Dan Gohman3069b872008-02-07 18:41:25 +00004627 PseudoSourceValue::getGOT(), 0);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004628
Dan Gohman6520e202008-10-18 02:06:02 +00004629 // If there was a non-zero offset that we didn't fold, create an explicit
4630 // addition for it.
4631 if (Offset != 0)
Dale Johannesen33c960f2009-02-04 20:06:27 +00004632 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(), Result,
Dan Gohman6520e202008-10-18 02:06:02 +00004633 DAG.getConstant(Offset, getPointerTy()));
4634
Evan Cheng0db9fe62006-04-25 20:13:52 +00004635 return Result;
4636}
4637
Evan Chengda43bcf2008-09-24 00:05:32 +00004638SDValue
4639X86TargetLowering::LowerGlobalAddress(SDValue Op, SelectionDAG &DAG) {
4640 const GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
Dan Gohman6520e202008-10-18 02:06:02 +00004641 int64_t Offset = cast<GlobalAddressSDNode>(Op)->getOffset();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004642 return LowerGlobalAddress(GV, Op.getDebugLoc(), Offset, DAG);
Evan Chengda43bcf2008-09-24 00:05:32 +00004643}
4644
Rafael Espindola2ee3db32009-04-17 14:35:58 +00004645static SDValue
4646GetTLSADDR(SelectionDAG &DAG, SDValue Chain, GlobalAddressSDNode *GA,
Owen Andersone50ed302009-08-10 22:56:29 +00004647 SDValue *InFlag, const EVT PtrVT, unsigned ReturnReg,
Chris Lattnerb903bed2009-06-26 21:20:29 +00004648 unsigned char OperandFlags) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004649 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00004650 DebugLoc dl = GA->getDebugLoc();
4651 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(),
4652 GA->getValueType(0),
Chris Lattnerb903bed2009-06-26 21:20:29 +00004653 GA->getOffset(),
4654 OperandFlags);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00004655 if (InFlag) {
4656 SDValue Ops[] = { Chain, TGA, *InFlag };
Rafael Espindola15f1b662009-04-24 12:59:40 +00004657 Chain = DAG.getNode(X86ISD::TLSADDR, dl, NodeTys, Ops, 3);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00004658 } else {
4659 SDValue Ops[] = { Chain, TGA };
Rafael Espindola15f1b662009-04-24 12:59:40 +00004660 Chain = DAG.getNode(X86ISD::TLSADDR, dl, NodeTys, Ops, 2);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00004661 }
Rafael Espindola15f1b662009-04-24 12:59:40 +00004662 SDValue Flag = Chain.getValue(1);
4663 return DAG.getCopyFromReg(Chain, dl, ReturnReg, PtrVT, Flag);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00004664}
4665
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00004666// Lower ISD::GlobalTLSAddress using the "general dynamic" model, 32 bit
Dan Gohman475871a2008-07-27 21:46:04 +00004667static SDValue
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00004668LowerToTLSGeneralDynamicModel32(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00004669 const EVT PtrVT) {
Dan Gohman475871a2008-07-27 21:46:04 +00004670 SDValue InFlag;
Dale Johannesendd64c412009-02-04 00:33:20 +00004671 DebugLoc dl = GA->getDebugLoc(); // ? function entry point might be better
4672 SDValue Chain = DAG.getCopyToReg(DAG.getEntryNode(), dl, X86::EBX,
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00004673 DAG.getNode(X86ISD::GlobalBaseReg,
Dale Johannesenb300d2a2009-02-07 00:55:49 +00004674 DebugLoc::getUnknownLoc(),
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00004675 PtrVT), InFlag);
4676 InFlag = Chain.getValue(1);
4677
Chris Lattnerb903bed2009-06-26 21:20:29 +00004678 return GetTLSADDR(DAG, Chain, GA, &InFlag, PtrVT, X86::EAX, X86II::MO_TLSGD);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00004679}
4680
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00004681// Lower ISD::GlobalTLSAddress using the "general dynamic" model, 64 bit
Dan Gohman475871a2008-07-27 21:46:04 +00004682static SDValue
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00004683LowerToTLSGeneralDynamicModel64(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00004684 const EVT PtrVT) {
Chris Lattnerb903bed2009-06-26 21:20:29 +00004685 return GetTLSADDR(DAG, DAG.getEntryNode(), GA, NULL, PtrVT,
4686 X86::RAX, X86II::MO_TLSGD);
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00004687}
4688
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00004689// Lower ISD::GlobalTLSAddress using the "initial exec" (for no-pic) or
4690// "local exec" model.
Dan Gohman475871a2008-07-27 21:46:04 +00004691static SDValue LowerToTLSExecModel(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00004692 const EVT PtrVT, TLSModel::Model model,
Rafael Espindola7ff5bff2009-04-13 13:02:49 +00004693 bool is64Bit) {
Dale Johannesen33c960f2009-02-04 20:06:27 +00004694 DebugLoc dl = GA->getDebugLoc();
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00004695 // Get the Thread Pointer
Rafael Espindola094fad32009-04-08 21:14:34 +00004696 SDValue Base = DAG.getNode(X86ISD::SegmentBaseAddress,
4697 DebugLoc::getUnknownLoc(), PtrVT,
Rafael Espindola7ff5bff2009-04-13 13:02:49 +00004698 DAG.getRegister(is64Bit? X86::FS : X86::GS,
Owen Anderson825b72b2009-08-11 20:47:22 +00004699 MVT::i32));
Rafael Espindola094fad32009-04-08 21:14:34 +00004700
4701 SDValue ThreadPointer = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), Base,
4702 NULL, 0);
4703
Chris Lattnerb903bed2009-06-26 21:20:29 +00004704 unsigned char OperandFlags = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00004705 // Most TLS accesses are not RIP relative, even on x86-64. One exception is
4706 // initialexec.
4707 unsigned WrapperKind = X86ISD::Wrapper;
4708 if (model == TLSModel::LocalExec) {
Chris Lattnerb903bed2009-06-26 21:20:29 +00004709 OperandFlags = is64Bit ? X86II::MO_TPOFF : X86II::MO_NTPOFF;
Chris Lattner18c59872009-06-27 04:16:01 +00004710 } else if (is64Bit) {
4711 assert(model == TLSModel::InitialExec);
4712 OperandFlags = X86II::MO_GOTTPOFF;
4713 WrapperKind = X86ISD::WrapperRIP;
4714 } else {
4715 assert(model == TLSModel::InitialExec);
4716 OperandFlags = X86II::MO_INDNTPOFF;
Chris Lattnerb903bed2009-06-26 21:20:29 +00004717 }
Eric Christopherfd179292009-08-27 18:07:15 +00004718
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00004719 // emit "addl x@ntpoff,%eax" (local exec) or "addl x@indntpoff,%eax" (initial
4720 // exec)
Chris Lattner4150c082009-06-21 02:22:34 +00004721 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(), GA->getValueType(0),
Chris Lattnerb903bed2009-06-26 21:20:29 +00004722 GA->getOffset(), OperandFlags);
Chris Lattner18c59872009-06-27 04:16:01 +00004723 SDValue Offset = DAG.getNode(WrapperKind, dl, PtrVT, TGA);
Lauro Ramos Venancio7d2cc2b2007-04-22 22:50:52 +00004724
Rafael Espindola9a580232009-02-27 13:37:18 +00004725 if (model == TLSModel::InitialExec)
Dale Johannesen33c960f2009-02-04 20:06:27 +00004726 Offset = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), Offset,
Dan Gohman3069b872008-02-07 18:41:25 +00004727 PseudoSourceValue::getGOT(), 0);
Lauro Ramos Venancio7d2cc2b2007-04-22 22:50:52 +00004728
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00004729 // The address of the thread local variable is the add of the thread
4730 // pointer with the offset of the variable.
Dale Johannesen33c960f2009-02-04 20:06:27 +00004731 return DAG.getNode(ISD::ADD, dl, PtrVT, ThreadPointer, Offset);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00004732}
4733
Dan Gohman475871a2008-07-27 21:46:04 +00004734SDValue
4735X86TargetLowering::LowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG) {
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00004736 // TODO: implement the "local dynamic" model
Lauro Ramos Venancio2c5c1112007-04-21 20:56:26 +00004737 // TODO: implement the "initial exec"model for pic executables
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00004738 assert(Subtarget->isTargetELF() &&
4739 "TLS not implemented for non-ELF targets");
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00004740 GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op);
Chris Lattnerb903bed2009-06-26 21:20:29 +00004741 const GlobalValue *GV = GA->getGlobal();
Eric Christopherfd179292009-08-27 18:07:15 +00004742
Chris Lattnerb903bed2009-06-26 21:20:29 +00004743 // If GV is an alias then use the aliasee for determining
4744 // thread-localness.
4745 if (const GlobalAlias *GA = dyn_cast<GlobalAlias>(GV))
4746 GV = GA->resolveAliasedGlobal(false);
Eric Christopherfd179292009-08-27 18:07:15 +00004747
Chris Lattnerb903bed2009-06-26 21:20:29 +00004748 TLSModel::Model model = getTLSModel(GV,
4749 getTargetMachine().getRelocationModel());
Eric Christopherfd179292009-08-27 18:07:15 +00004750
Chris Lattnerb903bed2009-06-26 21:20:29 +00004751 switch (model) {
4752 case TLSModel::GeneralDynamic:
4753 case TLSModel::LocalDynamic: // not implemented
4754 if (Subtarget->is64Bit())
Rafael Espindola9a580232009-02-27 13:37:18 +00004755 return LowerToTLSGeneralDynamicModel64(GA, DAG, getPointerTy());
Chris Lattnerb903bed2009-06-26 21:20:29 +00004756 return LowerToTLSGeneralDynamicModel32(GA, DAG, getPointerTy());
Eric Christopherfd179292009-08-27 18:07:15 +00004757
Chris Lattnerb903bed2009-06-26 21:20:29 +00004758 case TLSModel::InitialExec:
4759 case TLSModel::LocalExec:
4760 return LowerToTLSExecModel(GA, DAG, getPointerTy(), model,
4761 Subtarget->is64Bit());
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00004762 }
Eric Christopherfd179292009-08-27 18:07:15 +00004763
Torok Edwinc23197a2009-07-14 16:55:14 +00004764 llvm_unreachable("Unreachable");
Chris Lattner5867de12009-04-01 22:14:45 +00004765 return SDValue();
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00004766}
4767
Evan Cheng0db9fe62006-04-25 20:13:52 +00004768
Chris Lattner2ff75ee2007-10-17 06:02:13 +00004769/// LowerShift - Lower SRA_PARTS and friends, which return two i32 values and
Scott Michelfdc40a02009-02-17 22:15:04 +00004770/// take a 2 x i32 value to shift plus a shift amount.
Dan Gohman475871a2008-07-27 21:46:04 +00004771SDValue X86TargetLowering::LowerShift(SDValue Op, SelectionDAG &DAG) {
Dan Gohman4c1fa612008-03-03 22:22:09 +00004772 assert(Op.getNumOperands() == 3 && "Not a double-shift!");
Owen Andersone50ed302009-08-10 22:56:29 +00004773 EVT VT = Op.getValueType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00004774 unsigned VTBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004775 DebugLoc dl = Op.getDebugLoc();
Chris Lattner2ff75ee2007-10-17 06:02:13 +00004776 bool isSRA = Op.getOpcode() == ISD::SRA_PARTS;
Dan Gohman475871a2008-07-27 21:46:04 +00004777 SDValue ShOpLo = Op.getOperand(0);
4778 SDValue ShOpHi = Op.getOperand(1);
4779 SDValue ShAmt = Op.getOperand(2);
Chris Lattner31dcfe62009-07-29 05:48:09 +00004780 SDValue Tmp1 = isSRA ? DAG.getNode(ISD::SRA, dl, VT, ShOpHi,
Owen Anderson825b72b2009-08-11 20:47:22 +00004781 DAG.getConstant(VTBits - 1, MVT::i8))
Chris Lattner31dcfe62009-07-29 05:48:09 +00004782 : DAG.getConstant(0, VT);
Evan Chenge3413162006-01-09 18:33:28 +00004783
Dan Gohman475871a2008-07-27 21:46:04 +00004784 SDValue Tmp2, Tmp3;
Chris Lattner2ff75ee2007-10-17 06:02:13 +00004785 if (Op.getOpcode() == ISD::SHL_PARTS) {
Dale Johannesenace16102009-02-03 19:33:06 +00004786 Tmp2 = DAG.getNode(X86ISD::SHLD, dl, VT, ShOpHi, ShOpLo, ShAmt);
4787 Tmp3 = DAG.getNode(ISD::SHL, dl, VT, ShOpLo, ShAmt);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00004788 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00004789 Tmp2 = DAG.getNode(X86ISD::SHRD, dl, VT, ShOpLo, ShOpHi, ShAmt);
4790 Tmp3 = DAG.getNode(isSRA ? ISD::SRA : ISD::SRL, dl, VT, ShOpHi, ShAmt);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00004791 }
Evan Chenge3413162006-01-09 18:33:28 +00004792
Owen Anderson825b72b2009-08-11 20:47:22 +00004793 SDValue AndNode = DAG.getNode(ISD::AND, dl, MVT::i8, ShAmt,
4794 DAG.getConstant(VTBits, MVT::i8));
Dale Johannesenace16102009-02-03 19:33:06 +00004795 SDValue Cond = DAG.getNode(X86ISD::CMP, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00004796 AndNode, DAG.getConstant(0, MVT::i8));
Evan Chenge3413162006-01-09 18:33:28 +00004797
Dan Gohman475871a2008-07-27 21:46:04 +00004798 SDValue Hi, Lo;
Owen Anderson825b72b2009-08-11 20:47:22 +00004799 SDValue CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Dan Gohman475871a2008-07-27 21:46:04 +00004800 SDValue Ops0[4] = { Tmp2, Tmp3, CC, Cond };
4801 SDValue Ops1[4] = { Tmp3, Tmp1, CC, Cond };
Duncan Sandsf9516202008-06-30 10:19:09 +00004802
Chris Lattner2ff75ee2007-10-17 06:02:13 +00004803 if (Op.getOpcode() == ISD::SHL_PARTS) {
Dale Johannesenace16102009-02-03 19:33:06 +00004804 Hi = DAG.getNode(X86ISD::CMOV, dl, VT, Ops0, 4);
4805 Lo = DAG.getNode(X86ISD::CMOV, dl, VT, Ops1, 4);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00004806 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00004807 Lo = DAG.getNode(X86ISD::CMOV, dl, VT, Ops0, 4);
4808 Hi = DAG.getNode(X86ISD::CMOV, dl, VT, Ops1, 4);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00004809 }
4810
Dan Gohman475871a2008-07-27 21:46:04 +00004811 SDValue Ops[2] = { Lo, Hi };
Dale Johannesenace16102009-02-03 19:33:06 +00004812 return DAG.getMergeValues(Ops, 2, dl);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004813}
Evan Chenga3195e82006-01-12 22:54:21 +00004814
Dan Gohman475871a2008-07-27 21:46:04 +00004815SDValue X86TargetLowering::LowerSINT_TO_FP(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00004816 EVT SrcVT = Op.getOperand(0).getValueType();
Eli Friedman23ef1052009-06-06 03:57:58 +00004817
4818 if (SrcVT.isVector()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004819 if (SrcVT == MVT::v2i32 && Op.getValueType() == MVT::v2f64) {
Eli Friedman23ef1052009-06-06 03:57:58 +00004820 return Op;
4821 }
4822 return SDValue();
4823 }
4824
Owen Anderson825b72b2009-08-11 20:47:22 +00004825 assert(SrcVT.getSimpleVT() <= MVT::i64 && SrcVT.getSimpleVT() >= MVT::i16 &&
Chris Lattnerb09916b2008-02-27 05:57:41 +00004826 "Unknown SINT_TO_FP to lower!");
Scott Michelfdc40a02009-02-17 22:15:04 +00004827
Eli Friedman36df4992009-05-27 00:47:34 +00004828 // These are really Legal; return the operand so the caller accepts it as
4829 // Legal.
Owen Anderson825b72b2009-08-11 20:47:22 +00004830 if (SrcVT == MVT::i32 && isScalarFPTypeInSSEReg(Op.getValueType()))
Eli Friedman36df4992009-05-27 00:47:34 +00004831 return Op;
Owen Anderson825b72b2009-08-11 20:47:22 +00004832 if (SrcVT == MVT::i64 && isScalarFPTypeInSSEReg(Op.getValueType()) &&
Eli Friedman36df4992009-05-27 00:47:34 +00004833 Subtarget->is64Bit()) {
4834 return Op;
4835 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004836
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004837 DebugLoc dl = Op.getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +00004838 unsigned Size = SrcVT.getSizeInBits()/8;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004839 MachineFunction &MF = DAG.getMachineFunction();
4840 int SSFI = MF.getFrameInfo()->CreateStackObject(Size, Size);
Dan Gohman475871a2008-07-27 21:46:04 +00004841 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Dale Johannesenace16102009-02-03 19:33:06 +00004842 SDValue Chain = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
Bill Wendling105be5a2009-03-13 08:41:47 +00004843 StackSlot,
4844 PseudoSourceValue::getFixedStack(SSFI), 0);
Eli Friedman948e95a2009-05-23 09:59:16 +00004845 return BuildFILD(Op, SrcVT, Chain, StackSlot, DAG);
4846}
Evan Cheng0db9fe62006-04-25 20:13:52 +00004847
Owen Andersone50ed302009-08-10 22:56:29 +00004848SDValue X86TargetLowering::BuildFILD(SDValue Op, EVT SrcVT, SDValue Chain,
Eli Friedman948e95a2009-05-23 09:59:16 +00004849 SDValue StackSlot,
4850 SelectionDAG &DAG) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00004851 // Build the FILD
Eli Friedman948e95a2009-05-23 09:59:16 +00004852 DebugLoc dl = Op.getDebugLoc();
Chris Lattner5a88b832007-02-25 07:10:00 +00004853 SDVTList Tys;
Chris Lattner78631162008-01-16 06:24:21 +00004854 bool useSSE = isScalarFPTypeInSSEReg(Op.getValueType());
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00004855 if (useSSE)
Owen Anderson825b72b2009-08-11 20:47:22 +00004856 Tys = DAG.getVTList(MVT::f64, MVT::Other, MVT::Flag);
Chris Lattner5a88b832007-02-25 07:10:00 +00004857 else
Owen Anderson825b72b2009-08-11 20:47:22 +00004858 Tys = DAG.getVTList(Op.getValueType(), MVT::Other);
Dan Gohman475871a2008-07-27 21:46:04 +00004859 SmallVector<SDValue, 8> Ops;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004860 Ops.push_back(Chain);
4861 Ops.push_back(StackSlot);
4862 Ops.push_back(DAG.getValueType(SrcVT));
Dale Johannesenace16102009-02-03 19:33:06 +00004863 SDValue Result = DAG.getNode(useSSE ? X86ISD::FILD_FLAG : X86ISD::FILD, dl,
Chris Lattnerb09916b2008-02-27 05:57:41 +00004864 Tys, &Ops[0], Ops.size());
Evan Cheng0db9fe62006-04-25 20:13:52 +00004865
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00004866 if (useSSE) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00004867 Chain = Result.getValue(1);
Dan Gohman475871a2008-07-27 21:46:04 +00004868 SDValue InFlag = Result.getValue(2);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004869
4870 // FIXME: Currently the FST is flagged to the FILD_FLAG. This
4871 // shouldn't be necessary except that RFP cannot be live across
4872 // multiple blocks. When stackifier is fixed, they can be uncoupled.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00004873 MachineFunction &MF = DAG.getMachineFunction();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004874 int SSFI = MF.getFrameInfo()->CreateStackObject(8, 8);
Dan Gohman475871a2008-07-27 21:46:04 +00004875 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Owen Anderson825b72b2009-08-11 20:47:22 +00004876 Tys = DAG.getVTList(MVT::Other);
Dan Gohman475871a2008-07-27 21:46:04 +00004877 SmallVector<SDValue, 8> Ops;
Evan Chenga3195e82006-01-12 22:54:21 +00004878 Ops.push_back(Chain);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004879 Ops.push_back(Result);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00004880 Ops.push_back(StackSlot);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004881 Ops.push_back(DAG.getValueType(Op.getValueType()));
4882 Ops.push_back(InFlag);
Dale Johannesenace16102009-02-03 19:33:06 +00004883 Chain = DAG.getNode(X86ISD::FST, dl, Tys, &Ops[0], Ops.size());
4884 Result = DAG.getLoad(Op.getValueType(), dl, Chain, StackSlot,
Dan Gohmana54cf172008-07-11 22:44:52 +00004885 PseudoSourceValue::getFixedStack(SSFI), 0);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00004886 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00004887
Evan Cheng0db9fe62006-04-25 20:13:52 +00004888 return Result;
4889}
4890
Bill Wendling8b8a6362009-01-17 03:56:04 +00004891// LowerUINT_TO_FP_i64 - 64-bit unsigned integer to double expansion.
4892SDValue X86TargetLowering::LowerUINT_TO_FP_i64(SDValue Op, SelectionDAG &DAG) {
4893 // This algorithm is not obvious. Here it is in C code, more or less:
4894 /*
4895 double uint64_to_double( uint32_t hi, uint32_t lo ) {
4896 static const __m128i exp = { 0x4330000045300000ULL, 0 };
4897 static const __m128d bias = { 0x1.0p84, 0x1.0p52 };
Dale Johannesen040225f2008-10-21 23:07:49 +00004898
Bill Wendling8b8a6362009-01-17 03:56:04 +00004899 // Copy ints to xmm registers.
4900 __m128i xh = _mm_cvtsi32_si128( hi );
4901 __m128i xl = _mm_cvtsi32_si128( lo );
Dale Johannesen040225f2008-10-21 23:07:49 +00004902
Bill Wendling8b8a6362009-01-17 03:56:04 +00004903 // Combine into low half of a single xmm register.
4904 __m128i x = _mm_unpacklo_epi32( xh, xl );
4905 __m128d d;
4906 double sd;
Dale Johannesen040225f2008-10-21 23:07:49 +00004907
Bill Wendling8b8a6362009-01-17 03:56:04 +00004908 // Merge in appropriate exponents to give the integer bits the right
4909 // magnitude.
4910 x = _mm_unpacklo_epi32( x, exp );
Dale Johannesen040225f2008-10-21 23:07:49 +00004911
Bill Wendling8b8a6362009-01-17 03:56:04 +00004912 // Subtract away the biases to deal with the IEEE-754 double precision
4913 // implicit 1.
4914 d = _mm_sub_pd( (__m128d) x, bias );
Dale Johannesen040225f2008-10-21 23:07:49 +00004915
Bill Wendling8b8a6362009-01-17 03:56:04 +00004916 // All conversions up to here are exact. The correctly rounded result is
4917 // calculated using the current rounding mode using the following
4918 // horizontal add.
4919 d = _mm_add_sd( d, _mm_unpackhi_pd( d, d ) );
4920 _mm_store_sd( &sd, d ); // Because we are returning doubles in XMM, this
4921 // store doesn't really need to be here (except
4922 // maybe to zero the other double)
4923 return sd;
4924 }
4925 */
Dale Johannesen040225f2008-10-21 23:07:49 +00004926
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004927 DebugLoc dl = Op.getDebugLoc();
Owen Andersona90b3dc2009-07-15 21:51:10 +00004928 LLVMContext *Context = DAG.getContext();
Dale Johannesenace16102009-02-03 19:33:06 +00004929
Dale Johannesen1c15bf52008-10-21 20:50:01 +00004930 // Build some magic constants.
Bill Wendling8b8a6362009-01-17 03:56:04 +00004931 std::vector<Constant*> CV0;
Owen Andersoneed707b2009-07-24 23:12:02 +00004932 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0x45300000)));
4933 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0x43300000)));
4934 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0)));
4935 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0)));
Owen Andersonaf7ec972009-07-28 21:19:26 +00004936 Constant *C0 = ConstantVector::get(CV0);
Evan Cheng1606e8e2009-03-13 07:51:59 +00004937 SDValue CPIdx0 = DAG.getConstantPool(C0, getPointerTy(), 16);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00004938
Bill Wendling8b8a6362009-01-17 03:56:04 +00004939 std::vector<Constant*> CV1;
Owen Andersona90b3dc2009-07-15 21:51:10 +00004940 CV1.push_back(
Owen Anderson6f83c9c2009-07-27 20:59:43 +00004941 ConstantFP::get(*Context, APFloat(APInt(64, 0x4530000000000000ULL))));
Owen Andersona90b3dc2009-07-15 21:51:10 +00004942 CV1.push_back(
Owen Anderson6f83c9c2009-07-27 20:59:43 +00004943 ConstantFP::get(*Context, APFloat(APInt(64, 0x4330000000000000ULL))));
Owen Andersonaf7ec972009-07-28 21:19:26 +00004944 Constant *C1 = ConstantVector::get(CV1);
Evan Cheng1606e8e2009-03-13 07:51:59 +00004945 SDValue CPIdx1 = DAG.getConstantPool(C1, getPointerTy(), 16);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00004946
Owen Anderson825b72b2009-08-11 20:47:22 +00004947 SDValue XR1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
4948 DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands6b6aeb32008-10-22 11:24:12 +00004949 Op.getOperand(0),
4950 DAG.getIntPtrConstant(1)));
Owen Anderson825b72b2009-08-11 20:47:22 +00004951 SDValue XR2 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
4952 DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands6b6aeb32008-10-22 11:24:12 +00004953 Op.getOperand(0),
4954 DAG.getIntPtrConstant(0)));
Owen Anderson825b72b2009-08-11 20:47:22 +00004955 SDValue Unpck1 = getUnpackl(DAG, dl, MVT::v4i32, XR1, XR2);
4956 SDValue CLod0 = DAG.getLoad(MVT::v4i32, dl, DAG.getEntryNode(), CPIdx0,
Bill Wendling8b8a6362009-01-17 03:56:04 +00004957 PseudoSourceValue::getConstantPool(), 0,
4958 false, 16);
Owen Anderson825b72b2009-08-11 20:47:22 +00004959 SDValue Unpck2 = getUnpackl(DAG, dl, MVT::v4i32, Unpck1, CLod0);
4960 SDValue XR2F = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f64, Unpck2);
4961 SDValue CLod1 = DAG.getLoad(MVT::v2f64, dl, CLod0.getValue(1), CPIdx1,
Bill Wendling8b8a6362009-01-17 03:56:04 +00004962 PseudoSourceValue::getConstantPool(), 0,
4963 false, 16);
Owen Anderson825b72b2009-08-11 20:47:22 +00004964 SDValue Sub = DAG.getNode(ISD::FSUB, dl, MVT::v2f64, XR2F, CLod1);
Bill Wendling8b8a6362009-01-17 03:56:04 +00004965
Dale Johannesen1c15bf52008-10-21 20:50:01 +00004966 // Add the halves; easiest way is to swap them into another reg first.
Nate Begeman9008ca62009-04-27 18:41:29 +00004967 int ShufMask[2] = { 1, -1 };
Owen Anderson825b72b2009-08-11 20:47:22 +00004968 SDValue Shuf = DAG.getVectorShuffle(MVT::v2f64, dl, Sub,
4969 DAG.getUNDEF(MVT::v2f64), ShufMask);
4970 SDValue Add = DAG.getNode(ISD::FADD, dl, MVT::v2f64, Shuf, Sub);
4971 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Add,
Dale Johannesen1c15bf52008-10-21 20:50:01 +00004972 DAG.getIntPtrConstant(0));
4973}
4974
Bill Wendling8b8a6362009-01-17 03:56:04 +00004975// LowerUINT_TO_FP_i32 - 32-bit unsigned integer to float expansion.
4976SDValue X86TargetLowering::LowerUINT_TO_FP_i32(SDValue Op, SelectionDAG &DAG) {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004977 DebugLoc dl = Op.getDebugLoc();
Bill Wendling8b8a6362009-01-17 03:56:04 +00004978 // FP constant to bias correct the final result.
4979 SDValue Bias = DAG.getConstantFP(BitsToDouble(0x4330000000000000ULL),
Owen Anderson825b72b2009-08-11 20:47:22 +00004980 MVT::f64);
Bill Wendling8b8a6362009-01-17 03:56:04 +00004981
4982 // Load the 32-bit value into an XMM register.
Owen Anderson825b72b2009-08-11 20:47:22 +00004983 SDValue Load = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
4984 DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Bill Wendling8b8a6362009-01-17 03:56:04 +00004985 Op.getOperand(0),
4986 DAG.getIntPtrConstant(0)));
4987
Owen Anderson825b72b2009-08-11 20:47:22 +00004988 Load = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64,
4989 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f64, Load),
Bill Wendling8b8a6362009-01-17 03:56:04 +00004990 DAG.getIntPtrConstant(0));
4991
4992 // Or the load with the bias.
Owen Anderson825b72b2009-08-11 20:47:22 +00004993 SDValue Or = DAG.getNode(ISD::OR, dl, MVT::v2i64,
4994 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64,
Dale Johannesenace16102009-02-03 19:33:06 +00004995 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004996 MVT::v2f64, Load)),
4997 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64,
Dale Johannesenace16102009-02-03 19:33:06 +00004998 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004999 MVT::v2f64, Bias)));
5000 Or = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64,
5001 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f64, Or),
Bill Wendling8b8a6362009-01-17 03:56:04 +00005002 DAG.getIntPtrConstant(0));
5003
5004 // Subtract the bias.
Owen Anderson825b72b2009-08-11 20:47:22 +00005005 SDValue Sub = DAG.getNode(ISD::FSUB, dl, MVT::f64, Or, Bias);
Bill Wendling8b8a6362009-01-17 03:56:04 +00005006
5007 // Handle final rounding.
Owen Andersone50ed302009-08-10 22:56:29 +00005008 EVT DestVT = Op.getValueType();
Bill Wendling030939c2009-01-17 07:40:19 +00005009
Owen Anderson825b72b2009-08-11 20:47:22 +00005010 if (DestVT.bitsLT(MVT::f64)) {
Dale Johannesenace16102009-02-03 19:33:06 +00005011 return DAG.getNode(ISD::FP_ROUND, dl, DestVT, Sub,
Bill Wendling030939c2009-01-17 07:40:19 +00005012 DAG.getIntPtrConstant(0));
Owen Anderson825b72b2009-08-11 20:47:22 +00005013 } else if (DestVT.bitsGT(MVT::f64)) {
Dale Johannesenace16102009-02-03 19:33:06 +00005014 return DAG.getNode(ISD::FP_EXTEND, dl, DestVT, Sub);
Bill Wendling030939c2009-01-17 07:40:19 +00005015 }
5016
5017 // Handle final rounding.
5018 return Sub;
Bill Wendling8b8a6362009-01-17 03:56:04 +00005019}
5020
5021SDValue X86TargetLowering::LowerUINT_TO_FP(SDValue Op, SelectionDAG &DAG) {
Evan Chenga06ec9e2009-01-19 08:08:22 +00005022 SDValue N0 = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005023 DebugLoc dl = Op.getDebugLoc();
Bill Wendling8b8a6362009-01-17 03:56:04 +00005024
Evan Chenga06ec9e2009-01-19 08:08:22 +00005025 // Now not UINT_TO_FP is legal (it's marked custom), dag combiner won't
5026 // optimize it to a SINT_TO_FP when the sign bit is known zero. Perform
5027 // the optimization here.
5028 if (DAG.SignBitIsZero(N0))
Dale Johannesenace16102009-02-03 19:33:06 +00005029 return DAG.getNode(ISD::SINT_TO_FP, dl, Op.getValueType(), N0);
Evan Chenga06ec9e2009-01-19 08:08:22 +00005030
Owen Andersone50ed302009-08-10 22:56:29 +00005031 EVT SrcVT = N0.getValueType();
Owen Anderson825b72b2009-08-11 20:47:22 +00005032 if (SrcVT == MVT::i64) {
Eli Friedman36df4992009-05-27 00:47:34 +00005033 // We only handle SSE2 f64 target here; caller can expand the rest.
Owen Anderson825b72b2009-08-11 20:47:22 +00005034 if (Op.getValueType() != MVT::f64 || !X86ScalarSSEf64)
Daniel Dunbar82205572009-05-26 21:27:02 +00005035 return SDValue();
Bill Wendling030939c2009-01-17 07:40:19 +00005036
Bill Wendling8b8a6362009-01-17 03:56:04 +00005037 return LowerUINT_TO_FP_i64(Op, DAG);
Owen Anderson825b72b2009-08-11 20:47:22 +00005038 } else if (SrcVT == MVT::i32 && X86ScalarSSEf64) {
Bill Wendling8b8a6362009-01-17 03:56:04 +00005039 return LowerUINT_TO_FP_i32(Op, DAG);
5040 }
5041
Owen Anderson825b72b2009-08-11 20:47:22 +00005042 assert(SrcVT == MVT::i32 && "Unknown UINT_TO_FP to lower!");
Eli Friedman948e95a2009-05-23 09:59:16 +00005043
5044 // Make a 64-bit buffer, and use it to build an FILD.
Owen Anderson825b72b2009-08-11 20:47:22 +00005045 SDValue StackSlot = DAG.CreateStackTemporary(MVT::i64);
Eli Friedman948e95a2009-05-23 09:59:16 +00005046 SDValue WordOff = DAG.getConstant(4, getPointerTy());
5047 SDValue OffsetSlot = DAG.getNode(ISD::ADD, dl,
5048 getPointerTy(), StackSlot, WordOff);
5049 SDValue Store1 = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
5050 StackSlot, NULL, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +00005051 SDValue Store2 = DAG.getStore(Store1, dl, DAG.getConstant(0, MVT::i32),
Eli Friedman948e95a2009-05-23 09:59:16 +00005052 OffsetSlot, NULL, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +00005053 return BuildFILD(Op, MVT::i64, Store2, StackSlot, DAG);
Bill Wendling8b8a6362009-01-17 03:56:04 +00005054}
5055
Dan Gohman475871a2008-07-27 21:46:04 +00005056std::pair<SDValue,SDValue> X86TargetLowering::
Eli Friedman948e95a2009-05-23 09:59:16 +00005057FP_TO_INTHelper(SDValue Op, SelectionDAG &DAG, bool IsSigned) {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005058 DebugLoc dl = Op.getDebugLoc();
Eli Friedman948e95a2009-05-23 09:59:16 +00005059
Owen Andersone50ed302009-08-10 22:56:29 +00005060 EVT DstTy = Op.getValueType();
Eli Friedman948e95a2009-05-23 09:59:16 +00005061
5062 if (!IsSigned) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005063 assert(DstTy == MVT::i32 && "Unexpected FP_TO_UINT");
5064 DstTy = MVT::i64;
Eli Friedman948e95a2009-05-23 09:59:16 +00005065 }
5066
Owen Anderson825b72b2009-08-11 20:47:22 +00005067 assert(DstTy.getSimpleVT() <= MVT::i64 &&
5068 DstTy.getSimpleVT() >= MVT::i16 &&
Evan Cheng0db9fe62006-04-25 20:13:52 +00005069 "Unknown FP_TO_SINT to lower!");
Evan Cheng0db9fe62006-04-25 20:13:52 +00005070
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00005071 // These are really Legal.
Owen Anderson825b72b2009-08-11 20:47:22 +00005072 if (DstTy == MVT::i32 &&
Chris Lattner78631162008-01-16 06:24:21 +00005073 isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType()))
Dan Gohman475871a2008-07-27 21:46:04 +00005074 return std::make_pair(SDValue(), SDValue());
Dale Johannesen73328d12007-09-19 23:55:34 +00005075 if (Subtarget->is64Bit() &&
Owen Anderson825b72b2009-08-11 20:47:22 +00005076 DstTy == MVT::i64 &&
Eli Friedman36df4992009-05-27 00:47:34 +00005077 isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType()))
Dan Gohman475871a2008-07-27 21:46:04 +00005078 return std::make_pair(SDValue(), SDValue());
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00005079
Evan Cheng87c89352007-10-15 20:11:21 +00005080 // We lower FP->sint64 into FISTP64, followed by a load, all to a temporary
5081 // stack slot.
5082 MachineFunction &MF = DAG.getMachineFunction();
Eli Friedman948e95a2009-05-23 09:59:16 +00005083 unsigned MemSize = DstTy.getSizeInBits()/8;
Evan Cheng87c89352007-10-15 20:11:21 +00005084 int SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize);
Dan Gohman475871a2008-07-27 21:46:04 +00005085 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Eric Christopherfd179292009-08-27 18:07:15 +00005086
Evan Cheng0db9fe62006-04-25 20:13:52 +00005087 unsigned Opc;
Owen Anderson825b72b2009-08-11 20:47:22 +00005088 switch (DstTy.getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00005089 default: llvm_unreachable("Invalid FP_TO_SINT to lower!");
Owen Anderson825b72b2009-08-11 20:47:22 +00005090 case MVT::i16: Opc = X86ISD::FP_TO_INT16_IN_MEM; break;
5091 case MVT::i32: Opc = X86ISD::FP_TO_INT32_IN_MEM; break;
5092 case MVT::i64: Opc = X86ISD::FP_TO_INT64_IN_MEM; break;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005093 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00005094
Dan Gohman475871a2008-07-27 21:46:04 +00005095 SDValue Chain = DAG.getEntryNode();
5096 SDValue Value = Op.getOperand(0);
Chris Lattner78631162008-01-16 06:24:21 +00005097 if (isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType())) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005098 assert(DstTy == MVT::i64 && "Invalid FP_TO_SINT to lower!");
Dale Johannesenace16102009-02-03 19:33:06 +00005099 Chain = DAG.getStore(Chain, dl, Value, StackSlot,
Dan Gohmana54cf172008-07-11 22:44:52 +00005100 PseudoSourceValue::getFixedStack(SSFI), 0);
Owen Anderson825b72b2009-08-11 20:47:22 +00005101 SDVTList Tys = DAG.getVTList(Op.getOperand(0).getValueType(), MVT::Other);
Dan Gohman475871a2008-07-27 21:46:04 +00005102 SDValue Ops[] = {
Chris Lattner5a88b832007-02-25 07:10:00 +00005103 Chain, StackSlot, DAG.getValueType(Op.getOperand(0).getValueType())
5104 };
Dale Johannesenace16102009-02-03 19:33:06 +00005105 Value = DAG.getNode(X86ISD::FLD, dl, Tys, Ops, 3);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005106 Chain = Value.getValue(1);
5107 SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize);
5108 StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
5109 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00005110
Evan Cheng0db9fe62006-04-25 20:13:52 +00005111 // Build the FP_TO_INT*_IN_MEM
Dan Gohman475871a2008-07-27 21:46:04 +00005112 SDValue Ops[] = { Chain, Value, StackSlot };
Owen Anderson825b72b2009-08-11 20:47:22 +00005113 SDValue FIST = DAG.getNode(Opc, dl, MVT::Other, Ops, 3);
Evan Chengd9558e02006-01-06 00:43:03 +00005114
Chris Lattner27a6c732007-11-24 07:07:01 +00005115 return std::make_pair(FIST, StackSlot);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005116}
5117
Dan Gohman475871a2008-07-27 21:46:04 +00005118SDValue X86TargetLowering::LowerFP_TO_SINT(SDValue Op, SelectionDAG &DAG) {
Eli Friedman23ef1052009-06-06 03:57:58 +00005119 if (Op.getValueType().isVector()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005120 if (Op.getValueType() == MVT::v2i32 &&
5121 Op.getOperand(0).getValueType() == MVT::v2f64) {
Eli Friedman23ef1052009-06-06 03:57:58 +00005122 return Op;
5123 }
5124 return SDValue();
5125 }
5126
Eli Friedman948e95a2009-05-23 09:59:16 +00005127 std::pair<SDValue,SDValue> Vals = FP_TO_INTHelper(Op, DAG, true);
Dan Gohman475871a2008-07-27 21:46:04 +00005128 SDValue FIST = Vals.first, StackSlot = Vals.second;
Eli Friedman36df4992009-05-27 00:47:34 +00005129 // If FP_TO_INTHelper failed, the node is actually supposed to be Legal.
5130 if (FIST.getNode() == 0) return Op;
Scott Michelfdc40a02009-02-17 22:15:04 +00005131
Chris Lattner27a6c732007-11-24 07:07:01 +00005132 // Load the result.
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005133 return DAG.getLoad(Op.getValueType(), Op.getDebugLoc(),
Dale Johannesenace16102009-02-03 19:33:06 +00005134 FIST, StackSlot, NULL, 0);
Chris Lattner27a6c732007-11-24 07:07:01 +00005135}
5136
Eli Friedman948e95a2009-05-23 09:59:16 +00005137SDValue X86TargetLowering::LowerFP_TO_UINT(SDValue Op, SelectionDAG &DAG) {
5138 std::pair<SDValue,SDValue> Vals = FP_TO_INTHelper(Op, DAG, false);
5139 SDValue FIST = Vals.first, StackSlot = Vals.second;
5140 assert(FIST.getNode() && "Unexpected failure");
5141
5142 // Load the result.
5143 return DAG.getLoad(Op.getValueType(), Op.getDebugLoc(),
5144 FIST, StackSlot, NULL, 0);
5145}
5146
Dan Gohman475871a2008-07-27 21:46:04 +00005147SDValue X86TargetLowering::LowerFABS(SDValue Op, SelectionDAG &DAG) {
Owen Andersona90b3dc2009-07-15 21:51:10 +00005148 LLVMContext *Context = DAG.getContext();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005149 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00005150 EVT VT = Op.getValueType();
5151 EVT EltVT = VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00005152 if (VT.isVector())
5153 EltVT = VT.getVectorElementType();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005154 std::vector<Constant*> CV;
Owen Anderson825b72b2009-08-11 20:47:22 +00005155 if (EltVT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005156 Constant *C = ConstantFP::get(*Context, APFloat(APInt(64, ~(1ULL << 63))));
Dan Gohman20382522007-07-10 00:05:58 +00005157 CV.push_back(C);
5158 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005159 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005160 Constant *C = ConstantFP::get(*Context, APFloat(APInt(32, ~(1U << 31))));
Dan Gohman20382522007-07-10 00:05:58 +00005161 CV.push_back(C);
5162 CV.push_back(C);
5163 CV.push_back(C);
5164 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005165 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00005166 Constant *C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00005167 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005168 SDValue Mask = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Dan Gohman3069b872008-02-07 18:41:25 +00005169 PseudoSourceValue::getConstantPool(), 0,
Dan Gohmand3006222007-07-27 17:16:43 +00005170 false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005171 return DAG.getNode(X86ISD::FAND, dl, VT, Op.getOperand(0), Mask);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005172}
5173
Dan Gohman475871a2008-07-27 21:46:04 +00005174SDValue X86TargetLowering::LowerFNEG(SDValue Op, SelectionDAG &DAG) {
Owen Andersona90b3dc2009-07-15 21:51:10 +00005175 LLVMContext *Context = DAG.getContext();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005176 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00005177 EVT VT = Op.getValueType();
5178 EVT EltVT = VT;
Evan Chengd4d01b72007-07-19 23:36:01 +00005179 unsigned EltNum = 1;
Duncan Sands83ec4b62008-06-06 12:08:01 +00005180 if (VT.isVector()) {
5181 EltVT = VT.getVectorElementType();
5182 EltNum = VT.getVectorNumElements();
Evan Chengd4d01b72007-07-19 23:36:01 +00005183 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00005184 std::vector<Constant*> CV;
Owen Anderson825b72b2009-08-11 20:47:22 +00005185 if (EltVT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005186 Constant *C = ConstantFP::get(*Context, APFloat(APInt(64, 1ULL << 63)));
Dan Gohman20382522007-07-10 00:05:58 +00005187 CV.push_back(C);
5188 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005189 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005190 Constant *C = ConstantFP::get(*Context, APFloat(APInt(32, 1U << 31)));
Dan Gohman20382522007-07-10 00:05:58 +00005191 CV.push_back(C);
5192 CV.push_back(C);
5193 CV.push_back(C);
5194 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005195 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00005196 Constant *C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00005197 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005198 SDValue Mask = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Dan Gohman3069b872008-02-07 18:41:25 +00005199 PseudoSourceValue::getConstantPool(), 0,
Dan Gohmand3006222007-07-27 17:16:43 +00005200 false, 16);
Duncan Sands83ec4b62008-06-06 12:08:01 +00005201 if (VT.isVector()) {
Dale Johannesenace16102009-02-03 19:33:06 +00005202 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00005203 DAG.getNode(ISD::XOR, dl, MVT::v2i64,
5204 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64,
Dale Johannesenace16102009-02-03 19:33:06 +00005205 Op.getOperand(0)),
Owen Anderson825b72b2009-08-11 20:47:22 +00005206 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64, Mask)));
Evan Chengd4d01b72007-07-19 23:36:01 +00005207 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00005208 return DAG.getNode(X86ISD::FXOR, dl, VT, Op.getOperand(0), Mask);
Evan Chengd4d01b72007-07-19 23:36:01 +00005209 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00005210}
5211
Dan Gohman475871a2008-07-27 21:46:04 +00005212SDValue X86TargetLowering::LowerFCOPYSIGN(SDValue Op, SelectionDAG &DAG) {
Owen Andersona90b3dc2009-07-15 21:51:10 +00005213 LLVMContext *Context = DAG.getContext();
Dan Gohman475871a2008-07-27 21:46:04 +00005214 SDValue Op0 = Op.getOperand(0);
5215 SDValue Op1 = Op.getOperand(1);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005216 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00005217 EVT VT = Op.getValueType();
5218 EVT SrcVT = Op1.getValueType();
Evan Cheng73d6cf12007-01-05 21:37:56 +00005219
5220 // If second operand is smaller, extend it first.
Duncan Sands8e4eb092008-06-08 20:54:56 +00005221 if (SrcVT.bitsLT(VT)) {
Dale Johannesenace16102009-02-03 19:33:06 +00005222 Op1 = DAG.getNode(ISD::FP_EXTEND, dl, VT, Op1);
Evan Cheng73d6cf12007-01-05 21:37:56 +00005223 SrcVT = VT;
5224 }
Dale Johannesen61c7ef32007-10-21 01:07:44 +00005225 // And if it is bigger, shrink it first.
Duncan Sands8e4eb092008-06-08 20:54:56 +00005226 if (SrcVT.bitsGT(VT)) {
Dale Johannesenace16102009-02-03 19:33:06 +00005227 Op1 = DAG.getNode(ISD::FP_ROUND, dl, VT, Op1, DAG.getIntPtrConstant(1));
Dale Johannesen61c7ef32007-10-21 01:07:44 +00005228 SrcVT = VT;
Dale Johannesen61c7ef32007-10-21 01:07:44 +00005229 }
5230
5231 // At this point the operands and the result should have the same
5232 // type, and that won't be f80 since that is not custom lowered.
Evan Cheng73d6cf12007-01-05 21:37:56 +00005233
Evan Cheng68c47cb2007-01-05 07:55:56 +00005234 // First get the sign bit of second operand.
5235 std::vector<Constant*> CV;
Owen Anderson825b72b2009-08-11 20:47:22 +00005236 if (SrcVT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005237 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 1ULL << 63))));
5238 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 0))));
Evan Cheng68c47cb2007-01-05 07:55:56 +00005239 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005240 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 1U << 31))));
5241 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
5242 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
5243 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
Evan Cheng68c47cb2007-01-05 07:55:56 +00005244 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00005245 Constant *C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00005246 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005247 SDValue Mask1 = DAG.getLoad(SrcVT, dl, DAG.getEntryNode(), CPIdx,
Dan Gohman3069b872008-02-07 18:41:25 +00005248 PseudoSourceValue::getConstantPool(), 0,
Dan Gohmand3006222007-07-27 17:16:43 +00005249 false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005250 SDValue SignBit = DAG.getNode(X86ISD::FAND, dl, SrcVT, Op1, Mask1);
Evan Cheng68c47cb2007-01-05 07:55:56 +00005251
5252 // Shift sign bit right or left if the two operands have different types.
Duncan Sands8e4eb092008-06-08 20:54:56 +00005253 if (SrcVT.bitsGT(VT)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005254 // Op0 is MVT::f32, Op1 is MVT::f64.
5255 SignBit = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2f64, SignBit);
5256 SignBit = DAG.getNode(X86ISD::FSRL, dl, MVT::v2f64, SignBit,
5257 DAG.getConstant(32, MVT::i32));
5258 SignBit = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v4f32, SignBit);
5259 SignBit = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f32, SignBit,
Chris Lattner0bd48932008-01-17 07:00:52 +00005260 DAG.getIntPtrConstant(0));
Evan Cheng68c47cb2007-01-05 07:55:56 +00005261 }
5262
Evan Cheng73d6cf12007-01-05 21:37:56 +00005263 // Clear first operand sign bit.
5264 CV.clear();
Owen Anderson825b72b2009-08-11 20:47:22 +00005265 if (VT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005266 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, ~(1ULL << 63)))));
5267 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 0))));
Evan Cheng73d6cf12007-01-05 21:37:56 +00005268 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005269 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, ~(1U << 31)))));
5270 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
5271 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
5272 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
Evan Cheng73d6cf12007-01-05 21:37:56 +00005273 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00005274 C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00005275 CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005276 SDValue Mask2 = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Dan Gohman3069b872008-02-07 18:41:25 +00005277 PseudoSourceValue::getConstantPool(), 0,
Dan Gohmand3006222007-07-27 17:16:43 +00005278 false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005279 SDValue Val = DAG.getNode(X86ISD::FAND, dl, VT, Op0, Mask2);
Evan Cheng73d6cf12007-01-05 21:37:56 +00005280
5281 // Or the value with the sign bit.
Dale Johannesenace16102009-02-03 19:33:06 +00005282 return DAG.getNode(X86ISD::FOR, dl, VT, Val, SignBit);
Evan Cheng68c47cb2007-01-05 07:55:56 +00005283}
5284
Dan Gohman076aee32009-03-04 19:44:21 +00005285/// Emit nodes that will be selected as "test Op0,Op0", or something
5286/// equivalent.
Dan Gohman31125812009-03-07 01:58:32 +00005287SDValue X86TargetLowering::EmitTest(SDValue Op, unsigned X86CC,
5288 SelectionDAG &DAG) {
Dan Gohman076aee32009-03-04 19:44:21 +00005289 DebugLoc dl = Op.getDebugLoc();
5290
Dan Gohman31125812009-03-07 01:58:32 +00005291 // CF and OF aren't always set the way we want. Determine which
5292 // of these we need.
5293 bool NeedCF = false;
5294 bool NeedOF = false;
5295 switch (X86CC) {
5296 case X86::COND_A: case X86::COND_AE:
5297 case X86::COND_B: case X86::COND_BE:
5298 NeedCF = true;
5299 break;
5300 case X86::COND_G: case X86::COND_GE:
5301 case X86::COND_L: case X86::COND_LE:
5302 case X86::COND_O: case X86::COND_NO:
5303 NeedOF = true;
5304 break;
5305 default: break;
5306 }
5307
Dan Gohman076aee32009-03-04 19:44:21 +00005308 // See if we can use the EFLAGS value from the operand instead of
Dan Gohman31125812009-03-07 01:58:32 +00005309 // doing a separate TEST. TEST always sets OF and CF to 0, so unless
5310 // we prove that the arithmetic won't overflow, we can't use OF or CF.
5311 if (Op.getResNo() == 0 && !NeedOF && !NeedCF) {
Dan Gohman076aee32009-03-04 19:44:21 +00005312 unsigned Opcode = 0;
Dan Gohman51bb4742009-03-05 21:29:28 +00005313 unsigned NumOperands = 0;
Dan Gohman076aee32009-03-04 19:44:21 +00005314 switch (Op.getNode()->getOpcode()) {
5315 case ISD::ADD:
5316 // Due to an isel shortcoming, be conservative if this add is likely to
5317 // be selected as part of a load-modify-store instruction. When the root
5318 // node in a match is a store, isel doesn't know how to remap non-chain
5319 // non-flag uses of other nodes in the match, such as the ADD in this
5320 // case. This leads to the ADD being left around and reselected, with
5321 // the result being two adds in the output.
5322 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
5323 UE = Op.getNode()->use_end(); UI != UE; ++UI)
5324 if (UI->getOpcode() == ISD::STORE)
5325 goto default_case;
Dan Gohman076aee32009-03-04 19:44:21 +00005326 if (ConstantSDNode *C =
Dan Gohman4bfcf2a2009-03-05 19:32:48 +00005327 dyn_cast<ConstantSDNode>(Op.getNode()->getOperand(1))) {
5328 // An add of one will be selected as an INC.
Dan Gohman076aee32009-03-04 19:44:21 +00005329 if (C->getAPIntValue() == 1) {
5330 Opcode = X86ISD::INC;
Dan Gohman51bb4742009-03-05 21:29:28 +00005331 NumOperands = 1;
Dan Gohman076aee32009-03-04 19:44:21 +00005332 break;
5333 }
Dan Gohman4bfcf2a2009-03-05 19:32:48 +00005334 // An add of negative one (subtract of one) will be selected as a DEC.
5335 if (C->getAPIntValue().isAllOnesValue()) {
5336 Opcode = X86ISD::DEC;
Dan Gohman51bb4742009-03-05 21:29:28 +00005337 NumOperands = 1;
Dan Gohman4bfcf2a2009-03-05 19:32:48 +00005338 break;
5339 }
5340 }
Dan Gohman076aee32009-03-04 19:44:21 +00005341 // Otherwise use a regular EFLAGS-setting add.
5342 Opcode = X86ISD::ADD;
Dan Gohman51bb4742009-03-05 21:29:28 +00005343 NumOperands = 2;
Dan Gohman076aee32009-03-04 19:44:21 +00005344 break;
5345 case ISD::SUB:
5346 // Due to the ISEL shortcoming noted above, be conservative if this sub is
5347 // likely to be selected as part of a load-modify-store instruction.
5348 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
5349 UE = Op.getNode()->use_end(); UI != UE; ++UI)
5350 if (UI->getOpcode() == ISD::STORE)
5351 goto default_case;
Dan Gohman076aee32009-03-04 19:44:21 +00005352 // Otherwise use a regular EFLAGS-setting sub.
5353 Opcode = X86ISD::SUB;
Dan Gohman51bb4742009-03-05 21:29:28 +00005354 NumOperands = 2;
Dan Gohman076aee32009-03-04 19:44:21 +00005355 break;
5356 case X86ISD::ADD:
5357 case X86ISD::SUB:
5358 case X86ISD::INC:
5359 case X86ISD::DEC:
5360 return SDValue(Op.getNode(), 1);
5361 default:
5362 default_case:
5363 break;
5364 }
5365 if (Opcode != 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005366 SDVTList VTs = DAG.getVTList(Op.getValueType(), MVT::i32);
Dan Gohman076aee32009-03-04 19:44:21 +00005367 SmallVector<SDValue, 4> Ops;
Dan Gohman31125812009-03-07 01:58:32 +00005368 for (unsigned i = 0; i != NumOperands; ++i)
Dan Gohman076aee32009-03-04 19:44:21 +00005369 Ops.push_back(Op.getOperand(i));
Dan Gohmanfc166572009-04-09 23:54:40 +00005370 SDValue New = DAG.getNode(Opcode, dl, VTs, &Ops[0], NumOperands);
Dan Gohman076aee32009-03-04 19:44:21 +00005371 DAG.ReplaceAllUsesWith(Op, New);
5372 return SDValue(New.getNode(), 1);
5373 }
5374 }
5375
5376 // Otherwise just emit a CMP with 0, which is the TEST pattern.
Owen Anderson825b72b2009-08-11 20:47:22 +00005377 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op,
Dan Gohman076aee32009-03-04 19:44:21 +00005378 DAG.getConstant(0, Op.getValueType()));
5379}
5380
5381/// Emit nodes that will be selected as "cmp Op0,Op1", or something
5382/// equivalent.
Dan Gohman31125812009-03-07 01:58:32 +00005383SDValue X86TargetLowering::EmitCmp(SDValue Op0, SDValue Op1, unsigned X86CC,
5384 SelectionDAG &DAG) {
Dan Gohman076aee32009-03-04 19:44:21 +00005385 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op1))
5386 if (C->getAPIntValue() == 0)
Dan Gohman31125812009-03-07 01:58:32 +00005387 return EmitTest(Op0, X86CC, DAG);
Dan Gohman076aee32009-03-04 19:44:21 +00005388
5389 DebugLoc dl = Op0.getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00005390 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op0, Op1);
Dan Gohman076aee32009-03-04 19:44:21 +00005391}
5392
Dan Gohman475871a2008-07-27 21:46:04 +00005393SDValue X86TargetLowering::LowerSETCC(SDValue Op, SelectionDAG &DAG) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005394 assert(Op.getValueType() == MVT::i8 && "SetCC type must be 8-bit integer");
Dan Gohman475871a2008-07-27 21:46:04 +00005395 SDValue Op0 = Op.getOperand(0);
5396 SDValue Op1 = Op.getOperand(1);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005397 DebugLoc dl = Op.getDebugLoc();
Chris Lattnere55484e2008-12-25 05:34:37 +00005398 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(2))->get();
Scott Michelfdc40a02009-02-17 22:15:04 +00005399
Dan Gohmane5af2d32009-01-29 01:59:02 +00005400 // Lower (X & (1 << N)) == 0 to BT(X, N).
5401 // Lower ((X >>u N) & 1) != 0 to BT(X, N).
5402 // Lower ((X >>s N) & 1) != 0 to BT(X, N).
Dan Gohman286575c2009-01-13 23:25:30 +00005403 if (Op0.getOpcode() == ISD::AND &&
5404 Op0.hasOneUse() &&
5405 Op1.getOpcode() == ISD::Constant &&
Dan Gohmane5af2d32009-01-29 01:59:02 +00005406 cast<ConstantSDNode>(Op1)->getZExtValue() == 0 &&
Chris Lattnere55484e2008-12-25 05:34:37 +00005407 (CC == ISD::SETEQ || CC == ISD::SETNE)) {
Dan Gohmane5af2d32009-01-29 01:59:02 +00005408 SDValue LHS, RHS;
5409 if (Op0.getOperand(1).getOpcode() == ISD::SHL) {
5410 if (ConstantSDNode *Op010C =
5411 dyn_cast<ConstantSDNode>(Op0.getOperand(1).getOperand(0)))
5412 if (Op010C->getZExtValue() == 1) {
5413 LHS = Op0.getOperand(0);
5414 RHS = Op0.getOperand(1).getOperand(1);
5415 }
5416 } else if (Op0.getOperand(0).getOpcode() == ISD::SHL) {
5417 if (ConstantSDNode *Op000C =
5418 dyn_cast<ConstantSDNode>(Op0.getOperand(0).getOperand(0)))
5419 if (Op000C->getZExtValue() == 1) {
5420 LHS = Op0.getOperand(1);
5421 RHS = Op0.getOperand(0).getOperand(1);
5422 }
5423 } else if (Op0.getOperand(1).getOpcode() == ISD::Constant) {
5424 ConstantSDNode *AndRHS = cast<ConstantSDNode>(Op0.getOperand(1));
5425 SDValue AndLHS = Op0.getOperand(0);
5426 if (AndRHS->getZExtValue() == 1 && AndLHS.getOpcode() == ISD::SRL) {
5427 LHS = AndLHS.getOperand(0);
5428 RHS = AndLHS.getOperand(1);
5429 }
5430 }
Evan Cheng0488db92007-09-25 01:57:46 +00005431
Dan Gohmane5af2d32009-01-29 01:59:02 +00005432 if (LHS.getNode()) {
Chris Lattnere55484e2008-12-25 05:34:37 +00005433 // If LHS is i8, promote it to i16 with any_extend. There is no i8 BT
5434 // instruction. Since the shift amount is in-range-or-undefined, we know
5435 // that doing a bittest on the i16 value is ok. We extend to i32 because
5436 // the encoding for the i16 version is larger than the i32 version.
Owen Anderson825b72b2009-08-11 20:47:22 +00005437 if (LHS.getValueType() == MVT::i8)
5438 LHS = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, LHS);
Chris Lattnere55484e2008-12-25 05:34:37 +00005439
5440 // If the operand types disagree, extend the shift amount to match. Since
5441 // BT ignores high bits (like shifts) we can use anyextend.
5442 if (LHS.getValueType() != RHS.getValueType())
Dale Johannesenace16102009-02-03 19:33:06 +00005443 RHS = DAG.getNode(ISD::ANY_EXTEND, dl, LHS.getValueType(), RHS);
Dan Gohmane5af2d32009-01-29 01:59:02 +00005444
Owen Anderson825b72b2009-08-11 20:47:22 +00005445 SDValue BT = DAG.getNode(X86ISD::BT, dl, MVT::i32, LHS, RHS);
Dan Gohman653456c2009-01-07 00:15:08 +00005446 unsigned Cond = CC == ISD::SETEQ ? X86::COND_AE : X86::COND_B;
Owen Anderson825b72b2009-08-11 20:47:22 +00005447 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
5448 DAG.getConstant(Cond, MVT::i8), BT);
Chris Lattnere55484e2008-12-25 05:34:37 +00005449 }
5450 }
5451
5452 bool isFP = Op.getOperand(1).getValueType().isFloatingPoint();
5453 unsigned X86CC = TranslateX86CC(CC, isFP, Op0, Op1, DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00005454
Dan Gohman31125812009-03-07 01:58:32 +00005455 SDValue Cond = EmitCmp(Op0, Op1, X86CC, DAG);
Owen Anderson825b72b2009-08-11 20:47:22 +00005456 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
5457 DAG.getConstant(X86CC, MVT::i8), Cond);
Evan Cheng0488db92007-09-25 01:57:46 +00005458}
5459
Dan Gohman475871a2008-07-27 21:46:04 +00005460SDValue X86TargetLowering::LowerVSETCC(SDValue Op, SelectionDAG &DAG) {
5461 SDValue Cond;
5462 SDValue Op0 = Op.getOperand(0);
5463 SDValue Op1 = Op.getOperand(1);
5464 SDValue CC = Op.getOperand(2);
Owen Andersone50ed302009-08-10 22:56:29 +00005465 EVT VT = Op.getValueType();
Nate Begeman30a0de92008-07-17 16:51:19 +00005466 ISD::CondCode SetCCOpcode = cast<CondCodeSDNode>(CC)->get();
5467 bool isFP = Op.getOperand(1).getValueType().isFloatingPoint();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005468 DebugLoc dl = Op.getDebugLoc();
Nate Begeman30a0de92008-07-17 16:51:19 +00005469
5470 if (isFP) {
5471 unsigned SSECC = 8;
Owen Andersone50ed302009-08-10 22:56:29 +00005472 EVT VT0 = Op0.getValueType();
Owen Anderson825b72b2009-08-11 20:47:22 +00005473 assert(VT0 == MVT::v4f32 || VT0 == MVT::v2f64);
5474 unsigned Opc = VT0 == MVT::v4f32 ? X86ISD::CMPPS : X86ISD::CMPPD;
Nate Begeman30a0de92008-07-17 16:51:19 +00005475 bool Swap = false;
5476
5477 switch (SetCCOpcode) {
5478 default: break;
Nate Begemanfb8ead02008-07-25 19:05:58 +00005479 case ISD::SETOEQ:
Nate Begeman30a0de92008-07-17 16:51:19 +00005480 case ISD::SETEQ: SSECC = 0; break;
Scott Michelfdc40a02009-02-17 22:15:04 +00005481 case ISD::SETOGT:
Nate Begeman30a0de92008-07-17 16:51:19 +00005482 case ISD::SETGT: Swap = true; // Fallthrough
5483 case ISD::SETLT:
5484 case ISD::SETOLT: SSECC = 1; break;
5485 case ISD::SETOGE:
5486 case ISD::SETGE: Swap = true; // Fallthrough
5487 case ISD::SETLE:
5488 case ISD::SETOLE: SSECC = 2; break;
5489 case ISD::SETUO: SSECC = 3; break;
Nate Begemanfb8ead02008-07-25 19:05:58 +00005490 case ISD::SETUNE:
Nate Begeman30a0de92008-07-17 16:51:19 +00005491 case ISD::SETNE: SSECC = 4; break;
5492 case ISD::SETULE: Swap = true;
5493 case ISD::SETUGE: SSECC = 5; break;
5494 case ISD::SETULT: Swap = true;
5495 case ISD::SETUGT: SSECC = 6; break;
5496 case ISD::SETO: SSECC = 7; break;
5497 }
5498 if (Swap)
5499 std::swap(Op0, Op1);
5500
Nate Begemanfb8ead02008-07-25 19:05:58 +00005501 // In the two special cases we can't handle, emit two comparisons.
Nate Begeman30a0de92008-07-17 16:51:19 +00005502 if (SSECC == 8) {
Nate Begemanfb8ead02008-07-25 19:05:58 +00005503 if (SetCCOpcode == ISD::SETUEQ) {
Dan Gohman475871a2008-07-27 21:46:04 +00005504 SDValue UNORD, EQ;
Owen Anderson825b72b2009-08-11 20:47:22 +00005505 UNORD = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(3, MVT::i8));
5506 EQ = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(0, MVT::i8));
Dale Johannesenace16102009-02-03 19:33:06 +00005507 return DAG.getNode(ISD::OR, dl, VT, UNORD, EQ);
Nate Begemanfb8ead02008-07-25 19:05:58 +00005508 }
5509 else if (SetCCOpcode == ISD::SETONE) {
Dan Gohman475871a2008-07-27 21:46:04 +00005510 SDValue ORD, NEQ;
Owen Anderson825b72b2009-08-11 20:47:22 +00005511 ORD = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(7, MVT::i8));
5512 NEQ = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(4, MVT::i8));
Dale Johannesenace16102009-02-03 19:33:06 +00005513 return DAG.getNode(ISD::AND, dl, VT, ORD, NEQ);
Nate Begemanfb8ead02008-07-25 19:05:58 +00005514 }
Torok Edwinc23197a2009-07-14 16:55:14 +00005515 llvm_unreachable("Illegal FP comparison");
Nate Begeman30a0de92008-07-17 16:51:19 +00005516 }
5517 // Handle all other FP comparisons here.
Owen Anderson825b72b2009-08-11 20:47:22 +00005518 return DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(SSECC, MVT::i8));
Nate Begeman30a0de92008-07-17 16:51:19 +00005519 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005520
Nate Begeman30a0de92008-07-17 16:51:19 +00005521 // We are handling one of the integer comparisons here. Since SSE only has
5522 // GT and EQ comparisons for integer, swapping operands and multiple
5523 // operations may be required for some comparisons.
5524 unsigned Opc = 0, EQOpc = 0, GTOpc = 0;
5525 bool Swap = false, Invert = false, FlipSigns = false;
Scott Michelfdc40a02009-02-17 22:15:04 +00005526
Owen Anderson825b72b2009-08-11 20:47:22 +00005527 switch (VT.getSimpleVT().SimpleTy) {
Nate Begeman30a0de92008-07-17 16:51:19 +00005528 default: break;
Owen Anderson825b72b2009-08-11 20:47:22 +00005529 case MVT::v8i8:
5530 case MVT::v16i8: EQOpc = X86ISD::PCMPEQB; GTOpc = X86ISD::PCMPGTB; break;
5531 case MVT::v4i16:
5532 case MVT::v8i16: EQOpc = X86ISD::PCMPEQW; GTOpc = X86ISD::PCMPGTW; break;
5533 case MVT::v2i32:
5534 case MVT::v4i32: EQOpc = X86ISD::PCMPEQD; GTOpc = X86ISD::PCMPGTD; break;
5535 case MVT::v2i64: EQOpc = X86ISD::PCMPEQQ; GTOpc = X86ISD::PCMPGTQ; break;
Nate Begeman30a0de92008-07-17 16:51:19 +00005536 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005537
Nate Begeman30a0de92008-07-17 16:51:19 +00005538 switch (SetCCOpcode) {
5539 default: break;
5540 case ISD::SETNE: Invert = true;
5541 case ISD::SETEQ: Opc = EQOpc; break;
5542 case ISD::SETLT: Swap = true;
5543 case ISD::SETGT: Opc = GTOpc; break;
5544 case ISD::SETGE: Swap = true;
5545 case ISD::SETLE: Opc = GTOpc; Invert = true; break;
5546 case ISD::SETULT: Swap = true;
5547 case ISD::SETUGT: Opc = GTOpc; FlipSigns = true; break;
5548 case ISD::SETUGE: Swap = true;
5549 case ISD::SETULE: Opc = GTOpc; FlipSigns = true; Invert = true; break;
5550 }
5551 if (Swap)
5552 std::swap(Op0, Op1);
Scott Michelfdc40a02009-02-17 22:15:04 +00005553
Nate Begeman30a0de92008-07-17 16:51:19 +00005554 // Since SSE has no unsigned integer comparisons, we need to flip the sign
5555 // bits of the inputs before performing those operations.
5556 if (FlipSigns) {
Owen Andersone50ed302009-08-10 22:56:29 +00005557 EVT EltVT = VT.getVectorElementType();
Duncan Sandsb0d5cdd2009-02-01 18:06:53 +00005558 SDValue SignBit = DAG.getConstant(APInt::getSignBit(EltVT.getSizeInBits()),
5559 EltVT);
Dan Gohman475871a2008-07-27 21:46:04 +00005560 std::vector<SDValue> SignBits(VT.getVectorNumElements(), SignBit);
Evan Chenga87008d2009-02-25 22:49:59 +00005561 SDValue SignVec = DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &SignBits[0],
5562 SignBits.size());
Dale Johannesenace16102009-02-03 19:33:06 +00005563 Op0 = DAG.getNode(ISD::XOR, dl, VT, Op0, SignVec);
5564 Op1 = DAG.getNode(ISD::XOR, dl, VT, Op1, SignVec);
Nate Begeman30a0de92008-07-17 16:51:19 +00005565 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005566
Dale Johannesenace16102009-02-03 19:33:06 +00005567 SDValue Result = DAG.getNode(Opc, dl, VT, Op0, Op1);
Nate Begeman30a0de92008-07-17 16:51:19 +00005568
5569 // If the logical-not of the result is required, perform that now.
Bob Wilson4c245462009-01-22 17:39:32 +00005570 if (Invert)
Dale Johannesenace16102009-02-03 19:33:06 +00005571 Result = DAG.getNOT(dl, Result, VT);
Bob Wilson4c245462009-01-22 17:39:32 +00005572
Nate Begeman30a0de92008-07-17 16:51:19 +00005573 return Result;
5574}
Evan Cheng0488db92007-09-25 01:57:46 +00005575
Evan Cheng370e5342008-12-03 08:38:43 +00005576// isX86LogicalCmp - Return true if opcode is a X86 logical comparison.
Dan Gohman076aee32009-03-04 19:44:21 +00005577static bool isX86LogicalCmp(SDValue Op) {
5578 unsigned Opc = Op.getNode()->getOpcode();
5579 if (Opc == X86ISD::CMP || Opc == X86ISD::COMI || Opc == X86ISD::UCOMI)
5580 return true;
5581 if (Op.getResNo() == 1 &&
5582 (Opc == X86ISD::ADD ||
5583 Opc == X86ISD::SUB ||
5584 Opc == X86ISD::SMUL ||
5585 Opc == X86ISD::UMUL ||
5586 Opc == X86ISD::INC ||
5587 Opc == X86ISD::DEC))
5588 return true;
5589
5590 return false;
Evan Cheng370e5342008-12-03 08:38:43 +00005591}
5592
Dan Gohman475871a2008-07-27 21:46:04 +00005593SDValue X86TargetLowering::LowerSELECT(SDValue Op, SelectionDAG &DAG) {
Evan Cheng734503b2006-09-11 02:19:56 +00005594 bool addTest = true;
Dan Gohman475871a2008-07-27 21:46:04 +00005595 SDValue Cond = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005596 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00005597 SDValue CC;
Evan Cheng9bba8942006-01-26 02:13:10 +00005598
Evan Cheng734503b2006-09-11 02:19:56 +00005599 if (Cond.getOpcode() == ISD::SETCC)
Evan Chenge5f62042007-09-29 00:00:36 +00005600 Cond = LowerSETCC(Cond, DAG);
Evan Cheng734503b2006-09-11 02:19:56 +00005601
Evan Cheng3f41d662007-10-08 22:16:29 +00005602 // If condition flag is set by a X86ISD::CMP, then use it as the condition
5603 // setting operand in place of the X86ISD::SETCC.
Evan Cheng734503b2006-09-11 02:19:56 +00005604 if (Cond.getOpcode() == X86ISD::SETCC) {
5605 CC = Cond.getOperand(0);
5606
Dan Gohman475871a2008-07-27 21:46:04 +00005607 SDValue Cmp = Cond.getOperand(1);
Evan Cheng734503b2006-09-11 02:19:56 +00005608 unsigned Opc = Cmp.getOpcode();
Owen Andersone50ed302009-08-10 22:56:29 +00005609 EVT VT = Op.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00005610
Evan Cheng3f41d662007-10-08 22:16:29 +00005611 bool IllegalFPCMov = false;
Duncan Sands83ec4b62008-06-06 12:08:01 +00005612 if (VT.isFloatingPoint() && !VT.isVector() &&
Chris Lattner78631162008-01-16 06:24:21 +00005613 !isScalarFPTypeInSSEReg(VT)) // FPStack?
Dan Gohman7810bfe2008-09-26 21:54:37 +00005614 IllegalFPCMov = !hasFPCMov(cast<ConstantSDNode>(CC)->getSExtValue());
Scott Michelfdc40a02009-02-17 22:15:04 +00005615
Chris Lattnerd1980a52009-03-12 06:52:53 +00005616 if ((isX86LogicalCmp(Cmp) && !IllegalFPCMov) ||
5617 Opc == X86ISD::BT) { // FIXME
Evan Cheng3f41d662007-10-08 22:16:29 +00005618 Cond = Cmp;
Evan Cheng0488db92007-09-25 01:57:46 +00005619 addTest = false;
5620 }
5621 }
5622
5623 if (addTest) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005624 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Dan Gohman31125812009-03-07 01:58:32 +00005625 Cond = EmitTest(Cond, X86::COND_NE, DAG);
Evan Cheng0488db92007-09-25 01:57:46 +00005626 }
5627
Owen Anderson825b72b2009-08-11 20:47:22 +00005628 SDVTList VTs = DAG.getVTList(Op.getValueType(), MVT::Flag);
Dan Gohman475871a2008-07-27 21:46:04 +00005629 SmallVector<SDValue, 4> Ops;
Evan Cheng0488db92007-09-25 01:57:46 +00005630 // X86ISD::CMOV means set the result (which is operand 1) to the RHS if
5631 // condition is true.
5632 Ops.push_back(Op.getOperand(2));
5633 Ops.push_back(Op.getOperand(1));
5634 Ops.push_back(CC);
5635 Ops.push_back(Cond);
Dan Gohmanfc166572009-04-09 23:54:40 +00005636 return DAG.getNode(X86ISD::CMOV, dl, VTs, &Ops[0], Ops.size());
Evan Cheng0488db92007-09-25 01:57:46 +00005637}
5638
Evan Cheng370e5342008-12-03 08:38:43 +00005639// isAndOrOfSingleUseSetCCs - Return true if node is an ISD::AND or
5640// ISD::OR of two X86ISD::SETCC nodes each of which has no other use apart
5641// from the AND / OR.
5642static bool isAndOrOfSetCCs(SDValue Op, unsigned &Opc) {
5643 Opc = Op.getOpcode();
5644 if (Opc != ISD::OR && Opc != ISD::AND)
5645 return false;
5646 return (Op.getOperand(0).getOpcode() == X86ISD::SETCC &&
5647 Op.getOperand(0).hasOneUse() &&
5648 Op.getOperand(1).getOpcode() == X86ISD::SETCC &&
5649 Op.getOperand(1).hasOneUse());
5650}
5651
Evan Cheng961d6d42009-02-02 08:19:07 +00005652// isXor1OfSetCC - Return true if node is an ISD::XOR of a X86ISD::SETCC and
5653// 1 and that the SETCC node has a single use.
Evan Cheng67ad9db2009-02-02 08:07:36 +00005654static bool isXor1OfSetCC(SDValue Op) {
5655 if (Op.getOpcode() != ISD::XOR)
5656 return false;
5657 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(Op.getOperand(1));
5658 if (N1C && N1C->getAPIntValue() == 1) {
5659 return Op.getOperand(0).getOpcode() == X86ISD::SETCC &&
5660 Op.getOperand(0).hasOneUse();
5661 }
5662 return false;
5663}
5664
Dan Gohman475871a2008-07-27 21:46:04 +00005665SDValue X86TargetLowering::LowerBRCOND(SDValue Op, SelectionDAG &DAG) {
Evan Cheng734503b2006-09-11 02:19:56 +00005666 bool addTest = true;
Dan Gohman475871a2008-07-27 21:46:04 +00005667 SDValue Chain = Op.getOperand(0);
5668 SDValue Cond = Op.getOperand(1);
5669 SDValue Dest = Op.getOperand(2);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005670 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00005671 SDValue CC;
Evan Cheng734503b2006-09-11 02:19:56 +00005672
Evan Cheng0db9fe62006-04-25 20:13:52 +00005673 if (Cond.getOpcode() == ISD::SETCC)
Evan Chenge5f62042007-09-29 00:00:36 +00005674 Cond = LowerSETCC(Cond, DAG);
Chris Lattnere55484e2008-12-25 05:34:37 +00005675#if 0
5676 // FIXME: LowerXALUO doesn't handle these!!
Bill Wendlingd350e022008-12-12 21:15:41 +00005677 else if (Cond.getOpcode() == X86ISD::ADD ||
5678 Cond.getOpcode() == X86ISD::SUB ||
5679 Cond.getOpcode() == X86ISD::SMUL ||
5680 Cond.getOpcode() == X86ISD::UMUL)
Bill Wendling74c37652008-12-09 22:08:41 +00005681 Cond = LowerXALUO(Cond, DAG);
Chris Lattnere55484e2008-12-25 05:34:37 +00005682#endif
Scott Michelfdc40a02009-02-17 22:15:04 +00005683
Evan Cheng3f41d662007-10-08 22:16:29 +00005684 // If condition flag is set by a X86ISD::CMP, then use it as the condition
5685 // setting operand in place of the X86ISD::SETCC.
Evan Cheng0db9fe62006-04-25 20:13:52 +00005686 if (Cond.getOpcode() == X86ISD::SETCC) {
Evan Cheng734503b2006-09-11 02:19:56 +00005687 CC = Cond.getOperand(0);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005688
Dan Gohman475871a2008-07-27 21:46:04 +00005689 SDValue Cmp = Cond.getOperand(1);
Evan Cheng734503b2006-09-11 02:19:56 +00005690 unsigned Opc = Cmp.getOpcode();
Chris Lattnere55484e2008-12-25 05:34:37 +00005691 // FIXME: WHY THE SPECIAL CASING OF LogicalCmp??
Dan Gohman076aee32009-03-04 19:44:21 +00005692 if (isX86LogicalCmp(Cmp) || Opc == X86ISD::BT) {
Evan Cheng3f41d662007-10-08 22:16:29 +00005693 Cond = Cmp;
Evan Cheng0488db92007-09-25 01:57:46 +00005694 addTest = false;
Bill Wendling61edeb52008-12-02 01:06:39 +00005695 } else {
Evan Cheng370e5342008-12-03 08:38:43 +00005696 switch (cast<ConstantSDNode>(CC)->getZExtValue()) {
Bill Wendling0ea25cb2008-12-03 08:32:02 +00005697 default: break;
5698 case X86::COND_O:
Dan Gohman653456c2009-01-07 00:15:08 +00005699 case X86::COND_B:
Chris Lattnere55484e2008-12-25 05:34:37 +00005700 // These can only come from an arithmetic instruction with overflow,
5701 // e.g. SADDO, UADDO.
Bill Wendling0ea25cb2008-12-03 08:32:02 +00005702 Cond = Cond.getNode()->getOperand(1);
5703 addTest = false;
5704 break;
Bill Wendling61edeb52008-12-02 01:06:39 +00005705 }
Evan Cheng0488db92007-09-25 01:57:46 +00005706 }
Evan Cheng370e5342008-12-03 08:38:43 +00005707 } else {
5708 unsigned CondOpc;
5709 if (Cond.hasOneUse() && isAndOrOfSetCCs(Cond, CondOpc)) {
5710 SDValue Cmp = Cond.getOperand(0).getOperand(1);
Evan Cheng370e5342008-12-03 08:38:43 +00005711 if (CondOpc == ISD::OR) {
5712 // Also, recognize the pattern generated by an FCMP_UNE. We can emit
5713 // two branches instead of an explicit OR instruction with a
5714 // separate test.
5715 if (Cmp == Cond.getOperand(1).getOperand(1) &&
Dan Gohman076aee32009-03-04 19:44:21 +00005716 isX86LogicalCmp(Cmp)) {
Evan Cheng370e5342008-12-03 08:38:43 +00005717 CC = Cond.getOperand(0).getOperand(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00005718 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Evan Cheng370e5342008-12-03 08:38:43 +00005719 Chain, Dest, CC, Cmp);
5720 CC = Cond.getOperand(1).getOperand(0);
5721 Cond = Cmp;
5722 addTest = false;
5723 }
5724 } else { // ISD::AND
5725 // Also, recognize the pattern generated by an FCMP_OEQ. We can emit
5726 // two branches instead of an explicit AND instruction with a
5727 // separate test. However, we only do this if this block doesn't
5728 // have a fall-through edge, because this requires an explicit
5729 // jmp when the condition is false.
5730 if (Cmp == Cond.getOperand(1).getOperand(1) &&
Dan Gohman076aee32009-03-04 19:44:21 +00005731 isX86LogicalCmp(Cmp) &&
Evan Cheng370e5342008-12-03 08:38:43 +00005732 Op.getNode()->hasOneUse()) {
5733 X86::CondCode CCode =
5734 (X86::CondCode)Cond.getOperand(0).getConstantOperandVal(0);
5735 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00005736 CC = DAG.getConstant(CCode, MVT::i8);
Evan Cheng370e5342008-12-03 08:38:43 +00005737 SDValue User = SDValue(*Op.getNode()->use_begin(), 0);
5738 // Look for an unconditional branch following this conditional branch.
5739 // We need this because we need to reverse the successors in order
5740 // to implement FCMP_OEQ.
5741 if (User.getOpcode() == ISD::BR) {
5742 SDValue FalseBB = User.getOperand(1);
5743 SDValue NewBR =
5744 DAG.UpdateNodeOperands(User, User.getOperand(0), Dest);
5745 assert(NewBR == User);
5746 Dest = FalseBB;
Dan Gohman279c22e2008-10-21 03:29:32 +00005747
Dale Johannesene4d209d2009-02-03 20:21:25 +00005748 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Evan Cheng370e5342008-12-03 08:38:43 +00005749 Chain, Dest, CC, Cmp);
5750 X86::CondCode CCode =
5751 (X86::CondCode)Cond.getOperand(1).getConstantOperandVal(0);
5752 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00005753 CC = DAG.getConstant(CCode, MVT::i8);
Evan Cheng370e5342008-12-03 08:38:43 +00005754 Cond = Cmp;
5755 addTest = false;
5756 }
5757 }
Dan Gohman279c22e2008-10-21 03:29:32 +00005758 }
Evan Cheng67ad9db2009-02-02 08:07:36 +00005759 } else if (Cond.hasOneUse() && isXor1OfSetCC(Cond)) {
5760 // Recognize for xorb (setcc), 1 patterns. The xor inverts the condition.
5761 // It should be transformed during dag combiner except when the condition
5762 // is set by a arithmetics with overflow node.
5763 X86::CondCode CCode =
5764 (X86::CondCode)Cond.getOperand(0).getConstantOperandVal(0);
5765 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00005766 CC = DAG.getConstant(CCode, MVT::i8);
Evan Cheng67ad9db2009-02-02 08:07:36 +00005767 Cond = Cond.getOperand(0).getOperand(1);
5768 addTest = false;
Dan Gohman279c22e2008-10-21 03:29:32 +00005769 }
Evan Cheng0488db92007-09-25 01:57:46 +00005770 }
5771
5772 if (addTest) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005773 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Dan Gohman31125812009-03-07 01:58:32 +00005774 Cond = EmitTest(Cond, X86::COND_NE, DAG);
Evan Cheng0488db92007-09-25 01:57:46 +00005775 }
Dale Johannesene4d209d2009-02-03 20:21:25 +00005776 return DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Dan Gohman279c22e2008-10-21 03:29:32 +00005777 Chain, Dest, CC, Cond);
Evan Cheng0488db92007-09-25 01:57:46 +00005778}
5779
Anton Korobeynikove060b532007-04-17 19:34:00 +00005780
5781// Lower dynamic stack allocation to _alloca call for Cygwin/Mingw targets.
5782// Calls to _alloca is needed to probe the stack when allocating more than 4k
5783// bytes in one go. Touching the stack at 4K increments is necessary to ensure
5784// that the guard pages used by the OS virtual memory manager are allocated in
5785// correct sequence.
Dan Gohman475871a2008-07-27 21:46:04 +00005786SDValue
5787X86TargetLowering::LowerDYNAMIC_STACKALLOC(SDValue Op,
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00005788 SelectionDAG &DAG) {
Anton Korobeynikove060b532007-04-17 19:34:00 +00005789 assert(Subtarget->isTargetCygMing() &&
5790 "This should be used only on Cygwin/Mingw targets");
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005791 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov096b4612008-06-11 20:16:42 +00005792
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00005793 // Get the inputs.
Dan Gohman475871a2008-07-27 21:46:04 +00005794 SDValue Chain = Op.getOperand(0);
5795 SDValue Size = Op.getOperand(1);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00005796 // FIXME: Ensure alignment here
5797
Dan Gohman475871a2008-07-27 21:46:04 +00005798 SDValue Flag;
Anton Korobeynikov096b4612008-06-11 20:16:42 +00005799
Owen Andersone50ed302009-08-10 22:56:29 +00005800 EVT IntPtr = getPointerTy();
Owen Anderson825b72b2009-08-11 20:47:22 +00005801 EVT SPTy = Subtarget->is64Bit() ? MVT::i64 : MVT::i32;
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00005802
Chris Lattnere563bbc2008-10-11 22:08:30 +00005803 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(0, true));
Anton Korobeynikov096b4612008-06-11 20:16:42 +00005804
Dale Johannesendd64c412009-02-04 00:33:20 +00005805 Chain = DAG.getCopyToReg(Chain, dl, X86::EAX, Size, Flag);
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00005806 Flag = Chain.getValue(1);
5807
Owen Anderson825b72b2009-08-11 20:47:22 +00005808 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Dan Gohman475871a2008-07-27 21:46:04 +00005809 SDValue Ops[] = { Chain,
Bill Wendling056292f2008-09-16 21:48:12 +00005810 DAG.getTargetExternalSymbol("_alloca", IntPtr),
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00005811 DAG.getRegister(X86::EAX, IntPtr),
Anton Korobeynikov096b4612008-06-11 20:16:42 +00005812 DAG.getRegister(X86StackPtr, SPTy),
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00005813 Flag };
Dale Johannesene4d209d2009-02-03 20:21:25 +00005814 Chain = DAG.getNode(X86ISD::CALL, dl, NodeTys, Ops, 5);
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00005815 Flag = Chain.getValue(1);
5816
Anton Korobeynikov096b4612008-06-11 20:16:42 +00005817 Chain = DAG.getCALLSEQ_END(Chain,
Chris Lattnere563bbc2008-10-11 22:08:30 +00005818 DAG.getIntPtrConstant(0, true),
5819 DAG.getIntPtrConstant(0, true),
Anton Korobeynikov096b4612008-06-11 20:16:42 +00005820 Flag);
5821
Dale Johannesendd64c412009-02-04 00:33:20 +00005822 Chain = DAG.getCopyFromReg(Chain, dl, X86StackPtr, SPTy).getValue(1);
Anton Korobeynikov096b4612008-06-11 20:16:42 +00005823
Dan Gohman475871a2008-07-27 21:46:04 +00005824 SDValue Ops1[2] = { Chain.getValue(0), Chain };
Dale Johannesene4d209d2009-02-03 20:21:25 +00005825 return DAG.getMergeValues(Ops1, 2, dl);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00005826}
5827
Dan Gohman475871a2008-07-27 21:46:04 +00005828SDValue
Dale Johannesen0f502f62009-02-03 22:26:09 +00005829X86TargetLowering::EmitTargetCodeForMemset(SelectionDAG &DAG, DebugLoc dl,
Bill Wendling6f287b22008-09-30 21:22:07 +00005830 SDValue Chain,
5831 SDValue Dst, SDValue Src,
5832 SDValue Size, unsigned Align,
5833 const Value *DstSV,
Bill Wendling6158d842008-10-01 00:59:58 +00005834 uint64_t DstSVOff) {
Dan Gohman707e0182008-04-12 04:36:06 +00005835 ConstantSDNode *ConstantSize = dyn_cast<ConstantSDNode>(Size);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005836
Bill Wendling6f287b22008-09-30 21:22:07 +00005837 // If not DWORD aligned or size is more than the threshold, call the library.
5838 // The libc version is likely to be faster for these cases. It can use the
5839 // address value and run time information about the CPU.
Evan Cheng1887c1c2008-08-21 21:00:15 +00005840 if ((Align & 3) != 0 ||
Dan Gohman707e0182008-04-12 04:36:06 +00005841 !ConstantSize ||
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005842 ConstantSize->getZExtValue() >
5843 getSubtarget()->getMaxInlineSizeThreshold()) {
Dan Gohman475871a2008-07-27 21:46:04 +00005844 SDValue InFlag(0, 0);
Dan Gohman68d599d2008-04-01 20:38:36 +00005845
5846 // Check to see if there is a specialized entry-point for memory zeroing.
Dan Gohman707e0182008-04-12 04:36:06 +00005847 ConstantSDNode *V = dyn_cast<ConstantSDNode>(Src);
Bill Wendling6f287b22008-09-30 21:22:07 +00005848
Bill Wendling6158d842008-10-01 00:59:58 +00005849 if (const char *bzeroEntry = V &&
5850 V->isNullValue() ? Subtarget->getBZeroEntry() : 0) {
Owen Andersone50ed302009-08-10 22:56:29 +00005851 EVT IntPtr = getPointerTy();
Owen Anderson1d0be152009-08-13 21:58:54 +00005852 const Type *IntPtrTy = TD->getIntPtrType(*DAG.getContext());
Scott Michelfdc40a02009-02-17 22:15:04 +00005853 TargetLowering::ArgListTy Args;
Bill Wendling6158d842008-10-01 00:59:58 +00005854 TargetLowering::ArgListEntry Entry;
5855 Entry.Node = Dst;
5856 Entry.Ty = IntPtrTy;
5857 Args.push_back(Entry);
5858 Entry.Node = Size;
5859 Args.push_back(Entry);
5860 std::pair<SDValue,SDValue> CallResult =
Owen Anderson1d0be152009-08-13 21:58:54 +00005861 LowerCallTo(Chain, Type::getVoidTy(*DAG.getContext()),
5862 false, false, false, false,
Dan Gohman98ca4f22009-08-05 01:29:28 +00005863 0, CallingConv::C, false, /*isReturnValueUsed=*/false,
Dale Johannesen0f502f62009-02-03 22:26:09 +00005864 DAG.getExternalSymbol(bzeroEntry, IntPtr), Args, DAG, dl);
Bill Wendling6158d842008-10-01 00:59:58 +00005865 return CallResult.second;
Dan Gohman68d599d2008-04-01 20:38:36 +00005866 }
5867
Dan Gohman707e0182008-04-12 04:36:06 +00005868 // Otherwise have the target-independent code call memset.
Dan Gohman475871a2008-07-27 21:46:04 +00005869 return SDValue();
Evan Cheng48090aa2006-03-21 23:01:21 +00005870 }
Evan Chengb9df0ca2006-03-22 02:53:00 +00005871
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005872 uint64_t SizeVal = ConstantSize->getZExtValue();
Dan Gohman475871a2008-07-27 21:46:04 +00005873 SDValue InFlag(0, 0);
Owen Andersone50ed302009-08-10 22:56:29 +00005874 EVT AVT;
Dan Gohman475871a2008-07-27 21:46:04 +00005875 SDValue Count;
Dan Gohman707e0182008-04-12 04:36:06 +00005876 ConstantSDNode *ValC = dyn_cast<ConstantSDNode>(Src);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005877 unsigned BytesLeft = 0;
5878 bool TwoRepStos = false;
5879 if (ValC) {
5880 unsigned ValReg;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005881 uint64_t Val = ValC->getZExtValue() & 255;
Evan Cheng5ced1d82006-04-06 23:23:56 +00005882
Evan Cheng0db9fe62006-04-25 20:13:52 +00005883 // If the value is a constant, then we can potentially use larger sets.
5884 switch (Align & 3) {
Evan Cheng1887c1c2008-08-21 21:00:15 +00005885 case 2: // WORD aligned
Owen Anderson825b72b2009-08-11 20:47:22 +00005886 AVT = MVT::i16;
Evan Cheng1887c1c2008-08-21 21:00:15 +00005887 ValReg = X86::AX;
5888 Val = (Val << 8) | Val;
5889 break;
5890 case 0: // DWORD aligned
Owen Anderson825b72b2009-08-11 20:47:22 +00005891 AVT = MVT::i32;
Evan Cheng1887c1c2008-08-21 21:00:15 +00005892 ValReg = X86::EAX;
5893 Val = (Val << 8) | Val;
5894 Val = (Val << 16) | Val;
5895 if (Subtarget->is64Bit() && ((Align & 0x7) == 0)) { // QWORD aligned
Owen Anderson825b72b2009-08-11 20:47:22 +00005896 AVT = MVT::i64;
Evan Cheng1887c1c2008-08-21 21:00:15 +00005897 ValReg = X86::RAX;
5898 Val = (Val << 32) | Val;
5899 }
5900 break;
5901 default: // Byte aligned
Owen Anderson825b72b2009-08-11 20:47:22 +00005902 AVT = MVT::i8;
Evan Cheng1887c1c2008-08-21 21:00:15 +00005903 ValReg = X86::AL;
5904 Count = DAG.getIntPtrConstant(SizeVal);
5905 break;
Evan Cheng80d428c2006-04-19 22:48:17 +00005906 }
5907
Owen Anderson825b72b2009-08-11 20:47:22 +00005908 if (AVT.bitsGT(MVT::i8)) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00005909 unsigned UBytes = AVT.getSizeInBits() / 8;
Dan Gohman707e0182008-04-12 04:36:06 +00005910 Count = DAG.getIntPtrConstant(SizeVal / UBytes);
5911 BytesLeft = SizeVal % UBytes;
Evan Cheng25ab6902006-09-08 06:48:29 +00005912 }
5913
Dale Johannesen0f502f62009-02-03 22:26:09 +00005914 Chain = DAG.getCopyToReg(Chain, dl, ValReg, DAG.getConstant(Val, AVT),
Evan Cheng0db9fe62006-04-25 20:13:52 +00005915 InFlag);
5916 InFlag = Chain.getValue(1);
5917 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +00005918 AVT = MVT::i8;
Dan Gohmanbcda2852008-04-16 01:32:32 +00005919 Count = DAG.getIntPtrConstant(SizeVal);
Dale Johannesen0f502f62009-02-03 22:26:09 +00005920 Chain = DAG.getCopyToReg(Chain, dl, X86::AL, Src, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005921 InFlag = Chain.getValue(1);
Evan Chengb9df0ca2006-03-22 02:53:00 +00005922 }
Evan Chengc78d3b42006-04-24 18:01:45 +00005923
Scott Michelfdc40a02009-02-17 22:15:04 +00005924 Chain = DAG.getCopyToReg(Chain, dl, Subtarget->is64Bit() ? X86::RCX :
Dale Johannesen0f502f62009-02-03 22:26:09 +00005925 X86::ECX,
Evan Cheng25ab6902006-09-08 06:48:29 +00005926 Count, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005927 InFlag = Chain.getValue(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00005928 Chain = DAG.getCopyToReg(Chain, dl, Subtarget->is64Bit() ? X86::RDI :
Dale Johannesen0f502f62009-02-03 22:26:09 +00005929 X86::EDI,
Dan Gohman707e0182008-04-12 04:36:06 +00005930 Dst, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005931 InFlag = Chain.getValue(1);
Evan Chenga0b3afb2006-03-27 07:00:16 +00005932
Owen Anderson825b72b2009-08-11 20:47:22 +00005933 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Dan Gohman475871a2008-07-27 21:46:04 +00005934 SmallVector<SDValue, 8> Ops;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005935 Ops.push_back(Chain);
5936 Ops.push_back(DAG.getValueType(AVT));
5937 Ops.push_back(InFlag);
Dale Johannesen0f502f62009-02-03 22:26:09 +00005938 Chain = DAG.getNode(X86ISD::REP_STOS, dl, Tys, &Ops[0], Ops.size());
Evan Chengc78d3b42006-04-24 18:01:45 +00005939
Evan Cheng0db9fe62006-04-25 20:13:52 +00005940 if (TwoRepStos) {
5941 InFlag = Chain.getValue(1);
Dan Gohman707e0182008-04-12 04:36:06 +00005942 Count = Size;
Owen Andersone50ed302009-08-10 22:56:29 +00005943 EVT CVT = Count.getValueType();
Dale Johannesen0f502f62009-02-03 22:26:09 +00005944 SDValue Left = DAG.getNode(ISD::AND, dl, CVT, Count,
Owen Anderson825b72b2009-08-11 20:47:22 +00005945 DAG.getConstant((AVT == MVT::i64) ? 7 : 3, CVT));
5946 Chain = DAG.getCopyToReg(Chain, dl, (CVT == MVT::i64) ? X86::RCX :
Dale Johannesen0f502f62009-02-03 22:26:09 +00005947 X86::ECX,
Evan Cheng25ab6902006-09-08 06:48:29 +00005948 Left, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005949 InFlag = Chain.getValue(1);
Owen Anderson825b72b2009-08-11 20:47:22 +00005950 Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005951 Ops.clear();
5952 Ops.push_back(Chain);
Owen Anderson825b72b2009-08-11 20:47:22 +00005953 Ops.push_back(DAG.getValueType(MVT::i8));
Evan Cheng0db9fe62006-04-25 20:13:52 +00005954 Ops.push_back(InFlag);
Dale Johannesen0f502f62009-02-03 22:26:09 +00005955 Chain = DAG.getNode(X86ISD::REP_STOS, dl, Tys, &Ops[0], Ops.size());
Evan Cheng0db9fe62006-04-25 20:13:52 +00005956 } else if (BytesLeft) {
Dan Gohman707e0182008-04-12 04:36:06 +00005957 // Handle the last 1 - 7 bytes.
5958 unsigned Offset = SizeVal - BytesLeft;
Owen Andersone50ed302009-08-10 22:56:29 +00005959 EVT AddrVT = Dst.getValueType();
5960 EVT SizeVT = Size.getValueType();
Dan Gohman707e0182008-04-12 04:36:06 +00005961
Dale Johannesen0f502f62009-02-03 22:26:09 +00005962 Chain = DAG.getMemset(Chain, dl,
5963 DAG.getNode(ISD::ADD, dl, AddrVT, Dst,
Dan Gohman707e0182008-04-12 04:36:06 +00005964 DAG.getConstant(Offset, AddrVT)),
5965 Src,
5966 DAG.getConstant(BytesLeft, SizeVT),
Dan Gohman1f13c682008-04-28 17:15:20 +00005967 Align, DstSV, DstSVOff + Offset);
Evan Cheng386031a2006-03-24 07:29:27 +00005968 }
Evan Cheng11e15b32006-04-03 20:53:28 +00005969
Dan Gohman707e0182008-04-12 04:36:06 +00005970 // TODO: Use a Tokenfactor, as in memcpy, instead of a single chain.
Evan Cheng0db9fe62006-04-25 20:13:52 +00005971 return Chain;
5972}
Evan Cheng11e15b32006-04-03 20:53:28 +00005973
Dan Gohman475871a2008-07-27 21:46:04 +00005974SDValue
Dale Johannesen0f502f62009-02-03 22:26:09 +00005975X86TargetLowering::EmitTargetCodeForMemcpy(SelectionDAG &DAG, DebugLoc dl,
Evan Cheng1887c1c2008-08-21 21:00:15 +00005976 SDValue Chain, SDValue Dst, SDValue Src,
5977 SDValue Size, unsigned Align,
5978 bool AlwaysInline,
5979 const Value *DstSV, uint64_t DstSVOff,
Scott Michelfdc40a02009-02-17 22:15:04 +00005980 const Value *SrcSV, uint64_t SrcSVOff) {
Dan Gohman707e0182008-04-12 04:36:06 +00005981 // This requires the copy size to be a constant, preferrably
5982 // within a subtarget-specific limit.
5983 ConstantSDNode *ConstantSize = dyn_cast<ConstantSDNode>(Size);
5984 if (!ConstantSize)
Dan Gohman475871a2008-07-27 21:46:04 +00005985 return SDValue();
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005986 uint64_t SizeVal = ConstantSize->getZExtValue();
Dan Gohman707e0182008-04-12 04:36:06 +00005987 if (!AlwaysInline && SizeVal > getSubtarget()->getMaxInlineSizeThreshold())
Dan Gohman475871a2008-07-27 21:46:04 +00005988 return SDValue();
Dan Gohman707e0182008-04-12 04:36:06 +00005989
Evan Cheng1887c1c2008-08-21 21:00:15 +00005990 /// If not DWORD aligned, call the library.
5991 if ((Align & 3) != 0)
5992 return SDValue();
5993
5994 // DWORD aligned
Owen Anderson825b72b2009-08-11 20:47:22 +00005995 EVT AVT = MVT::i32;
Evan Cheng1887c1c2008-08-21 21:00:15 +00005996 if (Subtarget->is64Bit() && ((Align & 0x7) == 0)) // QWORD aligned
Owen Anderson825b72b2009-08-11 20:47:22 +00005997 AVT = MVT::i64;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005998
Duncan Sands83ec4b62008-06-06 12:08:01 +00005999 unsigned UBytes = AVT.getSizeInBits() / 8;
Dan Gohman707e0182008-04-12 04:36:06 +00006000 unsigned CountVal = SizeVal / UBytes;
Dan Gohman475871a2008-07-27 21:46:04 +00006001 SDValue Count = DAG.getIntPtrConstant(CountVal);
Evan Cheng1887c1c2008-08-21 21:00:15 +00006002 unsigned BytesLeft = SizeVal % UBytes;
Evan Cheng25ab6902006-09-08 06:48:29 +00006003
Dan Gohman475871a2008-07-27 21:46:04 +00006004 SDValue InFlag(0, 0);
Scott Michelfdc40a02009-02-17 22:15:04 +00006005 Chain = DAG.getCopyToReg(Chain, dl, Subtarget->is64Bit() ? X86::RCX :
Dale Johannesen0f502f62009-02-03 22:26:09 +00006006 X86::ECX,
Evan Cheng25ab6902006-09-08 06:48:29 +00006007 Count, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006008 InFlag = Chain.getValue(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00006009 Chain = DAG.getCopyToReg(Chain, dl, Subtarget->is64Bit() ? X86::RDI :
Dale Johannesen0f502f62009-02-03 22:26:09 +00006010 X86::EDI,
Dan Gohman707e0182008-04-12 04:36:06 +00006011 Dst, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006012 InFlag = Chain.getValue(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00006013 Chain = DAG.getCopyToReg(Chain, dl, Subtarget->is64Bit() ? X86::RSI :
Dale Johannesen0f502f62009-02-03 22:26:09 +00006014 X86::ESI,
Dan Gohman707e0182008-04-12 04:36:06 +00006015 Src, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006016 InFlag = Chain.getValue(1);
6017
Owen Anderson825b72b2009-08-11 20:47:22 +00006018 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Dan Gohman475871a2008-07-27 21:46:04 +00006019 SmallVector<SDValue, 8> Ops;
Evan Cheng0db9fe62006-04-25 20:13:52 +00006020 Ops.push_back(Chain);
6021 Ops.push_back(DAG.getValueType(AVT));
6022 Ops.push_back(InFlag);
Dale Johannesen0f502f62009-02-03 22:26:09 +00006023 SDValue RepMovs = DAG.getNode(X86ISD::REP_MOVS, dl, Tys, &Ops[0], Ops.size());
Evan Cheng0db9fe62006-04-25 20:13:52 +00006024
Dan Gohman475871a2008-07-27 21:46:04 +00006025 SmallVector<SDValue, 4> Results;
Evan Cheng2749c722008-04-25 00:26:43 +00006026 Results.push_back(RepMovs);
Rafael Espindola068317b2007-09-28 12:53:01 +00006027 if (BytesLeft) {
Dan Gohman707e0182008-04-12 04:36:06 +00006028 // Handle the last 1 - 7 bytes.
6029 unsigned Offset = SizeVal - BytesLeft;
Owen Andersone50ed302009-08-10 22:56:29 +00006030 EVT DstVT = Dst.getValueType();
6031 EVT SrcVT = Src.getValueType();
6032 EVT SizeVT = Size.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00006033 Results.push_back(DAG.getMemcpy(Chain, dl,
Dale Johannesen0f502f62009-02-03 22:26:09 +00006034 DAG.getNode(ISD::ADD, dl, DstVT, Dst,
Evan Cheng2749c722008-04-25 00:26:43 +00006035 DAG.getConstant(Offset, DstVT)),
Dale Johannesen0f502f62009-02-03 22:26:09 +00006036 DAG.getNode(ISD::ADD, dl, SrcVT, Src,
Evan Cheng2749c722008-04-25 00:26:43 +00006037 DAG.getConstant(Offset, SrcVT)),
Dan Gohman707e0182008-04-12 04:36:06 +00006038 DAG.getConstant(BytesLeft, SizeVT),
6039 Align, AlwaysInline,
Dan Gohman1f13c682008-04-28 17:15:20 +00006040 DstSV, DstSVOff + Offset,
6041 SrcSV, SrcSVOff + Offset));
Evan Chengb067a1e2006-03-31 19:22:53 +00006042 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00006043
Owen Anderson825b72b2009-08-11 20:47:22 +00006044 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Dale Johannesen0f502f62009-02-03 22:26:09 +00006045 &Results[0], Results.size());
Evan Cheng0db9fe62006-04-25 20:13:52 +00006046}
6047
Dan Gohman475871a2008-07-27 21:46:04 +00006048SDValue X86TargetLowering::LowerVASTART(SDValue Op, SelectionDAG &DAG) {
Dan Gohman69de1932008-02-06 22:27:42 +00006049 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006050 DebugLoc dl = Op.getDebugLoc();
Evan Cheng8b2794a2006-10-13 21:14:26 +00006051
Evan Cheng25ab6902006-09-08 06:48:29 +00006052 if (!Subtarget->is64Bit()) {
6053 // vastart just stores the address of the VarArgsFrameIndex slot into the
6054 // memory location argument.
Dan Gohman475871a2008-07-27 21:46:04 +00006055 SDValue FR = DAG.getFrameIndex(VarArgsFrameIndex, getPointerTy());
Dale Johannesene4d209d2009-02-03 20:21:25 +00006056 return DAG.getStore(Op.getOperand(0), dl, FR, Op.getOperand(1), SV, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00006057 }
6058
6059 // __va_list_tag:
6060 // gp_offset (0 - 6 * 8)
6061 // fp_offset (48 - 48 + 8 * 16)
6062 // overflow_arg_area (point to parameters coming in memory).
6063 // reg_save_area
Dan Gohman475871a2008-07-27 21:46:04 +00006064 SmallVector<SDValue, 8> MemOps;
6065 SDValue FIN = Op.getOperand(1);
Evan Cheng25ab6902006-09-08 06:48:29 +00006066 // Store gp_offset
Dale Johannesene4d209d2009-02-03 20:21:25 +00006067 SDValue Store = DAG.getStore(Op.getOperand(0), dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00006068 DAG.getConstant(VarArgsGPOffset, MVT::i32),
Dan Gohman69de1932008-02-06 22:27:42 +00006069 FIN, SV, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00006070 MemOps.push_back(Store);
6071
6072 // Store fp_offset
Scott Michelfdc40a02009-02-17 22:15:04 +00006073 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00006074 FIN, DAG.getIntPtrConstant(4));
6075 Store = DAG.getStore(Op.getOperand(0), dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00006076 DAG.getConstant(VarArgsFPOffset, MVT::i32),
Dan Gohman69de1932008-02-06 22:27:42 +00006077 FIN, SV, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00006078 MemOps.push_back(Store);
6079
6080 // Store ptr to overflow_arg_area
Scott Michelfdc40a02009-02-17 22:15:04 +00006081 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00006082 FIN, DAG.getIntPtrConstant(4));
Dan Gohman475871a2008-07-27 21:46:04 +00006083 SDValue OVFIN = DAG.getFrameIndex(VarArgsFrameIndex, getPointerTy());
Dale Johannesene4d209d2009-02-03 20:21:25 +00006084 Store = DAG.getStore(Op.getOperand(0), dl, OVFIN, FIN, SV, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00006085 MemOps.push_back(Store);
6086
6087 // Store ptr to reg_save_area.
Scott Michelfdc40a02009-02-17 22:15:04 +00006088 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00006089 FIN, DAG.getIntPtrConstant(8));
Dan Gohman475871a2008-07-27 21:46:04 +00006090 SDValue RSFIN = DAG.getFrameIndex(RegSaveFrameIndex, getPointerTy());
Dale Johannesene4d209d2009-02-03 20:21:25 +00006091 Store = DAG.getStore(Op.getOperand(0), dl, RSFIN, FIN, SV, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00006092 MemOps.push_back(Store);
Owen Anderson825b72b2009-08-11 20:47:22 +00006093 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Dale Johannesene4d209d2009-02-03 20:21:25 +00006094 &MemOps[0], MemOps.size());
Evan Cheng0db9fe62006-04-25 20:13:52 +00006095}
6096
Dan Gohman475871a2008-07-27 21:46:04 +00006097SDValue X86TargetLowering::LowerVAARG(SDValue Op, SelectionDAG &DAG) {
Dan Gohman9018e832008-05-10 01:26:14 +00006098 // X86-64 va_list is a struct { i32, i32, i8*, i8* }.
6099 assert(Subtarget->is64Bit() && "This code only handles 64-bit va_arg!");
Dan Gohman475871a2008-07-27 21:46:04 +00006100 SDValue Chain = Op.getOperand(0);
6101 SDValue SrcPtr = Op.getOperand(1);
6102 SDValue SrcSV = Op.getOperand(2);
Dan Gohman9018e832008-05-10 01:26:14 +00006103
Torok Edwindac237e2009-07-08 20:53:28 +00006104 llvm_report_error("VAArgInst is not yet implemented for x86-64!");
Dan Gohman475871a2008-07-27 21:46:04 +00006105 return SDValue();
Dan Gohman9018e832008-05-10 01:26:14 +00006106}
6107
Dan Gohman475871a2008-07-27 21:46:04 +00006108SDValue X86TargetLowering::LowerVACOPY(SDValue Op, SelectionDAG &DAG) {
Evan Chengae642192007-03-02 23:16:35 +00006109 // X86-64 va_list is a struct { i32, i32, i8*, i8* }.
Dan Gohman28269132008-04-18 20:55:41 +00006110 assert(Subtarget->is64Bit() && "This code only handles 64-bit va_copy!");
Dan Gohman475871a2008-07-27 21:46:04 +00006111 SDValue Chain = Op.getOperand(0);
6112 SDValue DstPtr = Op.getOperand(1);
6113 SDValue SrcPtr = Op.getOperand(2);
Dan Gohman69de1932008-02-06 22:27:42 +00006114 const Value *DstSV = cast<SrcValueSDNode>(Op.getOperand(3))->getValue();
6115 const Value *SrcSV = cast<SrcValueSDNode>(Op.getOperand(4))->getValue();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006116 DebugLoc dl = Op.getDebugLoc();
Evan Chengae642192007-03-02 23:16:35 +00006117
Dale Johannesendd64c412009-02-04 00:33:20 +00006118 return DAG.getMemcpy(Chain, dl, DstPtr, SrcPtr,
Dan Gohman28269132008-04-18 20:55:41 +00006119 DAG.getIntPtrConstant(24), 8, false,
6120 DstSV, 0, SrcSV, 0);
Evan Chengae642192007-03-02 23:16:35 +00006121}
6122
Dan Gohman475871a2008-07-27 21:46:04 +00006123SDValue
6124X86TargetLowering::LowerINTRINSIC_WO_CHAIN(SDValue Op, SelectionDAG &DAG) {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006125 DebugLoc dl = Op.getDebugLoc();
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006126 unsigned IntNo = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006127 switch (IntNo) {
Dan Gohman475871a2008-07-27 21:46:04 +00006128 default: return SDValue(); // Don't custom lower most intrinsics.
Evan Cheng5759f972008-05-04 09:15:50 +00006129 // Comparison intrinsics.
Evan Cheng0db9fe62006-04-25 20:13:52 +00006130 case Intrinsic::x86_sse_comieq_ss:
6131 case Intrinsic::x86_sse_comilt_ss:
6132 case Intrinsic::x86_sse_comile_ss:
6133 case Intrinsic::x86_sse_comigt_ss:
6134 case Intrinsic::x86_sse_comige_ss:
6135 case Intrinsic::x86_sse_comineq_ss:
6136 case Intrinsic::x86_sse_ucomieq_ss:
6137 case Intrinsic::x86_sse_ucomilt_ss:
6138 case Intrinsic::x86_sse_ucomile_ss:
6139 case Intrinsic::x86_sse_ucomigt_ss:
6140 case Intrinsic::x86_sse_ucomige_ss:
6141 case Intrinsic::x86_sse_ucomineq_ss:
6142 case Intrinsic::x86_sse2_comieq_sd:
6143 case Intrinsic::x86_sse2_comilt_sd:
6144 case Intrinsic::x86_sse2_comile_sd:
6145 case Intrinsic::x86_sse2_comigt_sd:
6146 case Intrinsic::x86_sse2_comige_sd:
6147 case Intrinsic::x86_sse2_comineq_sd:
6148 case Intrinsic::x86_sse2_ucomieq_sd:
6149 case Intrinsic::x86_sse2_ucomilt_sd:
6150 case Intrinsic::x86_sse2_ucomile_sd:
6151 case Intrinsic::x86_sse2_ucomigt_sd:
6152 case Intrinsic::x86_sse2_ucomige_sd:
6153 case Intrinsic::x86_sse2_ucomineq_sd: {
6154 unsigned Opc = 0;
6155 ISD::CondCode CC = ISD::SETCC_INVALID;
6156 switch (IntNo) {
6157 default: break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00006158 case Intrinsic::x86_sse_comieq_ss:
6159 case Intrinsic::x86_sse2_comieq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006160 Opc = X86ISD::COMI;
6161 CC = ISD::SETEQ;
6162 break;
Evan Cheng6be2c582006-04-05 23:38:46 +00006163 case Intrinsic::x86_sse_comilt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006164 case Intrinsic::x86_sse2_comilt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006165 Opc = X86ISD::COMI;
6166 CC = ISD::SETLT;
6167 break;
6168 case Intrinsic::x86_sse_comile_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006169 case Intrinsic::x86_sse2_comile_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006170 Opc = X86ISD::COMI;
6171 CC = ISD::SETLE;
6172 break;
6173 case Intrinsic::x86_sse_comigt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006174 case Intrinsic::x86_sse2_comigt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006175 Opc = X86ISD::COMI;
6176 CC = ISD::SETGT;
6177 break;
6178 case Intrinsic::x86_sse_comige_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006179 case Intrinsic::x86_sse2_comige_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006180 Opc = X86ISD::COMI;
6181 CC = ISD::SETGE;
6182 break;
6183 case Intrinsic::x86_sse_comineq_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006184 case Intrinsic::x86_sse2_comineq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006185 Opc = X86ISD::COMI;
6186 CC = ISD::SETNE;
6187 break;
6188 case Intrinsic::x86_sse_ucomieq_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006189 case Intrinsic::x86_sse2_ucomieq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006190 Opc = X86ISD::UCOMI;
6191 CC = ISD::SETEQ;
6192 break;
6193 case Intrinsic::x86_sse_ucomilt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006194 case Intrinsic::x86_sse2_ucomilt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006195 Opc = X86ISD::UCOMI;
6196 CC = ISD::SETLT;
6197 break;
6198 case Intrinsic::x86_sse_ucomile_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006199 case Intrinsic::x86_sse2_ucomile_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006200 Opc = X86ISD::UCOMI;
6201 CC = ISD::SETLE;
6202 break;
6203 case Intrinsic::x86_sse_ucomigt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006204 case Intrinsic::x86_sse2_ucomigt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006205 Opc = X86ISD::UCOMI;
6206 CC = ISD::SETGT;
6207 break;
6208 case Intrinsic::x86_sse_ucomige_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006209 case Intrinsic::x86_sse2_ucomige_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006210 Opc = X86ISD::UCOMI;
6211 CC = ISD::SETGE;
6212 break;
6213 case Intrinsic::x86_sse_ucomineq_ss:
6214 case Intrinsic::x86_sse2_ucomineq_sd:
6215 Opc = X86ISD::UCOMI;
6216 CC = ISD::SETNE;
6217 break;
Evan Cheng6be2c582006-04-05 23:38:46 +00006218 }
Evan Cheng734503b2006-09-11 02:19:56 +00006219
Dan Gohman475871a2008-07-27 21:46:04 +00006220 SDValue LHS = Op.getOperand(1);
6221 SDValue RHS = Op.getOperand(2);
Chris Lattner1c39d4c2008-12-24 23:53:05 +00006222 unsigned X86CC = TranslateX86CC(CC, true, LHS, RHS, DAG);
Owen Anderson825b72b2009-08-11 20:47:22 +00006223 SDValue Cond = DAG.getNode(Opc, dl, MVT::i32, LHS, RHS);
6224 SDValue SetCC = DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
6225 DAG.getConstant(X86CC, MVT::i8), Cond);
6226 return DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, SetCC);
Evan Cheng6be2c582006-04-05 23:38:46 +00006227 }
Eric Christopher71c67532009-07-29 00:28:05 +00006228 // ptest intrinsics. The intrinsic these come from are designed to return
Eric Christopher794bfed2009-07-29 01:01:19 +00006229 // an integer value, not just an instruction so lower it to the ptest
6230 // pattern and a setcc for the result.
Eric Christopher71c67532009-07-29 00:28:05 +00006231 case Intrinsic::x86_sse41_ptestz:
6232 case Intrinsic::x86_sse41_ptestc:
6233 case Intrinsic::x86_sse41_ptestnzc:{
6234 unsigned X86CC = 0;
6235 switch (IntNo) {
Eric Christopher978dae32009-07-29 18:14:04 +00006236 default: llvm_unreachable("Bad fallthrough in Intrinsic lowering.");
Eric Christopher71c67532009-07-29 00:28:05 +00006237 case Intrinsic::x86_sse41_ptestz:
6238 // ZF = 1
6239 X86CC = X86::COND_E;
6240 break;
6241 case Intrinsic::x86_sse41_ptestc:
6242 // CF = 1
6243 X86CC = X86::COND_B;
6244 break;
Eric Christopherfd179292009-08-27 18:07:15 +00006245 case Intrinsic::x86_sse41_ptestnzc:
Eric Christopher71c67532009-07-29 00:28:05 +00006246 // ZF and CF = 0
6247 X86CC = X86::COND_A;
6248 break;
6249 }
Eric Christopherfd179292009-08-27 18:07:15 +00006250
Eric Christopher71c67532009-07-29 00:28:05 +00006251 SDValue LHS = Op.getOperand(1);
6252 SDValue RHS = Op.getOperand(2);
Owen Anderson825b72b2009-08-11 20:47:22 +00006253 SDValue Test = DAG.getNode(X86ISD::PTEST, dl, MVT::i32, LHS, RHS);
6254 SDValue CC = DAG.getConstant(X86CC, MVT::i8);
6255 SDValue SetCC = DAG.getNode(X86ISD::SETCC, dl, MVT::i8, CC, Test);
6256 return DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, SetCC);
Eric Christopher71c67532009-07-29 00:28:05 +00006257 }
Evan Cheng5759f972008-05-04 09:15:50 +00006258
6259 // Fix vector shift instructions where the last operand is a non-immediate
6260 // i32 value.
6261 case Intrinsic::x86_sse2_pslli_w:
6262 case Intrinsic::x86_sse2_pslli_d:
6263 case Intrinsic::x86_sse2_pslli_q:
6264 case Intrinsic::x86_sse2_psrli_w:
6265 case Intrinsic::x86_sse2_psrli_d:
6266 case Intrinsic::x86_sse2_psrli_q:
6267 case Intrinsic::x86_sse2_psrai_w:
6268 case Intrinsic::x86_sse2_psrai_d:
6269 case Intrinsic::x86_mmx_pslli_w:
6270 case Intrinsic::x86_mmx_pslli_d:
6271 case Intrinsic::x86_mmx_pslli_q:
6272 case Intrinsic::x86_mmx_psrli_w:
6273 case Intrinsic::x86_mmx_psrli_d:
6274 case Intrinsic::x86_mmx_psrli_q:
6275 case Intrinsic::x86_mmx_psrai_w:
6276 case Intrinsic::x86_mmx_psrai_d: {
Dan Gohman475871a2008-07-27 21:46:04 +00006277 SDValue ShAmt = Op.getOperand(2);
Evan Cheng5759f972008-05-04 09:15:50 +00006278 if (isa<ConstantSDNode>(ShAmt))
Dan Gohman475871a2008-07-27 21:46:04 +00006279 return SDValue();
Evan Cheng5759f972008-05-04 09:15:50 +00006280
6281 unsigned NewIntNo = 0;
Owen Anderson825b72b2009-08-11 20:47:22 +00006282 EVT ShAmtVT = MVT::v4i32;
Evan Cheng5759f972008-05-04 09:15:50 +00006283 switch (IntNo) {
6284 case Intrinsic::x86_sse2_pslli_w:
6285 NewIntNo = Intrinsic::x86_sse2_psll_w;
6286 break;
6287 case Intrinsic::x86_sse2_pslli_d:
6288 NewIntNo = Intrinsic::x86_sse2_psll_d;
6289 break;
6290 case Intrinsic::x86_sse2_pslli_q:
6291 NewIntNo = Intrinsic::x86_sse2_psll_q;
6292 break;
6293 case Intrinsic::x86_sse2_psrli_w:
6294 NewIntNo = Intrinsic::x86_sse2_psrl_w;
6295 break;
6296 case Intrinsic::x86_sse2_psrli_d:
6297 NewIntNo = Intrinsic::x86_sse2_psrl_d;
6298 break;
6299 case Intrinsic::x86_sse2_psrli_q:
6300 NewIntNo = Intrinsic::x86_sse2_psrl_q;
6301 break;
6302 case Intrinsic::x86_sse2_psrai_w:
6303 NewIntNo = Intrinsic::x86_sse2_psra_w;
6304 break;
6305 case Intrinsic::x86_sse2_psrai_d:
6306 NewIntNo = Intrinsic::x86_sse2_psra_d;
6307 break;
6308 default: {
Owen Anderson825b72b2009-08-11 20:47:22 +00006309 ShAmtVT = MVT::v2i32;
Evan Cheng5759f972008-05-04 09:15:50 +00006310 switch (IntNo) {
6311 case Intrinsic::x86_mmx_pslli_w:
6312 NewIntNo = Intrinsic::x86_mmx_psll_w;
6313 break;
6314 case Intrinsic::x86_mmx_pslli_d:
6315 NewIntNo = Intrinsic::x86_mmx_psll_d;
6316 break;
6317 case Intrinsic::x86_mmx_pslli_q:
6318 NewIntNo = Intrinsic::x86_mmx_psll_q;
6319 break;
6320 case Intrinsic::x86_mmx_psrli_w:
6321 NewIntNo = Intrinsic::x86_mmx_psrl_w;
6322 break;
6323 case Intrinsic::x86_mmx_psrli_d:
6324 NewIntNo = Intrinsic::x86_mmx_psrl_d;
6325 break;
6326 case Intrinsic::x86_mmx_psrli_q:
6327 NewIntNo = Intrinsic::x86_mmx_psrl_q;
6328 break;
6329 case Intrinsic::x86_mmx_psrai_w:
6330 NewIntNo = Intrinsic::x86_mmx_psra_w;
6331 break;
6332 case Intrinsic::x86_mmx_psrai_d:
6333 NewIntNo = Intrinsic::x86_mmx_psra_d;
6334 break;
Torok Edwinc23197a2009-07-14 16:55:14 +00006335 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
Evan Cheng5759f972008-05-04 09:15:50 +00006336 }
6337 break;
6338 }
6339 }
Owen Andersone50ed302009-08-10 22:56:29 +00006340 EVT VT = Op.getValueType();
Dale Johannesene4d209d2009-02-03 20:21:25 +00006341 ShAmt = DAG.getNode(ISD::BIT_CONVERT, dl, VT,
6342 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, ShAmtVT, ShAmt));
6343 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00006344 DAG.getConstant(NewIntNo, MVT::i32),
Evan Cheng5759f972008-05-04 09:15:50 +00006345 Op.getOperand(1), ShAmt);
6346 }
Evan Cheng38bcbaf2005-12-23 07:31:11 +00006347 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00006348}
Evan Cheng72261582005-12-20 06:22:03 +00006349
Dan Gohman475871a2008-07-27 21:46:04 +00006350SDValue X86TargetLowering::LowerRETURNADDR(SDValue Op, SelectionDAG &DAG) {
Bill Wendling64e87322009-01-16 19:25:27 +00006351 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006352 DebugLoc dl = Op.getDebugLoc();
Bill Wendling64e87322009-01-16 19:25:27 +00006353
6354 if (Depth > 0) {
6355 SDValue FrameAddr = LowerFRAMEADDR(Op, DAG);
6356 SDValue Offset =
6357 DAG.getConstant(TD->getPointerSize(),
Owen Anderson825b72b2009-08-11 20:47:22 +00006358 Subtarget->is64Bit() ? MVT::i64 : MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006359 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
Scott Michelfdc40a02009-02-17 22:15:04 +00006360 DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00006361 FrameAddr, Offset),
Bill Wendling64e87322009-01-16 19:25:27 +00006362 NULL, 0);
6363 }
6364
6365 // Just load the return address.
Dan Gohman475871a2008-07-27 21:46:04 +00006366 SDValue RetAddrFI = getReturnAddressFrameIndex(DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00006367 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00006368 RetAddrFI, NULL, 0);
Nate Begemanbcc5f362007-01-29 22:58:52 +00006369}
6370
Dan Gohman475871a2008-07-27 21:46:04 +00006371SDValue X86TargetLowering::LowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) {
Evan Cheng184793f2008-09-27 01:56:22 +00006372 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
6373 MFI->setFrameAddressIsTaken(true);
Owen Andersone50ed302009-08-10 22:56:29 +00006374 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006375 DebugLoc dl = Op.getDebugLoc(); // FIXME probably not meaningful
Evan Cheng184793f2008-09-27 01:56:22 +00006376 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
6377 unsigned FrameReg = Subtarget->is64Bit() ? X86::RBP : X86::EBP;
Dale Johannesendd64c412009-02-04 00:33:20 +00006378 SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl, FrameReg, VT);
Evan Cheng184793f2008-09-27 01:56:22 +00006379 while (Depth--)
Dale Johannesendd64c412009-02-04 00:33:20 +00006380 FrameAddr = DAG.getLoad(VT, dl, DAG.getEntryNode(), FrameAddr, NULL, 0);
Evan Cheng184793f2008-09-27 01:56:22 +00006381 return FrameAddr;
Nate Begemanbcc5f362007-01-29 22:58:52 +00006382}
6383
Dan Gohman475871a2008-07-27 21:46:04 +00006384SDValue X86TargetLowering::LowerFRAME_TO_ARGS_OFFSET(SDValue Op,
Anton Korobeynikov260a6b82008-09-08 21:12:11 +00006385 SelectionDAG &DAG) {
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00006386 return DAG.getIntPtrConstant(2*TD->getPointerSize());
Anton Korobeynikov2365f512007-07-14 14:06:15 +00006387}
6388
Dan Gohman475871a2008-07-27 21:46:04 +00006389SDValue X86TargetLowering::LowerEH_RETURN(SDValue Op, SelectionDAG &DAG)
Anton Korobeynikov2365f512007-07-14 14:06:15 +00006390{
Anton Korobeynikov2365f512007-07-14 14:06:15 +00006391 MachineFunction &MF = DAG.getMachineFunction();
Dan Gohman475871a2008-07-27 21:46:04 +00006392 SDValue Chain = Op.getOperand(0);
6393 SDValue Offset = Op.getOperand(1);
6394 SDValue Handler = Op.getOperand(2);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006395 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov2365f512007-07-14 14:06:15 +00006396
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00006397 SDValue Frame = DAG.getRegister(Subtarget->is64Bit() ? X86::RBP : X86::EBP,
6398 getPointerTy());
6399 unsigned StoreAddrReg = (Subtarget->is64Bit() ? X86::RCX : X86::ECX);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00006400
Dale Johannesene4d209d2009-02-03 20:21:25 +00006401 SDValue StoreAddr = DAG.getNode(ISD::SUB, dl, getPointerTy(), Frame,
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00006402 DAG.getIntPtrConstant(-TD->getPointerSize()));
Dale Johannesene4d209d2009-02-03 20:21:25 +00006403 StoreAddr = DAG.getNode(ISD::ADD, dl, getPointerTy(), StoreAddr, Offset);
6404 Chain = DAG.getStore(Chain, dl, Handler, StoreAddr, NULL, 0);
Dale Johannesendd64c412009-02-04 00:33:20 +00006405 Chain = DAG.getCopyToReg(Chain, dl, StoreAddrReg, StoreAddr);
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00006406 MF.getRegInfo().addLiveOut(StoreAddrReg);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00006407
Dale Johannesene4d209d2009-02-03 20:21:25 +00006408 return DAG.getNode(X86ISD::EH_RETURN, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00006409 MVT::Other,
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00006410 Chain, DAG.getRegister(StoreAddrReg, getPointerTy()));
Anton Korobeynikov2365f512007-07-14 14:06:15 +00006411}
6412
Dan Gohman475871a2008-07-27 21:46:04 +00006413SDValue X86TargetLowering::LowerTRAMPOLINE(SDValue Op,
Duncan Sandsb116fac2007-07-27 20:02:49 +00006414 SelectionDAG &DAG) {
Dan Gohman475871a2008-07-27 21:46:04 +00006415 SDValue Root = Op.getOperand(0);
6416 SDValue Trmp = Op.getOperand(1); // trampoline
6417 SDValue FPtr = Op.getOperand(2); // nested function
6418 SDValue Nest = Op.getOperand(3); // 'nest' parameter value
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006419 DebugLoc dl = Op.getDebugLoc();
Duncan Sandsb116fac2007-07-27 20:02:49 +00006420
Dan Gohman69de1932008-02-06 22:27:42 +00006421 const Value *TrmpAddr = cast<SrcValueSDNode>(Op.getOperand(4))->getValue();
Duncan Sandsb116fac2007-07-27 20:02:49 +00006422
Duncan Sands339e14f2008-01-16 22:55:25 +00006423 const X86InstrInfo *TII =
6424 ((X86TargetMachine&)getTargetMachine()).getInstrInfo();
6425
Duncan Sandsb116fac2007-07-27 20:02:49 +00006426 if (Subtarget->is64Bit()) {
Dan Gohman475871a2008-07-27 21:46:04 +00006427 SDValue OutChains[6];
Duncan Sands339e14f2008-01-16 22:55:25 +00006428
6429 // Large code-model.
6430
6431 const unsigned char JMP64r = TII->getBaseOpcodeFor(X86::JMP64r);
6432 const unsigned char MOV64ri = TII->getBaseOpcodeFor(X86::MOV64ri);
6433
Dan Gohmanc9f5f3f2008-05-14 01:58:56 +00006434 const unsigned char N86R10 = RegInfo->getX86RegNum(X86::R10);
6435 const unsigned char N86R11 = RegInfo->getX86RegNum(X86::R11);
Duncan Sands339e14f2008-01-16 22:55:25 +00006436
6437 const unsigned char REX_WB = 0x40 | 0x08 | 0x01; // REX prefix
6438
6439 // Load the pointer to the nested function into R11.
6440 unsigned OpCode = ((MOV64ri | N86R11) << 8) | REX_WB; // movabsq r11
Dan Gohman475871a2008-07-27 21:46:04 +00006441 SDValue Addr = Trmp;
Owen Anderson825b72b2009-08-11 20:47:22 +00006442 OutChains[0] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
Dale Johannesene4d209d2009-02-03 20:21:25 +00006443 Addr, TrmpAddr, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00006444
Owen Anderson825b72b2009-08-11 20:47:22 +00006445 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
6446 DAG.getConstant(2, MVT::i64));
Dale Johannesene4d209d2009-02-03 20:21:25 +00006447 OutChains[1] = DAG.getStore(Root, dl, FPtr, Addr, TrmpAddr, 2, false, 2);
Duncan Sands339e14f2008-01-16 22:55:25 +00006448
6449 // Load the 'nest' parameter value into R10.
6450 // R10 is specified in X86CallingConv.td
6451 OpCode = ((MOV64ri | N86R10) << 8) | REX_WB; // movabsq r10
Owen Anderson825b72b2009-08-11 20:47:22 +00006452 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
6453 DAG.getConstant(10, MVT::i64));
6454 OutChains[2] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
Dale Johannesene4d209d2009-02-03 20:21:25 +00006455 Addr, TrmpAddr, 10);
Duncan Sands339e14f2008-01-16 22:55:25 +00006456
Owen Anderson825b72b2009-08-11 20:47:22 +00006457 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
6458 DAG.getConstant(12, MVT::i64));
Dale Johannesene4d209d2009-02-03 20:21:25 +00006459 OutChains[3] = DAG.getStore(Root, dl, Nest, Addr, TrmpAddr, 12, false, 2);
Duncan Sands339e14f2008-01-16 22:55:25 +00006460
6461 // Jump to the nested function.
6462 OpCode = (JMP64r << 8) | REX_WB; // jmpq *...
Owen Anderson825b72b2009-08-11 20:47:22 +00006463 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
6464 DAG.getConstant(20, MVT::i64));
6465 OutChains[4] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
Dale Johannesene4d209d2009-02-03 20:21:25 +00006466 Addr, TrmpAddr, 20);
Duncan Sands339e14f2008-01-16 22:55:25 +00006467
6468 unsigned char ModRM = N86R11 | (4 << 3) | (3 << 6); // ...r11
Owen Anderson825b72b2009-08-11 20:47:22 +00006469 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
6470 DAG.getConstant(22, MVT::i64));
6471 OutChains[5] = DAG.getStore(Root, dl, DAG.getConstant(ModRM, MVT::i8), Addr,
Dan Gohman69de1932008-02-06 22:27:42 +00006472 TrmpAddr, 22);
Duncan Sands339e14f2008-01-16 22:55:25 +00006473
Dan Gohman475871a2008-07-27 21:46:04 +00006474 SDValue Ops[] =
Owen Anderson825b72b2009-08-11 20:47:22 +00006475 { Trmp, DAG.getNode(ISD::TokenFactor, dl, MVT::Other, OutChains, 6) };
Dale Johannesene4d209d2009-02-03 20:21:25 +00006476 return DAG.getMergeValues(Ops, 2, dl);
Duncan Sandsb116fac2007-07-27 20:02:49 +00006477 } else {
Dan Gohmanbbfb9c52008-01-31 01:01:48 +00006478 const Function *Func =
Duncan Sandsb116fac2007-07-27 20:02:49 +00006479 cast<Function>(cast<SrcValueSDNode>(Op.getOperand(5))->getValue());
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00006480 CallingConv::ID CC = Func->getCallingConv();
Duncan Sandsee465742007-08-29 19:01:20 +00006481 unsigned NestReg;
Duncan Sandsb116fac2007-07-27 20:02:49 +00006482
6483 switch (CC) {
6484 default:
Torok Edwinc23197a2009-07-14 16:55:14 +00006485 llvm_unreachable("Unsupported calling convention");
Duncan Sandsb116fac2007-07-27 20:02:49 +00006486 case CallingConv::C:
Duncan Sandsb116fac2007-07-27 20:02:49 +00006487 case CallingConv::X86_StdCall: {
6488 // Pass 'nest' parameter in ECX.
6489 // Must be kept in sync with X86CallingConv.td
Duncan Sandsee465742007-08-29 19:01:20 +00006490 NestReg = X86::ECX;
Duncan Sandsb116fac2007-07-27 20:02:49 +00006491
6492 // Check that ECX wasn't needed by an 'inreg' parameter.
6493 const FunctionType *FTy = Func->getFunctionType();
Devang Patel05988662008-09-25 21:00:45 +00006494 const AttrListPtr &Attrs = Func->getAttributes();
Duncan Sandsb116fac2007-07-27 20:02:49 +00006495
Chris Lattner58d74912008-03-12 17:45:29 +00006496 if (!Attrs.isEmpty() && !Func->isVarArg()) {
Duncan Sandsb116fac2007-07-27 20:02:49 +00006497 unsigned InRegCount = 0;
6498 unsigned Idx = 1;
6499
6500 for (FunctionType::param_iterator I = FTy->param_begin(),
6501 E = FTy->param_end(); I != E; ++I, ++Idx)
Devang Patel05988662008-09-25 21:00:45 +00006502 if (Attrs.paramHasAttr(Idx, Attribute::InReg))
Duncan Sandsb116fac2007-07-27 20:02:49 +00006503 // FIXME: should only count parameters that are lowered to integers.
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00006504 InRegCount += (TD->getTypeSizeInBits(*I) + 31) / 32;
Duncan Sandsb116fac2007-07-27 20:02:49 +00006505
6506 if (InRegCount > 2) {
Torok Edwinab7c09b2009-07-08 18:01:40 +00006507 llvm_report_error("Nest register in use - reduce number of inreg parameters!");
Duncan Sandsb116fac2007-07-27 20:02:49 +00006508 }
6509 }
6510 break;
6511 }
6512 case CallingConv::X86_FastCall:
Duncan Sandsbf53c292008-09-10 13:22:10 +00006513 case CallingConv::Fast:
Duncan Sandsb116fac2007-07-27 20:02:49 +00006514 // Pass 'nest' parameter in EAX.
6515 // Must be kept in sync with X86CallingConv.td
Duncan Sandsee465742007-08-29 19:01:20 +00006516 NestReg = X86::EAX;
Duncan Sandsb116fac2007-07-27 20:02:49 +00006517 break;
6518 }
6519
Dan Gohman475871a2008-07-27 21:46:04 +00006520 SDValue OutChains[4];
6521 SDValue Addr, Disp;
Duncan Sandsb116fac2007-07-27 20:02:49 +00006522
Owen Anderson825b72b2009-08-11 20:47:22 +00006523 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
6524 DAG.getConstant(10, MVT::i32));
6525 Disp = DAG.getNode(ISD::SUB, dl, MVT::i32, FPtr, Addr);
Duncan Sandsb116fac2007-07-27 20:02:49 +00006526
Duncan Sands339e14f2008-01-16 22:55:25 +00006527 const unsigned char MOV32ri = TII->getBaseOpcodeFor(X86::MOV32ri);
Dan Gohmanc9f5f3f2008-05-14 01:58:56 +00006528 const unsigned char N86Reg = RegInfo->getX86RegNum(NestReg);
Scott Michelfdc40a02009-02-17 22:15:04 +00006529 OutChains[0] = DAG.getStore(Root, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00006530 DAG.getConstant(MOV32ri|N86Reg, MVT::i8),
Dan Gohman69de1932008-02-06 22:27:42 +00006531 Trmp, TrmpAddr, 0);
Duncan Sandsb116fac2007-07-27 20:02:49 +00006532
Owen Anderson825b72b2009-08-11 20:47:22 +00006533 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
6534 DAG.getConstant(1, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00006535 OutChains[1] = DAG.getStore(Root, dl, Nest, Addr, TrmpAddr, 1, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00006536
Duncan Sands339e14f2008-01-16 22:55:25 +00006537 const unsigned char JMP = TII->getBaseOpcodeFor(X86::JMP);
Owen Anderson825b72b2009-08-11 20:47:22 +00006538 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
6539 DAG.getConstant(5, MVT::i32));
6540 OutChains[2] = DAG.getStore(Root, dl, DAG.getConstant(JMP, MVT::i8), Addr,
Dan Gohman69de1932008-02-06 22:27:42 +00006541 TrmpAddr, 5, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00006542
Owen Anderson825b72b2009-08-11 20:47:22 +00006543 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
6544 DAG.getConstant(6, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00006545 OutChains[3] = DAG.getStore(Root, dl, Disp, Addr, TrmpAddr, 6, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00006546
Dan Gohman475871a2008-07-27 21:46:04 +00006547 SDValue Ops[] =
Owen Anderson825b72b2009-08-11 20:47:22 +00006548 { Trmp, DAG.getNode(ISD::TokenFactor, dl, MVT::Other, OutChains, 4) };
Dale Johannesene4d209d2009-02-03 20:21:25 +00006549 return DAG.getMergeValues(Ops, 2, dl);
Duncan Sandsb116fac2007-07-27 20:02:49 +00006550 }
6551}
6552
Dan Gohman475871a2008-07-27 21:46:04 +00006553SDValue X86TargetLowering::LowerFLT_ROUNDS_(SDValue Op, SelectionDAG &DAG) {
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00006554 /*
6555 The rounding mode is in bits 11:10 of FPSR, and has the following
6556 settings:
6557 00 Round to nearest
6558 01 Round to -inf
6559 10 Round to +inf
6560 11 Round to 0
6561
6562 FLT_ROUNDS, on the other hand, expects the following:
6563 -1 Undefined
6564 0 Round to 0
6565 1 Round to nearest
6566 2 Round to +inf
6567 3 Round to -inf
6568
6569 To perform the conversion, we do:
6570 (((((FPSR & 0x800) >> 11) | ((FPSR & 0x400) >> 9)) + 1) & 3)
6571 */
6572
6573 MachineFunction &MF = DAG.getMachineFunction();
6574 const TargetMachine &TM = MF.getTarget();
6575 const TargetFrameInfo &TFI = *TM.getFrameInfo();
6576 unsigned StackAlignment = TFI.getStackAlignment();
Owen Andersone50ed302009-08-10 22:56:29 +00006577 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006578 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00006579
6580 // Save FP Control Word to stack slot
6581 int SSFI = MF.getFrameInfo()->CreateStackObject(2, StackAlignment);
Dan Gohman475871a2008-07-27 21:46:04 +00006582 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00006583
Owen Anderson825b72b2009-08-11 20:47:22 +00006584 SDValue Chain = DAG.getNode(X86ISD::FNSTCW16m, dl, MVT::Other,
Evan Cheng8a186ae2008-09-24 23:26:36 +00006585 DAG.getEntryNode(), StackSlot);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00006586
6587 // Load FP Control Word from stack slot
Owen Anderson825b72b2009-08-11 20:47:22 +00006588 SDValue CWD = DAG.getLoad(MVT::i16, dl, Chain, StackSlot, NULL, 0);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00006589
6590 // Transform as necessary
Dan Gohman475871a2008-07-27 21:46:04 +00006591 SDValue CWD1 =
Owen Anderson825b72b2009-08-11 20:47:22 +00006592 DAG.getNode(ISD::SRL, dl, MVT::i16,
6593 DAG.getNode(ISD::AND, dl, MVT::i16,
6594 CWD, DAG.getConstant(0x800, MVT::i16)),
6595 DAG.getConstant(11, MVT::i8));
Dan Gohman475871a2008-07-27 21:46:04 +00006596 SDValue CWD2 =
Owen Anderson825b72b2009-08-11 20:47:22 +00006597 DAG.getNode(ISD::SRL, dl, MVT::i16,
6598 DAG.getNode(ISD::AND, dl, MVT::i16,
6599 CWD, DAG.getConstant(0x400, MVT::i16)),
6600 DAG.getConstant(9, MVT::i8));
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00006601
Dan Gohman475871a2008-07-27 21:46:04 +00006602 SDValue RetVal =
Owen Anderson825b72b2009-08-11 20:47:22 +00006603 DAG.getNode(ISD::AND, dl, MVT::i16,
6604 DAG.getNode(ISD::ADD, dl, MVT::i16,
6605 DAG.getNode(ISD::OR, dl, MVT::i16, CWD1, CWD2),
6606 DAG.getConstant(1, MVT::i16)),
6607 DAG.getConstant(3, MVT::i16));
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00006608
6609
Duncan Sands83ec4b62008-06-06 12:08:01 +00006610 return DAG.getNode((VT.getSizeInBits() < 16 ?
Dale Johannesenb300d2a2009-02-07 00:55:49 +00006611 ISD::TRUNCATE : ISD::ZERO_EXTEND), dl, VT, RetVal);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00006612}
6613
Dan Gohman475871a2008-07-27 21:46:04 +00006614SDValue X86TargetLowering::LowerCTLZ(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00006615 EVT VT = Op.getValueType();
6616 EVT OpVT = VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00006617 unsigned NumBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006618 DebugLoc dl = Op.getDebugLoc();
Evan Cheng18efe262007-12-14 02:13:44 +00006619
6620 Op = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00006621 if (VT == MVT::i8) {
Evan Cheng152804e2007-12-14 08:30:15 +00006622 // Zero extend to i32 since there is not an i8 bsr.
Owen Anderson825b72b2009-08-11 20:47:22 +00006623 OpVT = MVT::i32;
Dale Johannesene4d209d2009-02-03 20:21:25 +00006624 Op = DAG.getNode(ISD::ZERO_EXTEND, dl, OpVT, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00006625 }
Evan Cheng18efe262007-12-14 02:13:44 +00006626
Evan Cheng152804e2007-12-14 08:30:15 +00006627 // Issue a bsr (scan bits in reverse) which also sets EFLAGS.
Owen Anderson825b72b2009-08-11 20:47:22 +00006628 SDVTList VTs = DAG.getVTList(OpVT, MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006629 Op = DAG.getNode(X86ISD::BSR, dl, VTs, Op);
Evan Cheng152804e2007-12-14 08:30:15 +00006630
6631 // If src is zero (i.e. bsr sets ZF), returns NumBits.
Dan Gohman475871a2008-07-27 21:46:04 +00006632 SmallVector<SDValue, 4> Ops;
Evan Cheng152804e2007-12-14 08:30:15 +00006633 Ops.push_back(Op);
6634 Ops.push_back(DAG.getConstant(NumBits+NumBits-1, OpVT));
Owen Anderson825b72b2009-08-11 20:47:22 +00006635 Ops.push_back(DAG.getConstant(X86::COND_E, MVT::i8));
Evan Cheng152804e2007-12-14 08:30:15 +00006636 Ops.push_back(Op.getValue(1));
Dale Johannesene4d209d2009-02-03 20:21:25 +00006637 Op = DAG.getNode(X86ISD::CMOV, dl, OpVT, &Ops[0], 4);
Evan Cheng152804e2007-12-14 08:30:15 +00006638
6639 // Finally xor with NumBits-1.
Dale Johannesene4d209d2009-02-03 20:21:25 +00006640 Op = DAG.getNode(ISD::XOR, dl, OpVT, Op, DAG.getConstant(NumBits-1, OpVT));
Evan Cheng152804e2007-12-14 08:30:15 +00006641
Owen Anderson825b72b2009-08-11 20:47:22 +00006642 if (VT == MVT::i8)
6643 Op = DAG.getNode(ISD::TRUNCATE, dl, MVT::i8, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00006644 return Op;
6645}
6646
Dan Gohman475871a2008-07-27 21:46:04 +00006647SDValue X86TargetLowering::LowerCTTZ(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00006648 EVT VT = Op.getValueType();
6649 EVT OpVT = VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00006650 unsigned NumBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006651 DebugLoc dl = Op.getDebugLoc();
Evan Cheng18efe262007-12-14 02:13:44 +00006652
6653 Op = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00006654 if (VT == MVT::i8) {
6655 OpVT = MVT::i32;
Dale Johannesene4d209d2009-02-03 20:21:25 +00006656 Op = DAG.getNode(ISD::ZERO_EXTEND, dl, OpVT, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00006657 }
Evan Cheng152804e2007-12-14 08:30:15 +00006658
6659 // Issue a bsf (scan bits forward) which also sets EFLAGS.
Owen Anderson825b72b2009-08-11 20:47:22 +00006660 SDVTList VTs = DAG.getVTList(OpVT, MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006661 Op = DAG.getNode(X86ISD::BSF, dl, VTs, Op);
Evan Cheng152804e2007-12-14 08:30:15 +00006662
6663 // If src is zero (i.e. bsf sets ZF), returns NumBits.
Dan Gohman475871a2008-07-27 21:46:04 +00006664 SmallVector<SDValue, 4> Ops;
Evan Cheng152804e2007-12-14 08:30:15 +00006665 Ops.push_back(Op);
6666 Ops.push_back(DAG.getConstant(NumBits, OpVT));
Owen Anderson825b72b2009-08-11 20:47:22 +00006667 Ops.push_back(DAG.getConstant(X86::COND_E, MVT::i8));
Evan Cheng152804e2007-12-14 08:30:15 +00006668 Ops.push_back(Op.getValue(1));
Dale Johannesene4d209d2009-02-03 20:21:25 +00006669 Op = DAG.getNode(X86ISD::CMOV, dl, OpVT, &Ops[0], 4);
Evan Cheng152804e2007-12-14 08:30:15 +00006670
Owen Anderson825b72b2009-08-11 20:47:22 +00006671 if (VT == MVT::i8)
6672 Op = DAG.getNode(ISD::TRUNCATE, dl, MVT::i8, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00006673 return Op;
6674}
6675
Mon P Wangaf9b9522008-12-18 21:42:19 +00006676SDValue X86TargetLowering::LowerMUL_V2I64(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00006677 EVT VT = Op.getValueType();
Owen Anderson825b72b2009-08-11 20:47:22 +00006678 assert(VT == MVT::v2i64 && "Only know how to lower V2I64 multiply");
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006679 DebugLoc dl = Op.getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00006680
Mon P Wangaf9b9522008-12-18 21:42:19 +00006681 // ulong2 Ahi = __builtin_ia32_psrlqi128( a, 32);
6682 // ulong2 Bhi = __builtin_ia32_psrlqi128( b, 32);
6683 // ulong2 AloBlo = __builtin_ia32_pmuludq128( a, b );
6684 // ulong2 AloBhi = __builtin_ia32_pmuludq128( a, Bhi );
6685 // ulong2 AhiBlo = __builtin_ia32_pmuludq128( Ahi, b );
6686 //
6687 // AloBhi = __builtin_ia32_psllqi128( AloBhi, 32 );
6688 // AhiBlo = __builtin_ia32_psllqi128( AhiBlo, 32 );
6689 // return AloBlo + AloBhi + AhiBlo;
6690
6691 SDValue A = Op.getOperand(0);
6692 SDValue B = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00006693
Dale Johannesene4d209d2009-02-03 20:21:25 +00006694 SDValue Ahi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00006695 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
6696 A, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00006697 SDValue Bhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00006698 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
6699 B, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00006700 SDValue AloBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00006701 DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32),
Mon P Wangaf9b9522008-12-18 21:42:19 +00006702 A, B);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006703 SDValue AloBhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00006704 DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32),
Mon P Wangaf9b9522008-12-18 21:42:19 +00006705 A, Bhi);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006706 SDValue AhiBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00006707 DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32),
Mon P Wangaf9b9522008-12-18 21:42:19 +00006708 Ahi, B);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006709 AloBhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00006710 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
6711 AloBhi, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00006712 AhiBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00006713 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
6714 AhiBlo, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00006715 SDValue Res = DAG.getNode(ISD::ADD, dl, VT, AloBlo, AloBhi);
6716 Res = DAG.getNode(ISD::ADD, dl, VT, Res, AhiBlo);
Mon P Wangaf9b9522008-12-18 21:42:19 +00006717 return Res;
6718}
6719
6720
Bill Wendling74c37652008-12-09 22:08:41 +00006721SDValue X86TargetLowering::LowerXALUO(SDValue Op, SelectionDAG &DAG) {
6722 // Lower the "add/sub/mul with overflow" instruction into a regular ins plus
6723 // a "setcc" instruction that checks the overflow flag. The "brcond" lowering
Bill Wendling61edeb52008-12-02 01:06:39 +00006724 // looks for this combo and may remove the "setcc" instruction if the "setcc"
6725 // has only one use.
Bill Wendling3fafd932008-11-26 22:37:40 +00006726 SDNode *N = Op.getNode();
Bill Wendling61edeb52008-12-02 01:06:39 +00006727 SDValue LHS = N->getOperand(0);
6728 SDValue RHS = N->getOperand(1);
Bill Wendling74c37652008-12-09 22:08:41 +00006729 unsigned BaseOp = 0;
6730 unsigned Cond = 0;
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006731 DebugLoc dl = Op.getDebugLoc();
Bill Wendling74c37652008-12-09 22:08:41 +00006732
6733 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00006734 default: llvm_unreachable("Unknown ovf instruction!");
Bill Wendling74c37652008-12-09 22:08:41 +00006735 case ISD::SADDO:
Dan Gohman076aee32009-03-04 19:44:21 +00006736 // A subtract of one will be selected as a INC. Note that INC doesn't
6737 // set CF, so we can't do this for UADDO.
6738 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op))
6739 if (C->getAPIntValue() == 1) {
6740 BaseOp = X86ISD::INC;
6741 Cond = X86::COND_O;
6742 break;
6743 }
Bill Wendlingab55ebd2008-12-12 00:56:36 +00006744 BaseOp = X86ISD::ADD;
Bill Wendling74c37652008-12-09 22:08:41 +00006745 Cond = X86::COND_O;
6746 break;
6747 case ISD::UADDO:
Bill Wendlingab55ebd2008-12-12 00:56:36 +00006748 BaseOp = X86ISD::ADD;
Dan Gohman653456c2009-01-07 00:15:08 +00006749 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +00006750 break;
6751 case ISD::SSUBO:
Dan Gohman076aee32009-03-04 19:44:21 +00006752 // A subtract of one will be selected as a DEC. Note that DEC doesn't
6753 // set CF, so we can't do this for USUBO.
6754 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op))
6755 if (C->getAPIntValue() == 1) {
6756 BaseOp = X86ISD::DEC;
6757 Cond = X86::COND_O;
6758 break;
6759 }
Bill Wendlingab55ebd2008-12-12 00:56:36 +00006760 BaseOp = X86ISD::SUB;
Bill Wendling74c37652008-12-09 22:08:41 +00006761 Cond = X86::COND_O;
6762 break;
6763 case ISD::USUBO:
Bill Wendlingab55ebd2008-12-12 00:56:36 +00006764 BaseOp = X86ISD::SUB;
Dan Gohman653456c2009-01-07 00:15:08 +00006765 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +00006766 break;
6767 case ISD::SMULO:
Bill Wendlingd350e022008-12-12 21:15:41 +00006768 BaseOp = X86ISD::SMUL;
Bill Wendling74c37652008-12-09 22:08:41 +00006769 Cond = X86::COND_O;
6770 break;
6771 case ISD::UMULO:
Bill Wendlingd350e022008-12-12 21:15:41 +00006772 BaseOp = X86ISD::UMUL;
Dan Gohman653456c2009-01-07 00:15:08 +00006773 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +00006774 break;
6775 }
Bill Wendling3fafd932008-11-26 22:37:40 +00006776
Bill Wendling61edeb52008-12-02 01:06:39 +00006777 // Also sets EFLAGS.
Owen Anderson825b72b2009-08-11 20:47:22 +00006778 SDVTList VTs = DAG.getVTList(N->getValueType(0), MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006779 SDValue Sum = DAG.getNode(BaseOp, dl, VTs, LHS, RHS);
Bill Wendling3fafd932008-11-26 22:37:40 +00006780
Bill Wendling61edeb52008-12-02 01:06:39 +00006781 SDValue SetCC =
Dale Johannesene4d209d2009-02-03 20:21:25 +00006782 DAG.getNode(X86ISD::SETCC, dl, N->getValueType(1),
Owen Anderson825b72b2009-08-11 20:47:22 +00006783 DAG.getConstant(Cond, MVT::i32), SDValue(Sum.getNode(), 1));
Bill Wendling3fafd932008-11-26 22:37:40 +00006784
Bill Wendling61edeb52008-12-02 01:06:39 +00006785 DAG.ReplaceAllUsesOfValueWith(SDValue(N, 1), SetCC);
6786 return Sum;
Bill Wendling41ea7e72008-11-24 19:21:46 +00006787}
6788
Dan Gohman475871a2008-07-27 21:46:04 +00006789SDValue X86TargetLowering::LowerCMP_SWAP(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00006790 EVT T = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006791 DebugLoc dl = Op.getDebugLoc();
Andrew Lenhartha76e2f02008-03-04 21:13:33 +00006792 unsigned Reg = 0;
6793 unsigned size = 0;
Owen Anderson825b72b2009-08-11 20:47:22 +00006794 switch(T.getSimpleVT().SimpleTy) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00006795 default:
6796 assert(false && "Invalid value type!");
Owen Anderson825b72b2009-08-11 20:47:22 +00006797 case MVT::i8: Reg = X86::AL; size = 1; break;
6798 case MVT::i16: Reg = X86::AX; size = 2; break;
6799 case MVT::i32: Reg = X86::EAX; size = 4; break;
6800 case MVT::i64:
Duncan Sands1607f052008-12-01 11:39:25 +00006801 assert(Subtarget->is64Bit() && "Node not type legal!");
6802 Reg = X86::RAX; size = 8;
Andrew Lenharthd19189e2008-03-05 01:15:49 +00006803 break;
Bill Wendling61edeb52008-12-02 01:06:39 +00006804 }
Dale Johannesendd64c412009-02-04 00:33:20 +00006805 SDValue cpIn = DAG.getCopyToReg(Op.getOperand(0), dl, Reg,
Dale Johannesend18a4622008-09-11 03:12:59 +00006806 Op.getOperand(2), SDValue());
Dan Gohman475871a2008-07-27 21:46:04 +00006807 SDValue Ops[] = { cpIn.getValue(0),
Evan Cheng8a186ae2008-09-24 23:26:36 +00006808 Op.getOperand(1),
6809 Op.getOperand(3),
Owen Anderson825b72b2009-08-11 20:47:22 +00006810 DAG.getTargetConstant(size, MVT::i8),
Evan Cheng8a186ae2008-09-24 23:26:36 +00006811 cpIn.getValue(1) };
Owen Anderson825b72b2009-08-11 20:47:22 +00006812 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006813 SDValue Result = DAG.getNode(X86ISD::LCMPXCHG_DAG, dl, Tys, Ops, 5);
Scott Michelfdc40a02009-02-17 22:15:04 +00006814 SDValue cpOut =
Dale Johannesendd64c412009-02-04 00:33:20 +00006815 DAG.getCopyFromReg(Result.getValue(0), dl, Reg, T, Result.getValue(1));
Andrew Lenharth26ed8692008-03-01 21:52:34 +00006816 return cpOut;
6817}
6818
Duncan Sands1607f052008-12-01 11:39:25 +00006819SDValue X86TargetLowering::LowerREADCYCLECOUNTER(SDValue Op,
Gabor Greif327ef032008-08-28 23:19:51 +00006820 SelectionDAG &DAG) {
Duncan Sands1607f052008-12-01 11:39:25 +00006821 assert(Subtarget->is64Bit() && "Result not type legalized?");
Owen Anderson825b72b2009-08-11 20:47:22 +00006822 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Duncan Sands1607f052008-12-01 11:39:25 +00006823 SDValue TheChain = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006824 DebugLoc dl = Op.getDebugLoc();
Dale Johannesene4d209d2009-02-03 20:21:25 +00006825 SDValue rd = DAG.getNode(X86ISD::RDTSC_DAG, dl, Tys, &TheChain, 1);
Owen Anderson825b72b2009-08-11 20:47:22 +00006826 SDValue rax = DAG.getCopyFromReg(rd, dl, X86::RAX, MVT::i64, rd.getValue(1));
6827 SDValue rdx = DAG.getCopyFromReg(rax.getValue(1), dl, X86::RDX, MVT::i64,
Duncan Sands1607f052008-12-01 11:39:25 +00006828 rax.getValue(2));
Owen Anderson825b72b2009-08-11 20:47:22 +00006829 SDValue Tmp = DAG.getNode(ISD::SHL, dl, MVT::i64, rdx,
6830 DAG.getConstant(32, MVT::i8));
Duncan Sands1607f052008-12-01 11:39:25 +00006831 SDValue Ops[] = {
Owen Anderson825b72b2009-08-11 20:47:22 +00006832 DAG.getNode(ISD::OR, dl, MVT::i64, rax, Tmp),
Duncan Sands1607f052008-12-01 11:39:25 +00006833 rdx.getValue(1)
6834 };
Dale Johannesene4d209d2009-02-03 20:21:25 +00006835 return DAG.getMergeValues(Ops, 2, dl);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00006836}
6837
Dale Johannesen71d1bf52008-09-29 22:25:26 +00006838SDValue X86TargetLowering::LowerLOAD_SUB(SDValue Op, SelectionDAG &DAG) {
6839 SDNode *Node = Op.getNode();
Dale Johannesene4d209d2009-02-03 20:21:25 +00006840 DebugLoc dl = Node->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00006841 EVT T = Node->getValueType(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006842 SDValue negOp = DAG.getNode(ISD::SUB, dl, T,
Evan Cheng242b38b2009-02-23 09:03:22 +00006843 DAG.getConstant(0, T), Node->getOperand(2));
Dale Johannesene4d209d2009-02-03 20:21:25 +00006844 return DAG.getAtomic(ISD::ATOMIC_LOAD_ADD, dl,
Dan Gohman0b1d4a72008-12-23 21:37:04 +00006845 cast<AtomicSDNode>(Node)->getMemoryVT(),
Dale Johannesen71d1bf52008-09-29 22:25:26 +00006846 Node->getOperand(0),
6847 Node->getOperand(1), negOp,
6848 cast<AtomicSDNode>(Node)->getSrcValue(),
6849 cast<AtomicSDNode>(Node)->getAlignment());
Mon P Wang63307c32008-05-05 19:05:59 +00006850}
6851
Evan Cheng0db9fe62006-04-25 20:13:52 +00006852/// LowerOperation - Provide custom lowering hooks for some operations.
6853///
Dan Gohman475871a2008-07-27 21:46:04 +00006854SDValue X86TargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00006855 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00006856 default: llvm_unreachable("Should not custom lower this!");
Dan Gohman0b1d4a72008-12-23 21:37:04 +00006857 case ISD::ATOMIC_CMP_SWAP: return LowerCMP_SWAP(Op,DAG);
6858 case ISD::ATOMIC_LOAD_SUB: return LowerLOAD_SUB(Op,DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006859 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG);
6860 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
6861 case ISD::EXTRACT_VECTOR_ELT: return LowerEXTRACT_VECTOR_ELT(Op, DAG);
6862 case ISD::INSERT_VECTOR_ELT: return LowerINSERT_VECTOR_ELT(Op, DAG);
6863 case ISD::SCALAR_TO_VECTOR: return LowerSCALAR_TO_VECTOR(Op, DAG);
6864 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
6865 case ISD::GlobalAddress: return LowerGlobalAddress(Op, DAG);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00006866 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
Bill Wendling056292f2008-09-16 21:48:12 +00006867 case ISD::ExternalSymbol: return LowerExternalSymbol(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006868 case ISD::SHL_PARTS:
6869 case ISD::SRA_PARTS:
6870 case ISD::SRL_PARTS: return LowerShift(Op, DAG);
6871 case ISD::SINT_TO_FP: return LowerSINT_TO_FP(Op, DAG);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00006872 case ISD::UINT_TO_FP: return LowerUINT_TO_FP(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006873 case ISD::FP_TO_SINT: return LowerFP_TO_SINT(Op, DAG);
Eli Friedman948e95a2009-05-23 09:59:16 +00006874 case ISD::FP_TO_UINT: return LowerFP_TO_UINT(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006875 case ISD::FABS: return LowerFABS(Op, DAG);
6876 case ISD::FNEG: return LowerFNEG(Op, DAG);
Evan Cheng68c47cb2007-01-05 07:55:56 +00006877 case ISD::FCOPYSIGN: return LowerFCOPYSIGN(Op, DAG);
Evan Chenge5f62042007-09-29 00:00:36 +00006878 case ISD::SETCC: return LowerSETCC(Op, DAG);
Nate Begeman30a0de92008-07-17 16:51:19 +00006879 case ISD::VSETCC: return LowerVSETCC(Op, DAG);
Evan Chenge5f62042007-09-29 00:00:36 +00006880 case ISD::SELECT: return LowerSELECT(Op, DAG);
6881 case ISD::BRCOND: return LowerBRCOND(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006882 case ISD::JumpTable: return LowerJumpTable(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006883 case ISD::VASTART: return LowerVASTART(Op, DAG);
Dan Gohman9018e832008-05-10 01:26:14 +00006884 case ISD::VAARG: return LowerVAARG(Op, DAG);
Evan Chengae642192007-03-02 23:16:35 +00006885 case ISD::VACOPY: return LowerVACOPY(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006886 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG);
Nate Begemanbcc5f362007-01-29 22:58:52 +00006887 case ISD::RETURNADDR: return LowerRETURNADDR(Op, DAG);
6888 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00006889 case ISD::FRAME_TO_ARGS_OFFSET:
6890 return LowerFRAME_TO_ARGS_OFFSET(Op, DAG);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00006891 case ISD::DYNAMIC_STACKALLOC: return LowerDYNAMIC_STACKALLOC(Op, DAG);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00006892 case ISD::EH_RETURN: return LowerEH_RETURN(Op, DAG);
Duncan Sandsb116fac2007-07-27 20:02:49 +00006893 case ISD::TRAMPOLINE: return LowerTRAMPOLINE(Op, DAG);
Dan Gohman1a024862008-01-31 00:41:03 +00006894 case ISD::FLT_ROUNDS_: return LowerFLT_ROUNDS_(Op, DAG);
Evan Cheng18efe262007-12-14 02:13:44 +00006895 case ISD::CTLZ: return LowerCTLZ(Op, DAG);
6896 case ISD::CTTZ: return LowerCTTZ(Op, DAG);
Mon P Wangaf9b9522008-12-18 21:42:19 +00006897 case ISD::MUL: return LowerMUL_V2I64(Op, DAG);
Bill Wendling74c37652008-12-09 22:08:41 +00006898 case ISD::SADDO:
6899 case ISD::UADDO:
6900 case ISD::SSUBO:
6901 case ISD::USUBO:
6902 case ISD::SMULO:
6903 case ISD::UMULO: return LowerXALUO(Op, DAG);
Duncan Sands1607f052008-12-01 11:39:25 +00006904 case ISD::READCYCLECOUNTER: return LowerREADCYCLECOUNTER(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006905 }
Chris Lattner27a6c732007-11-24 07:07:01 +00006906}
6907
Duncan Sands1607f052008-12-01 11:39:25 +00006908void X86TargetLowering::
6909ReplaceATOMIC_BINARY_64(SDNode *Node, SmallVectorImpl<SDValue>&Results,
6910 SelectionDAG &DAG, unsigned NewOp) {
Owen Andersone50ed302009-08-10 22:56:29 +00006911 EVT T = Node->getValueType(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006912 DebugLoc dl = Node->getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00006913 assert (T == MVT::i64 && "Only know how to expand i64 atomics");
Duncan Sands1607f052008-12-01 11:39:25 +00006914
6915 SDValue Chain = Node->getOperand(0);
6916 SDValue In1 = Node->getOperand(1);
Owen Anderson825b72b2009-08-11 20:47:22 +00006917 SDValue In2L = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +00006918 Node->getOperand(2), DAG.getIntPtrConstant(0));
Owen Anderson825b72b2009-08-11 20:47:22 +00006919 SDValue In2H = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +00006920 Node->getOperand(2), DAG.getIntPtrConstant(1));
6921 // This is a generalized SDNode, not an AtomicSDNode, so it doesn't
6922 // have a MemOperand. Pass the info through as a normal operand.
6923 SDValue LSI = DAG.getMemOperand(cast<MemSDNode>(Node)->getMemOperand());
6924 SDValue Ops[] = { Chain, In1, In2L, In2H, LSI };
Owen Anderson825b72b2009-08-11 20:47:22 +00006925 SDVTList Tys = DAG.getVTList(MVT::i32, MVT::i32, MVT::Other);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006926 SDValue Result = DAG.getNode(NewOp, dl, Tys, Ops, 5);
Duncan Sands1607f052008-12-01 11:39:25 +00006927 SDValue OpsF[] = { Result.getValue(0), Result.getValue(1)};
Owen Anderson825b72b2009-08-11 20:47:22 +00006928 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, OpsF, 2));
Duncan Sands1607f052008-12-01 11:39:25 +00006929 Results.push_back(Result.getValue(2));
6930}
6931
Duncan Sands126d9072008-07-04 11:47:58 +00006932/// ReplaceNodeResults - Replace a node with an illegal result type
6933/// with a new node built out of custom code.
Duncan Sands1607f052008-12-01 11:39:25 +00006934void X86TargetLowering::ReplaceNodeResults(SDNode *N,
6935 SmallVectorImpl<SDValue>&Results,
6936 SelectionDAG &DAG) {
Dale Johannesene4d209d2009-02-03 20:21:25 +00006937 DebugLoc dl = N->getDebugLoc();
Chris Lattner27a6c732007-11-24 07:07:01 +00006938 switch (N->getOpcode()) {
Duncan Sandsed294c42008-10-20 15:56:33 +00006939 default:
Duncan Sands1607f052008-12-01 11:39:25 +00006940 assert(false && "Do not know how to custom type legalize this operation!");
6941 return;
6942 case ISD::FP_TO_SINT: {
Eli Friedman948e95a2009-05-23 09:59:16 +00006943 std::pair<SDValue,SDValue> Vals =
6944 FP_TO_INTHelper(SDValue(N, 0), DAG, true);
Duncan Sands1607f052008-12-01 11:39:25 +00006945 SDValue FIST = Vals.first, StackSlot = Vals.second;
6946 if (FIST.getNode() != 0) {
Owen Andersone50ed302009-08-10 22:56:29 +00006947 EVT VT = N->getValueType(0);
Duncan Sands1607f052008-12-01 11:39:25 +00006948 // Return a load from the stack slot.
Dale Johannesene4d209d2009-02-03 20:21:25 +00006949 Results.push_back(DAG.getLoad(VT, dl, FIST, StackSlot, NULL, 0));
Duncan Sands1607f052008-12-01 11:39:25 +00006950 }
6951 return;
6952 }
6953 case ISD::READCYCLECOUNTER: {
Owen Anderson825b72b2009-08-11 20:47:22 +00006954 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Duncan Sands1607f052008-12-01 11:39:25 +00006955 SDValue TheChain = N->getOperand(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006956 SDValue rd = DAG.getNode(X86ISD::RDTSC_DAG, dl, Tys, &TheChain, 1);
Owen Anderson825b72b2009-08-11 20:47:22 +00006957 SDValue eax = DAG.getCopyFromReg(rd, dl, X86::EAX, MVT::i32,
Dale Johannesendd64c412009-02-04 00:33:20 +00006958 rd.getValue(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00006959 SDValue edx = DAG.getCopyFromReg(eax.getValue(1), dl, X86::EDX, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +00006960 eax.getValue(2));
6961 // Use a buildpair to merge the two 32-bit values into a 64-bit one.
6962 SDValue Ops[] = { eax, edx };
Owen Anderson825b72b2009-08-11 20:47:22 +00006963 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, Ops, 2));
Duncan Sands1607f052008-12-01 11:39:25 +00006964 Results.push_back(edx.getValue(1));
6965 return;
6966 }
Dan Gohman0b1d4a72008-12-23 21:37:04 +00006967 case ISD::ATOMIC_CMP_SWAP: {
Owen Andersone50ed302009-08-10 22:56:29 +00006968 EVT T = N->getValueType(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00006969 assert (T == MVT::i64 && "Only know how to expand i64 Cmp and Swap");
Duncan Sands1607f052008-12-01 11:39:25 +00006970 SDValue cpInL, cpInH;
Owen Anderson825b72b2009-08-11 20:47:22 +00006971 cpInL = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(2),
6972 DAG.getConstant(0, MVT::i32));
6973 cpInH = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(2),
6974 DAG.getConstant(1, MVT::i32));
Dale Johannesendd64c412009-02-04 00:33:20 +00006975 cpInL = DAG.getCopyToReg(N->getOperand(0), dl, X86::EAX, cpInL, SDValue());
6976 cpInH = DAG.getCopyToReg(cpInL.getValue(0), dl, X86::EDX, cpInH,
Duncan Sands1607f052008-12-01 11:39:25 +00006977 cpInL.getValue(1));
6978 SDValue swapInL, swapInH;
Owen Anderson825b72b2009-08-11 20:47:22 +00006979 swapInL = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(3),
6980 DAG.getConstant(0, MVT::i32));
6981 swapInH = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(3),
6982 DAG.getConstant(1, MVT::i32));
Dale Johannesendd64c412009-02-04 00:33:20 +00006983 swapInL = DAG.getCopyToReg(cpInH.getValue(0), dl, X86::EBX, swapInL,
Duncan Sands1607f052008-12-01 11:39:25 +00006984 cpInH.getValue(1));
Dale Johannesendd64c412009-02-04 00:33:20 +00006985 swapInH = DAG.getCopyToReg(swapInL.getValue(0), dl, X86::ECX, swapInH,
Duncan Sands1607f052008-12-01 11:39:25 +00006986 swapInL.getValue(1));
6987 SDValue Ops[] = { swapInH.getValue(0),
6988 N->getOperand(1),
6989 swapInH.getValue(1) };
Owen Anderson825b72b2009-08-11 20:47:22 +00006990 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006991 SDValue Result = DAG.getNode(X86ISD::LCMPXCHG8_DAG, dl, Tys, Ops, 3);
Dale Johannesendd64c412009-02-04 00:33:20 +00006992 SDValue cpOutL = DAG.getCopyFromReg(Result.getValue(0), dl, X86::EAX,
Owen Anderson825b72b2009-08-11 20:47:22 +00006993 MVT::i32, Result.getValue(1));
Dale Johannesendd64c412009-02-04 00:33:20 +00006994 SDValue cpOutH = DAG.getCopyFromReg(cpOutL.getValue(1), dl, X86::EDX,
Owen Anderson825b72b2009-08-11 20:47:22 +00006995 MVT::i32, cpOutL.getValue(2));
Duncan Sands1607f052008-12-01 11:39:25 +00006996 SDValue OpsF[] = { cpOutL.getValue(0), cpOutH.getValue(0)};
Owen Anderson825b72b2009-08-11 20:47:22 +00006997 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, OpsF, 2));
Duncan Sands1607f052008-12-01 11:39:25 +00006998 Results.push_back(cpOutH.getValue(1));
6999 return;
7000 }
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007001 case ISD::ATOMIC_LOAD_ADD:
Duncan Sands1607f052008-12-01 11:39:25 +00007002 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMADD64_DAG);
7003 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007004 case ISD::ATOMIC_LOAD_AND:
Duncan Sands1607f052008-12-01 11:39:25 +00007005 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMAND64_DAG);
7006 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007007 case ISD::ATOMIC_LOAD_NAND:
Duncan Sands1607f052008-12-01 11:39:25 +00007008 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMNAND64_DAG);
7009 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007010 case ISD::ATOMIC_LOAD_OR:
Duncan Sands1607f052008-12-01 11:39:25 +00007011 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMOR64_DAG);
7012 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007013 case ISD::ATOMIC_LOAD_SUB:
Duncan Sands1607f052008-12-01 11:39:25 +00007014 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMSUB64_DAG);
7015 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007016 case ISD::ATOMIC_LOAD_XOR:
Duncan Sands1607f052008-12-01 11:39:25 +00007017 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMXOR64_DAG);
7018 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007019 case ISD::ATOMIC_SWAP:
Duncan Sands1607f052008-12-01 11:39:25 +00007020 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMSWAP64_DAG);
7021 return;
Chris Lattner27a6c732007-11-24 07:07:01 +00007022 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00007023}
7024
Evan Cheng72261582005-12-20 06:22:03 +00007025const char *X86TargetLowering::getTargetNodeName(unsigned Opcode) const {
7026 switch (Opcode) {
7027 default: return NULL;
Evan Cheng18efe262007-12-14 02:13:44 +00007028 case X86ISD::BSF: return "X86ISD::BSF";
7029 case X86ISD::BSR: return "X86ISD::BSR";
Evan Chenge3413162006-01-09 18:33:28 +00007030 case X86ISD::SHLD: return "X86ISD::SHLD";
7031 case X86ISD::SHRD: return "X86ISD::SHRD";
Evan Chengef6ffb12006-01-31 03:14:29 +00007032 case X86ISD::FAND: return "X86ISD::FAND";
Evan Cheng68c47cb2007-01-05 07:55:56 +00007033 case X86ISD::FOR: return "X86ISD::FOR";
Evan Cheng223547a2006-01-31 22:28:30 +00007034 case X86ISD::FXOR: return "X86ISD::FXOR";
Evan Cheng68c47cb2007-01-05 07:55:56 +00007035 case X86ISD::FSRL: return "X86ISD::FSRL";
Evan Chenga3195e82006-01-12 22:54:21 +00007036 case X86ISD::FILD: return "X86ISD::FILD";
Evan Chenge3de85b2006-02-04 02:20:30 +00007037 case X86ISD::FILD_FLAG: return "X86ISD::FILD_FLAG";
Evan Cheng72261582005-12-20 06:22:03 +00007038 case X86ISD::FP_TO_INT16_IN_MEM: return "X86ISD::FP_TO_INT16_IN_MEM";
7039 case X86ISD::FP_TO_INT32_IN_MEM: return "X86ISD::FP_TO_INT32_IN_MEM";
7040 case X86ISD::FP_TO_INT64_IN_MEM: return "X86ISD::FP_TO_INT64_IN_MEM";
Evan Chengb077b842005-12-21 02:39:21 +00007041 case X86ISD::FLD: return "X86ISD::FLD";
Evan Chengd90eb7f2006-01-05 00:27:02 +00007042 case X86ISD::FST: return "X86ISD::FST";
Evan Cheng72261582005-12-20 06:22:03 +00007043 case X86ISD::CALL: return "X86ISD::CALL";
Evan Cheng72261582005-12-20 06:22:03 +00007044 case X86ISD::RDTSC_DAG: return "X86ISD::RDTSC_DAG";
Dan Gohmanc7a37d42008-12-23 22:45:23 +00007045 case X86ISD::BT: return "X86ISD::BT";
Evan Cheng72261582005-12-20 06:22:03 +00007046 case X86ISD::CMP: return "X86ISD::CMP";
Evan Cheng6be2c582006-04-05 23:38:46 +00007047 case X86ISD::COMI: return "X86ISD::COMI";
7048 case X86ISD::UCOMI: return "X86ISD::UCOMI";
Evan Chengd5781fc2005-12-21 20:21:51 +00007049 case X86ISD::SETCC: return "X86ISD::SETCC";
Evan Cheng72261582005-12-20 06:22:03 +00007050 case X86ISD::CMOV: return "X86ISD::CMOV";
7051 case X86ISD::BRCOND: return "X86ISD::BRCOND";
Evan Chengb077b842005-12-21 02:39:21 +00007052 case X86ISD::RET_FLAG: return "X86ISD::RET_FLAG";
Evan Cheng8df346b2006-03-04 01:12:00 +00007053 case X86ISD::REP_STOS: return "X86ISD::REP_STOS";
7054 case X86ISD::REP_MOVS: return "X86ISD::REP_MOVS";
Evan Cheng7ccced62006-02-18 00:15:05 +00007055 case X86ISD::GlobalBaseReg: return "X86ISD::GlobalBaseReg";
Evan Cheng020d2e82006-02-23 20:41:18 +00007056 case X86ISD::Wrapper: return "X86ISD::Wrapper";
Chris Lattner18c59872009-06-27 04:16:01 +00007057 case X86ISD::WrapperRIP: return "X86ISD::WrapperRIP";
Nate Begeman14d12ca2008-02-11 04:19:36 +00007058 case X86ISD::PEXTRB: return "X86ISD::PEXTRB";
Evan Chengb067a1e2006-03-31 19:22:53 +00007059 case X86ISD::PEXTRW: return "X86ISD::PEXTRW";
Nate Begeman14d12ca2008-02-11 04:19:36 +00007060 case X86ISD::INSERTPS: return "X86ISD::INSERTPS";
7061 case X86ISD::PINSRB: return "X86ISD::PINSRB";
Evan Cheng653159f2006-03-31 21:55:24 +00007062 case X86ISD::PINSRW: return "X86ISD::PINSRW";
Nate Begemanb9a47b82009-02-23 08:49:38 +00007063 case X86ISD::PSHUFB: return "X86ISD::PSHUFB";
Evan Cheng8ca29322006-11-10 21:43:37 +00007064 case X86ISD::FMAX: return "X86ISD::FMAX";
7065 case X86ISD::FMIN: return "X86ISD::FMIN";
Dan Gohman20382522007-07-10 00:05:58 +00007066 case X86ISD::FRSQRT: return "X86ISD::FRSQRT";
7067 case X86ISD::FRCP: return "X86ISD::FRCP";
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007068 case X86ISD::TLSADDR: return "X86ISD::TLSADDR";
Rafael Espindola094fad32009-04-08 21:14:34 +00007069 case X86ISD::SegmentBaseAddress: return "X86ISD::SegmentBaseAddress";
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007070 case X86ISD::EH_RETURN: return "X86ISD::EH_RETURN";
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00007071 case X86ISD::TC_RETURN: return "X86ISD::TC_RETURN";
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007072 case X86ISD::FNSTCW16m: return "X86ISD::FNSTCW16m";
Evan Cheng7e2ff772008-05-08 00:57:18 +00007073 case X86ISD::LCMPXCHG_DAG: return "X86ISD::LCMPXCHG_DAG";
7074 case X86ISD::LCMPXCHG8_DAG: return "X86ISD::LCMPXCHG8_DAG";
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007075 case X86ISD::ATOMADD64_DAG: return "X86ISD::ATOMADD64_DAG";
7076 case X86ISD::ATOMSUB64_DAG: return "X86ISD::ATOMSUB64_DAG";
7077 case X86ISD::ATOMOR64_DAG: return "X86ISD::ATOMOR64_DAG";
7078 case X86ISD::ATOMXOR64_DAG: return "X86ISD::ATOMXOR64_DAG";
7079 case X86ISD::ATOMAND64_DAG: return "X86ISD::ATOMAND64_DAG";
7080 case X86ISD::ATOMNAND64_DAG: return "X86ISD::ATOMNAND64_DAG";
Evan Chengd880b972008-05-09 21:53:03 +00007081 case X86ISD::VZEXT_MOVL: return "X86ISD::VZEXT_MOVL";
7082 case X86ISD::VZEXT_LOAD: return "X86ISD::VZEXT_LOAD";
Evan Chengf26ffe92008-05-29 08:22:04 +00007083 case X86ISD::VSHL: return "X86ISD::VSHL";
7084 case X86ISD::VSRL: return "X86ISD::VSRL";
Nate Begeman30a0de92008-07-17 16:51:19 +00007085 case X86ISD::CMPPD: return "X86ISD::CMPPD";
7086 case X86ISD::CMPPS: return "X86ISD::CMPPS";
7087 case X86ISD::PCMPEQB: return "X86ISD::PCMPEQB";
7088 case X86ISD::PCMPEQW: return "X86ISD::PCMPEQW";
7089 case X86ISD::PCMPEQD: return "X86ISD::PCMPEQD";
7090 case X86ISD::PCMPEQQ: return "X86ISD::PCMPEQQ";
7091 case X86ISD::PCMPGTB: return "X86ISD::PCMPGTB";
7092 case X86ISD::PCMPGTW: return "X86ISD::PCMPGTW";
7093 case X86ISD::PCMPGTD: return "X86ISD::PCMPGTD";
7094 case X86ISD::PCMPGTQ: return "X86ISD::PCMPGTQ";
Bill Wendlingab55ebd2008-12-12 00:56:36 +00007095 case X86ISD::ADD: return "X86ISD::ADD";
7096 case X86ISD::SUB: return "X86ISD::SUB";
Bill Wendlingd350e022008-12-12 21:15:41 +00007097 case X86ISD::SMUL: return "X86ISD::SMUL";
7098 case X86ISD::UMUL: return "X86ISD::UMUL";
Dan Gohman076aee32009-03-04 19:44:21 +00007099 case X86ISD::INC: return "X86ISD::INC";
7100 case X86ISD::DEC: return "X86ISD::DEC";
Evan Cheng73f24c92009-03-30 21:36:47 +00007101 case X86ISD::MUL_IMM: return "X86ISD::MUL_IMM";
Eric Christopher71c67532009-07-29 00:28:05 +00007102 case X86ISD::PTEST: return "X86ISD::PTEST";
Dan Gohmand6708ea2009-08-15 01:38:56 +00007103 case X86ISD::VASTART_SAVE_XMM_REGS: return "X86ISD::VASTART_SAVE_XMM_REGS";
Evan Cheng72261582005-12-20 06:22:03 +00007104 }
7105}
Evan Cheng3a03ebb2005-12-21 23:05:39 +00007106
Chris Lattnerc9addb72007-03-30 23:15:24 +00007107// isLegalAddressingMode - Return true if the addressing mode represented
7108// by AM is legal for this target, for a load/store of the specified type.
Scott Michelfdc40a02009-02-17 22:15:04 +00007109bool X86TargetLowering::isLegalAddressingMode(const AddrMode &AM,
Chris Lattnerc9addb72007-03-30 23:15:24 +00007110 const Type *Ty) const {
7111 // X86 supports extremely general addressing modes.
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007112 CodeModel::Model M = getTargetMachine().getCodeModel();
Scott Michelfdc40a02009-02-17 22:15:04 +00007113
Chris Lattnerc9addb72007-03-30 23:15:24 +00007114 // X86 allows a sign-extended 32-bit immediate field as a displacement.
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007115 if (!X86::isOffsetSuitableForCodeModel(AM.BaseOffs, M, AM.BaseGV != NULL))
Chris Lattnerc9addb72007-03-30 23:15:24 +00007116 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00007117
Chris Lattnerc9addb72007-03-30 23:15:24 +00007118 if (AM.BaseGV) {
Chris Lattnerdfed4132009-07-10 07:38:24 +00007119 unsigned GVFlags =
7120 Subtarget->ClassifyGlobalReference(AM.BaseGV, getTargetMachine());
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007121
Chris Lattnerdfed4132009-07-10 07:38:24 +00007122 // If a reference to this global requires an extra load, we can't fold it.
7123 if (isGlobalStubReference(GVFlags))
Chris Lattnerc9addb72007-03-30 23:15:24 +00007124 return false;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007125
Chris Lattnerdfed4132009-07-10 07:38:24 +00007126 // If BaseGV requires a register for the PIC base, we cannot also have a
7127 // BaseReg specified.
7128 if (AM.HasBaseReg && isGlobalRelativeToPICBase(GVFlags))
Dale Johannesen203af582008-12-05 21:47:27 +00007129 return false;
Evan Cheng52787842007-08-01 23:46:47 +00007130
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007131 // If lower 4G is not available, then we must use rip-relative addressing.
7132 if (Subtarget->is64Bit() && (AM.BaseOffs || AM.Scale > 1))
7133 return false;
Chris Lattnerc9addb72007-03-30 23:15:24 +00007134 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007135
Chris Lattnerc9addb72007-03-30 23:15:24 +00007136 switch (AM.Scale) {
7137 case 0:
7138 case 1:
7139 case 2:
7140 case 4:
7141 case 8:
7142 // These scales always work.
7143 break;
7144 case 3:
7145 case 5:
7146 case 9:
7147 // These scales are formed with basereg+scalereg. Only accept if there is
7148 // no basereg yet.
7149 if (AM.HasBaseReg)
7150 return false;
7151 break;
7152 default: // Other stuff never works.
7153 return false;
7154 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007155
Chris Lattnerc9addb72007-03-30 23:15:24 +00007156 return true;
7157}
7158
7159
Evan Cheng2bd122c2007-10-26 01:56:11 +00007160bool X86TargetLowering::isTruncateFree(const Type *Ty1, const Type *Ty2) const {
7161 if (!Ty1->isInteger() || !Ty2->isInteger())
7162 return false;
Evan Chenge127a732007-10-29 07:57:50 +00007163 unsigned NumBits1 = Ty1->getPrimitiveSizeInBits();
7164 unsigned NumBits2 = Ty2->getPrimitiveSizeInBits();
Evan Cheng260e07e2008-03-20 02:18:41 +00007165 if (NumBits1 <= NumBits2)
Evan Chenge127a732007-10-29 07:57:50 +00007166 return false;
7167 return Subtarget->is64Bit() || NumBits1 < 64;
Evan Cheng2bd122c2007-10-26 01:56:11 +00007168}
7169
Owen Andersone50ed302009-08-10 22:56:29 +00007170bool X86TargetLowering::isTruncateFree(EVT VT1, EVT VT2) const {
Duncan Sands83ec4b62008-06-06 12:08:01 +00007171 if (!VT1.isInteger() || !VT2.isInteger())
Evan Cheng3c3ddb32007-10-29 19:58:20 +00007172 return false;
Duncan Sands83ec4b62008-06-06 12:08:01 +00007173 unsigned NumBits1 = VT1.getSizeInBits();
7174 unsigned NumBits2 = VT2.getSizeInBits();
Evan Cheng260e07e2008-03-20 02:18:41 +00007175 if (NumBits1 <= NumBits2)
Evan Cheng3c3ddb32007-10-29 19:58:20 +00007176 return false;
7177 return Subtarget->is64Bit() || NumBits1 < 64;
7178}
Evan Cheng2bd122c2007-10-26 01:56:11 +00007179
Dan Gohman97121ba2009-04-08 00:15:30 +00007180bool X86TargetLowering::isZExtFree(const Type *Ty1, const Type *Ty2) const {
Dan Gohman349ba492009-04-09 02:06:09 +00007181 // x86-64 implicitly zero-extends 32-bit results in 64-bit registers.
Owen Anderson1d0be152009-08-13 21:58:54 +00007182 return Ty1 == Type::getInt32Ty(Ty1->getContext()) &&
7183 Ty2 == Type::getInt64Ty(Ty1->getContext()) && Subtarget->is64Bit();
Dan Gohman97121ba2009-04-08 00:15:30 +00007184}
7185
Owen Andersone50ed302009-08-10 22:56:29 +00007186bool X86TargetLowering::isZExtFree(EVT VT1, EVT VT2) const {
Dan Gohman349ba492009-04-09 02:06:09 +00007187 // x86-64 implicitly zero-extends 32-bit results in 64-bit registers.
Owen Anderson825b72b2009-08-11 20:47:22 +00007188 return VT1 == MVT::i32 && VT2 == MVT::i64 && Subtarget->is64Bit();
Dan Gohman97121ba2009-04-08 00:15:30 +00007189}
7190
Owen Andersone50ed302009-08-10 22:56:29 +00007191bool X86TargetLowering::isNarrowingProfitable(EVT VT1, EVT VT2) const {
Evan Cheng8b944d32009-05-28 00:35:15 +00007192 // i16 instructions are longer (0x66 prefix) and potentially slower.
Owen Anderson825b72b2009-08-11 20:47:22 +00007193 return !(VT1 == MVT::i32 && VT2 == MVT::i16);
Evan Cheng8b944d32009-05-28 00:35:15 +00007194}
7195
Evan Cheng60c07e12006-07-05 22:17:51 +00007196/// isShuffleMaskLegal - Targets can use this to indicate that they only
7197/// support *some* VECTOR_SHUFFLE operations, those with specific masks.
7198/// By default, if a target supports the VECTOR_SHUFFLE node, all mask values
7199/// are assumed to be legal.
7200bool
Eric Christopherfd179292009-08-27 18:07:15 +00007201X86TargetLowering::isShuffleMaskLegal(const SmallVectorImpl<int> &M,
Owen Andersone50ed302009-08-10 22:56:29 +00007202 EVT VT) const {
Evan Cheng60c07e12006-07-05 22:17:51 +00007203 // Only do shuffles on 128-bit vector types for now.
Nate Begeman9008ca62009-04-27 18:41:29 +00007204 if (VT.getSizeInBits() == 64)
7205 return false;
7206
7207 // FIXME: pshufb, blends, palignr, shifts.
7208 return (VT.getVectorNumElements() == 2 ||
7209 ShuffleVectorSDNode::isSplatMask(&M[0], VT) ||
7210 isMOVLMask(M, VT) ||
7211 isSHUFPMask(M, VT) ||
7212 isPSHUFDMask(M, VT) ||
7213 isPSHUFHWMask(M, VT) ||
7214 isPSHUFLWMask(M, VT) ||
7215 isUNPCKLMask(M, VT) ||
7216 isUNPCKHMask(M, VT) ||
7217 isUNPCKL_v_undef_Mask(M, VT) ||
7218 isUNPCKH_v_undef_Mask(M, VT));
Evan Cheng60c07e12006-07-05 22:17:51 +00007219}
7220
Dan Gohman7d8143f2008-04-09 20:09:42 +00007221bool
Nate Begeman5a5ca152009-04-29 05:20:52 +00007222X86TargetLowering::isVectorClearMaskLegal(const SmallVectorImpl<int> &Mask,
Owen Andersone50ed302009-08-10 22:56:29 +00007223 EVT VT) const {
Nate Begeman9008ca62009-04-27 18:41:29 +00007224 unsigned NumElts = VT.getVectorNumElements();
7225 // FIXME: This collection of masks seems suspect.
7226 if (NumElts == 2)
7227 return true;
7228 if (NumElts == 4 && VT.getSizeInBits() == 128) {
7229 return (isMOVLMask(Mask, VT) ||
7230 isCommutedMOVLMask(Mask, VT, true) ||
7231 isSHUFPMask(Mask, VT) ||
7232 isCommutedSHUFPMask(Mask, VT));
Evan Cheng60c07e12006-07-05 22:17:51 +00007233 }
7234 return false;
7235}
7236
7237//===----------------------------------------------------------------------===//
7238// X86 Scheduler Hooks
7239//===----------------------------------------------------------------------===//
7240
Mon P Wang63307c32008-05-05 19:05:59 +00007241// private utility function
7242MachineBasicBlock *
7243X86TargetLowering::EmitAtomicBitwiseWithCustomInserter(MachineInstr *bInstr,
7244 MachineBasicBlock *MBB,
7245 unsigned regOpc,
Andrew Lenharth507a58a2008-06-14 05:48:15 +00007246 unsigned immOpc,
Dale Johannesen140be2d2008-08-19 18:47:28 +00007247 unsigned LoadOpc,
7248 unsigned CXchgOpc,
7249 unsigned copyOpc,
7250 unsigned notOpc,
7251 unsigned EAXreg,
7252 TargetRegisterClass *RC,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00007253 bool invSrc) const {
Mon P Wang63307c32008-05-05 19:05:59 +00007254 // For the atomic bitwise operator, we generate
7255 // thisMBB:
7256 // newMBB:
Mon P Wangab3e7472008-05-05 22:56:23 +00007257 // ld t1 = [bitinstr.addr]
7258 // op t2 = t1, [bitinstr.val]
7259 // mov EAX = t1
Mon P Wang63307c32008-05-05 19:05:59 +00007260 // lcs dest = [bitinstr.addr], t2 [EAX is implicit]
7261 // bz newMBB
7262 // fallthrough -->nextMBB
7263 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
7264 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +00007265 MachineFunction::iterator MBBIter = MBB;
Mon P Wang63307c32008-05-05 19:05:59 +00007266 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +00007267
Mon P Wang63307c32008-05-05 19:05:59 +00007268 /// First build the CFG
7269 MachineFunction *F = MBB->getParent();
7270 MachineBasicBlock *thisMBB = MBB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +00007271 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
7272 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
7273 F->insert(MBBIter, newMBB);
7274 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007275
Mon P Wang63307c32008-05-05 19:05:59 +00007276 // Move all successors to thisMBB to nextMBB
7277 nextMBB->transferSuccessors(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007278
Mon P Wang63307c32008-05-05 19:05:59 +00007279 // Update thisMBB to fall through to newMBB
7280 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007281
Mon P Wang63307c32008-05-05 19:05:59 +00007282 // newMBB jumps to itself and fall through to nextMBB
7283 newMBB->addSuccessor(nextMBB);
7284 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007285
Mon P Wang63307c32008-05-05 19:05:59 +00007286 // Insert instructions into newMBB based on incoming instruction
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007287 assert(bInstr->getNumOperands() < X86AddrNumOperands + 4 &&
Bill Wendling51b16f42009-05-30 01:09:53 +00007288 "unexpected number of operands");
Dale Johannesene4d209d2009-02-03 20:21:25 +00007289 DebugLoc dl = bInstr->getDebugLoc();
Mon P Wang63307c32008-05-05 19:05:59 +00007290 MachineOperand& destOper = bInstr->getOperand(0);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007291 MachineOperand* argOpers[2 + X86AddrNumOperands];
Mon P Wang63307c32008-05-05 19:05:59 +00007292 int numArgs = bInstr->getNumOperands() - 1;
7293 for (int i=0; i < numArgs; ++i)
7294 argOpers[i] = &bInstr->getOperand(i+1);
7295
7296 // x86 address has 4 operands: base, index, scale, and displacement
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007297 int lastAddrIndx = X86AddrNumOperands - 1; // [0,3]
7298 int valArgIndx = lastAddrIndx + 1;
Scott Michelfdc40a02009-02-17 22:15:04 +00007299
Dale Johannesen140be2d2008-08-19 18:47:28 +00007300 unsigned t1 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007301 MachineInstrBuilder MIB = BuildMI(newMBB, dl, TII->get(LoadOpc), t1);
Mon P Wang63307c32008-05-05 19:05:59 +00007302 for (int i=0; i <= lastAddrIndx; ++i)
7303 (*MIB).addOperand(*argOpers[i]);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00007304
Dale Johannesen140be2d2008-08-19 18:47:28 +00007305 unsigned tt = F->getRegInfo().createVirtualRegister(RC);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00007306 if (invSrc) {
Dale Johannesene4d209d2009-02-03 20:21:25 +00007307 MIB = BuildMI(newMBB, dl, TII->get(notOpc), tt).addReg(t1);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00007308 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007309 else
Andrew Lenharth507a58a2008-06-14 05:48:15 +00007310 tt = t1;
7311
Dale Johannesen140be2d2008-08-19 18:47:28 +00007312 unsigned t2 = F->getRegInfo().createVirtualRegister(RC);
Dan Gohmand735b802008-10-03 15:45:36 +00007313 assert((argOpers[valArgIndx]->isReg() ||
7314 argOpers[valArgIndx]->isImm()) &&
Dan Gohman014278e2008-09-13 17:58:21 +00007315 "invalid operand");
Dan Gohmand735b802008-10-03 15:45:36 +00007316 if (argOpers[valArgIndx]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +00007317 MIB = BuildMI(newMBB, dl, TII->get(regOpc), t2);
Mon P Wang63307c32008-05-05 19:05:59 +00007318 else
Dale Johannesene4d209d2009-02-03 20:21:25 +00007319 MIB = BuildMI(newMBB, dl, TII->get(immOpc), t2);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00007320 MIB.addReg(tt);
Mon P Wang63307c32008-05-05 19:05:59 +00007321 (*MIB).addOperand(*argOpers[valArgIndx]);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00007322
Dale Johannesene4d209d2009-02-03 20:21:25 +00007323 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), EAXreg);
Mon P Wangab3e7472008-05-05 22:56:23 +00007324 MIB.addReg(t1);
Scott Michelfdc40a02009-02-17 22:15:04 +00007325
Dale Johannesene4d209d2009-02-03 20:21:25 +00007326 MIB = BuildMI(newMBB, dl, TII->get(CXchgOpc));
Mon P Wang63307c32008-05-05 19:05:59 +00007327 for (int i=0; i <= lastAddrIndx; ++i)
7328 (*MIB).addOperand(*argOpers[i]);
7329 MIB.addReg(t2);
Mon P Wangf5952662008-07-17 04:54:06 +00007330 assert(bInstr->hasOneMemOperand() && "Unexpected number of memoperand");
7331 (*MIB).addMemOperand(*F, *bInstr->memoperands_begin());
7332
Dale Johannesene4d209d2009-02-03 20:21:25 +00007333 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), destOper.getReg());
Dale Johannesen140be2d2008-08-19 18:47:28 +00007334 MIB.addReg(EAXreg);
Scott Michelfdc40a02009-02-17 22:15:04 +00007335
Mon P Wang63307c32008-05-05 19:05:59 +00007336 // insert branch
Dale Johannesene4d209d2009-02-03 20:21:25 +00007337 BuildMI(newMBB, dl, TII->get(X86::JNE)).addMBB(newMBB);
Mon P Wang63307c32008-05-05 19:05:59 +00007338
Dan Gohman8e5f2c62008-07-07 23:14:23 +00007339 F->DeleteMachineInstr(bInstr); // The pseudo instruction is gone now.
Mon P Wang63307c32008-05-05 19:05:59 +00007340 return nextMBB;
7341}
7342
Dale Johannesen1b54c7f2008-10-03 19:41:08 +00007343// private utility function: 64 bit atomics on 32 bit host.
Mon P Wang63307c32008-05-05 19:05:59 +00007344MachineBasicBlock *
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007345X86TargetLowering::EmitAtomicBit6432WithCustomInserter(MachineInstr *bInstr,
7346 MachineBasicBlock *MBB,
7347 unsigned regOpcL,
7348 unsigned regOpcH,
7349 unsigned immOpcL,
7350 unsigned immOpcH,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00007351 bool invSrc) const {
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007352 // For the atomic bitwise operator, we generate
7353 // thisMBB (instructions are in pairs, except cmpxchg8b)
7354 // ld t1,t2 = [bitinstr.addr]
7355 // newMBB:
7356 // out1, out2 = phi (thisMBB, t1/t2) (newMBB, t3/t4)
7357 // op t5, t6 <- out1, out2, [bitinstr.val]
Dale Johannesen880ae362008-10-03 22:25:52 +00007358 // (for SWAP, substitute: mov t5, t6 <- [bitinstr.val])
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007359 // mov ECX, EBX <- t5, t6
7360 // mov EAX, EDX <- t1, t2
7361 // cmpxchg8b [bitinstr.addr] [EAX, EDX, EBX, ECX implicit]
7362 // mov t3, t4 <- EAX, EDX
7363 // bz newMBB
7364 // result in out1, out2
7365 // fallthrough -->nextMBB
7366
7367 const TargetRegisterClass *RC = X86::GR32RegisterClass;
7368 const unsigned LoadOpc = X86::MOV32rm;
7369 const unsigned copyOpc = X86::MOV32rr;
7370 const unsigned NotOpc = X86::NOT32r;
7371 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
7372 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
7373 MachineFunction::iterator MBBIter = MBB;
7374 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +00007375
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007376 /// First build the CFG
7377 MachineFunction *F = MBB->getParent();
7378 MachineBasicBlock *thisMBB = MBB;
7379 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
7380 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
7381 F->insert(MBBIter, newMBB);
7382 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007383
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007384 // Move all successors to thisMBB to nextMBB
7385 nextMBB->transferSuccessors(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007386
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007387 // Update thisMBB to fall through to newMBB
7388 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007389
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007390 // newMBB jumps to itself and fall through to nextMBB
7391 newMBB->addSuccessor(nextMBB);
7392 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007393
Dale Johannesene4d209d2009-02-03 20:21:25 +00007394 DebugLoc dl = bInstr->getDebugLoc();
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007395 // Insert instructions into newMBB based on incoming instruction
7396 // There are 8 "real" operands plus 9 implicit def/uses, ignored here.
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007397 assert(bInstr->getNumOperands() < X86AddrNumOperands + 14 &&
Bill Wendling51b16f42009-05-30 01:09:53 +00007398 "unexpected number of operands");
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007399 MachineOperand& dest1Oper = bInstr->getOperand(0);
7400 MachineOperand& dest2Oper = bInstr->getOperand(1);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007401 MachineOperand* argOpers[2 + X86AddrNumOperands];
7402 for (int i=0; i < 2 + X86AddrNumOperands; ++i)
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007403 argOpers[i] = &bInstr->getOperand(i+2);
7404
7405 // x86 address has 4 operands: base, index, scale, and displacement
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007406 int lastAddrIndx = X86AddrNumOperands - 1; // [0,3]
Scott Michelfdc40a02009-02-17 22:15:04 +00007407
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007408 unsigned t1 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007409 MachineInstrBuilder MIB = BuildMI(thisMBB, dl, TII->get(LoadOpc), t1);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007410 for (int i=0; i <= lastAddrIndx; ++i)
7411 (*MIB).addOperand(*argOpers[i]);
7412 unsigned t2 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007413 MIB = BuildMI(thisMBB, dl, TII->get(LoadOpc), t2);
Dale Johannesen880ae362008-10-03 22:25:52 +00007414 // add 4 to displacement.
Rafael Espindola094fad32009-04-08 21:14:34 +00007415 for (int i=0; i <= lastAddrIndx-2; ++i)
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007416 (*MIB).addOperand(*argOpers[i]);
Dale Johannesen880ae362008-10-03 22:25:52 +00007417 MachineOperand newOp3 = *(argOpers[3]);
7418 if (newOp3.isImm())
7419 newOp3.setImm(newOp3.getImm()+4);
7420 else
7421 newOp3.setOffset(newOp3.getOffset()+4);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007422 (*MIB).addOperand(newOp3);
Rafael Espindola094fad32009-04-08 21:14:34 +00007423 (*MIB).addOperand(*argOpers[lastAddrIndx]);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007424
7425 // t3/4 are defined later, at the bottom of the loop
7426 unsigned t3 = F->getRegInfo().createVirtualRegister(RC);
7427 unsigned t4 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007428 BuildMI(newMBB, dl, TII->get(X86::PHI), dest1Oper.getReg())
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007429 .addReg(t1).addMBB(thisMBB).addReg(t3).addMBB(newMBB);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007430 BuildMI(newMBB, dl, TII->get(X86::PHI), dest2Oper.getReg())
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007431 .addReg(t2).addMBB(thisMBB).addReg(t4).addMBB(newMBB);
7432
7433 unsigned tt1 = F->getRegInfo().createVirtualRegister(RC);
7434 unsigned tt2 = F->getRegInfo().createVirtualRegister(RC);
Scott Michelfdc40a02009-02-17 22:15:04 +00007435 if (invSrc) {
Dale Johannesene4d209d2009-02-03 20:21:25 +00007436 MIB = BuildMI(newMBB, dl, TII->get(NotOpc), tt1).addReg(t1);
7437 MIB = BuildMI(newMBB, dl, TII->get(NotOpc), tt2).addReg(t2);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007438 } else {
7439 tt1 = t1;
7440 tt2 = t2;
7441 }
7442
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007443 int valArgIndx = lastAddrIndx + 1;
7444 assert((argOpers[valArgIndx]->isReg() ||
Bill Wendling51b16f42009-05-30 01:09:53 +00007445 argOpers[valArgIndx]->isImm()) &&
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007446 "invalid operand");
7447 unsigned t5 = F->getRegInfo().createVirtualRegister(RC);
7448 unsigned t6 = F->getRegInfo().createVirtualRegister(RC);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007449 if (argOpers[valArgIndx]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +00007450 MIB = BuildMI(newMBB, dl, TII->get(regOpcL), t5);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007451 else
Dale Johannesene4d209d2009-02-03 20:21:25 +00007452 MIB = BuildMI(newMBB, dl, TII->get(immOpcL), t5);
Dale Johannesen880ae362008-10-03 22:25:52 +00007453 if (regOpcL != X86::MOV32rr)
7454 MIB.addReg(tt1);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007455 (*MIB).addOperand(*argOpers[valArgIndx]);
7456 assert(argOpers[valArgIndx + 1]->isReg() ==
Bill Wendling51b16f42009-05-30 01:09:53 +00007457 argOpers[valArgIndx]->isReg());
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007458 assert(argOpers[valArgIndx + 1]->isImm() ==
Bill Wendling51b16f42009-05-30 01:09:53 +00007459 argOpers[valArgIndx]->isImm());
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007460 if (argOpers[valArgIndx + 1]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +00007461 MIB = BuildMI(newMBB, dl, TII->get(regOpcH), t6);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007462 else
Dale Johannesene4d209d2009-02-03 20:21:25 +00007463 MIB = BuildMI(newMBB, dl, TII->get(immOpcH), t6);
Dale Johannesen880ae362008-10-03 22:25:52 +00007464 if (regOpcH != X86::MOV32rr)
7465 MIB.addReg(tt2);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007466 (*MIB).addOperand(*argOpers[valArgIndx + 1]);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007467
Dale Johannesene4d209d2009-02-03 20:21:25 +00007468 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), X86::EAX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007469 MIB.addReg(t1);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007470 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), X86::EDX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007471 MIB.addReg(t2);
7472
Dale Johannesene4d209d2009-02-03 20:21:25 +00007473 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), X86::EBX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007474 MIB.addReg(t5);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007475 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), X86::ECX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007476 MIB.addReg(t6);
Scott Michelfdc40a02009-02-17 22:15:04 +00007477
Dale Johannesene4d209d2009-02-03 20:21:25 +00007478 MIB = BuildMI(newMBB, dl, TII->get(X86::LCMPXCHG8B));
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007479 for (int i=0; i <= lastAddrIndx; ++i)
7480 (*MIB).addOperand(*argOpers[i]);
7481
7482 assert(bInstr->hasOneMemOperand() && "Unexpected number of memoperand");
7483 (*MIB).addMemOperand(*F, *bInstr->memoperands_begin());
7484
Dale Johannesene4d209d2009-02-03 20:21:25 +00007485 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), t3);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007486 MIB.addReg(X86::EAX);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007487 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), t4);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007488 MIB.addReg(X86::EDX);
Scott Michelfdc40a02009-02-17 22:15:04 +00007489
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007490 // insert branch
Dale Johannesene4d209d2009-02-03 20:21:25 +00007491 BuildMI(newMBB, dl, TII->get(X86::JNE)).addMBB(newMBB);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007492
7493 F->DeleteMachineInstr(bInstr); // The pseudo instruction is gone now.
7494 return nextMBB;
7495}
7496
7497// private utility function
7498MachineBasicBlock *
Mon P Wang63307c32008-05-05 19:05:59 +00007499X86TargetLowering::EmitAtomicMinMaxWithCustomInserter(MachineInstr *mInstr,
7500 MachineBasicBlock *MBB,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00007501 unsigned cmovOpc) const {
Mon P Wang63307c32008-05-05 19:05:59 +00007502 // For the atomic min/max operator, we generate
7503 // thisMBB:
7504 // newMBB:
Mon P Wangab3e7472008-05-05 22:56:23 +00007505 // ld t1 = [min/max.addr]
Scott Michelfdc40a02009-02-17 22:15:04 +00007506 // mov t2 = [min/max.val]
Mon P Wang63307c32008-05-05 19:05:59 +00007507 // cmp t1, t2
7508 // cmov[cond] t2 = t1
Mon P Wangab3e7472008-05-05 22:56:23 +00007509 // mov EAX = t1
Mon P Wang63307c32008-05-05 19:05:59 +00007510 // lcs dest = [bitinstr.addr], t2 [EAX is implicit]
7511 // bz newMBB
7512 // fallthrough -->nextMBB
7513 //
7514 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
7515 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +00007516 MachineFunction::iterator MBBIter = MBB;
Mon P Wang63307c32008-05-05 19:05:59 +00007517 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +00007518
Mon P Wang63307c32008-05-05 19:05:59 +00007519 /// First build the CFG
7520 MachineFunction *F = MBB->getParent();
7521 MachineBasicBlock *thisMBB = MBB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +00007522 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
7523 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
7524 F->insert(MBBIter, newMBB);
7525 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007526
Dan Gohmand6708ea2009-08-15 01:38:56 +00007527 // Move all successors of thisMBB to nextMBB
Mon P Wang63307c32008-05-05 19:05:59 +00007528 nextMBB->transferSuccessors(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007529
Mon P Wang63307c32008-05-05 19:05:59 +00007530 // Update thisMBB to fall through to newMBB
7531 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007532
Mon P Wang63307c32008-05-05 19:05:59 +00007533 // newMBB jumps to newMBB and fall through to nextMBB
7534 newMBB->addSuccessor(nextMBB);
7535 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007536
Dale Johannesene4d209d2009-02-03 20:21:25 +00007537 DebugLoc dl = mInstr->getDebugLoc();
Mon P Wang63307c32008-05-05 19:05:59 +00007538 // Insert instructions into newMBB based on incoming instruction
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007539 assert(mInstr->getNumOperands() < X86AddrNumOperands + 4 &&
Bill Wendling51b16f42009-05-30 01:09:53 +00007540 "unexpected number of operands");
Mon P Wang63307c32008-05-05 19:05:59 +00007541 MachineOperand& destOper = mInstr->getOperand(0);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007542 MachineOperand* argOpers[2 + X86AddrNumOperands];
Mon P Wang63307c32008-05-05 19:05:59 +00007543 int numArgs = mInstr->getNumOperands() - 1;
7544 for (int i=0; i < numArgs; ++i)
7545 argOpers[i] = &mInstr->getOperand(i+1);
Scott Michelfdc40a02009-02-17 22:15:04 +00007546
Mon P Wang63307c32008-05-05 19:05:59 +00007547 // x86 address has 4 operands: base, index, scale, and displacement
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007548 int lastAddrIndx = X86AddrNumOperands - 1; // [0,3]
7549 int valArgIndx = lastAddrIndx + 1;
Scott Michelfdc40a02009-02-17 22:15:04 +00007550
Mon P Wangab3e7472008-05-05 22:56:23 +00007551 unsigned t1 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007552 MachineInstrBuilder MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rm), t1);
Mon P Wang63307c32008-05-05 19:05:59 +00007553 for (int i=0; i <= lastAddrIndx; ++i)
7554 (*MIB).addOperand(*argOpers[i]);
Mon P Wangab3e7472008-05-05 22:56:23 +00007555
Mon P Wang63307c32008-05-05 19:05:59 +00007556 // We only support register and immediate values
Dan Gohmand735b802008-10-03 15:45:36 +00007557 assert((argOpers[valArgIndx]->isReg() ||
7558 argOpers[valArgIndx]->isImm()) &&
Dan Gohman014278e2008-09-13 17:58:21 +00007559 "invalid operand");
Scott Michelfdc40a02009-02-17 22:15:04 +00007560
7561 unsigned t2 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dan Gohmand735b802008-10-03 15:45:36 +00007562 if (argOpers[valArgIndx]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +00007563 MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rr), t2);
Scott Michelfdc40a02009-02-17 22:15:04 +00007564 else
Dale Johannesene4d209d2009-02-03 20:21:25 +00007565 MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rr), t2);
Mon P Wang63307c32008-05-05 19:05:59 +00007566 (*MIB).addOperand(*argOpers[valArgIndx]);
7567
Dale Johannesene4d209d2009-02-03 20:21:25 +00007568 MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rr), X86::EAX);
Mon P Wangab3e7472008-05-05 22:56:23 +00007569 MIB.addReg(t1);
7570
Dale Johannesene4d209d2009-02-03 20:21:25 +00007571 MIB = BuildMI(newMBB, dl, TII->get(X86::CMP32rr));
Mon P Wang63307c32008-05-05 19:05:59 +00007572 MIB.addReg(t1);
7573 MIB.addReg(t2);
7574
7575 // Generate movc
7576 unsigned t3 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007577 MIB = BuildMI(newMBB, dl, TII->get(cmovOpc),t3);
Mon P Wang63307c32008-05-05 19:05:59 +00007578 MIB.addReg(t2);
7579 MIB.addReg(t1);
7580
7581 // Cmp and exchange if none has modified the memory location
Dale Johannesene4d209d2009-02-03 20:21:25 +00007582 MIB = BuildMI(newMBB, dl, TII->get(X86::LCMPXCHG32));
Mon P Wang63307c32008-05-05 19:05:59 +00007583 for (int i=0; i <= lastAddrIndx; ++i)
7584 (*MIB).addOperand(*argOpers[i]);
7585 MIB.addReg(t3);
Mon P Wangf5952662008-07-17 04:54:06 +00007586 assert(mInstr->hasOneMemOperand() && "Unexpected number of memoperand");
7587 (*MIB).addMemOperand(*F, *mInstr->memoperands_begin());
Scott Michelfdc40a02009-02-17 22:15:04 +00007588
Dale Johannesene4d209d2009-02-03 20:21:25 +00007589 MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rr), destOper.getReg());
Mon P Wang63307c32008-05-05 19:05:59 +00007590 MIB.addReg(X86::EAX);
Scott Michelfdc40a02009-02-17 22:15:04 +00007591
Mon P Wang63307c32008-05-05 19:05:59 +00007592 // insert branch
Dale Johannesene4d209d2009-02-03 20:21:25 +00007593 BuildMI(newMBB, dl, TII->get(X86::JNE)).addMBB(newMBB);
Mon P Wang63307c32008-05-05 19:05:59 +00007594
Dan Gohman8e5f2c62008-07-07 23:14:23 +00007595 F->DeleteMachineInstr(mInstr); // The pseudo instruction is gone now.
Mon P Wang63307c32008-05-05 19:05:59 +00007596 return nextMBB;
7597}
7598
Eric Christopherf83a5de2009-08-27 18:08:16 +00007599// FIXME: When we get size specific XMM0 registers, i.e. XMM0_V16I8
7600// all of this code can be replaced with that in the .td file.
Dan Gohmand6708ea2009-08-15 01:38:56 +00007601MachineBasicBlock *
Eric Christopherb120ab42009-08-18 22:50:32 +00007602X86TargetLowering::EmitPCMP(MachineInstr *MI, MachineBasicBlock *BB,
7603 unsigned numArgs, bool memArg) const {
7604
7605 MachineFunction *F = BB->getParent();
7606 DebugLoc dl = MI->getDebugLoc();
7607 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
7608
7609 unsigned Opc;
7610
7611 if (memArg) {
7612 Opc = numArgs == 3 ?
7613 X86::PCMPISTRM128rm :
7614 X86::PCMPESTRM128rm;
7615 } else {
7616 Opc = numArgs == 3 ?
7617 X86::PCMPISTRM128rr :
7618 X86::PCMPESTRM128rr;
7619 }
7620
7621 MachineInstrBuilder MIB = BuildMI(BB, dl, TII->get(Opc));
7622
7623 for (unsigned i = 0; i < numArgs; ++i) {
7624 MachineOperand &Op = MI->getOperand(i+1);
7625
7626 if (!(Op.isReg() && Op.isImplicit()))
7627 MIB.addOperand(Op);
7628 }
7629
7630 BuildMI(BB, dl, TII->get(X86::MOVAPSrr), MI->getOperand(0).getReg())
7631 .addReg(X86::XMM0);
7632
7633 F->DeleteMachineInstr(MI);
7634
7635 return BB;
7636}
7637
7638MachineBasicBlock *
Dan Gohmand6708ea2009-08-15 01:38:56 +00007639X86TargetLowering::EmitVAStartSaveXMMRegsWithCustomInserter(
7640 MachineInstr *MI,
7641 MachineBasicBlock *MBB) const {
7642 // Emit code to save XMM registers to the stack. The ABI says that the
7643 // number of registers to save is given in %al, so it's theoretically
7644 // possible to do an indirect jump trick to avoid saving all of them,
7645 // however this code takes a simpler approach and just executes all
7646 // of the stores if %al is non-zero. It's less code, and it's probably
7647 // easier on the hardware branch predictor, and stores aren't all that
7648 // expensive anyway.
7649
7650 // Create the new basic blocks. One block contains all the XMM stores,
7651 // and one block is the final destination regardless of whether any
7652 // stores were performed.
7653 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
7654 MachineFunction *F = MBB->getParent();
7655 MachineFunction::iterator MBBIter = MBB;
7656 ++MBBIter;
7657 MachineBasicBlock *XMMSaveMBB = F->CreateMachineBasicBlock(LLVM_BB);
7658 MachineBasicBlock *EndMBB = F->CreateMachineBasicBlock(LLVM_BB);
7659 F->insert(MBBIter, XMMSaveMBB);
7660 F->insert(MBBIter, EndMBB);
7661
7662 // Set up the CFG.
7663 // Move any original successors of MBB to the end block.
7664 EndMBB->transferSuccessors(MBB);
7665 // The original block will now fall through to the XMM save block.
7666 MBB->addSuccessor(XMMSaveMBB);
7667 // The XMMSaveMBB will fall through to the end block.
7668 XMMSaveMBB->addSuccessor(EndMBB);
7669
7670 // Now add the instructions.
7671 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
7672 DebugLoc DL = MI->getDebugLoc();
7673
7674 unsigned CountReg = MI->getOperand(0).getReg();
7675 int64_t RegSaveFrameIndex = MI->getOperand(1).getImm();
7676 int64_t VarArgsFPOffset = MI->getOperand(2).getImm();
7677
7678 if (!Subtarget->isTargetWin64()) {
7679 // If %al is 0, branch around the XMM save block.
7680 BuildMI(MBB, DL, TII->get(X86::TEST8rr)).addReg(CountReg).addReg(CountReg);
7681 BuildMI(MBB, DL, TII->get(X86::JE)).addMBB(EndMBB);
7682 MBB->addSuccessor(EndMBB);
7683 }
7684
7685 // In the XMM save block, save all the XMM argument registers.
7686 for (int i = 3, e = MI->getNumOperands(); i != e; ++i) {
7687 int64_t Offset = (i - 3) * 16 + VarArgsFPOffset;
7688 BuildMI(XMMSaveMBB, DL, TII->get(X86::MOVAPSmr))
7689 .addFrameIndex(RegSaveFrameIndex)
7690 .addImm(/*Scale=*/1)
7691 .addReg(/*IndexReg=*/0)
7692 .addImm(/*Disp=*/Offset)
7693 .addReg(/*Segment=*/0)
7694 .addReg(MI->getOperand(i).getReg())
7695 .addMemOperand(MachineMemOperand(
7696 PseudoSourceValue::getFixedStack(RegSaveFrameIndex),
7697 MachineMemOperand::MOStore, Offset,
7698 /*Size=*/16, /*Align=*/16));
7699 }
7700
7701 F->DeleteMachineInstr(MI); // The pseudo instruction is gone now.
7702
7703 return EndMBB;
7704}
Mon P Wang63307c32008-05-05 19:05:59 +00007705
Evan Cheng60c07e12006-07-05 22:17:51 +00007706MachineBasicBlock *
Chris Lattner52600972009-09-02 05:57:00 +00007707X86TargetLowering::EmitLoweredSelect(MachineInstr *MI,
7708 MachineBasicBlock *BB) const {
7709 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
7710 DebugLoc DL = MI->getDebugLoc();
7711
7712 // To "insert" a SELECT_CC instruction, we actually have to insert the
7713 // diamond control-flow pattern. The incoming instruction knows the
7714 // destination vreg to set, the condition code register to branch on, the
7715 // true/false values to select between, and a branch opcode to use.
7716 const BasicBlock *LLVM_BB = BB->getBasicBlock();
7717 MachineFunction::iterator It = BB;
7718 ++It;
7719
7720 // thisMBB:
7721 // ...
7722 // TrueVal = ...
7723 // cmpTY ccX, r1, r2
7724 // bCC copy1MBB
7725 // fallthrough --> copy0MBB
7726 MachineBasicBlock *thisMBB = BB;
7727 MachineFunction *F = BB->getParent();
7728 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
7729 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
7730 unsigned Opc =
7731 X86::GetCondBranchFromCond((X86::CondCode)MI->getOperand(3).getImm());
7732 BuildMI(BB, DL, TII->get(Opc)).addMBB(sinkMBB);
7733 F->insert(It, copy0MBB);
7734 F->insert(It, sinkMBB);
7735 // Update machine-CFG edges by transferring all successors of the current
7736 // block to the new block which will contain the Phi node for the select.
7737 sinkMBB->transferSuccessors(BB);
7738
7739 // Add the true and fallthrough blocks as its successors.
7740 BB->addSuccessor(copy0MBB);
7741 BB->addSuccessor(sinkMBB);
7742
7743 // copy0MBB:
7744 // %FalseValue = ...
7745 // # fallthrough to sinkMBB
7746 BB = copy0MBB;
7747
7748 // Update machine-CFG edges
7749 BB->addSuccessor(sinkMBB);
7750
7751 // sinkMBB:
7752 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
7753 // ...
7754 BB = sinkMBB;
7755 BuildMI(BB, DL, TII->get(X86::PHI), MI->getOperand(0).getReg())
7756 .addReg(MI->getOperand(1).getReg()).addMBB(copy0MBB)
7757 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
7758
7759 F->DeleteMachineInstr(MI); // The pseudo instruction is gone now.
7760 return BB;
7761}
7762
7763
7764MachineBasicBlock *
Evan Chengff9b3732008-01-30 18:18:23 +00007765X86TargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00007766 MachineBasicBlock *BB) const {
Evan Cheng60c07e12006-07-05 22:17:51 +00007767 switch (MI->getOpcode()) {
7768 default: assert(false && "Unexpected instr type to insert");
Dan Gohmancbbea0f2009-08-27 00:14:12 +00007769 case X86::CMOV_GR8:
Mon P Wang9e5ecb82008-12-12 01:25:51 +00007770 case X86::CMOV_V1I64:
Evan Cheng60c07e12006-07-05 22:17:51 +00007771 case X86::CMOV_FR32:
7772 case X86::CMOV_FR64:
7773 case X86::CMOV_V4F32:
7774 case X86::CMOV_V2F64:
Chris Lattner52600972009-09-02 05:57:00 +00007775 case X86::CMOV_V2I64:
7776 return EmitLoweredSelect(MI, BB);
Evan Cheng60c07e12006-07-05 22:17:51 +00007777
Dale Johannesen849f2142007-07-03 00:53:03 +00007778 case X86::FP32_TO_INT16_IN_MEM:
7779 case X86::FP32_TO_INT32_IN_MEM:
7780 case X86::FP32_TO_INT64_IN_MEM:
7781 case X86::FP64_TO_INT16_IN_MEM:
7782 case X86::FP64_TO_INT32_IN_MEM:
Dale Johannesena996d522007-08-07 01:17:37 +00007783 case X86::FP64_TO_INT64_IN_MEM:
7784 case X86::FP80_TO_INT16_IN_MEM:
7785 case X86::FP80_TO_INT32_IN_MEM:
7786 case X86::FP80_TO_INT64_IN_MEM: {
Chris Lattner52600972009-09-02 05:57:00 +00007787 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
7788 DebugLoc DL = MI->getDebugLoc();
7789
Evan Cheng60c07e12006-07-05 22:17:51 +00007790 // Change the floating point control register to use "round towards zero"
7791 // mode when truncating to an integer value.
7792 MachineFunction *F = BB->getParent();
7793 int CWFrameIdx = F->getFrameInfo()->CreateStackObject(2, 2);
Chris Lattner52600972009-09-02 05:57:00 +00007794 addFrameReference(BuildMI(BB, DL, TII->get(X86::FNSTCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +00007795
7796 // Load the old value of the high byte of the control word...
7797 unsigned OldCW =
Chris Lattner84bc5422007-12-31 04:13:23 +00007798 F->getRegInfo().createVirtualRegister(X86::GR16RegisterClass);
Chris Lattner52600972009-09-02 05:57:00 +00007799 addFrameReference(BuildMI(BB, DL, TII->get(X86::MOV16rm), OldCW),
Dale Johannesene4d209d2009-02-03 20:21:25 +00007800 CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +00007801
7802 // Set the high part to be round to zero...
Chris Lattner52600972009-09-02 05:57:00 +00007803 addFrameReference(BuildMI(BB, DL, TII->get(X86::MOV16mi)), CWFrameIdx)
Evan Chengc0f64ff2006-11-27 23:37:22 +00007804 .addImm(0xC7F);
Evan Cheng60c07e12006-07-05 22:17:51 +00007805
7806 // Reload the modified control word now...
Chris Lattner52600972009-09-02 05:57:00 +00007807 addFrameReference(BuildMI(BB, DL, TII->get(X86::FLDCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +00007808
7809 // Restore the memory image of control word to original value
Chris Lattner52600972009-09-02 05:57:00 +00007810 addFrameReference(BuildMI(BB, DL, TII->get(X86::MOV16mr)), CWFrameIdx)
Evan Chengc0f64ff2006-11-27 23:37:22 +00007811 .addReg(OldCW);
Evan Cheng60c07e12006-07-05 22:17:51 +00007812
7813 // Get the X86 opcode to use.
7814 unsigned Opc;
7815 switch (MI->getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00007816 default: llvm_unreachable("illegal opcode!");
Dale Johannesene377d4d2007-07-04 21:07:47 +00007817 case X86::FP32_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m32; break;
7818 case X86::FP32_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m32; break;
7819 case X86::FP32_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m32; break;
7820 case X86::FP64_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m64; break;
7821 case X86::FP64_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m64; break;
7822 case X86::FP64_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m64; break;
Dale Johannesena996d522007-08-07 01:17:37 +00007823 case X86::FP80_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m80; break;
7824 case X86::FP80_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m80; break;
7825 case X86::FP80_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m80; break;
Evan Cheng60c07e12006-07-05 22:17:51 +00007826 }
7827
7828 X86AddressMode AM;
7829 MachineOperand &Op = MI->getOperand(0);
Dan Gohmand735b802008-10-03 15:45:36 +00007830 if (Op.isReg()) {
Evan Cheng60c07e12006-07-05 22:17:51 +00007831 AM.BaseType = X86AddressMode::RegBase;
7832 AM.Base.Reg = Op.getReg();
7833 } else {
7834 AM.BaseType = X86AddressMode::FrameIndexBase;
Chris Lattner8aa797a2007-12-30 23:10:15 +00007835 AM.Base.FrameIndex = Op.getIndex();
Evan Cheng60c07e12006-07-05 22:17:51 +00007836 }
7837 Op = MI->getOperand(1);
Dan Gohmand735b802008-10-03 15:45:36 +00007838 if (Op.isImm())
Chris Lattner7fbe9722006-10-20 17:42:20 +00007839 AM.Scale = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +00007840 Op = MI->getOperand(2);
Dan Gohmand735b802008-10-03 15:45:36 +00007841 if (Op.isImm())
Chris Lattner7fbe9722006-10-20 17:42:20 +00007842 AM.IndexReg = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +00007843 Op = MI->getOperand(3);
Dan Gohmand735b802008-10-03 15:45:36 +00007844 if (Op.isGlobal()) {
Evan Cheng60c07e12006-07-05 22:17:51 +00007845 AM.GV = Op.getGlobal();
7846 } else {
Chris Lattner7fbe9722006-10-20 17:42:20 +00007847 AM.Disp = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +00007848 }
Chris Lattner52600972009-09-02 05:57:00 +00007849 addFullAddress(BuildMI(BB, DL, TII->get(Opc)), AM)
Rafael Espindola8ef2b892009-04-08 08:09:33 +00007850 .addReg(MI->getOperand(X86AddrNumOperands).getReg());
Evan Cheng60c07e12006-07-05 22:17:51 +00007851
7852 // Reload the original control word now.
Chris Lattner52600972009-09-02 05:57:00 +00007853 addFrameReference(BuildMI(BB, DL, TII->get(X86::FLDCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +00007854
Dan Gohman8e5f2c62008-07-07 23:14:23 +00007855 F->DeleteMachineInstr(MI); // The pseudo instruction is gone now.
Evan Cheng60c07e12006-07-05 22:17:51 +00007856 return BB;
7857 }
Eric Christopherb120ab42009-08-18 22:50:32 +00007858 // String/text processing lowering.
7859 case X86::PCMPISTRM128REG:
7860 return EmitPCMP(MI, BB, 3, false /* in-mem */);
7861 case X86::PCMPISTRM128MEM:
7862 return EmitPCMP(MI, BB, 3, true /* in-mem */);
7863 case X86::PCMPESTRM128REG:
7864 return EmitPCMP(MI, BB, 5, false /* in mem */);
7865 case X86::PCMPESTRM128MEM:
7866 return EmitPCMP(MI, BB, 5, true /* in mem */);
7867
7868 // Atomic Lowering.
Mon P Wang63307c32008-05-05 19:05:59 +00007869 case X86::ATOMAND32:
7870 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND32rr,
Scott Michelfdc40a02009-02-17 22:15:04 +00007871 X86::AND32ri, X86::MOV32rm,
Dale Johannesen140be2d2008-08-19 18:47:28 +00007872 X86::LCMPXCHG32, X86::MOV32rr,
7873 X86::NOT32r, X86::EAX,
7874 X86::GR32RegisterClass);
Mon P Wang63307c32008-05-05 19:05:59 +00007875 case X86::ATOMOR32:
Scott Michelfdc40a02009-02-17 22:15:04 +00007876 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR32rr,
7877 X86::OR32ri, X86::MOV32rm,
Dale Johannesen140be2d2008-08-19 18:47:28 +00007878 X86::LCMPXCHG32, X86::MOV32rr,
7879 X86::NOT32r, X86::EAX,
7880 X86::GR32RegisterClass);
Mon P Wang63307c32008-05-05 19:05:59 +00007881 case X86::ATOMXOR32:
7882 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR32rr,
Scott Michelfdc40a02009-02-17 22:15:04 +00007883 X86::XOR32ri, X86::MOV32rm,
Dale Johannesen140be2d2008-08-19 18:47:28 +00007884 X86::LCMPXCHG32, X86::MOV32rr,
7885 X86::NOT32r, X86::EAX,
7886 X86::GR32RegisterClass);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00007887 case X86::ATOMNAND32:
7888 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND32rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +00007889 X86::AND32ri, X86::MOV32rm,
7890 X86::LCMPXCHG32, X86::MOV32rr,
7891 X86::NOT32r, X86::EAX,
7892 X86::GR32RegisterClass, true);
Mon P Wang63307c32008-05-05 19:05:59 +00007893 case X86::ATOMMIN32:
7894 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL32rr);
7895 case X86::ATOMMAX32:
7896 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG32rr);
7897 case X86::ATOMUMIN32:
7898 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB32rr);
7899 case X86::ATOMUMAX32:
7900 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA32rr);
Dale Johannesen140be2d2008-08-19 18:47:28 +00007901
7902 case X86::ATOMAND16:
7903 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND16rr,
7904 X86::AND16ri, X86::MOV16rm,
7905 X86::LCMPXCHG16, X86::MOV16rr,
7906 X86::NOT16r, X86::AX,
7907 X86::GR16RegisterClass);
7908 case X86::ATOMOR16:
Scott Michelfdc40a02009-02-17 22:15:04 +00007909 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR16rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +00007910 X86::OR16ri, X86::MOV16rm,
7911 X86::LCMPXCHG16, X86::MOV16rr,
7912 X86::NOT16r, X86::AX,
7913 X86::GR16RegisterClass);
7914 case X86::ATOMXOR16:
7915 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR16rr,
7916 X86::XOR16ri, X86::MOV16rm,
7917 X86::LCMPXCHG16, X86::MOV16rr,
7918 X86::NOT16r, X86::AX,
7919 X86::GR16RegisterClass);
7920 case X86::ATOMNAND16:
7921 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND16rr,
7922 X86::AND16ri, X86::MOV16rm,
7923 X86::LCMPXCHG16, X86::MOV16rr,
7924 X86::NOT16r, X86::AX,
7925 X86::GR16RegisterClass, true);
7926 case X86::ATOMMIN16:
7927 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL16rr);
7928 case X86::ATOMMAX16:
7929 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG16rr);
7930 case X86::ATOMUMIN16:
7931 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB16rr);
7932 case X86::ATOMUMAX16:
7933 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA16rr);
7934
7935 case X86::ATOMAND8:
7936 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND8rr,
7937 X86::AND8ri, X86::MOV8rm,
7938 X86::LCMPXCHG8, X86::MOV8rr,
7939 X86::NOT8r, X86::AL,
7940 X86::GR8RegisterClass);
7941 case X86::ATOMOR8:
Scott Michelfdc40a02009-02-17 22:15:04 +00007942 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR8rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +00007943 X86::OR8ri, X86::MOV8rm,
7944 X86::LCMPXCHG8, X86::MOV8rr,
7945 X86::NOT8r, X86::AL,
7946 X86::GR8RegisterClass);
7947 case X86::ATOMXOR8:
7948 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR8rr,
7949 X86::XOR8ri, X86::MOV8rm,
7950 X86::LCMPXCHG8, X86::MOV8rr,
7951 X86::NOT8r, X86::AL,
7952 X86::GR8RegisterClass);
7953 case X86::ATOMNAND8:
7954 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND8rr,
7955 X86::AND8ri, X86::MOV8rm,
7956 X86::LCMPXCHG8, X86::MOV8rr,
7957 X86::NOT8r, X86::AL,
7958 X86::GR8RegisterClass, true);
7959 // FIXME: There are no CMOV8 instructions; MIN/MAX need some other way.
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007960 // This group is for 64-bit host.
Dale Johannesena99e3842008-08-20 00:48:50 +00007961 case X86::ATOMAND64:
7962 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND64rr,
Scott Michelfdc40a02009-02-17 22:15:04 +00007963 X86::AND64ri32, X86::MOV64rm,
Dale Johannesena99e3842008-08-20 00:48:50 +00007964 X86::LCMPXCHG64, X86::MOV64rr,
7965 X86::NOT64r, X86::RAX,
7966 X86::GR64RegisterClass);
7967 case X86::ATOMOR64:
Scott Michelfdc40a02009-02-17 22:15:04 +00007968 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR64rr,
7969 X86::OR64ri32, X86::MOV64rm,
Dale Johannesena99e3842008-08-20 00:48:50 +00007970 X86::LCMPXCHG64, X86::MOV64rr,
7971 X86::NOT64r, X86::RAX,
7972 X86::GR64RegisterClass);
7973 case X86::ATOMXOR64:
7974 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR64rr,
Scott Michelfdc40a02009-02-17 22:15:04 +00007975 X86::XOR64ri32, X86::MOV64rm,
Dale Johannesena99e3842008-08-20 00:48:50 +00007976 X86::LCMPXCHG64, X86::MOV64rr,
7977 X86::NOT64r, X86::RAX,
7978 X86::GR64RegisterClass);
7979 case X86::ATOMNAND64:
7980 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND64rr,
7981 X86::AND64ri32, X86::MOV64rm,
7982 X86::LCMPXCHG64, X86::MOV64rr,
7983 X86::NOT64r, X86::RAX,
7984 X86::GR64RegisterClass, true);
7985 case X86::ATOMMIN64:
7986 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL64rr);
7987 case X86::ATOMMAX64:
7988 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG64rr);
7989 case X86::ATOMUMIN64:
7990 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB64rr);
7991 case X86::ATOMUMAX64:
7992 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA64rr);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007993
7994 // This group does 64-bit operations on a 32-bit host.
7995 case X86::ATOMAND6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00007996 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007997 X86::AND32rr, X86::AND32rr,
7998 X86::AND32ri, X86::AND32ri,
7999 false);
8000 case X86::ATOMOR6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00008001 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008002 X86::OR32rr, X86::OR32rr,
8003 X86::OR32ri, X86::OR32ri,
8004 false);
8005 case X86::ATOMXOR6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00008006 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008007 X86::XOR32rr, X86::XOR32rr,
8008 X86::XOR32ri, X86::XOR32ri,
8009 false);
8010 case X86::ATOMNAND6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00008011 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008012 X86::AND32rr, X86::AND32rr,
8013 X86::AND32ri, X86::AND32ri,
8014 true);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008015 case X86::ATOMADD6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00008016 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008017 X86::ADD32rr, X86::ADC32rr,
8018 X86::ADD32ri, X86::ADC32ri,
8019 false);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008020 case X86::ATOMSUB6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00008021 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008022 X86::SUB32rr, X86::SBB32rr,
8023 X86::SUB32ri, X86::SBB32ri,
8024 false);
Dale Johannesen880ae362008-10-03 22:25:52 +00008025 case X86::ATOMSWAP6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00008026 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen880ae362008-10-03 22:25:52 +00008027 X86::MOV32rr, X86::MOV32rr,
8028 X86::MOV32ri, X86::MOV32ri,
8029 false);
Dan Gohmand6708ea2009-08-15 01:38:56 +00008030 case X86::VASTART_SAVE_XMM_REGS:
8031 return EmitVAStartSaveXMMRegsWithCustomInserter(MI, BB);
Evan Cheng60c07e12006-07-05 22:17:51 +00008032 }
8033}
8034
8035//===----------------------------------------------------------------------===//
8036// X86 Optimization Hooks
8037//===----------------------------------------------------------------------===//
8038
Dan Gohman475871a2008-07-27 21:46:04 +00008039void X86TargetLowering::computeMaskedBitsForTargetNode(const SDValue Op,
Dan Gohman977a76f2008-02-13 22:28:48 +00008040 const APInt &Mask,
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00008041 APInt &KnownZero,
8042 APInt &KnownOne,
Dan Gohmanea859be2007-06-22 14:59:07 +00008043 const SelectionDAG &DAG,
Nate Begeman368e18d2006-02-16 21:11:51 +00008044 unsigned Depth) const {
Evan Cheng3a03ebb2005-12-21 23:05:39 +00008045 unsigned Opc = Op.getOpcode();
Evan Cheng865f0602006-04-05 06:11:20 +00008046 assert((Opc >= ISD::BUILTIN_OP_END ||
8047 Opc == ISD::INTRINSIC_WO_CHAIN ||
8048 Opc == ISD::INTRINSIC_W_CHAIN ||
8049 Opc == ISD::INTRINSIC_VOID) &&
8050 "Should use MaskedValueIsZero if you don't know whether Op"
8051 " is a target node!");
Evan Cheng3a03ebb2005-12-21 23:05:39 +00008052
Dan Gohmanf4f92f52008-02-13 23:07:24 +00008053 KnownZero = KnownOne = APInt(Mask.getBitWidth(), 0); // Don't know anything.
Evan Cheng3a03ebb2005-12-21 23:05:39 +00008054 switch (Opc) {
Evan Cheng865f0602006-04-05 06:11:20 +00008055 default: break;
Evan Cheng97d0e0e2009-02-02 09:15:04 +00008056 case X86ISD::ADD:
8057 case X86ISD::SUB:
8058 case X86ISD::SMUL:
8059 case X86ISD::UMUL:
Dan Gohman076aee32009-03-04 19:44:21 +00008060 case X86ISD::INC:
8061 case X86ISD::DEC:
Evan Cheng97d0e0e2009-02-02 09:15:04 +00008062 // These nodes' second result is a boolean.
8063 if (Op.getResNo() == 0)
8064 break;
8065 // Fallthrough
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00008066 case X86ISD::SETCC:
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00008067 KnownZero |= APInt::getHighBitsSet(Mask.getBitWidth(),
8068 Mask.getBitWidth() - 1);
Nate Begeman368e18d2006-02-16 21:11:51 +00008069 break;
Evan Cheng3a03ebb2005-12-21 23:05:39 +00008070 }
Evan Cheng3a03ebb2005-12-21 23:05:39 +00008071}
Chris Lattner259e97c2006-01-31 19:43:35 +00008072
Evan Cheng206ee9d2006-07-07 08:33:52 +00008073/// isGAPlusOffset - Returns true (and the GlobalValue and the offset) if the
Evan Chengad4196b2008-05-12 19:56:52 +00008074/// node is a GlobalAddress + offset.
8075bool X86TargetLowering::isGAPlusOffset(SDNode *N,
8076 GlobalValue* &GA, int64_t &Offset) const{
8077 if (N->getOpcode() == X86ISD::Wrapper) {
8078 if (isa<GlobalAddressSDNode>(N->getOperand(0))) {
Evan Cheng206ee9d2006-07-07 08:33:52 +00008079 GA = cast<GlobalAddressSDNode>(N->getOperand(0))->getGlobal();
Dan Gohman6520e202008-10-18 02:06:02 +00008080 Offset = cast<GlobalAddressSDNode>(N->getOperand(0))->getOffset();
Evan Cheng206ee9d2006-07-07 08:33:52 +00008081 return true;
8082 }
Evan Cheng206ee9d2006-07-07 08:33:52 +00008083 }
Evan Chengad4196b2008-05-12 19:56:52 +00008084 return TargetLowering::isGAPlusOffset(N, GA, Offset);
Evan Cheng206ee9d2006-07-07 08:33:52 +00008085}
8086
Evan Chengad4196b2008-05-12 19:56:52 +00008087static bool isBaseAlignmentOfN(unsigned N, SDNode *Base,
8088 const TargetLowering &TLI) {
Evan Cheng206ee9d2006-07-07 08:33:52 +00008089 GlobalValue *GV;
Nick Lewycky916a9f02008-02-02 08:29:58 +00008090 int64_t Offset = 0;
Evan Chengad4196b2008-05-12 19:56:52 +00008091 if (TLI.isGAPlusOffset(Base, GV, Offset))
Evan Cheng7e2ff772008-05-08 00:57:18 +00008092 return (GV->getAlignment() >= N && (Offset % N) == 0);
Chris Lattnerba96fbc2008-01-26 20:07:42 +00008093 // DAG combine handles the stack object case.
Evan Cheng206ee9d2006-07-07 08:33:52 +00008094 return false;
8095}
8096
Nate Begeman9008ca62009-04-27 18:41:29 +00008097static bool EltsFromConsecutiveLoads(ShuffleVectorSDNode *N, unsigned NumElems,
Owen Andersone50ed302009-08-10 22:56:29 +00008098 EVT EVT, LoadSDNode *&LDBase,
Eli Friedman7a5e5552009-06-07 06:52:44 +00008099 unsigned &LastLoadedElt,
Evan Chengad4196b2008-05-12 19:56:52 +00008100 SelectionDAG &DAG, MachineFrameInfo *MFI,
8101 const TargetLowering &TLI) {
Eli Friedman7a5e5552009-06-07 06:52:44 +00008102 LDBase = NULL;
Anton Korobeynikovb51b6cf2009-06-09 23:00:39 +00008103 LastLoadedElt = -1U;
Evan Cheng7e2ff772008-05-08 00:57:18 +00008104 for (unsigned i = 0; i < NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00008105 if (N->getMaskElt(i) < 0) {
Eli Friedman7a5e5552009-06-07 06:52:44 +00008106 if (!LDBase)
Evan Cheng7e2ff772008-05-08 00:57:18 +00008107 return false;
8108 continue;
8109 }
8110
Dan Gohman475871a2008-07-27 21:46:04 +00008111 SDValue Elt = DAG.getShuffleScalarElt(N, i);
Gabor Greifba36cb52008-08-28 21:40:38 +00008112 if (!Elt.getNode() ||
8113 (Elt.getOpcode() != ISD::UNDEF && !ISD::isNON_EXTLoad(Elt.getNode())))
Evan Cheng7e2ff772008-05-08 00:57:18 +00008114 return false;
Eli Friedman7a5e5552009-06-07 06:52:44 +00008115 if (!LDBase) {
8116 if (Elt.getNode()->getOpcode() == ISD::UNDEF)
Evan Cheng50d9e722008-05-10 06:46:49 +00008117 return false;
Eli Friedman7a5e5552009-06-07 06:52:44 +00008118 LDBase = cast<LoadSDNode>(Elt.getNode());
8119 LastLoadedElt = i;
Evan Cheng7e2ff772008-05-08 00:57:18 +00008120 continue;
8121 }
8122 if (Elt.getOpcode() == ISD::UNDEF)
8123 continue;
8124
Nate Begemanabc01992009-06-05 21:37:30 +00008125 LoadSDNode *LD = cast<LoadSDNode>(Elt);
Nate Begemanabc01992009-06-05 21:37:30 +00008126 if (!TLI.isConsecutiveLoad(LD, LDBase, EVT.getSizeInBits()/8, i, MFI))
Evan Cheng7e2ff772008-05-08 00:57:18 +00008127 return false;
Eli Friedman7a5e5552009-06-07 06:52:44 +00008128 LastLoadedElt = i;
Evan Cheng7e2ff772008-05-08 00:57:18 +00008129 }
8130 return true;
8131}
Evan Cheng206ee9d2006-07-07 08:33:52 +00008132
8133/// PerformShuffleCombine - Combine a vector_shuffle that is equal to
8134/// build_vector load1, load2, load3, load4, <0, 1, 2, 3> into a 128-bit load
8135/// if the load addresses are consecutive, non-overlapping, and in the right
Mon P Wang1e955802009-04-03 02:43:30 +00008136/// order. In the case of v2i64, it will see if it can rewrite the
8137/// shuffle to be an appropriate build vector so it can take advantage of
8138// performBuildVectorCombine.
Dan Gohman475871a2008-07-27 21:46:04 +00008139static SDValue PerformShuffleCombine(SDNode *N, SelectionDAG &DAG,
Nate Begeman9008ca62009-04-27 18:41:29 +00008140 const TargetLowering &TLI) {
Dale Johannesene4d209d2009-02-03 20:21:25 +00008141 DebugLoc dl = N->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00008142 EVT VT = N->getValueType(0);
8143 EVT EVT = VT.getVectorElementType();
Nate Begeman9008ca62009-04-27 18:41:29 +00008144 ShuffleVectorSDNode *SVN = cast<ShuffleVectorSDNode>(N);
8145 unsigned NumElems = VT.getVectorNumElements();
Mon P Wang1e955802009-04-03 02:43:30 +00008146
Eli Friedman7a5e5552009-06-07 06:52:44 +00008147 if (VT.getSizeInBits() != 128)
8148 return SDValue();
8149
Mon P Wang1e955802009-04-03 02:43:30 +00008150 // Try to combine a vector_shuffle into a 128-bit load.
8151 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
Eli Friedman7a5e5552009-06-07 06:52:44 +00008152 LoadSDNode *LD = NULL;
8153 unsigned LastLoadedElt;
8154 if (!EltsFromConsecutiveLoads(SVN, NumElems, EVT, LD, LastLoadedElt, DAG,
8155 MFI, TLI))
Dan Gohman475871a2008-07-27 21:46:04 +00008156 return SDValue();
Evan Cheng206ee9d2006-07-07 08:33:52 +00008157
Eli Friedman7a5e5552009-06-07 06:52:44 +00008158 if (LastLoadedElt == NumElems - 1) {
8159 if (isBaseAlignmentOfN(16, LD->getBasePtr().getNode(), TLI))
8160 return DAG.getLoad(VT, dl, LD->getChain(), LD->getBasePtr(),
8161 LD->getSrcValue(), LD->getSrcValueOffset(),
8162 LD->isVolatile());
Dale Johannesene4d209d2009-02-03 20:21:25 +00008163 return DAG.getLoad(VT, dl, LD->getChain(), LD->getBasePtr(),
Scott Michelfdc40a02009-02-17 22:15:04 +00008164 LD->getSrcValue(), LD->getSrcValueOffset(),
Eli Friedman7a5e5552009-06-07 06:52:44 +00008165 LD->isVolatile(), LD->getAlignment());
8166 } else if (NumElems == 4 && LastLoadedElt == 1) {
Owen Anderson825b72b2009-08-11 20:47:22 +00008167 SDVTList Tys = DAG.getVTList(MVT::v2i64, MVT::Other);
Nate Begemanabc01992009-06-05 21:37:30 +00008168 SDValue Ops[] = { LD->getChain(), LD->getBasePtr() };
8169 SDValue ResNode = DAG.getNode(X86ISD::VZEXT_LOAD, dl, Tys, Ops, 2);
Nate Begemanabc01992009-06-05 21:37:30 +00008170 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, ResNode);
8171 }
8172 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00008173}
Evan Chengd880b972008-05-09 21:53:03 +00008174
Chris Lattner83e6c992006-10-04 06:57:07 +00008175/// PerformSELECTCombine - Do target-specific dag combines on SELECT nodes.
Dan Gohman475871a2008-07-27 21:46:04 +00008176static SDValue PerformSELECTCombine(SDNode *N, SelectionDAG &DAG,
Chris Lattner47b4ce82009-03-11 05:48:52 +00008177 const X86Subtarget *Subtarget) {
8178 DebugLoc DL = N->getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00008179 SDValue Cond = N->getOperand(0);
Chris Lattner47b4ce82009-03-11 05:48:52 +00008180 // Get the LHS/RHS of the select.
8181 SDValue LHS = N->getOperand(1);
8182 SDValue RHS = N->getOperand(2);
Eric Christopherfd179292009-08-27 18:07:15 +00008183
Chris Lattner83e6c992006-10-04 06:57:07 +00008184 // If we have SSE[12] support, try to form min/max nodes.
8185 if (Subtarget->hasSSE2() &&
Owen Anderson825b72b2009-08-11 20:47:22 +00008186 (LHS.getValueType() == MVT::f32 || LHS.getValueType() == MVT::f64) &&
Chris Lattner47b4ce82009-03-11 05:48:52 +00008187 Cond.getOpcode() == ISD::SETCC) {
8188 ISD::CondCode CC = cast<CondCodeSDNode>(Cond.getOperand(2))->get();
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00008189
Chris Lattner47b4ce82009-03-11 05:48:52 +00008190 unsigned Opcode = 0;
8191 if (LHS == Cond.getOperand(0) && RHS == Cond.getOperand(1)) {
8192 switch (CC) {
8193 default: break;
8194 case ISD::SETOLE: // (X <= Y) ? X : Y -> min
8195 case ISD::SETULE:
8196 case ISD::SETLE:
8197 if (!UnsafeFPMath) break;
8198 // FALL THROUGH.
8199 case ISD::SETOLT: // (X olt/lt Y) ? X : Y -> min
8200 case ISD::SETLT:
8201 Opcode = X86ISD::FMIN;
8202 break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00008203
Chris Lattner47b4ce82009-03-11 05:48:52 +00008204 case ISD::SETOGT: // (X > Y) ? X : Y -> max
8205 case ISD::SETUGT:
8206 case ISD::SETGT:
8207 if (!UnsafeFPMath) break;
8208 // FALL THROUGH.
8209 case ISD::SETUGE: // (X uge/ge Y) ? X : Y -> max
8210 case ISD::SETGE:
8211 Opcode = X86ISD::FMAX;
8212 break;
Chris Lattner83e6c992006-10-04 06:57:07 +00008213 }
Chris Lattner47b4ce82009-03-11 05:48:52 +00008214 } else if (LHS == Cond.getOperand(1) && RHS == Cond.getOperand(0)) {
8215 switch (CC) {
8216 default: break;
8217 case ISD::SETOGT: // (X > Y) ? Y : X -> min
8218 case ISD::SETUGT:
8219 case ISD::SETGT:
8220 if (!UnsafeFPMath) break;
8221 // FALL THROUGH.
8222 case ISD::SETUGE: // (X uge/ge Y) ? Y : X -> min
8223 case ISD::SETGE:
8224 Opcode = X86ISD::FMIN;
8225 break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00008226
Chris Lattner47b4ce82009-03-11 05:48:52 +00008227 case ISD::SETOLE: // (X <= Y) ? Y : X -> max
8228 case ISD::SETULE:
8229 case ISD::SETLE:
8230 if (!UnsafeFPMath) break;
8231 // FALL THROUGH.
8232 case ISD::SETOLT: // (X olt/lt Y) ? Y : X -> max
8233 case ISD::SETLT:
8234 Opcode = X86ISD::FMAX;
8235 break;
8236 }
Chris Lattner83e6c992006-10-04 06:57:07 +00008237 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00008238
Chris Lattner47b4ce82009-03-11 05:48:52 +00008239 if (Opcode)
8240 return DAG.getNode(Opcode, DL, N->getValueType(0), LHS, RHS);
Chris Lattner83e6c992006-10-04 06:57:07 +00008241 }
Eric Christopherfd179292009-08-27 18:07:15 +00008242
Chris Lattnerd1980a52009-03-12 06:52:53 +00008243 // If this is a select between two integer constants, try to do some
8244 // optimizations.
Chris Lattnercee56e72009-03-13 05:53:31 +00008245 if (ConstantSDNode *TrueC = dyn_cast<ConstantSDNode>(LHS)) {
8246 if (ConstantSDNode *FalseC = dyn_cast<ConstantSDNode>(RHS))
Chris Lattnerd1980a52009-03-12 06:52:53 +00008247 // Don't do this for crazy integer types.
8248 if (DAG.getTargetLoweringInfo().isTypeLegal(LHS.getValueType())) {
8249 // If this is efficiently invertible, canonicalize the LHSC/RHSC values
Chris Lattnercee56e72009-03-13 05:53:31 +00008250 // so that TrueC (the true value) is larger than FalseC.
Chris Lattnerd1980a52009-03-12 06:52:53 +00008251 bool NeedsCondInvert = false;
Eric Christopherfd179292009-08-27 18:07:15 +00008252
Chris Lattnercee56e72009-03-13 05:53:31 +00008253 if (TrueC->getAPIntValue().ult(FalseC->getAPIntValue()) &&
Chris Lattnerd1980a52009-03-12 06:52:53 +00008254 // Efficiently invertible.
8255 (Cond.getOpcode() == ISD::SETCC || // setcc -> invertible.
8256 (Cond.getOpcode() == ISD::XOR && // xor(X, C) -> invertible.
8257 isa<ConstantSDNode>(Cond.getOperand(1))))) {
8258 NeedsCondInvert = true;
Chris Lattnercee56e72009-03-13 05:53:31 +00008259 std::swap(TrueC, FalseC);
Chris Lattnerd1980a52009-03-12 06:52:53 +00008260 }
Eric Christopherfd179292009-08-27 18:07:15 +00008261
Chris Lattnerd1980a52009-03-12 06:52:53 +00008262 // Optimize C ? 8 : 0 -> zext(C) << 3. Likewise for any pow2/0.
Chris Lattnercee56e72009-03-13 05:53:31 +00008263 if (FalseC->getAPIntValue() == 0 &&
8264 TrueC->getAPIntValue().isPowerOf2()) {
Chris Lattnerd1980a52009-03-12 06:52:53 +00008265 if (NeedsCondInvert) // Invert the condition if needed.
8266 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
8267 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +00008268
Chris Lattnerd1980a52009-03-12 06:52:53 +00008269 // Zero extend the condition if needed.
8270 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, LHS.getValueType(), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +00008271
Chris Lattnercee56e72009-03-13 05:53:31 +00008272 unsigned ShAmt = TrueC->getAPIntValue().logBase2();
Chris Lattnerd1980a52009-03-12 06:52:53 +00008273 return DAG.getNode(ISD::SHL, DL, LHS.getValueType(), Cond,
Owen Anderson825b72b2009-08-11 20:47:22 +00008274 DAG.getConstant(ShAmt, MVT::i8));
Chris Lattnerd1980a52009-03-12 06:52:53 +00008275 }
Eric Christopherfd179292009-08-27 18:07:15 +00008276
Chris Lattner97a29a52009-03-13 05:22:11 +00008277 // Optimize Cond ? cst+1 : cst -> zext(setcc(C)+cst.
Chris Lattnercee56e72009-03-13 05:53:31 +00008278 if (FalseC->getAPIntValue()+1 == TrueC->getAPIntValue()) {
Chris Lattner97a29a52009-03-13 05:22:11 +00008279 if (NeedsCondInvert) // Invert the condition if needed.
8280 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
8281 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +00008282
Chris Lattner97a29a52009-03-13 05:22:11 +00008283 // Zero extend the condition if needed.
Chris Lattnercee56e72009-03-13 05:53:31 +00008284 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL,
8285 FalseC->getValueType(0), Cond);
Chris Lattner97a29a52009-03-13 05:22:11 +00008286 return DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
Chris Lattnercee56e72009-03-13 05:53:31 +00008287 SDValue(FalseC, 0));
Chris Lattner97a29a52009-03-13 05:22:11 +00008288 }
Eric Christopherfd179292009-08-27 18:07:15 +00008289
Chris Lattnercee56e72009-03-13 05:53:31 +00008290 // Optimize cases that will turn into an LEA instruction. This requires
8291 // an i32 or i64 and an efficient multiplier (1, 2, 3, 4, 5, 8, 9).
Owen Anderson825b72b2009-08-11 20:47:22 +00008292 if (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i64) {
Chris Lattnercee56e72009-03-13 05:53:31 +00008293 uint64_t Diff = TrueC->getZExtValue()-FalseC->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +00008294 if (N->getValueType(0) == MVT::i32) Diff = (unsigned)Diff;
Eric Christopherfd179292009-08-27 18:07:15 +00008295
Chris Lattnercee56e72009-03-13 05:53:31 +00008296 bool isFastMultiplier = false;
8297 if (Diff < 10) {
8298 switch ((unsigned char)Diff) {
8299 default: break;
8300 case 1: // result = add base, cond
8301 case 2: // result = lea base( , cond*2)
8302 case 3: // result = lea base(cond, cond*2)
8303 case 4: // result = lea base( , cond*4)
8304 case 5: // result = lea base(cond, cond*4)
8305 case 8: // result = lea base( , cond*8)
8306 case 9: // result = lea base(cond, cond*8)
8307 isFastMultiplier = true;
8308 break;
8309 }
8310 }
Eric Christopherfd179292009-08-27 18:07:15 +00008311
Chris Lattnercee56e72009-03-13 05:53:31 +00008312 if (isFastMultiplier) {
8313 APInt Diff = TrueC->getAPIntValue()-FalseC->getAPIntValue();
8314 if (NeedsCondInvert) // Invert the condition if needed.
8315 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
8316 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +00008317
Chris Lattnercee56e72009-03-13 05:53:31 +00008318 // Zero extend the condition if needed.
8319 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, FalseC->getValueType(0),
8320 Cond);
8321 // Scale the condition by the difference.
8322 if (Diff != 1)
8323 Cond = DAG.getNode(ISD::MUL, DL, Cond.getValueType(), Cond,
8324 DAG.getConstant(Diff, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +00008325
Chris Lattnercee56e72009-03-13 05:53:31 +00008326 // Add the base if non-zero.
8327 if (FalseC->getAPIntValue() != 0)
8328 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
8329 SDValue(FalseC, 0));
8330 return Cond;
8331 }
Eric Christopherfd179292009-08-27 18:07:15 +00008332 }
Chris Lattnerd1980a52009-03-12 06:52:53 +00008333 }
8334 }
Eric Christopherfd179292009-08-27 18:07:15 +00008335
Dan Gohman475871a2008-07-27 21:46:04 +00008336 return SDValue();
Chris Lattner83e6c992006-10-04 06:57:07 +00008337}
8338
Chris Lattnerd1980a52009-03-12 06:52:53 +00008339/// Optimize X86ISD::CMOV [LHS, RHS, CONDCODE (e.g. X86::COND_NE), CONDVAL]
8340static SDValue PerformCMOVCombine(SDNode *N, SelectionDAG &DAG,
8341 TargetLowering::DAGCombinerInfo &DCI) {
8342 DebugLoc DL = N->getDebugLoc();
Eric Christopherfd179292009-08-27 18:07:15 +00008343
Chris Lattnerd1980a52009-03-12 06:52:53 +00008344 // If the flag operand isn't dead, don't touch this CMOV.
8345 if (N->getNumValues() == 2 && !SDValue(N, 1).use_empty())
8346 return SDValue();
Eric Christopherfd179292009-08-27 18:07:15 +00008347
Chris Lattnerd1980a52009-03-12 06:52:53 +00008348 // If this is a select between two integer constants, try to do some
8349 // optimizations. Note that the operands are ordered the opposite of SELECT
8350 // operands.
8351 if (ConstantSDNode *TrueC = dyn_cast<ConstantSDNode>(N->getOperand(1))) {
8352 if (ConstantSDNode *FalseC = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
8353 // Canonicalize the TrueC/FalseC values so that TrueC (the true value) is
8354 // larger than FalseC (the false value).
8355 X86::CondCode CC = (X86::CondCode)N->getConstantOperandVal(2);
Eric Christopherfd179292009-08-27 18:07:15 +00008356
Chris Lattnerd1980a52009-03-12 06:52:53 +00008357 if (TrueC->getAPIntValue().ult(FalseC->getAPIntValue())) {
8358 CC = X86::GetOppositeBranchCondition(CC);
8359 std::swap(TrueC, FalseC);
8360 }
Eric Christopherfd179292009-08-27 18:07:15 +00008361
Chris Lattnerd1980a52009-03-12 06:52:53 +00008362 // Optimize C ? 8 : 0 -> zext(setcc(C)) << 3. Likewise for any pow2/0.
Chris Lattnercee56e72009-03-13 05:53:31 +00008363 // This is efficient for any integer data type (including i8/i16) and
8364 // shift amount.
Chris Lattnerd1980a52009-03-12 06:52:53 +00008365 if (FalseC->getAPIntValue() == 0 && TrueC->getAPIntValue().isPowerOf2()) {
8366 SDValue Cond = N->getOperand(3);
Owen Anderson825b72b2009-08-11 20:47:22 +00008367 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
8368 DAG.getConstant(CC, MVT::i8), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +00008369
Chris Lattnerd1980a52009-03-12 06:52:53 +00008370 // Zero extend the condition if needed.
8371 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, TrueC->getValueType(0), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +00008372
Chris Lattnerd1980a52009-03-12 06:52:53 +00008373 unsigned ShAmt = TrueC->getAPIntValue().logBase2();
8374 Cond = DAG.getNode(ISD::SHL, DL, Cond.getValueType(), Cond,
Owen Anderson825b72b2009-08-11 20:47:22 +00008375 DAG.getConstant(ShAmt, MVT::i8));
Chris Lattnerd1980a52009-03-12 06:52:53 +00008376 if (N->getNumValues() == 2) // Dead flag value?
8377 return DCI.CombineTo(N, Cond, SDValue());
8378 return Cond;
8379 }
Eric Christopherfd179292009-08-27 18:07:15 +00008380
Chris Lattnercee56e72009-03-13 05:53:31 +00008381 // Optimize Cond ? cst+1 : cst -> zext(setcc(C)+cst. This is efficient
8382 // for any integer data type, including i8/i16.
Chris Lattner97a29a52009-03-13 05:22:11 +00008383 if (FalseC->getAPIntValue()+1 == TrueC->getAPIntValue()) {
8384 SDValue Cond = N->getOperand(3);
Owen Anderson825b72b2009-08-11 20:47:22 +00008385 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
8386 DAG.getConstant(CC, MVT::i8), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +00008387
Chris Lattner97a29a52009-03-13 05:22:11 +00008388 // Zero extend the condition if needed.
Chris Lattnercee56e72009-03-13 05:53:31 +00008389 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL,
8390 FalseC->getValueType(0), Cond);
Chris Lattner97a29a52009-03-13 05:22:11 +00008391 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
8392 SDValue(FalseC, 0));
Eric Christopherfd179292009-08-27 18:07:15 +00008393
Chris Lattner97a29a52009-03-13 05:22:11 +00008394 if (N->getNumValues() == 2) // Dead flag value?
8395 return DCI.CombineTo(N, Cond, SDValue());
8396 return Cond;
8397 }
Eric Christopherfd179292009-08-27 18:07:15 +00008398
Chris Lattnercee56e72009-03-13 05:53:31 +00008399 // Optimize cases that will turn into an LEA instruction. This requires
8400 // an i32 or i64 and an efficient multiplier (1, 2, 3, 4, 5, 8, 9).
Owen Anderson825b72b2009-08-11 20:47:22 +00008401 if (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i64) {
Chris Lattnercee56e72009-03-13 05:53:31 +00008402 uint64_t Diff = TrueC->getZExtValue()-FalseC->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +00008403 if (N->getValueType(0) == MVT::i32) Diff = (unsigned)Diff;
Eric Christopherfd179292009-08-27 18:07:15 +00008404
Chris Lattnercee56e72009-03-13 05:53:31 +00008405 bool isFastMultiplier = false;
8406 if (Diff < 10) {
8407 switch ((unsigned char)Diff) {
8408 default: break;
8409 case 1: // result = add base, cond
8410 case 2: // result = lea base( , cond*2)
8411 case 3: // result = lea base(cond, cond*2)
8412 case 4: // result = lea base( , cond*4)
8413 case 5: // result = lea base(cond, cond*4)
8414 case 8: // result = lea base( , cond*8)
8415 case 9: // result = lea base(cond, cond*8)
8416 isFastMultiplier = true;
8417 break;
8418 }
8419 }
Eric Christopherfd179292009-08-27 18:07:15 +00008420
Chris Lattnercee56e72009-03-13 05:53:31 +00008421 if (isFastMultiplier) {
8422 APInt Diff = TrueC->getAPIntValue()-FalseC->getAPIntValue();
8423 SDValue Cond = N->getOperand(3);
Owen Anderson825b72b2009-08-11 20:47:22 +00008424 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
8425 DAG.getConstant(CC, MVT::i8), Cond);
Chris Lattnercee56e72009-03-13 05:53:31 +00008426 // Zero extend the condition if needed.
8427 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, FalseC->getValueType(0),
8428 Cond);
8429 // Scale the condition by the difference.
8430 if (Diff != 1)
8431 Cond = DAG.getNode(ISD::MUL, DL, Cond.getValueType(), Cond,
8432 DAG.getConstant(Diff, Cond.getValueType()));
8433
8434 // Add the base if non-zero.
8435 if (FalseC->getAPIntValue() != 0)
8436 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
8437 SDValue(FalseC, 0));
8438 if (N->getNumValues() == 2) // Dead flag value?
8439 return DCI.CombineTo(N, Cond, SDValue());
8440 return Cond;
8441 }
Eric Christopherfd179292009-08-27 18:07:15 +00008442 }
Chris Lattnerd1980a52009-03-12 06:52:53 +00008443 }
8444 }
8445 return SDValue();
8446}
8447
8448
Evan Cheng0b0cd912009-03-28 05:57:29 +00008449/// PerformMulCombine - Optimize a single multiply with constant into two
8450/// in order to implement it with two cheaper instructions, e.g.
8451/// LEA + SHL, LEA + LEA.
8452static SDValue PerformMulCombine(SDNode *N, SelectionDAG &DAG,
8453 TargetLowering::DAGCombinerInfo &DCI) {
8454 if (DAG.getMachineFunction().
8455 getFunction()->hasFnAttr(Attribute::OptimizeForSize))
8456 return SDValue();
8457
8458 if (DCI.isBeforeLegalize() || DCI.isCalledByLegalizer())
8459 return SDValue();
8460
Owen Andersone50ed302009-08-10 22:56:29 +00008461 EVT VT = N->getValueType(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00008462 if (VT != MVT::i64)
Evan Cheng0b0cd912009-03-28 05:57:29 +00008463 return SDValue();
8464
8465 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(1));
8466 if (!C)
8467 return SDValue();
8468 uint64_t MulAmt = C->getZExtValue();
8469 if (isPowerOf2_64(MulAmt) || MulAmt == 3 || MulAmt == 5 || MulAmt == 9)
8470 return SDValue();
8471
8472 uint64_t MulAmt1 = 0;
8473 uint64_t MulAmt2 = 0;
8474 if ((MulAmt % 9) == 0) {
8475 MulAmt1 = 9;
8476 MulAmt2 = MulAmt / 9;
8477 } else if ((MulAmt % 5) == 0) {
8478 MulAmt1 = 5;
8479 MulAmt2 = MulAmt / 5;
8480 } else if ((MulAmt % 3) == 0) {
8481 MulAmt1 = 3;
8482 MulAmt2 = MulAmt / 3;
8483 }
8484 if (MulAmt2 &&
8485 (isPowerOf2_64(MulAmt2) || MulAmt2 == 3 || MulAmt2 == 5 || MulAmt2 == 9)){
8486 DebugLoc DL = N->getDebugLoc();
8487
8488 if (isPowerOf2_64(MulAmt2) &&
8489 !(N->hasOneUse() && N->use_begin()->getOpcode() == ISD::ADD))
8490 // If second multiplifer is pow2, issue it first. We want the multiply by
8491 // 3, 5, or 9 to be folded into the addressing mode unless the lone use
8492 // is an add.
8493 std::swap(MulAmt1, MulAmt2);
8494
8495 SDValue NewMul;
Eric Christopherfd179292009-08-27 18:07:15 +00008496 if (isPowerOf2_64(MulAmt1))
Evan Cheng0b0cd912009-03-28 05:57:29 +00008497 NewMul = DAG.getNode(ISD::SHL, DL, VT, N->getOperand(0),
Owen Anderson825b72b2009-08-11 20:47:22 +00008498 DAG.getConstant(Log2_64(MulAmt1), MVT::i8));
Evan Cheng0b0cd912009-03-28 05:57:29 +00008499 else
Evan Cheng73f24c92009-03-30 21:36:47 +00008500 NewMul = DAG.getNode(X86ISD::MUL_IMM, DL, VT, N->getOperand(0),
Evan Cheng0b0cd912009-03-28 05:57:29 +00008501 DAG.getConstant(MulAmt1, VT));
8502
Eric Christopherfd179292009-08-27 18:07:15 +00008503 if (isPowerOf2_64(MulAmt2))
Evan Cheng0b0cd912009-03-28 05:57:29 +00008504 NewMul = DAG.getNode(ISD::SHL, DL, VT, NewMul,
Owen Anderson825b72b2009-08-11 20:47:22 +00008505 DAG.getConstant(Log2_64(MulAmt2), MVT::i8));
Eric Christopherfd179292009-08-27 18:07:15 +00008506 else
Evan Cheng73f24c92009-03-30 21:36:47 +00008507 NewMul = DAG.getNode(X86ISD::MUL_IMM, DL, VT, NewMul,
Evan Cheng0b0cd912009-03-28 05:57:29 +00008508 DAG.getConstant(MulAmt2, VT));
8509
8510 // Do not add new nodes to DAG combiner worklist.
8511 DCI.CombineTo(N, NewMul, false);
8512 }
8513 return SDValue();
8514}
8515
8516
Nate Begeman740ab032009-01-26 00:52:55 +00008517/// PerformShiftCombine - Transforms vector shift nodes to use vector shifts
8518/// when possible.
8519static SDValue PerformShiftCombine(SDNode* N, SelectionDAG &DAG,
8520 const X86Subtarget *Subtarget) {
8521 // On X86 with SSE2 support, we can transform this to a vector shift if
8522 // all elements are shifted by the same amount. We can't do this in legalize
8523 // because the a constant vector is typically transformed to a constant pool
8524 // so we have no knowledge of the shift amount.
Nate Begemanc2fd67f2009-01-26 03:15:31 +00008525 if (!Subtarget->hasSSE2())
8526 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00008527
Owen Andersone50ed302009-08-10 22:56:29 +00008528 EVT VT = N->getValueType(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00008529 if (VT != MVT::v2i64 && VT != MVT::v4i32 && VT != MVT::v8i16)
Nate Begemanc2fd67f2009-01-26 03:15:31 +00008530 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00008531
Mon P Wang3becd092009-01-28 08:12:05 +00008532 SDValue ShAmtOp = N->getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +00008533 EVT EltVT = VT.getVectorElementType();
Chris Lattner47b4ce82009-03-11 05:48:52 +00008534 DebugLoc DL = N->getDebugLoc();
Mon P Wang3becd092009-01-28 08:12:05 +00008535 SDValue BaseShAmt;
8536 if (ShAmtOp.getOpcode() == ISD::BUILD_VECTOR) {
8537 unsigned NumElts = VT.getVectorNumElements();
8538 unsigned i = 0;
8539 for (; i != NumElts; ++i) {
8540 SDValue Arg = ShAmtOp.getOperand(i);
8541 if (Arg.getOpcode() == ISD::UNDEF) continue;
8542 BaseShAmt = Arg;
8543 break;
8544 }
8545 for (; i != NumElts; ++i) {
8546 SDValue Arg = ShAmtOp.getOperand(i);
8547 if (Arg.getOpcode() == ISD::UNDEF) continue;
8548 if (Arg != BaseShAmt) {
8549 return SDValue();
8550 }
8551 }
8552 } else if (ShAmtOp.getOpcode() == ISD::VECTOR_SHUFFLE &&
Nate Begeman9008ca62009-04-27 18:41:29 +00008553 cast<ShuffleVectorSDNode>(ShAmtOp)->isSplat()) {
8554 BaseShAmt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL, EltVT, ShAmtOp,
8555 DAG.getIntPtrConstant(0));
Mon P Wang3becd092009-01-28 08:12:05 +00008556 } else
Nate Begemanc2fd67f2009-01-26 03:15:31 +00008557 return SDValue();
Nate Begeman740ab032009-01-26 00:52:55 +00008558
Owen Anderson825b72b2009-08-11 20:47:22 +00008559 if (EltVT.bitsGT(MVT::i32))
8560 BaseShAmt = DAG.getNode(ISD::TRUNCATE, DL, MVT::i32, BaseShAmt);
8561 else if (EltVT.bitsLT(MVT::i32))
8562 BaseShAmt = DAG.getNode(ISD::ANY_EXTEND, DL, MVT::i32, BaseShAmt);
Nate Begeman740ab032009-01-26 00:52:55 +00008563
Nate Begemanc2fd67f2009-01-26 03:15:31 +00008564 // The shift amount is identical so we can do a vector shift.
8565 SDValue ValOp = N->getOperand(0);
8566 switch (N->getOpcode()) {
8567 default:
Torok Edwinc23197a2009-07-14 16:55:14 +00008568 llvm_unreachable("Unknown shift opcode!");
Nate Begemanc2fd67f2009-01-26 03:15:31 +00008569 break;
8570 case ISD::SHL:
Owen Anderson825b72b2009-08-11 20:47:22 +00008571 if (VT == MVT::v2i64)
Chris Lattner47b4ce82009-03-11 05:48:52 +00008572 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00008573 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00008574 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +00008575 if (VT == MVT::v4i32)
Chris Lattner47b4ce82009-03-11 05:48:52 +00008576 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00008577 DAG.getConstant(Intrinsic::x86_sse2_pslli_d, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00008578 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +00008579 if (VT == MVT::v8i16)
Chris Lattner47b4ce82009-03-11 05:48:52 +00008580 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00008581 DAG.getConstant(Intrinsic::x86_sse2_pslli_w, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00008582 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +00008583 break;
8584 case ISD::SRA:
Owen Anderson825b72b2009-08-11 20:47:22 +00008585 if (VT == MVT::v4i32)
Chris Lattner47b4ce82009-03-11 05:48:52 +00008586 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00008587 DAG.getConstant(Intrinsic::x86_sse2_psrai_d, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00008588 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +00008589 if (VT == MVT::v8i16)
Chris Lattner47b4ce82009-03-11 05:48:52 +00008590 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00008591 DAG.getConstant(Intrinsic::x86_sse2_psrai_w, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00008592 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +00008593 break;
8594 case ISD::SRL:
Owen Anderson825b72b2009-08-11 20:47:22 +00008595 if (VT == MVT::v2i64)
Chris Lattner47b4ce82009-03-11 05:48:52 +00008596 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00008597 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00008598 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +00008599 if (VT == MVT::v4i32)
Chris Lattner47b4ce82009-03-11 05:48:52 +00008600 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00008601 DAG.getConstant(Intrinsic::x86_sse2_psrli_d, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00008602 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +00008603 if (VT == MVT::v8i16)
Chris Lattner47b4ce82009-03-11 05:48:52 +00008604 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00008605 DAG.getConstant(Intrinsic::x86_sse2_psrli_w, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00008606 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +00008607 break;
Nate Begeman740ab032009-01-26 00:52:55 +00008608 }
8609 return SDValue();
8610}
8611
Chris Lattner149a4e52008-02-22 02:09:43 +00008612/// PerformSTORECombine - Do target-specific dag combines on STORE nodes.
Dan Gohman475871a2008-07-27 21:46:04 +00008613static SDValue PerformSTORECombine(SDNode *N, SelectionDAG &DAG,
Evan Cheng536e6672009-03-12 05:59:15 +00008614 const X86Subtarget *Subtarget) {
Chris Lattner149a4e52008-02-22 02:09:43 +00008615 // Turn load->store of MMX types into GPR load/stores. This avoids clobbering
8616 // the FP state in cases where an emms may be missing.
Dale Johannesen079f2a62008-02-25 19:20:14 +00008617 // A preferable solution to the general problem is to figure out the right
8618 // places to insert EMMS. This qualifies as a quick hack.
Evan Cheng536e6672009-03-12 05:59:15 +00008619
8620 // Similarly, turn load->store of i64 into double load/stores in 32-bit mode.
Evan Cheng7e2ff772008-05-08 00:57:18 +00008621 StoreSDNode *St = cast<StoreSDNode>(N);
Owen Andersone50ed302009-08-10 22:56:29 +00008622 EVT VT = St->getValue().getValueType();
Evan Cheng536e6672009-03-12 05:59:15 +00008623 if (VT.getSizeInBits() != 64)
8624 return SDValue();
8625
Devang Patel578efa92009-06-05 21:57:13 +00008626 const Function *F = DAG.getMachineFunction().getFunction();
8627 bool NoImplicitFloatOps = F->hasFnAttr(Attribute::NoImplicitFloat);
Eric Christopherfd179292009-08-27 18:07:15 +00008628 bool F64IsLegal = !UseSoftFloat && !NoImplicitFloatOps
Devang Patel578efa92009-06-05 21:57:13 +00008629 && Subtarget->hasSSE2();
Evan Cheng536e6672009-03-12 05:59:15 +00008630 if ((VT.isVector() ||
Owen Anderson825b72b2009-08-11 20:47:22 +00008631 (VT == MVT::i64 && F64IsLegal && !Subtarget->is64Bit())) &&
Dale Johannesen079f2a62008-02-25 19:20:14 +00008632 isa<LoadSDNode>(St->getValue()) &&
8633 !cast<LoadSDNode>(St->getValue())->isVolatile() &&
8634 St->getChain().hasOneUse() && !St->isVolatile()) {
Gabor Greifba36cb52008-08-28 21:40:38 +00008635 SDNode* LdVal = St->getValue().getNode();
Dale Johannesen079f2a62008-02-25 19:20:14 +00008636 LoadSDNode *Ld = 0;
8637 int TokenFactorIndex = -1;
Dan Gohman475871a2008-07-27 21:46:04 +00008638 SmallVector<SDValue, 8> Ops;
Gabor Greifba36cb52008-08-28 21:40:38 +00008639 SDNode* ChainVal = St->getChain().getNode();
Dale Johannesen079f2a62008-02-25 19:20:14 +00008640 // Must be a store of a load. We currently handle two cases: the load
8641 // is a direct child, and it's under an intervening TokenFactor. It is
8642 // possible to dig deeper under nested TokenFactors.
Dale Johannesen14e2ea92008-02-25 22:29:22 +00008643 if (ChainVal == LdVal)
Dale Johannesen079f2a62008-02-25 19:20:14 +00008644 Ld = cast<LoadSDNode>(St->getChain());
8645 else if (St->getValue().hasOneUse() &&
8646 ChainVal->getOpcode() == ISD::TokenFactor) {
8647 for (unsigned i=0, e = ChainVal->getNumOperands(); i != e; ++i) {
Gabor Greifba36cb52008-08-28 21:40:38 +00008648 if (ChainVal->getOperand(i).getNode() == LdVal) {
Dale Johannesen079f2a62008-02-25 19:20:14 +00008649 TokenFactorIndex = i;
8650 Ld = cast<LoadSDNode>(St->getValue());
8651 } else
8652 Ops.push_back(ChainVal->getOperand(i));
8653 }
8654 }
Dale Johannesen079f2a62008-02-25 19:20:14 +00008655
Evan Cheng536e6672009-03-12 05:59:15 +00008656 if (!Ld || !ISD::isNormalLoad(Ld))
8657 return SDValue();
Dale Johannesen079f2a62008-02-25 19:20:14 +00008658
Evan Cheng536e6672009-03-12 05:59:15 +00008659 // If this is not the MMX case, i.e. we are just turning i64 load/store
8660 // into f64 load/store, avoid the transformation if there are multiple
8661 // uses of the loaded value.
8662 if (!VT.isVector() && !Ld->hasNUsesOfValue(1, 0))
8663 return SDValue();
Dale Johannesen079f2a62008-02-25 19:20:14 +00008664
Evan Cheng536e6672009-03-12 05:59:15 +00008665 DebugLoc LdDL = Ld->getDebugLoc();
8666 DebugLoc StDL = N->getDebugLoc();
8667 // If we are a 64-bit capable x86, lower to a single movq load/store pair.
8668 // Otherwise, if it's legal to use f64 SSE instructions, use f64 load/store
8669 // pair instead.
8670 if (Subtarget->is64Bit() || F64IsLegal) {
Owen Anderson825b72b2009-08-11 20:47:22 +00008671 EVT LdVT = Subtarget->is64Bit() ? MVT::i64 : MVT::f64;
Evan Cheng536e6672009-03-12 05:59:15 +00008672 SDValue NewLd = DAG.getLoad(LdVT, LdDL, Ld->getChain(),
8673 Ld->getBasePtr(), Ld->getSrcValue(),
8674 Ld->getSrcValueOffset(), Ld->isVolatile(),
8675 Ld->getAlignment());
8676 SDValue NewChain = NewLd.getValue(1);
Dale Johannesen079f2a62008-02-25 19:20:14 +00008677 if (TokenFactorIndex != -1) {
Evan Cheng536e6672009-03-12 05:59:15 +00008678 Ops.push_back(NewChain);
Owen Anderson825b72b2009-08-11 20:47:22 +00008679 NewChain = DAG.getNode(ISD::TokenFactor, LdDL, MVT::Other, &Ops[0],
Dale Johannesen079f2a62008-02-25 19:20:14 +00008680 Ops.size());
8681 }
Evan Cheng536e6672009-03-12 05:59:15 +00008682 return DAG.getStore(NewChain, StDL, NewLd, St->getBasePtr(),
Chris Lattner149a4e52008-02-22 02:09:43 +00008683 St->getSrcValue(), St->getSrcValueOffset(),
8684 St->isVolatile(), St->getAlignment());
8685 }
Evan Cheng536e6672009-03-12 05:59:15 +00008686
8687 // Otherwise, lower to two pairs of 32-bit loads / stores.
8688 SDValue LoAddr = Ld->getBasePtr();
Owen Anderson825b72b2009-08-11 20:47:22 +00008689 SDValue HiAddr = DAG.getNode(ISD::ADD, LdDL, MVT::i32, LoAddr,
8690 DAG.getConstant(4, MVT::i32));
Evan Cheng536e6672009-03-12 05:59:15 +00008691
Owen Anderson825b72b2009-08-11 20:47:22 +00008692 SDValue LoLd = DAG.getLoad(MVT::i32, LdDL, Ld->getChain(), LoAddr,
Evan Cheng536e6672009-03-12 05:59:15 +00008693 Ld->getSrcValue(), Ld->getSrcValueOffset(),
8694 Ld->isVolatile(), Ld->getAlignment());
Owen Anderson825b72b2009-08-11 20:47:22 +00008695 SDValue HiLd = DAG.getLoad(MVT::i32, LdDL, Ld->getChain(), HiAddr,
Evan Cheng536e6672009-03-12 05:59:15 +00008696 Ld->getSrcValue(), Ld->getSrcValueOffset()+4,
8697 Ld->isVolatile(),
8698 MinAlign(Ld->getAlignment(), 4));
8699
8700 SDValue NewChain = LoLd.getValue(1);
8701 if (TokenFactorIndex != -1) {
8702 Ops.push_back(LoLd);
8703 Ops.push_back(HiLd);
Owen Anderson825b72b2009-08-11 20:47:22 +00008704 NewChain = DAG.getNode(ISD::TokenFactor, LdDL, MVT::Other, &Ops[0],
Evan Cheng536e6672009-03-12 05:59:15 +00008705 Ops.size());
8706 }
8707
8708 LoAddr = St->getBasePtr();
Owen Anderson825b72b2009-08-11 20:47:22 +00008709 HiAddr = DAG.getNode(ISD::ADD, StDL, MVT::i32, LoAddr,
8710 DAG.getConstant(4, MVT::i32));
Evan Cheng536e6672009-03-12 05:59:15 +00008711
8712 SDValue LoSt = DAG.getStore(NewChain, StDL, LoLd, LoAddr,
8713 St->getSrcValue(), St->getSrcValueOffset(),
8714 St->isVolatile(), St->getAlignment());
8715 SDValue HiSt = DAG.getStore(NewChain, StDL, HiLd, HiAddr,
8716 St->getSrcValue(),
8717 St->getSrcValueOffset() + 4,
8718 St->isVolatile(),
8719 MinAlign(St->getAlignment(), 4));
Owen Anderson825b72b2009-08-11 20:47:22 +00008720 return DAG.getNode(ISD::TokenFactor, StDL, MVT::Other, LoSt, HiSt);
Chris Lattner149a4e52008-02-22 02:09:43 +00008721 }
Dan Gohman475871a2008-07-27 21:46:04 +00008722 return SDValue();
Chris Lattner149a4e52008-02-22 02:09:43 +00008723}
8724
Chris Lattner6cf73262008-01-25 06:14:17 +00008725/// PerformFORCombine - Do target-specific dag combines on X86ISD::FOR and
8726/// X86ISD::FXOR nodes.
Dan Gohman475871a2008-07-27 21:46:04 +00008727static SDValue PerformFORCombine(SDNode *N, SelectionDAG &DAG) {
Chris Lattner6cf73262008-01-25 06:14:17 +00008728 assert(N->getOpcode() == X86ISD::FOR || N->getOpcode() == X86ISD::FXOR);
8729 // F[X]OR(0.0, x) -> x
8730 // F[X]OR(x, 0.0) -> x
Chris Lattneraf723b92008-01-25 05:46:26 +00008731 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
8732 if (C->getValueAPF().isPosZero())
8733 return N->getOperand(1);
8734 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(1)))
8735 if (C->getValueAPF().isPosZero())
8736 return N->getOperand(0);
Dan Gohman475871a2008-07-27 21:46:04 +00008737 return SDValue();
Chris Lattneraf723b92008-01-25 05:46:26 +00008738}
8739
8740/// PerformFANDCombine - Do target-specific dag combines on X86ISD::FAND nodes.
Dan Gohman475871a2008-07-27 21:46:04 +00008741static SDValue PerformFANDCombine(SDNode *N, SelectionDAG &DAG) {
Chris Lattneraf723b92008-01-25 05:46:26 +00008742 // FAND(0.0, x) -> 0.0
8743 // FAND(x, 0.0) -> 0.0
8744 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
8745 if (C->getValueAPF().isPosZero())
8746 return N->getOperand(0);
8747 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(1)))
8748 if (C->getValueAPF().isPosZero())
8749 return N->getOperand(1);
Dan Gohman475871a2008-07-27 21:46:04 +00008750 return SDValue();
Chris Lattneraf723b92008-01-25 05:46:26 +00008751}
8752
Dan Gohmane5af2d32009-01-29 01:59:02 +00008753static SDValue PerformBTCombine(SDNode *N,
8754 SelectionDAG &DAG,
8755 TargetLowering::DAGCombinerInfo &DCI) {
8756 // BT ignores high bits in the bit index operand.
8757 SDValue Op1 = N->getOperand(1);
8758 if (Op1.hasOneUse()) {
8759 unsigned BitWidth = Op1.getValueSizeInBits();
8760 APInt DemandedMask = APInt::getLowBitsSet(BitWidth, Log2_32(BitWidth));
8761 APInt KnownZero, KnownOne;
8762 TargetLowering::TargetLoweringOpt TLO(DAG);
8763 TargetLowering &TLI = DAG.getTargetLoweringInfo();
8764 if (TLO.ShrinkDemandedConstant(Op1, DemandedMask) ||
8765 TLI.SimplifyDemandedBits(Op1, DemandedMask, KnownZero, KnownOne, TLO))
8766 DCI.CommitTargetLoweringOpt(TLO);
8767 }
8768 return SDValue();
8769}
Chris Lattner83e6c992006-10-04 06:57:07 +00008770
Eli Friedman7a5e5552009-06-07 06:52:44 +00008771static SDValue PerformVZEXT_MOVLCombine(SDNode *N, SelectionDAG &DAG) {
8772 SDValue Op = N->getOperand(0);
8773 if (Op.getOpcode() == ISD::BIT_CONVERT)
8774 Op = Op.getOperand(0);
Owen Andersone50ed302009-08-10 22:56:29 +00008775 EVT VT = N->getValueType(0), OpVT = Op.getValueType();
Eli Friedman7a5e5552009-06-07 06:52:44 +00008776 if (Op.getOpcode() == X86ISD::VZEXT_LOAD &&
Eric Christopherfd179292009-08-27 18:07:15 +00008777 VT.getVectorElementType().getSizeInBits() ==
Eli Friedman7a5e5552009-06-07 06:52:44 +00008778 OpVT.getVectorElementType().getSizeInBits()) {
8779 return DAG.getNode(ISD::BIT_CONVERT, N->getDebugLoc(), VT, Op);
8780 }
8781 return SDValue();
8782}
8783
Owen Anderson99177002009-06-29 18:04:45 +00008784// On X86 and X86-64, atomic operations are lowered to locked instructions.
8785// Locked instructions, in turn, have implicit fence semantics (all memory
8786// operations are flushed before issuing the locked instruction, and the
Eric Christopherfd179292009-08-27 18:07:15 +00008787// are not buffered), so we can fold away the common pattern of
Owen Anderson99177002009-06-29 18:04:45 +00008788// fence-atomic-fence.
8789static SDValue PerformMEMBARRIERCombine(SDNode* N, SelectionDAG &DAG) {
8790 SDValue atomic = N->getOperand(0);
8791 switch (atomic.getOpcode()) {
8792 case ISD::ATOMIC_CMP_SWAP:
8793 case ISD::ATOMIC_SWAP:
8794 case ISD::ATOMIC_LOAD_ADD:
8795 case ISD::ATOMIC_LOAD_SUB:
8796 case ISD::ATOMIC_LOAD_AND:
8797 case ISD::ATOMIC_LOAD_OR:
8798 case ISD::ATOMIC_LOAD_XOR:
8799 case ISD::ATOMIC_LOAD_NAND:
8800 case ISD::ATOMIC_LOAD_MIN:
8801 case ISD::ATOMIC_LOAD_MAX:
8802 case ISD::ATOMIC_LOAD_UMIN:
8803 case ISD::ATOMIC_LOAD_UMAX:
8804 break;
8805 default:
8806 return SDValue();
8807 }
Eric Christopherfd179292009-08-27 18:07:15 +00008808
Owen Anderson99177002009-06-29 18:04:45 +00008809 SDValue fence = atomic.getOperand(0);
8810 if (fence.getOpcode() != ISD::MEMBARRIER)
8811 return SDValue();
Eric Christopherfd179292009-08-27 18:07:15 +00008812
Owen Anderson99177002009-06-29 18:04:45 +00008813 switch (atomic.getOpcode()) {
8814 case ISD::ATOMIC_CMP_SWAP:
8815 return DAG.UpdateNodeOperands(atomic, fence.getOperand(0),
8816 atomic.getOperand(1), atomic.getOperand(2),
8817 atomic.getOperand(3));
8818 case ISD::ATOMIC_SWAP:
8819 case ISD::ATOMIC_LOAD_ADD:
8820 case ISD::ATOMIC_LOAD_SUB:
8821 case ISD::ATOMIC_LOAD_AND:
8822 case ISD::ATOMIC_LOAD_OR:
8823 case ISD::ATOMIC_LOAD_XOR:
8824 case ISD::ATOMIC_LOAD_NAND:
8825 case ISD::ATOMIC_LOAD_MIN:
8826 case ISD::ATOMIC_LOAD_MAX:
8827 case ISD::ATOMIC_LOAD_UMIN:
8828 case ISD::ATOMIC_LOAD_UMAX:
8829 return DAG.UpdateNodeOperands(atomic, fence.getOperand(0),
8830 atomic.getOperand(1), atomic.getOperand(2));
8831 default:
8832 return SDValue();
8833 }
8834}
8835
Dan Gohman475871a2008-07-27 21:46:04 +00008836SDValue X86TargetLowering::PerformDAGCombine(SDNode *N,
Evan Cheng9dd93b32008-11-05 06:03:38 +00008837 DAGCombinerInfo &DCI) const {
Evan Cheng206ee9d2006-07-07 08:33:52 +00008838 SelectionDAG &DAG = DCI.DAG;
8839 switch (N->getOpcode()) {
8840 default: break;
Evan Chengad4196b2008-05-12 19:56:52 +00008841 case ISD::VECTOR_SHUFFLE: return PerformShuffleCombine(N, DAG, *this);
Chris Lattneraf723b92008-01-25 05:46:26 +00008842 case ISD::SELECT: return PerformSELECTCombine(N, DAG, Subtarget);
Chris Lattnerd1980a52009-03-12 06:52:53 +00008843 case X86ISD::CMOV: return PerformCMOVCombine(N, DAG, DCI);
Evan Cheng0b0cd912009-03-28 05:57:29 +00008844 case ISD::MUL: return PerformMulCombine(N, DAG, DCI);
Nate Begeman740ab032009-01-26 00:52:55 +00008845 case ISD::SHL:
8846 case ISD::SRA:
8847 case ISD::SRL: return PerformShiftCombine(N, DAG, Subtarget);
Evan Cheng7e2ff772008-05-08 00:57:18 +00008848 case ISD::STORE: return PerformSTORECombine(N, DAG, Subtarget);
Chris Lattner6cf73262008-01-25 06:14:17 +00008849 case X86ISD::FXOR:
Chris Lattneraf723b92008-01-25 05:46:26 +00008850 case X86ISD::FOR: return PerformFORCombine(N, DAG);
8851 case X86ISD::FAND: return PerformFANDCombine(N, DAG);
Dan Gohmane5af2d32009-01-29 01:59:02 +00008852 case X86ISD::BT: return PerformBTCombine(N, DAG, DCI);
Eli Friedman7a5e5552009-06-07 06:52:44 +00008853 case X86ISD::VZEXT_MOVL: return PerformVZEXT_MOVLCombine(N, DAG);
Owen Anderson99177002009-06-29 18:04:45 +00008854 case ISD::MEMBARRIER: return PerformMEMBARRIERCombine(N, DAG);
Evan Cheng206ee9d2006-07-07 08:33:52 +00008855 }
8856
Dan Gohman475871a2008-07-27 21:46:04 +00008857 return SDValue();
Evan Cheng206ee9d2006-07-07 08:33:52 +00008858}
8859
Evan Cheng60c07e12006-07-05 22:17:51 +00008860//===----------------------------------------------------------------------===//
8861// X86 Inline Assembly Support
8862//===----------------------------------------------------------------------===//
8863
Chris Lattnerb8105652009-07-20 17:51:36 +00008864static bool LowerToBSwap(CallInst *CI) {
8865 // FIXME: this should verify that we are targetting a 486 or better. If not,
8866 // we will turn this bswap into something that will be lowered to logical ops
8867 // instead of emitting the bswap asm. For now, we don't support 486 or lower
8868 // so don't worry about this.
Eric Christopherfd179292009-08-27 18:07:15 +00008869
Chris Lattnerb8105652009-07-20 17:51:36 +00008870 // Verify this is a simple bswap.
8871 if (CI->getNumOperands() != 2 ||
8872 CI->getType() != CI->getOperand(1)->getType() ||
8873 !CI->getType()->isInteger())
8874 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00008875
Chris Lattnerb8105652009-07-20 17:51:36 +00008876 const IntegerType *Ty = dyn_cast<IntegerType>(CI->getType());
8877 if (!Ty || Ty->getBitWidth() % 16 != 0)
8878 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00008879
Chris Lattnerb8105652009-07-20 17:51:36 +00008880 // Okay, we can do this xform, do so now.
8881 const Type *Tys[] = { Ty };
8882 Module *M = CI->getParent()->getParent()->getParent();
8883 Constant *Int = Intrinsic::getDeclaration(M, Intrinsic::bswap, Tys, 1);
Eric Christopherfd179292009-08-27 18:07:15 +00008884
Chris Lattnerb8105652009-07-20 17:51:36 +00008885 Value *Op = CI->getOperand(1);
8886 Op = CallInst::Create(Int, Op, CI->getName(), CI);
Eric Christopherfd179292009-08-27 18:07:15 +00008887
Chris Lattnerb8105652009-07-20 17:51:36 +00008888 CI->replaceAllUsesWith(Op);
8889 CI->eraseFromParent();
8890 return true;
8891}
8892
8893bool X86TargetLowering::ExpandInlineAsm(CallInst *CI) const {
8894 InlineAsm *IA = cast<InlineAsm>(CI->getCalledValue());
8895 std::vector<InlineAsm::ConstraintInfo> Constraints = IA->ParseConstraints();
8896
8897 std::string AsmStr = IA->getAsmString();
8898
8899 // TODO: should remove alternatives from the asmstring: "foo {a|b}" -> "foo a"
8900 std::vector<std::string> AsmPieces;
8901 SplitString(AsmStr, AsmPieces, "\n"); // ; as separator?
8902
8903 switch (AsmPieces.size()) {
8904 default: return false;
8905 case 1:
8906 AsmStr = AsmPieces[0];
8907 AsmPieces.clear();
8908 SplitString(AsmStr, AsmPieces, " \t"); // Split with whitespace.
8909
8910 // bswap $0
8911 if (AsmPieces.size() == 2 &&
8912 (AsmPieces[0] == "bswap" ||
8913 AsmPieces[0] == "bswapq" ||
8914 AsmPieces[0] == "bswapl") &&
8915 (AsmPieces[1] == "$0" ||
8916 AsmPieces[1] == "${0:q}")) {
8917 // No need to check constraints, nothing other than the equivalent of
8918 // "=r,0" would be valid here.
8919 return LowerToBSwap(CI);
8920 }
8921 // rorw $$8, ${0:w} --> llvm.bswap.i16
Owen Anderson1d0be152009-08-13 21:58:54 +00008922 if (CI->getType() == Type::getInt16Ty(CI->getContext()) &&
Chris Lattnerb8105652009-07-20 17:51:36 +00008923 AsmPieces.size() == 3 &&
8924 AsmPieces[0] == "rorw" &&
8925 AsmPieces[1] == "$$8," &&
8926 AsmPieces[2] == "${0:w}" &&
8927 IA->getConstraintString() == "=r,0,~{dirflag},~{fpsr},~{flags},~{cc}") {
8928 return LowerToBSwap(CI);
8929 }
8930 break;
8931 case 3:
Eric Christopherfd179292009-08-27 18:07:15 +00008932 if (CI->getType() == Type::getInt64Ty(CI->getContext()) &&
Owen Anderson1d0be152009-08-13 21:58:54 +00008933 Constraints.size() >= 2 &&
Chris Lattnerb8105652009-07-20 17:51:36 +00008934 Constraints[0].Codes.size() == 1 && Constraints[0].Codes[0] == "A" &&
8935 Constraints[1].Codes.size() == 1 && Constraints[1].Codes[0] == "0") {
8936 // bswap %eax / bswap %edx / xchgl %eax, %edx -> llvm.bswap.i64
8937 std::vector<std::string> Words;
8938 SplitString(AsmPieces[0], Words, " \t");
8939 if (Words.size() == 2 && Words[0] == "bswap" && Words[1] == "%eax") {
8940 Words.clear();
8941 SplitString(AsmPieces[1], Words, " \t");
8942 if (Words.size() == 2 && Words[0] == "bswap" && Words[1] == "%edx") {
8943 Words.clear();
8944 SplitString(AsmPieces[2], Words, " \t,");
8945 if (Words.size() == 3 && Words[0] == "xchgl" && Words[1] == "%eax" &&
8946 Words[2] == "%edx") {
8947 return LowerToBSwap(CI);
8948 }
8949 }
8950 }
8951 }
8952 break;
8953 }
8954 return false;
8955}
8956
8957
8958
Chris Lattnerf4dff842006-07-11 02:54:03 +00008959/// getConstraintType - Given a constraint letter, return the type of
8960/// constraint it is for this target.
8961X86TargetLowering::ConstraintType
Chris Lattner4234f572007-03-25 02:14:49 +00008962X86TargetLowering::getConstraintType(const std::string &Constraint) const {
8963 if (Constraint.size() == 1) {
8964 switch (Constraint[0]) {
8965 case 'A':
Dale Johannesen330169f2008-11-13 21:52:36 +00008966 return C_Register;
Chris Lattnerfce84ac2008-03-11 19:06:29 +00008967 case 'f':
Chris Lattner4234f572007-03-25 02:14:49 +00008968 case 'r':
8969 case 'R':
8970 case 'l':
8971 case 'q':
8972 case 'Q':
8973 case 'x':
Dale Johannesen2ffbcac2008-04-01 00:57:48 +00008974 case 'y':
Chris Lattner4234f572007-03-25 02:14:49 +00008975 case 'Y':
8976 return C_RegisterClass;
Dale Johannesen78e3e522009-02-12 20:58:09 +00008977 case 'e':
8978 case 'Z':
8979 return C_Other;
Chris Lattner4234f572007-03-25 02:14:49 +00008980 default:
8981 break;
8982 }
Chris Lattnerf4dff842006-07-11 02:54:03 +00008983 }
Chris Lattner4234f572007-03-25 02:14:49 +00008984 return TargetLowering::getConstraintType(Constraint);
Chris Lattnerf4dff842006-07-11 02:54:03 +00008985}
8986
Dale Johannesenba2a0b92008-01-29 02:21:21 +00008987/// LowerXConstraint - try to replace an X constraint, which matches anything,
8988/// with another that has more specific requirements based on the type of the
8989/// corresponding operand.
Chris Lattner5e764232008-04-26 23:02:14 +00008990const char *X86TargetLowering::
Owen Andersone50ed302009-08-10 22:56:29 +00008991LowerXConstraint(EVT ConstraintVT) const {
Chris Lattner5e764232008-04-26 23:02:14 +00008992 // FP X constraints get lowered to SSE1/2 registers if available, otherwise
8993 // 'f' like normal targets.
Duncan Sands83ec4b62008-06-06 12:08:01 +00008994 if (ConstraintVT.isFloatingPoint()) {
Dale Johannesenba2a0b92008-01-29 02:21:21 +00008995 if (Subtarget->hasSSE2())
Chris Lattner5e764232008-04-26 23:02:14 +00008996 return "Y";
8997 if (Subtarget->hasSSE1())
8998 return "x";
8999 }
Scott Michelfdc40a02009-02-17 22:15:04 +00009000
Chris Lattner5e764232008-04-26 23:02:14 +00009001 return TargetLowering::LowerXConstraint(ConstraintVT);
Dale Johannesenba2a0b92008-01-29 02:21:21 +00009002}
9003
Chris Lattner48884cd2007-08-25 00:47:38 +00009004/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
9005/// vector. If it is invalid, don't add anything to Ops.
Dan Gohman475871a2008-07-27 21:46:04 +00009006void X86TargetLowering::LowerAsmOperandForConstraint(SDValue Op,
Chris Lattner48884cd2007-08-25 00:47:38 +00009007 char Constraint,
Evan Chengda43bcf2008-09-24 00:05:32 +00009008 bool hasMemory,
Dan Gohman475871a2008-07-27 21:46:04 +00009009 std::vector<SDValue>&Ops,
Chris Lattner5e764232008-04-26 23:02:14 +00009010 SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +00009011 SDValue Result(0, 0);
Scott Michelfdc40a02009-02-17 22:15:04 +00009012
Chris Lattner22aaf1d2006-10-31 20:13:11 +00009013 switch (Constraint) {
9014 default: break;
Devang Patel84f7fd22007-03-17 00:13:28 +00009015 case 'I':
Chris Lattner188b9fe2007-03-25 01:57:35 +00009016 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00009017 if (C->getZExtValue() <= 31) {
9018 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
Chris Lattner48884cd2007-08-25 00:47:38 +00009019 break;
9020 }
Devang Patel84f7fd22007-03-17 00:13:28 +00009021 }
Chris Lattner48884cd2007-08-25 00:47:38 +00009022 return;
Evan Cheng364091e2008-09-22 23:57:37 +00009023 case 'J':
9024 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Chris Lattner2e06dd22009-06-15 04:39:05 +00009025 if (C->getZExtValue() <= 63) {
Chris Lattnere4935152009-06-15 04:01:39 +00009026 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
9027 break;
9028 }
9029 }
9030 return;
9031 case 'K':
9032 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Chris Lattner2e06dd22009-06-15 04:39:05 +00009033 if ((int8_t)C->getSExtValue() == C->getSExtValue()) {
Evan Cheng364091e2008-09-22 23:57:37 +00009034 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
9035 break;
9036 }
9037 }
9038 return;
Chris Lattner188b9fe2007-03-25 01:57:35 +00009039 case 'N':
9040 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00009041 if (C->getZExtValue() <= 255) {
9042 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
Chris Lattner48884cd2007-08-25 00:47:38 +00009043 break;
9044 }
Chris Lattner188b9fe2007-03-25 01:57:35 +00009045 }
Chris Lattner48884cd2007-08-25 00:47:38 +00009046 return;
Dale Johannesen78e3e522009-02-12 20:58:09 +00009047 case 'e': {
9048 // 32-bit signed value
9049 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
9050 const ConstantInt *CI = C->getConstantIntValue();
Owen Anderson1d0be152009-08-13 21:58:54 +00009051 if (CI->isValueValidForType(Type::getInt32Ty(*DAG.getContext()),
9052 C->getSExtValue())) {
Dale Johannesen78e3e522009-02-12 20:58:09 +00009053 // Widen to 64 bits here to get it sign extended.
Owen Anderson825b72b2009-08-11 20:47:22 +00009054 Result = DAG.getTargetConstant(C->getSExtValue(), MVT::i64);
Dale Johannesen78e3e522009-02-12 20:58:09 +00009055 break;
9056 }
9057 // FIXME gcc accepts some relocatable values here too, but only in certain
9058 // memory models; it's complicated.
9059 }
9060 return;
9061 }
9062 case 'Z': {
9063 // 32-bit unsigned value
9064 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
9065 const ConstantInt *CI = C->getConstantIntValue();
Owen Anderson1d0be152009-08-13 21:58:54 +00009066 if (CI->isValueValidForType(Type::getInt32Ty(*DAG.getContext()),
9067 C->getZExtValue())) {
Dale Johannesen78e3e522009-02-12 20:58:09 +00009068 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
9069 break;
9070 }
9071 }
9072 // FIXME gcc accepts some relocatable values here too, but only in certain
9073 // memory models; it's complicated.
9074 return;
9075 }
Chris Lattnerdc43a882007-05-03 16:52:29 +00009076 case 'i': {
Chris Lattner22aaf1d2006-10-31 20:13:11 +00009077 // Literal immediates are always ok.
Chris Lattner48884cd2007-08-25 00:47:38 +00009078 if (ConstantSDNode *CST = dyn_cast<ConstantSDNode>(Op)) {
Dale Johannesen78e3e522009-02-12 20:58:09 +00009079 // Widen to 64 bits here to get it sign extended.
Owen Anderson825b72b2009-08-11 20:47:22 +00009080 Result = DAG.getTargetConstant(CST->getSExtValue(), MVT::i64);
Chris Lattner48884cd2007-08-25 00:47:38 +00009081 break;
9082 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00009083
Chris Lattnerdc43a882007-05-03 16:52:29 +00009084 // If we are in non-pic codegen mode, we allow the address of a global (with
9085 // an optional displacement) to be used with 'i'.
Chris Lattner49921962009-05-08 18:23:14 +00009086 GlobalAddressSDNode *GA = 0;
Chris Lattnerdc43a882007-05-03 16:52:29 +00009087 int64_t Offset = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +00009088
Chris Lattner49921962009-05-08 18:23:14 +00009089 // Match either (GA), (GA+C), (GA+C1+C2), etc.
9090 while (1) {
9091 if ((GA = dyn_cast<GlobalAddressSDNode>(Op))) {
9092 Offset += GA->getOffset();
9093 break;
9094 } else if (Op.getOpcode() == ISD::ADD) {
9095 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
9096 Offset += C->getZExtValue();
9097 Op = Op.getOperand(0);
9098 continue;
9099 }
9100 } else if (Op.getOpcode() == ISD::SUB) {
9101 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
9102 Offset += -C->getZExtValue();
9103 Op = Op.getOperand(0);
9104 continue;
9105 }
Chris Lattnerdc43a882007-05-03 16:52:29 +00009106 }
Dale Johannesen76a1e2e2009-07-07 00:18:49 +00009107
Chris Lattner49921962009-05-08 18:23:14 +00009108 // Otherwise, this isn't something we can handle, reject it.
9109 return;
Chris Lattnerdc43a882007-05-03 16:52:29 +00009110 }
Eric Christopherfd179292009-08-27 18:07:15 +00009111
Chris Lattner36c25012009-07-10 07:34:39 +00009112 GlobalValue *GV = GA->getGlobal();
Dale Johannesen76a1e2e2009-07-07 00:18:49 +00009113 // If we require an extra load to get this address, as in PIC mode, we
9114 // can't accept it.
Chris Lattner36c25012009-07-10 07:34:39 +00009115 if (isGlobalStubReference(Subtarget->ClassifyGlobalReference(GV,
9116 getTargetMachine())))
Dale Johannesen76a1e2e2009-07-07 00:18:49 +00009117 return;
Scott Michelfdc40a02009-02-17 22:15:04 +00009118
Dale Johannesen60b3ba02009-07-21 00:12:29 +00009119 if (hasMemory)
9120 Op = LowerGlobalAddress(GV, Op.getDebugLoc(), Offset, DAG);
9121 else
9122 Op = DAG.getTargetGlobalAddress(GV, GA->getValueType(0), Offset);
Chris Lattner49921962009-05-08 18:23:14 +00009123 Result = Op;
9124 break;
Chris Lattner22aaf1d2006-10-31 20:13:11 +00009125 }
Chris Lattnerdc43a882007-05-03 16:52:29 +00009126 }
Scott Michelfdc40a02009-02-17 22:15:04 +00009127
Gabor Greifba36cb52008-08-28 21:40:38 +00009128 if (Result.getNode()) {
Chris Lattner48884cd2007-08-25 00:47:38 +00009129 Ops.push_back(Result);
9130 return;
9131 }
Evan Chengda43bcf2008-09-24 00:05:32 +00009132 return TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, hasMemory,
9133 Ops, DAG);
Chris Lattner22aaf1d2006-10-31 20:13:11 +00009134}
9135
Chris Lattner259e97c2006-01-31 19:43:35 +00009136std::vector<unsigned> X86TargetLowering::
Chris Lattner1efa40f2006-02-22 00:56:39 +00009137getRegClassForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +00009138 EVT VT) const {
Chris Lattner259e97c2006-01-31 19:43:35 +00009139 if (Constraint.size() == 1) {
9140 // FIXME: not handling fp-stack yet!
Chris Lattner259e97c2006-01-31 19:43:35 +00009141 switch (Constraint[0]) { // GCC X86 Constraint Letters
Chris Lattnerf4dff842006-07-11 02:54:03 +00009142 default: break; // Unknown constraint letter
Evan Cheng47e9fab2009-07-17 22:13:25 +00009143 case 'q': // GENERAL_REGS in 64-bit mode, Q_REGS in 32-bit mode.
9144 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00009145 if (VT == MVT::i32)
Evan Cheng47e9fab2009-07-17 22:13:25 +00009146 return make_vector<unsigned>(X86::EAX, X86::EDX, X86::ECX, X86::EBX,
9147 X86::ESI, X86::EDI, X86::R8D, X86::R9D,
9148 X86::R10D,X86::R11D,X86::R12D,
9149 X86::R13D,X86::R14D,X86::R15D,
9150 X86::EBP, X86::ESP, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +00009151 else if (VT == MVT::i16)
Evan Cheng47e9fab2009-07-17 22:13:25 +00009152 return make_vector<unsigned>(X86::AX, X86::DX, X86::CX, X86::BX,
9153 X86::SI, X86::DI, X86::R8W,X86::R9W,
9154 X86::R10W,X86::R11W,X86::R12W,
9155 X86::R13W,X86::R14W,X86::R15W,
9156 X86::BP, X86::SP, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +00009157 else if (VT == MVT::i8)
Evan Cheng47e9fab2009-07-17 22:13:25 +00009158 return make_vector<unsigned>(X86::AL, X86::DL, X86::CL, X86::BL,
9159 X86::SIL, X86::DIL, X86::R8B,X86::R9B,
9160 X86::R10B,X86::R11B,X86::R12B,
9161 X86::R13B,X86::R14B,X86::R15B,
9162 X86::BPL, X86::SPL, 0);
9163
Owen Anderson825b72b2009-08-11 20:47:22 +00009164 else if (VT == MVT::i64)
Evan Cheng47e9fab2009-07-17 22:13:25 +00009165 return make_vector<unsigned>(X86::RAX, X86::RDX, X86::RCX, X86::RBX,
9166 X86::RSI, X86::RDI, X86::R8, X86::R9,
9167 X86::R10, X86::R11, X86::R12,
9168 X86::R13, X86::R14, X86::R15,
9169 X86::RBP, X86::RSP, 0);
9170
9171 break;
9172 }
Eric Christopherfd179292009-08-27 18:07:15 +00009173 // 32-bit fallthrough
Chris Lattner259e97c2006-01-31 19:43:35 +00009174 case 'Q': // Q_REGS
Owen Anderson825b72b2009-08-11 20:47:22 +00009175 if (VT == MVT::i32)
Chris Lattner80a7ecc2006-05-06 00:29:37 +00009176 return make_vector<unsigned>(X86::EAX, X86::EDX, X86::ECX, X86::EBX, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +00009177 else if (VT == MVT::i16)
Chris Lattner80a7ecc2006-05-06 00:29:37 +00009178 return make_vector<unsigned>(X86::AX, X86::DX, X86::CX, X86::BX, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +00009179 else if (VT == MVT::i8)
Evan Cheng12914382007-08-13 23:27:11 +00009180 return make_vector<unsigned>(X86::AL, X86::DL, X86::CL, X86::BL, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +00009181 else if (VT == MVT::i64)
Chris Lattner03e6c702007-11-04 06:51:12 +00009182 return make_vector<unsigned>(X86::RAX, X86::RDX, X86::RCX, X86::RBX, 0);
9183 break;
Chris Lattner259e97c2006-01-31 19:43:35 +00009184 }
9185 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00009186
Chris Lattner1efa40f2006-02-22 00:56:39 +00009187 return std::vector<unsigned>();
Chris Lattner259e97c2006-01-31 19:43:35 +00009188}
Chris Lattnerf76d1802006-07-31 23:26:50 +00009189
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00009190std::pair<unsigned, const TargetRegisterClass*>
Chris Lattnerf76d1802006-07-31 23:26:50 +00009191X86TargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +00009192 EVT VT) const {
Chris Lattnerad043e82007-04-09 05:11:28 +00009193 // First, see if this is a constraint that directly corresponds to an LLVM
9194 // register class.
9195 if (Constraint.size() == 1) {
9196 // GCC Constraint Letters
9197 switch (Constraint[0]) {
9198 default: break;
Chris Lattner0f65cad2007-04-09 05:49:22 +00009199 case 'r': // GENERAL_REGS
9200 case 'R': // LEGACY_REGS
9201 case 'l': // INDEX_REGS
Owen Anderson825b72b2009-08-11 20:47:22 +00009202 if (VT == MVT::i8)
Chris Lattner0f65cad2007-04-09 05:49:22 +00009203 return std::make_pair(0U, X86::GR8RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +00009204 if (VT == MVT::i16)
Chris Lattner1fa71982008-10-17 18:15:05 +00009205 return std::make_pair(0U, X86::GR16RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +00009206 if (VT == MVT::i32 || !Subtarget->is64Bit())
Scott Michelfdc40a02009-02-17 22:15:04 +00009207 return std::make_pair(0U, X86::GR32RegisterClass);
Chris Lattner1fa71982008-10-17 18:15:05 +00009208 return std::make_pair(0U, X86::GR64RegisterClass);
Chris Lattnerfce84ac2008-03-11 19:06:29 +00009209 case 'f': // FP Stack registers.
9210 // If SSE is enabled for this VT, use f80 to ensure the isel moves the
9211 // value to the correct fpstack register class.
Owen Anderson825b72b2009-08-11 20:47:22 +00009212 if (VT == MVT::f32 && !isScalarFPTypeInSSEReg(VT))
Chris Lattnerfce84ac2008-03-11 19:06:29 +00009213 return std::make_pair(0U, X86::RFP32RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +00009214 if (VT == MVT::f64 && !isScalarFPTypeInSSEReg(VT))
Chris Lattnerfce84ac2008-03-11 19:06:29 +00009215 return std::make_pair(0U, X86::RFP64RegisterClass);
9216 return std::make_pair(0U, X86::RFP80RegisterClass);
Chris Lattner6c284d72007-04-12 04:14:49 +00009217 case 'y': // MMX_REGS if MMX allowed.
9218 if (!Subtarget->hasMMX()) break;
9219 return std::make_pair(0U, X86::VR64RegisterClass);
Chris Lattner0f65cad2007-04-09 05:49:22 +00009220 case 'Y': // SSE_REGS if SSE2 allowed
9221 if (!Subtarget->hasSSE2()) break;
9222 // FALL THROUGH.
9223 case 'x': // SSE_REGS if SSE1 allowed
9224 if (!Subtarget->hasSSE1()) break;
Duncan Sands83ec4b62008-06-06 12:08:01 +00009225
Owen Anderson825b72b2009-08-11 20:47:22 +00009226 switch (VT.getSimpleVT().SimpleTy) {
Chris Lattner0f65cad2007-04-09 05:49:22 +00009227 default: break;
9228 // Scalar SSE types.
Owen Anderson825b72b2009-08-11 20:47:22 +00009229 case MVT::f32:
9230 case MVT::i32:
Chris Lattnerad043e82007-04-09 05:11:28 +00009231 return std::make_pair(0U, X86::FR32RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +00009232 case MVT::f64:
9233 case MVT::i64:
Chris Lattnerad043e82007-04-09 05:11:28 +00009234 return std::make_pair(0U, X86::FR64RegisterClass);
Chris Lattner0f65cad2007-04-09 05:49:22 +00009235 // Vector types.
Owen Anderson825b72b2009-08-11 20:47:22 +00009236 case MVT::v16i8:
9237 case MVT::v8i16:
9238 case MVT::v4i32:
9239 case MVT::v2i64:
9240 case MVT::v4f32:
9241 case MVT::v2f64:
Chris Lattner0f65cad2007-04-09 05:49:22 +00009242 return std::make_pair(0U, X86::VR128RegisterClass);
9243 }
Chris Lattnerad043e82007-04-09 05:11:28 +00009244 break;
9245 }
9246 }
Scott Michelfdc40a02009-02-17 22:15:04 +00009247
Chris Lattnerf76d1802006-07-31 23:26:50 +00009248 // Use the default implementation in TargetLowering to convert the register
9249 // constraint into a member of a register class.
9250 std::pair<unsigned, const TargetRegisterClass*> Res;
9251 Res = TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
Chris Lattner1a60aa72006-10-31 19:42:44 +00009252
9253 // Not found as a standard register?
9254 if (Res.second == 0) {
9255 // GCC calls "st(0)" just plain "st".
9256 if (StringsEqualNoCase("{st}", Constraint)) {
9257 Res.first = X86::ST0;
Chris Lattner9b4baf12007-09-24 05:27:37 +00009258 Res.second = X86::RFP80RegisterClass;
Chris Lattner1a60aa72006-10-31 19:42:44 +00009259 }
Dale Johannesen330169f2008-11-13 21:52:36 +00009260 // 'A' means EAX + EDX.
9261 if (Constraint == "A") {
9262 Res.first = X86::EAX;
Dan Gohman68a31c22009-07-30 17:02:08 +00009263 Res.second = X86::GR32_ADRegisterClass;
Dale Johannesen330169f2008-11-13 21:52:36 +00009264 }
Chris Lattner1a60aa72006-10-31 19:42:44 +00009265 return Res;
9266 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00009267
Chris Lattnerf76d1802006-07-31 23:26:50 +00009268 // Otherwise, check to see if this is a register class of the wrong value
9269 // type. For example, we want to map "{ax},i32" -> {eax}, we don't want it to
9270 // turn into {ax},{dx}.
9271 if (Res.second->hasType(VT))
9272 return Res; // Correct type already, nothing to do.
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00009273
Chris Lattnerf76d1802006-07-31 23:26:50 +00009274 // All of the single-register GCC register classes map their values onto
9275 // 16-bit register pieces "ax","dx","cx","bx","si","di","bp","sp". If we
9276 // really want an 8-bit or 32-bit register, map to the appropriate register
9277 // class and return the appropriate register.
Chris Lattner6ba50a92008-08-26 06:19:02 +00009278 if (Res.second == X86::GR16RegisterClass) {
Owen Anderson825b72b2009-08-11 20:47:22 +00009279 if (VT == MVT::i8) {
Chris Lattner6ba50a92008-08-26 06:19:02 +00009280 unsigned DestReg = 0;
9281 switch (Res.first) {
9282 default: break;
9283 case X86::AX: DestReg = X86::AL; break;
9284 case X86::DX: DestReg = X86::DL; break;
9285 case X86::CX: DestReg = X86::CL; break;
9286 case X86::BX: DestReg = X86::BL; break;
9287 }
9288 if (DestReg) {
9289 Res.first = DestReg;
Duncan Sands005e7982009-04-21 09:44:39 +00009290 Res.second = X86::GR8RegisterClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +00009291 }
Owen Anderson825b72b2009-08-11 20:47:22 +00009292 } else if (VT == MVT::i32) {
Chris Lattner6ba50a92008-08-26 06:19:02 +00009293 unsigned DestReg = 0;
9294 switch (Res.first) {
9295 default: break;
9296 case X86::AX: DestReg = X86::EAX; break;
9297 case X86::DX: DestReg = X86::EDX; break;
9298 case X86::CX: DestReg = X86::ECX; break;
9299 case X86::BX: DestReg = X86::EBX; break;
9300 case X86::SI: DestReg = X86::ESI; break;
9301 case X86::DI: DestReg = X86::EDI; break;
9302 case X86::BP: DestReg = X86::EBP; break;
9303 case X86::SP: DestReg = X86::ESP; break;
9304 }
9305 if (DestReg) {
9306 Res.first = DestReg;
Duncan Sands005e7982009-04-21 09:44:39 +00009307 Res.second = X86::GR32RegisterClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +00009308 }
Owen Anderson825b72b2009-08-11 20:47:22 +00009309 } else if (VT == MVT::i64) {
Chris Lattner6ba50a92008-08-26 06:19:02 +00009310 unsigned DestReg = 0;
9311 switch (Res.first) {
9312 default: break;
9313 case X86::AX: DestReg = X86::RAX; break;
9314 case X86::DX: DestReg = X86::RDX; break;
9315 case X86::CX: DestReg = X86::RCX; break;
9316 case X86::BX: DestReg = X86::RBX; break;
9317 case X86::SI: DestReg = X86::RSI; break;
9318 case X86::DI: DestReg = X86::RDI; break;
9319 case X86::BP: DestReg = X86::RBP; break;
9320 case X86::SP: DestReg = X86::RSP; break;
9321 }
9322 if (DestReg) {
9323 Res.first = DestReg;
Duncan Sands005e7982009-04-21 09:44:39 +00009324 Res.second = X86::GR64RegisterClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +00009325 }
Chris Lattnerf76d1802006-07-31 23:26:50 +00009326 }
Chris Lattner6ba50a92008-08-26 06:19:02 +00009327 } else if (Res.second == X86::FR32RegisterClass ||
9328 Res.second == X86::FR64RegisterClass ||
9329 Res.second == X86::VR128RegisterClass) {
9330 // Handle references to XMM physical registers that got mapped into the
9331 // wrong class. This can happen with constraints like {xmm0} where the
9332 // target independent register mapper will just pick the first match it can
9333 // find, ignoring the required type.
Owen Anderson825b72b2009-08-11 20:47:22 +00009334 if (VT == MVT::f32)
Chris Lattner6ba50a92008-08-26 06:19:02 +00009335 Res.second = X86::FR32RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00009336 else if (VT == MVT::f64)
Chris Lattner6ba50a92008-08-26 06:19:02 +00009337 Res.second = X86::FR64RegisterClass;
9338 else if (X86::VR128RegisterClass->hasType(VT))
9339 Res.second = X86::VR128RegisterClass;
Chris Lattnerf76d1802006-07-31 23:26:50 +00009340 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00009341
Chris Lattnerf76d1802006-07-31 23:26:50 +00009342 return Res;
9343}
Mon P Wang0c397192008-10-30 08:01:45 +00009344
9345//===----------------------------------------------------------------------===//
9346// X86 Widen vector type
9347//===----------------------------------------------------------------------===//
9348
9349/// getWidenVectorType: given a vector type, returns the type to widen
9350/// to (e.g., v7i8 to v8i8). If the vector type is legal, it returns itself.
Owen Anderson825b72b2009-08-11 20:47:22 +00009351/// If there is no vector type that we want to widen to, returns MVT::Other
Mon P Wangf007a8b2008-11-06 05:31:54 +00009352/// When and where to widen is target dependent based on the cost of
Mon P Wang0c397192008-10-30 08:01:45 +00009353/// scalarizing vs using the wider vector type.
9354
Owen Andersone50ed302009-08-10 22:56:29 +00009355EVT X86TargetLowering::getWidenVectorType(EVT VT) const {
Mon P Wang0c397192008-10-30 08:01:45 +00009356 assert(VT.isVector());
9357 if (isTypeLegal(VT))
9358 return VT;
Scott Michelfdc40a02009-02-17 22:15:04 +00009359
Mon P Wang0c397192008-10-30 08:01:45 +00009360 // TODO: In computeRegisterProperty, we can compute the list of legal vector
9361 // type based on element type. This would speed up our search (though
9362 // it may not be worth it since the size of the list is relatively
9363 // small).
Owen Andersone50ed302009-08-10 22:56:29 +00009364 EVT EltVT = VT.getVectorElementType();
Mon P Wang0c397192008-10-30 08:01:45 +00009365 unsigned NElts = VT.getVectorNumElements();
Scott Michelfdc40a02009-02-17 22:15:04 +00009366
Mon P Wang0c397192008-10-30 08:01:45 +00009367 // On X86, it make sense to widen any vector wider than 1
9368 if (NElts <= 1)
Owen Anderson825b72b2009-08-11 20:47:22 +00009369 return MVT::Other;
Scott Michelfdc40a02009-02-17 22:15:04 +00009370
Owen Anderson825b72b2009-08-11 20:47:22 +00009371 for (unsigned nVT = MVT::FIRST_VECTOR_VALUETYPE;
9372 nVT <= MVT::LAST_VECTOR_VALUETYPE; ++nVT) {
9373 EVT SVT = (MVT::SimpleValueType)nVT;
Scott Michelfdc40a02009-02-17 22:15:04 +00009374
9375 if (isTypeLegal(SVT) &&
9376 SVT.getVectorElementType() == EltVT &&
Mon P Wang0c397192008-10-30 08:01:45 +00009377 SVT.getVectorNumElements() > NElts)
9378 return SVT;
9379 }
Owen Anderson825b72b2009-08-11 20:47:22 +00009380 return MVT::Other;
Mon P Wang0c397192008-10-30 08:01:45 +00009381}