blob: 9e824c691f2595126a7f4b807077a03d120629bb [file] [log] [blame]
Evan Chenga8e29892007-01-19 07:51:42 +00001//===-- ARMISelLowering.cpp - ARM DAG Lowering Implementation -------------===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Evan Chenga8e29892007-01-19 07:51:42 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the interfaces that ARM uses to lower LLVM code into a
11// selection DAG.
12//
13//===----------------------------------------------------------------------===//
14
Dale Johannesen51e28e62010-06-03 21:09:53 +000015#define DEBUG_TYPE "arm-isel"
Evan Chenga8e29892007-01-19 07:51:42 +000016#include "ARM.h"
17#include "ARMAddressingModes.h"
Eric Christopher6f2ccef2010-09-10 22:42:06 +000018#include "ARMCallingConv.h"
Evan Chenga8e29892007-01-19 07:51:42 +000019#include "ARMConstantPoolValue.h"
20#include "ARMISelLowering.h"
21#include "ARMMachineFunctionInfo.h"
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +000022#include "ARMPerfectShuffle.h"
Evan Chenga8e29892007-01-19 07:51:42 +000023#include "ARMRegisterInfo.h"
24#include "ARMSubtarget.h"
25#include "ARMTargetMachine.h"
Chris Lattner80ec2792009-08-02 00:34:36 +000026#include "ARMTargetObjectFile.h"
Evan Chenga8e29892007-01-19 07:51:42 +000027#include "llvm/CallingConv.h"
28#include "llvm/Constants.h"
Bob Wilson1f595bb2009-04-17 19:07:39 +000029#include "llvm/Function.h"
Benjamin Kramer174101e2009-10-20 11:44:38 +000030#include "llvm/GlobalValue.h"
Evan Cheng27707472007-03-16 08:43:56 +000031#include "llvm/Instruction.h"
Lauro Ramos Venancioe0cb36b2007-11-08 17:20:05 +000032#include "llvm/Intrinsics.h"
Benjamin Kramer174101e2009-10-20 11:44:38 +000033#include "llvm/Type.h"
Bob Wilson1f595bb2009-04-17 19:07:39 +000034#include "llvm/CodeGen/CallingConvLower.h"
Evan Chenga8e29892007-01-19 07:51:42 +000035#include "llvm/CodeGen/MachineBasicBlock.h"
36#include "llvm/CodeGen/MachineFrameInfo.h"
37#include "llvm/CodeGen/MachineFunction.h"
38#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000039#include "llvm/CodeGen/MachineRegisterInfo.h"
Bob Wilson1f595bb2009-04-17 19:07:39 +000040#include "llvm/CodeGen/PseudoSourceValue.h"
Evan Chenga8e29892007-01-19 07:51:42 +000041#include "llvm/CodeGen/SelectionDAG.h"
Bill Wendling94a1c632010-03-09 02:46:12 +000042#include "llvm/MC/MCSectionMachO.h"
Evan Chengb6ab2542007-01-31 08:40:13 +000043#include "llvm/Target/TargetOptions.h"
Evan Chenga8e29892007-01-19 07:51:42 +000044#include "llvm/ADT/VectorExtras.h"
Dale Johannesen51e28e62010-06-03 21:09:53 +000045#include "llvm/ADT/Statistic.h"
Jim Grosbache7b52522010-04-14 22:28:31 +000046#include "llvm/Support/CommandLine.h"
Torok Edwinab7c09b2009-07-08 18:01:40 +000047#include "llvm/Support/ErrorHandling.h"
Evan Chengb01fad62007-03-12 23:30:29 +000048#include "llvm/Support/MathExtras.h"
Jim Grosbache801dc42009-12-12 01:40:06 +000049#include "llvm/Support/raw_ostream.h"
Jim Grosbach3fb2b1e2009-09-01 01:57:56 +000050#include <sstream>
Evan Chenga8e29892007-01-19 07:51:42 +000051using namespace llvm;
52
Dale Johannesen51e28e62010-06-03 21:09:53 +000053STATISTIC(NumTailCalls, "Number of tail calls");
54
Bob Wilson703af3a2010-08-13 22:43:33 +000055// This option should go away when tail calls fully work.
56static cl::opt<bool>
57EnableARMTailCalls("arm-tail-calls", cl::Hidden,
58 cl::desc("Generate tail calls (TEMPORARY OPTION)."),
59 cl::init(false));
60
Jim Grosbach4725ca72010-09-08 03:54:02 +000061// This option should go away when Machine LICM is smart enough to hoist a
Dale Johannesenf630c712010-07-29 20:10:08 +000062// reg-to-reg VDUP.
63static cl::opt<bool>
64EnableARMVDUPsplat("arm-vdup-splat", cl::Hidden,
65 cl::desc("Generate VDUP for integer constant splats (TEMPORARY OPTION)."),
66 cl::init(false));
67
Jim Grosbache7b52522010-04-14 22:28:31 +000068static cl::opt<bool>
69EnableARMLongCalls("arm-long-calls", cl::Hidden,
Evan Cheng515fe3a2010-07-08 02:08:50 +000070 cl::desc("Generate calls via indirect call instructions"),
Jim Grosbache7b52522010-04-14 22:28:31 +000071 cl::init(false));
72
Evan Cheng46df4eb2010-06-16 07:35:02 +000073static cl::opt<bool>
74ARMInterworking("arm-interworking", cl::Hidden,
75 cl::desc("Enable / disable ARM interworking (for debugging only)"),
76 cl::init(true));
77
Evan Chengf6799392010-06-26 01:52:05 +000078static cl::opt<bool>
79EnableARMCodePlacement("arm-code-placement", cl::Hidden,
Evan Cheng515fe3a2010-07-08 02:08:50 +000080 cl::desc("Enable code placement pass for ARM"),
Evan Chengf6799392010-06-26 01:52:05 +000081 cl::init(false));
82
Owen Andersone50ed302009-08-10 22:56:29 +000083void ARMTargetLowering::addTypeForNEON(EVT VT, EVT PromotedLdStVT,
84 EVT PromotedBitwiseVT) {
Bob Wilson5bafff32009-06-22 23:27:02 +000085 if (VT != PromotedLdStVT) {
Owen Anderson70671842009-08-10 20:18:46 +000086 setOperationAction(ISD::LOAD, VT.getSimpleVT(), Promote);
Owen Andersond6662ad2009-08-10 20:46:15 +000087 AddPromotedToType (ISD::LOAD, VT.getSimpleVT(),
88 PromotedLdStVT.getSimpleVT());
Bob Wilson5bafff32009-06-22 23:27:02 +000089
Owen Anderson70671842009-08-10 20:18:46 +000090 setOperationAction(ISD::STORE, VT.getSimpleVT(), Promote);
Jim Grosbach764ab522009-08-11 15:33:49 +000091 AddPromotedToType (ISD::STORE, VT.getSimpleVT(),
Owen Andersond6662ad2009-08-10 20:46:15 +000092 PromotedLdStVT.getSimpleVT());
Bob Wilson5bafff32009-06-22 23:27:02 +000093 }
94
Owen Andersone50ed302009-08-10 22:56:29 +000095 EVT ElemTy = VT.getVectorElementType();
Owen Anderson825b72b2009-08-11 20:47:22 +000096 if (ElemTy != MVT::i64 && ElemTy != MVT::f64)
Owen Anderson70671842009-08-10 20:18:46 +000097 setOperationAction(ISD::VSETCC, VT.getSimpleVT(), Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +000098 if (ElemTy == MVT::i8 || ElemTy == MVT::i16)
Owen Anderson70671842009-08-10 20:18:46 +000099 setOperationAction(ISD::EXTRACT_VECTOR_ELT, VT.getSimpleVT(), Custom);
Bob Wilson0696fdf2009-09-16 20:20:44 +0000100 if (ElemTy != MVT::i32) {
101 setOperationAction(ISD::SINT_TO_FP, VT.getSimpleVT(), Expand);
102 setOperationAction(ISD::UINT_TO_FP, VT.getSimpleVT(), Expand);
103 setOperationAction(ISD::FP_TO_SINT, VT.getSimpleVT(), Expand);
104 setOperationAction(ISD::FP_TO_UINT, VT.getSimpleVT(), Expand);
105 }
Owen Anderson70671842009-08-10 20:18:46 +0000106 setOperationAction(ISD::BUILD_VECTOR, VT.getSimpleVT(), Custom);
107 setOperationAction(ISD::VECTOR_SHUFFLE, VT.getSimpleVT(), Custom);
Bob Wilson07f6e802010-06-16 21:34:01 +0000108 setOperationAction(ISD::CONCAT_VECTORS, VT.getSimpleVT(), Legal);
Anton Korobeynikov8e6c2b92009-08-21 12:40:35 +0000109 setOperationAction(ISD::EXTRACT_SUBVECTOR, VT.getSimpleVT(), Expand);
Bob Wilsond0910c42010-04-06 22:02:24 +0000110 setOperationAction(ISD::SELECT, VT.getSimpleVT(), Expand);
111 setOperationAction(ISD::SELECT_CC, VT.getSimpleVT(), Expand);
Bob Wilson5bafff32009-06-22 23:27:02 +0000112 if (VT.isInteger()) {
Owen Anderson70671842009-08-10 20:18:46 +0000113 setOperationAction(ISD::SHL, VT.getSimpleVT(), Custom);
114 setOperationAction(ISD::SRA, VT.getSimpleVT(), Custom);
115 setOperationAction(ISD::SRL, VT.getSimpleVT(), Custom);
Bob Wilsonb31a11b2010-08-20 04:54:02 +0000116 setLoadExtAction(ISD::SEXTLOAD, VT.getSimpleVT(), Expand);
117 setLoadExtAction(ISD::ZEXTLOAD, VT.getSimpleVT(), Expand);
Bob Wilson5bafff32009-06-22 23:27:02 +0000118 }
Bob Wilsonb31a11b2010-08-20 04:54:02 +0000119 setLoadExtAction(ISD::EXTLOAD, VT.getSimpleVT(), Expand);
Bob Wilson5bafff32009-06-22 23:27:02 +0000120
121 // Promote all bit-wise operations.
122 if (VT.isInteger() && VT != PromotedBitwiseVT) {
Owen Anderson70671842009-08-10 20:18:46 +0000123 setOperationAction(ISD::AND, VT.getSimpleVT(), Promote);
Owen Andersond6662ad2009-08-10 20:46:15 +0000124 AddPromotedToType (ISD::AND, VT.getSimpleVT(),
125 PromotedBitwiseVT.getSimpleVT());
Owen Anderson70671842009-08-10 20:18:46 +0000126 setOperationAction(ISD::OR, VT.getSimpleVT(), Promote);
Jim Grosbach764ab522009-08-11 15:33:49 +0000127 AddPromotedToType (ISD::OR, VT.getSimpleVT(),
Owen Andersond6662ad2009-08-10 20:46:15 +0000128 PromotedBitwiseVT.getSimpleVT());
Owen Anderson70671842009-08-10 20:18:46 +0000129 setOperationAction(ISD::XOR, VT.getSimpleVT(), Promote);
Jim Grosbach764ab522009-08-11 15:33:49 +0000130 AddPromotedToType (ISD::XOR, VT.getSimpleVT(),
Owen Andersond6662ad2009-08-10 20:46:15 +0000131 PromotedBitwiseVT.getSimpleVT());
Bob Wilson5bafff32009-06-22 23:27:02 +0000132 }
Bob Wilson16330762009-09-16 00:17:28 +0000133
134 // Neon does not support vector divide/remainder operations.
135 setOperationAction(ISD::SDIV, VT.getSimpleVT(), Expand);
136 setOperationAction(ISD::UDIV, VT.getSimpleVT(), Expand);
137 setOperationAction(ISD::FDIV, VT.getSimpleVT(), Expand);
138 setOperationAction(ISD::SREM, VT.getSimpleVT(), Expand);
139 setOperationAction(ISD::UREM, VT.getSimpleVT(), Expand);
140 setOperationAction(ISD::FREM, VT.getSimpleVT(), Expand);
Bob Wilson5bafff32009-06-22 23:27:02 +0000141}
142
Owen Andersone50ed302009-08-10 22:56:29 +0000143void ARMTargetLowering::addDRTypeForNEON(EVT VT) {
Bob Wilson5bafff32009-06-22 23:27:02 +0000144 addRegisterClass(VT, ARM::DPRRegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +0000145 addTypeForNEON(VT, MVT::f64, MVT::v2i32);
Bob Wilson5bafff32009-06-22 23:27:02 +0000146}
147
Owen Andersone50ed302009-08-10 22:56:29 +0000148void ARMTargetLowering::addQRTypeForNEON(EVT VT) {
Bob Wilson5bafff32009-06-22 23:27:02 +0000149 addRegisterClass(VT, ARM::QPRRegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +0000150 addTypeForNEON(VT, MVT::v2f64, MVT::v4i32);
Bob Wilson5bafff32009-06-22 23:27:02 +0000151}
152
Chris Lattnerf0144122009-07-28 03:13:23 +0000153static TargetLoweringObjectFile *createTLOF(TargetMachine &TM) {
154 if (TM.getSubtarget<ARMSubtarget>().isTargetDarwin())
Bill Wendling505ad8b2010-03-15 21:09:38 +0000155 return new TargetLoweringObjectFileMachO();
Bill Wendling94a1c632010-03-09 02:46:12 +0000156
Chris Lattner80ec2792009-08-02 00:34:36 +0000157 return new ARMElfTargetObjectFile();
Chris Lattnerf0144122009-07-28 03:13:23 +0000158}
159
Evan Chenga8e29892007-01-19 07:51:42 +0000160ARMTargetLowering::ARMTargetLowering(TargetMachine &TM)
Evan Chenge7e0d622009-11-06 22:24:13 +0000161 : TargetLowering(TM, createTLOF(TM)) {
Evan Chenga8e29892007-01-19 07:51:42 +0000162 Subtarget = &TM.getSubtarget<ARMSubtarget>();
Evan Cheng31446872010-07-23 22:39:59 +0000163 RegInfo = TM.getRegisterInfo();
Evan Cheng3ef1c872010-09-10 01:29:16 +0000164 Itins = TM.getInstrItineraryData();
Evan Chenga8e29892007-01-19 07:51:42 +0000165
Evan Chengb1df8f22007-04-27 08:15:43 +0000166 if (Subtarget->isTargetDarwin()) {
Evan Chengb1df8f22007-04-27 08:15:43 +0000167 // Uses VFP for Thumb libfuncs if available.
168 if (Subtarget->isThumb() && Subtarget->hasVFP2()) {
169 // Single-precision floating-point arithmetic.
170 setLibcallName(RTLIB::ADD_F32, "__addsf3vfp");
171 setLibcallName(RTLIB::SUB_F32, "__subsf3vfp");
172 setLibcallName(RTLIB::MUL_F32, "__mulsf3vfp");
173 setLibcallName(RTLIB::DIV_F32, "__divsf3vfp");
Evan Chenga8e29892007-01-19 07:51:42 +0000174
Evan Chengb1df8f22007-04-27 08:15:43 +0000175 // Double-precision floating-point arithmetic.
176 setLibcallName(RTLIB::ADD_F64, "__adddf3vfp");
177 setLibcallName(RTLIB::SUB_F64, "__subdf3vfp");
178 setLibcallName(RTLIB::MUL_F64, "__muldf3vfp");
179 setLibcallName(RTLIB::DIV_F64, "__divdf3vfp");
Evan Cheng193f8502007-01-31 09:30:58 +0000180
Evan Chengb1df8f22007-04-27 08:15:43 +0000181 // Single-precision comparisons.
182 setLibcallName(RTLIB::OEQ_F32, "__eqsf2vfp");
183 setLibcallName(RTLIB::UNE_F32, "__nesf2vfp");
184 setLibcallName(RTLIB::OLT_F32, "__ltsf2vfp");
185 setLibcallName(RTLIB::OLE_F32, "__lesf2vfp");
186 setLibcallName(RTLIB::OGE_F32, "__gesf2vfp");
187 setLibcallName(RTLIB::OGT_F32, "__gtsf2vfp");
188 setLibcallName(RTLIB::UO_F32, "__unordsf2vfp");
189 setLibcallName(RTLIB::O_F32, "__unordsf2vfp");
Evan Chenga8e29892007-01-19 07:51:42 +0000190
Evan Chengb1df8f22007-04-27 08:15:43 +0000191 setCmpLibcallCC(RTLIB::OEQ_F32, ISD::SETNE);
192 setCmpLibcallCC(RTLIB::UNE_F32, ISD::SETNE);
193 setCmpLibcallCC(RTLIB::OLT_F32, ISD::SETNE);
194 setCmpLibcallCC(RTLIB::OLE_F32, ISD::SETNE);
195 setCmpLibcallCC(RTLIB::OGE_F32, ISD::SETNE);
196 setCmpLibcallCC(RTLIB::OGT_F32, ISD::SETNE);
197 setCmpLibcallCC(RTLIB::UO_F32, ISD::SETNE);
198 setCmpLibcallCC(RTLIB::O_F32, ISD::SETEQ);
Evan Cheng193f8502007-01-31 09:30:58 +0000199
Evan Chengb1df8f22007-04-27 08:15:43 +0000200 // Double-precision comparisons.
201 setLibcallName(RTLIB::OEQ_F64, "__eqdf2vfp");
202 setLibcallName(RTLIB::UNE_F64, "__nedf2vfp");
203 setLibcallName(RTLIB::OLT_F64, "__ltdf2vfp");
204 setLibcallName(RTLIB::OLE_F64, "__ledf2vfp");
205 setLibcallName(RTLIB::OGE_F64, "__gedf2vfp");
206 setLibcallName(RTLIB::OGT_F64, "__gtdf2vfp");
207 setLibcallName(RTLIB::UO_F64, "__unorddf2vfp");
208 setLibcallName(RTLIB::O_F64, "__unorddf2vfp");
Evan Chenga8e29892007-01-19 07:51:42 +0000209
Evan Chengb1df8f22007-04-27 08:15:43 +0000210 setCmpLibcallCC(RTLIB::OEQ_F64, ISD::SETNE);
211 setCmpLibcallCC(RTLIB::UNE_F64, ISD::SETNE);
212 setCmpLibcallCC(RTLIB::OLT_F64, ISD::SETNE);
213 setCmpLibcallCC(RTLIB::OLE_F64, ISD::SETNE);
214 setCmpLibcallCC(RTLIB::OGE_F64, ISD::SETNE);
215 setCmpLibcallCC(RTLIB::OGT_F64, ISD::SETNE);
216 setCmpLibcallCC(RTLIB::UO_F64, ISD::SETNE);
217 setCmpLibcallCC(RTLIB::O_F64, ISD::SETEQ);
Evan Chenga8e29892007-01-19 07:51:42 +0000218
Evan Chengb1df8f22007-04-27 08:15:43 +0000219 // Floating-point to integer conversions.
220 // i64 conversions are done via library routines even when generating VFP
221 // instructions, so use the same ones.
222 setLibcallName(RTLIB::FPTOSINT_F64_I32, "__fixdfsivfp");
223 setLibcallName(RTLIB::FPTOUINT_F64_I32, "__fixunsdfsivfp");
224 setLibcallName(RTLIB::FPTOSINT_F32_I32, "__fixsfsivfp");
225 setLibcallName(RTLIB::FPTOUINT_F32_I32, "__fixunssfsivfp");
Evan Chenga8e29892007-01-19 07:51:42 +0000226
Evan Chengb1df8f22007-04-27 08:15:43 +0000227 // Conversions between floating types.
228 setLibcallName(RTLIB::FPROUND_F64_F32, "__truncdfsf2vfp");
229 setLibcallName(RTLIB::FPEXT_F32_F64, "__extendsfdf2vfp");
230
231 // Integer to floating-point conversions.
232 // i64 conversions are done via library routines even when generating VFP
233 // instructions, so use the same ones.
Bob Wilson2a14c522009-03-20 23:16:43 +0000234 // FIXME: There appears to be some naming inconsistency in ARM libgcc:
235 // e.g., __floatunsidf vs. __floatunssidfvfp.
Evan Chengb1df8f22007-04-27 08:15:43 +0000236 setLibcallName(RTLIB::SINTTOFP_I32_F64, "__floatsidfvfp");
237 setLibcallName(RTLIB::UINTTOFP_I32_F64, "__floatunssidfvfp");
238 setLibcallName(RTLIB::SINTTOFP_I32_F32, "__floatsisfvfp");
239 setLibcallName(RTLIB::UINTTOFP_I32_F32, "__floatunssisfvfp");
240 }
Evan Chenga8e29892007-01-19 07:51:42 +0000241 }
242
Bob Wilson2f954612009-05-22 17:38:41 +0000243 // These libcalls are not available in 32-bit.
244 setLibcallName(RTLIB::SHL_I128, 0);
245 setLibcallName(RTLIB::SRL_I128, 0);
246 setLibcallName(RTLIB::SRA_I128, 0);
247
Anton Korobeynikov72977a42009-08-14 20:10:52 +0000248 // Libcalls should use the AAPCS base standard ABI, even if hard float
249 // is in effect, as per the ARM RTABI specification, section 4.1.2.
250 if (Subtarget->isAAPCS_ABI()) {
251 for (int i = 0; i < RTLIB::UNKNOWN_LIBCALL; ++i) {
252 setLibcallCallingConv(static_cast<RTLIB::Libcall>(i),
253 CallingConv::ARM_AAPCS);
254 }
255 }
256
David Goodwinf1daf7d2009-07-08 23:10:31 +0000257 if (Subtarget->isThumb1Only())
Owen Anderson825b72b2009-08-11 20:47:22 +0000258 addRegisterClass(MVT::i32, ARM::tGPRRegisterClass);
Jim Grosbach30eae3c2009-04-07 20:34:09 +0000259 else
Owen Anderson825b72b2009-08-11 20:47:22 +0000260 addRegisterClass(MVT::i32, ARM::GPRRegisterClass);
David Goodwinf1daf7d2009-07-08 23:10:31 +0000261 if (!UseSoftFloat && Subtarget->hasVFP2() && !Subtarget->isThumb1Only()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000262 addRegisterClass(MVT::f32, ARM::SPRRegisterClass);
Jim Grosbachfcba5e62010-08-11 15:44:15 +0000263 if (!Subtarget->isFPOnlySP())
264 addRegisterClass(MVT::f64, ARM::DPRRegisterClass);
Bob Wilson2dc4f542009-03-20 22:42:55 +0000265
Owen Anderson825b72b2009-08-11 20:47:22 +0000266 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000267 }
Bob Wilson5bafff32009-06-22 23:27:02 +0000268
269 if (Subtarget->hasNEON()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000270 addDRTypeForNEON(MVT::v2f32);
271 addDRTypeForNEON(MVT::v8i8);
272 addDRTypeForNEON(MVT::v4i16);
273 addDRTypeForNEON(MVT::v2i32);
274 addDRTypeForNEON(MVT::v1i64);
Bob Wilson5bafff32009-06-22 23:27:02 +0000275
Owen Anderson825b72b2009-08-11 20:47:22 +0000276 addQRTypeForNEON(MVT::v4f32);
277 addQRTypeForNEON(MVT::v2f64);
278 addQRTypeForNEON(MVT::v16i8);
279 addQRTypeForNEON(MVT::v8i16);
280 addQRTypeForNEON(MVT::v4i32);
281 addQRTypeForNEON(MVT::v2i64);
Bob Wilson5bafff32009-06-22 23:27:02 +0000282
Bob Wilson74dc72e2009-09-15 23:55:57 +0000283 // v2f64 is legal so that QR subregs can be extracted as f64 elements, but
284 // neither Neon nor VFP support any arithmetic operations on it.
285 setOperationAction(ISD::FADD, MVT::v2f64, Expand);
286 setOperationAction(ISD::FSUB, MVT::v2f64, Expand);
287 setOperationAction(ISD::FMUL, MVT::v2f64, Expand);
288 setOperationAction(ISD::FDIV, MVT::v2f64, Expand);
289 setOperationAction(ISD::FREM, MVT::v2f64, Expand);
290 setOperationAction(ISD::FCOPYSIGN, MVT::v2f64, Expand);
291 setOperationAction(ISD::VSETCC, MVT::v2f64, Expand);
292 setOperationAction(ISD::FNEG, MVT::v2f64, Expand);
293 setOperationAction(ISD::FABS, MVT::v2f64, Expand);
294 setOperationAction(ISD::FSQRT, MVT::v2f64, Expand);
295 setOperationAction(ISD::FSIN, MVT::v2f64, Expand);
296 setOperationAction(ISD::FCOS, MVT::v2f64, Expand);
297 setOperationAction(ISD::FPOWI, MVT::v2f64, Expand);
298 setOperationAction(ISD::FPOW, MVT::v2f64, Expand);
299 setOperationAction(ISD::FLOG, MVT::v2f64, Expand);
300 setOperationAction(ISD::FLOG2, MVT::v2f64, Expand);
301 setOperationAction(ISD::FLOG10, MVT::v2f64, Expand);
302 setOperationAction(ISD::FEXP, MVT::v2f64, Expand);
303 setOperationAction(ISD::FEXP2, MVT::v2f64, Expand);
304 setOperationAction(ISD::FCEIL, MVT::v2f64, Expand);
305 setOperationAction(ISD::FTRUNC, MVT::v2f64, Expand);
306 setOperationAction(ISD::FRINT, MVT::v2f64, Expand);
307 setOperationAction(ISD::FNEARBYINT, MVT::v2f64, Expand);
308 setOperationAction(ISD::FFLOOR, MVT::v2f64, Expand);
309
Bob Wilsonb31a11b2010-08-20 04:54:02 +0000310 setTruncStoreAction(MVT::v2f64, MVT::v2f32, Expand);
311
Bob Wilson642b3292009-09-16 00:32:15 +0000312 // Neon does not support some operations on v1i64 and v2i64 types.
313 setOperationAction(ISD::MUL, MVT::v1i64, Expand);
Bob Wilsond0b69cf2010-09-01 23:50:19 +0000314 // Custom handling for some quad-vector types to detect VMULL.
315 setOperationAction(ISD::MUL, MVT::v8i16, Custom);
316 setOperationAction(ISD::MUL, MVT::v4i32, Custom);
317 setOperationAction(ISD::MUL, MVT::v2i64, Custom);
Bob Wilson642b3292009-09-16 00:32:15 +0000318 setOperationAction(ISD::VSETCC, MVT::v1i64, Expand);
319 setOperationAction(ISD::VSETCC, MVT::v2i64, Expand);
320
Bob Wilson5bafff32009-06-22 23:27:02 +0000321 setTargetDAGCombine(ISD::INTRINSIC_WO_CHAIN);
322 setTargetDAGCombine(ISD::SHL);
323 setTargetDAGCombine(ISD::SRL);
324 setTargetDAGCombine(ISD::SRA);
325 setTargetDAGCombine(ISD::SIGN_EXTEND);
326 setTargetDAGCombine(ISD::ZERO_EXTEND);
327 setTargetDAGCombine(ISD::ANY_EXTEND);
Bob Wilson9f6c4c12010-02-18 06:05:53 +0000328 setTargetDAGCombine(ISD::SELECT_CC);
Bob Wilson75f02882010-09-17 22:59:05 +0000329 setTargetDAGCombine(ISD::BUILD_VECTOR);
Bob Wilson5bafff32009-06-22 23:27:02 +0000330 }
331
Evan Cheng9f8cbd12007-05-18 00:19:34 +0000332 computeRegisterProperties();
Evan Chenga8e29892007-01-19 07:51:42 +0000333
334 // ARM does not have f32 extending load.
Owen Anderson825b72b2009-08-11 20:47:22 +0000335 setLoadExtAction(ISD::EXTLOAD, MVT::f32, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000336
Duncan Sandsf9c98e62008-01-23 20:39:46 +0000337 // ARM does not have i1 sign extending load.
Owen Anderson825b72b2009-08-11 20:47:22 +0000338 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
Duncan Sandsf9c98e62008-01-23 20:39:46 +0000339
Evan Chenga8e29892007-01-19 07:51:42 +0000340 // ARM supports all 4 flavors of integer indexed load / store.
Evan Chenge88d5ce2009-07-02 07:28:31 +0000341 if (!Subtarget->isThumb1Only()) {
342 for (unsigned im = (unsigned)ISD::PRE_INC;
343 im != (unsigned)ISD::LAST_INDEXED_MODE; ++im) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000344 setIndexedLoadAction(im, MVT::i1, Legal);
345 setIndexedLoadAction(im, MVT::i8, Legal);
346 setIndexedLoadAction(im, MVT::i16, Legal);
347 setIndexedLoadAction(im, MVT::i32, Legal);
348 setIndexedStoreAction(im, MVT::i1, Legal);
349 setIndexedStoreAction(im, MVT::i8, Legal);
350 setIndexedStoreAction(im, MVT::i16, Legal);
351 setIndexedStoreAction(im, MVT::i32, Legal);
Evan Chenge88d5ce2009-07-02 07:28:31 +0000352 }
Evan Chenga8e29892007-01-19 07:51:42 +0000353 }
354
355 // i64 operation support.
Evan Cheng5b9fcd12009-07-07 01:17:28 +0000356 if (Subtarget->isThumb1Only()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000357 setOperationAction(ISD::MUL, MVT::i64, Expand);
358 setOperationAction(ISD::MULHU, MVT::i32, Expand);
359 setOperationAction(ISD::MULHS, MVT::i32, Expand);
360 setOperationAction(ISD::UMUL_LOHI, MVT::i32, Expand);
361 setOperationAction(ISD::SMUL_LOHI, MVT::i32, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000362 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000363 setOperationAction(ISD::MUL, MVT::i64, Expand);
364 setOperationAction(ISD::MULHU, MVT::i32, Expand);
Evan Chengb6207242009-08-01 00:16:10 +0000365 if (!Subtarget->hasV6Ops())
Owen Anderson825b72b2009-08-11 20:47:22 +0000366 setOperationAction(ISD::MULHS, MVT::i32, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000367 }
Jim Grosbachc2b879f2009-10-31 19:38:01 +0000368 setOperationAction(ISD::SHL_PARTS, MVT::i32, Custom);
Jim Grosbachb4a976c2009-10-31 21:00:56 +0000369 setOperationAction(ISD::SRA_PARTS, MVT::i32, Custom);
Jim Grosbachbcf2f2c2009-10-31 21:42:19 +0000370 setOperationAction(ISD::SRL_PARTS, MVT::i32, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000371 setOperationAction(ISD::SRL, MVT::i64, Custom);
372 setOperationAction(ISD::SRA, MVT::i64, Custom);
Evan Chenga8e29892007-01-19 07:51:42 +0000373
374 // ARM does not have ROTL.
Owen Anderson825b72b2009-08-11 20:47:22 +0000375 setOperationAction(ISD::ROTL, MVT::i32, Expand);
Jim Grosbach3482c802010-01-18 19:58:49 +0000376 setOperationAction(ISD::CTTZ, MVT::i32, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000377 setOperationAction(ISD::CTPOP, MVT::i32, Expand);
David Goodwin24062ac2009-06-26 20:47:43 +0000378 if (!Subtarget->hasV5TOps() || Subtarget->isThumb1Only())
Owen Anderson825b72b2009-08-11 20:47:22 +0000379 setOperationAction(ISD::CTLZ, MVT::i32, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000380
Lauro Ramos Venancio368f20f2007-03-16 22:54:16 +0000381 // Only ARMv6 has BSWAP.
382 if (!Subtarget->hasV6Ops())
Owen Anderson825b72b2009-08-11 20:47:22 +0000383 setOperationAction(ISD::BSWAP, MVT::i32, Expand);
Lauro Ramos Venancio368f20f2007-03-16 22:54:16 +0000384
Evan Chenga8e29892007-01-19 07:51:42 +0000385 // These are expanded into libcalls.
Jim Grosbach29402132010-05-05 23:44:43 +0000386 if (!Subtarget->hasDivide()) {
Jim Grosbachb1dc3932010-05-05 20:44:35 +0000387 // v7M has a hardware divider
388 setOperationAction(ISD::SDIV, MVT::i32, Expand);
389 setOperationAction(ISD::UDIV, MVT::i32, Expand);
390 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000391 setOperationAction(ISD::SREM, MVT::i32, Expand);
392 setOperationAction(ISD::UREM, MVT::i32, Expand);
393 setOperationAction(ISD::SDIVREM, MVT::i32, Expand);
394 setOperationAction(ISD::UDIVREM, MVT::i32, Expand);
Bob Wilson2dc4f542009-03-20 22:42:55 +0000395
Owen Anderson825b72b2009-08-11 20:47:22 +0000396 setOperationAction(ISD::GlobalAddress, MVT::i32, Custom);
397 setOperationAction(ISD::ConstantPool, MVT::i32, Custom);
398 setOperationAction(ISD::GLOBAL_OFFSET_TABLE, MVT::i32, Custom);
399 setOperationAction(ISD::GlobalTLSAddress, MVT::i32, Custom);
Bob Wilsonddb16df2009-10-30 05:45:42 +0000400 setOperationAction(ISD::BlockAddress, MVT::i32, Custom);
Evan Chenga8e29892007-01-19 07:51:42 +0000401
Evan Chengfb3611d2010-05-11 07:26:32 +0000402 setOperationAction(ISD::TRAP, MVT::Other, Legal);
403
Evan Chenga8e29892007-01-19 07:51:42 +0000404 // Use the default implementation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000405 setOperationAction(ISD::VASTART, MVT::Other, Custom);
406 setOperationAction(ISD::VAARG, MVT::Other, Expand);
407 setOperationAction(ISD::VACOPY, MVT::Other, Expand);
408 setOperationAction(ISD::VAEND, MVT::Other, Expand);
409 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
410 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
Jim Grosbachbff39232009-08-12 17:38:44 +0000411 setOperationAction(ISD::EHSELECTION, MVT::i32, Expand);
412 // FIXME: Shouldn't need this, since no register is used, but the legalizer
413 // doesn't yet know how to not do that for SjLj.
414 setExceptionSelectorRegister(ARM::R0);
Evan Cheng3a1588a2010-04-15 22:20:34 +0000415 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Expand);
Evan Cheng11db0682010-08-11 06:22:01 +0000416 // ARMv6 Thumb1 (except for CPUs that support dmb / dsb) and earlier use
417 // the default expansion.
418 if (Subtarget->hasDataBarrier() ||
419 (Subtarget->hasV6Ops() && !Subtarget->isThumb1Only())) {
Jim Grosbach68741be2010-06-18 22:35:32 +0000420 // membarrier needs custom lowering; the rest are legal and handled
421 // normally.
422 setOperationAction(ISD::MEMBARRIER, MVT::Other, Custom);
423 } else {
424 // Set them all for expansion, which will force libcalls.
425 setOperationAction(ISD::MEMBARRIER, MVT::Other, Expand);
426 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i8, Expand);
427 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i16, Expand);
428 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i32, Expand);
Jim Grosbachef6eb9c2010-06-18 23:03:10 +0000429 setOperationAction(ISD::ATOMIC_SWAP, MVT::i8, Expand);
430 setOperationAction(ISD::ATOMIC_SWAP, MVT::i16, Expand);
431 setOperationAction(ISD::ATOMIC_SWAP, MVT::i32, Expand);
Jim Grosbach68741be2010-06-18 22:35:32 +0000432 setOperationAction(ISD::ATOMIC_LOAD_ADD, MVT::i8, Expand);
433 setOperationAction(ISD::ATOMIC_LOAD_ADD, MVT::i16, Expand);
434 setOperationAction(ISD::ATOMIC_LOAD_ADD, MVT::i32, Expand);
435 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i8, Expand);
436 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i16, Expand);
437 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i32, Expand);
438 setOperationAction(ISD::ATOMIC_LOAD_AND, MVT::i8, Expand);
439 setOperationAction(ISD::ATOMIC_LOAD_AND, MVT::i16, Expand);
440 setOperationAction(ISD::ATOMIC_LOAD_AND, MVT::i32, Expand);
441 setOperationAction(ISD::ATOMIC_LOAD_OR, MVT::i8, Expand);
442 setOperationAction(ISD::ATOMIC_LOAD_OR, MVT::i16, Expand);
443 setOperationAction(ISD::ATOMIC_LOAD_OR, MVT::i32, Expand);
444 setOperationAction(ISD::ATOMIC_LOAD_XOR, MVT::i8, Expand);
445 setOperationAction(ISD::ATOMIC_LOAD_XOR, MVT::i16, Expand);
446 setOperationAction(ISD::ATOMIC_LOAD_XOR, MVT::i32, Expand);
447 setOperationAction(ISD::ATOMIC_LOAD_NAND, MVT::i8, Expand);
448 setOperationAction(ISD::ATOMIC_LOAD_NAND, MVT::i16, Expand);
449 setOperationAction(ISD::ATOMIC_LOAD_NAND, MVT::i32, Expand);
Jim Grosbach5def57a2010-06-23 16:08:49 +0000450 // Since the libcalls include locking, fold in the fences
451 setShouldFoldAtomicFences(true);
Jim Grosbach68741be2010-06-18 22:35:32 +0000452 }
453 // 64-bit versions are always libcalls (for now)
454 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i64, Expand);
Jim Grosbachef6eb9c2010-06-18 23:03:10 +0000455 setOperationAction(ISD::ATOMIC_SWAP, MVT::i64, Expand);
Jim Grosbach68741be2010-06-18 22:35:32 +0000456 setOperationAction(ISD::ATOMIC_LOAD_ADD, MVT::i64, Expand);
457 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i64, Expand);
458 setOperationAction(ISD::ATOMIC_LOAD_AND, MVT::i64, Expand);
459 setOperationAction(ISD::ATOMIC_LOAD_OR, MVT::i64, Expand);
460 setOperationAction(ISD::ATOMIC_LOAD_XOR, MVT::i64, Expand);
461 setOperationAction(ISD::ATOMIC_LOAD_NAND, MVT::i64, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000462
Eli Friedmana2c6f452010-06-26 04:36:50 +0000463 // Requires SXTB/SXTH, available on v6 and up in both ARM and Thumb modes.
464 if (!Subtarget->hasV6Ops()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000465 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i16, Expand);
466 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i8, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000467 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000468 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000469
Nate Begemand1fb5832010-08-03 21:31:55 +0000470 if (!UseSoftFloat && Subtarget->hasVFP2() && !Subtarget->isThumb1Only()) {
Bob Wilsoncb9a6aa2010-01-19 22:56:26 +0000471 // Turn f64->i64 into VMOVRRD, i64 -> f64 to VMOVDRR
472 // iff target supports vfp2.
Owen Anderson825b72b2009-08-11 20:47:22 +0000473 setOperationAction(ISD::BIT_CONVERT, MVT::i64, Custom);
Nate Begemand1fb5832010-08-03 21:31:55 +0000474 setOperationAction(ISD::FLT_ROUNDS_, MVT::i32, Custom);
475 }
Lauro Ramos Venancioe0cb36b2007-11-08 17:20:05 +0000476
477 // We want to custom lower some of our intrinsics.
Owen Anderson825b72b2009-08-11 20:47:22 +0000478 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
Jim Grosbache97f9682010-07-07 00:07:57 +0000479 if (Subtarget->isTargetDarwin()) {
480 setOperationAction(ISD::EH_SJLJ_SETJMP, MVT::i32, Custom);
481 setOperationAction(ISD::EH_SJLJ_LONGJMP, MVT::Other, Custom);
482 }
Lauro Ramos Venancioe0cb36b2007-11-08 17:20:05 +0000483
Owen Anderson825b72b2009-08-11 20:47:22 +0000484 setOperationAction(ISD::SETCC, MVT::i32, Expand);
485 setOperationAction(ISD::SETCC, MVT::f32, Expand);
486 setOperationAction(ISD::SETCC, MVT::f64, Expand);
Bill Wendlingde2b1512010-08-11 08:43:16 +0000487 setOperationAction(ISD::SELECT, MVT::i32, Custom);
488 setOperationAction(ISD::SELECT, MVT::f32, Custom);
489 setOperationAction(ISD::SELECT, MVT::f64, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000490 setOperationAction(ISD::SELECT_CC, MVT::i32, Custom);
491 setOperationAction(ISD::SELECT_CC, MVT::f32, Custom);
492 setOperationAction(ISD::SELECT_CC, MVT::f64, Custom);
Evan Chenga8e29892007-01-19 07:51:42 +0000493
Owen Anderson825b72b2009-08-11 20:47:22 +0000494 setOperationAction(ISD::BRCOND, MVT::Other, Expand);
495 setOperationAction(ISD::BR_CC, MVT::i32, Custom);
496 setOperationAction(ISD::BR_CC, MVT::f32, Custom);
497 setOperationAction(ISD::BR_CC, MVT::f64, Custom);
498 setOperationAction(ISD::BR_JT, MVT::Other, Custom);
Evan Chenga8e29892007-01-19 07:51:42 +0000499
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000500 // We don't support sin/cos/fmod/copysign/pow
Owen Anderson825b72b2009-08-11 20:47:22 +0000501 setOperationAction(ISD::FSIN, MVT::f64, Expand);
502 setOperationAction(ISD::FSIN, MVT::f32, Expand);
503 setOperationAction(ISD::FCOS, MVT::f32, Expand);
504 setOperationAction(ISD::FCOS, MVT::f64, Expand);
505 setOperationAction(ISD::FREM, MVT::f64, Expand);
506 setOperationAction(ISD::FREM, MVT::f32, Expand);
David Goodwinf1daf7d2009-07-08 23:10:31 +0000507 if (!UseSoftFloat && Subtarget->hasVFP2() && !Subtarget->isThumb1Only()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000508 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Custom);
509 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
Evan Cheng110cf482008-04-01 01:50:16 +0000510 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000511 setOperationAction(ISD::FPOW, MVT::f64, Expand);
512 setOperationAction(ISD::FPOW, MVT::f32, Expand);
Bob Wilson2dc4f542009-03-20 22:42:55 +0000513
Anton Korobeynikovbec3dd22010-03-14 18:42:31 +0000514 // Various VFP goodness
515 if (!UseSoftFloat && !Subtarget->isThumb1Only()) {
Bob Wilson76a312b2010-03-19 22:51:32 +0000516 // int <-> fp are custom expanded into bit_convert + ARMISD ops.
517 if (Subtarget->hasVFP2()) {
518 setOperationAction(ISD::SINT_TO_FP, MVT::i32, Custom);
519 setOperationAction(ISD::UINT_TO_FP, MVT::i32, Custom);
520 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Custom);
521 setOperationAction(ISD::FP_TO_SINT, MVT::i32, Custom);
522 }
Anton Korobeynikovbec3dd22010-03-14 18:42:31 +0000523 // Special handling for half-precision FP.
Anton Korobeynikovf0d50072010-03-18 22:35:37 +0000524 if (!Subtarget->hasFP16()) {
525 setOperationAction(ISD::FP16_TO_FP32, MVT::f32, Expand);
526 setOperationAction(ISD::FP32_TO_FP16, MVT::i32, Expand);
Anton Korobeynikovbec3dd22010-03-14 18:42:31 +0000527 }
Evan Cheng110cf482008-04-01 01:50:16 +0000528 }
Evan Chenga8e29892007-01-19 07:51:42 +0000529
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +0000530 // We have target-specific dag combine patterns for the following nodes:
Jim Grosbache5165492009-11-09 00:11:35 +0000531 // ARMISD::VMOVRRD - No need to call setTargetDAGCombine
Chris Lattnerd1980a52009-03-12 06:52:53 +0000532 setTargetDAGCombine(ISD::ADD);
533 setTargetDAGCombine(ISD::SUB);
Anton Korobeynikova9790d72010-05-15 18:16:59 +0000534 setTargetDAGCombine(ISD::MUL);
Bob Wilson2dc4f542009-03-20 22:42:55 +0000535
Jim Grosbach469bbdb2010-07-16 23:05:05 +0000536 if (Subtarget->hasV6T2Ops())
537 setTargetDAGCombine(ISD::OR);
538
Evan Chenga8e29892007-01-19 07:51:42 +0000539 setStackPointerRegisterToSaveRestore(ARM::SP);
Evan Cheng1cc39842010-05-20 23:26:43 +0000540
Evan Chengf7d87ee2010-05-21 00:43:17 +0000541 if (UseSoftFloat || Subtarget->isThumb1Only() || !Subtarget->hasVFP2())
542 setSchedulingPreference(Sched::RegPressure);
543 else
544 setSchedulingPreference(Sched::Hybrid);
Dale Johannesen8dd86c12007-05-17 21:31:21 +0000545
546 maxStoresPerMemcpy = 1; //// temporary - rewrite interface to use type
Evan Chengf6799392010-06-26 01:52:05 +0000547
Rafael Espindolacbeeae22010-07-11 04:01:49 +0000548 // On ARM arguments smaller than 4 bytes are extended, so all arguments
549 // are at least 4 bytes aligned.
550 setMinStackArgumentAlignment(4);
551
Evan Chengf6799392010-06-26 01:52:05 +0000552 if (EnableARMCodePlacement)
553 benefitFromCodePlacementOpt = true;
Evan Chenga8e29892007-01-19 07:51:42 +0000554}
555
Evan Cheng4f6b4672010-07-21 06:09:07 +0000556std::pair<const TargetRegisterClass*, uint8_t>
557ARMTargetLowering::findRepresentativeClass(EVT VT) const{
558 const TargetRegisterClass *RRC = 0;
559 uint8_t Cost = 1;
560 switch (VT.getSimpleVT().SimpleTy) {
Evan Chengd70f57b2010-07-19 22:15:08 +0000561 default:
Evan Cheng4f6b4672010-07-21 06:09:07 +0000562 return TargetLowering::findRepresentativeClass(VT);
Evan Cheng4a863e22010-07-21 23:53:58 +0000563 // Use DPR as representative register class for all floating point
564 // and vector types. Since there are 32 SPR registers and 32 DPR registers so
565 // the cost is 1 for both f32 and f64.
566 case MVT::f32: case MVT::f64: case MVT::v8i8: case MVT::v4i16:
Evan Cheng4f6b4672010-07-21 06:09:07 +0000567 case MVT::v2i32: case MVT::v1i64: case MVT::v2f32:
Evan Cheng4a863e22010-07-21 23:53:58 +0000568 RRC = ARM::DPRRegisterClass;
Evan Cheng4f6b4672010-07-21 06:09:07 +0000569 break;
570 case MVT::v16i8: case MVT::v8i16: case MVT::v4i32: case MVT::v2i64:
571 case MVT::v4f32: case MVT::v2f64:
Evan Cheng4a863e22010-07-21 23:53:58 +0000572 RRC = ARM::DPRRegisterClass;
573 Cost = 2;
Evan Cheng4f6b4672010-07-21 06:09:07 +0000574 break;
575 case MVT::v4i64:
Evan Cheng4a863e22010-07-21 23:53:58 +0000576 RRC = ARM::DPRRegisterClass;
577 Cost = 4;
Evan Cheng4f6b4672010-07-21 06:09:07 +0000578 break;
579 case MVT::v8i64:
Evan Cheng4a863e22010-07-21 23:53:58 +0000580 RRC = ARM::DPRRegisterClass;
581 Cost = 8;
Evan Cheng4f6b4672010-07-21 06:09:07 +0000582 break;
Evan Chengd70f57b2010-07-19 22:15:08 +0000583 }
Evan Cheng4f6b4672010-07-21 06:09:07 +0000584 return std::make_pair(RRC, Cost);
Evan Chengd70f57b2010-07-19 22:15:08 +0000585}
586
Evan Chenga8e29892007-01-19 07:51:42 +0000587const char *ARMTargetLowering::getTargetNodeName(unsigned Opcode) const {
588 switch (Opcode) {
589 default: return 0;
590 case ARMISD::Wrapper: return "ARMISD::Wrapper";
Evan Chenga8e29892007-01-19 07:51:42 +0000591 case ARMISD::WrapperJT: return "ARMISD::WrapperJT";
592 case ARMISD::CALL: return "ARMISD::CALL";
Evan Cheng277f0742007-06-19 21:05:09 +0000593 case ARMISD::CALL_PRED: return "ARMISD::CALL_PRED";
Evan Chenga8e29892007-01-19 07:51:42 +0000594 case ARMISD::CALL_NOLINK: return "ARMISD::CALL_NOLINK";
595 case ARMISD::tCALL: return "ARMISD::tCALL";
596 case ARMISD::BRCOND: return "ARMISD::BRCOND";
597 case ARMISD::BR_JT: return "ARMISD::BR_JT";
Evan Cheng5657c012009-07-29 02:18:14 +0000598 case ARMISD::BR2_JT: return "ARMISD::BR2_JT";
Evan Chenga8e29892007-01-19 07:51:42 +0000599 case ARMISD::RET_FLAG: return "ARMISD::RET_FLAG";
600 case ARMISD::PIC_ADD: return "ARMISD::PIC_ADD";
Bill Wendling0b4aa7d2010-08-29 03:02:11 +0000601 case ARMISD::AND: return "ARMISD::AND";
Evan Chenga8e29892007-01-19 07:51:42 +0000602 case ARMISD::CMP: return "ARMISD::CMP";
David Goodwinc0309b42009-06-29 15:33:01 +0000603 case ARMISD::CMPZ: return "ARMISD::CMPZ";
Evan Chenga8e29892007-01-19 07:51:42 +0000604 case ARMISD::CMPFP: return "ARMISD::CMPFP";
605 case ARMISD::CMPFPw0: return "ARMISD::CMPFPw0";
Evan Cheng218977b2010-07-13 19:27:42 +0000606 case ARMISD::BCC_i64: return "ARMISD::BCC_i64";
Evan Chenga8e29892007-01-19 07:51:42 +0000607 case ARMISD::FMSTAT: return "ARMISD::FMSTAT";
608 case ARMISD::CMOV: return "ARMISD::CMOV";
609 case ARMISD::CNEG: return "ARMISD::CNEG";
Bob Wilson2dc4f542009-03-20 22:42:55 +0000610
Jim Grosbach3482c802010-01-18 19:58:49 +0000611 case ARMISD::RBIT: return "ARMISD::RBIT";
612
Bob Wilson76a312b2010-03-19 22:51:32 +0000613 case ARMISD::FTOSI: return "ARMISD::FTOSI";
614 case ARMISD::FTOUI: return "ARMISD::FTOUI";
615 case ARMISD::SITOF: return "ARMISD::SITOF";
616 case ARMISD::UITOF: return "ARMISD::UITOF";
617
Evan Chenga8e29892007-01-19 07:51:42 +0000618 case ARMISD::SRL_FLAG: return "ARMISD::SRL_FLAG";
619 case ARMISD::SRA_FLAG: return "ARMISD::SRA_FLAG";
620 case ARMISD::RRX: return "ARMISD::RRX";
Bob Wilson2dc4f542009-03-20 22:42:55 +0000621
Jim Grosbache5165492009-11-09 00:11:35 +0000622 case ARMISD::VMOVRRD: return "ARMISD::VMOVRRD";
623 case ARMISD::VMOVDRR: return "ARMISD::VMOVDRR";
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000624
Evan Chengc5942082009-10-28 06:55:03 +0000625 case ARMISD::EH_SJLJ_SETJMP: return "ARMISD::EH_SJLJ_SETJMP";
626 case ARMISD::EH_SJLJ_LONGJMP:return "ARMISD::EH_SJLJ_LONGJMP";
627
Dale Johannesen51e28e62010-06-03 21:09:53 +0000628 case ARMISD::TC_RETURN: return "ARMISD::TC_RETURN";
Jim Grosbach4725ca72010-09-08 03:54:02 +0000629
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000630 case ARMISD::THREAD_POINTER:return "ARMISD::THREAD_POINTER";
Bob Wilson5bafff32009-06-22 23:27:02 +0000631
Evan Cheng86198642009-08-07 00:34:42 +0000632 case ARMISD::DYN_ALLOC: return "ARMISD::DYN_ALLOC";
633
Jim Grosbach3728e962009-12-10 00:11:09 +0000634 case ARMISD::MEMBARRIER: return "ARMISD::MEMBARRIER";
635 case ARMISD::SYNCBARRIER: return "ARMISD::SYNCBARRIER";
636
Bob Wilson5bafff32009-06-22 23:27:02 +0000637 case ARMISD::VCEQ: return "ARMISD::VCEQ";
638 case ARMISD::VCGE: return "ARMISD::VCGE";
639 case ARMISD::VCGEU: return "ARMISD::VCGEU";
640 case ARMISD::VCGT: return "ARMISD::VCGT";
641 case ARMISD::VCGTU: return "ARMISD::VCGTU";
642 case ARMISD::VTST: return "ARMISD::VTST";
643
644 case ARMISD::VSHL: return "ARMISD::VSHL";
645 case ARMISD::VSHRs: return "ARMISD::VSHRs";
646 case ARMISD::VSHRu: return "ARMISD::VSHRu";
647 case ARMISD::VSHLLs: return "ARMISD::VSHLLs";
648 case ARMISD::VSHLLu: return "ARMISD::VSHLLu";
649 case ARMISD::VSHLLi: return "ARMISD::VSHLLi";
650 case ARMISD::VSHRN: return "ARMISD::VSHRN";
651 case ARMISD::VRSHRs: return "ARMISD::VRSHRs";
652 case ARMISD::VRSHRu: return "ARMISD::VRSHRu";
653 case ARMISD::VRSHRN: return "ARMISD::VRSHRN";
654 case ARMISD::VQSHLs: return "ARMISD::VQSHLs";
655 case ARMISD::VQSHLu: return "ARMISD::VQSHLu";
656 case ARMISD::VQSHLsu: return "ARMISD::VQSHLsu";
657 case ARMISD::VQSHRNs: return "ARMISD::VQSHRNs";
658 case ARMISD::VQSHRNu: return "ARMISD::VQSHRNu";
659 case ARMISD::VQSHRNsu: return "ARMISD::VQSHRNsu";
660 case ARMISD::VQRSHRNs: return "ARMISD::VQRSHRNs";
661 case ARMISD::VQRSHRNu: return "ARMISD::VQRSHRNu";
662 case ARMISD::VQRSHRNsu: return "ARMISD::VQRSHRNsu";
663 case ARMISD::VGETLANEu: return "ARMISD::VGETLANEu";
664 case ARMISD::VGETLANEs: return "ARMISD::VGETLANEs";
Bob Wilsoncba270d2010-07-13 21:16:48 +0000665 case ARMISD::VMOVIMM: return "ARMISD::VMOVIMM";
Bob Wilson7e3f0d22010-07-14 06:31:50 +0000666 case ARMISD::VMVNIMM: return "ARMISD::VMVNIMM";
Bob Wilsonc1d287b2009-08-14 05:13:08 +0000667 case ARMISD::VDUP: return "ARMISD::VDUP";
Bob Wilson0ce37102009-08-14 05:08:32 +0000668 case ARMISD::VDUPLANE: return "ARMISD::VDUPLANE";
Bob Wilsonde95c1b82009-08-19 17:03:43 +0000669 case ARMISD::VEXT: return "ARMISD::VEXT";
Bob Wilsond8e17572009-08-12 22:31:50 +0000670 case ARMISD::VREV64: return "ARMISD::VREV64";
671 case ARMISD::VREV32: return "ARMISD::VREV32";
672 case ARMISD::VREV16: return "ARMISD::VREV16";
Anton Korobeynikov051cfd62009-08-21 12:41:42 +0000673 case ARMISD::VZIP: return "ARMISD::VZIP";
674 case ARMISD::VUZP: return "ARMISD::VUZP";
675 case ARMISD::VTRN: return "ARMISD::VTRN";
Bob Wilsond0b69cf2010-09-01 23:50:19 +0000676 case ARMISD::VMULLs: return "ARMISD::VMULLs";
677 case ARMISD::VMULLu: return "ARMISD::VMULLu";
Bob Wilson40cbe7d2010-06-04 00:04:02 +0000678 case ARMISD::BUILD_VECTOR: return "ARMISD::BUILD_VECTOR";
Bob Wilson9f6c4c12010-02-18 06:05:53 +0000679 case ARMISD::FMAX: return "ARMISD::FMAX";
680 case ARMISD::FMIN: return "ARMISD::FMIN";
Jim Grosbachdd7d28a2010-07-17 01:50:57 +0000681 case ARMISD::BFI: return "ARMISD::BFI";
Evan Chenga8e29892007-01-19 07:51:42 +0000682 }
683}
684
Evan Cheng06b666c2010-05-15 02:18:07 +0000685/// getRegClassFor - Return the register class that should be used for the
686/// specified value type.
687TargetRegisterClass *ARMTargetLowering::getRegClassFor(EVT VT) const {
688 // Map v4i64 to QQ registers but do not make the type legal. Similarly map
689 // v8i64 to QQQQ registers. v4i64 and v8i64 are only used for REG_SEQUENCE to
690 // load / store 4 to 8 consecutive D registers.
Evan Cheng4782b1e2010-05-15 02:20:21 +0000691 if (Subtarget->hasNEON()) {
692 if (VT == MVT::v4i64)
693 return ARM::QQPRRegisterClass;
694 else if (VT == MVT::v8i64)
695 return ARM::QQQQPRRegisterClass;
696 }
Evan Cheng06b666c2010-05-15 02:18:07 +0000697 return TargetLowering::getRegClassFor(VT);
698}
699
Eric Christopherab695882010-07-21 22:26:11 +0000700// Create a fast isel object.
701FastISel *
702ARMTargetLowering::createFastISel(FunctionLoweringInfo &funcInfo) const {
703 return ARM::createFastISel(funcInfo);
704}
705
Bill Wendlingb4202b82009-07-01 18:50:55 +0000706/// getFunctionAlignment - Return the Log2 alignment of this function.
Bill Wendling20c568f2009-06-30 22:38:32 +0000707unsigned ARMTargetLowering::getFunctionAlignment(const Function *F) const {
Bob Wilsonb5b50572010-07-01 22:26:26 +0000708 return getTargetMachine().getSubtarget<ARMSubtarget>().isThumb() ? 1 : 2;
Bill Wendling20c568f2009-06-30 22:38:32 +0000709}
710
Anton Korobeynikovcec36f42010-07-24 21:52:08 +0000711/// getMaximalGlobalOffset - Returns the maximal possible offset which can
712/// be used for loads / stores from the global.
713unsigned ARMTargetLowering::getMaximalGlobalOffset() const {
714 return (Subtarget->isThumb1Only() ? 127 : 4095);
715}
716
Evan Cheng1cc39842010-05-20 23:26:43 +0000717Sched::Preference ARMTargetLowering::getSchedulingPreference(SDNode *N) const {
Evan Chengc10f5432010-05-28 23:25:23 +0000718 unsigned NumVals = N->getNumValues();
719 if (!NumVals)
720 return Sched::RegPressure;
721
722 for (unsigned i = 0; i != NumVals; ++i) {
Evan Cheng1cc39842010-05-20 23:26:43 +0000723 EVT VT = N->getValueType(i);
724 if (VT.isFloatingPoint() || VT.isVector())
725 return Sched::Latency;
726 }
Evan Chengc10f5432010-05-28 23:25:23 +0000727
728 if (!N->isMachineOpcode())
729 return Sched::RegPressure;
730
731 // Load are scheduled for latency even if there instruction itinerary
732 // is not available.
733 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
734 const TargetInstrDesc &TID = TII->get(N->getMachineOpcode());
735 if (TID.mayLoad())
736 return Sched::Latency;
737
Evan Cheng3ef1c872010-09-10 01:29:16 +0000738 if (!Itins->isEmpty() && Itins->getStageLatency(TID.getSchedClass()) > 2)
Evan Chengc10f5432010-05-28 23:25:23 +0000739 return Sched::Latency;
Evan Cheng1cc39842010-05-20 23:26:43 +0000740 return Sched::RegPressure;
741}
742
Evan Cheng31446872010-07-23 22:39:59 +0000743unsigned
744ARMTargetLowering::getRegPressureLimit(const TargetRegisterClass *RC,
745 MachineFunction &MF) const {
Evan Cheng31446872010-07-23 22:39:59 +0000746 switch (RC->getID()) {
747 default:
748 return 0;
749 case ARM::tGPRRegClassID:
Evan Chengac096802010-08-10 19:30:19 +0000750 return RegInfo->hasFP(MF) ? 4 : 5;
751 case ARM::GPRRegClassID: {
752 unsigned FP = RegInfo->hasFP(MF) ? 1 : 0;
753 return 10 - FP - (Subtarget->isR9Reserved() ? 1 : 0);
754 }
Evan Cheng31446872010-07-23 22:39:59 +0000755 case ARM::SPRRegClassID: // Currently not used as 'rep' register class.
756 case ARM::DPRRegClassID:
757 return 32 - 10;
758 }
759}
760
Evan Chenga8e29892007-01-19 07:51:42 +0000761//===----------------------------------------------------------------------===//
762// Lowering Code
763//===----------------------------------------------------------------------===//
764
Evan Chenga8e29892007-01-19 07:51:42 +0000765/// IntCCToARMCC - Convert a DAG integer condition code to an ARM CC
766static ARMCC::CondCodes IntCCToARMCC(ISD::CondCode CC) {
767 switch (CC) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000768 default: llvm_unreachable("Unknown condition code!");
Evan Chenga8e29892007-01-19 07:51:42 +0000769 case ISD::SETNE: return ARMCC::NE;
770 case ISD::SETEQ: return ARMCC::EQ;
771 case ISD::SETGT: return ARMCC::GT;
772 case ISD::SETGE: return ARMCC::GE;
773 case ISD::SETLT: return ARMCC::LT;
774 case ISD::SETLE: return ARMCC::LE;
775 case ISD::SETUGT: return ARMCC::HI;
776 case ISD::SETUGE: return ARMCC::HS;
777 case ISD::SETULT: return ARMCC::LO;
778 case ISD::SETULE: return ARMCC::LS;
779 }
780}
781
Bob Wilsoncd3b9a42009-09-09 23:14:54 +0000782/// FPCCToARMCC - Convert a DAG fp condition code to an ARM CC.
783static void FPCCToARMCC(ISD::CondCode CC, ARMCC::CondCodes &CondCode,
Evan Chenga8e29892007-01-19 07:51:42 +0000784 ARMCC::CondCodes &CondCode2) {
Evan Chenga8e29892007-01-19 07:51:42 +0000785 CondCode2 = ARMCC::AL;
786 switch (CC) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000787 default: llvm_unreachable("Unknown FP condition!");
Evan Chenga8e29892007-01-19 07:51:42 +0000788 case ISD::SETEQ:
789 case ISD::SETOEQ: CondCode = ARMCC::EQ; break;
790 case ISD::SETGT:
791 case ISD::SETOGT: CondCode = ARMCC::GT; break;
792 case ISD::SETGE:
793 case ISD::SETOGE: CondCode = ARMCC::GE; break;
794 case ISD::SETOLT: CondCode = ARMCC::MI; break;
Bob Wilsoncd3b9a42009-09-09 23:14:54 +0000795 case ISD::SETOLE: CondCode = ARMCC::LS; break;
Evan Chenga8e29892007-01-19 07:51:42 +0000796 case ISD::SETONE: CondCode = ARMCC::MI; CondCode2 = ARMCC::GT; break;
797 case ISD::SETO: CondCode = ARMCC::VC; break;
798 case ISD::SETUO: CondCode = ARMCC::VS; break;
799 case ISD::SETUEQ: CondCode = ARMCC::EQ; CondCode2 = ARMCC::VS; break;
800 case ISD::SETUGT: CondCode = ARMCC::HI; break;
801 case ISD::SETUGE: CondCode = ARMCC::PL; break;
802 case ISD::SETLT:
803 case ISD::SETULT: CondCode = ARMCC::LT; break;
804 case ISD::SETLE:
805 case ISD::SETULE: CondCode = ARMCC::LE; break;
806 case ISD::SETNE:
807 case ISD::SETUNE: CondCode = ARMCC::NE; break;
808 }
Evan Chenga8e29892007-01-19 07:51:42 +0000809}
810
Bob Wilson1f595bb2009-04-17 19:07:39 +0000811//===----------------------------------------------------------------------===//
812// Calling Convention Implementation
Bob Wilson1f595bb2009-04-17 19:07:39 +0000813//===----------------------------------------------------------------------===//
814
815#include "ARMGenCallingConv.inc"
816
Anton Korobeynikov385f5a92009-06-16 18:50:49 +0000817/// CCAssignFnForNode - Selects the correct CCAssignFn for a the
818/// given CallingConvention value.
Sandeep Patel65c3c8f2009-09-02 08:44:58 +0000819CCAssignFn *ARMTargetLowering::CCAssignFnForNode(CallingConv::ID CC,
Anton Korobeynikov567d14f2009-08-05 19:04:42 +0000820 bool Return,
821 bool isVarArg) const {
Anton Korobeynikov385f5a92009-06-16 18:50:49 +0000822 switch (CC) {
823 default:
Anton Korobeynikov567d14f2009-08-05 19:04:42 +0000824 llvm_unreachable("Unsupported calling convention");
Anton Korobeynikov385f5a92009-06-16 18:50:49 +0000825 case CallingConv::C:
826 case CallingConv::Fast:
Anton Korobeynikov567d14f2009-08-05 19:04:42 +0000827 // Use target triple & subtarget features to do actual dispatch.
828 if (Subtarget->isAAPCS_ABI()) {
829 if (Subtarget->hasVFP2() &&
830 FloatABIType == FloatABI::Hard && !isVarArg)
831 return (Return ? RetCC_ARM_AAPCS_VFP: CC_ARM_AAPCS_VFP);
832 else
833 return (Return ? RetCC_ARM_AAPCS: CC_ARM_AAPCS);
834 } else
835 return (Return ? RetCC_ARM_APCS: CC_ARM_APCS);
Anton Korobeynikov385f5a92009-06-16 18:50:49 +0000836 case CallingConv::ARM_AAPCS_VFP:
Anton Korobeynikov567d14f2009-08-05 19:04:42 +0000837 return (Return ? RetCC_ARM_AAPCS_VFP: CC_ARM_AAPCS_VFP);
Anton Korobeynikov385f5a92009-06-16 18:50:49 +0000838 case CallingConv::ARM_AAPCS:
Anton Korobeynikov567d14f2009-08-05 19:04:42 +0000839 return (Return ? RetCC_ARM_AAPCS: CC_ARM_AAPCS);
Anton Korobeynikov385f5a92009-06-16 18:50:49 +0000840 case CallingConv::ARM_APCS:
Anton Korobeynikov567d14f2009-08-05 19:04:42 +0000841 return (Return ? RetCC_ARM_APCS: CC_ARM_APCS);
Anton Korobeynikov385f5a92009-06-16 18:50:49 +0000842 }
843}
844
Dan Gohman98ca4f22009-08-05 01:29:28 +0000845/// LowerCallResult - Lower the result values of a call into the
846/// appropriate copies out of appropriate physical registers.
847SDValue
848ARMTargetLowering::LowerCallResult(SDValue Chain, SDValue InFlag,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +0000849 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +0000850 const SmallVectorImpl<ISD::InputArg> &Ins,
851 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +0000852 SmallVectorImpl<SDValue> &InVals) const {
Bob Wilson1f595bb2009-04-17 19:07:39 +0000853
Bob Wilson1f595bb2009-04-17 19:07:39 +0000854 // Assign locations to each value returned by this call.
855 SmallVector<CCValAssign, 16> RVLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +0000856 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
Owen Andersone922c022009-07-22 00:24:57 +0000857 RVLocs, *DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +0000858 CCInfo.AnalyzeCallResult(Ins,
Anton Korobeynikov567d14f2009-08-05 19:04:42 +0000859 CCAssignFnForNode(CallConv, /* Return*/ true,
860 isVarArg));
Bob Wilson1f595bb2009-04-17 19:07:39 +0000861
862 // Copy all of the result registers out of their specified physreg.
863 for (unsigned i = 0; i != RVLocs.size(); ++i) {
864 CCValAssign VA = RVLocs[i];
865
Bob Wilson80915242009-04-25 00:33:20 +0000866 SDValue Val;
Bob Wilson1f595bb2009-04-17 19:07:39 +0000867 if (VA.needsCustom()) {
Bob Wilson5bafff32009-06-22 23:27:02 +0000868 // Handle f64 or half of a v2f64.
Owen Anderson825b72b2009-08-11 20:47:22 +0000869 SDValue Lo = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), MVT::i32,
Bob Wilson1f595bb2009-04-17 19:07:39 +0000870 InFlag);
Bob Wilson4d59e1d2009-04-24 17:00:36 +0000871 Chain = Lo.getValue(1);
872 InFlag = Lo.getValue(2);
Bob Wilson1f595bb2009-04-17 19:07:39 +0000873 VA = RVLocs[++i]; // skip ahead to next loc
Owen Anderson825b72b2009-08-11 20:47:22 +0000874 SDValue Hi = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), MVT::i32,
Bob Wilson4d59e1d2009-04-24 17:00:36 +0000875 InFlag);
876 Chain = Hi.getValue(1);
877 InFlag = Hi.getValue(2);
Jim Grosbache5165492009-11-09 00:11:35 +0000878 Val = DAG.getNode(ARMISD::VMOVDRR, dl, MVT::f64, Lo, Hi);
Bob Wilson5bafff32009-06-22 23:27:02 +0000879
Owen Anderson825b72b2009-08-11 20:47:22 +0000880 if (VA.getLocVT() == MVT::v2f64) {
881 SDValue Vec = DAG.getNode(ISD::UNDEF, dl, MVT::v2f64);
882 Vec = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64, Vec, Val,
883 DAG.getConstant(0, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +0000884
885 VA = RVLocs[++i]; // skip ahead to next loc
Owen Anderson825b72b2009-08-11 20:47:22 +0000886 Lo = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), MVT::i32, InFlag);
Bob Wilson5bafff32009-06-22 23:27:02 +0000887 Chain = Lo.getValue(1);
888 InFlag = Lo.getValue(2);
889 VA = RVLocs[++i]; // skip ahead to next loc
Owen Anderson825b72b2009-08-11 20:47:22 +0000890 Hi = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), MVT::i32, InFlag);
Bob Wilson5bafff32009-06-22 23:27:02 +0000891 Chain = Hi.getValue(1);
892 InFlag = Hi.getValue(2);
Jim Grosbache5165492009-11-09 00:11:35 +0000893 Val = DAG.getNode(ARMISD::VMOVDRR, dl, MVT::f64, Lo, Hi);
Owen Anderson825b72b2009-08-11 20:47:22 +0000894 Val = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64, Vec, Val,
895 DAG.getConstant(1, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +0000896 }
Bob Wilson1f595bb2009-04-17 19:07:39 +0000897 } else {
Bob Wilson80915242009-04-25 00:33:20 +0000898 Val = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), VA.getLocVT(),
899 InFlag);
Bob Wilson4d59e1d2009-04-24 17:00:36 +0000900 Chain = Val.getValue(1);
901 InFlag = Val.getValue(2);
Bob Wilson1f595bb2009-04-17 19:07:39 +0000902 }
Bob Wilson80915242009-04-25 00:33:20 +0000903
904 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000905 default: llvm_unreachable("Unknown loc info!");
Bob Wilson80915242009-04-25 00:33:20 +0000906 case CCValAssign::Full: break;
907 case CCValAssign::BCvt:
908 Val = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getValVT(), Val);
909 break;
910 }
911
Dan Gohman98ca4f22009-08-05 01:29:28 +0000912 InVals.push_back(Val);
Bob Wilson1f595bb2009-04-17 19:07:39 +0000913 }
914
Dan Gohman98ca4f22009-08-05 01:29:28 +0000915 return Chain;
Bob Wilson1f595bb2009-04-17 19:07:39 +0000916}
917
918/// CreateCopyOfByValArgument - Make a copy of an aggregate at address specified
919/// by "Src" to address "Dst" of size "Size". Alignment information is
Bob Wilsondee46d72009-04-17 20:35:10 +0000920/// specified by the specific parameter attribute. The copy will be passed as
Bob Wilson1f595bb2009-04-17 19:07:39 +0000921/// a byval function parameter.
922/// Sometimes what we are copying is the end of a larger object, the part that
923/// does not fit in registers.
924static SDValue
925CreateCopyOfByValArgument(SDValue Src, SDValue Dst, SDValue Chain,
926 ISD::ArgFlagsTy Flags, SelectionDAG &DAG,
927 DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000928 SDValue SizeNode = DAG.getConstant(Flags.getByValSize(), MVT::i32);
Bob Wilson1f595bb2009-04-17 19:07:39 +0000929 return DAG.getMemcpy(Chain, dl, Dst, Src, SizeNode, Flags.getByValAlign(),
Mon P Wang20adc9d2010-04-04 03:10:48 +0000930 /*isVolatile=*/false, /*AlwaysInline=*/false,
Chris Lattnere72f2022010-09-21 05:40:29 +0000931 MachinePointerInfo(0), MachinePointerInfo(0));
Bob Wilson1f595bb2009-04-17 19:07:39 +0000932}
933
Bob Wilsondee46d72009-04-17 20:35:10 +0000934/// LowerMemOpCallTo - Store the argument to the stack.
Bob Wilson1f595bb2009-04-17 19:07:39 +0000935SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +0000936ARMTargetLowering::LowerMemOpCallTo(SDValue Chain,
937 SDValue StackPtr, SDValue Arg,
938 DebugLoc dl, SelectionDAG &DAG,
939 const CCValAssign &VA,
Dan Gohmand858e902010-04-17 15:26:15 +0000940 ISD::ArgFlagsTy Flags) const {
Bob Wilson1f595bb2009-04-17 19:07:39 +0000941 unsigned LocMemOffset = VA.getLocMemOffset();
942 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
943 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
944 if (Flags.isByVal()) {
945 return CreateCopyOfByValArgument(Arg, PtrOff, Chain, Flags, DAG, dl);
946 }
947 return DAG.getStore(Chain, dl, Arg, PtrOff,
David Greene1b58cab2010-02-15 16:55:24 +0000948 PseudoSourceValue::getStack(), LocMemOffset,
949 false, false, 0);
Evan Chenga8e29892007-01-19 07:51:42 +0000950}
951
Dan Gohman98ca4f22009-08-05 01:29:28 +0000952void ARMTargetLowering::PassF64ArgInRegs(DebugLoc dl, SelectionDAG &DAG,
Bob Wilson5bafff32009-06-22 23:27:02 +0000953 SDValue Chain, SDValue &Arg,
954 RegsToPassVector &RegsToPass,
955 CCValAssign &VA, CCValAssign &NextVA,
956 SDValue &StackPtr,
957 SmallVector<SDValue, 8> &MemOpChains,
Dan Gohmand858e902010-04-17 15:26:15 +0000958 ISD::ArgFlagsTy Flags) const {
Bob Wilson5bafff32009-06-22 23:27:02 +0000959
Jim Grosbache5165492009-11-09 00:11:35 +0000960 SDValue fmrrd = DAG.getNode(ARMISD::VMOVRRD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +0000961 DAG.getVTList(MVT::i32, MVT::i32), Arg);
Bob Wilson5bafff32009-06-22 23:27:02 +0000962 RegsToPass.push_back(std::make_pair(VA.getLocReg(), fmrrd));
963
964 if (NextVA.isRegLoc())
965 RegsToPass.push_back(std::make_pair(NextVA.getLocReg(), fmrrd.getValue(1)));
966 else {
967 assert(NextVA.isMemLoc());
968 if (StackPtr.getNode() == 0)
969 StackPtr = DAG.getCopyFromReg(Chain, dl, ARM::SP, getPointerTy());
970
Dan Gohman98ca4f22009-08-05 01:29:28 +0000971 MemOpChains.push_back(LowerMemOpCallTo(Chain, StackPtr, fmrrd.getValue(1),
972 dl, DAG, NextVA,
973 Flags));
Bob Wilson5bafff32009-06-22 23:27:02 +0000974 }
975}
976
Dan Gohman98ca4f22009-08-05 01:29:28 +0000977/// LowerCall - Lowering a call into a callseq_start <-
Evan Chengfc403422007-02-03 08:53:01 +0000978/// ARMISD:CALL <- callseq_end chain. Also add input and output parameter
979/// nodes.
Dan Gohman98ca4f22009-08-05 01:29:28 +0000980SDValue
Evan Cheng022d9e12010-02-02 23:55:14 +0000981ARMTargetLowering::LowerCall(SDValue Chain, SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +0000982 CallingConv::ID CallConv, bool isVarArg,
Evan Cheng0c439eb2010-01-27 00:07:07 +0000983 bool &isTailCall,
Dan Gohman98ca4f22009-08-05 01:29:28 +0000984 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +0000985 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohman98ca4f22009-08-05 01:29:28 +0000986 const SmallVectorImpl<ISD::InputArg> &Ins,
987 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +0000988 SmallVectorImpl<SDValue> &InVals) const {
Dale Johannesen51e28e62010-06-03 21:09:53 +0000989 MachineFunction &MF = DAG.getMachineFunction();
990 bool IsStructRet = (Outs.empty()) ? false : Outs[0].Flags.isSRet();
991 bool IsSibCall = false;
Bob Wilson703af3a2010-08-13 22:43:33 +0000992 // Temporarily disable tail calls so things don't break.
993 if (!EnableARMTailCalls)
994 isTailCall = false;
Dale Johannesen51e28e62010-06-03 21:09:53 +0000995 if (isTailCall) {
996 // Check if it's really possible to do a tail call.
997 isTailCall = IsEligibleForTailCallOptimization(Callee, CallConv,
998 isVarArg, IsStructRet, MF.getFunction()->hasStructRetAttr(),
Dan Gohmanc9403652010-07-07 15:54:55 +0000999 Outs, OutVals, Ins, DAG);
Dale Johannesen51e28e62010-06-03 21:09:53 +00001000 // We don't support GuaranteedTailCallOpt for ARM, only automatically
1001 // detected sibcalls.
1002 if (isTailCall) {
1003 ++NumTailCalls;
1004 IsSibCall = true;
1005 }
1006 }
Evan Chenga8e29892007-01-19 07:51:42 +00001007
Bob Wilson1f595bb2009-04-17 19:07:39 +00001008 // Analyze operands of the call, assigning locations to each operand.
1009 SmallVector<CCValAssign, 16> ArgLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001010 CCState CCInfo(CallConv, isVarArg, getTargetMachine(), ArgLocs,
1011 *DAG.getContext());
1012 CCInfo.AnalyzeCallOperands(Outs,
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00001013 CCAssignFnForNode(CallConv, /* Return*/ false,
1014 isVarArg));
Evan Chenga8e29892007-01-19 07:51:42 +00001015
Bob Wilson1f595bb2009-04-17 19:07:39 +00001016 // Get a count of how many bytes are to be pushed on the stack.
1017 unsigned NumBytes = CCInfo.getNextStackOffset();
Evan Chenga8e29892007-01-19 07:51:42 +00001018
Dale Johannesen51e28e62010-06-03 21:09:53 +00001019 // For tail calls, memory operands are available in our caller's stack.
1020 if (IsSibCall)
1021 NumBytes = 0;
1022
Evan Chenga8e29892007-01-19 07:51:42 +00001023 // Adjust the stack pointer for the new arguments...
1024 // These operations are automatically eliminated by the prolog/epilog pass
Dale Johannesen51e28e62010-06-03 21:09:53 +00001025 if (!IsSibCall)
1026 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
Evan Chenga8e29892007-01-19 07:51:42 +00001027
Jim Grosbachf9a4b762010-02-24 01:43:03 +00001028 SDValue StackPtr = DAG.getCopyFromReg(Chain, dl, ARM::SP, getPointerTy());
Evan Chenga8e29892007-01-19 07:51:42 +00001029
Bob Wilson5bafff32009-06-22 23:27:02 +00001030 RegsToPassVector RegsToPass;
Bob Wilson1f595bb2009-04-17 19:07:39 +00001031 SmallVector<SDValue, 8> MemOpChains;
Evan Chenga8e29892007-01-19 07:51:42 +00001032
Bob Wilson1f595bb2009-04-17 19:07:39 +00001033 // Walk the register/memloc assignments, inserting copies/loads. In the case
Bob Wilsondee46d72009-04-17 20:35:10 +00001034 // of tail call optimization, arguments are handled later.
Bob Wilson1f595bb2009-04-17 19:07:39 +00001035 for (unsigned i = 0, realArgIdx = 0, e = ArgLocs.size();
1036 i != e;
1037 ++i, ++realArgIdx) {
1038 CCValAssign &VA = ArgLocs[i];
Dan Gohmanc9403652010-07-07 15:54:55 +00001039 SDValue Arg = OutVals[realArgIdx];
Dan Gohman98ca4f22009-08-05 01:29:28 +00001040 ISD::ArgFlagsTy Flags = Outs[realArgIdx].Flags;
Evan Chenga8e29892007-01-19 07:51:42 +00001041
Bob Wilson1f595bb2009-04-17 19:07:39 +00001042 // Promote the value if needed.
1043 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001044 default: llvm_unreachable("Unknown loc info!");
Bob Wilson1f595bb2009-04-17 19:07:39 +00001045 case CCValAssign::Full: break;
1046 case CCValAssign::SExt:
1047 Arg = DAG.getNode(ISD::SIGN_EXTEND, dl, VA.getLocVT(), Arg);
1048 break;
1049 case CCValAssign::ZExt:
1050 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, VA.getLocVT(), Arg);
1051 break;
1052 case CCValAssign::AExt:
1053 Arg = DAG.getNode(ISD::ANY_EXTEND, dl, VA.getLocVT(), Arg);
1054 break;
1055 case CCValAssign::BCvt:
1056 Arg = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getLocVT(), Arg);
1057 break;
Evan Chenga8e29892007-01-19 07:51:42 +00001058 }
1059
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00001060 // f64 and v2f64 might be passed in i32 pairs and must be split into pieces
Bob Wilson1f595bb2009-04-17 19:07:39 +00001061 if (VA.needsCustom()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001062 if (VA.getLocVT() == MVT::v2f64) {
1063 SDValue Op0 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Arg,
1064 DAG.getConstant(0, MVT::i32));
1065 SDValue Op1 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Arg,
1066 DAG.getConstant(1, MVT::i32));
Bob Wilson1f595bb2009-04-17 19:07:39 +00001067
Dan Gohman98ca4f22009-08-05 01:29:28 +00001068 PassF64ArgInRegs(dl, DAG, Chain, Op0, RegsToPass,
Bob Wilson5bafff32009-06-22 23:27:02 +00001069 VA, ArgLocs[++i], StackPtr, MemOpChains, Flags);
1070
1071 VA = ArgLocs[++i]; // skip ahead to next loc
1072 if (VA.isRegLoc()) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001073 PassF64ArgInRegs(dl, DAG, Chain, Op1, RegsToPass,
Bob Wilson5bafff32009-06-22 23:27:02 +00001074 VA, ArgLocs[++i], StackPtr, MemOpChains, Flags);
1075 } else {
1076 assert(VA.isMemLoc());
Bob Wilson5bafff32009-06-22 23:27:02 +00001077
Dan Gohman98ca4f22009-08-05 01:29:28 +00001078 MemOpChains.push_back(LowerMemOpCallTo(Chain, StackPtr, Op1,
1079 dl, DAG, VA, Flags));
Bob Wilson5bafff32009-06-22 23:27:02 +00001080 }
1081 } else {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001082 PassF64ArgInRegs(dl, DAG, Chain, Arg, RegsToPass, VA, ArgLocs[++i],
Bob Wilson5bafff32009-06-22 23:27:02 +00001083 StackPtr, MemOpChains, Flags);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001084 }
1085 } else if (VA.isRegLoc()) {
1086 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
Dale Johannesendf50d7e2010-06-18 18:13:11 +00001087 } else if (!IsSibCall) {
Bob Wilson1f595bb2009-04-17 19:07:39 +00001088 assert(VA.isMemLoc());
Bob Wilson1f595bb2009-04-17 19:07:39 +00001089
Dan Gohman98ca4f22009-08-05 01:29:28 +00001090 MemOpChains.push_back(LowerMemOpCallTo(Chain, StackPtr, Arg,
1091 dl, DAG, VA, Flags));
Bob Wilson1f595bb2009-04-17 19:07:39 +00001092 }
Evan Chenga8e29892007-01-19 07:51:42 +00001093 }
1094
1095 if (!MemOpChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00001096 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Evan Chenga8e29892007-01-19 07:51:42 +00001097 &MemOpChains[0], MemOpChains.size());
1098
1099 // Build a sequence of copy-to-reg nodes chained together with token chain
1100 // and flag operands which copy the outgoing args into the appropriate regs.
Dan Gohman475871a2008-07-27 21:46:04 +00001101 SDValue InFlag;
Dale Johannesen6470a112010-06-15 22:08:33 +00001102 // Tail call byval lowering might overwrite argument registers so in case of
1103 // tail call optimization the copies to registers are lowered later.
1104 if (!isTailCall)
1105 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
1106 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
1107 RegsToPass[i].second, InFlag);
1108 InFlag = Chain.getValue(1);
1109 }
Evan Chenga8e29892007-01-19 07:51:42 +00001110
Dale Johannesen51e28e62010-06-03 21:09:53 +00001111 // For tail calls lower the arguments to the 'real' stack slot.
1112 if (isTailCall) {
1113 // Force all the incoming stack arguments to be loaded from the stack
1114 // before any new outgoing arguments are stored to the stack, because the
1115 // outgoing stack slots may alias the incoming argument stack slots, and
1116 // the alias isn't otherwise explicit. This is slightly more conservative
1117 // than necessary, because it means that each store effectively depends
1118 // on every argument instead of just those arguments it would clobber.
1119
1120 // Do not flag preceeding copytoreg stuff together with the following stuff.
1121 InFlag = SDValue();
1122 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
1123 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
1124 RegsToPass[i].second, InFlag);
1125 InFlag = Chain.getValue(1);
1126 }
1127 InFlag =SDValue();
1128 }
1129
Bill Wendling056292f2008-09-16 21:48:12 +00001130 // If the callee is a GlobalAddress/ExternalSymbol node (quite common, every
1131 // direct call is) turn it into a TargetGlobalAddress/TargetExternalSymbol
1132 // node so that legalize doesn't hack it.
Evan Chenga8e29892007-01-19 07:51:42 +00001133 bool isDirect = false;
1134 bool isARMFunc = false;
Evan Cheng277f0742007-06-19 21:05:09 +00001135 bool isLocalARMFunc = false;
Evan Chenge7e0d622009-11-06 22:24:13 +00001136 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
Jim Grosbache7b52522010-04-14 22:28:31 +00001137
1138 if (EnableARMLongCalls) {
1139 assert (getTargetMachine().getRelocationModel() == Reloc::Static
1140 && "long-calls with non-static relocation model!");
1141 // Handle a global address or an external symbol. If it's not one of
1142 // those, the target's already in a register, so we don't need to do
1143 // anything extra.
1144 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Anders Carlsson0dbdca52010-04-15 03:11:28 +00001145 const GlobalValue *GV = G->getGlobal();
Jim Grosbache7b52522010-04-14 22:28:31 +00001146 // Create a constant pool entry for the callee address
1147 unsigned ARMPCLabelIndex = AFI->createConstPoolEntryUId();
1148 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(GV,
1149 ARMPCLabelIndex,
1150 ARMCP::CPValue, 0);
1151 // Get the address of the callee into a register
1152 SDValue CPAddr = DAG.getTargetConstantPool(CPV, getPointerTy(), 4);
1153 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
1154 Callee = DAG.getLoad(getPointerTy(), dl,
1155 DAG.getEntryNode(), CPAddr,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001156 MachinePointerInfo::getConstantPool(),
Jim Grosbache7b52522010-04-14 22:28:31 +00001157 false, false, 0);
1158 } else if (ExternalSymbolSDNode *S=dyn_cast<ExternalSymbolSDNode>(Callee)) {
1159 const char *Sym = S->getSymbol();
1160
1161 // Create a constant pool entry for the callee address
1162 unsigned ARMPCLabelIndex = AFI->createConstPoolEntryUId();
1163 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(*DAG.getContext(),
1164 Sym, ARMPCLabelIndex, 0);
1165 // Get the address of the callee into a register
1166 SDValue CPAddr = DAG.getTargetConstantPool(CPV, getPointerTy(), 4);
1167 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
1168 Callee = DAG.getLoad(getPointerTy(), dl,
1169 DAG.getEntryNode(), CPAddr,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001170 MachinePointerInfo::getConstantPool(),
Jim Grosbache7b52522010-04-14 22:28:31 +00001171 false, false, 0);
1172 }
1173 } else if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Dan Gohman46510a72010-04-15 01:51:59 +00001174 const GlobalValue *GV = G->getGlobal();
Evan Chenga8e29892007-01-19 07:51:42 +00001175 isDirect = true;
Chris Lattner4fb63d02009-07-15 04:12:33 +00001176 bool isExt = GV->isDeclaration() || GV->isWeakForLinker();
Evan Cheng970a4192007-01-19 19:28:01 +00001177 bool isStub = (isExt && Subtarget->isTargetDarwin()) &&
Evan Chenga8e29892007-01-19 07:51:42 +00001178 getTargetMachine().getRelocationModel() != Reloc::Static;
1179 isARMFunc = !Subtarget->isThumb() || isStub;
Evan Cheng277f0742007-06-19 21:05:09 +00001180 // ARM call to a local ARM function is predicable.
Evan Cheng46df4eb2010-06-16 07:35:02 +00001181 isLocalARMFunc = !Subtarget->isThumb() && (!isExt || !ARMInterworking);
Evan Chengc60e76d2007-01-30 20:37:08 +00001182 // tBX takes a register source operand.
David Goodwinf1daf7d2009-07-08 23:10:31 +00001183 if (isARMFunc && Subtarget->isThumb1Only() && !Subtarget->hasV5TOps()) {
Evan Chenge7e0d622009-11-06 22:24:13 +00001184 unsigned ARMPCLabelIndex = AFI->createConstPoolEntryUId();
Evan Chenge4e4ed32009-08-28 23:18:09 +00001185 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(GV,
Jim Grosbach3fb2b1e2009-09-01 01:57:56 +00001186 ARMPCLabelIndex,
1187 ARMCP::CPValue, 4);
Evan Cheng1606e8e2009-03-13 07:51:59 +00001188 SDValue CPAddr = DAG.getTargetConstantPool(CPV, getPointerTy(), 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001189 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Bob Wilson2dc4f542009-03-20 22:42:55 +00001190 Callee = DAG.getLoad(getPointerTy(), dl,
Evan Cheng9eda6892009-10-31 03:39:36 +00001191 DAG.getEntryNode(), CPAddr,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001192 MachinePointerInfo::getConstantPool(),
David Greene1b58cab2010-02-15 16:55:24 +00001193 false, false, 0);
Evan Chenge7e0d622009-11-06 22:24:13 +00001194 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Bob Wilson2dc4f542009-03-20 22:42:55 +00001195 Callee = DAG.getNode(ARMISD::PIC_ADD, dl,
Dale Johannesen33c960f2009-02-04 20:06:27 +00001196 getPointerTy(), Callee, PICLabel);
Jim Grosbache7b52522010-04-14 22:28:31 +00001197 } else
Devang Patel0d881da2010-07-06 22:08:15 +00001198 Callee = DAG.getTargetGlobalAddress(GV, dl, getPointerTy());
Bill Wendling056292f2008-09-16 21:48:12 +00001199 } else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Evan Chenga8e29892007-01-19 07:51:42 +00001200 isDirect = true;
Evan Cheng970a4192007-01-19 19:28:01 +00001201 bool isStub = Subtarget->isTargetDarwin() &&
Evan Chenga8e29892007-01-19 07:51:42 +00001202 getTargetMachine().getRelocationModel() != Reloc::Static;
1203 isARMFunc = !Subtarget->isThumb() || isStub;
Evan Chengc60e76d2007-01-30 20:37:08 +00001204 // tBX takes a register source operand.
1205 const char *Sym = S->getSymbol();
David Goodwinf1daf7d2009-07-08 23:10:31 +00001206 if (isARMFunc && Subtarget->isThumb1Only() && !Subtarget->hasV5TOps()) {
Evan Chenge7e0d622009-11-06 22:24:13 +00001207 unsigned ARMPCLabelIndex = AFI->createConstPoolEntryUId();
Owen Anderson1d0be152009-08-13 21:58:54 +00001208 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(*DAG.getContext(),
Evan Chenge4e4ed32009-08-28 23:18:09 +00001209 Sym, ARMPCLabelIndex, 4);
Evan Cheng1606e8e2009-03-13 07:51:59 +00001210 SDValue CPAddr = DAG.getTargetConstantPool(CPV, getPointerTy(), 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001211 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001212 Callee = DAG.getLoad(getPointerTy(), dl,
Evan Cheng9eda6892009-10-31 03:39:36 +00001213 DAG.getEntryNode(), CPAddr,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001214 MachinePointerInfo::getConstantPool(),
David Greene1b58cab2010-02-15 16:55:24 +00001215 false, false, 0);
Evan Chenge7e0d622009-11-06 22:24:13 +00001216 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Bob Wilson2dc4f542009-03-20 22:42:55 +00001217 Callee = DAG.getNode(ARMISD::PIC_ADD, dl,
Dale Johannesen33c960f2009-02-04 20:06:27 +00001218 getPointerTy(), Callee, PICLabel);
Evan Chengc60e76d2007-01-30 20:37:08 +00001219 } else
Bill Wendling056292f2008-09-16 21:48:12 +00001220 Callee = DAG.getTargetExternalSymbol(Sym, getPointerTy());
Evan Chenga8e29892007-01-19 07:51:42 +00001221 }
1222
Lauro Ramos Venancio64c88d72007-03-20 17:57:23 +00001223 // FIXME: handle tail calls differently.
1224 unsigned CallOpc;
Evan Chengb6207242009-08-01 00:16:10 +00001225 if (Subtarget->isThumb()) {
1226 if ((!isDirect || isARMFunc) && !Subtarget->hasV5TOps())
Lauro Ramos Venancio64c88d72007-03-20 17:57:23 +00001227 CallOpc = ARMISD::CALL_NOLINK;
1228 else
1229 CallOpc = isARMFunc ? ARMISD::CALL : ARMISD::tCALL;
1230 } else {
1231 CallOpc = (isDirect || Subtarget->hasV5TOps())
Evan Cheng277f0742007-06-19 21:05:09 +00001232 ? (isLocalARMFunc ? ARMISD::CALL_PRED : ARMISD::CALL)
1233 : ARMISD::CALL_NOLINK;
Lauro Ramos Venancio64c88d72007-03-20 17:57:23 +00001234 }
Lauro Ramos Venancio64c88d72007-03-20 17:57:23 +00001235
Dan Gohman475871a2008-07-27 21:46:04 +00001236 std::vector<SDValue> Ops;
Evan Chenga8e29892007-01-19 07:51:42 +00001237 Ops.push_back(Chain);
1238 Ops.push_back(Callee);
1239
1240 // Add argument registers to the end of the list so that they are known live
1241 // into the call.
1242 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
1243 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
1244 RegsToPass[i].second.getValueType()));
1245
Gabor Greifba36cb52008-08-28 21:40:38 +00001246 if (InFlag.getNode())
Evan Chenga8e29892007-01-19 07:51:42 +00001247 Ops.push_back(InFlag);
Dale Johannesen51e28e62010-06-03 21:09:53 +00001248
1249 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Dale Johannesencf296fa2010-06-05 00:51:39 +00001250 if (isTailCall)
Dale Johannesen51e28e62010-06-03 21:09:53 +00001251 return DAG.getNode(ARMISD::TC_RETURN, dl, NodeTys, &Ops[0], Ops.size());
Dale Johannesen51e28e62010-06-03 21:09:53 +00001252
Duncan Sands4bdcb612008-07-02 17:40:58 +00001253 // Returns a chain and a flag for retval copy to use.
Dale Johannesen51e28e62010-06-03 21:09:53 +00001254 Chain = DAG.getNode(CallOpc, dl, NodeTys, &Ops[0], Ops.size());
Evan Chenga8e29892007-01-19 07:51:42 +00001255 InFlag = Chain.getValue(1);
1256
Chris Lattnere563bbc2008-10-11 22:08:30 +00001257 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
1258 DAG.getIntPtrConstant(0, true), InFlag);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001259 if (!Ins.empty())
Evan Chenga8e29892007-01-19 07:51:42 +00001260 InFlag = Chain.getValue(1);
1261
Bob Wilson1f595bb2009-04-17 19:07:39 +00001262 // Handle result values, copying them out of physregs into vregs that we
1263 // return.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001264 return LowerCallResult(Chain, InFlag, CallConv, isVarArg, Ins,
1265 dl, DAG, InVals);
Evan Chenga8e29892007-01-19 07:51:42 +00001266}
1267
Dale Johannesen51e28e62010-06-03 21:09:53 +00001268/// MatchingStackOffset - Return true if the given stack call argument is
1269/// already available in the same position (relatively) of the caller's
1270/// incoming argument stack.
1271static
1272bool MatchingStackOffset(SDValue Arg, unsigned Offset, ISD::ArgFlagsTy Flags,
1273 MachineFrameInfo *MFI, const MachineRegisterInfo *MRI,
1274 const ARMInstrInfo *TII) {
1275 unsigned Bytes = Arg.getValueType().getSizeInBits() / 8;
1276 int FI = INT_MAX;
1277 if (Arg.getOpcode() == ISD::CopyFromReg) {
1278 unsigned VR = cast<RegisterSDNode>(Arg.getOperand(1))->getReg();
1279 if (!VR || TargetRegisterInfo::isPhysicalRegister(VR))
1280 return false;
1281 MachineInstr *Def = MRI->getVRegDef(VR);
1282 if (!Def)
1283 return false;
1284 if (!Flags.isByVal()) {
1285 if (!TII->isLoadFromStackSlot(Def, FI))
1286 return false;
1287 } else {
Dale Johannesen7835f1f2010-07-08 01:18:23 +00001288 return false;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001289 }
1290 } else if (LoadSDNode *Ld = dyn_cast<LoadSDNode>(Arg)) {
1291 if (Flags.isByVal())
1292 // ByVal argument is passed in as a pointer but it's now being
1293 // dereferenced. e.g.
1294 // define @foo(%struct.X* %A) {
1295 // tail call @bar(%struct.X* byval %A)
1296 // }
1297 return false;
1298 SDValue Ptr = Ld->getBasePtr();
1299 FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(Ptr);
1300 if (!FINode)
1301 return false;
1302 FI = FINode->getIndex();
1303 } else
1304 return false;
1305
1306 assert(FI != INT_MAX);
1307 if (!MFI->isFixedObjectIndex(FI))
1308 return false;
1309 return Offset == MFI->getObjectOffset(FI) && Bytes == MFI->getObjectSize(FI);
1310}
1311
1312/// IsEligibleForTailCallOptimization - Check whether the call is eligible
1313/// for tail call optimization. Targets which want to do tail call
1314/// optimization should implement this function.
1315bool
1316ARMTargetLowering::IsEligibleForTailCallOptimization(SDValue Callee,
1317 CallingConv::ID CalleeCC,
1318 bool isVarArg,
1319 bool isCalleeStructRet,
1320 bool isCallerStructRet,
1321 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00001322 const SmallVectorImpl<SDValue> &OutVals,
Dale Johannesen51e28e62010-06-03 21:09:53 +00001323 const SmallVectorImpl<ISD::InputArg> &Ins,
1324 SelectionDAG& DAG) const {
Dale Johannesen51e28e62010-06-03 21:09:53 +00001325 const Function *CallerF = DAG.getMachineFunction().getFunction();
1326 CallingConv::ID CallerCC = CallerF->getCallingConv();
1327 bool CCMatch = CallerCC == CalleeCC;
1328
1329 // Look for obvious safe cases to perform tail call optimization that do not
1330 // require ABI changes. This is what gcc calls sibcall.
1331
Jim Grosbach7616b642010-06-16 23:45:49 +00001332 // Do not sibcall optimize vararg calls unless the call site is not passing
1333 // any arguments.
Dale Johannesen51e28e62010-06-03 21:09:53 +00001334 if (isVarArg && !Outs.empty())
1335 return false;
1336
1337 // Also avoid sibcall optimization if either caller or callee uses struct
1338 // return semantics.
1339 if (isCalleeStructRet || isCallerStructRet)
1340 return false;
1341
Dale Johannesene39fdbe2010-06-23 18:52:34 +00001342 // FIXME: Completely disable sibcall for Thumb1 since Thumb1RegisterInfo::
Evan Cheng0110ac62010-06-19 01:01:32 +00001343 // emitEpilogue is not ready for them.
Dale Johannesen7835f1f2010-07-08 01:18:23 +00001344 // Doing this is tricky, since the LDM/POP instruction on Thumb doesn't take
1345 // LR. This means if we need to reload LR, it takes an extra instructions,
1346 // which outweighs the value of the tail call; but here we don't know yet
1347 // whether LR is going to be used. Probably the right approach is to
Jim Grosbach4725ca72010-09-08 03:54:02 +00001348 // generate the tail call here and turn it back into CALL/RET in
Dale Johannesen7835f1f2010-07-08 01:18:23 +00001349 // emitEpilogue if LR is used.
Evan Cheng0110ac62010-06-19 01:01:32 +00001350 if (Subtarget->isThumb1Only())
1351 return false;
1352
Dale Johannesene39fdbe2010-06-23 18:52:34 +00001353 // For the moment, we can only do this to functions defined in this
1354 // compilation, or to indirect calls. A Thumb B to an ARM function,
1355 // or vice versa, is not easily fixed up in the linker unlike BL.
1356 // (We could do this by loading the address of the callee into a register;
1357 // that is an extra instruction over the direct call and burns a register
1358 // as well, so is not likely to be a win.)
Dale Johannesen7835f1f2010-07-08 01:18:23 +00001359
1360 // It might be safe to remove this restriction on non-Darwin.
1361
1362 // Thumb1 PIC calls to external symbols use BX, so they can be tail calls,
1363 // but we need to make sure there are enough registers; the only valid
1364 // registers are the 4 used for parameters. We don't currently do this
1365 // case.
Evan Cheng0110ac62010-06-19 01:01:32 +00001366 if (isa<ExternalSymbolSDNode>(Callee))
1367 return false;
1368
1369 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Dale Johannesene39fdbe2010-06-23 18:52:34 +00001370 const GlobalValue *GV = G->getGlobal();
1371 if (GV->isDeclaration() || GV->isWeakForLinker())
Evan Cheng0110ac62010-06-19 01:01:32 +00001372 return false;
Dale Johannesendf50d7e2010-06-18 18:13:11 +00001373 }
1374
Dale Johannesen51e28e62010-06-03 21:09:53 +00001375 // If the calling conventions do not match, then we'd better make sure the
1376 // results are returned in the same way as what the caller expects.
1377 if (!CCMatch) {
1378 SmallVector<CCValAssign, 16> RVLocs1;
1379 CCState CCInfo1(CalleeCC, false, getTargetMachine(),
1380 RVLocs1, *DAG.getContext());
1381 CCInfo1.AnalyzeCallResult(Ins, CCAssignFnForNode(CalleeCC, true, isVarArg));
1382
1383 SmallVector<CCValAssign, 16> RVLocs2;
1384 CCState CCInfo2(CallerCC, false, getTargetMachine(),
1385 RVLocs2, *DAG.getContext());
1386 CCInfo2.AnalyzeCallResult(Ins, CCAssignFnForNode(CallerCC, true, isVarArg));
1387
1388 if (RVLocs1.size() != RVLocs2.size())
1389 return false;
1390 for (unsigned i = 0, e = RVLocs1.size(); i != e; ++i) {
1391 if (RVLocs1[i].isRegLoc() != RVLocs2[i].isRegLoc())
1392 return false;
1393 if (RVLocs1[i].getLocInfo() != RVLocs2[i].getLocInfo())
1394 return false;
1395 if (RVLocs1[i].isRegLoc()) {
1396 if (RVLocs1[i].getLocReg() != RVLocs2[i].getLocReg())
1397 return false;
1398 } else {
1399 if (RVLocs1[i].getLocMemOffset() != RVLocs2[i].getLocMemOffset())
1400 return false;
1401 }
1402 }
1403 }
1404
1405 // If the callee takes no arguments then go on to check the results of the
1406 // call.
1407 if (!Outs.empty()) {
1408 // Check if stack adjustment is needed. For now, do not do this if any
1409 // argument is passed on the stack.
1410 SmallVector<CCValAssign, 16> ArgLocs;
1411 CCState CCInfo(CalleeCC, isVarArg, getTargetMachine(),
1412 ArgLocs, *DAG.getContext());
1413 CCInfo.AnalyzeCallOperands(Outs,
1414 CCAssignFnForNode(CalleeCC, false, isVarArg));
1415 if (CCInfo.getNextStackOffset()) {
1416 MachineFunction &MF = DAG.getMachineFunction();
1417
1418 // Check if the arguments are already laid out in the right way as
1419 // the caller's fixed stack objects.
1420 MachineFrameInfo *MFI = MF.getFrameInfo();
1421 const MachineRegisterInfo *MRI = &MF.getRegInfo();
1422 const ARMInstrInfo *TII =
1423 ((ARMTargetMachine&)getTargetMachine()).getInstrInfo();
Dale Johannesencf296fa2010-06-05 00:51:39 +00001424 for (unsigned i = 0, realArgIdx = 0, e = ArgLocs.size();
1425 i != e;
1426 ++i, ++realArgIdx) {
Dale Johannesen51e28e62010-06-03 21:09:53 +00001427 CCValAssign &VA = ArgLocs[i];
1428 EVT RegVT = VA.getLocVT();
Dan Gohmanc9403652010-07-07 15:54:55 +00001429 SDValue Arg = OutVals[realArgIdx];
Dale Johannesencf296fa2010-06-05 00:51:39 +00001430 ISD::ArgFlagsTy Flags = Outs[realArgIdx].Flags;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001431 if (VA.getLocInfo() == CCValAssign::Indirect)
1432 return false;
Dale Johannesencf296fa2010-06-05 00:51:39 +00001433 if (VA.needsCustom()) {
1434 // f64 and vector types are split into multiple registers or
1435 // register/stack-slot combinations. The types will not match
1436 // the registers; give up on memory f64 refs until we figure
1437 // out what to do about this.
1438 if (!VA.isRegLoc())
1439 return false;
1440 if (!ArgLocs[++i].isRegLoc())
Jim Grosbach4725ca72010-09-08 03:54:02 +00001441 return false;
Dale Johannesencf296fa2010-06-05 00:51:39 +00001442 if (RegVT == MVT::v2f64) {
1443 if (!ArgLocs[++i].isRegLoc())
1444 return false;
1445 if (!ArgLocs[++i].isRegLoc())
1446 return false;
1447 }
1448 } else if (!VA.isRegLoc()) {
Dale Johannesen51e28e62010-06-03 21:09:53 +00001449 if (!MatchingStackOffset(Arg, VA.getLocMemOffset(), Flags,
1450 MFI, MRI, TII))
1451 return false;
1452 }
1453 }
1454 }
1455 }
1456
1457 return true;
1458}
1459
Dan Gohman98ca4f22009-08-05 01:29:28 +00001460SDValue
1461ARMTargetLowering::LowerReturn(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001462 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001463 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00001464 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohmand858e902010-04-17 15:26:15 +00001465 DebugLoc dl, SelectionDAG &DAG) const {
Bob Wilson2dc4f542009-03-20 22:42:55 +00001466
Bob Wilsondee46d72009-04-17 20:35:10 +00001467 // CCValAssign - represent the assignment of the return value to a location.
Bob Wilson1f595bb2009-04-17 19:07:39 +00001468 SmallVector<CCValAssign, 16> RVLocs;
Bob Wilson1f595bb2009-04-17 19:07:39 +00001469
Bob Wilsondee46d72009-04-17 20:35:10 +00001470 // CCState - Info about the registers and stack slots.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001471 CCState CCInfo(CallConv, isVarArg, getTargetMachine(), RVLocs,
1472 *DAG.getContext());
Bob Wilson1f595bb2009-04-17 19:07:39 +00001473
Dan Gohman98ca4f22009-08-05 01:29:28 +00001474 // Analyze outgoing return values.
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00001475 CCInfo.AnalyzeReturn(Outs, CCAssignFnForNode(CallConv, /* Return */ true,
1476 isVarArg));
Bob Wilson1f595bb2009-04-17 19:07:39 +00001477
1478 // If this is the first return lowered for this function, add
1479 // the regs to the liveout set for the function.
1480 if (DAG.getMachineFunction().getRegInfo().liveout_empty()) {
1481 for (unsigned i = 0; i != RVLocs.size(); ++i)
1482 if (RVLocs[i].isRegLoc())
1483 DAG.getMachineFunction().getRegInfo().addLiveOut(RVLocs[i].getLocReg());
Evan Chenga8e29892007-01-19 07:51:42 +00001484 }
1485
Bob Wilson1f595bb2009-04-17 19:07:39 +00001486 SDValue Flag;
1487
1488 // Copy the result values into the output registers.
1489 for (unsigned i = 0, realRVLocIdx = 0;
1490 i != RVLocs.size();
1491 ++i, ++realRVLocIdx) {
1492 CCValAssign &VA = RVLocs[i];
1493 assert(VA.isRegLoc() && "Can only return in registers!");
1494
Dan Gohmanc9403652010-07-07 15:54:55 +00001495 SDValue Arg = OutVals[realRVLocIdx];
Bob Wilson1f595bb2009-04-17 19:07:39 +00001496
1497 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001498 default: llvm_unreachable("Unknown loc info!");
Bob Wilson1f595bb2009-04-17 19:07:39 +00001499 case CCValAssign::Full: break;
1500 case CCValAssign::BCvt:
1501 Arg = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getLocVT(), Arg);
1502 break;
1503 }
1504
Bob Wilson1f595bb2009-04-17 19:07:39 +00001505 if (VA.needsCustom()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001506 if (VA.getLocVT() == MVT::v2f64) {
Bob Wilson5bafff32009-06-22 23:27:02 +00001507 // Extract the first half and return it in two registers.
Owen Anderson825b72b2009-08-11 20:47:22 +00001508 SDValue Half = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Arg,
1509 DAG.getConstant(0, MVT::i32));
Jim Grosbache5165492009-11-09 00:11:35 +00001510 SDValue HalfGPRs = DAG.getNode(ARMISD::VMOVRRD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001511 DAG.getVTList(MVT::i32, MVT::i32), Half);
Bob Wilson5bafff32009-06-22 23:27:02 +00001512
1513 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), HalfGPRs, Flag);
1514 Flag = Chain.getValue(1);
1515 VA = RVLocs[++i]; // skip ahead to next loc
1516 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(),
1517 HalfGPRs.getValue(1), Flag);
1518 Flag = Chain.getValue(1);
1519 VA = RVLocs[++i]; // skip ahead to next loc
1520
1521 // Extract the 2nd half and fall through to handle it as an f64 value.
Owen Anderson825b72b2009-08-11 20:47:22 +00001522 Arg = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Arg,
1523 DAG.getConstant(1, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00001524 }
1525 // Legalize ret f64 -> ret 2 x i32. We always have fmrrd if f64 is
1526 // available.
Jim Grosbache5165492009-11-09 00:11:35 +00001527 SDValue fmrrd = DAG.getNode(ARMISD::VMOVRRD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001528 DAG.getVTList(MVT::i32, MVT::i32), &Arg, 1);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001529 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), fmrrd, Flag);
Bob Wilson4d59e1d2009-04-24 17:00:36 +00001530 Flag = Chain.getValue(1);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001531 VA = RVLocs[++i]; // skip ahead to next loc
1532 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), fmrrd.getValue(1),
1533 Flag);
1534 } else
1535 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), Arg, Flag);
1536
Bob Wilsondee46d72009-04-17 20:35:10 +00001537 // Guarantee that all emitted copies are
1538 // stuck together, avoiding something bad.
Bob Wilson1f595bb2009-04-17 19:07:39 +00001539 Flag = Chain.getValue(1);
1540 }
1541
1542 SDValue result;
1543 if (Flag.getNode())
Owen Anderson825b72b2009-08-11 20:47:22 +00001544 result = DAG.getNode(ARMISD::RET_FLAG, dl, MVT::Other, Chain, Flag);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001545 else // Return Void
Owen Anderson825b72b2009-08-11 20:47:22 +00001546 result = DAG.getNode(ARMISD::RET_FLAG, dl, MVT::Other, Chain);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001547
1548 return result;
Evan Chenga8e29892007-01-19 07:51:42 +00001549}
1550
Bob Wilsonb62d2572009-11-03 00:02:05 +00001551// ConstantPool, JumpTable, GlobalAddress, and ExternalSymbol are lowered as
1552// their target counterpart wrapped in the ARMISD::Wrapper node. Suppose N is
1553// one of the above mentioned nodes. It has to be wrapped because otherwise
1554// Select(N) returns N. So the raw TargetGlobalAddress nodes, etc. can only
1555// be used to form addressing mode. These wrapped nodes will be selected
1556// into MOVi.
Dan Gohman475871a2008-07-27 21:46:04 +00001557static SDValue LowerConstantPool(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00001558 EVT PtrVT = Op.getValueType();
Dale Johannesenb300d2a2009-02-07 00:55:49 +00001559 // FIXME there is no actual debug info here
1560 DebugLoc dl = Op.getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +00001561 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Dan Gohman475871a2008-07-27 21:46:04 +00001562 SDValue Res;
Evan Chenga8e29892007-01-19 07:51:42 +00001563 if (CP->isMachineConstantPoolEntry())
1564 Res = DAG.getTargetConstantPool(CP->getMachineCPVal(), PtrVT,
1565 CP->getAlignment());
1566 else
1567 Res = DAG.getTargetConstantPool(CP->getConstVal(), PtrVT,
1568 CP->getAlignment());
Owen Anderson825b72b2009-08-11 20:47:22 +00001569 return DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, Res);
Evan Chenga8e29892007-01-19 07:51:42 +00001570}
1571
Jim Grosbache1102ca2010-07-19 17:20:38 +00001572unsigned ARMTargetLowering::getJumpTableEncoding() const {
1573 return MachineJumpTableInfo::EK_Inline;
1574}
1575
Dan Gohmand858e902010-04-17 15:26:15 +00001576SDValue ARMTargetLowering::LowerBlockAddress(SDValue Op,
1577 SelectionDAG &DAG) const {
Evan Chenge7e0d622009-11-06 22:24:13 +00001578 MachineFunction &MF = DAG.getMachineFunction();
1579 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
1580 unsigned ARMPCLabelIndex = 0;
Bob Wilsonddb16df2009-10-30 05:45:42 +00001581 DebugLoc DL = Op.getDebugLoc();
Bob Wilson907eebd2009-11-02 20:59:23 +00001582 EVT PtrVT = getPointerTy();
Dan Gohman46510a72010-04-15 01:51:59 +00001583 const BlockAddress *BA = cast<BlockAddressSDNode>(Op)->getBlockAddress();
Bob Wilson907eebd2009-11-02 20:59:23 +00001584 Reloc::Model RelocM = getTargetMachine().getRelocationModel();
1585 SDValue CPAddr;
1586 if (RelocM == Reloc::Static) {
1587 CPAddr = DAG.getTargetConstantPool(BA, PtrVT, 4);
1588 } else {
1589 unsigned PCAdj = Subtarget->isThumb() ? 4 : 8;
Evan Chenge7e0d622009-11-06 22:24:13 +00001590 ARMPCLabelIndex = AFI->createConstPoolEntryUId();
Bob Wilson907eebd2009-11-02 20:59:23 +00001591 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(BA, ARMPCLabelIndex,
1592 ARMCP::CPBlockAddress,
1593 PCAdj);
1594 CPAddr = DAG.getTargetConstantPool(CPV, PtrVT, 4);
1595 }
1596 CPAddr = DAG.getNode(ARMISD::Wrapper, DL, PtrVT, CPAddr);
1597 SDValue Result = DAG.getLoad(PtrVT, DL, DAG.getEntryNode(), CPAddr,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001598 MachinePointerInfo::getConstantPool(),
David Greene1b58cab2010-02-15 16:55:24 +00001599 false, false, 0);
Bob Wilson907eebd2009-11-02 20:59:23 +00001600 if (RelocM == Reloc::Static)
1601 return Result;
Evan Chenge7e0d622009-11-06 22:24:13 +00001602 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Bob Wilson907eebd2009-11-02 20:59:23 +00001603 return DAG.getNode(ARMISD::PIC_ADD, DL, PtrVT, Result, PICLabel);
Bob Wilsonddb16df2009-10-30 05:45:42 +00001604}
1605
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001606// Lower ISD::GlobalTLSAddress using the "general dynamic" model
Dan Gohman475871a2008-07-27 21:46:04 +00001607SDValue
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001608ARMTargetLowering::LowerToTLSGeneralDynamicModel(GlobalAddressSDNode *GA,
Dan Gohmand858e902010-04-17 15:26:15 +00001609 SelectionDAG &DAG) const {
Dale Johannesen33c960f2009-02-04 20:06:27 +00001610 DebugLoc dl = GA->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00001611 EVT PtrVT = getPointerTy();
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001612 unsigned char PCAdj = Subtarget->isThumb() ? 4 : 8;
Evan Chenge7e0d622009-11-06 22:24:13 +00001613 MachineFunction &MF = DAG.getMachineFunction();
1614 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
1615 unsigned ARMPCLabelIndex = AFI->createConstPoolEntryUId();
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001616 ARMConstantPoolValue *CPV =
Evan Chenge4e4ed32009-08-28 23:18:09 +00001617 new ARMConstantPoolValue(GA->getGlobal(), ARMPCLabelIndex,
Jim Grosbach3fb2b1e2009-09-01 01:57:56 +00001618 ARMCP::CPValue, PCAdj, "tlsgd", true);
Evan Cheng1606e8e2009-03-13 07:51:59 +00001619 SDValue Argument = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001620 Argument = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, Argument);
Evan Cheng9eda6892009-10-31 03:39:36 +00001621 Argument = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), Argument,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001622 MachinePointerInfo::getConstantPool(),
David Greene1b58cab2010-02-15 16:55:24 +00001623 false, false, 0);
Dan Gohman475871a2008-07-27 21:46:04 +00001624 SDValue Chain = Argument.getValue(1);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001625
Evan Chenge7e0d622009-11-06 22:24:13 +00001626 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001627 Argument = DAG.getNode(ARMISD::PIC_ADD, dl, PtrVT, Argument, PICLabel);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001628
1629 // call __tls_get_addr.
1630 ArgListTy Args;
1631 ArgListEntry Entry;
1632 Entry.Node = Argument;
Owen Anderson1d0be152009-08-13 21:58:54 +00001633 Entry.Ty = (const Type *) Type::getInt32Ty(*DAG.getContext());
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001634 Args.push_back(Entry);
Dale Johannesen7d2ad622009-01-30 23:10:59 +00001635 // FIXME: is there useful debug info available here?
Dan Gohman475871a2008-07-27 21:46:04 +00001636 std::pair<SDValue, SDValue> CallResult =
Evan Cheng59bc0602009-08-14 19:11:20 +00001637 LowerCallTo(Chain, (const Type *) Type::getInt32Ty(*DAG.getContext()),
1638 false, false, false, false,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001639 0, CallingConv::C, false, /*isReturnValueUsed=*/true,
Bill Wendling46ada192010-03-02 01:55:18 +00001640 DAG.getExternalSymbol("__tls_get_addr", PtrVT), Args, DAG, dl);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001641 return CallResult.first;
1642}
1643
1644// Lower ISD::GlobalTLSAddress using the "initial exec" or
1645// "local exec" model.
Dan Gohman475871a2008-07-27 21:46:04 +00001646SDValue
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001647ARMTargetLowering::LowerToTLSExecModels(GlobalAddressSDNode *GA,
Dan Gohmand858e902010-04-17 15:26:15 +00001648 SelectionDAG &DAG) const {
Dan Gohman46510a72010-04-15 01:51:59 +00001649 const GlobalValue *GV = GA->getGlobal();
Dale Johannesen33c960f2009-02-04 20:06:27 +00001650 DebugLoc dl = GA->getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00001651 SDValue Offset;
1652 SDValue Chain = DAG.getEntryNode();
Owen Andersone50ed302009-08-10 22:56:29 +00001653 EVT PtrVT = getPointerTy();
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001654 // Get the Thread Pointer
Dale Johannesen33c960f2009-02-04 20:06:27 +00001655 SDValue ThreadPointer = DAG.getNode(ARMISD::THREAD_POINTER, dl, PtrVT);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001656
Chris Lattner4fb63d02009-07-15 04:12:33 +00001657 if (GV->isDeclaration()) {
Evan Chenge7e0d622009-11-06 22:24:13 +00001658 MachineFunction &MF = DAG.getMachineFunction();
1659 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
1660 unsigned ARMPCLabelIndex = AFI->createConstPoolEntryUId();
1661 // Initial exec model.
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001662 unsigned char PCAdj = Subtarget->isThumb() ? 4 : 8;
1663 ARMConstantPoolValue *CPV =
Evan Chenge4e4ed32009-08-28 23:18:09 +00001664 new ARMConstantPoolValue(GA->getGlobal(), ARMPCLabelIndex,
Jim Grosbach3fb2b1e2009-09-01 01:57:56 +00001665 ARMCP::CPValue, PCAdj, "gottpoff", true);
Evan Cheng1606e8e2009-03-13 07:51:59 +00001666 Offset = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001667 Offset = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, Offset);
Evan Cheng9eda6892009-10-31 03:39:36 +00001668 Offset = DAG.getLoad(PtrVT, dl, Chain, Offset,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001669 MachinePointerInfo::getConstantPool(),
David Greene1b58cab2010-02-15 16:55:24 +00001670 false, false, 0);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001671 Chain = Offset.getValue(1);
1672
Evan Chenge7e0d622009-11-06 22:24:13 +00001673 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001674 Offset = DAG.getNode(ARMISD::PIC_ADD, dl, PtrVT, Offset, PICLabel);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001675
Evan Cheng9eda6892009-10-31 03:39:36 +00001676 Offset = DAG.getLoad(PtrVT, dl, Chain, Offset,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001677 MachinePointerInfo::getConstantPool(),
David Greene1b58cab2010-02-15 16:55:24 +00001678 false, false, 0);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001679 } else {
1680 // local exec model
Evan Chenge4e4ed32009-08-28 23:18:09 +00001681 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(GV, "tpoff");
Evan Cheng1606e8e2009-03-13 07:51:59 +00001682 Offset = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001683 Offset = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, Offset);
Evan Cheng9eda6892009-10-31 03:39:36 +00001684 Offset = DAG.getLoad(PtrVT, dl, Chain, Offset,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001685 MachinePointerInfo::getConstantPool(),
David Greene1b58cab2010-02-15 16:55:24 +00001686 false, false, 0);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001687 }
1688
1689 // The address of the thread local variable is the add of the thread
1690 // pointer with the offset of the variable.
Dale Johannesen33c960f2009-02-04 20:06:27 +00001691 return DAG.getNode(ISD::ADD, dl, PtrVT, ThreadPointer, Offset);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001692}
1693
Dan Gohman475871a2008-07-27 21:46:04 +00001694SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00001695ARMTargetLowering::LowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG) const {
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001696 // TODO: implement the "local dynamic" model
1697 assert(Subtarget->isTargetELF() &&
1698 "TLS not implemented for non-ELF targets");
1699 GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op);
1700 // If the relocation model is PIC, use the "General Dynamic" TLS Model,
1701 // otherwise use the "Local Exec" TLS Model
1702 if (getTargetMachine().getRelocationModel() == Reloc::PIC_)
1703 return LowerToTLSGeneralDynamicModel(GA, DAG);
1704 else
1705 return LowerToTLSExecModels(GA, DAG);
1706}
1707
Dan Gohman475871a2008-07-27 21:46:04 +00001708SDValue ARMTargetLowering::LowerGlobalAddressELF(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00001709 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00001710 EVT PtrVT = getPointerTy();
Dale Johannesen33c960f2009-02-04 20:06:27 +00001711 DebugLoc dl = Op.getDebugLoc();
Dan Gohman46510a72010-04-15 01:51:59 +00001712 const GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001713 Reloc::Model RelocM = getTargetMachine().getRelocationModel();
1714 if (RelocM == Reloc::PIC_) {
Rafael Espindolabb46f522009-01-15 20:18:42 +00001715 bool UseGOTOFF = GV->hasLocalLinkage() || GV->hasHiddenVisibility();
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001716 ARMConstantPoolValue *CPV =
Evan Chenge4e4ed32009-08-28 23:18:09 +00001717 new ARMConstantPoolValue(GV, UseGOTOFF ? "GOTOFF" : "GOT");
Evan Cheng1606e8e2009-03-13 07:51:59 +00001718 SDValue CPAddr = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001719 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Bob Wilson2dc4f542009-03-20 22:42:55 +00001720 SDValue Result = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(),
Anton Korobeynikov249fb332009-10-07 00:06:35 +00001721 CPAddr,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001722 MachinePointerInfo::getConstantPool(),
David Greene1b58cab2010-02-15 16:55:24 +00001723 false, false, 0);
Dan Gohman475871a2008-07-27 21:46:04 +00001724 SDValue Chain = Result.getValue(1);
Dale Johannesenb300d2a2009-02-07 00:55:49 +00001725 SDValue GOT = DAG.getGLOBAL_OFFSET_TABLE(PtrVT);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001726 Result = DAG.getNode(ISD::ADD, dl, PtrVT, Result, GOT);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001727 if (!UseGOTOFF)
Anton Korobeynikov249fb332009-10-07 00:06:35 +00001728 Result = DAG.getLoad(PtrVT, dl, Chain, Result,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001729 MachinePointerInfo::getGOT(), false, false, 0);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001730 return Result;
1731 } else {
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +00001732 // If we have T2 ops, we can materialize the address directly via movt/movw
1733 // pair. This is always cheaper.
1734 if (Subtarget->useMovt()) {
1735 return DAG.getNode(ARMISD::Wrapper, dl, PtrVT,
Devang Patel0d881da2010-07-06 22:08:15 +00001736 DAG.getTargetGlobalAddress(GV, dl, PtrVT));
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +00001737 } else {
1738 SDValue CPAddr = DAG.getTargetConstantPool(GV, PtrVT, 4);
1739 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
1740 return DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), CPAddr,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001741 MachinePointerInfo::getConstantPool(),
David Greene1b58cab2010-02-15 16:55:24 +00001742 false, false, 0);
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +00001743 }
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001744 }
1745}
1746
Dan Gohman475871a2008-07-27 21:46:04 +00001747SDValue ARMTargetLowering::LowerGlobalAddressDarwin(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00001748 SelectionDAG &DAG) const {
Evan Chenge7e0d622009-11-06 22:24:13 +00001749 MachineFunction &MF = DAG.getMachineFunction();
1750 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
1751 unsigned ARMPCLabelIndex = 0;
Owen Andersone50ed302009-08-10 22:56:29 +00001752 EVT PtrVT = getPointerTy();
Dale Johannesen33c960f2009-02-04 20:06:27 +00001753 DebugLoc dl = Op.getDebugLoc();
Dan Gohman46510a72010-04-15 01:51:59 +00001754 const GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
Evan Chenga8e29892007-01-19 07:51:42 +00001755 Reloc::Model RelocM = getTargetMachine().getRelocationModel();
Dan Gohman475871a2008-07-27 21:46:04 +00001756 SDValue CPAddr;
Evan Chenga8e29892007-01-19 07:51:42 +00001757 if (RelocM == Reloc::Static)
Evan Cheng1606e8e2009-03-13 07:51:59 +00001758 CPAddr = DAG.getTargetConstantPool(GV, PtrVT, 4);
Evan Chenga8e29892007-01-19 07:51:42 +00001759 else {
Evan Chenge7e0d622009-11-06 22:24:13 +00001760 ARMPCLabelIndex = AFI->createConstPoolEntryUId();
Evan Chenge4e4ed32009-08-28 23:18:09 +00001761 unsigned PCAdj = (RelocM != Reloc::PIC_) ? 0 : (Subtarget->isThumb()?4:8);
1762 ARMConstantPoolValue *CPV =
Jim Grosbach3fb2b1e2009-09-01 01:57:56 +00001763 new ARMConstantPoolValue(GV, ARMPCLabelIndex, ARMCP::CPValue, PCAdj);
Evan Cheng1606e8e2009-03-13 07:51:59 +00001764 CPAddr = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Evan Chenga8e29892007-01-19 07:51:42 +00001765 }
Owen Anderson825b72b2009-08-11 20:47:22 +00001766 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Evan Chenga8e29892007-01-19 07:51:42 +00001767
Evan Cheng9eda6892009-10-31 03:39:36 +00001768 SDValue Result = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), CPAddr,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001769 MachinePointerInfo::getConstantPool(),
David Greene1b58cab2010-02-15 16:55:24 +00001770 false, false, 0);
Dan Gohman475871a2008-07-27 21:46:04 +00001771 SDValue Chain = Result.getValue(1);
Evan Chenga8e29892007-01-19 07:51:42 +00001772
1773 if (RelocM == Reloc::PIC_) {
Evan Chenge7e0d622009-11-06 22:24:13 +00001774 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001775 Result = DAG.getNode(ARMISD::PIC_ADD, dl, PtrVT, Result, PICLabel);
Evan Chenga8e29892007-01-19 07:51:42 +00001776 }
Evan Chenge4e4ed32009-08-28 23:18:09 +00001777
Evan Cheng63476a82009-09-03 07:04:02 +00001778 if (Subtarget->GVIsIndirectSymbol(GV, RelocM))
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001779 Result = DAG.getLoad(PtrVT, dl, Chain, Result, MachinePointerInfo::getGOT(),
David Greene1b58cab2010-02-15 16:55:24 +00001780 false, false, 0);
Evan Chenga8e29892007-01-19 07:51:42 +00001781
1782 return Result;
1783}
1784
Dan Gohman475871a2008-07-27 21:46:04 +00001785SDValue ARMTargetLowering::LowerGLOBAL_OFFSET_TABLE(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00001786 SelectionDAG &DAG) const {
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001787 assert(Subtarget->isTargetELF() &&
1788 "GLOBAL OFFSET TABLE not implemented for non-ELF targets");
Evan Chenge7e0d622009-11-06 22:24:13 +00001789 MachineFunction &MF = DAG.getMachineFunction();
1790 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
1791 unsigned ARMPCLabelIndex = AFI->createConstPoolEntryUId();
Owen Andersone50ed302009-08-10 22:56:29 +00001792 EVT PtrVT = getPointerTy();
Dale Johannesen33c960f2009-02-04 20:06:27 +00001793 DebugLoc dl = Op.getDebugLoc();
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001794 unsigned PCAdj = Subtarget->isThumb() ? 4 : 8;
Owen Anderson1d0be152009-08-13 21:58:54 +00001795 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(*DAG.getContext(),
1796 "_GLOBAL_OFFSET_TABLE_",
Evan Chenge4e4ed32009-08-28 23:18:09 +00001797 ARMPCLabelIndex, PCAdj);
Evan Cheng1606e8e2009-03-13 07:51:59 +00001798 SDValue CPAddr = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001799 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Anton Korobeynikov249fb332009-10-07 00:06:35 +00001800 SDValue Result = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), CPAddr,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001801 MachinePointerInfo::getConstantPool(),
David Greene1b58cab2010-02-15 16:55:24 +00001802 false, false, 0);
Evan Chenge7e0d622009-11-06 22:24:13 +00001803 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001804 return DAG.getNode(ARMISD::PIC_ADD, dl, PtrVT, Result, PICLabel);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001805}
1806
Jim Grosbach0e0da732009-05-12 23:59:14 +00001807SDValue
Jim Grosbach23ff7cf2010-05-26 20:22:18 +00001808ARMTargetLowering::LowerEH_SJLJ_SETJMP(SDValue Op, SelectionDAG &DAG) const {
1809 DebugLoc dl = Op.getDebugLoc();
Jim Grosbach0798edd2010-05-27 23:49:24 +00001810 SDValue Val = DAG.getConstant(0, MVT::i32);
Jim Grosbach23ff7cf2010-05-26 20:22:18 +00001811 return DAG.getNode(ARMISD::EH_SJLJ_SETJMP, dl, MVT::i32, Op.getOperand(0),
1812 Op.getOperand(1), Val);
1813}
1814
1815SDValue
Jim Grosbach5eb19512010-05-22 01:06:18 +00001816ARMTargetLowering::LowerEH_SJLJ_LONGJMP(SDValue Op, SelectionDAG &DAG) const {
1817 DebugLoc dl = Op.getDebugLoc();
1818 return DAG.getNode(ARMISD::EH_SJLJ_LONGJMP, dl, MVT::Other, Op.getOperand(0),
1819 Op.getOperand(1), DAG.getConstant(0, MVT::i32));
1820}
1821
1822SDValue
Jim Grosbacha87ded22010-02-08 23:22:00 +00001823ARMTargetLowering::LowerINTRINSIC_WO_CHAIN(SDValue Op, SelectionDAG &DAG,
Jim Grosbach7616b642010-06-16 23:45:49 +00001824 const ARMSubtarget *Subtarget) const {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001825 unsigned IntNo = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Jim Grosbach0e0da732009-05-12 23:59:14 +00001826 DebugLoc dl = Op.getDebugLoc();
Lauro Ramos Venancioe0cb36b2007-11-08 17:20:05 +00001827 switch (IntNo) {
Dan Gohman475871a2008-07-27 21:46:04 +00001828 default: return SDValue(); // Don't custom lower most intrinsics.
Bob Wilson916afdb2009-08-04 00:25:01 +00001829 case Intrinsic::arm_thread_pointer: {
Owen Andersone50ed302009-08-10 22:56:29 +00001830 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Bob Wilson916afdb2009-08-04 00:25:01 +00001831 return DAG.getNode(ARMISD::THREAD_POINTER, dl, PtrVT);
1832 }
Jim Grosbach1b747ad2009-08-11 00:09:57 +00001833 case Intrinsic::eh_sjlj_lsda: {
Jim Grosbach1b747ad2009-08-11 00:09:57 +00001834 MachineFunction &MF = DAG.getMachineFunction();
Evan Chenge7e0d622009-11-06 22:24:13 +00001835 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
1836 unsigned ARMPCLabelIndex = AFI->createConstPoolEntryUId();
Jim Grosbach1b747ad2009-08-11 00:09:57 +00001837 EVT PtrVT = getPointerTy();
1838 DebugLoc dl = Op.getDebugLoc();
1839 Reloc::Model RelocM = getTargetMachine().getRelocationModel();
1840 SDValue CPAddr;
1841 unsigned PCAdj = (RelocM != Reloc::PIC_)
1842 ? 0 : (Subtarget->isThumb() ? 4 : 8);
Jim Grosbach1b747ad2009-08-11 00:09:57 +00001843 ARMConstantPoolValue *CPV =
Jim Grosbach3fb2b1e2009-09-01 01:57:56 +00001844 new ARMConstantPoolValue(MF.getFunction(), ARMPCLabelIndex,
1845 ARMCP::CPLSDA, PCAdj);
Jim Grosbach1b747ad2009-08-11 00:09:57 +00001846 CPAddr = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001847 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Jim Grosbach1b747ad2009-08-11 00:09:57 +00001848 SDValue Result =
Evan Cheng9eda6892009-10-31 03:39:36 +00001849 DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), CPAddr,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001850 MachinePointerInfo::getConstantPool(),
David Greene1b58cab2010-02-15 16:55:24 +00001851 false, false, 0);
Jim Grosbach1b747ad2009-08-11 00:09:57 +00001852
1853 if (RelocM == Reloc::PIC_) {
Evan Chenge7e0d622009-11-06 22:24:13 +00001854 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Jim Grosbach1b747ad2009-08-11 00:09:57 +00001855 Result = DAG.getNode(ARMISD::PIC_ADD, dl, PtrVT, Result, PICLabel);
1856 }
1857 return Result;
1858 }
Lauro Ramos Venancioe0cb36b2007-11-08 17:20:05 +00001859 }
1860}
1861
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00001862static SDValue LowerMEMBARRIER(SDValue Op, SelectionDAG &DAG,
Jim Grosbach7616b642010-06-16 23:45:49 +00001863 const ARMSubtarget *Subtarget) {
Jim Grosbach3728e962009-12-10 00:11:09 +00001864 DebugLoc dl = Op.getDebugLoc();
1865 SDValue Op5 = Op.getOperand(5);
Jim Grosbach3728e962009-12-10 00:11:09 +00001866 unsigned isDeviceBarrier = cast<ConstantSDNode>(Op5)->getZExtValue();
Evan Cheng11db0682010-08-11 06:22:01 +00001867 // Some subtargets which have dmb and dsb instructions can handle barriers
1868 // directly. Some ARMv6 cpus can support them with the help of mcr
1869 // instruction. Thumb1 and pre-v6 ARM mode use a libcall instead and should
Jim Grosbachc73993b2010-06-17 01:37:00 +00001870 // never get here.
1871 unsigned Opc = isDeviceBarrier ? ARMISD::SYNCBARRIER : ARMISD::MEMBARRIER;
Evan Cheng11db0682010-08-11 06:22:01 +00001872 if (Subtarget->hasDataBarrier())
Jim Grosbachc73993b2010-06-17 01:37:00 +00001873 return DAG.getNode(Opc, dl, MVT::Other, Op.getOperand(0));
Evan Cheng11db0682010-08-11 06:22:01 +00001874 else {
1875 assert(Subtarget->hasV6Ops() && !Subtarget->isThumb1Only() &&
1876 "Unexpected ISD::MEMBARRIER encountered. Should be libcall!");
Jim Grosbachc73993b2010-06-17 01:37:00 +00001877 return DAG.getNode(Opc, dl, MVT::Other, Op.getOperand(0),
1878 DAG.getConstant(0, MVT::i32));
Evan Cheng11db0682010-08-11 06:22:01 +00001879 }
Jim Grosbach3728e962009-12-10 00:11:09 +00001880}
1881
Dan Gohman1e93df62010-04-17 14:41:14 +00001882static SDValue LowerVASTART(SDValue Op, SelectionDAG &DAG) {
1883 MachineFunction &MF = DAG.getMachineFunction();
1884 ARMFunctionInfo *FuncInfo = MF.getInfo<ARMFunctionInfo>();
1885
Evan Chenga8e29892007-01-19 07:51:42 +00001886 // vastart just stores the address of the VarArgsFrameIndex slot into the
1887 // memory location argument.
Dale Johannesen33c960f2009-02-04 20:06:27 +00001888 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00001889 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Dan Gohman1e93df62010-04-17 14:41:14 +00001890 SDValue FR = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(), PtrVT);
Dan Gohman69de1932008-02-06 22:27:42 +00001891 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
David Greene1b58cab2010-02-15 16:55:24 +00001892 return DAG.getStore(Op.getOperand(0), dl, FR, Op.getOperand(1), SV, 0,
1893 false, false, 0);
Evan Chenga8e29892007-01-19 07:51:42 +00001894}
1895
Dan Gohman475871a2008-07-27 21:46:04 +00001896SDValue
Bob Wilson5bafff32009-06-22 23:27:02 +00001897ARMTargetLowering::GetF64FormalArgument(CCValAssign &VA, CCValAssign &NextVA,
1898 SDValue &Root, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001899 DebugLoc dl) const {
Bob Wilson5bafff32009-06-22 23:27:02 +00001900 MachineFunction &MF = DAG.getMachineFunction();
1901 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
1902
1903 TargetRegisterClass *RC;
David Goodwinf1daf7d2009-07-08 23:10:31 +00001904 if (AFI->isThumb1OnlyFunction())
Bob Wilson5bafff32009-06-22 23:27:02 +00001905 RC = ARM::tGPRRegisterClass;
1906 else
1907 RC = ARM::GPRRegisterClass;
1908
1909 // Transform the arguments stored in physical registers into virtual ones.
Jim Grosbach4725ca72010-09-08 03:54:02 +00001910 unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC);
Owen Anderson825b72b2009-08-11 20:47:22 +00001911 SDValue ArgValue = DAG.getCopyFromReg(Root, dl, Reg, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00001912
1913 SDValue ArgValue2;
1914 if (NextVA.isMemLoc()) {
Bob Wilson5bafff32009-06-22 23:27:02 +00001915 MachineFrameInfo *MFI = MF.getFrameInfo();
Evan Chenged2ae132010-07-03 00:40:23 +00001916 int FI = MFI->CreateFixedObject(4, NextVA.getLocMemOffset(), true);
Bob Wilson5bafff32009-06-22 23:27:02 +00001917
1918 // Create load node to retrieve arguments from the stack.
1919 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
Evan Cheng9eda6892009-10-31 03:39:36 +00001920 ArgValue2 = DAG.getLoad(MVT::i32, dl, Root, FIN,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001921 MachinePointerInfo::getFixedStack(FI),
David Greene1b58cab2010-02-15 16:55:24 +00001922 false, false, 0);
Bob Wilson5bafff32009-06-22 23:27:02 +00001923 } else {
1924 Reg = MF.addLiveIn(NextVA.getLocReg(), RC);
Owen Anderson825b72b2009-08-11 20:47:22 +00001925 ArgValue2 = DAG.getCopyFromReg(Root, dl, Reg, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00001926 }
1927
Jim Grosbache5165492009-11-09 00:11:35 +00001928 return DAG.getNode(ARMISD::VMOVDRR, dl, MVT::f64, ArgValue, ArgValue2);
Bob Wilson5bafff32009-06-22 23:27:02 +00001929}
1930
1931SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00001932ARMTargetLowering::LowerFormalArguments(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001933 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001934 const SmallVectorImpl<ISD::InputArg>
1935 &Ins,
1936 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001937 SmallVectorImpl<SDValue> &InVals)
1938 const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001939
Bob Wilson1f595bb2009-04-17 19:07:39 +00001940 MachineFunction &MF = DAG.getMachineFunction();
1941 MachineFrameInfo *MFI = MF.getFrameInfo();
1942
Bob Wilson1f595bb2009-04-17 19:07:39 +00001943 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
1944
1945 // Assign locations to all of the incoming arguments.
1946 SmallVector<CCValAssign, 16> ArgLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001947 CCState CCInfo(CallConv, isVarArg, getTargetMachine(), ArgLocs,
1948 *DAG.getContext());
1949 CCInfo.AnalyzeFormalArguments(Ins,
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00001950 CCAssignFnForNode(CallConv, /* Return*/ false,
1951 isVarArg));
Bob Wilson1f595bb2009-04-17 19:07:39 +00001952
1953 SmallVector<SDValue, 16> ArgValues;
1954
1955 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1956 CCValAssign &VA = ArgLocs[i];
1957
Bob Wilsondee46d72009-04-17 20:35:10 +00001958 // Arguments stored in registers.
Bob Wilson1f595bb2009-04-17 19:07:39 +00001959 if (VA.isRegLoc()) {
Owen Andersone50ed302009-08-10 22:56:29 +00001960 EVT RegVT = VA.getLocVT();
Bob Wilson1f595bb2009-04-17 19:07:39 +00001961
Bob Wilson5bafff32009-06-22 23:27:02 +00001962 SDValue ArgValue;
Bob Wilson1f595bb2009-04-17 19:07:39 +00001963 if (VA.needsCustom()) {
Bob Wilson5bafff32009-06-22 23:27:02 +00001964 // f64 and vector types are split up into multiple registers or
1965 // combinations of registers and stack slots.
Owen Anderson825b72b2009-08-11 20:47:22 +00001966 if (VA.getLocVT() == MVT::v2f64) {
Bob Wilson5bafff32009-06-22 23:27:02 +00001967 SDValue ArgValue1 = GetF64FormalArgument(VA, ArgLocs[++i],
Dan Gohman98ca4f22009-08-05 01:29:28 +00001968 Chain, DAG, dl);
Bob Wilson5bafff32009-06-22 23:27:02 +00001969 VA = ArgLocs[++i]; // skip ahead to next loc
Bob Wilson6a234f02010-04-13 22:03:22 +00001970 SDValue ArgValue2;
1971 if (VA.isMemLoc()) {
Evan Chenged2ae132010-07-03 00:40:23 +00001972 int FI = MFI->CreateFixedObject(8, VA.getLocMemOffset(), true);
Bob Wilson6a234f02010-04-13 22:03:22 +00001973 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
1974 ArgValue2 = DAG.getLoad(MVT::f64, dl, Chain, FIN,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001975 MachinePointerInfo::getFixedStack(FI),
Bob Wilson6a234f02010-04-13 22:03:22 +00001976 false, false, 0);
1977 } else {
1978 ArgValue2 = GetF64FormalArgument(VA, ArgLocs[++i],
1979 Chain, DAG, dl);
1980 }
Owen Anderson825b72b2009-08-11 20:47:22 +00001981 ArgValue = DAG.getNode(ISD::UNDEF, dl, MVT::v2f64);
1982 ArgValue = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64,
Bob Wilson5bafff32009-06-22 23:27:02 +00001983 ArgValue, ArgValue1, DAG.getIntPtrConstant(0));
Owen Anderson825b72b2009-08-11 20:47:22 +00001984 ArgValue = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64,
Bob Wilson5bafff32009-06-22 23:27:02 +00001985 ArgValue, ArgValue2, DAG.getIntPtrConstant(1));
1986 } else
Dan Gohman98ca4f22009-08-05 01:29:28 +00001987 ArgValue = GetF64FormalArgument(VA, ArgLocs[++i], Chain, DAG, dl);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001988
Bob Wilson5bafff32009-06-22 23:27:02 +00001989 } else {
1990 TargetRegisterClass *RC;
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00001991
Owen Anderson825b72b2009-08-11 20:47:22 +00001992 if (RegVT == MVT::f32)
Bob Wilson5bafff32009-06-22 23:27:02 +00001993 RC = ARM::SPRRegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001994 else if (RegVT == MVT::f64)
Bob Wilson5bafff32009-06-22 23:27:02 +00001995 RC = ARM::DPRRegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001996 else if (RegVT == MVT::v2f64)
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00001997 RC = ARM::QPRRegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001998 else if (RegVT == MVT::i32)
Anton Korobeynikov058c2512009-08-05 20:15:19 +00001999 RC = (AFI->isThumb1OnlyFunction() ?
2000 ARM::tGPRRegisterClass : ARM::GPRRegisterClass);
Bob Wilson5bafff32009-06-22 23:27:02 +00002001 else
Anton Korobeynikov058c2512009-08-05 20:15:19 +00002002 llvm_unreachable("RegVT not supported by FORMAL_ARGUMENTS Lowering");
Bob Wilson5bafff32009-06-22 23:27:02 +00002003
2004 // Transform the arguments in physical registers into virtual ones.
2005 unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002006 ArgValue = DAG.getCopyFromReg(Chain, dl, Reg, RegVT);
Bob Wilson1f595bb2009-04-17 19:07:39 +00002007 }
2008
2009 // If this is an 8 or 16-bit value, it is really passed promoted
2010 // to 32 bits. Insert an assert[sz]ext to capture this, then
2011 // truncate to the right size.
2012 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002013 default: llvm_unreachable("Unknown loc info!");
Bob Wilson1f595bb2009-04-17 19:07:39 +00002014 case CCValAssign::Full: break;
2015 case CCValAssign::BCvt:
2016 ArgValue = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getValVT(), ArgValue);
2017 break;
2018 case CCValAssign::SExt:
2019 ArgValue = DAG.getNode(ISD::AssertSext, dl, RegVT, ArgValue,
2020 DAG.getValueType(VA.getValVT()));
2021 ArgValue = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), ArgValue);
2022 break;
2023 case CCValAssign::ZExt:
2024 ArgValue = DAG.getNode(ISD::AssertZext, dl, RegVT, ArgValue,
2025 DAG.getValueType(VA.getValVT()));
2026 ArgValue = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), ArgValue);
2027 break;
2028 }
2029
Dan Gohman98ca4f22009-08-05 01:29:28 +00002030 InVals.push_back(ArgValue);
Bob Wilson1f595bb2009-04-17 19:07:39 +00002031
2032 } else { // VA.isRegLoc()
2033
2034 // sanity check
2035 assert(VA.isMemLoc());
Owen Anderson825b72b2009-08-11 20:47:22 +00002036 assert(VA.getValVT() != MVT::i64 && "i64 should already be lowered");
Bob Wilson1f595bb2009-04-17 19:07:39 +00002037
2038 unsigned ArgSize = VA.getLocVT().getSizeInBits()/8;
Evan Chenged2ae132010-07-03 00:40:23 +00002039 int FI = MFI->CreateFixedObject(ArgSize, VA.getLocMemOffset(), true);
Bob Wilson1f595bb2009-04-17 19:07:39 +00002040
Bob Wilsondee46d72009-04-17 20:35:10 +00002041 // Create load nodes to retrieve arguments from the stack.
Bob Wilson1f595bb2009-04-17 19:07:39 +00002042 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
Evan Cheng9eda6892009-10-31 03:39:36 +00002043 InVals.push_back(DAG.getLoad(VA.getValVT(), dl, Chain, FIN,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002044 MachinePointerInfo::getFixedStack(FI),
David Greene1b58cab2010-02-15 16:55:24 +00002045 false, false, 0));
Bob Wilson1f595bb2009-04-17 19:07:39 +00002046 }
2047 }
2048
2049 // varargs
Evan Chenga8e29892007-01-19 07:51:42 +00002050 if (isVarArg) {
2051 static const unsigned GPRArgRegs[] = {
2052 ARM::R0, ARM::R1, ARM::R2, ARM::R3
2053 };
2054
Bob Wilsondee46d72009-04-17 20:35:10 +00002055 unsigned NumGPRs = CCInfo.getFirstUnallocated
2056 (GPRArgRegs, sizeof(GPRArgRegs) / sizeof(GPRArgRegs[0]));
Bob Wilson1f595bb2009-04-17 19:07:39 +00002057
Lauro Ramos Venancio600c3832007-02-23 20:32:57 +00002058 unsigned Align = MF.getTarget().getFrameInfo()->getStackAlignment();
2059 unsigned VARegSize = (4 - NumGPRs) * 4;
2060 unsigned VARegSaveSize = (VARegSize + Align - 1) & ~(Align - 1);
Rafael Espindolac1382b72009-10-30 14:33:14 +00002061 unsigned ArgOffset = CCInfo.getNextStackOffset();
Evan Chenga8e29892007-01-19 07:51:42 +00002062 if (VARegSaveSize) {
2063 // If this function is vararg, store any remaining integer argument regs
2064 // to their spots on the stack so that they may be loaded by deferencing
2065 // the result of va_next.
2066 AFI->setVarArgsRegSaveSize(VARegSaveSize);
Dan Gohman1e93df62010-04-17 14:41:14 +00002067 AFI->setVarArgsFrameIndex(
2068 MFI->CreateFixedObject(VARegSaveSize,
2069 ArgOffset + VARegSaveSize - VARegSize,
Evan Chenged2ae132010-07-03 00:40:23 +00002070 true));
Dan Gohman1e93df62010-04-17 14:41:14 +00002071 SDValue FIN = DAG.getFrameIndex(AFI->getVarArgsFrameIndex(),
2072 getPointerTy());
Evan Chenga8e29892007-01-19 07:51:42 +00002073
Dan Gohman475871a2008-07-27 21:46:04 +00002074 SmallVector<SDValue, 4> MemOps;
Evan Chenga8e29892007-01-19 07:51:42 +00002075 for (; NumGPRs < 4; ++NumGPRs) {
Bob Wilson1f595bb2009-04-17 19:07:39 +00002076 TargetRegisterClass *RC;
David Goodwinf1daf7d2009-07-08 23:10:31 +00002077 if (AFI->isThumb1OnlyFunction())
Bob Wilson1f595bb2009-04-17 19:07:39 +00002078 RC = ARM::tGPRRegisterClass;
Jim Grosbach30eae3c2009-04-07 20:34:09 +00002079 else
Bob Wilson1f595bb2009-04-17 19:07:39 +00002080 RC = ARM::GPRRegisterClass;
2081
Bob Wilson998e1252009-04-20 18:36:57 +00002082 unsigned VReg = MF.addLiveIn(GPRArgRegs[NumGPRs], RC);
Owen Anderson825b72b2009-08-11 20:47:22 +00002083 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i32);
Dan Gohman1e93df62010-04-17 14:41:14 +00002084 SDValue Store =
2085 DAG.getStore(Val.getValue(1), dl, Val, FIN,
Jim Grosbach18f30e62010-06-02 21:53:11 +00002086 PseudoSourceValue::getFixedStack(AFI->getVarArgsFrameIndex()),
2087 0, false, false, 0);
Evan Chenga8e29892007-01-19 07:51:42 +00002088 MemOps.push_back(Store);
Dale Johannesen33c960f2009-02-04 20:06:27 +00002089 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(), FIN,
Evan Chenga8e29892007-01-19 07:51:42 +00002090 DAG.getConstant(4, getPointerTy()));
2091 }
2092 if (!MemOps.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00002093 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002094 &MemOps[0], MemOps.size());
Evan Chenga8e29892007-01-19 07:51:42 +00002095 } else
2096 // This will point to the next argument passed via stack.
Evan Chenged2ae132010-07-03 00:40:23 +00002097 AFI->setVarArgsFrameIndex(MFI->CreateFixedObject(4, ArgOffset, true));
Evan Chenga8e29892007-01-19 07:51:42 +00002098 }
2099
Dan Gohman98ca4f22009-08-05 01:29:28 +00002100 return Chain;
Evan Chenga8e29892007-01-19 07:51:42 +00002101}
2102
2103/// isFloatingPointZero - Return true if this is +0.0.
Dan Gohman475871a2008-07-27 21:46:04 +00002104static bool isFloatingPointZero(SDValue Op) {
Evan Chenga8e29892007-01-19 07:51:42 +00002105 if (ConstantFPSDNode *CFP = dyn_cast<ConstantFPSDNode>(Op))
Dale Johanneseneaf08942007-08-31 04:03:46 +00002106 return CFP->getValueAPF().isPosZero();
Gabor Greifba36cb52008-08-28 21:40:38 +00002107 else if (ISD::isEXTLoad(Op.getNode()) || ISD::isNON_EXTLoad(Op.getNode())) {
Evan Chenga8e29892007-01-19 07:51:42 +00002108 // Maybe this has already been legalized into the constant pool?
2109 if (Op.getOperand(1).getOpcode() == ARMISD::Wrapper) {
Dan Gohman475871a2008-07-27 21:46:04 +00002110 SDValue WrapperOp = Op.getOperand(1).getOperand(0);
Evan Chenga8e29892007-01-19 07:51:42 +00002111 if (ConstantPoolSDNode *CP = dyn_cast<ConstantPoolSDNode>(WrapperOp))
Dan Gohman46510a72010-04-15 01:51:59 +00002112 if (const ConstantFP *CFP = dyn_cast<ConstantFP>(CP->getConstVal()))
Dale Johanneseneaf08942007-08-31 04:03:46 +00002113 return CFP->getValueAPF().isPosZero();
Evan Chenga8e29892007-01-19 07:51:42 +00002114 }
2115 }
2116 return false;
2117}
2118
Evan Chenga8e29892007-01-19 07:51:42 +00002119/// Returns appropriate ARM CMP (cmp) and corresponding condition code for
2120/// the given operands.
Evan Cheng06b53c02009-11-12 07:13:11 +00002121SDValue
2122ARMTargetLowering::getARMCmp(SDValue LHS, SDValue RHS, ISD::CondCode CC,
Evan Cheng218977b2010-07-13 19:27:42 +00002123 SDValue &ARMcc, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00002124 DebugLoc dl) const {
Gabor Greifba36cb52008-08-28 21:40:38 +00002125 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(RHS.getNode())) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002126 unsigned C = RHSC->getZExtValue();
Evan Cheng06b53c02009-11-12 07:13:11 +00002127 if (!isLegalICmpImmediate(C)) {
Evan Chenga8e29892007-01-19 07:51:42 +00002128 // Constant does not fit, try adjusting it by one?
2129 switch (CC) {
2130 default: break;
2131 case ISD::SETLT:
Evan Chenga8e29892007-01-19 07:51:42 +00002132 case ISD::SETGE:
Daniel Dunbar3cc32832010-08-25 16:58:05 +00002133 if (C != 0x80000000 && isLegalICmpImmediate(C-1)) {
Evan Cheng9a2ef952007-02-02 01:53:26 +00002134 CC = (CC == ISD::SETLT) ? ISD::SETLE : ISD::SETGT;
Owen Anderson825b72b2009-08-11 20:47:22 +00002135 RHS = DAG.getConstant(C-1, MVT::i32);
Evan Cheng9a2ef952007-02-02 01:53:26 +00002136 }
2137 break;
2138 case ISD::SETULT:
2139 case ISD::SETUGE:
Daniel Dunbar3cc32832010-08-25 16:58:05 +00002140 if (C != 0 && isLegalICmpImmediate(C-1)) {
Evan Cheng9a2ef952007-02-02 01:53:26 +00002141 CC = (CC == ISD::SETULT) ? ISD::SETULE : ISD::SETUGT;
Owen Anderson825b72b2009-08-11 20:47:22 +00002142 RHS = DAG.getConstant(C-1, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +00002143 }
2144 break;
2145 case ISD::SETLE:
Evan Chenga8e29892007-01-19 07:51:42 +00002146 case ISD::SETGT:
Daniel Dunbar3cc32832010-08-25 16:58:05 +00002147 if (C != 0x7fffffff && isLegalICmpImmediate(C+1)) {
Evan Cheng9a2ef952007-02-02 01:53:26 +00002148 CC = (CC == ISD::SETLE) ? ISD::SETLT : ISD::SETGE;
Owen Anderson825b72b2009-08-11 20:47:22 +00002149 RHS = DAG.getConstant(C+1, MVT::i32);
Evan Cheng9a2ef952007-02-02 01:53:26 +00002150 }
2151 break;
2152 case ISD::SETULE:
2153 case ISD::SETUGT:
Daniel Dunbar3cc32832010-08-25 16:58:05 +00002154 if (C != 0xffffffff && isLegalICmpImmediate(C+1)) {
Evan Cheng9a2ef952007-02-02 01:53:26 +00002155 CC = (CC == ISD::SETULE) ? ISD::SETULT : ISD::SETUGE;
Owen Anderson825b72b2009-08-11 20:47:22 +00002156 RHS = DAG.getConstant(C+1, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +00002157 }
2158 break;
2159 }
2160 }
2161 }
2162
2163 ARMCC::CondCodes CondCode = IntCCToARMCC(CC);
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00002164 ARMISD::NodeType CompareType;
2165 switch (CondCode) {
2166 default:
2167 CompareType = ARMISD::CMP;
2168 break;
2169 case ARMCC::EQ:
2170 case ARMCC::NE:
David Goodwinc0309b42009-06-29 15:33:01 +00002171 // Uses only Z Flag
2172 CompareType = ARMISD::CMPZ;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00002173 break;
2174 }
Evan Cheng218977b2010-07-13 19:27:42 +00002175 ARMcc = DAG.getConstant(CondCode, MVT::i32);
Owen Anderson825b72b2009-08-11 20:47:22 +00002176 return DAG.getNode(CompareType, dl, MVT::Flag, LHS, RHS);
Evan Chenga8e29892007-01-19 07:51:42 +00002177}
2178
2179/// Returns a appropriate VFP CMP (fcmp{s|d}+fmstat) for the given operands.
Evan Cheng515fe3a2010-07-08 02:08:50 +00002180SDValue
Evan Cheng218977b2010-07-13 19:27:42 +00002181ARMTargetLowering::getVFPCmp(SDValue LHS, SDValue RHS, SelectionDAG &DAG,
Evan Cheng515fe3a2010-07-08 02:08:50 +00002182 DebugLoc dl) const {
Dan Gohman475871a2008-07-27 21:46:04 +00002183 SDValue Cmp;
Evan Chenga8e29892007-01-19 07:51:42 +00002184 if (!isFloatingPointZero(RHS))
Owen Anderson825b72b2009-08-11 20:47:22 +00002185 Cmp = DAG.getNode(ARMISD::CMPFP, dl, MVT::Flag, LHS, RHS);
Evan Chenga8e29892007-01-19 07:51:42 +00002186 else
Owen Anderson825b72b2009-08-11 20:47:22 +00002187 Cmp = DAG.getNode(ARMISD::CMPFPw0, dl, MVT::Flag, LHS);
2188 return DAG.getNode(ARMISD::FMSTAT, dl, MVT::Flag, Cmp);
Evan Chenga8e29892007-01-19 07:51:42 +00002189}
2190
Bill Wendlingde2b1512010-08-11 08:43:16 +00002191SDValue ARMTargetLowering::LowerSELECT(SDValue Op, SelectionDAG &DAG) const {
2192 SDValue Cond = Op.getOperand(0);
2193 SDValue SelectTrue = Op.getOperand(1);
2194 SDValue SelectFalse = Op.getOperand(2);
2195 DebugLoc dl = Op.getDebugLoc();
2196
2197 // Convert:
2198 //
2199 // (select (cmov 1, 0, cond), t, f) -> (cmov t, f, cond)
2200 // (select (cmov 0, 1, cond), t, f) -> (cmov f, t, cond)
2201 //
2202 if (Cond.getOpcode() == ARMISD::CMOV && Cond.hasOneUse()) {
2203 const ConstantSDNode *CMOVTrue =
2204 dyn_cast<ConstantSDNode>(Cond.getOperand(0));
2205 const ConstantSDNode *CMOVFalse =
2206 dyn_cast<ConstantSDNode>(Cond.getOperand(1));
2207
2208 if (CMOVTrue && CMOVFalse) {
2209 unsigned CMOVTrueVal = CMOVTrue->getZExtValue();
2210 unsigned CMOVFalseVal = CMOVFalse->getZExtValue();
2211
2212 SDValue True;
2213 SDValue False;
2214 if (CMOVTrueVal == 1 && CMOVFalseVal == 0) {
2215 True = SelectTrue;
2216 False = SelectFalse;
2217 } else if (CMOVTrueVal == 0 && CMOVFalseVal == 1) {
2218 True = SelectFalse;
2219 False = SelectTrue;
2220 }
2221
2222 if (True.getNode() && False.getNode()) {
2223 EVT VT = Cond.getValueType();
2224 SDValue ARMcc = Cond.getOperand(2);
2225 SDValue CCR = Cond.getOperand(3);
2226 SDValue Cmp = Cond.getOperand(4);
2227 return DAG.getNode(ARMISD::CMOV, dl, VT, True, False, ARMcc, CCR, Cmp);
2228 }
2229 }
2230 }
2231
2232 return DAG.getSelectCC(dl, Cond,
2233 DAG.getConstant(0, Cond.getValueType()),
2234 SelectTrue, SelectFalse, ISD::SETNE);
2235}
2236
Dan Gohmand858e902010-04-17 15:26:15 +00002237SDValue ARMTargetLowering::LowerSELECT_CC(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00002238 EVT VT = Op.getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00002239 SDValue LHS = Op.getOperand(0);
2240 SDValue RHS = Op.getOperand(1);
Evan Chenga8e29892007-01-19 07:51:42 +00002241 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(4))->get();
Dan Gohman475871a2008-07-27 21:46:04 +00002242 SDValue TrueVal = Op.getOperand(2);
2243 SDValue FalseVal = Op.getOperand(3);
Dale Johannesende064702009-02-06 21:50:26 +00002244 DebugLoc dl = Op.getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +00002245
Owen Anderson825b72b2009-08-11 20:47:22 +00002246 if (LHS.getValueType() == MVT::i32) {
Evan Cheng218977b2010-07-13 19:27:42 +00002247 SDValue ARMcc;
Owen Anderson825b72b2009-08-11 20:47:22 +00002248 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
Evan Cheng218977b2010-07-13 19:27:42 +00002249 SDValue Cmp = getARMCmp(LHS, RHS, CC, ARMcc, DAG, dl);
2250 return DAG.getNode(ARMISD::CMOV, dl, VT, FalseVal, TrueVal, ARMcc, CCR,Cmp);
Evan Chenga8e29892007-01-19 07:51:42 +00002251 }
2252
2253 ARMCC::CondCodes CondCode, CondCode2;
Bob Wilsoncd3b9a42009-09-09 23:14:54 +00002254 FPCCToARMCC(CC, CondCode, CondCode2);
Evan Chenga8e29892007-01-19 07:51:42 +00002255
Evan Cheng218977b2010-07-13 19:27:42 +00002256 SDValue ARMcc = DAG.getConstant(CondCode, MVT::i32);
2257 SDValue Cmp = getVFPCmp(LHS, RHS, DAG, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00002258 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
Dale Johannesende064702009-02-06 21:50:26 +00002259 SDValue Result = DAG.getNode(ARMISD::CMOV, dl, VT, FalseVal, TrueVal,
Evan Cheng218977b2010-07-13 19:27:42 +00002260 ARMcc, CCR, Cmp);
Evan Chenga8e29892007-01-19 07:51:42 +00002261 if (CondCode2 != ARMCC::AL) {
Evan Cheng218977b2010-07-13 19:27:42 +00002262 SDValue ARMcc2 = DAG.getConstant(CondCode2, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +00002263 // FIXME: Needs another CMP because flag can have but one use.
Evan Cheng218977b2010-07-13 19:27:42 +00002264 SDValue Cmp2 = getVFPCmp(LHS, RHS, DAG, dl);
Bob Wilson2dc4f542009-03-20 22:42:55 +00002265 Result = DAG.getNode(ARMISD::CMOV, dl, VT,
Evan Cheng218977b2010-07-13 19:27:42 +00002266 Result, TrueVal, ARMcc2, CCR, Cmp2);
Evan Chenga8e29892007-01-19 07:51:42 +00002267 }
2268 return Result;
2269}
2270
Evan Cheng218977b2010-07-13 19:27:42 +00002271/// canChangeToInt - Given the fp compare operand, return true if it is suitable
2272/// to morph to an integer compare sequence.
2273static bool canChangeToInt(SDValue Op, bool &SeenZero,
2274 const ARMSubtarget *Subtarget) {
2275 SDNode *N = Op.getNode();
2276 if (!N->hasOneUse())
2277 // Otherwise it requires moving the value from fp to integer registers.
2278 return false;
2279 if (!N->getNumValues())
2280 return false;
2281 EVT VT = Op.getValueType();
2282 if (VT != MVT::f32 && !Subtarget->isFPBrccSlow())
2283 // f32 case is generally profitable. f64 case only makes sense when vcmpe +
2284 // vmrs are very slow, e.g. cortex-a8.
2285 return false;
2286
2287 if (isFloatingPointZero(Op)) {
2288 SeenZero = true;
2289 return true;
2290 }
2291 return ISD::isNormalLoad(N);
2292}
2293
2294static SDValue bitcastf32Toi32(SDValue Op, SelectionDAG &DAG) {
2295 if (isFloatingPointZero(Op))
2296 return DAG.getConstant(0, MVT::i32);
2297
2298 if (LoadSDNode *Ld = dyn_cast<LoadSDNode>(Op))
2299 return DAG.getLoad(MVT::i32, Op.getDebugLoc(),
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002300 Ld->getChain(), Ld->getBasePtr(), Ld->getPointerInfo(),
Evan Cheng218977b2010-07-13 19:27:42 +00002301 Ld->isVolatile(), Ld->isNonTemporal(),
2302 Ld->getAlignment());
2303
2304 llvm_unreachable("Unknown VFP cmp argument!");
2305}
2306
2307static void expandf64Toi32(SDValue Op, SelectionDAG &DAG,
2308 SDValue &RetVal1, SDValue &RetVal2) {
2309 if (isFloatingPointZero(Op)) {
2310 RetVal1 = DAG.getConstant(0, MVT::i32);
2311 RetVal2 = DAG.getConstant(0, MVT::i32);
2312 return;
2313 }
2314
2315 if (LoadSDNode *Ld = dyn_cast<LoadSDNode>(Op)) {
2316 SDValue Ptr = Ld->getBasePtr();
2317 RetVal1 = DAG.getLoad(MVT::i32, Op.getDebugLoc(),
2318 Ld->getChain(), Ptr,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002319 Ld->getPointerInfo(),
Evan Cheng218977b2010-07-13 19:27:42 +00002320 Ld->isVolatile(), Ld->isNonTemporal(),
2321 Ld->getAlignment());
2322
2323 EVT PtrType = Ptr.getValueType();
2324 unsigned NewAlign = MinAlign(Ld->getAlignment(), 4);
2325 SDValue NewPtr = DAG.getNode(ISD::ADD, Op.getDebugLoc(),
2326 PtrType, Ptr, DAG.getConstant(4, PtrType));
2327 RetVal2 = DAG.getLoad(MVT::i32, Op.getDebugLoc(),
2328 Ld->getChain(), NewPtr,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002329 Ld->getPointerInfo().getWithOffset(4),
Evan Cheng218977b2010-07-13 19:27:42 +00002330 Ld->isVolatile(), Ld->isNonTemporal(),
2331 NewAlign);
2332 return;
2333 }
2334
2335 llvm_unreachable("Unknown VFP cmp argument!");
2336}
2337
2338/// OptimizeVFPBrcond - With -enable-unsafe-fp-math, it's legal to optimize some
2339/// f32 and even f64 comparisons to integer ones.
2340SDValue
2341ARMTargetLowering::OptimizeVFPBrcond(SDValue Op, SelectionDAG &DAG) const {
2342 SDValue Chain = Op.getOperand(0);
Evan Chenga8e29892007-01-19 07:51:42 +00002343 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(1))->get();
Evan Cheng218977b2010-07-13 19:27:42 +00002344 SDValue LHS = Op.getOperand(2);
2345 SDValue RHS = Op.getOperand(3);
2346 SDValue Dest = Op.getOperand(4);
2347 DebugLoc dl = Op.getDebugLoc();
2348
2349 bool SeenZero = false;
2350 if (canChangeToInt(LHS, SeenZero, Subtarget) &&
2351 canChangeToInt(RHS, SeenZero, Subtarget) &&
Evan Cheng60108e92010-07-15 22:07:12 +00002352 // If one of the operand is zero, it's safe to ignore the NaN case since
2353 // we only care about equality comparisons.
2354 (SeenZero || (DAG.isKnownNeverNaN(LHS) && DAG.isKnownNeverNaN(RHS)))) {
Evan Cheng218977b2010-07-13 19:27:42 +00002355 // If unsafe fp math optimization is enabled and there are no othter uses of
2356 // the CMP operands, and the condition code is EQ oe NE, we can optimize it
2357 // to an integer comparison.
2358 if (CC == ISD::SETOEQ)
2359 CC = ISD::SETEQ;
2360 else if (CC == ISD::SETUNE)
2361 CC = ISD::SETNE;
2362
2363 SDValue ARMcc;
2364 if (LHS.getValueType() == MVT::f32) {
2365 LHS = bitcastf32Toi32(LHS, DAG);
2366 RHS = bitcastf32Toi32(RHS, DAG);
2367 SDValue Cmp = getARMCmp(LHS, RHS, CC, ARMcc, DAG, dl);
2368 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
2369 return DAG.getNode(ARMISD::BRCOND, dl, MVT::Other,
2370 Chain, Dest, ARMcc, CCR, Cmp);
2371 }
2372
2373 SDValue LHS1, LHS2;
2374 SDValue RHS1, RHS2;
2375 expandf64Toi32(LHS, DAG, LHS1, LHS2);
2376 expandf64Toi32(RHS, DAG, RHS1, RHS2);
2377 ARMCC::CondCodes CondCode = IntCCToARMCC(CC);
2378 ARMcc = DAG.getConstant(CondCode, MVT::i32);
2379 SDVTList VTList = DAG.getVTList(MVT::Other, MVT::Flag);
2380 SDValue Ops[] = { Chain, ARMcc, LHS1, LHS2, RHS1, RHS2, Dest };
2381 return DAG.getNode(ARMISD::BCC_i64, dl, VTList, Ops, 7);
2382 }
2383
2384 return SDValue();
2385}
2386
2387SDValue ARMTargetLowering::LowerBR_CC(SDValue Op, SelectionDAG &DAG) const {
2388 SDValue Chain = Op.getOperand(0);
2389 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(1))->get();
2390 SDValue LHS = Op.getOperand(2);
2391 SDValue RHS = Op.getOperand(3);
2392 SDValue Dest = Op.getOperand(4);
Dale Johannesende064702009-02-06 21:50:26 +00002393 DebugLoc dl = Op.getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +00002394
Owen Anderson825b72b2009-08-11 20:47:22 +00002395 if (LHS.getValueType() == MVT::i32) {
Evan Cheng218977b2010-07-13 19:27:42 +00002396 SDValue ARMcc;
2397 SDValue Cmp = getARMCmp(LHS, RHS, CC, ARMcc, DAG, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00002398 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
Owen Anderson825b72b2009-08-11 20:47:22 +00002399 return DAG.getNode(ARMISD::BRCOND, dl, MVT::Other,
Evan Cheng218977b2010-07-13 19:27:42 +00002400 Chain, Dest, ARMcc, CCR, Cmp);
Evan Chenga8e29892007-01-19 07:51:42 +00002401 }
2402
Owen Anderson825b72b2009-08-11 20:47:22 +00002403 assert(LHS.getValueType() == MVT::f32 || LHS.getValueType() == MVT::f64);
Evan Cheng218977b2010-07-13 19:27:42 +00002404
2405 if (UnsafeFPMath &&
2406 (CC == ISD::SETEQ || CC == ISD::SETOEQ ||
2407 CC == ISD::SETNE || CC == ISD::SETUNE)) {
2408 SDValue Result = OptimizeVFPBrcond(Op, DAG);
2409 if (Result.getNode())
2410 return Result;
2411 }
2412
Evan Chenga8e29892007-01-19 07:51:42 +00002413 ARMCC::CondCodes CondCode, CondCode2;
Bob Wilsoncd3b9a42009-09-09 23:14:54 +00002414 FPCCToARMCC(CC, CondCode, CondCode2);
Bob Wilson2dc4f542009-03-20 22:42:55 +00002415
Evan Cheng218977b2010-07-13 19:27:42 +00002416 SDValue ARMcc = DAG.getConstant(CondCode, MVT::i32);
2417 SDValue Cmp = getVFPCmp(LHS, RHS, DAG, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00002418 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
2419 SDVTList VTList = DAG.getVTList(MVT::Other, MVT::Flag);
Evan Cheng218977b2010-07-13 19:27:42 +00002420 SDValue Ops[] = { Chain, Dest, ARMcc, CCR, Cmp };
Dale Johannesende064702009-02-06 21:50:26 +00002421 SDValue Res = DAG.getNode(ARMISD::BRCOND, dl, VTList, Ops, 5);
Evan Chenga8e29892007-01-19 07:51:42 +00002422 if (CondCode2 != ARMCC::AL) {
Evan Cheng218977b2010-07-13 19:27:42 +00002423 ARMcc = DAG.getConstant(CondCode2, MVT::i32);
2424 SDValue Ops[] = { Res, Dest, ARMcc, CCR, Res.getValue(1) };
Dale Johannesende064702009-02-06 21:50:26 +00002425 Res = DAG.getNode(ARMISD::BRCOND, dl, VTList, Ops, 5);
Evan Chenga8e29892007-01-19 07:51:42 +00002426 }
2427 return Res;
2428}
2429
Dan Gohmand858e902010-04-17 15:26:15 +00002430SDValue ARMTargetLowering::LowerBR_JT(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +00002431 SDValue Chain = Op.getOperand(0);
2432 SDValue Table = Op.getOperand(1);
2433 SDValue Index = Op.getOperand(2);
Dale Johannesen33c960f2009-02-04 20:06:27 +00002434 DebugLoc dl = Op.getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +00002435
Owen Andersone50ed302009-08-10 22:56:29 +00002436 EVT PTy = getPointerTy();
Evan Chenga8e29892007-01-19 07:51:42 +00002437 JumpTableSDNode *JT = cast<JumpTableSDNode>(Table);
2438 ARMFunctionInfo *AFI = DAG.getMachineFunction().getInfo<ARMFunctionInfo>();
Bob Wilson3eadf002009-07-14 18:44:34 +00002439 SDValue UId = DAG.getConstant(AFI->createJumpTableUId(), PTy);
Dan Gohman475871a2008-07-27 21:46:04 +00002440 SDValue JTI = DAG.getTargetJumpTable(JT->getIndex(), PTy);
Owen Anderson825b72b2009-08-11 20:47:22 +00002441 Table = DAG.getNode(ARMISD::WrapperJT, dl, MVT::i32, JTI, UId);
Evan Chenge7c329b2009-07-28 20:53:24 +00002442 Index = DAG.getNode(ISD::MUL, dl, PTy, Index, DAG.getConstant(4, PTy));
2443 SDValue Addr = DAG.getNode(ISD::ADD, dl, PTy, Index, Table);
Evan Cheng66ac5312009-07-25 00:33:29 +00002444 if (Subtarget->isThumb2()) {
2445 // Thumb2 uses a two-level jump. That is, it jumps into the jump table
2446 // which does another jump to the destination. This also makes it easier
2447 // to translate it to TBB / TBH later.
2448 // FIXME: This might not work if the function is extremely large.
Owen Anderson825b72b2009-08-11 20:47:22 +00002449 return DAG.getNode(ARMISD::BR2_JT, dl, MVT::Other, Chain,
Evan Cheng5657c012009-07-29 02:18:14 +00002450 Addr, Op.getOperand(2), JTI, UId);
Evan Cheng66ac5312009-07-25 00:33:29 +00002451 }
Evan Cheng66ac5312009-07-25 00:33:29 +00002452 if (getTargetMachine().getRelocationModel() == Reloc::PIC_) {
Evan Cheng9eda6892009-10-31 03:39:36 +00002453 Addr = DAG.getLoad((EVT)MVT::i32, dl, Chain, Addr,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002454 MachinePointerInfo::getJumpTable(),
David Greene1b58cab2010-02-15 16:55:24 +00002455 false, false, 0);
Evan Cheng66ac5312009-07-25 00:33:29 +00002456 Chain = Addr.getValue(1);
Dale Johannesen33c960f2009-02-04 20:06:27 +00002457 Addr = DAG.getNode(ISD::ADD, dl, PTy, Addr, Table);
Owen Anderson825b72b2009-08-11 20:47:22 +00002458 return DAG.getNode(ARMISD::BR_JT, dl, MVT::Other, Chain, Addr, JTI, UId);
Evan Cheng66ac5312009-07-25 00:33:29 +00002459 } else {
Evan Cheng9eda6892009-10-31 03:39:36 +00002460 Addr = DAG.getLoad(PTy, dl, Chain, Addr,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002461 MachinePointerInfo::getJumpTable(), false, false, 0);
Evan Cheng66ac5312009-07-25 00:33:29 +00002462 Chain = Addr.getValue(1);
Owen Anderson825b72b2009-08-11 20:47:22 +00002463 return DAG.getNode(ARMISD::BR_JT, dl, MVT::Other, Chain, Addr, JTI, UId);
Evan Cheng66ac5312009-07-25 00:33:29 +00002464 }
Evan Chenga8e29892007-01-19 07:51:42 +00002465}
2466
Bob Wilson76a312b2010-03-19 22:51:32 +00002467static SDValue LowerFP_TO_INT(SDValue Op, SelectionDAG &DAG) {
2468 DebugLoc dl = Op.getDebugLoc();
2469 unsigned Opc;
2470
2471 switch (Op.getOpcode()) {
2472 default:
2473 assert(0 && "Invalid opcode!");
2474 case ISD::FP_TO_SINT:
2475 Opc = ARMISD::FTOSI;
2476 break;
2477 case ISD::FP_TO_UINT:
2478 Opc = ARMISD::FTOUI;
2479 break;
2480 }
2481 Op = DAG.getNode(Opc, dl, MVT::f32, Op.getOperand(0));
2482 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i32, Op);
2483}
2484
2485static SDValue LowerINT_TO_FP(SDValue Op, SelectionDAG &DAG) {
2486 EVT VT = Op.getValueType();
2487 DebugLoc dl = Op.getDebugLoc();
2488 unsigned Opc;
2489
2490 switch (Op.getOpcode()) {
2491 default:
2492 assert(0 && "Invalid opcode!");
2493 case ISD::SINT_TO_FP:
2494 Opc = ARMISD::SITOF;
2495 break;
2496 case ISD::UINT_TO_FP:
2497 Opc = ARMISD::UITOF;
2498 break;
2499 }
2500
2501 Op = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::f32, Op.getOperand(0));
2502 return DAG.getNode(Opc, dl, VT, Op);
2503}
2504
Evan Cheng515fe3a2010-07-08 02:08:50 +00002505SDValue ARMTargetLowering::LowerFCOPYSIGN(SDValue Op, SelectionDAG &DAG) const {
Evan Chenga8e29892007-01-19 07:51:42 +00002506 // Implement fcopysign with a fabs and a conditional fneg.
Dan Gohman475871a2008-07-27 21:46:04 +00002507 SDValue Tmp0 = Op.getOperand(0);
2508 SDValue Tmp1 = Op.getOperand(1);
Dale Johannesende064702009-02-06 21:50:26 +00002509 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00002510 EVT VT = Op.getValueType();
2511 EVT SrcVT = Tmp1.getValueType();
Dale Johannesende064702009-02-06 21:50:26 +00002512 SDValue AbsVal = DAG.getNode(ISD::FABS, dl, VT, Tmp0);
Evan Cheng218977b2010-07-13 19:27:42 +00002513 SDValue ARMcc = DAG.getConstant(ARMCC::LT, MVT::i32);
Evan Cheng515fe3a2010-07-08 02:08:50 +00002514 SDValue FP0 = DAG.getConstantFP(0.0, SrcVT);
Evan Cheng218977b2010-07-13 19:27:42 +00002515 SDValue Cmp = getVFPCmp(Tmp1, FP0, DAG, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00002516 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
Evan Cheng218977b2010-07-13 19:27:42 +00002517 return DAG.getNode(ARMISD::CNEG, dl, VT, AbsVal, AbsVal, ARMcc, CCR, Cmp);
Evan Chenga8e29892007-01-19 07:51:42 +00002518}
2519
Evan Cheng2457f2c2010-05-22 01:47:14 +00002520SDValue ARMTargetLowering::LowerRETURNADDR(SDValue Op, SelectionDAG &DAG) const{
2521 MachineFunction &MF = DAG.getMachineFunction();
2522 MachineFrameInfo *MFI = MF.getFrameInfo();
2523 MFI->setReturnAddressIsTaken(true);
2524
2525 EVT VT = Op.getValueType();
2526 DebugLoc dl = Op.getDebugLoc();
2527 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
2528 if (Depth) {
2529 SDValue FrameAddr = LowerFRAMEADDR(Op, DAG);
2530 SDValue Offset = DAG.getConstant(4, MVT::i32);
2531 return DAG.getLoad(VT, dl, DAG.getEntryNode(),
2532 DAG.getNode(ISD::ADD, dl, VT, FrameAddr, Offset),
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002533 MachinePointerInfo(), false, false, 0);
Evan Cheng2457f2c2010-05-22 01:47:14 +00002534 }
2535
2536 // Return LR, which contains the return address. Mark it an implicit live-in.
Jim Grosbachc2723a52010-07-23 23:50:35 +00002537 unsigned Reg = MF.addLiveIn(ARM::LR, getRegClassFor(MVT::i32));
Evan Cheng2457f2c2010-05-22 01:47:14 +00002538 return DAG.getCopyFromReg(DAG.getEntryNode(), dl, Reg, VT);
2539}
2540
Dan Gohmand858e902010-04-17 15:26:15 +00002541SDValue ARMTargetLowering::LowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) const {
Jim Grosbach0e0da732009-05-12 23:59:14 +00002542 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
2543 MFI->setFrameAddressIsTaken(true);
Evan Cheng2457f2c2010-05-22 01:47:14 +00002544
Owen Andersone50ed302009-08-10 22:56:29 +00002545 EVT VT = Op.getValueType();
Jim Grosbach0e0da732009-05-12 23:59:14 +00002546 DebugLoc dl = Op.getDebugLoc(); // FIXME probably not meaningful
2547 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Evan Chengcd828612009-06-18 23:14:30 +00002548 unsigned FrameReg = (Subtarget->isThumb() || Subtarget->isTargetDarwin())
Jim Grosbach0e0da732009-05-12 23:59:14 +00002549 ? ARM::R7 : ARM::R11;
2550 SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl, FrameReg, VT);
2551 while (Depth--)
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002552 FrameAddr = DAG.getLoad(VT, dl, DAG.getEntryNode(), FrameAddr,
2553 MachinePointerInfo(),
David Greene1b58cab2010-02-15 16:55:24 +00002554 false, false, 0);
Jim Grosbach0e0da732009-05-12 23:59:14 +00002555 return FrameAddr;
2556}
2557
Bob Wilson9f3f0612010-04-17 05:30:19 +00002558/// ExpandBIT_CONVERT - If the target supports VFP, this function is called to
2559/// expand a bit convert where either the source or destination type is i64 to
2560/// use a VMOVDRR or VMOVRRD node. This should not be done when the non-i64
2561/// operand type is illegal (e.g., v2f32 for a target that doesn't support
2562/// vectors), since the legalizer won't know what to do with that.
Duncan Sands1607f052008-12-01 11:39:25 +00002563static SDValue ExpandBIT_CONVERT(SDNode *N, SelectionDAG &DAG) {
Bob Wilson9f3f0612010-04-17 05:30:19 +00002564 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
2565 DebugLoc dl = N->getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00002566 SDValue Op = N->getOperand(0);
Bob Wilson164cd8b2010-04-14 20:45:23 +00002567
Bob Wilson9f3f0612010-04-17 05:30:19 +00002568 // This function is only supposed to be called for i64 types, either as the
2569 // source or destination of the bit convert.
2570 EVT SrcVT = Op.getValueType();
2571 EVT DstVT = N->getValueType(0);
2572 assert((SrcVT == MVT::i64 || DstVT == MVT::i64) &&
2573 "ExpandBIT_CONVERT called for non-i64 type");
Bob Wilson164cd8b2010-04-14 20:45:23 +00002574
Bob Wilson9f3f0612010-04-17 05:30:19 +00002575 // Turn i64->f64 into VMOVDRR.
2576 if (SrcVT == MVT::i64 && TLI.isTypeLegal(DstVT)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002577 SDValue Lo = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, Op,
2578 DAG.getConstant(0, MVT::i32));
2579 SDValue Hi = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, Op,
2580 DAG.getConstant(1, MVT::i32));
Bob Wilson1114f562010-06-11 22:45:25 +00002581 return DAG.getNode(ISD::BIT_CONVERT, dl, DstVT,
2582 DAG.getNode(ARMISD::VMOVDRR, dl, MVT::f64, Lo, Hi));
Evan Chengc7c77292008-11-04 19:57:48 +00002583 }
Bob Wilson2dc4f542009-03-20 22:42:55 +00002584
Jim Grosbache5165492009-11-09 00:11:35 +00002585 // Turn f64->i64 into VMOVRRD.
Bob Wilson9f3f0612010-04-17 05:30:19 +00002586 if (DstVT == MVT::i64 && TLI.isTypeLegal(SrcVT)) {
2587 SDValue Cvt = DAG.getNode(ARMISD::VMOVRRD, dl,
2588 DAG.getVTList(MVT::i32, MVT::i32), &Op, 1);
2589 // Merge the pieces into a single i64 value.
2590 return DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, Cvt, Cvt.getValue(1));
2591 }
Bob Wilson2dc4f542009-03-20 22:42:55 +00002592
Bob Wilson9f3f0612010-04-17 05:30:19 +00002593 return SDValue();
Chris Lattner27a6c732007-11-24 07:07:01 +00002594}
2595
Bob Wilson5bafff32009-06-22 23:27:02 +00002596/// getZeroVector - Returns a vector of specified type with all zero elements.
Bob Wilsoncba270d2010-07-13 21:16:48 +00002597/// Zero vectors are used to represent vector negation and in those cases
2598/// will be implemented with the NEON VNEG instruction. However, VNEG does
2599/// not support i64 elements, so sometimes the zero vectors will need to be
2600/// explicitly constructed. Regardless, use a canonical VMOV to create the
2601/// zero vector.
Owen Andersone50ed302009-08-10 22:56:29 +00002602static SDValue getZeroVector(EVT VT, SelectionDAG &DAG, DebugLoc dl) {
Bob Wilson5bafff32009-06-22 23:27:02 +00002603 assert(VT.isVector() && "Expected a vector type");
Bob Wilsoncba270d2010-07-13 21:16:48 +00002604 // The canonical modified immediate encoding of a zero vector is....0!
2605 SDValue EncodedVal = DAG.getTargetConstant(0, MVT::i32);
2606 EVT VmovVT = VT.is128BitVector() ? MVT::v4i32 : MVT::v2i32;
2607 SDValue Vmov = DAG.getNode(ARMISD::VMOVIMM, dl, VmovVT, EncodedVal);
2608 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Vmov);
Bob Wilson5bafff32009-06-22 23:27:02 +00002609}
2610
Jim Grosbachb4a976c2009-10-31 21:00:56 +00002611/// LowerShiftRightParts - Lower SRA_PARTS, which returns two
2612/// i32 values and take a 2 x i32 value to shift plus a shift amount.
Dan Gohmand858e902010-04-17 15:26:15 +00002613SDValue ARMTargetLowering::LowerShiftRightParts(SDValue Op,
2614 SelectionDAG &DAG) const {
Jim Grosbachb4a976c2009-10-31 21:00:56 +00002615 assert(Op.getNumOperands() == 3 && "Not a double-shift!");
2616 EVT VT = Op.getValueType();
2617 unsigned VTBits = VT.getSizeInBits();
2618 DebugLoc dl = Op.getDebugLoc();
2619 SDValue ShOpLo = Op.getOperand(0);
2620 SDValue ShOpHi = Op.getOperand(1);
2621 SDValue ShAmt = Op.getOperand(2);
Evan Cheng218977b2010-07-13 19:27:42 +00002622 SDValue ARMcc;
Jim Grosbachbcf2f2c2009-10-31 21:42:19 +00002623 unsigned Opc = (Op.getOpcode() == ISD::SRA_PARTS) ? ISD::SRA : ISD::SRL;
Jim Grosbachb4a976c2009-10-31 21:00:56 +00002624
Jim Grosbachbcf2f2c2009-10-31 21:42:19 +00002625 assert(Op.getOpcode() == ISD::SRA_PARTS || Op.getOpcode() == ISD::SRL_PARTS);
2626
Jim Grosbachb4a976c2009-10-31 21:00:56 +00002627 SDValue RevShAmt = DAG.getNode(ISD::SUB, dl, MVT::i32,
2628 DAG.getConstant(VTBits, MVT::i32), ShAmt);
2629 SDValue Tmp1 = DAG.getNode(ISD::SRL, dl, VT, ShOpLo, ShAmt);
2630 SDValue ExtraShAmt = DAG.getNode(ISD::SUB, dl, MVT::i32, ShAmt,
2631 DAG.getConstant(VTBits, MVT::i32));
2632 SDValue Tmp2 = DAG.getNode(ISD::SHL, dl, VT, ShOpHi, RevShAmt);
2633 SDValue FalseVal = DAG.getNode(ISD::OR, dl, VT, Tmp1, Tmp2);
Jim Grosbachbcf2f2c2009-10-31 21:42:19 +00002634 SDValue TrueVal = DAG.getNode(Opc, dl, VT, ShOpHi, ExtraShAmt);
Jim Grosbachb4a976c2009-10-31 21:00:56 +00002635
2636 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
2637 SDValue Cmp = getARMCmp(ExtraShAmt, DAG.getConstant(0, MVT::i32), ISD::SETGE,
Evan Cheng218977b2010-07-13 19:27:42 +00002638 ARMcc, DAG, dl);
Jim Grosbachbcf2f2c2009-10-31 21:42:19 +00002639 SDValue Hi = DAG.getNode(Opc, dl, VT, ShOpHi, ShAmt);
Evan Cheng218977b2010-07-13 19:27:42 +00002640 SDValue Lo = DAG.getNode(ARMISD::CMOV, dl, VT, FalseVal, TrueVal, ARMcc,
Jim Grosbachb4a976c2009-10-31 21:00:56 +00002641 CCR, Cmp);
2642
2643 SDValue Ops[2] = { Lo, Hi };
2644 return DAG.getMergeValues(Ops, 2, dl);
2645}
2646
Jim Grosbachc2b879f2009-10-31 19:38:01 +00002647/// LowerShiftLeftParts - Lower SHL_PARTS, which returns two
2648/// i32 values and take a 2 x i32 value to shift plus a shift amount.
Dan Gohmand858e902010-04-17 15:26:15 +00002649SDValue ARMTargetLowering::LowerShiftLeftParts(SDValue Op,
2650 SelectionDAG &DAG) const {
Jim Grosbachc2b879f2009-10-31 19:38:01 +00002651 assert(Op.getNumOperands() == 3 && "Not a double-shift!");
2652 EVT VT = Op.getValueType();
2653 unsigned VTBits = VT.getSizeInBits();
2654 DebugLoc dl = Op.getDebugLoc();
2655 SDValue ShOpLo = Op.getOperand(0);
2656 SDValue ShOpHi = Op.getOperand(1);
2657 SDValue ShAmt = Op.getOperand(2);
Evan Cheng218977b2010-07-13 19:27:42 +00002658 SDValue ARMcc;
Jim Grosbachc2b879f2009-10-31 19:38:01 +00002659
2660 assert(Op.getOpcode() == ISD::SHL_PARTS);
2661 SDValue RevShAmt = DAG.getNode(ISD::SUB, dl, MVT::i32,
2662 DAG.getConstant(VTBits, MVT::i32), ShAmt);
2663 SDValue Tmp1 = DAG.getNode(ISD::SRL, dl, VT, ShOpLo, RevShAmt);
2664 SDValue ExtraShAmt = DAG.getNode(ISD::SUB, dl, MVT::i32, ShAmt,
2665 DAG.getConstant(VTBits, MVT::i32));
2666 SDValue Tmp2 = DAG.getNode(ISD::SHL, dl, VT, ShOpHi, ShAmt);
2667 SDValue Tmp3 = DAG.getNode(ISD::SHL, dl, VT, ShOpLo, ExtraShAmt);
2668
2669 SDValue FalseVal = DAG.getNode(ISD::OR, dl, VT, Tmp1, Tmp2);
2670 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
2671 SDValue Cmp = getARMCmp(ExtraShAmt, DAG.getConstant(0, MVT::i32), ISD::SETGE,
Evan Cheng218977b2010-07-13 19:27:42 +00002672 ARMcc, DAG, dl);
Jim Grosbachc2b879f2009-10-31 19:38:01 +00002673 SDValue Lo = DAG.getNode(ISD::SHL, dl, VT, ShOpLo, ShAmt);
Evan Cheng218977b2010-07-13 19:27:42 +00002674 SDValue Hi = DAG.getNode(ARMISD::CMOV, dl, VT, FalseVal, Tmp3, ARMcc,
Jim Grosbachc2b879f2009-10-31 19:38:01 +00002675 CCR, Cmp);
2676
2677 SDValue Ops[2] = { Lo, Hi };
2678 return DAG.getMergeValues(Ops, 2, dl);
2679}
2680
Jim Grosbach4725ca72010-09-08 03:54:02 +00002681SDValue ARMTargetLowering::LowerFLT_ROUNDS_(SDValue Op,
Nate Begemand1fb5832010-08-03 21:31:55 +00002682 SelectionDAG &DAG) const {
2683 // The rounding mode is in bits 23:22 of the FPSCR.
2684 // The ARM rounding mode value to FLT_ROUNDS mapping is 0->1, 1->2, 2->3, 3->0
2685 // The formula we use to implement this is (((FPSCR + 1 << 22) >> 22) & 3)
2686 // so that the shift + and get folded into a bitfield extract.
2687 DebugLoc dl = Op.getDebugLoc();
2688 SDValue FPSCR = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, MVT::i32,
2689 DAG.getConstant(Intrinsic::arm_get_fpscr,
2690 MVT::i32));
Jim Grosbach4725ca72010-09-08 03:54:02 +00002691 SDValue FltRounds = DAG.getNode(ISD::ADD, dl, MVT::i32, FPSCR,
Nate Begemand1fb5832010-08-03 21:31:55 +00002692 DAG.getConstant(1U << 22, MVT::i32));
2693 SDValue RMODE = DAG.getNode(ISD::SRL, dl, MVT::i32, FltRounds,
2694 DAG.getConstant(22, MVT::i32));
Jim Grosbach4725ca72010-09-08 03:54:02 +00002695 return DAG.getNode(ISD::AND, dl, MVT::i32, RMODE,
Nate Begemand1fb5832010-08-03 21:31:55 +00002696 DAG.getConstant(3, MVT::i32));
2697}
2698
Jim Grosbach3482c802010-01-18 19:58:49 +00002699static SDValue LowerCTTZ(SDNode *N, SelectionDAG &DAG,
2700 const ARMSubtarget *ST) {
2701 EVT VT = N->getValueType(0);
2702 DebugLoc dl = N->getDebugLoc();
2703
2704 if (!ST->hasV6T2Ops())
2705 return SDValue();
2706
2707 SDValue rbit = DAG.getNode(ARMISD::RBIT, dl, VT, N->getOperand(0));
2708 return DAG.getNode(ISD::CTLZ, dl, VT, rbit);
2709}
2710
Bob Wilson5bafff32009-06-22 23:27:02 +00002711static SDValue LowerShift(SDNode *N, SelectionDAG &DAG,
2712 const ARMSubtarget *ST) {
Owen Andersone50ed302009-08-10 22:56:29 +00002713 EVT VT = N->getValueType(0);
Bob Wilson5bafff32009-06-22 23:27:02 +00002714 DebugLoc dl = N->getDebugLoc();
2715
2716 // Lower vector shifts on NEON to use VSHL.
2717 if (VT.isVector()) {
2718 assert(ST->hasNEON() && "unexpected vector shift");
2719
2720 // Left shifts translate directly to the vshiftu intrinsic.
2721 if (N->getOpcode() == ISD::SHL)
2722 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00002723 DAG.getConstant(Intrinsic::arm_neon_vshiftu, MVT::i32),
Bob Wilson5bafff32009-06-22 23:27:02 +00002724 N->getOperand(0), N->getOperand(1));
2725
2726 assert((N->getOpcode() == ISD::SRA ||
2727 N->getOpcode() == ISD::SRL) && "unexpected vector shift opcode");
2728
2729 // NEON uses the same intrinsics for both left and right shifts. For
2730 // right shifts, the shift amounts are negative, so negate the vector of
2731 // shift amounts.
Owen Andersone50ed302009-08-10 22:56:29 +00002732 EVT ShiftVT = N->getOperand(1).getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00002733 SDValue NegatedCount = DAG.getNode(ISD::SUB, dl, ShiftVT,
2734 getZeroVector(ShiftVT, DAG, dl),
2735 N->getOperand(1));
2736 Intrinsic::ID vshiftInt = (N->getOpcode() == ISD::SRA ?
2737 Intrinsic::arm_neon_vshifts :
2738 Intrinsic::arm_neon_vshiftu);
2739 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00002740 DAG.getConstant(vshiftInt, MVT::i32),
Bob Wilson5bafff32009-06-22 23:27:02 +00002741 N->getOperand(0), NegatedCount);
2742 }
2743
Eli Friedmance392eb2009-08-22 03:13:10 +00002744 // We can get here for a node like i32 = ISD::SHL i32, i64
2745 if (VT != MVT::i64)
2746 return SDValue();
2747
2748 assert((N->getOpcode() == ISD::SRL || N->getOpcode() == ISD::SRA) &&
Chris Lattner27a6c732007-11-24 07:07:01 +00002749 "Unknown shift to lower!");
Duncan Sands1607f052008-12-01 11:39:25 +00002750
Chris Lattner27a6c732007-11-24 07:07:01 +00002751 // We only lower SRA, SRL of 1 here, all others use generic lowering.
2752 if (!isa<ConstantSDNode>(N->getOperand(1)) ||
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002753 cast<ConstantSDNode>(N->getOperand(1))->getZExtValue() != 1)
Duncan Sands1607f052008-12-01 11:39:25 +00002754 return SDValue();
Bob Wilson2dc4f542009-03-20 22:42:55 +00002755
Chris Lattner27a6c732007-11-24 07:07:01 +00002756 // If we are in thumb mode, we don't have RRX.
David Goodwinf1daf7d2009-07-08 23:10:31 +00002757 if (ST->isThumb1Only()) return SDValue();
Bob Wilson2dc4f542009-03-20 22:42:55 +00002758
Chris Lattner27a6c732007-11-24 07:07:01 +00002759 // Okay, we have a 64-bit SRA or SRL of 1. Lower this to an RRX expr.
Owen Anderson825b72b2009-08-11 20:47:22 +00002760 SDValue Lo = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(0),
Bob Wilsonab3912e2010-05-25 03:36:52 +00002761 DAG.getConstant(0, MVT::i32));
Owen Anderson825b72b2009-08-11 20:47:22 +00002762 SDValue Hi = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(0),
Bob Wilsonab3912e2010-05-25 03:36:52 +00002763 DAG.getConstant(1, MVT::i32));
Bob Wilson2dc4f542009-03-20 22:42:55 +00002764
Chris Lattner27a6c732007-11-24 07:07:01 +00002765 // First, build a SRA_FLAG/SRL_FLAG op, which shifts the top part by one and
2766 // captures the result into a carry flag.
2767 unsigned Opc = N->getOpcode() == ISD::SRL ? ARMISD::SRL_FLAG:ARMISD::SRA_FLAG;
Owen Anderson825b72b2009-08-11 20:47:22 +00002768 Hi = DAG.getNode(Opc, dl, DAG.getVTList(MVT::i32, MVT::Flag), &Hi, 1);
Bob Wilson2dc4f542009-03-20 22:42:55 +00002769
Chris Lattner27a6c732007-11-24 07:07:01 +00002770 // The low part is an ARMISD::RRX operand, which shifts the carry in.
Owen Anderson825b72b2009-08-11 20:47:22 +00002771 Lo = DAG.getNode(ARMISD::RRX, dl, MVT::i32, Lo, Hi.getValue(1));
Bob Wilson2dc4f542009-03-20 22:42:55 +00002772
Chris Lattner27a6c732007-11-24 07:07:01 +00002773 // Merge the pieces into a single i64 value.
Owen Anderson825b72b2009-08-11 20:47:22 +00002774 return DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, Lo, Hi);
Chris Lattner27a6c732007-11-24 07:07:01 +00002775}
2776
Bob Wilson5bafff32009-06-22 23:27:02 +00002777static SDValue LowerVSETCC(SDValue Op, SelectionDAG &DAG) {
2778 SDValue TmpOp0, TmpOp1;
2779 bool Invert = false;
2780 bool Swap = false;
2781 unsigned Opc = 0;
2782
2783 SDValue Op0 = Op.getOperand(0);
2784 SDValue Op1 = Op.getOperand(1);
2785 SDValue CC = Op.getOperand(2);
Owen Andersone50ed302009-08-10 22:56:29 +00002786 EVT VT = Op.getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00002787 ISD::CondCode SetCCOpcode = cast<CondCodeSDNode>(CC)->get();
2788 DebugLoc dl = Op.getDebugLoc();
2789
2790 if (Op.getOperand(1).getValueType().isFloatingPoint()) {
2791 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002792 default: llvm_unreachable("Illegal FP comparison"); break;
Bob Wilson5bafff32009-06-22 23:27:02 +00002793 case ISD::SETUNE:
2794 case ISD::SETNE: Invert = true; // Fallthrough
2795 case ISD::SETOEQ:
2796 case ISD::SETEQ: Opc = ARMISD::VCEQ; break;
2797 case ISD::SETOLT:
2798 case ISD::SETLT: Swap = true; // Fallthrough
2799 case ISD::SETOGT:
2800 case ISD::SETGT: Opc = ARMISD::VCGT; break;
2801 case ISD::SETOLE:
2802 case ISD::SETLE: Swap = true; // Fallthrough
2803 case ISD::SETOGE:
2804 case ISD::SETGE: Opc = ARMISD::VCGE; break;
2805 case ISD::SETUGE: Swap = true; // Fallthrough
2806 case ISD::SETULE: Invert = true; Opc = ARMISD::VCGT; break;
2807 case ISD::SETUGT: Swap = true; // Fallthrough
2808 case ISD::SETULT: Invert = true; Opc = ARMISD::VCGE; break;
2809 case ISD::SETUEQ: Invert = true; // Fallthrough
2810 case ISD::SETONE:
2811 // Expand this to (OLT | OGT).
2812 TmpOp0 = Op0;
2813 TmpOp1 = Op1;
2814 Opc = ISD::OR;
2815 Op0 = DAG.getNode(ARMISD::VCGT, dl, VT, TmpOp1, TmpOp0);
2816 Op1 = DAG.getNode(ARMISD::VCGT, dl, VT, TmpOp0, TmpOp1);
2817 break;
2818 case ISD::SETUO: Invert = true; // Fallthrough
2819 case ISD::SETO:
2820 // Expand this to (OLT | OGE).
2821 TmpOp0 = Op0;
2822 TmpOp1 = Op1;
2823 Opc = ISD::OR;
2824 Op0 = DAG.getNode(ARMISD::VCGT, dl, VT, TmpOp1, TmpOp0);
2825 Op1 = DAG.getNode(ARMISD::VCGE, dl, VT, TmpOp0, TmpOp1);
2826 break;
2827 }
2828 } else {
2829 // Integer comparisons.
2830 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002831 default: llvm_unreachable("Illegal integer comparison"); break;
Bob Wilson5bafff32009-06-22 23:27:02 +00002832 case ISD::SETNE: Invert = true;
2833 case ISD::SETEQ: Opc = ARMISD::VCEQ; break;
2834 case ISD::SETLT: Swap = true;
2835 case ISD::SETGT: Opc = ARMISD::VCGT; break;
2836 case ISD::SETLE: Swap = true;
2837 case ISD::SETGE: Opc = ARMISD::VCGE; break;
2838 case ISD::SETULT: Swap = true;
2839 case ISD::SETUGT: Opc = ARMISD::VCGTU; break;
2840 case ISD::SETULE: Swap = true;
2841 case ISD::SETUGE: Opc = ARMISD::VCGEU; break;
2842 }
2843
Nick Lewycky7f6aa2b2009-07-08 03:04:38 +00002844 // Detect VTST (Vector Test Bits) = icmp ne (and (op0, op1), zero).
Bob Wilson5bafff32009-06-22 23:27:02 +00002845 if (Opc == ARMISD::VCEQ) {
2846
2847 SDValue AndOp;
2848 if (ISD::isBuildVectorAllZeros(Op1.getNode()))
2849 AndOp = Op0;
2850 else if (ISD::isBuildVectorAllZeros(Op0.getNode()))
2851 AndOp = Op1;
2852
2853 // Ignore bitconvert.
2854 if (AndOp.getNode() && AndOp.getOpcode() == ISD::BIT_CONVERT)
2855 AndOp = AndOp.getOperand(0);
2856
2857 if (AndOp.getNode() && AndOp.getOpcode() == ISD::AND) {
2858 Opc = ARMISD::VTST;
2859 Op0 = DAG.getNode(ISD::BIT_CONVERT, dl, VT, AndOp.getOperand(0));
2860 Op1 = DAG.getNode(ISD::BIT_CONVERT, dl, VT, AndOp.getOperand(1));
2861 Invert = !Invert;
2862 }
2863 }
2864 }
2865
2866 if (Swap)
2867 std::swap(Op0, Op1);
2868
2869 SDValue Result = DAG.getNode(Opc, dl, VT, Op0, Op1);
2870
2871 if (Invert)
2872 Result = DAG.getNOT(dl, Result, VT);
2873
2874 return Result;
2875}
2876
Bob Wilsond3c42842010-06-14 22:19:57 +00002877/// isNEONModifiedImm - Check if the specified splat value corresponds to a
2878/// valid vector constant for a NEON instruction with a "modified immediate"
Bob Wilsoncba270d2010-07-13 21:16:48 +00002879/// operand (e.g., VMOV). If so, return the encoded value.
Bob Wilsond3c42842010-06-14 22:19:57 +00002880static SDValue isNEONModifiedImm(uint64_t SplatBits, uint64_t SplatUndef,
2881 unsigned SplatBitSize, SelectionDAG &DAG,
Bob Wilsoncba270d2010-07-13 21:16:48 +00002882 EVT &VT, bool is128Bits, bool isVMOV) {
Bob Wilson6dce00c2010-07-13 04:44:34 +00002883 unsigned OpCmode, Imm;
Bob Wilson1a913ed2010-06-11 21:34:50 +00002884
Bob Wilson827b2102010-06-15 19:05:35 +00002885 // SplatBitSize is set to the smallest size that splats the vector, so a
2886 // zero vector will always have SplatBitSize == 8. However, NEON modified
2887 // immediate instructions others than VMOV do not support the 8-bit encoding
2888 // of a zero vector, and the default encoding of zero is supposed to be the
2889 // 32-bit version.
2890 if (SplatBits == 0)
2891 SplatBitSize = 32;
2892
Bob Wilson5bafff32009-06-22 23:27:02 +00002893 switch (SplatBitSize) {
2894 case 8:
Bob Wilson7e3f0d22010-07-14 06:31:50 +00002895 if (!isVMOV)
2896 return SDValue();
Bob Wilson1a913ed2010-06-11 21:34:50 +00002897 // Any 1-byte value is OK. Op=0, Cmode=1110.
Bob Wilson5bafff32009-06-22 23:27:02 +00002898 assert((SplatBits & ~0xff) == 0 && "one byte splat value is too big");
Bob Wilson6dce00c2010-07-13 04:44:34 +00002899 OpCmode = 0xe;
Bob Wilson1a913ed2010-06-11 21:34:50 +00002900 Imm = SplatBits;
Bob Wilsoncba270d2010-07-13 21:16:48 +00002901 VT = is128Bits ? MVT::v16i8 : MVT::v8i8;
Bob Wilson1a913ed2010-06-11 21:34:50 +00002902 break;
Bob Wilson5bafff32009-06-22 23:27:02 +00002903
2904 case 16:
2905 // NEON's 16-bit VMOV supports splat values where only one byte is nonzero.
Bob Wilsoncba270d2010-07-13 21:16:48 +00002906 VT = is128Bits ? MVT::v8i16 : MVT::v4i16;
Bob Wilson1a913ed2010-06-11 21:34:50 +00002907 if ((SplatBits & ~0xff) == 0) {
2908 // Value = 0x00nn: Op=x, Cmode=100x.
Bob Wilson6dce00c2010-07-13 04:44:34 +00002909 OpCmode = 0x8;
Bob Wilson1a913ed2010-06-11 21:34:50 +00002910 Imm = SplatBits;
2911 break;
2912 }
2913 if ((SplatBits & ~0xff00) == 0) {
2914 // Value = 0xnn00: Op=x, Cmode=101x.
Bob Wilson6dce00c2010-07-13 04:44:34 +00002915 OpCmode = 0xa;
Bob Wilson1a913ed2010-06-11 21:34:50 +00002916 Imm = SplatBits >> 8;
2917 break;
2918 }
2919 return SDValue();
Bob Wilson5bafff32009-06-22 23:27:02 +00002920
2921 case 32:
2922 // NEON's 32-bit VMOV supports splat values where:
2923 // * only one byte is nonzero, or
2924 // * the least significant byte is 0xff and the second byte is nonzero, or
2925 // * the least significant 2 bytes are 0xff and the third is nonzero.
Bob Wilsoncba270d2010-07-13 21:16:48 +00002926 VT = is128Bits ? MVT::v4i32 : MVT::v2i32;
Bob Wilson1a913ed2010-06-11 21:34:50 +00002927 if ((SplatBits & ~0xff) == 0) {
2928 // Value = 0x000000nn: Op=x, Cmode=000x.
Bob Wilson6dce00c2010-07-13 04:44:34 +00002929 OpCmode = 0;
Bob Wilson1a913ed2010-06-11 21:34:50 +00002930 Imm = SplatBits;
2931 break;
2932 }
2933 if ((SplatBits & ~0xff00) == 0) {
2934 // Value = 0x0000nn00: Op=x, Cmode=001x.
Bob Wilson6dce00c2010-07-13 04:44:34 +00002935 OpCmode = 0x2;
Bob Wilson1a913ed2010-06-11 21:34:50 +00002936 Imm = SplatBits >> 8;
2937 break;
2938 }
2939 if ((SplatBits & ~0xff0000) == 0) {
2940 // Value = 0x00nn0000: Op=x, Cmode=010x.
Bob Wilson6dce00c2010-07-13 04:44:34 +00002941 OpCmode = 0x4;
Bob Wilson1a913ed2010-06-11 21:34:50 +00002942 Imm = SplatBits >> 16;
2943 break;
2944 }
2945 if ((SplatBits & ~0xff000000) == 0) {
2946 // Value = 0xnn000000: Op=x, Cmode=011x.
Bob Wilson6dce00c2010-07-13 04:44:34 +00002947 OpCmode = 0x6;
Bob Wilson1a913ed2010-06-11 21:34:50 +00002948 Imm = SplatBits >> 24;
2949 break;
2950 }
Bob Wilson5bafff32009-06-22 23:27:02 +00002951
2952 if ((SplatBits & ~0xffff) == 0 &&
Bob Wilson1a913ed2010-06-11 21:34:50 +00002953 ((SplatBits | SplatUndef) & 0xff) == 0xff) {
2954 // Value = 0x0000nnff: Op=x, Cmode=1100.
Bob Wilson6dce00c2010-07-13 04:44:34 +00002955 OpCmode = 0xc;
Bob Wilson1a913ed2010-06-11 21:34:50 +00002956 Imm = SplatBits >> 8;
2957 SplatBits |= 0xff;
2958 break;
2959 }
Bob Wilson5bafff32009-06-22 23:27:02 +00002960
2961 if ((SplatBits & ~0xffffff) == 0 &&
Bob Wilson1a913ed2010-06-11 21:34:50 +00002962 ((SplatBits | SplatUndef) & 0xffff) == 0xffff) {
2963 // Value = 0x00nnffff: Op=x, Cmode=1101.
Bob Wilson6dce00c2010-07-13 04:44:34 +00002964 OpCmode = 0xd;
Bob Wilson1a913ed2010-06-11 21:34:50 +00002965 Imm = SplatBits >> 16;
2966 SplatBits |= 0xffff;
2967 break;
2968 }
Bob Wilson5bafff32009-06-22 23:27:02 +00002969
2970 // Note: there are a few 32-bit splat values (specifically: 00ffff00,
2971 // ff000000, ff0000ff, and ffff00ff) that are valid for VMOV.I64 but not
2972 // VMOV.I32. A (very) minor optimization would be to replicate the value
2973 // and fall through here to test for a valid 64-bit splat. But, then the
2974 // caller would also need to check and handle the change in size.
Bob Wilson1a913ed2010-06-11 21:34:50 +00002975 return SDValue();
Bob Wilson5bafff32009-06-22 23:27:02 +00002976
2977 case 64: {
Bob Wilson827b2102010-06-15 19:05:35 +00002978 if (!isVMOV)
2979 return SDValue();
Bob Wilson7e3f0d22010-07-14 06:31:50 +00002980 // NEON has a 64-bit VMOV splat where each byte is either 0 or 0xff.
Bob Wilson5bafff32009-06-22 23:27:02 +00002981 uint64_t BitMask = 0xff;
2982 uint64_t Val = 0;
Bob Wilson1a913ed2010-06-11 21:34:50 +00002983 unsigned ImmMask = 1;
2984 Imm = 0;
Bob Wilson5bafff32009-06-22 23:27:02 +00002985 for (int ByteNum = 0; ByteNum < 8; ++ByteNum) {
Bob Wilson1a913ed2010-06-11 21:34:50 +00002986 if (((SplatBits | SplatUndef) & BitMask) == BitMask) {
Bob Wilson5bafff32009-06-22 23:27:02 +00002987 Val |= BitMask;
Bob Wilson1a913ed2010-06-11 21:34:50 +00002988 Imm |= ImmMask;
2989 } else if ((SplatBits & BitMask) != 0) {
Bob Wilson5bafff32009-06-22 23:27:02 +00002990 return SDValue();
Bob Wilson1a913ed2010-06-11 21:34:50 +00002991 }
Bob Wilson5bafff32009-06-22 23:27:02 +00002992 BitMask <<= 8;
Bob Wilson1a913ed2010-06-11 21:34:50 +00002993 ImmMask <<= 1;
Bob Wilson5bafff32009-06-22 23:27:02 +00002994 }
Bob Wilson1a913ed2010-06-11 21:34:50 +00002995 // Op=1, Cmode=1110.
Bob Wilson6dce00c2010-07-13 04:44:34 +00002996 OpCmode = 0x1e;
Bob Wilson1a913ed2010-06-11 21:34:50 +00002997 SplatBits = Val;
Bob Wilsoncba270d2010-07-13 21:16:48 +00002998 VT = is128Bits ? MVT::v2i64 : MVT::v1i64;
Bob Wilson5bafff32009-06-22 23:27:02 +00002999 break;
3000 }
3001
Bob Wilson1a913ed2010-06-11 21:34:50 +00003002 default:
Bob Wilsondc076da2010-06-19 05:32:09 +00003003 llvm_unreachable("unexpected size for isNEONModifiedImm");
Bob Wilson1a913ed2010-06-11 21:34:50 +00003004 return SDValue();
3005 }
3006
Bob Wilsoncba270d2010-07-13 21:16:48 +00003007 unsigned EncodedVal = ARM_AM::createNEONModImm(OpCmode, Imm);
3008 return DAG.getTargetConstant(EncodedVal, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00003009}
3010
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003011static bool isVEXTMask(const SmallVectorImpl<int> &M, EVT VT,
3012 bool &ReverseVEXT, unsigned &Imm) {
Bob Wilsonde95c1b82009-08-19 17:03:43 +00003013 unsigned NumElts = VT.getVectorNumElements();
3014 ReverseVEXT = false;
Bob Wilson7aaf5bf2010-08-17 05:54:34 +00003015
3016 // Assume that the first shuffle index is not UNDEF. Fail if it is.
3017 if (M[0] < 0)
3018 return false;
3019
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003020 Imm = M[0];
Bob Wilsonde95c1b82009-08-19 17:03:43 +00003021
3022 // If this is a VEXT shuffle, the immediate value is the index of the first
3023 // element. The other shuffle indices must be the successive elements after
3024 // the first one.
3025 unsigned ExpectedElt = Imm;
3026 for (unsigned i = 1; i < NumElts; ++i) {
Bob Wilsonde95c1b82009-08-19 17:03:43 +00003027 // Increment the expected index. If it wraps around, it may still be
3028 // a VEXT but the source vectors must be swapped.
3029 ExpectedElt += 1;
3030 if (ExpectedElt == NumElts * 2) {
3031 ExpectedElt = 0;
3032 ReverseVEXT = true;
3033 }
3034
Bob Wilson7aaf5bf2010-08-17 05:54:34 +00003035 if (M[i] < 0) continue; // ignore UNDEF indices
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003036 if (ExpectedElt != static_cast<unsigned>(M[i]))
Bob Wilsonde95c1b82009-08-19 17:03:43 +00003037 return false;
3038 }
3039
3040 // Adjust the index value if the source operands will be swapped.
3041 if (ReverseVEXT)
3042 Imm -= NumElts;
3043
Bob Wilsonde95c1b82009-08-19 17:03:43 +00003044 return true;
3045}
3046
Bob Wilson8bb9e482009-07-26 00:39:34 +00003047/// isVREVMask - Check if a vector shuffle corresponds to a VREV
3048/// instruction with the specified blocksize. (The order of the elements
3049/// within each block of the vector is reversed.)
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003050static bool isVREVMask(const SmallVectorImpl<int> &M, EVT VT,
3051 unsigned BlockSize) {
Bob Wilson8bb9e482009-07-26 00:39:34 +00003052 assert((BlockSize==16 || BlockSize==32 || BlockSize==64) &&
3053 "Only possible block sizes for VREV are: 16, 32, 64");
3054
Bob Wilson8bb9e482009-07-26 00:39:34 +00003055 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
Bob Wilson20d10812009-10-21 21:36:27 +00003056 if (EltSz == 64)
3057 return false;
3058
3059 unsigned NumElts = VT.getVectorNumElements();
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003060 unsigned BlockElts = M[0] + 1;
Bob Wilson7aaf5bf2010-08-17 05:54:34 +00003061 // If the first shuffle index is UNDEF, be optimistic.
3062 if (M[0] < 0)
3063 BlockElts = BlockSize / EltSz;
Bob Wilson8bb9e482009-07-26 00:39:34 +00003064
3065 if (BlockSize <= EltSz || BlockSize != BlockElts * EltSz)
3066 return false;
3067
3068 for (unsigned i = 0; i < NumElts; ++i) {
Bob Wilson7aaf5bf2010-08-17 05:54:34 +00003069 if (M[i] < 0) continue; // ignore UNDEF indices
3070 if ((unsigned) M[i] != (i - i%BlockElts) + (BlockElts - 1 - i%BlockElts))
Bob Wilson8bb9e482009-07-26 00:39:34 +00003071 return false;
3072 }
3073
3074 return true;
3075}
3076
Bob Wilsonc692cb72009-08-21 20:54:19 +00003077static bool isVTRNMask(const SmallVectorImpl<int> &M, EVT VT,
3078 unsigned &WhichResult) {
Bob Wilson20d10812009-10-21 21:36:27 +00003079 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
3080 if (EltSz == 64)
3081 return false;
3082
Bob Wilsonc692cb72009-08-21 20:54:19 +00003083 unsigned NumElts = VT.getVectorNumElements();
3084 WhichResult = (M[0] == 0 ? 0 : 1);
3085 for (unsigned i = 0; i < NumElts; i += 2) {
Bob Wilson7aaf5bf2010-08-17 05:54:34 +00003086 if ((M[i] >= 0 && (unsigned) M[i] != i + WhichResult) ||
3087 (M[i+1] >= 0 && (unsigned) M[i+1] != i + NumElts + WhichResult))
Bob Wilsonc692cb72009-08-21 20:54:19 +00003088 return false;
3089 }
3090 return true;
3091}
3092
Bob Wilson324f4f12009-12-03 06:40:55 +00003093/// isVTRN_v_undef_Mask - Special case of isVTRNMask for canonical form of
3094/// "vector_shuffle v, v", i.e., "vector_shuffle v, undef".
3095/// Mask is e.g., <0, 0, 2, 2> instead of <0, 4, 2, 6>.
3096static bool isVTRN_v_undef_Mask(const SmallVectorImpl<int> &M, EVT VT,
3097 unsigned &WhichResult) {
3098 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
3099 if (EltSz == 64)
3100 return false;
3101
3102 unsigned NumElts = VT.getVectorNumElements();
3103 WhichResult = (M[0] == 0 ? 0 : 1);
3104 for (unsigned i = 0; i < NumElts; i += 2) {
Bob Wilson7aaf5bf2010-08-17 05:54:34 +00003105 if ((M[i] >= 0 && (unsigned) M[i] != i + WhichResult) ||
3106 (M[i+1] >= 0 && (unsigned) M[i+1] != i + WhichResult))
Bob Wilson324f4f12009-12-03 06:40:55 +00003107 return false;
3108 }
3109 return true;
3110}
3111
Bob Wilsonc692cb72009-08-21 20:54:19 +00003112static bool isVUZPMask(const SmallVectorImpl<int> &M, EVT VT,
3113 unsigned &WhichResult) {
Bob Wilson20d10812009-10-21 21:36:27 +00003114 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
3115 if (EltSz == 64)
3116 return false;
3117
Bob Wilsonc692cb72009-08-21 20:54:19 +00003118 unsigned NumElts = VT.getVectorNumElements();
3119 WhichResult = (M[0] == 0 ? 0 : 1);
3120 for (unsigned i = 0; i != NumElts; ++i) {
Bob Wilson7aaf5bf2010-08-17 05:54:34 +00003121 if (M[i] < 0) continue; // ignore UNDEF indices
Bob Wilsonc692cb72009-08-21 20:54:19 +00003122 if ((unsigned) M[i] != 2 * i + WhichResult)
3123 return false;
3124 }
3125
3126 // VUZP.32 for 64-bit vectors is a pseudo-instruction alias for VTRN.32.
Bob Wilson20d10812009-10-21 21:36:27 +00003127 if (VT.is64BitVector() && EltSz == 32)
Bob Wilsonc692cb72009-08-21 20:54:19 +00003128 return false;
3129
3130 return true;
3131}
3132
Bob Wilson324f4f12009-12-03 06:40:55 +00003133/// isVUZP_v_undef_Mask - Special case of isVUZPMask for canonical form of
3134/// "vector_shuffle v, v", i.e., "vector_shuffle v, undef".
3135/// Mask is e.g., <0, 2, 0, 2> instead of <0, 2, 4, 6>,
3136static bool isVUZP_v_undef_Mask(const SmallVectorImpl<int> &M, EVT VT,
3137 unsigned &WhichResult) {
3138 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
3139 if (EltSz == 64)
3140 return false;
3141
3142 unsigned Half = VT.getVectorNumElements() / 2;
3143 WhichResult = (M[0] == 0 ? 0 : 1);
3144 for (unsigned j = 0; j != 2; ++j) {
3145 unsigned Idx = WhichResult;
3146 for (unsigned i = 0; i != Half; ++i) {
Bob Wilson7aaf5bf2010-08-17 05:54:34 +00003147 int MIdx = M[i + j * Half];
3148 if (MIdx >= 0 && (unsigned) MIdx != Idx)
Bob Wilson324f4f12009-12-03 06:40:55 +00003149 return false;
3150 Idx += 2;
3151 }
3152 }
3153
3154 // VUZP.32 for 64-bit vectors is a pseudo-instruction alias for VTRN.32.
3155 if (VT.is64BitVector() && EltSz == 32)
3156 return false;
3157
3158 return true;
3159}
3160
Bob Wilsonc692cb72009-08-21 20:54:19 +00003161static bool isVZIPMask(const SmallVectorImpl<int> &M, EVT VT,
3162 unsigned &WhichResult) {
Bob Wilson20d10812009-10-21 21:36:27 +00003163 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
3164 if (EltSz == 64)
3165 return false;
3166
Bob Wilsonc692cb72009-08-21 20:54:19 +00003167 unsigned NumElts = VT.getVectorNumElements();
3168 WhichResult = (M[0] == 0 ? 0 : 1);
3169 unsigned Idx = WhichResult * NumElts / 2;
3170 for (unsigned i = 0; i != NumElts; i += 2) {
Bob Wilson7aaf5bf2010-08-17 05:54:34 +00003171 if ((M[i] >= 0 && (unsigned) M[i] != Idx) ||
3172 (M[i+1] >= 0 && (unsigned) M[i+1] != Idx + NumElts))
Bob Wilsonc692cb72009-08-21 20:54:19 +00003173 return false;
3174 Idx += 1;
3175 }
3176
3177 // VZIP.32 for 64-bit vectors is a pseudo-instruction alias for VTRN.32.
Bob Wilson20d10812009-10-21 21:36:27 +00003178 if (VT.is64BitVector() && EltSz == 32)
Bob Wilsonc692cb72009-08-21 20:54:19 +00003179 return false;
3180
3181 return true;
3182}
3183
Bob Wilson324f4f12009-12-03 06:40:55 +00003184/// isVZIP_v_undef_Mask - Special case of isVZIPMask for canonical form of
3185/// "vector_shuffle v, v", i.e., "vector_shuffle v, undef".
3186/// Mask is e.g., <0, 0, 1, 1> instead of <0, 4, 1, 5>.
3187static bool isVZIP_v_undef_Mask(const SmallVectorImpl<int> &M, EVT VT,
3188 unsigned &WhichResult) {
3189 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
3190 if (EltSz == 64)
3191 return false;
3192
3193 unsigned NumElts = VT.getVectorNumElements();
3194 WhichResult = (M[0] == 0 ? 0 : 1);
3195 unsigned Idx = WhichResult * NumElts / 2;
3196 for (unsigned i = 0; i != NumElts; i += 2) {
Bob Wilson7aaf5bf2010-08-17 05:54:34 +00003197 if ((M[i] >= 0 && (unsigned) M[i] != Idx) ||
3198 (M[i+1] >= 0 && (unsigned) M[i+1] != Idx))
Bob Wilson324f4f12009-12-03 06:40:55 +00003199 return false;
3200 Idx += 1;
3201 }
3202
3203 // VZIP.32 for 64-bit vectors is a pseudo-instruction alias for VTRN.32.
3204 if (VT.is64BitVector() && EltSz == 32)
3205 return false;
3206
3207 return true;
3208}
3209
Dale Johannesenf630c712010-07-29 20:10:08 +00003210// If N is an integer constant that can be moved into a register in one
3211// instruction, return an SDValue of such a constant (will become a MOV
3212// instruction). Otherwise return null.
3213static SDValue IsSingleInstrConstant(SDValue N, SelectionDAG &DAG,
3214 const ARMSubtarget *ST, DebugLoc dl) {
3215 uint64_t Val;
3216 if (!isa<ConstantSDNode>(N))
3217 return SDValue();
3218 Val = cast<ConstantSDNode>(N)->getZExtValue();
3219
3220 if (ST->isThumb1Only()) {
3221 if (Val <= 255 || ~Val <= 255)
3222 return DAG.getConstant(Val, MVT::i32);
3223 } else {
3224 if (ARM_AM::getSOImmVal(Val) != -1 || ARM_AM::getSOImmVal(~Val) != -1)
3225 return DAG.getConstant(Val, MVT::i32);
3226 }
3227 return SDValue();
3228}
3229
Bob Wilson5bafff32009-06-22 23:27:02 +00003230// If this is a case we can't handle, return null and let the default
3231// expansion code take care of it.
Jim Grosbach4725ca72010-09-08 03:54:02 +00003232static SDValue LowerBUILD_VECTOR(SDValue Op, SelectionDAG &DAG,
Dale Johannesenf630c712010-07-29 20:10:08 +00003233 const ARMSubtarget *ST) {
Bob Wilsond06791f2009-08-13 01:57:47 +00003234 BuildVectorSDNode *BVN = cast<BuildVectorSDNode>(Op.getNode());
Bob Wilson5bafff32009-06-22 23:27:02 +00003235 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00003236 EVT VT = Op.getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00003237
3238 APInt SplatBits, SplatUndef;
3239 unsigned SplatBitSize;
3240 bool HasAnyUndefs;
3241 if (BVN->isConstantSplat(SplatBits, SplatUndef, SplatBitSize, HasAnyUndefs)) {
Anton Korobeynikov71624cc2009-08-29 00:08:18 +00003242 if (SplatBitSize <= 64) {
Bob Wilsond3c42842010-06-14 22:19:57 +00003243 // Check if an immediate VMOV works.
Bob Wilsoncba270d2010-07-13 21:16:48 +00003244 EVT VmovVT;
Bob Wilsond3c42842010-06-14 22:19:57 +00003245 SDValue Val = isNEONModifiedImm(SplatBits.getZExtValue(),
Bob Wilsoncba270d2010-07-13 21:16:48 +00003246 SplatUndef.getZExtValue(), SplatBitSize,
3247 DAG, VmovVT, VT.is128BitVector(), true);
3248 if (Val.getNode()) {
3249 SDValue Vmov = DAG.getNode(ARMISD::VMOVIMM, dl, VmovVT, Val);
3250 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Vmov);
3251 }
Bob Wilson7e3f0d22010-07-14 06:31:50 +00003252
3253 // Try an immediate VMVN.
3254 uint64_t NegatedImm = (SplatBits.getZExtValue() ^
3255 ((1LL << SplatBitSize) - 1));
3256 Val = isNEONModifiedImm(NegatedImm,
3257 SplatUndef.getZExtValue(), SplatBitSize,
3258 DAG, VmovVT, VT.is128BitVector(), false);
3259 if (Val.getNode()) {
3260 SDValue Vmov = DAG.getNode(ARMISD::VMVNIMM, dl, VmovVT, Val);
3261 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Vmov);
3262 }
Anton Korobeynikov71624cc2009-08-29 00:08:18 +00003263 }
Bob Wilsoncf661e22009-07-30 00:31:25 +00003264 }
3265
Bob Wilsonbe751cf2010-05-22 00:23:12 +00003266 // Scan through the operands to see if only one value is used.
3267 unsigned NumElts = VT.getVectorNumElements();
3268 bool isOnlyLowElement = true;
3269 bool usesOnlyOneValue = true;
3270 bool isConstant = true;
3271 SDValue Value;
3272 for (unsigned i = 0; i < NumElts; ++i) {
3273 SDValue V = Op.getOperand(i);
3274 if (V.getOpcode() == ISD::UNDEF)
3275 continue;
3276 if (i > 0)
3277 isOnlyLowElement = false;
3278 if (!isa<ConstantFPSDNode>(V) && !isa<ConstantSDNode>(V))
3279 isConstant = false;
3280
3281 if (!Value.getNode())
3282 Value = V;
3283 else if (V != Value)
3284 usesOnlyOneValue = false;
3285 }
3286
3287 if (!Value.getNode())
3288 return DAG.getUNDEF(VT);
3289
3290 if (isOnlyLowElement)
3291 return DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Value);
3292
Dale Johannesenf630c712010-07-29 20:10:08 +00003293 unsigned EltSize = VT.getVectorElementType().getSizeInBits();
3294
3295 if (EnableARMVDUPsplat) {
3296 // Use VDUP for non-constant splats. For f32 constant splats, reduce to
3297 // i32 and try again.
3298 if (usesOnlyOneValue && EltSize <= 32) {
3299 if (!isConstant)
3300 return DAG.getNode(ARMISD::VDUP, dl, VT, Value);
3301 if (VT.getVectorElementType().isFloatingPoint()) {
3302 SmallVector<SDValue, 8> Ops;
3303 for (unsigned i = 0; i < NumElts; ++i)
Jim Grosbach4725ca72010-09-08 03:54:02 +00003304 Ops.push_back(DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i32,
Dale Johannesenf630c712010-07-29 20:10:08 +00003305 Op.getOperand(i)));
3306 SDValue Val = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, &Ops[0],
3307 NumElts);
Jim Grosbach4725ca72010-09-08 03:54:02 +00003308 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
Dale Johannesenf630c712010-07-29 20:10:08 +00003309 LowerBUILD_VECTOR(Val, DAG, ST));
3310 }
3311 SDValue Val = IsSingleInstrConstant(Value, DAG, ST, dl);
3312 if (Val.getNode())
3313 return DAG.getNode(ARMISD::VDUP, dl, VT, Val);
3314 }
3315 }
3316
3317 // If all elements are constants and the case above didn't get hit, fall back
3318 // to the default expansion, which will generate a load from the constant
3319 // pool.
Bob Wilsonbe751cf2010-05-22 00:23:12 +00003320 if (isConstant)
3321 return SDValue();
3322
Dale Johannesenf630c712010-07-29 20:10:08 +00003323 if (!EnableARMVDUPsplat) {
3324 // Use VDUP for non-constant splats.
3325 if (usesOnlyOneValue && EltSize <= 32)
3326 return DAG.getNode(ARMISD::VDUP, dl, VT, Value);
3327 }
Bob Wilsonbe751cf2010-05-22 00:23:12 +00003328
3329 // Vectors with 32- or 64-bit elements can be built by directly assigning
Bob Wilson40cbe7d2010-06-04 00:04:02 +00003330 // the subregisters. Lower it to an ARMISD::BUILD_VECTOR so the operands
3331 // will be legalized.
Bob Wilsonbe751cf2010-05-22 00:23:12 +00003332 if (EltSize >= 32) {
3333 // Do the expansion with floating-point types, since that is what the VFP
3334 // registers are defined to use, and since i64 is not legal.
3335 EVT EltVT = EVT::getFloatingPointVT(EltSize);
3336 EVT VecVT = EVT::getVectorVT(*DAG.getContext(), EltVT, NumElts);
Bob Wilson40cbe7d2010-06-04 00:04:02 +00003337 SmallVector<SDValue, 8> Ops;
3338 for (unsigned i = 0; i < NumElts; ++i)
3339 Ops.push_back(DAG.getNode(ISD::BIT_CONVERT, dl, EltVT, Op.getOperand(i)));
3340 SDValue Val = DAG.getNode(ARMISD::BUILD_VECTOR, dl, VecVT, &Ops[0],NumElts);
Bob Wilsonbe751cf2010-05-22 00:23:12 +00003341 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Val);
Bob Wilson5bafff32009-06-22 23:27:02 +00003342 }
3343
3344 return SDValue();
3345}
3346
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003347/// isShuffleMaskLegal - Targets can use this to indicate that they only
3348/// support *some* VECTOR_SHUFFLE operations, those with specific masks.
3349/// By default, if a target supports the VECTOR_SHUFFLE node, all mask values
3350/// are assumed to be legal.
3351bool
3352ARMTargetLowering::isShuffleMaskLegal(const SmallVectorImpl<int> &M,
3353 EVT VT) const {
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00003354 if (VT.getVectorNumElements() == 4 &&
3355 (VT.is128BitVector() || VT.is64BitVector())) {
3356 unsigned PFIndexes[4];
3357 for (unsigned i = 0; i != 4; ++i) {
3358 if (M[i] < 0)
3359 PFIndexes[i] = 8;
3360 else
3361 PFIndexes[i] = M[i];
3362 }
3363
3364 // Compute the index in the perfect shuffle table.
3365 unsigned PFTableIndex =
3366 PFIndexes[0]*9*9*9+PFIndexes[1]*9*9+PFIndexes[2]*9+PFIndexes[3];
3367 unsigned PFEntry = PerfectShuffleTable[PFTableIndex];
3368 unsigned Cost = (PFEntry >> 30);
3369
3370 if (Cost <= 4)
3371 return true;
3372 }
3373
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003374 bool ReverseVEXT;
Bob Wilsonc692cb72009-08-21 20:54:19 +00003375 unsigned Imm, WhichResult;
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003376
Bob Wilson53dd2452010-06-07 23:53:38 +00003377 unsigned EltSize = VT.getVectorElementType().getSizeInBits();
3378 return (EltSize >= 32 ||
3379 ShuffleVectorSDNode::isSplatMask(&M[0], VT) ||
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003380 isVREVMask(M, VT, 64) ||
3381 isVREVMask(M, VT, 32) ||
3382 isVREVMask(M, VT, 16) ||
Bob Wilsonc692cb72009-08-21 20:54:19 +00003383 isVEXTMask(M, VT, ReverseVEXT, Imm) ||
3384 isVTRNMask(M, VT, WhichResult) ||
3385 isVUZPMask(M, VT, WhichResult) ||
Bob Wilson324f4f12009-12-03 06:40:55 +00003386 isVZIPMask(M, VT, WhichResult) ||
3387 isVTRN_v_undef_Mask(M, VT, WhichResult) ||
3388 isVUZP_v_undef_Mask(M, VT, WhichResult) ||
3389 isVZIP_v_undef_Mask(M, VT, WhichResult));
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003390}
3391
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00003392/// GeneratePerfectShuffle - Given an entry in the perfect-shuffle table, emit
3393/// the specified operations to build the shuffle.
3394static SDValue GeneratePerfectShuffle(unsigned PFEntry, SDValue LHS,
3395 SDValue RHS, SelectionDAG &DAG,
3396 DebugLoc dl) {
3397 unsigned OpNum = (PFEntry >> 26) & 0x0F;
3398 unsigned LHSID = (PFEntry >> 13) & ((1 << 13)-1);
3399 unsigned RHSID = (PFEntry >> 0) & ((1 << 13)-1);
3400
3401 enum {
3402 OP_COPY = 0, // Copy, used for things like <u,u,u,3> to say it is <0,1,2,3>
3403 OP_VREV,
3404 OP_VDUP0,
3405 OP_VDUP1,
3406 OP_VDUP2,
3407 OP_VDUP3,
3408 OP_VEXT1,
3409 OP_VEXT2,
3410 OP_VEXT3,
3411 OP_VUZPL, // VUZP, left result
3412 OP_VUZPR, // VUZP, right result
3413 OP_VZIPL, // VZIP, left result
3414 OP_VZIPR, // VZIP, right result
3415 OP_VTRNL, // VTRN, left result
3416 OP_VTRNR // VTRN, right result
3417 };
3418
3419 if (OpNum == OP_COPY) {
3420 if (LHSID == (1*9+2)*9+3) return LHS;
3421 assert(LHSID == ((4*9+5)*9+6)*9+7 && "Illegal OP_COPY!");
3422 return RHS;
3423 }
3424
3425 SDValue OpLHS, OpRHS;
3426 OpLHS = GeneratePerfectShuffle(PerfectShuffleTable[LHSID], LHS, RHS, DAG, dl);
3427 OpRHS = GeneratePerfectShuffle(PerfectShuffleTable[RHSID], LHS, RHS, DAG, dl);
3428 EVT VT = OpLHS.getValueType();
3429
3430 switch (OpNum) {
3431 default: llvm_unreachable("Unknown shuffle opcode!");
3432 case OP_VREV:
3433 return DAG.getNode(ARMISD::VREV64, dl, VT, OpLHS);
3434 case OP_VDUP0:
3435 case OP_VDUP1:
3436 case OP_VDUP2:
3437 case OP_VDUP3:
3438 return DAG.getNode(ARMISD::VDUPLANE, dl, VT,
Anton Korobeynikov051cfd62009-08-21 12:41:42 +00003439 OpLHS, DAG.getConstant(OpNum-OP_VDUP0, MVT::i32));
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00003440 case OP_VEXT1:
3441 case OP_VEXT2:
3442 case OP_VEXT3:
3443 return DAG.getNode(ARMISD::VEXT, dl, VT,
3444 OpLHS, OpRHS,
3445 DAG.getConstant(OpNum-OP_VEXT1+1, MVT::i32));
3446 case OP_VUZPL:
3447 case OP_VUZPR:
Anton Korobeynikov051cfd62009-08-21 12:41:42 +00003448 return DAG.getNode(ARMISD::VUZP, dl, DAG.getVTList(VT, VT),
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00003449 OpLHS, OpRHS).getValue(OpNum-OP_VUZPL);
3450 case OP_VZIPL:
3451 case OP_VZIPR:
Anton Korobeynikov051cfd62009-08-21 12:41:42 +00003452 return DAG.getNode(ARMISD::VZIP, dl, DAG.getVTList(VT, VT),
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00003453 OpLHS, OpRHS).getValue(OpNum-OP_VZIPL);
3454 case OP_VTRNL:
3455 case OP_VTRNR:
Anton Korobeynikov051cfd62009-08-21 12:41:42 +00003456 return DAG.getNode(ARMISD::VTRN, dl, DAG.getVTList(VT, VT),
3457 OpLHS, OpRHS).getValue(OpNum-OP_VTRNL);
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00003458 }
3459}
3460
Bob Wilson5bafff32009-06-22 23:27:02 +00003461static SDValue LowerVECTOR_SHUFFLE(SDValue Op, SelectionDAG &DAG) {
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00003462 SDValue V1 = Op.getOperand(0);
3463 SDValue V2 = Op.getOperand(1);
Bob Wilsond8e17572009-08-12 22:31:50 +00003464 DebugLoc dl = Op.getDebugLoc();
3465 EVT VT = Op.getValueType();
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00003466 ShuffleVectorSDNode *SVN = cast<ShuffleVectorSDNode>(Op.getNode());
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003467 SmallVector<int, 8> ShuffleMask;
Bob Wilsond8e17572009-08-12 22:31:50 +00003468
Bob Wilson28865062009-08-13 02:13:04 +00003469 // Convert shuffles that are directly supported on NEON to target-specific
3470 // DAG nodes, instead of keeping them as shuffles and matching them again
3471 // during code selection. This is more efficient and avoids the possibility
3472 // of inconsistencies between legalization and selection.
Bob Wilsonbfcbb502009-08-13 06:01:30 +00003473 // FIXME: floating-point vectors should be canonicalized to integer vectors
3474 // of the same time so that they get CSEd properly.
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003475 SVN->getMask(ShuffleMask);
3476
Bob Wilson53dd2452010-06-07 23:53:38 +00003477 unsigned EltSize = VT.getVectorElementType().getSizeInBits();
3478 if (EltSize <= 32) {
3479 if (ShuffleVectorSDNode::isSplatMask(&ShuffleMask[0], VT)) {
3480 int Lane = SVN->getSplatIndex();
3481 // If this is undef splat, generate it via "just" vdup, if possible.
3482 if (Lane == -1) Lane = 0;
Anton Korobeynikov2ae0eec2009-11-02 00:12:06 +00003483
Bob Wilson53dd2452010-06-07 23:53:38 +00003484 if (Lane == 0 && V1.getOpcode() == ISD::SCALAR_TO_VECTOR) {
3485 return DAG.getNode(ARMISD::VDUP, dl, VT, V1.getOperand(0));
3486 }
3487 return DAG.getNode(ARMISD::VDUPLANE, dl, VT, V1,
3488 DAG.getConstant(Lane, MVT::i32));
Bob Wilsonc1d287b2009-08-14 05:13:08 +00003489 }
Bob Wilson53dd2452010-06-07 23:53:38 +00003490
3491 bool ReverseVEXT;
3492 unsigned Imm;
3493 if (isVEXTMask(ShuffleMask, VT, ReverseVEXT, Imm)) {
3494 if (ReverseVEXT)
3495 std::swap(V1, V2);
3496 return DAG.getNode(ARMISD::VEXT, dl, VT, V1, V2,
3497 DAG.getConstant(Imm, MVT::i32));
3498 }
3499
3500 if (isVREVMask(ShuffleMask, VT, 64))
3501 return DAG.getNode(ARMISD::VREV64, dl, VT, V1);
3502 if (isVREVMask(ShuffleMask, VT, 32))
3503 return DAG.getNode(ARMISD::VREV32, dl, VT, V1);
3504 if (isVREVMask(ShuffleMask, VT, 16))
3505 return DAG.getNode(ARMISD::VREV16, dl, VT, V1);
3506
3507 // Check for Neon shuffles that modify both input vectors in place.
3508 // If both results are used, i.e., if there are two shuffles with the same
3509 // source operands and with masks corresponding to both results of one of
3510 // these operations, DAG memoization will ensure that a single node is
3511 // used for both shuffles.
3512 unsigned WhichResult;
3513 if (isVTRNMask(ShuffleMask, VT, WhichResult))
3514 return DAG.getNode(ARMISD::VTRN, dl, DAG.getVTList(VT, VT),
3515 V1, V2).getValue(WhichResult);
3516 if (isVUZPMask(ShuffleMask, VT, WhichResult))
3517 return DAG.getNode(ARMISD::VUZP, dl, DAG.getVTList(VT, VT),
3518 V1, V2).getValue(WhichResult);
3519 if (isVZIPMask(ShuffleMask, VT, WhichResult))
3520 return DAG.getNode(ARMISD::VZIP, dl, DAG.getVTList(VT, VT),
3521 V1, V2).getValue(WhichResult);
3522
3523 if (isVTRN_v_undef_Mask(ShuffleMask, VT, WhichResult))
3524 return DAG.getNode(ARMISD::VTRN, dl, DAG.getVTList(VT, VT),
3525 V1, V1).getValue(WhichResult);
3526 if (isVUZP_v_undef_Mask(ShuffleMask, VT, WhichResult))
3527 return DAG.getNode(ARMISD::VUZP, dl, DAG.getVTList(VT, VT),
3528 V1, V1).getValue(WhichResult);
3529 if (isVZIP_v_undef_Mask(ShuffleMask, VT, WhichResult))
3530 return DAG.getNode(ARMISD::VZIP, dl, DAG.getVTList(VT, VT),
3531 V1, V1).getValue(WhichResult);
Bob Wilson0ce37102009-08-14 05:08:32 +00003532 }
Bob Wilsonde95c1b82009-08-19 17:03:43 +00003533
Bob Wilsonc692cb72009-08-21 20:54:19 +00003534 // If the shuffle is not directly supported and it has 4 elements, use
3535 // the PerfectShuffle-generated table to synthesize it from other shuffles.
Bob Wilsonbe751cf2010-05-22 00:23:12 +00003536 unsigned NumElts = VT.getVectorNumElements();
3537 if (NumElts == 4) {
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00003538 unsigned PFIndexes[4];
3539 for (unsigned i = 0; i != 4; ++i) {
3540 if (ShuffleMask[i] < 0)
3541 PFIndexes[i] = 8;
3542 else
3543 PFIndexes[i] = ShuffleMask[i];
3544 }
3545
3546 // Compute the index in the perfect shuffle table.
3547 unsigned PFTableIndex =
3548 PFIndexes[0]*9*9*9+PFIndexes[1]*9*9+PFIndexes[2]*9+PFIndexes[3];
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00003549 unsigned PFEntry = PerfectShuffleTable[PFTableIndex];
3550 unsigned Cost = (PFEntry >> 30);
3551
3552 if (Cost <= 4)
3553 return GeneratePerfectShuffle(PFEntry, V1, V2, DAG, dl);
3554 }
Bob Wilsond8e17572009-08-12 22:31:50 +00003555
Bob Wilson40cbe7d2010-06-04 00:04:02 +00003556 // Implement shuffles with 32- or 64-bit elements as ARMISD::BUILD_VECTORs.
Bob Wilsonbe751cf2010-05-22 00:23:12 +00003557 if (EltSize >= 32) {
3558 // Do the expansion with floating-point types, since that is what the VFP
3559 // registers are defined to use, and since i64 is not legal.
3560 EVT EltVT = EVT::getFloatingPointVT(EltSize);
3561 EVT VecVT = EVT::getVectorVT(*DAG.getContext(), EltVT, NumElts);
3562 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, VecVT, V1);
3563 V2 = DAG.getNode(ISD::BIT_CONVERT, dl, VecVT, V2);
Bob Wilson40cbe7d2010-06-04 00:04:02 +00003564 SmallVector<SDValue, 8> Ops;
Bob Wilsonbe751cf2010-05-22 00:23:12 +00003565 for (unsigned i = 0; i < NumElts; ++i) {
Bob Wilson63b88452010-05-20 18:39:53 +00003566 if (ShuffleMask[i] < 0)
Bob Wilson40cbe7d2010-06-04 00:04:02 +00003567 Ops.push_back(DAG.getUNDEF(EltVT));
3568 else
3569 Ops.push_back(DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, EltVT,
3570 ShuffleMask[i] < (int)NumElts ? V1 : V2,
3571 DAG.getConstant(ShuffleMask[i] & (NumElts-1),
3572 MVT::i32)));
Bob Wilson63b88452010-05-20 18:39:53 +00003573 }
Bob Wilson40cbe7d2010-06-04 00:04:02 +00003574 SDValue Val = DAG.getNode(ARMISD::BUILD_VECTOR, dl, VecVT, &Ops[0],NumElts);
Bob Wilson63b88452010-05-20 18:39:53 +00003575 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Val);
3576 }
3577
Bob Wilson22cac0d2009-08-14 05:16:33 +00003578 return SDValue();
Bob Wilson5bafff32009-06-22 23:27:02 +00003579}
3580
Bob Wilson5bafff32009-06-22 23:27:02 +00003581static SDValue LowerEXTRACT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00003582 EVT VT = Op.getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00003583 DebugLoc dl = Op.getDebugLoc();
Bob Wilson5bafff32009-06-22 23:27:02 +00003584 SDValue Vec = Op.getOperand(0);
3585 SDValue Lane = Op.getOperand(1);
Bob Wilson934f98b2009-10-15 23:12:05 +00003586 assert(VT == MVT::i32 &&
3587 Vec.getValueType().getVectorElementType().getSizeInBits() < 32 &&
3588 "unexpected type for custom-lowering vector extract");
3589 return DAG.getNode(ARMISD::VGETLANEu, dl, MVT::i32, Vec, Lane);
Bob Wilson5bafff32009-06-22 23:27:02 +00003590}
3591
Bob Wilsona6d65862009-08-03 20:36:38 +00003592static SDValue LowerCONCAT_VECTORS(SDValue Op, SelectionDAG &DAG) {
3593 // The only time a CONCAT_VECTORS operation can have legal types is when
3594 // two 64-bit vectors are concatenated to a 128-bit vector.
3595 assert(Op.getValueType().is128BitVector() && Op.getNumOperands() == 2 &&
3596 "unexpected CONCAT_VECTORS");
3597 DebugLoc dl = Op.getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00003598 SDValue Val = DAG.getUNDEF(MVT::v2f64);
Bob Wilsona6d65862009-08-03 20:36:38 +00003599 SDValue Op0 = Op.getOperand(0);
3600 SDValue Op1 = Op.getOperand(1);
3601 if (Op0.getOpcode() != ISD::UNDEF)
Owen Anderson825b72b2009-08-11 20:47:22 +00003602 Val = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64, Val,
3603 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::f64, Op0),
Bob Wilsona6d65862009-08-03 20:36:38 +00003604 DAG.getIntPtrConstant(0));
3605 if (Op1.getOpcode() != ISD::UNDEF)
Owen Anderson825b72b2009-08-11 20:47:22 +00003606 Val = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64, Val,
3607 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::f64, Op1),
Bob Wilsona6d65862009-08-03 20:36:38 +00003608 DAG.getIntPtrConstant(1));
3609 return DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(), Val);
Bob Wilson5bafff32009-06-22 23:27:02 +00003610}
3611
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003612/// SkipExtension - For a node that is either a SIGN_EXTEND, ZERO_EXTEND, or
3613/// an extending load, return the unextended value.
3614static SDValue SkipExtension(SDNode *N, SelectionDAG &DAG) {
3615 if (N->getOpcode() == ISD::SIGN_EXTEND || N->getOpcode() == ISD::ZERO_EXTEND)
3616 return N->getOperand(0);
3617 LoadSDNode *LD = cast<LoadSDNode>(N);
3618 return DAG.getLoad(LD->getMemoryVT(), N->getDebugLoc(), LD->getChain(),
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00003619 LD->getBasePtr(), LD->getPointerInfo(), LD->isVolatile(),
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003620 LD->isNonTemporal(), LD->getAlignment());
3621}
3622
3623static SDValue LowerMUL(SDValue Op, SelectionDAG &DAG) {
3624 // Multiplications are only custom-lowered for 128-bit vectors so that
3625 // VMULL can be detected. Otherwise v2i64 multiplications are not legal.
3626 EVT VT = Op.getValueType();
3627 assert(VT.is128BitVector() && "unexpected type for custom-lowering ISD::MUL");
3628 SDNode *N0 = Op.getOperand(0).getNode();
3629 SDNode *N1 = Op.getOperand(1).getNode();
3630 unsigned NewOpc = 0;
3631 if ((N0->getOpcode() == ISD::SIGN_EXTEND || ISD::isSEXTLoad(N0)) &&
3632 (N1->getOpcode() == ISD::SIGN_EXTEND || ISD::isSEXTLoad(N1))) {
3633 NewOpc = ARMISD::VMULLs;
3634 } else if ((N0->getOpcode() == ISD::ZERO_EXTEND || ISD::isZEXTLoad(N0)) &&
3635 (N1->getOpcode() == ISD::ZERO_EXTEND || ISD::isZEXTLoad(N1))) {
3636 NewOpc = ARMISD::VMULLu;
3637 } else if (VT.getSimpleVT().SimpleTy == MVT::v2i64) {
3638 // Fall through to expand this. It is not legal.
3639 return SDValue();
3640 } else {
3641 // Other vector multiplications are legal.
3642 return Op;
3643 }
3644
3645 // Legalize to a VMULL instruction.
3646 DebugLoc DL = Op.getDebugLoc();
3647 SDValue Op0 = SkipExtension(N0, DAG);
3648 SDValue Op1 = SkipExtension(N1, DAG);
3649
3650 assert(Op0.getValueType().is64BitVector() &&
3651 Op1.getValueType().is64BitVector() &&
3652 "unexpected types for extended operands to VMULL");
3653 return DAG.getNode(NewOpc, DL, VT, Op0, Op1);
3654}
3655
Dan Gohmand858e902010-04-17 15:26:15 +00003656SDValue ARMTargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) const {
Evan Chenga8e29892007-01-19 07:51:42 +00003657 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00003658 default: llvm_unreachable("Don't know how to custom lower this!");
Evan Chenga8e29892007-01-19 07:51:42 +00003659 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
Bob Wilsonddb16df2009-10-30 05:45:42 +00003660 case ISD::BlockAddress: return LowerBlockAddress(Op, DAG);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00003661 case ISD::GlobalAddress:
3662 return Subtarget->isTargetDarwin() ? LowerGlobalAddressDarwin(Op, DAG) :
3663 LowerGlobalAddressELF(Op, DAG);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00003664 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
Bill Wendlingde2b1512010-08-11 08:43:16 +00003665 case ISD::SELECT: return LowerSELECT(Op, DAG);
Evan Cheng06b53c02009-11-12 07:13:11 +00003666 case ISD::SELECT_CC: return LowerSELECT_CC(Op, DAG);
3667 case ISD::BR_CC: return LowerBR_CC(Op, DAG);
Evan Chenga8e29892007-01-19 07:51:42 +00003668 case ISD::BR_JT: return LowerBR_JT(Op, DAG);
Dan Gohman1e93df62010-04-17 14:41:14 +00003669 case ISD::VASTART: return LowerVASTART(Op, DAG);
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00003670 case ISD::MEMBARRIER: return LowerMEMBARRIER(Op, DAG, Subtarget);
Bob Wilson76a312b2010-03-19 22:51:32 +00003671 case ISD::SINT_TO_FP:
3672 case ISD::UINT_TO_FP: return LowerINT_TO_FP(Op, DAG);
3673 case ISD::FP_TO_SINT:
3674 case ISD::FP_TO_UINT: return LowerFP_TO_INT(Op, DAG);
Evan Chenga8e29892007-01-19 07:51:42 +00003675 case ISD::FCOPYSIGN: return LowerFCOPYSIGN(Op, DAG);
Evan Cheng2457f2c2010-05-22 01:47:14 +00003676 case ISD::RETURNADDR: return LowerRETURNADDR(Op, DAG);
Jim Grosbach0e0da732009-05-12 23:59:14 +00003677 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00003678 case ISD::GLOBAL_OFFSET_TABLE: return LowerGLOBAL_OFFSET_TABLE(Op, DAG);
Jim Grosbach23ff7cf2010-05-26 20:22:18 +00003679 case ISD::EH_SJLJ_SETJMP: return LowerEH_SJLJ_SETJMP(Op, DAG);
Jim Grosbach5eb19512010-05-22 01:06:18 +00003680 case ISD::EH_SJLJ_LONGJMP: return LowerEH_SJLJ_LONGJMP(Op, DAG);
Jim Grosbacha87ded22010-02-08 23:22:00 +00003681 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG,
3682 Subtarget);
Duncan Sands1607f052008-12-01 11:39:25 +00003683 case ISD::BIT_CONVERT: return ExpandBIT_CONVERT(Op.getNode(), DAG);
Bob Wilson5bafff32009-06-22 23:27:02 +00003684 case ISD::SHL:
Chris Lattner27a6c732007-11-24 07:07:01 +00003685 case ISD::SRL:
Bob Wilson5bafff32009-06-22 23:27:02 +00003686 case ISD::SRA: return LowerShift(Op.getNode(), DAG, Subtarget);
Evan Cheng06b53c02009-11-12 07:13:11 +00003687 case ISD::SHL_PARTS: return LowerShiftLeftParts(Op, DAG);
Jim Grosbachbcf2f2c2009-10-31 21:42:19 +00003688 case ISD::SRL_PARTS:
Evan Cheng06b53c02009-11-12 07:13:11 +00003689 case ISD::SRA_PARTS: return LowerShiftRightParts(Op, DAG);
Jim Grosbach3482c802010-01-18 19:58:49 +00003690 case ISD::CTTZ: return LowerCTTZ(Op.getNode(), DAG, Subtarget);
Bob Wilson5bafff32009-06-22 23:27:02 +00003691 case ISD::VSETCC: return LowerVSETCC(Op, DAG);
Dale Johannesenf630c712010-07-29 20:10:08 +00003692 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG, Subtarget);
Bob Wilson5bafff32009-06-22 23:27:02 +00003693 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
Bob Wilson5bafff32009-06-22 23:27:02 +00003694 case ISD::EXTRACT_VECTOR_ELT: return LowerEXTRACT_VECTOR_ELT(Op, DAG);
Bob Wilsona6d65862009-08-03 20:36:38 +00003695 case ISD::CONCAT_VECTORS: return LowerCONCAT_VECTORS(Op, DAG);
Bob Wilsonb31a11b2010-08-20 04:54:02 +00003696 case ISD::FLT_ROUNDS_: return LowerFLT_ROUNDS_(Op, DAG);
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003697 case ISD::MUL: return LowerMUL(Op, DAG);
Evan Chenga8e29892007-01-19 07:51:42 +00003698 }
Dan Gohman475871a2008-07-27 21:46:04 +00003699 return SDValue();
Evan Chenga8e29892007-01-19 07:51:42 +00003700}
3701
Duncan Sands1607f052008-12-01 11:39:25 +00003702/// ReplaceNodeResults - Replace the results of node with an illegal result
3703/// type with new values built out of custom code.
Duncan Sands1607f052008-12-01 11:39:25 +00003704void ARMTargetLowering::ReplaceNodeResults(SDNode *N,
3705 SmallVectorImpl<SDValue>&Results,
Dan Gohmand858e902010-04-17 15:26:15 +00003706 SelectionDAG &DAG) const {
Bob Wilson164cd8b2010-04-14 20:45:23 +00003707 SDValue Res;
Chris Lattner27a6c732007-11-24 07:07:01 +00003708 switch (N->getOpcode()) {
Duncan Sands1607f052008-12-01 11:39:25 +00003709 default:
Torok Edwinc23197a2009-07-14 16:55:14 +00003710 llvm_unreachable("Don't know how to custom expand this!");
Bob Wilson164cd8b2010-04-14 20:45:23 +00003711 break;
Duncan Sands1607f052008-12-01 11:39:25 +00003712 case ISD::BIT_CONVERT:
Bob Wilson164cd8b2010-04-14 20:45:23 +00003713 Res = ExpandBIT_CONVERT(N, DAG);
3714 break;
Chris Lattner27a6c732007-11-24 07:07:01 +00003715 case ISD::SRL:
Bob Wilson164cd8b2010-04-14 20:45:23 +00003716 case ISD::SRA:
3717 Res = LowerShift(N, DAG, Subtarget);
3718 break;
Duncan Sands1607f052008-12-01 11:39:25 +00003719 }
Bob Wilson164cd8b2010-04-14 20:45:23 +00003720 if (Res.getNode())
3721 Results.push_back(Res);
Chris Lattner27a6c732007-11-24 07:07:01 +00003722}
Chris Lattner27a6c732007-11-24 07:07:01 +00003723
Evan Chenga8e29892007-01-19 07:51:42 +00003724//===----------------------------------------------------------------------===//
3725// ARM Scheduler Hooks
3726//===----------------------------------------------------------------------===//
3727
3728MachineBasicBlock *
Jim Grosbache801dc42009-12-12 01:40:06 +00003729ARMTargetLowering::EmitAtomicCmpSwap(MachineInstr *MI,
3730 MachineBasicBlock *BB,
3731 unsigned Size) const {
Jim Grosbach5278eb82009-12-11 01:42:04 +00003732 unsigned dest = MI->getOperand(0).getReg();
3733 unsigned ptr = MI->getOperand(1).getReg();
3734 unsigned oldval = MI->getOperand(2).getReg();
3735 unsigned newval = MI->getOperand(3).getReg();
3736 unsigned scratch = BB->getParent()->getRegInfo()
3737 .createVirtualRegister(ARM::GPRRegisterClass);
3738 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
3739 DebugLoc dl = MI->getDebugLoc();
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003740 bool isThumb2 = Subtarget->isThumb2();
Jim Grosbach5278eb82009-12-11 01:42:04 +00003741
3742 unsigned ldrOpc, strOpc;
3743 switch (Size) {
3744 default: llvm_unreachable("unsupported size for AtomicCmpSwap!");
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003745 case 1:
3746 ldrOpc = isThumb2 ? ARM::t2LDREXB : ARM::LDREXB;
3747 strOpc = isThumb2 ? ARM::t2LDREXB : ARM::STREXB;
3748 break;
3749 case 2:
3750 ldrOpc = isThumb2 ? ARM::t2LDREXH : ARM::LDREXH;
3751 strOpc = isThumb2 ? ARM::t2STREXH : ARM::STREXH;
3752 break;
3753 case 4:
3754 ldrOpc = isThumb2 ? ARM::t2LDREX : ARM::LDREX;
3755 strOpc = isThumb2 ? ARM::t2STREX : ARM::STREX;
3756 break;
Jim Grosbach5278eb82009-12-11 01:42:04 +00003757 }
3758
3759 MachineFunction *MF = BB->getParent();
3760 const BasicBlock *LLVM_BB = BB->getBasicBlock();
3761 MachineFunction::iterator It = BB;
3762 ++It; // insert the new blocks after the current block
3763
3764 MachineBasicBlock *loop1MBB = MF->CreateMachineBasicBlock(LLVM_BB);
3765 MachineBasicBlock *loop2MBB = MF->CreateMachineBasicBlock(LLVM_BB);
3766 MachineBasicBlock *exitMBB = MF->CreateMachineBasicBlock(LLVM_BB);
3767 MF->insert(It, loop1MBB);
3768 MF->insert(It, loop2MBB);
3769 MF->insert(It, exitMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00003770
3771 // Transfer the remainder of BB and its successor edges to exitMBB.
3772 exitMBB->splice(exitMBB->begin(), BB,
3773 llvm::next(MachineBasicBlock::iterator(MI)),
3774 BB->end());
3775 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
Jim Grosbach5278eb82009-12-11 01:42:04 +00003776
3777 // thisMBB:
3778 // ...
3779 // fallthrough --> loop1MBB
3780 BB->addSuccessor(loop1MBB);
3781
3782 // loop1MBB:
3783 // ldrex dest, [ptr]
3784 // cmp dest, oldval
3785 // bne exitMBB
3786 BB = loop1MBB;
3787 AddDefaultPred(BuildMI(BB, dl, TII->get(ldrOpc), dest).addReg(ptr));
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003788 AddDefaultPred(BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2CMPrr : ARM::CMPrr))
Jim Grosbach5278eb82009-12-11 01:42:04 +00003789 .addReg(dest).addReg(oldval));
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003790 BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2Bcc : ARM::Bcc))
3791 .addMBB(exitMBB).addImm(ARMCC::NE).addReg(ARM::CPSR);
Jim Grosbach5278eb82009-12-11 01:42:04 +00003792 BB->addSuccessor(loop2MBB);
3793 BB->addSuccessor(exitMBB);
3794
3795 // loop2MBB:
3796 // strex scratch, newval, [ptr]
3797 // cmp scratch, #0
3798 // bne loop1MBB
3799 BB = loop2MBB;
3800 AddDefaultPred(BuildMI(BB, dl, TII->get(strOpc), scratch).addReg(newval)
3801 .addReg(ptr));
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003802 AddDefaultPred(BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2CMPri : ARM::CMPri))
Jim Grosbach5278eb82009-12-11 01:42:04 +00003803 .addReg(scratch).addImm(0));
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003804 BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2Bcc : ARM::Bcc))
3805 .addMBB(loop1MBB).addImm(ARMCC::NE).addReg(ARM::CPSR);
Jim Grosbach5278eb82009-12-11 01:42:04 +00003806 BB->addSuccessor(loop1MBB);
3807 BB->addSuccessor(exitMBB);
3808
3809 // exitMBB:
3810 // ...
3811 BB = exitMBB;
Jim Grosbach5efaed32010-01-15 00:18:34 +00003812
Dan Gohman14152b42010-07-06 20:24:04 +00003813 MI->eraseFromParent(); // The instruction is gone now.
Jim Grosbach5efaed32010-01-15 00:18:34 +00003814
Jim Grosbach5278eb82009-12-11 01:42:04 +00003815 return BB;
3816}
3817
3818MachineBasicBlock *
Jim Grosbache801dc42009-12-12 01:40:06 +00003819ARMTargetLowering::EmitAtomicBinary(MachineInstr *MI, MachineBasicBlock *BB,
3820 unsigned Size, unsigned BinOpcode) const {
Jim Grosbachc3c23542009-12-14 04:22:04 +00003821 // This also handles ATOMIC_SWAP, indicated by BinOpcode==0.
3822 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
3823
3824 const BasicBlock *LLVM_BB = BB->getBasicBlock();
Jim Grosbach867bbbf2010-01-15 00:22:18 +00003825 MachineFunction *MF = BB->getParent();
Jim Grosbachc3c23542009-12-14 04:22:04 +00003826 MachineFunction::iterator It = BB;
3827 ++It;
3828
3829 unsigned dest = MI->getOperand(0).getReg();
3830 unsigned ptr = MI->getOperand(1).getReg();
3831 unsigned incr = MI->getOperand(2).getReg();
3832 DebugLoc dl = MI->getDebugLoc();
Rafael Espindolafda60d32009-12-18 16:59:39 +00003833
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003834 bool isThumb2 = Subtarget->isThumb2();
Jim Grosbachc3c23542009-12-14 04:22:04 +00003835 unsigned ldrOpc, strOpc;
3836 switch (Size) {
3837 default: llvm_unreachable("unsupported size for AtomicCmpSwap!");
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003838 case 1:
3839 ldrOpc = isThumb2 ? ARM::t2LDREXB : ARM::LDREXB;
Jakob Stoklund Olesen15913c92010-01-13 19:54:39 +00003840 strOpc = isThumb2 ? ARM::t2STREXB : ARM::STREXB;
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003841 break;
3842 case 2:
3843 ldrOpc = isThumb2 ? ARM::t2LDREXH : ARM::LDREXH;
3844 strOpc = isThumb2 ? ARM::t2STREXH : ARM::STREXH;
3845 break;
3846 case 4:
3847 ldrOpc = isThumb2 ? ARM::t2LDREX : ARM::LDREX;
3848 strOpc = isThumb2 ? ARM::t2STREX : ARM::STREX;
3849 break;
Jim Grosbachc3c23542009-12-14 04:22:04 +00003850 }
3851
Jim Grosbach867bbbf2010-01-15 00:22:18 +00003852 MachineBasicBlock *loopMBB = MF->CreateMachineBasicBlock(LLVM_BB);
3853 MachineBasicBlock *exitMBB = MF->CreateMachineBasicBlock(LLVM_BB);
3854 MF->insert(It, loopMBB);
3855 MF->insert(It, exitMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00003856
3857 // Transfer the remainder of BB and its successor edges to exitMBB.
3858 exitMBB->splice(exitMBB->begin(), BB,
3859 llvm::next(MachineBasicBlock::iterator(MI)),
3860 BB->end());
3861 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
Jim Grosbachc3c23542009-12-14 04:22:04 +00003862
Jim Grosbach867bbbf2010-01-15 00:22:18 +00003863 MachineRegisterInfo &RegInfo = MF->getRegInfo();
Jim Grosbachc3c23542009-12-14 04:22:04 +00003864 unsigned scratch = RegInfo.createVirtualRegister(ARM::GPRRegisterClass);
3865 unsigned scratch2 = (!BinOpcode) ? incr :
3866 RegInfo.createVirtualRegister(ARM::GPRRegisterClass);
3867
3868 // thisMBB:
3869 // ...
3870 // fallthrough --> loopMBB
3871 BB->addSuccessor(loopMBB);
3872
3873 // loopMBB:
3874 // ldrex dest, ptr
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003875 // <binop> scratch2, dest, incr
3876 // strex scratch, scratch2, ptr
Jim Grosbachc3c23542009-12-14 04:22:04 +00003877 // cmp scratch, #0
3878 // bne- loopMBB
3879 // fallthrough --> exitMBB
3880 BB = loopMBB;
3881 AddDefaultPred(BuildMI(BB, dl, TII->get(ldrOpc), dest).addReg(ptr));
Jim Grosbachc67b5562009-12-15 00:12:35 +00003882 if (BinOpcode) {
3883 // operand order needs to go the other way for NAND
3884 if (BinOpcode == ARM::BICrr || BinOpcode == ARM::t2BICrr)
3885 AddDefaultPred(BuildMI(BB, dl, TII->get(BinOpcode), scratch2).
3886 addReg(incr).addReg(dest)).addReg(0);
3887 else
3888 AddDefaultPred(BuildMI(BB, dl, TII->get(BinOpcode), scratch2).
3889 addReg(dest).addReg(incr)).addReg(0);
3890 }
Jim Grosbachc3c23542009-12-14 04:22:04 +00003891
3892 AddDefaultPred(BuildMI(BB, dl, TII->get(strOpc), scratch).addReg(scratch2)
3893 .addReg(ptr));
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003894 AddDefaultPred(BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2CMPri : ARM::CMPri))
Jim Grosbachc3c23542009-12-14 04:22:04 +00003895 .addReg(scratch).addImm(0));
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003896 BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2Bcc : ARM::Bcc))
3897 .addMBB(loopMBB).addImm(ARMCC::NE).addReg(ARM::CPSR);
Jim Grosbachc3c23542009-12-14 04:22:04 +00003898
3899 BB->addSuccessor(loopMBB);
3900 BB->addSuccessor(exitMBB);
3901
3902 // exitMBB:
3903 // ...
3904 BB = exitMBB;
Evan Cheng102ebf12009-12-21 19:53:39 +00003905
Dan Gohman14152b42010-07-06 20:24:04 +00003906 MI->eraseFromParent(); // The instruction is gone now.
Evan Cheng102ebf12009-12-21 19:53:39 +00003907
Jim Grosbachc3c23542009-12-14 04:22:04 +00003908 return BB;
Jim Grosbache801dc42009-12-12 01:40:06 +00003909}
3910
Evan Cheng218977b2010-07-13 19:27:42 +00003911static
3912MachineBasicBlock *OtherSucc(MachineBasicBlock *MBB, MachineBasicBlock *Succ) {
3913 for (MachineBasicBlock::succ_iterator I = MBB->succ_begin(),
3914 E = MBB->succ_end(); I != E; ++I)
3915 if (*I != Succ)
3916 return *I;
3917 llvm_unreachable("Expecting a BB with two successors!");
3918}
3919
Jim Grosbache801dc42009-12-12 01:40:06 +00003920MachineBasicBlock *
Evan Chengff9b3732008-01-30 18:18:23 +00003921ARMTargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +00003922 MachineBasicBlock *BB) const {
Evan Chenga8e29892007-01-19 07:51:42 +00003923 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
Dale Johannesenb6728402009-02-13 02:25:56 +00003924 DebugLoc dl = MI->getDebugLoc();
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003925 bool isThumb2 = Subtarget->isThumb2();
Evan Chenga8e29892007-01-19 07:51:42 +00003926 switch (MI->getOpcode()) {
Evan Cheng86198642009-08-07 00:34:42 +00003927 default:
Jim Grosbach5278eb82009-12-11 01:42:04 +00003928 MI->dump();
Evan Cheng86198642009-08-07 00:34:42 +00003929 llvm_unreachable("Unexpected instr type to insert");
Jim Grosbach5278eb82009-12-11 01:42:04 +00003930
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003931 case ARM::ATOMIC_LOAD_ADD_I8:
3932 return EmitAtomicBinary(MI, BB, 1, isThumb2 ? ARM::t2ADDrr : ARM::ADDrr);
3933 case ARM::ATOMIC_LOAD_ADD_I16:
3934 return EmitAtomicBinary(MI, BB, 2, isThumb2 ? ARM::t2ADDrr : ARM::ADDrr);
3935 case ARM::ATOMIC_LOAD_ADD_I32:
3936 return EmitAtomicBinary(MI, BB, 4, isThumb2 ? ARM::t2ADDrr : ARM::ADDrr);
Jim Grosbach5278eb82009-12-11 01:42:04 +00003937
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003938 case ARM::ATOMIC_LOAD_AND_I8:
3939 return EmitAtomicBinary(MI, BB, 1, isThumb2 ? ARM::t2ANDrr : ARM::ANDrr);
3940 case ARM::ATOMIC_LOAD_AND_I16:
3941 return EmitAtomicBinary(MI, BB, 2, isThumb2 ? ARM::t2ANDrr : ARM::ANDrr);
3942 case ARM::ATOMIC_LOAD_AND_I32:
3943 return EmitAtomicBinary(MI, BB, 4, isThumb2 ? ARM::t2ANDrr : ARM::ANDrr);
Jim Grosbach5278eb82009-12-11 01:42:04 +00003944
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003945 case ARM::ATOMIC_LOAD_OR_I8:
3946 return EmitAtomicBinary(MI, BB, 1, isThumb2 ? ARM::t2ORRrr : ARM::ORRrr);
3947 case ARM::ATOMIC_LOAD_OR_I16:
3948 return EmitAtomicBinary(MI, BB, 2, isThumb2 ? ARM::t2ORRrr : ARM::ORRrr);
3949 case ARM::ATOMIC_LOAD_OR_I32:
3950 return EmitAtomicBinary(MI, BB, 4, isThumb2 ? ARM::t2ORRrr : ARM::ORRrr);
Jim Grosbach5278eb82009-12-11 01:42:04 +00003951
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003952 case ARM::ATOMIC_LOAD_XOR_I8:
3953 return EmitAtomicBinary(MI, BB, 1, isThumb2 ? ARM::t2EORrr : ARM::EORrr);
3954 case ARM::ATOMIC_LOAD_XOR_I16:
3955 return EmitAtomicBinary(MI, BB, 2, isThumb2 ? ARM::t2EORrr : ARM::EORrr);
3956 case ARM::ATOMIC_LOAD_XOR_I32:
3957 return EmitAtomicBinary(MI, BB, 4, isThumb2 ? ARM::t2EORrr : ARM::EORrr);
Jim Grosbache801dc42009-12-12 01:40:06 +00003958
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003959 case ARM::ATOMIC_LOAD_NAND_I8:
3960 return EmitAtomicBinary(MI, BB, 1, isThumb2 ? ARM::t2BICrr : ARM::BICrr);
3961 case ARM::ATOMIC_LOAD_NAND_I16:
3962 return EmitAtomicBinary(MI, BB, 2, isThumb2 ? ARM::t2BICrr : ARM::BICrr);
3963 case ARM::ATOMIC_LOAD_NAND_I32:
3964 return EmitAtomicBinary(MI, BB, 4, isThumb2 ? ARM::t2BICrr : ARM::BICrr);
Jim Grosbache801dc42009-12-12 01:40:06 +00003965
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003966 case ARM::ATOMIC_LOAD_SUB_I8:
3967 return EmitAtomicBinary(MI, BB, 1, isThumb2 ? ARM::t2SUBrr : ARM::SUBrr);
3968 case ARM::ATOMIC_LOAD_SUB_I16:
3969 return EmitAtomicBinary(MI, BB, 2, isThumb2 ? ARM::t2SUBrr : ARM::SUBrr);
3970 case ARM::ATOMIC_LOAD_SUB_I32:
3971 return EmitAtomicBinary(MI, BB, 4, isThumb2 ? ARM::t2SUBrr : ARM::SUBrr);
Jim Grosbache801dc42009-12-12 01:40:06 +00003972
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003973 case ARM::ATOMIC_SWAP_I8: return EmitAtomicBinary(MI, BB, 1, 0);
3974 case ARM::ATOMIC_SWAP_I16: return EmitAtomicBinary(MI, BB, 2, 0);
3975 case ARM::ATOMIC_SWAP_I32: return EmitAtomicBinary(MI, BB, 4, 0);
Jim Grosbache801dc42009-12-12 01:40:06 +00003976
3977 case ARM::ATOMIC_CMP_SWAP_I8: return EmitAtomicCmpSwap(MI, BB, 1);
3978 case ARM::ATOMIC_CMP_SWAP_I16: return EmitAtomicCmpSwap(MI, BB, 2);
3979 case ARM::ATOMIC_CMP_SWAP_I32: return EmitAtomicCmpSwap(MI, BB, 4);
Jim Grosbach5278eb82009-12-11 01:42:04 +00003980
Evan Cheng007ea272009-08-12 05:17:19 +00003981 case ARM::tMOVCCr_pseudo: {
Evan Chenga8e29892007-01-19 07:51:42 +00003982 // To "insert" a SELECT_CC instruction, we actually have to insert the
3983 // diamond control-flow pattern. The incoming instruction knows the
3984 // destination vreg to set, the condition code register to branch on, the
3985 // true/false values to select between, and a branch opcode to use.
3986 const BasicBlock *LLVM_BB = BB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +00003987 MachineFunction::iterator It = BB;
Evan Chenga8e29892007-01-19 07:51:42 +00003988 ++It;
3989
3990 // thisMBB:
3991 // ...
3992 // TrueVal = ...
3993 // cmpTY ccX, r1, r2
3994 // bCC copy1MBB
3995 // fallthrough --> copy0MBB
3996 MachineBasicBlock *thisMBB = BB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +00003997 MachineFunction *F = BB->getParent();
3998 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
3999 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
Dan Gohman258c58c2010-07-06 15:49:48 +00004000 F->insert(It, copy0MBB);
4001 F->insert(It, sinkMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00004002
4003 // Transfer the remainder of BB and its successor edges to sinkMBB.
4004 sinkMBB->splice(sinkMBB->begin(), BB,
4005 llvm::next(MachineBasicBlock::iterator(MI)),
4006 BB->end());
4007 sinkMBB->transferSuccessorsAndUpdatePHIs(BB);
4008
Dan Gohman258c58c2010-07-06 15:49:48 +00004009 BB->addSuccessor(copy0MBB);
4010 BB->addSuccessor(sinkMBB);
Dan Gohmanb81c7712010-07-06 15:18:19 +00004011
Dan Gohman14152b42010-07-06 20:24:04 +00004012 BuildMI(BB, dl, TII->get(ARM::tBcc)).addMBB(sinkMBB)
4013 .addImm(MI->getOperand(3).getImm()).addReg(MI->getOperand(4).getReg());
4014
Evan Chenga8e29892007-01-19 07:51:42 +00004015 // copy0MBB:
4016 // %FalseValue = ...
4017 // # fallthrough to sinkMBB
4018 BB = copy0MBB;
4019
4020 // Update machine-CFG edges
4021 BB->addSuccessor(sinkMBB);
4022
4023 // sinkMBB:
4024 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
4025 // ...
4026 BB = sinkMBB;
Dan Gohman14152b42010-07-06 20:24:04 +00004027 BuildMI(*BB, BB->begin(), dl,
4028 TII->get(ARM::PHI), MI->getOperand(0).getReg())
Evan Chenga8e29892007-01-19 07:51:42 +00004029 .addReg(MI->getOperand(1).getReg()).addMBB(copy0MBB)
4030 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
4031
Dan Gohman14152b42010-07-06 20:24:04 +00004032 MI->eraseFromParent(); // The pseudo instruction is gone now.
Evan Chenga8e29892007-01-19 07:51:42 +00004033 return BB;
4034 }
Evan Cheng86198642009-08-07 00:34:42 +00004035
Evan Cheng218977b2010-07-13 19:27:42 +00004036 case ARM::BCCi64:
4037 case ARM::BCCZi64: {
4038 // Compare both parts that make up the double comparison separately for
4039 // equality.
4040 bool RHSisZero = MI->getOpcode() == ARM::BCCZi64;
4041
4042 unsigned LHS1 = MI->getOperand(1).getReg();
4043 unsigned LHS2 = MI->getOperand(2).getReg();
4044 if (RHSisZero) {
4045 AddDefaultPred(BuildMI(BB, dl,
4046 TII->get(isThumb2 ? ARM::t2CMPri : ARM::CMPri))
4047 .addReg(LHS1).addImm(0));
4048 BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2CMPri : ARM::CMPri))
4049 .addReg(LHS2).addImm(0)
4050 .addImm(ARMCC::EQ).addReg(ARM::CPSR);
4051 } else {
4052 unsigned RHS1 = MI->getOperand(3).getReg();
4053 unsigned RHS2 = MI->getOperand(4).getReg();
4054 AddDefaultPred(BuildMI(BB, dl,
4055 TII->get(isThumb2 ? ARM::t2CMPrr : ARM::CMPrr))
4056 .addReg(LHS1).addReg(RHS1));
4057 BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2CMPrr : ARM::CMPrr))
4058 .addReg(LHS2).addReg(RHS2)
4059 .addImm(ARMCC::EQ).addReg(ARM::CPSR);
4060 }
4061
4062 MachineBasicBlock *destMBB = MI->getOperand(RHSisZero ? 3 : 5).getMBB();
4063 MachineBasicBlock *exitMBB = OtherSucc(BB, destMBB);
4064 if (MI->getOperand(0).getImm() == ARMCC::NE)
4065 std::swap(destMBB, exitMBB);
4066
4067 BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2Bcc : ARM::Bcc))
4068 .addMBB(destMBB).addImm(ARMCC::EQ).addReg(ARM::CPSR);
4069 BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2B : ARM::B))
4070 .addMBB(exitMBB);
4071
4072 MI->eraseFromParent(); // The pseudo instruction is gone now.
4073 return BB;
4074 }
Evan Chenga8e29892007-01-19 07:51:42 +00004075 }
4076}
4077
4078//===----------------------------------------------------------------------===//
4079// ARM Optimization Hooks
4080//===----------------------------------------------------------------------===//
4081
Chris Lattnerd1980a52009-03-12 06:52:53 +00004082static
4083SDValue combineSelectAndUse(SDNode *N, SDValue Slct, SDValue OtherOp,
4084 TargetLowering::DAGCombinerInfo &DCI) {
Chris Lattnerd1980a52009-03-12 06:52:53 +00004085 SelectionDAG &DAG = DCI.DAG;
4086 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Owen Andersone50ed302009-08-10 22:56:29 +00004087 EVT VT = N->getValueType(0);
Chris Lattnerd1980a52009-03-12 06:52:53 +00004088 unsigned Opc = N->getOpcode();
4089 bool isSlctCC = Slct.getOpcode() == ISD::SELECT_CC;
4090 SDValue LHS = isSlctCC ? Slct.getOperand(2) : Slct.getOperand(1);
4091 SDValue RHS = isSlctCC ? Slct.getOperand(3) : Slct.getOperand(2);
4092 ISD::CondCode CC = ISD::SETCC_INVALID;
4093
4094 if (isSlctCC) {
4095 CC = cast<CondCodeSDNode>(Slct.getOperand(4))->get();
4096 } else {
4097 SDValue CCOp = Slct.getOperand(0);
4098 if (CCOp.getOpcode() == ISD::SETCC)
4099 CC = cast<CondCodeSDNode>(CCOp.getOperand(2))->get();
4100 }
4101
4102 bool DoXform = false;
4103 bool InvCC = false;
4104 assert ((Opc == ISD::ADD || (Opc == ISD::SUB && Slct == N->getOperand(1))) &&
4105 "Bad input!");
4106
4107 if (LHS.getOpcode() == ISD::Constant &&
4108 cast<ConstantSDNode>(LHS)->isNullValue()) {
4109 DoXform = true;
4110 } else if (CC != ISD::SETCC_INVALID &&
4111 RHS.getOpcode() == ISD::Constant &&
4112 cast<ConstantSDNode>(RHS)->isNullValue()) {
4113 std::swap(LHS, RHS);
4114 SDValue Op0 = Slct.getOperand(0);
Owen Andersone50ed302009-08-10 22:56:29 +00004115 EVT OpVT = isSlctCC ? Op0.getValueType() :
Chris Lattnerd1980a52009-03-12 06:52:53 +00004116 Op0.getOperand(0).getValueType();
4117 bool isInt = OpVT.isInteger();
4118 CC = ISD::getSetCCInverse(CC, isInt);
4119
4120 if (!TLI.isCondCodeLegal(CC, OpVT))
4121 return SDValue(); // Inverse operator isn't legal.
4122
4123 DoXform = true;
4124 InvCC = true;
4125 }
4126
4127 if (DoXform) {
4128 SDValue Result = DAG.getNode(Opc, RHS.getDebugLoc(), VT, OtherOp, RHS);
4129 if (isSlctCC)
4130 return DAG.getSelectCC(N->getDebugLoc(), OtherOp, Result,
4131 Slct.getOperand(0), Slct.getOperand(1), CC);
4132 SDValue CCOp = Slct.getOperand(0);
4133 if (InvCC)
4134 CCOp = DAG.getSetCC(Slct.getDebugLoc(), CCOp.getValueType(),
4135 CCOp.getOperand(0), CCOp.getOperand(1), CC);
4136 return DAG.getNode(ISD::SELECT, N->getDebugLoc(), VT,
4137 CCOp, OtherOp, Result);
4138 }
4139 return SDValue();
4140}
4141
Bob Wilson3d5792a2010-07-29 20:34:14 +00004142/// PerformADDCombineWithOperands - Try DAG combinations for an ADD with
4143/// operands N0 and N1. This is a helper for PerformADDCombine that is
4144/// called with the default operands, and if that fails, with commuted
4145/// operands.
4146static SDValue PerformADDCombineWithOperands(SDNode *N, SDValue N0, SDValue N1,
4147 TargetLowering::DAGCombinerInfo &DCI) {
Chris Lattnerd1980a52009-03-12 06:52:53 +00004148 // fold (add (select cc, 0, c), x) -> (select cc, x, (add, x, c))
4149 if (N0.getOpcode() == ISD::SELECT && N0.getNode()->hasOneUse()) {
4150 SDValue Result = combineSelectAndUse(N, N0, N1, DCI);
4151 if (Result.getNode()) return Result;
4152 }
Chris Lattnerd1980a52009-03-12 06:52:53 +00004153 return SDValue();
4154}
4155
Bob Wilson3d5792a2010-07-29 20:34:14 +00004156/// PerformADDCombine - Target-specific dag combine xforms for ISD::ADD.
4157///
4158static SDValue PerformADDCombine(SDNode *N,
4159 TargetLowering::DAGCombinerInfo &DCI) {
4160 SDValue N0 = N->getOperand(0);
4161 SDValue N1 = N->getOperand(1);
4162
4163 // First try with the default operand order.
4164 SDValue Result = PerformADDCombineWithOperands(N, N0, N1, DCI);
4165 if (Result.getNode())
4166 return Result;
4167
4168 // If that didn't work, try again with the operands commuted.
4169 return PerformADDCombineWithOperands(N, N1, N0, DCI);
4170}
4171
Chris Lattnerd1980a52009-03-12 06:52:53 +00004172/// PerformSUBCombine - Target-specific dag combine xforms for ISD::SUB.
Bob Wilson3d5792a2010-07-29 20:34:14 +00004173///
Chris Lattnerd1980a52009-03-12 06:52:53 +00004174static SDValue PerformSUBCombine(SDNode *N,
4175 TargetLowering::DAGCombinerInfo &DCI) {
Bob Wilson3d5792a2010-07-29 20:34:14 +00004176 SDValue N0 = N->getOperand(0);
4177 SDValue N1 = N->getOperand(1);
Bob Wilson2dc4f542009-03-20 22:42:55 +00004178
Chris Lattnerd1980a52009-03-12 06:52:53 +00004179 // fold (sub x, (select cc, 0, c)) -> (select cc, x, (sub, x, c))
4180 if (N1.getOpcode() == ISD::SELECT && N1.getNode()->hasOneUse()) {
4181 SDValue Result = combineSelectAndUse(N, N1, N0, DCI);
4182 if (Result.getNode()) return Result;
4183 }
Bob Wilson2dc4f542009-03-20 22:42:55 +00004184
Chris Lattnerd1980a52009-03-12 06:52:53 +00004185 return SDValue();
4186}
4187
Anton Korobeynikova9790d72010-05-15 18:16:59 +00004188static SDValue PerformMULCombine(SDNode *N,
4189 TargetLowering::DAGCombinerInfo &DCI,
4190 const ARMSubtarget *Subtarget) {
4191 SelectionDAG &DAG = DCI.DAG;
4192
4193 if (Subtarget->isThumb1Only())
4194 return SDValue();
4195
4196 if (DAG.getMachineFunction().
4197 getFunction()->hasFnAttr(Attribute::OptimizeForSize))
4198 return SDValue();
4199
4200 if (DCI.isBeforeLegalize() || DCI.isCalledByLegalizer())
4201 return SDValue();
4202
4203 EVT VT = N->getValueType(0);
4204 if (VT != MVT::i32)
4205 return SDValue();
4206
4207 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(1));
4208 if (!C)
4209 return SDValue();
4210
4211 uint64_t MulAmt = C->getZExtValue();
4212 unsigned ShiftAmt = CountTrailingZeros_64(MulAmt);
4213 ShiftAmt = ShiftAmt & (32 - 1);
4214 SDValue V = N->getOperand(0);
4215 DebugLoc DL = N->getDebugLoc();
Anton Korobeynikova9790d72010-05-15 18:16:59 +00004216
Anton Korobeynikov4878b842010-05-16 08:54:20 +00004217 SDValue Res;
4218 MulAmt >>= ShiftAmt;
4219 if (isPowerOf2_32(MulAmt - 1)) {
4220 // (mul x, 2^N + 1) => (add (shl x, N), x)
4221 Res = DAG.getNode(ISD::ADD, DL, VT,
4222 V, DAG.getNode(ISD::SHL, DL, VT,
4223 V, DAG.getConstant(Log2_32(MulAmt-1),
4224 MVT::i32)));
4225 } else if (isPowerOf2_32(MulAmt + 1)) {
4226 // (mul x, 2^N - 1) => (sub (shl x, N), x)
4227 Res = DAG.getNode(ISD::SUB, DL, VT,
4228 DAG.getNode(ISD::SHL, DL, VT,
4229 V, DAG.getConstant(Log2_32(MulAmt+1),
4230 MVT::i32)),
4231 V);
4232 } else
Anton Korobeynikova9790d72010-05-15 18:16:59 +00004233 return SDValue();
Anton Korobeynikov4878b842010-05-16 08:54:20 +00004234
4235 if (ShiftAmt != 0)
4236 Res = DAG.getNode(ISD::SHL, DL, VT, Res,
4237 DAG.getConstant(ShiftAmt, MVT::i32));
Anton Korobeynikova9790d72010-05-15 18:16:59 +00004238
4239 // Do not add new nodes to DAG combiner worklist.
Anton Korobeynikov4878b842010-05-16 08:54:20 +00004240 DCI.CombineTo(N, Res, false);
Anton Korobeynikova9790d72010-05-15 18:16:59 +00004241 return SDValue();
4242}
4243
Jim Grosbach469bbdb2010-07-16 23:05:05 +00004244/// PerformORCombine - Target-specific dag combine xforms for ISD::OR
4245static SDValue PerformORCombine(SDNode *N,
4246 TargetLowering::DAGCombinerInfo &DCI,
4247 const ARMSubtarget *Subtarget) {
Jim Grosbach54238562010-07-17 03:30:54 +00004248 // Try to use the ARM/Thumb2 BFI (bitfield insert) instruction when
4249 // reasonable.
4250
Jim Grosbach469bbdb2010-07-16 23:05:05 +00004251 // BFI is only available on V6T2+
4252 if (Subtarget->isThumb1Only() || !Subtarget->hasV6T2Ops())
4253 return SDValue();
4254
4255 SelectionDAG &DAG = DCI.DAG;
4256 SDValue N0 = N->getOperand(0), N1 = N->getOperand(1);
Jim Grosbach54238562010-07-17 03:30:54 +00004257 DebugLoc DL = N->getDebugLoc();
4258 // 1) or (and A, mask), val => ARMbfi A, val, mask
4259 // iff (val & mask) == val
4260 //
4261 // 2) or (and A, mask), (and B, mask2) => ARMbfi A, (lsr B, amt), mask
4262 // 2a) iff isBitFieldInvertedMask(mask) && isBitFieldInvertedMask(~mask2)
4263 // && CountPopulation_32(mask) == CountPopulation_32(~mask2)
4264 // 2b) iff isBitFieldInvertedMask(~mask) && isBitFieldInvertedMask(mask2)
4265 // && CountPopulation_32(mask) == CountPopulation_32(~mask2)
4266 // (i.e., copy a bitfield value into another bitfield of the same width)
4267 if (N0.getOpcode() != ISD::AND)
Jim Grosbach469bbdb2010-07-16 23:05:05 +00004268 return SDValue();
4269
4270 EVT VT = N->getValueType(0);
4271 if (VT != MVT::i32)
4272 return SDValue();
4273
Jim Grosbach54238562010-07-17 03:30:54 +00004274
Jim Grosbach469bbdb2010-07-16 23:05:05 +00004275 // The value and the mask need to be constants so we can verify this is
4276 // actually a bitfield set. If the mask is 0xffff, we can do better
4277 // via a movt instruction, so don't use BFI in that case.
4278 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N0.getOperand(1));
4279 if (!C)
4280 return SDValue();
4281 unsigned Mask = C->getZExtValue();
4282 if (Mask == 0xffff)
4283 return SDValue();
Jim Grosbach54238562010-07-17 03:30:54 +00004284 SDValue Res;
4285 // Case (1): or (and A, mask), val => ARMbfi A, val, mask
4286 if ((C = dyn_cast<ConstantSDNode>(N1))) {
4287 unsigned Val = C->getZExtValue();
4288 if (!ARM::isBitFieldInvertedMask(Mask) || (Val & ~Mask) != Val)
4289 return SDValue();
4290 Val >>= CountTrailingZeros_32(~Mask);
Jim Grosbach469bbdb2010-07-16 23:05:05 +00004291
Jim Grosbach54238562010-07-17 03:30:54 +00004292 Res = DAG.getNode(ARMISD::BFI, DL, VT, N0.getOperand(0),
4293 DAG.getConstant(Val, MVT::i32),
4294 DAG.getConstant(Mask, MVT::i32));
Jim Grosbach469bbdb2010-07-16 23:05:05 +00004295
Jim Grosbach54238562010-07-17 03:30:54 +00004296 // Do not add new nodes to DAG combiner worklist.
4297 DCI.CombineTo(N, Res, false);
4298 } else if (N1.getOpcode() == ISD::AND) {
4299 // case (2) or (and A, mask), (and B, mask2) => ARMbfi A, (lsr B, amt), mask
4300 C = dyn_cast<ConstantSDNode>(N1.getOperand(1));
4301 if (!C)
4302 return SDValue();
4303 unsigned Mask2 = C->getZExtValue();
4304
4305 if (ARM::isBitFieldInvertedMask(Mask) &&
4306 ARM::isBitFieldInvertedMask(~Mask2) &&
4307 (CountPopulation_32(Mask) == CountPopulation_32(~Mask2))) {
4308 // The pack halfword instruction works better for masks that fit it,
4309 // so use that when it's available.
4310 if (Subtarget->hasT2ExtractPack() &&
4311 (Mask == 0xffff || Mask == 0xffff0000))
4312 return SDValue();
4313 // 2a
4314 unsigned lsb = CountTrailingZeros_32(Mask2);
4315 Res = DAG.getNode(ISD::SRL, DL, VT, N1.getOperand(0),
4316 DAG.getConstant(lsb, MVT::i32));
4317 Res = DAG.getNode(ARMISD::BFI, DL, VT, N0.getOperand(0), Res,
4318 DAG.getConstant(Mask, MVT::i32));
4319 // Do not add new nodes to DAG combiner worklist.
4320 DCI.CombineTo(N, Res, false);
4321 } else if (ARM::isBitFieldInvertedMask(~Mask) &&
4322 ARM::isBitFieldInvertedMask(Mask2) &&
4323 (CountPopulation_32(~Mask) == CountPopulation_32(Mask2))) {
4324 // The pack halfword instruction works better for masks that fit it,
4325 // so use that when it's available.
4326 if (Subtarget->hasT2ExtractPack() &&
4327 (Mask2 == 0xffff || Mask2 == 0xffff0000))
4328 return SDValue();
4329 // 2b
4330 unsigned lsb = CountTrailingZeros_32(Mask);
4331 Res = DAG.getNode(ISD::SRL, DL, VT, N0.getOperand(0),
4332 DAG.getConstant(lsb, MVT::i32));
4333 Res = DAG.getNode(ARMISD::BFI, DL, VT, N1.getOperand(0), Res,
4334 DAG.getConstant(Mask2, MVT::i32));
4335 // Do not add new nodes to DAG combiner worklist.
4336 DCI.CombineTo(N, Res, false);
4337 }
4338 }
Jim Grosbach469bbdb2010-07-16 23:05:05 +00004339
4340 return SDValue();
4341}
4342
Bob Wilson75f02882010-09-17 22:59:05 +00004343/// PerformBUILD_VECTORCombine - Target-specific dag combine xforms for
4344/// ISD::BUILD_VECTOR.
4345static SDValue PerformBUILD_VECTORCombine(SDNode *N, SelectionDAG &DAG) {
4346 // build_vector(N=ARMISD::VMOVRRD(X), N:1) -> bit_convert(X):
4347 // VMOVRRD is introduced when legalizing i64 types. It forces the i64 value
4348 // into a pair of GPRs, which is fine when the value is used as a scalar,
4349 // but if the i64 value is converted to a vector, we need to undo the VMOVRRD.
4350 if (N->getNumOperands() == 2) {
4351 SDValue Op0 = N->getOperand(0);
4352 SDValue Op1 = N->getOperand(1);
4353 if (Op0.getOpcode() == ISD::BIT_CONVERT)
4354 Op0 = Op0.getOperand(0);
4355 if (Op1.getOpcode() == ISD::BIT_CONVERT)
4356 Op1 = Op1.getOperand(0);
4357 if (Op0.getOpcode() == ARMISD::VMOVRRD &&
4358 Op0.getNode() == Op1.getNode() &&
4359 Op0.getResNo() == 0 && Op1.getResNo() == 1) {
4360 return DAG.getNode(ISD::BIT_CONVERT, N->getDebugLoc(),
4361 N->getValueType(0), Op0.getOperand(0));
4362 }
4363 }
4364
4365 return SDValue();
4366}
4367
Bob Wilsoncb9a6aa2010-01-19 22:56:26 +00004368/// PerformVMOVRRDCombine - Target-specific dag combine xforms for
4369/// ARMISD::VMOVRRD.
Jim Grosbache5165492009-11-09 00:11:35 +00004370static SDValue PerformVMOVRRDCombine(SDNode *N,
Bob Wilson2dc4f542009-03-20 22:42:55 +00004371 TargetLowering::DAGCombinerInfo &DCI) {
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +00004372 // fmrrd(fmdrr x, y) -> x,y
Dan Gohman475871a2008-07-27 21:46:04 +00004373 SDValue InDouble = N->getOperand(0);
Jim Grosbache5165492009-11-09 00:11:35 +00004374 if (InDouble.getOpcode() == ARMISD::VMOVDRR)
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +00004375 return DCI.CombineTo(N, InDouble.getOperand(0), InDouble.getOperand(1));
Dan Gohman475871a2008-07-27 21:46:04 +00004376 return SDValue();
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +00004377}
4378
Bob Wilson9e82bf12010-07-14 01:22:12 +00004379/// PerformVDUPLANECombine - Target-specific dag combine xforms for
4380/// ARMISD::VDUPLANE.
4381static SDValue PerformVDUPLANECombine(SDNode *N,
4382 TargetLowering::DAGCombinerInfo &DCI) {
Bob Wilson7e3f0d22010-07-14 06:31:50 +00004383 // If the source is already a VMOVIMM or VMVNIMM splat, the VDUPLANE is
4384 // redundant.
Bob Wilson9e82bf12010-07-14 01:22:12 +00004385 SDValue Op = N->getOperand(0);
4386 EVT VT = N->getValueType(0);
4387
4388 // Ignore bit_converts.
4389 while (Op.getOpcode() == ISD::BIT_CONVERT)
4390 Op = Op.getOperand(0);
Bob Wilson7e3f0d22010-07-14 06:31:50 +00004391 if (Op.getOpcode() != ARMISD::VMOVIMM && Op.getOpcode() != ARMISD::VMVNIMM)
Bob Wilson9e82bf12010-07-14 01:22:12 +00004392 return SDValue();
4393
4394 // Make sure the VMOV element size is not bigger than the VDUPLANE elements.
4395 unsigned EltSize = Op.getValueType().getVectorElementType().getSizeInBits();
4396 // The canonical VMOV for a zero vector uses a 32-bit element size.
4397 unsigned Imm = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
4398 unsigned EltBits;
4399 if (ARM_AM::decodeNEONModImm(Imm, EltBits) == 0)
4400 EltSize = 8;
4401 if (EltSize > VT.getVectorElementType().getSizeInBits())
4402 return SDValue();
4403
4404 SDValue Res = DCI.DAG.getNode(ISD::BIT_CONVERT, N->getDebugLoc(), VT, Op);
4405 return DCI.CombineTo(N, Res, false);
4406}
4407
Bob Wilson5bafff32009-06-22 23:27:02 +00004408/// getVShiftImm - Check if this is a valid build_vector for the immediate
4409/// operand of a vector shift operation, where all the elements of the
4410/// build_vector must have the same constant integer value.
4411static bool getVShiftImm(SDValue Op, unsigned ElementBits, int64_t &Cnt) {
4412 // Ignore bit_converts.
4413 while (Op.getOpcode() == ISD::BIT_CONVERT)
4414 Op = Op.getOperand(0);
4415 BuildVectorSDNode *BVN = dyn_cast<BuildVectorSDNode>(Op.getNode());
4416 APInt SplatBits, SplatUndef;
4417 unsigned SplatBitSize;
4418 bool HasAnyUndefs;
4419 if (! BVN || ! BVN->isConstantSplat(SplatBits, SplatUndef, SplatBitSize,
4420 HasAnyUndefs, ElementBits) ||
4421 SplatBitSize > ElementBits)
4422 return false;
4423 Cnt = SplatBits.getSExtValue();
4424 return true;
4425}
4426
4427/// isVShiftLImm - Check if this is a valid build_vector for the immediate
4428/// operand of a vector shift left operation. That value must be in the range:
4429/// 0 <= Value < ElementBits for a left shift; or
4430/// 0 <= Value <= ElementBits for a long left shift.
Owen Andersone50ed302009-08-10 22:56:29 +00004431static bool isVShiftLImm(SDValue Op, EVT VT, bool isLong, int64_t &Cnt) {
Bob Wilson5bafff32009-06-22 23:27:02 +00004432 assert(VT.isVector() && "vector shift count is not a vector type");
4433 unsigned ElementBits = VT.getVectorElementType().getSizeInBits();
4434 if (! getVShiftImm(Op, ElementBits, Cnt))
4435 return false;
4436 return (Cnt >= 0 && (isLong ? Cnt-1 : Cnt) < ElementBits);
4437}
4438
4439/// isVShiftRImm - Check if this is a valid build_vector for the immediate
4440/// operand of a vector shift right operation. For a shift opcode, the value
4441/// is positive, but for an intrinsic the value count must be negative. The
4442/// absolute value must be in the range:
4443/// 1 <= |Value| <= ElementBits for a right shift; or
4444/// 1 <= |Value| <= ElementBits/2 for a narrow right shift.
Owen Andersone50ed302009-08-10 22:56:29 +00004445static bool isVShiftRImm(SDValue Op, EVT VT, bool isNarrow, bool isIntrinsic,
Bob Wilson5bafff32009-06-22 23:27:02 +00004446 int64_t &Cnt) {
4447 assert(VT.isVector() && "vector shift count is not a vector type");
4448 unsigned ElementBits = VT.getVectorElementType().getSizeInBits();
4449 if (! getVShiftImm(Op, ElementBits, Cnt))
4450 return false;
4451 if (isIntrinsic)
4452 Cnt = -Cnt;
4453 return (Cnt >= 1 && Cnt <= (isNarrow ? ElementBits/2 : ElementBits));
4454}
4455
4456/// PerformIntrinsicCombine - ARM-specific DAG combining for intrinsics.
4457static SDValue PerformIntrinsicCombine(SDNode *N, SelectionDAG &DAG) {
4458 unsigned IntNo = cast<ConstantSDNode>(N->getOperand(0))->getZExtValue();
4459 switch (IntNo) {
4460 default:
4461 // Don't do anything for most intrinsics.
4462 break;
4463
4464 // Vector shifts: check for immediate versions and lower them.
4465 // Note: This is done during DAG combining instead of DAG legalizing because
4466 // the build_vectors for 64-bit vector element shift counts are generally
4467 // not legal, and it is hard to see their values after they get legalized to
4468 // loads from a constant pool.
4469 case Intrinsic::arm_neon_vshifts:
4470 case Intrinsic::arm_neon_vshiftu:
4471 case Intrinsic::arm_neon_vshiftls:
4472 case Intrinsic::arm_neon_vshiftlu:
4473 case Intrinsic::arm_neon_vshiftn:
4474 case Intrinsic::arm_neon_vrshifts:
4475 case Intrinsic::arm_neon_vrshiftu:
4476 case Intrinsic::arm_neon_vrshiftn:
4477 case Intrinsic::arm_neon_vqshifts:
4478 case Intrinsic::arm_neon_vqshiftu:
4479 case Intrinsic::arm_neon_vqshiftsu:
4480 case Intrinsic::arm_neon_vqshiftns:
4481 case Intrinsic::arm_neon_vqshiftnu:
4482 case Intrinsic::arm_neon_vqshiftnsu:
4483 case Intrinsic::arm_neon_vqrshiftns:
4484 case Intrinsic::arm_neon_vqrshiftnu:
4485 case Intrinsic::arm_neon_vqrshiftnsu: {
Owen Andersone50ed302009-08-10 22:56:29 +00004486 EVT VT = N->getOperand(1).getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00004487 int64_t Cnt;
4488 unsigned VShiftOpc = 0;
4489
4490 switch (IntNo) {
4491 case Intrinsic::arm_neon_vshifts:
4492 case Intrinsic::arm_neon_vshiftu:
4493 if (isVShiftLImm(N->getOperand(2), VT, false, Cnt)) {
4494 VShiftOpc = ARMISD::VSHL;
4495 break;
4496 }
4497 if (isVShiftRImm(N->getOperand(2), VT, false, true, Cnt)) {
4498 VShiftOpc = (IntNo == Intrinsic::arm_neon_vshifts ?
4499 ARMISD::VSHRs : ARMISD::VSHRu);
4500 break;
4501 }
4502 return SDValue();
4503
4504 case Intrinsic::arm_neon_vshiftls:
4505 case Intrinsic::arm_neon_vshiftlu:
4506 if (isVShiftLImm(N->getOperand(2), VT, true, Cnt))
4507 break;
Torok Edwinc23197a2009-07-14 16:55:14 +00004508 llvm_unreachable("invalid shift count for vshll intrinsic");
Bob Wilson5bafff32009-06-22 23:27:02 +00004509
4510 case Intrinsic::arm_neon_vrshifts:
4511 case Intrinsic::arm_neon_vrshiftu:
4512 if (isVShiftRImm(N->getOperand(2), VT, false, true, Cnt))
4513 break;
4514 return SDValue();
4515
4516 case Intrinsic::arm_neon_vqshifts:
4517 case Intrinsic::arm_neon_vqshiftu:
4518 if (isVShiftLImm(N->getOperand(2), VT, false, Cnt))
4519 break;
4520 return SDValue();
4521
4522 case Intrinsic::arm_neon_vqshiftsu:
4523 if (isVShiftLImm(N->getOperand(2), VT, false, Cnt))
4524 break;
Torok Edwinc23197a2009-07-14 16:55:14 +00004525 llvm_unreachable("invalid shift count for vqshlu intrinsic");
Bob Wilson5bafff32009-06-22 23:27:02 +00004526
4527 case Intrinsic::arm_neon_vshiftn:
4528 case Intrinsic::arm_neon_vrshiftn:
4529 case Intrinsic::arm_neon_vqshiftns:
4530 case Intrinsic::arm_neon_vqshiftnu:
4531 case Intrinsic::arm_neon_vqshiftnsu:
4532 case Intrinsic::arm_neon_vqrshiftns:
4533 case Intrinsic::arm_neon_vqrshiftnu:
4534 case Intrinsic::arm_neon_vqrshiftnsu:
4535 // Narrowing shifts require an immediate right shift.
4536 if (isVShiftRImm(N->getOperand(2), VT, true, true, Cnt))
4537 break;
Jim Grosbach18f30e62010-06-02 21:53:11 +00004538 llvm_unreachable("invalid shift count for narrowing vector shift "
4539 "intrinsic");
Bob Wilson5bafff32009-06-22 23:27:02 +00004540
4541 default:
Torok Edwinc23197a2009-07-14 16:55:14 +00004542 llvm_unreachable("unhandled vector shift");
Bob Wilson5bafff32009-06-22 23:27:02 +00004543 }
4544
4545 switch (IntNo) {
4546 case Intrinsic::arm_neon_vshifts:
4547 case Intrinsic::arm_neon_vshiftu:
4548 // Opcode already set above.
4549 break;
4550 case Intrinsic::arm_neon_vshiftls:
4551 case Intrinsic::arm_neon_vshiftlu:
4552 if (Cnt == VT.getVectorElementType().getSizeInBits())
4553 VShiftOpc = ARMISD::VSHLLi;
4554 else
4555 VShiftOpc = (IntNo == Intrinsic::arm_neon_vshiftls ?
4556 ARMISD::VSHLLs : ARMISD::VSHLLu);
4557 break;
4558 case Intrinsic::arm_neon_vshiftn:
4559 VShiftOpc = ARMISD::VSHRN; break;
4560 case Intrinsic::arm_neon_vrshifts:
4561 VShiftOpc = ARMISD::VRSHRs; break;
4562 case Intrinsic::arm_neon_vrshiftu:
4563 VShiftOpc = ARMISD::VRSHRu; break;
4564 case Intrinsic::arm_neon_vrshiftn:
4565 VShiftOpc = ARMISD::VRSHRN; break;
4566 case Intrinsic::arm_neon_vqshifts:
4567 VShiftOpc = ARMISD::VQSHLs; break;
4568 case Intrinsic::arm_neon_vqshiftu:
4569 VShiftOpc = ARMISD::VQSHLu; break;
4570 case Intrinsic::arm_neon_vqshiftsu:
4571 VShiftOpc = ARMISD::VQSHLsu; break;
4572 case Intrinsic::arm_neon_vqshiftns:
4573 VShiftOpc = ARMISD::VQSHRNs; break;
4574 case Intrinsic::arm_neon_vqshiftnu:
4575 VShiftOpc = ARMISD::VQSHRNu; break;
4576 case Intrinsic::arm_neon_vqshiftnsu:
4577 VShiftOpc = ARMISD::VQSHRNsu; break;
4578 case Intrinsic::arm_neon_vqrshiftns:
4579 VShiftOpc = ARMISD::VQRSHRNs; break;
4580 case Intrinsic::arm_neon_vqrshiftnu:
4581 VShiftOpc = ARMISD::VQRSHRNu; break;
4582 case Intrinsic::arm_neon_vqrshiftnsu:
4583 VShiftOpc = ARMISD::VQRSHRNsu; break;
4584 }
4585
4586 return DAG.getNode(VShiftOpc, N->getDebugLoc(), N->getValueType(0),
Owen Anderson825b72b2009-08-11 20:47:22 +00004587 N->getOperand(1), DAG.getConstant(Cnt, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00004588 }
4589
4590 case Intrinsic::arm_neon_vshiftins: {
Owen Andersone50ed302009-08-10 22:56:29 +00004591 EVT VT = N->getOperand(1).getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00004592 int64_t Cnt;
4593 unsigned VShiftOpc = 0;
4594
4595 if (isVShiftLImm(N->getOperand(3), VT, false, Cnt))
4596 VShiftOpc = ARMISD::VSLI;
4597 else if (isVShiftRImm(N->getOperand(3), VT, false, true, Cnt))
4598 VShiftOpc = ARMISD::VSRI;
4599 else {
Torok Edwinc23197a2009-07-14 16:55:14 +00004600 llvm_unreachable("invalid shift count for vsli/vsri intrinsic");
Bob Wilson5bafff32009-06-22 23:27:02 +00004601 }
4602
4603 return DAG.getNode(VShiftOpc, N->getDebugLoc(), N->getValueType(0),
4604 N->getOperand(1), N->getOperand(2),
Owen Anderson825b72b2009-08-11 20:47:22 +00004605 DAG.getConstant(Cnt, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00004606 }
4607
4608 case Intrinsic::arm_neon_vqrshifts:
4609 case Intrinsic::arm_neon_vqrshiftu:
4610 // No immediate versions of these to check for.
4611 break;
4612 }
4613
4614 return SDValue();
4615}
4616
4617/// PerformShiftCombine - Checks for immediate versions of vector shifts and
4618/// lowers them. As with the vector shift intrinsics, this is done during DAG
4619/// combining instead of DAG legalizing because the build_vectors for 64-bit
4620/// vector element shift counts are generally not legal, and it is hard to see
4621/// their values after they get legalized to loads from a constant pool.
4622static SDValue PerformShiftCombine(SDNode *N, SelectionDAG &DAG,
4623 const ARMSubtarget *ST) {
Owen Andersone50ed302009-08-10 22:56:29 +00004624 EVT VT = N->getValueType(0);
Bob Wilson5bafff32009-06-22 23:27:02 +00004625
4626 // Nothing to be done for scalar shifts.
4627 if (! VT.isVector())
4628 return SDValue();
4629
4630 assert(ST->hasNEON() && "unexpected vector shift");
4631 int64_t Cnt;
4632
4633 switch (N->getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00004634 default: llvm_unreachable("unexpected shift opcode");
Bob Wilson5bafff32009-06-22 23:27:02 +00004635
4636 case ISD::SHL:
4637 if (isVShiftLImm(N->getOperand(1), VT, false, Cnt))
4638 return DAG.getNode(ARMISD::VSHL, N->getDebugLoc(), VT, N->getOperand(0),
Owen Anderson825b72b2009-08-11 20:47:22 +00004639 DAG.getConstant(Cnt, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00004640 break;
4641
4642 case ISD::SRA:
4643 case ISD::SRL:
4644 if (isVShiftRImm(N->getOperand(1), VT, false, false, Cnt)) {
4645 unsigned VShiftOpc = (N->getOpcode() == ISD::SRA ?
4646 ARMISD::VSHRs : ARMISD::VSHRu);
4647 return DAG.getNode(VShiftOpc, N->getDebugLoc(), VT, N->getOperand(0),
Owen Anderson825b72b2009-08-11 20:47:22 +00004648 DAG.getConstant(Cnt, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00004649 }
4650 }
4651 return SDValue();
4652}
4653
4654/// PerformExtendCombine - Target-specific DAG combining for ISD::SIGN_EXTEND,
4655/// ISD::ZERO_EXTEND, and ISD::ANY_EXTEND.
4656static SDValue PerformExtendCombine(SDNode *N, SelectionDAG &DAG,
4657 const ARMSubtarget *ST) {
4658 SDValue N0 = N->getOperand(0);
4659
4660 // Check for sign- and zero-extensions of vector extract operations of 8-
4661 // and 16-bit vector elements. NEON supports these directly. They are
4662 // handled during DAG combining because type legalization will promote them
4663 // to 32-bit types and it is messy to recognize the operations after that.
4664 if (ST->hasNEON() && N0.getOpcode() == ISD::EXTRACT_VECTOR_ELT) {
4665 SDValue Vec = N0.getOperand(0);
4666 SDValue Lane = N0.getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +00004667 EVT VT = N->getValueType(0);
4668 EVT EltVT = N0.getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00004669 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
4670
Owen Anderson825b72b2009-08-11 20:47:22 +00004671 if (VT == MVT::i32 &&
4672 (EltVT == MVT::i8 || EltVT == MVT::i16) &&
Bob Wilson5bafff32009-06-22 23:27:02 +00004673 TLI.isTypeLegal(Vec.getValueType())) {
4674
4675 unsigned Opc = 0;
4676 switch (N->getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00004677 default: llvm_unreachable("unexpected opcode");
Bob Wilson5bafff32009-06-22 23:27:02 +00004678 case ISD::SIGN_EXTEND:
4679 Opc = ARMISD::VGETLANEs;
4680 break;
4681 case ISD::ZERO_EXTEND:
4682 case ISD::ANY_EXTEND:
4683 Opc = ARMISD::VGETLANEu;
4684 break;
4685 }
4686 return DAG.getNode(Opc, N->getDebugLoc(), VT, Vec, Lane);
4687 }
4688 }
4689
4690 return SDValue();
4691}
4692
Bob Wilson9f6c4c12010-02-18 06:05:53 +00004693/// PerformSELECT_CCCombine - Target-specific DAG combining for ISD::SELECT_CC
4694/// to match f32 max/min patterns to use NEON vmax/vmin instructions.
4695static SDValue PerformSELECT_CCCombine(SDNode *N, SelectionDAG &DAG,
4696 const ARMSubtarget *ST) {
4697 // If the target supports NEON, try to use vmax/vmin instructions for f32
Evan Cheng60108e92010-07-15 22:07:12 +00004698 // selects like "x < y ? x : y". Unless the NoNaNsFPMath option is set,
Bob Wilson9f6c4c12010-02-18 06:05:53 +00004699 // be careful about NaNs: NEON's vmax/vmin return NaN if either operand is
4700 // a NaN; only do the transformation when it matches that behavior.
4701
4702 // For now only do this when using NEON for FP operations; if using VFP, it
4703 // is not obvious that the benefit outweighs the cost of switching to the
4704 // NEON pipeline.
4705 if (!ST->hasNEON() || !ST->useNEONForSinglePrecisionFP() ||
4706 N->getValueType(0) != MVT::f32)
4707 return SDValue();
4708
4709 SDValue CondLHS = N->getOperand(0);
4710 SDValue CondRHS = N->getOperand(1);
4711 SDValue LHS = N->getOperand(2);
4712 SDValue RHS = N->getOperand(3);
4713 ISD::CondCode CC = cast<CondCodeSDNode>(N->getOperand(4))->get();
4714
4715 unsigned Opcode = 0;
4716 bool IsReversed;
Bob Wilsone742bb52010-02-24 22:15:53 +00004717 if (DAG.isEqualTo(LHS, CondLHS) && DAG.isEqualTo(RHS, CondRHS)) {
Bob Wilson9f6c4c12010-02-18 06:05:53 +00004718 IsReversed = false; // x CC y ? x : y
Bob Wilsone742bb52010-02-24 22:15:53 +00004719 } else if (DAG.isEqualTo(LHS, CondRHS) && DAG.isEqualTo(RHS, CondLHS)) {
Bob Wilson9f6c4c12010-02-18 06:05:53 +00004720 IsReversed = true ; // x CC y ? y : x
4721 } else {
4722 return SDValue();
4723 }
4724
Bob Wilsone742bb52010-02-24 22:15:53 +00004725 bool IsUnordered;
Bob Wilson9f6c4c12010-02-18 06:05:53 +00004726 switch (CC) {
4727 default: break;
4728 case ISD::SETOLT:
4729 case ISD::SETOLE:
4730 case ISD::SETLT:
4731 case ISD::SETLE:
Bob Wilson9f6c4c12010-02-18 06:05:53 +00004732 case ISD::SETULT:
4733 case ISD::SETULE:
Bob Wilsone742bb52010-02-24 22:15:53 +00004734 // If LHS is NaN, an ordered comparison will be false and the result will
4735 // be the RHS, but vmin(NaN, RHS) = NaN. Avoid this by checking that LHS
4736 // != NaN. Likewise, for unordered comparisons, check for RHS != NaN.
4737 IsUnordered = (CC == ISD::SETULT || CC == ISD::SETULE);
4738 if (!DAG.isKnownNeverNaN(IsUnordered ? RHS : LHS))
4739 break;
4740 // For less-than-or-equal comparisons, "+0 <= -0" will be true but vmin
4741 // will return -0, so vmin can only be used for unsafe math or if one of
4742 // the operands is known to be nonzero.
4743 if ((CC == ISD::SETLE || CC == ISD::SETOLE || CC == ISD::SETULE) &&
4744 !UnsafeFPMath &&
4745 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS)))
4746 break;
4747 Opcode = IsReversed ? ARMISD::FMAX : ARMISD::FMIN;
Bob Wilson9f6c4c12010-02-18 06:05:53 +00004748 break;
4749
4750 case ISD::SETOGT:
4751 case ISD::SETOGE:
4752 case ISD::SETGT:
4753 case ISD::SETGE:
Bob Wilson9f6c4c12010-02-18 06:05:53 +00004754 case ISD::SETUGT:
4755 case ISD::SETUGE:
Bob Wilsone742bb52010-02-24 22:15:53 +00004756 // If LHS is NaN, an ordered comparison will be false and the result will
4757 // be the RHS, but vmax(NaN, RHS) = NaN. Avoid this by checking that LHS
4758 // != NaN. Likewise, for unordered comparisons, check for RHS != NaN.
4759 IsUnordered = (CC == ISD::SETUGT || CC == ISD::SETUGE);
4760 if (!DAG.isKnownNeverNaN(IsUnordered ? RHS : LHS))
4761 break;
4762 // For greater-than-or-equal comparisons, "-0 >= +0" will be true but vmax
4763 // will return +0, so vmax can only be used for unsafe math or if one of
4764 // the operands is known to be nonzero.
4765 if ((CC == ISD::SETGE || CC == ISD::SETOGE || CC == ISD::SETUGE) &&
4766 !UnsafeFPMath &&
4767 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS)))
4768 break;
4769 Opcode = IsReversed ? ARMISD::FMIN : ARMISD::FMAX;
Bob Wilson9f6c4c12010-02-18 06:05:53 +00004770 break;
4771 }
4772
4773 if (!Opcode)
4774 return SDValue();
4775 return DAG.getNode(Opcode, N->getDebugLoc(), N->getValueType(0), LHS, RHS);
4776}
4777
Dan Gohman475871a2008-07-27 21:46:04 +00004778SDValue ARMTargetLowering::PerformDAGCombine(SDNode *N,
Bob Wilson2dc4f542009-03-20 22:42:55 +00004779 DAGCombinerInfo &DCI) const {
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +00004780 switch (N->getOpcode()) {
4781 default: break;
Bob Wilson9f6c4c12010-02-18 06:05:53 +00004782 case ISD::ADD: return PerformADDCombine(N, DCI);
4783 case ISD::SUB: return PerformSUBCombine(N, DCI);
Anton Korobeynikova9790d72010-05-15 18:16:59 +00004784 case ISD::MUL: return PerformMULCombine(N, DCI, Subtarget);
Jim Grosbach469bbdb2010-07-16 23:05:05 +00004785 case ISD::OR: return PerformORCombine(N, DCI, Subtarget);
Bob Wilson75f02882010-09-17 22:59:05 +00004786 case ISD::BUILD_VECTOR: return PerformBUILD_VECTORCombine(N, DCI.DAG);
Jim Grosbache5165492009-11-09 00:11:35 +00004787 case ARMISD::VMOVRRD: return PerformVMOVRRDCombine(N, DCI);
Bob Wilson9e82bf12010-07-14 01:22:12 +00004788 case ARMISD::VDUPLANE: return PerformVDUPLANECombine(N, DCI);
Bob Wilson9f6c4c12010-02-18 06:05:53 +00004789 case ISD::INTRINSIC_WO_CHAIN: return PerformIntrinsicCombine(N, DCI.DAG);
Bob Wilson5bafff32009-06-22 23:27:02 +00004790 case ISD::SHL:
4791 case ISD::SRA:
Bob Wilson9f6c4c12010-02-18 06:05:53 +00004792 case ISD::SRL: return PerformShiftCombine(N, DCI.DAG, Subtarget);
Bob Wilson5bafff32009-06-22 23:27:02 +00004793 case ISD::SIGN_EXTEND:
4794 case ISD::ZERO_EXTEND:
Bob Wilson9f6c4c12010-02-18 06:05:53 +00004795 case ISD::ANY_EXTEND: return PerformExtendCombine(N, DCI.DAG, Subtarget);
4796 case ISD::SELECT_CC: return PerformSELECT_CCCombine(N, DCI.DAG, Subtarget);
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +00004797 }
Dan Gohman475871a2008-07-27 21:46:04 +00004798 return SDValue();
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +00004799}
4800
Bill Wendlingaf566342009-08-15 21:21:19 +00004801bool ARMTargetLowering::allowsUnalignedMemoryAccesses(EVT VT) const {
4802 if (!Subtarget->hasV6Ops())
4803 // Pre-v6 does not support unaligned mem access.
4804 return false;
Bob Wilson86fe66d2010-06-25 04:12:31 +00004805
4806 // v6+ may or may not support unaligned mem access depending on the system
4807 // configuration.
4808 // FIXME: This is pretty conservative. Should we provide cmdline option to
4809 // control the behaviour?
4810 if (!Subtarget->isTargetDarwin())
4811 return false;
Bill Wendlingaf566342009-08-15 21:21:19 +00004812
4813 switch (VT.getSimpleVT().SimpleTy) {
4814 default:
4815 return false;
4816 case MVT::i8:
4817 case MVT::i16:
4818 case MVT::i32:
4819 return true;
4820 // FIXME: VLD1 etc with standard alignment is legal.
4821 }
4822}
4823
Evan Chenge6c835f2009-08-14 20:09:37 +00004824static bool isLegalT1AddressImmediate(int64_t V, EVT VT) {
4825 if (V < 0)
4826 return false;
4827
4828 unsigned Scale = 1;
4829 switch (VT.getSimpleVT().SimpleTy) {
4830 default: return false;
4831 case MVT::i1:
4832 case MVT::i8:
4833 // Scale == 1;
4834 break;
4835 case MVT::i16:
4836 // Scale == 2;
4837 Scale = 2;
4838 break;
4839 case MVT::i32:
4840 // Scale == 4;
4841 Scale = 4;
4842 break;
4843 }
4844
4845 if ((V & (Scale - 1)) != 0)
4846 return false;
4847 V /= Scale;
4848 return V == (V & ((1LL << 5) - 1));
4849}
4850
4851static bool isLegalT2AddressImmediate(int64_t V, EVT VT,
4852 const ARMSubtarget *Subtarget) {
4853 bool isNeg = false;
4854 if (V < 0) {
4855 isNeg = true;
4856 V = - V;
4857 }
4858
4859 switch (VT.getSimpleVT().SimpleTy) {
4860 default: return false;
4861 case MVT::i1:
4862 case MVT::i8:
4863 case MVT::i16:
4864 case MVT::i32:
4865 // + imm12 or - imm8
4866 if (isNeg)
4867 return V == (V & ((1LL << 8) - 1));
4868 return V == (V & ((1LL << 12) - 1));
4869 case MVT::f32:
4870 case MVT::f64:
4871 // Same as ARM mode. FIXME: NEON?
4872 if (!Subtarget->hasVFP2())
4873 return false;
4874 if ((V & 3) != 0)
4875 return false;
4876 V >>= 2;
4877 return V == (V & ((1LL << 8) - 1));
4878 }
4879}
4880
Evan Chengb01fad62007-03-12 23:30:29 +00004881/// isLegalAddressImmediate - Return true if the integer value can be used
4882/// as the offset of the target addressing mode for load / store of the
4883/// given type.
Owen Andersone50ed302009-08-10 22:56:29 +00004884static bool isLegalAddressImmediate(int64_t V, EVT VT,
Chris Lattner37caf8c2007-04-09 23:33:39 +00004885 const ARMSubtarget *Subtarget) {
Evan Cheng961f8792007-03-13 20:37:59 +00004886 if (V == 0)
4887 return true;
4888
Evan Cheng65011532009-03-09 19:15:00 +00004889 if (!VT.isSimple())
4890 return false;
4891
Evan Chenge6c835f2009-08-14 20:09:37 +00004892 if (Subtarget->isThumb1Only())
4893 return isLegalT1AddressImmediate(V, VT);
4894 else if (Subtarget->isThumb2())
4895 return isLegalT2AddressImmediate(V, VT, Subtarget);
Evan Chengb01fad62007-03-12 23:30:29 +00004896
Evan Chenge6c835f2009-08-14 20:09:37 +00004897 // ARM mode.
Evan Chengb01fad62007-03-12 23:30:29 +00004898 if (V < 0)
4899 V = - V;
Owen Anderson825b72b2009-08-11 20:47:22 +00004900 switch (VT.getSimpleVT().SimpleTy) {
Evan Chengb01fad62007-03-12 23:30:29 +00004901 default: return false;
Owen Anderson825b72b2009-08-11 20:47:22 +00004902 case MVT::i1:
4903 case MVT::i8:
4904 case MVT::i32:
Evan Chengb01fad62007-03-12 23:30:29 +00004905 // +- imm12
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00004906 return V == (V & ((1LL << 12) - 1));
Owen Anderson825b72b2009-08-11 20:47:22 +00004907 case MVT::i16:
Evan Chengb01fad62007-03-12 23:30:29 +00004908 // +- imm8
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00004909 return V == (V & ((1LL << 8) - 1));
Owen Anderson825b72b2009-08-11 20:47:22 +00004910 case MVT::f32:
4911 case MVT::f64:
Evan Chenge6c835f2009-08-14 20:09:37 +00004912 if (!Subtarget->hasVFP2()) // FIXME: NEON?
Evan Chengb01fad62007-03-12 23:30:29 +00004913 return false;
Evan Cheng0b0a9a92007-05-03 02:00:18 +00004914 if ((V & 3) != 0)
Evan Chengb01fad62007-03-12 23:30:29 +00004915 return false;
4916 V >>= 2;
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00004917 return V == (V & ((1LL << 8) - 1));
Evan Chengb01fad62007-03-12 23:30:29 +00004918 }
Evan Chenga8e29892007-01-19 07:51:42 +00004919}
4920
Evan Chenge6c835f2009-08-14 20:09:37 +00004921bool ARMTargetLowering::isLegalT2ScaledAddressingMode(const AddrMode &AM,
4922 EVT VT) const {
4923 int Scale = AM.Scale;
4924 if (Scale < 0)
4925 return false;
4926
4927 switch (VT.getSimpleVT().SimpleTy) {
4928 default: return false;
4929 case MVT::i1:
4930 case MVT::i8:
4931 case MVT::i16:
4932 case MVT::i32:
4933 if (Scale == 1)
4934 return true;
4935 // r + r << imm
4936 Scale = Scale & ~1;
4937 return Scale == 2 || Scale == 4 || Scale == 8;
4938 case MVT::i64:
4939 // r + r
4940 if (((unsigned)AM.HasBaseReg + Scale) <= 2)
4941 return true;
4942 return false;
4943 case MVT::isVoid:
4944 // Note, we allow "void" uses (basically, uses that aren't loads or
4945 // stores), because arm allows folding a scale into many arithmetic
4946 // operations. This should be made more precise and revisited later.
4947
4948 // Allow r << imm, but the imm has to be a multiple of two.
4949 if (Scale & 1) return false;
4950 return isPowerOf2_32(Scale);
4951 }
4952}
4953
Chris Lattner37caf8c2007-04-09 23:33:39 +00004954/// isLegalAddressingMode - Return true if the addressing mode represented
4955/// by AM is legal for this target, for a load/store of the specified type.
Bob Wilson2dc4f542009-03-20 22:42:55 +00004956bool ARMTargetLowering::isLegalAddressingMode(const AddrMode &AM,
Chris Lattner37caf8c2007-04-09 23:33:39 +00004957 const Type *Ty) const {
Owen Andersone50ed302009-08-10 22:56:29 +00004958 EVT VT = getValueType(Ty, true);
Bob Wilson2c7dab12009-04-08 17:55:28 +00004959 if (!isLegalAddressImmediate(AM.BaseOffs, VT, Subtarget))
Evan Chengb01fad62007-03-12 23:30:29 +00004960 return false;
Bob Wilson2dc4f542009-03-20 22:42:55 +00004961
Chris Lattner37caf8c2007-04-09 23:33:39 +00004962 // Can never fold addr of global into load/store.
Bob Wilson2dc4f542009-03-20 22:42:55 +00004963 if (AM.BaseGV)
Chris Lattner37caf8c2007-04-09 23:33:39 +00004964 return false;
Bob Wilson2dc4f542009-03-20 22:42:55 +00004965
Chris Lattner37caf8c2007-04-09 23:33:39 +00004966 switch (AM.Scale) {
4967 case 0: // no scale reg, must be "r+i" or "r", or "i".
4968 break;
4969 case 1:
Evan Chenge6c835f2009-08-14 20:09:37 +00004970 if (Subtarget->isThumb1Only())
Chris Lattner37caf8c2007-04-09 23:33:39 +00004971 return false;
Chris Lattner5a3d40d2007-04-13 06:50:55 +00004972 // FALL THROUGH.
Chris Lattner37caf8c2007-04-09 23:33:39 +00004973 default:
Chris Lattner5a3d40d2007-04-13 06:50:55 +00004974 // ARM doesn't support any R+R*scale+imm addr modes.
4975 if (AM.BaseOffs)
4976 return false;
Bob Wilson2dc4f542009-03-20 22:42:55 +00004977
Bob Wilson2c7dab12009-04-08 17:55:28 +00004978 if (!VT.isSimple())
4979 return false;
4980
Evan Chenge6c835f2009-08-14 20:09:37 +00004981 if (Subtarget->isThumb2())
4982 return isLegalT2ScaledAddressingMode(AM, VT);
4983
Chris Lattnereb13d1b2007-04-10 03:48:29 +00004984 int Scale = AM.Scale;
Owen Anderson825b72b2009-08-11 20:47:22 +00004985 switch (VT.getSimpleVT().SimpleTy) {
Chris Lattner37caf8c2007-04-09 23:33:39 +00004986 default: return false;
Owen Anderson825b72b2009-08-11 20:47:22 +00004987 case MVT::i1:
4988 case MVT::i8:
4989 case MVT::i32:
Chris Lattnereb13d1b2007-04-10 03:48:29 +00004990 if (Scale < 0) Scale = -Scale;
4991 if (Scale == 1)
Chris Lattner37caf8c2007-04-09 23:33:39 +00004992 return true;
4993 // r + r << imm
Chris Lattnere1152942007-04-11 16:17:12 +00004994 return isPowerOf2_32(Scale & ~1);
Owen Anderson825b72b2009-08-11 20:47:22 +00004995 case MVT::i16:
Evan Chenge6c835f2009-08-14 20:09:37 +00004996 case MVT::i64:
Chris Lattner37caf8c2007-04-09 23:33:39 +00004997 // r + r
Chris Lattnereb13d1b2007-04-10 03:48:29 +00004998 if (((unsigned)AM.HasBaseReg + Scale) <= 2)
Chris Lattner37caf8c2007-04-09 23:33:39 +00004999 return true;
Chris Lattnere1152942007-04-11 16:17:12 +00005000 return false;
Bob Wilson2dc4f542009-03-20 22:42:55 +00005001
Owen Anderson825b72b2009-08-11 20:47:22 +00005002 case MVT::isVoid:
Chris Lattner37caf8c2007-04-09 23:33:39 +00005003 // Note, we allow "void" uses (basically, uses that aren't loads or
5004 // stores), because arm allows folding a scale into many arithmetic
5005 // operations. This should be made more precise and revisited later.
Bob Wilson2dc4f542009-03-20 22:42:55 +00005006
Chris Lattner37caf8c2007-04-09 23:33:39 +00005007 // Allow r << imm, but the imm has to be a multiple of two.
Evan Chenge6c835f2009-08-14 20:09:37 +00005008 if (Scale & 1) return false;
5009 return isPowerOf2_32(Scale);
Chris Lattner37caf8c2007-04-09 23:33:39 +00005010 }
5011 break;
Evan Chengb01fad62007-03-12 23:30:29 +00005012 }
Chris Lattner37caf8c2007-04-09 23:33:39 +00005013 return true;
Evan Chengb01fad62007-03-12 23:30:29 +00005014}
5015
Evan Cheng77e47512009-11-11 19:05:52 +00005016/// isLegalICmpImmediate - Return true if the specified immediate is legal
5017/// icmp immediate, that is the target has icmp instructions which can compare
5018/// a register against the immediate without having to materialize the
5019/// immediate into a register.
Evan Cheng06b53c02009-11-12 07:13:11 +00005020bool ARMTargetLowering::isLegalICmpImmediate(int64_t Imm) const {
Evan Cheng77e47512009-11-11 19:05:52 +00005021 if (!Subtarget->isThumb())
5022 return ARM_AM::getSOImmVal(Imm) != -1;
5023 if (Subtarget->isThumb2())
Jim Grosbach4725ca72010-09-08 03:54:02 +00005024 return ARM_AM::getT2SOImmVal(Imm) != -1;
Evan Cheng06b53c02009-11-12 07:13:11 +00005025 return Imm >= 0 && Imm <= 255;
Evan Cheng77e47512009-11-11 19:05:52 +00005026}
5027
Owen Andersone50ed302009-08-10 22:56:29 +00005028static bool getARMIndexedAddressParts(SDNode *Ptr, EVT VT,
Evan Chenge88d5ce2009-07-02 07:28:31 +00005029 bool isSEXTLoad, SDValue &Base,
5030 SDValue &Offset, bool &isInc,
5031 SelectionDAG &DAG) {
Evan Chenga8e29892007-01-19 07:51:42 +00005032 if (Ptr->getOpcode() != ISD::ADD && Ptr->getOpcode() != ISD::SUB)
5033 return false;
5034
Owen Anderson825b72b2009-08-11 20:47:22 +00005035 if (VT == MVT::i16 || ((VT == MVT::i8 || VT == MVT::i1) && isSEXTLoad)) {
Evan Chenga8e29892007-01-19 07:51:42 +00005036 // AddressingMode 3
5037 Base = Ptr->getOperand(0);
5038 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(Ptr->getOperand(1))) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005039 int RHSC = (int)RHS->getZExtValue();
Evan Chenga8e29892007-01-19 07:51:42 +00005040 if (RHSC < 0 && RHSC > -256) {
Evan Chenge88d5ce2009-07-02 07:28:31 +00005041 assert(Ptr->getOpcode() == ISD::ADD);
Evan Chenga8e29892007-01-19 07:51:42 +00005042 isInc = false;
5043 Offset = DAG.getConstant(-RHSC, RHS->getValueType(0));
5044 return true;
5045 }
5046 }
5047 isInc = (Ptr->getOpcode() == ISD::ADD);
5048 Offset = Ptr->getOperand(1);
5049 return true;
Owen Anderson825b72b2009-08-11 20:47:22 +00005050 } else if (VT == MVT::i32 || VT == MVT::i8 || VT == MVT::i1) {
Evan Chenga8e29892007-01-19 07:51:42 +00005051 // AddressingMode 2
5052 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(Ptr->getOperand(1))) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005053 int RHSC = (int)RHS->getZExtValue();
Evan Chenga8e29892007-01-19 07:51:42 +00005054 if (RHSC < 0 && RHSC > -0x1000) {
Evan Chenge88d5ce2009-07-02 07:28:31 +00005055 assert(Ptr->getOpcode() == ISD::ADD);
Evan Chenga8e29892007-01-19 07:51:42 +00005056 isInc = false;
5057 Offset = DAG.getConstant(-RHSC, RHS->getValueType(0));
5058 Base = Ptr->getOperand(0);
5059 return true;
5060 }
5061 }
5062
5063 if (Ptr->getOpcode() == ISD::ADD) {
5064 isInc = true;
5065 ARM_AM::ShiftOpc ShOpcVal= ARM_AM::getShiftOpcForNode(Ptr->getOperand(0));
5066 if (ShOpcVal != ARM_AM::no_shift) {
5067 Base = Ptr->getOperand(1);
5068 Offset = Ptr->getOperand(0);
5069 } else {
5070 Base = Ptr->getOperand(0);
5071 Offset = Ptr->getOperand(1);
5072 }
5073 return true;
5074 }
5075
5076 isInc = (Ptr->getOpcode() == ISD::ADD);
5077 Base = Ptr->getOperand(0);
5078 Offset = Ptr->getOperand(1);
5079 return true;
5080 }
5081
Jim Grosbache5165492009-11-09 00:11:35 +00005082 // FIXME: Use VLDM / VSTM to emulate indexed FP load / store.
Evan Chenga8e29892007-01-19 07:51:42 +00005083 return false;
5084}
5085
Owen Andersone50ed302009-08-10 22:56:29 +00005086static bool getT2IndexedAddressParts(SDNode *Ptr, EVT VT,
Evan Chenge88d5ce2009-07-02 07:28:31 +00005087 bool isSEXTLoad, SDValue &Base,
5088 SDValue &Offset, bool &isInc,
5089 SelectionDAG &DAG) {
5090 if (Ptr->getOpcode() != ISD::ADD && Ptr->getOpcode() != ISD::SUB)
5091 return false;
5092
5093 Base = Ptr->getOperand(0);
5094 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(Ptr->getOperand(1))) {
5095 int RHSC = (int)RHS->getZExtValue();
5096 if (RHSC < 0 && RHSC > -0x100) { // 8 bits.
5097 assert(Ptr->getOpcode() == ISD::ADD);
5098 isInc = false;
5099 Offset = DAG.getConstant(-RHSC, RHS->getValueType(0));
5100 return true;
5101 } else if (RHSC > 0 && RHSC < 0x100) { // 8 bit, no zero.
5102 isInc = Ptr->getOpcode() == ISD::ADD;
5103 Offset = DAG.getConstant(RHSC, RHS->getValueType(0));
5104 return true;
5105 }
5106 }
5107
5108 return false;
5109}
5110
Evan Chenga8e29892007-01-19 07:51:42 +00005111/// getPreIndexedAddressParts - returns true by value, base pointer and
5112/// offset pointer and addressing mode by reference if the node's address
5113/// can be legally represented as pre-indexed load / store address.
5114bool
Dan Gohman475871a2008-07-27 21:46:04 +00005115ARMTargetLowering::getPreIndexedAddressParts(SDNode *N, SDValue &Base,
5116 SDValue &Offset,
Evan Chenga8e29892007-01-19 07:51:42 +00005117 ISD::MemIndexedMode &AM,
Dan Gohman73e09142009-01-15 16:29:45 +00005118 SelectionDAG &DAG) const {
Evan Chenge88d5ce2009-07-02 07:28:31 +00005119 if (Subtarget->isThumb1Only())
Evan Chenga8e29892007-01-19 07:51:42 +00005120 return false;
5121
Owen Andersone50ed302009-08-10 22:56:29 +00005122 EVT VT;
Dan Gohman475871a2008-07-27 21:46:04 +00005123 SDValue Ptr;
Evan Chenga8e29892007-01-19 07:51:42 +00005124 bool isSEXTLoad = false;
5125 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
5126 Ptr = LD->getBasePtr();
Dan Gohmanb625f2f2008-01-30 00:15:11 +00005127 VT = LD->getMemoryVT();
Evan Chenga8e29892007-01-19 07:51:42 +00005128 isSEXTLoad = LD->getExtensionType() == ISD::SEXTLOAD;
5129 } else if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N)) {
5130 Ptr = ST->getBasePtr();
Dan Gohmanb625f2f2008-01-30 00:15:11 +00005131 VT = ST->getMemoryVT();
Evan Chenga8e29892007-01-19 07:51:42 +00005132 } else
5133 return false;
5134
5135 bool isInc;
Evan Chenge88d5ce2009-07-02 07:28:31 +00005136 bool isLegal = false;
Evan Chenge6c835f2009-08-14 20:09:37 +00005137 if (Subtarget->isThumb2())
Evan Chenge88d5ce2009-07-02 07:28:31 +00005138 isLegal = getT2IndexedAddressParts(Ptr.getNode(), VT, isSEXTLoad, Base,
5139 Offset, isInc, DAG);
Jim Grosbach764ab522009-08-11 15:33:49 +00005140 else
Evan Chenge88d5ce2009-07-02 07:28:31 +00005141 isLegal = getARMIndexedAddressParts(Ptr.getNode(), VT, isSEXTLoad, Base,
Evan Cheng04129572009-07-02 06:44:30 +00005142 Offset, isInc, DAG);
Evan Chenge88d5ce2009-07-02 07:28:31 +00005143 if (!isLegal)
5144 return false;
5145
5146 AM = isInc ? ISD::PRE_INC : ISD::PRE_DEC;
5147 return true;
Evan Chenga8e29892007-01-19 07:51:42 +00005148}
5149
5150/// getPostIndexedAddressParts - returns true by value, base pointer and
5151/// offset pointer and addressing mode by reference if this node can be
5152/// combined with a load / store to form a post-indexed load / store.
5153bool ARMTargetLowering::getPostIndexedAddressParts(SDNode *N, SDNode *Op,
Dan Gohman475871a2008-07-27 21:46:04 +00005154 SDValue &Base,
5155 SDValue &Offset,
Evan Chenga8e29892007-01-19 07:51:42 +00005156 ISD::MemIndexedMode &AM,
Dan Gohman73e09142009-01-15 16:29:45 +00005157 SelectionDAG &DAG) const {
Evan Chenge88d5ce2009-07-02 07:28:31 +00005158 if (Subtarget->isThumb1Only())
Evan Chenga8e29892007-01-19 07:51:42 +00005159 return false;
5160
Owen Andersone50ed302009-08-10 22:56:29 +00005161 EVT VT;
Dan Gohman475871a2008-07-27 21:46:04 +00005162 SDValue Ptr;
Evan Chenga8e29892007-01-19 07:51:42 +00005163 bool isSEXTLoad = false;
5164 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
Dan Gohmanb625f2f2008-01-30 00:15:11 +00005165 VT = LD->getMemoryVT();
Evan Cheng28dad2a2010-05-18 21:31:17 +00005166 Ptr = LD->getBasePtr();
Evan Chenga8e29892007-01-19 07:51:42 +00005167 isSEXTLoad = LD->getExtensionType() == ISD::SEXTLOAD;
5168 } else if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N)) {
Dan Gohmanb625f2f2008-01-30 00:15:11 +00005169 VT = ST->getMemoryVT();
Evan Cheng28dad2a2010-05-18 21:31:17 +00005170 Ptr = ST->getBasePtr();
Evan Chenga8e29892007-01-19 07:51:42 +00005171 } else
5172 return false;
5173
5174 bool isInc;
Evan Chenge88d5ce2009-07-02 07:28:31 +00005175 bool isLegal = false;
Evan Chenge6c835f2009-08-14 20:09:37 +00005176 if (Subtarget->isThumb2())
Evan Chenge88d5ce2009-07-02 07:28:31 +00005177 isLegal = getT2IndexedAddressParts(Op, VT, isSEXTLoad, Base, Offset,
Evan Cheng28dad2a2010-05-18 21:31:17 +00005178 isInc, DAG);
Jim Grosbach764ab522009-08-11 15:33:49 +00005179 else
Evan Chenge88d5ce2009-07-02 07:28:31 +00005180 isLegal = getARMIndexedAddressParts(Op, VT, isSEXTLoad, Base, Offset,
5181 isInc, DAG);
5182 if (!isLegal)
5183 return false;
5184
Evan Cheng28dad2a2010-05-18 21:31:17 +00005185 if (Ptr != Base) {
5186 // Swap base ptr and offset to catch more post-index load / store when
5187 // it's legal. In Thumb2 mode, offset must be an immediate.
5188 if (Ptr == Offset && Op->getOpcode() == ISD::ADD &&
5189 !Subtarget->isThumb2())
5190 std::swap(Base, Offset);
5191
5192 // Post-indexed load / store update the base pointer.
5193 if (Ptr != Base)
5194 return false;
5195 }
5196
Evan Chenge88d5ce2009-07-02 07:28:31 +00005197 AM = isInc ? ISD::POST_INC : ISD::POST_DEC;
5198 return true;
Evan Chenga8e29892007-01-19 07:51:42 +00005199}
5200
Dan Gohman475871a2008-07-27 21:46:04 +00005201void ARMTargetLowering::computeMaskedBitsForTargetNode(const SDValue Op,
Dan Gohman977a76f2008-02-13 22:28:48 +00005202 const APInt &Mask,
Bob Wilson2dc4f542009-03-20 22:42:55 +00005203 APInt &KnownZero,
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00005204 APInt &KnownOne,
Dan Gohmanea859be2007-06-22 14:59:07 +00005205 const SelectionDAG &DAG,
Evan Chenga8e29892007-01-19 07:51:42 +00005206 unsigned Depth) const {
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00005207 KnownZero = KnownOne = APInt(Mask.getBitWidth(), 0);
Evan Chenga8e29892007-01-19 07:51:42 +00005208 switch (Op.getOpcode()) {
5209 default: break;
5210 case ARMISD::CMOV: {
5211 // Bits are known zero/one if known on the LHS and RHS.
Dan Gohmanea859be2007-06-22 14:59:07 +00005212 DAG.ComputeMaskedBits(Op.getOperand(0), Mask, KnownZero, KnownOne, Depth+1);
Evan Chenga8e29892007-01-19 07:51:42 +00005213 if (KnownZero == 0 && KnownOne == 0) return;
5214
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00005215 APInt KnownZeroRHS, KnownOneRHS;
Dan Gohmanea859be2007-06-22 14:59:07 +00005216 DAG.ComputeMaskedBits(Op.getOperand(1), Mask,
5217 KnownZeroRHS, KnownOneRHS, Depth+1);
Evan Chenga8e29892007-01-19 07:51:42 +00005218 KnownZero &= KnownZeroRHS;
5219 KnownOne &= KnownOneRHS;
5220 return;
5221 }
5222 }
5223}
5224
5225//===----------------------------------------------------------------------===//
5226// ARM Inline Assembly Support
5227//===----------------------------------------------------------------------===//
5228
5229/// getConstraintType - Given a constraint letter, return the type of
5230/// constraint it is for this target.
5231ARMTargetLowering::ConstraintType
Chris Lattner4234f572007-03-25 02:14:49 +00005232ARMTargetLowering::getConstraintType(const std::string &Constraint) const {
5233 if (Constraint.size() == 1) {
5234 switch (Constraint[0]) {
5235 default: break;
5236 case 'l': return C_RegisterClass;
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00005237 case 'w': return C_RegisterClass;
Chris Lattner4234f572007-03-25 02:14:49 +00005238 }
Evan Chenga8e29892007-01-19 07:51:42 +00005239 }
Chris Lattner4234f572007-03-25 02:14:49 +00005240 return TargetLowering::getConstraintType(Constraint);
Evan Chenga8e29892007-01-19 07:51:42 +00005241}
5242
Bob Wilson2dc4f542009-03-20 22:42:55 +00005243std::pair<unsigned, const TargetRegisterClass*>
Evan Chenga8e29892007-01-19 07:51:42 +00005244ARMTargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +00005245 EVT VT) const {
Evan Chenga8e29892007-01-19 07:51:42 +00005246 if (Constraint.size() == 1) {
Jakob Stoklund Olesen09bf0032010-01-14 18:19:56 +00005247 // GCC ARM Constraint Letters
Evan Chenga8e29892007-01-19 07:51:42 +00005248 switch (Constraint[0]) {
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00005249 case 'l':
Jakob Stoklund Olesen09bf0032010-01-14 18:19:56 +00005250 if (Subtarget->isThumb())
Jim Grosbach30eae3c2009-04-07 20:34:09 +00005251 return std::make_pair(0U, ARM::tGPRRegisterClass);
5252 else
5253 return std::make_pair(0U, ARM::GPRRegisterClass);
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00005254 case 'r':
5255 return std::make_pair(0U, ARM::GPRRegisterClass);
5256 case 'w':
Owen Anderson825b72b2009-08-11 20:47:22 +00005257 if (VT == MVT::f32)
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00005258 return std::make_pair(0U, ARM::SPRRegisterClass);
Bob Wilson5afffae2009-12-18 01:03:29 +00005259 if (VT.getSizeInBits() == 64)
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00005260 return std::make_pair(0U, ARM::DPRRegisterClass);
Evan Chengd831cda2009-12-08 23:06:22 +00005261 if (VT.getSizeInBits() == 128)
5262 return std::make_pair(0U, ARM::QPRRegisterClass);
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00005263 break;
Evan Chenga8e29892007-01-19 07:51:42 +00005264 }
5265 }
Bob Wilson33cc5cb2010-03-15 23:09:18 +00005266 if (StringRef("{cc}").equals_lower(Constraint))
Jakob Stoklund Olesen0d8ba332010-06-18 16:49:33 +00005267 return std::make_pair(unsigned(ARM::CPSR), ARM::CCRRegisterClass);
Bob Wilson33cc5cb2010-03-15 23:09:18 +00005268
Evan Chenga8e29892007-01-19 07:51:42 +00005269 return TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
5270}
5271
5272std::vector<unsigned> ARMTargetLowering::
5273getRegClassForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +00005274 EVT VT) const {
Evan Chenga8e29892007-01-19 07:51:42 +00005275 if (Constraint.size() != 1)
5276 return std::vector<unsigned>();
5277
5278 switch (Constraint[0]) { // GCC ARM Constraint Letters
5279 default: break;
5280 case 'l':
Jim Grosbach30eae3c2009-04-07 20:34:09 +00005281 return make_vector<unsigned>(ARM::R0, ARM::R1, ARM::R2, ARM::R3,
5282 ARM::R4, ARM::R5, ARM::R6, ARM::R7,
5283 0);
Evan Chenga8e29892007-01-19 07:51:42 +00005284 case 'r':
5285 return make_vector<unsigned>(ARM::R0, ARM::R1, ARM::R2, ARM::R3,
5286 ARM::R4, ARM::R5, ARM::R6, ARM::R7,
5287 ARM::R8, ARM::R9, ARM::R10, ARM::R11,
5288 ARM::R12, ARM::LR, 0);
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00005289 case 'w':
Owen Anderson825b72b2009-08-11 20:47:22 +00005290 if (VT == MVT::f32)
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00005291 return make_vector<unsigned>(ARM::S0, ARM::S1, ARM::S2, ARM::S3,
5292 ARM::S4, ARM::S5, ARM::S6, ARM::S7,
5293 ARM::S8, ARM::S9, ARM::S10, ARM::S11,
5294 ARM::S12,ARM::S13,ARM::S14,ARM::S15,
5295 ARM::S16,ARM::S17,ARM::S18,ARM::S19,
5296 ARM::S20,ARM::S21,ARM::S22,ARM::S23,
5297 ARM::S24,ARM::S25,ARM::S26,ARM::S27,
5298 ARM::S28,ARM::S29,ARM::S30,ARM::S31, 0);
Bob Wilson5afffae2009-12-18 01:03:29 +00005299 if (VT.getSizeInBits() == 64)
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00005300 return make_vector<unsigned>(ARM::D0, ARM::D1, ARM::D2, ARM::D3,
5301 ARM::D4, ARM::D5, ARM::D6, ARM::D7,
5302 ARM::D8, ARM::D9, ARM::D10,ARM::D11,
5303 ARM::D12,ARM::D13,ARM::D14,ARM::D15, 0);
Evan Chengd831cda2009-12-08 23:06:22 +00005304 if (VT.getSizeInBits() == 128)
5305 return make_vector<unsigned>(ARM::Q0, ARM::Q1, ARM::Q2, ARM::Q3,
5306 ARM::Q4, ARM::Q5, ARM::Q6, ARM::Q7, 0);
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00005307 break;
Evan Chenga8e29892007-01-19 07:51:42 +00005308 }
5309
5310 return std::vector<unsigned>();
5311}
Bob Wilsonbf6396b2009-04-01 17:58:54 +00005312
5313/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
5314/// vector. If it is invalid, don't add anything to Ops.
5315void ARMTargetLowering::LowerAsmOperandForConstraint(SDValue Op,
5316 char Constraint,
Bob Wilsonbf6396b2009-04-01 17:58:54 +00005317 std::vector<SDValue>&Ops,
5318 SelectionDAG &DAG) const {
5319 SDValue Result(0, 0);
5320
5321 switch (Constraint) {
5322 default: break;
5323 case 'I': case 'J': case 'K': case 'L':
5324 case 'M': case 'N': case 'O':
5325 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op);
5326 if (!C)
5327 return;
5328
5329 int64_t CVal64 = C->getSExtValue();
5330 int CVal = (int) CVal64;
5331 // None of these constraints allow values larger than 32 bits. Check
5332 // that the value fits in an int.
5333 if (CVal != CVal64)
5334 return;
5335
5336 switch (Constraint) {
5337 case 'I':
David Goodwinf1daf7d2009-07-08 23:10:31 +00005338 if (Subtarget->isThumb1Only()) {
5339 // This must be a constant between 0 and 255, for ADD
5340 // immediates.
Bob Wilsonbf6396b2009-04-01 17:58:54 +00005341 if (CVal >= 0 && CVal <= 255)
5342 break;
David Goodwinf1daf7d2009-07-08 23:10:31 +00005343 } else if (Subtarget->isThumb2()) {
5344 // A constant that can be used as an immediate value in a
5345 // data-processing instruction.
5346 if (ARM_AM::getT2SOImmVal(CVal) != -1)
5347 break;
Bob Wilsonbf6396b2009-04-01 17:58:54 +00005348 } else {
5349 // A constant that can be used as an immediate value in a
5350 // data-processing instruction.
5351 if (ARM_AM::getSOImmVal(CVal) != -1)
5352 break;
5353 }
5354 return;
5355
5356 case 'J':
David Goodwinf1daf7d2009-07-08 23:10:31 +00005357 if (Subtarget->isThumb()) { // FIXME thumb2
Bob Wilsonbf6396b2009-04-01 17:58:54 +00005358 // This must be a constant between -255 and -1, for negated ADD
5359 // immediates. This can be used in GCC with an "n" modifier that
5360 // prints the negated value, for use with SUB instructions. It is
5361 // not useful otherwise but is implemented for compatibility.
5362 if (CVal >= -255 && CVal <= -1)
5363 break;
5364 } else {
5365 // This must be a constant between -4095 and 4095. It is not clear
5366 // what this constraint is intended for. Implemented for
5367 // compatibility with GCC.
5368 if (CVal >= -4095 && CVal <= 4095)
5369 break;
5370 }
5371 return;
5372
5373 case 'K':
David Goodwinf1daf7d2009-07-08 23:10:31 +00005374 if (Subtarget->isThumb1Only()) {
Bob Wilsonbf6396b2009-04-01 17:58:54 +00005375 // A 32-bit value where only one byte has a nonzero value. Exclude
5376 // zero to match GCC. This constraint is used by GCC internally for
5377 // constants that can be loaded with a move/shift combination.
5378 // It is not useful otherwise but is implemented for compatibility.
5379 if (CVal != 0 && ARM_AM::isThumbImmShiftedVal(CVal))
5380 break;
David Goodwinf1daf7d2009-07-08 23:10:31 +00005381 } else if (Subtarget->isThumb2()) {
5382 // A constant whose bitwise inverse can be used as an immediate
5383 // value in a data-processing instruction. This can be used in GCC
5384 // with a "B" modifier that prints the inverted value, for use with
5385 // BIC and MVN instructions. It is not useful otherwise but is
5386 // implemented for compatibility.
5387 if (ARM_AM::getT2SOImmVal(~CVal) != -1)
5388 break;
Bob Wilsonbf6396b2009-04-01 17:58:54 +00005389 } else {
5390 // A constant whose bitwise inverse can be used as an immediate
5391 // value in a data-processing instruction. This can be used in GCC
5392 // with a "B" modifier that prints the inverted value, for use with
5393 // BIC and MVN instructions. It is not useful otherwise but is
5394 // implemented for compatibility.
5395 if (ARM_AM::getSOImmVal(~CVal) != -1)
5396 break;
5397 }
5398 return;
5399
5400 case 'L':
David Goodwinf1daf7d2009-07-08 23:10:31 +00005401 if (Subtarget->isThumb1Only()) {
Bob Wilsonbf6396b2009-04-01 17:58:54 +00005402 // This must be a constant between -7 and 7,
5403 // for 3-operand ADD/SUB immediate instructions.
5404 if (CVal >= -7 && CVal < 7)
5405 break;
David Goodwinf1daf7d2009-07-08 23:10:31 +00005406 } else if (Subtarget->isThumb2()) {
5407 // A constant whose negation can be used as an immediate value in a
5408 // data-processing instruction. This can be used in GCC with an "n"
5409 // modifier that prints the negated value, for use with SUB
5410 // instructions. It is not useful otherwise but is implemented for
5411 // compatibility.
5412 if (ARM_AM::getT2SOImmVal(-CVal) != -1)
5413 break;
Bob Wilsonbf6396b2009-04-01 17:58:54 +00005414 } else {
5415 // A constant whose negation can be used as an immediate value in a
5416 // data-processing instruction. This can be used in GCC with an "n"
5417 // modifier that prints the negated value, for use with SUB
5418 // instructions. It is not useful otherwise but is implemented for
5419 // compatibility.
5420 if (ARM_AM::getSOImmVal(-CVal) != -1)
5421 break;
5422 }
5423 return;
5424
5425 case 'M':
David Goodwinf1daf7d2009-07-08 23:10:31 +00005426 if (Subtarget->isThumb()) { // FIXME thumb2
Bob Wilsonbf6396b2009-04-01 17:58:54 +00005427 // This must be a multiple of 4 between 0 and 1020, for
5428 // ADD sp + immediate.
5429 if ((CVal >= 0 && CVal <= 1020) && ((CVal & 3) == 0))
5430 break;
5431 } else {
5432 // A power of two or a constant between 0 and 32. This is used in
5433 // GCC for the shift amount on shifted register operands, but it is
5434 // useful in general for any shift amounts.
5435 if ((CVal >= 0 && CVal <= 32) || ((CVal & (CVal - 1)) == 0))
5436 break;
5437 }
5438 return;
5439
5440 case 'N':
David Goodwinf1daf7d2009-07-08 23:10:31 +00005441 if (Subtarget->isThumb()) { // FIXME thumb2
Bob Wilsonbf6396b2009-04-01 17:58:54 +00005442 // This must be a constant between 0 and 31, for shift amounts.
5443 if (CVal >= 0 && CVal <= 31)
5444 break;
5445 }
5446 return;
5447
5448 case 'O':
David Goodwinf1daf7d2009-07-08 23:10:31 +00005449 if (Subtarget->isThumb()) { // FIXME thumb2
Bob Wilsonbf6396b2009-04-01 17:58:54 +00005450 // This must be a multiple of 4 between -508 and 508, for
5451 // ADD/SUB sp = sp + immediate.
5452 if ((CVal >= -508 && CVal <= 508) && ((CVal & 3) == 0))
5453 break;
5454 }
5455 return;
5456 }
5457 Result = DAG.getTargetConstant(CVal, Op.getValueType());
5458 break;
5459 }
5460
5461 if (Result.getNode()) {
5462 Ops.push_back(Result);
5463 return;
5464 }
Dale Johannesen1784d162010-06-25 21:55:36 +00005465 return TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, Ops, DAG);
Bob Wilsonbf6396b2009-04-01 17:58:54 +00005466}
Anton Korobeynikov48e19352009-09-23 19:04:09 +00005467
5468bool
5469ARMTargetLowering::isOffsetFoldingLegal(const GlobalAddressSDNode *GA) const {
5470 // The ARM target isn't yet aware of offsets.
5471 return false;
5472}
Evan Cheng39382422009-10-28 01:44:26 +00005473
5474int ARM::getVFPf32Imm(const APFloat &FPImm) {
5475 APInt Imm = FPImm.bitcastToAPInt();
5476 uint32_t Sign = Imm.lshr(31).getZExtValue() & 1;
5477 int32_t Exp = (Imm.lshr(23).getSExtValue() & 0xff) - 127; // -126 to 127
5478 int64_t Mantissa = Imm.getZExtValue() & 0x7fffff; // 23 bits
5479
5480 // We can handle 4 bits of mantissa.
5481 // mantissa = (16+UInt(e:f:g:h))/16.
5482 if (Mantissa & 0x7ffff)
5483 return -1;
5484 Mantissa >>= 19;
5485 if ((Mantissa & 0xf) != Mantissa)
5486 return -1;
5487
5488 // We can handle 3 bits of exponent: exp == UInt(NOT(b):c:d)-3
5489 if (Exp < -3 || Exp > 4)
5490 return -1;
5491 Exp = ((Exp+3) & 0x7) ^ 4;
5492
5493 return ((int)Sign << 7) | (Exp << 4) | Mantissa;
5494}
5495
5496int ARM::getVFPf64Imm(const APFloat &FPImm) {
5497 APInt Imm = FPImm.bitcastToAPInt();
5498 uint64_t Sign = Imm.lshr(63).getZExtValue() & 1;
5499 int64_t Exp = (Imm.lshr(52).getSExtValue() & 0x7ff) - 1023; // -1022 to 1023
5500 uint64_t Mantissa = Imm.getZExtValue() & 0xfffffffffffffLL;
5501
5502 // We can handle 4 bits of mantissa.
5503 // mantissa = (16+UInt(e:f:g:h))/16.
5504 if (Mantissa & 0xffffffffffffLL)
5505 return -1;
5506 Mantissa >>= 48;
5507 if ((Mantissa & 0xf) != Mantissa)
5508 return -1;
5509
5510 // We can handle 3 bits of exponent: exp == UInt(NOT(b):c:d)-3
5511 if (Exp < -3 || Exp > 4)
5512 return -1;
5513 Exp = ((Exp+3) & 0x7) ^ 4;
5514
5515 return ((int)Sign << 7) | (Exp << 4) | Mantissa;
5516}
5517
Jim Grosbach469bbdb2010-07-16 23:05:05 +00005518bool ARM::isBitFieldInvertedMask(unsigned v) {
5519 if (v == 0xffffffff)
5520 return 0;
5521 // there can be 1's on either or both "outsides", all the "inside"
5522 // bits must be 0's
5523 unsigned int lsb = 0, msb = 31;
5524 while (v & (1 << msb)) --msb;
5525 while (v & (1 << lsb)) ++lsb;
5526 for (unsigned int i = lsb; i <= msb; ++i) {
5527 if (v & (1 << i))
5528 return 0;
5529 }
5530 return 1;
5531}
5532
Evan Cheng39382422009-10-28 01:44:26 +00005533/// isFPImmLegal - Returns true if the target can instruction select the
5534/// specified FP immediate natively. If false, the legalizer will
5535/// materialize the FP immediate as a load from a constant pool.
5536bool ARMTargetLowering::isFPImmLegal(const APFloat &Imm, EVT VT) const {
5537 if (!Subtarget->hasVFP3())
5538 return false;
5539 if (VT == MVT::f32)
5540 return ARM::getVFPf32Imm(Imm) != -1;
5541 if (VT == MVT::f64)
5542 return ARM::getVFPf64Imm(Imm) != -1;
5543 return false;
5544}