blob: 782f43d4679820e134bb90b5ed0b69262eceafdb [file] [log] [blame]
Evan Chenga8e29892007-01-19 07:51:42 +00001//===- ARMInstrInfo.td - Target Description for ARM Target -*- tablegen -*-===//
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00006// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the ARM instructions in TableGen format.
11//
12//===----------------------------------------------------------------------===//
13
Evan Chenga8e29892007-01-19 07:51:42 +000014//===----------------------------------------------------------------------===//
15// ARM specific DAG Nodes.
16//
Rafael Espindola7cca7c52006-09-11 17:25:40 +000017
Evan Chenga8e29892007-01-19 07:51:42 +000018// Type profiles.
Bill Wendlingc69107c2007-11-13 09:19:02 +000019def SDT_ARMCallSeqStart : SDCallSeqStart<[ SDTCisVT<0, i32> ]>;
20def SDT_ARMCallSeqEnd : SDCallSeqEnd<[ SDTCisVT<0, i32>, SDTCisVT<1, i32> ]>;
Rafael Espindola6e8c6492006-11-08 17:07:32 +000021
Evan Chenga8e29892007-01-19 07:51:42 +000022def SDT_ARMSaveCallPC : SDTypeProfile<0, 1, []>;
Rafael Espindola32bd5f42006-10-17 18:04:53 +000023
Evan Chenga8e29892007-01-19 07:51:42 +000024def SDT_ARMcall : SDTypeProfile<0, -1, [SDTCisInt<0>]>;
Rafael Espindola7cca7c52006-09-11 17:25:40 +000025
Evan Chenga8e29892007-01-19 07:51:42 +000026def SDT_ARMCMov : SDTypeProfile<1, 3,
27 [SDTCisSameAs<0, 1>, SDTCisSameAs<0, 2>,
28 SDTCisVT<3, i32>]>;
Rafael Espindola6e8c6492006-11-08 17:07:32 +000029
Evan Chenga8e29892007-01-19 07:51:42 +000030def SDT_ARMBrcond : SDTypeProfile<0, 2,
31 [SDTCisVT<0, OtherVT>, SDTCisVT<1, i32>]>;
32
33def SDT_ARMBrJT : SDTypeProfile<0, 3,
34 [SDTCisPtrTy<0>, SDTCisVT<1, i32>,
35 SDTCisVT<2, i32>]>;
36
Evan Cheng5657c012009-07-29 02:18:14 +000037def SDT_ARMBr2JT : SDTypeProfile<0, 4,
38 [SDTCisPtrTy<0>, SDTCisVT<1, i32>,
39 SDTCisVT<2, i32>, SDTCisVT<3, i32>]>;
40
Evan Chenga8e29892007-01-19 07:51:42 +000041def SDT_ARMCmp : SDTypeProfile<0, 2, [SDTCisSameAs<0, 1>]>;
42
43def SDT_ARMPICAdd : SDTypeProfile<1, 2, [SDTCisSameAs<0, 1>,
44 SDTCisPtrTy<1>, SDTCisVT<2, i32>]>;
45
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +000046def SDT_ARMThreadPointer : SDTypeProfile<1, 0, [SDTCisPtrTy<0>]>;
Jim Grosbacha87ded22010-02-08 23:22:00 +000047def SDT_ARMEH_SJLJ_Setjmp : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisPtrTy<1>,
48 SDTCisInt<2>]>;
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +000049
Jim Grosbach7c03dbd2009-12-14 21:24:16 +000050def SDT_ARMMEMBARRIERV7 : SDTypeProfile<0, 0, []>;
51def SDT_ARMSYNCBARRIERV7 : SDTypeProfile<0, 0, []>;
52def SDT_ARMMEMBARRIERV6 : SDTypeProfile<0, 1, [SDTCisInt<0>]>;
53def SDT_ARMSYNCBARRIERV6 : SDTypeProfile<0, 1, [SDTCisInt<0>]>;
Jim Grosbach3728e962009-12-10 00:11:09 +000054
Evan Chenga8e29892007-01-19 07:51:42 +000055// Node definitions.
56def ARMWrapper : SDNode<"ARMISD::Wrapper", SDTIntUnaryOp>;
Evan Chenga8e29892007-01-19 07:51:42 +000057def ARMWrapperJT : SDNode<"ARMISD::WrapperJT", SDTIntBinOp>;
58
Bill Wendlingc69107c2007-11-13 09:19:02 +000059def ARMcallseq_start : SDNode<"ISD::CALLSEQ_START", SDT_ARMCallSeqStart,
Bill Wendling6ef781f2008-02-27 06:33:05 +000060 [SDNPHasChain, SDNPOutFlag]>;
Bill Wendlingc69107c2007-11-13 09:19:02 +000061def ARMcallseq_end : SDNode<"ISD::CALLSEQ_END", SDT_ARMCallSeqEnd,
Bill Wendling6ef781f2008-02-27 06:33:05 +000062 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>;
Evan Chenga8e29892007-01-19 07:51:42 +000063
64def ARMcall : SDNode<"ARMISD::CALL", SDT_ARMcall,
65 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>;
Evan Cheng277f0742007-06-19 21:05:09 +000066def ARMcall_pred : SDNode<"ARMISD::CALL_PRED", SDT_ARMcall,
67 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>;
Evan Chenga8e29892007-01-19 07:51:42 +000068def ARMcall_nolink : SDNode<"ARMISD::CALL_NOLINK", SDT_ARMcall,
69 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>;
70
Chris Lattner48be23c2008-01-15 22:02:54 +000071def ARMretflag : SDNode<"ARMISD::RET_FLAG", SDTNone,
Evan Chenga8e29892007-01-19 07:51:42 +000072 [SDNPHasChain, SDNPOptInFlag]>;
73
74def ARMcmov : SDNode<"ARMISD::CMOV", SDT_ARMCMov,
75 [SDNPInFlag]>;
76def ARMcneg : SDNode<"ARMISD::CNEG", SDT_ARMCMov,
77 [SDNPInFlag]>;
78
79def ARMbrcond : SDNode<"ARMISD::BRCOND", SDT_ARMBrcond,
80 [SDNPHasChain, SDNPInFlag, SDNPOutFlag]>;
81
82def ARMbrjt : SDNode<"ARMISD::BR_JT", SDT_ARMBrJT,
83 [SDNPHasChain]>;
Evan Cheng5657c012009-07-29 02:18:14 +000084def ARMbr2jt : SDNode<"ARMISD::BR2_JT", SDT_ARMBr2JT,
85 [SDNPHasChain]>;
Evan Chenga8e29892007-01-19 07:51:42 +000086
87def ARMcmp : SDNode<"ARMISD::CMP", SDT_ARMCmp,
88 [SDNPOutFlag]>;
89
David Goodwinc0309b42009-06-29 15:33:01 +000090def ARMcmpZ : SDNode<"ARMISD::CMPZ", SDT_ARMCmp,
91 [SDNPOutFlag,SDNPCommutative]>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +000092
Evan Chenga8e29892007-01-19 07:51:42 +000093def ARMpic_add : SDNode<"ARMISD::PIC_ADD", SDT_ARMPICAdd>;
94
95def ARMsrl_flag : SDNode<"ARMISD::SRL_FLAG", SDTIntUnaryOp, [SDNPOutFlag]>;
96def ARMsra_flag : SDNode<"ARMISD::SRA_FLAG", SDTIntUnaryOp, [SDNPOutFlag]>;
97def ARMrrx : SDNode<"ARMISD::RRX" , SDTIntUnaryOp, [SDNPInFlag ]>;
Rafael Espindola32bd5f42006-10-17 18:04:53 +000098
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +000099def ARMthread_pointer: SDNode<"ARMISD::THREAD_POINTER", SDT_ARMThreadPointer>;
Jim Grosbachf9570122009-05-14 00:46:35 +0000100def ARMeh_sjlj_setjmp: SDNode<"ARMISD::EH_SJLJ_SETJMP", SDT_ARMEH_SJLJ_Setjmp>;
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000101
Jim Grosbach7c03dbd2009-12-14 21:24:16 +0000102def ARMMemBarrierV7 : SDNode<"ARMISD::MEMBARRIER", SDT_ARMMEMBARRIERV7,
Jim Grosbach3728e962009-12-10 00:11:09 +0000103 [SDNPHasChain]>;
Jim Grosbach7c03dbd2009-12-14 21:24:16 +0000104def ARMSyncBarrierV7 : SDNode<"ARMISD::SYNCBARRIER", SDT_ARMMEMBARRIERV7,
105 [SDNPHasChain]>;
106def ARMMemBarrierV6 : SDNode<"ARMISD::MEMBARRIER", SDT_ARMMEMBARRIERV6,
107 [SDNPHasChain]>;
108def ARMSyncBarrierV6 : SDNode<"ARMISD::SYNCBARRIER", SDT_ARMMEMBARRIERV6,
Jim Grosbach3728e962009-12-10 00:11:09 +0000109 [SDNPHasChain]>;
110
Evan Chengf609bb82010-01-19 00:44:15 +0000111def ARMrbit : SDNode<"ARMISD::RBIT", SDTIntUnaryOp>;
112
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000113//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +0000114// ARM Instruction Predicate Definitions.
115//
Anton Korobeynikovbb629622009-06-15 21:46:20 +0000116def HasV5T : Predicate<"Subtarget->hasV5TOps()">;
117def HasV5TE : Predicate<"Subtarget->hasV5TEOps()">;
118def HasV6 : Predicate<"Subtarget->hasV6Ops()">;
Evan Chengedcbada2009-07-06 22:05:45 +0000119def HasV6T2 : Predicate<"Subtarget->hasV6T2Ops()">;
Evan Cheng5adb66a2009-09-28 09:14:39 +0000120def NoV6T2 : Predicate<"!Subtarget->hasV6T2Ops()">;
Bob Wilson5bafff32009-06-22 23:27:02 +0000121def HasV7 : Predicate<"Subtarget->hasV7Ops()">;
122def HasVFP2 : Predicate<"Subtarget->hasVFP2()">;
123def HasVFP3 : Predicate<"Subtarget->hasVFP3()">;
124def HasNEON : Predicate<"Subtarget->hasNEON()">;
David Goodwin42a83f22009-08-04 17:53:06 +0000125def UseNEONForFP : Predicate<"Subtarget->useNEONForSinglePrecisionFP()">;
126def DontUseNEONForFP : Predicate<"!Subtarget->useNEONForSinglePrecisionFP()">;
Anton Korobeynikovbb629622009-06-15 21:46:20 +0000127def IsThumb : Predicate<"Subtarget->isThumb()">;
Evan Chengf49810c2009-06-23 17:48:47 +0000128def IsThumb1Only : Predicate<"Subtarget->isThumb1Only()">;
Evan Chengd770d9e2009-07-02 06:38:40 +0000129def IsThumb2 : Predicate<"Subtarget->isThumb2()">;
Anton Korobeynikovbb629622009-06-15 21:46:20 +0000130def IsARM : Predicate<"!Subtarget->isThumb()">;
Bob Wilson54fc1242009-06-22 21:01:46 +0000131def IsDarwin : Predicate<"Subtarget->isTargetDarwin()">;
132def IsNotDarwin : Predicate<"!Subtarget->isTargetDarwin()">;
Evan Chenga8e29892007-01-19 07:51:42 +0000133
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000134// FIXME: Eventually this will be just "hasV6T2Ops".
135def UseMovt : Predicate<"Subtarget->useMovt()">;
136def DontUseMovt : Predicate<"!Subtarget->useMovt()">;
137
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000138//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +0000139// ARM Flag Definitions.
140
141class RegConstraint<string C> {
142 string Constraints = C;
143}
144
145//===----------------------------------------------------------------------===//
146// ARM specific transformation functions and pattern fragments.
147//
148
Evan Chenga8e29892007-01-19 07:51:42 +0000149// so_imm_neg_XFORM - Return a so_imm value packed into the format described for
150// so_imm_neg def below.
151def so_imm_neg_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000152 return CurDAG->getTargetConstant(-(int)N->getZExtValue(), MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000153}]>;
154
155// so_imm_not_XFORM - Return a so_imm value packed into the format described for
156// so_imm_not def below.
157def so_imm_not_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000158 return CurDAG->getTargetConstant(~(int)N->getZExtValue(), MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000159}]>;
160
161// rot_imm predicate - True if the 32-bit immediate is equal to 8, 16, or 24.
162def rot_imm : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000163 int32_t v = (int32_t)N->getZExtValue();
Evan Chenga8e29892007-01-19 07:51:42 +0000164 return v == 8 || v == 16 || v == 24;
165}]>;
166
167/// imm1_15 predicate - True if the 32-bit immediate is in the range [1,15].
168def imm1_15 : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000169 return (int32_t)N->getZExtValue() >= 1 && (int32_t)N->getZExtValue() < 16;
Evan Chenga8e29892007-01-19 07:51:42 +0000170}]>;
171
172/// imm16_31 predicate - True if the 32-bit immediate is in the range [16,31].
173def imm16_31 : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000174 return (int32_t)N->getZExtValue() >= 16 && (int32_t)N->getZExtValue() < 32;
Evan Chenga8e29892007-01-19 07:51:42 +0000175}]>;
176
Jim Grosbach64171712010-02-16 21:07:46 +0000177def so_imm_neg :
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000178 PatLeaf<(imm), [{
179 return ARM_AM::getSOImmVal(-(int)N->getZExtValue()) != -1;
180 }], so_imm_neg_XFORM>;
Evan Chenga8e29892007-01-19 07:51:42 +0000181
Evan Chenga2515702007-03-19 07:09:02 +0000182def so_imm_not :
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000183 PatLeaf<(imm), [{
184 return ARM_AM::getSOImmVal(~(int)N->getZExtValue()) != -1;
185 }], so_imm_not_XFORM>;
Evan Chenga8e29892007-01-19 07:51:42 +0000186
187// sext_16_node predicate - True if the SDNode is sign-extended 16 or more bits.
188def sext_16_node : PatLeaf<(i32 GPR:$a), [{
Dan Gohman475871a2008-07-27 21:46:04 +0000189 return CurDAG->ComputeNumSignBits(SDValue(N,0)) >= 17;
Evan Chenga8e29892007-01-19 07:51:42 +0000190}]>;
191
Evan Cheng36a0aeb2009-07-06 22:23:46 +0000192/// bf_inv_mask_imm predicate - An AND mask to clear an arbitrary width bitfield
193/// e.g., 0xf000ffff
194def bf_inv_mask_imm : Operand<i32>,
Jim Grosbach64171712010-02-16 21:07:46 +0000195 PatLeaf<(imm), [{
Evan Cheng36a0aeb2009-07-06 22:23:46 +0000196 uint32_t v = (uint32_t)N->getZExtValue();
197 if (v == 0xffffffff)
198 return 0;
David Goodwinc2ffd282009-07-14 00:57:56 +0000199 // there can be 1's on either or both "outsides", all the "inside"
200 // bits must be 0's
201 unsigned int lsb = 0, msb = 31;
202 while (v & (1 << msb)) --msb;
203 while (v & (1 << lsb)) ++lsb;
204 for (unsigned int i = lsb; i <= msb; ++i) {
205 if (v & (1 << i))
206 return 0;
207 }
208 return 1;
Evan Cheng36a0aeb2009-07-06 22:23:46 +0000209}] > {
210 let PrintMethod = "printBitfieldInvMaskImmOperand";
211}
212
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000213/// Split a 32-bit immediate into two 16 bit parts.
214def lo16 : SDNodeXForm<imm, [{
215 return CurDAG->getTargetConstant((uint32_t)N->getZExtValue() & 0xffff,
216 MVT::i32);
217}]>;
218
219def hi16 : SDNodeXForm<imm, [{
220 return CurDAG->getTargetConstant((uint32_t)N->getZExtValue() >> 16, MVT::i32);
221}]>;
222
223def lo16AllZero : PatLeaf<(i32 imm), [{
224 // Returns true if all low 16-bits are 0.
225 return (((uint32_t)N->getZExtValue()) & 0xFFFFUL) == 0;
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000226}], hi16>;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000227
Jim Grosbach64171712010-02-16 21:07:46 +0000228/// imm0_65535 predicate - True if the 32-bit immediate is in the range
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000229/// [0.65535].
230def imm0_65535 : PatLeaf<(i32 imm), [{
231 return (uint32_t)N->getZExtValue() < 65536;
232}]>;
233
Evan Cheng37f25d92008-08-28 23:39:26 +0000234class BinOpFrag<dag res> : PatFrag<(ops node:$LHS, node:$RHS), res>;
235class UnOpFrag <dag res> : PatFrag<(ops node:$Src), res>;
Evan Chenga8e29892007-01-19 07:51:42 +0000236
Jim Grosbach0a145f32010-02-16 20:17:57 +0000237/// adde and sube predicates - True based on whether the carry flag output
238/// will be needed or not.
239def adde_dead_carry :
240 PatFrag<(ops node:$LHS, node:$RHS), (adde node:$LHS, node:$RHS),
241 [{return !N->hasAnyUseOfValue(1);}]>;
242def sube_dead_carry :
243 PatFrag<(ops node:$LHS, node:$RHS), (sube node:$LHS, node:$RHS),
244 [{return !N->hasAnyUseOfValue(1);}]>;
245def adde_live_carry :
246 PatFrag<(ops node:$LHS, node:$RHS), (adde node:$LHS, node:$RHS),
247 [{return N->hasAnyUseOfValue(1);}]>;
248def sube_live_carry :
249 PatFrag<(ops node:$LHS, node:$RHS), (sube node:$LHS, node:$RHS),
250 [{return N->hasAnyUseOfValue(1);}]>;
251
Evan Chenga8e29892007-01-19 07:51:42 +0000252//===----------------------------------------------------------------------===//
253// Operand Definitions.
254//
255
256// Branch target.
257def brtarget : Operand<OtherVT>;
258
Evan Chenga8e29892007-01-19 07:51:42 +0000259// A list of registers separated by comma. Used by load/store multiple.
260def reglist : Operand<i32> {
261 let PrintMethod = "printRegisterList";
262}
263
264// An operand for the CONSTPOOL_ENTRY pseudo-instruction.
265def cpinst_operand : Operand<i32> {
266 let PrintMethod = "printCPInstOperand";
267}
268
269def jtblock_operand : Operand<i32> {
270 let PrintMethod = "printJTBlockOperand";
271}
Evan Cheng66ac5312009-07-25 00:33:29 +0000272def jt2block_operand : Operand<i32> {
273 let PrintMethod = "printJT2BlockOperand";
274}
Evan Chenga8e29892007-01-19 07:51:42 +0000275
276// Local PC labels.
277def pclabel : Operand<i32> {
278 let PrintMethod = "printPCLabel";
279}
280
281// shifter_operand operands: so_reg and so_imm.
282def so_reg : Operand<i32>, // reg reg imm
283 ComplexPattern<i32, 3, "SelectShifterOperandReg",
284 [shl,srl,sra,rotr]> {
285 let PrintMethod = "printSORegOperand";
286 let MIOperandInfo = (ops GPR, GPR, i32imm);
287}
288
289// so_imm - Match a 32-bit shifter_operand immediate operand, which is an
290// 8-bit immediate rotated by an arbitrary number of bits. so_imm values are
291// represented in the imm field in the same 12-bit form that they are encoded
292// into so_imm instructions: the 8-bit immediate is the least significant bits
293// [bits 0-7], the 4-bit shift amount is the next 4 bits [bits 8-11].
294def so_imm : Operand<i32>,
Evan Chenge7cbe412009-07-08 21:03:57 +0000295 PatLeaf<(imm), [{
296 return ARM_AM::getSOImmVal(N->getZExtValue()) != -1;
297 }]> {
Evan Chenga8e29892007-01-19 07:51:42 +0000298 let PrintMethod = "printSOImmOperand";
299}
300
Evan Chengc70d1842007-03-20 08:11:30 +0000301// Break so_imm's up into two pieces. This handles immediates with up to 16
302// bits set in them. This uses so_imm2part to match and so_imm2part_[12] to
303// get the first/second pieces.
304def so_imm2part : Operand<i32>,
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000305 PatLeaf<(imm), [{
306 return ARM_AM::isSOImmTwoPartVal((unsigned)N->getZExtValue());
307 }]> {
Evan Chengc70d1842007-03-20 08:11:30 +0000308 let PrintMethod = "printSOImm2PartOperand";
309}
310
311def so_imm2part_1 : SDNodeXForm<imm, [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000312 unsigned V = ARM_AM::getSOImmTwoPartFirst((unsigned)N->getZExtValue());
Owen Anderson825b72b2009-08-11 20:47:22 +0000313 return CurDAG->getTargetConstant(V, MVT::i32);
Evan Chengc70d1842007-03-20 08:11:30 +0000314}]>;
315
316def so_imm2part_2 : SDNodeXForm<imm, [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000317 unsigned V = ARM_AM::getSOImmTwoPartSecond((unsigned)N->getZExtValue());
Owen Anderson825b72b2009-08-11 20:47:22 +0000318 return CurDAG->getTargetConstant(V, MVT::i32);
Evan Chengc70d1842007-03-20 08:11:30 +0000319}]>;
320
Jim Grosbach15e6ef82009-11-23 20:35:53 +0000321def so_neg_imm2part : Operand<i32>, PatLeaf<(imm), [{
322 return ARM_AM::isSOImmTwoPartVal(-(int)N->getZExtValue());
323 }]> {
324 let PrintMethod = "printSOImm2PartOperand";
325}
326
327def so_neg_imm2part_1 : SDNodeXForm<imm, [{
328 unsigned V = ARM_AM::getSOImmTwoPartFirst(-(int)N->getZExtValue());
329 return CurDAG->getTargetConstant(V, MVT::i32);
330}]>;
331
332def so_neg_imm2part_2 : SDNodeXForm<imm, [{
333 unsigned V = ARM_AM::getSOImmTwoPartSecond(-(int)N->getZExtValue());
334 return CurDAG->getTargetConstant(V, MVT::i32);
335}]>;
336
Sandeep Patel47eedaa2009-10-13 18:59:48 +0000337/// imm0_31 predicate - True if the 32-bit immediate is in the range [0,31].
338def imm0_31 : Operand<i32>, PatLeaf<(imm), [{
339 return (int32_t)N->getZExtValue() < 32;
340}]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000341
342// Define ARM specific addressing modes.
343
344// addrmode2 := reg +/- reg shop imm
345// addrmode2 := reg +/- imm12
346//
347def addrmode2 : Operand<i32>,
348 ComplexPattern<i32, 3, "SelectAddrMode2", []> {
349 let PrintMethod = "printAddrMode2Operand";
350 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
351}
352
353def am2offset : Operand<i32>,
354 ComplexPattern<i32, 2, "SelectAddrMode2Offset", []> {
355 let PrintMethod = "printAddrMode2OffsetOperand";
356 let MIOperandInfo = (ops GPR, i32imm);
357}
358
359// addrmode3 := reg +/- reg
360// addrmode3 := reg +/- imm8
361//
362def addrmode3 : Operand<i32>,
363 ComplexPattern<i32, 3, "SelectAddrMode3", []> {
364 let PrintMethod = "printAddrMode3Operand";
365 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
366}
367
368def am3offset : Operand<i32>,
369 ComplexPattern<i32, 2, "SelectAddrMode3Offset", []> {
370 let PrintMethod = "printAddrMode3OffsetOperand";
371 let MIOperandInfo = (ops GPR, i32imm);
372}
373
374// addrmode4 := reg, <mode|W>
375//
376def addrmode4 : Operand<i32>,
Anton Korobeynikovbaf31082009-08-08 13:35:48 +0000377 ComplexPattern<i32, 2, "SelectAddrMode4", []> {
Evan Chenga8e29892007-01-19 07:51:42 +0000378 let PrintMethod = "printAddrMode4Operand";
379 let MIOperandInfo = (ops GPR, i32imm);
380}
381
382// addrmode5 := reg +/- imm8*4
383//
384def addrmode5 : Operand<i32>,
385 ComplexPattern<i32, 2, "SelectAddrMode5", []> {
386 let PrintMethod = "printAddrMode5Operand";
387 let MIOperandInfo = (ops GPR, i32imm);
388}
389
Bob Wilson8b024a52009-07-01 23:16:05 +0000390// addrmode6 := reg with optional writeback
391//
392def addrmode6 : Operand<i32>,
Jim Grosbach8a5ec862009-11-07 21:25:39 +0000393 ComplexPattern<i32, 4, "SelectAddrMode6", []> {
Bob Wilson8b024a52009-07-01 23:16:05 +0000394 let PrintMethod = "printAddrMode6Operand";
Jim Grosbach8a5ec862009-11-07 21:25:39 +0000395 let MIOperandInfo = (ops GPR:$addr, GPR:$upd, i32imm, i32imm);
Bob Wilson8b024a52009-07-01 23:16:05 +0000396}
397
Evan Chenga8e29892007-01-19 07:51:42 +0000398// addrmodepc := pc + reg
399//
400def addrmodepc : Operand<i32>,
401 ComplexPattern<i32, 2, "SelectAddrModePC", []> {
402 let PrintMethod = "printAddrModePCOperand";
403 let MIOperandInfo = (ops GPR, i32imm);
404}
405
Bob Wilson4f38b382009-08-21 21:58:55 +0000406def nohash_imm : Operand<i32> {
407 let PrintMethod = "printNoHashImmediate";
Anton Korobeynikov8e9ece72009-08-08 23:10:41 +0000408}
409
Evan Chenga8e29892007-01-19 07:51:42 +0000410//===----------------------------------------------------------------------===//
Evan Cheng0ff94f72007-08-07 01:37:15 +0000411
Evan Cheng37f25d92008-08-28 23:39:26 +0000412include "ARMInstrFormats.td"
Evan Cheng0ff94f72007-08-07 01:37:15 +0000413
414//===----------------------------------------------------------------------===//
Evan Cheng37f25d92008-08-28 23:39:26 +0000415// Multiclass helpers...
Evan Chenga8e29892007-01-19 07:51:42 +0000416//
417
Evan Cheng3924f782008-08-29 07:36:24 +0000418/// AsI1_bin_irs - Defines a set of (op r, {so_imm|r|so_reg}) patterns for a
Evan Chenga8e29892007-01-19 07:51:42 +0000419/// binop that produces a value.
Evan Cheng8de898a2009-06-26 00:19:44 +0000420multiclass AsI1_bin_irs<bits<4> opcod, string opc, PatFrag opnode,
421 bit Commutable = 0> {
Evan Chengedda31c2008-11-05 18:35:52 +0000422 def ri : AsI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_imm:$b), DPFrm,
Evan Cheng162e3092009-10-26 23:45:59 +0000423 IIC_iALUi, opc, "\t$dst, $a, $b",
Evan Chengbc8a9452009-07-07 23:40:25 +0000424 [(set GPR:$dst, (opnode GPR:$a, so_imm:$b))]> {
425 let Inst{25} = 1;
426 }
Evan Chengedda31c2008-11-05 18:35:52 +0000427 def rr : AsI1<opcod, (outs GPR:$dst), (ins GPR:$a, GPR:$b), DPFrm,
Evan Cheng162e3092009-10-26 23:45:59 +0000428 IIC_iALUr, opc, "\t$dst, $a, $b",
Evan Cheng8de898a2009-06-26 00:19:44 +0000429 [(set GPR:$dst, (opnode GPR:$a, GPR:$b))]> {
Johnny Chen04301522009-11-07 00:54:36 +0000430 let Inst{11-4} = 0b00000000;
Evan Chengbc8a9452009-07-07 23:40:25 +0000431 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000432 let isCommutable = Commutable;
433 }
Evan Chengedda31c2008-11-05 18:35:52 +0000434 def rs : AsI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_reg:$b), DPSoRegFrm,
Evan Cheng162e3092009-10-26 23:45:59 +0000435 IIC_iALUsr, opc, "\t$dst, $a, $b",
Evan Chengbc8a9452009-07-07 23:40:25 +0000436 [(set GPR:$dst, (opnode GPR:$a, so_reg:$b))]> {
437 let Inst{25} = 0;
438 }
Evan Chenga8e29892007-01-19 07:51:42 +0000439}
440
Evan Cheng1e249e32009-06-25 20:59:23 +0000441/// AI1_bin_s_irs - Similar to AsI1_bin_irs except it sets the 's' bit so the
Bob Wilsona3e8bf82009-10-06 20:18:46 +0000442/// instruction modifies the CPSR register.
Evan Cheng071a2792007-09-11 19:55:27 +0000443let Defs = [CPSR] in {
Evan Cheng8de898a2009-06-26 00:19:44 +0000444multiclass AI1_bin_s_irs<bits<4> opcod, string opc, PatFrag opnode,
445 bit Commutable = 0> {
Evan Chengedda31c2008-11-05 18:35:52 +0000446 def ri : AI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_imm:$b), DPFrm,
Jim Grosbache5165492009-11-09 00:11:35 +0000447 IIC_iALUi, opc, "\t$dst, $a, $b",
Evan Chengbc8a9452009-07-07 23:40:25 +0000448 [(set GPR:$dst, (opnode GPR:$a, so_imm:$b))]> {
Bob Wilson7e053bb2009-10-26 22:34:44 +0000449 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000450 let Inst{25} = 1;
451 }
Evan Chengedda31c2008-11-05 18:35:52 +0000452 def rr : AI1<opcod, (outs GPR:$dst), (ins GPR:$a, GPR:$b), DPFrm,
Jim Grosbache5165492009-11-09 00:11:35 +0000453 IIC_iALUr, opc, "\t$dst, $a, $b",
Evan Cheng8de898a2009-06-26 00:19:44 +0000454 [(set GPR:$dst, (opnode GPR:$a, GPR:$b))]> {
455 let isCommutable = Commutable;
Johnny Chen04301522009-11-07 00:54:36 +0000456 let Inst{11-4} = 0b00000000;
Bob Wilson7e053bb2009-10-26 22:34:44 +0000457 let Inst{20} = 1;
Bob Wilsona7fcb9b2009-10-13 15:27:23 +0000458 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000459 }
Evan Chengedda31c2008-11-05 18:35:52 +0000460 def rs : AI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_reg:$b), DPSoRegFrm,
Jim Grosbache5165492009-11-09 00:11:35 +0000461 IIC_iALUsr, opc, "\t$dst, $a, $b",
Evan Chengbc8a9452009-07-07 23:40:25 +0000462 [(set GPR:$dst, (opnode GPR:$a, so_reg:$b))]> {
Bob Wilson7e053bb2009-10-26 22:34:44 +0000463 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000464 let Inst{25} = 0;
465 }
Evan Cheng071a2792007-09-11 19:55:27 +0000466}
Evan Chengc85e8322007-07-05 07:13:32 +0000467}
468
469/// AI1_cmp_irs - Defines a set of (op r, {so_imm|r|so_reg}) cmp / test
Evan Cheng13ab0202007-07-10 18:08:01 +0000470/// patterns. Similar to AsI1_bin_irs except the instruction does not produce
Evan Chengc85e8322007-07-05 07:13:32 +0000471/// a explicit result, only implicitly set CPSR.
Evan Cheng071a2792007-09-11 19:55:27 +0000472let Defs = [CPSR] in {
Evan Cheng8de898a2009-06-26 00:19:44 +0000473multiclass AI1_cmp_irs<bits<4> opcod, string opc, PatFrag opnode,
474 bit Commutable = 0> {
David Goodwin5d598aa2009-08-19 18:00:44 +0000475 def ri : AI1<opcod, (outs), (ins GPR:$a, so_imm:$b), DPFrm, IIC_iCMPi,
Evan Cheng162e3092009-10-26 23:45:59 +0000476 opc, "\t$a, $b",
Evan Chengbc8a9452009-07-07 23:40:25 +0000477 [(opnode GPR:$a, so_imm:$b)]> {
Bob Wilson5361cd22009-10-13 17:35:30 +0000478 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000479 let Inst{25} = 1;
480 }
David Goodwin5d598aa2009-08-19 18:00:44 +0000481 def rr : AI1<opcod, (outs), (ins GPR:$a, GPR:$b), DPFrm, IIC_iCMPr,
Evan Cheng162e3092009-10-26 23:45:59 +0000482 opc, "\t$a, $b",
Evan Cheng8de898a2009-06-26 00:19:44 +0000483 [(opnode GPR:$a, GPR:$b)]> {
Johnny Chen04301522009-11-07 00:54:36 +0000484 let Inst{11-4} = 0b00000000;
Bob Wilson5361cd22009-10-13 17:35:30 +0000485 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000486 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000487 let isCommutable = Commutable;
488 }
David Goodwin5d598aa2009-08-19 18:00:44 +0000489 def rs : AI1<opcod, (outs), (ins GPR:$a, so_reg:$b), DPSoRegFrm, IIC_iCMPsr,
Evan Cheng162e3092009-10-26 23:45:59 +0000490 opc, "\t$a, $b",
Evan Chengbc8a9452009-07-07 23:40:25 +0000491 [(opnode GPR:$a, so_reg:$b)]> {
Bob Wilson5361cd22009-10-13 17:35:30 +0000492 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000493 let Inst{25} = 0;
494 }
Evan Cheng071a2792007-09-11 19:55:27 +0000495}
Evan Chenga8e29892007-01-19 07:51:42 +0000496}
497
Evan Chenga8e29892007-01-19 07:51:42 +0000498/// AI_unary_rrot - A unary operation with two forms: one whose operand is a
499/// register and one whose operand is a register rotated by 8/16/24.
Evan Cheng97f48c32008-11-06 22:15:19 +0000500/// FIXME: Remove the 'r' variant. Its rot_imm is zero.
501multiclass AI_unary_rrot<bits<8> opcod, string opc, PatFrag opnode> {
David Goodwin5d598aa2009-08-19 18:00:44 +0000502 def r : AExtI<opcod, (outs GPR:$dst), (ins GPR:$src),
Evan Cheng162e3092009-10-26 23:45:59 +0000503 IIC_iUNAr, opc, "\t$dst, $src",
David Goodwin5d598aa2009-08-19 18:00:44 +0000504 [(set GPR:$dst, (opnode GPR:$src))]>,
Evan Cheng97f48c32008-11-06 22:15:19 +0000505 Requires<[IsARM, HasV6]> {
Johnny Chen76b39e82009-10-27 18:44:24 +0000506 let Inst{11-10} = 0b00;
507 let Inst{19-16} = 0b1111;
508 }
David Goodwin5d598aa2009-08-19 18:00:44 +0000509 def r_rot : AExtI<opcod, (outs GPR:$dst), (ins GPR:$src, i32imm:$rot),
Evan Cheng162e3092009-10-26 23:45:59 +0000510 IIC_iUNAsi, opc, "\t$dst, $src, ror $rot",
David Goodwin5d598aa2009-08-19 18:00:44 +0000511 [(set GPR:$dst, (opnode (rotr GPR:$src, rot_imm:$rot)))]>,
Evan Cheng97f48c32008-11-06 22:15:19 +0000512 Requires<[IsARM, HasV6]> {
Johnny Chen76b39e82009-10-27 18:44:24 +0000513 let Inst{19-16} = 0b1111;
514 }
Evan Chenga8e29892007-01-19 07:51:42 +0000515}
516
517/// AI_bin_rrot - A binary operation with two forms: one whose operand is a
518/// register and one whose operand is a register rotated by 8/16/24.
Evan Cheng97f48c32008-11-06 22:15:19 +0000519multiclass AI_bin_rrot<bits<8> opcod, string opc, PatFrag opnode> {
520 def rr : AExtI<opcod, (outs GPR:$dst), (ins GPR:$LHS, GPR:$RHS),
Evan Cheng162e3092009-10-26 23:45:59 +0000521 IIC_iALUr, opc, "\t$dst, $LHS, $RHS",
Evan Chenga8e29892007-01-19 07:51:42 +0000522 [(set GPR:$dst, (opnode GPR:$LHS, GPR:$RHS))]>,
Johnny Chen76b39e82009-10-27 18:44:24 +0000523 Requires<[IsARM, HasV6]> {
524 let Inst{11-10} = 0b00;
525 }
Jim Grosbach80dc1162010-02-16 21:23:02 +0000526 def rr_rot : AExtI<opcod, (outs GPR:$dst), (ins GPR:$LHS, GPR:$RHS,
527 i32imm:$rot),
Evan Cheng162e3092009-10-26 23:45:59 +0000528 IIC_iALUsi, opc, "\t$dst, $LHS, $RHS, ror $rot",
Evan Chenga8e29892007-01-19 07:51:42 +0000529 [(set GPR:$dst, (opnode GPR:$LHS,
530 (rotr GPR:$RHS, rot_imm:$rot)))]>,
531 Requires<[IsARM, HasV6]>;
532}
533
Evan Cheng62674222009-06-25 23:34:10 +0000534/// AI1_adde_sube_irs - Define instructions and patterns for adde and sube.
535let Uses = [CPSR] in {
Evan Cheng8de898a2009-06-26 00:19:44 +0000536multiclass AI1_adde_sube_irs<bits<4> opcod, string opc, PatFrag opnode,
537 bit Commutable = 0> {
Evan Cheng62674222009-06-25 23:34:10 +0000538 def ri : AsI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_imm:$b),
Evan Cheng162e3092009-10-26 23:45:59 +0000539 DPFrm, IIC_iALUi, opc, "\t$dst, $a, $b",
Evan Cheng62674222009-06-25 23:34:10 +0000540 [(set GPR:$dst, (opnode GPR:$a, so_imm:$b))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000541 Requires<[IsARM]> {
Evan Chengbc8a9452009-07-07 23:40:25 +0000542 let Inst{25} = 1;
543 }
Evan Cheng62674222009-06-25 23:34:10 +0000544 def rr : AsI1<opcod, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng162e3092009-10-26 23:45:59 +0000545 DPFrm, IIC_iALUr, opc, "\t$dst, $a, $b",
Evan Cheng62674222009-06-25 23:34:10 +0000546 [(set GPR:$dst, (opnode GPR:$a, GPR:$b))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000547 Requires<[IsARM]> {
Evan Cheng8de898a2009-06-26 00:19:44 +0000548 let isCommutable = Commutable;
Johnny Chen04301522009-11-07 00:54:36 +0000549 let Inst{11-4} = 0b00000000;
Evan Chengbc8a9452009-07-07 23:40:25 +0000550 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000551 }
Evan Cheng62674222009-06-25 23:34:10 +0000552 def rs : AsI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_reg:$b),
Evan Cheng162e3092009-10-26 23:45:59 +0000553 DPSoRegFrm, IIC_iALUsr, opc, "\t$dst, $a, $b",
Evan Cheng62674222009-06-25 23:34:10 +0000554 [(set GPR:$dst, (opnode GPR:$a, so_reg:$b))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000555 Requires<[IsARM]> {
Evan Chengbc8a9452009-07-07 23:40:25 +0000556 let Inst{25} = 0;
557 }
Jim Grosbache5165492009-11-09 00:11:35 +0000558}
559// Carry setting variants
560let Defs = [CPSR] in {
561multiclass AI1_adde_sube_s_irs<bits<4> opcod, string opc, PatFrag opnode,
562 bit Commutable = 0> {
Evan Cheng62674222009-06-25 23:34:10 +0000563 def Sri : AXI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_imm:$b),
Jim Grosbache5165492009-11-09 00:11:35 +0000564 DPFrm, IIC_iALUi, !strconcat(opc, "\t$dst, $a, $b"),
Evan Cheng62674222009-06-25 23:34:10 +0000565 [(set GPR:$dst, (opnode GPR:$a, so_imm:$b))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000566 Requires<[IsARM]> {
Bob Wilson7e053bb2009-10-26 22:34:44 +0000567 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000568 let Inst{25} = 1;
Evan Cheng8de898a2009-06-26 00:19:44 +0000569 }
Evan Cheng62674222009-06-25 23:34:10 +0000570 def Srr : AXI1<opcod, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Jim Grosbache5165492009-11-09 00:11:35 +0000571 DPFrm, IIC_iALUr, !strconcat(opc, "\t$dst, $a, $b"),
Evan Cheng62674222009-06-25 23:34:10 +0000572 [(set GPR:$dst, (opnode GPR:$a, GPR:$b))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000573 Requires<[IsARM]> {
Johnny Chen04301522009-11-07 00:54:36 +0000574 let Inst{11-4} = 0b00000000;
Bob Wilson7e053bb2009-10-26 22:34:44 +0000575 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000576 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000577 }
Evan Cheng62674222009-06-25 23:34:10 +0000578 def Srs : AXI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_reg:$b),
Jim Grosbache5165492009-11-09 00:11:35 +0000579 DPSoRegFrm, IIC_iALUsr, !strconcat(opc, "\t$dst, $a, $b"),
Evan Cheng62674222009-06-25 23:34:10 +0000580 [(set GPR:$dst, (opnode GPR:$a, so_reg:$b))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000581 Requires<[IsARM]> {
Bob Wilson7e053bb2009-10-26 22:34:44 +0000582 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000583 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000584 }
Evan Cheng071a2792007-09-11 19:55:27 +0000585}
Evan Chengc85e8322007-07-05 07:13:32 +0000586}
Jim Grosbache5165492009-11-09 00:11:35 +0000587}
Evan Chengc85e8322007-07-05 07:13:32 +0000588
Rafael Espindola15a6c3e2006-10-16 17:57:20 +0000589//===----------------------------------------------------------------------===//
590// Instructions
591//===----------------------------------------------------------------------===//
592
Evan Chenga8e29892007-01-19 07:51:42 +0000593//===----------------------------------------------------------------------===//
594// Miscellaneous Instructions.
595//
Rafael Espindola6f602de2006-08-24 16:13:15 +0000596
Evan Chenga8e29892007-01-19 07:51:42 +0000597/// CONSTPOOL_ENTRY - This instruction represents a floating constant pool in
598/// the function. The first operand is the ID# for this instruction, the second
599/// is the index into the MachineConstantPool that this is, the third is the
600/// size in bytes of this constant pool entry.
Evan Chengcd799b92009-06-12 20:46:18 +0000601let neverHasSideEffects = 1, isNotDuplicable = 1 in
Evan Chenga8e29892007-01-19 07:51:42 +0000602def CONSTPOOL_ENTRY :
Evan Cheng64d80e32007-07-19 01:14:50 +0000603PseudoInst<(outs), (ins cpinst_operand:$instid, cpinst_operand:$cpidx,
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000604 i32imm:$size), NoItinerary,
Evan Chenga8e29892007-01-19 07:51:42 +0000605 "${instid:label} ${cpidx:cpentry}", []>;
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000606
Evan Cheng071a2792007-09-11 19:55:27 +0000607let Defs = [SP], Uses = [SP] in {
Evan Chenga8e29892007-01-19 07:51:42 +0000608def ADJCALLSTACKUP :
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000609PseudoInst<(outs), (ins i32imm:$amt1, i32imm:$amt2, pred:$p), NoItinerary,
Bill Wendling0f8d9c02007-11-13 00:44:25 +0000610 "@ ADJCALLSTACKUP $amt1",
Chris Lattnere563bbc2008-10-11 22:08:30 +0000611 [(ARMcallseq_end timm:$amt1, timm:$amt2)]>;
Rafael Espindolacdda88c2006-08-24 17:19:08 +0000612
Jim Grosbach64171712010-02-16 21:07:46 +0000613def ADJCALLSTACKDOWN :
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000614PseudoInst<(outs), (ins i32imm:$amt, pred:$p), NoItinerary,
Evan Chenga8e29892007-01-19 07:51:42 +0000615 "@ ADJCALLSTACKDOWN $amt",
Chris Lattnere563bbc2008-10-11 22:08:30 +0000616 [(ARMcallseq_start timm:$amt)]>;
Evan Cheng071a2792007-09-11 19:55:27 +0000617}
Rafael Espindola3c000bf2006-08-21 22:00:32 +0000618
Johnny Chenf4d81052010-02-12 22:53:19 +0000619def NOP : AI<(outs), (ins), MiscFrm, NoItinerary, "nop", "",
Johnny Chen85d5a892010-02-10 18:02:25 +0000620 [/* For disassembly only; pattern left blank */]>,
621 Requires<[IsARM, HasV6T2]> {
622 let Inst{27-16} = 0b001100100000;
623 let Inst{7-0} = 0b00000000;
624}
625
Johnny Chenf4d81052010-02-12 22:53:19 +0000626def YIELD : AI<(outs), (ins), MiscFrm, NoItinerary, "yield", "",
627 [/* For disassembly only; pattern left blank */]>,
628 Requires<[IsARM, HasV6T2]> {
629 let Inst{27-16} = 0b001100100000;
630 let Inst{7-0} = 0b00000001;
631}
632
633def WFE : AI<(outs), (ins), MiscFrm, NoItinerary, "wfe", "",
634 [/* For disassembly only; pattern left blank */]>,
635 Requires<[IsARM, HasV6T2]> {
636 let Inst{27-16} = 0b001100100000;
637 let Inst{7-0} = 0b00000010;
638}
639
640def WFI : AI<(outs), (ins), MiscFrm, NoItinerary, "wfi", "",
641 [/* For disassembly only; pattern left blank */]>,
642 Requires<[IsARM, HasV6T2]> {
643 let Inst{27-16} = 0b001100100000;
644 let Inst{7-0} = 0b00000011;
645}
646
647def SEV : AI<(outs), (ins), MiscFrm, NoItinerary, "sev", "",
648 [/* For disassembly only; pattern left blank */]>,
649 Requires<[IsARM, HasV6T2]> {
650 let Inst{27-16} = 0b001100100000;
651 let Inst{7-0} = 0b00000100;
652}
653
Johnny Chenc6f7b272010-02-11 18:12:29 +0000654// The i32imm operand $val can be used by a debugger to store more information
655// about the breakpoint.
Johnny Chenf4d81052010-02-12 22:53:19 +0000656def BKPT : AI<(outs), (ins i32imm:$val), MiscFrm, NoItinerary, "bkpt", "\t$val",
Johnny Chenc6f7b272010-02-11 18:12:29 +0000657 [/* For disassembly only; pattern left blank */]>,
658 Requires<[IsARM]> {
659 let Inst{27-20} = 0b00010010;
660 let Inst{7-4} = 0b0111;
661}
662
Johnny Chenb98e1602010-02-12 18:55:33 +0000663// Change Processor State is a system instruction -- for disassembly only.
664// The singleton $opt operand contains the following information:
665// opt{4-0} = mode from Inst{4-0}
666// opt{5} = changemode from Inst{17}
667// opt{8-6} = AIF from Inst{8-6}
668// opt{10-9} = imod from Inst{19-18} with 0b10 as enable and 0b11 as disable
Johnny Chenf4d81052010-02-12 22:53:19 +0000669def CPS : AXI<(outs),(ins i32imm:$opt), MiscFrm, NoItinerary, "cps${opt:cps}",
Johnny Chenb98e1602010-02-12 18:55:33 +0000670 [/* For disassembly only; pattern left blank */]>,
671 Requires<[IsARM]> {
672 let Inst{31-28} = 0b1111;
673 let Inst{27-20} = 0b00010000;
674 let Inst{16} = 0;
675 let Inst{5} = 0;
676}
677
Johnny Chenb92a23f2010-02-21 04:42:01 +0000678// Preload signals the memory system of possible future data/instruction access.
679// These are for disassembly only.
680multiclass APreLoad<bit data, bit read, string opc> {
681
682 def i : AXI<(outs), (ins GPR:$base, i32imm:$imm), MiscFrm, NoItinerary,
683 !strconcat(opc, "\t[$base, $imm]"), []> {
684 let Inst{31-26} = 0b111101;
685 let Inst{25} = 0; // 0 for immediate form
686 let Inst{24} = data;
687 let Inst{22} = read;
688 let Inst{21-20} = 0b01;
689 }
690
691 def r : AXI<(outs), (ins addrmode2:$addr), MiscFrm, NoItinerary,
692 !strconcat(opc, "\t$addr"), []> {
693 let Inst{31-26} = 0b111101;
694 let Inst{25} = 1; // 1 for register form
695 let Inst{24} = data;
696 let Inst{22} = read;
697 let Inst{21-20} = 0b01;
698 let Inst{4} = 0;
699 }
700}
701
702defm PLD : APreLoad<1, 1, "pld">;
703defm PLDW : APreLoad<1, 0, "pldw">;
704defm PLI : APreLoad<0, 1, "pli">;
705
Johnny Chena1e76212010-02-13 02:51:09 +0000706def SETENDBE : AXI<(outs),(ins), MiscFrm, NoItinerary, "setend\tbe",
707 [/* For disassembly only; pattern left blank */]>,
708 Requires<[IsARM]> {
709 let Inst{31-28} = 0b1111;
710 let Inst{27-20} = 0b00010000;
711 let Inst{16} = 1;
712 let Inst{9} = 1;
713 let Inst{7-4} = 0b0000;
714}
715
716def SETENDLE : AXI<(outs),(ins), MiscFrm, NoItinerary, "setend\tle",
717 [/* For disassembly only; pattern left blank */]>,
718 Requires<[IsARM]> {
719 let Inst{31-28} = 0b1111;
720 let Inst{27-20} = 0b00010000;
721 let Inst{16} = 1;
722 let Inst{9} = 0;
723 let Inst{7-4} = 0b0000;
724}
725
Johnny Chenf4d81052010-02-12 22:53:19 +0000726def DBG : AI<(outs), (ins i32imm:$opt), MiscFrm, NoItinerary, "dbg", "\t$opt",
Johnny Chen85d5a892010-02-10 18:02:25 +0000727 [/* For disassembly only; pattern left blank */]>,
728 Requires<[IsARM, HasV7]> {
729 let Inst{27-16} = 0b001100100000;
730 let Inst{7-4} = 0b1111;
731}
732
Johnny Chenba6e0332010-02-11 17:14:31 +0000733// A5.4 Permanently UNDEFINED instructions.
Johnny Chenf4d81052010-02-12 22:53:19 +0000734def TRAP : AI<(outs), (ins), MiscFrm, NoItinerary, "trap", "",
Johnny Chenba6e0332010-02-11 17:14:31 +0000735 [/* For disassembly only; pattern left blank */]>,
736 Requires<[IsARM]> {
737 let Inst{27-25} = 0b011;
738 let Inst{24-20} = 0b11111;
739 let Inst{7-5} = 0b111;
740 let Inst{4} = 0b1;
741}
742
Evan Cheng12c3a532008-11-06 17:48:05 +0000743// Address computation and loads and stores in PIC mode.
Evan Chengeaa91b02007-06-19 01:26:51 +0000744let isNotDuplicable = 1 in {
Evan Chengc0729662008-10-31 19:11:09 +0000745def PICADD : AXI1<0b0100, (outs GPR:$dst), (ins GPR:$a, pclabel:$cp, pred:$p),
Evan Cheng162e3092009-10-26 23:45:59 +0000746 Pseudo, IIC_iALUr, "\n$cp:\n\tadd$p\t$dst, pc, $a",
Evan Cheng44bec522007-05-15 01:29:07 +0000747 [(set GPR:$dst, (ARMpic_add GPR:$a, imm:$cp))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +0000748
Evan Cheng325474e2008-01-07 23:56:57 +0000749let AddedComplexity = 10 in {
Evan Chengd87293c2008-11-06 08:47:38 +0000750def PICLDR : AXI2ldw<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Evan Cheng162e3092009-10-26 23:45:59 +0000751 Pseudo, IIC_iLoadr, "\n${addr:label}:\n\tldr$p\t$dst, $addr",
Evan Chenga8e29892007-01-19 07:51:42 +0000752 [(set GPR:$dst, (load addrmodepc:$addr))]>;
Rafael Espindola84b19be2006-07-16 01:02:57 +0000753
Evan Chengd87293c2008-11-06 08:47:38 +0000754def PICLDRH : AXI3ldh<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Bob Wilsonafa1df42009-11-30 17:47:19 +0000755 Pseudo, IIC_iLoadr, "\n${addr:label}:\n\tldrh${p}\t$dst, $addr",
Dale Johannesen86d40692007-05-21 22:14:33 +0000756 [(set GPR:$dst, (zextloadi16 addrmodepc:$addr))]>;
757
Evan Chengd87293c2008-11-06 08:47:38 +0000758def PICLDRB : AXI2ldb<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Bob Wilsonafa1df42009-11-30 17:47:19 +0000759 Pseudo, IIC_iLoadr, "\n${addr:label}:\n\tldrb${p}\t$dst, $addr",
Dale Johannesen86d40692007-05-21 22:14:33 +0000760 [(set GPR:$dst, (zextloadi8 addrmodepc:$addr))]>;
761
Evan Chengd87293c2008-11-06 08:47:38 +0000762def PICLDRSH : AXI3ldsh<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Bob Wilsonafa1df42009-11-30 17:47:19 +0000763 Pseudo, IIC_iLoadr, "\n${addr:label}:\n\tldrsh${p}\t$dst, $addr",
Dale Johannesen86d40692007-05-21 22:14:33 +0000764 [(set GPR:$dst, (sextloadi16 addrmodepc:$addr))]>;
765
Evan Chengd87293c2008-11-06 08:47:38 +0000766def PICLDRSB : AXI3ldsb<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Bob Wilsonafa1df42009-11-30 17:47:19 +0000767 Pseudo, IIC_iLoadr, "\n${addr:label}:\n\tldrsb${p}\t$dst, $addr",
Dale Johannesen86d40692007-05-21 22:14:33 +0000768 [(set GPR:$dst, (sextloadi8 addrmodepc:$addr))]>;
769}
Chris Lattner13c63102008-01-06 05:55:01 +0000770let AddedComplexity = 10 in {
Evan Chengd87293c2008-11-06 08:47:38 +0000771def PICSTR : AXI2stw<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Evan Cheng162e3092009-10-26 23:45:59 +0000772 Pseudo, IIC_iStorer, "\n${addr:label}:\n\tstr$p\t$src, $addr",
Dale Johannesen86d40692007-05-21 22:14:33 +0000773 [(store GPR:$src, addrmodepc:$addr)]>;
774
Evan Chengd87293c2008-11-06 08:47:38 +0000775def PICSTRH : AXI3sth<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Bob Wilsona3003002009-11-18 18:10:35 +0000776 Pseudo, IIC_iStorer, "\n${addr:label}:\n\tstrh${p}\t$src, $addr",
Dale Johannesen86d40692007-05-21 22:14:33 +0000777 [(truncstorei16 GPR:$src, addrmodepc:$addr)]>;
778
Evan Chengd87293c2008-11-06 08:47:38 +0000779def PICSTRB : AXI2stb<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Bob Wilsona3003002009-11-18 18:10:35 +0000780 Pseudo, IIC_iStorer, "\n${addr:label}:\n\tstrb${p}\t$src, $addr",
Dale Johannesen86d40692007-05-21 22:14:33 +0000781 [(truncstorei8 GPR:$src, addrmodepc:$addr)]>;
782}
Evan Cheng12c3a532008-11-06 17:48:05 +0000783} // isNotDuplicable = 1
Dale Johannesen86d40692007-05-21 22:14:33 +0000784
Evan Chenge07715c2009-06-23 05:25:29 +0000785
786// LEApcrel - Load a pc-relative address into a register without offending the
787// assembler.
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000788def LEApcrel : AXI1<0x0, (outs GPR:$dst), (ins i32imm:$label, pred:$p),
David Goodwin5d598aa2009-08-19 18:00:44 +0000789 Pseudo, IIC_iALUi,
Evan Cheng162e3092009-10-26 23:45:59 +0000790 !strconcat(!strconcat(".set ${:private}PCRELV${:uid}, ($label-(",
791 "${:private}PCRELL${:uid}+8))\n"),
792 !strconcat("${:private}PCRELL${:uid}:\n\t",
793 "add$p\t$dst, pc, #${:private}PCRELV${:uid}")),
Evan Chenge07715c2009-06-23 05:25:29 +0000794 []>;
795
Evan Cheng023dd3f2009-06-24 23:14:45 +0000796def LEApcrelJT : AXI1<0x0, (outs GPR:$dst),
Bob Wilson4f38b382009-08-21 21:58:55 +0000797 (ins i32imm:$label, nohash_imm:$id, pred:$p),
David Goodwin5d598aa2009-08-19 18:00:44 +0000798 Pseudo, IIC_iALUi,
Evan Chengeadf0492009-07-22 22:03:29 +0000799 !strconcat(!strconcat(".set ${:private}PCRELV${:uid}, "
Anton Korobeynikov8e9ece72009-08-08 23:10:41 +0000800 "(${label}_${id}-(",
Evan Chengeadf0492009-07-22 22:03:29 +0000801 "${:private}PCRELL${:uid}+8))\n"),
802 !strconcat("${:private}PCRELL${:uid}:\n\t",
Jim Grosbach80dc1162010-02-16 21:23:02 +0000803 "add$p\t$dst, pc, #${:private}PCRELV${:uid}")),
Evan Chengbc8a9452009-07-07 23:40:25 +0000804 []> {
805 let Inst{25} = 1;
806}
Evan Chenge07715c2009-06-23 05:25:29 +0000807
Evan Chenga8e29892007-01-19 07:51:42 +0000808//===----------------------------------------------------------------------===//
809// Control Flow Instructions.
810//
Rafael Espindola9e071f02006-10-02 19:30:56 +0000811
Jim Grosbachc732adf2009-09-30 01:35:11 +0000812let isReturn = 1, isTerminator = 1, isBarrier = 1 in
Jim Grosbach64171712010-02-16 21:07:46 +0000813 def BX_RET : AI<(outs), (ins), BrMiscFrm, IIC_Br,
Evan Cheng162e3092009-10-26 23:45:59 +0000814 "bx", "\tlr", [(ARMretflag)]> {
Johnny Chen9d52e8d2009-11-16 23:57:56 +0000815 let Inst{3-0} = 0b1110;
Jim Grosbach26421962008-10-14 20:36:24 +0000816 let Inst{7-4} = 0b0001;
817 let Inst{19-8} = 0b111111111111;
818 let Inst{27-20} = 0b00010010;
Evan Cheng7fd7ca42008-09-17 07:53:38 +0000819}
Rafael Espindola27185192006-09-29 21:20:16 +0000820
Bob Wilson04ea6e52009-10-28 00:37:03 +0000821// Indirect branches
822let isBranch = 1, isTerminator = 1, isBarrier = 1, isIndirectBranch = 1 in {
Bob Wilson8d4de5a2009-10-28 18:26:41 +0000823 def BRIND : AXI<(outs), (ins GPR:$dst), BrMiscFrm, IIC_Br, "bx\t$dst",
Bob Wilson04ea6e52009-10-28 00:37:03 +0000824 [(brind GPR:$dst)]> {
825 let Inst{7-4} = 0b0001;
826 let Inst{19-8} = 0b111111111111;
827 let Inst{27-20} = 0b00010010;
Johnny Chen9d52e8d2009-11-16 23:57:56 +0000828 let Inst{31-28} = 0b1110;
Bob Wilson04ea6e52009-10-28 00:37:03 +0000829 }
830}
831
Evan Chenga8e29892007-01-19 07:51:42 +0000832// FIXME: remove when we have a way to marking a MI with these properties.
Evan Cheng12c3a532008-11-06 17:48:05 +0000833// FIXME: Should pc be an implicit operand like PICADD, etc?
Evan Cheng0d92f5f2009-10-01 08:22:27 +0000834let isReturn = 1, isTerminator = 1, isBarrier = 1, mayLoad = 1,
835 hasExtraDefRegAllocReq = 1 in
Evan Cheng12c3a532008-11-06 17:48:05 +0000836 def LDM_RET : AXI4ld<(outs),
Evan Chengd20d6582009-10-01 01:33:39 +0000837 (ins addrmode4:$addr, pred:$p, reglist:$wb, variable_ops),
Jim Grosbache5165492009-11-09 00:11:35 +0000838 LdStMulFrm, IIC_Br, "ldm${addr:submode}${p}\t$addr, $wb",
Evan Chenga8e29892007-01-19 07:51:42 +0000839 []>;
Rafael Espindolaa2845842006-10-05 16:48:49 +0000840
Bob Wilson54fc1242009-06-22 21:01:46 +0000841// On non-Darwin platforms R9 is callee-saved.
David Goodwin1a8f36e2009-08-12 18:31:53 +0000842let isCall = 1,
Evan Cheng756da122009-07-22 06:46:53 +0000843 Defs = [R0, R1, R2, R3, R12, LR,
844 D0, D1, D2, D3, D4, D5, D6, D7,
845 D16, D17, D18, D19, D20, D21, D22, D23,
David Goodwine8d82c02009-09-03 22:12:28 +0000846 D24, D25, D26, D27, D28, D29, D30, D31, CPSR, FPSCR] in {
Evan Cheng12c3a532008-11-06 17:48:05 +0000847 def BL : ABXI<0b1011, (outs), (ins i32imm:$func, variable_ops),
Evan Cheng162e3092009-10-26 23:45:59 +0000848 IIC_Br, "bl\t${func:call}",
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000849 [(ARMcall tglobaladdr:$func)]>,
Johnny Cheneadeffb2009-10-27 20:45:15 +0000850 Requires<[IsARM, IsNotDarwin]> {
851 let Inst{31-28} = 0b1110;
852 }
Evan Cheng277f0742007-06-19 21:05:09 +0000853
Evan Cheng12c3a532008-11-06 17:48:05 +0000854 def BL_pred : ABI<0b1011, (outs), (ins i32imm:$func, variable_ops),
Evan Cheng162e3092009-10-26 23:45:59 +0000855 IIC_Br, "bl", "\t${func:call}",
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000856 [(ARMcall_pred tglobaladdr:$func)]>,
857 Requires<[IsARM, IsNotDarwin]>;
Evan Cheng277f0742007-06-19 21:05:09 +0000858
Evan Chenga8e29892007-01-19 07:51:42 +0000859 // ARMv5T and above
Evan Cheng12c3a532008-11-06 17:48:05 +0000860 def BLX : AXI<(outs), (ins GPR:$func, variable_ops), BrMiscFrm,
Evan Cheng162e3092009-10-26 23:45:59 +0000861 IIC_Br, "blx\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000862 [(ARMcall GPR:$func)]>,
863 Requires<[IsARM, HasV5T, IsNotDarwin]> {
Jim Grosbach26421962008-10-14 20:36:24 +0000864 let Inst{7-4} = 0b0011;
865 let Inst{19-8} = 0b111111111111;
866 let Inst{27-20} = 0b00010010;
Evan Cheng7fd7ca42008-09-17 07:53:38 +0000867 }
868
Evan Chengf6bc4ae2009-07-14 01:49:27 +0000869 // ARMv4T
Bob Wilson1665b0a2010-02-16 17:24:15 +0000870 // Note: Restrict $func to the tGPR regclass to prevent it being in LR.
871 def BX : ABXIx2<(outs), (ins tGPR:$func, variable_ops),
Evan Cheng162e3092009-10-26 23:45:59 +0000872 IIC_Br, "mov\tlr, pc\n\tbx\t$func",
Bob Wilson1665b0a2010-02-16 17:24:15 +0000873 [(ARMcall_nolink tGPR:$func)]>,
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000874 Requires<[IsARM, IsNotDarwin]> {
Evan Chengf6bc4ae2009-07-14 01:49:27 +0000875 let Inst{7-4} = 0b0001;
876 let Inst{19-8} = 0b111111111111;
877 let Inst{27-20} = 0b00010010;
Bob Wilson54fc1242009-06-22 21:01:46 +0000878 }
879}
880
881// On Darwin R9 is call-clobbered.
David Goodwin1a8f36e2009-08-12 18:31:53 +0000882let isCall = 1,
Evan Cheng756da122009-07-22 06:46:53 +0000883 Defs = [R0, R1, R2, R3, R9, R12, LR,
884 D0, D1, D2, D3, D4, D5, D6, D7,
885 D16, D17, D18, D19, D20, D21, D22, D23,
David Goodwine8d82c02009-09-03 22:12:28 +0000886 D24, D25, D26, D27, D28, D29, D30, D31, CPSR, FPSCR] in {
Bob Wilson54fc1242009-06-22 21:01:46 +0000887 def BLr9 : ABXI<0b1011, (outs), (ins i32imm:$func, variable_ops),
Evan Cheng162e3092009-10-26 23:45:59 +0000888 IIC_Br, "bl\t${func:call}",
Johnny Cheneadeffb2009-10-27 20:45:15 +0000889 [(ARMcall tglobaladdr:$func)]>, Requires<[IsARM, IsDarwin]> {
890 let Inst{31-28} = 0b1110;
891 }
Bob Wilson54fc1242009-06-22 21:01:46 +0000892
893 def BLr9_pred : ABI<0b1011, (outs), (ins i32imm:$func, variable_ops),
Evan Cheng162e3092009-10-26 23:45:59 +0000894 IIC_Br, "bl", "\t${func:call}",
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000895 [(ARMcall_pred tglobaladdr:$func)]>,
896 Requires<[IsARM, IsDarwin]>;
Bob Wilson54fc1242009-06-22 21:01:46 +0000897
898 // ARMv5T and above
899 def BLXr9 : AXI<(outs), (ins GPR:$func, variable_ops), BrMiscFrm,
Evan Cheng162e3092009-10-26 23:45:59 +0000900 IIC_Br, "blx\t$func",
Bob Wilson54fc1242009-06-22 21:01:46 +0000901 [(ARMcall GPR:$func)]>, Requires<[IsARM, HasV5T, IsDarwin]> {
902 let Inst{7-4} = 0b0011;
903 let Inst{19-8} = 0b111111111111;
904 let Inst{27-20} = 0b00010010;
905 }
906
Evan Chengf6bc4ae2009-07-14 01:49:27 +0000907 // ARMv4T
Bob Wilson1665b0a2010-02-16 17:24:15 +0000908 // Note: Restrict $func to the tGPR regclass to prevent it being in LR.
909 def BXr9 : ABXIx2<(outs), (ins tGPR:$func, variable_ops),
Evan Cheng162e3092009-10-26 23:45:59 +0000910 IIC_Br, "mov\tlr, pc\n\tbx\t$func",
Bob Wilson1665b0a2010-02-16 17:24:15 +0000911 [(ARMcall_nolink tGPR:$func)]>, Requires<[IsARM, IsDarwin]> {
Evan Chengf6bc4ae2009-07-14 01:49:27 +0000912 let Inst{7-4} = 0b0001;
913 let Inst{19-8} = 0b111111111111;
914 let Inst{27-20} = 0b00010010;
Lauro Ramos Venancio64c88d72007-03-20 17:57:23 +0000915 }
Rafael Espindola35574632006-07-18 17:00:30 +0000916}
Rafael Espindoladc124a22006-05-18 21:45:49 +0000917
David Goodwin1a8f36e2009-08-12 18:31:53 +0000918let isBranch = 1, isTerminator = 1 in {
Evan Cheng5ada1992007-05-16 20:50:01 +0000919 // B is "predicable" since it can be xformed into a Bcc.
Evan Chengaeafca02007-05-16 07:45:54 +0000920 let isBarrier = 1 in {
Evan Cheng5ada1992007-05-16 20:50:01 +0000921 let isPredicable = 1 in
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000922 def B : ABXI<0b1010, (outs), (ins brtarget:$target), IIC_Br,
Evan Cheng162e3092009-10-26 23:45:59 +0000923 "b\t$target", [(br bb:$target)]>;
Evan Cheng44bec522007-05-15 01:29:07 +0000924
Owen Anderson20ab2902007-11-12 07:39:39 +0000925 let isNotDuplicable = 1, isIndirectBranch = 1 in {
Evan Cheng4df60f52008-11-07 09:06:08 +0000926 def BR_JTr : JTI<(outs), (ins GPR:$target, jtblock_operand:$jt, i32imm:$id),
Evan Cheng162e3092009-10-26 23:45:59 +0000927 IIC_Br, "mov\tpc, $target \n$jt",
Evan Cheng4df60f52008-11-07 09:06:08 +0000928 [(ARMbrjt GPR:$target, tjumptable:$jt, imm:$id)]> {
Johnny Chenec689152009-12-14 21:51:34 +0000929 let Inst{11-4} = 0b00000000;
Johnny Chena9ea9ec2009-11-17 17:17:50 +0000930 let Inst{15-12} = 0b1111;
Evan Cheng4df60f52008-11-07 09:06:08 +0000931 let Inst{20} = 0; // S Bit
932 let Inst{24-21} = 0b1101;
Evan Cheng0fc0ade2009-07-07 23:45:10 +0000933 let Inst{27-25} = 0b000;
Evan Chengaeafca02007-05-16 07:45:54 +0000934 }
Evan Cheng4df60f52008-11-07 09:06:08 +0000935 def BR_JTm : JTI<(outs),
936 (ins addrmode2:$target, jtblock_operand:$jt, i32imm:$id),
Evan Cheng162e3092009-10-26 23:45:59 +0000937 IIC_Br, "ldr\tpc, $target \n$jt",
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000938 [(ARMbrjt (i32 (load addrmode2:$target)), tjumptable:$jt,
939 imm:$id)]> {
Johnny Chena9ea9ec2009-11-17 17:17:50 +0000940 let Inst{15-12} = 0b1111;
Evan Cheng4df60f52008-11-07 09:06:08 +0000941 let Inst{20} = 1; // L bit
942 let Inst{21} = 0; // W bit
943 let Inst{22} = 0; // B bit
944 let Inst{24} = 1; // P bit
Evan Cheng0fc0ade2009-07-07 23:45:10 +0000945 let Inst{27-25} = 0b011;
Evan Chengeaa91b02007-06-19 01:26:51 +0000946 }
Evan Cheng4df60f52008-11-07 09:06:08 +0000947 def BR_JTadd : JTI<(outs),
948 (ins GPR:$target, GPR:$idx, jtblock_operand:$jt, i32imm:$id),
Evan Cheng162e3092009-10-26 23:45:59 +0000949 IIC_Br, "add\tpc, $target, $idx \n$jt",
Evan Cheng4df60f52008-11-07 09:06:08 +0000950 [(ARMbrjt (add GPR:$target, GPR:$idx), tjumptable:$jt,
951 imm:$id)]> {
Johnny Chena9ea9ec2009-11-17 17:17:50 +0000952 let Inst{15-12} = 0b1111;
Evan Cheng4df60f52008-11-07 09:06:08 +0000953 let Inst{20} = 0; // S bit
954 let Inst{24-21} = 0b0100;
Evan Cheng0fc0ade2009-07-07 23:45:10 +0000955 let Inst{27-25} = 0b000;
Evan Cheng4df60f52008-11-07 09:06:08 +0000956 }
957 } // isNotDuplicable = 1, isIndirectBranch = 1
958 } // isBarrier = 1
Evan Chengaeafca02007-05-16 07:45:54 +0000959
Evan Chengc85e8322007-07-05 07:13:32 +0000960 // FIXME: should be able to write a pattern for ARMBrcond, but can't use
Jim Grosbach64171712010-02-16 21:07:46 +0000961 // a two-value operand where a dag node expects two operands. :(
Evan Cheng12c3a532008-11-06 17:48:05 +0000962 def Bcc : ABI<0b1010, (outs), (ins brtarget:$target),
Evan Cheng162e3092009-10-26 23:45:59 +0000963 IIC_Br, "b", "\t$target",
Evan Cheng0ff94f72007-08-07 01:37:15 +0000964 [/*(ARMbrcond bb:$target, imm:$cc, CCR:$ccr)*/]>;
Rafael Espindola1ed3af12006-08-01 18:53:10 +0000965}
Rafael Espindola84b19be2006-07-16 01:02:57 +0000966
Johnny Chena1e76212010-02-13 02:51:09 +0000967// Branch and Exchange Jazelle -- for disassembly only
968def BXJ : ABI<0b0001, (outs), (ins GPR:$func), NoItinerary, "bxj", "\t$func",
969 [/* For disassembly only; pattern left blank */]> {
970 let Inst{23-20} = 0b0010;
971 //let Inst{19-8} = 0xfff;
972 let Inst{7-4} = 0b0010;
973}
974
Johnny Chen0296f3e2010-02-16 21:59:54 +0000975// Secure Monitor Call is a system instruction -- for disassembly only
976def SMC : ABI<0b0001, (outs), (ins i32imm:$opt), NoItinerary, "smc", "\t$opt",
977 [/* For disassembly only; pattern left blank */]> {
978 let Inst{23-20} = 0b0110;
979 let Inst{7-4} = 0b0111;
980}
981
Johnny Chen64dfb782010-02-16 20:04:27 +0000982// Supervisor Call (Software Interrupt) -- for disassembly only
Johnny Chen85d5a892010-02-10 18:02:25 +0000983let isCall = 1 in {
984def SVC : ABI<0b1111, (outs), (ins i32imm:$svc), IIC_Br, "svc", "\t$svc",
985 [/* For disassembly only; pattern left blank */]>;
986}
987
Johnny Chenfb566792010-02-17 21:39:10 +0000988// Store Return State is a system instruction -- for disassembly only
Johnny Chen0296f3e2010-02-16 21:59:54 +0000989def SRSW : ABXI<{1,0,0,?}, (outs), (ins addrmode4:$addr, i32imm:$mode),
990 NoItinerary, "srs${addr:submode}\tsp!, $mode",
Johnny Chen64dfb782010-02-16 20:04:27 +0000991 [/* For disassembly only; pattern left blank */]> {
992 let Inst{31-28} = 0b1111;
993 let Inst{22-20} = 0b110; // W = 1
994}
995
996def SRS : ABXI<{1,0,0,?}, (outs), (ins addrmode4:$addr, i32imm:$mode),
997 NoItinerary, "srs${addr:submode}\tsp, $mode",
998 [/* For disassembly only; pattern left blank */]> {
999 let Inst{31-28} = 0b1111;
1000 let Inst{22-20} = 0b100; // W = 0
1001}
1002
Johnny Chenfb566792010-02-17 21:39:10 +00001003// Return From Exception is a system instruction -- for disassembly only
1004def RFEW : ABXI<{1,0,0,?}, (outs), (ins addrmode4:$addr, GPR:$base),
1005 NoItinerary, "rfe${addr:submode}\t$base!",
1006 [/* For disassembly only; pattern left blank */]> {
1007 let Inst{31-28} = 0b1111;
1008 let Inst{22-20} = 0b011; // W = 1
1009}
1010
1011def RFE : ABXI<{1,0,0,?}, (outs), (ins addrmode4:$addr, GPR:$base),
1012 NoItinerary, "rfe${addr:submode}\t$base",
1013 [/* For disassembly only; pattern left blank */]> {
1014 let Inst{31-28} = 0b1111;
1015 let Inst{22-20} = 0b001; // W = 0
1016}
1017
Evan Chenga8e29892007-01-19 07:51:42 +00001018//===----------------------------------------------------------------------===//
1019// Load / store Instructions.
1020//
Rafael Espindola82c678b2006-10-16 17:17:22 +00001021
Evan Chenga8e29892007-01-19 07:51:42 +00001022// Load
Jim Grosbach64171712010-02-16 21:07:46 +00001023let canFoldAsLoad = 1, isReMaterializable = 1, mayHaveSideEffects = 1 in
David Goodwin5d598aa2009-08-19 18:00:44 +00001024def LDR : AI2ldw<(outs GPR:$dst), (ins addrmode2:$addr), LdFrm, IIC_iLoadr,
Evan Cheng162e3092009-10-26 23:45:59 +00001025 "ldr", "\t$dst, $addr",
Evan Chenga8e29892007-01-19 07:51:42 +00001026 [(set GPR:$dst, (load addrmode2:$addr))]>;
Rafael Espindola82c678b2006-10-16 17:17:22 +00001027
Evan Chengfa775d02007-03-19 07:20:03 +00001028// Special LDR for loads from non-pc-relative constpools.
Evan Cheng4aedb612009-11-20 19:57:15 +00001029let canFoldAsLoad = 1, mayLoad = 1, isReMaterializable = 1,
1030 mayHaveSideEffects = 1 in
David Goodwin5d598aa2009-08-19 18:00:44 +00001031def LDRcp : AI2ldw<(outs GPR:$dst), (ins addrmode2:$addr), LdFrm, IIC_iLoadr,
Evan Cheng162e3092009-10-26 23:45:59 +00001032 "ldr", "\t$dst, $addr", []>;
Evan Chengfa775d02007-03-19 07:20:03 +00001033
Evan Chenga8e29892007-01-19 07:51:42 +00001034// Loads with zero extension
David Goodwin5d598aa2009-08-19 18:00:44 +00001035def LDRH : AI3ldh<(outs GPR:$dst), (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbache5165492009-11-09 00:11:35 +00001036 IIC_iLoadr, "ldrh", "\t$dst, $addr",
David Goodwin5d598aa2009-08-19 18:00:44 +00001037 [(set GPR:$dst, (zextloadi16 addrmode3:$addr))]>;
Rafael Espindola82c678b2006-10-16 17:17:22 +00001038
Jim Grosbach64171712010-02-16 21:07:46 +00001039def LDRB : AI2ldb<(outs GPR:$dst), (ins addrmode2:$addr), LdFrm,
Jim Grosbache5165492009-11-09 00:11:35 +00001040 IIC_iLoadr, "ldrb", "\t$dst, $addr",
David Goodwin5d598aa2009-08-19 18:00:44 +00001041 [(set GPR:$dst, (zextloadi8 addrmode2:$addr))]>;
Rafael Espindola82c678b2006-10-16 17:17:22 +00001042
Evan Chenga8e29892007-01-19 07:51:42 +00001043// Loads with sign extension
David Goodwin5d598aa2009-08-19 18:00:44 +00001044def LDRSH : AI3ldsh<(outs GPR:$dst), (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbache5165492009-11-09 00:11:35 +00001045 IIC_iLoadr, "ldrsh", "\t$dst, $addr",
David Goodwin5d598aa2009-08-19 18:00:44 +00001046 [(set GPR:$dst, (sextloadi16 addrmode3:$addr))]>;
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00001047
David Goodwin5d598aa2009-08-19 18:00:44 +00001048def LDRSB : AI3ldsb<(outs GPR:$dst), (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbache5165492009-11-09 00:11:35 +00001049 IIC_iLoadr, "ldrsb", "\t$dst, $addr",
David Goodwin5d598aa2009-08-19 18:00:44 +00001050 [(set GPR:$dst, (sextloadi8 addrmode3:$addr))]>;
Rafael Espindolac391d162006-10-23 20:34:27 +00001051
Evan Cheng0d92f5f2009-10-01 08:22:27 +00001052let mayLoad = 1, hasExtraDefRegAllocReq = 1 in {
Evan Chenga8e29892007-01-19 07:51:42 +00001053// Load doubleword
Evan Cheng358dec52009-06-15 08:28:29 +00001054def LDRD : AI3ldd<(outs GPR:$dst1, GPR:$dst2), (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbache5165492009-11-09 00:11:35 +00001055 IIC_iLoadr, "ldrd", "\t$dst1, $addr",
Misha Brukmanbf16f1d2009-08-27 14:14:21 +00001056 []>, Requires<[IsARM, HasV5TE]>;
Rafael Espindolac391d162006-10-23 20:34:27 +00001057
Evan Chenga8e29892007-01-19 07:51:42 +00001058// Indexed loads
Evan Chengd87293c2008-11-06 08:47:38 +00001059def LDR_PRE : AI2ldwpr<(outs GPR:$dst, GPR:$base_wb),
David Goodwin5d598aa2009-08-19 18:00:44 +00001060 (ins addrmode2:$addr), LdFrm, IIC_iLoadru,
Evan Cheng162e3092009-10-26 23:45:59 +00001061 "ldr", "\t$dst, $addr!", "$addr.base = $base_wb", []>;
Rafael Espindoladc124a22006-05-18 21:45:49 +00001062
Evan Chengd87293c2008-11-06 08:47:38 +00001063def LDR_POST : AI2ldwpo<(outs GPR:$dst, GPR:$base_wb),
David Goodwin5d598aa2009-08-19 18:00:44 +00001064 (ins GPR:$base, am2offset:$offset), LdFrm, IIC_iLoadru,
Evan Cheng162e3092009-10-26 23:45:59 +00001065 "ldr", "\t$dst, [$base], $offset", "$base = $base_wb", []>;
Rafael Espindola450856d2006-12-12 00:37:38 +00001066
Evan Chengd87293c2008-11-06 08:47:38 +00001067def LDRH_PRE : AI3ldhpr<(outs GPR:$dst, GPR:$base_wb),
David Goodwin5d598aa2009-08-19 18:00:44 +00001068 (ins addrmode3:$addr), LdMiscFrm, IIC_iLoadru,
Jim Grosbache5165492009-11-09 00:11:35 +00001069 "ldrh", "\t$dst, $addr!", "$addr.base = $base_wb", []>;
Rafael Espindola4e307642006-09-08 16:59:47 +00001070
Evan Chengd87293c2008-11-06 08:47:38 +00001071def LDRH_POST : AI3ldhpo<(outs GPR:$dst, GPR:$base_wb),
David Goodwin5d598aa2009-08-19 18:00:44 +00001072 (ins GPR:$base,am3offset:$offset), LdMiscFrm, IIC_iLoadru,
Jim Grosbache5165492009-11-09 00:11:35 +00001073 "ldrh", "\t$dst, [$base], $offset", "$base = $base_wb", []>;
Lauro Ramos Venancio301009a2006-12-28 13:11:14 +00001074
Evan Chengd87293c2008-11-06 08:47:38 +00001075def LDRB_PRE : AI2ldbpr<(outs GPR:$dst, GPR:$base_wb),
David Goodwin5d598aa2009-08-19 18:00:44 +00001076 (ins addrmode2:$addr), LdFrm, IIC_iLoadru,
Jim Grosbache5165492009-11-09 00:11:35 +00001077 "ldrb", "\t$dst, $addr!", "$addr.base = $base_wb", []>;
Lauro Ramos Venancio301009a2006-12-28 13:11:14 +00001078
Evan Chengd87293c2008-11-06 08:47:38 +00001079def LDRB_POST : AI2ldbpo<(outs GPR:$dst, GPR:$base_wb),
David Goodwin5d598aa2009-08-19 18:00:44 +00001080 (ins GPR:$base,am2offset:$offset), LdFrm, IIC_iLoadru,
Jim Grosbache5165492009-11-09 00:11:35 +00001081 "ldrb", "\t$dst, [$base], $offset", "$base = $base_wb", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00001082
Evan Chengd87293c2008-11-06 08:47:38 +00001083def LDRSH_PRE : AI3ldshpr<(outs GPR:$dst, GPR:$base_wb),
David Goodwin5d598aa2009-08-19 18:00:44 +00001084 (ins addrmode3:$addr), LdMiscFrm, IIC_iLoadru,
Jim Grosbache5165492009-11-09 00:11:35 +00001085 "ldrsh", "\t$dst, $addr!", "$addr.base = $base_wb", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00001086
Evan Chengd87293c2008-11-06 08:47:38 +00001087def LDRSH_POST: AI3ldshpo<(outs GPR:$dst, GPR:$base_wb),
David Goodwin5d598aa2009-08-19 18:00:44 +00001088 (ins GPR:$base,am3offset:$offset), LdMiscFrm, IIC_iLoadru,
Jim Grosbache5165492009-11-09 00:11:35 +00001089 "ldrsh", "\t$dst, [$base], $offset", "$base = $base_wb", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00001090
Evan Chengd87293c2008-11-06 08:47:38 +00001091def LDRSB_PRE : AI3ldsbpr<(outs GPR:$dst, GPR:$base_wb),
David Goodwin5d598aa2009-08-19 18:00:44 +00001092 (ins addrmode3:$addr), LdMiscFrm, IIC_iLoadru,
Jim Grosbache5165492009-11-09 00:11:35 +00001093 "ldrsb", "\t$dst, $addr!", "$addr.base = $base_wb", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00001094
Evan Chengd87293c2008-11-06 08:47:38 +00001095def LDRSB_POST: AI3ldsbpo<(outs GPR:$dst, GPR:$base_wb),
David Goodwin5d598aa2009-08-19 18:00:44 +00001096 (ins GPR:$base,am3offset:$offset), LdMiscFrm, IIC_iLoadru,
Jim Grosbache5165492009-11-09 00:11:35 +00001097 "ldrsb", "\t$dst, [$base], $offset", "$base = $base_wb", []>;
Johnny Chen39a4bb32010-02-18 22:31:18 +00001098
1099// For disassembly only
1100def LDRD_PRE : AI3lddpr<(outs GPR:$dst1, GPR:$dst2, GPR:$base_wb),
1101 (ins addrmode3:$addr), LdMiscFrm, IIC_iLoadr,
1102 "ldrd", "\t$dst1, $dst2, $addr!", "$addr.base = $base_wb", []>,
1103 Requires<[IsARM, HasV5TE]>;
1104
1105// For disassembly only
1106def LDRD_POST : AI3lddpo<(outs GPR:$dst1, GPR:$dst2, GPR:$base_wb),
1107 (ins GPR:$base,am3offset:$offset), LdMiscFrm, IIC_iLoadr,
1108 "ldrd", "\t$dst1, $dst2, [$base], $offset", "$base = $base_wb", []>,
1109 Requires<[IsARM, HasV5TE]>;
1110
Chris Lattner9b37aaf2008-01-10 05:12:37 +00001111}
Evan Chenga8e29892007-01-19 07:51:42 +00001112
Johnny Chenadb561d2010-02-18 03:27:42 +00001113// LDRT, LDRBT, LDRSBT, LDRHT, LDRSHT are for disassembly only.
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001114
1115def LDRT : AI2ldwpo<(outs GPR:$dst, GPR:$base_wb),
1116 (ins GPR:$base, am2offset:$offset), LdFrm, IIC_iLoadru,
1117 "ldrt", "\t$dst, [$base], $offset", "$base = $base_wb", []> {
1118 let Inst{21} = 1; // overwrite
1119}
1120
1121def LDRBT : AI2ldbpo<(outs GPR:$dst, GPR:$base_wb),
Johnny Chenadb561d2010-02-18 03:27:42 +00001122 (ins GPR:$base,am2offset:$offset), LdFrm, IIC_iLoadru,
1123 "ldrbt", "\t$dst, [$base], $offset", "$base = $base_wb", []> {
1124 let Inst{21} = 1; // overwrite
1125}
1126
1127def LDRSBT : AI3ldsbpo<(outs GPR:$dst, GPR:$base_wb),
1128 (ins GPR:$base,am2offset:$offset), LdMiscFrm, IIC_iLoadru,
1129 "ldrsbt", "\t$dst, [$base], $offset", "$base = $base_wb", []> {
1130 let Inst{21} = 1; // overwrite
1131}
1132
1133def LDRHT : AI3ldhpo<(outs GPR:$dst, GPR:$base_wb),
1134 (ins GPR:$base, am3offset:$offset), LdMiscFrm, IIC_iLoadru,
1135 "ldrht", "\t$dst, [$base], $offset", "$base = $base_wb", []> {
1136 let Inst{21} = 1; // overwrite
1137}
1138
1139def LDRSHT : AI3ldshpo<(outs GPR:$dst, GPR:$base_wb),
1140 (ins GPR:$base,am3offset:$offset), LdMiscFrm, IIC_iLoadru,
1141 "ldrsht", "\t$dst, [$base], $offset", "$base = $base_wb", []> {
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001142 let Inst{21} = 1; // overwrite
1143}
1144
Evan Chenga8e29892007-01-19 07:51:42 +00001145// Store
David Goodwin5d598aa2009-08-19 18:00:44 +00001146def STR : AI2stw<(outs), (ins GPR:$src, addrmode2:$addr), StFrm, IIC_iStorer,
Evan Cheng162e3092009-10-26 23:45:59 +00001147 "str", "\t$src, $addr",
Evan Chenga8e29892007-01-19 07:51:42 +00001148 [(store GPR:$src, addrmode2:$addr)]>;
1149
1150// Stores with truncate
Jim Grosbach80dc1162010-02-16 21:23:02 +00001151def STRH : AI3sth<(outs), (ins GPR:$src, addrmode3:$addr), StMiscFrm,
1152 IIC_iStorer, "strh", "\t$src, $addr",
Evan Chenga8e29892007-01-19 07:51:42 +00001153 [(truncstorei16 GPR:$src, addrmode3:$addr)]>;
1154
David Goodwin5d598aa2009-08-19 18:00:44 +00001155def STRB : AI2stb<(outs), (ins GPR:$src, addrmode2:$addr), StFrm, IIC_iStorer,
Jim Grosbache5165492009-11-09 00:11:35 +00001156 "strb", "\t$src, $addr",
Evan Chenga8e29892007-01-19 07:51:42 +00001157 [(truncstorei8 GPR:$src, addrmode2:$addr)]>;
1158
1159// Store doubleword
Evan Cheng0d92f5f2009-10-01 08:22:27 +00001160let mayStore = 1, hasExtraSrcRegAllocReq = 1 in
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001161def STRD : AI3std<(outs), (ins GPR:$src1, GPR:$src2, addrmode3:$addr),
David Goodwin5d598aa2009-08-19 18:00:44 +00001162 StMiscFrm, IIC_iStorer,
Jim Grosbache5165492009-11-09 00:11:35 +00001163 "strd", "\t$src1, $addr", []>, Requires<[IsARM, HasV5TE]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001164
1165// Indexed stores
Evan Chengd87293c2008-11-06 08:47:38 +00001166def STR_PRE : AI2stwpr<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001167 (ins GPR:$src, GPR:$base, am2offset:$offset),
David Goodwin5d598aa2009-08-19 18:00:44 +00001168 StFrm, IIC_iStoreru,
Evan Cheng162e3092009-10-26 23:45:59 +00001169 "str", "\t$src, [$base, $offset]!", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +00001170 [(set GPR:$base_wb,
1171 (pre_store GPR:$src, GPR:$base, am2offset:$offset))]>;
1172
Evan Chengd87293c2008-11-06 08:47:38 +00001173def STR_POST : AI2stwpo<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001174 (ins GPR:$src, GPR:$base,am2offset:$offset),
David Goodwin5d598aa2009-08-19 18:00:44 +00001175 StFrm, IIC_iStoreru,
Evan Cheng162e3092009-10-26 23:45:59 +00001176 "str", "\t$src, [$base], $offset", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +00001177 [(set GPR:$base_wb,
1178 (post_store GPR:$src, GPR:$base, am2offset:$offset))]>;
1179
Evan Chengd87293c2008-11-06 08:47:38 +00001180def STRH_PRE : AI3sthpr<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001181 (ins GPR:$src, GPR:$base,am3offset:$offset),
David Goodwin5d598aa2009-08-19 18:00:44 +00001182 StMiscFrm, IIC_iStoreru,
Jim Grosbache5165492009-11-09 00:11:35 +00001183 "strh", "\t$src, [$base, $offset]!", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +00001184 [(set GPR:$base_wb,
1185 (pre_truncsti16 GPR:$src, GPR:$base,am3offset:$offset))]>;
1186
Evan Chengd87293c2008-11-06 08:47:38 +00001187def STRH_POST: AI3sthpo<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001188 (ins GPR:$src, GPR:$base,am3offset:$offset),
David Goodwin5d598aa2009-08-19 18:00:44 +00001189 StMiscFrm, IIC_iStoreru,
Jim Grosbache5165492009-11-09 00:11:35 +00001190 "strh", "\t$src, [$base], $offset", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +00001191 [(set GPR:$base_wb, (post_truncsti16 GPR:$src,
1192 GPR:$base, am3offset:$offset))]>;
1193
Evan Chengd87293c2008-11-06 08:47:38 +00001194def STRB_PRE : AI2stbpr<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001195 (ins GPR:$src, GPR:$base,am2offset:$offset),
David Goodwin5d598aa2009-08-19 18:00:44 +00001196 StFrm, IIC_iStoreru,
Jim Grosbache5165492009-11-09 00:11:35 +00001197 "strb", "\t$src, [$base, $offset]!", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +00001198 [(set GPR:$base_wb, (pre_truncsti8 GPR:$src,
1199 GPR:$base, am2offset:$offset))]>;
1200
Evan Chengd87293c2008-11-06 08:47:38 +00001201def STRB_POST: AI2stbpo<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001202 (ins GPR:$src, GPR:$base,am2offset:$offset),
David Goodwin5d598aa2009-08-19 18:00:44 +00001203 StFrm, IIC_iStoreru,
Jim Grosbache5165492009-11-09 00:11:35 +00001204 "strb", "\t$src, [$base], $offset", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +00001205 [(set GPR:$base_wb, (post_truncsti8 GPR:$src,
1206 GPR:$base, am2offset:$offset))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001207
Johnny Chen39a4bb32010-02-18 22:31:18 +00001208// For disassembly only
1209def STRD_PRE : AI3stdpr<(outs GPR:$base_wb),
1210 (ins GPR:$src1, GPR:$src2, GPR:$base, am3offset:$offset),
1211 StMiscFrm, IIC_iStoreru,
1212 "strd", "\t$src1, $src2, [$base, $offset]!",
1213 "$base = $base_wb", []>;
1214
1215// For disassembly only
1216def STRD_POST: AI3stdpo<(outs GPR:$base_wb),
1217 (ins GPR:$src1, GPR:$src2, GPR:$base, am3offset:$offset),
1218 StMiscFrm, IIC_iStoreru,
1219 "strd", "\t$src1, $src2, [$base], $offset",
1220 "$base = $base_wb", []>;
1221
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001222// STRT and STRBT are for disassembly only.
1223
1224def STRT : AI2stwpo<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001225 (ins GPR:$src, GPR:$base,am2offset:$offset),
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001226 StFrm, IIC_iStoreru,
1227 "strt", "\t$src, [$base], $offset", "$base = $base_wb",
1228 [/* For disassembly only; pattern left blank */]> {
1229 let Inst{21} = 1; // overwrite
1230}
1231
1232def STRBT : AI2stbpo<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001233 (ins GPR:$src, GPR:$base,am2offset:$offset),
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001234 StFrm, IIC_iStoreru,
1235 "strbt", "\t$src, [$base], $offset", "$base = $base_wb",
1236 [/* For disassembly only; pattern left blank */]> {
1237 let Inst{21} = 1; // overwrite
1238}
1239
Evan Chenga8e29892007-01-19 07:51:42 +00001240//===----------------------------------------------------------------------===//
1241// Load / store multiple Instructions.
1242//
1243
Evan Cheng0d92f5f2009-10-01 08:22:27 +00001244let mayLoad = 1, hasExtraDefRegAllocReq = 1 in
Evan Chengd87293c2008-11-06 08:47:38 +00001245def LDM : AXI4ld<(outs),
Evan Chengd20d6582009-10-01 01:33:39 +00001246 (ins addrmode4:$addr, pred:$p, reglist:$wb, variable_ops),
Jim Grosbache5165492009-11-09 00:11:35 +00001247 LdStMulFrm, IIC_iLoadm, "ldm${addr:submode}${p}\t$addr, $wb",
Evan Cheng44bec522007-05-15 01:29:07 +00001248 []>;
Evan Chenga8e29892007-01-19 07:51:42 +00001249
Evan Cheng0d92f5f2009-10-01 08:22:27 +00001250let mayStore = 1, hasExtraSrcRegAllocReq = 1 in
Evan Chengd87293c2008-11-06 08:47:38 +00001251def STM : AXI4st<(outs),
Evan Chengd20d6582009-10-01 01:33:39 +00001252 (ins addrmode4:$addr, pred:$p, reglist:$wb, variable_ops),
Jim Grosbache5165492009-11-09 00:11:35 +00001253 LdStMulFrm, IIC_iStorem, "stm${addr:submode}${p}\t$addr, $wb",
Evan Cheng44bec522007-05-15 01:29:07 +00001254 []>;
Evan Chenga8e29892007-01-19 07:51:42 +00001255
1256//===----------------------------------------------------------------------===//
1257// Move Instructions.
1258//
1259
Evan Chengcd799b92009-06-12 20:46:18 +00001260let neverHasSideEffects = 1 in
David Goodwin5d598aa2009-08-19 18:00:44 +00001261def MOVr : AsI1<0b1101, (outs GPR:$dst), (ins GPR:$src), DPFrm, IIC_iMOVr,
Evan Cheng162e3092009-10-26 23:45:59 +00001262 "mov", "\t$dst, $src", []>, UnaryDP {
Johnny Chen04301522009-11-07 00:54:36 +00001263 let Inst{11-4} = 0b00000000;
Bob Wilson8e86b512009-10-14 19:00:24 +00001264 let Inst{25} = 0;
1265}
1266
Jim Grosbach64171712010-02-16 21:07:46 +00001267def MOVs : AsI1<0b1101, (outs GPR:$dst), (ins so_reg:$src),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001268 DPSoRegFrm, IIC_iMOVsr,
Evan Cheng162e3092009-10-26 23:45:59 +00001269 "mov", "\t$dst, $src", [(set GPR:$dst, so_reg:$src)]>, UnaryDP {
Bob Wilson8e86b512009-10-14 19:00:24 +00001270 let Inst{25} = 0;
1271}
Evan Chenga2515702007-03-19 07:09:02 +00001272
Evan Chengb3379fb2009-02-05 08:42:55 +00001273let isReMaterializable = 1, isAsCheapAsAMove = 1 in
David Goodwin5d598aa2009-08-19 18:00:44 +00001274def MOVi : AsI1<0b1101, (outs GPR:$dst), (ins so_imm:$src), DPFrm, IIC_iMOVi,
Evan Cheng162e3092009-10-26 23:45:59 +00001275 "mov", "\t$dst, $src", [(set GPR:$dst, so_imm:$src)]>, UnaryDP {
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001276 let Inst{25} = 1;
1277}
1278
1279let isReMaterializable = 1, isAsCheapAsAMove = 1 in
Jim Grosbach64171712010-02-16 21:07:46 +00001280def MOVi16 : AI1<0b1000, (outs GPR:$dst), (ins i32imm:$src),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001281 DPFrm, IIC_iMOVi,
Evan Cheng162e3092009-10-26 23:45:59 +00001282 "movw", "\t$dst, $src",
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001283 [(set GPR:$dst, imm0_65535:$src)]>,
Johnny Chen92e63d82010-02-01 23:06:04 +00001284 Requires<[IsARM, HasV6T2]>, UnaryDP {
Bob Wilson5361cd22009-10-13 17:35:30 +00001285 let Inst{20} = 0;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001286 let Inst{25} = 1;
1287}
1288
Evan Cheng5adb66a2009-09-28 09:14:39 +00001289let Constraints = "$src = $dst" in
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001290def MOVTi16 : AI1<0b1010, (outs GPR:$dst), (ins GPR:$src, i32imm:$imm),
1291 DPFrm, IIC_iMOVi,
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +00001292 "movt", "\t$dst, $imm",
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001293 [(set GPR:$dst,
Jim Grosbach64171712010-02-16 21:07:46 +00001294 (or (and GPR:$src, 0xffff),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001295 lo16AllZero:$imm))]>, UnaryDP,
1296 Requires<[IsARM, HasV6T2]> {
Bob Wilson5361cd22009-10-13 17:35:30 +00001297 let Inst{20} = 0;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001298 let Inst{25} = 1;
Evan Cheng7995ef32009-09-09 01:47:07 +00001299}
Evan Cheng13ab0202007-07-10 18:08:01 +00001300
Evan Cheng20956592009-10-21 08:15:52 +00001301def : ARMPat<(or GPR:$src, 0xffff0000), (MOVTi16 GPR:$src, 0xffff)>,
1302 Requires<[IsARM, HasV6T2]>;
1303
David Goodwinca01a8d2009-09-01 18:32:09 +00001304let Uses = [CPSR] in
David Goodwin5d598aa2009-08-19 18:00:44 +00001305def MOVrx : AsI1<0b1101, (outs GPR:$dst), (ins GPR:$src), Pseudo, IIC_iMOVsi,
Evan Cheng162e3092009-10-26 23:45:59 +00001306 "mov", "\t$dst, $src, rrx",
Evan Chengedda31c2008-11-05 18:35:52 +00001307 [(set GPR:$dst, (ARMrrx GPR:$src))]>, UnaryDP;
Evan Chenga8e29892007-01-19 07:51:42 +00001308
1309// These aren't really mov instructions, but we have to define them this way
1310// due to flag operands.
1311
Evan Cheng071a2792007-09-11 19:55:27 +00001312let Defs = [CPSR] in {
Jim Grosbach64171712010-02-16 21:07:46 +00001313def MOVsrl_flag : AI1<0b1101, (outs GPR:$dst), (ins GPR:$src), Pseudo,
Jim Grosbache5165492009-11-09 00:11:35 +00001314 IIC_iMOVsi, "movs", "\t$dst, $src, lsr #1",
Evan Chengedda31c2008-11-05 18:35:52 +00001315 [(set GPR:$dst, (ARMsrl_flag GPR:$src))]>, UnaryDP;
Evan Chenga9562552008-11-14 20:09:11 +00001316def MOVsra_flag : AI1<0b1101, (outs GPR:$dst), (ins GPR:$src), Pseudo,
Jim Grosbache5165492009-11-09 00:11:35 +00001317 IIC_iMOVsi, "movs", "\t$dst, $src, asr #1",
Evan Chengedda31c2008-11-05 18:35:52 +00001318 [(set GPR:$dst, (ARMsra_flag GPR:$src))]>, UnaryDP;
Evan Cheng071a2792007-09-11 19:55:27 +00001319}
Evan Chenga8e29892007-01-19 07:51:42 +00001320
Evan Chenga8e29892007-01-19 07:51:42 +00001321//===----------------------------------------------------------------------===//
1322// Extend Instructions.
1323//
1324
1325// Sign extenders
1326
Evan Cheng97f48c32008-11-06 22:15:19 +00001327defm SXTB : AI_unary_rrot<0b01101010,
1328 "sxtb", UnOpFrag<(sext_inreg node:$Src, i8)>>;
1329defm SXTH : AI_unary_rrot<0b01101011,
1330 "sxth", UnOpFrag<(sext_inreg node:$Src, i16)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00001331
Evan Cheng97f48c32008-11-06 22:15:19 +00001332defm SXTAB : AI_bin_rrot<0b01101010,
1333 "sxtab", BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS, i8))>>;
1334defm SXTAH : AI_bin_rrot<0b01101011,
1335 "sxtah", BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS,i16))>>;
Evan Chenga8e29892007-01-19 07:51:42 +00001336
1337// TODO: SXT(A){B|H}16
1338
1339// Zero extenders
1340
1341let AddedComplexity = 16 in {
Evan Cheng97f48c32008-11-06 22:15:19 +00001342defm UXTB : AI_unary_rrot<0b01101110,
1343 "uxtb" , UnOpFrag<(and node:$Src, 0x000000FF)>>;
1344defm UXTH : AI_unary_rrot<0b01101111,
1345 "uxth" , UnOpFrag<(and node:$Src, 0x0000FFFF)>>;
1346defm UXTB16 : AI_unary_rrot<0b01101100,
1347 "uxtb16", UnOpFrag<(and node:$Src, 0x00FF00FF)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00001348
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001349def : ARMV6Pat<(and (shl GPR:$Src, (i32 8)), 0xFF00FF),
Evan Chenga8e29892007-01-19 07:51:42 +00001350 (UXTB16r_rot GPR:$Src, 24)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001351def : ARMV6Pat<(and (srl GPR:$Src, (i32 8)), 0xFF00FF),
Evan Chenga8e29892007-01-19 07:51:42 +00001352 (UXTB16r_rot GPR:$Src, 8)>;
1353
Evan Cheng97f48c32008-11-06 22:15:19 +00001354defm UXTAB : AI_bin_rrot<0b01101110, "uxtab",
Evan Chenga8e29892007-01-19 07:51:42 +00001355 BinOpFrag<(add node:$LHS, (and node:$RHS, 0x00FF))>>;
Evan Cheng97f48c32008-11-06 22:15:19 +00001356defm UXTAH : AI_bin_rrot<0b01101111, "uxtah",
Evan Chenga8e29892007-01-19 07:51:42 +00001357 BinOpFrag<(add node:$LHS, (and node:$RHS, 0xFFFF))>>;
Rafael Espindola3c000bf2006-08-21 22:00:32 +00001358}
1359
Evan Chenga8e29892007-01-19 07:51:42 +00001360// This isn't safe in general, the add is two 16-bit units, not a 32-bit add.
1361//defm UXTAB16 : xxx<"uxtab16", 0xff00ff>;
Rafael Espindola817e7fd2006-09-11 19:24:19 +00001362
Evan Chenga8e29892007-01-19 07:51:42 +00001363// TODO: UXT(A){B|H}16
1364
Sandeep Patel47eedaa2009-10-13 18:59:48 +00001365def SBFX : I<(outs GPR:$dst),
1366 (ins GPR:$src, imm0_31:$lsb, imm0_31:$width),
1367 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iALUi,
Evan Cheng162e3092009-10-26 23:45:59 +00001368 "sbfx", "\t$dst, $src, $lsb, $width", "", []>,
Sandeep Patel47eedaa2009-10-13 18:59:48 +00001369 Requires<[IsARM, HasV6T2]> {
1370 let Inst{27-21} = 0b0111101;
1371 let Inst{6-4} = 0b101;
1372}
1373
1374def UBFX : I<(outs GPR:$dst),
1375 (ins GPR:$src, imm0_31:$lsb, imm0_31:$width),
1376 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iALUi,
Evan Cheng162e3092009-10-26 23:45:59 +00001377 "ubfx", "\t$dst, $src, $lsb, $width", "", []>,
Sandeep Patel47eedaa2009-10-13 18:59:48 +00001378 Requires<[IsARM, HasV6T2]> {
1379 let Inst{27-21} = 0b0111111;
1380 let Inst{6-4} = 0b101;
1381}
1382
Evan Chenga8e29892007-01-19 07:51:42 +00001383//===----------------------------------------------------------------------===//
1384// Arithmetic Instructions.
1385//
1386
Jim Grosbach26421962008-10-14 20:36:24 +00001387defm ADD : AsI1_bin_irs<0b0100, "add",
Evan Cheng8de898a2009-06-26 00:19:44 +00001388 BinOpFrag<(add node:$LHS, node:$RHS)>, 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00001389defm SUB : AsI1_bin_irs<0b0010, "sub",
Evan Cheng7fd7ca42008-09-17 07:53:38 +00001390 BinOpFrag<(sub node:$LHS, node:$RHS)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00001391
Evan Chengc85e8322007-07-05 07:13:32 +00001392// ADD and SUB with 's' bit set.
Jim Grosbache5165492009-11-09 00:11:35 +00001393defm ADDS : AI1_bin_s_irs<0b0100, "adds",
1394 BinOpFrag<(addc node:$LHS, node:$RHS)>, 1>;
1395defm SUBS : AI1_bin_s_irs<0b0010, "subs",
Evan Cheng1e249e32009-06-25 20:59:23 +00001396 BinOpFrag<(subc node:$LHS, node:$RHS)>>;
Evan Cheng2c614c52007-06-06 10:17:05 +00001397
Evan Cheng62674222009-06-25 23:34:10 +00001398defm ADC : AI1_adde_sube_irs<0b0101, "adc",
Jim Grosbach0a145f32010-02-16 20:17:57 +00001399 BinOpFrag<(adde_dead_carry node:$LHS, node:$RHS)>, 1>;
Evan Cheng62674222009-06-25 23:34:10 +00001400defm SBC : AI1_adde_sube_irs<0b0110, "sbc",
Jim Grosbach0a145f32010-02-16 20:17:57 +00001401 BinOpFrag<(sube_dead_carry node:$LHS, node:$RHS)>>;
Jim Grosbache5165492009-11-09 00:11:35 +00001402defm ADCS : AI1_adde_sube_s_irs<0b0101, "adcs",
Jim Grosbach0a145f32010-02-16 20:17:57 +00001403 BinOpFrag<(adde_live_carry node:$LHS, node:$RHS)>, 1>;
Jim Grosbache5165492009-11-09 00:11:35 +00001404defm SBCS : AI1_adde_sube_s_irs<0b0110, "sbcs",
Jim Grosbach0a145f32010-02-16 20:17:57 +00001405 BinOpFrag<(sube_live_carry node:$LHS, node:$RHS) >>;
Evan Chenga8e29892007-01-19 07:51:42 +00001406
Evan Chengc85e8322007-07-05 07:13:32 +00001407// These don't define reg/reg forms, because they are handled above.
Evan Chengedda31c2008-11-05 18:35:52 +00001408def RSBri : AsI1<0b0011, (outs GPR:$dst), (ins GPR:$a, so_imm:$b), DPFrm,
Evan Cheng162e3092009-10-26 23:45:59 +00001409 IIC_iALUi, "rsb", "\t$dst, $a, $b",
Evan Cheng7995ef32009-09-09 01:47:07 +00001410 [(set GPR:$dst, (sub so_imm:$b, GPR:$a))]> {
1411 let Inst{25} = 1;
1412}
Evan Cheng13ab0202007-07-10 18:08:01 +00001413
Evan Chengedda31c2008-11-05 18:35:52 +00001414def RSBrs : AsI1<0b0011, (outs GPR:$dst), (ins GPR:$a, so_reg:$b), DPSoRegFrm,
Evan Cheng162e3092009-10-26 23:45:59 +00001415 IIC_iALUsr, "rsb", "\t$dst, $a, $b",
Bob Wilson7e053bb2009-10-26 22:34:44 +00001416 [(set GPR:$dst, (sub so_reg:$b, GPR:$a))]> {
Bob Wilson7e053bb2009-10-26 22:34:44 +00001417 let Inst{25} = 0;
1418}
Evan Chengc85e8322007-07-05 07:13:32 +00001419
1420// RSB with 's' bit set.
Evan Cheng071a2792007-09-11 19:55:27 +00001421let Defs = [CPSR] in {
Evan Chengedda31c2008-11-05 18:35:52 +00001422def RSBSri : AI1<0b0011, (outs GPR:$dst), (ins GPR:$a, so_imm:$b), DPFrm,
Jim Grosbache5165492009-11-09 00:11:35 +00001423 IIC_iALUi, "rsbs", "\t$dst, $a, $b",
Evan Cheng7995ef32009-09-09 01:47:07 +00001424 [(set GPR:$dst, (subc so_imm:$b, GPR:$a))]> {
Bob Wilson7e053bb2009-10-26 22:34:44 +00001425 let Inst{20} = 1;
Evan Cheng7995ef32009-09-09 01:47:07 +00001426 let Inst{25} = 1;
1427}
Evan Chengedda31c2008-11-05 18:35:52 +00001428def RSBSrs : AI1<0b0011, (outs GPR:$dst), (ins GPR:$a, so_reg:$b), DPSoRegFrm,
Jim Grosbache5165492009-11-09 00:11:35 +00001429 IIC_iALUsr, "rsbs", "\t$dst, $a, $b",
Bob Wilson7e053bb2009-10-26 22:34:44 +00001430 [(set GPR:$dst, (subc so_reg:$b, GPR:$a))]> {
Bob Wilson7e053bb2009-10-26 22:34:44 +00001431 let Inst{20} = 1;
1432 let Inst{25} = 0;
1433}
Evan Cheng071a2792007-09-11 19:55:27 +00001434}
Evan Chengc85e8322007-07-05 07:13:32 +00001435
Evan Cheng62674222009-06-25 23:34:10 +00001436let Uses = [CPSR] in {
1437def RSCri : AsI1<0b0111, (outs GPR:$dst), (ins GPR:$a, so_imm:$b),
Evan Cheng162e3092009-10-26 23:45:59 +00001438 DPFrm, IIC_iALUi, "rsc", "\t$dst, $a, $b",
Jim Grosbach0a145f32010-02-16 20:17:57 +00001439 [(set GPR:$dst, (sube_dead_carry so_imm:$b, GPR:$a))]>,
1440 Requires<[IsARM]> {
Evan Cheng7995ef32009-09-09 01:47:07 +00001441 let Inst{25} = 1;
1442}
Evan Cheng62674222009-06-25 23:34:10 +00001443def RSCrs : AsI1<0b0111, (outs GPR:$dst), (ins GPR:$a, so_reg:$b),
Evan Cheng162e3092009-10-26 23:45:59 +00001444 DPSoRegFrm, IIC_iALUsr, "rsc", "\t$dst, $a, $b",
Jim Grosbach0a145f32010-02-16 20:17:57 +00001445 [(set GPR:$dst, (sube_dead_carry so_reg:$b, GPR:$a))]>,
1446 Requires<[IsARM]> {
Bob Wilsondda95832009-10-26 22:59:12 +00001447 let Inst{25} = 0;
1448}
Evan Cheng62674222009-06-25 23:34:10 +00001449}
1450
1451// FIXME: Allow these to be predicated.
Evan Cheng1e249e32009-06-25 20:59:23 +00001452let Defs = [CPSR], Uses = [CPSR] in {
1453def RSCSri : AXI1<0b0111, (outs GPR:$dst), (ins GPR:$a, so_imm:$b),
Evan Cheng162e3092009-10-26 23:45:59 +00001454 DPFrm, IIC_iALUi, "rscs\t$dst, $a, $b",
Jim Grosbach0a145f32010-02-16 20:17:57 +00001455 [(set GPR:$dst, (sube_dead_carry so_imm:$b, GPR:$a))]>,
1456 Requires<[IsARM]> {
Bob Wilsondda95832009-10-26 22:59:12 +00001457 let Inst{20} = 1;
Evan Cheng7995ef32009-09-09 01:47:07 +00001458 let Inst{25} = 1;
1459}
Evan Cheng1e249e32009-06-25 20:59:23 +00001460def RSCSrs : AXI1<0b0111, (outs GPR:$dst), (ins GPR:$a, so_reg:$b),
Evan Cheng162e3092009-10-26 23:45:59 +00001461 DPSoRegFrm, IIC_iALUsr, "rscs\t$dst, $a, $b",
Jim Grosbach0a145f32010-02-16 20:17:57 +00001462 [(set GPR:$dst, (sube_dead_carry so_reg:$b, GPR:$a))]>,
1463 Requires<[IsARM]> {
Bob Wilsondda95832009-10-26 22:59:12 +00001464 let Inst{20} = 1;
1465 let Inst{25} = 0;
1466}
Evan Cheng071a2792007-09-11 19:55:27 +00001467}
Evan Cheng2c614c52007-06-06 10:17:05 +00001468
Evan Chenga8e29892007-01-19 07:51:42 +00001469// (sub X, imm) gets canonicalized to (add X, -imm). Match this form.
1470def : ARMPat<(add GPR:$src, so_imm_neg:$imm),
1471 (SUBri GPR:$src, so_imm_neg:$imm)>;
1472
1473//def : ARMPat<(addc GPR:$src, so_imm_neg:$imm),
1474// (SUBSri GPR:$src, so_imm_neg:$imm)>;
1475//def : ARMPat<(adde GPR:$src, so_imm_neg:$imm),
1476// (SBCri GPR:$src, so_imm_neg:$imm)>;
1477
1478// Note: These are implemented in C++ code, because they have to generate
1479// ADD/SUBrs instructions, which use a complex pattern that a xform function
1480// cannot produce.
1481// (mul X, 2^n+1) -> (add (X << n), X)
1482// (mul X, 2^n-1) -> (rsb X, (X << n))
1483
Johnny Chen667d1272010-02-22 18:50:54 +00001484// ARM Arithmetic Instruction -- for disassembly only
Johnny Chen2faf3912010-02-14 06:32:20 +00001485// GPR:$dst = GPR:$a op GPR:$b
Johnny Chen667d1272010-02-22 18:50:54 +00001486class AAI<bits<8> op27_20, bits<4> op7_4, string opc>
Johnny Chen2faf3912010-02-14 06:32:20 +00001487 : AI<(outs GPR:$dst), (ins GPR:$a, GPR:$b), DPFrm, IIC_iALUr,
Bob Wilson7dc97472010-02-15 23:43:47 +00001488 opc, "\t$dst, $a, $b",
1489 [/* For disassembly only; pattern left blank */]> {
Johnny Chen08b85f32010-02-13 01:21:01 +00001490 let Inst{27-20} = op27_20;
1491 let Inst{7-4} = op7_4;
1492}
1493
Johnny Chen667d1272010-02-22 18:50:54 +00001494// Saturating add/subtract -- for disassembly only
1495
1496def QADD : AAI<0b00010000, 0b0101, "qadd">;
1497def QADD16 : AAI<0b01100010, 0b0001, "qadd16">;
1498def QADD8 : AAI<0b01100010, 0b1001, "qadd8">;
1499def QASX : AAI<0b01100010, 0b0011, "qasx">;
1500def QDADD : AAI<0b00010100, 0b0101, "qdadd">;
1501def QDSUB : AAI<0b00010110, 0b0101, "qdsub">;
1502def QSAX : AAI<0b01100010, 0b0101, "qsax">;
1503def QSUB : AAI<0b00010010, 0b0101, "qsub">;
1504def QSUB16 : AAI<0b01100010, 0b0111, "qsub16">;
1505def QSUB8 : AAI<0b01100010, 0b1111, "qsub8">;
1506def UQADD16 : AAI<0b01100110, 0b0001, "uqadd16">;
1507def UQADD8 : AAI<0b01100110, 0b1001, "uqadd8">;
1508def UQASX : AAI<0b01100110, 0b0011, "uqasx">;
1509def UQSAX : AAI<0b01100110, 0b0101, "uqsax">;
1510def UQSUB16 : AAI<0b01100110, 0b0111, "uqsub16">;
1511def UQSUB8 : AAI<0b01100110, 0b1111, "uqsub8">;
1512
1513// Signed/Unsigned add/subtract -- for disassembly only
1514
1515def SASX : AAI<0b01100001, 0b0011, "sasx">;
1516def SADD16 : AAI<0b01100001, 0b0001, "sadd16">;
1517def SADD8 : AAI<0b01100001, 0b1001, "sadd8">;
1518def SSAX : AAI<0b01100001, 0b0101, "ssax">;
1519def SSUB16 : AAI<0b01100001, 0b0111, "ssub16">;
1520def SSUB8 : AAI<0b01100001, 0b1111, "ssub8">;
1521def UASX : AAI<0b01100101, 0b0011, "uasx">;
1522def UADD16 : AAI<0b01100101, 0b0001, "uadd16">;
1523def UADD8 : AAI<0b01100101, 0b1001, "uadd8">;
1524def USAX : AAI<0b01100101, 0b0101, "usax">;
1525def USUB16 : AAI<0b01100101, 0b0111, "usub16">;
1526def USUB8 : AAI<0b01100101, 0b1111, "usub8">;
1527
1528// Signed/Unsigned halving add/subtract -- for disassembly only
1529
1530def SHASX : AAI<0b01100011, 0b0011, "shasx">;
1531def SHADD16 : AAI<0b01100011, 0b0001, "shadd16">;
1532def SHADD8 : AAI<0b01100011, 0b1001, "shadd8">;
1533def SHSAX : AAI<0b01100011, 0b0101, "shsax">;
1534def SHSUB16 : AAI<0b01100011, 0b0111, "shsub16">;
1535def SHSUB8 : AAI<0b01100011, 0b1111, "shsub8">;
1536def UHASX : AAI<0b01100111, 0b0011, "uhasx">;
1537def UHADD16 : AAI<0b01100111, 0b0001, "uhadd16">;
1538def UHADD8 : AAI<0b01100111, 0b1001, "uhadd8">;
1539def UHSAX : AAI<0b01100111, 0b0101, "uhsax">;
1540def UHSUB16 : AAI<0b01100111, 0b0111, "uhsub16">;
1541def UHSUB8 : AAI<0b01100111, 0b1111, "uhsub8">;
1542
1543// Unsigned Sum of Absolute Difference [and Accumulate] -- for disassembly only
1544
1545def USAD8 : AI<(outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
1546 MulFrm /* for convenience */, NoItinerary, "usad8",
1547 "\t$dst, $a, $b", []>,
1548 Requires<[IsARM, HasV6]> {
1549 let Inst{27-20} = 0b01111000;
1550 let Inst{15-12} = 0b1111;
1551 let Inst{7-4} = 0b0001;
1552}
1553def USADA8 : AI<(outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
1554 MulFrm /* for convenience */, NoItinerary, "usada8",
1555 "\t$dst, $a, $b, $acc", []>,
1556 Requires<[IsARM, HasV6]> {
1557 let Inst{27-20} = 0b01111000;
1558 let Inst{7-4} = 0b0001;
1559}
1560
1561// Signed/Unsigned saturate -- for disassembly only
1562
1563def SSATlsl : AI<(outs GPR:$dst), (ins i32imm:$bit_pos, GPR:$a, i32imm:$shamt),
1564 DPFrm, NoItinerary, "ssat", "\t$dst, $bit_pos, $a, LSL $shamt",
1565 [/* For disassembly only; pattern left blank */]> {
1566 let Inst{27-21} = 0b0110101;
1567 let Inst{6-4} = 0b001;
1568}
1569
1570def SSATasr : AI<(outs GPR:$dst), (ins i32imm:$bit_pos, GPR:$a, i32imm:$shamt),
1571 DPFrm, NoItinerary, "ssat", "\t$dst, $bit_pos, $a, ASR $shamt",
1572 [/* For disassembly only; pattern left blank */]> {
1573 let Inst{27-21} = 0b0110101;
1574 let Inst{6-4} = 0b101;
1575}
1576
1577def SSAT16 : AI<(outs GPR:$dst), (ins i32imm:$bit_pos, GPR:$a), DPFrm,
1578 NoItinerary, "ssat16", "\t$dst, $bit_pos, $a",
1579 [/* For disassembly only; pattern left blank */]> {
1580 let Inst{27-20} = 0b01101010;
1581 let Inst{7-4} = 0b0011;
1582}
1583
1584def USATlsl : AI<(outs GPR:$dst), (ins i32imm:$bit_pos, GPR:$a, i32imm:$shamt),
1585 DPFrm, NoItinerary, "usat", "\t$dst, $bit_pos, $a, LSL $shamt",
1586 [/* For disassembly only; pattern left blank */]> {
1587 let Inst{27-21} = 0b0110111;
1588 let Inst{6-4} = 0b001;
1589}
1590
1591def USATasr : AI<(outs GPR:$dst), (ins i32imm:$bit_pos, GPR:$a, i32imm:$shamt),
1592 DPFrm, NoItinerary, "usat", "\t$dst, $bit_pos, $a, ASR $shamt",
1593 [/* For disassembly only; pattern left blank */]> {
1594 let Inst{27-21} = 0b0110111;
1595 let Inst{6-4} = 0b101;
1596}
1597
1598def USAT16 : AI<(outs GPR:$dst), (ins i32imm:$bit_pos, GPR:$a), DPFrm,
1599 NoItinerary, "usat16", "\t$dst, $bit_pos, $a",
1600 [/* For disassembly only; pattern left blank */]> {
1601 let Inst{27-20} = 0b01101110;
1602 let Inst{7-4} = 0b0011;
1603}
Evan Chenga8e29892007-01-19 07:51:42 +00001604
1605//===----------------------------------------------------------------------===//
1606// Bitwise Instructions.
1607//
1608
Jim Grosbach26421962008-10-14 20:36:24 +00001609defm AND : AsI1_bin_irs<0b0000, "and",
Evan Cheng8de898a2009-06-26 00:19:44 +00001610 BinOpFrag<(and node:$LHS, node:$RHS)>, 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00001611defm ORR : AsI1_bin_irs<0b1100, "orr",
Evan Cheng8de898a2009-06-26 00:19:44 +00001612 BinOpFrag<(or node:$LHS, node:$RHS)>, 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00001613defm EOR : AsI1_bin_irs<0b0001, "eor",
Evan Cheng8de898a2009-06-26 00:19:44 +00001614 BinOpFrag<(xor node:$LHS, node:$RHS)>, 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00001615defm BIC : AsI1_bin_irs<0b1110, "bic",
Evan Cheng7fd7ca42008-09-17 07:53:38 +00001616 BinOpFrag<(and node:$LHS, (not node:$RHS))>>;
Evan Chenga8e29892007-01-19 07:51:42 +00001617
Evan Cheng36a0aeb2009-07-06 22:23:46 +00001618def BFC : I<(outs GPR:$dst), (ins GPR:$src, bf_inv_mask_imm:$imm),
David Goodwin2f54a2f2009-11-02 17:28:36 +00001619 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iUNAsi,
Evan Cheng162e3092009-10-26 23:45:59 +00001620 "bfc", "\t$dst, $imm", "$src = $dst",
Evan Cheng36a0aeb2009-07-06 22:23:46 +00001621 [(set GPR:$dst, (and GPR:$src, bf_inv_mask_imm:$imm))]>,
1622 Requires<[IsARM, HasV6T2]> {
1623 let Inst{27-21} = 0b0111110;
1624 let Inst{6-0} = 0b0011111;
1625}
1626
Johnny Chenb2503c02010-02-17 06:31:48 +00001627// A8.6.18 BFI - Bitfield insert (Encoding A1)
1628// Added for disassembler with the pattern field purposely left blank.
1629def BFI : I<(outs GPR:$dst), (ins GPR:$src, bf_inv_mask_imm:$imm),
1630 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iUNAsi,
1631 "bfi", "\t$dst, $src, $imm", "",
1632 [/* For disassembly only; pattern left blank */]>,
1633 Requires<[IsARM, HasV6T2]> {
1634 let Inst{27-21} = 0b0111110;
1635 let Inst{6-4} = 0b001; // Rn: Inst{3-0} != 15
1636}
1637
David Goodwin5d598aa2009-08-19 18:00:44 +00001638def MVNr : AsI1<0b1111, (outs GPR:$dst), (ins GPR:$src), DPFrm, IIC_iMOVr,
Evan Cheng162e3092009-10-26 23:45:59 +00001639 "mvn", "\t$dst, $src",
Bob Wilson8e86b512009-10-14 19:00:24 +00001640 [(set GPR:$dst, (not GPR:$src))]>, UnaryDP {
Johnny Chen48d5ccf2010-01-31 11:22:28 +00001641 let Inst{25} = 0;
Johnny Chen04301522009-11-07 00:54:36 +00001642 let Inst{11-4} = 0b00000000;
Bob Wilson8e86b512009-10-14 19:00:24 +00001643}
Evan Chengedda31c2008-11-05 18:35:52 +00001644def MVNs : AsI1<0b1111, (outs GPR:$dst), (ins so_reg:$src), DPSoRegFrm,
Evan Cheng162e3092009-10-26 23:45:59 +00001645 IIC_iMOVsr, "mvn", "\t$dst, $src",
Johnny Chen48d5ccf2010-01-31 11:22:28 +00001646 [(set GPR:$dst, (not so_reg:$src))]>, UnaryDP {
1647 let Inst{25} = 0;
1648}
Evan Chengb3379fb2009-02-05 08:42:55 +00001649let isReMaterializable = 1, isAsCheapAsAMove = 1 in
Jim Grosbach64171712010-02-16 21:07:46 +00001650def MVNi : AsI1<0b1111, (outs GPR:$dst), (ins so_imm:$imm), DPFrm,
Evan Cheng162e3092009-10-26 23:45:59 +00001651 IIC_iMOVi, "mvn", "\t$dst, $imm",
Evan Cheng7995ef32009-09-09 01:47:07 +00001652 [(set GPR:$dst, so_imm_not:$imm)]>,UnaryDP {
1653 let Inst{25} = 1;
1654}
Evan Chenga8e29892007-01-19 07:51:42 +00001655
1656def : ARMPat<(and GPR:$src, so_imm_not:$imm),
1657 (BICri GPR:$src, so_imm_not:$imm)>;
1658
1659//===----------------------------------------------------------------------===//
1660// Multiply Instructions.
1661//
1662
Evan Cheng8de898a2009-06-26 00:19:44 +00001663let isCommutable = 1 in
David Goodwin5d598aa2009-08-19 18:00:44 +00001664def MUL : AsMul1I<0b0000000, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng162e3092009-10-26 23:45:59 +00001665 IIC_iMUL32, "mul", "\t$dst, $a, $b",
Evan Cheng12c3a532008-11-06 17:48:05 +00001666 [(set GPR:$dst, (mul GPR:$a, GPR:$b))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001667
Evan Chengfbc9d412008-11-06 01:21:28 +00001668def MLA : AsMul1I<0b0000001, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$c),
Evan Cheng162e3092009-10-26 23:45:59 +00001669 IIC_iMAC32, "mla", "\t$dst, $a, $b, $c",
Evan Cheng12c3a532008-11-06 17:48:05 +00001670 [(set GPR:$dst, (add (mul GPR:$a, GPR:$b), GPR:$c))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001671
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001672def MLS : AMul1I<0b0000011, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$c),
Evan Cheng162e3092009-10-26 23:45:59 +00001673 IIC_iMAC32, "mls", "\t$dst, $a, $b, $c",
Evan Chengedcbada2009-07-06 22:05:45 +00001674 [(set GPR:$dst, (sub GPR:$c, (mul GPR:$a, GPR:$b)))]>,
1675 Requires<[IsARM, HasV6T2]>;
1676
Evan Chenga8e29892007-01-19 07:51:42 +00001677// Extra precision multiplies with low / high results
Evan Chengcd799b92009-06-12 20:46:18 +00001678let neverHasSideEffects = 1 in {
Evan Cheng8de898a2009-06-26 00:19:44 +00001679let isCommutable = 1 in {
Evan Chengfbc9d412008-11-06 01:21:28 +00001680def SMULL : AsMul1I<0b0000110, (outs GPR:$ldst, GPR:$hdst),
David Goodwin5d598aa2009-08-19 18:00:44 +00001681 (ins GPR:$a, GPR:$b), IIC_iMUL64,
Evan Cheng162e3092009-10-26 23:45:59 +00001682 "smull", "\t$ldst, $hdst, $a, $b", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00001683
Evan Chengfbc9d412008-11-06 01:21:28 +00001684def UMULL : AsMul1I<0b0000100, (outs GPR:$ldst, GPR:$hdst),
David Goodwin5d598aa2009-08-19 18:00:44 +00001685 (ins GPR:$a, GPR:$b), IIC_iMUL64,
Evan Cheng162e3092009-10-26 23:45:59 +00001686 "umull", "\t$ldst, $hdst, $a, $b", []>;
Evan Cheng8de898a2009-06-26 00:19:44 +00001687}
Evan Chenga8e29892007-01-19 07:51:42 +00001688
1689// Multiply + accumulate
Evan Chengfbc9d412008-11-06 01:21:28 +00001690def SMLAL : AsMul1I<0b0000111, (outs GPR:$ldst, GPR:$hdst),
David Goodwin5d598aa2009-08-19 18:00:44 +00001691 (ins GPR:$a, GPR:$b), IIC_iMAC64,
Evan Cheng162e3092009-10-26 23:45:59 +00001692 "smlal", "\t$ldst, $hdst, $a, $b", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00001693
Evan Chengfbc9d412008-11-06 01:21:28 +00001694def UMLAL : AsMul1I<0b0000101, (outs GPR:$ldst, GPR:$hdst),
David Goodwin5d598aa2009-08-19 18:00:44 +00001695 (ins GPR:$a, GPR:$b), IIC_iMAC64,
Evan Cheng162e3092009-10-26 23:45:59 +00001696 "umlal", "\t$ldst, $hdst, $a, $b", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00001697
Evan Chengfbc9d412008-11-06 01:21:28 +00001698def UMAAL : AMul1I <0b0000010, (outs GPR:$ldst, GPR:$hdst),
David Goodwin5d598aa2009-08-19 18:00:44 +00001699 (ins GPR:$a, GPR:$b), IIC_iMAC64,
Evan Cheng162e3092009-10-26 23:45:59 +00001700 "umaal", "\t$ldst, $hdst, $a, $b", []>,
Evan Chengfbc9d412008-11-06 01:21:28 +00001701 Requires<[IsARM, HasV6]>;
Evan Chengcd799b92009-06-12 20:46:18 +00001702} // neverHasSideEffects
Evan Chenga8e29892007-01-19 07:51:42 +00001703
1704// Most significant word multiply
Evan Chengfbc9d412008-11-06 01:21:28 +00001705def SMMUL : AMul2I <0b0111010, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng162e3092009-10-26 23:45:59 +00001706 IIC_iMUL32, "smmul", "\t$dst, $a, $b",
Evan Cheng13ab0202007-07-10 18:08:01 +00001707 [(set GPR:$dst, (mulhs GPR:$a, GPR:$b))]>,
Evan Chengfbc9d412008-11-06 01:21:28 +00001708 Requires<[IsARM, HasV6]> {
1709 let Inst{7-4} = 0b0001;
1710 let Inst{15-12} = 0b1111;
1711}
Evan Cheng13ab0202007-07-10 18:08:01 +00001712
Evan Chengfbc9d412008-11-06 01:21:28 +00001713def SMMLA : AMul2I <0b0111010, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$c),
Evan Cheng162e3092009-10-26 23:45:59 +00001714 IIC_iMAC32, "smmla", "\t$dst, $a, $b, $c",
Evan Cheng13ab0202007-07-10 18:08:01 +00001715 [(set GPR:$dst, (add (mulhs GPR:$a, GPR:$b), GPR:$c))]>,
Evan Chengfbc9d412008-11-06 01:21:28 +00001716 Requires<[IsARM, HasV6]> {
1717 let Inst{7-4} = 0b0001;
1718}
Evan Chenga8e29892007-01-19 07:51:42 +00001719
1720
Evan Chengfbc9d412008-11-06 01:21:28 +00001721def SMMLS : AMul2I <0b0111010, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$c),
Evan Cheng162e3092009-10-26 23:45:59 +00001722 IIC_iMAC32, "smmls", "\t$dst, $a, $b, $c",
Evan Chenga8e29892007-01-19 07:51:42 +00001723 [(set GPR:$dst, (sub GPR:$c, (mulhs GPR:$a, GPR:$b)))]>,
Evan Chengfbc9d412008-11-06 01:21:28 +00001724 Requires<[IsARM, HasV6]> {
1725 let Inst{7-4} = 0b1101;
1726}
Evan Chenga8e29892007-01-19 07:51:42 +00001727
Raul Herbster37fb5b12007-08-30 23:25:47 +00001728multiclass AI_smul<string opc, PatFrag opnode> {
Evan Chengeb4f52e2008-11-06 03:35:07 +00001729 def BB : AMulxyI<0b0001011, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng162e3092009-10-26 23:45:59 +00001730 IIC_iMUL32, !strconcat(opc, "bb"), "\t$dst, $a, $b",
Evan Cheng34b12d22007-01-19 20:27:35 +00001731 [(set GPR:$dst, (opnode (sext_inreg GPR:$a, i16),
1732 (sext_inreg GPR:$b, i16)))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00001733 Requires<[IsARM, HasV5TE]> {
1734 let Inst{5} = 0;
1735 let Inst{6} = 0;
1736 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00001737
Evan Chengeb4f52e2008-11-06 03:35:07 +00001738 def BT : AMulxyI<0b0001011, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng162e3092009-10-26 23:45:59 +00001739 IIC_iMUL32, !strconcat(opc, "bt"), "\t$dst, $a, $b",
Evan Cheng34b12d22007-01-19 20:27:35 +00001740 [(set GPR:$dst, (opnode (sext_inreg GPR:$a, i16),
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001741 (sra GPR:$b, (i32 16))))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00001742 Requires<[IsARM, HasV5TE]> {
1743 let Inst{5} = 0;
1744 let Inst{6} = 1;
1745 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00001746
Evan Chengeb4f52e2008-11-06 03:35:07 +00001747 def TB : AMulxyI<0b0001011, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng162e3092009-10-26 23:45:59 +00001748 IIC_iMUL32, !strconcat(opc, "tb"), "\t$dst, $a, $b",
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001749 [(set GPR:$dst, (opnode (sra GPR:$a, (i32 16)),
Evan Cheng34b12d22007-01-19 20:27:35 +00001750 (sext_inreg GPR:$b, i16)))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00001751 Requires<[IsARM, HasV5TE]> {
1752 let Inst{5} = 1;
1753 let Inst{6} = 0;
1754 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00001755
Evan Chengeb4f52e2008-11-06 03:35:07 +00001756 def TT : AMulxyI<0b0001011, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng162e3092009-10-26 23:45:59 +00001757 IIC_iMUL32, !strconcat(opc, "tt"), "\t$dst, $a, $b",
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001758 [(set GPR:$dst, (opnode (sra GPR:$a, (i32 16)),
1759 (sra GPR:$b, (i32 16))))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00001760 Requires<[IsARM, HasV5TE]> {
1761 let Inst{5} = 1;
1762 let Inst{6} = 1;
1763 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00001764
Evan Chengeb4f52e2008-11-06 03:35:07 +00001765 def WB : AMulxyI<0b0001001, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng162e3092009-10-26 23:45:59 +00001766 IIC_iMUL16, !strconcat(opc, "wb"), "\t$dst, $a, $b",
Evan Cheng34b12d22007-01-19 20:27:35 +00001767 [(set GPR:$dst, (sra (opnode GPR:$a,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001768 (sext_inreg GPR:$b, i16)), (i32 16)))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00001769 Requires<[IsARM, HasV5TE]> {
1770 let Inst{5} = 1;
1771 let Inst{6} = 0;
1772 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00001773
Evan Chengeb4f52e2008-11-06 03:35:07 +00001774 def WT : AMulxyI<0b0001001, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng162e3092009-10-26 23:45:59 +00001775 IIC_iMUL16, !strconcat(opc, "wt"), "\t$dst, $a, $b",
Evan Chenga8e29892007-01-19 07:51:42 +00001776 [(set GPR:$dst, (sra (opnode GPR:$a,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001777 (sra GPR:$b, (i32 16))), (i32 16)))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00001778 Requires<[IsARM, HasV5TE]> {
1779 let Inst{5} = 1;
1780 let Inst{6} = 1;
1781 }
Rafael Espindolabec2e382006-10-16 16:33:29 +00001782}
1783
Raul Herbster37fb5b12007-08-30 23:25:47 +00001784
1785multiclass AI_smla<string opc, PatFrag opnode> {
Evan Chengeb4f52e2008-11-06 03:35:07 +00001786 def BB : AMulxyI<0b0001000, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
Evan Cheng162e3092009-10-26 23:45:59 +00001787 IIC_iMAC16, !strconcat(opc, "bb"), "\t$dst, $a, $b, $acc",
Evan Cheng34b12d22007-01-19 20:27:35 +00001788 [(set GPR:$dst, (add GPR:$acc,
1789 (opnode (sext_inreg GPR:$a, i16),
1790 (sext_inreg GPR:$b, i16))))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00001791 Requires<[IsARM, HasV5TE]> {
1792 let Inst{5} = 0;
1793 let Inst{6} = 0;
1794 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00001795
Evan Chengeb4f52e2008-11-06 03:35:07 +00001796 def BT : AMulxyI<0b0001000, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
Evan Cheng162e3092009-10-26 23:45:59 +00001797 IIC_iMAC16, !strconcat(opc, "bt"), "\t$dst, $a, $b, $acc",
Evan Cheng34b12d22007-01-19 20:27:35 +00001798 [(set GPR:$dst, (add GPR:$acc, (opnode (sext_inreg GPR:$a, i16),
Jim Grosbach80dc1162010-02-16 21:23:02 +00001799 (sra GPR:$b, (i32 16)))))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00001800 Requires<[IsARM, HasV5TE]> {
1801 let Inst{5} = 0;
1802 let Inst{6} = 1;
1803 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00001804
Evan Chengeb4f52e2008-11-06 03:35:07 +00001805 def TB : AMulxyI<0b0001000, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
Evan Cheng162e3092009-10-26 23:45:59 +00001806 IIC_iMAC16, !strconcat(opc, "tb"), "\t$dst, $a, $b, $acc",
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001807 [(set GPR:$dst, (add GPR:$acc, (opnode (sra GPR:$a, (i32 16)),
Evan Cheng34b12d22007-01-19 20:27:35 +00001808 (sext_inreg GPR:$b, i16))))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00001809 Requires<[IsARM, HasV5TE]> {
1810 let Inst{5} = 1;
1811 let Inst{6} = 0;
1812 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00001813
Evan Chengeb4f52e2008-11-06 03:35:07 +00001814 def TT : AMulxyI<0b0001000, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
Evan Cheng162e3092009-10-26 23:45:59 +00001815 IIC_iMAC16, !strconcat(opc, "tt"), "\t$dst, $a, $b, $acc",
1816 [(set GPR:$dst, (add GPR:$acc, (opnode (sra GPR:$a, (i32 16)),
1817 (sra GPR:$b, (i32 16)))))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00001818 Requires<[IsARM, HasV5TE]> {
1819 let Inst{5} = 1;
1820 let Inst{6} = 1;
1821 }
Evan Chenga8e29892007-01-19 07:51:42 +00001822
Evan Chengeb4f52e2008-11-06 03:35:07 +00001823 def WB : AMulxyI<0b0001001, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
Evan Cheng162e3092009-10-26 23:45:59 +00001824 IIC_iMAC16, !strconcat(opc, "wb"), "\t$dst, $a, $b, $acc",
Evan Cheng34b12d22007-01-19 20:27:35 +00001825 [(set GPR:$dst, (add GPR:$acc, (sra (opnode GPR:$a,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001826 (sext_inreg GPR:$b, i16)), (i32 16))))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00001827 Requires<[IsARM, HasV5TE]> {
1828 let Inst{5} = 0;
1829 let Inst{6} = 0;
1830 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00001831
Evan Chengeb4f52e2008-11-06 03:35:07 +00001832 def WT : AMulxyI<0b0001001, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
Evan Cheng162e3092009-10-26 23:45:59 +00001833 IIC_iMAC16, !strconcat(opc, "wt"), "\t$dst, $a, $b, $acc",
Evan Chenga8e29892007-01-19 07:51:42 +00001834 [(set GPR:$dst, (add GPR:$acc, (sra (opnode GPR:$a,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001835 (sra GPR:$b, (i32 16))), (i32 16))))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00001836 Requires<[IsARM, HasV5TE]> {
1837 let Inst{5} = 0;
1838 let Inst{6} = 1;
1839 }
Rafael Espindola70673a12006-10-18 16:20:57 +00001840}
Rafael Espindola5c2aa0a2006-09-08 12:47:03 +00001841
Raul Herbster37fb5b12007-08-30 23:25:47 +00001842defm SMUL : AI_smul<"smul", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
1843defm SMLA : AI_smla<"smla", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
Rafael Espindola27185192006-09-29 21:20:16 +00001844
Johnny Chen83498e52010-02-12 21:59:23 +00001845// Halfword multiply accumulate long: SMLAL<x><y> -- for disassembly only
1846def SMLALBB : AMulxyI<0b0001010,(outs GPR:$ldst,GPR:$hdst),(ins GPR:$a,GPR:$b),
1847 IIC_iMAC64, "smlalbb", "\t$ldst, $hdst, $a, $b",
1848 [/* For disassembly only; pattern left blank */]>,
1849 Requires<[IsARM, HasV5TE]> {
1850 let Inst{5} = 0;
1851 let Inst{6} = 0;
1852}
1853
1854def SMLALBT : AMulxyI<0b0001010,(outs GPR:$ldst,GPR:$hdst),(ins GPR:$a,GPR:$b),
1855 IIC_iMAC64, "smlalbt", "\t$ldst, $hdst, $a, $b",
1856 [/* For disassembly only; pattern left blank */]>,
1857 Requires<[IsARM, HasV5TE]> {
1858 let Inst{5} = 0;
1859 let Inst{6} = 1;
1860}
1861
1862def SMLALTB : AMulxyI<0b0001010,(outs GPR:$ldst,GPR:$hdst),(ins GPR:$a,GPR:$b),
1863 IIC_iMAC64, "smlaltb", "\t$ldst, $hdst, $a, $b",
1864 [/* For disassembly only; pattern left blank */]>,
1865 Requires<[IsARM, HasV5TE]> {
1866 let Inst{5} = 1;
1867 let Inst{6} = 0;
1868}
1869
1870def SMLALTT : AMulxyI<0b0001010,(outs GPR:$ldst,GPR:$hdst),(ins GPR:$a,GPR:$b),
1871 IIC_iMAC64, "smlaltt", "\t$ldst, $hdst, $a, $b",
1872 [/* For disassembly only; pattern left blank */]>,
1873 Requires<[IsARM, HasV5TE]> {
1874 let Inst{5} = 1;
1875 let Inst{6} = 1;
1876}
1877
Johnny Chen667d1272010-02-22 18:50:54 +00001878// Helper class for AI_smld -- for disassembly only
1879class AMulDualI<bit long, bit sub, bit swap, dag oops, dag iops,
1880 InstrItinClass itin, string opc, string asm>
1881 : AI<oops, iops, MulFrm, itin, opc, asm, []>, Requires<[IsARM, HasV6]> {
1882 let Inst{4} = 1;
1883 let Inst{5} = swap;
1884 let Inst{6} = sub;
1885 let Inst{7} = 0;
1886 let Inst{21-20} = 0b00;
1887 let Inst{22} = long;
1888 let Inst{27-23} = 0b01110;
1889}
1890
1891multiclass AI_smld<bit sub, string opc> {
1892
1893 def D : AMulDualI<0, sub, 0, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
1894 NoItinerary, !strconcat(opc, "d"), "\t$dst, $a, $b, $acc">;
1895
1896 def DX : AMulDualI<0, sub, 1, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
1897 NoItinerary, !strconcat(opc, "dx"), "\t$dst, $a, $b, $acc">;
1898
1899 def LD : AMulDualI<1, sub, 0, (outs GPR:$ldst,GPR:$hdst), (ins GPR:$a,GPR:$b),
1900 NoItinerary, !strconcat(opc, "ld"), "\t$ldst, $hdst, $a, $b">;
1901
1902 def LDX : AMulDualI<1, sub, 1, (outs GPR:$ldst,GPR:$hdst),(ins GPR:$a,GPR:$b),
1903 NoItinerary, !strconcat(opc, "ldx"),"\t$ldst, $hdst, $a, $b">;
1904
1905}
1906
1907defm SMLA : AI_smld<0, "smla">;
1908defm SMLS : AI_smld<1, "smls">;
1909
Evan Chenga8e29892007-01-19 07:51:42 +00001910// TODO: Dual halfword multiple: SMUAD, SMUSD, SMLAD, SMLSD, SMLALD, SMLSLD
Johnny Chen667d1272010-02-22 18:50:54 +00001911// Note: SMLAD, SMLSD, SMLALD, SMLSLD have been defined for disassembly only.
Rafael Espindola42b62f32006-10-13 13:14:59 +00001912
Evan Chenga8e29892007-01-19 07:51:42 +00001913//===----------------------------------------------------------------------===//
1914// Misc. Arithmetic Instructions.
1915//
Rafael Espindola0d9fe762006-10-10 16:33:47 +00001916
David Goodwin5d598aa2009-08-19 18:00:44 +00001917def CLZ : AMiscA1I<0b000010110, (outs GPR:$dst), (ins GPR:$src), IIC_iUNAr,
Evan Cheng162e3092009-10-26 23:45:59 +00001918 "clz", "\t$dst, $src",
Evan Cheng8b59db32008-11-07 01:41:35 +00001919 [(set GPR:$dst, (ctlz GPR:$src))]>, Requires<[IsARM, HasV5T]> {
1920 let Inst{7-4} = 0b0001;
1921 let Inst{11-8} = 0b1111;
1922 let Inst{19-16} = 0b1111;
1923}
Rafael Espindola199dd672006-10-17 13:13:23 +00001924
Jim Grosbach3482c802010-01-18 19:58:49 +00001925def RBIT : AMiscA1I<0b01101111, (outs GPR:$dst), (ins GPR:$src), IIC_iUNAr,
Evan Chengf609bb82010-01-19 00:44:15 +00001926 "rbit", "\t$dst, $src",
1927 [(set GPR:$dst, (ARMrbit GPR:$src))]>,
1928 Requires<[IsARM, HasV6T2]> {
Jim Grosbach3482c802010-01-18 19:58:49 +00001929 let Inst{7-4} = 0b0011;
1930 let Inst{11-8} = 0b1111;
1931 let Inst{19-16} = 0b1111;
1932}
1933
David Goodwin5d598aa2009-08-19 18:00:44 +00001934def REV : AMiscA1I<0b01101011, (outs GPR:$dst), (ins GPR:$src), IIC_iUNAr,
Evan Cheng162e3092009-10-26 23:45:59 +00001935 "rev", "\t$dst, $src",
Evan Cheng8b59db32008-11-07 01:41:35 +00001936 [(set GPR:$dst, (bswap GPR:$src))]>, Requires<[IsARM, HasV6]> {
1937 let Inst{7-4} = 0b0011;
1938 let Inst{11-8} = 0b1111;
1939 let Inst{19-16} = 0b1111;
1940}
Rafael Espindola199dd672006-10-17 13:13:23 +00001941
David Goodwin5d598aa2009-08-19 18:00:44 +00001942def REV16 : AMiscA1I<0b01101011, (outs GPR:$dst), (ins GPR:$src), IIC_iUNAr,
Evan Cheng162e3092009-10-26 23:45:59 +00001943 "rev16", "\t$dst, $src",
Evan Chenga8e29892007-01-19 07:51:42 +00001944 [(set GPR:$dst,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001945 (or (and (srl GPR:$src, (i32 8)), 0xFF),
1946 (or (and (shl GPR:$src, (i32 8)), 0xFF00),
1947 (or (and (srl GPR:$src, (i32 8)), 0xFF0000),
1948 (and (shl GPR:$src, (i32 8)), 0xFF000000)))))]>,
Evan Cheng8b59db32008-11-07 01:41:35 +00001949 Requires<[IsARM, HasV6]> {
1950 let Inst{7-4} = 0b1011;
1951 let Inst{11-8} = 0b1111;
1952 let Inst{19-16} = 0b1111;
1953}
Rafael Espindola27185192006-09-29 21:20:16 +00001954
David Goodwin5d598aa2009-08-19 18:00:44 +00001955def REVSH : AMiscA1I<0b01101111, (outs GPR:$dst), (ins GPR:$src), IIC_iUNAr,
Evan Cheng162e3092009-10-26 23:45:59 +00001956 "revsh", "\t$dst, $src",
Evan Chenga8e29892007-01-19 07:51:42 +00001957 [(set GPR:$dst,
1958 (sext_inreg
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001959 (or (srl (and GPR:$src, 0xFF00), (i32 8)),
1960 (shl GPR:$src, (i32 8))), i16))]>,
Evan Cheng8b59db32008-11-07 01:41:35 +00001961 Requires<[IsARM, HasV6]> {
1962 let Inst{7-4} = 0b1011;
1963 let Inst{11-8} = 0b1111;
1964 let Inst{19-16} = 0b1111;
1965}
Rafael Espindola27185192006-09-29 21:20:16 +00001966
Evan Cheng8b59db32008-11-07 01:41:35 +00001967def PKHBT : AMiscA1I<0b01101000, (outs GPR:$dst),
1968 (ins GPR:$src1, GPR:$src2, i32imm:$shamt),
Evan Cheng162e3092009-10-26 23:45:59 +00001969 IIC_iALUsi, "pkhbt", "\t$dst, $src1, $src2, LSL $shamt",
Evan Chenga8e29892007-01-19 07:51:42 +00001970 [(set GPR:$dst, (or (and GPR:$src1, 0xFFFF),
1971 (and (shl GPR:$src2, (i32 imm:$shamt)),
1972 0xFFFF0000)))]>,
Evan Cheng8b59db32008-11-07 01:41:35 +00001973 Requires<[IsARM, HasV6]> {
1974 let Inst{6-4} = 0b001;
1975}
Rafael Espindola27185192006-09-29 21:20:16 +00001976
Evan Chenga8e29892007-01-19 07:51:42 +00001977// Alternate cases for PKHBT where identities eliminate some nodes.
1978def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF), (and GPR:$src2, 0xFFFF0000)),
1979 (PKHBT GPR:$src1, GPR:$src2, 0)>;
1980def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF), (shl GPR:$src2, imm16_31:$shamt)),
1981 (PKHBT GPR:$src1, GPR:$src2, imm16_31:$shamt)>;
Rafael Espindola9e071f02006-10-02 19:30:56 +00001982
Rafael Espindolaa2845842006-10-05 16:48:49 +00001983
Evan Cheng8b59db32008-11-07 01:41:35 +00001984def PKHTB : AMiscA1I<0b01101000, (outs GPR:$dst),
1985 (ins GPR:$src1, GPR:$src2, i32imm:$shamt),
Evan Cheng162e3092009-10-26 23:45:59 +00001986 IIC_iALUsi, "pkhtb", "\t$dst, $src1, $src2, ASR $shamt",
Evan Chenga8e29892007-01-19 07:51:42 +00001987 [(set GPR:$dst, (or (and GPR:$src1, 0xFFFF0000),
1988 (and (sra GPR:$src2, imm16_31:$shamt),
Evan Cheng8b59db32008-11-07 01:41:35 +00001989 0xFFFF)))]>, Requires<[IsARM, HasV6]> {
1990 let Inst{6-4} = 0b101;
1991}
Rafael Espindola9e071f02006-10-02 19:30:56 +00001992
Evan Chenga8e29892007-01-19 07:51:42 +00001993// Alternate cases for PKHTB where identities eliminate some nodes. Note that
1994// a shift amount of 0 is *not legal* here, it is PKHBT instead.
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001995def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF0000), (srl GPR:$src2, (i32 16))),
Evan Chenga8e29892007-01-19 07:51:42 +00001996 (PKHTB GPR:$src1, GPR:$src2, 16)>;
1997def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF0000),
1998 (and (srl GPR:$src2, imm1_15:$shamt), 0xFFFF)),
1999 (PKHTB GPR:$src1, GPR:$src2, imm1_15:$shamt)>;
Rafael Espindolab47e1d02006-10-10 18:55:14 +00002000
Evan Chenga8e29892007-01-19 07:51:42 +00002001//===----------------------------------------------------------------------===//
2002// Comparison Instructions...
2003//
Rafael Espindolab47e1d02006-10-10 18:55:14 +00002004
Jim Grosbach26421962008-10-14 20:36:24 +00002005defm CMP : AI1_cmp_irs<0b1010, "cmp",
Evan Cheng0ff94f72007-08-07 01:37:15 +00002006 BinOpFrag<(ARMcmp node:$LHS, node:$RHS)>>;
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00002007//FIXME: Disable CMN, as CCodes are backwards from compare expectations
2008// Compare-to-zero still works out, just not the relationals
2009//defm CMN : AI1_cmp_irs<0b1011, "cmn",
2010// BinOpFrag<(ARMcmp node:$LHS,(ineg node:$RHS))>>;
Rafael Espindolae5bbd6d2006-10-07 14:24:52 +00002011
Evan Chenga8e29892007-01-19 07:51:42 +00002012// Note that TST/TEQ don't set all the same flags that CMP does!
Evan Chengd87293c2008-11-06 08:47:38 +00002013defm TST : AI1_cmp_irs<0b1000, "tst",
David Goodwinc0309b42009-06-29 15:33:01 +00002014 BinOpFrag<(ARMcmpZ (and node:$LHS, node:$RHS), 0)>, 1>;
Evan Chengd87293c2008-11-06 08:47:38 +00002015defm TEQ : AI1_cmp_irs<0b1001, "teq",
David Goodwinc0309b42009-06-29 15:33:01 +00002016 BinOpFrag<(ARMcmpZ (xor node:$LHS, node:$RHS), 0)>, 1>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00002017
David Goodwinc0309b42009-06-29 15:33:01 +00002018defm CMPz : AI1_cmp_irs<0b1010, "cmp",
2019 BinOpFrag<(ARMcmpZ node:$LHS, node:$RHS)>>;
2020defm CMNz : AI1_cmp_irs<0b1011, "cmn",
2021 BinOpFrag<(ARMcmpZ node:$LHS,(ineg node:$RHS))>>;
Evan Cheng2c614c52007-06-06 10:17:05 +00002022
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00002023//def : ARMPat<(ARMcmp GPR:$src, so_imm_neg:$imm),
2024// (CMNri GPR:$src, so_imm_neg:$imm)>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00002025
David Goodwinc0309b42009-06-29 15:33:01 +00002026def : ARMPat<(ARMcmpZ GPR:$src, so_imm_neg:$imm),
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00002027 (CMNzri GPR:$src, so_imm_neg:$imm)>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00002028
Rafael Espindolae5bbd6d2006-10-07 14:24:52 +00002029
Evan Chenga8e29892007-01-19 07:51:42 +00002030// Conditional moves
Evan Chengc85e8322007-07-05 07:13:32 +00002031// FIXME: should be able to write a pattern for ARMcmov, but can't use
Jim Grosbach64171712010-02-16 21:07:46 +00002032// a two-value operand where a dag node expects two operands. :(
Evan Chengd87293c2008-11-06 08:47:38 +00002033def MOVCCr : AI1<0b1101, (outs GPR:$dst), (ins GPR:$false, GPR:$true), DPFrm,
Evan Cheng162e3092009-10-26 23:45:59 +00002034 IIC_iCMOVr, "mov", "\t$dst, $true",
Evan Chengc85e8322007-07-05 07:13:32 +00002035 [/*(set GPR:$dst, (ARMcmov GPR:$false, GPR:$true, imm:$cc, CCR:$ccr))*/]>,
Bob Wilson8e86b512009-10-14 19:00:24 +00002036 RegConstraint<"$false = $dst">, UnaryDP {
Johnny Chen04301522009-11-07 00:54:36 +00002037 let Inst{11-4} = 0b00000000;
Bob Wilson8e86b512009-10-14 19:00:24 +00002038 let Inst{25} = 0;
2039}
Rafael Espindola493a7fc2006-10-10 20:38:57 +00002040
Evan Chengd87293c2008-11-06 08:47:38 +00002041def MOVCCs : AI1<0b1101, (outs GPR:$dst),
David Goodwin5d598aa2009-08-19 18:00:44 +00002042 (ins GPR:$false, so_reg:$true), DPSoRegFrm, IIC_iCMOVsr,
Evan Cheng162e3092009-10-26 23:45:59 +00002043 "mov", "\t$dst, $true",
Evan Chengc85e8322007-07-05 07:13:32 +00002044 [/*(set GPR:$dst, (ARMcmov GPR:$false, so_reg:$true, imm:$cc, CCR:$ccr))*/]>,
Bob Wilson8e86b512009-10-14 19:00:24 +00002045 RegConstraint<"$false = $dst">, UnaryDP {
Bob Wilson8e86b512009-10-14 19:00:24 +00002046 let Inst{25} = 0;
2047}
Rafael Espindola2dc0f2b2006-10-09 17:50:29 +00002048
Evan Chengd87293c2008-11-06 08:47:38 +00002049def MOVCCi : AI1<0b1101, (outs GPR:$dst),
David Goodwin5d598aa2009-08-19 18:00:44 +00002050 (ins GPR:$false, so_imm:$true), DPFrm, IIC_iCMOVi,
Evan Cheng162e3092009-10-26 23:45:59 +00002051 "mov", "\t$dst, $true",
Evan Chengc85e8322007-07-05 07:13:32 +00002052 [/*(set GPR:$dst, (ARMcmov GPR:$false, so_imm:$true, imm:$cc, CCR:$ccr))*/]>,
Evan Cheng7995ef32009-09-09 01:47:07 +00002053 RegConstraint<"$false = $dst">, UnaryDP {
Bob Wilson8e86b512009-10-14 19:00:24 +00002054 let Inst{25} = 1;
Evan Cheng7995ef32009-09-09 01:47:07 +00002055}
Rafael Espindolad9ae7782006-10-07 13:46:42 +00002056
Jim Grosbach3728e962009-12-10 00:11:09 +00002057//===----------------------------------------------------------------------===//
2058// Atomic operations intrinsics
2059//
2060
2061// memory barriers protect the atomic sequences
Jim Grosbachf6b28622009-12-14 18:31:20 +00002062let hasSideEffects = 1 in {
2063def Int_MemBarrierV7 : AInoP<(outs), (ins),
Jim Grosbach3728e962009-12-10 00:11:09 +00002064 Pseudo, NoItinerary,
2065 "dmb", "",
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00002066 [(ARMMemBarrierV7)]>,
Jim Grosbacha623f5a2009-12-14 19:24:11 +00002067 Requires<[IsARM, HasV7]> {
Jim Grosbachcbd77d22009-12-10 18:35:32 +00002068 let Inst{31-4} = 0xf57ff05;
2069 // FIXME: add support for options other than a full system DMB
Johnny Chenfd6037d2010-02-18 00:19:08 +00002070 // See DMB disassembly-only variants below.
Jim Grosbachcbd77d22009-12-10 18:35:32 +00002071 let Inst{3-0} = 0b1111;
2072}
Jim Grosbach3728e962009-12-10 00:11:09 +00002073
Jim Grosbachf6b28622009-12-14 18:31:20 +00002074def Int_SyncBarrierV7 : AInoP<(outs), (ins),
Jim Grosbach3728e962009-12-10 00:11:09 +00002075 Pseudo, NoItinerary,
2076 "dsb", "",
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00002077 [(ARMSyncBarrierV7)]>,
Jim Grosbacha623f5a2009-12-14 19:24:11 +00002078 Requires<[IsARM, HasV7]> {
Jim Grosbachcbd77d22009-12-10 18:35:32 +00002079 let Inst{31-4} = 0xf57ff04;
2080 // FIXME: add support for options other than a full system DSB
Johnny Chenfd6037d2010-02-18 00:19:08 +00002081 // See DSB disassembly-only variants below.
Jim Grosbachcbd77d22009-12-10 18:35:32 +00002082 let Inst{3-0} = 0b1111;
2083}
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00002084
2085def Int_MemBarrierV6 : AInoP<(outs), (ins GPR:$zero),
2086 Pseudo, NoItinerary,
2087 "mcr", "\tp15, 0, $zero, c7, c10, 5",
2088 [(ARMMemBarrierV6 GPR:$zero)]>,
2089 Requires<[IsARM, HasV6]> {
2090 // FIXME: add support for options other than a full system DMB
2091 // FIXME: add encoding
2092}
2093
2094def Int_SyncBarrierV6 : AInoP<(outs), (ins GPR:$zero),
2095 Pseudo, NoItinerary,
Jim Grosbach80dd1252009-12-14 21:33:32 +00002096 "mcr", "\tp15, 0, $zero, c7, c10, 4",
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00002097 [(ARMSyncBarrierV6 GPR:$zero)]>,
2098 Requires<[IsARM, HasV6]> {
2099 // FIXME: add support for options other than a full system DSB
2100 // FIXME: add encoding
2101}
Jim Grosbach3728e962009-12-10 00:11:09 +00002102}
Rafael Espindola4b20fbc2006-10-10 12:56:00 +00002103
Johnny Chenfd6037d2010-02-18 00:19:08 +00002104// Helper class for multiclass MemB -- for disassembly only
2105class AMBI<string opc, string asm>
2106 : AInoP<(outs), (ins), MiscFrm, NoItinerary, opc, asm,
2107 [/* For disassembly only; pattern left blank */]>,
2108 Requires<[IsARM, HasV7]> {
2109 let Inst{31-20} = 0xf57;
2110}
2111
2112multiclass MemB<bits<4> op7_4, string opc> {
2113
2114 def st : AMBI<opc, "\tst"> {
2115 let Inst{7-4} = op7_4;
2116 let Inst{3-0} = 0b1110;
2117 }
2118
2119 def ish : AMBI<opc, "\tish"> {
2120 let Inst{7-4} = op7_4;
2121 let Inst{3-0} = 0b1011;
2122 }
2123
2124 def ishst : AMBI<opc, "\tishst"> {
2125 let Inst{7-4} = op7_4;
2126 let Inst{3-0} = 0b1010;
2127 }
2128
2129 def nsh : AMBI<opc, "\tnsh"> {
2130 let Inst{7-4} = op7_4;
2131 let Inst{3-0} = 0b0111;
2132 }
2133
2134 def nshst : AMBI<opc, "\tnshst"> {
2135 let Inst{7-4} = op7_4;
2136 let Inst{3-0} = 0b0110;
2137 }
2138
2139 def osh : AMBI<opc, "\tosh"> {
2140 let Inst{7-4} = op7_4;
2141 let Inst{3-0} = 0b0011;
2142 }
2143
2144 def oshst : AMBI<opc, "\toshst"> {
2145 let Inst{7-4} = op7_4;
2146 let Inst{3-0} = 0b0010;
2147 }
2148}
2149
2150// These DMB variants are for disassembly only.
2151defm DMB : MemB<0b0101, "dmb">;
2152
2153// These DSB variants are for disassembly only.
2154defm DSB : MemB<0b0100, "dsb">;
2155
2156// ISB has only full system option -- for disassembly only
2157def ISBsy : AMBI<"isb", ""> {
2158 let Inst{7-4} = 0b0110;
2159 let Inst{3-0} = 0b1111;
2160}
2161
Jim Grosbach66869102009-12-11 18:52:41 +00002162let usesCustomInserter = 1 in {
Jim Grosbache801dc42009-12-12 01:40:06 +00002163 let Uses = [CPSR] in {
2164 def ATOMIC_LOAD_ADD_I8 : PseudoInst<
2165 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
2166 "${:comment} ATOMIC_LOAD_ADD_I8 PSEUDO!",
2167 [(set GPR:$dst, (atomic_load_add_8 GPR:$ptr, GPR:$incr))]>;
2168 def ATOMIC_LOAD_SUB_I8 : PseudoInst<
2169 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
2170 "${:comment} ATOMIC_LOAD_SUB_I8 PSEUDO!",
2171 [(set GPR:$dst, (atomic_load_sub_8 GPR:$ptr, GPR:$incr))]>;
2172 def ATOMIC_LOAD_AND_I8 : PseudoInst<
2173 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
2174 "${:comment} ATOMIC_LOAD_AND_I8 PSEUDO!",
2175 [(set GPR:$dst, (atomic_load_and_8 GPR:$ptr, GPR:$incr))]>;
2176 def ATOMIC_LOAD_OR_I8 : PseudoInst<
2177 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
2178 "${:comment} ATOMIC_LOAD_OR_I8 PSEUDO!",
2179 [(set GPR:$dst, (atomic_load_or_8 GPR:$ptr, GPR:$incr))]>;
2180 def ATOMIC_LOAD_XOR_I8 : PseudoInst<
2181 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
2182 "${:comment} ATOMIC_LOAD_XOR_I8 PSEUDO!",
2183 [(set GPR:$dst, (atomic_load_xor_8 GPR:$ptr, GPR:$incr))]>;
2184 def ATOMIC_LOAD_NAND_I8 : PseudoInst<
2185 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
2186 "${:comment} ATOMIC_LOAD_NAND_I8 PSEUDO!",
2187 [(set GPR:$dst, (atomic_load_nand_8 GPR:$ptr, GPR:$incr))]>;
2188 def ATOMIC_LOAD_ADD_I16 : PseudoInst<
2189 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
2190 "${:comment} ATOMIC_LOAD_ADD_I16 PSEUDO!",
2191 [(set GPR:$dst, (atomic_load_add_16 GPR:$ptr, GPR:$incr))]>;
2192 def ATOMIC_LOAD_SUB_I16 : PseudoInst<
2193 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
2194 "${:comment} ATOMIC_LOAD_SUB_I16 PSEUDO!",
2195 [(set GPR:$dst, (atomic_load_sub_16 GPR:$ptr, GPR:$incr))]>;
2196 def ATOMIC_LOAD_AND_I16 : PseudoInst<
2197 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
2198 "${:comment} ATOMIC_LOAD_AND_I16 PSEUDO!",
2199 [(set GPR:$dst, (atomic_load_and_16 GPR:$ptr, GPR:$incr))]>;
2200 def ATOMIC_LOAD_OR_I16 : PseudoInst<
2201 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
2202 "${:comment} ATOMIC_LOAD_OR_I16 PSEUDO!",
2203 [(set GPR:$dst, (atomic_load_or_16 GPR:$ptr, GPR:$incr))]>;
2204 def ATOMIC_LOAD_XOR_I16 : PseudoInst<
2205 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
2206 "${:comment} ATOMIC_LOAD_XOR_I16 PSEUDO!",
2207 [(set GPR:$dst, (atomic_load_xor_16 GPR:$ptr, GPR:$incr))]>;
2208 def ATOMIC_LOAD_NAND_I16 : PseudoInst<
2209 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
2210 "${:comment} ATOMIC_LOAD_NAND_I16 PSEUDO!",
2211 [(set GPR:$dst, (atomic_load_nand_16 GPR:$ptr, GPR:$incr))]>;
2212 def ATOMIC_LOAD_ADD_I32 : PseudoInst<
2213 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
2214 "${:comment} ATOMIC_LOAD_ADD_I32 PSEUDO!",
2215 [(set GPR:$dst, (atomic_load_add_32 GPR:$ptr, GPR:$incr))]>;
2216 def ATOMIC_LOAD_SUB_I32 : PseudoInst<
2217 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
2218 "${:comment} ATOMIC_LOAD_SUB_I32 PSEUDO!",
2219 [(set GPR:$dst, (atomic_load_sub_32 GPR:$ptr, GPR:$incr))]>;
2220 def ATOMIC_LOAD_AND_I32 : PseudoInst<
2221 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
2222 "${:comment} ATOMIC_LOAD_AND_I32 PSEUDO!",
2223 [(set GPR:$dst, (atomic_load_and_32 GPR:$ptr, GPR:$incr))]>;
2224 def ATOMIC_LOAD_OR_I32 : PseudoInst<
2225 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
2226 "${:comment} ATOMIC_LOAD_OR_I32 PSEUDO!",
2227 [(set GPR:$dst, (atomic_load_or_32 GPR:$ptr, GPR:$incr))]>;
2228 def ATOMIC_LOAD_XOR_I32 : PseudoInst<
2229 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
2230 "${:comment} ATOMIC_LOAD_XOR_I32 PSEUDO!",
2231 [(set GPR:$dst, (atomic_load_xor_32 GPR:$ptr, GPR:$incr))]>;
2232 def ATOMIC_LOAD_NAND_I32 : PseudoInst<
2233 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
2234 "${:comment} ATOMIC_LOAD_NAND_I32 PSEUDO!",
2235 [(set GPR:$dst, (atomic_load_nand_32 GPR:$ptr, GPR:$incr))]>;
2236
2237 def ATOMIC_SWAP_I8 : PseudoInst<
2238 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary,
2239 "${:comment} ATOMIC_SWAP_I8 PSEUDO!",
2240 [(set GPR:$dst, (atomic_swap_8 GPR:$ptr, GPR:$new))]>;
2241 def ATOMIC_SWAP_I16 : PseudoInst<
2242 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary,
2243 "${:comment} ATOMIC_SWAP_I16 PSEUDO!",
2244 [(set GPR:$dst, (atomic_swap_16 GPR:$ptr, GPR:$new))]>;
2245 def ATOMIC_SWAP_I32 : PseudoInst<
2246 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary,
2247 "${:comment} ATOMIC_SWAP_I32 PSEUDO!",
2248 [(set GPR:$dst, (atomic_swap_32 GPR:$ptr, GPR:$new))]>;
2249
Jim Grosbache801dc42009-12-12 01:40:06 +00002250 def ATOMIC_CMP_SWAP_I8 : PseudoInst<
2251 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary,
2252 "${:comment} ATOMIC_CMP_SWAP_I8 PSEUDO!",
2253 [(set GPR:$dst, (atomic_cmp_swap_8 GPR:$ptr, GPR:$old, GPR:$new))]>;
2254 def ATOMIC_CMP_SWAP_I16 : PseudoInst<
2255 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary,
2256 "${:comment} ATOMIC_CMP_SWAP_I16 PSEUDO!",
2257 [(set GPR:$dst, (atomic_cmp_swap_16 GPR:$ptr, GPR:$old, GPR:$new))]>;
2258 def ATOMIC_CMP_SWAP_I32 : PseudoInst<
2259 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary,
2260 "${:comment} ATOMIC_CMP_SWAP_I32 PSEUDO!",
2261 [(set GPR:$dst, (atomic_cmp_swap_32 GPR:$ptr, GPR:$old, GPR:$new))]>;
2262}
Jim Grosbach5278eb82009-12-11 01:42:04 +00002263}
2264
2265let mayLoad = 1 in {
2266def LDREXB : AIldrex<0b10, (outs GPR:$dest), (ins GPR:$ptr), NoItinerary,
2267 "ldrexb", "\t$dest, [$ptr]",
2268 []>;
2269def LDREXH : AIldrex<0b11, (outs GPR:$dest), (ins GPR:$ptr), NoItinerary,
2270 "ldrexh", "\t$dest, [$ptr]",
2271 []>;
2272def LDREX : AIldrex<0b00, (outs GPR:$dest), (ins GPR:$ptr), NoItinerary,
2273 "ldrex", "\t$dest, [$ptr]",
2274 []>;
Johnny Chenc4747962009-12-14 21:01:46 +00002275def LDREXD : AIldrex<0b01, (outs GPR:$dest, GPR:$dest2), (ins GPR:$ptr),
Jim Grosbachd7d72d62009-12-14 17:02:55 +00002276 NoItinerary,
2277 "ldrexd", "\t$dest, $dest2, [$ptr]",
2278 []>;
Jim Grosbach5278eb82009-12-11 01:42:04 +00002279}
2280
Jim Grosbach587b0722009-12-16 19:44:06 +00002281let mayStore = 1, Constraints = "@earlyclobber $success" in {
Jim Grosbach5278eb82009-12-11 01:42:04 +00002282def STREXB : AIstrex<0b10, (outs GPR:$success), (ins GPR:$src, GPR:$ptr),
Jim Grosbachd7d72d62009-12-14 17:02:55 +00002283 NoItinerary,
Jim Grosbach5278eb82009-12-11 01:42:04 +00002284 "strexb", "\t$success, $src, [$ptr]",
2285 []>;
2286def STREXH : AIstrex<0b11, (outs GPR:$success), (ins GPR:$src, GPR:$ptr),
2287 NoItinerary,
2288 "strexh", "\t$success, $src, [$ptr]",
2289 []>;
2290def STREX : AIstrex<0b00, (outs GPR:$success), (ins GPR:$src, GPR:$ptr),
Jim Grosbachd7d72d62009-12-14 17:02:55 +00002291 NoItinerary,
Jim Grosbach5278eb82009-12-11 01:42:04 +00002292 "strex", "\t$success, $src, [$ptr]",
2293 []>;
Johnny Chenc4747962009-12-14 21:01:46 +00002294def STREXD : AIstrex<0b01, (outs GPR:$success),
Jim Grosbachd7d72d62009-12-14 17:02:55 +00002295 (ins GPR:$src, GPR:$src2, GPR:$ptr),
2296 NoItinerary,
2297 "strexd", "\t$success, $src, $src2, [$ptr]",
2298 []>;
Jim Grosbach5278eb82009-12-11 01:42:04 +00002299}
2300
Johnny Chenb9436272010-02-17 22:37:58 +00002301// Clear-Exclusive is for disassembly only.
2302def CLREX : AXI<(outs), (ins), MiscFrm, NoItinerary, "clrex",
2303 [/* For disassembly only; pattern left blank */]>,
2304 Requires<[IsARM, HasV7]> {
2305 let Inst{31-20} = 0xf57;
2306 let Inst{7-4} = 0b0001;
2307}
2308
Johnny Chenb3e1bf52010-02-12 20:48:24 +00002309// SWP/SWPB are deprecated in V6/V7 and for disassembly only.
2310let mayLoad = 1 in {
2311def SWP : AI<(outs GPR:$dst), (ins GPR:$src, GPR:$ptr), LdStExFrm, NoItinerary,
2312 "swp", "\t$dst, $src, [$ptr]",
2313 [/* For disassembly only; pattern left blank */]> {
2314 let Inst{27-23} = 0b00010;
2315 let Inst{22} = 0; // B = 0
2316 let Inst{21-20} = 0b00;
2317 let Inst{7-4} = 0b1001;
2318}
2319
2320def SWPB : AI<(outs GPR:$dst), (ins GPR:$src, GPR:$ptr), LdStExFrm, NoItinerary,
2321 "swpb", "\t$dst, $src, [$ptr]",
2322 [/* For disassembly only; pattern left blank */]> {
2323 let Inst{27-23} = 0b00010;
2324 let Inst{22} = 1; // B = 1
2325 let Inst{21-20} = 0b00;
2326 let Inst{7-4} = 0b1001;
2327}
2328}
2329
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00002330//===----------------------------------------------------------------------===//
2331// TLS Instructions
2332//
2333
2334// __aeabi_read_tp preserves the registers r1-r3.
Evan Cheng13ab0202007-07-10 18:08:01 +00002335let isCall = 1,
2336 Defs = [R0, R12, LR, CPSR] in {
David Goodwin8b7d7ad2009-08-06 16:52:47 +00002337 def TPsoft : ABXI<0b1011, (outs), (ins), IIC_Br,
Evan Cheng162e3092009-10-26 23:45:59 +00002338 "bl\t__aeabi_read_tp",
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00002339 [(set R0, ARMthread_pointer)]>;
2340}
Rafael Espindolac01c87c2006-10-17 20:33:13 +00002341
Evan Chenga8e29892007-01-19 07:51:42 +00002342//===----------------------------------------------------------------------===//
Jim Grosbach0e0da732009-05-12 23:59:14 +00002343// SJLJ Exception handling intrinsics
Jim Grosbach1add6592009-08-13 15:11:43 +00002344// eh_sjlj_setjmp() is an instruction sequence to store the return
Jim Grosbachf9570122009-05-14 00:46:35 +00002345// address and save #0 in R0 for the non-longjmp case.
Jim Grosbach0e0da732009-05-12 23:59:14 +00002346// Since by its nature we may be coming from some other function to get
2347// here, and we're using the stack frame for the containing function to
2348// save/restore registers, we can't keep anything live in regs across
Jim Grosbachf9570122009-05-14 00:46:35 +00002349// the eh_sjlj_setjmp(), else it will almost certainly have been tromped upon
Jim Grosbach0e0da732009-05-12 23:59:14 +00002350// when we get here from a longjmp(). We force everthing out of registers
Jim Grosbachf9570122009-05-14 00:46:35 +00002351// except for our own input by listing the relevant registers in Defs. By
2352// doing so, we also cause the prologue/epilogue code to actively preserve
2353// all of the callee-saved resgisters, which is exactly what we want.
Jim Grosbacha87ded22010-02-08 23:22:00 +00002354// A constant value is passed in $val, and we use the location as a scratch.
2355let Defs =
Jim Grosbachf35d2162009-08-13 16:59:44 +00002356 [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR, D0,
2357 D1, D2, D3, D4, D5, D6, D7, D8, D9, D10, D11, D12, D13, D14, D15,
Evan Cheng0531d042009-07-29 20:10:36 +00002358 D16, D17, D18, D19, D20, D21, D22, D23, D24, D25, D26, D27, D28, D29, D30,
Evan Cheng756da122009-07-22 06:46:53 +00002359 D31 ] in {
Jim Grosbacha87ded22010-02-08 23:22:00 +00002360 def Int_eh_sjlj_setjmp : XI<(outs), (ins GPR:$src, GPR:$val),
David Goodwin8b7d7ad2009-08-06 16:52:47 +00002361 AddrModeNone, SizeSpecial, IndexModeNone,
2362 Pseudo, NoItinerary,
Evan Cheng162e3092009-10-26 23:45:59 +00002363 "str\tsp, [$src, #+8] @ eh_setjmp begin\n\t"
Jim Grosbacha87ded22010-02-08 23:22:00 +00002364 "add\t$val, pc, #8\n\t"
2365 "str\t$val, [$src, #+4]\n\t"
Evan Cheng162e3092009-10-26 23:45:59 +00002366 "mov\tr0, #0\n\t"
2367 "add\tpc, pc, #0\n\t"
2368 "mov\tr0, #1 @ eh_setjmp end", "",
Jim Grosbacha87ded22010-02-08 23:22:00 +00002369 [(set R0, (ARMeh_sjlj_setjmp GPR:$src, GPR:$val))]>;
Jim Grosbach0e0da732009-05-12 23:59:14 +00002370}
2371
2372//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +00002373// Non-Instruction Patterns
2374//
Rafael Espindola5aca9272006-10-07 14:03:39 +00002375
Evan Chenga8e29892007-01-19 07:51:42 +00002376// Large immediate handling.
Rafael Espindola0505be02006-10-16 21:10:32 +00002377
Evan Chenga8e29892007-01-19 07:51:42 +00002378// Two piece so_imms.
Dan Gohmand45eddd2007-06-26 00:48:07 +00002379let isReMaterializable = 1 in
Jim Grosbach64171712010-02-16 21:07:46 +00002380def MOVi2pieces : AI1x2<(outs GPR:$dst), (ins so_imm2part:$src),
David Goodwin5d598aa2009-08-19 18:00:44 +00002381 Pseudo, IIC_iMOVi,
Evan Cheng162e3092009-10-26 23:45:59 +00002382 "mov", "\t$dst, $src",
Evan Cheng5adb66a2009-09-28 09:14:39 +00002383 [(set GPR:$dst, so_imm2part:$src)]>,
2384 Requires<[IsARM, NoV6T2]>;
Rafael Espindolaf621abc2006-10-17 13:36:07 +00002385
Evan Chenga8e29892007-01-19 07:51:42 +00002386def : ARMPat<(or GPR:$LHS, so_imm2part:$RHS),
Evan Chenge7cbe412009-07-08 21:03:57 +00002387 (ORRri (ORRri GPR:$LHS, (so_imm2part_1 imm:$RHS)),
2388 (so_imm2part_2 imm:$RHS))>;
Evan Chenga8e29892007-01-19 07:51:42 +00002389def : ARMPat<(xor GPR:$LHS, so_imm2part:$RHS),
Evan Chenge7cbe412009-07-08 21:03:57 +00002390 (EORri (EORri GPR:$LHS, (so_imm2part_1 imm:$RHS)),
2391 (so_imm2part_2 imm:$RHS))>;
Jim Grosbach65b7f3a2009-10-21 20:44:34 +00002392def : ARMPat<(add GPR:$LHS, so_imm2part:$RHS),
2393 (ADDri (ADDri GPR:$LHS, (so_imm2part_1 imm:$RHS)),
2394 (so_imm2part_2 imm:$RHS))>;
Jim Grosbach15e6ef82009-11-23 20:35:53 +00002395def : ARMPat<(add GPR:$LHS, so_neg_imm2part:$RHS),
2396 (SUBri (SUBri GPR:$LHS, (so_neg_imm2part_1 imm:$RHS)),
2397 (so_neg_imm2part_2 imm:$RHS))>;
Rafael Espindolaf621abc2006-10-17 13:36:07 +00002398
Evan Cheng5adb66a2009-09-28 09:14:39 +00002399// 32-bit immediate using movw + movt.
Chris Lattner017d9472009-10-20 00:40:56 +00002400// This is a single pseudo instruction, the benefit is that it can be remat'd
2401// as a single unit instead of having to handle reg inputs.
2402// FIXME: Remove this when we can do generalized remat.
Evan Cheng5adb66a2009-09-28 09:14:39 +00002403let isReMaterializable = 1 in
2404def MOVi32imm : AI1x2<(outs GPR:$dst), (ins i32imm:$src), Pseudo, IIC_iMOVi,
Jim Grosbach80dc1162010-02-16 21:23:02 +00002405 "movw", "\t$dst, ${src:lo16}\n\tmovt${p}\t$dst, ${src:hi16}",
Evan Cheng5adb66a2009-09-28 09:14:39 +00002406 [(set GPR:$dst, (i32 imm:$src))]>,
2407 Requires<[IsARM, HasV6T2]>;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002408
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +00002409// ConstantPool, GlobalAddress, and JumpTable
2410def : ARMPat<(ARMWrapper tglobaladdr :$dst), (LEApcrel tglobaladdr :$dst)>,
2411 Requires<[IsARM, DontUseMovt]>;
2412def : ARMPat<(ARMWrapper tconstpool :$dst), (LEApcrel tconstpool :$dst)>;
2413def : ARMPat<(ARMWrapper tglobaladdr :$dst), (MOVi32imm tglobaladdr :$dst)>,
2414 Requires<[IsARM, UseMovt]>;
2415def : ARMPat<(ARMWrapperJT tjumptable:$dst, imm:$id),
2416 (LEApcrelJT tjumptable:$dst, imm:$id)>;
2417
Evan Chenga8e29892007-01-19 07:51:42 +00002418// TODO: add,sub,and, 3-instr forms?
Rafael Espindola0505be02006-10-16 21:10:32 +00002419
Rafael Espindola24357862006-10-19 17:05:03 +00002420
Evan Chenga8e29892007-01-19 07:51:42 +00002421// Direct calls
Bob Wilson54fc1242009-06-22 21:01:46 +00002422def : ARMPat<(ARMcall texternalsym:$func), (BL texternalsym:$func)>,
Evan Cheng20a2a0a2009-07-29 21:26:42 +00002423 Requires<[IsARM, IsNotDarwin]>;
Bob Wilson54fc1242009-06-22 21:01:46 +00002424def : ARMPat<(ARMcall texternalsym:$func), (BLr9 texternalsym:$func)>,
Evan Cheng20a2a0a2009-07-29 21:26:42 +00002425 Requires<[IsARM, IsDarwin]>;
Rafael Espindola9dca7ad2006-11-01 14:13:27 +00002426
Evan Chenga8e29892007-01-19 07:51:42 +00002427// zextload i1 -> zextload i8
2428def : ARMPat<(zextloadi1 addrmode2:$addr), (LDRB addrmode2:$addr)>;
Lauro Ramos Venancioa8f9f4a2006-12-26 19:30:42 +00002429
Evan Chenga8e29892007-01-19 07:51:42 +00002430// extload -> zextload
2431def : ARMPat<(extloadi1 addrmode2:$addr), (LDRB addrmode2:$addr)>;
2432def : ARMPat<(extloadi8 addrmode2:$addr), (LDRB addrmode2:$addr)>;
2433def : ARMPat<(extloadi16 addrmode3:$addr), (LDRH addrmode3:$addr)>;
Rafael Espindola9dca7ad2006-11-01 14:13:27 +00002434
Evan Cheng83b5cf02008-11-05 23:22:34 +00002435def : ARMPat<(extloadi8 addrmodepc:$addr), (PICLDRB addrmodepc:$addr)>;
2436def : ARMPat<(extloadi16 addrmodepc:$addr), (PICLDRH addrmodepc:$addr)>;
2437
Evan Cheng34b12d22007-01-19 20:27:35 +00002438// smul* and smla*
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002439def : ARMV5TEPat<(mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
2440 (sra (shl GPR:$b, (i32 16)), (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00002441 (SMULBB GPR:$a, GPR:$b)>;
2442def : ARMV5TEPat<(mul sext_16_node:$a, sext_16_node:$b),
2443 (SMULBB GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002444def : ARMV5TEPat<(mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
2445 (sra GPR:$b, (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00002446 (SMULBT GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002447def : ARMV5TEPat<(mul sext_16_node:$a, (sra GPR:$b, (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00002448 (SMULBT GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002449def : ARMV5TEPat<(mul (sra GPR:$a, (i32 16)),
2450 (sra (shl GPR:$b, (i32 16)), (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00002451 (SMULTB GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002452def : ARMV5TEPat<(mul (sra GPR:$a, (i32 16)), sext_16_node:$b),
Evan Cheng34b12d22007-01-19 20:27:35 +00002453 (SMULTB GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002454def : ARMV5TEPat<(sra (mul GPR:$a, (sra (shl GPR:$b, (i32 16)), (i32 16))),
2455 (i32 16)),
Evan Cheng34b12d22007-01-19 20:27:35 +00002456 (SMULWB GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002457def : ARMV5TEPat<(sra (mul GPR:$a, sext_16_node:$b), (i32 16)),
Evan Cheng34b12d22007-01-19 20:27:35 +00002458 (SMULWB GPR:$a, GPR:$b)>;
2459
2460def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002461 (mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
2462 (sra (shl GPR:$b, (i32 16)), (i32 16)))),
Evan Cheng34b12d22007-01-19 20:27:35 +00002463 (SMLABB GPR:$a, GPR:$b, GPR:$acc)>;
2464def : ARMV5TEPat<(add GPR:$acc,
2465 (mul sext_16_node:$a, sext_16_node:$b)),
2466 (SMLABB GPR:$a, GPR:$b, GPR:$acc)>;
2467def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002468 (mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
2469 (sra GPR:$b, (i32 16)))),
Evan Cheng34b12d22007-01-19 20:27:35 +00002470 (SMLABT GPR:$a, GPR:$b, GPR:$acc)>;
2471def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002472 (mul sext_16_node:$a, (sra GPR:$b, (i32 16)))),
Evan Cheng34b12d22007-01-19 20:27:35 +00002473 (SMLABT GPR:$a, GPR:$b, GPR:$acc)>;
2474def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002475 (mul (sra GPR:$a, (i32 16)),
2476 (sra (shl GPR:$b, (i32 16)), (i32 16)))),
Evan Cheng34b12d22007-01-19 20:27:35 +00002477 (SMLATB GPR:$a, GPR:$b, GPR:$acc)>;
2478def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002479 (mul (sra GPR:$a, (i32 16)), sext_16_node:$b)),
Evan Cheng34b12d22007-01-19 20:27:35 +00002480 (SMLATB GPR:$a, GPR:$b, GPR:$acc)>;
2481def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002482 (sra (mul GPR:$a, (sra (shl GPR:$b, (i32 16)), (i32 16))),
2483 (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00002484 (SMLAWB GPR:$a, GPR:$b, GPR:$acc)>;
2485def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002486 (sra (mul GPR:$a, sext_16_node:$b), (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00002487 (SMLAWB GPR:$a, GPR:$b, GPR:$acc)>;
2488
Evan Chenga8e29892007-01-19 07:51:42 +00002489//===----------------------------------------------------------------------===//
2490// Thumb Support
2491//
2492
2493include "ARMInstrThumb.td"
2494
2495//===----------------------------------------------------------------------===//
Anton Korobeynikov52237112009-06-17 18:13:58 +00002496// Thumb2 Support
2497//
2498
2499include "ARMInstrThumb2.td"
2500
2501//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +00002502// Floating Point Support
2503//
2504
2505include "ARMInstrVFP.td"
Bob Wilson5bafff32009-06-22 23:27:02 +00002506
2507//===----------------------------------------------------------------------===//
2508// Advanced SIMD (NEON) Support
2509//
2510
2511include "ARMInstrNEON.td"
Johnny Chen906d57f2010-02-12 01:44:23 +00002512
2513//===----------------------------------------------------------------------===//
2514// Coprocessor Instructions. For disassembly only.
2515//
2516
2517def CDP : ABI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1,
2518 nohash_imm:$CRd, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2),
2519 NoItinerary, "cdp", "\tp$cop, $opc1, cr$CRd, cr$CRn, cr$CRm, $opc2",
2520 [/* For disassembly only; pattern left blank */]> {
2521 let Inst{4} = 0;
2522}
2523
2524def CDP2 : ABXI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1,
2525 nohash_imm:$CRd, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2),
2526 NoItinerary, "cdp2\tp$cop, $opc1, cr$CRd, cr$CRn, cr$CRm, $opc2",
2527 [/* For disassembly only; pattern left blank */]> {
2528 let Inst{31-28} = 0b1111;
2529 let Inst{4} = 0;
2530}
2531
Johnny Chen64dfb782010-02-16 20:04:27 +00002532class ACI<dag oops, dag iops, string opc, string asm>
2533 : I<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, BrFrm, NoItinerary,
2534 opc, asm, "", [/* For disassembly only; pattern left blank */]> {
2535 let Inst{27-25} = 0b110;
2536}
2537
2538multiclass LdStCop<bits<4> op31_28, bit load, string opc> {
2539
2540 def _OFFSET : ACI<(outs),
2541 (ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr),
2542 opc, "\tp$cop, cr$CRd, $addr"> {
2543 let Inst{31-28} = op31_28;
2544 let Inst{24} = 1; // P = 1
2545 let Inst{21} = 0; // W = 0
2546 let Inst{22} = 0; // D = 0
2547 let Inst{20} = load;
2548 }
2549
2550 def _PRE : ACI<(outs),
2551 (ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr),
2552 opc, "\tp$cop, cr$CRd, $addr!"> {
2553 let Inst{31-28} = op31_28;
2554 let Inst{24} = 1; // P = 1
2555 let Inst{21} = 1; // W = 1
2556 let Inst{22} = 0; // D = 0
2557 let Inst{20} = load;
2558 }
2559
2560 def _POST : ACI<(outs),
2561 (ins nohash_imm:$cop, nohash_imm:$CRd, GPR:$base, am2offset:$offset),
2562 opc, "\tp$cop, cr$CRd, [$base], $offset"> {
2563 let Inst{31-28} = op31_28;
2564 let Inst{24} = 0; // P = 0
2565 let Inst{21} = 1; // W = 1
2566 let Inst{22} = 0; // D = 0
2567 let Inst{20} = load;
2568 }
2569
2570 def _OPTION : ACI<(outs),
2571 (ins nohash_imm:$cop, nohash_imm:$CRd, GPR:$base, i32imm:$option),
2572 opc, "\tp$cop, cr$CRd, [$base], $option"> {
2573 let Inst{31-28} = op31_28;
2574 let Inst{24} = 0; // P = 0
2575 let Inst{23} = 1; // U = 1
2576 let Inst{21} = 0; // W = 0
2577 let Inst{22} = 0; // D = 0
2578 let Inst{20} = load;
2579 }
2580
2581 def L_OFFSET : ACI<(outs),
2582 (ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr),
2583 opc, "l\tp$cop, cr$CRd, $addr"> {
2584 let Inst{31-28} = op31_28;
2585 let Inst{24} = 1; // P = 1
2586 let Inst{21} = 0; // W = 0
2587 let Inst{22} = 1; // D = 1
2588 let Inst{20} = load;
2589 }
2590
2591 def L_PRE : ACI<(outs),
2592 (ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr),
2593 opc, "l\tp$cop, cr$CRd, $addr!"> {
2594 let Inst{31-28} = op31_28;
2595 let Inst{24} = 1; // P = 1
2596 let Inst{21} = 1; // W = 1
2597 let Inst{22} = 1; // D = 1
2598 let Inst{20} = load;
2599 }
2600
2601 def L_POST : ACI<(outs),
2602 (ins nohash_imm:$cop, nohash_imm:$CRd, GPR:$base, am2offset:$offset),
2603 opc, "l\tp$cop, cr$CRd, [$base], $offset"> {
2604 let Inst{31-28} = op31_28;
2605 let Inst{24} = 0; // P = 0
2606 let Inst{21} = 1; // W = 1
2607 let Inst{22} = 1; // D = 1
2608 let Inst{20} = load;
2609 }
2610
2611 def L_OPTION : ACI<(outs),
2612 (ins nohash_imm:$cop, nohash_imm:$CRd, GPR:$base, nohash_imm:$option),
2613 opc, "l\tp$cop, cr$CRd, [$base], $option"> {
2614 let Inst{31-28} = op31_28;
2615 let Inst{24} = 0; // P = 0
2616 let Inst{23} = 1; // U = 1
2617 let Inst{21} = 0; // W = 0
2618 let Inst{22} = 1; // D = 1
2619 let Inst{20} = load;
2620 }
2621}
2622
2623defm LDC : LdStCop<{?,?,?,?}, 1, "ldc">;
2624defm LDC2 : LdStCop<0b1111, 1, "ldc2">;
2625defm STC : LdStCop<{?,?,?,?}, 0, "stc">;
2626defm STC2 : LdStCop<0b1111, 0, "stc2">;
2627
Johnny Chen906d57f2010-02-12 01:44:23 +00002628def MCR : ABI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1,
2629 GPR:$Rt, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2),
2630 NoItinerary, "mcr", "\tp$cop, $opc1, $Rt, cr$CRn, cr$CRm, $opc2",
2631 [/* For disassembly only; pattern left blank */]> {
2632 let Inst{20} = 0;
2633 let Inst{4} = 1;
2634}
2635
2636def MCR2 : ABXI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1,
2637 GPR:$Rt, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2),
2638 NoItinerary, "mcr2\tp$cop, $opc1, $Rt, cr$CRn, cr$CRm, $opc2",
2639 [/* For disassembly only; pattern left blank */]> {
2640 let Inst{31-28} = 0b1111;
2641 let Inst{20} = 0;
2642 let Inst{4} = 1;
2643}
2644
2645def MRC : ABI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1,
2646 GPR:$Rt, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2),
2647 NoItinerary, "mrc", "\tp$cop, $opc1, $Rt, cr$CRn, cr$CRm, $opc2",
2648 [/* For disassembly only; pattern left blank */]> {
2649 let Inst{20} = 1;
2650 let Inst{4} = 1;
2651}
2652
2653def MRC2 : ABXI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1,
2654 GPR:$Rt, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2),
2655 NoItinerary, "mrc2\tp$cop, $opc1, $Rt, cr$CRn, cr$CRm, $opc2",
2656 [/* For disassembly only; pattern left blank */]> {
2657 let Inst{31-28} = 0b1111;
2658 let Inst{20} = 1;
2659 let Inst{4} = 1;
2660}
2661
2662def MCRR : ABI<0b1100, (outs), (ins nohash_imm:$cop, i32imm:$opc,
2663 GPR:$Rt, GPR:$Rt2, nohash_imm:$CRm),
2664 NoItinerary, "mcrr", "\tp$cop, $opc, $Rt, $Rt2, cr$CRm",
2665 [/* For disassembly only; pattern left blank */]> {
2666 let Inst{23-20} = 0b0100;
2667}
2668
2669def MCRR2 : ABXI<0b1100, (outs), (ins nohash_imm:$cop, i32imm:$opc,
2670 GPR:$Rt, GPR:$Rt2, nohash_imm:$CRm),
2671 NoItinerary, "mcrr2\tp$cop, $opc, $Rt, $Rt2, cr$CRm",
2672 [/* For disassembly only; pattern left blank */]> {
2673 let Inst{31-28} = 0b1111;
2674 let Inst{23-20} = 0b0100;
2675}
2676
2677def MRRC : ABI<0b1100, (outs), (ins nohash_imm:$cop, i32imm:$opc,
2678 GPR:$Rt, GPR:$Rt2, nohash_imm:$CRm),
2679 NoItinerary, "mrrc", "\tp$cop, $opc, $Rt, $Rt2, cr$CRm",
2680 [/* For disassembly only; pattern left blank */]> {
2681 let Inst{23-20} = 0b0101;
2682}
2683
2684def MRRC2 : ABXI<0b1100, (outs), (ins nohash_imm:$cop, i32imm:$opc,
2685 GPR:$Rt, GPR:$Rt2, nohash_imm:$CRm),
2686 NoItinerary, "mrrc2\tp$cop, $opc, $Rt, $Rt2, cr$CRm",
2687 [/* For disassembly only; pattern left blank */]> {
2688 let Inst{31-28} = 0b1111;
2689 let Inst{23-20} = 0b0101;
2690}
2691
Johnny Chenb98e1602010-02-12 18:55:33 +00002692//===----------------------------------------------------------------------===//
2693// Move between special register and ARM core register -- for disassembly only
2694//
2695
2696def MRS : ABI<0b0001,(outs GPR:$dst),(ins), NoItinerary, "mrs", "\t$dst, cpsr",
2697 [/* For disassembly only; pattern left blank */]> {
2698 let Inst{23-20} = 0b0000;
2699 let Inst{7-4} = 0b0000;
2700}
2701
2702def MRSsys : ABI<0b0001,(outs GPR:$dst),(ins), NoItinerary,"mrs","\t$dst, spsr",
2703 [/* For disassembly only; pattern left blank */]> {
2704 let Inst{23-20} = 0b0100;
2705 let Inst{7-4} = 0b0000;
2706}
2707
2708// FIXME: mask is ignored for the time being.
Johnny Chen64dfb782010-02-16 20:04:27 +00002709def MSR : ABI<0b0001,(outs),(ins GPR:$src), NoItinerary, "msr", "\tcpsr, $src",
Johnny Chenb98e1602010-02-12 18:55:33 +00002710 [/* For disassembly only; pattern left blank */]> {
2711 let Inst{23-20} = 0b0010;
2712 let Inst{7-4} = 0b0000;
2713}
2714
2715// FIXME: mask is ignored for the time being.
Johnny Chen64dfb782010-02-16 20:04:27 +00002716def MSRi : ABI<0b0011,(outs),(ins so_imm:$a), NoItinerary, "msr", "\tcpsr, $a",
2717 [/* For disassembly only; pattern left blank */]> {
2718 let Inst{23-20} = 0b0010;
2719 let Inst{7-4} = 0b0000;
2720}
2721
2722// FIXME: mask is ignored for the time being.
2723def MSRsys : ABI<0b0001,(outs),(ins GPR:$src),NoItinerary,"msr","\tspsr, $src",
2724 [/* For disassembly only; pattern left blank */]> {
2725 let Inst{23-20} = 0b0110;
2726 let Inst{7-4} = 0b0000;
2727}
2728
2729// FIXME: mask is ignored for the time being.
2730def MSRsysi : ABI<0b0011,(outs),(ins so_imm:$a),NoItinerary,"msr","\tspsr, $a",
Johnny Chenb98e1602010-02-12 18:55:33 +00002731 [/* For disassembly only; pattern left blank */]> {
2732 let Inst{23-20} = 0b0110;
2733 let Inst{7-4} = 0b0000;
2734}