blob: fc4566836ddd2af4d60a79eaced9d199510ca23b [file] [log] [blame]
Misha Brukman8c02c1c2004-07-27 23:29:16 +00001//===- PowerPCInstrInfo.td - The PowerPC Instruction Set -----*- tablegen -*-=//
Misha Brukman5dfe3a92004-06-21 16:55:25 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file was developed by the LLVM research group and is distributed under
6// the University of Illinois Open Source License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
Misha Brukman4ad7d1b2004-08-09 17:24:04 +000010// This file describes the subset of the 32-bit PowerPC instruction set, as used
11// by the PowerPC instruction selector.
Misha Brukman5dfe3a92004-06-21 16:55:25 +000012//
13//===----------------------------------------------------------------------===//
14
Misha Brukman28791dd2004-08-02 16:54:54 +000015include "PowerPCInstrFormats.td"
Misha Brukman5dfe3a92004-06-21 16:55:25 +000016
Chris Lattner0bdc6f12005-04-19 04:32:54 +000017class isPPC64 { bit PPC64 = 1; }
18class isVMX { bit VMX = 1; }
Chris Lattner883059f2005-04-19 05:15:18 +000019class isDOT {
20 list<Register> Defs = [CR0];
21 bit RC = 1;
22}
Chris Lattner0bdc6f12005-04-19 04:32:54 +000023
Misha Brukman145a5a32004-11-15 21:20:09 +000024let isTerminator = 1 in {
25 let isReturn = 1 in
Chris Lattnere19d0b12005-04-19 04:51:30 +000026 def BLR : XLForm_2_ext<19, 16, 20, 0, 0, (ops), "blr">;
27 def BCTR : XLForm_2_ext<19, 528, 20, 0, 0, (ops), "bctr">;
Misha Brukman145a5a32004-11-15 21:20:09 +000028}
Chris Lattner7bb424f2004-08-14 23:27:29 +000029
Nate Begemanc3306122004-08-21 05:56:39 +000030def u5imm : Operand<i8> {
31 let PrintMethod = "printU5ImmOperand";
32}
Nate Begeman07aada82004-08-30 02:28:06 +000033def u6imm : Operand<i8> {
34 let PrintMethod = "printU6ImmOperand";
35}
Nate Begemaned428532004-09-04 05:00:00 +000036def s16imm : Operand<i16> {
37 let PrintMethod = "printS16ImmOperand";
38}
Chris Lattner97b2a2e2004-08-15 05:20:16 +000039def u16imm : Operand<i16> {
40 let PrintMethod = "printU16ImmOperand";
41}
Nate Begemanb7a8f2c2004-09-02 08:13:00 +000042def target : Operand<i32> {
43 let PrintMethod = "printBranchOperand";
44}
45def piclabel: Operand<i32> {
46 let PrintMethod = "printPICLabel";
47}
Nate Begemaned428532004-09-04 05:00:00 +000048def symbolHi: Operand<i32> {
49 let PrintMethod = "printSymbolHi";
50}
51def symbolLo: Operand<i32> {
52 let PrintMethod = "printSymbolLo";
53}
Nate Begemanef7288c2005-04-14 03:20:38 +000054def crbit: Operand<i8> {
55 let PrintMethod = "printcrbit";
56}
Nate Begemanadeb43d2005-07-20 22:42:00 +000057def crbitm: Operand<i8> {
58 let PrintMethod = "printcrbitm";
59}
Chris Lattner97b2a2e2004-08-15 05:20:16 +000060
Misha Brukman5dfe3a92004-06-21 16:55:25 +000061// Pseudo-instructions:
Chris Lattner45fcb8f2005-08-18 23:25:33 +000062def PHI : Pseudo<(ops variable_ops), "; PHI">;
Nate Begemanb816f022004-10-07 22:30:03 +000063let isLoad = 1 in {
Chris Lattner45fcb8f2005-08-18 23:25:33 +000064def ADJCALLSTACKDOWN : Pseudo<(ops u16imm), "; ADJCALLSTACKDOWN">;
65def ADJCALLSTACKUP : Pseudo<(ops u16imm), "; ADJCALLSTACKUP">;
Nate Begemanb816f022004-10-07 22:30:03 +000066}
Chris Lattner2b544002005-08-24 23:08:16 +000067def IMPLICIT_DEF_GPR : Pseudo<(ops GPRC:$rD), "; $rD = IMPLICIT_DEF_GPRC">;
68def IMPLICIT_DEF_FP : Pseudo<(ops FPRC:$rD), "; %rD = IMPLICIT_DEF_FP">;
Chris Lattner7a823bd2005-02-15 20:26:49 +000069
70let Defs = [LR] in
71 def MovePCtoLR : Pseudo<(ops piclabel:$label), "bl $label">;
Misha Brukman5dfe3a92004-06-21 16:55:25 +000072
Misha Brukmanb2edb442004-06-28 18:23:35 +000073let isBranch = 1, isTerminator = 1 in {
Chris Lattner45fcb8f2005-08-18 23:25:33 +000074 def COND_BRANCH : Pseudo<(ops CRRC:$crS, u16imm, target:$true, target:$false),
75 "; COND_BRANCH">;
Chris Lattnera611ab72005-04-19 05:00:59 +000076 def B : IForm<18, 0, 0, (ops target:$func), "b $func">;
77//def BA : IForm<18, 1, 0, (ops target:$func), "ba $func">;
78 def BL : IForm<18, 0, 1, (ops target:$func), "bl $func">;
79//def BLA : IForm<18, 1, 1, (ops target:$func), "bla $func">;
Chris Lattnerdd998852004-11-22 23:07:01 +000080
Misha Brukman4ad7d1b2004-08-09 17:24:04 +000081 // FIXME: 4*CR# needs to be added to the BI field!
82 // This will only work for CR0 as it stands now
Nate Begeman6718f112005-08-26 04:11:42 +000083 def BLT : BForm<16, 0, 0, 12, 0, (ops CRRC:$crS, target:$block),
84 "blt $block">;
85 def BLE : BForm<16, 0, 0, 4, 1, (ops CRRC:$crS, target:$block),
86 "ble $block">;
87 def BEQ : BForm<16, 0, 0, 12, 2, (ops CRRC:$crS, target:$block),
88 "beq $block">;
89 def BGE : BForm<16, 0, 0, 4, 0, (ops CRRC:$crS, target:$block),
90 "bge $block">;
91 def BGT : BForm<16, 0, 0, 12, 1, (ops CRRC:$crS, target:$block),
92 "bgt $block">;
93 def BNE : BForm<16, 0, 0, 4, 2, (ops CRRC:$crS, target:$block),
94 "bne $block">;
Misha Brukmanb2edb442004-06-28 18:23:35 +000095}
96
Chris Lattnerfc879282005-05-15 20:11:44 +000097let isCall = 1,
Misha Brukman5fa2b022004-06-29 23:37:36 +000098 // All calls clobber the non-callee saved registers...
Misha Brukmanc661c302004-06-30 22:00:45 +000099 Defs = [R0,R2,R3,R4,R5,R6,R7,R8,R9,R10,R11,R12,
100 F0,F1,F2,F3,F4,F5,F6,F7,F8,F9,F10,F11,F12,F13,
Chris Lattner1f24df62005-08-22 22:32:13 +0000101 LR,CTR,
Misha Brukmanc661c302004-06-30 22:00:45 +0000102 CR0,CR1,CR5,CR6,CR7] in {
103 // Convenient aliases for call instructions
Chris Lattner45fcb8f2005-08-18 23:25:33 +0000104 def CALLpcrel : IForm<18, 0, 1, (ops target:$func, variable_ops), "bl $func">;
105 def CALLindirect : XLForm_2_ext<19, 528, 20, 0, 1,
106 (ops variable_ops), "bctrl">;
Misha Brukman5fa2b022004-06-29 23:37:36 +0000107}
108
Nate Begeman07aada82004-08-30 02:28:06 +0000109// D-Form instructions. Most instructions that perform an operation on a
110// register and an immediate are of this type.
111//
Nate Begemanb816f022004-10-07 22:30:03 +0000112let isLoad = 1 in {
Nate Begeman2497e632005-07-21 20:44:43 +0000113def LBZ : DForm_1<34, (ops GPRC:$rD, symbolLo:$disp, GPRC:$rA),
Nate Begemaned428532004-09-04 05:00:00 +0000114 "lbz $rD, $disp($rA)">;
Nate Begeman2497e632005-07-21 20:44:43 +0000115def LHA : DForm_1<42, (ops GPRC:$rD, symbolLo:$disp, GPRC:$rA),
Nate Begemaned428532004-09-04 05:00:00 +0000116 "lha $rD, $disp($rA)">;
Nate Begeman2497e632005-07-21 20:44:43 +0000117def LHZ : DForm_1<40, (ops GPRC:$rD, symbolLo:$disp, GPRC:$rA),
Nate Begemaned428532004-09-04 05:00:00 +0000118 "lhz $rD, $disp($rA)">;
Chris Lattner57226fb2005-04-19 04:59:28 +0000119def LMW : DForm_1<46, (ops GPRC:$rD, s16imm:$disp, GPRC:$rA),
Nate Begemaned428532004-09-04 05:00:00 +0000120 "lmw $rD, $disp($rA)">;
Chris Lattner57226fb2005-04-19 04:59:28 +0000121def LWZ : DForm_1<32, (ops GPRC:$rD, symbolLo:$disp, GPRC:$rA),
Nate Begemaned428532004-09-04 05:00:00 +0000122 "lwz $rD, $disp($rA)">;
Nate Begeman2497e632005-07-21 20:44:43 +0000123def LWZU : DForm_1<35, (ops GPRC:$rD, s16imm:$disp, GPRC:$rA),
Misha Brukman145a5a32004-11-15 21:20:09 +0000124 "lwzu $rD, $disp($rA)">;
Nate Begemanb816f022004-10-07 22:30:03 +0000125}
Chris Lattner57226fb2005-04-19 04:59:28 +0000126def ADDI : DForm_2<14, (ops GPRC:$rD, GPRC:$rA, s16imm:$imm),
Nate Begemaned428532004-09-04 05:00:00 +0000127 "addi $rD, $rA, $imm">;
Chris Lattner57226fb2005-04-19 04:59:28 +0000128def ADDIC : DForm_2<12, (ops GPRC:$rD, GPRC:$rA, s16imm:$imm),
Nate Begemaned428532004-09-04 05:00:00 +0000129 "addic $rD, $rA, $imm">;
Chris Lattner57226fb2005-04-19 04:59:28 +0000130def ADDICo : DForm_2<13, (ops GPRC:$rD, GPRC:$rA, s16imm:$imm),
Nate Begemaned428532004-09-04 05:00:00 +0000131 "addic. $rD, $rA, $imm">;
Nate Begeman2497e632005-07-21 20:44:43 +0000132def ADDIS : DForm_2<15, (ops GPRC:$rD, GPRC:$rA, symbolHi:$imm),
Nate Begemaned428532004-09-04 05:00:00 +0000133 "addis $rD, $rA, $imm">;
Chris Lattner57226fb2005-04-19 04:59:28 +0000134def LA : DForm_2<14, (ops GPRC:$rD, GPRC:$rA, symbolLo:$sym),
Nate Begemaned428532004-09-04 05:00:00 +0000135 "la $rD, $sym($rA)">;
Chris Lattner57226fb2005-04-19 04:59:28 +0000136def MULLI : DForm_2< 7, (ops GPRC:$rD, GPRC:$rA, s16imm:$imm),
Nate Begemaned428532004-09-04 05:00:00 +0000137 "mulli $rD, $rA, $imm">;
Chris Lattner57226fb2005-04-19 04:59:28 +0000138def SUBFIC : DForm_2< 8, (ops GPRC:$rD, GPRC:$rA, s16imm:$imm),
Nate Begemaned428532004-09-04 05:00:00 +0000139 "subfic $rD, $rA, $imm">;
Chris Lattner57226fb2005-04-19 04:59:28 +0000140def LI : DForm_2_r0<14, (ops GPRC:$rD, s16imm:$imm),
Nate Begemaned428532004-09-04 05:00:00 +0000141 "li $rD, $imm">;
Nate Begeman2497e632005-07-21 20:44:43 +0000142def LIS : DForm_2_r0<15, (ops GPRC:$rD, symbolHi:$imm),
Nate Begemaned428532004-09-04 05:00:00 +0000143 "lis $rD, $imm">;
Nate Begemanb816f022004-10-07 22:30:03 +0000144let isStore = 1 in {
Chris Lattner57226fb2005-04-19 04:59:28 +0000145def STMW : DForm_3<47, (ops GPRC:$rS, s16imm:$disp, GPRC:$rA),
Nate Begemaned428532004-09-04 05:00:00 +0000146 "stmw $rS, $disp($rA)">;
Nate Begeman2497e632005-07-21 20:44:43 +0000147def STB : DForm_3<38, (ops GPRC:$rS, symbolLo:$disp, GPRC:$rA),
Nate Begemaned428532004-09-04 05:00:00 +0000148 "stb $rS, $disp($rA)">;
Nate Begeman2497e632005-07-21 20:44:43 +0000149def STH : DForm_3<44, (ops GPRC:$rS, symbolLo:$disp, GPRC:$rA),
Nate Begemaned428532004-09-04 05:00:00 +0000150 "sth $rS, $disp($rA)">;
Nate Begeman2497e632005-07-21 20:44:43 +0000151def STW : DForm_3<36, (ops GPRC:$rS, symbolLo:$disp, GPRC:$rA),
Nate Begemaned428532004-09-04 05:00:00 +0000152 "stw $rS, $disp($rA)">;
Chris Lattner57226fb2005-04-19 04:59:28 +0000153def STWU : DForm_3<37, (ops GPRC:$rS, s16imm:$disp, GPRC:$rA),
Nate Begemaned428532004-09-04 05:00:00 +0000154 "stwu $rS, $disp($rA)">;
Nate Begemanb816f022004-10-07 22:30:03 +0000155}
Chris Lattner57226fb2005-04-19 04:59:28 +0000156def ANDIo : DForm_4<28, (ops GPRC:$dst, GPRC:$src1, u16imm:$src2),
Chris Lattner14522e32005-04-19 05:21:30 +0000157 "andi. $dst, $src1, $src2">, isDOT;
Chris Lattner57226fb2005-04-19 04:59:28 +0000158def ANDISo : DForm_4<29, (ops GPRC:$dst, GPRC:$src1, u16imm:$src2),
Chris Lattner14522e32005-04-19 05:21:30 +0000159 "andis. $dst, $src1, $src2">, isDOT;
Chris Lattner57226fb2005-04-19 04:59:28 +0000160def ORI : DForm_4<24, (ops GPRC:$dst, GPRC:$src1, u16imm:$src2),
Nate Begeman07aada82004-08-30 02:28:06 +0000161 "ori $dst, $src1, $src2">;
Chris Lattner57226fb2005-04-19 04:59:28 +0000162def ORIS : DForm_4<25, (ops GPRC:$dst, GPRC:$src1, u16imm:$src2),
Nate Begeman07aada82004-08-30 02:28:06 +0000163 "oris $dst, $src1, $src2">;
Chris Lattner57226fb2005-04-19 04:59:28 +0000164def XORI : DForm_4<26, (ops GPRC:$dst, GPRC:$src1, u16imm:$src2),
Nate Begeman07aada82004-08-30 02:28:06 +0000165 "xori $dst, $src1, $src2">;
Chris Lattner57226fb2005-04-19 04:59:28 +0000166def XORIS : DForm_4<27, (ops GPRC:$dst, GPRC:$src1, u16imm:$src2),
Nate Begeman07aada82004-08-30 02:28:06 +0000167 "xoris $dst, $src1, $src2">;
Chris Lattner57226fb2005-04-19 04:59:28 +0000168def NOP : DForm_4_zero<24, (ops), "nop">;
169def CMPI : DForm_5<11, (ops CRRC:$crD, i1imm:$L, GPRC:$rA, s16imm:$imm),
Nate Begemaned428532004-09-04 05:00:00 +0000170 "cmpi $crD, $L, $rA, $imm">;
Chris Lattner57226fb2005-04-19 04:59:28 +0000171def CMPWI : DForm_5_ext<11, (ops CRRC:$crD, GPRC:$rA, s16imm:$imm),
Nate Begemaned428532004-09-04 05:00:00 +0000172 "cmpwi $crD, $rA, $imm">;
Chris Lattner57226fb2005-04-19 04:59:28 +0000173def CMPDI : DForm_5_ext<11, (ops CRRC:$crD, GPRC:$rA, s16imm:$imm),
174 "cmpdi $crD, $rA, $imm">, isPPC64;
175def CMPLI : DForm_6<10, (ops CRRC:$dst, i1imm:$size, GPRC:$src1, u16imm:$src2),
Nate Begemaned428532004-09-04 05:00:00 +0000176 "cmpli $dst, $size, $src1, $src2">;
Chris Lattner57226fb2005-04-19 04:59:28 +0000177def CMPLWI : DForm_6_ext<10, (ops CRRC:$dst, GPRC:$src1, u16imm:$src2),
Nate Begeman6b3dc552004-08-29 22:45:13 +0000178 "cmplwi $dst, $src1, $src2">;
Chris Lattner57226fb2005-04-19 04:59:28 +0000179def CMPLDI : DForm_6_ext<10, (ops CRRC:$dst, GPRC:$src1, u16imm:$src2),
180 "cmpldi $dst, $src1, $src2">, isPPC64;
Nate Begemanb816f022004-10-07 22:30:03 +0000181let isLoad = 1 in {
Chris Lattnerfdf83662005-08-25 00:26:22 +0000182def LFS : DForm_8<48, (ops FPRC:$rD, symbolLo:$disp, GPRC:$rA),
Nate Begemaned428532004-09-04 05:00:00 +0000183 "lfs $rD, $disp($rA)">;
Chris Lattnerfdf83662005-08-25 00:26:22 +0000184def LFD : DForm_8<50, (ops FPRC:$rD, symbolLo:$disp, GPRC:$rA),
Nate Begemaned428532004-09-04 05:00:00 +0000185 "lfd $rD, $disp($rA)">;
Nate Begemanb816f022004-10-07 22:30:03 +0000186}
187let isStore = 1 in {
Chris Lattnerfdf83662005-08-25 00:26:22 +0000188def STFS : DForm_9<52, (ops FPRC:$rS, symbolLo:$disp, GPRC:$rA),
Nate Begemaned428532004-09-04 05:00:00 +0000189 "stfs $rS, $disp($rA)">;
Chris Lattnerfdf83662005-08-25 00:26:22 +0000190def STFD : DForm_9<54, (ops FPRC:$rS, symbolLo:$disp, GPRC:$rA),
Nate Begemaned428532004-09-04 05:00:00 +0000191 "stfd $rS, $disp($rA)">;
Nate Begemanb816f022004-10-07 22:30:03 +0000192}
Nate Begemaned428532004-09-04 05:00:00 +0000193
194// DS-Form instructions. Load/Store instructions available in PPC-64
195//
Nate Begemanb816f022004-10-07 22:30:03 +0000196let isLoad = 1 in {
Chris Lattner57226fb2005-04-19 04:59:28 +0000197def LWA : DSForm_1<58, 2, (ops GPRC:$rT, s16imm:$DS, GPRC:$rA),
198 "lwa $rT, $DS($rA)">, isPPC64;
199def LD : DSForm_2<58, 0, (ops GPRC:$rT, s16imm:$DS, GPRC:$rA),
200 "ld $rT, $DS($rA)">, isPPC64;
Nate Begemanb816f022004-10-07 22:30:03 +0000201}
202let isStore = 1 in {
Chris Lattner57226fb2005-04-19 04:59:28 +0000203def STD : DSForm_2<62, 0, (ops GPRC:$rT, s16imm:$DS, GPRC:$rA),
204 "std $rT, $DS($rA)">, isPPC64;
205def STDU : DSForm_2<62, 1, (ops GPRC:$rT, s16imm:$DS, GPRC:$rA),
206 "stdu $rT, $DS($rA)">, isPPC64;
Nate Begemanb816f022004-10-07 22:30:03 +0000207}
Nate Begemanc3306122004-08-21 05:56:39 +0000208
Nate Begeman07aada82004-08-30 02:28:06 +0000209// X-Form instructions. Most instructions that perform an operation on a
210// register and another register are of this type.
211//
Nate Begemanb816f022004-10-07 22:30:03 +0000212let isLoad = 1 in {
Chris Lattnere19d0b12005-04-19 04:51:30 +0000213def LBZX : XForm_1<31, 87, (ops GPRC:$dst, GPRC:$base, GPRC:$index),
Nate Begemanc3306122004-08-21 05:56:39 +0000214 "lbzx $dst, $base, $index">;
Chris Lattnere19d0b12005-04-19 04:51:30 +0000215def LHAX : XForm_1<31, 343, (ops GPRC:$dst, GPRC:$base, GPRC:$index),
Nate Begemanc3306122004-08-21 05:56:39 +0000216 "lhax $dst, $base, $index">;
Chris Lattnere19d0b12005-04-19 04:51:30 +0000217def LHZX : XForm_1<31, 279, (ops GPRC:$dst, GPRC:$base, GPRC:$index),
Nate Begemanc3306122004-08-21 05:56:39 +0000218 "lhzx $dst, $base, $index">;
Chris Lattnere19d0b12005-04-19 04:51:30 +0000219def LWAX : XForm_1<31, 341, (ops GPRC:$dst, GPRC:$base, GPRC:$index),
220 "lwax $dst, $base, $index">, isPPC64;
221def LWZX : XForm_1<31, 23, (ops GPRC:$dst, GPRC:$base, GPRC:$index),
Nate Begemanc3306122004-08-21 05:56:39 +0000222 "lwzx $dst, $base, $index">;
Chris Lattnere19d0b12005-04-19 04:51:30 +0000223def LDX : XForm_1<31, 21, (ops GPRC:$dst, GPRC:$base, GPRC:$index),
224 "ldx $dst, $base, $index">, isPPC64;
Nate Begemanb816f022004-10-07 22:30:03 +0000225}
Chris Lattner883059f2005-04-19 05:15:18 +0000226def AND : XForm_6<31, 28, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Nate Begemanc3306122004-08-21 05:56:39 +0000227 "and $rA, $rS, $rB">;
Chris Lattner883059f2005-04-19 05:15:18 +0000228def ANDo : XForm_6<31, 28, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
229 "and. $rA, $rS, $rB">, isDOT;
230def ANDC : XForm_6<31, 60, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Nate Begemanc3306122004-08-21 05:56:39 +0000231 "andc $rA, $rS, $rB">;
Chris Lattner883059f2005-04-19 05:15:18 +0000232def EQV : XForm_6<31, 284, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Nate Begemanc3306122004-08-21 05:56:39 +0000233 "eqv $rA, $rS, $rB">;
Chris Lattner883059f2005-04-19 05:15:18 +0000234def NAND : XForm_6<31, 476, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Nate Begemanc3306122004-08-21 05:56:39 +0000235 "nand $rA, $rS, $rB">;
Chris Lattner883059f2005-04-19 05:15:18 +0000236def NOR : XForm_6<31, 124, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Nate Begemanc3306122004-08-21 05:56:39 +0000237 "nor $rA, $rS, $rB">;
Chris Lattner883059f2005-04-19 05:15:18 +0000238def OR : XForm_6<31, 444, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Nate Begemanc3306122004-08-21 05:56:39 +0000239 "or $rA, $rS, $rB">;
Chris Lattner883059f2005-04-19 05:15:18 +0000240def ORo : XForm_6<31, 444, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
241 "or. $rA, $rS, $rB">, isDOT;
242def ORC : XForm_6<31, 412, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Nate Begemanc3306122004-08-21 05:56:39 +0000243 "orc $rA, $rS, $rB">;
Chris Lattner883059f2005-04-19 05:15:18 +0000244def SLD : XForm_6<31, 27, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Chris Lattnere19d0b12005-04-19 04:51:30 +0000245 "sld $rA, $rS, $rB">, isPPC64;
Chris Lattner883059f2005-04-19 05:15:18 +0000246def SLW : XForm_6<31, 24, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Nate Begemanc3306122004-08-21 05:56:39 +0000247 "slw $rA, $rS, $rB">;
Chris Lattner883059f2005-04-19 05:15:18 +0000248def SRD : XForm_6<31, 539, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Chris Lattnere19d0b12005-04-19 04:51:30 +0000249 "srd $rA, $rS, $rB">, isPPC64;
Chris Lattner883059f2005-04-19 05:15:18 +0000250def SRW : XForm_6<31, 536, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Nate Begemanc3306122004-08-21 05:56:39 +0000251 "srw $rA, $rS, $rB">;
Chris Lattner883059f2005-04-19 05:15:18 +0000252def SRAD : XForm_6<31, 794, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Chris Lattnere19d0b12005-04-19 04:51:30 +0000253 "srad $rA, $rS, $rB">, isPPC64;
Chris Lattner883059f2005-04-19 05:15:18 +0000254def SRAW : XForm_6<31, 792, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Nate Begemanc3306122004-08-21 05:56:39 +0000255 "sraw $rA, $rS, $rB">;
Chris Lattner883059f2005-04-19 05:15:18 +0000256def XOR : XForm_6<31, 316, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Nate Begemanc3306122004-08-21 05:56:39 +0000257 "xor $rA, $rS, $rB">;
Nate Begemanb816f022004-10-07 22:30:03 +0000258let isStore = 1 in {
Chris Lattnere19d0b12005-04-19 04:51:30 +0000259def STBX : XForm_8<31, 215, (ops GPRC:$rS, GPRC:$rA, GPRC:$rB),
Nate Begemanc3306122004-08-21 05:56:39 +0000260 "stbx $rS, $rA, $rB">;
Chris Lattnere19d0b12005-04-19 04:51:30 +0000261def STHX : XForm_8<31, 407, (ops GPRC:$rS, GPRC:$rA, GPRC:$rB),
Nate Begemanc3306122004-08-21 05:56:39 +0000262 "sthx $rS, $rA, $rB">;
Chris Lattnere19d0b12005-04-19 04:51:30 +0000263def STWX : XForm_8<31, 151, (ops GPRC:$rS, GPRC:$rA, GPRC:$rB),
Nate Begemanc3306122004-08-21 05:56:39 +0000264 "stwx $rS, $rA, $rB">;
Chris Lattnere19d0b12005-04-19 04:51:30 +0000265def STWUX : XForm_8<31, 183, (ops GPRC:$rS, GPRC:$rA, GPRC:$rB),
Nate Begemanc3306122004-08-21 05:56:39 +0000266 "stwux $rS, $rA, $rB">;
Chris Lattnere19d0b12005-04-19 04:51:30 +0000267def STDX : XForm_8<31, 149, (ops GPRC:$rS, GPRC:$rA, GPRC:$rB),
268 "stdx $rS, $rA, $rB">, isPPC64;
269def STDUX : XForm_8<31, 181, (ops GPRC:$rS, GPRC:$rA, GPRC:$rB),
270 "stdux $rS, $rA, $rB">, isPPC64;
Nate Begemanb816f022004-10-07 22:30:03 +0000271}
Chris Lattner883059f2005-04-19 05:15:18 +0000272def SRAWI : XForm_10<31, 824, (ops GPRC:$rA, GPRC:$rS, u5imm:$SH),
Nate Begemanc3306122004-08-21 05:56:39 +0000273 "srawi $rA, $rS, $SH">;
Chris Lattner883059f2005-04-19 05:15:18 +0000274def CNTLZW : XForm_11<31, 26, (ops GPRC:$rA, GPRC:$rS),
Nate Begemanc3306122004-08-21 05:56:39 +0000275 "cntlzw $rA, $rS">;
Chris Lattner883059f2005-04-19 05:15:18 +0000276def EXTSB : XForm_11<31, 954, (ops GPRC:$rA, GPRC:$rS),
Nate Begemanc3306122004-08-21 05:56:39 +0000277 "extsb $rA, $rS">;
Chris Lattner883059f2005-04-19 05:15:18 +0000278def EXTSH : XForm_11<31, 922, (ops GPRC:$rA, GPRC:$rS),
Nate Begemanc3306122004-08-21 05:56:39 +0000279 "extsh $rA, $rS">;
Chris Lattner883059f2005-04-19 05:15:18 +0000280def EXTSW : XForm_11<31, 986, (ops GPRC:$rA, GPRC:$rS),
Chris Lattnere19d0b12005-04-19 04:51:30 +0000281 "extsw $rA, $rS">, isPPC64;
282def CMP : XForm_16<31, 0, (ops CRRC:$crD, i1imm:$long, GPRC:$rA, GPRC:$rB),
Nate Begemanb7a8f2c2004-09-02 08:13:00 +0000283 "cmp $crD, $long, $rA, $rB">;
Chris Lattnere19d0b12005-04-19 04:51:30 +0000284def CMPL : XForm_16<31, 32, (ops CRRC:$crD, i1imm:$long, GPRC:$rA, GPRC:$rB),
Nate Begemanb7a8f2c2004-09-02 08:13:00 +0000285 "cmpl $crD, $long, $rA, $rB">;
Chris Lattnere19d0b12005-04-19 04:51:30 +0000286def CMPW : XForm_16_ext<31, 0, (ops CRRC:$crD, GPRC:$rA, GPRC:$rB),
Nate Begemanb7a8f2c2004-09-02 08:13:00 +0000287 "cmpw $crD, $rA, $rB">;
Chris Lattnere19d0b12005-04-19 04:51:30 +0000288def CMPD : XForm_16_ext<31, 0, (ops CRRC:$crD, GPRC:$rA, GPRC:$rB),
289 "cmpd $crD, $rA, $rB">, isPPC64;
290def CMPLW : XForm_16_ext<31, 32, (ops CRRC:$crD, GPRC:$rA, GPRC:$rB),
Nate Begemanb7a8f2c2004-09-02 08:13:00 +0000291 "cmplw $crD, $rA, $rB">;
Chris Lattnere19d0b12005-04-19 04:51:30 +0000292def CMPLD : XForm_16_ext<31, 32, (ops CRRC:$crD, GPRC:$rA, GPRC:$rB),
293 "cmpld $crD, $rA, $rB">, isPPC64;
294def FCMPO : XForm_17<63, 32, (ops CRRC:$crD, FPRC:$fA, FPRC:$fB),
Nate Begeman33162522005-03-29 21:54:38 +0000295 "fcmpo $crD, $fA, $fB">;
Chris Lattnere19d0b12005-04-19 04:51:30 +0000296def FCMPU : XForm_17<63, 0, (ops CRRC:$crD, FPRC:$fA, FPRC:$fB),
Nate Begemancc8bd9c2004-08-31 02:28:08 +0000297 "fcmpu $crD, $fA, $fB">;
Nate Begemanb816f022004-10-07 22:30:03 +0000298let isLoad = 1 in {
Chris Lattnere19d0b12005-04-19 04:51:30 +0000299def LFSX : XForm_25<31, 535, (ops FPRC:$dst, GPRC:$base, GPRC:$index),
Nate Begemancc8bd9c2004-08-31 02:28:08 +0000300 "lfsx $dst, $base, $index">;
Chris Lattnere19d0b12005-04-19 04:51:30 +0000301def LFDX : XForm_25<31, 599, (ops FPRC:$dst, GPRC:$base, GPRC:$index),
Nate Begemancc8bd9c2004-08-31 02:28:08 +0000302 "lfdx $dst, $base, $index">;
Nate Begemanb816f022004-10-07 22:30:03 +0000303}
Chris Lattner883059f2005-04-19 05:15:18 +0000304def FCFID : XForm_26<63, 846, (ops FPRC:$frD, FPRC:$frB),
Chris Lattnere19d0b12005-04-19 04:51:30 +0000305 "fcfid $frD, $frB">, isPPC64;
Chris Lattner883059f2005-04-19 05:15:18 +0000306def FCTIDZ : XForm_26<63, 815, (ops FPRC:$frD, FPRC:$frB),
Chris Lattnere19d0b12005-04-19 04:51:30 +0000307 "fctidz $frD, $frB">, isPPC64;
Chris Lattner883059f2005-04-19 05:15:18 +0000308def FCTIWZ : XForm_26<63, 15, (ops FPRC:$frD, FPRC:$frB),
Nate Begemand332fd52004-08-29 22:02:43 +0000309 "fctiwz $frD, $frB">;
Chris Lattner883059f2005-04-19 05:15:18 +0000310def FABS : XForm_26<63, 264, (ops FPRC:$frD, FPRC:$frB),
Nate Begeman27eeb002005-04-02 05:59:34 +0000311 "fabs $frD, $frB">;
Chris Lattner883059f2005-04-19 05:15:18 +0000312def FMR : XForm_26<63, 72, (ops FPRC:$frD, FPRC:$frB),
Nate Begemanc3306122004-08-21 05:56:39 +0000313 "fmr $frD, $frB">;
Chris Lattner883059f2005-04-19 05:15:18 +0000314def FNABS : XForm_26<63, 136, (ops FPRC:$frD, FPRC:$frB),
Nate Begeman27eeb002005-04-02 05:59:34 +0000315 "fnabs $frD, $frB">;
Chris Lattner883059f2005-04-19 05:15:18 +0000316def FNEG : XForm_26<63, 40, (ops FPRC:$frD, FPRC:$frB),
Nate Begemanc3306122004-08-21 05:56:39 +0000317 "fneg $frD, $frB">;
Chris Lattner883059f2005-04-19 05:15:18 +0000318def FRSP : XForm_26<63, 12, (ops FPRC:$frD, FPRC:$frB),
Nate Begemanc3306122004-08-21 05:56:39 +0000319 "frsp $frD, $frB">;
Nate Begemanadeb43d2005-07-20 22:42:00 +0000320def FSQRT : XForm_26<63, 22, (ops FPRC:$frD, FPRC:$frB),
321 "fsqrt $frD, $frB">;
322def FSQRTS : XForm_26<59, 22, (ops FPRC:$frD, FPRC:$frB),
323 "fsqrts $frD, $frB">;
324
Nate Begemanb816f022004-10-07 22:30:03 +0000325let isStore = 1 in {
Chris Lattnere19d0b12005-04-19 04:51:30 +0000326def STFSX : XForm_28<31, 663, (ops FPRC:$frS, GPRC:$rA, GPRC:$rB),
Nate Begemanc3306122004-08-21 05:56:39 +0000327 "stfsx $frS, $rA, $rB">;
Chris Lattnere19d0b12005-04-19 04:51:30 +0000328def STFDX : XForm_28<31, 727, (ops FPRC:$frS, GPRC:$rA, GPRC:$rB),
Nate Begemanc3306122004-08-21 05:56:39 +0000329 "stfdx $frS, $rA, $rB">;
Nate Begemanb816f022004-10-07 22:30:03 +0000330}
Nate Begeman6b3dc552004-08-29 22:45:13 +0000331
Nate Begeman07aada82004-08-30 02:28:06 +0000332// XL-Form instructions. condition register logical ops.
333//
Chris Lattnere19d0b12005-04-19 04:51:30 +0000334def MCRF : XLForm_3<19, 0, (ops CRRC:$BF, CRRC:$BFA),
Nate Begeman7bfba7d2005-04-14 09:45:08 +0000335 "mcrf $BF, $BFA">;
Nate Begeman07aada82004-08-30 02:28:06 +0000336
337// XFX-Form instructions. Instructions that deal with SPRs
338//
Misha Brukmanda8d96d2004-10-23 06:05:49 +0000339// Note that although LR should be listed as `8' and CTR as `9' in the SPR
340// field, the manual lists the groups of bits as [5-9] = 0, [0-4] = 8 or 9
341// which means the SPR value needs to be multiplied by a factor of 32.
Chris Lattner5035cef2005-04-19 04:40:07 +0000342def MFCTR : XFXForm_1_ext<31, 339, 288, (ops GPRC:$rT), "mfctr $rT">;
343def MFLR : XFXForm_1_ext<31, 339, 256, (ops GPRC:$rT), "mflr $rT">;
344def MFCR : XFXForm_3<31, 19, (ops GPRC:$rT), "mfcr $rT">;
Nate Begeman394cd132005-08-08 20:04:52 +0000345def MTCRF : XFXForm_5<31, 144, (ops CRRC:$FXM, GPRC:$rS),
Nate Begeman7af02482005-04-12 07:04:16 +0000346 "mtcrf $FXM, $rS">;
Nate Begeman394cd132005-08-08 20:04:52 +0000347def MFOCRF : XFXForm_5a<31, 19, (ops GPRC:$rT, crbitm:$FXM),
348 "mfcr $rT, $FXM">;
Chris Lattner5035cef2005-04-19 04:40:07 +0000349def MTCTR : XFXForm_7_ext<31, 467, 288, (ops GPRC:$rS), "mtctr $rS">;
350def MTLR : XFXForm_7_ext<31, 467, 256, (ops GPRC:$rS), "mtlr $rS">;
Nate Begeman07aada82004-08-30 02:28:06 +0000351
Nate Begeman07aada82004-08-30 02:28:06 +0000352// XS-Form instructions. Just 'sradi'
353//
Chris Lattner883059f2005-04-19 05:15:18 +0000354def SRADI : XSForm_1<31, 413, (ops GPRC:$rA, GPRC:$rS, u6imm:$SH),
Chris Lattner5035cef2005-04-19 04:40:07 +0000355 "sradi $rA, $rS, $SH">, isPPC64;
Nate Begeman07aada82004-08-30 02:28:06 +0000356
357// XO-Form instructions. Arithmetic instructions that can set overflow bit
358//
Chris Lattner14522e32005-04-19 05:21:30 +0000359def ADD : XOForm_1<31, 266, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Nate Begeman07aada82004-08-30 02:28:06 +0000360 "add $rT, $rA, $rB">;
Chris Lattner14522e32005-04-19 05:21:30 +0000361def ADDC : XOForm_1<31, 10, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Nate Begeman07aada82004-08-30 02:28:06 +0000362 "addc $rT, $rA, $rB">;
Chris Lattner14522e32005-04-19 05:21:30 +0000363def ADDE : XOForm_1<31, 138, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Nate Begeman07aada82004-08-30 02:28:06 +0000364 "adde $rT, $rA, $rB">;
Chris Lattner14522e32005-04-19 05:21:30 +0000365def DIVD : XOForm_1<31, 489, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Chris Lattner5035cef2005-04-19 04:40:07 +0000366 "divd $rT, $rA, $rB">, isPPC64;
Chris Lattner14522e32005-04-19 05:21:30 +0000367def DIVDU : XOForm_1<31, 457, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Chris Lattner5035cef2005-04-19 04:40:07 +0000368 "divdu $rT, $rA, $rB">, isPPC64;
Chris Lattner14522e32005-04-19 05:21:30 +0000369def DIVW : XOForm_1<31, 491, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Nate Begeman07aada82004-08-30 02:28:06 +0000370 "divw $rT, $rA, $rB">;
Chris Lattner14522e32005-04-19 05:21:30 +0000371def DIVWU : XOForm_1<31, 459, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Nate Begeman07aada82004-08-30 02:28:06 +0000372 "divwu $rT, $rA, $rB">;
Chris Lattner14522e32005-04-19 05:21:30 +0000373def MULHW : XOForm_1<31, 75, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Nate Begeman815d6da2005-04-06 00:25:27 +0000374 "mulhw $rT, $rA, $rB">;
Chris Lattner14522e32005-04-19 05:21:30 +0000375def MULHWU : XOForm_1<31, 11, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Nate Begeman07aada82004-08-30 02:28:06 +0000376 "mulhwu $rT, $rA, $rB">;
Chris Lattner14522e32005-04-19 05:21:30 +0000377def MULLD : XOForm_1<31, 233, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Chris Lattner5035cef2005-04-19 04:40:07 +0000378 "mulld $rT, $rA, $rB">, isPPC64;
Chris Lattner14522e32005-04-19 05:21:30 +0000379def MULLW : XOForm_1<31, 235, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Nate Begeman07aada82004-08-30 02:28:06 +0000380 "mullw $rT, $rA, $rB">;
Chris Lattner14522e32005-04-19 05:21:30 +0000381def SUBF : XOForm_1<31, 40, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Nate Begeman07aada82004-08-30 02:28:06 +0000382 "subf $rT, $rA, $rB">;
Chris Lattner14522e32005-04-19 05:21:30 +0000383def SUBFC : XOForm_1<31, 8, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Nate Begeman07aada82004-08-30 02:28:06 +0000384 "subfc $rT, $rA, $rB">;
Chris Lattner14522e32005-04-19 05:21:30 +0000385def SUBFE : XOForm_1<31, 136, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Nate Begeman07aada82004-08-30 02:28:06 +0000386 "subfe $rT, $rA, $rB">;
Chris Lattner14522e32005-04-19 05:21:30 +0000387def SUB : XOForm_1r<31, 40, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Nate Begeman07aada82004-08-30 02:28:06 +0000388 "sub $rT, $rA, $rB">;
Chris Lattner14522e32005-04-19 05:21:30 +0000389def ADDME : XOForm_3<31, 234, 0, (ops GPRC:$rT, GPRC:$rA),
Nate Begemana2de1022004-09-22 04:40:25 +0000390 "addme $rT, $rA">;
Chris Lattner14522e32005-04-19 05:21:30 +0000391def ADDZE : XOForm_3<31, 202, 0, (ops GPRC:$rT, GPRC:$rA),
Nate Begeman07aada82004-08-30 02:28:06 +0000392 "addze $rT, $rA">;
Chris Lattner14522e32005-04-19 05:21:30 +0000393def NEG : XOForm_3<31, 104, 0, (ops GPRC:$rT, GPRC:$rA),
Nate Begeman07aada82004-08-30 02:28:06 +0000394 "neg $rT, $rA">;
Chris Lattner14522e32005-04-19 05:21:30 +0000395def SUBFZE : XOForm_3<31, 200, 0, (ops GPRC:$rT, GPRC:$rA),
Nate Begeman07aada82004-08-30 02:28:06 +0000396 "subfze $rT, $rA">;
397
398// A-Form instructions. Most of the instructions executed in the FPU are of
399// this type.
400//
Chris Lattner14522e32005-04-19 05:21:30 +0000401def FMADD : AForm_1<63, 29,
Nate Begeman07aada82004-08-30 02:28:06 +0000402 (ops FPRC:$FRT, FPRC:$FRA, FPRC:$FRC, FPRC:$FRB),
403 "fmadd $FRT, $FRA, $FRC, $FRB">;
Chris Lattner14522e32005-04-19 05:21:30 +0000404def FMADDS : AForm_1<59, 29,
Nate Begeman178bb342005-04-04 23:01:51 +0000405 (ops FPRC:$FRT, FPRC:$FRA, FPRC:$FRC, FPRC:$FRB),
406 "fmadds $FRT, $FRA, $FRC, $FRB">;
Chris Lattner14522e32005-04-19 05:21:30 +0000407def FMSUB : AForm_1<63, 28,
Nate Begeman178bb342005-04-04 23:01:51 +0000408 (ops FPRC:$FRT, FPRC:$FRA, FPRC:$FRC, FPRC:$FRB),
409 "fmsub $FRT, $FRA, $FRC, $FRB">;
Chris Lattner14522e32005-04-19 05:21:30 +0000410def FMSUBS : AForm_1<59, 28,
Nate Begeman178bb342005-04-04 23:01:51 +0000411 (ops FPRC:$FRT, FPRC:$FRA, FPRC:$FRC, FPRC:$FRB),
412 "fmsubs $FRT, $FRA, $FRC, $FRB">;
Chris Lattner14522e32005-04-19 05:21:30 +0000413def FNMADD : AForm_1<63, 31,
Nate Begeman178bb342005-04-04 23:01:51 +0000414 (ops FPRC:$FRT, FPRC:$FRA, FPRC:$FRC, FPRC:$FRB),
415 "fnmadd $FRT, $FRA, $FRC, $FRB">;
Chris Lattner14522e32005-04-19 05:21:30 +0000416def FNMADDS : AForm_1<59, 31,
Nate Begeman178bb342005-04-04 23:01:51 +0000417 (ops FPRC:$FRT, FPRC:$FRA, FPRC:$FRC, FPRC:$FRB),
418 "fnmadds $FRT, $FRA, $FRC, $FRB">;
Chris Lattner14522e32005-04-19 05:21:30 +0000419def FNMSUB : AForm_1<63, 30,
Nate Begeman178bb342005-04-04 23:01:51 +0000420 (ops FPRC:$FRT, FPRC:$FRA, FPRC:$FRC, FPRC:$FRB),
421 "fnmsub $FRT, $FRA, $FRC, $FRB">;
Chris Lattner14522e32005-04-19 05:21:30 +0000422def FNMSUBS : AForm_1<59, 30,
Nate Begeman178bb342005-04-04 23:01:51 +0000423 (ops FPRC:$FRT, FPRC:$FRA, FPRC:$FRC, FPRC:$FRB),
424 "fnmsubs $FRT, $FRA, $FRC, $FRB">;
Chris Lattner14522e32005-04-19 05:21:30 +0000425def FSEL : AForm_1<63, 23,
Nate Begeman07aada82004-08-30 02:28:06 +0000426 (ops FPRC:$FRT, FPRC:$FRA, FPRC:$FRC, FPRC:$FRB),
427 "fsel $FRT, $FRA, $FRC, $FRB">;
Chris Lattner14522e32005-04-19 05:21:30 +0000428def FADD : AForm_2<63, 21,
Nate Begeman07aada82004-08-30 02:28:06 +0000429 (ops FPRC:$FRT, FPRC:$FRA, FPRC:$FRB),
430 "fadd $FRT, $FRA, $FRB">;
Chris Lattner14522e32005-04-19 05:21:30 +0000431def FADDS : AForm_2<59, 21,
Nate Begeman07aada82004-08-30 02:28:06 +0000432 (ops FPRC:$FRT, FPRC:$FRA, FPRC:$FRB),
433 "fadds $FRT, $FRA, $FRB">;
Chris Lattner14522e32005-04-19 05:21:30 +0000434def FDIV : AForm_2<63, 18,
Nate Begeman07aada82004-08-30 02:28:06 +0000435 (ops FPRC:$FRT, FPRC:$FRA, FPRC:$FRB),
436 "fdiv $FRT, $FRA, $FRB">;
Chris Lattner14522e32005-04-19 05:21:30 +0000437def FDIVS : AForm_2<59, 18,
Nate Begeman07aada82004-08-30 02:28:06 +0000438 (ops FPRC:$FRT, FPRC:$FRA, FPRC:$FRB),
439 "fdivs $FRT, $FRA, $FRB">;
Chris Lattner14522e32005-04-19 05:21:30 +0000440def FMUL : AForm_3<63, 25,
Nate Begeman07aada82004-08-30 02:28:06 +0000441 (ops FPRC:$FRT, FPRC:$FRA, FPRC:$FRB),
442 "fmul $FRT, $FRA, $FRB">;
Chris Lattner14522e32005-04-19 05:21:30 +0000443def FMULS : AForm_3<59, 25,
Nate Begeman07aada82004-08-30 02:28:06 +0000444 (ops FPRC:$FRT, FPRC:$FRA, FPRC:$FRB),
445 "fmuls $FRT, $FRA, $FRB">;
Chris Lattner14522e32005-04-19 05:21:30 +0000446def FSUB : AForm_2<63, 20,
Nate Begeman07aada82004-08-30 02:28:06 +0000447 (ops FPRC:$FRT, FPRC:$FRA, FPRC:$FRB),
448 "fsub $FRT, $FRA, $FRB">;
Chris Lattner14522e32005-04-19 05:21:30 +0000449def FSUBS : AForm_2<59, 20,
Nate Begeman07aada82004-08-30 02:28:06 +0000450 (ops FPRC:$FRT, FPRC:$FRA, FPRC:$FRB),
451 "fsubs $FRT, $FRA, $FRB">;
452
Nate Begemancc8bd9c2004-08-31 02:28:08 +0000453// M-Form instructions. rotate and mask instructions.
454//
Nate Begeman2d4c98d2004-10-16 20:43:38 +0000455let isTwoAddress = 1 in {
Chris Lattner14522e32005-04-19 05:21:30 +0000456def RLWIMI : MForm_2<20,
Nate Begeman2d4c98d2004-10-16 20:43:38 +0000457 (ops GPRC:$rA, GPRC:$rSi, GPRC:$rS, u5imm:$SH, u5imm:$MB,
458 u5imm:$ME), "rlwimi $rA, $rS, $SH, $MB, $ME">;
459}
Chris Lattner14522e32005-04-19 05:21:30 +0000460def RLWINM : MForm_2<21,
Nate Begemancc8bd9c2004-08-31 02:28:08 +0000461 (ops GPRC:$rA, GPRC:$rS, u5imm:$SH, u5imm:$MB, u5imm:$ME),
462 "rlwinm $rA, $rS, $SH, $MB, $ME">;
Chris Lattner14522e32005-04-19 05:21:30 +0000463def RLWINMo : MForm_2<21,
Nate Begeman9f833d32005-04-12 00:10:02 +0000464 (ops GPRC:$rA, GPRC:$rS, u5imm:$SH, u5imm:$MB, u5imm:$ME),
Chris Lattner14522e32005-04-19 05:21:30 +0000465 "rlwinm. $rA, $rS, $SH, $MB, $ME">, isDOT;
466def RLWNM : MForm_2<23,
Nate Begemancd08e4c2005-04-09 20:09:12 +0000467 (ops GPRC:$rA, GPRC:$rS, GPRC:$rB, u5imm:$MB, u5imm:$ME),
468 "rlwnm $rA, $rS, $rB, $MB, $ME">;
Nate Begemancc8bd9c2004-08-31 02:28:08 +0000469
470// MD-Form instructions. 64 bit rotate instructions.
471//
Chris Lattner14522e32005-04-19 05:21:30 +0000472def RLDICL : MDForm_1<30, 0,
Nate Begemancc8bd9c2004-08-31 02:28:08 +0000473 (ops GPRC:$rA, GPRC:$rS, u6imm:$SH, u6imm:$MB),
Chris Lattner0bdc6f12005-04-19 04:32:54 +0000474 "rldicl $rA, $rS, $SH, $MB">, isPPC64;
Chris Lattner14522e32005-04-19 05:21:30 +0000475def RLDICR : MDForm_1<30, 1,
Nate Begemancc8bd9c2004-08-31 02:28:08 +0000476 (ops GPRC:$rA, GPRC:$rS, u6imm:$SH, u6imm:$ME),
Chris Lattner0bdc6f12005-04-19 04:32:54 +0000477 "rldicr $rA, $rS, $SH, $ME">, isPPC64;
Nate Begemancc8bd9c2004-08-31 02:28:08 +0000478
Chris Lattnerbe686a82004-12-16 16:31:57 +0000479def PowerPCInstrInfo : InstrInfo {
480 let PHIInst = PHI;
481
482 let TSFlagsFields = [ "VMX", "PPC64" ];
483 let TSFlagsShifts = [ 0, 1 ];
484
485 let isLittleEndianEncoding = 1;
486}
Nate Begemancc8bd9c2004-08-31 02:28:08 +0000487