blob: 4de6e35b2e97446ac462449d92034b52fa33add9 [file] [log] [blame]
Chris Lattner310968c2005-01-07 07:44:53 +00001//===-- TargetLowering.cpp - Implement the TargetLowering class -----------===//
Misha Brukmanf976c852005-04-21 22:55:34 +00002//
Chris Lattner310968c2005-01-07 07:44:53 +00003// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Misha Brukmanf976c852005-04-21 22:55:34 +00007//
Chris Lattner310968c2005-01-07 07:44:53 +00008//===----------------------------------------------------------------------===//
9//
10// This implements the TargetLowering class.
11//
12//===----------------------------------------------------------------------===//
13
Evan Cheng5c807602008-02-26 02:33:44 +000014#include "llvm/Target/TargetAsmInfo.h"
Chris Lattner310968c2005-01-07 07:44:53 +000015#include "llvm/Target/TargetLowering.h"
Rafael Espindolaf1ba1ca2007-11-05 23:12:20 +000016#include "llvm/Target/TargetSubtarget.h"
Owen Anderson07000c62006-05-12 06:33:49 +000017#include "llvm/Target/TargetData.h"
Chris Lattner310968c2005-01-07 07:44:53 +000018#include "llvm/Target/TargetMachine.h"
Dan Gohman6f0d0242008-02-10 18:45:23 +000019#include "llvm/Target/TargetRegisterInfo.h"
Dan Gohman707e0182008-04-12 04:36:06 +000020#include "llvm/GlobalVariable.h"
Chris Lattnerdc879292006-03-31 00:28:56 +000021#include "llvm/DerivedTypes.h"
Evan Chengad4196b2008-05-12 19:56:52 +000022#include "llvm/CodeGen/MachineFrameInfo.h"
Chris Lattner310968c2005-01-07 07:44:53 +000023#include "llvm/CodeGen/SelectionDAG.h"
Chris Lattner4ccb0702006-01-26 20:37:03 +000024#include "llvm/ADT/StringExtras.h"
Owen Anderson718cb662007-09-07 04:06:50 +000025#include "llvm/ADT/STLExtras.h"
Chris Lattnerc6fd6cd2006-01-30 04:09:27 +000026#include "llvm/Support/MathExtras.h"
Chris Lattner310968c2005-01-07 07:44:53 +000027using namespace llvm;
28
Rafael Espindola9a580232009-02-27 13:37:18 +000029namespace llvm {
30TLSModel::Model getTLSModel(const GlobalValue *GV, Reloc::Model reloc) {
31 bool isLocal = GV->hasLocalLinkage();
32 bool isDeclaration = GV->isDeclaration();
33 // FIXME: what should we do for protected and internal visibility?
34 // For variables, is internal different from hidden?
35 bool isHidden = GV->hasHiddenVisibility();
36
37 if (reloc == Reloc::PIC_) {
38 if (isLocal || isHidden)
39 return TLSModel::LocalDynamic;
40 else
41 return TLSModel::GeneralDynamic;
42 } else {
43 if (!isDeclaration || isHidden)
44 return TLSModel::LocalExec;
45 else
46 return TLSModel::InitialExec;
47 }
48}
49}
50
Evan Cheng56966222007-01-12 02:11:51 +000051/// InitLibcallNames - Set default libcall names.
52///
Evan Cheng79cca502007-01-12 22:51:10 +000053static void InitLibcallNames(const char **Names) {
Sanjiv Gupta15c94d02009-01-18 18:25:27 +000054 Names[RTLIB::SHL_I16] = "__ashli16";
Evan Cheng56966222007-01-12 02:11:51 +000055 Names[RTLIB::SHL_I32] = "__ashlsi3";
56 Names[RTLIB::SHL_I64] = "__ashldi3";
Duncan Sandsdddc6292008-07-11 16:52:29 +000057 Names[RTLIB::SHL_I128] = "__ashlti3";
Sanjiv Gupta15c94d02009-01-18 18:25:27 +000058 Names[RTLIB::SRL_I16] = "__lshri16";
Evan Cheng56966222007-01-12 02:11:51 +000059 Names[RTLIB::SRL_I32] = "__lshrsi3";
60 Names[RTLIB::SRL_I64] = "__lshrdi3";
Duncan Sandsdddc6292008-07-11 16:52:29 +000061 Names[RTLIB::SRL_I128] = "__lshrti3";
Sanjiv Gupta15c94d02009-01-18 18:25:27 +000062 Names[RTLIB::SRA_I16] = "__ashri16";
Evan Cheng56966222007-01-12 02:11:51 +000063 Names[RTLIB::SRA_I32] = "__ashrsi3";
64 Names[RTLIB::SRA_I64] = "__ashrdi3";
Duncan Sandsdddc6292008-07-11 16:52:29 +000065 Names[RTLIB::SRA_I128] = "__ashrti3";
Sanjiv Gupta15c94d02009-01-18 18:25:27 +000066 Names[RTLIB::MUL_I16] = "__muli16";
Evan Cheng56966222007-01-12 02:11:51 +000067 Names[RTLIB::MUL_I32] = "__mulsi3";
68 Names[RTLIB::MUL_I64] = "__muldi3";
Duncan Sands5ac319a2008-07-10 15:35:05 +000069 Names[RTLIB::MUL_I128] = "__multi3";
Evan Cheng56966222007-01-12 02:11:51 +000070 Names[RTLIB::SDIV_I32] = "__divsi3";
71 Names[RTLIB::SDIV_I64] = "__divdi3";
Duncan Sands5ac319a2008-07-10 15:35:05 +000072 Names[RTLIB::SDIV_I128] = "__divti3";
Evan Cheng56966222007-01-12 02:11:51 +000073 Names[RTLIB::UDIV_I32] = "__udivsi3";
74 Names[RTLIB::UDIV_I64] = "__udivdi3";
Duncan Sands5ac319a2008-07-10 15:35:05 +000075 Names[RTLIB::UDIV_I128] = "__udivti3";
Evan Cheng56966222007-01-12 02:11:51 +000076 Names[RTLIB::SREM_I32] = "__modsi3";
77 Names[RTLIB::SREM_I64] = "__moddi3";
Duncan Sands5ac319a2008-07-10 15:35:05 +000078 Names[RTLIB::SREM_I128] = "__modti3";
Evan Cheng56966222007-01-12 02:11:51 +000079 Names[RTLIB::UREM_I32] = "__umodsi3";
80 Names[RTLIB::UREM_I64] = "__umoddi3";
Duncan Sands5ac319a2008-07-10 15:35:05 +000081 Names[RTLIB::UREM_I128] = "__umodti3";
Evan Cheng56966222007-01-12 02:11:51 +000082 Names[RTLIB::NEG_I32] = "__negsi2";
83 Names[RTLIB::NEG_I64] = "__negdi2";
84 Names[RTLIB::ADD_F32] = "__addsf3";
85 Names[RTLIB::ADD_F64] = "__adddf3";
Duncan Sands007f9842008-01-10 10:28:30 +000086 Names[RTLIB::ADD_F80] = "__addxf3";
Dale Johannesen161e8972007-10-05 20:04:43 +000087 Names[RTLIB::ADD_PPCF128] = "__gcc_qadd";
Evan Cheng56966222007-01-12 02:11:51 +000088 Names[RTLIB::SUB_F32] = "__subsf3";
89 Names[RTLIB::SUB_F64] = "__subdf3";
Duncan Sands007f9842008-01-10 10:28:30 +000090 Names[RTLIB::SUB_F80] = "__subxf3";
Dale Johannesen161e8972007-10-05 20:04:43 +000091 Names[RTLIB::SUB_PPCF128] = "__gcc_qsub";
Evan Cheng56966222007-01-12 02:11:51 +000092 Names[RTLIB::MUL_F32] = "__mulsf3";
93 Names[RTLIB::MUL_F64] = "__muldf3";
Duncan Sands007f9842008-01-10 10:28:30 +000094 Names[RTLIB::MUL_F80] = "__mulxf3";
Dale Johannesen161e8972007-10-05 20:04:43 +000095 Names[RTLIB::MUL_PPCF128] = "__gcc_qmul";
Evan Cheng56966222007-01-12 02:11:51 +000096 Names[RTLIB::DIV_F32] = "__divsf3";
97 Names[RTLIB::DIV_F64] = "__divdf3";
Duncan Sands007f9842008-01-10 10:28:30 +000098 Names[RTLIB::DIV_F80] = "__divxf3";
Dale Johannesen161e8972007-10-05 20:04:43 +000099 Names[RTLIB::DIV_PPCF128] = "__gcc_qdiv";
Evan Cheng56966222007-01-12 02:11:51 +0000100 Names[RTLIB::REM_F32] = "fmodf";
101 Names[RTLIB::REM_F64] = "fmod";
Duncan Sands007f9842008-01-10 10:28:30 +0000102 Names[RTLIB::REM_F80] = "fmodl";
Dale Johannesen161e8972007-10-05 20:04:43 +0000103 Names[RTLIB::REM_PPCF128] = "fmodl";
Evan Cheng56966222007-01-12 02:11:51 +0000104 Names[RTLIB::POWI_F32] = "__powisf2";
105 Names[RTLIB::POWI_F64] = "__powidf2";
Dale Johannesen161e8972007-10-05 20:04:43 +0000106 Names[RTLIB::POWI_F80] = "__powixf2";
107 Names[RTLIB::POWI_PPCF128] = "__powitf2";
Evan Cheng56966222007-01-12 02:11:51 +0000108 Names[RTLIB::SQRT_F32] = "sqrtf";
109 Names[RTLIB::SQRT_F64] = "sqrt";
Dale Johannesen161e8972007-10-05 20:04:43 +0000110 Names[RTLIB::SQRT_F80] = "sqrtl";
111 Names[RTLIB::SQRT_PPCF128] = "sqrtl";
Dale Johannesen7794f2a2008-09-04 00:47:13 +0000112 Names[RTLIB::LOG_F32] = "logf";
113 Names[RTLIB::LOG_F64] = "log";
114 Names[RTLIB::LOG_F80] = "logl";
115 Names[RTLIB::LOG_PPCF128] = "logl";
116 Names[RTLIB::LOG2_F32] = "log2f";
117 Names[RTLIB::LOG2_F64] = "log2";
118 Names[RTLIB::LOG2_F80] = "log2l";
119 Names[RTLIB::LOG2_PPCF128] = "log2l";
120 Names[RTLIB::LOG10_F32] = "log10f";
121 Names[RTLIB::LOG10_F64] = "log10";
122 Names[RTLIB::LOG10_F80] = "log10l";
123 Names[RTLIB::LOG10_PPCF128] = "log10l";
124 Names[RTLIB::EXP_F32] = "expf";
125 Names[RTLIB::EXP_F64] = "exp";
126 Names[RTLIB::EXP_F80] = "expl";
127 Names[RTLIB::EXP_PPCF128] = "expl";
128 Names[RTLIB::EXP2_F32] = "exp2f";
129 Names[RTLIB::EXP2_F64] = "exp2";
130 Names[RTLIB::EXP2_F80] = "exp2l";
131 Names[RTLIB::EXP2_PPCF128] = "exp2l";
Evan Cheng56966222007-01-12 02:11:51 +0000132 Names[RTLIB::SIN_F32] = "sinf";
133 Names[RTLIB::SIN_F64] = "sin";
Duncan Sands007f9842008-01-10 10:28:30 +0000134 Names[RTLIB::SIN_F80] = "sinl";
135 Names[RTLIB::SIN_PPCF128] = "sinl";
Evan Cheng56966222007-01-12 02:11:51 +0000136 Names[RTLIB::COS_F32] = "cosf";
137 Names[RTLIB::COS_F64] = "cos";
Duncan Sands007f9842008-01-10 10:28:30 +0000138 Names[RTLIB::COS_F80] = "cosl";
139 Names[RTLIB::COS_PPCF128] = "cosl";
Dan Gohmane54be102007-10-11 23:09:10 +0000140 Names[RTLIB::POW_F32] = "powf";
141 Names[RTLIB::POW_F64] = "pow";
142 Names[RTLIB::POW_F80] = "powl";
143 Names[RTLIB::POW_PPCF128] = "powl";
Dan Gohman2bb1e3e2008-08-21 18:38:14 +0000144 Names[RTLIB::CEIL_F32] = "ceilf";
145 Names[RTLIB::CEIL_F64] = "ceil";
146 Names[RTLIB::CEIL_F80] = "ceill";
147 Names[RTLIB::CEIL_PPCF128] = "ceill";
148 Names[RTLIB::TRUNC_F32] = "truncf";
149 Names[RTLIB::TRUNC_F64] = "trunc";
150 Names[RTLIB::TRUNC_F80] = "truncl";
151 Names[RTLIB::TRUNC_PPCF128] = "truncl";
152 Names[RTLIB::RINT_F32] = "rintf";
153 Names[RTLIB::RINT_F64] = "rint";
154 Names[RTLIB::RINT_F80] = "rintl";
155 Names[RTLIB::RINT_PPCF128] = "rintl";
156 Names[RTLIB::NEARBYINT_F32] = "nearbyintf";
157 Names[RTLIB::NEARBYINT_F64] = "nearbyint";
158 Names[RTLIB::NEARBYINT_F80] = "nearbyintl";
159 Names[RTLIB::NEARBYINT_PPCF128] = "nearbyintl";
160 Names[RTLIB::FLOOR_F32] = "floorf";
161 Names[RTLIB::FLOOR_F64] = "floor";
162 Names[RTLIB::FLOOR_F80] = "floorl";
163 Names[RTLIB::FLOOR_PPCF128] = "floorl";
Evan Cheng56966222007-01-12 02:11:51 +0000164 Names[RTLIB::FPEXT_F32_F64] = "__extendsfdf2";
165 Names[RTLIB::FPROUND_F64_F32] = "__truncdfsf2";
Bruno Cardoso Lopese36bfe62008-08-07 19:01:24 +0000166 Names[RTLIB::FPROUND_F80_F32] = "__truncxfsf2";
167 Names[RTLIB::FPROUND_PPCF128_F32] = "__trunctfsf2";
168 Names[RTLIB::FPROUND_F80_F64] = "__truncxfdf2";
169 Names[RTLIB::FPROUND_PPCF128_F64] = "__trunctfdf2";
Evan Cheng56966222007-01-12 02:11:51 +0000170 Names[RTLIB::FPTOSINT_F32_I32] = "__fixsfsi";
171 Names[RTLIB::FPTOSINT_F32_I64] = "__fixsfdi";
Dan Gohmana2e94852008-03-10 23:03:31 +0000172 Names[RTLIB::FPTOSINT_F32_I128] = "__fixsfti";
Evan Cheng56966222007-01-12 02:11:51 +0000173 Names[RTLIB::FPTOSINT_F64_I32] = "__fixdfsi";
174 Names[RTLIB::FPTOSINT_F64_I64] = "__fixdfdi";
Dan Gohmana2e94852008-03-10 23:03:31 +0000175 Names[RTLIB::FPTOSINT_F64_I128] = "__fixdfti";
Duncan Sandsbe1ad4d2008-07-10 15:33:02 +0000176 Names[RTLIB::FPTOSINT_F80_I32] = "__fixxfsi";
Dale Johannesen161e8972007-10-05 20:04:43 +0000177 Names[RTLIB::FPTOSINT_F80_I64] = "__fixxfdi";
Dan Gohmana2e94852008-03-10 23:03:31 +0000178 Names[RTLIB::FPTOSINT_F80_I128] = "__fixxfti";
Duncan Sands041cde22008-06-25 20:24:48 +0000179 Names[RTLIB::FPTOSINT_PPCF128_I32] = "__fixtfsi";
Dale Johannesen161e8972007-10-05 20:04:43 +0000180 Names[RTLIB::FPTOSINT_PPCF128_I64] = "__fixtfdi";
Dan Gohmana2e94852008-03-10 23:03:31 +0000181 Names[RTLIB::FPTOSINT_PPCF128_I128] = "__fixtfti";
Evan Cheng56966222007-01-12 02:11:51 +0000182 Names[RTLIB::FPTOUINT_F32_I32] = "__fixunssfsi";
183 Names[RTLIB::FPTOUINT_F32_I64] = "__fixunssfdi";
Dan Gohmana2e94852008-03-10 23:03:31 +0000184 Names[RTLIB::FPTOUINT_F32_I128] = "__fixunssfti";
Evan Cheng56966222007-01-12 02:11:51 +0000185 Names[RTLIB::FPTOUINT_F64_I32] = "__fixunsdfsi";
186 Names[RTLIB::FPTOUINT_F64_I64] = "__fixunsdfdi";
Dan Gohmana2e94852008-03-10 23:03:31 +0000187 Names[RTLIB::FPTOUINT_F64_I128] = "__fixunsdfti";
Dale Johannesen161e8972007-10-05 20:04:43 +0000188 Names[RTLIB::FPTOUINT_F80_I32] = "__fixunsxfsi";
189 Names[RTLIB::FPTOUINT_F80_I64] = "__fixunsxfdi";
Dan Gohmana2e94852008-03-10 23:03:31 +0000190 Names[RTLIB::FPTOUINT_F80_I128] = "__fixunsxfti";
Duncan Sands041cde22008-06-25 20:24:48 +0000191 Names[RTLIB::FPTOUINT_PPCF128_I32] = "__fixunstfsi";
Dale Johannesen161e8972007-10-05 20:04:43 +0000192 Names[RTLIB::FPTOUINT_PPCF128_I64] = "__fixunstfdi";
Dan Gohmana2e94852008-03-10 23:03:31 +0000193 Names[RTLIB::FPTOUINT_PPCF128_I128] = "__fixunstfti";
Evan Cheng56966222007-01-12 02:11:51 +0000194 Names[RTLIB::SINTTOFP_I32_F32] = "__floatsisf";
195 Names[RTLIB::SINTTOFP_I32_F64] = "__floatsidf";
Duncan Sands9bed0f52008-07-11 16:57:02 +0000196 Names[RTLIB::SINTTOFP_I32_F80] = "__floatsixf";
197 Names[RTLIB::SINTTOFP_I32_PPCF128] = "__floatsitf";
Evan Cheng56966222007-01-12 02:11:51 +0000198 Names[RTLIB::SINTTOFP_I64_F32] = "__floatdisf";
199 Names[RTLIB::SINTTOFP_I64_F64] = "__floatdidf";
Dale Johannesen161e8972007-10-05 20:04:43 +0000200 Names[RTLIB::SINTTOFP_I64_F80] = "__floatdixf";
201 Names[RTLIB::SINTTOFP_I64_PPCF128] = "__floatditf";
Dan Gohmand91446d2008-03-05 01:08:17 +0000202 Names[RTLIB::SINTTOFP_I128_F32] = "__floattisf";
203 Names[RTLIB::SINTTOFP_I128_F64] = "__floattidf";
204 Names[RTLIB::SINTTOFP_I128_F80] = "__floattixf";
205 Names[RTLIB::SINTTOFP_I128_PPCF128] = "__floattitf";
Evan Cheng56966222007-01-12 02:11:51 +0000206 Names[RTLIB::UINTTOFP_I32_F32] = "__floatunsisf";
207 Names[RTLIB::UINTTOFP_I32_F64] = "__floatunsidf";
Duncan Sandsac6cece2008-07-11 17:00:14 +0000208 Names[RTLIB::UINTTOFP_I32_F80] = "__floatunsixf";
209 Names[RTLIB::UINTTOFP_I32_PPCF128] = "__floatunsitf";
Evan Cheng56966222007-01-12 02:11:51 +0000210 Names[RTLIB::UINTTOFP_I64_F32] = "__floatundisf";
211 Names[RTLIB::UINTTOFP_I64_F64] = "__floatundidf";
Duncan Sandsac6cece2008-07-11 17:00:14 +0000212 Names[RTLIB::UINTTOFP_I64_F80] = "__floatundixf";
213 Names[RTLIB::UINTTOFP_I64_PPCF128] = "__floatunditf";
214 Names[RTLIB::UINTTOFP_I128_F32] = "__floatuntisf";
215 Names[RTLIB::UINTTOFP_I128_F64] = "__floatuntidf";
216 Names[RTLIB::UINTTOFP_I128_F80] = "__floatuntixf";
217 Names[RTLIB::UINTTOFP_I128_PPCF128] = "__floatuntitf";
Evan Cheng56966222007-01-12 02:11:51 +0000218 Names[RTLIB::OEQ_F32] = "__eqsf2";
219 Names[RTLIB::OEQ_F64] = "__eqdf2";
220 Names[RTLIB::UNE_F32] = "__nesf2";
221 Names[RTLIB::UNE_F64] = "__nedf2";
222 Names[RTLIB::OGE_F32] = "__gesf2";
223 Names[RTLIB::OGE_F64] = "__gedf2";
224 Names[RTLIB::OLT_F32] = "__ltsf2";
225 Names[RTLIB::OLT_F64] = "__ltdf2";
226 Names[RTLIB::OLE_F32] = "__lesf2";
227 Names[RTLIB::OLE_F64] = "__ledf2";
228 Names[RTLIB::OGT_F32] = "__gtsf2";
229 Names[RTLIB::OGT_F64] = "__gtdf2";
230 Names[RTLIB::UO_F32] = "__unordsf2";
231 Names[RTLIB::UO_F64] = "__unorddf2";
Evan Chengd385fd62007-01-31 09:29:11 +0000232 Names[RTLIB::O_F32] = "__unordsf2";
233 Names[RTLIB::O_F64] = "__unorddf2";
234}
235
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000236/// getFPEXT - Return the FPEXT_*_* value for the given types, or
237/// UNKNOWN_LIBCALL if there is none.
238RTLIB::Libcall RTLIB::getFPEXT(MVT OpVT, MVT RetVT) {
239 if (OpVT == MVT::f32) {
240 if (RetVT == MVT::f64)
241 return FPEXT_F32_F64;
242 }
243 return UNKNOWN_LIBCALL;
244}
245
246/// getFPROUND - Return the FPROUND_*_* value for the given types, or
247/// UNKNOWN_LIBCALL if there is none.
248RTLIB::Libcall RTLIB::getFPROUND(MVT OpVT, MVT RetVT) {
Bruno Cardoso Lopese36bfe62008-08-07 19:01:24 +0000249 if (RetVT == MVT::f32) {
250 if (OpVT == MVT::f64)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000251 return FPROUND_F64_F32;
Bruno Cardoso Lopese36bfe62008-08-07 19:01:24 +0000252 if (OpVT == MVT::f80)
253 return FPROUND_F80_F32;
254 if (OpVT == MVT::ppcf128)
255 return FPROUND_PPCF128_F32;
256 } else if (RetVT == MVT::f64) {
257 if (OpVT == MVT::f80)
258 return FPROUND_F80_F64;
259 if (OpVT == MVT::ppcf128)
260 return FPROUND_PPCF128_F64;
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000261 }
262 return UNKNOWN_LIBCALL;
263}
264
265/// getFPTOSINT - Return the FPTOSINT_*_* value for the given types, or
266/// UNKNOWN_LIBCALL if there is none.
267RTLIB::Libcall RTLIB::getFPTOSINT(MVT OpVT, MVT RetVT) {
268 if (OpVT == MVT::f32) {
269 if (RetVT == MVT::i32)
270 return FPTOSINT_F32_I32;
271 if (RetVT == MVT::i64)
272 return FPTOSINT_F32_I64;
273 if (RetVT == MVT::i128)
274 return FPTOSINT_F32_I128;
275 } else if (OpVT == MVT::f64) {
276 if (RetVT == MVT::i32)
277 return FPTOSINT_F64_I32;
278 if (RetVT == MVT::i64)
279 return FPTOSINT_F64_I64;
280 if (RetVT == MVT::i128)
281 return FPTOSINT_F64_I128;
282 } else if (OpVT == MVT::f80) {
283 if (RetVT == MVT::i32)
284 return FPTOSINT_F80_I32;
285 if (RetVT == MVT::i64)
286 return FPTOSINT_F80_I64;
287 if (RetVT == MVT::i128)
288 return FPTOSINT_F80_I128;
289 } else if (OpVT == MVT::ppcf128) {
290 if (RetVT == MVT::i32)
291 return FPTOSINT_PPCF128_I32;
292 if (RetVT == MVT::i64)
293 return FPTOSINT_PPCF128_I64;
294 if (RetVT == MVT::i128)
295 return FPTOSINT_PPCF128_I128;
296 }
297 return UNKNOWN_LIBCALL;
298}
299
300/// getFPTOUINT - Return the FPTOUINT_*_* value for the given types, or
301/// UNKNOWN_LIBCALL if there is none.
302RTLIB::Libcall RTLIB::getFPTOUINT(MVT OpVT, MVT RetVT) {
303 if (OpVT == MVT::f32) {
304 if (RetVT == MVT::i32)
305 return FPTOUINT_F32_I32;
306 if (RetVT == MVT::i64)
307 return FPTOUINT_F32_I64;
308 if (RetVT == MVT::i128)
309 return FPTOUINT_F32_I128;
310 } else if (OpVT == MVT::f64) {
311 if (RetVT == MVT::i32)
312 return FPTOUINT_F64_I32;
313 if (RetVT == MVT::i64)
314 return FPTOUINT_F64_I64;
315 if (RetVT == MVT::i128)
316 return FPTOUINT_F64_I128;
317 } else if (OpVT == MVT::f80) {
318 if (RetVT == MVT::i32)
319 return FPTOUINT_F80_I32;
320 if (RetVT == MVT::i64)
321 return FPTOUINT_F80_I64;
322 if (RetVT == MVT::i128)
323 return FPTOUINT_F80_I128;
324 } else if (OpVT == MVT::ppcf128) {
325 if (RetVT == MVT::i32)
326 return FPTOUINT_PPCF128_I32;
327 if (RetVT == MVT::i64)
328 return FPTOUINT_PPCF128_I64;
329 if (RetVT == MVT::i128)
330 return FPTOUINT_PPCF128_I128;
331 }
332 return UNKNOWN_LIBCALL;
333}
334
335/// getSINTTOFP - Return the SINTTOFP_*_* value for the given types, or
336/// UNKNOWN_LIBCALL if there is none.
337RTLIB::Libcall RTLIB::getSINTTOFP(MVT OpVT, MVT RetVT) {
338 if (OpVT == MVT::i32) {
339 if (RetVT == MVT::f32)
340 return SINTTOFP_I32_F32;
341 else if (RetVT == MVT::f64)
342 return SINTTOFP_I32_F64;
343 else if (RetVT == MVT::f80)
344 return SINTTOFP_I32_F80;
345 else if (RetVT == MVT::ppcf128)
346 return SINTTOFP_I32_PPCF128;
347 } else if (OpVT == MVT::i64) {
348 if (RetVT == MVT::f32)
349 return SINTTOFP_I64_F32;
350 else if (RetVT == MVT::f64)
351 return SINTTOFP_I64_F64;
352 else if (RetVT == MVT::f80)
353 return SINTTOFP_I64_F80;
354 else if (RetVT == MVT::ppcf128)
355 return SINTTOFP_I64_PPCF128;
356 } else if (OpVT == MVT::i128) {
357 if (RetVT == MVT::f32)
358 return SINTTOFP_I128_F32;
359 else if (RetVT == MVT::f64)
360 return SINTTOFP_I128_F64;
361 else if (RetVT == MVT::f80)
362 return SINTTOFP_I128_F80;
363 else if (RetVT == MVT::ppcf128)
364 return SINTTOFP_I128_PPCF128;
365 }
366 return UNKNOWN_LIBCALL;
367}
368
369/// getUINTTOFP - Return the UINTTOFP_*_* value for the given types, or
370/// UNKNOWN_LIBCALL if there is none.
371RTLIB::Libcall RTLIB::getUINTTOFP(MVT OpVT, MVT RetVT) {
372 if (OpVT == MVT::i32) {
373 if (RetVT == MVT::f32)
374 return UINTTOFP_I32_F32;
375 else if (RetVT == MVT::f64)
376 return UINTTOFP_I32_F64;
377 else if (RetVT == MVT::f80)
378 return UINTTOFP_I32_F80;
379 else if (RetVT == MVT::ppcf128)
380 return UINTTOFP_I32_PPCF128;
381 } else if (OpVT == MVT::i64) {
382 if (RetVT == MVT::f32)
383 return UINTTOFP_I64_F32;
384 else if (RetVT == MVT::f64)
385 return UINTTOFP_I64_F64;
386 else if (RetVT == MVT::f80)
387 return UINTTOFP_I64_F80;
388 else if (RetVT == MVT::ppcf128)
389 return UINTTOFP_I64_PPCF128;
390 } else if (OpVT == MVT::i128) {
391 if (RetVT == MVT::f32)
392 return UINTTOFP_I128_F32;
393 else if (RetVT == MVT::f64)
394 return UINTTOFP_I128_F64;
395 else if (RetVT == MVT::f80)
396 return UINTTOFP_I128_F80;
397 else if (RetVT == MVT::ppcf128)
398 return UINTTOFP_I128_PPCF128;
399 }
400 return UNKNOWN_LIBCALL;
401}
402
Evan Chengd385fd62007-01-31 09:29:11 +0000403/// InitCmpLibcallCCs - Set default comparison libcall CC.
404///
405static void InitCmpLibcallCCs(ISD::CondCode *CCs) {
406 memset(CCs, ISD::SETCC_INVALID, sizeof(ISD::CondCode)*RTLIB::UNKNOWN_LIBCALL);
407 CCs[RTLIB::OEQ_F32] = ISD::SETEQ;
408 CCs[RTLIB::OEQ_F64] = ISD::SETEQ;
409 CCs[RTLIB::UNE_F32] = ISD::SETNE;
410 CCs[RTLIB::UNE_F64] = ISD::SETNE;
411 CCs[RTLIB::OGE_F32] = ISD::SETGE;
412 CCs[RTLIB::OGE_F64] = ISD::SETGE;
413 CCs[RTLIB::OLT_F32] = ISD::SETLT;
414 CCs[RTLIB::OLT_F64] = ISD::SETLT;
415 CCs[RTLIB::OLE_F32] = ISD::SETLE;
416 CCs[RTLIB::OLE_F64] = ISD::SETLE;
417 CCs[RTLIB::OGT_F32] = ISD::SETGT;
418 CCs[RTLIB::OGT_F64] = ISD::SETGT;
419 CCs[RTLIB::UO_F32] = ISD::SETNE;
420 CCs[RTLIB::UO_F64] = ISD::SETNE;
421 CCs[RTLIB::O_F32] = ISD::SETEQ;
422 CCs[RTLIB::O_F64] = ISD::SETEQ;
Evan Cheng56966222007-01-12 02:11:51 +0000423}
424
Chris Lattner310968c2005-01-07 07:44:53 +0000425TargetLowering::TargetLowering(TargetMachine &tm)
Chris Lattner3e6e8cc2006-01-29 08:41:12 +0000426 : TM(tm), TD(TM.getTargetData()) {
Chris Lattnercba82f92005-01-16 07:28:11 +0000427 // All operations default to being supported.
428 memset(OpActions, 0, sizeof(OpActions));
Evan Cheng03294662008-10-14 21:26:46 +0000429 memset(LoadExtActions, 0, sizeof(LoadExtActions));
Chris Lattnerddf89562008-01-17 19:59:44 +0000430 memset(TruncStoreActions, 0, sizeof(TruncStoreActions));
Chris Lattnerc9133f92008-01-18 19:36:20 +0000431 memset(IndexedModeActions, 0, sizeof(IndexedModeActions));
432 memset(ConvertActions, 0, sizeof(ConvertActions));
Evan Cheng7f042682008-10-15 02:05:31 +0000433 memset(CondCodeActions, 0, sizeof(CondCodeActions));
Dan Gohman93f81e22007-07-09 20:49:44 +0000434
Chris Lattner1a3048b2007-12-22 20:47:56 +0000435 // Set default actions for various operations.
Evan Cheng5ff839f2006-11-09 18:56:43 +0000436 for (unsigned VT = 0; VT != (unsigned)MVT::LAST_VALUETYPE; ++VT) {
Chris Lattner1a3048b2007-12-22 20:47:56 +0000437 // Default all indexed load / store to expand.
Evan Cheng5ff839f2006-11-09 18:56:43 +0000438 for (unsigned IM = (unsigned)ISD::PRE_INC;
439 IM != (unsigned)ISD::LAST_INDEXED_MODE; ++IM) {
Duncan Sands83ec4b62008-06-06 12:08:01 +0000440 setIndexedLoadAction(IM, (MVT::SimpleValueType)VT, Expand);
441 setIndexedStoreAction(IM, (MVT::SimpleValueType)VT, Expand);
Evan Cheng5ff839f2006-11-09 18:56:43 +0000442 }
Chris Lattner1a3048b2007-12-22 20:47:56 +0000443
444 // These operations default to expand.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000445 setOperationAction(ISD::FGETSIGN, (MVT::SimpleValueType)VT, Expand);
Evan Cheng5ff839f2006-11-09 18:56:43 +0000446 }
Evan Chengd2cde682008-03-10 19:38:10 +0000447
448 // Most targets ignore the @llvm.prefetch intrinsic.
449 setOperationAction(ISD::PREFETCH, MVT::Other, Expand);
Nate Begemane1795842008-02-14 08:57:00 +0000450
451 // ConstantFP nodes default to expand. Targets can either change this to
452 // Legal, in which case all fp constants are legal, or use addLegalFPImmediate
453 // to optimize expansions for certain constants.
454 setOperationAction(ISD::ConstantFP, MVT::f32, Expand);
455 setOperationAction(ISD::ConstantFP, MVT::f64, Expand);
456 setOperationAction(ISD::ConstantFP, MVT::f80, Expand);
Chris Lattner310968c2005-01-07 07:44:53 +0000457
Dale Johannesen0bb41602008-09-22 21:57:32 +0000458 // These library functions default to expand.
459 setOperationAction(ISD::FLOG , MVT::f64, Expand);
460 setOperationAction(ISD::FLOG2, MVT::f64, Expand);
461 setOperationAction(ISD::FLOG10,MVT::f64, Expand);
462 setOperationAction(ISD::FEXP , MVT::f64, Expand);
463 setOperationAction(ISD::FEXP2, MVT::f64, Expand);
464 setOperationAction(ISD::FLOG , MVT::f32, Expand);
465 setOperationAction(ISD::FLOG2, MVT::f32, Expand);
466 setOperationAction(ISD::FLOG10,MVT::f32, Expand);
467 setOperationAction(ISD::FEXP , MVT::f32, Expand);
468 setOperationAction(ISD::FEXP2, MVT::f32, Expand);
469
Chris Lattner41bab0b2008-01-15 21:58:08 +0000470 // Default ISD::TRAP to expand (which turns it into abort).
471 setOperationAction(ISD::TRAP, MVT::Other, Expand);
472
Owen Andersona69571c2006-05-03 01:29:57 +0000473 IsLittleEndian = TD->isLittleEndian();
Chris Lattnercf9668f2006-10-06 22:52:08 +0000474 UsesGlobalOffsetTable = false;
Scott Michel5b8f82e2008-03-10 15:42:14 +0000475 ShiftAmountTy = PointerTy = getValueType(TD->getIntPtrType());
Chris Lattnerd6e49672005-01-19 03:36:14 +0000476 ShiftAmtHandling = Undefined;
Chris Lattner310968c2005-01-07 07:44:53 +0000477 memset(RegClassForVT, 0,MVT::LAST_VALUETYPE*sizeof(TargetRegisterClass*));
Owen Anderson718cb662007-09-07 04:06:50 +0000478 memset(TargetDAGCombineArray, 0, array_lengthof(TargetDAGCombineArray));
Evan Chenga03a5dc2006-02-14 08:38:30 +0000479 maxStoresPerMemset = maxStoresPerMemcpy = maxStoresPerMemmove = 8;
Reid Spencer0f9beca2005-08-27 19:09:02 +0000480 allowUnalignedMemoryAccesses = false;
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000481 UseUnderscoreSetJmp = false;
482 UseUnderscoreLongJmp = false;
Chris Lattner66180392007-02-25 01:28:05 +0000483 SelectIsExpensive = false;
Nate Begeman405e3ec2005-10-21 00:02:42 +0000484 IntDivIsCheap = false;
485 Pow2DivIsCheap = false;
Chris Lattneree4a7652006-01-25 18:57:15 +0000486 StackPointerRegisterToSaveRestore = 0;
Jim Laskey9bb3c932007-02-22 18:04:49 +0000487 ExceptionPointerRegister = 0;
488 ExceptionSelectorRegister = 0;
Duncan Sands03228082008-11-23 15:47:28 +0000489 BooleanContents = UndefinedBooleanContent;
Evan Cheng0577a222006-01-25 18:52:42 +0000490 SchedPreferenceInfo = SchedulingForLatency;
Chris Lattner7acf5f32006-09-05 17:39:15 +0000491 JumpBufSize = 0;
Duraid Madina0c9e0ff2006-09-04 07:44:11 +0000492 JumpBufAlignment = 0;
Evan Chengd60483e2007-05-16 23:45:53 +0000493 IfCvtBlockSizeLimit = 2;
Evan Chengfb8075d2008-02-28 00:43:03 +0000494 IfCvtDupBlockSizeLimit = 0;
495 PrefLoopAlignment = 0;
Evan Cheng56966222007-01-12 02:11:51 +0000496
497 InitLibcallNames(LibcallRoutineNames);
Evan Chengd385fd62007-01-31 09:29:11 +0000498 InitCmpLibcallCCs(CmpLibcallCCs);
Dan Gohmanc3b0b5c2007-09-25 15:10:49 +0000499
500 // Tell Legalize whether the assembler supports DEBUG_LOC.
Matthijs Kooijmand9d07782008-10-13 12:41:46 +0000501 const TargetAsmInfo *TASM = TM.getTargetAsmInfo();
502 if (!TASM || !TASM->hasDotLocAndDotFile())
Dan Gohmanc3b0b5c2007-09-25 15:10:49 +0000503 setOperationAction(ISD::DEBUG_LOC, MVT::Other, Expand);
Chris Lattner310968c2005-01-07 07:44:53 +0000504}
505
Chris Lattnercba82f92005-01-16 07:28:11 +0000506TargetLowering::~TargetLowering() {}
507
Chris Lattner310968c2005-01-07 07:44:53 +0000508/// computeRegisterProperties - Once all of the register classes are added,
509/// this allows us to compute derived properties we expose.
510void TargetLowering::computeRegisterProperties() {
Nate Begeman6a648612005-11-29 05:45:29 +0000511 assert(MVT::LAST_VALUETYPE <= 32 &&
Chris Lattnerbb97d812005-01-16 01:10:58 +0000512 "Too many value types for ValueTypeActions to hold!");
513
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000514 // Everything defaults to needing one register.
515 for (unsigned i = 0; i != MVT::LAST_VALUETYPE; ++i) {
Dan Gohmanb9f10192007-06-21 14:42:22 +0000516 NumRegistersForVT[i] = 1;
Duncan Sands83ec4b62008-06-06 12:08:01 +0000517 RegisterTypeForVT[i] = TransformToType[i] = (MVT::SimpleValueType)i;
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000518 }
519 // ...except isVoid, which doesn't need any registers.
520 NumRegistersForVT[MVT::isVoid] = 0;
Misha Brukmanf976c852005-04-21 22:55:34 +0000521
Chris Lattner310968c2005-01-07 07:44:53 +0000522 // Find the largest integer register class.
Duncan Sands89307632008-06-09 15:48:25 +0000523 unsigned LargestIntReg = MVT::LAST_INTEGER_VALUETYPE;
Chris Lattner310968c2005-01-07 07:44:53 +0000524 for (; RegClassForVT[LargestIntReg] == 0; --LargestIntReg)
525 assert(LargestIntReg != MVT::i1 && "No integer registers defined!");
526
527 // Every integer value type larger than this largest register takes twice as
528 // many registers to represent as the previous ValueType.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000529 for (unsigned ExpandedReg = LargestIntReg + 1; ; ++ExpandedReg) {
530 MVT EVT = (MVT::SimpleValueType)ExpandedReg;
531 if (!EVT.isInteger())
532 break;
Dan Gohmanb9f10192007-06-21 14:42:22 +0000533 NumRegistersForVT[ExpandedReg] = 2*NumRegistersForVT[ExpandedReg-1];
Duncan Sands83ec4b62008-06-06 12:08:01 +0000534 RegisterTypeForVT[ExpandedReg] = (MVT::SimpleValueType)LargestIntReg;
535 TransformToType[ExpandedReg] = (MVT::SimpleValueType)(ExpandedReg - 1);
536 ValueTypeActions.setTypeAction(EVT, Expand);
Evan Cheng1a8f1fe2006-12-09 02:42:38 +0000537 }
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000538
539 // Inspect all of the ValueType's smaller than the largest integer
540 // register to see which ones need promotion.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000541 unsigned LegalIntReg = LargestIntReg;
542 for (unsigned IntReg = LargestIntReg - 1;
543 IntReg >= (unsigned)MVT::i1; --IntReg) {
544 MVT IVT = (MVT::SimpleValueType)IntReg;
545 if (isTypeLegal(IVT)) {
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000546 LegalIntReg = IntReg;
547 } else {
Duncan Sands83ec4b62008-06-06 12:08:01 +0000548 RegisterTypeForVT[IntReg] = TransformToType[IntReg] =
549 (MVT::SimpleValueType)LegalIntReg;
550 ValueTypeActions.setTypeAction(IVT, Promote);
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000551 }
552 }
553
Dale Johannesen161e8972007-10-05 20:04:43 +0000554 // ppcf128 type is really two f64's.
555 if (!isTypeLegal(MVT::ppcf128)) {
556 NumRegistersForVT[MVT::ppcf128] = 2*NumRegistersForVT[MVT::f64];
557 RegisterTypeForVT[MVT::ppcf128] = MVT::f64;
558 TransformToType[MVT::ppcf128] = MVT::f64;
559 ValueTypeActions.setTypeAction(MVT::ppcf128, Expand);
560 }
561
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000562 // Decide how to handle f64. If the target does not have native f64 support,
563 // expand it to i64 and we will be generating soft float library calls.
564 if (!isTypeLegal(MVT::f64)) {
565 NumRegistersForVT[MVT::f64] = NumRegistersForVT[MVT::i64];
566 RegisterTypeForVT[MVT::f64] = RegisterTypeForVT[MVT::i64];
567 TransformToType[MVT::f64] = MVT::i64;
568 ValueTypeActions.setTypeAction(MVT::f64, Expand);
569 }
570
571 // Decide how to handle f32. If the target does not have native support for
572 // f32, promote it to f64 if it is legal. Otherwise, expand it to i32.
573 if (!isTypeLegal(MVT::f32)) {
574 if (isTypeLegal(MVT::f64)) {
575 NumRegistersForVT[MVT::f32] = NumRegistersForVT[MVT::f64];
576 RegisterTypeForVT[MVT::f32] = RegisterTypeForVT[MVT::f64];
577 TransformToType[MVT::f32] = MVT::f64;
578 ValueTypeActions.setTypeAction(MVT::f32, Promote);
579 } else {
580 NumRegistersForVT[MVT::f32] = NumRegistersForVT[MVT::i32];
581 RegisterTypeForVT[MVT::f32] = RegisterTypeForVT[MVT::i32];
582 TransformToType[MVT::f32] = MVT::i32;
583 ValueTypeActions.setTypeAction(MVT::f32, Expand);
584 }
Evan Cheng1a8f1fe2006-12-09 02:42:38 +0000585 }
Nate Begeman4ef3b812005-11-22 01:29:36 +0000586
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000587 // Loop over all of the vector value types to see which need transformations.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000588 for (unsigned i = MVT::FIRST_VECTOR_VALUETYPE;
589 i <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++i) {
590 MVT VT = (MVT::SimpleValueType)i;
591 if (!isTypeLegal(VT)) {
592 MVT IntermediateVT, RegisterVT;
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000593 unsigned NumIntermediates;
594 NumRegistersForVT[i] =
Duncan Sands83ec4b62008-06-06 12:08:01 +0000595 getVectorTypeBreakdown(VT,
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000596 IntermediateVT, NumIntermediates,
597 RegisterVT);
598 RegisterTypeForVT[i] = RegisterVT;
Mon P Wang87c8a8f2008-12-18 20:03:17 +0000599
600 // Determine if there is a legal wider type.
601 bool IsLegalWiderType = false;
602 MVT EltVT = VT.getVectorElementType();
603 unsigned NElts = VT.getVectorNumElements();
604 for (unsigned nVT = i+1; nVT <= MVT::LAST_VECTOR_VALUETYPE; ++nVT) {
605 MVT SVT = (MVT::SimpleValueType)nVT;
606 if (isTypeLegal(SVT) && SVT.getVectorElementType() == EltVT &&
607 SVT.getVectorNumElements() > NElts) {
608 TransformToType[i] = SVT;
609 ValueTypeActions.setTypeAction(VT, Promote);
610 IsLegalWiderType = true;
611 break;
612 }
613 }
614 if (!IsLegalWiderType) {
615 MVT NVT = VT.getPow2VectorType();
616 if (NVT == VT) {
617 // Type is already a power of 2. The default action is to split.
618 TransformToType[i] = MVT::Other;
619 ValueTypeActions.setTypeAction(VT, Expand);
620 } else {
621 TransformToType[i] = NVT;
622 ValueTypeActions.setTypeAction(VT, Promote);
623 }
624 }
Dan Gohman7f321562007-06-25 16:23:39 +0000625 }
Chris Lattner3a5935842006-03-16 19:50:01 +0000626 }
Chris Lattnerbb97d812005-01-16 01:10:58 +0000627}
Chris Lattnercba82f92005-01-16 07:28:11 +0000628
Evan Cheng72261582005-12-20 06:22:03 +0000629const char *TargetLowering::getTargetNodeName(unsigned Opcode) const {
630 return NULL;
631}
Evan Cheng3a03ebb2005-12-21 23:05:39 +0000632
Scott Michel5b8f82e2008-03-10 15:42:14 +0000633
Duncan Sands5480c042009-01-01 15:52:00 +0000634MVT TargetLowering::getSetCCResultType(MVT VT) const {
Scott Michel5b8f82e2008-03-10 15:42:14 +0000635 return getValueType(TD->getIntPtrType());
636}
637
638
Dan Gohman7f321562007-06-25 16:23:39 +0000639/// getVectorTypeBreakdown - Vector types are broken down into some number of
640/// legal first class types. For example, MVT::v8f32 maps to 2 MVT::v4f32
Chris Lattnerdc879292006-03-31 00:28:56 +0000641/// with Altivec or SSE1, or 8 promoted MVT::f64 values with the X86 FP stack.
Dan Gohman7f321562007-06-25 16:23:39 +0000642/// Similarly, MVT::v2i64 turns into 4 MVT::i32 values with both PPC and X86.
Chris Lattnerdc879292006-03-31 00:28:56 +0000643///
Dan Gohman7f321562007-06-25 16:23:39 +0000644/// This method returns the number of registers needed, and the VT for each
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000645/// register. It also returns the VT and quantity of the intermediate values
646/// before they are promoted/expanded.
Chris Lattnerdc879292006-03-31 00:28:56 +0000647///
Duncan Sands83ec4b62008-06-06 12:08:01 +0000648unsigned TargetLowering::getVectorTypeBreakdown(MVT VT,
649 MVT &IntermediateVT,
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000650 unsigned &NumIntermediates,
Duncan Sands83ec4b62008-06-06 12:08:01 +0000651 MVT &RegisterVT) const {
Chris Lattnerdc879292006-03-31 00:28:56 +0000652 // Figure out the right, legal destination reg to copy into.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000653 unsigned NumElts = VT.getVectorNumElements();
654 MVT EltTy = VT.getVectorElementType();
Chris Lattnerdc879292006-03-31 00:28:56 +0000655
656 unsigned NumVectorRegs = 1;
657
Nate Begemand73ab882007-11-27 19:28:48 +0000658 // FIXME: We don't support non-power-of-2-sized vectors for now. Ideally we
659 // could break down into LHS/RHS like LegalizeDAG does.
660 if (!isPowerOf2_32(NumElts)) {
661 NumVectorRegs = NumElts;
662 NumElts = 1;
663 }
664
Chris Lattnerdc879292006-03-31 00:28:56 +0000665 // Divide the input until we get to a supported size. This will always
666 // end with a scalar if the target doesn't support vectors.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000667 while (NumElts > 1 && !isTypeLegal(MVT::getVectorVT(EltTy, NumElts))) {
Chris Lattnerdc879292006-03-31 00:28:56 +0000668 NumElts >>= 1;
669 NumVectorRegs <<= 1;
670 }
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000671
672 NumIntermediates = NumVectorRegs;
Chris Lattnerdc879292006-03-31 00:28:56 +0000673
Duncan Sands83ec4b62008-06-06 12:08:01 +0000674 MVT NewVT = MVT::getVectorVT(EltTy, NumElts);
Dan Gohman7f321562007-06-25 16:23:39 +0000675 if (!isTypeLegal(NewVT))
676 NewVT = EltTy;
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000677 IntermediateVT = NewVT;
Chris Lattnerdc879292006-03-31 00:28:56 +0000678
Chris Lattner2f992d12009-04-18 20:48:07 +0000679 MVT DestVT = getRegisterType(NewVT);
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000680 RegisterVT = DestVT;
Duncan Sands8e4eb092008-06-08 20:54:56 +0000681 if (DestVT.bitsLT(NewVT)) {
Chris Lattnerdc879292006-03-31 00:28:56 +0000682 // Value is expanded, e.g. i64 -> i16.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000683 return NumVectorRegs*(NewVT.getSizeInBits()/DestVT.getSizeInBits());
Chris Lattnerdc879292006-03-31 00:28:56 +0000684 } else {
685 // Otherwise, promotion or legal types use the same number of registers as
686 // the vector decimated to the appropriate level.
Chris Lattner79227e22006-03-31 00:46:36 +0000687 return NumVectorRegs;
Chris Lattnerdc879292006-03-31 00:28:56 +0000688 }
689
Evan Chenge9b3da12006-05-17 18:10:06 +0000690 return 1;
Chris Lattnerdc879292006-03-31 00:28:56 +0000691}
692
Mon P Wang0c397192008-10-30 08:01:45 +0000693/// getWidenVectorType: given a vector type, returns the type to widen to
694/// (e.g., v7i8 to v8i8). If the vector type is legal, it returns itself.
695/// If there is no vector type that we want to widen to, returns MVT::Other
Mon P Wangf007a8b2008-11-06 05:31:54 +0000696/// When and where to widen is target dependent based on the cost of
Mon P Wang0c397192008-10-30 08:01:45 +0000697/// scalarizing vs using the wider vector type.
Dan Gohman65b7f272009-01-15 17:39:39 +0000698MVT TargetLowering::getWidenVectorType(MVT VT) const {
Mon P Wang0c397192008-10-30 08:01:45 +0000699 assert(VT.isVector());
700 if (isTypeLegal(VT))
701 return VT;
702
703 // Default is not to widen until moved to LegalizeTypes
704 return MVT::Other;
705}
706
Evan Cheng3ae05432008-01-24 00:22:01 +0000707/// getByValTypeAlignment - Return the desired alignment for ByVal aggregate
Dale Johannesen28d08fd2008-02-28 22:31:51 +0000708/// function arguments in the caller parameter area. This is the actual
709/// alignment, not its logarithm.
Evan Cheng3ae05432008-01-24 00:22:01 +0000710unsigned TargetLowering::getByValTypeAlignment(const Type *Ty) const {
Dale Johannesen28d08fd2008-02-28 22:31:51 +0000711 return TD->getCallFrameTypeAlignment(Ty);
Evan Cheng3ae05432008-01-24 00:22:01 +0000712}
713
Dan Gohman475871a2008-07-27 21:46:04 +0000714SDValue TargetLowering::getPICJumpTableRelocBase(SDValue Table,
715 SelectionDAG &DAG) const {
Evan Chengcc415862007-11-09 01:32:10 +0000716 if (usesGlobalOffsetTable())
Dale Johannesenb300d2a2009-02-07 00:55:49 +0000717 return DAG.getGLOBAL_OFFSET_TABLE(getPointerTy());
Evan Chengcc415862007-11-09 01:32:10 +0000718 return Table;
719}
720
Dan Gohman6520e202008-10-18 02:06:02 +0000721bool
722TargetLowering::isOffsetFoldingLegal(const GlobalAddressSDNode *GA) const {
723 // Assume that everything is safe in static mode.
724 if (getTargetMachine().getRelocationModel() == Reloc::Static)
725 return true;
726
727 // In dynamic-no-pic mode, assume that known defined values are safe.
728 if (getTargetMachine().getRelocationModel() == Reloc::DynamicNoPIC &&
729 GA &&
730 !GA->getGlobal()->isDeclaration() &&
Duncan Sands667d4b82009-03-07 15:45:40 +0000731 !GA->getGlobal()->isWeakForLinker())
Dan Gohman6520e202008-10-18 02:06:02 +0000732 return true;
733
734 // Otherwise assume nothing is safe.
735 return false;
736}
737
Chris Lattnereb8146b2006-02-04 02:13:02 +0000738//===----------------------------------------------------------------------===//
739// Optimization Methods
740//===----------------------------------------------------------------------===//
741
Nate Begeman368e18d2006-02-16 21:11:51 +0000742/// ShrinkDemandedConstant - Check to see if the specified operand of the
743/// specified instruction is a constant integer. If so, check to see if there
744/// are any bits set in the constant that are not demanded. If so, shrink the
745/// constant and return true.
Dan Gohman475871a2008-07-27 21:46:04 +0000746bool TargetLowering::TargetLoweringOpt::ShrinkDemandedConstant(SDValue Op,
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000747 const APInt &Demanded) {
Dale Johannesende064702009-02-06 21:50:26 +0000748 DebugLoc dl = Op.getDebugLoc();
Bill Wendling36ae6c12009-03-04 00:18:06 +0000749
Chris Lattnerec665152006-02-26 23:36:02 +0000750 // FIXME: ISD::SELECT, ISD::SELECT_CC
Dan Gohmane5af2d32009-01-29 01:59:02 +0000751 switch (Op.getOpcode()) {
Nate Begeman368e18d2006-02-16 21:11:51 +0000752 default: break;
Nate Begeman368e18d2006-02-16 21:11:51 +0000753 case ISD::XOR:
Bill Wendling36ae6c12009-03-04 00:18:06 +0000754 case ISD::AND:
755 case ISD::OR: {
756 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1));
757 if (!C) return false;
758
759 if (Op.getOpcode() == ISD::XOR &&
760 (C->getAPIntValue() | (~Demanded)).isAllOnesValue())
761 return false;
762
763 // if we can expand it to have all bits set, do it
764 if (C->getAPIntValue().intersects(~Demanded)) {
765 MVT VT = Op.getValueType();
766 SDValue New = DAG.getNode(Op.getOpcode(), dl, VT, Op.getOperand(0),
767 DAG.getConstant(Demanded &
768 C->getAPIntValue(),
769 VT));
770 return CombineTo(Op, New);
771 }
772
Nate Begemande996292006-02-03 22:24:05 +0000773 break;
774 }
Bill Wendling36ae6c12009-03-04 00:18:06 +0000775 }
776
Nate Begemande996292006-02-03 22:24:05 +0000777 return false;
778}
Chris Lattnerc6fd6cd2006-01-30 04:09:27 +0000779
Dan Gohman97121ba2009-04-08 00:15:30 +0000780/// ShrinkDemandedOp - Convert x+y to (VT)((SmallVT)x+(SmallVT)y) if the
781/// casts are free. This uses isZExtFree and ZERO_EXTEND for the widening
782/// cast, but it could be generalized for targets with other types of
783/// implicit widening casts.
784bool
785TargetLowering::TargetLoweringOpt::ShrinkDemandedOp(SDValue Op,
786 unsigned BitWidth,
787 const APInt &Demanded,
788 DebugLoc dl) {
789 assert(Op.getNumOperands() == 2 &&
790 "ShrinkDemandedOp only supports binary operators!");
791 assert(Op.getNode()->getNumValues() == 1 &&
792 "ShrinkDemandedOp only supports nodes with one result!");
793
794 // Don't do this if the node has another user, which may require the
795 // full value.
796 if (!Op.getNode()->hasOneUse())
797 return false;
798
799 // Search for the smallest integer type with free casts to and from
800 // Op's type. For expedience, just check power-of-2 integer types.
801 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
802 unsigned SmallVTBits = BitWidth - Demanded.countLeadingZeros();
803 if (!isPowerOf2_32(SmallVTBits))
804 SmallVTBits = NextPowerOf2(SmallVTBits);
805 for (; SmallVTBits < BitWidth; SmallVTBits = NextPowerOf2(SmallVTBits)) {
806 MVT SmallVT = MVT::getIntegerVT(SmallVTBits);
807 if (TLI.isTruncateFree(Op.getValueType(), SmallVT) &&
808 TLI.isZExtFree(SmallVT, Op.getValueType())) {
809 // We found a type with free casts.
810 SDValue X = DAG.getNode(Op.getOpcode(), dl, SmallVT,
811 DAG.getNode(ISD::TRUNCATE, dl, SmallVT,
812 Op.getNode()->getOperand(0)),
813 DAG.getNode(ISD::TRUNCATE, dl, SmallVT,
814 Op.getNode()->getOperand(1)));
815 SDValue Z = DAG.getNode(ISD::ZERO_EXTEND, dl, Op.getValueType(), X);
816 return CombineTo(Op, Z);
817 }
818 }
819 return false;
820}
821
Nate Begeman368e18d2006-02-16 21:11:51 +0000822/// SimplifyDemandedBits - Look at Op. At this point, we know that only the
823/// DemandedMask bits of the result of Op are ever used downstream. If we can
824/// use this information to simplify Op, create a new simplified DAG node and
825/// return true, returning the original and new nodes in Old and New. Otherwise,
826/// analyze the expression and return a mask of KnownOne and KnownZero bits for
827/// the expression (used to simplify the caller). The KnownZero/One bits may
828/// only be accurate for those bits in the DemandedMask.
Dan Gohman475871a2008-07-27 21:46:04 +0000829bool TargetLowering::SimplifyDemandedBits(SDValue Op,
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000830 const APInt &DemandedMask,
831 APInt &KnownZero,
832 APInt &KnownOne,
Nate Begeman368e18d2006-02-16 21:11:51 +0000833 TargetLoweringOpt &TLO,
834 unsigned Depth) const {
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000835 unsigned BitWidth = DemandedMask.getBitWidth();
836 assert(Op.getValueSizeInBits() == BitWidth &&
837 "Mask size mismatches value type size!");
838 APInt NewMask = DemandedMask;
Dale Johannesen6f38cb62009-02-07 19:59:05 +0000839 DebugLoc dl = Op.getDebugLoc();
Chris Lattner3fc5b012007-05-17 18:19:23 +0000840
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000841 // Don't know anything.
842 KnownZero = KnownOne = APInt(BitWidth, 0);
843
Nate Begeman368e18d2006-02-16 21:11:51 +0000844 // Other users may use these bits.
Gabor Greifba36cb52008-08-28 21:40:38 +0000845 if (!Op.getNode()->hasOneUse()) {
Nate Begeman368e18d2006-02-16 21:11:51 +0000846 if (Depth != 0) {
847 // If not at the root, Just compute the KnownZero/KnownOne bits to
848 // simplify things downstream.
Dan Gohmanea859be2007-06-22 14:59:07 +0000849 TLO.DAG.ComputeMaskedBits(Op, DemandedMask, KnownZero, KnownOne, Depth);
Nate Begeman368e18d2006-02-16 21:11:51 +0000850 return false;
851 }
852 // If this is the root being simplified, allow it to have multiple uses,
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000853 // just set the NewMask to all bits.
854 NewMask = APInt::getAllOnesValue(BitWidth);
Nate Begeman368e18d2006-02-16 21:11:51 +0000855 } else if (DemandedMask == 0) {
856 // Not demanding any bits from Op.
857 if (Op.getOpcode() != ISD::UNDEF)
Dale Johannesene8d72302009-02-06 23:05:02 +0000858 return TLO.CombineTo(Op, TLO.DAG.getUNDEF(Op.getValueType()));
Nate Begeman368e18d2006-02-16 21:11:51 +0000859 return false;
860 } else if (Depth == 6) { // Limit search depth.
861 return false;
862 }
863
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000864 APInt KnownZero2, KnownOne2, KnownZeroOut, KnownOneOut;
Chris Lattnerc6fd6cd2006-01-30 04:09:27 +0000865 switch (Op.getOpcode()) {
866 case ISD::Constant:
Nate Begeman368e18d2006-02-16 21:11:51 +0000867 // We know all of the bits for a constant!
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000868 KnownOne = cast<ConstantSDNode>(Op)->getAPIntValue() & NewMask;
869 KnownZero = ~KnownOne & NewMask;
Chris Lattnerec665152006-02-26 23:36:02 +0000870 return false; // Don't fall through, will infinitely loop.
Chris Lattnerc6fd6cd2006-01-30 04:09:27 +0000871 case ISD::AND:
Chris Lattner81cd3552006-02-27 00:36:27 +0000872 // If the RHS is a constant, check to see if the LHS would be zero without
873 // using the bits from the RHS. Below, we use knowledge about the RHS to
874 // simplify the LHS, here we're using information from the LHS to simplify
875 // the RHS.
876 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000877 APInt LHSZero, LHSOne;
878 TLO.DAG.ComputeMaskedBits(Op.getOperand(0), NewMask,
Dan Gohmanea859be2007-06-22 14:59:07 +0000879 LHSZero, LHSOne, Depth+1);
Chris Lattner81cd3552006-02-27 00:36:27 +0000880 // If the LHS already has zeros where RHSC does, this and is dead.
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000881 if ((LHSZero & NewMask) == (~RHSC->getAPIntValue() & NewMask))
Chris Lattner81cd3552006-02-27 00:36:27 +0000882 return TLO.CombineTo(Op, Op.getOperand(0));
883 // If any of the set bits in the RHS are known zero on the LHS, shrink
884 // the constant.
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000885 if (TLO.ShrinkDemandedConstant(Op, ~LHSZero & NewMask))
Chris Lattner81cd3552006-02-27 00:36:27 +0000886 return true;
887 }
888
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000889 if (SimplifyDemandedBits(Op.getOperand(1), NewMask, KnownZero,
Nate Begeman368e18d2006-02-16 21:11:51 +0000890 KnownOne, TLO, Depth+1))
Chris Lattnerc6fd6cd2006-01-30 04:09:27 +0000891 return true;
Nate Begeman368e18d2006-02-16 21:11:51 +0000892 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000893 if (SimplifyDemandedBits(Op.getOperand(0), ~KnownZero & NewMask,
Nate Begeman368e18d2006-02-16 21:11:51 +0000894 KnownZero2, KnownOne2, TLO, Depth+1))
895 return true;
896 assert((KnownZero2 & KnownOne2) == 0 && "Bits known to be one AND zero?");
897
898 // If all of the demanded bits are known one on one side, return the other.
899 // These bits cannot contribute to the result of the 'and'.
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000900 if ((NewMask & ~KnownZero2 & KnownOne) == (~KnownZero2 & NewMask))
Nate Begeman368e18d2006-02-16 21:11:51 +0000901 return TLO.CombineTo(Op, Op.getOperand(0));
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000902 if ((NewMask & ~KnownZero & KnownOne2) == (~KnownZero & NewMask))
Nate Begeman368e18d2006-02-16 21:11:51 +0000903 return TLO.CombineTo(Op, Op.getOperand(1));
904 // If all of the demanded bits in the inputs are known zeros, return zero.
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000905 if ((NewMask & (KnownZero|KnownZero2)) == NewMask)
Nate Begeman368e18d2006-02-16 21:11:51 +0000906 return TLO.CombineTo(Op, TLO.DAG.getConstant(0, Op.getValueType()));
907 // If the RHS is a constant, see if we can simplify it.
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000908 if (TLO.ShrinkDemandedConstant(Op, ~KnownZero2 & NewMask))
Nate Begeman368e18d2006-02-16 21:11:51 +0000909 return true;
Dan Gohman97121ba2009-04-08 00:15:30 +0000910 // If the operation can be done in a smaller type, do so.
911 if (TLO.ShrinkDemandedOp(Op, BitWidth, NewMask, dl))
912 return true;
913
Nate Begeman368e18d2006-02-16 21:11:51 +0000914 // Output known-1 bits are only known if set in both the LHS & RHS.
915 KnownOne &= KnownOne2;
916 // Output known-0 are known to be clear if zero in either the LHS | RHS.
917 KnownZero |= KnownZero2;
918 break;
Chris Lattnerc6fd6cd2006-01-30 04:09:27 +0000919 case ISD::OR:
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000920 if (SimplifyDemandedBits(Op.getOperand(1), NewMask, KnownZero,
Nate Begeman368e18d2006-02-16 21:11:51 +0000921 KnownOne, TLO, Depth+1))
922 return true;
923 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000924 if (SimplifyDemandedBits(Op.getOperand(0), ~KnownOne & NewMask,
Nate Begeman368e18d2006-02-16 21:11:51 +0000925 KnownZero2, KnownOne2, TLO, Depth+1))
926 return true;
927 assert((KnownZero2 & KnownOne2) == 0 && "Bits known to be one AND zero?");
928
929 // If all of the demanded bits are known zero on one side, return the other.
930 // These bits cannot contribute to the result of the 'or'.
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000931 if ((NewMask & ~KnownOne2 & KnownZero) == (~KnownOne2 & NewMask))
Nate Begeman368e18d2006-02-16 21:11:51 +0000932 return TLO.CombineTo(Op, Op.getOperand(0));
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000933 if ((NewMask & ~KnownOne & KnownZero2) == (~KnownOne & NewMask))
Nate Begeman368e18d2006-02-16 21:11:51 +0000934 return TLO.CombineTo(Op, Op.getOperand(1));
935 // If all of the potentially set bits on one side are known to be set on
936 // the other side, just use the 'other' side.
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000937 if ((NewMask & ~KnownZero & KnownOne2) == (~KnownZero & NewMask))
Nate Begeman368e18d2006-02-16 21:11:51 +0000938 return TLO.CombineTo(Op, Op.getOperand(0));
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000939 if ((NewMask & ~KnownZero2 & KnownOne) == (~KnownZero2 & NewMask))
Nate Begeman368e18d2006-02-16 21:11:51 +0000940 return TLO.CombineTo(Op, Op.getOperand(1));
941 // If the RHS is a constant, see if we can simplify it.
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000942 if (TLO.ShrinkDemandedConstant(Op, NewMask))
Nate Begeman368e18d2006-02-16 21:11:51 +0000943 return true;
Dan Gohman97121ba2009-04-08 00:15:30 +0000944 // If the operation can be done in a smaller type, do so.
945 if (TLO.ShrinkDemandedOp(Op, BitWidth, NewMask, dl))
946 return true;
947
Nate Begeman368e18d2006-02-16 21:11:51 +0000948 // Output known-0 bits are only known if clear in both the LHS & RHS.
949 KnownZero &= KnownZero2;
950 // Output known-1 are known to be set if set in either the LHS | RHS.
951 KnownOne |= KnownOne2;
952 break;
Chris Lattnerc6fd6cd2006-01-30 04:09:27 +0000953 case ISD::XOR:
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000954 if (SimplifyDemandedBits(Op.getOperand(1), NewMask, KnownZero,
Nate Begeman368e18d2006-02-16 21:11:51 +0000955 KnownOne, TLO, Depth+1))
956 return true;
957 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000958 if (SimplifyDemandedBits(Op.getOperand(0), NewMask, KnownZero2,
Nate Begeman368e18d2006-02-16 21:11:51 +0000959 KnownOne2, TLO, Depth+1))
960 return true;
961 assert((KnownZero2 & KnownOne2) == 0 && "Bits known to be one AND zero?");
962
963 // If all of the demanded bits are known zero on one side, return the other.
964 // These bits cannot contribute to the result of the 'xor'.
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000965 if ((KnownZero & NewMask) == NewMask)
Nate Begeman368e18d2006-02-16 21:11:51 +0000966 return TLO.CombineTo(Op, Op.getOperand(0));
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000967 if ((KnownZero2 & NewMask) == NewMask)
Nate Begeman368e18d2006-02-16 21:11:51 +0000968 return TLO.CombineTo(Op, Op.getOperand(1));
Dan Gohman97121ba2009-04-08 00:15:30 +0000969 // If the operation can be done in a smaller type, do so.
970 if (TLO.ShrinkDemandedOp(Op, BitWidth, NewMask, dl))
971 return true;
972
Chris Lattner3687c1a2006-11-27 21:50:02 +0000973 // If all of the unknown bits are known to be zero on one side or the other
974 // (but not both) turn this into an *inclusive* or.
975 // e.g. (A & C1)^(B & C2) -> (A & C1)|(B & C2) iff C1&C2 == 0
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000976 if ((NewMask & ~KnownZero & ~KnownZero2) == 0)
Dale Johannesende064702009-02-06 21:50:26 +0000977 return TLO.CombineTo(Op, TLO.DAG.getNode(ISD::OR, dl, Op.getValueType(),
Chris Lattner3687c1a2006-11-27 21:50:02 +0000978 Op.getOperand(0),
979 Op.getOperand(1)));
Nate Begeman368e18d2006-02-16 21:11:51 +0000980
981 // Output known-0 bits are known if clear or set in both the LHS & RHS.
982 KnownZeroOut = (KnownZero & KnownZero2) | (KnownOne & KnownOne2);
983 // Output known-1 are known to be set if set in only one of the LHS, RHS.
984 KnownOneOut = (KnownZero & KnownOne2) | (KnownOne & KnownZero2);
985
Nate Begeman368e18d2006-02-16 21:11:51 +0000986 // If all of the demanded bits on one side are known, and all of the set
987 // bits on that side are also known to be set on the other side, turn this
988 // into an AND, as we know the bits will be cleared.
989 // e.g. (X | C1) ^ C2 --> (X | C1) & ~C2 iff (C1&C2) == C2
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000990 if ((NewMask & (KnownZero|KnownOne)) == NewMask) { // all known
Nate Begeman368e18d2006-02-16 21:11:51 +0000991 if ((KnownOne & KnownOne2) == KnownOne) {
Duncan Sands83ec4b62008-06-06 12:08:01 +0000992 MVT VT = Op.getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +0000993 SDValue ANDC = TLO.DAG.getConstant(~KnownOne & NewMask, VT);
Dale Johannesenff97d4f2009-02-03 00:47:48 +0000994 return TLO.CombineTo(Op, TLO.DAG.getNode(ISD::AND, dl, VT,
995 Op.getOperand(0), ANDC));
Nate Begeman368e18d2006-02-16 21:11:51 +0000996 }
997 }
998
999 // If the RHS is a constant, see if we can simplify it.
Torok Edwin4fea2e92008-04-06 21:23:02 +00001000 // for XOR, we prefer to force bits to 1 if they will make a -1.
1001 // if we can't force bits, try to shrink constant
1002 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
1003 APInt Expanded = C->getAPIntValue() | (~NewMask);
1004 // if we can expand it to have all bits set, do it
1005 if (Expanded.isAllOnesValue()) {
1006 if (Expanded != C->getAPIntValue()) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00001007 MVT VT = Op.getValueType();
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001008 SDValue New = TLO.DAG.getNode(Op.getOpcode(), dl,VT, Op.getOperand(0),
Torok Edwin4fea2e92008-04-06 21:23:02 +00001009 TLO.DAG.getConstant(Expanded, VT));
1010 return TLO.CombineTo(Op, New);
1011 }
1012 // if it already has all the bits set, nothing to change
1013 // but don't shrink either!
1014 } else if (TLO.ShrinkDemandedConstant(Op, NewMask)) {
1015 return true;
1016 }
1017 }
1018
Nate Begeman368e18d2006-02-16 21:11:51 +00001019 KnownZero = KnownZeroOut;
1020 KnownOne = KnownOneOut;
1021 break;
Chris Lattnerc6fd6cd2006-01-30 04:09:27 +00001022 case ISD::SELECT:
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001023 if (SimplifyDemandedBits(Op.getOperand(2), NewMask, KnownZero,
Nate Begeman368e18d2006-02-16 21:11:51 +00001024 KnownOne, TLO, Depth+1))
1025 return true;
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001026 if (SimplifyDemandedBits(Op.getOperand(1), NewMask, KnownZero2,
Nate Begeman368e18d2006-02-16 21:11:51 +00001027 KnownOne2, TLO, Depth+1))
1028 return true;
1029 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
1030 assert((KnownZero2 & KnownOne2) == 0 && "Bits known to be one AND zero?");
1031
1032 // If the operands are constants, see if we can simplify them.
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001033 if (TLO.ShrinkDemandedConstant(Op, NewMask))
Nate Begeman368e18d2006-02-16 21:11:51 +00001034 return true;
1035
1036 // Only known if known in both the LHS and RHS.
1037 KnownOne &= KnownOne2;
1038 KnownZero &= KnownZero2;
1039 break;
Chris Lattnerec665152006-02-26 23:36:02 +00001040 case ISD::SELECT_CC:
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001041 if (SimplifyDemandedBits(Op.getOperand(3), NewMask, KnownZero,
Chris Lattnerec665152006-02-26 23:36:02 +00001042 KnownOne, TLO, Depth+1))
1043 return true;
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001044 if (SimplifyDemandedBits(Op.getOperand(2), NewMask, KnownZero2,
Chris Lattnerec665152006-02-26 23:36:02 +00001045 KnownOne2, TLO, Depth+1))
1046 return true;
1047 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
1048 assert((KnownZero2 & KnownOne2) == 0 && "Bits known to be one AND zero?");
1049
1050 // If the operands are constants, see if we can simplify them.
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001051 if (TLO.ShrinkDemandedConstant(Op, NewMask))
Chris Lattnerec665152006-02-26 23:36:02 +00001052 return true;
1053
1054 // Only known if known in both the LHS and RHS.
1055 KnownOne &= KnownOne2;
1056 KnownZero &= KnownZero2;
1057 break;
Chris Lattnerc6fd6cd2006-01-30 04:09:27 +00001058 case ISD::SHL:
Nate Begeman368e18d2006-02-16 21:11:51 +00001059 if (ConstantSDNode *SA = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001060 unsigned ShAmt = SA->getZExtValue();
Dan Gohman475871a2008-07-27 21:46:04 +00001061 SDValue InOp = Op.getOperand(0);
Chris Lattner895c4ab2007-04-17 21:14:16 +00001062
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001063 // If the shift count is an invalid immediate, don't do anything.
1064 if (ShAmt >= BitWidth)
1065 break;
1066
Chris Lattner895c4ab2007-04-17 21:14:16 +00001067 // If this is ((X >>u C1) << ShAmt), see if we can simplify this into a
1068 // single shift. We can do this if the bottom bits (which are shifted
1069 // out) are never demanded.
1070 if (InOp.getOpcode() == ISD::SRL &&
1071 isa<ConstantSDNode>(InOp.getOperand(1))) {
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001072 if (ShAmt && (NewMask & APInt::getLowBitsSet(BitWidth, ShAmt)) == 0) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001073 unsigned C1= cast<ConstantSDNode>(InOp.getOperand(1))->getZExtValue();
Chris Lattner895c4ab2007-04-17 21:14:16 +00001074 unsigned Opc = ISD::SHL;
1075 int Diff = ShAmt-C1;
1076 if (Diff < 0) {
1077 Diff = -Diff;
1078 Opc = ISD::SRL;
1079 }
1080
Dan Gohman475871a2008-07-27 21:46:04 +00001081 SDValue NewSA =
Chris Lattner4e7e6cd2007-05-30 16:30:06 +00001082 TLO.DAG.getConstant(Diff, Op.getOperand(1).getValueType());
Duncan Sands83ec4b62008-06-06 12:08:01 +00001083 MVT VT = Op.getValueType();
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001084 return TLO.CombineTo(Op, TLO.DAG.getNode(Opc, dl, VT,
Chris Lattner895c4ab2007-04-17 21:14:16 +00001085 InOp.getOperand(0), NewSA));
1086 }
1087 }
1088
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001089 if (SimplifyDemandedBits(Op.getOperand(0), NewMask.lshr(ShAmt),
Nate Begeman368e18d2006-02-16 21:11:51 +00001090 KnownZero, KnownOne, TLO, Depth+1))
Chris Lattnerc6fd6cd2006-01-30 04:09:27 +00001091 return true;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001092 KnownZero <<= SA->getZExtValue();
1093 KnownOne <<= SA->getZExtValue();
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001094 // low bits known zero.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001095 KnownZero |= APInt::getLowBitsSet(BitWidth, SA->getZExtValue());
Chris Lattnerc6fd6cd2006-01-30 04:09:27 +00001096 }
1097 break;
Nate Begeman368e18d2006-02-16 21:11:51 +00001098 case ISD::SRL:
1099 if (ConstantSDNode *SA = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00001100 MVT VT = Op.getValueType();
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001101 unsigned ShAmt = SA->getZExtValue();
Duncan Sands83ec4b62008-06-06 12:08:01 +00001102 unsigned VTSize = VT.getSizeInBits();
Dan Gohman475871a2008-07-27 21:46:04 +00001103 SDValue InOp = Op.getOperand(0);
Chris Lattner895c4ab2007-04-17 21:14:16 +00001104
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001105 // If the shift count is an invalid immediate, don't do anything.
1106 if (ShAmt >= BitWidth)
1107 break;
1108
Chris Lattner895c4ab2007-04-17 21:14:16 +00001109 // If this is ((X << C1) >>u ShAmt), see if we can simplify this into a
1110 // single shift. We can do this if the top bits (which are shifted out)
1111 // are never demanded.
1112 if (InOp.getOpcode() == ISD::SHL &&
1113 isa<ConstantSDNode>(InOp.getOperand(1))) {
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001114 if (ShAmt && (NewMask & APInt::getHighBitsSet(VTSize, ShAmt)) == 0) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001115 unsigned C1= cast<ConstantSDNode>(InOp.getOperand(1))->getZExtValue();
Chris Lattner895c4ab2007-04-17 21:14:16 +00001116 unsigned Opc = ISD::SRL;
1117 int Diff = ShAmt-C1;
1118 if (Diff < 0) {
1119 Diff = -Diff;
1120 Opc = ISD::SHL;
1121 }
1122
Dan Gohman475871a2008-07-27 21:46:04 +00001123 SDValue NewSA =
Chris Lattner8c7d2d52007-04-17 22:53:02 +00001124 TLO.DAG.getConstant(Diff, Op.getOperand(1).getValueType());
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001125 return TLO.CombineTo(Op, TLO.DAG.getNode(Opc, dl, VT,
Chris Lattner895c4ab2007-04-17 21:14:16 +00001126 InOp.getOperand(0), NewSA));
1127 }
1128 }
Nate Begeman368e18d2006-02-16 21:11:51 +00001129
1130 // Compute the new bits that are at the top now.
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001131 if (SimplifyDemandedBits(InOp, (NewMask << ShAmt),
Nate Begeman368e18d2006-02-16 21:11:51 +00001132 KnownZero, KnownOne, TLO, Depth+1))
1133 return true;
1134 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001135 KnownZero = KnownZero.lshr(ShAmt);
1136 KnownOne = KnownOne.lshr(ShAmt);
Chris Lattnerc4fa6032006-06-13 16:52:37 +00001137
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001138 APInt HighBits = APInt::getHighBitsSet(BitWidth, ShAmt);
Chris Lattnerc4fa6032006-06-13 16:52:37 +00001139 KnownZero |= HighBits; // High bits known zero.
Nate Begeman368e18d2006-02-16 21:11:51 +00001140 }
1141 break;
1142 case ISD::SRA:
Dan Gohmane5af2d32009-01-29 01:59:02 +00001143 // If this is an arithmetic shift right and only the low-bit is set, we can
1144 // always convert this into a logical shr, even if the shift amount is
1145 // variable. The low bit of the shift cannot be an input sign bit unless
1146 // the shift amount is >= the size of the datatype, which is undefined.
1147 if (DemandedMask == 1)
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001148 return TLO.CombineTo(Op, TLO.DAG.getNode(ISD::SRL, dl, Op.getValueType(),
Dan Gohmane5af2d32009-01-29 01:59:02 +00001149 Op.getOperand(0), Op.getOperand(1)));
1150
Nate Begeman368e18d2006-02-16 21:11:51 +00001151 if (ConstantSDNode *SA = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00001152 MVT VT = Op.getValueType();
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001153 unsigned ShAmt = SA->getZExtValue();
Nate Begeman368e18d2006-02-16 21:11:51 +00001154
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001155 // If the shift count is an invalid immediate, don't do anything.
1156 if (ShAmt >= BitWidth)
1157 break;
1158
1159 APInt InDemandedMask = (NewMask << ShAmt);
Chris Lattner1b737132006-05-08 17:22:53 +00001160
1161 // If any of the demanded bits are produced by the sign extension, we also
1162 // demand the input sign bit.
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001163 APInt HighBits = APInt::getHighBitsSet(BitWidth, ShAmt);
1164 if (HighBits.intersects(NewMask))
Duncan Sands83ec4b62008-06-06 12:08:01 +00001165 InDemandedMask |= APInt::getSignBit(VT.getSizeInBits());
Chris Lattner1b737132006-05-08 17:22:53 +00001166
1167 if (SimplifyDemandedBits(Op.getOperand(0), InDemandedMask,
Nate Begeman368e18d2006-02-16 21:11:51 +00001168 KnownZero, KnownOne, TLO, Depth+1))
1169 return true;
1170 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001171 KnownZero = KnownZero.lshr(ShAmt);
1172 KnownOne = KnownOne.lshr(ShAmt);
Nate Begeman368e18d2006-02-16 21:11:51 +00001173
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001174 // Handle the sign bit, adjusted to where it is now in the mask.
1175 APInt SignBit = APInt::getSignBit(BitWidth).lshr(ShAmt);
Nate Begeman368e18d2006-02-16 21:11:51 +00001176
1177 // If the input sign bit is known to be zero, or if none of the top bits
1178 // are demanded, turn this into an unsigned shift right.
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001179 if (KnownZero.intersects(SignBit) || (HighBits & ~NewMask) == HighBits) {
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001180 return TLO.CombineTo(Op, TLO.DAG.getNode(ISD::SRL, dl, VT,
1181 Op.getOperand(0),
Nate Begeman368e18d2006-02-16 21:11:51 +00001182 Op.getOperand(1)));
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001183 } else if (KnownOne.intersects(SignBit)) { // New bits are known one.
Nate Begeman368e18d2006-02-16 21:11:51 +00001184 KnownOne |= HighBits;
1185 }
1186 }
1187 break;
1188 case ISD::SIGN_EXTEND_INREG: {
Duncan Sands83ec4b62008-06-06 12:08:01 +00001189 MVT EVT = cast<VTSDNode>(Op.getOperand(1))->getVT();
Nate Begeman368e18d2006-02-16 21:11:51 +00001190
Chris Lattnerec665152006-02-26 23:36:02 +00001191 // Sign extension. Compute the demanded bits in the result that are not
Nate Begeman368e18d2006-02-16 21:11:51 +00001192 // present in the input.
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001193 APInt NewBits = APInt::getHighBitsSet(BitWidth,
Duncan Sands83ec4b62008-06-06 12:08:01 +00001194 BitWidth - EVT.getSizeInBits()) &
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001195 NewMask;
Nate Begeman368e18d2006-02-16 21:11:51 +00001196
Chris Lattnerec665152006-02-26 23:36:02 +00001197 // If none of the extended bits are demanded, eliminate the sextinreg.
1198 if (NewBits == 0)
1199 return TLO.CombineTo(Op, Op.getOperand(0));
1200
Duncan Sands83ec4b62008-06-06 12:08:01 +00001201 APInt InSignBit = APInt::getSignBit(EVT.getSizeInBits());
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001202 InSignBit.zext(BitWidth);
1203 APInt InputDemandedBits = APInt::getLowBitsSet(BitWidth,
Duncan Sands83ec4b62008-06-06 12:08:01 +00001204 EVT.getSizeInBits()) &
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001205 NewMask;
Nate Begeman368e18d2006-02-16 21:11:51 +00001206
Chris Lattnerec665152006-02-26 23:36:02 +00001207 // Since the sign extended bits are demanded, we know that the sign
Nate Begeman368e18d2006-02-16 21:11:51 +00001208 // bit is demanded.
Chris Lattnerec665152006-02-26 23:36:02 +00001209 InputDemandedBits |= InSignBit;
Nate Begeman368e18d2006-02-16 21:11:51 +00001210
1211 if (SimplifyDemandedBits(Op.getOperand(0), InputDemandedBits,
1212 KnownZero, KnownOne, TLO, Depth+1))
1213 return true;
1214 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
1215
1216 // If the sign bit of the input is known set or clear, then we know the
1217 // top bits of the result.
1218
Chris Lattnerec665152006-02-26 23:36:02 +00001219 // If the input sign bit is known zero, convert this into a zero extension.
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001220 if (KnownZero.intersects(InSignBit))
Chris Lattnerec665152006-02-26 23:36:02 +00001221 return TLO.CombineTo(Op,
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001222 TLO.DAG.getZeroExtendInReg(Op.getOperand(0),dl,EVT));
Chris Lattnerec665152006-02-26 23:36:02 +00001223
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001224 if (KnownOne.intersects(InSignBit)) { // Input sign bit known set
Nate Begeman368e18d2006-02-16 21:11:51 +00001225 KnownOne |= NewBits;
1226 KnownZero &= ~NewBits;
Chris Lattnerec665152006-02-26 23:36:02 +00001227 } else { // Input sign bit unknown
Nate Begeman368e18d2006-02-16 21:11:51 +00001228 KnownZero &= ~NewBits;
1229 KnownOne &= ~NewBits;
1230 }
1231 break;
1232 }
Chris Lattnerec665152006-02-26 23:36:02 +00001233 case ISD::ZERO_EXTEND: {
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001234 unsigned OperandBitWidth = Op.getOperand(0).getValueSizeInBits();
1235 APInt InMask = NewMask;
1236 InMask.trunc(OperandBitWidth);
Chris Lattnerec665152006-02-26 23:36:02 +00001237
1238 // If none of the top bits are demanded, convert this into an any_extend.
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001239 APInt NewBits =
1240 APInt::getHighBitsSet(BitWidth, BitWidth - OperandBitWidth) & NewMask;
1241 if (!NewBits.intersects(NewMask))
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001242 return TLO.CombineTo(Op, TLO.DAG.getNode(ISD::ANY_EXTEND, dl,
Chris Lattnerec665152006-02-26 23:36:02 +00001243 Op.getValueType(),
1244 Op.getOperand(0)));
1245
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001246 if (SimplifyDemandedBits(Op.getOperand(0), InMask,
Chris Lattnerec665152006-02-26 23:36:02 +00001247 KnownZero, KnownOne, TLO, Depth+1))
1248 return true;
1249 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001250 KnownZero.zext(BitWidth);
1251 KnownOne.zext(BitWidth);
Chris Lattnerec665152006-02-26 23:36:02 +00001252 KnownZero |= NewBits;
1253 break;
1254 }
1255 case ISD::SIGN_EXTEND: {
Duncan Sands83ec4b62008-06-06 12:08:01 +00001256 MVT InVT = Op.getOperand(0).getValueType();
1257 unsigned InBits = InVT.getSizeInBits();
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001258 APInt InMask = APInt::getLowBitsSet(BitWidth, InBits);
Dan Gohman97360282008-03-11 21:29:43 +00001259 APInt InSignBit = APInt::getBitsSet(BitWidth, InBits - 1, InBits);
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001260 APInt NewBits = ~InMask & NewMask;
Chris Lattnerec665152006-02-26 23:36:02 +00001261
1262 // If none of the top bits are demanded, convert this into an any_extend.
1263 if (NewBits == 0)
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001264 return TLO.CombineTo(Op,TLO.DAG.getNode(ISD::ANY_EXTEND, dl,
1265 Op.getValueType(),
1266 Op.getOperand(0)));
Chris Lattnerec665152006-02-26 23:36:02 +00001267
1268 // Since some of the sign extended bits are demanded, we know that the sign
1269 // bit is demanded.
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001270 APInt InDemandedBits = InMask & NewMask;
Chris Lattnerec665152006-02-26 23:36:02 +00001271 InDemandedBits |= InSignBit;
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001272 InDemandedBits.trunc(InBits);
Chris Lattnerec665152006-02-26 23:36:02 +00001273
1274 if (SimplifyDemandedBits(Op.getOperand(0), InDemandedBits, KnownZero,
1275 KnownOne, TLO, Depth+1))
1276 return true;
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001277 KnownZero.zext(BitWidth);
1278 KnownOne.zext(BitWidth);
Chris Lattnerec665152006-02-26 23:36:02 +00001279
1280 // If the sign bit is known zero, convert this to a zero extend.
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001281 if (KnownZero.intersects(InSignBit))
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001282 return TLO.CombineTo(Op, TLO.DAG.getNode(ISD::ZERO_EXTEND, dl,
Chris Lattnerec665152006-02-26 23:36:02 +00001283 Op.getValueType(),
1284 Op.getOperand(0)));
1285
1286 // If the sign bit is known one, the top bits match.
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001287 if (KnownOne.intersects(InSignBit)) {
Chris Lattnerec665152006-02-26 23:36:02 +00001288 KnownOne |= NewBits;
1289 KnownZero &= ~NewBits;
1290 } else { // Otherwise, top bits aren't known.
1291 KnownOne &= ~NewBits;
1292 KnownZero &= ~NewBits;
1293 }
1294 break;
1295 }
1296 case ISD::ANY_EXTEND: {
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001297 unsigned OperandBitWidth = Op.getOperand(0).getValueSizeInBits();
1298 APInt InMask = NewMask;
1299 InMask.trunc(OperandBitWidth);
1300 if (SimplifyDemandedBits(Op.getOperand(0), InMask,
Chris Lattnerec665152006-02-26 23:36:02 +00001301 KnownZero, KnownOne, TLO, Depth+1))
1302 return true;
1303 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001304 KnownZero.zext(BitWidth);
1305 KnownOne.zext(BitWidth);
Chris Lattnerec665152006-02-26 23:36:02 +00001306 break;
1307 }
Chris Lattnerfe8babf2006-05-05 22:32:12 +00001308 case ISD::TRUNCATE: {
Chris Lattnerc93dfda2006-05-06 00:11:52 +00001309 // Simplify the input, using demanded bit information, and compute the known
1310 // zero/one bits live out.
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001311 APInt TruncMask = NewMask;
1312 TruncMask.zext(Op.getOperand(0).getValueSizeInBits());
1313 if (SimplifyDemandedBits(Op.getOperand(0), TruncMask,
Chris Lattnerfe8babf2006-05-05 22:32:12 +00001314 KnownZero, KnownOne, TLO, Depth+1))
1315 return true;
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001316 KnownZero.trunc(BitWidth);
1317 KnownOne.trunc(BitWidth);
Chris Lattnerc93dfda2006-05-06 00:11:52 +00001318
1319 // If the input is only used by this truncate, see if we can shrink it based
1320 // on the known demanded bits.
Gabor Greifba36cb52008-08-28 21:40:38 +00001321 if (Op.getOperand(0).getNode()->hasOneUse()) {
Dan Gohman475871a2008-07-27 21:46:04 +00001322 SDValue In = Op.getOperand(0);
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001323 unsigned InBitWidth = In.getValueSizeInBits();
Chris Lattnerc93dfda2006-05-06 00:11:52 +00001324 switch (In.getOpcode()) {
1325 default: break;
1326 case ISD::SRL:
1327 // Shrink SRL by a constant if none of the high bits shifted in are
1328 // demanded.
1329 if (ConstantSDNode *ShAmt = dyn_cast<ConstantSDNode>(In.getOperand(1))){
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001330 APInt HighBits = APInt::getHighBitsSet(InBitWidth,
1331 InBitWidth - BitWidth);
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001332 HighBits = HighBits.lshr(ShAmt->getZExtValue());
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001333 HighBits.trunc(BitWidth);
Chris Lattnerc93dfda2006-05-06 00:11:52 +00001334
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001335 if (ShAmt->getZExtValue() < BitWidth && !(HighBits & NewMask)) {
Chris Lattnerc93dfda2006-05-06 00:11:52 +00001336 // None of the shifted in bits are needed. Add a truncate of the
1337 // shift input, then shift it.
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001338 SDValue NewTrunc = TLO.DAG.getNode(ISD::TRUNCATE, dl,
Chris Lattnerc93dfda2006-05-06 00:11:52 +00001339 Op.getValueType(),
1340 In.getOperand(0));
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001341 return TLO.CombineTo(Op, TLO.DAG.getNode(ISD::SRL, dl,
1342 Op.getValueType(),
1343 NewTrunc,
1344 In.getOperand(1)));
Chris Lattnerc93dfda2006-05-06 00:11:52 +00001345 }
1346 }
1347 break;
1348 }
1349 }
1350
Chris Lattnerfe8babf2006-05-05 22:32:12 +00001351 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
Chris Lattnerfe8babf2006-05-05 22:32:12 +00001352 break;
1353 }
Chris Lattnerec665152006-02-26 23:36:02 +00001354 case ISD::AssertZext: {
Duncan Sands83ec4b62008-06-06 12:08:01 +00001355 MVT VT = cast<VTSDNode>(Op.getOperand(1))->getVT();
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001356 APInt InMask = APInt::getLowBitsSet(BitWidth,
Duncan Sands83ec4b62008-06-06 12:08:01 +00001357 VT.getSizeInBits());
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001358 if (SimplifyDemandedBits(Op.getOperand(0), InMask & NewMask,
Chris Lattnerec665152006-02-26 23:36:02 +00001359 KnownZero, KnownOne, TLO, Depth+1))
1360 return true;
1361 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001362 KnownZero |= ~InMask & NewMask;
Chris Lattnerec665152006-02-26 23:36:02 +00001363 break;
1364 }
Chris Lattner2ceb2cf2007-12-22 21:35:38 +00001365 case ISD::BIT_CONVERT:
1366#if 0
1367 // If this is an FP->Int bitcast and if the sign bit is the only thing that
1368 // is demanded, turn this into a FGETSIGN.
Duncan Sands83ec4b62008-06-06 12:08:01 +00001369 if (NewMask == MVT::getIntegerVTSignBit(Op.getValueType()) &&
Chris Lattner2ceb2cf2007-12-22 21:35:38 +00001370 MVT::isFloatingPoint(Op.getOperand(0).getValueType()) &&
1371 !MVT::isVector(Op.getOperand(0).getValueType())) {
1372 // Only do this xform if FGETSIGN is valid or if before legalize.
1373 if (!TLO.AfterLegalize ||
1374 isOperationLegal(ISD::FGETSIGN, Op.getValueType())) {
1375 // Make a FGETSIGN + SHL to move the sign bit into the appropriate
1376 // place. We expect the SHL to be eliminated by other optimizations.
Dan Gohman475871a2008-07-27 21:46:04 +00001377 SDValue Sign = TLO.DAG.getNode(ISD::FGETSIGN, Op.getValueType(),
Chris Lattner2ceb2cf2007-12-22 21:35:38 +00001378 Op.getOperand(0));
Duncan Sands83ec4b62008-06-06 12:08:01 +00001379 unsigned ShVal = Op.getValueType().getSizeInBits()-1;
Dan Gohman475871a2008-07-27 21:46:04 +00001380 SDValue ShAmt = TLO.DAG.getConstant(ShVal, getShiftAmountTy());
Chris Lattner2ceb2cf2007-12-22 21:35:38 +00001381 return TLO.CombineTo(Op, TLO.DAG.getNode(ISD::SHL, Op.getValueType(),
1382 Sign, ShAmt));
1383 }
1384 }
1385#endif
1386 break;
Dan Gohman97121ba2009-04-08 00:15:30 +00001387 case ISD::ADD:
1388 case ISD::MUL:
1389 case ISD::SUB: {
1390 // Add, Sub, and Mul don't demand any bits in positions beyond that
1391 // of the highest bit demanded of them.
1392 APInt LoMask = APInt::getLowBitsSet(BitWidth,
1393 BitWidth - NewMask.countLeadingZeros());
1394 if (SimplifyDemandedBits(Op.getOperand(0), LoMask, KnownZero2,
1395 KnownOne2, TLO, Depth+1))
1396 return true;
1397 if (SimplifyDemandedBits(Op.getOperand(1), LoMask, KnownZero2,
1398 KnownOne2, TLO, Depth+1))
1399 return true;
1400 // See if the operation should be performed at a smaller bit width.
1401 if (TLO.ShrinkDemandedOp(Op, BitWidth, NewMask, dl))
1402 return true;
1403 }
1404 // FALL THROUGH
Dan Gohman54eed372008-05-06 00:53:29 +00001405 default:
Chris Lattner1482b5f2006-04-02 06:15:09 +00001406 // Just use ComputeMaskedBits to compute output bits.
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001407 TLO.DAG.ComputeMaskedBits(Op, NewMask, KnownZero, KnownOne, Depth);
Chris Lattnera6bc5a42006-02-27 01:00:42 +00001408 break;
Nate Begeman368e18d2006-02-16 21:11:51 +00001409 }
Chris Lattnerec665152006-02-26 23:36:02 +00001410
1411 // If we know the value of all of the demanded bits, return this as a
1412 // constant.
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001413 if ((NewMask & (KnownZero|KnownOne)) == NewMask)
Chris Lattnerec665152006-02-26 23:36:02 +00001414 return TLO.CombineTo(Op, TLO.DAG.getConstant(KnownOne, Op.getValueType()));
1415
Nate Begeman368e18d2006-02-16 21:11:51 +00001416 return false;
1417}
1418
Nate Begeman368e18d2006-02-16 21:11:51 +00001419/// computeMaskedBitsForTargetNode - Determine which of the bits specified
1420/// in Mask are known to be either zero or one and return them in the
1421/// KnownZero/KnownOne bitsets.
Dan Gohman475871a2008-07-27 21:46:04 +00001422void TargetLowering::computeMaskedBitsForTargetNode(const SDValue Op,
Dan Gohman977a76f2008-02-13 22:28:48 +00001423 const APInt &Mask,
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00001424 APInt &KnownZero,
1425 APInt &KnownOne,
Dan Gohmanea859be2007-06-22 14:59:07 +00001426 const SelectionDAG &DAG,
Nate Begeman368e18d2006-02-16 21:11:51 +00001427 unsigned Depth) const {
Chris Lattner1b5232a2006-04-02 06:19:46 +00001428 assert((Op.getOpcode() >= ISD::BUILTIN_OP_END ||
1429 Op.getOpcode() == ISD::INTRINSIC_WO_CHAIN ||
1430 Op.getOpcode() == ISD::INTRINSIC_W_CHAIN ||
1431 Op.getOpcode() == ISD::INTRINSIC_VOID) &&
Chris Lattnerc6fd6cd2006-01-30 04:09:27 +00001432 "Should use MaskedValueIsZero if you don't know whether Op"
1433 " is a target node!");
Dan Gohman977a76f2008-02-13 22:28:48 +00001434 KnownZero = KnownOne = APInt(Mask.getBitWidth(), 0);
Evan Cheng3a03ebb2005-12-21 23:05:39 +00001435}
Chris Lattner4ccb0702006-01-26 20:37:03 +00001436
Chris Lattner5c3e21d2006-05-06 09:27:13 +00001437/// ComputeNumSignBitsForTargetNode - This method can be implemented by
1438/// targets that want to expose additional information about sign bits to the
1439/// DAG Combiner.
Dan Gohman475871a2008-07-27 21:46:04 +00001440unsigned TargetLowering::ComputeNumSignBitsForTargetNode(SDValue Op,
Chris Lattner5c3e21d2006-05-06 09:27:13 +00001441 unsigned Depth) const {
1442 assert((Op.getOpcode() >= ISD::BUILTIN_OP_END ||
1443 Op.getOpcode() == ISD::INTRINSIC_WO_CHAIN ||
1444 Op.getOpcode() == ISD::INTRINSIC_W_CHAIN ||
1445 Op.getOpcode() == ISD::INTRINSIC_VOID) &&
1446 "Should use ComputeNumSignBits if you don't know whether Op"
1447 " is a target node!");
1448 return 1;
1449}
1450
Dan Gohman97d11632009-02-15 23:59:32 +00001451/// ValueHasExactlyOneBitSet - Test if the given value is known to have exactly
1452/// one bit set. This differs from ComputeMaskedBits in that it doesn't need to
1453/// determine which bit is set.
1454///
Dale Johannesen85b0ede2009-02-11 19:19:41 +00001455static bool ValueHasExactlyOneBitSet(SDValue Val, const SelectionDAG &DAG) {
Dan Gohman97d11632009-02-15 23:59:32 +00001456 // A left-shift of a constant one will have exactly one bit set, because
1457 // shifting the bit off the end is undefined.
1458 if (Val.getOpcode() == ISD::SHL)
1459 if (ConstantSDNode *C =
1460 dyn_cast<ConstantSDNode>(Val.getNode()->getOperand(0)))
1461 if (C->getAPIntValue() == 1)
1462 return true;
Dan Gohmane5af2d32009-01-29 01:59:02 +00001463
Dan Gohman97d11632009-02-15 23:59:32 +00001464 // Similarly, a right-shift of a constant sign-bit will have exactly
1465 // one bit set.
1466 if (Val.getOpcode() == ISD::SRL)
1467 if (ConstantSDNode *C =
1468 dyn_cast<ConstantSDNode>(Val.getNode()->getOperand(0)))
1469 if (C->getAPIntValue().isSignBit())
1470 return true;
1471
1472 // More could be done here, though the above checks are enough
1473 // to handle some common cases.
1474
1475 // Fall back to ComputeMaskedBits to catch other known cases.
Dan Gohmane5af2d32009-01-29 01:59:02 +00001476 MVT OpVT = Val.getValueType();
1477 unsigned BitWidth = OpVT.getSizeInBits();
1478 APInt Mask = APInt::getAllOnesValue(BitWidth);
1479 APInt KnownZero, KnownOne;
1480 DAG.ComputeMaskedBits(Val, Mask, KnownZero, KnownOne);
Dale Johannesen85b0ede2009-02-11 19:19:41 +00001481 return (KnownZero.countPopulation() == BitWidth - 1) &&
1482 (KnownOne.countPopulation() == 1);
Dan Gohmane5af2d32009-01-29 01:59:02 +00001483}
Chris Lattner5c3e21d2006-05-06 09:27:13 +00001484
Evan Chengfa1eb272007-02-08 22:13:59 +00001485/// SimplifySetCC - Try to simplify a setcc built with the specified operands
Dan Gohman475871a2008-07-27 21:46:04 +00001486/// and cc. If it is unable to simplify it, return a null SDValue.
1487SDValue
1488TargetLowering::SimplifySetCC(MVT VT, SDValue N0, SDValue N1,
Evan Chengfa1eb272007-02-08 22:13:59 +00001489 ISD::CondCode Cond, bool foldBooleans,
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001490 DAGCombinerInfo &DCI, DebugLoc dl) const {
Evan Chengfa1eb272007-02-08 22:13:59 +00001491 SelectionDAG &DAG = DCI.DAG;
1492
1493 // These setcc operations always fold.
1494 switch (Cond) {
1495 default: break;
1496 case ISD::SETFALSE:
1497 case ISD::SETFALSE2: return DAG.getConstant(0, VT);
1498 case ISD::SETTRUE:
1499 case ISD::SETTRUE2: return DAG.getConstant(1, VT);
1500 }
1501
Gabor Greifba36cb52008-08-28 21:40:38 +00001502 if (ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1.getNode())) {
Dan Gohman6c6cd1c2008-03-03 22:22:56 +00001503 const APInt &C1 = N1C->getAPIntValue();
Gabor Greifba36cb52008-08-28 21:40:38 +00001504 if (isa<ConstantSDNode>(N0.getNode())) {
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001505 return DAG.FoldSetCC(VT, N0, N1, Cond, dl);
Evan Chengfa1eb272007-02-08 22:13:59 +00001506 } else {
1507 // If the LHS is '(srl (ctlz x), 5)', the RHS is 0/1, and this is an
1508 // equality comparison, then we're just comparing whether X itself is
1509 // zero.
1510 if (N0.getOpcode() == ISD::SRL && (C1 == 0 || C1 == 1) &&
1511 N0.getOperand(0).getOpcode() == ISD::CTLZ &&
1512 N0.getOperand(1).getOpcode() == ISD::Constant) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001513 unsigned ShAmt = cast<ConstantSDNode>(N0.getOperand(1))->getZExtValue();
Evan Chengfa1eb272007-02-08 22:13:59 +00001514 if ((Cond == ISD::SETEQ || Cond == ISD::SETNE) &&
Duncan Sands83ec4b62008-06-06 12:08:01 +00001515 ShAmt == Log2_32(N0.getValueType().getSizeInBits())) {
Evan Chengfa1eb272007-02-08 22:13:59 +00001516 if ((C1 == 0) == (Cond == ISD::SETEQ)) {
1517 // (srl (ctlz x), 5) == 0 -> X != 0
1518 // (srl (ctlz x), 5) != 1 -> X != 0
1519 Cond = ISD::SETNE;
1520 } else {
1521 // (srl (ctlz x), 5) != 0 -> X == 0
1522 // (srl (ctlz x), 5) == 1 -> X == 0
1523 Cond = ISD::SETEQ;
1524 }
Dan Gohman475871a2008-07-27 21:46:04 +00001525 SDValue Zero = DAG.getConstant(0, N0.getValueType());
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001526 return DAG.getSetCC(dl, VT, N0.getOperand(0).getOperand(0),
Evan Chengfa1eb272007-02-08 22:13:59 +00001527 Zero, Cond);
1528 }
1529 }
Dale Johannesen89217a62008-11-07 01:28:02 +00001530
1531 // If the LHS is '(and load, const)', the RHS is 0,
1532 // the test is for equality or unsigned, and all 1 bits of the const are
1533 // in the same partial word, see if we can shorten the load.
1534 if (DCI.isBeforeLegalize() &&
1535 N0.getOpcode() == ISD::AND && C1 == 0 &&
Dan Gohmanf50c7982009-04-03 20:11:30 +00001536 N0.getNode()->hasOneUse() &&
Dale Johannesen89217a62008-11-07 01:28:02 +00001537 isa<LoadSDNode>(N0.getOperand(0)) &&
1538 N0.getOperand(0).getNode()->hasOneUse() &&
1539 isa<ConstantSDNode>(N0.getOperand(1))) {
1540 LoadSDNode *Lod = cast<LoadSDNode>(N0.getOperand(0));
Dale Johannesenbaf26b22008-11-10 07:16:42 +00001541 uint64_t bestMask = 0;
Dale Johannesen89217a62008-11-07 01:28:02 +00001542 unsigned bestWidth = 0, bestOffset = 0;
Chris Lattner672452d2009-04-29 03:45:07 +00001543 if (!Lod->isVolatile() && Lod->isUnindexed() &&
1544 // FIXME: This uses getZExtValue() below so it only works on i64 and
1545 // below.
1546 N0.getValueType().getSizeInBits() <= 64) {
Dale Johannesen89217a62008-11-07 01:28:02 +00001547 unsigned origWidth = N0.getValueType().getSizeInBits();
Dale Johannesenbaf26b22008-11-10 07:16:42 +00001548 // We can narrow (e.g.) 16-bit extending loads on 32-bit target to
1549 // 8 bits, but have to be careful...
1550 if (Lod->getExtensionType() != ISD::NON_EXTLOAD)
1551 origWidth = Lod->getMemoryVT().getSizeInBits();
Chris Lattner672452d2009-04-29 03:45:07 +00001552 uint64_t Mask =cast<ConstantSDNode>(N0.getOperand(1))->getZExtValue();
Dale Johannesen89217a62008-11-07 01:28:02 +00001553 for (unsigned width = origWidth / 2; width>=8; width /= 2) {
1554 uint64_t newMask = (1ULL << width) - 1;
1555 for (unsigned offset=0; offset<origWidth/width; offset++) {
Chris Lattner672452d2009-04-29 03:45:07 +00001556 if ((newMask & Mask) == Mask) {
Dale Johannesenb514ac92008-11-08 00:01:16 +00001557 if (!TD->isLittleEndian())
1558 bestOffset = (origWidth/width - offset - 1) * (width/8);
Dale Johannesenbaf26b22008-11-10 07:16:42 +00001559 else
Dale Johannesenb514ac92008-11-08 00:01:16 +00001560 bestOffset = (uint64_t)offset * (width/8);
Dale Johannesencbf7cf52008-11-12 02:00:35 +00001561 bestMask = Mask >> (offset * (width/8) * 8);
Dale Johannesen89217a62008-11-07 01:28:02 +00001562 bestWidth = width;
1563 break;
1564 }
1565 newMask = newMask << width;
1566 }
1567 }
1568 }
1569 if (bestWidth) {
1570 MVT newVT = MVT::getIntegerVT(bestWidth);
1571 if (newVT.isRound()) {
Dale Johannesen89217a62008-11-07 01:28:02 +00001572 MVT PtrType = Lod->getOperand(1).getValueType();
1573 SDValue Ptr = Lod->getBasePtr();
1574 if (bestOffset != 0)
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001575 Ptr = DAG.getNode(ISD::ADD, dl, PtrType, Lod->getBasePtr(),
Dale Johannesen89217a62008-11-07 01:28:02 +00001576 DAG.getConstant(bestOffset, PtrType));
1577 unsigned NewAlign = MinAlign(Lod->getAlignment(), bestOffset);
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001578 SDValue NewLoad = DAG.getLoad(newVT, dl, Lod->getChain(), Ptr,
Dale Johannesen89217a62008-11-07 01:28:02 +00001579 Lod->getSrcValue(),
1580 Lod->getSrcValueOffset() + bestOffset,
1581 false, NewAlign);
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001582 return DAG.getSetCC(dl, VT,
1583 DAG.getNode(ISD::AND, dl, newVT, NewLoad,
Dale Johannesen89217a62008-11-07 01:28:02 +00001584 DAG.getConstant(bestMask, newVT)),
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001585 DAG.getConstant(0LL, newVT), Cond);
Dale Johannesen89217a62008-11-07 01:28:02 +00001586 }
1587 }
1588 }
Bill Wendlingd0ab34b2008-11-10 21:22:06 +00001589
Evan Chengfa1eb272007-02-08 22:13:59 +00001590 // If the LHS is a ZERO_EXTEND, perform the comparison on the input.
1591 if (N0.getOpcode() == ISD::ZERO_EXTEND) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00001592 unsigned InSize = N0.getOperand(0).getValueType().getSizeInBits();
Evan Chengfa1eb272007-02-08 22:13:59 +00001593
1594 // If the comparison constant has bits in the upper part, the
1595 // zero-extended value could never match.
Dan Gohman6c6cd1c2008-03-03 22:22:56 +00001596 if (C1.intersects(APInt::getHighBitsSet(C1.getBitWidth(),
1597 C1.getBitWidth() - InSize))) {
Evan Chengfa1eb272007-02-08 22:13:59 +00001598 switch (Cond) {
1599 case ISD::SETUGT:
1600 case ISD::SETUGE:
1601 case ISD::SETEQ: return DAG.getConstant(0, VT);
1602 case ISD::SETULT:
1603 case ISD::SETULE:
1604 case ISD::SETNE: return DAG.getConstant(1, VT);
1605 case ISD::SETGT:
1606 case ISD::SETGE:
1607 // True if the sign bit of C1 is set.
Dan Gohman6c6cd1c2008-03-03 22:22:56 +00001608 return DAG.getConstant(C1.isNegative(), VT);
Evan Chengfa1eb272007-02-08 22:13:59 +00001609 case ISD::SETLT:
1610 case ISD::SETLE:
1611 // True if the sign bit of C1 isn't set.
Dan Gohman6c6cd1c2008-03-03 22:22:56 +00001612 return DAG.getConstant(C1.isNonNegative(), VT);
Evan Chengfa1eb272007-02-08 22:13:59 +00001613 default:
1614 break;
1615 }
1616 }
1617
1618 // Otherwise, we can perform the comparison with the low bits.
1619 switch (Cond) {
1620 case ISD::SETEQ:
1621 case ISD::SETNE:
1622 case ISD::SETUGT:
1623 case ISD::SETUGE:
1624 case ISD::SETULT:
1625 case ISD::SETULE:
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001626 return DAG.getSetCC(dl, VT, N0.getOperand(0),
Dan Gohman6c6cd1c2008-03-03 22:22:56 +00001627 DAG.getConstant(APInt(C1).trunc(InSize),
1628 N0.getOperand(0).getValueType()),
Evan Chengfa1eb272007-02-08 22:13:59 +00001629 Cond);
1630 default:
1631 break; // todo, be more careful with signed comparisons
1632 }
1633 } else if (N0.getOpcode() == ISD::SIGN_EXTEND_INREG &&
1634 (Cond == ISD::SETEQ || Cond == ISD::SETNE)) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00001635 MVT ExtSrcTy = cast<VTSDNode>(N0.getOperand(1))->getVT();
1636 unsigned ExtSrcTyBits = ExtSrcTy.getSizeInBits();
1637 MVT ExtDstTy = N0.getValueType();
1638 unsigned ExtDstTyBits = ExtDstTy.getSizeInBits();
Evan Chengfa1eb272007-02-08 22:13:59 +00001639
1640 // If the extended part has any inconsistent bits, it cannot ever
1641 // compare equal. In other words, they have to be all ones or all
1642 // zeros.
Dan Gohman6c6cd1c2008-03-03 22:22:56 +00001643 APInt ExtBits =
1644 APInt::getHighBitsSet(ExtDstTyBits, ExtDstTyBits - ExtSrcTyBits);
Evan Chengfa1eb272007-02-08 22:13:59 +00001645 if ((C1 & ExtBits) != 0 && (C1 & ExtBits) != ExtBits)
1646 return DAG.getConstant(Cond == ISD::SETNE, VT);
1647
Dan Gohman475871a2008-07-27 21:46:04 +00001648 SDValue ZextOp;
Duncan Sands83ec4b62008-06-06 12:08:01 +00001649 MVT Op0Ty = N0.getOperand(0).getValueType();
Evan Chengfa1eb272007-02-08 22:13:59 +00001650 if (Op0Ty == ExtSrcTy) {
1651 ZextOp = N0.getOperand(0);
1652 } else {
Dan Gohman3370dd72008-03-03 22:37:52 +00001653 APInt Imm = APInt::getLowBitsSet(ExtDstTyBits, ExtSrcTyBits);
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001654 ZextOp = DAG.getNode(ISD::AND, dl, Op0Ty, N0.getOperand(0),
Evan Chengfa1eb272007-02-08 22:13:59 +00001655 DAG.getConstant(Imm, Op0Ty));
1656 }
1657 if (!DCI.isCalledByLegalizer())
Gabor Greifba36cb52008-08-28 21:40:38 +00001658 DCI.AddToWorklist(ZextOp.getNode());
Evan Chengfa1eb272007-02-08 22:13:59 +00001659 // Otherwise, make this a use of a zext.
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001660 return DAG.getSetCC(dl, VT, ZextOp,
Dan Gohman6c6cd1c2008-03-03 22:22:56 +00001661 DAG.getConstant(C1 & APInt::getLowBitsSet(
1662 ExtDstTyBits,
1663 ExtSrcTyBits),
Evan Chengfa1eb272007-02-08 22:13:59 +00001664 ExtDstTy),
1665 Cond);
Dan Gohman6c6cd1c2008-03-03 22:22:56 +00001666 } else if ((N1C->isNullValue() || N1C->getAPIntValue() == 1) &&
Evan Chengfa1eb272007-02-08 22:13:59 +00001667 (Cond == ISD::SETEQ || Cond == ISD::SETNE)) {
1668
1669 // SETCC (SETCC), [0|1], [EQ|NE] -> SETCC
1670 if (N0.getOpcode() == ISD::SETCC) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001671 bool TrueWhenTrue = (Cond == ISD::SETEQ) ^ (N1C->getZExtValue() != 1);
Evan Chengfa1eb272007-02-08 22:13:59 +00001672 if (TrueWhenTrue)
1673 return N0;
1674
1675 // Invert the condition.
1676 ISD::CondCode CC = cast<CondCodeSDNode>(N0.getOperand(2))->get();
1677 CC = ISD::getSetCCInverse(CC,
Duncan Sands83ec4b62008-06-06 12:08:01 +00001678 N0.getOperand(0).getValueType().isInteger());
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001679 return DAG.getSetCC(dl, VT, N0.getOperand(0), N0.getOperand(1), CC);
Evan Chengfa1eb272007-02-08 22:13:59 +00001680 }
1681
1682 if ((N0.getOpcode() == ISD::XOR ||
1683 (N0.getOpcode() == ISD::AND &&
1684 N0.getOperand(0).getOpcode() == ISD::XOR &&
1685 N0.getOperand(1) == N0.getOperand(0).getOperand(1))) &&
1686 isa<ConstantSDNode>(N0.getOperand(1)) &&
Dan Gohman002e5d02008-03-13 22:13:53 +00001687 cast<ConstantSDNode>(N0.getOperand(1))->getAPIntValue() == 1) {
Evan Chengfa1eb272007-02-08 22:13:59 +00001688 // If this is (X^1) == 0/1, swap the RHS and eliminate the xor. We
1689 // can only do this if the top bits are known zero.
Dan Gohman2e68b6f2008-02-25 21:11:39 +00001690 unsigned BitWidth = N0.getValueSizeInBits();
Dan Gohmanea859be2007-06-22 14:59:07 +00001691 if (DAG.MaskedValueIsZero(N0,
Dan Gohman2e68b6f2008-02-25 21:11:39 +00001692 APInt::getHighBitsSet(BitWidth,
1693 BitWidth-1))) {
Evan Chengfa1eb272007-02-08 22:13:59 +00001694 // Okay, get the un-inverted input value.
Dan Gohman475871a2008-07-27 21:46:04 +00001695 SDValue Val;
Evan Chengfa1eb272007-02-08 22:13:59 +00001696 if (N0.getOpcode() == ISD::XOR)
1697 Val = N0.getOperand(0);
1698 else {
1699 assert(N0.getOpcode() == ISD::AND &&
1700 N0.getOperand(0).getOpcode() == ISD::XOR);
1701 // ((X^1)&1)^1 -> X & 1
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001702 Val = DAG.getNode(ISD::AND, dl, N0.getValueType(),
Evan Chengfa1eb272007-02-08 22:13:59 +00001703 N0.getOperand(0).getOperand(0),
1704 N0.getOperand(1));
1705 }
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001706 return DAG.getSetCC(dl, VT, Val, N1,
Evan Chengfa1eb272007-02-08 22:13:59 +00001707 Cond == ISD::SETEQ ? ISD::SETNE : ISD::SETEQ);
1708 }
1709 }
1710 }
1711
Dan Gohman3370dd72008-03-03 22:37:52 +00001712 APInt MinVal, MaxVal;
Duncan Sands83ec4b62008-06-06 12:08:01 +00001713 unsigned OperandBitSize = N1C->getValueType(0).getSizeInBits();
Evan Chengfa1eb272007-02-08 22:13:59 +00001714 if (ISD::isSignedIntSetCC(Cond)) {
Dan Gohman3370dd72008-03-03 22:37:52 +00001715 MinVal = APInt::getSignedMinValue(OperandBitSize);
1716 MaxVal = APInt::getSignedMaxValue(OperandBitSize);
Evan Chengfa1eb272007-02-08 22:13:59 +00001717 } else {
Dan Gohman3370dd72008-03-03 22:37:52 +00001718 MinVal = APInt::getMinValue(OperandBitSize);
1719 MaxVal = APInt::getMaxValue(OperandBitSize);
Evan Chengfa1eb272007-02-08 22:13:59 +00001720 }
1721
1722 // Canonicalize GE/LE comparisons to use GT/LT comparisons.
1723 if (Cond == ISD::SETGE || Cond == ISD::SETUGE) {
1724 if (C1 == MinVal) return DAG.getConstant(1, VT); // X >= MIN --> true
Dan Gohman6c6cd1c2008-03-03 22:22:56 +00001725 // X >= C0 --> X > (C0-1)
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001726 return DAG.getSetCC(dl, VT, N0,
1727 DAG.getConstant(C1-1, N1.getValueType()),
1728 (Cond == ISD::SETGE) ? ISD::SETGT : ISD::SETUGT);
Evan Chengfa1eb272007-02-08 22:13:59 +00001729 }
1730
1731 if (Cond == ISD::SETLE || Cond == ISD::SETULE) {
1732 if (C1 == MaxVal) return DAG.getConstant(1, VT); // X <= MAX --> true
Dan Gohman6c6cd1c2008-03-03 22:22:56 +00001733 // X <= C0 --> X < (C0+1)
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001734 return DAG.getSetCC(dl, VT, N0,
1735 DAG.getConstant(C1+1, N1.getValueType()),
1736 (Cond == ISD::SETLE) ? ISD::SETLT : ISD::SETULT);
Evan Chengfa1eb272007-02-08 22:13:59 +00001737 }
1738
1739 if ((Cond == ISD::SETLT || Cond == ISD::SETULT) && C1 == MinVal)
1740 return DAG.getConstant(0, VT); // X < MIN --> false
1741 if ((Cond == ISD::SETGE || Cond == ISD::SETUGE) && C1 == MinVal)
1742 return DAG.getConstant(1, VT); // X >= MIN --> true
1743 if ((Cond == ISD::SETGT || Cond == ISD::SETUGT) && C1 == MaxVal)
1744 return DAG.getConstant(0, VT); // X > MAX --> false
1745 if ((Cond == ISD::SETLE || Cond == ISD::SETULE) && C1 == MaxVal)
1746 return DAG.getConstant(1, VT); // X <= MAX --> true
1747
1748 // Canonicalize setgt X, Min --> setne X, Min
1749 if ((Cond == ISD::SETGT || Cond == ISD::SETUGT) && C1 == MinVal)
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001750 return DAG.getSetCC(dl, VT, N0, N1, ISD::SETNE);
Evan Chengfa1eb272007-02-08 22:13:59 +00001751 // Canonicalize setlt X, Max --> setne X, Max
1752 if ((Cond == ISD::SETLT || Cond == ISD::SETULT) && C1 == MaxVal)
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001753 return DAG.getSetCC(dl, VT, N0, N1, ISD::SETNE);
Evan Chengfa1eb272007-02-08 22:13:59 +00001754
1755 // If we have setult X, 1, turn it into seteq X, 0
1756 if ((Cond == ISD::SETLT || Cond == ISD::SETULT) && C1 == MinVal+1)
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001757 return DAG.getSetCC(dl, VT, N0,
1758 DAG.getConstant(MinVal, N0.getValueType()),
1759 ISD::SETEQ);
Evan Chengfa1eb272007-02-08 22:13:59 +00001760 // If we have setugt X, Max-1, turn it into seteq X, Max
1761 else if ((Cond == ISD::SETGT || Cond == ISD::SETUGT) && C1 == MaxVal-1)
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001762 return DAG.getSetCC(dl, VT, N0,
1763 DAG.getConstant(MaxVal, N0.getValueType()),
1764 ISD::SETEQ);
Evan Chengfa1eb272007-02-08 22:13:59 +00001765
1766 // If we have "setcc X, C0", check to see if we can shrink the immediate
1767 // by changing cc.
1768
1769 // SETUGT X, SINTMAX -> SETLT X, 0
Eli Friedman86f874d2008-11-30 04:59:26 +00001770 if (Cond == ISD::SETUGT &&
1771 C1 == APInt::getSignedMaxValue(OperandBitSize))
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001772 return DAG.getSetCC(dl, VT, N0,
1773 DAG.getConstant(0, N1.getValueType()),
Evan Chengfa1eb272007-02-08 22:13:59 +00001774 ISD::SETLT);
1775
Eli Friedman86f874d2008-11-30 04:59:26 +00001776 // SETULT X, SINTMIN -> SETGT X, -1
1777 if (Cond == ISD::SETULT &&
1778 C1 == APInt::getSignedMinValue(OperandBitSize)) {
1779 SDValue ConstMinusOne =
1780 DAG.getConstant(APInt::getAllOnesValue(OperandBitSize),
1781 N1.getValueType());
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001782 return DAG.getSetCC(dl, VT, N0, ConstMinusOne, ISD::SETGT);
Eli Friedman86f874d2008-11-30 04:59:26 +00001783 }
Evan Chengfa1eb272007-02-08 22:13:59 +00001784
1785 // Fold bit comparisons when we can.
1786 if ((Cond == ISD::SETEQ || Cond == ISD::SETNE) &&
1787 VT == N0.getValueType() && N0.getOpcode() == ISD::AND)
1788 if (ConstantSDNode *AndRHS =
1789 dyn_cast<ConstantSDNode>(N0.getOperand(1))) {
Duncan Sands92abc622009-01-31 15:50:11 +00001790 MVT ShiftTy = DCI.isBeforeLegalize() ?
1791 getPointerTy() : getShiftAmountTy();
Evan Chengfa1eb272007-02-08 22:13:59 +00001792 if (Cond == ISD::SETNE && C1 == 0) {// (X & 8) != 0 --> (X & 8) >> 3
1793 // Perform the xform if the AND RHS is a single bit.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001794 if (isPowerOf2_64(AndRHS->getZExtValue())) {
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001795 return DAG.getNode(ISD::SRL, dl, VT, N0,
Duncan Sands92abc622009-01-31 15:50:11 +00001796 DAG.getConstant(Log2_64(AndRHS->getZExtValue()),
1797 ShiftTy));
Evan Chengfa1eb272007-02-08 22:13:59 +00001798 }
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001799 } else if (Cond == ISD::SETEQ && C1 == AndRHS->getZExtValue()) {
Evan Chengfa1eb272007-02-08 22:13:59 +00001800 // (X & 8) == 8 --> (X & 8) >> 3
1801 // Perform the xform if C1 is a single bit.
Dan Gohman6c6cd1c2008-03-03 22:22:56 +00001802 if (C1.isPowerOf2()) {
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001803 return DAG.getNode(ISD::SRL, dl, VT, N0,
Duncan Sands92abc622009-01-31 15:50:11 +00001804 DAG.getConstant(C1.logBase2(), ShiftTy));
Evan Chengfa1eb272007-02-08 22:13:59 +00001805 }
1806 }
1807 }
1808 }
Gabor Greifba36cb52008-08-28 21:40:38 +00001809 } else if (isa<ConstantSDNode>(N0.getNode())) {
Evan Chengfa1eb272007-02-08 22:13:59 +00001810 // Ensure that the constant occurs on the RHS.
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001811 return DAG.getSetCC(dl, VT, N1, N0, ISD::getSetCCSwappedOperands(Cond));
Evan Chengfa1eb272007-02-08 22:13:59 +00001812 }
1813
Gabor Greifba36cb52008-08-28 21:40:38 +00001814 if (isa<ConstantFPSDNode>(N0.getNode())) {
Evan Chengfa1eb272007-02-08 22:13:59 +00001815 // Constant fold or commute setcc.
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001816 SDValue O = DAG.FoldSetCC(VT, N0, N1, Cond, dl);
Gabor Greifba36cb52008-08-28 21:40:38 +00001817 if (O.getNode()) return O;
1818 } else if (ConstantFPSDNode *CFP = dyn_cast<ConstantFPSDNode>(N1.getNode())) {
Chris Lattner63079f02007-12-29 08:37:08 +00001819 // If the RHS of an FP comparison is a constant, simplify it away in
1820 // some cases.
1821 if (CFP->getValueAPF().isNaN()) {
1822 // If an operand is known to be a nan, we can fold it.
1823 switch (ISD::getUnorderedFlavor(Cond)) {
1824 default: assert(0 && "Unknown flavor!");
1825 case 0: // Known false.
1826 return DAG.getConstant(0, VT);
1827 case 1: // Known true.
1828 return DAG.getConstant(1, VT);
Chris Lattner1c3e1e22007-12-30 21:21:10 +00001829 case 2: // Undefined.
Dale Johannesene8d72302009-02-06 23:05:02 +00001830 return DAG.getUNDEF(VT);
Chris Lattner63079f02007-12-29 08:37:08 +00001831 }
1832 }
1833
1834 // Otherwise, we know the RHS is not a NaN. Simplify the node to drop the
1835 // constant if knowing that the operand is non-nan is enough. We prefer to
1836 // have SETO(x,x) instead of SETO(x, 0.0) because this avoids having to
1837 // materialize 0.0.
1838 if (Cond == ISD::SETO || Cond == ISD::SETUO)
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001839 return DAG.getSetCC(dl, VT, N0, N0, Cond);
Evan Chengfa1eb272007-02-08 22:13:59 +00001840 }
1841
1842 if (N0 == N1) {
1843 // We can always fold X == X for integer setcc's.
Duncan Sands83ec4b62008-06-06 12:08:01 +00001844 if (N0.getValueType().isInteger())
Evan Chengfa1eb272007-02-08 22:13:59 +00001845 return DAG.getConstant(ISD::isTrueWhenEqual(Cond), VT);
1846 unsigned UOF = ISD::getUnorderedFlavor(Cond);
1847 if (UOF == 2) // FP operators that are undefined on NaNs.
1848 return DAG.getConstant(ISD::isTrueWhenEqual(Cond), VT);
1849 if (UOF == unsigned(ISD::isTrueWhenEqual(Cond)))
1850 return DAG.getConstant(UOF, VT);
1851 // Otherwise, we can't fold it. However, we can simplify it to SETUO/SETO
1852 // if it is not already.
1853 ISD::CondCode NewCond = UOF == 0 ? ISD::SETO : ISD::SETUO;
1854 if (NewCond != Cond)
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001855 return DAG.getSetCC(dl, VT, N0, N1, NewCond);
Evan Chengfa1eb272007-02-08 22:13:59 +00001856 }
1857
1858 if ((Cond == ISD::SETEQ || Cond == ISD::SETNE) &&
Duncan Sands83ec4b62008-06-06 12:08:01 +00001859 N0.getValueType().isInteger()) {
Evan Chengfa1eb272007-02-08 22:13:59 +00001860 if (N0.getOpcode() == ISD::ADD || N0.getOpcode() == ISD::SUB ||
1861 N0.getOpcode() == ISD::XOR) {
1862 // Simplify (X+Y) == (X+Z) --> Y == Z
1863 if (N0.getOpcode() == N1.getOpcode()) {
1864 if (N0.getOperand(0) == N1.getOperand(0))
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001865 return DAG.getSetCC(dl, VT, N0.getOperand(1), N1.getOperand(1), Cond);
Evan Chengfa1eb272007-02-08 22:13:59 +00001866 if (N0.getOperand(1) == N1.getOperand(1))
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001867 return DAG.getSetCC(dl, VT, N0.getOperand(0), N1.getOperand(0), Cond);
Evan Chengfa1eb272007-02-08 22:13:59 +00001868 if (DAG.isCommutativeBinOp(N0.getOpcode())) {
1869 // If X op Y == Y op X, try other combinations.
1870 if (N0.getOperand(0) == N1.getOperand(1))
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001871 return DAG.getSetCC(dl, VT, N0.getOperand(1), N1.getOperand(0),
1872 Cond);
Evan Chengfa1eb272007-02-08 22:13:59 +00001873 if (N0.getOperand(1) == N1.getOperand(0))
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001874 return DAG.getSetCC(dl, VT, N0.getOperand(0), N1.getOperand(1),
1875 Cond);
Evan Chengfa1eb272007-02-08 22:13:59 +00001876 }
1877 }
1878
1879 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(N1)) {
1880 if (ConstantSDNode *LHSR = dyn_cast<ConstantSDNode>(N0.getOperand(1))) {
1881 // Turn (X+C1) == C2 --> X == C2-C1
Gabor Greifba36cb52008-08-28 21:40:38 +00001882 if (N0.getOpcode() == ISD::ADD && N0.getNode()->hasOneUse()) {
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001883 return DAG.getSetCC(dl, VT, N0.getOperand(0),
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001884 DAG.getConstant(RHSC->getAPIntValue()-
1885 LHSR->getAPIntValue(),
Evan Chengfa1eb272007-02-08 22:13:59 +00001886 N0.getValueType()), Cond);
1887 }
1888
1889 // Turn (X^C1) == C2 into X == C1^C2 iff X&~C1 = 0.
1890 if (N0.getOpcode() == ISD::XOR)
1891 // If we know that all of the inverted bits are zero, don't bother
1892 // performing the inversion.
Dan Gohman2e68b6f2008-02-25 21:11:39 +00001893 if (DAG.MaskedValueIsZero(N0.getOperand(0), ~LHSR->getAPIntValue()))
1894 return
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001895 DAG.getSetCC(dl, VT, N0.getOperand(0),
Dan Gohman2e68b6f2008-02-25 21:11:39 +00001896 DAG.getConstant(LHSR->getAPIntValue() ^
1897 RHSC->getAPIntValue(),
1898 N0.getValueType()),
1899 Cond);
Evan Chengfa1eb272007-02-08 22:13:59 +00001900 }
1901
1902 // Turn (C1-X) == C2 --> X == C1-C2
1903 if (ConstantSDNode *SUBC = dyn_cast<ConstantSDNode>(N0.getOperand(0))) {
Gabor Greifba36cb52008-08-28 21:40:38 +00001904 if (N0.getOpcode() == ISD::SUB && N0.getNode()->hasOneUse()) {
Dan Gohman2e68b6f2008-02-25 21:11:39 +00001905 return
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001906 DAG.getSetCC(dl, VT, N0.getOperand(1),
Dan Gohman2e68b6f2008-02-25 21:11:39 +00001907 DAG.getConstant(SUBC->getAPIntValue() -
1908 RHSC->getAPIntValue(),
1909 N0.getValueType()),
1910 Cond);
Evan Chengfa1eb272007-02-08 22:13:59 +00001911 }
1912 }
1913 }
1914
1915 // Simplify (X+Z) == X --> Z == 0
1916 if (N0.getOperand(0) == N1)
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001917 return DAG.getSetCC(dl, VT, N0.getOperand(1),
Evan Chengfa1eb272007-02-08 22:13:59 +00001918 DAG.getConstant(0, N0.getValueType()), Cond);
1919 if (N0.getOperand(1) == N1) {
1920 if (DAG.isCommutativeBinOp(N0.getOpcode()))
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001921 return DAG.getSetCC(dl, VT, N0.getOperand(0),
Evan Chengfa1eb272007-02-08 22:13:59 +00001922 DAG.getConstant(0, N0.getValueType()), Cond);
Gabor Greifba36cb52008-08-28 21:40:38 +00001923 else if (N0.getNode()->hasOneUse()) {
Evan Chengfa1eb272007-02-08 22:13:59 +00001924 assert(N0.getOpcode() == ISD::SUB && "Unexpected operation!");
1925 // (Z-X) == X --> Z == X<<1
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001926 SDValue SH = DAG.getNode(ISD::SHL, dl, N1.getValueType(),
Evan Chengfa1eb272007-02-08 22:13:59 +00001927 N1,
1928 DAG.getConstant(1, getShiftAmountTy()));
1929 if (!DCI.isCalledByLegalizer())
Gabor Greifba36cb52008-08-28 21:40:38 +00001930 DCI.AddToWorklist(SH.getNode());
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001931 return DAG.getSetCC(dl, VT, N0.getOperand(0), SH, Cond);
Evan Chengfa1eb272007-02-08 22:13:59 +00001932 }
1933 }
1934 }
1935
1936 if (N1.getOpcode() == ISD::ADD || N1.getOpcode() == ISD::SUB ||
1937 N1.getOpcode() == ISD::XOR) {
1938 // Simplify X == (X+Z) --> Z == 0
1939 if (N1.getOperand(0) == N0) {
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001940 return DAG.getSetCC(dl, VT, N1.getOperand(1),
Evan Chengfa1eb272007-02-08 22:13:59 +00001941 DAG.getConstant(0, N1.getValueType()), Cond);
1942 } else if (N1.getOperand(1) == N0) {
1943 if (DAG.isCommutativeBinOp(N1.getOpcode())) {
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001944 return DAG.getSetCC(dl, VT, N1.getOperand(0),
Evan Chengfa1eb272007-02-08 22:13:59 +00001945 DAG.getConstant(0, N1.getValueType()), Cond);
Gabor Greifba36cb52008-08-28 21:40:38 +00001946 } else if (N1.getNode()->hasOneUse()) {
Evan Chengfa1eb272007-02-08 22:13:59 +00001947 assert(N1.getOpcode() == ISD::SUB && "Unexpected operation!");
1948 // X == (Z-X) --> X<<1 == Z
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001949 SDValue SH = DAG.getNode(ISD::SHL, dl, N1.getValueType(), N0,
Evan Chengfa1eb272007-02-08 22:13:59 +00001950 DAG.getConstant(1, getShiftAmountTy()));
1951 if (!DCI.isCalledByLegalizer())
Gabor Greifba36cb52008-08-28 21:40:38 +00001952 DCI.AddToWorklist(SH.getNode());
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001953 return DAG.getSetCC(dl, VT, SH, N1.getOperand(0), Cond);
Evan Chengfa1eb272007-02-08 22:13:59 +00001954 }
1955 }
1956 }
Dan Gohmane5af2d32009-01-29 01:59:02 +00001957
Dan Gohman2c65c3d2009-01-29 16:18:12 +00001958 // Simplify x&y == y to x&y != 0 if y has exactly one bit set.
Dale Johannesen85b0ede2009-02-11 19:19:41 +00001959 // Note that where y is variable and is known to have at most
1960 // one bit set (for example, if it is z&1) we cannot do this;
1961 // the expressions are not equivalent when y==0.
Dan Gohmane5af2d32009-01-29 01:59:02 +00001962 if (N0.getOpcode() == ISD::AND)
1963 if (N0.getOperand(0) == N1 || N0.getOperand(1) == N1) {
Dale Johannesen85b0ede2009-02-11 19:19:41 +00001964 if (ValueHasExactlyOneBitSet(N1, DAG)) {
Dan Gohmane5af2d32009-01-29 01:59:02 +00001965 Cond = ISD::getSetCCInverse(Cond, /*isInteger=*/true);
1966 SDValue Zero = DAG.getConstant(0, N1.getValueType());
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001967 return DAG.getSetCC(dl, VT, N0, Zero, Cond);
Dan Gohmane5af2d32009-01-29 01:59:02 +00001968 }
1969 }
1970 if (N1.getOpcode() == ISD::AND)
1971 if (N1.getOperand(0) == N0 || N1.getOperand(1) == N0) {
Dale Johannesen85b0ede2009-02-11 19:19:41 +00001972 if (ValueHasExactlyOneBitSet(N0, DAG)) {
Dan Gohmane5af2d32009-01-29 01:59:02 +00001973 Cond = ISD::getSetCCInverse(Cond, /*isInteger=*/true);
1974 SDValue Zero = DAG.getConstant(0, N0.getValueType());
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001975 return DAG.getSetCC(dl, VT, N1, Zero, Cond);
Dan Gohmane5af2d32009-01-29 01:59:02 +00001976 }
1977 }
Evan Chengfa1eb272007-02-08 22:13:59 +00001978 }
1979
1980 // Fold away ALL boolean setcc's.
Dan Gohman475871a2008-07-27 21:46:04 +00001981 SDValue Temp;
Evan Chengfa1eb272007-02-08 22:13:59 +00001982 if (N0.getValueType() == MVT::i1 && foldBooleans) {
1983 switch (Cond) {
1984 default: assert(0 && "Unknown integer setcc!");
Bob Wilson4c245462009-01-22 17:39:32 +00001985 case ISD::SETEQ: // X == Y -> ~(X^Y)
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001986 Temp = DAG.getNode(ISD::XOR, dl, MVT::i1, N0, N1);
1987 N0 = DAG.getNOT(dl, Temp, MVT::i1);
Evan Chengfa1eb272007-02-08 22:13:59 +00001988 if (!DCI.isCalledByLegalizer())
Gabor Greifba36cb52008-08-28 21:40:38 +00001989 DCI.AddToWorklist(Temp.getNode());
Evan Chengfa1eb272007-02-08 22:13:59 +00001990 break;
1991 case ISD::SETNE: // X != Y --> (X^Y)
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001992 N0 = DAG.getNode(ISD::XOR, dl, MVT::i1, N0, N1);
Evan Chengfa1eb272007-02-08 22:13:59 +00001993 break;
Bob Wilson4c245462009-01-22 17:39:32 +00001994 case ISD::SETGT: // X >s Y --> X == 0 & Y == 1 --> ~X & Y
1995 case ISD::SETULT: // X <u Y --> X == 0 & Y == 1 --> ~X & Y
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001996 Temp = DAG.getNOT(dl, N0, MVT::i1);
Dale Johannesende064702009-02-06 21:50:26 +00001997 N0 = DAG.getNode(ISD::AND, dl, MVT::i1, N1, Temp);
Evan Chengfa1eb272007-02-08 22:13:59 +00001998 if (!DCI.isCalledByLegalizer())
Gabor Greifba36cb52008-08-28 21:40:38 +00001999 DCI.AddToWorklist(Temp.getNode());
Evan Chengfa1eb272007-02-08 22:13:59 +00002000 break;
Bob Wilson4c245462009-01-22 17:39:32 +00002001 case ISD::SETLT: // X <s Y --> X == 1 & Y == 0 --> ~Y & X
2002 case ISD::SETUGT: // X >u Y --> X == 1 & Y == 0 --> ~Y & X
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002003 Temp = DAG.getNOT(dl, N1, MVT::i1);
2004 N0 = DAG.getNode(ISD::AND, dl, MVT::i1, N0, Temp);
Evan Chengfa1eb272007-02-08 22:13:59 +00002005 if (!DCI.isCalledByLegalizer())
Gabor Greifba36cb52008-08-28 21:40:38 +00002006 DCI.AddToWorklist(Temp.getNode());
Evan Chengfa1eb272007-02-08 22:13:59 +00002007 break;
Bob Wilson4c245462009-01-22 17:39:32 +00002008 case ISD::SETULE: // X <=u Y --> X == 0 | Y == 1 --> ~X | Y
2009 case ISD::SETGE: // X >=s Y --> X == 0 | Y == 1 --> ~X | Y
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002010 Temp = DAG.getNOT(dl, N0, MVT::i1);
2011 N0 = DAG.getNode(ISD::OR, dl, MVT::i1, N1, Temp);
Evan Chengfa1eb272007-02-08 22:13:59 +00002012 if (!DCI.isCalledByLegalizer())
Gabor Greifba36cb52008-08-28 21:40:38 +00002013 DCI.AddToWorklist(Temp.getNode());
Evan Chengfa1eb272007-02-08 22:13:59 +00002014 break;
Bob Wilson4c245462009-01-22 17:39:32 +00002015 case ISD::SETUGE: // X >=u Y --> X == 1 | Y == 0 --> ~Y | X
2016 case ISD::SETLE: // X <=s Y --> X == 1 | Y == 0 --> ~Y | X
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002017 Temp = DAG.getNOT(dl, N1, MVT::i1);
2018 N0 = DAG.getNode(ISD::OR, dl, MVT::i1, N0, Temp);
Evan Chengfa1eb272007-02-08 22:13:59 +00002019 break;
2020 }
2021 if (VT != MVT::i1) {
2022 if (!DCI.isCalledByLegalizer())
Gabor Greifba36cb52008-08-28 21:40:38 +00002023 DCI.AddToWorklist(N0.getNode());
Evan Chengfa1eb272007-02-08 22:13:59 +00002024 // FIXME: If running after legalize, we probably can't do this.
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002025 N0 = DAG.getNode(ISD::ZERO_EXTEND, dl, VT, N0);
Evan Chengfa1eb272007-02-08 22:13:59 +00002026 }
2027 return N0;
2028 }
2029
2030 // Could not fold it.
Dan Gohman475871a2008-07-27 21:46:04 +00002031 return SDValue();
Evan Chengfa1eb272007-02-08 22:13:59 +00002032}
2033
Evan Chengad4196b2008-05-12 19:56:52 +00002034/// isGAPlusOffset - Returns true (and the GlobalValue and the offset) if the
2035/// node is a GlobalAddress + offset.
2036bool TargetLowering::isGAPlusOffset(SDNode *N, GlobalValue* &GA,
2037 int64_t &Offset) const {
2038 if (isa<GlobalAddressSDNode>(N)) {
Dan Gohman9ea3f562008-06-09 22:05:52 +00002039 GlobalAddressSDNode *GASD = cast<GlobalAddressSDNode>(N);
2040 GA = GASD->getGlobal();
2041 Offset += GASD->getOffset();
Evan Chengad4196b2008-05-12 19:56:52 +00002042 return true;
2043 }
2044
2045 if (N->getOpcode() == ISD::ADD) {
Dan Gohman475871a2008-07-27 21:46:04 +00002046 SDValue N1 = N->getOperand(0);
2047 SDValue N2 = N->getOperand(1);
Gabor Greifba36cb52008-08-28 21:40:38 +00002048 if (isGAPlusOffset(N1.getNode(), GA, Offset)) {
Evan Chengad4196b2008-05-12 19:56:52 +00002049 ConstantSDNode *V = dyn_cast<ConstantSDNode>(N2);
2050 if (V) {
Dan Gohman7810bfe2008-09-26 21:54:37 +00002051 Offset += V->getSExtValue();
Evan Chengad4196b2008-05-12 19:56:52 +00002052 return true;
2053 }
Gabor Greifba36cb52008-08-28 21:40:38 +00002054 } else if (isGAPlusOffset(N2.getNode(), GA, Offset)) {
Evan Chengad4196b2008-05-12 19:56:52 +00002055 ConstantSDNode *V = dyn_cast<ConstantSDNode>(N1);
2056 if (V) {
Dan Gohman7810bfe2008-09-26 21:54:37 +00002057 Offset += V->getSExtValue();
Evan Chengad4196b2008-05-12 19:56:52 +00002058 return true;
2059 }
2060 }
2061 }
2062 return false;
2063}
2064
2065
2066/// isConsecutiveLoad - Return true if LD (which must be a LoadSDNode) is
2067/// loading 'Bytes' bytes from a location that is 'Dist' units away from the
2068/// location that the 'Base' load is loading from.
2069bool TargetLowering::isConsecutiveLoad(SDNode *LD, SDNode *Base,
2070 unsigned Bytes, int Dist,
Evan Cheng9bfa03c2008-05-12 23:04:07 +00002071 const MachineFrameInfo *MFI) const {
Gabor Greifba36cb52008-08-28 21:40:38 +00002072 if (LD->getOperand(0).getNode() != Base->getOperand(0).getNode())
Evan Chengad4196b2008-05-12 19:56:52 +00002073 return false;
Duncan Sands83ec4b62008-06-06 12:08:01 +00002074 MVT VT = LD->getValueType(0);
2075 if (VT.getSizeInBits() / 8 != Bytes)
Evan Chengad4196b2008-05-12 19:56:52 +00002076 return false;
2077
Dan Gohman475871a2008-07-27 21:46:04 +00002078 SDValue Loc = LD->getOperand(1);
2079 SDValue BaseLoc = Base->getOperand(1);
Evan Chengad4196b2008-05-12 19:56:52 +00002080 if (Loc.getOpcode() == ISD::FrameIndex) {
2081 if (BaseLoc.getOpcode() != ISD::FrameIndex)
2082 return false;
2083 int FI = cast<FrameIndexSDNode>(Loc)->getIndex();
2084 int BFI = cast<FrameIndexSDNode>(BaseLoc)->getIndex();
2085 int FS = MFI->getObjectSize(FI);
2086 int BFS = MFI->getObjectSize(BFI);
2087 if (FS != BFS || FS != (int)Bytes) return false;
2088 return MFI->getObjectOffset(FI) == (MFI->getObjectOffset(BFI) + Dist*Bytes);
2089 }
2090
2091 GlobalValue *GV1 = NULL;
2092 GlobalValue *GV2 = NULL;
2093 int64_t Offset1 = 0;
2094 int64_t Offset2 = 0;
Gabor Greifba36cb52008-08-28 21:40:38 +00002095 bool isGA1 = isGAPlusOffset(Loc.getNode(), GV1, Offset1);
2096 bool isGA2 = isGAPlusOffset(BaseLoc.getNode(), GV2, Offset2);
Evan Chengad4196b2008-05-12 19:56:52 +00002097 if (isGA1 && isGA2 && GV1 == GV2)
2098 return Offset1 == (Offset2 + Dist*Bytes);
2099 return false;
2100}
2101
2102
Dan Gohman475871a2008-07-27 21:46:04 +00002103SDValue TargetLowering::
Chris Lattner00ffed02006-03-01 04:52:55 +00002104PerformDAGCombine(SDNode *N, DAGCombinerInfo &DCI) const {
2105 // Default implementation: no optimization.
Dan Gohman475871a2008-07-27 21:46:04 +00002106 return SDValue();
Chris Lattner00ffed02006-03-01 04:52:55 +00002107}
2108
Chris Lattnereb8146b2006-02-04 02:13:02 +00002109//===----------------------------------------------------------------------===//
2110// Inline Assembler Implementation Methods
2111//===----------------------------------------------------------------------===//
2112
Chris Lattner4376fea2008-04-27 00:09:47 +00002113
Chris Lattnereb8146b2006-02-04 02:13:02 +00002114TargetLowering::ConstraintType
Chris Lattner4234f572007-03-25 02:14:49 +00002115TargetLowering::getConstraintType(const std::string &Constraint) const {
Chris Lattnereb8146b2006-02-04 02:13:02 +00002116 // FIXME: lots more standard ones to handle.
Chris Lattner4234f572007-03-25 02:14:49 +00002117 if (Constraint.size() == 1) {
2118 switch (Constraint[0]) {
2119 default: break;
2120 case 'r': return C_RegisterClass;
2121 case 'm': // memory
2122 case 'o': // offsetable
2123 case 'V': // not offsetable
2124 return C_Memory;
2125 case 'i': // Simple Integer or Relocatable Constant
2126 case 'n': // Simple Integer
2127 case 's': // Relocatable Constant
Chris Lattnerc13dd1c2007-03-25 04:35:41 +00002128 case 'X': // Allow ANY value.
Chris Lattner4234f572007-03-25 02:14:49 +00002129 case 'I': // Target registers.
2130 case 'J':
2131 case 'K':
2132 case 'L':
2133 case 'M':
2134 case 'N':
2135 case 'O':
2136 case 'P':
2137 return C_Other;
2138 }
Chris Lattnereb8146b2006-02-04 02:13:02 +00002139 }
Chris Lattner065421f2007-03-25 02:18:14 +00002140
2141 if (Constraint.size() > 1 && Constraint[0] == '{' &&
2142 Constraint[Constraint.size()-1] == '}')
2143 return C_Register;
Chris Lattner4234f572007-03-25 02:14:49 +00002144 return C_Unknown;
Chris Lattnereb8146b2006-02-04 02:13:02 +00002145}
2146
Dale Johannesenba2a0b92008-01-29 02:21:21 +00002147/// LowerXConstraint - try to replace an X constraint, which matches anything,
2148/// with another that has more specific requirements based on the type of the
2149/// corresponding operand.
Duncan Sands83ec4b62008-06-06 12:08:01 +00002150const char *TargetLowering::LowerXConstraint(MVT ConstraintVT) const{
2151 if (ConstraintVT.isInteger())
Chris Lattner5e764232008-04-26 23:02:14 +00002152 return "r";
Duncan Sands83ec4b62008-06-06 12:08:01 +00002153 if (ConstraintVT.isFloatingPoint())
Chris Lattner5e764232008-04-26 23:02:14 +00002154 return "f"; // works for many targets
2155 return 0;
Dale Johannesenba2a0b92008-01-29 02:21:21 +00002156}
2157
Chris Lattner48884cd2007-08-25 00:47:38 +00002158/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
2159/// vector. If it is invalid, don't add anything to Ops.
Dan Gohman475871a2008-07-27 21:46:04 +00002160void TargetLowering::LowerAsmOperandForConstraint(SDValue Op,
Chris Lattner48884cd2007-08-25 00:47:38 +00002161 char ConstraintLetter,
Evan Chengda43bcf2008-09-24 00:05:32 +00002162 bool hasMemory,
Dan Gohman475871a2008-07-27 21:46:04 +00002163 std::vector<SDValue> &Ops,
Chris Lattner5e764232008-04-26 23:02:14 +00002164 SelectionDAG &DAG) const {
Chris Lattnereb8146b2006-02-04 02:13:02 +00002165 switch (ConstraintLetter) {
Chris Lattner9ff6ee82007-02-17 06:00:35 +00002166 default: break;
Dale Johanneseneb57ea72007-11-05 21:20:28 +00002167 case 'X': // Allows any operand; labels (basic block) use this.
2168 if (Op.getOpcode() == ISD::BasicBlock) {
2169 Ops.push_back(Op);
2170 return;
2171 }
2172 // fall through
Chris Lattnereb8146b2006-02-04 02:13:02 +00002173 case 'i': // Simple Integer or Relocatable Constant
2174 case 'n': // Simple Integer
Dale Johanneseneb57ea72007-11-05 21:20:28 +00002175 case 's': { // Relocatable Constant
Chris Lattner75c7d2b2007-05-03 16:54:34 +00002176 // These operands are interested in values of the form (GV+C), where C may
2177 // be folded in as an offset of GV, or it may be explicitly added. Also, it
2178 // is possible and fine if either GV or C are missing.
2179 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op);
2180 GlobalAddressSDNode *GA = dyn_cast<GlobalAddressSDNode>(Op);
2181
2182 // If we have "(add GV, C)", pull out GV/C
2183 if (Op.getOpcode() == ISD::ADD) {
2184 C = dyn_cast<ConstantSDNode>(Op.getOperand(1));
2185 GA = dyn_cast<GlobalAddressSDNode>(Op.getOperand(0));
2186 if (C == 0 || GA == 0) {
2187 C = dyn_cast<ConstantSDNode>(Op.getOperand(0));
2188 GA = dyn_cast<GlobalAddressSDNode>(Op.getOperand(1));
2189 }
2190 if (C == 0 || GA == 0)
2191 C = 0, GA = 0;
2192 }
2193
2194 // If we find a valid operand, map to the TargetXXX version so that the
2195 // value itself doesn't get selected.
2196 if (GA) { // Either &GV or &GV+C
2197 if (ConstraintLetter != 'n') {
2198 int64_t Offs = GA->getOffset();
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002199 if (C) Offs += C->getZExtValue();
Chris Lattner48884cd2007-08-25 00:47:38 +00002200 Ops.push_back(DAG.getTargetGlobalAddress(GA->getGlobal(),
2201 Op.getValueType(), Offs));
2202 return;
Chris Lattner75c7d2b2007-05-03 16:54:34 +00002203 }
2204 }
2205 if (C) { // just C, no GV.
Chris Lattner9ff6ee82007-02-17 06:00:35 +00002206 // Simple constants are not allowed for 's'.
Chris Lattner48884cd2007-08-25 00:47:38 +00002207 if (ConstraintLetter != 's') {
Dale Johannesen78e3e522009-02-12 20:58:09 +00002208 // gcc prints these as sign extended. Sign extend value to 64 bits
2209 // now; without this it would get ZExt'd later in
2210 // ScheduleDAGSDNodes::EmitNode, which is very generic.
2211 Ops.push_back(DAG.getTargetConstant(C->getAPIntValue().getSExtValue(),
2212 MVT::i64));
Chris Lattner48884cd2007-08-25 00:47:38 +00002213 return;
2214 }
Chris Lattner9ff6ee82007-02-17 06:00:35 +00002215 }
Chris Lattner9ff6ee82007-02-17 06:00:35 +00002216 break;
Chris Lattnereb8146b2006-02-04 02:13:02 +00002217 }
Chris Lattner75c7d2b2007-05-03 16:54:34 +00002218 }
Chris Lattnereb8146b2006-02-04 02:13:02 +00002219}
2220
Chris Lattner4ccb0702006-01-26 20:37:03 +00002221std::vector<unsigned> TargetLowering::
Chris Lattner1efa40f2006-02-22 00:56:39 +00002222getRegClassForInlineAsmConstraint(const std::string &Constraint,
Duncan Sands83ec4b62008-06-06 12:08:01 +00002223 MVT VT) const {
Chris Lattner1efa40f2006-02-22 00:56:39 +00002224 return std::vector<unsigned>();
2225}
2226
2227
2228std::pair<unsigned, const TargetRegisterClass*> TargetLowering::
Chris Lattner4217ca8dc2006-02-21 23:11:00 +00002229getRegForInlineAsmConstraint(const std::string &Constraint,
Duncan Sands83ec4b62008-06-06 12:08:01 +00002230 MVT VT) const {
Chris Lattner1efa40f2006-02-22 00:56:39 +00002231 if (Constraint[0] != '{')
2232 return std::pair<unsigned, const TargetRegisterClass*>(0, 0);
Chris Lattnera55079a2006-02-01 01:29:47 +00002233 assert(*(Constraint.end()-1) == '}' && "Not a brace enclosed constraint?");
2234
2235 // Remove the braces from around the name.
2236 std::string RegName(Constraint.begin()+1, Constraint.end()-1);
Chris Lattner1efa40f2006-02-22 00:56:39 +00002237
2238 // Figure out which register class contains this reg.
Dan Gohman6f0d0242008-02-10 18:45:23 +00002239 const TargetRegisterInfo *RI = TM.getRegisterInfo();
2240 for (TargetRegisterInfo::regclass_iterator RCI = RI->regclass_begin(),
Chris Lattner1efa40f2006-02-22 00:56:39 +00002241 E = RI->regclass_end(); RCI != E; ++RCI) {
2242 const TargetRegisterClass *RC = *RCI;
Chris Lattnerb3befd42006-02-22 23:00:51 +00002243
2244 // If none of the the value types for this register class are valid, we
2245 // can't use it. For example, 64-bit reg classes on 32-bit targets.
2246 bool isLegal = false;
2247 for (TargetRegisterClass::vt_iterator I = RC->vt_begin(), E = RC->vt_end();
2248 I != E; ++I) {
2249 if (isTypeLegal(*I)) {
2250 isLegal = true;
2251 break;
2252 }
2253 }
2254
2255 if (!isLegal) continue;
2256
Chris Lattner1efa40f2006-02-22 00:56:39 +00002257 for (TargetRegisterClass::iterator I = RC->begin(), E = RC->end();
2258 I != E; ++I) {
Bill Wendling74ab84c2008-02-26 21:11:01 +00002259 if (StringsEqualNoCase(RegName, RI->get(*I).AsmName))
Chris Lattner1efa40f2006-02-22 00:56:39 +00002260 return std::make_pair(*I, RC);
Chris Lattner1efa40f2006-02-22 00:56:39 +00002261 }
Chris Lattner4ccb0702006-01-26 20:37:03 +00002262 }
Chris Lattnera55079a2006-02-01 01:29:47 +00002263
Chris Lattner1efa40f2006-02-22 00:56:39 +00002264 return std::pair<unsigned, const TargetRegisterClass*>(0, 0);
Chris Lattner4ccb0702006-01-26 20:37:03 +00002265}
Evan Cheng30b37b52006-03-13 23:18:16 +00002266
2267//===----------------------------------------------------------------------===//
Chris Lattner4376fea2008-04-27 00:09:47 +00002268// Constraint Selection.
2269
Chris Lattner6bdcda32008-10-17 16:47:46 +00002270/// isMatchingInputConstraint - Return true of this is an input operand that is
2271/// a matching constraint like "4".
2272bool TargetLowering::AsmOperandInfo::isMatchingInputConstraint() const {
Chris Lattner58f15c42008-10-17 16:21:11 +00002273 assert(!ConstraintCode.empty() && "No known constraint!");
2274 return isdigit(ConstraintCode[0]);
2275}
2276
2277/// getMatchedOperand - If this is an input matching constraint, this method
2278/// returns the output operand it matches.
2279unsigned TargetLowering::AsmOperandInfo::getMatchedOperand() const {
2280 assert(!ConstraintCode.empty() && "No known constraint!");
2281 return atoi(ConstraintCode.c_str());
2282}
2283
2284
Chris Lattner4376fea2008-04-27 00:09:47 +00002285/// getConstraintGenerality - Return an integer indicating how general CT
2286/// is.
2287static unsigned getConstraintGenerality(TargetLowering::ConstraintType CT) {
2288 switch (CT) {
2289 default: assert(0 && "Unknown constraint type!");
2290 case TargetLowering::C_Other:
2291 case TargetLowering::C_Unknown:
2292 return 0;
2293 case TargetLowering::C_Register:
2294 return 1;
2295 case TargetLowering::C_RegisterClass:
2296 return 2;
2297 case TargetLowering::C_Memory:
2298 return 3;
2299 }
2300}
2301
2302/// ChooseConstraint - If there are multiple different constraints that we
2303/// could pick for this operand (e.g. "imr") try to pick the 'best' one.
Chris Lattner24e1a9d2008-04-27 01:49:46 +00002304/// This is somewhat tricky: constraints fall into four classes:
Chris Lattner4376fea2008-04-27 00:09:47 +00002305/// Other -> immediates and magic values
2306/// Register -> one specific register
2307/// RegisterClass -> a group of regs
2308/// Memory -> memory
2309/// Ideally, we would pick the most specific constraint possible: if we have
2310/// something that fits into a register, we would pick it. The problem here
2311/// is that if we have something that could either be in a register or in
2312/// memory that use of the register could cause selection of *other*
2313/// operands to fail: they might only succeed if we pick memory. Because of
2314/// this the heuristic we use is:
2315///
2316/// 1) If there is an 'other' constraint, and if the operand is valid for
2317/// that constraint, use it. This makes us take advantage of 'i'
2318/// constraints when available.
2319/// 2) Otherwise, pick the most general constraint present. This prefers
2320/// 'm' over 'r', for example.
2321///
2322static void ChooseConstraint(TargetLowering::AsmOperandInfo &OpInfo,
Evan Chengda43bcf2008-09-24 00:05:32 +00002323 bool hasMemory, const TargetLowering &TLI,
Dan Gohman475871a2008-07-27 21:46:04 +00002324 SDValue Op, SelectionDAG *DAG) {
Chris Lattner4376fea2008-04-27 00:09:47 +00002325 assert(OpInfo.Codes.size() > 1 && "Doesn't have multiple constraint options");
2326 unsigned BestIdx = 0;
2327 TargetLowering::ConstraintType BestType = TargetLowering::C_Unknown;
2328 int BestGenerality = -1;
2329
2330 // Loop over the options, keeping track of the most general one.
2331 for (unsigned i = 0, e = OpInfo.Codes.size(); i != e; ++i) {
2332 TargetLowering::ConstraintType CType =
2333 TLI.getConstraintType(OpInfo.Codes[i]);
2334
Chris Lattner5a096902008-04-27 00:37:18 +00002335 // If this is an 'other' constraint, see if the operand is valid for it.
2336 // For example, on X86 we might have an 'rI' constraint. If the operand
2337 // is an integer in the range [0..31] we want to use I (saving a load
2338 // of a register), otherwise we must use 'r'.
Gabor Greifba36cb52008-08-28 21:40:38 +00002339 if (CType == TargetLowering::C_Other && Op.getNode()) {
Chris Lattner5a096902008-04-27 00:37:18 +00002340 assert(OpInfo.Codes[i].size() == 1 &&
2341 "Unhandled multi-letter 'other' constraint");
Dan Gohman475871a2008-07-27 21:46:04 +00002342 std::vector<SDValue> ResultOps;
Evan Chengda43bcf2008-09-24 00:05:32 +00002343 TLI.LowerAsmOperandForConstraint(Op, OpInfo.Codes[i][0], hasMemory,
Chris Lattner5a096902008-04-27 00:37:18 +00002344 ResultOps, *DAG);
2345 if (!ResultOps.empty()) {
2346 BestType = CType;
2347 BestIdx = i;
2348 break;
2349 }
2350 }
2351
Chris Lattner4376fea2008-04-27 00:09:47 +00002352 // This constraint letter is more general than the previous one, use it.
2353 int Generality = getConstraintGenerality(CType);
2354 if (Generality > BestGenerality) {
2355 BestType = CType;
2356 BestIdx = i;
2357 BestGenerality = Generality;
2358 }
2359 }
2360
2361 OpInfo.ConstraintCode = OpInfo.Codes[BestIdx];
2362 OpInfo.ConstraintType = BestType;
2363}
2364
2365/// ComputeConstraintToUse - Determines the constraint code and constraint
2366/// type to use for the specific AsmOperandInfo, setting
2367/// OpInfo.ConstraintCode and OpInfo.ConstraintType.
Chris Lattner5a096902008-04-27 00:37:18 +00002368void TargetLowering::ComputeConstraintToUse(AsmOperandInfo &OpInfo,
Dan Gohman475871a2008-07-27 21:46:04 +00002369 SDValue Op,
Evan Chengda43bcf2008-09-24 00:05:32 +00002370 bool hasMemory,
Chris Lattner5a096902008-04-27 00:37:18 +00002371 SelectionDAG *DAG) const {
Chris Lattner4376fea2008-04-27 00:09:47 +00002372 assert(!OpInfo.Codes.empty() && "Must have at least one constraint");
2373
2374 // Single-letter constraints ('r') are very common.
2375 if (OpInfo.Codes.size() == 1) {
2376 OpInfo.ConstraintCode = OpInfo.Codes[0];
2377 OpInfo.ConstraintType = getConstraintType(OpInfo.ConstraintCode);
2378 } else {
Evan Chengda43bcf2008-09-24 00:05:32 +00002379 ChooseConstraint(OpInfo, hasMemory, *this, Op, DAG);
Chris Lattner4376fea2008-04-27 00:09:47 +00002380 }
2381
2382 // 'X' matches anything.
2383 if (OpInfo.ConstraintCode == "X" && OpInfo.CallOperandVal) {
2384 // Labels and constants are handled elsewhere ('X' is the only thing
2385 // that matches labels).
2386 if (isa<BasicBlock>(OpInfo.CallOperandVal) ||
2387 isa<ConstantInt>(OpInfo.CallOperandVal))
2388 return;
2389
2390 // Otherwise, try to resolve it to something we know about by looking at
2391 // the actual operand type.
2392 if (const char *Repl = LowerXConstraint(OpInfo.ConstraintVT)) {
2393 OpInfo.ConstraintCode = Repl;
2394 OpInfo.ConstraintType = getConstraintType(OpInfo.ConstraintCode);
2395 }
2396 }
2397}
2398
2399//===----------------------------------------------------------------------===//
Evan Cheng30b37b52006-03-13 23:18:16 +00002400// Loop Strength Reduction hooks
2401//===----------------------------------------------------------------------===//
2402
Chris Lattner1436bb62007-03-30 23:14:50 +00002403/// isLegalAddressingMode - Return true if the addressing mode represented
2404/// by AM is legal for this target, for a load/store of the specified type.
2405bool TargetLowering::isLegalAddressingMode(const AddrMode &AM,
2406 const Type *Ty) const {
2407 // The default implementation of this implements a conservative RISCy, r+r and
2408 // r+i addr mode.
2409
2410 // Allows a sign-extended 16-bit immediate field.
2411 if (AM.BaseOffs <= -(1LL << 16) || AM.BaseOffs >= (1LL << 16)-1)
2412 return false;
2413
2414 // No global is ever allowed as a base.
2415 if (AM.BaseGV)
2416 return false;
2417
2418 // Only support r+r,
2419 switch (AM.Scale) {
2420 case 0: // "r+i" or just "i", depending on HasBaseReg.
2421 break;
2422 case 1:
2423 if (AM.HasBaseReg && AM.BaseOffs) // "r+r+i" is not allowed.
2424 return false;
2425 // Otherwise we have r+r or r+i.
2426 break;
2427 case 2:
2428 if (AM.HasBaseReg || AM.BaseOffs) // 2*r+r or 2*r+i is not allowed.
2429 return false;
2430 // Allow 2*r as r+r.
2431 break;
2432 }
2433
2434 return true;
2435}
2436
Eli Friedman201c9772008-11-30 06:02:26 +00002437struct mu {
2438 APInt m; // magic number
2439 bool a; // add indicator
Eli Friedmanfc69cb42008-11-30 06:35:39 +00002440 unsigned s; // shift amount
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002441};
2442
Eli Friedman201c9772008-11-30 06:02:26 +00002443/// magicu - calculate the magic numbers required to codegen an integer udiv as
2444/// a sequence of multiply, add and shifts. Requires that the divisor not be 0.
2445static mu magicu(const APInt& d) {
2446 unsigned p;
2447 APInt nc, delta, q1, r1, q2, r2;
2448 struct mu magu;
2449 magu.a = 0; // initialize "add" indicator
2450 APInt allOnes = APInt::getAllOnesValue(d.getBitWidth());
2451 APInt signedMin = APInt::getSignedMinValue(d.getBitWidth());
2452 APInt signedMax = APInt::getSignedMaxValue(d.getBitWidth());
2453
2454 nc = allOnes - (-d).urem(d);
2455 p = d.getBitWidth() - 1; // initialize p
2456 q1 = signedMin.udiv(nc); // initialize q1 = 2p/nc
2457 r1 = signedMin - q1*nc; // initialize r1 = rem(2p,nc)
2458 q2 = signedMax.udiv(d); // initialize q2 = (2p-1)/d
2459 r2 = signedMax - q2*d; // initialize r2 = rem((2p-1),d)
2460 do {
2461 p = p + 1;
2462 if (r1.uge(nc - r1)) {
2463 q1 = q1 + q1 + 1; // update q1
2464 r1 = r1 + r1 - nc; // update r1
2465 }
2466 else {
2467 q1 = q1+q1; // update q1
2468 r1 = r1+r1; // update r1
2469 }
2470 if ((r2 + 1).uge(d - r2)) {
2471 if (q2.uge(signedMax)) magu.a = 1;
2472 q2 = q2+q2 + 1; // update q2
2473 r2 = r2+r2 + 1 - d; // update r2
2474 }
2475 else {
2476 if (q2.uge(signedMin)) magu.a = 1;
2477 q2 = q2+q2; // update q2
2478 r2 = r2+r2 + 1; // update r2
2479 }
2480 delta = d - 1 - r2;
2481 } while (p < d.getBitWidth()*2 &&
2482 (q1.ult(delta) || (q1 == delta && r1 == 0)));
2483 magu.m = q2 + 1; // resulting magic number
2484 magu.s = p - d.getBitWidth(); // resulting shift
2485 return magu;
2486}
2487
2488// Magic for divide replacement
Eli Friedman201c9772008-11-30 06:02:26 +00002489struct ms {
Eli Friedmanfc69cb42008-11-30 06:35:39 +00002490 APInt m; // magic number
2491 unsigned s; // shift amount
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002492};
2493
2494/// magic - calculate the magic numbers required to codegen an integer sdiv as
2495/// a sequence of multiply and shifts. Requires that the divisor not be 0, 1,
2496/// or -1.
Eli Friedmanfc69cb42008-11-30 06:35:39 +00002497static ms magic(const APInt& d) {
2498 unsigned p;
2499 APInt ad, anc, delta, q1, r1, q2, r2, t;
2500 APInt allOnes = APInt::getAllOnesValue(d.getBitWidth());
2501 APInt signedMin = APInt::getSignedMinValue(d.getBitWidth());
2502 APInt signedMax = APInt::getSignedMaxValue(d.getBitWidth());
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002503 struct ms mag;
2504
Eli Friedmanfc69cb42008-11-30 06:35:39 +00002505 ad = d.abs();
2506 t = signedMin + (d.lshr(d.getBitWidth() - 1));
2507 anc = t - 1 - t.urem(ad); // absolute value of nc
2508 p = d.getBitWidth() - 1; // initialize p
2509 q1 = signedMin.udiv(anc); // initialize q1 = 2p/abs(nc)
2510 r1 = signedMin - q1*anc; // initialize r1 = rem(2p,abs(nc))
2511 q2 = signedMin.udiv(ad); // initialize q2 = 2p/abs(d)
2512 r2 = signedMin - q2*ad; // initialize r2 = rem(2p,abs(d))
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002513 do {
2514 p = p + 1;
Eli Friedmanfc69cb42008-11-30 06:35:39 +00002515 q1 = q1<<1; // update q1 = 2p/abs(nc)
2516 r1 = r1<<1; // update r1 = rem(2p/abs(nc))
2517 if (r1.uge(anc)) { // must be unsigned comparison
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002518 q1 = q1 + 1;
2519 r1 = r1 - anc;
2520 }
Eli Friedmanfc69cb42008-11-30 06:35:39 +00002521 q2 = q2<<1; // update q2 = 2p/abs(d)
2522 r2 = r2<<1; // update r2 = rem(2p/abs(d))
2523 if (r2.uge(ad)) { // must be unsigned comparison
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002524 q2 = q2 + 1;
2525 r2 = r2 - ad;
2526 }
2527 delta = ad - r2;
Eli Friedmanfc69cb42008-11-30 06:35:39 +00002528 } while (q1.ule(delta) || (q1 == delta && r1 == 0));
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002529
2530 mag.m = q2 + 1;
Eli Friedmanfc69cb42008-11-30 06:35:39 +00002531 if (d.isNegative()) mag.m = -mag.m; // resulting magic number
2532 mag.s = p - d.getBitWidth(); // resulting shift
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002533 return mag;
2534}
2535
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002536/// BuildSDIVSequence - Given an ISD::SDIV node expressing a divide by constant,
2537/// return a DAG expression to select that will generate the same value by
2538/// multiplying by a magic number. See:
2539/// <http://the.wall.riscom.net/books/proc/ppc/cwg/code2.html>
Dan Gohman475871a2008-07-27 21:46:04 +00002540SDValue TargetLowering::BuildSDIV(SDNode *N, SelectionDAG &DAG,
2541 std::vector<SDNode*>* Created) const {
Duncan Sands83ec4b62008-06-06 12:08:01 +00002542 MVT VT = N->getValueType(0);
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002543 DebugLoc dl= N->getDebugLoc();
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002544
2545 // Check to see if we can do this.
Eli Friedmanfc69cb42008-11-30 06:35:39 +00002546 // FIXME: We should be more aggressive here.
2547 if (!isTypeLegal(VT))
2548 return SDValue();
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002549
Eli Friedmanfc69cb42008-11-30 06:35:39 +00002550 APInt d = cast<ConstantSDNode>(N->getOperand(1))->getAPIntValue();
2551 ms magics = magic(d);
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002552
2553 // Multiply the numerator (operand 0) by the magic value
Eli Friedmanfc69cb42008-11-30 06:35:39 +00002554 // FIXME: We should support doing a MUL in a wider type
Dan Gohman475871a2008-07-27 21:46:04 +00002555 SDValue Q;
Dan Gohmanf560ffa2009-01-28 17:46:25 +00002556 if (isOperationLegalOrCustom(ISD::MULHS, VT))
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002557 Q = DAG.getNode(ISD::MULHS, dl, VT, N->getOperand(0),
Dan Gohman525178c2007-10-08 18:33:35 +00002558 DAG.getConstant(magics.m, VT));
Dan Gohmanf560ffa2009-01-28 17:46:25 +00002559 else if (isOperationLegalOrCustom(ISD::SMUL_LOHI, VT))
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002560 Q = SDValue(DAG.getNode(ISD::SMUL_LOHI, dl, DAG.getVTList(VT, VT),
Dan Gohman525178c2007-10-08 18:33:35 +00002561 N->getOperand(0),
Gabor Greifba36cb52008-08-28 21:40:38 +00002562 DAG.getConstant(magics.m, VT)).getNode(), 1);
Dan Gohman525178c2007-10-08 18:33:35 +00002563 else
Dan Gohman475871a2008-07-27 21:46:04 +00002564 return SDValue(); // No mulhs or equvialent
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002565 // If d > 0 and m < 0, add the numerator
Eli Friedmanfc69cb42008-11-30 06:35:39 +00002566 if (d.isStrictlyPositive() && magics.m.isNegative()) {
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002567 Q = DAG.getNode(ISD::ADD, dl, VT, Q, N->getOperand(0));
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002568 if (Created)
Gabor Greifba36cb52008-08-28 21:40:38 +00002569 Created->push_back(Q.getNode());
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002570 }
2571 // If d < 0 and m > 0, subtract the numerator.
Eli Friedmanfc69cb42008-11-30 06:35:39 +00002572 if (d.isNegative() && magics.m.isStrictlyPositive()) {
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002573 Q = DAG.getNode(ISD::SUB, dl, VT, Q, N->getOperand(0));
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002574 if (Created)
Gabor Greifba36cb52008-08-28 21:40:38 +00002575 Created->push_back(Q.getNode());
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002576 }
2577 // Shift right algebraic if shift value is nonzero
2578 if (magics.s > 0) {
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002579 Q = DAG.getNode(ISD::SRA, dl, VT, Q,
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002580 DAG.getConstant(magics.s, getShiftAmountTy()));
2581 if (Created)
Gabor Greifba36cb52008-08-28 21:40:38 +00002582 Created->push_back(Q.getNode());
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002583 }
2584 // Extract the sign bit and add it to the quotient
Dan Gohman475871a2008-07-27 21:46:04 +00002585 SDValue T =
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002586 DAG.getNode(ISD::SRL, dl, VT, Q, DAG.getConstant(VT.getSizeInBits()-1,
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002587 getShiftAmountTy()));
2588 if (Created)
Gabor Greifba36cb52008-08-28 21:40:38 +00002589 Created->push_back(T.getNode());
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002590 return DAG.getNode(ISD::ADD, dl, VT, Q, T);
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002591}
2592
2593/// BuildUDIVSequence - Given an ISD::UDIV node expressing a divide by constant,
2594/// return a DAG expression to select that will generate the same value by
2595/// multiplying by a magic number. See:
2596/// <http://the.wall.riscom.net/books/proc/ppc/cwg/code2.html>
Dan Gohman475871a2008-07-27 21:46:04 +00002597SDValue TargetLowering::BuildUDIV(SDNode *N, SelectionDAG &DAG,
2598 std::vector<SDNode*>* Created) const {
Duncan Sands83ec4b62008-06-06 12:08:01 +00002599 MVT VT = N->getValueType(0);
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002600 DebugLoc dl = N->getDebugLoc();
Eli Friedman201c9772008-11-30 06:02:26 +00002601
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002602 // Check to see if we can do this.
Eli Friedman201c9772008-11-30 06:02:26 +00002603 // FIXME: We should be more aggressive here.
2604 if (!isTypeLegal(VT))
2605 return SDValue();
2606
2607 // FIXME: We should use a narrower constant when the upper
2608 // bits are known to be zero.
2609 ConstantSDNode *N1C = cast<ConstantSDNode>(N->getOperand(1));
2610 mu magics = magicu(N1C->getAPIntValue());
2611
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002612 // Multiply the numerator (operand 0) by the magic value
Eli Friedman201c9772008-11-30 06:02:26 +00002613 // FIXME: We should support doing a MUL in a wider type
Dan Gohman475871a2008-07-27 21:46:04 +00002614 SDValue Q;
Dan Gohmanf560ffa2009-01-28 17:46:25 +00002615 if (isOperationLegalOrCustom(ISD::MULHU, VT))
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002616 Q = DAG.getNode(ISD::MULHU, dl, VT, N->getOperand(0),
Dan Gohman525178c2007-10-08 18:33:35 +00002617 DAG.getConstant(magics.m, VT));
Dan Gohmanf560ffa2009-01-28 17:46:25 +00002618 else if (isOperationLegalOrCustom(ISD::UMUL_LOHI, VT))
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002619 Q = SDValue(DAG.getNode(ISD::UMUL_LOHI, dl, DAG.getVTList(VT, VT),
Dan Gohman525178c2007-10-08 18:33:35 +00002620 N->getOperand(0),
Gabor Greifba36cb52008-08-28 21:40:38 +00002621 DAG.getConstant(magics.m, VT)).getNode(), 1);
Dan Gohman525178c2007-10-08 18:33:35 +00002622 else
Dan Gohman475871a2008-07-27 21:46:04 +00002623 return SDValue(); // No mulhu or equvialent
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002624 if (Created)
Gabor Greifba36cb52008-08-28 21:40:38 +00002625 Created->push_back(Q.getNode());
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002626
2627 if (magics.a == 0) {
Eli Friedman201c9772008-11-30 06:02:26 +00002628 assert(magics.s < N1C->getAPIntValue().getBitWidth() &&
2629 "We shouldn't generate an undefined shift!");
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002630 return DAG.getNode(ISD::SRL, dl, VT, Q,
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002631 DAG.getConstant(magics.s, getShiftAmountTy()));
2632 } else {
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002633 SDValue NPQ = DAG.getNode(ISD::SUB, dl, VT, N->getOperand(0), Q);
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002634 if (Created)
Gabor Greifba36cb52008-08-28 21:40:38 +00002635 Created->push_back(NPQ.getNode());
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002636 NPQ = DAG.getNode(ISD::SRL, dl, VT, NPQ,
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002637 DAG.getConstant(1, getShiftAmountTy()));
2638 if (Created)
Gabor Greifba36cb52008-08-28 21:40:38 +00002639 Created->push_back(NPQ.getNode());
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002640 NPQ = DAG.getNode(ISD::ADD, dl, VT, NPQ, Q);
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002641 if (Created)
Gabor Greifba36cb52008-08-28 21:40:38 +00002642 Created->push_back(NPQ.getNode());
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002643 return DAG.getNode(ISD::SRL, dl, VT, NPQ,
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002644 DAG.getConstant(magics.s-1, getShiftAmountTy()));
2645 }
2646}
Arnold Schwaighofere75fd692009-03-28 08:33:27 +00002647
Arnold Schwaighofer11ff9782009-03-28 12:36:29 +00002648/// IgnoreHarmlessInstructions - Ignore instructions between a CALL and RET
2649/// node that don't prevent tail call optimization.
2650static SDValue IgnoreHarmlessInstructions(SDValue node) {
2651 // Found call return.
2652 if (node.getOpcode() == ISD::CALL) return node;
2653 // Ignore MERGE_VALUES. Will have at least one operand.
2654 if (node.getOpcode() == ISD::MERGE_VALUES)
2655 return IgnoreHarmlessInstructions(node.getOperand(0));
2656 // Ignore ANY_EXTEND node.
2657 if (node.getOpcode() == ISD::ANY_EXTEND)
2658 return IgnoreHarmlessInstructions(node.getOperand(0));
2659 if (node.getOpcode() == ISD::TRUNCATE)
2660 return IgnoreHarmlessInstructions(node.getOperand(0));
2661 // Any other node type.
2662 return node;
2663}
2664
2665bool TargetLowering::CheckTailCallReturnConstraints(CallSDNode *TheCall,
2666 SDValue Ret) {
Arnold Schwaighofere75fd692009-03-28 08:33:27 +00002667 unsigned NumOps = Ret.getNumOperands();
Arnold Schwaighofer11ff9782009-03-28 12:36:29 +00002668 // ISD::CALL results:(value0, ..., valuen, chain)
2669 // ISD::RET operands:(chain, value0, flag0, ..., valuen, flagn)
2670 // Value return:
2671 // Check that operand of the RET node sources from the CALL node. The RET node
2672 // has at least two operands. Operand 0 holds the chain. Operand 1 holds the
2673 // value.
2674 if (NumOps > 1 &&
2675 IgnoreHarmlessInstructions(Ret.getOperand(1)) == SDValue(TheCall,0))
Arnold Schwaighofere75fd692009-03-28 08:33:27 +00002676 return true;
Arnold Schwaighofer11ff9782009-03-28 12:36:29 +00002677 // void return: The RET node has the chain result value of the CALL node as
2678 // input.
2679 if (NumOps == 1 &&
2680 Ret.getOperand(0) == SDValue(TheCall, TheCall->getNumValues()-1))
Arnold Schwaighofere75fd692009-03-28 08:33:27 +00002681 return true;
Arnold Schwaighofer11ff9782009-03-28 12:36:29 +00002682
Arnold Schwaighofere75fd692009-03-28 08:33:27 +00002683 return false;
2684}