Arnold Schwaighofer | 92226dd | 2007-10-12 21:53:12 +0000 | [diff] [blame] | 1 | //===-- X86ISelLowering.cpp - X86 DAG Lowering Implementation -------------===// |
Chris Lattner | dbdbf0c | 2005-11-15 00:40:23 +0000 | [diff] [blame] | 2 | // |
| 3 | // The LLVM Compiler Infrastructure |
| 4 | // |
Chris Lattner | 4ee451d | 2007-12-29 20:36:04 +0000 | [diff] [blame] | 5 | // This file is distributed under the University of Illinois Open Source |
| 6 | // License. See LICENSE.TXT for details. |
Chris Lattner | dbdbf0c | 2005-11-15 00:40:23 +0000 | [diff] [blame] | 7 | // |
| 8 | //===----------------------------------------------------------------------===// |
| 9 | // |
| 10 | // This file defines the interfaces that X86 uses to lower LLVM code into a |
| 11 | // selection DAG. |
| 12 | // |
| 13 | //===----------------------------------------------------------------------===// |
| 14 | |
Evan Cheng | b171245 | 2010-01-27 06:25:16 +0000 | [diff] [blame] | 15 | #define DEBUG_TYPE "x86-isel" |
Chris Lattner | dbdbf0c | 2005-11-15 00:40:23 +0000 | [diff] [blame] | 16 | #include "X86.h" |
Evan Cheng | 0cc3945 | 2006-01-16 21:21:29 +0000 | [diff] [blame] | 17 | #include "X86InstrBuilder.h" |
Chris Lattner | dbdbf0c | 2005-11-15 00:40:23 +0000 | [diff] [blame] | 18 | #include "X86ISelLowering.h" |
Bruno Cardoso Lopes | e8f279c | 2010-09-03 22:09:41 +0000 | [diff] [blame] | 19 | #include "X86ShuffleDecode.h" |
Chris Lattner | dbdbf0c | 2005-11-15 00:40:23 +0000 | [diff] [blame] | 20 | #include "X86TargetMachine.h" |
Chris Lattner | 8c6ed05 | 2009-09-16 01:46:41 +0000 | [diff] [blame] | 21 | #include "X86TargetObjectFile.h" |
Chris Lattner | dbdbf0c | 2005-11-15 00:40:23 +0000 | [diff] [blame] | 22 | #include "llvm/CallingConv.h" |
Evan Cheng | 223547a | 2006-01-31 22:28:30 +0000 | [diff] [blame] | 23 | #include "llvm/Constants.h" |
Evan Cheng | 347d5f7 | 2006-04-28 21:29:37 +0000 | [diff] [blame] | 24 | #include "llvm/DerivedTypes.h" |
Chris Lattner | b903bed | 2009-06-26 21:20:29 +0000 | [diff] [blame] | 25 | #include "llvm/GlobalAlias.h" |
Lauro Ramos Venancio | b3a0417 | 2007-04-20 21:38:10 +0000 | [diff] [blame] | 26 | #include "llvm/GlobalVariable.h" |
Chris Lattner | dbdbf0c | 2005-11-15 00:40:23 +0000 | [diff] [blame] | 27 | #include "llvm/Function.h" |
Chris Lattner | b810565 | 2009-07-20 17:51:36 +0000 | [diff] [blame] | 28 | #include "llvm/Instructions.h" |
Evan Cheng | 6be2c58 | 2006-04-05 23:38:46 +0000 | [diff] [blame] | 29 | #include "llvm/Intrinsics.h" |
Owen Anderson | a90b3dc | 2009-07-15 21:51:10 +0000 | [diff] [blame] | 30 | #include "llvm/LLVMContext.h" |
Chris Lattner | dbdbf0c | 2005-11-15 00:40:23 +0000 | [diff] [blame] | 31 | #include "llvm/CodeGen/MachineFrameInfo.h" |
Evan Cheng | 4a46080 | 2006-01-11 00:33:36 +0000 | [diff] [blame] | 32 | #include "llvm/CodeGen/MachineFunction.h" |
| 33 | #include "llvm/CodeGen/MachineInstrBuilder.h" |
Chris Lattner | 5e1df8d | 2010-01-25 23:38:14 +0000 | [diff] [blame] | 34 | #include "llvm/CodeGen/MachineJumpTableInfo.h" |
Evan Cheng | a844bde | 2008-02-02 04:07:54 +0000 | [diff] [blame] | 35 | #include "llvm/CodeGen/MachineModuleInfo.h" |
Chris Lattner | 84bc542 | 2007-12-31 04:13:23 +0000 | [diff] [blame] | 36 | #include "llvm/CodeGen/MachineRegisterInfo.h" |
Dan Gohman | 69de193 | 2008-02-06 22:27:42 +0000 | [diff] [blame] | 37 | #include "llvm/CodeGen/PseudoSourceValue.h" |
Chris Lattner | 589c6f6 | 2010-01-26 06:28:43 +0000 | [diff] [blame] | 38 | #include "llvm/MC/MCAsmInfo.h" |
Chris Lattner | c64daab | 2010-01-26 05:02:42 +0000 | [diff] [blame] | 39 | #include "llvm/MC/MCContext.h" |
Daniel Dunbar | 4e815f8 | 2010-03-15 23:51:06 +0000 | [diff] [blame] | 40 | #include "llvm/MC/MCExpr.h" |
Chris Lattner | c64daab | 2010-01-26 05:02:42 +0000 | [diff] [blame] | 41 | #include "llvm/MC/MCSymbol.h" |
Chris Lattner | c64daab | 2010-01-26 05:02:42 +0000 | [diff] [blame] | 42 | #include "llvm/ADT/BitVector.h" |
Evan Cheng | 14b32e1 | 2007-12-11 01:46:18 +0000 | [diff] [blame] | 43 | #include "llvm/ADT/SmallSet.h" |
Evan Cheng | b171245 | 2010-01-27 06:25:16 +0000 | [diff] [blame] | 44 | #include "llvm/ADT/Statistic.h" |
Chris Lattner | 1a60aa7 | 2006-10-31 19:42:44 +0000 | [diff] [blame] | 45 | #include "llvm/ADT/StringExtras.h" |
Chris Lattner | c64daab | 2010-01-26 05:02:42 +0000 | [diff] [blame] | 46 | #include "llvm/ADT/VectorExtras.h" |
Mon P Wang | 3c81d35 | 2008-11-23 04:37:22 +0000 | [diff] [blame] | 47 | #include "llvm/Support/CommandLine.h" |
Chris Lattner | c64daab | 2010-01-26 05:02:42 +0000 | [diff] [blame] | 48 | #include "llvm/Support/Debug.h" |
Bill Wendling | ec041eb | 2010-03-12 19:20:40 +0000 | [diff] [blame] | 49 | #include "llvm/Support/Dwarf.h" |
Chris Lattner | c64daab | 2010-01-26 05:02:42 +0000 | [diff] [blame] | 50 | #include "llvm/Support/ErrorHandling.h" |
| 51 | #include "llvm/Support/MathExtras.h" |
Torok Edwin | dac237e | 2009-07-08 20:53:28 +0000 | [diff] [blame] | 52 | #include "llvm/Support/raw_ostream.h" |
Chris Lattner | dbdbf0c | 2005-11-15 00:40:23 +0000 | [diff] [blame] | 53 | using namespace llvm; |
Bill Wendling | ec041eb | 2010-03-12 19:20:40 +0000 | [diff] [blame] | 54 | using namespace dwarf; |
Chris Lattner | dbdbf0c | 2005-11-15 00:40:23 +0000 | [diff] [blame] | 55 | |
Evan Cheng | b171245 | 2010-01-27 06:25:16 +0000 | [diff] [blame] | 56 | STATISTIC(NumTailCalls, "Number of tail calls"); |
| 57 | |
Evan Cheng | 10e8642 | 2008-04-25 19:11:04 +0000 | [diff] [blame] | 58 | // Forward declarations. |
Owen Anderson | e50ed30 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 59 | static SDValue getMOVL(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1, |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 60 | SDValue V2); |
Evan Cheng | 10e8642 | 2008-04-25 19:11:04 +0000 | [diff] [blame] | 61 | |
Chris Lattner | f014412 | 2009-07-28 03:13:23 +0000 | [diff] [blame] | 62 | static TargetLoweringObjectFile *createTLOF(X86TargetMachine &TM) { |
Michael J. Spencer | ec38de2 | 2010-10-10 22:04:20 +0000 | [diff] [blame] | 63 | |
Eric Christopher | 62f35a2 | 2010-07-05 19:26:33 +0000 | [diff] [blame] | 64 | bool is64Bit = TM.getSubtarget<X86Subtarget>().is64Bit(); |
Michael J. Spencer | ec38de2 | 2010-10-10 22:04:20 +0000 | [diff] [blame] | 65 | |
Eric Christopher | 62f35a2 | 2010-07-05 19:26:33 +0000 | [diff] [blame] | 66 | if (TM.getSubtarget<X86Subtarget>().isTargetDarwin()) { |
Chris Lattner | e019ec1 | 2010-12-19 20:07:10 +0000 | [diff] [blame] | 67 | if (is64Bit) |
| 68 | return new X8664_MachoTargetObjectFile(); |
Anton Korobeynikov | 293d592 | 2010-02-21 20:28:15 +0000 | [diff] [blame] | 69 | return new TargetLoweringObjectFileMachO(); |
Michael J. Spencer | ec38de2 | 2010-10-10 22:04:20 +0000 | [diff] [blame] | 70 | } |
Chris Lattner | e019ec1 | 2010-12-19 20:07:10 +0000 | [diff] [blame] | 71 | |
| 72 | if (TM.getSubtarget<X86Subtarget>().isTargetELF() ){ |
| 73 | if (is64Bit) |
| 74 | return new X8664_ELFTargetObjectFile(TM); |
| 75 | return new X8632_ELFTargetObjectFile(TM); |
| 76 | } |
| 77 | if (TM.getSubtarget<X86Subtarget>().isTargetCOFF()) |
| 78 | return new TargetLoweringObjectFileCOFF(); |
Eric Christopher | 62f35a2 | 2010-07-05 19:26:33 +0000 | [diff] [blame] | 79 | llvm_unreachable("unknown subtarget type"); |
Chris Lattner | f014412 | 2009-07-28 03:13:23 +0000 | [diff] [blame] | 80 | } |
| 81 | |
Dan Gohman | c9f5f3f | 2008-05-14 01:58:56 +0000 | [diff] [blame] | 82 | X86TargetLowering::X86TargetLowering(X86TargetMachine &TM) |
Chris Lattner | f014412 | 2009-07-28 03:13:23 +0000 | [diff] [blame] | 83 | : TargetLowering(TM, createTLOF(TM)) { |
Evan Cheng | 559806f | 2006-01-27 08:10:46 +0000 | [diff] [blame] | 84 | Subtarget = &TM.getSubtarget<X86Subtarget>(); |
Nate Begeman | 2ea8ee7 | 2010-12-10 00:26:57 +0000 | [diff] [blame] | 85 | X86ScalarSSEf64 = Subtarget->hasXMMInt(); |
| 86 | X86ScalarSSEf32 = Subtarget->hasXMM(); |
Evan Cheng | 25ab690 | 2006-09-08 06:48:29 +0000 | [diff] [blame] | 87 | X86StackPtr = Subtarget->is64Bit() ? X86::RSP : X86::ESP; |
Anton Korobeynikov | bff66b0 | 2008-09-09 18:22:57 +0000 | [diff] [blame] | 88 | |
Anton Korobeynikov | 2365f51 | 2007-07-14 14:06:15 +0000 | [diff] [blame] | 89 | RegInfo = TM.getRegisterInfo(); |
Anton Korobeynikov | bff66b0 | 2008-09-09 18:22:57 +0000 | [diff] [blame] | 90 | TD = getTargetData(); |
Anton Korobeynikov | 2365f51 | 2007-07-14 14:06:15 +0000 | [diff] [blame] | 91 | |
Chris Lattner | dbdbf0c | 2005-11-15 00:40:23 +0000 | [diff] [blame] | 92 | // Set up the TargetLowering object. |
Chris Lattner | a34b3cf | 2010-12-19 20:03:11 +0000 | [diff] [blame] | 93 | static MVT IntVTs[] = { MVT::i8, MVT::i16, MVT::i32, MVT::i64 }; |
Chris Lattner | dbdbf0c | 2005-11-15 00:40:23 +0000 | [diff] [blame] | 94 | |
| 95 | // X86 is weird, it always uses i8 for shift amounts and setcc results. |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 96 | setShiftAmountType(MVT::i8); |
Duncan Sands | 0322808 | 2008-11-23 15:47:28 +0000 | [diff] [blame] | 97 | setBooleanContents(ZeroOrOneBooleanContent); |
Evan Cheng | 211ffa1 | 2010-05-19 20:19:50 +0000 | [diff] [blame] | 98 | setSchedulingPreference(Sched::RegPressure); |
Evan Cheng | 25ab690 | 2006-09-08 06:48:29 +0000 | [diff] [blame] | 99 | setStackPointerRegisterToSaveRestore(X86StackPtr); |
Evan Cheng | 714554d | 2006-03-16 21:47:42 +0000 | [diff] [blame] | 100 | |
Michael J. Spencer | 92bf38c | 2010-10-10 23:11:06 +0000 | [diff] [blame] | 101 | if (Subtarget->isTargetWindows() && !Subtarget->isTargetCygMing()) { |
Michael J. Spencer | 1802a9f | 2010-10-10 22:04:34 +0000 | [diff] [blame] | 102 | // Setup Windows compiler runtime calls. |
| 103 | setLibcallName(RTLIB::SDIV_I64, "_alldiv"); |
Michael J. Spencer | 335b806 | 2010-10-11 05:29:15 +0000 | [diff] [blame] | 104 | setLibcallName(RTLIB::UDIV_I64, "_aulldiv"); |
| 105 | setLibcallName(RTLIB::FPTOUINT_F64_I64, "_ftol2"); |
Michael J. Spencer | 94f7eeb | 2010-10-19 07:32:52 +0000 | [diff] [blame] | 106 | setLibcallName(RTLIB::FPTOUINT_F32_I64, "_ftol2"); |
Michael J. Spencer | 1802a9f | 2010-10-10 22:04:34 +0000 | [diff] [blame] | 107 | setLibcallCallingConv(RTLIB::SDIV_I64, CallingConv::X86_StdCall); |
Michael J. Spencer | 335b806 | 2010-10-11 05:29:15 +0000 | [diff] [blame] | 108 | setLibcallCallingConv(RTLIB::UDIV_I64, CallingConv::X86_StdCall); |
Michael J. Spencer | 6dad10e | 2010-10-27 18:52:38 +0000 | [diff] [blame] | 109 | setLibcallCallingConv(RTLIB::FPTOUINT_F64_I64, CallingConv::C); |
| 110 | setLibcallCallingConv(RTLIB::FPTOUINT_F32_I64, CallingConv::C); |
Michael J. Spencer | 1802a9f | 2010-10-10 22:04:34 +0000 | [diff] [blame] | 111 | } |
| 112 | |
Anton Korobeynikov | d27a258 | 2006-12-10 23:12:42 +0000 | [diff] [blame] | 113 | if (Subtarget->isTargetDarwin()) { |
Evan Cheng | df57fa0 | 2006-03-17 20:31:41 +0000 | [diff] [blame] | 114 | // Darwin should use _setjmp/_longjmp instead of setjmp/longjmp. |
Anton Korobeynikov | d27a258 | 2006-12-10 23:12:42 +0000 | [diff] [blame] | 115 | setUseUnderscoreSetJmp(false); |
| 116 | setUseUnderscoreLongJmp(false); |
Anton Korobeynikov | 317848f | 2007-01-03 11:43:14 +0000 | [diff] [blame] | 117 | } else if (Subtarget->isTargetMingw()) { |
Anton Korobeynikov | d27a258 | 2006-12-10 23:12:42 +0000 | [diff] [blame] | 118 | // MS runtime is weird: it exports _setjmp, but longjmp! |
| 119 | setUseUnderscoreSetJmp(true); |
| 120 | setUseUnderscoreLongJmp(false); |
| 121 | } else { |
| 122 | setUseUnderscoreSetJmp(true); |
| 123 | setUseUnderscoreLongJmp(true); |
| 124 | } |
Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 125 | |
Chris Lattner | dbdbf0c | 2005-11-15 00:40:23 +0000 | [diff] [blame] | 126 | // Set up the register classes. |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 127 | addRegisterClass(MVT::i8, X86::GR8RegisterClass); |
Dan Gohman | 71edb24 | 2010-04-30 18:30:26 +0000 | [diff] [blame] | 128 | addRegisterClass(MVT::i16, X86::GR16RegisterClass); |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 129 | addRegisterClass(MVT::i32, X86::GR32RegisterClass); |
Evan Cheng | 25ab690 | 2006-09-08 06:48:29 +0000 | [diff] [blame] | 130 | if (Subtarget->is64Bit()) |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 131 | addRegisterClass(MVT::i64, X86::GR64RegisterClass); |
Chris Lattner | dbdbf0c | 2005-11-15 00:40:23 +0000 | [diff] [blame] | 132 | |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 133 | setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote); |
Evan Cheng | c548428 | 2006-10-04 00:56:09 +0000 | [diff] [blame] | 134 | |
Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 135 | // We don't accept any truncstore of integer registers. |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 136 | setTruncStoreAction(MVT::i64, MVT::i32, Expand); |
Dan Gohman | 71edb24 | 2010-04-30 18:30:26 +0000 | [diff] [blame] | 137 | setTruncStoreAction(MVT::i64, MVT::i16, Expand); |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 138 | setTruncStoreAction(MVT::i64, MVT::i8 , Expand); |
Dan Gohman | 71edb24 | 2010-04-30 18:30:26 +0000 | [diff] [blame] | 139 | setTruncStoreAction(MVT::i32, MVT::i16, Expand); |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 140 | setTruncStoreAction(MVT::i32, MVT::i8 , Expand); |
| 141 | setTruncStoreAction(MVT::i16, MVT::i8, Expand); |
Evan Cheng | 7f04268 | 2008-10-15 02:05:31 +0000 | [diff] [blame] | 142 | |
| 143 | // SETOEQ and SETUNE require checking two conditions. |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 144 | setCondCodeAction(ISD::SETOEQ, MVT::f32, Expand); |
| 145 | setCondCodeAction(ISD::SETOEQ, MVT::f64, Expand); |
| 146 | setCondCodeAction(ISD::SETOEQ, MVT::f80, Expand); |
| 147 | setCondCodeAction(ISD::SETUNE, MVT::f32, Expand); |
| 148 | setCondCodeAction(ISD::SETUNE, MVT::f64, Expand); |
| 149 | setCondCodeAction(ISD::SETUNE, MVT::f80, Expand); |
Chris Lattner | ddf8956 | 2008-01-17 19:59:44 +0000 | [diff] [blame] | 150 | |
Chris Lattner | dbdbf0c | 2005-11-15 00:40:23 +0000 | [diff] [blame] | 151 | // Promote all UINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have this |
| 152 | // operation. |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 153 | setOperationAction(ISD::UINT_TO_FP , MVT::i1 , Promote); |
| 154 | setOperationAction(ISD::UINT_TO_FP , MVT::i8 , Promote); |
| 155 | setOperationAction(ISD::UINT_TO_FP , MVT::i16 , Promote); |
Evan Cheng | 6892f28 | 2006-01-17 02:32:49 +0000 | [diff] [blame] | 156 | |
Evan Cheng | 25ab690 | 2006-09-08 06:48:29 +0000 | [diff] [blame] | 157 | if (Subtarget->is64Bit()) { |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 158 | setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Promote); |
| 159 | setOperationAction(ISD::UINT_TO_FP , MVT::i64 , Expand); |
Eli Friedman | 948e95a | 2009-05-23 09:59:16 +0000 | [diff] [blame] | 160 | } else if (!UseSoftFloat) { |
Dale Johannesen | 8d908eb | 2010-05-15 18:51:12 +0000 | [diff] [blame] | 161 | // We have an algorithm for SSE2->double, and we turn this into a |
| 162 | // 64-bit FILD followed by conditional FADD for other targets. |
| 163 | setOperationAction(ISD::UINT_TO_FP , MVT::i64 , Custom); |
Eli Friedman | 948e95a | 2009-05-23 09:59:16 +0000 | [diff] [blame] | 164 | // We have an algorithm for SSE2, and we turn this into a 64-bit |
| 165 | // FILD for other targets. |
Dale Johannesen | 8d908eb | 2010-05-15 18:51:12 +0000 | [diff] [blame] | 166 | setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Custom); |
Evan Cheng | 25ab690 | 2006-09-08 06:48:29 +0000 | [diff] [blame] | 167 | } |
Chris Lattner | dbdbf0c | 2005-11-15 00:40:23 +0000 | [diff] [blame] | 168 | |
| 169 | // Promote i1/i8 SINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have |
| 170 | // this operation. |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 171 | setOperationAction(ISD::SINT_TO_FP , MVT::i1 , Promote); |
| 172 | setOperationAction(ISD::SINT_TO_FP , MVT::i8 , Promote); |
Bill Wendling | 105be5a | 2009-03-13 08:41:47 +0000 | [diff] [blame] | 173 | |
Devang Patel | 6a78489 | 2009-06-05 18:48:29 +0000 | [diff] [blame] | 174 | if (!UseSoftFloat) { |
Bill Wendling | 105be5a | 2009-03-13 08:41:47 +0000 | [diff] [blame] | 175 | // SSE has no i16 to fp conversion, only i32 |
| 176 | if (X86ScalarSSEf32) { |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 177 | setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Promote); |
Bill Wendling | 105be5a | 2009-03-13 08:41:47 +0000 | [diff] [blame] | 178 | // f32 and f64 cases are Legal, f80 case is not |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 179 | setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Custom); |
Bill Wendling | 105be5a | 2009-03-13 08:41:47 +0000 | [diff] [blame] | 180 | } else { |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 181 | setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Custom); |
| 182 | setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Custom); |
Bill Wendling | 105be5a | 2009-03-13 08:41:47 +0000 | [diff] [blame] | 183 | } |
Dale Johannesen | 9e3d3ab | 2007-09-14 22:26:36 +0000 | [diff] [blame] | 184 | } else { |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 185 | setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Promote); |
| 186 | setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Promote); |
Evan Cheng | 5298bcc | 2006-02-17 07:01:52 +0000 | [diff] [blame] | 187 | } |
Chris Lattner | dbdbf0c | 2005-11-15 00:40:23 +0000 | [diff] [blame] | 188 | |
Dale Johannesen | 73328d1 | 2007-09-19 23:55:34 +0000 | [diff] [blame] | 189 | // In 32-bit mode these are custom lowered. In 64-bit mode F32 and F64 |
| 190 | // are Legal, f80 is custom lowered. |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 191 | setOperationAction(ISD::FP_TO_SINT , MVT::i64 , Custom); |
| 192 | setOperationAction(ISD::SINT_TO_FP , MVT::i64 , Custom); |
Evan Cheng | 6dab053 | 2006-01-30 08:02:57 +0000 | [diff] [blame] | 193 | |
Evan Cheng | 02568ff | 2006-01-30 22:13:22 +0000 | [diff] [blame] | 194 | // Promote i1/i8 FP_TO_SINT to larger FP_TO_SINTS's, as X86 doesn't have |
| 195 | // this operation. |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 196 | setOperationAction(ISD::FP_TO_SINT , MVT::i1 , Promote); |
| 197 | setOperationAction(ISD::FP_TO_SINT , MVT::i8 , Promote); |
Evan Cheng | 02568ff | 2006-01-30 22:13:22 +0000 | [diff] [blame] | 198 | |
Dale Johannesen | f1fc3a8 | 2007-09-23 14:52:20 +0000 | [diff] [blame] | 199 | if (X86ScalarSSEf32) { |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 200 | setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Promote); |
Dale Johannesen | 9e3d3ab | 2007-09-14 22:26:36 +0000 | [diff] [blame] | 201 | // f32 and f64 cases are Legal, f80 case is not |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 202 | setOperationAction(ISD::FP_TO_SINT , MVT::i32 , Custom); |
Evan Cheng | 02568ff | 2006-01-30 22:13:22 +0000 | [diff] [blame] | 203 | } else { |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 204 | setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Custom); |
| 205 | setOperationAction(ISD::FP_TO_SINT , MVT::i32 , Custom); |
Chris Lattner | dbdbf0c | 2005-11-15 00:40:23 +0000 | [diff] [blame] | 206 | } |
| 207 | |
| 208 | // Handle FP_TO_UINT by promoting the destination to a larger signed |
| 209 | // conversion. |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 210 | setOperationAction(ISD::FP_TO_UINT , MVT::i1 , Promote); |
| 211 | setOperationAction(ISD::FP_TO_UINT , MVT::i8 , Promote); |
| 212 | setOperationAction(ISD::FP_TO_UINT , MVT::i16 , Promote); |
Chris Lattner | dbdbf0c | 2005-11-15 00:40:23 +0000 | [diff] [blame] | 213 | |
Evan Cheng | 25ab690 | 2006-09-08 06:48:29 +0000 | [diff] [blame] | 214 | if (Subtarget->is64Bit()) { |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 215 | setOperationAction(ISD::FP_TO_UINT , MVT::i64 , Expand); |
| 216 | setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Promote); |
Eli Friedman | 948e95a | 2009-05-23 09:59:16 +0000 | [diff] [blame] | 217 | } else if (!UseSoftFloat) { |
Dale Johannesen | f1fc3a8 | 2007-09-23 14:52:20 +0000 | [diff] [blame] | 218 | if (X86ScalarSSEf32 && !Subtarget->hasSSE3()) |
Evan Cheng | 25ab690 | 2006-09-08 06:48:29 +0000 | [diff] [blame] | 219 | // Expand FP_TO_UINT into a select. |
| 220 | // FIXME: We would like to use a Custom expander here eventually to do |
| 221 | // the optimal thing for SSE vs. the default expansion in the legalizer. |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 222 | setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Expand); |
Evan Cheng | 25ab690 | 2006-09-08 06:48:29 +0000 | [diff] [blame] | 223 | else |
Eli Friedman | 948e95a | 2009-05-23 09:59:16 +0000 | [diff] [blame] | 224 | // With SSE3 we can use fisttpll to convert to a signed i64; without |
| 225 | // SSE, we're stuck with a fistpll. |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 226 | setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Custom); |
Evan Cheng | 25ab690 | 2006-09-08 06:48:29 +0000 | [diff] [blame] | 227 | } |
Chris Lattner | dbdbf0c | 2005-11-15 00:40:23 +0000 | [diff] [blame] | 228 | |
Chris Lattner | 399610a | 2006-12-05 18:22:22 +0000 | [diff] [blame] | 229 | // TODO: when we have SSE, these could be more efficient, by using movd/movq. |
Michael J. Spencer | ec38de2 | 2010-10-10 22:04:20 +0000 | [diff] [blame] | 230 | if (!X86ScalarSSEf64) { |
Wesley Peck | bf17cfa | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 231 | setOperationAction(ISD::BITCAST , MVT::f32 , Expand); |
| 232 | setOperationAction(ISD::BITCAST , MVT::i32 , Expand); |
Dale Johannesen | e39859a | 2010-05-21 18:40:15 +0000 | [diff] [blame] | 233 | if (Subtarget->is64Bit()) { |
Wesley Peck | bf17cfa | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 234 | setOperationAction(ISD::BITCAST , MVT::f64 , Expand); |
Dale Johannesen | 0488fb6 | 2010-09-30 23:57:10 +0000 | [diff] [blame] | 235 | // Without SSE, i64->f64 goes through memory. |
Wesley Peck | bf17cfa | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 236 | setOperationAction(ISD::BITCAST , MVT::i64 , Expand); |
Dale Johannesen | 7d07b48 | 2010-05-21 00:52:33 +0000 | [diff] [blame] | 237 | } |
Chris Lattner | f3597a1 | 2006-12-05 18:45:06 +0000 | [diff] [blame] | 238 | } |
Chris Lattner | 21f6685 | 2005-12-23 05:15:23 +0000 | [diff] [blame] | 239 | |
Dan Gohman | b00ee21 | 2008-02-18 19:34:53 +0000 | [diff] [blame] | 240 | // Scalar integer divide and remainder are lowered to use operations that |
| 241 | // produce two results, to match the available instructions. This exposes |
| 242 | // the two-result form to trivial CSE, which is able to combine x/y and x%y |
| 243 | // into a single instruction. |
| 244 | // |
| 245 | // Scalar integer multiply-high is also lowered to use two-result |
| 246 | // operations, to match the available instructions. However, plain multiply |
| 247 | // (low) operations are left as Legal, as there are single-result |
| 248 | // instructions for this in x86. Using the two-result multiply instructions |
| 249 | // when both high and low results are needed must be arranged by dagcombine. |
Chris Lattner | e019ec1 | 2010-12-19 20:07:10 +0000 | [diff] [blame] | 250 | for (unsigned i = 0, e = 4; i != e; ++i) { |
| 251 | MVT VT = IntVTs[i]; |
| 252 | setOperationAction(ISD::MULHS, VT, Expand); |
| 253 | setOperationAction(ISD::MULHU, VT, Expand); |
| 254 | setOperationAction(ISD::SDIV, VT, Expand); |
| 255 | setOperationAction(ISD::UDIV, VT, Expand); |
| 256 | setOperationAction(ISD::SREM, VT, Expand); |
| 257 | setOperationAction(ISD::UREM, VT, Expand); |
Chris Lattner | d8ff7ec | 2010-12-20 01:03:27 +0000 | [diff] [blame] | 258 | |
| 259 | // Add/Sub overflow ops with MVT::Flags are lowered to EFLAGS dependences. |
| 260 | setOperationAction(ISD::ADDC, VT, Custom); |
| 261 | setOperationAction(ISD::ADDE, VT, Custom); |
| 262 | setOperationAction(ISD::SUBC, VT, Custom); |
| 263 | setOperationAction(ISD::SUBE, VT, Custom); |
Chris Lattner | e019ec1 | 2010-12-19 20:07:10 +0000 | [diff] [blame] | 264 | } |
Dan Gohman | a37c9f7 | 2007-09-25 18:23:27 +0000 | [diff] [blame] | 265 | |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 266 | setOperationAction(ISD::BR_JT , MVT::Other, Expand); |
| 267 | setOperationAction(ISD::BRCOND , MVT::Other, Custom); |
| 268 | setOperationAction(ISD::BR_CC , MVT::Other, Expand); |
| 269 | setOperationAction(ISD::SELECT_CC , MVT::Other, Expand); |
Evan Cheng | 25ab690 | 2006-09-08 06:48:29 +0000 | [diff] [blame] | 270 | if (Subtarget->is64Bit()) |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 271 | setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i32, Legal); |
| 272 | setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i16 , Legal); |
| 273 | setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i8 , Legal); |
| 274 | setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1 , Expand); |
| 275 | setOperationAction(ISD::FP_ROUND_INREG , MVT::f32 , Expand); |
| 276 | setOperationAction(ISD::FREM , MVT::f32 , Expand); |
| 277 | setOperationAction(ISD::FREM , MVT::f64 , Expand); |
| 278 | setOperationAction(ISD::FREM , MVT::f80 , Expand); |
| 279 | setOperationAction(ISD::FLT_ROUNDS_ , MVT::i32 , Custom); |
Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 280 | |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 281 | setOperationAction(ISD::CTTZ , MVT::i8 , Custom); |
| 282 | setOperationAction(ISD::CTLZ , MVT::i8 , Custom); |
Dan Gohman | 71edb24 | 2010-04-30 18:30:26 +0000 | [diff] [blame] | 283 | setOperationAction(ISD::CTTZ , MVT::i16 , Custom); |
| 284 | setOperationAction(ISD::CTLZ , MVT::i16 , Custom); |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 285 | setOperationAction(ISD::CTTZ , MVT::i32 , Custom); |
| 286 | setOperationAction(ISD::CTLZ , MVT::i32 , Custom); |
Evan Cheng | 25ab690 | 2006-09-08 06:48:29 +0000 | [diff] [blame] | 287 | if (Subtarget->is64Bit()) { |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 288 | setOperationAction(ISD::CTTZ , MVT::i64 , Custom); |
| 289 | setOperationAction(ISD::CTLZ , MVT::i64 , Custom); |
Evan Cheng | 25ab690 | 2006-09-08 06:48:29 +0000 | [diff] [blame] | 290 | } |
| 291 | |
Benjamin Kramer | 1292c22 | 2010-12-04 20:32:23 +0000 | [diff] [blame] | 292 | if (Subtarget->hasPOPCNT()) { |
| 293 | setOperationAction(ISD::CTPOP , MVT::i8 , Promote); |
| 294 | } else { |
| 295 | setOperationAction(ISD::CTPOP , MVT::i8 , Expand); |
| 296 | setOperationAction(ISD::CTPOP , MVT::i16 , Expand); |
| 297 | setOperationAction(ISD::CTPOP , MVT::i32 , Expand); |
| 298 | if (Subtarget->is64Bit()) |
| 299 | setOperationAction(ISD::CTPOP , MVT::i64 , Expand); |
| 300 | } |
| 301 | |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 302 | setOperationAction(ISD::READCYCLECOUNTER , MVT::i64 , Custom); |
| 303 | setOperationAction(ISD::BSWAP , MVT::i16 , Expand); |
Nate Begeman | 35ef913 | 2006-01-11 21:21:00 +0000 | [diff] [blame] | 304 | |
Chris Lattner | dbdbf0c | 2005-11-15 00:40:23 +0000 | [diff] [blame] | 305 | // These should be promoted to a larger select which is supported. |
Dan Gohman | cbbea0f | 2009-08-27 00:14:12 +0000 | [diff] [blame] | 306 | setOperationAction(ISD::SELECT , MVT::i1 , Promote); |
Nate Begeman | 4c5dcf5 | 2006-02-17 00:03:04 +0000 | [diff] [blame] | 307 | // X86 wants to expand cmov itself. |
Dan Gohman | cbbea0f | 2009-08-27 00:14:12 +0000 | [diff] [blame] | 308 | setOperationAction(ISD::SELECT , MVT::i8 , Custom); |
Chris Lattner | e019ec1 | 2010-12-19 20:07:10 +0000 | [diff] [blame] | 309 | setOperationAction(ISD::SELECT , MVT::i16 , Custom); |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 310 | setOperationAction(ISD::SELECT , MVT::i32 , Custom); |
| 311 | setOperationAction(ISD::SELECT , MVT::f32 , Custom); |
| 312 | setOperationAction(ISD::SELECT , MVT::f64 , Custom); |
| 313 | setOperationAction(ISD::SELECT , MVT::f80 , Custom); |
| 314 | setOperationAction(ISD::SETCC , MVT::i8 , Custom); |
Dan Gohman | 71edb24 | 2010-04-30 18:30:26 +0000 | [diff] [blame] | 315 | setOperationAction(ISD::SETCC , MVT::i16 , Custom); |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 316 | setOperationAction(ISD::SETCC , MVT::i32 , Custom); |
| 317 | setOperationAction(ISD::SETCC , MVT::f32 , Custom); |
| 318 | setOperationAction(ISD::SETCC , MVT::f64 , Custom); |
| 319 | setOperationAction(ISD::SETCC , MVT::f80 , Custom); |
Evan Cheng | 25ab690 | 2006-09-08 06:48:29 +0000 | [diff] [blame] | 320 | if (Subtarget->is64Bit()) { |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 321 | setOperationAction(ISD::SELECT , MVT::i64 , Custom); |
| 322 | setOperationAction(ISD::SETCC , MVT::i64 , Custom); |
Evan Cheng | 25ab690 | 2006-09-08 06:48:29 +0000 | [diff] [blame] | 323 | } |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 324 | setOperationAction(ISD::EH_RETURN , MVT::Other, Custom); |
Anton Korobeynikov | 2365f51 | 2007-07-14 14:06:15 +0000 | [diff] [blame] | 325 | |
Nate Begeman | 4c5dcf5 | 2006-02-17 00:03:04 +0000 | [diff] [blame] | 326 | // Darwin ABI issue. |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 327 | setOperationAction(ISD::ConstantPool , MVT::i32 , Custom); |
| 328 | setOperationAction(ISD::JumpTable , MVT::i32 , Custom); |
| 329 | setOperationAction(ISD::GlobalAddress , MVT::i32 , Custom); |
| 330 | setOperationAction(ISD::GlobalTLSAddress, MVT::i32 , Custom); |
Anton Korobeynikov | 6625eff | 2008-05-04 21:36:32 +0000 | [diff] [blame] | 331 | if (Subtarget->is64Bit()) |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 332 | setOperationAction(ISD::GlobalTLSAddress, MVT::i64, Custom); |
| 333 | setOperationAction(ISD::ExternalSymbol , MVT::i32 , Custom); |
Dan Gohman | f705adb | 2009-10-30 01:28:02 +0000 | [diff] [blame] | 334 | setOperationAction(ISD::BlockAddress , MVT::i32 , Custom); |
Evan Cheng | 25ab690 | 2006-09-08 06:48:29 +0000 | [diff] [blame] | 335 | if (Subtarget->is64Bit()) { |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 336 | setOperationAction(ISD::ConstantPool , MVT::i64 , Custom); |
| 337 | setOperationAction(ISD::JumpTable , MVT::i64 , Custom); |
| 338 | setOperationAction(ISD::GlobalAddress , MVT::i64 , Custom); |
| 339 | setOperationAction(ISD::ExternalSymbol, MVT::i64 , Custom); |
Dan Gohman | f705adb | 2009-10-30 01:28:02 +0000 | [diff] [blame] | 340 | setOperationAction(ISD::BlockAddress , MVT::i64 , Custom); |
Evan Cheng | 25ab690 | 2006-09-08 06:48:29 +0000 | [diff] [blame] | 341 | } |
Nate Begeman | 4c5dcf5 | 2006-02-17 00:03:04 +0000 | [diff] [blame] | 342 | // 64-bit addm sub, shl, sra, srl (iff 32-bit x86) |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 343 | setOperationAction(ISD::SHL_PARTS , MVT::i32 , Custom); |
| 344 | setOperationAction(ISD::SRA_PARTS , MVT::i32 , Custom); |
| 345 | setOperationAction(ISD::SRL_PARTS , MVT::i32 , Custom); |
Dan Gohman | 4c1fa61 | 2008-03-03 22:22:09 +0000 | [diff] [blame] | 346 | if (Subtarget->is64Bit()) { |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 347 | setOperationAction(ISD::SHL_PARTS , MVT::i64 , Custom); |
| 348 | setOperationAction(ISD::SRA_PARTS , MVT::i64 , Custom); |
| 349 | setOperationAction(ISD::SRL_PARTS , MVT::i64 , Custom); |
Dan Gohman | 4c1fa61 | 2008-03-03 22:22:09 +0000 | [diff] [blame] | 350 | } |
Chris Lattner | dbdbf0c | 2005-11-15 00:40:23 +0000 | [diff] [blame] | 351 | |
Nate Begeman | 2ea8ee7 | 2010-12-10 00:26:57 +0000 | [diff] [blame] | 352 | if (Subtarget->hasXMM()) |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 353 | setOperationAction(ISD::PREFETCH , MVT::Other, Legal); |
Evan Cheng | 27b7db5 | 2008-03-08 00:58:38 +0000 | [diff] [blame] | 354 | |
Eric Christopher | 9a9d275 | 2010-07-22 02:48:34 +0000 | [diff] [blame] | 355 | // We may not have a libcall for MEMBARRIER so we should lower this. |
| 356 | setOperationAction(ISD::MEMBARRIER , MVT::Other, Custom); |
Michael J. Spencer | ec38de2 | 2010-10-10 22:04:20 +0000 | [diff] [blame] | 357 | |
Jim Grosbach | f1ab49e | 2010-06-23 16:25:07 +0000 | [diff] [blame] | 358 | // On X86 and X86-64, atomic operations are lowered to locked instructions. |
| 359 | // Locked instructions, in turn, have implicit fence semantics (all memory |
| 360 | // operations are flushed before issuing the locked instruction, and they |
| 361 | // are not buffered), so we can fold away the common pattern of |
| 362 | // fence-atomic-fence. |
| 363 | setShouldFoldAtomicFences(true); |
Andrew Lenharth | d497d9f | 2008-02-16 14:46:26 +0000 | [diff] [blame] | 364 | |
Mon P Wang | 63307c3 | 2008-05-05 19:05:59 +0000 | [diff] [blame] | 365 | // Expand certain atomics |
Chris Lattner | e019ec1 | 2010-12-19 20:07:10 +0000 | [diff] [blame] | 366 | for (unsigned i = 0, e = 4; i != e; ++i) { |
| 367 | MVT VT = IntVTs[i]; |
| 368 | setOperationAction(ISD::ATOMIC_CMP_SWAP, VT, Custom); |
| 369 | setOperationAction(ISD::ATOMIC_LOAD_SUB, VT, Custom); |
| 370 | } |
| 371 | |
Dale Johannesen | 48c1bc2 | 2008-10-02 18:53:47 +0000 | [diff] [blame] | 372 | if (!Subtarget->is64Bit()) { |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 373 | setOperationAction(ISD::ATOMIC_LOAD_ADD, MVT::i64, Custom); |
| 374 | setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i64, Custom); |
| 375 | setOperationAction(ISD::ATOMIC_LOAD_AND, MVT::i64, Custom); |
| 376 | setOperationAction(ISD::ATOMIC_LOAD_OR, MVT::i64, Custom); |
| 377 | setOperationAction(ISD::ATOMIC_LOAD_XOR, MVT::i64, Custom); |
| 378 | setOperationAction(ISD::ATOMIC_LOAD_NAND, MVT::i64, Custom); |
| 379 | setOperationAction(ISD::ATOMIC_SWAP, MVT::i64, Custom); |
Dale Johannesen | 48c1bc2 | 2008-10-02 18:53:47 +0000 | [diff] [blame] | 380 | } |
| 381 | |
Evan Cheng | 3c992d2 | 2006-03-07 02:02:57 +0000 | [diff] [blame] | 382 | // FIXME - use subtarget debug flags |
Anton Korobeynikov | ab4022f | 2006-10-31 08:31:24 +0000 | [diff] [blame] | 383 | if (!Subtarget->isTargetDarwin() && |
| 384 | !Subtarget->isTargetELF() && |
Dan Gohman | 4406604 | 2008-07-01 00:05:16 +0000 | [diff] [blame] | 385 | !Subtarget->isTargetCygMing()) { |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 386 | setOperationAction(ISD::EH_LABEL, MVT::Other, Expand); |
Dan Gohman | 4406604 | 2008-07-01 00:05:16 +0000 | [diff] [blame] | 387 | } |
Chris Lattner | f73bae1 | 2005-11-29 06:16:21 +0000 | [diff] [blame] | 388 | |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 389 | setOperationAction(ISD::EXCEPTIONADDR, MVT::i64, Expand); |
| 390 | setOperationAction(ISD::EHSELECTION, MVT::i64, Expand); |
| 391 | setOperationAction(ISD::EXCEPTIONADDR, MVT::i32, Expand); |
| 392 | setOperationAction(ISD::EHSELECTION, MVT::i32, Expand); |
Anton Korobeynikov | ce3b465 | 2007-05-02 19:53:33 +0000 | [diff] [blame] | 393 | if (Subtarget->is64Bit()) { |
Anton Korobeynikov | ce3b465 | 2007-05-02 19:53:33 +0000 | [diff] [blame] | 394 | setExceptionPointerRegister(X86::RAX); |
| 395 | setExceptionSelectorRegister(X86::RDX); |
| 396 | } else { |
| 397 | setExceptionPointerRegister(X86::EAX); |
| 398 | setExceptionSelectorRegister(X86::EDX); |
| 399 | } |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 400 | setOperationAction(ISD::FRAME_TO_ARGS_OFFSET, MVT::i32, Custom); |
| 401 | setOperationAction(ISD::FRAME_TO_ARGS_OFFSET, MVT::i64, Custom); |
Anton Korobeynikov | 260a6b8 | 2008-09-08 21:12:11 +0000 | [diff] [blame] | 402 | |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 403 | setOperationAction(ISD::TRAMPOLINE, MVT::Other, Custom); |
Duncan Sands | b116fac | 2007-07-27 20:02:49 +0000 | [diff] [blame] | 404 | |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 405 | setOperationAction(ISD::TRAP, MVT::Other, Legal); |
Anton Korobeynikov | 66fac79 | 2008-01-15 07:02:33 +0000 | [diff] [blame] | 406 | |
Nate Begeman | acc398c | 2006-01-25 18:21:52 +0000 | [diff] [blame] | 407 | // VASTART needs to be custom lowered to use the VarArgsFrameIndex |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 408 | setOperationAction(ISD::VASTART , MVT::Other, Custom); |
| 409 | setOperationAction(ISD::VAEND , MVT::Other, Expand); |
Dan Gohman | 9018e83 | 2008-05-10 01:26:14 +0000 | [diff] [blame] | 410 | if (Subtarget->is64Bit()) { |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 411 | setOperationAction(ISD::VAARG , MVT::Other, Custom); |
| 412 | setOperationAction(ISD::VACOPY , MVT::Other, Custom); |
Dan Gohman | 9018e83 | 2008-05-10 01:26:14 +0000 | [diff] [blame] | 413 | } else { |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 414 | setOperationAction(ISD::VAARG , MVT::Other, Expand); |
| 415 | setOperationAction(ISD::VACOPY , MVT::Other, Expand); |
Dan Gohman | 9018e83 | 2008-05-10 01:26:14 +0000 | [diff] [blame] | 416 | } |
Evan Cheng | ae64219 | 2007-03-02 23:16:35 +0000 | [diff] [blame] | 417 | |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 418 | setOperationAction(ISD::STACKSAVE, MVT::Other, Expand); |
| 419 | setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand); |
Evan Cheng | 25ab690 | 2006-09-08 06:48:29 +0000 | [diff] [blame] | 420 | if (Subtarget->is64Bit()) |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 421 | setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i64, Expand); |
Michael J. Spencer | e9c253e | 2010-10-21 01:41:01 +0000 | [diff] [blame] | 422 | if (Subtarget->isTargetCygMing() || Subtarget->isTargetWindows()) |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 423 | setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Custom); |
Anton Korobeynikov | 57fc00d | 2007-04-17 09:20:00 +0000 | [diff] [blame] | 424 | else |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 425 | setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Expand); |
Chris Lattner | b99329e | 2006-01-13 02:42:53 +0000 | [diff] [blame] | 426 | |
Evan Cheng | c7ce29b | 2009-02-13 22:36:38 +0000 | [diff] [blame] | 427 | if (!UseSoftFloat && X86ScalarSSEf64) { |
Dale Johannesen | f1fc3a8 | 2007-09-23 14:52:20 +0000 | [diff] [blame] | 428 | // f32 and f64 use SSE. |
Chris Lattner | dbdbf0c | 2005-11-15 00:40:23 +0000 | [diff] [blame] | 429 | // Set up the FP register classes. |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 430 | addRegisterClass(MVT::f32, X86::FR32RegisterClass); |
| 431 | addRegisterClass(MVT::f64, X86::FR64RegisterClass); |
Chris Lattner | dbdbf0c | 2005-11-15 00:40:23 +0000 | [diff] [blame] | 432 | |
Evan Cheng | 223547a | 2006-01-31 22:28:30 +0000 | [diff] [blame] | 433 | // Use ANDPD to simulate FABS. |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 434 | setOperationAction(ISD::FABS , MVT::f64, Custom); |
| 435 | setOperationAction(ISD::FABS , MVT::f32, Custom); |
Evan Cheng | 223547a | 2006-01-31 22:28:30 +0000 | [diff] [blame] | 436 | |
| 437 | // Use XORP to simulate FNEG. |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 438 | setOperationAction(ISD::FNEG , MVT::f64, Custom); |
| 439 | setOperationAction(ISD::FNEG , MVT::f32, Custom); |
Evan Cheng | 223547a | 2006-01-31 22:28:30 +0000 | [diff] [blame] | 440 | |
Evan Cheng | 68c47cb | 2007-01-05 07:55:56 +0000 | [diff] [blame] | 441 | // Use ANDPD and ORPD to simulate FCOPYSIGN. |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 442 | setOperationAction(ISD::FCOPYSIGN, MVT::f64, Custom); |
| 443 | setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom); |
Evan Cheng | 68c47cb | 2007-01-05 07:55:56 +0000 | [diff] [blame] | 444 | |
Evan Cheng | d25e9e8 | 2006-02-02 00:28:23 +0000 | [diff] [blame] | 445 | // We don't support sin/cos/fmod |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 446 | setOperationAction(ISD::FSIN , MVT::f64, Expand); |
| 447 | setOperationAction(ISD::FCOS , MVT::f64, Expand); |
| 448 | setOperationAction(ISD::FSIN , MVT::f32, Expand); |
| 449 | setOperationAction(ISD::FCOS , MVT::f32, Expand); |
Chris Lattner | dbdbf0c | 2005-11-15 00:40:23 +0000 | [diff] [blame] | 450 | |
Chris Lattner | a54aa94 | 2006-01-29 06:26:08 +0000 | [diff] [blame] | 451 | // Expand FP immediates into loads from the stack, except for the special |
| 452 | // cases we handle. |
Dale Johannesen | f1fc3a8 | 2007-09-23 14:52:20 +0000 | [diff] [blame] | 453 | addLegalFPImmediate(APFloat(+0.0)); // xorpd |
| 454 | addLegalFPImmediate(APFloat(+0.0f)); // xorps |
Evan Cheng | c7ce29b | 2009-02-13 22:36:38 +0000 | [diff] [blame] | 455 | } else if (!UseSoftFloat && X86ScalarSSEf32) { |
Dale Johannesen | f1fc3a8 | 2007-09-23 14:52:20 +0000 | [diff] [blame] | 456 | // Use SSE for f32, x87 for f64. |
| 457 | // Set up the FP register classes. |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 458 | addRegisterClass(MVT::f32, X86::FR32RegisterClass); |
| 459 | addRegisterClass(MVT::f64, X86::RFP64RegisterClass); |
Dale Johannesen | f1fc3a8 | 2007-09-23 14:52:20 +0000 | [diff] [blame] | 460 | |
| 461 | // Use ANDPS to simulate FABS. |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 462 | setOperationAction(ISD::FABS , MVT::f32, Custom); |
Dale Johannesen | f1fc3a8 | 2007-09-23 14:52:20 +0000 | [diff] [blame] | 463 | |
| 464 | // Use XORP to simulate FNEG. |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 465 | setOperationAction(ISD::FNEG , MVT::f32, Custom); |
Dale Johannesen | f1fc3a8 | 2007-09-23 14:52:20 +0000 | [diff] [blame] | 466 | |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 467 | setOperationAction(ISD::UNDEF, MVT::f64, Expand); |
Dale Johannesen | f1fc3a8 | 2007-09-23 14:52:20 +0000 | [diff] [blame] | 468 | |
| 469 | // Use ANDPS and ORPS to simulate FCOPYSIGN. |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 470 | setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand); |
| 471 | setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom); |
Dale Johannesen | f1fc3a8 | 2007-09-23 14:52:20 +0000 | [diff] [blame] | 472 | |
| 473 | // We don't support sin/cos/fmod |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 474 | setOperationAction(ISD::FSIN , MVT::f32, Expand); |
| 475 | setOperationAction(ISD::FCOS , MVT::f32, Expand); |
Dale Johannesen | f1fc3a8 | 2007-09-23 14:52:20 +0000 | [diff] [blame] | 476 | |
Nate Begeman | e179584 | 2008-02-14 08:57:00 +0000 | [diff] [blame] | 477 | // Special cases we handle for FP constants. |
Dale Johannesen | f1fc3a8 | 2007-09-23 14:52:20 +0000 | [diff] [blame] | 478 | addLegalFPImmediate(APFloat(+0.0f)); // xorps |
| 479 | addLegalFPImmediate(APFloat(+0.0)); // FLD0 |
| 480 | addLegalFPImmediate(APFloat(+1.0)); // FLD1 |
| 481 | addLegalFPImmediate(APFloat(-0.0)); // FLD0/FCHS |
| 482 | addLegalFPImmediate(APFloat(-1.0)); // FLD1/FCHS |
| 483 | |
Dale Johannesen | f1fc3a8 | 2007-09-23 14:52:20 +0000 | [diff] [blame] | 484 | if (!UnsafeFPMath) { |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 485 | setOperationAction(ISD::FSIN , MVT::f64 , Expand); |
| 486 | setOperationAction(ISD::FCOS , MVT::f64 , Expand); |
Dale Johannesen | f1fc3a8 | 2007-09-23 14:52:20 +0000 | [diff] [blame] | 487 | } |
Evan Cheng | c7ce29b | 2009-02-13 22:36:38 +0000 | [diff] [blame] | 488 | } else if (!UseSoftFloat) { |
Dale Johannesen | f1fc3a8 | 2007-09-23 14:52:20 +0000 | [diff] [blame] | 489 | // f32 and f64 in x87. |
Chris Lattner | dbdbf0c | 2005-11-15 00:40:23 +0000 | [diff] [blame] | 490 | // Set up the FP register classes. |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 491 | addRegisterClass(MVT::f64, X86::RFP64RegisterClass); |
| 492 | addRegisterClass(MVT::f32, X86::RFP32RegisterClass); |
Anton Korobeynikov | 12c49af | 2006-11-21 00:01:06 +0000 | [diff] [blame] | 493 | |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 494 | setOperationAction(ISD::UNDEF, MVT::f64, Expand); |
| 495 | setOperationAction(ISD::UNDEF, MVT::f32, Expand); |
| 496 | setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand); |
| 497 | setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand); |
Dale Johannesen | 5411a39 | 2007-08-09 01:04:01 +0000 | [diff] [blame] | 498 | |
Chris Lattner | dbdbf0c | 2005-11-15 00:40:23 +0000 | [diff] [blame] | 499 | if (!UnsafeFPMath) { |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 500 | setOperationAction(ISD::FSIN , MVT::f64 , Expand); |
| 501 | setOperationAction(ISD::FCOS , MVT::f64 , Expand); |
Chris Lattner | dbdbf0c | 2005-11-15 00:40:23 +0000 | [diff] [blame] | 502 | } |
Dale Johannesen | f04afdb | 2007-08-30 00:23:21 +0000 | [diff] [blame] | 503 | addLegalFPImmediate(APFloat(+0.0)); // FLD0 |
| 504 | addLegalFPImmediate(APFloat(+1.0)); // FLD1 |
| 505 | addLegalFPImmediate(APFloat(-0.0)); // FLD0/FCHS |
| 506 | addLegalFPImmediate(APFloat(-1.0)); // FLD1/FCHS |
Dale Johannesen | f1fc3a8 | 2007-09-23 14:52:20 +0000 | [diff] [blame] | 507 | addLegalFPImmediate(APFloat(+0.0f)); // FLD0 |
| 508 | addLegalFPImmediate(APFloat(+1.0f)); // FLD1 |
| 509 | addLegalFPImmediate(APFloat(-0.0f)); // FLD0/FCHS |
| 510 | addLegalFPImmediate(APFloat(-1.0f)); // FLD1/FCHS |
Chris Lattner | dbdbf0c | 2005-11-15 00:40:23 +0000 | [diff] [blame] | 511 | } |
Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 512 | |
Dale Johannesen | 59a5873 | 2007-08-05 18:49:15 +0000 | [diff] [blame] | 513 | // Long double always uses X87. |
Evan Cheng | 9272253 | 2009-03-26 23:06:32 +0000 | [diff] [blame] | 514 | if (!UseSoftFloat) { |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 515 | addRegisterClass(MVT::f80, X86::RFP80RegisterClass); |
| 516 | setOperationAction(ISD::UNDEF, MVT::f80, Expand); |
| 517 | setOperationAction(ISD::FCOPYSIGN, MVT::f80, Expand); |
Evan Cheng | c7ce29b | 2009-02-13 22:36:38 +0000 | [diff] [blame] | 518 | { |
Benjamin Kramer | 9838396 | 2010-12-04 14:22:24 +0000 | [diff] [blame] | 519 | APFloat TmpFlt = APFloat::getZero(APFloat::x87DoubleExtended); |
Evan Cheng | c7ce29b | 2009-02-13 22:36:38 +0000 | [diff] [blame] | 520 | addLegalFPImmediate(TmpFlt); // FLD0 |
| 521 | TmpFlt.changeSign(); |
| 522 | addLegalFPImmediate(TmpFlt); // FLD0/FCHS |
Benjamin Kramer | 9838396 | 2010-12-04 14:22:24 +0000 | [diff] [blame] | 523 | |
| 524 | bool ignored; |
Evan Cheng | c7ce29b | 2009-02-13 22:36:38 +0000 | [diff] [blame] | 525 | APFloat TmpFlt2(+1.0); |
| 526 | TmpFlt2.convert(APFloat::x87DoubleExtended, APFloat::rmNearestTiesToEven, |
| 527 | &ignored); |
| 528 | addLegalFPImmediate(TmpFlt2); // FLD1 |
| 529 | TmpFlt2.changeSign(); |
| 530 | addLegalFPImmediate(TmpFlt2); // FLD1/FCHS |
| 531 | } |
Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 532 | |
Evan Cheng | c7ce29b | 2009-02-13 22:36:38 +0000 | [diff] [blame] | 533 | if (!UnsafeFPMath) { |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 534 | setOperationAction(ISD::FSIN , MVT::f80 , Expand); |
| 535 | setOperationAction(ISD::FCOS , MVT::f80 , Expand); |
Evan Cheng | c7ce29b | 2009-02-13 22:36:38 +0000 | [diff] [blame] | 536 | } |
Dale Johannesen | 2f42901 | 2007-09-26 21:10:55 +0000 | [diff] [blame] | 537 | } |
Dale Johannesen | 59a5873 | 2007-08-05 18:49:15 +0000 | [diff] [blame] | 538 | |
Dan Gohman | f96e4de | 2007-10-11 23:21:31 +0000 | [diff] [blame] | 539 | // Always use a library call for pow. |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 540 | setOperationAction(ISD::FPOW , MVT::f32 , Expand); |
| 541 | setOperationAction(ISD::FPOW , MVT::f64 , Expand); |
| 542 | setOperationAction(ISD::FPOW , MVT::f80 , Expand); |
Dan Gohman | f96e4de | 2007-10-11 23:21:31 +0000 | [diff] [blame] | 543 | |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 544 | setOperationAction(ISD::FLOG, MVT::f80, Expand); |
| 545 | setOperationAction(ISD::FLOG2, MVT::f80, Expand); |
| 546 | setOperationAction(ISD::FLOG10, MVT::f80, Expand); |
| 547 | setOperationAction(ISD::FEXP, MVT::f80, Expand); |
| 548 | setOperationAction(ISD::FEXP2, MVT::f80, Expand); |
Dale Johannesen | 7794f2a | 2008-09-04 00:47:13 +0000 | [diff] [blame] | 549 | |
Mon P Wang | f007a8b | 2008-11-06 05:31:54 +0000 | [diff] [blame] | 550 | // First set operation action for all vector types to either promote |
Mon P Wang | 0c39719 | 2008-10-30 08:01:45 +0000 | [diff] [blame] | 551 | // (for widening) or expand (for scalarization). Then we will selectively |
| 552 | // turn on ones that can be effectively codegen'd. |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 553 | for (unsigned VT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE; |
| 554 | VT <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++VT) { |
| 555 | setOperationAction(ISD::ADD , (MVT::SimpleValueType)VT, Expand); |
| 556 | setOperationAction(ISD::SUB , (MVT::SimpleValueType)VT, Expand); |
| 557 | setOperationAction(ISD::FADD, (MVT::SimpleValueType)VT, Expand); |
| 558 | setOperationAction(ISD::FNEG, (MVT::SimpleValueType)VT, Expand); |
| 559 | setOperationAction(ISD::FSUB, (MVT::SimpleValueType)VT, Expand); |
| 560 | setOperationAction(ISD::MUL , (MVT::SimpleValueType)VT, Expand); |
| 561 | setOperationAction(ISD::FMUL, (MVT::SimpleValueType)VT, Expand); |
| 562 | setOperationAction(ISD::SDIV, (MVT::SimpleValueType)VT, Expand); |
| 563 | setOperationAction(ISD::UDIV, (MVT::SimpleValueType)VT, Expand); |
| 564 | setOperationAction(ISD::FDIV, (MVT::SimpleValueType)VT, Expand); |
| 565 | setOperationAction(ISD::SREM, (MVT::SimpleValueType)VT, Expand); |
| 566 | setOperationAction(ISD::UREM, (MVT::SimpleValueType)VT, Expand); |
| 567 | setOperationAction(ISD::LOAD, (MVT::SimpleValueType)VT, Expand); |
| 568 | setOperationAction(ISD::VECTOR_SHUFFLE, (MVT::SimpleValueType)VT, Expand); |
| 569 | setOperationAction(ISD::EXTRACT_VECTOR_ELT,(MVT::SimpleValueType)VT,Expand); |
| 570 | setOperationAction(ISD::EXTRACT_SUBVECTOR,(MVT::SimpleValueType)VT,Expand); |
| 571 | setOperationAction(ISD::INSERT_VECTOR_ELT,(MVT::SimpleValueType)VT, Expand); |
| 572 | setOperationAction(ISD::FABS, (MVT::SimpleValueType)VT, Expand); |
| 573 | setOperationAction(ISD::FSIN, (MVT::SimpleValueType)VT, Expand); |
| 574 | setOperationAction(ISD::FCOS, (MVT::SimpleValueType)VT, Expand); |
| 575 | setOperationAction(ISD::FREM, (MVT::SimpleValueType)VT, Expand); |
| 576 | setOperationAction(ISD::FPOWI, (MVT::SimpleValueType)VT, Expand); |
| 577 | setOperationAction(ISD::FSQRT, (MVT::SimpleValueType)VT, Expand); |
| 578 | setOperationAction(ISD::FCOPYSIGN, (MVT::SimpleValueType)VT, Expand); |
| 579 | setOperationAction(ISD::SMUL_LOHI, (MVT::SimpleValueType)VT, Expand); |
| 580 | setOperationAction(ISD::UMUL_LOHI, (MVT::SimpleValueType)VT, Expand); |
| 581 | setOperationAction(ISD::SDIVREM, (MVT::SimpleValueType)VT, Expand); |
| 582 | setOperationAction(ISD::UDIVREM, (MVT::SimpleValueType)VT, Expand); |
| 583 | setOperationAction(ISD::FPOW, (MVT::SimpleValueType)VT, Expand); |
| 584 | setOperationAction(ISD::CTPOP, (MVT::SimpleValueType)VT, Expand); |
| 585 | setOperationAction(ISD::CTTZ, (MVT::SimpleValueType)VT, Expand); |
| 586 | setOperationAction(ISD::CTLZ, (MVT::SimpleValueType)VT, Expand); |
| 587 | setOperationAction(ISD::SHL, (MVT::SimpleValueType)VT, Expand); |
| 588 | setOperationAction(ISD::SRA, (MVT::SimpleValueType)VT, Expand); |
| 589 | setOperationAction(ISD::SRL, (MVT::SimpleValueType)VT, Expand); |
| 590 | setOperationAction(ISD::ROTL, (MVT::SimpleValueType)VT, Expand); |
| 591 | setOperationAction(ISD::ROTR, (MVT::SimpleValueType)VT, Expand); |
| 592 | setOperationAction(ISD::BSWAP, (MVT::SimpleValueType)VT, Expand); |
| 593 | setOperationAction(ISD::VSETCC, (MVT::SimpleValueType)VT, Expand); |
| 594 | setOperationAction(ISD::FLOG, (MVT::SimpleValueType)VT, Expand); |
| 595 | setOperationAction(ISD::FLOG2, (MVT::SimpleValueType)VT, Expand); |
| 596 | setOperationAction(ISD::FLOG10, (MVT::SimpleValueType)VT, Expand); |
| 597 | setOperationAction(ISD::FEXP, (MVT::SimpleValueType)VT, Expand); |
| 598 | setOperationAction(ISD::FEXP2, (MVT::SimpleValueType)VT, Expand); |
| 599 | setOperationAction(ISD::FP_TO_UINT, (MVT::SimpleValueType)VT, Expand); |
| 600 | setOperationAction(ISD::FP_TO_SINT, (MVT::SimpleValueType)VT, Expand); |
| 601 | setOperationAction(ISD::UINT_TO_FP, (MVT::SimpleValueType)VT, Expand); |
| 602 | setOperationAction(ISD::SINT_TO_FP, (MVT::SimpleValueType)VT, Expand); |
Dan Gohman | 87862e7 | 2009-12-11 21:31:27 +0000 | [diff] [blame] | 603 | setOperationAction(ISD::SIGN_EXTEND_INREG, (MVT::SimpleValueType)VT,Expand); |
Dan Gohman | 2e141d7 | 2009-12-14 23:40:38 +0000 | [diff] [blame] | 604 | setOperationAction(ISD::TRUNCATE, (MVT::SimpleValueType)VT, Expand); |
| 605 | setOperationAction(ISD::SIGN_EXTEND, (MVT::SimpleValueType)VT, Expand); |
| 606 | setOperationAction(ISD::ZERO_EXTEND, (MVT::SimpleValueType)VT, Expand); |
| 607 | setOperationAction(ISD::ANY_EXTEND, (MVT::SimpleValueType)VT, Expand); |
| 608 | for (unsigned InnerVT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE; |
| 609 | InnerVT <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++InnerVT) |
| 610 | setTruncStoreAction((MVT::SimpleValueType)VT, |
| 611 | (MVT::SimpleValueType)InnerVT, Expand); |
| 612 | setLoadExtAction(ISD::SEXTLOAD, (MVT::SimpleValueType)VT, Expand); |
| 613 | setLoadExtAction(ISD::ZEXTLOAD, (MVT::SimpleValueType)VT, Expand); |
| 614 | setLoadExtAction(ISD::EXTLOAD, (MVT::SimpleValueType)VT, Expand); |
Evan Cheng | d30bf01 | 2006-03-01 01:11:20 +0000 | [diff] [blame] | 615 | } |
| 616 | |
Evan Cheng | c7ce29b | 2009-02-13 22:36:38 +0000 | [diff] [blame] | 617 | // FIXME: In order to prevent SSE instructions being expanded to MMX ones |
| 618 | // with -msoft-float, disable use of MMX as well. |
Chris Lattner | 2a786eb | 2010-12-19 20:19:20 +0000 | [diff] [blame] | 619 | if (!UseSoftFloat && Subtarget->hasMMX()) { |
Dale Johannesen | e93d99c | 2010-10-20 21:32:10 +0000 | [diff] [blame] | 620 | addRegisterClass(MVT::x86mmx, X86::VR64RegisterClass); |
Dale Johannesen | 0488fb6 | 2010-09-30 23:57:10 +0000 | [diff] [blame] | 621 | // No operations on x86mmx supported, everything uses intrinsics. |
Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 622 | } |
| 623 | |
Dale Johannesen | 0488fb6 | 2010-09-30 23:57:10 +0000 | [diff] [blame] | 624 | // MMX-sized vectors (other than x86mmx) are expected to be expanded |
| 625 | // into smaller operations. |
| 626 | setOperationAction(ISD::MULHS, MVT::v8i8, Expand); |
| 627 | setOperationAction(ISD::MULHS, MVT::v4i16, Expand); |
| 628 | setOperationAction(ISD::MULHS, MVT::v2i32, Expand); |
| 629 | setOperationAction(ISD::MULHS, MVT::v1i64, Expand); |
| 630 | setOperationAction(ISD::AND, MVT::v8i8, Expand); |
| 631 | setOperationAction(ISD::AND, MVT::v4i16, Expand); |
| 632 | setOperationAction(ISD::AND, MVT::v2i32, Expand); |
| 633 | setOperationAction(ISD::AND, MVT::v1i64, Expand); |
| 634 | setOperationAction(ISD::OR, MVT::v8i8, Expand); |
| 635 | setOperationAction(ISD::OR, MVT::v4i16, Expand); |
| 636 | setOperationAction(ISD::OR, MVT::v2i32, Expand); |
| 637 | setOperationAction(ISD::OR, MVT::v1i64, Expand); |
| 638 | setOperationAction(ISD::XOR, MVT::v8i8, Expand); |
| 639 | setOperationAction(ISD::XOR, MVT::v4i16, Expand); |
| 640 | setOperationAction(ISD::XOR, MVT::v2i32, Expand); |
| 641 | setOperationAction(ISD::XOR, MVT::v1i64, Expand); |
| 642 | setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i8, Expand); |
| 643 | setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4i16, Expand); |
| 644 | setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v2i32, Expand); |
| 645 | setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v1i64, Expand); |
| 646 | setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v1i64, Expand); |
| 647 | setOperationAction(ISD::SELECT, MVT::v8i8, Expand); |
| 648 | setOperationAction(ISD::SELECT, MVT::v4i16, Expand); |
| 649 | setOperationAction(ISD::SELECT, MVT::v2i32, Expand); |
| 650 | setOperationAction(ISD::SELECT, MVT::v1i64, Expand); |
Wesley Peck | bf17cfa | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 651 | setOperationAction(ISD::BITCAST, MVT::v8i8, Expand); |
| 652 | setOperationAction(ISD::BITCAST, MVT::v4i16, Expand); |
| 653 | setOperationAction(ISD::BITCAST, MVT::v2i32, Expand); |
| 654 | setOperationAction(ISD::BITCAST, MVT::v1i64, Expand); |
Dale Johannesen | 0488fb6 | 2010-09-30 23:57:10 +0000 | [diff] [blame] | 655 | |
Nate Begeman | 2ea8ee7 | 2010-12-10 00:26:57 +0000 | [diff] [blame] | 656 | if (!UseSoftFloat && Subtarget->hasXMM()) { |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 657 | addRegisterClass(MVT::v4f32, X86::VR128RegisterClass); |
Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 658 | |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 659 | setOperationAction(ISD::FADD, MVT::v4f32, Legal); |
| 660 | setOperationAction(ISD::FSUB, MVT::v4f32, Legal); |
| 661 | setOperationAction(ISD::FMUL, MVT::v4f32, Legal); |
| 662 | setOperationAction(ISD::FDIV, MVT::v4f32, Legal); |
| 663 | setOperationAction(ISD::FSQRT, MVT::v4f32, Legal); |
| 664 | setOperationAction(ISD::FNEG, MVT::v4f32, Custom); |
| 665 | setOperationAction(ISD::LOAD, MVT::v4f32, Legal); |
| 666 | setOperationAction(ISD::BUILD_VECTOR, MVT::v4f32, Custom); |
| 667 | setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4f32, Custom); |
| 668 | setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f32, Custom); |
| 669 | setOperationAction(ISD::SELECT, MVT::v4f32, Custom); |
| 670 | setOperationAction(ISD::VSETCC, MVT::v4f32, Custom); |
Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 671 | } |
| 672 | |
Nate Begeman | 2ea8ee7 | 2010-12-10 00:26:57 +0000 | [diff] [blame] | 673 | if (!UseSoftFloat && Subtarget->hasXMMInt()) { |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 674 | addRegisterClass(MVT::v2f64, X86::VR128RegisterClass); |
Evan Cheng | c7ce29b | 2009-02-13 22:36:38 +0000 | [diff] [blame] | 675 | |
Bill Wendling | f9abd7e | 2009-03-11 22:30:01 +0000 | [diff] [blame] | 676 | // FIXME: Unfortunately -soft-float and -no-implicit-float means XMM |
| 677 | // registers cannot be used even for integer operations. |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 678 | addRegisterClass(MVT::v16i8, X86::VR128RegisterClass); |
| 679 | addRegisterClass(MVT::v8i16, X86::VR128RegisterClass); |
| 680 | addRegisterClass(MVT::v4i32, X86::VR128RegisterClass); |
| 681 | addRegisterClass(MVT::v2i64, X86::VR128RegisterClass); |
Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 682 | |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 683 | setOperationAction(ISD::ADD, MVT::v16i8, Legal); |
| 684 | setOperationAction(ISD::ADD, MVT::v8i16, Legal); |
| 685 | setOperationAction(ISD::ADD, MVT::v4i32, Legal); |
| 686 | setOperationAction(ISD::ADD, MVT::v2i64, Legal); |
| 687 | setOperationAction(ISD::MUL, MVT::v2i64, Custom); |
| 688 | setOperationAction(ISD::SUB, MVT::v16i8, Legal); |
| 689 | setOperationAction(ISD::SUB, MVT::v8i16, Legal); |
| 690 | setOperationAction(ISD::SUB, MVT::v4i32, Legal); |
| 691 | setOperationAction(ISD::SUB, MVT::v2i64, Legal); |
| 692 | setOperationAction(ISD::MUL, MVT::v8i16, Legal); |
| 693 | setOperationAction(ISD::FADD, MVT::v2f64, Legal); |
| 694 | setOperationAction(ISD::FSUB, MVT::v2f64, Legal); |
| 695 | setOperationAction(ISD::FMUL, MVT::v2f64, Legal); |
| 696 | setOperationAction(ISD::FDIV, MVT::v2f64, Legal); |
| 697 | setOperationAction(ISD::FSQRT, MVT::v2f64, Legal); |
| 698 | setOperationAction(ISD::FNEG, MVT::v2f64, Custom); |
Evan Cheng | 2c3ae37 | 2006-04-12 21:21:57 +0000 | [diff] [blame] | 699 | |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 700 | setOperationAction(ISD::VSETCC, MVT::v2f64, Custom); |
| 701 | setOperationAction(ISD::VSETCC, MVT::v16i8, Custom); |
| 702 | setOperationAction(ISD::VSETCC, MVT::v8i16, Custom); |
| 703 | setOperationAction(ISD::VSETCC, MVT::v4i32, Custom); |
Nate Begeman | c2616e4 | 2008-05-12 20:34:32 +0000 | [diff] [blame] | 704 | |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 705 | setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v16i8, Custom); |
| 706 | setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i16, Custom); |
| 707 | setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i16, Custom); |
| 708 | setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i32, Custom); |
| 709 | setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f32, Custom); |
Evan Cheng | f7c378e | 2006-04-10 07:23:14 +0000 | [diff] [blame] | 710 | |
Mon P Wang | eb38ebf | 2010-01-24 00:05:03 +0000 | [diff] [blame] | 711 | setOperationAction(ISD::CONCAT_VECTORS, MVT::v2f64, Custom); |
| 712 | setOperationAction(ISD::CONCAT_VECTORS, MVT::v2i64, Custom); |
| 713 | setOperationAction(ISD::CONCAT_VECTORS, MVT::v16i8, Custom); |
| 714 | setOperationAction(ISD::CONCAT_VECTORS, MVT::v8i16, Custom); |
| 715 | setOperationAction(ISD::CONCAT_VECTORS, MVT::v4i32, Custom); |
| 716 | |
Evan Cheng | 2c3ae37 | 2006-04-12 21:21:57 +0000 | [diff] [blame] | 717 | // Custom lower build_vector, vector_shuffle, and extract_vector_elt. |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 718 | for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v2i64; ++i) { |
| 719 | EVT VT = (MVT::SimpleValueType)i; |
Nate Begeman | 844e0f9 | 2007-12-11 01:41:33 +0000 | [diff] [blame] | 720 | // Do not attempt to custom lower non-power-of-2 vectors |
Duncan Sands | 83ec4b6 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 721 | if (!isPowerOf2_32(VT.getVectorNumElements())) |
Nate Begeman | 844e0f9 | 2007-12-11 01:41:33 +0000 | [diff] [blame] | 722 | continue; |
David Greene | 9b9838d | 2009-06-29 16:47:10 +0000 | [diff] [blame] | 723 | // Do not attempt to custom lower non-128-bit vectors |
| 724 | if (!VT.is128BitVector()) |
| 725 | continue; |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 726 | setOperationAction(ISD::BUILD_VECTOR, |
| 727 | VT.getSimpleVT().SimpleTy, Custom); |
| 728 | setOperationAction(ISD::VECTOR_SHUFFLE, |
| 729 | VT.getSimpleVT().SimpleTy, Custom); |
| 730 | setOperationAction(ISD::EXTRACT_VECTOR_ELT, |
| 731 | VT.getSimpleVT().SimpleTy, Custom); |
Evan Cheng | 2c3ae37 | 2006-04-12 21:21:57 +0000 | [diff] [blame] | 732 | } |
Bill Wendling | f9abd7e | 2009-03-11 22:30:01 +0000 | [diff] [blame] | 733 | |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 734 | setOperationAction(ISD::BUILD_VECTOR, MVT::v2f64, Custom); |
| 735 | setOperationAction(ISD::BUILD_VECTOR, MVT::v2i64, Custom); |
| 736 | setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2f64, Custom); |
| 737 | setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2i64, Custom); |
| 738 | setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2f64, Custom); |
| 739 | setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2f64, Custom); |
Bill Wendling | f9abd7e | 2009-03-11 22:30:01 +0000 | [diff] [blame] | 740 | |
Nate Begeman | cdd1eec | 2008-02-12 22:51:28 +0000 | [diff] [blame] | 741 | if (Subtarget->is64Bit()) { |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 742 | setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2i64, Custom); |
| 743 | setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i64, Custom); |
Nate Begeman | cdd1eec | 2008-02-12 22:51:28 +0000 | [diff] [blame] | 744 | } |
Evan Cheng | 2c3ae37 | 2006-04-12 21:21:57 +0000 | [diff] [blame] | 745 | |
Anton Korobeynikov | 12c49af | 2006-11-21 00:01:06 +0000 | [diff] [blame] | 746 | // Promote v16i8, v8i16, v4i32 load, select, and, or, xor to v2i64. |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 747 | for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v2i64; i++) { |
| 748 | MVT::SimpleValueType SVT = (MVT::SimpleValueType)i; |
Owen Anderson | e50ed30 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 749 | EVT VT = SVT; |
David Greene | 9b9838d | 2009-06-29 16:47:10 +0000 | [diff] [blame] | 750 | |
| 751 | // Do not attempt to promote non-128-bit vectors |
Chris Lattner | 32b4b5a | 2010-07-05 05:53:14 +0000 | [diff] [blame] | 752 | if (!VT.is128BitVector()) |
David Greene | 9b9838d | 2009-06-29 16:47:10 +0000 | [diff] [blame] | 753 | continue; |
Michael J. Spencer | ec38de2 | 2010-10-10 22:04:20 +0000 | [diff] [blame] | 754 | |
Owen Anderson | d6662ad | 2009-08-10 20:46:15 +0000 | [diff] [blame] | 755 | setOperationAction(ISD::AND, SVT, Promote); |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 756 | AddPromotedToType (ISD::AND, SVT, MVT::v2i64); |
Owen Anderson | d6662ad | 2009-08-10 20:46:15 +0000 | [diff] [blame] | 757 | setOperationAction(ISD::OR, SVT, Promote); |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 758 | AddPromotedToType (ISD::OR, SVT, MVT::v2i64); |
Owen Anderson | d6662ad | 2009-08-10 20:46:15 +0000 | [diff] [blame] | 759 | setOperationAction(ISD::XOR, SVT, Promote); |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 760 | AddPromotedToType (ISD::XOR, SVT, MVT::v2i64); |
Owen Anderson | d6662ad | 2009-08-10 20:46:15 +0000 | [diff] [blame] | 761 | setOperationAction(ISD::LOAD, SVT, Promote); |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 762 | AddPromotedToType (ISD::LOAD, SVT, MVT::v2i64); |
Owen Anderson | d6662ad | 2009-08-10 20:46:15 +0000 | [diff] [blame] | 763 | setOperationAction(ISD::SELECT, SVT, Promote); |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 764 | AddPromotedToType (ISD::SELECT, SVT, MVT::v2i64); |
Evan Cheng | f7c378e | 2006-04-10 07:23:14 +0000 | [diff] [blame] | 765 | } |
Evan Cheng | 2c3ae37 | 2006-04-12 21:21:57 +0000 | [diff] [blame] | 766 | |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 767 | setTruncStoreAction(MVT::f64, MVT::f32, Expand); |
Chris Lattner | d43d00c | 2008-01-24 08:07:48 +0000 | [diff] [blame] | 768 | |
Evan Cheng | 2c3ae37 | 2006-04-12 21:21:57 +0000 | [diff] [blame] | 769 | // Custom lower v2i64 and v2f64 selects. |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 770 | setOperationAction(ISD::LOAD, MVT::v2f64, Legal); |
| 771 | setOperationAction(ISD::LOAD, MVT::v2i64, Legal); |
| 772 | setOperationAction(ISD::SELECT, MVT::v2f64, Custom); |
| 773 | setOperationAction(ISD::SELECT, MVT::v2i64, Custom); |
Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 774 | |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 775 | setOperationAction(ISD::FP_TO_SINT, MVT::v4i32, Legal); |
| 776 | setOperationAction(ISD::SINT_TO_FP, MVT::v4i32, Legal); |
Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 777 | } |
Evan Cheng | c7ce29b | 2009-02-13 22:36:38 +0000 | [diff] [blame] | 778 | |
Nate Begeman | 14d12ca | 2008-02-11 04:19:36 +0000 | [diff] [blame] | 779 | if (Subtarget->hasSSE41()) { |
Dale Johannesen | 54feef2 | 2010-05-27 20:12:41 +0000 | [diff] [blame] | 780 | setOperationAction(ISD::FFLOOR, MVT::f32, Legal); |
| 781 | setOperationAction(ISD::FCEIL, MVT::f32, Legal); |
| 782 | setOperationAction(ISD::FTRUNC, MVT::f32, Legal); |
| 783 | setOperationAction(ISD::FRINT, MVT::f32, Legal); |
| 784 | setOperationAction(ISD::FNEARBYINT, MVT::f32, Legal); |
| 785 | setOperationAction(ISD::FFLOOR, MVT::f64, Legal); |
| 786 | setOperationAction(ISD::FCEIL, MVT::f64, Legal); |
| 787 | setOperationAction(ISD::FTRUNC, MVT::f64, Legal); |
| 788 | setOperationAction(ISD::FRINT, MVT::f64, Legal); |
| 789 | setOperationAction(ISD::FNEARBYINT, MVT::f64, Legal); |
| 790 | |
Nate Begeman | 14d12ca | 2008-02-11 04:19:36 +0000 | [diff] [blame] | 791 | // FIXME: Do we need to handle scalar-to-vector here? |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 792 | setOperationAction(ISD::MUL, MVT::v4i32, Legal); |
Nate Begeman | 14d12ca | 2008-02-11 04:19:36 +0000 | [diff] [blame] | 793 | |
Nate Begeman | bdcb5af | 2010-07-27 22:37:06 +0000 | [diff] [blame] | 794 | // Can turn SHL into an integer multiply. |
| 795 | setOperationAction(ISD::SHL, MVT::v4i32, Custom); |
Nate Begeman | 5140921 | 2010-07-28 00:21:48 +0000 | [diff] [blame] | 796 | setOperationAction(ISD::SHL, MVT::v16i8, Custom); |
Nate Begeman | bdcb5af | 2010-07-27 22:37:06 +0000 | [diff] [blame] | 797 | |
Nate Begeman | 14d12ca | 2008-02-11 04:19:36 +0000 | [diff] [blame] | 798 | // i8 and i16 vectors are custom , because the source register and source |
| 799 | // source memory operand types are not the same width. f32 vectors are |
| 800 | // custom since the immediate controlling the insert encodes additional |
| 801 | // information. |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 802 | setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v16i8, Custom); |
| 803 | setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i16, Custom); |
| 804 | setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i32, Custom); |
| 805 | setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f32, Custom); |
Nate Begeman | 14d12ca | 2008-02-11 04:19:36 +0000 | [diff] [blame] | 806 | |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 807 | setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v16i8, Custom); |
| 808 | setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v8i16, Custom); |
| 809 | setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4i32, Custom); |
| 810 | setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f32, Custom); |
Nate Begeman | 14d12ca | 2008-02-11 04:19:36 +0000 | [diff] [blame] | 811 | |
| 812 | if (Subtarget->is64Bit()) { |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 813 | setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2i64, Legal); |
| 814 | setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i64, Legal); |
Nate Begeman | 14d12ca | 2008-02-11 04:19:36 +0000 | [diff] [blame] | 815 | } |
| 816 | } |
Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 817 | |
Chris Lattner | a34b3cf | 2010-12-19 20:03:11 +0000 | [diff] [blame] | 818 | if (Subtarget->hasSSE42()) |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 819 | setOperationAction(ISD::VSETCC, MVT::v2i64, Custom); |
Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 820 | |
David Greene | 9b9838d | 2009-06-29 16:47:10 +0000 | [diff] [blame] | 821 | if (!UseSoftFloat && Subtarget->hasAVX()) { |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 822 | addRegisterClass(MVT::v8f32, X86::VR256RegisterClass); |
| 823 | addRegisterClass(MVT::v4f64, X86::VR256RegisterClass); |
| 824 | addRegisterClass(MVT::v8i32, X86::VR256RegisterClass); |
| 825 | addRegisterClass(MVT::v4i64, X86::VR256RegisterClass); |
Bruno Cardoso Lopes | 405f11b | 2010-08-10 01:43:16 +0000 | [diff] [blame] | 826 | addRegisterClass(MVT::v32i8, X86::VR256RegisterClass); |
David Greene | d94c101 | 2009-06-29 22:50:51 +0000 | [diff] [blame] | 827 | |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 828 | setOperationAction(ISD::LOAD, MVT::v8f32, Legal); |
| 829 | setOperationAction(ISD::LOAD, MVT::v8i32, Legal); |
| 830 | setOperationAction(ISD::LOAD, MVT::v4f64, Legal); |
| 831 | setOperationAction(ISD::LOAD, MVT::v4i64, Legal); |
| 832 | setOperationAction(ISD::FADD, MVT::v8f32, Legal); |
| 833 | setOperationAction(ISD::FSUB, MVT::v8f32, Legal); |
| 834 | setOperationAction(ISD::FMUL, MVT::v8f32, Legal); |
| 835 | setOperationAction(ISD::FDIV, MVT::v8f32, Legal); |
| 836 | setOperationAction(ISD::FSQRT, MVT::v8f32, Legal); |
| 837 | setOperationAction(ISD::FNEG, MVT::v8f32, Custom); |
Bruno Cardoso Lopes | 8c05a85 | 2010-08-12 02:06:36 +0000 | [diff] [blame] | 838 | setOperationAction(ISD::BUILD_VECTOR, MVT::v8f32, Custom); |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 839 | //setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v8f32, Custom); |
| 840 | //setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v8f32, Custom); |
| 841 | //setOperationAction(ISD::SELECT, MVT::v8f32, Custom); |
| 842 | //setOperationAction(ISD::VSETCC, MVT::v8f32, Custom); |
David Greene | 9b9838d | 2009-06-29 16:47:10 +0000 | [diff] [blame] | 843 | |
| 844 | // Operations to consider commented out -v16i16 v32i8 |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 845 | //setOperationAction(ISD::ADD, MVT::v16i16, Legal); |
| 846 | setOperationAction(ISD::ADD, MVT::v8i32, Custom); |
| 847 | setOperationAction(ISD::ADD, MVT::v4i64, Custom); |
| 848 | //setOperationAction(ISD::SUB, MVT::v32i8, Legal); |
| 849 | //setOperationAction(ISD::SUB, MVT::v16i16, Legal); |
| 850 | setOperationAction(ISD::SUB, MVT::v8i32, Custom); |
| 851 | setOperationAction(ISD::SUB, MVT::v4i64, Custom); |
| 852 | //setOperationAction(ISD::MUL, MVT::v16i16, Legal); |
| 853 | setOperationAction(ISD::FADD, MVT::v4f64, Legal); |
| 854 | setOperationAction(ISD::FSUB, MVT::v4f64, Legal); |
| 855 | setOperationAction(ISD::FMUL, MVT::v4f64, Legal); |
| 856 | setOperationAction(ISD::FDIV, MVT::v4f64, Legal); |
| 857 | setOperationAction(ISD::FSQRT, MVT::v4f64, Legal); |
| 858 | setOperationAction(ISD::FNEG, MVT::v4f64, Custom); |
David Greene | 9b9838d | 2009-06-29 16:47:10 +0000 | [diff] [blame] | 859 | |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 860 | setOperationAction(ISD::VSETCC, MVT::v4f64, Custom); |
| 861 | // setOperationAction(ISD::VSETCC, MVT::v32i8, Custom); |
| 862 | // setOperationAction(ISD::VSETCC, MVT::v16i16, Custom); |
| 863 | setOperationAction(ISD::VSETCC, MVT::v8i32, Custom); |
David Greene | 9b9838d | 2009-06-29 16:47:10 +0000 | [diff] [blame] | 864 | |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 865 | // setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v32i8, Custom); |
| 866 | // setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v16i16, Custom); |
| 867 | // setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v16i16, Custom); |
| 868 | setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i32, Custom); |
| 869 | setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8f32, Custom); |
David Greene | 9b9838d | 2009-06-29 16:47:10 +0000 | [diff] [blame] | 870 | |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 871 | setOperationAction(ISD::BUILD_VECTOR, MVT::v4f64, Custom); |
| 872 | setOperationAction(ISD::BUILD_VECTOR, MVT::v4i64, Custom); |
| 873 | setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4f64, Custom); |
| 874 | setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4i64, Custom); |
| 875 | setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f64, Custom); |
| 876 | setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f64, Custom); |
David Greene | 9b9838d | 2009-06-29 16:47:10 +0000 | [diff] [blame] | 877 | |
| 878 | #if 0 |
| 879 | // Not sure we want to do this since there are no 256-bit integer |
| 880 | // operations in AVX |
| 881 | |
| 882 | // Custom lower build_vector, vector_shuffle, and extract_vector_elt. |
| 883 | // This includes 256-bit vectors |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 884 | for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v4i64; ++i) { |
| 885 | EVT VT = (MVT::SimpleValueType)i; |
David Greene | 9b9838d | 2009-06-29 16:47:10 +0000 | [diff] [blame] | 886 | |
| 887 | // Do not attempt to custom lower non-power-of-2 vectors |
| 888 | if (!isPowerOf2_32(VT.getVectorNumElements())) |
| 889 | continue; |
| 890 | |
| 891 | setOperationAction(ISD::BUILD_VECTOR, VT, Custom); |
| 892 | setOperationAction(ISD::VECTOR_SHUFFLE, VT, Custom); |
| 893 | setOperationAction(ISD::EXTRACT_VECTOR_ELT, VT, Custom); |
| 894 | } |
| 895 | |
| 896 | if (Subtarget->is64Bit()) { |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 897 | setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i64, Custom); |
| 898 | setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4i64, Custom); |
Eric Christopher | fd17929 | 2009-08-27 18:07:15 +0000 | [diff] [blame] | 899 | } |
David Greene | 9b9838d | 2009-06-29 16:47:10 +0000 | [diff] [blame] | 900 | #endif |
| 901 | |
| 902 | #if 0 |
| 903 | // Not sure we want to do this since there are no 256-bit integer |
| 904 | // operations in AVX |
| 905 | |
| 906 | // Promote v32i8, v16i16, v8i32 load, select, and, or, xor to v4i64. |
| 907 | // Including 256-bit vectors |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 908 | for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v4i64; i++) { |
| 909 | EVT VT = (MVT::SimpleValueType)i; |
David Greene | 9b9838d | 2009-06-29 16:47:10 +0000 | [diff] [blame] | 910 | |
| 911 | if (!VT.is256BitVector()) { |
| 912 | continue; |
| 913 | } |
| 914 | setOperationAction(ISD::AND, VT, Promote); |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 915 | AddPromotedToType (ISD::AND, VT, MVT::v4i64); |
David Greene | 9b9838d | 2009-06-29 16:47:10 +0000 | [diff] [blame] | 916 | setOperationAction(ISD::OR, VT, Promote); |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 917 | AddPromotedToType (ISD::OR, VT, MVT::v4i64); |
David Greene | 9b9838d | 2009-06-29 16:47:10 +0000 | [diff] [blame] | 918 | setOperationAction(ISD::XOR, VT, Promote); |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 919 | AddPromotedToType (ISD::XOR, VT, MVT::v4i64); |
David Greene | 9b9838d | 2009-06-29 16:47:10 +0000 | [diff] [blame] | 920 | setOperationAction(ISD::LOAD, VT, Promote); |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 921 | AddPromotedToType (ISD::LOAD, VT, MVT::v4i64); |
David Greene | 9b9838d | 2009-06-29 16:47:10 +0000 | [diff] [blame] | 922 | setOperationAction(ISD::SELECT, VT, Promote); |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 923 | AddPromotedToType (ISD::SELECT, VT, MVT::v4i64); |
David Greene | 9b9838d | 2009-06-29 16:47:10 +0000 | [diff] [blame] | 924 | } |
| 925 | |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 926 | setTruncStoreAction(MVT::f64, MVT::f32, Expand); |
David Greene | 9b9838d | 2009-06-29 16:47:10 +0000 | [diff] [blame] | 927 | #endif |
| 928 | } |
| 929 | |
Evan Cheng | 6be2c58 | 2006-04-05 23:38:46 +0000 | [diff] [blame] | 930 | // We want to custom lower some of our intrinsics. |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 931 | setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom); |
Evan Cheng | 6be2c58 | 2006-04-05 23:38:46 +0000 | [diff] [blame] | 932 | |
Chris Lattner | a34b3cf | 2010-12-19 20:03:11 +0000 | [diff] [blame] | 933 | |
Eli Friedman | 962f549 | 2010-06-02 19:35:46 +0000 | [diff] [blame] | 934 | // Only custom-lower 64-bit SADDO and friends on 64-bit because we don't |
| 935 | // handle type legalization for these operations here. |
Dan Gohman | 71c62a2 | 2010-06-02 19:13:40 +0000 | [diff] [blame] | 936 | // |
Eli Friedman | 962f549 | 2010-06-02 19:35:46 +0000 | [diff] [blame] | 937 | // FIXME: We really should do custom legalization for addition and |
| 938 | // subtraction on x86-32 once PR3203 is fixed. We really can't do much better |
| 939 | // than generic legalization for 64-bit multiplication-with-overflow, though. |
Chris Lattner | a34b3cf | 2010-12-19 20:03:11 +0000 | [diff] [blame] | 940 | for (unsigned i = 0, e = 3+Subtarget->is64Bit(); i != e; ++i) { |
| 941 | // Add/Sub/Mul with overflow operations are custom lowered. |
| 942 | MVT VT = IntVTs[i]; |
| 943 | setOperationAction(ISD::SADDO, VT, Custom); |
| 944 | setOperationAction(ISD::UADDO, VT, Custom); |
| 945 | setOperationAction(ISD::SSUBO, VT, Custom); |
| 946 | setOperationAction(ISD::USUBO, VT, Custom); |
| 947 | setOperationAction(ISD::SMULO, VT, Custom); |
| 948 | setOperationAction(ISD::UMULO, VT, Custom); |
Eli Friedman | a993f0a | 2010-06-02 00:27:18 +0000 | [diff] [blame] | 949 | } |
Chris Lattner | a34b3cf | 2010-12-19 20:03:11 +0000 | [diff] [blame] | 950 | |
| 951 | // There are no 8-bit 3-address imul/mul instructions |
| 952 | setOperationAction(ISD::SMULO, MVT::i8, Expand); |
| 953 | setOperationAction(ISD::UMULO, MVT::i8, Expand); |
Bill Wendling | 41ea7e7 | 2008-11-24 19:21:46 +0000 | [diff] [blame] | 954 | |
Evan Cheng | d54f2d5 | 2009-03-31 19:38:51 +0000 | [diff] [blame] | 955 | if (!Subtarget->is64Bit()) { |
| 956 | // These libcalls are not available in 32-bit. |
| 957 | setLibcallName(RTLIB::SHL_I128, 0); |
| 958 | setLibcallName(RTLIB::SRL_I128, 0); |
| 959 | setLibcallName(RTLIB::SRA_I128, 0); |
| 960 | } |
| 961 | |
Evan Cheng | 206ee9d | 2006-07-07 08:33:52 +0000 | [diff] [blame] | 962 | // We have target-specific dag combine patterns for the following nodes: |
| 963 | setTargetDAGCombine(ISD::VECTOR_SHUFFLE); |
Dan Gohman | 1bbf72b | 2010-03-15 23:23:03 +0000 | [diff] [blame] | 964 | setTargetDAGCombine(ISD::EXTRACT_VECTOR_ELT); |
Evan Cheng | d880b97 | 2008-05-09 21:53:03 +0000 | [diff] [blame] | 965 | setTargetDAGCombine(ISD::BUILD_VECTOR); |
Chris Lattner | 83e6c99 | 2006-10-04 06:57:07 +0000 | [diff] [blame] | 966 | setTargetDAGCombine(ISD::SELECT); |
Nate Begeman | 740ab03 | 2009-01-26 00:52:55 +0000 | [diff] [blame] | 967 | setTargetDAGCombine(ISD::SHL); |
| 968 | setTargetDAGCombine(ISD::SRA); |
| 969 | setTargetDAGCombine(ISD::SRL); |
Evan Cheng | 760d194 | 2010-01-04 21:22:48 +0000 | [diff] [blame] | 970 | setTargetDAGCombine(ISD::OR); |
Nate Begeman | b65c175 | 2010-12-17 22:55:37 +0000 | [diff] [blame] | 971 | setTargetDAGCombine(ISD::AND); |
Chris Lattner | 149a4e5 | 2008-02-22 02:09:43 +0000 | [diff] [blame] | 972 | setTargetDAGCombine(ISD::STORE); |
Evan Cheng | 2e489c4 | 2009-12-16 00:53:11 +0000 | [diff] [blame] | 973 | setTargetDAGCombine(ISD::ZERO_EXTEND); |
Evan Cheng | 0b0cd91 | 2009-03-28 05:57:29 +0000 | [diff] [blame] | 974 | if (Subtarget->is64Bit()) |
| 975 | setTargetDAGCombine(ISD::MUL); |
Evan Cheng | 206ee9d | 2006-07-07 08:33:52 +0000 | [diff] [blame] | 976 | |
Chris Lattner | dbdbf0c | 2005-11-15 00:40:23 +0000 | [diff] [blame] | 977 | computeRegisterProperties(); |
| 978 | |
Evan Cheng | 87ed716 | 2006-02-14 08:25:08 +0000 | [diff] [blame] | 979 | // FIXME: These should be based on subtarget info. Plus, the values should |
| 980 | // be smaller when we are in optimizing for size mode. |
Dan Gohman | 87060f5 | 2008-06-30 21:00:56 +0000 | [diff] [blame] | 981 | maxStoresPerMemset = 16; // For @llvm.memset -> sequence of stores |
Evan Cheng | 255f20f | 2010-04-01 06:04:33 +0000 | [diff] [blame] | 982 | maxStoresPerMemcpy = 8; // For @llvm.memcpy -> sequence of stores |
Dan Gohman | 87060f5 | 2008-06-30 21:00:56 +0000 | [diff] [blame] | 983 | maxStoresPerMemmove = 3; // For @llvm.memmove -> sequence of stores |
Evan Cheng | fb8075d | 2008-02-28 00:43:03 +0000 | [diff] [blame] | 984 | setPrefLoopAlignment(16); |
Evan Cheng | 6ebf7bc | 2009-05-13 21:42:09 +0000 | [diff] [blame] | 985 | benefitFromCodePlacementOpt = true; |
Chris Lattner | dbdbf0c | 2005-11-15 00:40:23 +0000 | [diff] [blame] | 986 | } |
| 987 | |
Scott Michel | 5b8f82e | 2008-03-10 15:42:14 +0000 | [diff] [blame] | 988 | |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 989 | MVT::SimpleValueType X86TargetLowering::getSetCCResultType(EVT VT) const { |
| 990 | return MVT::i8; |
Scott Michel | 5b8f82e | 2008-03-10 15:42:14 +0000 | [diff] [blame] | 991 | } |
| 992 | |
| 993 | |
Evan Cheng | 2928650 | 2008-01-23 23:17:41 +0000 | [diff] [blame] | 994 | /// getMaxByValAlign - Helper for getByValTypeAlignment to determine |
| 995 | /// the desired ByVal argument alignment. |
| 996 | static void getMaxByValAlign(const Type *Ty, unsigned &MaxAlign) { |
| 997 | if (MaxAlign == 16) |
| 998 | return; |
| 999 | if (const VectorType *VTy = dyn_cast<VectorType>(Ty)) { |
| 1000 | if (VTy->getBitWidth() == 128) |
| 1001 | MaxAlign = 16; |
Evan Cheng | 2928650 | 2008-01-23 23:17:41 +0000 | [diff] [blame] | 1002 | } else if (const ArrayType *ATy = dyn_cast<ArrayType>(Ty)) { |
| 1003 | unsigned EltAlign = 0; |
| 1004 | getMaxByValAlign(ATy->getElementType(), EltAlign); |
| 1005 | if (EltAlign > MaxAlign) |
| 1006 | MaxAlign = EltAlign; |
| 1007 | } else if (const StructType *STy = dyn_cast<StructType>(Ty)) { |
| 1008 | for (unsigned i = 0, e = STy->getNumElements(); i != e; ++i) { |
| 1009 | unsigned EltAlign = 0; |
| 1010 | getMaxByValAlign(STy->getElementType(i), EltAlign); |
| 1011 | if (EltAlign > MaxAlign) |
| 1012 | MaxAlign = EltAlign; |
| 1013 | if (MaxAlign == 16) |
| 1014 | break; |
| 1015 | } |
| 1016 | } |
| 1017 | return; |
| 1018 | } |
| 1019 | |
| 1020 | /// getByValTypeAlignment - Return the desired alignment for ByVal aggregate |
| 1021 | /// function arguments in the caller parameter area. For X86, aggregates |
Dale Johannesen | 0c19187 | 2008-02-08 19:48:20 +0000 | [diff] [blame] | 1022 | /// that contain SSE vectors are placed at 16-byte boundaries while the rest |
| 1023 | /// are at 4-byte boundaries. |
Evan Cheng | 2928650 | 2008-01-23 23:17:41 +0000 | [diff] [blame] | 1024 | unsigned X86TargetLowering::getByValTypeAlignment(const Type *Ty) const { |
Evan Cheng | 1887c1c | 2008-08-21 21:00:15 +0000 | [diff] [blame] | 1025 | if (Subtarget->is64Bit()) { |
| 1026 | // Max of 8 and alignment of type. |
Anton Korobeynikov | bff66b0 | 2008-09-09 18:22:57 +0000 | [diff] [blame] | 1027 | unsigned TyAlign = TD->getABITypeAlignment(Ty); |
Evan Cheng | 1887c1c | 2008-08-21 21:00:15 +0000 | [diff] [blame] | 1028 | if (TyAlign > 8) |
| 1029 | return TyAlign; |
| 1030 | return 8; |
| 1031 | } |
| 1032 | |
Evan Cheng | 2928650 | 2008-01-23 23:17:41 +0000 | [diff] [blame] | 1033 | unsigned Align = 4; |
Nate Begeman | 2ea8ee7 | 2010-12-10 00:26:57 +0000 | [diff] [blame] | 1034 | if (Subtarget->hasXMM()) |
Dale Johannesen | 0c19187 | 2008-02-08 19:48:20 +0000 | [diff] [blame] | 1035 | getMaxByValAlign(Ty, Align); |
Evan Cheng | 2928650 | 2008-01-23 23:17:41 +0000 | [diff] [blame] | 1036 | return Align; |
| 1037 | } |
Chris Lattner | 2b02a44 | 2007-02-25 08:29:00 +0000 | [diff] [blame] | 1038 | |
Evan Cheng | f0df031 | 2008-05-15 08:39:06 +0000 | [diff] [blame] | 1039 | /// getOptimalMemOpType - Returns the target specific optimal type for load |
Evan Cheng | c3b0c34 | 2010-04-08 07:37:57 +0000 | [diff] [blame] | 1040 | /// and store operations as a result of memset, memcpy, and memmove |
| 1041 | /// lowering. If DstAlign is zero that means it's safe to destination |
| 1042 | /// alignment can satisfy any constraint. Similarly if SrcAlign is zero it |
| 1043 | /// means there isn't a need to check it against alignment requirement, |
| 1044 | /// probably because the source does not need to be loaded. If |
| 1045 | /// 'NonScalarIntSafe' is true, that means it's safe to return a |
| 1046 | /// non-scalar-integer type, e.g. empty string source, constant, or loaded |
| 1047 | /// from memory. 'MemcpyStrSrc' indicates whether the memcpy source is |
| 1048 | /// constant so it does not need to be loaded. |
Dan Gohman | 37f32ee | 2010-04-16 20:11:05 +0000 | [diff] [blame] | 1049 | /// It returns EVT::Other if the type should be determined using generic |
| 1050 | /// target-independent logic. |
Owen Anderson | e50ed30 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 1051 | EVT |
Evan Cheng | 255f20f | 2010-04-01 06:04:33 +0000 | [diff] [blame] | 1052 | X86TargetLowering::getOptimalMemOpType(uint64_t Size, |
| 1053 | unsigned DstAlign, unsigned SrcAlign, |
Evan Cheng | f28f8bc | 2010-04-02 19:36:14 +0000 | [diff] [blame] | 1054 | bool NonScalarIntSafe, |
Evan Cheng | c3b0c34 | 2010-04-08 07:37:57 +0000 | [diff] [blame] | 1055 | bool MemcpyStrSrc, |
Dan Gohman | 37f32ee | 2010-04-16 20:11:05 +0000 | [diff] [blame] | 1056 | MachineFunction &MF) const { |
Chris Lattner | 4002a1b | 2008-10-28 05:49:35 +0000 | [diff] [blame] | 1057 | // FIXME: This turns off use of xmm stores for memset/memcpy on targets like |
| 1058 | // linux. This is because the stack realignment code can't handle certain |
| 1059 | // cases like PR2962. This should be removed when PR2962 is fixed. |
Dan Gohman | 37f32ee | 2010-04-16 20:11:05 +0000 | [diff] [blame] | 1060 | const Function *F = MF.getFunction(); |
Evan Cheng | f28f8bc | 2010-04-02 19:36:14 +0000 | [diff] [blame] | 1061 | if (NonScalarIntSafe && |
| 1062 | !F->hasFnAttr(Attribute::NoImplicitFloat)) { |
Evan Cheng | 255f20f | 2010-04-01 06:04:33 +0000 | [diff] [blame] | 1063 | if (Size >= 16 && |
| 1064 | (Subtarget->isUnalignedMemAccessFast() || |
Chandler Carruth | ae1d41c | 2010-04-02 01:31:24 +0000 | [diff] [blame] | 1065 | ((DstAlign == 0 || DstAlign >= 16) && |
| 1066 | (SrcAlign == 0 || SrcAlign >= 16))) && |
Evan Cheng | 255f20f | 2010-04-01 06:04:33 +0000 | [diff] [blame] | 1067 | Subtarget->getStackAlignment() >= 16) { |
| 1068 | if (Subtarget->hasSSE2()) |
| 1069 | return MVT::v4i32; |
Evan Cheng | f28f8bc | 2010-04-02 19:36:14 +0000 | [diff] [blame] | 1070 | if (Subtarget->hasSSE1()) |
Evan Cheng | 255f20f | 2010-04-01 06:04:33 +0000 | [diff] [blame] | 1071 | return MVT::v4f32; |
Evan Cheng | c3b0c34 | 2010-04-08 07:37:57 +0000 | [diff] [blame] | 1072 | } else if (!MemcpyStrSrc && Size >= 8 && |
Evan Cheng | 3ea9755 | 2010-04-01 20:27:45 +0000 | [diff] [blame] | 1073 | !Subtarget->is64Bit() && |
Evan Cheng | 255f20f | 2010-04-01 06:04:33 +0000 | [diff] [blame] | 1074 | Subtarget->getStackAlignment() >= 8 && |
Nate Begeman | 2ea8ee7 | 2010-12-10 00:26:57 +0000 | [diff] [blame] | 1075 | Subtarget->hasXMMInt()) { |
Evan Cheng | c3b0c34 | 2010-04-08 07:37:57 +0000 | [diff] [blame] | 1076 | // Do not use f64 to lower memcpy if source is string constant. It's |
| 1077 | // better to use i32 to avoid the loads. |
Evan Cheng | 255f20f | 2010-04-01 06:04:33 +0000 | [diff] [blame] | 1078 | return MVT::f64; |
Evan Cheng | c3b0c34 | 2010-04-08 07:37:57 +0000 | [diff] [blame] | 1079 | } |
Chris Lattner | 4002a1b | 2008-10-28 05:49:35 +0000 | [diff] [blame] | 1080 | } |
Evan Cheng | f0df031 | 2008-05-15 08:39:06 +0000 | [diff] [blame] | 1081 | if (Subtarget->is64Bit() && Size >= 8) |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 1082 | return MVT::i64; |
| 1083 | return MVT::i32; |
Evan Cheng | f0df031 | 2008-05-15 08:39:06 +0000 | [diff] [blame] | 1084 | } |
| 1085 | |
Chris Lattner | 5e1df8d | 2010-01-25 23:38:14 +0000 | [diff] [blame] | 1086 | /// getJumpTableEncoding - Return the entry encoding for a jump table in the |
| 1087 | /// current function. The returned value is a member of the |
| 1088 | /// MachineJumpTableInfo::JTEntryKind enum. |
| 1089 | unsigned X86TargetLowering::getJumpTableEncoding() const { |
| 1090 | // In GOT pic mode, each entry in the jump table is emitted as a @GOTOFF |
| 1091 | // symbol. |
| 1092 | if (getTargetMachine().getRelocationModel() == Reloc::PIC_ && |
| 1093 | Subtarget->isPICStyleGOT()) |
Chris Lattner | c64daab | 2010-01-26 05:02:42 +0000 | [diff] [blame] | 1094 | return MachineJumpTableInfo::EK_Custom32; |
Michael J. Spencer | ec38de2 | 2010-10-10 22:04:20 +0000 | [diff] [blame] | 1095 | |
Chris Lattner | 5e1df8d | 2010-01-25 23:38:14 +0000 | [diff] [blame] | 1096 | // Otherwise, use the normal jump table encoding heuristics. |
| 1097 | return TargetLowering::getJumpTableEncoding(); |
| 1098 | } |
| 1099 | |
Chris Lattner | c64daab | 2010-01-26 05:02:42 +0000 | [diff] [blame] | 1100 | const MCExpr * |
| 1101 | X86TargetLowering::LowerCustomJumpTableEntry(const MachineJumpTableInfo *MJTI, |
| 1102 | const MachineBasicBlock *MBB, |
| 1103 | unsigned uid,MCContext &Ctx) const{ |
| 1104 | assert(getTargetMachine().getRelocationModel() == Reloc::PIC_ && |
| 1105 | Subtarget->isPICStyleGOT()); |
| 1106 | // In 32-bit ELF systems, our jump table entries are formed with @GOTOFF |
| 1107 | // entries. |
Daniel Dunbar | 4e815f8 | 2010-03-15 23:51:06 +0000 | [diff] [blame] | 1108 | return MCSymbolRefExpr::Create(MBB->getSymbol(), |
| 1109 | MCSymbolRefExpr::VK_GOTOFF, Ctx); |
Chris Lattner | c64daab | 2010-01-26 05:02:42 +0000 | [diff] [blame] | 1110 | } |
| 1111 | |
Evan Cheng | cc41586 | 2007-11-09 01:32:10 +0000 | [diff] [blame] | 1112 | /// getPICJumpTableRelocaBase - Returns relocation base for the given PIC |
| 1113 | /// jumptable. |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1114 | SDValue X86TargetLowering::getPICJumpTableRelocBase(SDValue Table, |
Chris Lattner | 589c6f6 | 2010-01-26 06:28:43 +0000 | [diff] [blame] | 1115 | SelectionDAG &DAG) const { |
Chris Lattner | e4df756 | 2009-07-09 03:15:51 +0000 | [diff] [blame] | 1116 | if (!Subtarget->is64Bit()) |
Dale Johannesen | b300d2a | 2009-02-07 00:55:49 +0000 | [diff] [blame] | 1117 | // This doesn't have DebugLoc associated with it, but is not really the |
| 1118 | // same as a Register. |
Chris Lattner | c7f3ace | 2010-04-02 20:16:16 +0000 | [diff] [blame] | 1119 | return DAG.getNode(X86ISD::GlobalBaseReg, DebugLoc(), getPointerTy()); |
Evan Cheng | cc41586 | 2007-11-09 01:32:10 +0000 | [diff] [blame] | 1120 | return Table; |
| 1121 | } |
| 1122 | |
Chris Lattner | 589c6f6 | 2010-01-26 06:28:43 +0000 | [diff] [blame] | 1123 | /// getPICJumpTableRelocBaseExpr - This returns the relocation base for the |
| 1124 | /// given PIC jumptable, the same as getPICJumpTableRelocBase, but as an |
| 1125 | /// MCExpr. |
| 1126 | const MCExpr *X86TargetLowering:: |
| 1127 | getPICJumpTableRelocBaseExpr(const MachineFunction *MF, unsigned JTI, |
| 1128 | MCContext &Ctx) const { |
| 1129 | // X86-64 uses RIP relative addressing based on the jump table label. |
| 1130 | if (Subtarget->isPICStyleRIPRel()) |
| 1131 | return TargetLowering::getPICJumpTableRelocBaseExpr(MF, JTI, Ctx); |
| 1132 | |
| 1133 | // Otherwise, the reference is relative to the PIC base. |
Chris Lattner | 142b531 | 2010-11-14 22:48:15 +0000 | [diff] [blame] | 1134 | return MCSymbolRefExpr::Create(MF->getPICBaseSymbol(), Ctx); |
Chris Lattner | 589c6f6 | 2010-01-26 06:28:43 +0000 | [diff] [blame] | 1135 | } |
| 1136 | |
Bill Wendling | b4202b8 | 2009-07-01 18:50:55 +0000 | [diff] [blame] | 1137 | /// getFunctionAlignment - Return the Log2 alignment of this function. |
Bill Wendling | 20c568f | 2009-06-30 22:38:32 +0000 | [diff] [blame] | 1138 | unsigned X86TargetLowering::getFunctionAlignment(const Function *F) const { |
Dan Gohman | 25103a2 | 2009-08-18 00:20:06 +0000 | [diff] [blame] | 1139 | return F->hasFnAttr(Attribute::OptimizeForSize) ? 0 : 4; |
Bill Wendling | 20c568f | 2009-06-30 22:38:32 +0000 | [diff] [blame] | 1140 | } |
| 1141 | |
Evan Cheng | dee8101 | 2010-07-26 21:50:05 +0000 | [diff] [blame] | 1142 | std::pair<const TargetRegisterClass*, uint8_t> |
| 1143 | X86TargetLowering::findRepresentativeClass(EVT VT) const{ |
| 1144 | const TargetRegisterClass *RRC = 0; |
| 1145 | uint8_t Cost = 1; |
| 1146 | switch (VT.getSimpleVT().SimpleTy) { |
| 1147 | default: |
| 1148 | return TargetLowering::findRepresentativeClass(VT); |
| 1149 | case MVT::i8: case MVT::i16: case MVT::i32: case MVT::i64: |
| 1150 | RRC = (Subtarget->is64Bit() |
| 1151 | ? X86::GR64RegisterClass : X86::GR32RegisterClass); |
| 1152 | break; |
Dale Johannesen | 0488fb6 | 2010-09-30 23:57:10 +0000 | [diff] [blame] | 1153 | case MVT::x86mmx: |
Evan Cheng | dee8101 | 2010-07-26 21:50:05 +0000 | [diff] [blame] | 1154 | RRC = X86::VR64RegisterClass; |
| 1155 | break; |
| 1156 | case MVT::f32: case MVT::f64: |
| 1157 | case MVT::v16i8: case MVT::v8i16: case MVT::v4i32: case MVT::v2i64: |
| 1158 | case MVT::v4f32: case MVT::v2f64: |
| 1159 | case MVT::v32i8: case MVT::v8i32: case MVT::v4i64: case MVT::v8f32: |
| 1160 | case MVT::v4f64: |
| 1161 | RRC = X86::VR128RegisterClass; |
| 1162 | break; |
| 1163 | } |
| 1164 | return std::make_pair(RRC, Cost); |
| 1165 | } |
| 1166 | |
Evan Cheng | 70017e4 | 2010-07-24 00:39:05 +0000 | [diff] [blame] | 1167 | unsigned |
| 1168 | X86TargetLowering::getRegPressureLimit(const TargetRegisterClass *RC, |
| 1169 | MachineFunction &MF) const { |
Anton Korobeynikov | d0c3817 | 2010-11-18 21:19:35 +0000 | [diff] [blame] | 1170 | const TargetFrameInfo *TFI = MF.getTarget().getFrameInfo(); |
| 1171 | |
| 1172 | unsigned FPDiff = TFI->hasFP(MF) ? 1 : 0; |
Evan Cheng | 70017e4 | 2010-07-24 00:39:05 +0000 | [diff] [blame] | 1173 | switch (RC->getID()) { |
| 1174 | default: |
| 1175 | return 0; |
| 1176 | case X86::GR32RegClassID: |
| 1177 | return 4 - FPDiff; |
| 1178 | case X86::GR64RegClassID: |
| 1179 | return 8 - FPDiff; |
| 1180 | case X86::VR128RegClassID: |
| 1181 | return Subtarget->is64Bit() ? 10 : 4; |
| 1182 | case X86::VR64RegClassID: |
| 1183 | return 4; |
| 1184 | } |
| 1185 | } |
| 1186 | |
Eric Christopher | f7a0c7b | 2010-07-06 05:18:56 +0000 | [diff] [blame] | 1187 | bool X86TargetLowering::getStackCookieLocation(unsigned &AddressSpace, |
| 1188 | unsigned &Offset) const { |
| 1189 | if (!Subtarget->isTargetLinux()) |
| 1190 | return false; |
| 1191 | |
| 1192 | if (Subtarget->is64Bit()) { |
| 1193 | // %fs:0x28, unless we're using a Kernel code model, in which case it's %gs: |
| 1194 | Offset = 0x28; |
| 1195 | if (getTargetMachine().getCodeModel() == CodeModel::Kernel) |
| 1196 | AddressSpace = 256; |
| 1197 | else |
| 1198 | AddressSpace = 257; |
| 1199 | } else { |
| 1200 | // %gs:0x14 on i386 |
| 1201 | Offset = 0x14; |
| 1202 | AddressSpace = 256; |
| 1203 | } |
| 1204 | return true; |
| 1205 | } |
| 1206 | |
| 1207 | |
Chris Lattner | 2b02a44 | 2007-02-25 08:29:00 +0000 | [diff] [blame] | 1208 | //===----------------------------------------------------------------------===// |
| 1209 | // Return Value Calling Convention Implementation |
| 1210 | //===----------------------------------------------------------------------===// |
| 1211 | |
Chris Lattner | 59ed56b | 2007-02-28 04:55:35 +0000 | [diff] [blame] | 1212 | #include "X86GenCallingConv.inc" |
Arnold Schwaighofer | c85e171 | 2007-10-11 19:40:01 +0000 | [diff] [blame] | 1213 | |
Michael J. Spencer | ec38de2 | 2010-10-10 22:04:20 +0000 | [diff] [blame] | 1214 | bool |
Kenneth Uildriks | b4997ae | 2009-11-07 02:11:54 +0000 | [diff] [blame] | 1215 | X86TargetLowering::CanLowerReturn(CallingConv::ID CallConv, bool isVarArg, |
Dan Gohman | 84023e0 | 2010-07-10 09:00:22 +0000 | [diff] [blame] | 1216 | const SmallVectorImpl<ISD::OutputArg> &Outs, |
Dan Gohman | c9af33c | 2010-07-06 22:19:37 +0000 | [diff] [blame] | 1217 | LLVMContext &Context) const { |
Kenneth Uildriks | b4997ae | 2009-11-07 02:11:54 +0000 | [diff] [blame] | 1218 | SmallVector<CCValAssign, 16> RVLocs; |
| 1219 | CCState CCInfo(CallConv, isVarArg, getTargetMachine(), |
Dan Gohman | c9af33c | 2010-07-06 22:19:37 +0000 | [diff] [blame] | 1220 | RVLocs, Context); |
Dan Gohman | 84023e0 | 2010-07-10 09:00:22 +0000 | [diff] [blame] | 1221 | return CCInfo.CheckReturn(Outs, RetCC_X86); |
Kenneth Uildriks | b4997ae | 2009-11-07 02:11:54 +0000 | [diff] [blame] | 1222 | } |
| 1223 | |
Dan Gohman | 98ca4f2 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 1224 | SDValue |
| 1225 | X86TargetLowering::LowerReturn(SDValue Chain, |
Sandeep Patel | 65c3c8f | 2009-09-02 08:44:58 +0000 | [diff] [blame] | 1226 | CallingConv::ID CallConv, bool isVarArg, |
Dan Gohman | 98ca4f2 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 1227 | const SmallVectorImpl<ISD::OutputArg> &Outs, |
Dan Gohman | c940365 | 2010-07-07 15:54:55 +0000 | [diff] [blame] | 1228 | const SmallVectorImpl<SDValue> &OutVals, |
Dan Gohman | d858e90 | 2010-04-17 15:26:15 +0000 | [diff] [blame] | 1229 | DebugLoc dl, SelectionDAG &DAG) const { |
Dan Gohman | 1e93df6 | 2010-04-17 14:41:14 +0000 | [diff] [blame] | 1230 | MachineFunction &MF = DAG.getMachineFunction(); |
| 1231 | X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>(); |
Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 1232 | |
Chris Lattner | 9774c91 | 2007-02-27 05:28:59 +0000 | [diff] [blame] | 1233 | SmallVector<CCValAssign, 16> RVLocs; |
Dan Gohman | 98ca4f2 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 1234 | CCState CCInfo(CallConv, isVarArg, getTargetMachine(), |
| 1235 | RVLocs, *DAG.getContext()); |
| 1236 | CCInfo.AnalyzeReturn(Outs, RetCC_X86); |
Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 1237 | |
Evan Cheng | dcea163 | 2010-02-04 02:40:39 +0000 | [diff] [blame] | 1238 | // Add the regs to the liveout set for the function. |
| 1239 | MachineRegisterInfo &MRI = DAG.getMachineFunction().getRegInfo(); |
| 1240 | for (unsigned i = 0; i != RVLocs.size(); ++i) |
| 1241 | if (RVLocs[i].isRegLoc() && !MRI.isLiveOut(RVLocs[i].getLocReg())) |
| 1242 | MRI.addLiveOut(RVLocs[i].getLocReg()); |
Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 1243 | |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1244 | SDValue Flag; |
Arnold Schwaighofer | c85e171 | 2007-10-11 19:40:01 +0000 | [diff] [blame] | 1245 | |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1246 | SmallVector<SDValue, 6> RetOps; |
Chris Lattner | 447ff68 | 2008-03-11 03:23:40 +0000 | [diff] [blame] | 1247 | RetOps.push_back(Chain); // Operand #0 = Chain (updated below) |
| 1248 | // Operand #1 = Bytes To Pop |
Dan Gohman | 1e93df6 | 2010-04-17 14:41:14 +0000 | [diff] [blame] | 1249 | RetOps.push_back(DAG.getTargetConstant(FuncInfo->getBytesToPopOnReturn(), |
| 1250 | MVT::i16)); |
Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 1251 | |
Chris Lattner | 2a9bdd7 | 2007-02-25 09:12:39 +0000 | [diff] [blame] | 1252 | // Copy the result values into the output registers. |
Chris Lattner | 8e6da15 | 2008-03-10 21:08:41 +0000 | [diff] [blame] | 1253 | for (unsigned i = 0; i != RVLocs.size(); ++i) { |
| 1254 | CCValAssign &VA = RVLocs[i]; |
| 1255 | assert(VA.isRegLoc() && "Can only return in registers!"); |
Dan Gohman | c940365 | 2010-07-07 15:54:55 +0000 | [diff] [blame] | 1256 | SDValue ValToCopy = OutVals[i]; |
Dale Johannesen | c76d23f | 2010-07-23 00:30:35 +0000 | [diff] [blame] | 1257 | EVT ValVT = ValToCopy.getValueType(); |
| 1258 | |
Dale Johannesen | c451051 | 2010-09-24 19:05:48 +0000 | [diff] [blame] | 1259 | // If this is x86-64, and we disabled SSE, we can't return FP values, |
| 1260 | // or SSE or MMX vectors. |
| 1261 | if ((ValVT == MVT::f32 || ValVT == MVT::f64 || |
| 1262 | VA.getLocReg() == X86::XMM0 || VA.getLocReg() == X86::XMM1) && |
Nate Begeman | 2ea8ee7 | 2010-12-10 00:26:57 +0000 | [diff] [blame] | 1263 | (Subtarget->is64Bit() && !Subtarget->hasXMM())) { |
Dale Johannesen | c76d23f | 2010-07-23 00:30:35 +0000 | [diff] [blame] | 1264 | report_fatal_error("SSE register return with SSE disabled"); |
| 1265 | } |
| 1266 | // Likewise we can't return F64 values with SSE1 only. gcc does so, but |
| 1267 | // llvm-gcc has never done it right and no one has noticed, so this |
| 1268 | // should be OK for now. |
| 1269 | if (ValVT == MVT::f64 && |
Nate Begeman | 2ea8ee7 | 2010-12-10 00:26:57 +0000 | [diff] [blame] | 1270 | (Subtarget->is64Bit() && !Subtarget->hasXMMInt())) |
Dale Johannesen | c76d23f | 2010-07-23 00:30:35 +0000 | [diff] [blame] | 1271 | report_fatal_error("SSE2 register return with SSE2 disabled"); |
Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 1272 | |
Chris Lattner | 447ff68 | 2008-03-11 03:23:40 +0000 | [diff] [blame] | 1273 | // Returns in ST0/ST1 are handled specially: these are pushed as operands to |
| 1274 | // the RET instruction and handled by the FP Stackifier. |
Dan Gohman | 37eed79 | 2009-02-04 17:28:58 +0000 | [diff] [blame] | 1275 | if (VA.getLocReg() == X86::ST0 || |
| 1276 | VA.getLocReg() == X86::ST1) { |
Chris Lattner | 447ff68 | 2008-03-11 03:23:40 +0000 | [diff] [blame] | 1277 | // If this is a copy from an xmm register to ST(0), use an FPExtend to |
| 1278 | // change the value to the FP stack register class. |
Dan Gohman | 37eed79 | 2009-02-04 17:28:58 +0000 | [diff] [blame] | 1279 | if (isScalarFPTypeInSSEReg(VA.getValVT())) |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 1280 | ValToCopy = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f80, ValToCopy); |
Chris Lattner | 447ff68 | 2008-03-11 03:23:40 +0000 | [diff] [blame] | 1281 | RetOps.push_back(ValToCopy); |
| 1282 | // Don't emit a copytoreg. |
| 1283 | continue; |
| 1284 | } |
Dale Johannesen | a68f901 | 2008-06-24 22:01:44 +0000 | [diff] [blame] | 1285 | |
Evan Cheng | 242b38b | 2009-02-23 09:03:22 +0000 | [diff] [blame] | 1286 | // 64-bit vector (MMX) values are returned in XMM0 / XMM1 except for v1i64 |
| 1287 | // which is returned in RAX / RDX. |
Evan Cheng | 6140a8b | 2009-02-22 08:05:12 +0000 | [diff] [blame] | 1288 | if (Subtarget->is64Bit()) { |
Dale Johannesen | 0488fb6 | 2010-09-30 23:57:10 +0000 | [diff] [blame] | 1289 | if (ValVT == MVT::x86mmx) { |
Chris Lattner | 97a2a56 | 2010-08-26 05:24:29 +0000 | [diff] [blame] | 1290 | if (VA.getLocReg() == X86::XMM0 || VA.getLocReg() == X86::XMM1) { |
Wesley Peck | bf17cfa | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 1291 | ValToCopy = DAG.getNode(ISD::BITCAST, dl, MVT::i64, ValToCopy); |
Eric Christopher | 90eb402 | 2010-07-22 00:26:08 +0000 | [diff] [blame] | 1292 | ValToCopy = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i64, |
| 1293 | ValToCopy); |
Chris Lattner | 97a2a56 | 2010-08-26 05:24:29 +0000 | [diff] [blame] | 1294 | // If we don't have SSE2 available, convert to v4f32 so the generated |
| 1295 | // register is legal. |
| 1296 | if (!Subtarget->hasSSE2()) |
Wesley Peck | bf17cfa | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 1297 | ValToCopy = DAG.getNode(ISD::BITCAST, dl, MVT::v4f32,ValToCopy); |
Chris Lattner | 97a2a56 | 2010-08-26 05:24:29 +0000 | [diff] [blame] | 1298 | } |
Evan Cheng | 242b38b | 2009-02-23 09:03:22 +0000 | [diff] [blame] | 1299 | } |
Evan Cheng | 6140a8b | 2009-02-22 08:05:12 +0000 | [diff] [blame] | 1300 | } |
Michael J. Spencer | ec38de2 | 2010-10-10 22:04:20 +0000 | [diff] [blame] | 1301 | |
Dale Johannesen | dd64c41 | 2009-02-04 00:33:20 +0000 | [diff] [blame] | 1302 | Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), ValToCopy, Flag); |
Chris Lattner | 2a9bdd7 | 2007-02-25 09:12:39 +0000 | [diff] [blame] | 1303 | Flag = Chain.getValue(1); |
| 1304 | } |
Dan Gohman | 61a9213 | 2008-04-21 23:59:07 +0000 | [diff] [blame] | 1305 | |
| 1306 | // The x86-64 ABI for returning structs by value requires that we copy |
| 1307 | // the sret argument into %rax for the return. We saved the argument into |
| 1308 | // a virtual register in the entry block, so now we copy the value out |
| 1309 | // and into %rax. |
| 1310 | if (Subtarget->is64Bit() && |
| 1311 | DAG.getMachineFunction().getFunction()->hasStructRetAttr()) { |
| 1312 | MachineFunction &MF = DAG.getMachineFunction(); |
| 1313 | X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>(); |
| 1314 | unsigned Reg = FuncInfo->getSRetReturnReg(); |
Michael J. Spencer | ec38de2 | 2010-10-10 22:04:20 +0000 | [diff] [blame] | 1315 | assert(Reg && |
Zhongxing Xu | c2798a1 | 2010-05-26 08:10:02 +0000 | [diff] [blame] | 1316 | "SRetReturnReg should have been set in LowerFormalArguments()."); |
Dale Johannesen | dd64c41 | 2009-02-04 00:33:20 +0000 | [diff] [blame] | 1317 | SDValue Val = DAG.getCopyFromReg(Chain, dl, Reg, getPointerTy()); |
Dan Gohman | 61a9213 | 2008-04-21 23:59:07 +0000 | [diff] [blame] | 1318 | |
Dale Johannesen | dd64c41 | 2009-02-04 00:33:20 +0000 | [diff] [blame] | 1319 | Chain = DAG.getCopyToReg(Chain, dl, X86::RAX, Val, Flag); |
Dan Gohman | 61a9213 | 2008-04-21 23:59:07 +0000 | [diff] [blame] | 1320 | Flag = Chain.getValue(1); |
Dan Gohman | 0032681 | 2009-10-12 16:36:12 +0000 | [diff] [blame] | 1321 | |
| 1322 | // RAX now acts like a return value. |
Evan Cheng | dcea163 | 2010-02-04 02:40:39 +0000 | [diff] [blame] | 1323 | MRI.addLiveOut(X86::RAX); |
Dan Gohman | 61a9213 | 2008-04-21 23:59:07 +0000 | [diff] [blame] | 1324 | } |
Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 1325 | |
Chris Lattner | 447ff68 | 2008-03-11 03:23:40 +0000 | [diff] [blame] | 1326 | RetOps[0] = Chain; // Update chain. |
| 1327 | |
| 1328 | // Add the flag if we have it. |
Gabor Greif | ba36cb5 | 2008-08-28 21:40:38 +0000 | [diff] [blame] | 1329 | if (Flag.getNode()) |
Chris Lattner | 447ff68 | 2008-03-11 03:23:40 +0000 | [diff] [blame] | 1330 | RetOps.push_back(Flag); |
Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 1331 | |
| 1332 | return DAG.getNode(X86ISD::RET_FLAG, dl, |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 1333 | MVT::Other, &RetOps[0], RetOps.size()); |
Chris Lattner | 2a9bdd7 | 2007-02-25 09:12:39 +0000 | [diff] [blame] | 1334 | } |
| 1335 | |
Evan Cheng | 3d2125c | 2010-11-30 23:55:39 +0000 | [diff] [blame] | 1336 | bool X86TargetLowering::isUsedByReturnOnly(SDNode *N) const { |
| 1337 | if (N->getNumValues() != 1) |
| 1338 | return false; |
| 1339 | if (!N->hasNUsesOfValue(1, 0)) |
| 1340 | return false; |
| 1341 | |
| 1342 | SDNode *Copy = *N->use_begin(); |
Evan Cheng | 1bf891a | 2010-12-01 22:59:46 +0000 | [diff] [blame] | 1343 | if (Copy->getOpcode() != ISD::CopyToReg && |
| 1344 | Copy->getOpcode() != ISD::FP_EXTEND) |
Evan Cheng | 3d2125c | 2010-11-30 23:55:39 +0000 | [diff] [blame] | 1345 | return false; |
Evan Cheng | 1bf891a | 2010-12-01 22:59:46 +0000 | [diff] [blame] | 1346 | |
| 1347 | bool HasRet = false; |
Evan Cheng | 3d2125c | 2010-11-30 23:55:39 +0000 | [diff] [blame] | 1348 | for (SDNode::use_iterator UI = Copy->use_begin(), UE = Copy->use_end(); |
Evan Cheng | 1bf891a | 2010-12-01 22:59:46 +0000 | [diff] [blame] | 1349 | UI != UE; ++UI) { |
Evan Cheng | 3d2125c | 2010-11-30 23:55:39 +0000 | [diff] [blame] | 1350 | if (UI->getOpcode() != X86ISD::RET_FLAG) |
| 1351 | return false; |
Evan Cheng | 1bf891a | 2010-12-01 22:59:46 +0000 | [diff] [blame] | 1352 | HasRet = true; |
| 1353 | } |
Evan Cheng | 3d2125c | 2010-11-30 23:55:39 +0000 | [diff] [blame] | 1354 | |
Evan Cheng | 1bf891a | 2010-12-01 22:59:46 +0000 | [diff] [blame] | 1355 | return HasRet; |
Evan Cheng | 3d2125c | 2010-11-30 23:55:39 +0000 | [diff] [blame] | 1356 | } |
| 1357 | |
Dan Gohman | 98ca4f2 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 1358 | /// LowerCallResult - Lower the result values of a call into the |
| 1359 | /// appropriate copies out of appropriate physical registers. |
| 1360 | /// |
| 1361 | SDValue |
| 1362 | X86TargetLowering::LowerCallResult(SDValue Chain, SDValue InFlag, |
Sandeep Patel | 65c3c8f | 2009-09-02 08:44:58 +0000 | [diff] [blame] | 1363 | CallingConv::ID CallConv, bool isVarArg, |
Dan Gohman | 98ca4f2 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 1364 | const SmallVectorImpl<ISD::InputArg> &Ins, |
| 1365 | DebugLoc dl, SelectionDAG &DAG, |
Dan Gohman | d858e90 | 2010-04-17 15:26:15 +0000 | [diff] [blame] | 1366 | SmallVectorImpl<SDValue> &InVals) const { |
Chris Lattner | 2a9bdd7 | 2007-02-25 09:12:39 +0000 | [diff] [blame] | 1367 | |
Chris Lattner | e32bbf6 | 2007-02-28 07:09:55 +0000 | [diff] [blame] | 1368 | // Assign locations to each value returned by this call. |
Chris Lattner | 9774c91 | 2007-02-27 05:28:59 +0000 | [diff] [blame] | 1369 | SmallVector<CCValAssign, 16> RVLocs; |
Torok Edwin | 3f142c3 | 2009-02-01 18:15:56 +0000 | [diff] [blame] | 1370 | bool Is64Bit = Subtarget->is64Bit(); |
Dan Gohman | 98ca4f2 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 1371 | CCState CCInfo(CallConv, isVarArg, getTargetMachine(), |
Owen Anderson | e922c02 | 2009-07-22 00:24:57 +0000 | [diff] [blame] | 1372 | RVLocs, *DAG.getContext()); |
Dan Gohman | 98ca4f2 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 1373 | CCInfo.AnalyzeCallResult(Ins, RetCC_X86); |
Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 1374 | |
Chris Lattner | 3085e15 | 2007-02-25 08:59:22 +0000 | [diff] [blame] | 1375 | // Copy all of the result registers out of their specified physreg. |
Chris Lattner | 8e6da15 | 2008-03-10 21:08:41 +0000 | [diff] [blame] | 1376 | for (unsigned i = 0; i != RVLocs.size(); ++i) { |
Dan Gohman | 37eed79 | 2009-02-04 17:28:58 +0000 | [diff] [blame] | 1377 | CCValAssign &VA = RVLocs[i]; |
Owen Anderson | e50ed30 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 1378 | EVT CopyVT = VA.getValVT(); |
Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 1379 | |
Torok Edwin | 3f142c3 | 2009-02-01 18:15:56 +0000 | [diff] [blame] | 1380 | // If this is x86-64, and we disabled SSE, we can't return FP values |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 1381 | if ((CopyVT == MVT::f32 || CopyVT == MVT::f64) && |
Nate Begeman | 2ea8ee7 | 2010-12-10 00:26:57 +0000 | [diff] [blame] | 1382 | ((Is64Bit || Ins[i].Flags.isInReg()) && !Subtarget->hasXMM())) { |
Chris Lattner | 75361b6 | 2010-04-07 22:58:41 +0000 | [diff] [blame] | 1383 | report_fatal_error("SSE register return with SSE disabled"); |
Torok Edwin | 3f142c3 | 2009-02-01 18:15:56 +0000 | [diff] [blame] | 1384 | } |
| 1385 | |
Evan Cheng | 79fb3b4 | 2009-02-20 20:43:02 +0000 | [diff] [blame] | 1386 | SDValue Val; |
Jakob Stoklund Olesen | d737fca | 2010-07-10 04:04:25 +0000 | [diff] [blame] | 1387 | |
| 1388 | // If this is a call to a function that returns an fp value on the floating |
| 1389 | // point stack, we must guarantee the the value is popped from the stack, so |
| 1390 | // a CopyFromReg is not good enough - the copy instruction may be eliminated |
| 1391 | // if the return value is not used. We use the FpGET_ST0 instructions |
| 1392 | // instead. |
| 1393 | if (VA.getLocReg() == X86::ST0 || VA.getLocReg() == X86::ST1) { |
| 1394 | // If we prefer to use the value in xmm registers, copy it out as f80 and |
| 1395 | // use a truncate to move it from fp stack reg to xmm reg. |
| 1396 | if (isScalarFPTypeInSSEReg(VA.getValVT())) CopyVT = MVT::f80; |
| 1397 | bool isST0 = VA.getLocReg() == X86::ST0; |
| 1398 | unsigned Opc = 0; |
| 1399 | if (CopyVT == MVT::f32) Opc = isST0 ? X86::FpGET_ST0_32:X86::FpGET_ST1_32; |
| 1400 | if (CopyVT == MVT::f64) Opc = isST0 ? X86::FpGET_ST0_64:X86::FpGET_ST1_64; |
| 1401 | if (CopyVT == MVT::f80) Opc = isST0 ? X86::FpGET_ST0_80:X86::FpGET_ST1_80; |
| 1402 | SDValue Ops[] = { Chain, InFlag }; |
| 1403 | Chain = SDValue(DAG.getMachineNode(Opc, dl, CopyVT, MVT::Other, MVT::Flag, |
| 1404 | Ops, 2), 1); |
| 1405 | Val = Chain.getValue(0); |
| 1406 | |
| 1407 | // Round the f80 to the right size, which also moves it to the appropriate |
| 1408 | // xmm register. |
| 1409 | if (CopyVT != VA.getValVT()) |
| 1410 | Val = DAG.getNode(ISD::FP_ROUND, dl, VA.getValVT(), Val, |
| 1411 | // This truncation won't change the value. |
| 1412 | DAG.getIntPtrConstant(1)); |
| 1413 | } else if (Is64Bit && CopyVT.isVector() && CopyVT.getSizeInBits() == 64) { |
Evan Cheng | 242b38b | 2009-02-23 09:03:22 +0000 | [diff] [blame] | 1414 | // For x86-64, MMX values are returned in XMM0 / XMM1 except for v1i64. |
| 1415 | if (VA.getLocReg() == X86::XMM0 || VA.getLocReg() == X86::XMM1) { |
| 1416 | Chain = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 1417 | MVT::v2i64, InFlag).getValue(1); |
Evan Cheng | 242b38b | 2009-02-23 09:03:22 +0000 | [diff] [blame] | 1418 | Val = Chain.getValue(0); |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 1419 | Val = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i64, |
| 1420 | Val, DAG.getConstant(0, MVT::i64)); |
Evan Cheng | 242b38b | 2009-02-23 09:03:22 +0000 | [diff] [blame] | 1421 | } else { |
| 1422 | Chain = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 1423 | MVT::i64, InFlag).getValue(1); |
Evan Cheng | 242b38b | 2009-02-23 09:03:22 +0000 | [diff] [blame] | 1424 | Val = Chain.getValue(0); |
| 1425 | } |
Wesley Peck | bf17cfa | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 1426 | Val = DAG.getNode(ISD::BITCAST, dl, CopyVT, Val); |
Evan Cheng | 79fb3b4 | 2009-02-20 20:43:02 +0000 | [diff] [blame] | 1427 | } else { |
| 1428 | Chain = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), |
| 1429 | CopyVT, InFlag).getValue(1); |
| 1430 | Val = Chain.getValue(0); |
| 1431 | } |
Chris Lattner | 8e6da15 | 2008-03-10 21:08:41 +0000 | [diff] [blame] | 1432 | InFlag = Chain.getValue(2); |
Dan Gohman | 98ca4f2 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 1433 | InVals.push_back(Val); |
Chris Lattner | 3085e15 | 2007-02-25 08:59:22 +0000 | [diff] [blame] | 1434 | } |
Duncan Sands | 4bdcb61 | 2008-07-02 17:40:58 +0000 | [diff] [blame] | 1435 | |
Dan Gohman | 98ca4f2 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 1436 | return Chain; |
Chris Lattner | 2b02a44 | 2007-02-25 08:29:00 +0000 | [diff] [blame] | 1437 | } |
| 1438 | |
| 1439 | |
Chris Lattner | dbdbf0c | 2005-11-15 00:40:23 +0000 | [diff] [blame] | 1440 | //===----------------------------------------------------------------------===// |
Arnold Schwaighofer | c85e171 | 2007-10-11 19:40:01 +0000 | [diff] [blame] | 1441 | // C & StdCall & Fast Calling Convention implementation |
Chris Lattner | dbdbf0c | 2005-11-15 00:40:23 +0000 | [diff] [blame] | 1442 | //===----------------------------------------------------------------------===// |
Anton Korobeynikov | b10308e | 2007-01-28 13:31:35 +0000 | [diff] [blame] | 1443 | // StdCall calling convention seems to be standard for many Windows' API |
| 1444 | // routines and around. It differs from C calling convention just a little: |
| 1445 | // callee should clean up the stack, not caller. Symbols should be also |
| 1446 | // decorated in some fancy way :) It doesn't support any vector arguments. |
Arnold Schwaighofer | c85e171 | 2007-10-11 19:40:01 +0000 | [diff] [blame] | 1447 | // For info on fast calling convention see Fast Calling Convention (tail call) |
| 1448 | // implementation LowerX86_32FastCCCallTo. |
Chris Lattner | dbdbf0c | 2005-11-15 00:40:23 +0000 | [diff] [blame] | 1449 | |
Dan Gohman | 98ca4f2 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 1450 | /// CallIsStructReturn - Determines whether a call uses struct return |
Arnold Schwaighofer | 16a3e52 | 2008-02-26 17:50:59 +0000 | [diff] [blame] | 1451 | /// semantics. |
Dan Gohman | 98ca4f2 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 1452 | static bool CallIsStructReturn(const SmallVectorImpl<ISD::OutputArg> &Outs) { |
| 1453 | if (Outs.empty()) |
Gordon Henriksen | 8673766 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 1454 | return false; |
Duncan Sands | 276dcbd | 2008-03-21 09:14:45 +0000 | [diff] [blame] | 1455 | |
Dan Gohman | 98ca4f2 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 1456 | return Outs[0].Flags.isSRet(); |
Gordon Henriksen | 8673766 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 1457 | } |
| 1458 | |
Dan Gohman | 7e77b0f | 2009-08-01 19:14:37 +0000 | [diff] [blame] | 1459 | /// ArgsAreStructReturn - Determines whether a function uses struct |
Arnold Schwaighofer | 16a3e52 | 2008-02-26 17:50:59 +0000 | [diff] [blame] | 1460 | /// return semantics. |
Dan Gohman | 98ca4f2 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 1461 | static bool |
| 1462 | ArgsAreStructReturn(const SmallVectorImpl<ISD::InputArg> &Ins) { |
| 1463 | if (Ins.empty()) |
Gordon Henriksen | 8673766 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 1464 | return false; |
Duncan Sands | 276dcbd | 2008-03-21 09:14:45 +0000 | [diff] [blame] | 1465 | |
Dan Gohman | 98ca4f2 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 1466 | return Ins[0].Flags.isSRet(); |
Gordon Henriksen | 8673766 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 1467 | } |
| 1468 | |
Arnold Schwaighofer | 16a3e52 | 2008-02-26 17:50:59 +0000 | [diff] [blame] | 1469 | /// CreateCopyOfByValArgument - Make a copy of an aggregate at address specified |
| 1470 | /// by "Src" to address "Dst" with size and alignment information specified by |
Arnold Schwaighofer | 4b5324a | 2008-04-12 18:11:06 +0000 | [diff] [blame] | 1471 | /// the specific parameter attribute. The copy will be passed as a byval |
| 1472 | /// function parameter. |
Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 1473 | static SDValue |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1474 | CreateCopyOfByValArgument(SDValue Src, SDValue Dst, SDValue Chain, |
Dale Johannesen | dd64c41 | 2009-02-04 00:33:20 +0000 | [diff] [blame] | 1475 | ISD::ArgFlagsTy Flags, SelectionDAG &DAG, |
| 1476 | DebugLoc dl) { |
Chris Lattner | e72f202 | 2010-09-21 05:40:29 +0000 | [diff] [blame] | 1477 | SDValue SizeNode = DAG.getConstant(Flags.getByValSize(), MVT::i32); |
Michael J. Spencer | ec38de2 | 2010-10-10 22:04:20 +0000 | [diff] [blame] | 1478 | |
Dale Johannesen | dd64c41 | 2009-02-04 00:33:20 +0000 | [diff] [blame] | 1479 | return DAG.getMemcpy(Chain, dl, Dst, Src, SizeNode, Flags.getByValAlign(), |
Mon P Wang | 20adc9d | 2010-04-04 03:10:48 +0000 | [diff] [blame] | 1480 | /*isVolatile*/false, /*AlwaysInline=*/true, |
Chris Lattner | fc448ff | 2010-09-21 18:51:21 +0000 | [diff] [blame] | 1481 | MachinePointerInfo(), MachinePointerInfo()); |
Arnold Schwaighofer | c8ab8cd | 2008-01-11 16:49:42 +0000 | [diff] [blame] | 1482 | } |
| 1483 | |
Chris Lattner | 2968943 | 2010-03-11 00:22:57 +0000 | [diff] [blame] | 1484 | /// IsTailCallConvention - Return true if the calling convention is one that |
| 1485 | /// supports tail call optimization. |
| 1486 | static bool IsTailCallConvention(CallingConv::ID CC) { |
| 1487 | return (CC == CallingConv::Fast || CC == CallingConv::GHC); |
| 1488 | } |
| 1489 | |
Evan Cheng | 0c439eb | 2010-01-27 00:07:07 +0000 | [diff] [blame] | 1490 | /// FuncIsMadeTailCallSafe - Return true if the function is being made into |
| 1491 | /// a tailcall target by changing its ABI. |
| 1492 | static bool FuncIsMadeTailCallSafe(CallingConv::ID CC) { |
Chris Lattner | 2968943 | 2010-03-11 00:22:57 +0000 | [diff] [blame] | 1493 | return GuaranteedTailCallOpt && IsTailCallConvention(CC); |
Evan Cheng | 0c439eb | 2010-01-27 00:07:07 +0000 | [diff] [blame] | 1494 | } |
| 1495 | |
Dan Gohman | 98ca4f2 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 1496 | SDValue |
| 1497 | X86TargetLowering::LowerMemArgument(SDValue Chain, |
Sandeep Patel | 65c3c8f | 2009-09-02 08:44:58 +0000 | [diff] [blame] | 1498 | CallingConv::ID CallConv, |
Dan Gohman | 98ca4f2 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 1499 | const SmallVectorImpl<ISD::InputArg> &Ins, |
| 1500 | DebugLoc dl, SelectionDAG &DAG, |
| 1501 | const CCValAssign &VA, |
| 1502 | MachineFrameInfo *MFI, |
Dan Gohman | d858e90 | 2010-04-17 15:26:15 +0000 | [diff] [blame] | 1503 | unsigned i) const { |
Rafael Espindola | 7effac5 | 2007-09-14 15:48:13 +0000 | [diff] [blame] | 1504 | // Create the nodes corresponding to a load from this parameter slot. |
Dan Gohman | 98ca4f2 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 1505 | ISD::ArgFlagsTy Flags = Ins[i].Flags; |
Evan Cheng | 0c439eb | 2010-01-27 00:07:07 +0000 | [diff] [blame] | 1506 | bool AlwaysUseMutable = FuncIsMadeTailCallSafe(CallConv); |
Duncan Sands | 276dcbd | 2008-03-21 09:14:45 +0000 | [diff] [blame] | 1507 | bool isImmutable = !AlwaysUseMutable && !Flags.isByVal(); |
Anton Korobeynikov | 2247276 | 2009-08-14 18:19:10 +0000 | [diff] [blame] | 1508 | EVT ValVT; |
| 1509 | |
| 1510 | // If value is passed by pointer we have address passed instead of the value |
| 1511 | // itself. |
| 1512 | if (VA.getLocInfo() == CCValAssign::Indirect) |
| 1513 | ValVT = VA.getLocVT(); |
| 1514 | else |
| 1515 | ValVT = VA.getValVT(); |
Evan Cheng | e70bb59 | 2008-01-10 02:24:25 +0000 | [diff] [blame] | 1516 | |
Arnold Schwaighofer | 865c681 | 2008-02-26 09:19:59 +0000 | [diff] [blame] | 1517 | // FIXME: For now, all byval parameter objects are marked mutable. This can be |
Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 1518 | // changed with more analysis. |
Arnold Schwaighofer | 865c681 | 2008-02-26 09:19:59 +0000 | [diff] [blame] | 1519 | // In case of tail call optimization mark all arguments mutable. Since they |
| 1520 | // could be overwritten by lowering of arguments in case of a tail call. |
Evan Cheng | 90567c3 | 2010-02-02 23:58:13 +0000 | [diff] [blame] | 1521 | if (Flags.isByVal()) { |
| 1522 | int FI = MFI->CreateFixedObject(Flags.getByValSize(), |
Evan Cheng | ed2ae13 | 2010-07-03 00:40:23 +0000 | [diff] [blame] | 1523 | VA.getLocMemOffset(), isImmutable); |
Evan Cheng | 90567c3 | 2010-02-02 23:58:13 +0000 | [diff] [blame] | 1524 | return DAG.getFrameIndex(FI, getPointerTy()); |
| 1525 | } else { |
| 1526 | int FI = MFI->CreateFixedObject(ValVT.getSizeInBits()/8, |
Evan Cheng | ed2ae13 | 2010-07-03 00:40:23 +0000 | [diff] [blame] | 1527 | VA.getLocMemOffset(), isImmutable); |
Evan Cheng | 90567c3 | 2010-02-02 23:58:13 +0000 | [diff] [blame] | 1528 | SDValue FIN = DAG.getFrameIndex(FI, getPointerTy()); |
| 1529 | return DAG.getLoad(ValVT, dl, Chain, FIN, |
Chris Lattner | e863903 | 2010-09-21 06:22:23 +0000 | [diff] [blame] | 1530 | MachinePointerInfo::getFixedStack(FI), |
David Greene | 67c9d42 | 2010-02-15 16:53:33 +0000 | [diff] [blame] | 1531 | false, false, 0); |
Evan Cheng | 90567c3 | 2010-02-02 23:58:13 +0000 | [diff] [blame] | 1532 | } |
Rafael Espindola | 7effac5 | 2007-09-14 15:48:13 +0000 | [diff] [blame] | 1533 | } |
| 1534 | |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1535 | SDValue |
Dan Gohman | 98ca4f2 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 1536 | X86TargetLowering::LowerFormalArguments(SDValue Chain, |
Sandeep Patel | 65c3c8f | 2009-09-02 08:44:58 +0000 | [diff] [blame] | 1537 | CallingConv::ID CallConv, |
Dan Gohman | 98ca4f2 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 1538 | bool isVarArg, |
| 1539 | const SmallVectorImpl<ISD::InputArg> &Ins, |
| 1540 | DebugLoc dl, |
| 1541 | SelectionDAG &DAG, |
Dan Gohman | d858e90 | 2010-04-17 15:26:15 +0000 | [diff] [blame] | 1542 | SmallVectorImpl<SDValue> &InVals) |
| 1543 | const { |
Evan Cheng | 1bc7804 | 2006-04-26 01:20:17 +0000 | [diff] [blame] | 1544 | MachineFunction &MF = DAG.getMachineFunction(); |
Gordon Henriksen | 8673766 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 1545 | X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>(); |
Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 1546 | |
Gordon Henriksen | 8673766 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 1547 | const Function* Fn = MF.getFunction(); |
| 1548 | if (Fn->hasExternalLinkage() && |
| 1549 | Subtarget->isTargetCygMing() && |
| 1550 | Fn->getName() == "main") |
| 1551 | FuncInfo->setForceFramePointer(true); |
| 1552 | |
Evan Cheng | 1bc7804 | 2006-04-26 01:20:17 +0000 | [diff] [blame] | 1553 | MachineFrameInfo *MFI = MF.getFrameInfo(); |
Gordon Henriksen | 8673766 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 1554 | bool Is64Bit = Subtarget->is64Bit(); |
Anton Korobeynikov | 998a5bc | 2008-04-27 23:15:03 +0000 | [diff] [blame] | 1555 | bool IsWin64 = Subtarget->isTargetWin64(); |
Gordon Henriksen | ae636f8 | 2008-01-03 16:47:34 +0000 | [diff] [blame] | 1556 | |
Chris Lattner | 2968943 | 2010-03-11 00:22:57 +0000 | [diff] [blame] | 1557 | assert(!(isVarArg && IsTailCallConvention(CallConv)) && |
| 1558 | "Var args not supported with calling convention fastcc or ghc"); |
Gordon Henriksen | ae636f8 | 2008-01-03 16:47:34 +0000 | [diff] [blame] | 1559 | |
Chris Lattner | 638402b | 2007-02-28 07:00:42 +0000 | [diff] [blame] | 1560 | // Assign locations to all of the incoming arguments. |
Chris Lattner | f39f771 | 2007-02-28 05:46:49 +0000 | [diff] [blame] | 1561 | SmallVector<CCValAssign, 16> ArgLocs; |
Dan Gohman | 98ca4f2 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 1562 | CCState CCInfo(CallConv, isVarArg, getTargetMachine(), |
| 1563 | ArgLocs, *DAG.getContext()); |
Duncan Sands | 4590766 | 2010-10-31 13:21:44 +0000 | [diff] [blame] | 1564 | CCInfo.AnalyzeFormalArguments(Ins, CC_X86); |
Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 1565 | |
Chris Lattner | f39f771 | 2007-02-28 05:46:49 +0000 | [diff] [blame] | 1566 | unsigned LastVal = ~0U; |
Anton Korobeynikov | 4ab1553 | 2009-08-03 08:13:56 +0000 | [diff] [blame] | 1567 | SDValue ArgValue; |
Chris Lattner | f39f771 | 2007-02-28 05:46:49 +0000 | [diff] [blame] | 1568 | for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) { |
| 1569 | CCValAssign &VA = ArgLocs[i]; |
| 1570 | // TODO: If an arg is passed in two places (e.g. reg and stack), skip later |
| 1571 | // places. |
| 1572 | assert(VA.getValNo() != LastVal && |
| 1573 | "Don't support value assigned to multiple locs yet"); |
| 1574 | LastVal = VA.getValNo(); |
Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 1575 | |
Chris Lattner | f39f771 | 2007-02-28 05:46:49 +0000 | [diff] [blame] | 1576 | if (VA.isRegLoc()) { |
Owen Anderson | e50ed30 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 1577 | EVT RegVT = VA.getLocVT(); |
Devang Patel | 8a84e44 | 2009-01-05 17:31:22 +0000 | [diff] [blame] | 1578 | TargetRegisterClass *RC = NULL; |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 1579 | if (RegVT == MVT::i32) |
Chris Lattner | f39f771 | 2007-02-28 05:46:49 +0000 | [diff] [blame] | 1580 | RC = X86::GR32RegisterClass; |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 1581 | else if (Is64Bit && RegVT == MVT::i64) |
Gordon Henriksen | 8673766 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 1582 | RC = X86::GR64RegisterClass; |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 1583 | else if (RegVT == MVT::f32) |
Gordon Henriksen | 8673766 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 1584 | RC = X86::FR32RegisterClass; |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 1585 | else if (RegVT == MVT::f64) |
Gordon Henriksen | 8673766 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 1586 | RC = X86::FR64RegisterClass; |
Bruno Cardoso Lopes | ac09835 | 2010-08-05 23:35:51 +0000 | [diff] [blame] | 1587 | else if (RegVT.isVector() && RegVT.getSizeInBits() == 256) |
| 1588 | RC = X86::VR256RegisterClass; |
Duncan Sands | 83ec4b6 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 1589 | else if (RegVT.isVector() && RegVT.getSizeInBits() == 128) |
Evan Cheng | ee472b1 | 2008-04-25 07:56:45 +0000 | [diff] [blame] | 1590 | RC = X86::VR128RegisterClass; |
Dale Johannesen | 0488fb6 | 2010-09-30 23:57:10 +0000 | [diff] [blame] | 1591 | else if (RegVT == MVT::x86mmx) |
Anton Korobeynikov | 80cb8aa | 2009-08-03 08:13:24 +0000 | [diff] [blame] | 1592 | RC = X86::VR64RegisterClass; |
| 1593 | else |
Torok Edwin | c23197a | 2009-07-14 16:55:14 +0000 | [diff] [blame] | 1594 | llvm_unreachable("Unknown argument type!"); |
Gordon Henriksen | ae636f8 | 2008-01-03 16:47:34 +0000 | [diff] [blame] | 1595 | |
Dan Gohman | 7e77b0f | 2009-08-01 19:14:37 +0000 | [diff] [blame] | 1596 | unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC); |
Dan Gohman | 98ca4f2 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 1597 | ArgValue = DAG.getCopyFromReg(Chain, dl, Reg, RegVT); |
Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 1598 | |
Chris Lattner | f39f771 | 2007-02-28 05:46:49 +0000 | [diff] [blame] | 1599 | // If this is an 8 or 16-bit value, it is really passed promoted to 32 |
| 1600 | // bits. Insert an assert[sz]ext to capture this, then truncate to the |
| 1601 | // right size. |
| 1602 | if (VA.getLocInfo() == CCValAssign::SExt) |
Dale Johannesen | ace1610 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 1603 | ArgValue = DAG.getNode(ISD::AssertSext, dl, RegVT, ArgValue, |
Chris Lattner | f39f771 | 2007-02-28 05:46:49 +0000 | [diff] [blame] | 1604 | DAG.getValueType(VA.getValVT())); |
| 1605 | else if (VA.getLocInfo() == CCValAssign::ZExt) |
Dale Johannesen | ace1610 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 1606 | ArgValue = DAG.getNode(ISD::AssertZext, dl, RegVT, ArgValue, |
Chris Lattner | f39f771 | 2007-02-28 05:46:49 +0000 | [diff] [blame] | 1607 | DAG.getValueType(VA.getValVT())); |
Anton Korobeynikov | 80cb8aa | 2009-08-03 08:13:24 +0000 | [diff] [blame] | 1608 | else if (VA.getLocInfo() == CCValAssign::BCvt) |
Wesley Peck | bf17cfa | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 1609 | ArgValue = DAG.getNode(ISD::BITCAST, dl, VA.getValVT(), ArgValue); |
Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 1610 | |
Anton Korobeynikov | 4ab1553 | 2009-08-03 08:13:56 +0000 | [diff] [blame] | 1611 | if (VA.isExtInLoc()) { |
Anton Korobeynikov | 80cb8aa | 2009-08-03 08:13:24 +0000 | [diff] [blame] | 1612 | // Handle MMX values passed in XMM regs. |
| 1613 | if (RegVT.isVector()) { |
Dale Johannesen | 0488fb6 | 2010-09-30 23:57:10 +0000 | [diff] [blame] | 1614 | ArgValue = DAG.getNode(X86ISD::MOVDQ2Q, dl, VA.getValVT(), |
| 1615 | ArgValue); |
Anton Korobeynikov | 80cb8aa | 2009-08-03 08:13:24 +0000 | [diff] [blame] | 1616 | } else |
| 1617 | ArgValue = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), ArgValue); |
Evan Cheng | 44c0fd1 | 2008-04-25 20:13:28 +0000 | [diff] [blame] | 1618 | } |
Chris Lattner | f39f771 | 2007-02-28 05:46:49 +0000 | [diff] [blame] | 1619 | } else { |
| 1620 | assert(VA.isMemLoc()); |
Dan Gohman | 98ca4f2 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 1621 | ArgValue = LowerMemArgument(Chain, CallConv, Ins, dl, DAG, VA, MFI, i); |
Evan Cheng | 1bc7804 | 2006-04-26 01:20:17 +0000 | [diff] [blame] | 1622 | } |
Anton Korobeynikov | 4ab1553 | 2009-08-03 08:13:56 +0000 | [diff] [blame] | 1623 | |
| 1624 | // If value is passed via pointer - do a load. |
| 1625 | if (VA.getLocInfo() == CCValAssign::Indirect) |
Chris Lattner | 51abfe4 | 2010-09-21 06:02:19 +0000 | [diff] [blame] | 1626 | ArgValue = DAG.getLoad(VA.getValVT(), dl, Chain, ArgValue, |
| 1627 | MachinePointerInfo(), false, false, 0); |
Anton Korobeynikov | 4ab1553 | 2009-08-03 08:13:56 +0000 | [diff] [blame] | 1628 | |
Dan Gohman | 98ca4f2 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 1629 | InVals.push_back(ArgValue); |
Evan Cheng | 1bc7804 | 2006-04-26 01:20:17 +0000 | [diff] [blame] | 1630 | } |
Gordon Henriksen | ae636f8 | 2008-01-03 16:47:34 +0000 | [diff] [blame] | 1631 | |
Dan Gohman | 61a9213 | 2008-04-21 23:59:07 +0000 | [diff] [blame] | 1632 | // The x86-64 ABI for returning structs by value requires that we copy |
| 1633 | // the sret argument into %rax for the return. Save the argument into |
| 1634 | // a virtual register so that we can access it from the return points. |
Dan Gohman | 7e77b0f | 2009-08-01 19:14:37 +0000 | [diff] [blame] | 1635 | if (Is64Bit && MF.getFunction()->hasStructRetAttr()) { |
Dan Gohman | 61a9213 | 2008-04-21 23:59:07 +0000 | [diff] [blame] | 1636 | X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>(); |
| 1637 | unsigned Reg = FuncInfo->getSRetReturnReg(); |
| 1638 | if (!Reg) { |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 1639 | Reg = MF.getRegInfo().createVirtualRegister(getRegClassFor(MVT::i64)); |
Dan Gohman | 61a9213 | 2008-04-21 23:59:07 +0000 | [diff] [blame] | 1640 | FuncInfo->setSRetReturnReg(Reg); |
| 1641 | } |
Dan Gohman | 98ca4f2 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 1642 | SDValue Copy = DAG.getCopyToReg(DAG.getEntryNode(), dl, Reg, InVals[0]); |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 1643 | Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Copy, Chain); |
Dan Gohman | 61a9213 | 2008-04-21 23:59:07 +0000 | [diff] [blame] | 1644 | } |
| 1645 | |
Chris Lattner | f39f771 | 2007-02-28 05:46:49 +0000 | [diff] [blame] | 1646 | unsigned StackSize = CCInfo.getNextStackOffset(); |
Evan Cheng | 0c439eb | 2010-01-27 00:07:07 +0000 | [diff] [blame] | 1647 | // Align stack specially for tail calls. |
| 1648 | if (FuncIsMadeTailCallSafe(CallConv)) |
Gordon Henriksen | ae636f8 | 2008-01-03 16:47:34 +0000 | [diff] [blame] | 1649 | StackSize = GetAlignedArgumentStackSize(StackSize, DAG); |
Evan Cheng | 25caf63 | 2006-05-23 21:06:34 +0000 | [diff] [blame] | 1650 | |
Evan Cheng | 1bc7804 | 2006-04-26 01:20:17 +0000 | [diff] [blame] | 1651 | // If the function takes variable number of arguments, make a frame index for |
| 1652 | // the start of the first vararg value... for expansion of llvm.va_start. |
Gordon Henriksen | ae636f8 | 2008-01-03 16:47:34 +0000 | [diff] [blame] | 1653 | if (isVarArg) { |
Anton Korobeynikov | e7beda1 | 2010-10-03 22:52:07 +0000 | [diff] [blame] | 1654 | if (!IsWin64 && (Is64Bit || (CallConv != CallingConv::X86_FastCall && |
| 1655 | CallConv != CallingConv::X86_ThisCall))) { |
Jakob Stoklund Olesen | b2eeed7 | 2010-07-29 17:42:27 +0000 | [diff] [blame] | 1656 | FuncInfo->setVarArgsFrameIndex(MFI->CreateFixedObject(1, StackSize,true)); |
Gordon Henriksen | 8673766 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 1657 | } |
| 1658 | if (Is64Bit) { |
Anton Korobeynikov | 998a5bc | 2008-04-27 23:15:03 +0000 | [diff] [blame] | 1659 | unsigned TotalNumIntRegs = 0, TotalNumXMMRegs = 0; |
| 1660 | |
| 1661 | // FIXME: We should really autogenerate these arrays |
| 1662 | static const unsigned GPR64ArgRegsWin64[] = { |
| 1663 | X86::RCX, X86::RDX, X86::R8, X86::R9 |
Gordon Henriksen | 8673766 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 1664 | }; |
Anton Korobeynikov | 998a5bc | 2008-04-27 23:15:03 +0000 | [diff] [blame] | 1665 | static const unsigned GPR64ArgRegs64Bit[] = { |
| 1666 | X86::RDI, X86::RSI, X86::RDX, X86::RCX, X86::R8, X86::R9 |
| 1667 | }; |
| 1668 | static const unsigned XMMArgRegs64Bit[] = { |
Gordon Henriksen | 8673766 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 1669 | X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3, |
| 1670 | X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7 |
| 1671 | }; |
Anton Korobeynikov | e7beda1 | 2010-10-03 22:52:07 +0000 | [diff] [blame] | 1672 | const unsigned *GPR64ArgRegs; |
| 1673 | unsigned NumXMMRegs = 0; |
Anton Korobeynikov | 998a5bc | 2008-04-27 23:15:03 +0000 | [diff] [blame] | 1674 | |
| 1675 | if (IsWin64) { |
Anton Korobeynikov | e7beda1 | 2010-10-03 22:52:07 +0000 | [diff] [blame] | 1676 | // The XMM registers which might contain var arg parameters are shadowed |
| 1677 | // in their paired GPR. So we only need to save the GPR to their home |
| 1678 | // slots. |
| 1679 | TotalNumIntRegs = 4; |
Anton Korobeynikov | 998a5bc | 2008-04-27 23:15:03 +0000 | [diff] [blame] | 1680 | GPR64ArgRegs = GPR64ArgRegsWin64; |
Anton Korobeynikov | 998a5bc | 2008-04-27 23:15:03 +0000 | [diff] [blame] | 1681 | } else { |
| 1682 | TotalNumIntRegs = 6; TotalNumXMMRegs = 8; |
| 1683 | GPR64ArgRegs = GPR64ArgRegs64Bit; |
Anton Korobeynikov | e7beda1 | 2010-10-03 22:52:07 +0000 | [diff] [blame] | 1684 | |
| 1685 | NumXMMRegs = CCInfo.getFirstUnallocated(XMMArgRegs64Bit, TotalNumXMMRegs); |
Anton Korobeynikov | 998a5bc | 2008-04-27 23:15:03 +0000 | [diff] [blame] | 1686 | } |
| 1687 | unsigned NumIntRegs = CCInfo.getFirstUnallocated(GPR64ArgRegs, |
| 1688 | TotalNumIntRegs); |
Anton Korobeynikov | 998a5bc | 2008-04-27 23:15:03 +0000 | [diff] [blame] | 1689 | |
Devang Patel | 578efa9 | 2009-06-05 21:57:13 +0000 | [diff] [blame] | 1690 | bool NoImplicitFloatOps = Fn->hasFnAttr(Attribute::NoImplicitFloat); |
Nate Begeman | 2ea8ee7 | 2010-12-10 00:26:57 +0000 | [diff] [blame] | 1691 | assert(!(NumXMMRegs && !Subtarget->hasXMM()) && |
Torok Edwin | 3f142c3 | 2009-02-01 18:15:56 +0000 | [diff] [blame] | 1692 | "SSE register cannot be used when SSE is disabled!"); |
Devang Patel | 578efa9 | 2009-06-05 21:57:13 +0000 | [diff] [blame] | 1693 | assert(!(NumXMMRegs && UseSoftFloat && NoImplicitFloatOps) && |
Evan Cheng | c7ce29b | 2009-02-13 22:36:38 +0000 | [diff] [blame] | 1694 | "SSE register cannot be used when SSE is disabled!"); |
Nate Begeman | 2ea8ee7 | 2010-12-10 00:26:57 +0000 | [diff] [blame] | 1695 | if (UseSoftFloat || NoImplicitFloatOps || !Subtarget->hasXMM()) |
Torok Edwin | 3f142c3 | 2009-02-01 18:15:56 +0000 | [diff] [blame] | 1696 | // Kernel mode asks for SSE to be disabled, so don't push them |
| 1697 | // on the stack. |
| 1698 | TotalNumXMMRegs = 0; |
Bill Wendling | f9abd7e | 2009-03-11 22:30:01 +0000 | [diff] [blame] | 1699 | |
Anton Korobeynikov | e7beda1 | 2010-10-03 22:52:07 +0000 | [diff] [blame] | 1700 | if (IsWin64) { |
Cameron Esfahani | ec37b00 | 2010-10-08 19:24:18 +0000 | [diff] [blame] | 1701 | const TargetFrameInfo &TFI = *getTargetMachine().getFrameInfo(); |
| 1702 | // Get to the caller-allocated home save location. Add 8 to account |
| 1703 | // for the return address. |
| 1704 | int HomeOffset = TFI.getOffsetOfLocalArea() + 8; |
Anton Korobeynikov | e7beda1 | 2010-10-03 22:52:07 +0000 | [diff] [blame] | 1705 | FuncInfo->setRegSaveFrameIndex( |
Cameron Esfahani | ec37b00 | 2010-10-08 19:24:18 +0000 | [diff] [blame] | 1706 | MFI->CreateFixedObject(1, NumIntRegs * 8 + HomeOffset, false)); |
Anton Korobeynikov | e7beda1 | 2010-10-03 22:52:07 +0000 | [diff] [blame] | 1707 | FuncInfo->setVarArgsFrameIndex(FuncInfo->getRegSaveFrameIndex()); |
| 1708 | } else { |
| 1709 | // For X86-64, if there are vararg parameters that are passed via |
| 1710 | // registers, then we must store them to their spots on the stack so they |
| 1711 | // may be loaded by deferencing the result of va_next. |
| 1712 | FuncInfo->setVarArgsGPOffset(NumIntRegs * 8); |
| 1713 | FuncInfo->setVarArgsFPOffset(TotalNumIntRegs * 8 + NumXMMRegs * 16); |
| 1714 | FuncInfo->setRegSaveFrameIndex( |
| 1715 | MFI->CreateStackObject(TotalNumIntRegs * 8 + TotalNumXMMRegs * 16, 16, |
Dan Gohman | 1e93df6 | 2010-04-17 14:41:14 +0000 | [diff] [blame] | 1716 | false)); |
Anton Korobeynikov | e7beda1 | 2010-10-03 22:52:07 +0000 | [diff] [blame] | 1717 | } |
Anton Korobeynikov | 998a5bc | 2008-04-27 23:15:03 +0000 | [diff] [blame] | 1718 | |
Gordon Henriksen | 8673766 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 1719 | // Store the integer parameter registers. |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1720 | SmallVector<SDValue, 8> MemOps; |
Dan Gohman | 1e93df6 | 2010-04-17 14:41:14 +0000 | [diff] [blame] | 1721 | SDValue RSFIN = DAG.getFrameIndex(FuncInfo->getRegSaveFrameIndex(), |
| 1722 | getPointerTy()); |
| 1723 | unsigned Offset = FuncInfo->getVarArgsGPOffset(); |
Anton Korobeynikov | 998a5bc | 2008-04-27 23:15:03 +0000 | [diff] [blame] | 1724 | for (; NumIntRegs != TotalNumIntRegs; ++NumIntRegs) { |
Dan Gohman | d6708ea | 2009-08-15 01:38:56 +0000 | [diff] [blame] | 1725 | SDValue FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(), RSFIN, |
| 1726 | DAG.getIntPtrConstant(Offset)); |
Bob Wilson | 998e125 | 2009-04-20 18:36:57 +0000 | [diff] [blame] | 1727 | unsigned VReg = MF.addLiveIn(GPR64ArgRegs[NumIntRegs], |
| 1728 | X86::GR64RegisterClass); |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 1729 | SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i64); |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1730 | SDValue Store = |
Dale Johannesen | ace1610 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 1731 | DAG.getStore(Val.getValue(1), dl, Val, FIN, |
Chris Lattner | e863903 | 2010-09-21 06:22:23 +0000 | [diff] [blame] | 1732 | MachinePointerInfo::getFixedStack( |
| 1733 | FuncInfo->getRegSaveFrameIndex(), Offset), |
| 1734 | false, false, 0); |
Gordon Henriksen | 8673766 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 1735 | MemOps.push_back(Store); |
Dan Gohman | d6708ea | 2009-08-15 01:38:56 +0000 | [diff] [blame] | 1736 | Offset += 8; |
Gordon Henriksen | 8673766 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 1737 | } |
Anton Korobeynikov | 998a5bc | 2008-04-27 23:15:03 +0000 | [diff] [blame] | 1738 | |
Dan Gohman | face41a | 2009-08-16 21:24:25 +0000 | [diff] [blame] | 1739 | if (TotalNumXMMRegs != 0 && NumXMMRegs != TotalNumXMMRegs) { |
| 1740 | // Now store the XMM (fp + vector) parameter registers. |
| 1741 | SmallVector<SDValue, 11> SaveXMMOps; |
| 1742 | SaveXMMOps.push_back(Chain); |
Dan Gohman | d6708ea | 2009-08-15 01:38:56 +0000 | [diff] [blame] | 1743 | |
Dan Gohman | face41a | 2009-08-16 21:24:25 +0000 | [diff] [blame] | 1744 | unsigned AL = MF.addLiveIn(X86::AL, X86::GR8RegisterClass); |
| 1745 | SDValue ALVal = DAG.getCopyFromReg(DAG.getEntryNode(), dl, AL, MVT::i8); |
| 1746 | SaveXMMOps.push_back(ALVal); |
Dan Gohman | d6708ea | 2009-08-15 01:38:56 +0000 | [diff] [blame] | 1747 | |
Dan Gohman | 1e93df6 | 2010-04-17 14:41:14 +0000 | [diff] [blame] | 1748 | SaveXMMOps.push_back(DAG.getIntPtrConstant( |
| 1749 | FuncInfo->getRegSaveFrameIndex())); |
| 1750 | SaveXMMOps.push_back(DAG.getIntPtrConstant( |
| 1751 | FuncInfo->getVarArgsFPOffset())); |
Dan Gohman | d6708ea | 2009-08-15 01:38:56 +0000 | [diff] [blame] | 1752 | |
Dan Gohman | face41a | 2009-08-16 21:24:25 +0000 | [diff] [blame] | 1753 | for (; NumXMMRegs != TotalNumXMMRegs; ++NumXMMRegs) { |
Anton Korobeynikov | e7beda1 | 2010-10-03 22:52:07 +0000 | [diff] [blame] | 1754 | unsigned VReg = MF.addLiveIn(XMMArgRegs64Bit[NumXMMRegs], |
Dan Gohman | face41a | 2009-08-16 21:24:25 +0000 | [diff] [blame] | 1755 | X86::VR128RegisterClass); |
| 1756 | SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::v4f32); |
| 1757 | SaveXMMOps.push_back(Val); |
| 1758 | } |
| 1759 | MemOps.push_back(DAG.getNode(X86ISD::VASTART_SAVE_XMM_REGS, dl, |
| 1760 | MVT::Other, |
| 1761 | &SaveXMMOps[0], SaveXMMOps.size())); |
Gordon Henriksen | 8673766 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 1762 | } |
Dan Gohman | face41a | 2009-08-16 21:24:25 +0000 | [diff] [blame] | 1763 | |
| 1764 | if (!MemOps.empty()) |
| 1765 | Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, |
| 1766 | &MemOps[0], MemOps.size()); |
Gordon Henriksen | 8673766 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 1767 | } |
Gordon Henriksen | ae636f8 | 2008-01-03 16:47:34 +0000 | [diff] [blame] | 1768 | } |
Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 1769 | |
Gordon Henriksen | 8673766 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 1770 | // Some CCs need callee pop. |
Dan Gohman | 4d3d6e1 | 2010-05-27 18:43:40 +0000 | [diff] [blame] | 1771 | if (Subtarget->IsCalleePop(isVarArg, CallConv)) { |
Dan Gohman | 1e93df6 | 2010-04-17 14:41:14 +0000 | [diff] [blame] | 1772 | FuncInfo->setBytesToPopOnReturn(StackSize); // Callee pops everything. |
Anton Korobeynikov | b10308e | 2007-01-28 13:31:35 +0000 | [diff] [blame] | 1773 | } else { |
Dan Gohman | 1e93df6 | 2010-04-17 14:41:14 +0000 | [diff] [blame] | 1774 | FuncInfo->setBytesToPopOnReturn(0); // Callee pops nothing. |
Chris Lattner | f39f771 | 2007-02-28 05:46:49 +0000 | [diff] [blame] | 1775 | // If this is an sret function, the return should pop the hidden pointer. |
Chris Lattner | 2968943 | 2010-03-11 00:22:57 +0000 | [diff] [blame] | 1776 | if (!Is64Bit && !IsTailCallConvention(CallConv) && ArgsAreStructReturn(Ins)) |
Dan Gohman | 1e93df6 | 2010-04-17 14:41:14 +0000 | [diff] [blame] | 1777 | FuncInfo->setBytesToPopOnReturn(4); |
Anton Korobeynikov | b10308e | 2007-01-28 13:31:35 +0000 | [diff] [blame] | 1778 | } |
Gordon Henriksen | ae636f8 | 2008-01-03 16:47:34 +0000 | [diff] [blame] | 1779 | |
Gordon Henriksen | 8673766 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 1780 | if (!Is64Bit) { |
Dan Gohman | 1e93df6 | 2010-04-17 14:41:14 +0000 | [diff] [blame] | 1781 | // RegSaveFrameIndex is X86-64 only. |
| 1782 | FuncInfo->setRegSaveFrameIndex(0xAAAAAAA); |
Anton Korobeynikov | ded05e3 | 2010-05-16 09:08:45 +0000 | [diff] [blame] | 1783 | if (CallConv == CallingConv::X86_FastCall || |
| 1784 | CallConv == CallingConv::X86_ThisCall) |
Dan Gohman | 1e93df6 | 2010-04-17 14:41:14 +0000 | [diff] [blame] | 1785 | // fastcc functions can't have varargs. |
| 1786 | FuncInfo->setVarArgsFrameIndex(0xAAAAAAA); |
Gordon Henriksen | 8673766 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 1787 | } |
Evan Cheng | 25caf63 | 2006-05-23 21:06:34 +0000 | [diff] [blame] | 1788 | |
Dan Gohman | 98ca4f2 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 1789 | return Chain; |
Chris Lattner | dbdbf0c | 2005-11-15 00:40:23 +0000 | [diff] [blame] | 1790 | } |
| 1791 | |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1792 | SDValue |
Dan Gohman | 98ca4f2 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 1793 | X86TargetLowering::LowerMemOpCallTo(SDValue Chain, |
| 1794 | SDValue StackPtr, SDValue Arg, |
| 1795 | DebugLoc dl, SelectionDAG &DAG, |
Evan Cheng | dffbd83 | 2008-01-10 00:09:10 +0000 | [diff] [blame] | 1796 | const CCValAssign &VA, |
Dan Gohman | d858e90 | 2010-04-17 15:26:15 +0000 | [diff] [blame] | 1797 | ISD::ArgFlagsTy Flags) const { |
Anton Korobeynikov | c7c62bb | 2010-09-02 22:31:32 +0000 | [diff] [blame] | 1798 | const unsigned FirstStackArgOffset = (Subtarget->isTargetWin64() ? 32 : 0); |
| 1799 | unsigned LocMemOffset = FirstStackArgOffset + VA.getLocMemOffset(); |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1800 | SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset); |
Dale Johannesen | ace1610 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 1801 | PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff); |
Chris Lattner | fc448ff | 2010-09-21 18:51:21 +0000 | [diff] [blame] | 1802 | if (Flags.isByVal()) |
Dale Johannesen | dd64c41 | 2009-02-04 00:33:20 +0000 | [diff] [blame] | 1803 | return CreateCopyOfByValArgument(Arg, PtrOff, Chain, Flags, DAG, dl); |
Chris Lattner | fc448ff | 2010-09-21 18:51:21 +0000 | [diff] [blame] | 1804 | |
| 1805 | return DAG.getStore(Chain, dl, Arg, PtrOff, |
| 1806 | MachinePointerInfo::getStack(LocMemOffset), |
David Greene | 67c9d42 | 2010-02-15 16:53:33 +0000 | [diff] [blame] | 1807 | false, false, 0); |
Evan Cheng | dffbd83 | 2008-01-10 00:09:10 +0000 | [diff] [blame] | 1808 | } |
| 1809 | |
Bill Wendling | 64e8732 | 2009-01-16 19:25:27 +0000 | [diff] [blame] | 1810 | /// EmitTailCallLoadRetAddr - Emit a load of return address if tail call |
Arnold Schwaighofer | 4b5324a | 2008-04-12 18:11:06 +0000 | [diff] [blame] | 1811 | /// optimization is performed and it is required. |
Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 1812 | SDValue |
| 1813 | X86TargetLowering::EmitTailCallLoadRetAddr(SelectionDAG &DAG, |
Evan Cheng | ddc419c | 2010-01-26 19:04:47 +0000 | [diff] [blame] | 1814 | SDValue &OutRetAddr, SDValue Chain, |
| 1815 | bool IsTailCall, bool Is64Bit, |
Dan Gohman | d858e90 | 2010-04-17 15:26:15 +0000 | [diff] [blame] | 1816 | int FPDiff, DebugLoc dl) const { |
Arnold Schwaighofer | 4b5324a | 2008-04-12 18:11:06 +0000 | [diff] [blame] | 1817 | // Adjust the Return address stack slot. |
Owen Anderson | e50ed30 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 1818 | EVT VT = getPointerTy(); |
Arnold Schwaighofer | 4b5324a | 2008-04-12 18:11:06 +0000 | [diff] [blame] | 1819 | OutRetAddr = getReturnAddressFrameIndex(DAG); |
Bill Wendling | 64e8732 | 2009-01-16 19:25:27 +0000 | [diff] [blame] | 1820 | |
Arnold Schwaighofer | 4b5324a | 2008-04-12 18:11:06 +0000 | [diff] [blame] | 1821 | // Load the "old" Return address. |
Chris Lattner | 51abfe4 | 2010-09-21 06:02:19 +0000 | [diff] [blame] | 1822 | OutRetAddr = DAG.getLoad(VT, dl, Chain, OutRetAddr, MachinePointerInfo(), |
| 1823 | false, false, 0); |
Gabor Greif | ba36cb5 | 2008-08-28 21:40:38 +0000 | [diff] [blame] | 1824 | return SDValue(OutRetAddr.getNode(), 1); |
Arnold Schwaighofer | 4b5324a | 2008-04-12 18:11:06 +0000 | [diff] [blame] | 1825 | } |
| 1826 | |
| 1827 | /// EmitTailCallStoreRetAddr - Emit a store of the return adress if tail call |
| 1828 | /// optimization is performed and it is required (FPDiff!=0). |
Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 1829 | static SDValue |
| 1830 | EmitTailCallStoreRetAddr(SelectionDAG & DAG, MachineFunction &MF, |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1831 | SDValue Chain, SDValue RetAddrFrIdx, |
Dale Johannesen | ace1610 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 1832 | bool Is64Bit, int FPDiff, DebugLoc dl) { |
Arnold Schwaighofer | 4b5324a | 2008-04-12 18:11:06 +0000 | [diff] [blame] | 1833 | // Store the return address to the appropriate stack slot. |
| 1834 | if (!FPDiff) return Chain; |
| 1835 | // Calculate the new stack slot for the return address. |
| 1836 | int SlotSize = Is64Bit ? 8 : 4; |
Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 1837 | int NewReturnAddrFI = |
Evan Cheng | ed2ae13 | 2010-07-03 00:40:23 +0000 | [diff] [blame] | 1838 | MF.getFrameInfo()->CreateFixedObject(SlotSize, FPDiff-SlotSize, false); |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 1839 | EVT VT = Is64Bit ? MVT::i64 : MVT::i32; |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1840 | SDValue NewRetAddrFrIdx = DAG.getFrameIndex(NewReturnAddrFI, VT); |
Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 1841 | Chain = DAG.getStore(Chain, dl, RetAddrFrIdx, NewRetAddrFrIdx, |
Chris Lattner | e863903 | 2010-09-21 06:22:23 +0000 | [diff] [blame] | 1842 | MachinePointerInfo::getFixedStack(NewReturnAddrFI), |
David Greene | 67c9d42 | 2010-02-15 16:53:33 +0000 | [diff] [blame] | 1843 | false, false, 0); |
Arnold Schwaighofer | 4b5324a | 2008-04-12 18:11:06 +0000 | [diff] [blame] | 1844 | return Chain; |
| 1845 | } |
| 1846 | |
Dan Gohman | 98ca4f2 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 1847 | SDValue |
Evan Cheng | 022d9e1 | 2010-02-02 23:55:14 +0000 | [diff] [blame] | 1848 | X86TargetLowering::LowerCall(SDValue Chain, SDValue Callee, |
Sandeep Patel | 65c3c8f | 2009-09-02 08:44:58 +0000 | [diff] [blame] | 1849 | CallingConv::ID CallConv, bool isVarArg, |
Evan Cheng | 0c439eb | 2010-01-27 00:07:07 +0000 | [diff] [blame] | 1850 | bool &isTailCall, |
Dan Gohman | 98ca4f2 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 1851 | const SmallVectorImpl<ISD::OutputArg> &Outs, |
Dan Gohman | c940365 | 2010-07-07 15:54:55 +0000 | [diff] [blame] | 1852 | const SmallVectorImpl<SDValue> &OutVals, |
Dan Gohman | 98ca4f2 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 1853 | const SmallVectorImpl<ISD::InputArg> &Ins, |
| 1854 | DebugLoc dl, SelectionDAG &DAG, |
Dan Gohman | d858e90 | 2010-04-17 15:26:15 +0000 | [diff] [blame] | 1855 | SmallVectorImpl<SDValue> &InVals) const { |
Dan Gohman | 98ca4f2 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 1856 | MachineFunction &MF = DAG.getMachineFunction(); |
| 1857 | bool Is64Bit = Subtarget->is64Bit(); |
| 1858 | bool IsStructRet = CallIsStructReturn(Outs); |
Evan Cheng | 5f94193 | 2010-02-05 02:21:12 +0000 | [diff] [blame] | 1859 | bool IsSibcall = false; |
Dan Gohman | 98ca4f2 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 1860 | |
Evan Cheng | 5f94193 | 2010-02-05 02:21:12 +0000 | [diff] [blame] | 1861 | if (isTailCall) { |
Evan Cheng | 0c439eb | 2010-01-27 00:07:07 +0000 | [diff] [blame] | 1862 | // Check if it's really possible to do a tail call. |
Evan Cheng | a375d47 | 2010-03-15 18:54:48 +0000 | [diff] [blame] | 1863 | isTailCall = IsEligibleForTailCallOptimization(Callee, CallConv, |
| 1864 | isVarArg, IsStructRet, MF.getFunction()->hasStructRetAttr(), |
Dan Gohman | c940365 | 2010-07-07 15:54:55 +0000 | [diff] [blame] | 1865 | Outs, OutVals, Ins, DAG); |
Evan Cheng | f22f9b3 | 2010-02-06 03:28:46 +0000 | [diff] [blame] | 1866 | |
| 1867 | // Sibcalls are automatically detected tailcalls which do not require |
| 1868 | // ABI changes. |
Dan Gohman | 1797ed5 | 2010-02-08 20:27:50 +0000 | [diff] [blame] | 1869 | if (!GuaranteedTailCallOpt && isTailCall) |
Evan Cheng | 5f94193 | 2010-02-05 02:21:12 +0000 | [diff] [blame] | 1870 | IsSibcall = true; |
Evan Cheng | f22f9b3 | 2010-02-06 03:28:46 +0000 | [diff] [blame] | 1871 | |
| 1872 | if (isTailCall) |
| 1873 | ++NumTailCalls; |
Evan Cheng | 5f94193 | 2010-02-05 02:21:12 +0000 | [diff] [blame] | 1874 | } |
Evan Cheng | 0c439eb | 2010-01-27 00:07:07 +0000 | [diff] [blame] | 1875 | |
Chris Lattner | 2968943 | 2010-03-11 00:22:57 +0000 | [diff] [blame] | 1876 | assert(!(isVarArg && IsTailCallConvention(CallConv)) && |
| 1877 | "Var args not supported with calling convention fastcc or ghc"); |
Gordon Henriksen | ae636f8 | 2008-01-03 16:47:34 +0000 | [diff] [blame] | 1878 | |
Chris Lattner | 638402b | 2007-02-28 07:00:42 +0000 | [diff] [blame] | 1879 | // Analyze operands of the call, assigning locations to each operand. |
Chris Lattner | 423c5f4 | 2007-02-28 05:31:48 +0000 | [diff] [blame] | 1880 | SmallVector<CCValAssign, 16> ArgLocs; |
Dan Gohman | 98ca4f2 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 1881 | CCState CCInfo(CallConv, isVarArg, getTargetMachine(), |
| 1882 | ArgLocs, *DAG.getContext()); |
Duncan Sands | 4590766 | 2010-10-31 13:21:44 +0000 | [diff] [blame] | 1883 | CCInfo.AnalyzeCallOperands(Outs, CC_X86); |
Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 1884 | |
Chris Lattner | 423c5f4 | 2007-02-28 05:31:48 +0000 | [diff] [blame] | 1885 | // Get a count of how many bytes are to be pushed on the stack. |
| 1886 | unsigned NumBytes = CCInfo.getNextStackOffset(); |
Evan Cheng | f22f9b3 | 2010-02-06 03:28:46 +0000 | [diff] [blame] | 1887 | if (IsSibcall) |
Evan Cheng | b2c9290 | 2010-02-02 02:22:50 +0000 | [diff] [blame] | 1888 | // This is a sibcall. The memory operands are available in caller's |
| 1889 | // own caller's stack. |
| 1890 | NumBytes = 0; |
Chris Lattner | 2968943 | 2010-03-11 00:22:57 +0000 | [diff] [blame] | 1891 | else if (GuaranteedTailCallOpt && IsTailCallConvention(CallConv)) |
Evan Cheng | f22f9b3 | 2010-02-06 03:28:46 +0000 | [diff] [blame] | 1892 | NumBytes = GetAlignedArgumentStackSize(NumBytes, DAG); |
Chris Lattner | dbdbf0c | 2005-11-15 00:40:23 +0000 | [diff] [blame] | 1893 | |
Gordon Henriksen | 8673766 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 1894 | int FPDiff = 0; |
Evan Cheng | f22f9b3 | 2010-02-06 03:28:46 +0000 | [diff] [blame] | 1895 | if (isTailCall && !IsSibcall) { |
Gordon Henriksen | 8673766 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 1896 | // Lower arguments at fp - stackoffset + fpdiff. |
Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 1897 | unsigned NumBytesCallerPushed = |
Gordon Henriksen | 8673766 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 1898 | MF.getInfo<X86MachineFunctionInfo>()->getBytesToPopOnReturn(); |
| 1899 | FPDiff = NumBytesCallerPushed - NumBytes; |
| 1900 | |
| 1901 | // Set the delta of movement of the returnaddr stackslot. |
| 1902 | // But only set if delta is greater than previous delta. |
| 1903 | if (FPDiff < (MF.getInfo<X86MachineFunctionInfo>()->getTCReturnAddrDelta())) |
| 1904 | MF.getInfo<X86MachineFunctionInfo>()->setTCReturnAddrDelta(FPDiff); |
| 1905 | } |
| 1906 | |
Evan Cheng | f22f9b3 | 2010-02-06 03:28:46 +0000 | [diff] [blame] | 1907 | if (!IsSibcall) |
| 1908 | Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true)); |
Chris Lattner | dbdbf0c | 2005-11-15 00:40:23 +0000 | [diff] [blame] | 1909 | |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1910 | SDValue RetAddrFrIdx; |
Arnold Schwaighofer | 4b5324a | 2008-04-12 18:11:06 +0000 | [diff] [blame] | 1911 | // Load return adress for tail calls. |
Evan Cheng | f22f9b3 | 2010-02-06 03:28:46 +0000 | [diff] [blame] | 1912 | if (isTailCall && FPDiff) |
| 1913 | Chain = EmitTailCallLoadRetAddr(DAG, RetAddrFrIdx, Chain, isTailCall, |
| 1914 | Is64Bit, FPDiff, dl); |
Gordon Henriksen | 8673766 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 1915 | |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1916 | SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass; |
| 1917 | SmallVector<SDValue, 8> MemOpChains; |
| 1918 | SDValue StackPtr; |
Chris Lattner | 423c5f4 | 2007-02-28 05:31:48 +0000 | [diff] [blame] | 1919 | |
Arnold Schwaighofer | 30e62c0 | 2008-04-30 09:16:33 +0000 | [diff] [blame] | 1920 | // Walk the register/memloc assignments, inserting copies/loads. In the case |
| 1921 | // of tail call optimization arguments are handle later. |
Chris Lattner | 423c5f4 | 2007-02-28 05:31:48 +0000 | [diff] [blame] | 1922 | for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) { |
| 1923 | CCValAssign &VA = ArgLocs[i]; |
Owen Anderson | e50ed30 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 1924 | EVT RegVT = VA.getLocVT(); |
Dan Gohman | c940365 | 2010-07-07 15:54:55 +0000 | [diff] [blame] | 1925 | SDValue Arg = OutVals[i]; |
Dan Gohman | 98ca4f2 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 1926 | ISD::ArgFlagsTy Flags = Outs[i].Flags; |
Dan Gohman | 095cc29 | 2008-09-13 01:54:27 +0000 | [diff] [blame] | 1927 | bool isByVal = Flags.isByVal(); |
Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 1928 | |
Chris Lattner | 423c5f4 | 2007-02-28 05:31:48 +0000 | [diff] [blame] | 1929 | // Promote the value if needed. |
| 1930 | switch (VA.getLocInfo()) { |
Torok Edwin | c23197a | 2009-07-14 16:55:14 +0000 | [diff] [blame] | 1931 | default: llvm_unreachable("Unknown loc info!"); |
Chris Lattner | 423c5f4 | 2007-02-28 05:31:48 +0000 | [diff] [blame] | 1932 | case CCValAssign::Full: break; |
| 1933 | case CCValAssign::SExt: |
Anton Korobeynikov | 80cb8aa | 2009-08-03 08:13:24 +0000 | [diff] [blame] | 1934 | Arg = DAG.getNode(ISD::SIGN_EXTEND, dl, RegVT, Arg); |
Chris Lattner | 423c5f4 | 2007-02-28 05:31:48 +0000 | [diff] [blame] | 1935 | break; |
| 1936 | case CCValAssign::ZExt: |
Anton Korobeynikov | 80cb8aa | 2009-08-03 08:13:24 +0000 | [diff] [blame] | 1937 | Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, RegVT, Arg); |
Chris Lattner | 423c5f4 | 2007-02-28 05:31:48 +0000 | [diff] [blame] | 1938 | break; |
| 1939 | case CCValAssign::AExt: |
Anton Korobeynikov | 80cb8aa | 2009-08-03 08:13:24 +0000 | [diff] [blame] | 1940 | if (RegVT.isVector() && RegVT.getSizeInBits() == 128) { |
| 1941 | // Special case: passing MMX values in XMM registers. |
Wesley Peck | bf17cfa | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 1942 | Arg = DAG.getNode(ISD::BITCAST, dl, MVT::i64, Arg); |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 1943 | Arg = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i64, Arg); |
| 1944 | Arg = getMOVL(DAG, dl, MVT::v2i64, DAG.getUNDEF(MVT::v2i64), Arg); |
Anton Korobeynikov | 80cb8aa | 2009-08-03 08:13:24 +0000 | [diff] [blame] | 1945 | } else |
| 1946 | Arg = DAG.getNode(ISD::ANY_EXTEND, dl, RegVT, Arg); |
| 1947 | break; |
| 1948 | case CCValAssign::BCvt: |
Wesley Peck | bf17cfa | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 1949 | Arg = DAG.getNode(ISD::BITCAST, dl, RegVT, Arg); |
Chris Lattner | 423c5f4 | 2007-02-28 05:31:48 +0000 | [diff] [blame] | 1950 | break; |
Anton Korobeynikov | 4ab1553 | 2009-08-03 08:13:56 +0000 | [diff] [blame] | 1951 | case CCValAssign::Indirect: { |
| 1952 | // Store the argument. |
| 1953 | SDValue SpillSlot = DAG.CreateStackTemporary(VA.getValVT()); |
Evan Cheng | ff89dcb | 2009-10-18 18:16:27 +0000 | [diff] [blame] | 1954 | int FI = cast<FrameIndexSDNode>(SpillSlot)->getIndex(); |
Anton Korobeynikov | 4ab1553 | 2009-08-03 08:13:56 +0000 | [diff] [blame] | 1955 | Chain = DAG.getStore(Chain, dl, Arg, SpillSlot, |
Chris Lattner | e863903 | 2010-09-21 06:22:23 +0000 | [diff] [blame] | 1956 | MachinePointerInfo::getFixedStack(FI), |
David Greene | 67c9d42 | 2010-02-15 16:53:33 +0000 | [diff] [blame] | 1957 | false, false, 0); |
Anton Korobeynikov | 4ab1553 | 2009-08-03 08:13:56 +0000 | [diff] [blame] | 1958 | Arg = SpillSlot; |
| 1959 | break; |
| 1960 | } |
Evan Cheng | 6b5783d | 2006-05-25 18:56:34 +0000 | [diff] [blame] | 1961 | } |
Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 1962 | |
Chris Lattner | 423c5f4 | 2007-02-28 05:31:48 +0000 | [diff] [blame] | 1963 | if (VA.isRegLoc()) { |
| 1964 | RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg)); |
Anton Korobeynikov | c52bedb | 2010-08-27 14:43:06 +0000 | [diff] [blame] | 1965 | if (isVarArg && Subtarget->isTargetWin64()) { |
| 1966 | // Win64 ABI requires argument XMM reg to be copied to the corresponding |
| 1967 | // shadow reg if callee is a varargs function. |
| 1968 | unsigned ShadowReg = 0; |
| 1969 | switch (VA.getLocReg()) { |
| 1970 | case X86::XMM0: ShadowReg = X86::RCX; break; |
| 1971 | case X86::XMM1: ShadowReg = X86::RDX; break; |
| 1972 | case X86::XMM2: ShadowReg = X86::R8; break; |
| 1973 | case X86::XMM3: ShadowReg = X86::R9; break; |
| 1974 | } |
| 1975 | if (ShadowReg) |
| 1976 | RegsToPass.push_back(std::make_pair(ShadowReg, Arg)); |
| 1977 | } |
Evan Cheng | f22f9b3 | 2010-02-06 03:28:46 +0000 | [diff] [blame] | 1978 | } else if (!IsSibcall && (!isTailCall || isByVal)) { |
Evan Cheng | 5f94193 | 2010-02-05 02:21:12 +0000 | [diff] [blame] | 1979 | assert(VA.isMemLoc()); |
| 1980 | if (StackPtr.getNode() == 0) |
| 1981 | StackPtr = DAG.getCopyFromReg(Chain, dl, X86StackPtr, getPointerTy()); |
| 1982 | MemOpChains.push_back(LowerMemOpCallTo(Chain, StackPtr, Arg, |
| 1983 | dl, DAG, VA, Flags)); |
Chris Lattner | dbdbf0c | 2005-11-15 00:40:23 +0000 | [diff] [blame] | 1984 | } |
Chris Lattner | dbdbf0c | 2005-11-15 00:40:23 +0000 | [diff] [blame] | 1985 | } |
Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 1986 | |
Evan Cheng | 32fe103 | 2006-05-25 00:59:30 +0000 | [diff] [blame] | 1987 | if (!MemOpChains.empty()) |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 1988 | Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, |
Chris Lattner | bd564bf | 2006-08-08 02:23:42 +0000 | [diff] [blame] | 1989 | &MemOpChains[0], MemOpChains.size()); |
Chris Lattner | dbdbf0c | 2005-11-15 00:40:23 +0000 | [diff] [blame] | 1990 | |
Evan Cheng | 347d5f7 | 2006-04-28 21:29:37 +0000 | [diff] [blame] | 1991 | // Build a sequence of copy-to-reg nodes chained together with token chain |
| 1992 | // and flag operands which copy the outgoing args into registers. |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1993 | SDValue InFlag; |
Arnold Schwaighofer | 30e62c0 | 2008-04-30 09:16:33 +0000 | [diff] [blame] | 1994 | // Tail call byval lowering might overwrite argument registers so in case of |
| 1995 | // tail call optimization the copies to registers are lowered later. |
Dan Gohman | 98ca4f2 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 1996 | if (!isTailCall) |
Arnold Schwaighofer | 30e62c0 | 2008-04-30 09:16:33 +0000 | [diff] [blame] | 1997 | for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) { |
Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 1998 | Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first, |
Dale Johannesen | dd64c41 | 2009-02-04 00:33:20 +0000 | [diff] [blame] | 1999 | RegsToPass[i].second, InFlag); |
Arnold Schwaighofer | 30e62c0 | 2008-04-30 09:16:33 +0000 | [diff] [blame] | 2000 | InFlag = Chain.getValue(1); |
| 2001 | } |
Gordon Henriksen | 8673766 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 2002 | |
Chris Lattner | 88e1fd5 | 2009-07-09 04:24:46 +0000 | [diff] [blame] | 2003 | if (Subtarget->isPICStyleGOT()) { |
Chris Lattner | b133a0a | 2009-07-09 02:55:47 +0000 | [diff] [blame] | 2004 | // ELF / PIC requires GOT in the EBX register before function calls via PLT |
| 2005 | // GOT pointer. |
Dan Gohman | 98ca4f2 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 2006 | if (!isTailCall) { |
Chris Lattner | b133a0a | 2009-07-09 02:55:47 +0000 | [diff] [blame] | 2007 | Chain = DAG.getCopyToReg(Chain, dl, X86::EBX, |
| 2008 | DAG.getNode(X86ISD::GlobalBaseReg, |
Chris Lattner | c7f3ace | 2010-04-02 20:16:16 +0000 | [diff] [blame] | 2009 | DebugLoc(), getPointerTy()), |
Chris Lattner | b133a0a | 2009-07-09 02:55:47 +0000 | [diff] [blame] | 2010 | InFlag); |
| 2011 | InFlag = Chain.getValue(1); |
| 2012 | } else { |
| 2013 | // If we are tail calling and generating PIC/GOT style code load the |
| 2014 | // address of the callee into ECX. The value in ecx is used as target of |
| 2015 | // the tail jump. This is done to circumvent the ebx/callee-saved problem |
| 2016 | // for tail calls on PIC/GOT architectures. Normally we would just put the |
| 2017 | // address of GOT into ebx and then call target@PLT. But for tail calls |
| 2018 | // ebx would be restored (since ebx is callee saved) before jumping to the |
| 2019 | // target@PLT. |
| 2020 | |
| 2021 | // Note: The actual moving to ECX is done further down. |
| 2022 | GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee); |
| 2023 | if (G && !G->getGlobal()->hasHiddenVisibility() && |
| 2024 | !G->getGlobal()->hasProtectedVisibility()) |
| 2025 | Callee = LowerGlobalAddress(Callee, DAG); |
| 2026 | else if (isa<ExternalSymbolSDNode>(Callee)) |
Chris Lattner | 15a380a | 2009-07-09 04:39:06 +0000 | [diff] [blame] | 2027 | Callee = LowerExternalSymbol(Callee, DAG); |
Chris Lattner | b133a0a | 2009-07-09 02:55:47 +0000 | [diff] [blame] | 2028 | } |
Anton Korobeynikov | 7f70559 | 2007-01-12 19:20:47 +0000 | [diff] [blame] | 2029 | } |
Gordon Henriksen | ae636f8 | 2008-01-03 16:47:34 +0000 | [diff] [blame] | 2030 | |
Nate Begeman | c8ea673 | 2010-07-21 20:49:52 +0000 | [diff] [blame] | 2031 | if (Is64Bit && isVarArg && !Subtarget->isTargetWin64()) { |
Gordon Henriksen | 8673766 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 2032 | // From AMD64 ABI document: |
| 2033 | // For calls that may call functions that use varargs or stdargs |
| 2034 | // (prototype-less calls or calls to functions containing ellipsis (...) in |
| 2035 | // the declaration) %al is used as hidden argument to specify the number |
| 2036 | // of SSE registers used. The contents of %al do not need to match exactly |
| 2037 | // the number of registers, but must be an ubound on the number of SSE |
| 2038 | // registers used and is in the range 0 - 8 inclusive. |
Anton Korobeynikov | 998a5bc | 2008-04-27 23:15:03 +0000 | [diff] [blame] | 2039 | |
Gordon Henriksen | 8673766 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 2040 | // Count the number of XMM registers allocated. |
| 2041 | static const unsigned XMMArgRegs[] = { |
| 2042 | X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3, |
| 2043 | X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7 |
| 2044 | }; |
| 2045 | unsigned NumXMMRegs = CCInfo.getFirstUnallocated(XMMArgRegs, 8); |
Nate Begeman | 2ea8ee7 | 2010-12-10 00:26:57 +0000 | [diff] [blame] | 2046 | assert((Subtarget->hasXMM() || !NumXMMRegs) |
Torok Edwin | 3f142c3 | 2009-02-01 18:15:56 +0000 | [diff] [blame] | 2047 | && "SSE registers cannot be used when SSE is disabled"); |
Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 2048 | |
Dale Johannesen | dd64c41 | 2009-02-04 00:33:20 +0000 | [diff] [blame] | 2049 | Chain = DAG.getCopyToReg(Chain, dl, X86::AL, |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 2050 | DAG.getConstant(NumXMMRegs, MVT::i8), InFlag); |
Gordon Henriksen | 8673766 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 2051 | InFlag = Chain.getValue(1); |
| 2052 | } |
| 2053 | |
Arnold Schwaighofer | 865c681 | 2008-02-26 09:19:59 +0000 | [diff] [blame] | 2054 | |
Arnold Schwaighofer | c8ab8cd | 2008-01-11 16:49:42 +0000 | [diff] [blame] | 2055 | // For tail calls lower the arguments to the 'real' stack slot. |
Dan Gohman | 98ca4f2 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 2056 | if (isTailCall) { |
| 2057 | // Force all the incoming stack arguments to be loaded from the stack |
| 2058 | // before any new outgoing arguments are stored to the stack, because the |
| 2059 | // outgoing stack slots may alias the incoming argument stack slots, and |
| 2060 | // the alias isn't otherwise explicit. This is slightly more conservative |
| 2061 | // than necessary, because it means that each store effectively depends |
| 2062 | // on every argument instead of just those arguments it would clobber. |
| 2063 | SDValue ArgChain = DAG.getStackArgumentTokenFactor(Chain); |
| 2064 | |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 2065 | SmallVector<SDValue, 8> MemOpChains2; |
| 2066 | SDValue FIN; |
Gordon Henriksen | 8673766 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 2067 | int FI = 0; |
Arnold Schwaighofer | 865c681 | 2008-02-26 09:19:59 +0000 | [diff] [blame] | 2068 | // Do not flag preceeding copytoreg stuff together with the following stuff. |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 2069 | InFlag = SDValue(); |
Dan Gohman | 1797ed5 | 2010-02-08 20:27:50 +0000 | [diff] [blame] | 2070 | if (GuaranteedTailCallOpt) { |
Evan Cheng | b2c9290 | 2010-02-02 02:22:50 +0000 | [diff] [blame] | 2071 | for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) { |
| 2072 | CCValAssign &VA = ArgLocs[i]; |
| 2073 | if (VA.isRegLoc()) |
| 2074 | continue; |
Arnold Schwaighofer | c8ab8cd | 2008-01-11 16:49:42 +0000 | [diff] [blame] | 2075 | assert(VA.isMemLoc()); |
Dan Gohman | c940365 | 2010-07-07 15:54:55 +0000 | [diff] [blame] | 2076 | SDValue Arg = OutVals[i]; |
Dan Gohman | 98ca4f2 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 2077 | ISD::ArgFlagsTy Flags = Outs[i].Flags; |
Gordon Henriksen | 8673766 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 2078 | // Create frame index. |
| 2079 | int32_t Offset = VA.getLocMemOffset()+FPDiff; |
Duncan Sands | 83ec4b6 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 2080 | uint32_t OpSize = (VA.getLocVT().getSizeInBits()+7)/8; |
Evan Cheng | ed2ae13 | 2010-07-03 00:40:23 +0000 | [diff] [blame] | 2081 | FI = MF.getFrameInfo()->CreateFixedObject(OpSize, Offset, true); |
Arnold Schwaighofer | 4b5324a | 2008-04-12 18:11:06 +0000 | [diff] [blame] | 2082 | FIN = DAG.getFrameIndex(FI, getPointerTy()); |
Arnold Schwaighofer | c8ab8cd | 2008-01-11 16:49:42 +0000 | [diff] [blame] | 2083 | |
Duncan Sands | 276dcbd | 2008-03-21 09:14:45 +0000 | [diff] [blame] | 2084 | if (Flags.isByVal()) { |
Evan Cheng | 8e5712b | 2008-01-12 01:08:07 +0000 | [diff] [blame] | 2085 | // Copy relative to framepointer. |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 2086 | SDValue Source = DAG.getIntPtrConstant(VA.getLocMemOffset()); |
Gabor Greif | ba36cb5 | 2008-08-28 21:40:38 +0000 | [diff] [blame] | 2087 | if (StackPtr.getNode() == 0) |
Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 2088 | StackPtr = DAG.getCopyFromReg(Chain, dl, X86StackPtr, |
Dale Johannesen | dd64c41 | 2009-02-04 00:33:20 +0000 | [diff] [blame] | 2089 | getPointerTy()); |
Dale Johannesen | ace1610 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 2090 | Source = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, Source); |
Arnold Schwaighofer | 4b5324a | 2008-04-12 18:11:06 +0000 | [diff] [blame] | 2091 | |
Dan Gohman | 98ca4f2 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 2092 | MemOpChains2.push_back(CreateCopyOfByValArgument(Source, FIN, |
| 2093 | ArgChain, |
Dale Johannesen | dd64c41 | 2009-02-04 00:33:20 +0000 | [diff] [blame] | 2094 | Flags, DAG, dl)); |
Gordon Henriksen | 8673766 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 2095 | } else { |
Evan Cheng | 8e5712b | 2008-01-12 01:08:07 +0000 | [diff] [blame] | 2096 | // Store relative to framepointer. |
Dan Gohman | 69de193 | 2008-02-06 22:27:42 +0000 | [diff] [blame] | 2097 | MemOpChains2.push_back( |
Dan Gohman | 98ca4f2 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 2098 | DAG.getStore(ArgChain, dl, Arg, FIN, |
Chris Lattner | e863903 | 2010-09-21 06:22:23 +0000 | [diff] [blame] | 2099 | MachinePointerInfo::getFixedStack(FI), |
David Greene | 67c9d42 | 2010-02-15 16:53:33 +0000 | [diff] [blame] | 2100 | false, false, 0)); |
Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 2101 | } |
Gordon Henriksen | 8673766 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 2102 | } |
| 2103 | } |
| 2104 | |
| 2105 | if (!MemOpChains2.empty()) |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 2106 | Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, |
Arnold Schwaighofer | 719eb02 | 2008-01-11 14:34:56 +0000 | [diff] [blame] | 2107 | &MemOpChains2[0], MemOpChains2.size()); |
Gordon Henriksen | 8673766 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 2108 | |
Arnold Schwaighofer | 30e62c0 | 2008-04-30 09:16:33 +0000 | [diff] [blame] | 2109 | // Copy arguments to their registers. |
| 2110 | for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) { |
Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 2111 | Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first, |
Dale Johannesen | dd64c41 | 2009-02-04 00:33:20 +0000 | [diff] [blame] | 2112 | RegsToPass[i].second, InFlag); |
Arnold Schwaighofer | 30e62c0 | 2008-04-30 09:16:33 +0000 | [diff] [blame] | 2113 | InFlag = Chain.getValue(1); |
| 2114 | } |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 2115 | InFlag =SDValue(); |
Arnold Schwaighofer | 4b5324a | 2008-04-12 18:11:06 +0000 | [diff] [blame] | 2116 | |
Gordon Henriksen | 8673766 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 2117 | // Store the return address to the appropriate stack slot. |
Arnold Schwaighofer | 4b5324a | 2008-04-12 18:11:06 +0000 | [diff] [blame] | 2118 | Chain = EmitTailCallStoreRetAddr(DAG, MF, Chain, RetAddrFrIdx, Is64Bit, |
Dale Johannesen | ace1610 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 2119 | FPDiff, dl); |
Gordon Henriksen | 8673766 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 2120 | } |
| 2121 | |
Jeffrey Yasskin | d1ba06b | 2009-11-16 22:41:33 +0000 | [diff] [blame] | 2122 | if (getTargetMachine().getCodeModel() == CodeModel::Large) { |
| 2123 | assert(Is64Bit && "Large code model is only legal in 64-bit mode."); |
| 2124 | // In the 64-bit large code model, we have to make all calls |
| 2125 | // through a register, since the call instruction's 32-bit |
| 2126 | // pc-relative offset may not be large enough to hold the whole |
| 2127 | // address. |
| 2128 | } else if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) { |
Jeffrey Yasskin | d1ba06b | 2009-11-16 22:41:33 +0000 | [diff] [blame] | 2129 | // If the callee is a GlobalAddress node (quite common, every direct call |
| 2130 | // is) turn it into a TargetGlobalAddress node so that legalize doesn't hack |
| 2131 | // it. |
| 2132 | |
Anton Korobeynikov | 2b2bc68 | 2006-12-22 22:29:05 +0000 | [diff] [blame] | 2133 | // We should use extra load for direct calls to dllimported functions in |
| 2134 | // non-JIT mode. |
Dan Gohman | 46510a7 | 2010-04-15 01:51:59 +0000 | [diff] [blame] | 2135 | const GlobalValue *GV = G->getGlobal(); |
Chris Lattner | 754b765 | 2009-07-10 05:48:03 +0000 | [diff] [blame] | 2136 | if (!GV->hasDLLImportLinkage()) { |
Chris Lattner | 48a7d02 | 2009-07-09 05:02:21 +0000 | [diff] [blame] | 2137 | unsigned char OpFlags = 0; |
Eric Christopher | fd17929 | 2009-08-27 18:07:15 +0000 | [diff] [blame] | 2138 | |
Chris Lattner | 48a7d02 | 2009-07-09 05:02:21 +0000 | [diff] [blame] | 2139 | // On ELF targets, in both X86-64 and X86-32 mode, direct calls to |
| 2140 | // external symbols most go through the PLT in PIC mode. If the symbol |
| 2141 | // has hidden or protected visibility, or if it is static or local, then |
| 2142 | // we don't need to use the PLT - we can directly call it. |
| 2143 | if (Subtarget->isTargetELF() && |
| 2144 | getTargetMachine().getRelocationModel() == Reloc::PIC_ && |
Chris Lattner | 74e726e | 2009-07-09 05:27:35 +0000 | [diff] [blame] | 2145 | GV->hasDefaultVisibility() && !GV->hasLocalLinkage()) { |
Chris Lattner | 48a7d02 | 2009-07-09 05:02:21 +0000 | [diff] [blame] | 2146 | OpFlags = X86II::MO_PLT; |
Chris Lattner | 3b67e9b | 2009-07-10 20:47:30 +0000 | [diff] [blame] | 2147 | } else if (Subtarget->isPICStyleStubAny() && |
Chris Lattner | 8094578 | 2010-09-27 06:34:01 +0000 | [diff] [blame] | 2148 | (GV->isDeclaration() || GV->isWeakForLinker()) && |
| 2149 | Subtarget->getDarwinVers() < 9) { |
Chris Lattner | 74e726e | 2009-07-09 05:27:35 +0000 | [diff] [blame] | 2150 | // PC-relative references to external symbols should go through $stub, |
| 2151 | // unless we're building with the leopard linker or later, which |
| 2152 | // automatically synthesizes these stubs. |
| 2153 | OpFlags = X86II::MO_DARWIN_STUB; |
| 2154 | } |
Chris Lattner | 48a7d02 | 2009-07-09 05:02:21 +0000 | [diff] [blame] | 2155 | |
Devang Patel | 0d881da | 2010-07-06 22:08:15 +0000 | [diff] [blame] | 2156 | Callee = DAG.getTargetGlobalAddress(GV, dl, getPointerTy(), |
Chris Lattner | 48a7d02 | 2009-07-09 05:02:21 +0000 | [diff] [blame] | 2157 | G->getOffset(), OpFlags); |
| 2158 | } |
Bill Wendling | 056292f | 2008-09-16 21:48:12 +0000 | [diff] [blame] | 2159 | } else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) { |
Chris Lattner | 48a7d02 | 2009-07-09 05:02:21 +0000 | [diff] [blame] | 2160 | unsigned char OpFlags = 0; |
| 2161 | |
Evan Cheng | 1bf891a | 2010-12-01 22:59:46 +0000 | [diff] [blame] | 2162 | // On ELF targets, in either X86-64 or X86-32 mode, direct calls to |
| 2163 | // external symbols should go through the PLT. |
| 2164 | if (Subtarget->isTargetELF() && |
| 2165 | getTargetMachine().getRelocationModel() == Reloc::PIC_) { |
| 2166 | OpFlags = X86II::MO_PLT; |
| 2167 | } else if (Subtarget->isPICStyleStubAny() && |
| 2168 | Subtarget->getDarwinVers() < 9) { |
| 2169 | // PC-relative references to external symbols should go through $stub, |
| 2170 | // unless we're building with the leopard linker or later, which |
| 2171 | // automatically synthesizes these stubs. |
| 2172 | OpFlags = X86II::MO_DARWIN_STUB; |
Chris Lattner | 74e726e | 2009-07-09 05:27:35 +0000 | [diff] [blame] | 2173 | } |
Eric Christopher | fd17929 | 2009-08-27 18:07:15 +0000 | [diff] [blame] | 2174 | |
Chris Lattner | 48a7d02 | 2009-07-09 05:02:21 +0000 | [diff] [blame] | 2175 | Callee = DAG.getTargetExternalSymbol(S->getSymbol(), getPointerTy(), |
| 2176 | OpFlags); |
Jeffrey Yasskin | d1ba06b | 2009-11-16 22:41:33 +0000 | [diff] [blame] | 2177 | } |
| 2178 | |
Chris Lattner | d96d072 | 2007-02-25 06:40:16 +0000 | [diff] [blame] | 2179 | // Returns a chain & a flag for retval copy to use. |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 2180 | SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag); |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 2181 | SmallVector<SDValue, 8> Ops; |
Gordon Henriksen | 8673766 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 2182 | |
Evan Cheng | f22f9b3 | 2010-02-06 03:28:46 +0000 | [diff] [blame] | 2183 | if (!IsSibcall && isTailCall) { |
Dale Johannesen | e8d7230 | 2009-02-06 23:05:02 +0000 | [diff] [blame] | 2184 | Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true), |
| 2185 | DAG.getIntPtrConstant(0, true), InFlag); |
Gordon Henriksen | 8673766 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 2186 | InFlag = Chain.getValue(1); |
Gordon Henriksen | 8673766 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 2187 | } |
Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 2188 | |
Nate Begeman | 4c5dcf5 | 2006-02-17 00:03:04 +0000 | [diff] [blame] | 2189 | Ops.push_back(Chain); |
| 2190 | Ops.push_back(Callee); |
Evan Cheng | b69d113 | 2006-06-14 18:17:40 +0000 | [diff] [blame] | 2191 | |
Dan Gohman | 98ca4f2 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 2192 | if (isTailCall) |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 2193 | Ops.push_back(DAG.getConstant(FPDiff, MVT::i32)); |
Evan Cheng | f468471 | 2007-02-21 21:18:14 +0000 | [diff] [blame] | 2194 | |
Gordon Henriksen | 8673766 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 2195 | // Add argument registers to the end of the list so that they are known live |
| 2196 | // into the call. |
Evan Cheng | 9b44944 | 2008-01-07 23:08:23 +0000 | [diff] [blame] | 2197 | for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) |
| 2198 | Ops.push_back(DAG.getRegister(RegsToPass[i].first, |
| 2199 | RegsToPass[i].second.getValueType())); |
Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 2200 | |
Evan Cheng | 586ccac | 2008-03-18 23:36:35 +0000 | [diff] [blame] | 2201 | // Add an implicit use GOT pointer in EBX. |
Dan Gohman | 98ca4f2 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 2202 | if (!isTailCall && Subtarget->isPICStyleGOT()) |
Evan Cheng | 586ccac | 2008-03-18 23:36:35 +0000 | [diff] [blame] | 2203 | Ops.push_back(DAG.getRegister(X86::EBX, getPointerTy())); |
| 2204 | |
Anton Korobeynikov | 3a1e54a | 2010-08-17 21:06:07 +0000 | [diff] [blame] | 2205 | // Add an implicit use of AL for non-Windows x86 64-bit vararg functions. |
| 2206 | if (Is64Bit && isVarArg && !Subtarget->isTargetWin64()) |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 2207 | Ops.push_back(DAG.getRegister(X86::AL, MVT::i8)); |
Evan Cheng | 586ccac | 2008-03-18 23:36:35 +0000 | [diff] [blame] | 2208 | |
Gabor Greif | ba36cb5 | 2008-08-28 21:40:38 +0000 | [diff] [blame] | 2209 | if (InFlag.getNode()) |
Evan Cheng | 347d5f7 | 2006-04-28 21:29:37 +0000 | [diff] [blame] | 2210 | Ops.push_back(InFlag); |
Gordon Henriksen | ae636f8 | 2008-01-03 16:47:34 +0000 | [diff] [blame] | 2211 | |
Dan Gohman | 98ca4f2 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 2212 | if (isTailCall) { |
Dale Johannesen | 88004c2 | 2010-06-05 00:30:45 +0000 | [diff] [blame] | 2213 | // We used to do: |
| 2214 | //// If this is the first return lowered for this function, add the regs |
| 2215 | //// to the liveout set for the function. |
| 2216 | // This isn't right, although it's probably harmless on x86; liveouts |
| 2217 | // should be computed from returns not tail calls. Consider a void |
| 2218 | // function making a tail call to a function returning int. |
Dan Gohman | 98ca4f2 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 2219 | return DAG.getNode(X86ISD::TC_RETURN, dl, |
| 2220 | NodeTys, &Ops[0], Ops.size()); |
Gordon Henriksen | 8673766 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 2221 | } |
| 2222 | |
Dale Johannesen | ace1610 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 2223 | Chain = DAG.getNode(X86ISD::CALL, dl, NodeTys, &Ops[0], Ops.size()); |
Evan Cheng | 347d5f7 | 2006-04-28 21:29:37 +0000 | [diff] [blame] | 2224 | InFlag = Chain.getValue(1); |
Evan Cheng | d90eb7f | 2006-01-05 00:27:02 +0000 | [diff] [blame] | 2225 | |
Chris Lattner | 2d29709 | 2006-05-23 18:50:38 +0000 | [diff] [blame] | 2226 | // Create the CALLSEQ_END node. |
Gordon Henriksen | 8673766 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 2227 | unsigned NumBytesForCalleeToPush; |
Dan Gohman | 4d3d6e1 | 2010-05-27 18:43:40 +0000 | [diff] [blame] | 2228 | if (Subtarget->IsCalleePop(isVarArg, CallConv)) |
Gordon Henriksen | 8673766 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 2229 | NumBytesForCalleeToPush = NumBytes; // Callee pops everything |
Chris Lattner | 2968943 | 2010-03-11 00:22:57 +0000 | [diff] [blame] | 2230 | else if (!Is64Bit && !IsTailCallConvention(CallConv) && IsStructRet) |
Dan Gohman | f451cb8 | 2010-02-10 16:03:48 +0000 | [diff] [blame] | 2231 | // If this is a call to a struct-return function, the callee |
Anton Korobeynikov | b10308e | 2007-01-28 13:31:35 +0000 | [diff] [blame] | 2232 | // pops the hidden struct pointer, so we have to push it back. |
| 2233 | // This is common for Darwin/X86, Linux & Mingw32 targets. |
Gordon Henriksen | ae636f8 | 2008-01-03 16:47:34 +0000 | [diff] [blame] | 2234 | NumBytesForCalleeToPush = 4; |
Gordon Henriksen | 8673766 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 2235 | else |
Gordon Henriksen | ae636f8 | 2008-01-03 16:47:34 +0000 | [diff] [blame] | 2236 | NumBytesForCalleeToPush = 0; // Callee pops nothing. |
Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 2237 | |
Gordon Henriksen | ae636f8 | 2008-01-03 16:47:34 +0000 | [diff] [blame] | 2238 | // Returns a flag for retval copy to use. |
Evan Cheng | f22f9b3 | 2010-02-06 03:28:46 +0000 | [diff] [blame] | 2239 | if (!IsSibcall) { |
| 2240 | Chain = DAG.getCALLSEQ_END(Chain, |
| 2241 | DAG.getIntPtrConstant(NumBytes, true), |
| 2242 | DAG.getIntPtrConstant(NumBytesForCalleeToPush, |
| 2243 | true), |
| 2244 | InFlag); |
| 2245 | InFlag = Chain.getValue(1); |
| 2246 | } |
Anton Korobeynikov | 12c49af | 2006-11-21 00:01:06 +0000 | [diff] [blame] | 2247 | |
Chris Lattner | 3085e15 | 2007-02-25 08:59:22 +0000 | [diff] [blame] | 2248 | // Handle result values, copying them out of physregs into vregs that we |
| 2249 | // return. |
Dan Gohman | 98ca4f2 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 2250 | return LowerCallResult(Chain, InFlag, CallConv, isVarArg, |
| 2251 | Ins, dl, DAG, InVals); |
Chris Lattner | dbdbf0c | 2005-11-15 00:40:23 +0000 | [diff] [blame] | 2252 | } |
| 2253 | |
Evan Cheng | 25ab690 | 2006-09-08 06:48:29 +0000 | [diff] [blame] | 2254 | |
| 2255 | //===----------------------------------------------------------------------===// |
Arnold Schwaighofer | c85e171 | 2007-10-11 19:40:01 +0000 | [diff] [blame] | 2256 | // Fast Calling Convention (tail call) implementation |
| 2257 | //===----------------------------------------------------------------------===// |
| 2258 | |
| 2259 | // Like std call, callee cleans arguments, convention except that ECX is |
| 2260 | // reserved for storing the tail called function address. Only 2 registers are |
| 2261 | // free for argument passing (inreg). Tail call optimization is performed |
| 2262 | // provided: |
| 2263 | // * tailcallopt is enabled |
| 2264 | // * caller/callee are fastcc |
Arnold Schwaighofer | a2a4b47 | 2008-02-26 10:21:54 +0000 | [diff] [blame] | 2265 | // On X86_64 architecture with GOT-style position independent code only local |
| 2266 | // (within module) calls are supported at the moment. |
Arnold Schwaighofer | 48abc5c | 2007-10-12 21:30:57 +0000 | [diff] [blame] | 2267 | // To keep the stack aligned according to platform abi the function |
| 2268 | // GetAlignedArgumentStackSize ensures that argument delta is always multiples |
| 2269 | // of stack alignment. (Dynamic linkers need this - darwin's dyld for example) |
Arnold Schwaighofer | c85e171 | 2007-10-11 19:40:01 +0000 | [diff] [blame] | 2270 | // If a tail called function callee has more arguments than the caller the |
| 2271 | // caller needs to make sure that there is room to move the RETADDR to. This is |
Arnold Schwaighofer | 48abc5c | 2007-10-12 21:30:57 +0000 | [diff] [blame] | 2272 | // achieved by reserving an area the size of the argument delta right after the |
Arnold Schwaighofer | c85e171 | 2007-10-11 19:40:01 +0000 | [diff] [blame] | 2273 | // original REtADDR, but before the saved framepointer or the spilled registers |
| 2274 | // e.g. caller(arg1, arg2) calls callee(arg1, arg2,arg3,arg4) |
| 2275 | // stack layout: |
| 2276 | // arg1 |
| 2277 | // arg2 |
| 2278 | // RETADDR |
Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 2279 | // [ new RETADDR |
Arnold Schwaighofer | c85e171 | 2007-10-11 19:40:01 +0000 | [diff] [blame] | 2280 | // move area ] |
| 2281 | // (possible EBP) |
| 2282 | // ESI |
| 2283 | // EDI |
| 2284 | // local1 .. |
| 2285 | |
| 2286 | /// GetAlignedArgumentStackSize - Make the stack size align e.g 16n + 12 aligned |
| 2287 | /// for a 16 byte align requirement. |
Dan Gohman | d858e90 | 2010-04-17 15:26:15 +0000 | [diff] [blame] | 2288 | unsigned |
| 2289 | X86TargetLowering::GetAlignedArgumentStackSize(unsigned StackSize, |
| 2290 | SelectionDAG& DAG) const { |
Evan Cheng | e9ac9e6 | 2008-09-07 09:07:23 +0000 | [diff] [blame] | 2291 | MachineFunction &MF = DAG.getMachineFunction(); |
| 2292 | const TargetMachine &TM = MF.getTarget(); |
| 2293 | const TargetFrameInfo &TFI = *TM.getFrameInfo(); |
| 2294 | unsigned StackAlignment = TFI.getStackAlignment(); |
Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 2295 | uint64_t AlignMask = StackAlignment - 1; |
Evan Cheng | e9ac9e6 | 2008-09-07 09:07:23 +0000 | [diff] [blame] | 2296 | int64_t Offset = StackSize; |
Anton Korobeynikov | bff66b0 | 2008-09-09 18:22:57 +0000 | [diff] [blame] | 2297 | uint64_t SlotSize = TD->getPointerSize(); |
Evan Cheng | e9ac9e6 | 2008-09-07 09:07:23 +0000 | [diff] [blame] | 2298 | if ( (Offset & AlignMask) <= (StackAlignment - SlotSize) ) { |
| 2299 | // Number smaller than 12 so just add the difference. |
| 2300 | Offset += ((StackAlignment - SlotSize) - (Offset & AlignMask)); |
| 2301 | } else { |
| 2302 | // Mask out lower bits, add stackalignment once plus the 12 bytes. |
Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 2303 | Offset = ((~AlignMask) & Offset) + StackAlignment + |
Evan Cheng | e9ac9e6 | 2008-09-07 09:07:23 +0000 | [diff] [blame] | 2304 | (StackAlignment-SlotSize); |
Arnold Schwaighofer | c85e171 | 2007-10-11 19:40:01 +0000 | [diff] [blame] | 2305 | } |
Evan Cheng | e9ac9e6 | 2008-09-07 09:07:23 +0000 | [diff] [blame] | 2306 | return Offset; |
Arnold Schwaighofer | c85e171 | 2007-10-11 19:40:01 +0000 | [diff] [blame] | 2307 | } |
| 2308 | |
Evan Cheng | 5f94193 | 2010-02-05 02:21:12 +0000 | [diff] [blame] | 2309 | /// MatchingStackOffset - Return true if the given stack call argument is |
| 2310 | /// already available in the same position (relatively) of the caller's |
| 2311 | /// incoming argument stack. |
| 2312 | static |
| 2313 | bool MatchingStackOffset(SDValue Arg, unsigned Offset, ISD::ArgFlagsTy Flags, |
| 2314 | MachineFrameInfo *MFI, const MachineRegisterInfo *MRI, |
| 2315 | const X86InstrInfo *TII) { |
Evan Cheng | 4cae133 | 2010-03-05 08:38:04 +0000 | [diff] [blame] | 2316 | unsigned Bytes = Arg.getValueType().getSizeInBits() / 8; |
| 2317 | int FI = INT_MAX; |
Evan Cheng | 5f94193 | 2010-02-05 02:21:12 +0000 | [diff] [blame] | 2318 | if (Arg.getOpcode() == ISD::CopyFromReg) { |
| 2319 | unsigned VR = cast<RegisterSDNode>(Arg.getOperand(1))->getReg(); |
| 2320 | if (!VR || TargetRegisterInfo::isPhysicalRegister(VR)) |
| 2321 | return false; |
| 2322 | MachineInstr *Def = MRI->getVRegDef(VR); |
| 2323 | if (!Def) |
| 2324 | return false; |
| 2325 | if (!Flags.isByVal()) { |
| 2326 | if (!TII->isLoadFromStackSlot(Def, FI)) |
| 2327 | return false; |
| 2328 | } else { |
| 2329 | unsigned Opcode = Def->getOpcode(); |
| 2330 | if ((Opcode == X86::LEA32r || Opcode == X86::LEA64r) && |
| 2331 | Def->getOperand(1).isFI()) { |
| 2332 | FI = Def->getOperand(1).getIndex(); |
Evan Cheng | 4cae133 | 2010-03-05 08:38:04 +0000 | [diff] [blame] | 2333 | Bytes = Flags.getByValSize(); |
Evan Cheng | 5f94193 | 2010-02-05 02:21:12 +0000 | [diff] [blame] | 2334 | } else |
| 2335 | return false; |
| 2336 | } |
Evan Cheng | 4cae133 | 2010-03-05 08:38:04 +0000 | [diff] [blame] | 2337 | } else if (LoadSDNode *Ld = dyn_cast<LoadSDNode>(Arg)) { |
| 2338 | if (Flags.isByVal()) |
| 2339 | // ByVal argument is passed in as a pointer but it's now being |
Evan Cheng | 1071849 | 2010-03-05 19:55:55 +0000 | [diff] [blame] | 2340 | // dereferenced. e.g. |
Evan Cheng | 4cae133 | 2010-03-05 08:38:04 +0000 | [diff] [blame] | 2341 | // define @foo(%struct.X* %A) { |
| 2342 | // tail call @bar(%struct.X* byval %A) |
| 2343 | // } |
Evan Cheng | 5f94193 | 2010-02-05 02:21:12 +0000 | [diff] [blame] | 2344 | return false; |
| 2345 | SDValue Ptr = Ld->getBasePtr(); |
| 2346 | FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(Ptr); |
| 2347 | if (!FINode) |
| 2348 | return false; |
| 2349 | FI = FINode->getIndex(); |
Evan Cheng | 4cae133 | 2010-03-05 08:38:04 +0000 | [diff] [blame] | 2350 | } else |
| 2351 | return false; |
Evan Cheng | 5f94193 | 2010-02-05 02:21:12 +0000 | [diff] [blame] | 2352 | |
Evan Cheng | 4cae133 | 2010-03-05 08:38:04 +0000 | [diff] [blame] | 2353 | assert(FI != INT_MAX); |
Evan Cheng | 5f94193 | 2010-02-05 02:21:12 +0000 | [diff] [blame] | 2354 | if (!MFI->isFixedObjectIndex(FI)) |
| 2355 | return false; |
Evan Cheng | 4cae133 | 2010-03-05 08:38:04 +0000 | [diff] [blame] | 2356 | return Offset == MFI->getObjectOffset(FI) && Bytes == MFI->getObjectSize(FI); |
Evan Cheng | 5f94193 | 2010-02-05 02:21:12 +0000 | [diff] [blame] | 2357 | } |
| 2358 | |
Dan Gohman | 98ca4f2 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 2359 | /// IsEligibleForTailCallOptimization - Check whether the call is eligible |
| 2360 | /// for tail call optimization. Targets which want to do tail call |
| 2361 | /// optimization should implement this function. |
| 2362 | bool |
| 2363 | X86TargetLowering::IsEligibleForTailCallOptimization(SDValue Callee, |
Sandeep Patel | 65c3c8f | 2009-09-02 08:44:58 +0000 | [diff] [blame] | 2364 | CallingConv::ID CalleeCC, |
Dan Gohman | 98ca4f2 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 2365 | bool isVarArg, |
Evan Cheng | a375d47 | 2010-03-15 18:54:48 +0000 | [diff] [blame] | 2366 | bool isCalleeStructRet, |
| 2367 | bool isCallerStructRet, |
Evan Cheng | b171245 | 2010-01-27 06:25:16 +0000 | [diff] [blame] | 2368 | const SmallVectorImpl<ISD::OutputArg> &Outs, |
Dan Gohman | c940365 | 2010-07-07 15:54:55 +0000 | [diff] [blame] | 2369 | const SmallVectorImpl<SDValue> &OutVals, |
Evan Cheng | b171245 | 2010-01-27 06:25:16 +0000 | [diff] [blame] | 2370 | const SmallVectorImpl<ISD::InputArg> &Ins, |
Dan Gohman | 98ca4f2 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 2371 | SelectionDAG& DAG) const { |
Chris Lattner | 2968943 | 2010-03-11 00:22:57 +0000 | [diff] [blame] | 2372 | if (!IsTailCallConvention(CalleeCC) && |
Evan Cheng | b171245 | 2010-01-27 06:25:16 +0000 | [diff] [blame] | 2373 | CalleeCC != CallingConv::C) |
| 2374 | return false; |
| 2375 | |
Evan Cheng | 7096ae4 | 2010-01-29 06:45:59 +0000 | [diff] [blame] | 2376 | // If -tailcallopt is specified, make fastcc functions tail-callable. |
Evan Cheng | 2c12cb4 | 2010-03-26 16:26:03 +0000 | [diff] [blame] | 2377 | const MachineFunction &MF = DAG.getMachineFunction(); |
Evan Cheng | 7096ae4 | 2010-01-29 06:45:59 +0000 | [diff] [blame] | 2378 | const Function *CallerF = DAG.getMachineFunction().getFunction(); |
Evan Cheng | 1361796 | 2010-04-30 01:12:32 +0000 | [diff] [blame] | 2379 | CallingConv::ID CallerCC = CallerF->getCallingConv(); |
| 2380 | bool CCMatch = CallerCC == CalleeCC; |
| 2381 | |
Dan Gohman | 1797ed5 | 2010-02-08 20:27:50 +0000 | [diff] [blame] | 2382 | if (GuaranteedTailCallOpt) { |
Evan Cheng | 1361796 | 2010-04-30 01:12:32 +0000 | [diff] [blame] | 2383 | if (IsTailCallConvention(CalleeCC) && CCMatch) |
Evan Cheng | 843bd69 | 2010-01-31 06:44:49 +0000 | [diff] [blame] | 2384 | return true; |
| 2385 | return false; |
| 2386 | } |
| 2387 | |
Dale Johannesen | 2f05cc0 | 2010-05-28 23:24:28 +0000 | [diff] [blame] | 2388 | // Look for obvious safe cases to perform tail call optimization that do not |
| 2389 | // require ABI changes. This is what gcc calls sibcall. |
Evan Cheng | b2c9290 | 2010-02-02 02:22:50 +0000 | [diff] [blame] | 2390 | |
Evan Cheng | 2c12cb4 | 2010-03-26 16:26:03 +0000 | [diff] [blame] | 2391 | // Can't do sibcall if stack needs to be dynamically re-aligned. PEI needs to |
| 2392 | // emit a special epilogue. |
| 2393 | if (RegInfo->needsStackRealignment(MF)) |
| 2394 | return false; |
| 2395 | |
Eric Christopher | 90eb402 | 2010-07-22 00:26:08 +0000 | [diff] [blame] | 2396 | // Do not sibcall optimize vararg calls unless the call site is not passing |
| 2397 | // any arguments. |
Evan Cheng | 3c262ee | 2010-03-26 02:13:13 +0000 | [diff] [blame] | 2398 | if (isVarArg && !Outs.empty()) |
Evan Cheng | 843bd69 | 2010-01-31 06:44:49 +0000 | [diff] [blame] | 2399 | return false; |
| 2400 | |
Evan Cheng | a375d47 | 2010-03-15 18:54:48 +0000 | [diff] [blame] | 2401 | // Also avoid sibcall optimization if either caller or callee uses struct |
| 2402 | // return semantics. |
| 2403 | if (isCalleeStructRet || isCallerStructRet) |
| 2404 | return false; |
| 2405 | |
Evan Cheng | f5b9d6c | 2010-03-20 02:58:15 +0000 | [diff] [blame] | 2406 | // If the call result is in ST0 / ST1, it needs to be popped off the x87 stack. |
| 2407 | // Therefore if it's not used by the call it is not safe to optimize this into |
| 2408 | // a sibcall. |
| 2409 | bool Unused = false; |
| 2410 | for (unsigned i = 0, e = Ins.size(); i != e; ++i) { |
| 2411 | if (!Ins[i].Used) { |
| 2412 | Unused = true; |
| 2413 | break; |
| 2414 | } |
| 2415 | } |
| 2416 | if (Unused) { |
| 2417 | SmallVector<CCValAssign, 16> RVLocs; |
| 2418 | CCState CCInfo(CalleeCC, false, getTargetMachine(), |
| 2419 | RVLocs, *DAG.getContext()); |
| 2420 | CCInfo.AnalyzeCallResult(Ins, RetCC_X86); |
Evan Cheng | 1361796 | 2010-04-30 01:12:32 +0000 | [diff] [blame] | 2421 | for (unsigned i = 0, e = RVLocs.size(); i != e; ++i) { |
Evan Cheng | f5b9d6c | 2010-03-20 02:58:15 +0000 | [diff] [blame] | 2422 | CCValAssign &VA = RVLocs[i]; |
| 2423 | if (VA.getLocReg() == X86::ST0 || VA.getLocReg() == X86::ST1) |
| 2424 | return false; |
| 2425 | } |
| 2426 | } |
| 2427 | |
Evan Cheng | 1361796 | 2010-04-30 01:12:32 +0000 | [diff] [blame] | 2428 | // If the calling conventions do not match, then we'd better make sure the |
| 2429 | // results are returned in the same way as what the caller expects. |
| 2430 | if (!CCMatch) { |
| 2431 | SmallVector<CCValAssign, 16> RVLocs1; |
| 2432 | CCState CCInfo1(CalleeCC, false, getTargetMachine(), |
| 2433 | RVLocs1, *DAG.getContext()); |
| 2434 | CCInfo1.AnalyzeCallResult(Ins, RetCC_X86); |
| 2435 | |
| 2436 | SmallVector<CCValAssign, 16> RVLocs2; |
| 2437 | CCState CCInfo2(CallerCC, false, getTargetMachine(), |
| 2438 | RVLocs2, *DAG.getContext()); |
| 2439 | CCInfo2.AnalyzeCallResult(Ins, RetCC_X86); |
| 2440 | |
| 2441 | if (RVLocs1.size() != RVLocs2.size()) |
| 2442 | return false; |
| 2443 | for (unsigned i = 0, e = RVLocs1.size(); i != e; ++i) { |
| 2444 | if (RVLocs1[i].isRegLoc() != RVLocs2[i].isRegLoc()) |
| 2445 | return false; |
| 2446 | if (RVLocs1[i].getLocInfo() != RVLocs2[i].getLocInfo()) |
| 2447 | return false; |
| 2448 | if (RVLocs1[i].isRegLoc()) { |
| 2449 | if (RVLocs1[i].getLocReg() != RVLocs2[i].getLocReg()) |
| 2450 | return false; |
| 2451 | } else { |
| 2452 | if (RVLocs1[i].getLocMemOffset() != RVLocs2[i].getLocMemOffset()) |
| 2453 | return false; |
| 2454 | } |
| 2455 | } |
| 2456 | } |
| 2457 | |
Evan Cheng | a6bff98 | 2010-01-30 01:22:00 +0000 | [diff] [blame] | 2458 | // If the callee takes no arguments then go on to check the results of the |
| 2459 | // call. |
| 2460 | if (!Outs.empty()) { |
| 2461 | // Check if stack adjustment is needed. For now, do not do this if any |
| 2462 | // argument is passed on the stack. |
| 2463 | SmallVector<CCValAssign, 16> ArgLocs; |
| 2464 | CCState CCInfo(CalleeCC, isVarArg, getTargetMachine(), |
| 2465 | ArgLocs, *DAG.getContext()); |
Duncan Sands | 4590766 | 2010-10-31 13:21:44 +0000 | [diff] [blame] | 2466 | CCInfo.AnalyzeCallOperands(Outs, CC_X86); |
Evan Cheng | b2c9290 | 2010-02-02 02:22:50 +0000 | [diff] [blame] | 2467 | if (CCInfo.getNextStackOffset()) { |
| 2468 | MachineFunction &MF = DAG.getMachineFunction(); |
| 2469 | if (MF.getInfo<X86MachineFunctionInfo>()->getBytesToPopOnReturn()) |
| 2470 | return false; |
| 2471 | if (Subtarget->isTargetWin64()) |
| 2472 | // Win64 ABI has additional complications. |
| 2473 | return false; |
| 2474 | |
| 2475 | // Check if the arguments are already laid out in the right way as |
| 2476 | // the caller's fixed stack objects. |
| 2477 | MachineFrameInfo *MFI = MF.getFrameInfo(); |
Evan Cheng | 5f94193 | 2010-02-05 02:21:12 +0000 | [diff] [blame] | 2478 | const MachineRegisterInfo *MRI = &MF.getRegInfo(); |
| 2479 | const X86InstrInfo *TII = |
| 2480 | ((X86TargetMachine&)getTargetMachine()).getInstrInfo(); |
Evan Cheng | b2c9290 | 2010-02-02 02:22:50 +0000 | [diff] [blame] | 2481 | for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) { |
| 2482 | CCValAssign &VA = ArgLocs[i]; |
Dan Gohman | c940365 | 2010-07-07 15:54:55 +0000 | [diff] [blame] | 2483 | SDValue Arg = OutVals[i]; |
Evan Cheng | b2c9290 | 2010-02-02 02:22:50 +0000 | [diff] [blame] | 2484 | ISD::ArgFlagsTy Flags = Outs[i].Flags; |
Evan Cheng | b2c9290 | 2010-02-02 02:22:50 +0000 | [diff] [blame] | 2485 | if (VA.getLocInfo() == CCValAssign::Indirect) |
| 2486 | return false; |
| 2487 | if (!VA.isRegLoc()) { |
Evan Cheng | 5f94193 | 2010-02-05 02:21:12 +0000 | [diff] [blame] | 2488 | if (!MatchingStackOffset(Arg, VA.getLocMemOffset(), Flags, |
| 2489 | MFI, MRI, TII)) |
Evan Cheng | b2c9290 | 2010-02-02 02:22:50 +0000 | [diff] [blame] | 2490 | return false; |
| 2491 | } |
| 2492 | } |
| 2493 | } |
Evan Cheng | 9c04467 | 2010-05-29 01:35:22 +0000 | [diff] [blame] | 2494 | |
| 2495 | // If the tailcall address may be in a register, then make sure it's |
| 2496 | // possible to register allocate for it. In 32-bit, the call address can |
| 2497 | // only target EAX, EDX, or ECX since the tail call must be scheduled after |
Evan Cheng | dedd974 | 2010-07-14 06:44:01 +0000 | [diff] [blame] | 2498 | // callee-saved registers are restored. These happen to be the same |
| 2499 | // registers used to pass 'inreg' arguments so watch out for those. |
| 2500 | if (!Subtarget->is64Bit() && |
| 2501 | !isa<GlobalAddressSDNode>(Callee) && |
Evan Cheng | 9c04467 | 2010-05-29 01:35:22 +0000 | [diff] [blame] | 2502 | !isa<ExternalSymbolSDNode>(Callee)) { |
Evan Cheng | 9c04467 | 2010-05-29 01:35:22 +0000 | [diff] [blame] | 2503 | unsigned NumInRegs = 0; |
| 2504 | for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) { |
| 2505 | CCValAssign &VA = ArgLocs[i]; |
Evan Cheng | dedd974 | 2010-07-14 06:44:01 +0000 | [diff] [blame] | 2506 | if (!VA.isRegLoc()) |
| 2507 | continue; |
| 2508 | unsigned Reg = VA.getLocReg(); |
| 2509 | switch (Reg) { |
| 2510 | default: break; |
| 2511 | case X86::EAX: case X86::EDX: case X86::ECX: |
| 2512 | if (++NumInRegs == 3) |
Evan Cheng | 9c04467 | 2010-05-29 01:35:22 +0000 | [diff] [blame] | 2513 | return false; |
Evan Cheng | dedd974 | 2010-07-14 06:44:01 +0000 | [diff] [blame] | 2514 | break; |
Evan Cheng | 9c04467 | 2010-05-29 01:35:22 +0000 | [diff] [blame] | 2515 | } |
| 2516 | } |
| 2517 | } |
Evan Cheng | a6bff98 | 2010-01-30 01:22:00 +0000 | [diff] [blame] | 2518 | } |
Evan Cheng | b171245 | 2010-01-27 06:25:16 +0000 | [diff] [blame] | 2519 | |
Dale Johannesen | d155d7e | 2010-10-25 22:17:05 +0000 | [diff] [blame] | 2520 | // An stdcall caller is expected to clean up its arguments; the callee |
Dale Johannesen | 0e03456 | 2010-11-12 00:43:18 +0000 | [diff] [blame] | 2521 | // isn't going to do that. |
Dale Johannesen | d155d7e | 2010-10-25 22:17:05 +0000 | [diff] [blame] | 2522 | if (!CCMatch && CallerCC==CallingConv::X86_StdCall) |
| 2523 | return false; |
| 2524 | |
Evan Cheng | 86809cc | 2010-02-03 03:28:02 +0000 | [diff] [blame] | 2525 | return true; |
Arnold Schwaighofer | c85e171 | 2007-10-11 19:40:01 +0000 | [diff] [blame] | 2526 | } |
| 2527 | |
Dan Gohman | 3df24e6 | 2008-09-03 23:12:08 +0000 | [diff] [blame] | 2528 | FastISel * |
Dan Gohman | a4160c3 | 2010-07-07 16:29:44 +0000 | [diff] [blame] | 2529 | X86TargetLowering::createFastISel(FunctionLoweringInfo &funcInfo) const { |
| 2530 | return X86::createFastISel(funcInfo); |
Dan Gohman | d9f3c48 | 2008-08-19 21:32:53 +0000 | [diff] [blame] | 2531 | } |
| 2532 | |
| 2533 | |
Chris Lattner | fcf1a3d | 2007-02-28 06:10:12 +0000 | [diff] [blame] | 2534 | //===----------------------------------------------------------------------===// |
| 2535 | // Other Lowering Hooks |
| 2536 | //===----------------------------------------------------------------------===// |
| 2537 | |
Bruno Cardoso Lopes | e654b56 | 2010-09-01 00:51:36 +0000 | [diff] [blame] | 2538 | static bool MayFoldLoad(SDValue Op) { |
| 2539 | return Op.hasOneUse() && ISD::isNormalLoad(Op.getNode()); |
| 2540 | } |
| 2541 | |
| 2542 | static bool MayFoldIntoStore(SDValue Op) { |
| 2543 | return Op.hasOneUse() && ISD::isNormalStore(*Op.getNode()->use_begin()); |
| 2544 | } |
| 2545 | |
Bruno Cardoso Lopes | 27f1279 | 2010-08-28 02:46:39 +0000 | [diff] [blame] | 2546 | static bool isTargetShuffle(unsigned Opcode) { |
| 2547 | switch(Opcode) { |
| 2548 | default: return false; |
| 2549 | case X86ISD::PSHUFD: |
| 2550 | case X86ISD::PSHUFHW: |
| 2551 | case X86ISD::PSHUFLW: |
| 2552 | case X86ISD::SHUFPD: |
Bruno Cardoso Lopes | aace0f2 | 2010-09-04 02:36:07 +0000 | [diff] [blame] | 2553 | case X86ISD::PALIGN: |
Bruno Cardoso Lopes | 27f1279 | 2010-08-28 02:46:39 +0000 | [diff] [blame] | 2554 | case X86ISD::SHUFPS: |
| 2555 | case X86ISD::MOVLHPS: |
Bruno Cardoso Lopes | 56098f5 | 2010-09-01 05:08:25 +0000 | [diff] [blame] | 2556 | case X86ISD::MOVLHPD: |
Bruno Cardoso Lopes | 7ff30bb | 2010-08-31 21:38:49 +0000 | [diff] [blame] | 2557 | case X86ISD::MOVHLPS: |
Bruno Cardoso Lopes | 56098f5 | 2010-09-01 05:08:25 +0000 | [diff] [blame] | 2558 | case X86ISD::MOVLPS: |
| 2559 | case X86ISD::MOVLPD: |
Bruno Cardoso Lopes | 5023ef2 | 2010-08-31 22:22:11 +0000 | [diff] [blame] | 2560 | case X86ISD::MOVSHDUP: |
Bruno Cardoso Lopes | 013bb3d | 2010-08-31 22:35:05 +0000 | [diff] [blame] | 2561 | case X86ISD::MOVSLDUP: |
Bruno Cardoso Lopes | 1485cc2 | 2010-09-08 17:43:25 +0000 | [diff] [blame] | 2562 | case X86ISD::MOVDDUP: |
Bruno Cardoso Lopes | 27f1279 | 2010-08-28 02:46:39 +0000 | [diff] [blame] | 2563 | case X86ISD::MOVSS: |
| 2564 | case X86ISD::MOVSD: |
Bruno Cardoso Lopes | 3722f00 | 2010-09-02 05:23:12 +0000 | [diff] [blame] | 2565 | case X86ISD::UNPCKLPS: |
Bruno Cardoso Lopes | be8b084 | 2010-09-03 20:10:35 +0000 | [diff] [blame] | 2566 | case X86ISD::UNPCKLPD: |
Bruno Cardoso Lopes | 3722f00 | 2010-09-02 05:23:12 +0000 | [diff] [blame] | 2567 | case X86ISD::PUNPCKLWD: |
| 2568 | case X86ISD::PUNPCKLBW: |
Bruno Cardoso Lopes | 27f1279 | 2010-08-28 02:46:39 +0000 | [diff] [blame] | 2569 | case X86ISD::PUNPCKLDQ: |
Bruno Cardoso Lopes | be8b084 | 2010-09-03 20:10:35 +0000 | [diff] [blame] | 2570 | case X86ISD::PUNPCKLQDQ: |
Bruno Cardoso Lopes | 3722f00 | 2010-09-02 05:23:12 +0000 | [diff] [blame] | 2571 | case X86ISD::UNPCKHPS: |
Bruno Cardoso Lopes | be8b084 | 2010-09-03 20:10:35 +0000 | [diff] [blame] | 2572 | case X86ISD::UNPCKHPD: |
Bruno Cardoso Lopes | 3722f00 | 2010-09-02 05:23:12 +0000 | [diff] [blame] | 2573 | case X86ISD::PUNPCKHWD: |
| 2574 | case X86ISD::PUNPCKHBW: |
| 2575 | case X86ISD::PUNPCKHDQ: |
Bruno Cardoso Lopes | be8b084 | 2010-09-03 20:10:35 +0000 | [diff] [blame] | 2576 | case X86ISD::PUNPCKHQDQ: |
Bruno Cardoso Lopes | 27f1279 | 2010-08-28 02:46:39 +0000 | [diff] [blame] | 2577 | return true; |
| 2578 | } |
| 2579 | return false; |
| 2580 | } |
| 2581 | |
Bruno Cardoso Lopes | 3efc077 | 2010-08-23 20:41:02 +0000 | [diff] [blame] | 2582 | static SDValue getTargetShuffleNode(unsigned Opc, DebugLoc dl, EVT VT, |
Bruno Cardoso Lopes | 5023ef2 | 2010-08-31 22:22:11 +0000 | [diff] [blame] | 2583 | SDValue V1, SelectionDAG &DAG) { |
| 2584 | switch(Opc) { |
| 2585 | default: llvm_unreachable("Unknown x86 shuffle node"); |
| 2586 | case X86ISD::MOVSHDUP: |
Bruno Cardoso Lopes | 013bb3d | 2010-08-31 22:35:05 +0000 | [diff] [blame] | 2587 | case X86ISD::MOVSLDUP: |
Bruno Cardoso Lopes | 1485cc2 | 2010-09-08 17:43:25 +0000 | [diff] [blame] | 2588 | case X86ISD::MOVDDUP: |
Bruno Cardoso Lopes | 5023ef2 | 2010-08-31 22:22:11 +0000 | [diff] [blame] | 2589 | return DAG.getNode(Opc, dl, VT, V1); |
| 2590 | } |
| 2591 | |
| 2592 | return SDValue(); |
| 2593 | } |
| 2594 | |
| 2595 | static SDValue getTargetShuffleNode(unsigned Opc, DebugLoc dl, EVT VT, |
Bruno Cardoso Lopes | 8878e21 | 2010-08-24 01:16:15 +0000 | [diff] [blame] | 2596 | SDValue V1, unsigned TargetMask, SelectionDAG &DAG) { |
Bruno Cardoso Lopes | 3efc077 | 2010-08-23 20:41:02 +0000 | [diff] [blame] | 2597 | switch(Opc) { |
| 2598 | default: llvm_unreachable("Unknown x86 shuffle node"); |
Bruno Cardoso Lopes | 7338bbd | 2010-08-25 02:35:37 +0000 | [diff] [blame] | 2599 | case X86ISD::PSHUFD: |
Bruno Cardoso Lopes | 3efc077 | 2010-08-23 20:41:02 +0000 | [diff] [blame] | 2600 | case X86ISD::PSHUFHW: |
| 2601 | case X86ISD::PSHUFLW: |
| 2602 | return DAG.getNode(Opc, dl, VT, V1, DAG.getConstant(TargetMask, MVT::i8)); |
| 2603 | } |
| 2604 | |
| 2605 | return SDValue(); |
| 2606 | } |
Chris Lattner | fcf1a3d | 2007-02-28 06:10:12 +0000 | [diff] [blame] | 2607 | |
Bruno Cardoso Lopes | 7338bbd | 2010-08-25 02:35:37 +0000 | [diff] [blame] | 2608 | static SDValue getTargetShuffleNode(unsigned Opc, DebugLoc dl, EVT VT, |
| 2609 | SDValue V1, SDValue V2, unsigned TargetMask, SelectionDAG &DAG) { |
| 2610 | switch(Opc) { |
| 2611 | default: llvm_unreachable("Unknown x86 shuffle node"); |
Bruno Cardoso Lopes | aace0f2 | 2010-09-04 02:36:07 +0000 | [diff] [blame] | 2612 | case X86ISD::PALIGN: |
Bruno Cardoso Lopes | 7338bbd | 2010-08-25 02:35:37 +0000 | [diff] [blame] | 2613 | case X86ISD::SHUFPD: |
| 2614 | case X86ISD::SHUFPS: |
| 2615 | return DAG.getNode(Opc, dl, VT, V1, V2, |
| 2616 | DAG.getConstant(TargetMask, MVT::i8)); |
| 2617 | } |
| 2618 | return SDValue(); |
| 2619 | } |
| 2620 | |
| 2621 | static SDValue getTargetShuffleNode(unsigned Opc, DebugLoc dl, EVT VT, |
| 2622 | SDValue V1, SDValue V2, SelectionDAG &DAG) { |
| 2623 | switch(Opc) { |
| 2624 | default: llvm_unreachable("Unknown x86 shuffle node"); |
| 2625 | case X86ISD::MOVLHPS: |
Bruno Cardoso Lopes | f2db5b4 | 2010-08-31 21:15:21 +0000 | [diff] [blame] | 2626 | case X86ISD::MOVLHPD: |
Bruno Cardoso Lopes | 7ff30bb | 2010-08-31 21:38:49 +0000 | [diff] [blame] | 2627 | case X86ISD::MOVHLPS: |
Bruno Cardoso Lopes | 56098f5 | 2010-09-01 05:08:25 +0000 | [diff] [blame] | 2628 | case X86ISD::MOVLPS: |
| 2629 | case X86ISD::MOVLPD: |
Bruno Cardoso Lopes | 27f1279 | 2010-08-28 02:46:39 +0000 | [diff] [blame] | 2630 | case X86ISD::MOVSS: |
| 2631 | case X86ISD::MOVSD: |
Bruno Cardoso Lopes | 3722f00 | 2010-09-02 05:23:12 +0000 | [diff] [blame] | 2632 | case X86ISD::UNPCKLPS: |
Bruno Cardoso Lopes | be8b084 | 2010-09-03 20:10:35 +0000 | [diff] [blame] | 2633 | case X86ISD::UNPCKLPD: |
Bruno Cardoso Lopes | 3722f00 | 2010-09-02 05:23:12 +0000 | [diff] [blame] | 2634 | case X86ISD::PUNPCKLWD: |
| 2635 | case X86ISD::PUNPCKLBW: |
Bruno Cardoso Lopes | 7338bbd | 2010-08-25 02:35:37 +0000 | [diff] [blame] | 2636 | case X86ISD::PUNPCKLDQ: |
Bruno Cardoso Lopes | be8b084 | 2010-09-03 20:10:35 +0000 | [diff] [blame] | 2637 | case X86ISD::PUNPCKLQDQ: |
Bruno Cardoso Lopes | 3722f00 | 2010-09-02 05:23:12 +0000 | [diff] [blame] | 2638 | case X86ISD::UNPCKHPS: |
Bruno Cardoso Lopes | be8b084 | 2010-09-03 20:10:35 +0000 | [diff] [blame] | 2639 | case X86ISD::UNPCKHPD: |
Bruno Cardoso Lopes | 3722f00 | 2010-09-02 05:23:12 +0000 | [diff] [blame] | 2640 | case X86ISD::PUNPCKHWD: |
| 2641 | case X86ISD::PUNPCKHBW: |
| 2642 | case X86ISD::PUNPCKHDQ: |
Bruno Cardoso Lopes | be8b084 | 2010-09-03 20:10:35 +0000 | [diff] [blame] | 2643 | case X86ISD::PUNPCKHQDQ: |
Bruno Cardoso Lopes | 7338bbd | 2010-08-25 02:35:37 +0000 | [diff] [blame] | 2644 | return DAG.getNode(Opc, dl, VT, V1, V2); |
| 2645 | } |
| 2646 | return SDValue(); |
| 2647 | } |
| 2648 | |
Dan Gohman | d858e90 | 2010-04-17 15:26:15 +0000 | [diff] [blame] | 2649 | SDValue X86TargetLowering::getReturnAddressFrameIndex(SelectionDAG &DAG) const { |
Anton Korobeynikov | a2780e1 | 2007-08-15 17:12:32 +0000 | [diff] [blame] | 2650 | MachineFunction &MF = DAG.getMachineFunction(); |
| 2651 | X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>(); |
| 2652 | int ReturnAddrIndex = FuncInfo->getRAIndex(); |
| 2653 | |
Chris Lattner | dbdbf0c | 2005-11-15 00:40:23 +0000 | [diff] [blame] | 2654 | if (ReturnAddrIndex == 0) { |
| 2655 | // Set up a frame object for the return address. |
Bill Wendling | 64e8732 | 2009-01-16 19:25:27 +0000 | [diff] [blame] | 2656 | uint64_t SlotSize = TD->getPointerSize(); |
David Greene | 3f2bf85 | 2009-11-12 20:49:22 +0000 | [diff] [blame] | 2657 | ReturnAddrIndex = MF.getFrameInfo()->CreateFixedObject(SlotSize, -SlotSize, |
Evan Cheng | ed2ae13 | 2010-07-03 00:40:23 +0000 | [diff] [blame] | 2658 | false); |
Anton Korobeynikov | a2780e1 | 2007-08-15 17:12:32 +0000 | [diff] [blame] | 2659 | FuncInfo->setRAIndex(ReturnAddrIndex); |
Chris Lattner | dbdbf0c | 2005-11-15 00:40:23 +0000 | [diff] [blame] | 2660 | } |
| 2661 | |
Evan Cheng | 25ab690 | 2006-09-08 06:48:29 +0000 | [diff] [blame] | 2662 | return DAG.getFrameIndex(ReturnAddrIndex, getPointerTy()); |
Chris Lattner | dbdbf0c | 2005-11-15 00:40:23 +0000 | [diff] [blame] | 2663 | } |
| 2664 | |
| 2665 | |
Anton Korobeynikov | b5e0172 | 2009-08-05 23:01:26 +0000 | [diff] [blame] | 2666 | bool X86::isOffsetSuitableForCodeModel(int64_t Offset, CodeModel::Model M, |
| 2667 | bool hasSymbolicDisplacement) { |
| 2668 | // Offset should fit into 32 bit immediate field. |
Benjamin Kramer | 34247a0 | 2010-03-29 21:13:41 +0000 | [diff] [blame] | 2669 | if (!isInt<32>(Offset)) |
Anton Korobeynikov | b5e0172 | 2009-08-05 23:01:26 +0000 | [diff] [blame] | 2670 | return false; |
| 2671 | |
| 2672 | // If we don't have a symbolic displacement - we don't have any extra |
| 2673 | // restrictions. |
| 2674 | if (!hasSymbolicDisplacement) |
| 2675 | return true; |
| 2676 | |
| 2677 | // FIXME: Some tweaks might be needed for medium code model. |
| 2678 | if (M != CodeModel::Small && M != CodeModel::Kernel) |
| 2679 | return false; |
| 2680 | |
| 2681 | // For small code model we assume that latest object is 16MB before end of 31 |
| 2682 | // bits boundary. We may also accept pretty large negative constants knowing |
| 2683 | // that all objects are in the positive half of address space. |
| 2684 | if (M == CodeModel::Small && Offset < 16*1024*1024) |
| 2685 | return true; |
| 2686 | |
| 2687 | // For kernel code model we know that all object resist in the negative half |
| 2688 | // of 32bits address space. We may not accept negative offsets, since they may |
| 2689 | // be just off and we may accept pretty large positive ones. |
| 2690 | if (M == CodeModel::Kernel && Offset > 0) |
| 2691 | return true; |
| 2692 | |
| 2693 | return false; |
| 2694 | } |
| 2695 | |
Chris Lattner | 1c39d4c | 2008-12-24 23:53:05 +0000 | [diff] [blame] | 2696 | /// TranslateX86CC - do a one to one translation of a ISD::CondCode to the X86 |
| 2697 | /// specific condition code, returning the condition code and the LHS/RHS of the |
| 2698 | /// comparison to make. |
| 2699 | static unsigned TranslateX86CC(ISD::CondCode SetCCOpcode, bool isFP, |
| 2700 | SDValue &LHS, SDValue &RHS, SelectionDAG &DAG) { |
Evan Cheng | d9558e0 | 2006-01-06 00:43:03 +0000 | [diff] [blame] | 2701 | if (!isFP) { |
Chris Lattner | bfd68a7 | 2006-09-13 17:04:54 +0000 | [diff] [blame] | 2702 | if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(RHS)) { |
| 2703 | if (SetCCOpcode == ISD::SETGT && RHSC->isAllOnesValue()) { |
| 2704 | // X > -1 -> X == 0, jump !sign. |
| 2705 | RHS = DAG.getConstant(0, RHS.getValueType()); |
Chris Lattner | 1c39d4c | 2008-12-24 23:53:05 +0000 | [diff] [blame] | 2706 | return X86::COND_NS; |
Chris Lattner | bfd68a7 | 2006-09-13 17:04:54 +0000 | [diff] [blame] | 2707 | } else if (SetCCOpcode == ISD::SETLT && RHSC->isNullValue()) { |
| 2708 | // X < 0 -> X == 0, jump on sign. |
Chris Lattner | 1c39d4c | 2008-12-24 23:53:05 +0000 | [diff] [blame] | 2709 | return X86::COND_S; |
Dan Gohman | f5aeb1a | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 2710 | } else if (SetCCOpcode == ISD::SETLT && RHSC->getZExtValue() == 1) { |
Dan Gohman | 5f6913c | 2007-09-17 14:49:27 +0000 | [diff] [blame] | 2711 | // X < 1 -> X <= 0 |
| 2712 | RHS = DAG.getConstant(0, RHS.getValueType()); |
Chris Lattner | 1c39d4c | 2008-12-24 23:53:05 +0000 | [diff] [blame] | 2713 | return X86::COND_LE; |
Chris Lattner | bfd68a7 | 2006-09-13 17:04:54 +0000 | [diff] [blame] | 2714 | } |
Chris Lattner | f957051 | 2006-09-13 03:22:10 +0000 | [diff] [blame] | 2715 | } |
Anton Korobeynikov | 12c49af | 2006-11-21 00:01:06 +0000 | [diff] [blame] | 2716 | |
Evan Cheng | d9558e0 | 2006-01-06 00:43:03 +0000 | [diff] [blame] | 2717 | switch (SetCCOpcode) { |
Torok Edwin | c23197a | 2009-07-14 16:55:14 +0000 | [diff] [blame] | 2718 | default: llvm_unreachable("Invalid integer condition!"); |
Chris Lattner | 1c39d4c | 2008-12-24 23:53:05 +0000 | [diff] [blame] | 2719 | case ISD::SETEQ: return X86::COND_E; |
| 2720 | case ISD::SETGT: return X86::COND_G; |
| 2721 | case ISD::SETGE: return X86::COND_GE; |
| 2722 | case ISD::SETLT: return X86::COND_L; |
| 2723 | case ISD::SETLE: return X86::COND_LE; |
| 2724 | case ISD::SETNE: return X86::COND_NE; |
| 2725 | case ISD::SETULT: return X86::COND_B; |
| 2726 | case ISD::SETUGT: return X86::COND_A; |
| 2727 | case ISD::SETULE: return X86::COND_BE; |
| 2728 | case ISD::SETUGE: return X86::COND_AE; |
Evan Cheng | d9558e0 | 2006-01-06 00:43:03 +0000 | [diff] [blame] | 2729 | } |
Chris Lattner | 4c78e02 | 2008-12-23 23:42:27 +0000 | [diff] [blame] | 2730 | } |
Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 2731 | |
Chris Lattner | 4c78e02 | 2008-12-23 23:42:27 +0000 | [diff] [blame] | 2732 | // First determine if it is required or is profitable to flip the operands. |
Duncan Sands | 4047f4a | 2008-10-24 13:03:10 +0000 | [diff] [blame] | 2733 | |
Chris Lattner | 4c78e02 | 2008-12-23 23:42:27 +0000 | [diff] [blame] | 2734 | // If LHS is a foldable load, but RHS is not, flip the condition. |
| 2735 | if ((ISD::isNON_EXTLoad(LHS.getNode()) && LHS.hasOneUse()) && |
| 2736 | !(ISD::isNON_EXTLoad(RHS.getNode()) && RHS.hasOneUse())) { |
| 2737 | SetCCOpcode = getSetCCSwappedOperands(SetCCOpcode); |
| 2738 | std::swap(LHS, RHS); |
Evan Cheng | 4d46d0a | 2008-08-28 23:48:31 +0000 | [diff] [blame] | 2739 | } |
| 2740 | |
Chris Lattner | 4c78e02 | 2008-12-23 23:42:27 +0000 | [diff] [blame] | 2741 | switch (SetCCOpcode) { |
| 2742 | default: break; |
| 2743 | case ISD::SETOLT: |
| 2744 | case ISD::SETOLE: |
| 2745 | case ISD::SETUGT: |
| 2746 | case ISD::SETUGE: |
| 2747 | std::swap(LHS, RHS); |
| 2748 | break; |
| 2749 | } |
| 2750 | |
| 2751 | // On a floating point condition, the flags are set as follows: |
| 2752 | // ZF PF CF op |
| 2753 | // 0 | 0 | 0 | X > Y |
| 2754 | // 0 | 0 | 1 | X < Y |
| 2755 | // 1 | 0 | 0 | X == Y |
| 2756 | // 1 | 1 | 1 | unordered |
| 2757 | switch (SetCCOpcode) { |
Torok Edwin | c23197a | 2009-07-14 16:55:14 +0000 | [diff] [blame] | 2758 | default: llvm_unreachable("Condcode should be pre-legalized away"); |
Chris Lattner | 4c78e02 | 2008-12-23 23:42:27 +0000 | [diff] [blame] | 2759 | case ISD::SETUEQ: |
Chris Lattner | 1c39d4c | 2008-12-24 23:53:05 +0000 | [diff] [blame] | 2760 | case ISD::SETEQ: return X86::COND_E; |
Chris Lattner | 4c78e02 | 2008-12-23 23:42:27 +0000 | [diff] [blame] | 2761 | case ISD::SETOLT: // flipped |
| 2762 | case ISD::SETOGT: |
Chris Lattner | 1c39d4c | 2008-12-24 23:53:05 +0000 | [diff] [blame] | 2763 | case ISD::SETGT: return X86::COND_A; |
Chris Lattner | 4c78e02 | 2008-12-23 23:42:27 +0000 | [diff] [blame] | 2764 | case ISD::SETOLE: // flipped |
| 2765 | case ISD::SETOGE: |
Chris Lattner | 1c39d4c | 2008-12-24 23:53:05 +0000 | [diff] [blame] | 2766 | case ISD::SETGE: return X86::COND_AE; |
Chris Lattner | 4c78e02 | 2008-12-23 23:42:27 +0000 | [diff] [blame] | 2767 | case ISD::SETUGT: // flipped |
| 2768 | case ISD::SETULT: |
Chris Lattner | 1c39d4c | 2008-12-24 23:53:05 +0000 | [diff] [blame] | 2769 | case ISD::SETLT: return X86::COND_B; |
Chris Lattner | 4c78e02 | 2008-12-23 23:42:27 +0000 | [diff] [blame] | 2770 | case ISD::SETUGE: // flipped |
| 2771 | case ISD::SETULE: |
Chris Lattner | 1c39d4c | 2008-12-24 23:53:05 +0000 | [diff] [blame] | 2772 | case ISD::SETLE: return X86::COND_BE; |
Chris Lattner | 4c78e02 | 2008-12-23 23:42:27 +0000 | [diff] [blame] | 2773 | case ISD::SETONE: |
Chris Lattner | 1c39d4c | 2008-12-24 23:53:05 +0000 | [diff] [blame] | 2774 | case ISD::SETNE: return X86::COND_NE; |
| 2775 | case ISD::SETUO: return X86::COND_P; |
| 2776 | case ISD::SETO: return X86::COND_NP; |
Dan Gohman | 1a49295 | 2009-10-20 16:22:37 +0000 | [diff] [blame] | 2777 | case ISD::SETOEQ: |
| 2778 | case ISD::SETUNE: return X86::COND_INVALID; |
Chris Lattner | 4c78e02 | 2008-12-23 23:42:27 +0000 | [diff] [blame] | 2779 | } |
Evan Cheng | d9558e0 | 2006-01-06 00:43:03 +0000 | [diff] [blame] | 2780 | } |
| 2781 | |
Evan Cheng | 4a46080 | 2006-01-11 00:33:36 +0000 | [diff] [blame] | 2782 | /// hasFPCMov - is there a floating point cmov for the specific X86 condition |
| 2783 | /// code. Current x86 isa includes the following FP cmov instructions: |
Evan Cheng | aaca22c | 2006-01-10 20:26:56 +0000 | [diff] [blame] | 2784 | /// fcmovb, fcomvbe, fcomve, fcmovu, fcmovae, fcmova, fcmovne, fcmovnu. |
Evan Cheng | 4a46080 | 2006-01-11 00:33:36 +0000 | [diff] [blame] | 2785 | static bool hasFPCMov(unsigned X86CC) { |
Evan Cheng | aaca22c | 2006-01-10 20:26:56 +0000 | [diff] [blame] | 2786 | switch (X86CC) { |
| 2787 | default: |
| 2788 | return false; |
Chris Lattner | 7fbe972 | 2006-10-20 17:42:20 +0000 | [diff] [blame] | 2789 | case X86::COND_B: |
| 2790 | case X86::COND_BE: |
| 2791 | case X86::COND_E: |
| 2792 | case X86::COND_P: |
| 2793 | case X86::COND_A: |
| 2794 | case X86::COND_AE: |
| 2795 | case X86::COND_NE: |
| 2796 | case X86::COND_NP: |
Evan Cheng | aaca22c | 2006-01-10 20:26:56 +0000 | [diff] [blame] | 2797 | return true; |
| 2798 | } |
| 2799 | } |
| 2800 | |
Evan Cheng | eb2f969 | 2009-10-27 19:56:55 +0000 | [diff] [blame] | 2801 | /// isFPImmLegal - Returns true if the target can instruction select the |
| 2802 | /// specified FP immediate natively. If false, the legalizer will |
| 2803 | /// materialize the FP immediate as a load from a constant pool. |
Evan Cheng | a1eaa3c | 2009-10-28 01:43:28 +0000 | [diff] [blame] | 2804 | bool X86TargetLowering::isFPImmLegal(const APFloat &Imm, EVT VT) const { |
Evan Cheng | eb2f969 | 2009-10-27 19:56:55 +0000 | [diff] [blame] | 2805 | for (unsigned i = 0, e = LegalFPImmediates.size(); i != e; ++i) { |
| 2806 | if (Imm.bitwiseIsEqual(LegalFPImmediates[i])) |
| 2807 | return true; |
| 2808 | } |
| 2809 | return false; |
| 2810 | } |
| 2811 | |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2812 | /// isUndefOrInRange - Return true if Val is undef or if its value falls within |
| 2813 | /// the specified range (L, H]. |
| 2814 | static bool isUndefOrInRange(int Val, int Low, int Hi) { |
| 2815 | return (Val < 0) || (Val >= Low && Val < Hi); |
| 2816 | } |
| 2817 | |
| 2818 | /// isUndefOrEqual - Val is either less than zero (undef) or equal to the |
| 2819 | /// specified value. |
| 2820 | static bool isUndefOrEqual(int Val, int CmpVal) { |
| 2821 | if (Val < 0 || Val == CmpVal) |
Evan Cheng | 5ced1d8 | 2006-04-06 23:23:56 +0000 | [diff] [blame] | 2822 | return true; |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2823 | return false; |
Evan Cheng | c5cdff2 | 2006-04-07 21:53:05 +0000 | [diff] [blame] | 2824 | } |
| 2825 | |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2826 | /// isPSHUFDMask - Return true if the node specifies a shuffle of elements that |
| 2827 | /// is suitable for input to PSHUFD or PSHUFW. That is, it doesn't reference |
| 2828 | /// the second operand. |
Owen Anderson | e50ed30 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 2829 | static bool isPSHUFDMask(const SmallVectorImpl<int> &Mask, EVT VT) { |
Dale Johannesen | 0488fb6 | 2010-09-30 23:57:10 +0000 | [diff] [blame] | 2830 | if (VT == MVT::v4f32 || VT == MVT::v4i32 ) |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2831 | return (Mask[0] < 4 && Mask[1] < 4 && Mask[2] < 4 && Mask[3] < 4); |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 2832 | if (VT == MVT::v2f64 || VT == MVT::v2i64) |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2833 | return (Mask[0] < 2 && Mask[1] < 2); |
| 2834 | return false; |
Evan Cheng | 5ced1d8 | 2006-04-06 23:23:56 +0000 | [diff] [blame] | 2835 | } |
| 2836 | |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2837 | bool X86::isPSHUFDMask(ShuffleVectorSDNode *N) { |
Eric Christopher | fd17929 | 2009-08-27 18:07:15 +0000 | [diff] [blame] | 2838 | SmallVector<int, 8> M; |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2839 | N->getMask(M); |
| 2840 | return ::isPSHUFDMask(M, N->getValueType(0)); |
| 2841 | } |
Evan Cheng | 0188ecb | 2006-03-22 18:59:22 +0000 | [diff] [blame] | 2842 | |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2843 | /// isPSHUFHWMask - Return true if the node specifies a shuffle of elements that |
| 2844 | /// is suitable for input to PSHUFHW. |
Owen Anderson | e50ed30 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 2845 | static bool isPSHUFHWMask(const SmallVectorImpl<int> &Mask, EVT VT) { |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 2846 | if (VT != MVT::v8i16) |
Evan Cheng | 0188ecb | 2006-03-22 18:59:22 +0000 | [diff] [blame] | 2847 | return false; |
Eric Christopher | fd17929 | 2009-08-27 18:07:15 +0000 | [diff] [blame] | 2848 | |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2849 | // Lower quadword copied in order or undef. |
| 2850 | for (int i = 0; i != 4; ++i) |
| 2851 | if (Mask[i] >= 0 && Mask[i] != i) |
Evan Cheng | 506d3df | 2006-03-29 23:07:14 +0000 | [diff] [blame] | 2852 | return false; |
Eric Christopher | fd17929 | 2009-08-27 18:07:15 +0000 | [diff] [blame] | 2853 | |
Evan Cheng | 506d3df | 2006-03-29 23:07:14 +0000 | [diff] [blame] | 2854 | // Upper quadword shuffled. |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2855 | for (int i = 4; i != 8; ++i) |
| 2856 | if (Mask[i] >= 0 && (Mask[i] < 4 || Mask[i] > 7)) |
Evan Cheng | 506d3df | 2006-03-29 23:07:14 +0000 | [diff] [blame] | 2857 | return false; |
Eric Christopher | fd17929 | 2009-08-27 18:07:15 +0000 | [diff] [blame] | 2858 | |
Evan Cheng | 506d3df | 2006-03-29 23:07:14 +0000 | [diff] [blame] | 2859 | return true; |
| 2860 | } |
| 2861 | |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2862 | bool X86::isPSHUFHWMask(ShuffleVectorSDNode *N) { |
Eric Christopher | fd17929 | 2009-08-27 18:07:15 +0000 | [diff] [blame] | 2863 | SmallVector<int, 8> M; |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2864 | N->getMask(M); |
| 2865 | return ::isPSHUFHWMask(M, N->getValueType(0)); |
| 2866 | } |
Evan Cheng | 506d3df | 2006-03-29 23:07:14 +0000 | [diff] [blame] | 2867 | |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2868 | /// isPSHUFLWMask - Return true if the node specifies a shuffle of elements that |
| 2869 | /// is suitable for input to PSHUFLW. |
Owen Anderson | e50ed30 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 2870 | static bool isPSHUFLWMask(const SmallVectorImpl<int> &Mask, EVT VT) { |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 2871 | if (VT != MVT::v8i16) |
Evan Cheng | 506d3df | 2006-03-29 23:07:14 +0000 | [diff] [blame] | 2872 | return false; |
Eric Christopher | fd17929 | 2009-08-27 18:07:15 +0000 | [diff] [blame] | 2873 | |
Rafael Espindola | 15684b2 | 2009-04-24 12:40:33 +0000 | [diff] [blame] | 2874 | // Upper quadword copied in order. |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2875 | for (int i = 4; i != 8; ++i) |
| 2876 | if (Mask[i] >= 0 && Mask[i] != i) |
Rafael Espindola | 15684b2 | 2009-04-24 12:40:33 +0000 | [diff] [blame] | 2877 | return false; |
Eric Christopher | fd17929 | 2009-08-27 18:07:15 +0000 | [diff] [blame] | 2878 | |
Rafael Espindola | 15684b2 | 2009-04-24 12:40:33 +0000 | [diff] [blame] | 2879 | // Lower quadword shuffled. |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2880 | for (int i = 0; i != 4; ++i) |
| 2881 | if (Mask[i] >= 4) |
Rafael Espindola | 15684b2 | 2009-04-24 12:40:33 +0000 | [diff] [blame] | 2882 | return false; |
Eric Christopher | fd17929 | 2009-08-27 18:07:15 +0000 | [diff] [blame] | 2883 | |
Rafael Espindola | 15684b2 | 2009-04-24 12:40:33 +0000 | [diff] [blame] | 2884 | return true; |
Nate Begeman | b706d29 | 2009-04-24 03:42:54 +0000 | [diff] [blame] | 2885 | } |
| 2886 | |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2887 | bool X86::isPSHUFLWMask(ShuffleVectorSDNode *N) { |
Eric Christopher | fd17929 | 2009-08-27 18:07:15 +0000 | [diff] [blame] | 2888 | SmallVector<int, 8> M; |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2889 | N->getMask(M); |
| 2890 | return ::isPSHUFLWMask(M, N->getValueType(0)); |
| 2891 | } |
| 2892 | |
Nate Begeman | a09008b | 2009-10-19 02:17:23 +0000 | [diff] [blame] | 2893 | /// isPALIGNRMask - Return true if the node specifies a shuffle of elements that |
| 2894 | /// is suitable for input to PALIGNR. |
| 2895 | static bool isPALIGNRMask(const SmallVectorImpl<int> &Mask, EVT VT, |
| 2896 | bool hasSSSE3) { |
| 2897 | int i, e = VT.getVectorNumElements(); |
Michael J. Spencer | ec38de2 | 2010-10-10 22:04:20 +0000 | [diff] [blame] | 2898 | |
Nate Begeman | a09008b | 2009-10-19 02:17:23 +0000 | [diff] [blame] | 2899 | // Do not handle v2i64 / v2f64 shuffles with palignr. |
| 2900 | if (e < 4 || !hasSSSE3) |
| 2901 | return false; |
Michael J. Spencer | ec38de2 | 2010-10-10 22:04:20 +0000 | [diff] [blame] | 2902 | |
Nate Begeman | a09008b | 2009-10-19 02:17:23 +0000 | [diff] [blame] | 2903 | for (i = 0; i != e; ++i) |
| 2904 | if (Mask[i] >= 0) |
| 2905 | break; |
Michael J. Spencer | ec38de2 | 2010-10-10 22:04:20 +0000 | [diff] [blame] | 2906 | |
Nate Begeman | a09008b | 2009-10-19 02:17:23 +0000 | [diff] [blame] | 2907 | // All undef, not a palignr. |
| 2908 | if (i == e) |
| 2909 | return false; |
| 2910 | |
| 2911 | // Determine if it's ok to perform a palignr with only the LHS, since we |
| 2912 | // don't have access to the actual shuffle elements to see if RHS is undef. |
| 2913 | bool Unary = Mask[i] < (int)e; |
| 2914 | bool NeedsUnary = false; |
| 2915 | |
| 2916 | int s = Mask[i] - i; |
Michael J. Spencer | ec38de2 | 2010-10-10 22:04:20 +0000 | [diff] [blame] | 2917 | |
Nate Begeman | a09008b | 2009-10-19 02:17:23 +0000 | [diff] [blame] | 2918 | // Check the rest of the elements to see if they are consecutive. |
| 2919 | for (++i; i != e; ++i) { |
| 2920 | int m = Mask[i]; |
Michael J. Spencer | ec38de2 | 2010-10-10 22:04:20 +0000 | [diff] [blame] | 2921 | if (m < 0) |
Nate Begeman | a09008b | 2009-10-19 02:17:23 +0000 | [diff] [blame] | 2922 | continue; |
Michael J. Spencer | ec38de2 | 2010-10-10 22:04:20 +0000 | [diff] [blame] | 2923 | |
Nate Begeman | a09008b | 2009-10-19 02:17:23 +0000 | [diff] [blame] | 2924 | Unary = Unary && (m < (int)e); |
| 2925 | NeedsUnary = NeedsUnary || (m < s); |
| 2926 | |
| 2927 | if (NeedsUnary && !Unary) |
| 2928 | return false; |
| 2929 | if (Unary && m != ((s+i) & (e-1))) |
| 2930 | return false; |
| 2931 | if (!Unary && m != (s+i)) |
| 2932 | return false; |
| 2933 | } |
| 2934 | return true; |
| 2935 | } |
| 2936 | |
| 2937 | bool X86::isPALIGNRMask(ShuffleVectorSDNode *N) { |
| 2938 | SmallVector<int, 8> M; |
| 2939 | N->getMask(M); |
| 2940 | return ::isPALIGNRMask(M, N->getValueType(0), true); |
| 2941 | } |
| 2942 | |
Evan Cheng | 14aed5e | 2006-03-24 01:18:28 +0000 | [diff] [blame] | 2943 | /// isSHUFPMask - Return true if the specified VECTOR_SHUFFLE operand |
| 2944 | /// specifies a shuffle of elements that is suitable for input to SHUFP*. |
Owen Anderson | e50ed30 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 2945 | static bool isSHUFPMask(const SmallVectorImpl<int> &Mask, EVT VT) { |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2946 | int NumElems = VT.getVectorNumElements(); |
| 2947 | if (NumElems != 2 && NumElems != 4) |
| 2948 | return false; |
Eric Christopher | fd17929 | 2009-08-27 18:07:15 +0000 | [diff] [blame] | 2949 | |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2950 | int Half = NumElems / 2; |
| 2951 | for (int i = 0; i < Half; ++i) |
| 2952 | if (!isUndefOrInRange(Mask[i], 0, NumElems)) |
Evan Cheng | 39623da | 2006-04-20 08:58:49 +0000 | [diff] [blame] | 2953 | return false; |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2954 | for (int i = Half; i < NumElems; ++i) |
| 2955 | if (!isUndefOrInRange(Mask[i], NumElems, NumElems*2)) |
Evan Cheng | 39623da | 2006-04-20 08:58:49 +0000 | [diff] [blame] | 2956 | return false; |
Eric Christopher | fd17929 | 2009-08-27 18:07:15 +0000 | [diff] [blame] | 2957 | |
Evan Cheng | 14aed5e | 2006-03-24 01:18:28 +0000 | [diff] [blame] | 2958 | return true; |
| 2959 | } |
| 2960 | |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2961 | bool X86::isSHUFPMask(ShuffleVectorSDNode *N) { |
| 2962 | SmallVector<int, 8> M; |
| 2963 | N->getMask(M); |
| 2964 | return ::isSHUFPMask(M, N->getValueType(0)); |
Evan Cheng | 39623da | 2006-04-20 08:58:49 +0000 | [diff] [blame] | 2965 | } |
| 2966 | |
Evan Cheng | 213d2cf | 2007-05-17 18:45:50 +0000 | [diff] [blame] | 2967 | /// isCommutedSHUFP - Returns true if the shuffle mask is exactly |
Evan Cheng | 39623da | 2006-04-20 08:58:49 +0000 | [diff] [blame] | 2968 | /// the reverse of what x86 shuffles want. x86 shuffles requires the lower |
| 2969 | /// half elements to come from vector 1 (which would equal the dest.) and |
| 2970 | /// the upper half to come from vector 2. |
Owen Anderson | e50ed30 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 2971 | static bool isCommutedSHUFPMask(const SmallVectorImpl<int> &Mask, EVT VT) { |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2972 | int NumElems = VT.getVectorNumElements(); |
Eric Christopher | fd17929 | 2009-08-27 18:07:15 +0000 | [diff] [blame] | 2973 | |
| 2974 | if (NumElems != 2 && NumElems != 4) |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2975 | return false; |
Eric Christopher | fd17929 | 2009-08-27 18:07:15 +0000 | [diff] [blame] | 2976 | |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2977 | int Half = NumElems / 2; |
| 2978 | for (int i = 0; i < Half; ++i) |
| 2979 | if (!isUndefOrInRange(Mask[i], NumElems, NumElems*2)) |
Evan Cheng | 39623da | 2006-04-20 08:58:49 +0000 | [diff] [blame] | 2980 | return false; |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2981 | for (int i = Half; i < NumElems; ++i) |
| 2982 | if (!isUndefOrInRange(Mask[i], 0, NumElems)) |
Evan Cheng | 39623da | 2006-04-20 08:58:49 +0000 | [diff] [blame] | 2983 | return false; |
| 2984 | return true; |
| 2985 | } |
| 2986 | |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2987 | static bool isCommutedSHUFP(ShuffleVectorSDNode *N) { |
| 2988 | SmallVector<int, 8> M; |
| 2989 | N->getMask(M); |
| 2990 | return isCommutedSHUFPMask(M, N->getValueType(0)); |
Evan Cheng | 39623da | 2006-04-20 08:58:49 +0000 | [diff] [blame] | 2991 | } |
| 2992 | |
Evan Cheng | 2c0dbd0 | 2006-03-24 02:58:06 +0000 | [diff] [blame] | 2993 | /// isMOVHLPSMask - Return true if the specified VECTOR_SHUFFLE operand |
| 2994 | /// specifies a shuffle of elements that is suitable for input to MOVHLPS. |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2995 | bool X86::isMOVHLPSMask(ShuffleVectorSDNode *N) { |
| 2996 | if (N->getValueType(0).getVectorNumElements() != 4) |
Evan Cheng | 2c0dbd0 | 2006-03-24 02:58:06 +0000 | [diff] [blame] | 2997 | return false; |
| 2998 | |
Evan Cheng | 2064a2b | 2006-03-28 06:50:32 +0000 | [diff] [blame] | 2999 | // Expect bit0 == 6, bit1 == 7, bit2 == 2, bit3 == 3 |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3000 | return isUndefOrEqual(N->getMaskElt(0), 6) && |
| 3001 | isUndefOrEqual(N->getMaskElt(1), 7) && |
| 3002 | isUndefOrEqual(N->getMaskElt(2), 2) && |
| 3003 | isUndefOrEqual(N->getMaskElt(3), 3); |
Evan Cheng | 6e56e2c | 2006-11-07 22:14:24 +0000 | [diff] [blame] | 3004 | } |
| 3005 | |
Nate Begeman | 0b10b91 | 2009-11-07 23:17:15 +0000 | [diff] [blame] | 3006 | /// isMOVHLPS_v_undef_Mask - Special case of isMOVHLPSMask for canonical form |
| 3007 | /// of vector_shuffle v, v, <2, 3, 2, 3>, i.e. vector_shuffle v, undef, |
| 3008 | /// <2, 3, 2, 3> |
| 3009 | bool X86::isMOVHLPS_v_undef_Mask(ShuffleVectorSDNode *N) { |
| 3010 | unsigned NumElems = N->getValueType(0).getVectorNumElements(); |
Michael J. Spencer | ec38de2 | 2010-10-10 22:04:20 +0000 | [diff] [blame] | 3011 | |
Nate Begeman | 0b10b91 | 2009-11-07 23:17:15 +0000 | [diff] [blame] | 3012 | if (NumElems != 4) |
| 3013 | return false; |
Michael J. Spencer | ec38de2 | 2010-10-10 22:04:20 +0000 | [diff] [blame] | 3014 | |
Nate Begeman | 0b10b91 | 2009-11-07 23:17:15 +0000 | [diff] [blame] | 3015 | return isUndefOrEqual(N->getMaskElt(0), 2) && |
| 3016 | isUndefOrEqual(N->getMaskElt(1), 3) && |
| 3017 | isUndefOrEqual(N->getMaskElt(2), 2) && |
| 3018 | isUndefOrEqual(N->getMaskElt(3), 3); |
| 3019 | } |
| 3020 | |
Evan Cheng | 5ced1d8 | 2006-04-06 23:23:56 +0000 | [diff] [blame] | 3021 | /// isMOVLPMask - Return true if the specified VECTOR_SHUFFLE operand |
| 3022 | /// specifies a shuffle of elements that is suitable for input to MOVLP{S|D}. |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3023 | bool X86::isMOVLPMask(ShuffleVectorSDNode *N) { |
| 3024 | unsigned NumElems = N->getValueType(0).getVectorNumElements(); |
Evan Cheng | 5ced1d8 | 2006-04-06 23:23:56 +0000 | [diff] [blame] | 3025 | |
Evan Cheng | 5ced1d8 | 2006-04-06 23:23:56 +0000 | [diff] [blame] | 3026 | if (NumElems != 2 && NumElems != 4) |
| 3027 | return false; |
| 3028 | |
Evan Cheng | c5cdff2 | 2006-04-07 21:53:05 +0000 | [diff] [blame] | 3029 | for (unsigned i = 0; i < NumElems/2; ++i) |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3030 | if (!isUndefOrEqual(N->getMaskElt(i), i + NumElems)) |
Evan Cheng | c5cdff2 | 2006-04-07 21:53:05 +0000 | [diff] [blame] | 3031 | return false; |
Evan Cheng | 5ced1d8 | 2006-04-06 23:23:56 +0000 | [diff] [blame] | 3032 | |
Evan Cheng | c5cdff2 | 2006-04-07 21:53:05 +0000 | [diff] [blame] | 3033 | for (unsigned i = NumElems/2; i < NumElems; ++i) |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3034 | if (!isUndefOrEqual(N->getMaskElt(i), i)) |
Evan Cheng | c5cdff2 | 2006-04-07 21:53:05 +0000 | [diff] [blame] | 3035 | return false; |
Evan Cheng | 5ced1d8 | 2006-04-06 23:23:56 +0000 | [diff] [blame] | 3036 | |
| 3037 | return true; |
| 3038 | } |
| 3039 | |
Nate Begeman | 0b10b91 | 2009-11-07 23:17:15 +0000 | [diff] [blame] | 3040 | /// isMOVLHPSMask - Return true if the specified VECTOR_SHUFFLE operand |
| 3041 | /// specifies a shuffle of elements that is suitable for input to MOVLHPS. |
| 3042 | bool X86::isMOVLHPSMask(ShuffleVectorSDNode *N) { |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3043 | unsigned NumElems = N->getValueType(0).getVectorNumElements(); |
Evan Cheng | 5ced1d8 | 2006-04-06 23:23:56 +0000 | [diff] [blame] | 3044 | |
Evan Cheng | 5ced1d8 | 2006-04-06 23:23:56 +0000 | [diff] [blame] | 3045 | if (NumElems != 2 && NumElems != 4) |
| 3046 | return false; |
| 3047 | |
Evan Cheng | c5cdff2 | 2006-04-07 21:53:05 +0000 | [diff] [blame] | 3048 | for (unsigned i = 0; i < NumElems/2; ++i) |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3049 | if (!isUndefOrEqual(N->getMaskElt(i), i)) |
Evan Cheng | c5cdff2 | 2006-04-07 21:53:05 +0000 | [diff] [blame] | 3050 | return false; |
Evan Cheng | 5ced1d8 | 2006-04-06 23:23:56 +0000 | [diff] [blame] | 3051 | |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3052 | for (unsigned i = 0; i < NumElems/2; ++i) |
| 3053 | if (!isUndefOrEqual(N->getMaskElt(i + NumElems/2), i + NumElems)) |
Evan Cheng | c5cdff2 | 2006-04-07 21:53:05 +0000 | [diff] [blame] | 3054 | return false; |
Evan Cheng | 5ced1d8 | 2006-04-06 23:23:56 +0000 | [diff] [blame] | 3055 | |
| 3056 | return true; |
| 3057 | } |
| 3058 | |
Evan Cheng | 0038e59 | 2006-03-28 00:39:58 +0000 | [diff] [blame] | 3059 | /// isUNPCKLMask - Return true if the specified VECTOR_SHUFFLE operand |
| 3060 | /// specifies a shuffle of elements that is suitable for input to UNPCKL. |
Owen Anderson | e50ed30 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 3061 | static bool isUNPCKLMask(const SmallVectorImpl<int> &Mask, EVT VT, |
Rafael Espindola | 15684b2 | 2009-04-24 12:40:33 +0000 | [diff] [blame] | 3062 | bool V2IsSplat = false) { |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3063 | int NumElts = VT.getVectorNumElements(); |
Chris Lattner | 5a88b83 | 2007-02-25 07:10:00 +0000 | [diff] [blame] | 3064 | if (NumElts != 2 && NumElts != 4 && NumElts != 8 && NumElts != 16) |
Evan Cheng | 0038e59 | 2006-03-28 00:39:58 +0000 | [diff] [blame] | 3065 | return false; |
Eric Christopher | fd17929 | 2009-08-27 18:07:15 +0000 | [diff] [blame] | 3066 | |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3067 | for (int i = 0, j = 0; i != NumElts; i += 2, ++j) { |
| 3068 | int BitI = Mask[i]; |
| 3069 | int BitI1 = Mask[i+1]; |
Evan Cheng | c5cdff2 | 2006-04-07 21:53:05 +0000 | [diff] [blame] | 3070 | if (!isUndefOrEqual(BitI, j)) |
| 3071 | return false; |
Evan Cheng | 39623da | 2006-04-20 08:58:49 +0000 | [diff] [blame] | 3072 | if (V2IsSplat) { |
Mon P Wang | 7bcaefa | 2009-02-04 01:16:59 +0000 | [diff] [blame] | 3073 | if (!isUndefOrEqual(BitI1, NumElts)) |
Evan Cheng | 39623da | 2006-04-20 08:58:49 +0000 | [diff] [blame] | 3074 | return false; |
| 3075 | } else { |
Chris Lattner | 5a88b83 | 2007-02-25 07:10:00 +0000 | [diff] [blame] | 3076 | if (!isUndefOrEqual(BitI1, j + NumElts)) |
Evan Cheng | 39623da | 2006-04-20 08:58:49 +0000 | [diff] [blame] | 3077 | return false; |
| 3078 | } |
Evan Cheng | 0038e59 | 2006-03-28 00:39:58 +0000 | [diff] [blame] | 3079 | } |
Evan Cheng | 0038e59 | 2006-03-28 00:39:58 +0000 | [diff] [blame] | 3080 | return true; |
| 3081 | } |
| 3082 | |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3083 | bool X86::isUNPCKLMask(ShuffleVectorSDNode *N, bool V2IsSplat) { |
| 3084 | SmallVector<int, 8> M; |
| 3085 | N->getMask(M); |
| 3086 | return ::isUNPCKLMask(M, N->getValueType(0), V2IsSplat); |
Evan Cheng | 39623da | 2006-04-20 08:58:49 +0000 | [diff] [blame] | 3087 | } |
| 3088 | |
Evan Cheng | 4fcb922 | 2006-03-28 02:43:26 +0000 | [diff] [blame] | 3089 | /// isUNPCKHMask - Return true if the specified VECTOR_SHUFFLE operand |
| 3090 | /// specifies a shuffle of elements that is suitable for input to UNPCKH. |
Eric Christopher | fd17929 | 2009-08-27 18:07:15 +0000 | [diff] [blame] | 3091 | static bool isUNPCKHMask(const SmallVectorImpl<int> &Mask, EVT VT, |
Rafael Espindola | 15684b2 | 2009-04-24 12:40:33 +0000 | [diff] [blame] | 3092 | bool V2IsSplat = false) { |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3093 | int NumElts = VT.getVectorNumElements(); |
Chris Lattner | 5a88b83 | 2007-02-25 07:10:00 +0000 | [diff] [blame] | 3094 | if (NumElts != 2 && NumElts != 4 && NumElts != 8 && NumElts != 16) |
Evan Cheng | 4fcb922 | 2006-03-28 02:43:26 +0000 | [diff] [blame] | 3095 | return false; |
Eric Christopher | fd17929 | 2009-08-27 18:07:15 +0000 | [diff] [blame] | 3096 | |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3097 | for (int i = 0, j = 0; i != NumElts; i += 2, ++j) { |
| 3098 | int BitI = Mask[i]; |
| 3099 | int BitI1 = Mask[i+1]; |
Chris Lattner | 5a88b83 | 2007-02-25 07:10:00 +0000 | [diff] [blame] | 3100 | if (!isUndefOrEqual(BitI, j + NumElts/2)) |
Evan Cheng | c5cdff2 | 2006-04-07 21:53:05 +0000 | [diff] [blame] | 3101 | return false; |
Evan Cheng | 39623da | 2006-04-20 08:58:49 +0000 | [diff] [blame] | 3102 | if (V2IsSplat) { |
Chris Lattner | 5a88b83 | 2007-02-25 07:10:00 +0000 | [diff] [blame] | 3103 | if (isUndefOrEqual(BitI1, NumElts)) |
Evan Cheng | 39623da | 2006-04-20 08:58:49 +0000 | [diff] [blame] | 3104 | return false; |
| 3105 | } else { |
Chris Lattner | 5a88b83 | 2007-02-25 07:10:00 +0000 | [diff] [blame] | 3106 | if (!isUndefOrEqual(BitI1, j + NumElts/2 + NumElts)) |
Evan Cheng | 39623da | 2006-04-20 08:58:49 +0000 | [diff] [blame] | 3107 | return false; |
| 3108 | } |
Evan Cheng | 4fcb922 | 2006-03-28 02:43:26 +0000 | [diff] [blame] | 3109 | } |
Evan Cheng | 4fcb922 | 2006-03-28 02:43:26 +0000 | [diff] [blame] | 3110 | return true; |
| 3111 | } |
| 3112 | |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3113 | bool X86::isUNPCKHMask(ShuffleVectorSDNode *N, bool V2IsSplat) { |
| 3114 | SmallVector<int, 8> M; |
| 3115 | N->getMask(M); |
| 3116 | return ::isUNPCKHMask(M, N->getValueType(0), V2IsSplat); |
Evan Cheng | 39623da | 2006-04-20 08:58:49 +0000 | [diff] [blame] | 3117 | } |
| 3118 | |
Evan Cheng | 1d5a8cc | 2006-04-05 07:20:06 +0000 | [diff] [blame] | 3119 | /// isUNPCKL_v_undef_Mask - Special case of isUNPCKLMask for canonical form |
| 3120 | /// of vector_shuffle v, v, <0, 4, 1, 5>, i.e. vector_shuffle v, undef, |
| 3121 | /// <0, 0, 1, 1> |
Owen Anderson | e50ed30 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 3122 | static bool isUNPCKL_v_undef_Mask(const SmallVectorImpl<int> &Mask, EVT VT) { |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3123 | int NumElems = VT.getVectorNumElements(); |
Bill Wendling | 2f9bb1a | 2007-04-24 21:16:55 +0000 | [diff] [blame] | 3124 | if (NumElems != 2 && NumElems != 4 && NumElems != 8 && NumElems != 16) |
Evan Cheng | 1d5a8cc | 2006-04-05 07:20:06 +0000 | [diff] [blame] | 3125 | return false; |
Eric Christopher | fd17929 | 2009-08-27 18:07:15 +0000 | [diff] [blame] | 3126 | |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3127 | for (int i = 0, j = 0; i != NumElems; i += 2, ++j) { |
| 3128 | int BitI = Mask[i]; |
| 3129 | int BitI1 = Mask[i+1]; |
Evan Cheng | c5cdff2 | 2006-04-07 21:53:05 +0000 | [diff] [blame] | 3130 | if (!isUndefOrEqual(BitI, j)) |
| 3131 | return false; |
| 3132 | if (!isUndefOrEqual(BitI1, j)) |
| 3133 | return false; |
Evan Cheng | 1d5a8cc | 2006-04-05 07:20:06 +0000 | [diff] [blame] | 3134 | } |
Rafael Espindola | 15684b2 | 2009-04-24 12:40:33 +0000 | [diff] [blame] | 3135 | return true; |
Nate Begeman | b706d29 | 2009-04-24 03:42:54 +0000 | [diff] [blame] | 3136 | } |
| 3137 | |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3138 | bool X86::isUNPCKL_v_undef_Mask(ShuffleVectorSDNode *N) { |
| 3139 | SmallVector<int, 8> M; |
| 3140 | N->getMask(M); |
| 3141 | return ::isUNPCKL_v_undef_Mask(M, N->getValueType(0)); |
| 3142 | } |
| 3143 | |
Bill Wendling | 2f9bb1a | 2007-04-24 21:16:55 +0000 | [diff] [blame] | 3144 | /// isUNPCKH_v_undef_Mask - Special case of isUNPCKHMask for canonical form |
| 3145 | /// of vector_shuffle v, v, <2, 6, 3, 7>, i.e. vector_shuffle v, undef, |
| 3146 | /// <2, 2, 3, 3> |
Owen Anderson | e50ed30 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 3147 | static bool isUNPCKH_v_undef_Mask(const SmallVectorImpl<int> &Mask, EVT VT) { |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3148 | int NumElems = VT.getVectorNumElements(); |
Bill Wendling | 2f9bb1a | 2007-04-24 21:16:55 +0000 | [diff] [blame] | 3149 | if (NumElems != 2 && NumElems != 4 && NumElems != 8 && NumElems != 16) |
| 3150 | return false; |
Eric Christopher | fd17929 | 2009-08-27 18:07:15 +0000 | [diff] [blame] | 3151 | |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3152 | for (int i = 0, j = NumElems / 2; i != NumElems; i += 2, ++j) { |
| 3153 | int BitI = Mask[i]; |
| 3154 | int BitI1 = Mask[i+1]; |
Bill Wendling | 2f9bb1a | 2007-04-24 21:16:55 +0000 | [diff] [blame] | 3155 | if (!isUndefOrEqual(BitI, j)) |
| 3156 | return false; |
| 3157 | if (!isUndefOrEqual(BitI1, j)) |
| 3158 | return false; |
| 3159 | } |
Rafael Espindola | 15684b2 | 2009-04-24 12:40:33 +0000 | [diff] [blame] | 3160 | return true; |
Nate Begeman | b706d29 | 2009-04-24 03:42:54 +0000 | [diff] [blame] | 3161 | } |
| 3162 | |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3163 | bool X86::isUNPCKH_v_undef_Mask(ShuffleVectorSDNode *N) { |
| 3164 | SmallVector<int, 8> M; |
| 3165 | N->getMask(M); |
| 3166 | return ::isUNPCKH_v_undef_Mask(M, N->getValueType(0)); |
| 3167 | } |
| 3168 | |
Evan Cheng | 017dcc6 | 2006-04-21 01:05:10 +0000 | [diff] [blame] | 3169 | /// isMOVLMask - Return true if the specified VECTOR_SHUFFLE operand |
| 3170 | /// specifies a shuffle of elements that is suitable for input to MOVSS, |
| 3171 | /// MOVSD, and MOVD, i.e. setting the lowest element. |
Owen Anderson | e50ed30 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 3172 | static bool isMOVLMask(const SmallVectorImpl<int> &Mask, EVT VT) { |
Eli Friedman | 1041553 | 2009-06-06 06:05:10 +0000 | [diff] [blame] | 3173 | if (VT.getVectorElementType().getSizeInBits() < 32) |
Evan Cheng | d6d1cbd | 2006-04-11 00:19:04 +0000 | [diff] [blame] | 3174 | return false; |
Eli Friedman | 1041553 | 2009-06-06 06:05:10 +0000 | [diff] [blame] | 3175 | |
| 3176 | int NumElts = VT.getVectorNumElements(); |
Eric Christopher | fd17929 | 2009-08-27 18:07:15 +0000 | [diff] [blame] | 3177 | |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3178 | if (!isUndefOrEqual(Mask[0], NumElts)) |
Evan Cheng | d6d1cbd | 2006-04-11 00:19:04 +0000 | [diff] [blame] | 3179 | return false; |
Eric Christopher | fd17929 | 2009-08-27 18:07:15 +0000 | [diff] [blame] | 3180 | |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3181 | for (int i = 1; i < NumElts; ++i) |
| 3182 | if (!isUndefOrEqual(Mask[i], i)) |
Evan Cheng | d6d1cbd | 2006-04-11 00:19:04 +0000 | [diff] [blame] | 3183 | return false; |
Eric Christopher | fd17929 | 2009-08-27 18:07:15 +0000 | [diff] [blame] | 3184 | |
Evan Cheng | d6d1cbd | 2006-04-11 00:19:04 +0000 | [diff] [blame] | 3185 | return true; |
| 3186 | } |
Evan Cheng | 1d5a8cc | 2006-04-05 07:20:06 +0000 | [diff] [blame] | 3187 | |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3188 | bool X86::isMOVLMask(ShuffleVectorSDNode *N) { |
| 3189 | SmallVector<int, 8> M; |
| 3190 | N->getMask(M); |
| 3191 | return ::isMOVLMask(M, N->getValueType(0)); |
Evan Cheng | 39623da | 2006-04-20 08:58:49 +0000 | [diff] [blame] | 3192 | } |
| 3193 | |
Evan Cheng | 017dcc6 | 2006-04-21 01:05:10 +0000 | [diff] [blame] | 3194 | /// isCommutedMOVL - Returns true if the shuffle mask is except the reverse |
| 3195 | /// of what x86 movss want. X86 movs requires the lowest element to be lowest |
Evan Cheng | 39623da | 2006-04-20 08:58:49 +0000 | [diff] [blame] | 3196 | /// element of vector 2 and the other elements to come from vector 1 in order. |
Owen Anderson | e50ed30 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 3197 | static bool isCommutedMOVLMask(const SmallVectorImpl<int> &Mask, EVT VT, |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3198 | bool V2IsSplat = false, bool V2IsUndef = false) { |
| 3199 | int NumOps = VT.getVectorNumElements(); |
Chris Lattner | 5a88b83 | 2007-02-25 07:10:00 +0000 | [diff] [blame] | 3200 | if (NumOps != 2 && NumOps != 4 && NumOps != 8 && NumOps != 16) |
Evan Cheng | 39623da | 2006-04-20 08:58:49 +0000 | [diff] [blame] | 3201 | return false; |
Eric Christopher | fd17929 | 2009-08-27 18:07:15 +0000 | [diff] [blame] | 3202 | |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3203 | if (!isUndefOrEqual(Mask[0], 0)) |
Evan Cheng | 39623da | 2006-04-20 08:58:49 +0000 | [diff] [blame] | 3204 | return false; |
Eric Christopher | fd17929 | 2009-08-27 18:07:15 +0000 | [diff] [blame] | 3205 | |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3206 | for (int i = 1; i < NumOps; ++i) |
| 3207 | if (!(isUndefOrEqual(Mask[i], i+NumOps) || |
| 3208 | (V2IsUndef && isUndefOrInRange(Mask[i], NumOps, NumOps*2)) || |
| 3209 | (V2IsSplat && isUndefOrEqual(Mask[i], NumOps)))) |
Evan Cheng | 8cf723d | 2006-09-08 01:50:06 +0000 | [diff] [blame] | 3210 | return false; |
Eric Christopher | fd17929 | 2009-08-27 18:07:15 +0000 | [diff] [blame] | 3211 | |
Evan Cheng | 39623da | 2006-04-20 08:58:49 +0000 | [diff] [blame] | 3212 | return true; |
| 3213 | } |
| 3214 | |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3215 | static bool isCommutedMOVL(ShuffleVectorSDNode *N, bool V2IsSplat = false, |
Evan Cheng | 8cf723d | 2006-09-08 01:50:06 +0000 | [diff] [blame] | 3216 | bool V2IsUndef = false) { |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3217 | SmallVector<int, 8> M; |
| 3218 | N->getMask(M); |
| 3219 | return isCommutedMOVLMask(M, N->getValueType(0), V2IsSplat, V2IsUndef); |
Evan Cheng | 39623da | 2006-04-20 08:58:49 +0000 | [diff] [blame] | 3220 | } |
| 3221 | |
Evan Cheng | d953947 | 2006-04-14 21:59:03 +0000 | [diff] [blame] | 3222 | /// isMOVSHDUPMask - Return true if the specified VECTOR_SHUFFLE operand |
| 3223 | /// specifies a shuffle of elements that is suitable for input to MOVSHDUP. |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3224 | bool X86::isMOVSHDUPMask(ShuffleVectorSDNode *N) { |
| 3225 | if (N->getValueType(0).getVectorNumElements() != 4) |
Evan Cheng | d953947 | 2006-04-14 21:59:03 +0000 | [diff] [blame] | 3226 | return false; |
| 3227 | |
| 3228 | // Expect 1, 1, 3, 3 |
Rafael Espindola | 15684b2 | 2009-04-24 12:40:33 +0000 | [diff] [blame] | 3229 | for (unsigned i = 0; i < 2; ++i) { |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3230 | int Elt = N->getMaskElt(i); |
| 3231 | if (Elt >= 0 && Elt != 1) |
| 3232 | return false; |
Rafael Espindola | 15684b2 | 2009-04-24 12:40:33 +0000 | [diff] [blame] | 3233 | } |
Evan Cheng | 57ebe9f | 2006-04-15 05:37:34 +0000 | [diff] [blame] | 3234 | |
| 3235 | bool HasHi = false; |
Evan Cheng | d953947 | 2006-04-14 21:59:03 +0000 | [diff] [blame] | 3236 | for (unsigned i = 2; i < 4; ++i) { |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3237 | int Elt = N->getMaskElt(i); |
| 3238 | if (Elt >= 0 && Elt != 3) |
| 3239 | return false; |
| 3240 | if (Elt == 3) |
| 3241 | HasHi = true; |
Evan Cheng | d953947 | 2006-04-14 21:59:03 +0000 | [diff] [blame] | 3242 | } |
Evan Cheng | 57ebe9f | 2006-04-15 05:37:34 +0000 | [diff] [blame] | 3243 | // Don't use movshdup if it can be done with a shufps. |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3244 | // FIXME: verify that matching u, u, 3, 3 is what we want. |
Evan Cheng | 57ebe9f | 2006-04-15 05:37:34 +0000 | [diff] [blame] | 3245 | return HasHi; |
Evan Cheng | d953947 | 2006-04-14 21:59:03 +0000 | [diff] [blame] | 3246 | } |
| 3247 | |
| 3248 | /// isMOVSLDUPMask - Return true if the specified VECTOR_SHUFFLE operand |
| 3249 | /// specifies a shuffle of elements that is suitable for input to MOVSLDUP. |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3250 | bool X86::isMOVSLDUPMask(ShuffleVectorSDNode *N) { |
| 3251 | if (N->getValueType(0).getVectorNumElements() != 4) |
Evan Cheng | d953947 | 2006-04-14 21:59:03 +0000 | [diff] [blame] | 3252 | return false; |
| 3253 | |
| 3254 | // Expect 0, 0, 2, 2 |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3255 | for (unsigned i = 0; i < 2; ++i) |
| 3256 | if (N->getMaskElt(i) > 0) |
| 3257 | return false; |
Evan Cheng | 57ebe9f | 2006-04-15 05:37:34 +0000 | [diff] [blame] | 3258 | |
| 3259 | bool HasHi = false; |
Evan Cheng | d953947 | 2006-04-14 21:59:03 +0000 | [diff] [blame] | 3260 | for (unsigned i = 2; i < 4; ++i) { |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3261 | int Elt = N->getMaskElt(i); |
| 3262 | if (Elt >= 0 && Elt != 2) |
| 3263 | return false; |
| 3264 | if (Elt == 2) |
| 3265 | HasHi = true; |
Evan Cheng | d953947 | 2006-04-14 21:59:03 +0000 | [diff] [blame] | 3266 | } |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3267 | // Don't use movsldup if it can be done with a shufps. |
Evan Cheng | 57ebe9f | 2006-04-15 05:37:34 +0000 | [diff] [blame] | 3268 | return HasHi; |
Evan Cheng | d953947 | 2006-04-14 21:59:03 +0000 | [diff] [blame] | 3269 | } |
| 3270 | |
Evan Cheng | 0b457f0 | 2008-09-25 20:50:48 +0000 | [diff] [blame] | 3271 | /// isMOVDDUPMask - Return true if the specified VECTOR_SHUFFLE operand |
| 3272 | /// specifies a shuffle of elements that is suitable for input to MOVDDUP. |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3273 | bool X86::isMOVDDUPMask(ShuffleVectorSDNode *N) { |
| 3274 | int e = N->getValueType(0).getVectorNumElements() / 2; |
Eric Christopher | fd17929 | 2009-08-27 18:07:15 +0000 | [diff] [blame] | 3275 | |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3276 | for (int i = 0; i < e; ++i) |
| 3277 | if (!isUndefOrEqual(N->getMaskElt(i), i)) |
Evan Cheng | 0b457f0 | 2008-09-25 20:50:48 +0000 | [diff] [blame] | 3278 | return false; |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3279 | for (int i = 0; i < e; ++i) |
| 3280 | if (!isUndefOrEqual(N->getMaskElt(e+i), i)) |
Evan Cheng | 0b457f0 | 2008-09-25 20:50:48 +0000 | [diff] [blame] | 3281 | return false; |
| 3282 | return true; |
| 3283 | } |
| 3284 | |
Evan Cheng | 63d3300 | 2006-03-22 08:01:21 +0000 | [diff] [blame] | 3285 | /// getShuffleSHUFImmediate - Return the appropriate immediate to shuffle |
Nate Begeman | a09008b | 2009-10-19 02:17:23 +0000 | [diff] [blame] | 3286 | /// the specified VECTOR_SHUFFLE mask with PSHUF* and SHUFP* instructions. |
Evan Cheng | 63d3300 | 2006-03-22 08:01:21 +0000 | [diff] [blame] | 3287 | unsigned X86::getShuffleSHUFImmediate(SDNode *N) { |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3288 | ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N); |
| 3289 | int NumOperands = SVOp->getValueType(0).getVectorNumElements(); |
| 3290 | |
Evan Cheng | b9df0ca | 2006-03-22 02:53:00 +0000 | [diff] [blame] | 3291 | unsigned Shift = (NumOperands == 4) ? 2 : 1; |
| 3292 | unsigned Mask = 0; |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3293 | for (int i = 0; i < NumOperands; ++i) { |
| 3294 | int Val = SVOp->getMaskElt(NumOperands-i-1); |
| 3295 | if (Val < 0) Val = 0; |
Evan Cheng | 14aed5e | 2006-03-24 01:18:28 +0000 | [diff] [blame] | 3296 | if (Val >= NumOperands) Val -= NumOperands; |
Evan Cheng | 63d3300 | 2006-03-22 08:01:21 +0000 | [diff] [blame] | 3297 | Mask |= Val; |
Evan Cheng | 36b27f3 | 2006-03-28 23:41:33 +0000 | [diff] [blame] | 3298 | if (i != NumOperands - 1) |
| 3299 | Mask <<= Shift; |
| 3300 | } |
Evan Cheng | 63d3300 | 2006-03-22 08:01:21 +0000 | [diff] [blame] | 3301 | return Mask; |
| 3302 | } |
| 3303 | |
Evan Cheng | 506d3df | 2006-03-29 23:07:14 +0000 | [diff] [blame] | 3304 | /// getShufflePSHUFHWImmediate - Return the appropriate immediate to shuffle |
Nate Begeman | a09008b | 2009-10-19 02:17:23 +0000 | [diff] [blame] | 3305 | /// the specified VECTOR_SHUFFLE mask with the PSHUFHW instruction. |
Evan Cheng | 506d3df | 2006-03-29 23:07:14 +0000 | [diff] [blame] | 3306 | unsigned X86::getShufflePSHUFHWImmediate(SDNode *N) { |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3307 | ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N); |
Evan Cheng | 506d3df | 2006-03-29 23:07:14 +0000 | [diff] [blame] | 3308 | unsigned Mask = 0; |
| 3309 | // 8 nodes, but we only care about the last 4. |
| 3310 | for (unsigned i = 7; i >= 4; --i) { |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3311 | int Val = SVOp->getMaskElt(i); |
| 3312 | if (Val >= 0) |
Mon P Wang | 7bcaefa | 2009-02-04 01:16:59 +0000 | [diff] [blame] | 3313 | Mask |= (Val - 4); |
Evan Cheng | 506d3df | 2006-03-29 23:07:14 +0000 | [diff] [blame] | 3314 | if (i != 4) |
| 3315 | Mask <<= 2; |
| 3316 | } |
Evan Cheng | 506d3df | 2006-03-29 23:07:14 +0000 | [diff] [blame] | 3317 | return Mask; |
| 3318 | } |
| 3319 | |
| 3320 | /// getShufflePSHUFLWImmediate - Return the appropriate immediate to shuffle |
Nate Begeman | a09008b | 2009-10-19 02:17:23 +0000 | [diff] [blame] | 3321 | /// the specified VECTOR_SHUFFLE mask with the PSHUFLW instruction. |
Evan Cheng | 506d3df | 2006-03-29 23:07:14 +0000 | [diff] [blame] | 3322 | unsigned X86::getShufflePSHUFLWImmediate(SDNode *N) { |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3323 | ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N); |
Evan Cheng | 506d3df | 2006-03-29 23:07:14 +0000 | [diff] [blame] | 3324 | unsigned Mask = 0; |
| 3325 | // 8 nodes, but we only care about the first 4. |
| 3326 | for (int i = 3; i >= 0; --i) { |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3327 | int Val = SVOp->getMaskElt(i); |
| 3328 | if (Val >= 0) |
| 3329 | Mask |= Val; |
Evan Cheng | 506d3df | 2006-03-29 23:07:14 +0000 | [diff] [blame] | 3330 | if (i != 0) |
| 3331 | Mask <<= 2; |
| 3332 | } |
Evan Cheng | 506d3df | 2006-03-29 23:07:14 +0000 | [diff] [blame] | 3333 | return Mask; |
| 3334 | } |
| 3335 | |
Nate Begeman | a09008b | 2009-10-19 02:17:23 +0000 | [diff] [blame] | 3336 | /// getShufflePALIGNRImmediate - Return the appropriate immediate to shuffle |
| 3337 | /// the specified VECTOR_SHUFFLE mask with the PALIGNR instruction. |
| 3338 | unsigned X86::getShufflePALIGNRImmediate(SDNode *N) { |
| 3339 | ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N); |
| 3340 | EVT VVT = N->getValueType(0); |
| 3341 | unsigned EltSize = VVT.getVectorElementType().getSizeInBits() >> 3; |
| 3342 | int Val = 0; |
| 3343 | |
| 3344 | unsigned i, e; |
| 3345 | for (i = 0, e = VVT.getVectorNumElements(); i != e; ++i) { |
| 3346 | Val = SVOp->getMaskElt(i); |
| 3347 | if (Val >= 0) |
| 3348 | break; |
| 3349 | } |
| 3350 | return (Val - i) * EltSize; |
| 3351 | } |
| 3352 | |
Evan Cheng | 37b7387 | 2009-07-30 08:33:02 +0000 | [diff] [blame] | 3353 | /// isZeroNode - Returns true if Elt is a constant zero or a floating point |
| 3354 | /// constant +0.0. |
| 3355 | bool X86::isZeroNode(SDValue Elt) { |
| 3356 | return ((isa<ConstantSDNode>(Elt) && |
Dan Gohman | e368b46 | 2010-06-18 14:22:04 +0000 | [diff] [blame] | 3357 | cast<ConstantSDNode>(Elt)->isNullValue()) || |
Evan Cheng | 37b7387 | 2009-07-30 08:33:02 +0000 | [diff] [blame] | 3358 | (isa<ConstantFPSDNode>(Elt) && |
| 3359 | cast<ConstantFPSDNode>(Elt)->getValueAPF().isPosZero())); |
| 3360 | } |
| 3361 | |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3362 | /// CommuteVectorShuffle - Swap vector_shuffle operands as well as values in |
| 3363 | /// their permute mask. |
| 3364 | static SDValue CommuteVectorShuffle(ShuffleVectorSDNode *SVOp, |
| 3365 | SelectionDAG &DAG) { |
Owen Anderson | e50ed30 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 3366 | EVT VT = SVOp->getValueType(0); |
Nate Begeman | 5a5ca15 | 2009-04-29 05:20:52 +0000 | [diff] [blame] | 3367 | unsigned NumElems = VT.getVectorNumElements(); |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3368 | SmallVector<int, 8> MaskVec; |
Eric Christopher | fd17929 | 2009-08-27 18:07:15 +0000 | [diff] [blame] | 3369 | |
Nate Begeman | 5a5ca15 | 2009-04-29 05:20:52 +0000 | [diff] [blame] | 3370 | for (unsigned i = 0; i != NumElems; ++i) { |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3371 | int idx = SVOp->getMaskElt(i); |
| 3372 | if (idx < 0) |
| 3373 | MaskVec.push_back(idx); |
Nate Begeman | 5a5ca15 | 2009-04-29 05:20:52 +0000 | [diff] [blame] | 3374 | else if (idx < (int)NumElems) |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3375 | MaskVec.push_back(idx + NumElems); |
Evan Cheng | 5ced1d8 | 2006-04-06 23:23:56 +0000 | [diff] [blame] | 3376 | else |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3377 | MaskVec.push_back(idx - NumElems); |
Evan Cheng | 5ced1d8 | 2006-04-06 23:23:56 +0000 | [diff] [blame] | 3378 | } |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3379 | return DAG.getVectorShuffle(VT, SVOp->getDebugLoc(), SVOp->getOperand(1), |
| 3380 | SVOp->getOperand(0), &MaskVec[0]); |
Evan Cheng | 5ced1d8 | 2006-04-06 23:23:56 +0000 | [diff] [blame] | 3381 | } |
| 3382 | |
Evan Cheng | 779ccea | 2007-12-07 21:30:01 +0000 | [diff] [blame] | 3383 | /// CommuteVectorShuffleMask - Change values in a shuffle permute mask assuming |
| 3384 | /// the two vector operands have swapped position. |
Owen Anderson | e50ed30 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 3385 | static void CommuteVectorShuffleMask(SmallVectorImpl<int> &Mask, EVT VT) { |
Nate Begeman | 5a5ca15 | 2009-04-29 05:20:52 +0000 | [diff] [blame] | 3386 | unsigned NumElems = VT.getVectorNumElements(); |
| 3387 | for (unsigned i = 0; i != NumElems; ++i) { |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3388 | int idx = Mask[i]; |
| 3389 | if (idx < 0) |
Evan Cheng | 8a86c3f | 2007-12-07 08:07:39 +0000 | [diff] [blame] | 3390 | continue; |
Nate Begeman | 5a5ca15 | 2009-04-29 05:20:52 +0000 | [diff] [blame] | 3391 | else if (idx < (int)NumElems) |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3392 | Mask[i] = idx + NumElems; |
Evan Cheng | 8a86c3f | 2007-12-07 08:07:39 +0000 | [diff] [blame] | 3393 | else |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3394 | Mask[i] = idx - NumElems; |
Evan Cheng | 8a86c3f | 2007-12-07 08:07:39 +0000 | [diff] [blame] | 3395 | } |
Evan Cheng | 8a86c3f | 2007-12-07 08:07:39 +0000 | [diff] [blame] | 3396 | } |
| 3397 | |
Evan Cheng | 533a0aa | 2006-04-19 20:35:22 +0000 | [diff] [blame] | 3398 | /// ShouldXformToMOVHLPS - Return true if the node should be transformed to |
| 3399 | /// match movhlps. The lower half elements should come from upper half of |
| 3400 | /// V1 (and in order), and the upper half elements should come from the upper |
Anton Korobeynikov | 12c49af | 2006-11-21 00:01:06 +0000 | [diff] [blame] | 3401 | /// half of V2 (and in order). |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3402 | static bool ShouldXformToMOVHLPS(ShuffleVectorSDNode *Op) { |
| 3403 | if (Op->getValueType(0).getVectorNumElements() != 4) |
Evan Cheng | 533a0aa | 2006-04-19 20:35:22 +0000 | [diff] [blame] | 3404 | return false; |
| 3405 | for (unsigned i = 0, e = 2; i != e; ++i) |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3406 | if (!isUndefOrEqual(Op->getMaskElt(i), i+2)) |
Evan Cheng | 533a0aa | 2006-04-19 20:35:22 +0000 | [diff] [blame] | 3407 | return false; |
| 3408 | for (unsigned i = 2; i != 4; ++i) |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3409 | if (!isUndefOrEqual(Op->getMaskElt(i), i+4)) |
Evan Cheng | 533a0aa | 2006-04-19 20:35:22 +0000 | [diff] [blame] | 3410 | return false; |
| 3411 | return true; |
| 3412 | } |
| 3413 | |
Evan Cheng | 5ced1d8 | 2006-04-06 23:23:56 +0000 | [diff] [blame] | 3414 | /// isScalarLoadToVector - Returns true if the node is a scalar load that |
Evan Cheng | 7e2ff77 | 2008-05-08 00:57:18 +0000 | [diff] [blame] | 3415 | /// is promoted to a vector. It also returns the LoadSDNode by reference if |
| 3416 | /// required. |
| 3417 | static bool isScalarLoadToVector(SDNode *N, LoadSDNode **LD = NULL) { |
Evan Cheng | 0b457f0 | 2008-09-25 20:50:48 +0000 | [diff] [blame] | 3418 | if (N->getOpcode() != ISD::SCALAR_TO_VECTOR) |
| 3419 | return false; |
| 3420 | N = N->getOperand(0).getNode(); |
| 3421 | if (!ISD::isNON_EXTLoad(N)) |
| 3422 | return false; |
| 3423 | if (LD) |
| 3424 | *LD = cast<LoadSDNode>(N); |
| 3425 | return true; |
Evan Cheng | 5ced1d8 | 2006-04-06 23:23:56 +0000 | [diff] [blame] | 3426 | } |
| 3427 | |
Evan Cheng | 533a0aa | 2006-04-19 20:35:22 +0000 | [diff] [blame] | 3428 | /// ShouldXformToMOVLP{S|D} - Return true if the node should be transformed to |
| 3429 | /// match movlp{s|d}. The lower half elements should come from lower half of |
| 3430 | /// V1 (and in order), and the upper half elements should come from the upper |
| 3431 | /// half of V2 (and in order). And since V1 will become the source of the |
| 3432 | /// MOVLP, it must be either a vector load or a scalar load to vector. |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3433 | static bool ShouldXformToMOVLP(SDNode *V1, SDNode *V2, |
| 3434 | ShuffleVectorSDNode *Op) { |
Evan Cheng | 466685d | 2006-10-09 20:57:25 +0000 | [diff] [blame] | 3435 | if (!ISD::isNON_EXTLoad(V1) && !isScalarLoadToVector(V1)) |
Evan Cheng | 533a0aa | 2006-04-19 20:35:22 +0000 | [diff] [blame] | 3436 | return false; |
Evan Cheng | 23425f5 | 2006-10-09 21:39:25 +0000 | [diff] [blame] | 3437 | // Is V2 is a vector load, don't do this transformation. We will try to use |
| 3438 | // load folding shufps op. |
| 3439 | if (ISD::isNON_EXTLoad(V2)) |
| 3440 | return false; |
Evan Cheng | 5ced1d8 | 2006-04-06 23:23:56 +0000 | [diff] [blame] | 3441 | |
Nate Begeman | 5a5ca15 | 2009-04-29 05:20:52 +0000 | [diff] [blame] | 3442 | unsigned NumElems = Op->getValueType(0).getVectorNumElements(); |
Eric Christopher | fd17929 | 2009-08-27 18:07:15 +0000 | [diff] [blame] | 3443 | |
Evan Cheng | 533a0aa | 2006-04-19 20:35:22 +0000 | [diff] [blame] | 3444 | if (NumElems != 2 && NumElems != 4) |
| 3445 | return false; |
Nate Begeman | 5a5ca15 | 2009-04-29 05:20:52 +0000 | [diff] [blame] | 3446 | for (unsigned i = 0, e = NumElems/2; i != e; ++i) |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3447 | if (!isUndefOrEqual(Op->getMaskElt(i), i)) |
Evan Cheng | 533a0aa | 2006-04-19 20:35:22 +0000 | [diff] [blame] | 3448 | return false; |
Nate Begeman | 5a5ca15 | 2009-04-29 05:20:52 +0000 | [diff] [blame] | 3449 | for (unsigned i = NumElems/2; i != NumElems; ++i) |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3450 | if (!isUndefOrEqual(Op->getMaskElt(i), i+NumElems)) |
Evan Cheng | 533a0aa | 2006-04-19 20:35:22 +0000 | [diff] [blame] | 3451 | return false; |
| 3452 | return true; |
Evan Cheng | 5ced1d8 | 2006-04-06 23:23:56 +0000 | [diff] [blame] | 3453 | } |
| 3454 | |
Evan Cheng | 39623da | 2006-04-20 08:58:49 +0000 | [diff] [blame] | 3455 | /// isSplatVector - Returns true if N is a BUILD_VECTOR node whose elements are |
| 3456 | /// all the same. |
| 3457 | static bool isSplatVector(SDNode *N) { |
| 3458 | if (N->getOpcode() != ISD::BUILD_VECTOR) |
| 3459 | return false; |
Evan Cheng | 5ced1d8 | 2006-04-06 23:23:56 +0000 | [diff] [blame] | 3460 | |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 3461 | SDValue SplatValue = N->getOperand(0); |
Evan Cheng | 39623da | 2006-04-20 08:58:49 +0000 | [diff] [blame] | 3462 | for (unsigned i = 1, e = N->getNumOperands(); i != e; ++i) |
| 3463 | if (N->getOperand(i) != SplatValue) |
Evan Cheng | 5ced1d8 | 2006-04-06 23:23:56 +0000 | [diff] [blame] | 3464 | return false; |
| 3465 | return true; |
| 3466 | } |
| 3467 | |
Evan Cheng | 213d2cf | 2007-05-17 18:45:50 +0000 | [diff] [blame] | 3468 | /// isZeroShuffle - Returns true if N is a VECTOR_SHUFFLE that can be resolved |
Eric Christopher | fd17929 | 2009-08-27 18:07:15 +0000 | [diff] [blame] | 3469 | /// to an zero vector. |
Nate Begeman | 5a5ca15 | 2009-04-29 05:20:52 +0000 | [diff] [blame] | 3470 | /// FIXME: move to dag combiner / method on ShuffleVectorSDNode |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3471 | static bool isZeroShuffle(ShuffleVectorSDNode *N) { |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 3472 | SDValue V1 = N->getOperand(0); |
| 3473 | SDValue V2 = N->getOperand(1); |
Nate Begeman | 5a5ca15 | 2009-04-29 05:20:52 +0000 | [diff] [blame] | 3474 | unsigned NumElems = N->getValueType(0).getVectorNumElements(); |
| 3475 | for (unsigned i = 0; i != NumElems; ++i) { |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3476 | int Idx = N->getMaskElt(i); |
Nate Begeman | 5a5ca15 | 2009-04-29 05:20:52 +0000 | [diff] [blame] | 3477 | if (Idx >= (int)NumElems) { |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3478 | unsigned Opc = V2.getOpcode(); |
Rafael Espindola | 15684b2 | 2009-04-24 12:40:33 +0000 | [diff] [blame] | 3479 | if (Opc == ISD::UNDEF || ISD::isBuildVectorAllZeros(V2.getNode())) |
| 3480 | continue; |
Evan Cheng | 37b7387 | 2009-07-30 08:33:02 +0000 | [diff] [blame] | 3481 | if (Opc != ISD::BUILD_VECTOR || |
| 3482 | !X86::isZeroNode(V2.getOperand(Idx-NumElems))) |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3483 | return false; |
| 3484 | } else if (Idx >= 0) { |
| 3485 | unsigned Opc = V1.getOpcode(); |
| 3486 | if (Opc == ISD::UNDEF || ISD::isBuildVectorAllZeros(V1.getNode())) |
| 3487 | continue; |
Evan Cheng | 37b7387 | 2009-07-30 08:33:02 +0000 | [diff] [blame] | 3488 | if (Opc != ISD::BUILD_VECTOR || |
| 3489 | !X86::isZeroNode(V1.getOperand(Idx))) |
Chris Lattner | 8a59448 | 2007-11-25 00:24:49 +0000 | [diff] [blame] | 3490 | return false; |
Evan Cheng | 213d2cf | 2007-05-17 18:45:50 +0000 | [diff] [blame] | 3491 | } |
| 3492 | } |
| 3493 | return true; |
| 3494 | } |
| 3495 | |
| 3496 | /// getZeroVector - Returns a vector of specified type with all zero elements. |
| 3497 | /// |
Owen Anderson | e50ed30 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 3498 | static SDValue getZeroVector(EVT VT, bool HasSSE2, SelectionDAG &DAG, |
Dale Johannesen | ace1610 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 3499 | DebugLoc dl) { |
Duncan Sands | 83ec4b6 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 3500 | assert(VT.isVector() && "Expected a vector type"); |
Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 3501 | |
Dale Johannesen | 0488fb6 | 2010-09-30 23:57:10 +0000 | [diff] [blame] | 3502 | // Always build SSE zero vectors as <4 x i32> bitcasted |
Bruno Cardoso Lopes | 8c05a85 | 2010-08-12 02:06:36 +0000 | [diff] [blame] | 3503 | // to their dest type. This ensures they get CSE'd. |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 3504 | SDValue Vec; |
Dale Johannesen | 0488fb6 | 2010-09-30 23:57:10 +0000 | [diff] [blame] | 3505 | if (VT.getSizeInBits() == 128) { // SSE |
Bruno Cardoso Lopes | 8c05a85 | 2010-08-12 02:06:36 +0000 | [diff] [blame] | 3506 | if (HasSSE2) { // SSE2 |
| 3507 | SDValue Cst = DAG.getTargetConstant(0, MVT::i32); |
| 3508 | Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst); |
| 3509 | } else { // SSE1 |
| 3510 | SDValue Cst = DAG.getTargetConstantFP(+0.0, MVT::f32); |
| 3511 | Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4f32, Cst, Cst, Cst, Cst); |
| 3512 | } |
| 3513 | } else if (VT.getSizeInBits() == 256) { // AVX |
| 3514 | // 256-bit logic and arithmetic instructions in AVX are |
| 3515 | // all floating-point, no support for integer ops. Default |
| 3516 | // to emitting fp zeroed vectors then. |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 3517 | SDValue Cst = DAG.getTargetConstantFP(+0.0, MVT::f32); |
Bruno Cardoso Lopes | 8c05a85 | 2010-08-12 02:06:36 +0000 | [diff] [blame] | 3518 | SDValue Ops[] = { Cst, Cst, Cst, Cst, Cst, Cst, Cst, Cst }; |
| 3519 | Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v8f32, Ops, 8); |
Evan Cheng | f0df031 | 2008-05-15 08:39:06 +0000 | [diff] [blame] | 3520 | } |
Wesley Peck | bf17cfa | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 3521 | return DAG.getNode(ISD::BITCAST, dl, VT, Vec); |
Evan Cheng | 213d2cf | 2007-05-17 18:45:50 +0000 | [diff] [blame] | 3522 | } |
| 3523 | |
Chris Lattner | 8a59448 | 2007-11-25 00:24:49 +0000 | [diff] [blame] | 3524 | /// getOnesVector - Returns a vector of specified type with all bits set. |
| 3525 | /// |
Owen Anderson | e50ed30 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 3526 | static SDValue getOnesVector(EVT VT, SelectionDAG &DAG, DebugLoc dl) { |
Duncan Sands | 83ec4b6 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 3527 | assert(VT.isVector() && "Expected a vector type"); |
Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 3528 | |
Chris Lattner | 8a59448 | 2007-11-25 00:24:49 +0000 | [diff] [blame] | 3529 | // Always build ones vectors as <4 x i32> or <2 x i32> bitcasted to their dest |
| 3530 | // type. This ensures they get CSE'd. |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 3531 | SDValue Cst = DAG.getTargetConstant(~0U, MVT::i32); |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 3532 | SDValue Vec; |
Dale Johannesen | 0488fb6 | 2010-09-30 23:57:10 +0000 | [diff] [blame] | 3533 | Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst); |
Wesley Peck | bf17cfa | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 3534 | return DAG.getNode(ISD::BITCAST, dl, VT, Vec); |
Chris Lattner | 8a59448 | 2007-11-25 00:24:49 +0000 | [diff] [blame] | 3535 | } |
| 3536 | |
| 3537 | |
Evan Cheng | 39623da | 2006-04-20 08:58:49 +0000 | [diff] [blame] | 3538 | /// NormalizeMask - V2 is a splat, modify the mask (if needed) so all elements |
| 3539 | /// that point to V2 points to its first element. |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3540 | static SDValue NormalizeMask(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG) { |
Owen Anderson | e50ed30 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 3541 | EVT VT = SVOp->getValueType(0); |
Nate Begeman | 5a5ca15 | 2009-04-29 05:20:52 +0000 | [diff] [blame] | 3542 | unsigned NumElems = VT.getVectorNumElements(); |
Eric Christopher | fd17929 | 2009-08-27 18:07:15 +0000 | [diff] [blame] | 3543 | |
Evan Cheng | 39623da | 2006-04-20 08:58:49 +0000 | [diff] [blame] | 3544 | bool Changed = false; |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3545 | SmallVector<int, 8> MaskVec; |
| 3546 | SVOp->getMask(MaskVec); |
Eric Christopher | fd17929 | 2009-08-27 18:07:15 +0000 | [diff] [blame] | 3547 | |
Nate Begeman | 5a5ca15 | 2009-04-29 05:20:52 +0000 | [diff] [blame] | 3548 | for (unsigned i = 0; i != NumElems; ++i) { |
| 3549 | if (MaskVec[i] > (int)NumElems) { |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3550 | MaskVec[i] = NumElems; |
| 3551 | Changed = true; |
Evan Cheng | 39623da | 2006-04-20 08:58:49 +0000 | [diff] [blame] | 3552 | } |
Evan Cheng | 39623da | 2006-04-20 08:58:49 +0000 | [diff] [blame] | 3553 | } |
Evan Cheng | 39623da | 2006-04-20 08:58:49 +0000 | [diff] [blame] | 3554 | if (Changed) |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3555 | return DAG.getVectorShuffle(VT, SVOp->getDebugLoc(), SVOp->getOperand(0), |
| 3556 | SVOp->getOperand(1), &MaskVec[0]); |
| 3557 | return SDValue(SVOp, 0); |
Evan Cheng | 39623da | 2006-04-20 08:58:49 +0000 | [diff] [blame] | 3558 | } |
| 3559 | |
Evan Cheng | 017dcc6 | 2006-04-21 01:05:10 +0000 | [diff] [blame] | 3560 | /// getMOVLMask - Returns a vector_shuffle mask for an movs{s|d}, movd |
| 3561 | /// operation of specified width. |
Owen Anderson | e50ed30 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 3562 | static SDValue getMOVL(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1, |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3563 | SDValue V2) { |
| 3564 | unsigned NumElems = VT.getVectorNumElements(); |
| 3565 | SmallVector<int, 8> Mask; |
| 3566 | Mask.push_back(NumElems); |
Evan Cheng | 39623da | 2006-04-20 08:58:49 +0000 | [diff] [blame] | 3567 | for (unsigned i = 1; i != NumElems; ++i) |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3568 | Mask.push_back(i); |
| 3569 | return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]); |
Evan Cheng | 39623da | 2006-04-20 08:58:49 +0000 | [diff] [blame] | 3570 | } |
| 3571 | |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3572 | /// getUnpackl - Returns a vector_shuffle node for an unpackl operation. |
Owen Anderson | e50ed30 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 3573 | static SDValue getUnpackl(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1, |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3574 | SDValue V2) { |
| 3575 | unsigned NumElems = VT.getVectorNumElements(); |
| 3576 | SmallVector<int, 8> Mask; |
Evan Cheng | c575ca2 | 2006-04-17 20:43:08 +0000 | [diff] [blame] | 3577 | for (unsigned i = 0, e = NumElems/2; i != e; ++i) { |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3578 | Mask.push_back(i); |
| 3579 | Mask.push_back(i + NumElems); |
Evan Cheng | c575ca2 | 2006-04-17 20:43:08 +0000 | [diff] [blame] | 3580 | } |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3581 | return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]); |
Evan Cheng | c575ca2 | 2006-04-17 20:43:08 +0000 | [diff] [blame] | 3582 | } |
| 3583 | |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3584 | /// getUnpackhMask - Returns a vector_shuffle node for an unpackh operation. |
Owen Anderson | e50ed30 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 3585 | static SDValue getUnpackh(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1, |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3586 | SDValue V2) { |
| 3587 | unsigned NumElems = VT.getVectorNumElements(); |
Evan Cheng | 39623da | 2006-04-20 08:58:49 +0000 | [diff] [blame] | 3588 | unsigned Half = NumElems/2; |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3589 | SmallVector<int, 8> Mask; |
Evan Cheng | 39623da | 2006-04-20 08:58:49 +0000 | [diff] [blame] | 3590 | for (unsigned i = 0; i != Half; ++i) { |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3591 | Mask.push_back(i + Half); |
| 3592 | Mask.push_back(i + NumElems + Half); |
Evan Cheng | 39623da | 2006-04-20 08:58:49 +0000 | [diff] [blame] | 3593 | } |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3594 | return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]); |
Chris Lattner | 6209804 | 2008-03-09 01:05:04 +0000 | [diff] [blame] | 3595 | } |
| 3596 | |
Bruno Cardoso Lopes | bb0a948 | 2010-08-13 17:50:47 +0000 | [diff] [blame] | 3597 | /// PromoteSplat - Promote a splat of v4i32, v8i16 or v16i8 to v4f32. |
| 3598 | static SDValue PromoteSplat(ShuffleVectorSDNode *SV, SelectionDAG &DAG) { |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 3599 | EVT PVT = MVT::v4f32; |
Owen Anderson | e50ed30 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 3600 | EVT VT = SV->getValueType(0); |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3601 | DebugLoc dl = SV->getDebugLoc(); |
| 3602 | SDValue V1 = SV->getOperand(0); |
| 3603 | int NumElems = VT.getVectorNumElements(); |
| 3604 | int EltNo = SV->getSplatIndex(); |
Rafael Espindola | 15684b2 | 2009-04-24 12:40:33 +0000 | [diff] [blame] | 3605 | |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3606 | // unpack elements to the correct location |
| 3607 | while (NumElems > 4) { |
| 3608 | if (EltNo < NumElems/2) { |
| 3609 | V1 = getUnpackl(DAG, dl, VT, V1, V1); |
| 3610 | } else { |
| 3611 | V1 = getUnpackh(DAG, dl, VT, V1, V1); |
| 3612 | EltNo -= NumElems/2; |
| 3613 | } |
| 3614 | NumElems >>= 1; |
| 3615 | } |
Eric Christopher | fd17929 | 2009-08-27 18:07:15 +0000 | [diff] [blame] | 3616 | |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3617 | // Perform the splat. |
| 3618 | int SplatMask[4] = { EltNo, EltNo, EltNo, EltNo }; |
Wesley Peck | bf17cfa | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 3619 | V1 = DAG.getNode(ISD::BITCAST, dl, PVT, V1); |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3620 | V1 = DAG.getVectorShuffle(PVT, dl, V1, DAG.getUNDEF(PVT), &SplatMask[0]); |
Wesley Peck | bf17cfa | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 3621 | return DAG.getNode(ISD::BITCAST, dl, VT, V1); |
Evan Cheng | c575ca2 | 2006-04-17 20:43:08 +0000 | [diff] [blame] | 3622 | } |
| 3623 | |
Evan Cheng | ba05f72 | 2006-04-21 23:03:30 +0000 | [diff] [blame] | 3624 | /// getShuffleVectorZeroOrUndef - Return a vector_shuffle of the specified |
Chris Lattner | 8a59448 | 2007-11-25 00:24:49 +0000 | [diff] [blame] | 3625 | /// vector of zero or undef vector. This produces a shuffle where the low |
| 3626 | /// element of V2 is swizzled into the zero/undef vector, landing at element |
| 3627 | /// Idx. This produces a shuffle mask like 4,1,2,3 (idx=0) or 0,1,2,4 (idx=3). |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 3628 | static SDValue getShuffleVectorZeroOrUndef(SDValue V2, unsigned Idx, |
Evan Cheng | f0df031 | 2008-05-15 08:39:06 +0000 | [diff] [blame] | 3629 | bool isZero, bool HasSSE2, |
| 3630 | SelectionDAG &DAG) { |
Owen Anderson | e50ed30 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 3631 | EVT VT = V2.getValueType(); |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 3632 | SDValue V1 = isZero |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3633 | ? getZeroVector(VT, HasSSE2, DAG, V2.getDebugLoc()) : DAG.getUNDEF(VT); |
| 3634 | unsigned NumElems = VT.getVectorNumElements(); |
| 3635 | SmallVector<int, 16> MaskVec; |
Chris Lattner | 8a59448 | 2007-11-25 00:24:49 +0000 | [diff] [blame] | 3636 | for (unsigned i = 0; i != NumElems; ++i) |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3637 | // If this is the insertion idx, put the low elt of V2 here. |
| 3638 | MaskVec.push_back(i == Idx ? NumElems : i); |
| 3639 | return DAG.getVectorShuffle(VT, V2.getDebugLoc(), V1, V2, &MaskVec[0]); |
Evan Cheng | 017dcc6 | 2006-04-21 01:05:10 +0000 | [diff] [blame] | 3640 | } |
| 3641 | |
Bruno Cardoso Lopes | 27f1279 | 2010-08-28 02:46:39 +0000 | [diff] [blame] | 3642 | /// getShuffleScalarElt - Returns the scalar element that will make up the ith |
| 3643 | /// element of the result of the vector shuffle. |
Bruno Cardoso Lopes | e8f279c | 2010-09-03 22:09:41 +0000 | [diff] [blame] | 3644 | SDValue getShuffleScalarElt(SDNode *N, int Index, SelectionDAG &DAG, |
| 3645 | unsigned Depth) { |
| 3646 | if (Depth == 6) |
| 3647 | return SDValue(); // Limit search depth. |
| 3648 | |
Bruno Cardoso Lopes | 27f1279 | 2010-08-28 02:46:39 +0000 | [diff] [blame] | 3649 | SDValue V = SDValue(N, 0); |
| 3650 | EVT VT = V.getValueType(); |
| 3651 | unsigned Opcode = V.getOpcode(); |
Bruno Cardoso Lopes | 27f1279 | 2010-08-28 02:46:39 +0000 | [diff] [blame] | 3652 | |
| 3653 | // Recurse into ISD::VECTOR_SHUFFLE node to find scalars. |
| 3654 | if (const ShuffleVectorSDNode *SV = dyn_cast<ShuffleVectorSDNode>(N)) { |
| 3655 | Index = SV->getMaskElt(Index); |
| 3656 | |
| 3657 | if (Index < 0) |
| 3658 | return DAG.getUNDEF(VT.getVectorElementType()); |
| 3659 | |
Bruno Cardoso Lopes | 56098f5 | 2010-09-01 05:08:25 +0000 | [diff] [blame] | 3660 | int NumElems = VT.getVectorNumElements(); |
Bruno Cardoso Lopes | 27f1279 | 2010-08-28 02:46:39 +0000 | [diff] [blame] | 3661 | SDValue NewV = (Index < NumElems) ? SV->getOperand(0) : SV->getOperand(1); |
Bruno Cardoso Lopes | e8f279c | 2010-09-03 22:09:41 +0000 | [diff] [blame] | 3662 | return getShuffleScalarElt(NewV.getNode(), Index % NumElems, DAG, Depth+1); |
Evan Cheng | f26ffe9 | 2008-05-29 08:22:04 +0000 | [diff] [blame] | 3663 | } |
Bruno Cardoso Lopes | 27f1279 | 2010-08-28 02:46:39 +0000 | [diff] [blame] | 3664 | |
| 3665 | // Recurse into target specific vector shuffles to find scalars. |
| 3666 | if (isTargetShuffle(Opcode)) { |
Bruno Cardoso Lopes | e8f279c | 2010-09-03 22:09:41 +0000 | [diff] [blame] | 3667 | int NumElems = VT.getVectorNumElements(); |
| 3668 | SmallVector<unsigned, 16> ShuffleMask; |
| 3669 | SDValue ImmN; |
| 3670 | |
Bruno Cardoso Lopes | 27f1279 | 2010-08-28 02:46:39 +0000 | [diff] [blame] | 3671 | switch(Opcode) { |
Bruno Cardoso Lopes | e8f279c | 2010-09-03 22:09:41 +0000 | [diff] [blame] | 3672 | case X86ISD::SHUFPS: |
| 3673 | case X86ISD::SHUFPD: |
| 3674 | ImmN = N->getOperand(N->getNumOperands()-1); |
| 3675 | DecodeSHUFPSMask(NumElems, |
| 3676 | cast<ConstantSDNode>(ImmN)->getZExtValue(), |
| 3677 | ShuffleMask); |
| 3678 | break; |
| 3679 | case X86ISD::PUNPCKHBW: |
| 3680 | case X86ISD::PUNPCKHWD: |
| 3681 | case X86ISD::PUNPCKHDQ: |
| 3682 | case X86ISD::PUNPCKHQDQ: |
| 3683 | DecodePUNPCKHMask(NumElems, ShuffleMask); |
| 3684 | break; |
| 3685 | case X86ISD::UNPCKHPS: |
| 3686 | case X86ISD::UNPCKHPD: |
| 3687 | DecodeUNPCKHPMask(NumElems, ShuffleMask); |
| 3688 | break; |
| 3689 | case X86ISD::PUNPCKLBW: |
| 3690 | case X86ISD::PUNPCKLWD: |
| 3691 | case X86ISD::PUNPCKLDQ: |
| 3692 | case X86ISD::PUNPCKLQDQ: |
| 3693 | DecodePUNPCKLMask(NumElems, ShuffleMask); |
| 3694 | break; |
| 3695 | case X86ISD::UNPCKLPS: |
| 3696 | case X86ISD::UNPCKLPD: |
| 3697 | DecodeUNPCKLPMask(NumElems, ShuffleMask); |
| 3698 | break; |
| 3699 | case X86ISD::MOVHLPS: |
| 3700 | DecodeMOVHLPSMask(NumElems, ShuffleMask); |
| 3701 | break; |
| 3702 | case X86ISD::MOVLHPS: |
| 3703 | DecodeMOVLHPSMask(NumElems, ShuffleMask); |
| 3704 | break; |
| 3705 | case X86ISD::PSHUFD: |
| 3706 | ImmN = N->getOperand(N->getNumOperands()-1); |
| 3707 | DecodePSHUFMask(NumElems, |
| 3708 | cast<ConstantSDNode>(ImmN)->getZExtValue(), |
| 3709 | ShuffleMask); |
| 3710 | break; |
| 3711 | case X86ISD::PSHUFHW: |
| 3712 | ImmN = N->getOperand(N->getNumOperands()-1); |
| 3713 | DecodePSHUFHWMask(cast<ConstantSDNode>(ImmN)->getZExtValue(), |
| 3714 | ShuffleMask); |
| 3715 | break; |
| 3716 | case X86ISD::PSHUFLW: |
| 3717 | ImmN = N->getOperand(N->getNumOperands()-1); |
| 3718 | DecodePSHUFLWMask(cast<ConstantSDNode>(ImmN)->getZExtValue(), |
| 3719 | ShuffleMask); |
| 3720 | break; |
Bruno Cardoso Lopes | 27f1279 | 2010-08-28 02:46:39 +0000 | [diff] [blame] | 3721 | case X86ISD::MOVSS: |
Bruno Cardoso Lopes | 20a07f4 | 2010-08-31 02:26:40 +0000 | [diff] [blame] | 3722 | case X86ISD::MOVSD: { |
| 3723 | // The index 0 always comes from the first element of the second source, |
| 3724 | // this is why MOVSS and MOVSD are used in the first place. The other |
| 3725 | // elements come from the other positions of the first source vector. |
| 3726 | unsigned OpNum = (Index == 0) ? 1 : 0; |
Bruno Cardoso Lopes | e8f279c | 2010-09-03 22:09:41 +0000 | [diff] [blame] | 3727 | return getShuffleScalarElt(V.getOperand(OpNum).getNode(), Index, DAG, |
| 3728 | Depth+1); |
Bruno Cardoso Lopes | 20a07f4 | 2010-08-31 02:26:40 +0000 | [diff] [blame] | 3729 | } |
Bruno Cardoso Lopes | 27f1279 | 2010-08-28 02:46:39 +0000 | [diff] [blame] | 3730 | default: |
| 3731 | assert("not implemented for target shuffle node"); |
| 3732 | return SDValue(); |
| 3733 | } |
Bruno Cardoso Lopes | e8f279c | 2010-09-03 22:09:41 +0000 | [diff] [blame] | 3734 | |
| 3735 | Index = ShuffleMask[Index]; |
| 3736 | if (Index < 0) |
| 3737 | return DAG.getUNDEF(VT.getVectorElementType()); |
| 3738 | |
| 3739 | SDValue NewV = (Index < NumElems) ? N->getOperand(0) : N->getOperand(1); |
| 3740 | return getShuffleScalarElt(NewV.getNode(), Index % NumElems, DAG, |
| 3741 | Depth+1); |
Bruno Cardoso Lopes | 27f1279 | 2010-08-28 02:46:39 +0000 | [diff] [blame] | 3742 | } |
| 3743 | |
| 3744 | // Actual nodes that may contain scalar elements |
Wesley Peck | bf17cfa | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 3745 | if (Opcode == ISD::BITCAST) { |
Bruno Cardoso Lopes | 27f1279 | 2010-08-28 02:46:39 +0000 | [diff] [blame] | 3746 | V = V.getOperand(0); |
| 3747 | EVT SrcVT = V.getValueType(); |
Bruno Cardoso Lopes | 56098f5 | 2010-09-01 05:08:25 +0000 | [diff] [blame] | 3748 | unsigned NumElems = VT.getVectorNumElements(); |
Bruno Cardoso Lopes | 27f1279 | 2010-08-28 02:46:39 +0000 | [diff] [blame] | 3749 | |
Bruno Cardoso Lopes | 56098f5 | 2010-09-01 05:08:25 +0000 | [diff] [blame] | 3750 | if (!SrcVT.isVector() || SrcVT.getVectorNumElements() != NumElems) |
Bruno Cardoso Lopes | 27f1279 | 2010-08-28 02:46:39 +0000 | [diff] [blame] | 3751 | return SDValue(); |
| 3752 | } |
| 3753 | |
| 3754 | if (V.getOpcode() == ISD::SCALAR_TO_VECTOR) |
| 3755 | return (Index == 0) ? V.getOperand(0) |
| 3756 | : DAG.getUNDEF(VT.getVectorElementType()); |
| 3757 | |
| 3758 | if (V.getOpcode() == ISD::BUILD_VECTOR) |
| 3759 | return V.getOperand(Index); |
| 3760 | |
| 3761 | return SDValue(); |
| 3762 | } |
| 3763 | |
| 3764 | /// getNumOfConsecutiveZeros - Return the number of elements of a vector |
| 3765 | /// shuffle operation which come from a consecutively from a zero. The |
| 3766 | /// search can start in two diferent directions, from left or right. |
| 3767 | static |
| 3768 | unsigned getNumOfConsecutiveZeros(SDNode *N, int NumElems, |
| 3769 | bool ZerosFromLeft, SelectionDAG &DAG) { |
| 3770 | int i = 0; |
| 3771 | |
| 3772 | while (i < NumElems) { |
| 3773 | unsigned Index = ZerosFromLeft ? i : NumElems-i-1; |
Bruno Cardoso Lopes | e8f279c | 2010-09-03 22:09:41 +0000 | [diff] [blame] | 3774 | SDValue Elt = getShuffleScalarElt(N, Index, DAG, 0); |
Bruno Cardoso Lopes | 27f1279 | 2010-08-28 02:46:39 +0000 | [diff] [blame] | 3775 | if (!(Elt.getNode() && |
| 3776 | (Elt.getOpcode() == ISD::UNDEF || X86::isZeroNode(Elt)))) |
| 3777 | break; |
| 3778 | ++i; |
| 3779 | } |
| 3780 | |
| 3781 | return i; |
| 3782 | } |
| 3783 | |
| 3784 | /// isShuffleMaskConsecutive - Check if the shuffle mask indicies from MaskI to |
| 3785 | /// MaskE correspond consecutively to elements from one of the vector operands, |
| 3786 | /// starting from its index OpIdx. Also tell OpNum which source vector operand. |
| 3787 | static |
| 3788 | bool isShuffleMaskConsecutive(ShuffleVectorSDNode *SVOp, int MaskI, int MaskE, |
| 3789 | int OpIdx, int NumElems, unsigned &OpNum) { |
| 3790 | bool SeenV1 = false; |
| 3791 | bool SeenV2 = false; |
| 3792 | |
| 3793 | for (int i = MaskI; i <= MaskE; ++i, ++OpIdx) { |
| 3794 | int Idx = SVOp->getMaskElt(i); |
| 3795 | // Ignore undef indicies |
| 3796 | if (Idx < 0) |
| 3797 | continue; |
| 3798 | |
| 3799 | if (Idx < NumElems) |
| 3800 | SeenV1 = true; |
| 3801 | else |
| 3802 | SeenV2 = true; |
| 3803 | |
| 3804 | // Only accept consecutive elements from the same vector |
| 3805 | if ((Idx % NumElems != OpIdx) || (SeenV1 && SeenV2)) |
| 3806 | return false; |
| 3807 | } |
| 3808 | |
| 3809 | OpNum = SeenV1 ? 0 : 1; |
| 3810 | return true; |
| 3811 | } |
| 3812 | |
| 3813 | /// isVectorShiftRight - Returns true if the shuffle can be implemented as a |
| 3814 | /// logical left shift of a vector. |
| 3815 | static bool isVectorShiftRight(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG, |
| 3816 | bool &isLeft, SDValue &ShVal, unsigned &ShAmt) { |
| 3817 | unsigned NumElems = SVOp->getValueType(0).getVectorNumElements(); |
| 3818 | unsigned NumZeros = getNumOfConsecutiveZeros(SVOp, NumElems, |
| 3819 | false /* check zeros from right */, DAG); |
| 3820 | unsigned OpSrc; |
| 3821 | |
| 3822 | if (!NumZeros) |
| 3823 | return false; |
| 3824 | |
| 3825 | // Considering the elements in the mask that are not consecutive zeros, |
| 3826 | // check if they consecutively come from only one of the source vectors. |
| 3827 | // |
| 3828 | // V1 = {X, A, B, C} 0 |
| 3829 | // \ \ \ / |
| 3830 | // vector_shuffle V1, V2 <1, 2, 3, X> |
| 3831 | // |
| 3832 | if (!isShuffleMaskConsecutive(SVOp, |
| 3833 | 0, // Mask Start Index |
| 3834 | NumElems-NumZeros-1, // Mask End Index |
| 3835 | NumZeros, // Where to start looking in the src vector |
| 3836 | NumElems, // Number of elements in vector |
| 3837 | OpSrc)) // Which source operand ? |
| 3838 | return false; |
| 3839 | |
| 3840 | isLeft = false; |
| 3841 | ShAmt = NumZeros; |
| 3842 | ShVal = SVOp->getOperand(OpSrc); |
| 3843 | return true; |
| 3844 | } |
| 3845 | |
| 3846 | /// isVectorShiftLeft - Returns true if the shuffle can be implemented as a |
| 3847 | /// logical left shift of a vector. |
| 3848 | static bool isVectorShiftLeft(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG, |
| 3849 | bool &isLeft, SDValue &ShVal, unsigned &ShAmt) { |
| 3850 | unsigned NumElems = SVOp->getValueType(0).getVectorNumElements(); |
| 3851 | unsigned NumZeros = getNumOfConsecutiveZeros(SVOp, NumElems, |
| 3852 | true /* check zeros from left */, DAG); |
| 3853 | unsigned OpSrc; |
| 3854 | |
| 3855 | if (!NumZeros) |
| 3856 | return false; |
| 3857 | |
| 3858 | // Considering the elements in the mask that are not consecutive zeros, |
| 3859 | // check if they consecutively come from only one of the source vectors. |
| 3860 | // |
| 3861 | // 0 { A, B, X, X } = V2 |
| 3862 | // / \ / / |
| 3863 | // vector_shuffle V1, V2 <X, X, 4, 5> |
| 3864 | // |
| 3865 | if (!isShuffleMaskConsecutive(SVOp, |
| 3866 | NumZeros, // Mask Start Index |
| 3867 | NumElems-1, // Mask End Index |
| 3868 | 0, // Where to start looking in the src vector |
| 3869 | NumElems, // Number of elements in vector |
| 3870 | OpSrc)) // Which source operand ? |
| 3871 | return false; |
| 3872 | |
| 3873 | isLeft = true; |
| 3874 | ShAmt = NumZeros; |
| 3875 | ShVal = SVOp->getOperand(OpSrc); |
| 3876 | return true; |
Evan Cheng | f26ffe9 | 2008-05-29 08:22:04 +0000 | [diff] [blame] | 3877 | } |
| 3878 | |
| 3879 | /// isVectorShift - Returns true if the shuffle can be implemented as a |
| 3880 | /// logical left or right shift of a vector. |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3881 | static bool isVectorShift(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG, |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 3882 | bool &isLeft, SDValue &ShVal, unsigned &ShAmt) { |
Bruno Cardoso Lopes | 27f1279 | 2010-08-28 02:46:39 +0000 | [diff] [blame] | 3883 | if (isVectorShiftLeft(SVOp, DAG, isLeft, ShVal, ShAmt) || |
| 3884 | isVectorShiftRight(SVOp, DAG, isLeft, ShVal, ShAmt)) |
| 3885 | return true; |
Evan Cheng | f26ffe9 | 2008-05-29 08:22:04 +0000 | [diff] [blame] | 3886 | |
Bruno Cardoso Lopes | 27f1279 | 2010-08-28 02:46:39 +0000 | [diff] [blame] | 3887 | return false; |
Evan Cheng | f26ffe9 | 2008-05-29 08:22:04 +0000 | [diff] [blame] | 3888 | } |
| 3889 | |
Evan Cheng | c78d3b4 | 2006-04-24 18:01:45 +0000 | [diff] [blame] | 3890 | /// LowerBuildVectorv16i8 - Custom lower build_vector of v16i8. |
| 3891 | /// |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 3892 | static SDValue LowerBuildVectorv16i8(SDValue Op, unsigned NonZeros, |
Evan Cheng | c78d3b4 | 2006-04-24 18:01:45 +0000 | [diff] [blame] | 3893 | unsigned NumNonZero, unsigned NumZero, |
Dan Gohman | d858e90 | 2010-04-17 15:26:15 +0000 | [diff] [blame] | 3894 | SelectionDAG &DAG, |
| 3895 | const TargetLowering &TLI) { |
Evan Cheng | c78d3b4 | 2006-04-24 18:01:45 +0000 | [diff] [blame] | 3896 | if (NumNonZero > 8) |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 3897 | return SDValue(); |
Evan Cheng | c78d3b4 | 2006-04-24 18:01:45 +0000 | [diff] [blame] | 3898 | |
Dale Johannesen | 6f38cb6 | 2009-02-07 19:59:05 +0000 | [diff] [blame] | 3899 | DebugLoc dl = Op.getDebugLoc(); |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 3900 | SDValue V(0, 0); |
Evan Cheng | c78d3b4 | 2006-04-24 18:01:45 +0000 | [diff] [blame] | 3901 | bool First = true; |
| 3902 | for (unsigned i = 0; i < 16; ++i) { |
| 3903 | bool ThisIsNonZero = (NonZeros & (1 << i)) != 0; |
| 3904 | if (ThisIsNonZero && First) { |
| 3905 | if (NumZero) |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 3906 | V = getZeroVector(MVT::v8i16, true, DAG, dl); |
Evan Cheng | c78d3b4 | 2006-04-24 18:01:45 +0000 | [diff] [blame] | 3907 | else |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 3908 | V = DAG.getUNDEF(MVT::v8i16); |
Evan Cheng | c78d3b4 | 2006-04-24 18:01:45 +0000 | [diff] [blame] | 3909 | First = false; |
| 3910 | } |
| 3911 | |
| 3912 | if ((i & 1) != 0) { |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 3913 | SDValue ThisElt(0, 0), LastElt(0, 0); |
Evan Cheng | c78d3b4 | 2006-04-24 18:01:45 +0000 | [diff] [blame] | 3914 | bool LastIsNonZero = (NonZeros & (1 << (i-1))) != 0; |
| 3915 | if (LastIsNonZero) { |
Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 3916 | LastElt = DAG.getNode(ISD::ZERO_EXTEND, dl, |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 3917 | MVT::i16, Op.getOperand(i-1)); |
Evan Cheng | c78d3b4 | 2006-04-24 18:01:45 +0000 | [diff] [blame] | 3918 | } |
| 3919 | if (ThisIsNonZero) { |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 3920 | ThisElt = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i16, Op.getOperand(i)); |
| 3921 | ThisElt = DAG.getNode(ISD::SHL, dl, MVT::i16, |
| 3922 | ThisElt, DAG.getConstant(8, MVT::i8)); |
Evan Cheng | c78d3b4 | 2006-04-24 18:01:45 +0000 | [diff] [blame] | 3923 | if (LastIsNonZero) |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 3924 | ThisElt = DAG.getNode(ISD::OR, dl, MVT::i16, ThisElt, LastElt); |
Evan Cheng | c78d3b4 | 2006-04-24 18:01:45 +0000 | [diff] [blame] | 3925 | } else |
| 3926 | ThisElt = LastElt; |
| 3927 | |
Gabor Greif | ba36cb5 | 2008-08-28 21:40:38 +0000 | [diff] [blame] | 3928 | if (ThisElt.getNode()) |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 3929 | V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, V, ThisElt, |
Chris Lattner | 0bd4893 | 2008-01-17 07:00:52 +0000 | [diff] [blame] | 3930 | DAG.getIntPtrConstant(i/2)); |
Evan Cheng | c78d3b4 | 2006-04-24 18:01:45 +0000 | [diff] [blame] | 3931 | } |
| 3932 | } |
| 3933 | |
Wesley Peck | bf17cfa | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 3934 | return DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, V); |
Evan Cheng | c78d3b4 | 2006-04-24 18:01:45 +0000 | [diff] [blame] | 3935 | } |
| 3936 | |
Bill Wendling | a348c56 | 2007-03-22 18:42:45 +0000 | [diff] [blame] | 3937 | /// LowerBuildVectorv8i16 - Custom lower build_vector of v8i16. |
Evan Cheng | c78d3b4 | 2006-04-24 18:01:45 +0000 | [diff] [blame] | 3938 | /// |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 3939 | static SDValue LowerBuildVectorv8i16(SDValue Op, unsigned NonZeros, |
Dan Gohman | d858e90 | 2010-04-17 15:26:15 +0000 | [diff] [blame] | 3940 | unsigned NumNonZero, unsigned NumZero, |
| 3941 | SelectionDAG &DAG, |
| 3942 | const TargetLowering &TLI) { |
Evan Cheng | c78d3b4 | 2006-04-24 18:01:45 +0000 | [diff] [blame] | 3943 | if (NumNonZero > 4) |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 3944 | return SDValue(); |
Evan Cheng | c78d3b4 | 2006-04-24 18:01:45 +0000 | [diff] [blame] | 3945 | |
Dale Johannesen | 6f38cb6 | 2009-02-07 19:59:05 +0000 | [diff] [blame] | 3946 | DebugLoc dl = Op.getDebugLoc(); |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 3947 | SDValue V(0, 0); |
Evan Cheng | c78d3b4 | 2006-04-24 18:01:45 +0000 | [diff] [blame] | 3948 | bool First = true; |
| 3949 | for (unsigned i = 0; i < 8; ++i) { |
| 3950 | bool isNonZero = (NonZeros & (1 << i)) != 0; |
| 3951 | if (isNonZero) { |
| 3952 | if (First) { |
| 3953 | if (NumZero) |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 3954 | V = getZeroVector(MVT::v8i16, true, DAG, dl); |
Evan Cheng | c78d3b4 | 2006-04-24 18:01:45 +0000 | [diff] [blame] | 3955 | else |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 3956 | V = DAG.getUNDEF(MVT::v8i16); |
Evan Cheng | c78d3b4 | 2006-04-24 18:01:45 +0000 | [diff] [blame] | 3957 | First = false; |
| 3958 | } |
Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 3959 | V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 3960 | MVT::v8i16, V, Op.getOperand(i), |
Chris Lattner | 0bd4893 | 2008-01-17 07:00:52 +0000 | [diff] [blame] | 3961 | DAG.getIntPtrConstant(i)); |
Evan Cheng | c78d3b4 | 2006-04-24 18:01:45 +0000 | [diff] [blame] | 3962 | } |
| 3963 | } |
| 3964 | |
| 3965 | return V; |
| 3966 | } |
| 3967 | |
Evan Cheng | f26ffe9 | 2008-05-29 08:22:04 +0000 | [diff] [blame] | 3968 | /// getVShift - Return a vector logical shift node. |
| 3969 | /// |
Owen Anderson | e50ed30 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 3970 | static SDValue getVShift(bool isLeft, EVT VT, SDValue SrcOp, |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3971 | unsigned NumBits, SelectionDAG &DAG, |
| 3972 | const TargetLowering &TLI, DebugLoc dl) { |
Dale Johannesen | 0488fb6 | 2010-09-30 23:57:10 +0000 | [diff] [blame] | 3973 | EVT ShVT = MVT::v2i64; |
Evan Cheng | f26ffe9 | 2008-05-29 08:22:04 +0000 | [diff] [blame] | 3974 | unsigned Opc = isLeft ? X86ISD::VSHL : X86ISD::VSRL; |
Wesley Peck | bf17cfa | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 3975 | SrcOp = DAG.getNode(ISD::BITCAST, dl, ShVT, SrcOp); |
| 3976 | return DAG.getNode(ISD::BITCAST, dl, VT, |
Dale Johannesen | ace1610 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 3977 | DAG.getNode(Opc, dl, ShVT, SrcOp, |
Gabor Greif | 327ef03 | 2008-08-28 23:19:51 +0000 | [diff] [blame] | 3978 | DAG.getConstant(NumBits, TLI.getShiftAmountTy()))); |
Evan Cheng | f26ffe9 | 2008-05-29 08:22:04 +0000 | [diff] [blame] | 3979 | } |
| 3980 | |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 3981 | SDValue |
Evan Cheng | c363094 | 2009-12-09 21:00:30 +0000 | [diff] [blame] | 3982 | X86TargetLowering::LowerAsSplatVectorLoad(SDValue SrcOp, EVT VT, DebugLoc dl, |
Dan Gohman | d858e90 | 2010-04-17 15:26:15 +0000 | [diff] [blame] | 3983 | SelectionDAG &DAG) const { |
Michael J. Spencer | ec38de2 | 2010-10-10 22:04:20 +0000 | [diff] [blame] | 3984 | |
Evan Cheng | c363094 | 2009-12-09 21:00:30 +0000 | [diff] [blame] | 3985 | // Check if the scalar load can be widened into a vector load. And if |
| 3986 | // the address is "base + cst" see if the cst can be "absorbed" into |
| 3987 | // the shuffle mask. |
| 3988 | if (LoadSDNode *LD = dyn_cast<LoadSDNode>(SrcOp)) { |
| 3989 | SDValue Ptr = LD->getBasePtr(); |
| 3990 | if (!ISD::isNormalLoad(LD) || LD->isVolatile()) |
| 3991 | return SDValue(); |
| 3992 | EVT PVT = LD->getValueType(0); |
| 3993 | if (PVT != MVT::i32 && PVT != MVT::f32) |
| 3994 | return SDValue(); |
| 3995 | |
| 3996 | int FI = -1; |
| 3997 | int64_t Offset = 0; |
| 3998 | if (FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(Ptr)) { |
| 3999 | FI = FINode->getIndex(); |
| 4000 | Offset = 0; |
| 4001 | } else if (Ptr.getOpcode() == ISD::ADD && |
| 4002 | isa<ConstantSDNode>(Ptr.getOperand(1)) && |
| 4003 | isa<FrameIndexSDNode>(Ptr.getOperand(0))) { |
| 4004 | FI = cast<FrameIndexSDNode>(Ptr.getOperand(0))->getIndex(); |
| 4005 | Offset = Ptr.getConstantOperandVal(1); |
| 4006 | Ptr = Ptr.getOperand(0); |
| 4007 | } else { |
| 4008 | return SDValue(); |
| 4009 | } |
| 4010 | |
| 4011 | SDValue Chain = LD->getChain(); |
| 4012 | // Make sure the stack object alignment is at least 16. |
| 4013 | MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo(); |
| 4014 | if (DAG.InferPtrAlignment(Ptr) < 16) { |
| 4015 | if (MFI->isFixedObjectIndex(FI)) { |
Eric Christopher | e9625cf | 2010-01-23 06:02:43 +0000 | [diff] [blame] | 4016 | // Can't change the alignment. FIXME: It's possible to compute |
| 4017 | // the exact stack offset and reference FI + adjust offset instead. |
| 4018 | // If someone *really* cares about this. That's the way to implement it. |
| 4019 | return SDValue(); |
Evan Cheng | c363094 | 2009-12-09 21:00:30 +0000 | [diff] [blame] | 4020 | } else { |
| 4021 | MFI->setObjectAlignment(FI, 16); |
| 4022 | } |
| 4023 | } |
| 4024 | |
| 4025 | // (Offset % 16) must be multiple of 4. Then address is then |
| 4026 | // Ptr + (Offset & ~15). |
| 4027 | if (Offset < 0) |
| 4028 | return SDValue(); |
| 4029 | if ((Offset % 16) & 3) |
| 4030 | return SDValue(); |
| 4031 | int64_t StartOffset = Offset & ~15; |
| 4032 | if (StartOffset) |
| 4033 | Ptr = DAG.getNode(ISD::ADD, Ptr.getDebugLoc(), Ptr.getValueType(), |
| 4034 | Ptr,DAG.getConstant(StartOffset, Ptr.getValueType())); |
| 4035 | |
| 4036 | int EltNo = (Offset - StartOffset) >> 2; |
| 4037 | int Mask[4] = { EltNo, EltNo, EltNo, EltNo }; |
| 4038 | EVT VT = (PVT == MVT::i32) ? MVT::v4i32 : MVT::v4f32; |
Chris Lattner | 51abfe4 | 2010-09-21 06:02:19 +0000 | [diff] [blame] | 4039 | SDValue V1 = DAG.getLoad(VT, dl, Chain, Ptr, |
| 4040 | LD->getPointerInfo().getWithOffset(StartOffset), |
David Greene | 67c9d42 | 2010-02-15 16:53:33 +0000 | [diff] [blame] | 4041 | false, false, 0); |
Evan Cheng | c363094 | 2009-12-09 21:00:30 +0000 | [diff] [blame] | 4042 | // Canonicalize it to a v4i32 shuffle. |
Wesley Peck | bf17cfa | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 4043 | V1 = DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, V1); |
| 4044 | return DAG.getNode(ISD::BITCAST, dl, VT, |
Evan Cheng | c363094 | 2009-12-09 21:00:30 +0000 | [diff] [blame] | 4045 | DAG.getVectorShuffle(MVT::v4i32, dl, V1, |
Chris Lattner | 51abfe4 | 2010-09-21 06:02:19 +0000 | [diff] [blame] | 4046 | DAG.getUNDEF(MVT::v4i32),&Mask[0])); |
Evan Cheng | c363094 | 2009-12-09 21:00:30 +0000 | [diff] [blame] | 4047 | } |
| 4048 | |
| 4049 | return SDValue(); |
| 4050 | } |
| 4051 | |
Michael J. Spencer | ec38de2 | 2010-10-10 22:04:20 +0000 | [diff] [blame] | 4052 | /// EltsFromConsecutiveLoads - Given the initializing elements 'Elts' of a |
| 4053 | /// vector of type 'VT', see if the elements can be replaced by a single large |
Nate Begeman | 1449f29 | 2010-03-24 22:19:06 +0000 | [diff] [blame] | 4054 | /// load which has the same value as a build_vector whose operands are 'elts'. |
| 4055 | /// |
| 4056 | /// Example: <load i32 *a, load i32 *a+4, undef, undef> -> zextload a |
Michael J. Spencer | ec38de2 | 2010-10-10 22:04:20 +0000 | [diff] [blame] | 4057 | /// |
Nate Begeman | 1449f29 | 2010-03-24 22:19:06 +0000 | [diff] [blame] | 4058 | /// FIXME: we'd also like to handle the case where the last elements are zero |
| 4059 | /// rather than undef via VZEXT_LOAD, but we do not detect that case today. |
| 4060 | /// There's even a handy isZeroNode for that purpose. |
Nate Begeman | fdea31a | 2010-03-24 20:49:50 +0000 | [diff] [blame] | 4061 | static SDValue EltsFromConsecutiveLoads(EVT VT, SmallVectorImpl<SDValue> &Elts, |
Chris Lattner | 8864155 | 2010-09-22 00:34:38 +0000 | [diff] [blame] | 4062 | DebugLoc &DL, SelectionDAG &DAG) { |
Nate Begeman | fdea31a | 2010-03-24 20:49:50 +0000 | [diff] [blame] | 4063 | EVT EltVT = VT.getVectorElementType(); |
| 4064 | unsigned NumElems = Elts.size(); |
Michael J. Spencer | ec38de2 | 2010-10-10 22:04:20 +0000 | [diff] [blame] | 4065 | |
Nate Begeman | fdea31a | 2010-03-24 20:49:50 +0000 | [diff] [blame] | 4066 | LoadSDNode *LDBase = NULL; |
| 4067 | unsigned LastLoadedElt = -1U; |
Michael J. Spencer | ec38de2 | 2010-10-10 22:04:20 +0000 | [diff] [blame] | 4068 | |
Nate Begeman | 1449f29 | 2010-03-24 22:19:06 +0000 | [diff] [blame] | 4069 | // For each element in the initializer, see if we've found a load or an undef. |
Michael J. Spencer | ec38de2 | 2010-10-10 22:04:20 +0000 | [diff] [blame] | 4070 | // If we don't find an initial load element, or later load elements are |
Nate Begeman | 1449f29 | 2010-03-24 22:19:06 +0000 | [diff] [blame] | 4071 | // non-consecutive, bail out. |
Nate Begeman | fdea31a | 2010-03-24 20:49:50 +0000 | [diff] [blame] | 4072 | for (unsigned i = 0; i < NumElems; ++i) { |
| 4073 | SDValue Elt = Elts[i]; |
Michael J. Spencer | ec38de2 | 2010-10-10 22:04:20 +0000 | [diff] [blame] | 4074 | |
Nate Begeman | fdea31a | 2010-03-24 20:49:50 +0000 | [diff] [blame] | 4075 | if (!Elt.getNode() || |
| 4076 | (Elt.getOpcode() != ISD::UNDEF && !ISD::isNON_EXTLoad(Elt.getNode()))) |
| 4077 | return SDValue(); |
| 4078 | if (!LDBase) { |
| 4079 | if (Elt.getNode()->getOpcode() == ISD::UNDEF) |
| 4080 | return SDValue(); |
| 4081 | LDBase = cast<LoadSDNode>(Elt.getNode()); |
| 4082 | LastLoadedElt = i; |
| 4083 | continue; |
| 4084 | } |
| 4085 | if (Elt.getOpcode() == ISD::UNDEF) |
| 4086 | continue; |
| 4087 | |
| 4088 | LoadSDNode *LD = cast<LoadSDNode>(Elt); |
| 4089 | if (!DAG.isConsecutiveLoad(LD, LDBase, EltVT.getSizeInBits()/8, i)) |
| 4090 | return SDValue(); |
| 4091 | LastLoadedElt = i; |
| 4092 | } |
Nate Begeman | 1449f29 | 2010-03-24 22:19:06 +0000 | [diff] [blame] | 4093 | |
| 4094 | // If we have found an entire vector of loads and undefs, then return a large |
| 4095 | // load of the entire vector width starting at the base pointer. If we found |
| 4096 | // consecutive loads for the low half, generate a vzext_load node. |
Nate Begeman | fdea31a | 2010-03-24 20:49:50 +0000 | [diff] [blame] | 4097 | if (LastLoadedElt == NumElems - 1) { |
| 4098 | if (DAG.InferPtrAlignment(LDBase->getBasePtr()) >= 16) |
Chris Lattner | 8864155 | 2010-09-22 00:34:38 +0000 | [diff] [blame] | 4099 | return DAG.getLoad(VT, DL, LDBase->getChain(), LDBase->getBasePtr(), |
Chris Lattner | 51abfe4 | 2010-09-21 06:02:19 +0000 | [diff] [blame] | 4100 | LDBase->getPointerInfo(), |
Nate Begeman | fdea31a | 2010-03-24 20:49:50 +0000 | [diff] [blame] | 4101 | LDBase->isVolatile(), LDBase->isNonTemporal(), 0); |
Chris Lattner | 8864155 | 2010-09-22 00:34:38 +0000 | [diff] [blame] | 4102 | return DAG.getLoad(VT, DL, LDBase->getChain(), LDBase->getBasePtr(), |
Chris Lattner | 51abfe4 | 2010-09-21 06:02:19 +0000 | [diff] [blame] | 4103 | LDBase->getPointerInfo(), |
Nate Begeman | fdea31a | 2010-03-24 20:49:50 +0000 | [diff] [blame] | 4104 | LDBase->isVolatile(), LDBase->isNonTemporal(), |
| 4105 | LDBase->getAlignment()); |
| 4106 | } else if (NumElems == 4 && LastLoadedElt == 1) { |
| 4107 | SDVTList Tys = DAG.getVTList(MVT::v2i64, MVT::Other); |
| 4108 | SDValue Ops[] = { LDBase->getChain(), LDBase->getBasePtr() }; |
Chris Lattner | 8864155 | 2010-09-22 00:34:38 +0000 | [diff] [blame] | 4109 | SDValue ResNode = DAG.getMemIntrinsicNode(X86ISD::VZEXT_LOAD, DL, Tys, |
| 4110 | Ops, 2, MVT::i32, |
| 4111 | LDBase->getMemOperand()); |
Wesley Peck | bf17cfa | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 4112 | return DAG.getNode(ISD::BITCAST, DL, VT, ResNode); |
Nate Begeman | fdea31a | 2010-03-24 20:49:50 +0000 | [diff] [blame] | 4113 | } |
| 4114 | return SDValue(); |
| 4115 | } |
| 4116 | |
Evan Cheng | c363094 | 2009-12-09 21:00:30 +0000 | [diff] [blame] | 4117 | SDValue |
Dan Gohman | d858e90 | 2010-04-17 15:26:15 +0000 | [diff] [blame] | 4118 | X86TargetLowering::LowerBUILD_VECTOR(SDValue Op, SelectionDAG &DAG) const { |
Dale Johannesen | 6f38cb6 | 2009-02-07 19:59:05 +0000 | [diff] [blame] | 4119 | DebugLoc dl = Op.getDebugLoc(); |
Chris Lattner | 6e80e44 | 2010-08-28 17:15:43 +0000 | [diff] [blame] | 4120 | // All zero's are handled with pxor in SSE2 and above, xorps in SSE1. |
| 4121 | // All one's are handled with pcmpeqd. In AVX, zero's are handled with |
Bruno Cardoso Lopes | 8c05a85 | 2010-08-12 02:06:36 +0000 | [diff] [blame] | 4122 | // vpxor in 128-bit and xor{pd,ps} in 256-bit, but no 256 version of pcmpeqd |
| 4123 | // is present, so AllOnes is ignored. |
| 4124 | if (ISD::isBuildVectorAllZeros(Op.getNode()) || |
| 4125 | (Op.getValueType().getSizeInBits() != 256 && |
| 4126 | ISD::isBuildVectorAllOnes(Op.getNode()))) { |
Dale Johannesen | 0488fb6 | 2010-09-30 23:57:10 +0000 | [diff] [blame] | 4127 | // Canonicalize this to <4 x i32> (SSE) to |
Chris Lattner | 8a59448 | 2007-11-25 00:24:49 +0000 | [diff] [blame] | 4128 | // 1) ensure the zero vectors are CSE'd, and 2) ensure that i64 scalars are |
| 4129 | // eliminated on x86-32 hosts. |
Dale Johannesen | 0488fb6 | 2010-09-30 23:57:10 +0000 | [diff] [blame] | 4130 | if (Op.getValueType() == MVT::v4i32) |
Chris Lattner | 8a59448 | 2007-11-25 00:24:49 +0000 | [diff] [blame] | 4131 | return Op; |
Evan Cheng | 0db9fe6 | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 4132 | |
Gabor Greif | ba36cb5 | 2008-08-28 21:40:38 +0000 | [diff] [blame] | 4133 | if (ISD::isBuildVectorAllOnes(Op.getNode())) |
Dale Johannesen | ace1610 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 4134 | return getOnesVector(Op.getValueType(), DAG, dl); |
| 4135 | return getZeroVector(Op.getValueType(), Subtarget->hasSSE2(), DAG, dl); |
Chris Lattner | 8a59448 | 2007-11-25 00:24:49 +0000 | [diff] [blame] | 4136 | } |
Evan Cheng | 0db9fe6 | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 4137 | |
Owen Anderson | e50ed30 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 4138 | EVT VT = Op.getValueType(); |
| 4139 | EVT ExtVT = VT.getVectorElementType(); |
| 4140 | unsigned EVTBits = ExtVT.getSizeInBits(); |
Evan Cheng | 0db9fe6 | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 4141 | |
| 4142 | unsigned NumElems = Op.getNumOperands(); |
| 4143 | unsigned NumZero = 0; |
| 4144 | unsigned NumNonZero = 0; |
| 4145 | unsigned NonZeros = 0; |
Chris Lattner | c9517fb | 2008-03-08 22:48:29 +0000 | [diff] [blame] | 4146 | bool IsAllConstants = true; |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 4147 | SmallSet<SDValue, 8> Values; |
Evan Cheng | 0db9fe6 | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 4148 | for (unsigned i = 0; i < NumElems; ++i) { |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 4149 | SDValue Elt = Op.getOperand(i); |
Evan Cheng | db2d524 | 2007-12-12 06:45:40 +0000 | [diff] [blame] | 4150 | if (Elt.getOpcode() == ISD::UNDEF) |
| 4151 | continue; |
| 4152 | Values.insert(Elt); |
| 4153 | if (Elt.getOpcode() != ISD::Constant && |
| 4154 | Elt.getOpcode() != ISD::ConstantFP) |
Chris Lattner | c9517fb | 2008-03-08 22:48:29 +0000 | [diff] [blame] | 4155 | IsAllConstants = false; |
Evan Cheng | 37b7387 | 2009-07-30 08:33:02 +0000 | [diff] [blame] | 4156 | if (X86::isZeroNode(Elt)) |
Evan Cheng | db2d524 | 2007-12-12 06:45:40 +0000 | [diff] [blame] | 4157 | NumZero++; |
| 4158 | else { |
| 4159 | NonZeros |= (1 << i); |
| 4160 | NumNonZero++; |
Evan Cheng | 0db9fe6 | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 4161 | } |
| 4162 | } |
| 4163 | |
Chris Lattner | 97a2a56 | 2010-08-26 05:24:29 +0000 | [diff] [blame] | 4164 | // All undef vector. Return an UNDEF. All zero vectors were handled above. |
| 4165 | if (NumNonZero == 0) |
Dale Johannesen | e8d7230 | 2009-02-06 23:05:02 +0000 | [diff] [blame] | 4166 | return DAG.getUNDEF(VT); |
Evan Cheng | 0db9fe6 | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 4167 | |
Chris Lattner | 67f453a | 2008-03-09 05:42:06 +0000 | [diff] [blame] | 4168 | // Special case for single non-zero, non-undef, element. |
Eli Friedman | 1041553 | 2009-06-06 06:05:10 +0000 | [diff] [blame] | 4169 | if (NumNonZero == 1) { |
Evan Cheng | 0db9fe6 | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 4170 | unsigned Idx = CountTrailingZeros_32(NonZeros); |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 4171 | SDValue Item = Op.getOperand(Idx); |
Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 4172 | |
Chris Lattner | 6209804 | 2008-03-09 01:05:04 +0000 | [diff] [blame] | 4173 | // If this is an insertion of an i64 value on x86-32, and if the top bits of |
| 4174 | // the value are obviously zero, truncate the value to i32 and do the |
| 4175 | // insertion that way. Only do this if the value is non-constant or if the |
| 4176 | // value is a constant being inserted into element 0. It is cheaper to do |
| 4177 | // a constant pool load than it is to do a movd + shuffle. |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 4178 | if (ExtVT == MVT::i64 && !Subtarget->is64Bit() && |
Chris Lattner | 6209804 | 2008-03-09 01:05:04 +0000 | [diff] [blame] | 4179 | (!IsAllConstants || Idx == 0)) { |
| 4180 | if (DAG.MaskedValueIsZero(Item, APInt::getBitsSet(64, 32, 64))) { |
Dale Johannesen | 0488fb6 | 2010-09-30 23:57:10 +0000 | [diff] [blame] | 4181 | // Handle SSE only. |
| 4182 | assert(VT == MVT::v2i64 && "Expected an SSE value type!"); |
| 4183 | EVT VecVT = MVT::v4i32; |
| 4184 | unsigned VecElts = 4; |
Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 4185 | |
Chris Lattner | 6209804 | 2008-03-09 01:05:04 +0000 | [diff] [blame] | 4186 | // Truncate the value (which may itself be a constant) to i32, and |
| 4187 | // convert it to a vector with movd (S2V+shuffle to zero extend). |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 4188 | Item = DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, Item); |
Dale Johannesen | ace1610 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 4189 | Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VecVT, Item); |
Evan Cheng | f0df031 | 2008-05-15 08:39:06 +0000 | [diff] [blame] | 4190 | Item = getShuffleVectorZeroOrUndef(Item, 0, true, |
| 4191 | Subtarget->hasSSE2(), DAG); |
Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 4192 | |
Chris Lattner | 6209804 | 2008-03-09 01:05:04 +0000 | [diff] [blame] | 4193 | // Now we have our 32-bit value zero extended in the low element of |
| 4194 | // a vector. If Idx != 0, swizzle it into place. |
| 4195 | if (Idx != 0) { |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 4196 | SmallVector<int, 4> Mask; |
| 4197 | Mask.push_back(Idx); |
| 4198 | for (unsigned i = 1; i != VecElts; ++i) |
| 4199 | Mask.push_back(i); |
| 4200 | Item = DAG.getVectorShuffle(VecVT, dl, Item, |
Eric Christopher | fd17929 | 2009-08-27 18:07:15 +0000 | [diff] [blame] | 4201 | DAG.getUNDEF(Item.getValueType()), |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 4202 | &Mask[0]); |
Chris Lattner | 6209804 | 2008-03-09 01:05:04 +0000 | [diff] [blame] | 4203 | } |
Wesley Peck | bf17cfa | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 4204 | return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Item); |
Chris Lattner | 6209804 | 2008-03-09 01:05:04 +0000 | [diff] [blame] | 4205 | } |
| 4206 | } |
Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 4207 | |
Chris Lattner | 19f7969 | 2008-03-08 22:59:52 +0000 | [diff] [blame] | 4208 | // If we have a constant or non-constant insertion into the low element of |
| 4209 | // a vector, we can do this with SCALAR_TO_VECTOR + shuffle of zero into |
| 4210 | // the rest of the elements. This will be matched as movd/movq/movss/movsd |
Eli Friedman | 1041553 | 2009-06-06 06:05:10 +0000 | [diff] [blame] | 4211 | // depending on what the source datatype is. |
| 4212 | if (Idx == 0) { |
| 4213 | if (NumZero == 0) { |
| 4214 | return DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item); |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 4215 | } else if (ExtVT == MVT::i32 || ExtVT == MVT::f32 || ExtVT == MVT::f64 || |
| 4216 | (ExtVT == MVT::i64 && Subtarget->is64Bit())) { |
Eli Friedman | 1041553 | 2009-06-06 06:05:10 +0000 | [diff] [blame] | 4217 | Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item); |
| 4218 | // Turn it into a MOVL (i.e. movss, movsd, or movd) to a zero vector. |
| 4219 | return getShuffleVectorZeroOrUndef(Item, 0, true, Subtarget->hasSSE2(), |
| 4220 | DAG); |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 4221 | } else if (ExtVT == MVT::i16 || ExtVT == MVT::i8) { |
| 4222 | Item = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, Item); |
Dale Johannesen | 0488fb6 | 2010-09-30 23:57:10 +0000 | [diff] [blame] | 4223 | assert(VT.getSizeInBits() == 128 && "Expected an SSE value type!"); |
| 4224 | EVT MiddleVT = MVT::v4i32; |
Eli Friedman | 1041553 | 2009-06-06 06:05:10 +0000 | [diff] [blame] | 4225 | Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MiddleVT, Item); |
| 4226 | Item = getShuffleVectorZeroOrUndef(Item, 0, true, |
| 4227 | Subtarget->hasSSE2(), DAG); |
Wesley Peck | bf17cfa | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 4228 | return DAG.getNode(ISD::BITCAST, dl, VT, Item); |
Eli Friedman | 1041553 | 2009-06-06 06:05:10 +0000 | [diff] [blame] | 4229 | } |
Chris Lattner | c9517fb | 2008-03-08 22:48:29 +0000 | [diff] [blame] | 4230 | } |
Evan Cheng | f26ffe9 | 2008-05-29 08:22:04 +0000 | [diff] [blame] | 4231 | |
| 4232 | // Is it a vector logical left shift? |
| 4233 | if (NumElems == 2 && Idx == 1 && |
Evan Cheng | 37b7387 | 2009-07-30 08:33:02 +0000 | [diff] [blame] | 4234 | X86::isZeroNode(Op.getOperand(0)) && |
| 4235 | !X86::isZeroNode(Op.getOperand(1))) { |
Duncan Sands | 83ec4b6 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 4236 | unsigned NumBits = VT.getSizeInBits(); |
Evan Cheng | f26ffe9 | 2008-05-29 08:22:04 +0000 | [diff] [blame] | 4237 | return getVShift(true, VT, |
Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 4238 | DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, |
Dale Johannesen | b300d2a | 2009-02-07 00:55:49 +0000 | [diff] [blame] | 4239 | VT, Op.getOperand(1)), |
Dale Johannesen | ace1610 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 4240 | NumBits/2, DAG, *this, dl); |
Evan Cheng | f26ffe9 | 2008-05-29 08:22:04 +0000 | [diff] [blame] | 4241 | } |
Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 4242 | |
Chris Lattner | c9517fb | 2008-03-08 22:48:29 +0000 | [diff] [blame] | 4243 | if (IsAllConstants) // Otherwise, it's better to do a constpool load. |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 4244 | return SDValue(); |
Evan Cheng | 0db9fe6 | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 4245 | |
Chris Lattner | 19f7969 | 2008-03-08 22:59:52 +0000 | [diff] [blame] | 4246 | // Otherwise, if this is a vector with i32 or f32 elements, and the element |
| 4247 | // is a non-constant being inserted into an element other than the low one, |
| 4248 | // we can't use a constant pool load. Instead, use SCALAR_TO_VECTOR (aka |
| 4249 | // movd/movss) to move this into the low element, then shuffle it into |
| 4250 | // place. |
Evan Cheng | 0db9fe6 | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 4251 | if (EVTBits == 32) { |
Dale Johannesen | ace1610 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 4252 | Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item); |
Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 4253 | |
Evan Cheng | 0db9fe6 | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 4254 | // Turn it into a shuffle of zero and zero-extended scalar to vector. |
Evan Cheng | f0df031 | 2008-05-15 08:39:06 +0000 | [diff] [blame] | 4255 | Item = getShuffleVectorZeroOrUndef(Item, 0, NumZero > 0, |
| 4256 | Subtarget->hasSSE2(), DAG); |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 4257 | SmallVector<int, 8> MaskVec; |
Evan Cheng | 0db9fe6 | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 4258 | for (unsigned i = 0; i < NumElems; i++) |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 4259 | MaskVec.push_back(i == Idx ? 0 : 1); |
| 4260 | return DAG.getVectorShuffle(VT, dl, Item, DAG.getUNDEF(VT), &MaskVec[0]); |
Evan Cheng | 0db9fe6 | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 4261 | } |
| 4262 | } |
| 4263 | |
Chris Lattner | 67f453a | 2008-03-09 05:42:06 +0000 | [diff] [blame] | 4264 | // Splat is obviously ok. Let legalizer expand it to a shuffle. |
Evan Cheng | c363094 | 2009-12-09 21:00:30 +0000 | [diff] [blame] | 4265 | if (Values.size() == 1) { |
| 4266 | if (EVTBits == 32) { |
| 4267 | // Instead of a shuffle like this: |
| 4268 | // shuffle (scalar_to_vector (load (ptr + 4))), undef, <0, 0, 0, 0> |
| 4269 | // Check if it's possible to issue this instead. |
| 4270 | // shuffle (vload ptr)), undef, <1, 1, 1, 1> |
| 4271 | unsigned Idx = CountTrailingZeros_32(NonZeros); |
| 4272 | SDValue Item = Op.getOperand(Idx); |
| 4273 | if (Op.getNode()->isOnlyUserOf(Item.getNode())) |
| 4274 | return LowerAsSplatVectorLoad(Item, VT, dl, DAG); |
| 4275 | } |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 4276 | return SDValue(); |
Evan Cheng | c363094 | 2009-12-09 21:00:30 +0000 | [diff] [blame] | 4277 | } |
Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 4278 | |
Dan Gohman | a394117 | 2007-07-24 22:55:08 +0000 | [diff] [blame] | 4279 | // A vector full of immediates; various special cases are already |
| 4280 | // handled, so this is best done with a single constant-pool load. |
Chris Lattner | c9517fb | 2008-03-08 22:48:29 +0000 | [diff] [blame] | 4281 | if (IsAllConstants) |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 4282 | return SDValue(); |
Dan Gohman | a394117 | 2007-07-24 22:55:08 +0000 | [diff] [blame] | 4283 | |
Bill Wendling | 2f9bb1a | 2007-04-24 21:16:55 +0000 | [diff] [blame] | 4284 | // Let legalizer expand 2-wide build_vectors. |
Evan Cheng | 7e2ff77 | 2008-05-08 00:57:18 +0000 | [diff] [blame] | 4285 | if (EVTBits == 64) { |
| 4286 | if (NumNonZero == 1) { |
| 4287 | // One half is zero or undef. |
| 4288 | unsigned Idx = CountTrailingZeros_32(NonZeros); |
Dale Johannesen | ace1610 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 4289 | SDValue V2 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, |
Evan Cheng | 7e2ff77 | 2008-05-08 00:57:18 +0000 | [diff] [blame] | 4290 | Op.getOperand(Idx)); |
Evan Cheng | f0df031 | 2008-05-15 08:39:06 +0000 | [diff] [blame] | 4291 | return getShuffleVectorZeroOrUndef(V2, Idx, true, |
| 4292 | Subtarget->hasSSE2(), DAG); |
Evan Cheng | 7e2ff77 | 2008-05-08 00:57:18 +0000 | [diff] [blame] | 4293 | } |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 4294 | return SDValue(); |
Evan Cheng | 7e2ff77 | 2008-05-08 00:57:18 +0000 | [diff] [blame] | 4295 | } |
Evan Cheng | 0db9fe6 | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 4296 | |
| 4297 | // If element VT is < 32 bits, convert it to inserts into a zero vector. |
Bill Wendling | 826f36f | 2007-03-28 00:57:11 +0000 | [diff] [blame] | 4298 | if (EVTBits == 8 && NumElems == 16) { |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 4299 | SDValue V = LowerBuildVectorv16i8(Op, NonZeros,NumNonZero,NumZero, DAG, |
Evan Cheng | 25ab690 | 2006-09-08 06:48:29 +0000 | [diff] [blame] | 4300 | *this); |
Gabor Greif | ba36cb5 | 2008-08-28 21:40:38 +0000 | [diff] [blame] | 4301 | if (V.getNode()) return V; |
Evan Cheng | 0db9fe6 | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 4302 | } |
| 4303 | |
Bill Wendling | 826f36f | 2007-03-28 00:57:11 +0000 | [diff] [blame] | 4304 | if (EVTBits == 16 && NumElems == 8) { |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 4305 | SDValue V = LowerBuildVectorv8i16(Op, NonZeros,NumNonZero,NumZero, DAG, |
Chris Lattner | 97a2a56 | 2010-08-26 05:24:29 +0000 | [diff] [blame] | 4306 | *this); |
Gabor Greif | ba36cb5 | 2008-08-28 21:40:38 +0000 | [diff] [blame] | 4307 | if (V.getNode()) return V; |
Evan Cheng | 0db9fe6 | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 4308 | } |
| 4309 | |
| 4310 | // If element VT is == 32 bits, turn it into a number of shuffles. |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 4311 | SmallVector<SDValue, 8> V; |
Chris Lattner | 5a88b83 | 2007-02-25 07:10:00 +0000 | [diff] [blame] | 4312 | V.resize(NumElems); |
Evan Cheng | 0db9fe6 | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 4313 | if (NumElems == 4 && NumZero > 0) { |
| 4314 | for (unsigned i = 0; i < 4; ++i) { |
| 4315 | bool isZero = !(NonZeros & (1 << i)); |
| 4316 | if (isZero) |
Dale Johannesen | ace1610 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 4317 | V[i] = getZeroVector(VT, Subtarget->hasSSE2(), DAG, dl); |
Evan Cheng | 0db9fe6 | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 4318 | else |
Dale Johannesen | ace1610 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 4319 | V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(i)); |
Evan Cheng | 0db9fe6 | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 4320 | } |
| 4321 | |
| 4322 | for (unsigned i = 0; i < 2; ++i) { |
| 4323 | switch ((NonZeros & (0x3 << i*2)) >> (i*2)) { |
| 4324 | default: break; |
| 4325 | case 0: |
| 4326 | V[i] = V[i*2]; // Must be a zero vector. |
| 4327 | break; |
| 4328 | case 1: |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 4329 | V[i] = getMOVL(DAG, dl, VT, V[i*2+1], V[i*2]); |
Evan Cheng | 0db9fe6 | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 4330 | break; |
| 4331 | case 2: |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 4332 | V[i] = getMOVL(DAG, dl, VT, V[i*2], V[i*2+1]); |
Evan Cheng | 0db9fe6 | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 4333 | break; |
| 4334 | case 3: |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 4335 | V[i] = getUnpackl(DAG, dl, VT, V[i*2], V[i*2+1]); |
Evan Cheng | 0db9fe6 | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 4336 | break; |
| 4337 | } |
| 4338 | } |
| 4339 | |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 4340 | SmallVector<int, 8> MaskVec; |
Evan Cheng | 0db9fe6 | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 4341 | bool Reverse = (NonZeros & 0x3) == 2; |
| 4342 | for (unsigned i = 0; i < 2; ++i) |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 4343 | MaskVec.push_back(Reverse ? 1-i : i); |
Evan Cheng | 0db9fe6 | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 4344 | Reverse = ((NonZeros & (0x3 << 2)) >> 2) == 2; |
| 4345 | for (unsigned i = 0; i < 2; ++i) |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 4346 | MaskVec.push_back(Reverse ? 1-i+NumElems : i+NumElems); |
| 4347 | return DAG.getVectorShuffle(VT, dl, V[0], V[1], &MaskVec[0]); |
Evan Cheng | 0db9fe6 | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 4348 | } |
| 4349 | |
Nate Begeman | fdea31a | 2010-03-24 20:49:50 +0000 | [diff] [blame] | 4350 | if (Values.size() > 1 && VT.getSizeInBits() == 128) { |
| 4351 | // Check for a build vector of consecutive loads. |
| 4352 | for (unsigned i = 0; i < NumElems; ++i) |
| 4353 | V[i] = Op.getOperand(i); |
Michael J. Spencer | ec38de2 | 2010-10-10 22:04:20 +0000 | [diff] [blame] | 4354 | |
Nate Begeman | fdea31a | 2010-03-24 20:49:50 +0000 | [diff] [blame] | 4355 | // Check for elements which are consecutive loads. |
| 4356 | SDValue LD = EltsFromConsecutiveLoads(VT, V, dl, DAG); |
| 4357 | if (LD.getNode()) |
| 4358 | return LD; |
Michael J. Spencer | ec38de2 | 2010-10-10 22:04:20 +0000 | [diff] [blame] | 4359 | |
| 4360 | // For SSE 4.1, use insertps to put the high elements into the low element. |
Nate Begeman | fdea31a | 2010-03-24 20:49:50 +0000 | [diff] [blame] | 4361 | if (getSubtarget()->hasSSE41()) { |
Chris Lattner | 24faf61 | 2010-08-28 17:59:08 +0000 | [diff] [blame] | 4362 | SDValue Result; |
| 4363 | if (Op.getOperand(0).getOpcode() != ISD::UNDEF) |
| 4364 | Result = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(0)); |
| 4365 | else |
| 4366 | Result = DAG.getUNDEF(VT); |
Michael J. Spencer | ec38de2 | 2010-10-10 22:04:20 +0000 | [diff] [blame] | 4367 | |
Chris Lattner | 24faf61 | 2010-08-28 17:59:08 +0000 | [diff] [blame] | 4368 | for (unsigned i = 1; i < NumElems; ++i) { |
| 4369 | if (Op.getOperand(i).getOpcode() == ISD::UNDEF) continue; |
| 4370 | Result = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, VT, Result, |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 4371 | Op.getOperand(i), DAG.getIntPtrConstant(i)); |
Chris Lattner | 24faf61 | 2010-08-28 17:59:08 +0000 | [diff] [blame] | 4372 | } |
| 4373 | return Result; |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 4374 | } |
Michael J. Spencer | ec38de2 | 2010-10-10 22:04:20 +0000 | [diff] [blame] | 4375 | |
Chris Lattner | 6e80e44 | 2010-08-28 17:15:43 +0000 | [diff] [blame] | 4376 | // Otherwise, expand into a number of unpckl*, start by extending each of |
| 4377 | // our (non-undef) elements to the full vector width with the element in the |
| 4378 | // bottom slot of the vector (which generates no code for SSE). |
| 4379 | for (unsigned i = 0; i < NumElems; ++i) { |
| 4380 | if (Op.getOperand(i).getOpcode() != ISD::UNDEF) |
| 4381 | V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(i)); |
| 4382 | else |
| 4383 | V[i] = DAG.getUNDEF(VT); |
| 4384 | } |
| 4385 | |
| 4386 | // Next, we iteratively mix elements, e.g. for v4f32: |
Evan Cheng | 0db9fe6 | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 4387 | // Step 1: unpcklps 0, 2 ==> X: <?, ?, 2, 0> |
| 4388 | // : unpcklps 1, 3 ==> Y: <?, ?, 3, 1> |
| 4389 | // Step 2: unpcklps X, Y ==> <3, 2, 1, 0> |
Chris Lattner | 6e80e44 | 2010-08-28 17:15:43 +0000 | [diff] [blame] | 4390 | unsigned EltStride = NumElems >> 1; |
| 4391 | while (EltStride != 0) { |
Chris Lattner | 3ddcc43 | 2010-08-28 17:28:30 +0000 | [diff] [blame] | 4392 | for (unsigned i = 0; i < EltStride; ++i) { |
| 4393 | // If V[i+EltStride] is undef and this is the first round of mixing, |
| 4394 | // then it is safe to just drop this shuffle: V[i] is already in the |
| 4395 | // right place, the one element (since it's the first round) being |
| 4396 | // inserted as undef can be dropped. This isn't safe for successive |
| 4397 | // rounds because they will permute elements within both vectors. |
| 4398 | if (V[i+EltStride].getOpcode() == ISD::UNDEF && |
| 4399 | EltStride == NumElems/2) |
| 4400 | continue; |
Michael J. Spencer | ec38de2 | 2010-10-10 22:04:20 +0000 | [diff] [blame] | 4401 | |
Chris Lattner | 6e80e44 | 2010-08-28 17:15:43 +0000 | [diff] [blame] | 4402 | V[i] = getUnpackl(DAG, dl, VT, V[i], V[i + EltStride]); |
Chris Lattner | 3ddcc43 | 2010-08-28 17:28:30 +0000 | [diff] [blame] | 4403 | } |
Chris Lattner | 6e80e44 | 2010-08-28 17:15:43 +0000 | [diff] [blame] | 4404 | EltStride >>= 1; |
Evan Cheng | 0db9fe6 | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 4405 | } |
| 4406 | return V[0]; |
| 4407 | } |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 4408 | return SDValue(); |
Evan Cheng | 0db9fe6 | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 4409 | } |
| 4410 | |
Mon P Wang | eb38ebf | 2010-01-24 00:05:03 +0000 | [diff] [blame] | 4411 | SDValue |
Dan Gohman | d858e90 | 2010-04-17 15:26:15 +0000 | [diff] [blame] | 4412 | X86TargetLowering::LowerCONCAT_VECTORS(SDValue Op, SelectionDAG &DAG) const { |
Mon P Wang | eb38ebf | 2010-01-24 00:05:03 +0000 | [diff] [blame] | 4413 | // We support concatenate two MMX registers and place them in a MMX |
| 4414 | // register. This is better than doing a stack convert. |
| 4415 | DebugLoc dl = Op.getDebugLoc(); |
| 4416 | EVT ResVT = Op.getValueType(); |
| 4417 | assert(Op.getNumOperands() == 2); |
| 4418 | assert(ResVT == MVT::v2i64 || ResVT == MVT::v4i32 || |
| 4419 | ResVT == MVT::v8i16 || ResVT == MVT::v16i8); |
| 4420 | int Mask[2]; |
Wesley Peck | bf17cfa | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 4421 | SDValue InVec = DAG.getNode(ISD::BITCAST,dl, MVT::v1i64, Op.getOperand(0)); |
Mon P Wang | eb38ebf | 2010-01-24 00:05:03 +0000 | [diff] [blame] | 4422 | SDValue VecOp = DAG.getNode(X86ISD::MOVQ2DQ, dl, MVT::v2i64, InVec); |
| 4423 | InVec = Op.getOperand(1); |
| 4424 | if (InVec.getOpcode() == ISD::SCALAR_TO_VECTOR) { |
| 4425 | unsigned NumElts = ResVT.getVectorNumElements(); |
Wesley Peck | bf17cfa | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 4426 | VecOp = DAG.getNode(ISD::BITCAST, dl, ResVT, VecOp); |
Mon P Wang | eb38ebf | 2010-01-24 00:05:03 +0000 | [diff] [blame] | 4427 | VecOp = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, ResVT, VecOp, |
| 4428 | InVec.getOperand(0), DAG.getIntPtrConstant(NumElts/2+1)); |
| 4429 | } else { |
Wesley Peck | bf17cfa | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 4430 | InVec = DAG.getNode(ISD::BITCAST, dl, MVT::v1i64, InVec); |
Mon P Wang | eb38ebf | 2010-01-24 00:05:03 +0000 | [diff] [blame] | 4431 | SDValue VecOp2 = DAG.getNode(X86ISD::MOVQ2DQ, dl, MVT::v2i64, InVec); |
| 4432 | Mask[0] = 0; Mask[1] = 2; |
| 4433 | VecOp = DAG.getVectorShuffle(MVT::v2i64, dl, VecOp, VecOp2, Mask); |
| 4434 | } |
Wesley Peck | bf17cfa | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 4435 | return DAG.getNode(ISD::BITCAST, dl, ResVT, VecOp); |
Mon P Wang | eb38ebf | 2010-01-24 00:05:03 +0000 | [diff] [blame] | 4436 | } |
| 4437 | |
Nate Begeman | b9a47b8 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 4438 | // v8i16 shuffles - Prefer shuffles in the following order: |
| 4439 | // 1. [all] pshuflw, pshufhw, optional move |
| 4440 | // 2. [ssse3] 1 x pshufb |
| 4441 | // 3. [ssse3] 2 x pshufb + 1 x por |
| 4442 | // 4. [all] mov + pshuflw + pshufhw + N x (pextrw + pinsrw) |
Bruno Cardoso Lopes | bf8154a | 2010-08-21 01:32:18 +0000 | [diff] [blame] | 4443 | SDValue |
| 4444 | X86TargetLowering::LowerVECTOR_SHUFFLEv8i16(SDValue Op, |
| 4445 | SelectionDAG &DAG) const { |
| 4446 | ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op); |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 4447 | SDValue V1 = SVOp->getOperand(0); |
| 4448 | SDValue V2 = SVOp->getOperand(1); |
| 4449 | DebugLoc dl = SVOp->getDebugLoc(); |
Nate Begeman | b9a47b8 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 4450 | SmallVector<int, 8> MaskVals; |
Evan Cheng | 14b32e1 | 2007-12-11 01:46:18 +0000 | [diff] [blame] | 4451 | |
Nate Begeman | b9a47b8 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 4452 | // Determine if more than 1 of the words in each of the low and high quadwords |
| 4453 | // of the result come from the same quadword of one of the two inputs. Undef |
| 4454 | // mask values count as coming from any quadword, for better codegen. |
| 4455 | SmallVector<unsigned, 4> LoQuad(4); |
| 4456 | SmallVector<unsigned, 4> HiQuad(4); |
| 4457 | BitVector InputQuads(4); |
| 4458 | for (unsigned i = 0; i < 8; ++i) { |
| 4459 | SmallVectorImpl<unsigned> &Quad = i < 4 ? LoQuad : HiQuad; |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 4460 | int EltIdx = SVOp->getMaskElt(i); |
Nate Begeman | b9a47b8 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 4461 | MaskVals.push_back(EltIdx); |
| 4462 | if (EltIdx < 0) { |
| 4463 | ++Quad[0]; |
| 4464 | ++Quad[1]; |
| 4465 | ++Quad[2]; |
| 4466 | ++Quad[3]; |
Evan Cheng | 14b32e1 | 2007-12-11 01:46:18 +0000 | [diff] [blame] | 4467 | continue; |
Nate Begeman | b9a47b8 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 4468 | } |
| 4469 | ++Quad[EltIdx / 4]; |
| 4470 | InputQuads.set(EltIdx / 4); |
Evan Cheng | 14b32e1 | 2007-12-11 01:46:18 +0000 | [diff] [blame] | 4471 | } |
Bill Wendling | e85dc49 | 2008-08-21 22:35:37 +0000 | [diff] [blame] | 4472 | |
Nate Begeman | b9a47b8 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 4473 | int BestLoQuad = -1; |
Evan Cheng | 14b32e1 | 2007-12-11 01:46:18 +0000 | [diff] [blame] | 4474 | unsigned MaxQuad = 1; |
| 4475 | for (unsigned i = 0; i < 4; ++i) { |
Nate Begeman | b9a47b8 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 4476 | if (LoQuad[i] > MaxQuad) { |
| 4477 | BestLoQuad = i; |
| 4478 | MaxQuad = LoQuad[i]; |
Evan Cheng | 14b32e1 | 2007-12-11 01:46:18 +0000 | [diff] [blame] | 4479 | } |
Evan Cheng | 8a86c3f | 2007-12-07 08:07:39 +0000 | [diff] [blame] | 4480 | } |
| 4481 | |
Nate Begeman | b9a47b8 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 4482 | int BestHiQuad = -1; |
Evan Cheng | 14b32e1 | 2007-12-11 01:46:18 +0000 | [diff] [blame] | 4483 | MaxQuad = 1; |
| 4484 | for (unsigned i = 0; i < 4; ++i) { |
Nate Begeman | b9a47b8 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 4485 | if (HiQuad[i] > MaxQuad) { |
| 4486 | BestHiQuad = i; |
| 4487 | MaxQuad = HiQuad[i]; |
Evan Cheng | 14b32e1 | 2007-12-11 01:46:18 +0000 | [diff] [blame] | 4488 | } |
| 4489 | } |
| 4490 | |
Nate Begeman | b9a47b8 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 4491 | // For SSSE3, If all 8 words of the result come from only 1 quadword of each |
Eric Christopher | fd17929 | 2009-08-27 18:07:15 +0000 | [diff] [blame] | 4492 | // of the two input vectors, shuffle them into one input vector so only a |
Nate Begeman | b9a47b8 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 4493 | // single pshufb instruction is necessary. If There are more than 2 input |
| 4494 | // quads, disable the next transformation since it does not help SSSE3. |
| 4495 | bool V1Used = InputQuads[0] || InputQuads[1]; |
| 4496 | bool V2Used = InputQuads[2] || InputQuads[3]; |
Bruno Cardoso Lopes | bf8154a | 2010-08-21 01:32:18 +0000 | [diff] [blame] | 4497 | if (Subtarget->hasSSSE3()) { |
Nate Begeman | b9a47b8 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 4498 | if (InputQuads.count() == 2 && V1Used && V2Used) { |
| 4499 | BestLoQuad = InputQuads.find_first(); |
| 4500 | BestHiQuad = InputQuads.find_next(BestLoQuad); |
| 4501 | } |
| 4502 | if (InputQuads.count() > 2) { |
| 4503 | BestLoQuad = -1; |
| 4504 | BestHiQuad = -1; |
| 4505 | } |
| 4506 | } |
Bill Wendling | e85dc49 | 2008-08-21 22:35:37 +0000 | [diff] [blame] | 4507 | |
Nate Begeman | b9a47b8 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 4508 | // If BestLoQuad or BestHiQuad are set, shuffle the quads together and update |
| 4509 | // the shuffle mask. If a quad is scored as -1, that means that it contains |
| 4510 | // words from all 4 input quadwords. |
| 4511 | SDValue NewV; |
| 4512 | if (BestLoQuad >= 0 || BestHiQuad >= 0) { |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 4513 | SmallVector<int, 8> MaskV; |
| 4514 | MaskV.push_back(BestLoQuad < 0 ? 0 : BestLoQuad); |
| 4515 | MaskV.push_back(BestHiQuad < 0 ? 1 : BestHiQuad); |
Eric Christopher | fd17929 | 2009-08-27 18:07:15 +0000 | [diff] [blame] | 4516 | NewV = DAG.getVectorShuffle(MVT::v2i64, dl, |
Wesley Peck | bf17cfa | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 4517 | DAG.getNode(ISD::BITCAST, dl, MVT::v2i64, V1), |
| 4518 | DAG.getNode(ISD::BITCAST, dl, MVT::v2i64, V2), &MaskV[0]); |
| 4519 | NewV = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, NewV); |
Evan Cheng | 14b32e1 | 2007-12-11 01:46:18 +0000 | [diff] [blame] | 4520 | |
Nate Begeman | b9a47b8 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 4521 | // Rewrite the MaskVals and assign NewV to V1 if NewV now contains all the |
| 4522 | // source words for the shuffle, to aid later transformations. |
| 4523 | bool AllWordsInNewV = true; |
Mon P Wang | 37b9a19 | 2009-03-11 06:35:11 +0000 | [diff] [blame] | 4524 | bool InOrder[2] = { true, true }; |
Evan Cheng | 14b32e1 | 2007-12-11 01:46:18 +0000 | [diff] [blame] | 4525 | for (unsigned i = 0; i != 8; ++i) { |
Nate Begeman | b9a47b8 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 4526 | int idx = MaskVals[i]; |
Mon P Wang | 37b9a19 | 2009-03-11 06:35:11 +0000 | [diff] [blame] | 4527 | if (idx != (int)i) |
| 4528 | InOrder[i/4] = false; |
Nate Begeman | b9a47b8 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 4529 | if (idx < 0 || (idx/4) == BestLoQuad || (idx/4) == BestHiQuad) |
Evan Cheng | 14b32e1 | 2007-12-11 01:46:18 +0000 | [diff] [blame] | 4530 | continue; |
Nate Begeman | b9a47b8 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 4531 | AllWordsInNewV = false; |
| 4532 | break; |
Evan Cheng | 14b32e1 | 2007-12-11 01:46:18 +0000 | [diff] [blame] | 4533 | } |
Bill Wendling | e85dc49 | 2008-08-21 22:35:37 +0000 | [diff] [blame] | 4534 | |
Nate Begeman | b9a47b8 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 4535 | bool pshuflw = AllWordsInNewV, pshufhw = AllWordsInNewV; |
| 4536 | if (AllWordsInNewV) { |
| 4537 | for (int i = 0; i != 8; ++i) { |
| 4538 | int idx = MaskVals[i]; |
| 4539 | if (idx < 0) |
Evan Cheng | 14b32e1 | 2007-12-11 01:46:18 +0000 | [diff] [blame] | 4540 | continue; |
Eric Christopher | fd17929 | 2009-08-27 18:07:15 +0000 | [diff] [blame] | 4541 | idx = MaskVals[i] = (idx / 4) == BestLoQuad ? (idx & 3) : (idx & 3) + 4; |
Nate Begeman | b9a47b8 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 4542 | if ((idx != i) && idx < 4) |
| 4543 | pshufhw = false; |
| 4544 | if ((idx != i) && idx > 3) |
| 4545 | pshuflw = false; |
Evan Cheng | 14b32e1 | 2007-12-11 01:46:18 +0000 | [diff] [blame] | 4546 | } |
Nate Begeman | b9a47b8 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 4547 | V1 = NewV; |
| 4548 | V2Used = false; |
| 4549 | BestLoQuad = 0; |
| 4550 | BestHiQuad = 1; |
Evan Cheng | 8a86c3f | 2007-12-07 08:07:39 +0000 | [diff] [blame] | 4551 | } |
Evan Cheng | 14b32e1 | 2007-12-11 01:46:18 +0000 | [diff] [blame] | 4552 | |
Nate Begeman | b9a47b8 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 4553 | // If we've eliminated the use of V2, and the new mask is a pshuflw or |
| 4554 | // pshufhw, that's as cheap as it gets. Return the new shuffle. |
Mon P Wang | 37b9a19 | 2009-03-11 06:35:11 +0000 | [diff] [blame] | 4555 | if ((pshufhw && InOrder[0]) || (pshuflw && InOrder[1])) { |
Bruno Cardoso Lopes | 3efc077 | 2010-08-23 20:41:02 +0000 | [diff] [blame] | 4556 | unsigned Opc = pshufhw ? X86ISD::PSHUFHW : X86ISD::PSHUFLW; |
| 4557 | unsigned TargetMask = 0; |
| 4558 | NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV, |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 4559 | DAG.getUNDEF(MVT::v8i16), &MaskVals[0]); |
Bruno Cardoso Lopes | 3efc077 | 2010-08-23 20:41:02 +0000 | [diff] [blame] | 4560 | TargetMask = pshufhw ? X86::getShufflePSHUFHWImmediate(NewV.getNode()): |
| 4561 | X86::getShufflePSHUFLWImmediate(NewV.getNode()); |
| 4562 | V1 = NewV.getOperand(0); |
Bruno Cardoso Lopes | 8878e21 | 2010-08-24 01:16:15 +0000 | [diff] [blame] | 4563 | return getTargetShuffleNode(Opc, dl, MVT::v8i16, V1, TargetMask, DAG); |
Evan Cheng | 14b32e1 | 2007-12-11 01:46:18 +0000 | [diff] [blame] | 4564 | } |
Evan Cheng | 14b32e1 | 2007-12-11 01:46:18 +0000 | [diff] [blame] | 4565 | } |
Eric Christopher | fd17929 | 2009-08-27 18:07:15 +0000 | [diff] [blame] | 4566 | |
Nate Begeman | b9a47b8 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 4567 | // If we have SSSE3, and all words of the result are from 1 input vector, |
| 4568 | // case 2 is generated, otherwise case 3 is generated. If no SSSE3 |
| 4569 | // is present, fall back to case 4. |
Bruno Cardoso Lopes | bf8154a | 2010-08-21 01:32:18 +0000 | [diff] [blame] | 4570 | if (Subtarget->hasSSSE3()) { |
Nate Begeman | b9a47b8 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 4571 | SmallVector<SDValue,16> pshufbMask; |
Eric Christopher | fd17929 | 2009-08-27 18:07:15 +0000 | [diff] [blame] | 4572 | |
Nate Begeman | b9a47b8 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 4573 | // If we have elements from both input vectors, set the high bit of the |
Eric Christopher | fd17929 | 2009-08-27 18:07:15 +0000 | [diff] [blame] | 4574 | // shuffle mask element to zero out elements that come from V2 in the V1 |
Nate Begeman | b9a47b8 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 4575 | // mask, and elements that come from V1 in the V2 mask, so that the two |
| 4576 | // results can be OR'd together. |
| 4577 | bool TwoInputs = V1Used && V2Used; |
| 4578 | for (unsigned i = 0; i != 8; ++i) { |
| 4579 | int EltIdx = MaskVals[i] * 2; |
| 4580 | if (TwoInputs && (EltIdx >= 16)) { |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 4581 | pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8)); |
| 4582 | pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8)); |
Nate Begeman | b9a47b8 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 4583 | continue; |
| 4584 | } |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 4585 | pshufbMask.push_back(DAG.getConstant(EltIdx, MVT::i8)); |
| 4586 | pshufbMask.push_back(DAG.getConstant(EltIdx+1, MVT::i8)); |
Nate Begeman | b9a47b8 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 4587 | } |
Wesley Peck | bf17cfa | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 4588 | V1 = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, V1); |
Eric Christopher | fd17929 | 2009-08-27 18:07:15 +0000 | [diff] [blame] | 4589 | V1 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V1, |
Evan Cheng | a87008d | 2009-02-25 22:49:59 +0000 | [diff] [blame] | 4590 | DAG.getNode(ISD::BUILD_VECTOR, dl, |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 4591 | MVT::v16i8, &pshufbMask[0], 16)); |
Nate Begeman | b9a47b8 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 4592 | if (!TwoInputs) |
Wesley Peck | bf17cfa | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 4593 | return DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, V1); |
Eric Christopher | fd17929 | 2009-08-27 18:07:15 +0000 | [diff] [blame] | 4594 | |
Nate Begeman | b9a47b8 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 4595 | // Calculate the shuffle mask for the second input, shuffle it, and |
| 4596 | // OR it with the first shuffled input. |
| 4597 | pshufbMask.clear(); |
| 4598 | for (unsigned i = 0; i != 8; ++i) { |
| 4599 | int EltIdx = MaskVals[i] * 2; |
| 4600 | if (EltIdx < 16) { |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 4601 | pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8)); |
| 4602 | pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8)); |
Nate Begeman | b9a47b8 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 4603 | continue; |
| 4604 | } |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 4605 | pshufbMask.push_back(DAG.getConstant(EltIdx - 16, MVT::i8)); |
| 4606 | pshufbMask.push_back(DAG.getConstant(EltIdx - 15, MVT::i8)); |
Nate Begeman | b9a47b8 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 4607 | } |
Wesley Peck | bf17cfa | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 4608 | V2 = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, V2); |
Eric Christopher | fd17929 | 2009-08-27 18:07:15 +0000 | [diff] [blame] | 4609 | V2 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V2, |
Evan Cheng | a87008d | 2009-02-25 22:49:59 +0000 | [diff] [blame] | 4610 | DAG.getNode(ISD::BUILD_VECTOR, dl, |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 4611 | MVT::v16i8, &pshufbMask[0], 16)); |
| 4612 | V1 = DAG.getNode(ISD::OR, dl, MVT::v16i8, V1, V2); |
Wesley Peck | bf17cfa | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 4613 | return DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, V1); |
Nate Begeman | b9a47b8 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 4614 | } |
| 4615 | |
| 4616 | // If BestLoQuad >= 0, generate a pshuflw to put the low elements in order, |
| 4617 | // and update MaskVals with new element order. |
| 4618 | BitVector InOrder(8); |
| 4619 | if (BestLoQuad >= 0) { |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 4620 | SmallVector<int, 8> MaskV; |
Nate Begeman | b9a47b8 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 4621 | for (int i = 0; i != 4; ++i) { |
| 4622 | int idx = MaskVals[i]; |
| 4623 | if (idx < 0) { |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 4624 | MaskV.push_back(-1); |
Nate Begeman | b9a47b8 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 4625 | InOrder.set(i); |
| 4626 | } else if ((idx / 4) == BestLoQuad) { |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 4627 | MaskV.push_back(idx & 3); |
Nate Begeman | b9a47b8 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 4628 | InOrder.set(i); |
| 4629 | } else { |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 4630 | MaskV.push_back(-1); |
Nate Begeman | b9a47b8 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 4631 | } |
| 4632 | } |
| 4633 | for (unsigned i = 4; i != 8; ++i) |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 4634 | MaskV.push_back(i); |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 4635 | NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV, DAG.getUNDEF(MVT::v8i16), |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 4636 | &MaskV[0]); |
Bruno Cardoso Lopes | 8878e21 | 2010-08-24 01:16:15 +0000 | [diff] [blame] | 4637 | |
| 4638 | if (NewV.getOpcode() == ISD::VECTOR_SHUFFLE && Subtarget->hasSSSE3()) |
| 4639 | NewV = getTargetShuffleNode(X86ISD::PSHUFLW, dl, MVT::v8i16, |
| 4640 | NewV.getOperand(0), |
| 4641 | X86::getShufflePSHUFLWImmediate(NewV.getNode()), |
| 4642 | DAG); |
Nate Begeman | b9a47b8 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 4643 | } |
Eric Christopher | fd17929 | 2009-08-27 18:07:15 +0000 | [diff] [blame] | 4644 | |
Nate Begeman | b9a47b8 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 4645 | // If BestHi >= 0, generate a pshufhw to put the high elements in order, |
| 4646 | // and update MaskVals with the new element order. |
| 4647 | if (BestHiQuad >= 0) { |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 4648 | SmallVector<int, 8> MaskV; |
Nate Begeman | b9a47b8 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 4649 | for (unsigned i = 0; i != 4; ++i) |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 4650 | MaskV.push_back(i); |
Nate Begeman | b9a47b8 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 4651 | for (unsigned i = 4; i != 8; ++i) { |
| 4652 | int idx = MaskVals[i]; |
| 4653 | if (idx < 0) { |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 4654 | MaskV.push_back(-1); |
Nate Begeman | b9a47b8 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 4655 | InOrder.set(i); |
| 4656 | } else if ((idx / 4) == BestHiQuad) { |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 4657 | MaskV.push_back((idx & 3) + 4); |
Nate Begeman | b9a47b8 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 4658 | InOrder.set(i); |
| 4659 | } else { |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 4660 | MaskV.push_back(-1); |
Nate Begeman | b9a47b8 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 4661 | } |
| 4662 | } |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 4663 | NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV, DAG.getUNDEF(MVT::v8i16), |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 4664 | &MaskV[0]); |
Bruno Cardoso Lopes | 8878e21 | 2010-08-24 01:16:15 +0000 | [diff] [blame] | 4665 | |
| 4666 | if (NewV.getOpcode() == ISD::VECTOR_SHUFFLE && Subtarget->hasSSSE3()) |
| 4667 | NewV = getTargetShuffleNode(X86ISD::PSHUFHW, dl, MVT::v8i16, |
| 4668 | NewV.getOperand(0), |
| 4669 | X86::getShufflePSHUFHWImmediate(NewV.getNode()), |
| 4670 | DAG); |
Nate Begeman | b9a47b8 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 4671 | } |
Eric Christopher | fd17929 | 2009-08-27 18:07:15 +0000 | [diff] [blame] | 4672 | |
Nate Begeman | b9a47b8 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 4673 | // In case BestHi & BestLo were both -1, which means each quadword has a word |
| 4674 | // from each of the four input quadwords, calculate the InOrder bitvector now |
| 4675 | // before falling through to the insert/extract cleanup. |
| 4676 | if (BestLoQuad == -1 && BestHiQuad == -1) { |
| 4677 | NewV = V1; |
| 4678 | for (int i = 0; i != 8; ++i) |
| 4679 | if (MaskVals[i] < 0 || MaskVals[i] == i) |
| 4680 | InOrder.set(i); |
| 4681 | } |
Eric Christopher | fd17929 | 2009-08-27 18:07:15 +0000 | [diff] [blame] | 4682 | |
Nate Begeman | b9a47b8 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 4683 | // The other elements are put in the right place using pextrw and pinsrw. |
| 4684 | for (unsigned i = 0; i != 8; ++i) { |
| 4685 | if (InOrder[i]) |
| 4686 | continue; |
| 4687 | int EltIdx = MaskVals[i]; |
| 4688 | if (EltIdx < 0) |
| 4689 | continue; |
| 4690 | SDValue ExtOp = (EltIdx < 8) |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 4691 | ? DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, V1, |
Nate Begeman | b9a47b8 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 4692 | DAG.getIntPtrConstant(EltIdx)) |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 4693 | : DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, V2, |
Nate Begeman | b9a47b8 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 4694 | DAG.getIntPtrConstant(EltIdx - 8)); |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 4695 | NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, ExtOp, |
Nate Begeman | b9a47b8 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 4696 | DAG.getIntPtrConstant(i)); |
| 4697 | } |
| 4698 | return NewV; |
| 4699 | } |
| 4700 | |
| 4701 | // v16i8 shuffles - Prefer shuffles in the following order: |
| 4702 | // 1. [ssse3] 1 x pshufb |
| 4703 | // 2. [ssse3] 2 x pshufb + 1 x por |
| 4704 | // 3. [all] v8i16 shuffle + N x pextrw + rotate + pinsrw |
| 4705 | static |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 4706 | SDValue LowerVECTOR_SHUFFLEv16i8(ShuffleVectorSDNode *SVOp, |
Dan Gohman | d858e90 | 2010-04-17 15:26:15 +0000 | [diff] [blame] | 4707 | SelectionDAG &DAG, |
| 4708 | const X86TargetLowering &TLI) { |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 4709 | SDValue V1 = SVOp->getOperand(0); |
| 4710 | SDValue V2 = SVOp->getOperand(1); |
| 4711 | DebugLoc dl = SVOp->getDebugLoc(); |
Nate Begeman | b9a47b8 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 4712 | SmallVector<int, 16> MaskVals; |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 4713 | SVOp->getMask(MaskVals); |
Eric Christopher | fd17929 | 2009-08-27 18:07:15 +0000 | [diff] [blame] | 4714 | |
Nate Begeman | b9a47b8 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 4715 | // If we have SSSE3, case 1 is generated when all result bytes come from |
Eric Christopher | fd17929 | 2009-08-27 18:07:15 +0000 | [diff] [blame] | 4716 | // one of the inputs. Otherwise, case 2 is generated. If no SSSE3 is |
Nate Begeman | b9a47b8 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 4717 | // present, fall back to case 3. |
| 4718 | // FIXME: kill V2Only once shuffles are canonizalized by getNode. |
| 4719 | bool V1Only = true; |
| 4720 | bool V2Only = true; |
| 4721 | for (unsigned i = 0; i < 16; ++i) { |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 4722 | int EltIdx = MaskVals[i]; |
Nate Begeman | b9a47b8 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 4723 | if (EltIdx < 0) |
| 4724 | continue; |
| 4725 | if (EltIdx < 16) |
| 4726 | V2Only = false; |
| 4727 | else |
| 4728 | V1Only = false; |
| 4729 | } |
Eric Christopher | fd17929 | 2009-08-27 18:07:15 +0000 | [diff] [blame] | 4730 | |
Nate Begeman | b9a47b8 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 4731 | // If SSSE3, use 1 pshufb instruction per vector with elements in the result. |
| 4732 | if (TLI.getSubtarget()->hasSSSE3()) { |
| 4733 | SmallVector<SDValue,16> pshufbMask; |
Eric Christopher | fd17929 | 2009-08-27 18:07:15 +0000 | [diff] [blame] | 4734 | |
Nate Begeman | b9a47b8 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 4735 | // If all result elements are from one input vector, then only translate |
Eric Christopher | fd17929 | 2009-08-27 18:07:15 +0000 | [diff] [blame] | 4736 | // undef mask values to 0x80 (zero out result) in the pshufb mask. |
Nate Begeman | b9a47b8 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 4737 | // |
| 4738 | // Otherwise, we have elements from both input vectors, and must zero out |
| 4739 | // elements that come from V2 in the first mask, and V1 in the second mask |
| 4740 | // so that we can OR them together. |
| 4741 | bool TwoInputs = !(V1Only || V2Only); |
| 4742 | for (unsigned i = 0; i != 16; ++i) { |
| 4743 | int EltIdx = MaskVals[i]; |
| 4744 | if (EltIdx < 0 || (TwoInputs && EltIdx >= 16)) { |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 4745 | pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8)); |
Nate Begeman | b9a47b8 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 4746 | continue; |
| 4747 | } |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 4748 | pshufbMask.push_back(DAG.getConstant(EltIdx, MVT::i8)); |
Nate Begeman | b9a47b8 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 4749 | } |
| 4750 | // If all the elements are from V2, assign it to V1 and return after |
| 4751 | // building the first pshufb. |
| 4752 | if (V2Only) |
| 4753 | V1 = V2; |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 4754 | V1 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V1, |
Evan Cheng | a87008d | 2009-02-25 22:49:59 +0000 | [diff] [blame] | 4755 | DAG.getNode(ISD::BUILD_VECTOR, dl, |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 4756 | MVT::v16i8, &pshufbMask[0], 16)); |
Nate Begeman | b9a47b8 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 4757 | if (!TwoInputs) |
| 4758 | return V1; |
Eric Christopher | fd17929 | 2009-08-27 18:07:15 +0000 | [diff] [blame] | 4759 | |
Nate Begeman | b9a47b8 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 4760 | // Calculate the shuffle mask for the second input, shuffle it, and |
| 4761 | // OR it with the first shuffled input. |
| 4762 | pshufbMask.clear(); |
| 4763 | for (unsigned i = 0; i != 16; ++i) { |
| 4764 | int EltIdx = MaskVals[i]; |
| 4765 | if (EltIdx < 16) { |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 4766 | pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8)); |
Nate Begeman | b9a47b8 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 4767 | continue; |
| 4768 | } |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 4769 | pshufbMask.push_back(DAG.getConstant(EltIdx - 16, MVT::i8)); |
Nate Begeman | b9a47b8 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 4770 | } |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 4771 | V2 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V2, |
Evan Cheng | a87008d | 2009-02-25 22:49:59 +0000 | [diff] [blame] | 4772 | DAG.getNode(ISD::BUILD_VECTOR, dl, |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 4773 | MVT::v16i8, &pshufbMask[0], 16)); |
| 4774 | return DAG.getNode(ISD::OR, dl, MVT::v16i8, V1, V2); |
Nate Begeman | b9a47b8 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 4775 | } |
Eric Christopher | fd17929 | 2009-08-27 18:07:15 +0000 | [diff] [blame] | 4776 | |
Nate Begeman | b9a47b8 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 4777 | // No SSSE3 - Calculate in place words and then fix all out of place words |
| 4778 | // With 0-16 extracts & inserts. Worst case is 16 bytes out of order from |
| 4779 | // the 16 different words that comprise the two doublequadword input vectors. |
Wesley Peck | bf17cfa | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 4780 | V1 = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, V1); |
| 4781 | V2 = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, V2); |
Nate Begeman | b9a47b8 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 4782 | SDValue NewV = V2Only ? V2 : V1; |
| 4783 | for (int i = 0; i != 8; ++i) { |
| 4784 | int Elt0 = MaskVals[i*2]; |
| 4785 | int Elt1 = MaskVals[i*2+1]; |
Eric Christopher | fd17929 | 2009-08-27 18:07:15 +0000 | [diff] [blame] | 4786 | |
Nate Begeman | b9a47b8 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 4787 | // This word of the result is all undef, skip it. |
| 4788 | if (Elt0 < 0 && Elt1 < 0) |
| 4789 | continue; |
Eric Christopher | fd17929 | 2009-08-27 18:07:15 +0000 | [diff] [blame] | 4790 | |
Nate Begeman | b9a47b8 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 4791 | // This word of the result is already in the correct place, skip it. |
| 4792 | if (V1Only && (Elt0 == i*2) && (Elt1 == i*2+1)) |
| 4793 | continue; |
| 4794 | if (V2Only && (Elt0 == i*2+16) && (Elt1 == i*2+17)) |
| 4795 | continue; |
Eric Christopher | fd17929 | 2009-08-27 18:07:15 +0000 | [diff] [blame] | 4796 | |
Nate Begeman | b9a47b8 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 4797 | SDValue Elt0Src = Elt0 < 16 ? V1 : V2; |
| 4798 | SDValue Elt1Src = Elt1 < 16 ? V1 : V2; |
| 4799 | SDValue InsElt; |
Mon P Wang | 6b3ef69 | 2009-03-11 18:47:57 +0000 | [diff] [blame] | 4800 | |
| 4801 | // If Elt0 and Elt1 are defined, are consecutive, and can be load |
| 4802 | // using a single extract together, load it and store it. |
| 4803 | if ((Elt0 >= 0) && ((Elt0 + 1) == Elt1) && ((Elt0 & 1) == 0)) { |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 4804 | InsElt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, Elt1Src, |
Mon P Wang | 6b3ef69 | 2009-03-11 18:47:57 +0000 | [diff] [blame] | 4805 | DAG.getIntPtrConstant(Elt1 / 2)); |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 4806 | NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, InsElt, |
Mon P Wang | 6b3ef69 | 2009-03-11 18:47:57 +0000 | [diff] [blame] | 4807 | DAG.getIntPtrConstant(i)); |
| 4808 | continue; |
| 4809 | } |
| 4810 | |
Nate Begeman | b9a47b8 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 4811 | // If Elt1 is defined, extract it from the appropriate source. If the |
Mon P Wang | 6b3ef69 | 2009-03-11 18:47:57 +0000 | [diff] [blame] | 4812 | // source byte is not also odd, shift the extracted word left 8 bits |
| 4813 | // otherwise clear the bottom 8 bits if we need to do an or. |
Nate Begeman | b9a47b8 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 4814 | if (Elt1 >= 0) { |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 4815 | InsElt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, Elt1Src, |
Nate Begeman | b9a47b8 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 4816 | DAG.getIntPtrConstant(Elt1 / 2)); |
| 4817 | if ((Elt1 & 1) == 0) |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 4818 | InsElt = DAG.getNode(ISD::SHL, dl, MVT::i16, InsElt, |
Nate Begeman | b9a47b8 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 4819 | DAG.getConstant(8, TLI.getShiftAmountTy())); |
Mon P Wang | 6b3ef69 | 2009-03-11 18:47:57 +0000 | [diff] [blame] | 4820 | else if (Elt0 >= 0) |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 4821 | InsElt = DAG.getNode(ISD::AND, dl, MVT::i16, InsElt, |
| 4822 | DAG.getConstant(0xFF00, MVT::i16)); |
Nate Begeman | b9a47b8 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 4823 | } |
| 4824 | // If Elt0 is defined, extract it from the appropriate source. If the |
| 4825 | // source byte is not also even, shift the extracted word right 8 bits. If |
| 4826 | // Elt1 was also defined, OR the extracted values together before |
| 4827 | // inserting them in the result. |
| 4828 | if (Elt0 >= 0) { |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 4829 | SDValue InsElt0 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, |
Nate Begeman | b9a47b8 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 4830 | Elt0Src, DAG.getIntPtrConstant(Elt0 / 2)); |
| 4831 | if ((Elt0 & 1) != 0) |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 4832 | InsElt0 = DAG.getNode(ISD::SRL, dl, MVT::i16, InsElt0, |
Nate Begeman | b9a47b8 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 4833 | DAG.getConstant(8, TLI.getShiftAmountTy())); |
Mon P Wang | 6b3ef69 | 2009-03-11 18:47:57 +0000 | [diff] [blame] | 4834 | else if (Elt1 >= 0) |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 4835 | InsElt0 = DAG.getNode(ISD::AND, dl, MVT::i16, InsElt0, |
| 4836 | DAG.getConstant(0x00FF, MVT::i16)); |
| 4837 | InsElt = Elt1 >= 0 ? DAG.getNode(ISD::OR, dl, MVT::i16, InsElt, InsElt0) |
Nate Begeman | b9a47b8 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 4838 | : InsElt0; |
| 4839 | } |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 4840 | NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, InsElt, |
Nate Begeman | b9a47b8 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 4841 | DAG.getIntPtrConstant(i)); |
| 4842 | } |
Wesley Peck | bf17cfa | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 4843 | return DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, NewV); |
Evan Cheng | 14b32e1 | 2007-12-11 01:46:18 +0000 | [diff] [blame] | 4844 | } |
| 4845 | |
Evan Cheng | 7a831ce | 2007-12-15 03:00:47 +0000 | [diff] [blame] | 4846 | /// RewriteAsNarrowerShuffle - Try rewriting v8i16 and v16i8 shuffles as 4 wide |
Bruno Cardoso Lopes | 0a7dd4f | 2010-09-08 18:12:31 +0000 | [diff] [blame] | 4847 | /// ones, or rewriting v4i32 / v4f32 as 2 wide ones if possible. This can be |
Evan Cheng | 7a831ce | 2007-12-15 03:00:47 +0000 | [diff] [blame] | 4848 | /// done when every pair / quad of shuffle mask elements point to elements in |
| 4849 | /// the right sequence. e.g. |
Bruno Cardoso Lopes | 0a7dd4f | 2010-09-08 18:12:31 +0000 | [diff] [blame] | 4850 | /// vector_shuffle X, Y, <2, 3, | 10, 11, | 0, 1, | 14, 15> |
Evan Cheng | 14b32e1 | 2007-12-11 01:46:18 +0000 | [diff] [blame] | 4851 | static |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 4852 | SDValue RewriteAsNarrowerShuffle(ShuffleVectorSDNode *SVOp, |
Bruno Cardoso Lopes | 90462b4 | 2010-09-07 21:03:14 +0000 | [diff] [blame] | 4853 | SelectionDAG &DAG, DebugLoc dl) { |
Owen Anderson | e50ed30 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 4854 | EVT VT = SVOp->getValueType(0); |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 4855 | SDValue V1 = SVOp->getOperand(0); |
| 4856 | SDValue V2 = SVOp->getOperand(1); |
| 4857 | unsigned NumElems = VT.getVectorNumElements(); |
Evan Cheng | 7a831ce | 2007-12-15 03:00:47 +0000 | [diff] [blame] | 4858 | unsigned NewWidth = (NumElems == 4) ? 2 : 4; |
Bruno Cardoso Lopes | 0a7dd4f | 2010-09-08 18:12:31 +0000 | [diff] [blame] | 4859 | EVT NewVT; |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 4860 | switch (VT.getSimpleVT().SimpleTy) { |
Duncan Sands | 83ec4b6 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 4861 | default: assert(false && "Unexpected!"); |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 4862 | case MVT::v4f32: NewVT = MVT::v2f64; break; |
| 4863 | case MVT::v4i32: NewVT = MVT::v2i64; break; |
| 4864 | case MVT::v8i16: NewVT = MVT::v4i32; break; |
| 4865 | case MVT::v16i8: NewVT = MVT::v4i32; break; |
Evan Cheng | 7a831ce | 2007-12-15 03:00:47 +0000 | [diff] [blame] | 4866 | } |
| 4867 | |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 4868 | int Scale = NumElems / NewWidth; |
| 4869 | SmallVector<int, 8> MaskVec; |
Evan Cheng | 14b32e1 | 2007-12-11 01:46:18 +0000 | [diff] [blame] | 4870 | for (unsigned i = 0; i < NumElems; i += Scale) { |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 4871 | int StartIdx = -1; |
| 4872 | for (int j = 0; j < Scale; ++j) { |
| 4873 | int EltIdx = SVOp->getMaskElt(i+j); |
| 4874 | if (EltIdx < 0) |
Evan Cheng | 14b32e1 | 2007-12-11 01:46:18 +0000 | [diff] [blame] | 4875 | continue; |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 4876 | if (StartIdx == -1) |
Evan Cheng | 14b32e1 | 2007-12-11 01:46:18 +0000 | [diff] [blame] | 4877 | StartIdx = EltIdx - (EltIdx % Scale); |
| 4878 | if (EltIdx != StartIdx + j) |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 4879 | return SDValue(); |
Evan Cheng | 14b32e1 | 2007-12-11 01:46:18 +0000 | [diff] [blame] | 4880 | } |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 4881 | if (StartIdx == -1) |
| 4882 | MaskVec.push_back(-1); |
Evan Cheng | 14b32e1 | 2007-12-11 01:46:18 +0000 | [diff] [blame] | 4883 | else |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 4884 | MaskVec.push_back(StartIdx / Scale); |
Evan Cheng | 8a86c3f | 2007-12-07 08:07:39 +0000 | [diff] [blame] | 4885 | } |
| 4886 | |
Wesley Peck | bf17cfa | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 4887 | V1 = DAG.getNode(ISD::BITCAST, dl, NewVT, V1); |
| 4888 | V2 = DAG.getNode(ISD::BITCAST, dl, NewVT, V2); |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 4889 | return DAG.getVectorShuffle(NewVT, dl, V1, V2, &MaskVec[0]); |
Evan Cheng | 8a86c3f | 2007-12-07 08:07:39 +0000 | [diff] [blame] | 4890 | } |
| 4891 | |
Evan Cheng | d880b97 | 2008-05-09 21:53:03 +0000 | [diff] [blame] | 4892 | /// getVZextMovL - Return a zero-extending vector move low node. |
Evan Cheng | 7e2ff77 | 2008-05-08 00:57:18 +0000 | [diff] [blame] | 4893 | /// |
Owen Anderson | e50ed30 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 4894 | static SDValue getVZextMovL(EVT VT, EVT OpVT, |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 4895 | SDValue SrcOp, SelectionDAG &DAG, |
| 4896 | const X86Subtarget *Subtarget, DebugLoc dl) { |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 4897 | if (VT == MVT::v2f64 || VT == MVT::v4f32) { |
Evan Cheng | 7e2ff77 | 2008-05-08 00:57:18 +0000 | [diff] [blame] | 4898 | LoadSDNode *LD = NULL; |
Gabor Greif | ba36cb5 | 2008-08-28 21:40:38 +0000 | [diff] [blame] | 4899 | if (!isScalarLoadToVector(SrcOp.getNode(), &LD)) |
Evan Cheng | 7e2ff77 | 2008-05-08 00:57:18 +0000 | [diff] [blame] | 4900 | LD = dyn_cast<LoadSDNode>(SrcOp); |
| 4901 | if (!LD) { |
| 4902 | // movssrr and movsdrr do not clear top bits. Try to use movd, movq |
| 4903 | // instead. |
Owen Anderson | 766b5ef | 2009-08-11 21:59:30 +0000 | [diff] [blame] | 4904 | MVT ExtVT = (OpVT == MVT::v2f64) ? MVT::i64 : MVT::i32; |
Duncan Sands | cdfad36 | 2010-11-03 12:17:33 +0000 | [diff] [blame] | 4905 | if ((ExtVT != MVT::i64 || Subtarget->is64Bit()) && |
Evan Cheng | 7e2ff77 | 2008-05-08 00:57:18 +0000 | [diff] [blame] | 4906 | SrcOp.getOpcode() == ISD::SCALAR_TO_VECTOR && |
Wesley Peck | bf17cfa | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 4907 | SrcOp.getOperand(0).getOpcode() == ISD::BITCAST && |
Owen Anderson | 766b5ef | 2009-08-11 21:59:30 +0000 | [diff] [blame] | 4908 | SrcOp.getOperand(0).getOperand(0).getValueType() == ExtVT) { |
Evan Cheng | 7e2ff77 | 2008-05-08 00:57:18 +0000 | [diff] [blame] | 4909 | // PR2108 |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 4910 | OpVT = (OpVT == MVT::v2f64) ? MVT::v2i64 : MVT::v4i32; |
Wesley Peck | bf17cfa | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 4911 | return DAG.getNode(ISD::BITCAST, dl, VT, |
Dale Johannesen | ace1610 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 4912 | DAG.getNode(X86ISD::VZEXT_MOVL, dl, OpVT, |
| 4913 | DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, |
| 4914 | OpVT, |
Gabor Greif | 327ef03 | 2008-08-28 23:19:51 +0000 | [diff] [blame] | 4915 | SrcOp.getOperand(0) |
| 4916 | .getOperand(0)))); |
Evan Cheng | 7e2ff77 | 2008-05-08 00:57:18 +0000 | [diff] [blame] | 4917 | } |
| 4918 | } |
| 4919 | } |
| 4920 | |
Wesley Peck | bf17cfa | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 4921 | return DAG.getNode(ISD::BITCAST, dl, VT, |
Dale Johannesen | ace1610 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 4922 | DAG.getNode(X86ISD::VZEXT_MOVL, dl, OpVT, |
Wesley Peck | bf17cfa | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 4923 | DAG.getNode(ISD::BITCAST, dl, |
Dale Johannesen | ace1610 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 4924 | OpVT, SrcOp))); |
Evan Cheng | 7e2ff77 | 2008-05-08 00:57:18 +0000 | [diff] [blame] | 4925 | } |
| 4926 | |
Evan Cheng | ace3c17 | 2008-07-22 21:13:36 +0000 | [diff] [blame] | 4927 | /// LowerVECTOR_SHUFFLE_4wide - Handle all 4 wide cases with a number of |
| 4928 | /// shuffles. |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 4929 | static SDValue |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 4930 | LowerVECTOR_SHUFFLE_4wide(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG) { |
| 4931 | SDValue V1 = SVOp->getOperand(0); |
| 4932 | SDValue V2 = SVOp->getOperand(1); |
| 4933 | DebugLoc dl = SVOp->getDebugLoc(); |
Owen Anderson | e50ed30 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 4934 | EVT VT = SVOp->getValueType(0); |
Eric Christopher | fd17929 | 2009-08-27 18:07:15 +0000 | [diff] [blame] | 4935 | |
Evan Cheng | ace3c17 | 2008-07-22 21:13:36 +0000 | [diff] [blame] | 4936 | SmallVector<std::pair<int, int>, 8> Locs; |
Rafael Espindola | 833a990 | 2008-08-28 18:32:53 +0000 | [diff] [blame] | 4937 | Locs.resize(4); |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 4938 | SmallVector<int, 8> Mask1(4U, -1); |
| 4939 | SmallVector<int, 8> PermMask; |
| 4940 | SVOp->getMask(PermMask); |
| 4941 | |
Evan Cheng | ace3c17 | 2008-07-22 21:13:36 +0000 | [diff] [blame] | 4942 | unsigned NumHi = 0; |
| 4943 | unsigned NumLo = 0; |
Evan Cheng | ace3c17 | 2008-07-22 21:13:36 +0000 | [diff] [blame] | 4944 | for (unsigned i = 0; i != 4; ++i) { |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 4945 | int Idx = PermMask[i]; |
| 4946 | if (Idx < 0) { |
Evan Cheng | ace3c17 | 2008-07-22 21:13:36 +0000 | [diff] [blame] | 4947 | Locs[i] = std::make_pair(-1, -1); |
| 4948 | } else { |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 4949 | assert(Idx < 8 && "Invalid VECTOR_SHUFFLE index!"); |
| 4950 | if (Idx < 4) { |
Evan Cheng | ace3c17 | 2008-07-22 21:13:36 +0000 | [diff] [blame] | 4951 | Locs[i] = std::make_pair(0, NumLo); |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 4952 | Mask1[NumLo] = Idx; |
Evan Cheng | ace3c17 | 2008-07-22 21:13:36 +0000 | [diff] [blame] | 4953 | NumLo++; |
| 4954 | } else { |
| 4955 | Locs[i] = std::make_pair(1, NumHi); |
| 4956 | if (2+NumHi < 4) |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 4957 | Mask1[2+NumHi] = Idx; |
Evan Cheng | ace3c17 | 2008-07-22 21:13:36 +0000 | [diff] [blame] | 4958 | NumHi++; |
| 4959 | } |
| 4960 | } |
| 4961 | } |
Evan Cheng | 5e6ebaf | 2008-07-23 00:22:17 +0000 | [diff] [blame] | 4962 | |
Evan Cheng | ace3c17 | 2008-07-22 21:13:36 +0000 | [diff] [blame] | 4963 | if (NumLo <= 2 && NumHi <= 2) { |
Evan Cheng | 5e6ebaf | 2008-07-23 00:22:17 +0000 | [diff] [blame] | 4964 | // If no more than two elements come from either vector. This can be |
| 4965 | // implemented with two shuffles. First shuffle gather the elements. |
| 4966 | // The second shuffle, which takes the first shuffle as both of its |
| 4967 | // vector operands, put the elements into the right order. |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 4968 | V1 = DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]); |
Evan Cheng | 5e6ebaf | 2008-07-23 00:22:17 +0000 | [diff] [blame] | 4969 | |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 4970 | SmallVector<int, 8> Mask2(4U, -1); |
Eric Christopher | fd17929 | 2009-08-27 18:07:15 +0000 | [diff] [blame] | 4971 | |
Evan Cheng | ace3c17 | 2008-07-22 21:13:36 +0000 | [diff] [blame] | 4972 | for (unsigned i = 0; i != 4; ++i) { |
| 4973 | if (Locs[i].first == -1) |
| 4974 | continue; |
| 4975 | else { |
| 4976 | unsigned Idx = (i < 2) ? 0 : 4; |
| 4977 | Idx += Locs[i].first * 2 + Locs[i].second; |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 4978 | Mask2[i] = Idx; |
Evan Cheng | ace3c17 | 2008-07-22 21:13:36 +0000 | [diff] [blame] | 4979 | } |
| 4980 | } |
| 4981 | |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 4982 | return DAG.getVectorShuffle(VT, dl, V1, V1, &Mask2[0]); |
Evan Cheng | 5e6ebaf | 2008-07-23 00:22:17 +0000 | [diff] [blame] | 4983 | } else if (NumLo == 3 || NumHi == 3) { |
| 4984 | // Otherwise, we must have three elements from one vector, call it X, and |
| 4985 | // one element from the other, call it Y. First, use a shufps to build an |
| 4986 | // intermediate vector with the one element from Y and the element from X |
| 4987 | // that will be in the same half in the final destination (the indexes don't |
| 4988 | // matter). Then, use a shufps to build the final vector, taking the half |
| 4989 | // containing the element from Y from the intermediate, and the other half |
| 4990 | // from X. |
| 4991 | if (NumHi == 3) { |
| 4992 | // Normalize it so the 3 elements come from V1. |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 4993 | CommuteVectorShuffleMask(PermMask, VT); |
Evan Cheng | 5e6ebaf | 2008-07-23 00:22:17 +0000 | [diff] [blame] | 4994 | std::swap(V1, V2); |
| 4995 | } |
| 4996 | |
| 4997 | // Find the element from V2. |
| 4998 | unsigned HiIndex; |
| 4999 | for (HiIndex = 0; HiIndex < 3; ++HiIndex) { |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 5000 | int Val = PermMask[HiIndex]; |
| 5001 | if (Val < 0) |
Evan Cheng | 5e6ebaf | 2008-07-23 00:22:17 +0000 | [diff] [blame] | 5002 | continue; |
Evan Cheng | 5e6ebaf | 2008-07-23 00:22:17 +0000 | [diff] [blame] | 5003 | if (Val >= 4) |
| 5004 | break; |
| 5005 | } |
| 5006 | |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 5007 | Mask1[0] = PermMask[HiIndex]; |
| 5008 | Mask1[1] = -1; |
| 5009 | Mask1[2] = PermMask[HiIndex^1]; |
| 5010 | Mask1[3] = -1; |
| 5011 | V2 = DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]); |
Evan Cheng | 5e6ebaf | 2008-07-23 00:22:17 +0000 | [diff] [blame] | 5012 | |
| 5013 | if (HiIndex >= 2) { |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 5014 | Mask1[0] = PermMask[0]; |
| 5015 | Mask1[1] = PermMask[1]; |
| 5016 | Mask1[2] = HiIndex & 1 ? 6 : 4; |
| 5017 | Mask1[3] = HiIndex & 1 ? 4 : 6; |
| 5018 | return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]); |
Evan Cheng | 5e6ebaf | 2008-07-23 00:22:17 +0000 | [diff] [blame] | 5019 | } else { |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 5020 | Mask1[0] = HiIndex & 1 ? 2 : 0; |
| 5021 | Mask1[1] = HiIndex & 1 ? 0 : 2; |
| 5022 | Mask1[2] = PermMask[2]; |
| 5023 | Mask1[3] = PermMask[3]; |
| 5024 | if (Mask1[2] >= 0) |
| 5025 | Mask1[2] += 4; |
| 5026 | if (Mask1[3] >= 0) |
| 5027 | Mask1[3] += 4; |
| 5028 | return DAG.getVectorShuffle(VT, dl, V2, V1, &Mask1[0]); |
Evan Cheng | 5e6ebaf | 2008-07-23 00:22:17 +0000 | [diff] [blame] | 5029 | } |
Evan Cheng | ace3c17 | 2008-07-22 21:13:36 +0000 | [diff] [blame] | 5030 | } |
| 5031 | |
| 5032 | // Break it into (shuffle shuffle_hi, shuffle_lo). |
| 5033 | Locs.clear(); |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 5034 | SmallVector<int,8> LoMask(4U, -1); |
| 5035 | SmallVector<int,8> HiMask(4U, -1); |
| 5036 | |
| 5037 | SmallVector<int,8> *MaskPtr = &LoMask; |
Evan Cheng | ace3c17 | 2008-07-22 21:13:36 +0000 | [diff] [blame] | 5038 | unsigned MaskIdx = 0; |
| 5039 | unsigned LoIdx = 0; |
| 5040 | unsigned HiIdx = 2; |
| 5041 | for (unsigned i = 0; i != 4; ++i) { |
| 5042 | if (i == 2) { |
| 5043 | MaskPtr = &HiMask; |
| 5044 | MaskIdx = 1; |
| 5045 | LoIdx = 0; |
| 5046 | HiIdx = 2; |
| 5047 | } |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 5048 | int Idx = PermMask[i]; |
| 5049 | if (Idx < 0) { |
Evan Cheng | ace3c17 | 2008-07-22 21:13:36 +0000 | [diff] [blame] | 5050 | Locs[i] = std::make_pair(-1, -1); |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 5051 | } else if (Idx < 4) { |
Evan Cheng | ace3c17 | 2008-07-22 21:13:36 +0000 | [diff] [blame] | 5052 | Locs[i] = std::make_pair(MaskIdx, LoIdx); |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 5053 | (*MaskPtr)[LoIdx] = Idx; |
Evan Cheng | ace3c17 | 2008-07-22 21:13:36 +0000 | [diff] [blame] | 5054 | LoIdx++; |
| 5055 | } else { |
| 5056 | Locs[i] = std::make_pair(MaskIdx, HiIdx); |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 5057 | (*MaskPtr)[HiIdx] = Idx; |
Evan Cheng | ace3c17 | 2008-07-22 21:13:36 +0000 | [diff] [blame] | 5058 | HiIdx++; |
| 5059 | } |
| 5060 | } |
| 5061 | |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 5062 | SDValue LoShuffle = DAG.getVectorShuffle(VT, dl, V1, V2, &LoMask[0]); |
| 5063 | SDValue HiShuffle = DAG.getVectorShuffle(VT, dl, V1, V2, &HiMask[0]); |
| 5064 | SmallVector<int, 8> MaskOps; |
Evan Cheng | ace3c17 | 2008-07-22 21:13:36 +0000 | [diff] [blame] | 5065 | for (unsigned i = 0; i != 4; ++i) { |
| 5066 | if (Locs[i].first == -1) { |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 5067 | MaskOps.push_back(-1); |
Evan Cheng | ace3c17 | 2008-07-22 21:13:36 +0000 | [diff] [blame] | 5068 | } else { |
| 5069 | unsigned Idx = Locs[i].first * 4 + Locs[i].second; |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 5070 | MaskOps.push_back(Idx); |
Evan Cheng | ace3c17 | 2008-07-22 21:13:36 +0000 | [diff] [blame] | 5071 | } |
| 5072 | } |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 5073 | return DAG.getVectorShuffle(VT, dl, LoShuffle, HiShuffle, &MaskOps[0]); |
Evan Cheng | ace3c17 | 2008-07-22 21:13:36 +0000 | [diff] [blame] | 5074 | } |
| 5075 | |
Bruno Cardoso Lopes | 2a44606 | 2010-09-03 20:20:02 +0000 | [diff] [blame] | 5076 | static bool MayFoldVectorLoad(SDValue V) { |
Wesley Peck | bf17cfa | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 5077 | if (V.hasOneUse() && V.getOpcode() == ISD::BITCAST) |
Bruno Cardoso Lopes | 2a44606 | 2010-09-03 20:20:02 +0000 | [diff] [blame] | 5078 | V = V.getOperand(0); |
| 5079 | if (V.hasOneUse() && V.getOpcode() == ISD::SCALAR_TO_VECTOR) |
| 5080 | V = V.getOperand(0); |
| 5081 | if (MayFoldLoad(V)) |
| 5082 | return true; |
| 5083 | return false; |
| 5084 | } |
| 5085 | |
Bruno Cardoso Lopes | 1485cc2 | 2010-09-08 17:43:25 +0000 | [diff] [blame] | 5086 | // FIXME: the version above should always be used. Since there's |
| 5087 | // a bug where several vector shuffles can't be folded because the |
| 5088 | // DAG is not updated during lowering and a node claims to have two |
| 5089 | // uses while it only has one, use this version, and let isel match |
| 5090 | // another instruction if the load really happens to have more than |
| 5091 | // one use. Remove this version after this bug get fixed. |
Evan Cheng | 835580f | 2010-10-07 20:50:20 +0000 | [diff] [blame] | 5092 | // rdar://8434668, PR8156 |
Bruno Cardoso Lopes | 1485cc2 | 2010-09-08 17:43:25 +0000 | [diff] [blame] | 5093 | static bool RelaxedMayFoldVectorLoad(SDValue V) { |
Wesley Peck | bf17cfa | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 5094 | if (V.hasOneUse() && V.getOpcode() == ISD::BITCAST) |
Bruno Cardoso Lopes | 1485cc2 | 2010-09-08 17:43:25 +0000 | [diff] [blame] | 5095 | V = V.getOperand(0); |
| 5096 | if (V.hasOneUse() && V.getOpcode() == ISD::SCALAR_TO_VECTOR) |
| 5097 | V = V.getOperand(0); |
| 5098 | if (ISD::isNormalLoad(V.getNode())) |
| 5099 | return true; |
| 5100 | return false; |
| 5101 | } |
| 5102 | |
| 5103 | /// CanFoldShuffleIntoVExtract - Check if the current shuffle is used by |
| 5104 | /// a vector extract, and if both can be later optimized into a single load. |
| 5105 | /// This is done in visitEXTRACT_VECTOR_ELT and the conditions are checked |
| 5106 | /// here because otherwise a target specific shuffle node is going to be |
| 5107 | /// emitted for this shuffle, and the optimization not done. |
| 5108 | /// FIXME: This is probably not the best approach, but fix the problem |
| 5109 | /// until the right path is decided. |
| 5110 | static |
| 5111 | bool CanXFormVExtractWithShuffleIntoLoad(SDValue V, SelectionDAG &DAG, |
| 5112 | const TargetLowering &TLI) { |
| 5113 | EVT VT = V.getValueType(); |
| 5114 | ShuffleVectorSDNode *SVOp = dyn_cast<ShuffleVectorSDNode>(V); |
| 5115 | |
| 5116 | // Be sure that the vector shuffle is present in a pattern like this: |
| 5117 | // (vextract (v4f32 shuffle (load $addr), <1,u,u,u>), c) -> (f32 load $addr) |
| 5118 | if (!V.hasOneUse()) |
| 5119 | return false; |
| 5120 | |
| 5121 | SDNode *N = *V.getNode()->use_begin(); |
| 5122 | if (N->getOpcode() != ISD::EXTRACT_VECTOR_ELT) |
| 5123 | return false; |
| 5124 | |
| 5125 | SDValue EltNo = N->getOperand(1); |
| 5126 | if (!isa<ConstantSDNode>(EltNo)) |
| 5127 | return false; |
| 5128 | |
| 5129 | // If the bit convert changed the number of elements, it is unsafe |
| 5130 | // to examine the mask. |
| 5131 | bool HasShuffleIntoBitcast = false; |
Wesley Peck | bf17cfa | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 5132 | if (V.getOpcode() == ISD::BITCAST) { |
Bruno Cardoso Lopes | 1485cc2 | 2010-09-08 17:43:25 +0000 | [diff] [blame] | 5133 | EVT SrcVT = V.getOperand(0).getValueType(); |
| 5134 | if (SrcVT.getVectorNumElements() != VT.getVectorNumElements()) |
| 5135 | return false; |
| 5136 | V = V.getOperand(0); |
| 5137 | HasShuffleIntoBitcast = true; |
| 5138 | } |
| 5139 | |
| 5140 | // Select the input vector, guarding against out of range extract vector. |
| 5141 | unsigned NumElems = VT.getVectorNumElements(); |
| 5142 | unsigned Elt = cast<ConstantSDNode>(EltNo)->getZExtValue(); |
| 5143 | int Idx = (Elt > NumElems) ? -1 : SVOp->getMaskElt(Elt); |
| 5144 | V = (Idx < (int)NumElems) ? V.getOperand(0) : V.getOperand(1); |
| 5145 | |
| 5146 | // Skip one more bit_convert if necessary |
Wesley Peck | bf17cfa | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 5147 | if (V.getOpcode() == ISD::BITCAST) |
Bruno Cardoso Lopes | 1485cc2 | 2010-09-08 17:43:25 +0000 | [diff] [blame] | 5148 | V = V.getOperand(0); |
| 5149 | |
| 5150 | if (ISD::isNormalLoad(V.getNode())) { |
| 5151 | // Is the original load suitable? |
| 5152 | LoadSDNode *LN0 = cast<LoadSDNode>(V); |
| 5153 | |
| 5154 | // FIXME: avoid the multi-use bug that is preventing lots of |
| 5155 | // of foldings to be detected, this is still wrong of course, but |
| 5156 | // give the temporary desired behavior, and if it happens that |
| 5157 | // the load has real more uses, during isel it will not fold, and |
| 5158 | // will generate poor code. |
| 5159 | if (!LN0 || LN0->isVolatile()) // || !LN0->hasOneUse() |
| 5160 | return false; |
| 5161 | |
| 5162 | if (!HasShuffleIntoBitcast) |
| 5163 | return true; |
| 5164 | |
| 5165 | // If there's a bitcast before the shuffle, check if the load type and |
| 5166 | // alignment is valid. |
| 5167 | unsigned Align = LN0->getAlignment(); |
| 5168 | unsigned NewAlign = |
| 5169 | TLI.getTargetData()->getABITypeAlignment( |
| 5170 | VT.getTypeForEVT(*DAG.getContext())); |
| 5171 | |
| 5172 | if (NewAlign > Align || !TLI.isOperationLegalOrCustom(ISD::LOAD, VT)) |
| 5173 | return false; |
| 5174 | } |
| 5175 | |
| 5176 | return true; |
| 5177 | } |
| 5178 | |
Bruno Cardoso Lopes | f2db5b4 | 2010-08-31 21:15:21 +0000 | [diff] [blame] | 5179 | static |
Evan Cheng | 835580f | 2010-10-07 20:50:20 +0000 | [diff] [blame] | 5180 | SDValue getMOVDDup(SDValue &Op, DebugLoc &dl, SDValue V1, SelectionDAG &DAG) { |
| 5181 | EVT VT = Op.getValueType(); |
| 5182 | |
| 5183 | // Canonizalize to v2f64. |
Wesley Peck | bf17cfa | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 5184 | V1 = DAG.getNode(ISD::BITCAST, dl, MVT::v2f64, V1); |
| 5185 | return DAG.getNode(ISD::BITCAST, dl, VT, |
Evan Cheng | 835580f | 2010-10-07 20:50:20 +0000 | [diff] [blame] | 5186 | getTargetShuffleNode(X86ISD::MOVDDUP, dl, MVT::v2f64, |
| 5187 | V1, DAG)); |
| 5188 | } |
| 5189 | |
| 5190 | static |
Bruno Cardoso Lopes | f2db5b4 | 2010-08-31 21:15:21 +0000 | [diff] [blame] | 5191 | SDValue getMOVLowToHigh(SDValue &Op, DebugLoc &dl, SelectionDAG &DAG, |
| 5192 | bool HasSSE2) { |
| 5193 | SDValue V1 = Op.getOperand(0); |
| 5194 | SDValue V2 = Op.getOperand(1); |
| 5195 | EVT VT = Op.getValueType(); |
| 5196 | |
| 5197 | assert(VT != MVT::v2i64 && "unsupported shuffle type"); |
| 5198 | |
| 5199 | if (HasSSE2 && VT == MVT::v2f64) |
| 5200 | return getTargetShuffleNode(X86ISD::MOVLHPD, dl, VT, V1, V2, DAG); |
| 5201 | |
| 5202 | // v4f32 or v4i32 |
| 5203 | return getTargetShuffleNode(X86ISD::MOVLHPS, dl, VT, V1, V2, DAG); |
| 5204 | } |
| 5205 | |
Bruno Cardoso Lopes | 7ff30bb | 2010-08-31 21:38:49 +0000 | [diff] [blame] | 5206 | static |
| 5207 | SDValue getMOVHighToLow(SDValue &Op, DebugLoc &dl, SelectionDAG &DAG) { |
| 5208 | SDValue V1 = Op.getOperand(0); |
| 5209 | SDValue V2 = Op.getOperand(1); |
| 5210 | EVT VT = Op.getValueType(); |
| 5211 | |
| 5212 | assert((VT == MVT::v4i32 || VT == MVT::v4f32) && |
| 5213 | "unsupported shuffle type"); |
| 5214 | |
| 5215 | if (V2.getOpcode() == ISD::UNDEF) |
| 5216 | V2 = V1; |
| 5217 | |
| 5218 | // v4i32 or v4f32 |
| 5219 | return getTargetShuffleNode(X86ISD::MOVHLPS, dl, VT, V1, V2, DAG); |
| 5220 | } |
| 5221 | |
Bruno Cardoso Lopes | 56098f5 | 2010-09-01 05:08:25 +0000 | [diff] [blame] | 5222 | static |
| 5223 | SDValue getMOVLP(SDValue &Op, DebugLoc &dl, SelectionDAG &DAG, bool HasSSE2) { |
| 5224 | SDValue V1 = Op.getOperand(0); |
| 5225 | SDValue V2 = Op.getOperand(1); |
| 5226 | EVT VT = Op.getValueType(); |
| 5227 | unsigned NumElems = VT.getVectorNumElements(); |
| 5228 | |
| 5229 | // Use MOVLPS and MOVLPD in case V1 or V2 are loads. During isel, the second |
| 5230 | // operand of these instructions is only memory, so check if there's a |
| 5231 | // potencial load folding here, otherwise use SHUFPS or MOVSD to match the |
| 5232 | // same masks. |
| 5233 | bool CanFoldLoad = false; |
Bruno Cardoso Lopes | 56098f5 | 2010-09-01 05:08:25 +0000 | [diff] [blame] | 5234 | |
Bruno Cardoso Lopes | d00bfe1 | 2010-09-02 02:35:51 +0000 | [diff] [blame] | 5235 | // Trivial case, when V2 comes from a load. |
Bruno Cardoso Lopes | 2a44606 | 2010-09-03 20:20:02 +0000 | [diff] [blame] | 5236 | if (MayFoldVectorLoad(V2)) |
Bruno Cardoso Lopes | 56098f5 | 2010-09-01 05:08:25 +0000 | [diff] [blame] | 5237 | CanFoldLoad = true; |
| 5238 | |
| 5239 | // When V1 is a load, it can be folded later into a store in isel, example: |
| 5240 | // (store (v4f32 (X86Movlps (load addr:$src1), VR128:$src2)), addr:$src1) |
| 5241 | // turns into: |
| 5242 | // (MOVLPSmr addr:$src1, VR128:$src2) |
| 5243 | // So, recognize this potential and also use MOVLPS or MOVLPD |
Bruno Cardoso Lopes | 2a44606 | 2010-09-03 20:20:02 +0000 | [diff] [blame] | 5244 | if (MayFoldVectorLoad(V1) && MayFoldIntoStore(Op)) |
Bruno Cardoso Lopes | 56098f5 | 2010-09-01 05:08:25 +0000 | [diff] [blame] | 5245 | CanFoldLoad = true; |
| 5246 | |
| 5247 | if (CanFoldLoad) { |
| 5248 | if (HasSSE2 && NumElems == 2) |
| 5249 | return getTargetShuffleNode(X86ISD::MOVLPD, dl, VT, V1, V2, DAG); |
| 5250 | |
| 5251 | if (NumElems == 4) |
| 5252 | return getTargetShuffleNode(X86ISD::MOVLPS, dl, VT, V1, V2, DAG); |
| 5253 | } |
| 5254 | |
| 5255 | ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op); |
| 5256 | // movl and movlp will both match v2i64, but v2i64 is never matched by |
| 5257 | // movl earlier because we make it strict to avoid messing with the movlp load |
| 5258 | // folding logic (see the code above getMOVLP call). Match it here then, |
| 5259 | // this is horrible, but will stay like this until we move all shuffle |
| 5260 | // matching to x86 specific nodes. Note that for the 1st condition all |
| 5261 | // types are matched with movsd. |
| 5262 | if ((HasSSE2 && NumElems == 2) || !X86::isMOVLMask(SVOp)) |
| 5263 | return getTargetShuffleNode(X86ISD::MOVSD, dl, VT, V1, V2, DAG); |
| 5264 | else if (HasSSE2) |
| 5265 | return getTargetShuffleNode(X86ISD::MOVSS, dl, VT, V1, V2, DAG); |
| 5266 | |
| 5267 | |
| 5268 | assert(VT != MVT::v4i32 && "unsupported shuffle type"); |
| 5269 | |
| 5270 | // Invert the operand order and use SHUFPS to match it. |
| 5271 | return getTargetShuffleNode(X86ISD::SHUFPS, dl, VT, V2, V1, |
| 5272 | X86::getShuffleSHUFImmediate(SVOp), DAG); |
| 5273 | } |
| 5274 | |
Bruno Cardoso Lopes | be8b084 | 2010-09-03 20:10:35 +0000 | [diff] [blame] | 5275 | static inline unsigned getUNPCKLOpcode(EVT VT) { |
| 5276 | switch(VT.getSimpleVT().SimpleTy) { |
| 5277 | case MVT::v4i32: return X86ISD::PUNPCKLDQ; |
| 5278 | case MVT::v2i64: return X86ISD::PUNPCKLQDQ; |
| 5279 | case MVT::v4f32: return X86ISD::UNPCKLPS; |
| 5280 | case MVT::v2f64: return X86ISD::UNPCKLPD; |
| 5281 | case MVT::v16i8: return X86ISD::PUNPCKLBW; |
| 5282 | case MVT::v8i16: return X86ISD::PUNPCKLWD; |
| 5283 | default: |
| 5284 | llvm_unreachable("Unknow type for unpckl"); |
| 5285 | } |
| 5286 | return 0; |
| 5287 | } |
| 5288 | |
| 5289 | static inline unsigned getUNPCKHOpcode(EVT VT) { |
| 5290 | switch(VT.getSimpleVT().SimpleTy) { |
| 5291 | case MVT::v4i32: return X86ISD::PUNPCKHDQ; |
| 5292 | case MVT::v2i64: return X86ISD::PUNPCKHQDQ; |
| 5293 | case MVT::v4f32: return X86ISD::UNPCKHPS; |
| 5294 | case MVT::v2f64: return X86ISD::UNPCKHPD; |
| 5295 | case MVT::v16i8: return X86ISD::PUNPCKHBW; |
| 5296 | case MVT::v8i16: return X86ISD::PUNPCKHWD; |
| 5297 | default: |
| 5298 | llvm_unreachable("Unknow type for unpckh"); |
| 5299 | } |
| 5300 | return 0; |
| 5301 | } |
| 5302 | |
Bruno Cardoso Lopes | 90462b4 | 2010-09-07 21:03:14 +0000 | [diff] [blame] | 5303 | static |
| 5304 | SDValue NormalizeVectorShuffle(SDValue Op, SelectionDAG &DAG, |
Bruno Cardoso Lopes | 1485cc2 | 2010-09-08 17:43:25 +0000 | [diff] [blame] | 5305 | const TargetLowering &TLI, |
Bruno Cardoso Lopes | 90462b4 | 2010-09-07 21:03:14 +0000 | [diff] [blame] | 5306 | const X86Subtarget *Subtarget) { |
| 5307 | ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op); |
| 5308 | EVT VT = Op.getValueType(); |
| 5309 | DebugLoc dl = Op.getDebugLoc(); |
| 5310 | SDValue V1 = Op.getOperand(0); |
| 5311 | SDValue V2 = Op.getOperand(1); |
| 5312 | |
| 5313 | if (isZeroShuffle(SVOp)) |
| 5314 | return getZeroVector(VT, Subtarget->hasSSE2(), DAG, dl); |
| 5315 | |
Bruno Cardoso Lopes | 1485cc2 | 2010-09-08 17:43:25 +0000 | [diff] [blame] | 5316 | // Handle splat operations |
| 5317 | if (SVOp->isSplat()) { |
| 5318 | // Special case, this is the only place now where it's |
| 5319 | // allowed to return a vector_shuffle operation without |
| 5320 | // using a target specific node, because *hopefully* it |
| 5321 | // will be optimized away by the dag combiner. |
| 5322 | if (VT.getVectorNumElements() <= 4 && |
| 5323 | CanXFormVExtractWithShuffleIntoLoad(Op, DAG, TLI)) |
| 5324 | return Op; |
| 5325 | |
| 5326 | // Handle splats by matching through known masks |
| 5327 | if (VT.getVectorNumElements() <= 4) |
| 5328 | return SDValue(); |
| 5329 | |
Evan Cheng | 835580f | 2010-10-07 20:50:20 +0000 | [diff] [blame] | 5330 | // Canonicalize all of the remaining to v4f32. |
Bruno Cardoso Lopes | 90462b4 | 2010-09-07 21:03:14 +0000 | [diff] [blame] | 5331 | return PromoteSplat(SVOp, DAG); |
Bruno Cardoso Lopes | 1485cc2 | 2010-09-08 17:43:25 +0000 | [diff] [blame] | 5332 | } |
Bruno Cardoso Lopes | 90462b4 | 2010-09-07 21:03:14 +0000 | [diff] [blame] | 5333 | |
| 5334 | // If the shuffle can be profitably rewritten as a narrower shuffle, then |
| 5335 | // do it! |
| 5336 | if (VT == MVT::v8i16 || VT == MVT::v16i8) { |
| 5337 | SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, dl); |
| 5338 | if (NewOp.getNode()) |
Wesley Peck | bf17cfa | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 5339 | return DAG.getNode(ISD::BITCAST, dl, VT, NewOp); |
Bruno Cardoso Lopes | 90462b4 | 2010-09-07 21:03:14 +0000 | [diff] [blame] | 5340 | } else if ((VT == MVT::v4i32 || (VT == MVT::v4f32 && Subtarget->hasSSE2()))) { |
| 5341 | // FIXME: Figure out a cleaner way to do this. |
| 5342 | // Try to make use of movq to zero out the top part. |
| 5343 | if (ISD::isBuildVectorAllZeros(V2.getNode())) { |
| 5344 | SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, dl); |
| 5345 | if (NewOp.getNode()) { |
| 5346 | if (isCommutedMOVL(cast<ShuffleVectorSDNode>(NewOp), true, false)) |
| 5347 | return getVZextMovL(VT, NewOp.getValueType(), NewOp.getOperand(0), |
| 5348 | DAG, Subtarget, dl); |
| 5349 | } |
| 5350 | } else if (ISD::isBuildVectorAllZeros(V1.getNode())) { |
| 5351 | SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, dl); |
| 5352 | if (NewOp.getNode() && X86::isMOVLMask(cast<ShuffleVectorSDNode>(NewOp))) |
| 5353 | return getVZextMovL(VT, NewOp.getValueType(), NewOp.getOperand(1), |
| 5354 | DAG, Subtarget, dl); |
| 5355 | } |
| 5356 | } |
| 5357 | return SDValue(); |
| 5358 | } |
| 5359 | |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 5360 | SDValue |
Dan Gohman | d858e90 | 2010-04-17 15:26:15 +0000 | [diff] [blame] | 5361 | X86TargetLowering::LowerVECTOR_SHUFFLE(SDValue Op, SelectionDAG &DAG) const { |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 5362 | ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op); |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 5363 | SDValue V1 = Op.getOperand(0); |
| 5364 | SDValue V2 = Op.getOperand(1); |
Owen Anderson | e50ed30 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 5365 | EVT VT = Op.getValueType(); |
Dale Johannesen | 6f38cb6 | 2009-02-07 19:59:05 +0000 | [diff] [blame] | 5366 | DebugLoc dl = Op.getDebugLoc(); |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 5367 | unsigned NumElems = VT.getVectorNumElements(); |
Duncan Sands | 83ec4b6 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 5368 | bool isMMX = VT.getSizeInBits() == 64; |
Evan Cheng | 0db9fe6 | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 5369 | bool V1IsUndef = V1.getOpcode() == ISD::UNDEF; |
| 5370 | bool V2IsUndef = V2.getOpcode() == ISD::UNDEF; |
Evan Cheng | d9b8e40 | 2006-10-16 06:36:00 +0000 | [diff] [blame] | 5371 | bool V1IsSplat = false; |
| 5372 | bool V2IsSplat = false; |
Bruno Cardoso Lopes | 7338bbd | 2010-08-25 02:35:37 +0000 | [diff] [blame] | 5373 | bool HasSSE2 = Subtarget->hasSSE2() || Subtarget->hasAVX(); |
Bruno Cardoso Lopes | 5023ef2 | 2010-08-31 22:22:11 +0000 | [diff] [blame] | 5374 | bool HasSSE3 = Subtarget->hasSSE3() || Subtarget->hasAVX(); |
Bruno Cardoso Lopes | aace0f2 | 2010-09-04 02:36:07 +0000 | [diff] [blame] | 5375 | bool HasSSSE3 = Subtarget->hasSSSE3() || Subtarget->hasAVX(); |
Bruno Cardoso Lopes | 7338bbd | 2010-08-25 02:35:37 +0000 | [diff] [blame] | 5376 | MachineFunction &MF = DAG.getMachineFunction(); |
| 5377 | bool OptForSize = MF.getFunction()->hasFnAttr(Attribute::OptimizeForSize); |
Evan Cheng | 0db9fe6 | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 5378 | |
Dale Johannesen | 0488fb6 | 2010-09-30 23:57:10 +0000 | [diff] [blame] | 5379 | // Shuffle operations on MMX not supported. |
| 5380 | if (isMMX) |
Bruno Cardoso Lopes | 58277b1 | 2010-09-07 18:41:45 +0000 | [diff] [blame] | 5381 | return Op; |
| 5382 | |
Bruno Cardoso Lopes | 90462b4 | 2010-09-07 21:03:14 +0000 | [diff] [blame] | 5383 | // Vector shuffle lowering takes 3 steps: |
| 5384 | // |
| 5385 | // 1) Normalize the input vectors. Here splats, zeroed vectors, profitable |
| 5386 | // narrowing and commutation of operands should be handled. |
| 5387 | // 2) Matching of shuffles with known shuffle masks to x86 target specific |
| 5388 | // shuffle nodes. |
| 5389 | // 3) Rewriting of unmatched masks into new generic shuffle operations, |
| 5390 | // so the shuffle can be broken into other shuffles and the legalizer can |
| 5391 | // try the lowering again. |
| 5392 | // |
| 5393 | // The general ideia is that no vector_shuffle operation should be left to |
| 5394 | // be matched during isel, all of them must be converted to a target specific |
| 5395 | // node here. |
Bruno Cardoso Lopes | 0d1340b | 2010-09-07 20:20:27 +0000 | [diff] [blame] | 5396 | |
Bruno Cardoso Lopes | 90462b4 | 2010-09-07 21:03:14 +0000 | [diff] [blame] | 5397 | // Normalize the input vectors. Here splats, zeroed vectors, profitable |
| 5398 | // narrowing and commutation of operands should be handled. The actual code |
| 5399 | // doesn't include all of those, work in progress... |
Bruno Cardoso Lopes | 1485cc2 | 2010-09-08 17:43:25 +0000 | [diff] [blame] | 5400 | SDValue NewOp = NormalizeVectorShuffle(Op, DAG, *this, Subtarget); |
Bruno Cardoso Lopes | 90462b4 | 2010-09-07 21:03:14 +0000 | [diff] [blame] | 5401 | if (NewOp.getNode()) |
| 5402 | return NewOp; |
Eric Christopher | fd17929 | 2009-08-27 18:07:15 +0000 | [diff] [blame] | 5403 | |
Bruno Cardoso Lopes | a22c845 | 2010-09-04 00:39:43 +0000 | [diff] [blame] | 5404 | // NOTE: isPSHUFDMask can also match both masks below (unpckl_undef and |
| 5405 | // unpckh_undef). Only use pshufd if speed is more important than size. |
| 5406 | if (OptForSize && X86::isUNPCKL_v_undef_Mask(SVOp)) |
| 5407 | if (VT != MVT::v2i64 && VT != MVT::v2f64) |
| 5408 | return getTargetShuffleNode(getUNPCKLOpcode(VT), dl, VT, V1, V1, DAG); |
| 5409 | if (OptForSize && X86::isUNPCKH_v_undef_Mask(SVOp)) |
| 5410 | if (VT != MVT::v2i64 && VT != MVT::v2f64) |
| 5411 | return getTargetShuffleNode(getUNPCKHOpcode(VT), dl, VT, V1, V1, DAG); |
Bruno Cardoso Lopes | 3722f00 | 2010-09-02 05:23:12 +0000 | [diff] [blame] | 5412 | |
Bruno Cardoso Lopes | 1485cc2 | 2010-09-08 17:43:25 +0000 | [diff] [blame] | 5413 | if (X86::isMOVDDUPMask(SVOp) && HasSSE3 && V2IsUndef && |
Dale Johannesen | 0488fb6 | 2010-09-30 23:57:10 +0000 | [diff] [blame] | 5414 | RelaxedMayFoldVectorLoad(V1)) |
Evan Cheng | 835580f | 2010-10-07 20:50:20 +0000 | [diff] [blame] | 5415 | return getMOVDDup(Op, dl, V1, DAG); |
Bruno Cardoso Lopes | 1485cc2 | 2010-09-08 17:43:25 +0000 | [diff] [blame] | 5416 | |
Dale Johannesen | 0488fb6 | 2010-09-30 23:57:10 +0000 | [diff] [blame] | 5417 | if (X86::isMOVHLPS_v_undef_Mask(SVOp)) |
Bruno Cardoso Lopes | 1485cc2 | 2010-09-08 17:43:25 +0000 | [diff] [blame] | 5418 | return getMOVHighToLow(Op, dl, DAG); |
| 5419 | |
| 5420 | // Use to match splats |
| 5421 | if (HasSSE2 && X86::isUNPCKHMask(SVOp) && V2IsUndef && |
| 5422 | (VT == MVT::v2f64 || VT == MVT::v2i64)) |
| 5423 | return getTargetShuffleNode(getUNPCKHOpcode(VT), dl, VT, V1, V1, DAG); |
| 5424 | |
Bruno Cardoso Lopes | 7338bbd | 2010-08-25 02:35:37 +0000 | [diff] [blame] | 5425 | if (X86::isPSHUFDMask(SVOp)) { |
| 5426 | // The actual implementation will match the mask in the if above and then |
| 5427 | // during isel it can match several different instructions, not only pshufd |
| 5428 | // as its name says, sad but true, emulate the behavior for now... |
| 5429 | if (X86::isMOVDDUPMask(SVOp) && ((VT == MVT::v4f32 || VT == MVT::v2i64))) |
| 5430 | return getTargetShuffleNode(X86ISD::MOVLHPS, dl, VT, V1, V1, DAG); |
| 5431 | |
Bruno Cardoso Lopes | 7338bbd | 2010-08-25 02:35:37 +0000 | [diff] [blame] | 5432 | unsigned TargetMask = X86::getShuffleSHUFImmediate(SVOp); |
| 5433 | |
Bruno Cardoso Lopes | 4783a3e | 2010-09-01 22:59:03 +0000 | [diff] [blame] | 5434 | if (HasSSE2 && (VT == MVT::v4f32 || VT == MVT::v4i32)) |
Bruno Cardoso Lopes | 7338bbd | 2010-08-25 02:35:37 +0000 | [diff] [blame] | 5435 | return getTargetShuffleNode(X86ISD::PSHUFD, dl, VT, V1, TargetMask, DAG); |
| 5436 | |
Bruno Cardoso Lopes | 4783a3e | 2010-09-01 22:59:03 +0000 | [diff] [blame] | 5437 | if (HasSSE2 && (VT == MVT::v2i64 || VT == MVT::v2f64)) |
Bruno Cardoso Lopes | 7338bbd | 2010-08-25 02:35:37 +0000 | [diff] [blame] | 5438 | return getTargetShuffleNode(X86ISD::SHUFPD, dl, VT, V1, V1, |
| 5439 | TargetMask, DAG); |
| 5440 | |
| 5441 | if (VT == MVT::v4f32) |
| 5442 | return getTargetShuffleNode(X86ISD::SHUFPS, dl, VT, V1, V1, |
| 5443 | TargetMask, DAG); |
| 5444 | } |
Eric Christopher | fd17929 | 2009-08-27 18:07:15 +0000 | [diff] [blame] | 5445 | |
Evan Cheng | f26ffe9 | 2008-05-29 08:22:04 +0000 | [diff] [blame] | 5446 | // Check if this can be converted into a logical shift. |
| 5447 | bool isLeft = false; |
| 5448 | unsigned ShAmt = 0; |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 5449 | SDValue ShVal; |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 5450 | bool isShift = getSubtarget()->hasSSE2() && |
Evan Cheng | c363094 | 2009-12-09 21:00:30 +0000 | [diff] [blame] | 5451 | isVectorShift(SVOp, DAG, isLeft, ShVal, ShAmt); |
Evan Cheng | f26ffe9 | 2008-05-29 08:22:04 +0000 | [diff] [blame] | 5452 | if (isShift && ShVal.hasOneUse()) { |
Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 5453 | // If the shifted value has multiple uses, it may be cheaper to use |
Evan Cheng | f26ffe9 | 2008-05-29 08:22:04 +0000 | [diff] [blame] | 5454 | // v_set0 + movlhps or movhlps, etc. |
Dan Gohman | 8a55ce4 | 2009-09-23 21:02:20 +0000 | [diff] [blame] | 5455 | EVT EltVT = VT.getVectorElementType(); |
| 5456 | ShAmt *= EltVT.getSizeInBits(); |
Dale Johannesen | ace1610 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 5457 | return getVShift(isLeft, VT, ShVal, ShAmt, DAG, *this, dl); |
Evan Cheng | f26ffe9 | 2008-05-29 08:22:04 +0000 | [diff] [blame] | 5458 | } |
Eric Christopher | fd17929 | 2009-08-27 18:07:15 +0000 | [diff] [blame] | 5459 | |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 5460 | if (X86::isMOVLMask(SVOp)) { |
Evan Cheng | 7e2ff77 | 2008-05-08 00:57:18 +0000 | [diff] [blame] | 5461 | if (V1IsUndef) |
| 5462 | return V2; |
Gabor Greif | ba36cb5 | 2008-08-28 21:40:38 +0000 | [diff] [blame] | 5463 | if (ISD::isBuildVectorAllZeros(V1.getNode())) |
Dale Johannesen | ace1610 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 5464 | return getVZextMovL(VT, VT, V2, DAG, Subtarget, dl); |
Dale Johannesen | 0488fb6 | 2010-09-30 23:57:10 +0000 | [diff] [blame] | 5465 | if (!X86::isMOVLPMask(SVOp)) { |
Bruno Cardoso Lopes | 4783a3e | 2010-09-01 22:59:03 +0000 | [diff] [blame] | 5466 | if (HasSSE2 && (VT == MVT::v2i64 || VT == MVT::v2f64)) |
Bruno Cardoso Lopes | 20a07f4 | 2010-08-31 02:26:40 +0000 | [diff] [blame] | 5467 | return getTargetShuffleNode(X86ISD::MOVSD, dl, VT, V1, V2, DAG); |
| 5468 | |
Bruno Cardoso Lopes | 4783a3e | 2010-09-01 22:59:03 +0000 | [diff] [blame] | 5469 | if (VT == MVT::v4i32 || VT == MVT::v4f32) |
Bruno Cardoso Lopes | 20a07f4 | 2010-08-31 02:26:40 +0000 | [diff] [blame] | 5470 | return getTargetShuffleNode(X86ISD::MOVSS, dl, VT, V1, V2, DAG); |
| 5471 | } |
Evan Cheng | 7e2ff77 | 2008-05-08 00:57:18 +0000 | [diff] [blame] | 5472 | } |
Eric Christopher | fd17929 | 2009-08-27 18:07:15 +0000 | [diff] [blame] | 5473 | |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 5474 | // FIXME: fold these into legal mask. |
Dale Johannesen | 0488fb6 | 2010-09-30 23:57:10 +0000 | [diff] [blame] | 5475 | if (X86::isMOVLHPSMask(SVOp) && !X86::isUNPCKLMask(SVOp)) |
| 5476 | return getMOVLowToHigh(Op, dl, DAG, HasSSE2); |
Bruno Cardoso Lopes | f2db5b4 | 2010-08-31 21:15:21 +0000 | [diff] [blame] | 5477 | |
Dale Johannesen | 0488fb6 | 2010-09-30 23:57:10 +0000 | [diff] [blame] | 5478 | if (X86::isMOVHLPSMask(SVOp)) |
| 5479 | return getMOVHighToLow(Op, dl, DAG); |
Bruno Cardoso Lopes | 7ff30bb | 2010-08-31 21:38:49 +0000 | [diff] [blame] | 5480 | |
Dale Johannesen | 0488fb6 | 2010-09-30 23:57:10 +0000 | [diff] [blame] | 5481 | if (X86::isMOVSHDUPMask(SVOp) && HasSSE3 && V2IsUndef && NumElems == 4) |
| 5482 | return getTargetShuffleNode(X86ISD::MOVSHDUP, dl, VT, V1, DAG); |
Bruno Cardoso Lopes | 5023ef2 | 2010-08-31 22:22:11 +0000 | [diff] [blame] | 5483 | |
Dale Johannesen | 0488fb6 | 2010-09-30 23:57:10 +0000 | [diff] [blame] | 5484 | if (X86::isMOVSLDUPMask(SVOp) && HasSSE3 && V2IsUndef && NumElems == 4) |
| 5485 | return getTargetShuffleNode(X86ISD::MOVSLDUP, dl, VT, V1, DAG); |
Bruno Cardoso Lopes | 013bb3d | 2010-08-31 22:35:05 +0000 | [diff] [blame] | 5486 | |
Dale Johannesen | 0488fb6 | 2010-09-30 23:57:10 +0000 | [diff] [blame] | 5487 | if (X86::isMOVLPMask(SVOp)) |
| 5488 | return getMOVLP(Op, dl, DAG, HasSSE2); |
Evan Cheng | 0db9fe6 | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 5489 | |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 5490 | if (ShouldXformToMOVHLPS(SVOp) || |
| 5491 | ShouldXformToMOVLP(V1.getNode(), V2.getNode(), SVOp)) |
| 5492 | return CommuteVectorShuffle(SVOp, DAG); |
Evan Cheng | 0db9fe6 | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 5493 | |
Evan Cheng | f26ffe9 | 2008-05-29 08:22:04 +0000 | [diff] [blame] | 5494 | if (isShift) { |
| 5495 | // No better options. Use a vshl / vsrl. |
Dan Gohman | 8a55ce4 | 2009-09-23 21:02:20 +0000 | [diff] [blame] | 5496 | EVT EltVT = VT.getVectorElementType(); |
| 5497 | ShAmt *= EltVT.getSizeInBits(); |
Dale Johannesen | ace1610 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 5498 | return getVShift(isLeft, VT, ShVal, ShAmt, DAG, *this, dl); |
Evan Cheng | f26ffe9 | 2008-05-29 08:22:04 +0000 | [diff] [blame] | 5499 | } |
Eric Christopher | fd17929 | 2009-08-27 18:07:15 +0000 | [diff] [blame] | 5500 | |
Evan Cheng | 9eca5e8 | 2006-10-25 21:49:50 +0000 | [diff] [blame] | 5501 | bool Commuted = false; |
Chris Lattner | 8a59448 | 2007-11-25 00:24:49 +0000 | [diff] [blame] | 5502 | // FIXME: This should also accept a bitcast of a splat? Be careful, not |
| 5503 | // 1,1,1,1 -> v8i16 though. |
Gabor Greif | ba36cb5 | 2008-08-28 21:40:38 +0000 | [diff] [blame] | 5504 | V1IsSplat = isSplatVector(V1.getNode()); |
| 5505 | V2IsSplat = isSplatVector(V2.getNode()); |
Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 5506 | |
Chris Lattner | 8a59448 | 2007-11-25 00:24:49 +0000 | [diff] [blame] | 5507 | // Canonicalize the splat or undef, if present, to be on the RHS. |
Evan Cheng | 9bbbb98 | 2006-10-25 20:48:19 +0000 | [diff] [blame] | 5508 | if ((V1IsSplat || V1IsUndef) && !(V2IsSplat || V2IsUndef)) { |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 5509 | Op = CommuteVectorShuffle(SVOp, DAG); |
| 5510 | SVOp = cast<ShuffleVectorSDNode>(Op); |
| 5511 | V1 = SVOp->getOperand(0); |
| 5512 | V2 = SVOp->getOperand(1); |
Evan Cheng | 9bbbb98 | 2006-10-25 20:48:19 +0000 | [diff] [blame] | 5513 | std::swap(V1IsSplat, V2IsSplat); |
| 5514 | std::swap(V1IsUndef, V2IsUndef); |
Evan Cheng | 9eca5e8 | 2006-10-25 21:49:50 +0000 | [diff] [blame] | 5515 | Commuted = true; |
Evan Cheng | 9bbbb98 | 2006-10-25 20:48:19 +0000 | [diff] [blame] | 5516 | } |
| 5517 | |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 5518 | if (isCommutedMOVL(SVOp, V2IsSplat, V2IsUndef)) { |
| 5519 | // Shuffling low element of v1 into undef, just return v1. |
Eric Christopher | fd17929 | 2009-08-27 18:07:15 +0000 | [diff] [blame] | 5520 | if (V2IsUndef) |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 5521 | return V1; |
| 5522 | // If V2 is a splat, the mask may be malformed such as <4,3,3,3>, which |
| 5523 | // the instruction selector will not match, so get a canonical MOVL with |
| 5524 | // swapped operands to undo the commute. |
| 5525 | return getMOVL(DAG, dl, VT, V2, V1); |
Evan Cheng | d9b8e40 | 2006-10-16 06:36:00 +0000 | [diff] [blame] | 5526 | } |
Evan Cheng | 0db9fe6 | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 5527 | |
Bruno Cardoso Lopes | e8f279c | 2010-09-03 22:09:41 +0000 | [diff] [blame] | 5528 | if (X86::isUNPCKLMask(SVOp)) |
Dale Johannesen | 0488fb6 | 2010-09-30 23:57:10 +0000 | [diff] [blame] | 5529 | return getTargetShuffleNode(getUNPCKLOpcode(VT), dl, VT, V1, V2, DAG); |
Bruno Cardoso Lopes | e8f279c | 2010-09-03 22:09:41 +0000 | [diff] [blame] | 5530 | |
| 5531 | if (X86::isUNPCKHMask(SVOp)) |
Dale Johannesen | 0488fb6 | 2010-09-30 23:57:10 +0000 | [diff] [blame] | 5532 | return getTargetShuffleNode(getUNPCKHOpcode(VT), dl, VT, V1, V2, DAG); |
Evan Cheng | e111303 | 2006-10-04 18:33:38 +0000 | [diff] [blame] | 5533 | |
Evan Cheng | 9bbbb98 | 2006-10-25 20:48:19 +0000 | [diff] [blame] | 5534 | if (V2IsSplat) { |
| 5535 | // Normalize mask so all entries that point to V2 points to its first |
Anton Korobeynikov | 12c49af | 2006-11-21 00:01:06 +0000 | [diff] [blame] | 5536 | // element then try to match unpck{h|l} again. If match, return a |
Evan Cheng | 9bbbb98 | 2006-10-25 20:48:19 +0000 | [diff] [blame] | 5537 | // new vector_shuffle with the corrected mask. |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 5538 | SDValue NewMask = NormalizeMask(SVOp, DAG); |
| 5539 | ShuffleVectorSDNode *NSVOp = cast<ShuffleVectorSDNode>(NewMask); |
| 5540 | if (NSVOp != SVOp) { |
| 5541 | if (X86::isUNPCKLMask(NSVOp, true)) { |
| 5542 | return NewMask; |
| 5543 | } else if (X86::isUNPCKHMask(NSVOp, true)) { |
| 5544 | return NewMask; |
Evan Cheng | 0db9fe6 | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 5545 | } |
| 5546 | } |
| 5547 | } |
| 5548 | |
Evan Cheng | 9eca5e8 | 2006-10-25 21:49:50 +0000 | [diff] [blame] | 5549 | if (Commuted) { |
| 5550 | // Commute is back and try unpck* again. |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 5551 | // FIXME: this seems wrong. |
| 5552 | SDValue NewOp = CommuteVectorShuffle(SVOp, DAG); |
| 5553 | ShuffleVectorSDNode *NewSVOp = cast<ShuffleVectorSDNode>(NewOp); |
Bruno Cardoso Lopes | e8f279c | 2010-09-03 22:09:41 +0000 | [diff] [blame] | 5554 | |
| 5555 | if (X86::isUNPCKLMask(NewSVOp)) |
Dale Johannesen | 0488fb6 | 2010-09-30 23:57:10 +0000 | [diff] [blame] | 5556 | return getTargetShuffleNode(getUNPCKLOpcode(VT), dl, VT, V2, V1, DAG); |
Bruno Cardoso Lopes | e8f279c | 2010-09-03 22:09:41 +0000 | [diff] [blame] | 5557 | |
| 5558 | if (X86::isUNPCKHMask(NewSVOp)) |
Dale Johannesen | 0488fb6 | 2010-09-30 23:57:10 +0000 | [diff] [blame] | 5559 | return getTargetShuffleNode(getUNPCKHOpcode(VT), dl, VT, V2, V1, DAG); |
Evan Cheng | 9eca5e8 | 2006-10-25 21:49:50 +0000 | [diff] [blame] | 5560 | } |
Evan Cheng | 0db9fe6 | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 5561 | |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 5562 | // Normalize the node to match x86 shuffle ops if needed |
Dale Johannesen | 0488fb6 | 2010-09-30 23:57:10 +0000 | [diff] [blame] | 5563 | if (V2.getOpcode() != ISD::UNDEF && isCommutedSHUFP(SVOp)) |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 5564 | return CommuteVectorShuffle(SVOp, DAG); |
| 5565 | |
Bruno Cardoso Lopes | 7256e22 | 2010-09-03 23:24:06 +0000 | [diff] [blame] | 5566 | // The checks below are all present in isShuffleMaskLegal, but they are |
| 5567 | // inlined here right now to enable us to directly emit target specific |
| 5568 | // nodes, and remove one by one until they don't return Op anymore. |
| 5569 | SmallVector<int, 16> M; |
| 5570 | SVOp->getMask(M); |
| 5571 | |
Bruno Cardoso Lopes | aace0f2 | 2010-09-04 02:36:07 +0000 | [diff] [blame] | 5572 | if (isPALIGNRMask(M, VT, HasSSSE3)) |
| 5573 | return getTargetShuffleNode(X86ISD::PALIGN, dl, VT, V1, V2, |
| 5574 | X86::getShufflePALIGNRImmediate(SVOp), |
| 5575 | DAG); |
| 5576 | |
Bruno Cardoso Lopes | c800c0d | 2010-09-04 02:02:14 +0000 | [diff] [blame] | 5577 | if (ShuffleVectorSDNode::isSplatMask(&M[0], VT) && |
| 5578 | SVOp->getSplatIndex() == 0 && V2IsUndef) { |
| 5579 | if (VT == MVT::v2f64) |
| 5580 | return getTargetShuffleNode(X86ISD::UNPCKLPD, dl, VT, V1, V1, DAG); |
| 5581 | if (VT == MVT::v2i64) |
| 5582 | return getTargetShuffleNode(X86ISD::PUNPCKLQDQ, dl, VT, V1, V1, DAG); |
| 5583 | } |
| 5584 | |
Bruno Cardoso Lopes | bbfc310 | 2010-09-04 01:36:45 +0000 | [diff] [blame] | 5585 | if (isPSHUFHWMask(M, VT)) |
| 5586 | return getTargetShuffleNode(X86ISD::PSHUFHW, dl, VT, V1, |
| 5587 | X86::getShufflePSHUFHWImmediate(SVOp), |
| 5588 | DAG); |
| 5589 | |
| 5590 | if (isPSHUFLWMask(M, VT)) |
| 5591 | return getTargetShuffleNode(X86ISD::PSHUFLW, dl, VT, V1, |
| 5592 | X86::getShufflePSHUFLWImmediate(SVOp), |
| 5593 | DAG); |
| 5594 | |
Bruno Cardoso Lopes | 4c827f5 | 2010-09-04 01:22:57 +0000 | [diff] [blame] | 5595 | if (isSHUFPMask(M, VT)) { |
| 5596 | unsigned TargetMask = X86::getShuffleSHUFImmediate(SVOp); |
| 5597 | if (VT == MVT::v4f32 || VT == MVT::v4i32) |
| 5598 | return getTargetShuffleNode(X86ISD::SHUFPS, dl, VT, V1, V2, |
| 5599 | TargetMask, DAG); |
| 5600 | if (VT == MVT::v2f64 || VT == MVT::v2i64) |
| 5601 | return getTargetShuffleNode(X86ISD::SHUFPD, dl, VT, V1, V2, |
| 5602 | TargetMask, DAG); |
| 5603 | } |
| 5604 | |
Bruno Cardoso Lopes | a22c845 | 2010-09-04 00:39:43 +0000 | [diff] [blame] | 5605 | if (X86::isUNPCKL_v_undef_Mask(SVOp)) |
| 5606 | if (VT != MVT::v2i64 && VT != MVT::v2f64) |
| 5607 | return getTargetShuffleNode(getUNPCKLOpcode(VT), dl, VT, V1, V1, DAG); |
| 5608 | if (X86::isUNPCKH_v_undef_Mask(SVOp)) |
| 5609 | if (VT != MVT::v2i64 && VT != MVT::v2f64) |
| 5610 | return getTargetShuffleNode(getUNPCKHOpcode(VT), dl, VT, V1, V1, DAG); |
| 5611 | |
Evan Cheng | 14b32e1 | 2007-12-11 01:46:18 +0000 | [diff] [blame] | 5612 | // Handle v8i16 specifically since SSE can do byte extraction and insertion. |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 5613 | if (VT == MVT::v8i16) { |
Bruno Cardoso Lopes | bf8154a | 2010-08-21 01:32:18 +0000 | [diff] [blame] | 5614 | SDValue NewOp = LowerVECTOR_SHUFFLEv8i16(Op, DAG); |
Gabor Greif | ba36cb5 | 2008-08-28 21:40:38 +0000 | [diff] [blame] | 5615 | if (NewOp.getNode()) |
Evan Cheng | 14b32e1 | 2007-12-11 01:46:18 +0000 | [diff] [blame] | 5616 | return NewOp; |
| 5617 | } |
| 5618 | |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 5619 | if (VT == MVT::v16i8) { |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 5620 | SDValue NewOp = LowerVECTOR_SHUFFLEv16i8(SVOp, DAG, *this); |
Nate Begeman | b9a47b8 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 5621 | if (NewOp.getNode()) |
| 5622 | return NewOp; |
| 5623 | } |
Eric Christopher | fd17929 | 2009-08-27 18:07:15 +0000 | [diff] [blame] | 5624 | |
Dale Johannesen | 0488fb6 | 2010-09-30 23:57:10 +0000 | [diff] [blame] | 5625 | // Handle all 4 wide cases with a number of shuffles. |
| 5626 | if (NumElems == 4) |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 5627 | return LowerVECTOR_SHUFFLE_4wide(SVOp, DAG); |
Evan Cheng | 0db9fe6 | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 5628 | |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 5629 | return SDValue(); |
Evan Cheng | 0db9fe6 | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 5630 | } |
| 5631 | |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 5632 | SDValue |
| 5633 | X86TargetLowering::LowerEXTRACT_VECTOR_ELT_SSE4(SDValue Op, |
Dan Gohman | d858e90 | 2010-04-17 15:26:15 +0000 | [diff] [blame] | 5634 | SelectionDAG &DAG) const { |
Owen Anderson | e50ed30 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 5635 | EVT VT = Op.getValueType(); |
Dale Johannesen | 6f38cb6 | 2009-02-07 19:59:05 +0000 | [diff] [blame] | 5636 | DebugLoc dl = Op.getDebugLoc(); |
Duncan Sands | 83ec4b6 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 5637 | if (VT.getSizeInBits() == 8) { |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 5638 | SDValue Extract = DAG.getNode(X86ISD::PEXTRB, dl, MVT::i32, |
Nate Begeman | 14d12ca | 2008-02-11 04:19:36 +0000 | [diff] [blame] | 5639 | Op.getOperand(0), Op.getOperand(1)); |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 5640 | SDValue Assert = DAG.getNode(ISD::AssertZext, dl, MVT::i32, Extract, |
Nate Begeman | 14d12ca | 2008-02-11 04:19:36 +0000 | [diff] [blame] | 5641 | DAG.getValueType(VT)); |
Dale Johannesen | ace1610 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 5642 | return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert); |
Duncan Sands | 83ec4b6 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 5643 | } else if (VT.getSizeInBits() == 16) { |
Evan Cheng | 52ceafa | 2009-01-02 05:29:08 +0000 | [diff] [blame] | 5644 | unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue(); |
| 5645 | // If Idx is 0, it's cheaper to do a move instead of a pextrw. |
| 5646 | if (Idx == 0) |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 5647 | return DAG.getNode(ISD::TRUNCATE, dl, MVT::i16, |
| 5648 | DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32, |
Wesley Peck | bf17cfa | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 5649 | DAG.getNode(ISD::BITCAST, dl, |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 5650 | MVT::v4i32, |
Evan Cheng | 52ceafa | 2009-01-02 05:29:08 +0000 | [diff] [blame] | 5651 | Op.getOperand(0)), |
| 5652 | Op.getOperand(1))); |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 5653 | SDValue Extract = DAG.getNode(X86ISD::PEXTRW, dl, MVT::i32, |
Nate Begeman | 14d12ca | 2008-02-11 04:19:36 +0000 | [diff] [blame] | 5654 | Op.getOperand(0), Op.getOperand(1)); |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 5655 | SDValue Assert = DAG.getNode(ISD::AssertZext, dl, MVT::i32, Extract, |
Nate Begeman | 14d12ca | 2008-02-11 04:19:36 +0000 | [diff] [blame] | 5656 | DAG.getValueType(VT)); |
Dale Johannesen | ace1610 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 5657 | return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert); |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 5658 | } else if (VT == MVT::f32) { |
Evan Cheng | 62a3f15 | 2008-03-24 21:52:23 +0000 | [diff] [blame] | 5659 | // EXTRACTPS outputs to a GPR32 register which will require a movd to copy |
| 5660 | // the result back to FR32 register. It's only worth matching if the |
Dan Gohman | d17cfbe | 2008-10-31 00:57:24 +0000 | [diff] [blame] | 5661 | // result has a single use which is a store or a bitcast to i32. And in |
| 5662 | // the case of a store, it's not worth it if the index is a constant 0, |
| 5663 | // because a MOVSSmr can be used instead, which is smaller and faster. |
Evan Cheng | 62a3f15 | 2008-03-24 21:52:23 +0000 | [diff] [blame] | 5664 | if (!Op.hasOneUse()) |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 5665 | return SDValue(); |
Gabor Greif | ba36cb5 | 2008-08-28 21:40:38 +0000 | [diff] [blame] | 5666 | SDNode *User = *Op.getNode()->use_begin(); |
Dan Gohman | d17cfbe | 2008-10-31 00:57:24 +0000 | [diff] [blame] | 5667 | if ((User->getOpcode() != ISD::STORE || |
| 5668 | (isa<ConstantSDNode>(Op.getOperand(1)) && |
| 5669 | cast<ConstantSDNode>(Op.getOperand(1))->isNullValue())) && |
Wesley Peck | bf17cfa | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 5670 | (User->getOpcode() != ISD::BITCAST || |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 5671 | User->getValueType(0) != MVT::i32)) |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 5672 | return SDValue(); |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 5673 | SDValue Extract = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32, |
Wesley Peck | bf17cfa | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 5674 | DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, |
Dale Johannesen | ace1610 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 5675 | Op.getOperand(0)), |
| 5676 | Op.getOperand(1)); |
Wesley Peck | bf17cfa | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 5677 | return DAG.getNode(ISD::BITCAST, dl, MVT::f32, Extract); |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 5678 | } else if (VT == MVT::i32) { |
Mon P Wang | f0fcdd8 | 2009-01-15 21:10:20 +0000 | [diff] [blame] | 5679 | // ExtractPS works with constant index. |
| 5680 | if (isa<ConstantSDNode>(Op.getOperand(1))) |
| 5681 | return Op; |
Nate Begeman | 14d12ca | 2008-02-11 04:19:36 +0000 | [diff] [blame] | 5682 | } |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 5683 | return SDValue(); |
Nate Begeman | 14d12ca | 2008-02-11 04:19:36 +0000 | [diff] [blame] | 5684 | } |
| 5685 | |
| 5686 | |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 5687 | SDValue |
Dan Gohman | d858e90 | 2010-04-17 15:26:15 +0000 | [diff] [blame] | 5688 | X86TargetLowering::LowerEXTRACT_VECTOR_ELT(SDValue Op, |
| 5689 | SelectionDAG &DAG) const { |
Evan Cheng | 0db9fe6 | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 5690 | if (!isa<ConstantSDNode>(Op.getOperand(1))) |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 5691 | return SDValue(); |
Evan Cheng | 0db9fe6 | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 5692 | |
Evan Cheng | 62a3f15 | 2008-03-24 21:52:23 +0000 | [diff] [blame] | 5693 | if (Subtarget->hasSSE41()) { |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 5694 | SDValue Res = LowerEXTRACT_VECTOR_ELT_SSE4(Op, DAG); |
Gabor Greif | ba36cb5 | 2008-08-28 21:40:38 +0000 | [diff] [blame] | 5695 | if (Res.getNode()) |
Evan Cheng | 62a3f15 | 2008-03-24 21:52:23 +0000 | [diff] [blame] | 5696 | return Res; |
| 5697 | } |
Nate Begeman | 14d12ca | 2008-02-11 04:19:36 +0000 | [diff] [blame] | 5698 | |
Owen Anderson | e50ed30 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 5699 | EVT VT = Op.getValueType(); |
Dale Johannesen | 6f38cb6 | 2009-02-07 19:59:05 +0000 | [diff] [blame] | 5700 | DebugLoc dl = Op.getDebugLoc(); |
Evan Cheng | 0db9fe6 | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 5701 | // TODO: handle v16i8. |
Duncan Sands | 83ec4b6 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 5702 | if (VT.getSizeInBits() == 16) { |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 5703 | SDValue Vec = Op.getOperand(0); |
Dan Gohman | f5aeb1a | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 5704 | unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue(); |
Evan Cheng | 14b32e1 | 2007-12-11 01:46:18 +0000 | [diff] [blame] | 5705 | if (Idx == 0) |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 5706 | return DAG.getNode(ISD::TRUNCATE, dl, MVT::i16, |
| 5707 | DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32, |
Wesley Peck | bf17cfa | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 5708 | DAG.getNode(ISD::BITCAST, dl, |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 5709 | MVT::v4i32, Vec), |
Evan Cheng | 14b32e1 | 2007-12-11 01:46:18 +0000 | [diff] [blame] | 5710 | Op.getOperand(1))); |
Evan Cheng | 0db9fe6 | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 5711 | // Transform it so it match pextrw which produces a 32-bit result. |
Ken Dyck | 70d0ef1 | 2009-12-17 15:31:52 +0000 | [diff] [blame] | 5712 | EVT EltVT = MVT::i32; |
Dan Gohman | 8a55ce4 | 2009-09-23 21:02:20 +0000 | [diff] [blame] | 5713 | SDValue Extract = DAG.getNode(X86ISD::PEXTRW, dl, EltVT, |
Evan Cheng | 0db9fe6 | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 5714 | Op.getOperand(0), Op.getOperand(1)); |
Dan Gohman | 8a55ce4 | 2009-09-23 21:02:20 +0000 | [diff] [blame] | 5715 | SDValue Assert = DAG.getNode(ISD::AssertZext, dl, EltVT, Extract, |
Evan Cheng | 0db9fe6 | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 5716 | DAG.getValueType(VT)); |
Dale Johannesen | ace1610 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 5717 | return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert); |
Duncan Sands | 83ec4b6 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 5718 | } else if (VT.getSizeInBits() == 32) { |
Dan Gohman | f5aeb1a | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 5719 | unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue(); |
Evan Cheng | 0db9fe6 | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 5720 | if (Idx == 0) |
| 5721 | return Op; |
Eric Christopher | fd17929 | 2009-08-27 18:07:15 +0000 | [diff] [blame] | 5722 | |
Evan Cheng | 0db9fe6 | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 5723 | // SHUFPS the element to the lowest double word, then movss. |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 5724 | int Mask[4] = { Idx, -1, -1, -1 }; |
Owen Anderson | e50ed30 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 5725 | EVT VVT = Op.getOperand(0).getValueType(); |
Eric Christopher | fd17929 | 2009-08-27 18:07:15 +0000 | [diff] [blame] | 5726 | SDValue Vec = DAG.getVectorShuffle(VVT, dl, Op.getOperand(0), |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 5727 | DAG.getUNDEF(VVT), Mask); |
Dale Johannesen | ace1610 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 5728 | return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, VT, Vec, |
Chris Lattner | 0bd4893 | 2008-01-17 07:00:52 +0000 | [diff] [blame] | 5729 | DAG.getIntPtrConstant(0)); |
Duncan Sands | 83ec4b6 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 5730 | } else if (VT.getSizeInBits() == 64) { |
Nate Begeman | 14d12ca | 2008-02-11 04:19:36 +0000 | [diff] [blame] | 5731 | // FIXME: .td only matches this for <2 x f64>, not <2 x i64> on 32b |
| 5732 | // FIXME: seems like this should be unnecessary if mov{h,l}pd were taught |
| 5733 | // to match extract_elt for f64. |
Dan Gohman | f5aeb1a | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 5734 | unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue(); |
Evan Cheng | 0db9fe6 | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 5735 | if (Idx == 0) |
| 5736 | return Op; |
| 5737 | |
| 5738 | // UNPCKHPD the element to the lowest double word, then movsd. |
| 5739 | // Note if the lower 64 bits of the result of the UNPCKHPD is then stored |
| 5740 | // to a f64mem, the whole operation is folded into a single MOVHPDmr. |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 5741 | int Mask[2] = { 1, -1 }; |
Owen Anderson | e50ed30 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 5742 | EVT VVT = Op.getOperand(0).getValueType(); |
Eric Christopher | fd17929 | 2009-08-27 18:07:15 +0000 | [diff] [blame] | 5743 | SDValue Vec = DAG.getVectorShuffle(VVT, dl, Op.getOperand(0), |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 5744 | DAG.getUNDEF(VVT), Mask); |
Dale Johannesen | ace1610 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 5745 | return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, VT, Vec, |
Chris Lattner | 0bd4893 | 2008-01-17 07:00:52 +0000 | [diff] [blame] | 5746 | DAG.getIntPtrConstant(0)); |
Evan Cheng | 0db9fe6 | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 5747 | } |
| 5748 | |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 5749 | return SDValue(); |
Evan Cheng | 0db9fe6 | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 5750 | } |
| 5751 | |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 5752 | SDValue |
Dan Gohman | d858e90 | 2010-04-17 15:26:15 +0000 | [diff] [blame] | 5753 | X86TargetLowering::LowerINSERT_VECTOR_ELT_SSE4(SDValue Op, |
| 5754 | SelectionDAG &DAG) const { |
Owen Anderson | e50ed30 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 5755 | EVT VT = Op.getValueType(); |
Dan Gohman | 8a55ce4 | 2009-09-23 21:02:20 +0000 | [diff] [blame] | 5756 | EVT EltVT = VT.getVectorElementType(); |
Dale Johannesen | 6f38cb6 | 2009-02-07 19:59:05 +0000 | [diff] [blame] | 5757 | DebugLoc dl = Op.getDebugLoc(); |
Nate Begeman | 14d12ca | 2008-02-11 04:19:36 +0000 | [diff] [blame] | 5758 | |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 5759 | SDValue N0 = Op.getOperand(0); |
| 5760 | SDValue N1 = Op.getOperand(1); |
| 5761 | SDValue N2 = Op.getOperand(2); |
Nate Begeman | 14d12ca | 2008-02-11 04:19:36 +0000 | [diff] [blame] | 5762 | |
Dan Gohman | 8a55ce4 | 2009-09-23 21:02:20 +0000 | [diff] [blame] | 5763 | if ((EltVT.getSizeInBits() == 8 || EltVT.getSizeInBits() == 16) && |
Dan Gohman | ef521f1 | 2008-08-14 22:53:18 +0000 | [diff] [blame] | 5764 | isa<ConstantSDNode>(N2)) { |
Chris Lattner | 8f2b4cc | 2010-02-23 02:07:48 +0000 | [diff] [blame] | 5765 | unsigned Opc; |
| 5766 | if (VT == MVT::v8i16) |
| 5767 | Opc = X86ISD::PINSRW; |
Chris Lattner | 8f2b4cc | 2010-02-23 02:07:48 +0000 | [diff] [blame] | 5768 | else if (VT == MVT::v16i8) |
| 5769 | Opc = X86ISD::PINSRB; |
| 5770 | else |
| 5771 | Opc = X86ISD::PINSRB; |
| 5772 | |
Nate Begeman | 14d12ca | 2008-02-11 04:19:36 +0000 | [diff] [blame] | 5773 | // Transform it so it match pinsr{b,w} which expects a GR32 as its second |
| 5774 | // argument. |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 5775 | if (N1.getValueType() != MVT::i32) |
| 5776 | N1 = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, N1); |
| 5777 | if (N2.getValueType() != MVT::i32) |
Dan Gohman | f5aeb1a | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 5778 | N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue()); |
Dale Johannesen | ace1610 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 5779 | return DAG.getNode(Opc, dl, VT, N0, N1, N2); |
Dan Gohman | 8a55ce4 | 2009-09-23 21:02:20 +0000 | [diff] [blame] | 5780 | } else if (EltVT == MVT::f32 && isa<ConstantSDNode>(N2)) { |
Nate Begeman | 14d12ca | 2008-02-11 04:19:36 +0000 | [diff] [blame] | 5781 | // Bits [7:6] of the constant are the source select. This will always be |
| 5782 | // zero here. The DAG Combiner may combine an extract_elt index into these |
| 5783 | // bits. For example (insert (extract, 3), 2) could be matched by putting |
| 5784 | // the '3' into bits [7:6] of X86ISD::INSERTPS. |
Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 5785 | // Bits [5:4] of the constant are the destination select. This is the |
Nate Begeman | 14d12ca | 2008-02-11 04:19:36 +0000 | [diff] [blame] | 5786 | // value of the incoming immediate. |
Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 5787 | // Bits [3:0] of the constant are the zero mask. The DAG Combiner may |
Nate Begeman | 14d12ca | 2008-02-11 04:19:36 +0000 | [diff] [blame] | 5788 | // combine either bitwise AND or insert of float 0.0 to set these bits. |
Dan Gohman | f5aeb1a | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 5789 | N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue() << 4); |
Eric Christopher | fbd6687 | 2009-07-24 00:33:09 +0000 | [diff] [blame] | 5790 | // Create this as a scalar to vector.. |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 5791 | N1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4f32, N1); |
Dale Johannesen | ace1610 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 5792 | return DAG.getNode(X86ISD::INSERTPS, dl, VT, N0, N1, N2); |
Dan Gohman | 8a55ce4 | 2009-09-23 21:02:20 +0000 | [diff] [blame] | 5793 | } else if (EltVT == MVT::i32 && isa<ConstantSDNode>(N2)) { |
Eric Christopher | fbd6687 | 2009-07-24 00:33:09 +0000 | [diff] [blame] | 5794 | // PINSR* works with constant index. |
| 5795 | return Op; |
Nate Begeman | 14d12ca | 2008-02-11 04:19:36 +0000 | [diff] [blame] | 5796 | } |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 5797 | return SDValue(); |
Nate Begeman | 14d12ca | 2008-02-11 04:19:36 +0000 | [diff] [blame] | 5798 | } |
| 5799 | |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 5800 | SDValue |
Dan Gohman | d858e90 | 2010-04-17 15:26:15 +0000 | [diff] [blame] | 5801 | X86TargetLowering::LowerINSERT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) const { |
Owen Anderson | e50ed30 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 5802 | EVT VT = Op.getValueType(); |
Dan Gohman | 8a55ce4 | 2009-09-23 21:02:20 +0000 | [diff] [blame] | 5803 | EVT EltVT = VT.getVectorElementType(); |
Nate Begeman | 14d12ca | 2008-02-11 04:19:36 +0000 | [diff] [blame] | 5804 | |
| 5805 | if (Subtarget->hasSSE41()) |
| 5806 | return LowerINSERT_VECTOR_ELT_SSE4(Op, DAG); |
| 5807 | |
Dan Gohman | 8a55ce4 | 2009-09-23 21:02:20 +0000 | [diff] [blame] | 5808 | if (EltVT == MVT::i8) |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 5809 | return SDValue(); |
Evan Cheng | 794405e | 2007-12-12 07:55:34 +0000 | [diff] [blame] | 5810 | |
Dale Johannesen | 6f38cb6 | 2009-02-07 19:59:05 +0000 | [diff] [blame] | 5811 | DebugLoc dl = Op.getDebugLoc(); |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 5812 | SDValue N0 = Op.getOperand(0); |
| 5813 | SDValue N1 = Op.getOperand(1); |
| 5814 | SDValue N2 = Op.getOperand(2); |
Evan Cheng | 794405e | 2007-12-12 07:55:34 +0000 | [diff] [blame] | 5815 | |
Dan Gohman | 8a55ce4 | 2009-09-23 21:02:20 +0000 | [diff] [blame] | 5816 | if (EltVT.getSizeInBits() == 16 && isa<ConstantSDNode>(N2)) { |
Evan Cheng | 794405e | 2007-12-12 07:55:34 +0000 | [diff] [blame] | 5817 | // Transform it so it match pinsrw which expects a 16-bit value in a GR32 |
| 5818 | // as its second argument. |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 5819 | if (N1.getValueType() != MVT::i32) |
| 5820 | N1 = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, N1); |
| 5821 | if (N2.getValueType() != MVT::i32) |
Dan Gohman | f5aeb1a | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 5822 | N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue()); |
Dale Johannesen | 0488fb6 | 2010-09-30 23:57:10 +0000 | [diff] [blame] | 5823 | return DAG.getNode(X86ISD::PINSRW, dl, VT, N0, N1, N2); |
Evan Cheng | 0db9fe6 | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 5824 | } |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 5825 | return SDValue(); |
Evan Cheng | 0db9fe6 | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 5826 | } |
| 5827 | |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 5828 | SDValue |
Dan Gohman | d858e90 | 2010-04-17 15:26:15 +0000 | [diff] [blame] | 5829 | X86TargetLowering::LowerSCALAR_TO_VECTOR(SDValue Op, SelectionDAG &DAG) const { |
Dale Johannesen | 6f38cb6 | 2009-02-07 19:59:05 +0000 | [diff] [blame] | 5830 | DebugLoc dl = Op.getDebugLoc(); |
Michael J. Spencer | ec38de2 | 2010-10-10 22:04:20 +0000 | [diff] [blame] | 5831 | |
Chris Lattner | f172ecd | 2010-07-04 23:07:25 +0000 | [diff] [blame] | 5832 | if (Op.getValueType() == MVT::v1i64 && |
| 5833 | Op.getOperand(0).getValueType() == MVT::i64) |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 5834 | return DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v1i64, Op.getOperand(0)); |
Rafael Espindola | def390a | 2009-08-03 02:45:34 +0000 | [diff] [blame] | 5835 | |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 5836 | SDValue AnyExt = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, Op.getOperand(0)); |
Dale Johannesen | 0488fb6 | 2010-09-30 23:57:10 +0000 | [diff] [blame] | 5837 | assert(Op.getValueType().getSimpleVT().getSizeInBits() == 128 && |
| 5838 | "Expected an SSE type!"); |
Wesley Peck | bf17cfa | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 5839 | return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), |
Dale Johannesen | 0488fb6 | 2010-09-30 23:57:10 +0000 | [diff] [blame] | 5840 | DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,AnyExt)); |
Evan Cheng | 0db9fe6 | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 5841 | } |
| 5842 | |
Bill Wendling | 056292f | 2008-09-16 21:48:12 +0000 | [diff] [blame] | 5843 | // ConstantPool, JumpTable, GlobalAddress, and ExternalSymbol are lowered as |
| 5844 | // their target countpart wrapped in the X86ISD::Wrapper node. Suppose N is |
| 5845 | // one of the above mentioned nodes. It has to be wrapped because otherwise |
| 5846 | // Select(N) returns N. So the raw TargetGlobalAddress nodes, etc. can only |
| 5847 | // be used to form addressing mode. These wrapped nodes will be selected |
| 5848 | // into MOV32ri. |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 5849 | SDValue |
Dan Gohman | d858e90 | 2010-04-17 15:26:15 +0000 | [diff] [blame] | 5850 | X86TargetLowering::LowerConstantPool(SDValue Op, SelectionDAG &DAG) const { |
Evan Cheng | 0db9fe6 | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 5851 | ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op); |
Eric Christopher | fd17929 | 2009-08-27 18:07:15 +0000 | [diff] [blame] | 5852 | |
Chris Lattner | 41621a2 | 2009-06-26 19:22:52 +0000 | [diff] [blame] | 5853 | // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the |
| 5854 | // global base reg. |
| 5855 | unsigned char OpFlag = 0; |
Chris Lattner | 18c5987 | 2009-06-27 04:16:01 +0000 | [diff] [blame] | 5856 | unsigned WrapperKind = X86ISD::Wrapper; |
Anton Korobeynikov | b5e0172 | 2009-08-05 23:01:26 +0000 | [diff] [blame] | 5857 | CodeModel::Model M = getTargetMachine().getCodeModel(); |
| 5858 | |
Chris Lattner | 4f06649 | 2009-07-11 20:29:19 +0000 | [diff] [blame] | 5859 | if (Subtarget->isPICStyleRIPRel() && |
Anton Korobeynikov | b5e0172 | 2009-08-05 23:01:26 +0000 | [diff] [blame] | 5860 | (M == CodeModel::Small || M == CodeModel::Kernel)) |
Chris Lattner | e4df756 | 2009-07-09 03:15:51 +0000 | [diff] [blame] | 5861 | WrapperKind = X86ISD::WrapperRIP; |
Chris Lattner | 3b67e9b | 2009-07-10 20:47:30 +0000 | [diff] [blame] | 5862 | else if (Subtarget->isPICStyleGOT()) |
Chris Lattner | 88e1fd5 | 2009-07-09 04:24:46 +0000 | [diff] [blame] | 5863 | OpFlag = X86II::MO_GOTOFF; |
Chris Lattner | e2c9208 | 2009-07-10 21:00:45 +0000 | [diff] [blame] | 5864 | else if (Subtarget->isPICStyleStubPIC()) |
Chris Lattner | 88e1fd5 | 2009-07-09 04:24:46 +0000 | [diff] [blame] | 5865 | OpFlag = X86II::MO_PIC_BASE_OFFSET; |
Eric Christopher | fd17929 | 2009-08-27 18:07:15 +0000 | [diff] [blame] | 5866 | |
Evan Cheng | 1606e8e | 2009-03-13 07:51:59 +0000 | [diff] [blame] | 5867 | SDValue Result = DAG.getTargetConstantPool(CP->getConstVal(), getPointerTy(), |
Chris Lattner | 41621a2 | 2009-06-26 19:22:52 +0000 | [diff] [blame] | 5868 | CP->getAlignment(), |
| 5869 | CP->getOffset(), OpFlag); |
| 5870 | DebugLoc DL = CP->getDebugLoc(); |
Chris Lattner | 18c5987 | 2009-06-27 04:16:01 +0000 | [diff] [blame] | 5871 | Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result); |
Anton Korobeynikov | 7f70559 | 2007-01-12 19:20:47 +0000 | [diff] [blame] | 5872 | // With PIC, the address is actually $g + Offset. |
Chris Lattner | 41621a2 | 2009-06-26 19:22:52 +0000 | [diff] [blame] | 5873 | if (OpFlag) { |
| 5874 | Result = DAG.getNode(ISD::ADD, DL, getPointerTy(), |
Dale Johannesen | b300d2a | 2009-02-07 00:55:49 +0000 | [diff] [blame] | 5875 | DAG.getNode(X86ISD::GlobalBaseReg, |
Chris Lattner | c7f3ace | 2010-04-02 20:16:16 +0000 | [diff] [blame] | 5876 | DebugLoc(), getPointerTy()), |
Anton Korobeynikov | 7f70559 | 2007-01-12 19:20:47 +0000 | [diff] [blame] | 5877 | Result); |
Evan Cheng | 0db9fe6 | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 5878 | } |
| 5879 | |
| 5880 | return Result; |
| 5881 | } |
| 5882 | |
Dan Gohman | d858e90 | 2010-04-17 15:26:15 +0000 | [diff] [blame] | 5883 | SDValue X86TargetLowering::LowerJumpTable(SDValue Op, SelectionDAG &DAG) const { |
Chris Lattner | 18c5987 | 2009-06-27 04:16:01 +0000 | [diff] [blame] | 5884 | JumpTableSDNode *JT = cast<JumpTableSDNode>(Op); |
Eric Christopher | fd17929 | 2009-08-27 18:07:15 +0000 | [diff] [blame] | 5885 | |
Chris Lattner | 18c5987 | 2009-06-27 04:16:01 +0000 | [diff] [blame] | 5886 | // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the |
| 5887 | // global base reg. |
| 5888 | unsigned char OpFlag = 0; |
| 5889 | unsigned WrapperKind = X86ISD::Wrapper; |
Anton Korobeynikov | b5e0172 | 2009-08-05 23:01:26 +0000 | [diff] [blame] | 5890 | CodeModel::Model M = getTargetMachine().getCodeModel(); |
| 5891 | |
Chris Lattner | 4f06649 | 2009-07-11 20:29:19 +0000 | [diff] [blame] | 5892 | if (Subtarget->isPICStyleRIPRel() && |
Anton Korobeynikov | b5e0172 | 2009-08-05 23:01:26 +0000 | [diff] [blame] | 5893 | (M == CodeModel::Small || M == CodeModel::Kernel)) |
Chris Lattner | e4df756 | 2009-07-09 03:15:51 +0000 | [diff] [blame] | 5894 | WrapperKind = X86ISD::WrapperRIP; |
Chris Lattner | 3b67e9b | 2009-07-10 20:47:30 +0000 | [diff] [blame] | 5895 | else if (Subtarget->isPICStyleGOT()) |
Chris Lattner | 88e1fd5 | 2009-07-09 04:24:46 +0000 | [diff] [blame] | 5896 | OpFlag = X86II::MO_GOTOFF; |
Chris Lattner | e2c9208 | 2009-07-10 21:00:45 +0000 | [diff] [blame] | 5897 | else if (Subtarget->isPICStyleStubPIC()) |
Chris Lattner | 88e1fd5 | 2009-07-09 04:24:46 +0000 | [diff] [blame] | 5898 | OpFlag = X86II::MO_PIC_BASE_OFFSET; |
Eric Christopher | fd17929 | 2009-08-27 18:07:15 +0000 | [diff] [blame] | 5899 | |
Chris Lattner | 18c5987 | 2009-06-27 04:16:01 +0000 | [diff] [blame] | 5900 | SDValue Result = DAG.getTargetJumpTable(JT->getIndex(), getPointerTy(), |
| 5901 | OpFlag); |
| 5902 | DebugLoc DL = JT->getDebugLoc(); |
| 5903 | Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result); |
Eric Christopher | fd17929 | 2009-08-27 18:07:15 +0000 | [diff] [blame] | 5904 | |
Chris Lattner | 18c5987 | 2009-06-27 04:16:01 +0000 | [diff] [blame] | 5905 | // With PIC, the address is actually $g + Offset. |
Chris Lattner | 1e61e69 | 2010-11-15 02:46:57 +0000 | [diff] [blame] | 5906 | if (OpFlag) |
Chris Lattner | 18c5987 | 2009-06-27 04:16:01 +0000 | [diff] [blame] | 5907 | Result = DAG.getNode(ISD::ADD, DL, getPointerTy(), |
| 5908 | DAG.getNode(X86ISD::GlobalBaseReg, |
Chris Lattner | c7f3ace | 2010-04-02 20:16:16 +0000 | [diff] [blame] | 5909 | DebugLoc(), getPointerTy()), |
Chris Lattner | 18c5987 | 2009-06-27 04:16:01 +0000 | [diff] [blame] | 5910 | Result); |
Eric Christopher | fd17929 | 2009-08-27 18:07:15 +0000 | [diff] [blame] | 5911 | |
Chris Lattner | 18c5987 | 2009-06-27 04:16:01 +0000 | [diff] [blame] | 5912 | return Result; |
| 5913 | } |
| 5914 | |
| 5915 | SDValue |
Dan Gohman | d858e90 | 2010-04-17 15:26:15 +0000 | [diff] [blame] | 5916 | X86TargetLowering::LowerExternalSymbol(SDValue Op, SelectionDAG &DAG) const { |
Chris Lattner | 18c5987 | 2009-06-27 04:16:01 +0000 | [diff] [blame] | 5917 | const char *Sym = cast<ExternalSymbolSDNode>(Op)->getSymbol(); |
Eric Christopher | fd17929 | 2009-08-27 18:07:15 +0000 | [diff] [blame] | 5918 | |
Chris Lattner | 18c5987 | 2009-06-27 04:16:01 +0000 | [diff] [blame] | 5919 | // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the |
| 5920 | // global base reg. |
| 5921 | unsigned char OpFlag = 0; |
| 5922 | unsigned WrapperKind = X86ISD::Wrapper; |
Anton Korobeynikov | b5e0172 | 2009-08-05 23:01:26 +0000 | [diff] [blame] | 5923 | CodeModel::Model M = getTargetMachine().getCodeModel(); |
| 5924 | |
Chris Lattner | 4f06649 | 2009-07-11 20:29:19 +0000 | [diff] [blame] | 5925 | if (Subtarget->isPICStyleRIPRel() && |
Anton Korobeynikov | b5e0172 | 2009-08-05 23:01:26 +0000 | [diff] [blame] | 5926 | (M == CodeModel::Small || M == CodeModel::Kernel)) |
Chris Lattner | e4df756 | 2009-07-09 03:15:51 +0000 | [diff] [blame] | 5927 | WrapperKind = X86ISD::WrapperRIP; |
Chris Lattner | 3b67e9b | 2009-07-10 20:47:30 +0000 | [diff] [blame] | 5928 | else if (Subtarget->isPICStyleGOT()) |
Chris Lattner | 88e1fd5 | 2009-07-09 04:24:46 +0000 | [diff] [blame] | 5929 | OpFlag = X86II::MO_GOTOFF; |
Chris Lattner | e2c9208 | 2009-07-10 21:00:45 +0000 | [diff] [blame] | 5930 | else if (Subtarget->isPICStyleStubPIC()) |
Chris Lattner | 88e1fd5 | 2009-07-09 04:24:46 +0000 | [diff] [blame] | 5931 | OpFlag = X86II::MO_PIC_BASE_OFFSET; |
Eric Christopher | fd17929 | 2009-08-27 18:07:15 +0000 | [diff] [blame] | 5932 | |
Chris Lattner | 18c5987 | 2009-06-27 04:16:01 +0000 | [diff] [blame] | 5933 | SDValue Result = DAG.getTargetExternalSymbol(Sym, getPointerTy(), OpFlag); |
Eric Christopher | fd17929 | 2009-08-27 18:07:15 +0000 | [diff] [blame] | 5934 | |
Chris Lattner | 18c5987 | 2009-06-27 04:16:01 +0000 | [diff] [blame] | 5935 | DebugLoc DL = Op.getDebugLoc(); |
| 5936 | Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result); |
Eric Christopher | fd17929 | 2009-08-27 18:07:15 +0000 | [diff] [blame] | 5937 | |
| 5938 | |
Chris Lattner | 18c5987 | 2009-06-27 04:16:01 +0000 | [diff] [blame] | 5939 | // With PIC, the address is actually $g + Offset. |
| 5940 | if (getTargetMachine().getRelocationModel() == Reloc::PIC_ && |
Chris Lattner | e4df756 | 2009-07-09 03:15:51 +0000 | [diff] [blame] | 5941 | !Subtarget->is64Bit()) { |
Chris Lattner | 18c5987 | 2009-06-27 04:16:01 +0000 | [diff] [blame] | 5942 | Result = DAG.getNode(ISD::ADD, DL, getPointerTy(), |
| 5943 | DAG.getNode(X86ISD::GlobalBaseReg, |
Chris Lattner | c7f3ace | 2010-04-02 20:16:16 +0000 | [diff] [blame] | 5944 | DebugLoc(), getPointerTy()), |
Chris Lattner | 18c5987 | 2009-06-27 04:16:01 +0000 | [diff] [blame] | 5945 | Result); |
| 5946 | } |
Eric Christopher | fd17929 | 2009-08-27 18:07:15 +0000 | [diff] [blame] | 5947 | |
Chris Lattner | 18c5987 | 2009-06-27 04:16:01 +0000 | [diff] [blame] | 5948 | return Result; |
| 5949 | } |
| 5950 | |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 5951 | SDValue |
Dan Gohman | d858e90 | 2010-04-17 15:26:15 +0000 | [diff] [blame] | 5952 | X86TargetLowering::LowerBlockAddress(SDValue Op, SelectionDAG &DAG) const { |
Dan Gohman | 29cbade | 2009-11-20 23:18:13 +0000 | [diff] [blame] | 5953 | // Create the TargetBlockAddressAddress node. |
| 5954 | unsigned char OpFlags = |
| 5955 | Subtarget->ClassifyBlockAddressReference(); |
Dan Gohman | f705adb | 2009-10-30 01:28:02 +0000 | [diff] [blame] | 5956 | CodeModel::Model M = getTargetMachine().getCodeModel(); |
Dan Gohman | 46510a7 | 2010-04-15 01:51:59 +0000 | [diff] [blame] | 5957 | const BlockAddress *BA = cast<BlockAddressSDNode>(Op)->getBlockAddress(); |
Dan Gohman | 29cbade | 2009-11-20 23:18:13 +0000 | [diff] [blame] | 5958 | DebugLoc dl = Op.getDebugLoc(); |
| 5959 | SDValue Result = DAG.getBlockAddress(BA, getPointerTy(), |
| 5960 | /*isTarget=*/true, OpFlags); |
| 5961 | |
Dan Gohman | f705adb | 2009-10-30 01:28:02 +0000 | [diff] [blame] | 5962 | if (Subtarget->isPICStyleRIPRel() && |
| 5963 | (M == CodeModel::Small || M == CodeModel::Kernel)) |
Dan Gohman | 29cbade | 2009-11-20 23:18:13 +0000 | [diff] [blame] | 5964 | Result = DAG.getNode(X86ISD::WrapperRIP, dl, getPointerTy(), Result); |
| 5965 | else |
| 5966 | Result = DAG.getNode(X86ISD::Wrapper, dl, getPointerTy(), Result); |
Dan Gohman | f705adb | 2009-10-30 01:28:02 +0000 | [diff] [blame] | 5967 | |
Dan Gohman | 29cbade | 2009-11-20 23:18:13 +0000 | [diff] [blame] | 5968 | // With PIC, the address is actually $g + Offset. |
| 5969 | if (isGlobalRelativeToPICBase(OpFlags)) { |
| 5970 | Result = DAG.getNode(ISD::ADD, dl, getPointerTy(), |
| 5971 | DAG.getNode(X86ISD::GlobalBaseReg, dl, getPointerTy()), |
| 5972 | Result); |
| 5973 | } |
Dan Gohman | f705adb | 2009-10-30 01:28:02 +0000 | [diff] [blame] | 5974 | |
| 5975 | return Result; |
| 5976 | } |
| 5977 | |
| 5978 | SDValue |
Dale Johannesen | 33c960f | 2009-02-04 20:06:27 +0000 | [diff] [blame] | 5979 | X86TargetLowering::LowerGlobalAddress(const GlobalValue *GV, DebugLoc dl, |
Dan Gohman | 6520e20 | 2008-10-18 02:06:02 +0000 | [diff] [blame] | 5980 | int64_t Offset, |
Evan Cheng | da43bcf | 2008-09-24 00:05:32 +0000 | [diff] [blame] | 5981 | SelectionDAG &DAG) const { |
Dan Gohman | 6520e20 | 2008-10-18 02:06:02 +0000 | [diff] [blame] | 5982 | // Create the TargetGlobalAddress node, folding in the constant |
| 5983 | // offset if it is legal. |
Chris Lattner | d392bd9 | 2009-07-10 07:20:05 +0000 | [diff] [blame] | 5984 | unsigned char OpFlags = |
| 5985 | Subtarget->ClassifyGlobalReference(GV, getTargetMachine()); |
Anton Korobeynikov | b5e0172 | 2009-08-05 23:01:26 +0000 | [diff] [blame] | 5986 | CodeModel::Model M = getTargetMachine().getCodeModel(); |
Dan Gohman | 6520e20 | 2008-10-18 02:06:02 +0000 | [diff] [blame] | 5987 | SDValue Result; |
Anton Korobeynikov | b5e0172 | 2009-08-05 23:01:26 +0000 | [diff] [blame] | 5988 | if (OpFlags == X86II::MO_NO_FLAG && |
| 5989 | X86::isOffsetSuitableForCodeModel(Offset, M)) { |
Chris Lattner | 4aa21aa | 2009-07-09 00:58:53 +0000 | [diff] [blame] | 5990 | // A direct static reference to a global. |
Devang Patel | 0d881da | 2010-07-06 22:08:15 +0000 | [diff] [blame] | 5991 | Result = DAG.getTargetGlobalAddress(GV, dl, getPointerTy(), Offset); |
Dan Gohman | 6520e20 | 2008-10-18 02:06:02 +0000 | [diff] [blame] | 5992 | Offset = 0; |
Chris Lattner | 18c5987 | 2009-06-27 04:16:01 +0000 | [diff] [blame] | 5993 | } else { |
Devang Patel | 0d881da | 2010-07-06 22:08:15 +0000 | [diff] [blame] | 5994 | Result = DAG.getTargetGlobalAddress(GV, dl, getPointerTy(), 0, OpFlags); |
Chris Lattner | 18c5987 | 2009-06-27 04:16:01 +0000 | [diff] [blame] | 5995 | } |
Eric Christopher | fd17929 | 2009-08-27 18:07:15 +0000 | [diff] [blame] | 5996 | |
Chris Lattner | 4f06649 | 2009-07-11 20:29:19 +0000 | [diff] [blame] | 5997 | if (Subtarget->isPICStyleRIPRel() && |
Anton Korobeynikov | b5e0172 | 2009-08-05 23:01:26 +0000 | [diff] [blame] | 5998 | (M == CodeModel::Small || M == CodeModel::Kernel)) |
Chris Lattner | 18c5987 | 2009-06-27 04:16:01 +0000 | [diff] [blame] | 5999 | Result = DAG.getNode(X86ISD::WrapperRIP, dl, getPointerTy(), Result); |
| 6000 | else |
| 6001 | Result = DAG.getNode(X86ISD::Wrapper, dl, getPointerTy(), Result); |
Dan Gohman | 6520e20 | 2008-10-18 02:06:02 +0000 | [diff] [blame] | 6002 | |
Anton Korobeynikov | 7f70559 | 2007-01-12 19:20:47 +0000 | [diff] [blame] | 6003 | // With PIC, the address is actually $g + Offset. |
Chris Lattner | 36c2501 | 2009-07-10 07:34:39 +0000 | [diff] [blame] | 6004 | if (isGlobalRelativeToPICBase(OpFlags)) { |
Dale Johannesen | 33c960f | 2009-02-04 20:06:27 +0000 | [diff] [blame] | 6005 | Result = DAG.getNode(ISD::ADD, dl, getPointerTy(), |
| 6006 | DAG.getNode(X86ISD::GlobalBaseReg, dl, getPointerTy()), |
Anton Korobeynikov | 7f70559 | 2007-01-12 19:20:47 +0000 | [diff] [blame] | 6007 | Result); |
Evan Cheng | 0db9fe6 | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 6008 | } |
Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 6009 | |
Chris Lattner | 36c2501 | 2009-07-10 07:34:39 +0000 | [diff] [blame] | 6010 | // For globals that require a load from a stub to get the address, emit the |
| 6011 | // load. |
| 6012 | if (isGlobalStubReference(OpFlags)) |
Dale Johannesen | 33c960f | 2009-02-04 20:06:27 +0000 | [diff] [blame] | 6013 | Result = DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(), Result, |
Chris Lattner | d1c24ed | 2010-09-21 06:44:06 +0000 | [diff] [blame] | 6014 | MachinePointerInfo::getGOT(), false, false, 0); |
Evan Cheng | 0db9fe6 | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 6015 | |
Dan Gohman | 6520e20 | 2008-10-18 02:06:02 +0000 | [diff] [blame] | 6016 | // If there was a non-zero offset that we didn't fold, create an explicit |
| 6017 | // addition for it. |
| 6018 | if (Offset != 0) |
Dale Johannesen | 33c960f | 2009-02-04 20:06:27 +0000 | [diff] [blame] | 6019 | Result = DAG.getNode(ISD::ADD, dl, getPointerTy(), Result, |
Dan Gohman | 6520e20 | 2008-10-18 02:06:02 +0000 | [diff] [blame] | 6020 | DAG.getConstant(Offset, getPointerTy())); |
| 6021 | |
Evan Cheng | 0db9fe6 | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 6022 | return Result; |
| 6023 | } |
| 6024 | |
Evan Cheng | da43bcf | 2008-09-24 00:05:32 +0000 | [diff] [blame] | 6025 | SDValue |
Dan Gohman | d858e90 | 2010-04-17 15:26:15 +0000 | [diff] [blame] | 6026 | X86TargetLowering::LowerGlobalAddress(SDValue Op, SelectionDAG &DAG) const { |
Evan Cheng | da43bcf | 2008-09-24 00:05:32 +0000 | [diff] [blame] | 6027 | const GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal(); |
Dan Gohman | 6520e20 | 2008-10-18 02:06:02 +0000 | [diff] [blame] | 6028 | int64_t Offset = cast<GlobalAddressSDNode>(Op)->getOffset(); |
Dale Johannesen | 6f38cb6 | 2009-02-07 19:59:05 +0000 | [diff] [blame] | 6029 | return LowerGlobalAddress(GV, Op.getDebugLoc(), Offset, DAG); |
Evan Cheng | da43bcf | 2008-09-24 00:05:32 +0000 | [diff] [blame] | 6030 | } |
| 6031 | |
Rafael Espindola | 2ee3db3 | 2009-04-17 14:35:58 +0000 | [diff] [blame] | 6032 | static SDValue |
| 6033 | GetTLSADDR(SelectionDAG &DAG, SDValue Chain, GlobalAddressSDNode *GA, |
Owen Anderson | e50ed30 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 6034 | SDValue *InFlag, const EVT PtrVT, unsigned ReturnReg, |
Chris Lattner | b903bed | 2009-06-26 21:20:29 +0000 | [diff] [blame] | 6035 | unsigned char OperandFlags) { |
Anton Korobeynikov | 817a464 | 2009-12-11 19:39:55 +0000 | [diff] [blame] | 6036 | MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo(); |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 6037 | SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag); |
Rafael Espindola | 2ee3db3 | 2009-04-17 14:35:58 +0000 | [diff] [blame] | 6038 | DebugLoc dl = GA->getDebugLoc(); |
Devang Patel | 0d881da | 2010-07-06 22:08:15 +0000 | [diff] [blame] | 6039 | SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(), dl, |
Rafael Espindola | 2ee3db3 | 2009-04-17 14:35:58 +0000 | [diff] [blame] | 6040 | GA->getValueType(0), |
Chris Lattner | b903bed | 2009-06-26 21:20:29 +0000 | [diff] [blame] | 6041 | GA->getOffset(), |
| 6042 | OperandFlags); |
Rafael Espindola | 2ee3db3 | 2009-04-17 14:35:58 +0000 | [diff] [blame] | 6043 | if (InFlag) { |
| 6044 | SDValue Ops[] = { Chain, TGA, *InFlag }; |
Rafael Espindola | 15f1b66 | 2009-04-24 12:59:40 +0000 | [diff] [blame] | 6045 | Chain = DAG.getNode(X86ISD::TLSADDR, dl, NodeTys, Ops, 3); |
Rafael Espindola | 2ee3db3 | 2009-04-17 14:35:58 +0000 | [diff] [blame] | 6046 | } else { |
| 6047 | SDValue Ops[] = { Chain, TGA }; |
Rafael Espindola | 15f1b66 | 2009-04-24 12:59:40 +0000 | [diff] [blame] | 6048 | Chain = DAG.getNode(X86ISD::TLSADDR, dl, NodeTys, Ops, 2); |
Rafael Espindola | 2ee3db3 | 2009-04-17 14:35:58 +0000 | [diff] [blame] | 6049 | } |
Anton Korobeynikov | 817a464 | 2009-12-11 19:39:55 +0000 | [diff] [blame] | 6050 | |
| 6051 | // TLSADDR will be codegen'ed as call. Inform MFI that function has calls. |
Bill Wendling | b92187a | 2010-05-14 21:14:32 +0000 | [diff] [blame] | 6052 | MFI->setAdjustsStack(true); |
Anton Korobeynikov | 817a464 | 2009-12-11 19:39:55 +0000 | [diff] [blame] | 6053 | |
Rafael Espindola | 15f1b66 | 2009-04-24 12:59:40 +0000 | [diff] [blame] | 6054 | SDValue Flag = Chain.getValue(1); |
| 6055 | return DAG.getCopyFromReg(Chain, dl, ReturnReg, PtrVT, Flag); |
Rafael Espindola | 2ee3db3 | 2009-04-17 14:35:58 +0000 | [diff] [blame] | 6056 | } |
| 6057 | |
Anton Korobeynikov | 6625eff | 2008-05-04 21:36:32 +0000 | [diff] [blame] | 6058 | // Lower ISD::GlobalTLSAddress using the "general dynamic" model, 32 bit |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 6059 | static SDValue |
Anton Korobeynikov | 6625eff | 2008-05-04 21:36:32 +0000 | [diff] [blame] | 6060 | LowerToTLSGeneralDynamicModel32(GlobalAddressSDNode *GA, SelectionDAG &DAG, |
Owen Anderson | e50ed30 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 6061 | const EVT PtrVT) { |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 6062 | SDValue InFlag; |
Dale Johannesen | dd64c41 | 2009-02-04 00:33:20 +0000 | [diff] [blame] | 6063 | DebugLoc dl = GA->getDebugLoc(); // ? function entry point might be better |
| 6064 | SDValue Chain = DAG.getCopyToReg(DAG.getEntryNode(), dl, X86::EBX, |
Lauro Ramos Venancio | b3a0417 | 2007-04-20 21:38:10 +0000 | [diff] [blame] | 6065 | DAG.getNode(X86ISD::GlobalBaseReg, |
Chris Lattner | c7f3ace | 2010-04-02 20:16:16 +0000 | [diff] [blame] | 6066 | DebugLoc(), PtrVT), InFlag); |
Lauro Ramos Venancio | b3a0417 | 2007-04-20 21:38:10 +0000 | [diff] [blame] | 6067 | InFlag = Chain.getValue(1); |
| 6068 | |
Chris Lattner | b903bed | 2009-06-26 21:20:29 +0000 | [diff] [blame] | 6069 | return GetTLSADDR(DAG, Chain, GA, &InFlag, PtrVT, X86::EAX, X86II::MO_TLSGD); |
Lauro Ramos Venancio | b3a0417 | 2007-04-20 21:38:10 +0000 | [diff] [blame] | 6070 | } |
| 6071 | |
Anton Korobeynikov | 6625eff | 2008-05-04 21:36:32 +0000 | [diff] [blame] | 6072 | // Lower ISD::GlobalTLSAddress using the "general dynamic" model, 64 bit |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 6073 | static SDValue |
Anton Korobeynikov | 6625eff | 2008-05-04 21:36:32 +0000 | [diff] [blame] | 6074 | LowerToTLSGeneralDynamicModel64(GlobalAddressSDNode *GA, SelectionDAG &DAG, |
Owen Anderson | e50ed30 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 6075 | const EVT PtrVT) { |
Chris Lattner | b903bed | 2009-06-26 21:20:29 +0000 | [diff] [blame] | 6076 | return GetTLSADDR(DAG, DAG.getEntryNode(), GA, NULL, PtrVT, |
| 6077 | X86::RAX, X86II::MO_TLSGD); |
Anton Korobeynikov | 6625eff | 2008-05-04 21:36:32 +0000 | [diff] [blame] | 6078 | } |
| 6079 | |
Lauro Ramos Venancio | b3a0417 | 2007-04-20 21:38:10 +0000 | [diff] [blame] | 6080 | // Lower ISD::GlobalTLSAddress using the "initial exec" (for no-pic) or |
| 6081 | // "local exec" model. |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 6082 | static SDValue LowerToTLSExecModel(GlobalAddressSDNode *GA, SelectionDAG &DAG, |
Owen Anderson | e50ed30 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 6083 | const EVT PtrVT, TLSModel::Model model, |
Rafael Espindola | 7ff5bff | 2009-04-13 13:02:49 +0000 | [diff] [blame] | 6084 | bool is64Bit) { |
Dale Johannesen | 33c960f | 2009-02-04 20:06:27 +0000 | [diff] [blame] | 6085 | DebugLoc dl = GA->getDebugLoc(); |
Michael J. Spencer | ec38de2 | 2010-10-10 22:04:20 +0000 | [diff] [blame] | 6086 | |
Chris Lattner | f93b90c | 2010-09-22 04:39:11 +0000 | [diff] [blame] | 6087 | // Get the Thread Pointer, which is %gs:0 (32-bit) or %fs:0 (64-bit). |
| 6088 | Value *Ptr = Constant::getNullValue(Type::getInt8PtrTy(*DAG.getContext(), |
| 6089 | is64Bit ? 257 : 256)); |
Rafael Espindola | 094fad3 | 2009-04-08 21:14:34 +0000 | [diff] [blame] | 6090 | |
Michael J. Spencer | ec38de2 | 2010-10-10 22:04:20 +0000 | [diff] [blame] | 6091 | SDValue ThreadPointer = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), |
Chris Lattner | f93b90c | 2010-09-22 04:39:11 +0000 | [diff] [blame] | 6092 | DAG.getIntPtrConstant(0), |
| 6093 | MachinePointerInfo(Ptr), false, false, 0); |
Rafael Espindola | 094fad3 | 2009-04-08 21:14:34 +0000 | [diff] [blame] | 6094 | |
Chris Lattner | b903bed | 2009-06-26 21:20:29 +0000 | [diff] [blame] | 6095 | unsigned char OperandFlags = 0; |
Chris Lattner | 18c5987 | 2009-06-27 04:16:01 +0000 | [diff] [blame] | 6096 | // Most TLS accesses are not RIP relative, even on x86-64. One exception is |
| 6097 | // initialexec. |
| 6098 | unsigned WrapperKind = X86ISD::Wrapper; |
| 6099 | if (model == TLSModel::LocalExec) { |
Chris Lattner | b903bed | 2009-06-26 21:20:29 +0000 | [diff] [blame] | 6100 | OperandFlags = is64Bit ? X86II::MO_TPOFF : X86II::MO_NTPOFF; |
Chris Lattner | 18c5987 | 2009-06-27 04:16:01 +0000 | [diff] [blame] | 6101 | } else if (is64Bit) { |
| 6102 | assert(model == TLSModel::InitialExec); |
| 6103 | OperandFlags = X86II::MO_GOTTPOFF; |
| 6104 | WrapperKind = X86ISD::WrapperRIP; |
| 6105 | } else { |
| 6106 | assert(model == TLSModel::InitialExec); |
| 6107 | OperandFlags = X86II::MO_INDNTPOFF; |
Chris Lattner | b903bed | 2009-06-26 21:20:29 +0000 | [diff] [blame] | 6108 | } |
Eric Christopher | fd17929 | 2009-08-27 18:07:15 +0000 | [diff] [blame] | 6109 | |
Lauro Ramos Venancio | b3a0417 | 2007-04-20 21:38:10 +0000 | [diff] [blame] | 6110 | // emit "addl x@ntpoff,%eax" (local exec) or "addl x@indntpoff,%eax" (initial |
| 6111 | // exec) |
Michael J. Spencer | ec38de2 | 2010-10-10 22:04:20 +0000 | [diff] [blame] | 6112 | SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(), dl, |
Devang Patel | 0d881da | 2010-07-06 22:08:15 +0000 | [diff] [blame] | 6113 | GA->getValueType(0), |
Chris Lattner | b903bed | 2009-06-26 21:20:29 +0000 | [diff] [blame] | 6114 | GA->getOffset(), OperandFlags); |
Chris Lattner | 18c5987 | 2009-06-27 04:16:01 +0000 | [diff] [blame] | 6115 | SDValue Offset = DAG.getNode(WrapperKind, dl, PtrVT, TGA); |
Lauro Ramos Venancio | 7d2cc2b | 2007-04-22 22:50:52 +0000 | [diff] [blame] | 6116 | |
Rafael Espindola | 9a58023 | 2009-02-27 13:37:18 +0000 | [diff] [blame] | 6117 | if (model == TLSModel::InitialExec) |
Dale Johannesen | 33c960f | 2009-02-04 20:06:27 +0000 | [diff] [blame] | 6118 | Offset = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), Offset, |
Chris Lattner | d1c24ed | 2010-09-21 06:44:06 +0000 | [diff] [blame] | 6119 | MachinePointerInfo::getGOT(), false, false, 0); |
Lauro Ramos Venancio | 7d2cc2b | 2007-04-22 22:50:52 +0000 | [diff] [blame] | 6120 | |
Lauro Ramos Venancio | b3a0417 | 2007-04-20 21:38:10 +0000 | [diff] [blame] | 6121 | // The address of the thread local variable is the add of the thread |
| 6122 | // pointer with the offset of the variable. |
Dale Johannesen | 33c960f | 2009-02-04 20:06:27 +0000 | [diff] [blame] | 6123 | return DAG.getNode(ISD::ADD, dl, PtrVT, ThreadPointer, Offset); |
Lauro Ramos Venancio | b3a0417 | 2007-04-20 21:38:10 +0000 | [diff] [blame] | 6124 | } |
| 6125 | |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 6126 | SDValue |
Dan Gohman | d858e90 | 2010-04-17 15:26:15 +0000 | [diff] [blame] | 6127 | X86TargetLowering::LowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG) const { |
Michael J. Spencer | ec38de2 | 2010-10-10 22:04:20 +0000 | [diff] [blame] | 6128 | |
Lauro Ramos Venancio | b3a0417 | 2007-04-20 21:38:10 +0000 | [diff] [blame] | 6129 | GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op); |
Chris Lattner | b903bed | 2009-06-26 21:20:29 +0000 | [diff] [blame] | 6130 | const GlobalValue *GV = GA->getGlobal(); |
Eric Christopher | fd17929 | 2009-08-27 18:07:15 +0000 | [diff] [blame] | 6131 | |
Eric Christopher | 30ef0e5 | 2010-06-03 04:07:48 +0000 | [diff] [blame] | 6132 | if (Subtarget->isTargetELF()) { |
| 6133 | // TODO: implement the "local dynamic" model |
| 6134 | // TODO: implement the "initial exec"model for pic executables |
Michael J. Spencer | ec38de2 | 2010-10-10 22:04:20 +0000 | [diff] [blame] | 6135 | |
Eric Christopher | 30ef0e5 | 2010-06-03 04:07:48 +0000 | [diff] [blame] | 6136 | // If GV is an alias then use the aliasee for determining |
| 6137 | // thread-localness. |
| 6138 | if (const GlobalAlias *GA = dyn_cast<GlobalAlias>(GV)) |
| 6139 | GV = GA->resolveAliasedGlobal(false); |
Michael J. Spencer | ec38de2 | 2010-10-10 22:04:20 +0000 | [diff] [blame] | 6140 | |
| 6141 | TLSModel::Model model |
Eric Christopher | 30ef0e5 | 2010-06-03 04:07:48 +0000 | [diff] [blame] | 6142 | = getTLSModel(GV, getTargetMachine().getRelocationModel()); |
Michael J. Spencer | ec38de2 | 2010-10-10 22:04:20 +0000 | [diff] [blame] | 6143 | |
Eric Christopher | 30ef0e5 | 2010-06-03 04:07:48 +0000 | [diff] [blame] | 6144 | switch (model) { |
| 6145 | case TLSModel::GeneralDynamic: |
| 6146 | case TLSModel::LocalDynamic: // not implemented |
| 6147 | if (Subtarget->is64Bit()) |
| 6148 | return LowerToTLSGeneralDynamicModel64(GA, DAG, getPointerTy()); |
| 6149 | return LowerToTLSGeneralDynamicModel32(GA, DAG, getPointerTy()); |
Michael J. Spencer | ec38de2 | 2010-10-10 22:04:20 +0000 | [diff] [blame] | 6150 | |
Eric Christopher | 30ef0e5 | 2010-06-03 04:07:48 +0000 | [diff] [blame] | 6151 | case TLSModel::InitialExec: |
| 6152 | case TLSModel::LocalExec: |
| 6153 | return LowerToTLSExecModel(GA, DAG, getPointerTy(), model, |
| 6154 | Subtarget->is64Bit()); |
| 6155 | } |
| 6156 | } else if (Subtarget->isTargetDarwin()) { |
| 6157 | // Darwin only has one model of TLS. Lower to that. |
| 6158 | unsigned char OpFlag = 0; |
| 6159 | unsigned WrapperKind = Subtarget->isPICStyleRIPRel() ? |
| 6160 | X86ISD::WrapperRIP : X86ISD::Wrapper; |
Michael J. Spencer | ec38de2 | 2010-10-10 22:04:20 +0000 | [diff] [blame] | 6161 | |
Eric Christopher | 30ef0e5 | 2010-06-03 04:07:48 +0000 | [diff] [blame] | 6162 | // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the |
| 6163 | // global base reg. |
| 6164 | bool PIC32 = (getTargetMachine().getRelocationModel() == Reloc::PIC_) && |
| 6165 | !Subtarget->is64Bit(); |
| 6166 | if (PIC32) |
| 6167 | OpFlag = X86II::MO_TLVP_PIC_BASE; |
| 6168 | else |
| 6169 | OpFlag = X86II::MO_TLVP; |
Michael J. Spencer | ec38de2 | 2010-10-10 22:04:20 +0000 | [diff] [blame] | 6170 | DebugLoc DL = Op.getDebugLoc(); |
Devang Patel | 0d881da | 2010-07-06 22:08:15 +0000 | [diff] [blame] | 6171 | SDValue Result = DAG.getTargetGlobalAddress(GA->getGlobal(), DL, |
Eric Christopher | d8c0536 | 2010-12-09 06:25:53 +0000 | [diff] [blame] | 6172 | GA->getValueType(0), |
Eric Christopher | 30ef0e5 | 2010-06-03 04:07:48 +0000 | [diff] [blame] | 6173 | GA->getOffset(), OpFlag); |
Eric Christopher | 30ef0e5 | 2010-06-03 04:07:48 +0000 | [diff] [blame] | 6174 | SDValue Offset = DAG.getNode(WrapperKind, DL, getPointerTy(), Result); |
Michael J. Spencer | ec38de2 | 2010-10-10 22:04:20 +0000 | [diff] [blame] | 6175 | |
Eric Christopher | 30ef0e5 | 2010-06-03 04:07:48 +0000 | [diff] [blame] | 6176 | // With PIC32, the address is actually $g + Offset. |
| 6177 | if (PIC32) |
| 6178 | Offset = DAG.getNode(ISD::ADD, DL, getPointerTy(), |
| 6179 | DAG.getNode(X86ISD::GlobalBaseReg, |
| 6180 | DebugLoc(), getPointerTy()), |
| 6181 | Offset); |
Michael J. Spencer | ec38de2 | 2010-10-10 22:04:20 +0000 | [diff] [blame] | 6182 | |
Eric Christopher | 30ef0e5 | 2010-06-03 04:07:48 +0000 | [diff] [blame] | 6183 | // Lowering the machine isd will make sure everything is in the right |
| 6184 | // location. |
Eric Christopher | d8c0536 | 2010-12-09 06:25:53 +0000 | [diff] [blame] | 6185 | SDValue Chain = DAG.getEntryNode(); |
| 6186 | SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag); |
| 6187 | SDValue Args[] = { Chain, Offset }; |
| 6188 | Chain = DAG.getNode(X86ISD::TLSCALL, DL, NodeTys, Args, 2); |
Michael J. Spencer | ec38de2 | 2010-10-10 22:04:20 +0000 | [diff] [blame] | 6189 | |
Eric Christopher | 30ef0e5 | 2010-06-03 04:07:48 +0000 | [diff] [blame] | 6190 | // TLSCALL will be codegen'ed as call. Inform MFI that function has calls. |
| 6191 | MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo(); |
| 6192 | MFI->setAdjustsStack(true); |
Eric Christopher | 8bce7cc | 2010-12-09 00:27:58 +0000 | [diff] [blame] | 6193 | |
Eric Christopher | 30ef0e5 | 2010-06-03 04:07:48 +0000 | [diff] [blame] | 6194 | // And our return value (tls address) is in the standard call return value |
| 6195 | // location. |
Eric Christopher | d8c0536 | 2010-12-09 06:25:53 +0000 | [diff] [blame] | 6196 | unsigned Reg = Subtarget->is64Bit() ? X86::RAX : X86::EAX; |
| 6197 | return DAG.getCopyFromReg(Chain, DL, Reg, getPointerTy()); |
Anton Korobeynikov | 6625eff | 2008-05-04 21:36:32 +0000 | [diff] [blame] | 6198 | } |
Michael J. Spencer | ec38de2 | 2010-10-10 22:04:20 +0000 | [diff] [blame] | 6199 | |
Eric Christopher | 30ef0e5 | 2010-06-03 04:07:48 +0000 | [diff] [blame] | 6200 | assert(false && |
| 6201 | "TLS not implemented for this target."); |
Eric Christopher | fd17929 | 2009-08-27 18:07:15 +0000 | [diff] [blame] | 6202 | |
Torok Edwin | c23197a | 2009-07-14 16:55:14 +0000 | [diff] [blame] | 6203 | llvm_unreachable("Unreachable"); |
Chris Lattner | 5867de1 | 2009-04-01 22:14:45 +0000 | [diff] [blame] | 6204 | return SDValue(); |
Lauro Ramos Venancio | b3a0417 | 2007-04-20 21:38:10 +0000 | [diff] [blame] | 6205 | } |
| 6206 | |
Evan Cheng | 0db9fe6 | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 6207 | |
Chris Lattner | 2ff75ee | 2007-10-17 06:02:13 +0000 | [diff] [blame] | 6208 | /// LowerShift - Lower SRA_PARTS and friends, which return two i32 values and |
Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 6209 | /// take a 2 x i32 value to shift plus a shift amount. |
Dan Gohman | d858e90 | 2010-04-17 15:26:15 +0000 | [diff] [blame] | 6210 | SDValue X86TargetLowering::LowerShift(SDValue Op, SelectionDAG &DAG) const { |
Dan Gohman | 4c1fa61 | 2008-03-03 22:22:09 +0000 | [diff] [blame] | 6211 | assert(Op.getNumOperands() == 3 && "Not a double-shift!"); |
Owen Anderson | e50ed30 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 6212 | EVT VT = Op.getValueType(); |
Duncan Sands | 83ec4b6 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 6213 | unsigned VTBits = VT.getSizeInBits(); |
Dale Johannesen | 6f38cb6 | 2009-02-07 19:59:05 +0000 | [diff] [blame] | 6214 | DebugLoc dl = Op.getDebugLoc(); |
Chris Lattner | 2ff75ee | 2007-10-17 06:02:13 +0000 | [diff] [blame] | 6215 | bool isSRA = Op.getOpcode() == ISD::SRA_PARTS; |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 6216 | SDValue ShOpLo = Op.getOperand(0); |
| 6217 | SDValue ShOpHi = Op.getOperand(1); |
| 6218 | SDValue ShAmt = Op.getOperand(2); |
Chris Lattner | 31dcfe6 | 2009-07-29 05:48:09 +0000 | [diff] [blame] | 6219 | SDValue Tmp1 = isSRA ? DAG.getNode(ISD::SRA, dl, VT, ShOpHi, |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 6220 | DAG.getConstant(VTBits - 1, MVT::i8)) |
Chris Lattner | 31dcfe6 | 2009-07-29 05:48:09 +0000 | [diff] [blame] | 6221 | : DAG.getConstant(0, VT); |
Evan Cheng | e341316 | 2006-01-09 18:33:28 +0000 | [diff] [blame] | 6222 | |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 6223 | SDValue Tmp2, Tmp3; |
Chris Lattner | 2ff75ee | 2007-10-17 06:02:13 +0000 | [diff] [blame] | 6224 | if (Op.getOpcode() == ISD::SHL_PARTS) { |
Dale Johannesen | ace1610 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 6225 | Tmp2 = DAG.getNode(X86ISD::SHLD, dl, VT, ShOpHi, ShOpLo, ShAmt); |
| 6226 | Tmp3 = DAG.getNode(ISD::SHL, dl, VT, ShOpLo, ShAmt); |
Chris Lattner | 2ff75ee | 2007-10-17 06:02:13 +0000 | [diff] [blame] | 6227 | } else { |
Dale Johannesen | ace1610 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 6228 | Tmp2 = DAG.getNode(X86ISD::SHRD, dl, VT, ShOpLo, ShOpHi, ShAmt); |
| 6229 | Tmp3 = DAG.getNode(isSRA ? ISD::SRA : ISD::SRL, dl, VT, ShOpHi, ShAmt); |
Chris Lattner | 2ff75ee | 2007-10-17 06:02:13 +0000 | [diff] [blame] | 6230 | } |
Evan Cheng | e341316 | 2006-01-09 18:33:28 +0000 | [diff] [blame] | 6231 | |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 6232 | SDValue AndNode = DAG.getNode(ISD::AND, dl, MVT::i8, ShAmt, |
| 6233 | DAG.getConstant(VTBits, MVT::i8)); |
Chris Lattner | ccfea35 | 2010-02-22 00:28:59 +0000 | [diff] [blame] | 6234 | SDValue Cond = DAG.getNode(X86ISD::CMP, dl, MVT::i32, |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 6235 | AndNode, DAG.getConstant(0, MVT::i8)); |
Evan Cheng | e341316 | 2006-01-09 18:33:28 +0000 | [diff] [blame] | 6236 | |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 6237 | SDValue Hi, Lo; |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 6238 | SDValue CC = DAG.getConstant(X86::COND_NE, MVT::i8); |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 6239 | SDValue Ops0[4] = { Tmp2, Tmp3, CC, Cond }; |
| 6240 | SDValue Ops1[4] = { Tmp3, Tmp1, CC, Cond }; |
Duncan Sands | f951620 | 2008-06-30 10:19:09 +0000 | [diff] [blame] | 6241 | |
Chris Lattner | 2ff75ee | 2007-10-17 06:02:13 +0000 | [diff] [blame] | 6242 | if (Op.getOpcode() == ISD::SHL_PARTS) { |
Dale Johannesen | ace1610 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 6243 | Hi = DAG.getNode(X86ISD::CMOV, dl, VT, Ops0, 4); |
| 6244 | Lo = DAG.getNode(X86ISD::CMOV, dl, VT, Ops1, 4); |
Chris Lattner | 2ff75ee | 2007-10-17 06:02:13 +0000 | [diff] [blame] | 6245 | } else { |
Dale Johannesen | ace1610 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 6246 | Lo = DAG.getNode(X86ISD::CMOV, dl, VT, Ops0, 4); |
| 6247 | Hi = DAG.getNode(X86ISD::CMOV, dl, VT, Ops1, 4); |
Chris Lattner | 2ff75ee | 2007-10-17 06:02:13 +0000 | [diff] [blame] | 6248 | } |
| 6249 | |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 6250 | SDValue Ops[2] = { Lo, Hi }; |
Dale Johannesen | ace1610 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 6251 | return DAG.getMergeValues(Ops, 2, dl); |
Evan Cheng | 0db9fe6 | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 6252 | } |
Evan Cheng | a3195e8 | 2006-01-12 22:54:21 +0000 | [diff] [blame] | 6253 | |
Dan Gohman | d858e90 | 2010-04-17 15:26:15 +0000 | [diff] [blame] | 6254 | SDValue X86TargetLowering::LowerSINT_TO_FP(SDValue Op, |
| 6255 | SelectionDAG &DAG) const { |
Owen Anderson | e50ed30 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 6256 | EVT SrcVT = Op.getOperand(0).getValueType(); |
Eli Friedman | 23ef105 | 2009-06-06 03:57:58 +0000 | [diff] [blame] | 6257 | |
Dale Johannesen | 0488fb6 | 2010-09-30 23:57:10 +0000 | [diff] [blame] | 6258 | if (SrcVT.isVector()) |
Eli Friedman | 23ef105 | 2009-06-06 03:57:58 +0000 | [diff] [blame] | 6259 | return SDValue(); |
Eli Friedman | 23ef105 | 2009-06-06 03:57:58 +0000 | [diff] [blame] | 6260 | |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 6261 | assert(SrcVT.getSimpleVT() <= MVT::i64 && SrcVT.getSimpleVT() >= MVT::i16 && |
Chris Lattner | b09916b | 2008-02-27 05:57:41 +0000 | [diff] [blame] | 6262 | "Unknown SINT_TO_FP to lower!"); |
Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 6263 | |
Eli Friedman | 36df499 | 2009-05-27 00:47:34 +0000 | [diff] [blame] | 6264 | // These are really Legal; return the operand so the caller accepts it as |
| 6265 | // Legal. |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 6266 | if (SrcVT == MVT::i32 && isScalarFPTypeInSSEReg(Op.getValueType())) |
Eli Friedman | 36df499 | 2009-05-27 00:47:34 +0000 | [diff] [blame] | 6267 | return Op; |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 6268 | if (SrcVT == MVT::i64 && isScalarFPTypeInSSEReg(Op.getValueType()) && |
Eli Friedman | 36df499 | 2009-05-27 00:47:34 +0000 | [diff] [blame] | 6269 | Subtarget->is64Bit()) { |
| 6270 | return Op; |
| 6271 | } |
Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 6272 | |
Dale Johannesen | 6f38cb6 | 2009-02-07 19:59:05 +0000 | [diff] [blame] | 6273 | DebugLoc dl = Op.getDebugLoc(); |
Duncan Sands | 83ec4b6 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 6274 | unsigned Size = SrcVT.getSizeInBits()/8; |
Evan Cheng | 0db9fe6 | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 6275 | MachineFunction &MF = DAG.getMachineFunction(); |
David Greene | 3f2bf85 | 2009-11-12 20:49:22 +0000 | [diff] [blame] | 6276 | int SSFI = MF.getFrameInfo()->CreateStackObject(Size, Size, false); |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 6277 | SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy()); |
Dale Johannesen | ace1610 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 6278 | SDValue Chain = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0), |
Bill Wendling | 105be5a | 2009-03-13 08:41:47 +0000 | [diff] [blame] | 6279 | StackSlot, |
Chris Lattner | e863903 | 2010-09-21 06:22:23 +0000 | [diff] [blame] | 6280 | MachinePointerInfo::getFixedStack(SSFI), |
David Greene | 67c9d42 | 2010-02-15 16:53:33 +0000 | [diff] [blame] | 6281 | false, false, 0); |
Eli Friedman | 948e95a | 2009-05-23 09:59:16 +0000 | [diff] [blame] | 6282 | return BuildFILD(Op, SrcVT, Chain, StackSlot, DAG); |
| 6283 | } |
Evan Cheng | 0db9fe6 | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 6284 | |
Owen Anderson | e50ed30 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 6285 | SDValue X86TargetLowering::BuildFILD(SDValue Op, EVT SrcVT, SDValue Chain, |
Michael J. Spencer | ec38de2 | 2010-10-10 22:04:20 +0000 | [diff] [blame] | 6286 | SDValue StackSlot, |
Dan Gohman | d858e90 | 2010-04-17 15:26:15 +0000 | [diff] [blame] | 6287 | SelectionDAG &DAG) const { |
Evan Cheng | 0db9fe6 | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 6288 | // Build the FILD |
Chris Lattner | 492a43e | 2010-09-22 01:28:21 +0000 | [diff] [blame] | 6289 | DebugLoc DL = Op.getDebugLoc(); |
Chris Lattner | 5a88b83 | 2007-02-25 07:10:00 +0000 | [diff] [blame] | 6290 | SDVTList Tys; |
Chris Lattner | 7863116 | 2008-01-16 06:24:21 +0000 | [diff] [blame] | 6291 | bool useSSE = isScalarFPTypeInSSEReg(Op.getValueType()); |
Dale Johannesen | 9e3d3ab | 2007-09-14 22:26:36 +0000 | [diff] [blame] | 6292 | if (useSSE) |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 6293 | Tys = DAG.getVTList(MVT::f64, MVT::Other, MVT::Flag); |
Chris Lattner | 5a88b83 | 2007-02-25 07:10:00 +0000 | [diff] [blame] | 6294 | else |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 6295 | Tys = DAG.getVTList(Op.getValueType(), MVT::Other); |
Michael J. Spencer | ec38de2 | 2010-10-10 22:04:20 +0000 | [diff] [blame] | 6296 | |
Chris Lattner | 492a43e | 2010-09-22 01:28:21 +0000 | [diff] [blame] | 6297 | unsigned ByteSize = SrcVT.getSizeInBits()/8; |
Michael J. Spencer | ec38de2 | 2010-10-10 22:04:20 +0000 | [diff] [blame] | 6298 | |
Chris Lattner | 492a43e | 2010-09-22 01:28:21 +0000 | [diff] [blame] | 6299 | int SSFI = cast<FrameIndexSDNode>(StackSlot)->getIndex(); |
| 6300 | MachineMemOperand *MMO = |
| 6301 | DAG.getMachineFunction() |
| 6302 | .getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI), |
| 6303 | MachineMemOperand::MOLoad, ByteSize, ByteSize); |
Michael J. Spencer | ec38de2 | 2010-10-10 22:04:20 +0000 | [diff] [blame] | 6304 | |
Benjamin Kramer | 7f1a560 | 2009-12-29 16:57:26 +0000 | [diff] [blame] | 6305 | SDValue Ops[] = { Chain, StackSlot, DAG.getValueType(SrcVT) }; |
Chris Lattner | 492a43e | 2010-09-22 01:28:21 +0000 | [diff] [blame] | 6306 | SDValue Result = DAG.getMemIntrinsicNode(useSSE ? X86ISD::FILD_FLAG : |
| 6307 | X86ISD::FILD, DL, |
| 6308 | Tys, Ops, array_lengthof(Ops), |
| 6309 | SrcVT, MMO); |
Evan Cheng | 0db9fe6 | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 6310 | |
Dale Johannesen | 9e3d3ab | 2007-09-14 22:26:36 +0000 | [diff] [blame] | 6311 | if (useSSE) { |
Evan Cheng | 0db9fe6 | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 6312 | Chain = Result.getValue(1); |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 6313 | SDValue InFlag = Result.getValue(2); |
Evan Cheng | 0db9fe6 | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 6314 | |
| 6315 | // FIXME: Currently the FST is flagged to the FILD_FLAG. This |
| 6316 | // shouldn't be necessary except that RFP cannot be live across |
| 6317 | // multiple blocks. When stackifier is fixed, they can be uncoupled. |
Chris Lattner | dbdbf0c | 2005-11-15 00:40:23 +0000 | [diff] [blame] | 6318 | MachineFunction &MF = DAG.getMachineFunction(); |
Bob Wilson | eafca4e | 2010-09-22 17:35:14 +0000 | [diff] [blame] | 6319 | unsigned SSFISize = Op.getValueType().getSizeInBits()/8; |
| 6320 | int SSFI = MF.getFrameInfo()->CreateStackObject(SSFISize, SSFISize, false); |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 6321 | SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy()); |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 6322 | Tys = DAG.getVTList(MVT::Other); |
Benjamin Kramer | 7f1a560 | 2009-12-29 16:57:26 +0000 | [diff] [blame] | 6323 | SDValue Ops[] = { |
| 6324 | Chain, Result, StackSlot, DAG.getValueType(Op.getValueType()), InFlag |
| 6325 | }; |
Chris Lattner | 492a43e | 2010-09-22 01:28:21 +0000 | [diff] [blame] | 6326 | MachineMemOperand *MMO = |
| 6327 | DAG.getMachineFunction() |
| 6328 | .getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI), |
Bob Wilson | eafca4e | 2010-09-22 17:35:14 +0000 | [diff] [blame] | 6329 | MachineMemOperand::MOStore, SSFISize, SSFISize); |
Michael J. Spencer | ec38de2 | 2010-10-10 22:04:20 +0000 | [diff] [blame] | 6330 | |
Chris Lattner | 492a43e | 2010-09-22 01:28:21 +0000 | [diff] [blame] | 6331 | Chain = DAG.getMemIntrinsicNode(X86ISD::FST, DL, Tys, |
| 6332 | Ops, array_lengthof(Ops), |
| 6333 | Op.getValueType(), MMO); |
| 6334 | Result = DAG.getLoad(Op.getValueType(), DL, Chain, StackSlot, |
Chris Lattner | e863903 | 2010-09-21 06:22:23 +0000 | [diff] [blame] | 6335 | MachinePointerInfo::getFixedStack(SSFI), |
David Greene | 67c9d42 | 2010-02-15 16:53:33 +0000 | [diff] [blame] | 6336 | false, false, 0); |
Chris Lattner | dbdbf0c | 2005-11-15 00:40:23 +0000 | [diff] [blame] | 6337 | } |
Chris Lattner | dbdbf0c | 2005-11-15 00:40:23 +0000 | [diff] [blame] | 6338 | |
Evan Cheng | 0db9fe6 | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 6339 | return Result; |
| 6340 | } |
| 6341 | |
Bill Wendling | 8b8a636 | 2009-01-17 03:56:04 +0000 | [diff] [blame] | 6342 | // LowerUINT_TO_FP_i64 - 64-bit unsigned integer to double expansion. |
Dan Gohman | d858e90 | 2010-04-17 15:26:15 +0000 | [diff] [blame] | 6343 | SDValue X86TargetLowering::LowerUINT_TO_FP_i64(SDValue Op, |
| 6344 | SelectionDAG &DAG) const { |
Bill Wendling | 8b8a636 | 2009-01-17 03:56:04 +0000 | [diff] [blame] | 6345 | // This algorithm is not obvious. Here it is in C code, more or less: |
| 6346 | /* |
| 6347 | double uint64_to_double( uint32_t hi, uint32_t lo ) { |
| 6348 | static const __m128i exp = { 0x4330000045300000ULL, 0 }; |
| 6349 | static const __m128d bias = { 0x1.0p84, 0x1.0p52 }; |
Dale Johannesen | 040225f | 2008-10-21 23:07:49 +0000 | [diff] [blame] | 6350 | |
Bill Wendling | 8b8a636 | 2009-01-17 03:56:04 +0000 | [diff] [blame] | 6351 | // Copy ints to xmm registers. |
| 6352 | __m128i xh = _mm_cvtsi32_si128( hi ); |
| 6353 | __m128i xl = _mm_cvtsi32_si128( lo ); |
Dale Johannesen | 040225f | 2008-10-21 23:07:49 +0000 | [diff] [blame] | 6354 | |
Bill Wendling | 8b8a636 | 2009-01-17 03:56:04 +0000 | [diff] [blame] | 6355 | // Combine into low half of a single xmm register. |
| 6356 | __m128i x = _mm_unpacklo_epi32( xh, xl ); |
| 6357 | __m128d d; |
| 6358 | double sd; |
Dale Johannesen | 040225f | 2008-10-21 23:07:49 +0000 | [diff] [blame] | 6359 | |
Bill Wendling | 8b8a636 | 2009-01-17 03:56:04 +0000 | [diff] [blame] | 6360 | // Merge in appropriate exponents to give the integer bits the right |
| 6361 | // magnitude. |
| 6362 | x = _mm_unpacklo_epi32( x, exp ); |
Dale Johannesen | 040225f | 2008-10-21 23:07:49 +0000 | [diff] [blame] | 6363 | |
Bill Wendling | 8b8a636 | 2009-01-17 03:56:04 +0000 | [diff] [blame] | 6364 | // Subtract away the biases to deal with the IEEE-754 double precision |
| 6365 | // implicit 1. |
| 6366 | d = _mm_sub_pd( (__m128d) x, bias ); |
Dale Johannesen | 040225f | 2008-10-21 23:07:49 +0000 | [diff] [blame] | 6367 | |
Bill Wendling | 8b8a636 | 2009-01-17 03:56:04 +0000 | [diff] [blame] | 6368 | // All conversions up to here are exact. The correctly rounded result is |
| 6369 | // calculated using the current rounding mode using the following |
| 6370 | // horizontal add. |
| 6371 | d = _mm_add_sd( d, _mm_unpackhi_pd( d, d ) ); |
| 6372 | _mm_store_sd( &sd, d ); // Because we are returning doubles in XMM, this |
| 6373 | // store doesn't really need to be here (except |
| 6374 | // maybe to zero the other double) |
| 6375 | return sd; |
| 6376 | } |
| 6377 | */ |
Dale Johannesen | 040225f | 2008-10-21 23:07:49 +0000 | [diff] [blame] | 6378 | |
Dale Johannesen | 6f38cb6 | 2009-02-07 19:59:05 +0000 | [diff] [blame] | 6379 | DebugLoc dl = Op.getDebugLoc(); |
Owen Anderson | a90b3dc | 2009-07-15 21:51:10 +0000 | [diff] [blame] | 6380 | LLVMContext *Context = DAG.getContext(); |
Dale Johannesen | ace1610 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 6381 | |
Dale Johannesen | 1c15bf5 | 2008-10-21 20:50:01 +0000 | [diff] [blame] | 6382 | // Build some magic constants. |
Bill Wendling | 8b8a636 | 2009-01-17 03:56:04 +0000 | [diff] [blame] | 6383 | std::vector<Constant*> CV0; |
Owen Anderson | eed707b | 2009-07-24 23:12:02 +0000 | [diff] [blame] | 6384 | CV0.push_back(ConstantInt::get(*Context, APInt(32, 0x45300000))); |
| 6385 | CV0.push_back(ConstantInt::get(*Context, APInt(32, 0x43300000))); |
| 6386 | CV0.push_back(ConstantInt::get(*Context, APInt(32, 0))); |
| 6387 | CV0.push_back(ConstantInt::get(*Context, APInt(32, 0))); |
Owen Anderson | af7ec97 | 2009-07-28 21:19:26 +0000 | [diff] [blame] | 6388 | Constant *C0 = ConstantVector::get(CV0); |
Evan Cheng | 1606e8e | 2009-03-13 07:51:59 +0000 | [diff] [blame] | 6389 | SDValue CPIdx0 = DAG.getConstantPool(C0, getPointerTy(), 16); |
Dale Johannesen | 1c15bf5 | 2008-10-21 20:50:01 +0000 | [diff] [blame] | 6390 | |
Bill Wendling | 8b8a636 | 2009-01-17 03:56:04 +0000 | [diff] [blame] | 6391 | std::vector<Constant*> CV1; |
Owen Anderson | a90b3dc | 2009-07-15 21:51:10 +0000 | [diff] [blame] | 6392 | CV1.push_back( |
Owen Anderson | 6f83c9c | 2009-07-27 20:59:43 +0000 | [diff] [blame] | 6393 | ConstantFP::get(*Context, APFloat(APInt(64, 0x4530000000000000ULL)))); |
Owen Anderson | a90b3dc | 2009-07-15 21:51:10 +0000 | [diff] [blame] | 6394 | CV1.push_back( |
Owen Anderson | 6f83c9c | 2009-07-27 20:59:43 +0000 | [diff] [blame] | 6395 | ConstantFP::get(*Context, APFloat(APInt(64, 0x4330000000000000ULL)))); |
Owen Anderson | af7ec97 | 2009-07-28 21:19:26 +0000 | [diff] [blame] | 6396 | Constant *C1 = ConstantVector::get(CV1); |
Evan Cheng | 1606e8e | 2009-03-13 07:51:59 +0000 | [diff] [blame] | 6397 | SDValue CPIdx1 = DAG.getConstantPool(C1, getPointerTy(), 16); |
Dale Johannesen | 1c15bf5 | 2008-10-21 20:50:01 +0000 | [diff] [blame] | 6398 | |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 6399 | SDValue XR1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32, |
| 6400 | DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, |
Duncan Sands | 6b6aeb3 | 2008-10-22 11:24:12 +0000 | [diff] [blame] | 6401 | Op.getOperand(0), |
| 6402 | DAG.getIntPtrConstant(1))); |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 6403 | SDValue XR2 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32, |
| 6404 | DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, |
Duncan Sands | 6b6aeb3 | 2008-10-22 11:24:12 +0000 | [diff] [blame] | 6405 | Op.getOperand(0), |
| 6406 | DAG.getIntPtrConstant(0))); |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 6407 | SDValue Unpck1 = getUnpackl(DAG, dl, MVT::v4i32, XR1, XR2); |
| 6408 | SDValue CLod0 = DAG.getLoad(MVT::v4i32, dl, DAG.getEntryNode(), CPIdx0, |
Chris Lattner | e863903 | 2010-09-21 06:22:23 +0000 | [diff] [blame] | 6409 | MachinePointerInfo::getConstantPool(), |
David Greene | 67c9d42 | 2010-02-15 16:53:33 +0000 | [diff] [blame] | 6410 | false, false, 16); |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 6411 | SDValue Unpck2 = getUnpackl(DAG, dl, MVT::v4i32, Unpck1, CLod0); |
Wesley Peck | bf17cfa | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 6412 | SDValue XR2F = DAG.getNode(ISD::BITCAST, dl, MVT::v2f64, Unpck2); |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 6413 | SDValue CLod1 = DAG.getLoad(MVT::v2f64, dl, CLod0.getValue(1), CPIdx1, |
Chris Lattner | e863903 | 2010-09-21 06:22:23 +0000 | [diff] [blame] | 6414 | MachinePointerInfo::getConstantPool(), |
David Greene | 67c9d42 | 2010-02-15 16:53:33 +0000 | [diff] [blame] | 6415 | false, false, 16); |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 6416 | SDValue Sub = DAG.getNode(ISD::FSUB, dl, MVT::v2f64, XR2F, CLod1); |
Bill Wendling | 8b8a636 | 2009-01-17 03:56:04 +0000 | [diff] [blame] | 6417 | |
Dale Johannesen | 1c15bf5 | 2008-10-21 20:50:01 +0000 | [diff] [blame] | 6418 | // Add the halves; easiest way is to swap them into another reg first. |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 6419 | int ShufMask[2] = { 1, -1 }; |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 6420 | SDValue Shuf = DAG.getVectorShuffle(MVT::v2f64, dl, Sub, |
| 6421 | DAG.getUNDEF(MVT::v2f64), ShufMask); |
| 6422 | SDValue Add = DAG.getNode(ISD::FADD, dl, MVT::v2f64, Shuf, Sub); |
| 6423 | return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Add, |
Dale Johannesen | 1c15bf5 | 2008-10-21 20:50:01 +0000 | [diff] [blame] | 6424 | DAG.getIntPtrConstant(0)); |
| 6425 | } |
| 6426 | |
Bill Wendling | 8b8a636 | 2009-01-17 03:56:04 +0000 | [diff] [blame] | 6427 | // LowerUINT_TO_FP_i32 - 32-bit unsigned integer to float expansion. |
Dan Gohman | d858e90 | 2010-04-17 15:26:15 +0000 | [diff] [blame] | 6428 | SDValue X86TargetLowering::LowerUINT_TO_FP_i32(SDValue Op, |
| 6429 | SelectionDAG &DAG) const { |
Dale Johannesen | 6f38cb6 | 2009-02-07 19:59:05 +0000 | [diff] [blame] | 6430 | DebugLoc dl = Op.getDebugLoc(); |
Bill Wendling | 8b8a636 | 2009-01-17 03:56:04 +0000 | [diff] [blame] | 6431 | // FP constant to bias correct the final result. |
| 6432 | SDValue Bias = DAG.getConstantFP(BitsToDouble(0x4330000000000000ULL), |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 6433 | MVT::f64); |
Bill Wendling | 8b8a636 | 2009-01-17 03:56:04 +0000 | [diff] [blame] | 6434 | |
| 6435 | // Load the 32-bit value into an XMM register. |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 6436 | SDValue Load = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32, |
| 6437 | DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, |
Bill Wendling | 8b8a636 | 2009-01-17 03:56:04 +0000 | [diff] [blame] | 6438 | Op.getOperand(0), |
| 6439 | DAG.getIntPtrConstant(0))); |
| 6440 | |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 6441 | Load = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, |
Wesley Peck | bf17cfa | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 6442 | DAG.getNode(ISD::BITCAST, dl, MVT::v2f64, Load), |
Bill Wendling | 8b8a636 | 2009-01-17 03:56:04 +0000 | [diff] [blame] | 6443 | DAG.getIntPtrConstant(0)); |
| 6444 | |
| 6445 | // Or the load with the bias. |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 6446 | SDValue Or = DAG.getNode(ISD::OR, dl, MVT::v2i64, |
Wesley Peck | bf17cfa | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 6447 | DAG.getNode(ISD::BITCAST, dl, MVT::v2i64, |
Dale Johannesen | ace1610 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 6448 | DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 6449 | MVT::v2f64, Load)), |
Wesley Peck | bf17cfa | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 6450 | DAG.getNode(ISD::BITCAST, dl, MVT::v2i64, |
Dale Johannesen | ace1610 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 6451 | DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 6452 | MVT::v2f64, Bias))); |
| 6453 | Or = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, |
Wesley Peck | bf17cfa | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 6454 | DAG.getNode(ISD::BITCAST, dl, MVT::v2f64, Or), |
Bill Wendling | 8b8a636 | 2009-01-17 03:56:04 +0000 | [diff] [blame] | 6455 | DAG.getIntPtrConstant(0)); |
| 6456 | |
| 6457 | // Subtract the bias. |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 6458 | SDValue Sub = DAG.getNode(ISD::FSUB, dl, MVT::f64, Or, Bias); |
Bill Wendling | 8b8a636 | 2009-01-17 03:56:04 +0000 | [diff] [blame] | 6459 | |
| 6460 | // Handle final rounding. |
Owen Anderson | e50ed30 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 6461 | EVT DestVT = Op.getValueType(); |
Bill Wendling | 030939c | 2009-01-17 07:40:19 +0000 | [diff] [blame] | 6462 | |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 6463 | if (DestVT.bitsLT(MVT::f64)) { |
Dale Johannesen | ace1610 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 6464 | return DAG.getNode(ISD::FP_ROUND, dl, DestVT, Sub, |
Bill Wendling | 030939c | 2009-01-17 07:40:19 +0000 | [diff] [blame] | 6465 | DAG.getIntPtrConstant(0)); |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 6466 | } else if (DestVT.bitsGT(MVT::f64)) { |
Dale Johannesen | ace1610 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 6467 | return DAG.getNode(ISD::FP_EXTEND, dl, DestVT, Sub); |
Bill Wendling | 030939c | 2009-01-17 07:40:19 +0000 | [diff] [blame] | 6468 | } |
| 6469 | |
| 6470 | // Handle final rounding. |
| 6471 | return Sub; |
Bill Wendling | 8b8a636 | 2009-01-17 03:56:04 +0000 | [diff] [blame] | 6472 | } |
| 6473 | |
Dan Gohman | d858e90 | 2010-04-17 15:26:15 +0000 | [diff] [blame] | 6474 | SDValue X86TargetLowering::LowerUINT_TO_FP(SDValue Op, |
| 6475 | SelectionDAG &DAG) const { |
Evan Cheng | a06ec9e | 2009-01-19 08:08:22 +0000 | [diff] [blame] | 6476 | SDValue N0 = Op.getOperand(0); |
Dale Johannesen | 6f38cb6 | 2009-02-07 19:59:05 +0000 | [diff] [blame] | 6477 | DebugLoc dl = Op.getDebugLoc(); |
Bill Wendling | 8b8a636 | 2009-01-17 03:56:04 +0000 | [diff] [blame] | 6478 | |
Dale Johannesen | 8d908eb | 2010-05-15 18:51:12 +0000 | [diff] [blame] | 6479 | // Since UINT_TO_FP is legal (it's marked custom), dag combiner won't |
Evan Cheng | a06ec9e | 2009-01-19 08:08:22 +0000 | [diff] [blame] | 6480 | // optimize it to a SINT_TO_FP when the sign bit is known zero. Perform |
| 6481 | // the optimization here. |
| 6482 | if (DAG.SignBitIsZero(N0)) |
Dale Johannesen | ace1610 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 6483 | return DAG.getNode(ISD::SINT_TO_FP, dl, Op.getValueType(), N0); |
Evan Cheng | a06ec9e | 2009-01-19 08:08:22 +0000 | [diff] [blame] | 6484 | |
Owen Anderson | e50ed30 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 6485 | EVT SrcVT = N0.getValueType(); |
Dale Johannesen | 8d908eb | 2010-05-15 18:51:12 +0000 | [diff] [blame] | 6486 | EVT DstVT = Op.getValueType(); |
| 6487 | if (SrcVT == MVT::i64 && DstVT == MVT::f64 && X86ScalarSSEf64) |
Bill Wendling | 8b8a636 | 2009-01-17 03:56:04 +0000 | [diff] [blame] | 6488 | return LowerUINT_TO_FP_i64(Op, DAG); |
Dale Johannesen | 8d908eb | 2010-05-15 18:51:12 +0000 | [diff] [blame] | 6489 | else if (SrcVT == MVT::i32 && X86ScalarSSEf64) |
Bill Wendling | 8b8a636 | 2009-01-17 03:56:04 +0000 | [diff] [blame] | 6490 | return LowerUINT_TO_FP_i32(Op, DAG); |
Eli Friedman | 948e95a | 2009-05-23 09:59:16 +0000 | [diff] [blame] | 6491 | |
| 6492 | // Make a 64-bit buffer, and use it to build an FILD. |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 6493 | SDValue StackSlot = DAG.CreateStackTemporary(MVT::i64); |
Dale Johannesen | 8d908eb | 2010-05-15 18:51:12 +0000 | [diff] [blame] | 6494 | if (SrcVT == MVT::i32) { |
| 6495 | SDValue WordOff = DAG.getConstant(4, getPointerTy()); |
| 6496 | SDValue OffsetSlot = DAG.getNode(ISD::ADD, dl, |
| 6497 | getPointerTy(), StackSlot, WordOff); |
| 6498 | SDValue Store1 = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0), |
Chris Lattner | 8026a9d | 2010-09-21 17:50:43 +0000 | [diff] [blame] | 6499 | StackSlot, MachinePointerInfo(), |
| 6500 | false, false, 0); |
Dale Johannesen | 8d908eb | 2010-05-15 18:51:12 +0000 | [diff] [blame] | 6501 | SDValue Store2 = DAG.getStore(Store1, dl, DAG.getConstant(0, MVT::i32), |
Chris Lattner | 8026a9d | 2010-09-21 17:50:43 +0000 | [diff] [blame] | 6502 | OffsetSlot, MachinePointerInfo(), |
| 6503 | false, false, 0); |
Dale Johannesen | 8d908eb | 2010-05-15 18:51:12 +0000 | [diff] [blame] | 6504 | SDValue Fild = BuildFILD(Op, MVT::i64, Store2, StackSlot, DAG); |
| 6505 | return Fild; |
| 6506 | } |
| 6507 | |
| 6508 | assert(SrcVT == MVT::i64 && "Unexpected type in UINT_TO_FP"); |
| 6509 | SDValue Store = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0), |
Chris Lattner | 8026a9d | 2010-09-21 17:50:43 +0000 | [diff] [blame] | 6510 | StackSlot, MachinePointerInfo(), |
| 6511 | false, false, 0); |
Dale Johannesen | 8d908eb | 2010-05-15 18:51:12 +0000 | [diff] [blame] | 6512 | // For i64 source, we need to add the appropriate power of 2 if the input |
| 6513 | // was negative. This is the same as the optimization in |
| 6514 | // DAGTypeLegalizer::ExpandIntOp_UNIT_TO_FP, and for it to be safe here, |
| 6515 | // we must be careful to do the computation in x87 extended precision, not |
| 6516 | // in SSE. (The generic code can't know it's OK to do this, or how to.) |
Chris Lattner | 492a43e | 2010-09-22 01:28:21 +0000 | [diff] [blame] | 6517 | int SSFI = cast<FrameIndexSDNode>(StackSlot)->getIndex(); |
| 6518 | MachineMemOperand *MMO = |
| 6519 | DAG.getMachineFunction() |
| 6520 | .getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI), |
| 6521 | MachineMemOperand::MOLoad, 8, 8); |
Michael J. Spencer | ec38de2 | 2010-10-10 22:04:20 +0000 | [diff] [blame] | 6522 | |
Dale Johannesen | 8d908eb | 2010-05-15 18:51:12 +0000 | [diff] [blame] | 6523 | SDVTList Tys = DAG.getVTList(MVT::f80, MVT::Other); |
| 6524 | SDValue Ops[] = { Store, StackSlot, DAG.getValueType(MVT::i64) }; |
Chris Lattner | 492a43e | 2010-09-22 01:28:21 +0000 | [diff] [blame] | 6525 | SDValue Fild = DAG.getMemIntrinsicNode(X86ISD::FILD, dl, Tys, Ops, 3, |
| 6526 | MVT::i64, MMO); |
Dale Johannesen | 8d908eb | 2010-05-15 18:51:12 +0000 | [diff] [blame] | 6527 | |
| 6528 | APInt FF(32, 0x5F800000ULL); |
| 6529 | |
| 6530 | // Check whether the sign bit is set. |
| 6531 | SDValue SignSet = DAG.getSetCC(dl, getSetCCResultType(MVT::i64), |
| 6532 | Op.getOperand(0), DAG.getConstant(0, MVT::i64), |
| 6533 | ISD::SETLT); |
| 6534 | |
| 6535 | // Build a 64 bit pair (0, FF) in the constant pool, with FF in the lo bits. |
| 6536 | SDValue FudgePtr = DAG.getConstantPool( |
| 6537 | ConstantInt::get(*DAG.getContext(), FF.zext(64)), |
| 6538 | getPointerTy()); |
| 6539 | |
| 6540 | // Get a pointer to FF if the sign bit was set, or to 0 otherwise. |
| 6541 | SDValue Zero = DAG.getIntPtrConstant(0); |
| 6542 | SDValue Four = DAG.getIntPtrConstant(4); |
| 6543 | SDValue Offset = DAG.getNode(ISD::SELECT, dl, Zero.getValueType(), SignSet, |
| 6544 | Zero, Four); |
| 6545 | FudgePtr = DAG.getNode(ISD::ADD, dl, getPointerTy(), FudgePtr, Offset); |
| 6546 | |
| 6547 | // Load the value out, extending it from f32 to f80. |
| 6548 | // FIXME: Avoid the extend by constructing the right constant pool? |
Evan Cheng | bcc8017 | 2010-07-07 22:15:37 +0000 | [diff] [blame] | 6549 | SDValue Fudge = DAG.getExtLoad(ISD::EXTLOAD, MVT::f80, dl, DAG.getEntryNode(), |
Chris Lattner | e863903 | 2010-09-21 06:22:23 +0000 | [diff] [blame] | 6550 | FudgePtr, MachinePointerInfo::getConstantPool(), |
| 6551 | MVT::f32, false, false, 4); |
Dale Johannesen | 8d908eb | 2010-05-15 18:51:12 +0000 | [diff] [blame] | 6552 | // Extend everything to 80 bits to force it to be done on x87. |
| 6553 | SDValue Add = DAG.getNode(ISD::FADD, dl, MVT::f80, Fild, Fudge); |
| 6554 | return DAG.getNode(ISD::FP_ROUND, dl, DstVT, Add, DAG.getIntPtrConstant(0)); |
Bill Wendling | 8b8a636 | 2009-01-17 03:56:04 +0000 | [diff] [blame] | 6555 | } |
| 6556 | |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 6557 | std::pair<SDValue,SDValue> X86TargetLowering:: |
Dan Gohman | d858e90 | 2010-04-17 15:26:15 +0000 | [diff] [blame] | 6558 | FP_TO_INTHelper(SDValue Op, SelectionDAG &DAG, bool IsSigned) const { |
Chris Lattner | 0729093 | 2010-09-22 01:05:16 +0000 | [diff] [blame] | 6559 | DebugLoc DL = Op.getDebugLoc(); |
Eli Friedman | 948e95a | 2009-05-23 09:59:16 +0000 | [diff] [blame] | 6560 | |
Owen Anderson | e50ed30 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 6561 | EVT DstTy = Op.getValueType(); |
Eli Friedman | 948e95a | 2009-05-23 09:59:16 +0000 | [diff] [blame] | 6562 | |
| 6563 | if (!IsSigned) { |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 6564 | assert(DstTy == MVT::i32 && "Unexpected FP_TO_UINT"); |
| 6565 | DstTy = MVT::i64; |
Eli Friedman | 948e95a | 2009-05-23 09:59:16 +0000 | [diff] [blame] | 6566 | } |
| 6567 | |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 6568 | assert(DstTy.getSimpleVT() <= MVT::i64 && |
| 6569 | DstTy.getSimpleVT() >= MVT::i16 && |
Evan Cheng | 0db9fe6 | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 6570 | "Unknown FP_TO_SINT to lower!"); |
Evan Cheng | 0db9fe6 | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 6571 | |
Dale Johannesen | 9e3d3ab | 2007-09-14 22:26:36 +0000 | [diff] [blame] | 6572 | // These are really Legal. |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 6573 | if (DstTy == MVT::i32 && |
Chris Lattner | 7863116 | 2008-01-16 06:24:21 +0000 | [diff] [blame] | 6574 | isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType())) |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 6575 | return std::make_pair(SDValue(), SDValue()); |
Dale Johannesen | 73328d1 | 2007-09-19 23:55:34 +0000 | [diff] [blame] | 6576 | if (Subtarget->is64Bit() && |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 6577 | DstTy == MVT::i64 && |
Eli Friedman | 36df499 | 2009-05-27 00:47:34 +0000 | [diff] [blame] | 6578 | isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType())) |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 6579 | return std::make_pair(SDValue(), SDValue()); |
Dale Johannesen | 9e3d3ab | 2007-09-14 22:26:36 +0000 | [diff] [blame] | 6580 | |
Evan Cheng | 87c8935 | 2007-10-15 20:11:21 +0000 | [diff] [blame] | 6581 | // We lower FP->sint64 into FISTP64, followed by a load, all to a temporary |
| 6582 | // stack slot. |
| 6583 | MachineFunction &MF = DAG.getMachineFunction(); |
Eli Friedman | 948e95a | 2009-05-23 09:59:16 +0000 | [diff] [blame] | 6584 | unsigned MemSize = DstTy.getSizeInBits()/8; |
David Greene | 3f2bf85 | 2009-11-12 20:49:22 +0000 | [diff] [blame] | 6585 | int SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize, false); |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 6586 | SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy()); |
Eric Christopher | fd17929 | 2009-08-27 18:07:15 +0000 | [diff] [blame] | 6587 | |
Michael J. Spencer | ec38de2 | 2010-10-10 22:04:20 +0000 | [diff] [blame] | 6588 | |
| 6589 | |
Evan Cheng | 0db9fe6 | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 6590 | unsigned Opc; |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 6591 | switch (DstTy.getSimpleVT().SimpleTy) { |
Torok Edwin | c23197a | 2009-07-14 16:55:14 +0000 | [diff] [blame] | 6592 | default: llvm_unreachable("Invalid FP_TO_SINT to lower!"); |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 6593 | case MVT::i16: Opc = X86ISD::FP_TO_INT16_IN_MEM; break; |
| 6594 | case MVT::i32: Opc = X86ISD::FP_TO_INT32_IN_MEM; break; |
| 6595 | case MVT::i64: Opc = X86ISD::FP_TO_INT64_IN_MEM; break; |
Evan Cheng | 0db9fe6 | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 6596 | } |
Chris Lattner | dbdbf0c | 2005-11-15 00:40:23 +0000 | [diff] [blame] | 6597 | |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 6598 | SDValue Chain = DAG.getEntryNode(); |
| 6599 | SDValue Value = Op.getOperand(0); |
Chris Lattner | 492a43e | 2010-09-22 01:28:21 +0000 | [diff] [blame] | 6600 | EVT TheVT = Op.getOperand(0).getValueType(); |
| 6601 | if (isScalarFPTypeInSSEReg(TheVT)) { |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 6602 | assert(DstTy == MVT::i64 && "Invalid FP_TO_SINT to lower!"); |
Chris Lattner | 0729093 | 2010-09-22 01:05:16 +0000 | [diff] [blame] | 6603 | Chain = DAG.getStore(Chain, DL, Value, StackSlot, |
Chris Lattner | e863903 | 2010-09-21 06:22:23 +0000 | [diff] [blame] | 6604 | MachinePointerInfo::getFixedStack(SSFI), |
David Greene | 67c9d42 | 2010-02-15 16:53:33 +0000 | [diff] [blame] | 6605 | false, false, 0); |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 6606 | SDVTList Tys = DAG.getVTList(Op.getOperand(0).getValueType(), MVT::Other); |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 6607 | SDValue Ops[] = { |
Chris Lattner | 492a43e | 2010-09-22 01:28:21 +0000 | [diff] [blame] | 6608 | Chain, StackSlot, DAG.getValueType(TheVT) |
Chris Lattner | 5a88b83 | 2007-02-25 07:10:00 +0000 | [diff] [blame] | 6609 | }; |
Michael J. Spencer | ec38de2 | 2010-10-10 22:04:20 +0000 | [diff] [blame] | 6610 | |
Chris Lattner | 492a43e | 2010-09-22 01:28:21 +0000 | [diff] [blame] | 6611 | MachineMemOperand *MMO = |
| 6612 | MF.getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI), |
| 6613 | MachineMemOperand::MOLoad, MemSize, MemSize); |
| 6614 | Value = DAG.getMemIntrinsicNode(X86ISD::FLD, DL, Tys, Ops, 3, |
| 6615 | DstTy, MMO); |
Evan Cheng | 0db9fe6 | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 6616 | Chain = Value.getValue(1); |
David Greene | 3f2bf85 | 2009-11-12 20:49:22 +0000 | [diff] [blame] | 6617 | SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize, false); |
Evan Cheng | 0db9fe6 | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 6618 | StackSlot = DAG.getFrameIndex(SSFI, getPointerTy()); |
| 6619 | } |
Michael J. Spencer | ec38de2 | 2010-10-10 22:04:20 +0000 | [diff] [blame] | 6620 | |
Chris Lattner | 0729093 | 2010-09-22 01:05:16 +0000 | [diff] [blame] | 6621 | MachineMemOperand *MMO = |
| 6622 | MF.getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI), |
| 6623 | MachineMemOperand::MOStore, MemSize, MemSize); |
Chris Lattner | dbdbf0c | 2005-11-15 00:40:23 +0000 | [diff] [blame] | 6624 | |
Evan Cheng | 0db9fe6 | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 6625 | // Build the FP_TO_INT*_IN_MEM |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 6626 | SDValue Ops[] = { Chain, Value, StackSlot }; |
Chris Lattner | 0729093 | 2010-09-22 01:05:16 +0000 | [diff] [blame] | 6627 | SDValue FIST = DAG.getMemIntrinsicNode(Opc, DL, DAG.getVTList(MVT::Other), |
| 6628 | Ops, 3, DstTy, MMO); |
Evan Cheng | d9558e0 | 2006-01-06 00:43:03 +0000 | [diff] [blame] | 6629 | |
Chris Lattner | 27a6c73 | 2007-11-24 07:07:01 +0000 | [diff] [blame] | 6630 | return std::make_pair(FIST, StackSlot); |
Evan Cheng | 0db9fe6 | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 6631 | } |
| 6632 | |
Dan Gohman | d858e90 | 2010-04-17 15:26:15 +0000 | [diff] [blame] | 6633 | SDValue X86TargetLowering::LowerFP_TO_SINT(SDValue Op, |
| 6634 | SelectionDAG &DAG) const { |
Dale Johannesen | 0488fb6 | 2010-09-30 23:57:10 +0000 | [diff] [blame] | 6635 | if (Op.getValueType().isVector()) |
Eli Friedman | 23ef105 | 2009-06-06 03:57:58 +0000 | [diff] [blame] | 6636 | return SDValue(); |
Eli Friedman | 23ef105 | 2009-06-06 03:57:58 +0000 | [diff] [blame] | 6637 | |
Eli Friedman | 948e95a | 2009-05-23 09:59:16 +0000 | [diff] [blame] | 6638 | std::pair<SDValue,SDValue> Vals = FP_TO_INTHelper(Op, DAG, true); |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 6639 | SDValue FIST = Vals.first, StackSlot = Vals.second; |
Eli Friedman | 36df499 | 2009-05-27 00:47:34 +0000 | [diff] [blame] | 6640 | // If FP_TO_INTHelper failed, the node is actually supposed to be Legal. |
| 6641 | if (FIST.getNode() == 0) return Op; |
Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 6642 | |
Chris Lattner | 27a6c73 | 2007-11-24 07:07:01 +0000 | [diff] [blame] | 6643 | // Load the result. |
Dale Johannesen | 6f38cb6 | 2009-02-07 19:59:05 +0000 | [diff] [blame] | 6644 | return DAG.getLoad(Op.getValueType(), Op.getDebugLoc(), |
Chris Lattner | 51abfe4 | 2010-09-21 06:02:19 +0000 | [diff] [blame] | 6645 | FIST, StackSlot, MachinePointerInfo(), false, false, 0); |
Chris Lattner | 27a6c73 | 2007-11-24 07:07:01 +0000 | [diff] [blame] | 6646 | } |
| 6647 | |
Dan Gohman | d858e90 | 2010-04-17 15:26:15 +0000 | [diff] [blame] | 6648 | SDValue X86TargetLowering::LowerFP_TO_UINT(SDValue Op, |
| 6649 | SelectionDAG &DAG) const { |
Eli Friedman | 948e95a | 2009-05-23 09:59:16 +0000 | [diff] [blame] | 6650 | std::pair<SDValue,SDValue> Vals = FP_TO_INTHelper(Op, DAG, false); |
| 6651 | SDValue FIST = Vals.first, StackSlot = Vals.second; |
| 6652 | assert(FIST.getNode() && "Unexpected failure"); |
| 6653 | |
| 6654 | // Load the result. |
| 6655 | return DAG.getLoad(Op.getValueType(), Op.getDebugLoc(), |
Chris Lattner | 51abfe4 | 2010-09-21 06:02:19 +0000 | [diff] [blame] | 6656 | FIST, StackSlot, MachinePointerInfo(), false, false, 0); |
Eli Friedman | 948e95a | 2009-05-23 09:59:16 +0000 | [diff] [blame] | 6657 | } |
| 6658 | |
Dan Gohman | d858e90 | 2010-04-17 15:26:15 +0000 | [diff] [blame] | 6659 | SDValue X86TargetLowering::LowerFABS(SDValue Op, |
| 6660 | SelectionDAG &DAG) const { |
Owen Anderson | a90b3dc | 2009-07-15 21:51:10 +0000 | [diff] [blame] | 6661 | LLVMContext *Context = DAG.getContext(); |
Dale Johannesen | 6f38cb6 | 2009-02-07 19:59:05 +0000 | [diff] [blame] | 6662 | DebugLoc dl = Op.getDebugLoc(); |
Owen Anderson | e50ed30 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 6663 | EVT VT = Op.getValueType(); |
| 6664 | EVT EltVT = VT; |
Duncan Sands | 83ec4b6 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 6665 | if (VT.isVector()) |
| 6666 | EltVT = VT.getVectorElementType(); |
Evan Cheng | 0db9fe6 | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 6667 | std::vector<Constant*> CV; |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 6668 | if (EltVT == MVT::f64) { |
Owen Anderson | 6f83c9c | 2009-07-27 20:59:43 +0000 | [diff] [blame] | 6669 | Constant *C = ConstantFP::get(*Context, APFloat(APInt(64, ~(1ULL << 63)))); |
Dan Gohman | 2038252 | 2007-07-10 00:05:58 +0000 | [diff] [blame] | 6670 | CV.push_back(C); |
| 6671 | CV.push_back(C); |
Evan Cheng | 0db9fe6 | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 6672 | } else { |
Owen Anderson | 6f83c9c | 2009-07-27 20:59:43 +0000 | [diff] [blame] | 6673 | Constant *C = ConstantFP::get(*Context, APFloat(APInt(32, ~(1U << 31)))); |
Dan Gohman | 2038252 | 2007-07-10 00:05:58 +0000 | [diff] [blame] | 6674 | CV.push_back(C); |
| 6675 | CV.push_back(C); |
| 6676 | CV.push_back(C); |
| 6677 | CV.push_back(C); |
Evan Cheng | 0db9fe6 | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 6678 | } |
Owen Anderson | af7ec97 | 2009-07-28 21:19:26 +0000 | [diff] [blame] | 6679 | Constant *C = ConstantVector::get(CV); |
Evan Cheng | 1606e8e | 2009-03-13 07:51:59 +0000 | [diff] [blame] | 6680 | SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16); |
Dale Johannesen | ace1610 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 6681 | SDValue Mask = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx, |
Chris Lattner | e863903 | 2010-09-21 06:22:23 +0000 | [diff] [blame] | 6682 | MachinePointerInfo::getConstantPool(), |
David Greene | 67c9d42 | 2010-02-15 16:53:33 +0000 | [diff] [blame] | 6683 | false, false, 16); |
Dale Johannesen | ace1610 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 6684 | return DAG.getNode(X86ISD::FAND, dl, VT, Op.getOperand(0), Mask); |
Evan Cheng | 0db9fe6 | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 6685 | } |
| 6686 | |
Dan Gohman | d858e90 | 2010-04-17 15:26:15 +0000 | [diff] [blame] | 6687 | SDValue X86TargetLowering::LowerFNEG(SDValue Op, SelectionDAG &DAG) const { |
Owen Anderson | a90b3dc | 2009-07-15 21:51:10 +0000 | [diff] [blame] | 6688 | LLVMContext *Context = DAG.getContext(); |
Dale Johannesen | 6f38cb6 | 2009-02-07 19:59:05 +0000 | [diff] [blame] | 6689 | DebugLoc dl = Op.getDebugLoc(); |
Owen Anderson | e50ed30 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 6690 | EVT VT = Op.getValueType(); |
| 6691 | EVT EltVT = VT; |
Duncan Sands | da9ad38 | 2009-09-06 19:29:07 +0000 | [diff] [blame] | 6692 | if (VT.isVector()) |
Duncan Sands | 83ec4b6 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 6693 | EltVT = VT.getVectorElementType(); |
Evan Cheng | 0db9fe6 | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 6694 | std::vector<Constant*> CV; |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 6695 | if (EltVT == MVT::f64) { |
Owen Anderson | 6f83c9c | 2009-07-27 20:59:43 +0000 | [diff] [blame] | 6696 | Constant *C = ConstantFP::get(*Context, APFloat(APInt(64, 1ULL << 63))); |
Dan Gohman | 2038252 | 2007-07-10 00:05:58 +0000 | [diff] [blame] | 6697 | CV.push_back(C); |
| 6698 | CV.push_back(C); |
Evan Cheng | 0db9fe6 | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 6699 | } else { |
Owen Anderson | 6f83c9c | 2009-07-27 20:59:43 +0000 | [diff] [blame] | 6700 | Constant *C = ConstantFP::get(*Context, APFloat(APInt(32, 1U << 31))); |
Dan Gohman | 2038252 | 2007-07-10 00:05:58 +0000 | [diff] [blame] | 6701 | CV.push_back(C); |
| 6702 | CV.push_back(C); |
| 6703 | CV.push_back(C); |
| 6704 | CV.push_back(C); |
Evan Cheng | 0db9fe6 | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 6705 | } |
Owen Anderson | af7ec97 | 2009-07-28 21:19:26 +0000 | [diff] [blame] | 6706 | Constant *C = ConstantVector::get(CV); |
Evan Cheng | 1606e8e | 2009-03-13 07:51:59 +0000 | [diff] [blame] | 6707 | SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16); |
Dale Johannesen | ace1610 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 6708 | SDValue Mask = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx, |
Chris Lattner | e863903 | 2010-09-21 06:22:23 +0000 | [diff] [blame] | 6709 | MachinePointerInfo::getConstantPool(), |
David Greene | 67c9d42 | 2010-02-15 16:53:33 +0000 | [diff] [blame] | 6710 | false, false, 16); |
Duncan Sands | 83ec4b6 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 6711 | if (VT.isVector()) { |
Wesley Peck | bf17cfa | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 6712 | return DAG.getNode(ISD::BITCAST, dl, VT, |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 6713 | DAG.getNode(ISD::XOR, dl, MVT::v2i64, |
Wesley Peck | bf17cfa | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 6714 | DAG.getNode(ISD::BITCAST, dl, MVT::v2i64, |
Dale Johannesen | ace1610 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 6715 | Op.getOperand(0)), |
Wesley Peck | bf17cfa | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 6716 | DAG.getNode(ISD::BITCAST, dl, MVT::v2i64, Mask))); |
Evan Cheng | d4d01b7 | 2007-07-19 23:36:01 +0000 | [diff] [blame] | 6717 | } else { |
Dale Johannesen | ace1610 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 6718 | return DAG.getNode(X86ISD::FXOR, dl, VT, Op.getOperand(0), Mask); |
Evan Cheng | d4d01b7 | 2007-07-19 23:36:01 +0000 | [diff] [blame] | 6719 | } |
Evan Cheng | 0db9fe6 | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 6720 | } |
| 6721 | |
Dan Gohman | d858e90 | 2010-04-17 15:26:15 +0000 | [diff] [blame] | 6722 | SDValue X86TargetLowering::LowerFCOPYSIGN(SDValue Op, SelectionDAG &DAG) const { |
Owen Anderson | a90b3dc | 2009-07-15 21:51:10 +0000 | [diff] [blame] | 6723 | LLVMContext *Context = DAG.getContext(); |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 6724 | SDValue Op0 = Op.getOperand(0); |
| 6725 | SDValue Op1 = Op.getOperand(1); |
Dale Johannesen | 6f38cb6 | 2009-02-07 19:59:05 +0000 | [diff] [blame] | 6726 | DebugLoc dl = Op.getDebugLoc(); |
Owen Anderson | e50ed30 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 6727 | EVT VT = Op.getValueType(); |
| 6728 | EVT SrcVT = Op1.getValueType(); |
Evan Cheng | 73d6cf1 | 2007-01-05 21:37:56 +0000 | [diff] [blame] | 6729 | |
| 6730 | // If second operand is smaller, extend it first. |
Duncan Sands | 8e4eb09 | 2008-06-08 20:54:56 +0000 | [diff] [blame] | 6731 | if (SrcVT.bitsLT(VT)) { |
Dale Johannesen | ace1610 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 6732 | Op1 = DAG.getNode(ISD::FP_EXTEND, dl, VT, Op1); |
Evan Cheng | 73d6cf1 | 2007-01-05 21:37:56 +0000 | [diff] [blame] | 6733 | SrcVT = VT; |
| 6734 | } |
Dale Johannesen | 61c7ef3 | 2007-10-21 01:07:44 +0000 | [diff] [blame] | 6735 | // And if it is bigger, shrink it first. |
Duncan Sands | 8e4eb09 | 2008-06-08 20:54:56 +0000 | [diff] [blame] | 6736 | if (SrcVT.bitsGT(VT)) { |
Dale Johannesen | ace1610 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 6737 | Op1 = DAG.getNode(ISD::FP_ROUND, dl, VT, Op1, DAG.getIntPtrConstant(1)); |
Dale Johannesen | 61c7ef3 | 2007-10-21 01:07:44 +0000 | [diff] [blame] | 6738 | SrcVT = VT; |
Dale Johannesen | 61c7ef3 | 2007-10-21 01:07:44 +0000 | [diff] [blame] | 6739 | } |
| 6740 | |
| 6741 | // At this point the operands and the result should have the same |
| 6742 | // type, and that won't be f80 since that is not custom lowered. |
Evan Cheng | 73d6cf1 | 2007-01-05 21:37:56 +0000 | [diff] [blame] | 6743 | |
Evan Cheng | 68c47cb | 2007-01-05 07:55:56 +0000 | [diff] [blame] | 6744 | // First get the sign bit of second operand. |
| 6745 | std::vector<Constant*> CV; |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 6746 | if (SrcVT == MVT::f64) { |
Owen Anderson | 6f83c9c | 2009-07-27 20:59:43 +0000 | [diff] [blame] | 6747 | CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 1ULL << 63)))); |
| 6748 | CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 0)))); |
Evan Cheng | 68c47cb | 2007-01-05 07:55:56 +0000 | [diff] [blame] | 6749 | } else { |
Owen Anderson | 6f83c9c | 2009-07-27 20:59:43 +0000 | [diff] [blame] | 6750 | CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 1U << 31)))); |
| 6751 | CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0)))); |
| 6752 | CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0)))); |
| 6753 | CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0)))); |
Evan Cheng | 68c47cb | 2007-01-05 07:55:56 +0000 | [diff] [blame] | 6754 | } |
Owen Anderson | af7ec97 | 2009-07-28 21:19:26 +0000 | [diff] [blame] | 6755 | Constant *C = ConstantVector::get(CV); |
Evan Cheng | 1606e8e | 2009-03-13 07:51:59 +0000 | [diff] [blame] | 6756 | SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16); |
Dale Johannesen | ace1610 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 6757 | SDValue Mask1 = DAG.getLoad(SrcVT, dl, DAG.getEntryNode(), CPIdx, |
Chris Lattner | e863903 | 2010-09-21 06:22:23 +0000 | [diff] [blame] | 6758 | MachinePointerInfo::getConstantPool(), |
David Greene | 67c9d42 | 2010-02-15 16:53:33 +0000 | [diff] [blame] | 6759 | false, false, 16); |
Dale Johannesen | ace1610 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 6760 | SDValue SignBit = DAG.getNode(X86ISD::FAND, dl, SrcVT, Op1, Mask1); |
Evan Cheng | 68c47cb | 2007-01-05 07:55:56 +0000 | [diff] [blame] | 6761 | |
| 6762 | // Shift sign bit right or left if the two operands have different types. |
Duncan Sands | 8e4eb09 | 2008-06-08 20:54:56 +0000 | [diff] [blame] | 6763 | if (SrcVT.bitsGT(VT)) { |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 6764 | // Op0 is MVT::f32, Op1 is MVT::f64. |
| 6765 | SignBit = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2f64, SignBit); |
| 6766 | SignBit = DAG.getNode(X86ISD::FSRL, dl, MVT::v2f64, SignBit, |
| 6767 | DAG.getConstant(32, MVT::i32)); |
Wesley Peck | bf17cfa | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 6768 | SignBit = DAG.getNode(ISD::BITCAST, dl, MVT::v4f32, SignBit); |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 6769 | SignBit = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f32, SignBit, |
Chris Lattner | 0bd4893 | 2008-01-17 07:00:52 +0000 | [diff] [blame] | 6770 | DAG.getIntPtrConstant(0)); |
Evan Cheng | 68c47cb | 2007-01-05 07:55:56 +0000 | [diff] [blame] | 6771 | } |
| 6772 | |
Evan Cheng | 73d6cf1 | 2007-01-05 21:37:56 +0000 | [diff] [blame] | 6773 | // Clear first operand sign bit. |
| 6774 | CV.clear(); |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 6775 | if (VT == MVT::f64) { |
Owen Anderson | 6f83c9c | 2009-07-27 20:59:43 +0000 | [diff] [blame] | 6776 | CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, ~(1ULL << 63))))); |
| 6777 | CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 0)))); |
Evan Cheng | 73d6cf1 | 2007-01-05 21:37:56 +0000 | [diff] [blame] | 6778 | } else { |
Owen Anderson | 6f83c9c | 2009-07-27 20:59:43 +0000 | [diff] [blame] | 6779 | CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, ~(1U << 31))))); |
| 6780 | CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0)))); |
| 6781 | CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0)))); |
| 6782 | CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0)))); |
Evan Cheng | 73d6cf1 | 2007-01-05 21:37:56 +0000 | [diff] [blame] | 6783 | } |
Owen Anderson | af7ec97 | 2009-07-28 21:19:26 +0000 | [diff] [blame] | 6784 | C = ConstantVector::get(CV); |
Evan Cheng | 1606e8e | 2009-03-13 07:51:59 +0000 | [diff] [blame] | 6785 | CPIdx = DAG.getConstantPool(C, getPointerTy(), 16); |
Dale Johannesen | ace1610 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 6786 | SDValue Mask2 = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx, |
Chris Lattner | e863903 | 2010-09-21 06:22:23 +0000 | [diff] [blame] | 6787 | MachinePointerInfo::getConstantPool(), |
David Greene | 67c9d42 | 2010-02-15 16:53:33 +0000 | [diff] [blame] | 6788 | false, false, 16); |
Dale Johannesen | ace1610 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 6789 | SDValue Val = DAG.getNode(X86ISD::FAND, dl, VT, Op0, Mask2); |
Evan Cheng | 73d6cf1 | 2007-01-05 21:37:56 +0000 | [diff] [blame] | 6790 | |
| 6791 | // Or the value with the sign bit. |
Dale Johannesen | ace1610 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 6792 | return DAG.getNode(X86ISD::FOR, dl, VT, Val, SignBit); |
Evan Cheng | 68c47cb | 2007-01-05 07:55:56 +0000 | [diff] [blame] | 6793 | } |
| 6794 | |
Dan Gohman | 076aee3 | 2009-03-04 19:44:21 +0000 | [diff] [blame] | 6795 | /// Emit nodes that will be selected as "test Op0,Op0", or something |
| 6796 | /// equivalent. |
Dan Gohman | 3112581 | 2009-03-07 01:58:32 +0000 | [diff] [blame] | 6797 | SDValue X86TargetLowering::EmitTest(SDValue Op, unsigned X86CC, |
Evan Cheng | 552f09a | 2010-04-26 19:06:11 +0000 | [diff] [blame] | 6798 | SelectionDAG &DAG) const { |
Dan Gohman | 076aee3 | 2009-03-04 19:44:21 +0000 | [diff] [blame] | 6799 | DebugLoc dl = Op.getDebugLoc(); |
| 6800 | |
Dan Gohman | 3112581 | 2009-03-07 01:58:32 +0000 | [diff] [blame] | 6801 | // CF and OF aren't always set the way we want. Determine which |
| 6802 | // of these we need. |
| 6803 | bool NeedCF = false; |
| 6804 | bool NeedOF = false; |
| 6805 | switch (X86CC) { |
Bill Wendling | c25ccf8 | 2010-06-28 21:08:32 +0000 | [diff] [blame] | 6806 | default: break; |
Dan Gohman | 3112581 | 2009-03-07 01:58:32 +0000 | [diff] [blame] | 6807 | case X86::COND_A: case X86::COND_AE: |
| 6808 | case X86::COND_B: case X86::COND_BE: |
| 6809 | NeedCF = true; |
| 6810 | break; |
| 6811 | case X86::COND_G: case X86::COND_GE: |
| 6812 | case X86::COND_L: case X86::COND_LE: |
| 6813 | case X86::COND_O: case X86::COND_NO: |
| 6814 | NeedOF = true; |
| 6815 | break; |
Dan Gohman | 3112581 | 2009-03-07 01:58:32 +0000 | [diff] [blame] | 6816 | } |
| 6817 | |
Dan Gohman | 076aee3 | 2009-03-04 19:44:21 +0000 | [diff] [blame] | 6818 | // See if we can use the EFLAGS value from the operand instead of |
Dan Gohman | 3112581 | 2009-03-07 01:58:32 +0000 | [diff] [blame] | 6819 | // doing a separate TEST. TEST always sets OF and CF to 0, so unless |
| 6820 | // we prove that the arithmetic won't overflow, we can't use OF or CF. |
Bill Wendling | c25ccf8 | 2010-06-28 21:08:32 +0000 | [diff] [blame] | 6821 | if (Op.getResNo() != 0 || NeedOF || NeedCF) |
| 6822 | // Emit a CMP with 0, which is the TEST pattern. |
| 6823 | return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op, |
| 6824 | DAG.getConstant(0, Op.getValueType())); |
| 6825 | |
| 6826 | unsigned Opcode = 0; |
| 6827 | unsigned NumOperands = 0; |
| 6828 | switch (Op.getNode()->getOpcode()) { |
| 6829 | case ISD::ADD: |
| 6830 | // Due to an isel shortcoming, be conservative if this add is likely to be |
| 6831 | // selected as part of a load-modify-store instruction. When the root node |
| 6832 | // in a match is a store, isel doesn't know how to remap non-chain non-flag |
| 6833 | // uses of other nodes in the match, such as the ADD in this case. This |
| 6834 | // leads to the ADD being left around and reselected, with the result being |
| 6835 | // two adds in the output. Alas, even if none our users are stores, that |
| 6836 | // doesn't prove we're O.K. Ergo, if we have any parents that aren't |
| 6837 | // CopyToReg or SETCC, eschew INC/DEC. A better fix seems to require |
| 6838 | // climbing the DAG back to the root, and it doesn't seem to be worth the |
| 6839 | // effort. |
| 6840 | for (SDNode::use_iterator UI = Op.getNode()->use_begin(), |
Dan Gohman | 076aee3 | 2009-03-04 19:44:21 +0000 | [diff] [blame] | 6841 | UE = Op.getNode()->use_end(); UI != UE; ++UI) |
Bill Wendling | c25ccf8 | 2010-06-28 21:08:32 +0000 | [diff] [blame] | 6842 | if (UI->getOpcode() != ISD::CopyToReg && UI->getOpcode() != ISD::SETCC) |
| 6843 | goto default_case; |
| 6844 | |
| 6845 | if (ConstantSDNode *C = |
| 6846 | dyn_cast<ConstantSDNode>(Op.getNode()->getOperand(1))) { |
| 6847 | // An add of one will be selected as an INC. |
| 6848 | if (C->getAPIntValue() == 1) { |
| 6849 | Opcode = X86ISD::INC; |
| 6850 | NumOperands = 1; |
| 6851 | break; |
Dan Gohman | e220c4b | 2009-09-18 19:59:53 +0000 | [diff] [blame] | 6852 | } |
Bill Wendling | c25ccf8 | 2010-06-28 21:08:32 +0000 | [diff] [blame] | 6853 | |
| 6854 | // An add of negative one (subtract of one) will be selected as a DEC. |
| 6855 | if (C->getAPIntValue().isAllOnesValue()) { |
| 6856 | Opcode = X86ISD::DEC; |
| 6857 | NumOperands = 1; |
| 6858 | break; |
| 6859 | } |
Dan Gohman | 076aee3 | 2009-03-04 19:44:21 +0000 | [diff] [blame] | 6860 | } |
Bill Wendling | c25ccf8 | 2010-06-28 21:08:32 +0000 | [diff] [blame] | 6861 | |
| 6862 | // Otherwise use a regular EFLAGS-setting add. |
| 6863 | Opcode = X86ISD::ADD; |
| 6864 | NumOperands = 2; |
| 6865 | break; |
| 6866 | case ISD::AND: { |
| 6867 | // If the primary and result isn't used, don't bother using X86ISD::AND, |
| 6868 | // because a TEST instruction will be better. |
| 6869 | bool NonFlagUse = false; |
| 6870 | for (SDNode::use_iterator UI = Op.getNode()->use_begin(), |
| 6871 | UE = Op.getNode()->use_end(); UI != UE; ++UI) { |
| 6872 | SDNode *User = *UI; |
| 6873 | unsigned UOpNo = UI.getOperandNo(); |
| 6874 | if (User->getOpcode() == ISD::TRUNCATE && User->hasOneUse()) { |
| 6875 | // Look pass truncate. |
| 6876 | UOpNo = User->use_begin().getOperandNo(); |
| 6877 | User = *User->use_begin(); |
| 6878 | } |
| 6879 | |
| 6880 | if (User->getOpcode() != ISD::BRCOND && |
| 6881 | User->getOpcode() != ISD::SETCC && |
| 6882 | (User->getOpcode() != ISD::SELECT || UOpNo != 0)) { |
| 6883 | NonFlagUse = true; |
| 6884 | break; |
| 6885 | } |
Dan Gohman | 076aee3 | 2009-03-04 19:44:21 +0000 | [diff] [blame] | 6886 | } |
Bill Wendling | c25ccf8 | 2010-06-28 21:08:32 +0000 | [diff] [blame] | 6887 | |
| 6888 | if (!NonFlagUse) |
| 6889 | break; |
| 6890 | } |
| 6891 | // FALL THROUGH |
| 6892 | case ISD::SUB: |
| 6893 | case ISD::OR: |
| 6894 | case ISD::XOR: |
| 6895 | // Due to the ISEL shortcoming noted above, be conservative if this op is |
| 6896 | // likely to be selected as part of a load-modify-store instruction. |
| 6897 | for (SDNode::use_iterator UI = Op.getNode()->use_begin(), |
| 6898 | UE = Op.getNode()->use_end(); UI != UE; ++UI) |
| 6899 | if (UI->getOpcode() == ISD::STORE) |
| 6900 | goto default_case; |
| 6901 | |
| 6902 | // Otherwise use a regular EFLAGS-setting instruction. |
| 6903 | switch (Op.getNode()->getOpcode()) { |
| 6904 | default: llvm_unreachable("unexpected operator!"); |
| 6905 | case ISD::SUB: Opcode = X86ISD::SUB; break; |
| 6906 | case ISD::OR: Opcode = X86ISD::OR; break; |
| 6907 | case ISD::XOR: Opcode = X86ISD::XOR; break; |
| 6908 | case ISD::AND: Opcode = X86ISD::AND; break; |
| 6909 | } |
| 6910 | |
| 6911 | NumOperands = 2; |
| 6912 | break; |
| 6913 | case X86ISD::ADD: |
| 6914 | case X86ISD::SUB: |
| 6915 | case X86ISD::INC: |
| 6916 | case X86ISD::DEC: |
| 6917 | case X86ISD::OR: |
| 6918 | case X86ISD::XOR: |
| 6919 | case X86ISD::AND: |
| 6920 | return SDValue(Op.getNode(), 1); |
| 6921 | default: |
| 6922 | default_case: |
| 6923 | break; |
Dan Gohman | 076aee3 | 2009-03-04 19:44:21 +0000 | [diff] [blame] | 6924 | } |
| 6925 | |
Bill Wendling | c25ccf8 | 2010-06-28 21:08:32 +0000 | [diff] [blame] | 6926 | if (Opcode == 0) |
| 6927 | // Emit a CMP with 0, which is the TEST pattern. |
| 6928 | return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op, |
| 6929 | DAG.getConstant(0, Op.getValueType())); |
| 6930 | |
| 6931 | SDVTList VTs = DAG.getVTList(Op.getValueType(), MVT::i32); |
| 6932 | SmallVector<SDValue, 4> Ops; |
| 6933 | for (unsigned i = 0; i != NumOperands; ++i) |
| 6934 | Ops.push_back(Op.getOperand(i)); |
| 6935 | |
| 6936 | SDValue New = DAG.getNode(Opcode, dl, VTs, &Ops[0], NumOperands); |
| 6937 | DAG.ReplaceAllUsesWith(Op, New); |
| 6938 | return SDValue(New.getNode(), 1); |
Dan Gohman | 076aee3 | 2009-03-04 19:44:21 +0000 | [diff] [blame] | 6939 | } |
| 6940 | |
| 6941 | /// Emit nodes that will be selected as "cmp Op0,Op1", or something |
| 6942 | /// equivalent. |
Dan Gohman | 3112581 | 2009-03-07 01:58:32 +0000 | [diff] [blame] | 6943 | SDValue X86TargetLowering::EmitCmp(SDValue Op0, SDValue Op1, unsigned X86CC, |
Evan Cheng | 552f09a | 2010-04-26 19:06:11 +0000 | [diff] [blame] | 6944 | SelectionDAG &DAG) const { |
Dan Gohman | 076aee3 | 2009-03-04 19:44:21 +0000 | [diff] [blame] | 6945 | if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op1)) |
| 6946 | if (C->getAPIntValue() == 0) |
Evan Cheng | 552f09a | 2010-04-26 19:06:11 +0000 | [diff] [blame] | 6947 | return EmitTest(Op0, X86CC, DAG); |
Dan Gohman | 076aee3 | 2009-03-04 19:44:21 +0000 | [diff] [blame] | 6948 | |
| 6949 | DebugLoc dl = Op0.getDebugLoc(); |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 6950 | return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op0, Op1); |
Dan Gohman | 076aee3 | 2009-03-04 19:44:21 +0000 | [diff] [blame] | 6951 | } |
| 6952 | |
Evan Cheng | d40d03e | 2010-01-06 19:38:29 +0000 | [diff] [blame] | 6953 | /// LowerToBT - Result of 'and' is compared against zero. Turn it into a BT node |
| 6954 | /// if it's possible. |
Evan Cheng | 5528e7b | 2010-04-21 01:47:12 +0000 | [diff] [blame] | 6955 | SDValue X86TargetLowering::LowerToBT(SDValue And, ISD::CondCode CC, |
| 6956 | DebugLoc dl, SelectionDAG &DAG) const { |
Evan Cheng | 2c755ba | 2010-02-27 07:36:59 +0000 | [diff] [blame] | 6957 | SDValue Op0 = And.getOperand(0); |
| 6958 | SDValue Op1 = And.getOperand(1); |
| 6959 | if (Op0.getOpcode() == ISD::TRUNCATE) |
| 6960 | Op0 = Op0.getOperand(0); |
| 6961 | if (Op1.getOpcode() == ISD::TRUNCATE) |
| 6962 | Op1 = Op1.getOperand(0); |
| 6963 | |
Evan Cheng | d40d03e | 2010-01-06 19:38:29 +0000 | [diff] [blame] | 6964 | SDValue LHS, RHS; |
Dan Gohman | 6b13cbc | 2010-06-24 02:07:59 +0000 | [diff] [blame] | 6965 | if (Op1.getOpcode() == ISD::SHL) |
| 6966 | std::swap(Op0, Op1); |
| 6967 | if (Op0.getOpcode() == ISD::SHL) { |
Evan Cheng | 2c755ba | 2010-02-27 07:36:59 +0000 | [diff] [blame] | 6968 | if (ConstantSDNode *And00C = dyn_cast<ConstantSDNode>(Op0.getOperand(0))) |
| 6969 | if (And00C->getZExtValue() == 1) { |
Dan Gohman | 6b13cbc | 2010-06-24 02:07:59 +0000 | [diff] [blame] | 6970 | // If we looked past a truncate, check that it's only truncating away |
| 6971 | // known zeros. |
| 6972 | unsigned BitWidth = Op0.getValueSizeInBits(); |
| 6973 | unsigned AndBitWidth = And.getValueSizeInBits(); |
| 6974 | if (BitWidth > AndBitWidth) { |
| 6975 | APInt Mask = APInt::getAllOnesValue(BitWidth), Zeros, Ones; |
| 6976 | DAG.ComputeMaskedBits(Op0, Mask, Zeros, Ones); |
| 6977 | if (Zeros.countLeadingOnes() < BitWidth - AndBitWidth) |
| 6978 | return SDValue(); |
| 6979 | } |
Evan Cheng | 2c755ba | 2010-02-27 07:36:59 +0000 | [diff] [blame] | 6980 | LHS = Op1; |
| 6981 | RHS = Op0.getOperand(1); |
Evan Cheng | d40d03e | 2010-01-06 19:38:29 +0000 | [diff] [blame] | 6982 | } |
Evan Cheng | 2c755ba | 2010-02-27 07:36:59 +0000 | [diff] [blame] | 6983 | } else if (Op1.getOpcode() == ISD::Constant) { |
| 6984 | ConstantSDNode *AndRHS = cast<ConstantSDNode>(Op1); |
| 6985 | SDValue AndLHS = Op0; |
Evan Cheng | d40d03e | 2010-01-06 19:38:29 +0000 | [diff] [blame] | 6986 | if (AndRHS->getZExtValue() == 1 && AndLHS.getOpcode() == ISD::SRL) { |
| 6987 | LHS = AndLHS.getOperand(0); |
| 6988 | RHS = AndLHS.getOperand(1); |
Dan Gohman | e5af2d3 | 2009-01-29 01:59:02 +0000 | [diff] [blame] | 6989 | } |
Evan Cheng | d40d03e | 2010-01-06 19:38:29 +0000 | [diff] [blame] | 6990 | } |
Evan Cheng | 0488db9 | 2007-09-25 01:57:46 +0000 | [diff] [blame] | 6991 | |
Evan Cheng | d40d03e | 2010-01-06 19:38:29 +0000 | [diff] [blame] | 6992 | if (LHS.getNode()) { |
Evan Cheng | e5b51ac | 2010-04-17 06:13:15 +0000 | [diff] [blame] | 6993 | // If LHS is i8, promote it to i32 with any_extend. There is no i8 BT |
Evan Cheng | d40d03e | 2010-01-06 19:38:29 +0000 | [diff] [blame] | 6994 | // instruction. Since the shift amount is in-range-or-undefined, we know |
Evan Cheng | e5b51ac | 2010-04-17 06:13:15 +0000 | [diff] [blame] | 6995 | // that doing a bittest on the i32 value is ok. We extend to i32 because |
Evan Cheng | d40d03e | 2010-01-06 19:38:29 +0000 | [diff] [blame] | 6996 | // the encoding for the i16 version is larger than the i32 version. |
Evan Cheng | e5b51ac | 2010-04-17 06:13:15 +0000 | [diff] [blame] | 6997 | // Also promote i16 to i32 for performance / code size reason. |
| 6998 | if (LHS.getValueType() == MVT::i8 || |
Evan Cheng | 2bce5f4b | 2010-04-28 08:30:49 +0000 | [diff] [blame] | 6999 | LHS.getValueType() == MVT::i16) |
Evan Cheng | d40d03e | 2010-01-06 19:38:29 +0000 | [diff] [blame] | 7000 | LHS = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, LHS); |
Chris Lattner | e55484e | 2008-12-25 05:34:37 +0000 | [diff] [blame] | 7001 | |
Evan Cheng | d40d03e | 2010-01-06 19:38:29 +0000 | [diff] [blame] | 7002 | // If the operand types disagree, extend the shift amount to match. Since |
| 7003 | // BT ignores high bits (like shifts) we can use anyextend. |
| 7004 | if (LHS.getValueType() != RHS.getValueType()) |
| 7005 | RHS = DAG.getNode(ISD::ANY_EXTEND, dl, LHS.getValueType(), RHS); |
Dan Gohman | e5af2d3 | 2009-01-29 01:59:02 +0000 | [diff] [blame] | 7006 | |
Evan Cheng | d40d03e | 2010-01-06 19:38:29 +0000 | [diff] [blame] | 7007 | SDValue BT = DAG.getNode(X86ISD::BT, dl, MVT::i32, LHS, RHS); |
| 7008 | unsigned Cond = CC == ISD::SETEQ ? X86::COND_AE : X86::COND_B; |
| 7009 | return DAG.getNode(X86ISD::SETCC, dl, MVT::i8, |
| 7010 | DAG.getConstant(Cond, MVT::i8), BT); |
Chris Lattner | e55484e | 2008-12-25 05:34:37 +0000 | [diff] [blame] | 7011 | } |
| 7012 | |
Evan Cheng | 54de3ea | 2010-01-05 06:52:31 +0000 | [diff] [blame] | 7013 | return SDValue(); |
| 7014 | } |
| 7015 | |
Dan Gohman | d858e90 | 2010-04-17 15:26:15 +0000 | [diff] [blame] | 7016 | SDValue X86TargetLowering::LowerSETCC(SDValue Op, SelectionDAG &DAG) const { |
Evan Cheng | 54de3ea | 2010-01-05 06:52:31 +0000 | [diff] [blame] | 7017 | assert(Op.getValueType() == MVT::i8 && "SetCC type must be 8-bit integer"); |
| 7018 | SDValue Op0 = Op.getOperand(0); |
| 7019 | SDValue Op1 = Op.getOperand(1); |
| 7020 | DebugLoc dl = Op.getDebugLoc(); |
| 7021 | ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(2))->get(); |
| 7022 | |
| 7023 | // Optimize to BT if possible. |
Evan Cheng | d40d03e | 2010-01-06 19:38:29 +0000 | [diff] [blame] | 7024 | // Lower (X & (1 << N)) == 0 to BT(X, N). |
| 7025 | // Lower ((X >>u N) & 1) != 0 to BT(X, N). |
| 7026 | // Lower ((X >>s N) & 1) != 0 to BT(X, N). |
Chris Lattner | 481eebc | 2010-12-19 21:23:48 +0000 | [diff] [blame] | 7027 | if (Op0.getOpcode() == ISD::AND && Op0.hasOneUse() && |
Evan Cheng | d40d03e | 2010-01-06 19:38:29 +0000 | [diff] [blame] | 7028 | Op1.getOpcode() == ISD::Constant && |
Dan Gohman | e368b46 | 2010-06-18 14:22:04 +0000 | [diff] [blame] | 7029 | cast<ConstantSDNode>(Op1)->isNullValue() && |
Evan Cheng | d40d03e | 2010-01-06 19:38:29 +0000 | [diff] [blame] | 7030 | (CC == ISD::SETEQ || CC == ISD::SETNE)) { |
| 7031 | SDValue NewSetCC = LowerToBT(Op0, CC, dl, DAG); |
| 7032 | if (NewSetCC.getNode()) |
| 7033 | return NewSetCC; |
| 7034 | } |
Evan Cheng | 54de3ea | 2010-01-05 06:52:31 +0000 | [diff] [blame] | 7035 | |
Chris Lattner | 481eebc | 2010-12-19 21:23:48 +0000 | [diff] [blame] | 7036 | // Look for X == 0, X == 1, X != 0, or X != 1. We can simplify some forms of |
| 7037 | // these. |
| 7038 | if (Op1.getOpcode() == ISD::Constant && |
Evan Cheng | 2c755ba | 2010-02-27 07:36:59 +0000 | [diff] [blame] | 7039 | (cast<ConstantSDNode>(Op1)->getZExtValue() == 1 || |
| 7040 | cast<ConstantSDNode>(Op1)->isNullValue()) && |
| 7041 | (CC == ISD::SETEQ || CC == ISD::SETNE)) { |
Chris Lattner | 481eebc | 2010-12-19 21:23:48 +0000 | [diff] [blame] | 7042 | |
| 7043 | // If the input is a setcc, then reuse the input setcc or use a new one with |
| 7044 | // the inverted condition. |
| 7045 | if (Op0.getOpcode() == X86ISD::SETCC) { |
| 7046 | X86::CondCode CCode = (X86::CondCode)Op0.getConstantOperandVal(0); |
| 7047 | bool Invert = (CC == ISD::SETNE) ^ |
| 7048 | cast<ConstantSDNode>(Op1)->isNullValue(); |
| 7049 | if (!Invert) return Op0; |
| 7050 | |
Evan Cheng | 2c755ba | 2010-02-27 07:36:59 +0000 | [diff] [blame] | 7051 | CCode = X86::GetOppositeBranchCondition(CCode); |
Chris Lattner | 481eebc | 2010-12-19 21:23:48 +0000 | [diff] [blame] | 7052 | return DAG.getNode(X86ISD::SETCC, dl, MVT::i8, |
| 7053 | DAG.getConstant(CCode, MVT::i8), Op0.getOperand(1)); |
| 7054 | } |
Evan Cheng | 2c755ba | 2010-02-27 07:36:59 +0000 | [diff] [blame] | 7055 | } |
| 7056 | |
Evan Cheng | e5b51ac | 2010-04-17 06:13:15 +0000 | [diff] [blame] | 7057 | bool isFP = Op1.getValueType().isFloatingPoint(); |
Chris Lattner | e55484e | 2008-12-25 05:34:37 +0000 | [diff] [blame] | 7058 | unsigned X86CC = TranslateX86CC(CC, isFP, Op0, Op1, DAG); |
Dan Gohman | 1a49295 | 2009-10-20 16:22:37 +0000 | [diff] [blame] | 7059 | if (X86CC == X86::COND_INVALID) |
| 7060 | return SDValue(); |
Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 7061 | |
Chris Lattner | c19d1c3 | 2010-12-19 22:08:31 +0000 | [diff] [blame] | 7062 | SDValue EFLAGS = EmitCmp(Op0, Op1, X86CC, DAG); |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 7063 | return DAG.getNode(X86ISD::SETCC, dl, MVT::i8, |
Chris Lattner | c19d1c3 | 2010-12-19 22:08:31 +0000 | [diff] [blame] | 7064 | DAG.getConstant(X86CC, MVT::i8), EFLAGS); |
Evan Cheng | 0488db9 | 2007-09-25 01:57:46 +0000 | [diff] [blame] | 7065 | } |
| 7066 | |
Dan Gohman | d858e90 | 2010-04-17 15:26:15 +0000 | [diff] [blame] | 7067 | SDValue X86TargetLowering::LowerVSETCC(SDValue Op, SelectionDAG &DAG) const { |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 7068 | SDValue Cond; |
| 7069 | SDValue Op0 = Op.getOperand(0); |
| 7070 | SDValue Op1 = Op.getOperand(1); |
| 7071 | SDValue CC = Op.getOperand(2); |
Owen Anderson | e50ed30 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 7072 | EVT VT = Op.getValueType(); |
Nate Begeman | 30a0de9 | 2008-07-17 16:51:19 +0000 | [diff] [blame] | 7073 | ISD::CondCode SetCCOpcode = cast<CondCodeSDNode>(CC)->get(); |
| 7074 | bool isFP = Op.getOperand(1).getValueType().isFloatingPoint(); |
Dale Johannesen | 6f38cb6 | 2009-02-07 19:59:05 +0000 | [diff] [blame] | 7075 | DebugLoc dl = Op.getDebugLoc(); |
Nate Begeman | 30a0de9 | 2008-07-17 16:51:19 +0000 | [diff] [blame] | 7076 | |
| 7077 | if (isFP) { |
| 7078 | unsigned SSECC = 8; |
Owen Anderson | e50ed30 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 7079 | EVT VT0 = Op0.getValueType(); |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 7080 | assert(VT0 == MVT::v4f32 || VT0 == MVT::v2f64); |
| 7081 | unsigned Opc = VT0 == MVT::v4f32 ? X86ISD::CMPPS : X86ISD::CMPPD; |
Nate Begeman | 30a0de9 | 2008-07-17 16:51:19 +0000 | [diff] [blame] | 7082 | bool Swap = false; |
| 7083 | |
| 7084 | switch (SetCCOpcode) { |
| 7085 | default: break; |
Nate Begeman | fb8ead0 | 2008-07-25 19:05:58 +0000 | [diff] [blame] | 7086 | case ISD::SETOEQ: |
Nate Begeman | 30a0de9 | 2008-07-17 16:51:19 +0000 | [diff] [blame] | 7087 | case ISD::SETEQ: SSECC = 0; break; |
Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 7088 | case ISD::SETOGT: |
Nate Begeman | 30a0de9 | 2008-07-17 16:51:19 +0000 | [diff] [blame] | 7089 | case ISD::SETGT: Swap = true; // Fallthrough |
| 7090 | case ISD::SETLT: |
| 7091 | case ISD::SETOLT: SSECC = 1; break; |
| 7092 | case ISD::SETOGE: |
| 7093 | case ISD::SETGE: Swap = true; // Fallthrough |
| 7094 | case ISD::SETLE: |
| 7095 | case ISD::SETOLE: SSECC = 2; break; |
| 7096 | case ISD::SETUO: SSECC = 3; break; |
Nate Begeman | fb8ead0 | 2008-07-25 19:05:58 +0000 | [diff] [blame] | 7097 | case ISD::SETUNE: |
Nate Begeman | 30a0de9 | 2008-07-17 16:51:19 +0000 | [diff] [blame] | 7098 | case ISD::SETNE: SSECC = 4; break; |
| 7099 | case ISD::SETULE: Swap = true; |
| 7100 | case ISD::SETUGE: SSECC = 5; break; |
| 7101 | case ISD::SETULT: Swap = true; |
| 7102 | case ISD::SETUGT: SSECC = 6; break; |
| 7103 | case ISD::SETO: SSECC = 7; break; |
| 7104 | } |
| 7105 | if (Swap) |
| 7106 | std::swap(Op0, Op1); |
| 7107 | |
Nate Begeman | fb8ead0 | 2008-07-25 19:05:58 +0000 | [diff] [blame] | 7108 | // In the two special cases we can't handle, emit two comparisons. |
Nate Begeman | 30a0de9 | 2008-07-17 16:51:19 +0000 | [diff] [blame] | 7109 | if (SSECC == 8) { |
Nate Begeman | fb8ead0 | 2008-07-25 19:05:58 +0000 | [diff] [blame] | 7110 | if (SetCCOpcode == ISD::SETUEQ) { |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 7111 | SDValue UNORD, EQ; |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 7112 | UNORD = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(3, MVT::i8)); |
| 7113 | EQ = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(0, MVT::i8)); |
Dale Johannesen | ace1610 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 7114 | return DAG.getNode(ISD::OR, dl, VT, UNORD, EQ); |
Nate Begeman | fb8ead0 | 2008-07-25 19:05:58 +0000 | [diff] [blame] | 7115 | } |
| 7116 | else if (SetCCOpcode == ISD::SETONE) { |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 7117 | SDValue ORD, NEQ; |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 7118 | ORD = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(7, MVT::i8)); |
| 7119 | NEQ = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(4, MVT::i8)); |
Dale Johannesen | ace1610 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 7120 | return DAG.getNode(ISD::AND, dl, VT, ORD, NEQ); |
Nate Begeman | fb8ead0 | 2008-07-25 19:05:58 +0000 | [diff] [blame] | 7121 | } |
Torok Edwin | c23197a | 2009-07-14 16:55:14 +0000 | [diff] [blame] | 7122 | llvm_unreachable("Illegal FP comparison"); |
Nate Begeman | 30a0de9 | 2008-07-17 16:51:19 +0000 | [diff] [blame] | 7123 | } |
| 7124 | // Handle all other FP comparisons here. |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 7125 | return DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(SSECC, MVT::i8)); |
Nate Begeman | 30a0de9 | 2008-07-17 16:51:19 +0000 | [diff] [blame] | 7126 | } |
Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 7127 | |
Nate Begeman | 30a0de9 | 2008-07-17 16:51:19 +0000 | [diff] [blame] | 7128 | // We are handling one of the integer comparisons here. Since SSE only has |
| 7129 | // GT and EQ comparisons for integer, swapping operands and multiple |
| 7130 | // operations may be required for some comparisons. |
| 7131 | unsigned Opc = 0, EQOpc = 0, GTOpc = 0; |
| 7132 | bool Swap = false, Invert = false, FlipSigns = false; |
Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 7133 | |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 7134 | switch (VT.getSimpleVT().SimpleTy) { |
Nate Begeman | 30a0de9 | 2008-07-17 16:51:19 +0000 | [diff] [blame] | 7135 | default: break; |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 7136 | case MVT::v16i8: EQOpc = X86ISD::PCMPEQB; GTOpc = X86ISD::PCMPGTB; break; |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 7137 | case MVT::v8i16: EQOpc = X86ISD::PCMPEQW; GTOpc = X86ISD::PCMPGTW; break; |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 7138 | case MVT::v4i32: EQOpc = X86ISD::PCMPEQD; GTOpc = X86ISD::PCMPGTD; break; |
| 7139 | case MVT::v2i64: EQOpc = X86ISD::PCMPEQQ; GTOpc = X86ISD::PCMPGTQ; break; |
Nate Begeman | 30a0de9 | 2008-07-17 16:51:19 +0000 | [diff] [blame] | 7140 | } |
Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 7141 | |
Nate Begeman | 30a0de9 | 2008-07-17 16:51:19 +0000 | [diff] [blame] | 7142 | switch (SetCCOpcode) { |
| 7143 | default: break; |
| 7144 | case ISD::SETNE: Invert = true; |
| 7145 | case ISD::SETEQ: Opc = EQOpc; break; |
| 7146 | case ISD::SETLT: Swap = true; |
| 7147 | case ISD::SETGT: Opc = GTOpc; break; |
| 7148 | case ISD::SETGE: Swap = true; |
| 7149 | case ISD::SETLE: Opc = GTOpc; Invert = true; break; |
| 7150 | case ISD::SETULT: Swap = true; |
| 7151 | case ISD::SETUGT: Opc = GTOpc; FlipSigns = true; break; |
| 7152 | case ISD::SETUGE: Swap = true; |
| 7153 | case ISD::SETULE: Opc = GTOpc; FlipSigns = true; Invert = true; break; |
| 7154 | } |
| 7155 | if (Swap) |
| 7156 | std::swap(Op0, Op1); |
Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 7157 | |
Nate Begeman | 30a0de9 | 2008-07-17 16:51:19 +0000 | [diff] [blame] | 7158 | // Since SSE has no unsigned integer comparisons, we need to flip the sign |
| 7159 | // bits of the inputs before performing those operations. |
| 7160 | if (FlipSigns) { |
Owen Anderson | e50ed30 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 7161 | EVT EltVT = VT.getVectorElementType(); |
Duncan Sands | b0d5cdd | 2009-02-01 18:06:53 +0000 | [diff] [blame] | 7162 | SDValue SignBit = DAG.getConstant(APInt::getSignBit(EltVT.getSizeInBits()), |
| 7163 | EltVT); |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 7164 | std::vector<SDValue> SignBits(VT.getVectorNumElements(), SignBit); |
Evan Cheng | a87008d | 2009-02-25 22:49:59 +0000 | [diff] [blame] | 7165 | SDValue SignVec = DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &SignBits[0], |
| 7166 | SignBits.size()); |
Dale Johannesen | ace1610 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 7167 | Op0 = DAG.getNode(ISD::XOR, dl, VT, Op0, SignVec); |
| 7168 | Op1 = DAG.getNode(ISD::XOR, dl, VT, Op1, SignVec); |
Nate Begeman | 30a0de9 | 2008-07-17 16:51:19 +0000 | [diff] [blame] | 7169 | } |
Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 7170 | |
Dale Johannesen | ace1610 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 7171 | SDValue Result = DAG.getNode(Opc, dl, VT, Op0, Op1); |
Nate Begeman | 30a0de9 | 2008-07-17 16:51:19 +0000 | [diff] [blame] | 7172 | |
| 7173 | // If the logical-not of the result is required, perform that now. |
Bob Wilson | 4c24546 | 2009-01-22 17:39:32 +0000 | [diff] [blame] | 7174 | if (Invert) |
Dale Johannesen | ace1610 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 7175 | Result = DAG.getNOT(dl, Result, VT); |
Bob Wilson | 4c24546 | 2009-01-22 17:39:32 +0000 | [diff] [blame] | 7176 | |
Nate Begeman | 30a0de9 | 2008-07-17 16:51:19 +0000 | [diff] [blame] | 7177 | return Result; |
| 7178 | } |
Evan Cheng | 0488db9 | 2007-09-25 01:57:46 +0000 | [diff] [blame] | 7179 | |
Evan Cheng | 370e534 | 2008-12-03 08:38:43 +0000 | [diff] [blame] | 7180 | // isX86LogicalCmp - Return true if opcode is a X86 logical comparison. |
Dan Gohman | 076aee3 | 2009-03-04 19:44:21 +0000 | [diff] [blame] | 7181 | static bool isX86LogicalCmp(SDValue Op) { |
| 7182 | unsigned Opc = Op.getNode()->getOpcode(); |
| 7183 | if (Opc == X86ISD::CMP || Opc == X86ISD::COMI || Opc == X86ISD::UCOMI) |
| 7184 | return true; |
| 7185 | if (Op.getResNo() == 1 && |
| 7186 | (Opc == X86ISD::ADD || |
| 7187 | Opc == X86ISD::SUB || |
Chris Lattner | 5b85654 | 2010-12-20 00:59:46 +0000 | [diff] [blame] | 7188 | Opc == X86ISD::ADC || |
| 7189 | Opc == X86ISD::SBB || |
Dan Gohman | 076aee3 | 2009-03-04 19:44:21 +0000 | [diff] [blame] | 7190 | Opc == X86ISD::SMUL || |
| 7191 | Opc == X86ISD::UMUL || |
| 7192 | Opc == X86ISD::INC || |
Dan Gohman | e220c4b | 2009-09-18 19:59:53 +0000 | [diff] [blame] | 7193 | Opc == X86ISD::DEC || |
| 7194 | Opc == X86ISD::OR || |
| 7195 | Opc == X86ISD::XOR || |
| 7196 | Opc == X86ISD::AND)) |
Dan Gohman | 076aee3 | 2009-03-04 19:44:21 +0000 | [diff] [blame] | 7197 | return true; |
| 7198 | |
Chris Lattner | 9637d5b | 2010-12-05 07:49:54 +0000 | [diff] [blame] | 7199 | if (Op.getResNo() == 2 && Opc == X86ISD::UMUL) |
| 7200 | return true; |
| 7201 | |
Dan Gohman | 076aee3 | 2009-03-04 19:44:21 +0000 | [diff] [blame] | 7202 | return false; |
Evan Cheng | 370e534 | 2008-12-03 08:38:43 +0000 | [diff] [blame] | 7203 | } |
| 7204 | |
Chris Lattner | a2b5600 | 2010-12-05 01:23:24 +0000 | [diff] [blame] | 7205 | static bool isZero(SDValue V) { |
| 7206 | ConstantSDNode *C = dyn_cast<ConstantSDNode>(V); |
| 7207 | return C && C->isNullValue(); |
| 7208 | } |
| 7209 | |
Chris Lattner | 96908b1 | 2010-12-05 02:00:51 +0000 | [diff] [blame] | 7210 | static bool isAllOnes(SDValue V) { |
| 7211 | ConstantSDNode *C = dyn_cast<ConstantSDNode>(V); |
| 7212 | return C && C->isAllOnesValue(); |
| 7213 | } |
| 7214 | |
Dan Gohman | d858e90 | 2010-04-17 15:26:15 +0000 | [diff] [blame] | 7215 | SDValue X86TargetLowering::LowerSELECT(SDValue Op, SelectionDAG &DAG) const { |
Evan Cheng | 734503b | 2006-09-11 02:19:56 +0000 | [diff] [blame] | 7216 | bool addTest = true; |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 7217 | SDValue Cond = Op.getOperand(0); |
Chris Lattner | a2b5600 | 2010-12-05 01:23:24 +0000 | [diff] [blame] | 7218 | SDValue Op1 = Op.getOperand(1); |
| 7219 | SDValue Op2 = Op.getOperand(2); |
| 7220 | DebugLoc DL = Op.getDebugLoc(); |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 7221 | SDValue CC; |
Evan Cheng | 9bba894 | 2006-01-26 02:13:10 +0000 | [diff] [blame] | 7222 | |
Dan Gohman | 1a49295 | 2009-10-20 16:22:37 +0000 | [diff] [blame] | 7223 | if (Cond.getOpcode() == ISD::SETCC) { |
| 7224 | SDValue NewCond = LowerSETCC(Cond, DAG); |
| 7225 | if (NewCond.getNode()) |
| 7226 | Cond = NewCond; |
| 7227 | } |
Evan Cheng | 734503b | 2006-09-11 02:19:56 +0000 | [diff] [blame] | 7228 | |
Chris Lattner | a2b5600 | 2010-12-05 01:23:24 +0000 | [diff] [blame] | 7229 | // (select (x == 0), -1, y) -> (sign_bit (x - 1)) | y |
Chris Lattner | 96908b1 | 2010-12-05 02:00:51 +0000 | [diff] [blame] | 7230 | // (select (x == 0), y, -1) -> ~(sign_bit (x - 1)) | y |
Chris Lattner | a2b5600 | 2010-12-05 01:23:24 +0000 | [diff] [blame] | 7231 | // (select (x != 0), y, -1) -> (sign_bit (x - 1)) | y |
Chris Lattner | 96908b1 | 2010-12-05 02:00:51 +0000 | [diff] [blame] | 7232 | // (select (x != 0), -1, y) -> ~(sign_bit (x - 1)) | y |
Evan Cheng | 8c7ecaf | 2010-01-26 02:00:44 +0000 | [diff] [blame] | 7233 | if (Cond.getOpcode() == X86ISD::SETCC && |
Chris Lattner | 96908b1 | 2010-12-05 02:00:51 +0000 | [diff] [blame] | 7234 | Cond.getOperand(1).getOpcode() == X86ISD::CMP && |
| 7235 | isZero(Cond.getOperand(1).getOperand(1))) { |
Evan Cheng | 8c7ecaf | 2010-01-26 02:00:44 +0000 | [diff] [blame] | 7236 | SDValue Cmp = Cond.getOperand(1); |
Chris Lattner | a2b5600 | 2010-12-05 01:23:24 +0000 | [diff] [blame] | 7237 | |
| 7238 | unsigned CondCode =cast<ConstantSDNode>(Cond.getOperand(0))->getZExtValue(); |
| 7239 | |
Chris Lattner | 96908b1 | 2010-12-05 02:00:51 +0000 | [diff] [blame] | 7240 | if ((isAllOnes(Op1) || isAllOnes(Op2)) && |
| 7241 | (CondCode == X86::COND_E || CondCode == X86::COND_NE)) { |
| 7242 | SDValue Y = isAllOnes(Op2) ? Op1 : Op2; |
Chris Lattner | a2b5600 | 2010-12-05 01:23:24 +0000 | [diff] [blame] | 7243 | |
| 7244 | SDValue CmpOp0 = Cmp.getOperand(0); |
| 7245 | Cmp = DAG.getNode(X86ISD::CMP, DL, MVT::i32, |
| 7246 | CmpOp0, DAG.getConstant(1, CmpOp0.getValueType())); |
| 7247 | |
Chris Lattner | 96908b1 | 2010-12-05 02:00:51 +0000 | [diff] [blame] | 7248 | SDValue Res = // Res = 0 or -1. |
Chris Lattner | a2b5600 | 2010-12-05 01:23:24 +0000 | [diff] [blame] | 7249 | DAG.getNode(X86ISD::SETCC_CARRY, DL, Op.getValueType(), |
| 7250 | DAG.getConstant(X86::COND_B, MVT::i8), Cmp); |
Chris Lattner | 96908b1 | 2010-12-05 02:00:51 +0000 | [diff] [blame] | 7251 | |
| 7252 | if (isAllOnes(Op1) != (CondCode == X86::COND_E)) |
| 7253 | Res = DAG.getNOT(DL, Res, Res.getValueType()); |
| 7254 | |
Evan Cheng | 8c7ecaf | 2010-01-26 02:00:44 +0000 | [diff] [blame] | 7255 | ConstantSDNode *N2C = dyn_cast<ConstantSDNode>(Op2); |
Chris Lattner | a2b5600 | 2010-12-05 01:23:24 +0000 | [diff] [blame] | 7256 | if (N2C == 0 || !N2C->isNullValue()) |
| 7257 | Res = DAG.getNode(ISD::OR, DL, Res.getValueType(), Res, Y); |
| 7258 | return Res; |
Evan Cheng | 8c7ecaf | 2010-01-26 02:00:44 +0000 | [diff] [blame] | 7259 | } |
| 7260 | } |
| 7261 | |
Chris Lattner | a2b5600 | 2010-12-05 01:23:24 +0000 | [diff] [blame] | 7262 | // Look past (and (setcc_carry (cmp ...)), 1). |
Evan Cheng | ad9c0a3 | 2009-12-15 00:53:42 +0000 | [diff] [blame] | 7263 | if (Cond.getOpcode() == ISD::AND && |
| 7264 | Cond.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY) { |
| 7265 | ConstantSDNode *C = dyn_cast<ConstantSDNode>(Cond.getOperand(1)); |
Michael J. Spencer | ec38de2 | 2010-10-10 22:04:20 +0000 | [diff] [blame] | 7266 | if (C && C->getAPIntValue() == 1) |
Evan Cheng | ad9c0a3 | 2009-12-15 00:53:42 +0000 | [diff] [blame] | 7267 | Cond = Cond.getOperand(0); |
| 7268 | } |
| 7269 | |
Evan Cheng | 3f41d66 | 2007-10-08 22:16:29 +0000 | [diff] [blame] | 7270 | // If condition flag is set by a X86ISD::CMP, then use it as the condition |
| 7271 | // setting operand in place of the X86ISD::SETCC. |
Evan Cheng | ad9c0a3 | 2009-12-15 00:53:42 +0000 | [diff] [blame] | 7272 | if (Cond.getOpcode() == X86ISD::SETCC || |
| 7273 | Cond.getOpcode() == X86ISD::SETCC_CARRY) { |
Evan Cheng | 734503b | 2006-09-11 02:19:56 +0000 | [diff] [blame] | 7274 | CC = Cond.getOperand(0); |
| 7275 | |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 7276 | SDValue Cmp = Cond.getOperand(1); |
Evan Cheng | 734503b | 2006-09-11 02:19:56 +0000 | [diff] [blame] | 7277 | unsigned Opc = Cmp.getOpcode(); |
Owen Anderson | e50ed30 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 7278 | EVT VT = Op.getValueType(); |
Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 7279 | |
Evan Cheng | 3f41d66 | 2007-10-08 22:16:29 +0000 | [diff] [blame] | 7280 | bool IllegalFPCMov = false; |
Duncan Sands | 83ec4b6 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 7281 | if (VT.isFloatingPoint() && !VT.isVector() && |
Chris Lattner | 7863116 | 2008-01-16 06:24:21 +0000 | [diff] [blame] | 7282 | !isScalarFPTypeInSSEReg(VT)) // FPStack? |
Dan Gohman | 7810bfe | 2008-09-26 21:54:37 +0000 | [diff] [blame] | 7283 | IllegalFPCMov = !hasFPCMov(cast<ConstantSDNode>(CC)->getSExtValue()); |
Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 7284 | |
Chris Lattner | d1980a5 | 2009-03-12 06:52:53 +0000 | [diff] [blame] | 7285 | if ((isX86LogicalCmp(Cmp) && !IllegalFPCMov) || |
| 7286 | Opc == X86ISD::BT) { // FIXME |
Evan Cheng | 3f41d66 | 2007-10-08 22:16:29 +0000 | [diff] [blame] | 7287 | Cond = Cmp; |
Evan Cheng | 0488db9 | 2007-09-25 01:57:46 +0000 | [diff] [blame] | 7288 | addTest = false; |
| 7289 | } |
| 7290 | } |
| 7291 | |
| 7292 | if (addTest) { |
Evan Cheng | d40d03e | 2010-01-06 19:38:29 +0000 | [diff] [blame] | 7293 | // Look pass the truncate. |
| 7294 | if (Cond.getOpcode() == ISD::TRUNCATE) |
| 7295 | Cond = Cond.getOperand(0); |
| 7296 | |
| 7297 | // We know the result of AND is compared against zero. Try to match |
| 7298 | // it to BT. |
Michael J. Spencer | ec38de2 | 2010-10-10 22:04:20 +0000 | [diff] [blame] | 7299 | if (Cond.getOpcode() == ISD::AND && Cond.hasOneUse()) { |
Chris Lattner | a2b5600 | 2010-12-05 01:23:24 +0000 | [diff] [blame] | 7300 | SDValue NewSetCC = LowerToBT(Cond, ISD::SETNE, DL, DAG); |
Evan Cheng | d40d03e | 2010-01-06 19:38:29 +0000 | [diff] [blame] | 7301 | if (NewSetCC.getNode()) { |
| 7302 | CC = NewSetCC.getOperand(0); |
| 7303 | Cond = NewSetCC.getOperand(1); |
| 7304 | addTest = false; |
| 7305 | } |
| 7306 | } |
| 7307 | } |
| 7308 | |
| 7309 | if (addTest) { |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 7310 | CC = DAG.getConstant(X86::COND_NE, MVT::i8); |
Evan Cheng | 552f09a | 2010-04-26 19:06:11 +0000 | [diff] [blame] | 7311 | Cond = EmitTest(Cond, X86::COND_NE, DAG); |
Evan Cheng | 0488db9 | 2007-09-25 01:57:46 +0000 | [diff] [blame] | 7312 | } |
| 7313 | |
Evan Cheng | 0488db9 | 2007-09-25 01:57:46 +0000 | [diff] [blame] | 7314 | // X86ISD::CMOV means set the result (which is operand 1) to the RHS if |
| 7315 | // condition is true. |
Evan Cheng | 8c7ecaf | 2010-01-26 02:00:44 +0000 | [diff] [blame] | 7316 | SDVTList VTs = DAG.getVTList(Op.getValueType(), MVT::Flag); |
| 7317 | SDValue Ops[] = { Op2, Op1, CC, Cond }; |
Chris Lattner | a2b5600 | 2010-12-05 01:23:24 +0000 | [diff] [blame] | 7318 | return DAG.getNode(X86ISD::CMOV, DL, VTs, Ops, array_lengthof(Ops)); |
Evan Cheng | 0488db9 | 2007-09-25 01:57:46 +0000 | [diff] [blame] | 7319 | } |
| 7320 | |
Evan Cheng | 370e534 | 2008-12-03 08:38:43 +0000 | [diff] [blame] | 7321 | // isAndOrOfSingleUseSetCCs - Return true if node is an ISD::AND or |
| 7322 | // ISD::OR of two X86ISD::SETCC nodes each of which has no other use apart |
| 7323 | // from the AND / OR. |
| 7324 | static bool isAndOrOfSetCCs(SDValue Op, unsigned &Opc) { |
| 7325 | Opc = Op.getOpcode(); |
| 7326 | if (Opc != ISD::OR && Opc != ISD::AND) |
| 7327 | return false; |
| 7328 | return (Op.getOperand(0).getOpcode() == X86ISD::SETCC && |
| 7329 | Op.getOperand(0).hasOneUse() && |
| 7330 | Op.getOperand(1).getOpcode() == X86ISD::SETCC && |
| 7331 | Op.getOperand(1).hasOneUse()); |
| 7332 | } |
| 7333 | |
Evan Cheng | 961d6d4 | 2009-02-02 08:19:07 +0000 | [diff] [blame] | 7334 | // isXor1OfSetCC - Return true if node is an ISD::XOR of a X86ISD::SETCC and |
| 7335 | // 1 and that the SETCC node has a single use. |
Evan Cheng | 67ad9db | 2009-02-02 08:07:36 +0000 | [diff] [blame] | 7336 | static bool isXor1OfSetCC(SDValue Op) { |
| 7337 | if (Op.getOpcode() != ISD::XOR) |
| 7338 | return false; |
| 7339 | ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(Op.getOperand(1)); |
| 7340 | if (N1C && N1C->getAPIntValue() == 1) { |
| 7341 | return Op.getOperand(0).getOpcode() == X86ISD::SETCC && |
| 7342 | Op.getOperand(0).hasOneUse(); |
| 7343 | } |
| 7344 | return false; |
| 7345 | } |
| 7346 | |
Dan Gohman | d858e90 | 2010-04-17 15:26:15 +0000 | [diff] [blame] | 7347 | SDValue X86TargetLowering::LowerBRCOND(SDValue Op, SelectionDAG &DAG) const { |
Evan Cheng | 734503b | 2006-09-11 02:19:56 +0000 | [diff] [blame] | 7348 | bool addTest = true; |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 7349 | SDValue Chain = Op.getOperand(0); |
| 7350 | SDValue Cond = Op.getOperand(1); |
| 7351 | SDValue Dest = Op.getOperand(2); |
Dale Johannesen | 6f38cb6 | 2009-02-07 19:59:05 +0000 | [diff] [blame] | 7352 | DebugLoc dl = Op.getDebugLoc(); |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 7353 | SDValue CC; |
Evan Cheng | 734503b | 2006-09-11 02:19:56 +0000 | [diff] [blame] | 7354 | |
Dan Gohman | 1a49295 | 2009-10-20 16:22:37 +0000 | [diff] [blame] | 7355 | if (Cond.getOpcode() == ISD::SETCC) { |
| 7356 | SDValue NewCond = LowerSETCC(Cond, DAG); |
| 7357 | if (NewCond.getNode()) |
| 7358 | Cond = NewCond; |
| 7359 | } |
Chris Lattner | e55484e | 2008-12-25 05:34:37 +0000 | [diff] [blame] | 7360 | #if 0 |
| 7361 | // FIXME: LowerXALUO doesn't handle these!! |
Bill Wendling | d350e02 | 2008-12-12 21:15:41 +0000 | [diff] [blame] | 7362 | else if (Cond.getOpcode() == X86ISD::ADD || |
| 7363 | Cond.getOpcode() == X86ISD::SUB || |
| 7364 | Cond.getOpcode() == X86ISD::SMUL || |
| 7365 | Cond.getOpcode() == X86ISD::UMUL) |
Bill Wendling | 74c3765 | 2008-12-09 22:08:41 +0000 | [diff] [blame] | 7366 | Cond = LowerXALUO(Cond, DAG); |
Chris Lattner | e55484e | 2008-12-25 05:34:37 +0000 | [diff] [blame] | 7367 | #endif |
Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 7368 | |
Evan Cheng | ad9c0a3 | 2009-12-15 00:53:42 +0000 | [diff] [blame] | 7369 | // Look pass (and (setcc_carry (cmp ...)), 1). |
| 7370 | if (Cond.getOpcode() == ISD::AND && |
| 7371 | Cond.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY) { |
| 7372 | ConstantSDNode *C = dyn_cast<ConstantSDNode>(Cond.getOperand(1)); |
Michael J. Spencer | ec38de2 | 2010-10-10 22:04:20 +0000 | [diff] [blame] | 7373 | if (C && C->getAPIntValue() == 1) |
Evan Cheng | ad9c0a3 | 2009-12-15 00:53:42 +0000 | [diff] [blame] | 7374 | Cond = Cond.getOperand(0); |
| 7375 | } |
| 7376 | |
Evan Cheng | 3f41d66 | 2007-10-08 22:16:29 +0000 | [diff] [blame] | 7377 | // If condition flag is set by a X86ISD::CMP, then use it as the condition |
| 7378 | // setting operand in place of the X86ISD::SETCC. |
Evan Cheng | ad9c0a3 | 2009-12-15 00:53:42 +0000 | [diff] [blame] | 7379 | if (Cond.getOpcode() == X86ISD::SETCC || |
| 7380 | Cond.getOpcode() == X86ISD::SETCC_CARRY) { |
Evan Cheng | 734503b | 2006-09-11 02:19:56 +0000 | [diff] [blame] | 7381 | CC = Cond.getOperand(0); |
Evan Cheng | 0db9fe6 | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 7382 | |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 7383 | SDValue Cmp = Cond.getOperand(1); |
Evan Cheng | 734503b | 2006-09-11 02:19:56 +0000 | [diff] [blame] | 7384 | unsigned Opc = Cmp.getOpcode(); |
Chris Lattner | e55484e | 2008-12-25 05:34:37 +0000 | [diff] [blame] | 7385 | // FIXME: WHY THE SPECIAL CASING OF LogicalCmp?? |
Dan Gohman | 076aee3 | 2009-03-04 19:44:21 +0000 | [diff] [blame] | 7386 | if (isX86LogicalCmp(Cmp) || Opc == X86ISD::BT) { |
Evan Cheng | 3f41d66 | 2007-10-08 22:16:29 +0000 | [diff] [blame] | 7387 | Cond = Cmp; |
Evan Cheng | 0488db9 | 2007-09-25 01:57:46 +0000 | [diff] [blame] | 7388 | addTest = false; |
Bill Wendling | 61edeb5 | 2008-12-02 01:06:39 +0000 | [diff] [blame] | 7389 | } else { |
Evan Cheng | 370e534 | 2008-12-03 08:38:43 +0000 | [diff] [blame] | 7390 | switch (cast<ConstantSDNode>(CC)->getZExtValue()) { |
Bill Wendling | 0ea25cb | 2008-12-03 08:32:02 +0000 | [diff] [blame] | 7391 | default: break; |
| 7392 | case X86::COND_O: |
Dan Gohman | 653456c | 2009-01-07 00:15:08 +0000 | [diff] [blame] | 7393 | case X86::COND_B: |
Chris Lattner | e55484e | 2008-12-25 05:34:37 +0000 | [diff] [blame] | 7394 | // These can only come from an arithmetic instruction with overflow, |
| 7395 | // e.g. SADDO, UADDO. |
Bill Wendling | 0ea25cb | 2008-12-03 08:32:02 +0000 | [diff] [blame] | 7396 | Cond = Cond.getNode()->getOperand(1); |
| 7397 | addTest = false; |
| 7398 | break; |
Bill Wendling | 61edeb5 | 2008-12-02 01:06:39 +0000 | [diff] [blame] | 7399 | } |
Evan Cheng | 0488db9 | 2007-09-25 01:57:46 +0000 | [diff] [blame] | 7400 | } |
Evan Cheng | 370e534 | 2008-12-03 08:38:43 +0000 | [diff] [blame] | 7401 | } else { |
| 7402 | unsigned CondOpc; |
| 7403 | if (Cond.hasOneUse() && isAndOrOfSetCCs(Cond, CondOpc)) { |
| 7404 | SDValue Cmp = Cond.getOperand(0).getOperand(1); |
Evan Cheng | 370e534 | 2008-12-03 08:38:43 +0000 | [diff] [blame] | 7405 | if (CondOpc == ISD::OR) { |
| 7406 | // Also, recognize the pattern generated by an FCMP_UNE. We can emit |
| 7407 | // two branches instead of an explicit OR instruction with a |
| 7408 | // separate test. |
| 7409 | if (Cmp == Cond.getOperand(1).getOperand(1) && |
Dan Gohman | 076aee3 | 2009-03-04 19:44:21 +0000 | [diff] [blame] | 7410 | isX86LogicalCmp(Cmp)) { |
Evan Cheng | 370e534 | 2008-12-03 08:38:43 +0000 | [diff] [blame] | 7411 | CC = Cond.getOperand(0).getOperand(0); |
Dale Johannesen | e4d209d | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 7412 | Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(), |
Evan Cheng | 370e534 | 2008-12-03 08:38:43 +0000 | [diff] [blame] | 7413 | Chain, Dest, CC, Cmp); |
| 7414 | CC = Cond.getOperand(1).getOperand(0); |
| 7415 | Cond = Cmp; |
| 7416 | addTest = false; |
| 7417 | } |
| 7418 | } else { // ISD::AND |
| 7419 | // Also, recognize the pattern generated by an FCMP_OEQ. We can emit |
| 7420 | // two branches instead of an explicit AND instruction with a |
| 7421 | // separate test. However, we only do this if this block doesn't |
| 7422 | // have a fall-through edge, because this requires an explicit |
| 7423 | // jmp when the condition is false. |
| 7424 | if (Cmp == Cond.getOperand(1).getOperand(1) && |
Dan Gohman | 076aee3 | 2009-03-04 19:44:21 +0000 | [diff] [blame] | 7425 | isX86LogicalCmp(Cmp) && |
Evan Cheng | 370e534 | 2008-12-03 08:38:43 +0000 | [diff] [blame] | 7426 | Op.getNode()->hasOneUse()) { |
| 7427 | X86::CondCode CCode = |
| 7428 | (X86::CondCode)Cond.getOperand(0).getConstantOperandVal(0); |
| 7429 | CCode = X86::GetOppositeBranchCondition(CCode); |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 7430 | CC = DAG.getConstant(CCode, MVT::i8); |
Dan Gohman | 027657d | 2010-06-18 15:30:29 +0000 | [diff] [blame] | 7431 | SDNode *User = *Op.getNode()->use_begin(); |
Evan Cheng | 370e534 | 2008-12-03 08:38:43 +0000 | [diff] [blame] | 7432 | // Look for an unconditional branch following this conditional branch. |
| 7433 | // We need this because we need to reverse the successors in order |
| 7434 | // to implement FCMP_OEQ. |
Dan Gohman | 027657d | 2010-06-18 15:30:29 +0000 | [diff] [blame] | 7435 | if (User->getOpcode() == ISD::BR) { |
| 7436 | SDValue FalseBB = User->getOperand(1); |
| 7437 | SDNode *NewBR = |
| 7438 | DAG.UpdateNodeOperands(User, User->getOperand(0), Dest); |
Evan Cheng | 370e534 | 2008-12-03 08:38:43 +0000 | [diff] [blame] | 7439 | assert(NewBR == User); |
Nick Lewycky | 2a3ee5e | 2010-06-20 20:27:42 +0000 | [diff] [blame] | 7440 | (void)NewBR; |
Evan Cheng | 370e534 | 2008-12-03 08:38:43 +0000 | [diff] [blame] | 7441 | Dest = FalseBB; |
Dan Gohman | 279c22e | 2008-10-21 03:29:32 +0000 | [diff] [blame] | 7442 | |
Dale Johannesen | e4d209d | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 7443 | Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(), |
Evan Cheng | 370e534 | 2008-12-03 08:38:43 +0000 | [diff] [blame] | 7444 | Chain, Dest, CC, Cmp); |
| 7445 | X86::CondCode CCode = |
| 7446 | (X86::CondCode)Cond.getOperand(1).getConstantOperandVal(0); |
| 7447 | CCode = X86::GetOppositeBranchCondition(CCode); |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 7448 | CC = DAG.getConstant(CCode, MVT::i8); |
Evan Cheng | 370e534 | 2008-12-03 08:38:43 +0000 | [diff] [blame] | 7449 | Cond = Cmp; |
| 7450 | addTest = false; |
| 7451 | } |
| 7452 | } |
Dan Gohman | 279c22e | 2008-10-21 03:29:32 +0000 | [diff] [blame] | 7453 | } |
Evan Cheng | 67ad9db | 2009-02-02 08:07:36 +0000 | [diff] [blame] | 7454 | } else if (Cond.hasOneUse() && isXor1OfSetCC(Cond)) { |
| 7455 | // Recognize for xorb (setcc), 1 patterns. The xor inverts the condition. |
| 7456 | // It should be transformed during dag combiner except when the condition |
| 7457 | // is set by a arithmetics with overflow node. |
| 7458 | X86::CondCode CCode = |
| 7459 | (X86::CondCode)Cond.getOperand(0).getConstantOperandVal(0); |
| 7460 | CCode = X86::GetOppositeBranchCondition(CCode); |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 7461 | CC = DAG.getConstant(CCode, MVT::i8); |
Evan Cheng | 67ad9db | 2009-02-02 08:07:36 +0000 | [diff] [blame] | 7462 | Cond = Cond.getOperand(0).getOperand(1); |
| 7463 | addTest = false; |
Dan Gohman | 279c22e | 2008-10-21 03:29:32 +0000 | [diff] [blame] | 7464 | } |
Evan Cheng | 0488db9 | 2007-09-25 01:57:46 +0000 | [diff] [blame] | 7465 | } |
| 7466 | |
| 7467 | if (addTest) { |
Evan Cheng | d40d03e | 2010-01-06 19:38:29 +0000 | [diff] [blame] | 7468 | // Look pass the truncate. |
| 7469 | if (Cond.getOpcode() == ISD::TRUNCATE) |
| 7470 | Cond = Cond.getOperand(0); |
| 7471 | |
| 7472 | // We know the result of AND is compared against zero. Try to match |
| 7473 | // it to BT. |
Michael J. Spencer | ec38de2 | 2010-10-10 22:04:20 +0000 | [diff] [blame] | 7474 | if (Cond.getOpcode() == ISD::AND && Cond.hasOneUse()) { |
Evan Cheng | d40d03e | 2010-01-06 19:38:29 +0000 | [diff] [blame] | 7475 | SDValue NewSetCC = LowerToBT(Cond, ISD::SETNE, dl, DAG); |
| 7476 | if (NewSetCC.getNode()) { |
| 7477 | CC = NewSetCC.getOperand(0); |
| 7478 | Cond = NewSetCC.getOperand(1); |
| 7479 | addTest = false; |
| 7480 | } |
| 7481 | } |
| 7482 | } |
| 7483 | |
| 7484 | if (addTest) { |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 7485 | CC = DAG.getConstant(X86::COND_NE, MVT::i8); |
Evan Cheng | 552f09a | 2010-04-26 19:06:11 +0000 | [diff] [blame] | 7486 | Cond = EmitTest(Cond, X86::COND_NE, DAG); |
Evan Cheng | 0488db9 | 2007-09-25 01:57:46 +0000 | [diff] [blame] | 7487 | } |
Dale Johannesen | e4d209d | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 7488 | return DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(), |
Dan Gohman | 279c22e | 2008-10-21 03:29:32 +0000 | [diff] [blame] | 7489 | Chain, Dest, CC, Cond); |
Evan Cheng | 0488db9 | 2007-09-25 01:57:46 +0000 | [diff] [blame] | 7490 | } |
| 7491 | |
Anton Korobeynikov | e060b53 | 2007-04-17 19:34:00 +0000 | [diff] [blame] | 7492 | |
| 7493 | // Lower dynamic stack allocation to _alloca call for Cygwin/Mingw targets. |
| 7494 | // Calls to _alloca is needed to probe the stack when allocating more than 4k |
| 7495 | // bytes in one go. Touching the stack at 4K increments is necessary to ensure |
| 7496 | // that the guard pages used by the OS virtual memory manager are allocated in |
| 7497 | // correct sequence. |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 7498 | SDValue |
| 7499 | X86TargetLowering::LowerDYNAMIC_STACKALLOC(SDValue Op, |
Dan Gohman | d858e90 | 2010-04-17 15:26:15 +0000 | [diff] [blame] | 7500 | SelectionDAG &DAG) const { |
Duncan Sands | 1e1ca0b | 2010-10-21 16:02:12 +0000 | [diff] [blame] | 7501 | assert((Subtarget->isTargetCygMing() || Subtarget->isTargetWindows()) && |
Michael J. Spencer | e9c253e | 2010-10-21 01:41:01 +0000 | [diff] [blame] | 7502 | "This should be used only on Windows targets"); |
Dale Johannesen | 6f38cb6 | 2009-02-07 19:59:05 +0000 | [diff] [blame] | 7503 | DebugLoc dl = Op.getDebugLoc(); |
Anton Korobeynikov | 096b461 | 2008-06-11 20:16:42 +0000 | [diff] [blame] | 7504 | |
Anton Korobeynikov | 57fc00d | 2007-04-17 09:20:00 +0000 | [diff] [blame] | 7505 | // Get the inputs. |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 7506 | SDValue Chain = Op.getOperand(0); |
| 7507 | SDValue Size = Op.getOperand(1); |
Anton Korobeynikov | 57fc00d | 2007-04-17 09:20:00 +0000 | [diff] [blame] | 7508 | // FIXME: Ensure alignment here |
| 7509 | |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 7510 | SDValue Flag; |
Anton Korobeynikov | 096b461 | 2008-06-11 20:16:42 +0000 | [diff] [blame] | 7511 | |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 7512 | EVT SPTy = Subtarget->is64Bit() ? MVT::i64 : MVT::i32; |
Anton Korobeynikov | 57fc00d | 2007-04-17 09:20:00 +0000 | [diff] [blame] | 7513 | |
Dale Johannesen | dd64c41 | 2009-02-04 00:33:20 +0000 | [diff] [blame] | 7514 | Chain = DAG.getCopyToReg(Chain, dl, X86::EAX, Size, Flag); |
Anton Korobeynikov | 4304bcc | 2007-07-05 20:36:08 +0000 | [diff] [blame] | 7515 | Flag = Chain.getValue(1); |
| 7516 | |
Anton Korobeynikov | 043f3c2 | 2010-03-06 19:32:29 +0000 | [diff] [blame] | 7517 | SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag); |
Anton Korobeynikov | 4304bcc | 2007-07-05 20:36:08 +0000 | [diff] [blame] | 7518 | |
Michael J. Spencer | e9c253e | 2010-10-21 01:41:01 +0000 | [diff] [blame] | 7519 | Chain = DAG.getNode(X86ISD::WIN_ALLOCA, dl, NodeTys, Chain, Flag); |
Anton Korobeynikov | 043f3c2 | 2010-03-06 19:32:29 +0000 | [diff] [blame] | 7520 | Flag = Chain.getValue(1); |
Anton Korobeynikov | 096b461 | 2008-06-11 20:16:42 +0000 | [diff] [blame] | 7521 | |
Dale Johannesen | dd64c41 | 2009-02-04 00:33:20 +0000 | [diff] [blame] | 7522 | Chain = DAG.getCopyFromReg(Chain, dl, X86StackPtr, SPTy).getValue(1); |
Anton Korobeynikov | 096b461 | 2008-06-11 20:16:42 +0000 | [diff] [blame] | 7523 | |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 7524 | SDValue Ops1[2] = { Chain.getValue(0), Chain }; |
Dale Johannesen | e4d209d | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 7525 | return DAG.getMergeValues(Ops1, 2, dl); |
Anton Korobeynikov | 57fc00d | 2007-04-17 09:20:00 +0000 | [diff] [blame] | 7526 | } |
| 7527 | |
Dan Gohman | d858e90 | 2010-04-17 15:26:15 +0000 | [diff] [blame] | 7528 | SDValue X86TargetLowering::LowerVASTART(SDValue Op, SelectionDAG &DAG) const { |
Dan Gohman | 1e93df6 | 2010-04-17 14:41:14 +0000 | [diff] [blame] | 7529 | MachineFunction &MF = DAG.getMachineFunction(); |
| 7530 | X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>(); |
| 7531 | |
Dan Gohman | 69de193 | 2008-02-06 22:27:42 +0000 | [diff] [blame] | 7532 | const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue(); |
Chris Lattner | 8026a9d | 2010-09-21 17:50:43 +0000 | [diff] [blame] | 7533 | DebugLoc DL = Op.getDebugLoc(); |
Evan Cheng | 8b2794a | 2006-10-13 21:14:26 +0000 | [diff] [blame] | 7534 | |
Anton Korobeynikov | e7beda1 | 2010-10-03 22:52:07 +0000 | [diff] [blame] | 7535 | if (!Subtarget->is64Bit() || Subtarget->isTargetWin64()) { |
Evan Cheng | 25ab690 | 2006-09-08 06:48:29 +0000 | [diff] [blame] | 7536 | // vastart just stores the address of the VarArgsFrameIndex slot into the |
| 7537 | // memory location argument. |
Dan Gohman | 1e93df6 | 2010-04-17 14:41:14 +0000 | [diff] [blame] | 7538 | SDValue FR = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(), |
| 7539 | getPointerTy()); |
Chris Lattner | 8026a9d | 2010-09-21 17:50:43 +0000 | [diff] [blame] | 7540 | return DAG.getStore(Op.getOperand(0), DL, FR, Op.getOperand(1), |
| 7541 | MachinePointerInfo(SV), false, false, 0); |
Evan Cheng | 25ab690 | 2006-09-08 06:48:29 +0000 | [diff] [blame] | 7542 | } |
| 7543 | |
| 7544 | // __va_list_tag: |
| 7545 | // gp_offset (0 - 6 * 8) |
| 7546 | // fp_offset (48 - 48 + 8 * 16) |
| 7547 | // overflow_arg_area (point to parameters coming in memory). |
| 7548 | // reg_save_area |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 7549 | SmallVector<SDValue, 8> MemOps; |
| 7550 | SDValue FIN = Op.getOperand(1); |
Evan Cheng | 25ab690 | 2006-09-08 06:48:29 +0000 | [diff] [blame] | 7551 | // Store gp_offset |
Chris Lattner | 8026a9d | 2010-09-21 17:50:43 +0000 | [diff] [blame] | 7552 | SDValue Store = DAG.getStore(Op.getOperand(0), DL, |
Dan Gohman | 1e93df6 | 2010-04-17 14:41:14 +0000 | [diff] [blame] | 7553 | DAG.getConstant(FuncInfo->getVarArgsGPOffset(), |
| 7554 | MVT::i32), |
Chris Lattner | 8026a9d | 2010-09-21 17:50:43 +0000 | [diff] [blame] | 7555 | FIN, MachinePointerInfo(SV), false, false, 0); |
Evan Cheng | 25ab690 | 2006-09-08 06:48:29 +0000 | [diff] [blame] | 7556 | MemOps.push_back(Store); |
| 7557 | |
| 7558 | // Store fp_offset |
Chris Lattner | 8026a9d | 2010-09-21 17:50:43 +0000 | [diff] [blame] | 7559 | FIN = DAG.getNode(ISD::ADD, DL, getPointerTy(), |
Dale Johannesen | e4d209d | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 7560 | FIN, DAG.getIntPtrConstant(4)); |
Chris Lattner | 8026a9d | 2010-09-21 17:50:43 +0000 | [diff] [blame] | 7561 | Store = DAG.getStore(Op.getOperand(0), DL, |
Dan Gohman | 1e93df6 | 2010-04-17 14:41:14 +0000 | [diff] [blame] | 7562 | DAG.getConstant(FuncInfo->getVarArgsFPOffset(), |
| 7563 | MVT::i32), |
Chris Lattner | 8026a9d | 2010-09-21 17:50:43 +0000 | [diff] [blame] | 7564 | FIN, MachinePointerInfo(SV, 4), false, false, 0); |
Evan Cheng | 25ab690 | 2006-09-08 06:48:29 +0000 | [diff] [blame] | 7565 | MemOps.push_back(Store); |
| 7566 | |
| 7567 | // Store ptr to overflow_arg_area |
Chris Lattner | 8026a9d | 2010-09-21 17:50:43 +0000 | [diff] [blame] | 7568 | FIN = DAG.getNode(ISD::ADD, DL, getPointerTy(), |
Dale Johannesen | e4d209d | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 7569 | FIN, DAG.getIntPtrConstant(4)); |
Dan Gohman | 1e93df6 | 2010-04-17 14:41:14 +0000 | [diff] [blame] | 7570 | SDValue OVFIN = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(), |
| 7571 | getPointerTy()); |
Chris Lattner | 8026a9d | 2010-09-21 17:50:43 +0000 | [diff] [blame] | 7572 | Store = DAG.getStore(Op.getOperand(0), DL, OVFIN, FIN, |
| 7573 | MachinePointerInfo(SV, 8), |
David Greene | 67c9d42 | 2010-02-15 16:53:33 +0000 | [diff] [blame] | 7574 | false, false, 0); |
Evan Cheng | 25ab690 | 2006-09-08 06:48:29 +0000 | [diff] [blame] | 7575 | MemOps.push_back(Store); |
| 7576 | |
| 7577 | // Store ptr to reg_save_area. |
Chris Lattner | 8026a9d | 2010-09-21 17:50:43 +0000 | [diff] [blame] | 7578 | FIN = DAG.getNode(ISD::ADD, DL, getPointerTy(), |
Dale Johannesen | e4d209d | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 7579 | FIN, DAG.getIntPtrConstant(8)); |
Dan Gohman | 1e93df6 | 2010-04-17 14:41:14 +0000 | [diff] [blame] | 7580 | SDValue RSFIN = DAG.getFrameIndex(FuncInfo->getRegSaveFrameIndex(), |
| 7581 | getPointerTy()); |
Chris Lattner | 8026a9d | 2010-09-21 17:50:43 +0000 | [diff] [blame] | 7582 | Store = DAG.getStore(Op.getOperand(0), DL, RSFIN, FIN, |
| 7583 | MachinePointerInfo(SV, 16), false, false, 0); |
Evan Cheng | 25ab690 | 2006-09-08 06:48:29 +0000 | [diff] [blame] | 7584 | MemOps.push_back(Store); |
Chris Lattner | 8026a9d | 2010-09-21 17:50:43 +0000 | [diff] [blame] | 7585 | return DAG.getNode(ISD::TokenFactor, DL, MVT::Other, |
Dale Johannesen | e4d209d | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 7586 | &MemOps[0], MemOps.size()); |
Evan Cheng | 0db9fe6 | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 7587 | } |
| 7588 | |
Dan Gohman | d858e90 | 2010-04-17 15:26:15 +0000 | [diff] [blame] | 7589 | SDValue X86TargetLowering::LowerVAARG(SDValue Op, SelectionDAG &DAG) const { |
Dan Gohman | 320afb8 | 2010-10-12 18:00:49 +0000 | [diff] [blame] | 7590 | assert(Subtarget->is64Bit() && |
| 7591 | "LowerVAARG only handles 64-bit va_arg!"); |
| 7592 | assert((Subtarget->isTargetLinux() || |
| 7593 | Subtarget->isTargetDarwin()) && |
| 7594 | "Unhandled target in LowerVAARG"); |
| 7595 | assert(Op.getNode()->getNumOperands() == 4); |
| 7596 | SDValue Chain = Op.getOperand(0); |
| 7597 | SDValue SrcPtr = Op.getOperand(1); |
| 7598 | const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue(); |
| 7599 | unsigned Align = Op.getConstantOperandVal(3); |
| 7600 | DebugLoc dl = Op.getDebugLoc(); |
Dan Gohman | 9018e83 | 2008-05-10 01:26:14 +0000 | [diff] [blame] | 7601 | |
Dan Gohman | 320afb8 | 2010-10-12 18:00:49 +0000 | [diff] [blame] | 7602 | EVT ArgVT = Op.getNode()->getValueType(0); |
| 7603 | const Type *ArgTy = ArgVT.getTypeForEVT(*DAG.getContext()); |
| 7604 | uint32_t ArgSize = getTargetData()->getTypeAllocSize(ArgTy); |
| 7605 | uint8_t ArgMode; |
| 7606 | |
| 7607 | // Decide which area this value should be read from. |
| 7608 | // TODO: Implement the AMD64 ABI in its entirety. This simple |
| 7609 | // selection mechanism works only for the basic types. |
| 7610 | if (ArgVT == MVT::f80) { |
| 7611 | llvm_unreachable("va_arg for f80 not yet implemented"); |
| 7612 | } else if (ArgVT.isFloatingPoint() && ArgSize <= 16 /*bytes*/) { |
| 7613 | ArgMode = 2; // Argument passed in XMM register. Use fp_offset. |
| 7614 | } else if (ArgVT.isInteger() && ArgSize <= 32 /*bytes*/) { |
| 7615 | ArgMode = 1; // Argument passed in GPR64 register(s). Use gp_offset. |
| 7616 | } else { |
| 7617 | llvm_unreachable("Unhandled argument type in LowerVAARG"); |
| 7618 | } |
| 7619 | |
| 7620 | if (ArgMode == 2) { |
| 7621 | // Sanity Check: Make sure using fp_offset makes sense. |
Michael J. Spencer | 87b8665 | 2010-10-19 07:32:42 +0000 | [diff] [blame] | 7622 | assert(!UseSoftFloat && |
Eric Christopher | 52b4505 | 2010-10-12 19:44:17 +0000 | [diff] [blame] | 7623 | !(DAG.getMachineFunction() |
| 7624 | .getFunction()->hasFnAttr(Attribute::NoImplicitFloat)) && |
Nate Begeman | 2ea8ee7 | 2010-12-10 00:26:57 +0000 | [diff] [blame] | 7625 | Subtarget->hasXMM()); |
Dan Gohman | 320afb8 | 2010-10-12 18:00:49 +0000 | [diff] [blame] | 7626 | } |
| 7627 | |
| 7628 | // Insert VAARG_64 node into the DAG |
| 7629 | // VAARG_64 returns two values: Variable Argument Address, Chain |
| 7630 | SmallVector<SDValue, 11> InstOps; |
| 7631 | InstOps.push_back(Chain); |
| 7632 | InstOps.push_back(SrcPtr); |
| 7633 | InstOps.push_back(DAG.getConstant(ArgSize, MVT::i32)); |
| 7634 | InstOps.push_back(DAG.getConstant(ArgMode, MVT::i8)); |
| 7635 | InstOps.push_back(DAG.getConstant(Align, MVT::i32)); |
| 7636 | SDVTList VTs = DAG.getVTList(getPointerTy(), MVT::Other); |
| 7637 | SDValue VAARG = DAG.getMemIntrinsicNode(X86ISD::VAARG_64, dl, |
| 7638 | VTs, &InstOps[0], InstOps.size(), |
| 7639 | MVT::i64, |
| 7640 | MachinePointerInfo(SV), |
| 7641 | /*Align=*/0, |
| 7642 | /*Volatile=*/false, |
| 7643 | /*ReadMem=*/true, |
| 7644 | /*WriteMem=*/true); |
| 7645 | Chain = VAARG.getValue(1); |
| 7646 | |
| 7647 | // Load the next argument and return it |
| 7648 | return DAG.getLoad(ArgVT, dl, |
| 7649 | Chain, |
| 7650 | VAARG, |
| 7651 | MachinePointerInfo(), |
| 7652 | false, false, 0); |
Dan Gohman | 9018e83 | 2008-05-10 01:26:14 +0000 | [diff] [blame] | 7653 | } |
| 7654 | |
Dan Gohman | d858e90 | 2010-04-17 15:26:15 +0000 | [diff] [blame] | 7655 | SDValue X86TargetLowering::LowerVACOPY(SDValue Op, SelectionDAG &DAG) const { |
Evan Cheng | ae64219 | 2007-03-02 23:16:35 +0000 | [diff] [blame] | 7656 | // X86-64 va_list is a struct { i32, i32, i8*, i8* }. |
Dan Gohman | 2826913 | 2008-04-18 20:55:41 +0000 | [diff] [blame] | 7657 | assert(Subtarget->is64Bit() && "This code only handles 64-bit va_copy!"); |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 7658 | SDValue Chain = Op.getOperand(0); |
| 7659 | SDValue DstPtr = Op.getOperand(1); |
| 7660 | SDValue SrcPtr = Op.getOperand(2); |
Dan Gohman | 69de193 | 2008-02-06 22:27:42 +0000 | [diff] [blame] | 7661 | const Value *DstSV = cast<SrcValueSDNode>(Op.getOperand(3))->getValue(); |
| 7662 | const Value *SrcSV = cast<SrcValueSDNode>(Op.getOperand(4))->getValue(); |
Chris Lattner | e72f202 | 2010-09-21 05:40:29 +0000 | [diff] [blame] | 7663 | DebugLoc DL = Op.getDebugLoc(); |
Evan Cheng | ae64219 | 2007-03-02 23:16:35 +0000 | [diff] [blame] | 7664 | |
Chris Lattner | e72f202 | 2010-09-21 05:40:29 +0000 | [diff] [blame] | 7665 | return DAG.getMemcpy(Chain, DL, DstPtr, SrcPtr, |
Mon P Wang | 20adc9d | 2010-04-04 03:10:48 +0000 | [diff] [blame] | 7666 | DAG.getIntPtrConstant(24), 8, /*isVolatile*/false, |
Michael J. Spencer | ec38de2 | 2010-10-10 22:04:20 +0000 | [diff] [blame] | 7667 | false, |
Chris Lattner | e72f202 | 2010-09-21 05:40:29 +0000 | [diff] [blame] | 7668 | MachinePointerInfo(DstSV), MachinePointerInfo(SrcSV)); |
Evan Cheng | ae64219 | 2007-03-02 23:16:35 +0000 | [diff] [blame] | 7669 | } |
| 7670 | |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 7671 | SDValue |
Dan Gohman | d858e90 | 2010-04-17 15:26:15 +0000 | [diff] [blame] | 7672 | X86TargetLowering::LowerINTRINSIC_WO_CHAIN(SDValue Op, SelectionDAG &DAG) const { |
Dale Johannesen | 6f38cb6 | 2009-02-07 19:59:05 +0000 | [diff] [blame] | 7673 | DebugLoc dl = Op.getDebugLoc(); |
Dan Gohman | f5aeb1a | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 7674 | unsigned IntNo = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue(); |
Evan Cheng | 0db9fe6 | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 7675 | switch (IntNo) { |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 7676 | default: return SDValue(); // Don't custom lower most intrinsics. |
Evan Cheng | 5759f97 | 2008-05-04 09:15:50 +0000 | [diff] [blame] | 7677 | // Comparison intrinsics. |
Evan Cheng | 0db9fe6 | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 7678 | case Intrinsic::x86_sse_comieq_ss: |
| 7679 | case Intrinsic::x86_sse_comilt_ss: |
| 7680 | case Intrinsic::x86_sse_comile_ss: |
| 7681 | case Intrinsic::x86_sse_comigt_ss: |
| 7682 | case Intrinsic::x86_sse_comige_ss: |
| 7683 | case Intrinsic::x86_sse_comineq_ss: |
| 7684 | case Intrinsic::x86_sse_ucomieq_ss: |
| 7685 | case Intrinsic::x86_sse_ucomilt_ss: |
| 7686 | case Intrinsic::x86_sse_ucomile_ss: |
| 7687 | case Intrinsic::x86_sse_ucomigt_ss: |
| 7688 | case Intrinsic::x86_sse_ucomige_ss: |
| 7689 | case Intrinsic::x86_sse_ucomineq_ss: |
| 7690 | case Intrinsic::x86_sse2_comieq_sd: |
| 7691 | case Intrinsic::x86_sse2_comilt_sd: |
| 7692 | case Intrinsic::x86_sse2_comile_sd: |
| 7693 | case Intrinsic::x86_sse2_comigt_sd: |
| 7694 | case Intrinsic::x86_sse2_comige_sd: |
| 7695 | case Intrinsic::x86_sse2_comineq_sd: |
| 7696 | case Intrinsic::x86_sse2_ucomieq_sd: |
| 7697 | case Intrinsic::x86_sse2_ucomilt_sd: |
| 7698 | case Intrinsic::x86_sse2_ucomile_sd: |
| 7699 | case Intrinsic::x86_sse2_ucomigt_sd: |
| 7700 | case Intrinsic::x86_sse2_ucomige_sd: |
| 7701 | case Intrinsic::x86_sse2_ucomineq_sd: { |
| 7702 | unsigned Opc = 0; |
| 7703 | ISD::CondCode CC = ISD::SETCC_INVALID; |
| 7704 | switch (IntNo) { |
| 7705 | default: break; |
Anton Korobeynikov | 12c49af | 2006-11-21 00:01:06 +0000 | [diff] [blame] | 7706 | case Intrinsic::x86_sse_comieq_ss: |
| 7707 | case Intrinsic::x86_sse2_comieq_sd: |
Evan Cheng | 0db9fe6 | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 7708 | Opc = X86ISD::COMI; |
| 7709 | CC = ISD::SETEQ; |
| 7710 | break; |
Evan Cheng | 6be2c58 | 2006-04-05 23:38:46 +0000 | [diff] [blame] | 7711 | case Intrinsic::x86_sse_comilt_ss: |
Evan Cheng | 6be2c58 | 2006-04-05 23:38:46 +0000 | [diff] [blame] | 7712 | case Intrinsic::x86_sse2_comilt_sd: |
Evan Cheng | 0db9fe6 | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 7713 | Opc = X86ISD::COMI; |
| 7714 | CC = ISD::SETLT; |
| 7715 | break; |
| 7716 | case Intrinsic::x86_sse_comile_ss: |
Evan Cheng | 6be2c58 | 2006-04-05 23:38:46 +0000 | [diff] [blame] | 7717 | case Intrinsic::x86_sse2_comile_sd: |
Evan Cheng | 0db9fe6 | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 7718 | Opc = X86ISD::COMI; |
| 7719 | CC = ISD::SETLE; |
| 7720 | break; |
| 7721 | case Intrinsic::x86_sse_comigt_ss: |
Evan Cheng | 6be2c58 | 2006-04-05 23:38:46 +0000 | [diff] [blame] | 7722 | case Intrinsic::x86_sse2_comigt_sd: |
Evan Cheng | 0db9fe6 | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 7723 | Opc = X86ISD::COMI; |
| 7724 | CC = ISD::SETGT; |
| 7725 | break; |
| 7726 | case Intrinsic::x86_sse_comige_ss: |
Evan Cheng | 6be2c58 | 2006-04-05 23:38:46 +0000 | [diff] [blame] | 7727 | case Intrinsic::x86_sse2_comige_sd: |
Evan Cheng | 0db9fe6 | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 7728 | Opc = X86ISD::COMI; |
| 7729 | CC = ISD::SETGE; |
| 7730 | break; |
| 7731 | case Intrinsic::x86_sse_comineq_ss: |
Evan Cheng | 6be2c58 | 2006-04-05 23:38:46 +0000 | [diff] [blame] | 7732 | case Intrinsic::x86_sse2_comineq_sd: |
Evan Cheng | 0db9fe6 | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 7733 | Opc = X86ISD::COMI; |
| 7734 | CC = ISD::SETNE; |
| 7735 | break; |
| 7736 | case Intrinsic::x86_sse_ucomieq_ss: |
Evan Cheng | 6be2c58 | 2006-04-05 23:38:46 +0000 | [diff] [blame] | 7737 | case Intrinsic::x86_sse2_ucomieq_sd: |
Evan Cheng | 0db9fe6 | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 7738 | Opc = X86ISD::UCOMI; |
| 7739 | CC = ISD::SETEQ; |
| 7740 | break; |
| 7741 | case Intrinsic::x86_sse_ucomilt_ss: |
Evan Cheng | 6be2c58 | 2006-04-05 23:38:46 +0000 | [diff] [blame] | 7742 | case Intrinsic::x86_sse2_ucomilt_sd: |
Evan Cheng | 0db9fe6 | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 7743 | Opc = X86ISD::UCOMI; |
| 7744 | CC = ISD::SETLT; |
| 7745 | break; |
| 7746 | case Intrinsic::x86_sse_ucomile_ss: |
Evan Cheng | 6be2c58 | 2006-04-05 23:38:46 +0000 | [diff] [blame] | 7747 | case Intrinsic::x86_sse2_ucomile_sd: |
Evan Cheng | 0db9fe6 | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 7748 | Opc = X86ISD::UCOMI; |
| 7749 | CC = ISD::SETLE; |
| 7750 | break; |
| 7751 | case Intrinsic::x86_sse_ucomigt_ss: |
Evan Cheng | 6be2c58 | 2006-04-05 23:38:46 +0000 | [diff] [blame] | 7752 | case Intrinsic::x86_sse2_ucomigt_sd: |
Evan Cheng | 0db9fe6 | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 7753 | Opc = X86ISD::UCOMI; |
| 7754 | CC = ISD::SETGT; |
| 7755 | break; |
| 7756 | case Intrinsic::x86_sse_ucomige_ss: |
Evan Cheng | 6be2c58 | 2006-04-05 23:38:46 +0000 | [diff] [blame] | 7757 | case Intrinsic::x86_sse2_ucomige_sd: |
Evan Cheng | 0db9fe6 | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 7758 | Opc = X86ISD::UCOMI; |
| 7759 | CC = ISD::SETGE; |
| 7760 | break; |
| 7761 | case Intrinsic::x86_sse_ucomineq_ss: |
| 7762 | case Intrinsic::x86_sse2_ucomineq_sd: |
| 7763 | Opc = X86ISD::UCOMI; |
| 7764 | CC = ISD::SETNE; |
| 7765 | break; |
Evan Cheng | 6be2c58 | 2006-04-05 23:38:46 +0000 | [diff] [blame] | 7766 | } |
Evan Cheng | 734503b | 2006-09-11 02:19:56 +0000 | [diff] [blame] | 7767 | |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 7768 | SDValue LHS = Op.getOperand(1); |
| 7769 | SDValue RHS = Op.getOperand(2); |
Chris Lattner | 1c39d4c | 2008-12-24 23:53:05 +0000 | [diff] [blame] | 7770 | unsigned X86CC = TranslateX86CC(CC, true, LHS, RHS, DAG); |
Dan Gohman | 1a49295 | 2009-10-20 16:22:37 +0000 | [diff] [blame] | 7771 | assert(X86CC != X86::COND_INVALID && "Unexpected illegal condition!"); |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 7772 | SDValue Cond = DAG.getNode(Opc, dl, MVT::i32, LHS, RHS); |
| 7773 | SDValue SetCC = DAG.getNode(X86ISD::SETCC, dl, MVT::i8, |
| 7774 | DAG.getConstant(X86CC, MVT::i8), Cond); |
| 7775 | return DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, SetCC); |
Evan Cheng | 6be2c58 | 2006-04-05 23:38:46 +0000 | [diff] [blame] | 7776 | } |
Bruno Cardoso Lopes | 045573c | 2010-08-10 23:25:42 +0000 | [diff] [blame] | 7777 | // ptest and testp intrinsics. The intrinsic these come from are designed to |
| 7778 | // return an integer value, not just an instruction so lower it to the ptest |
| 7779 | // or testp pattern and a setcc for the result. |
Eric Christopher | 71c6753 | 2009-07-29 00:28:05 +0000 | [diff] [blame] | 7780 | case Intrinsic::x86_sse41_ptestz: |
| 7781 | case Intrinsic::x86_sse41_ptestc: |
Bruno Cardoso Lopes | 045573c | 2010-08-10 23:25:42 +0000 | [diff] [blame] | 7782 | case Intrinsic::x86_sse41_ptestnzc: |
| 7783 | case Intrinsic::x86_avx_ptestz_256: |
| 7784 | case Intrinsic::x86_avx_ptestc_256: |
| 7785 | case Intrinsic::x86_avx_ptestnzc_256: |
| 7786 | case Intrinsic::x86_avx_vtestz_ps: |
| 7787 | case Intrinsic::x86_avx_vtestc_ps: |
| 7788 | case Intrinsic::x86_avx_vtestnzc_ps: |
| 7789 | case Intrinsic::x86_avx_vtestz_pd: |
| 7790 | case Intrinsic::x86_avx_vtestc_pd: |
| 7791 | case Intrinsic::x86_avx_vtestnzc_pd: |
| 7792 | case Intrinsic::x86_avx_vtestz_ps_256: |
| 7793 | case Intrinsic::x86_avx_vtestc_ps_256: |
| 7794 | case Intrinsic::x86_avx_vtestnzc_ps_256: |
| 7795 | case Intrinsic::x86_avx_vtestz_pd_256: |
| 7796 | case Intrinsic::x86_avx_vtestc_pd_256: |
| 7797 | case Intrinsic::x86_avx_vtestnzc_pd_256: { |
| 7798 | bool IsTestPacked = false; |
Eric Christopher | 71c6753 | 2009-07-29 00:28:05 +0000 | [diff] [blame] | 7799 | unsigned X86CC = 0; |
| 7800 | switch (IntNo) { |
Eric Christopher | 978dae3 | 2009-07-29 18:14:04 +0000 | [diff] [blame] | 7801 | default: llvm_unreachable("Bad fallthrough in Intrinsic lowering."); |
Bruno Cardoso Lopes | 045573c | 2010-08-10 23:25:42 +0000 | [diff] [blame] | 7802 | case Intrinsic::x86_avx_vtestz_ps: |
| 7803 | case Intrinsic::x86_avx_vtestz_pd: |
| 7804 | case Intrinsic::x86_avx_vtestz_ps_256: |
| 7805 | case Intrinsic::x86_avx_vtestz_pd_256: |
| 7806 | IsTestPacked = true; // Fallthrough |
Eric Christopher | 71c6753 | 2009-07-29 00:28:05 +0000 | [diff] [blame] | 7807 | case Intrinsic::x86_sse41_ptestz: |
Bruno Cardoso Lopes | 045573c | 2010-08-10 23:25:42 +0000 | [diff] [blame] | 7808 | case Intrinsic::x86_avx_ptestz_256: |
Eric Christopher | 71c6753 | 2009-07-29 00:28:05 +0000 | [diff] [blame] | 7809 | // ZF = 1 |
| 7810 | X86CC = X86::COND_E; |
| 7811 | break; |
Bruno Cardoso Lopes | 045573c | 2010-08-10 23:25:42 +0000 | [diff] [blame] | 7812 | case Intrinsic::x86_avx_vtestc_ps: |
| 7813 | case Intrinsic::x86_avx_vtestc_pd: |
| 7814 | case Intrinsic::x86_avx_vtestc_ps_256: |
| 7815 | case Intrinsic::x86_avx_vtestc_pd_256: |
| 7816 | IsTestPacked = true; // Fallthrough |
Eric Christopher | 71c6753 | 2009-07-29 00:28:05 +0000 | [diff] [blame] | 7817 | case Intrinsic::x86_sse41_ptestc: |
Bruno Cardoso Lopes | 045573c | 2010-08-10 23:25:42 +0000 | [diff] [blame] | 7818 | case Intrinsic::x86_avx_ptestc_256: |
Eric Christopher | 71c6753 | 2009-07-29 00:28:05 +0000 | [diff] [blame] | 7819 | // CF = 1 |
| 7820 | X86CC = X86::COND_B; |
| 7821 | break; |
Bruno Cardoso Lopes | 045573c | 2010-08-10 23:25:42 +0000 | [diff] [blame] | 7822 | case Intrinsic::x86_avx_vtestnzc_ps: |
| 7823 | case Intrinsic::x86_avx_vtestnzc_pd: |
| 7824 | case Intrinsic::x86_avx_vtestnzc_ps_256: |
| 7825 | case Intrinsic::x86_avx_vtestnzc_pd_256: |
| 7826 | IsTestPacked = true; // Fallthrough |
Eric Christopher | fd17929 | 2009-08-27 18:07:15 +0000 | [diff] [blame] | 7827 | case Intrinsic::x86_sse41_ptestnzc: |
Bruno Cardoso Lopes | 045573c | 2010-08-10 23:25:42 +0000 | [diff] [blame] | 7828 | case Intrinsic::x86_avx_ptestnzc_256: |
Eric Christopher | 71c6753 | 2009-07-29 00:28:05 +0000 | [diff] [blame] | 7829 | // ZF and CF = 0 |
| 7830 | X86CC = X86::COND_A; |
| 7831 | break; |
| 7832 | } |
Eric Christopher | fd17929 | 2009-08-27 18:07:15 +0000 | [diff] [blame] | 7833 | |
Eric Christopher | 71c6753 | 2009-07-29 00:28:05 +0000 | [diff] [blame] | 7834 | SDValue LHS = Op.getOperand(1); |
| 7835 | SDValue RHS = Op.getOperand(2); |
Bruno Cardoso Lopes | 045573c | 2010-08-10 23:25:42 +0000 | [diff] [blame] | 7836 | unsigned TestOpc = IsTestPacked ? X86ISD::TESTP : X86ISD::PTEST; |
| 7837 | SDValue Test = DAG.getNode(TestOpc, dl, MVT::i32, LHS, RHS); |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 7838 | SDValue CC = DAG.getConstant(X86CC, MVT::i8); |
| 7839 | SDValue SetCC = DAG.getNode(X86ISD::SETCC, dl, MVT::i8, CC, Test); |
| 7840 | return DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, SetCC); |
Eric Christopher | 71c6753 | 2009-07-29 00:28:05 +0000 | [diff] [blame] | 7841 | } |
Evan Cheng | 5759f97 | 2008-05-04 09:15:50 +0000 | [diff] [blame] | 7842 | |
| 7843 | // Fix vector shift instructions where the last operand is a non-immediate |
| 7844 | // i32 value. |
| 7845 | case Intrinsic::x86_sse2_pslli_w: |
| 7846 | case Intrinsic::x86_sse2_pslli_d: |
| 7847 | case Intrinsic::x86_sse2_pslli_q: |
| 7848 | case Intrinsic::x86_sse2_psrli_w: |
| 7849 | case Intrinsic::x86_sse2_psrli_d: |
| 7850 | case Intrinsic::x86_sse2_psrli_q: |
| 7851 | case Intrinsic::x86_sse2_psrai_w: |
| 7852 | case Intrinsic::x86_sse2_psrai_d: |
| 7853 | case Intrinsic::x86_mmx_pslli_w: |
| 7854 | case Intrinsic::x86_mmx_pslli_d: |
| 7855 | case Intrinsic::x86_mmx_pslli_q: |
| 7856 | case Intrinsic::x86_mmx_psrli_w: |
| 7857 | case Intrinsic::x86_mmx_psrli_d: |
| 7858 | case Intrinsic::x86_mmx_psrli_q: |
| 7859 | case Intrinsic::x86_mmx_psrai_w: |
| 7860 | case Intrinsic::x86_mmx_psrai_d: { |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 7861 | SDValue ShAmt = Op.getOperand(2); |
Evan Cheng | 5759f97 | 2008-05-04 09:15:50 +0000 | [diff] [blame] | 7862 | if (isa<ConstantSDNode>(ShAmt)) |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 7863 | return SDValue(); |
Evan Cheng | 5759f97 | 2008-05-04 09:15:50 +0000 | [diff] [blame] | 7864 | |
| 7865 | unsigned NewIntNo = 0; |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 7866 | EVT ShAmtVT = MVT::v4i32; |
Evan Cheng | 5759f97 | 2008-05-04 09:15:50 +0000 | [diff] [blame] | 7867 | switch (IntNo) { |
| 7868 | case Intrinsic::x86_sse2_pslli_w: |
| 7869 | NewIntNo = Intrinsic::x86_sse2_psll_w; |
| 7870 | break; |
| 7871 | case Intrinsic::x86_sse2_pslli_d: |
| 7872 | NewIntNo = Intrinsic::x86_sse2_psll_d; |
| 7873 | break; |
| 7874 | case Intrinsic::x86_sse2_pslli_q: |
| 7875 | NewIntNo = Intrinsic::x86_sse2_psll_q; |
| 7876 | break; |
| 7877 | case Intrinsic::x86_sse2_psrli_w: |
| 7878 | NewIntNo = Intrinsic::x86_sse2_psrl_w; |
| 7879 | break; |
| 7880 | case Intrinsic::x86_sse2_psrli_d: |
| 7881 | NewIntNo = Intrinsic::x86_sse2_psrl_d; |
| 7882 | break; |
| 7883 | case Intrinsic::x86_sse2_psrli_q: |
| 7884 | NewIntNo = Intrinsic::x86_sse2_psrl_q; |
| 7885 | break; |
| 7886 | case Intrinsic::x86_sse2_psrai_w: |
| 7887 | NewIntNo = Intrinsic::x86_sse2_psra_w; |
| 7888 | break; |
| 7889 | case Intrinsic::x86_sse2_psrai_d: |
| 7890 | NewIntNo = Intrinsic::x86_sse2_psra_d; |
| 7891 | break; |
| 7892 | default: { |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 7893 | ShAmtVT = MVT::v2i32; |
Evan Cheng | 5759f97 | 2008-05-04 09:15:50 +0000 | [diff] [blame] | 7894 | switch (IntNo) { |
| 7895 | case Intrinsic::x86_mmx_pslli_w: |
| 7896 | NewIntNo = Intrinsic::x86_mmx_psll_w; |
| 7897 | break; |
| 7898 | case Intrinsic::x86_mmx_pslli_d: |
| 7899 | NewIntNo = Intrinsic::x86_mmx_psll_d; |
| 7900 | break; |
| 7901 | case Intrinsic::x86_mmx_pslli_q: |
| 7902 | NewIntNo = Intrinsic::x86_mmx_psll_q; |
| 7903 | break; |
| 7904 | case Intrinsic::x86_mmx_psrli_w: |
| 7905 | NewIntNo = Intrinsic::x86_mmx_psrl_w; |
| 7906 | break; |
| 7907 | case Intrinsic::x86_mmx_psrli_d: |
| 7908 | NewIntNo = Intrinsic::x86_mmx_psrl_d; |
| 7909 | break; |
| 7910 | case Intrinsic::x86_mmx_psrli_q: |
| 7911 | NewIntNo = Intrinsic::x86_mmx_psrl_q; |
| 7912 | break; |
| 7913 | case Intrinsic::x86_mmx_psrai_w: |
| 7914 | NewIntNo = Intrinsic::x86_mmx_psra_w; |
| 7915 | break; |
| 7916 | case Intrinsic::x86_mmx_psrai_d: |
| 7917 | NewIntNo = Intrinsic::x86_mmx_psra_d; |
| 7918 | break; |
Torok Edwin | c23197a | 2009-07-14 16:55:14 +0000 | [diff] [blame] | 7919 | default: llvm_unreachable("Impossible intrinsic"); // Can't reach here. |
Evan Cheng | 5759f97 | 2008-05-04 09:15:50 +0000 | [diff] [blame] | 7920 | } |
| 7921 | break; |
| 7922 | } |
| 7923 | } |
Mon P Wang | efa4220 | 2009-09-03 19:56:25 +0000 | [diff] [blame] | 7924 | |
| 7925 | // The vector shift intrinsics with scalars uses 32b shift amounts but |
| 7926 | // the sse2/mmx shift instructions reads 64 bits. Set the upper 32 bits |
| 7927 | // to be zero. |
| 7928 | SDValue ShOps[4]; |
| 7929 | ShOps[0] = ShAmt; |
| 7930 | ShOps[1] = DAG.getConstant(0, MVT::i32); |
| 7931 | if (ShAmtVT == MVT::v4i32) { |
| 7932 | ShOps[2] = DAG.getUNDEF(MVT::i32); |
| 7933 | ShOps[3] = DAG.getUNDEF(MVT::i32); |
| 7934 | ShAmt = DAG.getNode(ISD::BUILD_VECTOR, dl, ShAmtVT, &ShOps[0], 4); |
| 7935 | } else { |
| 7936 | ShAmt = DAG.getNode(ISD::BUILD_VECTOR, dl, ShAmtVT, &ShOps[0], 2); |
Dale Johannesen | 0488fb6 | 2010-09-30 23:57:10 +0000 | [diff] [blame] | 7937 | // FIXME this must be lowered to get rid of the invalid type. |
Mon P Wang | efa4220 | 2009-09-03 19:56:25 +0000 | [diff] [blame] | 7938 | } |
| 7939 | |
Owen Anderson | e50ed30 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 7940 | EVT VT = Op.getValueType(); |
Wesley Peck | bf17cfa | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 7941 | ShAmt = DAG.getNode(ISD::BITCAST, dl, VT, ShAmt); |
Dale Johannesen | e4d209d | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 7942 | return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT, |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 7943 | DAG.getConstant(NewIntNo, MVT::i32), |
Evan Cheng | 5759f97 | 2008-05-04 09:15:50 +0000 | [diff] [blame] | 7944 | Op.getOperand(1), ShAmt); |
| 7945 | } |
Evan Cheng | 38bcbaf | 2005-12-23 07:31:11 +0000 | [diff] [blame] | 7946 | } |
Chris Lattner | dbdbf0c | 2005-11-15 00:40:23 +0000 | [diff] [blame] | 7947 | } |
Evan Cheng | 7226158 | 2005-12-20 06:22:03 +0000 | [diff] [blame] | 7948 | |
Dan Gohman | d858e90 | 2010-04-17 15:26:15 +0000 | [diff] [blame] | 7949 | SDValue X86TargetLowering::LowerRETURNADDR(SDValue Op, |
| 7950 | SelectionDAG &DAG) const { |
Evan Cheng | 2457f2c | 2010-05-22 01:47:14 +0000 | [diff] [blame] | 7951 | MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo(); |
| 7952 | MFI->setReturnAddressIsTaken(true); |
| 7953 | |
Bill Wendling | 64e8732 | 2009-01-16 19:25:27 +0000 | [diff] [blame] | 7954 | unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue(); |
Dale Johannesen | 6f38cb6 | 2009-02-07 19:59:05 +0000 | [diff] [blame] | 7955 | DebugLoc dl = Op.getDebugLoc(); |
Bill Wendling | 64e8732 | 2009-01-16 19:25:27 +0000 | [diff] [blame] | 7956 | |
| 7957 | if (Depth > 0) { |
| 7958 | SDValue FrameAddr = LowerFRAMEADDR(Op, DAG); |
| 7959 | SDValue Offset = |
| 7960 | DAG.getConstant(TD->getPointerSize(), |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 7961 | Subtarget->is64Bit() ? MVT::i64 : MVT::i32); |
Dale Johannesen | e4d209d | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 7962 | return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(), |
Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 7963 | DAG.getNode(ISD::ADD, dl, getPointerTy(), |
Dale Johannesen | e4d209d | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 7964 | FrameAddr, Offset), |
Chris Lattner | 51abfe4 | 2010-09-21 06:02:19 +0000 | [diff] [blame] | 7965 | MachinePointerInfo(), false, false, 0); |
Bill Wendling | 64e8732 | 2009-01-16 19:25:27 +0000 | [diff] [blame] | 7966 | } |
| 7967 | |
| 7968 | // Just load the return address. |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 7969 | SDValue RetAddrFI = getReturnAddressFrameIndex(DAG); |
Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 7970 | return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(), |
Chris Lattner | 51abfe4 | 2010-09-21 06:02:19 +0000 | [diff] [blame] | 7971 | RetAddrFI, MachinePointerInfo(), false, false, 0); |
Nate Begeman | bcc5f36 | 2007-01-29 22:58:52 +0000 | [diff] [blame] | 7972 | } |
| 7973 | |
Dan Gohman | d858e90 | 2010-04-17 15:26:15 +0000 | [diff] [blame] | 7974 | SDValue X86TargetLowering::LowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) const { |
Evan Cheng | 184793f | 2008-09-27 01:56:22 +0000 | [diff] [blame] | 7975 | MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo(); |
| 7976 | MFI->setFrameAddressIsTaken(true); |
Evan Cheng | 2457f2c | 2010-05-22 01:47:14 +0000 | [diff] [blame] | 7977 | |
Owen Anderson | e50ed30 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 7978 | EVT VT = Op.getValueType(); |
Dale Johannesen | 6f38cb6 | 2009-02-07 19:59:05 +0000 | [diff] [blame] | 7979 | DebugLoc dl = Op.getDebugLoc(); // FIXME probably not meaningful |
Evan Cheng | 184793f | 2008-09-27 01:56:22 +0000 | [diff] [blame] | 7980 | unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue(); |
| 7981 | unsigned FrameReg = Subtarget->is64Bit() ? X86::RBP : X86::EBP; |
Dale Johannesen | dd64c41 | 2009-02-04 00:33:20 +0000 | [diff] [blame] | 7982 | SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl, FrameReg, VT); |
Evan Cheng | 184793f | 2008-09-27 01:56:22 +0000 | [diff] [blame] | 7983 | while (Depth--) |
Chris Lattner | 51abfe4 | 2010-09-21 06:02:19 +0000 | [diff] [blame] | 7984 | FrameAddr = DAG.getLoad(VT, dl, DAG.getEntryNode(), FrameAddr, |
| 7985 | MachinePointerInfo(), |
David Greene | 67c9d42 | 2010-02-15 16:53:33 +0000 | [diff] [blame] | 7986 | false, false, 0); |
Evan Cheng | 184793f | 2008-09-27 01:56:22 +0000 | [diff] [blame] | 7987 | return FrameAddr; |
Nate Begeman | bcc5f36 | 2007-01-29 22:58:52 +0000 | [diff] [blame] | 7988 | } |
| 7989 | |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 7990 | SDValue X86TargetLowering::LowerFRAME_TO_ARGS_OFFSET(SDValue Op, |
Dan Gohman | d858e90 | 2010-04-17 15:26:15 +0000 | [diff] [blame] | 7991 | SelectionDAG &DAG) const { |
Anton Korobeynikov | bff66b0 | 2008-09-09 18:22:57 +0000 | [diff] [blame] | 7992 | return DAG.getIntPtrConstant(2*TD->getPointerSize()); |
Anton Korobeynikov | 2365f51 | 2007-07-14 14:06:15 +0000 | [diff] [blame] | 7993 | } |
| 7994 | |
Dan Gohman | d858e90 | 2010-04-17 15:26:15 +0000 | [diff] [blame] | 7995 | SDValue X86TargetLowering::LowerEH_RETURN(SDValue Op, SelectionDAG &DAG) const { |
Anton Korobeynikov | 2365f51 | 2007-07-14 14:06:15 +0000 | [diff] [blame] | 7996 | MachineFunction &MF = DAG.getMachineFunction(); |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 7997 | SDValue Chain = Op.getOperand(0); |
| 7998 | SDValue Offset = Op.getOperand(1); |
| 7999 | SDValue Handler = Op.getOperand(2); |
Dale Johannesen | 6f38cb6 | 2009-02-07 19:59:05 +0000 | [diff] [blame] | 8000 | DebugLoc dl = Op.getDebugLoc(); |
Anton Korobeynikov | 2365f51 | 2007-07-14 14:06:15 +0000 | [diff] [blame] | 8001 | |
Dan Gohman | d881627 | 2010-08-11 18:14:00 +0000 | [diff] [blame] | 8002 | SDValue Frame = DAG.getCopyFromReg(DAG.getEntryNode(), dl, |
| 8003 | Subtarget->is64Bit() ? X86::RBP : X86::EBP, |
| 8004 | getPointerTy()); |
Anton Korobeynikov | b84c167 | 2008-09-08 21:12:47 +0000 | [diff] [blame] | 8005 | unsigned StoreAddrReg = (Subtarget->is64Bit() ? X86::RCX : X86::ECX); |
Anton Korobeynikov | 2365f51 | 2007-07-14 14:06:15 +0000 | [diff] [blame] | 8006 | |
Dan Gohman | d881627 | 2010-08-11 18:14:00 +0000 | [diff] [blame] | 8007 | SDValue StoreAddr = DAG.getNode(ISD::ADD, dl, getPointerTy(), Frame, |
| 8008 | DAG.getIntPtrConstant(TD->getPointerSize())); |
Dale Johannesen | e4d209d | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 8009 | StoreAddr = DAG.getNode(ISD::ADD, dl, getPointerTy(), StoreAddr, Offset); |
Chris Lattner | 8026a9d | 2010-09-21 17:50:43 +0000 | [diff] [blame] | 8010 | Chain = DAG.getStore(Chain, dl, Handler, StoreAddr, MachinePointerInfo(), |
| 8011 | false, false, 0); |
Dale Johannesen | dd64c41 | 2009-02-04 00:33:20 +0000 | [diff] [blame] | 8012 | Chain = DAG.getCopyToReg(Chain, dl, StoreAddrReg, StoreAddr); |
Anton Korobeynikov | b84c167 | 2008-09-08 21:12:47 +0000 | [diff] [blame] | 8013 | MF.getRegInfo().addLiveOut(StoreAddrReg); |
Anton Korobeynikov | 2365f51 | 2007-07-14 14:06:15 +0000 | [diff] [blame] | 8014 | |
Dale Johannesen | e4d209d | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 8015 | return DAG.getNode(X86ISD::EH_RETURN, dl, |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 8016 | MVT::Other, |
Anton Korobeynikov | b84c167 | 2008-09-08 21:12:47 +0000 | [diff] [blame] | 8017 | Chain, DAG.getRegister(StoreAddrReg, getPointerTy())); |
Anton Korobeynikov | 2365f51 | 2007-07-14 14:06:15 +0000 | [diff] [blame] | 8018 | } |
| 8019 | |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 8020 | SDValue X86TargetLowering::LowerTRAMPOLINE(SDValue Op, |
Dan Gohman | d858e90 | 2010-04-17 15:26:15 +0000 | [diff] [blame] | 8021 | SelectionDAG &DAG) const { |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 8022 | SDValue Root = Op.getOperand(0); |
| 8023 | SDValue Trmp = Op.getOperand(1); // trampoline |
| 8024 | SDValue FPtr = Op.getOperand(2); // nested function |
| 8025 | SDValue Nest = Op.getOperand(3); // 'nest' parameter value |
Dale Johannesen | 6f38cb6 | 2009-02-07 19:59:05 +0000 | [diff] [blame] | 8026 | DebugLoc dl = Op.getDebugLoc(); |
Duncan Sands | b116fac | 2007-07-27 20:02:49 +0000 | [diff] [blame] | 8027 | |
Dan Gohman | 69de193 | 2008-02-06 22:27:42 +0000 | [diff] [blame] | 8028 | const Value *TrmpAddr = cast<SrcValueSDNode>(Op.getOperand(4))->getValue(); |
Duncan Sands | b116fac | 2007-07-27 20:02:49 +0000 | [diff] [blame] | 8029 | |
| 8030 | if (Subtarget->is64Bit()) { |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 8031 | SDValue OutChains[6]; |
Duncan Sands | 339e14f | 2008-01-16 22:55:25 +0000 | [diff] [blame] | 8032 | |
| 8033 | // Large code-model. |
Chris Lattner | a62fe66 | 2010-02-05 19:20:30 +0000 | [diff] [blame] | 8034 | const unsigned char JMP64r = 0xFF; // 64-bit jmp through register opcode. |
| 8035 | const unsigned char MOV64ri = 0xB8; // X86::MOV64ri opcode. |
Duncan Sands | 339e14f | 2008-01-16 22:55:25 +0000 | [diff] [blame] | 8036 | |
Dan Gohman | c9f5f3f | 2008-05-14 01:58:56 +0000 | [diff] [blame] | 8037 | const unsigned char N86R10 = RegInfo->getX86RegNum(X86::R10); |
| 8038 | const unsigned char N86R11 = RegInfo->getX86RegNum(X86::R11); |
Duncan Sands | 339e14f | 2008-01-16 22:55:25 +0000 | [diff] [blame] | 8039 | |
| 8040 | const unsigned char REX_WB = 0x40 | 0x08 | 0x01; // REX prefix |
| 8041 | |
| 8042 | // Load the pointer to the nested function into R11. |
| 8043 | unsigned OpCode = ((MOV64ri | N86R11) << 8) | REX_WB; // movabsq r11 |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 8044 | SDValue Addr = Trmp; |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 8045 | OutChains[0] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16), |
Chris Lattner | 8026a9d | 2010-09-21 17:50:43 +0000 | [diff] [blame] | 8046 | Addr, MachinePointerInfo(TrmpAddr), |
| 8047 | false, false, 0); |
Duncan Sands | 339e14f | 2008-01-16 22:55:25 +0000 | [diff] [blame] | 8048 | |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 8049 | Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp, |
| 8050 | DAG.getConstant(2, MVT::i64)); |
Chris Lattner | 8026a9d | 2010-09-21 17:50:43 +0000 | [diff] [blame] | 8051 | OutChains[1] = DAG.getStore(Root, dl, FPtr, Addr, |
| 8052 | MachinePointerInfo(TrmpAddr, 2), |
David Greene | 67c9d42 | 2010-02-15 16:53:33 +0000 | [diff] [blame] | 8053 | false, false, 2); |
Duncan Sands | 339e14f | 2008-01-16 22:55:25 +0000 | [diff] [blame] | 8054 | |
| 8055 | // Load the 'nest' parameter value into R10. |
| 8056 | // R10 is specified in X86CallingConv.td |
| 8057 | OpCode = ((MOV64ri | N86R10) << 8) | REX_WB; // movabsq r10 |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 8058 | Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp, |
| 8059 | DAG.getConstant(10, MVT::i64)); |
| 8060 | OutChains[2] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16), |
Chris Lattner | 8026a9d | 2010-09-21 17:50:43 +0000 | [diff] [blame] | 8061 | Addr, MachinePointerInfo(TrmpAddr, 10), |
| 8062 | false, false, 0); |
Duncan Sands | 339e14f | 2008-01-16 22:55:25 +0000 | [diff] [blame] | 8063 | |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 8064 | Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp, |
| 8065 | DAG.getConstant(12, MVT::i64)); |
Chris Lattner | 8026a9d | 2010-09-21 17:50:43 +0000 | [diff] [blame] | 8066 | OutChains[3] = DAG.getStore(Root, dl, Nest, Addr, |
| 8067 | MachinePointerInfo(TrmpAddr, 12), |
David Greene | 67c9d42 | 2010-02-15 16:53:33 +0000 | [diff] [blame] | 8068 | false, false, 2); |
Duncan Sands | 339e14f | 2008-01-16 22:55:25 +0000 | [diff] [blame] | 8069 | |
| 8070 | // Jump to the nested function. |
| 8071 | OpCode = (JMP64r << 8) | REX_WB; // jmpq *... |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 8072 | Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp, |
| 8073 | DAG.getConstant(20, MVT::i64)); |
| 8074 | OutChains[4] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16), |
Chris Lattner | 8026a9d | 2010-09-21 17:50:43 +0000 | [diff] [blame] | 8075 | Addr, MachinePointerInfo(TrmpAddr, 20), |
| 8076 | false, false, 0); |
Duncan Sands | 339e14f | 2008-01-16 22:55:25 +0000 | [diff] [blame] | 8077 | |
| 8078 | unsigned char ModRM = N86R11 | (4 << 3) | (3 << 6); // ...r11 |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 8079 | Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp, |
| 8080 | DAG.getConstant(22, MVT::i64)); |
| 8081 | OutChains[5] = DAG.getStore(Root, dl, DAG.getConstant(ModRM, MVT::i8), Addr, |
Chris Lattner | 8026a9d | 2010-09-21 17:50:43 +0000 | [diff] [blame] | 8082 | MachinePointerInfo(TrmpAddr, 22), |
| 8083 | false, false, 0); |
Duncan Sands | 339e14f | 2008-01-16 22:55:25 +0000 | [diff] [blame] | 8084 | |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 8085 | SDValue Ops[] = |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 8086 | { Trmp, DAG.getNode(ISD::TokenFactor, dl, MVT::Other, OutChains, 6) }; |
Dale Johannesen | e4d209d | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 8087 | return DAG.getMergeValues(Ops, 2, dl); |
Duncan Sands | b116fac | 2007-07-27 20:02:49 +0000 | [diff] [blame] | 8088 | } else { |
Dan Gohman | bbfb9c5 | 2008-01-31 01:01:48 +0000 | [diff] [blame] | 8089 | const Function *Func = |
Duncan Sands | b116fac | 2007-07-27 20:02:49 +0000 | [diff] [blame] | 8090 | cast<Function>(cast<SrcValueSDNode>(Op.getOperand(5))->getValue()); |
Sandeep Patel | 65c3c8f | 2009-09-02 08:44:58 +0000 | [diff] [blame] | 8091 | CallingConv::ID CC = Func->getCallingConv(); |
Duncan Sands | ee46574 | 2007-08-29 19:01:20 +0000 | [diff] [blame] | 8092 | unsigned NestReg; |
Duncan Sands | b116fac | 2007-07-27 20:02:49 +0000 | [diff] [blame] | 8093 | |
| 8094 | switch (CC) { |
| 8095 | default: |
Torok Edwin | c23197a | 2009-07-14 16:55:14 +0000 | [diff] [blame] | 8096 | llvm_unreachable("Unsupported calling convention"); |
Duncan Sands | b116fac | 2007-07-27 20:02:49 +0000 | [diff] [blame] | 8097 | case CallingConv::C: |
Duncan Sands | b116fac | 2007-07-27 20:02:49 +0000 | [diff] [blame] | 8098 | case CallingConv::X86_StdCall: { |
| 8099 | // Pass 'nest' parameter in ECX. |
| 8100 | // Must be kept in sync with X86CallingConv.td |
Duncan Sands | ee46574 | 2007-08-29 19:01:20 +0000 | [diff] [blame] | 8101 | NestReg = X86::ECX; |
Duncan Sands | b116fac | 2007-07-27 20:02:49 +0000 | [diff] [blame] | 8102 | |
| 8103 | // Check that ECX wasn't needed by an 'inreg' parameter. |
| 8104 | const FunctionType *FTy = Func->getFunctionType(); |
Devang Patel | 0598866 | 2008-09-25 21:00:45 +0000 | [diff] [blame] | 8105 | const AttrListPtr &Attrs = Func->getAttributes(); |
Duncan Sands | b116fac | 2007-07-27 20:02:49 +0000 | [diff] [blame] | 8106 | |
Chris Lattner | 58d7491 | 2008-03-12 17:45:29 +0000 | [diff] [blame] | 8107 | if (!Attrs.isEmpty() && !Func->isVarArg()) { |
Duncan Sands | b116fac | 2007-07-27 20:02:49 +0000 | [diff] [blame] | 8108 | unsigned InRegCount = 0; |
| 8109 | unsigned Idx = 1; |
| 8110 | |
| 8111 | for (FunctionType::param_iterator I = FTy->param_begin(), |
| 8112 | E = FTy->param_end(); I != E; ++I, ++Idx) |
Devang Patel | 0598866 | 2008-09-25 21:00:45 +0000 | [diff] [blame] | 8113 | if (Attrs.paramHasAttr(Idx, Attribute::InReg)) |
Duncan Sands | b116fac | 2007-07-27 20:02:49 +0000 | [diff] [blame] | 8114 | // FIXME: should only count parameters that are lowered to integers. |
Anton Korobeynikov | bff66b0 | 2008-09-09 18:22:57 +0000 | [diff] [blame] | 8115 | InRegCount += (TD->getTypeSizeInBits(*I) + 31) / 32; |
Duncan Sands | b116fac | 2007-07-27 20:02:49 +0000 | [diff] [blame] | 8116 | |
| 8117 | if (InRegCount > 2) { |
Eric Christopher | 90eb402 | 2010-07-22 00:26:08 +0000 | [diff] [blame] | 8118 | report_fatal_error("Nest register in use - reduce number of inreg" |
| 8119 | " parameters!"); |
Duncan Sands | b116fac | 2007-07-27 20:02:49 +0000 | [diff] [blame] | 8120 | } |
| 8121 | } |
| 8122 | break; |
| 8123 | } |
| 8124 | case CallingConv::X86_FastCall: |
Anton Korobeynikov | ded05e3 | 2010-05-16 09:08:45 +0000 | [diff] [blame] | 8125 | case CallingConv::X86_ThisCall: |
Duncan Sands | bf53c29 | 2008-09-10 13:22:10 +0000 | [diff] [blame] | 8126 | case CallingConv::Fast: |
Duncan Sands | b116fac | 2007-07-27 20:02:49 +0000 | [diff] [blame] | 8127 | // Pass 'nest' parameter in EAX. |
| 8128 | // Must be kept in sync with X86CallingConv.td |
Duncan Sands | ee46574 | 2007-08-29 19:01:20 +0000 | [diff] [blame] | 8129 | NestReg = X86::EAX; |
Duncan Sands | b116fac | 2007-07-27 20:02:49 +0000 | [diff] [blame] | 8130 | break; |
| 8131 | } |
| 8132 | |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 8133 | SDValue OutChains[4]; |
| 8134 | SDValue Addr, Disp; |
Duncan Sands | b116fac | 2007-07-27 20:02:49 +0000 | [diff] [blame] | 8135 | |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 8136 | Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp, |
| 8137 | DAG.getConstant(10, MVT::i32)); |
| 8138 | Disp = DAG.getNode(ISD::SUB, dl, MVT::i32, FPtr, Addr); |
Duncan Sands | b116fac | 2007-07-27 20:02:49 +0000 | [diff] [blame] | 8139 | |
Chris Lattner | a62fe66 | 2010-02-05 19:20:30 +0000 | [diff] [blame] | 8140 | // This is storing the opcode for MOV32ri. |
| 8141 | const unsigned char MOV32ri = 0xB8; // X86::MOV32ri's opcode byte. |
Dan Gohman | c9f5f3f | 2008-05-14 01:58:56 +0000 | [diff] [blame] | 8142 | const unsigned char N86Reg = RegInfo->getX86RegNum(NestReg); |
Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 8143 | OutChains[0] = DAG.getStore(Root, dl, |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 8144 | DAG.getConstant(MOV32ri|N86Reg, MVT::i8), |
Chris Lattner | 8026a9d | 2010-09-21 17:50:43 +0000 | [diff] [blame] | 8145 | Trmp, MachinePointerInfo(TrmpAddr), |
| 8146 | false, false, 0); |
Duncan Sands | b116fac | 2007-07-27 20:02:49 +0000 | [diff] [blame] | 8147 | |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 8148 | Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp, |
| 8149 | DAG.getConstant(1, MVT::i32)); |
Chris Lattner | 8026a9d | 2010-09-21 17:50:43 +0000 | [diff] [blame] | 8150 | OutChains[1] = DAG.getStore(Root, dl, Nest, Addr, |
| 8151 | MachinePointerInfo(TrmpAddr, 1), |
David Greene | 67c9d42 | 2010-02-15 16:53:33 +0000 | [diff] [blame] | 8152 | false, false, 1); |
Duncan Sands | b116fac | 2007-07-27 20:02:49 +0000 | [diff] [blame] | 8153 | |
Chris Lattner | a62fe66 | 2010-02-05 19:20:30 +0000 | [diff] [blame] | 8154 | const unsigned char JMP = 0xE9; // jmp <32bit dst> opcode. |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 8155 | Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp, |
| 8156 | DAG.getConstant(5, MVT::i32)); |
| 8157 | OutChains[2] = DAG.getStore(Root, dl, DAG.getConstant(JMP, MVT::i8), Addr, |
Chris Lattner | 8026a9d | 2010-09-21 17:50:43 +0000 | [diff] [blame] | 8158 | MachinePointerInfo(TrmpAddr, 5), |
| 8159 | false, false, 1); |
Duncan Sands | b116fac | 2007-07-27 20:02:49 +0000 | [diff] [blame] | 8160 | |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 8161 | Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp, |
| 8162 | DAG.getConstant(6, MVT::i32)); |
Chris Lattner | 8026a9d | 2010-09-21 17:50:43 +0000 | [diff] [blame] | 8163 | OutChains[3] = DAG.getStore(Root, dl, Disp, Addr, |
| 8164 | MachinePointerInfo(TrmpAddr, 6), |
David Greene | 67c9d42 | 2010-02-15 16:53:33 +0000 | [diff] [blame] | 8165 | false, false, 1); |
Duncan Sands | b116fac | 2007-07-27 20:02:49 +0000 | [diff] [blame] | 8166 | |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 8167 | SDValue Ops[] = |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 8168 | { Trmp, DAG.getNode(ISD::TokenFactor, dl, MVT::Other, OutChains, 4) }; |
Dale Johannesen | e4d209d | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 8169 | return DAG.getMergeValues(Ops, 2, dl); |
Duncan Sands | b116fac | 2007-07-27 20:02:49 +0000 | [diff] [blame] | 8170 | } |
| 8171 | } |
| 8172 | |
Dan Gohman | d858e90 | 2010-04-17 15:26:15 +0000 | [diff] [blame] | 8173 | SDValue X86TargetLowering::LowerFLT_ROUNDS_(SDValue Op, |
| 8174 | SelectionDAG &DAG) const { |
Anton Korobeynikov | 45b22fa | 2007-11-16 01:31:51 +0000 | [diff] [blame] | 8175 | /* |
| 8176 | The rounding mode is in bits 11:10 of FPSR, and has the following |
| 8177 | settings: |
| 8178 | 00 Round to nearest |
| 8179 | 01 Round to -inf |
| 8180 | 10 Round to +inf |
| 8181 | 11 Round to 0 |
| 8182 | |
| 8183 | FLT_ROUNDS, on the other hand, expects the following: |
| 8184 | -1 Undefined |
| 8185 | 0 Round to 0 |
| 8186 | 1 Round to nearest |
| 8187 | 2 Round to +inf |
| 8188 | 3 Round to -inf |
| 8189 | |
| 8190 | To perform the conversion, we do: |
| 8191 | (((((FPSR & 0x800) >> 11) | ((FPSR & 0x400) >> 9)) + 1) & 3) |
| 8192 | */ |
| 8193 | |
| 8194 | MachineFunction &MF = DAG.getMachineFunction(); |
| 8195 | const TargetMachine &TM = MF.getTarget(); |
| 8196 | const TargetFrameInfo &TFI = *TM.getFrameInfo(); |
| 8197 | unsigned StackAlignment = TFI.getStackAlignment(); |
Owen Anderson | e50ed30 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 8198 | EVT VT = Op.getValueType(); |
Chris Lattner | 2156b79 | 2010-09-22 01:11:26 +0000 | [diff] [blame] | 8199 | DebugLoc DL = Op.getDebugLoc(); |
Anton Korobeynikov | 45b22fa | 2007-11-16 01:31:51 +0000 | [diff] [blame] | 8200 | |
| 8201 | // Save FP Control Word to stack slot |
David Greene | 3f2bf85 | 2009-11-12 20:49:22 +0000 | [diff] [blame] | 8202 | int SSFI = MF.getFrameInfo()->CreateStackObject(2, StackAlignment, false); |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 8203 | SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy()); |
Anton Korobeynikov | 45b22fa | 2007-11-16 01:31:51 +0000 | [diff] [blame] | 8204 | |
Michael J. Spencer | ec38de2 | 2010-10-10 22:04:20 +0000 | [diff] [blame] | 8205 | |
Chris Lattner | 2156b79 | 2010-09-22 01:11:26 +0000 | [diff] [blame] | 8206 | MachineMemOperand *MMO = |
| 8207 | MF.getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI), |
| 8208 | MachineMemOperand::MOStore, 2, 2); |
Michael J. Spencer | ec38de2 | 2010-10-10 22:04:20 +0000 | [diff] [blame] | 8209 | |
Chris Lattner | 2156b79 | 2010-09-22 01:11:26 +0000 | [diff] [blame] | 8210 | SDValue Ops[] = { DAG.getEntryNode(), StackSlot }; |
| 8211 | SDValue Chain = DAG.getMemIntrinsicNode(X86ISD::FNSTCW16m, DL, |
| 8212 | DAG.getVTList(MVT::Other), |
| 8213 | Ops, 2, MVT::i16, MMO); |
Anton Korobeynikov | 45b22fa | 2007-11-16 01:31:51 +0000 | [diff] [blame] | 8214 | |
| 8215 | // Load FP Control Word from stack slot |
Chris Lattner | 2156b79 | 2010-09-22 01:11:26 +0000 | [diff] [blame] | 8216 | SDValue CWD = DAG.getLoad(MVT::i16, DL, Chain, StackSlot, |
Chris Lattner | 51abfe4 | 2010-09-21 06:02:19 +0000 | [diff] [blame] | 8217 | MachinePointerInfo(), false, false, 0); |
Anton Korobeynikov | 45b22fa | 2007-11-16 01:31:51 +0000 | [diff] [blame] | 8218 | |
| 8219 | // Transform as necessary |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 8220 | SDValue CWD1 = |
Chris Lattner | 2156b79 | 2010-09-22 01:11:26 +0000 | [diff] [blame] | 8221 | DAG.getNode(ISD::SRL, DL, MVT::i16, |
| 8222 | DAG.getNode(ISD::AND, DL, MVT::i16, |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 8223 | CWD, DAG.getConstant(0x800, MVT::i16)), |
| 8224 | DAG.getConstant(11, MVT::i8)); |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 8225 | SDValue CWD2 = |
Chris Lattner | 2156b79 | 2010-09-22 01:11:26 +0000 | [diff] [blame] | 8226 | DAG.getNode(ISD::SRL, DL, MVT::i16, |
| 8227 | DAG.getNode(ISD::AND, DL, MVT::i16, |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 8228 | CWD, DAG.getConstant(0x400, MVT::i16)), |
| 8229 | DAG.getConstant(9, MVT::i8)); |
Anton Korobeynikov | 45b22fa | 2007-11-16 01:31:51 +0000 | [diff] [blame] | 8230 | |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 8231 | SDValue RetVal = |
Chris Lattner | 2156b79 | 2010-09-22 01:11:26 +0000 | [diff] [blame] | 8232 | DAG.getNode(ISD::AND, DL, MVT::i16, |
| 8233 | DAG.getNode(ISD::ADD, DL, MVT::i16, |
| 8234 | DAG.getNode(ISD::OR, DL, MVT::i16, CWD1, CWD2), |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 8235 | DAG.getConstant(1, MVT::i16)), |
| 8236 | DAG.getConstant(3, MVT::i16)); |
Anton Korobeynikov | 45b22fa | 2007-11-16 01:31:51 +0000 | [diff] [blame] | 8237 | |
| 8238 | |
Duncan Sands | 83ec4b6 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 8239 | return DAG.getNode((VT.getSizeInBits() < 16 ? |
Chris Lattner | 2156b79 | 2010-09-22 01:11:26 +0000 | [diff] [blame] | 8240 | ISD::TRUNCATE : ISD::ZERO_EXTEND), DL, VT, RetVal); |
Anton Korobeynikov | 45b22fa | 2007-11-16 01:31:51 +0000 | [diff] [blame] | 8241 | } |
| 8242 | |
Dan Gohman | d858e90 | 2010-04-17 15:26:15 +0000 | [diff] [blame] | 8243 | SDValue X86TargetLowering::LowerCTLZ(SDValue Op, SelectionDAG &DAG) const { |
Owen Anderson | e50ed30 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 8244 | EVT VT = Op.getValueType(); |
| 8245 | EVT OpVT = VT; |
Duncan Sands | 83ec4b6 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 8246 | unsigned NumBits = VT.getSizeInBits(); |
Dale Johannesen | 6f38cb6 | 2009-02-07 19:59:05 +0000 | [diff] [blame] | 8247 | DebugLoc dl = Op.getDebugLoc(); |
Evan Cheng | 18efe26 | 2007-12-14 02:13:44 +0000 | [diff] [blame] | 8248 | |
| 8249 | Op = Op.getOperand(0); |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 8250 | if (VT == MVT::i8) { |
Evan Cheng | 152804e | 2007-12-14 08:30:15 +0000 | [diff] [blame] | 8251 | // Zero extend to i32 since there is not an i8 bsr. |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 8252 | OpVT = MVT::i32; |
Dale Johannesen | e4d209d | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 8253 | Op = DAG.getNode(ISD::ZERO_EXTEND, dl, OpVT, Op); |
Evan Cheng | 18efe26 | 2007-12-14 02:13:44 +0000 | [diff] [blame] | 8254 | } |
Evan Cheng | 18efe26 | 2007-12-14 02:13:44 +0000 | [diff] [blame] | 8255 | |
Evan Cheng | 152804e | 2007-12-14 08:30:15 +0000 | [diff] [blame] | 8256 | // Issue a bsr (scan bits in reverse) which also sets EFLAGS. |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 8257 | SDVTList VTs = DAG.getVTList(OpVT, MVT::i32); |
Dale Johannesen | e4d209d | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 8258 | Op = DAG.getNode(X86ISD::BSR, dl, VTs, Op); |
Evan Cheng | 152804e | 2007-12-14 08:30:15 +0000 | [diff] [blame] | 8259 | |
| 8260 | // If src is zero (i.e. bsr sets ZF), returns NumBits. |
Benjamin Kramer | 7f1a560 | 2009-12-29 16:57:26 +0000 | [diff] [blame] | 8261 | SDValue Ops[] = { |
| 8262 | Op, |
| 8263 | DAG.getConstant(NumBits+NumBits-1, OpVT), |
| 8264 | DAG.getConstant(X86::COND_E, MVT::i8), |
| 8265 | Op.getValue(1) |
| 8266 | }; |
| 8267 | Op = DAG.getNode(X86ISD::CMOV, dl, OpVT, Ops, array_lengthof(Ops)); |
Evan Cheng | 152804e | 2007-12-14 08:30:15 +0000 | [diff] [blame] | 8268 | |
| 8269 | // Finally xor with NumBits-1. |
Dale Johannesen | e4d209d | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 8270 | Op = DAG.getNode(ISD::XOR, dl, OpVT, Op, DAG.getConstant(NumBits-1, OpVT)); |
Evan Cheng | 152804e | 2007-12-14 08:30:15 +0000 | [diff] [blame] | 8271 | |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 8272 | if (VT == MVT::i8) |
| 8273 | Op = DAG.getNode(ISD::TRUNCATE, dl, MVT::i8, Op); |
Evan Cheng | 18efe26 | 2007-12-14 02:13:44 +0000 | [diff] [blame] | 8274 | return Op; |
| 8275 | } |
| 8276 | |
Dan Gohman | d858e90 | 2010-04-17 15:26:15 +0000 | [diff] [blame] | 8277 | SDValue X86TargetLowering::LowerCTTZ(SDValue Op, SelectionDAG &DAG) const { |
Owen Anderson | e50ed30 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 8278 | EVT VT = Op.getValueType(); |
| 8279 | EVT OpVT = VT; |
Duncan Sands | 83ec4b6 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 8280 | unsigned NumBits = VT.getSizeInBits(); |
Dale Johannesen | 6f38cb6 | 2009-02-07 19:59:05 +0000 | [diff] [blame] | 8281 | DebugLoc dl = Op.getDebugLoc(); |
Evan Cheng | 18efe26 | 2007-12-14 02:13:44 +0000 | [diff] [blame] | 8282 | |
| 8283 | Op = Op.getOperand(0); |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 8284 | if (VT == MVT::i8) { |
| 8285 | OpVT = MVT::i32; |
Dale Johannesen | e4d209d | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 8286 | Op = DAG.getNode(ISD::ZERO_EXTEND, dl, OpVT, Op); |
Evan Cheng | 18efe26 | 2007-12-14 02:13:44 +0000 | [diff] [blame] | 8287 | } |
Evan Cheng | 152804e | 2007-12-14 08:30:15 +0000 | [diff] [blame] | 8288 | |
| 8289 | // Issue a bsf (scan bits forward) which also sets EFLAGS. |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 8290 | SDVTList VTs = DAG.getVTList(OpVT, MVT::i32); |
Dale Johannesen | e4d209d | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 8291 | Op = DAG.getNode(X86ISD::BSF, dl, VTs, Op); |
Evan Cheng | 152804e | 2007-12-14 08:30:15 +0000 | [diff] [blame] | 8292 | |
| 8293 | // If src is zero (i.e. bsf sets ZF), returns NumBits. |
Benjamin Kramer | 7f1a560 | 2009-12-29 16:57:26 +0000 | [diff] [blame] | 8294 | SDValue Ops[] = { |
| 8295 | Op, |
| 8296 | DAG.getConstant(NumBits, OpVT), |
| 8297 | DAG.getConstant(X86::COND_E, MVT::i8), |
| 8298 | Op.getValue(1) |
| 8299 | }; |
| 8300 | Op = DAG.getNode(X86ISD::CMOV, dl, OpVT, Ops, array_lengthof(Ops)); |
Evan Cheng | 152804e | 2007-12-14 08:30:15 +0000 | [diff] [blame] | 8301 | |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 8302 | if (VT == MVT::i8) |
| 8303 | Op = DAG.getNode(ISD::TRUNCATE, dl, MVT::i8, Op); |
Evan Cheng | 18efe26 | 2007-12-14 02:13:44 +0000 | [diff] [blame] | 8304 | return Op; |
| 8305 | } |
| 8306 | |
Dan Gohman | d858e90 | 2010-04-17 15:26:15 +0000 | [diff] [blame] | 8307 | SDValue X86TargetLowering::LowerMUL_V2I64(SDValue Op, SelectionDAG &DAG) const { |
Owen Anderson | e50ed30 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 8308 | EVT VT = Op.getValueType(); |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 8309 | assert(VT == MVT::v2i64 && "Only know how to lower V2I64 multiply"); |
Dale Johannesen | 6f38cb6 | 2009-02-07 19:59:05 +0000 | [diff] [blame] | 8310 | DebugLoc dl = Op.getDebugLoc(); |
Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 8311 | |
Mon P Wang | af9b952 | 2008-12-18 21:42:19 +0000 | [diff] [blame] | 8312 | // ulong2 Ahi = __builtin_ia32_psrlqi128( a, 32); |
| 8313 | // ulong2 Bhi = __builtin_ia32_psrlqi128( b, 32); |
| 8314 | // ulong2 AloBlo = __builtin_ia32_pmuludq128( a, b ); |
| 8315 | // ulong2 AloBhi = __builtin_ia32_pmuludq128( a, Bhi ); |
| 8316 | // ulong2 AhiBlo = __builtin_ia32_pmuludq128( Ahi, b ); |
| 8317 | // |
| 8318 | // AloBhi = __builtin_ia32_psllqi128( AloBhi, 32 ); |
| 8319 | // AhiBlo = __builtin_ia32_psllqi128( AhiBlo, 32 ); |
| 8320 | // return AloBlo + AloBhi + AhiBlo; |
| 8321 | |
| 8322 | SDValue A = Op.getOperand(0); |
| 8323 | SDValue B = Op.getOperand(1); |
Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 8324 | |
Dale Johannesen | e4d209d | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 8325 | SDValue Ahi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT, |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 8326 | DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32), |
| 8327 | A, DAG.getConstant(32, MVT::i32)); |
Dale Johannesen | e4d209d | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 8328 | SDValue Bhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT, |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 8329 | DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32), |
| 8330 | B, DAG.getConstant(32, MVT::i32)); |
Dale Johannesen | e4d209d | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 8331 | SDValue AloBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT, |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 8332 | DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32), |
Mon P Wang | af9b952 | 2008-12-18 21:42:19 +0000 | [diff] [blame] | 8333 | A, B); |
Dale Johannesen | e4d209d | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 8334 | SDValue AloBhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT, |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 8335 | DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32), |
Mon P Wang | af9b952 | 2008-12-18 21:42:19 +0000 | [diff] [blame] | 8336 | A, Bhi); |
Dale Johannesen | e4d209d | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 8337 | SDValue AhiBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT, |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 8338 | DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32), |
Mon P Wang | af9b952 | 2008-12-18 21:42:19 +0000 | [diff] [blame] | 8339 | Ahi, B); |
Dale Johannesen | e4d209d | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 8340 | AloBhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT, |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 8341 | DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32), |
| 8342 | AloBhi, DAG.getConstant(32, MVT::i32)); |
Dale Johannesen | e4d209d | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 8343 | AhiBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT, |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 8344 | DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32), |
| 8345 | AhiBlo, DAG.getConstant(32, MVT::i32)); |
Dale Johannesen | e4d209d | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 8346 | SDValue Res = DAG.getNode(ISD::ADD, dl, VT, AloBlo, AloBhi); |
| 8347 | Res = DAG.getNode(ISD::ADD, dl, VT, Res, AhiBlo); |
Mon P Wang | af9b952 | 2008-12-18 21:42:19 +0000 | [diff] [blame] | 8348 | return Res; |
| 8349 | } |
| 8350 | |
Nate Begeman | bdcb5af | 2010-07-27 22:37:06 +0000 | [diff] [blame] | 8351 | SDValue X86TargetLowering::LowerSHL(SDValue Op, SelectionDAG &DAG) const { |
| 8352 | EVT VT = Op.getValueType(); |
| 8353 | DebugLoc dl = Op.getDebugLoc(); |
| 8354 | SDValue R = Op.getOperand(0); |
| 8355 | |
Nate Begeman | bdcb5af | 2010-07-27 22:37:06 +0000 | [diff] [blame] | 8356 | LLVMContext *Context = DAG.getContext(); |
Nate Begeman | bdcb5af | 2010-07-27 22:37:06 +0000 | [diff] [blame] | 8357 | |
Nate Begeman | 5140921 | 2010-07-28 00:21:48 +0000 | [diff] [blame] | 8358 | assert(Subtarget->hasSSE41() && "Cannot lower SHL without SSE4.1 or later"); |
| 8359 | |
| 8360 | if (VT == MVT::v4i32) { |
| 8361 | Op = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT, |
| 8362 | DAG.getConstant(Intrinsic::x86_sse2_pslli_d, MVT::i32), |
| 8363 | Op.getOperand(1), DAG.getConstant(23, MVT::i32)); |
| 8364 | |
| 8365 | ConstantInt *CI = ConstantInt::get(*Context, APInt(32, 0x3f800000U)); |
Michael J. Spencer | ec38de2 | 2010-10-10 22:04:20 +0000 | [diff] [blame] | 8366 | |
Nate Begeman | 5140921 | 2010-07-28 00:21:48 +0000 | [diff] [blame] | 8367 | std::vector<Constant*> CV(4, CI); |
| 8368 | Constant *C = ConstantVector::get(CV); |
| 8369 | SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16); |
| 8370 | SDValue Addend = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx, |
Chris Lattner | e863903 | 2010-09-21 06:22:23 +0000 | [diff] [blame] | 8371 | MachinePointerInfo::getConstantPool(), |
Nate Begeman | 5140921 | 2010-07-28 00:21:48 +0000 | [diff] [blame] | 8372 | false, false, 16); |
| 8373 | |
| 8374 | Op = DAG.getNode(ISD::ADD, dl, VT, Op, Addend); |
Wesley Peck | bf17cfa | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 8375 | Op = DAG.getNode(ISD::BITCAST, dl, MVT::v4f32, Op); |
Nate Begeman | 5140921 | 2010-07-28 00:21:48 +0000 | [diff] [blame] | 8376 | Op = DAG.getNode(ISD::FP_TO_SINT, dl, VT, Op); |
| 8377 | return DAG.getNode(ISD::MUL, dl, VT, Op, R); |
| 8378 | } |
| 8379 | if (VT == MVT::v16i8) { |
| 8380 | // a = a << 5; |
| 8381 | Op = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT, |
| 8382 | DAG.getConstant(Intrinsic::x86_sse2_pslli_w, MVT::i32), |
| 8383 | Op.getOperand(1), DAG.getConstant(5, MVT::i32)); |
| 8384 | |
| 8385 | ConstantInt *CM1 = ConstantInt::get(*Context, APInt(8, 15)); |
| 8386 | ConstantInt *CM2 = ConstantInt::get(*Context, APInt(8, 63)); |
| 8387 | |
| 8388 | std::vector<Constant*> CVM1(16, CM1); |
| 8389 | std::vector<Constant*> CVM2(16, CM2); |
| 8390 | Constant *C = ConstantVector::get(CVM1); |
| 8391 | SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16); |
| 8392 | SDValue M = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx, |
Chris Lattner | e863903 | 2010-09-21 06:22:23 +0000 | [diff] [blame] | 8393 | MachinePointerInfo::getConstantPool(), |
Nate Begeman | 5140921 | 2010-07-28 00:21:48 +0000 | [diff] [blame] | 8394 | false, false, 16); |
| 8395 | |
| 8396 | // r = pblendv(r, psllw(r & (char16)15, 4), a); |
| 8397 | M = DAG.getNode(ISD::AND, dl, VT, R, M); |
| 8398 | M = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT, |
| 8399 | DAG.getConstant(Intrinsic::x86_sse2_pslli_w, MVT::i32), M, |
| 8400 | DAG.getConstant(4, MVT::i32)); |
| 8401 | R = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT, |
| 8402 | DAG.getConstant(Intrinsic::x86_sse41_pblendvb, MVT::i32), |
| 8403 | R, M, Op); |
| 8404 | // a += a |
| 8405 | Op = DAG.getNode(ISD::ADD, dl, VT, Op, Op); |
Michael J. Spencer | ec38de2 | 2010-10-10 22:04:20 +0000 | [diff] [blame] | 8406 | |
Nate Begeman | 5140921 | 2010-07-28 00:21:48 +0000 | [diff] [blame] | 8407 | C = ConstantVector::get(CVM2); |
| 8408 | CPIdx = DAG.getConstantPool(C, getPointerTy(), 16); |
| 8409 | M = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx, |
Chris Lattner | e863903 | 2010-09-21 06:22:23 +0000 | [diff] [blame] | 8410 | MachinePointerInfo::getConstantPool(), |
Chris Lattner | 51abfe4 | 2010-09-21 06:02:19 +0000 | [diff] [blame] | 8411 | false, false, 16); |
Michael J. Spencer | ec38de2 | 2010-10-10 22:04:20 +0000 | [diff] [blame] | 8412 | |
Nate Begeman | 5140921 | 2010-07-28 00:21:48 +0000 | [diff] [blame] | 8413 | // r = pblendv(r, psllw(r & (char16)63, 2), a); |
| 8414 | M = DAG.getNode(ISD::AND, dl, VT, R, M); |
| 8415 | M = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT, |
| 8416 | DAG.getConstant(Intrinsic::x86_sse2_pslli_w, MVT::i32), M, |
| 8417 | DAG.getConstant(2, MVT::i32)); |
| 8418 | R = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT, |
| 8419 | DAG.getConstant(Intrinsic::x86_sse41_pblendvb, MVT::i32), |
| 8420 | R, M, Op); |
| 8421 | // a += a |
| 8422 | Op = DAG.getNode(ISD::ADD, dl, VT, Op, Op); |
Michael J. Spencer | ec38de2 | 2010-10-10 22:04:20 +0000 | [diff] [blame] | 8423 | |
Nate Begeman | 5140921 | 2010-07-28 00:21:48 +0000 | [diff] [blame] | 8424 | // return pblendv(r, r+r, a); |
| 8425 | R = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT, |
| 8426 | DAG.getConstant(Intrinsic::x86_sse41_pblendvb, MVT::i32), |
| 8427 | R, DAG.getNode(ISD::ADD, dl, VT, R, R), Op); |
| 8428 | return R; |
| 8429 | } |
| 8430 | return SDValue(); |
Nate Begeman | bdcb5af | 2010-07-27 22:37:06 +0000 | [diff] [blame] | 8431 | } |
Mon P Wang | af9b952 | 2008-12-18 21:42:19 +0000 | [diff] [blame] | 8432 | |
Dan Gohman | d858e90 | 2010-04-17 15:26:15 +0000 | [diff] [blame] | 8433 | SDValue X86TargetLowering::LowerXALUO(SDValue Op, SelectionDAG &DAG) const { |
Bill Wendling | 74c3765 | 2008-12-09 22:08:41 +0000 | [diff] [blame] | 8434 | // Lower the "add/sub/mul with overflow" instruction into a regular ins plus |
| 8435 | // a "setcc" instruction that checks the overflow flag. The "brcond" lowering |
Bill Wendling | 61edeb5 | 2008-12-02 01:06:39 +0000 | [diff] [blame] | 8436 | // looks for this combo and may remove the "setcc" instruction if the "setcc" |
| 8437 | // has only one use. |
Bill Wendling | 3fafd93 | 2008-11-26 22:37:40 +0000 | [diff] [blame] | 8438 | SDNode *N = Op.getNode(); |
Bill Wendling | 61edeb5 | 2008-12-02 01:06:39 +0000 | [diff] [blame] | 8439 | SDValue LHS = N->getOperand(0); |
| 8440 | SDValue RHS = N->getOperand(1); |
Bill Wendling | 74c3765 | 2008-12-09 22:08:41 +0000 | [diff] [blame] | 8441 | unsigned BaseOp = 0; |
| 8442 | unsigned Cond = 0; |
Chris Lattner | b20e0b1 | 2010-12-05 07:30:36 +0000 | [diff] [blame] | 8443 | DebugLoc DL = Op.getDebugLoc(); |
Bill Wendling | 74c3765 | 2008-12-09 22:08:41 +0000 | [diff] [blame] | 8444 | switch (Op.getOpcode()) { |
Torok Edwin | c23197a | 2009-07-14 16:55:14 +0000 | [diff] [blame] | 8445 | default: llvm_unreachable("Unknown ovf instruction!"); |
Bill Wendling | 74c3765 | 2008-12-09 22:08:41 +0000 | [diff] [blame] | 8446 | case ISD::SADDO: |
Dan Gohman | 076aee3 | 2009-03-04 19:44:21 +0000 | [diff] [blame] | 8447 | // A subtract of one will be selected as a INC. Note that INC doesn't |
| 8448 | // set CF, so we can't do this for UADDO. |
| 8449 | if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) |
| 8450 | if (C->getAPIntValue() == 1) { |
| 8451 | BaseOp = X86ISD::INC; |
| 8452 | Cond = X86::COND_O; |
| 8453 | break; |
| 8454 | } |
Bill Wendling | ab55ebd | 2008-12-12 00:56:36 +0000 | [diff] [blame] | 8455 | BaseOp = X86ISD::ADD; |
Bill Wendling | 74c3765 | 2008-12-09 22:08:41 +0000 | [diff] [blame] | 8456 | Cond = X86::COND_O; |
| 8457 | break; |
| 8458 | case ISD::UADDO: |
Bill Wendling | ab55ebd | 2008-12-12 00:56:36 +0000 | [diff] [blame] | 8459 | BaseOp = X86ISD::ADD; |
Dan Gohman | 653456c | 2009-01-07 00:15:08 +0000 | [diff] [blame] | 8460 | Cond = X86::COND_B; |
Bill Wendling | 74c3765 | 2008-12-09 22:08:41 +0000 | [diff] [blame] | 8461 | break; |
| 8462 | case ISD::SSUBO: |
Dan Gohman | 076aee3 | 2009-03-04 19:44:21 +0000 | [diff] [blame] | 8463 | // A subtract of one will be selected as a DEC. Note that DEC doesn't |
| 8464 | // set CF, so we can't do this for USUBO. |
| 8465 | if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) |
| 8466 | if (C->getAPIntValue() == 1) { |
| 8467 | BaseOp = X86ISD::DEC; |
| 8468 | Cond = X86::COND_O; |
| 8469 | break; |
| 8470 | } |
Bill Wendling | ab55ebd | 2008-12-12 00:56:36 +0000 | [diff] [blame] | 8471 | BaseOp = X86ISD::SUB; |
Bill Wendling | 74c3765 | 2008-12-09 22:08:41 +0000 | [diff] [blame] | 8472 | Cond = X86::COND_O; |
| 8473 | break; |
| 8474 | case ISD::USUBO: |
Bill Wendling | ab55ebd | 2008-12-12 00:56:36 +0000 | [diff] [blame] | 8475 | BaseOp = X86ISD::SUB; |
Dan Gohman | 653456c | 2009-01-07 00:15:08 +0000 | [diff] [blame] | 8476 | Cond = X86::COND_B; |
Bill Wendling | 74c3765 | 2008-12-09 22:08:41 +0000 | [diff] [blame] | 8477 | break; |
| 8478 | case ISD::SMULO: |
Bill Wendling | d350e02 | 2008-12-12 21:15:41 +0000 | [diff] [blame] | 8479 | BaseOp = X86ISD::SMUL; |
Bill Wendling | 74c3765 | 2008-12-09 22:08:41 +0000 | [diff] [blame] | 8480 | Cond = X86::COND_O; |
| 8481 | break; |
Chris Lattner | b20e0b1 | 2010-12-05 07:30:36 +0000 | [diff] [blame] | 8482 | case ISD::UMULO: { // i64, i8 = umulo lhs, rhs --> i64, i64, i32 umul lhs,rhs |
| 8483 | SDVTList VTs = DAG.getVTList(N->getValueType(0), N->getValueType(0), |
| 8484 | MVT::i32); |
| 8485 | SDValue Sum = DAG.getNode(X86ISD::UMUL, DL, VTs, LHS, RHS); |
| 8486 | |
| 8487 | SDValue SetCC = |
| 8488 | DAG.getNode(X86ISD::SETCC, DL, MVT::i8, |
| 8489 | DAG.getConstant(X86::COND_O, MVT::i32), |
| 8490 | SDValue(Sum.getNode(), 2)); |
| 8491 | |
| 8492 | DAG.ReplaceAllUsesOfValueWith(SDValue(N, 1), SetCC); |
| 8493 | return Sum; |
| 8494 | } |
Bill Wendling | 74c3765 | 2008-12-09 22:08:41 +0000 | [diff] [blame] | 8495 | } |
Bill Wendling | 3fafd93 | 2008-11-26 22:37:40 +0000 | [diff] [blame] | 8496 | |
Bill Wendling | 61edeb5 | 2008-12-02 01:06:39 +0000 | [diff] [blame] | 8497 | // Also sets EFLAGS. |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 8498 | SDVTList VTs = DAG.getVTList(N->getValueType(0), MVT::i32); |
Chris Lattner | b20e0b1 | 2010-12-05 07:30:36 +0000 | [diff] [blame] | 8499 | SDValue Sum = DAG.getNode(BaseOp, DL, VTs, LHS, RHS); |
Bill Wendling | 3fafd93 | 2008-11-26 22:37:40 +0000 | [diff] [blame] | 8500 | |
Bill Wendling | 61edeb5 | 2008-12-02 01:06:39 +0000 | [diff] [blame] | 8501 | SDValue SetCC = |
Chris Lattner | b20e0b1 | 2010-12-05 07:30:36 +0000 | [diff] [blame] | 8502 | DAG.getNode(X86ISD::SETCC, DL, N->getValueType(1), |
| 8503 | DAG.getConstant(Cond, MVT::i32), |
| 8504 | SDValue(Sum.getNode(), 1)); |
Bill Wendling | 3fafd93 | 2008-11-26 22:37:40 +0000 | [diff] [blame] | 8505 | |
Bill Wendling | 61edeb5 | 2008-12-02 01:06:39 +0000 | [diff] [blame] | 8506 | DAG.ReplaceAllUsesOfValueWith(SDValue(N, 1), SetCC); |
| 8507 | return Sum; |
Bill Wendling | 41ea7e7 | 2008-11-24 19:21:46 +0000 | [diff] [blame] | 8508 | } |
| 8509 | |
Eric Christopher | 9a9d275 | 2010-07-22 02:48:34 +0000 | [diff] [blame] | 8510 | SDValue X86TargetLowering::LowerMEMBARRIER(SDValue Op, SelectionDAG &DAG) const{ |
| 8511 | DebugLoc dl = Op.getDebugLoc(); |
Michael J. Spencer | ec38de2 | 2010-10-10 22:04:20 +0000 | [diff] [blame] | 8512 | |
Eric Christopher | b6729dc | 2010-08-04 23:03:04 +0000 | [diff] [blame] | 8513 | if (!Subtarget->hasSSE2()) { |
Eric Christopher | c0b2a20 | 2010-08-14 21:51:50 +0000 | [diff] [blame] | 8514 | SDValue Chain = Op.getOperand(0); |
Michael J. Spencer | ec38de2 | 2010-10-10 22:04:20 +0000 | [diff] [blame] | 8515 | SDValue Zero = DAG.getConstant(0, |
Eric Christopher | b6729dc | 2010-08-04 23:03:04 +0000 | [diff] [blame] | 8516 | Subtarget->is64Bit() ? MVT::i64 : MVT::i32); |
Eric Christopher | c0b2a20 | 2010-08-14 21:51:50 +0000 | [diff] [blame] | 8517 | SDValue Ops[] = { |
| 8518 | DAG.getRegister(X86::ESP, MVT::i32), // Base |
| 8519 | DAG.getTargetConstant(1, MVT::i8), // Scale |
| 8520 | DAG.getRegister(0, MVT::i32), // Index |
| 8521 | DAG.getTargetConstant(0, MVT::i32), // Disp |
| 8522 | DAG.getRegister(0, MVT::i32), // Segment. |
| 8523 | Zero, |
| 8524 | Chain |
| 8525 | }; |
Michael J. Spencer | ec38de2 | 2010-10-10 22:04:20 +0000 | [diff] [blame] | 8526 | SDNode *Res = |
Eric Christopher | c0b2a20 | 2010-08-14 21:51:50 +0000 | [diff] [blame] | 8527 | DAG.getMachineNode(X86::OR32mrLocked, dl, MVT::Other, Ops, |
| 8528 | array_lengthof(Ops)); |
| 8529 | return SDValue(Res, 0); |
Eric Christopher | b6729dc | 2010-08-04 23:03:04 +0000 | [diff] [blame] | 8530 | } |
Michael J. Spencer | ec38de2 | 2010-10-10 22:04:20 +0000 | [diff] [blame] | 8531 | |
Eric Christopher | 9a9d275 | 2010-07-22 02:48:34 +0000 | [diff] [blame] | 8532 | unsigned isDev = cast<ConstantSDNode>(Op.getOperand(5))->getZExtValue(); |
Chris Lattner | 132929a | 2010-08-14 17:26:09 +0000 | [diff] [blame] | 8533 | if (!isDev) |
Eric Christopher | 9a9d275 | 2010-07-22 02:48:34 +0000 | [diff] [blame] | 8534 | return DAG.getNode(X86ISD::MEMBARRIER, dl, MVT::Other, Op.getOperand(0)); |
Michael J. Spencer | ec38de2 | 2010-10-10 22:04:20 +0000 | [diff] [blame] | 8535 | |
Chris Lattner | 132929a | 2010-08-14 17:26:09 +0000 | [diff] [blame] | 8536 | unsigned Op1 = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue(); |
| 8537 | unsigned Op2 = cast<ConstantSDNode>(Op.getOperand(2))->getZExtValue(); |
| 8538 | unsigned Op3 = cast<ConstantSDNode>(Op.getOperand(3))->getZExtValue(); |
| 8539 | unsigned Op4 = cast<ConstantSDNode>(Op.getOperand(4))->getZExtValue(); |
Michael J. Spencer | ec38de2 | 2010-10-10 22:04:20 +0000 | [diff] [blame] | 8540 | |
Chris Lattner | 132929a | 2010-08-14 17:26:09 +0000 | [diff] [blame] | 8541 | // def : Pat<(membarrier (i8 0), (i8 0), (i8 0), (i8 1), (i8 1)), (SFENCE)>; |
| 8542 | if (!Op1 && !Op2 && !Op3 && Op4) |
| 8543 | return DAG.getNode(X86ISD::SFENCE, dl, MVT::Other, Op.getOperand(0)); |
Michael J. Spencer | ec38de2 | 2010-10-10 22:04:20 +0000 | [diff] [blame] | 8544 | |
Chris Lattner | 132929a | 2010-08-14 17:26:09 +0000 | [diff] [blame] | 8545 | // def : Pat<(membarrier (i8 1), (i8 0), (i8 0), (i8 0), (i8 1)), (LFENCE)>; |
| 8546 | if (Op1 && !Op2 && !Op3 && !Op4) |
| 8547 | return DAG.getNode(X86ISD::LFENCE, dl, MVT::Other, Op.getOperand(0)); |
Michael J. Spencer | ec38de2 | 2010-10-10 22:04:20 +0000 | [diff] [blame] | 8548 | |
| 8549 | // def : Pat<(membarrier (i8 imm), (i8 imm), (i8 imm), (i8 imm), (i8 1)), |
Chris Lattner | 132929a | 2010-08-14 17:26:09 +0000 | [diff] [blame] | 8550 | // (MFENCE)>; |
| 8551 | return DAG.getNode(X86ISD::MFENCE, dl, MVT::Other, Op.getOperand(0)); |
Eric Christopher | 9a9d275 | 2010-07-22 02:48:34 +0000 | [diff] [blame] | 8552 | } |
| 8553 | |
Dan Gohman | d858e90 | 2010-04-17 15:26:15 +0000 | [diff] [blame] | 8554 | SDValue X86TargetLowering::LowerCMP_SWAP(SDValue Op, SelectionDAG &DAG) const { |
Owen Anderson | e50ed30 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 8555 | EVT T = Op.getValueType(); |
Chris Lattner | 93c4a5b | 2010-09-21 23:59:42 +0000 | [diff] [blame] | 8556 | DebugLoc DL = Op.getDebugLoc(); |
Andrew Lenharth | a76e2f0 | 2008-03-04 21:13:33 +0000 | [diff] [blame] | 8557 | unsigned Reg = 0; |
| 8558 | unsigned size = 0; |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 8559 | switch(T.getSimpleVT().SimpleTy) { |
Duncan Sands | 83ec4b6 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 8560 | default: |
| 8561 | assert(false && "Invalid value type!"); |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 8562 | case MVT::i8: Reg = X86::AL; size = 1; break; |
| 8563 | case MVT::i16: Reg = X86::AX; size = 2; break; |
| 8564 | case MVT::i32: Reg = X86::EAX; size = 4; break; |
| 8565 | case MVT::i64: |
Duncan Sands | 1607f05 | 2008-12-01 11:39:25 +0000 | [diff] [blame] | 8566 | assert(Subtarget->is64Bit() && "Node not type legal!"); |
| 8567 | Reg = X86::RAX; size = 8; |
Andrew Lenharth | d19189e | 2008-03-05 01:15:49 +0000 | [diff] [blame] | 8568 | break; |
Bill Wendling | 61edeb5 | 2008-12-02 01:06:39 +0000 | [diff] [blame] | 8569 | } |
Chris Lattner | 93c4a5b | 2010-09-21 23:59:42 +0000 | [diff] [blame] | 8570 | SDValue cpIn = DAG.getCopyToReg(Op.getOperand(0), DL, Reg, |
Dale Johannesen | d18a462 | 2008-09-11 03:12:59 +0000 | [diff] [blame] | 8571 | Op.getOperand(2), SDValue()); |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 8572 | SDValue Ops[] = { cpIn.getValue(0), |
Evan Cheng | 8a186ae | 2008-09-24 23:26:36 +0000 | [diff] [blame] | 8573 | Op.getOperand(1), |
| 8574 | Op.getOperand(3), |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 8575 | DAG.getTargetConstant(size, MVT::i8), |
Evan Cheng | 8a186ae | 2008-09-24 23:26:36 +0000 | [diff] [blame] | 8576 | cpIn.getValue(1) }; |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 8577 | SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag); |
Chris Lattner | 93c4a5b | 2010-09-21 23:59:42 +0000 | [diff] [blame] | 8578 | MachineMemOperand *MMO = cast<AtomicSDNode>(Op)->getMemOperand(); |
| 8579 | SDValue Result = DAG.getMemIntrinsicNode(X86ISD::LCMPXCHG_DAG, DL, Tys, |
| 8580 | Ops, 5, T, MMO); |
Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 8581 | SDValue cpOut = |
Chris Lattner | 93c4a5b | 2010-09-21 23:59:42 +0000 | [diff] [blame] | 8582 | DAG.getCopyFromReg(Result.getValue(0), DL, Reg, T, Result.getValue(1)); |
Andrew Lenharth | 26ed869 | 2008-03-01 21:52:34 +0000 | [diff] [blame] | 8583 | return cpOut; |
| 8584 | } |
| 8585 | |
Duncan Sands | 1607f05 | 2008-12-01 11:39:25 +0000 | [diff] [blame] | 8586 | SDValue X86TargetLowering::LowerREADCYCLECOUNTER(SDValue Op, |
Dan Gohman | d858e90 | 2010-04-17 15:26:15 +0000 | [diff] [blame] | 8587 | SelectionDAG &DAG) const { |
Duncan Sands | 1607f05 | 2008-12-01 11:39:25 +0000 | [diff] [blame] | 8588 | assert(Subtarget->is64Bit() && "Result not type legalized?"); |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 8589 | SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag); |
Duncan Sands | 1607f05 | 2008-12-01 11:39:25 +0000 | [diff] [blame] | 8590 | SDValue TheChain = Op.getOperand(0); |
Dale Johannesen | 6f38cb6 | 2009-02-07 19:59:05 +0000 | [diff] [blame] | 8591 | DebugLoc dl = Op.getDebugLoc(); |
Dale Johannesen | e4d209d | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 8592 | SDValue rd = DAG.getNode(X86ISD::RDTSC_DAG, dl, Tys, &TheChain, 1); |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 8593 | SDValue rax = DAG.getCopyFromReg(rd, dl, X86::RAX, MVT::i64, rd.getValue(1)); |
| 8594 | SDValue rdx = DAG.getCopyFromReg(rax.getValue(1), dl, X86::RDX, MVT::i64, |
Duncan Sands | 1607f05 | 2008-12-01 11:39:25 +0000 | [diff] [blame] | 8595 | rax.getValue(2)); |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 8596 | SDValue Tmp = DAG.getNode(ISD::SHL, dl, MVT::i64, rdx, |
| 8597 | DAG.getConstant(32, MVT::i8)); |
Duncan Sands | 1607f05 | 2008-12-01 11:39:25 +0000 | [diff] [blame] | 8598 | SDValue Ops[] = { |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 8599 | DAG.getNode(ISD::OR, dl, MVT::i64, rax, Tmp), |
Duncan Sands | 1607f05 | 2008-12-01 11:39:25 +0000 | [diff] [blame] | 8600 | rdx.getValue(1) |
| 8601 | }; |
Dale Johannesen | e4d209d | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 8602 | return DAG.getMergeValues(Ops, 2, dl); |
Dale Johannesen | 48c1bc2 | 2008-10-02 18:53:47 +0000 | [diff] [blame] | 8603 | } |
| 8604 | |
Wesley Peck | bf17cfa | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 8605 | SDValue X86TargetLowering::LowerBITCAST(SDValue Op, |
Dale Johannesen | 7d07b48 | 2010-05-21 00:52:33 +0000 | [diff] [blame] | 8606 | SelectionDAG &DAG) const { |
| 8607 | EVT SrcVT = Op.getOperand(0).getValueType(); |
| 8608 | EVT DstVT = Op.getValueType(); |
Chris Lattner | 2a786eb | 2010-12-19 20:19:20 +0000 | [diff] [blame] | 8609 | assert(Subtarget->is64Bit() && !Subtarget->hasSSE2() && |
| 8610 | Subtarget->hasMMX() && "Unexpected custom BITCAST"); |
Michael J. Spencer | ec38de2 | 2010-10-10 22:04:20 +0000 | [diff] [blame] | 8611 | assert((DstVT == MVT::i64 || |
Dale Johannesen | 7d07b48 | 2010-05-21 00:52:33 +0000 | [diff] [blame] | 8612 | (DstVT.isVector() && DstVT.getSizeInBits()==64)) && |
Wesley Peck | bf17cfa | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 8613 | "Unexpected custom BITCAST"); |
Dale Johannesen | 7d07b48 | 2010-05-21 00:52:33 +0000 | [diff] [blame] | 8614 | // i64 <=> MMX conversions are Legal. |
| 8615 | if (SrcVT==MVT::i64 && DstVT.isVector()) |
| 8616 | return Op; |
| 8617 | if (DstVT==MVT::i64 && SrcVT.isVector()) |
| 8618 | return Op; |
Dale Johannesen | e39859a | 2010-05-21 18:40:15 +0000 | [diff] [blame] | 8619 | // MMX <=> MMX conversions are Legal. |
| 8620 | if (SrcVT.isVector() && DstVT.isVector()) |
| 8621 | return Op; |
Dale Johannesen | 7d07b48 | 2010-05-21 00:52:33 +0000 | [diff] [blame] | 8622 | // All other conversions need to be expanded. |
| 8623 | return SDValue(); |
| 8624 | } |
Chris Lattner | 5b85654 | 2010-12-20 00:59:46 +0000 | [diff] [blame] | 8625 | |
Dan Gohman | d858e90 | 2010-04-17 15:26:15 +0000 | [diff] [blame] | 8626 | SDValue X86TargetLowering::LowerLOAD_SUB(SDValue Op, SelectionDAG &DAG) const { |
Dale Johannesen | 71d1bf5 | 2008-09-29 22:25:26 +0000 | [diff] [blame] | 8627 | SDNode *Node = Op.getNode(); |
Dale Johannesen | e4d209d | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 8628 | DebugLoc dl = Node->getDebugLoc(); |
Owen Anderson | e50ed30 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 8629 | EVT T = Node->getValueType(0); |
Dale Johannesen | e4d209d | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 8630 | SDValue negOp = DAG.getNode(ISD::SUB, dl, T, |
Evan Cheng | 242b38b | 2009-02-23 09:03:22 +0000 | [diff] [blame] | 8631 | DAG.getConstant(0, T), Node->getOperand(2)); |
Dale Johannesen | e4d209d | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 8632 | return DAG.getAtomic(ISD::ATOMIC_LOAD_ADD, dl, |
Dan Gohman | 0b1d4a7 | 2008-12-23 21:37:04 +0000 | [diff] [blame] | 8633 | cast<AtomicSDNode>(Node)->getMemoryVT(), |
Dale Johannesen | 71d1bf5 | 2008-09-29 22:25:26 +0000 | [diff] [blame] | 8634 | Node->getOperand(0), |
| 8635 | Node->getOperand(1), negOp, |
| 8636 | cast<AtomicSDNode>(Node)->getSrcValue(), |
| 8637 | cast<AtomicSDNode>(Node)->getAlignment()); |
Mon P Wang | 63307c3 | 2008-05-05 19:05:59 +0000 | [diff] [blame] | 8638 | } |
| 8639 | |
Chris Lattner | 5b85654 | 2010-12-20 00:59:46 +0000 | [diff] [blame] | 8640 | static SDValue LowerADDC_ADDE_SUBC_SUBE(SDValue Op, SelectionDAG &DAG) { |
| 8641 | EVT VT = Op.getNode()->getValueType(0); |
| 8642 | |
| 8643 | // Let legalize expand this if it isn't a legal type yet. |
| 8644 | if (!DAG.getTargetLoweringInfo().isTypeLegal(VT)) |
| 8645 | return SDValue(); |
| 8646 | |
| 8647 | SDVTList VTs = DAG.getVTList(VT, MVT::i32); |
| 8648 | |
| 8649 | unsigned Opc; |
| 8650 | bool ExtraOp = false; |
| 8651 | switch (Op.getOpcode()) { |
| 8652 | default: assert(0 && "Invalid code"); |
| 8653 | case ISD::ADDC: Opc = X86ISD::ADD; break; |
| 8654 | case ISD::ADDE: Opc = X86ISD::ADC; ExtraOp = true; break; |
| 8655 | case ISD::SUBC: Opc = X86ISD::SUB; break; |
| 8656 | case ISD::SUBE: Opc = X86ISD::SBB; ExtraOp = true; break; |
| 8657 | } |
| 8658 | |
| 8659 | if (!ExtraOp) |
| 8660 | return DAG.getNode(Opc, Op->getDebugLoc(), VTs, Op.getOperand(0), |
| 8661 | Op.getOperand(1)); |
| 8662 | return DAG.getNode(Opc, Op->getDebugLoc(), VTs, Op.getOperand(0), |
| 8663 | Op.getOperand(1), Op.getOperand(2)); |
| 8664 | } |
| 8665 | |
Evan Cheng | 0db9fe6 | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 8666 | /// LowerOperation - Provide custom lowering hooks for some operations. |
| 8667 | /// |
Dan Gohman | d858e90 | 2010-04-17 15:26:15 +0000 | [diff] [blame] | 8668 | SDValue X86TargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) const { |
Evan Cheng | 0db9fe6 | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 8669 | switch (Op.getOpcode()) { |
Torok Edwin | c23197a | 2009-07-14 16:55:14 +0000 | [diff] [blame] | 8670 | default: llvm_unreachable("Should not custom lower this!"); |
Eric Christopher | 9a9d275 | 2010-07-22 02:48:34 +0000 | [diff] [blame] | 8671 | case ISD::MEMBARRIER: return LowerMEMBARRIER(Op,DAG); |
Dan Gohman | 0b1d4a7 | 2008-12-23 21:37:04 +0000 | [diff] [blame] | 8672 | case ISD::ATOMIC_CMP_SWAP: return LowerCMP_SWAP(Op,DAG); |
| 8673 | case ISD::ATOMIC_LOAD_SUB: return LowerLOAD_SUB(Op,DAG); |
Evan Cheng | 0db9fe6 | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 8674 | case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG); |
Mon P Wang | eb38ebf | 2010-01-24 00:05:03 +0000 | [diff] [blame] | 8675 | case ISD::CONCAT_VECTORS: return LowerCONCAT_VECTORS(Op, DAG); |
Evan Cheng | 0db9fe6 | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 8676 | case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG); |
| 8677 | case ISD::EXTRACT_VECTOR_ELT: return LowerEXTRACT_VECTOR_ELT(Op, DAG); |
| 8678 | case ISD::INSERT_VECTOR_ELT: return LowerINSERT_VECTOR_ELT(Op, DAG); |
| 8679 | case ISD::SCALAR_TO_VECTOR: return LowerSCALAR_TO_VECTOR(Op, DAG); |
| 8680 | case ISD::ConstantPool: return LowerConstantPool(Op, DAG); |
| 8681 | case ISD::GlobalAddress: return LowerGlobalAddress(Op, DAG); |
Lauro Ramos Venancio | b3a0417 | 2007-04-20 21:38:10 +0000 | [diff] [blame] | 8682 | case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG); |
Bill Wendling | 056292f | 2008-09-16 21:48:12 +0000 | [diff] [blame] | 8683 | case ISD::ExternalSymbol: return LowerExternalSymbol(Op, DAG); |
Dan Gohman | f705adb | 2009-10-30 01:28:02 +0000 | [diff] [blame] | 8684 | case ISD::BlockAddress: return LowerBlockAddress(Op, DAG); |
Evan Cheng | 0db9fe6 | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 8685 | case ISD::SHL_PARTS: |
| 8686 | case ISD::SRA_PARTS: |
| 8687 | case ISD::SRL_PARTS: return LowerShift(Op, DAG); |
| 8688 | case ISD::SINT_TO_FP: return LowerSINT_TO_FP(Op, DAG); |
Dale Johannesen | 1c15bf5 | 2008-10-21 20:50:01 +0000 | [diff] [blame] | 8689 | case ISD::UINT_TO_FP: return LowerUINT_TO_FP(Op, DAG); |
Evan Cheng | 0db9fe6 | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 8690 | case ISD::FP_TO_SINT: return LowerFP_TO_SINT(Op, DAG); |
Eli Friedman | 948e95a | 2009-05-23 09:59:16 +0000 | [diff] [blame] | 8691 | case ISD::FP_TO_UINT: return LowerFP_TO_UINT(Op, DAG); |
Evan Cheng | 0db9fe6 | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 8692 | case ISD::FABS: return LowerFABS(Op, DAG); |
| 8693 | case ISD::FNEG: return LowerFNEG(Op, DAG); |
Evan Cheng | 68c47cb | 2007-01-05 07:55:56 +0000 | [diff] [blame] | 8694 | case ISD::FCOPYSIGN: return LowerFCOPYSIGN(Op, DAG); |
Evan Cheng | e5f6204 | 2007-09-29 00:00:36 +0000 | [diff] [blame] | 8695 | case ISD::SETCC: return LowerSETCC(Op, DAG); |
Nate Begeman | 30a0de9 | 2008-07-17 16:51:19 +0000 | [diff] [blame] | 8696 | case ISD::VSETCC: return LowerVSETCC(Op, DAG); |
Evan Cheng | e5f6204 | 2007-09-29 00:00:36 +0000 | [diff] [blame] | 8697 | case ISD::SELECT: return LowerSELECT(Op, DAG); |
| 8698 | case ISD::BRCOND: return LowerBRCOND(Op, DAG); |
Evan Cheng | 0db9fe6 | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 8699 | case ISD::JumpTable: return LowerJumpTable(Op, DAG); |
Evan Cheng | 0db9fe6 | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 8700 | case ISD::VASTART: return LowerVASTART(Op, DAG); |
Dan Gohman | 9018e83 | 2008-05-10 01:26:14 +0000 | [diff] [blame] | 8701 | case ISD::VAARG: return LowerVAARG(Op, DAG); |
Evan Cheng | ae64219 | 2007-03-02 23:16:35 +0000 | [diff] [blame] | 8702 | case ISD::VACOPY: return LowerVACOPY(Op, DAG); |
Evan Cheng | 0db9fe6 | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 8703 | case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG); |
Nate Begeman | bcc5f36 | 2007-01-29 22:58:52 +0000 | [diff] [blame] | 8704 | case ISD::RETURNADDR: return LowerRETURNADDR(Op, DAG); |
| 8705 | case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG); |
Anton Korobeynikov | 2365f51 | 2007-07-14 14:06:15 +0000 | [diff] [blame] | 8706 | case ISD::FRAME_TO_ARGS_OFFSET: |
| 8707 | return LowerFRAME_TO_ARGS_OFFSET(Op, DAG); |
Anton Korobeynikov | 57fc00d | 2007-04-17 09:20:00 +0000 | [diff] [blame] | 8708 | case ISD::DYNAMIC_STACKALLOC: return LowerDYNAMIC_STACKALLOC(Op, DAG); |
Anton Korobeynikov | 2365f51 | 2007-07-14 14:06:15 +0000 | [diff] [blame] | 8709 | case ISD::EH_RETURN: return LowerEH_RETURN(Op, DAG); |
Duncan Sands | b116fac | 2007-07-27 20:02:49 +0000 | [diff] [blame] | 8710 | case ISD::TRAMPOLINE: return LowerTRAMPOLINE(Op, DAG); |
Dan Gohman | 1a02486 | 2008-01-31 00:41:03 +0000 | [diff] [blame] | 8711 | case ISD::FLT_ROUNDS_: return LowerFLT_ROUNDS_(Op, DAG); |
Evan Cheng | 18efe26 | 2007-12-14 02:13:44 +0000 | [diff] [blame] | 8712 | case ISD::CTLZ: return LowerCTLZ(Op, DAG); |
| 8713 | case ISD::CTTZ: return LowerCTTZ(Op, DAG); |
Mon P Wang | af9b952 | 2008-12-18 21:42:19 +0000 | [diff] [blame] | 8714 | case ISD::MUL: return LowerMUL_V2I64(Op, DAG); |
Nate Begeman | bdcb5af | 2010-07-27 22:37:06 +0000 | [diff] [blame] | 8715 | case ISD::SHL: return LowerSHL(Op, DAG); |
Bill Wendling | 74c3765 | 2008-12-09 22:08:41 +0000 | [diff] [blame] | 8716 | case ISD::SADDO: |
| 8717 | case ISD::UADDO: |
| 8718 | case ISD::SSUBO: |
| 8719 | case ISD::USUBO: |
| 8720 | case ISD::SMULO: |
| 8721 | case ISD::UMULO: return LowerXALUO(Op, DAG); |
Duncan Sands | 1607f05 | 2008-12-01 11:39:25 +0000 | [diff] [blame] | 8722 | case ISD::READCYCLECOUNTER: return LowerREADCYCLECOUNTER(Op, DAG); |
Wesley Peck | bf17cfa | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 8723 | case ISD::BITCAST: return LowerBITCAST(Op, DAG); |
Chris Lattner | 5b85654 | 2010-12-20 00:59:46 +0000 | [diff] [blame] | 8724 | case ISD::ADDC: |
| 8725 | case ISD::ADDE: |
| 8726 | case ISD::SUBC: |
| 8727 | case ISD::SUBE: return LowerADDC_ADDE_SUBC_SUBE(Op, DAG); |
Evan Cheng | 0db9fe6 | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 8728 | } |
Chris Lattner | 27a6c73 | 2007-11-24 07:07:01 +0000 | [diff] [blame] | 8729 | } |
| 8730 | |
Duncan Sands | 1607f05 | 2008-12-01 11:39:25 +0000 | [diff] [blame] | 8731 | void X86TargetLowering:: |
| 8732 | ReplaceATOMIC_BINARY_64(SDNode *Node, SmallVectorImpl<SDValue>&Results, |
Dan Gohman | d858e90 | 2010-04-17 15:26:15 +0000 | [diff] [blame] | 8733 | SelectionDAG &DAG, unsigned NewOp) const { |
Owen Anderson | e50ed30 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 8734 | EVT T = Node->getValueType(0); |
Dale Johannesen | e4d209d | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 8735 | DebugLoc dl = Node->getDebugLoc(); |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 8736 | assert (T == MVT::i64 && "Only know how to expand i64 atomics"); |
Duncan Sands | 1607f05 | 2008-12-01 11:39:25 +0000 | [diff] [blame] | 8737 | |
| 8738 | SDValue Chain = Node->getOperand(0); |
| 8739 | SDValue In1 = Node->getOperand(1); |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 8740 | SDValue In2L = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, |
Duncan Sands | 1607f05 | 2008-12-01 11:39:25 +0000 | [diff] [blame] | 8741 | Node->getOperand(2), DAG.getIntPtrConstant(0)); |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 8742 | SDValue In2H = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, |
Duncan Sands | 1607f05 | 2008-12-01 11:39:25 +0000 | [diff] [blame] | 8743 | Node->getOperand(2), DAG.getIntPtrConstant(1)); |
Dan Gohman | c76909a | 2009-09-25 20:36:54 +0000 | [diff] [blame] | 8744 | SDValue Ops[] = { Chain, In1, In2L, In2H }; |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 8745 | SDVTList Tys = DAG.getVTList(MVT::i32, MVT::i32, MVT::Other); |
Dan Gohman | c76909a | 2009-09-25 20:36:54 +0000 | [diff] [blame] | 8746 | SDValue Result = |
| 8747 | DAG.getMemIntrinsicNode(NewOp, dl, Tys, Ops, 4, MVT::i64, |
| 8748 | cast<MemSDNode>(Node)->getMemOperand()); |
Duncan Sands | 1607f05 | 2008-12-01 11:39:25 +0000 | [diff] [blame] | 8749 | SDValue OpsF[] = { Result.getValue(0), Result.getValue(1)}; |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 8750 | Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, OpsF, 2)); |
Duncan Sands | 1607f05 | 2008-12-01 11:39:25 +0000 | [diff] [blame] | 8751 | Results.push_back(Result.getValue(2)); |
| 8752 | } |
| 8753 | |
Duncan Sands | 126d907 | 2008-07-04 11:47:58 +0000 | [diff] [blame] | 8754 | /// ReplaceNodeResults - Replace a node with an illegal result type |
| 8755 | /// with a new node built out of custom code. |
Duncan Sands | 1607f05 | 2008-12-01 11:39:25 +0000 | [diff] [blame] | 8756 | void X86TargetLowering::ReplaceNodeResults(SDNode *N, |
| 8757 | SmallVectorImpl<SDValue>&Results, |
Dan Gohman | d858e90 | 2010-04-17 15:26:15 +0000 | [diff] [blame] | 8758 | SelectionDAG &DAG) const { |
Dale Johannesen | e4d209d | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 8759 | DebugLoc dl = N->getDebugLoc(); |
Chris Lattner | 27a6c73 | 2007-11-24 07:07:01 +0000 | [diff] [blame] | 8760 | switch (N->getOpcode()) { |
Duncan Sands | ed294c4 | 2008-10-20 15:56:33 +0000 | [diff] [blame] | 8761 | default: |
Duncan Sands | 1607f05 | 2008-12-01 11:39:25 +0000 | [diff] [blame] | 8762 | assert(false && "Do not know how to custom type legalize this operation!"); |
| 8763 | return; |
Chris Lattner | 5b85654 | 2010-12-20 00:59:46 +0000 | [diff] [blame] | 8764 | case ISD::ADDC: |
| 8765 | case ISD::ADDE: |
| 8766 | case ISD::SUBC: |
| 8767 | case ISD::SUBE: |
| 8768 | // We don't want to expand or promote these. |
| 8769 | return; |
Duncan Sands | 1607f05 | 2008-12-01 11:39:25 +0000 | [diff] [blame] | 8770 | case ISD::FP_TO_SINT: { |
Eli Friedman | 948e95a | 2009-05-23 09:59:16 +0000 | [diff] [blame] | 8771 | std::pair<SDValue,SDValue> Vals = |
| 8772 | FP_TO_INTHelper(SDValue(N, 0), DAG, true); |
Duncan Sands | 1607f05 | 2008-12-01 11:39:25 +0000 | [diff] [blame] | 8773 | SDValue FIST = Vals.first, StackSlot = Vals.second; |
| 8774 | if (FIST.getNode() != 0) { |
Owen Anderson | e50ed30 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 8775 | EVT VT = N->getValueType(0); |
Duncan Sands | 1607f05 | 2008-12-01 11:39:25 +0000 | [diff] [blame] | 8776 | // Return a load from the stack slot. |
Chris Lattner | 51abfe4 | 2010-09-21 06:02:19 +0000 | [diff] [blame] | 8777 | Results.push_back(DAG.getLoad(VT, dl, FIST, StackSlot, |
| 8778 | MachinePointerInfo(), false, false, 0)); |
Duncan Sands | 1607f05 | 2008-12-01 11:39:25 +0000 | [diff] [blame] | 8779 | } |
| 8780 | return; |
| 8781 | } |
| 8782 | case ISD::READCYCLECOUNTER: { |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 8783 | SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag); |
Duncan Sands | 1607f05 | 2008-12-01 11:39:25 +0000 | [diff] [blame] | 8784 | SDValue TheChain = N->getOperand(0); |
Dale Johannesen | e4d209d | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 8785 | SDValue rd = DAG.getNode(X86ISD::RDTSC_DAG, dl, Tys, &TheChain, 1); |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 8786 | SDValue eax = DAG.getCopyFromReg(rd, dl, X86::EAX, MVT::i32, |
Dale Johannesen | dd64c41 | 2009-02-04 00:33:20 +0000 | [diff] [blame] | 8787 | rd.getValue(1)); |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 8788 | SDValue edx = DAG.getCopyFromReg(eax.getValue(1), dl, X86::EDX, MVT::i32, |
Duncan Sands | 1607f05 | 2008-12-01 11:39:25 +0000 | [diff] [blame] | 8789 | eax.getValue(2)); |
| 8790 | // Use a buildpair to merge the two 32-bit values into a 64-bit one. |
| 8791 | SDValue Ops[] = { eax, edx }; |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 8792 | Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, Ops, 2)); |
Duncan Sands | 1607f05 | 2008-12-01 11:39:25 +0000 | [diff] [blame] | 8793 | Results.push_back(edx.getValue(1)); |
| 8794 | return; |
| 8795 | } |
Dan Gohman | 0b1d4a7 | 2008-12-23 21:37:04 +0000 | [diff] [blame] | 8796 | case ISD::ATOMIC_CMP_SWAP: { |
Owen Anderson | e50ed30 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 8797 | EVT T = N->getValueType(0); |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 8798 | assert (T == MVT::i64 && "Only know how to expand i64 Cmp and Swap"); |
Duncan Sands | 1607f05 | 2008-12-01 11:39:25 +0000 | [diff] [blame] | 8799 | SDValue cpInL, cpInH; |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 8800 | cpInL = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(2), |
| 8801 | DAG.getConstant(0, MVT::i32)); |
| 8802 | cpInH = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(2), |
| 8803 | DAG.getConstant(1, MVT::i32)); |
Dale Johannesen | dd64c41 | 2009-02-04 00:33:20 +0000 | [diff] [blame] | 8804 | cpInL = DAG.getCopyToReg(N->getOperand(0), dl, X86::EAX, cpInL, SDValue()); |
| 8805 | cpInH = DAG.getCopyToReg(cpInL.getValue(0), dl, X86::EDX, cpInH, |
Duncan Sands | 1607f05 | 2008-12-01 11:39:25 +0000 | [diff] [blame] | 8806 | cpInL.getValue(1)); |
| 8807 | SDValue swapInL, swapInH; |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 8808 | swapInL = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(3), |
| 8809 | DAG.getConstant(0, MVT::i32)); |
| 8810 | swapInH = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(3), |
| 8811 | DAG.getConstant(1, MVT::i32)); |
Dale Johannesen | dd64c41 | 2009-02-04 00:33:20 +0000 | [diff] [blame] | 8812 | swapInL = DAG.getCopyToReg(cpInH.getValue(0), dl, X86::EBX, swapInL, |
Duncan Sands | 1607f05 | 2008-12-01 11:39:25 +0000 | [diff] [blame] | 8813 | cpInH.getValue(1)); |
Dale Johannesen | dd64c41 | 2009-02-04 00:33:20 +0000 | [diff] [blame] | 8814 | swapInH = DAG.getCopyToReg(swapInL.getValue(0), dl, X86::ECX, swapInH, |
Duncan Sands | 1607f05 | 2008-12-01 11:39:25 +0000 | [diff] [blame] | 8815 | swapInL.getValue(1)); |
| 8816 | SDValue Ops[] = { swapInH.getValue(0), |
| 8817 | N->getOperand(1), |
| 8818 | swapInH.getValue(1) }; |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 8819 | SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag); |
Andrew Trick | 1a2cf3b | 2010-10-11 19:02:04 +0000 | [diff] [blame] | 8820 | MachineMemOperand *MMO = cast<AtomicSDNode>(N)->getMemOperand(); |
| 8821 | SDValue Result = DAG.getMemIntrinsicNode(X86ISD::LCMPXCHG8_DAG, dl, Tys, |
| 8822 | Ops, 3, T, MMO); |
Dale Johannesen | dd64c41 | 2009-02-04 00:33:20 +0000 | [diff] [blame] | 8823 | SDValue cpOutL = DAG.getCopyFromReg(Result.getValue(0), dl, X86::EAX, |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 8824 | MVT::i32, Result.getValue(1)); |
Dale Johannesen | dd64c41 | 2009-02-04 00:33:20 +0000 | [diff] [blame] | 8825 | SDValue cpOutH = DAG.getCopyFromReg(cpOutL.getValue(1), dl, X86::EDX, |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 8826 | MVT::i32, cpOutL.getValue(2)); |
Duncan Sands | 1607f05 | 2008-12-01 11:39:25 +0000 | [diff] [blame] | 8827 | SDValue OpsF[] = { cpOutL.getValue(0), cpOutH.getValue(0)}; |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 8828 | Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, OpsF, 2)); |
Duncan Sands | 1607f05 | 2008-12-01 11:39:25 +0000 | [diff] [blame] | 8829 | Results.push_back(cpOutH.getValue(1)); |
| 8830 | return; |
| 8831 | } |
Dan Gohman | 0b1d4a7 | 2008-12-23 21:37:04 +0000 | [diff] [blame] | 8832 | case ISD::ATOMIC_LOAD_ADD: |
Duncan Sands | 1607f05 | 2008-12-01 11:39:25 +0000 | [diff] [blame] | 8833 | ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMADD64_DAG); |
| 8834 | return; |
Dan Gohman | 0b1d4a7 | 2008-12-23 21:37:04 +0000 | [diff] [blame] | 8835 | case ISD::ATOMIC_LOAD_AND: |
Duncan Sands | 1607f05 | 2008-12-01 11:39:25 +0000 | [diff] [blame] | 8836 | ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMAND64_DAG); |
| 8837 | return; |
Dan Gohman | 0b1d4a7 | 2008-12-23 21:37:04 +0000 | [diff] [blame] | 8838 | case ISD::ATOMIC_LOAD_NAND: |
Duncan Sands | 1607f05 | 2008-12-01 11:39:25 +0000 | [diff] [blame] | 8839 | ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMNAND64_DAG); |
| 8840 | return; |
Dan Gohman | 0b1d4a7 | 2008-12-23 21:37:04 +0000 | [diff] [blame] | 8841 | case ISD::ATOMIC_LOAD_OR: |
Duncan Sands | 1607f05 | 2008-12-01 11:39:25 +0000 | [diff] [blame] | 8842 | ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMOR64_DAG); |
| 8843 | return; |
Dan Gohman | 0b1d4a7 | 2008-12-23 21:37:04 +0000 | [diff] [blame] | 8844 | case ISD::ATOMIC_LOAD_SUB: |
Duncan Sands | 1607f05 | 2008-12-01 11:39:25 +0000 | [diff] [blame] | 8845 | ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMSUB64_DAG); |
| 8846 | return; |
Dan Gohman | 0b1d4a7 | 2008-12-23 21:37:04 +0000 | [diff] [blame] | 8847 | case ISD::ATOMIC_LOAD_XOR: |
Duncan Sands | 1607f05 | 2008-12-01 11:39:25 +0000 | [diff] [blame] | 8848 | ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMXOR64_DAG); |
| 8849 | return; |
Dan Gohman | 0b1d4a7 | 2008-12-23 21:37:04 +0000 | [diff] [blame] | 8850 | case ISD::ATOMIC_SWAP: |
Duncan Sands | 1607f05 | 2008-12-01 11:39:25 +0000 | [diff] [blame] | 8851 | ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMSWAP64_DAG); |
| 8852 | return; |
Chris Lattner | 27a6c73 | 2007-11-24 07:07:01 +0000 | [diff] [blame] | 8853 | } |
Evan Cheng | 0db9fe6 | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 8854 | } |
| 8855 | |
Evan Cheng | 7226158 | 2005-12-20 06:22:03 +0000 | [diff] [blame] | 8856 | const char *X86TargetLowering::getTargetNodeName(unsigned Opcode) const { |
| 8857 | switch (Opcode) { |
| 8858 | default: return NULL; |
Evan Cheng | 18efe26 | 2007-12-14 02:13:44 +0000 | [diff] [blame] | 8859 | case X86ISD::BSF: return "X86ISD::BSF"; |
| 8860 | case X86ISD::BSR: return "X86ISD::BSR"; |
Evan Cheng | e341316 | 2006-01-09 18:33:28 +0000 | [diff] [blame] | 8861 | case X86ISD::SHLD: return "X86ISD::SHLD"; |
| 8862 | case X86ISD::SHRD: return "X86ISD::SHRD"; |
Evan Cheng | ef6ffb1 | 2006-01-31 03:14:29 +0000 | [diff] [blame] | 8863 | case X86ISD::FAND: return "X86ISD::FAND"; |
Evan Cheng | 68c47cb | 2007-01-05 07:55:56 +0000 | [diff] [blame] | 8864 | case X86ISD::FOR: return "X86ISD::FOR"; |
Evan Cheng | 223547a | 2006-01-31 22:28:30 +0000 | [diff] [blame] | 8865 | case X86ISD::FXOR: return "X86ISD::FXOR"; |
Evan Cheng | 68c47cb | 2007-01-05 07:55:56 +0000 | [diff] [blame] | 8866 | case X86ISD::FSRL: return "X86ISD::FSRL"; |
Evan Cheng | a3195e8 | 2006-01-12 22:54:21 +0000 | [diff] [blame] | 8867 | case X86ISD::FILD: return "X86ISD::FILD"; |
Evan Cheng | e3de85b | 2006-02-04 02:20:30 +0000 | [diff] [blame] | 8868 | case X86ISD::FILD_FLAG: return "X86ISD::FILD_FLAG"; |
Evan Cheng | 7226158 | 2005-12-20 06:22:03 +0000 | [diff] [blame] | 8869 | case X86ISD::FP_TO_INT16_IN_MEM: return "X86ISD::FP_TO_INT16_IN_MEM"; |
| 8870 | case X86ISD::FP_TO_INT32_IN_MEM: return "X86ISD::FP_TO_INT32_IN_MEM"; |
| 8871 | case X86ISD::FP_TO_INT64_IN_MEM: return "X86ISD::FP_TO_INT64_IN_MEM"; |
Evan Cheng | b077b84 | 2005-12-21 02:39:21 +0000 | [diff] [blame] | 8872 | case X86ISD::FLD: return "X86ISD::FLD"; |
Evan Cheng | d90eb7f | 2006-01-05 00:27:02 +0000 | [diff] [blame] | 8873 | case X86ISD::FST: return "X86ISD::FST"; |
Evan Cheng | 7226158 | 2005-12-20 06:22:03 +0000 | [diff] [blame] | 8874 | case X86ISD::CALL: return "X86ISD::CALL"; |
Evan Cheng | 7226158 | 2005-12-20 06:22:03 +0000 | [diff] [blame] | 8875 | case X86ISD::RDTSC_DAG: return "X86ISD::RDTSC_DAG"; |
Dan Gohman | c7a37d4 | 2008-12-23 22:45:23 +0000 | [diff] [blame] | 8876 | case X86ISD::BT: return "X86ISD::BT"; |
Evan Cheng | 7226158 | 2005-12-20 06:22:03 +0000 | [diff] [blame] | 8877 | case X86ISD::CMP: return "X86ISD::CMP"; |
Evan Cheng | 6be2c58 | 2006-04-05 23:38:46 +0000 | [diff] [blame] | 8878 | case X86ISD::COMI: return "X86ISD::COMI"; |
| 8879 | case X86ISD::UCOMI: return "X86ISD::UCOMI"; |
Evan Cheng | d5781fc | 2005-12-21 20:21:51 +0000 | [diff] [blame] | 8880 | case X86ISD::SETCC: return "X86ISD::SETCC"; |
Evan Cheng | ad9c0a3 | 2009-12-15 00:53:42 +0000 | [diff] [blame] | 8881 | case X86ISD::SETCC_CARRY: return "X86ISD::SETCC_CARRY"; |
Evan Cheng | 7226158 | 2005-12-20 06:22:03 +0000 | [diff] [blame] | 8882 | case X86ISD::CMOV: return "X86ISD::CMOV"; |
| 8883 | case X86ISD::BRCOND: return "X86ISD::BRCOND"; |
Evan Cheng | b077b84 | 2005-12-21 02:39:21 +0000 | [diff] [blame] | 8884 | case X86ISD::RET_FLAG: return "X86ISD::RET_FLAG"; |
Evan Cheng | 8df346b | 2006-03-04 01:12:00 +0000 | [diff] [blame] | 8885 | case X86ISD::REP_STOS: return "X86ISD::REP_STOS"; |
| 8886 | case X86ISD::REP_MOVS: return "X86ISD::REP_MOVS"; |
Evan Cheng | 7ccced6 | 2006-02-18 00:15:05 +0000 | [diff] [blame] | 8887 | case X86ISD::GlobalBaseReg: return "X86ISD::GlobalBaseReg"; |
Evan Cheng | 020d2e8 | 2006-02-23 20:41:18 +0000 | [diff] [blame] | 8888 | case X86ISD::Wrapper: return "X86ISD::Wrapper"; |
Chris Lattner | 18c5987 | 2009-06-27 04:16:01 +0000 | [diff] [blame] | 8889 | case X86ISD::WrapperRIP: return "X86ISD::WrapperRIP"; |
Nate Begeman | 14d12ca | 2008-02-11 04:19:36 +0000 | [diff] [blame] | 8890 | case X86ISD::PEXTRB: return "X86ISD::PEXTRB"; |
Evan Cheng | b067a1e | 2006-03-31 19:22:53 +0000 | [diff] [blame] | 8891 | case X86ISD::PEXTRW: return "X86ISD::PEXTRW"; |
Nate Begeman | 14d12ca | 2008-02-11 04:19:36 +0000 | [diff] [blame] | 8892 | case X86ISD::INSERTPS: return "X86ISD::INSERTPS"; |
| 8893 | case X86ISD::PINSRB: return "X86ISD::PINSRB"; |
Evan Cheng | 653159f | 2006-03-31 21:55:24 +0000 | [diff] [blame] | 8894 | case X86ISD::PINSRW: return "X86ISD::PINSRW"; |
Nate Begeman | b9a47b8 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 8895 | case X86ISD::PSHUFB: return "X86ISD::PSHUFB"; |
Nate Begeman | b65c175 | 2010-12-17 22:55:37 +0000 | [diff] [blame] | 8896 | case X86ISD::PANDN: return "X86ISD::PANDN"; |
| 8897 | case X86ISD::PSIGNB: return "X86ISD::PSIGNB"; |
| 8898 | case X86ISD::PSIGNW: return "X86ISD::PSIGNW"; |
| 8899 | case X86ISD::PSIGND: return "X86ISD::PSIGND"; |
Evan Cheng | 8ca2932 | 2006-11-10 21:43:37 +0000 | [diff] [blame] | 8900 | case X86ISD::FMAX: return "X86ISD::FMAX"; |
| 8901 | case X86ISD::FMIN: return "X86ISD::FMIN"; |
Dan Gohman | 2038252 | 2007-07-10 00:05:58 +0000 | [diff] [blame] | 8902 | case X86ISD::FRSQRT: return "X86ISD::FRSQRT"; |
| 8903 | case X86ISD::FRCP: return "X86ISD::FRCP"; |
Lauro Ramos Venancio | b3a0417 | 2007-04-20 21:38:10 +0000 | [diff] [blame] | 8904 | case X86ISD::TLSADDR: return "X86ISD::TLSADDR"; |
Eric Christopher | 30ef0e5 | 2010-06-03 04:07:48 +0000 | [diff] [blame] | 8905 | case X86ISD::TLSCALL: return "X86ISD::TLSCALL"; |
Anton Korobeynikov | 2365f51 | 2007-07-14 14:06:15 +0000 | [diff] [blame] | 8906 | case X86ISD::EH_RETURN: return "X86ISD::EH_RETURN"; |
Arnold Schwaighofer | c85e171 | 2007-10-11 19:40:01 +0000 | [diff] [blame] | 8907 | case X86ISD::TC_RETURN: return "X86ISD::TC_RETURN"; |
Anton Korobeynikov | 45b22fa | 2007-11-16 01:31:51 +0000 | [diff] [blame] | 8908 | case X86ISD::FNSTCW16m: return "X86ISD::FNSTCW16m"; |
Evan Cheng | 7e2ff77 | 2008-05-08 00:57:18 +0000 | [diff] [blame] | 8909 | case X86ISD::LCMPXCHG_DAG: return "X86ISD::LCMPXCHG_DAG"; |
| 8910 | case X86ISD::LCMPXCHG8_DAG: return "X86ISD::LCMPXCHG8_DAG"; |
Dale Johannesen | 48c1bc2 | 2008-10-02 18:53:47 +0000 | [diff] [blame] | 8911 | case X86ISD::ATOMADD64_DAG: return "X86ISD::ATOMADD64_DAG"; |
| 8912 | case X86ISD::ATOMSUB64_DAG: return "X86ISD::ATOMSUB64_DAG"; |
| 8913 | case X86ISD::ATOMOR64_DAG: return "X86ISD::ATOMOR64_DAG"; |
| 8914 | case X86ISD::ATOMXOR64_DAG: return "X86ISD::ATOMXOR64_DAG"; |
| 8915 | case X86ISD::ATOMAND64_DAG: return "X86ISD::ATOMAND64_DAG"; |
| 8916 | case X86ISD::ATOMNAND64_DAG: return "X86ISD::ATOMNAND64_DAG"; |
Evan Cheng | d880b97 | 2008-05-09 21:53:03 +0000 | [diff] [blame] | 8917 | case X86ISD::VZEXT_MOVL: return "X86ISD::VZEXT_MOVL"; |
| 8918 | case X86ISD::VZEXT_LOAD: return "X86ISD::VZEXT_LOAD"; |
Evan Cheng | f26ffe9 | 2008-05-29 08:22:04 +0000 | [diff] [blame] | 8919 | case X86ISD::VSHL: return "X86ISD::VSHL"; |
| 8920 | case X86ISD::VSRL: return "X86ISD::VSRL"; |
Nate Begeman | 30a0de9 | 2008-07-17 16:51:19 +0000 | [diff] [blame] | 8921 | case X86ISD::CMPPD: return "X86ISD::CMPPD"; |
| 8922 | case X86ISD::CMPPS: return "X86ISD::CMPPS"; |
| 8923 | case X86ISD::PCMPEQB: return "X86ISD::PCMPEQB"; |
| 8924 | case X86ISD::PCMPEQW: return "X86ISD::PCMPEQW"; |
| 8925 | case X86ISD::PCMPEQD: return "X86ISD::PCMPEQD"; |
| 8926 | case X86ISD::PCMPEQQ: return "X86ISD::PCMPEQQ"; |
| 8927 | case X86ISD::PCMPGTB: return "X86ISD::PCMPGTB"; |
| 8928 | case X86ISD::PCMPGTW: return "X86ISD::PCMPGTW"; |
| 8929 | case X86ISD::PCMPGTD: return "X86ISD::PCMPGTD"; |
| 8930 | case X86ISD::PCMPGTQ: return "X86ISD::PCMPGTQ"; |
Bill Wendling | ab55ebd | 2008-12-12 00:56:36 +0000 | [diff] [blame] | 8931 | case X86ISD::ADD: return "X86ISD::ADD"; |
| 8932 | case X86ISD::SUB: return "X86ISD::SUB"; |
Chris Lattner | 5b85654 | 2010-12-20 00:59:46 +0000 | [diff] [blame] | 8933 | case X86ISD::ADC: return "X86ISD::ADC"; |
| 8934 | case X86ISD::SBB: return "X86ISD::SBB"; |
Bill Wendling | d350e02 | 2008-12-12 21:15:41 +0000 | [diff] [blame] | 8935 | case X86ISD::SMUL: return "X86ISD::SMUL"; |
| 8936 | case X86ISD::UMUL: return "X86ISD::UMUL"; |
Dan Gohman | 076aee3 | 2009-03-04 19:44:21 +0000 | [diff] [blame] | 8937 | case X86ISD::INC: return "X86ISD::INC"; |
| 8938 | case X86ISD::DEC: return "X86ISD::DEC"; |
Dan Gohman | e220c4b | 2009-09-18 19:59:53 +0000 | [diff] [blame] | 8939 | case X86ISD::OR: return "X86ISD::OR"; |
| 8940 | case X86ISD::XOR: return "X86ISD::XOR"; |
| 8941 | case X86ISD::AND: return "X86ISD::AND"; |
Evan Cheng | 73f24c9 | 2009-03-30 21:36:47 +0000 | [diff] [blame] | 8942 | case X86ISD::MUL_IMM: return "X86ISD::MUL_IMM"; |
Eric Christopher | 71c6753 | 2009-07-29 00:28:05 +0000 | [diff] [blame] | 8943 | case X86ISD::PTEST: return "X86ISD::PTEST"; |
Bruno Cardoso Lopes | 045573c | 2010-08-10 23:25:42 +0000 | [diff] [blame] | 8944 | case X86ISD::TESTP: return "X86ISD::TESTP"; |
Bruno Cardoso Lopes | 3157ef1 | 2010-08-20 22:55:05 +0000 | [diff] [blame] | 8945 | case X86ISD::PALIGN: return "X86ISD::PALIGN"; |
| 8946 | case X86ISD::PSHUFD: return "X86ISD::PSHUFD"; |
| 8947 | case X86ISD::PSHUFHW: return "X86ISD::PSHUFHW"; |
| 8948 | case X86ISD::PSHUFHW_LD: return "X86ISD::PSHUFHW_LD"; |
| 8949 | case X86ISD::PSHUFLW: return "X86ISD::PSHUFLW"; |
| 8950 | case X86ISD::PSHUFLW_LD: return "X86ISD::PSHUFLW_LD"; |
| 8951 | case X86ISD::SHUFPS: return "X86ISD::SHUFPS"; |
| 8952 | case X86ISD::SHUFPD: return "X86ISD::SHUFPD"; |
| 8953 | case X86ISD::MOVLHPS: return "X86ISD::MOVLHPS"; |
Bruno Cardoso Lopes | 3157ef1 | 2010-08-20 22:55:05 +0000 | [diff] [blame] | 8954 | case X86ISD::MOVLHPD: return "X86ISD::MOVLHPD"; |
Bruno Cardoso Lopes | f2db5b4 | 2010-08-31 21:15:21 +0000 | [diff] [blame] | 8955 | case X86ISD::MOVHLPS: return "X86ISD::MOVHLPS"; |
Bruno Cardoso Lopes | 3157ef1 | 2010-08-20 22:55:05 +0000 | [diff] [blame] | 8956 | case X86ISD::MOVHLPD: return "X86ISD::MOVHLPD"; |
Bruno Cardoso Lopes | 56098f5 | 2010-09-01 05:08:25 +0000 | [diff] [blame] | 8957 | case X86ISD::MOVLPS: return "X86ISD::MOVLPS"; |
| 8958 | case X86ISD::MOVLPD: return "X86ISD::MOVLPD"; |
Bruno Cardoso Lopes | 3157ef1 | 2010-08-20 22:55:05 +0000 | [diff] [blame] | 8959 | case X86ISD::MOVDDUP: return "X86ISD::MOVDDUP"; |
| 8960 | case X86ISD::MOVSHDUP: return "X86ISD::MOVSHDUP"; |
| 8961 | case X86ISD::MOVSLDUP: return "X86ISD::MOVSLDUP"; |
| 8962 | case X86ISD::MOVSHDUP_LD: return "X86ISD::MOVSHDUP_LD"; |
| 8963 | case X86ISD::MOVSLDUP_LD: return "X86ISD::MOVSLDUP_LD"; |
| 8964 | case X86ISD::MOVSD: return "X86ISD::MOVSD"; |
| 8965 | case X86ISD::MOVSS: return "X86ISD::MOVSS"; |
| 8966 | case X86ISD::UNPCKLPS: return "X86ISD::UNPCKLPS"; |
| 8967 | case X86ISD::UNPCKLPD: return "X86ISD::UNPCKLPD"; |
| 8968 | case X86ISD::UNPCKHPS: return "X86ISD::UNPCKHPS"; |
| 8969 | case X86ISD::UNPCKHPD: return "X86ISD::UNPCKHPD"; |
| 8970 | case X86ISD::PUNPCKLBW: return "X86ISD::PUNPCKLBW"; |
| 8971 | case X86ISD::PUNPCKLWD: return "X86ISD::PUNPCKLWD"; |
| 8972 | case X86ISD::PUNPCKLDQ: return "X86ISD::PUNPCKLDQ"; |
| 8973 | case X86ISD::PUNPCKLQDQ: return "X86ISD::PUNPCKLQDQ"; |
| 8974 | case X86ISD::PUNPCKHBW: return "X86ISD::PUNPCKHBW"; |
| 8975 | case X86ISD::PUNPCKHWD: return "X86ISD::PUNPCKHWD"; |
| 8976 | case X86ISD::PUNPCKHDQ: return "X86ISD::PUNPCKHDQ"; |
| 8977 | case X86ISD::PUNPCKHQDQ: return "X86ISD::PUNPCKHQDQ"; |
Dan Gohman | d6708ea | 2009-08-15 01:38:56 +0000 | [diff] [blame] | 8978 | case X86ISD::VASTART_SAVE_XMM_REGS: return "X86ISD::VASTART_SAVE_XMM_REGS"; |
Dan Gohman | 320afb8 | 2010-10-12 18:00:49 +0000 | [diff] [blame] | 8979 | case X86ISD::VAARG_64: return "X86ISD::VAARG_64"; |
Michael J. Spencer | e9c253e | 2010-10-21 01:41:01 +0000 | [diff] [blame] | 8980 | case X86ISD::WIN_ALLOCA: return "X86ISD::WIN_ALLOCA"; |
Evan Cheng | 7226158 | 2005-12-20 06:22:03 +0000 | [diff] [blame] | 8981 | } |
| 8982 | } |
Evan Cheng | 3a03ebb | 2005-12-21 23:05:39 +0000 | [diff] [blame] | 8983 | |
Chris Lattner | c9addb7 | 2007-03-30 23:15:24 +0000 | [diff] [blame] | 8984 | // isLegalAddressingMode - Return true if the addressing mode represented |
| 8985 | // by AM is legal for this target, for a load/store of the specified type. |
Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 8986 | bool X86TargetLowering::isLegalAddressingMode(const AddrMode &AM, |
Chris Lattner | c9addb7 | 2007-03-30 23:15:24 +0000 | [diff] [blame] | 8987 | const Type *Ty) const { |
| 8988 | // X86 supports extremely general addressing modes. |
Anton Korobeynikov | b5e0172 | 2009-08-05 23:01:26 +0000 | [diff] [blame] | 8989 | CodeModel::Model M = getTargetMachine().getCodeModel(); |
Dan Gohman | 92b651f | 2010-08-24 15:55:12 +0000 | [diff] [blame] | 8990 | Reloc::Model R = getTargetMachine().getRelocationModel(); |
Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 8991 | |
Chris Lattner | c9addb7 | 2007-03-30 23:15:24 +0000 | [diff] [blame] | 8992 | // X86 allows a sign-extended 32-bit immediate field as a displacement. |
Anton Korobeynikov | b5e0172 | 2009-08-05 23:01:26 +0000 | [diff] [blame] | 8993 | if (!X86::isOffsetSuitableForCodeModel(AM.BaseOffs, M, AM.BaseGV != NULL)) |
Chris Lattner | c9addb7 | 2007-03-30 23:15:24 +0000 | [diff] [blame] | 8994 | return false; |
Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 8995 | |
Chris Lattner | c9addb7 | 2007-03-30 23:15:24 +0000 | [diff] [blame] | 8996 | if (AM.BaseGV) { |
Chris Lattner | dfed413 | 2009-07-10 07:38:24 +0000 | [diff] [blame] | 8997 | unsigned GVFlags = |
| 8998 | Subtarget->ClassifyGlobalReference(AM.BaseGV, getTargetMachine()); |
Anton Korobeynikov | b5e0172 | 2009-08-05 23:01:26 +0000 | [diff] [blame] | 8999 | |
Chris Lattner | dfed413 | 2009-07-10 07:38:24 +0000 | [diff] [blame] | 9000 | // If a reference to this global requires an extra load, we can't fold it. |
| 9001 | if (isGlobalStubReference(GVFlags)) |
Chris Lattner | c9addb7 | 2007-03-30 23:15:24 +0000 | [diff] [blame] | 9002 | return false; |
Anton Korobeynikov | b5e0172 | 2009-08-05 23:01:26 +0000 | [diff] [blame] | 9003 | |
Chris Lattner | dfed413 | 2009-07-10 07:38:24 +0000 | [diff] [blame] | 9004 | // If BaseGV requires a register for the PIC base, we cannot also have a |
| 9005 | // BaseReg specified. |
| 9006 | if (AM.HasBaseReg && isGlobalRelativeToPICBase(GVFlags)) |
Dale Johannesen | 203af58 | 2008-12-05 21:47:27 +0000 | [diff] [blame] | 9007 | return false; |
Evan Cheng | 5278784 | 2007-08-01 23:46:47 +0000 | [diff] [blame] | 9008 | |
Anton Korobeynikov | b5e0172 | 2009-08-05 23:01:26 +0000 | [diff] [blame] | 9009 | // If lower 4G is not available, then we must use rip-relative addressing. |
Dan Gohman | 92b651f | 2010-08-24 15:55:12 +0000 | [diff] [blame] | 9010 | if ((M != CodeModel::Small || R != Reloc::Static) && |
| 9011 | Subtarget->is64Bit() && (AM.BaseOffs || AM.Scale > 1)) |
Anton Korobeynikov | b5e0172 | 2009-08-05 23:01:26 +0000 | [diff] [blame] | 9012 | return false; |
Chris Lattner | c9addb7 | 2007-03-30 23:15:24 +0000 | [diff] [blame] | 9013 | } |
Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 9014 | |
Chris Lattner | c9addb7 | 2007-03-30 23:15:24 +0000 | [diff] [blame] | 9015 | switch (AM.Scale) { |
| 9016 | case 0: |
| 9017 | case 1: |
| 9018 | case 2: |
| 9019 | case 4: |
| 9020 | case 8: |
| 9021 | // These scales always work. |
| 9022 | break; |
| 9023 | case 3: |
| 9024 | case 5: |
| 9025 | case 9: |
| 9026 | // These scales are formed with basereg+scalereg. Only accept if there is |
| 9027 | // no basereg yet. |
| 9028 | if (AM.HasBaseReg) |
| 9029 | return false; |
| 9030 | break; |
| 9031 | default: // Other stuff never works. |
| 9032 | return false; |
| 9033 | } |
Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 9034 | |
Chris Lattner | c9addb7 | 2007-03-30 23:15:24 +0000 | [diff] [blame] | 9035 | return true; |
| 9036 | } |
| 9037 | |
| 9038 | |
Evan Cheng | 2bd122c | 2007-10-26 01:56:11 +0000 | [diff] [blame] | 9039 | bool X86TargetLowering::isTruncateFree(const Type *Ty1, const Type *Ty2) const { |
Duncan Sands | b0bc6c3 | 2010-02-15 16:12:20 +0000 | [diff] [blame] | 9040 | if (!Ty1->isIntegerTy() || !Ty2->isIntegerTy()) |
Evan Cheng | 2bd122c | 2007-10-26 01:56:11 +0000 | [diff] [blame] | 9041 | return false; |
Evan Cheng | e127a73 | 2007-10-29 07:57:50 +0000 | [diff] [blame] | 9042 | unsigned NumBits1 = Ty1->getPrimitiveSizeInBits(); |
| 9043 | unsigned NumBits2 = Ty2->getPrimitiveSizeInBits(); |
Evan Cheng | 260e07e | 2008-03-20 02:18:41 +0000 | [diff] [blame] | 9044 | if (NumBits1 <= NumBits2) |
Evan Cheng | e127a73 | 2007-10-29 07:57:50 +0000 | [diff] [blame] | 9045 | return false; |
Dan Gohman | 377fbc0 | 2010-02-25 03:04:36 +0000 | [diff] [blame] | 9046 | return true; |
Evan Cheng | 2bd122c | 2007-10-26 01:56:11 +0000 | [diff] [blame] | 9047 | } |
| 9048 | |
Owen Anderson | e50ed30 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 9049 | bool X86TargetLowering::isTruncateFree(EVT VT1, EVT VT2) const { |
Duncan Sands | 83ec4b6 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 9050 | if (!VT1.isInteger() || !VT2.isInteger()) |
Evan Cheng | 3c3ddb3 | 2007-10-29 19:58:20 +0000 | [diff] [blame] | 9051 | return false; |
Duncan Sands | 83ec4b6 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 9052 | unsigned NumBits1 = VT1.getSizeInBits(); |
| 9053 | unsigned NumBits2 = VT2.getSizeInBits(); |
Evan Cheng | 260e07e | 2008-03-20 02:18:41 +0000 | [diff] [blame] | 9054 | if (NumBits1 <= NumBits2) |
Evan Cheng | 3c3ddb3 | 2007-10-29 19:58:20 +0000 | [diff] [blame] | 9055 | return false; |
Dan Gohman | 377fbc0 | 2010-02-25 03:04:36 +0000 | [diff] [blame] | 9056 | return true; |
Evan Cheng | 3c3ddb3 | 2007-10-29 19:58:20 +0000 | [diff] [blame] | 9057 | } |
Evan Cheng | 2bd122c | 2007-10-26 01:56:11 +0000 | [diff] [blame] | 9058 | |
Dan Gohman | 97121ba | 2009-04-08 00:15:30 +0000 | [diff] [blame] | 9059 | bool X86TargetLowering::isZExtFree(const Type *Ty1, const Type *Ty2) const { |
Dan Gohman | 349ba49 | 2009-04-09 02:06:09 +0000 | [diff] [blame] | 9060 | // x86-64 implicitly zero-extends 32-bit results in 64-bit registers. |
Duncan Sands | b0bc6c3 | 2010-02-15 16:12:20 +0000 | [diff] [blame] | 9061 | return Ty1->isIntegerTy(32) && Ty2->isIntegerTy(64) && Subtarget->is64Bit(); |
Dan Gohman | 97121ba | 2009-04-08 00:15:30 +0000 | [diff] [blame] | 9062 | } |
| 9063 | |
Owen Anderson | e50ed30 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 9064 | bool X86TargetLowering::isZExtFree(EVT VT1, EVT VT2) const { |
Dan Gohman | 349ba49 | 2009-04-09 02:06:09 +0000 | [diff] [blame] | 9065 | // x86-64 implicitly zero-extends 32-bit results in 64-bit registers. |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 9066 | return VT1 == MVT::i32 && VT2 == MVT::i64 && Subtarget->is64Bit(); |
Dan Gohman | 97121ba | 2009-04-08 00:15:30 +0000 | [diff] [blame] | 9067 | } |
| 9068 | |
Owen Anderson | e50ed30 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 9069 | bool X86TargetLowering::isNarrowingProfitable(EVT VT1, EVT VT2) const { |
Evan Cheng | 8b944d3 | 2009-05-28 00:35:15 +0000 | [diff] [blame] | 9070 | // i16 instructions are longer (0x66 prefix) and potentially slower. |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 9071 | return !(VT1 == MVT::i32 && VT2 == MVT::i16); |
Evan Cheng | 8b944d3 | 2009-05-28 00:35:15 +0000 | [diff] [blame] | 9072 | } |
| 9073 | |
Evan Cheng | 60c07e1 | 2006-07-05 22:17:51 +0000 | [diff] [blame] | 9074 | /// isShuffleMaskLegal - Targets can use this to indicate that they only |
| 9075 | /// support *some* VECTOR_SHUFFLE operations, those with specific masks. |
| 9076 | /// By default, if a target supports the VECTOR_SHUFFLE node, all mask values |
| 9077 | /// are assumed to be legal. |
| 9078 | bool |
Eric Christopher | fd17929 | 2009-08-27 18:07:15 +0000 | [diff] [blame] | 9079 | X86TargetLowering::isShuffleMaskLegal(const SmallVectorImpl<int> &M, |
Owen Anderson | e50ed30 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 9080 | EVT VT) const { |
Eric Christopher | cff6f85 | 2010-04-15 01:40:20 +0000 | [diff] [blame] | 9081 | // Very little shuffling can be done for 64-bit vectors right now. |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 9082 | if (VT.getSizeInBits() == 64) |
Eric Christopher | cff6f85 | 2010-04-15 01:40:20 +0000 | [diff] [blame] | 9083 | return isPALIGNRMask(M, VT, Subtarget->hasSSSE3()); |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 9084 | |
Nate Begeman | a09008b | 2009-10-19 02:17:23 +0000 | [diff] [blame] | 9085 | // FIXME: pshufb, blends, shifts. |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 9086 | return (VT.getVectorNumElements() == 2 || |
| 9087 | ShuffleVectorSDNode::isSplatMask(&M[0], VT) || |
| 9088 | isMOVLMask(M, VT) || |
| 9089 | isSHUFPMask(M, VT) || |
| 9090 | isPSHUFDMask(M, VT) || |
| 9091 | isPSHUFHWMask(M, VT) || |
| 9092 | isPSHUFLWMask(M, VT) || |
Nate Begeman | a09008b | 2009-10-19 02:17:23 +0000 | [diff] [blame] | 9093 | isPALIGNRMask(M, VT, Subtarget->hasSSSE3()) || |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 9094 | isUNPCKLMask(M, VT) || |
| 9095 | isUNPCKHMask(M, VT) || |
| 9096 | isUNPCKL_v_undef_Mask(M, VT) || |
| 9097 | isUNPCKH_v_undef_Mask(M, VT)); |
Evan Cheng | 60c07e1 | 2006-07-05 22:17:51 +0000 | [diff] [blame] | 9098 | } |
| 9099 | |
Dan Gohman | 7d8143f | 2008-04-09 20:09:42 +0000 | [diff] [blame] | 9100 | bool |
Nate Begeman | 5a5ca15 | 2009-04-29 05:20:52 +0000 | [diff] [blame] | 9101 | X86TargetLowering::isVectorClearMaskLegal(const SmallVectorImpl<int> &Mask, |
Owen Anderson | e50ed30 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 9102 | EVT VT) const { |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 9103 | unsigned NumElts = VT.getVectorNumElements(); |
| 9104 | // FIXME: This collection of masks seems suspect. |
| 9105 | if (NumElts == 2) |
| 9106 | return true; |
| 9107 | if (NumElts == 4 && VT.getSizeInBits() == 128) { |
| 9108 | return (isMOVLMask(Mask, VT) || |
| 9109 | isCommutedMOVLMask(Mask, VT, true) || |
| 9110 | isSHUFPMask(Mask, VT) || |
| 9111 | isCommutedSHUFPMask(Mask, VT)); |
Evan Cheng | 60c07e1 | 2006-07-05 22:17:51 +0000 | [diff] [blame] | 9112 | } |
| 9113 | return false; |
| 9114 | } |
| 9115 | |
| 9116 | //===----------------------------------------------------------------------===// |
| 9117 | // X86 Scheduler Hooks |
| 9118 | //===----------------------------------------------------------------------===// |
| 9119 | |
Mon P Wang | 63307c3 | 2008-05-05 19:05:59 +0000 | [diff] [blame] | 9120 | // private utility function |
| 9121 | MachineBasicBlock * |
| 9122 | X86TargetLowering::EmitAtomicBitwiseWithCustomInserter(MachineInstr *bInstr, |
| 9123 | MachineBasicBlock *MBB, |
| 9124 | unsigned regOpc, |
Andrew Lenharth | 507a58a | 2008-06-14 05:48:15 +0000 | [diff] [blame] | 9125 | unsigned immOpc, |
Dale Johannesen | 140be2d | 2008-08-19 18:47:28 +0000 | [diff] [blame] | 9126 | unsigned LoadOpc, |
| 9127 | unsigned CXchgOpc, |
Dale Johannesen | 140be2d | 2008-08-19 18:47:28 +0000 | [diff] [blame] | 9128 | unsigned notOpc, |
| 9129 | unsigned EAXreg, |
| 9130 | TargetRegisterClass *RC, |
Dan Gohman | 1fdbc1d | 2009-02-07 16:15:20 +0000 | [diff] [blame] | 9131 | bool invSrc) const { |
Mon P Wang | 63307c3 | 2008-05-05 19:05:59 +0000 | [diff] [blame] | 9132 | // For the atomic bitwise operator, we generate |
| 9133 | // thisMBB: |
| 9134 | // newMBB: |
Mon P Wang | ab3e747 | 2008-05-05 22:56:23 +0000 | [diff] [blame] | 9135 | // ld t1 = [bitinstr.addr] |
| 9136 | // op t2 = t1, [bitinstr.val] |
| 9137 | // mov EAX = t1 |
Mon P Wang | 63307c3 | 2008-05-05 19:05:59 +0000 | [diff] [blame] | 9138 | // lcs dest = [bitinstr.addr], t2 [EAX is implicit] |
| 9139 | // bz newMBB |
| 9140 | // fallthrough -->nextMBB |
| 9141 | const TargetInstrInfo *TII = getTargetMachine().getInstrInfo(); |
| 9142 | const BasicBlock *LLVM_BB = MBB->getBasicBlock(); |
Dan Gohman | 8e5f2c6 | 2008-07-07 23:14:23 +0000 | [diff] [blame] | 9143 | MachineFunction::iterator MBBIter = MBB; |
Mon P Wang | 63307c3 | 2008-05-05 19:05:59 +0000 | [diff] [blame] | 9144 | ++MBBIter; |
Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 9145 | |
Mon P Wang | 63307c3 | 2008-05-05 19:05:59 +0000 | [diff] [blame] | 9146 | /// First build the CFG |
| 9147 | MachineFunction *F = MBB->getParent(); |
| 9148 | MachineBasicBlock *thisMBB = MBB; |
Dan Gohman | 8e5f2c6 | 2008-07-07 23:14:23 +0000 | [diff] [blame] | 9149 | MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB); |
| 9150 | MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB); |
| 9151 | F->insert(MBBIter, newMBB); |
| 9152 | F->insert(MBBIter, nextMBB); |
Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 9153 | |
Dan Gohman | 14152b4 | 2010-07-06 20:24:04 +0000 | [diff] [blame] | 9154 | // Transfer the remainder of thisMBB and its successor edges to nextMBB. |
| 9155 | nextMBB->splice(nextMBB->begin(), thisMBB, |
| 9156 | llvm::next(MachineBasicBlock::iterator(bInstr)), |
| 9157 | thisMBB->end()); |
| 9158 | nextMBB->transferSuccessorsAndUpdatePHIs(thisMBB); |
Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 9159 | |
Mon P Wang | 63307c3 | 2008-05-05 19:05:59 +0000 | [diff] [blame] | 9160 | // Update thisMBB to fall through to newMBB |
| 9161 | thisMBB->addSuccessor(newMBB); |
Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 9162 | |
Mon P Wang | 63307c3 | 2008-05-05 19:05:59 +0000 | [diff] [blame] | 9163 | // newMBB jumps to itself and fall through to nextMBB |
| 9164 | newMBB->addSuccessor(nextMBB); |
| 9165 | newMBB->addSuccessor(newMBB); |
Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 9166 | |
Mon P Wang | 63307c3 | 2008-05-05 19:05:59 +0000 | [diff] [blame] | 9167 | // Insert instructions into newMBB based on incoming instruction |
Chris Lattner | ac0ed5d | 2010-07-08 22:41:28 +0000 | [diff] [blame] | 9168 | assert(bInstr->getNumOperands() < X86::AddrNumOperands + 4 && |
Bill Wendling | 51b16f4 | 2009-05-30 01:09:53 +0000 | [diff] [blame] | 9169 | "unexpected number of operands"); |
Dale Johannesen | e4d209d | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 9170 | DebugLoc dl = bInstr->getDebugLoc(); |
Mon P Wang | 63307c3 | 2008-05-05 19:05:59 +0000 | [diff] [blame] | 9171 | MachineOperand& destOper = bInstr->getOperand(0); |
Chris Lattner | ac0ed5d | 2010-07-08 22:41:28 +0000 | [diff] [blame] | 9172 | MachineOperand* argOpers[2 + X86::AddrNumOperands]; |
Mon P Wang | 63307c3 | 2008-05-05 19:05:59 +0000 | [diff] [blame] | 9173 | int numArgs = bInstr->getNumOperands() - 1; |
| 9174 | for (int i=0; i < numArgs; ++i) |
| 9175 | argOpers[i] = &bInstr->getOperand(i+1); |
| 9176 | |
| 9177 | // x86 address has 4 operands: base, index, scale, and displacement |
Chris Lattner | ac0ed5d | 2010-07-08 22:41:28 +0000 | [diff] [blame] | 9178 | int lastAddrIndx = X86::AddrNumOperands - 1; // [0,3] |
Rafael Espindola | a82dfca | 2009-03-27 15:26:30 +0000 | [diff] [blame] | 9179 | int valArgIndx = lastAddrIndx + 1; |
Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 9180 | |
Dale Johannesen | 140be2d | 2008-08-19 18:47:28 +0000 | [diff] [blame] | 9181 | unsigned t1 = F->getRegInfo().createVirtualRegister(RC); |
Dale Johannesen | e4d209d | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 9182 | MachineInstrBuilder MIB = BuildMI(newMBB, dl, TII->get(LoadOpc), t1); |
Mon P Wang | 63307c3 | 2008-05-05 19:05:59 +0000 | [diff] [blame] | 9183 | for (int i=0; i <= lastAddrIndx; ++i) |
| 9184 | (*MIB).addOperand(*argOpers[i]); |
Andrew Lenharth | 507a58a | 2008-06-14 05:48:15 +0000 | [diff] [blame] | 9185 | |
Dale Johannesen | 140be2d | 2008-08-19 18:47:28 +0000 | [diff] [blame] | 9186 | unsigned tt = F->getRegInfo().createVirtualRegister(RC); |
Andrew Lenharth | 507a58a | 2008-06-14 05:48:15 +0000 | [diff] [blame] | 9187 | if (invSrc) { |
Dale Johannesen | e4d209d | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 9188 | MIB = BuildMI(newMBB, dl, TII->get(notOpc), tt).addReg(t1); |
Andrew Lenharth | 507a58a | 2008-06-14 05:48:15 +0000 | [diff] [blame] | 9189 | } |
Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 9190 | else |
Andrew Lenharth | 507a58a | 2008-06-14 05:48:15 +0000 | [diff] [blame] | 9191 | tt = t1; |
| 9192 | |
Dale Johannesen | 140be2d | 2008-08-19 18:47:28 +0000 | [diff] [blame] | 9193 | unsigned t2 = F->getRegInfo().createVirtualRegister(RC); |
Dan Gohman | d735b80 | 2008-10-03 15:45:36 +0000 | [diff] [blame] | 9194 | assert((argOpers[valArgIndx]->isReg() || |
| 9195 | argOpers[valArgIndx]->isImm()) && |
Dan Gohman | 014278e | 2008-09-13 17:58:21 +0000 | [diff] [blame] | 9196 | "invalid operand"); |
Dan Gohman | d735b80 | 2008-10-03 15:45:36 +0000 | [diff] [blame] | 9197 | if (argOpers[valArgIndx]->isReg()) |
Dale Johannesen | e4d209d | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 9198 | MIB = BuildMI(newMBB, dl, TII->get(regOpc), t2); |
Mon P Wang | 63307c3 | 2008-05-05 19:05:59 +0000 | [diff] [blame] | 9199 | else |
Dale Johannesen | e4d209d | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 9200 | MIB = BuildMI(newMBB, dl, TII->get(immOpc), t2); |
Andrew Lenharth | 507a58a | 2008-06-14 05:48:15 +0000 | [diff] [blame] | 9201 | MIB.addReg(tt); |
Mon P Wang | 63307c3 | 2008-05-05 19:05:59 +0000 | [diff] [blame] | 9202 | (*MIB).addOperand(*argOpers[valArgIndx]); |
Andrew Lenharth | 507a58a | 2008-06-14 05:48:15 +0000 | [diff] [blame] | 9203 | |
Jakob Stoklund Olesen | b5378ea | 2010-07-14 23:50:27 +0000 | [diff] [blame] | 9204 | MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), EAXreg); |
Mon P Wang | ab3e747 | 2008-05-05 22:56:23 +0000 | [diff] [blame] | 9205 | MIB.addReg(t1); |
Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 9206 | |
Dale Johannesen | e4d209d | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 9207 | MIB = BuildMI(newMBB, dl, TII->get(CXchgOpc)); |
Mon P Wang | 63307c3 | 2008-05-05 19:05:59 +0000 | [diff] [blame] | 9208 | for (int i=0; i <= lastAddrIndx; ++i) |
| 9209 | (*MIB).addOperand(*argOpers[i]); |
| 9210 | MIB.addReg(t2); |
Mon P Wang | f595266 | 2008-07-17 04:54:06 +0000 | [diff] [blame] | 9211 | assert(bInstr->hasOneMemOperand() && "Unexpected number of memoperand"); |
Dan Gohman | c76909a | 2009-09-25 20:36:54 +0000 | [diff] [blame] | 9212 | (*MIB).setMemRefs(bInstr->memoperands_begin(), |
| 9213 | bInstr->memoperands_end()); |
Mon P Wang | f595266 | 2008-07-17 04:54:06 +0000 | [diff] [blame] | 9214 | |
Jakob Stoklund Olesen | b5378ea | 2010-07-14 23:50:27 +0000 | [diff] [blame] | 9215 | MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), destOper.getReg()); |
Dale Johannesen | 140be2d | 2008-08-19 18:47:28 +0000 | [diff] [blame] | 9216 | MIB.addReg(EAXreg); |
Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 9217 | |
Mon P Wang | 63307c3 | 2008-05-05 19:05:59 +0000 | [diff] [blame] | 9218 | // insert branch |
Chris Lattner | bd13fb6 | 2010-02-11 19:25:55 +0000 | [diff] [blame] | 9219 | BuildMI(newMBB, dl, TII->get(X86::JNE_4)).addMBB(newMBB); |
Mon P Wang | 63307c3 | 2008-05-05 19:05:59 +0000 | [diff] [blame] | 9220 | |
Dan Gohman | 14152b4 | 2010-07-06 20:24:04 +0000 | [diff] [blame] | 9221 | bInstr->eraseFromParent(); // The pseudo instruction is gone now. |
Mon P Wang | 63307c3 | 2008-05-05 19:05:59 +0000 | [diff] [blame] | 9222 | return nextMBB; |
| 9223 | } |
| 9224 | |
Dale Johannesen | 1b54c7f | 2008-10-03 19:41:08 +0000 | [diff] [blame] | 9225 | // private utility function: 64 bit atomics on 32 bit host. |
Mon P Wang | 63307c3 | 2008-05-05 19:05:59 +0000 | [diff] [blame] | 9226 | MachineBasicBlock * |
Dale Johannesen | 48c1bc2 | 2008-10-02 18:53:47 +0000 | [diff] [blame] | 9227 | X86TargetLowering::EmitAtomicBit6432WithCustomInserter(MachineInstr *bInstr, |
| 9228 | MachineBasicBlock *MBB, |
| 9229 | unsigned regOpcL, |
| 9230 | unsigned regOpcH, |
| 9231 | unsigned immOpcL, |
| 9232 | unsigned immOpcH, |
Dan Gohman | 1fdbc1d | 2009-02-07 16:15:20 +0000 | [diff] [blame] | 9233 | bool invSrc) const { |
Dale Johannesen | 48c1bc2 | 2008-10-02 18:53:47 +0000 | [diff] [blame] | 9234 | // For the atomic bitwise operator, we generate |
| 9235 | // thisMBB (instructions are in pairs, except cmpxchg8b) |
| 9236 | // ld t1,t2 = [bitinstr.addr] |
| 9237 | // newMBB: |
| 9238 | // out1, out2 = phi (thisMBB, t1/t2) (newMBB, t3/t4) |
| 9239 | // op t5, t6 <- out1, out2, [bitinstr.val] |
Dale Johannesen | 880ae36 | 2008-10-03 22:25:52 +0000 | [diff] [blame] | 9240 | // (for SWAP, substitute: mov t5, t6 <- [bitinstr.val]) |
Dale Johannesen | 48c1bc2 | 2008-10-02 18:53:47 +0000 | [diff] [blame] | 9241 | // mov ECX, EBX <- t5, t6 |
| 9242 | // mov EAX, EDX <- t1, t2 |
| 9243 | // cmpxchg8b [bitinstr.addr] [EAX, EDX, EBX, ECX implicit] |
| 9244 | // mov t3, t4 <- EAX, EDX |
| 9245 | // bz newMBB |
| 9246 | // result in out1, out2 |
| 9247 | // fallthrough -->nextMBB |
| 9248 | |
| 9249 | const TargetRegisterClass *RC = X86::GR32RegisterClass; |
| 9250 | const unsigned LoadOpc = X86::MOV32rm; |
Dale Johannesen | 48c1bc2 | 2008-10-02 18:53:47 +0000 | [diff] [blame] | 9251 | const unsigned NotOpc = X86::NOT32r; |
| 9252 | const TargetInstrInfo *TII = getTargetMachine().getInstrInfo(); |
| 9253 | const BasicBlock *LLVM_BB = MBB->getBasicBlock(); |
| 9254 | MachineFunction::iterator MBBIter = MBB; |
| 9255 | ++MBBIter; |
Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 9256 | |
Dale Johannesen | 48c1bc2 | 2008-10-02 18:53:47 +0000 | [diff] [blame] | 9257 | /// First build the CFG |
| 9258 | MachineFunction *F = MBB->getParent(); |
| 9259 | MachineBasicBlock *thisMBB = MBB; |
| 9260 | MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB); |
| 9261 | MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB); |
| 9262 | F->insert(MBBIter, newMBB); |
| 9263 | F->insert(MBBIter, nextMBB); |
Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 9264 | |
Dan Gohman | 14152b4 | 2010-07-06 20:24:04 +0000 | [diff] [blame] | 9265 | // Transfer the remainder of thisMBB and its successor edges to nextMBB. |
| 9266 | nextMBB->splice(nextMBB->begin(), thisMBB, |
| 9267 | llvm::next(MachineBasicBlock::iterator(bInstr)), |
| 9268 | thisMBB->end()); |
| 9269 | nextMBB->transferSuccessorsAndUpdatePHIs(thisMBB); |
Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 9270 | |
Dale Johannesen | 48c1bc2 | 2008-10-02 18:53:47 +0000 | [diff] [blame] | 9271 | // Update thisMBB to fall through to newMBB |
| 9272 | thisMBB->addSuccessor(newMBB); |
Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 9273 | |
Dale Johannesen | 48c1bc2 | 2008-10-02 18:53:47 +0000 | [diff] [blame] | 9274 | // newMBB jumps to itself and fall through to nextMBB |
| 9275 | newMBB->addSuccessor(nextMBB); |
| 9276 | newMBB->addSuccessor(newMBB); |
Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 9277 | |
Dale Johannesen | e4d209d | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 9278 | DebugLoc dl = bInstr->getDebugLoc(); |
Dale Johannesen | 48c1bc2 | 2008-10-02 18:53:47 +0000 | [diff] [blame] | 9279 | // Insert instructions into newMBB based on incoming instruction |
| 9280 | // There are 8 "real" operands plus 9 implicit def/uses, ignored here. |
Chris Lattner | ac0ed5d | 2010-07-08 22:41:28 +0000 | [diff] [blame] | 9281 | assert(bInstr->getNumOperands() < X86::AddrNumOperands + 14 && |
Bill Wendling | 51b16f4 | 2009-05-30 01:09:53 +0000 | [diff] [blame] | 9282 | "unexpected number of operands"); |
Dale Johannesen | 48c1bc2 | 2008-10-02 18:53:47 +0000 | [diff] [blame] | 9283 | MachineOperand& dest1Oper = bInstr->getOperand(0); |
| 9284 | MachineOperand& dest2Oper = bInstr->getOperand(1); |
Chris Lattner | ac0ed5d | 2010-07-08 22:41:28 +0000 | [diff] [blame] | 9285 | MachineOperand* argOpers[2 + X86::AddrNumOperands]; |
| 9286 | for (int i=0; i < 2 + X86::AddrNumOperands; ++i) { |
Dale Johannesen | 48c1bc2 | 2008-10-02 18:53:47 +0000 | [diff] [blame] | 9287 | argOpers[i] = &bInstr->getOperand(i+2); |
| 9288 | |
Dan Gohman | 71ea4e5 | 2010-05-14 21:01:44 +0000 | [diff] [blame] | 9289 | // We use some of the operands multiple times, so conservatively just |
| 9290 | // clear any kill flags that might be present. |
| 9291 | if (argOpers[i]->isReg() && argOpers[i]->isUse()) |
| 9292 | argOpers[i]->setIsKill(false); |
| 9293 | } |
| 9294 | |
Evan Cheng | ad5b52f | 2010-01-08 19:14:57 +0000 | [diff] [blame] | 9295 | // x86 address has 5 operands: base, index, scale, displacement, and segment. |
Chris Lattner | ac0ed5d | 2010-07-08 22:41:28 +0000 | [diff] [blame] | 9296 | int lastAddrIndx = X86::AddrNumOperands - 1; // [0,3] |
Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 9297 | |
Dale Johannesen | 48c1bc2 | 2008-10-02 18:53:47 +0000 | [diff] [blame] | 9298 | unsigned t1 = F->getRegInfo().createVirtualRegister(RC); |
Dale Johannesen | e4d209d | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 9299 | MachineInstrBuilder MIB = BuildMI(thisMBB, dl, TII->get(LoadOpc), t1); |
Dale Johannesen | 48c1bc2 | 2008-10-02 18:53:47 +0000 | [diff] [blame] | 9300 | for (int i=0; i <= lastAddrIndx; ++i) |
| 9301 | (*MIB).addOperand(*argOpers[i]); |
| 9302 | unsigned t2 = F->getRegInfo().createVirtualRegister(RC); |
Dale Johannesen | e4d209d | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 9303 | MIB = BuildMI(thisMBB, dl, TII->get(LoadOpc), t2); |
Dale Johannesen | 880ae36 | 2008-10-03 22:25:52 +0000 | [diff] [blame] | 9304 | // add 4 to displacement. |
Rafael Espindola | 094fad3 | 2009-04-08 21:14:34 +0000 | [diff] [blame] | 9305 | for (int i=0; i <= lastAddrIndx-2; ++i) |
Dale Johannesen | 48c1bc2 | 2008-10-02 18:53:47 +0000 | [diff] [blame] | 9306 | (*MIB).addOperand(*argOpers[i]); |
Dale Johannesen | 880ae36 | 2008-10-03 22:25:52 +0000 | [diff] [blame] | 9307 | MachineOperand newOp3 = *(argOpers[3]); |
| 9308 | if (newOp3.isImm()) |
| 9309 | newOp3.setImm(newOp3.getImm()+4); |
| 9310 | else |
| 9311 | newOp3.setOffset(newOp3.getOffset()+4); |
Dale Johannesen | 48c1bc2 | 2008-10-02 18:53:47 +0000 | [diff] [blame] | 9312 | (*MIB).addOperand(newOp3); |
Rafael Espindola | 094fad3 | 2009-04-08 21:14:34 +0000 | [diff] [blame] | 9313 | (*MIB).addOperand(*argOpers[lastAddrIndx]); |
Dale Johannesen | 48c1bc2 | 2008-10-02 18:53:47 +0000 | [diff] [blame] | 9314 | |
| 9315 | // t3/4 are defined later, at the bottom of the loop |
| 9316 | unsigned t3 = F->getRegInfo().createVirtualRegister(RC); |
| 9317 | unsigned t4 = F->getRegInfo().createVirtualRegister(RC); |
Dale Johannesen | e4d209d | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 9318 | BuildMI(newMBB, dl, TII->get(X86::PHI), dest1Oper.getReg()) |
Dale Johannesen | 48c1bc2 | 2008-10-02 18:53:47 +0000 | [diff] [blame] | 9319 | .addReg(t1).addMBB(thisMBB).addReg(t3).addMBB(newMBB); |
Dale Johannesen | e4d209d | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 9320 | BuildMI(newMBB, dl, TII->get(X86::PHI), dest2Oper.getReg()) |
Dale Johannesen | 48c1bc2 | 2008-10-02 18:53:47 +0000 | [diff] [blame] | 9321 | .addReg(t2).addMBB(thisMBB).addReg(t4).addMBB(newMBB); |
| 9322 | |
Evan Cheng | 306b4ca | 2010-01-08 23:41:50 +0000 | [diff] [blame] | 9323 | // The subsequent operations should be using the destination registers of |
| 9324 | //the PHI instructions. |
Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 9325 | if (invSrc) { |
Evan Cheng | 306b4ca | 2010-01-08 23:41:50 +0000 | [diff] [blame] | 9326 | t1 = F->getRegInfo().createVirtualRegister(RC); |
| 9327 | t2 = F->getRegInfo().createVirtualRegister(RC); |
| 9328 | MIB = BuildMI(newMBB, dl, TII->get(NotOpc), t1).addReg(dest1Oper.getReg()); |
| 9329 | MIB = BuildMI(newMBB, dl, TII->get(NotOpc), t2).addReg(dest2Oper.getReg()); |
Dale Johannesen | 48c1bc2 | 2008-10-02 18:53:47 +0000 | [diff] [blame] | 9330 | } else { |
Evan Cheng | 306b4ca | 2010-01-08 23:41:50 +0000 | [diff] [blame] | 9331 | t1 = dest1Oper.getReg(); |
| 9332 | t2 = dest2Oper.getReg(); |
Dale Johannesen | 48c1bc2 | 2008-10-02 18:53:47 +0000 | [diff] [blame] | 9333 | } |
| 9334 | |
Rafael Espindola | a82dfca | 2009-03-27 15:26:30 +0000 | [diff] [blame] | 9335 | int valArgIndx = lastAddrIndx + 1; |
| 9336 | assert((argOpers[valArgIndx]->isReg() || |
Bill Wendling | 51b16f4 | 2009-05-30 01:09:53 +0000 | [diff] [blame] | 9337 | argOpers[valArgIndx]->isImm()) && |
Dale Johannesen | 48c1bc2 | 2008-10-02 18:53:47 +0000 | [diff] [blame] | 9338 | "invalid operand"); |
| 9339 | unsigned t5 = F->getRegInfo().createVirtualRegister(RC); |
| 9340 | unsigned t6 = F->getRegInfo().createVirtualRegister(RC); |
Rafael Espindola | a82dfca | 2009-03-27 15:26:30 +0000 | [diff] [blame] | 9341 | if (argOpers[valArgIndx]->isReg()) |
Dale Johannesen | e4d209d | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 9342 | MIB = BuildMI(newMBB, dl, TII->get(regOpcL), t5); |
Dale Johannesen | 48c1bc2 | 2008-10-02 18:53:47 +0000 | [diff] [blame] | 9343 | else |
Dale Johannesen | e4d209d | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 9344 | MIB = BuildMI(newMBB, dl, TII->get(immOpcL), t5); |
Dale Johannesen | 880ae36 | 2008-10-03 22:25:52 +0000 | [diff] [blame] | 9345 | if (regOpcL != X86::MOV32rr) |
Evan Cheng | 306b4ca | 2010-01-08 23:41:50 +0000 | [diff] [blame] | 9346 | MIB.addReg(t1); |
Rafael Espindola | a82dfca | 2009-03-27 15:26:30 +0000 | [diff] [blame] | 9347 | (*MIB).addOperand(*argOpers[valArgIndx]); |
| 9348 | assert(argOpers[valArgIndx + 1]->isReg() == |
Bill Wendling | 51b16f4 | 2009-05-30 01:09:53 +0000 | [diff] [blame] | 9349 | argOpers[valArgIndx]->isReg()); |
Rafael Espindola | a82dfca | 2009-03-27 15:26:30 +0000 | [diff] [blame] | 9350 | assert(argOpers[valArgIndx + 1]->isImm() == |
Bill Wendling | 51b16f4 | 2009-05-30 01:09:53 +0000 | [diff] [blame] | 9351 | argOpers[valArgIndx]->isImm()); |
Rafael Espindola | a82dfca | 2009-03-27 15:26:30 +0000 | [diff] [blame] | 9352 | if (argOpers[valArgIndx + 1]->isReg()) |
Dale Johannesen | e4d209d | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 9353 | MIB = BuildMI(newMBB, dl, TII->get(regOpcH), t6); |
Dale Johannesen | 48c1bc2 | 2008-10-02 18:53:47 +0000 | [diff] [blame] | 9354 | else |
Dale Johannesen | e4d209d | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 9355 | MIB = BuildMI(newMBB, dl, TII->get(immOpcH), t6); |
Dale Johannesen | 880ae36 | 2008-10-03 22:25:52 +0000 | [diff] [blame] | 9356 | if (regOpcH != X86::MOV32rr) |
Evan Cheng | 306b4ca | 2010-01-08 23:41:50 +0000 | [diff] [blame] | 9357 | MIB.addReg(t2); |
Rafael Espindola | a82dfca | 2009-03-27 15:26:30 +0000 | [diff] [blame] | 9358 | (*MIB).addOperand(*argOpers[valArgIndx + 1]); |
Dale Johannesen | 48c1bc2 | 2008-10-02 18:53:47 +0000 | [diff] [blame] | 9359 | |
Jakob Stoklund Olesen | b5378ea | 2010-07-14 23:50:27 +0000 | [diff] [blame] | 9360 | MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::EAX); |
Dale Johannesen | 48c1bc2 | 2008-10-02 18:53:47 +0000 | [diff] [blame] | 9361 | MIB.addReg(t1); |
Jakob Stoklund Olesen | b5378ea | 2010-07-14 23:50:27 +0000 | [diff] [blame] | 9362 | MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::EDX); |
Dale Johannesen | 48c1bc2 | 2008-10-02 18:53:47 +0000 | [diff] [blame] | 9363 | MIB.addReg(t2); |
| 9364 | |
Jakob Stoklund Olesen | b5378ea | 2010-07-14 23:50:27 +0000 | [diff] [blame] | 9365 | MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::EBX); |
Dale Johannesen | 48c1bc2 | 2008-10-02 18:53:47 +0000 | [diff] [blame] | 9366 | MIB.addReg(t5); |
Jakob Stoklund Olesen | b5378ea | 2010-07-14 23:50:27 +0000 | [diff] [blame] | 9367 | MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::ECX); |
Dale Johannesen | 48c1bc2 | 2008-10-02 18:53:47 +0000 | [diff] [blame] | 9368 | MIB.addReg(t6); |
Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 9369 | |
Dale Johannesen | e4d209d | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 9370 | MIB = BuildMI(newMBB, dl, TII->get(X86::LCMPXCHG8B)); |
Dale Johannesen | 48c1bc2 | 2008-10-02 18:53:47 +0000 | [diff] [blame] | 9371 | for (int i=0; i <= lastAddrIndx; ++i) |
| 9372 | (*MIB).addOperand(*argOpers[i]); |
| 9373 | |
| 9374 | assert(bInstr->hasOneMemOperand() && "Unexpected number of memoperand"); |
Dan Gohman | c76909a | 2009-09-25 20:36:54 +0000 | [diff] [blame] | 9375 | (*MIB).setMemRefs(bInstr->memoperands_begin(), |
| 9376 | bInstr->memoperands_end()); |
Dale Johannesen | 48c1bc2 | 2008-10-02 18:53:47 +0000 | [diff] [blame] | 9377 | |
Jakob Stoklund Olesen | b5378ea | 2010-07-14 23:50:27 +0000 | [diff] [blame] | 9378 | MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), t3); |
Dale Johannesen | 48c1bc2 | 2008-10-02 18:53:47 +0000 | [diff] [blame] | 9379 | MIB.addReg(X86::EAX); |
Jakob Stoklund Olesen | b5378ea | 2010-07-14 23:50:27 +0000 | [diff] [blame] | 9380 | MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), t4); |
Dale Johannesen | 48c1bc2 | 2008-10-02 18:53:47 +0000 | [diff] [blame] | 9381 | MIB.addReg(X86::EDX); |
Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 9382 | |
Dale Johannesen | 48c1bc2 | 2008-10-02 18:53:47 +0000 | [diff] [blame] | 9383 | // insert branch |
Chris Lattner | bd13fb6 | 2010-02-11 19:25:55 +0000 | [diff] [blame] | 9384 | BuildMI(newMBB, dl, TII->get(X86::JNE_4)).addMBB(newMBB); |
Dale Johannesen | 48c1bc2 | 2008-10-02 18:53:47 +0000 | [diff] [blame] | 9385 | |
Dan Gohman | 14152b4 | 2010-07-06 20:24:04 +0000 | [diff] [blame] | 9386 | bInstr->eraseFromParent(); // The pseudo instruction is gone now. |
Dale Johannesen | 48c1bc2 | 2008-10-02 18:53:47 +0000 | [diff] [blame] | 9387 | return nextMBB; |
| 9388 | } |
| 9389 | |
| 9390 | // private utility function |
| 9391 | MachineBasicBlock * |
Mon P Wang | 63307c3 | 2008-05-05 19:05:59 +0000 | [diff] [blame] | 9392 | X86TargetLowering::EmitAtomicMinMaxWithCustomInserter(MachineInstr *mInstr, |
| 9393 | MachineBasicBlock *MBB, |
Dan Gohman | 1fdbc1d | 2009-02-07 16:15:20 +0000 | [diff] [blame] | 9394 | unsigned cmovOpc) const { |
Mon P Wang | 63307c3 | 2008-05-05 19:05:59 +0000 | [diff] [blame] | 9395 | // For the atomic min/max operator, we generate |
| 9396 | // thisMBB: |
| 9397 | // newMBB: |
Mon P Wang | ab3e747 | 2008-05-05 22:56:23 +0000 | [diff] [blame] | 9398 | // ld t1 = [min/max.addr] |
Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 9399 | // mov t2 = [min/max.val] |
Mon P Wang | 63307c3 | 2008-05-05 19:05:59 +0000 | [diff] [blame] | 9400 | // cmp t1, t2 |
| 9401 | // cmov[cond] t2 = t1 |
Mon P Wang | ab3e747 | 2008-05-05 22:56:23 +0000 | [diff] [blame] | 9402 | // mov EAX = t1 |
Mon P Wang | 63307c3 | 2008-05-05 19:05:59 +0000 | [diff] [blame] | 9403 | // lcs dest = [bitinstr.addr], t2 [EAX is implicit] |
| 9404 | // bz newMBB |
| 9405 | // fallthrough -->nextMBB |
| 9406 | // |
| 9407 | const TargetInstrInfo *TII = getTargetMachine().getInstrInfo(); |
| 9408 | const BasicBlock *LLVM_BB = MBB->getBasicBlock(); |
Dan Gohman | 8e5f2c6 | 2008-07-07 23:14:23 +0000 | [diff] [blame] | 9409 | MachineFunction::iterator MBBIter = MBB; |
Mon P Wang | 63307c3 | 2008-05-05 19:05:59 +0000 | [diff] [blame] | 9410 | ++MBBIter; |
Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 9411 | |
Mon P Wang | 63307c3 | 2008-05-05 19:05:59 +0000 | [diff] [blame] | 9412 | /// First build the CFG |
| 9413 | MachineFunction *F = MBB->getParent(); |
| 9414 | MachineBasicBlock *thisMBB = MBB; |
Dan Gohman | 8e5f2c6 | 2008-07-07 23:14:23 +0000 | [diff] [blame] | 9415 | MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB); |
| 9416 | MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB); |
| 9417 | F->insert(MBBIter, newMBB); |
| 9418 | F->insert(MBBIter, nextMBB); |
Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 9419 | |
Dan Gohman | 14152b4 | 2010-07-06 20:24:04 +0000 | [diff] [blame] | 9420 | // Transfer the remainder of thisMBB and its successor edges to nextMBB. |
| 9421 | nextMBB->splice(nextMBB->begin(), thisMBB, |
| 9422 | llvm::next(MachineBasicBlock::iterator(mInstr)), |
| 9423 | thisMBB->end()); |
| 9424 | nextMBB->transferSuccessorsAndUpdatePHIs(thisMBB); |
Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 9425 | |
Mon P Wang | 63307c3 | 2008-05-05 19:05:59 +0000 | [diff] [blame] | 9426 | // Update thisMBB to fall through to newMBB |
| 9427 | thisMBB->addSuccessor(newMBB); |
Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 9428 | |
Mon P Wang | 63307c3 | 2008-05-05 19:05:59 +0000 | [diff] [blame] | 9429 | // newMBB jumps to newMBB and fall through to nextMBB |
| 9430 | newMBB->addSuccessor(nextMBB); |
| 9431 | newMBB->addSuccessor(newMBB); |
Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 9432 | |
Dale Johannesen | e4d209d | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 9433 | DebugLoc dl = mInstr->getDebugLoc(); |
Mon P Wang | 63307c3 | 2008-05-05 19:05:59 +0000 | [diff] [blame] | 9434 | // Insert instructions into newMBB based on incoming instruction |
Chris Lattner | ac0ed5d | 2010-07-08 22:41:28 +0000 | [diff] [blame] | 9435 | assert(mInstr->getNumOperands() < X86::AddrNumOperands + 4 && |
Bill Wendling | 51b16f4 | 2009-05-30 01:09:53 +0000 | [diff] [blame] | 9436 | "unexpected number of operands"); |
Mon P Wang | 63307c3 | 2008-05-05 19:05:59 +0000 | [diff] [blame] | 9437 | MachineOperand& destOper = mInstr->getOperand(0); |
Chris Lattner | ac0ed5d | 2010-07-08 22:41:28 +0000 | [diff] [blame] | 9438 | MachineOperand* argOpers[2 + X86::AddrNumOperands]; |
Mon P Wang | 63307c3 | 2008-05-05 19:05:59 +0000 | [diff] [blame] | 9439 | int numArgs = mInstr->getNumOperands() - 1; |
| 9440 | for (int i=0; i < numArgs; ++i) |
| 9441 | argOpers[i] = &mInstr->getOperand(i+1); |
Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 9442 | |
Mon P Wang | 63307c3 | 2008-05-05 19:05:59 +0000 | [diff] [blame] | 9443 | // x86 address has 4 operands: base, index, scale, and displacement |
Chris Lattner | ac0ed5d | 2010-07-08 22:41:28 +0000 | [diff] [blame] | 9444 | int lastAddrIndx = X86::AddrNumOperands - 1; // [0,3] |
Rafael Espindola | a82dfca | 2009-03-27 15:26:30 +0000 | [diff] [blame] | 9445 | int valArgIndx = lastAddrIndx + 1; |
Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 9446 | |
Mon P Wang | ab3e747 | 2008-05-05 22:56:23 +0000 | [diff] [blame] | 9447 | unsigned t1 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass); |
Dale Johannesen | e4d209d | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 9448 | MachineInstrBuilder MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rm), t1); |
Mon P Wang | 63307c3 | 2008-05-05 19:05:59 +0000 | [diff] [blame] | 9449 | for (int i=0; i <= lastAddrIndx; ++i) |
| 9450 | (*MIB).addOperand(*argOpers[i]); |
Mon P Wang | ab3e747 | 2008-05-05 22:56:23 +0000 | [diff] [blame] | 9451 | |
Mon P Wang | 63307c3 | 2008-05-05 19:05:59 +0000 | [diff] [blame] | 9452 | // We only support register and immediate values |
Dan Gohman | d735b80 | 2008-10-03 15:45:36 +0000 | [diff] [blame] | 9453 | assert((argOpers[valArgIndx]->isReg() || |
| 9454 | argOpers[valArgIndx]->isImm()) && |
Dan Gohman | 014278e | 2008-09-13 17:58:21 +0000 | [diff] [blame] | 9455 | "invalid operand"); |
Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 9456 | |
| 9457 | unsigned t2 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass); |
Dan Gohman | d735b80 | 2008-10-03 15:45:36 +0000 | [diff] [blame] | 9458 | if (argOpers[valArgIndx]->isReg()) |
Jakob Stoklund Olesen | b5378ea | 2010-07-14 23:50:27 +0000 | [diff] [blame] | 9459 | MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), t2); |
Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 9460 | else |
Dale Johannesen | e4d209d | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 9461 | MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rr), t2); |
Mon P Wang | 63307c3 | 2008-05-05 19:05:59 +0000 | [diff] [blame] | 9462 | (*MIB).addOperand(*argOpers[valArgIndx]); |
| 9463 | |
Jakob Stoklund Olesen | b5378ea | 2010-07-14 23:50:27 +0000 | [diff] [blame] | 9464 | MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::EAX); |
Mon P Wang | ab3e747 | 2008-05-05 22:56:23 +0000 | [diff] [blame] | 9465 | MIB.addReg(t1); |
| 9466 | |
Dale Johannesen | e4d209d | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 9467 | MIB = BuildMI(newMBB, dl, TII->get(X86::CMP32rr)); |
Mon P Wang | 63307c3 | 2008-05-05 19:05:59 +0000 | [diff] [blame] | 9468 | MIB.addReg(t1); |
| 9469 | MIB.addReg(t2); |
| 9470 | |
| 9471 | // Generate movc |
| 9472 | unsigned t3 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass); |
Dale Johannesen | e4d209d | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 9473 | MIB = BuildMI(newMBB, dl, TII->get(cmovOpc),t3); |
Mon P Wang | 63307c3 | 2008-05-05 19:05:59 +0000 | [diff] [blame] | 9474 | MIB.addReg(t2); |
| 9475 | MIB.addReg(t1); |
| 9476 | |
| 9477 | // Cmp and exchange if none has modified the memory location |
Dale Johannesen | e4d209d | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 9478 | MIB = BuildMI(newMBB, dl, TII->get(X86::LCMPXCHG32)); |
Mon P Wang | 63307c3 | 2008-05-05 19:05:59 +0000 | [diff] [blame] | 9479 | for (int i=0; i <= lastAddrIndx; ++i) |
| 9480 | (*MIB).addOperand(*argOpers[i]); |
| 9481 | MIB.addReg(t3); |
Mon P Wang | f595266 | 2008-07-17 04:54:06 +0000 | [diff] [blame] | 9482 | assert(mInstr->hasOneMemOperand() && "Unexpected number of memoperand"); |
Dan Gohman | c76909a | 2009-09-25 20:36:54 +0000 | [diff] [blame] | 9483 | (*MIB).setMemRefs(mInstr->memoperands_begin(), |
| 9484 | mInstr->memoperands_end()); |
Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 9485 | |
Jakob Stoklund Olesen | b5378ea | 2010-07-14 23:50:27 +0000 | [diff] [blame] | 9486 | MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), destOper.getReg()); |
Mon P Wang | 63307c3 | 2008-05-05 19:05:59 +0000 | [diff] [blame] | 9487 | MIB.addReg(X86::EAX); |
Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 9488 | |
Mon P Wang | 63307c3 | 2008-05-05 19:05:59 +0000 | [diff] [blame] | 9489 | // insert branch |
Chris Lattner | bd13fb6 | 2010-02-11 19:25:55 +0000 | [diff] [blame] | 9490 | BuildMI(newMBB, dl, TII->get(X86::JNE_4)).addMBB(newMBB); |
Mon P Wang | 63307c3 | 2008-05-05 19:05:59 +0000 | [diff] [blame] | 9491 | |
Dan Gohman | 14152b4 | 2010-07-06 20:24:04 +0000 | [diff] [blame] | 9492 | mInstr->eraseFromParent(); // The pseudo instruction is gone now. |
Mon P Wang | 63307c3 | 2008-05-05 19:05:59 +0000 | [diff] [blame] | 9493 | return nextMBB; |
| 9494 | } |
| 9495 | |
Eric Christopher | f83a5de | 2009-08-27 18:08:16 +0000 | [diff] [blame] | 9496 | // FIXME: When we get size specific XMM0 registers, i.e. XMM0_V16I8 |
Bruno Cardoso Lopes | 98f9856 | 2010-07-30 19:54:33 +0000 | [diff] [blame] | 9497 | // or XMM0_V32I8 in AVX all of this code can be replaced with that |
| 9498 | // in the .td file. |
Dan Gohman | d6708ea | 2009-08-15 01:38:56 +0000 | [diff] [blame] | 9499 | MachineBasicBlock * |
Eric Christopher | b120ab4 | 2009-08-18 22:50:32 +0000 | [diff] [blame] | 9500 | X86TargetLowering::EmitPCMP(MachineInstr *MI, MachineBasicBlock *BB, |
Daniel Dunbar | a279bc3 | 2009-09-20 02:20:51 +0000 | [diff] [blame] | 9501 | unsigned numArgs, bool memArg) const { |
Bruno Cardoso Lopes | 98f9856 | 2010-07-30 19:54:33 +0000 | [diff] [blame] | 9502 | assert((Subtarget->hasSSE42() || Subtarget->hasAVX()) && |
| 9503 | "Target must have SSE4.2 or AVX features enabled"); |
| 9504 | |
Eric Christopher | b120ab4 | 2009-08-18 22:50:32 +0000 | [diff] [blame] | 9505 | DebugLoc dl = MI->getDebugLoc(); |
| 9506 | const TargetInstrInfo *TII = getTargetMachine().getInstrInfo(); |
Eric Christopher | b120ab4 | 2009-08-18 22:50:32 +0000 | [diff] [blame] | 9507 | unsigned Opc; |
Bruno Cardoso Lopes | 98f9856 | 2010-07-30 19:54:33 +0000 | [diff] [blame] | 9508 | if (!Subtarget->hasAVX()) { |
| 9509 | if (memArg) |
| 9510 | Opc = numArgs == 3 ? X86::PCMPISTRM128rm : X86::PCMPESTRM128rm; |
| 9511 | else |
| 9512 | Opc = numArgs == 3 ? X86::PCMPISTRM128rr : X86::PCMPESTRM128rr; |
| 9513 | } else { |
| 9514 | if (memArg) |
| 9515 | Opc = numArgs == 3 ? X86::VPCMPISTRM128rm : X86::VPCMPESTRM128rm; |
| 9516 | else |
| 9517 | Opc = numArgs == 3 ? X86::VPCMPISTRM128rr : X86::VPCMPESTRM128rr; |
| 9518 | } |
Eric Christopher | b120ab4 | 2009-08-18 22:50:32 +0000 | [diff] [blame] | 9519 | |
Eric Christopher | 41c902f | 2010-11-30 08:20:21 +0000 | [diff] [blame] | 9520 | MachineInstrBuilder MIB = BuildMI(*BB, MI, dl, TII->get(Opc)); |
Eric Christopher | b120ab4 | 2009-08-18 22:50:32 +0000 | [diff] [blame] | 9521 | for (unsigned i = 0; i < numArgs; ++i) { |
| 9522 | MachineOperand &Op = MI->getOperand(i+1); |
Eric Christopher | b120ab4 | 2009-08-18 22:50:32 +0000 | [diff] [blame] | 9523 | if (!(Op.isReg() && Op.isImplicit())) |
| 9524 | MIB.addOperand(Op); |
| 9525 | } |
Eric Christopher | 41c902f | 2010-11-30 08:20:21 +0000 | [diff] [blame] | 9526 | BuildMI(*BB, MI, dl, TII->get(X86::MOVAPSrr), MI->getOperand(0).getReg()) |
Eric Christopher | b120ab4 | 2009-08-18 22:50:32 +0000 | [diff] [blame] | 9527 | .addReg(X86::XMM0); |
| 9528 | |
Dan Gohman | 14152b4 | 2010-07-06 20:24:04 +0000 | [diff] [blame] | 9529 | MI->eraseFromParent(); |
Eric Christopher | b120ab4 | 2009-08-18 22:50:32 +0000 | [diff] [blame] | 9530 | return BB; |
| 9531 | } |
| 9532 | |
| 9533 | MachineBasicBlock * |
Eric Christopher | 228232b | 2010-11-30 07:20:12 +0000 | [diff] [blame] | 9534 | X86TargetLowering::EmitMonitor(MachineInstr *MI, MachineBasicBlock *BB) const { |
Eric Christopher | 228232b | 2010-11-30 07:20:12 +0000 | [diff] [blame] | 9535 | DebugLoc dl = MI->getDebugLoc(); |
| 9536 | const TargetInstrInfo *TII = getTargetMachine().getInstrInfo(); |
| 9537 | |
| 9538 | // Address into RAX/EAX, other two args into ECX, EDX. |
| 9539 | unsigned MemOpc = Subtarget->is64Bit() ? X86::LEA64r : X86::LEA32r; |
| 9540 | unsigned MemReg = Subtarget->is64Bit() ? X86::RAX : X86::EAX; |
| 9541 | MachineInstrBuilder MIB = BuildMI(*BB, MI, dl, TII->get(MemOpc), MemReg); |
| 9542 | for (int i = 0; i < X86::AddrNumOperands; ++i) |
Eric Christopher | 82be220 | 2010-11-30 08:10:28 +0000 | [diff] [blame] | 9543 | MIB.addOperand(MI->getOperand(i)); |
Eric Christopher | 228232b | 2010-11-30 07:20:12 +0000 | [diff] [blame] | 9544 | |
| 9545 | unsigned ValOps = X86::AddrNumOperands; |
| 9546 | BuildMI(*BB, MI, dl, TII->get(TargetOpcode::COPY), X86::ECX) |
| 9547 | .addReg(MI->getOperand(ValOps).getReg()); |
| 9548 | BuildMI(*BB, MI, dl, TII->get(TargetOpcode::COPY), X86::EDX) |
| 9549 | .addReg(MI->getOperand(ValOps+1).getReg()); |
| 9550 | |
| 9551 | // The instruction doesn't actually take any operands though. |
| 9552 | BuildMI(*BB, MI, dl, TII->get(X86::MONITORrrr)); |
| 9553 | |
| 9554 | MI->eraseFromParent(); // The pseudo is gone now. |
| 9555 | return BB; |
| 9556 | } |
| 9557 | |
| 9558 | MachineBasicBlock * |
| 9559 | X86TargetLowering::EmitMwait(MachineInstr *MI, MachineBasicBlock *BB) const { |
Eric Christopher | 228232b | 2010-11-30 07:20:12 +0000 | [diff] [blame] | 9560 | DebugLoc dl = MI->getDebugLoc(); |
| 9561 | const TargetInstrInfo *TII = getTargetMachine().getInstrInfo(); |
| 9562 | |
| 9563 | // First arg in ECX, the second in EAX. |
| 9564 | BuildMI(*BB, MI, dl, TII->get(TargetOpcode::COPY), X86::ECX) |
| 9565 | .addReg(MI->getOperand(0).getReg()); |
| 9566 | BuildMI(*BB, MI, dl, TII->get(TargetOpcode::COPY), X86::EAX) |
| 9567 | .addReg(MI->getOperand(1).getReg()); |
| 9568 | |
| 9569 | // The instruction doesn't actually take any operands though. |
| 9570 | BuildMI(*BB, MI, dl, TII->get(X86::MWAITrr)); |
| 9571 | |
| 9572 | MI->eraseFromParent(); // The pseudo is gone now. |
| 9573 | return BB; |
| 9574 | } |
| 9575 | |
| 9576 | MachineBasicBlock * |
Dan Gohman | 320afb8 | 2010-10-12 18:00:49 +0000 | [diff] [blame] | 9577 | X86TargetLowering::EmitVAARG64WithCustomInserter( |
| 9578 | MachineInstr *MI, |
| 9579 | MachineBasicBlock *MBB) const { |
| 9580 | // Emit va_arg instruction on X86-64. |
| 9581 | |
| 9582 | // Operands to this pseudo-instruction: |
| 9583 | // 0 ) Output : destination address (reg) |
| 9584 | // 1-5) Input : va_list address (addr, i64mem) |
| 9585 | // 6 ) ArgSize : Size (in bytes) of vararg type |
| 9586 | // 7 ) ArgMode : 0=overflow only, 1=use gp_offset, 2=use fp_offset |
| 9587 | // 8 ) Align : Alignment of type |
| 9588 | // 9 ) EFLAGS (implicit-def) |
| 9589 | |
| 9590 | assert(MI->getNumOperands() == 10 && "VAARG_64 should have 10 operands!"); |
| 9591 | assert(X86::AddrNumOperands == 5 && "VAARG_64 assumes 5 address operands"); |
| 9592 | |
| 9593 | unsigned DestReg = MI->getOperand(0).getReg(); |
| 9594 | MachineOperand &Base = MI->getOperand(1); |
| 9595 | MachineOperand &Scale = MI->getOperand(2); |
| 9596 | MachineOperand &Index = MI->getOperand(3); |
| 9597 | MachineOperand &Disp = MI->getOperand(4); |
| 9598 | MachineOperand &Segment = MI->getOperand(5); |
| 9599 | unsigned ArgSize = MI->getOperand(6).getImm(); |
| 9600 | unsigned ArgMode = MI->getOperand(7).getImm(); |
| 9601 | unsigned Align = MI->getOperand(8).getImm(); |
| 9602 | |
| 9603 | // Memory Reference |
| 9604 | assert(MI->hasOneMemOperand() && "Expected VAARG_64 to have one memoperand"); |
| 9605 | MachineInstr::mmo_iterator MMOBegin = MI->memoperands_begin(); |
| 9606 | MachineInstr::mmo_iterator MMOEnd = MI->memoperands_end(); |
| 9607 | |
| 9608 | // Machine Information |
| 9609 | const TargetInstrInfo *TII = getTargetMachine().getInstrInfo(); |
| 9610 | MachineRegisterInfo &MRI = MBB->getParent()->getRegInfo(); |
| 9611 | const TargetRegisterClass *AddrRegClass = getRegClassFor(MVT::i64); |
| 9612 | const TargetRegisterClass *OffsetRegClass = getRegClassFor(MVT::i32); |
| 9613 | DebugLoc DL = MI->getDebugLoc(); |
| 9614 | |
| 9615 | // struct va_list { |
| 9616 | // i32 gp_offset |
| 9617 | // i32 fp_offset |
| 9618 | // i64 overflow_area (address) |
| 9619 | // i64 reg_save_area (address) |
| 9620 | // } |
| 9621 | // sizeof(va_list) = 24 |
| 9622 | // alignment(va_list) = 8 |
| 9623 | |
| 9624 | unsigned TotalNumIntRegs = 6; |
| 9625 | unsigned TotalNumXMMRegs = 8; |
| 9626 | bool UseGPOffset = (ArgMode == 1); |
| 9627 | bool UseFPOffset = (ArgMode == 2); |
| 9628 | unsigned MaxOffset = TotalNumIntRegs * 8 + |
| 9629 | (UseFPOffset ? TotalNumXMMRegs * 16 : 0); |
| 9630 | |
| 9631 | /* Align ArgSize to a multiple of 8 */ |
| 9632 | unsigned ArgSizeA8 = (ArgSize + 7) & ~7; |
| 9633 | bool NeedsAlign = (Align > 8); |
| 9634 | |
| 9635 | MachineBasicBlock *thisMBB = MBB; |
| 9636 | MachineBasicBlock *overflowMBB; |
| 9637 | MachineBasicBlock *offsetMBB; |
| 9638 | MachineBasicBlock *endMBB; |
| 9639 | |
| 9640 | unsigned OffsetDestReg = 0; // Argument address computed by offsetMBB |
| 9641 | unsigned OverflowDestReg = 0; // Argument address computed by overflowMBB |
| 9642 | unsigned OffsetReg = 0; |
| 9643 | |
| 9644 | if (!UseGPOffset && !UseFPOffset) { |
| 9645 | // If we only pull from the overflow region, we don't create a branch. |
| 9646 | // We don't need to alter control flow. |
| 9647 | OffsetDestReg = 0; // unused |
| 9648 | OverflowDestReg = DestReg; |
| 9649 | |
| 9650 | offsetMBB = NULL; |
| 9651 | overflowMBB = thisMBB; |
| 9652 | endMBB = thisMBB; |
| 9653 | } else { |
| 9654 | // First emit code to check if gp_offset (or fp_offset) is below the bound. |
| 9655 | // If so, pull the argument from reg_save_area. (branch to offsetMBB) |
| 9656 | // If not, pull from overflow_area. (branch to overflowMBB) |
| 9657 | // |
| 9658 | // thisMBB |
| 9659 | // | . |
| 9660 | // | . |
| 9661 | // offsetMBB overflowMBB |
| 9662 | // | . |
| 9663 | // | . |
| 9664 | // endMBB |
| 9665 | |
| 9666 | // Registers for the PHI in endMBB |
| 9667 | OffsetDestReg = MRI.createVirtualRegister(AddrRegClass); |
| 9668 | OverflowDestReg = MRI.createVirtualRegister(AddrRegClass); |
| 9669 | |
| 9670 | const BasicBlock *LLVM_BB = MBB->getBasicBlock(); |
| 9671 | MachineFunction *MF = MBB->getParent(); |
| 9672 | overflowMBB = MF->CreateMachineBasicBlock(LLVM_BB); |
| 9673 | offsetMBB = MF->CreateMachineBasicBlock(LLVM_BB); |
| 9674 | endMBB = MF->CreateMachineBasicBlock(LLVM_BB); |
| 9675 | |
| 9676 | MachineFunction::iterator MBBIter = MBB; |
| 9677 | ++MBBIter; |
| 9678 | |
| 9679 | // Insert the new basic blocks |
| 9680 | MF->insert(MBBIter, offsetMBB); |
| 9681 | MF->insert(MBBIter, overflowMBB); |
| 9682 | MF->insert(MBBIter, endMBB); |
| 9683 | |
| 9684 | // Transfer the remainder of MBB and its successor edges to endMBB. |
| 9685 | endMBB->splice(endMBB->begin(), thisMBB, |
| 9686 | llvm::next(MachineBasicBlock::iterator(MI)), |
| 9687 | thisMBB->end()); |
| 9688 | endMBB->transferSuccessorsAndUpdatePHIs(thisMBB); |
| 9689 | |
| 9690 | // Make offsetMBB and overflowMBB successors of thisMBB |
| 9691 | thisMBB->addSuccessor(offsetMBB); |
| 9692 | thisMBB->addSuccessor(overflowMBB); |
| 9693 | |
| 9694 | // endMBB is a successor of both offsetMBB and overflowMBB |
| 9695 | offsetMBB->addSuccessor(endMBB); |
| 9696 | overflowMBB->addSuccessor(endMBB); |
| 9697 | |
| 9698 | // Load the offset value into a register |
| 9699 | OffsetReg = MRI.createVirtualRegister(OffsetRegClass); |
| 9700 | BuildMI(thisMBB, DL, TII->get(X86::MOV32rm), OffsetReg) |
| 9701 | .addOperand(Base) |
| 9702 | .addOperand(Scale) |
| 9703 | .addOperand(Index) |
| 9704 | .addDisp(Disp, UseFPOffset ? 4 : 0) |
| 9705 | .addOperand(Segment) |
| 9706 | .setMemRefs(MMOBegin, MMOEnd); |
| 9707 | |
| 9708 | // Check if there is enough room left to pull this argument. |
| 9709 | BuildMI(thisMBB, DL, TII->get(X86::CMP32ri)) |
| 9710 | .addReg(OffsetReg) |
| 9711 | .addImm(MaxOffset + 8 - ArgSizeA8); |
| 9712 | |
| 9713 | // Branch to "overflowMBB" if offset >= max |
| 9714 | // Fall through to "offsetMBB" otherwise |
| 9715 | BuildMI(thisMBB, DL, TII->get(X86::GetCondBranchFromCond(X86::COND_AE))) |
| 9716 | .addMBB(overflowMBB); |
| 9717 | } |
| 9718 | |
| 9719 | // In offsetMBB, emit code to use the reg_save_area. |
| 9720 | if (offsetMBB) { |
| 9721 | assert(OffsetReg != 0); |
| 9722 | |
| 9723 | // Read the reg_save_area address. |
| 9724 | unsigned RegSaveReg = MRI.createVirtualRegister(AddrRegClass); |
| 9725 | BuildMI(offsetMBB, DL, TII->get(X86::MOV64rm), RegSaveReg) |
| 9726 | .addOperand(Base) |
| 9727 | .addOperand(Scale) |
| 9728 | .addOperand(Index) |
| 9729 | .addDisp(Disp, 16) |
| 9730 | .addOperand(Segment) |
| 9731 | .setMemRefs(MMOBegin, MMOEnd); |
| 9732 | |
| 9733 | // Zero-extend the offset |
| 9734 | unsigned OffsetReg64 = MRI.createVirtualRegister(AddrRegClass); |
| 9735 | BuildMI(offsetMBB, DL, TII->get(X86::SUBREG_TO_REG), OffsetReg64) |
| 9736 | .addImm(0) |
| 9737 | .addReg(OffsetReg) |
| 9738 | .addImm(X86::sub_32bit); |
| 9739 | |
| 9740 | // Add the offset to the reg_save_area to get the final address. |
| 9741 | BuildMI(offsetMBB, DL, TII->get(X86::ADD64rr), OffsetDestReg) |
| 9742 | .addReg(OffsetReg64) |
| 9743 | .addReg(RegSaveReg); |
| 9744 | |
| 9745 | // Compute the offset for the next argument |
| 9746 | unsigned NextOffsetReg = MRI.createVirtualRegister(OffsetRegClass); |
| 9747 | BuildMI(offsetMBB, DL, TII->get(X86::ADD32ri), NextOffsetReg) |
| 9748 | .addReg(OffsetReg) |
| 9749 | .addImm(UseFPOffset ? 16 : 8); |
| 9750 | |
| 9751 | // Store it back into the va_list. |
| 9752 | BuildMI(offsetMBB, DL, TII->get(X86::MOV32mr)) |
| 9753 | .addOperand(Base) |
| 9754 | .addOperand(Scale) |
| 9755 | .addOperand(Index) |
| 9756 | .addDisp(Disp, UseFPOffset ? 4 : 0) |
| 9757 | .addOperand(Segment) |
| 9758 | .addReg(NextOffsetReg) |
| 9759 | .setMemRefs(MMOBegin, MMOEnd); |
| 9760 | |
| 9761 | // Jump to endMBB |
| 9762 | BuildMI(offsetMBB, DL, TII->get(X86::JMP_4)) |
| 9763 | .addMBB(endMBB); |
| 9764 | } |
| 9765 | |
| 9766 | // |
| 9767 | // Emit code to use overflow area |
| 9768 | // |
| 9769 | |
| 9770 | // Load the overflow_area address into a register. |
| 9771 | unsigned OverflowAddrReg = MRI.createVirtualRegister(AddrRegClass); |
| 9772 | BuildMI(overflowMBB, DL, TII->get(X86::MOV64rm), OverflowAddrReg) |
| 9773 | .addOperand(Base) |
| 9774 | .addOperand(Scale) |
| 9775 | .addOperand(Index) |
| 9776 | .addDisp(Disp, 8) |
| 9777 | .addOperand(Segment) |
| 9778 | .setMemRefs(MMOBegin, MMOEnd); |
| 9779 | |
| 9780 | // If we need to align it, do so. Otherwise, just copy the address |
| 9781 | // to OverflowDestReg. |
| 9782 | if (NeedsAlign) { |
| 9783 | // Align the overflow address |
| 9784 | assert((Align & (Align-1)) == 0 && "Alignment must be a power of 2"); |
| 9785 | unsigned TmpReg = MRI.createVirtualRegister(AddrRegClass); |
| 9786 | |
| 9787 | // aligned_addr = (addr + (align-1)) & ~(align-1) |
| 9788 | BuildMI(overflowMBB, DL, TII->get(X86::ADD64ri32), TmpReg) |
| 9789 | .addReg(OverflowAddrReg) |
| 9790 | .addImm(Align-1); |
| 9791 | |
| 9792 | BuildMI(overflowMBB, DL, TII->get(X86::AND64ri32), OverflowDestReg) |
| 9793 | .addReg(TmpReg) |
| 9794 | .addImm(~(uint64_t)(Align-1)); |
| 9795 | } else { |
| 9796 | BuildMI(overflowMBB, DL, TII->get(TargetOpcode::COPY), OverflowDestReg) |
| 9797 | .addReg(OverflowAddrReg); |
| 9798 | } |
| 9799 | |
| 9800 | // Compute the next overflow address after this argument. |
| 9801 | // (the overflow address should be kept 8-byte aligned) |
| 9802 | unsigned NextAddrReg = MRI.createVirtualRegister(AddrRegClass); |
| 9803 | BuildMI(overflowMBB, DL, TII->get(X86::ADD64ri32), NextAddrReg) |
| 9804 | .addReg(OverflowDestReg) |
| 9805 | .addImm(ArgSizeA8); |
| 9806 | |
| 9807 | // Store the new overflow address. |
| 9808 | BuildMI(overflowMBB, DL, TII->get(X86::MOV64mr)) |
| 9809 | .addOperand(Base) |
| 9810 | .addOperand(Scale) |
| 9811 | .addOperand(Index) |
| 9812 | .addDisp(Disp, 8) |
| 9813 | .addOperand(Segment) |
| 9814 | .addReg(NextAddrReg) |
| 9815 | .setMemRefs(MMOBegin, MMOEnd); |
| 9816 | |
| 9817 | // If we branched, emit the PHI to the front of endMBB. |
| 9818 | if (offsetMBB) { |
| 9819 | BuildMI(*endMBB, endMBB->begin(), DL, |
| 9820 | TII->get(X86::PHI), DestReg) |
| 9821 | .addReg(OffsetDestReg).addMBB(offsetMBB) |
| 9822 | .addReg(OverflowDestReg).addMBB(overflowMBB); |
| 9823 | } |
| 9824 | |
| 9825 | // Erase the pseudo instruction |
| 9826 | MI->eraseFromParent(); |
| 9827 | |
| 9828 | return endMBB; |
| 9829 | } |
| 9830 | |
| 9831 | MachineBasicBlock * |
Dan Gohman | d6708ea | 2009-08-15 01:38:56 +0000 | [diff] [blame] | 9832 | X86TargetLowering::EmitVAStartSaveXMMRegsWithCustomInserter( |
| 9833 | MachineInstr *MI, |
| 9834 | MachineBasicBlock *MBB) const { |
| 9835 | // Emit code to save XMM registers to the stack. The ABI says that the |
| 9836 | // number of registers to save is given in %al, so it's theoretically |
| 9837 | // possible to do an indirect jump trick to avoid saving all of them, |
| 9838 | // however this code takes a simpler approach and just executes all |
| 9839 | // of the stores if %al is non-zero. It's less code, and it's probably |
| 9840 | // easier on the hardware branch predictor, and stores aren't all that |
| 9841 | // expensive anyway. |
| 9842 | |
| 9843 | // Create the new basic blocks. One block contains all the XMM stores, |
| 9844 | // and one block is the final destination regardless of whether any |
| 9845 | // stores were performed. |
| 9846 | const BasicBlock *LLVM_BB = MBB->getBasicBlock(); |
| 9847 | MachineFunction *F = MBB->getParent(); |
| 9848 | MachineFunction::iterator MBBIter = MBB; |
| 9849 | ++MBBIter; |
| 9850 | MachineBasicBlock *XMMSaveMBB = F->CreateMachineBasicBlock(LLVM_BB); |
| 9851 | MachineBasicBlock *EndMBB = F->CreateMachineBasicBlock(LLVM_BB); |
| 9852 | F->insert(MBBIter, XMMSaveMBB); |
| 9853 | F->insert(MBBIter, EndMBB); |
| 9854 | |
Dan Gohman | 14152b4 | 2010-07-06 20:24:04 +0000 | [diff] [blame] | 9855 | // Transfer the remainder of MBB and its successor edges to EndMBB. |
| 9856 | EndMBB->splice(EndMBB->begin(), MBB, |
| 9857 | llvm::next(MachineBasicBlock::iterator(MI)), |
| 9858 | MBB->end()); |
| 9859 | EndMBB->transferSuccessorsAndUpdatePHIs(MBB); |
| 9860 | |
Dan Gohman | d6708ea | 2009-08-15 01:38:56 +0000 | [diff] [blame] | 9861 | // The original block will now fall through to the XMM save block. |
| 9862 | MBB->addSuccessor(XMMSaveMBB); |
| 9863 | // The XMMSaveMBB will fall through to the end block. |
| 9864 | XMMSaveMBB->addSuccessor(EndMBB); |
| 9865 | |
| 9866 | // Now add the instructions. |
| 9867 | const TargetInstrInfo *TII = getTargetMachine().getInstrInfo(); |
| 9868 | DebugLoc DL = MI->getDebugLoc(); |
| 9869 | |
| 9870 | unsigned CountReg = MI->getOperand(0).getReg(); |
| 9871 | int64_t RegSaveFrameIndex = MI->getOperand(1).getImm(); |
| 9872 | int64_t VarArgsFPOffset = MI->getOperand(2).getImm(); |
| 9873 | |
| 9874 | if (!Subtarget->isTargetWin64()) { |
| 9875 | // If %al is 0, branch around the XMM save block. |
| 9876 | BuildMI(MBB, DL, TII->get(X86::TEST8rr)).addReg(CountReg).addReg(CountReg); |
Chris Lattner | bd13fb6 | 2010-02-11 19:25:55 +0000 | [diff] [blame] | 9877 | BuildMI(MBB, DL, TII->get(X86::JE_4)).addMBB(EndMBB); |
Dan Gohman | d6708ea | 2009-08-15 01:38:56 +0000 | [diff] [blame] | 9878 | MBB->addSuccessor(EndMBB); |
| 9879 | } |
| 9880 | |
| 9881 | // In the XMM save block, save all the XMM argument registers. |
| 9882 | for (int i = 3, e = MI->getNumOperands(); i != e; ++i) { |
| 9883 | int64_t Offset = (i - 3) * 16 + VarArgsFPOffset; |
Dan Gohman | c76909a | 2009-09-25 20:36:54 +0000 | [diff] [blame] | 9884 | MachineMemOperand *MMO = |
Evan Cheng | ff89dcb | 2009-10-18 18:16:27 +0000 | [diff] [blame] | 9885 | F->getMachineMemOperand( |
Chris Lattner | e863903 | 2010-09-21 06:22:23 +0000 | [diff] [blame] | 9886 | MachinePointerInfo::getFixedStack(RegSaveFrameIndex, Offset), |
Chris Lattner | 59db549 | 2010-09-21 04:39:43 +0000 | [diff] [blame] | 9887 | MachineMemOperand::MOStore, |
Evan Cheng | ff89dcb | 2009-10-18 18:16:27 +0000 | [diff] [blame] | 9888 | /*Size=*/16, /*Align=*/16); |
Dan Gohman | d6708ea | 2009-08-15 01:38:56 +0000 | [diff] [blame] | 9889 | BuildMI(XMMSaveMBB, DL, TII->get(X86::MOVAPSmr)) |
| 9890 | .addFrameIndex(RegSaveFrameIndex) |
| 9891 | .addImm(/*Scale=*/1) |
| 9892 | .addReg(/*IndexReg=*/0) |
| 9893 | .addImm(/*Disp=*/Offset) |
| 9894 | .addReg(/*Segment=*/0) |
| 9895 | .addReg(MI->getOperand(i).getReg()) |
Dan Gohman | c76909a | 2009-09-25 20:36:54 +0000 | [diff] [blame] | 9896 | .addMemOperand(MMO); |
Dan Gohman | d6708ea | 2009-08-15 01:38:56 +0000 | [diff] [blame] | 9897 | } |
| 9898 | |
Dan Gohman | 14152b4 | 2010-07-06 20:24:04 +0000 | [diff] [blame] | 9899 | MI->eraseFromParent(); // The pseudo instruction is gone now. |
Dan Gohman | d6708ea | 2009-08-15 01:38:56 +0000 | [diff] [blame] | 9900 | |
| 9901 | return EndMBB; |
| 9902 | } |
Mon P Wang | 63307c3 | 2008-05-05 19:05:59 +0000 | [diff] [blame] | 9903 | |
Evan Cheng | 60c07e1 | 2006-07-05 22:17:51 +0000 | [diff] [blame] | 9904 | MachineBasicBlock * |
Chris Lattner | 5260097 | 2009-09-02 05:57:00 +0000 | [diff] [blame] | 9905 | X86TargetLowering::EmitLoweredSelect(MachineInstr *MI, |
Dan Gohman | af1d8ca | 2010-05-01 00:01:06 +0000 | [diff] [blame] | 9906 | MachineBasicBlock *BB) const { |
Chris Lattner | 5260097 | 2009-09-02 05:57:00 +0000 | [diff] [blame] | 9907 | const TargetInstrInfo *TII = getTargetMachine().getInstrInfo(); |
| 9908 | DebugLoc DL = MI->getDebugLoc(); |
Daniel Dunbar | a279bc3 | 2009-09-20 02:20:51 +0000 | [diff] [blame] | 9909 | |
Chris Lattner | 5260097 | 2009-09-02 05:57:00 +0000 | [diff] [blame] | 9910 | // To "insert" a SELECT_CC instruction, we actually have to insert the |
| 9911 | // diamond control-flow pattern. The incoming instruction knows the |
| 9912 | // destination vreg to set, the condition code register to branch on, the |
| 9913 | // true/false values to select between, and a branch opcode to use. |
| 9914 | const BasicBlock *LLVM_BB = BB->getBasicBlock(); |
| 9915 | MachineFunction::iterator It = BB; |
| 9916 | ++It; |
Daniel Dunbar | a279bc3 | 2009-09-20 02:20:51 +0000 | [diff] [blame] | 9917 | |
Chris Lattner | 5260097 | 2009-09-02 05:57:00 +0000 | [diff] [blame] | 9918 | // thisMBB: |
| 9919 | // ... |
| 9920 | // TrueVal = ... |
| 9921 | // cmpTY ccX, r1, r2 |
| 9922 | // bCC copy1MBB |
| 9923 | // fallthrough --> copy0MBB |
| 9924 | MachineBasicBlock *thisMBB = BB; |
| 9925 | MachineFunction *F = BB->getParent(); |
| 9926 | MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB); |
| 9927 | MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB); |
Chris Lattner | 5260097 | 2009-09-02 05:57:00 +0000 | [diff] [blame] | 9928 | F->insert(It, copy0MBB); |
| 9929 | F->insert(It, sinkMBB); |
Bill Wendling | 730c07e | 2010-06-25 20:48:10 +0000 | [diff] [blame] | 9930 | |
Bill Wendling | 730c07e | 2010-06-25 20:48:10 +0000 | [diff] [blame] | 9931 | // If the EFLAGS register isn't dead in the terminator, then claim that it's |
| 9932 | // live into the sink and copy blocks. |
| 9933 | const MachineFunction *MF = BB->getParent(); |
| 9934 | const TargetRegisterInfo *TRI = MF->getTarget().getRegisterInfo(); |
| 9935 | BitVector ReservedRegs = TRI->getReservedRegs(*MF); |
Bill Wendling | 730c07e | 2010-06-25 20:48:10 +0000 | [diff] [blame] | 9936 | |
Dan Gohman | 14152b4 | 2010-07-06 20:24:04 +0000 | [diff] [blame] | 9937 | for (unsigned I = 0, E = MI->getNumOperands(); I != E; ++I) { |
| 9938 | const MachineOperand &MO = MI->getOperand(I); |
| 9939 | if (!MO.isReg() || !MO.isUse() || MO.isKill()) continue; |
Bill Wendling | 730c07e | 2010-06-25 20:48:10 +0000 | [diff] [blame] | 9940 | unsigned Reg = MO.getReg(); |
| 9941 | if (Reg != X86::EFLAGS) continue; |
| 9942 | copy0MBB->addLiveIn(Reg); |
| 9943 | sinkMBB->addLiveIn(Reg); |
| 9944 | } |
| 9945 | |
Dan Gohman | 14152b4 | 2010-07-06 20:24:04 +0000 | [diff] [blame] | 9946 | // Transfer the remainder of BB and its successor edges to sinkMBB. |
| 9947 | sinkMBB->splice(sinkMBB->begin(), BB, |
| 9948 | llvm::next(MachineBasicBlock::iterator(MI)), |
| 9949 | BB->end()); |
| 9950 | sinkMBB->transferSuccessorsAndUpdatePHIs(BB); |
| 9951 | |
| 9952 | // Add the true and fallthrough blocks as its successors. |
| 9953 | BB->addSuccessor(copy0MBB); |
| 9954 | BB->addSuccessor(sinkMBB); |
| 9955 | |
| 9956 | // Create the conditional branch instruction. |
| 9957 | unsigned Opc = |
| 9958 | X86::GetCondBranchFromCond((X86::CondCode)MI->getOperand(3).getImm()); |
| 9959 | BuildMI(BB, DL, TII->get(Opc)).addMBB(sinkMBB); |
| 9960 | |
Chris Lattner | 5260097 | 2009-09-02 05:57:00 +0000 | [diff] [blame] | 9961 | // copy0MBB: |
| 9962 | // %FalseValue = ... |
| 9963 | // # fallthrough to sinkMBB |
Dan Gohman | 3335a22 | 2010-04-30 20:14:26 +0000 | [diff] [blame] | 9964 | copy0MBB->addSuccessor(sinkMBB); |
Daniel Dunbar | a279bc3 | 2009-09-20 02:20:51 +0000 | [diff] [blame] | 9965 | |
Chris Lattner | 5260097 | 2009-09-02 05:57:00 +0000 | [diff] [blame] | 9966 | // sinkMBB: |
| 9967 | // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ] |
| 9968 | // ... |
Dan Gohman | 14152b4 | 2010-07-06 20:24:04 +0000 | [diff] [blame] | 9969 | BuildMI(*sinkMBB, sinkMBB->begin(), DL, |
| 9970 | TII->get(X86::PHI), MI->getOperand(0).getReg()) |
Chris Lattner | 5260097 | 2009-09-02 05:57:00 +0000 | [diff] [blame] | 9971 | .addReg(MI->getOperand(1).getReg()).addMBB(copy0MBB) |
| 9972 | .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB); |
| 9973 | |
Dan Gohman | 14152b4 | 2010-07-06 20:24:04 +0000 | [diff] [blame] | 9974 | MI->eraseFromParent(); // The pseudo instruction is gone now. |
Dan Gohman | 3335a22 | 2010-04-30 20:14:26 +0000 | [diff] [blame] | 9975 | return sinkMBB; |
Chris Lattner | 5260097 | 2009-09-02 05:57:00 +0000 | [diff] [blame] | 9976 | } |
| 9977 | |
Anton Korobeynikov | 043f3c2 | 2010-03-06 19:32:29 +0000 | [diff] [blame] | 9978 | MachineBasicBlock * |
Michael J. Spencer | e9c253e | 2010-10-21 01:41:01 +0000 | [diff] [blame] | 9979 | X86TargetLowering::EmitLoweredWinAlloca(MachineInstr *MI, |
Dan Gohman | af1d8ca | 2010-05-01 00:01:06 +0000 | [diff] [blame] | 9980 | MachineBasicBlock *BB) const { |
Anton Korobeynikov | 043f3c2 | 2010-03-06 19:32:29 +0000 | [diff] [blame] | 9981 | const TargetInstrInfo *TII = getTargetMachine().getInstrInfo(); |
| 9982 | DebugLoc DL = MI->getDebugLoc(); |
Anton Korobeynikov | 043f3c2 | 2010-03-06 19:32:29 +0000 | [diff] [blame] | 9983 | |
| 9984 | // The lowering is pretty easy: we're just emitting the call to _alloca. The |
| 9985 | // non-trivial part is impdef of ESP. |
| 9986 | // FIXME: The code should be tweaked as soon as we'll try to do codegen for |
| 9987 | // mingw-w64. |
| 9988 | |
Michael J. Spencer | e9c253e | 2010-10-21 01:41:01 +0000 | [diff] [blame] | 9989 | const char *StackProbeSymbol = |
| 9990 | Subtarget->isTargetWindows() ? "_chkstk" : "_alloca"; |
| 9991 | |
Dan Gohman | 14152b4 | 2010-07-06 20:24:04 +0000 | [diff] [blame] | 9992 | BuildMI(*BB, MI, DL, TII->get(X86::CALLpcrel32)) |
Michael J. Spencer | e9c253e | 2010-10-21 01:41:01 +0000 | [diff] [blame] | 9993 | .addExternalSymbol(StackProbeSymbol) |
Anton Korobeynikov | 043f3c2 | 2010-03-06 19:32:29 +0000 | [diff] [blame] | 9994 | .addReg(X86::EAX, RegState::Implicit) |
| 9995 | .addReg(X86::ESP, RegState::Implicit) |
| 9996 | .addReg(X86::EAX, RegState::Define | RegState::Implicit) |
Anton Korobeynikov | 9f7f83b | 2010-08-25 07:50:11 +0000 | [diff] [blame] | 9997 | .addReg(X86::ESP, RegState::Define | RegState::Implicit) |
| 9998 | .addReg(X86::EFLAGS, RegState::Define | RegState::Implicit); |
Anton Korobeynikov | 043f3c2 | 2010-03-06 19:32:29 +0000 | [diff] [blame] | 9999 | |
Dan Gohman | 14152b4 | 2010-07-06 20:24:04 +0000 | [diff] [blame] | 10000 | MI->eraseFromParent(); // The pseudo instruction is gone now. |
Anton Korobeynikov | 043f3c2 | 2010-03-06 19:32:29 +0000 | [diff] [blame] | 10001 | return BB; |
| 10002 | } |
Chris Lattner | 5260097 | 2009-09-02 05:57:00 +0000 | [diff] [blame] | 10003 | |
| 10004 | MachineBasicBlock * |
Eric Christopher | 30ef0e5 | 2010-06-03 04:07:48 +0000 | [diff] [blame] | 10005 | X86TargetLowering::EmitLoweredTLSCall(MachineInstr *MI, |
| 10006 | MachineBasicBlock *BB) const { |
| 10007 | // This is pretty easy. We're taking the value that we received from |
| 10008 | // our load from the relocation, sticking it in either RDI (x86-64) |
| 10009 | // or EAX and doing an indirect call. The return value will then |
| 10010 | // be in the normal return register. |
Michael J. Spencer | ec38de2 | 2010-10-10 22:04:20 +0000 | [diff] [blame] | 10011 | const X86InstrInfo *TII |
Eric Christopher | 5441536 | 2010-06-08 22:04:25 +0000 | [diff] [blame] | 10012 | = static_cast<const X86InstrInfo*>(getTargetMachine().getInstrInfo()); |
Eric Christopher | 30ef0e5 | 2010-06-03 04:07:48 +0000 | [diff] [blame] | 10013 | DebugLoc DL = MI->getDebugLoc(); |
| 10014 | MachineFunction *F = BB->getParent(); |
Eric Christopher | 722d315 | 2010-09-27 06:01:51 +0000 | [diff] [blame] | 10015 | |
| 10016 | assert(Subtarget->isTargetDarwin() && "Darwin only instr emitted?"); |
Eric Christopher | 5441536 | 2010-06-08 22:04:25 +0000 | [diff] [blame] | 10017 | assert(MI->getOperand(3).isGlobal() && "This should be a global"); |
Michael J. Spencer | ec38de2 | 2010-10-10 22:04:20 +0000 | [diff] [blame] | 10018 | |
Eric Christopher | 30ef0e5 | 2010-06-03 04:07:48 +0000 | [diff] [blame] | 10019 | if (Subtarget->is64Bit()) { |
Dan Gohman | 14152b4 | 2010-07-06 20:24:04 +0000 | [diff] [blame] | 10020 | MachineInstrBuilder MIB = BuildMI(*BB, MI, DL, |
| 10021 | TII->get(X86::MOV64rm), X86::RDI) |
Eric Christopher | 5441536 | 2010-06-08 22:04:25 +0000 | [diff] [blame] | 10022 | .addReg(X86::RIP) |
| 10023 | .addImm(0).addReg(0) |
Michael J. Spencer | ec38de2 | 2010-10-10 22:04:20 +0000 | [diff] [blame] | 10024 | .addGlobalAddress(MI->getOperand(3).getGlobal(), 0, |
Eric Christopher | 5441536 | 2010-06-08 22:04:25 +0000 | [diff] [blame] | 10025 | MI->getOperand(3).getTargetFlags()) |
| 10026 | .addReg(0); |
Eric Christopher | 722d315 | 2010-09-27 06:01:51 +0000 | [diff] [blame] | 10027 | MIB = BuildMI(*BB, MI, DL, TII->get(X86::CALL64m)); |
Chris Lattner | 599b531 | 2010-07-08 23:46:44 +0000 | [diff] [blame] | 10028 | addDirectMem(MIB, X86::RDI); |
Eric Christopher | 6102549 | 2010-06-15 23:08:42 +0000 | [diff] [blame] | 10029 | } else if (getTargetMachine().getRelocationModel() != Reloc::PIC_) { |
Dan Gohman | 14152b4 | 2010-07-06 20:24:04 +0000 | [diff] [blame] | 10030 | MachineInstrBuilder MIB = BuildMI(*BB, MI, DL, |
| 10031 | TII->get(X86::MOV32rm), X86::EAX) |
Eric Christopher | 6102549 | 2010-06-15 23:08:42 +0000 | [diff] [blame] | 10032 | .addReg(0) |
| 10033 | .addImm(0).addReg(0) |
Michael J. Spencer | ec38de2 | 2010-10-10 22:04:20 +0000 | [diff] [blame] | 10034 | .addGlobalAddress(MI->getOperand(3).getGlobal(), 0, |
Eric Christopher | 6102549 | 2010-06-15 23:08:42 +0000 | [diff] [blame] | 10035 | MI->getOperand(3).getTargetFlags()) |
| 10036 | .addReg(0); |
Dan Gohman | 14152b4 | 2010-07-06 20:24:04 +0000 | [diff] [blame] | 10037 | MIB = BuildMI(*BB, MI, DL, TII->get(X86::CALL32m)); |
Chris Lattner | 599b531 | 2010-07-08 23:46:44 +0000 | [diff] [blame] | 10038 | addDirectMem(MIB, X86::EAX); |
Eric Christopher | 30ef0e5 | 2010-06-03 04:07:48 +0000 | [diff] [blame] | 10039 | } else { |
Dan Gohman | 14152b4 | 2010-07-06 20:24:04 +0000 | [diff] [blame] | 10040 | MachineInstrBuilder MIB = BuildMI(*BB, MI, DL, |
| 10041 | TII->get(X86::MOV32rm), X86::EAX) |
Eric Christopher | 5441536 | 2010-06-08 22:04:25 +0000 | [diff] [blame] | 10042 | .addReg(TII->getGlobalBaseReg(F)) |
| 10043 | .addImm(0).addReg(0) |
Michael J. Spencer | ec38de2 | 2010-10-10 22:04:20 +0000 | [diff] [blame] | 10044 | .addGlobalAddress(MI->getOperand(3).getGlobal(), 0, |
Eric Christopher | 5441536 | 2010-06-08 22:04:25 +0000 | [diff] [blame] | 10045 | MI->getOperand(3).getTargetFlags()) |
| 10046 | .addReg(0); |
Dan Gohman | 14152b4 | 2010-07-06 20:24:04 +0000 | [diff] [blame] | 10047 | MIB = BuildMI(*BB, MI, DL, TII->get(X86::CALL32m)); |
Chris Lattner | 599b531 | 2010-07-08 23:46:44 +0000 | [diff] [blame] | 10048 | addDirectMem(MIB, X86::EAX); |
Eric Christopher | 30ef0e5 | 2010-06-03 04:07:48 +0000 | [diff] [blame] | 10049 | } |
Michael J. Spencer | ec38de2 | 2010-10-10 22:04:20 +0000 | [diff] [blame] | 10050 | |
Dan Gohman | 14152b4 | 2010-07-06 20:24:04 +0000 | [diff] [blame] | 10051 | MI->eraseFromParent(); // The pseudo instruction is gone now. |
Eric Christopher | 30ef0e5 | 2010-06-03 04:07:48 +0000 | [diff] [blame] | 10052 | return BB; |
| 10053 | } |
| 10054 | |
| 10055 | MachineBasicBlock * |
Evan Cheng | ff9b373 | 2008-01-30 18:18:23 +0000 | [diff] [blame] | 10056 | X86TargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI, |
Dan Gohman | af1d8ca | 2010-05-01 00:01:06 +0000 | [diff] [blame] | 10057 | MachineBasicBlock *BB) const { |
Evan Cheng | 60c07e1 | 2006-07-05 22:17:51 +0000 | [diff] [blame] | 10058 | switch (MI->getOpcode()) { |
| 10059 | default: assert(false && "Unexpected instr type to insert"); |
Michael J. Spencer | e9c253e | 2010-10-21 01:41:01 +0000 | [diff] [blame] | 10060 | case X86::WIN_ALLOCA: |
| 10061 | return EmitLoweredWinAlloca(MI, BB); |
Eric Christopher | 30ef0e5 | 2010-06-03 04:07:48 +0000 | [diff] [blame] | 10062 | case X86::TLSCall_32: |
| 10063 | case X86::TLSCall_64: |
| 10064 | return EmitLoweredTLSCall(MI, BB); |
Dan Gohman | cbbea0f | 2009-08-27 00:14:12 +0000 | [diff] [blame] | 10065 | case X86::CMOV_GR8: |
Evan Cheng | 60c07e1 | 2006-07-05 22:17:51 +0000 | [diff] [blame] | 10066 | case X86::CMOV_FR32: |
| 10067 | case X86::CMOV_FR64: |
| 10068 | case X86::CMOV_V4F32: |
| 10069 | case X86::CMOV_V2F64: |
Chris Lattner | 5260097 | 2009-09-02 05:57:00 +0000 | [diff] [blame] | 10070 | case X86::CMOV_V2I64: |
Chris Lattner | 314a113 | 2010-03-14 18:31:44 +0000 | [diff] [blame] | 10071 | case X86::CMOV_GR16: |
| 10072 | case X86::CMOV_GR32: |
| 10073 | case X86::CMOV_RFP32: |
| 10074 | case X86::CMOV_RFP64: |
| 10075 | case X86::CMOV_RFP80: |
Dan Gohman | af1d8ca | 2010-05-01 00:01:06 +0000 | [diff] [blame] | 10076 | return EmitLoweredSelect(MI, BB); |
Evan Cheng | 60c07e1 | 2006-07-05 22:17:51 +0000 | [diff] [blame] | 10077 | |
Dale Johannesen | 849f214 | 2007-07-03 00:53:03 +0000 | [diff] [blame] | 10078 | case X86::FP32_TO_INT16_IN_MEM: |
| 10079 | case X86::FP32_TO_INT32_IN_MEM: |
| 10080 | case X86::FP32_TO_INT64_IN_MEM: |
| 10081 | case X86::FP64_TO_INT16_IN_MEM: |
| 10082 | case X86::FP64_TO_INT32_IN_MEM: |
Dale Johannesen | a996d52 | 2007-08-07 01:17:37 +0000 | [diff] [blame] | 10083 | case X86::FP64_TO_INT64_IN_MEM: |
| 10084 | case X86::FP80_TO_INT16_IN_MEM: |
| 10085 | case X86::FP80_TO_INT32_IN_MEM: |
| 10086 | case X86::FP80_TO_INT64_IN_MEM: { |
Chris Lattner | 5260097 | 2009-09-02 05:57:00 +0000 | [diff] [blame] | 10087 | const TargetInstrInfo *TII = getTargetMachine().getInstrInfo(); |
| 10088 | DebugLoc DL = MI->getDebugLoc(); |
| 10089 | |
Evan Cheng | 60c07e1 | 2006-07-05 22:17:51 +0000 | [diff] [blame] | 10090 | // Change the floating point control register to use "round towards zero" |
| 10091 | // mode when truncating to an integer value. |
| 10092 | MachineFunction *F = BB->getParent(); |
David Greene | 3f2bf85 | 2009-11-12 20:49:22 +0000 | [diff] [blame] | 10093 | int CWFrameIdx = F->getFrameInfo()->CreateStackObject(2, 2, false); |
Dan Gohman | 14152b4 | 2010-07-06 20:24:04 +0000 | [diff] [blame] | 10094 | addFrameReference(BuildMI(*BB, MI, DL, |
| 10095 | TII->get(X86::FNSTCW16m)), CWFrameIdx); |
Evan Cheng | 60c07e1 | 2006-07-05 22:17:51 +0000 | [diff] [blame] | 10096 | |
| 10097 | // Load the old value of the high byte of the control word... |
| 10098 | unsigned OldCW = |
Chris Lattner | 84bc542 | 2007-12-31 04:13:23 +0000 | [diff] [blame] | 10099 | F->getRegInfo().createVirtualRegister(X86::GR16RegisterClass); |
Dan Gohman | 14152b4 | 2010-07-06 20:24:04 +0000 | [diff] [blame] | 10100 | addFrameReference(BuildMI(*BB, MI, DL, TII->get(X86::MOV16rm), OldCW), |
Dale Johannesen | e4d209d | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 10101 | CWFrameIdx); |
Evan Cheng | 60c07e1 | 2006-07-05 22:17:51 +0000 | [diff] [blame] | 10102 | |
| 10103 | // Set the high part to be round to zero... |
Dan Gohman | 14152b4 | 2010-07-06 20:24:04 +0000 | [diff] [blame] | 10104 | addFrameReference(BuildMI(*BB, MI, DL, TII->get(X86::MOV16mi)), CWFrameIdx) |
Evan Cheng | c0f64ff | 2006-11-27 23:37:22 +0000 | [diff] [blame] | 10105 | .addImm(0xC7F); |
Evan Cheng | 60c07e1 | 2006-07-05 22:17:51 +0000 | [diff] [blame] | 10106 | |
| 10107 | // Reload the modified control word now... |
Dan Gohman | 14152b4 | 2010-07-06 20:24:04 +0000 | [diff] [blame] | 10108 | addFrameReference(BuildMI(*BB, MI, DL, |
| 10109 | TII->get(X86::FLDCW16m)), CWFrameIdx); |
Evan Cheng | 60c07e1 | 2006-07-05 22:17:51 +0000 | [diff] [blame] | 10110 | |
| 10111 | // Restore the memory image of control word to original value |
Dan Gohman | 14152b4 | 2010-07-06 20:24:04 +0000 | [diff] [blame] | 10112 | addFrameReference(BuildMI(*BB, MI, DL, TII->get(X86::MOV16mr)), CWFrameIdx) |
Evan Cheng | c0f64ff | 2006-11-27 23:37:22 +0000 | [diff] [blame] | 10113 | .addReg(OldCW); |
Evan Cheng | 60c07e1 | 2006-07-05 22:17:51 +0000 | [diff] [blame] | 10114 | |
| 10115 | // Get the X86 opcode to use. |
| 10116 | unsigned Opc; |
| 10117 | switch (MI->getOpcode()) { |
Torok Edwin | c23197a | 2009-07-14 16:55:14 +0000 | [diff] [blame] | 10118 | default: llvm_unreachable("illegal opcode!"); |
Dale Johannesen | e377d4d | 2007-07-04 21:07:47 +0000 | [diff] [blame] | 10119 | case X86::FP32_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m32; break; |
| 10120 | case X86::FP32_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m32; break; |
| 10121 | case X86::FP32_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m32; break; |
| 10122 | case X86::FP64_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m64; break; |
| 10123 | case X86::FP64_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m64; break; |
| 10124 | case X86::FP64_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m64; break; |
Dale Johannesen | a996d52 | 2007-08-07 01:17:37 +0000 | [diff] [blame] | 10125 | case X86::FP80_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m80; break; |
| 10126 | case X86::FP80_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m80; break; |
| 10127 | case X86::FP80_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m80; break; |
Evan Cheng | 60c07e1 | 2006-07-05 22:17:51 +0000 | [diff] [blame] | 10128 | } |
| 10129 | |
| 10130 | X86AddressMode AM; |
| 10131 | MachineOperand &Op = MI->getOperand(0); |
Dan Gohman | d735b80 | 2008-10-03 15:45:36 +0000 | [diff] [blame] | 10132 | if (Op.isReg()) { |
Evan Cheng | 60c07e1 | 2006-07-05 22:17:51 +0000 | [diff] [blame] | 10133 | AM.BaseType = X86AddressMode::RegBase; |
| 10134 | AM.Base.Reg = Op.getReg(); |
| 10135 | } else { |
| 10136 | AM.BaseType = X86AddressMode::FrameIndexBase; |
Chris Lattner | 8aa797a | 2007-12-30 23:10:15 +0000 | [diff] [blame] | 10137 | AM.Base.FrameIndex = Op.getIndex(); |
Evan Cheng | 60c07e1 | 2006-07-05 22:17:51 +0000 | [diff] [blame] | 10138 | } |
| 10139 | Op = MI->getOperand(1); |
Dan Gohman | d735b80 | 2008-10-03 15:45:36 +0000 | [diff] [blame] | 10140 | if (Op.isImm()) |
Chris Lattner | 7fbe972 | 2006-10-20 17:42:20 +0000 | [diff] [blame] | 10141 | AM.Scale = Op.getImm(); |
Evan Cheng | 60c07e1 | 2006-07-05 22:17:51 +0000 | [diff] [blame] | 10142 | Op = MI->getOperand(2); |
Dan Gohman | d735b80 | 2008-10-03 15:45:36 +0000 | [diff] [blame] | 10143 | if (Op.isImm()) |
Chris Lattner | 7fbe972 | 2006-10-20 17:42:20 +0000 | [diff] [blame] | 10144 | AM.IndexReg = Op.getImm(); |
Evan Cheng | 60c07e1 | 2006-07-05 22:17:51 +0000 | [diff] [blame] | 10145 | Op = MI->getOperand(3); |
Dan Gohman | d735b80 | 2008-10-03 15:45:36 +0000 | [diff] [blame] | 10146 | if (Op.isGlobal()) { |
Evan Cheng | 60c07e1 | 2006-07-05 22:17:51 +0000 | [diff] [blame] | 10147 | AM.GV = Op.getGlobal(); |
| 10148 | } else { |
Chris Lattner | 7fbe972 | 2006-10-20 17:42:20 +0000 | [diff] [blame] | 10149 | AM.Disp = Op.getImm(); |
Evan Cheng | 60c07e1 | 2006-07-05 22:17:51 +0000 | [diff] [blame] | 10150 | } |
Dan Gohman | 14152b4 | 2010-07-06 20:24:04 +0000 | [diff] [blame] | 10151 | addFullAddress(BuildMI(*BB, MI, DL, TII->get(Opc)), AM) |
Chris Lattner | ac0ed5d | 2010-07-08 22:41:28 +0000 | [diff] [blame] | 10152 | .addReg(MI->getOperand(X86::AddrNumOperands).getReg()); |
Evan Cheng | 60c07e1 | 2006-07-05 22:17:51 +0000 | [diff] [blame] | 10153 | |
| 10154 | // Reload the original control word now. |
Dan Gohman | 14152b4 | 2010-07-06 20:24:04 +0000 | [diff] [blame] | 10155 | addFrameReference(BuildMI(*BB, MI, DL, |
| 10156 | TII->get(X86::FLDCW16m)), CWFrameIdx); |
Evan Cheng | 60c07e1 | 2006-07-05 22:17:51 +0000 | [diff] [blame] | 10157 | |
Dan Gohman | 14152b4 | 2010-07-06 20:24:04 +0000 | [diff] [blame] | 10158 | MI->eraseFromParent(); // The pseudo instruction is gone now. |
Evan Cheng | 60c07e1 | 2006-07-05 22:17:51 +0000 | [diff] [blame] | 10159 | return BB; |
| 10160 | } |
Eric Christopher | b120ab4 | 2009-08-18 22:50:32 +0000 | [diff] [blame] | 10161 | // String/text processing lowering. |
| 10162 | case X86::PCMPISTRM128REG: |
Bruno Cardoso Lopes | 98f9856 | 2010-07-30 19:54:33 +0000 | [diff] [blame] | 10163 | case X86::VPCMPISTRM128REG: |
Eric Christopher | b120ab4 | 2009-08-18 22:50:32 +0000 | [diff] [blame] | 10164 | return EmitPCMP(MI, BB, 3, false /* in-mem */); |
| 10165 | case X86::PCMPISTRM128MEM: |
Bruno Cardoso Lopes | 98f9856 | 2010-07-30 19:54:33 +0000 | [diff] [blame] | 10166 | case X86::VPCMPISTRM128MEM: |
Eric Christopher | b120ab4 | 2009-08-18 22:50:32 +0000 | [diff] [blame] | 10167 | return EmitPCMP(MI, BB, 3, true /* in-mem */); |
| 10168 | case X86::PCMPESTRM128REG: |
Bruno Cardoso Lopes | 98f9856 | 2010-07-30 19:54:33 +0000 | [diff] [blame] | 10169 | case X86::VPCMPESTRM128REG: |
Eric Christopher | b120ab4 | 2009-08-18 22:50:32 +0000 | [diff] [blame] | 10170 | return EmitPCMP(MI, BB, 5, false /* in mem */); |
| 10171 | case X86::PCMPESTRM128MEM: |
Bruno Cardoso Lopes | 98f9856 | 2010-07-30 19:54:33 +0000 | [diff] [blame] | 10172 | case X86::VPCMPESTRM128MEM: |
Eric Christopher | b120ab4 | 2009-08-18 22:50:32 +0000 | [diff] [blame] | 10173 | return EmitPCMP(MI, BB, 5, true /* in mem */); |
| 10174 | |
Eric Christopher | 228232b | 2010-11-30 07:20:12 +0000 | [diff] [blame] | 10175 | // Thread synchronization. |
| 10176 | case X86::MONITOR: |
| 10177 | return EmitMonitor(MI, BB); |
| 10178 | case X86::MWAIT: |
| 10179 | return EmitMwait(MI, BB); |
| 10180 | |
Eric Christopher | b120ab4 | 2009-08-18 22:50:32 +0000 | [diff] [blame] | 10181 | // Atomic Lowering. |
Mon P Wang | 63307c3 | 2008-05-05 19:05:59 +0000 | [diff] [blame] | 10182 | case X86::ATOMAND32: |
| 10183 | return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND32rr, |
Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 10184 | X86::AND32ri, X86::MOV32rm, |
Jakob Stoklund Olesen | b5378ea | 2010-07-14 23:50:27 +0000 | [diff] [blame] | 10185 | X86::LCMPXCHG32, |
Dale Johannesen | 140be2d | 2008-08-19 18:47:28 +0000 | [diff] [blame] | 10186 | X86::NOT32r, X86::EAX, |
| 10187 | X86::GR32RegisterClass); |
Mon P Wang | 63307c3 | 2008-05-05 19:05:59 +0000 | [diff] [blame] | 10188 | case X86::ATOMOR32: |
Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 10189 | return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR32rr, |
| 10190 | X86::OR32ri, X86::MOV32rm, |
Jakob Stoklund Olesen | b5378ea | 2010-07-14 23:50:27 +0000 | [diff] [blame] | 10191 | X86::LCMPXCHG32, |
Dale Johannesen | 140be2d | 2008-08-19 18:47:28 +0000 | [diff] [blame] | 10192 | X86::NOT32r, X86::EAX, |
| 10193 | X86::GR32RegisterClass); |
Mon P Wang | 63307c3 | 2008-05-05 19:05:59 +0000 | [diff] [blame] | 10194 | case X86::ATOMXOR32: |
| 10195 | return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR32rr, |
Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 10196 | X86::XOR32ri, X86::MOV32rm, |
Jakob Stoklund Olesen | b5378ea | 2010-07-14 23:50:27 +0000 | [diff] [blame] | 10197 | X86::LCMPXCHG32, |
Dale Johannesen | 140be2d | 2008-08-19 18:47:28 +0000 | [diff] [blame] | 10198 | X86::NOT32r, X86::EAX, |
| 10199 | X86::GR32RegisterClass); |
Andrew Lenharth | 507a58a | 2008-06-14 05:48:15 +0000 | [diff] [blame] | 10200 | case X86::ATOMNAND32: |
| 10201 | return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND32rr, |
Dale Johannesen | 140be2d | 2008-08-19 18:47:28 +0000 | [diff] [blame] | 10202 | X86::AND32ri, X86::MOV32rm, |
Jakob Stoklund Olesen | b5378ea | 2010-07-14 23:50:27 +0000 | [diff] [blame] | 10203 | X86::LCMPXCHG32, |
Dale Johannesen | 140be2d | 2008-08-19 18:47:28 +0000 | [diff] [blame] | 10204 | X86::NOT32r, X86::EAX, |
| 10205 | X86::GR32RegisterClass, true); |
Mon P Wang | 63307c3 | 2008-05-05 19:05:59 +0000 | [diff] [blame] | 10206 | case X86::ATOMMIN32: |
| 10207 | return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL32rr); |
| 10208 | case X86::ATOMMAX32: |
| 10209 | return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG32rr); |
| 10210 | case X86::ATOMUMIN32: |
| 10211 | return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB32rr); |
| 10212 | case X86::ATOMUMAX32: |
| 10213 | return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA32rr); |
Dale Johannesen | 140be2d | 2008-08-19 18:47:28 +0000 | [diff] [blame] | 10214 | |
| 10215 | case X86::ATOMAND16: |
| 10216 | return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND16rr, |
| 10217 | X86::AND16ri, X86::MOV16rm, |
Jakob Stoklund Olesen | b5378ea | 2010-07-14 23:50:27 +0000 | [diff] [blame] | 10218 | X86::LCMPXCHG16, |
Dale Johannesen | 140be2d | 2008-08-19 18:47:28 +0000 | [diff] [blame] | 10219 | X86::NOT16r, X86::AX, |
| 10220 | X86::GR16RegisterClass); |
| 10221 | case X86::ATOMOR16: |
Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 10222 | return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR16rr, |
Dale Johannesen | 140be2d | 2008-08-19 18:47:28 +0000 | [diff] [blame] | 10223 | X86::OR16ri, X86::MOV16rm, |
Jakob Stoklund Olesen | b5378ea | 2010-07-14 23:50:27 +0000 | [diff] [blame] | 10224 | X86::LCMPXCHG16, |
Dale Johannesen | 140be2d | 2008-08-19 18:47:28 +0000 | [diff] [blame] | 10225 | X86::NOT16r, X86::AX, |
| 10226 | X86::GR16RegisterClass); |
| 10227 | case X86::ATOMXOR16: |
| 10228 | return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR16rr, |
| 10229 | X86::XOR16ri, X86::MOV16rm, |
Jakob Stoklund Olesen | b5378ea | 2010-07-14 23:50:27 +0000 | [diff] [blame] | 10230 | X86::LCMPXCHG16, |
Dale Johannesen | 140be2d | 2008-08-19 18:47:28 +0000 | [diff] [blame] | 10231 | X86::NOT16r, X86::AX, |
| 10232 | X86::GR16RegisterClass); |
| 10233 | case X86::ATOMNAND16: |
| 10234 | return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND16rr, |
| 10235 | X86::AND16ri, X86::MOV16rm, |
Jakob Stoklund Olesen | b5378ea | 2010-07-14 23:50:27 +0000 | [diff] [blame] | 10236 | X86::LCMPXCHG16, |
Dale Johannesen | 140be2d | 2008-08-19 18:47:28 +0000 | [diff] [blame] | 10237 | X86::NOT16r, X86::AX, |
| 10238 | X86::GR16RegisterClass, true); |
| 10239 | case X86::ATOMMIN16: |
| 10240 | return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL16rr); |
| 10241 | case X86::ATOMMAX16: |
| 10242 | return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG16rr); |
| 10243 | case X86::ATOMUMIN16: |
| 10244 | return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB16rr); |
| 10245 | case X86::ATOMUMAX16: |
| 10246 | return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA16rr); |
| 10247 | |
| 10248 | case X86::ATOMAND8: |
| 10249 | return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND8rr, |
| 10250 | X86::AND8ri, X86::MOV8rm, |
Jakob Stoklund Olesen | b5378ea | 2010-07-14 23:50:27 +0000 | [diff] [blame] | 10251 | X86::LCMPXCHG8, |
Dale Johannesen | 140be2d | 2008-08-19 18:47:28 +0000 | [diff] [blame] | 10252 | X86::NOT8r, X86::AL, |
| 10253 | X86::GR8RegisterClass); |
| 10254 | case X86::ATOMOR8: |
Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 10255 | return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR8rr, |
Dale Johannesen | 140be2d | 2008-08-19 18:47:28 +0000 | [diff] [blame] | 10256 | X86::OR8ri, X86::MOV8rm, |
Jakob Stoklund Olesen | b5378ea | 2010-07-14 23:50:27 +0000 | [diff] [blame] | 10257 | X86::LCMPXCHG8, |
Dale Johannesen | 140be2d | 2008-08-19 18:47:28 +0000 | [diff] [blame] | 10258 | X86::NOT8r, X86::AL, |
| 10259 | X86::GR8RegisterClass); |
| 10260 | case X86::ATOMXOR8: |
| 10261 | return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR8rr, |
| 10262 | X86::XOR8ri, X86::MOV8rm, |
Jakob Stoklund Olesen | b5378ea | 2010-07-14 23:50:27 +0000 | [diff] [blame] | 10263 | X86::LCMPXCHG8, |
Dale Johannesen | 140be2d | 2008-08-19 18:47:28 +0000 | [diff] [blame] | 10264 | X86::NOT8r, X86::AL, |
| 10265 | X86::GR8RegisterClass); |
| 10266 | case X86::ATOMNAND8: |
| 10267 | return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND8rr, |
| 10268 | X86::AND8ri, X86::MOV8rm, |
Jakob Stoklund Olesen | b5378ea | 2010-07-14 23:50:27 +0000 | [diff] [blame] | 10269 | X86::LCMPXCHG8, |
Dale Johannesen | 140be2d | 2008-08-19 18:47:28 +0000 | [diff] [blame] | 10270 | X86::NOT8r, X86::AL, |
| 10271 | X86::GR8RegisterClass, true); |
| 10272 | // FIXME: There are no CMOV8 instructions; MIN/MAX need some other way. |
Dale Johannesen | 48c1bc2 | 2008-10-02 18:53:47 +0000 | [diff] [blame] | 10273 | // This group is for 64-bit host. |
Dale Johannesen | a99e384 | 2008-08-20 00:48:50 +0000 | [diff] [blame] | 10274 | case X86::ATOMAND64: |
| 10275 | return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND64rr, |
Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 10276 | X86::AND64ri32, X86::MOV64rm, |
Jakob Stoklund Olesen | b5378ea | 2010-07-14 23:50:27 +0000 | [diff] [blame] | 10277 | X86::LCMPXCHG64, |
Dale Johannesen | a99e384 | 2008-08-20 00:48:50 +0000 | [diff] [blame] | 10278 | X86::NOT64r, X86::RAX, |
| 10279 | X86::GR64RegisterClass); |
| 10280 | case X86::ATOMOR64: |
Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 10281 | return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR64rr, |
| 10282 | X86::OR64ri32, X86::MOV64rm, |
Jakob Stoklund Olesen | b5378ea | 2010-07-14 23:50:27 +0000 | [diff] [blame] | 10283 | X86::LCMPXCHG64, |
Dale Johannesen | a99e384 | 2008-08-20 00:48:50 +0000 | [diff] [blame] | 10284 | X86::NOT64r, X86::RAX, |
| 10285 | X86::GR64RegisterClass); |
| 10286 | case X86::ATOMXOR64: |
| 10287 | return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR64rr, |
Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 10288 | X86::XOR64ri32, X86::MOV64rm, |
Jakob Stoklund Olesen | b5378ea | 2010-07-14 23:50:27 +0000 | [diff] [blame] | 10289 | X86::LCMPXCHG64, |
Dale Johannesen | a99e384 | 2008-08-20 00:48:50 +0000 | [diff] [blame] | 10290 | X86::NOT64r, X86::RAX, |
| 10291 | X86::GR64RegisterClass); |
| 10292 | case X86::ATOMNAND64: |
| 10293 | return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND64rr, |
| 10294 | X86::AND64ri32, X86::MOV64rm, |
Jakob Stoklund Olesen | b5378ea | 2010-07-14 23:50:27 +0000 | [diff] [blame] | 10295 | X86::LCMPXCHG64, |
Dale Johannesen | a99e384 | 2008-08-20 00:48:50 +0000 | [diff] [blame] | 10296 | X86::NOT64r, X86::RAX, |
| 10297 | X86::GR64RegisterClass, true); |
| 10298 | case X86::ATOMMIN64: |
| 10299 | return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL64rr); |
| 10300 | case X86::ATOMMAX64: |
| 10301 | return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG64rr); |
| 10302 | case X86::ATOMUMIN64: |
| 10303 | return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB64rr); |
| 10304 | case X86::ATOMUMAX64: |
| 10305 | return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA64rr); |
Dale Johannesen | 48c1bc2 | 2008-10-02 18:53:47 +0000 | [diff] [blame] | 10306 | |
| 10307 | // This group does 64-bit operations on a 32-bit host. |
| 10308 | case X86::ATOMAND6432: |
Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 10309 | return EmitAtomicBit6432WithCustomInserter(MI, BB, |
Dale Johannesen | 48c1bc2 | 2008-10-02 18:53:47 +0000 | [diff] [blame] | 10310 | X86::AND32rr, X86::AND32rr, |
| 10311 | X86::AND32ri, X86::AND32ri, |
| 10312 | false); |
| 10313 | case X86::ATOMOR6432: |
Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 10314 | return EmitAtomicBit6432WithCustomInserter(MI, BB, |
Dale Johannesen | 48c1bc2 | 2008-10-02 18:53:47 +0000 | [diff] [blame] | 10315 | X86::OR32rr, X86::OR32rr, |
| 10316 | X86::OR32ri, X86::OR32ri, |
| 10317 | false); |
| 10318 | case X86::ATOMXOR6432: |
Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 10319 | return EmitAtomicBit6432WithCustomInserter(MI, BB, |
Dale Johannesen | 48c1bc2 | 2008-10-02 18:53:47 +0000 | [diff] [blame] | 10320 | X86::XOR32rr, X86::XOR32rr, |
| 10321 | X86::XOR32ri, X86::XOR32ri, |
| 10322 | false); |
| 10323 | case X86::ATOMNAND6432: |
Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 10324 | return EmitAtomicBit6432WithCustomInserter(MI, BB, |
Dale Johannesen | 48c1bc2 | 2008-10-02 18:53:47 +0000 | [diff] [blame] | 10325 | X86::AND32rr, X86::AND32rr, |
| 10326 | X86::AND32ri, X86::AND32ri, |
| 10327 | true); |
Dale Johannesen | 48c1bc2 | 2008-10-02 18:53:47 +0000 | [diff] [blame] | 10328 | case X86::ATOMADD6432: |
Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 10329 | return EmitAtomicBit6432WithCustomInserter(MI, BB, |
Dale Johannesen | 48c1bc2 | 2008-10-02 18:53:47 +0000 | [diff] [blame] | 10330 | X86::ADD32rr, X86::ADC32rr, |
| 10331 | X86::ADD32ri, X86::ADC32ri, |
| 10332 | false); |
Dale Johannesen | 48c1bc2 | 2008-10-02 18:53:47 +0000 | [diff] [blame] | 10333 | case X86::ATOMSUB6432: |
Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 10334 | return EmitAtomicBit6432WithCustomInserter(MI, BB, |
Dale Johannesen | 48c1bc2 | 2008-10-02 18:53:47 +0000 | [diff] [blame] | 10335 | X86::SUB32rr, X86::SBB32rr, |
| 10336 | X86::SUB32ri, X86::SBB32ri, |
| 10337 | false); |
Dale Johannesen | 880ae36 | 2008-10-03 22:25:52 +0000 | [diff] [blame] | 10338 | case X86::ATOMSWAP6432: |
Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 10339 | return EmitAtomicBit6432WithCustomInserter(MI, BB, |
Dale Johannesen | 880ae36 | 2008-10-03 22:25:52 +0000 | [diff] [blame] | 10340 | X86::MOV32rr, X86::MOV32rr, |
| 10341 | X86::MOV32ri, X86::MOV32ri, |
| 10342 | false); |
Dan Gohman | d6708ea | 2009-08-15 01:38:56 +0000 | [diff] [blame] | 10343 | case X86::VASTART_SAVE_XMM_REGS: |
| 10344 | return EmitVAStartSaveXMMRegsWithCustomInserter(MI, BB); |
Dan Gohman | 320afb8 | 2010-10-12 18:00:49 +0000 | [diff] [blame] | 10345 | |
| 10346 | case X86::VAARG_64: |
| 10347 | return EmitVAARG64WithCustomInserter(MI, BB); |
Evan Cheng | 60c07e1 | 2006-07-05 22:17:51 +0000 | [diff] [blame] | 10348 | } |
| 10349 | } |
| 10350 | |
| 10351 | //===----------------------------------------------------------------------===// |
| 10352 | // X86 Optimization Hooks |
| 10353 | //===----------------------------------------------------------------------===// |
| 10354 | |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 10355 | void X86TargetLowering::computeMaskedBitsForTargetNode(const SDValue Op, |
Dan Gohman | 977a76f | 2008-02-13 22:28:48 +0000 | [diff] [blame] | 10356 | const APInt &Mask, |
Dan Gohman | fd29e0e | 2008-02-13 00:35:47 +0000 | [diff] [blame] | 10357 | APInt &KnownZero, |
| 10358 | APInt &KnownOne, |
Dan Gohman | ea859be | 2007-06-22 14:59:07 +0000 | [diff] [blame] | 10359 | const SelectionDAG &DAG, |
Nate Begeman | 368e18d | 2006-02-16 21:11:51 +0000 | [diff] [blame] | 10360 | unsigned Depth) const { |
Evan Cheng | 3a03ebb | 2005-12-21 23:05:39 +0000 | [diff] [blame] | 10361 | unsigned Opc = Op.getOpcode(); |
Evan Cheng | 865f060 | 2006-04-05 06:11:20 +0000 | [diff] [blame] | 10362 | assert((Opc >= ISD::BUILTIN_OP_END || |
| 10363 | Opc == ISD::INTRINSIC_WO_CHAIN || |
| 10364 | Opc == ISD::INTRINSIC_W_CHAIN || |
| 10365 | Opc == ISD::INTRINSIC_VOID) && |
| 10366 | "Should use MaskedValueIsZero if you don't know whether Op" |
| 10367 | " is a target node!"); |
Evan Cheng | 3a03ebb | 2005-12-21 23:05:39 +0000 | [diff] [blame] | 10368 | |
Dan Gohman | f4f92f5 | 2008-02-13 23:07:24 +0000 | [diff] [blame] | 10369 | KnownZero = KnownOne = APInt(Mask.getBitWidth(), 0); // Don't know anything. |
Evan Cheng | 3a03ebb | 2005-12-21 23:05:39 +0000 | [diff] [blame] | 10370 | switch (Opc) { |
Evan Cheng | 865f060 | 2006-04-05 06:11:20 +0000 | [diff] [blame] | 10371 | default: break; |
Evan Cheng | 97d0e0e | 2009-02-02 09:15:04 +0000 | [diff] [blame] | 10372 | case X86ISD::ADD: |
| 10373 | case X86ISD::SUB: |
Chris Lattner | 5b85654 | 2010-12-20 00:59:46 +0000 | [diff] [blame] | 10374 | case X86ISD::ADC: |
| 10375 | case X86ISD::SBB: |
Evan Cheng | 97d0e0e | 2009-02-02 09:15:04 +0000 | [diff] [blame] | 10376 | case X86ISD::SMUL: |
| 10377 | case X86ISD::UMUL: |
Dan Gohman | 076aee3 | 2009-03-04 19:44:21 +0000 | [diff] [blame] | 10378 | case X86ISD::INC: |
| 10379 | case X86ISD::DEC: |
Dan Gohman | e220c4b | 2009-09-18 19:59:53 +0000 | [diff] [blame] | 10380 | case X86ISD::OR: |
| 10381 | case X86ISD::XOR: |
| 10382 | case X86ISD::AND: |
Evan Cheng | 97d0e0e | 2009-02-02 09:15:04 +0000 | [diff] [blame] | 10383 | // These nodes' second result is a boolean. |
| 10384 | if (Op.getResNo() == 0) |
| 10385 | break; |
| 10386 | // Fallthrough |
Anton Korobeynikov | 12c49af | 2006-11-21 00:01:06 +0000 | [diff] [blame] | 10387 | case X86ISD::SETCC: |
Dan Gohman | fd29e0e | 2008-02-13 00:35:47 +0000 | [diff] [blame] | 10388 | KnownZero |= APInt::getHighBitsSet(Mask.getBitWidth(), |
| 10389 | Mask.getBitWidth() - 1); |
Nate Begeman | 368e18d | 2006-02-16 21:11:51 +0000 | [diff] [blame] | 10390 | break; |
Evan Cheng | 3a03ebb | 2005-12-21 23:05:39 +0000 | [diff] [blame] | 10391 | } |
Evan Cheng | 3a03ebb | 2005-12-21 23:05:39 +0000 | [diff] [blame] | 10392 | } |
Chris Lattner | 259e97c | 2006-01-31 19:43:35 +0000 | [diff] [blame] | 10393 | |
Owen Anderson | bc146b0 | 2010-09-21 20:42:50 +0000 | [diff] [blame] | 10394 | unsigned X86TargetLowering::ComputeNumSignBitsForTargetNode(SDValue Op, |
| 10395 | unsigned Depth) const { |
| 10396 | // SETCC_CARRY sets the dest to ~0 for true or 0 for false. |
| 10397 | if (Op.getOpcode() == X86ISD::SETCC_CARRY) |
| 10398 | return Op.getValueType().getScalarType().getSizeInBits(); |
Michael J. Spencer | ec38de2 | 2010-10-10 22:04:20 +0000 | [diff] [blame] | 10399 | |
Owen Anderson | bc146b0 | 2010-09-21 20:42:50 +0000 | [diff] [blame] | 10400 | // Fallback case. |
| 10401 | return 1; |
| 10402 | } |
| 10403 | |
Evan Cheng | 206ee9d | 2006-07-07 08:33:52 +0000 | [diff] [blame] | 10404 | /// isGAPlusOffset - Returns true (and the GlobalValue and the offset) if the |
Evan Cheng | ad4196b | 2008-05-12 19:56:52 +0000 | [diff] [blame] | 10405 | /// node is a GlobalAddress + offset. |
| 10406 | bool X86TargetLowering::isGAPlusOffset(SDNode *N, |
Dan Gohman | 46510a7 | 2010-04-15 01:51:59 +0000 | [diff] [blame] | 10407 | const GlobalValue* &GA, |
| 10408 | int64_t &Offset) const { |
Evan Cheng | ad4196b | 2008-05-12 19:56:52 +0000 | [diff] [blame] | 10409 | if (N->getOpcode() == X86ISD::Wrapper) { |
| 10410 | if (isa<GlobalAddressSDNode>(N->getOperand(0))) { |
Evan Cheng | 206ee9d | 2006-07-07 08:33:52 +0000 | [diff] [blame] | 10411 | GA = cast<GlobalAddressSDNode>(N->getOperand(0))->getGlobal(); |
Dan Gohman | 6520e20 | 2008-10-18 02:06:02 +0000 | [diff] [blame] | 10412 | Offset = cast<GlobalAddressSDNode>(N->getOperand(0))->getOffset(); |
Evan Cheng | 206ee9d | 2006-07-07 08:33:52 +0000 | [diff] [blame] | 10413 | return true; |
| 10414 | } |
Evan Cheng | 206ee9d | 2006-07-07 08:33:52 +0000 | [diff] [blame] | 10415 | } |
Evan Cheng | ad4196b | 2008-05-12 19:56:52 +0000 | [diff] [blame] | 10416 | return TargetLowering::isGAPlusOffset(N, GA, Offset); |
Evan Cheng | 206ee9d | 2006-07-07 08:33:52 +0000 | [diff] [blame] | 10417 | } |
| 10418 | |
Evan Cheng | 206ee9d | 2006-07-07 08:33:52 +0000 | [diff] [blame] | 10419 | /// PerformShuffleCombine - Combine a vector_shuffle that is equal to |
| 10420 | /// build_vector load1, load2, load3, load4, <0, 1, 2, 3> into a 128-bit load |
| 10421 | /// if the load addresses are consecutive, non-overlapping, and in the right |
Nate Begeman | fdea31a | 2010-03-24 20:49:50 +0000 | [diff] [blame] | 10422 | /// order. |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 10423 | static SDValue PerformShuffleCombine(SDNode *N, SelectionDAG &DAG, |
Mon P Wang | a0fd0d5 | 2010-12-19 23:55:53 +0000 | [diff] [blame] | 10424 | TargetLowering::DAGCombinerInfo &DCI) { |
Dale Johannesen | e4d209d | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 10425 | DebugLoc dl = N->getDebugLoc(); |
Owen Anderson | e50ed30 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 10426 | EVT VT = N->getValueType(0); |
Mon P Wang | 1e95580 | 2009-04-03 02:43:30 +0000 | [diff] [blame] | 10427 | |
Eli Friedman | 7a5e555 | 2009-06-07 06:52:44 +0000 | [diff] [blame] | 10428 | if (VT.getSizeInBits() != 128) |
| 10429 | return SDValue(); |
| 10430 | |
Mon P Wang | a0fd0d5 | 2010-12-19 23:55:53 +0000 | [diff] [blame] | 10431 | // Don't create instructions with illegal types after legalize types has run. |
| 10432 | const TargetLowering &TLI = DAG.getTargetLoweringInfo(); |
| 10433 | if (!DCI.isBeforeLegalize() && !TLI.isTypeLegal(VT.getVectorElementType())) |
| 10434 | return SDValue(); |
| 10435 | |
Nate Begeman | fdea31a | 2010-03-24 20:49:50 +0000 | [diff] [blame] | 10436 | SmallVector<SDValue, 16> Elts; |
| 10437 | for (unsigned i = 0, e = VT.getVectorNumElements(); i != e; ++i) |
Bruno Cardoso Lopes | e8f279c | 2010-09-03 22:09:41 +0000 | [diff] [blame] | 10438 | Elts.push_back(getShuffleScalarElt(N, i, DAG, 0)); |
Bruno Cardoso Lopes | 27f1279 | 2010-08-28 02:46:39 +0000 | [diff] [blame] | 10439 | |
Nate Begeman | fdea31a | 2010-03-24 20:49:50 +0000 | [diff] [blame] | 10440 | return EltsFromConsecutiveLoads(VT, Elts, dl, DAG); |
Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 10441 | } |
Evan Cheng | d880b97 | 2008-05-09 21:53:03 +0000 | [diff] [blame] | 10442 | |
Bruno Cardoso Lopes | b3e0669 | 2010-09-03 19:55:05 +0000 | [diff] [blame] | 10443 | /// PerformEXTRACT_VECTOR_ELTCombine - Detect vector gather/scatter index |
| 10444 | /// generation and convert it from being a bunch of shuffles and extracts |
| 10445 | /// to a simple store and scalar loads to extract the elements. |
Dan Gohman | 1bbf72b | 2010-03-15 23:23:03 +0000 | [diff] [blame] | 10446 | static SDValue PerformEXTRACT_VECTOR_ELTCombine(SDNode *N, SelectionDAG &DAG, |
| 10447 | const TargetLowering &TLI) { |
| 10448 | SDValue InputVector = N->getOperand(0); |
| 10449 | |
| 10450 | // Only operate on vectors of 4 elements, where the alternative shuffling |
| 10451 | // gets to be more expensive. |
| 10452 | if (InputVector.getValueType() != MVT::v4i32) |
| 10453 | return SDValue(); |
| 10454 | |
| 10455 | // Check whether every use of InputVector is an EXTRACT_VECTOR_ELT with a |
| 10456 | // single use which is a sign-extend or zero-extend, and all elements are |
| 10457 | // used. |
| 10458 | SmallVector<SDNode *, 4> Uses; |
| 10459 | unsigned ExtractedElements = 0; |
| 10460 | for (SDNode::use_iterator UI = InputVector.getNode()->use_begin(), |
| 10461 | UE = InputVector.getNode()->use_end(); UI != UE; ++UI) { |
| 10462 | if (UI.getUse().getResNo() != InputVector.getResNo()) |
| 10463 | return SDValue(); |
| 10464 | |
| 10465 | SDNode *Extract = *UI; |
| 10466 | if (Extract->getOpcode() != ISD::EXTRACT_VECTOR_ELT) |
| 10467 | return SDValue(); |
| 10468 | |
| 10469 | if (Extract->getValueType(0) != MVT::i32) |
| 10470 | return SDValue(); |
| 10471 | if (!Extract->hasOneUse()) |
| 10472 | return SDValue(); |
| 10473 | if (Extract->use_begin()->getOpcode() != ISD::SIGN_EXTEND && |
| 10474 | Extract->use_begin()->getOpcode() != ISD::ZERO_EXTEND) |
| 10475 | return SDValue(); |
| 10476 | if (!isa<ConstantSDNode>(Extract->getOperand(1))) |
| 10477 | return SDValue(); |
| 10478 | |
| 10479 | // Record which element was extracted. |
| 10480 | ExtractedElements |= |
| 10481 | 1 << cast<ConstantSDNode>(Extract->getOperand(1))->getZExtValue(); |
| 10482 | |
| 10483 | Uses.push_back(Extract); |
| 10484 | } |
| 10485 | |
| 10486 | // If not all the elements were used, this may not be worthwhile. |
| 10487 | if (ExtractedElements != 15) |
| 10488 | return SDValue(); |
| 10489 | |
| 10490 | // Ok, we've now decided to do the transformation. |
| 10491 | DebugLoc dl = InputVector.getDebugLoc(); |
| 10492 | |
| 10493 | // Store the value to a temporary stack slot. |
| 10494 | SDValue StackPtr = DAG.CreateStackTemporary(InputVector.getValueType()); |
Chris Lattner | 8026a9d | 2010-09-21 17:50:43 +0000 | [diff] [blame] | 10495 | SDValue Ch = DAG.getStore(DAG.getEntryNode(), dl, InputVector, StackPtr, |
| 10496 | MachinePointerInfo(), false, false, 0); |
Dan Gohman | 1bbf72b | 2010-03-15 23:23:03 +0000 | [diff] [blame] | 10497 | |
| 10498 | // Replace each use (extract) with a load of the appropriate element. |
| 10499 | for (SmallVectorImpl<SDNode *>::iterator UI = Uses.begin(), |
| 10500 | UE = Uses.end(); UI != UE; ++UI) { |
| 10501 | SDNode *Extract = *UI; |
| 10502 | |
| 10503 | // Compute the element's address. |
| 10504 | SDValue Idx = Extract->getOperand(1); |
| 10505 | unsigned EltSize = |
| 10506 | InputVector.getValueType().getVectorElementType().getSizeInBits()/8; |
| 10507 | uint64_t Offset = EltSize * cast<ConstantSDNode>(Idx)->getZExtValue(); |
| 10508 | SDValue OffsetVal = DAG.getConstant(Offset, TLI.getPointerTy()); |
| 10509 | |
Eric Christopher | 90eb402 | 2010-07-22 00:26:08 +0000 | [diff] [blame] | 10510 | SDValue ScalarAddr = DAG.getNode(ISD::ADD, dl, Idx.getValueType(), |
Chris Lattner | 51abfe4 | 2010-09-21 06:02:19 +0000 | [diff] [blame] | 10511 | StackPtr, OffsetVal); |
Dan Gohman | 1bbf72b | 2010-03-15 23:23:03 +0000 | [diff] [blame] | 10512 | |
| 10513 | // Load the scalar. |
Eric Christopher | 90eb402 | 2010-07-22 00:26:08 +0000 | [diff] [blame] | 10514 | SDValue LoadScalar = DAG.getLoad(Extract->getValueType(0), dl, Ch, |
Chris Lattner | 51abfe4 | 2010-09-21 06:02:19 +0000 | [diff] [blame] | 10515 | ScalarAddr, MachinePointerInfo(), |
| 10516 | false, false, 0); |
Dan Gohman | 1bbf72b | 2010-03-15 23:23:03 +0000 | [diff] [blame] | 10517 | |
| 10518 | // Replace the exact with the load. |
| 10519 | DAG.ReplaceAllUsesOfValueWith(SDValue(Extract, 0), LoadScalar); |
| 10520 | } |
| 10521 | |
| 10522 | // The replacement was made in place; don't return anything. |
| 10523 | return SDValue(); |
| 10524 | } |
| 10525 | |
Chris Lattner | 83e6c99 | 2006-10-04 06:57:07 +0000 | [diff] [blame] | 10526 | /// PerformSELECTCombine - Do target-specific dag combines on SELECT nodes. |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 10527 | static SDValue PerformSELECTCombine(SDNode *N, SelectionDAG &DAG, |
Chris Lattner | 47b4ce8 | 2009-03-11 05:48:52 +0000 | [diff] [blame] | 10528 | const X86Subtarget *Subtarget) { |
| 10529 | DebugLoc DL = N->getDebugLoc(); |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 10530 | SDValue Cond = N->getOperand(0); |
Chris Lattner | 47b4ce8 | 2009-03-11 05:48:52 +0000 | [diff] [blame] | 10531 | // Get the LHS/RHS of the select. |
| 10532 | SDValue LHS = N->getOperand(1); |
| 10533 | SDValue RHS = N->getOperand(2); |
Eric Christopher | fd17929 | 2009-08-27 18:07:15 +0000 | [diff] [blame] | 10534 | |
Dan Gohman | 670e539 | 2009-09-21 18:03:22 +0000 | [diff] [blame] | 10535 | // If we have SSE[12] support, try to form min/max nodes. SSE min/max |
Dan Gohman | 8ce05da | 2010-02-22 04:03:39 +0000 | [diff] [blame] | 10536 | // instructions match the semantics of the common C idiom x<y?x:y but not |
| 10537 | // x<=y?x:y, because of how they handle negative zero (which can be |
| 10538 | // ignored in unsafe-math mode). |
Chris Lattner | 83e6c99 | 2006-10-04 06:57:07 +0000 | [diff] [blame] | 10539 | if (Subtarget->hasSSE2() && |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 10540 | (LHS.getValueType() == MVT::f32 || LHS.getValueType() == MVT::f64) && |
Chris Lattner | 47b4ce8 | 2009-03-11 05:48:52 +0000 | [diff] [blame] | 10541 | Cond.getOpcode() == ISD::SETCC) { |
| 10542 | ISD::CondCode CC = cast<CondCodeSDNode>(Cond.getOperand(2))->get(); |
Anton Korobeynikov | 12c49af | 2006-11-21 00:01:06 +0000 | [diff] [blame] | 10543 | |
Chris Lattner | 47b4ce8 | 2009-03-11 05:48:52 +0000 | [diff] [blame] | 10544 | unsigned Opcode = 0; |
Dan Gohman | 670e539 | 2009-09-21 18:03:22 +0000 | [diff] [blame] | 10545 | // Check for x CC y ? x : y. |
Dan Gohman | e832693 | 2010-02-24 06:52:40 +0000 | [diff] [blame] | 10546 | if (DAG.isEqualTo(LHS, Cond.getOperand(0)) && |
| 10547 | DAG.isEqualTo(RHS, Cond.getOperand(1))) { |
Chris Lattner | 47b4ce8 | 2009-03-11 05:48:52 +0000 | [diff] [blame] | 10548 | switch (CC) { |
| 10549 | default: break; |
Dan Gohman | 670e539 | 2009-09-21 18:03:22 +0000 | [diff] [blame] | 10550 | case ISD::SETULT: |
Dan Gohman | e832693 | 2010-02-24 06:52:40 +0000 | [diff] [blame] | 10551 | // Converting this to a min would handle NaNs incorrectly, and swapping |
| 10552 | // the operands would cause it to handle comparisons between positive |
| 10553 | // and negative zero incorrectly. |
Evan Cheng | 60108e9 | 2010-07-15 22:07:12 +0000 | [diff] [blame] | 10554 | if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS)) { |
Dan Gohman | e832693 | 2010-02-24 06:52:40 +0000 | [diff] [blame] | 10555 | if (!UnsafeFPMath && |
| 10556 | !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS))) |
| 10557 | break; |
| 10558 | std::swap(LHS, RHS); |
| 10559 | } |
Dan Gohman | 670e539 | 2009-09-21 18:03:22 +0000 | [diff] [blame] | 10560 | Opcode = X86ISD::FMIN; |
| 10561 | break; |
| 10562 | case ISD::SETOLE: |
Dan Gohman | e832693 | 2010-02-24 06:52:40 +0000 | [diff] [blame] | 10563 | // Converting this to a min would handle comparisons between positive |
| 10564 | // and negative zero incorrectly. |
| 10565 | if (!UnsafeFPMath && |
| 10566 | !DAG.isKnownNeverZero(LHS) && !DAG.isKnownNeverZero(RHS)) |
| 10567 | break; |
Dan Gohman | 670e539 | 2009-09-21 18:03:22 +0000 | [diff] [blame] | 10568 | Opcode = X86ISD::FMIN; |
| 10569 | break; |
Chris Lattner | 47b4ce8 | 2009-03-11 05:48:52 +0000 | [diff] [blame] | 10570 | case ISD::SETULE: |
Dan Gohman | e832693 | 2010-02-24 06:52:40 +0000 | [diff] [blame] | 10571 | // Converting this to a min would handle both negative zeros and NaNs |
| 10572 | // incorrectly, but we can swap the operands to fix both. |
| 10573 | std::swap(LHS, RHS); |
Dan Gohman | 670e539 | 2009-09-21 18:03:22 +0000 | [diff] [blame] | 10574 | case ISD::SETOLT: |
Chris Lattner | 47b4ce8 | 2009-03-11 05:48:52 +0000 | [diff] [blame] | 10575 | case ISD::SETLT: |
Dan Gohman | 670e539 | 2009-09-21 18:03:22 +0000 | [diff] [blame] | 10576 | case ISD::SETLE: |
Chris Lattner | 47b4ce8 | 2009-03-11 05:48:52 +0000 | [diff] [blame] | 10577 | Opcode = X86ISD::FMIN; |
| 10578 | break; |
Anton Korobeynikov | 12c49af | 2006-11-21 00:01:06 +0000 | [diff] [blame] | 10579 | |
Dan Gohman | 670e539 | 2009-09-21 18:03:22 +0000 | [diff] [blame] | 10580 | case ISD::SETOGE: |
Dan Gohman | e832693 | 2010-02-24 06:52:40 +0000 | [diff] [blame] | 10581 | // Converting this to a max would handle comparisons between positive |
| 10582 | // and negative zero incorrectly. |
| 10583 | if (!UnsafeFPMath && |
| 10584 | !DAG.isKnownNeverZero(LHS) && !DAG.isKnownNeverZero(LHS)) |
| 10585 | break; |
Dan Gohman | 670e539 | 2009-09-21 18:03:22 +0000 | [diff] [blame] | 10586 | Opcode = X86ISD::FMAX; |
| 10587 | break; |
Chris Lattner | 47b4ce8 | 2009-03-11 05:48:52 +0000 | [diff] [blame] | 10588 | case ISD::SETUGT: |
Dan Gohman | e832693 | 2010-02-24 06:52:40 +0000 | [diff] [blame] | 10589 | // Converting this to a max would handle NaNs incorrectly, and swapping |
| 10590 | // the operands would cause it to handle comparisons between positive |
| 10591 | // and negative zero incorrectly. |
Evan Cheng | 60108e9 | 2010-07-15 22:07:12 +0000 | [diff] [blame] | 10592 | if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS)) { |
Dan Gohman | e832693 | 2010-02-24 06:52:40 +0000 | [diff] [blame] | 10593 | if (!UnsafeFPMath && |
| 10594 | !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS))) |
| 10595 | break; |
| 10596 | std::swap(LHS, RHS); |
| 10597 | } |
Dan Gohman | 670e539 | 2009-09-21 18:03:22 +0000 | [diff] [blame] | 10598 | Opcode = X86ISD::FMAX; |
| 10599 | break; |
| 10600 | case ISD::SETUGE: |
Dan Gohman | e832693 | 2010-02-24 06:52:40 +0000 | [diff] [blame] | 10601 | // Converting this to a max would handle both negative zeros and NaNs |
| 10602 | // incorrectly, but we can swap the operands to fix both. |
| 10603 | std::swap(LHS, RHS); |
Dan Gohman | 670e539 | 2009-09-21 18:03:22 +0000 | [diff] [blame] | 10604 | case ISD::SETOGT: |
Chris Lattner | 47b4ce8 | 2009-03-11 05:48:52 +0000 | [diff] [blame] | 10605 | case ISD::SETGT: |
Chris Lattner | 47b4ce8 | 2009-03-11 05:48:52 +0000 | [diff] [blame] | 10606 | case ISD::SETGE: |
| 10607 | Opcode = X86ISD::FMAX; |
| 10608 | break; |
Chris Lattner | 83e6c99 | 2006-10-04 06:57:07 +0000 | [diff] [blame] | 10609 | } |
Dan Gohman | 670e539 | 2009-09-21 18:03:22 +0000 | [diff] [blame] | 10610 | // Check for x CC y ? y : x -- a min/max with reversed arms. |
Dan Gohman | e832693 | 2010-02-24 06:52:40 +0000 | [diff] [blame] | 10611 | } else if (DAG.isEqualTo(LHS, Cond.getOperand(1)) && |
| 10612 | DAG.isEqualTo(RHS, Cond.getOperand(0))) { |
Chris Lattner | 47b4ce8 | 2009-03-11 05:48:52 +0000 | [diff] [blame] | 10613 | switch (CC) { |
| 10614 | default: break; |
Dan Gohman | 670e539 | 2009-09-21 18:03:22 +0000 | [diff] [blame] | 10615 | case ISD::SETOGE: |
Dan Gohman | e832693 | 2010-02-24 06:52:40 +0000 | [diff] [blame] | 10616 | // Converting this to a min would handle comparisons between positive |
| 10617 | // and negative zero incorrectly, and swapping the operands would |
| 10618 | // cause it to handle NaNs incorrectly. |
| 10619 | if (!UnsafeFPMath && |
| 10620 | !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS))) { |
Evan Cheng | 60108e9 | 2010-07-15 22:07:12 +0000 | [diff] [blame] | 10621 | if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS)) |
Dan Gohman | e832693 | 2010-02-24 06:52:40 +0000 | [diff] [blame] | 10622 | break; |
| 10623 | std::swap(LHS, RHS); |
| 10624 | } |
Dan Gohman | 670e539 | 2009-09-21 18:03:22 +0000 | [diff] [blame] | 10625 | Opcode = X86ISD::FMIN; |
Dan Gohman | 8d44b28 | 2009-09-03 20:34:31 +0000 | [diff] [blame] | 10626 | break; |
Dan Gohman | 670e539 | 2009-09-21 18:03:22 +0000 | [diff] [blame] | 10627 | case ISD::SETUGT: |
Dan Gohman | e832693 | 2010-02-24 06:52:40 +0000 | [diff] [blame] | 10628 | // Converting this to a min would handle NaNs incorrectly. |
| 10629 | if (!UnsafeFPMath && |
| 10630 | (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS))) |
| 10631 | break; |
Dan Gohman | 670e539 | 2009-09-21 18:03:22 +0000 | [diff] [blame] | 10632 | Opcode = X86ISD::FMIN; |
| 10633 | break; |
| 10634 | case ISD::SETUGE: |
Dan Gohman | e832693 | 2010-02-24 06:52:40 +0000 | [diff] [blame] | 10635 | // Converting this to a min would handle both negative zeros and NaNs |
| 10636 | // incorrectly, but we can swap the operands to fix both. |
| 10637 | std::swap(LHS, RHS); |
Dan Gohman | 670e539 | 2009-09-21 18:03:22 +0000 | [diff] [blame] | 10638 | case ISD::SETOGT: |
Chris Lattner | 47b4ce8 | 2009-03-11 05:48:52 +0000 | [diff] [blame] | 10639 | case ISD::SETGT: |
Chris Lattner | 47b4ce8 | 2009-03-11 05:48:52 +0000 | [diff] [blame] | 10640 | case ISD::SETGE: |
| 10641 | Opcode = X86ISD::FMIN; |
| 10642 | break; |
Anton Korobeynikov | 12c49af | 2006-11-21 00:01:06 +0000 | [diff] [blame] | 10643 | |
Dan Gohman | 670e539 | 2009-09-21 18:03:22 +0000 | [diff] [blame] | 10644 | case ISD::SETULT: |
Dan Gohman | e832693 | 2010-02-24 06:52:40 +0000 | [diff] [blame] | 10645 | // Converting this to a max would handle NaNs incorrectly. |
Evan Cheng | 60108e9 | 2010-07-15 22:07:12 +0000 | [diff] [blame] | 10646 | if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS)) |
Dan Gohman | e832693 | 2010-02-24 06:52:40 +0000 | [diff] [blame] | 10647 | break; |
Dan Gohman | 670e539 | 2009-09-21 18:03:22 +0000 | [diff] [blame] | 10648 | Opcode = X86ISD::FMAX; |
Dan Gohman | 8d44b28 | 2009-09-03 20:34:31 +0000 | [diff] [blame] | 10649 | break; |
Dan Gohman | 670e539 | 2009-09-21 18:03:22 +0000 | [diff] [blame] | 10650 | case ISD::SETOLE: |
Dan Gohman | e832693 | 2010-02-24 06:52:40 +0000 | [diff] [blame] | 10651 | // Converting this to a max would handle comparisons between positive |
| 10652 | // and negative zero incorrectly, and swapping the operands would |
| 10653 | // cause it to handle NaNs incorrectly. |
| 10654 | if (!UnsafeFPMath && |
| 10655 | !DAG.isKnownNeverZero(LHS) && !DAG.isKnownNeverZero(RHS)) { |
Evan Cheng | 60108e9 | 2010-07-15 22:07:12 +0000 | [diff] [blame] | 10656 | if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS)) |
Dan Gohman | e832693 | 2010-02-24 06:52:40 +0000 | [diff] [blame] | 10657 | break; |
| 10658 | std::swap(LHS, RHS); |
| 10659 | } |
Dan Gohman | 670e539 | 2009-09-21 18:03:22 +0000 | [diff] [blame] | 10660 | Opcode = X86ISD::FMAX; |
| 10661 | break; |
| 10662 | case ISD::SETULE: |
Dan Gohman | e832693 | 2010-02-24 06:52:40 +0000 | [diff] [blame] | 10663 | // Converting this to a max would handle both negative zeros and NaNs |
| 10664 | // incorrectly, but we can swap the operands to fix both. |
| 10665 | std::swap(LHS, RHS); |
Dan Gohman | 670e539 | 2009-09-21 18:03:22 +0000 | [diff] [blame] | 10666 | case ISD::SETOLT: |
Chris Lattner | 47b4ce8 | 2009-03-11 05:48:52 +0000 | [diff] [blame] | 10667 | case ISD::SETLT: |
Dan Gohman | 670e539 | 2009-09-21 18:03:22 +0000 | [diff] [blame] | 10668 | case ISD::SETLE: |
Chris Lattner | 47b4ce8 | 2009-03-11 05:48:52 +0000 | [diff] [blame] | 10669 | Opcode = X86ISD::FMAX; |
| 10670 | break; |
| 10671 | } |
Chris Lattner | 83e6c99 | 2006-10-04 06:57:07 +0000 | [diff] [blame] | 10672 | } |
Anton Korobeynikov | 12c49af | 2006-11-21 00:01:06 +0000 | [diff] [blame] | 10673 | |
Chris Lattner | 47b4ce8 | 2009-03-11 05:48:52 +0000 | [diff] [blame] | 10674 | if (Opcode) |
| 10675 | return DAG.getNode(Opcode, DL, N->getValueType(0), LHS, RHS); |
Chris Lattner | 83e6c99 | 2006-10-04 06:57:07 +0000 | [diff] [blame] | 10676 | } |
Eric Christopher | fd17929 | 2009-08-27 18:07:15 +0000 | [diff] [blame] | 10677 | |
Chris Lattner | d1980a5 | 2009-03-12 06:52:53 +0000 | [diff] [blame] | 10678 | // If this is a select between two integer constants, try to do some |
| 10679 | // optimizations. |
Chris Lattner | cee56e7 | 2009-03-13 05:53:31 +0000 | [diff] [blame] | 10680 | if (ConstantSDNode *TrueC = dyn_cast<ConstantSDNode>(LHS)) { |
| 10681 | if (ConstantSDNode *FalseC = dyn_cast<ConstantSDNode>(RHS)) |
Chris Lattner | d1980a5 | 2009-03-12 06:52:53 +0000 | [diff] [blame] | 10682 | // Don't do this for crazy integer types. |
| 10683 | if (DAG.getTargetLoweringInfo().isTypeLegal(LHS.getValueType())) { |
| 10684 | // If this is efficiently invertible, canonicalize the LHSC/RHSC values |
Chris Lattner | cee56e7 | 2009-03-13 05:53:31 +0000 | [diff] [blame] | 10685 | // so that TrueC (the true value) is larger than FalseC. |
Chris Lattner | d1980a5 | 2009-03-12 06:52:53 +0000 | [diff] [blame] | 10686 | bool NeedsCondInvert = false; |
Eric Christopher | fd17929 | 2009-08-27 18:07:15 +0000 | [diff] [blame] | 10687 | |
Chris Lattner | cee56e7 | 2009-03-13 05:53:31 +0000 | [diff] [blame] | 10688 | if (TrueC->getAPIntValue().ult(FalseC->getAPIntValue()) && |
Chris Lattner | d1980a5 | 2009-03-12 06:52:53 +0000 | [diff] [blame] | 10689 | // Efficiently invertible. |
| 10690 | (Cond.getOpcode() == ISD::SETCC || // setcc -> invertible. |
| 10691 | (Cond.getOpcode() == ISD::XOR && // xor(X, C) -> invertible. |
| 10692 | isa<ConstantSDNode>(Cond.getOperand(1))))) { |
| 10693 | NeedsCondInvert = true; |
Chris Lattner | cee56e7 | 2009-03-13 05:53:31 +0000 | [diff] [blame] | 10694 | std::swap(TrueC, FalseC); |
Chris Lattner | d1980a5 | 2009-03-12 06:52:53 +0000 | [diff] [blame] | 10695 | } |
Eric Christopher | fd17929 | 2009-08-27 18:07:15 +0000 | [diff] [blame] | 10696 | |
Chris Lattner | d1980a5 | 2009-03-12 06:52:53 +0000 | [diff] [blame] | 10697 | // Optimize C ? 8 : 0 -> zext(C) << 3. Likewise for any pow2/0. |
Chris Lattner | cee56e7 | 2009-03-13 05:53:31 +0000 | [diff] [blame] | 10698 | if (FalseC->getAPIntValue() == 0 && |
| 10699 | TrueC->getAPIntValue().isPowerOf2()) { |
Chris Lattner | d1980a5 | 2009-03-12 06:52:53 +0000 | [diff] [blame] | 10700 | if (NeedsCondInvert) // Invert the condition if needed. |
| 10701 | Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond, |
| 10702 | DAG.getConstant(1, Cond.getValueType())); |
Eric Christopher | fd17929 | 2009-08-27 18:07:15 +0000 | [diff] [blame] | 10703 | |
Chris Lattner | d1980a5 | 2009-03-12 06:52:53 +0000 | [diff] [blame] | 10704 | // Zero extend the condition if needed. |
| 10705 | Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, LHS.getValueType(), Cond); |
Eric Christopher | fd17929 | 2009-08-27 18:07:15 +0000 | [diff] [blame] | 10706 | |
Chris Lattner | cee56e7 | 2009-03-13 05:53:31 +0000 | [diff] [blame] | 10707 | unsigned ShAmt = TrueC->getAPIntValue().logBase2(); |
Chris Lattner | d1980a5 | 2009-03-12 06:52:53 +0000 | [diff] [blame] | 10708 | return DAG.getNode(ISD::SHL, DL, LHS.getValueType(), Cond, |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 10709 | DAG.getConstant(ShAmt, MVT::i8)); |
Chris Lattner | d1980a5 | 2009-03-12 06:52:53 +0000 | [diff] [blame] | 10710 | } |
Eric Christopher | fd17929 | 2009-08-27 18:07:15 +0000 | [diff] [blame] | 10711 | |
Chris Lattner | 97a29a5 | 2009-03-13 05:22:11 +0000 | [diff] [blame] | 10712 | // Optimize Cond ? cst+1 : cst -> zext(setcc(C)+cst. |
Chris Lattner | cee56e7 | 2009-03-13 05:53:31 +0000 | [diff] [blame] | 10713 | if (FalseC->getAPIntValue()+1 == TrueC->getAPIntValue()) { |
Chris Lattner | 97a29a5 | 2009-03-13 05:22:11 +0000 | [diff] [blame] | 10714 | if (NeedsCondInvert) // Invert the condition if needed. |
| 10715 | Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond, |
| 10716 | DAG.getConstant(1, Cond.getValueType())); |
Eric Christopher | fd17929 | 2009-08-27 18:07:15 +0000 | [diff] [blame] | 10717 | |
Chris Lattner | 97a29a5 | 2009-03-13 05:22:11 +0000 | [diff] [blame] | 10718 | // Zero extend the condition if needed. |
Chris Lattner | cee56e7 | 2009-03-13 05:53:31 +0000 | [diff] [blame] | 10719 | Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, |
| 10720 | FalseC->getValueType(0), Cond); |
Chris Lattner | 97a29a5 | 2009-03-13 05:22:11 +0000 | [diff] [blame] | 10721 | return DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond, |
Chris Lattner | cee56e7 | 2009-03-13 05:53:31 +0000 | [diff] [blame] | 10722 | SDValue(FalseC, 0)); |
Chris Lattner | 97a29a5 | 2009-03-13 05:22:11 +0000 | [diff] [blame] | 10723 | } |
Eric Christopher | fd17929 | 2009-08-27 18:07:15 +0000 | [diff] [blame] | 10724 | |
Chris Lattner | cee56e7 | 2009-03-13 05:53:31 +0000 | [diff] [blame] | 10725 | // Optimize cases that will turn into an LEA instruction. This requires |
| 10726 | // an i32 or i64 and an efficient multiplier (1, 2, 3, 4, 5, 8, 9). |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 10727 | if (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i64) { |
Chris Lattner | cee56e7 | 2009-03-13 05:53:31 +0000 | [diff] [blame] | 10728 | uint64_t Diff = TrueC->getZExtValue()-FalseC->getZExtValue(); |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 10729 | if (N->getValueType(0) == MVT::i32) Diff = (unsigned)Diff; |
Eric Christopher | fd17929 | 2009-08-27 18:07:15 +0000 | [diff] [blame] | 10730 | |
Chris Lattner | cee56e7 | 2009-03-13 05:53:31 +0000 | [diff] [blame] | 10731 | bool isFastMultiplier = false; |
| 10732 | if (Diff < 10) { |
| 10733 | switch ((unsigned char)Diff) { |
| 10734 | default: break; |
| 10735 | case 1: // result = add base, cond |
| 10736 | case 2: // result = lea base( , cond*2) |
| 10737 | case 3: // result = lea base(cond, cond*2) |
| 10738 | case 4: // result = lea base( , cond*4) |
| 10739 | case 5: // result = lea base(cond, cond*4) |
| 10740 | case 8: // result = lea base( , cond*8) |
| 10741 | case 9: // result = lea base(cond, cond*8) |
| 10742 | isFastMultiplier = true; |
| 10743 | break; |
| 10744 | } |
| 10745 | } |
Eric Christopher | fd17929 | 2009-08-27 18:07:15 +0000 | [diff] [blame] | 10746 | |
Chris Lattner | cee56e7 | 2009-03-13 05:53:31 +0000 | [diff] [blame] | 10747 | if (isFastMultiplier) { |
| 10748 | APInt Diff = TrueC->getAPIntValue()-FalseC->getAPIntValue(); |
| 10749 | if (NeedsCondInvert) // Invert the condition if needed. |
| 10750 | Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond, |
| 10751 | DAG.getConstant(1, Cond.getValueType())); |
Eric Christopher | fd17929 | 2009-08-27 18:07:15 +0000 | [diff] [blame] | 10752 | |
Chris Lattner | cee56e7 | 2009-03-13 05:53:31 +0000 | [diff] [blame] | 10753 | // Zero extend the condition if needed. |
| 10754 | Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, FalseC->getValueType(0), |
| 10755 | Cond); |
| 10756 | // Scale the condition by the difference. |
| 10757 | if (Diff != 1) |
| 10758 | Cond = DAG.getNode(ISD::MUL, DL, Cond.getValueType(), Cond, |
| 10759 | DAG.getConstant(Diff, Cond.getValueType())); |
Eric Christopher | fd17929 | 2009-08-27 18:07:15 +0000 | [diff] [blame] | 10760 | |
Chris Lattner | cee56e7 | 2009-03-13 05:53:31 +0000 | [diff] [blame] | 10761 | // Add the base if non-zero. |
| 10762 | if (FalseC->getAPIntValue() != 0) |
| 10763 | Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond, |
| 10764 | SDValue(FalseC, 0)); |
| 10765 | return Cond; |
| 10766 | } |
Eric Christopher | fd17929 | 2009-08-27 18:07:15 +0000 | [diff] [blame] | 10767 | } |
Chris Lattner | d1980a5 | 2009-03-12 06:52:53 +0000 | [diff] [blame] | 10768 | } |
| 10769 | } |
Eric Christopher | fd17929 | 2009-08-27 18:07:15 +0000 | [diff] [blame] | 10770 | |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 10771 | return SDValue(); |
Chris Lattner | 83e6c99 | 2006-10-04 06:57:07 +0000 | [diff] [blame] | 10772 | } |
| 10773 | |
Chris Lattner | d1980a5 | 2009-03-12 06:52:53 +0000 | [diff] [blame] | 10774 | /// Optimize X86ISD::CMOV [LHS, RHS, CONDCODE (e.g. X86::COND_NE), CONDVAL] |
| 10775 | static SDValue PerformCMOVCombine(SDNode *N, SelectionDAG &DAG, |
| 10776 | TargetLowering::DAGCombinerInfo &DCI) { |
| 10777 | DebugLoc DL = N->getDebugLoc(); |
Eric Christopher | fd17929 | 2009-08-27 18:07:15 +0000 | [diff] [blame] | 10778 | |
Chris Lattner | d1980a5 | 2009-03-12 06:52:53 +0000 | [diff] [blame] | 10779 | // If the flag operand isn't dead, don't touch this CMOV. |
| 10780 | if (N->getNumValues() == 2 && !SDValue(N, 1).use_empty()) |
| 10781 | return SDValue(); |
Eric Christopher | fd17929 | 2009-08-27 18:07:15 +0000 | [diff] [blame] | 10782 | |
Chris Lattner | d1980a5 | 2009-03-12 06:52:53 +0000 | [diff] [blame] | 10783 | // If this is a select between two integer constants, try to do some |
| 10784 | // optimizations. Note that the operands are ordered the opposite of SELECT |
| 10785 | // operands. |
| 10786 | if (ConstantSDNode *TrueC = dyn_cast<ConstantSDNode>(N->getOperand(1))) { |
| 10787 | if (ConstantSDNode *FalseC = dyn_cast<ConstantSDNode>(N->getOperand(0))) { |
| 10788 | // Canonicalize the TrueC/FalseC values so that TrueC (the true value) is |
| 10789 | // larger than FalseC (the false value). |
| 10790 | X86::CondCode CC = (X86::CondCode)N->getConstantOperandVal(2); |
Eric Christopher | fd17929 | 2009-08-27 18:07:15 +0000 | [diff] [blame] | 10791 | |
Chris Lattner | d1980a5 | 2009-03-12 06:52:53 +0000 | [diff] [blame] | 10792 | if (TrueC->getAPIntValue().ult(FalseC->getAPIntValue())) { |
| 10793 | CC = X86::GetOppositeBranchCondition(CC); |
| 10794 | std::swap(TrueC, FalseC); |
| 10795 | } |
Eric Christopher | fd17929 | 2009-08-27 18:07:15 +0000 | [diff] [blame] | 10796 | |
Chris Lattner | d1980a5 | 2009-03-12 06:52:53 +0000 | [diff] [blame] | 10797 | // Optimize C ? 8 : 0 -> zext(setcc(C)) << 3. Likewise for any pow2/0. |
Chris Lattner | cee56e7 | 2009-03-13 05:53:31 +0000 | [diff] [blame] | 10798 | // This is efficient for any integer data type (including i8/i16) and |
| 10799 | // shift amount. |
Chris Lattner | d1980a5 | 2009-03-12 06:52:53 +0000 | [diff] [blame] | 10800 | if (FalseC->getAPIntValue() == 0 && TrueC->getAPIntValue().isPowerOf2()) { |
| 10801 | SDValue Cond = N->getOperand(3); |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 10802 | Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8, |
| 10803 | DAG.getConstant(CC, MVT::i8), Cond); |
Eric Christopher | fd17929 | 2009-08-27 18:07:15 +0000 | [diff] [blame] | 10804 | |
Chris Lattner | d1980a5 | 2009-03-12 06:52:53 +0000 | [diff] [blame] | 10805 | // Zero extend the condition if needed. |
| 10806 | Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, TrueC->getValueType(0), Cond); |
Eric Christopher | fd17929 | 2009-08-27 18:07:15 +0000 | [diff] [blame] | 10807 | |
Chris Lattner | d1980a5 | 2009-03-12 06:52:53 +0000 | [diff] [blame] | 10808 | unsigned ShAmt = TrueC->getAPIntValue().logBase2(); |
| 10809 | Cond = DAG.getNode(ISD::SHL, DL, Cond.getValueType(), Cond, |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 10810 | DAG.getConstant(ShAmt, MVT::i8)); |
Chris Lattner | d1980a5 | 2009-03-12 06:52:53 +0000 | [diff] [blame] | 10811 | if (N->getNumValues() == 2) // Dead flag value? |
| 10812 | return DCI.CombineTo(N, Cond, SDValue()); |
| 10813 | return Cond; |
| 10814 | } |
Eric Christopher | fd17929 | 2009-08-27 18:07:15 +0000 | [diff] [blame] | 10815 | |
Chris Lattner | cee56e7 | 2009-03-13 05:53:31 +0000 | [diff] [blame] | 10816 | // Optimize Cond ? cst+1 : cst -> zext(setcc(C)+cst. This is efficient |
| 10817 | // for any integer data type, including i8/i16. |
Chris Lattner | 97a29a5 | 2009-03-13 05:22:11 +0000 | [diff] [blame] | 10818 | if (FalseC->getAPIntValue()+1 == TrueC->getAPIntValue()) { |
| 10819 | SDValue Cond = N->getOperand(3); |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 10820 | Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8, |
| 10821 | DAG.getConstant(CC, MVT::i8), Cond); |
Eric Christopher | fd17929 | 2009-08-27 18:07:15 +0000 | [diff] [blame] | 10822 | |
Chris Lattner | 97a29a5 | 2009-03-13 05:22:11 +0000 | [diff] [blame] | 10823 | // Zero extend the condition if needed. |
Chris Lattner | cee56e7 | 2009-03-13 05:53:31 +0000 | [diff] [blame] | 10824 | Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, |
| 10825 | FalseC->getValueType(0), Cond); |
Chris Lattner | 97a29a5 | 2009-03-13 05:22:11 +0000 | [diff] [blame] | 10826 | Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond, |
| 10827 | SDValue(FalseC, 0)); |
Eric Christopher | fd17929 | 2009-08-27 18:07:15 +0000 | [diff] [blame] | 10828 | |
Chris Lattner | 97a29a5 | 2009-03-13 05:22:11 +0000 | [diff] [blame] | 10829 | if (N->getNumValues() == 2) // Dead flag value? |
| 10830 | return DCI.CombineTo(N, Cond, SDValue()); |
| 10831 | return Cond; |
| 10832 | } |
Eric Christopher | fd17929 | 2009-08-27 18:07:15 +0000 | [diff] [blame] | 10833 | |
Chris Lattner | cee56e7 | 2009-03-13 05:53:31 +0000 | [diff] [blame] | 10834 | // Optimize cases that will turn into an LEA instruction. This requires |
| 10835 | // an i32 or i64 and an efficient multiplier (1, 2, 3, 4, 5, 8, 9). |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 10836 | if (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i64) { |
Chris Lattner | cee56e7 | 2009-03-13 05:53:31 +0000 | [diff] [blame] | 10837 | uint64_t Diff = TrueC->getZExtValue()-FalseC->getZExtValue(); |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 10838 | if (N->getValueType(0) == MVT::i32) Diff = (unsigned)Diff; |
Eric Christopher | fd17929 | 2009-08-27 18:07:15 +0000 | [diff] [blame] | 10839 | |
Chris Lattner | cee56e7 | 2009-03-13 05:53:31 +0000 | [diff] [blame] | 10840 | bool isFastMultiplier = false; |
| 10841 | if (Diff < 10) { |
| 10842 | switch ((unsigned char)Diff) { |
| 10843 | default: break; |
| 10844 | case 1: // result = add base, cond |
| 10845 | case 2: // result = lea base( , cond*2) |
| 10846 | case 3: // result = lea base(cond, cond*2) |
| 10847 | case 4: // result = lea base( , cond*4) |
| 10848 | case 5: // result = lea base(cond, cond*4) |
| 10849 | case 8: // result = lea base( , cond*8) |
| 10850 | case 9: // result = lea base(cond, cond*8) |
| 10851 | isFastMultiplier = true; |
| 10852 | break; |
| 10853 | } |
| 10854 | } |
Eric Christopher | fd17929 | 2009-08-27 18:07:15 +0000 | [diff] [blame] | 10855 | |
Chris Lattner | cee56e7 | 2009-03-13 05:53:31 +0000 | [diff] [blame] | 10856 | if (isFastMultiplier) { |
| 10857 | APInt Diff = TrueC->getAPIntValue()-FalseC->getAPIntValue(); |
| 10858 | SDValue Cond = N->getOperand(3); |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 10859 | Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8, |
| 10860 | DAG.getConstant(CC, MVT::i8), Cond); |
Chris Lattner | cee56e7 | 2009-03-13 05:53:31 +0000 | [diff] [blame] | 10861 | // Zero extend the condition if needed. |
| 10862 | Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, FalseC->getValueType(0), |
| 10863 | Cond); |
| 10864 | // Scale the condition by the difference. |
| 10865 | if (Diff != 1) |
| 10866 | Cond = DAG.getNode(ISD::MUL, DL, Cond.getValueType(), Cond, |
| 10867 | DAG.getConstant(Diff, Cond.getValueType())); |
| 10868 | |
| 10869 | // Add the base if non-zero. |
| 10870 | if (FalseC->getAPIntValue() != 0) |
| 10871 | Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond, |
| 10872 | SDValue(FalseC, 0)); |
| 10873 | if (N->getNumValues() == 2) // Dead flag value? |
| 10874 | return DCI.CombineTo(N, Cond, SDValue()); |
| 10875 | return Cond; |
| 10876 | } |
Eric Christopher | fd17929 | 2009-08-27 18:07:15 +0000 | [diff] [blame] | 10877 | } |
Chris Lattner | d1980a5 | 2009-03-12 06:52:53 +0000 | [diff] [blame] | 10878 | } |
| 10879 | } |
| 10880 | return SDValue(); |
| 10881 | } |
| 10882 | |
| 10883 | |
Evan Cheng | 0b0cd91 | 2009-03-28 05:57:29 +0000 | [diff] [blame] | 10884 | /// PerformMulCombine - Optimize a single multiply with constant into two |
| 10885 | /// in order to implement it with two cheaper instructions, e.g. |
| 10886 | /// LEA + SHL, LEA + LEA. |
| 10887 | static SDValue PerformMulCombine(SDNode *N, SelectionDAG &DAG, |
| 10888 | TargetLowering::DAGCombinerInfo &DCI) { |
Evan Cheng | 0b0cd91 | 2009-03-28 05:57:29 +0000 | [diff] [blame] | 10889 | if (DCI.isBeforeLegalize() || DCI.isCalledByLegalizer()) |
| 10890 | return SDValue(); |
| 10891 | |
Owen Anderson | e50ed30 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 10892 | EVT VT = N->getValueType(0); |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 10893 | if (VT != MVT::i64) |
Evan Cheng | 0b0cd91 | 2009-03-28 05:57:29 +0000 | [diff] [blame] | 10894 | return SDValue(); |
| 10895 | |
| 10896 | ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(1)); |
| 10897 | if (!C) |
| 10898 | return SDValue(); |
| 10899 | uint64_t MulAmt = C->getZExtValue(); |
| 10900 | if (isPowerOf2_64(MulAmt) || MulAmt == 3 || MulAmt == 5 || MulAmt == 9) |
| 10901 | return SDValue(); |
| 10902 | |
| 10903 | uint64_t MulAmt1 = 0; |
| 10904 | uint64_t MulAmt2 = 0; |
| 10905 | if ((MulAmt % 9) == 0) { |
| 10906 | MulAmt1 = 9; |
| 10907 | MulAmt2 = MulAmt / 9; |
| 10908 | } else if ((MulAmt % 5) == 0) { |
| 10909 | MulAmt1 = 5; |
| 10910 | MulAmt2 = MulAmt / 5; |
| 10911 | } else if ((MulAmt % 3) == 0) { |
| 10912 | MulAmt1 = 3; |
| 10913 | MulAmt2 = MulAmt / 3; |
| 10914 | } |
| 10915 | if (MulAmt2 && |
| 10916 | (isPowerOf2_64(MulAmt2) || MulAmt2 == 3 || MulAmt2 == 5 || MulAmt2 == 9)){ |
| 10917 | DebugLoc DL = N->getDebugLoc(); |
| 10918 | |
| 10919 | if (isPowerOf2_64(MulAmt2) && |
| 10920 | !(N->hasOneUse() && N->use_begin()->getOpcode() == ISD::ADD)) |
| 10921 | // If second multiplifer is pow2, issue it first. We want the multiply by |
| 10922 | // 3, 5, or 9 to be folded into the addressing mode unless the lone use |
| 10923 | // is an add. |
| 10924 | std::swap(MulAmt1, MulAmt2); |
| 10925 | |
| 10926 | SDValue NewMul; |
Eric Christopher | fd17929 | 2009-08-27 18:07:15 +0000 | [diff] [blame] | 10927 | if (isPowerOf2_64(MulAmt1)) |
Evan Cheng | 0b0cd91 | 2009-03-28 05:57:29 +0000 | [diff] [blame] | 10928 | NewMul = DAG.getNode(ISD::SHL, DL, VT, N->getOperand(0), |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 10929 | DAG.getConstant(Log2_64(MulAmt1), MVT::i8)); |
Evan Cheng | 0b0cd91 | 2009-03-28 05:57:29 +0000 | [diff] [blame] | 10930 | else |
Evan Cheng | 73f24c9 | 2009-03-30 21:36:47 +0000 | [diff] [blame] | 10931 | NewMul = DAG.getNode(X86ISD::MUL_IMM, DL, VT, N->getOperand(0), |
Evan Cheng | 0b0cd91 | 2009-03-28 05:57:29 +0000 | [diff] [blame] | 10932 | DAG.getConstant(MulAmt1, VT)); |
| 10933 | |
Eric Christopher | fd17929 | 2009-08-27 18:07:15 +0000 | [diff] [blame] | 10934 | if (isPowerOf2_64(MulAmt2)) |
Evan Cheng | 0b0cd91 | 2009-03-28 05:57:29 +0000 | [diff] [blame] | 10935 | NewMul = DAG.getNode(ISD::SHL, DL, VT, NewMul, |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 10936 | DAG.getConstant(Log2_64(MulAmt2), MVT::i8)); |
Eric Christopher | fd17929 | 2009-08-27 18:07:15 +0000 | [diff] [blame] | 10937 | else |
Evan Cheng | 73f24c9 | 2009-03-30 21:36:47 +0000 | [diff] [blame] | 10938 | NewMul = DAG.getNode(X86ISD::MUL_IMM, DL, VT, NewMul, |
Evan Cheng | 0b0cd91 | 2009-03-28 05:57:29 +0000 | [diff] [blame] | 10939 | DAG.getConstant(MulAmt2, VT)); |
| 10940 | |
| 10941 | // Do not add new nodes to DAG combiner worklist. |
| 10942 | DCI.CombineTo(N, NewMul, false); |
| 10943 | } |
| 10944 | return SDValue(); |
| 10945 | } |
| 10946 | |
Evan Cheng | ad9c0a3 | 2009-12-15 00:53:42 +0000 | [diff] [blame] | 10947 | static SDValue PerformSHLCombine(SDNode *N, SelectionDAG &DAG) { |
| 10948 | SDValue N0 = N->getOperand(0); |
| 10949 | SDValue N1 = N->getOperand(1); |
| 10950 | ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1); |
| 10951 | EVT VT = N0.getValueType(); |
| 10952 | |
| 10953 | // fold (shl (and (setcc_c), c1), c2) -> (and setcc_c, (c1 << c2)) |
| 10954 | // since the result of setcc_c is all zero's or all ones. |
| 10955 | if (N1C && N0.getOpcode() == ISD::AND && |
| 10956 | N0.getOperand(1).getOpcode() == ISD::Constant) { |
| 10957 | SDValue N00 = N0.getOperand(0); |
| 10958 | if (N00.getOpcode() == X86ISD::SETCC_CARRY || |
| 10959 | ((N00.getOpcode() == ISD::ANY_EXTEND || |
| 10960 | N00.getOpcode() == ISD::ZERO_EXTEND) && |
| 10961 | N00.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY)) { |
| 10962 | APInt Mask = cast<ConstantSDNode>(N0.getOperand(1))->getAPIntValue(); |
| 10963 | APInt ShAmt = N1C->getAPIntValue(); |
| 10964 | Mask = Mask.shl(ShAmt); |
| 10965 | if (Mask != 0) |
| 10966 | return DAG.getNode(ISD::AND, N->getDebugLoc(), VT, |
| 10967 | N00, DAG.getConstant(Mask, VT)); |
| 10968 | } |
| 10969 | } |
| 10970 | |
| 10971 | return SDValue(); |
| 10972 | } |
Evan Cheng | 0b0cd91 | 2009-03-28 05:57:29 +0000 | [diff] [blame] | 10973 | |
Nate Begeman | 740ab03 | 2009-01-26 00:52:55 +0000 | [diff] [blame] | 10974 | /// PerformShiftCombine - Transforms vector shift nodes to use vector shifts |
| 10975 | /// when possible. |
| 10976 | static SDValue PerformShiftCombine(SDNode* N, SelectionDAG &DAG, |
| 10977 | const X86Subtarget *Subtarget) { |
Evan Cheng | ad9c0a3 | 2009-12-15 00:53:42 +0000 | [diff] [blame] | 10978 | EVT VT = N->getValueType(0); |
| 10979 | if (!VT.isVector() && VT.isInteger() && |
| 10980 | N->getOpcode() == ISD::SHL) |
| 10981 | return PerformSHLCombine(N, DAG); |
| 10982 | |
Nate Begeman | 740ab03 | 2009-01-26 00:52:55 +0000 | [diff] [blame] | 10983 | // On X86 with SSE2 support, we can transform this to a vector shift if |
| 10984 | // all elements are shifted by the same amount. We can't do this in legalize |
| 10985 | // because the a constant vector is typically transformed to a constant pool |
| 10986 | // so we have no knowledge of the shift amount. |
Nate Begeman | c2fd67f | 2009-01-26 03:15:31 +0000 | [diff] [blame] | 10987 | if (!Subtarget->hasSSE2()) |
| 10988 | return SDValue(); |
Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 10989 | |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 10990 | if (VT != MVT::v2i64 && VT != MVT::v4i32 && VT != MVT::v8i16) |
Nate Begeman | c2fd67f | 2009-01-26 03:15:31 +0000 | [diff] [blame] | 10991 | return SDValue(); |
Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 10992 | |
Mon P Wang | 3becd09 | 2009-01-28 08:12:05 +0000 | [diff] [blame] | 10993 | SDValue ShAmtOp = N->getOperand(1); |
Owen Anderson | e50ed30 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 10994 | EVT EltVT = VT.getVectorElementType(); |
Chris Lattner | 47b4ce8 | 2009-03-11 05:48:52 +0000 | [diff] [blame] | 10995 | DebugLoc DL = N->getDebugLoc(); |
Mon P Wang | efa4220 | 2009-09-03 19:56:25 +0000 | [diff] [blame] | 10996 | SDValue BaseShAmt = SDValue(); |
Mon P Wang | 3becd09 | 2009-01-28 08:12:05 +0000 | [diff] [blame] | 10997 | if (ShAmtOp.getOpcode() == ISD::BUILD_VECTOR) { |
| 10998 | unsigned NumElts = VT.getVectorNumElements(); |
| 10999 | unsigned i = 0; |
| 11000 | for (; i != NumElts; ++i) { |
| 11001 | SDValue Arg = ShAmtOp.getOperand(i); |
| 11002 | if (Arg.getOpcode() == ISD::UNDEF) continue; |
| 11003 | BaseShAmt = Arg; |
| 11004 | break; |
| 11005 | } |
| 11006 | for (; i != NumElts; ++i) { |
| 11007 | SDValue Arg = ShAmtOp.getOperand(i); |
| 11008 | if (Arg.getOpcode() == ISD::UNDEF) continue; |
| 11009 | if (Arg != BaseShAmt) { |
| 11010 | return SDValue(); |
| 11011 | } |
| 11012 | } |
| 11013 | } else if (ShAmtOp.getOpcode() == ISD::VECTOR_SHUFFLE && |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 11014 | cast<ShuffleVectorSDNode>(ShAmtOp)->isSplat()) { |
Mon P Wang | efa4220 | 2009-09-03 19:56:25 +0000 | [diff] [blame] | 11015 | SDValue InVec = ShAmtOp.getOperand(0); |
| 11016 | if (InVec.getOpcode() == ISD::BUILD_VECTOR) { |
| 11017 | unsigned NumElts = InVec.getValueType().getVectorNumElements(); |
| 11018 | unsigned i = 0; |
| 11019 | for (; i != NumElts; ++i) { |
| 11020 | SDValue Arg = InVec.getOperand(i); |
| 11021 | if (Arg.getOpcode() == ISD::UNDEF) continue; |
| 11022 | BaseShAmt = Arg; |
| 11023 | break; |
| 11024 | } |
| 11025 | } else if (InVec.getOpcode() == ISD::INSERT_VECTOR_ELT) { |
| 11026 | if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(InVec.getOperand(2))) { |
Evan Cheng | ae3ecf9 | 2010-02-16 21:09:44 +0000 | [diff] [blame] | 11027 | unsigned SplatIdx= cast<ShuffleVectorSDNode>(ShAmtOp)->getSplatIndex(); |
Mon P Wang | efa4220 | 2009-09-03 19:56:25 +0000 | [diff] [blame] | 11028 | if (C->getZExtValue() == SplatIdx) |
| 11029 | BaseShAmt = InVec.getOperand(1); |
| 11030 | } |
| 11031 | } |
| 11032 | if (BaseShAmt.getNode() == 0) |
| 11033 | BaseShAmt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL, EltVT, ShAmtOp, |
| 11034 | DAG.getIntPtrConstant(0)); |
Mon P Wang | 3becd09 | 2009-01-28 08:12:05 +0000 | [diff] [blame] | 11035 | } else |
Nate Begeman | c2fd67f | 2009-01-26 03:15:31 +0000 | [diff] [blame] | 11036 | return SDValue(); |
Nate Begeman | 740ab03 | 2009-01-26 00:52:55 +0000 | [diff] [blame] | 11037 | |
Mon P Wang | efa4220 | 2009-09-03 19:56:25 +0000 | [diff] [blame] | 11038 | // The shift amount is an i32. |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 11039 | if (EltVT.bitsGT(MVT::i32)) |
| 11040 | BaseShAmt = DAG.getNode(ISD::TRUNCATE, DL, MVT::i32, BaseShAmt); |
| 11041 | else if (EltVT.bitsLT(MVT::i32)) |
Mon P Wang | efa4220 | 2009-09-03 19:56:25 +0000 | [diff] [blame] | 11042 | BaseShAmt = DAG.getNode(ISD::ZERO_EXTEND, DL, MVT::i32, BaseShAmt); |
Nate Begeman | 740ab03 | 2009-01-26 00:52:55 +0000 | [diff] [blame] | 11043 | |
Nate Begeman | c2fd67f | 2009-01-26 03:15:31 +0000 | [diff] [blame] | 11044 | // The shift amount is identical so we can do a vector shift. |
| 11045 | SDValue ValOp = N->getOperand(0); |
| 11046 | switch (N->getOpcode()) { |
| 11047 | default: |
Torok Edwin | c23197a | 2009-07-14 16:55:14 +0000 | [diff] [blame] | 11048 | llvm_unreachable("Unknown shift opcode!"); |
Nate Begeman | c2fd67f | 2009-01-26 03:15:31 +0000 | [diff] [blame] | 11049 | break; |
| 11050 | case ISD::SHL: |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 11051 | if (VT == MVT::v2i64) |
Chris Lattner | 47b4ce8 | 2009-03-11 05:48:52 +0000 | [diff] [blame] | 11052 | return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT, |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 11053 | DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32), |
Nate Begeman | 740ab03 | 2009-01-26 00:52:55 +0000 | [diff] [blame] | 11054 | ValOp, BaseShAmt); |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 11055 | if (VT == MVT::v4i32) |
Chris Lattner | 47b4ce8 | 2009-03-11 05:48:52 +0000 | [diff] [blame] | 11056 | return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT, |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 11057 | DAG.getConstant(Intrinsic::x86_sse2_pslli_d, MVT::i32), |
Nate Begeman | 740ab03 | 2009-01-26 00:52:55 +0000 | [diff] [blame] | 11058 | ValOp, BaseShAmt); |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 11059 | if (VT == MVT::v8i16) |
Chris Lattner | 47b4ce8 | 2009-03-11 05:48:52 +0000 | [diff] [blame] | 11060 | return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT, |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 11061 | DAG.getConstant(Intrinsic::x86_sse2_pslli_w, MVT::i32), |
Nate Begeman | 740ab03 | 2009-01-26 00:52:55 +0000 | [diff] [blame] | 11062 | ValOp, BaseShAmt); |
Nate Begeman | c2fd67f | 2009-01-26 03:15:31 +0000 | [diff] [blame] | 11063 | break; |
| 11064 | case ISD::SRA: |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 11065 | if (VT == MVT::v4i32) |
Chris Lattner | 47b4ce8 | 2009-03-11 05:48:52 +0000 | [diff] [blame] | 11066 | return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT, |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 11067 | DAG.getConstant(Intrinsic::x86_sse2_psrai_d, MVT::i32), |
Nate Begeman | 740ab03 | 2009-01-26 00:52:55 +0000 | [diff] [blame] | 11068 | ValOp, BaseShAmt); |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 11069 | if (VT == MVT::v8i16) |
Chris Lattner | 47b4ce8 | 2009-03-11 05:48:52 +0000 | [diff] [blame] | 11070 | return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT, |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 11071 | DAG.getConstant(Intrinsic::x86_sse2_psrai_w, MVT::i32), |
Nate Begeman | 740ab03 | 2009-01-26 00:52:55 +0000 | [diff] [blame] | 11072 | ValOp, BaseShAmt); |
Nate Begeman | c2fd67f | 2009-01-26 03:15:31 +0000 | [diff] [blame] | 11073 | break; |
| 11074 | case ISD::SRL: |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 11075 | if (VT == MVT::v2i64) |
Chris Lattner | 47b4ce8 | 2009-03-11 05:48:52 +0000 | [diff] [blame] | 11076 | return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT, |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 11077 | DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32), |
Nate Begeman | 740ab03 | 2009-01-26 00:52:55 +0000 | [diff] [blame] | 11078 | ValOp, BaseShAmt); |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 11079 | if (VT == MVT::v4i32) |
Chris Lattner | 47b4ce8 | 2009-03-11 05:48:52 +0000 | [diff] [blame] | 11080 | return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT, |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 11081 | DAG.getConstant(Intrinsic::x86_sse2_psrli_d, MVT::i32), |
Nate Begeman | 740ab03 | 2009-01-26 00:52:55 +0000 | [diff] [blame] | 11082 | ValOp, BaseShAmt); |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 11083 | if (VT == MVT::v8i16) |
Chris Lattner | 47b4ce8 | 2009-03-11 05:48:52 +0000 | [diff] [blame] | 11084 | return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT, |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 11085 | DAG.getConstant(Intrinsic::x86_sse2_psrli_w, MVT::i32), |
Nate Begeman | 740ab03 | 2009-01-26 00:52:55 +0000 | [diff] [blame] | 11086 | ValOp, BaseShAmt); |
Nate Begeman | c2fd67f | 2009-01-26 03:15:31 +0000 | [diff] [blame] | 11087 | break; |
Nate Begeman | 740ab03 | 2009-01-26 00:52:55 +0000 | [diff] [blame] | 11088 | } |
| 11089 | return SDValue(); |
| 11090 | } |
| 11091 | |
Nate Begeman | b65c175 | 2010-12-17 22:55:37 +0000 | [diff] [blame] | 11092 | |
| 11093 | static SDValue PerformAndCombine(SDNode *N, SelectionDAG &DAG, |
| 11094 | TargetLowering::DAGCombinerInfo &DCI, |
| 11095 | const X86Subtarget *Subtarget) { |
| 11096 | if (DCI.isBeforeLegalizeOps()) |
| 11097 | return SDValue(); |
| 11098 | |
| 11099 | // Want to form PANDN nodes, in the hopes of then easily combining them with |
| 11100 | // OR and AND nodes to form PBLEND/PSIGN. |
| 11101 | EVT VT = N->getValueType(0); |
| 11102 | if (VT != MVT::v2i64) |
| 11103 | return SDValue(); |
| 11104 | |
| 11105 | SDValue N0 = N->getOperand(0); |
| 11106 | SDValue N1 = N->getOperand(1); |
| 11107 | DebugLoc DL = N->getDebugLoc(); |
| 11108 | |
| 11109 | // Check LHS for vnot |
| 11110 | if (N0.getOpcode() == ISD::XOR && |
| 11111 | ISD::isBuildVectorAllOnes(N0.getOperand(1).getNode())) |
| 11112 | return DAG.getNode(X86ISD::PANDN, DL, VT, N0.getOperand(0), N1); |
| 11113 | |
| 11114 | // Check RHS for vnot |
| 11115 | if (N1.getOpcode() == ISD::XOR && |
| 11116 | ISD::isBuildVectorAllOnes(N1.getOperand(1).getNode())) |
| 11117 | return DAG.getNode(X86ISD::PANDN, DL, VT, N1.getOperand(0), N0); |
| 11118 | |
| 11119 | return SDValue(); |
| 11120 | } |
| 11121 | |
Evan Cheng | 760d194 | 2010-01-04 21:22:48 +0000 | [diff] [blame] | 11122 | static SDValue PerformOrCombine(SDNode *N, SelectionDAG &DAG, |
Evan Cheng | 8b1190a | 2010-04-28 01:18:01 +0000 | [diff] [blame] | 11123 | TargetLowering::DAGCombinerInfo &DCI, |
Evan Cheng | 760d194 | 2010-01-04 21:22:48 +0000 | [diff] [blame] | 11124 | const X86Subtarget *Subtarget) { |
Evan Cheng | 39cfeec | 2010-04-28 02:25:18 +0000 | [diff] [blame] | 11125 | if (DCI.isBeforeLegalizeOps()) |
Evan Cheng | 8b1190a | 2010-04-28 01:18:01 +0000 | [diff] [blame] | 11126 | return SDValue(); |
| 11127 | |
Evan Cheng | 760d194 | 2010-01-04 21:22:48 +0000 | [diff] [blame] | 11128 | EVT VT = N->getValueType(0); |
Nate Begeman | b65c175 | 2010-12-17 22:55:37 +0000 | [diff] [blame] | 11129 | if (VT != MVT::i16 && VT != MVT::i32 && VT != MVT::i64 && VT != MVT::v2i64) |
Evan Cheng | 760d194 | 2010-01-04 21:22:48 +0000 | [diff] [blame] | 11130 | return SDValue(); |
| 11131 | |
Evan Cheng | 760d194 | 2010-01-04 21:22:48 +0000 | [diff] [blame] | 11132 | SDValue N0 = N->getOperand(0); |
| 11133 | SDValue N1 = N->getOperand(1); |
Nate Begeman | b65c175 | 2010-12-17 22:55:37 +0000 | [diff] [blame] | 11134 | |
| 11135 | // look for psign/blend |
| 11136 | if (Subtarget->hasSSSE3()) { |
| 11137 | if (VT == MVT::v2i64) { |
| 11138 | // Canonicalize pandn to RHS |
| 11139 | if (N0.getOpcode() == X86ISD::PANDN) |
| 11140 | std::swap(N0, N1); |
| 11141 | // or (and (m, x), (pandn m, y)) |
| 11142 | if (N0.getOpcode() == ISD::AND && N1.getOpcode() == X86ISD::PANDN) { |
| 11143 | SDValue Mask = N1.getOperand(0); |
| 11144 | SDValue X = N1.getOperand(1); |
| 11145 | SDValue Y; |
| 11146 | if (N0.getOperand(0) == Mask) |
| 11147 | Y = N0.getOperand(1); |
| 11148 | if (N0.getOperand(1) == Mask) |
| 11149 | Y = N0.getOperand(0); |
| 11150 | |
| 11151 | // Check to see if the mask appeared in both the AND and PANDN and |
| 11152 | if (!Y.getNode()) |
| 11153 | return SDValue(); |
| 11154 | |
| 11155 | // Validate that X, Y, and Mask are BIT_CONVERTS, and see through them. |
| 11156 | if (Mask.getOpcode() != ISD::BITCAST || |
| 11157 | X.getOpcode() != ISD::BITCAST || |
| 11158 | Y.getOpcode() != ISD::BITCAST) |
| 11159 | return SDValue(); |
| 11160 | |
| 11161 | // Look through mask bitcast. |
| 11162 | Mask = Mask.getOperand(0); |
| 11163 | EVT MaskVT = Mask.getValueType(); |
| 11164 | |
| 11165 | // Validate that the Mask operand is a vector sra node. The sra node |
| 11166 | // will be an intrinsic. |
| 11167 | if (Mask.getOpcode() != ISD::INTRINSIC_WO_CHAIN) |
| 11168 | return SDValue(); |
| 11169 | |
| 11170 | // FIXME: what to do for bytes, since there is a psignb/pblendvb, but |
| 11171 | // there is no psrai.b |
| 11172 | switch (cast<ConstantSDNode>(Mask.getOperand(0))->getZExtValue()) { |
| 11173 | case Intrinsic::x86_sse2_psrai_w: |
| 11174 | case Intrinsic::x86_sse2_psrai_d: |
| 11175 | break; |
| 11176 | default: return SDValue(); |
| 11177 | } |
| 11178 | |
| 11179 | // Check that the SRA is all signbits. |
| 11180 | SDValue SraC = Mask.getOperand(2); |
| 11181 | unsigned SraAmt = cast<ConstantSDNode>(SraC)->getZExtValue(); |
| 11182 | unsigned EltBits = MaskVT.getVectorElementType().getSizeInBits(); |
| 11183 | if ((SraAmt + 1) != EltBits) |
| 11184 | return SDValue(); |
| 11185 | |
| 11186 | DebugLoc DL = N->getDebugLoc(); |
| 11187 | |
| 11188 | // Now we know we at least have a plendvb with the mask val. See if |
| 11189 | // we can form a psignb/w/d. |
| 11190 | // psign = x.type == y.type == mask.type && y = sub(0, x); |
| 11191 | X = X.getOperand(0); |
| 11192 | Y = Y.getOperand(0); |
| 11193 | if (Y.getOpcode() == ISD::SUB && Y.getOperand(1) == X && |
| 11194 | ISD::isBuildVectorAllZeros(Y.getOperand(0).getNode()) && |
| 11195 | X.getValueType() == MaskVT && X.getValueType() == Y.getValueType()){ |
| 11196 | unsigned Opc = 0; |
| 11197 | switch (EltBits) { |
| 11198 | case 8: Opc = X86ISD::PSIGNB; break; |
| 11199 | case 16: Opc = X86ISD::PSIGNW; break; |
| 11200 | case 32: Opc = X86ISD::PSIGND; break; |
| 11201 | default: break; |
| 11202 | } |
| 11203 | if (Opc) { |
| 11204 | SDValue Sign = DAG.getNode(Opc, DL, MaskVT, X, Mask.getOperand(1)); |
| 11205 | return DAG.getNode(ISD::BITCAST, DL, MVT::v2i64, Sign); |
| 11206 | } |
| 11207 | } |
| 11208 | // PBLENDVB only available on SSE 4.1 |
| 11209 | if (!Subtarget->hasSSE41()) |
| 11210 | return SDValue(); |
| 11211 | |
| 11212 | unsigned IID = Intrinsic::x86_sse41_pblendvb; |
| 11213 | X = DAG.getNode(ISD::BITCAST, DL, MVT::v16i8, X); |
| 11214 | Y = DAG.getNode(ISD::BITCAST, DL, MVT::v16i8, Y); |
| 11215 | Mask = DAG.getNode(ISD::BITCAST, DL, MVT::v16i8, Mask); |
| 11216 | Mask = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, MVT::v16i8, |
| 11217 | DAG.getConstant(IID, MVT::i32), X, Y, Mask); |
| 11218 | return DAG.getNode(ISD::BITCAST, DL, MVT::v2i64, Mask); |
| 11219 | } |
| 11220 | } |
| 11221 | } |
| 11222 | |
| 11223 | // fold (or (x << c) | (y >> (64 - c))) ==> (shld64 x, y, c) |
Evan Cheng | 760d194 | 2010-01-04 21:22:48 +0000 | [diff] [blame] | 11224 | if (N0.getOpcode() == ISD::SRL && N1.getOpcode() == ISD::SHL) |
| 11225 | std::swap(N0, N1); |
| 11226 | if (N0.getOpcode() != ISD::SHL || N1.getOpcode() != ISD::SRL) |
| 11227 | return SDValue(); |
Evan Cheng | 8b1190a | 2010-04-28 01:18:01 +0000 | [diff] [blame] | 11228 | if (!N0.hasOneUse() || !N1.hasOneUse()) |
| 11229 | return SDValue(); |
Evan Cheng | 760d194 | 2010-01-04 21:22:48 +0000 | [diff] [blame] | 11230 | |
| 11231 | SDValue ShAmt0 = N0.getOperand(1); |
| 11232 | if (ShAmt0.getValueType() != MVT::i8) |
| 11233 | return SDValue(); |
| 11234 | SDValue ShAmt1 = N1.getOperand(1); |
| 11235 | if (ShAmt1.getValueType() != MVT::i8) |
| 11236 | return SDValue(); |
| 11237 | if (ShAmt0.getOpcode() == ISD::TRUNCATE) |
| 11238 | ShAmt0 = ShAmt0.getOperand(0); |
| 11239 | if (ShAmt1.getOpcode() == ISD::TRUNCATE) |
| 11240 | ShAmt1 = ShAmt1.getOperand(0); |
| 11241 | |
| 11242 | DebugLoc DL = N->getDebugLoc(); |
| 11243 | unsigned Opc = X86ISD::SHLD; |
| 11244 | SDValue Op0 = N0.getOperand(0); |
| 11245 | SDValue Op1 = N1.getOperand(0); |
| 11246 | if (ShAmt0.getOpcode() == ISD::SUB) { |
| 11247 | Opc = X86ISD::SHRD; |
| 11248 | std::swap(Op0, Op1); |
| 11249 | std::swap(ShAmt0, ShAmt1); |
| 11250 | } |
| 11251 | |
Evan Cheng | 8b1190a | 2010-04-28 01:18:01 +0000 | [diff] [blame] | 11252 | unsigned Bits = VT.getSizeInBits(); |
Evan Cheng | 760d194 | 2010-01-04 21:22:48 +0000 | [diff] [blame] | 11253 | if (ShAmt1.getOpcode() == ISD::SUB) { |
| 11254 | SDValue Sum = ShAmt1.getOperand(0); |
| 11255 | if (ConstantSDNode *SumC = dyn_cast<ConstantSDNode>(Sum)) { |
Dan Gohman | 4e39e9d | 2010-06-24 14:30:44 +0000 | [diff] [blame] | 11256 | SDValue ShAmt1Op1 = ShAmt1.getOperand(1); |
| 11257 | if (ShAmt1Op1.getNode()->getOpcode() == ISD::TRUNCATE) |
| 11258 | ShAmt1Op1 = ShAmt1Op1.getOperand(0); |
| 11259 | if (SumC->getSExtValue() == Bits && ShAmt1Op1 == ShAmt0) |
Evan Cheng | 760d194 | 2010-01-04 21:22:48 +0000 | [diff] [blame] | 11260 | return DAG.getNode(Opc, DL, VT, |
| 11261 | Op0, Op1, |
| 11262 | DAG.getNode(ISD::TRUNCATE, DL, |
| 11263 | MVT::i8, ShAmt0)); |
| 11264 | } |
| 11265 | } else if (ConstantSDNode *ShAmt1C = dyn_cast<ConstantSDNode>(ShAmt1)) { |
| 11266 | ConstantSDNode *ShAmt0C = dyn_cast<ConstantSDNode>(ShAmt0); |
| 11267 | if (ShAmt0C && |
Evan Cheng | 8b1190a | 2010-04-28 01:18:01 +0000 | [diff] [blame] | 11268 | ShAmt0C->getSExtValue() + ShAmt1C->getSExtValue() == Bits) |
Evan Cheng | 760d194 | 2010-01-04 21:22:48 +0000 | [diff] [blame] | 11269 | return DAG.getNode(Opc, DL, VT, |
| 11270 | N0.getOperand(0), N1.getOperand(0), |
| 11271 | DAG.getNode(ISD::TRUNCATE, DL, |
| 11272 | MVT::i8, ShAmt0)); |
| 11273 | } |
Nate Begeman | b65c175 | 2010-12-17 22:55:37 +0000 | [diff] [blame] | 11274 | |
Evan Cheng | 760d194 | 2010-01-04 21:22:48 +0000 | [diff] [blame] | 11275 | return SDValue(); |
| 11276 | } |
| 11277 | |
Chris Lattner | 149a4e5 | 2008-02-22 02:09:43 +0000 | [diff] [blame] | 11278 | /// PerformSTORECombine - Do target-specific dag combines on STORE nodes. |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 11279 | static SDValue PerformSTORECombine(SDNode *N, SelectionDAG &DAG, |
Evan Cheng | 536e667 | 2009-03-12 05:59:15 +0000 | [diff] [blame] | 11280 | const X86Subtarget *Subtarget) { |
Chris Lattner | 149a4e5 | 2008-02-22 02:09:43 +0000 | [diff] [blame] | 11281 | // Turn load->store of MMX types into GPR load/stores. This avoids clobbering |
| 11282 | // the FP state in cases where an emms may be missing. |
Dale Johannesen | 079f2a6 | 2008-02-25 19:20:14 +0000 | [diff] [blame] | 11283 | // A preferable solution to the general problem is to figure out the right |
| 11284 | // places to insert EMMS. This qualifies as a quick hack. |
Evan Cheng | 536e667 | 2009-03-12 05:59:15 +0000 | [diff] [blame] | 11285 | |
| 11286 | // Similarly, turn load->store of i64 into double load/stores in 32-bit mode. |
Evan Cheng | 7e2ff77 | 2008-05-08 00:57:18 +0000 | [diff] [blame] | 11287 | StoreSDNode *St = cast<StoreSDNode>(N); |
Owen Anderson | e50ed30 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 11288 | EVT VT = St->getValue().getValueType(); |
Evan Cheng | 536e667 | 2009-03-12 05:59:15 +0000 | [diff] [blame] | 11289 | if (VT.getSizeInBits() != 64) |
| 11290 | return SDValue(); |
| 11291 | |
Devang Patel | 578efa9 | 2009-06-05 21:57:13 +0000 | [diff] [blame] | 11292 | const Function *F = DAG.getMachineFunction().getFunction(); |
| 11293 | bool NoImplicitFloatOps = F->hasFnAttr(Attribute::NoImplicitFloat); |
Eric Christopher | fd17929 | 2009-08-27 18:07:15 +0000 | [diff] [blame] | 11294 | bool F64IsLegal = !UseSoftFloat && !NoImplicitFloatOps |
Devang Patel | 578efa9 | 2009-06-05 21:57:13 +0000 | [diff] [blame] | 11295 | && Subtarget->hasSSE2(); |
Evan Cheng | 536e667 | 2009-03-12 05:59:15 +0000 | [diff] [blame] | 11296 | if ((VT.isVector() || |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 11297 | (VT == MVT::i64 && F64IsLegal && !Subtarget->is64Bit())) && |
Dale Johannesen | 079f2a6 | 2008-02-25 19:20:14 +0000 | [diff] [blame] | 11298 | isa<LoadSDNode>(St->getValue()) && |
| 11299 | !cast<LoadSDNode>(St->getValue())->isVolatile() && |
| 11300 | St->getChain().hasOneUse() && !St->isVolatile()) { |
Gabor Greif | ba36cb5 | 2008-08-28 21:40:38 +0000 | [diff] [blame] | 11301 | SDNode* LdVal = St->getValue().getNode(); |
Dale Johannesen | 079f2a6 | 2008-02-25 19:20:14 +0000 | [diff] [blame] | 11302 | LoadSDNode *Ld = 0; |
| 11303 | int TokenFactorIndex = -1; |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 11304 | SmallVector<SDValue, 8> Ops; |
Gabor Greif | ba36cb5 | 2008-08-28 21:40:38 +0000 | [diff] [blame] | 11305 | SDNode* ChainVal = St->getChain().getNode(); |
Dale Johannesen | 079f2a6 | 2008-02-25 19:20:14 +0000 | [diff] [blame] | 11306 | // Must be a store of a load. We currently handle two cases: the load |
| 11307 | // is a direct child, and it's under an intervening TokenFactor. It is |
| 11308 | // possible to dig deeper under nested TokenFactors. |
Dale Johannesen | 14e2ea9 | 2008-02-25 22:29:22 +0000 | [diff] [blame] | 11309 | if (ChainVal == LdVal) |
Dale Johannesen | 079f2a6 | 2008-02-25 19:20:14 +0000 | [diff] [blame] | 11310 | Ld = cast<LoadSDNode>(St->getChain()); |
| 11311 | else if (St->getValue().hasOneUse() && |
| 11312 | ChainVal->getOpcode() == ISD::TokenFactor) { |
| 11313 | for (unsigned i=0, e = ChainVal->getNumOperands(); i != e; ++i) { |
Gabor Greif | ba36cb5 | 2008-08-28 21:40:38 +0000 | [diff] [blame] | 11314 | if (ChainVal->getOperand(i).getNode() == LdVal) { |
Dale Johannesen | 079f2a6 | 2008-02-25 19:20:14 +0000 | [diff] [blame] | 11315 | TokenFactorIndex = i; |
| 11316 | Ld = cast<LoadSDNode>(St->getValue()); |
| 11317 | } else |
| 11318 | Ops.push_back(ChainVal->getOperand(i)); |
| 11319 | } |
| 11320 | } |
Dale Johannesen | 079f2a6 | 2008-02-25 19:20:14 +0000 | [diff] [blame] | 11321 | |
Evan Cheng | 536e667 | 2009-03-12 05:59:15 +0000 | [diff] [blame] | 11322 | if (!Ld || !ISD::isNormalLoad(Ld)) |
| 11323 | return SDValue(); |
Dale Johannesen | 079f2a6 | 2008-02-25 19:20:14 +0000 | [diff] [blame] | 11324 | |
Evan Cheng | 536e667 | 2009-03-12 05:59:15 +0000 | [diff] [blame] | 11325 | // If this is not the MMX case, i.e. we are just turning i64 load/store |
| 11326 | // into f64 load/store, avoid the transformation if there are multiple |
| 11327 | // uses of the loaded value. |
| 11328 | if (!VT.isVector() && !Ld->hasNUsesOfValue(1, 0)) |
| 11329 | return SDValue(); |
Dale Johannesen | 079f2a6 | 2008-02-25 19:20:14 +0000 | [diff] [blame] | 11330 | |
Evan Cheng | 536e667 | 2009-03-12 05:59:15 +0000 | [diff] [blame] | 11331 | DebugLoc LdDL = Ld->getDebugLoc(); |
| 11332 | DebugLoc StDL = N->getDebugLoc(); |
| 11333 | // If we are a 64-bit capable x86, lower to a single movq load/store pair. |
| 11334 | // Otherwise, if it's legal to use f64 SSE instructions, use f64 load/store |
| 11335 | // pair instead. |
| 11336 | if (Subtarget->is64Bit() || F64IsLegal) { |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 11337 | EVT LdVT = Subtarget->is64Bit() ? MVT::i64 : MVT::f64; |
Chris Lattner | 51abfe4 | 2010-09-21 06:02:19 +0000 | [diff] [blame] | 11338 | SDValue NewLd = DAG.getLoad(LdVT, LdDL, Ld->getChain(), Ld->getBasePtr(), |
| 11339 | Ld->getPointerInfo(), Ld->isVolatile(), |
David Greene | 67c9d42 | 2010-02-15 16:53:33 +0000 | [diff] [blame] | 11340 | Ld->isNonTemporal(), Ld->getAlignment()); |
Evan Cheng | 536e667 | 2009-03-12 05:59:15 +0000 | [diff] [blame] | 11341 | SDValue NewChain = NewLd.getValue(1); |
Dale Johannesen | 079f2a6 | 2008-02-25 19:20:14 +0000 | [diff] [blame] | 11342 | if (TokenFactorIndex != -1) { |
Evan Cheng | 536e667 | 2009-03-12 05:59:15 +0000 | [diff] [blame] | 11343 | Ops.push_back(NewChain); |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 11344 | NewChain = DAG.getNode(ISD::TokenFactor, LdDL, MVT::Other, &Ops[0], |
Dale Johannesen | 079f2a6 | 2008-02-25 19:20:14 +0000 | [diff] [blame] | 11345 | Ops.size()); |
| 11346 | } |
Evan Cheng | 536e667 | 2009-03-12 05:59:15 +0000 | [diff] [blame] | 11347 | return DAG.getStore(NewChain, StDL, NewLd, St->getBasePtr(), |
Chris Lattner | 51abfe4 | 2010-09-21 06:02:19 +0000 | [diff] [blame] | 11348 | St->getPointerInfo(), |
David Greene | 67c9d42 | 2010-02-15 16:53:33 +0000 | [diff] [blame] | 11349 | St->isVolatile(), St->isNonTemporal(), |
| 11350 | St->getAlignment()); |
Chris Lattner | 149a4e5 | 2008-02-22 02:09:43 +0000 | [diff] [blame] | 11351 | } |
Evan Cheng | 536e667 | 2009-03-12 05:59:15 +0000 | [diff] [blame] | 11352 | |
| 11353 | // Otherwise, lower to two pairs of 32-bit loads / stores. |
| 11354 | SDValue LoAddr = Ld->getBasePtr(); |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 11355 | SDValue HiAddr = DAG.getNode(ISD::ADD, LdDL, MVT::i32, LoAddr, |
| 11356 | DAG.getConstant(4, MVT::i32)); |
Evan Cheng | 536e667 | 2009-03-12 05:59:15 +0000 | [diff] [blame] | 11357 | |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 11358 | SDValue LoLd = DAG.getLoad(MVT::i32, LdDL, Ld->getChain(), LoAddr, |
Chris Lattner | 51abfe4 | 2010-09-21 06:02:19 +0000 | [diff] [blame] | 11359 | Ld->getPointerInfo(), |
David Greene | 67c9d42 | 2010-02-15 16:53:33 +0000 | [diff] [blame] | 11360 | Ld->isVolatile(), Ld->isNonTemporal(), |
| 11361 | Ld->getAlignment()); |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 11362 | SDValue HiLd = DAG.getLoad(MVT::i32, LdDL, Ld->getChain(), HiAddr, |
Chris Lattner | 51abfe4 | 2010-09-21 06:02:19 +0000 | [diff] [blame] | 11363 | Ld->getPointerInfo().getWithOffset(4), |
David Greene | 67c9d42 | 2010-02-15 16:53:33 +0000 | [diff] [blame] | 11364 | Ld->isVolatile(), Ld->isNonTemporal(), |
Evan Cheng | 536e667 | 2009-03-12 05:59:15 +0000 | [diff] [blame] | 11365 | MinAlign(Ld->getAlignment(), 4)); |
| 11366 | |
| 11367 | SDValue NewChain = LoLd.getValue(1); |
| 11368 | if (TokenFactorIndex != -1) { |
| 11369 | Ops.push_back(LoLd); |
| 11370 | Ops.push_back(HiLd); |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 11371 | NewChain = DAG.getNode(ISD::TokenFactor, LdDL, MVT::Other, &Ops[0], |
Evan Cheng | 536e667 | 2009-03-12 05:59:15 +0000 | [diff] [blame] | 11372 | Ops.size()); |
| 11373 | } |
| 11374 | |
| 11375 | LoAddr = St->getBasePtr(); |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 11376 | HiAddr = DAG.getNode(ISD::ADD, StDL, MVT::i32, LoAddr, |
| 11377 | DAG.getConstant(4, MVT::i32)); |
Evan Cheng | 536e667 | 2009-03-12 05:59:15 +0000 | [diff] [blame] | 11378 | |
| 11379 | SDValue LoSt = DAG.getStore(NewChain, StDL, LoLd, LoAddr, |
Chris Lattner | 8026a9d | 2010-09-21 17:50:43 +0000 | [diff] [blame] | 11380 | St->getPointerInfo(), |
David Greene | 67c9d42 | 2010-02-15 16:53:33 +0000 | [diff] [blame] | 11381 | St->isVolatile(), St->isNonTemporal(), |
| 11382 | St->getAlignment()); |
Evan Cheng | 536e667 | 2009-03-12 05:59:15 +0000 | [diff] [blame] | 11383 | SDValue HiSt = DAG.getStore(NewChain, StDL, HiLd, HiAddr, |
Chris Lattner | 8026a9d | 2010-09-21 17:50:43 +0000 | [diff] [blame] | 11384 | St->getPointerInfo().getWithOffset(4), |
Evan Cheng | 536e667 | 2009-03-12 05:59:15 +0000 | [diff] [blame] | 11385 | St->isVolatile(), |
David Greene | 67c9d42 | 2010-02-15 16:53:33 +0000 | [diff] [blame] | 11386 | St->isNonTemporal(), |
Evan Cheng | 536e667 | 2009-03-12 05:59:15 +0000 | [diff] [blame] | 11387 | MinAlign(St->getAlignment(), 4)); |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 11388 | return DAG.getNode(ISD::TokenFactor, StDL, MVT::Other, LoSt, HiSt); |
Chris Lattner | 149a4e5 | 2008-02-22 02:09:43 +0000 | [diff] [blame] | 11389 | } |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 11390 | return SDValue(); |
Chris Lattner | 149a4e5 | 2008-02-22 02:09:43 +0000 | [diff] [blame] | 11391 | } |
| 11392 | |
Chris Lattner | 6cf7326 | 2008-01-25 06:14:17 +0000 | [diff] [blame] | 11393 | /// PerformFORCombine - Do target-specific dag combines on X86ISD::FOR and |
| 11394 | /// X86ISD::FXOR nodes. |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 11395 | static SDValue PerformFORCombine(SDNode *N, SelectionDAG &DAG) { |
Chris Lattner | 6cf7326 | 2008-01-25 06:14:17 +0000 | [diff] [blame] | 11396 | assert(N->getOpcode() == X86ISD::FOR || N->getOpcode() == X86ISD::FXOR); |
| 11397 | // F[X]OR(0.0, x) -> x |
| 11398 | // F[X]OR(x, 0.0) -> x |
Chris Lattner | af723b9 | 2008-01-25 05:46:26 +0000 | [diff] [blame] | 11399 | if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(0))) |
| 11400 | if (C->getValueAPF().isPosZero()) |
| 11401 | return N->getOperand(1); |
| 11402 | if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(1))) |
| 11403 | if (C->getValueAPF().isPosZero()) |
| 11404 | return N->getOperand(0); |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 11405 | return SDValue(); |
Chris Lattner | af723b9 | 2008-01-25 05:46:26 +0000 | [diff] [blame] | 11406 | } |
| 11407 | |
| 11408 | /// PerformFANDCombine - Do target-specific dag combines on X86ISD::FAND nodes. |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 11409 | static SDValue PerformFANDCombine(SDNode *N, SelectionDAG &DAG) { |
Chris Lattner | af723b9 | 2008-01-25 05:46:26 +0000 | [diff] [blame] | 11410 | // FAND(0.0, x) -> 0.0 |
| 11411 | // FAND(x, 0.0) -> 0.0 |
| 11412 | if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(0))) |
| 11413 | if (C->getValueAPF().isPosZero()) |
| 11414 | return N->getOperand(0); |
| 11415 | if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(1))) |
| 11416 | if (C->getValueAPF().isPosZero()) |
| 11417 | return N->getOperand(1); |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 11418 | return SDValue(); |
Chris Lattner | af723b9 | 2008-01-25 05:46:26 +0000 | [diff] [blame] | 11419 | } |
| 11420 | |
Dan Gohman | e5af2d3 | 2009-01-29 01:59:02 +0000 | [diff] [blame] | 11421 | static SDValue PerformBTCombine(SDNode *N, |
| 11422 | SelectionDAG &DAG, |
| 11423 | TargetLowering::DAGCombinerInfo &DCI) { |
| 11424 | // BT ignores high bits in the bit index operand. |
| 11425 | SDValue Op1 = N->getOperand(1); |
| 11426 | if (Op1.hasOneUse()) { |
| 11427 | unsigned BitWidth = Op1.getValueSizeInBits(); |
| 11428 | APInt DemandedMask = APInt::getLowBitsSet(BitWidth, Log2_32(BitWidth)); |
| 11429 | APInt KnownZero, KnownOne; |
Evan Cheng | e5b51ac | 2010-04-17 06:13:15 +0000 | [diff] [blame] | 11430 | TargetLowering::TargetLoweringOpt TLO(DAG, !DCI.isBeforeLegalize(), |
| 11431 | !DCI.isBeforeLegalizeOps()); |
Dan Gohman | d858e90 | 2010-04-17 15:26:15 +0000 | [diff] [blame] | 11432 | const TargetLowering &TLI = DAG.getTargetLoweringInfo(); |
Dan Gohman | e5af2d3 | 2009-01-29 01:59:02 +0000 | [diff] [blame] | 11433 | if (TLO.ShrinkDemandedConstant(Op1, DemandedMask) || |
| 11434 | TLI.SimplifyDemandedBits(Op1, DemandedMask, KnownZero, KnownOne, TLO)) |
| 11435 | DCI.CommitTargetLoweringOpt(TLO); |
| 11436 | } |
| 11437 | return SDValue(); |
| 11438 | } |
Chris Lattner | 83e6c99 | 2006-10-04 06:57:07 +0000 | [diff] [blame] | 11439 | |
Eli Friedman | 7a5e555 | 2009-06-07 06:52:44 +0000 | [diff] [blame] | 11440 | static SDValue PerformVZEXT_MOVLCombine(SDNode *N, SelectionDAG &DAG) { |
| 11441 | SDValue Op = N->getOperand(0); |
Wesley Peck | bf17cfa | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 11442 | if (Op.getOpcode() == ISD::BITCAST) |
Eli Friedman | 7a5e555 | 2009-06-07 06:52:44 +0000 | [diff] [blame] | 11443 | Op = Op.getOperand(0); |
Owen Anderson | e50ed30 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 11444 | EVT VT = N->getValueType(0), OpVT = Op.getValueType(); |
Eli Friedman | 7a5e555 | 2009-06-07 06:52:44 +0000 | [diff] [blame] | 11445 | if (Op.getOpcode() == X86ISD::VZEXT_LOAD && |
Eric Christopher | fd17929 | 2009-08-27 18:07:15 +0000 | [diff] [blame] | 11446 | VT.getVectorElementType().getSizeInBits() == |
Eli Friedman | 7a5e555 | 2009-06-07 06:52:44 +0000 | [diff] [blame] | 11447 | OpVT.getVectorElementType().getSizeInBits()) { |
Wesley Peck | bf17cfa | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 11448 | return DAG.getNode(ISD::BITCAST, N->getDebugLoc(), VT, Op); |
Eli Friedman | 7a5e555 | 2009-06-07 06:52:44 +0000 | [diff] [blame] | 11449 | } |
| 11450 | return SDValue(); |
| 11451 | } |
| 11452 | |
Evan Cheng | 2e489c4 | 2009-12-16 00:53:11 +0000 | [diff] [blame] | 11453 | static SDValue PerformZExtCombine(SDNode *N, SelectionDAG &DAG) { |
| 11454 | // (i32 zext (and (i8 x86isd::setcc_carry), 1)) -> |
| 11455 | // (and (i32 x86isd::setcc_carry), 1) |
| 11456 | // This eliminates the zext. This transformation is necessary because |
| 11457 | // ISD::SETCC is always legalized to i8. |
| 11458 | DebugLoc dl = N->getDebugLoc(); |
| 11459 | SDValue N0 = N->getOperand(0); |
| 11460 | EVT VT = N->getValueType(0); |
| 11461 | if (N0.getOpcode() == ISD::AND && |
| 11462 | N0.hasOneUse() && |
| 11463 | N0.getOperand(0).hasOneUse()) { |
| 11464 | SDValue N00 = N0.getOperand(0); |
| 11465 | if (N00.getOpcode() != X86ISD::SETCC_CARRY) |
| 11466 | return SDValue(); |
| 11467 | ConstantSDNode *C = dyn_cast<ConstantSDNode>(N0.getOperand(1)); |
| 11468 | if (!C || C->getZExtValue() != 1) |
| 11469 | return SDValue(); |
| 11470 | return DAG.getNode(ISD::AND, dl, VT, |
| 11471 | DAG.getNode(X86ISD::SETCC_CARRY, dl, VT, |
| 11472 | N00.getOperand(0), N00.getOperand(1)), |
| 11473 | DAG.getConstant(1, VT)); |
| 11474 | } |
| 11475 | |
| 11476 | return SDValue(); |
| 11477 | } |
| 11478 | |
Chris Lattner | c19d1c3 | 2010-12-19 22:08:31 +0000 | [diff] [blame] | 11479 | // Optimize RES = X86ISD::SETCC CONDCODE, EFLAG_INPUT |
| 11480 | static SDValue PerformSETCCCombine(SDNode *N, SelectionDAG &DAG) { |
| 11481 | unsigned X86CC = N->getConstantOperandVal(0); |
| 11482 | SDValue EFLAG = N->getOperand(1); |
| 11483 | DebugLoc DL = N->getDebugLoc(); |
| 11484 | |
| 11485 | // Materialize "setb reg" as "sbb reg,reg", since it can be extended without |
| 11486 | // a zext and produces an all-ones bit which is more useful than 0/1 in some |
| 11487 | // cases. |
| 11488 | if (X86CC == X86::COND_B) |
| 11489 | return DAG.getNode(ISD::AND, DL, MVT::i8, |
| 11490 | DAG.getNode(X86ISD::SETCC_CARRY, DL, MVT::i8, |
| 11491 | DAG.getConstant(X86CC, MVT::i8), EFLAG), |
| 11492 | DAG.getConstant(1, MVT::i8)); |
| 11493 | |
| 11494 | return SDValue(); |
| 11495 | } |
Chris Lattner | 23a0199 | 2010-12-20 01:37:09 +0000 | [diff] [blame] | 11496 | |
| 11497 | // Optimize RES, EFLAGS = X86ISD::ADC LHS, RHS, EFLAGS |
| 11498 | static SDValue PerformADCCombine(SDNode *N, SelectionDAG &DAG, |
| 11499 | X86TargetLowering::DAGCombinerInfo &DCI) { |
| 11500 | // If the LHS and RHS of the ADC node are zero, then it can't overflow and |
| 11501 | // the result is either zero or one (depending on the input carry bit). |
| 11502 | // Strength reduce this down to a "set on carry" aka SETCC_CARRY&1. |
| 11503 | if (X86::isZeroNode(N->getOperand(0)) && |
| 11504 | X86::isZeroNode(N->getOperand(1)) && |
| 11505 | // We don't have a good way to replace an EFLAGS use, so only do this when |
| 11506 | // dead right now. |
| 11507 | SDValue(N, 1).use_empty()) { |
| 11508 | DebugLoc DL = N->getDebugLoc(); |
| 11509 | EVT VT = N->getValueType(0); |
| 11510 | SDValue CarryOut = DAG.getConstant(0, N->getValueType(1)); |
| 11511 | SDValue Res1 = DAG.getNode(ISD::AND, DL, VT, |
| 11512 | DAG.getNode(X86ISD::SETCC_CARRY, DL, VT, |
| 11513 | DAG.getConstant(X86::COND_B,MVT::i8), |
| 11514 | N->getOperand(2)), |
| 11515 | DAG.getConstant(1, VT)); |
| 11516 | return DCI.CombineTo(N, Res1, CarryOut); |
| 11517 | } |
| 11518 | |
| 11519 | return SDValue(); |
| 11520 | } |
| 11521 | |
Chris Lattner | c19d1c3 | 2010-12-19 22:08:31 +0000 | [diff] [blame] | 11522 | |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 11523 | SDValue X86TargetLowering::PerformDAGCombine(SDNode *N, |
Evan Cheng | 9dd93b3 | 2008-11-05 06:03:38 +0000 | [diff] [blame] | 11524 | DAGCombinerInfo &DCI) const { |
Evan Cheng | 206ee9d | 2006-07-07 08:33:52 +0000 | [diff] [blame] | 11525 | SelectionDAG &DAG = DCI.DAG; |
| 11526 | switch (N->getOpcode()) { |
| 11527 | default: break; |
Dan Gohman | 1bbf72b | 2010-03-15 23:23:03 +0000 | [diff] [blame] | 11528 | case ISD::EXTRACT_VECTOR_ELT: |
Chris Lattner | c19d1c3 | 2010-12-19 22:08:31 +0000 | [diff] [blame] | 11529 | return PerformEXTRACT_VECTOR_ELTCombine(N, DAG, *this); |
Chris Lattner | af723b9 | 2008-01-25 05:46:26 +0000 | [diff] [blame] | 11530 | case ISD::SELECT: return PerformSELECTCombine(N, DAG, Subtarget); |
Chris Lattner | d1980a5 | 2009-03-12 06:52:53 +0000 | [diff] [blame] | 11531 | case X86ISD::CMOV: return PerformCMOVCombine(N, DAG, DCI); |
Chris Lattner | 23a0199 | 2010-12-20 01:37:09 +0000 | [diff] [blame] | 11532 | case X86ISD::ADC: return PerformADCCombine(N, DAG, DCI); |
Evan Cheng | 0b0cd91 | 2009-03-28 05:57:29 +0000 | [diff] [blame] | 11533 | case ISD::MUL: return PerformMulCombine(N, DAG, DCI); |
Nate Begeman | 740ab03 | 2009-01-26 00:52:55 +0000 | [diff] [blame] | 11534 | case ISD::SHL: |
| 11535 | case ISD::SRA: |
| 11536 | case ISD::SRL: return PerformShiftCombine(N, DAG, Subtarget); |
Nate Begeman | b65c175 | 2010-12-17 22:55:37 +0000 | [diff] [blame] | 11537 | case ISD::AND: return PerformAndCombine(N, DAG, DCI, Subtarget); |
Evan Cheng | 8b1190a | 2010-04-28 01:18:01 +0000 | [diff] [blame] | 11538 | case ISD::OR: return PerformOrCombine(N, DAG, DCI, Subtarget); |
Evan Cheng | 7e2ff77 | 2008-05-08 00:57:18 +0000 | [diff] [blame] | 11539 | case ISD::STORE: return PerformSTORECombine(N, DAG, Subtarget); |
Chris Lattner | 6cf7326 | 2008-01-25 06:14:17 +0000 | [diff] [blame] | 11540 | case X86ISD::FXOR: |
Chris Lattner | af723b9 | 2008-01-25 05:46:26 +0000 | [diff] [blame] | 11541 | case X86ISD::FOR: return PerformFORCombine(N, DAG); |
| 11542 | case X86ISD::FAND: return PerformFANDCombine(N, DAG); |
Dan Gohman | e5af2d3 | 2009-01-29 01:59:02 +0000 | [diff] [blame] | 11543 | case X86ISD::BT: return PerformBTCombine(N, DAG, DCI); |
Eli Friedman | 7a5e555 | 2009-06-07 06:52:44 +0000 | [diff] [blame] | 11544 | case X86ISD::VZEXT_MOVL: return PerformVZEXT_MOVLCombine(N, DAG); |
Evan Cheng | 2e489c4 | 2009-12-16 00:53:11 +0000 | [diff] [blame] | 11545 | case ISD::ZERO_EXTEND: return PerformZExtCombine(N, DAG); |
Chris Lattner | c19d1c3 | 2010-12-19 22:08:31 +0000 | [diff] [blame] | 11546 | case X86ISD::SETCC: return PerformSETCCCombine(N, DAG); |
Bruno Cardoso Lopes | e8f279c | 2010-09-03 22:09:41 +0000 | [diff] [blame] | 11547 | case X86ISD::SHUFPS: // Handle all target specific shuffles |
| 11548 | case X86ISD::SHUFPD: |
Bruno Cardoso Lopes | aace0f2 | 2010-09-04 02:36:07 +0000 | [diff] [blame] | 11549 | case X86ISD::PALIGN: |
Bruno Cardoso Lopes | e8f279c | 2010-09-03 22:09:41 +0000 | [diff] [blame] | 11550 | case X86ISD::PUNPCKHBW: |
| 11551 | case X86ISD::PUNPCKHWD: |
| 11552 | case X86ISD::PUNPCKHDQ: |
| 11553 | case X86ISD::PUNPCKHQDQ: |
| 11554 | case X86ISD::UNPCKHPS: |
| 11555 | case X86ISD::UNPCKHPD: |
| 11556 | case X86ISD::PUNPCKLBW: |
| 11557 | case X86ISD::PUNPCKLWD: |
| 11558 | case X86ISD::PUNPCKLDQ: |
| 11559 | case X86ISD::PUNPCKLQDQ: |
| 11560 | case X86ISD::UNPCKLPS: |
| 11561 | case X86ISD::UNPCKLPD: |
| 11562 | case X86ISD::MOVHLPS: |
| 11563 | case X86ISD::MOVLHPS: |
| 11564 | case X86ISD::PSHUFD: |
| 11565 | case X86ISD::PSHUFHW: |
| 11566 | case X86ISD::PSHUFLW: |
| 11567 | case X86ISD::MOVSS: |
| 11568 | case X86ISD::MOVSD: |
Mon P Wang | a0fd0d5 | 2010-12-19 23:55:53 +0000 | [diff] [blame] | 11569 | case ISD::VECTOR_SHUFFLE: return PerformShuffleCombine(N, DAG, DCI); |
Evan Cheng | 206ee9d | 2006-07-07 08:33:52 +0000 | [diff] [blame] | 11570 | } |
| 11571 | |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 11572 | return SDValue(); |
Evan Cheng | 206ee9d | 2006-07-07 08:33:52 +0000 | [diff] [blame] | 11573 | } |
| 11574 | |
Evan Cheng | e5b51ac | 2010-04-17 06:13:15 +0000 | [diff] [blame] | 11575 | /// isTypeDesirableForOp - Return true if the target has native support for |
| 11576 | /// the specified value type and it is 'desirable' to use the type for the |
| 11577 | /// given node type. e.g. On x86 i16 is legal, but undesirable since i16 |
| 11578 | /// instruction encodings are longer and some i16 instructions are slow. |
| 11579 | bool X86TargetLowering::isTypeDesirableForOp(unsigned Opc, EVT VT) const { |
| 11580 | if (!isTypeLegal(VT)) |
| 11581 | return false; |
Evan Cheng | 2bce5f4b | 2010-04-28 08:30:49 +0000 | [diff] [blame] | 11582 | if (VT != MVT::i16) |
Evan Cheng | e5b51ac | 2010-04-17 06:13:15 +0000 | [diff] [blame] | 11583 | return true; |
| 11584 | |
| 11585 | switch (Opc) { |
| 11586 | default: |
| 11587 | return true; |
Evan Cheng | 4c26e93 | 2010-04-19 19:29:22 +0000 | [diff] [blame] | 11588 | case ISD::LOAD: |
| 11589 | case ISD::SIGN_EXTEND: |
| 11590 | case ISD::ZERO_EXTEND: |
| 11591 | case ISD::ANY_EXTEND: |
Evan Cheng | e5b51ac | 2010-04-17 06:13:15 +0000 | [diff] [blame] | 11592 | case ISD::SHL: |
Evan Cheng | e5b51ac | 2010-04-17 06:13:15 +0000 | [diff] [blame] | 11593 | case ISD::SRL: |
| 11594 | case ISD::SUB: |
| 11595 | case ISD::ADD: |
| 11596 | case ISD::MUL: |
| 11597 | case ISD::AND: |
| 11598 | case ISD::OR: |
| 11599 | case ISD::XOR: |
| 11600 | return false; |
| 11601 | } |
| 11602 | } |
| 11603 | |
| 11604 | /// IsDesirableToPromoteOp - This method query the target whether it is |
Evan Cheng | 64b7bf7 | 2010-04-16 06:14:10 +0000 | [diff] [blame] | 11605 | /// beneficial for dag combiner to promote the specified node. If true, it |
| 11606 | /// should return the desired promotion type by reference. |
Evan Cheng | e5b51ac | 2010-04-17 06:13:15 +0000 | [diff] [blame] | 11607 | bool X86TargetLowering::IsDesirableToPromoteOp(SDValue Op, EVT &PVT) const { |
Evan Cheng | 64b7bf7 | 2010-04-16 06:14:10 +0000 | [diff] [blame] | 11608 | EVT VT = Op.getValueType(); |
| 11609 | if (VT != MVT::i16) |
| 11610 | return false; |
| 11611 | |
Evan Cheng | 4c26e93 | 2010-04-19 19:29:22 +0000 | [diff] [blame] | 11612 | bool Promote = false; |
| 11613 | bool Commute = false; |
Evan Cheng | 64b7bf7 | 2010-04-16 06:14:10 +0000 | [diff] [blame] | 11614 | switch (Op.getOpcode()) { |
Evan Cheng | 4c26e93 | 2010-04-19 19:29:22 +0000 | [diff] [blame] | 11615 | default: break; |
| 11616 | case ISD::LOAD: { |
| 11617 | LoadSDNode *LD = cast<LoadSDNode>(Op); |
| 11618 | // If the non-extending load has a single use and it's not live out, then it |
| 11619 | // might be folded. |
Evan Cheng | 2bce5f4b | 2010-04-28 08:30:49 +0000 | [diff] [blame] | 11620 | if (LD->getExtensionType() == ISD::NON_EXTLOAD /*&& |
| 11621 | Op.hasOneUse()*/) { |
| 11622 | for (SDNode::use_iterator UI = Op.getNode()->use_begin(), |
| 11623 | UE = Op.getNode()->use_end(); UI != UE; ++UI) { |
| 11624 | // The only case where we'd want to promote LOAD (rather then it being |
| 11625 | // promoted as an operand is when it's only use is liveout. |
| 11626 | if (UI->getOpcode() != ISD::CopyToReg) |
| 11627 | return false; |
| 11628 | } |
| 11629 | } |
Evan Cheng | 4c26e93 | 2010-04-19 19:29:22 +0000 | [diff] [blame] | 11630 | Promote = true; |
| 11631 | break; |
| 11632 | } |
| 11633 | case ISD::SIGN_EXTEND: |
| 11634 | case ISD::ZERO_EXTEND: |
| 11635 | case ISD::ANY_EXTEND: |
| 11636 | Promote = true; |
| 11637 | break; |
Evan Cheng | e5b51ac | 2010-04-17 06:13:15 +0000 | [diff] [blame] | 11638 | case ISD::SHL: |
Evan Cheng | 2bce5f4b | 2010-04-28 08:30:49 +0000 | [diff] [blame] | 11639 | case ISD::SRL: { |
Evan Cheng | e5b51ac | 2010-04-17 06:13:15 +0000 | [diff] [blame] | 11640 | SDValue N0 = Op.getOperand(0); |
| 11641 | // Look out for (store (shl (load), x)). |
Evan Cheng | c82c20b | 2010-04-24 04:44:57 +0000 | [diff] [blame] | 11642 | if (MayFoldLoad(N0) && MayFoldIntoStore(Op)) |
Evan Cheng | e5b51ac | 2010-04-17 06:13:15 +0000 | [diff] [blame] | 11643 | return false; |
Evan Cheng | 4c26e93 | 2010-04-19 19:29:22 +0000 | [diff] [blame] | 11644 | Promote = true; |
Evan Cheng | e5b51ac | 2010-04-17 06:13:15 +0000 | [diff] [blame] | 11645 | break; |
| 11646 | } |
Evan Cheng | 64b7bf7 | 2010-04-16 06:14:10 +0000 | [diff] [blame] | 11647 | case ISD::ADD: |
| 11648 | case ISD::MUL: |
| 11649 | case ISD::AND: |
| 11650 | case ISD::OR: |
Evan Cheng | 4c26e93 | 2010-04-19 19:29:22 +0000 | [diff] [blame] | 11651 | case ISD::XOR: |
| 11652 | Commute = true; |
| 11653 | // fallthrough |
| 11654 | case ISD::SUB: { |
Evan Cheng | 64b7bf7 | 2010-04-16 06:14:10 +0000 | [diff] [blame] | 11655 | SDValue N0 = Op.getOperand(0); |
| 11656 | SDValue N1 = Op.getOperand(1); |
Evan Cheng | c82c20b | 2010-04-24 04:44:57 +0000 | [diff] [blame] | 11657 | if (!Commute && MayFoldLoad(N1)) |
Evan Cheng | 64b7bf7 | 2010-04-16 06:14:10 +0000 | [diff] [blame] | 11658 | return false; |
| 11659 | // Avoid disabling potential load folding opportunities. |
Evan Cheng | c82c20b | 2010-04-24 04:44:57 +0000 | [diff] [blame] | 11660 | if (MayFoldLoad(N0) && (!isa<ConstantSDNode>(N1) || MayFoldIntoStore(Op))) |
Evan Cheng | 64b7bf7 | 2010-04-16 06:14:10 +0000 | [diff] [blame] | 11661 | return false; |
Evan Cheng | c82c20b | 2010-04-24 04:44:57 +0000 | [diff] [blame] | 11662 | if (MayFoldLoad(N1) && (!isa<ConstantSDNode>(N0) || MayFoldIntoStore(Op))) |
Evan Cheng | 64b7bf7 | 2010-04-16 06:14:10 +0000 | [diff] [blame] | 11663 | return false; |
Evan Cheng | 4c26e93 | 2010-04-19 19:29:22 +0000 | [diff] [blame] | 11664 | Promote = true; |
Evan Cheng | 64b7bf7 | 2010-04-16 06:14:10 +0000 | [diff] [blame] | 11665 | } |
| 11666 | } |
| 11667 | |
| 11668 | PVT = MVT::i32; |
Evan Cheng | 4c26e93 | 2010-04-19 19:29:22 +0000 | [diff] [blame] | 11669 | return Promote; |
Evan Cheng | 64b7bf7 | 2010-04-16 06:14:10 +0000 | [diff] [blame] | 11670 | } |
| 11671 | |
Evan Cheng | 60c07e1 | 2006-07-05 22:17:51 +0000 | [diff] [blame] | 11672 | //===----------------------------------------------------------------------===// |
| 11673 | // X86 Inline Assembly Support |
| 11674 | //===----------------------------------------------------------------------===// |
| 11675 | |
Chris Lattner | b810565 | 2009-07-20 17:51:36 +0000 | [diff] [blame] | 11676 | static bool LowerToBSwap(CallInst *CI) { |
| 11677 | // FIXME: this should verify that we are targetting a 486 or better. If not, |
| 11678 | // we will turn this bswap into something that will be lowered to logical ops |
| 11679 | // instead of emitting the bswap asm. For now, we don't support 486 or lower |
| 11680 | // so don't worry about this. |
Eric Christopher | fd17929 | 2009-08-27 18:07:15 +0000 | [diff] [blame] | 11681 | |
Chris Lattner | b810565 | 2009-07-20 17:51:36 +0000 | [diff] [blame] | 11682 | // Verify this is a simple bswap. |
Gabor Greif | e1c2b9c | 2010-06-30 13:03:37 +0000 | [diff] [blame] | 11683 | if (CI->getNumArgOperands() != 1 || |
Gabor Greif | 1cfe44a | 2010-06-26 11:51:52 +0000 | [diff] [blame] | 11684 | CI->getType() != CI->getArgOperand(0)->getType() || |
Duncan Sands | b0bc6c3 | 2010-02-15 16:12:20 +0000 | [diff] [blame] | 11685 | !CI->getType()->isIntegerTy()) |
Chris Lattner | b810565 | 2009-07-20 17:51:36 +0000 | [diff] [blame] | 11686 | return false; |
Eric Christopher | fd17929 | 2009-08-27 18:07:15 +0000 | [diff] [blame] | 11687 | |
Chris Lattner | b810565 | 2009-07-20 17:51:36 +0000 | [diff] [blame] | 11688 | const IntegerType *Ty = dyn_cast<IntegerType>(CI->getType()); |
| 11689 | if (!Ty || Ty->getBitWidth() % 16 != 0) |
| 11690 | return false; |
Eric Christopher | fd17929 | 2009-08-27 18:07:15 +0000 | [diff] [blame] | 11691 | |
Chris Lattner | b810565 | 2009-07-20 17:51:36 +0000 | [diff] [blame] | 11692 | // Okay, we can do this xform, do so now. |
| 11693 | const Type *Tys[] = { Ty }; |
| 11694 | Module *M = CI->getParent()->getParent()->getParent(); |
| 11695 | Constant *Int = Intrinsic::getDeclaration(M, Intrinsic::bswap, Tys, 1); |
Eric Christopher | fd17929 | 2009-08-27 18:07:15 +0000 | [diff] [blame] | 11696 | |
Gabor Greif | 1cfe44a | 2010-06-26 11:51:52 +0000 | [diff] [blame] | 11697 | Value *Op = CI->getArgOperand(0); |
Chris Lattner | b810565 | 2009-07-20 17:51:36 +0000 | [diff] [blame] | 11698 | Op = CallInst::Create(Int, Op, CI->getName(), CI); |
Eric Christopher | fd17929 | 2009-08-27 18:07:15 +0000 | [diff] [blame] | 11699 | |
Chris Lattner | b810565 | 2009-07-20 17:51:36 +0000 | [diff] [blame] | 11700 | CI->replaceAllUsesWith(Op); |
| 11701 | CI->eraseFromParent(); |
| 11702 | return true; |
| 11703 | } |
| 11704 | |
| 11705 | bool X86TargetLowering::ExpandInlineAsm(CallInst *CI) const { |
| 11706 | InlineAsm *IA = cast<InlineAsm>(CI->getCalledValue()); |
John Thompson | 44ab89e | 2010-10-29 17:29:13 +0000 | [diff] [blame] | 11707 | InlineAsm::ConstraintInfoVector Constraints = IA->ParseConstraints(); |
Chris Lattner | b810565 | 2009-07-20 17:51:36 +0000 | [diff] [blame] | 11708 | |
| 11709 | std::string AsmStr = IA->getAsmString(); |
| 11710 | |
| 11711 | // TODO: should remove alternatives from the asmstring: "foo {a|b}" -> "foo a" |
Benjamin Kramer | d4f1959 | 2010-01-11 18:03:24 +0000 | [diff] [blame] | 11712 | SmallVector<StringRef, 4> AsmPieces; |
Peter Collingbourne | 9836118 | 2010-11-13 19:54:23 +0000 | [diff] [blame] | 11713 | SplitString(AsmStr, AsmPieces, ";\n"); |
Chris Lattner | b810565 | 2009-07-20 17:51:36 +0000 | [diff] [blame] | 11714 | |
| 11715 | switch (AsmPieces.size()) { |
| 11716 | default: return false; |
| 11717 | case 1: |
| 11718 | AsmStr = AsmPieces[0]; |
| 11719 | AsmPieces.clear(); |
| 11720 | SplitString(AsmStr, AsmPieces, " \t"); // Split with whitespace. |
| 11721 | |
| 11722 | // bswap $0 |
| 11723 | if (AsmPieces.size() == 2 && |
| 11724 | (AsmPieces[0] == "bswap" || |
| 11725 | AsmPieces[0] == "bswapq" || |
| 11726 | AsmPieces[0] == "bswapl") && |
| 11727 | (AsmPieces[1] == "$0" || |
| 11728 | AsmPieces[1] == "${0:q}")) { |
| 11729 | // No need to check constraints, nothing other than the equivalent of |
| 11730 | // "=r,0" would be valid here. |
| 11731 | return LowerToBSwap(CI); |
| 11732 | } |
| 11733 | // rorw $$8, ${0:w} --> llvm.bswap.i16 |
Duncan Sands | b0bc6c3 | 2010-02-15 16:12:20 +0000 | [diff] [blame] | 11734 | if (CI->getType()->isIntegerTy(16) && |
Chris Lattner | b810565 | 2009-07-20 17:51:36 +0000 | [diff] [blame] | 11735 | AsmPieces.size() == 3 && |
Dan Gohman | 0ef701e | 2010-03-04 19:58:08 +0000 | [diff] [blame] | 11736 | (AsmPieces[0] == "rorw" || AsmPieces[0] == "rolw") && |
Chris Lattner | b810565 | 2009-07-20 17:51:36 +0000 | [diff] [blame] | 11737 | AsmPieces[1] == "$$8," && |
| 11738 | AsmPieces[2] == "${0:w}" && |
Dan Gohman | 0ef701e | 2010-03-04 19:58:08 +0000 | [diff] [blame] | 11739 | IA->getConstraintString().compare(0, 5, "=r,0,") == 0) { |
| 11740 | AsmPieces.clear(); |
Benjamin Kramer | 018cbd5 | 2010-03-12 13:54:59 +0000 | [diff] [blame] | 11741 | const std::string &Constraints = IA->getConstraintString(); |
| 11742 | SplitString(StringRef(Constraints).substr(5), AsmPieces, ","); |
Dan Gohman | 0ef701e | 2010-03-04 19:58:08 +0000 | [diff] [blame] | 11743 | std::sort(AsmPieces.begin(), AsmPieces.end()); |
| 11744 | if (AsmPieces.size() == 4 && |
| 11745 | AsmPieces[0] == "~{cc}" && |
| 11746 | AsmPieces[1] == "~{dirflag}" && |
| 11747 | AsmPieces[2] == "~{flags}" && |
| 11748 | AsmPieces[3] == "~{fpsr}") { |
| 11749 | return LowerToBSwap(CI); |
| 11750 | } |
Chris Lattner | b810565 | 2009-07-20 17:51:36 +0000 | [diff] [blame] | 11751 | } |
| 11752 | break; |
| 11753 | case 3: |
Peter Collingbourne | 948cf02 | 2010-11-13 19:54:30 +0000 | [diff] [blame] | 11754 | if (CI->getType()->isIntegerTy(32) && |
| 11755 | IA->getConstraintString().compare(0, 5, "=r,0,") == 0) { |
| 11756 | SmallVector<StringRef, 4> Words; |
| 11757 | SplitString(AsmPieces[0], Words, " \t,"); |
| 11758 | if (Words.size() == 3 && Words[0] == "rorw" && Words[1] == "$$8" && |
| 11759 | Words[2] == "${0:w}") { |
| 11760 | Words.clear(); |
| 11761 | SplitString(AsmPieces[1], Words, " \t,"); |
| 11762 | if (Words.size() == 3 && Words[0] == "rorl" && Words[1] == "$$16" && |
| 11763 | Words[2] == "$0") { |
| 11764 | Words.clear(); |
| 11765 | SplitString(AsmPieces[2], Words, " \t,"); |
| 11766 | if (Words.size() == 3 && Words[0] == "rorw" && Words[1] == "$$8" && |
| 11767 | Words[2] == "${0:w}") { |
| 11768 | AsmPieces.clear(); |
| 11769 | const std::string &Constraints = IA->getConstraintString(); |
| 11770 | SplitString(StringRef(Constraints).substr(5), AsmPieces, ","); |
| 11771 | std::sort(AsmPieces.begin(), AsmPieces.end()); |
| 11772 | if (AsmPieces.size() == 4 && |
| 11773 | AsmPieces[0] == "~{cc}" && |
| 11774 | AsmPieces[1] == "~{dirflag}" && |
| 11775 | AsmPieces[2] == "~{flags}" && |
| 11776 | AsmPieces[3] == "~{fpsr}") { |
| 11777 | return LowerToBSwap(CI); |
| 11778 | } |
| 11779 | } |
| 11780 | } |
| 11781 | } |
| 11782 | } |
Duncan Sands | b0bc6c3 | 2010-02-15 16:12:20 +0000 | [diff] [blame] | 11783 | if (CI->getType()->isIntegerTy(64) && |
Owen Anderson | 1d0be15 | 2009-08-13 21:58:54 +0000 | [diff] [blame] | 11784 | Constraints.size() >= 2 && |
Chris Lattner | b810565 | 2009-07-20 17:51:36 +0000 | [diff] [blame] | 11785 | Constraints[0].Codes.size() == 1 && Constraints[0].Codes[0] == "A" && |
| 11786 | Constraints[1].Codes.size() == 1 && Constraints[1].Codes[0] == "0") { |
| 11787 | // bswap %eax / bswap %edx / xchgl %eax, %edx -> llvm.bswap.i64 |
Benjamin Kramer | d4f1959 | 2010-01-11 18:03:24 +0000 | [diff] [blame] | 11788 | SmallVector<StringRef, 4> Words; |
Chris Lattner | b810565 | 2009-07-20 17:51:36 +0000 | [diff] [blame] | 11789 | SplitString(AsmPieces[0], Words, " \t"); |
| 11790 | if (Words.size() == 2 && Words[0] == "bswap" && Words[1] == "%eax") { |
| 11791 | Words.clear(); |
| 11792 | SplitString(AsmPieces[1], Words, " \t"); |
| 11793 | if (Words.size() == 2 && Words[0] == "bswap" && Words[1] == "%edx") { |
| 11794 | Words.clear(); |
| 11795 | SplitString(AsmPieces[2], Words, " \t,"); |
| 11796 | if (Words.size() == 3 && Words[0] == "xchgl" && Words[1] == "%eax" && |
| 11797 | Words[2] == "%edx") { |
| 11798 | return LowerToBSwap(CI); |
| 11799 | } |
| 11800 | } |
| 11801 | } |
| 11802 | } |
| 11803 | break; |
| 11804 | } |
| 11805 | return false; |
| 11806 | } |
| 11807 | |
| 11808 | |
| 11809 | |
Chris Lattner | f4dff84 | 2006-07-11 02:54:03 +0000 | [diff] [blame] | 11810 | /// getConstraintType - Given a constraint letter, return the type of |
| 11811 | /// constraint it is for this target. |
| 11812 | X86TargetLowering::ConstraintType |
Chris Lattner | 4234f57 | 2007-03-25 02:14:49 +0000 | [diff] [blame] | 11813 | X86TargetLowering::getConstraintType(const std::string &Constraint) const { |
| 11814 | if (Constraint.size() == 1) { |
| 11815 | switch (Constraint[0]) { |
Chris Lattner | 4234f57 | 2007-03-25 02:14:49 +0000 | [diff] [blame] | 11816 | case 'R': |
Chris Lattner | 4234f57 | 2007-03-25 02:14:49 +0000 | [diff] [blame] | 11817 | case 'q': |
| 11818 | case 'Q': |
John Thompson | 44ab89e | 2010-10-29 17:29:13 +0000 | [diff] [blame] | 11819 | case 'f': |
| 11820 | case 't': |
| 11821 | case 'u': |
Dale Johannesen | 2ffbcac | 2008-04-01 00:57:48 +0000 | [diff] [blame] | 11822 | case 'y': |
John Thompson | 44ab89e | 2010-10-29 17:29:13 +0000 | [diff] [blame] | 11823 | case 'x': |
Chris Lattner | 4234f57 | 2007-03-25 02:14:49 +0000 | [diff] [blame] | 11824 | case 'Y': |
| 11825 | return C_RegisterClass; |
John Thompson | 44ab89e | 2010-10-29 17:29:13 +0000 | [diff] [blame] | 11826 | case 'a': |
| 11827 | case 'b': |
| 11828 | case 'c': |
| 11829 | case 'd': |
| 11830 | case 'S': |
| 11831 | case 'D': |
| 11832 | case 'A': |
| 11833 | return C_Register; |
| 11834 | case 'I': |
| 11835 | case 'J': |
| 11836 | case 'K': |
| 11837 | case 'L': |
| 11838 | case 'M': |
| 11839 | case 'N': |
| 11840 | case 'G': |
| 11841 | case 'C': |
Dale Johannesen | 78e3e52 | 2009-02-12 20:58:09 +0000 | [diff] [blame] | 11842 | case 'e': |
| 11843 | case 'Z': |
| 11844 | return C_Other; |
Chris Lattner | 4234f57 | 2007-03-25 02:14:49 +0000 | [diff] [blame] | 11845 | default: |
| 11846 | break; |
| 11847 | } |
Chris Lattner | f4dff84 | 2006-07-11 02:54:03 +0000 | [diff] [blame] | 11848 | } |
Chris Lattner | 4234f57 | 2007-03-25 02:14:49 +0000 | [diff] [blame] | 11849 | return TargetLowering::getConstraintType(Constraint); |
Chris Lattner | f4dff84 | 2006-07-11 02:54:03 +0000 | [diff] [blame] | 11850 | } |
| 11851 | |
John Thompson | 44ab89e | 2010-10-29 17:29:13 +0000 | [diff] [blame] | 11852 | /// Examine constraint type and operand type and determine a weight value. |
John Thompson | eac6e1d | 2010-09-13 18:15:37 +0000 | [diff] [blame] | 11853 | /// This object must already have been set up with the operand type |
| 11854 | /// and the current alternative constraint selected. |
John Thompson | 44ab89e | 2010-10-29 17:29:13 +0000 | [diff] [blame] | 11855 | TargetLowering::ConstraintWeight |
| 11856 | X86TargetLowering::getSingleConstraintMatchWeight( |
John Thompson | eac6e1d | 2010-09-13 18:15:37 +0000 | [diff] [blame] | 11857 | AsmOperandInfo &info, const char *constraint) const { |
John Thompson | 44ab89e | 2010-10-29 17:29:13 +0000 | [diff] [blame] | 11858 | ConstraintWeight weight = CW_Invalid; |
John Thompson | eac6e1d | 2010-09-13 18:15:37 +0000 | [diff] [blame] | 11859 | Value *CallOperandVal = info.CallOperandVal; |
| 11860 | // If we don't have a value, we can't do a match, |
| 11861 | // but allow it at the lowest weight. |
| 11862 | if (CallOperandVal == NULL) |
John Thompson | 44ab89e | 2010-10-29 17:29:13 +0000 | [diff] [blame] | 11863 | return CW_Default; |
| 11864 | const Type *type = CallOperandVal->getType(); |
John Thompson | eac6e1d | 2010-09-13 18:15:37 +0000 | [diff] [blame] | 11865 | // Look at the constraint type. |
| 11866 | switch (*constraint) { |
| 11867 | default: |
John Thompson | 44ab89e | 2010-10-29 17:29:13 +0000 | [diff] [blame] | 11868 | weight = TargetLowering::getSingleConstraintMatchWeight(info, constraint); |
| 11869 | case 'R': |
| 11870 | case 'q': |
| 11871 | case 'Q': |
| 11872 | case 'a': |
| 11873 | case 'b': |
| 11874 | case 'c': |
| 11875 | case 'd': |
| 11876 | case 'S': |
| 11877 | case 'D': |
| 11878 | case 'A': |
| 11879 | if (CallOperandVal->getType()->isIntegerTy()) |
| 11880 | weight = CW_SpecificReg; |
| 11881 | break; |
| 11882 | case 'f': |
| 11883 | case 't': |
| 11884 | case 'u': |
| 11885 | if (type->isFloatingPointTy()) |
| 11886 | weight = CW_SpecificReg; |
| 11887 | break; |
| 11888 | case 'y': |
Chris Lattner | 2a786eb | 2010-12-19 20:19:20 +0000 | [diff] [blame] | 11889 | if (type->isX86_MMXTy() && Subtarget->hasMMX()) |
John Thompson | 44ab89e | 2010-10-29 17:29:13 +0000 | [diff] [blame] | 11890 | weight = CW_SpecificReg; |
| 11891 | break; |
| 11892 | case 'x': |
| 11893 | case 'Y': |
Nate Begeman | 2ea8ee7 | 2010-12-10 00:26:57 +0000 | [diff] [blame] | 11894 | if ((type->getPrimitiveSizeInBits() == 128) && Subtarget->hasXMM()) |
John Thompson | 44ab89e | 2010-10-29 17:29:13 +0000 | [diff] [blame] | 11895 | weight = CW_Register; |
John Thompson | eac6e1d | 2010-09-13 18:15:37 +0000 | [diff] [blame] | 11896 | break; |
| 11897 | case 'I': |
| 11898 | if (ConstantInt *C = dyn_cast<ConstantInt>(info.CallOperandVal)) { |
| 11899 | if (C->getZExtValue() <= 31) |
John Thompson | 44ab89e | 2010-10-29 17:29:13 +0000 | [diff] [blame] | 11900 | weight = CW_Constant; |
John Thompson | eac6e1d | 2010-09-13 18:15:37 +0000 | [diff] [blame] | 11901 | } |
| 11902 | break; |
John Thompson | 44ab89e | 2010-10-29 17:29:13 +0000 | [diff] [blame] | 11903 | case 'J': |
| 11904 | if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) { |
| 11905 | if (C->getZExtValue() <= 63) |
| 11906 | weight = CW_Constant; |
| 11907 | } |
| 11908 | break; |
| 11909 | case 'K': |
| 11910 | if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) { |
| 11911 | if ((C->getSExtValue() >= -0x80) && (C->getSExtValue() <= 0x7f)) |
| 11912 | weight = CW_Constant; |
| 11913 | } |
| 11914 | break; |
| 11915 | case 'L': |
| 11916 | if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) { |
| 11917 | if ((C->getZExtValue() == 0xff) || (C->getZExtValue() == 0xffff)) |
| 11918 | weight = CW_Constant; |
| 11919 | } |
| 11920 | break; |
| 11921 | case 'M': |
| 11922 | if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) { |
| 11923 | if (C->getZExtValue() <= 3) |
| 11924 | weight = CW_Constant; |
| 11925 | } |
| 11926 | break; |
| 11927 | case 'N': |
| 11928 | if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) { |
| 11929 | if (C->getZExtValue() <= 0xff) |
| 11930 | weight = CW_Constant; |
| 11931 | } |
| 11932 | break; |
| 11933 | case 'G': |
| 11934 | case 'C': |
| 11935 | if (dyn_cast<ConstantFP>(CallOperandVal)) { |
| 11936 | weight = CW_Constant; |
| 11937 | } |
| 11938 | break; |
| 11939 | case 'e': |
| 11940 | if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) { |
| 11941 | if ((C->getSExtValue() >= -0x80000000LL) && |
| 11942 | (C->getSExtValue() <= 0x7fffffffLL)) |
| 11943 | weight = CW_Constant; |
| 11944 | } |
| 11945 | break; |
| 11946 | case 'Z': |
| 11947 | if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) { |
| 11948 | if (C->getZExtValue() <= 0xffffffff) |
| 11949 | weight = CW_Constant; |
| 11950 | } |
| 11951 | break; |
John Thompson | eac6e1d | 2010-09-13 18:15:37 +0000 | [diff] [blame] | 11952 | } |
| 11953 | return weight; |
| 11954 | } |
| 11955 | |
Dale Johannesen | ba2a0b9 | 2008-01-29 02:21:21 +0000 | [diff] [blame] | 11956 | /// LowerXConstraint - try to replace an X constraint, which matches anything, |
| 11957 | /// with another that has more specific requirements based on the type of the |
| 11958 | /// corresponding operand. |
Chris Lattner | 5e76423 | 2008-04-26 23:02:14 +0000 | [diff] [blame] | 11959 | const char *X86TargetLowering:: |
Owen Anderson | e50ed30 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 11960 | LowerXConstraint(EVT ConstraintVT) const { |
Chris Lattner | 5e76423 | 2008-04-26 23:02:14 +0000 | [diff] [blame] | 11961 | // FP X constraints get lowered to SSE1/2 registers if available, otherwise |
| 11962 | // 'f' like normal targets. |
Duncan Sands | 83ec4b6 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 11963 | if (ConstraintVT.isFloatingPoint()) { |
Nate Begeman | 2ea8ee7 | 2010-12-10 00:26:57 +0000 | [diff] [blame] | 11964 | if (Subtarget->hasXMMInt()) |
Chris Lattner | 5e76423 | 2008-04-26 23:02:14 +0000 | [diff] [blame] | 11965 | return "Y"; |
Nate Begeman | 2ea8ee7 | 2010-12-10 00:26:57 +0000 | [diff] [blame] | 11966 | if (Subtarget->hasXMM()) |
Chris Lattner | 5e76423 | 2008-04-26 23:02:14 +0000 | [diff] [blame] | 11967 | return "x"; |
| 11968 | } |
Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 11969 | |
Chris Lattner | 5e76423 | 2008-04-26 23:02:14 +0000 | [diff] [blame] | 11970 | return TargetLowering::LowerXConstraint(ConstraintVT); |
Dale Johannesen | ba2a0b9 | 2008-01-29 02:21:21 +0000 | [diff] [blame] | 11971 | } |
| 11972 | |
Chris Lattner | 48884cd | 2007-08-25 00:47:38 +0000 | [diff] [blame] | 11973 | /// LowerAsmOperandForConstraint - Lower the specified operand into the Ops |
| 11974 | /// vector. If it is invalid, don't add anything to Ops. |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 11975 | void X86TargetLowering::LowerAsmOperandForConstraint(SDValue Op, |
Chris Lattner | 48884cd | 2007-08-25 00:47:38 +0000 | [diff] [blame] | 11976 | char Constraint, |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 11977 | std::vector<SDValue>&Ops, |
Chris Lattner | 5e76423 | 2008-04-26 23:02:14 +0000 | [diff] [blame] | 11978 | SelectionDAG &DAG) const { |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 11979 | SDValue Result(0, 0); |
Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 11980 | |
Chris Lattner | 22aaf1d | 2006-10-31 20:13:11 +0000 | [diff] [blame] | 11981 | switch (Constraint) { |
| 11982 | default: break; |
Devang Patel | 84f7fd2 | 2007-03-17 00:13:28 +0000 | [diff] [blame] | 11983 | case 'I': |
Chris Lattner | 188b9fe | 2007-03-25 01:57:35 +0000 | [diff] [blame] | 11984 | if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) { |
Dan Gohman | f5aeb1a | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 11985 | if (C->getZExtValue() <= 31) { |
| 11986 | Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType()); |
Chris Lattner | 48884cd | 2007-08-25 00:47:38 +0000 | [diff] [blame] | 11987 | break; |
| 11988 | } |
Devang Patel | 84f7fd2 | 2007-03-17 00:13:28 +0000 | [diff] [blame] | 11989 | } |
Chris Lattner | 48884cd | 2007-08-25 00:47:38 +0000 | [diff] [blame] | 11990 | return; |
Evan Cheng | 364091e | 2008-09-22 23:57:37 +0000 | [diff] [blame] | 11991 | case 'J': |
| 11992 | if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) { |
Chris Lattner | 2e06dd2 | 2009-06-15 04:39:05 +0000 | [diff] [blame] | 11993 | if (C->getZExtValue() <= 63) { |
Chris Lattner | e493515 | 2009-06-15 04:01:39 +0000 | [diff] [blame] | 11994 | Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType()); |
| 11995 | break; |
| 11996 | } |
| 11997 | } |
| 11998 | return; |
| 11999 | case 'K': |
| 12000 | if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) { |
Chris Lattner | 2e06dd2 | 2009-06-15 04:39:05 +0000 | [diff] [blame] | 12001 | if ((int8_t)C->getSExtValue() == C->getSExtValue()) { |
Evan Cheng | 364091e | 2008-09-22 23:57:37 +0000 | [diff] [blame] | 12002 | Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType()); |
| 12003 | break; |
| 12004 | } |
| 12005 | } |
| 12006 | return; |
Chris Lattner | 188b9fe | 2007-03-25 01:57:35 +0000 | [diff] [blame] | 12007 | case 'N': |
| 12008 | if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) { |
Dan Gohman | f5aeb1a | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 12009 | if (C->getZExtValue() <= 255) { |
| 12010 | Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType()); |
Chris Lattner | 48884cd | 2007-08-25 00:47:38 +0000 | [diff] [blame] | 12011 | break; |
| 12012 | } |
Chris Lattner | 188b9fe | 2007-03-25 01:57:35 +0000 | [diff] [blame] | 12013 | } |
Chris Lattner | 48884cd | 2007-08-25 00:47:38 +0000 | [diff] [blame] | 12014 | return; |
Dale Johannesen | 78e3e52 | 2009-02-12 20:58:09 +0000 | [diff] [blame] | 12015 | case 'e': { |
| 12016 | // 32-bit signed value |
| 12017 | if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) { |
Dan Gohman | 7720cb3 | 2010-06-18 14:01:07 +0000 | [diff] [blame] | 12018 | if (ConstantInt::isValueValidForType(Type::getInt32Ty(*DAG.getContext()), |
| 12019 | C->getSExtValue())) { |
Dale Johannesen | 78e3e52 | 2009-02-12 20:58:09 +0000 | [diff] [blame] | 12020 | // Widen to 64 bits here to get it sign extended. |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 12021 | Result = DAG.getTargetConstant(C->getSExtValue(), MVT::i64); |
Dale Johannesen | 78e3e52 | 2009-02-12 20:58:09 +0000 | [diff] [blame] | 12022 | break; |
| 12023 | } |
| 12024 | // FIXME gcc accepts some relocatable values here too, but only in certain |
| 12025 | // memory models; it's complicated. |
| 12026 | } |
| 12027 | return; |
| 12028 | } |
| 12029 | case 'Z': { |
| 12030 | // 32-bit unsigned value |
| 12031 | if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) { |
Dan Gohman | 7720cb3 | 2010-06-18 14:01:07 +0000 | [diff] [blame] | 12032 | if (ConstantInt::isValueValidForType(Type::getInt32Ty(*DAG.getContext()), |
| 12033 | C->getZExtValue())) { |
Dale Johannesen | 78e3e52 | 2009-02-12 20:58:09 +0000 | [diff] [blame] | 12034 | Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType()); |
| 12035 | break; |
| 12036 | } |
| 12037 | } |
| 12038 | // FIXME gcc accepts some relocatable values here too, but only in certain |
| 12039 | // memory models; it's complicated. |
| 12040 | return; |
| 12041 | } |
Chris Lattner | dc43a88 | 2007-05-03 16:52:29 +0000 | [diff] [blame] | 12042 | case 'i': { |
Chris Lattner | 22aaf1d | 2006-10-31 20:13:11 +0000 | [diff] [blame] | 12043 | // Literal immediates are always ok. |
Chris Lattner | 48884cd | 2007-08-25 00:47:38 +0000 | [diff] [blame] | 12044 | if (ConstantSDNode *CST = dyn_cast<ConstantSDNode>(Op)) { |
Dale Johannesen | 78e3e52 | 2009-02-12 20:58:09 +0000 | [diff] [blame] | 12045 | // Widen to 64 bits here to get it sign extended. |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 12046 | Result = DAG.getTargetConstant(CST->getSExtValue(), MVT::i64); |
Chris Lattner | 48884cd | 2007-08-25 00:47:38 +0000 | [diff] [blame] | 12047 | break; |
| 12048 | } |
Anton Korobeynikov | 12c49af | 2006-11-21 00:01:06 +0000 | [diff] [blame] | 12049 | |
Dale Johannesen | e5ff9ef | 2010-06-24 20:14:51 +0000 | [diff] [blame] | 12050 | // In any sort of PIC mode addresses need to be computed at runtime by |
| 12051 | // adding in a register or some sort of table lookup. These can't |
| 12052 | // be used as immediates. |
Dale Johannesen | e2b448c | 2010-07-06 23:27:00 +0000 | [diff] [blame] | 12053 | if (Subtarget->isPICStyleGOT() || Subtarget->isPICStyleStubPIC()) |
Dale Johannesen | e5ff9ef | 2010-06-24 20:14:51 +0000 | [diff] [blame] | 12054 | return; |
| 12055 | |
Chris Lattner | dc43a88 | 2007-05-03 16:52:29 +0000 | [diff] [blame] | 12056 | // If we are in non-pic codegen mode, we allow the address of a global (with |
| 12057 | // an optional displacement) to be used with 'i'. |
Chris Lattner | 4992196 | 2009-05-08 18:23:14 +0000 | [diff] [blame] | 12058 | GlobalAddressSDNode *GA = 0; |
Chris Lattner | dc43a88 | 2007-05-03 16:52:29 +0000 | [diff] [blame] | 12059 | int64_t Offset = 0; |
Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 12060 | |
Chris Lattner | 4992196 | 2009-05-08 18:23:14 +0000 | [diff] [blame] | 12061 | // Match either (GA), (GA+C), (GA+C1+C2), etc. |
| 12062 | while (1) { |
| 12063 | if ((GA = dyn_cast<GlobalAddressSDNode>(Op))) { |
| 12064 | Offset += GA->getOffset(); |
| 12065 | break; |
| 12066 | } else if (Op.getOpcode() == ISD::ADD) { |
| 12067 | if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) { |
| 12068 | Offset += C->getZExtValue(); |
| 12069 | Op = Op.getOperand(0); |
| 12070 | continue; |
| 12071 | } |
| 12072 | } else if (Op.getOpcode() == ISD::SUB) { |
| 12073 | if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) { |
| 12074 | Offset += -C->getZExtValue(); |
| 12075 | Op = Op.getOperand(0); |
| 12076 | continue; |
| 12077 | } |
Chris Lattner | dc43a88 | 2007-05-03 16:52:29 +0000 | [diff] [blame] | 12078 | } |
Dale Johannesen | 76a1e2e | 2009-07-07 00:18:49 +0000 | [diff] [blame] | 12079 | |
Chris Lattner | 4992196 | 2009-05-08 18:23:14 +0000 | [diff] [blame] | 12080 | // Otherwise, this isn't something we can handle, reject it. |
| 12081 | return; |
Chris Lattner | dc43a88 | 2007-05-03 16:52:29 +0000 | [diff] [blame] | 12082 | } |
Eric Christopher | fd17929 | 2009-08-27 18:07:15 +0000 | [diff] [blame] | 12083 | |
Dan Gohman | 46510a7 | 2010-04-15 01:51:59 +0000 | [diff] [blame] | 12084 | const GlobalValue *GV = GA->getGlobal(); |
Dale Johannesen | 76a1e2e | 2009-07-07 00:18:49 +0000 | [diff] [blame] | 12085 | // If we require an extra load to get this address, as in PIC mode, we |
| 12086 | // can't accept it. |
Chris Lattner | 36c2501 | 2009-07-10 07:34:39 +0000 | [diff] [blame] | 12087 | if (isGlobalStubReference(Subtarget->ClassifyGlobalReference(GV, |
| 12088 | getTargetMachine()))) |
Dale Johannesen | 76a1e2e | 2009-07-07 00:18:49 +0000 | [diff] [blame] | 12089 | return; |
Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 12090 | |
Devang Patel | 0d881da | 2010-07-06 22:08:15 +0000 | [diff] [blame] | 12091 | Result = DAG.getTargetGlobalAddress(GV, Op.getDebugLoc(), |
| 12092 | GA->getValueType(0), Offset); |
Chris Lattner | 4992196 | 2009-05-08 18:23:14 +0000 | [diff] [blame] | 12093 | break; |
Chris Lattner | 22aaf1d | 2006-10-31 20:13:11 +0000 | [diff] [blame] | 12094 | } |
Chris Lattner | dc43a88 | 2007-05-03 16:52:29 +0000 | [diff] [blame] | 12095 | } |
Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 12096 | |
Gabor Greif | ba36cb5 | 2008-08-28 21:40:38 +0000 | [diff] [blame] | 12097 | if (Result.getNode()) { |
Chris Lattner | 48884cd | 2007-08-25 00:47:38 +0000 | [diff] [blame] | 12098 | Ops.push_back(Result); |
| 12099 | return; |
| 12100 | } |
Dale Johannesen | 1784d16 | 2010-06-25 21:55:36 +0000 | [diff] [blame] | 12101 | return TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, Ops, DAG); |
Chris Lattner | 22aaf1d | 2006-10-31 20:13:11 +0000 | [diff] [blame] | 12102 | } |
| 12103 | |
Chris Lattner | 259e97c | 2006-01-31 19:43:35 +0000 | [diff] [blame] | 12104 | std::vector<unsigned> X86TargetLowering:: |
Chris Lattner | 1efa40f | 2006-02-22 00:56:39 +0000 | [diff] [blame] | 12105 | getRegClassForInlineAsmConstraint(const std::string &Constraint, |
Owen Anderson | e50ed30 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 12106 | EVT VT) const { |
Chris Lattner | 259e97c | 2006-01-31 19:43:35 +0000 | [diff] [blame] | 12107 | if (Constraint.size() == 1) { |
| 12108 | // FIXME: not handling fp-stack yet! |
Chris Lattner | 259e97c | 2006-01-31 19:43:35 +0000 | [diff] [blame] | 12109 | switch (Constraint[0]) { // GCC X86 Constraint Letters |
Chris Lattner | f4dff84 | 2006-07-11 02:54:03 +0000 | [diff] [blame] | 12110 | default: break; // Unknown constraint letter |
Evan Cheng | 47e9fab | 2009-07-17 22:13:25 +0000 | [diff] [blame] | 12111 | case 'q': // GENERAL_REGS in 64-bit mode, Q_REGS in 32-bit mode. |
| 12112 | if (Subtarget->is64Bit()) { |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 12113 | if (VT == MVT::i32) |
Evan Cheng | 47e9fab | 2009-07-17 22:13:25 +0000 | [diff] [blame] | 12114 | return make_vector<unsigned>(X86::EAX, X86::EDX, X86::ECX, X86::EBX, |
| 12115 | X86::ESI, X86::EDI, X86::R8D, X86::R9D, |
| 12116 | X86::R10D,X86::R11D,X86::R12D, |
| 12117 | X86::R13D,X86::R14D,X86::R15D, |
| 12118 | X86::EBP, X86::ESP, 0); |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 12119 | else if (VT == MVT::i16) |
Evan Cheng | 47e9fab | 2009-07-17 22:13:25 +0000 | [diff] [blame] | 12120 | return make_vector<unsigned>(X86::AX, X86::DX, X86::CX, X86::BX, |
| 12121 | X86::SI, X86::DI, X86::R8W,X86::R9W, |
| 12122 | X86::R10W,X86::R11W,X86::R12W, |
| 12123 | X86::R13W,X86::R14W,X86::R15W, |
| 12124 | X86::BP, X86::SP, 0); |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 12125 | else if (VT == MVT::i8) |
Evan Cheng | 47e9fab | 2009-07-17 22:13:25 +0000 | [diff] [blame] | 12126 | return make_vector<unsigned>(X86::AL, X86::DL, X86::CL, X86::BL, |
| 12127 | X86::SIL, X86::DIL, X86::R8B,X86::R9B, |
| 12128 | X86::R10B,X86::R11B,X86::R12B, |
| 12129 | X86::R13B,X86::R14B,X86::R15B, |
| 12130 | X86::BPL, X86::SPL, 0); |
| 12131 | |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 12132 | else if (VT == MVT::i64) |
Evan Cheng | 47e9fab | 2009-07-17 22:13:25 +0000 | [diff] [blame] | 12133 | return make_vector<unsigned>(X86::RAX, X86::RDX, X86::RCX, X86::RBX, |
| 12134 | X86::RSI, X86::RDI, X86::R8, X86::R9, |
| 12135 | X86::R10, X86::R11, X86::R12, |
| 12136 | X86::R13, X86::R14, X86::R15, |
| 12137 | X86::RBP, X86::RSP, 0); |
| 12138 | |
| 12139 | break; |
| 12140 | } |
Eric Christopher | fd17929 | 2009-08-27 18:07:15 +0000 | [diff] [blame] | 12141 | // 32-bit fallthrough |
Chris Lattner | 259e97c | 2006-01-31 19:43:35 +0000 | [diff] [blame] | 12142 | case 'Q': // Q_REGS |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 12143 | if (VT == MVT::i32) |
Chris Lattner | 80a7ecc | 2006-05-06 00:29:37 +0000 | [diff] [blame] | 12144 | return make_vector<unsigned>(X86::EAX, X86::EDX, X86::ECX, X86::EBX, 0); |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 12145 | else if (VT == MVT::i16) |
Chris Lattner | 80a7ecc | 2006-05-06 00:29:37 +0000 | [diff] [blame] | 12146 | return make_vector<unsigned>(X86::AX, X86::DX, X86::CX, X86::BX, 0); |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 12147 | else if (VT == MVT::i8) |
Evan Cheng | 1291438 | 2007-08-13 23:27:11 +0000 | [diff] [blame] | 12148 | return make_vector<unsigned>(X86::AL, X86::DL, X86::CL, X86::BL, 0); |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 12149 | else if (VT == MVT::i64) |
Chris Lattner | 03e6c70 | 2007-11-04 06:51:12 +0000 | [diff] [blame] | 12150 | return make_vector<unsigned>(X86::RAX, X86::RDX, X86::RCX, X86::RBX, 0); |
| 12151 | break; |
Chris Lattner | 259e97c | 2006-01-31 19:43:35 +0000 | [diff] [blame] | 12152 | } |
| 12153 | } |
Anton Korobeynikov | 12c49af | 2006-11-21 00:01:06 +0000 | [diff] [blame] | 12154 | |
Chris Lattner | 1efa40f | 2006-02-22 00:56:39 +0000 | [diff] [blame] | 12155 | return std::vector<unsigned>(); |
Chris Lattner | 259e97c | 2006-01-31 19:43:35 +0000 | [diff] [blame] | 12156 | } |
Chris Lattner | f76d180 | 2006-07-31 23:26:50 +0000 | [diff] [blame] | 12157 | |
Anton Korobeynikov | 12c49af | 2006-11-21 00:01:06 +0000 | [diff] [blame] | 12158 | std::pair<unsigned, const TargetRegisterClass*> |
Chris Lattner | f76d180 | 2006-07-31 23:26:50 +0000 | [diff] [blame] | 12159 | X86TargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint, |
Owen Anderson | e50ed30 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 12160 | EVT VT) const { |
Chris Lattner | ad043e8 | 2007-04-09 05:11:28 +0000 | [diff] [blame] | 12161 | // First, see if this is a constraint that directly corresponds to an LLVM |
| 12162 | // register class. |
| 12163 | if (Constraint.size() == 1) { |
| 12164 | // GCC Constraint Letters |
| 12165 | switch (Constraint[0]) { |
| 12166 | default: break; |
Chris Lattner | 0f65cad | 2007-04-09 05:49:22 +0000 | [diff] [blame] | 12167 | case 'r': // GENERAL_REGS |
Chris Lattner | 0f65cad | 2007-04-09 05:49:22 +0000 | [diff] [blame] | 12168 | case 'l': // INDEX_REGS |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 12169 | if (VT == MVT::i8) |
Chris Lattner | 0f65cad | 2007-04-09 05:49:22 +0000 | [diff] [blame] | 12170 | return std::make_pair(0U, X86::GR8RegisterClass); |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 12171 | if (VT == MVT::i16) |
Chris Lattner | 1fa7198 | 2008-10-17 18:15:05 +0000 | [diff] [blame] | 12172 | return std::make_pair(0U, X86::GR16RegisterClass); |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 12173 | if (VT == MVT::i32 || !Subtarget->is64Bit()) |
Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 12174 | return std::make_pair(0U, X86::GR32RegisterClass); |
Chris Lattner | 1fa7198 | 2008-10-17 18:15:05 +0000 | [diff] [blame] | 12175 | return std::make_pair(0U, X86::GR64RegisterClass); |
Dale Johannesen | 5f3663e | 2009-10-07 22:47:20 +0000 | [diff] [blame] | 12176 | case 'R': // LEGACY_REGS |
| 12177 | if (VT == MVT::i8) |
| 12178 | return std::make_pair(0U, X86::GR8_NOREXRegisterClass); |
| 12179 | if (VT == MVT::i16) |
| 12180 | return std::make_pair(0U, X86::GR16_NOREXRegisterClass); |
| 12181 | if (VT == MVT::i32 || !Subtarget->is64Bit()) |
| 12182 | return std::make_pair(0U, X86::GR32_NOREXRegisterClass); |
| 12183 | return std::make_pair(0U, X86::GR64_NOREXRegisterClass); |
Chris Lattner | fce84ac | 2008-03-11 19:06:29 +0000 | [diff] [blame] | 12184 | case 'f': // FP Stack registers. |
| 12185 | // If SSE is enabled for this VT, use f80 to ensure the isel moves the |
| 12186 | // value to the correct fpstack register class. |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 12187 | if (VT == MVT::f32 && !isScalarFPTypeInSSEReg(VT)) |
Chris Lattner | fce84ac | 2008-03-11 19:06:29 +0000 | [diff] [blame] | 12188 | return std::make_pair(0U, X86::RFP32RegisterClass); |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 12189 | if (VT == MVT::f64 && !isScalarFPTypeInSSEReg(VT)) |
Chris Lattner | fce84ac | 2008-03-11 19:06:29 +0000 | [diff] [blame] | 12190 | return std::make_pair(0U, X86::RFP64RegisterClass); |
| 12191 | return std::make_pair(0U, X86::RFP80RegisterClass); |
Chris Lattner | 6c284d7 | 2007-04-12 04:14:49 +0000 | [diff] [blame] | 12192 | case 'y': // MMX_REGS if MMX allowed. |
| 12193 | if (!Subtarget->hasMMX()) break; |
| 12194 | return std::make_pair(0U, X86::VR64RegisterClass); |
Chris Lattner | 0f65cad | 2007-04-09 05:49:22 +0000 | [diff] [blame] | 12195 | case 'Y': // SSE_REGS if SSE2 allowed |
Nate Begeman | 2ea8ee7 | 2010-12-10 00:26:57 +0000 | [diff] [blame] | 12196 | if (!Subtarget->hasXMMInt()) break; |
Chris Lattner | 0f65cad | 2007-04-09 05:49:22 +0000 | [diff] [blame] | 12197 | // FALL THROUGH. |
| 12198 | case 'x': // SSE_REGS if SSE1 allowed |
Nate Begeman | 2ea8ee7 | 2010-12-10 00:26:57 +0000 | [diff] [blame] | 12199 | if (!Subtarget->hasXMM()) break; |
Duncan Sands | 83ec4b6 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 12200 | |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 12201 | switch (VT.getSimpleVT().SimpleTy) { |
Chris Lattner | 0f65cad | 2007-04-09 05:49:22 +0000 | [diff] [blame] | 12202 | default: break; |
| 12203 | // Scalar SSE types. |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 12204 | case MVT::f32: |
| 12205 | case MVT::i32: |
Chris Lattner | ad043e8 | 2007-04-09 05:11:28 +0000 | [diff] [blame] | 12206 | return std::make_pair(0U, X86::FR32RegisterClass); |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 12207 | case MVT::f64: |
| 12208 | case MVT::i64: |
Chris Lattner | ad043e8 | 2007-04-09 05:11:28 +0000 | [diff] [blame] | 12209 | return std::make_pair(0U, X86::FR64RegisterClass); |
Chris Lattner | 0f65cad | 2007-04-09 05:49:22 +0000 | [diff] [blame] | 12210 | // Vector types. |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 12211 | case MVT::v16i8: |
| 12212 | case MVT::v8i16: |
| 12213 | case MVT::v4i32: |
| 12214 | case MVT::v2i64: |
| 12215 | case MVT::v4f32: |
| 12216 | case MVT::v2f64: |
Chris Lattner | 0f65cad | 2007-04-09 05:49:22 +0000 | [diff] [blame] | 12217 | return std::make_pair(0U, X86::VR128RegisterClass); |
| 12218 | } |
Chris Lattner | ad043e8 | 2007-04-09 05:11:28 +0000 | [diff] [blame] | 12219 | break; |
| 12220 | } |
| 12221 | } |
Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 12222 | |
Chris Lattner | f76d180 | 2006-07-31 23:26:50 +0000 | [diff] [blame] | 12223 | // Use the default implementation in TargetLowering to convert the register |
| 12224 | // constraint into a member of a register class. |
| 12225 | std::pair<unsigned, const TargetRegisterClass*> Res; |
| 12226 | Res = TargetLowering::getRegForInlineAsmConstraint(Constraint, VT); |
Chris Lattner | 1a60aa7 | 2006-10-31 19:42:44 +0000 | [diff] [blame] | 12227 | |
| 12228 | // Not found as a standard register? |
| 12229 | if (Res.second == 0) { |
Chris Lattner | 56d77c7 | 2009-09-13 22:41:48 +0000 | [diff] [blame] | 12230 | // Map st(0) -> st(7) -> ST0 |
| 12231 | if (Constraint.size() == 7 && Constraint[0] == '{' && |
| 12232 | tolower(Constraint[1]) == 's' && |
| 12233 | tolower(Constraint[2]) == 't' && |
| 12234 | Constraint[3] == '(' && |
| 12235 | (Constraint[4] >= '0' && Constraint[4] <= '7') && |
| 12236 | Constraint[5] == ')' && |
| 12237 | Constraint[6] == '}') { |
Daniel Dunbar | a279bc3 | 2009-09-20 02:20:51 +0000 | [diff] [blame] | 12238 | |
Chris Lattner | 56d77c7 | 2009-09-13 22:41:48 +0000 | [diff] [blame] | 12239 | Res.first = X86::ST0+Constraint[4]-'0'; |
| 12240 | Res.second = X86::RFP80RegisterClass; |
| 12241 | return Res; |
| 12242 | } |
Daniel Dunbar | a279bc3 | 2009-09-20 02:20:51 +0000 | [diff] [blame] | 12243 | |
Chris Lattner | 56d77c7 | 2009-09-13 22:41:48 +0000 | [diff] [blame] | 12244 | // GCC allows "st(0)" to be called just plain "st". |
Benjamin Kramer | 05872ea | 2009-11-12 20:36:59 +0000 | [diff] [blame] | 12245 | if (StringRef("{st}").equals_lower(Constraint)) { |
Chris Lattner | 1a60aa7 | 2006-10-31 19:42:44 +0000 | [diff] [blame] | 12246 | Res.first = X86::ST0; |
Chris Lattner | 9b4baf1 | 2007-09-24 05:27:37 +0000 | [diff] [blame] | 12247 | Res.second = X86::RFP80RegisterClass; |
Chris Lattner | 56d77c7 | 2009-09-13 22:41:48 +0000 | [diff] [blame] | 12248 | return Res; |
Chris Lattner | 1a60aa7 | 2006-10-31 19:42:44 +0000 | [diff] [blame] | 12249 | } |
Chris Lattner | 56d77c7 | 2009-09-13 22:41:48 +0000 | [diff] [blame] | 12250 | |
| 12251 | // flags -> EFLAGS |
Benjamin Kramer | 05872ea | 2009-11-12 20:36:59 +0000 | [diff] [blame] | 12252 | if (StringRef("{flags}").equals_lower(Constraint)) { |
Chris Lattner | 56d77c7 | 2009-09-13 22:41:48 +0000 | [diff] [blame] | 12253 | Res.first = X86::EFLAGS; |
| 12254 | Res.second = X86::CCRRegisterClass; |
| 12255 | return Res; |
| 12256 | } |
Daniel Dunbar | a279bc3 | 2009-09-20 02:20:51 +0000 | [diff] [blame] | 12257 | |
Dale Johannesen | 330169f | 2008-11-13 21:52:36 +0000 | [diff] [blame] | 12258 | // 'A' means EAX + EDX. |
| 12259 | if (Constraint == "A") { |
| 12260 | Res.first = X86::EAX; |
Dan Gohman | 68a31c2 | 2009-07-30 17:02:08 +0000 | [diff] [blame] | 12261 | Res.second = X86::GR32_ADRegisterClass; |
Chris Lattner | 56d77c7 | 2009-09-13 22:41:48 +0000 | [diff] [blame] | 12262 | return Res; |
Dale Johannesen | 330169f | 2008-11-13 21:52:36 +0000 | [diff] [blame] | 12263 | } |
Chris Lattner | 1a60aa7 | 2006-10-31 19:42:44 +0000 | [diff] [blame] | 12264 | return Res; |
| 12265 | } |
Anton Korobeynikov | 12c49af | 2006-11-21 00:01:06 +0000 | [diff] [blame] | 12266 | |
Chris Lattner | f76d180 | 2006-07-31 23:26:50 +0000 | [diff] [blame] | 12267 | // Otherwise, check to see if this is a register class of the wrong value |
| 12268 | // type. For example, we want to map "{ax},i32" -> {eax}, we don't want it to |
| 12269 | // turn into {ax},{dx}. |
| 12270 | if (Res.second->hasType(VT)) |
| 12271 | return Res; // Correct type already, nothing to do. |
Anton Korobeynikov | 12c49af | 2006-11-21 00:01:06 +0000 | [diff] [blame] | 12272 | |
Chris Lattner | f76d180 | 2006-07-31 23:26:50 +0000 | [diff] [blame] | 12273 | // All of the single-register GCC register classes map their values onto |
| 12274 | // 16-bit register pieces "ax","dx","cx","bx","si","di","bp","sp". If we |
| 12275 | // really want an 8-bit or 32-bit register, map to the appropriate register |
| 12276 | // class and return the appropriate register. |
Chris Lattner | 6ba50a9 | 2008-08-26 06:19:02 +0000 | [diff] [blame] | 12277 | if (Res.second == X86::GR16RegisterClass) { |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 12278 | if (VT == MVT::i8) { |
Chris Lattner | 6ba50a9 | 2008-08-26 06:19:02 +0000 | [diff] [blame] | 12279 | unsigned DestReg = 0; |
| 12280 | switch (Res.first) { |
| 12281 | default: break; |
| 12282 | case X86::AX: DestReg = X86::AL; break; |
| 12283 | case X86::DX: DestReg = X86::DL; break; |
| 12284 | case X86::CX: DestReg = X86::CL; break; |
| 12285 | case X86::BX: DestReg = X86::BL; break; |
| 12286 | } |
| 12287 | if (DestReg) { |
| 12288 | Res.first = DestReg; |
Duncan Sands | 005e798 | 2009-04-21 09:44:39 +0000 | [diff] [blame] | 12289 | Res.second = X86::GR8RegisterClass; |
Chris Lattner | 6ba50a9 | 2008-08-26 06:19:02 +0000 | [diff] [blame] | 12290 | } |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 12291 | } else if (VT == MVT::i32) { |
Chris Lattner | 6ba50a9 | 2008-08-26 06:19:02 +0000 | [diff] [blame] | 12292 | unsigned DestReg = 0; |
| 12293 | switch (Res.first) { |
| 12294 | default: break; |
| 12295 | case X86::AX: DestReg = X86::EAX; break; |
| 12296 | case X86::DX: DestReg = X86::EDX; break; |
| 12297 | case X86::CX: DestReg = X86::ECX; break; |
| 12298 | case X86::BX: DestReg = X86::EBX; break; |
| 12299 | case X86::SI: DestReg = X86::ESI; break; |
| 12300 | case X86::DI: DestReg = X86::EDI; break; |
| 12301 | case X86::BP: DestReg = X86::EBP; break; |
| 12302 | case X86::SP: DestReg = X86::ESP; break; |
| 12303 | } |
| 12304 | if (DestReg) { |
| 12305 | Res.first = DestReg; |
Duncan Sands | 005e798 | 2009-04-21 09:44:39 +0000 | [diff] [blame] | 12306 | Res.second = X86::GR32RegisterClass; |
Chris Lattner | 6ba50a9 | 2008-08-26 06:19:02 +0000 | [diff] [blame] | 12307 | } |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 12308 | } else if (VT == MVT::i64) { |
Chris Lattner | 6ba50a9 | 2008-08-26 06:19:02 +0000 | [diff] [blame] | 12309 | unsigned DestReg = 0; |
| 12310 | switch (Res.first) { |
| 12311 | default: break; |
| 12312 | case X86::AX: DestReg = X86::RAX; break; |
| 12313 | case X86::DX: DestReg = X86::RDX; break; |
| 12314 | case X86::CX: DestReg = X86::RCX; break; |
| 12315 | case X86::BX: DestReg = X86::RBX; break; |
| 12316 | case X86::SI: DestReg = X86::RSI; break; |
| 12317 | case X86::DI: DestReg = X86::RDI; break; |
| 12318 | case X86::BP: DestReg = X86::RBP; break; |
| 12319 | case X86::SP: DestReg = X86::RSP; break; |
| 12320 | } |
| 12321 | if (DestReg) { |
| 12322 | Res.first = DestReg; |
Duncan Sands | 005e798 | 2009-04-21 09:44:39 +0000 | [diff] [blame] | 12323 | Res.second = X86::GR64RegisterClass; |
Chris Lattner | 6ba50a9 | 2008-08-26 06:19:02 +0000 | [diff] [blame] | 12324 | } |
Chris Lattner | f76d180 | 2006-07-31 23:26:50 +0000 | [diff] [blame] | 12325 | } |
Chris Lattner | 6ba50a9 | 2008-08-26 06:19:02 +0000 | [diff] [blame] | 12326 | } else if (Res.second == X86::FR32RegisterClass || |
| 12327 | Res.second == X86::FR64RegisterClass || |
| 12328 | Res.second == X86::VR128RegisterClass) { |
| 12329 | // Handle references to XMM physical registers that got mapped into the |
| 12330 | // wrong class. This can happen with constraints like {xmm0} where the |
| 12331 | // target independent register mapper will just pick the first match it can |
| 12332 | // find, ignoring the required type. |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 12333 | if (VT == MVT::f32) |
Chris Lattner | 6ba50a9 | 2008-08-26 06:19:02 +0000 | [diff] [blame] | 12334 | Res.second = X86::FR32RegisterClass; |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 12335 | else if (VT == MVT::f64) |
Chris Lattner | 6ba50a9 | 2008-08-26 06:19:02 +0000 | [diff] [blame] | 12336 | Res.second = X86::FR64RegisterClass; |
| 12337 | else if (X86::VR128RegisterClass->hasType(VT)) |
| 12338 | Res.second = X86::VR128RegisterClass; |
Chris Lattner | f76d180 | 2006-07-31 23:26:50 +0000 | [diff] [blame] | 12339 | } |
Anton Korobeynikov | 12c49af | 2006-11-21 00:01:06 +0000 | [diff] [blame] | 12340 | |
Chris Lattner | f76d180 | 2006-07-31 23:26:50 +0000 | [diff] [blame] | 12341 | return Res; |
| 12342 | } |