blob: 4cbb585e8219780fe6c70dad74343dbdd5e7e86e [file] [log] [blame]
Nate Begemana9795f82005-03-24 04:41:43 +00001//===-- PPC32ISelPattern.cpp - A pattern matching inst selector for PPC32 -===//
2//
3// The LLVM Compiler Infrastructure
4//
Nate Begeman5e966612005-03-24 06:28:42 +00005// This file was developed by Nate Begeman and is distributed under
Nate Begemana9795f82005-03-24 04:41:43 +00006// the University of Illinois Open Source License. See LICENSE.TXT for details.
Misha Brukmanb5f662f2005-04-21 23:30:14 +00007//
Nate Begemana9795f82005-03-24 04:41:43 +00008//===----------------------------------------------------------------------===//
9//
10// This file defines a pattern matching instruction selector for 32 bit PowerPC.
Nate Begeman815d6da2005-04-06 00:25:27 +000011// Magic number generation for integer divide from the PowerPC Compiler Writer's
12// Guide, section 3.2.3.5
Nate Begemana9795f82005-03-24 04:41:43 +000013//
14//===----------------------------------------------------------------------===//
15
16#include "PowerPC.h"
17#include "PowerPCInstrBuilder.h"
18#include "PowerPCInstrInfo.h"
Nate Begemancd08e4c2005-04-09 20:09:12 +000019#include "PPC32TargetMachine.h"
Nate Begemana3fd4002005-07-19 16:51:05 +000020#include "llvm/Constants.h"
Nate Begemana9795f82005-03-24 04:41:43 +000021#include "llvm/Function.h"
Nate Begemana3fd4002005-07-19 16:51:05 +000022#include "llvm/CodeGen/MachineConstantPool.h"
Nate Begemana9795f82005-03-24 04:41:43 +000023#include "llvm/CodeGen/MachineFunction.h"
24#include "llvm/CodeGen/MachineFrameInfo.h"
25#include "llvm/CodeGen/SelectionDAG.h"
26#include "llvm/CodeGen/SelectionDAGISel.h"
27#include "llvm/CodeGen/SSARegMap.h"
28#include "llvm/Target/TargetData.h"
29#include "llvm/Target/TargetLowering.h"
Nate Begeman93075ec2005-04-04 23:40:36 +000030#include "llvm/Target/TargetOptions.h"
Nate Begemana9795f82005-03-24 04:41:43 +000031#include "llvm/Support/Debug.h"
32#include "llvm/Support/MathExtras.h"
33#include "llvm/ADT/Statistic.h"
34#include <set>
35#include <algorithm>
36using namespace llvm;
37
38//===----------------------------------------------------------------------===//
39// PPC32TargetLowering - PPC32 Implementation of the TargetLowering interface
40namespace {
41 class PPC32TargetLowering : public TargetLowering {
42 int VarArgsFrameIndex; // FrameIndex for start of varargs area.
43 int ReturnAddrIndex; // FrameIndex for return slot.
44 public:
45 PPC32TargetLowering(TargetMachine &TM) : TargetLowering(TM) {
Chris Lattner9bce0f92005-05-12 02:06:00 +000046 // Fold away setcc operations if possible.
47 setSetCCIsExpensive();
Chris Lattneraa68f7f2005-07-22 22:58:34 +000048 PICEnabled = true;
Chris Lattner9bce0f92005-05-12 02:06:00 +000049
Nate Begemana9795f82005-03-24 04:41:43 +000050 // Set up the register classes.
51 addRegisterClass(MVT::i32, PPC32::GPRCRegisterClass);
Nate Begeman7532e2f2005-03-26 08:25:22 +000052 addRegisterClass(MVT::f32, PPC32::FPRCRegisterClass);
Nate Begemana9795f82005-03-24 04:41:43 +000053 addRegisterClass(MVT::f64, PPC32::FPRCRegisterClass);
Misha Brukmanb5f662f2005-04-21 23:30:14 +000054
Nate Begeman74d73452005-03-31 00:15:26 +000055 // PowerPC has no intrinsics for these particular operations
Nate Begeman01d05262005-03-30 01:45:43 +000056 setOperationAction(ISD::MEMMOVE, MVT::Other, Expand);
57 setOperationAction(ISD::MEMSET, MVT::Other, Expand);
58 setOperationAction(ISD::MEMCPY, MVT::Other, Expand);
59
Nate Begeman74d73452005-03-31 00:15:26 +000060 // PowerPC has an i16 but no i8 (or i1) SEXTLOAD
61 setOperationAction(ISD::SEXTLOAD, MVT::i1, Expand);
62 setOperationAction(ISD::SEXTLOAD, MVT::i8, Expand);
Misha Brukmanb5f662f2005-04-21 23:30:14 +000063
Nate Begeman815d6da2005-04-06 00:25:27 +000064 // PowerPC has no SREM/UREM instructions
65 setOperationAction(ISD::SREM, MVT::i32, Expand);
66 setOperationAction(ISD::UREM, MVT::i32, Expand);
Chris Lattner43fdea02005-04-02 05:03:24 +000067
Chris Lattner32f3cf62005-05-13 16:20:22 +000068 // We don't support sin/cos/sqrt/fmod
Chris Lattner17234b72005-04-30 04:26:06 +000069 setOperationAction(ISD::FSIN , MVT::f64, Expand);
70 setOperationAction(ISD::FCOS , MVT::f64, Expand);
Chris Lattner32f3cf62005-05-13 16:20:22 +000071 setOperationAction(ISD::SREM , MVT::f64, Expand);
Chris Lattner17234b72005-04-30 04:26:06 +000072 setOperationAction(ISD::FSIN , MVT::f32, Expand);
73 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Chris Lattner32f3cf62005-05-13 16:20:22 +000074 setOperationAction(ISD::SREM , MVT::f32, Expand);
Chris Lattner17234b72005-04-30 04:26:06 +000075
Nate Begemanadeb43d2005-07-20 22:42:00 +000076 // If we're enabling GP optimizations, use hardware square root
Nate Begeman2497e632005-07-21 20:44:43 +000077 if (!GPOPT) {
Nate Begemanadeb43d2005-07-20 22:42:00 +000078 setOperationAction(ISD::FSQRT, MVT::f64, Expand);
79 setOperationAction(ISD::FSQRT, MVT::f32, Expand);
80 }
81
Nate Begemand7c4a4a2005-05-11 23:43:56 +000082 //PowerPC does not have CTPOP or CTTZ
Andrew Lenharth691ef2b2005-05-03 17:19:30 +000083 setOperationAction(ISD::CTPOP, MVT::i32 , Expand);
84 setOperationAction(ISD::CTTZ , MVT::i32 , Expand);
Andrew Lenharth691ef2b2005-05-03 17:19:30 +000085
Chris Lattnercbd06fc2005-04-07 19:41:49 +000086 setSetCCResultContents(ZeroOrOneSetCCResult);
Nate Begeman3e897162005-03-31 23:55:40 +000087 addLegalFPImmediate(+0.0); // Necessary for FSEL
Misha Brukmanb5f662f2005-04-21 23:30:14 +000088 addLegalFPImmediate(-0.0); //
Nate Begeman3e897162005-03-31 23:55:40 +000089
Nate Begemana9795f82005-03-24 04:41:43 +000090 computeRegisterProperties();
91 }
92
93 /// LowerArguments - This hook must be implemented to indicate how we should
94 /// lower the arguments for the specified function, into the specified DAG.
95 virtual std::vector<SDOperand>
96 LowerArguments(Function &F, SelectionDAG &DAG);
Misha Brukmanb5f662f2005-04-21 23:30:14 +000097
Nate Begemana9795f82005-03-24 04:41:43 +000098 /// LowerCallTo - This hook lowers an abstract call to a function into an
99 /// actual call.
100 virtual std::pair<SDOperand, SDOperand>
Chris Lattnerc57f6822005-05-12 19:56:45 +0000101 LowerCallTo(SDOperand Chain, const Type *RetTy, bool isVarArg, unsigned CC,
Chris Lattneradf6a962005-05-13 18:50:42 +0000102 bool isTailCall, SDOperand Callee, ArgListTy &Args,
103 SelectionDAG &DAG);
Misha Brukmanb5f662f2005-04-21 23:30:14 +0000104
Chris Lattnere0fe2252005-07-05 19:58:54 +0000105 virtual SDOperand LowerVAStart(SDOperand Chain, SDOperand VAListP,
106 Value *VAListV, SelectionDAG &DAG);
107
Nate Begemana9795f82005-03-24 04:41:43 +0000108 virtual std::pair<SDOperand,SDOperand>
Chris Lattnere0fe2252005-07-05 19:58:54 +0000109 LowerVAArg(SDOperand Chain, SDOperand VAListP, Value *VAListV,
110 const Type *ArgTy, SelectionDAG &DAG);
111
Nate Begemana9795f82005-03-24 04:41:43 +0000112 virtual std::pair<SDOperand, SDOperand>
113 LowerFrameReturnAddress(bool isFrameAddr, SDOperand Chain, unsigned Depth,
114 SelectionDAG &DAG);
115 };
116}
117
118
119std::vector<SDOperand>
120PPC32TargetLowering::LowerArguments(Function &F, SelectionDAG &DAG) {
121 //
122 // add beautiful description of PPC stack frame format, or at least some docs
123 //
124 MachineFunction &MF = DAG.getMachineFunction();
125 MachineFrameInfo *MFI = MF.getFrameInfo();
126 MachineBasicBlock& BB = MF.front();
127 std::vector<SDOperand> ArgValues;
Misha Brukmanb5f662f2005-04-21 23:30:14 +0000128
129 // Due to the rather complicated nature of the PowerPC ABI, rather than a
Nate Begemana9795f82005-03-24 04:41:43 +0000130 // fixed size array of physical args, for the sake of simplicity let the STL
131 // handle tracking them for us.
132 std::vector<unsigned> argVR, argPR, argOp;
133 unsigned ArgOffset = 24;
134 unsigned GPR_remaining = 8;
135 unsigned FPR_remaining = 13;
136 unsigned GPR_idx = 0, FPR_idx = 0;
Misha Brukmanb5f662f2005-04-21 23:30:14 +0000137 static const unsigned GPR[] = {
Nate Begemana9795f82005-03-24 04:41:43 +0000138 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
139 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
140 };
141 static const unsigned FPR[] = {
142 PPC::F1, PPC::F2, PPC::F3, PPC::F4, PPC::F5, PPC::F6, PPC::F7,
143 PPC::F8, PPC::F9, PPC::F10, PPC::F11, PPC::F12, PPC::F13
144 };
145
146 // Add DAG nodes to load the arguments... On entry to a function on PPC,
147 // the arguments start at offset 24, although they are likely to be passed
148 // in registers.
149 for (Function::arg_iterator I = F.arg_begin(), E = F.arg_end(); I != E; ++I) {
150 SDOperand newroot, argt;
151 unsigned ObjSize;
152 bool needsLoad = false;
Nate Begemancd08e4c2005-04-09 20:09:12 +0000153 bool ArgLive = !I->use_empty();
Nate Begemana9795f82005-03-24 04:41:43 +0000154 MVT::ValueType ObjectVT = getValueType(I->getType());
Misha Brukmanb5f662f2005-04-21 23:30:14 +0000155
Nate Begemana9795f82005-03-24 04:41:43 +0000156 switch (ObjectVT) {
157 default: assert(0 && "Unhandled argument type!");
158 case MVT::i1:
159 case MVT::i8:
160 case MVT::i16:
Misha Brukmanb5f662f2005-04-21 23:30:14 +0000161 case MVT::i32:
Nate Begemana9795f82005-03-24 04:41:43 +0000162 ObjSize = 4;
Nate Begemancd08e4c2005-04-09 20:09:12 +0000163 if (!ArgLive) break;
Nate Begemana9795f82005-03-24 04:41:43 +0000164 if (GPR_remaining > 0) {
Nate Begemancd08e4c2005-04-09 20:09:12 +0000165 MF.addLiveIn(GPR[GPR_idx]);
Nate Begemanf70b5762005-03-28 23:08:54 +0000166 argt = newroot = DAG.getCopyFromReg(GPR[GPR_idx], MVT::i32,
167 DAG.getRoot());
Nate Begemana9795f82005-03-24 04:41:43 +0000168 if (ObjectVT != MVT::i32)
169 argt = DAG.getNode(ISD::TRUNCATE, ObjectVT, newroot);
Nate Begemana9795f82005-03-24 04:41:43 +0000170 } else {
171 needsLoad = true;
172 }
173 break;
Nate Begemanf7e43382005-03-26 07:46:36 +0000174 case MVT::i64: ObjSize = 8;
Nate Begemancd08e4c2005-04-09 20:09:12 +0000175 if (!ArgLive) break;
Nate Begemanc5b1cd22005-04-10 05:53:14 +0000176 if (GPR_remaining > 0) {
177 SDOperand argHi, argLo;
Nate Begemancd08e4c2005-04-09 20:09:12 +0000178 MF.addLiveIn(GPR[GPR_idx]);
Nate Begemanc5b1cd22005-04-10 05:53:14 +0000179 argHi = DAG.getCopyFromReg(GPR[GPR_idx], MVT::i32, DAG.getRoot());
180 // If we have two or more remaining argument registers, then both halves
181 // of the i64 can be sourced from there. Otherwise, the lower half will
182 // have to come off the stack. This can happen when an i64 is preceded
183 // by 28 bytes of arguments.
184 if (GPR_remaining > 1) {
185 MF.addLiveIn(GPR[GPR_idx+1]);
186 argLo = DAG.getCopyFromReg(GPR[GPR_idx+1], MVT::i32, argHi);
187 } else {
188 int FI = MFI->CreateFixedObject(4, ArgOffset+4);
189 SDOperand FIN = DAG.getFrameIndex(FI, MVT::i32);
Chris Lattner022ed322005-05-15 19:54:37 +0000190 argLo = DAG.getLoad(MVT::i32, DAG.getEntryNode(), FIN,
191 DAG.getSrcValue(NULL));
Nate Begemanc5b1cd22005-04-10 05:53:14 +0000192 }
Nate Begemanca12a2b2005-03-28 22:28:37 +0000193 // Build the outgoing arg thingy
Nate Begemanf70b5762005-03-28 23:08:54 +0000194 argt = DAG.getNode(ISD::BUILD_PAIR, MVT::i64, argLo, argHi);
195 newroot = argLo;
Nate Begemana9795f82005-03-24 04:41:43 +0000196 } else {
Misha Brukmanb5f662f2005-04-21 23:30:14 +0000197 needsLoad = true;
Nate Begemana9795f82005-03-24 04:41:43 +0000198 }
199 break;
Nate Begemancd08e4c2005-04-09 20:09:12 +0000200 case MVT::f32:
201 case MVT::f64:
202 ObjSize = (ObjectVT == MVT::f64) ? 8 : 4;
203 if (!ArgLive) break;
Nate Begemana9795f82005-03-24 04:41:43 +0000204 if (FPR_remaining > 0) {
Nate Begemancd08e4c2005-04-09 20:09:12 +0000205 MF.addLiveIn(FPR[FPR_idx]);
Misha Brukmanb5f662f2005-04-21 23:30:14 +0000206 argt = newroot = DAG.getCopyFromReg(FPR[FPR_idx], ObjectVT,
Nate Begemanf70b5762005-03-28 23:08:54 +0000207 DAG.getRoot());
Nate Begemana9795f82005-03-24 04:41:43 +0000208 --FPR_remaining;
209 ++FPR_idx;
210 } else {
211 needsLoad = true;
212 }
213 break;
214 }
Misha Brukmanb5f662f2005-04-21 23:30:14 +0000215
Nate Begemana9795f82005-03-24 04:41:43 +0000216 // We need to load the argument to a virtual register if we determined above
Misha Brukmanb5f662f2005-04-21 23:30:14 +0000217 // that we ran out of physical registers of the appropriate type
Nate Begemana9795f82005-03-24 04:41:43 +0000218 if (needsLoad) {
Nate Begemane5846682005-04-04 06:52:38 +0000219 unsigned SubregOffset = 0;
Nate Begemanc3e2db42005-04-04 09:09:00 +0000220 if (ObjectVT == MVT::i8 || ObjectVT == MVT::i1) SubregOffset = 3;
Nate Begemane5846682005-04-04 06:52:38 +0000221 if (ObjectVT == MVT::i16) SubregOffset = 2;
Nate Begemana9795f82005-03-24 04:41:43 +0000222 int FI = MFI->CreateFixedObject(ObjSize, ArgOffset);
223 SDOperand FIN = DAG.getFrameIndex(FI, MVT::i32);
Misha Brukmanb5f662f2005-04-21 23:30:14 +0000224 FIN = DAG.getNode(ISD::ADD, MVT::i32, FIN,
Nate Begemane5846682005-04-04 06:52:38 +0000225 DAG.getConstant(SubregOffset, MVT::i32));
Chris Lattner022ed322005-05-15 19:54:37 +0000226 argt = newroot = DAG.getLoad(ObjectVT, DAG.getEntryNode(), FIN,
227 DAG.getSrcValue(NULL));
Nate Begemana9795f82005-03-24 04:41:43 +0000228 }
Misha Brukmanb5f662f2005-04-21 23:30:14 +0000229
Nate Begemana9795f82005-03-24 04:41:43 +0000230 // Every 4 bytes of argument space consumes one of the GPRs available for
231 // argument passing.
232 if (GPR_remaining > 0) {
233 unsigned delta = (GPR_remaining > 1 && ObjSize == 8) ? 2 : 1;
234 GPR_remaining -= delta;
235 GPR_idx += delta;
236 }
237 ArgOffset += ObjSize;
Chris Lattner91277ea2005-04-09 21:23:24 +0000238 if (newroot.Val)
239 DAG.setRoot(newroot.getValue(1));
Misha Brukmanb5f662f2005-04-21 23:30:14 +0000240
Nate Begemana9795f82005-03-24 04:41:43 +0000241 ArgValues.push_back(argt);
242 }
243
Nate Begemana9795f82005-03-24 04:41:43 +0000244 // If the function takes variable number of arguments, make a frame index for
245 // the start of the first vararg value... for expansion of llvm.va_start.
Nate Begemanfa554702005-04-03 22:13:27 +0000246 if (F.isVarArg()) {
Nate Begemana9795f82005-03-24 04:41:43 +0000247 VarArgsFrameIndex = MFI->CreateFixedObject(4, ArgOffset);
Nate Begemanfa554702005-04-03 22:13:27 +0000248 SDOperand FIN = DAG.getFrameIndex(VarArgsFrameIndex, MVT::i32);
Nate Begeman6644d4c2005-04-03 23:11:17 +0000249 // If this function is vararg, store any remaining integer argument regs
250 // to their spots on the stack so that they may be loaded by deferencing the
251 // result of va_next.
252 std::vector<SDOperand> MemOps;
253 for (; GPR_remaining > 0; --GPR_remaining, ++GPR_idx) {
Nate Begemancd08e4c2005-04-09 20:09:12 +0000254 MF.addLiveIn(GPR[GPR_idx]);
Nate Begeman6644d4c2005-04-03 23:11:17 +0000255 SDOperand Val = DAG.getCopyFromReg(GPR[GPR_idx], MVT::i32, DAG.getRoot());
Misha Brukmanb5f662f2005-04-21 23:30:14 +0000256 SDOperand Store = DAG.getNode(ISD::STORE, MVT::Other, Val.getValue(1),
Andrew Lenharth2d86ea22005-04-27 20:10:01 +0000257 Val, FIN, DAG.getSrcValue(NULL));
Nate Begeman6644d4c2005-04-03 23:11:17 +0000258 MemOps.push_back(Store);
259 // Increment the address by four for the next argument to store
260 SDOperand PtrOff = DAG.getConstant(4, getPointerTy());
261 FIN = DAG.getNode(ISD::ADD, MVT::i32, FIN, PtrOff);
262 }
263 DAG.setRoot(DAG.getNode(ISD::TokenFactor, MVT::Other, MemOps));
Nate Begemanfa554702005-04-03 22:13:27 +0000264 }
Nate Begemana9795f82005-03-24 04:41:43 +0000265
Nate Begemancd08e4c2005-04-09 20:09:12 +0000266 // Finally, inform the code generator which regs we return values in.
267 switch (getValueType(F.getReturnType())) {
268 default: assert(0 && "Unknown type!");
269 case MVT::isVoid: break;
270 case MVT::i1:
271 case MVT::i8:
272 case MVT::i16:
273 case MVT::i32:
274 MF.addLiveOut(PPC::R3);
275 break;
276 case MVT::i64:
277 MF.addLiveOut(PPC::R3);
278 MF.addLiveOut(PPC::R4);
279 break;
280 case MVT::f32:
281 case MVT::f64:
282 MF.addLiveOut(PPC::F1);
283 break;
284 }
285
Nate Begemana9795f82005-03-24 04:41:43 +0000286 return ArgValues;
287}
288
289std::pair<SDOperand, SDOperand>
290PPC32TargetLowering::LowerCallTo(SDOperand Chain,
Misha Brukman7847fca2005-04-22 17:54:37 +0000291 const Type *RetTy, bool isVarArg,
Chris Lattneradf6a962005-05-13 18:50:42 +0000292 unsigned CallingConv, bool isTailCall,
Misha Brukman7847fca2005-04-22 17:54:37 +0000293 SDOperand Callee, ArgListTy &Args,
294 SelectionDAG &DAG) {
Nate Begeman307e7442005-03-26 01:28:53 +0000295 // args_to_use will accumulate outgoing args for the ISD::CALL case in
296 // SelectExpr to use to put the arguments in the appropriate registers.
Nate Begemana9795f82005-03-24 04:41:43 +0000297 std::vector<SDOperand> args_to_use;
Nate Begeman307e7442005-03-26 01:28:53 +0000298
299 // Count how many bytes are to be pushed on the stack, including the linkage
300 // area, and parameter passing area.
301 unsigned NumBytes = 24;
302
303 if (Args.empty()) {
Chris Lattner16cd04d2005-05-12 23:24:06 +0000304 Chain = DAG.getNode(ISD::CALLSEQ_START, MVT::Other, Chain,
Nate Begemana7e11a42005-04-01 05:57:17 +0000305 DAG.getConstant(NumBytes, getPointerTy()));
Nate Begeman307e7442005-03-26 01:28:53 +0000306 } else {
307 for (unsigned i = 0, e = Args.size(); i != e; ++i)
308 switch (getValueType(Args[i].second)) {
309 default: assert(0 && "Unknown value type!");
310 case MVT::i1:
311 case MVT::i8:
312 case MVT::i16:
313 case MVT::i32:
314 case MVT::f32:
315 NumBytes += 4;
316 break;
317 case MVT::i64:
318 case MVT::f64:
319 NumBytes += 8;
320 break;
321 }
Misha Brukmanb5f662f2005-04-21 23:30:14 +0000322
323 // Just to be safe, we'll always reserve the full 24 bytes of linkage area
Nate Begeman307e7442005-03-26 01:28:53 +0000324 // plus 32 bytes of argument space in case any called code gets funky on us.
325 if (NumBytes < 56) NumBytes = 56;
326
327 // Adjust the stack pointer for the new arguments...
328 // These operations are automatically eliminated by the prolog/epilog pass
Chris Lattner16cd04d2005-05-12 23:24:06 +0000329 Chain = DAG.getNode(ISD::CALLSEQ_START, MVT::Other, Chain,
Nate Begeman307e7442005-03-26 01:28:53 +0000330 DAG.getConstant(NumBytes, getPointerTy()));
331
332 // Set up a copy of the stack pointer for use loading and storing any
333 // arguments that may not fit in the registers available for argument
334 // passing.
335 SDOperand StackPtr = DAG.getCopyFromReg(PPC::R1, MVT::i32,
336 DAG.getEntryNode());
Misha Brukmanb5f662f2005-04-21 23:30:14 +0000337
Nate Begeman307e7442005-03-26 01:28:53 +0000338 // Figure out which arguments are going to go in registers, and which in
339 // memory. Also, if this is a vararg function, floating point operations
340 // must be stored to our stack, and loaded into integer regs as well, if
341 // any integer regs are available for argument passing.
342 unsigned ArgOffset = 24;
343 unsigned GPR_remaining = 8;
344 unsigned FPR_remaining = 13;
Misha Brukmanb5f662f2005-04-21 23:30:14 +0000345
Nate Begeman74d73452005-03-31 00:15:26 +0000346 std::vector<SDOperand> MemOps;
Nate Begeman307e7442005-03-26 01:28:53 +0000347 for (unsigned i = 0, e = Args.size(); i != e; ++i) {
348 // PtrOff will be used to store the current argument to the stack if a
349 // register cannot be found for it.
350 SDOperand PtrOff = DAG.getConstant(ArgOffset, getPointerTy());
351 PtrOff = DAG.getNode(ISD::ADD, MVT::i32, StackPtr, PtrOff);
Nate Begemanf7e43382005-03-26 07:46:36 +0000352 MVT::ValueType ArgVT = getValueType(Args[i].second);
Misha Brukmanb5f662f2005-04-21 23:30:14 +0000353
Nate Begemanf7e43382005-03-26 07:46:36 +0000354 switch (ArgVT) {
Nate Begeman307e7442005-03-26 01:28:53 +0000355 default: assert(0 && "Unexpected ValueType for argument!");
356 case MVT::i1:
357 case MVT::i8:
358 case MVT::i16:
359 // Promote the integer to 32 bits. If the input type is signed use a
360 // sign extend, otherwise use a zero extend.
361 if (Args[i].second->isSigned())
362 Args[i].first =DAG.getNode(ISD::SIGN_EXTEND, MVT::i32, Args[i].first);
363 else
364 Args[i].first =DAG.getNode(ISD::ZERO_EXTEND, MVT::i32, Args[i].first);
365 // FALL THROUGH
366 case MVT::i32:
367 if (GPR_remaining > 0) {
Nate Begemanfc1b1da2005-04-01 22:34:39 +0000368 args_to_use.push_back(Args[i].first);
Nate Begeman307e7442005-03-26 01:28:53 +0000369 --GPR_remaining;
370 } else {
Nate Begeman74d73452005-03-31 00:15:26 +0000371 MemOps.push_back(DAG.getNode(ISD::STORE, MVT::Other, Chain,
Chris Lattner022ed322005-05-15 19:54:37 +0000372 Args[i].first, PtrOff,
373 DAG.getSrcValue(NULL)));
Nate Begeman307e7442005-03-26 01:28:53 +0000374 }
375 ArgOffset += 4;
376 break;
377 case MVT::i64:
Nate Begemanf7e43382005-03-26 07:46:36 +0000378 // If we have one free GPR left, we can place the upper half of the i64
379 // in it, and store the other half to the stack. If we have two or more
380 // free GPRs, then we can pass both halves of the i64 in registers.
381 if (GPR_remaining > 0) {
Misha Brukmanb5f662f2005-04-21 23:30:14 +0000382 SDOperand Hi = DAG.getNode(ISD::EXTRACT_ELEMENT, MVT::i32,
Nate Begemanf2622612005-03-26 02:17:46 +0000383 Args[i].first, DAG.getConstant(1, MVT::i32));
Misha Brukmanb5f662f2005-04-21 23:30:14 +0000384 SDOperand Lo = DAG.getNode(ISD::EXTRACT_ELEMENT, MVT::i32,
Nate Begemanf2622612005-03-26 02:17:46 +0000385 Args[i].first, DAG.getConstant(0, MVT::i32));
Nate Begemanfc1b1da2005-04-01 22:34:39 +0000386 args_to_use.push_back(Hi);
Nate Begeman74d73452005-03-31 00:15:26 +0000387 --GPR_remaining;
Nate Begeman74d73452005-03-31 00:15:26 +0000388 if (GPR_remaining > 0) {
Nate Begemanfc1b1da2005-04-01 22:34:39 +0000389 args_to_use.push_back(Lo);
Nate Begeman74d73452005-03-31 00:15:26 +0000390 --GPR_remaining;
Nate Begemanf7e43382005-03-26 07:46:36 +0000391 } else {
392 SDOperand ConstFour = DAG.getConstant(4, getPointerTy());
393 PtrOff = DAG.getNode(ISD::ADD, MVT::i32, PtrOff, ConstFour);
Nate Begeman74d73452005-03-31 00:15:26 +0000394 MemOps.push_back(DAG.getNode(ISD::STORE, MVT::Other, Chain,
Andrew Lenharth2d86ea22005-04-27 20:10:01 +0000395 Lo, PtrOff, DAG.getSrcValue(NULL)));
Nate Begemanf7e43382005-03-26 07:46:36 +0000396 }
Nate Begeman307e7442005-03-26 01:28:53 +0000397 } else {
Nate Begeman74d73452005-03-31 00:15:26 +0000398 MemOps.push_back(DAG.getNode(ISD::STORE, MVT::Other, Chain,
Chris Lattner022ed322005-05-15 19:54:37 +0000399 Args[i].first, PtrOff,
400 DAG.getSrcValue(NULL)));
Nate Begeman307e7442005-03-26 01:28:53 +0000401 }
402 ArgOffset += 8;
403 break;
404 case MVT::f32:
Nate Begeman307e7442005-03-26 01:28:53 +0000405 case MVT::f64:
Nate Begemanf7e43382005-03-26 07:46:36 +0000406 if (FPR_remaining > 0) {
Nate Begemanfc1b1da2005-04-01 22:34:39 +0000407 args_to_use.push_back(Args[i].first);
408 --FPR_remaining;
Nate Begemanf7e43382005-03-26 07:46:36 +0000409 if (isVarArg) {
Nate Begeman96fc6812005-03-31 02:05:53 +0000410 SDOperand Store = DAG.getNode(ISD::STORE, MVT::Other, Chain,
Chris Lattner022ed322005-05-15 19:54:37 +0000411 Args[i].first, PtrOff,
412 DAG.getSrcValue(NULL));
Nate Begeman96fc6812005-03-31 02:05:53 +0000413 MemOps.push_back(Store);
Nate Begeman74d73452005-03-31 00:15:26 +0000414 // Float varargs are always shadowed in available integer registers
415 if (GPR_remaining > 0) {
Chris Lattner022ed322005-05-15 19:54:37 +0000416 SDOperand Load = DAG.getLoad(MVT::i32, Store, PtrOff,
417 DAG.getSrcValue(NULL));
Nate Begeman74d73452005-03-31 00:15:26 +0000418 MemOps.push_back(Load);
Nate Begemanfc1b1da2005-04-01 22:34:39 +0000419 args_to_use.push_back(Load);
420 --GPR_remaining;
Nate Begeman74d73452005-03-31 00:15:26 +0000421 }
Nate Begemanfc1b1da2005-04-01 22:34:39 +0000422 if (GPR_remaining > 0 && MVT::f64 == ArgVT) {
Nate Begeman74d73452005-03-31 00:15:26 +0000423 SDOperand ConstFour = DAG.getConstant(4, getPointerTy());
424 PtrOff = DAG.getNode(ISD::ADD, MVT::i32, PtrOff, ConstFour);
Chris Lattner022ed322005-05-15 19:54:37 +0000425 SDOperand Load = DAG.getLoad(MVT::i32, Store, PtrOff,
426 DAG.getSrcValue(NULL));
Nate Begeman74d73452005-03-31 00:15:26 +0000427 MemOps.push_back(Load);
Nate Begemanfc1b1da2005-04-01 22:34:39 +0000428 args_to_use.push_back(Load);
429 --GPR_remaining;
Nate Begeman74d73452005-03-31 00:15:26 +0000430 }
Nate Begemanfc1b1da2005-04-01 22:34:39 +0000431 } else {
432 // If we have any FPRs remaining, we may also have GPRs remaining.
433 // Args passed in FPRs consume either 1 (f32) or 2 (f64) available
434 // GPRs.
435 if (GPR_remaining > 0) {
436 args_to_use.push_back(DAG.getNode(ISD::UNDEF, MVT::i32));
437 --GPR_remaining;
438 }
439 if (GPR_remaining > 0 && MVT::f64 == ArgVT) {
440 args_to_use.push_back(DAG.getNode(ISD::UNDEF, MVT::i32));
441 --GPR_remaining;
442 }
Nate Begeman74d73452005-03-31 00:15:26 +0000443 }
Nate Begeman307e7442005-03-26 01:28:53 +0000444 } else {
Nate Begeman74d73452005-03-31 00:15:26 +0000445 MemOps.push_back(DAG.getNode(ISD::STORE, MVT::Other, Chain,
Chris Lattner022ed322005-05-15 19:54:37 +0000446 Args[i].first, PtrOff,
447 DAG.getSrcValue(NULL)));
Nate Begeman307e7442005-03-26 01:28:53 +0000448 }
Nate Begemanf7e43382005-03-26 07:46:36 +0000449 ArgOffset += (ArgVT == MVT::f32) ? 4 : 8;
Nate Begeman307e7442005-03-26 01:28:53 +0000450 break;
451 }
Nate Begemana9795f82005-03-24 04:41:43 +0000452 }
Nate Begeman74d73452005-03-31 00:15:26 +0000453 if (!MemOps.empty())
454 Chain = DAG.getNode(ISD::TokenFactor, MVT::Other, MemOps);
Nate Begemana9795f82005-03-24 04:41:43 +0000455 }
Misha Brukmanb5f662f2005-04-21 23:30:14 +0000456
Nate Begemana9795f82005-03-24 04:41:43 +0000457 std::vector<MVT::ValueType> RetVals;
458 MVT::ValueType RetTyVT = getValueType(RetTy);
459 if (RetTyVT != MVT::isVoid)
460 RetVals.push_back(RetTyVT);
461 RetVals.push_back(MVT::Other);
462
Misha Brukmanb5f662f2005-04-21 23:30:14 +0000463 SDOperand TheCall = SDOperand(DAG.getCall(RetVals,
Nate Begemana9795f82005-03-24 04:41:43 +0000464 Chain, Callee, args_to_use), 0);
465 Chain = TheCall.getValue(RetTyVT != MVT::isVoid);
Chris Lattner16cd04d2005-05-12 23:24:06 +0000466 Chain = DAG.getNode(ISD::CALLSEQ_END, MVT::Other, Chain,
Nate Begemana9795f82005-03-24 04:41:43 +0000467 DAG.getConstant(NumBytes, getPointerTy()));
468 return std::make_pair(TheCall, Chain);
469}
470
Chris Lattnere0fe2252005-07-05 19:58:54 +0000471SDOperand PPC32TargetLowering::LowerVAStart(SDOperand Chain, SDOperand VAListP,
472 Value *VAListV, SelectionDAG &DAG) {
Chris Lattnerf84a2ac2005-07-05 17:48:31 +0000473 // vastart just stores the address of the VarArgsFrameIndex slot into the
474 // memory location argument.
475 SDOperand FR = DAG.getFrameIndex(VarArgsFrameIndex, MVT::i32);
Chris Lattnere0fe2252005-07-05 19:58:54 +0000476 return DAG.getNode(ISD::STORE, MVT::Other, Chain, FR, VAListP,
477 DAG.getSrcValue(VAListV));
Nate Begemana9795f82005-03-24 04:41:43 +0000478}
479
Chris Lattnere0fe2252005-07-05 19:58:54 +0000480std::pair<SDOperand,SDOperand>
481PPC32TargetLowering::LowerVAArg(SDOperand Chain,
482 SDOperand VAListP, Value *VAListV,
483 const Type *ArgTy, SelectionDAG &DAG) {
Nate Begemanc7b09f12005-03-25 08:34:25 +0000484 MVT::ValueType ArgVT = getValueType(ArgTy);
Chris Lattnerf84a2ac2005-07-05 17:48:31 +0000485
486 SDOperand VAList =
Chris Lattnere0fe2252005-07-05 19:58:54 +0000487 DAG.getLoad(MVT::i32, Chain, VAListP, DAG.getSrcValue(VAListV));
488 SDOperand Result = DAG.getLoad(ArgVT, Chain, VAList, DAG.getSrcValue(NULL));
Chris Lattnerf84a2ac2005-07-05 17:48:31 +0000489 unsigned Amt;
490 if (ArgVT == MVT::i32 || ArgVT == MVT::f32)
491 Amt = 4;
492 else {
493 assert((ArgVT == MVT::i64 || ArgVT == MVT::f64) &&
494 "Other types should have been promoted for varargs!");
495 Amt = 8;
Nate Begemanc7b09f12005-03-25 08:34:25 +0000496 }
Chris Lattnerf84a2ac2005-07-05 17:48:31 +0000497 VAList = DAG.getNode(ISD::ADD, VAList.getValueType(), VAList,
498 DAG.getConstant(Amt, VAList.getValueType()));
499 Chain = DAG.getNode(ISD::STORE, MVT::Other, Chain,
Chris Lattnere0fe2252005-07-05 19:58:54 +0000500 VAList, VAListP, DAG.getSrcValue(VAListV));
Nate Begemanc7b09f12005-03-25 08:34:25 +0000501 return std::make_pair(Result, Chain);
Nate Begemana9795f82005-03-24 04:41:43 +0000502}
Misha Brukmanb5f662f2005-04-21 23:30:14 +0000503
Nate Begemana9795f82005-03-24 04:41:43 +0000504
505std::pair<SDOperand, SDOperand> PPC32TargetLowering::
506LowerFrameReturnAddress(bool isFrameAddress, SDOperand Chain, unsigned Depth,
507 SelectionDAG &DAG) {
Nate Begeman01d05262005-03-30 01:45:43 +0000508 assert(0 && "LowerFrameReturnAddress unimplemented");
Nate Begemana9795f82005-03-24 04:41:43 +0000509 abort();
510}
511
512namespace {
Nate Begemanc7bd4822005-04-11 06:34:10 +0000513Statistic<>Recorded("ppc-codegen", "Number of recording ops emitted");
Nate Begeman93075ec2005-04-04 23:40:36 +0000514Statistic<>FusedFP("ppc-codegen", "Number of fused fp operations");
Nate Begeman7bfba7d2005-04-14 09:45:08 +0000515Statistic<>MultiBranch("ppc-codegen", "Number of setcc logical ops collapsed");
Nate Begemana9795f82005-03-24 04:41:43 +0000516//===--------------------------------------------------------------------===//
517/// ISel - PPC32 specific code to select PPC32 machine instructions for
518/// SelectionDAG operations.
519//===--------------------------------------------------------------------===//
520class ISel : public SelectionDAGISel {
Nate Begemana9795f82005-03-24 04:41:43 +0000521 PPC32TargetLowering PPC32Lowering;
Nate Begeman815d6da2005-04-06 00:25:27 +0000522 SelectionDAG *ISelDAG; // Hack to support us having a dag->dag transform
523 // for sdiv and udiv until it is put into the future
524 // dag combiner.
Misha Brukmanb5f662f2005-04-21 23:30:14 +0000525
Nate Begemana9795f82005-03-24 04:41:43 +0000526 /// ExprMap - As shared expressions are codegen'd, we keep track of which
527 /// vreg the value is produced in, so we only emit one copy of each compiled
528 /// tree.
529 std::map<SDOperand, unsigned> ExprMap;
Nate Begemanc7b09f12005-03-25 08:34:25 +0000530
531 unsigned GlobalBaseReg;
532 bool GlobalBaseInitialized;
Nate Begemanc7bd4822005-04-11 06:34:10 +0000533 bool RecordSuccess;
Nate Begemana9795f82005-03-24 04:41:43 +0000534public:
Nate Begeman815d6da2005-04-06 00:25:27 +0000535 ISel(TargetMachine &TM) : SelectionDAGISel(PPC32Lowering), PPC32Lowering(TM),
536 ISelDAG(0) {}
Misha Brukmanb5f662f2005-04-21 23:30:14 +0000537
Nate Begemanc7b09f12005-03-25 08:34:25 +0000538 /// runOnFunction - Override this function in order to reset our per-function
539 /// variables.
540 virtual bool runOnFunction(Function &Fn) {
541 // Make sure we re-emit a set of the global base reg if necessary
542 GlobalBaseInitialized = false;
543 return SelectionDAGISel::runOnFunction(Fn);
Misha Brukmanb5f662f2005-04-21 23:30:14 +0000544 }
545
Nate Begemana9795f82005-03-24 04:41:43 +0000546 /// InstructionSelectBasicBlock - This callback is invoked by
547 /// SelectionDAGISel when it has created a SelectionDAG for us to codegen.
548 virtual void InstructionSelectBasicBlock(SelectionDAG &DAG) {
549 DEBUG(BB->dump());
550 // Codegen the basic block.
Nate Begeman815d6da2005-04-06 00:25:27 +0000551 ISelDAG = &DAG;
Nate Begemana9795f82005-03-24 04:41:43 +0000552 Select(DAG.getRoot());
Misha Brukmanb5f662f2005-04-21 23:30:14 +0000553
Nate Begemana9795f82005-03-24 04:41:43 +0000554 // Clear state used for selection.
555 ExprMap.clear();
Nate Begeman815d6da2005-04-06 00:25:27 +0000556 ISelDAG = 0;
Nate Begemana9795f82005-03-24 04:41:43 +0000557 }
Nate Begeman815d6da2005-04-06 00:25:27 +0000558
559 // dag -> dag expanders for integer divide by constant
560 SDOperand BuildSDIVSequence(SDOperand N);
561 SDOperand BuildUDIVSequence(SDOperand N);
Misha Brukmanb5f662f2005-04-21 23:30:14 +0000562
Nate Begemandffcfcc2005-04-01 00:32:34 +0000563 unsigned getGlobalBaseReg();
Nate Begeman6b559972005-04-01 02:59:27 +0000564 unsigned getConstDouble(double floatVal, unsigned Result);
Nate Begeman1cbf3ab2005-04-18 07:48:09 +0000565 void MoveCRtoGPR(unsigned CCReg, bool Inv, unsigned Idx, unsigned Result);
Nate Begeman7ddecb42005-04-06 23:51:40 +0000566 bool SelectBitfieldInsert(SDOperand OR, unsigned Result);
Nate Begeman3664cef2005-04-13 22:14:14 +0000567 unsigned FoldIfWideZeroExtend(SDOperand N);
Nate Begeman1cbf3ab2005-04-18 07:48:09 +0000568 unsigned SelectCC(SDOperand CC, unsigned &Opc, bool &Inv, unsigned &Idx);
569 unsigned SelectCCExpr(SDOperand N, unsigned& Opc, bool &Inv, unsigned &Idx);
Nate Begemanc7bd4822005-04-11 06:34:10 +0000570 unsigned SelectExpr(SDOperand N, bool Recording=false);
Nate Begemana9795f82005-03-24 04:41:43 +0000571 void Select(SDOperand N);
Misha Brukmanb5f662f2005-04-21 23:30:14 +0000572
Nate Begeman04730362005-04-01 04:45:11 +0000573 bool SelectAddr(SDOperand N, unsigned& Reg, int& offset);
Nate Begemana9795f82005-03-24 04:41:43 +0000574 void SelectBranchCC(SDOperand N);
575};
576
Nate Begeman80196b12005-04-05 00:15:08 +0000577/// ExactLog2 - This function solves for (Val == 1 << (N-1)) and returns N. It
578/// returns zero when the input is not exactly a power of two.
579static unsigned ExactLog2(unsigned Val) {
580 if (Val == 0 || (Val & (Val-1))) return 0;
581 unsigned Count = 0;
582 while (Val != 1) {
583 Val >>= 1;
584 ++Count;
585 }
586 return Count;
587}
588
Nate Begeman7ddecb42005-04-06 23:51:40 +0000589// IsRunOfOnes - returns true if Val consists of one contiguous run of 1's with
590// any number of 0's on either side. the 1's are allowed to wrap from LSB to
591// MSB. so 0x000FFF0, 0x0000FFFF, and 0xFF0000FF are all runs. 0x0F0F0000 is
592// not, since all 1's are not contiguous.
593static bool IsRunOfOnes(unsigned Val, unsigned &MB, unsigned &ME) {
594 bool isRun = true;
Misha Brukmanb5f662f2005-04-21 23:30:14 +0000595 MB = 0;
Nate Begeman7ddecb42005-04-06 23:51:40 +0000596 ME = 0;
597
598 // look for first set bit
599 int i = 0;
600 for (; i < 32; i++) {
601 if ((Val & (1 << (31 - i))) != 0) {
602 MB = i;
603 ME = i;
604 break;
605 }
606 }
Misha Brukmanb5f662f2005-04-21 23:30:14 +0000607
Nate Begeman7ddecb42005-04-06 23:51:40 +0000608 // look for last set bit
609 for (; i < 32; i++) {
610 if ((Val & (1 << (31 - i))) == 0)
611 break;
612 ME = i;
613 }
614
615 // look for next set bit
616 for (; i < 32; i++) {
617 if ((Val & (1 << (31 - i))) != 0)
618 break;
619 }
Misha Brukmanb5f662f2005-04-21 23:30:14 +0000620
Nate Begeman7ddecb42005-04-06 23:51:40 +0000621 // if we exhausted all the bits, we found a match at this point for 0*1*0*
622 if (i == 32)
623 return true;
624
625 // since we just encountered more 1's, if it doesn't wrap around to the
626 // most significant bit of the word, then we did not find a match to 1*0*1* so
627 // exit.
628 if (MB != 0)
629 return false;
630
631 // look for last set bit
632 for (MB = i; i < 32; i++) {
633 if ((Val & (1 << (31 - i))) == 0)
634 break;
635 }
Misha Brukmanb5f662f2005-04-21 23:30:14 +0000636
Nate Begeman7ddecb42005-04-06 23:51:40 +0000637 // if we exhausted all the bits, then we found a match for 1*0*1*, otherwise,
638 // the value is not a run of ones.
639 if (i == 32)
640 return true;
641 return false;
642}
643
Nate Begeman439b4442005-04-05 04:22:58 +0000644/// getImmediateForOpcode - This method returns a value indicating whether
Nate Begemana9795f82005-03-24 04:41:43 +0000645/// the ConstantSDNode N can be used as an immediate to Opcode. The return
646/// values are either 0, 1 or 2. 0 indicates that either N is not a
Nate Begeman9f833d32005-04-12 00:10:02 +0000647/// ConstantSDNode, or is not suitable for use by that opcode.
648/// Return value codes for turning into an enum someday:
649/// 1: constant may be used in normal immediate form.
650/// 2: constant may be used in shifted immediate form.
651/// 3: log base 2 of the constant may be used.
652/// 4: constant is suitable for integer division conversion
653/// 5: constant is a bitfield mask
Nate Begemana9795f82005-03-24 04:41:43 +0000654///
Nate Begeman439b4442005-04-05 04:22:58 +0000655static unsigned getImmediateForOpcode(SDOperand N, unsigned Opcode,
656 unsigned& Imm, bool U = false) {
Nate Begemana9795f82005-03-24 04:41:43 +0000657 if (N.getOpcode() != ISD::Constant) return 0;
658
659 int v = (int)cast<ConstantSDNode>(N)->getSignExtended();
Misha Brukmanb5f662f2005-04-21 23:30:14 +0000660
Nate Begemana9795f82005-03-24 04:41:43 +0000661 switch(Opcode) {
662 default: return 0;
663 case ISD::ADD:
664 if (v <= 32767 && v >= -32768) { Imm = v & 0xFFFF; return 1; }
665 if ((v & 0x0000FFFF) == 0) { Imm = v >> 16; return 2; }
666 break;
Nate Begeman9f833d32005-04-12 00:10:02 +0000667 case ISD::AND: {
668 unsigned MB, ME;
669 if (IsRunOfOnes(v, MB, ME)) { Imm = MB << 16 | ME & 0xFFFF; return 5; }
670 if (v >= 0 && v <= 65535) { Imm = v & 0xFFFF; return 1; }
671 if ((v & 0x0000FFFF) == 0) { Imm = v >> 16; return 2; }
672 break;
673 }
Nate Begemana9795f82005-03-24 04:41:43 +0000674 case ISD::XOR:
675 case ISD::OR:
676 if (v >= 0 && v <= 65535) { Imm = v & 0xFFFF; return 1; }
677 if ((v & 0x0000FFFF) == 0) { Imm = v >> 16; return 2; }
678 break;
Nate Begeman307e7442005-03-26 01:28:53 +0000679 case ISD::MUL:
680 if (v <= 32767 && v >= -32768) { Imm = v & 0xFFFF; return 1; }
681 break;
Nate Begemand7c4a4a2005-05-11 23:43:56 +0000682 case ISD::SUB:
683 // handle subtract-from separately from subtract, since subi is really addi
684 if (U && v <= 32767 && v >= -32768) { Imm = v & 0xFFFF; return 1; }
685 if (!U && v <= 32768 && v >= -32767) { Imm = (-v) & 0xFFFF; return 1; }
686 break;
Nate Begeman3e897162005-03-31 23:55:40 +0000687 case ISD::SETCC:
688 if (U && (v >= 0 && v <= 65535)) { Imm = v & 0xFFFF; return 1; }
689 if (!U && (v <= 32767 && v >= -32768)) { Imm = v & 0xFFFF; return 1; }
690 break;
Nate Begeman80196b12005-04-05 00:15:08 +0000691 case ISD::SDIV:
Nate Begeman439b4442005-04-05 04:22:58 +0000692 if ((Imm = ExactLog2(v))) { return 3; }
Nate Begeman9f833d32005-04-12 00:10:02 +0000693 if ((Imm = ExactLog2(-v))) { Imm = -Imm; return 3; }
Nate Begeman815d6da2005-04-06 00:25:27 +0000694 if (v <= -2 || v >= 2) { return 4; }
695 break;
696 case ISD::UDIV:
Nate Begeman27b4c232005-04-06 06:44:57 +0000697 if (v > 1) { return 4; }
Nate Begeman80196b12005-04-05 00:15:08 +0000698 break;
Nate Begemana9795f82005-03-24 04:41:43 +0000699 }
700 return 0;
701}
Nate Begeman3e897162005-03-31 23:55:40 +0000702
Nate Begemanc7bd4822005-04-11 06:34:10 +0000703/// NodeHasRecordingVariant - If SelectExpr can always produce code for
704/// NodeOpcode that also sets CR0 as a side effect, return true. Otherwise,
705/// return false.
706static bool NodeHasRecordingVariant(unsigned NodeOpcode) {
707 switch(NodeOpcode) {
708 default: return false;
709 case ISD::AND:
Misha Brukmanb5f662f2005-04-21 23:30:14 +0000710 case ISD::OR:
Chris Lattner519f40b2005-04-13 02:46:17 +0000711 return true;
Nate Begemanc7bd4822005-04-11 06:34:10 +0000712 }
713}
714
Nate Begeman3e897162005-03-31 23:55:40 +0000715/// getBCCForSetCC - Returns the PowerPC condition branch mnemonic corresponding
716/// to Condition. If the Condition is unordered or unsigned, the bool argument
717/// U is set to true, otherwise it is set to false.
718static unsigned getBCCForSetCC(unsigned Condition, bool& U) {
719 U = false;
720 switch (Condition) {
721 default: assert(0 && "Unknown condition!"); abort();
722 case ISD::SETEQ: return PPC::BEQ;
723 case ISD::SETNE: return PPC::BNE;
724 case ISD::SETULT: U = true;
725 case ISD::SETLT: return PPC::BLT;
726 case ISD::SETULE: U = true;
727 case ISD::SETLE: return PPC::BLE;
728 case ISD::SETUGT: U = true;
729 case ISD::SETGT: return PPC::BGT;
730 case ISD::SETUGE: U = true;
731 case ISD::SETGE: return PPC::BGE;
732 }
Nate Begeman04730362005-04-01 04:45:11 +0000733 return 0;
734}
735
Nate Begeman7bfba7d2005-04-14 09:45:08 +0000736/// getCROpForOp - Return the condition register opcode (or inverted opcode)
737/// associated with the SelectionDAG opcode.
738static unsigned getCROpForSetCC(unsigned Opcode, bool Inv1, bool Inv2) {
739 switch (Opcode) {
740 default: assert(0 && "Unknown opcode!"); abort();
741 case ISD::AND:
742 if (Inv1 && Inv2) return PPC::CRNOR; // De Morgan's Law
743 if (!Inv1 && !Inv2) return PPC::CRAND;
744 if (Inv1 ^ Inv2) return PPC::CRANDC;
745 case ISD::OR:
746 if (Inv1 && Inv2) return PPC::CRNAND; // De Morgan's Law
747 if (!Inv1 && !Inv2) return PPC::CROR;
748 if (Inv1 ^ Inv2) return PPC::CRORC;
749 }
750 return 0;
751}
752
753/// getCRIdxForSetCC - Return the index of the condition register field
754/// associated with the SetCC condition, and whether or not the field is
755/// treated as inverted. That is, lt = 0; ge = 0 inverted.
756static unsigned getCRIdxForSetCC(unsigned Condition, bool& Inv) {
757 switch (Condition) {
758 default: assert(0 && "Unknown condition!"); abort();
Misha Brukmanb5f662f2005-04-21 23:30:14 +0000759 case ISD::SETULT:
Nate Begeman7bfba7d2005-04-14 09:45:08 +0000760 case ISD::SETLT: Inv = false; return 0;
761 case ISD::SETUGE:
762 case ISD::SETGE: Inv = true; return 0;
763 case ISD::SETUGT:
764 case ISD::SETGT: Inv = false; return 1;
765 case ISD::SETULE:
766 case ISD::SETLE: Inv = true; return 1;
767 case ISD::SETEQ: Inv = false; return 2;
768 case ISD::SETNE: Inv = true; return 2;
769 }
770 return 0;
771}
772
Nate Begeman04730362005-04-01 04:45:11 +0000773/// IndexedOpForOp - Return the indexed variant for each of the PowerPC load
774/// and store immediate instructions.
775static unsigned IndexedOpForOp(unsigned Opcode) {
776 switch(Opcode) {
777 default: assert(0 && "Unknown opcode!"); abort();
778 case PPC::LBZ: return PPC::LBZX; case PPC::STB: return PPC::STBX;
779 case PPC::LHZ: return PPC::LHZX; case PPC::STH: return PPC::STHX;
780 case PPC::LHA: return PPC::LHAX; case PPC::STW: return PPC::STWX;
781 case PPC::LWZ: return PPC::LWZX; case PPC::STFS: return PPC::STFSX;
782 case PPC::LFS: return PPC::LFSX; case PPC::STFD: return PPC::STFDX;
783 case PPC::LFD: return PPC::LFDX;
784 }
785 return 0;
Nate Begeman3e897162005-03-31 23:55:40 +0000786}
Nate Begeman815d6da2005-04-06 00:25:27 +0000787
Misha Brukmanb5f662f2005-04-21 23:30:14 +0000788// Structure used to return the necessary information to codegen an SDIV as
Nate Begeman815d6da2005-04-06 00:25:27 +0000789// a multiply.
790struct ms {
791 int m; // magic number
792 int s; // shift amount
793};
794
795struct mu {
796 unsigned int m; // magic number
797 int a; // add indicator
798 int s; // shift amount
799};
800
801/// magic - calculate the magic numbers required to codegen an integer sdiv as
Misha Brukmanb5f662f2005-04-21 23:30:14 +0000802/// a sequence of multiply and shifts. Requires that the divisor not be 0, 1,
Nate Begeman815d6da2005-04-06 00:25:27 +0000803/// or -1.
804static struct ms magic(int d) {
805 int p;
806 unsigned int ad, anc, delta, q1, r1, q2, r2, t;
807 const unsigned int two31 = 2147483648U; // 2^31
808 struct ms mag;
Misha Brukmanb5f662f2005-04-21 23:30:14 +0000809
Nate Begeman815d6da2005-04-06 00:25:27 +0000810 ad = abs(d);
811 t = two31 + ((unsigned int)d >> 31);
812 anc = t - 1 - t%ad; // absolute value of nc
813 p = 31; // initialize p
814 q1 = two31/anc; // initialize q1 = 2p/abs(nc)
815 r1 = two31 - q1*anc; // initialize r1 = rem(2p,abs(nc))
816 q2 = two31/ad; // initialize q2 = 2p/abs(d)
817 r2 = two31 - q2*ad; // initialize r2 = rem(2p,abs(d))
818 do {
819 p = p + 1;
820 q1 = 2*q1; // update q1 = 2p/abs(nc)
821 r1 = 2*r1; // update r1 = rem(2p/abs(nc))
822 if (r1 >= anc) { // must be unsigned comparison
823 q1 = q1 + 1;
824 r1 = r1 - anc;
825 }
826 q2 = 2*q2; // update q2 = 2p/abs(d)
827 r2 = 2*r2; // update r2 = rem(2p/abs(d))
828 if (r2 >= ad) { // must be unsigned comparison
829 q2 = q2 + 1;
830 r2 = r2 - ad;
831 }
832 delta = ad - r2;
833 } while (q1 < delta || (q1 == delta && r1 == 0));
834
835 mag.m = q2 + 1;
836 if (d < 0) mag.m = -mag.m; // resulting magic number
837 mag.s = p - 32; // resulting shift
838 return mag;
839}
840
841/// magicu - calculate the magic numbers required to codegen an integer udiv as
842/// a sequence of multiply, add and shifts. Requires that the divisor not be 0.
843static struct mu magicu(unsigned d)
844{
845 int p;
846 unsigned int nc, delta, q1, r1, q2, r2;
847 struct mu magu;
848 magu.a = 0; // initialize "add" indicator
849 nc = - 1 - (-d)%d;
850 p = 31; // initialize p
851 q1 = 0x80000000/nc; // initialize q1 = 2p/nc
852 r1 = 0x80000000 - q1*nc; // initialize r1 = rem(2p,nc)
853 q2 = 0x7FFFFFFF/d; // initialize q2 = (2p-1)/d
854 r2 = 0x7FFFFFFF - q2*d; // initialize r2 = rem((2p-1),d)
855 do {
856 p = p + 1;
857 if (r1 >= nc - r1 ) {
858 q1 = 2*q1 + 1; // update q1
859 r1 = 2*r1 - nc; // update r1
860 }
861 else {
862 q1 = 2*q1; // update q1
863 r1 = 2*r1; // update r1
864 }
865 if (r2 + 1 >= d - r2) {
866 if (q2 >= 0x7FFFFFFF) magu.a = 1;
867 q2 = 2*q2 + 1; // update q2
868 r2 = 2*r2 + 1 - d; // update r2
869 }
870 else {
871 if (q2 >= 0x80000000) magu.a = 1;
872 q2 = 2*q2; // update q2
873 r2 = 2*r2 + 1; // update r2
874 }
875 delta = d - 1 - r2;
876 } while (p < 64 && (q1 < delta || (q1 == delta && r1 == 0)));
877 magu.m = q2 + 1; // resulting magic number
878 magu.s = p - 32; // resulting shift
879 return magu;
880}
881}
882
883/// BuildSDIVSequence - Given an ISD::SDIV node expressing a divide by constant,
884/// return a DAG expression to select that will generate the same value by
885/// multiplying by a magic number. See:
886/// <http://the.wall.riscom.net/books/proc/ppc/cwg/code2.html>
887SDOperand ISel::BuildSDIVSequence(SDOperand N) {
888 int d = (int)cast<ConstantSDNode>(N.getOperand(1))->getSignExtended();
889 ms magics = magic(d);
890 // Multiply the numerator (operand 0) by the magic value
Misha Brukmanb5f662f2005-04-21 23:30:14 +0000891 SDOperand Q = ISelDAG->getNode(ISD::MULHS, MVT::i32, N.getOperand(0),
Nate Begeman815d6da2005-04-06 00:25:27 +0000892 ISelDAG->getConstant(magics.m, MVT::i32));
893 // If d > 0 and m < 0, add the numerator
894 if (d > 0 && magics.m < 0)
895 Q = ISelDAG->getNode(ISD::ADD, MVT::i32, Q, N.getOperand(0));
896 // If d < 0 and m > 0, subtract the numerator.
897 if (d < 0 && magics.m > 0)
898 Q = ISelDAG->getNode(ISD::SUB, MVT::i32, Q, N.getOperand(0));
899 // Shift right algebraic if shift value is nonzero
900 if (magics.s > 0)
Misha Brukmanb5f662f2005-04-21 23:30:14 +0000901 Q = ISelDAG->getNode(ISD::SRA, MVT::i32, Q,
Nate Begeman815d6da2005-04-06 00:25:27 +0000902 ISelDAG->getConstant(magics.s, MVT::i32));
903 // Extract the sign bit and add it to the quotient
Misha Brukmanb5f662f2005-04-21 23:30:14 +0000904 SDOperand T =
Nate Begeman815d6da2005-04-06 00:25:27 +0000905 ISelDAG->getNode(ISD::SRL, MVT::i32, Q, ISelDAG->getConstant(31, MVT::i32));
Nate Begeman27b4c232005-04-06 06:44:57 +0000906 return ISelDAG->getNode(ISD::ADD, MVT::i32, Q, T);
Nate Begeman815d6da2005-04-06 00:25:27 +0000907}
908
909/// BuildUDIVSequence - Given an ISD::UDIV node expressing a divide by constant,
910/// return a DAG expression to select that will generate the same value by
911/// multiplying by a magic number. See:
912/// <http://the.wall.riscom.net/books/proc/ppc/cwg/code2.html>
913SDOperand ISel::BuildUDIVSequence(SDOperand N) {
Misha Brukmanb5f662f2005-04-21 23:30:14 +0000914 unsigned d =
Nate Begeman815d6da2005-04-06 00:25:27 +0000915 (unsigned)cast<ConstantSDNode>(N.getOperand(1))->getSignExtended();
916 mu magics = magicu(d);
917 // Multiply the numerator (operand 0) by the magic value
Misha Brukmanb5f662f2005-04-21 23:30:14 +0000918 SDOperand Q = ISelDAG->getNode(ISD::MULHU, MVT::i32, N.getOperand(0),
Nate Begeman815d6da2005-04-06 00:25:27 +0000919 ISelDAG->getConstant(magics.m, MVT::i32));
920 if (magics.a == 0) {
Misha Brukmanb5f662f2005-04-21 23:30:14 +0000921 Q = ISelDAG->getNode(ISD::SRL, MVT::i32, Q,
Nate Begeman815d6da2005-04-06 00:25:27 +0000922 ISelDAG->getConstant(magics.s, MVT::i32));
923 } else {
924 SDOperand NPQ = ISelDAG->getNode(ISD::SUB, MVT::i32, N.getOperand(0), Q);
Misha Brukmanb5f662f2005-04-21 23:30:14 +0000925 NPQ = ISelDAG->getNode(ISD::SRL, MVT::i32, NPQ,
Nate Begeman815d6da2005-04-06 00:25:27 +0000926 ISelDAG->getConstant(1, MVT::i32));
927 NPQ = ISelDAG->getNode(ISD::ADD, MVT::i32, NPQ, Q);
Misha Brukmanb5f662f2005-04-21 23:30:14 +0000928 Q = ISelDAG->getNode(ISD::SRL, MVT::i32, NPQ,
Nate Begeman815d6da2005-04-06 00:25:27 +0000929 ISelDAG->getConstant(magics.s-1, MVT::i32));
930 }
Nate Begeman27b4c232005-04-06 06:44:57 +0000931 return Q;
Nate Begemana9795f82005-03-24 04:41:43 +0000932}
933
Nate Begemanc7b09f12005-03-25 08:34:25 +0000934/// getGlobalBaseReg - Output the instructions required to put the
935/// base address to use for accessing globals into a register.
936///
937unsigned ISel::getGlobalBaseReg() {
938 if (!GlobalBaseInitialized) {
939 // Insert the set of GlobalBaseReg into the first MBB of the function
940 MachineBasicBlock &FirstMBB = BB->getParent()->front();
941 MachineBasicBlock::iterator MBBI = FirstMBB.begin();
942 GlobalBaseReg = MakeReg(MVT::i32);
943 BuildMI(FirstMBB, MBBI, PPC::MovePCtoLR, 0, PPC::LR);
944 BuildMI(FirstMBB, MBBI, PPC::MFLR, 1, GlobalBaseReg).addReg(PPC::LR);
945 GlobalBaseInitialized = true;
946 }
947 return GlobalBaseReg;
948}
949
Misha Brukmanb5f662f2005-04-21 23:30:14 +0000950/// getConstDouble - Loads a floating point value into a register, via the
Nate Begeman6b559972005-04-01 02:59:27 +0000951/// Constant Pool. Optionally takes a register in which to load the value.
952unsigned ISel::getConstDouble(double doubleVal, unsigned Result=0) {
953 unsigned Tmp1 = MakeReg(MVT::i32);
954 if (0 == Result) Result = MakeReg(MVT::f64);
955 MachineConstantPool *CP = BB->getParent()->getConstantPool();
956 ConstantFP *CFP = ConstantFP::get(Type::DoubleTy, doubleVal);
957 unsigned CPI = CP->getConstantPoolIndex(CFP);
Nate Begeman2497e632005-07-21 20:44:43 +0000958 if (PICEnabled)
959 BuildMI(BB, PPC::ADDIS, 2, Tmp1).addReg(getGlobalBaseReg())
960 .addConstantPoolIndex(CPI);
961 else
962 BuildMI(BB, PPC::LIS, 1, Tmp1).addConstantPoolIndex(CPI);
Nate Begeman6b559972005-04-01 02:59:27 +0000963 BuildMI(BB, PPC::LFD, 2, Result).addConstantPoolIndex(CPI).addReg(Tmp1);
964 return Result;
965}
966
Misha Brukmanb5f662f2005-04-21 23:30:14 +0000967/// MoveCRtoGPR - Move CCReg[Idx] to the least significant bit of Result. If
Nate Begeman1cbf3ab2005-04-18 07:48:09 +0000968/// Inv is true, then invert the result.
969void ISel::MoveCRtoGPR(unsigned CCReg, bool Inv, unsigned Idx, unsigned Result){
970 unsigned IntCR = MakeReg(MVT::i32);
971 BuildMI(BB, PPC::MCRF, 1, PPC::CR7).addReg(CCReg);
Nate Begeman2497e632005-07-21 20:44:43 +0000972 BuildMI(BB, GPOPT ? PPC::MFOCRF : PPC::MFCR, 1, IntCR).addReg(PPC::CR7);
Nate Begeman1cbf3ab2005-04-18 07:48:09 +0000973 if (Inv) {
974 unsigned Tmp1 = MakeReg(MVT::i32);
975 BuildMI(BB, PPC::RLWINM, 4, Tmp1).addReg(IntCR).addImm(32-(3-Idx))
976 .addImm(31).addImm(31);
977 BuildMI(BB, PPC::XORI, 2, Result).addReg(Tmp1).addImm(1);
978 } else {
979 BuildMI(BB, PPC::RLWINM, 4, Result).addReg(IntCR).addImm(32-(3-Idx))
980 .addImm(31).addImm(31);
981 }
982}
983
Misha Brukmanb5f662f2005-04-21 23:30:14 +0000984/// SelectBitfieldInsert - turn an or of two masked values into
Nate Begeman7ddecb42005-04-06 23:51:40 +0000985/// the rotate left word immediate then mask insert (rlwimi) instruction.
986/// Returns true on success, false if the caller still needs to select OR.
987///
988/// Patterns matched:
989/// 1. or shl, and 5. or and, and
990/// 2. or and, shl 6. or shl, shr
991/// 3. or shr, and 7. or shr, shl
992/// 4. or and, shr
993bool ISel::SelectBitfieldInsert(SDOperand OR, unsigned Result) {
Nate Begemancd08e4c2005-04-09 20:09:12 +0000994 bool IsRotate = false;
Nate Begeman7ddecb42005-04-06 23:51:40 +0000995 unsigned TgtMask = 0xFFFFFFFF, InsMask = 0xFFFFFFFF, Amount = 0;
Nate Begemanb2c4bf32005-06-08 04:14:27 +0000996
997 SDOperand Op0 = OR.getOperand(0);
998 SDOperand Op1 = OR.getOperand(1);
999
1000 unsigned Op0Opc = Op0.getOpcode();
1001 unsigned Op1Opc = Op1.getOpcode();
Misha Brukmanb5f662f2005-04-21 23:30:14 +00001002
Nate Begeman7ddecb42005-04-06 23:51:40 +00001003 // Verify that we have the correct opcodes
1004 if (ISD::SHL != Op0Opc && ISD::SRL != Op0Opc && ISD::AND != Op0Opc)
1005 return false;
1006 if (ISD::SHL != Op1Opc && ISD::SRL != Op1Opc && ISD::AND != Op1Opc)
1007 return false;
Misha Brukmanb5f662f2005-04-21 23:30:14 +00001008
Nate Begeman7ddecb42005-04-06 23:51:40 +00001009 // Generate Mask value for Target
Misha Brukmanb5f662f2005-04-21 23:30:14 +00001010 if (ConstantSDNode *CN =
Nate Begemanb2c4bf32005-06-08 04:14:27 +00001011 dyn_cast<ConstantSDNode>(Op0.getOperand(1).Val)) {
Nate Begeman7ddecb42005-04-06 23:51:40 +00001012 switch(Op0Opc) {
1013 case ISD::SHL: TgtMask <<= (unsigned)CN->getValue(); break;
1014 case ISD::SRL: TgtMask >>= (unsigned)CN->getValue(); break;
1015 case ISD::AND: TgtMask &= (unsigned)CN->getValue(); break;
1016 }
1017 } else {
1018 return false;
1019 }
Misha Brukmanb5f662f2005-04-21 23:30:14 +00001020
Nate Begeman7ddecb42005-04-06 23:51:40 +00001021 // Generate Mask value for Insert
Misha Brukmanb5f662f2005-04-21 23:30:14 +00001022 if (ConstantSDNode *CN =
Nate Begemanb2c4bf32005-06-08 04:14:27 +00001023 dyn_cast<ConstantSDNode>(Op1.getOperand(1).Val)) {
Nate Begeman7ddecb42005-04-06 23:51:40 +00001024 switch(Op1Opc) {
Misha Brukmanb5f662f2005-04-21 23:30:14 +00001025 case ISD::SHL:
1026 Amount = CN->getValue();
Nate Begemancd08e4c2005-04-09 20:09:12 +00001027 InsMask <<= Amount;
1028 if (Op0Opc == ISD::SRL) IsRotate = true;
Nate Begeman7ddecb42005-04-06 23:51:40 +00001029 break;
Misha Brukmanb5f662f2005-04-21 23:30:14 +00001030 case ISD::SRL:
1031 Amount = CN->getValue();
1032 InsMask >>= Amount;
Nate Begeman7ddecb42005-04-06 23:51:40 +00001033 Amount = 32-Amount;
Nate Begemancd08e4c2005-04-09 20:09:12 +00001034 if (Op0Opc == ISD::SHL) IsRotate = true;
Nate Begeman7ddecb42005-04-06 23:51:40 +00001035 break;
Misha Brukmanb5f662f2005-04-21 23:30:14 +00001036 case ISD::AND:
Nate Begeman7ddecb42005-04-06 23:51:40 +00001037 InsMask &= (unsigned)CN->getValue();
1038 break;
1039 }
1040 } else {
1041 return false;
1042 }
Misha Brukmanb5f662f2005-04-21 23:30:14 +00001043
Nate Begemanb2c4bf32005-06-08 04:14:27 +00001044 unsigned Tmp3 = 0;
1045
1046 // If both of the inputs are ANDs and one of them has a logical shift by
1047 // constant as its input, make that the inserted value so that we can combine
1048 // the shift into the rotate part of the rlwimi instruction
1049 if (Op0Opc == ISD::AND && Op1Opc == ISD::AND) {
1050 if (Op1.getOperand(0).getOpcode() == ISD::SHL ||
1051 Op1.getOperand(0).getOpcode() == ISD::SRL) {
1052 if (ConstantSDNode *CN =
1053 dyn_cast<ConstantSDNode>(Op1.getOperand(0).getOperand(1).Val)) {
1054 Amount = Op1.getOperand(0).getOpcode() == ISD::SHL ?
1055 CN->getValue() : 32 - CN->getValue();
1056 Tmp3 = SelectExpr(Op1.getOperand(0).getOperand(0));
1057 }
1058 } else if (Op0.getOperand(0).getOpcode() == ISD::SHL ||
1059 Op0.getOperand(0).getOpcode() == ISD::SRL) {
1060 if (ConstantSDNode *CN =
1061 dyn_cast<ConstantSDNode>(Op0.getOperand(0).getOperand(1).Val)) {
1062 std::swap(Op0, Op1);
1063 std::swap(TgtMask, InsMask);
1064 Amount = Op1.getOperand(0).getOpcode() == ISD::SHL ?
1065 CN->getValue() : 32 - CN->getValue();
1066 Tmp3 = SelectExpr(Op1.getOperand(0).getOperand(0));
1067 }
1068 }
1069 }
1070
Nate Begeman7ddecb42005-04-06 23:51:40 +00001071 // Verify that the Target mask and Insert mask together form a full word mask
1072 // and that the Insert mask is a run of set bits (which implies both are runs
1073 // of set bits). Given that, Select the arguments and generate the rlwimi
1074 // instruction.
1075 unsigned MB, ME;
Nate Begemanb2c4bf32005-06-08 04:14:27 +00001076 if (((TgtMask & InsMask) == 0) && IsRunOfOnes(InsMask, MB, ME)) {
Nate Begeman7ddecb42005-04-06 23:51:40 +00001077 unsigned Tmp1, Tmp2;
Nate Begemanb2c4bf32005-06-08 04:14:27 +00001078 bool fullMask = (TgtMask ^ InsMask) == 0xFFFFFFFF;
Nate Begemancd08e4c2005-04-09 20:09:12 +00001079 // Check for rotlwi / rotrwi here, a special case of bitfield insert
1080 // where both bitfield halves are sourced from the same value.
Nate Begemanb2c4bf32005-06-08 04:14:27 +00001081 if (IsRotate && fullMask &&
Nate Begemancd08e4c2005-04-09 20:09:12 +00001082 OR.getOperand(0).getOperand(0) == OR.getOperand(1).getOperand(0)) {
Nate Begemancd08e4c2005-04-09 20:09:12 +00001083 Tmp1 = SelectExpr(OR.getOperand(0).getOperand(0));
1084 BuildMI(BB, PPC::RLWINM, 4, Result).addReg(Tmp1).addImm(Amount)
1085 .addImm(0).addImm(31);
1086 return true;
1087 }
Nate Begemanb2c4bf32005-06-08 04:14:27 +00001088 if (Op0Opc == ISD::AND && fullMask)
1089 Tmp1 = SelectExpr(Op0.getOperand(0));
Nate Begeman7ddecb42005-04-06 23:51:40 +00001090 else
Nate Begemanb2c4bf32005-06-08 04:14:27 +00001091 Tmp1 = SelectExpr(Op0);
1092 Tmp2 = Tmp3 ? Tmp3 : SelectExpr(Op1.getOperand(0));
Nate Begeman7ddecb42005-04-06 23:51:40 +00001093 BuildMI(BB, PPC::RLWIMI, 5, Result).addReg(Tmp1).addReg(Tmp2)
1094 .addImm(Amount).addImm(MB).addImm(ME);
1095 return true;
1096 }
1097 return false;
1098}
1099
Nate Begeman3664cef2005-04-13 22:14:14 +00001100/// FoldIfWideZeroExtend - 32 bit PowerPC implicit masks shift amounts to the
1101/// low six bits. If the shift amount is an ISD::AND node with a mask that is
1102/// wider than the implicit mask, then we can get rid of the AND and let the
1103/// shift do the mask.
1104unsigned ISel::FoldIfWideZeroExtend(SDOperand N) {
1105 unsigned C;
1106 if (N.getOpcode() == ISD::AND &&
1107 5 == getImmediateForOpcode(N.getOperand(1), ISD::AND, C) && // isMask
1108 31 == (C & 0xFFFF) && // ME
1109 26 >= (C >> 16)) // MB
1110 return SelectExpr(N.getOperand(0));
1111 else
1112 return SelectExpr(N);
1113}
1114
Nate Begeman1cbf3ab2005-04-18 07:48:09 +00001115unsigned ISel::SelectCC(SDOperand CC, unsigned& Opc, bool &Inv, unsigned& Idx) {
Nate Begeman1b7f7fb2005-04-13 23:15:44 +00001116 unsigned Result, Tmp1, Tmp2;
Nate Begeman9765c252005-04-12 21:22:28 +00001117 bool AlreadySelected = false;
Misha Brukmanb5f662f2005-04-21 23:30:14 +00001118 static const unsigned CompareOpcodes[] =
Nate Begemandffcfcc2005-04-01 00:32:34 +00001119 { PPC::FCMPU, PPC::FCMPU, PPC::CMPW, PPC::CMPLW };
Misha Brukmanb5f662f2005-04-21 23:30:14 +00001120
Nate Begeman1b7f7fb2005-04-13 23:15:44 +00001121 // Allocate a condition register for this expression
1122 Result = RegMap->createVirtualRegister(PPC32::CRRCRegisterClass);
Misha Brukmanb5f662f2005-04-21 23:30:14 +00001123
Nate Begemandffcfcc2005-04-01 00:32:34 +00001124 // If the first operand to the select is a SETCC node, then we can fold it
1125 // into the branch that selects which value to return.
Nate Begeman16ac7092005-04-18 02:43:24 +00001126 if (SetCCSDNode* SetCC = dyn_cast<SetCCSDNode>(CC.Val)) {
Nate Begemandffcfcc2005-04-01 00:32:34 +00001127 bool U;
1128 Opc = getBCCForSetCC(SetCC->getCondition(), U);
Nate Begeman1cbf3ab2005-04-18 07:48:09 +00001129 Idx = getCRIdxForSetCC(SetCC->getCondition(), Inv);
Nate Begemandffcfcc2005-04-01 00:32:34 +00001130
Nate Begeman439b4442005-04-05 04:22:58 +00001131 // Pass the optional argument U to getImmediateForOpcode for SETCC,
Nate Begemandffcfcc2005-04-01 00:32:34 +00001132 // so that it knows whether the SETCC immediate range is signed or not.
Misha Brukmanb5f662f2005-04-21 23:30:14 +00001133 if (1 == getImmediateForOpcode(SetCC->getOperand(1), ISD::SETCC,
Nate Begeman439b4442005-04-05 04:22:58 +00001134 Tmp2, U)) {
Misha Brukmanb5f662f2005-04-21 23:30:14 +00001135 // For comparisons against zero, we can implicity set CR0 if a recording
Nate Begemanc7bd4822005-04-11 06:34:10 +00001136 // variant (e.g. 'or.' instead of 'or') of the instruction that defines
1137 // operand zero of the SetCC node is available.
Misha Brukmanb5f662f2005-04-21 23:30:14 +00001138 if (0 == Tmp2 &&
Nate Begeman9765c252005-04-12 21:22:28 +00001139 NodeHasRecordingVariant(SetCC->getOperand(0).getOpcode()) &&
1140 SetCC->getOperand(0).Val->hasOneUse()) {
Nate Begemanc7bd4822005-04-11 06:34:10 +00001141 RecordSuccess = false;
1142 Tmp1 = SelectExpr(SetCC->getOperand(0), true);
1143 if (RecordSuccess) {
1144 ++Recorded;
Nate Begeman7bfba7d2005-04-14 09:45:08 +00001145 BuildMI(BB, PPC::MCRF, 1, Result).addReg(PPC::CR0);
1146 return Result;
Nate Begemanc7bd4822005-04-11 06:34:10 +00001147 }
1148 AlreadySelected = true;
1149 }
1150 // If we could not implicitly set CR0, then emit a compare immediate
1151 // instead.
1152 if (!AlreadySelected) Tmp1 = SelectExpr(SetCC->getOperand(0));
Nate Begemandffcfcc2005-04-01 00:32:34 +00001153 if (U)
Nate Begeman1b7f7fb2005-04-13 23:15:44 +00001154 BuildMI(BB, PPC::CMPLWI, 2, Result).addReg(Tmp1).addImm(Tmp2);
Nate Begemandffcfcc2005-04-01 00:32:34 +00001155 else
Nate Begeman1b7f7fb2005-04-13 23:15:44 +00001156 BuildMI(BB, PPC::CMPWI, 2, Result).addReg(Tmp1).addSImm(Tmp2);
Nate Begemandffcfcc2005-04-01 00:32:34 +00001157 } else {
1158 bool IsInteger = MVT::isInteger(SetCC->getOperand(0).getValueType());
1159 unsigned CompareOpc = CompareOpcodes[2 * IsInteger + U];
Nate Begemanc7bd4822005-04-11 06:34:10 +00001160 Tmp1 = SelectExpr(SetCC->getOperand(0));
Nate Begemandffcfcc2005-04-01 00:32:34 +00001161 Tmp2 = SelectExpr(SetCC->getOperand(1));
Nate Begeman1b7f7fb2005-04-13 23:15:44 +00001162 BuildMI(BB, CompareOpc, 2, Result).addReg(Tmp1).addReg(Tmp2);
Nate Begemandffcfcc2005-04-01 00:32:34 +00001163 }
1164 } else {
Nate Begeman1cbf3ab2005-04-18 07:48:09 +00001165 // If this isn't a SetCC, then select the value and compare it against zero,
1166 // treating it as if it were a boolean.
Nate Begeman9765c252005-04-12 21:22:28 +00001167 Opc = PPC::BNE;
Nate Begeman1cbf3ab2005-04-18 07:48:09 +00001168 Idx = getCRIdxForSetCC(ISD::SETNE, Inv);
Nate Begemandffcfcc2005-04-01 00:32:34 +00001169 Tmp1 = SelectExpr(CC);
Nate Begeman1b7f7fb2005-04-13 23:15:44 +00001170 BuildMI(BB, PPC::CMPLWI, 2, Result).addReg(Tmp1).addImm(0);
Nate Begemandffcfcc2005-04-01 00:32:34 +00001171 }
Nate Begeman1b7f7fb2005-04-13 23:15:44 +00001172 return Result;
Nate Begemandffcfcc2005-04-01 00:32:34 +00001173}
1174
Misha Brukmanb5f662f2005-04-21 23:30:14 +00001175unsigned ISel::SelectCCExpr(SDOperand N, unsigned& Opc, bool &Inv,
Nate Begeman1cbf3ab2005-04-18 07:48:09 +00001176 unsigned &Idx) {
1177 bool Inv0, Inv1;
1178 unsigned Idx0, Idx1, CROpc, Opc1, Tmp1, Tmp2;
1179
1180 // Allocate a condition register for this expression
1181 unsigned Result = RegMap->createVirtualRegister(PPC32::CRRCRegisterClass);
1182
1183 // Check for the operations we support:
1184 switch(N.getOpcode()) {
1185 default:
1186 Opc = PPC::BNE;
1187 Idx = getCRIdxForSetCC(ISD::SETNE, Inv);
1188 Tmp1 = SelectExpr(N);
1189 BuildMI(BB, PPC::CMPLWI, 2, Result).addReg(Tmp1).addImm(0);
1190 break;
1191 case ISD::OR:
1192 case ISD::AND:
1193 ++MultiBranch;
1194 Tmp1 = SelectCCExpr(N.getOperand(0), Opc, Inv0, Idx0);
1195 Tmp2 = SelectCCExpr(N.getOperand(1), Opc1, Inv1, Idx1);
1196 CROpc = getCROpForSetCC(N.getOpcode(), Inv0, Inv1);
1197 if (Inv0 && !Inv1) {
1198 std::swap(Tmp1, Tmp2);
1199 std::swap(Idx0, Idx1);
1200 Opc = Opc1;
1201 }
1202 if (Inv0 && Inv1) Opc = PPC32InstrInfo::invertPPCBranchOpcode(Opc);
1203 BuildMI(BB, CROpc, 5, Result).addImm(Idx0).addReg(Tmp1).addImm(Idx0)
1204 .addReg(Tmp2).addImm(Idx1);
1205 Inv = false;
1206 Idx = Idx0;
1207 break;
1208 case ISD::SETCC:
1209 Tmp1 = SelectCC(N, Opc, Inv, Idx);
1210 Result = Tmp1;
1211 break;
1212 }
1213 return Result;
1214}
1215
Nate Begemandffcfcc2005-04-01 00:32:34 +00001216/// Check to see if the load is a constant offset from a base register
Nate Begeman04730362005-04-01 04:45:11 +00001217bool ISel::SelectAddr(SDOperand N, unsigned& Reg, int& offset)
Nate Begemana9795f82005-03-24 04:41:43 +00001218{
Nate Begeman96fc6812005-03-31 02:05:53 +00001219 unsigned imm = 0, opcode = N.getOpcode();
Nate Begeman04730362005-04-01 04:45:11 +00001220 if (N.getOpcode() == ISD::ADD) {
1221 Reg = SelectExpr(N.getOperand(0));
Nate Begeman439b4442005-04-05 04:22:58 +00001222 if (1 == getImmediateForOpcode(N.getOperand(1), opcode, imm)) {
Nate Begeman96fc6812005-03-31 02:05:53 +00001223 offset = imm;
Nate Begeman04730362005-04-01 04:45:11 +00001224 return false;
Misha Brukmanb5f662f2005-04-21 23:30:14 +00001225 }
Nate Begeman04730362005-04-01 04:45:11 +00001226 offset = SelectExpr(N.getOperand(1));
1227 return true;
1228 }
Nate Begemana9795f82005-03-24 04:41:43 +00001229 Reg = SelectExpr(N);
1230 offset = 0;
Nate Begeman04730362005-04-01 04:45:11 +00001231 return false;
Nate Begemana9795f82005-03-24 04:41:43 +00001232}
1233
1234void ISel::SelectBranchCC(SDOperand N)
1235{
Misha Brukmanb5f662f2005-04-21 23:30:14 +00001236 MachineBasicBlock *Dest =
Nate Begemana9795f82005-03-24 04:41:43 +00001237 cast<BasicBlockSDNode>(N.getOperand(2))->getBasicBlock();
Nate Begeman3e897162005-03-31 23:55:40 +00001238
Nate Begeman1cbf3ab2005-04-18 07:48:09 +00001239 bool Inv;
1240 unsigned Opc, CCReg, Idx;
Nate Begemana9795f82005-03-24 04:41:43 +00001241 Select(N.getOperand(0)); //chain
Nate Begeman1cbf3ab2005-04-18 07:48:09 +00001242 CCReg = SelectCC(N.getOperand(1), Opc, Inv, Idx);
Misha Brukmanb5f662f2005-04-21 23:30:14 +00001243
Nate Begeman439009c2005-06-15 18:22:43 +00001244 // Iterate to the next basic block
1245 ilist<MachineBasicBlock>::iterator It = BB;
1246 ++It;
Nate Begemancd08e4c2005-04-09 20:09:12 +00001247
1248 // If this is a two way branch, then grab the fallthrough basic block argument
1249 // and build a PowerPC branch pseudo-op, suitable for long branch conversion
1250 // if necessary by the branch selection pass. Otherwise, emit a standard
1251 // conditional branch.
1252 if (N.getOpcode() == ISD::BRCONDTWOWAY) {
Misha Brukmanb5f662f2005-04-21 23:30:14 +00001253 MachineBasicBlock *Fallthrough =
Nate Begemancd08e4c2005-04-09 20:09:12 +00001254 cast<BasicBlockSDNode>(N.getOperand(3))->getBasicBlock();
1255 if (Dest != It) {
Nate Begeman1b7f7fb2005-04-13 23:15:44 +00001256 BuildMI(BB, PPC::COND_BRANCH, 4).addReg(CCReg).addImm(Opc)
Nate Begemancd08e4c2005-04-09 20:09:12 +00001257 .addMBB(Dest).addMBB(Fallthrough);
1258 if (Fallthrough != It)
1259 BuildMI(BB, PPC::B, 1).addMBB(Fallthrough);
1260 } else {
1261 if (Fallthrough != It) {
1262 Opc = PPC32InstrInfo::invertPPCBranchOpcode(Opc);
Nate Begeman1b7f7fb2005-04-13 23:15:44 +00001263 BuildMI(BB, PPC::COND_BRANCH, 4).addReg(CCReg).addImm(Opc)
Nate Begemancd08e4c2005-04-09 20:09:12 +00001264 .addMBB(Fallthrough).addMBB(Dest);
1265 }
1266 }
1267 } else {
Nate Begeman439009c2005-06-15 18:22:43 +00001268 // If the fallthrough path is off the end of the function, which would be
1269 // undefined behavior, set it to be the same as the current block because
1270 // we have nothing better to set it to, and leaving it alone will cause the
1271 // PowerPC Branch Selection pass to crash.
1272 if (It == BB->getParent()->end()) It = Dest;
Nate Begeman1b7f7fb2005-04-13 23:15:44 +00001273 BuildMI(BB, PPC::COND_BRANCH, 4).addReg(CCReg).addImm(Opc)
Nate Begeman27499e32005-04-10 01:48:29 +00001274 .addMBB(Dest).addMBB(It);
Nate Begemancd08e4c2005-04-09 20:09:12 +00001275 }
Nate Begemana9795f82005-03-24 04:41:43 +00001276 return;
1277}
1278
Nate Begemanc7bd4822005-04-11 06:34:10 +00001279unsigned ISel::SelectExpr(SDOperand N, bool Recording) {
Nate Begemana9795f82005-03-24 04:41:43 +00001280 unsigned Result;
1281 unsigned Tmp1, Tmp2, Tmp3;
1282 unsigned Opc = 0;
1283 unsigned opcode = N.getOpcode();
1284
1285 SDNode *Node = N.Val;
1286 MVT::ValueType DestType = N.getValueType();
1287
Nate Begemana43b1762005-06-14 03:55:23 +00001288 if (Node->getOpcode() == ISD::CopyFromReg &&
1289 MRegisterInfo::isVirtualRegister(cast<RegSDNode>(Node)->getReg()))
1290 // Just use the specified register as our input.
1291 return cast<RegSDNode>(Node)->getReg();
1292
Nate Begemana9795f82005-03-24 04:41:43 +00001293 unsigned &Reg = ExprMap[N];
1294 if (Reg) return Reg;
1295
Nate Begeman27eeb002005-04-02 05:59:34 +00001296 switch (N.getOpcode()) {
1297 default:
Nate Begemana9795f82005-03-24 04:41:43 +00001298 Reg = Result = (N.getValueType() != MVT::Other) ?
Nate Begeman27eeb002005-04-02 05:59:34 +00001299 MakeReg(N.getValueType()) : 1;
1300 break;
Chris Lattnerb5d8e6e2005-05-13 20:29:26 +00001301 case ISD::TAILCALL:
Nate Begeman27eeb002005-04-02 05:59:34 +00001302 case ISD::CALL:
Nate Begeman9e3e1b52005-03-24 23:35:30 +00001303 // If this is a call instruction, make sure to prepare ALL of the result
1304 // values as well as the chain.
Nate Begeman27eeb002005-04-02 05:59:34 +00001305 if (Node->getNumValues() == 1)
1306 Reg = Result = 1; // Void call, just a chain.
1307 else {
Nate Begeman9e3e1b52005-03-24 23:35:30 +00001308 Result = MakeReg(Node->getValueType(0));
1309 ExprMap[N.getValue(0)] = Result;
Nate Begeman27eeb002005-04-02 05:59:34 +00001310 for (unsigned i = 1, e = N.Val->getNumValues()-1; i != e; ++i)
Nate Begeman9e3e1b52005-03-24 23:35:30 +00001311 ExprMap[N.getValue(i)] = MakeReg(Node->getValueType(i));
Nate Begeman27eeb002005-04-02 05:59:34 +00001312 ExprMap[SDOperand(Node, Node->getNumValues()-1)] = 1;
Nate Begeman9e3e1b52005-03-24 23:35:30 +00001313 }
Nate Begeman27eeb002005-04-02 05:59:34 +00001314 break;
1315 case ISD::ADD_PARTS:
1316 case ISD::SUB_PARTS:
1317 case ISD::SHL_PARTS:
1318 case ISD::SRL_PARTS:
1319 case ISD::SRA_PARTS:
1320 Result = MakeReg(Node->getValueType(0));
1321 ExprMap[N.getValue(0)] = Result;
1322 for (unsigned i = 1, e = N.Val->getNumValues(); i != e; ++i)
1323 ExprMap[N.getValue(i)] = MakeReg(Node->getValueType(i));
1324 break;
Nate Begeman9e3e1b52005-03-24 23:35:30 +00001325 }
1326
Nate Begemana9795f82005-03-24 04:41:43 +00001327 switch (opcode) {
1328 default:
1329 Node->dump();
1330 assert(0 && "Node not handled!\n");
Nate Begemanfc1b1da2005-04-01 22:34:39 +00001331 case ISD::UNDEF:
Nate Begemanfc1b1da2005-04-01 22:34:39 +00001332 BuildMI(BB, PPC::IMPLICIT_DEF, 0, Result);
1333 return Result;
Nate Begemana9795f82005-03-24 04:41:43 +00001334 case ISD::DYNAMIC_STACKALLOC:
Nate Begeman5e966612005-03-24 06:28:42 +00001335 // Generate both result values. FIXME: Need a better commment here?
1336 if (Result != 1)
1337 ExprMap[N.getValue(1)] = 1;
1338 else
1339 Result = ExprMap[N.getValue(0)] = MakeReg(N.getValue(0).getValueType());
1340
1341 // FIXME: We are currently ignoring the requested alignment for handling
1342 // greater than the stack alignment. This will need to be revisited at some
1343 // point. Align = N.getOperand(2);
1344 if (!isa<ConstantSDNode>(N.getOperand(2)) ||
1345 cast<ConstantSDNode>(N.getOperand(2))->getValue() != 0) {
1346 std::cerr << "Cannot allocate stack object with greater alignment than"
1347 << " the stack alignment yet!";
1348 abort();
1349 }
1350 Select(N.getOperand(0));
1351 Tmp1 = SelectExpr(N.getOperand(1));
1352 // Subtract size from stack pointer, thereby allocating some space.
1353 BuildMI(BB, PPC::SUBF, 2, PPC::R1).addReg(Tmp1).addReg(PPC::R1);
1354 // Put a pointer to the space into the result register by copying the SP
1355 BuildMI(BB, PPC::OR, 2, Result).addReg(PPC::R1).addReg(PPC::R1);
1356 return Result;
Nate Begemana9795f82005-03-24 04:41:43 +00001357
1358 case ISD::ConstantPool:
Nate Begemanca12a2b2005-03-28 22:28:37 +00001359 Tmp1 = cast<ConstantPoolSDNode>(N)->getIndex();
1360 Tmp2 = MakeReg(MVT::i32);
Nate Begeman2497e632005-07-21 20:44:43 +00001361 if (PICEnabled)
1362 BuildMI(BB, PPC::ADDIS, 2, Tmp2).addReg(getGlobalBaseReg())
1363 .addConstantPoolIndex(Tmp1);
1364 else
1365 BuildMI(BB, PPC::LIS, 1, Tmp2).addConstantPoolIndex(Tmp1);
Nate Begemanca12a2b2005-03-28 22:28:37 +00001366 BuildMI(BB, PPC::LA, 2, Result).addReg(Tmp2).addConstantPoolIndex(Tmp1);
1367 return Result;
Nate Begemana9795f82005-03-24 04:41:43 +00001368
1369 case ISD::FrameIndex:
Nate Begemanf3d08f32005-03-29 00:03:27 +00001370 Tmp1 = cast<FrameIndexSDNode>(N)->getIndex();
Nate Begeman58f718c2005-03-30 02:23:08 +00001371 addFrameReference(BuildMI(BB, PPC::ADDI, 2, Result), (int)Tmp1, 0, false);
Nate Begemanf3d08f32005-03-29 00:03:27 +00001372 return Result;
Misha Brukmanb5f662f2005-04-21 23:30:14 +00001373
Nate Begeman9e3e1b52005-03-24 23:35:30 +00001374 case ISD::GlobalAddress: {
1375 GlobalValue *GV = cast<GlobalAddressSDNode>(N)->getGlobal();
Nate Begemanca12a2b2005-03-28 22:28:37 +00001376 Tmp1 = MakeReg(MVT::i32);
Nate Begeman2497e632005-07-21 20:44:43 +00001377 if (PICEnabled)
1378 BuildMI(BB, PPC::ADDIS, 2, Tmp1).addReg(getGlobalBaseReg())
1379 .addGlobalAddress(GV);
1380 else
1381 BuildMI(BB, PPC::LIS, 2, Tmp1).addGlobalAddress(GV);
Nate Begeman9e3e1b52005-03-24 23:35:30 +00001382 if (GV->hasWeakLinkage() || GV->isExternal()) {
1383 BuildMI(BB, PPC::LWZ, 2, Result).addGlobalAddress(GV).addReg(Tmp1);
1384 } else {
1385 BuildMI(BB, PPC::LA, 2, Result).addReg(Tmp1).addGlobalAddress(GV);
1386 }
1387 return Result;
1388 }
1389
Nate Begeman5e966612005-03-24 06:28:42 +00001390 case ISD::LOAD:
Nate Begemana9795f82005-03-24 04:41:43 +00001391 case ISD::EXTLOAD:
1392 case ISD::ZEXTLOAD:
Nate Begeman9e3e1b52005-03-24 23:35:30 +00001393 case ISD::SEXTLOAD: {
Nate Begeman9db505c2005-03-28 19:36:43 +00001394 MVT::ValueType TypeBeingLoaded = (ISD::LOAD == opcode) ?
Chris Lattnerbce81ae2005-07-10 01:56:13 +00001395 Node->getValueType(0) : cast<VTSDNode>(Node->getOperand(3))->getVT();
Nate Begeman74d73452005-03-31 00:15:26 +00001396 bool sext = (ISD::SEXTLOAD == opcode);
Misha Brukmanb5f662f2005-04-21 23:30:14 +00001397
Nate Begeman5e966612005-03-24 06:28:42 +00001398 // Make sure we generate both values.
1399 if (Result != 1)
1400 ExprMap[N.getValue(1)] = 1; // Generate the token
1401 else
1402 Result = ExprMap[N.getValue(0)] = MakeReg(N.getValue(0).getValueType());
1403
1404 SDOperand Chain = N.getOperand(0);
1405 SDOperand Address = N.getOperand(1);
1406 Select(Chain);
1407
Nate Begeman9db505c2005-03-28 19:36:43 +00001408 switch (TypeBeingLoaded) {
Nate Begeman74d73452005-03-31 00:15:26 +00001409 default: Node->dump(); assert(0 && "Cannot load this type!");
Nate Begeman9db505c2005-03-28 19:36:43 +00001410 case MVT::i1: Opc = PPC::LBZ; break;
1411 case MVT::i8: Opc = PPC::LBZ; break;
1412 case MVT::i16: Opc = sext ? PPC::LHA : PPC::LHZ; break;
1413 case MVT::i32: Opc = PPC::LWZ; break;
Nate Begeman74d73452005-03-31 00:15:26 +00001414 case MVT::f32: Opc = PPC::LFS; break;
1415 case MVT::f64: Opc = PPC::LFD; break;
Nate Begeman5e966612005-03-24 06:28:42 +00001416 }
Misha Brukmanb5f662f2005-04-21 23:30:14 +00001417
Nate Begeman74d73452005-03-31 00:15:26 +00001418 if (ConstantPoolSDNode *CP = dyn_cast<ConstantPoolSDNode>(Address)) {
1419 Tmp1 = MakeReg(MVT::i32);
1420 int CPI = CP->getIndex();
Nate Begeman2497e632005-07-21 20:44:43 +00001421 if (PICEnabled)
1422 BuildMI(BB, PPC::ADDIS, 2, Tmp1).addReg(getGlobalBaseReg())
1423 .addConstantPoolIndex(CPI);
1424 else
1425 BuildMI(BB, PPC::LIS, 1, Tmp1).addConstantPoolIndex(CPI);
Nate Begeman74d73452005-03-31 00:15:26 +00001426 BuildMI(BB, Opc, 2, Result).addConstantPoolIndex(CPI).addReg(Tmp1);
Nate Begeman2497e632005-07-21 20:44:43 +00001427 } else if (Address.getOpcode() == ISD::FrameIndex) {
Nate Begeman58f718c2005-03-30 02:23:08 +00001428 Tmp1 = cast<FrameIndexSDNode>(Address)->getIndex();
1429 addFrameReference(BuildMI(BB, Opc, 2, Result), (int)Tmp1);
Nate Begeman2497e632005-07-21 20:44:43 +00001430 } else if(GlobalAddressSDNode *GN = dyn_cast<GlobalAddressSDNode>(Address)){
1431 GlobalValue *GV = GN->getGlobal();
1432 Tmp1 = MakeReg(MVT::i32);
1433 if (PICEnabled)
1434 BuildMI(BB, PPC::ADDIS, 2, Tmp1).addReg(getGlobalBaseReg())
1435 .addGlobalAddress(GV);
1436 else
1437 BuildMI(BB, PPC::LIS, 2, Tmp1).addGlobalAddress(GV);
1438 if (GV->hasWeakLinkage() || GV->isExternal()) {
1439 Tmp2 = MakeReg(MVT::i32);
1440 BuildMI(BB, PPC::LWZ, 2, Tmp2).addGlobalAddress(GV).addReg(Tmp1);
1441 Tmp1 = Tmp2;
1442 }
1443 BuildMI(BB, Opc, 2, Result).addGlobalAddress(GV).addReg(Tmp1);
Nate Begeman5e966612005-03-24 06:28:42 +00001444 } else {
1445 int offset;
Nate Begeman04730362005-04-01 04:45:11 +00001446 bool idx = SelectAddr(Address, Tmp1, offset);
1447 if (idx) {
1448 Opc = IndexedOpForOp(Opc);
1449 BuildMI(BB, Opc, 2, Result).addReg(Tmp1).addReg(offset);
1450 } else {
1451 BuildMI(BB, Opc, 2, Result).addSImm(offset).addReg(Tmp1);
1452 }
Nate Begeman5e966612005-03-24 06:28:42 +00001453 }
1454 return Result;
1455 }
Misha Brukmanb5f662f2005-04-21 23:30:14 +00001456
Chris Lattnerb5d8e6e2005-05-13 20:29:26 +00001457 case ISD::TAILCALL:
Nate Begeman9e3e1b52005-03-24 23:35:30 +00001458 case ISD::CALL: {
Nate Begemanfc1b1da2005-04-01 22:34:39 +00001459 unsigned GPR_idx = 0, FPR_idx = 0;
Misha Brukmanb5f662f2005-04-21 23:30:14 +00001460 static const unsigned GPR[] = {
Nate Begemanfc1b1da2005-04-01 22:34:39 +00001461 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
1462 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
1463 };
1464 static const unsigned FPR[] = {
1465 PPC::F1, PPC::F2, PPC::F3, PPC::F4, PPC::F5, PPC::F6, PPC::F7,
1466 PPC::F8, PPC::F9, PPC::F10, PPC::F11, PPC::F12, PPC::F13
1467 };
1468
Nate Begeman9e3e1b52005-03-24 23:35:30 +00001469 // Lower the chain for this call.
1470 Select(N.getOperand(0));
1471 ExprMap[N.getValue(Node->getNumValues()-1)] = 1;
Nate Begeman74d73452005-03-31 00:15:26 +00001472
Nate Begemand860aa62005-04-04 22:17:48 +00001473 MachineInstr *CallMI;
1474 // Emit the correct call instruction based on the type of symbol called.
Misha Brukmanb5f662f2005-04-21 23:30:14 +00001475 if (GlobalAddressSDNode *GASD =
Nate Begemand860aa62005-04-04 22:17:48 +00001476 dyn_cast<GlobalAddressSDNode>(N.getOperand(1))) {
Misha Brukmanb5f662f2005-04-21 23:30:14 +00001477 CallMI = BuildMI(PPC::CALLpcrel, 1).addGlobalAddress(GASD->getGlobal(),
Nate Begemand860aa62005-04-04 22:17:48 +00001478 true);
Misha Brukmanb5f662f2005-04-21 23:30:14 +00001479 } else if (ExternalSymbolSDNode *ESSDN =
Nate Begemand860aa62005-04-04 22:17:48 +00001480 dyn_cast<ExternalSymbolSDNode>(N.getOperand(1))) {
Misha Brukmanb5f662f2005-04-21 23:30:14 +00001481 CallMI = BuildMI(PPC::CALLpcrel, 1).addExternalSymbol(ESSDN->getSymbol(),
Nate Begemand860aa62005-04-04 22:17:48 +00001482 true);
1483 } else {
1484 Tmp1 = SelectExpr(N.getOperand(1));
1485 BuildMI(BB, PPC::OR, 2, PPC::R12).addReg(Tmp1).addReg(Tmp1);
1486 BuildMI(BB, PPC::MTCTR, 1).addReg(PPC::R12);
1487 CallMI = BuildMI(PPC::CALLindirect, 3).addImm(20).addImm(0)
1488 .addReg(PPC::R12);
1489 }
Misha Brukmanb5f662f2005-04-21 23:30:14 +00001490
Nate Begemanfc1b1da2005-04-01 22:34:39 +00001491 // Load the register args to virtual regs
1492 std::vector<unsigned> ArgVR;
Nate Begeman9e3e1b52005-03-24 23:35:30 +00001493 for(int i = 2, e = Node->getNumOperands(); i < e; ++i)
Nate Begemanfc1b1da2005-04-01 22:34:39 +00001494 ArgVR.push_back(SelectExpr(N.getOperand(i)));
1495
1496 // Copy the virtual registers into the appropriate argument register
1497 for(int i = 0, e = ArgVR.size(); i < e; ++i) {
1498 switch(N.getOperand(i+2).getValueType()) {
1499 default: Node->dump(); assert(0 && "Unknown value type for call");
1500 case MVT::i1:
1501 case MVT::i8:
1502 case MVT::i16:
1503 case MVT::i32:
1504 assert(GPR_idx < 8 && "Too many int args");
Nate Begemand860aa62005-04-04 22:17:48 +00001505 if (N.getOperand(i+2).getOpcode() != ISD::UNDEF) {
Nate Begemanfc1b1da2005-04-01 22:34:39 +00001506 BuildMI(BB, PPC::OR,2,GPR[GPR_idx]).addReg(ArgVR[i]).addReg(ArgVR[i]);
Nate Begemand860aa62005-04-04 22:17:48 +00001507 CallMI->addRegOperand(GPR[GPR_idx], MachineOperand::Use);
1508 }
Nate Begemanfc1b1da2005-04-01 22:34:39 +00001509 ++GPR_idx;
1510 break;
1511 case MVT::f64:
1512 case MVT::f32:
1513 assert(FPR_idx < 13 && "Too many fp args");
1514 BuildMI(BB, PPC::FMR, 1, FPR[FPR_idx]).addReg(ArgVR[i]);
Nate Begemand860aa62005-04-04 22:17:48 +00001515 CallMI->addRegOperand(FPR[FPR_idx], MachineOperand::Use);
Nate Begemanfc1b1da2005-04-01 22:34:39 +00001516 ++FPR_idx;
1517 break;
1518 }
1519 }
Misha Brukmanb5f662f2005-04-21 23:30:14 +00001520
Nate Begemand860aa62005-04-04 22:17:48 +00001521 // Put the call instruction in the correct place in the MachineBasicBlock
1522 BB->push_back(CallMI);
Nate Begeman9e3e1b52005-03-24 23:35:30 +00001523
1524 switch (Node->getValueType(0)) {
1525 default: assert(0 && "Unknown value type for call result!");
1526 case MVT::Other: return 1;
1527 case MVT::i1:
1528 case MVT::i8:
1529 case MVT::i16:
1530 case MVT::i32:
Nate Begemane5846682005-04-04 06:52:38 +00001531 if (Node->getValueType(1) == MVT::i32) {
1532 BuildMI(BB, PPC::OR, 2, Result+1).addReg(PPC::R3).addReg(PPC::R3);
1533 BuildMI(BB, PPC::OR, 2, Result).addReg(PPC::R4).addReg(PPC::R4);
1534 } else {
1535 BuildMI(BB, PPC::OR, 2, Result).addReg(PPC::R3).addReg(PPC::R3);
1536 }
Nate Begeman9e3e1b52005-03-24 23:35:30 +00001537 break;
1538 case MVT::f32:
1539 case MVT::f64:
1540 BuildMI(BB, PPC::FMR, 1, Result).addReg(PPC::F1);
1541 break;
1542 }
1543 return Result+N.ResNo;
1544 }
Nate Begemana9795f82005-03-24 04:41:43 +00001545
1546 case ISD::SIGN_EXTEND:
1547 case ISD::SIGN_EXTEND_INREG:
1548 Tmp1 = SelectExpr(N.getOperand(0));
Chris Lattnerbce81ae2005-07-10 01:56:13 +00001549 switch(cast<VTSDNode>(Node->getOperand(1))->getVT()) {
Nate Begeman9db505c2005-03-28 19:36:43 +00001550 default: Node->dump(); assert(0 && "Unhandled SIGN_EXTEND type"); break;
Nate Begemanc7bd4822005-04-11 06:34:10 +00001551 case MVT::i16:
Misha Brukmanb5f662f2005-04-21 23:30:14 +00001552 BuildMI(BB, PPC::EXTSH, 1, Result).addReg(Tmp1);
Nate Begeman9db505c2005-03-28 19:36:43 +00001553 break;
Nate Begemanc7bd4822005-04-11 06:34:10 +00001554 case MVT::i8:
Misha Brukmanb5f662f2005-04-21 23:30:14 +00001555 BuildMI(BB, PPC::EXTSB, 1, Result).addReg(Tmp1);
Nate Begeman9db505c2005-03-28 19:36:43 +00001556 break;
Nate Begeman74747862005-03-29 22:24:51 +00001557 case MVT::i1:
1558 BuildMI(BB, PPC::SUBFIC, 2, Result).addReg(Tmp1).addSImm(0);
1559 break;
Nate Begeman9db505c2005-03-28 19:36:43 +00001560 }
Nate Begemana9795f82005-03-24 04:41:43 +00001561 return Result;
Misha Brukmanb5f662f2005-04-21 23:30:14 +00001562
Nate Begemana9795f82005-03-24 04:41:43 +00001563 case ISD::CopyFromReg:
Nate Begemana3fd4002005-07-19 16:51:05 +00001564 DestType = N.getValue(0).getValueType();
Nate Begemana9795f82005-03-24 04:41:43 +00001565 if (Result == 1)
Nate Begemana3fd4002005-07-19 16:51:05 +00001566 Result = ExprMap[N.getValue(0)] = MakeReg(DestType);
Nate Begemana9795f82005-03-24 04:41:43 +00001567 Tmp1 = dyn_cast<RegSDNode>(Node)->getReg();
Nate Begemana3fd4002005-07-19 16:51:05 +00001568 if (MVT::isInteger(DestType))
1569 BuildMI(BB, PPC::OR, 2, Result).addReg(Tmp1).addReg(Tmp1);
1570 else
1571 BuildMI(BB, PPC::FMR, 1, Result).addReg(Tmp1);
Nate Begemana9795f82005-03-24 04:41:43 +00001572 return Result;
1573
1574 case ISD::SHL:
Nate Begeman5e966612005-03-24 06:28:42 +00001575 Tmp1 = SelectExpr(N.getOperand(0));
1576 if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(N.getOperand(1))) {
1577 Tmp2 = CN->getValue() & 0x1F;
Nate Begeman33162522005-03-29 21:54:38 +00001578 BuildMI(BB, PPC::RLWINM, 4, Result).addReg(Tmp1).addImm(Tmp2).addImm(0)
Nate Begeman5e966612005-03-24 06:28:42 +00001579 .addImm(31-Tmp2);
1580 } else {
Nate Begeman3664cef2005-04-13 22:14:14 +00001581 Tmp2 = FoldIfWideZeroExtend(N.getOperand(1));
Nate Begeman5e966612005-03-24 06:28:42 +00001582 BuildMI(BB, PPC::SLW, 2, Result).addReg(Tmp1).addReg(Tmp2);
1583 }
1584 return Result;
Misha Brukmanb5f662f2005-04-21 23:30:14 +00001585
Nate Begeman5e966612005-03-24 06:28:42 +00001586 case ISD::SRL:
1587 Tmp1 = SelectExpr(N.getOperand(0));
1588 if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(N.getOperand(1))) {
1589 Tmp2 = CN->getValue() & 0x1F;
Nate Begeman33162522005-03-29 21:54:38 +00001590 BuildMI(BB, PPC::RLWINM, 4, Result).addReg(Tmp1).addImm(32-Tmp2)
Nate Begeman5e966612005-03-24 06:28:42 +00001591 .addImm(Tmp2).addImm(31);
1592 } else {
Nate Begeman3664cef2005-04-13 22:14:14 +00001593 Tmp2 = FoldIfWideZeroExtend(N.getOperand(1));
Nate Begeman5e966612005-03-24 06:28:42 +00001594 BuildMI(BB, PPC::SRW, 2, Result).addReg(Tmp1).addReg(Tmp2);
1595 }
1596 return Result;
Misha Brukmanb5f662f2005-04-21 23:30:14 +00001597
Nate Begeman5e966612005-03-24 06:28:42 +00001598 case ISD::SRA:
1599 Tmp1 = SelectExpr(N.getOperand(0));
1600 if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(N.getOperand(1))) {
1601 Tmp2 = CN->getValue() & 0x1F;
1602 BuildMI(BB, PPC::SRAWI, 2, Result).addReg(Tmp1).addImm(Tmp2);
1603 } else {
Nate Begeman3664cef2005-04-13 22:14:14 +00001604 Tmp2 = FoldIfWideZeroExtend(N.getOperand(1));
Nate Begeman5e966612005-03-24 06:28:42 +00001605 BuildMI(BB, PPC::SRAW, 2, Result).addReg(Tmp1).addReg(Tmp2);
1606 }
1607 return Result;
Misha Brukmanb5f662f2005-04-21 23:30:14 +00001608
Nate Begemand7c4a4a2005-05-11 23:43:56 +00001609 case ISD::CTLZ:
1610 Tmp1 = SelectExpr(N.getOperand(0));
1611 BuildMI(BB, PPC::CNTLZW, 1, Result).addReg(Tmp1);
1612 return Result;
1613
Nate Begemana9795f82005-03-24 04:41:43 +00001614 case ISD::ADD:
Nate Begemana3fd4002005-07-19 16:51:05 +00001615 if (!MVT::isInteger(DestType)) {
1616 if (!NoExcessFPPrecision && N.getOperand(0).getOpcode() == ISD::MUL &&
1617 N.getOperand(0).Val->hasOneUse()) {
1618 ++FusedFP; // Statistic
1619 Tmp1 = SelectExpr(N.getOperand(0).getOperand(0));
1620 Tmp2 = SelectExpr(N.getOperand(0).getOperand(1));
1621 Tmp3 = SelectExpr(N.getOperand(1));
1622 Opc = DestType == MVT::f64 ? PPC::FMADD : PPC::FMADDS;
1623 BuildMI(BB, Opc, 3, Result).addReg(Tmp1).addReg(Tmp2).addReg(Tmp3);
1624 return Result;
1625 }
1626 if (!NoExcessFPPrecision && N.getOperand(1).getOpcode() == ISD::MUL &&
1627 N.getOperand(1).Val->hasOneUse()) {
1628 ++FusedFP; // Statistic
1629 Tmp1 = SelectExpr(N.getOperand(1).getOperand(0));
1630 Tmp2 = SelectExpr(N.getOperand(1).getOperand(1));
1631 Tmp3 = SelectExpr(N.getOperand(0));
1632 Opc = DestType == MVT::f64 ? PPC::FMADD : PPC::FMADDS;
1633 BuildMI(BB, Opc, 3, Result).addReg(Tmp1).addReg(Tmp2).addReg(Tmp3);
1634 return Result;
1635 }
1636 Opc = DestType == MVT::f64 ? PPC::FADD : PPC::FADDS;
1637 Tmp1 = SelectExpr(N.getOperand(0));
1638 Tmp2 = SelectExpr(N.getOperand(1));
1639 BuildMI(BB, Opc, 2, Result).addReg(Tmp1).addReg(Tmp2);
1640 return Result;
1641 }
Nate Begemana9795f82005-03-24 04:41:43 +00001642 Tmp1 = SelectExpr(N.getOperand(0));
Nate Begeman439b4442005-04-05 04:22:58 +00001643 switch(getImmediateForOpcode(N.getOperand(1), opcode, Tmp2)) {
Nate Begemana9795f82005-03-24 04:41:43 +00001644 default: assert(0 && "unhandled result code");
1645 case 0: // No immediate
1646 Tmp2 = SelectExpr(N.getOperand(1));
1647 BuildMI(BB, PPC::ADD, 2, Result).addReg(Tmp1).addReg(Tmp2);
1648 break;
1649 case 1: // Low immediate
1650 BuildMI(BB, PPC::ADDI, 2, Result).addReg(Tmp1).addSImm(Tmp2);
1651 break;
1652 case 2: // Shifted immediate
1653 BuildMI(BB, PPC::ADDIS, 2, Result).addReg(Tmp1).addSImm(Tmp2);
1654 break;
1655 }
1656 return Result;
Nate Begeman9e3e1b52005-03-24 23:35:30 +00001657
Nate Begemana9795f82005-03-24 04:41:43 +00001658 case ISD::AND:
Nate Begeman7ddecb42005-04-06 23:51:40 +00001659 // FIXME: should add check in getImmediateForOpcode to return a value
1660 // indicating the immediate is a run of set bits so we can emit a bitfield
1661 // clear with RLWINM instead.
1662 switch(getImmediateForOpcode(N.getOperand(1), opcode, Tmp2)) {
1663 default: assert(0 && "unhandled result code");
1664 case 0: // No immediate
Nate Begemand7c4a4a2005-05-11 23:43:56 +00001665 // Check for andc: and, (xor a, -1), b
1666 if (N.getOperand(0).getOpcode() == ISD::XOR &&
1667 N.getOperand(0).getOperand(1).getOpcode() == ISD::Constant &&
1668 cast<ConstantSDNode>(N.getOperand(0).getOperand(1))->isAllOnesValue()) {
1669 Tmp1 = SelectExpr(N.getOperand(0).getOperand(0));
1670 Tmp2 = SelectExpr(N.getOperand(1));
1671 BuildMI(BB, PPC::ANDC, 2, Result).addReg(Tmp2).addReg(Tmp1);
1672 return Result;
1673 }
1674 // It wasn't and-with-complement, emit a regular and
Chris Lattnercafb67b2005-05-09 17:39:48 +00001675 Tmp1 = SelectExpr(N.getOperand(0));
Nate Begeman7ddecb42005-04-06 23:51:40 +00001676 Tmp2 = SelectExpr(N.getOperand(1));
Nate Begemanc7bd4822005-04-11 06:34:10 +00001677 Opc = Recording ? PPC::ANDo : PPC::AND;
1678 BuildMI(BB, Opc, 2, Result).addReg(Tmp1).addReg(Tmp2);
Nate Begeman7ddecb42005-04-06 23:51:40 +00001679 break;
1680 case 1: // Low immediate
Chris Lattnercafb67b2005-05-09 17:39:48 +00001681 Tmp1 = SelectExpr(N.getOperand(0));
Nate Begeman7ddecb42005-04-06 23:51:40 +00001682 BuildMI(BB, PPC::ANDIo, 2, Result).addReg(Tmp1).addImm(Tmp2);
1683 break;
1684 case 2: // Shifted immediate
Chris Lattnercafb67b2005-05-09 17:39:48 +00001685 Tmp1 = SelectExpr(N.getOperand(0));
Nate Begeman7ddecb42005-04-06 23:51:40 +00001686 BuildMI(BB, PPC::ANDISo, 2, Result).addReg(Tmp1).addImm(Tmp2);
1687 break;
Nate Begeman9f833d32005-04-12 00:10:02 +00001688 case 5: // Bitfield mask
1689 Opc = Recording ? PPC::RLWINMo : PPC::RLWINM;
1690 Tmp3 = Tmp2 >> 16; // MB
1691 Tmp2 &= 0xFFFF; // ME
Chris Lattnercafb67b2005-05-09 17:39:48 +00001692
1693 if (N.getOperand(0).getOpcode() == ISD::SRL)
1694 if (ConstantSDNode *SA =
1695 dyn_cast<ConstantSDNode>(N.getOperand(0).getOperand(1))) {
1696
1697 // We can fold the RLWINM and the SRL together if the mask is
1698 // clearing the top bits which are rotated around.
1699 unsigned RotAmt = 32-(SA->getValue() & 31);
1700 if (Tmp2 <= RotAmt) {
1701 Tmp1 = SelectExpr(N.getOperand(0).getOperand(0));
1702 BuildMI(BB, Opc, 4, Result).addReg(Tmp1).addImm(RotAmt)
1703 .addImm(Tmp3).addImm(Tmp2);
1704 break;
1705 }
1706 }
1707
1708 Tmp1 = SelectExpr(N.getOperand(0));
Nate Begeman9f833d32005-04-12 00:10:02 +00001709 BuildMI(BB, Opc, 4, Result).addReg(Tmp1).addImm(0)
1710 .addImm(Tmp3).addImm(Tmp2);
1711 break;
Nate Begeman7ddecb42005-04-06 23:51:40 +00001712 }
Nate Begemanc7bd4822005-04-11 06:34:10 +00001713 RecordSuccess = true;
Nate Begeman7ddecb42005-04-06 23:51:40 +00001714 return Result;
Misha Brukmanb5f662f2005-04-21 23:30:14 +00001715
Nate Begemana9795f82005-03-24 04:41:43 +00001716 case ISD::OR:
Nate Begeman7ddecb42005-04-06 23:51:40 +00001717 if (SelectBitfieldInsert(N, Result))
1718 return Result;
Nate Begemana9795f82005-03-24 04:41:43 +00001719 Tmp1 = SelectExpr(N.getOperand(0));
Nate Begeman439b4442005-04-05 04:22:58 +00001720 switch(getImmediateForOpcode(N.getOperand(1), opcode, Tmp2)) {
Nate Begemana9795f82005-03-24 04:41:43 +00001721 default: assert(0 && "unhandled result code");
1722 case 0: // No immediate
1723 Tmp2 = SelectExpr(N.getOperand(1));
Nate Begemanc7bd4822005-04-11 06:34:10 +00001724 Opc = Recording ? PPC::ORo : PPC::OR;
1725 RecordSuccess = true;
1726 BuildMI(BB, Opc, 2, Result).addReg(Tmp1).addReg(Tmp2);
Nate Begemana9795f82005-03-24 04:41:43 +00001727 break;
1728 case 1: // Low immediate
Nate Begeman7ddecb42005-04-06 23:51:40 +00001729 BuildMI(BB, PPC::ORI, 2, Result).addReg(Tmp1).addImm(Tmp2);
Nate Begemana9795f82005-03-24 04:41:43 +00001730 break;
1731 case 2: // Shifted immediate
Nate Begeman7ddecb42005-04-06 23:51:40 +00001732 BuildMI(BB, PPC::ORIS, 2, Result).addReg(Tmp1).addImm(Tmp2);
Nate Begemana9795f82005-03-24 04:41:43 +00001733 break;
1734 }
1735 return Result;
Nate Begeman9e3e1b52005-03-24 23:35:30 +00001736
Nate Begemanaa73a9f2005-04-03 11:20:20 +00001737 case ISD::XOR: {
1738 // Check for EQV: xor, (xor a, -1), b
1739 if (N.getOperand(0).getOpcode() == ISD::XOR &&
1740 N.getOperand(0).getOperand(1).getOpcode() == ISD::Constant &&
1741 cast<ConstantSDNode>(N.getOperand(0).getOperand(1))->isAllOnesValue()) {
Nate Begemanaa73a9f2005-04-03 11:20:20 +00001742 Tmp1 = SelectExpr(N.getOperand(0).getOperand(0));
1743 Tmp2 = SelectExpr(N.getOperand(1));
1744 BuildMI(BB, PPC::EQV, 2, Result).addReg(Tmp1).addReg(Tmp2);
1745 return Result;
1746 }
Chris Lattner837a5212005-04-21 21:09:11 +00001747 // Check for NOT, NOR, EQV, and NAND: xor (copy, or, xor, and), -1
Nate Begemanaa73a9f2005-04-03 11:20:20 +00001748 if (N.getOperand(1).getOpcode() == ISD::Constant &&
1749 cast<ConstantSDNode>(N.getOperand(1))->isAllOnesValue()) {
Nate Begemanaa73a9f2005-04-03 11:20:20 +00001750 switch(N.getOperand(0).getOpcode()) {
1751 case ISD::OR:
1752 Tmp1 = SelectExpr(N.getOperand(0).getOperand(0));
1753 Tmp2 = SelectExpr(N.getOperand(0).getOperand(1));
1754 BuildMI(BB, PPC::NOR, 2, Result).addReg(Tmp1).addReg(Tmp2);
1755 break;
1756 case ISD::AND:
1757 Tmp1 = SelectExpr(N.getOperand(0).getOperand(0));
1758 Tmp2 = SelectExpr(N.getOperand(0).getOperand(1));
1759 BuildMI(BB, PPC::NAND, 2, Result).addReg(Tmp1).addReg(Tmp2);
1760 break;
Chris Lattner837a5212005-04-21 21:09:11 +00001761 case ISD::XOR:
1762 Tmp1 = SelectExpr(N.getOperand(0).getOperand(0));
1763 Tmp2 = SelectExpr(N.getOperand(0).getOperand(1));
1764 BuildMI(BB, PPC::EQV, 2, Result).addReg(Tmp1).addReg(Tmp2);
1765 break;
Nate Begemanaa73a9f2005-04-03 11:20:20 +00001766 default:
1767 Tmp1 = SelectExpr(N.getOperand(0));
1768 BuildMI(BB, PPC::NOR, 2, Result).addReg(Tmp1).addReg(Tmp1);
1769 break;
1770 }
1771 return Result;
1772 }
1773 Tmp1 = SelectExpr(N.getOperand(0));
Nate Begeman439b4442005-04-05 04:22:58 +00001774 switch(getImmediateForOpcode(N.getOperand(1), opcode, Tmp2)) {
Nate Begemanaa73a9f2005-04-03 11:20:20 +00001775 default: assert(0 && "unhandled result code");
1776 case 0: // No immediate
1777 Tmp2 = SelectExpr(N.getOperand(1));
1778 BuildMI(BB, PPC::XOR, 2, Result).addReg(Tmp1).addReg(Tmp2);
1779 break;
1780 case 1: // Low immediate
1781 BuildMI(BB, PPC::XORI, 2, Result).addReg(Tmp1).addImm(Tmp2);
1782 break;
1783 case 2: // Shifted immediate
1784 BuildMI(BB, PPC::XORIS, 2, Result).addReg(Tmp1).addImm(Tmp2);
1785 break;
1786 }
1787 return Result;
1788 }
1789
Nate Begeman9e3e1b52005-03-24 23:35:30 +00001790 case ISD::SUB:
Nate Begemana3fd4002005-07-19 16:51:05 +00001791 if (!MVT::isInteger(DestType)) {
1792 if (!NoExcessFPPrecision && N.getOperand(0).getOpcode() == ISD::MUL &&
1793 N.getOperand(0).Val->hasOneUse()) {
1794 ++FusedFP; // Statistic
1795 Tmp1 = SelectExpr(N.getOperand(0).getOperand(0));
1796 Tmp2 = SelectExpr(N.getOperand(0).getOperand(1));
1797 Tmp3 = SelectExpr(N.getOperand(1));
1798 Opc = DestType == MVT::f64 ? PPC::FMSUB : PPC::FMSUBS;
1799 BuildMI(BB, Opc, 3, Result).addReg(Tmp1).addReg(Tmp2).addReg(Tmp3);
1800 return Result;
1801 }
1802 if (!NoExcessFPPrecision && N.getOperand(1).getOpcode() == ISD::MUL &&
1803 N.getOperand(1).Val->hasOneUse()) {
1804 ++FusedFP; // Statistic
1805 Tmp1 = SelectExpr(N.getOperand(1).getOperand(0));
1806 Tmp2 = SelectExpr(N.getOperand(1).getOperand(1));
1807 Tmp3 = SelectExpr(N.getOperand(0));
1808 Opc = DestType == MVT::f64 ? PPC::FNMSUB : PPC::FNMSUBS;
1809 BuildMI(BB, Opc, 3, Result).addReg(Tmp1).addReg(Tmp2).addReg(Tmp3);
1810 return Result;
1811 }
1812 Opc = DestType == MVT::f64 ? PPC::FSUB : PPC::FSUBS;
1813 Tmp1 = SelectExpr(N.getOperand(0));
1814 Tmp2 = SelectExpr(N.getOperand(1));
1815 BuildMI(BB, Opc, 2, Result).addReg(Tmp1).addReg(Tmp2);
1816 return Result;
1817 }
Nate Begemand7c4a4a2005-05-11 23:43:56 +00001818 if (1 == getImmediateForOpcode(N.getOperand(0), opcode, Tmp1, true)) {
1819 Tmp2 = SelectExpr(N.getOperand(1));
Nate Begeman27523a12005-04-02 00:42:16 +00001820 BuildMI(BB, PPC::SUBFIC, 2, Result).addReg(Tmp2).addSImm(Tmp1);
Nate Begemand7c4a4a2005-05-11 23:43:56 +00001821 } else if (1 == getImmediateForOpcode(N.getOperand(1), opcode, Tmp2)) {
Nate Begeman27523a12005-04-02 00:42:16 +00001822 Tmp1 = SelectExpr(N.getOperand(0));
Nate Begemand7c4a4a2005-05-11 23:43:56 +00001823 BuildMI(BB, PPC::ADDI, 2, Result).addReg(Tmp1).addSImm(Tmp2);
1824 } else {
1825 Tmp1 = SelectExpr(N.getOperand(0));
1826 Tmp2 = SelectExpr(N.getOperand(1));
Nate Begeman27523a12005-04-02 00:42:16 +00001827 BuildMI(BB, PPC::SUBF, 2, Result).addReg(Tmp2).addReg(Tmp1);
1828 }
Nate Begeman9e3e1b52005-03-24 23:35:30 +00001829 return Result;
Misha Brukmanb5f662f2005-04-21 23:30:14 +00001830
Nate Begeman5e966612005-03-24 06:28:42 +00001831 case ISD::MUL:
Nate Begeman9e3e1b52005-03-24 23:35:30 +00001832 Tmp1 = SelectExpr(N.getOperand(0));
Nate Begeman439b4442005-04-05 04:22:58 +00001833 if (1 == getImmediateForOpcode(N.getOperand(1), opcode, Tmp2))
Nate Begeman307e7442005-03-26 01:28:53 +00001834 BuildMI(BB, PPC::MULLI, 2, Result).addReg(Tmp1).addSImm(Tmp2);
1835 else {
1836 Tmp2 = SelectExpr(N.getOperand(1));
Nate Begemana3fd4002005-07-19 16:51:05 +00001837 switch (DestType) {
1838 default: assert(0 && "Unknown type to ISD::MUL"); break;
1839 case MVT::i32: Opc = PPC::MULLW; break;
1840 case MVT::f32: Opc = PPC::FMULS; break;
1841 case MVT::f64: Opc = PPC::FMUL; break;
1842 }
1843 BuildMI(BB, Opc, 2, Result).addReg(Tmp1).addReg(Tmp2);
Nate Begeman307e7442005-03-26 01:28:53 +00001844 }
Nate Begeman9e3e1b52005-03-24 23:35:30 +00001845 return Result;
1846
Nate Begeman815d6da2005-04-06 00:25:27 +00001847 case ISD::MULHS:
1848 case ISD::MULHU:
1849 Tmp1 = SelectExpr(N.getOperand(0));
1850 Tmp2 = SelectExpr(N.getOperand(1));
1851 Opc = (ISD::MULHU == opcode) ? PPC::MULHWU : PPC::MULHW;
1852 BuildMI(BB, Opc, 2, Result).addReg(Tmp1).addReg(Tmp2);
1853 return Result;
1854
Nate Begemanf3d08f32005-03-29 00:03:27 +00001855 case ISD::SDIV:
1856 case ISD::UDIV:
Nate Begeman815d6da2005-04-06 00:25:27 +00001857 switch (getImmediateForOpcode(N.getOperand(1), opcode, Tmp3)) {
1858 default: break;
1859 // If this is an sdiv by a power of two, we can use an srawi/addze pair.
1860 case 3:
Nate Begeman80196b12005-04-05 00:15:08 +00001861 Tmp1 = MakeReg(MVT::i32);
1862 Tmp2 = SelectExpr(N.getOperand(0));
Nate Begeman9f833d32005-04-12 00:10:02 +00001863 if ((int)Tmp3 < 0) {
1864 unsigned Tmp4 = MakeReg(MVT::i32);
1865 BuildMI(BB, PPC::SRAWI, 2, Tmp1).addReg(Tmp2).addImm(-Tmp3);
1866 BuildMI(BB, PPC::ADDZE, 1, Tmp4).addReg(Tmp1);
1867 BuildMI(BB, PPC::NEG, 1, Result).addReg(Tmp4);
1868 } else {
1869 BuildMI(BB, PPC::SRAWI, 2, Tmp1).addReg(Tmp2).addImm(Tmp3);
1870 BuildMI(BB, PPC::ADDZE, 1, Result).addReg(Tmp1);
1871 }
Nate Begeman80196b12005-04-05 00:15:08 +00001872 return Result;
Nate Begeman815d6da2005-04-06 00:25:27 +00001873 // If this is a divide by constant, we can emit code using some magic
1874 // constants to implement it as a multiply instead.
Nate Begeman27b4c232005-04-06 06:44:57 +00001875 case 4:
1876 ExprMap.erase(N);
Misha Brukmanb5f662f2005-04-21 23:30:14 +00001877 if (opcode == ISD::SDIV)
Nate Begeman27b4c232005-04-06 06:44:57 +00001878 return SelectExpr(BuildSDIVSequence(N));
1879 else
1880 return SelectExpr(BuildUDIVSequence(N));
Nate Begemana3fd4002005-07-19 16:51:05 +00001881 }
Nate Begemanf3d08f32005-03-29 00:03:27 +00001882 Tmp1 = SelectExpr(N.getOperand(0));
1883 Tmp2 = SelectExpr(N.getOperand(1));
Nate Begemana3fd4002005-07-19 16:51:05 +00001884 switch (DestType) {
1885 default: assert(0 && "Unknown type to ISD::SDIV"); break;
1886 case MVT::i32: Opc = (ISD::UDIV == opcode) ? PPC::DIVWU : PPC::DIVW; break;
1887 case MVT::f32: Opc = PPC::FDIVS; break;
1888 case MVT::f64: Opc = PPC::FDIV; break;
1889 }
Nate Begemanf3d08f32005-03-29 00:03:27 +00001890 BuildMI(BB, Opc, 2, Result).addReg(Tmp1).addReg(Tmp2);
1891 return Result;
1892
Nate Begeman9e3e1b52005-03-24 23:35:30 +00001893 case ISD::ADD_PARTS:
Nate Begemanca12a2b2005-03-28 22:28:37 +00001894 case ISD::SUB_PARTS: {
1895 assert(N.getNumOperands() == 4 && N.getValueType() == MVT::i32 &&
1896 "Not an i64 add/sub!");
1897 // Emit all of the operands.
1898 std::vector<unsigned> InVals;
1899 for (unsigned i = 0, e = N.getNumOperands(); i != e; ++i)
1900 InVals.push_back(SelectExpr(N.getOperand(i)));
1901 if (N.getOpcode() == ISD::ADD_PARTS) {
Nate Begeman27eeb002005-04-02 05:59:34 +00001902 BuildMI(BB, PPC::ADDC, 2, Result).addReg(InVals[0]).addReg(InVals[2]);
1903 BuildMI(BB, PPC::ADDE, 2, Result+1).addReg(InVals[1]).addReg(InVals[3]);
Nate Begemanca12a2b2005-03-28 22:28:37 +00001904 } else {
Nate Begeman27eeb002005-04-02 05:59:34 +00001905 BuildMI(BB, PPC::SUBFC, 2, Result).addReg(InVals[2]).addReg(InVals[0]);
1906 BuildMI(BB, PPC::SUBFE, 2, Result+1).addReg(InVals[3]).addReg(InVals[1]);
1907 }
1908 return Result+N.ResNo;
1909 }
1910
1911 case ISD::SHL_PARTS:
1912 case ISD::SRA_PARTS:
1913 case ISD::SRL_PARTS: {
1914 assert(N.getNumOperands() == 3 && N.getValueType() == MVT::i32 &&
1915 "Not an i64 shift!");
1916 unsigned ShiftOpLo = SelectExpr(N.getOperand(0));
1917 unsigned ShiftOpHi = SelectExpr(N.getOperand(1));
Nate Begeman3664cef2005-04-13 22:14:14 +00001918 unsigned SHReg = FoldIfWideZeroExtend(N.getOperand(2));
1919 Tmp1 = MakeReg(MVT::i32);
1920 Tmp2 = MakeReg(MVT::i32);
Nate Begeman27eeb002005-04-02 05:59:34 +00001921 Tmp3 = MakeReg(MVT::i32);
1922 unsigned Tmp4 = MakeReg(MVT::i32);
1923 unsigned Tmp5 = MakeReg(MVT::i32);
1924 unsigned Tmp6 = MakeReg(MVT::i32);
1925 BuildMI(BB, PPC::SUBFIC, 2, Tmp1).addReg(SHReg).addSImm(32);
1926 if (ISD::SHL_PARTS == opcode) {
1927 BuildMI(BB, PPC::SLW, 2, Tmp2).addReg(ShiftOpHi).addReg(SHReg);
1928 BuildMI(BB, PPC::SRW, 2, Tmp3).addReg(ShiftOpLo).addReg(Tmp1);
1929 BuildMI(BB, PPC::OR, 2, Tmp4).addReg(Tmp2).addReg(Tmp3);
1930 BuildMI(BB, PPC::ADDI, 2, Tmp5).addReg(SHReg).addSImm(-32);
Nate Begemanfa554702005-04-03 22:13:27 +00001931 BuildMI(BB, PPC::SLW, 2, Tmp6).addReg(ShiftOpLo).addReg(Tmp5);
Nate Begeman27eeb002005-04-02 05:59:34 +00001932 BuildMI(BB, PPC::OR, 2, Result+1).addReg(Tmp4).addReg(Tmp6);
1933 BuildMI(BB, PPC::SLW, 2, Result).addReg(ShiftOpLo).addReg(SHReg);
1934 } else if (ISD::SRL_PARTS == opcode) {
1935 BuildMI(BB, PPC::SRW, 2, Tmp2).addReg(ShiftOpLo).addReg(SHReg);
1936 BuildMI(BB, PPC::SLW, 2, Tmp3).addReg(ShiftOpHi).addReg(Tmp1);
1937 BuildMI(BB, PPC::OR, 2, Tmp4).addReg(Tmp2).addReg(Tmp3);
1938 BuildMI(BB, PPC::ADDI, 2, Tmp5).addReg(SHReg).addSImm(-32);
1939 BuildMI(BB, PPC::SRW, 2, Tmp6).addReg(ShiftOpHi).addReg(Tmp5);
1940 BuildMI(BB, PPC::OR, 2, Result).addReg(Tmp4).addReg(Tmp6);
1941 BuildMI(BB, PPC::SRW, 2, Result+1).addReg(ShiftOpHi).addReg(SHReg);
1942 } else {
1943 MachineBasicBlock *TmpMBB = new MachineBasicBlock(BB->getBasicBlock());
1944 MachineBasicBlock *PhiMBB = new MachineBasicBlock(BB->getBasicBlock());
1945 MachineBasicBlock *OldMBB = BB;
1946 MachineFunction *F = BB->getParent();
1947 ilist<MachineBasicBlock>::iterator It = BB; ++It;
1948 F->getBasicBlockList().insert(It, TmpMBB);
1949 F->getBasicBlockList().insert(It, PhiMBB);
1950 BB->addSuccessor(TmpMBB);
1951 BB->addSuccessor(PhiMBB);
1952 BuildMI(BB, PPC::SRW, 2, Tmp2).addReg(ShiftOpLo).addReg(SHReg);
1953 BuildMI(BB, PPC::SLW, 2, Tmp3).addReg(ShiftOpHi).addReg(Tmp1);
1954 BuildMI(BB, PPC::OR, 2, Tmp4).addReg(Tmp2).addReg(Tmp3);
1955 BuildMI(BB, PPC::ADDICo, 2, Tmp5).addReg(SHReg).addSImm(-32);
1956 BuildMI(BB, PPC::SRAW, 2, Tmp6).addReg(ShiftOpHi).addReg(Tmp5);
1957 BuildMI(BB, PPC::SRAW, 2, Result+1).addReg(ShiftOpHi).addReg(SHReg);
1958 BuildMI(BB, PPC::BLE, 2).addReg(PPC::CR0).addMBB(PhiMBB);
1959 // Select correct least significant half if the shift amount > 32
1960 BB = TmpMBB;
1961 unsigned Tmp7 = MakeReg(MVT::i32);
1962 BuildMI(BB, PPC::OR, 2, Tmp7).addReg(Tmp6).addReg(Tmp6);
1963 TmpMBB->addSuccessor(PhiMBB);
1964 BB = PhiMBB;
1965 BuildMI(BB, PPC::PHI, 4, Result).addReg(Tmp4).addMBB(OldMBB)
1966 .addReg(Tmp7).addMBB(TmpMBB);
Nate Begemanca12a2b2005-03-28 22:28:37 +00001967 }
1968 return Result+N.ResNo;
1969 }
Misha Brukmanb5f662f2005-04-21 23:30:14 +00001970
Nate Begemana9795f82005-03-24 04:41:43 +00001971 case ISD::FP_TO_UINT:
Nate Begeman6b559972005-04-01 02:59:27 +00001972 case ISD::FP_TO_SINT: {
1973 bool U = (ISD::FP_TO_UINT == opcode);
1974 Tmp1 = SelectExpr(N.getOperand(0));
1975 if (!U) {
1976 Tmp2 = MakeReg(MVT::f64);
1977 BuildMI(BB, PPC::FCTIWZ, 1, Tmp2).addReg(Tmp1);
1978 int FrameIdx = BB->getParent()->getFrameInfo()->CreateStackObject(8, 8);
1979 addFrameReference(BuildMI(BB, PPC::STFD, 3).addReg(Tmp2), FrameIdx);
1980 addFrameReference(BuildMI(BB, PPC::LWZ, 2, Result), FrameIdx, 4);
1981 return Result;
1982 } else {
1983 unsigned Zero = getConstDouble(0.0);
1984 unsigned MaxInt = getConstDouble((1LL << 32) - 1);
1985 unsigned Border = getConstDouble(1LL << 31);
1986 unsigned UseZero = MakeReg(MVT::f64);
1987 unsigned UseMaxInt = MakeReg(MVT::f64);
1988 unsigned UseChoice = MakeReg(MVT::f64);
1989 unsigned TmpReg = MakeReg(MVT::f64);
1990 unsigned TmpReg2 = MakeReg(MVT::f64);
1991 unsigned ConvReg = MakeReg(MVT::f64);
1992 unsigned IntTmp = MakeReg(MVT::i32);
1993 unsigned XorReg = MakeReg(MVT::i32);
1994 MachineFunction *F = BB->getParent();
1995 int FrameIdx = F->getFrameInfo()->CreateStackObject(8, 8);
1996 // Update machine-CFG edges
1997 MachineBasicBlock *XorMBB = new MachineBasicBlock(BB->getBasicBlock());
1998 MachineBasicBlock *PhiMBB = new MachineBasicBlock(BB->getBasicBlock());
1999 MachineBasicBlock *OldMBB = BB;
2000 ilist<MachineBasicBlock>::iterator It = BB; ++It;
2001 F->getBasicBlockList().insert(It, XorMBB);
2002 F->getBasicBlockList().insert(It, PhiMBB);
2003 BB->addSuccessor(XorMBB);
2004 BB->addSuccessor(PhiMBB);
2005 // Convert from floating point to unsigned 32-bit value
2006 // Use 0 if incoming value is < 0.0
2007 BuildMI(BB, PPC::FSEL, 3, UseZero).addReg(Tmp1).addReg(Tmp1).addReg(Zero);
2008 // Use 2**32 - 1 if incoming value is >= 2**32
2009 BuildMI(BB, PPC::FSUB, 2, UseMaxInt).addReg(MaxInt).addReg(Tmp1);
2010 BuildMI(BB, PPC::FSEL, 3, UseChoice).addReg(UseMaxInt).addReg(UseZero)
2011 .addReg(MaxInt);
2012 // Subtract 2**31
2013 BuildMI(BB, PPC::FSUB, 2, TmpReg).addReg(UseChoice).addReg(Border);
2014 // Use difference if >= 2**31
2015 BuildMI(BB, PPC::FCMPU, 2, PPC::CR0).addReg(UseChoice).addReg(Border);
2016 BuildMI(BB, PPC::FSEL, 3, TmpReg2).addReg(TmpReg).addReg(TmpReg)
2017 .addReg(UseChoice);
2018 // Convert to integer
2019 BuildMI(BB, PPC::FCTIWZ, 1, ConvReg).addReg(TmpReg2);
2020 addFrameReference(BuildMI(BB, PPC::STFD, 3).addReg(ConvReg), FrameIdx);
2021 addFrameReference(BuildMI(BB, PPC::LWZ, 2, IntTmp), FrameIdx, 4);
2022 BuildMI(BB, PPC::BLT, 2).addReg(PPC::CR0).addMBB(PhiMBB);
2023 BuildMI(BB, PPC::B, 1).addMBB(XorMBB);
2024
2025 // XorMBB:
2026 // add 2**31 if input was >= 2**31
2027 BB = XorMBB;
2028 BuildMI(BB, PPC::XORIS, 2, XorReg).addReg(IntTmp).addImm(0x8000);
2029 XorMBB->addSuccessor(PhiMBB);
2030
2031 // PhiMBB:
2032 // DestReg = phi [ IntTmp, OldMBB ], [ XorReg, XorMBB ]
2033 BB = PhiMBB;
2034 BuildMI(BB, PPC::PHI, 4, Result).addReg(IntTmp).addMBB(OldMBB)
2035 .addReg(XorReg).addMBB(XorMBB);
2036 return Result;
2037 }
2038 assert(0 && "Should never get here");
2039 return 0;
2040 }
Misha Brukmanb5f662f2005-04-21 23:30:14 +00002041
Nate Begeman9e3e1b52005-03-24 23:35:30 +00002042 case ISD::SETCC:
Nate Begeman33162522005-03-29 21:54:38 +00002043 if (SetCCSDNode *SetCC = dyn_cast<SetCCSDNode>(Node)) {
Misha Brukmanb5f662f2005-04-21 23:30:14 +00002044 if (ConstantSDNode *CN =
Nate Begeman7e7fadd2005-04-07 20:30:01 +00002045 dyn_cast<ConstantSDNode>(SetCC->getOperand(1).Val)) {
Nate Begeman9765c252005-04-12 21:22:28 +00002046 // We can codegen setcc op, imm very efficiently compared to a brcond.
2047 // Check for those cases here.
2048 // setcc op, 0
Nate Begeman7e7fadd2005-04-07 20:30:01 +00002049 if (CN->getValue() == 0) {
2050 Tmp1 = SelectExpr(SetCC->getOperand(0));
2051 switch (SetCC->getCondition()) {
Nate Begeman7bfba7d2005-04-14 09:45:08 +00002052 default: SetCC->dump(); assert(0 && "Unhandled SetCC condition"); abort();
Nate Begeman7e7fadd2005-04-07 20:30:01 +00002053 case ISD::SETEQ:
Nate Begeman7e7fadd2005-04-07 20:30:01 +00002054 Tmp2 = MakeReg(MVT::i32);
2055 BuildMI(BB, PPC::CNTLZW, 1, Tmp2).addReg(Tmp1);
2056 BuildMI(BB, PPC::RLWINM, 4, Result).addReg(Tmp2).addImm(27)
2057 .addImm(5).addImm(31);
2058 break;
2059 case ISD::SETNE:
Nate Begeman7e7fadd2005-04-07 20:30:01 +00002060 Tmp2 = MakeReg(MVT::i32);
2061 BuildMI(BB, PPC::ADDIC, 2, Tmp2).addReg(Tmp1).addSImm(-1);
2062 BuildMI(BB, PPC::SUBFE, 2, Result).addReg(Tmp2).addReg(Tmp1);
2063 break;
Nate Begeman7e7fadd2005-04-07 20:30:01 +00002064 case ISD::SETLT:
2065 BuildMI(BB, PPC::RLWINM, 4, Result).addReg(Tmp1).addImm(1)
2066 .addImm(31).addImm(31);
2067 break;
Nate Begeman7e7fadd2005-04-07 20:30:01 +00002068 case ISD::SETGT:
2069 Tmp2 = MakeReg(MVT::i32);
2070 Tmp3 = MakeReg(MVT::i32);
2071 BuildMI(BB, PPC::NEG, 2, Tmp2).addReg(Tmp1);
2072 BuildMI(BB, PPC::ANDC, 2, Tmp3).addReg(Tmp2).addReg(Tmp1);
2073 BuildMI(BB, PPC::RLWINM, 4, Result).addReg(Tmp3).addImm(1)
2074 .addImm(31).addImm(31);
2075 break;
Nate Begeman9765c252005-04-12 21:22:28 +00002076 }
2077 return Result;
2078 }
2079 // setcc op, -1
2080 if (CN->isAllOnesValue()) {
2081 Tmp1 = SelectExpr(SetCC->getOperand(0));
2082 switch (SetCC->getCondition()) {
2083 default: assert(0 && "Unhandled SetCC condition"); abort();
2084 case ISD::SETEQ:
2085 Tmp2 = MakeReg(MVT::i32);
2086 Tmp3 = MakeReg(MVT::i32);
2087 BuildMI(BB, PPC::ADDIC, 2, Tmp2).addReg(Tmp1).addSImm(1);
2088 BuildMI(BB, PPC::LI, 1, Tmp3).addSImm(0);
2089 BuildMI(BB, PPC::ADDZE, 1, Result).addReg(Tmp3);
Nate Begeman7e7fadd2005-04-07 20:30:01 +00002090 break;
Nate Begeman9765c252005-04-12 21:22:28 +00002091 case ISD::SETNE:
2092 Tmp2 = MakeReg(MVT::i32);
2093 Tmp3 = MakeReg(MVT::i32);
2094 BuildMI(BB, PPC::NOR, 2, Tmp2).addReg(Tmp1).addReg(Tmp1);
2095 BuildMI(BB, PPC::ADDIC, 2, Tmp3).addReg(Tmp2).addSImm(-1);
2096 BuildMI(BB, PPC::SUBFE, 2, Result).addReg(Tmp3).addReg(Tmp2);
2097 break;
2098 case ISD::SETLT:
2099 Tmp2 = MakeReg(MVT::i32);
2100 Tmp3 = MakeReg(MVT::i32);
2101 BuildMI(BB, PPC::ADDI, 2, Tmp2).addReg(Tmp1).addSImm(1);
2102 BuildMI(BB, PPC::AND, 2, Tmp3).addReg(Tmp2).addReg(Tmp1);
2103 BuildMI(BB, PPC::RLWINM, 4, Result).addReg(Tmp3).addImm(1)
2104 .addImm(31).addImm(31);
2105 break;
2106 case ISD::SETGT:
2107 Tmp2 = MakeReg(MVT::i32);
Nate Begeman7e7fadd2005-04-07 20:30:01 +00002108 BuildMI(BB, PPC::RLWINM, 4, Tmp2).addReg(Tmp1).addImm(1)
2109 .addImm(31).addImm(31);
2110 BuildMI(BB, PPC::XORI, 2, Result).addReg(Tmp2).addImm(1);
2111 break;
2112 }
2113 return Result;
2114 }
2115 }
Misha Brukmanb5f662f2005-04-21 23:30:14 +00002116
Nate Begeman1cbf3ab2005-04-18 07:48:09 +00002117 bool Inv;
2118 unsigned CCReg = SelectCC(N, Opc, Inv, Tmp2);
2119 MoveCRtoGPR(CCReg, Inv, Tmp2, Result);
Nate Begeman33162522005-03-29 21:54:38 +00002120 return Result;
2121 }
2122 assert(0 && "Is this legal?");
2123 return 0;
Misha Brukmanb5f662f2005-04-21 23:30:14 +00002124
Nate Begeman74747862005-03-29 22:24:51 +00002125 case ISD::SELECT: {
Nate Begemana3fd4002005-07-19 16:51:05 +00002126 SetCCSDNode* SetCC = dyn_cast<SetCCSDNode>(N.getOperand(0).Val);
2127 if (SetCC && N.getOperand(0).getOpcode() == ISD::SETCC &&
2128 !MVT::isInteger(SetCC->getOperand(0).getValueType()) &&
2129 !MVT::isInteger(N.getOperand(1).getValueType()) &&
2130 !MVT::isInteger(N.getOperand(2).getValueType()) &&
2131 SetCC->getCondition() != ISD::SETEQ &&
2132 SetCC->getCondition() != ISD::SETNE) {
2133 MVT::ValueType VT = SetCC->getOperand(0).getValueType();
2134 unsigned TV = SelectExpr(N.getOperand(1)); // Use if TRUE
2135 unsigned FV = SelectExpr(N.getOperand(2)); // Use if FALSE
2136
2137 ConstantFPSDNode *CN = dyn_cast<ConstantFPSDNode>(SetCC->getOperand(1));
2138 if (CN && (CN->isExactlyValue(-0.0) || CN->isExactlyValue(0.0))) {
2139 switch(SetCC->getCondition()) {
2140 default: assert(0 && "Invalid FSEL condition"); abort();
2141 case ISD::SETULT:
2142 case ISD::SETLT:
2143 std::swap(TV, FV); // fsel is natively setge, swap operands for setlt
2144 case ISD::SETUGE:
2145 case ISD::SETGE:
2146 Tmp1 = SelectExpr(SetCC->getOperand(0)); // Val to compare against
2147 BuildMI(BB, PPC::FSEL, 3, Result).addReg(Tmp1).addReg(TV).addReg(FV);
2148 return Result;
2149 case ISD::SETUGT:
2150 case ISD::SETGT:
2151 std::swap(TV, FV); // fsel is natively setge, swap operands for setlt
2152 case ISD::SETULE:
2153 case ISD::SETLE: {
2154 if (SetCC->getOperand(0).getOpcode() == ISD::FNEG) {
2155 Tmp2 = SelectExpr(SetCC->getOperand(0).getOperand(0));
2156 } else {
2157 Tmp2 = MakeReg(VT);
2158 Tmp1 = SelectExpr(SetCC->getOperand(0)); // Val to compare against
2159 BuildMI(BB, PPC::FNEG, 1, Tmp2).addReg(Tmp1);
2160 }
2161 BuildMI(BB, PPC::FSEL, 3, Result).addReg(Tmp2).addReg(TV).addReg(FV);
2162 return Result;
2163 }
2164 }
2165 } else {
2166 Opc = (MVT::f64 == VT) ? PPC::FSUB : PPC::FSUBS;
2167 Tmp1 = SelectExpr(SetCC->getOperand(0)); // Val to compare against
2168 Tmp2 = SelectExpr(SetCC->getOperand(1));
2169 Tmp3 = MakeReg(VT);
2170 switch(SetCC->getCondition()) {
2171 default: assert(0 && "Invalid FSEL condition"); abort();
2172 case ISD::SETULT:
2173 case ISD::SETLT:
2174 BuildMI(BB, Opc, 2, Tmp3).addReg(Tmp1).addReg(Tmp2);
2175 BuildMI(BB, PPC::FSEL, 3, Result).addReg(Tmp3).addReg(FV).addReg(TV);
2176 return Result;
2177 case ISD::SETUGE:
2178 case ISD::SETGE:
2179 BuildMI(BB, Opc, 2, Tmp3).addReg(Tmp1).addReg(Tmp2);
2180 BuildMI(BB, PPC::FSEL, 3, Result).addReg(Tmp3).addReg(TV).addReg(FV);
2181 return Result;
2182 case ISD::SETUGT:
2183 case ISD::SETGT:
2184 BuildMI(BB, Opc, 2, Tmp3).addReg(Tmp2).addReg(Tmp1);
2185 BuildMI(BB, PPC::FSEL, 3, Result).addReg(Tmp3).addReg(FV).addReg(TV);
2186 return Result;
2187 case ISD::SETULE:
2188 case ISD::SETLE:
2189 BuildMI(BB, Opc, 2, Tmp3).addReg(Tmp2).addReg(Tmp1);
2190 BuildMI(BB, PPC::FSEL, 3, Result).addReg(Tmp3).addReg(TV).addReg(FV);
2191 return Result;
2192 }
2193 }
2194 assert(0 && "Should never get here");
2195 return 0;
2196 }
2197
Nate Begeman1cbf3ab2005-04-18 07:48:09 +00002198 bool Inv;
Chris Lattner30710192005-04-01 07:10:02 +00002199 unsigned TrueValue = SelectExpr(N.getOperand(1)); //Use if TRUE
2200 unsigned FalseValue = SelectExpr(N.getOperand(2)); //Use if FALSE
Nate Begeman1cbf3ab2005-04-18 07:48:09 +00002201 unsigned CCReg = SelectCC(N.getOperand(0), Opc, Inv, Tmp3);
Chris Lattner30710192005-04-01 07:10:02 +00002202
Misha Brukmanb5f662f2005-04-21 23:30:14 +00002203 // Create an iterator with which to insert the MBB for copying the false
Nate Begeman74747862005-03-29 22:24:51 +00002204 // value and the MBB to hold the PHI instruction for this SetCC.
2205 MachineBasicBlock *thisMBB = BB;
2206 const BasicBlock *LLVM_BB = BB->getBasicBlock();
2207 ilist<MachineBasicBlock>::iterator It = BB;
2208 ++It;
2209
2210 // thisMBB:
2211 // ...
2212 // TrueVal = ...
Nate Begeman1b7f7fb2005-04-13 23:15:44 +00002213 // cmpTY ccX, r1, r2
Nate Begeman74747862005-03-29 22:24:51 +00002214 // bCC copy1MBB
2215 // fallthrough --> copy0MBB
Nate Begeman74747862005-03-29 22:24:51 +00002216 MachineBasicBlock *copy0MBB = new MachineBasicBlock(LLVM_BB);
2217 MachineBasicBlock *sinkMBB = new MachineBasicBlock(LLVM_BB);
Nate Begeman1b7f7fb2005-04-13 23:15:44 +00002218 BuildMI(BB, Opc, 2).addReg(CCReg).addMBB(sinkMBB);
Nate Begeman74747862005-03-29 22:24:51 +00002219 MachineFunction *F = BB->getParent();
2220 F->getBasicBlockList().insert(It, copy0MBB);
2221 F->getBasicBlockList().insert(It, sinkMBB);
2222 // Update machine-CFG edges
2223 BB->addSuccessor(copy0MBB);
2224 BB->addSuccessor(sinkMBB);
2225
2226 // copy0MBB:
2227 // %FalseValue = ...
2228 // # fallthrough to sinkMBB
2229 BB = copy0MBB;
Nate Begeman74747862005-03-29 22:24:51 +00002230 // Update machine-CFG edges
2231 BB->addSuccessor(sinkMBB);
2232
2233 // sinkMBB:
2234 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
2235 // ...
2236 BB = sinkMBB;
2237 BuildMI(BB, PPC::PHI, 4, Result).addReg(FalseValue)
2238 .addMBB(copy0MBB).addReg(TrueValue).addMBB(thisMBB);
Nate Begeman74747862005-03-29 22:24:51 +00002239 return Result;
2240 }
Nate Begemana9795f82005-03-24 04:41:43 +00002241
2242 case ISD::Constant:
2243 switch (N.getValueType()) {
2244 default: assert(0 && "Cannot use constants of this type!");
2245 case MVT::i1:
2246 BuildMI(BB, PPC::LI, 1, Result)
2247 .addSImm(!cast<ConstantSDNode>(N)->isNullValue());
2248 break;
2249 case MVT::i32:
2250 {
2251 int v = (int)cast<ConstantSDNode>(N)->getSignExtended();
2252 if (v < 32768 && v >= -32768) {
2253 BuildMI(BB, PPC::LI, 1, Result).addSImm(v);
2254 } else {
Nate Begeman5e966612005-03-24 06:28:42 +00002255 Tmp1 = MakeReg(MVT::i32);
2256 BuildMI(BB, PPC::LIS, 1, Tmp1).addSImm(v >> 16);
2257 BuildMI(BB, PPC::ORI, 2, Result).addReg(Tmp1).addImm(v & 0xFFFF);
Nate Begemana9795f82005-03-24 04:41:43 +00002258 }
2259 }
2260 }
2261 return Result;
Nate Begemana3fd4002005-07-19 16:51:05 +00002262
2263 case ISD::ConstantFP: {
2264 ConstantFPSDNode *CN = cast<ConstantFPSDNode>(N);
2265 Result = getConstDouble(CN->getValue(), Result);
2266 return Result;
Nate Begemana9795f82005-03-24 04:41:43 +00002267 }
2268
Nate Begemana3fd4002005-07-19 16:51:05 +00002269 case ISD::FNEG:
2270 if (!NoExcessFPPrecision &&
2271 ISD::ADD == N.getOperand(0).getOpcode() &&
2272 N.getOperand(0).Val->hasOneUse() &&
2273 ISD::MUL == N.getOperand(0).getOperand(0).getOpcode() &&
2274 N.getOperand(0).getOperand(0).Val->hasOneUse()) {
2275 ++FusedFP; // Statistic
2276 Tmp1 = SelectExpr(N.getOperand(0).getOperand(0).getOperand(0));
2277 Tmp2 = SelectExpr(N.getOperand(0).getOperand(0).getOperand(1));
2278 Tmp3 = SelectExpr(N.getOperand(0).getOperand(1));
2279 Opc = DestType == MVT::f64 ? PPC::FNMADD : PPC::FNMADDS;
2280 BuildMI(BB, Opc, 3, Result).addReg(Tmp1).addReg(Tmp2).addReg(Tmp3);
2281 } else if (!NoExcessFPPrecision &&
2282 ISD::ADD == N.getOperand(0).getOpcode() &&
2283 N.getOperand(0).Val->hasOneUse() &&
2284 ISD::MUL == N.getOperand(0).getOperand(1).getOpcode() &&
2285 N.getOperand(0).getOperand(1).Val->hasOneUse()) {
2286 ++FusedFP; // Statistic
2287 Tmp1 = SelectExpr(N.getOperand(0).getOperand(1).getOperand(0));
2288 Tmp2 = SelectExpr(N.getOperand(0).getOperand(1).getOperand(1));
2289 Tmp3 = SelectExpr(N.getOperand(0).getOperand(0));
2290 Opc = DestType == MVT::f64 ? PPC::FNMADD : PPC::FNMADDS;
2291 BuildMI(BB, Opc, 3, Result).addReg(Tmp1).addReg(Tmp2).addReg(Tmp3);
2292 } else if (ISD::FABS == N.getOperand(0).getOpcode()) {
2293 Tmp1 = SelectExpr(N.getOperand(0).getOperand(0));
2294 BuildMI(BB, PPC::FNABS, 1, Result).addReg(Tmp1);
2295 } else {
2296 Tmp1 = SelectExpr(N.getOperand(0));
2297 BuildMI(BB, PPC::FNEG, 1, Result).addReg(Tmp1);
2298 }
2299 return Result;
2300
2301 case ISD::FABS:
2302 Tmp1 = SelectExpr(N.getOperand(0));
2303 BuildMI(BB, PPC::FABS, 1, Result).addReg(Tmp1);
2304 return Result;
2305
Nate Begemanadeb43d2005-07-20 22:42:00 +00002306 case ISD::FSQRT:
2307 Tmp1 = SelectExpr(N.getOperand(0));
2308 Opc = DestType == MVT::f64 ? PPC::FSQRT : PPC::FSQRTS;
2309 BuildMI(BB, Opc, 1, Result).addReg(Tmp1);
2310 return Result;
2311
Nate Begemana3fd4002005-07-19 16:51:05 +00002312 case ISD::FP_ROUND:
2313 assert (DestType == MVT::f32 &&
2314 N.getOperand(0).getValueType() == MVT::f64 &&
2315 "only f64 to f32 conversion supported here");
2316 Tmp1 = SelectExpr(N.getOperand(0));
2317 BuildMI(BB, PPC::FRSP, 1, Result).addReg(Tmp1);
2318 return Result;
2319
2320 case ISD::FP_EXTEND:
2321 assert (DestType == MVT::f64 &&
2322 N.getOperand(0).getValueType() == MVT::f32 &&
2323 "only f32 to f64 conversion supported here");
2324 Tmp1 = SelectExpr(N.getOperand(0));
2325 BuildMI(BB, PPC::FMR, 1, Result).addReg(Tmp1);
2326 return Result;
2327
2328 case ISD::UINT_TO_FP:
2329 case ISD::SINT_TO_FP: {
2330 assert (N.getOperand(0).getValueType() == MVT::i32
2331 && "int to float must operate on i32");
2332 bool IsUnsigned = (ISD::UINT_TO_FP == opcode);
2333 Tmp1 = SelectExpr(N.getOperand(0)); // Get the operand register
2334 Tmp2 = MakeReg(MVT::f64); // temp reg to load the integer value into
2335 Tmp3 = MakeReg(MVT::i32); // temp reg to hold the conversion constant
2336
2337 int FrameIdx = BB->getParent()->getFrameInfo()->CreateStackObject(8, 8);
2338 MachineConstantPool *CP = BB->getParent()->getConstantPool();
2339
2340 if (IsUnsigned) {
2341 unsigned ConstF = getConstDouble(0x1.000000p52);
2342 // Store the hi & low halves of the fp value, currently in int regs
2343 BuildMI(BB, PPC::LIS, 1, Tmp3).addSImm(0x4330);
2344 addFrameReference(BuildMI(BB, PPC::STW, 3).addReg(Tmp3), FrameIdx);
2345 addFrameReference(BuildMI(BB, PPC::STW, 3).addReg(Tmp1), FrameIdx, 4);
2346 addFrameReference(BuildMI(BB, PPC::LFD, 2, Tmp2), FrameIdx);
2347 // Generate the return value with a subtract
2348 BuildMI(BB, PPC::FSUB, 2, Result).addReg(Tmp2).addReg(ConstF);
2349 } else {
2350 unsigned ConstF = getConstDouble(0x1.000008p52);
2351 unsigned TmpL = MakeReg(MVT::i32);
2352 // Store the hi & low halves of the fp value, currently in int regs
2353 BuildMI(BB, PPC::LIS, 1, Tmp3).addSImm(0x4330);
2354 addFrameReference(BuildMI(BB, PPC::STW, 3).addReg(Tmp3), FrameIdx);
2355 BuildMI(BB, PPC::XORIS, 2, TmpL).addReg(Tmp1).addImm(0x8000);
2356 addFrameReference(BuildMI(BB, PPC::STW, 3).addReg(TmpL), FrameIdx, 4);
2357 addFrameReference(BuildMI(BB, PPC::LFD, 2, Tmp2), FrameIdx);
2358 // Generate the return value with a subtract
2359 BuildMI(BB, PPC::FSUB, 2, Result).addReg(Tmp2).addReg(ConstF);
2360 }
2361 return Result;
2362 }
2363 }
Nate Begemana9795f82005-03-24 04:41:43 +00002364 return 0;
2365}
2366
2367void ISel::Select(SDOperand N) {
Nate Begeman2497e632005-07-21 20:44:43 +00002368 unsigned Tmp1, Tmp2, Tmp3, Opc;
Nate Begemana9795f82005-03-24 04:41:43 +00002369 unsigned opcode = N.getOpcode();
2370
2371 if (!ExprMap.insert(std::make_pair(N, 1)).second)
2372 return; // Already selected.
2373
2374 SDNode *Node = N.Val;
Misha Brukmanb5f662f2005-04-21 23:30:14 +00002375
Nate Begemana9795f82005-03-24 04:41:43 +00002376 switch (Node->getOpcode()) {
2377 default:
2378 Node->dump(); std::cerr << "\n";
2379 assert(0 && "Node not handled yet!");
2380 case ISD::EntryToken: return; // Noop
2381 case ISD::TokenFactor:
2382 for (unsigned i = 0, e = Node->getNumOperands(); i != e; ++i)
2383 Select(Node->getOperand(i));
2384 return;
Chris Lattner16cd04d2005-05-12 23:24:06 +00002385 case ISD::CALLSEQ_START:
2386 case ISD::CALLSEQ_END:
Nate Begemana9795f82005-03-24 04:41:43 +00002387 Select(N.getOperand(0));
2388 Tmp1 = cast<ConstantSDNode>(N.getOperand(1))->getValue();
Chris Lattner16cd04d2005-05-12 23:24:06 +00002389 Opc = N.getOpcode() == ISD::CALLSEQ_START ? PPC::ADJCALLSTACKDOWN :
Nate Begemana9795f82005-03-24 04:41:43 +00002390 PPC::ADJCALLSTACKUP;
2391 BuildMI(BB, Opc, 1).addImm(Tmp1);
2392 return;
2393 case ISD::BR: {
2394 MachineBasicBlock *Dest =
2395 cast<BasicBlockSDNode>(N.getOperand(1))->getBasicBlock();
Nate Begemana9795f82005-03-24 04:41:43 +00002396 Select(N.getOperand(0));
2397 BuildMI(BB, PPC::B, 1).addMBB(Dest);
2398 return;
2399 }
Misha Brukmanb5f662f2005-04-21 23:30:14 +00002400 case ISD::BRCOND:
Nate Begemancd08e4c2005-04-09 20:09:12 +00002401 case ISD::BRCONDTWOWAY:
Nate Begemana9795f82005-03-24 04:41:43 +00002402 SelectBranchCC(N);
2403 return;
2404 case ISD::CopyToReg:
2405 Select(N.getOperand(0));
2406 Tmp1 = SelectExpr(N.getOperand(1));
2407 Tmp2 = cast<RegSDNode>(N)->getReg();
Misha Brukmanb5f662f2005-04-21 23:30:14 +00002408
Nate Begemana9795f82005-03-24 04:41:43 +00002409 if (Tmp1 != Tmp2) {
Misha Brukmanb5f662f2005-04-21 23:30:14 +00002410 if (N.getOperand(1).getValueType() == MVT::f64 ||
Nate Begemana9795f82005-03-24 04:41:43 +00002411 N.getOperand(1).getValueType() == MVT::f32)
2412 BuildMI(BB, PPC::FMR, 1, Tmp2).addReg(Tmp1);
2413 else
2414 BuildMI(BB, PPC::OR, 2, Tmp2).addReg(Tmp1).addReg(Tmp1);
2415 }
2416 return;
2417 case ISD::ImplicitDef:
2418 Select(N.getOperand(0));
2419 BuildMI(BB, PPC::IMPLICIT_DEF, 0, cast<RegSDNode>(N)->getReg());
2420 return;
2421 case ISD::RET:
2422 switch (N.getNumOperands()) {
2423 default:
2424 assert(0 && "Unknown return instruction!");
2425 case 3:
2426 assert(N.getOperand(1).getValueType() == MVT::i32 &&
2427 N.getOperand(2).getValueType() == MVT::i32 &&
Misha Brukman7847fca2005-04-22 17:54:37 +00002428 "Unknown two-register value!");
Nate Begemana9795f82005-03-24 04:41:43 +00002429 Select(N.getOperand(0));
2430 Tmp1 = SelectExpr(N.getOperand(1));
2431 Tmp2 = SelectExpr(N.getOperand(2));
Nate Begeman27523a12005-04-02 00:42:16 +00002432 BuildMI(BB, PPC::OR, 2, PPC::R3).addReg(Tmp2).addReg(Tmp2);
2433 BuildMI(BB, PPC::OR, 2, PPC::R4).addReg(Tmp1).addReg(Tmp1);
Nate Begemana9795f82005-03-24 04:41:43 +00002434 break;
2435 case 2:
2436 Select(N.getOperand(0));
2437 Tmp1 = SelectExpr(N.getOperand(1));
2438 switch (N.getOperand(1).getValueType()) {
2439 default:
2440 assert(0 && "Unknown return type!");
2441 case MVT::f64:
2442 case MVT::f32:
2443 BuildMI(BB, PPC::FMR, 1, PPC::F1).addReg(Tmp1);
2444 break;
2445 case MVT::i32:
2446 BuildMI(BB, PPC::OR, 2, PPC::R3).addReg(Tmp1).addReg(Tmp1);
2447 break;
2448 }
Nate Begeman9e3e1b52005-03-24 23:35:30 +00002449 case 1:
2450 Select(N.getOperand(0));
2451 break;
Nate Begemana9795f82005-03-24 04:41:43 +00002452 }
2453 BuildMI(BB, PPC::BLR, 0); // Just emit a 'ret' instruction
2454 return;
Misha Brukmanb5f662f2005-04-21 23:30:14 +00002455 case ISD::TRUNCSTORE:
Nate Begeman2497e632005-07-21 20:44:43 +00002456 case ISD::STORE: {
2457 SDOperand Chain = N.getOperand(0);
2458 SDOperand Value = N.getOperand(1);
2459 SDOperand Address = N.getOperand(2);
2460 Select(Chain);
Nate Begemana9795f82005-03-24 04:41:43 +00002461
Nate Begeman2497e632005-07-21 20:44:43 +00002462 Tmp1 = SelectExpr(Value); //value
Nate Begemana9795f82005-03-24 04:41:43 +00002463
Nate Begeman2497e632005-07-21 20:44:43 +00002464 if (opcode == ISD::STORE) {
2465 switch(Value.getValueType()) {
2466 default: assert(0 && "unknown Type in store");
2467 case MVT::i32: Opc = PPC::STW; break;
2468 case MVT::f64: Opc = PPC::STFD; break;
2469 case MVT::f32: Opc = PPC::STFS; break;
Nate Begemana9795f82005-03-24 04:41:43 +00002470 }
Nate Begeman2497e632005-07-21 20:44:43 +00002471 } else { //ISD::TRUNCSTORE
2472 switch(cast<VTSDNode>(Node->getOperand(4))->getVT()) {
2473 default: assert(0 && "unknown Type in store");
2474 case MVT::i1:
2475 case MVT::i8: Opc = PPC::STB; break;
2476 case MVT::i16: Opc = PPC::STH; break;
Nate Begemana9795f82005-03-24 04:41:43 +00002477 }
Nate Begemana9795f82005-03-24 04:41:43 +00002478 }
Nate Begeman2497e632005-07-21 20:44:43 +00002479
2480 if(Address.getOpcode() == ISD::FrameIndex) {
2481 Tmp2 = cast<FrameIndexSDNode>(Address)->getIndex();
2482 addFrameReference(BuildMI(BB, Opc, 3).addReg(Tmp1), (int)Tmp2);
2483 } else if(GlobalAddressSDNode *GN = dyn_cast<GlobalAddressSDNode>(Address)){
2484 GlobalValue *GV = GN->getGlobal();
2485 Tmp2 = MakeReg(MVT::i32);
2486 if (PICEnabled)
2487 BuildMI(BB, PPC::ADDIS, 2, Tmp2).addReg(getGlobalBaseReg())
2488 .addGlobalAddress(GV);
2489 else
2490 BuildMI(BB, PPC::LIS, 2, Tmp2).addGlobalAddress(GV);
2491 if (GV->hasWeakLinkage() || GV->isExternal()) {
2492 Tmp3 = MakeReg(MVT::i32);
2493 BuildMI(BB, PPC::LWZ, 2, Tmp3).addGlobalAddress(GV).addReg(Tmp2);
2494 Tmp2 = Tmp3;
2495 }
2496 BuildMI(BB, Opc, 3).addReg(Tmp1).addGlobalAddress(GV).addReg(Tmp2);
2497 } else {
2498 int offset;
2499 bool idx = SelectAddr(Address, Tmp2, offset);
2500 if (idx) {
2501 Opc = IndexedOpForOp(Opc);
2502 BuildMI(BB, Opc, 3).addReg(Tmp1).addReg(Tmp2).addReg(offset);
2503 } else {
2504 BuildMI(BB, Opc, 3).addReg(Tmp1).addImm(offset).addReg(Tmp2);
2505 }
2506 }
2507 return;
2508 }
Nate Begemana9795f82005-03-24 04:41:43 +00002509 case ISD::EXTLOAD:
2510 case ISD::SEXTLOAD:
2511 case ISD::ZEXTLOAD:
2512 case ISD::LOAD:
2513 case ISD::CopyFromReg:
Chris Lattnerb5d8e6e2005-05-13 20:29:26 +00002514 case ISD::TAILCALL:
Nate Begemana9795f82005-03-24 04:41:43 +00002515 case ISD::CALL:
2516 case ISD::DYNAMIC_STACKALLOC:
2517 ExprMap.erase(N);
2518 SelectExpr(N);
2519 return;
2520 }
2521 assert(0 && "Should not be reached!");
2522}
2523
2524
2525/// createPPC32PatternInstructionSelector - This pass converts an LLVM function
2526/// into a machine code representation using pattern matching and a machine
2527/// description file.
2528///
2529FunctionPass *llvm::createPPC32ISelPattern(TargetMachine &TM) {
Misha Brukmanb5f662f2005-04-21 23:30:14 +00002530 return new ISel(TM);
Chris Lattner246fa632005-03-24 06:16:18 +00002531}
2532