blob: 398a1fecc34f0466a36e0c659e993764d97e1ae2 [file] [log] [blame]
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001//===-- PPCISelDAGToDAG.cpp - PPC --pattern matching inst selector --------===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner081ce942007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file defines a pattern matching instruction selector for PowerPC,
11// converting from a legalized dag to a PPC dag.
12//
13//===----------------------------------------------------------------------===//
14
15#define DEBUG_TYPE "ppc-codegen"
16#include "PPC.h"
17#include "PPCPredicates.h"
18#include "PPCTargetMachine.h"
19#include "PPCISelLowering.h"
20#include "PPCHazardRecognizers.h"
21#include "llvm/CodeGen/MachineInstrBuilder.h"
22#include "llvm/CodeGen/MachineFunction.h"
Chris Lattner1b989192007-12-31 04:13:23 +000023#include "llvm/CodeGen/MachineRegisterInfo.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000024#include "llvm/CodeGen/SelectionDAG.h"
25#include "llvm/CodeGen/SelectionDAGISel.h"
26#include "llvm/Target/TargetOptions.h"
27#include "llvm/Constants.h"
Chris Lattner3ed055f2009-04-17 00:26:12 +000028#include "llvm/Function.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000029#include "llvm/GlobalValue.h"
30#include "llvm/Intrinsics.h"
31#include "llvm/Support/Debug.h"
32#include "llvm/Support/MathExtras.h"
33#include "llvm/Support/Compiler.h"
Edwin Török4d9756a2009-07-08 20:53:28 +000034#include "llvm/Support/ErrorHandling.h"
35#include "llvm/Support/raw_ostream.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000036using namespace llvm;
37
38namespace {
39 //===--------------------------------------------------------------------===//
40 /// PPCDAGToDAGISel - PPC specific code to select PPC machine
41 /// instructions for SelectionDAG operations.
42 ///
43 class VISIBILITY_HIDDEN PPCDAGToDAGISel : public SelectionDAGISel {
44 PPCTargetMachine &TM;
Dan Gohmanf2b29572008-10-03 16:55:19 +000045 PPCTargetLowering &PPCLowering;
Evan Cheng9d99c5e2007-10-23 06:42:42 +000046 const PPCSubtarget &PPCSubTarget;
Dan Gohmanf17a25c2007-07-18 16:29:46 +000047 unsigned GlobalBaseReg;
48 public:
Dan Gohmane887fdf2008-07-07 18:00:37 +000049 explicit PPCDAGToDAGISel(PPCTargetMachine &tm)
Dan Gohman96eb47a2009-01-15 19:20:50 +000050 : SelectionDAGISel(tm), TM(tm),
Evan Cheng9d99c5e2007-10-23 06:42:42 +000051 PPCLowering(*TM.getTargetLowering()),
52 PPCSubTarget(*TM.getSubtargetImpl()) {}
Dan Gohmanf17a25c2007-07-18 16:29:46 +000053
54 virtual bool runOnFunction(Function &Fn) {
Chris Lattner3ed055f2009-04-17 00:26:12 +000055 // Do not codegen any 'available_externally' functions at all, they have
56 // definitions outside the translation unit.
57 if (Fn.hasAvailableExternallyLinkage())
58 return false;
59
Dan Gohmanf17a25c2007-07-18 16:29:46 +000060 // Make sure we re-emit a set of the global base reg if necessary
61 GlobalBaseReg = 0;
62 SelectionDAGISel::runOnFunction(Fn);
63
64 InsertVRSaveCode(Fn);
65 return true;
66 }
67
68 /// getI32Imm - Return a target constant with the specified value, of type
69 /// i32.
Dan Gohman8181bd12008-07-27 21:46:04 +000070 inline SDValue getI32Imm(unsigned Imm) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +000071 return CurDAG->getTargetConstant(Imm, MVT::i32);
72 }
73
74 /// getI64Imm - Return a target constant with the specified value, of type
75 /// i64.
Dan Gohman8181bd12008-07-27 21:46:04 +000076 inline SDValue getI64Imm(uint64_t Imm) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +000077 return CurDAG->getTargetConstant(Imm, MVT::i64);
78 }
79
80 /// getSmallIPtrImm - Return a target constant of pointer type.
Dan Gohman8181bd12008-07-27 21:46:04 +000081 inline SDValue getSmallIPtrImm(unsigned Imm) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +000082 return CurDAG->getTargetConstant(Imm, PPCLowering.getPointerTy());
83 }
84
85 /// isRunOfOnes - Returns true iff Val consists of one contiguous run of 1s
86 /// with any number of 0s on either side. The 1s are allowed to wrap from
87 /// LSB to MSB, so 0x000FFF0, 0x0000FFFF, and 0xFF0000FF are all runs.
88 /// 0x0F0F0000 is not, since all 1s are not contiguous.
89 static bool isRunOfOnes(unsigned Val, unsigned &MB, unsigned &ME);
90
91
92 /// isRotateAndMask - Returns true if Mask and Shift can be folded into a
93 /// rotate and mask opcode and mask operation.
94 static bool isRotateAndMask(SDNode *N, unsigned Mask, bool IsShiftMask,
95 unsigned &SH, unsigned &MB, unsigned &ME);
96
97 /// getGlobalBaseReg - insert code into the entry mbb to materialize the PIC
98 /// base register. Return the virtual register that holds this value.
99 SDNode *getGlobalBaseReg();
100
101 // Select - Convert the specified operand from a target-independent to a
102 // target-specific node if it hasn't already been changed.
Dan Gohman8181bd12008-07-27 21:46:04 +0000103 SDNode *Select(SDValue Op);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000104
105 SDNode *SelectBitfieldInsert(SDNode *N);
106
107 /// SelectCC - Select a comparison of the specified values with the
108 /// specified condition code, returning the CR# of the expression.
Dale Johannesen5d398a32009-02-06 19:16:40 +0000109 SDValue SelectCC(SDValue LHS, SDValue RHS, ISD::CondCode CC, DebugLoc dl);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000110
111 /// SelectAddrImm - Returns true if the address N can be represented by
112 /// a base register plus a signed 16-bit displacement [r+imm].
Dan Gohman8181bd12008-07-27 21:46:04 +0000113 bool SelectAddrImm(SDValue Op, SDValue N, SDValue &Disp,
114 SDValue &Base) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000115 return PPCLowering.SelectAddressRegImm(N, Disp, Base, *CurDAG);
116 }
117
118 /// SelectAddrImmOffs - Return true if the operand is valid for a preinc
119 /// immediate field. Because preinc imms have already been validated, just
120 /// accept it.
Dan Gohman8181bd12008-07-27 21:46:04 +0000121 bool SelectAddrImmOffs(SDValue Op, SDValue N, SDValue &Out) const {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000122 Out = N;
123 return true;
124 }
125
126 /// SelectAddrIdx - Given the specified addressed, check to see if it can be
127 /// represented as an indexed [r+r] operation. Returns false if it can
128 /// be represented by [r+imm], which are preferred.
Dan Gohman8181bd12008-07-27 21:46:04 +0000129 bool SelectAddrIdx(SDValue Op, SDValue N, SDValue &Base,
130 SDValue &Index) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000131 return PPCLowering.SelectAddressRegReg(N, Base, Index, *CurDAG);
132 }
133
134 /// SelectAddrIdxOnly - Given the specified addressed, force it to be
135 /// represented as an indexed [r+r] operation.
Dan Gohman8181bd12008-07-27 21:46:04 +0000136 bool SelectAddrIdxOnly(SDValue Op, SDValue N, SDValue &Base,
137 SDValue &Index) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000138 return PPCLowering.SelectAddressRegRegOnly(N, Base, Index, *CurDAG);
139 }
140
141 /// SelectAddrImmShift - Returns true if the address N can be represented by
142 /// a base register plus a signed 14-bit displacement [r+imm*4]. Suitable
143 /// for use by STD and friends.
Dan Gohman8181bd12008-07-27 21:46:04 +0000144 bool SelectAddrImmShift(SDValue Op, SDValue N, SDValue &Disp,
145 SDValue &Base) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000146 return PPCLowering.SelectAddressRegImmShift(N, Disp, Base, *CurDAG);
147 }
148
149 /// SelectInlineAsmMemoryOperand - Implement addressing mode selection for
150 /// inline asm expressions.
Dan Gohman8181bd12008-07-27 21:46:04 +0000151 virtual bool SelectInlineAsmMemoryOperand(const SDValue &Op,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000152 char ConstraintCode,
Dan Gohman14a66442008-08-23 02:25:05 +0000153 std::vector<SDValue> &OutOps) {
Dan Gohman8181bd12008-07-27 21:46:04 +0000154 SDValue Op0, Op1;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000155 switch (ConstraintCode) {
156 default: return true;
157 case 'm': // memory
158 if (!SelectAddrIdx(Op, Op, Op0, Op1))
159 SelectAddrImm(Op, Op, Op0, Op1);
160 break;
161 case 'o': // offsetable
162 if (!SelectAddrImm(Op, Op, Op0, Op1)) {
163 Op0 = Op;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000164 Op1 = getSmallIPtrImm(0);
165 }
166 break;
167 case 'v': // not offsetable
168 SelectAddrIdxOnly(Op, Op, Op0, Op1);
169 break;
170 }
171
172 OutOps.push_back(Op0);
173 OutOps.push_back(Op1);
174 return false;
175 }
176
Dan Gohman8181bd12008-07-27 21:46:04 +0000177 SDValue BuildSDIVSequence(SDNode *N);
178 SDValue BuildUDIVSequence(SDNode *N);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000179
Evan Cheng34fd4f32008-06-30 20:45:06 +0000180 /// InstructionSelect - This callback is invoked by
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000181 /// SelectionDAGISel when it has created a SelectionDAG for us to codegen.
Dan Gohman14a66442008-08-23 02:25:05 +0000182 virtual void InstructionSelect();
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000183
184 void InsertVRSaveCode(Function &Fn);
185
186 virtual const char *getPassName() const {
187 return "PowerPC DAG->DAG Pattern Instruction Selection";
188 }
189
190 /// CreateTargetHazardRecognizer - Return the hazard recognizer to use for
191 /// this target when scheduling the DAG.
Dan Gohmandd6547d2009-01-15 22:18:12 +0000192 virtual ScheduleHazardRecognizer *CreateTargetHazardRecognizer() {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000193 // Should use subtarget info to pick the right hazard recognizer. For
194 // now, always return a PPC970 recognizer.
Dan Gohman404e8542008-09-04 15:39:15 +0000195 const TargetInstrInfo *II = TM.getInstrInfo();
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000196 assert(II && "No InstrInfo?");
197 return new PPCHazardRecognizer970(*II);
198 }
199
200// Include the pieces autogenerated from the target description.
201#include "PPCGenDAGISel.inc"
202
203private:
Dan Gohman8181bd12008-07-27 21:46:04 +0000204 SDNode *SelectSETCC(SDValue Op);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000205 };
206}
207
Evan Cheng34fd4f32008-06-30 20:45:06 +0000208/// InstructionSelect - This callback is invoked by
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000209/// SelectionDAGISel when it has created a SelectionDAG for us to codegen.
Dan Gohman14a66442008-08-23 02:25:05 +0000210void PPCDAGToDAGISel::InstructionSelect() {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000211 DEBUG(BB->dump());
212
213 // Select target instructions for the DAG.
David Greene932618b2008-10-27 21:56:29 +0000214 SelectRoot(*CurDAG);
Dan Gohman14a66442008-08-23 02:25:05 +0000215 CurDAG->RemoveDeadNodes();
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000216}
217
218/// InsertVRSaveCode - Once the entire function has been instruction selected,
219/// all virtual registers are created and all machine instructions are built,
220/// check to see if we need to save/restore VRSAVE. If so, do it.
221void PPCDAGToDAGISel::InsertVRSaveCode(Function &F) {
222 // Check to see if this function uses vector registers, which means we have to
223 // save and restore the VRSAVE register and update it with the regs we use.
224 //
225 // In this case, there will be virtual registers of vector type type created
226 // by the scheduler. Detect them now.
227 MachineFunction &Fn = MachineFunction::get(&F);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000228 bool HasVectorVReg = false;
Dan Gohman1e57df32008-02-10 18:45:23 +0000229 for (unsigned i = TargetRegisterInfo::FirstVirtualRegister,
Chris Lattner1b989192007-12-31 04:13:23 +0000230 e = RegInfo->getLastVirtReg()+1; i != e; ++i)
231 if (RegInfo->getRegClass(i) == &PPC::VRRCRegClass) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000232 HasVectorVReg = true;
233 break;
234 }
235 if (!HasVectorVReg) return; // nothing to do.
236
237 // If we have a vector register, we want to emit code into the entry and exit
238 // blocks to save and restore the VRSAVE register. We do this here (instead
239 // of marking all vector instructions as clobbering VRSAVE) for two reasons:
240 //
241 // 1. This (trivially) reduces the load on the register allocator, by not
242 // having to represent the live range of the VRSAVE register.
243 // 2. This (more significantly) allows us to create a temporary virtual
244 // register to hold the saved VRSAVE value, allowing this temporary to be
245 // register allocated, instead of forcing it to be spilled to the stack.
246
247 // Create two vregs - one to hold the VRSAVE register that is live-in to the
248 // function and one for the value after having bits or'd into it.
Chris Lattner1b989192007-12-31 04:13:23 +0000249 unsigned InVRSAVE = RegInfo->createVirtualRegister(&PPC::GPRCRegClass);
250 unsigned UpdatedVRSAVE = RegInfo->createVirtualRegister(&PPC::GPRCRegClass);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000251
252 const TargetInstrInfo &TII = *TM.getInstrInfo();
253 MachineBasicBlock &EntryBB = *Fn.begin();
Dale Johannesenf1cac0f2009-02-13 02:27:39 +0000254 DebugLoc dl = DebugLoc::getUnknownLoc();
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000255 // Emit the following code into the entry block:
256 // InVRSAVE = MFVRSAVE
257 // UpdatedVRSAVE = UPDATE_VRSAVE InVRSAVE
258 // MTVRSAVE UpdatedVRSAVE
259 MachineBasicBlock::iterator IP = EntryBB.begin(); // Insert Point
Dale Johannesenf1cac0f2009-02-13 02:27:39 +0000260 BuildMI(EntryBB, IP, dl, TII.get(PPC::MFVRSAVE), InVRSAVE);
261 BuildMI(EntryBB, IP, dl, TII.get(PPC::UPDATE_VRSAVE),
Chris Lattner62327602008-01-07 01:56:04 +0000262 UpdatedVRSAVE).addReg(InVRSAVE);
Dale Johannesenf1cac0f2009-02-13 02:27:39 +0000263 BuildMI(EntryBB, IP, dl, TII.get(PPC::MTVRSAVE)).addReg(UpdatedVRSAVE);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000264
265 // Find all return blocks, outputting a restore in each epilog.
266 for (MachineFunction::iterator BB = Fn.begin(), E = Fn.end(); BB != E; ++BB) {
Chris Lattner5b930372008-01-07 07:27:27 +0000267 if (!BB->empty() && BB->back().getDesc().isReturn()) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000268 IP = BB->end(); --IP;
269
270 // Skip over all terminator instructions, which are part of the return
271 // sequence.
272 MachineBasicBlock::iterator I2 = IP;
Chris Lattner5b930372008-01-07 07:27:27 +0000273 while (I2 != BB->begin() && (--I2)->getDesc().isTerminator())
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000274 IP = I2;
275
276 // Emit: MTVRSAVE InVRSave
Dale Johannesenf1cac0f2009-02-13 02:27:39 +0000277 BuildMI(*BB, IP, dl, TII.get(PPC::MTVRSAVE)).addReg(InVRSAVE);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000278 }
279 }
280}
281
282
283/// getGlobalBaseReg - Output the instructions required to put the
284/// base address to use for accessing globals into a register.
285///
286SDNode *PPCDAGToDAGISel::getGlobalBaseReg() {
287 if (!GlobalBaseReg) {
288 const TargetInstrInfo &TII = *TM.getInstrInfo();
289 // Insert the set of GlobalBaseReg into the first MBB of the function
290 MachineBasicBlock &FirstMBB = BB->getParent()->front();
291 MachineBasicBlock::iterator MBBI = FirstMBB.begin();
Dale Johannesenf1cac0f2009-02-13 02:27:39 +0000292 DebugLoc dl = DebugLoc::getUnknownLoc();
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000293
294 if (PPCLowering.getPointerTy() == MVT::i32) {
Chris Lattner1b989192007-12-31 04:13:23 +0000295 GlobalBaseReg = RegInfo->createVirtualRegister(PPC::GPRCRegisterClass);
Dale Johannesenf1cac0f2009-02-13 02:27:39 +0000296 BuildMI(FirstMBB, MBBI, dl, TII.get(PPC::MovePCtoLR), PPC::LR);
297 BuildMI(FirstMBB, MBBI, dl, TII.get(PPC::MFLR), GlobalBaseReg);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000298 } else {
Chris Lattner1b989192007-12-31 04:13:23 +0000299 GlobalBaseReg = RegInfo->createVirtualRegister(PPC::G8RCRegisterClass);
Dale Johannesenf1cac0f2009-02-13 02:27:39 +0000300 BuildMI(FirstMBB, MBBI, dl, TII.get(PPC::MovePCtoLR8), PPC::LR8);
301 BuildMI(FirstMBB, MBBI, dl, TII.get(PPC::MFLR8), GlobalBaseReg);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000302 }
303 }
Gabor Greife9f7f582008-08-31 15:37:04 +0000304 return CurDAG->getRegister(GlobalBaseReg,
305 PPCLowering.getPointerTy()).getNode();
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000306}
307
308/// isIntS16Immediate - This method tests to see if the node is either a 32-bit
309/// or 64-bit immediate, and if the value can be accurately represented as a
310/// sign extension from a 16-bit value. If so, this returns true and the
311/// immediate.
312static bool isIntS16Immediate(SDNode *N, short &Imm) {
313 if (N->getOpcode() != ISD::Constant)
314 return false;
315
Dan Gohmanfaeb4a32008-09-12 16:56:44 +0000316 Imm = (short)cast<ConstantSDNode>(N)->getZExtValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000317 if (N->getValueType(0) == MVT::i32)
Dan Gohmanfaeb4a32008-09-12 16:56:44 +0000318 return Imm == (int32_t)cast<ConstantSDNode>(N)->getZExtValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000319 else
Dan Gohmanfaeb4a32008-09-12 16:56:44 +0000320 return Imm == (int64_t)cast<ConstantSDNode>(N)->getZExtValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000321}
322
Dan Gohman8181bd12008-07-27 21:46:04 +0000323static bool isIntS16Immediate(SDValue Op, short &Imm) {
Gabor Greif1c80d112008-08-28 21:40:38 +0000324 return isIntS16Immediate(Op.getNode(), Imm);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000325}
326
327
328/// isInt32Immediate - This method tests to see if the node is a 32-bit constant
329/// operand. If so Imm will receive the 32-bit value.
330static bool isInt32Immediate(SDNode *N, unsigned &Imm) {
331 if (N->getOpcode() == ISD::Constant && N->getValueType(0) == MVT::i32) {
Dan Gohmanfaeb4a32008-09-12 16:56:44 +0000332 Imm = cast<ConstantSDNode>(N)->getZExtValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000333 return true;
334 }
335 return false;
336}
337
338/// isInt64Immediate - This method tests to see if the node is a 64-bit constant
339/// operand. If so Imm will receive the 64-bit value.
340static bool isInt64Immediate(SDNode *N, uint64_t &Imm) {
341 if (N->getOpcode() == ISD::Constant && N->getValueType(0) == MVT::i64) {
Dan Gohmanfaeb4a32008-09-12 16:56:44 +0000342 Imm = cast<ConstantSDNode>(N)->getZExtValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000343 return true;
344 }
345 return false;
346}
347
348// isInt32Immediate - This method tests to see if a constant operand.
349// If so Imm will receive the 32 bit value.
Dan Gohman8181bd12008-07-27 21:46:04 +0000350static bool isInt32Immediate(SDValue N, unsigned &Imm) {
Gabor Greif1c80d112008-08-28 21:40:38 +0000351 return isInt32Immediate(N.getNode(), Imm);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000352}
353
354
355// isOpcWithIntImmediate - This method tests to see if the node is a specific
356// opcode and that it has a immediate integer right operand.
357// If so Imm will receive the 32 bit value.
358static bool isOpcWithIntImmediate(SDNode *N, unsigned Opc, unsigned& Imm) {
Gabor Greife9f7f582008-08-31 15:37:04 +0000359 return N->getOpcode() == Opc
360 && isInt32Immediate(N->getOperand(1).getNode(), Imm);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000361}
362
363bool PPCDAGToDAGISel::isRunOfOnes(unsigned Val, unsigned &MB, unsigned &ME) {
364 if (isShiftedMask_32(Val)) {
365 // look for the first non-zero bit
366 MB = CountLeadingZeros_32(Val);
367 // look for the first zero bit after the run of ones
368 ME = CountLeadingZeros_32((Val - 1) ^ Val);
369 return true;
370 } else {
371 Val = ~Val; // invert mask
372 if (isShiftedMask_32(Val)) {
373 // effectively look for the first zero bit
374 ME = CountLeadingZeros_32(Val) - 1;
375 // effectively look for the first one bit after the run of zeros
376 MB = CountLeadingZeros_32((Val - 1) ^ Val) + 1;
377 return true;
378 }
379 }
380 // no run present
381 return false;
382}
383
384bool PPCDAGToDAGISel::isRotateAndMask(SDNode *N, unsigned Mask,
385 bool IsShiftMask, unsigned &SH,
386 unsigned &MB, unsigned &ME) {
387 // Don't even go down this path for i64, since different logic will be
388 // necessary for rldicl/rldicr/rldimi.
389 if (N->getValueType(0) != MVT::i32)
390 return false;
391
392 unsigned Shift = 32;
393 unsigned Indeterminant = ~0; // bit mask marking indeterminant results
394 unsigned Opcode = N->getOpcode();
395 if (N->getNumOperands() != 2 ||
Gabor Greif1c80d112008-08-28 21:40:38 +0000396 !isInt32Immediate(N->getOperand(1).getNode(), Shift) || (Shift > 31))
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000397 return false;
398
399 if (Opcode == ISD::SHL) {
400 // apply shift left to mask if it comes first
401 if (IsShiftMask) Mask = Mask << Shift;
402 // determine which bits are made indeterminant by shift
403 Indeterminant = ~(0xFFFFFFFFu << Shift);
404 } else if (Opcode == ISD::SRL) {
405 // apply shift right to mask if it comes first
406 if (IsShiftMask) Mask = Mask >> Shift;
407 // determine which bits are made indeterminant by shift
408 Indeterminant = ~(0xFFFFFFFFu >> Shift);
409 // adjust for the left rotate
410 Shift = 32 - Shift;
411 } else if (Opcode == ISD::ROTL) {
412 Indeterminant = 0;
413 } else {
414 return false;
415 }
416
417 // if the mask doesn't intersect any Indeterminant bits
418 if (Mask && !(Mask & Indeterminant)) {
419 SH = Shift & 31;
420 // make sure the mask is still a mask (wrap arounds may not be)
421 return isRunOfOnes(Mask, MB, ME);
422 }
423 return false;
424}
425
426/// SelectBitfieldInsert - turn an or of two masked values into
427/// the rotate left word immediate then mask insert (rlwimi) instruction.
428SDNode *PPCDAGToDAGISel::SelectBitfieldInsert(SDNode *N) {
Dan Gohman8181bd12008-07-27 21:46:04 +0000429 SDValue Op0 = N->getOperand(0);
430 SDValue Op1 = N->getOperand(1);
Dale Johannesen913ba762009-02-06 01:31:28 +0000431 DebugLoc dl = N->getDebugLoc();
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000432
Dan Gohman63f4e462008-02-27 01:23:58 +0000433 APInt LKZ, LKO, RKZ, RKO;
434 CurDAG->ComputeMaskedBits(Op0, APInt::getAllOnesValue(32), LKZ, LKO);
435 CurDAG->ComputeMaskedBits(Op1, APInt::getAllOnesValue(32), RKZ, RKO);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000436
Dan Gohman63f4e462008-02-27 01:23:58 +0000437 unsigned TargetMask = LKZ.getZExtValue();
438 unsigned InsertMask = RKZ.getZExtValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000439
440 if ((TargetMask | InsertMask) == 0xFFFFFFFF) {
441 unsigned Op0Opc = Op0.getOpcode();
442 unsigned Op1Opc = Op1.getOpcode();
443 unsigned Value, SH = 0;
444 TargetMask = ~TargetMask;
445 InsertMask = ~InsertMask;
446
447 // If the LHS has a foldable shift and the RHS does not, then swap it to the
448 // RHS so that we can fold the shift into the insert.
449 if (Op0Opc == ISD::AND && Op1Opc == ISD::AND) {
450 if (Op0.getOperand(0).getOpcode() == ISD::SHL ||
451 Op0.getOperand(0).getOpcode() == ISD::SRL) {
452 if (Op1.getOperand(0).getOpcode() != ISD::SHL &&
453 Op1.getOperand(0).getOpcode() != ISD::SRL) {
454 std::swap(Op0, Op1);
455 std::swap(Op0Opc, Op1Opc);
456 std::swap(TargetMask, InsertMask);
457 }
458 }
459 } else if (Op0Opc == ISD::SHL || Op0Opc == ISD::SRL) {
460 if (Op1Opc == ISD::AND && Op1.getOperand(0).getOpcode() != ISD::SHL &&
461 Op1.getOperand(0).getOpcode() != ISD::SRL) {
462 std::swap(Op0, Op1);
463 std::swap(Op0Opc, Op1Opc);
464 std::swap(TargetMask, InsertMask);
465 }
466 }
467
468 unsigned MB, ME;
469 if (InsertMask && isRunOfOnes(InsertMask, MB, ME)) {
Dan Gohman8181bd12008-07-27 21:46:04 +0000470 SDValue Tmp1, Tmp2, Tmp3;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000471 bool DisjointMask = (TargetMask ^ InsertMask) == 0xFFFFFFFF;
472
473 if ((Op1Opc == ISD::SHL || Op1Opc == ISD::SRL) &&
474 isInt32Immediate(Op1.getOperand(1), Value)) {
475 Op1 = Op1.getOperand(0);
476 SH = (Op1Opc == ISD::SHL) ? Value : 32 - Value;
477 }
478 if (Op1Opc == ISD::AND) {
479 unsigned SHOpc = Op1.getOperand(0).getOpcode();
480 if ((SHOpc == ISD::SHL || SHOpc == ISD::SRL) &&
481 isInt32Immediate(Op1.getOperand(0).getOperand(1), Value)) {
482 Op1 = Op1.getOperand(0).getOperand(0);
483 SH = (SHOpc == ISD::SHL) ? Value : 32 - Value;
484 } else {
485 Op1 = Op1.getOperand(0);
486 }
487 }
488
489 Tmp3 = (Op0Opc == ISD::AND && DisjointMask) ? Op0.getOperand(0) : Op0;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000490 SH &= 31;
Dan Gohman8181bd12008-07-27 21:46:04 +0000491 SDValue Ops[] = { Tmp3, Op1, getI32Imm(SH), getI32Imm(MB),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000492 getI32Imm(ME) };
Dale Johannesen913ba762009-02-06 01:31:28 +0000493 return CurDAG->getTargetNode(PPC::RLWIMI, dl, MVT::i32, Ops, 5);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000494 }
495 }
496 return 0;
497}
498
499/// SelectCC - Select a comparison of the specified values with the specified
500/// condition code, returning the CR# of the expression.
Dan Gohman8181bd12008-07-27 21:46:04 +0000501SDValue PPCDAGToDAGISel::SelectCC(SDValue LHS, SDValue RHS,
Dale Johannesen5d398a32009-02-06 19:16:40 +0000502 ISD::CondCode CC, DebugLoc dl) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000503 // Always select the LHS.
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000504 unsigned Opc;
505
506 if (LHS.getValueType() == MVT::i32) {
507 unsigned Imm;
508 if (CC == ISD::SETEQ || CC == ISD::SETNE) {
509 if (isInt32Immediate(RHS, Imm)) {
510 // SETEQ/SETNE comparison with 16-bit immediate, fold it.
511 if (isUInt16(Imm))
Dale Johannesen5d398a32009-02-06 19:16:40 +0000512 return SDValue(CurDAG->getTargetNode(PPC::CMPLWI, dl, MVT::i32, LHS,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000513 getI32Imm(Imm & 0xFFFF)), 0);
514 // If this is a 16-bit signed immediate, fold it.
515 if (isInt16((int)Imm))
Dale Johannesen5d398a32009-02-06 19:16:40 +0000516 return SDValue(CurDAG->getTargetNode(PPC::CMPWI, dl, MVT::i32, LHS,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000517 getI32Imm(Imm & 0xFFFF)), 0);
518
519 // For non-equality comparisons, the default code would materialize the
520 // constant, then compare against it, like this:
521 // lis r2, 4660
522 // ori r2, r2, 22136
523 // cmpw cr0, r3, r2
524 // Since we are just comparing for equality, we can emit this instead:
525 // xoris r0,r3,0x1234
526 // cmplwi cr0,r0,0x5678
527 // beq cr0,L6
Dale Johannesen5d398a32009-02-06 19:16:40 +0000528 SDValue Xor(CurDAG->getTargetNode(PPC::XORIS, dl, MVT::i32, LHS,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000529 getI32Imm(Imm >> 16)), 0);
Dale Johannesen5d398a32009-02-06 19:16:40 +0000530 return SDValue(CurDAG->getTargetNode(PPC::CMPLWI, dl, MVT::i32, Xor,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000531 getI32Imm(Imm & 0xFFFF)), 0);
532 }
533 Opc = PPC::CMPLW;
534 } else if (ISD::isUnsignedIntSetCC(CC)) {
535 if (isInt32Immediate(RHS, Imm) && isUInt16(Imm))
Dale Johannesen5d398a32009-02-06 19:16:40 +0000536 return SDValue(CurDAG->getTargetNode(PPC::CMPLWI, dl, MVT::i32, LHS,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000537 getI32Imm(Imm & 0xFFFF)), 0);
538 Opc = PPC::CMPLW;
539 } else {
540 short SImm;
541 if (isIntS16Immediate(RHS, SImm))
Dale Johannesen5d398a32009-02-06 19:16:40 +0000542 return SDValue(CurDAG->getTargetNode(PPC::CMPWI, dl, MVT::i32, LHS,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000543 getI32Imm((int)SImm & 0xFFFF)),
544 0);
545 Opc = PPC::CMPW;
546 }
547 } else if (LHS.getValueType() == MVT::i64) {
548 uint64_t Imm;
549 if (CC == ISD::SETEQ || CC == ISD::SETNE) {
Gabor Greif1c80d112008-08-28 21:40:38 +0000550 if (isInt64Immediate(RHS.getNode(), Imm)) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000551 // SETEQ/SETNE comparison with 16-bit immediate, fold it.
552 if (isUInt16(Imm))
Dale Johannesen5d398a32009-02-06 19:16:40 +0000553 return SDValue(CurDAG->getTargetNode(PPC::CMPLDI, dl, MVT::i64, LHS,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000554 getI32Imm(Imm & 0xFFFF)), 0);
555 // If this is a 16-bit signed immediate, fold it.
556 if (isInt16(Imm))
Dale Johannesen5d398a32009-02-06 19:16:40 +0000557 return SDValue(CurDAG->getTargetNode(PPC::CMPDI, dl, MVT::i64, LHS,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000558 getI32Imm(Imm & 0xFFFF)), 0);
559
560 // For non-equality comparisons, the default code would materialize the
561 // constant, then compare against it, like this:
562 // lis r2, 4660
563 // ori r2, r2, 22136
564 // cmpd cr0, r3, r2
565 // Since we are just comparing for equality, we can emit this instead:
566 // xoris r0,r3,0x1234
567 // cmpldi cr0,r0,0x5678
568 // beq cr0,L6
569 if (isUInt32(Imm)) {
Dale Johannesen5d398a32009-02-06 19:16:40 +0000570 SDValue Xor(CurDAG->getTargetNode(PPC::XORIS8, dl, MVT::i64, LHS,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000571 getI64Imm(Imm >> 16)), 0);
Dale Johannesen5d398a32009-02-06 19:16:40 +0000572 return SDValue(CurDAG->getTargetNode(PPC::CMPLDI, dl, MVT::i64, Xor,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000573 getI64Imm(Imm & 0xFFFF)), 0);
574 }
575 }
576 Opc = PPC::CMPLD;
577 } else if (ISD::isUnsignedIntSetCC(CC)) {
Gabor Greif1c80d112008-08-28 21:40:38 +0000578 if (isInt64Immediate(RHS.getNode(), Imm) && isUInt16(Imm))
Dale Johannesen5d398a32009-02-06 19:16:40 +0000579 return SDValue(CurDAG->getTargetNode(PPC::CMPLDI, dl, MVT::i64, LHS,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000580 getI64Imm(Imm & 0xFFFF)), 0);
581 Opc = PPC::CMPLD;
582 } else {
583 short SImm;
584 if (isIntS16Immediate(RHS, SImm))
Dale Johannesen5d398a32009-02-06 19:16:40 +0000585 return SDValue(CurDAG->getTargetNode(PPC::CMPDI, dl, MVT::i64, LHS,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000586 getI64Imm(SImm & 0xFFFF)),
587 0);
588 Opc = PPC::CMPD;
589 }
590 } else if (LHS.getValueType() == MVT::f32) {
591 Opc = PPC::FCMPUS;
592 } else {
593 assert(LHS.getValueType() == MVT::f64 && "Unknown vt!");
594 Opc = PPC::FCMPUD;
595 }
Dale Johannesen5d398a32009-02-06 19:16:40 +0000596 return SDValue(CurDAG->getTargetNode(Opc, dl, MVT::i32, LHS, RHS), 0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000597}
598
599static PPC::Predicate getPredicateForSetCC(ISD::CondCode CC) {
600 switch (CC) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000601 case ISD::SETUEQ:
Dale Johannesen32100b22008-11-07 22:54:33 +0000602 case ISD::SETONE:
603 case ISD::SETOLE:
604 case ISD::SETOGE:
Edwin Török4d9756a2009-07-08 20:53:28 +0000605 LLVM_UNREACHABLE("Should be lowered by legalize!");
606 default: LLVM_UNREACHABLE("Unknown condition!");
Dale Johannesen32100b22008-11-07 22:54:33 +0000607 case ISD::SETOEQ:
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000608 case ISD::SETEQ: return PPC::PRED_EQ;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000609 case ISD::SETUNE:
610 case ISD::SETNE: return PPC::PRED_NE;
Dale Johannesen32100b22008-11-07 22:54:33 +0000611 case ISD::SETOLT:
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000612 case ISD::SETLT: return PPC::PRED_LT;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000613 case ISD::SETULE:
614 case ISD::SETLE: return PPC::PRED_LE;
Dale Johannesen32100b22008-11-07 22:54:33 +0000615 case ISD::SETOGT:
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000616 case ISD::SETGT: return PPC::PRED_GT;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000617 case ISD::SETUGE:
618 case ISD::SETGE: return PPC::PRED_GE;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000619 case ISD::SETO: return PPC::PRED_NU;
620 case ISD::SETUO: return PPC::PRED_UN;
Dale Johannesen32100b22008-11-07 22:54:33 +0000621 // These two are invalid for floating point. Assume we have int.
622 case ISD::SETULT: return PPC::PRED_LT;
623 case ISD::SETUGT: return PPC::PRED_GT;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000624 }
625}
626
627/// getCRIdxForSetCC - Return the index of the condition register field
628/// associated with the SetCC condition, and whether or not the field is
629/// treated as inverted. That is, lt = 0; ge = 0 inverted.
Chris Lattner6c36fb52008-01-08 06:46:30 +0000630///
631/// If this returns with Other != -1, then the returned comparison is an or of
632/// two simpler comparisons. In this case, Invert is guaranteed to be false.
633static unsigned getCRIdxForSetCC(ISD::CondCode CC, bool &Invert, int &Other) {
634 Invert = false;
635 Other = -1;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000636 switch (CC) {
Edwin Török4d9756a2009-07-08 20:53:28 +0000637 default: LLVM_UNREACHABLE("Unknown condition!");
Chris Lattner6c36fb52008-01-08 06:46:30 +0000638 case ISD::SETOLT:
639 case ISD::SETLT: return 0; // Bit #0 = SETOLT
640 case ISD::SETOGT:
641 case ISD::SETGT: return 1; // Bit #1 = SETOGT
642 case ISD::SETOEQ:
643 case ISD::SETEQ: return 2; // Bit #2 = SETOEQ
644 case ISD::SETUO: return 3; // Bit #3 = SETUO
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000645 case ISD::SETUGE:
Chris Lattner6c36fb52008-01-08 06:46:30 +0000646 case ISD::SETGE: Invert = true; return 0; // !Bit #0 = SETUGE
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000647 case ISD::SETULE:
Chris Lattner6c36fb52008-01-08 06:46:30 +0000648 case ISD::SETLE: Invert = true; return 1; // !Bit #1 = SETULE
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000649 case ISD::SETUNE:
Chris Lattner6c36fb52008-01-08 06:46:30 +0000650 case ISD::SETNE: Invert = true; return 2; // !Bit #2 = SETUNE
651 case ISD::SETO: Invert = true; return 3; // !Bit #3 = SETO
Dale Johannesen32100b22008-11-07 22:54:33 +0000652 case ISD::SETUEQ:
653 case ISD::SETOGE:
654 case ISD::SETOLE:
655 case ISD::SETONE:
656 assert(0 && "Invalid branch code: should be expanded by legalize");
657 // These are invalid for floating point. Assume integer.
658 case ISD::SETULT: return 0;
659 case ISD::SETUGT: return 1;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000660 }
661 return 0;
662}
663
Dan Gohman8181bd12008-07-27 21:46:04 +0000664SDNode *PPCDAGToDAGISel::SelectSETCC(SDValue Op) {
Gabor Greif1c80d112008-08-28 21:40:38 +0000665 SDNode *N = Op.getNode();
Dale Johannesenb03cc3f2009-02-04 23:02:30 +0000666 DebugLoc dl = N->getDebugLoc();
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000667 unsigned Imm;
668 ISD::CondCode CC = cast<CondCodeSDNode>(N->getOperand(2))->get();
669 if (isInt32Immediate(N->getOperand(1), Imm)) {
670 // We can codegen setcc op, imm very efficiently compared to a brcond.
671 // Check for those cases here.
672 // setcc op, 0
673 if (Imm == 0) {
Dan Gohman8181bd12008-07-27 21:46:04 +0000674 SDValue Op = N->getOperand(0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000675 switch (CC) {
676 default: break;
677 case ISD::SETEQ: {
Dale Johannesenb03cc3f2009-02-04 23:02:30 +0000678 Op = SDValue(CurDAG->getTargetNode(PPC::CNTLZW, dl, MVT::i32, Op), 0);
Dan Gohman8181bd12008-07-27 21:46:04 +0000679 SDValue Ops[] = { Op, getI32Imm(27), getI32Imm(5), getI32Imm(31) };
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000680 return CurDAG->SelectNodeTo(N, PPC::RLWINM, MVT::i32, Ops, 4);
681 }
682 case ISD::SETNE: {
Dan Gohman8181bd12008-07-27 21:46:04 +0000683 SDValue AD =
Dale Johannesenb03cc3f2009-02-04 23:02:30 +0000684 SDValue(CurDAG->getTargetNode(PPC::ADDIC, dl, MVT::i32, MVT::Flag,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000685 Op, getI32Imm(~0U)), 0);
686 return CurDAG->SelectNodeTo(N, PPC::SUBFE, MVT::i32, AD, Op,
687 AD.getValue(1));
688 }
689 case ISD::SETLT: {
Dan Gohman8181bd12008-07-27 21:46:04 +0000690 SDValue Ops[] = { Op, getI32Imm(1), getI32Imm(31), getI32Imm(31) };
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000691 return CurDAG->SelectNodeTo(N, PPC::RLWINM, MVT::i32, Ops, 4);
692 }
693 case ISD::SETGT: {
Dan Gohman8181bd12008-07-27 21:46:04 +0000694 SDValue T =
Dale Johannesenb03cc3f2009-02-04 23:02:30 +0000695 SDValue(CurDAG->getTargetNode(PPC::NEG, dl, MVT::i32, Op), 0);
696 T = SDValue(CurDAG->getTargetNode(PPC::ANDC, dl, MVT::i32, T, Op), 0);
Dan Gohman8181bd12008-07-27 21:46:04 +0000697 SDValue Ops[] = { T, getI32Imm(1), getI32Imm(31), getI32Imm(31) };
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000698 return CurDAG->SelectNodeTo(N, PPC::RLWINM, MVT::i32, Ops, 4);
699 }
700 }
701 } else if (Imm == ~0U) { // setcc op, -1
Dan Gohman8181bd12008-07-27 21:46:04 +0000702 SDValue Op = N->getOperand(0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000703 switch (CC) {
704 default: break;
705 case ISD::SETEQ:
Dale Johannesenb03cc3f2009-02-04 23:02:30 +0000706 Op = SDValue(CurDAG->getTargetNode(PPC::ADDIC, dl, MVT::i32, MVT::Flag,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000707 Op, getI32Imm(1)), 0);
708 return CurDAG->SelectNodeTo(N, PPC::ADDZE, MVT::i32,
Dale Johannesenb03cc3f2009-02-04 23:02:30 +0000709 SDValue(CurDAG->getTargetNode(PPC::LI, dl,
710 MVT::i32,
711 getI32Imm(0)), 0),
712 Op.getValue(1));
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000713 case ISD::SETNE: {
Dale Johannesenb03cc3f2009-02-04 23:02:30 +0000714 Op = SDValue(CurDAG->getTargetNode(PPC::NOR, dl, MVT::i32, Op, Op), 0);
715 SDNode *AD = CurDAG->getTargetNode(PPC::ADDIC, dl, MVT::i32, MVT::Flag,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000716 Op, getI32Imm(~0U));
Dan Gohman8181bd12008-07-27 21:46:04 +0000717 return CurDAG->SelectNodeTo(N, PPC::SUBFE, MVT::i32, SDValue(AD, 0),
718 Op, SDValue(AD, 1));
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000719 }
720 case ISD::SETLT: {
Dale Johannesenb03cc3f2009-02-04 23:02:30 +0000721 SDValue AD = SDValue(CurDAG->getTargetNode(PPC::ADDI, dl, MVT::i32, Op,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000722 getI32Imm(1)), 0);
Dale Johannesenb03cc3f2009-02-04 23:02:30 +0000723 SDValue AN = SDValue(CurDAG->getTargetNode(PPC::AND, dl, MVT::i32, AD,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000724 Op), 0);
Dan Gohman8181bd12008-07-27 21:46:04 +0000725 SDValue Ops[] = { AN, getI32Imm(1), getI32Imm(31), getI32Imm(31) };
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000726 return CurDAG->SelectNodeTo(N, PPC::RLWINM, MVT::i32, Ops, 4);
727 }
728 case ISD::SETGT: {
Dan Gohman8181bd12008-07-27 21:46:04 +0000729 SDValue Ops[] = { Op, getI32Imm(1), getI32Imm(31), getI32Imm(31) };
Dale Johannesenb03cc3f2009-02-04 23:02:30 +0000730 Op = SDValue(CurDAG->getTargetNode(PPC::RLWINM, dl, MVT::i32, Ops, 4),
731 0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000732 return CurDAG->SelectNodeTo(N, PPC::XORI, MVT::i32, Op,
733 getI32Imm(1));
734 }
735 }
736 }
737 }
738
739 bool Inv;
Chris Lattner6c36fb52008-01-08 06:46:30 +0000740 int OtherCondIdx;
741 unsigned Idx = getCRIdxForSetCC(CC, Inv, OtherCondIdx);
Dale Johannesen5d398a32009-02-06 19:16:40 +0000742 SDValue CCReg = SelectCC(N->getOperand(0), N->getOperand(1), CC, dl);
Dan Gohman8181bd12008-07-27 21:46:04 +0000743 SDValue IntCR;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000744
745 // Force the ccreg into CR7.
Dan Gohman8181bd12008-07-27 21:46:04 +0000746 SDValue CR7Reg = CurDAG->getRegister(PPC::CR7, MVT::i32);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000747
Dan Gohman8181bd12008-07-27 21:46:04 +0000748 SDValue InFlag(0, 0); // Null incoming flag value.
Dale Johannesenb03cc3f2009-02-04 23:02:30 +0000749 CCReg = CurDAG->getCopyToReg(CurDAG->getEntryNode(), dl, CR7Reg, CCReg,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000750 InFlag).getValue(1);
751
Chris Lattner6c36fb52008-01-08 06:46:30 +0000752 if (PPCSubTarget.isGigaProcessor() && OtherCondIdx == -1)
Dale Johannesenb03cc3f2009-02-04 23:02:30 +0000753 IntCR = SDValue(CurDAG->getTargetNode(PPC::MFOCRF, dl, MVT::i32, CR7Reg,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000754 CCReg), 0);
755 else
Dale Johannesenb03cc3f2009-02-04 23:02:30 +0000756 IntCR = SDValue(CurDAG->getTargetNode(PPC::MFCR, dl, MVT::i32, CCReg), 0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000757
Dan Gohman8181bd12008-07-27 21:46:04 +0000758 SDValue Ops[] = { IntCR, getI32Imm((32-(3-Idx)) & 31),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000759 getI32Imm(31), getI32Imm(31) };
Chris Lattner6c36fb52008-01-08 06:46:30 +0000760 if (OtherCondIdx == -1 && !Inv)
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000761 return CurDAG->SelectNodeTo(N, PPC::RLWINM, MVT::i32, Ops, 4);
Chris Lattner6c36fb52008-01-08 06:46:30 +0000762
763 // Get the specified bit.
Dan Gohman8181bd12008-07-27 21:46:04 +0000764 SDValue Tmp =
Dale Johannesenb03cc3f2009-02-04 23:02:30 +0000765 SDValue(CurDAG->getTargetNode(PPC::RLWINM, dl, MVT::i32, Ops, 4), 0);
Chris Lattner6c36fb52008-01-08 06:46:30 +0000766 if (Inv) {
767 assert(OtherCondIdx == -1 && "Can't have split plus negation");
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000768 return CurDAG->SelectNodeTo(N, PPC::XORI, MVT::i32, Tmp, getI32Imm(1));
769 }
Chris Lattner6c36fb52008-01-08 06:46:30 +0000770
771 // Otherwise, we have to turn an operation like SETONE -> SETOLT | SETOGT.
772 // We already got the bit for the first part of the comparison (e.g. SETULE).
773
774 // Get the other bit of the comparison.
775 Ops[1] = getI32Imm((32-(3-OtherCondIdx)) & 31);
Dan Gohman8181bd12008-07-27 21:46:04 +0000776 SDValue OtherCond =
Dale Johannesenb03cc3f2009-02-04 23:02:30 +0000777 SDValue(CurDAG->getTargetNode(PPC::RLWINM, dl, MVT::i32, Ops, 4), 0);
Chris Lattner6c36fb52008-01-08 06:46:30 +0000778
779 return CurDAG->SelectNodeTo(N, PPC::OR, MVT::i32, Tmp, OtherCond);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000780}
781
782
783// Select - Convert the specified operand from a target-independent to a
784// target-specific node if it hasn't already been changed.
Dan Gohman8181bd12008-07-27 21:46:04 +0000785SDNode *PPCDAGToDAGISel::Select(SDValue Op) {
Gabor Greif1c80d112008-08-28 21:40:38 +0000786 SDNode *N = Op.getNode();
Dale Johannesen913ba762009-02-06 01:31:28 +0000787 DebugLoc dl = Op.getDebugLoc();
Dan Gohmanbd68c792008-07-17 19:10:17 +0000788 if (N->isMachineOpcode())
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000789 return NULL; // Already selected.
790
791 switch (N->getOpcode()) {
792 default: break;
793
794 case ISD::Constant: {
795 if (N->getValueType(0) == MVT::i64) {
796 // Get 64 bit value.
Dan Gohmanfaeb4a32008-09-12 16:56:44 +0000797 int64_t Imm = cast<ConstantSDNode>(N)->getZExtValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000798 // Assume no remaining bits.
799 unsigned Remainder = 0;
800 // Assume no shift required.
801 unsigned Shift = 0;
802
803 // If it can't be represented as a 32 bit value.
804 if (!isInt32(Imm)) {
805 Shift = CountTrailingZeros_64(Imm);
806 int64_t ImmSh = static_cast<uint64_t>(Imm) >> Shift;
807
808 // If the shifted value fits 32 bits.
809 if (isInt32(ImmSh)) {
810 // Go with the shifted value.
811 Imm = ImmSh;
812 } else {
813 // Still stuck with a 64 bit value.
814 Remainder = Imm;
815 Shift = 32;
816 Imm >>= 32;
817 }
818 }
819
820 // Intermediate operand.
821 SDNode *Result;
822
823 // Handle first 32 bits.
824 unsigned Lo = Imm & 0xFFFF;
825 unsigned Hi = (Imm >> 16) & 0xFFFF;
826
827 // Simple value.
828 if (isInt16(Imm)) {
829 // Just the Lo bits.
Dale Johannesen913ba762009-02-06 01:31:28 +0000830 Result = CurDAG->getTargetNode(PPC::LI8, dl, MVT::i64, getI32Imm(Lo));
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000831 } else if (Lo) {
832 // Handle the Hi bits.
833 unsigned OpC = Hi ? PPC::LIS8 : PPC::LI8;
Dale Johannesen913ba762009-02-06 01:31:28 +0000834 Result = CurDAG->getTargetNode(OpC, dl, MVT::i64, getI32Imm(Hi));
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000835 // And Lo bits.
Dale Johannesen913ba762009-02-06 01:31:28 +0000836 Result = CurDAG->getTargetNode(PPC::ORI8, dl, MVT::i64,
Dan Gohman8181bd12008-07-27 21:46:04 +0000837 SDValue(Result, 0), getI32Imm(Lo));
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000838 } else {
839 // Just the Hi bits.
Dale Johannesen913ba762009-02-06 01:31:28 +0000840 Result = CurDAG->getTargetNode(PPC::LIS8, dl, MVT::i64, getI32Imm(Hi));
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000841 }
842
843 // If no shift, we're done.
844 if (!Shift) return Result;
845
846 // Shift for next step if the upper 32-bits were not zero.
847 if (Imm) {
Dale Johannesen913ba762009-02-06 01:31:28 +0000848 Result = CurDAG->getTargetNode(PPC::RLDICR, dl, MVT::i64,
Dan Gohman8181bd12008-07-27 21:46:04 +0000849 SDValue(Result, 0),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000850 getI32Imm(Shift), getI32Imm(63 - Shift));
851 }
852
853 // Add in the last bits as required.
854 if ((Hi = (Remainder >> 16) & 0xFFFF)) {
Dale Johannesen913ba762009-02-06 01:31:28 +0000855 Result = CurDAG->getTargetNode(PPC::ORIS8, dl, MVT::i64,
Dan Gohman8181bd12008-07-27 21:46:04 +0000856 SDValue(Result, 0), getI32Imm(Hi));
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000857 }
858 if ((Lo = Remainder & 0xFFFF)) {
Dale Johannesen913ba762009-02-06 01:31:28 +0000859 Result = CurDAG->getTargetNode(PPC::ORI8, dl, MVT::i64,
Dan Gohman8181bd12008-07-27 21:46:04 +0000860 SDValue(Result, 0), getI32Imm(Lo));
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000861 }
862
863 return Result;
864 }
865 break;
866 }
867
868 case ISD::SETCC:
869 return SelectSETCC(Op);
870 case PPCISD::GlobalBaseReg:
871 return getGlobalBaseReg();
872
873 case ISD::FrameIndex: {
874 int FI = cast<FrameIndexSDNode>(N)->getIndex();
Dan Gohman8181bd12008-07-27 21:46:04 +0000875 SDValue TFI = CurDAG->getTargetFrameIndex(FI, Op.getValueType());
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000876 unsigned Opc = Op.getValueType() == MVT::i32 ? PPC::ADDI : PPC::ADDI8;
877 if (N->hasOneUse())
878 return CurDAG->SelectNodeTo(N, Opc, Op.getValueType(), TFI,
879 getSmallIPtrImm(0));
Dale Johannesen913ba762009-02-06 01:31:28 +0000880 return CurDAG->getTargetNode(Opc, dl, Op.getValueType(), TFI,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000881 getSmallIPtrImm(0));
882 }
883
884 case PPCISD::MFCR: {
Dan Gohman8181bd12008-07-27 21:46:04 +0000885 SDValue InFlag = N->getOperand(1);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000886 // Use MFOCRF if supported.
Evan Cheng9d99c5e2007-10-23 06:42:42 +0000887 if (PPCSubTarget.isGigaProcessor())
Dale Johannesen913ba762009-02-06 01:31:28 +0000888 return CurDAG->getTargetNode(PPC::MFOCRF, dl, MVT::i32,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000889 N->getOperand(0), InFlag);
890 else
Dale Johannesen913ba762009-02-06 01:31:28 +0000891 return CurDAG->getTargetNode(PPC::MFCR, dl, MVT::i32, InFlag);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000892 }
893
894 case ISD::SDIV: {
895 // FIXME: since this depends on the setting of the carry flag from the srawi
896 // we should really be making notes about that for the scheduler.
897 // FIXME: It sure would be nice if we could cheaply recognize the
898 // srl/add/sra pattern the dag combiner will generate for this as
899 // sra/addze rather than having to handle sdiv ourselves. oh well.
900 unsigned Imm;
901 if (isInt32Immediate(N->getOperand(1), Imm)) {
Dan Gohman8181bd12008-07-27 21:46:04 +0000902 SDValue N0 = N->getOperand(0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000903 if ((signed)Imm > 0 && isPowerOf2_32(Imm)) {
904 SDNode *Op =
Dale Johannesen913ba762009-02-06 01:31:28 +0000905 CurDAG->getTargetNode(PPC::SRAWI, dl, MVT::i32, MVT::Flag,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000906 N0, getI32Imm(Log2_32(Imm)));
907 return CurDAG->SelectNodeTo(N, PPC::ADDZE, MVT::i32,
Dan Gohman8181bd12008-07-27 21:46:04 +0000908 SDValue(Op, 0), SDValue(Op, 1));
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000909 } else if ((signed)Imm < 0 && isPowerOf2_32(-Imm)) {
910 SDNode *Op =
Dale Johannesen913ba762009-02-06 01:31:28 +0000911 CurDAG->getTargetNode(PPC::SRAWI, dl, MVT::i32, MVT::Flag,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000912 N0, getI32Imm(Log2_32(-Imm)));
Dan Gohman8181bd12008-07-27 21:46:04 +0000913 SDValue PT =
Dale Johannesen913ba762009-02-06 01:31:28 +0000914 SDValue(CurDAG->getTargetNode(PPC::ADDZE, dl, MVT::i32,
Dan Gohman8181bd12008-07-27 21:46:04 +0000915 SDValue(Op, 0), SDValue(Op, 1)),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000916 0);
917 return CurDAG->SelectNodeTo(N, PPC::NEG, MVT::i32, PT);
918 }
919 }
920
921 // Other cases are autogenerated.
922 break;
923 }
924
925 case ISD::LOAD: {
926 // Handle preincrement loads.
927 LoadSDNode *LD = cast<LoadSDNode>(Op);
Duncan Sands92c43912008-06-06 12:08:01 +0000928 MVT LoadedVT = LD->getMemoryVT();
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000929
930 // Normal loads are handled by code generated from the .td file.
931 if (LD->getAddressingMode() != ISD::PRE_INC)
932 break;
933
Dan Gohman8181bd12008-07-27 21:46:04 +0000934 SDValue Offset = LD->getOffset();
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000935 if (isa<ConstantSDNode>(Offset) ||
936 Offset.getOpcode() == ISD::TargetGlobalAddress) {
937
938 unsigned Opcode;
939 bool isSExt = LD->getExtensionType() == ISD::SEXTLOAD;
940 if (LD->getValueType(0) != MVT::i64) {
941 // Handle PPC32 integer and normal FP loads.
Anton Korobeynikov8c90d2a2008-02-20 11:22:39 +0000942 assert((!isSExt || LoadedVT == MVT::i16) && "Invalid sext update load");
Duncan Sands92c43912008-06-06 12:08:01 +0000943 switch (LoadedVT.getSimpleVT()) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000944 default: assert(0 && "Invalid PPC load type!");
945 case MVT::f64: Opcode = PPC::LFDU; break;
946 case MVT::f32: Opcode = PPC::LFSU; break;
947 case MVT::i32: Opcode = PPC::LWZU; break;
948 case MVT::i16: Opcode = isSExt ? PPC::LHAU : PPC::LHZU; break;
949 case MVT::i1:
950 case MVT::i8: Opcode = PPC::LBZU; break;
951 }
952 } else {
953 assert(LD->getValueType(0) == MVT::i64 && "Unknown load result type!");
Anton Korobeynikov8c90d2a2008-02-20 11:22:39 +0000954 assert((!isSExt || LoadedVT == MVT::i16) && "Invalid sext update load");
Duncan Sands92c43912008-06-06 12:08:01 +0000955 switch (LoadedVT.getSimpleVT()) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000956 default: assert(0 && "Invalid PPC load type!");
957 case MVT::i64: Opcode = PPC::LDU; break;
958 case MVT::i32: Opcode = PPC::LWZU8; break;
959 case MVT::i16: Opcode = isSExt ? PPC::LHAU8 : PPC::LHZU8; break;
960 case MVT::i1:
961 case MVT::i8: Opcode = PPC::LBZU8; break;
962 }
963 }
964
Dan Gohman8181bd12008-07-27 21:46:04 +0000965 SDValue Chain = LD->getChain();
966 SDValue Base = LD->getBasePtr();
Dan Gohman8181bd12008-07-27 21:46:04 +0000967 SDValue Ops[] = { Offset, Base, Chain };
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000968 // FIXME: PPC64
Dale Johannesen913ba762009-02-06 01:31:28 +0000969 return CurDAG->getTargetNode(Opcode, dl, LD->getValueType(0),
Dan Gohmanbd68c792008-07-17 19:10:17 +0000970 PPCLowering.getPointerTy(),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000971 MVT::Other, Ops, 3);
972 } else {
973 assert(0 && "R+R preindex loads not supported yet!");
974 }
975 }
976
977 case ISD::AND: {
978 unsigned Imm, Imm2, SH, MB, ME;
979
980 // If this is an and of a value rotated between 0 and 31 bits and then and'd
981 // with a mask, emit rlwinm
982 if (isInt32Immediate(N->getOperand(1), Imm) &&
Gabor Greif1c80d112008-08-28 21:40:38 +0000983 isRotateAndMask(N->getOperand(0).getNode(), Imm, false, SH, MB, ME)) {
Dan Gohman8181bd12008-07-27 21:46:04 +0000984 SDValue Val = N->getOperand(0).getOperand(0);
Dan Gohman8181bd12008-07-27 21:46:04 +0000985 SDValue Ops[] = { Val, getI32Imm(SH), getI32Imm(MB), getI32Imm(ME) };
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000986 return CurDAG->SelectNodeTo(N, PPC::RLWINM, MVT::i32, Ops, 4);
987 }
988 // If this is just a masked value where the input is not handled above, and
989 // is not a rotate-left (handled by a pattern in the .td file), emit rlwinm
990 if (isInt32Immediate(N->getOperand(1), Imm) &&
991 isRunOfOnes(Imm, MB, ME) &&
992 N->getOperand(0).getOpcode() != ISD::ROTL) {
Dan Gohman8181bd12008-07-27 21:46:04 +0000993 SDValue Val = N->getOperand(0);
Dan Gohman8181bd12008-07-27 21:46:04 +0000994 SDValue Ops[] = { Val, getI32Imm(0), getI32Imm(MB), getI32Imm(ME) };
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000995 return CurDAG->SelectNodeTo(N, PPC::RLWINM, MVT::i32, Ops, 4);
996 }
997 // AND X, 0 -> 0, not "rlwinm 32".
998 if (isInt32Immediate(N->getOperand(1), Imm) && (Imm == 0)) {
Dan Gohman8181bd12008-07-27 21:46:04 +0000999 ReplaceUses(SDValue(N, 0), N->getOperand(1));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001000 return NULL;
1001 }
1002 // ISD::OR doesn't get all the bitfield insertion fun.
1003 // (and (or x, c1), c2) where isRunOfOnes(~(c1^c2)) is a bitfield insert
1004 if (isInt32Immediate(N->getOperand(1), Imm) &&
1005 N->getOperand(0).getOpcode() == ISD::OR &&
1006 isInt32Immediate(N->getOperand(0).getOperand(1), Imm2)) {
1007 unsigned MB, ME;
1008 Imm = ~(Imm^Imm2);
1009 if (isRunOfOnes(Imm, MB, ME)) {
Dan Gohman8181bd12008-07-27 21:46:04 +00001010 SDValue Ops[] = { N->getOperand(0).getOperand(0),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001011 N->getOperand(0).getOperand(1),
1012 getI32Imm(0), getI32Imm(MB),getI32Imm(ME) };
Dale Johannesen913ba762009-02-06 01:31:28 +00001013 return CurDAG->getTargetNode(PPC::RLWIMI, dl, MVT::i32, Ops, 5);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001014 }
1015 }
1016
1017 // Other cases are autogenerated.
1018 break;
1019 }
1020 case ISD::OR:
1021 if (N->getValueType(0) == MVT::i32)
1022 if (SDNode *I = SelectBitfieldInsert(N))
1023 return I;
1024
1025 // Other cases are autogenerated.
1026 break;
1027 case ISD::SHL: {
1028 unsigned Imm, SH, MB, ME;
Gabor Greif1c80d112008-08-28 21:40:38 +00001029 if (isOpcWithIntImmediate(N->getOperand(0).getNode(), ISD::AND, Imm) &&
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001030 isRotateAndMask(N, Imm, true, SH, MB, ME)) {
Dan Gohman8181bd12008-07-27 21:46:04 +00001031 SDValue Ops[] = { N->getOperand(0).getOperand(0),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001032 getI32Imm(SH), getI32Imm(MB), getI32Imm(ME) };
1033 return CurDAG->SelectNodeTo(N, PPC::RLWINM, MVT::i32, Ops, 4);
1034 }
1035
1036 // Other cases are autogenerated.
1037 break;
1038 }
1039 case ISD::SRL: {
1040 unsigned Imm, SH, MB, ME;
Gabor Greif1c80d112008-08-28 21:40:38 +00001041 if (isOpcWithIntImmediate(N->getOperand(0).getNode(), ISD::AND, Imm) &&
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001042 isRotateAndMask(N, Imm, true, SH, MB, ME)) {
Dan Gohman8181bd12008-07-27 21:46:04 +00001043 SDValue Ops[] = { N->getOperand(0).getOperand(0),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001044 getI32Imm(SH), getI32Imm(MB), getI32Imm(ME) };
1045 return CurDAG->SelectNodeTo(N, PPC::RLWINM, MVT::i32, Ops, 4);
1046 }
1047
1048 // Other cases are autogenerated.
1049 break;
1050 }
1051 case ISD::SELECT_CC: {
1052 ISD::CondCode CC = cast<CondCodeSDNode>(N->getOperand(4))->get();
1053
1054 // Handle the setcc cases here. select_cc lhs, 0, 1, 0, cc
1055 if (ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N->getOperand(1)))
1056 if (ConstantSDNode *N2C = dyn_cast<ConstantSDNode>(N->getOperand(2)))
1057 if (ConstantSDNode *N3C = dyn_cast<ConstantSDNode>(N->getOperand(3)))
1058 if (N1C->isNullValue() && N3C->isNullValue() &&
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00001059 N2C->getZExtValue() == 1ULL && CC == ISD::SETNE &&
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001060 // FIXME: Implement this optzn for PPC64.
1061 N->getValueType(0) == MVT::i32) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001062 SDNode *Tmp =
Dale Johannesen913ba762009-02-06 01:31:28 +00001063 CurDAG->getTargetNode(PPC::ADDIC, dl, MVT::i32, MVT::Flag,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001064 N->getOperand(0), getI32Imm(~0U));
1065 return CurDAG->SelectNodeTo(N, PPC::SUBFE, MVT::i32,
Dan Gohman8181bd12008-07-27 21:46:04 +00001066 SDValue(Tmp, 0), N->getOperand(0),
1067 SDValue(Tmp, 1));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001068 }
1069
Dale Johannesen5d398a32009-02-06 19:16:40 +00001070 SDValue CCReg = SelectCC(N->getOperand(0), N->getOperand(1), CC, dl);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001071 unsigned BROpc = getPredicateForSetCC(CC);
1072
1073 unsigned SelectCCOp;
1074 if (N->getValueType(0) == MVT::i32)
1075 SelectCCOp = PPC::SELECT_CC_I4;
1076 else if (N->getValueType(0) == MVT::i64)
1077 SelectCCOp = PPC::SELECT_CC_I8;
1078 else if (N->getValueType(0) == MVT::f32)
1079 SelectCCOp = PPC::SELECT_CC_F4;
1080 else if (N->getValueType(0) == MVT::f64)
1081 SelectCCOp = PPC::SELECT_CC_F8;
1082 else
1083 SelectCCOp = PPC::SELECT_CC_VRRC;
1084
Dan Gohman8181bd12008-07-27 21:46:04 +00001085 SDValue Ops[] = { CCReg, N->getOperand(2), N->getOperand(3),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001086 getI32Imm(BROpc) };
1087 return CurDAG->SelectNodeTo(N, SelectCCOp, N->getValueType(0), Ops, 4);
1088 }
1089 case PPCISD::COND_BRANCH: {
Dan Gohmana1fb67a2008-11-05 17:16:24 +00001090 // Op #0 is the Chain.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001091 // Op #1 is the PPC::PRED_* number.
1092 // Op #2 is the CR#
1093 // Op #3 is the Dest MBB
Dan Gohmancc3df852008-11-05 04:14:16 +00001094 // Op #4 is the Flag.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001095 // Prevent PPC::PRED_* from being selected into LI.
Dan Gohman8181bd12008-07-27 21:46:04 +00001096 SDValue Pred =
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00001097 getI32Imm(cast<ConstantSDNode>(N->getOperand(1))->getZExtValue());
Dan Gohman8181bd12008-07-27 21:46:04 +00001098 SDValue Ops[] = { Pred, N->getOperand(2), N->getOperand(3),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001099 N->getOperand(0), N->getOperand(4) };
1100 return CurDAG->SelectNodeTo(N, PPC::BCC, MVT::Other, Ops, 5);
1101 }
1102 case ISD::BR_CC: {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001103 ISD::CondCode CC = cast<CondCodeSDNode>(N->getOperand(1))->get();
Dale Johannesen5d398a32009-02-06 19:16:40 +00001104 SDValue CondCode = SelectCC(N->getOperand(2), N->getOperand(3), CC, dl);
Dan Gohman8181bd12008-07-27 21:46:04 +00001105 SDValue Ops[] = { getI32Imm(getPredicateForSetCC(CC)), CondCode,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001106 N->getOperand(4), N->getOperand(0) };
1107 return CurDAG->SelectNodeTo(N, PPC::BCC, MVT::Other, Ops, 4);
1108 }
1109 case ISD::BRIND: {
1110 // FIXME: Should custom lower this.
Dan Gohman8181bd12008-07-27 21:46:04 +00001111 SDValue Chain = N->getOperand(0);
1112 SDValue Target = N->getOperand(1);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001113 unsigned Opc = Target.getValueType() == MVT::i32 ? PPC::MTCTR : PPC::MTCTR8;
Dale Johannesen913ba762009-02-06 01:31:28 +00001114 Chain = SDValue(CurDAG->getTargetNode(Opc, dl, MVT::Other, Target,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001115 Chain), 0);
1116 return CurDAG->SelectNodeTo(N, PPC::BCTR, MVT::Other, Chain);
1117 }
Evan Chengb6facc42009-01-16 22:57:32 +00001118 case ISD::DECLARE: {
1119 SDValue Chain = N->getOperand(0);
1120 SDValue N1 = N->getOperand(1);
1121 SDValue N2 = N->getOperand(2);
1122 FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(N1);
Chris Lattnerebf925e2009-02-12 17:37:15 +00001123
1124 // FIXME: We need to handle this for VLAs.
1125 if (!FINode) {
1126 ReplaceUses(Op.getValue(0), Chain);
1127 return NULL;
1128 }
1129
Evan Cheng27cec742009-01-19 18:31:51 +00001130 if (N2.getOpcode() == ISD::ADD) {
1131 if (N2.getOperand(0).getOpcode() == ISD::ADD &&
1132 N2.getOperand(0).getOperand(0).getOpcode() == PPCISD::GlobalBaseReg &&
1133 N2.getOperand(0).getOperand(1).getOpcode() == PPCISD::Hi &&
1134 N2.getOperand(1).getOpcode() == PPCISD::Lo)
1135 N2 = N2.getOperand(0).getOperand(1).getOperand(0);
1136 else if (N2.getOperand(0).getOpcode() == ISD::ADD &&
Evan Chenga7482db2009-01-19 18:57:29 +00001137 N2.getOperand(0).getOperand(0).getOpcode() == PPCISD::GlobalBaseReg &&
1138 N2.getOperand(0).getOperand(1).getOpcode() == PPCISD::Lo &&
Evan Cheng27cec742009-01-19 18:31:51 +00001139 N2.getOperand(1).getOpcode() == PPCISD::Hi)
1140 N2 = N2.getOperand(0).getOperand(1).getOperand(0);
1141 else if (N2.getOperand(0).getOpcode() == PPCISD::Hi &&
1142 N2.getOperand(1).getOpcode() == PPCISD::Lo)
1143 N2 = N2.getOperand(0).getOperand(0);
1144 }
Chris Lattnerebf925e2009-02-12 17:37:15 +00001145
1146 // If we don't have a global address here, the debug info is mangled, just
1147 // drop it.
1148 if (!isa<GlobalAddressSDNode>(N2)) {
1149 ReplaceUses(Op.getValue(0), Chain);
1150 return NULL;
1151 }
Evan Chengb6facc42009-01-16 22:57:32 +00001152 int FI = cast<FrameIndexSDNode>(N1)->getIndex();
1153 GlobalValue *GV = cast<GlobalAddressSDNode>(N2)->getGlobal();
1154 SDValue Tmp1 = CurDAG->getTargetFrameIndex(FI, TLI.getPointerTy());
1155 SDValue Tmp2 = CurDAG->getTargetGlobalAddress(GV, TLI.getPointerTy());
1156 return CurDAG->SelectNodeTo(N, TargetInstrInfo::DECLARE,
1157 MVT::Other, Tmp1, Tmp2, Chain);
1158 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001159 }
1160
1161 return SelectCode(Op);
1162}
1163
1164
1165
1166/// createPPCISelDag - This pass converts a legalized DAG into a
1167/// PowerPC-specific DAG, ready for instruction scheduling.
1168///
1169FunctionPass *llvm::createPPCISelDag(PPCTargetMachine &TM) {
1170 return new PPCDAGToDAGISel(TM);
1171}
1172