blob: cce36e516284050dc9326f2a9b91b3193da2eb46 [file] [log] [blame]
Alkis Evlogimenos34d9bc92004-02-23 23:08:11 +00001//===-- llvm/CodeGen/VirtRegMap.cpp - Virtual Register Map ----------------===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Alkis Evlogimenos34d9bc92004-02-23 23:08:11 +00007//
8//===----------------------------------------------------------------------===//
9//
Chris Lattner8c4d88d2004-09-30 01:54:45 +000010// This file implements the VirtRegMap class.
11//
12// It also contains implementations of the the Spiller interface, which, given a
13// virtual register map and a machine function, eliminates all virtual
14// references by replacing them with physical register references - adding spill
Alkis Evlogimenos0d6c5b62004-02-24 08:58:30 +000015// code as necessary.
Alkis Evlogimenos34d9bc92004-02-23 23:08:11 +000016//
17//===----------------------------------------------------------------------===//
18
Chris Lattner8c4d88d2004-09-30 01:54:45 +000019#define DEBUG_TYPE "spiller"
Alkis Evlogimenos34d9bc92004-02-23 23:08:11 +000020#include "VirtRegMap.h"
Alkis Evlogimenos0d6c5b62004-02-24 08:58:30 +000021#include "llvm/Function.h"
Alkis Evlogimenos34d9bc92004-02-23 23:08:11 +000022#include "llvm/CodeGen/MachineFrameInfo.h"
Chris Lattner8c4d88d2004-09-30 01:54:45 +000023#include "llvm/CodeGen/MachineFunction.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000024#include "llvm/CodeGen/MachineRegisterInfo.h"
Alkis Evlogimenos34d9bc92004-02-23 23:08:11 +000025#include "llvm/Target/TargetMachine.h"
Alkis Evlogimenos0d6c5b62004-02-24 08:58:30 +000026#include "llvm/Target/TargetInstrInfo.h"
Reid Spencer551ccae2004-09-01 22:55:40 +000027#include "llvm/Support/CommandLine.h"
28#include "llvm/Support/Debug.h"
Chris Lattnera4f0b3a2006-08-27 12:54:02 +000029#include "llvm/Support/Compiler.h"
Evan Cheng957840b2007-02-21 02:22:03 +000030#include "llvm/ADT/BitVector.h"
Reid Spencer551ccae2004-09-01 22:55:40 +000031#include "llvm/ADT/Statistic.h"
32#include "llvm/ADT/STLExtras.h"
Chris Lattner08a4d5a2007-01-23 00:59:48 +000033#include "llvm/ADT/SmallSet.h"
Chris Lattner27f29162004-10-26 15:35:58 +000034#include <algorithm>
Alkis Evlogimenos34d9bc92004-02-23 23:08:11 +000035using namespace llvm;
36
Chris Lattnercd3245a2006-12-19 22:41:21 +000037STATISTIC(NumSpills, "Number of register spills");
Evan Cheng2638e1a2007-03-20 08:13:50 +000038STATISTIC(NumReMats, "Number of re-materialization");
Evan Chengb6ca4b32007-08-14 23:25:37 +000039STATISTIC(NumDRM , "Number of re-materializable defs elided");
Chris Lattnercd3245a2006-12-19 22:41:21 +000040STATISTIC(NumStores, "Number of stores added");
41STATISTIC(NumLoads , "Number of loads added");
42STATISTIC(NumReused, "Number of values reused");
43STATISTIC(NumDSE , "Number of dead stores elided");
44STATISTIC(NumDCE , "Number of copies elided");
Evan Chengd3653122008-02-27 03:04:06 +000045STATISTIC(NumDSS , "Number of dead spill slots removed");
Alkis Evlogimenos0d6c5b62004-02-24 08:58:30 +000046
Chris Lattnercd3245a2006-12-19 22:41:21 +000047namespace {
Chris Lattner8c4d88d2004-09-30 01:54:45 +000048 enum SpillerName { simple, local };
Alkis Evlogimenosdd420e02004-03-01 23:18:15 +000049
Andrew Lenharthed41f1b2006-07-20 17:28:38 +000050 static cl::opt<SpillerName>
Chris Lattner8c4d88d2004-09-30 01:54:45 +000051 SpillerOpt("spiller",
Chris Lattner7fb64342004-10-01 19:04:51 +000052 cl::desc("Spiller to use: (default: local)"),
Chris Lattner8c4d88d2004-09-30 01:54:45 +000053 cl::Prefix,
54 cl::values(clEnumVal(simple, " simple spiller"),
55 clEnumVal(local, " local spiller"),
56 clEnumValEnd),
Chris Lattner7fb64342004-10-01 19:04:51 +000057 cl::init(local));
Alkis Evlogimenos34d9bc92004-02-23 23:08:11 +000058}
59
Chris Lattner8c4d88d2004-09-30 01:54:45 +000060//===----------------------------------------------------------------------===//
61// VirtRegMap implementation
62//===----------------------------------------------------------------------===//
63
Chris Lattner29268692006-09-05 02:12:02 +000064VirtRegMap::VirtRegMap(MachineFunction &mf)
65 : TII(*mf.getTarget().getInstrInfo()), MF(mf),
Evan Cheng2638e1a2007-03-20 08:13:50 +000066 Virt2PhysMap(NO_PHYS_REG), Virt2StackSlotMap(NO_STACK_SLOT),
Evan Cheng81a03822007-11-17 00:40:40 +000067 Virt2ReMatIdMap(NO_STACK_SLOT), Virt2SplitMap(0),
Evan Chengd3653122008-02-27 03:04:06 +000068 Virt2SplitKillMap(0), ReMatMap(NULL), ReMatId(MAX_STACK_SLOT+1),
69 LowSpillSlot(NO_STACK_SLOT), HighSpillSlot(NO_STACK_SLOT) {
70 SpillSlotToUsesMap.resize(8);
Chris Lattner29268692006-09-05 02:12:02 +000071 grow();
72}
73
Chris Lattner8c4d88d2004-09-30 01:54:45 +000074void VirtRegMap::grow() {
Chris Lattner84bc5422007-12-31 04:13:23 +000075 unsigned LastVirtReg = MF.getRegInfo().getLastVirtReg();
Evan Cheng549f27d32007-08-13 23:45:17 +000076 Virt2PhysMap.grow(LastVirtReg);
77 Virt2StackSlotMap.grow(LastVirtReg);
78 Virt2ReMatIdMap.grow(LastVirtReg);
Evan Cheng81a03822007-11-17 00:40:40 +000079 Virt2SplitMap.grow(LastVirtReg);
Evan Chengadf85902007-12-05 09:51:10 +000080 Virt2SplitKillMap.grow(LastVirtReg);
Evan Cheng549f27d32007-08-13 23:45:17 +000081 ReMatMap.grow(LastVirtReg);
Alkis Evlogimenos34d9bc92004-02-23 23:08:11 +000082}
83
Chris Lattner8c4d88d2004-09-30 01:54:45 +000084int VirtRegMap::assignVirt2StackSlot(unsigned virtReg) {
Dan Gohman6f0d0242008-02-10 18:45:23 +000085 assert(TargetRegisterInfo::isVirtualRegister(virtReg));
Chris Lattner7f690e62004-09-30 02:15:18 +000086 assert(Virt2StackSlotMap[virtReg] == NO_STACK_SLOT &&
Chris Lattner8c4d88d2004-09-30 01:54:45 +000087 "attempt to assign stack slot to already spilled register");
Chris Lattner84bc5422007-12-31 04:13:23 +000088 const TargetRegisterClass* RC = MF.getRegInfo().getRegClass(virtReg);
Evan Chengd3653122008-02-27 03:04:06 +000089 int SS = MF.getFrameInfo()->CreateStackObject(RC->getSize(),
90 RC->getAlignment());
91 if (LowSpillSlot == NO_STACK_SLOT)
92 LowSpillSlot = SS;
93 if (HighSpillSlot == NO_STACK_SLOT || SS > HighSpillSlot)
94 HighSpillSlot = SS;
95 unsigned Idx = SS-LowSpillSlot;
96 while (Idx >= SpillSlotToUsesMap.size())
97 SpillSlotToUsesMap.resize(SpillSlotToUsesMap.size()*2);
98 Virt2StackSlotMap[virtReg] = SS;
Chris Lattner8c4d88d2004-09-30 01:54:45 +000099 ++NumSpills;
Evan Chengd3653122008-02-27 03:04:06 +0000100 return SS;
Chris Lattner8c4d88d2004-09-30 01:54:45 +0000101}
102
Evan Chengd3653122008-02-27 03:04:06 +0000103void VirtRegMap::assignVirt2StackSlot(unsigned virtReg, int SS) {
Dan Gohman6f0d0242008-02-10 18:45:23 +0000104 assert(TargetRegisterInfo::isVirtualRegister(virtReg));
Chris Lattner7f690e62004-09-30 02:15:18 +0000105 assert(Virt2StackSlotMap[virtReg] == NO_STACK_SLOT &&
Chris Lattner8c4d88d2004-09-30 01:54:45 +0000106 "attempt to assign stack slot to already spilled register");
Evan Chengd3653122008-02-27 03:04:06 +0000107 assert((SS >= 0 ||
108 (SS >= MF.getFrameInfo()->getObjectIndexBegin())) &&
Evan Cheng91935142007-04-04 07:40:01 +0000109 "illegal fixed frame index");
Evan Chengd3653122008-02-27 03:04:06 +0000110 Virt2StackSlotMap[virtReg] = SS;
Alkis Evlogimenos38af59a2004-05-29 20:38:05 +0000111}
112
Evan Cheng2638e1a2007-03-20 08:13:50 +0000113int VirtRegMap::assignVirtReMatId(unsigned virtReg) {
Dan Gohman6f0d0242008-02-10 18:45:23 +0000114 assert(TargetRegisterInfo::isVirtualRegister(virtReg));
Evan Cheng549f27d32007-08-13 23:45:17 +0000115 assert(Virt2ReMatIdMap[virtReg] == NO_STACK_SLOT &&
Evan Cheng2638e1a2007-03-20 08:13:50 +0000116 "attempt to assign re-mat id to already spilled register");
Evan Cheng549f27d32007-08-13 23:45:17 +0000117 Virt2ReMatIdMap[virtReg] = ReMatId;
Evan Cheng2638e1a2007-03-20 08:13:50 +0000118 return ReMatId++;
119}
120
Evan Cheng549f27d32007-08-13 23:45:17 +0000121void VirtRegMap::assignVirtReMatId(unsigned virtReg, int id) {
Dan Gohman6f0d0242008-02-10 18:45:23 +0000122 assert(TargetRegisterInfo::isVirtualRegister(virtReg));
Evan Cheng549f27d32007-08-13 23:45:17 +0000123 assert(Virt2ReMatIdMap[virtReg] == NO_STACK_SLOT &&
124 "attempt to assign re-mat id to already spilled register");
125 Virt2ReMatIdMap[virtReg] = id;
126}
127
Evan Cheng676dd7c2008-03-11 07:19:34 +0000128int VirtRegMap::getEmergencySpillSlot(const TargetRegisterClass *RC) {
129 std::map<const TargetRegisterClass*, int>::iterator I =
130 EmergencySpillSlots.find(RC);
131 if (I != EmergencySpillSlots.end())
132 return I->second;
133 int SS = MF.getFrameInfo()->CreateStackObject(RC->getSize(),
134 RC->getAlignment());
135 if (LowSpillSlot == NO_STACK_SLOT)
136 LowSpillSlot = SS;
137 if (HighSpillSlot == NO_STACK_SLOT || SS > HighSpillSlot)
138 HighSpillSlot = SS;
139 I->second = SS;
140 return SS;
141}
142
Evan Chengd3653122008-02-27 03:04:06 +0000143void VirtRegMap::addSpillSlotUse(int FI, MachineInstr *MI) {
144 if (!MF.getFrameInfo()->isFixedObjectIndex(FI)) {
145 assert(FI >= 0 && "Spill slot index should not be negative!");
146 SpillSlotToUsesMap[FI-LowSpillSlot].insert(MI);
147 }
148}
149
Chris Lattnerbec6a9e2004-10-01 23:15:36 +0000150void VirtRegMap::virtFolded(unsigned VirtReg, MachineInstr *OldMI,
Evan Chengaee4af62007-12-02 08:30:39 +0000151 MachineInstr *NewMI, ModRef MRInfo) {
Chris Lattnerbec6a9e2004-10-01 23:15:36 +0000152 // Move previous memory references folded to new instruction.
153 MI2VirtMapTy::iterator IP = MI2VirtMap.lower_bound(NewMI);
Misha Brukmanedf128a2005-04-21 22:36:52 +0000154 for (MI2VirtMapTy::iterator I = MI2VirtMap.lower_bound(OldMI),
Chris Lattnerbec6a9e2004-10-01 23:15:36 +0000155 E = MI2VirtMap.end(); I != E && I->first == OldMI; ) {
156 MI2VirtMap.insert(IP, std::make_pair(NewMI, I->second));
Chris Lattnerdbea9732004-09-30 16:35:08 +0000157 MI2VirtMap.erase(I++);
Chris Lattner8c4d88d2004-09-30 01:54:45 +0000158 }
Chris Lattnerdbea9732004-09-30 16:35:08 +0000159
Chris Lattner8c4d88d2004-09-30 01:54:45 +0000160 // add new memory reference
Chris Lattnerbec6a9e2004-10-01 23:15:36 +0000161 MI2VirtMap.insert(IP, std::make_pair(NewMI, std::make_pair(VirtReg, MRInfo)));
Alkis Evlogimenos5f375022004-03-01 20:05:10 +0000162}
163
Evan Cheng7f566252007-10-13 02:50:24 +0000164void VirtRegMap::virtFolded(unsigned VirtReg, MachineInstr *MI, ModRef MRInfo) {
165 MI2VirtMapTy::iterator IP = MI2VirtMap.lower_bound(MI);
166 MI2VirtMap.insert(IP, std::make_pair(MI, std::make_pair(VirtReg, MRInfo)));
167}
168
Evan Chengd3653122008-02-27 03:04:06 +0000169void VirtRegMap::RemoveMachineInstrFromMaps(MachineInstr *MI) {
170 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
171 MachineOperand &MO = MI->getOperand(i);
172 if (!MO.isFrameIndex())
173 continue;
174 int FI = MO.getIndex();
175 if (MF.getFrameInfo()->isFixedObjectIndex(FI))
176 continue;
177 SpillSlotToUsesMap[FI-LowSpillSlot].erase(MI);
178 }
179 MI2VirtMap.erase(MI);
180 SpillPt2VirtMap.erase(MI);
181 RestorePt2VirtMap.erase(MI);
Evan Cheng676dd7c2008-03-11 07:19:34 +0000182 EmergencySpillMap.erase(MI);
Evan Chengd3653122008-02-27 03:04:06 +0000183}
184
Chris Lattner7f690e62004-09-30 02:15:18 +0000185void VirtRegMap::print(std::ostream &OS) const {
Dan Gohman6f0d0242008-02-10 18:45:23 +0000186 const TargetRegisterInfo* TRI = MF.getTarget().getRegisterInfo();
Alkis Evlogimenos34d9bc92004-02-23 23:08:11 +0000187
Chris Lattner7f690e62004-09-30 02:15:18 +0000188 OS << "********** REGISTER MAP **********\n";
Dan Gohman6f0d0242008-02-10 18:45:23 +0000189 for (unsigned i = TargetRegisterInfo::FirstVirtualRegister,
Chris Lattner84bc5422007-12-31 04:13:23 +0000190 e = MF.getRegInfo().getLastVirtReg(); i <= e; ++i) {
Chris Lattner7f690e62004-09-30 02:15:18 +0000191 if (Virt2PhysMap[i] != (unsigned)VirtRegMap::NO_PHYS_REG)
Bill Wendlinge6d088a2008-02-26 21:47:57 +0000192 OS << "[reg" << i << " -> " << TRI->getName(Virt2PhysMap[i])
Bill Wendling74ab84c2008-02-26 21:11:01 +0000193 << "]\n";
Chris Lattner8c4d88d2004-09-30 01:54:45 +0000194 }
195
Dan Gohman6f0d0242008-02-10 18:45:23 +0000196 for (unsigned i = TargetRegisterInfo::FirstVirtualRegister,
Chris Lattner84bc5422007-12-31 04:13:23 +0000197 e = MF.getRegInfo().getLastVirtReg(); i <= e; ++i)
Chris Lattner7f690e62004-09-30 02:15:18 +0000198 if (Virt2StackSlotMap[i] != VirtRegMap::NO_STACK_SLOT)
199 OS << "[reg" << i << " -> fi#" << Virt2StackSlotMap[i] << "]\n";
200 OS << '\n';
Alkis Evlogimenos34d9bc92004-02-23 23:08:11 +0000201}
Alkis Evlogimenos0d6c5b62004-02-24 08:58:30 +0000202
Bill Wendlingb2b9c202006-11-17 02:09:07 +0000203void VirtRegMap::dump() const {
Bill Wendling5c7e3262006-12-17 05:15:13 +0000204 print(DOUT);
Bill Wendlingb2b9c202006-11-17 02:09:07 +0000205}
Alkis Evlogimenosdd420e02004-03-01 23:18:15 +0000206
Chris Lattner8c4d88d2004-09-30 01:54:45 +0000207
208//===----------------------------------------------------------------------===//
209// Simple Spiller Implementation
210//===----------------------------------------------------------------------===//
211
212Spiller::~Spiller() {}
Alkis Evlogimenosdd420e02004-03-01 23:18:15 +0000213
Alkis Evlogimenos0d6c5b62004-02-24 08:58:30 +0000214namespace {
Chris Lattnerf8c68f62006-06-28 22:17:39 +0000215 struct VISIBILITY_HIDDEN SimpleSpiller : public Spiller {
Chris Lattner35f27052006-05-01 21:16:03 +0000216 bool runOnMachineFunction(MachineFunction& mf, VirtRegMap &VRM);
Chris Lattner8c4d88d2004-09-30 01:54:45 +0000217 };
Alkis Evlogimenos0d6c5b62004-02-24 08:58:30 +0000218}
219
Chris Lattner35f27052006-05-01 21:16:03 +0000220bool SimpleSpiller::runOnMachineFunction(MachineFunction &MF, VirtRegMap &VRM) {
Bill Wendlingb2b9c202006-11-17 02:09:07 +0000221 DOUT << "********** REWRITE MACHINE CODE **********\n";
222 DOUT << "********** Function: " << MF.getFunction()->getName() << '\n';
Chris Lattnerb0f31bf2005-01-23 22:45:13 +0000223 const TargetMachine &TM = MF.getTarget();
Owen Andersonf6372aa2008-01-01 21:11:32 +0000224 const TargetInstrInfo &TII = *TM.getInstrInfo();
225
Chris Lattner8c4d88d2004-09-30 01:54:45 +0000226
Chris Lattner4ea1b822004-09-30 02:33:48 +0000227 // LoadedRegs - Keep track of which vregs are loaded, so that we only load
228 // each vreg once (in the case where a spilled vreg is used by multiple
229 // operands). This is always smaller than the number of operands to the
230 // current machine instr, so it should be small.
231 std::vector<unsigned> LoadedRegs;
Chris Lattner8c4d88d2004-09-30 01:54:45 +0000232
Chris Lattner0fc27cc2004-09-30 02:59:33 +0000233 for (MachineFunction::iterator MBBI = MF.begin(), E = MF.end();
234 MBBI != E; ++MBBI) {
Bill Wendlingb2b9c202006-11-17 02:09:07 +0000235 DOUT << MBBI->getBasicBlock()->getName() << ":\n";
Chris Lattner0fc27cc2004-09-30 02:59:33 +0000236 MachineBasicBlock &MBB = *MBBI;
237 for (MachineBasicBlock::iterator MII = MBB.begin(),
238 E = MBB.end(); MII != E; ++MII) {
239 MachineInstr &MI = *MII;
240 for (unsigned i = 0, e = MI.getNumOperands(); i != e; ++i) {
Chris Lattner7fb64342004-10-01 19:04:51 +0000241 MachineOperand &MO = MI.getOperand(i);
Anton Korobeynikov4c71dfe2008-02-20 11:10:28 +0000242 if (MO.isRegister() && MO.getReg()) {
Dan Gohman6f0d0242008-02-10 18:45:23 +0000243 if (TargetRegisterInfo::isVirtualRegister(MO.getReg())) {
Chris Lattner886dd912005-04-04 21:35:34 +0000244 unsigned VirtReg = MO.getReg();
245 unsigned PhysReg = VRM.getPhys(VirtReg);
Evan Cheng549f27d32007-08-13 23:45:17 +0000246 if (!VRM.isAssignedReg(VirtReg)) {
Chris Lattner886dd912005-04-04 21:35:34 +0000247 int StackSlot = VRM.getStackSlot(VirtReg);
Chris Lattnerbf9716b2005-09-30 01:29:00 +0000248 const TargetRegisterClass* RC =
Chris Lattner84bc5422007-12-31 04:13:23 +0000249 MF.getRegInfo().getRegClass(VirtReg);
Misha Brukmanedf128a2005-04-21 22:36:52 +0000250
Chris Lattner886dd912005-04-04 21:35:34 +0000251 if (MO.isUse() &&
252 std::find(LoadedRegs.begin(), LoadedRegs.end(), VirtReg)
253 == LoadedRegs.end()) {
Owen Andersonf6372aa2008-01-01 21:11:32 +0000254 TII.loadRegFromStackSlot(MBB, &MI, PhysReg, StackSlot, RC);
Evan Chengd3653122008-02-27 03:04:06 +0000255 MachineInstr *LoadMI = prior(MII);
256 VRM.addSpillSlotUse(StackSlot, LoadMI);
Chris Lattner886dd912005-04-04 21:35:34 +0000257 LoadedRegs.push_back(VirtReg);
258 ++NumLoads;
Evan Chengd3653122008-02-27 03:04:06 +0000259 DOUT << '\t' << *LoadMI;
Chris Lattner886dd912005-04-04 21:35:34 +0000260 }
Misha Brukmanedf128a2005-04-21 22:36:52 +0000261
Chris Lattner886dd912005-04-04 21:35:34 +0000262 if (MO.isDef()) {
Owen Andersonf6372aa2008-01-01 21:11:32 +0000263 TII.storeRegToStackSlot(MBB, next(MII), PhysReg, true,
Evan Chengd64b5c82007-12-05 03:14:33 +0000264 StackSlot, RC);
Evan Chengd3653122008-02-27 03:04:06 +0000265 MachineInstr *StoreMI = next(MII);
266 VRM.addSpillSlotUse(StackSlot, StoreMI);
Chris Lattner886dd912005-04-04 21:35:34 +0000267 ++NumStores;
268 }
Chris Lattner0fc27cc2004-09-30 02:59:33 +0000269 }
Chris Lattner84bc5422007-12-31 04:13:23 +0000270 MF.getRegInfo().setPhysRegUsed(PhysReg);
Chris Lattnere53f4a02006-05-04 17:52:23 +0000271 MI.getOperand(i).setReg(PhysReg);
Chris Lattner886dd912005-04-04 21:35:34 +0000272 } else {
Chris Lattner84bc5422007-12-31 04:13:23 +0000273 MF.getRegInfo().setPhysRegUsed(MO.getReg());
Chris Lattner8c4d88d2004-09-30 01:54:45 +0000274 }
Anton Korobeynikov4c71dfe2008-02-20 11:10:28 +0000275 }
Chris Lattner8c4d88d2004-09-30 01:54:45 +0000276 }
Chris Lattner886dd912005-04-04 21:35:34 +0000277
Bill Wendlingb2b9c202006-11-17 02:09:07 +0000278 DOUT << '\t' << MI;
Chris Lattner4ea1b822004-09-30 02:33:48 +0000279 LoadedRegs.clear();
Alkis Evlogimenosdd420e02004-03-01 23:18:15 +0000280 }
Chris Lattner8c4d88d2004-09-30 01:54:45 +0000281 }
282 return true;
283}
284
285//===----------------------------------------------------------------------===//
286// Local Spiller Implementation
287//===----------------------------------------------------------------------===//
288
289namespace {
Evan Cheng66f71632007-10-19 21:23:22 +0000290 class AvailableSpills;
291
Chris Lattner7fb64342004-10-01 19:04:51 +0000292 /// LocalSpiller - This spiller does a simple pass over the machine basic
293 /// block to attempt to keep spills in registers as much as possible for
294 /// blocks that have low register pressure (the vreg may be spilled due to
295 /// register pressure in other blocks).
Chris Lattnerf8c68f62006-06-28 22:17:39 +0000296 class VISIBILITY_HIDDEN LocalSpiller : public Spiller {
Chris Lattner84bc5422007-12-31 04:13:23 +0000297 MachineRegisterInfo *RegInfo;
Dan Gohman6f0d0242008-02-10 18:45:23 +0000298 const TargetRegisterInfo *TRI;
Chris Lattner7fb64342004-10-01 19:04:51 +0000299 const TargetInstrInfo *TII;
Chris Lattner8c4d88d2004-09-30 01:54:45 +0000300 public:
Chris Lattner35f27052006-05-01 21:16:03 +0000301 bool runOnMachineFunction(MachineFunction &MF, VirtRegMap &VRM) {
Chris Lattner84bc5422007-12-31 04:13:23 +0000302 RegInfo = &MF.getRegInfo();
Dan Gohman6f0d0242008-02-10 18:45:23 +0000303 TRI = MF.getTarget().getRegisterInfo();
Chris Lattner7fb64342004-10-01 19:04:51 +0000304 TII = MF.getTarget().getInstrInfo();
Bill Wendlingb2b9c202006-11-17 02:09:07 +0000305 DOUT << "\n**** Local spiller rewriting function '"
306 << MF.getFunction()->getName() << "':\n";
Chris Lattner84bc5422007-12-31 04:13:23 +0000307 DOUT << "**** Machine Instrs (NOTE! Does not include spills and reloads!)"
308 " ****\n";
David Greene04fa32f2007-09-06 16:36:39 +0000309 DEBUG(MF.dump());
Chris Lattner8c4d88d2004-09-30 01:54:45 +0000310
Chris Lattner7fb64342004-10-01 19:04:51 +0000311 for (MachineFunction::iterator MBB = MF.begin(), E = MF.end();
312 MBB != E; ++MBB)
Evan Cheng549f27d32007-08-13 23:45:17 +0000313 RewriteMBB(*MBB, VRM);
David Greene04fa32f2007-09-06 16:36:39 +0000314
Evan Chengd3653122008-02-27 03:04:06 +0000315 // Mark unused spill slots.
316 MachineFrameInfo *MFI = MF.getFrameInfo();
317 int SS = VRM.getLowSpillSlot();
318 if (SS != VirtRegMap::NO_STACK_SLOT)
319 for (int e = VRM.getHighSpillSlot(); SS <= e; ++SS)
320 if (!VRM.isSpillSlotUsed(SS)) {
321 MFI->RemoveStackObject(SS);
322 ++NumDSS;
323 }
324
David Greene04fa32f2007-09-06 16:36:39 +0000325 DOUT << "**** Post Machine Instrs ****\n";
326 DEBUG(MF.dump());
327
Chris Lattner7fb64342004-10-01 19:04:51 +0000328 return true;
329 }
Chris Lattner8c4d88d2004-09-30 01:54:45 +0000330 private:
Evan Cheng66f71632007-10-19 21:23:22 +0000331 bool PrepForUnfoldOpti(MachineBasicBlock &MBB,
332 MachineBasicBlock::iterator &MII,
333 std::vector<MachineInstr*> &MaybeDeadStores,
334 AvailableSpills &Spills, BitVector &RegKills,
335 std::vector<MachineOperand*> &KillOps,
336 VirtRegMap &VRM);
Evan Cheng81a03822007-11-17 00:40:40 +0000337 void SpillRegToStackSlot(MachineBasicBlock &MBB,
338 MachineBasicBlock::iterator &MII,
339 int Idx, unsigned PhysReg, int StackSlot,
340 const TargetRegisterClass *RC,
Evan Cheng35a3e4a2007-12-04 19:19:45 +0000341 bool isAvailable, MachineInstr *&LastStore,
Evan Cheng81a03822007-11-17 00:40:40 +0000342 AvailableSpills &Spills,
343 SmallSet<MachineInstr*, 4> &ReMatDefs,
344 BitVector &RegKills,
345 std::vector<MachineOperand*> &KillOps,
Evan Chenge4b39002007-12-03 21:31:55 +0000346 VirtRegMap &VRM);
Evan Cheng549f27d32007-08-13 23:45:17 +0000347 void RewriteMBB(MachineBasicBlock &MBB, VirtRegMap &VRM);
Chris Lattner8c4d88d2004-09-30 01:54:45 +0000348 };
349}
350
Chris Lattner66cf80f2006-02-03 23:13:58 +0000351/// AvailableSpills - As the local spiller is scanning and rewriting an MBB from
Evan Cheng549f27d32007-08-13 23:45:17 +0000352/// top down, keep track of which spills slots or remat are available in each
353/// register.
Chris Lattner593c9582006-02-03 23:28:46 +0000354///
355/// Note that not all physregs are created equal here. In particular, some
356/// physregs are reloads that we are allowed to clobber or ignore at any time.
357/// Other physregs are values that the register allocated program is using that
358/// we cannot CHANGE, but we can read if we like. We keep track of this on a
Evan Cheng549f27d32007-08-13 23:45:17 +0000359/// per-stack-slot / remat id basis as the low bit in the value of the
360/// SpillSlotsAvailable entries. The predicate 'canClobberPhysReg()' checks
361/// this bit and addAvailable sets it if.
Chris Lattnerf8c68f62006-06-28 22:17:39 +0000362namespace {
363class VISIBILITY_HIDDEN AvailableSpills {
Dan Gohman6f0d0242008-02-10 18:45:23 +0000364 const TargetRegisterInfo *TRI;
Chris Lattner66cf80f2006-02-03 23:13:58 +0000365 const TargetInstrInfo *TII;
366
Evan Cheng549f27d32007-08-13 23:45:17 +0000367 // SpillSlotsOrReMatsAvailable - This map keeps track of all of the spilled
368 // or remat'ed virtual register values that are still available, due to being
369 // loaded or stored to, but not invalidated yet.
370 std::map<int, unsigned> SpillSlotsOrReMatsAvailable;
Chris Lattner66cf80f2006-02-03 23:13:58 +0000371
Evan Cheng549f27d32007-08-13 23:45:17 +0000372 // PhysRegsAvailable - This is the inverse of SpillSlotsOrReMatsAvailable,
373 // indicating which stack slot values are currently held by a physreg. This
374 // is used to invalidate entries in SpillSlotsOrReMatsAvailable when a
375 // physreg is modified.
Chris Lattner66cf80f2006-02-03 23:13:58 +0000376 std::multimap<unsigned, int> PhysRegsAvailable;
377
Evan Cheng7a0d51c2006-12-14 07:54:05 +0000378 void disallowClobberPhysRegOnly(unsigned PhysReg);
379
Chris Lattner66cf80f2006-02-03 23:13:58 +0000380 void ClobberPhysRegOnly(unsigned PhysReg);
381public:
Dan Gohman6f0d0242008-02-10 18:45:23 +0000382 AvailableSpills(const TargetRegisterInfo *tri, const TargetInstrInfo *tii)
383 : TRI(tri), TII(tii) {
Chris Lattner66cf80f2006-02-03 23:13:58 +0000384 }
385
Dan Gohman6f0d0242008-02-10 18:45:23 +0000386 const TargetRegisterInfo *getRegInfo() const { return TRI; }
Evan Cheng91e23902007-02-23 01:13:26 +0000387
Evan Cheng549f27d32007-08-13 23:45:17 +0000388 /// getSpillSlotOrReMatPhysReg - If the specified stack slot or remat is
389 /// available in a physical register, return that PhysReg, otherwise
390 /// return 0.
391 unsigned getSpillSlotOrReMatPhysReg(int Slot) const {
392 std::map<int, unsigned>::const_iterator I =
393 SpillSlotsOrReMatsAvailable.find(Slot);
394 if (I != SpillSlotsOrReMatsAvailable.end()) {
Evan Chengb9591c62007-07-11 08:47:44 +0000395 return I->second >> 1; // Remove the CanClobber bit.
Evan Cheng91e23902007-02-23 01:13:26 +0000396 }
Chris Lattner66cf80f2006-02-03 23:13:58 +0000397 return 0;
398 }
Evan Chengde4e9422007-02-25 09:51:27 +0000399
Evan Cheng549f27d32007-08-13 23:45:17 +0000400 /// addAvailable - Mark that the specified stack slot / remat is available in
401 /// the specified physreg. If CanClobber is true, the physreg can be modified
402 /// at any time without changing the semantics of the program.
403 void addAvailable(int SlotOrReMat, MachineInstr *MI, unsigned Reg,
Evan Cheng91e23902007-02-23 01:13:26 +0000404 bool CanClobber = true) {
Chris Lattner86662492006-02-03 23:50:46 +0000405 // If this stack slot is thought to be available in some other physreg,
406 // remove its record.
Evan Cheng549f27d32007-08-13 23:45:17 +0000407 ModifyStackSlotOrReMat(SlotOrReMat);
Chris Lattner86662492006-02-03 23:50:46 +0000408
Evan Cheng549f27d32007-08-13 23:45:17 +0000409 PhysRegsAvailable.insert(std::make_pair(Reg, SlotOrReMat));
Evan Cheng90a43c32007-08-15 20:20:34 +0000410 SpillSlotsOrReMatsAvailable[SlotOrReMat]= (Reg << 1) | (unsigned)CanClobber;
Chris Lattner66cf80f2006-02-03 23:13:58 +0000411
Evan Cheng549f27d32007-08-13 23:45:17 +0000412 if (SlotOrReMat > VirtRegMap::MAX_STACK_SLOT)
413 DOUT << "Remembering RM#" << SlotOrReMat-VirtRegMap::MAX_STACK_SLOT-1;
Evan Cheng2638e1a2007-03-20 08:13:50 +0000414 else
Evan Cheng549f27d32007-08-13 23:45:17 +0000415 DOUT << "Remembering SS#" << SlotOrReMat;
Bill Wendlinge6d088a2008-02-26 21:47:57 +0000416 DOUT << " in physreg " << TRI->getName(Reg) << "\n";
Chris Lattner66cf80f2006-02-03 23:13:58 +0000417 }
Evan Cheng7a0d51c2006-12-14 07:54:05 +0000418
Chris Lattner593c9582006-02-03 23:28:46 +0000419 /// canClobberPhysReg - Return true if the spiller is allowed to change the
420 /// value of the specified stackslot register if it desires. The specified
421 /// stack slot must be available in a physreg for this query to make sense.
Evan Cheng549f27d32007-08-13 23:45:17 +0000422 bool canClobberPhysReg(int SlotOrReMat) const {
Evan Cheng90a43c32007-08-15 20:20:34 +0000423 assert(SpillSlotsOrReMatsAvailable.count(SlotOrReMat) &&
424 "Value not available!");
Evan Cheng549f27d32007-08-13 23:45:17 +0000425 return SpillSlotsOrReMatsAvailable.find(SlotOrReMat)->second & 1;
Chris Lattner593c9582006-02-03 23:28:46 +0000426 }
Evan Cheng35a3e4a2007-12-04 19:19:45 +0000427
Evan Cheng7a0d51c2006-12-14 07:54:05 +0000428 /// disallowClobberPhysReg - Unset the CanClobber bit of the specified
429 /// stackslot register. The register is still available but is no longer
430 /// allowed to be modifed.
431 void disallowClobberPhysReg(unsigned PhysReg);
432
Chris Lattner66cf80f2006-02-03 23:13:58 +0000433 /// ClobberPhysReg - This is called when the specified physreg changes
Evan Cheng66f71632007-10-19 21:23:22 +0000434 /// value. We use this to invalidate any info about stuff that lives in
Chris Lattner66cf80f2006-02-03 23:13:58 +0000435 /// it and any of its aliases.
436 void ClobberPhysReg(unsigned PhysReg);
437
Evan Cheng90a43c32007-08-15 20:20:34 +0000438 /// ModifyStackSlotOrReMat - This method is called when the value in a stack
439 /// slot changes. This removes information about which register the previous
440 /// value for this slot lives in (as the previous value is dead now).
Evan Cheng549f27d32007-08-13 23:45:17 +0000441 void ModifyStackSlotOrReMat(int SlotOrReMat);
Chris Lattner66cf80f2006-02-03 23:13:58 +0000442};
Chris Lattnerf8c68f62006-06-28 22:17:39 +0000443}
Chris Lattner66cf80f2006-02-03 23:13:58 +0000444
Evan Cheng7a0d51c2006-12-14 07:54:05 +0000445/// disallowClobberPhysRegOnly - Unset the CanClobber bit of the specified
446/// stackslot register. The register is still available but is no longer
447/// allowed to be modifed.
448void AvailableSpills::disallowClobberPhysRegOnly(unsigned PhysReg) {
449 std::multimap<unsigned, int>::iterator I =
450 PhysRegsAvailable.lower_bound(PhysReg);
451 while (I != PhysRegsAvailable.end() && I->first == PhysReg) {
Evan Cheng549f27d32007-08-13 23:45:17 +0000452 int SlotOrReMat = I->second;
Evan Cheng7a0d51c2006-12-14 07:54:05 +0000453 I++;
Evan Cheng549f27d32007-08-13 23:45:17 +0000454 assert((SpillSlotsOrReMatsAvailable[SlotOrReMat] >> 1) == PhysReg &&
Evan Cheng7a0d51c2006-12-14 07:54:05 +0000455 "Bidirectional map mismatch!");
Evan Cheng549f27d32007-08-13 23:45:17 +0000456 SpillSlotsOrReMatsAvailable[SlotOrReMat] &= ~1;
Bill Wendlinge6d088a2008-02-26 21:47:57 +0000457 DOUT << "PhysReg " << TRI->getName(PhysReg)
Evan Cheng7a0d51c2006-12-14 07:54:05 +0000458 << " copied, it is available for use but can no longer be modified\n";
459 }
460}
461
462/// disallowClobberPhysReg - Unset the CanClobber bit of the specified
463/// stackslot register and its aliases. The register and its aliases may
464/// still available but is no longer allowed to be modifed.
465void AvailableSpills::disallowClobberPhysReg(unsigned PhysReg) {
Dan Gohman6f0d0242008-02-10 18:45:23 +0000466 for (const unsigned *AS = TRI->getAliasSet(PhysReg); *AS; ++AS)
Evan Cheng7a0d51c2006-12-14 07:54:05 +0000467 disallowClobberPhysRegOnly(*AS);
468 disallowClobberPhysRegOnly(PhysReg);
469}
470
Chris Lattner66cf80f2006-02-03 23:13:58 +0000471/// ClobberPhysRegOnly - This is called when the specified physreg changes
472/// value. We use this to invalidate any info about stuff we thing lives in it.
473void AvailableSpills::ClobberPhysRegOnly(unsigned PhysReg) {
474 std::multimap<unsigned, int>::iterator I =
475 PhysRegsAvailable.lower_bound(PhysReg);
Chris Lattner07cf1412006-02-03 00:36:31 +0000476 while (I != PhysRegsAvailable.end() && I->first == PhysReg) {
Evan Cheng549f27d32007-08-13 23:45:17 +0000477 int SlotOrReMat = I->second;
Chris Lattner07cf1412006-02-03 00:36:31 +0000478 PhysRegsAvailable.erase(I++);
Evan Cheng549f27d32007-08-13 23:45:17 +0000479 assert((SpillSlotsOrReMatsAvailable[SlotOrReMat] >> 1) == PhysReg &&
Chris Lattner66cf80f2006-02-03 23:13:58 +0000480 "Bidirectional map mismatch!");
Evan Cheng549f27d32007-08-13 23:45:17 +0000481 SpillSlotsOrReMatsAvailable.erase(SlotOrReMat);
Bill Wendlinge6d088a2008-02-26 21:47:57 +0000482 DOUT << "PhysReg " << TRI->getName(PhysReg)
Evan Cheng2638e1a2007-03-20 08:13:50 +0000483 << " clobbered, invalidating ";
Evan Cheng549f27d32007-08-13 23:45:17 +0000484 if (SlotOrReMat > VirtRegMap::MAX_STACK_SLOT)
485 DOUT << "RM#" << SlotOrReMat-VirtRegMap::MAX_STACK_SLOT-1 << "\n";
Evan Cheng2638e1a2007-03-20 08:13:50 +0000486 else
Evan Cheng549f27d32007-08-13 23:45:17 +0000487 DOUT << "SS#" << SlotOrReMat << "\n";
Chris Lattner8c4d88d2004-09-30 01:54:45 +0000488 }
Chris Lattner8c4d88d2004-09-30 01:54:45 +0000489}
490
Chris Lattner66cf80f2006-02-03 23:13:58 +0000491/// ClobberPhysReg - This is called when the specified physreg changes
492/// value. We use this to invalidate any info about stuff we thing lives in
493/// it and any of its aliases.
494void AvailableSpills::ClobberPhysReg(unsigned PhysReg) {
Dan Gohman6f0d0242008-02-10 18:45:23 +0000495 for (const unsigned *AS = TRI->getAliasSet(PhysReg); *AS; ++AS)
Chris Lattner66cf80f2006-02-03 23:13:58 +0000496 ClobberPhysRegOnly(*AS);
497 ClobberPhysRegOnly(PhysReg);
Chris Lattner8c4d88d2004-09-30 01:54:45 +0000498}
499
Evan Cheng90a43c32007-08-15 20:20:34 +0000500/// ModifyStackSlotOrReMat - This method is called when the value in a stack
501/// slot changes. This removes information about which register the previous
502/// value for this slot lives in (as the previous value is dead now).
Evan Cheng549f27d32007-08-13 23:45:17 +0000503void AvailableSpills::ModifyStackSlotOrReMat(int SlotOrReMat) {
Evan Cheng90a43c32007-08-15 20:20:34 +0000504 std::map<int, unsigned>::iterator It =
505 SpillSlotsOrReMatsAvailable.find(SlotOrReMat);
Evan Cheng549f27d32007-08-13 23:45:17 +0000506 if (It == SpillSlotsOrReMatsAvailable.end()) return;
Evan Chengb9591c62007-07-11 08:47:44 +0000507 unsigned Reg = It->second >> 1;
Evan Cheng549f27d32007-08-13 23:45:17 +0000508 SpillSlotsOrReMatsAvailable.erase(It);
Chris Lattner07cf1412006-02-03 00:36:31 +0000509
510 // This register may hold the value of multiple stack slots, only remove this
511 // stack slot from the set of values the register contains.
512 std::multimap<unsigned, int>::iterator I = PhysRegsAvailable.lower_bound(Reg);
513 for (; ; ++I) {
514 assert(I != PhysRegsAvailable.end() && I->first == Reg &&
515 "Map inverse broken!");
Evan Cheng549f27d32007-08-13 23:45:17 +0000516 if (I->second == SlotOrReMat) break;
Chris Lattner07cf1412006-02-03 00:36:31 +0000517 }
518 PhysRegsAvailable.erase(I);
519}
520
521
Chris Lattner8c4d88d2004-09-30 01:54:45 +0000522
Evan Cheng28bb4622007-07-11 19:17:18 +0000523/// InvalidateKills - MI is going to be deleted. If any of its operands are
524/// marked kill, then invalidate the information.
525static void InvalidateKills(MachineInstr &MI, BitVector &RegKills,
Evan Chengc91f0b82007-08-14 20:23:13 +0000526 std::vector<MachineOperand*> &KillOps,
Evan Cheng66f71632007-10-19 21:23:22 +0000527 SmallVector<unsigned, 2> *KillRegs = NULL) {
Evan Cheng28bb4622007-07-11 19:17:18 +0000528 for (unsigned i = 0, e = MI.getNumOperands(); i != e; ++i) {
529 MachineOperand &MO = MI.getOperand(i);
Dan Gohman92dfe202007-09-14 20:33:02 +0000530 if (!MO.isRegister() || !MO.isUse() || !MO.isKill())
Evan Cheng28bb4622007-07-11 19:17:18 +0000531 continue;
532 unsigned Reg = MO.getReg();
Evan Chengb6ca4b32007-08-14 23:25:37 +0000533 if (KillRegs)
534 KillRegs->push_back(Reg);
Evan Cheng28bb4622007-07-11 19:17:18 +0000535 if (KillOps[Reg] == &MO) {
536 RegKills.reset(Reg);
537 KillOps[Reg] = NULL;
538 }
539 }
540}
541
Evan Cheng39c883c2007-12-11 23:36:57 +0000542/// InvalidateKill - A MI that defines the specified register is being deleted,
543/// invalidate the register kill information.
544static void InvalidateKill(unsigned Reg, BitVector &RegKills,
545 std::vector<MachineOperand*> &KillOps) {
546 if (RegKills[Reg]) {
Chris Lattnerf7382302007-12-30 21:56:09 +0000547 KillOps[Reg]->setIsKill(false);
Evan Cheng39c883c2007-12-11 23:36:57 +0000548 KillOps[Reg] = NULL;
549 RegKills.reset(Reg);
550 }
551}
552
Evan Chengb6ca4b32007-08-14 23:25:37 +0000553/// InvalidateRegDef - If the def operand of the specified def MI is now dead
554/// (since it's spill instruction is removed), mark it isDead. Also checks if
555/// the def MI has other definition operands that are not dead. Returns it by
556/// reference.
557static bool InvalidateRegDef(MachineBasicBlock::iterator I,
558 MachineInstr &NewDef, unsigned Reg,
559 bool &HasLiveDef) {
560 // Due to remat, it's possible this reg isn't being reused. That is,
561 // the def of this reg (by prev MI) is now dead.
562 MachineInstr *DefMI = I;
563 MachineOperand *DefOp = NULL;
564 for (unsigned i = 0, e = DefMI->getNumOperands(); i != e; ++i) {
565 MachineOperand &MO = DefMI->getOperand(i);
Dan Gohman92dfe202007-09-14 20:33:02 +0000566 if (MO.isRegister() && MO.isDef()) {
Evan Chengb6ca4b32007-08-14 23:25:37 +0000567 if (MO.getReg() == Reg)
568 DefOp = &MO;
569 else if (!MO.isDead())
570 HasLiveDef = true;
571 }
572 }
573 if (!DefOp)
574 return false;
575
576 bool FoundUse = false, Done = false;
577 MachineBasicBlock::iterator E = NewDef;
578 ++I; ++E;
579 for (; !Done && I != E; ++I) {
580 MachineInstr *NMI = I;
581 for (unsigned j = 0, ee = NMI->getNumOperands(); j != ee; ++j) {
582 MachineOperand &MO = NMI->getOperand(j);
Dan Gohman92dfe202007-09-14 20:33:02 +0000583 if (!MO.isRegister() || MO.getReg() != Reg)
Evan Chengb6ca4b32007-08-14 23:25:37 +0000584 continue;
585 if (MO.isUse())
586 FoundUse = true;
587 Done = true; // Stop after scanning all the operands of this MI.
588 }
589 }
590 if (!FoundUse) {
591 // Def is dead!
592 DefOp->setIsDead();
593 return true;
594 }
595 return false;
596}
597
Evan Cheng28bb4622007-07-11 19:17:18 +0000598/// UpdateKills - Track and update kill info. If a MI reads a register that is
599/// marked kill, then it must be due to register reuse. Transfer the kill info
600/// over.
601static void UpdateKills(MachineInstr &MI, BitVector &RegKills,
602 std::vector<MachineOperand*> &KillOps) {
Chris Lattner749c6f62008-01-07 07:27:27 +0000603 const TargetInstrDesc &TID = MI.getDesc();
Evan Cheng28bb4622007-07-11 19:17:18 +0000604 for (unsigned i = 0, e = MI.getNumOperands(); i != e; ++i) {
605 MachineOperand &MO = MI.getOperand(i);
Dan Gohman92dfe202007-09-14 20:33:02 +0000606 if (!MO.isRegister() || !MO.isUse())
Evan Cheng28bb4622007-07-11 19:17:18 +0000607 continue;
608 unsigned Reg = MO.getReg();
609 if (Reg == 0)
610 continue;
611
612 if (RegKills[Reg]) {
613 // That can't be right. Register is killed but not re-defined and it's
614 // being reused. Let's fix that.
Chris Lattnerf7382302007-12-30 21:56:09 +0000615 KillOps[Reg]->setIsKill(false);
Evan Cheng39c883c2007-12-11 23:36:57 +0000616 KillOps[Reg] = NULL;
617 RegKills.reset(Reg);
Chris Lattner749c6f62008-01-07 07:27:27 +0000618 if (i < TID.getNumOperands() &&
619 TID.getOperandConstraint(i, TOI::TIED_TO) == -1)
Evan Cheng28bb4622007-07-11 19:17:18 +0000620 // Unless it's a two-address operand, this is the new kill.
621 MO.setIsKill();
622 }
Evan Cheng28bb4622007-07-11 19:17:18 +0000623 if (MO.isKill()) {
624 RegKills.set(Reg);
625 KillOps[Reg] = &MO;
626 }
627 }
628
629 for (unsigned i = 0, e = MI.getNumOperands(); i != e; ++i) {
630 const MachineOperand &MO = MI.getOperand(i);
Dan Gohman92dfe202007-09-14 20:33:02 +0000631 if (!MO.isRegister() || !MO.isDef())
Evan Cheng28bb4622007-07-11 19:17:18 +0000632 continue;
633 unsigned Reg = MO.getReg();
634 RegKills.reset(Reg);
635 KillOps[Reg] = NULL;
636 }
637}
638
Evan Chengd70dbb52008-02-22 09:24:50 +0000639/// ReMaterialize - Re-materialize definition for Reg targetting DestReg.
640///
641static void ReMaterialize(MachineBasicBlock &MBB,
642 MachineBasicBlock::iterator &MII,
643 unsigned DestReg, unsigned Reg,
644 const TargetRegisterInfo *TRI,
645 VirtRegMap &VRM) {
646 TRI->reMaterialize(MBB, MII, DestReg, VRM.getReMaterializedMI(Reg));
647 MachineInstr *NewMI = prior(MII);
648 for (unsigned i = 0, e = NewMI->getNumOperands(); i != e; ++i) {
649 MachineOperand &MO = NewMI->getOperand(i);
650 if (!MO.isRegister() || MO.getReg() == 0)
651 continue;
652 unsigned VirtReg = MO.getReg();
653 if (TargetRegisterInfo::isPhysicalRegister(VirtReg))
654 continue;
655 assert(MO.isUse());
656 unsigned SubIdx = MO.getSubReg();
657 unsigned Phys = VRM.getPhys(VirtReg);
658 assert(Phys);
659 unsigned RReg = SubIdx ? TRI->getSubReg(Phys, SubIdx) : Phys;
660 MO.setReg(RReg);
661 }
662 ++NumReMats;
663}
664
Evan Cheng28bb4622007-07-11 19:17:18 +0000665
Chris Lattner7fb64342004-10-01 19:04:51 +0000666// ReusedOp - For each reused operand, we keep track of a bit of information, in
667// case we need to rollback upon processing a new operand. See comments below.
668namespace {
669 struct ReusedOp {
670 // The MachineInstr operand that reused an available value.
671 unsigned Operand;
Misha Brukmanedf128a2005-04-21 22:36:52 +0000672
Evan Cheng549f27d32007-08-13 23:45:17 +0000673 // StackSlotOrReMat - The spill slot or remat id of the value being reused.
674 unsigned StackSlotOrReMat;
Misha Brukmanedf128a2005-04-21 22:36:52 +0000675
Chris Lattner7fb64342004-10-01 19:04:51 +0000676 // PhysRegReused - The physical register the value was available in.
677 unsigned PhysRegReused;
Misha Brukmanedf128a2005-04-21 22:36:52 +0000678
Chris Lattner7fb64342004-10-01 19:04:51 +0000679 // AssignedPhysReg - The physreg that was assigned for use by the reload.
680 unsigned AssignedPhysReg;
Chris Lattner8a61a752005-10-06 17:19:06 +0000681
682 // VirtReg - The virtual register itself.
683 unsigned VirtReg;
Misha Brukmanedf128a2005-04-21 22:36:52 +0000684
Chris Lattner8a61a752005-10-06 17:19:06 +0000685 ReusedOp(unsigned o, unsigned ss, unsigned prr, unsigned apr,
686 unsigned vreg)
Evan Cheng90a43c32007-08-15 20:20:34 +0000687 : Operand(o), StackSlotOrReMat(ss), PhysRegReused(prr),
688 AssignedPhysReg(apr), VirtReg(vreg) {}
Chris Lattner7fb64342004-10-01 19:04:51 +0000689 };
Chris Lattner540fec62006-02-25 01:51:33 +0000690
691 /// ReuseInfo - This maintains a collection of ReuseOp's for each operand that
692 /// is reused instead of reloaded.
Chris Lattnerf8c68f62006-06-28 22:17:39 +0000693 class VISIBILITY_HIDDEN ReuseInfo {
Chris Lattner540fec62006-02-25 01:51:33 +0000694 MachineInstr &MI;
695 std::vector<ReusedOp> Reuses;
Evan Cheng957840b2007-02-21 02:22:03 +0000696 BitVector PhysRegsClobbered;
Chris Lattner540fec62006-02-25 01:51:33 +0000697 public:
Dan Gohman6f0d0242008-02-10 18:45:23 +0000698 ReuseInfo(MachineInstr &mi, const TargetRegisterInfo *tri) : MI(mi) {
699 PhysRegsClobbered.resize(tri->getNumRegs());
Evan Chenge077ef62006-11-04 00:21:55 +0000700 }
Chris Lattner540fec62006-02-25 01:51:33 +0000701
702 bool hasReuses() const {
703 return !Reuses.empty();
704 }
705
706 /// addReuse - If we choose to reuse a virtual register that is already
707 /// available instead of reloading it, remember that we did so.
Evan Cheng549f27d32007-08-13 23:45:17 +0000708 void addReuse(unsigned OpNo, unsigned StackSlotOrReMat,
Chris Lattner540fec62006-02-25 01:51:33 +0000709 unsigned PhysRegReused, unsigned AssignedPhysReg,
710 unsigned VirtReg) {
711 // If the reload is to the assigned register anyway, no undo will be
712 // required.
713 if (PhysRegReused == AssignedPhysReg) return;
714
715 // Otherwise, remember this.
Evan Cheng549f27d32007-08-13 23:45:17 +0000716 Reuses.push_back(ReusedOp(OpNo, StackSlotOrReMat, PhysRegReused,
Chris Lattner540fec62006-02-25 01:51:33 +0000717 AssignedPhysReg, VirtReg));
718 }
Evan Chenge077ef62006-11-04 00:21:55 +0000719
720 void markClobbered(unsigned PhysReg) {
Evan Cheng957840b2007-02-21 02:22:03 +0000721 PhysRegsClobbered.set(PhysReg);
Evan Chenge077ef62006-11-04 00:21:55 +0000722 }
723
724 bool isClobbered(unsigned PhysReg) const {
Evan Cheng957840b2007-02-21 02:22:03 +0000725 return PhysRegsClobbered.test(PhysReg);
Evan Chenge077ef62006-11-04 00:21:55 +0000726 }
Chris Lattner540fec62006-02-25 01:51:33 +0000727
728 /// GetRegForReload - We are about to emit a reload into PhysReg. If there
729 /// is some other operand that is using the specified register, either pick
730 /// a new register to use, or evict the previous reload and use this reg.
731 unsigned GetRegForReload(unsigned PhysReg, MachineInstr *MI,
732 AvailableSpills &Spills,
Evan Chengfff3e192007-08-14 09:11:18 +0000733 std::vector<MachineInstr*> &MaybeDeadStores,
Evan Cheng28bb4622007-07-11 19:17:18 +0000734 SmallSet<unsigned, 8> &Rejected,
735 BitVector &RegKills,
Evan Cheng549f27d32007-08-13 23:45:17 +0000736 std::vector<MachineOperand*> &KillOps,
737 VirtRegMap &VRM) {
Owen Andersonf6372aa2008-01-01 21:11:32 +0000738 const TargetInstrInfo* TII = MI->getParent()->getParent()->getTarget()
739 .getInstrInfo();
740
Chris Lattner540fec62006-02-25 01:51:33 +0000741 if (Reuses.empty()) return PhysReg; // This is most often empty.
742
743 for (unsigned ro = 0, e = Reuses.size(); ro != e; ++ro) {
744 ReusedOp &Op = Reuses[ro];
745 // If we find some other reuse that was supposed to use this register
746 // exactly for its reload, we can change this reload to use ITS reload
Evan Cheng3c82cab2007-01-19 22:40:14 +0000747 // register. That is, unless its reload register has already been
748 // considered and subsequently rejected because it has also been reused
749 // by another operand.
750 if (Op.PhysRegReused == PhysReg &&
751 Rejected.count(Op.AssignedPhysReg) == 0) {
Chris Lattner540fec62006-02-25 01:51:33 +0000752 // Yup, use the reload register that we didn't use before.
Evan Cheng3c82cab2007-01-19 22:40:14 +0000753 unsigned NewReg = Op.AssignedPhysReg;
754 Rejected.insert(PhysReg);
Evan Cheng28bb4622007-07-11 19:17:18 +0000755 return GetRegForReload(NewReg, MI, Spills, MaybeDeadStores, Rejected,
Evan Cheng549f27d32007-08-13 23:45:17 +0000756 RegKills, KillOps, VRM);
Chris Lattner540fec62006-02-25 01:51:33 +0000757 } else {
758 // Otherwise, we might also have a problem if a previously reused
759 // value aliases the new register. If so, codegen the previous reload
760 // and use this one.
761 unsigned PRRU = Op.PhysRegReused;
Dan Gohman6f0d0242008-02-10 18:45:23 +0000762 const TargetRegisterInfo *TRI = Spills.getRegInfo();
763 if (TRI->areAliases(PRRU, PhysReg)) {
Chris Lattner540fec62006-02-25 01:51:33 +0000764 // Okay, we found out that an alias of a reused register
765 // was used. This isn't good because it means we have
766 // to undo a previous reuse.
767 MachineBasicBlock *MBB = MI->getParent();
768 const TargetRegisterClass *AliasRC =
Chris Lattner84bc5422007-12-31 04:13:23 +0000769 MBB->getParent()->getRegInfo().getRegClass(Op.VirtReg);
Chris Lattner28bad082006-02-25 02:17:31 +0000770
771 // Copy Op out of the vector and remove it, we're going to insert an
772 // explicit load for it.
773 ReusedOp NewOp = Op;
774 Reuses.erase(Reuses.begin()+ro);
775
776 // Ok, we're going to try to reload the assigned physreg into the
777 // slot that we were supposed to in the first place. However, that
778 // register could hold a reuse. Check to see if it conflicts or
779 // would prefer us to use a different register.
780 unsigned NewPhysReg = GetRegForReload(NewOp.AssignedPhysReg,
Evan Cheng28bb4622007-07-11 19:17:18 +0000781 MI, Spills, MaybeDeadStores,
Evan Cheng549f27d32007-08-13 23:45:17 +0000782 Rejected, RegKills, KillOps, VRM);
Chris Lattner28bad082006-02-25 02:17:31 +0000783
Evan Chengd70dbb52008-02-22 09:24:50 +0000784 MachineBasicBlock::iterator MII = MI;
Evan Cheng549f27d32007-08-13 23:45:17 +0000785 if (NewOp.StackSlotOrReMat > VirtRegMap::MAX_STACK_SLOT) {
Evan Chengd70dbb52008-02-22 09:24:50 +0000786 ReMaterialize(*MBB, MII, NewPhysReg, NewOp.VirtReg, TRI, VRM);
Evan Cheng549f27d32007-08-13 23:45:17 +0000787 } else {
Evan Chengd70dbb52008-02-22 09:24:50 +0000788 TII->loadRegFromStackSlot(*MBB, MII, NewPhysReg,
Evan Cheng549f27d32007-08-13 23:45:17 +0000789 NewOp.StackSlotOrReMat, AliasRC);
Evan Chengd3653122008-02-27 03:04:06 +0000790 MachineInstr *LoadMI = prior(MII);
791 VRM.addSpillSlotUse(NewOp.StackSlotOrReMat, LoadMI);
Evan Chengfff3e192007-08-14 09:11:18 +0000792 // Any stores to this stack slot are not dead anymore.
793 MaybeDeadStores[NewOp.StackSlotOrReMat] = NULL;
Evan Cheng549f27d32007-08-13 23:45:17 +0000794 ++NumLoads;
795 }
Chris Lattner28bad082006-02-25 02:17:31 +0000796 Spills.ClobberPhysReg(NewPhysReg);
797 Spills.ClobberPhysReg(NewOp.PhysRegReused);
Chris Lattner540fec62006-02-25 01:51:33 +0000798
Chris Lattnere53f4a02006-05-04 17:52:23 +0000799 MI->getOperand(NewOp.Operand).setReg(NewPhysReg);
Chris Lattner540fec62006-02-25 01:51:33 +0000800
Evan Cheng549f27d32007-08-13 23:45:17 +0000801 Spills.addAvailable(NewOp.StackSlotOrReMat, MI, NewPhysReg);
Evan Cheng28bb4622007-07-11 19:17:18 +0000802 --MII;
803 UpdateKills(*MII, RegKills, KillOps);
804 DOUT << '\t' << *MII;
Chris Lattner540fec62006-02-25 01:51:33 +0000805
Bill Wendlingb2b9c202006-11-17 02:09:07 +0000806 DOUT << "Reuse undone!\n";
Chris Lattner540fec62006-02-25 01:51:33 +0000807 --NumReused;
Chris Lattner28bad082006-02-25 02:17:31 +0000808
809 // Finally, PhysReg is now available, go ahead and use it.
Chris Lattner540fec62006-02-25 01:51:33 +0000810 return PhysReg;
811 }
812 }
813 }
814 return PhysReg;
815 }
Evan Cheng3c82cab2007-01-19 22:40:14 +0000816
817 /// GetRegForReload - Helper for the above GetRegForReload(). Add a
818 /// 'Rejected' set to remember which registers have been considered and
819 /// rejected for the reload. This avoids infinite looping in case like
820 /// this:
821 /// t1 := op t2, t3
822 /// t2 <- assigned r0 for use by the reload but ended up reuse r1
823 /// t3 <- assigned r1 for use by the reload but ended up reuse r0
824 /// t1 <- desires r1
825 /// sees r1 is taken by t2, tries t2's reload register r0
826 /// sees r0 is taken by t3, tries t3's reload register r1
827 /// sees r1 is taken by t2, tries t2's reload register r0 ...
828 unsigned GetRegForReload(unsigned PhysReg, MachineInstr *MI,
829 AvailableSpills &Spills,
Evan Chengfff3e192007-08-14 09:11:18 +0000830 std::vector<MachineInstr*> &MaybeDeadStores,
Evan Cheng28bb4622007-07-11 19:17:18 +0000831 BitVector &RegKills,
Evan Cheng549f27d32007-08-13 23:45:17 +0000832 std::vector<MachineOperand*> &KillOps,
833 VirtRegMap &VRM) {
Chris Lattner08a4d5a2007-01-23 00:59:48 +0000834 SmallSet<unsigned, 8> Rejected;
Evan Cheng28bb4622007-07-11 19:17:18 +0000835 return GetRegForReload(PhysReg, MI, Spills, MaybeDeadStores, Rejected,
Evan Cheng549f27d32007-08-13 23:45:17 +0000836 RegKills, KillOps, VRM);
Evan Cheng3c82cab2007-01-19 22:40:14 +0000837 }
Chris Lattner540fec62006-02-25 01:51:33 +0000838 };
Chris Lattner7fb64342004-10-01 19:04:51 +0000839}
Chris Lattner8c4d88d2004-09-30 01:54:45 +0000840
Evan Cheng66f71632007-10-19 21:23:22 +0000841/// PrepForUnfoldOpti - Turn a store folding instruction into a load folding
842/// instruction. e.g.
843/// xorl %edi, %eax
844/// movl %eax, -32(%ebp)
845/// movl -36(%ebp), %eax
Bill Wendlingf059deb2008-02-26 10:51:52 +0000846/// orl %eax, -32(%ebp)
Evan Cheng66f71632007-10-19 21:23:22 +0000847/// ==>
848/// xorl %edi, %eax
849/// orl -36(%ebp), %eax
850/// mov %eax, -32(%ebp)
851/// This enables unfolding optimization for a subsequent instruction which will
852/// also eliminate the newly introduced store instruction.
853bool LocalSpiller::PrepForUnfoldOpti(MachineBasicBlock &MBB,
854 MachineBasicBlock::iterator &MII,
855 std::vector<MachineInstr*> &MaybeDeadStores,
856 AvailableSpills &Spills,
857 BitVector &RegKills,
858 std::vector<MachineOperand*> &KillOps,
859 VirtRegMap &VRM) {
860 MachineFunction &MF = *MBB.getParent();
861 MachineInstr &MI = *MII;
862 unsigned UnfoldedOpc = 0;
863 unsigned UnfoldPR = 0;
864 unsigned UnfoldVR = 0;
865 int FoldedSS = VirtRegMap::NO_STACK_SLOT;
866 VirtRegMap::MI2VirtMapTy::const_iterator I, End;
867 for (tie(I, End) = VRM.getFoldedVirts(&MI); I != End; ++I) {
868 // Only transform a MI that folds a single register.
869 if (UnfoldedOpc)
870 return false;
871 UnfoldVR = I->second.first;
872 VirtRegMap::ModRef MR = I->second.second;
873 if (VRM.isAssignedReg(UnfoldVR))
874 continue;
875 // If this reference is not a use, any previous store is now dead.
876 // Otherwise, the store to this stack slot is not dead anymore.
877 FoldedSS = VRM.getStackSlot(UnfoldVR);
878 MachineInstr* DeadStore = MaybeDeadStores[FoldedSS];
879 if (DeadStore && (MR & VirtRegMap::isModRef)) {
880 unsigned PhysReg = Spills.getSpillSlotOrReMatPhysReg(FoldedSS);
Evan Cheng6130f662008-03-05 00:59:57 +0000881 if (!PhysReg || !DeadStore->readsRegister(PhysReg))
Evan Cheng66f71632007-10-19 21:23:22 +0000882 continue;
883 UnfoldPR = PhysReg;
Owen Anderson6425f8b2008-01-07 01:35:56 +0000884 UnfoldedOpc = TII->getOpcodeAfterMemoryUnfold(MI.getOpcode(),
Evan Cheng66f71632007-10-19 21:23:22 +0000885 false, true);
886 }
887 }
888
889 if (!UnfoldedOpc)
890 return false;
891
892 for (unsigned i = 0, e = MI.getNumOperands(); i != e; ++i) {
893 MachineOperand &MO = MI.getOperand(i);
894 if (!MO.isRegister() || MO.getReg() == 0 || !MO.isUse())
895 continue;
896 unsigned VirtReg = MO.getReg();
Dan Gohman6f0d0242008-02-10 18:45:23 +0000897 if (TargetRegisterInfo::isPhysicalRegister(VirtReg) || MO.getSubReg())
Evan Cheng66f71632007-10-19 21:23:22 +0000898 continue;
899 if (VRM.isAssignedReg(VirtReg)) {
900 unsigned PhysReg = VRM.getPhys(VirtReg);
Dan Gohman6f0d0242008-02-10 18:45:23 +0000901 if (PhysReg && TRI->regsOverlap(PhysReg, UnfoldPR))
Evan Cheng66f71632007-10-19 21:23:22 +0000902 return false;
903 } else if (VRM.isReMaterialized(VirtReg))
904 continue;
905 int SS = VRM.getStackSlot(VirtReg);
906 unsigned PhysReg = Spills.getSpillSlotOrReMatPhysReg(SS);
907 if (PhysReg) {
Dan Gohman6f0d0242008-02-10 18:45:23 +0000908 if (TRI->regsOverlap(PhysReg, UnfoldPR))
Evan Cheng66f71632007-10-19 21:23:22 +0000909 return false;
910 continue;
911 }
912 PhysReg = VRM.getPhys(VirtReg);
Dan Gohman6f0d0242008-02-10 18:45:23 +0000913 if (!TRI->regsOverlap(PhysReg, UnfoldPR))
Evan Cheng66f71632007-10-19 21:23:22 +0000914 continue;
915
916 // Ok, we'll need to reload the value into a register which makes
917 // it impossible to perform the store unfolding optimization later.
918 // Let's see if it is possible to fold the load if the store is
919 // unfolded. This allows us to perform the store unfolding
920 // optimization.
921 SmallVector<MachineInstr*, 4> NewMIs;
Owen Anderson6425f8b2008-01-07 01:35:56 +0000922 if (TII->unfoldMemoryOperand(MF, &MI, UnfoldVR, false, false, NewMIs)) {
Evan Cheng66f71632007-10-19 21:23:22 +0000923 assert(NewMIs.size() == 1);
924 MachineInstr *NewMI = NewMIs.back();
925 NewMIs.clear();
Evan Cheng6130f662008-03-05 00:59:57 +0000926 int Idx = NewMI->findRegisterUseOperandIdx(VirtReg, false);
Evan Cheng81a03822007-11-17 00:40:40 +0000927 assert(Idx != -1);
Evan Chengaee4af62007-12-02 08:30:39 +0000928 SmallVector<unsigned, 2> Ops;
929 Ops.push_back(Idx);
Evan Chengf2f8c2a2008-02-08 22:05:27 +0000930 MachineInstr *FoldedMI = TII->foldMemoryOperand(MF, NewMI, Ops, SS);
Evan Cheng66f71632007-10-19 21:23:22 +0000931 if (FoldedMI) {
Evan Cheng21b3f312008-02-27 19:57:11 +0000932 VRM.addSpillSlotUse(SS, FoldedMI);
Evan Chengcbfb9b22007-10-22 03:01:44 +0000933 if (!VRM.hasPhys(UnfoldVR))
Evan Cheng66f71632007-10-19 21:23:22 +0000934 VRM.assignVirt2Phys(UnfoldVR, UnfoldPR);
Evan Cheng66f71632007-10-19 21:23:22 +0000935 VRM.virtFolded(VirtReg, FoldedMI, VirtRegMap::isRef);
936 MII = MBB.insert(MII, FoldedMI);
Evan Chengcada2452007-11-28 01:28:46 +0000937 VRM.RemoveMachineInstrFromMaps(&MI);
Evan Cheng66f71632007-10-19 21:23:22 +0000938 MBB.erase(&MI);
939 return true;
940 }
941 delete NewMI;
942 }
943 }
944 return false;
945}
Chris Lattner7fb64342004-10-01 19:04:51 +0000946
Evan Cheng7277a7d2007-11-02 17:35:08 +0000947/// findSuperReg - Find the SubReg's super-register of given register class
948/// where its SubIdx sub-register is SubReg.
949static unsigned findSuperReg(const TargetRegisterClass *RC, unsigned SubReg,
Dan Gohman6f0d0242008-02-10 18:45:23 +0000950 unsigned SubIdx, const TargetRegisterInfo *TRI) {
Evan Cheng7277a7d2007-11-02 17:35:08 +0000951 for (TargetRegisterClass::iterator I = RC->begin(), E = RC->end();
952 I != E; ++I) {
953 unsigned Reg = *I;
Dan Gohman6f0d0242008-02-10 18:45:23 +0000954 if (TRI->getSubReg(Reg, SubIdx) == SubReg)
Evan Cheng7277a7d2007-11-02 17:35:08 +0000955 return Reg;
956 }
957 return 0;
958}
959
Evan Cheng81a03822007-11-17 00:40:40 +0000960/// SpillRegToStackSlot - Spill a register to a specified stack slot. Check if
961/// the last store to the same slot is now dead. If so, remove the last store.
962void LocalSpiller::SpillRegToStackSlot(MachineBasicBlock &MBB,
963 MachineBasicBlock::iterator &MII,
964 int Idx, unsigned PhysReg, int StackSlot,
965 const TargetRegisterClass *RC,
Evan Cheng35a3e4a2007-12-04 19:19:45 +0000966 bool isAvailable, MachineInstr *&LastStore,
Evan Cheng81a03822007-11-17 00:40:40 +0000967 AvailableSpills &Spills,
968 SmallSet<MachineInstr*, 4> &ReMatDefs,
969 BitVector &RegKills,
970 std::vector<MachineOperand*> &KillOps,
Evan Chenge4b39002007-12-03 21:31:55 +0000971 VirtRegMap &VRM) {
Owen Andersonf6372aa2008-01-01 21:11:32 +0000972 TII->storeRegToStackSlot(MBB, next(MII), PhysReg, true, StackSlot, RC);
Evan Chengd3653122008-02-27 03:04:06 +0000973 MachineInstr *StoreMI = next(MII);
974 VRM.addSpillSlotUse(StackSlot, StoreMI);
975 DOUT << "Store:\t" << *StoreMI;
Evan Cheng81a03822007-11-17 00:40:40 +0000976
977 // If there is a dead store to this stack slot, nuke it now.
978 if (LastStore) {
979 DOUT << "Removed dead store:\t" << *LastStore;
980 ++NumDSE;
981 SmallVector<unsigned, 2> KillRegs;
982 InvalidateKills(*LastStore, RegKills, KillOps, &KillRegs);
983 MachineBasicBlock::iterator PrevMII = LastStore;
984 bool CheckDef = PrevMII != MBB.begin();
985 if (CheckDef)
986 --PrevMII;
Evan Chengcada2452007-11-28 01:28:46 +0000987 VRM.RemoveMachineInstrFromMaps(LastStore);
Evan Chengd3653122008-02-27 03:04:06 +0000988 MBB.erase(LastStore);
Evan Cheng81a03822007-11-17 00:40:40 +0000989 if (CheckDef) {
990 // Look at defs of killed registers on the store. Mark the defs
991 // as dead since the store has been deleted and they aren't
992 // being reused.
993 for (unsigned j = 0, ee = KillRegs.size(); j != ee; ++j) {
994 bool HasOtherDef = false;
995 if (InvalidateRegDef(PrevMII, *MII, KillRegs[j], HasOtherDef)) {
996 MachineInstr *DeadDef = PrevMII;
997 if (ReMatDefs.count(DeadDef) && !HasOtherDef) {
998 // FIXME: This assumes a remat def does not have side
999 // effects.
Evan Chengcada2452007-11-28 01:28:46 +00001000 VRM.RemoveMachineInstrFromMaps(DeadDef);
Evan Chengd3653122008-02-27 03:04:06 +00001001 MBB.erase(DeadDef);
Evan Cheng81a03822007-11-17 00:40:40 +00001002 ++NumDRM;
1003 }
1004 }
1005 }
1006 }
1007 }
1008
Evan Chenge4b39002007-12-03 21:31:55 +00001009 LastStore = next(MII);
Evan Cheng81a03822007-11-17 00:40:40 +00001010
1011 // If the stack slot value was previously available in some other
1012 // register, change it now. Otherwise, make the register available,
1013 // in PhysReg.
1014 Spills.ModifyStackSlotOrReMat(StackSlot);
1015 Spills.ClobberPhysReg(PhysReg);
Evan Cheng35a3e4a2007-12-04 19:19:45 +00001016 Spills.addAvailable(StackSlot, LastStore, PhysReg, isAvailable);
Evan Cheng81a03822007-11-17 00:40:40 +00001017 ++NumStores;
1018}
1019
Chris Lattner7fb64342004-10-01 19:04:51 +00001020/// rewriteMBB - Keep track of which spills are available even after the
Evan Cheng81a03822007-11-17 00:40:40 +00001021/// register allocator is done with them. If possible, avid reloading vregs.
Evan Cheng549f27d32007-08-13 23:45:17 +00001022void LocalSpiller::RewriteMBB(MachineBasicBlock &MBB, VirtRegMap &VRM) {
Bill Wendlingb2b9c202006-11-17 02:09:07 +00001023 DOUT << MBB.getBasicBlock()->getName() << ":\n";
Chris Lattner7fb64342004-10-01 19:04:51 +00001024
Evan Chengfff3e192007-08-14 09:11:18 +00001025 MachineFunction &MF = *MBB.getParent();
Owen Andersond10fd972007-12-31 06:32:00 +00001026
Chris Lattner66cf80f2006-02-03 23:13:58 +00001027 // Spills - Keep track of which spilled values are available in physregs so
1028 // that we can choose to reuse the physregs instead of emitting reloads.
Dan Gohman6f0d0242008-02-10 18:45:23 +00001029 AvailableSpills Spills(TRI, TII);
Chris Lattner66cf80f2006-02-03 23:13:58 +00001030
Chris Lattner52b25db2004-10-01 19:47:12 +00001031 // MaybeDeadStores - When we need to write a value back into a stack slot,
1032 // keep track of the inserted store. If the stack slot value is never read
1033 // (because the value was used from some available register, for example), and
1034 // subsequently stored to, the original store is dead. This map keeps track
1035 // of inserted stores that are not used. If we see a subsequent store to the
1036 // same stack slot, the original store is deleted.
Evan Chengfff3e192007-08-14 09:11:18 +00001037 std::vector<MachineInstr*> MaybeDeadStores;
1038 MaybeDeadStores.resize(MF.getFrameInfo()->getObjectIndexEnd(), NULL);
Chris Lattner52b25db2004-10-01 19:47:12 +00001039
Evan Chengb6ca4b32007-08-14 23:25:37 +00001040 // ReMatDefs - These are rematerializable def MIs which are not deleted.
1041 SmallSet<MachineInstr*, 4> ReMatDefs;
1042
Evan Cheng0c40d722007-07-11 05:28:39 +00001043 // Keep track of kill information.
Dan Gohman6f0d0242008-02-10 18:45:23 +00001044 BitVector RegKills(TRI->getNumRegs());
Evan Cheng0c40d722007-07-11 05:28:39 +00001045 std::vector<MachineOperand*> KillOps;
Dan Gohman6f0d0242008-02-10 18:45:23 +00001046 KillOps.resize(TRI->getNumRegs(), NULL);
Evan Cheng0c40d722007-07-11 05:28:39 +00001047
Chris Lattner7fb64342004-10-01 19:04:51 +00001048 for (MachineBasicBlock::iterator MII = MBB.begin(), E = MBB.end();
1049 MII != E; ) {
Chris Lattner7fb64342004-10-01 19:04:51 +00001050 MachineBasicBlock::iterator NextMII = MII; ++NextMII;
Evan Cheng0c40d722007-07-11 05:28:39 +00001051
Evan Cheng66f71632007-10-19 21:23:22 +00001052 VirtRegMap::MI2VirtMapTy::const_iterator I, End;
Evan Cheng0c40d722007-07-11 05:28:39 +00001053 bool Erased = false;
1054 bool BackTracked = false;
Evan Cheng66f71632007-10-19 21:23:22 +00001055 if (PrepForUnfoldOpti(MBB, MII,
1056 MaybeDeadStores, Spills, RegKills, KillOps, VRM))
1057 NextMII = next(MII);
Chris Lattner7fb64342004-10-01 19:04:51 +00001058
Evan Cheng66f71632007-10-19 21:23:22 +00001059 MachineInstr &MI = *MII;
Chris Lattner749c6f62008-01-07 07:27:27 +00001060 const TargetInstrDesc &TID = MI.getDesc();
Evan Chenge077ef62006-11-04 00:21:55 +00001061
Evan Cheng676dd7c2008-03-11 07:19:34 +00001062 if (VRM.hasEmergencySpills(&MI)) {
1063 // Spill physical register(s) in the rare case the allocator has run out
1064 // of registers to allocate.
1065 SmallSet<int, 4> UsedSS;
1066 std::vector<unsigned> &EmSpills = VRM.getEmergencySpills(&MI);
1067 for (unsigned i = 0, e = EmSpills.size(); i != e; ++i) {
1068 unsigned PhysReg = EmSpills[i];
1069 const TargetRegisterClass *RC =
1070 TRI->getPhysicalRegisterRegClass(PhysReg);
1071 assert(RC && "Unable to determine register class!");
1072 int SS = VRM.getEmergencySpillSlot(RC);
1073 if (UsedSS.count(SS))
1074 assert(0 && "Need to spill more than one physical registers!");
1075 UsedSS.insert(SS);
1076 TII->storeRegToStackSlot(MBB, MII, PhysReg, true, SS, RC);
1077 MachineInstr *StoreMI = prior(MII);
1078 VRM.addSpillSlotUse(SS, StoreMI);
1079 TII->loadRegFromStackSlot(MBB, next(MII), PhysReg, SS, RC);
1080 MachineInstr *LoadMI = next(MII);
1081 VRM.addSpillSlotUse(SS, LoadMI);
1082 ++NumSpills;
1083 }
1084 }
1085
Evan Cheng0cbb1162007-11-29 01:06:25 +00001086 // Insert restores here if asked to.
1087 if (VRM.isRestorePt(&MI)) {
1088 std::vector<unsigned> &RestoreRegs = VRM.getRestorePtRestores(&MI);
1089 for (unsigned i = 0, e = RestoreRegs.size(); i != e; ++i) {
Evan Chengd70dbb52008-02-22 09:24:50 +00001090 unsigned VirtReg = RestoreRegs[e-i-1]; // Reverse order.
Evan Cheng0cbb1162007-11-29 01:06:25 +00001091 if (!VRM.getPreSplitReg(VirtReg))
1092 continue; // Split interval spilled again.
1093 unsigned Phys = VRM.getPhys(VirtReg);
Chris Lattner84bc5422007-12-31 04:13:23 +00001094 RegInfo->setPhysRegUsed(Phys);
Evan Cheng0cbb1162007-11-29 01:06:25 +00001095 if (VRM.isReMaterialized(VirtReg)) {
Evan Chengd70dbb52008-02-22 09:24:50 +00001096 ReMaterialize(MBB, MII, Phys, VirtReg, TRI, VRM);
Evan Cheng0cbb1162007-11-29 01:06:25 +00001097 } else {
Chris Lattner84bc5422007-12-31 04:13:23 +00001098 const TargetRegisterClass* RC = RegInfo->getRegClass(VirtReg);
Evan Chengd3653122008-02-27 03:04:06 +00001099 int SS = VRM.getStackSlot(VirtReg);
1100 TII->loadRegFromStackSlot(MBB, &MI, Phys, SS, RC);
1101 MachineInstr *LoadMI = prior(MII);
1102 VRM.addSpillSlotUse(SS, LoadMI);
Evan Cheng0cbb1162007-11-29 01:06:25 +00001103 ++NumLoads;
1104 }
1105 // This invalidates Phys.
1106 Spills.ClobberPhysReg(Phys);
1107 UpdateKills(*prior(MII), RegKills, KillOps);
1108 DOUT << '\t' << *prior(MII);
1109 }
1110 }
1111
Evan Cheng81a03822007-11-17 00:40:40 +00001112 // Insert spills here if asked to.
Evan Chengcada2452007-11-28 01:28:46 +00001113 if (VRM.isSpillPt(&MI)) {
Evan Chengb50bb8c2007-12-05 08:16:32 +00001114 std::vector<std::pair<unsigned,bool> > &SpillRegs =
1115 VRM.getSpillPtSpills(&MI);
Evan Chengcada2452007-11-28 01:28:46 +00001116 for (unsigned i = 0, e = SpillRegs.size(); i != e; ++i) {
Evan Chengb50bb8c2007-12-05 08:16:32 +00001117 unsigned VirtReg = SpillRegs[i].first;
1118 bool isKill = SpillRegs[i].second;
Evan Chengcada2452007-11-28 01:28:46 +00001119 if (!VRM.getPreSplitReg(VirtReg))
1120 continue; // Split interval spilled again.
Chris Lattner84bc5422007-12-31 04:13:23 +00001121 const TargetRegisterClass *RC = RegInfo->getRegClass(VirtReg);
Evan Chengcada2452007-11-28 01:28:46 +00001122 unsigned Phys = VRM.getPhys(VirtReg);
1123 int StackSlot = VRM.getStackSlot(VirtReg);
Owen Andersonf6372aa2008-01-01 21:11:32 +00001124 TII->storeRegToStackSlot(MBB, next(MII), Phys, isKill, StackSlot, RC);
Evan Chengd64b5c82007-12-05 03:14:33 +00001125 MachineInstr *StoreMI = next(MII);
Evan Chengd3653122008-02-27 03:04:06 +00001126 VRM.addSpillSlotUse(StackSlot, StoreMI);
Evan Chengd64b5c82007-12-05 03:14:33 +00001127 DOUT << "Store:\t" << StoreMI;
1128 VRM.virtFolded(VirtReg, StoreMI, VirtRegMap::isMod);
Evan Chengcada2452007-11-28 01:28:46 +00001129 }
Evan Chenge4b39002007-12-03 21:31:55 +00001130 NextMII = next(MII);
Evan Cheng81a03822007-11-17 00:40:40 +00001131 }
1132
1133 /// ReusedOperands - Keep track of operand reuse in case we need to undo
1134 /// reuse.
Dan Gohman6f0d0242008-02-10 18:45:23 +00001135 ReuseInfo ReusedOperands(MI, TRI);
Evan Chengb2fd65f2008-02-22 19:22:06 +00001136 SmallVector<unsigned, 4> VirtUseOps;
Chris Lattner7fb64342004-10-01 19:04:51 +00001137 for (unsigned i = 0, e = MI.getNumOperands(); i != e; ++i) {
1138 MachineOperand &MO = MI.getOperand(i);
Chris Lattner50ea01e2005-09-09 20:29:51 +00001139 if (!MO.isRegister() || MO.getReg() == 0)
1140 continue; // Ignore non-register operands.
1141
Evan Cheng32dfbea2007-10-12 08:50:34 +00001142 unsigned VirtReg = MO.getReg();
Dan Gohman6f0d0242008-02-10 18:45:23 +00001143 if (TargetRegisterInfo::isPhysicalRegister(VirtReg)) {
Chris Lattner50ea01e2005-09-09 20:29:51 +00001144 // Ignore physregs for spilling, but remember that it is used by this
1145 // function.
Chris Lattner84bc5422007-12-31 04:13:23 +00001146 RegInfo->setPhysRegUsed(VirtReg);
Chris Lattner50ea01e2005-09-09 20:29:51 +00001147 continue;
1148 }
Evan Chengb2fd65f2008-02-22 19:22:06 +00001149
1150 // We want to process implicit virtual register uses first.
1151 if (MO.isImplicit())
1152 VirtUseOps.insert(VirtUseOps.begin(), i);
1153 else
1154 VirtUseOps.push_back(i);
1155 }
1156
1157 // Process all of the spilled uses and all non spilled reg references.
1158 for (unsigned j = 0, e = VirtUseOps.size(); j != e; ++j) {
1159 unsigned i = VirtUseOps[j];
1160 MachineOperand &MO = MI.getOperand(i);
1161 unsigned VirtReg = MO.getReg();
Dan Gohman6f0d0242008-02-10 18:45:23 +00001162 assert(TargetRegisterInfo::isVirtualRegister(VirtReg) &&
Evan Chengb2fd65f2008-02-22 19:22:06 +00001163 "Not a virtual register?");
Evan Cheng70306f82007-12-03 09:58:48 +00001164
Evan Chengc498b022007-11-14 07:59:08 +00001165 unsigned SubIdx = MO.getSubReg();
Evan Cheng549f27d32007-08-13 23:45:17 +00001166 if (VRM.isAssignedReg(VirtReg)) {
Chris Lattner50ea01e2005-09-09 20:29:51 +00001167 // This virtual register was assigned a physreg!
1168 unsigned Phys = VRM.getPhys(VirtReg);
Chris Lattner84bc5422007-12-31 04:13:23 +00001169 RegInfo->setPhysRegUsed(Phys);
Evan Chenge077ef62006-11-04 00:21:55 +00001170 if (MO.isDef())
1171 ReusedOperands.markClobbered(Phys);
Dan Gohman6f0d0242008-02-10 18:45:23 +00001172 unsigned RReg = SubIdx ? TRI->getSubReg(Phys, SubIdx) : Phys;
Evan Cheng32dfbea2007-10-12 08:50:34 +00001173 MI.getOperand(i).setReg(RReg);
Chris Lattner50ea01e2005-09-09 20:29:51 +00001174 continue;
1175 }
1176
1177 // This virtual register is now known to be a spilled value.
1178 if (!MO.isUse())
1179 continue; // Handle defs in the loop below (handle use&def here though)
Chris Lattner7fb64342004-10-01 19:04:51 +00001180
Evan Cheng549f27d32007-08-13 23:45:17 +00001181 bool DoReMat = VRM.isReMaterialized(VirtReg);
1182 int SSorRMId = DoReMat
1183 ? VRM.getReMatId(VirtReg) : VRM.getStackSlot(VirtReg);
Evan Chengdc6be192007-08-14 05:42:54 +00001184 int ReuseSlot = SSorRMId;
Chris Lattner7fb64342004-10-01 19:04:51 +00001185
Chris Lattner50ea01e2005-09-09 20:29:51 +00001186 // Check to see if this stack slot is available.
Evan Chengdc6be192007-08-14 05:42:54 +00001187 unsigned PhysReg = Spills.getSpillSlotOrReMatPhysReg(SSorRMId);
Evan Cheng32dfbea2007-10-12 08:50:34 +00001188
1189 // If this is a sub-register use, make sure the reuse register is in the
1190 // right register class. For example, for x86 not all of the 32-bit
1191 // registers have accessible sub-registers.
1192 // Similarly so for EXTRACT_SUBREG. Consider this:
1193 // EDI = op
1194 // MOV32_mr fi#1, EDI
1195 // ...
1196 // = EXTRACT_SUBREG fi#1
1197 // fi#1 is available in EDI, but it cannot be reused because it's not in
1198 // the right register file.
1199 if (PhysReg &&
Evan Chengc498b022007-11-14 07:59:08 +00001200 (SubIdx || MI.getOpcode() == TargetInstrInfo::EXTRACT_SUBREG)) {
Chris Lattner84bc5422007-12-31 04:13:23 +00001201 const TargetRegisterClass* RC = RegInfo->getRegClass(VirtReg);
Evan Cheng32dfbea2007-10-12 08:50:34 +00001202 if (!RC->contains(PhysReg))
1203 PhysReg = 0;
1204 }
1205
Evan Chengdc6be192007-08-14 05:42:54 +00001206 if (PhysReg) {
Chris Lattner29268692006-09-05 02:12:02 +00001207 // This spilled operand might be part of a two-address operand. If this
1208 // is the case, then changing it will necessarily require changing the
1209 // def part of the instruction as well. However, in some cases, we
1210 // aren't allowed to modify the reused register. If none of these cases
1211 // apply, reuse it.
1212 bool CanReuse = true;
Chris Lattner749c6f62008-01-07 07:27:27 +00001213 int ti = TID.getOperandConstraint(i, TOI::TIED_TO);
Evan Cheng360c2dd2006-11-01 23:06:55 +00001214 if (ti != -1 &&
Dan Gohman92dfe202007-09-14 20:33:02 +00001215 MI.getOperand(ti).isRegister() &&
Evan Cheng360c2dd2006-11-01 23:06:55 +00001216 MI.getOperand(ti).getReg() == VirtReg) {
Chris Lattner29268692006-09-05 02:12:02 +00001217 // Okay, we have a two address operand. We can reuse this physreg as
Evan Cheng3c82cab2007-01-19 22:40:14 +00001218 // long as we are allowed to clobber the value and there isn't an
1219 // earlier def that has already clobbered the physreg.
Evan Chengdc6be192007-08-14 05:42:54 +00001220 CanReuse = Spills.canClobberPhysReg(ReuseSlot) &&
Evan Chenge077ef62006-11-04 00:21:55 +00001221 !ReusedOperands.isClobbered(PhysReg);
Chris Lattner29268692006-09-05 02:12:02 +00001222 }
1223
1224 if (CanReuse) {
Chris Lattneraddc55a2006-04-28 01:46:50 +00001225 // If this stack slot value is already available, reuse it!
Evan Chengdc6be192007-08-14 05:42:54 +00001226 if (ReuseSlot > VirtRegMap::MAX_STACK_SLOT)
1227 DOUT << "Reusing RM#" << ReuseSlot-VirtRegMap::MAX_STACK_SLOT-1;
Evan Cheng2638e1a2007-03-20 08:13:50 +00001228 else
Evan Chengdc6be192007-08-14 05:42:54 +00001229 DOUT << "Reusing SS#" << ReuseSlot;
Evan Cheng2638e1a2007-03-20 08:13:50 +00001230 DOUT << " from physreg "
Bill Wendlinge6d088a2008-02-26 21:47:57 +00001231 << TRI->getName(PhysReg) << " for vreg"
Bill Wendlingb2b9c202006-11-17 02:09:07 +00001232 << VirtReg <<" instead of reloading into physreg "
Bill Wendlinge6d088a2008-02-26 21:47:57 +00001233 << TRI->getName(VRM.getPhys(VirtReg)) << "\n";
Dan Gohman6f0d0242008-02-10 18:45:23 +00001234 unsigned RReg = SubIdx ? TRI->getSubReg(PhysReg, SubIdx) : PhysReg;
Evan Cheng32dfbea2007-10-12 08:50:34 +00001235 MI.getOperand(i).setReg(RReg);
Chris Lattneraddc55a2006-04-28 01:46:50 +00001236
1237 // The only technical detail we have is that we don't know that
1238 // PhysReg won't be clobbered by a reloaded stack slot that occurs
1239 // later in the instruction. In particular, consider 'op V1, V2'.
1240 // If V1 is available in physreg R0, we would choose to reuse it
1241 // here, instead of reloading it into the register the allocator
1242 // indicated (say R1). However, V2 might have to be reloaded
1243 // later, and it might indicate that it needs to live in R0. When
1244 // this occurs, we need to have information available that
1245 // indicates it is safe to use R1 for the reload instead of R0.
1246 //
1247 // To further complicate matters, we might conflict with an alias,
1248 // or R0 and R1 might not be compatible with each other. In this
1249 // case, we actually insert a reload for V1 in R1, ensuring that
1250 // we can get at R0 or its alias.
Evan Chengdc6be192007-08-14 05:42:54 +00001251 ReusedOperands.addReuse(i, ReuseSlot, PhysReg,
Chris Lattneraddc55a2006-04-28 01:46:50 +00001252 VRM.getPhys(VirtReg), VirtReg);
Evan Chenge077ef62006-11-04 00:21:55 +00001253 if (ti != -1)
1254 // Only mark it clobbered if this is a use&def operand.
1255 ReusedOperands.markClobbered(PhysReg);
Chris Lattneraddc55a2006-04-28 01:46:50 +00001256 ++NumReused;
Evan Chengfff3e192007-08-14 09:11:18 +00001257
1258 if (MI.getOperand(i).isKill() &&
1259 ReuseSlot <= VirtRegMap::MAX_STACK_SLOT) {
1260 // This was the last use and the spilled value is still available
1261 // for reuse. That means the spill was unnecessary!
1262 MachineInstr* DeadStore = MaybeDeadStores[ReuseSlot];
1263 if (DeadStore) {
1264 DOUT << "Removed dead store:\t" << *DeadStore;
1265 InvalidateKills(*DeadStore, RegKills, KillOps);
Evan Chengcada2452007-11-28 01:28:46 +00001266 VRM.RemoveMachineInstrFromMaps(DeadStore);
Evan Cheng66f71632007-10-19 21:23:22 +00001267 MBB.erase(DeadStore);
Evan Chengfff3e192007-08-14 09:11:18 +00001268 MaybeDeadStores[ReuseSlot] = NULL;
1269 ++NumDSE;
1270 }
1271 }
Chris Lattneraddc55a2006-04-28 01:46:50 +00001272 continue;
Evan Cheng32dfbea2007-10-12 08:50:34 +00001273 } // CanReuse
Chris Lattneraddc55a2006-04-28 01:46:50 +00001274
1275 // Otherwise we have a situation where we have a two-address instruction
1276 // whose mod/ref operand needs to be reloaded. This reload is already
1277 // available in some register "PhysReg", but if we used PhysReg as the
1278 // operand to our 2-addr instruction, the instruction would modify
1279 // PhysReg. This isn't cool if something later uses PhysReg and expects
1280 // to get its initial value.
Chris Lattner50ea01e2005-09-09 20:29:51 +00001281 //
Chris Lattneraddc55a2006-04-28 01:46:50 +00001282 // To avoid this problem, and to avoid doing a load right after a store,
1283 // we emit a copy from PhysReg into the designated register for this
1284 // operand.
1285 unsigned DesignatedReg = VRM.getPhys(VirtReg);
1286 assert(DesignatedReg && "Must map virtreg to physreg!");
1287
1288 // Note that, if we reused a register for a previous operand, the
1289 // register we want to reload into might not actually be
1290 // available. If this occurs, use the register indicated by the
1291 // reuser.
1292 if (ReusedOperands.hasReuses())
1293 DesignatedReg = ReusedOperands.GetRegForReload(DesignatedReg, &MI,
Evan Cheng549f27d32007-08-13 23:45:17 +00001294 Spills, MaybeDeadStores, RegKills, KillOps, VRM);
Chris Lattneraddc55a2006-04-28 01:46:50 +00001295
Chris Lattnerba1fc3d2006-04-28 04:43:18 +00001296 // If the mapped designated register is actually the physreg we have
1297 // incoming, we don't need to inserted a dead copy.
1298 if (DesignatedReg == PhysReg) {
1299 // If this stack slot value is already available, reuse it!
Evan Chengdc6be192007-08-14 05:42:54 +00001300 if (ReuseSlot > VirtRegMap::MAX_STACK_SLOT)
1301 DOUT << "Reusing RM#" << ReuseSlot-VirtRegMap::MAX_STACK_SLOT-1;
Evan Cheng2638e1a2007-03-20 08:13:50 +00001302 else
Evan Chengdc6be192007-08-14 05:42:54 +00001303 DOUT << "Reusing SS#" << ReuseSlot;
Bill Wendlinge6d088a2008-02-26 21:47:57 +00001304 DOUT << " from physreg " << TRI->getName(PhysReg)
Bill Wendling6ef781f2008-02-27 06:33:05 +00001305 << " for vreg" << VirtReg
Bill Wendlingb2b9c202006-11-17 02:09:07 +00001306 << " instead of reloading into same physreg.\n";
Dan Gohman6f0d0242008-02-10 18:45:23 +00001307 unsigned RReg = SubIdx ? TRI->getSubReg(PhysReg, SubIdx) : PhysReg;
Evan Cheng32dfbea2007-10-12 08:50:34 +00001308 MI.getOperand(i).setReg(RReg);
Evan Cheng7277a7d2007-11-02 17:35:08 +00001309 ReusedOperands.markClobbered(RReg);
Chris Lattnerba1fc3d2006-04-28 04:43:18 +00001310 ++NumReused;
1311 continue;
1312 }
1313
Chris Lattner84bc5422007-12-31 04:13:23 +00001314 const TargetRegisterClass* RC = RegInfo->getRegClass(VirtReg);
1315 RegInfo->setPhysRegUsed(DesignatedReg);
Evan Chenge077ef62006-11-04 00:21:55 +00001316 ReusedOperands.markClobbered(DesignatedReg);
Owen Andersond10fd972007-12-31 06:32:00 +00001317 TII->copyRegToReg(MBB, &MI, DesignatedReg, PhysReg, RC, RC);
Evan Chengde4e9422007-02-25 09:51:27 +00001318
Evan Cheng6b448092007-03-02 08:52:00 +00001319 MachineInstr *CopyMI = prior(MII);
Evan Cheng0c40d722007-07-11 05:28:39 +00001320 UpdateKills(*CopyMI, RegKills, KillOps);
Evan Chengde4e9422007-02-25 09:51:27 +00001321
Chris Lattneraddc55a2006-04-28 01:46:50 +00001322 // This invalidates DesignatedReg.
1323 Spills.ClobberPhysReg(DesignatedReg);
1324
Evan Chengdc6be192007-08-14 05:42:54 +00001325 Spills.addAvailable(ReuseSlot, &MI, DesignatedReg);
Evan Cheng32dfbea2007-10-12 08:50:34 +00001326 unsigned RReg =
Dan Gohman6f0d0242008-02-10 18:45:23 +00001327 SubIdx ? TRI->getSubReg(DesignatedReg, SubIdx) : DesignatedReg;
Evan Cheng32dfbea2007-10-12 08:50:34 +00001328 MI.getOperand(i).setReg(RReg);
Bill Wendlingb2b9c202006-11-17 02:09:07 +00001329 DOUT << '\t' << *prior(MII);
Chris Lattner50ea01e2005-09-09 20:29:51 +00001330 ++NumReused;
1331 continue;
Evan Cheng66f71632007-10-19 21:23:22 +00001332 } // if (PhysReg)
Chris Lattner50ea01e2005-09-09 20:29:51 +00001333
1334 // Otherwise, reload it and remember that we have it.
1335 PhysReg = VRM.getPhys(VirtReg);
Chris Lattner172c3622006-01-04 06:47:48 +00001336 assert(PhysReg && "Must map virtreg to physreg!");
Chris Lattner7fb64342004-10-01 19:04:51 +00001337
Chris Lattner50ea01e2005-09-09 20:29:51 +00001338 // Note that, if we reused a register for a previous operand, the
1339 // register we want to reload into might not actually be
1340 // available. If this occurs, use the register indicated by the
1341 // reuser.
Chris Lattner540fec62006-02-25 01:51:33 +00001342 if (ReusedOperands.hasReuses())
1343 PhysReg = ReusedOperands.GetRegForReload(PhysReg, &MI,
Evan Cheng549f27d32007-08-13 23:45:17 +00001344 Spills, MaybeDeadStores, RegKills, KillOps, VRM);
Chris Lattner540fec62006-02-25 01:51:33 +00001345
Chris Lattner84bc5422007-12-31 04:13:23 +00001346 RegInfo->setPhysRegUsed(PhysReg);
Evan Chenge077ef62006-11-04 00:21:55 +00001347 ReusedOperands.markClobbered(PhysReg);
Evan Cheng549f27d32007-08-13 23:45:17 +00001348 if (DoReMat) {
Evan Chengd70dbb52008-02-22 09:24:50 +00001349 ReMaterialize(MBB, MII, PhysReg, VirtReg, TRI, VRM);
Evan Cheng91935142007-04-04 07:40:01 +00001350 } else {
Chris Lattner84bc5422007-12-31 04:13:23 +00001351 const TargetRegisterClass* RC = RegInfo->getRegClass(VirtReg);
Owen Andersonf6372aa2008-01-01 21:11:32 +00001352 TII->loadRegFromStackSlot(MBB, &MI, PhysReg, SSorRMId, RC);
Evan Chengd3653122008-02-27 03:04:06 +00001353 MachineInstr *LoadMI = prior(MII);
1354 VRM.addSpillSlotUse(SSorRMId, LoadMI);
Evan Cheng91935142007-04-04 07:40:01 +00001355 ++NumLoads;
1356 }
Chris Lattner50ea01e2005-09-09 20:29:51 +00001357 // This invalidates PhysReg.
Chris Lattner66cf80f2006-02-03 23:13:58 +00001358 Spills.ClobberPhysReg(PhysReg);
Chris Lattner50ea01e2005-09-09 20:29:51 +00001359
1360 // Any stores to this stack slot are not dead anymore.
Evan Cheng549f27d32007-08-13 23:45:17 +00001361 if (!DoReMat)
Evan Chengfff3e192007-08-14 09:11:18 +00001362 MaybeDeadStores[SSorRMId] = NULL;
Evan Cheng549f27d32007-08-13 23:45:17 +00001363 Spills.addAvailable(SSorRMId, &MI, PhysReg);
Evan Chengde4e9422007-02-25 09:51:27 +00001364 // Assumes this is the last use. IsKill will be unset if reg is reused
1365 // unless it's a two-address operand.
Chris Lattner749c6f62008-01-07 07:27:27 +00001366 if (TID.getOperandConstraint(i, TOI::TIED_TO) == -1)
Evan Chengde4e9422007-02-25 09:51:27 +00001367 MI.getOperand(i).setIsKill();
Dan Gohman6f0d0242008-02-10 18:45:23 +00001368 unsigned RReg = SubIdx ? TRI->getSubReg(PhysReg, SubIdx) : PhysReg;
Evan Cheng32dfbea2007-10-12 08:50:34 +00001369 MI.getOperand(i).setReg(RReg);
Evan Cheng0c40d722007-07-11 05:28:39 +00001370 UpdateKills(*prior(MII), RegKills, KillOps);
Bill Wendlingb2b9c202006-11-17 02:09:07 +00001371 DOUT << '\t' << *prior(MII);
Chris Lattner8c4d88d2004-09-30 01:54:45 +00001372 }
1373
Bill Wendlingb2b9c202006-11-17 02:09:07 +00001374 DOUT << '\t' << MI;
Chris Lattner8c4d88d2004-09-30 01:54:45 +00001375
Evan Cheng81a03822007-11-17 00:40:40 +00001376
Chris Lattner7fb64342004-10-01 19:04:51 +00001377 // If we have folded references to memory operands, make sure we clear all
1378 // physical registers that may contain the value of the spilled virtual
1379 // register
Evan Cheng66f71632007-10-19 21:23:22 +00001380 SmallSet<int, 2> FoldedSS;
Chris Lattner8f1d6402005-01-14 15:54:24 +00001381 for (tie(I, End) = VRM.getFoldedVirts(&MI); I != End; ++I) {
Chris Lattnerbec6a9e2004-10-01 23:15:36 +00001382 unsigned VirtReg = I->second.first;
1383 VirtRegMap::ModRef MR = I->second.second;
Evan Cheng66f71632007-10-19 21:23:22 +00001384 DOUT << "Folded vreg: " << VirtReg << " MR: " << MR;
Evan Cheng81a03822007-11-17 00:40:40 +00001385
Chris Lattnercea86882005-09-19 06:56:21 +00001386 int SS = VRM.getStackSlot(VirtReg);
Evan Cheng81a03822007-11-17 00:40:40 +00001387 if (SS == VirtRegMap::NO_STACK_SLOT)
1388 continue;
Evan Cheng90a43c32007-08-15 20:20:34 +00001389 FoldedSS.insert(SS);
Bill Wendlingb2b9c202006-11-17 02:09:07 +00001390 DOUT << " - StackSlot: " << SS << "\n";
Chris Lattnercea86882005-09-19 06:56:21 +00001391
1392 // If this folded instruction is just a use, check to see if it's a
1393 // straight load from the virt reg slot.
1394 if ((MR & VirtRegMap::isRef) && !(MR & VirtRegMap::isMod)) {
1395 int FrameIdx;
Evan Cheng32dfbea2007-10-12 08:50:34 +00001396 unsigned DestReg = TII->isLoadFromStackSlot(&MI, FrameIdx);
1397 if (DestReg && FrameIdx == SS) {
1398 // If this spill slot is available, turn it into a copy (or nothing)
1399 // instead of leaving it as a load!
1400 if (unsigned InReg = Spills.getSpillSlotOrReMatPhysReg(SS)) {
1401 DOUT << "Promoted Load To Copy: " << MI;
1402 if (DestReg != InReg) {
Chris Lattner84bc5422007-12-31 04:13:23 +00001403 const TargetRegisterClass *RC = RegInfo->getRegClass(VirtReg);
Owen Andersond10fd972007-12-31 06:32:00 +00001404 TII->copyRegToReg(MBB, &MI, DestReg, InReg, RC, RC);
Evan Cheng32dfbea2007-10-12 08:50:34 +00001405 // Revisit the copy so we make sure to notice the effects of the
1406 // operation on the destreg (either needing to RA it if it's
1407 // virtual or needing to clobber any values if it's physical).
1408 NextMII = &MI;
1409 --NextMII; // backtrack to the copy.
1410 BackTracked = true;
Evan Cheng39c883c2007-12-11 23:36:57 +00001411 } else {
Evan Cheng32dfbea2007-10-12 08:50:34 +00001412 DOUT << "Removing now-noop copy: " << MI;
Evan Cheng39c883c2007-12-11 23:36:57 +00001413 // Unset last kill since it's being reused.
1414 InvalidateKill(InReg, RegKills, KillOps);
1415 }
Evan Chengde4e9422007-02-25 09:51:27 +00001416
Evan Chengcada2452007-11-28 01:28:46 +00001417 VRM.RemoveMachineInstrFromMaps(&MI);
Evan Cheng32dfbea2007-10-12 08:50:34 +00001418 MBB.erase(&MI);
1419 Erased = true;
1420 goto ProcessNextInst;
Chris Lattnercea86882005-09-19 06:56:21 +00001421 }
Evan Cheng7f566252007-10-13 02:50:24 +00001422 } else {
1423 unsigned PhysReg = Spills.getSpillSlotOrReMatPhysReg(SS);
1424 SmallVector<MachineInstr*, 4> NewMIs;
1425 if (PhysReg &&
Owen Anderson6425f8b2008-01-07 01:35:56 +00001426 TII->unfoldMemoryOperand(MF, &MI, PhysReg, false, false, NewMIs)) {
Evan Cheng7f566252007-10-13 02:50:24 +00001427 MBB.insert(MII, NewMIs[0]);
Evan Chengcada2452007-11-28 01:28:46 +00001428 VRM.RemoveMachineInstrFromMaps(&MI);
Evan Cheng7f566252007-10-13 02:50:24 +00001429 MBB.erase(&MI);
1430 Erased = true;
1431 --NextMII; // backtrack to the unfolded instruction.
1432 BackTracked = true;
1433 goto ProcessNextInst;
1434 }
Chris Lattnercea86882005-09-19 06:56:21 +00001435 }
1436 }
1437
1438 // If this reference is not a use, any previous store is now dead.
1439 // Otherwise, the store to this stack slot is not dead anymore.
Evan Chengfff3e192007-08-14 09:11:18 +00001440 MachineInstr* DeadStore = MaybeDeadStores[SS];
1441 if (DeadStore) {
Evan Cheng66f71632007-10-19 21:23:22 +00001442 bool isDead = !(MR & VirtRegMap::isRef);
Evan Cheng7f566252007-10-13 02:50:24 +00001443 MachineInstr *NewStore = NULL;
Evan Chengcbfb9b22007-10-22 03:01:44 +00001444 if (MR & VirtRegMap::isModRef) {
Evan Cheng7f566252007-10-13 02:50:24 +00001445 unsigned PhysReg = Spills.getSpillSlotOrReMatPhysReg(SS);
1446 SmallVector<MachineInstr*, 4> NewMIs;
Evan Cheng35a3e4a2007-12-04 19:19:45 +00001447 // We can reuse this physreg as long as we are allowed to clobber
Chris Lattner84bc5422007-12-31 04:13:23 +00001448 // the value and there isn't an earlier def that has already clobbered
1449 // the physreg.
Evan Cheng7f566252007-10-13 02:50:24 +00001450 if (PhysReg &&
Evan Cheng39c883c2007-12-11 23:36:57 +00001451 !TII->isStoreToStackSlot(&MI, SS) && // Not profitable!
Evan Cheng6130f662008-03-05 00:59:57 +00001452 DeadStore->killsRegister(PhysReg) &&
Owen Anderson6425f8b2008-01-07 01:35:56 +00001453 TII->unfoldMemoryOperand(MF, &MI, PhysReg, false, true, NewMIs)) {
Evan Cheng7f566252007-10-13 02:50:24 +00001454 MBB.insert(MII, NewMIs[0]);
1455 NewStore = NewMIs[1];
1456 MBB.insert(MII, NewStore);
Evan Cheng21b3f312008-02-27 19:57:11 +00001457 VRM.addSpillSlotUse(SS, NewStore);
Evan Chengcada2452007-11-28 01:28:46 +00001458 VRM.RemoveMachineInstrFromMaps(&MI);
Evan Cheng7f566252007-10-13 02:50:24 +00001459 MBB.erase(&MI);
1460 Erased = true;
1461 --NextMII;
1462 --NextMII; // backtrack to the unfolded instruction.
1463 BackTracked = true;
Evan Cheng66f71632007-10-19 21:23:22 +00001464 isDead = true;
1465 }
Evan Cheng7f566252007-10-13 02:50:24 +00001466 }
1467
1468 if (isDead) { // Previous store is dead.
Chris Lattnercea86882005-09-19 06:56:21 +00001469 // If we get here, the store is dead, nuke it now.
Evan Chengfff3e192007-08-14 09:11:18 +00001470 DOUT << "Removed dead store:\t" << *DeadStore;
1471 InvalidateKills(*DeadStore, RegKills, KillOps);
Evan Chengcada2452007-11-28 01:28:46 +00001472 VRM.RemoveMachineInstrFromMaps(DeadStore);
Evan Cheng7f566252007-10-13 02:50:24 +00001473 MBB.erase(DeadStore);
1474 if (!NewStore)
1475 ++NumDSE;
Chris Lattnercea86882005-09-19 06:56:21 +00001476 }
Evan Cheng7f566252007-10-13 02:50:24 +00001477
Evan Chengfff3e192007-08-14 09:11:18 +00001478 MaybeDeadStores[SS] = NULL;
Evan Cheng7f566252007-10-13 02:50:24 +00001479 if (NewStore) {
1480 // Treat this store as a spill merged into a copy. That makes the
1481 // stack slot value available.
1482 VRM.virtFolded(VirtReg, NewStore, VirtRegMap::isMod);
1483 goto ProcessNextInst;
1484 }
Chris Lattnercea86882005-09-19 06:56:21 +00001485 }
1486
1487 // If the spill slot value is available, and this is a new definition of
1488 // the value, the value is not available anymore.
1489 if (MR & VirtRegMap::isMod) {
Chris Lattner07cf1412006-02-03 00:36:31 +00001490 // Notice that the value in this stack slot has been modified.
Evan Cheng549f27d32007-08-13 23:45:17 +00001491 Spills.ModifyStackSlotOrReMat(SS);
Chris Lattnercd816392006-02-02 23:29:36 +00001492
1493 // If this is *just* a mod of the value, check to see if this is just a
1494 // store to the spill slot (i.e. the spill got merged into the copy). If
1495 // so, realize that the vreg is available now, and add the store to the
1496 // MaybeDeadStore info.
1497 int StackSlot;
1498 if (!(MR & VirtRegMap::isRef)) {
1499 if (unsigned SrcReg = TII->isStoreToStackSlot(&MI, StackSlot)) {
Dan Gohman6f0d0242008-02-10 18:45:23 +00001500 assert(TargetRegisterInfo::isPhysicalRegister(SrcReg) &&
Chris Lattnercd816392006-02-02 23:29:36 +00001501 "Src hasn't been allocated yet?");
Chris Lattner07cf1412006-02-03 00:36:31 +00001502 // Okay, this is certainly a store of SrcReg to [StackSlot]. Mark
Chris Lattnercd816392006-02-02 23:29:36 +00001503 // this as a potentially dead store in case there is a subsequent
1504 // store into the stack slot without a read from it.
1505 MaybeDeadStores[StackSlot] = &MI;
1506
Chris Lattnercd816392006-02-02 23:29:36 +00001507 // If the stack slot value was previously available in some other
1508 // register, change it now. Otherwise, make the register available,
1509 // in PhysReg.
Evan Cheng91e23902007-02-23 01:13:26 +00001510 Spills.addAvailable(StackSlot, &MI, SrcReg, false/*don't clobber*/);
Chris Lattnercd816392006-02-02 23:29:36 +00001511 }
1512 }
Chris Lattner7fb64342004-10-01 19:04:51 +00001513 }
Chris Lattner8c4d88d2004-09-30 01:54:45 +00001514 }
1515
Chris Lattner7fb64342004-10-01 19:04:51 +00001516 // Process all of the spilled defs.
1517 for (unsigned i = 0, e = MI.getNumOperands(); i != e; ++i) {
1518 MachineOperand &MO = MI.getOperand(i);
Evan Cheng66f71632007-10-19 21:23:22 +00001519 if (!(MO.isRegister() && MO.getReg() && MO.isDef()))
1520 continue;
Chris Lattner8c4d88d2004-09-30 01:54:45 +00001521
Evan Cheng66f71632007-10-19 21:23:22 +00001522 unsigned VirtReg = MO.getReg();
Dan Gohman6f0d0242008-02-10 18:45:23 +00001523 if (!TargetRegisterInfo::isVirtualRegister(VirtReg)) {
Evan Cheng66f71632007-10-19 21:23:22 +00001524 // Check to see if this is a noop copy. If so, eliminate the
1525 // instruction before considering the dest reg to be changed.
1526 unsigned Src, Dst;
1527 if (TII->isMoveInstr(MI, Src, Dst) && Src == Dst) {
1528 ++NumDCE;
1529 DOUT << "Removing now-noop copy: " << MI;
Evan Chengd3653122008-02-27 03:04:06 +00001530 VRM.RemoveMachineInstrFromMaps(&MI);
Evan Cheng66f71632007-10-19 21:23:22 +00001531 MBB.erase(&MI);
1532 Erased = true;
Evan Cheng66f71632007-10-19 21:23:22 +00001533 Spills.disallowClobberPhysReg(VirtReg);
1534 goto ProcessNextInst;
1535 }
1536
1537 // If it's not a no-op copy, it clobbers the value in the destreg.
1538 Spills.ClobberPhysReg(VirtReg);
1539 ReusedOperands.markClobbered(VirtReg);
1540
1541 // Check to see if this instruction is a load from a stack slot into
1542 // a register. If so, this provides the stack slot value in the reg.
1543 int FrameIdx;
1544 if (unsigned DestReg = TII->isLoadFromStackSlot(&MI, FrameIdx)) {
1545 assert(DestReg == VirtReg && "Unknown load situation!");
1546
1547 // If it is a folded reference, then it's not safe to clobber.
1548 bool Folded = FoldedSS.count(FrameIdx);
1549 // Otherwise, if it wasn't available, remember that it is now!
1550 Spills.addAvailable(FrameIdx, &MI, DestReg, !Folded);
1551 goto ProcessNextInst;
1552 }
1553
1554 continue;
1555 }
1556
Evan Chengc498b022007-11-14 07:59:08 +00001557 unsigned SubIdx = MO.getSubReg();
Evan Cheng66f71632007-10-19 21:23:22 +00001558 bool DoReMat = VRM.isReMaterialized(VirtReg);
1559 if (DoReMat)
1560 ReMatDefs.insert(&MI);
1561
1562 // The only vregs left are stack slot definitions.
1563 int StackSlot = VRM.getStackSlot(VirtReg);
Chris Lattner84bc5422007-12-31 04:13:23 +00001564 const TargetRegisterClass *RC = RegInfo->getRegClass(VirtReg);
Evan Cheng66f71632007-10-19 21:23:22 +00001565
1566 // If this def is part of a two-address operand, make sure to execute
1567 // the store from the correct physical register.
1568 unsigned PhysReg;
Chris Lattner749c6f62008-01-07 07:27:27 +00001569 int TiedOp = MI.getDesc().findTiedToSrcOperand(i);
Evan Cheng7277a7d2007-11-02 17:35:08 +00001570 if (TiedOp != -1) {
Evan Cheng66f71632007-10-19 21:23:22 +00001571 PhysReg = MI.getOperand(TiedOp).getReg();
Evan Chengc498b022007-11-14 07:59:08 +00001572 if (SubIdx) {
Dan Gohman6f0d0242008-02-10 18:45:23 +00001573 unsigned SuperReg = findSuperReg(RC, PhysReg, SubIdx, TRI);
1574 assert(SuperReg && TRI->getSubReg(SuperReg, SubIdx) == PhysReg &&
Evan Cheng7277a7d2007-11-02 17:35:08 +00001575 "Can't find corresponding super-register!");
1576 PhysReg = SuperReg;
1577 }
1578 } else {
Evan Cheng66f71632007-10-19 21:23:22 +00001579 PhysReg = VRM.getPhys(VirtReg);
1580 if (ReusedOperands.isClobbered(PhysReg)) {
1581 // Another def has taken the assigned physreg. It must have been a
1582 // use&def which got it due to reuse. Undo the reuse!
1583 PhysReg = ReusedOperands.GetRegForReload(PhysReg, &MI,
1584 Spills, MaybeDeadStores, RegKills, KillOps, VRM);
1585 }
1586 }
1587
Chris Lattner84bc5422007-12-31 04:13:23 +00001588 RegInfo->setPhysRegUsed(PhysReg);
Dan Gohman6f0d0242008-02-10 18:45:23 +00001589 unsigned RReg = SubIdx ? TRI->getSubReg(PhysReg, SubIdx) : PhysReg;
Evan Cheng7277a7d2007-11-02 17:35:08 +00001590 ReusedOperands.markClobbered(RReg);
1591 MI.getOperand(i).setReg(RReg);
1592
Evan Cheng66f71632007-10-19 21:23:22 +00001593 if (!MO.isDead()) {
Evan Cheng66f71632007-10-19 21:23:22 +00001594 MachineInstr *&LastStore = MaybeDeadStores[StackSlot];
Evan Cheng35a3e4a2007-12-04 19:19:45 +00001595 SpillRegToStackSlot(MBB, MII, -1, PhysReg, StackSlot, RC, true,
1596 LastStore, Spills, ReMatDefs, RegKills, KillOps, VRM);
Evan Chenge4b39002007-12-03 21:31:55 +00001597 NextMII = next(MII);
Evan Cheng66f71632007-10-19 21:23:22 +00001598
1599 // Check to see if this is a noop copy. If so, eliminate the
1600 // instruction before considering the dest reg to be changed.
1601 {
Chris Lattner29268692006-09-05 02:12:02 +00001602 unsigned Src, Dst;
1603 if (TII->isMoveInstr(MI, Src, Dst) && Src == Dst) {
1604 ++NumDCE;
Bill Wendlingb2b9c202006-11-17 02:09:07 +00001605 DOUT << "Removing now-noop copy: " << MI;
Evan Chengd3653122008-02-27 03:04:06 +00001606 VRM.RemoveMachineInstrFromMaps(&MI);
Chris Lattner29268692006-09-05 02:12:02 +00001607 MBB.erase(&MI);
Evan Cheng0c40d722007-07-11 05:28:39 +00001608 Erased = true;
Evan Cheng66f71632007-10-19 21:23:22 +00001609 UpdateKills(*LastStore, RegKills, KillOps);
Chris Lattner29268692006-09-05 02:12:02 +00001610 goto ProcessNextInst;
Chris Lattner7fb64342004-10-01 19:04:51 +00001611 }
Misha Brukmanedf128a2005-04-21 22:36:52 +00001612 }
Evan Cheng66f71632007-10-19 21:23:22 +00001613 }
Chris Lattner7fb64342004-10-01 19:04:51 +00001614 }
Chris Lattnercea86882005-09-19 06:56:21 +00001615 ProcessNextInst:
Evan Cheng35a3e4a2007-12-04 19:19:45 +00001616 if (!Erased && !BackTracked) {
Evan Cheng0c40d722007-07-11 05:28:39 +00001617 for (MachineBasicBlock::iterator II = MI; II != NextMII; ++II)
1618 UpdateKills(*II, RegKills, KillOps);
Evan Cheng35a3e4a2007-12-04 19:19:45 +00001619 }
Chris Lattner7fb64342004-10-01 19:04:51 +00001620 MII = NextMII;
1621 }
Chris Lattner8c4d88d2004-09-30 01:54:45 +00001622}
1623
Chris Lattner8c4d88d2004-09-30 01:54:45 +00001624llvm::Spiller* llvm::createSpiller() {
1625 switch (SpillerOpt) {
1626 default: assert(0 && "Unreachable!");
1627 case local:
1628 return new LocalSpiller();
1629 case simple:
1630 return new SimpleSpiller();
1631 }
Alkis Evlogimenos0d6c5b62004-02-24 08:58:30 +00001632}