blob: a80f2f809b8f66094b8be0b196c10c3f4b4a66a9 [file] [log] [blame]
Arnold Schwaighofer92226dd2007-10-12 21:53:12 +00001//===-- X86ISelLowering.cpp - X86 DAG Lowering Implementation -------------===//
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the interfaces that X86 uses to lower LLVM code into a
11// selection DAG.
12//
13//===----------------------------------------------------------------------===//
14
Evan Chengb1712452010-01-27 06:25:16 +000015#define DEBUG_TYPE "x86-isel"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000016#include "X86.h"
Evan Cheng0cc39452006-01-16 21:21:29 +000017#include "X86InstrBuilder.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000018#include "X86ISelLowering.h"
Chris Lattner017ec352010-02-08 22:33:55 +000019#include "X86MCTargetExpr.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000020#include "X86TargetMachine.h"
Chris Lattner8c6ed052009-09-16 01:46:41 +000021#include "X86TargetObjectFile.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000022#include "llvm/CallingConv.h"
Evan Cheng223547a2006-01-31 22:28:30 +000023#include "llvm/Constants.h"
Evan Cheng347d5f72006-04-28 21:29:37 +000024#include "llvm/DerivedTypes.h"
Chris Lattnerb903bed2009-06-26 21:20:29 +000025#include "llvm/GlobalAlias.h"
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +000026#include "llvm/GlobalVariable.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000027#include "llvm/Function.h"
Chris Lattnerb8105652009-07-20 17:51:36 +000028#include "llvm/Instructions.h"
Evan Cheng6be2c582006-04-05 23:38:46 +000029#include "llvm/Intrinsics.h"
Owen Andersona90b3dc2009-07-15 21:51:10 +000030#include "llvm/LLVMContext.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000031#include "llvm/CodeGen/MachineFrameInfo.h"
Evan Cheng4a460802006-01-11 00:33:36 +000032#include "llvm/CodeGen/MachineFunction.h"
33#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner5e1df8d2010-01-25 23:38:14 +000034#include "llvm/CodeGen/MachineJumpTableInfo.h"
Evan Chenga844bde2008-02-02 04:07:54 +000035#include "llvm/CodeGen/MachineModuleInfo.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000036#include "llvm/CodeGen/MachineRegisterInfo.h"
Dan Gohman69de1932008-02-06 22:27:42 +000037#include "llvm/CodeGen/PseudoSourceValue.h"
Chris Lattner589c6f62010-01-26 06:28:43 +000038#include "llvm/MC/MCAsmInfo.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000039#include "llvm/MC/MCContext.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000040#include "llvm/MC/MCSymbol.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000041#include "llvm/ADT/BitVector.h"
Evan Cheng14b32e12007-12-11 01:46:18 +000042#include "llvm/ADT/SmallSet.h"
Evan Chengb1712452010-01-27 06:25:16 +000043#include "llvm/ADT/Statistic.h"
Chris Lattner1a60aa72006-10-31 19:42:44 +000044#include "llvm/ADT/StringExtras.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000045#include "llvm/ADT/VectorExtras.h"
Mon P Wang3c81d352008-11-23 04:37:22 +000046#include "llvm/Support/CommandLine.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000047#include "llvm/Support/Debug.h"
48#include "llvm/Support/ErrorHandling.h"
49#include "llvm/Support/MathExtras.h"
Torok Edwindac237e2009-07-08 20:53:28 +000050#include "llvm/Support/raw_ostream.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000051using namespace llvm;
52
Evan Chengb1712452010-01-27 06:25:16 +000053STATISTIC(NumTailCalls, "Number of tail calls");
54
Mon P Wang3c81d352008-11-23 04:37:22 +000055static cl::opt<bool>
Mon P Wang9f22a4a2008-11-24 02:10:43 +000056DisableMMX("disable-mmx", cl::Hidden, cl::desc("Disable use of MMX"));
Mon P Wang3c81d352008-11-23 04:37:22 +000057
Dan Gohman2f67df72009-09-03 17:18:51 +000058// Disable16Bit - 16-bit operations typically have a larger encoding than
59// corresponding 32-bit instructions, and 16-bit code is slow on some
60// processors. This is an experimental flag to disable 16-bit operations
61// (which forces them to be Legalized to 32-bit operations).
62static cl::opt<bool>
63Disable16Bit("disable-16bit", cl::Hidden,
64 cl::desc("Disable use of 16-bit instructions"));
65
Evan Cheng10e86422008-04-25 19:11:04 +000066// Forward declarations.
Owen Andersone50ed302009-08-10 22:56:29 +000067static SDValue getMOVL(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +000068 SDValue V2);
Evan Cheng10e86422008-04-25 19:11:04 +000069
Chris Lattnerf0144122009-07-28 03:13:23 +000070static TargetLoweringObjectFile *createTLOF(X86TargetMachine &TM) {
71 switch (TM.getSubtarget<X86Subtarget>().TargetType) {
72 default: llvm_unreachable("unknown subtarget type");
73 case X86Subtarget::isDarwin:
Chris Lattner8c6ed052009-09-16 01:46:41 +000074 if (TM.getSubtarget<X86Subtarget>().is64Bit())
75 return new X8664_MachoTargetObjectFile();
Chris Lattner228252f2009-09-18 20:22:52 +000076 return new X8632_MachoTargetObjectFile();
Chris Lattnerf0144122009-07-28 03:13:23 +000077 case X86Subtarget::isELF:
78 return new TargetLoweringObjectFileELF();
79 case X86Subtarget::isMingw:
80 case X86Subtarget::isCygwin:
81 case X86Subtarget::isWindows:
82 return new TargetLoweringObjectFileCOFF();
83 }
Eric Christopherfd179292009-08-27 18:07:15 +000084
Chris Lattnerf0144122009-07-28 03:13:23 +000085}
86
Dan Gohmanc9f5f3f2008-05-14 01:58:56 +000087X86TargetLowering::X86TargetLowering(X86TargetMachine &TM)
Chris Lattnerf0144122009-07-28 03:13:23 +000088 : TargetLowering(TM, createTLOF(TM)) {
Evan Cheng559806f2006-01-27 08:10:46 +000089 Subtarget = &TM.getSubtarget<X86Subtarget>();
Dale Johannesenf1fc3a82007-09-23 14:52:20 +000090 X86ScalarSSEf64 = Subtarget->hasSSE2();
91 X86ScalarSSEf32 = Subtarget->hasSSE1();
Evan Cheng25ab6902006-09-08 06:48:29 +000092 X86StackPtr = Subtarget->is64Bit() ? X86::RSP : X86::ESP;
Anton Korobeynikovbff66b02008-09-09 18:22:57 +000093
Anton Korobeynikov2365f512007-07-14 14:06:15 +000094 RegInfo = TM.getRegisterInfo();
Anton Korobeynikovbff66b02008-09-09 18:22:57 +000095 TD = getTargetData();
Anton Korobeynikov2365f512007-07-14 14:06:15 +000096
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000097 // Set up the TargetLowering object.
98
99 // X86 is weird, it always uses i8 for shift amounts and setcc results.
Owen Anderson825b72b2009-08-11 20:47:22 +0000100 setShiftAmountType(MVT::i8);
Duncan Sands03228082008-11-23 15:47:28 +0000101 setBooleanContents(ZeroOrOneBooleanContent);
Evan Cheng0b2afbd2006-01-25 09:15:17 +0000102 setSchedulingPreference(SchedulingForRegPressure);
Evan Cheng25ab6902006-09-08 06:48:29 +0000103 setStackPointerRegisterToSaveRestore(X86StackPtr);
Evan Cheng714554d2006-03-16 21:47:42 +0000104
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000105 if (Subtarget->isTargetDarwin()) {
Evan Chengdf57fa02006-03-17 20:31:41 +0000106 // Darwin should use _setjmp/_longjmp instead of setjmp/longjmp.
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000107 setUseUnderscoreSetJmp(false);
108 setUseUnderscoreLongJmp(false);
Anton Korobeynikov317848f2007-01-03 11:43:14 +0000109 } else if (Subtarget->isTargetMingw()) {
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000110 // MS runtime is weird: it exports _setjmp, but longjmp!
111 setUseUnderscoreSetJmp(true);
112 setUseUnderscoreLongJmp(false);
113 } else {
114 setUseUnderscoreSetJmp(true);
115 setUseUnderscoreLongJmp(true);
116 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000117
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000118 // Set up the register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000119 addRegisterClass(MVT::i8, X86::GR8RegisterClass);
Dan Gohman2f67df72009-09-03 17:18:51 +0000120 if (!Disable16Bit)
121 addRegisterClass(MVT::i16, X86::GR16RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +0000122 addRegisterClass(MVT::i32, X86::GR32RegisterClass);
Evan Cheng25ab6902006-09-08 06:48:29 +0000123 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000124 addRegisterClass(MVT::i64, X86::GR64RegisterClass);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000125
Owen Anderson825b72b2009-08-11 20:47:22 +0000126 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
Evan Chengc5484282006-10-04 00:56:09 +0000127
Scott Michelfdc40a02009-02-17 22:15:04 +0000128 // We don't accept any truncstore of integer registers.
Owen Anderson825b72b2009-08-11 20:47:22 +0000129 setTruncStoreAction(MVT::i64, MVT::i32, Expand);
Dan Gohman2f67df72009-09-03 17:18:51 +0000130 if (!Disable16Bit)
131 setTruncStoreAction(MVT::i64, MVT::i16, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000132 setTruncStoreAction(MVT::i64, MVT::i8 , Expand);
Dan Gohman2f67df72009-09-03 17:18:51 +0000133 if (!Disable16Bit)
134 setTruncStoreAction(MVT::i32, MVT::i16, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000135 setTruncStoreAction(MVT::i32, MVT::i8 , Expand);
136 setTruncStoreAction(MVT::i16, MVT::i8, Expand);
Evan Cheng7f042682008-10-15 02:05:31 +0000137
138 // SETOEQ and SETUNE require checking two conditions.
Owen Anderson825b72b2009-08-11 20:47:22 +0000139 setCondCodeAction(ISD::SETOEQ, MVT::f32, Expand);
140 setCondCodeAction(ISD::SETOEQ, MVT::f64, Expand);
141 setCondCodeAction(ISD::SETOEQ, MVT::f80, Expand);
142 setCondCodeAction(ISD::SETUNE, MVT::f32, Expand);
143 setCondCodeAction(ISD::SETUNE, MVT::f64, Expand);
144 setCondCodeAction(ISD::SETUNE, MVT::f80, Expand);
Chris Lattnerddf89562008-01-17 19:59:44 +0000145
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000146 // Promote all UINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have this
147 // operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000148 setOperationAction(ISD::UINT_TO_FP , MVT::i1 , Promote);
149 setOperationAction(ISD::UINT_TO_FP , MVT::i8 , Promote);
150 setOperationAction(ISD::UINT_TO_FP , MVT::i16 , Promote);
Evan Cheng6892f282006-01-17 02:32:49 +0000151
Evan Cheng25ab6902006-09-08 06:48:29 +0000152 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000153 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Promote);
154 setOperationAction(ISD::UINT_TO_FP , MVT::i64 , Expand);
Eli Friedman948e95a2009-05-23 09:59:16 +0000155 } else if (!UseSoftFloat) {
156 if (X86ScalarSSEf64) {
Dale Johannesen1c15bf52008-10-21 20:50:01 +0000157 // We have an impenetrably clever algorithm for ui64->double only.
Owen Anderson825b72b2009-08-11 20:47:22 +0000158 setOperationAction(ISD::UINT_TO_FP , MVT::i64 , Custom);
Bill Wendling105be5a2009-03-13 08:41:47 +0000159 }
Eli Friedman948e95a2009-05-23 09:59:16 +0000160 // We have an algorithm for SSE2, and we turn this into a 64-bit
161 // FILD for other targets.
Owen Anderson825b72b2009-08-11 20:47:22 +0000162 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000163 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000164
165 // Promote i1/i8 SINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have
166 // this operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000167 setOperationAction(ISD::SINT_TO_FP , MVT::i1 , Promote);
168 setOperationAction(ISD::SINT_TO_FP , MVT::i8 , Promote);
Bill Wendling105be5a2009-03-13 08:41:47 +0000169
Devang Patel6a784892009-06-05 18:48:29 +0000170 if (!UseSoftFloat) {
Bill Wendling105be5a2009-03-13 08:41:47 +0000171 // SSE has no i16 to fp conversion, only i32
172 if (X86ScalarSSEf32) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000173 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Promote);
Bill Wendling105be5a2009-03-13 08:41:47 +0000174 // f32 and f64 cases are Legal, f80 case is not
Owen Anderson825b72b2009-08-11 20:47:22 +0000175 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Custom);
Bill Wendling105be5a2009-03-13 08:41:47 +0000176 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000177 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Custom);
178 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Custom);
Bill Wendling105be5a2009-03-13 08:41:47 +0000179 }
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +0000180 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000181 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Promote);
182 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Promote);
Evan Cheng5298bcc2006-02-17 07:01:52 +0000183 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000184
Dale Johannesen73328d12007-09-19 23:55:34 +0000185 // In 32-bit mode these are custom lowered. In 64-bit mode F32 and F64
186 // are Legal, f80 is custom lowered.
Owen Anderson825b72b2009-08-11 20:47:22 +0000187 setOperationAction(ISD::FP_TO_SINT , MVT::i64 , Custom);
188 setOperationAction(ISD::SINT_TO_FP , MVT::i64 , Custom);
Evan Cheng6dab0532006-01-30 08:02:57 +0000189
Evan Cheng02568ff2006-01-30 22:13:22 +0000190 // Promote i1/i8 FP_TO_SINT to larger FP_TO_SINTS's, as X86 doesn't have
191 // this operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000192 setOperationAction(ISD::FP_TO_SINT , MVT::i1 , Promote);
193 setOperationAction(ISD::FP_TO_SINT , MVT::i8 , Promote);
Evan Cheng02568ff2006-01-30 22:13:22 +0000194
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000195 if (X86ScalarSSEf32) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000196 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Promote);
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +0000197 // f32 and f64 cases are Legal, f80 case is not
Owen Anderson825b72b2009-08-11 20:47:22 +0000198 setOperationAction(ISD::FP_TO_SINT , MVT::i32 , Custom);
Evan Cheng02568ff2006-01-30 22:13:22 +0000199 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000200 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Custom);
201 setOperationAction(ISD::FP_TO_SINT , MVT::i32 , Custom);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000202 }
203
204 // Handle FP_TO_UINT by promoting the destination to a larger signed
205 // conversion.
Owen Anderson825b72b2009-08-11 20:47:22 +0000206 setOperationAction(ISD::FP_TO_UINT , MVT::i1 , Promote);
207 setOperationAction(ISD::FP_TO_UINT , MVT::i8 , Promote);
208 setOperationAction(ISD::FP_TO_UINT , MVT::i16 , Promote);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000209
Evan Cheng25ab6902006-09-08 06:48:29 +0000210 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000211 setOperationAction(ISD::FP_TO_UINT , MVT::i64 , Expand);
212 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Promote);
Eli Friedman948e95a2009-05-23 09:59:16 +0000213 } else if (!UseSoftFloat) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000214 if (X86ScalarSSEf32 && !Subtarget->hasSSE3())
Evan Cheng25ab6902006-09-08 06:48:29 +0000215 // Expand FP_TO_UINT into a select.
216 // FIXME: We would like to use a Custom expander here eventually to do
217 // the optimal thing for SSE vs. the default expansion in the legalizer.
Owen Anderson825b72b2009-08-11 20:47:22 +0000218 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000219 else
Eli Friedman948e95a2009-05-23 09:59:16 +0000220 // With SSE3 we can use fisttpll to convert to a signed i64; without
221 // SSE, we're stuck with a fistpll.
Owen Anderson825b72b2009-08-11 20:47:22 +0000222 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000223 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000224
Chris Lattner399610a2006-12-05 18:22:22 +0000225 // TODO: when we have SSE, these could be more efficient, by using movd/movq.
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000226 if (!X86ScalarSSEf64) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000227 setOperationAction(ISD::BIT_CONVERT , MVT::f32 , Expand);
228 setOperationAction(ISD::BIT_CONVERT , MVT::i32 , Expand);
Chris Lattnerf3597a12006-12-05 18:45:06 +0000229 }
Chris Lattner21f66852005-12-23 05:15:23 +0000230
Dan Gohmanb00ee212008-02-18 19:34:53 +0000231 // Scalar integer divide and remainder are lowered to use operations that
232 // produce two results, to match the available instructions. This exposes
233 // the two-result form to trivial CSE, which is able to combine x/y and x%y
234 // into a single instruction.
235 //
236 // Scalar integer multiply-high is also lowered to use two-result
237 // operations, to match the available instructions. However, plain multiply
238 // (low) operations are left as Legal, as there are single-result
239 // instructions for this in x86. Using the two-result multiply instructions
240 // when both high and low results are needed must be arranged by dagcombine.
Owen Anderson825b72b2009-08-11 20:47:22 +0000241 setOperationAction(ISD::MULHS , MVT::i8 , Expand);
242 setOperationAction(ISD::MULHU , MVT::i8 , Expand);
243 setOperationAction(ISD::SDIV , MVT::i8 , Expand);
244 setOperationAction(ISD::UDIV , MVT::i8 , Expand);
245 setOperationAction(ISD::SREM , MVT::i8 , Expand);
246 setOperationAction(ISD::UREM , MVT::i8 , Expand);
247 setOperationAction(ISD::MULHS , MVT::i16 , Expand);
248 setOperationAction(ISD::MULHU , MVT::i16 , Expand);
249 setOperationAction(ISD::SDIV , MVT::i16 , Expand);
250 setOperationAction(ISD::UDIV , MVT::i16 , Expand);
251 setOperationAction(ISD::SREM , MVT::i16 , Expand);
252 setOperationAction(ISD::UREM , MVT::i16 , Expand);
253 setOperationAction(ISD::MULHS , MVT::i32 , Expand);
254 setOperationAction(ISD::MULHU , MVT::i32 , Expand);
255 setOperationAction(ISD::SDIV , MVT::i32 , Expand);
256 setOperationAction(ISD::UDIV , MVT::i32 , Expand);
257 setOperationAction(ISD::SREM , MVT::i32 , Expand);
258 setOperationAction(ISD::UREM , MVT::i32 , Expand);
259 setOperationAction(ISD::MULHS , MVT::i64 , Expand);
260 setOperationAction(ISD::MULHU , MVT::i64 , Expand);
261 setOperationAction(ISD::SDIV , MVT::i64 , Expand);
262 setOperationAction(ISD::UDIV , MVT::i64 , Expand);
263 setOperationAction(ISD::SREM , MVT::i64 , Expand);
264 setOperationAction(ISD::UREM , MVT::i64 , Expand);
Dan Gohmana37c9f72007-09-25 18:23:27 +0000265
Owen Anderson825b72b2009-08-11 20:47:22 +0000266 setOperationAction(ISD::BR_JT , MVT::Other, Expand);
267 setOperationAction(ISD::BRCOND , MVT::Other, Custom);
268 setOperationAction(ISD::BR_CC , MVT::Other, Expand);
269 setOperationAction(ISD::SELECT_CC , MVT::Other, Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000270 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000271 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i32, Legal);
272 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i16 , Legal);
273 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i8 , Legal);
274 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1 , Expand);
275 setOperationAction(ISD::FP_ROUND_INREG , MVT::f32 , Expand);
276 setOperationAction(ISD::FREM , MVT::f32 , Expand);
277 setOperationAction(ISD::FREM , MVT::f64 , Expand);
278 setOperationAction(ISD::FREM , MVT::f80 , Expand);
279 setOperationAction(ISD::FLT_ROUNDS_ , MVT::i32 , Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000280
Owen Anderson825b72b2009-08-11 20:47:22 +0000281 setOperationAction(ISD::CTPOP , MVT::i8 , Expand);
282 setOperationAction(ISD::CTTZ , MVT::i8 , Custom);
283 setOperationAction(ISD::CTLZ , MVT::i8 , Custom);
284 setOperationAction(ISD::CTPOP , MVT::i16 , Expand);
Dan Gohman2f67df72009-09-03 17:18:51 +0000285 if (Disable16Bit) {
286 setOperationAction(ISD::CTTZ , MVT::i16 , Expand);
287 setOperationAction(ISD::CTLZ , MVT::i16 , Expand);
288 } else {
289 setOperationAction(ISD::CTTZ , MVT::i16 , Custom);
290 setOperationAction(ISD::CTLZ , MVT::i16 , Custom);
291 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000292 setOperationAction(ISD::CTPOP , MVT::i32 , Expand);
293 setOperationAction(ISD::CTTZ , MVT::i32 , Custom);
294 setOperationAction(ISD::CTLZ , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000295 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000296 setOperationAction(ISD::CTPOP , MVT::i64 , Expand);
297 setOperationAction(ISD::CTTZ , MVT::i64 , Custom);
298 setOperationAction(ISD::CTLZ , MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000299 }
300
Owen Anderson825b72b2009-08-11 20:47:22 +0000301 setOperationAction(ISD::READCYCLECOUNTER , MVT::i64 , Custom);
302 setOperationAction(ISD::BSWAP , MVT::i16 , Expand);
Nate Begeman35ef9132006-01-11 21:21:00 +0000303
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000304 // These should be promoted to a larger select which is supported.
Dan Gohmancbbea0f2009-08-27 00:14:12 +0000305 setOperationAction(ISD::SELECT , MVT::i1 , Promote);
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000306 // X86 wants to expand cmov itself.
Dan Gohmancbbea0f2009-08-27 00:14:12 +0000307 setOperationAction(ISD::SELECT , MVT::i8 , Custom);
Dan Gohman2f67df72009-09-03 17:18:51 +0000308 if (Disable16Bit)
309 setOperationAction(ISD::SELECT , MVT::i16 , Expand);
310 else
311 setOperationAction(ISD::SELECT , MVT::i16 , Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000312 setOperationAction(ISD::SELECT , MVT::i32 , Custom);
313 setOperationAction(ISD::SELECT , MVT::f32 , Custom);
314 setOperationAction(ISD::SELECT , MVT::f64 , Custom);
315 setOperationAction(ISD::SELECT , MVT::f80 , Custom);
316 setOperationAction(ISD::SETCC , MVT::i8 , Custom);
Dan Gohman2f67df72009-09-03 17:18:51 +0000317 if (Disable16Bit)
318 setOperationAction(ISD::SETCC , MVT::i16 , Expand);
319 else
320 setOperationAction(ISD::SETCC , MVT::i16 , Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000321 setOperationAction(ISD::SETCC , MVT::i32 , Custom);
322 setOperationAction(ISD::SETCC , MVT::f32 , Custom);
323 setOperationAction(ISD::SETCC , MVT::f64 , Custom);
324 setOperationAction(ISD::SETCC , MVT::f80 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000325 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000326 setOperationAction(ISD::SELECT , MVT::i64 , Custom);
327 setOperationAction(ISD::SETCC , MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000328 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000329 setOperationAction(ISD::EH_RETURN , MVT::Other, Custom);
Anton Korobeynikov2365f512007-07-14 14:06:15 +0000330
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000331 // Darwin ABI issue.
Owen Anderson825b72b2009-08-11 20:47:22 +0000332 setOperationAction(ISD::ConstantPool , MVT::i32 , Custom);
333 setOperationAction(ISD::JumpTable , MVT::i32 , Custom);
334 setOperationAction(ISD::GlobalAddress , MVT::i32 , Custom);
335 setOperationAction(ISD::GlobalTLSAddress, MVT::i32 , Custom);
Anton Korobeynikov6625eff2008-05-04 21:36:32 +0000336 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000337 setOperationAction(ISD::GlobalTLSAddress, MVT::i64, Custom);
338 setOperationAction(ISD::ExternalSymbol , MVT::i32 , Custom);
Dan Gohmanf705adb2009-10-30 01:28:02 +0000339 setOperationAction(ISD::BlockAddress , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000340 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000341 setOperationAction(ISD::ConstantPool , MVT::i64 , Custom);
342 setOperationAction(ISD::JumpTable , MVT::i64 , Custom);
343 setOperationAction(ISD::GlobalAddress , MVT::i64 , Custom);
344 setOperationAction(ISD::ExternalSymbol, MVT::i64 , Custom);
Dan Gohmanf705adb2009-10-30 01:28:02 +0000345 setOperationAction(ISD::BlockAddress , MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000346 }
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000347 // 64-bit addm sub, shl, sra, srl (iff 32-bit x86)
Owen Anderson825b72b2009-08-11 20:47:22 +0000348 setOperationAction(ISD::SHL_PARTS , MVT::i32 , Custom);
349 setOperationAction(ISD::SRA_PARTS , MVT::i32 , Custom);
350 setOperationAction(ISD::SRL_PARTS , MVT::i32 , Custom);
Dan Gohman4c1fa612008-03-03 22:22:09 +0000351 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000352 setOperationAction(ISD::SHL_PARTS , MVT::i64 , Custom);
353 setOperationAction(ISD::SRA_PARTS , MVT::i64 , Custom);
354 setOperationAction(ISD::SRL_PARTS , MVT::i64 , Custom);
Dan Gohman4c1fa612008-03-03 22:22:09 +0000355 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000356
Evan Chengd2cde682008-03-10 19:38:10 +0000357 if (Subtarget->hasSSE1())
Owen Anderson825b72b2009-08-11 20:47:22 +0000358 setOperationAction(ISD::PREFETCH , MVT::Other, Legal);
Evan Cheng27b7db52008-03-08 00:58:38 +0000359
Andrew Lenharthd497d9f2008-02-16 14:46:26 +0000360 if (!Subtarget->hasSSE2())
Owen Anderson825b72b2009-08-11 20:47:22 +0000361 setOperationAction(ISD::MEMBARRIER , MVT::Other, Expand);
Andrew Lenharthd497d9f2008-02-16 14:46:26 +0000362
Mon P Wang63307c32008-05-05 19:05:59 +0000363 // Expand certain atomics
Owen Anderson825b72b2009-08-11 20:47:22 +0000364 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i8, Custom);
365 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i16, Custom);
366 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i32, Custom);
367 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i64, Custom);
Bill Wendling5bf1b4e2008-08-20 00:28:16 +0000368
Owen Anderson825b72b2009-08-11 20:47:22 +0000369 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i8, Custom);
370 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i16, Custom);
371 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i32, Custom);
372 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i64, Custom);
Andrew Lenharthd497d9f2008-02-16 14:46:26 +0000373
Dale Johannesen48c1bc22008-10-02 18:53:47 +0000374 if (!Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000375 setOperationAction(ISD::ATOMIC_LOAD_ADD, MVT::i64, Custom);
376 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i64, Custom);
377 setOperationAction(ISD::ATOMIC_LOAD_AND, MVT::i64, Custom);
378 setOperationAction(ISD::ATOMIC_LOAD_OR, MVT::i64, Custom);
379 setOperationAction(ISD::ATOMIC_LOAD_XOR, MVT::i64, Custom);
380 setOperationAction(ISD::ATOMIC_LOAD_NAND, MVT::i64, Custom);
381 setOperationAction(ISD::ATOMIC_SWAP, MVT::i64, Custom);
Dale Johannesen48c1bc22008-10-02 18:53:47 +0000382 }
383
Evan Cheng3c992d22006-03-07 02:02:57 +0000384 // FIXME - use subtarget debug flags
Anton Korobeynikovab4022f2006-10-31 08:31:24 +0000385 if (!Subtarget->isTargetDarwin() &&
386 !Subtarget->isTargetELF() &&
Dan Gohman44066042008-07-01 00:05:16 +0000387 !Subtarget->isTargetCygMing()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000388 setOperationAction(ISD::EH_LABEL, MVT::Other, Expand);
Dan Gohman44066042008-07-01 00:05:16 +0000389 }
Chris Lattnerf73bae12005-11-29 06:16:21 +0000390
Owen Anderson825b72b2009-08-11 20:47:22 +0000391 setOperationAction(ISD::EXCEPTIONADDR, MVT::i64, Expand);
392 setOperationAction(ISD::EHSELECTION, MVT::i64, Expand);
393 setOperationAction(ISD::EXCEPTIONADDR, MVT::i32, Expand);
394 setOperationAction(ISD::EHSELECTION, MVT::i32, Expand);
Anton Korobeynikovce3b4652007-05-02 19:53:33 +0000395 if (Subtarget->is64Bit()) {
Anton Korobeynikovce3b4652007-05-02 19:53:33 +0000396 setExceptionPointerRegister(X86::RAX);
397 setExceptionSelectorRegister(X86::RDX);
398 } else {
399 setExceptionPointerRegister(X86::EAX);
400 setExceptionSelectorRegister(X86::EDX);
401 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000402 setOperationAction(ISD::FRAME_TO_ARGS_OFFSET, MVT::i32, Custom);
403 setOperationAction(ISD::FRAME_TO_ARGS_OFFSET, MVT::i64, Custom);
Anton Korobeynikov260a6b82008-09-08 21:12:11 +0000404
Owen Anderson825b72b2009-08-11 20:47:22 +0000405 setOperationAction(ISD::TRAMPOLINE, MVT::Other, Custom);
Duncan Sandsb116fac2007-07-27 20:02:49 +0000406
Owen Anderson825b72b2009-08-11 20:47:22 +0000407 setOperationAction(ISD::TRAP, MVT::Other, Legal);
Anton Korobeynikov66fac792008-01-15 07:02:33 +0000408
Nate Begemanacc398c2006-01-25 18:21:52 +0000409 // VASTART needs to be custom lowered to use the VarArgsFrameIndex
Owen Anderson825b72b2009-08-11 20:47:22 +0000410 setOperationAction(ISD::VASTART , MVT::Other, Custom);
411 setOperationAction(ISD::VAEND , MVT::Other, Expand);
Dan Gohman9018e832008-05-10 01:26:14 +0000412 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000413 setOperationAction(ISD::VAARG , MVT::Other, Custom);
414 setOperationAction(ISD::VACOPY , MVT::Other, Custom);
Dan Gohman9018e832008-05-10 01:26:14 +0000415 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000416 setOperationAction(ISD::VAARG , MVT::Other, Expand);
417 setOperationAction(ISD::VACOPY , MVT::Other, Expand);
Dan Gohman9018e832008-05-10 01:26:14 +0000418 }
Evan Chengae642192007-03-02 23:16:35 +0000419
Owen Anderson825b72b2009-08-11 20:47:22 +0000420 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
421 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000422 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000423 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i64, Expand);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +0000424 if (Subtarget->isTargetCygMing())
Owen Anderson825b72b2009-08-11 20:47:22 +0000425 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Custom);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +0000426 else
Owen Anderson825b72b2009-08-11 20:47:22 +0000427 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Expand);
Chris Lattnerb99329e2006-01-13 02:42:53 +0000428
Evan Chengc7ce29b2009-02-13 22:36:38 +0000429 if (!UseSoftFloat && X86ScalarSSEf64) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000430 // f32 and f64 use SSE.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000431 // Set up the FP register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000432 addRegisterClass(MVT::f32, X86::FR32RegisterClass);
433 addRegisterClass(MVT::f64, X86::FR64RegisterClass);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000434
Evan Cheng223547a2006-01-31 22:28:30 +0000435 // Use ANDPD to simulate FABS.
Owen Anderson825b72b2009-08-11 20:47:22 +0000436 setOperationAction(ISD::FABS , MVT::f64, Custom);
437 setOperationAction(ISD::FABS , MVT::f32, Custom);
Evan Cheng223547a2006-01-31 22:28:30 +0000438
439 // Use XORP to simulate FNEG.
Owen Anderson825b72b2009-08-11 20:47:22 +0000440 setOperationAction(ISD::FNEG , MVT::f64, Custom);
441 setOperationAction(ISD::FNEG , MVT::f32, Custom);
Evan Cheng223547a2006-01-31 22:28:30 +0000442
Evan Cheng68c47cb2007-01-05 07:55:56 +0000443 // Use ANDPD and ORPD to simulate FCOPYSIGN.
Owen Anderson825b72b2009-08-11 20:47:22 +0000444 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Custom);
445 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
Evan Cheng68c47cb2007-01-05 07:55:56 +0000446
Evan Chengd25e9e82006-02-02 00:28:23 +0000447 // We don't support sin/cos/fmod
Owen Anderson825b72b2009-08-11 20:47:22 +0000448 setOperationAction(ISD::FSIN , MVT::f64, Expand);
449 setOperationAction(ISD::FCOS , MVT::f64, Expand);
450 setOperationAction(ISD::FSIN , MVT::f32, Expand);
451 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000452
Chris Lattnera54aa942006-01-29 06:26:08 +0000453 // Expand FP immediates into loads from the stack, except for the special
454 // cases we handle.
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000455 addLegalFPImmediate(APFloat(+0.0)); // xorpd
456 addLegalFPImmediate(APFloat(+0.0f)); // xorps
Evan Chengc7ce29b2009-02-13 22:36:38 +0000457 } else if (!UseSoftFloat && X86ScalarSSEf32) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000458 // Use SSE for f32, x87 for f64.
459 // Set up the FP register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000460 addRegisterClass(MVT::f32, X86::FR32RegisterClass);
461 addRegisterClass(MVT::f64, X86::RFP64RegisterClass);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000462
463 // Use ANDPS to simulate FABS.
Owen Anderson825b72b2009-08-11 20:47:22 +0000464 setOperationAction(ISD::FABS , MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000465
466 // Use XORP to simulate FNEG.
Owen Anderson825b72b2009-08-11 20:47:22 +0000467 setOperationAction(ISD::FNEG , MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000468
Owen Anderson825b72b2009-08-11 20:47:22 +0000469 setOperationAction(ISD::UNDEF, MVT::f64, Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000470
471 // Use ANDPS and ORPS to simulate FCOPYSIGN.
Owen Anderson825b72b2009-08-11 20:47:22 +0000472 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
473 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000474
475 // We don't support sin/cos/fmod
Owen Anderson825b72b2009-08-11 20:47:22 +0000476 setOperationAction(ISD::FSIN , MVT::f32, Expand);
477 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000478
Nate Begemane1795842008-02-14 08:57:00 +0000479 // Special cases we handle for FP constants.
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000480 addLegalFPImmediate(APFloat(+0.0f)); // xorps
481 addLegalFPImmediate(APFloat(+0.0)); // FLD0
482 addLegalFPImmediate(APFloat(+1.0)); // FLD1
483 addLegalFPImmediate(APFloat(-0.0)); // FLD0/FCHS
484 addLegalFPImmediate(APFloat(-1.0)); // FLD1/FCHS
485
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000486 if (!UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000487 setOperationAction(ISD::FSIN , MVT::f64 , Expand);
488 setOperationAction(ISD::FCOS , MVT::f64 , Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000489 }
Evan Chengc7ce29b2009-02-13 22:36:38 +0000490 } else if (!UseSoftFloat) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000491 // f32 and f64 in x87.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000492 // Set up the FP register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000493 addRegisterClass(MVT::f64, X86::RFP64RegisterClass);
494 addRegisterClass(MVT::f32, X86::RFP32RegisterClass);
Anton Korobeynikov12c49af2006-11-21 00:01:06 +0000495
Owen Anderson825b72b2009-08-11 20:47:22 +0000496 setOperationAction(ISD::UNDEF, MVT::f64, Expand);
497 setOperationAction(ISD::UNDEF, MVT::f32, Expand);
498 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
499 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand);
Dale Johannesen5411a392007-08-09 01:04:01 +0000500
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000501 if (!UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000502 setOperationAction(ISD::FSIN , MVT::f64 , Expand);
503 setOperationAction(ISD::FCOS , MVT::f64 , Expand);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000504 }
Dale Johannesenf04afdb2007-08-30 00:23:21 +0000505 addLegalFPImmediate(APFloat(+0.0)); // FLD0
506 addLegalFPImmediate(APFloat(+1.0)); // FLD1
507 addLegalFPImmediate(APFloat(-0.0)); // FLD0/FCHS
508 addLegalFPImmediate(APFloat(-1.0)); // FLD1/FCHS
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000509 addLegalFPImmediate(APFloat(+0.0f)); // FLD0
510 addLegalFPImmediate(APFloat(+1.0f)); // FLD1
511 addLegalFPImmediate(APFloat(-0.0f)); // FLD0/FCHS
512 addLegalFPImmediate(APFloat(-1.0f)); // FLD1/FCHS
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000513 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000514
Dale Johannesen59a58732007-08-05 18:49:15 +0000515 // Long double always uses X87.
Evan Cheng92722532009-03-26 23:06:32 +0000516 if (!UseSoftFloat) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000517 addRegisterClass(MVT::f80, X86::RFP80RegisterClass);
518 setOperationAction(ISD::UNDEF, MVT::f80, Expand);
519 setOperationAction(ISD::FCOPYSIGN, MVT::f80, Expand);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000520 {
521 bool ignored;
522 APFloat TmpFlt(+0.0);
523 TmpFlt.convert(APFloat::x87DoubleExtended, APFloat::rmNearestTiesToEven,
524 &ignored);
525 addLegalFPImmediate(TmpFlt); // FLD0
526 TmpFlt.changeSign();
527 addLegalFPImmediate(TmpFlt); // FLD0/FCHS
528 APFloat TmpFlt2(+1.0);
529 TmpFlt2.convert(APFloat::x87DoubleExtended, APFloat::rmNearestTiesToEven,
530 &ignored);
531 addLegalFPImmediate(TmpFlt2); // FLD1
532 TmpFlt2.changeSign();
533 addLegalFPImmediate(TmpFlt2); // FLD1/FCHS
534 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000535
Evan Chengc7ce29b2009-02-13 22:36:38 +0000536 if (!UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000537 setOperationAction(ISD::FSIN , MVT::f80 , Expand);
538 setOperationAction(ISD::FCOS , MVT::f80 , Expand);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000539 }
Dale Johannesen2f429012007-09-26 21:10:55 +0000540 }
Dale Johannesen59a58732007-08-05 18:49:15 +0000541
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000542 // Always use a library call for pow.
Owen Anderson825b72b2009-08-11 20:47:22 +0000543 setOperationAction(ISD::FPOW , MVT::f32 , Expand);
544 setOperationAction(ISD::FPOW , MVT::f64 , Expand);
545 setOperationAction(ISD::FPOW , MVT::f80 , Expand);
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000546
Owen Anderson825b72b2009-08-11 20:47:22 +0000547 setOperationAction(ISD::FLOG, MVT::f80, Expand);
548 setOperationAction(ISD::FLOG2, MVT::f80, Expand);
549 setOperationAction(ISD::FLOG10, MVT::f80, Expand);
550 setOperationAction(ISD::FEXP, MVT::f80, Expand);
551 setOperationAction(ISD::FEXP2, MVT::f80, Expand);
Dale Johannesen7794f2a2008-09-04 00:47:13 +0000552
Mon P Wangf007a8b2008-11-06 05:31:54 +0000553 // First set operation action for all vector types to either promote
Mon P Wang0c397192008-10-30 08:01:45 +0000554 // (for widening) or expand (for scalarization). Then we will selectively
555 // turn on ones that can be effectively codegen'd.
Owen Anderson825b72b2009-08-11 20:47:22 +0000556 for (unsigned VT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
557 VT <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++VT) {
558 setOperationAction(ISD::ADD , (MVT::SimpleValueType)VT, Expand);
559 setOperationAction(ISD::SUB , (MVT::SimpleValueType)VT, Expand);
560 setOperationAction(ISD::FADD, (MVT::SimpleValueType)VT, Expand);
561 setOperationAction(ISD::FNEG, (MVT::SimpleValueType)VT, Expand);
562 setOperationAction(ISD::FSUB, (MVT::SimpleValueType)VT, Expand);
563 setOperationAction(ISD::MUL , (MVT::SimpleValueType)VT, Expand);
564 setOperationAction(ISD::FMUL, (MVT::SimpleValueType)VT, Expand);
565 setOperationAction(ISD::SDIV, (MVT::SimpleValueType)VT, Expand);
566 setOperationAction(ISD::UDIV, (MVT::SimpleValueType)VT, Expand);
567 setOperationAction(ISD::FDIV, (MVT::SimpleValueType)VT, Expand);
568 setOperationAction(ISD::SREM, (MVT::SimpleValueType)VT, Expand);
569 setOperationAction(ISD::UREM, (MVT::SimpleValueType)VT, Expand);
570 setOperationAction(ISD::LOAD, (MVT::SimpleValueType)VT, Expand);
571 setOperationAction(ISD::VECTOR_SHUFFLE, (MVT::SimpleValueType)VT, Expand);
572 setOperationAction(ISD::EXTRACT_VECTOR_ELT,(MVT::SimpleValueType)VT,Expand);
573 setOperationAction(ISD::EXTRACT_SUBVECTOR,(MVT::SimpleValueType)VT,Expand);
574 setOperationAction(ISD::INSERT_VECTOR_ELT,(MVT::SimpleValueType)VT, Expand);
575 setOperationAction(ISD::FABS, (MVT::SimpleValueType)VT, Expand);
576 setOperationAction(ISD::FSIN, (MVT::SimpleValueType)VT, Expand);
577 setOperationAction(ISD::FCOS, (MVT::SimpleValueType)VT, Expand);
578 setOperationAction(ISD::FREM, (MVT::SimpleValueType)VT, Expand);
579 setOperationAction(ISD::FPOWI, (MVT::SimpleValueType)VT, Expand);
580 setOperationAction(ISD::FSQRT, (MVT::SimpleValueType)VT, Expand);
581 setOperationAction(ISD::FCOPYSIGN, (MVT::SimpleValueType)VT, Expand);
582 setOperationAction(ISD::SMUL_LOHI, (MVT::SimpleValueType)VT, Expand);
583 setOperationAction(ISD::UMUL_LOHI, (MVT::SimpleValueType)VT, Expand);
584 setOperationAction(ISD::SDIVREM, (MVT::SimpleValueType)VT, Expand);
585 setOperationAction(ISD::UDIVREM, (MVT::SimpleValueType)VT, Expand);
586 setOperationAction(ISD::FPOW, (MVT::SimpleValueType)VT, Expand);
587 setOperationAction(ISD::CTPOP, (MVT::SimpleValueType)VT, Expand);
588 setOperationAction(ISD::CTTZ, (MVT::SimpleValueType)VT, Expand);
589 setOperationAction(ISD::CTLZ, (MVT::SimpleValueType)VT, Expand);
590 setOperationAction(ISD::SHL, (MVT::SimpleValueType)VT, Expand);
591 setOperationAction(ISD::SRA, (MVT::SimpleValueType)VT, Expand);
592 setOperationAction(ISD::SRL, (MVT::SimpleValueType)VT, Expand);
593 setOperationAction(ISD::ROTL, (MVT::SimpleValueType)VT, Expand);
594 setOperationAction(ISD::ROTR, (MVT::SimpleValueType)VT, Expand);
595 setOperationAction(ISD::BSWAP, (MVT::SimpleValueType)VT, Expand);
596 setOperationAction(ISD::VSETCC, (MVT::SimpleValueType)VT, Expand);
597 setOperationAction(ISD::FLOG, (MVT::SimpleValueType)VT, Expand);
598 setOperationAction(ISD::FLOG2, (MVT::SimpleValueType)VT, Expand);
599 setOperationAction(ISD::FLOG10, (MVT::SimpleValueType)VT, Expand);
600 setOperationAction(ISD::FEXP, (MVT::SimpleValueType)VT, Expand);
601 setOperationAction(ISD::FEXP2, (MVT::SimpleValueType)VT, Expand);
602 setOperationAction(ISD::FP_TO_UINT, (MVT::SimpleValueType)VT, Expand);
603 setOperationAction(ISD::FP_TO_SINT, (MVT::SimpleValueType)VT, Expand);
604 setOperationAction(ISD::UINT_TO_FP, (MVT::SimpleValueType)VT, Expand);
605 setOperationAction(ISD::SINT_TO_FP, (MVT::SimpleValueType)VT, Expand);
Dan Gohman87862e72009-12-11 21:31:27 +0000606 setOperationAction(ISD::SIGN_EXTEND_INREG, (MVT::SimpleValueType)VT,Expand);
Dan Gohman2e141d72009-12-14 23:40:38 +0000607 setOperationAction(ISD::TRUNCATE, (MVT::SimpleValueType)VT, Expand);
608 setOperationAction(ISD::SIGN_EXTEND, (MVT::SimpleValueType)VT, Expand);
609 setOperationAction(ISD::ZERO_EXTEND, (MVT::SimpleValueType)VT, Expand);
610 setOperationAction(ISD::ANY_EXTEND, (MVT::SimpleValueType)VT, Expand);
611 for (unsigned InnerVT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
612 InnerVT <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++InnerVT)
613 setTruncStoreAction((MVT::SimpleValueType)VT,
614 (MVT::SimpleValueType)InnerVT, Expand);
615 setLoadExtAction(ISD::SEXTLOAD, (MVT::SimpleValueType)VT, Expand);
616 setLoadExtAction(ISD::ZEXTLOAD, (MVT::SimpleValueType)VT, Expand);
617 setLoadExtAction(ISD::EXTLOAD, (MVT::SimpleValueType)VT, Expand);
Evan Chengd30bf012006-03-01 01:11:20 +0000618 }
619
Evan Chengc7ce29b2009-02-13 22:36:38 +0000620 // FIXME: In order to prevent SSE instructions being expanded to MMX ones
621 // with -msoft-float, disable use of MMX as well.
Evan Cheng92722532009-03-26 23:06:32 +0000622 if (!UseSoftFloat && !DisableMMX && Subtarget->hasMMX()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000623 addRegisterClass(MVT::v8i8, X86::VR64RegisterClass);
624 addRegisterClass(MVT::v4i16, X86::VR64RegisterClass);
625 addRegisterClass(MVT::v2i32, X86::VR64RegisterClass);
626 addRegisterClass(MVT::v2f32, X86::VR64RegisterClass);
627 addRegisterClass(MVT::v1i64, X86::VR64RegisterClass);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000628
Owen Anderson825b72b2009-08-11 20:47:22 +0000629 setOperationAction(ISD::ADD, MVT::v8i8, Legal);
630 setOperationAction(ISD::ADD, MVT::v4i16, Legal);
631 setOperationAction(ISD::ADD, MVT::v2i32, Legal);
632 setOperationAction(ISD::ADD, MVT::v1i64, Legal);
Bill Wendling2f88dcd2007-03-08 22:09:11 +0000633
Owen Anderson825b72b2009-08-11 20:47:22 +0000634 setOperationAction(ISD::SUB, MVT::v8i8, Legal);
635 setOperationAction(ISD::SUB, MVT::v4i16, Legal);
636 setOperationAction(ISD::SUB, MVT::v2i32, Legal);
637 setOperationAction(ISD::SUB, MVT::v1i64, Legal);
Bill Wendlingc1fb0472007-03-10 09:57:05 +0000638
Owen Anderson825b72b2009-08-11 20:47:22 +0000639 setOperationAction(ISD::MULHS, MVT::v4i16, Legal);
640 setOperationAction(ISD::MUL, MVT::v4i16, Legal);
Bill Wendling74027e92007-03-15 21:24:36 +0000641
Owen Anderson825b72b2009-08-11 20:47:22 +0000642 setOperationAction(ISD::AND, MVT::v8i8, Promote);
643 AddPromotedToType (ISD::AND, MVT::v8i8, MVT::v1i64);
644 setOperationAction(ISD::AND, MVT::v4i16, Promote);
645 AddPromotedToType (ISD::AND, MVT::v4i16, MVT::v1i64);
646 setOperationAction(ISD::AND, MVT::v2i32, Promote);
647 AddPromotedToType (ISD::AND, MVT::v2i32, MVT::v1i64);
648 setOperationAction(ISD::AND, MVT::v1i64, Legal);
Bill Wendling1b7a81d2007-03-16 09:44:46 +0000649
Owen Anderson825b72b2009-08-11 20:47:22 +0000650 setOperationAction(ISD::OR, MVT::v8i8, Promote);
651 AddPromotedToType (ISD::OR, MVT::v8i8, MVT::v1i64);
652 setOperationAction(ISD::OR, MVT::v4i16, Promote);
653 AddPromotedToType (ISD::OR, MVT::v4i16, MVT::v1i64);
654 setOperationAction(ISD::OR, MVT::v2i32, Promote);
655 AddPromotedToType (ISD::OR, MVT::v2i32, MVT::v1i64);
656 setOperationAction(ISD::OR, MVT::v1i64, Legal);
Bill Wendling1b7a81d2007-03-16 09:44:46 +0000657
Owen Anderson825b72b2009-08-11 20:47:22 +0000658 setOperationAction(ISD::XOR, MVT::v8i8, Promote);
659 AddPromotedToType (ISD::XOR, MVT::v8i8, MVT::v1i64);
660 setOperationAction(ISD::XOR, MVT::v4i16, Promote);
661 AddPromotedToType (ISD::XOR, MVT::v4i16, MVT::v1i64);
662 setOperationAction(ISD::XOR, MVT::v2i32, Promote);
663 AddPromotedToType (ISD::XOR, MVT::v2i32, MVT::v1i64);
664 setOperationAction(ISD::XOR, MVT::v1i64, Legal);
Bill Wendling1b7a81d2007-03-16 09:44:46 +0000665
Owen Anderson825b72b2009-08-11 20:47:22 +0000666 setOperationAction(ISD::LOAD, MVT::v8i8, Promote);
667 AddPromotedToType (ISD::LOAD, MVT::v8i8, MVT::v1i64);
668 setOperationAction(ISD::LOAD, MVT::v4i16, Promote);
669 AddPromotedToType (ISD::LOAD, MVT::v4i16, MVT::v1i64);
670 setOperationAction(ISD::LOAD, MVT::v2i32, Promote);
671 AddPromotedToType (ISD::LOAD, MVT::v2i32, MVT::v1i64);
672 setOperationAction(ISD::LOAD, MVT::v2f32, Promote);
673 AddPromotedToType (ISD::LOAD, MVT::v2f32, MVT::v1i64);
674 setOperationAction(ISD::LOAD, MVT::v1i64, Legal);
Bill Wendling2f88dcd2007-03-08 22:09:11 +0000675
Owen Anderson825b72b2009-08-11 20:47:22 +0000676 setOperationAction(ISD::BUILD_VECTOR, MVT::v8i8, Custom);
677 setOperationAction(ISD::BUILD_VECTOR, MVT::v4i16, Custom);
678 setOperationAction(ISD::BUILD_VECTOR, MVT::v2i32, Custom);
679 setOperationAction(ISD::BUILD_VECTOR, MVT::v2f32, Custom);
680 setOperationAction(ISD::BUILD_VECTOR, MVT::v1i64, Custom);
Bill Wendlinga348c562007-03-22 18:42:45 +0000681
Owen Anderson825b72b2009-08-11 20:47:22 +0000682 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v8i8, Custom);
683 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4i16, Custom);
684 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2i32, Custom);
685 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v1i64, Custom);
Bill Wendling826f36f2007-03-28 00:57:11 +0000686
Owen Anderson825b72b2009-08-11 20:47:22 +0000687 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v2f32, Custom);
688 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i8, Custom);
689 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4i16, Custom);
690 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v1i64, Custom);
Bill Wendling3180e202008-07-20 02:32:23 +0000691
Owen Anderson825b72b2009-08-11 20:47:22 +0000692 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i16, Custom);
Mon P Wang9e5ecb82008-12-12 01:25:51 +0000693
Owen Anderson825b72b2009-08-11 20:47:22 +0000694 setOperationAction(ISD::SELECT, MVT::v8i8, Promote);
695 setOperationAction(ISD::SELECT, MVT::v4i16, Promote);
696 setOperationAction(ISD::SELECT, MVT::v2i32, Promote);
697 setOperationAction(ISD::SELECT, MVT::v1i64, Custom);
698 setOperationAction(ISD::VSETCC, MVT::v8i8, Custom);
699 setOperationAction(ISD::VSETCC, MVT::v4i16, Custom);
700 setOperationAction(ISD::VSETCC, MVT::v2i32, Custom);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000701 }
702
Evan Cheng92722532009-03-26 23:06:32 +0000703 if (!UseSoftFloat && Subtarget->hasSSE1()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000704 addRegisterClass(MVT::v4f32, X86::VR128RegisterClass);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000705
Owen Anderson825b72b2009-08-11 20:47:22 +0000706 setOperationAction(ISD::FADD, MVT::v4f32, Legal);
707 setOperationAction(ISD::FSUB, MVT::v4f32, Legal);
708 setOperationAction(ISD::FMUL, MVT::v4f32, Legal);
709 setOperationAction(ISD::FDIV, MVT::v4f32, Legal);
710 setOperationAction(ISD::FSQRT, MVT::v4f32, Legal);
711 setOperationAction(ISD::FNEG, MVT::v4f32, Custom);
712 setOperationAction(ISD::LOAD, MVT::v4f32, Legal);
713 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f32, Custom);
714 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4f32, Custom);
715 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f32, Custom);
716 setOperationAction(ISD::SELECT, MVT::v4f32, Custom);
717 setOperationAction(ISD::VSETCC, MVT::v4f32, Custom);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000718 }
719
Evan Cheng92722532009-03-26 23:06:32 +0000720 if (!UseSoftFloat && Subtarget->hasSSE2()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000721 addRegisterClass(MVT::v2f64, X86::VR128RegisterClass);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000722
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000723 // FIXME: Unfortunately -soft-float and -no-implicit-float means XMM
724 // registers cannot be used even for integer operations.
Owen Anderson825b72b2009-08-11 20:47:22 +0000725 addRegisterClass(MVT::v16i8, X86::VR128RegisterClass);
726 addRegisterClass(MVT::v8i16, X86::VR128RegisterClass);
727 addRegisterClass(MVT::v4i32, X86::VR128RegisterClass);
728 addRegisterClass(MVT::v2i64, X86::VR128RegisterClass);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000729
Owen Anderson825b72b2009-08-11 20:47:22 +0000730 setOperationAction(ISD::ADD, MVT::v16i8, Legal);
731 setOperationAction(ISD::ADD, MVT::v8i16, Legal);
732 setOperationAction(ISD::ADD, MVT::v4i32, Legal);
733 setOperationAction(ISD::ADD, MVT::v2i64, Legal);
734 setOperationAction(ISD::MUL, MVT::v2i64, Custom);
735 setOperationAction(ISD::SUB, MVT::v16i8, Legal);
736 setOperationAction(ISD::SUB, MVT::v8i16, Legal);
737 setOperationAction(ISD::SUB, MVT::v4i32, Legal);
738 setOperationAction(ISD::SUB, MVT::v2i64, Legal);
739 setOperationAction(ISD::MUL, MVT::v8i16, Legal);
740 setOperationAction(ISD::FADD, MVT::v2f64, Legal);
741 setOperationAction(ISD::FSUB, MVT::v2f64, Legal);
742 setOperationAction(ISD::FMUL, MVT::v2f64, Legal);
743 setOperationAction(ISD::FDIV, MVT::v2f64, Legal);
744 setOperationAction(ISD::FSQRT, MVT::v2f64, Legal);
745 setOperationAction(ISD::FNEG, MVT::v2f64, Custom);
Evan Cheng2c3ae372006-04-12 21:21:57 +0000746
Owen Anderson825b72b2009-08-11 20:47:22 +0000747 setOperationAction(ISD::VSETCC, MVT::v2f64, Custom);
748 setOperationAction(ISD::VSETCC, MVT::v16i8, Custom);
749 setOperationAction(ISD::VSETCC, MVT::v8i16, Custom);
750 setOperationAction(ISD::VSETCC, MVT::v4i32, Custom);
Nate Begemanc2616e42008-05-12 20:34:32 +0000751
Owen Anderson825b72b2009-08-11 20:47:22 +0000752 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v16i8, Custom);
753 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i16, Custom);
754 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i16, Custom);
755 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i32, Custom);
756 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f32, Custom);
Evan Chengf7c378e2006-04-10 07:23:14 +0000757
Mon P Wangeb38ebf2010-01-24 00:05:03 +0000758 setOperationAction(ISD::CONCAT_VECTORS, MVT::v2f64, Custom);
759 setOperationAction(ISD::CONCAT_VECTORS, MVT::v2i64, Custom);
760 setOperationAction(ISD::CONCAT_VECTORS, MVT::v16i8, Custom);
761 setOperationAction(ISD::CONCAT_VECTORS, MVT::v8i16, Custom);
762 setOperationAction(ISD::CONCAT_VECTORS, MVT::v4i32, Custom);
763
Evan Cheng2c3ae372006-04-12 21:21:57 +0000764 // Custom lower build_vector, vector_shuffle, and extract_vector_elt.
Owen Anderson825b72b2009-08-11 20:47:22 +0000765 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v2i64; ++i) {
766 EVT VT = (MVT::SimpleValueType)i;
Nate Begeman844e0f92007-12-11 01:41:33 +0000767 // Do not attempt to custom lower non-power-of-2 vectors
Duncan Sands83ec4b62008-06-06 12:08:01 +0000768 if (!isPowerOf2_32(VT.getVectorNumElements()))
Nate Begeman844e0f92007-12-11 01:41:33 +0000769 continue;
David Greene9b9838d2009-06-29 16:47:10 +0000770 // Do not attempt to custom lower non-128-bit vectors
771 if (!VT.is128BitVector())
772 continue;
Owen Anderson825b72b2009-08-11 20:47:22 +0000773 setOperationAction(ISD::BUILD_VECTOR,
774 VT.getSimpleVT().SimpleTy, Custom);
775 setOperationAction(ISD::VECTOR_SHUFFLE,
776 VT.getSimpleVT().SimpleTy, Custom);
777 setOperationAction(ISD::EXTRACT_VECTOR_ELT,
778 VT.getSimpleVT().SimpleTy, Custom);
Evan Cheng2c3ae372006-04-12 21:21:57 +0000779 }
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000780
Owen Anderson825b72b2009-08-11 20:47:22 +0000781 setOperationAction(ISD::BUILD_VECTOR, MVT::v2f64, Custom);
782 setOperationAction(ISD::BUILD_VECTOR, MVT::v2i64, Custom);
783 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2f64, Custom);
784 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2i64, Custom);
785 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2f64, Custom);
786 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2f64, Custom);
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000787
Nate Begemancdd1eec2008-02-12 22:51:28 +0000788 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000789 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2i64, Custom);
790 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i64, Custom);
Nate Begemancdd1eec2008-02-12 22:51:28 +0000791 }
Evan Cheng2c3ae372006-04-12 21:21:57 +0000792
Anton Korobeynikov12c49af2006-11-21 00:01:06 +0000793 // Promote v16i8, v8i16, v4i32 load, select, and, or, xor to v2i64.
Owen Anderson825b72b2009-08-11 20:47:22 +0000794 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v2i64; i++) {
795 MVT::SimpleValueType SVT = (MVT::SimpleValueType)i;
Owen Andersone50ed302009-08-10 22:56:29 +0000796 EVT VT = SVT;
David Greene9b9838d2009-06-29 16:47:10 +0000797
798 // Do not attempt to promote non-128-bit vectors
799 if (!VT.is128BitVector()) {
800 continue;
801 }
Owen Andersond6662ad2009-08-10 20:46:15 +0000802 setOperationAction(ISD::AND, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000803 AddPromotedToType (ISD::AND, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000804 setOperationAction(ISD::OR, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000805 AddPromotedToType (ISD::OR, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000806 setOperationAction(ISD::XOR, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000807 AddPromotedToType (ISD::XOR, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000808 setOperationAction(ISD::LOAD, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000809 AddPromotedToType (ISD::LOAD, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000810 setOperationAction(ISD::SELECT, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000811 AddPromotedToType (ISD::SELECT, SVT, MVT::v2i64);
Evan Chengf7c378e2006-04-10 07:23:14 +0000812 }
Evan Cheng2c3ae372006-04-12 21:21:57 +0000813
Owen Anderson825b72b2009-08-11 20:47:22 +0000814 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Chris Lattnerd43d00c2008-01-24 08:07:48 +0000815
Evan Cheng2c3ae372006-04-12 21:21:57 +0000816 // Custom lower v2i64 and v2f64 selects.
Owen Anderson825b72b2009-08-11 20:47:22 +0000817 setOperationAction(ISD::LOAD, MVT::v2f64, Legal);
818 setOperationAction(ISD::LOAD, MVT::v2i64, Legal);
819 setOperationAction(ISD::SELECT, MVT::v2f64, Custom);
820 setOperationAction(ISD::SELECT, MVT::v2i64, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000821
Owen Anderson825b72b2009-08-11 20:47:22 +0000822 setOperationAction(ISD::FP_TO_SINT, MVT::v4i32, Legal);
823 setOperationAction(ISD::SINT_TO_FP, MVT::v4i32, Legal);
Eli Friedman23ef1052009-06-06 03:57:58 +0000824 if (!DisableMMX && Subtarget->hasMMX()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000825 setOperationAction(ISD::FP_TO_SINT, MVT::v2i32, Custom);
826 setOperationAction(ISD::SINT_TO_FP, MVT::v2i32, Custom);
Eli Friedman23ef1052009-06-06 03:57:58 +0000827 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000828 }
Evan Chengc7ce29b2009-02-13 22:36:38 +0000829
Nate Begeman14d12ca2008-02-11 04:19:36 +0000830 if (Subtarget->hasSSE41()) {
831 // FIXME: Do we need to handle scalar-to-vector here?
Owen Anderson825b72b2009-08-11 20:47:22 +0000832 setOperationAction(ISD::MUL, MVT::v4i32, Legal);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000833
834 // i8 and i16 vectors are custom , because the source register and source
835 // source memory operand types are not the same width. f32 vectors are
836 // custom since the immediate controlling the insert encodes additional
837 // information.
Owen Anderson825b72b2009-08-11 20:47:22 +0000838 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v16i8, Custom);
839 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i16, Custom);
840 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i32, Custom);
841 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f32, Custom);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000842
Owen Anderson825b72b2009-08-11 20:47:22 +0000843 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v16i8, Custom);
844 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v8i16, Custom);
845 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4i32, Custom);
846 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f32, Custom);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000847
848 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000849 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2i64, Legal);
850 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i64, Legal);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000851 }
852 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000853
Nate Begeman30a0de92008-07-17 16:51:19 +0000854 if (Subtarget->hasSSE42()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000855 setOperationAction(ISD::VSETCC, MVT::v2i64, Custom);
Nate Begeman30a0de92008-07-17 16:51:19 +0000856 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000857
David Greene9b9838d2009-06-29 16:47:10 +0000858 if (!UseSoftFloat && Subtarget->hasAVX()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000859 addRegisterClass(MVT::v8f32, X86::VR256RegisterClass);
860 addRegisterClass(MVT::v4f64, X86::VR256RegisterClass);
861 addRegisterClass(MVT::v8i32, X86::VR256RegisterClass);
862 addRegisterClass(MVT::v4i64, X86::VR256RegisterClass);
David Greened94c1012009-06-29 22:50:51 +0000863
Owen Anderson825b72b2009-08-11 20:47:22 +0000864 setOperationAction(ISD::LOAD, MVT::v8f32, Legal);
865 setOperationAction(ISD::LOAD, MVT::v8i32, Legal);
866 setOperationAction(ISD::LOAD, MVT::v4f64, Legal);
867 setOperationAction(ISD::LOAD, MVT::v4i64, Legal);
868 setOperationAction(ISD::FADD, MVT::v8f32, Legal);
869 setOperationAction(ISD::FSUB, MVT::v8f32, Legal);
870 setOperationAction(ISD::FMUL, MVT::v8f32, Legal);
871 setOperationAction(ISD::FDIV, MVT::v8f32, Legal);
872 setOperationAction(ISD::FSQRT, MVT::v8f32, Legal);
873 setOperationAction(ISD::FNEG, MVT::v8f32, Custom);
874 //setOperationAction(ISD::BUILD_VECTOR, MVT::v8f32, Custom);
875 //setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v8f32, Custom);
876 //setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v8f32, Custom);
877 //setOperationAction(ISD::SELECT, MVT::v8f32, Custom);
878 //setOperationAction(ISD::VSETCC, MVT::v8f32, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000879
880 // Operations to consider commented out -v16i16 v32i8
Owen Anderson825b72b2009-08-11 20:47:22 +0000881 //setOperationAction(ISD::ADD, MVT::v16i16, Legal);
882 setOperationAction(ISD::ADD, MVT::v8i32, Custom);
883 setOperationAction(ISD::ADD, MVT::v4i64, Custom);
884 //setOperationAction(ISD::SUB, MVT::v32i8, Legal);
885 //setOperationAction(ISD::SUB, MVT::v16i16, Legal);
886 setOperationAction(ISD::SUB, MVT::v8i32, Custom);
887 setOperationAction(ISD::SUB, MVT::v4i64, Custom);
888 //setOperationAction(ISD::MUL, MVT::v16i16, Legal);
889 setOperationAction(ISD::FADD, MVT::v4f64, Legal);
890 setOperationAction(ISD::FSUB, MVT::v4f64, Legal);
891 setOperationAction(ISD::FMUL, MVT::v4f64, Legal);
892 setOperationAction(ISD::FDIV, MVT::v4f64, Legal);
893 setOperationAction(ISD::FSQRT, MVT::v4f64, Legal);
894 setOperationAction(ISD::FNEG, MVT::v4f64, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000895
Owen Anderson825b72b2009-08-11 20:47:22 +0000896 setOperationAction(ISD::VSETCC, MVT::v4f64, Custom);
897 // setOperationAction(ISD::VSETCC, MVT::v32i8, Custom);
898 // setOperationAction(ISD::VSETCC, MVT::v16i16, Custom);
899 setOperationAction(ISD::VSETCC, MVT::v8i32, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000900
Owen Anderson825b72b2009-08-11 20:47:22 +0000901 // setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v32i8, Custom);
902 // setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v16i16, Custom);
903 // setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v16i16, Custom);
904 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i32, Custom);
905 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8f32, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000906
Owen Anderson825b72b2009-08-11 20:47:22 +0000907 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f64, Custom);
908 setOperationAction(ISD::BUILD_VECTOR, MVT::v4i64, Custom);
909 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4f64, Custom);
910 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4i64, Custom);
911 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f64, Custom);
912 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f64, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000913
914#if 0
915 // Not sure we want to do this since there are no 256-bit integer
916 // operations in AVX
917
918 // Custom lower build_vector, vector_shuffle, and extract_vector_elt.
919 // This includes 256-bit vectors
Owen Anderson825b72b2009-08-11 20:47:22 +0000920 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v4i64; ++i) {
921 EVT VT = (MVT::SimpleValueType)i;
David Greene9b9838d2009-06-29 16:47:10 +0000922
923 // Do not attempt to custom lower non-power-of-2 vectors
924 if (!isPowerOf2_32(VT.getVectorNumElements()))
925 continue;
926
927 setOperationAction(ISD::BUILD_VECTOR, VT, Custom);
928 setOperationAction(ISD::VECTOR_SHUFFLE, VT, Custom);
929 setOperationAction(ISD::EXTRACT_VECTOR_ELT, VT, Custom);
930 }
931
932 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000933 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i64, Custom);
934 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4i64, Custom);
Eric Christopherfd179292009-08-27 18:07:15 +0000935 }
David Greene9b9838d2009-06-29 16:47:10 +0000936#endif
937
938#if 0
939 // Not sure we want to do this since there are no 256-bit integer
940 // operations in AVX
941
942 // Promote v32i8, v16i16, v8i32 load, select, and, or, xor to v4i64.
943 // Including 256-bit vectors
Owen Anderson825b72b2009-08-11 20:47:22 +0000944 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v4i64; i++) {
945 EVT VT = (MVT::SimpleValueType)i;
David Greene9b9838d2009-06-29 16:47:10 +0000946
947 if (!VT.is256BitVector()) {
948 continue;
949 }
950 setOperationAction(ISD::AND, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000951 AddPromotedToType (ISD::AND, VT, MVT::v4i64);
David Greene9b9838d2009-06-29 16:47:10 +0000952 setOperationAction(ISD::OR, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000953 AddPromotedToType (ISD::OR, VT, MVT::v4i64);
David Greene9b9838d2009-06-29 16:47:10 +0000954 setOperationAction(ISD::XOR, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000955 AddPromotedToType (ISD::XOR, VT, MVT::v4i64);
David Greene9b9838d2009-06-29 16:47:10 +0000956 setOperationAction(ISD::LOAD, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000957 AddPromotedToType (ISD::LOAD, VT, MVT::v4i64);
David Greene9b9838d2009-06-29 16:47:10 +0000958 setOperationAction(ISD::SELECT, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000959 AddPromotedToType (ISD::SELECT, VT, MVT::v4i64);
David Greene9b9838d2009-06-29 16:47:10 +0000960 }
961
Owen Anderson825b72b2009-08-11 20:47:22 +0000962 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
David Greene9b9838d2009-06-29 16:47:10 +0000963#endif
964 }
965
Evan Cheng6be2c582006-04-05 23:38:46 +0000966 // We want to custom lower some of our intrinsics.
Owen Anderson825b72b2009-08-11 20:47:22 +0000967 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
Evan Cheng6be2c582006-04-05 23:38:46 +0000968
Bill Wendling74c37652008-12-09 22:08:41 +0000969 // Add/Sub/Mul with overflow operations are custom lowered.
Owen Anderson825b72b2009-08-11 20:47:22 +0000970 setOperationAction(ISD::SADDO, MVT::i32, Custom);
971 setOperationAction(ISD::SADDO, MVT::i64, Custom);
972 setOperationAction(ISD::UADDO, MVT::i32, Custom);
973 setOperationAction(ISD::UADDO, MVT::i64, Custom);
974 setOperationAction(ISD::SSUBO, MVT::i32, Custom);
975 setOperationAction(ISD::SSUBO, MVT::i64, Custom);
976 setOperationAction(ISD::USUBO, MVT::i32, Custom);
977 setOperationAction(ISD::USUBO, MVT::i64, Custom);
978 setOperationAction(ISD::SMULO, MVT::i32, Custom);
979 setOperationAction(ISD::SMULO, MVT::i64, Custom);
Bill Wendling41ea7e72008-11-24 19:21:46 +0000980
Evan Chengd54f2d52009-03-31 19:38:51 +0000981 if (!Subtarget->is64Bit()) {
982 // These libcalls are not available in 32-bit.
983 setLibcallName(RTLIB::SHL_I128, 0);
984 setLibcallName(RTLIB::SRL_I128, 0);
985 setLibcallName(RTLIB::SRA_I128, 0);
986 }
987
Evan Cheng206ee9d2006-07-07 08:33:52 +0000988 // We have target-specific dag combine patterns for the following nodes:
989 setTargetDAGCombine(ISD::VECTOR_SHUFFLE);
Evan Chengd880b972008-05-09 21:53:03 +0000990 setTargetDAGCombine(ISD::BUILD_VECTOR);
Chris Lattner83e6c992006-10-04 06:57:07 +0000991 setTargetDAGCombine(ISD::SELECT);
Nate Begeman740ab032009-01-26 00:52:55 +0000992 setTargetDAGCombine(ISD::SHL);
993 setTargetDAGCombine(ISD::SRA);
994 setTargetDAGCombine(ISD::SRL);
Evan Cheng760d1942010-01-04 21:22:48 +0000995 setTargetDAGCombine(ISD::OR);
Chris Lattner149a4e52008-02-22 02:09:43 +0000996 setTargetDAGCombine(ISD::STORE);
Owen Anderson99177002009-06-29 18:04:45 +0000997 setTargetDAGCombine(ISD::MEMBARRIER);
Evan Cheng2e489c42009-12-16 00:53:11 +0000998 setTargetDAGCombine(ISD::ZERO_EXTEND);
Evan Cheng0b0cd912009-03-28 05:57:29 +0000999 if (Subtarget->is64Bit())
1000 setTargetDAGCombine(ISD::MUL);
Evan Cheng206ee9d2006-07-07 08:33:52 +00001001
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001002 computeRegisterProperties();
1003
Evan Cheng87ed7162006-02-14 08:25:08 +00001004 // FIXME: These should be based on subtarget info. Plus, the values should
1005 // be smaller when we are in optimizing for size mode.
Dan Gohman87060f52008-06-30 21:00:56 +00001006 maxStoresPerMemset = 16; // For @llvm.memset -> sequence of stores
1007 maxStoresPerMemcpy = 16; // For @llvm.memcpy -> sequence of stores
1008 maxStoresPerMemmove = 3; // For @llvm.memmove -> sequence of stores
Evan Chengfb8075d2008-02-28 00:43:03 +00001009 setPrefLoopAlignment(16);
Evan Cheng6ebf7bc2009-05-13 21:42:09 +00001010 benefitFromCodePlacementOpt = true;
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001011}
1012
Scott Michel5b8f82e2008-03-10 15:42:14 +00001013
Owen Anderson825b72b2009-08-11 20:47:22 +00001014MVT::SimpleValueType X86TargetLowering::getSetCCResultType(EVT VT) const {
1015 return MVT::i8;
Scott Michel5b8f82e2008-03-10 15:42:14 +00001016}
1017
1018
Evan Cheng29286502008-01-23 23:17:41 +00001019/// getMaxByValAlign - Helper for getByValTypeAlignment to determine
1020/// the desired ByVal argument alignment.
1021static void getMaxByValAlign(const Type *Ty, unsigned &MaxAlign) {
1022 if (MaxAlign == 16)
1023 return;
1024 if (const VectorType *VTy = dyn_cast<VectorType>(Ty)) {
1025 if (VTy->getBitWidth() == 128)
1026 MaxAlign = 16;
Evan Cheng29286502008-01-23 23:17:41 +00001027 } else if (const ArrayType *ATy = dyn_cast<ArrayType>(Ty)) {
1028 unsigned EltAlign = 0;
1029 getMaxByValAlign(ATy->getElementType(), EltAlign);
1030 if (EltAlign > MaxAlign)
1031 MaxAlign = EltAlign;
1032 } else if (const StructType *STy = dyn_cast<StructType>(Ty)) {
1033 for (unsigned i = 0, e = STy->getNumElements(); i != e; ++i) {
1034 unsigned EltAlign = 0;
1035 getMaxByValAlign(STy->getElementType(i), EltAlign);
1036 if (EltAlign > MaxAlign)
1037 MaxAlign = EltAlign;
1038 if (MaxAlign == 16)
1039 break;
1040 }
1041 }
1042 return;
1043}
1044
1045/// getByValTypeAlignment - Return the desired alignment for ByVal aggregate
1046/// function arguments in the caller parameter area. For X86, aggregates
Dale Johannesen0c191872008-02-08 19:48:20 +00001047/// that contain SSE vectors are placed at 16-byte boundaries while the rest
1048/// are at 4-byte boundaries.
Evan Cheng29286502008-01-23 23:17:41 +00001049unsigned X86TargetLowering::getByValTypeAlignment(const Type *Ty) const {
Evan Cheng1887c1c2008-08-21 21:00:15 +00001050 if (Subtarget->is64Bit()) {
1051 // Max of 8 and alignment of type.
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00001052 unsigned TyAlign = TD->getABITypeAlignment(Ty);
Evan Cheng1887c1c2008-08-21 21:00:15 +00001053 if (TyAlign > 8)
1054 return TyAlign;
1055 return 8;
1056 }
1057
Evan Cheng29286502008-01-23 23:17:41 +00001058 unsigned Align = 4;
Dale Johannesen0c191872008-02-08 19:48:20 +00001059 if (Subtarget->hasSSE1())
1060 getMaxByValAlign(Ty, Align);
Evan Cheng29286502008-01-23 23:17:41 +00001061 return Align;
1062}
Chris Lattner2b02a442007-02-25 08:29:00 +00001063
Evan Chengf0df0312008-05-15 08:39:06 +00001064/// getOptimalMemOpType - Returns the target specific optimal type for load
Evan Cheng0ef8de32008-05-15 22:13:02 +00001065/// and store operations as a result of memset, memcpy, and memmove
Owen Anderson825b72b2009-08-11 20:47:22 +00001066/// lowering. It returns MVT::iAny if SelectionDAG should be responsible for
Evan Chengf0df0312008-05-15 08:39:06 +00001067/// determining it.
Owen Andersone50ed302009-08-10 22:56:29 +00001068EVT
Evan Chengf0df0312008-05-15 08:39:06 +00001069X86TargetLowering::getOptimalMemOpType(uint64_t Size, unsigned Align,
Devang Patel578efa92009-06-05 21:57:13 +00001070 bool isSrcConst, bool isSrcStr,
1071 SelectionDAG &DAG) const {
Chris Lattner4002a1b2008-10-28 05:49:35 +00001072 // FIXME: This turns off use of xmm stores for memset/memcpy on targets like
1073 // linux. This is because the stack realignment code can't handle certain
1074 // cases like PR2962. This should be removed when PR2962 is fixed.
Devang Patel578efa92009-06-05 21:57:13 +00001075 const Function *F = DAG.getMachineFunction().getFunction();
1076 bool NoImplicitFloatOps = F->hasFnAttr(Attribute::NoImplicitFloat);
1077 if (!NoImplicitFloatOps && Subtarget->getStackAlignment() >= 16) {
Chris Lattner4002a1b2008-10-28 05:49:35 +00001078 if ((isSrcConst || isSrcStr) && Subtarget->hasSSE2() && Size >= 16)
Owen Anderson825b72b2009-08-11 20:47:22 +00001079 return MVT::v4i32;
Chris Lattner4002a1b2008-10-28 05:49:35 +00001080 if ((isSrcConst || isSrcStr) && Subtarget->hasSSE1() && Size >= 16)
Owen Anderson825b72b2009-08-11 20:47:22 +00001081 return MVT::v4f32;
Chris Lattner4002a1b2008-10-28 05:49:35 +00001082 }
Evan Chengf0df0312008-05-15 08:39:06 +00001083 if (Subtarget->is64Bit() && Size >= 8)
Owen Anderson825b72b2009-08-11 20:47:22 +00001084 return MVT::i64;
1085 return MVT::i32;
Evan Chengf0df0312008-05-15 08:39:06 +00001086}
1087
Chris Lattner5e1df8d2010-01-25 23:38:14 +00001088/// getJumpTableEncoding - Return the entry encoding for a jump table in the
1089/// current function. The returned value is a member of the
1090/// MachineJumpTableInfo::JTEntryKind enum.
1091unsigned X86TargetLowering::getJumpTableEncoding() const {
1092 // In GOT pic mode, each entry in the jump table is emitted as a @GOTOFF
1093 // symbol.
1094 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
1095 Subtarget->isPICStyleGOT())
Chris Lattnerc64daab2010-01-26 05:02:42 +00001096 return MachineJumpTableInfo::EK_Custom32;
Chris Lattner5e1df8d2010-01-25 23:38:14 +00001097
1098 // Otherwise, use the normal jump table encoding heuristics.
1099 return TargetLowering::getJumpTableEncoding();
1100}
1101
Chris Lattner589c6f62010-01-26 06:28:43 +00001102/// getPICBaseSymbol - Return the X86-32 PIC base.
1103MCSymbol *
1104X86TargetLowering::getPICBaseSymbol(const MachineFunction *MF,
1105 MCContext &Ctx) const {
1106 const MCAsmInfo &MAI = *getTargetMachine().getMCAsmInfo();
1107 return Ctx.GetOrCreateSymbol(Twine(MAI.getPrivateGlobalPrefix())+
1108 Twine(MF->getFunctionNumber())+"$pb");
1109}
1110
1111
Chris Lattnerc64daab2010-01-26 05:02:42 +00001112const MCExpr *
1113X86TargetLowering::LowerCustomJumpTableEntry(const MachineJumpTableInfo *MJTI,
1114 const MachineBasicBlock *MBB,
1115 unsigned uid,MCContext &Ctx) const{
1116 assert(getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
1117 Subtarget->isPICStyleGOT());
1118 // In 32-bit ELF systems, our jump table entries are formed with @GOTOFF
1119 // entries.
Chris Lattner017ec352010-02-08 22:33:55 +00001120 return X86MCTargetExpr::Create(MBB->getSymbol(Ctx),
1121 X86MCTargetExpr::GOTOFF, Ctx);
Chris Lattnerc64daab2010-01-26 05:02:42 +00001122}
1123
Evan Chengcc415862007-11-09 01:32:10 +00001124/// getPICJumpTableRelocaBase - Returns relocation base for the given PIC
1125/// jumptable.
Dan Gohman475871a2008-07-27 21:46:04 +00001126SDValue X86TargetLowering::getPICJumpTableRelocBase(SDValue Table,
Chris Lattner589c6f62010-01-26 06:28:43 +00001127 SelectionDAG &DAG) const {
Chris Lattnere4df7562009-07-09 03:15:51 +00001128 if (!Subtarget->is64Bit())
Dale Johannesenb300d2a2009-02-07 00:55:49 +00001129 // This doesn't have DebugLoc associated with it, but is not really the
1130 // same as a Register.
1131 return DAG.getNode(X86ISD::GlobalBaseReg, DebugLoc::getUnknownLoc(),
1132 getPointerTy());
Evan Chengcc415862007-11-09 01:32:10 +00001133 return Table;
1134}
1135
Chris Lattner589c6f62010-01-26 06:28:43 +00001136/// getPICJumpTableRelocBaseExpr - This returns the relocation base for the
1137/// given PIC jumptable, the same as getPICJumpTableRelocBase, but as an
1138/// MCExpr.
1139const MCExpr *X86TargetLowering::
1140getPICJumpTableRelocBaseExpr(const MachineFunction *MF, unsigned JTI,
1141 MCContext &Ctx) const {
1142 // X86-64 uses RIP relative addressing based on the jump table label.
1143 if (Subtarget->isPICStyleRIPRel())
1144 return TargetLowering::getPICJumpTableRelocBaseExpr(MF, JTI, Ctx);
1145
1146 // Otherwise, the reference is relative to the PIC base.
1147 return MCSymbolRefExpr::Create(getPICBaseSymbol(MF, Ctx), Ctx);
1148}
1149
Bill Wendlingb4202b82009-07-01 18:50:55 +00001150/// getFunctionAlignment - Return the Log2 alignment of this function.
Bill Wendling20c568f2009-06-30 22:38:32 +00001151unsigned X86TargetLowering::getFunctionAlignment(const Function *F) const {
Dan Gohman25103a22009-08-18 00:20:06 +00001152 return F->hasFnAttr(Attribute::OptimizeForSize) ? 0 : 4;
Bill Wendling20c568f2009-06-30 22:38:32 +00001153}
1154
Chris Lattner2b02a442007-02-25 08:29:00 +00001155//===----------------------------------------------------------------------===//
1156// Return Value Calling Convention Implementation
1157//===----------------------------------------------------------------------===//
1158
Chris Lattner59ed56b2007-02-28 04:55:35 +00001159#include "X86GenCallingConv.inc"
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001160
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +00001161bool
1162X86TargetLowering::CanLowerReturn(CallingConv::ID CallConv, bool isVarArg,
1163 const SmallVectorImpl<EVT> &OutTys,
1164 const SmallVectorImpl<ISD::ArgFlagsTy> &ArgsFlags,
1165 SelectionDAG &DAG) {
1166 SmallVector<CCValAssign, 16> RVLocs;
1167 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
1168 RVLocs, *DAG.getContext());
1169 return CCInfo.CheckReturn(OutTys, ArgsFlags, RetCC_X86);
1170}
1171
Dan Gohman98ca4f22009-08-05 01:29:28 +00001172SDValue
1173X86TargetLowering::LowerReturn(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001174 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001175 const SmallVectorImpl<ISD::OutputArg> &Outs,
1176 DebugLoc dl, SelectionDAG &DAG) {
Scott Michelfdc40a02009-02-17 22:15:04 +00001177
Chris Lattner9774c912007-02-27 05:28:59 +00001178 SmallVector<CCValAssign, 16> RVLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001179 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
1180 RVLocs, *DAG.getContext());
1181 CCInfo.AnalyzeReturn(Outs, RetCC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00001182
Evan Chengdcea1632010-02-04 02:40:39 +00001183 // Add the regs to the liveout set for the function.
1184 MachineRegisterInfo &MRI = DAG.getMachineFunction().getRegInfo();
1185 for (unsigned i = 0; i != RVLocs.size(); ++i)
1186 if (RVLocs[i].isRegLoc() && !MRI.isLiveOut(RVLocs[i].getLocReg()))
1187 MRI.addLiveOut(RVLocs[i].getLocReg());
Scott Michelfdc40a02009-02-17 22:15:04 +00001188
Dan Gohman475871a2008-07-27 21:46:04 +00001189 SDValue Flag;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001190
Dan Gohman475871a2008-07-27 21:46:04 +00001191 SmallVector<SDValue, 6> RetOps;
Chris Lattner447ff682008-03-11 03:23:40 +00001192 RetOps.push_back(Chain); // Operand #0 = Chain (updated below)
1193 // Operand #1 = Bytes To Pop
Dan Gohman2f67df72009-09-03 17:18:51 +00001194 RetOps.push_back(DAG.getTargetConstant(getBytesToPopOnReturn(), MVT::i16));
Scott Michelfdc40a02009-02-17 22:15:04 +00001195
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001196 // Copy the result values into the output registers.
Chris Lattner8e6da152008-03-10 21:08:41 +00001197 for (unsigned i = 0; i != RVLocs.size(); ++i) {
1198 CCValAssign &VA = RVLocs[i];
1199 assert(VA.isRegLoc() && "Can only return in registers!");
Dan Gohman98ca4f22009-08-05 01:29:28 +00001200 SDValue ValToCopy = Outs[i].Val;
Scott Michelfdc40a02009-02-17 22:15:04 +00001201
Chris Lattner447ff682008-03-11 03:23:40 +00001202 // Returns in ST0/ST1 are handled specially: these are pushed as operands to
1203 // the RET instruction and handled by the FP Stackifier.
Dan Gohman37eed792009-02-04 17:28:58 +00001204 if (VA.getLocReg() == X86::ST0 ||
1205 VA.getLocReg() == X86::ST1) {
Chris Lattner447ff682008-03-11 03:23:40 +00001206 // If this is a copy from an xmm register to ST(0), use an FPExtend to
1207 // change the value to the FP stack register class.
Dan Gohman37eed792009-02-04 17:28:58 +00001208 if (isScalarFPTypeInSSEReg(VA.getValVT()))
Owen Anderson825b72b2009-08-11 20:47:22 +00001209 ValToCopy = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f80, ValToCopy);
Chris Lattner447ff682008-03-11 03:23:40 +00001210 RetOps.push_back(ValToCopy);
1211 // Don't emit a copytoreg.
1212 continue;
1213 }
Dale Johannesena68f9012008-06-24 22:01:44 +00001214
Evan Cheng242b38b2009-02-23 09:03:22 +00001215 // 64-bit vector (MMX) values are returned in XMM0 / XMM1 except for v1i64
1216 // which is returned in RAX / RDX.
Evan Cheng6140a8b2009-02-22 08:05:12 +00001217 if (Subtarget->is64Bit()) {
Owen Andersone50ed302009-08-10 22:56:29 +00001218 EVT ValVT = ValToCopy.getValueType();
Evan Cheng242b38b2009-02-23 09:03:22 +00001219 if (ValVT.isVector() && ValVT.getSizeInBits() == 64) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001220 ValToCopy = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i64, ValToCopy);
Evan Cheng242b38b2009-02-23 09:03:22 +00001221 if (VA.getLocReg() == X86::XMM0 || VA.getLocReg() == X86::XMM1)
Owen Anderson825b72b2009-08-11 20:47:22 +00001222 ValToCopy = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i64, ValToCopy);
Evan Cheng242b38b2009-02-23 09:03:22 +00001223 }
Evan Cheng6140a8b2009-02-22 08:05:12 +00001224 }
1225
Dale Johannesendd64c412009-02-04 00:33:20 +00001226 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), ValToCopy, Flag);
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001227 Flag = Chain.getValue(1);
1228 }
Dan Gohman61a92132008-04-21 23:59:07 +00001229
1230 // The x86-64 ABI for returning structs by value requires that we copy
1231 // the sret argument into %rax for the return. We saved the argument into
1232 // a virtual register in the entry block, so now we copy the value out
1233 // and into %rax.
1234 if (Subtarget->is64Bit() &&
1235 DAG.getMachineFunction().getFunction()->hasStructRetAttr()) {
1236 MachineFunction &MF = DAG.getMachineFunction();
1237 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
1238 unsigned Reg = FuncInfo->getSRetReturnReg();
1239 if (!Reg) {
Evan Chengdcea1632010-02-04 02:40:39 +00001240 Reg = MRI.createVirtualRegister(getRegClassFor(MVT::i64));
Dan Gohman61a92132008-04-21 23:59:07 +00001241 FuncInfo->setSRetReturnReg(Reg);
1242 }
Dale Johannesendd64c412009-02-04 00:33:20 +00001243 SDValue Val = DAG.getCopyFromReg(Chain, dl, Reg, getPointerTy());
Dan Gohman61a92132008-04-21 23:59:07 +00001244
Dale Johannesendd64c412009-02-04 00:33:20 +00001245 Chain = DAG.getCopyToReg(Chain, dl, X86::RAX, Val, Flag);
Dan Gohman61a92132008-04-21 23:59:07 +00001246 Flag = Chain.getValue(1);
Dan Gohman00326812009-10-12 16:36:12 +00001247
1248 // RAX now acts like a return value.
Evan Chengdcea1632010-02-04 02:40:39 +00001249 MRI.addLiveOut(X86::RAX);
Dan Gohman61a92132008-04-21 23:59:07 +00001250 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001251
Chris Lattner447ff682008-03-11 03:23:40 +00001252 RetOps[0] = Chain; // Update chain.
1253
1254 // Add the flag if we have it.
Gabor Greifba36cb52008-08-28 21:40:38 +00001255 if (Flag.getNode())
Chris Lattner447ff682008-03-11 03:23:40 +00001256 RetOps.push_back(Flag);
Scott Michelfdc40a02009-02-17 22:15:04 +00001257
1258 return DAG.getNode(X86ISD::RET_FLAG, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001259 MVT::Other, &RetOps[0], RetOps.size());
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001260}
1261
Dan Gohman98ca4f22009-08-05 01:29:28 +00001262/// LowerCallResult - Lower the result values of a call into the
1263/// appropriate copies out of appropriate physical registers.
1264///
1265SDValue
1266X86TargetLowering::LowerCallResult(SDValue Chain, SDValue InFlag,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001267 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001268 const SmallVectorImpl<ISD::InputArg> &Ins,
1269 DebugLoc dl, SelectionDAG &DAG,
1270 SmallVectorImpl<SDValue> &InVals) {
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001271
Chris Lattnere32bbf62007-02-28 07:09:55 +00001272 // Assign locations to each value returned by this call.
Chris Lattner9774c912007-02-27 05:28:59 +00001273 SmallVector<CCValAssign, 16> RVLocs;
Torok Edwin3f142c32009-02-01 18:15:56 +00001274 bool Is64Bit = Subtarget->is64Bit();
Dan Gohman98ca4f22009-08-05 01:29:28 +00001275 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
Owen Andersone922c022009-07-22 00:24:57 +00001276 RVLocs, *DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +00001277 CCInfo.AnalyzeCallResult(Ins, RetCC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00001278
Chris Lattner3085e152007-02-25 08:59:22 +00001279 // Copy all of the result registers out of their specified physreg.
Chris Lattner8e6da152008-03-10 21:08:41 +00001280 for (unsigned i = 0; i != RVLocs.size(); ++i) {
Dan Gohman37eed792009-02-04 17:28:58 +00001281 CCValAssign &VA = RVLocs[i];
Owen Andersone50ed302009-08-10 22:56:29 +00001282 EVT CopyVT = VA.getValVT();
Scott Michelfdc40a02009-02-17 22:15:04 +00001283
Torok Edwin3f142c32009-02-01 18:15:56 +00001284 // If this is x86-64, and we disabled SSE, we can't return FP values
Owen Anderson825b72b2009-08-11 20:47:22 +00001285 if ((CopyVT == MVT::f32 || CopyVT == MVT::f64) &&
Dan Gohman98ca4f22009-08-05 01:29:28 +00001286 ((Is64Bit || Ins[i].Flags.isInReg()) && !Subtarget->hasSSE1())) {
Torok Edwin804e0fe2009-07-08 19:04:27 +00001287 llvm_report_error("SSE register return with SSE disabled");
Torok Edwin3f142c32009-02-01 18:15:56 +00001288 }
1289
Chris Lattner8e6da152008-03-10 21:08:41 +00001290 // If this is a call to a function that returns an fp value on the floating
1291 // point stack, but where we prefer to use the value in xmm registers, copy
1292 // it out as F80 and use a truncate to move it from fp stack reg to xmm reg.
Dan Gohman37eed792009-02-04 17:28:58 +00001293 if ((VA.getLocReg() == X86::ST0 ||
1294 VA.getLocReg() == X86::ST1) &&
1295 isScalarFPTypeInSSEReg(VA.getValVT())) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001296 CopyVT = MVT::f80;
Chris Lattner3085e152007-02-25 08:59:22 +00001297 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001298
Evan Cheng79fb3b42009-02-20 20:43:02 +00001299 SDValue Val;
1300 if (Is64Bit && CopyVT.isVector() && CopyVT.getSizeInBits() == 64) {
Evan Cheng242b38b2009-02-23 09:03:22 +00001301 // For x86-64, MMX values are returned in XMM0 / XMM1 except for v1i64.
1302 if (VA.getLocReg() == X86::XMM0 || VA.getLocReg() == X86::XMM1) {
1303 Chain = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001304 MVT::v2i64, InFlag).getValue(1);
Evan Cheng242b38b2009-02-23 09:03:22 +00001305 Val = Chain.getValue(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00001306 Val = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i64,
1307 Val, DAG.getConstant(0, MVT::i64));
Evan Cheng242b38b2009-02-23 09:03:22 +00001308 } else {
1309 Chain = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001310 MVT::i64, InFlag).getValue(1);
Evan Cheng242b38b2009-02-23 09:03:22 +00001311 Val = Chain.getValue(0);
1312 }
Evan Cheng79fb3b42009-02-20 20:43:02 +00001313 Val = DAG.getNode(ISD::BIT_CONVERT, dl, CopyVT, Val);
1314 } else {
1315 Chain = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(),
1316 CopyVT, InFlag).getValue(1);
1317 Val = Chain.getValue(0);
1318 }
Chris Lattner8e6da152008-03-10 21:08:41 +00001319 InFlag = Chain.getValue(2);
Chris Lattner112dedc2007-12-29 06:41:28 +00001320
Dan Gohman37eed792009-02-04 17:28:58 +00001321 if (CopyVT != VA.getValVT()) {
Chris Lattner8e6da152008-03-10 21:08:41 +00001322 // Round the F80 the right size, which also moves to the appropriate xmm
1323 // register.
Dan Gohman37eed792009-02-04 17:28:58 +00001324 Val = DAG.getNode(ISD::FP_ROUND, dl, VA.getValVT(), Val,
Chris Lattner8e6da152008-03-10 21:08:41 +00001325 // This truncation won't change the value.
1326 DAG.getIntPtrConstant(1));
1327 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001328
Dan Gohman98ca4f22009-08-05 01:29:28 +00001329 InVals.push_back(Val);
Chris Lattner3085e152007-02-25 08:59:22 +00001330 }
Duncan Sands4bdcb612008-07-02 17:40:58 +00001331
Dan Gohman98ca4f22009-08-05 01:29:28 +00001332 return Chain;
Chris Lattner2b02a442007-02-25 08:29:00 +00001333}
1334
1335
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001336//===----------------------------------------------------------------------===//
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001337// C & StdCall & Fast Calling Convention implementation
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001338//===----------------------------------------------------------------------===//
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001339// StdCall calling convention seems to be standard for many Windows' API
1340// routines and around. It differs from C calling convention just a little:
1341// callee should clean up the stack, not caller. Symbols should be also
1342// decorated in some fancy way :) It doesn't support any vector arguments.
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001343// For info on fast calling convention see Fast Calling Convention (tail call)
1344// implementation LowerX86_32FastCCCallTo.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001345
Dan Gohman98ca4f22009-08-05 01:29:28 +00001346/// CallIsStructReturn - Determines whether a call uses struct return
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001347/// semantics.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001348static bool CallIsStructReturn(const SmallVectorImpl<ISD::OutputArg> &Outs) {
1349 if (Outs.empty())
Gordon Henriksen86737662008-01-05 16:56:59 +00001350 return false;
Duncan Sands276dcbd2008-03-21 09:14:45 +00001351
Dan Gohman98ca4f22009-08-05 01:29:28 +00001352 return Outs[0].Flags.isSRet();
Gordon Henriksen86737662008-01-05 16:56:59 +00001353}
1354
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001355/// ArgsAreStructReturn - Determines whether a function uses struct
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001356/// return semantics.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001357static bool
1358ArgsAreStructReturn(const SmallVectorImpl<ISD::InputArg> &Ins) {
1359 if (Ins.empty())
Gordon Henriksen86737662008-01-05 16:56:59 +00001360 return false;
Duncan Sands276dcbd2008-03-21 09:14:45 +00001361
Dan Gohman98ca4f22009-08-05 01:29:28 +00001362 return Ins[0].Flags.isSRet();
Gordon Henriksen86737662008-01-05 16:56:59 +00001363}
1364
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001365/// IsCalleePop - Determines whether the callee is required to pop its
1366/// own arguments. Callee pop is necessary to support tail calls.
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001367bool X86TargetLowering::IsCalleePop(bool IsVarArg, CallingConv::ID CallingConv){
Gordon Henriksen86737662008-01-05 16:56:59 +00001368 if (IsVarArg)
1369 return false;
1370
Dan Gohman095cc292008-09-13 01:54:27 +00001371 switch (CallingConv) {
Gordon Henriksen86737662008-01-05 16:56:59 +00001372 default:
1373 return false;
1374 case CallingConv::X86_StdCall:
1375 return !Subtarget->is64Bit();
1376 case CallingConv::X86_FastCall:
1377 return !Subtarget->is64Bit();
1378 case CallingConv::Fast:
Dan Gohman1797ed52010-02-08 20:27:50 +00001379 return GuaranteedTailCallOpt;
Gordon Henriksen86737662008-01-05 16:56:59 +00001380 }
1381}
1382
Dan Gohman095cc292008-09-13 01:54:27 +00001383/// CCAssignFnForNode - Selects the correct CCAssignFn for a the
1384/// given CallingConvention value.
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001385CCAssignFn *X86TargetLowering::CCAssignFnForNode(CallingConv::ID CC) const {
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00001386 if (Subtarget->is64Bit()) {
Anton Korobeynikov1a979d92008-03-22 20:57:27 +00001387 if (Subtarget->isTargetWin64())
Anton Korobeynikov8f88cb02008-03-22 20:37:30 +00001388 return CC_X86_Win64_C;
Evan Chenge9ac9e62008-09-07 09:07:23 +00001389 else
1390 return CC_X86_64_C;
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00001391 }
1392
Gordon Henriksen86737662008-01-05 16:56:59 +00001393 if (CC == CallingConv::X86_FastCall)
1394 return CC_X86_32_FastCall;
Evan Chengb188dd92008-09-10 18:25:29 +00001395 else if (CC == CallingConv::Fast)
1396 return CC_X86_32_FastCC;
Gordon Henriksen86737662008-01-05 16:56:59 +00001397 else
1398 return CC_X86_32_C;
1399}
1400
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001401/// CreateCopyOfByValArgument - Make a copy of an aggregate at address specified
1402/// by "Src" to address "Dst" with size and alignment information specified by
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001403/// the specific parameter attribute. The copy will be passed as a byval
1404/// function parameter.
Scott Michelfdc40a02009-02-17 22:15:04 +00001405static SDValue
Dan Gohman475871a2008-07-27 21:46:04 +00001406CreateCopyOfByValArgument(SDValue Src, SDValue Dst, SDValue Chain,
Dale Johannesendd64c412009-02-04 00:33:20 +00001407 ISD::ArgFlagsTy Flags, SelectionDAG &DAG,
1408 DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001409 SDValue SizeNode = DAG.getConstant(Flags.getByValSize(), MVT::i32);
Dale Johannesendd64c412009-02-04 00:33:20 +00001410 return DAG.getMemcpy(Chain, dl, Dst, Src, SizeNode, Flags.getByValAlign(),
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001411 /*AlwaysInline=*/true, NULL, 0, NULL, 0);
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001412}
1413
Evan Cheng0c439eb2010-01-27 00:07:07 +00001414/// FuncIsMadeTailCallSafe - Return true if the function is being made into
1415/// a tailcall target by changing its ABI.
1416static bool FuncIsMadeTailCallSafe(CallingConv::ID CC) {
Dan Gohman1797ed52010-02-08 20:27:50 +00001417 return GuaranteedTailCallOpt && CC == CallingConv::Fast;
Evan Cheng0c439eb2010-01-27 00:07:07 +00001418}
1419
Dan Gohman98ca4f22009-08-05 01:29:28 +00001420SDValue
1421X86TargetLowering::LowerMemArgument(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001422 CallingConv::ID CallConv,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001423 const SmallVectorImpl<ISD::InputArg> &Ins,
1424 DebugLoc dl, SelectionDAG &DAG,
1425 const CCValAssign &VA,
1426 MachineFrameInfo *MFI,
1427 unsigned i) {
Rafael Espindola7effac52007-09-14 15:48:13 +00001428 // Create the nodes corresponding to a load from this parameter slot.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001429 ISD::ArgFlagsTy Flags = Ins[i].Flags;
Evan Cheng0c439eb2010-01-27 00:07:07 +00001430 bool AlwaysUseMutable = FuncIsMadeTailCallSafe(CallConv);
Duncan Sands276dcbd2008-03-21 09:14:45 +00001431 bool isImmutable = !AlwaysUseMutable && !Flags.isByVal();
Anton Korobeynikov22472762009-08-14 18:19:10 +00001432 EVT ValVT;
1433
1434 // If value is passed by pointer we have address passed instead of the value
1435 // itself.
1436 if (VA.getLocInfo() == CCValAssign::Indirect)
1437 ValVT = VA.getLocVT();
1438 else
1439 ValVT = VA.getValVT();
Evan Chenge70bb592008-01-10 02:24:25 +00001440
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001441 // FIXME: For now, all byval parameter objects are marked mutable. This can be
Scott Michelfdc40a02009-02-17 22:15:04 +00001442 // changed with more analysis.
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001443 // In case of tail call optimization mark all arguments mutable. Since they
1444 // could be overwritten by lowering of arguments in case of a tail call.
Evan Cheng90567c32010-02-02 23:58:13 +00001445 if (Flags.isByVal()) {
1446 int FI = MFI->CreateFixedObject(Flags.getByValSize(),
1447 VA.getLocMemOffset(), isImmutable, false);
1448 return DAG.getFrameIndex(FI, getPointerTy());
1449 } else {
1450 int FI = MFI->CreateFixedObject(ValVT.getSizeInBits()/8,
1451 VA.getLocMemOffset(), isImmutable, false);
1452 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
1453 return DAG.getLoad(ValVT, dl, Chain, FIN,
David Greene67c9d422010-02-15 16:53:33 +00001454 PseudoSourceValue::getFixedStack(FI), 0,
1455 false, false, 0);
Evan Cheng90567c32010-02-02 23:58:13 +00001456 }
Rafael Espindola7effac52007-09-14 15:48:13 +00001457}
1458
Dan Gohman475871a2008-07-27 21:46:04 +00001459SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00001460X86TargetLowering::LowerFormalArguments(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001461 CallingConv::ID CallConv,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001462 bool isVarArg,
1463 const SmallVectorImpl<ISD::InputArg> &Ins,
1464 DebugLoc dl,
1465 SelectionDAG &DAG,
1466 SmallVectorImpl<SDValue> &InVals) {
1467
Evan Cheng1bc78042006-04-26 01:20:17 +00001468 MachineFunction &MF = DAG.getMachineFunction();
Gordon Henriksen86737662008-01-05 16:56:59 +00001469 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
Scott Michelfdc40a02009-02-17 22:15:04 +00001470
Gordon Henriksen86737662008-01-05 16:56:59 +00001471 const Function* Fn = MF.getFunction();
1472 if (Fn->hasExternalLinkage() &&
1473 Subtarget->isTargetCygMing() &&
1474 Fn->getName() == "main")
1475 FuncInfo->setForceFramePointer(true);
1476
Evan Cheng1bc78042006-04-26 01:20:17 +00001477 MachineFrameInfo *MFI = MF.getFrameInfo();
Gordon Henriksen86737662008-01-05 16:56:59 +00001478 bool Is64Bit = Subtarget->is64Bit();
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001479 bool IsWin64 = Subtarget->isTargetWin64();
Gordon Henriksenae636f82008-01-03 16:47:34 +00001480
Dan Gohman98ca4f22009-08-05 01:29:28 +00001481 assert(!(isVarArg && CallConv == CallingConv::Fast) &&
Gordon Henriksenae636f82008-01-03 16:47:34 +00001482 "Var args not supported with calling convention fastcc");
1483
Chris Lattner638402b2007-02-28 07:00:42 +00001484 // Assign locations to all of the incoming arguments.
Chris Lattnerf39f7712007-02-28 05:46:49 +00001485 SmallVector<CCValAssign, 16> ArgLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001486 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
1487 ArgLocs, *DAG.getContext());
1488 CCInfo.AnalyzeFormalArguments(Ins, CCAssignFnForNode(CallConv));
Scott Michelfdc40a02009-02-17 22:15:04 +00001489
Chris Lattnerf39f7712007-02-28 05:46:49 +00001490 unsigned LastVal = ~0U;
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001491 SDValue ArgValue;
Chris Lattnerf39f7712007-02-28 05:46:49 +00001492 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1493 CCValAssign &VA = ArgLocs[i];
1494 // TODO: If an arg is passed in two places (e.g. reg and stack), skip later
1495 // places.
1496 assert(VA.getValNo() != LastVal &&
1497 "Don't support value assigned to multiple locs yet");
1498 LastVal = VA.getValNo();
Scott Michelfdc40a02009-02-17 22:15:04 +00001499
Chris Lattnerf39f7712007-02-28 05:46:49 +00001500 if (VA.isRegLoc()) {
Owen Andersone50ed302009-08-10 22:56:29 +00001501 EVT RegVT = VA.getLocVT();
Devang Patel8a84e442009-01-05 17:31:22 +00001502 TargetRegisterClass *RC = NULL;
Owen Anderson825b72b2009-08-11 20:47:22 +00001503 if (RegVT == MVT::i32)
Chris Lattnerf39f7712007-02-28 05:46:49 +00001504 RC = X86::GR32RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001505 else if (Is64Bit && RegVT == MVT::i64)
Gordon Henriksen86737662008-01-05 16:56:59 +00001506 RC = X86::GR64RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001507 else if (RegVT == MVT::f32)
Gordon Henriksen86737662008-01-05 16:56:59 +00001508 RC = X86::FR32RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001509 else if (RegVT == MVT::f64)
Gordon Henriksen86737662008-01-05 16:56:59 +00001510 RC = X86::FR64RegisterClass;
Duncan Sands83ec4b62008-06-06 12:08:01 +00001511 else if (RegVT.isVector() && RegVT.getSizeInBits() == 128)
Evan Chengee472b12008-04-25 07:56:45 +00001512 RC = X86::VR128RegisterClass;
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001513 else if (RegVT.isVector() && RegVT.getSizeInBits() == 64)
1514 RC = X86::VR64RegisterClass;
1515 else
Torok Edwinc23197a2009-07-14 16:55:14 +00001516 llvm_unreachable("Unknown argument type!");
Gordon Henriksenae636f82008-01-03 16:47:34 +00001517
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001518 unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001519 ArgValue = DAG.getCopyFromReg(Chain, dl, Reg, RegVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001520
Chris Lattnerf39f7712007-02-28 05:46:49 +00001521 // If this is an 8 or 16-bit value, it is really passed promoted to 32
1522 // bits. Insert an assert[sz]ext to capture this, then truncate to the
1523 // right size.
1524 if (VA.getLocInfo() == CCValAssign::SExt)
Dale Johannesenace16102009-02-03 19:33:06 +00001525 ArgValue = DAG.getNode(ISD::AssertSext, dl, RegVT, ArgValue,
Chris Lattnerf39f7712007-02-28 05:46:49 +00001526 DAG.getValueType(VA.getValVT()));
1527 else if (VA.getLocInfo() == CCValAssign::ZExt)
Dale Johannesenace16102009-02-03 19:33:06 +00001528 ArgValue = DAG.getNode(ISD::AssertZext, dl, RegVT, ArgValue,
Chris Lattnerf39f7712007-02-28 05:46:49 +00001529 DAG.getValueType(VA.getValVT()));
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001530 else if (VA.getLocInfo() == CCValAssign::BCvt)
Anton Korobeynikov6dde14b2009-08-03 08:14:14 +00001531 ArgValue = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getValVT(), ArgValue);
Scott Michelfdc40a02009-02-17 22:15:04 +00001532
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001533 if (VA.isExtInLoc()) {
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001534 // Handle MMX values passed in XMM regs.
1535 if (RegVT.isVector()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001536 ArgValue = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i64,
1537 ArgValue, DAG.getConstant(0, MVT::i64));
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001538 ArgValue = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getValVT(), ArgValue);
1539 } else
1540 ArgValue = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), ArgValue);
Evan Cheng44c0fd12008-04-25 20:13:28 +00001541 }
Chris Lattnerf39f7712007-02-28 05:46:49 +00001542 } else {
1543 assert(VA.isMemLoc());
Dan Gohman98ca4f22009-08-05 01:29:28 +00001544 ArgValue = LowerMemArgument(Chain, CallConv, Ins, dl, DAG, VA, MFI, i);
Evan Cheng1bc78042006-04-26 01:20:17 +00001545 }
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001546
1547 // If value is passed via pointer - do a load.
1548 if (VA.getLocInfo() == CCValAssign::Indirect)
David Greene67c9d422010-02-15 16:53:33 +00001549 ArgValue = DAG.getLoad(VA.getValVT(), dl, Chain, ArgValue, NULL, 0,
1550 false, false, 0);
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001551
Dan Gohman98ca4f22009-08-05 01:29:28 +00001552 InVals.push_back(ArgValue);
Evan Cheng1bc78042006-04-26 01:20:17 +00001553 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001554
Dan Gohman61a92132008-04-21 23:59:07 +00001555 // The x86-64 ABI for returning structs by value requires that we copy
1556 // the sret argument into %rax for the return. Save the argument into
1557 // a virtual register so that we can access it from the return points.
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001558 if (Is64Bit && MF.getFunction()->hasStructRetAttr()) {
Dan Gohman61a92132008-04-21 23:59:07 +00001559 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
1560 unsigned Reg = FuncInfo->getSRetReturnReg();
1561 if (!Reg) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001562 Reg = MF.getRegInfo().createVirtualRegister(getRegClassFor(MVT::i64));
Dan Gohman61a92132008-04-21 23:59:07 +00001563 FuncInfo->setSRetReturnReg(Reg);
1564 }
Dan Gohman98ca4f22009-08-05 01:29:28 +00001565 SDValue Copy = DAG.getCopyToReg(DAG.getEntryNode(), dl, Reg, InVals[0]);
Owen Anderson825b72b2009-08-11 20:47:22 +00001566 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Copy, Chain);
Dan Gohman61a92132008-04-21 23:59:07 +00001567 }
1568
Chris Lattnerf39f7712007-02-28 05:46:49 +00001569 unsigned StackSize = CCInfo.getNextStackOffset();
Evan Cheng0c439eb2010-01-27 00:07:07 +00001570 // Align stack specially for tail calls.
1571 if (FuncIsMadeTailCallSafe(CallConv))
Gordon Henriksenae636f82008-01-03 16:47:34 +00001572 StackSize = GetAlignedArgumentStackSize(StackSize, DAG);
Evan Cheng25caf632006-05-23 21:06:34 +00001573
Evan Cheng1bc78042006-04-26 01:20:17 +00001574 // If the function takes variable number of arguments, make a frame index for
1575 // the start of the first vararg value... for expansion of llvm.va_start.
Gordon Henriksenae636f82008-01-03 16:47:34 +00001576 if (isVarArg) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001577 if (Is64Bit || CallConv != CallingConv::X86_FastCall) {
David Greene3f2bf852009-11-12 20:49:22 +00001578 VarArgsFrameIndex = MFI->CreateFixedObject(1, StackSize, true, false);
Gordon Henriksen86737662008-01-05 16:56:59 +00001579 }
1580 if (Is64Bit) {
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001581 unsigned TotalNumIntRegs = 0, TotalNumXMMRegs = 0;
1582
1583 // FIXME: We should really autogenerate these arrays
1584 static const unsigned GPR64ArgRegsWin64[] = {
1585 X86::RCX, X86::RDX, X86::R8, X86::R9
Gordon Henriksen86737662008-01-05 16:56:59 +00001586 };
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001587 static const unsigned XMMArgRegsWin64[] = {
1588 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3
1589 };
1590 static const unsigned GPR64ArgRegs64Bit[] = {
1591 X86::RDI, X86::RSI, X86::RDX, X86::RCX, X86::R8, X86::R9
1592 };
1593 static const unsigned XMMArgRegs64Bit[] = {
Gordon Henriksen86737662008-01-05 16:56:59 +00001594 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
1595 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
1596 };
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001597 const unsigned *GPR64ArgRegs, *XMMArgRegs;
1598
1599 if (IsWin64) {
1600 TotalNumIntRegs = 4; TotalNumXMMRegs = 4;
1601 GPR64ArgRegs = GPR64ArgRegsWin64;
1602 XMMArgRegs = XMMArgRegsWin64;
1603 } else {
1604 TotalNumIntRegs = 6; TotalNumXMMRegs = 8;
1605 GPR64ArgRegs = GPR64ArgRegs64Bit;
1606 XMMArgRegs = XMMArgRegs64Bit;
1607 }
1608 unsigned NumIntRegs = CCInfo.getFirstUnallocated(GPR64ArgRegs,
1609 TotalNumIntRegs);
1610 unsigned NumXMMRegs = CCInfo.getFirstUnallocated(XMMArgRegs,
1611 TotalNumXMMRegs);
1612
Devang Patel578efa92009-06-05 21:57:13 +00001613 bool NoImplicitFloatOps = Fn->hasFnAttr(Attribute::NoImplicitFloat);
Evan Chengc7ce29b2009-02-13 22:36:38 +00001614 assert(!(NumXMMRegs && !Subtarget->hasSSE1()) &&
Torok Edwin3f142c32009-02-01 18:15:56 +00001615 "SSE register cannot be used when SSE is disabled!");
Devang Patel578efa92009-06-05 21:57:13 +00001616 assert(!(NumXMMRegs && UseSoftFloat && NoImplicitFloatOps) &&
Evan Chengc7ce29b2009-02-13 22:36:38 +00001617 "SSE register cannot be used when SSE is disabled!");
Devang Patel578efa92009-06-05 21:57:13 +00001618 if (UseSoftFloat || NoImplicitFloatOps || !Subtarget->hasSSE1())
Torok Edwin3f142c32009-02-01 18:15:56 +00001619 // Kernel mode asks for SSE to be disabled, so don't push them
1620 // on the stack.
1621 TotalNumXMMRegs = 0;
Bill Wendlingf9abd7e2009-03-11 22:30:01 +00001622
Gordon Henriksen86737662008-01-05 16:56:59 +00001623 // For X86-64, if there are vararg parameters that are passed via
1624 // registers, then we must store them to their spots on the stack so they
1625 // may be loaded by deferencing the result of va_next.
1626 VarArgsGPOffset = NumIntRegs * 8;
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001627 VarArgsFPOffset = TotalNumIntRegs * 8 + NumXMMRegs * 16;
1628 RegSaveFrameIndex = MFI->CreateStackObject(TotalNumIntRegs * 8 +
David Greene3f2bf852009-11-12 20:49:22 +00001629 TotalNumXMMRegs * 16, 16,
1630 false);
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001631
Gordon Henriksen86737662008-01-05 16:56:59 +00001632 // Store the integer parameter registers.
Dan Gohman475871a2008-07-27 21:46:04 +00001633 SmallVector<SDValue, 8> MemOps;
1634 SDValue RSFIN = DAG.getFrameIndex(RegSaveFrameIndex, getPointerTy());
Dan Gohmand6708ea2009-08-15 01:38:56 +00001635 unsigned Offset = VarArgsGPOffset;
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001636 for (; NumIntRegs != TotalNumIntRegs; ++NumIntRegs) {
Dan Gohmand6708ea2009-08-15 01:38:56 +00001637 SDValue FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(), RSFIN,
1638 DAG.getIntPtrConstant(Offset));
Bob Wilson998e1252009-04-20 18:36:57 +00001639 unsigned VReg = MF.addLiveIn(GPR64ArgRegs[NumIntRegs],
1640 X86::GR64RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +00001641 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i64);
Dan Gohman475871a2008-07-27 21:46:04 +00001642 SDValue Store =
Dale Johannesenace16102009-02-03 19:33:06 +00001643 DAG.getStore(Val.getValue(1), dl, Val, FIN,
Evan Chengff89dcb2009-10-18 18:16:27 +00001644 PseudoSourceValue::getFixedStack(RegSaveFrameIndex),
David Greene67c9d422010-02-15 16:53:33 +00001645 Offset, false, false, 0);
Gordon Henriksen86737662008-01-05 16:56:59 +00001646 MemOps.push_back(Store);
Dan Gohmand6708ea2009-08-15 01:38:56 +00001647 Offset += 8;
Gordon Henriksen86737662008-01-05 16:56:59 +00001648 }
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001649
Dan Gohmanface41a2009-08-16 21:24:25 +00001650 if (TotalNumXMMRegs != 0 && NumXMMRegs != TotalNumXMMRegs) {
1651 // Now store the XMM (fp + vector) parameter registers.
1652 SmallVector<SDValue, 11> SaveXMMOps;
1653 SaveXMMOps.push_back(Chain);
Dan Gohmand6708ea2009-08-15 01:38:56 +00001654
Dan Gohmanface41a2009-08-16 21:24:25 +00001655 unsigned AL = MF.addLiveIn(X86::AL, X86::GR8RegisterClass);
1656 SDValue ALVal = DAG.getCopyFromReg(DAG.getEntryNode(), dl, AL, MVT::i8);
1657 SaveXMMOps.push_back(ALVal);
Dan Gohmand6708ea2009-08-15 01:38:56 +00001658
Dan Gohmanface41a2009-08-16 21:24:25 +00001659 SaveXMMOps.push_back(DAG.getIntPtrConstant(RegSaveFrameIndex));
1660 SaveXMMOps.push_back(DAG.getIntPtrConstant(VarArgsFPOffset));
Dan Gohmand6708ea2009-08-15 01:38:56 +00001661
Dan Gohmanface41a2009-08-16 21:24:25 +00001662 for (; NumXMMRegs != TotalNumXMMRegs; ++NumXMMRegs) {
1663 unsigned VReg = MF.addLiveIn(XMMArgRegs[NumXMMRegs],
1664 X86::VR128RegisterClass);
1665 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::v4f32);
1666 SaveXMMOps.push_back(Val);
1667 }
1668 MemOps.push_back(DAG.getNode(X86ISD::VASTART_SAVE_XMM_REGS, dl,
1669 MVT::Other,
1670 &SaveXMMOps[0], SaveXMMOps.size()));
Gordon Henriksen86737662008-01-05 16:56:59 +00001671 }
Dan Gohmanface41a2009-08-16 21:24:25 +00001672
1673 if (!MemOps.empty())
1674 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
1675 &MemOps[0], MemOps.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00001676 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001677 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001678
Gordon Henriksen86737662008-01-05 16:56:59 +00001679 // Some CCs need callee pop.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001680 if (IsCalleePop(isVarArg, CallConv)) {
Gordon Henriksen86737662008-01-05 16:56:59 +00001681 BytesToPopOnReturn = StackSize; // Callee pops everything.
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001682 } else {
Anton Korobeynikov1d9bacc2007-03-06 08:12:33 +00001683 BytesToPopOnReturn = 0; // Callee pops nothing.
Chris Lattnerf39f7712007-02-28 05:46:49 +00001684 // If this is an sret function, the return should pop the hidden pointer.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001685 if (!Is64Bit && CallConv != CallingConv::Fast && ArgsAreStructReturn(Ins))
Scott Michelfdc40a02009-02-17 22:15:04 +00001686 BytesToPopOnReturn = 4;
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001687 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001688
Gordon Henriksen86737662008-01-05 16:56:59 +00001689 if (!Is64Bit) {
1690 RegSaveFrameIndex = 0xAAAAAAA; // RegSaveFrameIndex is X86-64 only.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001691 if (CallConv == CallingConv::X86_FastCall)
Gordon Henriksen86737662008-01-05 16:56:59 +00001692 VarArgsFrameIndex = 0xAAAAAAA; // fastcc functions can't have varargs.
1693 }
Evan Cheng25caf632006-05-23 21:06:34 +00001694
Anton Korobeynikova2780e12007-08-15 17:12:32 +00001695 FuncInfo->setBytesToPopOnReturn(BytesToPopOnReturn);
Evan Cheng1bc78042006-04-26 01:20:17 +00001696
Dan Gohman98ca4f22009-08-05 01:29:28 +00001697 return Chain;
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001698}
1699
Dan Gohman475871a2008-07-27 21:46:04 +00001700SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00001701X86TargetLowering::LowerMemOpCallTo(SDValue Chain,
1702 SDValue StackPtr, SDValue Arg,
1703 DebugLoc dl, SelectionDAG &DAG,
Evan Chengdffbd832008-01-10 00:09:10 +00001704 const CCValAssign &VA,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001705 ISD::ArgFlagsTy Flags) {
Anton Korobeynikovcf6b7392009-08-03 08:12:53 +00001706 const unsigned FirstStackArgOffset = (Subtarget->isTargetWin64() ? 32 : 0);
Anton Korobeynikovcf6b7392009-08-03 08:12:53 +00001707 unsigned LocMemOffset = FirstStackArgOffset + VA.getLocMemOffset();
Dan Gohman475871a2008-07-27 21:46:04 +00001708 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
Dale Johannesenace16102009-02-03 19:33:06 +00001709 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
Duncan Sands276dcbd2008-03-21 09:14:45 +00001710 if (Flags.isByVal()) {
Dale Johannesendd64c412009-02-04 00:33:20 +00001711 return CreateCopyOfByValArgument(Arg, PtrOff, Chain, Flags, DAG, dl);
Evan Chengdffbd832008-01-10 00:09:10 +00001712 }
Dale Johannesenace16102009-02-03 19:33:06 +00001713 return DAG.getStore(Chain, dl, Arg, PtrOff,
David Greene67c9d422010-02-15 16:53:33 +00001714 PseudoSourceValue::getStack(), LocMemOffset,
1715 false, false, 0);
Evan Chengdffbd832008-01-10 00:09:10 +00001716}
1717
Bill Wendling64e87322009-01-16 19:25:27 +00001718/// EmitTailCallLoadRetAddr - Emit a load of return address if tail call
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001719/// optimization is performed and it is required.
Scott Michelfdc40a02009-02-17 22:15:04 +00001720SDValue
1721X86TargetLowering::EmitTailCallLoadRetAddr(SelectionDAG &DAG,
Evan Chengddc419c2010-01-26 19:04:47 +00001722 SDValue &OutRetAddr, SDValue Chain,
1723 bool IsTailCall, bool Is64Bit,
1724 int FPDiff, DebugLoc dl) {
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001725 // Adjust the Return address stack slot.
Owen Andersone50ed302009-08-10 22:56:29 +00001726 EVT VT = getPointerTy();
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001727 OutRetAddr = getReturnAddressFrameIndex(DAG);
Bill Wendling64e87322009-01-16 19:25:27 +00001728
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001729 // Load the "old" Return address.
David Greene67c9d422010-02-15 16:53:33 +00001730 OutRetAddr = DAG.getLoad(VT, dl, Chain, OutRetAddr, NULL, 0, false, false, 0);
Gabor Greifba36cb52008-08-28 21:40:38 +00001731 return SDValue(OutRetAddr.getNode(), 1);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001732}
1733
1734/// EmitTailCallStoreRetAddr - Emit a store of the return adress if tail call
1735/// optimization is performed and it is required (FPDiff!=0).
Scott Michelfdc40a02009-02-17 22:15:04 +00001736static SDValue
1737EmitTailCallStoreRetAddr(SelectionDAG & DAG, MachineFunction &MF,
Dan Gohman475871a2008-07-27 21:46:04 +00001738 SDValue Chain, SDValue RetAddrFrIdx,
Dale Johannesenace16102009-02-03 19:33:06 +00001739 bool Is64Bit, int FPDiff, DebugLoc dl) {
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001740 // Store the return address to the appropriate stack slot.
1741 if (!FPDiff) return Chain;
1742 // Calculate the new stack slot for the return address.
1743 int SlotSize = Is64Bit ? 8 : 4;
Scott Michelfdc40a02009-02-17 22:15:04 +00001744 int NewReturnAddrFI =
Evan Chengddc419c2010-01-26 19:04:47 +00001745 MF.getFrameInfo()->CreateFixedObject(SlotSize, FPDiff-SlotSize, true,false);
Owen Anderson825b72b2009-08-11 20:47:22 +00001746 EVT VT = Is64Bit ? MVT::i64 : MVT::i32;
Dan Gohman475871a2008-07-27 21:46:04 +00001747 SDValue NewRetAddrFrIdx = DAG.getFrameIndex(NewReturnAddrFI, VT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001748 Chain = DAG.getStore(Chain, dl, RetAddrFrIdx, NewRetAddrFrIdx,
David Greene67c9d422010-02-15 16:53:33 +00001749 PseudoSourceValue::getFixedStack(NewReturnAddrFI), 0,
1750 false, false, 0);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001751 return Chain;
1752}
1753
Dan Gohman98ca4f22009-08-05 01:29:28 +00001754SDValue
Evan Cheng022d9e12010-02-02 23:55:14 +00001755X86TargetLowering::LowerCall(SDValue Chain, SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001756 CallingConv::ID CallConv, bool isVarArg,
Evan Cheng0c439eb2010-01-27 00:07:07 +00001757 bool &isTailCall,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001758 const SmallVectorImpl<ISD::OutputArg> &Outs,
1759 const SmallVectorImpl<ISD::InputArg> &Ins,
1760 DebugLoc dl, SelectionDAG &DAG,
1761 SmallVectorImpl<SDValue> &InVals) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001762 MachineFunction &MF = DAG.getMachineFunction();
1763 bool Is64Bit = Subtarget->is64Bit();
1764 bool IsStructRet = CallIsStructReturn(Outs);
Evan Cheng5f941932010-02-05 02:21:12 +00001765 bool IsSibcall = false;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001766
Evan Cheng5f941932010-02-05 02:21:12 +00001767 if (isTailCall) {
Evan Cheng0c439eb2010-01-27 00:07:07 +00001768 // Check if it's really possible to do a tail call.
Evan Cheng022d9e12010-02-02 23:55:14 +00001769 isTailCall = IsEligibleForTailCallOptimization(Callee, CallConv, isVarArg,
1770 Outs, Ins, DAG);
Evan Chengf22f9b32010-02-06 03:28:46 +00001771
1772 // Sibcalls are automatically detected tailcalls which do not require
1773 // ABI changes.
Dan Gohman1797ed52010-02-08 20:27:50 +00001774 if (!GuaranteedTailCallOpt && isTailCall)
Evan Cheng5f941932010-02-05 02:21:12 +00001775 IsSibcall = true;
Evan Chengf22f9b32010-02-06 03:28:46 +00001776
1777 if (isTailCall)
1778 ++NumTailCalls;
Evan Cheng5f941932010-02-05 02:21:12 +00001779 }
Evan Cheng0c439eb2010-01-27 00:07:07 +00001780
Dan Gohman98ca4f22009-08-05 01:29:28 +00001781 assert(!(isVarArg && CallConv == CallingConv::Fast) &&
Gordon Henriksenae636f82008-01-03 16:47:34 +00001782 "Var args not supported with calling convention fastcc");
1783
Chris Lattner638402b2007-02-28 07:00:42 +00001784 // Analyze operands of the call, assigning locations to each operand.
Chris Lattner423c5f42007-02-28 05:31:48 +00001785 SmallVector<CCValAssign, 16> ArgLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001786 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
1787 ArgLocs, *DAG.getContext());
1788 CCInfo.AnalyzeCallOperands(Outs, CCAssignFnForNode(CallConv));
Scott Michelfdc40a02009-02-17 22:15:04 +00001789
Chris Lattner423c5f42007-02-28 05:31:48 +00001790 // Get a count of how many bytes are to be pushed on the stack.
1791 unsigned NumBytes = CCInfo.getNextStackOffset();
Evan Chengf22f9b32010-02-06 03:28:46 +00001792 if (IsSibcall)
Evan Chengb2c92902010-02-02 02:22:50 +00001793 // This is a sibcall. The memory operands are available in caller's
1794 // own caller's stack.
1795 NumBytes = 0;
Dan Gohman1797ed52010-02-08 20:27:50 +00001796 else if (GuaranteedTailCallOpt && CallConv == CallingConv::Fast)
Evan Chengf22f9b32010-02-06 03:28:46 +00001797 NumBytes = GetAlignedArgumentStackSize(NumBytes, DAG);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001798
Gordon Henriksen86737662008-01-05 16:56:59 +00001799 int FPDiff = 0;
Evan Chengf22f9b32010-02-06 03:28:46 +00001800 if (isTailCall && !IsSibcall) {
Gordon Henriksen86737662008-01-05 16:56:59 +00001801 // Lower arguments at fp - stackoffset + fpdiff.
Scott Michelfdc40a02009-02-17 22:15:04 +00001802 unsigned NumBytesCallerPushed =
Gordon Henriksen86737662008-01-05 16:56:59 +00001803 MF.getInfo<X86MachineFunctionInfo>()->getBytesToPopOnReturn();
1804 FPDiff = NumBytesCallerPushed - NumBytes;
1805
1806 // Set the delta of movement of the returnaddr stackslot.
1807 // But only set if delta is greater than previous delta.
1808 if (FPDiff < (MF.getInfo<X86MachineFunctionInfo>()->getTCReturnAddrDelta()))
1809 MF.getInfo<X86MachineFunctionInfo>()->setTCReturnAddrDelta(FPDiff);
1810 }
1811
Evan Chengf22f9b32010-02-06 03:28:46 +00001812 if (!IsSibcall)
1813 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001814
Dan Gohman475871a2008-07-27 21:46:04 +00001815 SDValue RetAddrFrIdx;
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001816 // Load return adress for tail calls.
Evan Chengf22f9b32010-02-06 03:28:46 +00001817 if (isTailCall && FPDiff)
1818 Chain = EmitTailCallLoadRetAddr(DAG, RetAddrFrIdx, Chain, isTailCall,
1819 Is64Bit, FPDiff, dl);
Gordon Henriksen86737662008-01-05 16:56:59 +00001820
Dan Gohman475871a2008-07-27 21:46:04 +00001821 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
1822 SmallVector<SDValue, 8> MemOpChains;
1823 SDValue StackPtr;
Chris Lattner423c5f42007-02-28 05:31:48 +00001824
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001825 // Walk the register/memloc assignments, inserting copies/loads. In the case
1826 // of tail call optimization arguments are handle later.
Chris Lattner423c5f42007-02-28 05:31:48 +00001827 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1828 CCValAssign &VA = ArgLocs[i];
Owen Andersone50ed302009-08-10 22:56:29 +00001829 EVT RegVT = VA.getLocVT();
Dan Gohman98ca4f22009-08-05 01:29:28 +00001830 SDValue Arg = Outs[i].Val;
1831 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Dan Gohman095cc292008-09-13 01:54:27 +00001832 bool isByVal = Flags.isByVal();
Scott Michelfdc40a02009-02-17 22:15:04 +00001833
Chris Lattner423c5f42007-02-28 05:31:48 +00001834 // Promote the value if needed.
1835 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001836 default: llvm_unreachable("Unknown loc info!");
Chris Lattner423c5f42007-02-28 05:31:48 +00001837 case CCValAssign::Full: break;
1838 case CCValAssign::SExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001839 Arg = DAG.getNode(ISD::SIGN_EXTEND, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00001840 break;
1841 case CCValAssign::ZExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001842 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00001843 break;
1844 case CCValAssign::AExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001845 if (RegVT.isVector() && RegVT.getSizeInBits() == 128) {
1846 // Special case: passing MMX values in XMM registers.
Owen Anderson825b72b2009-08-11 20:47:22 +00001847 Arg = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i64, Arg);
1848 Arg = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i64, Arg);
1849 Arg = getMOVL(DAG, dl, MVT::v2i64, DAG.getUNDEF(MVT::v2i64), Arg);
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001850 } else
1851 Arg = DAG.getNode(ISD::ANY_EXTEND, dl, RegVT, Arg);
1852 break;
1853 case CCValAssign::BCvt:
1854 Arg = DAG.getNode(ISD::BIT_CONVERT, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00001855 break;
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001856 case CCValAssign::Indirect: {
1857 // Store the argument.
1858 SDValue SpillSlot = DAG.CreateStackTemporary(VA.getValVT());
Evan Chengff89dcb2009-10-18 18:16:27 +00001859 int FI = cast<FrameIndexSDNode>(SpillSlot)->getIndex();
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001860 Chain = DAG.getStore(Chain, dl, Arg, SpillSlot,
David Greene67c9d422010-02-15 16:53:33 +00001861 PseudoSourceValue::getFixedStack(FI), 0,
1862 false, false, 0);
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001863 Arg = SpillSlot;
1864 break;
1865 }
Evan Cheng6b5783d2006-05-25 18:56:34 +00001866 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001867
Chris Lattner423c5f42007-02-28 05:31:48 +00001868 if (VA.isRegLoc()) {
1869 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
Evan Chengf22f9b32010-02-06 03:28:46 +00001870 } else if (!IsSibcall && (!isTailCall || isByVal)) {
Evan Cheng5f941932010-02-05 02:21:12 +00001871 assert(VA.isMemLoc());
1872 if (StackPtr.getNode() == 0)
1873 StackPtr = DAG.getCopyFromReg(Chain, dl, X86StackPtr, getPointerTy());
1874 MemOpChains.push_back(LowerMemOpCallTo(Chain, StackPtr, Arg,
1875 dl, DAG, VA, Flags));
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001876 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001877 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001878
Evan Cheng32fe1032006-05-25 00:59:30 +00001879 if (!MemOpChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00001880 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Chris Lattnerbd564bf2006-08-08 02:23:42 +00001881 &MemOpChains[0], MemOpChains.size());
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001882
Evan Cheng347d5f72006-04-28 21:29:37 +00001883 // Build a sequence of copy-to-reg nodes chained together with token chain
1884 // and flag operands which copy the outgoing args into registers.
Dan Gohman475871a2008-07-27 21:46:04 +00001885 SDValue InFlag;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001886 // Tail call byval lowering might overwrite argument registers so in case of
1887 // tail call optimization the copies to registers are lowered later.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001888 if (!isTailCall)
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001889 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michelfdc40a02009-02-17 22:15:04 +00001890 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesendd64c412009-02-04 00:33:20 +00001891 RegsToPass[i].second, InFlag);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001892 InFlag = Chain.getValue(1);
1893 }
Gordon Henriksen86737662008-01-05 16:56:59 +00001894
Chris Lattner88e1fd52009-07-09 04:24:46 +00001895 if (Subtarget->isPICStyleGOT()) {
Chris Lattnerb133a0a2009-07-09 02:55:47 +00001896 // ELF / PIC requires GOT in the EBX register before function calls via PLT
1897 // GOT pointer.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001898 if (!isTailCall) {
Chris Lattnerb133a0a2009-07-09 02:55:47 +00001899 Chain = DAG.getCopyToReg(Chain, dl, X86::EBX,
1900 DAG.getNode(X86ISD::GlobalBaseReg,
1901 DebugLoc::getUnknownLoc(),
1902 getPointerTy()),
1903 InFlag);
1904 InFlag = Chain.getValue(1);
1905 } else {
1906 // If we are tail calling and generating PIC/GOT style code load the
1907 // address of the callee into ECX. The value in ecx is used as target of
1908 // the tail jump. This is done to circumvent the ebx/callee-saved problem
1909 // for tail calls on PIC/GOT architectures. Normally we would just put the
1910 // address of GOT into ebx and then call target@PLT. But for tail calls
1911 // ebx would be restored (since ebx is callee saved) before jumping to the
1912 // target@PLT.
1913
1914 // Note: The actual moving to ECX is done further down.
1915 GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee);
1916 if (G && !G->getGlobal()->hasHiddenVisibility() &&
1917 !G->getGlobal()->hasProtectedVisibility())
1918 Callee = LowerGlobalAddress(Callee, DAG);
1919 else if (isa<ExternalSymbolSDNode>(Callee))
Chris Lattner15a380a2009-07-09 04:39:06 +00001920 Callee = LowerExternalSymbol(Callee, DAG);
Chris Lattnerb133a0a2009-07-09 02:55:47 +00001921 }
Anton Korobeynikov7f705592007-01-12 19:20:47 +00001922 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001923
Gordon Henriksen86737662008-01-05 16:56:59 +00001924 if (Is64Bit && isVarArg) {
1925 // From AMD64 ABI document:
1926 // For calls that may call functions that use varargs or stdargs
1927 // (prototype-less calls or calls to functions containing ellipsis (...) in
1928 // the declaration) %al is used as hidden argument to specify the number
1929 // of SSE registers used. The contents of %al do not need to match exactly
1930 // the number of registers, but must be an ubound on the number of SSE
1931 // registers used and is in the range 0 - 8 inclusive.
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001932
1933 // FIXME: Verify this on Win64
Gordon Henriksen86737662008-01-05 16:56:59 +00001934 // Count the number of XMM registers allocated.
1935 static const unsigned XMMArgRegs[] = {
1936 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
1937 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
1938 };
1939 unsigned NumXMMRegs = CCInfo.getFirstUnallocated(XMMArgRegs, 8);
Scott Michelfdc40a02009-02-17 22:15:04 +00001940 assert((Subtarget->hasSSE1() || !NumXMMRegs)
Torok Edwin3f142c32009-02-01 18:15:56 +00001941 && "SSE registers cannot be used when SSE is disabled");
Scott Michelfdc40a02009-02-17 22:15:04 +00001942
Dale Johannesendd64c412009-02-04 00:33:20 +00001943 Chain = DAG.getCopyToReg(Chain, dl, X86::AL,
Owen Anderson825b72b2009-08-11 20:47:22 +00001944 DAG.getConstant(NumXMMRegs, MVT::i8), InFlag);
Gordon Henriksen86737662008-01-05 16:56:59 +00001945 InFlag = Chain.getValue(1);
1946 }
1947
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001948
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001949 // For tail calls lower the arguments to the 'real' stack slot.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001950 if (isTailCall) {
1951 // Force all the incoming stack arguments to be loaded from the stack
1952 // before any new outgoing arguments are stored to the stack, because the
1953 // outgoing stack slots may alias the incoming argument stack slots, and
1954 // the alias isn't otherwise explicit. This is slightly more conservative
1955 // than necessary, because it means that each store effectively depends
1956 // on every argument instead of just those arguments it would clobber.
1957 SDValue ArgChain = DAG.getStackArgumentTokenFactor(Chain);
1958
Dan Gohman475871a2008-07-27 21:46:04 +00001959 SmallVector<SDValue, 8> MemOpChains2;
1960 SDValue FIN;
Gordon Henriksen86737662008-01-05 16:56:59 +00001961 int FI = 0;
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001962 // Do not flag preceeding copytoreg stuff together with the following stuff.
Dan Gohman475871a2008-07-27 21:46:04 +00001963 InFlag = SDValue();
Dan Gohman1797ed52010-02-08 20:27:50 +00001964 if (GuaranteedTailCallOpt) {
Evan Chengb2c92902010-02-02 02:22:50 +00001965 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1966 CCValAssign &VA = ArgLocs[i];
1967 if (VA.isRegLoc())
1968 continue;
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001969 assert(VA.isMemLoc());
Dan Gohman98ca4f22009-08-05 01:29:28 +00001970 SDValue Arg = Outs[i].Val;
1971 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Gordon Henriksen86737662008-01-05 16:56:59 +00001972 // Create frame index.
1973 int32_t Offset = VA.getLocMemOffset()+FPDiff;
Duncan Sands83ec4b62008-06-06 12:08:01 +00001974 uint32_t OpSize = (VA.getLocVT().getSizeInBits()+7)/8;
David Greene3f2bf852009-11-12 20:49:22 +00001975 FI = MF.getFrameInfo()->CreateFixedObject(OpSize, Offset, true, false);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001976 FIN = DAG.getFrameIndex(FI, getPointerTy());
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001977
Duncan Sands276dcbd2008-03-21 09:14:45 +00001978 if (Flags.isByVal()) {
Evan Cheng8e5712b2008-01-12 01:08:07 +00001979 // Copy relative to framepointer.
Dan Gohman475871a2008-07-27 21:46:04 +00001980 SDValue Source = DAG.getIntPtrConstant(VA.getLocMemOffset());
Gabor Greifba36cb52008-08-28 21:40:38 +00001981 if (StackPtr.getNode() == 0)
Scott Michelfdc40a02009-02-17 22:15:04 +00001982 StackPtr = DAG.getCopyFromReg(Chain, dl, X86StackPtr,
Dale Johannesendd64c412009-02-04 00:33:20 +00001983 getPointerTy());
Dale Johannesenace16102009-02-03 19:33:06 +00001984 Source = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, Source);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001985
Dan Gohman98ca4f22009-08-05 01:29:28 +00001986 MemOpChains2.push_back(CreateCopyOfByValArgument(Source, FIN,
1987 ArgChain,
Dale Johannesendd64c412009-02-04 00:33:20 +00001988 Flags, DAG, dl));
Gordon Henriksen86737662008-01-05 16:56:59 +00001989 } else {
Evan Cheng8e5712b2008-01-12 01:08:07 +00001990 // Store relative to framepointer.
Dan Gohman69de1932008-02-06 22:27:42 +00001991 MemOpChains2.push_back(
Dan Gohman98ca4f22009-08-05 01:29:28 +00001992 DAG.getStore(ArgChain, dl, Arg, FIN,
David Greene67c9d422010-02-15 16:53:33 +00001993 PseudoSourceValue::getFixedStack(FI), 0,
1994 false, false, 0));
Scott Michelfdc40a02009-02-17 22:15:04 +00001995 }
Gordon Henriksen86737662008-01-05 16:56:59 +00001996 }
1997 }
1998
1999 if (!MemOpChains2.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00002000 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Arnold Schwaighofer719eb022008-01-11 14:34:56 +00002001 &MemOpChains2[0], MemOpChains2.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00002002
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002003 // Copy arguments to their registers.
2004 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michelfdc40a02009-02-17 22:15:04 +00002005 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesendd64c412009-02-04 00:33:20 +00002006 RegsToPass[i].second, InFlag);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002007 InFlag = Chain.getValue(1);
2008 }
Dan Gohman475871a2008-07-27 21:46:04 +00002009 InFlag =SDValue();
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002010
Gordon Henriksen86737662008-01-05 16:56:59 +00002011 // Store the return address to the appropriate stack slot.
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002012 Chain = EmitTailCallStoreRetAddr(DAG, MF, Chain, RetAddrFrIdx, Is64Bit,
Dale Johannesenace16102009-02-03 19:33:06 +00002013 FPDiff, dl);
Gordon Henriksen86737662008-01-05 16:56:59 +00002014 }
2015
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00002016 bool WasGlobalOrExternal = false;
2017 if (getTargetMachine().getCodeModel() == CodeModel::Large) {
2018 assert(Is64Bit && "Large code model is only legal in 64-bit mode.");
2019 // In the 64-bit large code model, we have to make all calls
2020 // through a register, since the call instruction's 32-bit
2021 // pc-relative offset may not be large enough to hold the whole
2022 // address.
2023 } else if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
2024 WasGlobalOrExternal = true;
2025 // If the callee is a GlobalAddress node (quite common, every direct call
2026 // is) turn it into a TargetGlobalAddress node so that legalize doesn't hack
2027 // it.
2028
Anton Korobeynikov2b2bc682006-12-22 22:29:05 +00002029 // We should use extra load for direct calls to dllimported functions in
2030 // non-JIT mode.
Chris Lattner74e726e2009-07-09 05:27:35 +00002031 GlobalValue *GV = G->getGlobal();
Chris Lattner754b7652009-07-10 05:48:03 +00002032 if (!GV->hasDLLImportLinkage()) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002033 unsigned char OpFlags = 0;
Eric Christopherfd179292009-08-27 18:07:15 +00002034
Chris Lattner48a7d022009-07-09 05:02:21 +00002035 // On ELF targets, in both X86-64 and X86-32 mode, direct calls to
2036 // external symbols most go through the PLT in PIC mode. If the symbol
2037 // has hidden or protected visibility, or if it is static or local, then
2038 // we don't need to use the PLT - we can directly call it.
2039 if (Subtarget->isTargetELF() &&
2040 getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
Chris Lattner74e726e2009-07-09 05:27:35 +00002041 GV->hasDefaultVisibility() && !GV->hasLocalLinkage()) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002042 OpFlags = X86II::MO_PLT;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00002043 } else if (Subtarget->isPICStyleStubAny() &&
Chris Lattner74e726e2009-07-09 05:27:35 +00002044 (GV->isDeclaration() || GV->isWeakForLinker()) &&
2045 Subtarget->getDarwinVers() < 9) {
2046 // PC-relative references to external symbols should go through $stub,
2047 // unless we're building with the leopard linker or later, which
2048 // automatically synthesizes these stubs.
2049 OpFlags = X86II::MO_DARWIN_STUB;
2050 }
Chris Lattner48a7d022009-07-09 05:02:21 +00002051
Chris Lattner74e726e2009-07-09 05:27:35 +00002052 Callee = DAG.getTargetGlobalAddress(GV, getPointerTy(),
Chris Lattner48a7d022009-07-09 05:02:21 +00002053 G->getOffset(), OpFlags);
2054 }
Bill Wendling056292f2008-09-16 21:48:12 +00002055 } else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00002056 WasGlobalOrExternal = true;
Chris Lattner48a7d022009-07-09 05:02:21 +00002057 unsigned char OpFlags = 0;
2058
2059 // On ELF targets, in either X86-64 or X86-32 mode, direct calls to external
2060 // symbols should go through the PLT.
2061 if (Subtarget->isTargetELF() &&
Chris Lattner74e726e2009-07-09 05:27:35 +00002062 getTargetMachine().getRelocationModel() == Reloc::PIC_) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002063 OpFlags = X86II::MO_PLT;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00002064 } else if (Subtarget->isPICStyleStubAny() &&
Chris Lattner74e726e2009-07-09 05:27:35 +00002065 Subtarget->getDarwinVers() < 9) {
2066 // PC-relative references to external symbols should go through $stub,
2067 // unless we're building with the leopard linker or later, which
2068 // automatically synthesizes these stubs.
2069 OpFlags = X86II::MO_DARWIN_STUB;
2070 }
Eric Christopherfd179292009-08-27 18:07:15 +00002071
Chris Lattner48a7d022009-07-09 05:02:21 +00002072 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), getPointerTy(),
2073 OpFlags);
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00002074 }
2075
2076 if (isTailCall && !WasGlobalOrExternal) {
Evan Chengdcea1632010-02-04 02:40:39 +00002077 // Force the address into a (call preserved) caller-saved register since
2078 // tailcall must happen after callee-saved registers are poped.
2079 // FIXME: Give it a special register class that contains caller-saved
2080 // register instead?
2081 unsigned TCReg = Is64Bit ? X86::R11 : X86::EAX;
Dale Johannesendd64c412009-02-04 00:33:20 +00002082 Chain = DAG.getCopyToReg(Chain, dl,
Evan Chengdcea1632010-02-04 02:40:39 +00002083 DAG.getRegister(TCReg, getPointerTy()),
Gordon Henriksen86737662008-01-05 16:56:59 +00002084 Callee,InFlag);
Evan Chengdcea1632010-02-04 02:40:39 +00002085 Callee = DAG.getRegister(TCReg, getPointerTy());
Gordon Henriksenae636f82008-01-03 16:47:34 +00002086 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002087
Chris Lattnerd96d0722007-02-25 06:40:16 +00002088 // Returns a chain & a flag for retval copy to use.
Owen Anderson825b72b2009-08-11 20:47:22 +00002089 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Dan Gohman475871a2008-07-27 21:46:04 +00002090 SmallVector<SDValue, 8> Ops;
Gordon Henriksen86737662008-01-05 16:56:59 +00002091
Evan Chengf22f9b32010-02-06 03:28:46 +00002092 if (!IsSibcall && isTailCall) {
Dale Johannesene8d72302009-02-06 23:05:02 +00002093 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
2094 DAG.getIntPtrConstant(0, true), InFlag);
Gordon Henriksen86737662008-01-05 16:56:59 +00002095 InFlag = Chain.getValue(1);
Gordon Henriksen86737662008-01-05 16:56:59 +00002096 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002097
Nate Begeman4c5dcf52006-02-17 00:03:04 +00002098 Ops.push_back(Chain);
2099 Ops.push_back(Callee);
Evan Chengb69d1132006-06-14 18:17:40 +00002100
Dan Gohman98ca4f22009-08-05 01:29:28 +00002101 if (isTailCall)
Owen Anderson825b72b2009-08-11 20:47:22 +00002102 Ops.push_back(DAG.getConstant(FPDiff, MVT::i32));
Evan Chengf4684712007-02-21 21:18:14 +00002103
Gordon Henriksen86737662008-01-05 16:56:59 +00002104 // Add argument registers to the end of the list so that they are known live
2105 // into the call.
Evan Cheng9b449442008-01-07 23:08:23 +00002106 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
2107 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
2108 RegsToPass[i].second.getValueType()));
Scott Michelfdc40a02009-02-17 22:15:04 +00002109
Evan Cheng586ccac2008-03-18 23:36:35 +00002110 // Add an implicit use GOT pointer in EBX.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002111 if (!isTailCall && Subtarget->isPICStyleGOT())
Evan Cheng586ccac2008-03-18 23:36:35 +00002112 Ops.push_back(DAG.getRegister(X86::EBX, getPointerTy()));
2113
2114 // Add an implicit use of AL for x86 vararg functions.
2115 if (Is64Bit && isVarArg)
Owen Anderson825b72b2009-08-11 20:47:22 +00002116 Ops.push_back(DAG.getRegister(X86::AL, MVT::i8));
Evan Cheng586ccac2008-03-18 23:36:35 +00002117
Gabor Greifba36cb52008-08-28 21:40:38 +00002118 if (InFlag.getNode())
Evan Cheng347d5f72006-04-28 21:29:37 +00002119 Ops.push_back(InFlag);
Gordon Henriksenae636f82008-01-03 16:47:34 +00002120
Dan Gohman98ca4f22009-08-05 01:29:28 +00002121 if (isTailCall) {
2122 // If this is the first return lowered for this function, add the regs
2123 // to the liveout set for the function.
2124 if (MF.getRegInfo().liveout_empty()) {
2125 SmallVector<CCValAssign, 16> RVLocs;
2126 CCState CCInfo(CallConv, isVarArg, getTargetMachine(), RVLocs,
2127 *DAG.getContext());
2128 CCInfo.AnalyzeCallResult(Ins, RetCC_X86);
2129 for (unsigned i = 0; i != RVLocs.size(); ++i)
2130 if (RVLocs[i].isRegLoc())
2131 MF.getRegInfo().addLiveOut(RVLocs[i].getLocReg());
2132 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002133
Dan Gohman98ca4f22009-08-05 01:29:28 +00002134 assert(((Callee.getOpcode() == ISD::Register &&
2135 (cast<RegisterSDNode>(Callee)->getReg() == X86::EAX ||
Jeffrey Yasskina77169d2010-01-09 18:56:43 +00002136 cast<RegisterSDNode>(Callee)->getReg() == X86::R11)) ||
Dan Gohman98ca4f22009-08-05 01:29:28 +00002137 Callee.getOpcode() == ISD::TargetExternalSymbol ||
2138 Callee.getOpcode() == ISD::TargetGlobalAddress) &&
Jeffrey Yasskina77169d2010-01-09 18:56:43 +00002139 "Expecting a global address, external symbol, or scratch register");
Dan Gohman98ca4f22009-08-05 01:29:28 +00002140
2141 return DAG.getNode(X86ISD::TC_RETURN, dl,
2142 NodeTys, &Ops[0], Ops.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00002143 }
2144
Dale Johannesenace16102009-02-03 19:33:06 +00002145 Chain = DAG.getNode(X86ISD::CALL, dl, NodeTys, &Ops[0], Ops.size());
Evan Cheng347d5f72006-04-28 21:29:37 +00002146 InFlag = Chain.getValue(1);
Evan Chengd90eb7f2006-01-05 00:27:02 +00002147
Chris Lattner2d297092006-05-23 18:50:38 +00002148 // Create the CALLSEQ_END node.
Gordon Henriksen86737662008-01-05 16:56:59 +00002149 unsigned NumBytesForCalleeToPush;
Dan Gohman98ca4f22009-08-05 01:29:28 +00002150 if (IsCalleePop(isVarArg, CallConv))
Gordon Henriksen86737662008-01-05 16:56:59 +00002151 NumBytesForCalleeToPush = NumBytes; // Callee pops everything
Dan Gohman98ca4f22009-08-05 01:29:28 +00002152 else if (!Is64Bit && CallConv != CallingConv::Fast && IsStructRet)
Dan Gohmanf451cb82010-02-10 16:03:48 +00002153 // If this is a call to a struct-return function, the callee
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00002154 // pops the hidden struct pointer, so we have to push it back.
2155 // This is common for Darwin/X86, Linux & Mingw32 targets.
Gordon Henriksenae636f82008-01-03 16:47:34 +00002156 NumBytesForCalleeToPush = 4;
Gordon Henriksen86737662008-01-05 16:56:59 +00002157 else
Gordon Henriksenae636f82008-01-03 16:47:34 +00002158 NumBytesForCalleeToPush = 0; // Callee pops nothing.
Scott Michelfdc40a02009-02-17 22:15:04 +00002159
Gordon Henriksenae636f82008-01-03 16:47:34 +00002160 // Returns a flag for retval copy to use.
Evan Chengf22f9b32010-02-06 03:28:46 +00002161 if (!IsSibcall) {
2162 Chain = DAG.getCALLSEQ_END(Chain,
2163 DAG.getIntPtrConstant(NumBytes, true),
2164 DAG.getIntPtrConstant(NumBytesForCalleeToPush,
2165 true),
2166 InFlag);
2167 InFlag = Chain.getValue(1);
2168 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00002169
Chris Lattner3085e152007-02-25 08:59:22 +00002170 // Handle result values, copying them out of physregs into vregs that we
2171 // return.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002172 return LowerCallResult(Chain, InFlag, CallConv, isVarArg,
2173 Ins, dl, DAG, InVals);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002174}
2175
Evan Cheng25ab6902006-09-08 06:48:29 +00002176
2177//===----------------------------------------------------------------------===//
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002178// Fast Calling Convention (tail call) implementation
2179//===----------------------------------------------------------------------===//
2180
2181// Like std call, callee cleans arguments, convention except that ECX is
2182// reserved for storing the tail called function address. Only 2 registers are
2183// free for argument passing (inreg). Tail call optimization is performed
2184// provided:
2185// * tailcallopt is enabled
2186// * caller/callee are fastcc
Arnold Schwaighofera2a4b472008-02-26 10:21:54 +00002187// On X86_64 architecture with GOT-style position independent code only local
2188// (within module) calls are supported at the moment.
Arnold Schwaighofer48abc5c2007-10-12 21:30:57 +00002189// To keep the stack aligned according to platform abi the function
2190// GetAlignedArgumentStackSize ensures that argument delta is always multiples
2191// of stack alignment. (Dynamic linkers need this - darwin's dyld for example)
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002192// If a tail called function callee has more arguments than the caller the
2193// caller needs to make sure that there is room to move the RETADDR to. This is
Arnold Schwaighofer48abc5c2007-10-12 21:30:57 +00002194// achieved by reserving an area the size of the argument delta right after the
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002195// original REtADDR, but before the saved framepointer or the spilled registers
2196// e.g. caller(arg1, arg2) calls callee(arg1, arg2,arg3,arg4)
2197// stack layout:
2198// arg1
2199// arg2
2200// RETADDR
Scott Michelfdc40a02009-02-17 22:15:04 +00002201// [ new RETADDR
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002202// move area ]
2203// (possible EBP)
2204// ESI
2205// EDI
2206// local1 ..
2207
2208/// GetAlignedArgumentStackSize - Make the stack size align e.g 16n + 12 aligned
2209/// for a 16 byte align requirement.
Scott Michelfdc40a02009-02-17 22:15:04 +00002210unsigned X86TargetLowering::GetAlignedArgumentStackSize(unsigned StackSize,
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002211 SelectionDAG& DAG) {
Evan Chenge9ac9e62008-09-07 09:07:23 +00002212 MachineFunction &MF = DAG.getMachineFunction();
2213 const TargetMachine &TM = MF.getTarget();
2214 const TargetFrameInfo &TFI = *TM.getFrameInfo();
2215 unsigned StackAlignment = TFI.getStackAlignment();
Scott Michelfdc40a02009-02-17 22:15:04 +00002216 uint64_t AlignMask = StackAlignment - 1;
Evan Chenge9ac9e62008-09-07 09:07:23 +00002217 int64_t Offset = StackSize;
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00002218 uint64_t SlotSize = TD->getPointerSize();
Evan Chenge9ac9e62008-09-07 09:07:23 +00002219 if ( (Offset & AlignMask) <= (StackAlignment - SlotSize) ) {
2220 // Number smaller than 12 so just add the difference.
2221 Offset += ((StackAlignment - SlotSize) - (Offset & AlignMask));
2222 } else {
2223 // Mask out lower bits, add stackalignment once plus the 12 bytes.
Scott Michelfdc40a02009-02-17 22:15:04 +00002224 Offset = ((~AlignMask) & Offset) + StackAlignment +
Evan Chenge9ac9e62008-09-07 09:07:23 +00002225 (StackAlignment-SlotSize);
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002226 }
Evan Chenge9ac9e62008-09-07 09:07:23 +00002227 return Offset;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002228}
2229
Evan Cheng5f941932010-02-05 02:21:12 +00002230/// MatchingStackOffset - Return true if the given stack call argument is
2231/// already available in the same position (relatively) of the caller's
2232/// incoming argument stack.
2233static
2234bool MatchingStackOffset(SDValue Arg, unsigned Offset, ISD::ArgFlagsTy Flags,
2235 MachineFrameInfo *MFI, const MachineRegisterInfo *MRI,
2236 const X86InstrInfo *TII) {
2237 int FI;
2238 if (Arg.getOpcode() == ISD::CopyFromReg) {
2239 unsigned VR = cast<RegisterSDNode>(Arg.getOperand(1))->getReg();
2240 if (!VR || TargetRegisterInfo::isPhysicalRegister(VR))
2241 return false;
2242 MachineInstr *Def = MRI->getVRegDef(VR);
2243 if (!Def)
2244 return false;
2245 if (!Flags.isByVal()) {
2246 if (!TII->isLoadFromStackSlot(Def, FI))
2247 return false;
2248 } else {
2249 unsigned Opcode = Def->getOpcode();
2250 if ((Opcode == X86::LEA32r || Opcode == X86::LEA64r) &&
2251 Def->getOperand(1).isFI()) {
2252 FI = Def->getOperand(1).getIndex();
2253 if (MFI->getObjectSize(FI) != Flags.getByValSize())
2254 return false;
2255 } else
2256 return false;
2257 }
2258 } else {
2259 LoadSDNode *Ld = dyn_cast<LoadSDNode>(Arg);
2260 if (!Ld)
2261 return false;
2262 SDValue Ptr = Ld->getBasePtr();
2263 FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(Ptr);
2264 if (!FINode)
2265 return false;
2266 FI = FINode->getIndex();
2267 }
2268
2269 if (!MFI->isFixedObjectIndex(FI))
2270 return false;
2271 return Offset == MFI->getObjectOffset(FI);
2272}
2273
Dan Gohman98ca4f22009-08-05 01:29:28 +00002274/// IsEligibleForTailCallOptimization - Check whether the call is eligible
2275/// for tail call optimization. Targets which want to do tail call
2276/// optimization should implement this function.
2277bool
2278X86TargetLowering::IsEligibleForTailCallOptimization(SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002279 CallingConv::ID CalleeCC,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002280 bool isVarArg,
Evan Chengb1712452010-01-27 06:25:16 +00002281 const SmallVectorImpl<ISD::OutputArg> &Outs,
2282 const SmallVectorImpl<ISD::InputArg> &Ins,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002283 SelectionDAG& DAG) const {
Evan Chengb1712452010-01-27 06:25:16 +00002284 if (CalleeCC != CallingConv::Fast &&
2285 CalleeCC != CallingConv::C)
2286 return false;
2287
Evan Cheng7096ae42010-01-29 06:45:59 +00002288 // If -tailcallopt is specified, make fastcc functions tail-callable.
2289 const Function *CallerF = DAG.getMachineFunction().getFunction();
Dan Gohman1797ed52010-02-08 20:27:50 +00002290 if (GuaranteedTailCallOpt) {
Evan Cheng843bd692010-01-31 06:44:49 +00002291 if (CalleeCC == CallingConv::Fast &&
2292 CallerF->getCallingConv() == CalleeCC)
2293 return true;
2294 return false;
2295 }
2296
Evan Chengb2c92902010-02-02 02:22:50 +00002297 // Look for obvious safe cases to perform tail call optimization that does not
2298 // requite ABI changes. This is what gcc calls sibcall.
2299
Evan Cheng843bd692010-01-31 06:44:49 +00002300 // Do not tail call optimize vararg calls for now.
2301 if (isVarArg)
2302 return false;
2303
Evan Chenga6bff982010-01-30 01:22:00 +00002304 // If the callee takes no arguments then go on to check the results of the
2305 // call.
2306 if (!Outs.empty()) {
2307 // Check if stack adjustment is needed. For now, do not do this if any
2308 // argument is passed on the stack.
2309 SmallVector<CCValAssign, 16> ArgLocs;
2310 CCState CCInfo(CalleeCC, isVarArg, getTargetMachine(),
2311 ArgLocs, *DAG.getContext());
2312 CCInfo.AnalyzeCallOperands(Outs, CCAssignFnForNode(CalleeCC));
Evan Chengb2c92902010-02-02 02:22:50 +00002313 if (CCInfo.getNextStackOffset()) {
2314 MachineFunction &MF = DAG.getMachineFunction();
2315 if (MF.getInfo<X86MachineFunctionInfo>()->getBytesToPopOnReturn())
2316 return false;
2317 if (Subtarget->isTargetWin64())
2318 // Win64 ABI has additional complications.
2319 return false;
2320
2321 // Check if the arguments are already laid out in the right way as
2322 // the caller's fixed stack objects.
2323 MachineFrameInfo *MFI = MF.getFrameInfo();
Evan Cheng5f941932010-02-05 02:21:12 +00002324 const MachineRegisterInfo *MRI = &MF.getRegInfo();
2325 const X86InstrInfo *TII =
2326 ((X86TargetMachine&)getTargetMachine()).getInstrInfo();
Evan Chengb2c92902010-02-02 02:22:50 +00002327 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2328 CCValAssign &VA = ArgLocs[i];
2329 EVT RegVT = VA.getLocVT();
2330 SDValue Arg = Outs[i].Val;
2331 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Evan Chengb2c92902010-02-02 02:22:50 +00002332 if (VA.getLocInfo() == CCValAssign::Indirect)
2333 return false;
2334 if (!VA.isRegLoc()) {
Evan Cheng5f941932010-02-05 02:21:12 +00002335 if (!MatchingStackOffset(Arg, VA.getLocMemOffset(), Flags,
2336 MFI, MRI, TII))
Evan Chengb2c92902010-02-02 02:22:50 +00002337 return false;
2338 }
2339 }
2340 }
Evan Chenga6bff982010-01-30 01:22:00 +00002341 }
Evan Chengb1712452010-01-27 06:25:16 +00002342
Evan Cheng86809cc2010-02-03 03:28:02 +00002343 return true;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002344}
2345
Dan Gohman3df24e62008-09-03 23:12:08 +00002346FastISel *
Evan Chengddc419c2010-01-26 19:04:47 +00002347X86TargetLowering::createFastISel(MachineFunction &mf, MachineModuleInfo *mmo,
2348 DwarfWriter *dw,
2349 DenseMap<const Value *, unsigned> &vm,
2350 DenseMap<const BasicBlock*, MachineBasicBlock*> &bm,
2351 DenseMap<const AllocaInst *, int> &am
Dan Gohmandd5b58a2008-10-14 23:54:11 +00002352#ifndef NDEBUG
Evan Chengddc419c2010-01-26 19:04:47 +00002353 , SmallSet<Instruction*, 8> &cil
Dan Gohmandd5b58a2008-10-14 23:54:11 +00002354#endif
2355 ) {
Devang Patel83489bb2009-01-13 00:35:13 +00002356 return X86::createFastISel(mf, mmo, dw, vm, bm, am
Dan Gohmandd5b58a2008-10-14 23:54:11 +00002357#ifndef NDEBUG
2358 , cil
2359#endif
2360 );
Dan Gohmand9f3c482008-08-19 21:32:53 +00002361}
2362
2363
Chris Lattnerfcf1a3d2007-02-28 06:10:12 +00002364//===----------------------------------------------------------------------===//
2365// Other Lowering Hooks
2366//===----------------------------------------------------------------------===//
2367
2368
Dan Gohman475871a2008-07-27 21:46:04 +00002369SDValue X86TargetLowering::getReturnAddressFrameIndex(SelectionDAG &DAG) {
Anton Korobeynikova2780e12007-08-15 17:12:32 +00002370 MachineFunction &MF = DAG.getMachineFunction();
2371 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
2372 int ReturnAddrIndex = FuncInfo->getRAIndex();
2373
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002374 if (ReturnAddrIndex == 0) {
2375 // Set up a frame object for the return address.
Bill Wendling64e87322009-01-16 19:25:27 +00002376 uint64_t SlotSize = TD->getPointerSize();
David Greene3f2bf852009-11-12 20:49:22 +00002377 ReturnAddrIndex = MF.getFrameInfo()->CreateFixedObject(SlotSize, -SlotSize,
2378 true, false);
Anton Korobeynikova2780e12007-08-15 17:12:32 +00002379 FuncInfo->setRAIndex(ReturnAddrIndex);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002380 }
2381
Evan Cheng25ab6902006-09-08 06:48:29 +00002382 return DAG.getFrameIndex(ReturnAddrIndex, getPointerTy());
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002383}
2384
2385
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00002386bool X86::isOffsetSuitableForCodeModel(int64_t Offset, CodeModel::Model M,
2387 bool hasSymbolicDisplacement) {
2388 // Offset should fit into 32 bit immediate field.
2389 if (!isInt32(Offset))
2390 return false;
2391
2392 // If we don't have a symbolic displacement - we don't have any extra
2393 // restrictions.
2394 if (!hasSymbolicDisplacement)
2395 return true;
2396
2397 // FIXME: Some tweaks might be needed for medium code model.
2398 if (M != CodeModel::Small && M != CodeModel::Kernel)
2399 return false;
2400
2401 // For small code model we assume that latest object is 16MB before end of 31
2402 // bits boundary. We may also accept pretty large negative constants knowing
2403 // that all objects are in the positive half of address space.
2404 if (M == CodeModel::Small && Offset < 16*1024*1024)
2405 return true;
2406
2407 // For kernel code model we know that all object resist in the negative half
2408 // of 32bits address space. We may not accept negative offsets, since they may
2409 // be just off and we may accept pretty large positive ones.
2410 if (M == CodeModel::Kernel && Offset > 0)
2411 return true;
2412
2413 return false;
2414}
2415
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002416/// TranslateX86CC - do a one to one translation of a ISD::CondCode to the X86
2417/// specific condition code, returning the condition code and the LHS/RHS of the
2418/// comparison to make.
2419static unsigned TranslateX86CC(ISD::CondCode SetCCOpcode, bool isFP,
2420 SDValue &LHS, SDValue &RHS, SelectionDAG &DAG) {
Evan Chengd9558e02006-01-06 00:43:03 +00002421 if (!isFP) {
Chris Lattnerbfd68a72006-09-13 17:04:54 +00002422 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(RHS)) {
2423 if (SetCCOpcode == ISD::SETGT && RHSC->isAllOnesValue()) {
2424 // X > -1 -> X == 0, jump !sign.
2425 RHS = DAG.getConstant(0, RHS.getValueType());
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002426 return X86::COND_NS;
Chris Lattnerbfd68a72006-09-13 17:04:54 +00002427 } else if (SetCCOpcode == ISD::SETLT && RHSC->isNullValue()) {
2428 // X < 0 -> X == 0, jump on sign.
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002429 return X86::COND_S;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002430 } else if (SetCCOpcode == ISD::SETLT && RHSC->getZExtValue() == 1) {
Dan Gohman5f6913c2007-09-17 14:49:27 +00002431 // X < 1 -> X <= 0
2432 RHS = DAG.getConstant(0, RHS.getValueType());
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002433 return X86::COND_LE;
Chris Lattnerbfd68a72006-09-13 17:04:54 +00002434 }
Chris Lattnerf9570512006-09-13 03:22:10 +00002435 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00002436
Evan Chengd9558e02006-01-06 00:43:03 +00002437 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002438 default: llvm_unreachable("Invalid integer condition!");
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002439 case ISD::SETEQ: return X86::COND_E;
2440 case ISD::SETGT: return X86::COND_G;
2441 case ISD::SETGE: return X86::COND_GE;
2442 case ISD::SETLT: return X86::COND_L;
2443 case ISD::SETLE: return X86::COND_LE;
2444 case ISD::SETNE: return X86::COND_NE;
2445 case ISD::SETULT: return X86::COND_B;
2446 case ISD::SETUGT: return X86::COND_A;
2447 case ISD::SETULE: return X86::COND_BE;
2448 case ISD::SETUGE: return X86::COND_AE;
Evan Chengd9558e02006-01-06 00:43:03 +00002449 }
Chris Lattner4c78e022008-12-23 23:42:27 +00002450 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002451
Chris Lattner4c78e022008-12-23 23:42:27 +00002452 // First determine if it is required or is profitable to flip the operands.
Duncan Sands4047f4a2008-10-24 13:03:10 +00002453
Chris Lattner4c78e022008-12-23 23:42:27 +00002454 // If LHS is a foldable load, but RHS is not, flip the condition.
2455 if ((ISD::isNON_EXTLoad(LHS.getNode()) && LHS.hasOneUse()) &&
2456 !(ISD::isNON_EXTLoad(RHS.getNode()) && RHS.hasOneUse())) {
2457 SetCCOpcode = getSetCCSwappedOperands(SetCCOpcode);
2458 std::swap(LHS, RHS);
Evan Cheng4d46d0a2008-08-28 23:48:31 +00002459 }
2460
Chris Lattner4c78e022008-12-23 23:42:27 +00002461 switch (SetCCOpcode) {
2462 default: break;
2463 case ISD::SETOLT:
2464 case ISD::SETOLE:
2465 case ISD::SETUGT:
2466 case ISD::SETUGE:
2467 std::swap(LHS, RHS);
2468 break;
2469 }
2470
2471 // On a floating point condition, the flags are set as follows:
2472 // ZF PF CF op
2473 // 0 | 0 | 0 | X > Y
2474 // 0 | 0 | 1 | X < Y
2475 // 1 | 0 | 0 | X == Y
2476 // 1 | 1 | 1 | unordered
2477 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002478 default: llvm_unreachable("Condcode should be pre-legalized away");
Chris Lattner4c78e022008-12-23 23:42:27 +00002479 case ISD::SETUEQ:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002480 case ISD::SETEQ: return X86::COND_E;
Chris Lattner4c78e022008-12-23 23:42:27 +00002481 case ISD::SETOLT: // flipped
2482 case ISD::SETOGT:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002483 case ISD::SETGT: return X86::COND_A;
Chris Lattner4c78e022008-12-23 23:42:27 +00002484 case ISD::SETOLE: // flipped
2485 case ISD::SETOGE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002486 case ISD::SETGE: return X86::COND_AE;
Chris Lattner4c78e022008-12-23 23:42:27 +00002487 case ISD::SETUGT: // flipped
2488 case ISD::SETULT:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002489 case ISD::SETLT: return X86::COND_B;
Chris Lattner4c78e022008-12-23 23:42:27 +00002490 case ISD::SETUGE: // flipped
2491 case ISD::SETULE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002492 case ISD::SETLE: return X86::COND_BE;
Chris Lattner4c78e022008-12-23 23:42:27 +00002493 case ISD::SETONE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002494 case ISD::SETNE: return X86::COND_NE;
2495 case ISD::SETUO: return X86::COND_P;
2496 case ISD::SETO: return X86::COND_NP;
Dan Gohman1a492952009-10-20 16:22:37 +00002497 case ISD::SETOEQ:
2498 case ISD::SETUNE: return X86::COND_INVALID;
Chris Lattner4c78e022008-12-23 23:42:27 +00002499 }
Evan Chengd9558e02006-01-06 00:43:03 +00002500}
2501
Evan Cheng4a460802006-01-11 00:33:36 +00002502/// hasFPCMov - is there a floating point cmov for the specific X86 condition
2503/// code. Current x86 isa includes the following FP cmov instructions:
Evan Chengaaca22c2006-01-10 20:26:56 +00002504/// fcmovb, fcomvbe, fcomve, fcmovu, fcmovae, fcmova, fcmovne, fcmovnu.
Evan Cheng4a460802006-01-11 00:33:36 +00002505static bool hasFPCMov(unsigned X86CC) {
Evan Chengaaca22c2006-01-10 20:26:56 +00002506 switch (X86CC) {
2507 default:
2508 return false;
Chris Lattner7fbe9722006-10-20 17:42:20 +00002509 case X86::COND_B:
2510 case X86::COND_BE:
2511 case X86::COND_E:
2512 case X86::COND_P:
2513 case X86::COND_A:
2514 case X86::COND_AE:
2515 case X86::COND_NE:
2516 case X86::COND_NP:
Evan Chengaaca22c2006-01-10 20:26:56 +00002517 return true;
2518 }
2519}
2520
Evan Chengeb2f9692009-10-27 19:56:55 +00002521/// isFPImmLegal - Returns true if the target can instruction select the
2522/// specified FP immediate natively. If false, the legalizer will
2523/// materialize the FP immediate as a load from a constant pool.
Evan Chenga1eaa3c2009-10-28 01:43:28 +00002524bool X86TargetLowering::isFPImmLegal(const APFloat &Imm, EVT VT) const {
Evan Chengeb2f9692009-10-27 19:56:55 +00002525 for (unsigned i = 0, e = LegalFPImmediates.size(); i != e; ++i) {
2526 if (Imm.bitwiseIsEqual(LegalFPImmediates[i]))
2527 return true;
2528 }
2529 return false;
2530}
2531
Nate Begeman9008ca62009-04-27 18:41:29 +00002532/// isUndefOrInRange - Return true if Val is undef or if its value falls within
2533/// the specified range (L, H].
2534static bool isUndefOrInRange(int Val, int Low, int Hi) {
2535 return (Val < 0) || (Val >= Low && Val < Hi);
2536}
2537
2538/// isUndefOrEqual - Val is either less than zero (undef) or equal to the
2539/// specified value.
2540static bool isUndefOrEqual(int Val, int CmpVal) {
2541 if (Val < 0 || Val == CmpVal)
Evan Cheng5ced1d82006-04-06 23:23:56 +00002542 return true;
Nate Begeman9008ca62009-04-27 18:41:29 +00002543 return false;
Evan Chengc5cdff22006-04-07 21:53:05 +00002544}
2545
Nate Begeman9008ca62009-04-27 18:41:29 +00002546/// isPSHUFDMask - Return true if the node specifies a shuffle of elements that
2547/// is suitable for input to PSHUFD or PSHUFW. That is, it doesn't reference
2548/// the second operand.
Owen Andersone50ed302009-08-10 22:56:29 +00002549static bool isPSHUFDMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002550 if (VT == MVT::v4f32 || VT == MVT::v4i32 || VT == MVT::v4i16)
Nate Begeman9008ca62009-04-27 18:41:29 +00002551 return (Mask[0] < 4 && Mask[1] < 4 && Mask[2] < 4 && Mask[3] < 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00002552 if (VT == MVT::v2f64 || VT == MVT::v2i64)
Nate Begeman9008ca62009-04-27 18:41:29 +00002553 return (Mask[0] < 2 && Mask[1] < 2);
2554 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002555}
2556
Nate Begeman9008ca62009-04-27 18:41:29 +00002557bool X86::isPSHUFDMask(ShuffleVectorSDNode *N) {
Eric Christopherfd179292009-08-27 18:07:15 +00002558 SmallVector<int, 8> M;
Nate Begeman9008ca62009-04-27 18:41:29 +00002559 N->getMask(M);
2560 return ::isPSHUFDMask(M, N->getValueType(0));
2561}
Evan Cheng0188ecb2006-03-22 18:59:22 +00002562
Nate Begeman9008ca62009-04-27 18:41:29 +00002563/// isPSHUFHWMask - Return true if the node specifies a shuffle of elements that
2564/// is suitable for input to PSHUFHW.
Owen Andersone50ed302009-08-10 22:56:29 +00002565static bool isPSHUFHWMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002566 if (VT != MVT::v8i16)
Evan Cheng0188ecb2006-03-22 18:59:22 +00002567 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002568
Nate Begeman9008ca62009-04-27 18:41:29 +00002569 // Lower quadword copied in order or undef.
2570 for (int i = 0; i != 4; ++i)
2571 if (Mask[i] >= 0 && Mask[i] != i)
Evan Cheng506d3df2006-03-29 23:07:14 +00002572 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002573
Evan Cheng506d3df2006-03-29 23:07:14 +00002574 // Upper quadword shuffled.
Nate Begeman9008ca62009-04-27 18:41:29 +00002575 for (int i = 4; i != 8; ++i)
2576 if (Mask[i] >= 0 && (Mask[i] < 4 || Mask[i] > 7))
Evan Cheng506d3df2006-03-29 23:07:14 +00002577 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002578
Evan Cheng506d3df2006-03-29 23:07:14 +00002579 return true;
2580}
2581
Nate Begeman9008ca62009-04-27 18:41:29 +00002582bool X86::isPSHUFHWMask(ShuffleVectorSDNode *N) {
Eric Christopherfd179292009-08-27 18:07:15 +00002583 SmallVector<int, 8> M;
Nate Begeman9008ca62009-04-27 18:41:29 +00002584 N->getMask(M);
2585 return ::isPSHUFHWMask(M, N->getValueType(0));
2586}
Evan Cheng506d3df2006-03-29 23:07:14 +00002587
Nate Begeman9008ca62009-04-27 18:41:29 +00002588/// isPSHUFLWMask - Return true if the node specifies a shuffle of elements that
2589/// is suitable for input to PSHUFLW.
Owen Andersone50ed302009-08-10 22:56:29 +00002590static bool isPSHUFLWMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002591 if (VT != MVT::v8i16)
Evan Cheng506d3df2006-03-29 23:07:14 +00002592 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002593
Rafael Espindola15684b22009-04-24 12:40:33 +00002594 // Upper quadword copied in order.
Nate Begeman9008ca62009-04-27 18:41:29 +00002595 for (int i = 4; i != 8; ++i)
2596 if (Mask[i] >= 0 && Mask[i] != i)
Rafael Espindola15684b22009-04-24 12:40:33 +00002597 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002598
Rafael Espindola15684b22009-04-24 12:40:33 +00002599 // Lower quadword shuffled.
Nate Begeman9008ca62009-04-27 18:41:29 +00002600 for (int i = 0; i != 4; ++i)
2601 if (Mask[i] >= 4)
Rafael Espindola15684b22009-04-24 12:40:33 +00002602 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002603
Rafael Espindola15684b22009-04-24 12:40:33 +00002604 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00002605}
2606
Nate Begeman9008ca62009-04-27 18:41:29 +00002607bool X86::isPSHUFLWMask(ShuffleVectorSDNode *N) {
Eric Christopherfd179292009-08-27 18:07:15 +00002608 SmallVector<int, 8> M;
Nate Begeman9008ca62009-04-27 18:41:29 +00002609 N->getMask(M);
2610 return ::isPSHUFLWMask(M, N->getValueType(0));
2611}
2612
Nate Begemana09008b2009-10-19 02:17:23 +00002613/// isPALIGNRMask - Return true if the node specifies a shuffle of elements that
2614/// is suitable for input to PALIGNR.
2615static bool isPALIGNRMask(const SmallVectorImpl<int> &Mask, EVT VT,
2616 bool hasSSSE3) {
2617 int i, e = VT.getVectorNumElements();
2618
2619 // Do not handle v2i64 / v2f64 shuffles with palignr.
2620 if (e < 4 || !hasSSSE3)
2621 return false;
2622
2623 for (i = 0; i != e; ++i)
2624 if (Mask[i] >= 0)
2625 break;
2626
2627 // All undef, not a palignr.
2628 if (i == e)
2629 return false;
2630
2631 // Determine if it's ok to perform a palignr with only the LHS, since we
2632 // don't have access to the actual shuffle elements to see if RHS is undef.
2633 bool Unary = Mask[i] < (int)e;
2634 bool NeedsUnary = false;
2635
2636 int s = Mask[i] - i;
2637
2638 // Check the rest of the elements to see if they are consecutive.
2639 for (++i; i != e; ++i) {
2640 int m = Mask[i];
2641 if (m < 0)
2642 continue;
2643
2644 Unary = Unary && (m < (int)e);
2645 NeedsUnary = NeedsUnary || (m < s);
2646
2647 if (NeedsUnary && !Unary)
2648 return false;
2649 if (Unary && m != ((s+i) & (e-1)))
2650 return false;
2651 if (!Unary && m != (s+i))
2652 return false;
2653 }
2654 return true;
2655}
2656
2657bool X86::isPALIGNRMask(ShuffleVectorSDNode *N) {
2658 SmallVector<int, 8> M;
2659 N->getMask(M);
2660 return ::isPALIGNRMask(M, N->getValueType(0), true);
2661}
2662
Evan Cheng14aed5e2006-03-24 01:18:28 +00002663/// isSHUFPMask - Return true if the specified VECTOR_SHUFFLE operand
2664/// specifies a shuffle of elements that is suitable for input to SHUFP*.
Owen Andersone50ed302009-08-10 22:56:29 +00002665static bool isSHUFPMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002666 int NumElems = VT.getVectorNumElements();
2667 if (NumElems != 2 && NumElems != 4)
2668 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002669
Nate Begeman9008ca62009-04-27 18:41:29 +00002670 int Half = NumElems / 2;
2671 for (int i = 0; i < Half; ++i)
2672 if (!isUndefOrInRange(Mask[i], 0, NumElems))
Evan Cheng39623da2006-04-20 08:58:49 +00002673 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002674 for (int i = Half; i < NumElems; ++i)
2675 if (!isUndefOrInRange(Mask[i], NumElems, NumElems*2))
Evan Cheng39623da2006-04-20 08:58:49 +00002676 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002677
Evan Cheng14aed5e2006-03-24 01:18:28 +00002678 return true;
2679}
2680
Nate Begeman9008ca62009-04-27 18:41:29 +00002681bool X86::isSHUFPMask(ShuffleVectorSDNode *N) {
2682 SmallVector<int, 8> M;
2683 N->getMask(M);
2684 return ::isSHUFPMask(M, N->getValueType(0));
Evan Cheng39623da2006-04-20 08:58:49 +00002685}
2686
Evan Cheng213d2cf2007-05-17 18:45:50 +00002687/// isCommutedSHUFP - Returns true if the shuffle mask is exactly
Evan Cheng39623da2006-04-20 08:58:49 +00002688/// the reverse of what x86 shuffles want. x86 shuffles requires the lower
2689/// half elements to come from vector 1 (which would equal the dest.) and
2690/// the upper half to come from vector 2.
Owen Andersone50ed302009-08-10 22:56:29 +00002691static bool isCommutedSHUFPMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002692 int NumElems = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00002693
2694 if (NumElems != 2 && NumElems != 4)
Nate Begeman9008ca62009-04-27 18:41:29 +00002695 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002696
Nate Begeman9008ca62009-04-27 18:41:29 +00002697 int Half = NumElems / 2;
2698 for (int i = 0; i < Half; ++i)
2699 if (!isUndefOrInRange(Mask[i], NumElems, NumElems*2))
Evan Cheng39623da2006-04-20 08:58:49 +00002700 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002701 for (int i = Half; i < NumElems; ++i)
2702 if (!isUndefOrInRange(Mask[i], 0, NumElems))
Evan Cheng39623da2006-04-20 08:58:49 +00002703 return false;
2704 return true;
2705}
2706
Nate Begeman9008ca62009-04-27 18:41:29 +00002707static bool isCommutedSHUFP(ShuffleVectorSDNode *N) {
2708 SmallVector<int, 8> M;
2709 N->getMask(M);
2710 return isCommutedSHUFPMask(M, N->getValueType(0));
Evan Cheng39623da2006-04-20 08:58:49 +00002711}
2712
Evan Cheng2c0dbd02006-03-24 02:58:06 +00002713/// isMOVHLPSMask - Return true if the specified VECTOR_SHUFFLE operand
2714/// specifies a shuffle of elements that is suitable for input to MOVHLPS.
Nate Begeman9008ca62009-04-27 18:41:29 +00002715bool X86::isMOVHLPSMask(ShuffleVectorSDNode *N) {
2716 if (N->getValueType(0).getVectorNumElements() != 4)
Evan Cheng2c0dbd02006-03-24 02:58:06 +00002717 return false;
2718
Evan Cheng2064a2b2006-03-28 06:50:32 +00002719 // Expect bit0 == 6, bit1 == 7, bit2 == 2, bit3 == 3
Nate Begeman9008ca62009-04-27 18:41:29 +00002720 return isUndefOrEqual(N->getMaskElt(0), 6) &&
2721 isUndefOrEqual(N->getMaskElt(1), 7) &&
2722 isUndefOrEqual(N->getMaskElt(2), 2) &&
2723 isUndefOrEqual(N->getMaskElt(3), 3);
Evan Cheng6e56e2c2006-11-07 22:14:24 +00002724}
2725
Nate Begeman0b10b912009-11-07 23:17:15 +00002726/// isMOVHLPS_v_undef_Mask - Special case of isMOVHLPSMask for canonical form
2727/// of vector_shuffle v, v, <2, 3, 2, 3>, i.e. vector_shuffle v, undef,
2728/// <2, 3, 2, 3>
2729bool X86::isMOVHLPS_v_undef_Mask(ShuffleVectorSDNode *N) {
2730 unsigned NumElems = N->getValueType(0).getVectorNumElements();
2731
2732 if (NumElems != 4)
2733 return false;
2734
2735 return isUndefOrEqual(N->getMaskElt(0), 2) &&
2736 isUndefOrEqual(N->getMaskElt(1), 3) &&
2737 isUndefOrEqual(N->getMaskElt(2), 2) &&
2738 isUndefOrEqual(N->getMaskElt(3), 3);
2739}
2740
Evan Cheng5ced1d82006-04-06 23:23:56 +00002741/// isMOVLPMask - Return true if the specified VECTOR_SHUFFLE operand
2742/// specifies a shuffle of elements that is suitable for input to MOVLP{S|D}.
Nate Begeman9008ca62009-04-27 18:41:29 +00002743bool X86::isMOVLPMask(ShuffleVectorSDNode *N) {
2744 unsigned NumElems = N->getValueType(0).getVectorNumElements();
Evan Cheng5ced1d82006-04-06 23:23:56 +00002745
Evan Cheng5ced1d82006-04-06 23:23:56 +00002746 if (NumElems != 2 && NumElems != 4)
2747 return false;
2748
Evan Chengc5cdff22006-04-07 21:53:05 +00002749 for (unsigned i = 0; i < NumElems/2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00002750 if (!isUndefOrEqual(N->getMaskElt(i), i + NumElems))
Evan Chengc5cdff22006-04-07 21:53:05 +00002751 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002752
Evan Chengc5cdff22006-04-07 21:53:05 +00002753 for (unsigned i = NumElems/2; i < NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00002754 if (!isUndefOrEqual(N->getMaskElt(i), i))
Evan Chengc5cdff22006-04-07 21:53:05 +00002755 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002756
2757 return true;
2758}
2759
Nate Begeman0b10b912009-11-07 23:17:15 +00002760/// isMOVLHPSMask - Return true if the specified VECTOR_SHUFFLE operand
2761/// specifies a shuffle of elements that is suitable for input to MOVLHPS.
2762bool X86::isMOVLHPSMask(ShuffleVectorSDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002763 unsigned NumElems = N->getValueType(0).getVectorNumElements();
Evan Cheng5ced1d82006-04-06 23:23:56 +00002764
Evan Cheng5ced1d82006-04-06 23:23:56 +00002765 if (NumElems != 2 && NumElems != 4)
2766 return false;
2767
Evan Chengc5cdff22006-04-07 21:53:05 +00002768 for (unsigned i = 0; i < NumElems/2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00002769 if (!isUndefOrEqual(N->getMaskElt(i), i))
Evan Chengc5cdff22006-04-07 21:53:05 +00002770 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002771
Nate Begeman9008ca62009-04-27 18:41:29 +00002772 for (unsigned i = 0; i < NumElems/2; ++i)
2773 if (!isUndefOrEqual(N->getMaskElt(i + NumElems/2), i + NumElems))
Evan Chengc5cdff22006-04-07 21:53:05 +00002774 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002775
2776 return true;
2777}
2778
Evan Cheng0038e592006-03-28 00:39:58 +00002779/// isUNPCKLMask - Return true if the specified VECTOR_SHUFFLE operand
2780/// specifies a shuffle of elements that is suitable for input to UNPCKL.
Owen Andersone50ed302009-08-10 22:56:29 +00002781static bool isUNPCKLMask(const SmallVectorImpl<int> &Mask, EVT VT,
Rafael Espindola15684b22009-04-24 12:40:33 +00002782 bool V2IsSplat = false) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002783 int NumElts = VT.getVectorNumElements();
Chris Lattner5a88b832007-02-25 07:10:00 +00002784 if (NumElts != 2 && NumElts != 4 && NumElts != 8 && NumElts != 16)
Evan Cheng0038e592006-03-28 00:39:58 +00002785 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002786
Nate Begeman9008ca62009-04-27 18:41:29 +00002787 for (int i = 0, j = 0; i != NumElts; i += 2, ++j) {
2788 int BitI = Mask[i];
2789 int BitI1 = Mask[i+1];
Evan Chengc5cdff22006-04-07 21:53:05 +00002790 if (!isUndefOrEqual(BitI, j))
2791 return false;
Evan Cheng39623da2006-04-20 08:58:49 +00002792 if (V2IsSplat) {
Mon P Wang7bcaefa2009-02-04 01:16:59 +00002793 if (!isUndefOrEqual(BitI1, NumElts))
Evan Cheng39623da2006-04-20 08:58:49 +00002794 return false;
2795 } else {
Chris Lattner5a88b832007-02-25 07:10:00 +00002796 if (!isUndefOrEqual(BitI1, j + NumElts))
Evan Cheng39623da2006-04-20 08:58:49 +00002797 return false;
2798 }
Evan Cheng0038e592006-03-28 00:39:58 +00002799 }
Evan Cheng0038e592006-03-28 00:39:58 +00002800 return true;
2801}
2802
Nate Begeman9008ca62009-04-27 18:41:29 +00002803bool X86::isUNPCKLMask(ShuffleVectorSDNode *N, bool V2IsSplat) {
2804 SmallVector<int, 8> M;
2805 N->getMask(M);
2806 return ::isUNPCKLMask(M, N->getValueType(0), V2IsSplat);
Evan Cheng39623da2006-04-20 08:58:49 +00002807}
2808
Evan Cheng4fcb9222006-03-28 02:43:26 +00002809/// isUNPCKHMask - Return true if the specified VECTOR_SHUFFLE operand
2810/// specifies a shuffle of elements that is suitable for input to UNPCKH.
Eric Christopherfd179292009-08-27 18:07:15 +00002811static bool isUNPCKHMask(const SmallVectorImpl<int> &Mask, EVT VT,
Rafael Espindola15684b22009-04-24 12:40:33 +00002812 bool V2IsSplat = false) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002813 int NumElts = VT.getVectorNumElements();
Chris Lattner5a88b832007-02-25 07:10:00 +00002814 if (NumElts != 2 && NumElts != 4 && NumElts != 8 && NumElts != 16)
Evan Cheng4fcb9222006-03-28 02:43:26 +00002815 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002816
Nate Begeman9008ca62009-04-27 18:41:29 +00002817 for (int i = 0, j = 0; i != NumElts; i += 2, ++j) {
2818 int BitI = Mask[i];
2819 int BitI1 = Mask[i+1];
Chris Lattner5a88b832007-02-25 07:10:00 +00002820 if (!isUndefOrEqual(BitI, j + NumElts/2))
Evan Chengc5cdff22006-04-07 21:53:05 +00002821 return false;
Evan Cheng39623da2006-04-20 08:58:49 +00002822 if (V2IsSplat) {
Chris Lattner5a88b832007-02-25 07:10:00 +00002823 if (isUndefOrEqual(BitI1, NumElts))
Evan Cheng39623da2006-04-20 08:58:49 +00002824 return false;
2825 } else {
Chris Lattner5a88b832007-02-25 07:10:00 +00002826 if (!isUndefOrEqual(BitI1, j + NumElts/2 + NumElts))
Evan Cheng39623da2006-04-20 08:58:49 +00002827 return false;
2828 }
Evan Cheng4fcb9222006-03-28 02:43:26 +00002829 }
Evan Cheng4fcb9222006-03-28 02:43:26 +00002830 return true;
2831}
2832
Nate Begeman9008ca62009-04-27 18:41:29 +00002833bool X86::isUNPCKHMask(ShuffleVectorSDNode *N, bool V2IsSplat) {
2834 SmallVector<int, 8> M;
2835 N->getMask(M);
2836 return ::isUNPCKHMask(M, N->getValueType(0), V2IsSplat);
Evan Cheng39623da2006-04-20 08:58:49 +00002837}
2838
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00002839/// isUNPCKL_v_undef_Mask - Special case of isUNPCKLMask for canonical form
2840/// of vector_shuffle v, v, <0, 4, 1, 5>, i.e. vector_shuffle v, undef,
2841/// <0, 0, 1, 1>
Owen Andersone50ed302009-08-10 22:56:29 +00002842static bool isUNPCKL_v_undef_Mask(const SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002843 int NumElems = VT.getVectorNumElements();
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00002844 if (NumElems != 2 && NumElems != 4 && NumElems != 8 && NumElems != 16)
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00002845 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002846
Nate Begeman9008ca62009-04-27 18:41:29 +00002847 for (int i = 0, j = 0; i != NumElems; i += 2, ++j) {
2848 int BitI = Mask[i];
2849 int BitI1 = Mask[i+1];
Evan Chengc5cdff22006-04-07 21:53:05 +00002850 if (!isUndefOrEqual(BitI, j))
2851 return false;
2852 if (!isUndefOrEqual(BitI1, j))
2853 return false;
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00002854 }
Rafael Espindola15684b22009-04-24 12:40:33 +00002855 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00002856}
2857
Nate Begeman9008ca62009-04-27 18:41:29 +00002858bool X86::isUNPCKL_v_undef_Mask(ShuffleVectorSDNode *N) {
2859 SmallVector<int, 8> M;
2860 N->getMask(M);
2861 return ::isUNPCKL_v_undef_Mask(M, N->getValueType(0));
2862}
2863
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00002864/// isUNPCKH_v_undef_Mask - Special case of isUNPCKHMask for canonical form
2865/// of vector_shuffle v, v, <2, 6, 3, 7>, i.e. vector_shuffle v, undef,
2866/// <2, 2, 3, 3>
Owen Andersone50ed302009-08-10 22:56:29 +00002867static bool isUNPCKH_v_undef_Mask(const SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002868 int NumElems = VT.getVectorNumElements();
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00002869 if (NumElems != 2 && NumElems != 4 && NumElems != 8 && NumElems != 16)
2870 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002871
Nate Begeman9008ca62009-04-27 18:41:29 +00002872 for (int i = 0, j = NumElems / 2; i != NumElems; i += 2, ++j) {
2873 int BitI = Mask[i];
2874 int BitI1 = Mask[i+1];
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00002875 if (!isUndefOrEqual(BitI, j))
2876 return false;
2877 if (!isUndefOrEqual(BitI1, j))
2878 return false;
2879 }
Rafael Espindola15684b22009-04-24 12:40:33 +00002880 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00002881}
2882
Nate Begeman9008ca62009-04-27 18:41:29 +00002883bool X86::isUNPCKH_v_undef_Mask(ShuffleVectorSDNode *N) {
2884 SmallVector<int, 8> M;
2885 N->getMask(M);
2886 return ::isUNPCKH_v_undef_Mask(M, N->getValueType(0));
2887}
2888
Evan Cheng017dcc62006-04-21 01:05:10 +00002889/// isMOVLMask - Return true if the specified VECTOR_SHUFFLE operand
2890/// specifies a shuffle of elements that is suitable for input to MOVSS,
2891/// MOVSD, and MOVD, i.e. setting the lowest element.
Owen Andersone50ed302009-08-10 22:56:29 +00002892static bool isMOVLMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Eli Friedman10415532009-06-06 06:05:10 +00002893 if (VT.getVectorElementType().getSizeInBits() < 32)
Evan Chengd6d1cbd2006-04-11 00:19:04 +00002894 return false;
Eli Friedman10415532009-06-06 06:05:10 +00002895
2896 int NumElts = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00002897
Nate Begeman9008ca62009-04-27 18:41:29 +00002898 if (!isUndefOrEqual(Mask[0], NumElts))
Evan Chengd6d1cbd2006-04-11 00:19:04 +00002899 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002900
Nate Begeman9008ca62009-04-27 18:41:29 +00002901 for (int i = 1; i < NumElts; ++i)
2902 if (!isUndefOrEqual(Mask[i], i))
Evan Chengd6d1cbd2006-04-11 00:19:04 +00002903 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002904
Evan Chengd6d1cbd2006-04-11 00:19:04 +00002905 return true;
2906}
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00002907
Nate Begeman9008ca62009-04-27 18:41:29 +00002908bool X86::isMOVLMask(ShuffleVectorSDNode *N) {
2909 SmallVector<int, 8> M;
2910 N->getMask(M);
2911 return ::isMOVLMask(M, N->getValueType(0));
Evan Cheng39623da2006-04-20 08:58:49 +00002912}
2913
Evan Cheng017dcc62006-04-21 01:05:10 +00002914/// isCommutedMOVL - Returns true if the shuffle mask is except the reverse
2915/// of what x86 movss want. X86 movs requires the lowest element to be lowest
Evan Cheng39623da2006-04-20 08:58:49 +00002916/// element of vector 2 and the other elements to come from vector 1 in order.
Owen Andersone50ed302009-08-10 22:56:29 +00002917static bool isCommutedMOVLMask(const SmallVectorImpl<int> &Mask, EVT VT,
Nate Begeman9008ca62009-04-27 18:41:29 +00002918 bool V2IsSplat = false, bool V2IsUndef = false) {
2919 int NumOps = VT.getVectorNumElements();
Chris Lattner5a88b832007-02-25 07:10:00 +00002920 if (NumOps != 2 && NumOps != 4 && NumOps != 8 && NumOps != 16)
Evan Cheng39623da2006-04-20 08:58:49 +00002921 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002922
Nate Begeman9008ca62009-04-27 18:41:29 +00002923 if (!isUndefOrEqual(Mask[0], 0))
Evan Cheng39623da2006-04-20 08:58:49 +00002924 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002925
Nate Begeman9008ca62009-04-27 18:41:29 +00002926 for (int i = 1; i < NumOps; ++i)
2927 if (!(isUndefOrEqual(Mask[i], i+NumOps) ||
2928 (V2IsUndef && isUndefOrInRange(Mask[i], NumOps, NumOps*2)) ||
2929 (V2IsSplat && isUndefOrEqual(Mask[i], NumOps))))
Evan Cheng8cf723d2006-09-08 01:50:06 +00002930 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002931
Evan Cheng39623da2006-04-20 08:58:49 +00002932 return true;
2933}
2934
Nate Begeman9008ca62009-04-27 18:41:29 +00002935static bool isCommutedMOVL(ShuffleVectorSDNode *N, bool V2IsSplat = false,
Evan Cheng8cf723d2006-09-08 01:50:06 +00002936 bool V2IsUndef = false) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002937 SmallVector<int, 8> M;
2938 N->getMask(M);
2939 return isCommutedMOVLMask(M, N->getValueType(0), V2IsSplat, V2IsUndef);
Evan Cheng39623da2006-04-20 08:58:49 +00002940}
2941
Evan Chengd9539472006-04-14 21:59:03 +00002942/// isMOVSHDUPMask - Return true if the specified VECTOR_SHUFFLE operand
2943/// specifies a shuffle of elements that is suitable for input to MOVSHDUP.
Nate Begeman9008ca62009-04-27 18:41:29 +00002944bool X86::isMOVSHDUPMask(ShuffleVectorSDNode *N) {
2945 if (N->getValueType(0).getVectorNumElements() != 4)
Evan Chengd9539472006-04-14 21:59:03 +00002946 return false;
2947
2948 // Expect 1, 1, 3, 3
Rafael Espindola15684b22009-04-24 12:40:33 +00002949 for (unsigned i = 0; i < 2; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002950 int Elt = N->getMaskElt(i);
2951 if (Elt >= 0 && Elt != 1)
2952 return false;
Rafael Espindola15684b22009-04-24 12:40:33 +00002953 }
Evan Cheng57ebe9f2006-04-15 05:37:34 +00002954
2955 bool HasHi = false;
Evan Chengd9539472006-04-14 21:59:03 +00002956 for (unsigned i = 2; i < 4; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002957 int Elt = N->getMaskElt(i);
2958 if (Elt >= 0 && Elt != 3)
2959 return false;
2960 if (Elt == 3)
2961 HasHi = true;
Evan Chengd9539472006-04-14 21:59:03 +00002962 }
Evan Cheng57ebe9f2006-04-15 05:37:34 +00002963 // Don't use movshdup if it can be done with a shufps.
Nate Begeman9008ca62009-04-27 18:41:29 +00002964 // FIXME: verify that matching u, u, 3, 3 is what we want.
Evan Cheng57ebe9f2006-04-15 05:37:34 +00002965 return HasHi;
Evan Chengd9539472006-04-14 21:59:03 +00002966}
2967
2968/// isMOVSLDUPMask - Return true if the specified VECTOR_SHUFFLE operand
2969/// specifies a shuffle of elements that is suitable for input to MOVSLDUP.
Nate Begeman9008ca62009-04-27 18:41:29 +00002970bool X86::isMOVSLDUPMask(ShuffleVectorSDNode *N) {
2971 if (N->getValueType(0).getVectorNumElements() != 4)
Evan Chengd9539472006-04-14 21:59:03 +00002972 return false;
2973
2974 // Expect 0, 0, 2, 2
Nate Begeman9008ca62009-04-27 18:41:29 +00002975 for (unsigned i = 0; i < 2; ++i)
2976 if (N->getMaskElt(i) > 0)
2977 return false;
Evan Cheng57ebe9f2006-04-15 05:37:34 +00002978
2979 bool HasHi = false;
Evan Chengd9539472006-04-14 21:59:03 +00002980 for (unsigned i = 2; i < 4; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002981 int Elt = N->getMaskElt(i);
2982 if (Elt >= 0 && Elt != 2)
2983 return false;
2984 if (Elt == 2)
2985 HasHi = true;
Evan Chengd9539472006-04-14 21:59:03 +00002986 }
Nate Begeman9008ca62009-04-27 18:41:29 +00002987 // Don't use movsldup if it can be done with a shufps.
Evan Cheng57ebe9f2006-04-15 05:37:34 +00002988 return HasHi;
Evan Chengd9539472006-04-14 21:59:03 +00002989}
2990
Evan Cheng0b457f02008-09-25 20:50:48 +00002991/// isMOVDDUPMask - Return true if the specified VECTOR_SHUFFLE operand
2992/// specifies a shuffle of elements that is suitable for input to MOVDDUP.
Nate Begeman9008ca62009-04-27 18:41:29 +00002993bool X86::isMOVDDUPMask(ShuffleVectorSDNode *N) {
2994 int e = N->getValueType(0).getVectorNumElements() / 2;
Eric Christopherfd179292009-08-27 18:07:15 +00002995
Nate Begeman9008ca62009-04-27 18:41:29 +00002996 for (int i = 0; i < e; ++i)
2997 if (!isUndefOrEqual(N->getMaskElt(i), i))
Evan Cheng0b457f02008-09-25 20:50:48 +00002998 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002999 for (int i = 0; i < e; ++i)
3000 if (!isUndefOrEqual(N->getMaskElt(e+i), i))
Evan Cheng0b457f02008-09-25 20:50:48 +00003001 return false;
3002 return true;
3003}
3004
Evan Cheng63d33002006-03-22 08:01:21 +00003005/// getShuffleSHUFImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00003006/// the specified VECTOR_SHUFFLE mask with PSHUF* and SHUFP* instructions.
Evan Cheng63d33002006-03-22 08:01:21 +00003007unsigned X86::getShuffleSHUFImmediate(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003008 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
3009 int NumOperands = SVOp->getValueType(0).getVectorNumElements();
3010
Evan Chengb9df0ca2006-03-22 02:53:00 +00003011 unsigned Shift = (NumOperands == 4) ? 2 : 1;
3012 unsigned Mask = 0;
Nate Begeman9008ca62009-04-27 18:41:29 +00003013 for (int i = 0; i < NumOperands; ++i) {
3014 int Val = SVOp->getMaskElt(NumOperands-i-1);
3015 if (Val < 0) Val = 0;
Evan Cheng14aed5e2006-03-24 01:18:28 +00003016 if (Val >= NumOperands) Val -= NumOperands;
Evan Cheng63d33002006-03-22 08:01:21 +00003017 Mask |= Val;
Evan Cheng36b27f32006-03-28 23:41:33 +00003018 if (i != NumOperands - 1)
3019 Mask <<= Shift;
3020 }
Evan Cheng63d33002006-03-22 08:01:21 +00003021 return Mask;
3022}
3023
Evan Cheng506d3df2006-03-29 23:07:14 +00003024/// getShufflePSHUFHWImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00003025/// the specified VECTOR_SHUFFLE mask with the PSHUFHW instruction.
Evan Cheng506d3df2006-03-29 23:07:14 +00003026unsigned X86::getShufflePSHUFHWImmediate(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003027 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
Evan Cheng506d3df2006-03-29 23:07:14 +00003028 unsigned Mask = 0;
3029 // 8 nodes, but we only care about the last 4.
3030 for (unsigned i = 7; i >= 4; --i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003031 int Val = SVOp->getMaskElt(i);
3032 if (Val >= 0)
Mon P Wang7bcaefa2009-02-04 01:16:59 +00003033 Mask |= (Val - 4);
Evan Cheng506d3df2006-03-29 23:07:14 +00003034 if (i != 4)
3035 Mask <<= 2;
3036 }
Evan Cheng506d3df2006-03-29 23:07:14 +00003037 return Mask;
3038}
3039
3040/// getShufflePSHUFLWImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00003041/// the specified VECTOR_SHUFFLE mask with the PSHUFLW instruction.
Evan Cheng506d3df2006-03-29 23:07:14 +00003042unsigned X86::getShufflePSHUFLWImmediate(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003043 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
Evan Cheng506d3df2006-03-29 23:07:14 +00003044 unsigned Mask = 0;
3045 // 8 nodes, but we only care about the first 4.
3046 for (int i = 3; i >= 0; --i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003047 int Val = SVOp->getMaskElt(i);
3048 if (Val >= 0)
3049 Mask |= Val;
Evan Cheng506d3df2006-03-29 23:07:14 +00003050 if (i != 0)
3051 Mask <<= 2;
3052 }
Evan Cheng506d3df2006-03-29 23:07:14 +00003053 return Mask;
3054}
3055
Nate Begemana09008b2009-10-19 02:17:23 +00003056/// getShufflePALIGNRImmediate - Return the appropriate immediate to shuffle
3057/// the specified VECTOR_SHUFFLE mask with the PALIGNR instruction.
3058unsigned X86::getShufflePALIGNRImmediate(SDNode *N) {
3059 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
3060 EVT VVT = N->getValueType(0);
3061 unsigned EltSize = VVT.getVectorElementType().getSizeInBits() >> 3;
3062 int Val = 0;
3063
3064 unsigned i, e;
3065 for (i = 0, e = VVT.getVectorNumElements(); i != e; ++i) {
3066 Val = SVOp->getMaskElt(i);
3067 if (Val >= 0)
3068 break;
3069 }
3070 return (Val - i) * EltSize;
3071}
3072
Evan Cheng37b73872009-07-30 08:33:02 +00003073/// isZeroNode - Returns true if Elt is a constant zero or a floating point
3074/// constant +0.0.
3075bool X86::isZeroNode(SDValue Elt) {
3076 return ((isa<ConstantSDNode>(Elt) &&
3077 cast<ConstantSDNode>(Elt)->getZExtValue() == 0) ||
3078 (isa<ConstantFPSDNode>(Elt) &&
3079 cast<ConstantFPSDNode>(Elt)->getValueAPF().isPosZero()));
3080}
3081
Nate Begeman9008ca62009-04-27 18:41:29 +00003082/// CommuteVectorShuffle - Swap vector_shuffle operands as well as values in
3083/// their permute mask.
3084static SDValue CommuteVectorShuffle(ShuffleVectorSDNode *SVOp,
3085 SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00003086 EVT VT = SVOp->getValueType(0);
Nate Begeman5a5ca152009-04-29 05:20:52 +00003087 unsigned NumElems = VT.getVectorNumElements();
Nate Begeman9008ca62009-04-27 18:41:29 +00003088 SmallVector<int, 8> MaskVec;
Eric Christopherfd179292009-08-27 18:07:15 +00003089
Nate Begeman5a5ca152009-04-29 05:20:52 +00003090 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003091 int idx = SVOp->getMaskElt(i);
3092 if (idx < 0)
3093 MaskVec.push_back(idx);
Nate Begeman5a5ca152009-04-29 05:20:52 +00003094 else if (idx < (int)NumElems)
Nate Begeman9008ca62009-04-27 18:41:29 +00003095 MaskVec.push_back(idx + NumElems);
Evan Cheng5ced1d82006-04-06 23:23:56 +00003096 else
Nate Begeman9008ca62009-04-27 18:41:29 +00003097 MaskVec.push_back(idx - NumElems);
Evan Cheng5ced1d82006-04-06 23:23:56 +00003098 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003099 return DAG.getVectorShuffle(VT, SVOp->getDebugLoc(), SVOp->getOperand(1),
3100 SVOp->getOperand(0), &MaskVec[0]);
Evan Cheng5ced1d82006-04-06 23:23:56 +00003101}
3102
Evan Cheng779ccea2007-12-07 21:30:01 +00003103/// CommuteVectorShuffleMask - Change values in a shuffle permute mask assuming
3104/// the two vector operands have swapped position.
Owen Andersone50ed302009-08-10 22:56:29 +00003105static void CommuteVectorShuffleMask(SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman5a5ca152009-04-29 05:20:52 +00003106 unsigned NumElems = VT.getVectorNumElements();
3107 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003108 int idx = Mask[i];
3109 if (idx < 0)
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003110 continue;
Nate Begeman5a5ca152009-04-29 05:20:52 +00003111 else if (idx < (int)NumElems)
Nate Begeman9008ca62009-04-27 18:41:29 +00003112 Mask[i] = idx + NumElems;
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003113 else
Nate Begeman9008ca62009-04-27 18:41:29 +00003114 Mask[i] = idx - NumElems;
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003115 }
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003116}
3117
Evan Cheng533a0aa2006-04-19 20:35:22 +00003118/// ShouldXformToMOVHLPS - Return true if the node should be transformed to
3119/// match movhlps. The lower half elements should come from upper half of
3120/// V1 (and in order), and the upper half elements should come from the upper
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00003121/// half of V2 (and in order).
Nate Begeman9008ca62009-04-27 18:41:29 +00003122static bool ShouldXformToMOVHLPS(ShuffleVectorSDNode *Op) {
3123 if (Op->getValueType(0).getVectorNumElements() != 4)
Evan Cheng533a0aa2006-04-19 20:35:22 +00003124 return false;
3125 for (unsigned i = 0, e = 2; i != e; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003126 if (!isUndefOrEqual(Op->getMaskElt(i), i+2))
Evan Cheng533a0aa2006-04-19 20:35:22 +00003127 return false;
3128 for (unsigned i = 2; i != 4; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003129 if (!isUndefOrEqual(Op->getMaskElt(i), i+4))
Evan Cheng533a0aa2006-04-19 20:35:22 +00003130 return false;
3131 return true;
3132}
3133
Evan Cheng5ced1d82006-04-06 23:23:56 +00003134/// isScalarLoadToVector - Returns true if the node is a scalar load that
Evan Cheng7e2ff772008-05-08 00:57:18 +00003135/// is promoted to a vector. It also returns the LoadSDNode by reference if
3136/// required.
3137static bool isScalarLoadToVector(SDNode *N, LoadSDNode **LD = NULL) {
Evan Cheng0b457f02008-09-25 20:50:48 +00003138 if (N->getOpcode() != ISD::SCALAR_TO_VECTOR)
3139 return false;
3140 N = N->getOperand(0).getNode();
3141 if (!ISD::isNON_EXTLoad(N))
3142 return false;
3143 if (LD)
3144 *LD = cast<LoadSDNode>(N);
3145 return true;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003146}
3147
Evan Cheng533a0aa2006-04-19 20:35:22 +00003148/// ShouldXformToMOVLP{S|D} - Return true if the node should be transformed to
3149/// match movlp{s|d}. The lower half elements should come from lower half of
3150/// V1 (and in order), and the upper half elements should come from the upper
3151/// half of V2 (and in order). And since V1 will become the source of the
3152/// MOVLP, it must be either a vector load or a scalar load to vector.
Nate Begeman9008ca62009-04-27 18:41:29 +00003153static bool ShouldXformToMOVLP(SDNode *V1, SDNode *V2,
3154 ShuffleVectorSDNode *Op) {
Evan Cheng466685d2006-10-09 20:57:25 +00003155 if (!ISD::isNON_EXTLoad(V1) && !isScalarLoadToVector(V1))
Evan Cheng533a0aa2006-04-19 20:35:22 +00003156 return false;
Evan Cheng23425f52006-10-09 21:39:25 +00003157 // Is V2 is a vector load, don't do this transformation. We will try to use
3158 // load folding shufps op.
3159 if (ISD::isNON_EXTLoad(V2))
3160 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003161
Nate Begeman5a5ca152009-04-29 05:20:52 +00003162 unsigned NumElems = Op->getValueType(0).getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00003163
Evan Cheng533a0aa2006-04-19 20:35:22 +00003164 if (NumElems != 2 && NumElems != 4)
3165 return false;
Nate Begeman5a5ca152009-04-29 05:20:52 +00003166 for (unsigned i = 0, e = NumElems/2; i != e; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003167 if (!isUndefOrEqual(Op->getMaskElt(i), i))
Evan Cheng533a0aa2006-04-19 20:35:22 +00003168 return false;
Nate Begeman5a5ca152009-04-29 05:20:52 +00003169 for (unsigned i = NumElems/2; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003170 if (!isUndefOrEqual(Op->getMaskElt(i), i+NumElems))
Evan Cheng533a0aa2006-04-19 20:35:22 +00003171 return false;
3172 return true;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003173}
3174
Evan Cheng39623da2006-04-20 08:58:49 +00003175/// isSplatVector - Returns true if N is a BUILD_VECTOR node whose elements are
3176/// all the same.
3177static bool isSplatVector(SDNode *N) {
3178 if (N->getOpcode() != ISD::BUILD_VECTOR)
3179 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003180
Dan Gohman475871a2008-07-27 21:46:04 +00003181 SDValue SplatValue = N->getOperand(0);
Evan Cheng39623da2006-04-20 08:58:49 +00003182 for (unsigned i = 1, e = N->getNumOperands(); i != e; ++i)
3183 if (N->getOperand(i) != SplatValue)
Evan Cheng5ced1d82006-04-06 23:23:56 +00003184 return false;
3185 return true;
3186}
3187
Evan Cheng213d2cf2007-05-17 18:45:50 +00003188/// isZeroShuffle - Returns true if N is a VECTOR_SHUFFLE that can be resolved
Eric Christopherfd179292009-08-27 18:07:15 +00003189/// to an zero vector.
Nate Begeman5a5ca152009-04-29 05:20:52 +00003190/// FIXME: move to dag combiner / method on ShuffleVectorSDNode
Nate Begeman9008ca62009-04-27 18:41:29 +00003191static bool isZeroShuffle(ShuffleVectorSDNode *N) {
Dan Gohman475871a2008-07-27 21:46:04 +00003192 SDValue V1 = N->getOperand(0);
3193 SDValue V2 = N->getOperand(1);
Nate Begeman5a5ca152009-04-29 05:20:52 +00003194 unsigned NumElems = N->getValueType(0).getVectorNumElements();
3195 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003196 int Idx = N->getMaskElt(i);
Nate Begeman5a5ca152009-04-29 05:20:52 +00003197 if (Idx >= (int)NumElems) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003198 unsigned Opc = V2.getOpcode();
Rafael Espindola15684b22009-04-24 12:40:33 +00003199 if (Opc == ISD::UNDEF || ISD::isBuildVectorAllZeros(V2.getNode()))
3200 continue;
Evan Cheng37b73872009-07-30 08:33:02 +00003201 if (Opc != ISD::BUILD_VECTOR ||
3202 !X86::isZeroNode(V2.getOperand(Idx-NumElems)))
Nate Begeman9008ca62009-04-27 18:41:29 +00003203 return false;
3204 } else if (Idx >= 0) {
3205 unsigned Opc = V1.getOpcode();
3206 if (Opc == ISD::UNDEF || ISD::isBuildVectorAllZeros(V1.getNode()))
3207 continue;
Evan Cheng37b73872009-07-30 08:33:02 +00003208 if (Opc != ISD::BUILD_VECTOR ||
3209 !X86::isZeroNode(V1.getOperand(Idx)))
Chris Lattner8a594482007-11-25 00:24:49 +00003210 return false;
Evan Cheng213d2cf2007-05-17 18:45:50 +00003211 }
3212 }
3213 return true;
3214}
3215
3216/// getZeroVector - Returns a vector of specified type with all zero elements.
3217///
Owen Andersone50ed302009-08-10 22:56:29 +00003218static SDValue getZeroVector(EVT VT, bool HasSSE2, SelectionDAG &DAG,
Dale Johannesenace16102009-02-03 19:33:06 +00003219 DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003220 assert(VT.isVector() && "Expected a vector type");
Scott Michelfdc40a02009-02-17 22:15:04 +00003221
Chris Lattner8a594482007-11-25 00:24:49 +00003222 // Always build zero vectors as <4 x i32> or <2 x i32> bitcasted to their dest
3223 // type. This ensures they get CSE'd.
Dan Gohman475871a2008-07-27 21:46:04 +00003224 SDValue Vec;
Duncan Sands83ec4b62008-06-06 12:08:01 +00003225 if (VT.getSizeInBits() == 64) { // MMX
Owen Anderson825b72b2009-08-11 20:47:22 +00003226 SDValue Cst = DAG.getTargetConstant(0, MVT::i32);
3227 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v2i32, Cst, Cst);
Evan Chengf0df0312008-05-15 08:39:06 +00003228 } else if (HasSSE2) { // SSE2
Owen Anderson825b72b2009-08-11 20:47:22 +00003229 SDValue Cst = DAG.getTargetConstant(0, MVT::i32);
3230 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst);
Evan Chengf0df0312008-05-15 08:39:06 +00003231 } else { // SSE1
Owen Anderson825b72b2009-08-11 20:47:22 +00003232 SDValue Cst = DAG.getTargetConstantFP(+0.0, MVT::f32);
3233 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4f32, Cst, Cst, Cst, Cst);
Evan Chengf0df0312008-05-15 08:39:06 +00003234 }
Dale Johannesenace16102009-02-03 19:33:06 +00003235 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Vec);
Evan Cheng213d2cf2007-05-17 18:45:50 +00003236}
3237
Chris Lattner8a594482007-11-25 00:24:49 +00003238/// getOnesVector - Returns a vector of specified type with all bits set.
3239///
Owen Andersone50ed302009-08-10 22:56:29 +00003240static SDValue getOnesVector(EVT VT, SelectionDAG &DAG, DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003241 assert(VT.isVector() && "Expected a vector type");
Scott Michelfdc40a02009-02-17 22:15:04 +00003242
Chris Lattner8a594482007-11-25 00:24:49 +00003243 // Always build ones vectors as <4 x i32> or <2 x i32> bitcasted to their dest
3244 // type. This ensures they get CSE'd.
Owen Anderson825b72b2009-08-11 20:47:22 +00003245 SDValue Cst = DAG.getTargetConstant(~0U, MVT::i32);
Dan Gohman475871a2008-07-27 21:46:04 +00003246 SDValue Vec;
Duncan Sands83ec4b62008-06-06 12:08:01 +00003247 if (VT.getSizeInBits() == 64) // MMX
Owen Anderson825b72b2009-08-11 20:47:22 +00003248 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v2i32, Cst, Cst);
Chris Lattner8a594482007-11-25 00:24:49 +00003249 else // SSE
Owen Anderson825b72b2009-08-11 20:47:22 +00003250 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst);
Dale Johannesenace16102009-02-03 19:33:06 +00003251 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Vec);
Chris Lattner8a594482007-11-25 00:24:49 +00003252}
3253
3254
Evan Cheng39623da2006-04-20 08:58:49 +00003255/// NormalizeMask - V2 is a splat, modify the mask (if needed) so all elements
3256/// that point to V2 points to its first element.
Nate Begeman9008ca62009-04-27 18:41:29 +00003257static SDValue NormalizeMask(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00003258 EVT VT = SVOp->getValueType(0);
Nate Begeman5a5ca152009-04-29 05:20:52 +00003259 unsigned NumElems = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00003260
Evan Cheng39623da2006-04-20 08:58:49 +00003261 bool Changed = false;
Nate Begeman9008ca62009-04-27 18:41:29 +00003262 SmallVector<int, 8> MaskVec;
3263 SVOp->getMask(MaskVec);
Eric Christopherfd179292009-08-27 18:07:15 +00003264
Nate Begeman5a5ca152009-04-29 05:20:52 +00003265 for (unsigned i = 0; i != NumElems; ++i) {
3266 if (MaskVec[i] > (int)NumElems) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003267 MaskVec[i] = NumElems;
3268 Changed = true;
Evan Cheng39623da2006-04-20 08:58:49 +00003269 }
Evan Cheng39623da2006-04-20 08:58:49 +00003270 }
Evan Cheng39623da2006-04-20 08:58:49 +00003271 if (Changed)
Nate Begeman9008ca62009-04-27 18:41:29 +00003272 return DAG.getVectorShuffle(VT, SVOp->getDebugLoc(), SVOp->getOperand(0),
3273 SVOp->getOperand(1), &MaskVec[0]);
3274 return SDValue(SVOp, 0);
Evan Cheng39623da2006-04-20 08:58:49 +00003275}
3276
Evan Cheng017dcc62006-04-21 01:05:10 +00003277/// getMOVLMask - Returns a vector_shuffle mask for an movs{s|d}, movd
3278/// operation of specified width.
Owen Andersone50ed302009-08-10 22:56:29 +00003279static SDValue getMOVL(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00003280 SDValue V2) {
3281 unsigned NumElems = VT.getVectorNumElements();
3282 SmallVector<int, 8> Mask;
3283 Mask.push_back(NumElems);
Evan Cheng39623da2006-04-20 08:58:49 +00003284 for (unsigned i = 1; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003285 Mask.push_back(i);
3286 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Evan Cheng39623da2006-04-20 08:58:49 +00003287}
3288
Nate Begeman9008ca62009-04-27 18:41:29 +00003289/// getUnpackl - Returns a vector_shuffle node for an unpackl operation.
Owen Andersone50ed302009-08-10 22:56:29 +00003290static SDValue getUnpackl(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00003291 SDValue V2) {
3292 unsigned NumElems = VT.getVectorNumElements();
3293 SmallVector<int, 8> Mask;
Evan Chengc575ca22006-04-17 20:43:08 +00003294 for (unsigned i = 0, e = NumElems/2; i != e; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003295 Mask.push_back(i);
3296 Mask.push_back(i + NumElems);
Evan Chengc575ca22006-04-17 20:43:08 +00003297 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003298 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Evan Chengc575ca22006-04-17 20:43:08 +00003299}
3300
Nate Begeman9008ca62009-04-27 18:41:29 +00003301/// getUnpackhMask - Returns a vector_shuffle node for an unpackh operation.
Owen Andersone50ed302009-08-10 22:56:29 +00003302static SDValue getUnpackh(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00003303 SDValue V2) {
3304 unsigned NumElems = VT.getVectorNumElements();
Evan Cheng39623da2006-04-20 08:58:49 +00003305 unsigned Half = NumElems/2;
Nate Begeman9008ca62009-04-27 18:41:29 +00003306 SmallVector<int, 8> Mask;
Evan Cheng39623da2006-04-20 08:58:49 +00003307 for (unsigned i = 0; i != Half; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003308 Mask.push_back(i + Half);
3309 Mask.push_back(i + NumElems + Half);
Evan Cheng39623da2006-04-20 08:58:49 +00003310 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003311 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Chris Lattner62098042008-03-09 01:05:04 +00003312}
3313
Evan Cheng0c0f83f2008-04-05 00:30:36 +00003314/// PromoteSplat - Promote a splat of v4f32, v8i16 or v16i8 to v4i32.
Eric Christopherfd179292009-08-27 18:07:15 +00003315static SDValue PromoteSplat(ShuffleVectorSDNode *SV, SelectionDAG &DAG,
Nate Begeman9008ca62009-04-27 18:41:29 +00003316 bool HasSSE2) {
3317 if (SV->getValueType(0).getVectorNumElements() <= 4)
3318 return SDValue(SV, 0);
Eric Christopherfd179292009-08-27 18:07:15 +00003319
Owen Anderson825b72b2009-08-11 20:47:22 +00003320 EVT PVT = MVT::v4f32;
Owen Andersone50ed302009-08-10 22:56:29 +00003321 EVT VT = SV->getValueType(0);
Nate Begeman9008ca62009-04-27 18:41:29 +00003322 DebugLoc dl = SV->getDebugLoc();
3323 SDValue V1 = SV->getOperand(0);
3324 int NumElems = VT.getVectorNumElements();
3325 int EltNo = SV->getSplatIndex();
Rafael Espindola15684b22009-04-24 12:40:33 +00003326
Nate Begeman9008ca62009-04-27 18:41:29 +00003327 // unpack elements to the correct location
3328 while (NumElems > 4) {
3329 if (EltNo < NumElems/2) {
3330 V1 = getUnpackl(DAG, dl, VT, V1, V1);
3331 } else {
3332 V1 = getUnpackh(DAG, dl, VT, V1, V1);
3333 EltNo -= NumElems/2;
3334 }
3335 NumElems >>= 1;
3336 }
Eric Christopherfd179292009-08-27 18:07:15 +00003337
Nate Begeman9008ca62009-04-27 18:41:29 +00003338 // Perform the splat.
3339 int SplatMask[4] = { EltNo, EltNo, EltNo, EltNo };
Dale Johannesenace16102009-02-03 19:33:06 +00003340 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, PVT, V1);
Nate Begeman9008ca62009-04-27 18:41:29 +00003341 V1 = DAG.getVectorShuffle(PVT, dl, V1, DAG.getUNDEF(PVT), &SplatMask[0]);
3342 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, V1);
Evan Chengc575ca22006-04-17 20:43:08 +00003343}
3344
Evan Chengba05f722006-04-21 23:03:30 +00003345/// getShuffleVectorZeroOrUndef - Return a vector_shuffle of the specified
Chris Lattner8a594482007-11-25 00:24:49 +00003346/// vector of zero or undef vector. This produces a shuffle where the low
3347/// element of V2 is swizzled into the zero/undef vector, landing at element
3348/// Idx. This produces a shuffle mask like 4,1,2,3 (idx=0) or 0,1,2,4 (idx=3).
Dan Gohman475871a2008-07-27 21:46:04 +00003349static SDValue getShuffleVectorZeroOrUndef(SDValue V2, unsigned Idx,
Evan Chengf0df0312008-05-15 08:39:06 +00003350 bool isZero, bool HasSSE2,
3351 SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00003352 EVT VT = V2.getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00003353 SDValue V1 = isZero
Nate Begeman9008ca62009-04-27 18:41:29 +00003354 ? getZeroVector(VT, HasSSE2, DAG, V2.getDebugLoc()) : DAG.getUNDEF(VT);
3355 unsigned NumElems = VT.getVectorNumElements();
3356 SmallVector<int, 16> MaskVec;
Chris Lattner8a594482007-11-25 00:24:49 +00003357 for (unsigned i = 0; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003358 // If this is the insertion idx, put the low elt of V2 here.
3359 MaskVec.push_back(i == Idx ? NumElems : i);
3360 return DAG.getVectorShuffle(VT, V2.getDebugLoc(), V1, V2, &MaskVec[0]);
Evan Cheng017dcc62006-04-21 01:05:10 +00003361}
3362
Evan Chengf26ffe92008-05-29 08:22:04 +00003363/// getNumOfConsecutiveZeros - Return the number of elements in a result of
3364/// a shuffle that is zero.
3365static
Nate Begeman9008ca62009-04-27 18:41:29 +00003366unsigned getNumOfConsecutiveZeros(ShuffleVectorSDNode *SVOp, int NumElems,
3367 bool Low, SelectionDAG &DAG) {
Evan Chengf26ffe92008-05-29 08:22:04 +00003368 unsigned NumZeros = 0;
Nate Begeman9008ca62009-04-27 18:41:29 +00003369 for (int i = 0; i < NumElems; ++i) {
Evan Chengab262272008-06-25 20:52:59 +00003370 unsigned Index = Low ? i : NumElems-i-1;
Nate Begeman9008ca62009-04-27 18:41:29 +00003371 int Idx = SVOp->getMaskElt(Index);
3372 if (Idx < 0) {
Evan Chengf26ffe92008-05-29 08:22:04 +00003373 ++NumZeros;
3374 continue;
3375 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003376 SDValue Elt = DAG.getShuffleScalarElt(SVOp, Index);
Evan Cheng37b73872009-07-30 08:33:02 +00003377 if (Elt.getNode() && X86::isZeroNode(Elt))
Evan Chengf26ffe92008-05-29 08:22:04 +00003378 ++NumZeros;
3379 else
3380 break;
3381 }
3382 return NumZeros;
3383}
3384
3385/// isVectorShift - Returns true if the shuffle can be implemented as a
3386/// logical left or right shift of a vector.
Nate Begeman9008ca62009-04-27 18:41:29 +00003387/// FIXME: split into pslldqi, psrldqi, palignr variants.
3388static bool isVectorShift(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG,
Dan Gohman475871a2008-07-27 21:46:04 +00003389 bool &isLeft, SDValue &ShVal, unsigned &ShAmt) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003390 int NumElems = SVOp->getValueType(0).getVectorNumElements();
Evan Chengf26ffe92008-05-29 08:22:04 +00003391
3392 isLeft = true;
Nate Begeman9008ca62009-04-27 18:41:29 +00003393 unsigned NumZeros = getNumOfConsecutiveZeros(SVOp, NumElems, true, DAG);
Evan Chengf26ffe92008-05-29 08:22:04 +00003394 if (!NumZeros) {
3395 isLeft = false;
Nate Begeman9008ca62009-04-27 18:41:29 +00003396 NumZeros = getNumOfConsecutiveZeros(SVOp, NumElems, false, DAG);
Evan Chengf26ffe92008-05-29 08:22:04 +00003397 if (!NumZeros)
3398 return false;
3399 }
Evan Chengf26ffe92008-05-29 08:22:04 +00003400 bool SeenV1 = false;
3401 bool SeenV2 = false;
Nate Begeman9008ca62009-04-27 18:41:29 +00003402 for (int i = NumZeros; i < NumElems; ++i) {
3403 int Val = isLeft ? (i - NumZeros) : i;
3404 int Idx = SVOp->getMaskElt(isLeft ? i : (i - NumZeros));
3405 if (Idx < 0)
Evan Chengf26ffe92008-05-29 08:22:04 +00003406 continue;
Nate Begeman9008ca62009-04-27 18:41:29 +00003407 if (Idx < NumElems)
Evan Chengf26ffe92008-05-29 08:22:04 +00003408 SeenV1 = true;
3409 else {
Nate Begeman9008ca62009-04-27 18:41:29 +00003410 Idx -= NumElems;
Evan Chengf26ffe92008-05-29 08:22:04 +00003411 SeenV2 = true;
3412 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003413 if (Idx != Val)
Evan Chengf26ffe92008-05-29 08:22:04 +00003414 return false;
3415 }
3416 if (SeenV1 && SeenV2)
3417 return false;
3418
Nate Begeman9008ca62009-04-27 18:41:29 +00003419 ShVal = SeenV1 ? SVOp->getOperand(0) : SVOp->getOperand(1);
Evan Chengf26ffe92008-05-29 08:22:04 +00003420 ShAmt = NumZeros;
3421 return true;
3422}
3423
3424
Evan Chengc78d3b42006-04-24 18:01:45 +00003425/// LowerBuildVectorv16i8 - Custom lower build_vector of v16i8.
3426///
Dan Gohman475871a2008-07-27 21:46:04 +00003427static SDValue LowerBuildVectorv16i8(SDValue Op, unsigned NonZeros,
Evan Chengc78d3b42006-04-24 18:01:45 +00003428 unsigned NumNonZero, unsigned NumZero,
Evan Cheng25ab6902006-09-08 06:48:29 +00003429 SelectionDAG &DAG, TargetLowering &TLI) {
Evan Chengc78d3b42006-04-24 18:01:45 +00003430 if (NumNonZero > 8)
Dan Gohman475871a2008-07-27 21:46:04 +00003431 return SDValue();
Evan Chengc78d3b42006-04-24 18:01:45 +00003432
Dale Johannesen6f38cb62009-02-07 19:59:05 +00003433 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00003434 SDValue V(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00003435 bool First = true;
3436 for (unsigned i = 0; i < 16; ++i) {
3437 bool ThisIsNonZero = (NonZeros & (1 << i)) != 0;
3438 if (ThisIsNonZero && First) {
3439 if (NumZero)
Owen Anderson825b72b2009-08-11 20:47:22 +00003440 V = getZeroVector(MVT::v8i16, true, DAG, dl);
Evan Chengc78d3b42006-04-24 18:01:45 +00003441 else
Owen Anderson825b72b2009-08-11 20:47:22 +00003442 V = DAG.getUNDEF(MVT::v8i16);
Evan Chengc78d3b42006-04-24 18:01:45 +00003443 First = false;
3444 }
3445
3446 if ((i & 1) != 0) {
Dan Gohman475871a2008-07-27 21:46:04 +00003447 SDValue ThisElt(0, 0), LastElt(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00003448 bool LastIsNonZero = (NonZeros & (1 << (i-1))) != 0;
3449 if (LastIsNonZero) {
Scott Michelfdc40a02009-02-17 22:15:04 +00003450 LastElt = DAG.getNode(ISD::ZERO_EXTEND, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003451 MVT::i16, Op.getOperand(i-1));
Evan Chengc78d3b42006-04-24 18:01:45 +00003452 }
3453 if (ThisIsNonZero) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003454 ThisElt = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i16, Op.getOperand(i));
3455 ThisElt = DAG.getNode(ISD::SHL, dl, MVT::i16,
3456 ThisElt, DAG.getConstant(8, MVT::i8));
Evan Chengc78d3b42006-04-24 18:01:45 +00003457 if (LastIsNonZero)
Owen Anderson825b72b2009-08-11 20:47:22 +00003458 ThisElt = DAG.getNode(ISD::OR, dl, MVT::i16, ThisElt, LastElt);
Evan Chengc78d3b42006-04-24 18:01:45 +00003459 } else
3460 ThisElt = LastElt;
3461
Gabor Greifba36cb52008-08-28 21:40:38 +00003462 if (ThisElt.getNode())
Owen Anderson825b72b2009-08-11 20:47:22 +00003463 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, V, ThisElt,
Chris Lattner0bd48932008-01-17 07:00:52 +00003464 DAG.getIntPtrConstant(i/2));
Evan Chengc78d3b42006-04-24 18:01:45 +00003465 }
3466 }
3467
Owen Anderson825b72b2009-08-11 20:47:22 +00003468 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, V);
Evan Chengc78d3b42006-04-24 18:01:45 +00003469}
3470
Bill Wendlinga348c562007-03-22 18:42:45 +00003471/// LowerBuildVectorv8i16 - Custom lower build_vector of v8i16.
Evan Chengc78d3b42006-04-24 18:01:45 +00003472///
Dan Gohman475871a2008-07-27 21:46:04 +00003473static SDValue LowerBuildVectorv8i16(SDValue Op, unsigned NonZeros,
Evan Chengc78d3b42006-04-24 18:01:45 +00003474 unsigned NumNonZero, unsigned NumZero,
Evan Cheng25ab6902006-09-08 06:48:29 +00003475 SelectionDAG &DAG, TargetLowering &TLI) {
Evan Chengc78d3b42006-04-24 18:01:45 +00003476 if (NumNonZero > 4)
Dan Gohman475871a2008-07-27 21:46:04 +00003477 return SDValue();
Evan Chengc78d3b42006-04-24 18:01:45 +00003478
Dale Johannesen6f38cb62009-02-07 19:59:05 +00003479 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00003480 SDValue V(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00003481 bool First = true;
3482 for (unsigned i = 0; i < 8; ++i) {
3483 bool isNonZero = (NonZeros & (1 << i)) != 0;
3484 if (isNonZero) {
3485 if (First) {
3486 if (NumZero)
Owen Anderson825b72b2009-08-11 20:47:22 +00003487 V = getZeroVector(MVT::v8i16, true, DAG, dl);
Evan Chengc78d3b42006-04-24 18:01:45 +00003488 else
Owen Anderson825b72b2009-08-11 20:47:22 +00003489 V = DAG.getUNDEF(MVT::v8i16);
Evan Chengc78d3b42006-04-24 18:01:45 +00003490 First = false;
3491 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003492 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003493 MVT::v8i16, V, Op.getOperand(i),
Chris Lattner0bd48932008-01-17 07:00:52 +00003494 DAG.getIntPtrConstant(i));
Evan Chengc78d3b42006-04-24 18:01:45 +00003495 }
3496 }
3497
3498 return V;
3499}
3500
Evan Chengf26ffe92008-05-29 08:22:04 +00003501/// getVShift - Return a vector logical shift node.
3502///
Owen Andersone50ed302009-08-10 22:56:29 +00003503static SDValue getVShift(bool isLeft, EVT VT, SDValue SrcOp,
Nate Begeman9008ca62009-04-27 18:41:29 +00003504 unsigned NumBits, SelectionDAG &DAG,
3505 const TargetLowering &TLI, DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003506 bool isMMX = VT.getSizeInBits() == 64;
Owen Anderson825b72b2009-08-11 20:47:22 +00003507 EVT ShVT = isMMX ? MVT::v1i64 : MVT::v2i64;
Evan Chengf26ffe92008-05-29 08:22:04 +00003508 unsigned Opc = isLeft ? X86ISD::VSHL : X86ISD::VSRL;
Dale Johannesenace16102009-02-03 19:33:06 +00003509 SrcOp = DAG.getNode(ISD::BIT_CONVERT, dl, ShVT, SrcOp);
3510 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
3511 DAG.getNode(Opc, dl, ShVT, SrcOp,
Gabor Greif327ef032008-08-28 23:19:51 +00003512 DAG.getConstant(NumBits, TLI.getShiftAmountTy())));
Evan Chengf26ffe92008-05-29 08:22:04 +00003513}
3514
Dan Gohman475871a2008-07-27 21:46:04 +00003515SDValue
Evan Chengc3630942009-12-09 21:00:30 +00003516X86TargetLowering::LowerAsSplatVectorLoad(SDValue SrcOp, EVT VT, DebugLoc dl,
3517 SelectionDAG &DAG) {
3518
3519 // Check if the scalar load can be widened into a vector load. And if
3520 // the address is "base + cst" see if the cst can be "absorbed" into
3521 // the shuffle mask.
3522 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(SrcOp)) {
3523 SDValue Ptr = LD->getBasePtr();
3524 if (!ISD::isNormalLoad(LD) || LD->isVolatile())
3525 return SDValue();
3526 EVT PVT = LD->getValueType(0);
3527 if (PVT != MVT::i32 && PVT != MVT::f32)
3528 return SDValue();
3529
3530 int FI = -1;
3531 int64_t Offset = 0;
3532 if (FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(Ptr)) {
3533 FI = FINode->getIndex();
3534 Offset = 0;
3535 } else if (Ptr.getOpcode() == ISD::ADD &&
3536 isa<ConstantSDNode>(Ptr.getOperand(1)) &&
3537 isa<FrameIndexSDNode>(Ptr.getOperand(0))) {
3538 FI = cast<FrameIndexSDNode>(Ptr.getOperand(0))->getIndex();
3539 Offset = Ptr.getConstantOperandVal(1);
3540 Ptr = Ptr.getOperand(0);
3541 } else {
3542 return SDValue();
3543 }
3544
3545 SDValue Chain = LD->getChain();
3546 // Make sure the stack object alignment is at least 16.
3547 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
3548 if (DAG.InferPtrAlignment(Ptr) < 16) {
3549 if (MFI->isFixedObjectIndex(FI)) {
Eric Christophere9625cf2010-01-23 06:02:43 +00003550 // Can't change the alignment. FIXME: It's possible to compute
3551 // the exact stack offset and reference FI + adjust offset instead.
3552 // If someone *really* cares about this. That's the way to implement it.
3553 return SDValue();
Evan Chengc3630942009-12-09 21:00:30 +00003554 } else {
3555 MFI->setObjectAlignment(FI, 16);
3556 }
3557 }
3558
3559 // (Offset % 16) must be multiple of 4. Then address is then
3560 // Ptr + (Offset & ~15).
3561 if (Offset < 0)
3562 return SDValue();
3563 if ((Offset % 16) & 3)
3564 return SDValue();
3565 int64_t StartOffset = Offset & ~15;
3566 if (StartOffset)
3567 Ptr = DAG.getNode(ISD::ADD, Ptr.getDebugLoc(), Ptr.getValueType(),
3568 Ptr,DAG.getConstant(StartOffset, Ptr.getValueType()));
3569
3570 int EltNo = (Offset - StartOffset) >> 2;
3571 int Mask[4] = { EltNo, EltNo, EltNo, EltNo };
3572 EVT VT = (PVT == MVT::i32) ? MVT::v4i32 : MVT::v4f32;
David Greene67c9d422010-02-15 16:53:33 +00003573 SDValue V1 = DAG.getLoad(VT, dl, Chain, Ptr,LD->getSrcValue(),0,
3574 false, false, 0);
Evan Chengc3630942009-12-09 21:00:30 +00003575 // Canonicalize it to a v4i32 shuffle.
3576 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v4i32, V1);
3577 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
3578 DAG.getVectorShuffle(MVT::v4i32, dl, V1,
3579 DAG.getUNDEF(MVT::v4i32), &Mask[0]));
3580 }
3581
3582 return SDValue();
3583}
3584
3585SDValue
Dan Gohman475871a2008-07-27 21:46:04 +00003586X86TargetLowering::LowerBUILD_VECTOR(SDValue Op, SelectionDAG &DAG) {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00003587 DebugLoc dl = Op.getDebugLoc();
Chris Lattner8a594482007-11-25 00:24:49 +00003588 // All zero's are handled with pxor, all one's are handled with pcmpeqd.
Gabor Greif327ef032008-08-28 23:19:51 +00003589 if (ISD::isBuildVectorAllZeros(Op.getNode())
3590 || ISD::isBuildVectorAllOnes(Op.getNode())) {
Chris Lattner8a594482007-11-25 00:24:49 +00003591 // Canonicalize this to either <4 x i32> or <2 x i32> (SSE vs MMX) to
3592 // 1) ensure the zero vectors are CSE'd, and 2) ensure that i64 scalars are
3593 // eliminated on x86-32 hosts.
Owen Anderson825b72b2009-08-11 20:47:22 +00003594 if (Op.getValueType() == MVT::v4i32 || Op.getValueType() == MVT::v2i32)
Chris Lattner8a594482007-11-25 00:24:49 +00003595 return Op;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003596
Gabor Greifba36cb52008-08-28 21:40:38 +00003597 if (ISD::isBuildVectorAllOnes(Op.getNode()))
Dale Johannesenace16102009-02-03 19:33:06 +00003598 return getOnesVector(Op.getValueType(), DAG, dl);
3599 return getZeroVector(Op.getValueType(), Subtarget->hasSSE2(), DAG, dl);
Chris Lattner8a594482007-11-25 00:24:49 +00003600 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00003601
Owen Andersone50ed302009-08-10 22:56:29 +00003602 EVT VT = Op.getValueType();
3603 EVT ExtVT = VT.getVectorElementType();
3604 unsigned EVTBits = ExtVT.getSizeInBits();
Evan Cheng0db9fe62006-04-25 20:13:52 +00003605
3606 unsigned NumElems = Op.getNumOperands();
3607 unsigned NumZero = 0;
3608 unsigned NumNonZero = 0;
3609 unsigned NonZeros = 0;
Chris Lattnerc9517fb2008-03-08 22:48:29 +00003610 bool IsAllConstants = true;
Dan Gohman475871a2008-07-27 21:46:04 +00003611 SmallSet<SDValue, 8> Values;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003612 for (unsigned i = 0; i < NumElems; ++i) {
Dan Gohman475871a2008-07-27 21:46:04 +00003613 SDValue Elt = Op.getOperand(i);
Evan Chengdb2d5242007-12-12 06:45:40 +00003614 if (Elt.getOpcode() == ISD::UNDEF)
3615 continue;
3616 Values.insert(Elt);
3617 if (Elt.getOpcode() != ISD::Constant &&
3618 Elt.getOpcode() != ISD::ConstantFP)
Chris Lattnerc9517fb2008-03-08 22:48:29 +00003619 IsAllConstants = false;
Evan Cheng37b73872009-07-30 08:33:02 +00003620 if (X86::isZeroNode(Elt))
Evan Chengdb2d5242007-12-12 06:45:40 +00003621 NumZero++;
3622 else {
3623 NonZeros |= (1 << i);
3624 NumNonZero++;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003625 }
3626 }
3627
Dan Gohman7f321562007-06-25 16:23:39 +00003628 if (NumNonZero == 0) {
Chris Lattner8a594482007-11-25 00:24:49 +00003629 // All undef vector. Return an UNDEF. All zero vectors were handled above.
Dale Johannesene8d72302009-02-06 23:05:02 +00003630 return DAG.getUNDEF(VT);
Dan Gohman7f321562007-06-25 16:23:39 +00003631 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00003632
Chris Lattner67f453a2008-03-09 05:42:06 +00003633 // Special case for single non-zero, non-undef, element.
Eli Friedman10415532009-06-06 06:05:10 +00003634 if (NumNonZero == 1) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00003635 unsigned Idx = CountTrailingZeros_32(NonZeros);
Dan Gohman475871a2008-07-27 21:46:04 +00003636 SDValue Item = Op.getOperand(Idx);
Scott Michelfdc40a02009-02-17 22:15:04 +00003637
Chris Lattner62098042008-03-09 01:05:04 +00003638 // If this is an insertion of an i64 value on x86-32, and if the top bits of
3639 // the value are obviously zero, truncate the value to i32 and do the
3640 // insertion that way. Only do this if the value is non-constant or if the
3641 // value is a constant being inserted into element 0. It is cheaper to do
3642 // a constant pool load than it is to do a movd + shuffle.
Owen Anderson825b72b2009-08-11 20:47:22 +00003643 if (ExtVT == MVT::i64 && !Subtarget->is64Bit() &&
Chris Lattner62098042008-03-09 01:05:04 +00003644 (!IsAllConstants || Idx == 0)) {
3645 if (DAG.MaskedValueIsZero(Item, APInt::getBitsSet(64, 32, 64))) {
3646 // Handle MMX and SSE both.
Owen Anderson825b72b2009-08-11 20:47:22 +00003647 EVT VecVT = VT == MVT::v2i64 ? MVT::v4i32 : MVT::v2i32;
3648 unsigned VecElts = VT == MVT::v2i64 ? 4 : 2;
Scott Michelfdc40a02009-02-17 22:15:04 +00003649
Chris Lattner62098042008-03-09 01:05:04 +00003650 // Truncate the value (which may itself be a constant) to i32, and
3651 // convert it to a vector with movd (S2V+shuffle to zero extend).
Owen Anderson825b72b2009-08-11 20:47:22 +00003652 Item = DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, Item);
Dale Johannesenace16102009-02-03 19:33:06 +00003653 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VecVT, Item);
Evan Chengf0df0312008-05-15 08:39:06 +00003654 Item = getShuffleVectorZeroOrUndef(Item, 0, true,
3655 Subtarget->hasSSE2(), DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00003656
Chris Lattner62098042008-03-09 01:05:04 +00003657 // Now we have our 32-bit value zero extended in the low element of
3658 // a vector. If Idx != 0, swizzle it into place.
3659 if (Idx != 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003660 SmallVector<int, 4> Mask;
3661 Mask.push_back(Idx);
3662 for (unsigned i = 1; i != VecElts; ++i)
3663 Mask.push_back(i);
3664 Item = DAG.getVectorShuffle(VecVT, dl, Item,
Eric Christopherfd179292009-08-27 18:07:15 +00003665 DAG.getUNDEF(Item.getValueType()),
Nate Begeman9008ca62009-04-27 18:41:29 +00003666 &Mask[0]);
Chris Lattner62098042008-03-09 01:05:04 +00003667 }
Dale Johannesenace16102009-02-03 19:33:06 +00003668 return DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(), Item);
Chris Lattner62098042008-03-09 01:05:04 +00003669 }
3670 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003671
Chris Lattner19f79692008-03-08 22:59:52 +00003672 // If we have a constant or non-constant insertion into the low element of
3673 // a vector, we can do this with SCALAR_TO_VECTOR + shuffle of zero into
3674 // the rest of the elements. This will be matched as movd/movq/movss/movsd
Eli Friedman10415532009-06-06 06:05:10 +00003675 // depending on what the source datatype is.
3676 if (Idx == 0) {
3677 if (NumZero == 0) {
3678 return DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
Owen Anderson825b72b2009-08-11 20:47:22 +00003679 } else if (ExtVT == MVT::i32 || ExtVT == MVT::f32 || ExtVT == MVT::f64 ||
3680 (ExtVT == MVT::i64 && Subtarget->is64Bit())) {
Eli Friedman10415532009-06-06 06:05:10 +00003681 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
3682 // Turn it into a MOVL (i.e. movss, movsd, or movd) to a zero vector.
3683 return getShuffleVectorZeroOrUndef(Item, 0, true, Subtarget->hasSSE2(),
3684 DAG);
Owen Anderson825b72b2009-08-11 20:47:22 +00003685 } else if (ExtVT == MVT::i16 || ExtVT == MVT::i8) {
3686 Item = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, Item);
3687 EVT MiddleVT = VT.getSizeInBits() == 64 ? MVT::v2i32 : MVT::v4i32;
Eli Friedman10415532009-06-06 06:05:10 +00003688 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MiddleVT, Item);
3689 Item = getShuffleVectorZeroOrUndef(Item, 0, true,
3690 Subtarget->hasSSE2(), DAG);
3691 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Item);
3692 }
Chris Lattnerc9517fb2008-03-08 22:48:29 +00003693 }
Evan Chengf26ffe92008-05-29 08:22:04 +00003694
3695 // Is it a vector logical left shift?
3696 if (NumElems == 2 && Idx == 1 &&
Evan Cheng37b73872009-07-30 08:33:02 +00003697 X86::isZeroNode(Op.getOperand(0)) &&
3698 !X86::isZeroNode(Op.getOperand(1))) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003699 unsigned NumBits = VT.getSizeInBits();
Evan Chengf26ffe92008-05-29 08:22:04 +00003700 return getVShift(true, VT,
Scott Michelfdc40a02009-02-17 22:15:04 +00003701 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Dale Johannesenb300d2a2009-02-07 00:55:49 +00003702 VT, Op.getOperand(1)),
Dale Johannesenace16102009-02-03 19:33:06 +00003703 NumBits/2, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00003704 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003705
Chris Lattnerc9517fb2008-03-08 22:48:29 +00003706 if (IsAllConstants) // Otherwise, it's better to do a constpool load.
Dan Gohman475871a2008-07-27 21:46:04 +00003707 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00003708
Chris Lattner19f79692008-03-08 22:59:52 +00003709 // Otherwise, if this is a vector with i32 or f32 elements, and the element
3710 // is a non-constant being inserted into an element other than the low one,
3711 // we can't use a constant pool load. Instead, use SCALAR_TO_VECTOR (aka
3712 // movd/movss) to move this into the low element, then shuffle it into
3713 // place.
Evan Cheng0db9fe62006-04-25 20:13:52 +00003714 if (EVTBits == 32) {
Dale Johannesenace16102009-02-03 19:33:06 +00003715 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
Scott Michelfdc40a02009-02-17 22:15:04 +00003716
Evan Cheng0db9fe62006-04-25 20:13:52 +00003717 // Turn it into a shuffle of zero and zero-extended scalar to vector.
Evan Chengf0df0312008-05-15 08:39:06 +00003718 Item = getShuffleVectorZeroOrUndef(Item, 0, NumZero > 0,
3719 Subtarget->hasSSE2(), DAG);
Nate Begeman9008ca62009-04-27 18:41:29 +00003720 SmallVector<int, 8> MaskVec;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003721 for (unsigned i = 0; i < NumElems; i++)
Nate Begeman9008ca62009-04-27 18:41:29 +00003722 MaskVec.push_back(i == Idx ? 0 : 1);
3723 return DAG.getVectorShuffle(VT, dl, Item, DAG.getUNDEF(VT), &MaskVec[0]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003724 }
3725 }
3726
Chris Lattner67f453a2008-03-09 05:42:06 +00003727 // Splat is obviously ok. Let legalizer expand it to a shuffle.
Evan Chengc3630942009-12-09 21:00:30 +00003728 if (Values.size() == 1) {
3729 if (EVTBits == 32) {
3730 // Instead of a shuffle like this:
3731 // shuffle (scalar_to_vector (load (ptr + 4))), undef, <0, 0, 0, 0>
3732 // Check if it's possible to issue this instead.
3733 // shuffle (vload ptr)), undef, <1, 1, 1, 1>
3734 unsigned Idx = CountTrailingZeros_32(NonZeros);
3735 SDValue Item = Op.getOperand(Idx);
3736 if (Op.getNode()->isOnlyUserOf(Item.getNode()))
3737 return LowerAsSplatVectorLoad(Item, VT, dl, DAG);
3738 }
Dan Gohman475871a2008-07-27 21:46:04 +00003739 return SDValue();
Evan Chengc3630942009-12-09 21:00:30 +00003740 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003741
Dan Gohmana3941172007-07-24 22:55:08 +00003742 // A vector full of immediates; various special cases are already
3743 // handled, so this is best done with a single constant-pool load.
Chris Lattnerc9517fb2008-03-08 22:48:29 +00003744 if (IsAllConstants)
Dan Gohman475871a2008-07-27 21:46:04 +00003745 return SDValue();
Dan Gohmana3941172007-07-24 22:55:08 +00003746
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00003747 // Let legalizer expand 2-wide build_vectors.
Evan Cheng7e2ff772008-05-08 00:57:18 +00003748 if (EVTBits == 64) {
3749 if (NumNonZero == 1) {
3750 // One half is zero or undef.
3751 unsigned Idx = CountTrailingZeros_32(NonZeros);
Dale Johannesenace16102009-02-03 19:33:06 +00003752 SDValue V2 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT,
Evan Cheng7e2ff772008-05-08 00:57:18 +00003753 Op.getOperand(Idx));
Evan Chengf0df0312008-05-15 08:39:06 +00003754 return getShuffleVectorZeroOrUndef(V2, Idx, true,
3755 Subtarget->hasSSE2(), DAG);
Evan Cheng7e2ff772008-05-08 00:57:18 +00003756 }
Dan Gohman475871a2008-07-27 21:46:04 +00003757 return SDValue();
Evan Cheng7e2ff772008-05-08 00:57:18 +00003758 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00003759
3760 // If element VT is < 32 bits, convert it to inserts into a zero vector.
Bill Wendling826f36f2007-03-28 00:57:11 +00003761 if (EVTBits == 8 && NumElems == 16) {
Dan Gohman475871a2008-07-27 21:46:04 +00003762 SDValue V = LowerBuildVectorv16i8(Op, NonZeros,NumNonZero,NumZero, DAG,
Evan Cheng25ab6902006-09-08 06:48:29 +00003763 *this);
Gabor Greifba36cb52008-08-28 21:40:38 +00003764 if (V.getNode()) return V;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003765 }
3766
Bill Wendling826f36f2007-03-28 00:57:11 +00003767 if (EVTBits == 16 && NumElems == 8) {
Dan Gohman475871a2008-07-27 21:46:04 +00003768 SDValue V = LowerBuildVectorv8i16(Op, NonZeros,NumNonZero,NumZero, DAG,
Evan Cheng25ab6902006-09-08 06:48:29 +00003769 *this);
Gabor Greifba36cb52008-08-28 21:40:38 +00003770 if (V.getNode()) return V;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003771 }
3772
3773 // If element VT is == 32 bits, turn it into a number of shuffles.
Dan Gohman475871a2008-07-27 21:46:04 +00003774 SmallVector<SDValue, 8> V;
Chris Lattner5a88b832007-02-25 07:10:00 +00003775 V.resize(NumElems);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003776 if (NumElems == 4 && NumZero > 0) {
3777 for (unsigned i = 0; i < 4; ++i) {
3778 bool isZero = !(NonZeros & (1 << i));
3779 if (isZero)
Dale Johannesenace16102009-02-03 19:33:06 +00003780 V[i] = getZeroVector(VT, Subtarget->hasSSE2(), DAG, dl);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003781 else
Dale Johannesenace16102009-02-03 19:33:06 +00003782 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(i));
Evan Cheng0db9fe62006-04-25 20:13:52 +00003783 }
3784
3785 for (unsigned i = 0; i < 2; ++i) {
3786 switch ((NonZeros & (0x3 << i*2)) >> (i*2)) {
3787 default: break;
3788 case 0:
3789 V[i] = V[i*2]; // Must be a zero vector.
3790 break;
3791 case 1:
Nate Begeman9008ca62009-04-27 18:41:29 +00003792 V[i] = getMOVL(DAG, dl, VT, V[i*2+1], V[i*2]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003793 break;
3794 case 2:
Nate Begeman9008ca62009-04-27 18:41:29 +00003795 V[i] = getMOVL(DAG, dl, VT, V[i*2], V[i*2+1]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003796 break;
3797 case 3:
Nate Begeman9008ca62009-04-27 18:41:29 +00003798 V[i] = getUnpackl(DAG, dl, VT, V[i*2], V[i*2+1]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003799 break;
3800 }
3801 }
3802
Nate Begeman9008ca62009-04-27 18:41:29 +00003803 SmallVector<int, 8> MaskVec;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003804 bool Reverse = (NonZeros & 0x3) == 2;
3805 for (unsigned i = 0; i < 2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003806 MaskVec.push_back(Reverse ? 1-i : i);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003807 Reverse = ((NonZeros & (0x3 << 2)) >> 2) == 2;
3808 for (unsigned i = 0; i < 2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003809 MaskVec.push_back(Reverse ? 1-i+NumElems : i+NumElems);
3810 return DAG.getVectorShuffle(VT, dl, V[0], V[1], &MaskVec[0]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003811 }
3812
3813 if (Values.size() > 2) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003814 // If we have SSE 4.1, Expand into a number of inserts unless the number of
3815 // values to be inserted is equal to the number of elements, in which case
3816 // use the unpack code below in the hopes of matching the consecutive elts
Eric Christopherfd179292009-08-27 18:07:15 +00003817 // load merge pattern for shuffles.
Nate Begeman9008ca62009-04-27 18:41:29 +00003818 // FIXME: We could probably just check that here directly.
Eric Christopherfd179292009-08-27 18:07:15 +00003819 if (Values.size() < NumElems && VT.getSizeInBits() == 128 &&
Nate Begeman9008ca62009-04-27 18:41:29 +00003820 getSubtarget()->hasSSE41()) {
3821 V[0] = DAG.getUNDEF(VT);
3822 for (unsigned i = 0; i < NumElems; ++i)
3823 if (Op.getOperand(i).getOpcode() != ISD::UNDEF)
3824 V[0] = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, VT, V[0],
3825 Op.getOperand(i), DAG.getIntPtrConstant(i));
3826 return V[0];
3827 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00003828 // Expand into a number of unpckl*.
3829 // e.g. for v4f32
3830 // Step 1: unpcklps 0, 2 ==> X: <?, ?, 2, 0>
3831 // : unpcklps 1, 3 ==> Y: <?, ?, 3, 1>
3832 // Step 2: unpcklps X, Y ==> <3, 2, 1, 0>
Evan Cheng0db9fe62006-04-25 20:13:52 +00003833 for (unsigned i = 0; i < NumElems; ++i)
Dale Johannesenace16102009-02-03 19:33:06 +00003834 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(i));
Evan Cheng0db9fe62006-04-25 20:13:52 +00003835 NumElems >>= 1;
3836 while (NumElems != 0) {
3837 for (unsigned i = 0; i < NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003838 V[i] = getUnpackl(DAG, dl, VT, V[i], V[i + NumElems]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003839 NumElems >>= 1;
3840 }
3841 return V[0];
3842 }
3843
Dan Gohman475871a2008-07-27 21:46:04 +00003844 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00003845}
3846
Mon P Wangeb38ebf2010-01-24 00:05:03 +00003847SDValue
3848X86TargetLowering::LowerCONCAT_VECTORS(SDValue Op, SelectionDAG &DAG) {
3849 // We support concatenate two MMX registers and place them in a MMX
3850 // register. This is better than doing a stack convert.
3851 DebugLoc dl = Op.getDebugLoc();
3852 EVT ResVT = Op.getValueType();
3853 assert(Op.getNumOperands() == 2);
3854 assert(ResVT == MVT::v2i64 || ResVT == MVT::v4i32 ||
3855 ResVT == MVT::v8i16 || ResVT == MVT::v16i8);
3856 int Mask[2];
3857 SDValue InVec = DAG.getNode(ISD::BIT_CONVERT,dl, MVT::v1i64, Op.getOperand(0));
3858 SDValue VecOp = DAG.getNode(X86ISD::MOVQ2DQ, dl, MVT::v2i64, InVec);
3859 InVec = Op.getOperand(1);
3860 if (InVec.getOpcode() == ISD::SCALAR_TO_VECTOR) {
3861 unsigned NumElts = ResVT.getVectorNumElements();
3862 VecOp = DAG.getNode(ISD::BIT_CONVERT, dl, ResVT, VecOp);
3863 VecOp = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, ResVT, VecOp,
3864 InVec.getOperand(0), DAG.getIntPtrConstant(NumElts/2+1));
3865 } else {
3866 InVec = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v1i64, InVec);
3867 SDValue VecOp2 = DAG.getNode(X86ISD::MOVQ2DQ, dl, MVT::v2i64, InVec);
3868 Mask[0] = 0; Mask[1] = 2;
3869 VecOp = DAG.getVectorShuffle(MVT::v2i64, dl, VecOp, VecOp2, Mask);
3870 }
3871 return DAG.getNode(ISD::BIT_CONVERT, dl, ResVT, VecOp);
3872}
3873
Nate Begemanb9a47b82009-02-23 08:49:38 +00003874// v8i16 shuffles - Prefer shuffles in the following order:
3875// 1. [all] pshuflw, pshufhw, optional move
3876// 2. [ssse3] 1 x pshufb
3877// 3. [ssse3] 2 x pshufb + 1 x por
3878// 4. [all] mov + pshuflw + pshufhw + N x (pextrw + pinsrw)
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003879static
Nate Begeman9008ca62009-04-27 18:41:29 +00003880SDValue LowerVECTOR_SHUFFLEv8i16(ShuffleVectorSDNode *SVOp,
3881 SelectionDAG &DAG, X86TargetLowering &TLI) {
3882 SDValue V1 = SVOp->getOperand(0);
3883 SDValue V2 = SVOp->getOperand(1);
3884 DebugLoc dl = SVOp->getDebugLoc();
Nate Begemanb9a47b82009-02-23 08:49:38 +00003885 SmallVector<int, 8> MaskVals;
Evan Cheng14b32e12007-12-11 01:46:18 +00003886
Nate Begemanb9a47b82009-02-23 08:49:38 +00003887 // Determine if more than 1 of the words in each of the low and high quadwords
3888 // of the result come from the same quadword of one of the two inputs. Undef
3889 // mask values count as coming from any quadword, for better codegen.
3890 SmallVector<unsigned, 4> LoQuad(4);
3891 SmallVector<unsigned, 4> HiQuad(4);
3892 BitVector InputQuads(4);
3893 for (unsigned i = 0; i < 8; ++i) {
3894 SmallVectorImpl<unsigned> &Quad = i < 4 ? LoQuad : HiQuad;
Nate Begeman9008ca62009-04-27 18:41:29 +00003895 int EltIdx = SVOp->getMaskElt(i);
Nate Begemanb9a47b82009-02-23 08:49:38 +00003896 MaskVals.push_back(EltIdx);
3897 if (EltIdx < 0) {
3898 ++Quad[0];
3899 ++Quad[1];
3900 ++Quad[2];
3901 ++Quad[3];
Evan Cheng14b32e12007-12-11 01:46:18 +00003902 continue;
Nate Begemanb9a47b82009-02-23 08:49:38 +00003903 }
3904 ++Quad[EltIdx / 4];
3905 InputQuads.set(EltIdx / 4);
Evan Cheng14b32e12007-12-11 01:46:18 +00003906 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00003907
Nate Begemanb9a47b82009-02-23 08:49:38 +00003908 int BestLoQuad = -1;
Evan Cheng14b32e12007-12-11 01:46:18 +00003909 unsigned MaxQuad = 1;
3910 for (unsigned i = 0; i < 4; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00003911 if (LoQuad[i] > MaxQuad) {
3912 BestLoQuad = i;
3913 MaxQuad = LoQuad[i];
Evan Cheng14b32e12007-12-11 01:46:18 +00003914 }
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003915 }
3916
Nate Begemanb9a47b82009-02-23 08:49:38 +00003917 int BestHiQuad = -1;
Evan Cheng14b32e12007-12-11 01:46:18 +00003918 MaxQuad = 1;
3919 for (unsigned i = 0; i < 4; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00003920 if (HiQuad[i] > MaxQuad) {
3921 BestHiQuad = i;
3922 MaxQuad = HiQuad[i];
Evan Cheng14b32e12007-12-11 01:46:18 +00003923 }
3924 }
3925
Nate Begemanb9a47b82009-02-23 08:49:38 +00003926 // For SSSE3, If all 8 words of the result come from only 1 quadword of each
Eric Christopherfd179292009-08-27 18:07:15 +00003927 // of the two input vectors, shuffle them into one input vector so only a
Nate Begemanb9a47b82009-02-23 08:49:38 +00003928 // single pshufb instruction is necessary. If There are more than 2 input
3929 // quads, disable the next transformation since it does not help SSSE3.
3930 bool V1Used = InputQuads[0] || InputQuads[1];
3931 bool V2Used = InputQuads[2] || InputQuads[3];
3932 if (TLI.getSubtarget()->hasSSSE3()) {
3933 if (InputQuads.count() == 2 && V1Used && V2Used) {
3934 BestLoQuad = InputQuads.find_first();
3935 BestHiQuad = InputQuads.find_next(BestLoQuad);
3936 }
3937 if (InputQuads.count() > 2) {
3938 BestLoQuad = -1;
3939 BestHiQuad = -1;
3940 }
3941 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00003942
Nate Begemanb9a47b82009-02-23 08:49:38 +00003943 // If BestLoQuad or BestHiQuad are set, shuffle the quads together and update
3944 // the shuffle mask. If a quad is scored as -1, that means that it contains
3945 // words from all 4 input quadwords.
3946 SDValue NewV;
3947 if (BestLoQuad >= 0 || BestHiQuad >= 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003948 SmallVector<int, 8> MaskV;
3949 MaskV.push_back(BestLoQuad < 0 ? 0 : BestLoQuad);
3950 MaskV.push_back(BestHiQuad < 0 ? 1 : BestHiQuad);
Eric Christopherfd179292009-08-27 18:07:15 +00003951 NewV = DAG.getVectorShuffle(MVT::v2i64, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003952 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64, V1),
3953 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64, V2), &MaskV[0]);
3954 NewV = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, NewV);
Evan Cheng14b32e12007-12-11 01:46:18 +00003955
Nate Begemanb9a47b82009-02-23 08:49:38 +00003956 // Rewrite the MaskVals and assign NewV to V1 if NewV now contains all the
3957 // source words for the shuffle, to aid later transformations.
3958 bool AllWordsInNewV = true;
Mon P Wang37b9a192009-03-11 06:35:11 +00003959 bool InOrder[2] = { true, true };
Evan Cheng14b32e12007-12-11 01:46:18 +00003960 for (unsigned i = 0; i != 8; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00003961 int idx = MaskVals[i];
Mon P Wang37b9a192009-03-11 06:35:11 +00003962 if (idx != (int)i)
3963 InOrder[i/4] = false;
Nate Begemanb9a47b82009-02-23 08:49:38 +00003964 if (idx < 0 || (idx/4) == BestLoQuad || (idx/4) == BestHiQuad)
Evan Cheng14b32e12007-12-11 01:46:18 +00003965 continue;
Nate Begemanb9a47b82009-02-23 08:49:38 +00003966 AllWordsInNewV = false;
3967 break;
Evan Cheng14b32e12007-12-11 01:46:18 +00003968 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00003969
Nate Begemanb9a47b82009-02-23 08:49:38 +00003970 bool pshuflw = AllWordsInNewV, pshufhw = AllWordsInNewV;
3971 if (AllWordsInNewV) {
3972 for (int i = 0; i != 8; ++i) {
3973 int idx = MaskVals[i];
3974 if (idx < 0)
Evan Cheng14b32e12007-12-11 01:46:18 +00003975 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00003976 idx = MaskVals[i] = (idx / 4) == BestLoQuad ? (idx & 3) : (idx & 3) + 4;
Nate Begemanb9a47b82009-02-23 08:49:38 +00003977 if ((idx != i) && idx < 4)
3978 pshufhw = false;
3979 if ((idx != i) && idx > 3)
3980 pshuflw = false;
Evan Cheng14b32e12007-12-11 01:46:18 +00003981 }
Nate Begemanb9a47b82009-02-23 08:49:38 +00003982 V1 = NewV;
3983 V2Used = false;
3984 BestLoQuad = 0;
3985 BestHiQuad = 1;
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003986 }
Evan Cheng14b32e12007-12-11 01:46:18 +00003987
Nate Begemanb9a47b82009-02-23 08:49:38 +00003988 // If we've eliminated the use of V2, and the new mask is a pshuflw or
3989 // pshufhw, that's as cheap as it gets. Return the new shuffle.
Mon P Wang37b9a192009-03-11 06:35:11 +00003990 if ((pshufhw && InOrder[0]) || (pshuflw && InOrder[1])) {
Eric Christopherfd179292009-08-27 18:07:15 +00003991 return DAG.getVectorShuffle(MVT::v8i16, dl, NewV,
Owen Anderson825b72b2009-08-11 20:47:22 +00003992 DAG.getUNDEF(MVT::v8i16), &MaskVals[0]);
Evan Cheng14b32e12007-12-11 01:46:18 +00003993 }
Evan Cheng14b32e12007-12-11 01:46:18 +00003994 }
Eric Christopherfd179292009-08-27 18:07:15 +00003995
Nate Begemanb9a47b82009-02-23 08:49:38 +00003996 // If we have SSSE3, and all words of the result are from 1 input vector,
3997 // case 2 is generated, otherwise case 3 is generated. If no SSSE3
3998 // is present, fall back to case 4.
3999 if (TLI.getSubtarget()->hasSSSE3()) {
4000 SmallVector<SDValue,16> pshufbMask;
Eric Christopherfd179292009-08-27 18:07:15 +00004001
Nate Begemanb9a47b82009-02-23 08:49:38 +00004002 // If we have elements from both input vectors, set the high bit of the
Eric Christopherfd179292009-08-27 18:07:15 +00004003 // shuffle mask element to zero out elements that come from V2 in the V1
Nate Begemanb9a47b82009-02-23 08:49:38 +00004004 // mask, and elements that come from V1 in the V2 mask, so that the two
4005 // results can be OR'd together.
4006 bool TwoInputs = V1Used && V2Used;
4007 for (unsigned i = 0; i != 8; ++i) {
4008 int EltIdx = MaskVals[i] * 2;
4009 if (TwoInputs && (EltIdx >= 16)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004010 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
4011 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004012 continue;
4013 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004014 pshufbMask.push_back(DAG.getConstant(EltIdx, MVT::i8));
4015 pshufbMask.push_back(DAG.getConstant(EltIdx+1, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004016 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004017 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, V1);
Eric Christopherfd179292009-08-27 18:07:15 +00004018 V1 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V1,
Evan Chenga87008d2009-02-25 22:49:59 +00004019 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004020 MVT::v16i8, &pshufbMask[0], 16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004021 if (!TwoInputs)
Owen Anderson825b72b2009-08-11 20:47:22 +00004022 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, V1);
Eric Christopherfd179292009-08-27 18:07:15 +00004023
Nate Begemanb9a47b82009-02-23 08:49:38 +00004024 // Calculate the shuffle mask for the second input, shuffle it, and
4025 // OR it with the first shuffled input.
4026 pshufbMask.clear();
4027 for (unsigned i = 0; i != 8; ++i) {
4028 int EltIdx = MaskVals[i] * 2;
4029 if (EltIdx < 16) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004030 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
4031 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004032 continue;
4033 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004034 pshufbMask.push_back(DAG.getConstant(EltIdx - 16, MVT::i8));
4035 pshufbMask.push_back(DAG.getConstant(EltIdx - 15, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004036 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004037 V2 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, V2);
Eric Christopherfd179292009-08-27 18:07:15 +00004038 V2 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V2,
Evan Chenga87008d2009-02-25 22:49:59 +00004039 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004040 MVT::v16i8, &pshufbMask[0], 16));
4041 V1 = DAG.getNode(ISD::OR, dl, MVT::v16i8, V1, V2);
4042 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, V1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004043 }
4044
4045 // If BestLoQuad >= 0, generate a pshuflw to put the low elements in order,
4046 // and update MaskVals with new element order.
4047 BitVector InOrder(8);
4048 if (BestLoQuad >= 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004049 SmallVector<int, 8> MaskV;
Nate Begemanb9a47b82009-02-23 08:49:38 +00004050 for (int i = 0; i != 4; ++i) {
4051 int idx = MaskVals[i];
4052 if (idx < 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004053 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004054 InOrder.set(i);
4055 } else if ((idx / 4) == BestLoQuad) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004056 MaskV.push_back(idx & 3);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004057 InOrder.set(i);
4058 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00004059 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004060 }
4061 }
4062 for (unsigned i = 4; i != 8; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004063 MaskV.push_back(i);
Owen Anderson825b72b2009-08-11 20:47:22 +00004064 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV, DAG.getUNDEF(MVT::v8i16),
Nate Begeman9008ca62009-04-27 18:41:29 +00004065 &MaskV[0]);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004066 }
Eric Christopherfd179292009-08-27 18:07:15 +00004067
Nate Begemanb9a47b82009-02-23 08:49:38 +00004068 // If BestHi >= 0, generate a pshufhw to put the high elements in order,
4069 // and update MaskVals with the new element order.
4070 if (BestHiQuad >= 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004071 SmallVector<int, 8> MaskV;
Nate Begemanb9a47b82009-02-23 08:49:38 +00004072 for (unsigned i = 0; i != 4; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004073 MaskV.push_back(i);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004074 for (unsigned i = 4; i != 8; ++i) {
4075 int idx = MaskVals[i];
4076 if (idx < 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004077 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004078 InOrder.set(i);
4079 } else if ((idx / 4) == BestHiQuad) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004080 MaskV.push_back((idx & 3) + 4);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004081 InOrder.set(i);
4082 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00004083 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004084 }
4085 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004086 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV, DAG.getUNDEF(MVT::v8i16),
Nate Begeman9008ca62009-04-27 18:41:29 +00004087 &MaskV[0]);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004088 }
Eric Christopherfd179292009-08-27 18:07:15 +00004089
Nate Begemanb9a47b82009-02-23 08:49:38 +00004090 // In case BestHi & BestLo were both -1, which means each quadword has a word
4091 // from each of the four input quadwords, calculate the InOrder bitvector now
4092 // before falling through to the insert/extract cleanup.
4093 if (BestLoQuad == -1 && BestHiQuad == -1) {
4094 NewV = V1;
4095 for (int i = 0; i != 8; ++i)
4096 if (MaskVals[i] < 0 || MaskVals[i] == i)
4097 InOrder.set(i);
4098 }
Eric Christopherfd179292009-08-27 18:07:15 +00004099
Nate Begemanb9a47b82009-02-23 08:49:38 +00004100 // The other elements are put in the right place using pextrw and pinsrw.
4101 for (unsigned i = 0; i != 8; ++i) {
4102 if (InOrder[i])
4103 continue;
4104 int EltIdx = MaskVals[i];
4105 if (EltIdx < 0)
4106 continue;
4107 SDValue ExtOp = (EltIdx < 8)
Owen Anderson825b72b2009-08-11 20:47:22 +00004108 ? DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, V1,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004109 DAG.getIntPtrConstant(EltIdx))
Owen Anderson825b72b2009-08-11 20:47:22 +00004110 : DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, V2,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004111 DAG.getIntPtrConstant(EltIdx - 8));
Owen Anderson825b72b2009-08-11 20:47:22 +00004112 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, ExtOp,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004113 DAG.getIntPtrConstant(i));
4114 }
4115 return NewV;
4116}
4117
4118// v16i8 shuffles - Prefer shuffles in the following order:
4119// 1. [ssse3] 1 x pshufb
4120// 2. [ssse3] 2 x pshufb + 1 x por
4121// 3. [all] v8i16 shuffle + N x pextrw + rotate + pinsrw
4122static
Nate Begeman9008ca62009-04-27 18:41:29 +00004123SDValue LowerVECTOR_SHUFFLEv16i8(ShuffleVectorSDNode *SVOp,
4124 SelectionDAG &DAG, X86TargetLowering &TLI) {
4125 SDValue V1 = SVOp->getOperand(0);
4126 SDValue V2 = SVOp->getOperand(1);
4127 DebugLoc dl = SVOp->getDebugLoc();
Nate Begemanb9a47b82009-02-23 08:49:38 +00004128 SmallVector<int, 16> MaskVals;
Nate Begeman9008ca62009-04-27 18:41:29 +00004129 SVOp->getMask(MaskVals);
Eric Christopherfd179292009-08-27 18:07:15 +00004130
Nate Begemanb9a47b82009-02-23 08:49:38 +00004131 // If we have SSSE3, case 1 is generated when all result bytes come from
Eric Christopherfd179292009-08-27 18:07:15 +00004132 // one of the inputs. Otherwise, case 2 is generated. If no SSSE3 is
Nate Begemanb9a47b82009-02-23 08:49:38 +00004133 // present, fall back to case 3.
4134 // FIXME: kill V2Only once shuffles are canonizalized by getNode.
4135 bool V1Only = true;
4136 bool V2Only = true;
4137 for (unsigned i = 0; i < 16; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004138 int EltIdx = MaskVals[i];
Nate Begemanb9a47b82009-02-23 08:49:38 +00004139 if (EltIdx < 0)
4140 continue;
4141 if (EltIdx < 16)
4142 V2Only = false;
4143 else
4144 V1Only = false;
4145 }
Eric Christopherfd179292009-08-27 18:07:15 +00004146
Nate Begemanb9a47b82009-02-23 08:49:38 +00004147 // If SSSE3, use 1 pshufb instruction per vector with elements in the result.
4148 if (TLI.getSubtarget()->hasSSSE3()) {
4149 SmallVector<SDValue,16> pshufbMask;
Eric Christopherfd179292009-08-27 18:07:15 +00004150
Nate Begemanb9a47b82009-02-23 08:49:38 +00004151 // If all result elements are from one input vector, then only translate
Eric Christopherfd179292009-08-27 18:07:15 +00004152 // undef mask values to 0x80 (zero out result) in the pshufb mask.
Nate Begemanb9a47b82009-02-23 08:49:38 +00004153 //
4154 // Otherwise, we have elements from both input vectors, and must zero out
4155 // elements that come from V2 in the first mask, and V1 in the second mask
4156 // so that we can OR them together.
4157 bool TwoInputs = !(V1Only || V2Only);
4158 for (unsigned i = 0; i != 16; ++i) {
4159 int EltIdx = MaskVals[i];
4160 if (EltIdx < 0 || (TwoInputs && EltIdx >= 16)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004161 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004162 continue;
4163 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004164 pshufbMask.push_back(DAG.getConstant(EltIdx, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004165 }
4166 // If all the elements are from V2, assign it to V1 and return after
4167 // building the first pshufb.
4168 if (V2Only)
4169 V1 = V2;
Owen Anderson825b72b2009-08-11 20:47:22 +00004170 V1 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V1,
Evan Chenga87008d2009-02-25 22:49:59 +00004171 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004172 MVT::v16i8, &pshufbMask[0], 16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004173 if (!TwoInputs)
4174 return V1;
Eric Christopherfd179292009-08-27 18:07:15 +00004175
Nate Begemanb9a47b82009-02-23 08:49:38 +00004176 // Calculate the shuffle mask for the second input, shuffle it, and
4177 // OR it with the first shuffled input.
4178 pshufbMask.clear();
4179 for (unsigned i = 0; i != 16; ++i) {
4180 int EltIdx = MaskVals[i];
4181 if (EltIdx < 16) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004182 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004183 continue;
4184 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004185 pshufbMask.push_back(DAG.getConstant(EltIdx - 16, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004186 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004187 V2 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V2,
Evan Chenga87008d2009-02-25 22:49:59 +00004188 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004189 MVT::v16i8, &pshufbMask[0], 16));
4190 return DAG.getNode(ISD::OR, dl, MVT::v16i8, V1, V2);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004191 }
Eric Christopherfd179292009-08-27 18:07:15 +00004192
Nate Begemanb9a47b82009-02-23 08:49:38 +00004193 // No SSSE3 - Calculate in place words and then fix all out of place words
4194 // With 0-16 extracts & inserts. Worst case is 16 bytes out of order from
4195 // the 16 different words that comprise the two doublequadword input vectors.
Owen Anderson825b72b2009-08-11 20:47:22 +00004196 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, V1);
4197 V2 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, V2);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004198 SDValue NewV = V2Only ? V2 : V1;
4199 for (int i = 0; i != 8; ++i) {
4200 int Elt0 = MaskVals[i*2];
4201 int Elt1 = MaskVals[i*2+1];
Eric Christopherfd179292009-08-27 18:07:15 +00004202
Nate Begemanb9a47b82009-02-23 08:49:38 +00004203 // This word of the result is all undef, skip it.
4204 if (Elt0 < 0 && Elt1 < 0)
4205 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00004206
Nate Begemanb9a47b82009-02-23 08:49:38 +00004207 // This word of the result is already in the correct place, skip it.
4208 if (V1Only && (Elt0 == i*2) && (Elt1 == i*2+1))
4209 continue;
4210 if (V2Only && (Elt0 == i*2+16) && (Elt1 == i*2+17))
4211 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00004212
Nate Begemanb9a47b82009-02-23 08:49:38 +00004213 SDValue Elt0Src = Elt0 < 16 ? V1 : V2;
4214 SDValue Elt1Src = Elt1 < 16 ? V1 : V2;
4215 SDValue InsElt;
Mon P Wang6b3ef692009-03-11 18:47:57 +00004216
4217 // If Elt0 and Elt1 are defined, are consecutive, and can be load
4218 // using a single extract together, load it and store it.
4219 if ((Elt0 >= 0) && ((Elt0 + 1) == Elt1) && ((Elt0 & 1) == 0)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004220 InsElt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, Elt1Src,
Mon P Wang6b3ef692009-03-11 18:47:57 +00004221 DAG.getIntPtrConstant(Elt1 / 2));
Owen Anderson825b72b2009-08-11 20:47:22 +00004222 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, InsElt,
Mon P Wang6b3ef692009-03-11 18:47:57 +00004223 DAG.getIntPtrConstant(i));
4224 continue;
4225 }
4226
Nate Begemanb9a47b82009-02-23 08:49:38 +00004227 // If Elt1 is defined, extract it from the appropriate source. If the
Mon P Wang6b3ef692009-03-11 18:47:57 +00004228 // source byte is not also odd, shift the extracted word left 8 bits
4229 // otherwise clear the bottom 8 bits if we need to do an or.
Nate Begemanb9a47b82009-02-23 08:49:38 +00004230 if (Elt1 >= 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004231 InsElt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, Elt1Src,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004232 DAG.getIntPtrConstant(Elt1 / 2));
4233 if ((Elt1 & 1) == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00004234 InsElt = DAG.getNode(ISD::SHL, dl, MVT::i16, InsElt,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004235 DAG.getConstant(8, TLI.getShiftAmountTy()));
Mon P Wang6b3ef692009-03-11 18:47:57 +00004236 else if (Elt0 >= 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00004237 InsElt = DAG.getNode(ISD::AND, dl, MVT::i16, InsElt,
4238 DAG.getConstant(0xFF00, MVT::i16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004239 }
4240 // If Elt0 is defined, extract it from the appropriate source. If the
4241 // source byte is not also even, shift the extracted word right 8 bits. If
4242 // Elt1 was also defined, OR the extracted values together before
4243 // inserting them in the result.
4244 if (Elt0 >= 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004245 SDValue InsElt0 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004246 Elt0Src, DAG.getIntPtrConstant(Elt0 / 2));
4247 if ((Elt0 & 1) != 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00004248 InsElt0 = DAG.getNode(ISD::SRL, dl, MVT::i16, InsElt0,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004249 DAG.getConstant(8, TLI.getShiftAmountTy()));
Mon P Wang6b3ef692009-03-11 18:47:57 +00004250 else if (Elt1 >= 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00004251 InsElt0 = DAG.getNode(ISD::AND, dl, MVT::i16, InsElt0,
4252 DAG.getConstant(0x00FF, MVT::i16));
4253 InsElt = Elt1 >= 0 ? DAG.getNode(ISD::OR, dl, MVT::i16, InsElt, InsElt0)
Nate Begemanb9a47b82009-02-23 08:49:38 +00004254 : InsElt0;
4255 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004256 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, InsElt,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004257 DAG.getIntPtrConstant(i));
4258 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004259 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, NewV);
Evan Cheng14b32e12007-12-11 01:46:18 +00004260}
4261
Evan Cheng7a831ce2007-12-15 03:00:47 +00004262/// RewriteAsNarrowerShuffle - Try rewriting v8i16 and v16i8 shuffles as 4 wide
4263/// ones, or rewriting v4i32 / v2f32 as 2 wide ones if possible. This can be
4264/// done when every pair / quad of shuffle mask elements point to elements in
4265/// the right sequence. e.g.
Evan Cheng14b32e12007-12-11 01:46:18 +00004266/// vector_shuffle <>, <>, < 3, 4, | 10, 11, | 0, 1, | 14, 15>
4267static
Nate Begeman9008ca62009-04-27 18:41:29 +00004268SDValue RewriteAsNarrowerShuffle(ShuffleVectorSDNode *SVOp,
4269 SelectionDAG &DAG,
4270 TargetLowering &TLI, DebugLoc dl) {
Owen Andersone50ed302009-08-10 22:56:29 +00004271 EVT VT = SVOp->getValueType(0);
Nate Begeman9008ca62009-04-27 18:41:29 +00004272 SDValue V1 = SVOp->getOperand(0);
4273 SDValue V2 = SVOp->getOperand(1);
4274 unsigned NumElems = VT.getVectorNumElements();
Evan Cheng7a831ce2007-12-15 03:00:47 +00004275 unsigned NewWidth = (NumElems == 4) ? 2 : 4;
Owen Anderson825b72b2009-08-11 20:47:22 +00004276 EVT MaskVT = MVT::getIntVectorWithNumElements(NewWidth);
Owen Andersone50ed302009-08-10 22:56:29 +00004277 EVT MaskEltVT = MaskVT.getVectorElementType();
4278 EVT NewVT = MaskVT;
Owen Anderson825b72b2009-08-11 20:47:22 +00004279 switch (VT.getSimpleVT().SimpleTy) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00004280 default: assert(false && "Unexpected!");
Owen Anderson825b72b2009-08-11 20:47:22 +00004281 case MVT::v4f32: NewVT = MVT::v2f64; break;
4282 case MVT::v4i32: NewVT = MVT::v2i64; break;
4283 case MVT::v8i16: NewVT = MVT::v4i32; break;
4284 case MVT::v16i8: NewVT = MVT::v4i32; break;
Evan Cheng7a831ce2007-12-15 03:00:47 +00004285 }
4286
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00004287 if (NewWidth == 2) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00004288 if (VT.isInteger())
Owen Anderson825b72b2009-08-11 20:47:22 +00004289 NewVT = MVT::v2i64;
Evan Cheng7a831ce2007-12-15 03:00:47 +00004290 else
Owen Anderson825b72b2009-08-11 20:47:22 +00004291 NewVT = MVT::v2f64;
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00004292 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004293 int Scale = NumElems / NewWidth;
4294 SmallVector<int, 8> MaskVec;
Evan Cheng14b32e12007-12-11 01:46:18 +00004295 for (unsigned i = 0; i < NumElems; i += Scale) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004296 int StartIdx = -1;
4297 for (int j = 0; j < Scale; ++j) {
4298 int EltIdx = SVOp->getMaskElt(i+j);
4299 if (EltIdx < 0)
Evan Cheng14b32e12007-12-11 01:46:18 +00004300 continue;
Nate Begeman9008ca62009-04-27 18:41:29 +00004301 if (StartIdx == -1)
Evan Cheng14b32e12007-12-11 01:46:18 +00004302 StartIdx = EltIdx - (EltIdx % Scale);
4303 if (EltIdx != StartIdx + j)
Dan Gohman475871a2008-07-27 21:46:04 +00004304 return SDValue();
Evan Cheng14b32e12007-12-11 01:46:18 +00004305 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004306 if (StartIdx == -1)
4307 MaskVec.push_back(-1);
Evan Cheng14b32e12007-12-11 01:46:18 +00004308 else
Nate Begeman9008ca62009-04-27 18:41:29 +00004309 MaskVec.push_back(StartIdx / Scale);
Evan Cheng8a86c3f2007-12-07 08:07:39 +00004310 }
4311
Dale Johannesenace16102009-02-03 19:33:06 +00004312 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, NewVT, V1);
4313 V2 = DAG.getNode(ISD::BIT_CONVERT, dl, NewVT, V2);
Nate Begeman9008ca62009-04-27 18:41:29 +00004314 return DAG.getVectorShuffle(NewVT, dl, V1, V2, &MaskVec[0]);
Evan Cheng8a86c3f2007-12-07 08:07:39 +00004315}
4316
Evan Chengd880b972008-05-09 21:53:03 +00004317/// getVZextMovL - Return a zero-extending vector move low node.
Evan Cheng7e2ff772008-05-08 00:57:18 +00004318///
Owen Andersone50ed302009-08-10 22:56:29 +00004319static SDValue getVZextMovL(EVT VT, EVT OpVT,
Nate Begeman9008ca62009-04-27 18:41:29 +00004320 SDValue SrcOp, SelectionDAG &DAG,
4321 const X86Subtarget *Subtarget, DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004322 if (VT == MVT::v2f64 || VT == MVT::v4f32) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00004323 LoadSDNode *LD = NULL;
Gabor Greifba36cb52008-08-28 21:40:38 +00004324 if (!isScalarLoadToVector(SrcOp.getNode(), &LD))
Evan Cheng7e2ff772008-05-08 00:57:18 +00004325 LD = dyn_cast<LoadSDNode>(SrcOp);
4326 if (!LD) {
4327 // movssrr and movsdrr do not clear top bits. Try to use movd, movq
4328 // instead.
Owen Anderson766b5ef2009-08-11 21:59:30 +00004329 MVT ExtVT = (OpVT == MVT::v2f64) ? MVT::i64 : MVT::i32;
4330 if ((ExtVT.SimpleTy != MVT::i64 || Subtarget->is64Bit()) &&
Evan Cheng7e2ff772008-05-08 00:57:18 +00004331 SrcOp.getOpcode() == ISD::SCALAR_TO_VECTOR &&
4332 SrcOp.getOperand(0).getOpcode() == ISD::BIT_CONVERT &&
Owen Anderson766b5ef2009-08-11 21:59:30 +00004333 SrcOp.getOperand(0).getOperand(0).getValueType() == ExtVT) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00004334 // PR2108
Owen Anderson825b72b2009-08-11 20:47:22 +00004335 OpVT = (OpVT == MVT::v2f64) ? MVT::v2i64 : MVT::v4i32;
Dale Johannesenace16102009-02-03 19:33:06 +00004336 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
4337 DAG.getNode(X86ISD::VZEXT_MOVL, dl, OpVT,
4338 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
4339 OpVT,
Gabor Greif327ef032008-08-28 23:19:51 +00004340 SrcOp.getOperand(0)
4341 .getOperand(0))));
Evan Cheng7e2ff772008-05-08 00:57:18 +00004342 }
4343 }
4344 }
4345
Dale Johannesenace16102009-02-03 19:33:06 +00004346 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
4347 DAG.getNode(X86ISD::VZEXT_MOVL, dl, OpVT,
Scott Michelfdc40a02009-02-17 22:15:04 +00004348 DAG.getNode(ISD::BIT_CONVERT, dl,
Dale Johannesenace16102009-02-03 19:33:06 +00004349 OpVT, SrcOp)));
Evan Cheng7e2ff772008-05-08 00:57:18 +00004350}
4351
Evan Chengace3c172008-07-22 21:13:36 +00004352/// LowerVECTOR_SHUFFLE_4wide - Handle all 4 wide cases with a number of
4353/// shuffles.
Dan Gohman475871a2008-07-27 21:46:04 +00004354static SDValue
Nate Begeman9008ca62009-04-27 18:41:29 +00004355LowerVECTOR_SHUFFLE_4wide(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG) {
4356 SDValue V1 = SVOp->getOperand(0);
4357 SDValue V2 = SVOp->getOperand(1);
4358 DebugLoc dl = SVOp->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00004359 EVT VT = SVOp->getValueType(0);
Eric Christopherfd179292009-08-27 18:07:15 +00004360
Evan Chengace3c172008-07-22 21:13:36 +00004361 SmallVector<std::pair<int, int>, 8> Locs;
Rafael Espindola833a9902008-08-28 18:32:53 +00004362 Locs.resize(4);
Nate Begeman9008ca62009-04-27 18:41:29 +00004363 SmallVector<int, 8> Mask1(4U, -1);
4364 SmallVector<int, 8> PermMask;
4365 SVOp->getMask(PermMask);
4366
Evan Chengace3c172008-07-22 21:13:36 +00004367 unsigned NumHi = 0;
4368 unsigned NumLo = 0;
Evan Chengace3c172008-07-22 21:13:36 +00004369 for (unsigned i = 0; i != 4; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004370 int Idx = PermMask[i];
4371 if (Idx < 0) {
Evan Chengace3c172008-07-22 21:13:36 +00004372 Locs[i] = std::make_pair(-1, -1);
4373 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00004374 assert(Idx < 8 && "Invalid VECTOR_SHUFFLE index!");
4375 if (Idx < 4) {
Evan Chengace3c172008-07-22 21:13:36 +00004376 Locs[i] = std::make_pair(0, NumLo);
Nate Begeman9008ca62009-04-27 18:41:29 +00004377 Mask1[NumLo] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00004378 NumLo++;
4379 } else {
4380 Locs[i] = std::make_pair(1, NumHi);
4381 if (2+NumHi < 4)
Nate Begeman9008ca62009-04-27 18:41:29 +00004382 Mask1[2+NumHi] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00004383 NumHi++;
4384 }
4385 }
4386 }
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004387
Evan Chengace3c172008-07-22 21:13:36 +00004388 if (NumLo <= 2 && NumHi <= 2) {
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004389 // If no more than two elements come from either vector. This can be
4390 // implemented with two shuffles. First shuffle gather the elements.
4391 // The second shuffle, which takes the first shuffle as both of its
4392 // vector operands, put the elements into the right order.
Nate Begeman9008ca62009-04-27 18:41:29 +00004393 V1 = DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004394
Nate Begeman9008ca62009-04-27 18:41:29 +00004395 SmallVector<int, 8> Mask2(4U, -1);
Eric Christopherfd179292009-08-27 18:07:15 +00004396
Evan Chengace3c172008-07-22 21:13:36 +00004397 for (unsigned i = 0; i != 4; ++i) {
4398 if (Locs[i].first == -1)
4399 continue;
4400 else {
4401 unsigned Idx = (i < 2) ? 0 : 4;
4402 Idx += Locs[i].first * 2 + Locs[i].second;
Nate Begeman9008ca62009-04-27 18:41:29 +00004403 Mask2[i] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00004404 }
4405 }
4406
Nate Begeman9008ca62009-04-27 18:41:29 +00004407 return DAG.getVectorShuffle(VT, dl, V1, V1, &Mask2[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004408 } else if (NumLo == 3 || NumHi == 3) {
4409 // Otherwise, we must have three elements from one vector, call it X, and
4410 // one element from the other, call it Y. First, use a shufps to build an
4411 // intermediate vector with the one element from Y and the element from X
4412 // that will be in the same half in the final destination (the indexes don't
4413 // matter). Then, use a shufps to build the final vector, taking the half
4414 // containing the element from Y from the intermediate, and the other half
4415 // from X.
4416 if (NumHi == 3) {
4417 // Normalize it so the 3 elements come from V1.
Nate Begeman9008ca62009-04-27 18:41:29 +00004418 CommuteVectorShuffleMask(PermMask, VT);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004419 std::swap(V1, V2);
4420 }
4421
4422 // Find the element from V2.
4423 unsigned HiIndex;
4424 for (HiIndex = 0; HiIndex < 3; ++HiIndex) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004425 int Val = PermMask[HiIndex];
4426 if (Val < 0)
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004427 continue;
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004428 if (Val >= 4)
4429 break;
4430 }
4431
Nate Begeman9008ca62009-04-27 18:41:29 +00004432 Mask1[0] = PermMask[HiIndex];
4433 Mask1[1] = -1;
4434 Mask1[2] = PermMask[HiIndex^1];
4435 Mask1[3] = -1;
4436 V2 = DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004437
4438 if (HiIndex >= 2) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004439 Mask1[0] = PermMask[0];
4440 Mask1[1] = PermMask[1];
4441 Mask1[2] = HiIndex & 1 ? 6 : 4;
4442 Mask1[3] = HiIndex & 1 ? 4 : 6;
4443 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004444 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00004445 Mask1[0] = HiIndex & 1 ? 2 : 0;
4446 Mask1[1] = HiIndex & 1 ? 0 : 2;
4447 Mask1[2] = PermMask[2];
4448 Mask1[3] = PermMask[3];
4449 if (Mask1[2] >= 0)
4450 Mask1[2] += 4;
4451 if (Mask1[3] >= 0)
4452 Mask1[3] += 4;
4453 return DAG.getVectorShuffle(VT, dl, V2, V1, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004454 }
Evan Chengace3c172008-07-22 21:13:36 +00004455 }
4456
4457 // Break it into (shuffle shuffle_hi, shuffle_lo).
4458 Locs.clear();
Nate Begeman9008ca62009-04-27 18:41:29 +00004459 SmallVector<int,8> LoMask(4U, -1);
4460 SmallVector<int,8> HiMask(4U, -1);
4461
4462 SmallVector<int,8> *MaskPtr = &LoMask;
Evan Chengace3c172008-07-22 21:13:36 +00004463 unsigned MaskIdx = 0;
4464 unsigned LoIdx = 0;
4465 unsigned HiIdx = 2;
4466 for (unsigned i = 0; i != 4; ++i) {
4467 if (i == 2) {
4468 MaskPtr = &HiMask;
4469 MaskIdx = 1;
4470 LoIdx = 0;
4471 HiIdx = 2;
4472 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004473 int Idx = PermMask[i];
4474 if (Idx < 0) {
Evan Chengace3c172008-07-22 21:13:36 +00004475 Locs[i] = std::make_pair(-1, -1);
Nate Begeman9008ca62009-04-27 18:41:29 +00004476 } else if (Idx < 4) {
Evan Chengace3c172008-07-22 21:13:36 +00004477 Locs[i] = std::make_pair(MaskIdx, LoIdx);
Nate Begeman9008ca62009-04-27 18:41:29 +00004478 (*MaskPtr)[LoIdx] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00004479 LoIdx++;
4480 } else {
4481 Locs[i] = std::make_pair(MaskIdx, HiIdx);
Nate Begeman9008ca62009-04-27 18:41:29 +00004482 (*MaskPtr)[HiIdx] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00004483 HiIdx++;
4484 }
4485 }
4486
Nate Begeman9008ca62009-04-27 18:41:29 +00004487 SDValue LoShuffle = DAG.getVectorShuffle(VT, dl, V1, V2, &LoMask[0]);
4488 SDValue HiShuffle = DAG.getVectorShuffle(VT, dl, V1, V2, &HiMask[0]);
4489 SmallVector<int, 8> MaskOps;
Evan Chengace3c172008-07-22 21:13:36 +00004490 for (unsigned i = 0; i != 4; ++i) {
4491 if (Locs[i].first == -1) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004492 MaskOps.push_back(-1);
Evan Chengace3c172008-07-22 21:13:36 +00004493 } else {
4494 unsigned Idx = Locs[i].first * 4 + Locs[i].second;
Nate Begeman9008ca62009-04-27 18:41:29 +00004495 MaskOps.push_back(Idx);
Evan Chengace3c172008-07-22 21:13:36 +00004496 }
4497 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004498 return DAG.getVectorShuffle(VT, dl, LoShuffle, HiShuffle, &MaskOps[0]);
Evan Chengace3c172008-07-22 21:13:36 +00004499}
4500
Dan Gohman475871a2008-07-27 21:46:04 +00004501SDValue
4502X86TargetLowering::LowerVECTOR_SHUFFLE(SDValue Op, SelectionDAG &DAG) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004503 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
Dan Gohman475871a2008-07-27 21:46:04 +00004504 SDValue V1 = Op.getOperand(0);
4505 SDValue V2 = Op.getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +00004506 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004507 DebugLoc dl = Op.getDebugLoc();
Nate Begeman9008ca62009-04-27 18:41:29 +00004508 unsigned NumElems = VT.getVectorNumElements();
Duncan Sands83ec4b62008-06-06 12:08:01 +00004509 bool isMMX = VT.getSizeInBits() == 64;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004510 bool V1IsUndef = V1.getOpcode() == ISD::UNDEF;
4511 bool V2IsUndef = V2.getOpcode() == ISD::UNDEF;
Evan Chengd9b8e402006-10-16 06:36:00 +00004512 bool V1IsSplat = false;
4513 bool V2IsSplat = false;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004514
Nate Begeman9008ca62009-04-27 18:41:29 +00004515 if (isZeroShuffle(SVOp))
Dale Johannesenace16102009-02-03 19:33:06 +00004516 return getZeroVector(VT, Subtarget->hasSSE2(), DAG, dl);
Evan Cheng213d2cf2007-05-17 18:45:50 +00004517
Nate Begeman9008ca62009-04-27 18:41:29 +00004518 // Promote splats to v4f32.
4519 if (SVOp->isSplat()) {
Eric Christopherfd179292009-08-27 18:07:15 +00004520 if (isMMX || NumElems < 4)
Nate Begeman9008ca62009-04-27 18:41:29 +00004521 return Op;
4522 return PromoteSplat(SVOp, DAG, Subtarget->hasSSE2());
Evan Cheng0db9fe62006-04-25 20:13:52 +00004523 }
4524
Evan Cheng7a831ce2007-12-15 03:00:47 +00004525 // If the shuffle can be profitably rewritten as a narrower shuffle, then
4526 // do it!
Owen Anderson825b72b2009-08-11 20:47:22 +00004527 if (VT == MVT::v8i16 || VT == MVT::v16i8) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004528 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, *this, dl);
Gabor Greifba36cb52008-08-28 21:40:38 +00004529 if (NewOp.getNode())
Scott Michelfdc40a02009-02-17 22:15:04 +00004530 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
Dale Johannesenace16102009-02-03 19:33:06 +00004531 LowerVECTOR_SHUFFLE(NewOp, DAG));
Owen Anderson825b72b2009-08-11 20:47:22 +00004532 } else if ((VT == MVT::v4i32 || (VT == MVT::v4f32 && Subtarget->hasSSE2()))) {
Evan Cheng7a831ce2007-12-15 03:00:47 +00004533 // FIXME: Figure out a cleaner way to do this.
4534 // Try to make use of movq to zero out the top part.
Gabor Greifba36cb52008-08-28 21:40:38 +00004535 if (ISD::isBuildVectorAllZeros(V2.getNode())) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004536 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, *this, dl);
Gabor Greifba36cb52008-08-28 21:40:38 +00004537 if (NewOp.getNode()) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004538 if (isCommutedMOVL(cast<ShuffleVectorSDNode>(NewOp), true, false))
4539 return getVZextMovL(VT, NewOp.getValueType(), NewOp.getOperand(0),
4540 DAG, Subtarget, dl);
Evan Cheng7a831ce2007-12-15 03:00:47 +00004541 }
Gabor Greifba36cb52008-08-28 21:40:38 +00004542 } else if (ISD::isBuildVectorAllZeros(V1.getNode())) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004543 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, *this, dl);
4544 if (NewOp.getNode() && X86::isMOVLMask(cast<ShuffleVectorSDNode>(NewOp)))
Evan Chengd880b972008-05-09 21:53:03 +00004545 return getVZextMovL(VT, NewOp.getValueType(), NewOp.getOperand(1),
Nate Begeman9008ca62009-04-27 18:41:29 +00004546 DAG, Subtarget, dl);
Evan Cheng7a831ce2007-12-15 03:00:47 +00004547 }
4548 }
Eric Christopherfd179292009-08-27 18:07:15 +00004549
Nate Begeman9008ca62009-04-27 18:41:29 +00004550 if (X86::isPSHUFDMask(SVOp))
4551 return Op;
Eric Christopherfd179292009-08-27 18:07:15 +00004552
Evan Chengf26ffe92008-05-29 08:22:04 +00004553 // Check if this can be converted into a logical shift.
4554 bool isLeft = false;
4555 unsigned ShAmt = 0;
Dan Gohman475871a2008-07-27 21:46:04 +00004556 SDValue ShVal;
Nate Begeman9008ca62009-04-27 18:41:29 +00004557 bool isShift = getSubtarget()->hasSSE2() &&
Evan Chengc3630942009-12-09 21:00:30 +00004558 isVectorShift(SVOp, DAG, isLeft, ShVal, ShAmt);
Evan Chengf26ffe92008-05-29 08:22:04 +00004559 if (isShift && ShVal.hasOneUse()) {
Scott Michelfdc40a02009-02-17 22:15:04 +00004560 // If the shifted value has multiple uses, it may be cheaper to use
Evan Chengf26ffe92008-05-29 08:22:04 +00004561 // v_set0 + movlhps or movhlps, etc.
Dan Gohman8a55ce42009-09-23 21:02:20 +00004562 EVT EltVT = VT.getVectorElementType();
4563 ShAmt *= EltVT.getSizeInBits();
Dale Johannesenace16102009-02-03 19:33:06 +00004564 return getVShift(isLeft, VT, ShVal, ShAmt, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00004565 }
Eric Christopherfd179292009-08-27 18:07:15 +00004566
Nate Begeman9008ca62009-04-27 18:41:29 +00004567 if (X86::isMOVLMask(SVOp)) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00004568 if (V1IsUndef)
4569 return V2;
Gabor Greifba36cb52008-08-28 21:40:38 +00004570 if (ISD::isBuildVectorAllZeros(V1.getNode()))
Dale Johannesenace16102009-02-03 19:33:06 +00004571 return getVZextMovL(VT, VT, V2, DAG, Subtarget, dl);
Nate Begemanfb8ead02008-07-25 19:05:58 +00004572 if (!isMMX)
4573 return Op;
Evan Cheng7e2ff772008-05-08 00:57:18 +00004574 }
Eric Christopherfd179292009-08-27 18:07:15 +00004575
Nate Begeman9008ca62009-04-27 18:41:29 +00004576 // FIXME: fold these into legal mask.
4577 if (!isMMX && (X86::isMOVSHDUPMask(SVOp) ||
4578 X86::isMOVSLDUPMask(SVOp) ||
4579 X86::isMOVHLPSMask(SVOp) ||
Nate Begeman0b10b912009-11-07 23:17:15 +00004580 X86::isMOVLHPSMask(SVOp) ||
Nate Begeman9008ca62009-04-27 18:41:29 +00004581 X86::isMOVLPMask(SVOp)))
Evan Cheng9bbbb982006-10-25 20:48:19 +00004582 return Op;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004583
Nate Begeman9008ca62009-04-27 18:41:29 +00004584 if (ShouldXformToMOVHLPS(SVOp) ||
4585 ShouldXformToMOVLP(V1.getNode(), V2.getNode(), SVOp))
4586 return CommuteVectorShuffle(SVOp, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004587
Evan Chengf26ffe92008-05-29 08:22:04 +00004588 if (isShift) {
4589 // No better options. Use a vshl / vsrl.
Dan Gohman8a55ce42009-09-23 21:02:20 +00004590 EVT EltVT = VT.getVectorElementType();
4591 ShAmt *= EltVT.getSizeInBits();
Dale Johannesenace16102009-02-03 19:33:06 +00004592 return getVShift(isLeft, VT, ShVal, ShAmt, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00004593 }
Eric Christopherfd179292009-08-27 18:07:15 +00004594
Evan Cheng9eca5e82006-10-25 21:49:50 +00004595 bool Commuted = false;
Chris Lattner8a594482007-11-25 00:24:49 +00004596 // FIXME: This should also accept a bitcast of a splat? Be careful, not
4597 // 1,1,1,1 -> v8i16 though.
Gabor Greifba36cb52008-08-28 21:40:38 +00004598 V1IsSplat = isSplatVector(V1.getNode());
4599 V2IsSplat = isSplatVector(V2.getNode());
Scott Michelfdc40a02009-02-17 22:15:04 +00004600
Chris Lattner8a594482007-11-25 00:24:49 +00004601 // Canonicalize the splat or undef, if present, to be on the RHS.
Evan Cheng9bbbb982006-10-25 20:48:19 +00004602 if ((V1IsSplat || V1IsUndef) && !(V2IsSplat || V2IsUndef)) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004603 Op = CommuteVectorShuffle(SVOp, DAG);
4604 SVOp = cast<ShuffleVectorSDNode>(Op);
4605 V1 = SVOp->getOperand(0);
4606 V2 = SVOp->getOperand(1);
Evan Cheng9bbbb982006-10-25 20:48:19 +00004607 std::swap(V1IsSplat, V2IsSplat);
4608 std::swap(V1IsUndef, V2IsUndef);
Evan Cheng9eca5e82006-10-25 21:49:50 +00004609 Commuted = true;
Evan Cheng9bbbb982006-10-25 20:48:19 +00004610 }
4611
Nate Begeman9008ca62009-04-27 18:41:29 +00004612 if (isCommutedMOVL(SVOp, V2IsSplat, V2IsUndef)) {
4613 // Shuffling low element of v1 into undef, just return v1.
Eric Christopherfd179292009-08-27 18:07:15 +00004614 if (V2IsUndef)
Nate Begeman9008ca62009-04-27 18:41:29 +00004615 return V1;
4616 // If V2 is a splat, the mask may be malformed such as <4,3,3,3>, which
4617 // the instruction selector will not match, so get a canonical MOVL with
4618 // swapped operands to undo the commute.
4619 return getMOVL(DAG, dl, VT, V2, V1);
Evan Chengd9b8e402006-10-16 06:36:00 +00004620 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00004621
Nate Begeman9008ca62009-04-27 18:41:29 +00004622 if (X86::isUNPCKL_v_undef_Mask(SVOp) ||
4623 X86::isUNPCKH_v_undef_Mask(SVOp) ||
4624 X86::isUNPCKLMask(SVOp) ||
4625 X86::isUNPCKHMask(SVOp))
Evan Chengd9b8e402006-10-16 06:36:00 +00004626 return Op;
Evan Chenge1113032006-10-04 18:33:38 +00004627
Evan Cheng9bbbb982006-10-25 20:48:19 +00004628 if (V2IsSplat) {
4629 // Normalize mask so all entries that point to V2 points to its first
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00004630 // element then try to match unpck{h|l} again. If match, return a
Evan Cheng9bbbb982006-10-25 20:48:19 +00004631 // new vector_shuffle with the corrected mask.
Nate Begeman9008ca62009-04-27 18:41:29 +00004632 SDValue NewMask = NormalizeMask(SVOp, DAG);
4633 ShuffleVectorSDNode *NSVOp = cast<ShuffleVectorSDNode>(NewMask);
4634 if (NSVOp != SVOp) {
4635 if (X86::isUNPCKLMask(NSVOp, true)) {
4636 return NewMask;
4637 } else if (X86::isUNPCKHMask(NSVOp, true)) {
4638 return NewMask;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004639 }
4640 }
4641 }
4642
Evan Cheng9eca5e82006-10-25 21:49:50 +00004643 if (Commuted) {
4644 // Commute is back and try unpck* again.
Nate Begeman9008ca62009-04-27 18:41:29 +00004645 // FIXME: this seems wrong.
4646 SDValue NewOp = CommuteVectorShuffle(SVOp, DAG);
4647 ShuffleVectorSDNode *NewSVOp = cast<ShuffleVectorSDNode>(NewOp);
4648 if (X86::isUNPCKL_v_undef_Mask(NewSVOp) ||
4649 X86::isUNPCKH_v_undef_Mask(NewSVOp) ||
4650 X86::isUNPCKLMask(NewSVOp) ||
4651 X86::isUNPCKHMask(NewSVOp))
4652 return NewOp;
Evan Cheng9eca5e82006-10-25 21:49:50 +00004653 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00004654
Nate Begemanb9a47b82009-02-23 08:49:38 +00004655 // FIXME: for mmx, bitcast v2i32 to v4i16 for shuffle.
Nate Begeman9008ca62009-04-27 18:41:29 +00004656
4657 // Normalize the node to match x86 shuffle ops if needed
4658 if (!isMMX && V2.getOpcode() != ISD::UNDEF && isCommutedSHUFP(SVOp))
4659 return CommuteVectorShuffle(SVOp, DAG);
4660
4661 // Check for legal shuffle and return?
4662 SmallVector<int, 16> PermMask;
4663 SVOp->getMask(PermMask);
4664 if (isShuffleMaskLegal(PermMask, VT))
Evan Cheng0c0f83f2008-04-05 00:30:36 +00004665 return Op;
Eric Christopherfd179292009-08-27 18:07:15 +00004666
Evan Cheng14b32e12007-12-11 01:46:18 +00004667 // Handle v8i16 specifically since SSE can do byte extraction and insertion.
Owen Anderson825b72b2009-08-11 20:47:22 +00004668 if (VT == MVT::v8i16) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004669 SDValue NewOp = LowerVECTOR_SHUFFLEv8i16(SVOp, DAG, *this);
Gabor Greifba36cb52008-08-28 21:40:38 +00004670 if (NewOp.getNode())
Evan Cheng14b32e12007-12-11 01:46:18 +00004671 return NewOp;
4672 }
4673
Owen Anderson825b72b2009-08-11 20:47:22 +00004674 if (VT == MVT::v16i8) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004675 SDValue NewOp = LowerVECTOR_SHUFFLEv16i8(SVOp, DAG, *this);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004676 if (NewOp.getNode())
4677 return NewOp;
4678 }
Eric Christopherfd179292009-08-27 18:07:15 +00004679
Evan Chengace3c172008-07-22 21:13:36 +00004680 // Handle all 4 wide cases with a number of shuffles except for MMX.
4681 if (NumElems == 4 && !isMMX)
Nate Begeman9008ca62009-04-27 18:41:29 +00004682 return LowerVECTOR_SHUFFLE_4wide(SVOp, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004683
Dan Gohman475871a2008-07-27 21:46:04 +00004684 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004685}
4686
Dan Gohman475871a2008-07-27 21:46:04 +00004687SDValue
4688X86TargetLowering::LowerEXTRACT_VECTOR_ELT_SSE4(SDValue Op,
Nate Begeman14d12ca2008-02-11 04:19:36 +00004689 SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00004690 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004691 DebugLoc dl = Op.getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +00004692 if (VT.getSizeInBits() == 8) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004693 SDValue Extract = DAG.getNode(X86ISD::PEXTRB, dl, MVT::i32,
Nate Begeman14d12ca2008-02-11 04:19:36 +00004694 Op.getOperand(0), Op.getOperand(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00004695 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, MVT::i32, Extract,
Nate Begeman14d12ca2008-02-11 04:19:36 +00004696 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00004697 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Duncan Sands83ec4b62008-06-06 12:08:01 +00004698 } else if (VT.getSizeInBits() == 16) {
Evan Cheng52ceafa2009-01-02 05:29:08 +00004699 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
4700 // If Idx is 0, it's cheaper to do a move instead of a pextrw.
4701 if (Idx == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00004702 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i16,
4703 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Dale Johannesenace16102009-02-03 19:33:06 +00004704 DAG.getNode(ISD::BIT_CONVERT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004705 MVT::v4i32,
Evan Cheng52ceafa2009-01-02 05:29:08 +00004706 Op.getOperand(0)),
4707 Op.getOperand(1)));
Owen Anderson825b72b2009-08-11 20:47:22 +00004708 SDValue Extract = DAG.getNode(X86ISD::PEXTRW, dl, MVT::i32,
Nate Begeman14d12ca2008-02-11 04:19:36 +00004709 Op.getOperand(0), Op.getOperand(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00004710 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, MVT::i32, Extract,
Nate Begeman14d12ca2008-02-11 04:19:36 +00004711 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00004712 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Owen Anderson825b72b2009-08-11 20:47:22 +00004713 } else if (VT == MVT::f32) {
Evan Cheng62a3f152008-03-24 21:52:23 +00004714 // EXTRACTPS outputs to a GPR32 register which will require a movd to copy
4715 // the result back to FR32 register. It's only worth matching if the
Dan Gohmand17cfbe2008-10-31 00:57:24 +00004716 // result has a single use which is a store or a bitcast to i32. And in
4717 // the case of a store, it's not worth it if the index is a constant 0,
4718 // because a MOVSSmr can be used instead, which is smaller and faster.
Evan Cheng62a3f152008-03-24 21:52:23 +00004719 if (!Op.hasOneUse())
Dan Gohman475871a2008-07-27 21:46:04 +00004720 return SDValue();
Gabor Greifba36cb52008-08-28 21:40:38 +00004721 SDNode *User = *Op.getNode()->use_begin();
Dan Gohmand17cfbe2008-10-31 00:57:24 +00004722 if ((User->getOpcode() != ISD::STORE ||
4723 (isa<ConstantSDNode>(Op.getOperand(1)) &&
4724 cast<ConstantSDNode>(Op.getOperand(1))->isNullValue())) &&
Dan Gohman171c11e2008-04-16 02:32:24 +00004725 (User->getOpcode() != ISD::BIT_CONVERT ||
Owen Anderson825b72b2009-08-11 20:47:22 +00004726 User->getValueType(0) != MVT::i32))
Dan Gohman475871a2008-07-27 21:46:04 +00004727 return SDValue();
Owen Anderson825b72b2009-08-11 20:47:22 +00004728 SDValue Extract = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
4729 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v4i32,
Dale Johannesenace16102009-02-03 19:33:06 +00004730 Op.getOperand(0)),
4731 Op.getOperand(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00004732 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::f32, Extract);
4733 } else if (VT == MVT::i32) {
Mon P Wangf0fcdd82009-01-15 21:10:20 +00004734 // ExtractPS works with constant index.
4735 if (isa<ConstantSDNode>(Op.getOperand(1)))
4736 return Op;
Nate Begeman14d12ca2008-02-11 04:19:36 +00004737 }
Dan Gohman475871a2008-07-27 21:46:04 +00004738 return SDValue();
Nate Begeman14d12ca2008-02-11 04:19:36 +00004739}
4740
4741
Dan Gohman475871a2008-07-27 21:46:04 +00004742SDValue
4743X86TargetLowering::LowerEXTRACT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00004744 if (!isa<ConstantSDNode>(Op.getOperand(1)))
Dan Gohman475871a2008-07-27 21:46:04 +00004745 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004746
Evan Cheng62a3f152008-03-24 21:52:23 +00004747 if (Subtarget->hasSSE41()) {
Dan Gohman475871a2008-07-27 21:46:04 +00004748 SDValue Res = LowerEXTRACT_VECTOR_ELT_SSE4(Op, DAG);
Gabor Greifba36cb52008-08-28 21:40:38 +00004749 if (Res.getNode())
Evan Cheng62a3f152008-03-24 21:52:23 +00004750 return Res;
4751 }
Nate Begeman14d12ca2008-02-11 04:19:36 +00004752
Owen Andersone50ed302009-08-10 22:56:29 +00004753 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004754 DebugLoc dl = Op.getDebugLoc();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004755 // TODO: handle v16i8.
Duncan Sands83ec4b62008-06-06 12:08:01 +00004756 if (VT.getSizeInBits() == 16) {
Dan Gohman475871a2008-07-27 21:46:04 +00004757 SDValue Vec = Op.getOperand(0);
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004758 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng14b32e12007-12-11 01:46:18 +00004759 if (Idx == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00004760 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i16,
4761 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Scott Michelfdc40a02009-02-17 22:15:04 +00004762 DAG.getNode(ISD::BIT_CONVERT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004763 MVT::v4i32, Vec),
Evan Cheng14b32e12007-12-11 01:46:18 +00004764 Op.getOperand(1)));
Evan Cheng0db9fe62006-04-25 20:13:52 +00004765 // Transform it so it match pextrw which produces a 32-bit result.
Ken Dyck70d0ef12009-12-17 15:31:52 +00004766 EVT EltVT = MVT::i32;
Dan Gohman8a55ce42009-09-23 21:02:20 +00004767 SDValue Extract = DAG.getNode(X86ISD::PEXTRW, dl, EltVT,
Evan Cheng0db9fe62006-04-25 20:13:52 +00004768 Op.getOperand(0), Op.getOperand(1));
Dan Gohman8a55ce42009-09-23 21:02:20 +00004769 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, EltVT, Extract,
Evan Cheng0db9fe62006-04-25 20:13:52 +00004770 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00004771 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Duncan Sands83ec4b62008-06-06 12:08:01 +00004772 } else if (VT.getSizeInBits() == 32) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004773 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004774 if (Idx == 0)
4775 return Op;
Eric Christopherfd179292009-08-27 18:07:15 +00004776
Evan Cheng0db9fe62006-04-25 20:13:52 +00004777 // SHUFPS the element to the lowest double word, then movss.
Nate Begeman9008ca62009-04-27 18:41:29 +00004778 int Mask[4] = { Idx, -1, -1, -1 };
Owen Andersone50ed302009-08-10 22:56:29 +00004779 EVT VVT = Op.getOperand(0).getValueType();
Eric Christopherfd179292009-08-27 18:07:15 +00004780 SDValue Vec = DAG.getVectorShuffle(VVT, dl, Op.getOperand(0),
Nate Begeman9008ca62009-04-27 18:41:29 +00004781 DAG.getUNDEF(VVT), Mask);
Dale Johannesenace16102009-02-03 19:33:06 +00004782 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, VT, Vec,
Chris Lattner0bd48932008-01-17 07:00:52 +00004783 DAG.getIntPtrConstant(0));
Duncan Sands83ec4b62008-06-06 12:08:01 +00004784 } else if (VT.getSizeInBits() == 64) {
Nate Begeman14d12ca2008-02-11 04:19:36 +00004785 // FIXME: .td only matches this for <2 x f64>, not <2 x i64> on 32b
4786 // FIXME: seems like this should be unnecessary if mov{h,l}pd were taught
4787 // to match extract_elt for f64.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004788 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004789 if (Idx == 0)
4790 return Op;
4791
4792 // UNPCKHPD the element to the lowest double word, then movsd.
4793 // Note if the lower 64 bits of the result of the UNPCKHPD is then stored
4794 // to a f64mem, the whole operation is folded into a single MOVHPDmr.
Nate Begeman9008ca62009-04-27 18:41:29 +00004795 int Mask[2] = { 1, -1 };
Owen Andersone50ed302009-08-10 22:56:29 +00004796 EVT VVT = Op.getOperand(0).getValueType();
Eric Christopherfd179292009-08-27 18:07:15 +00004797 SDValue Vec = DAG.getVectorShuffle(VVT, dl, Op.getOperand(0),
Nate Begeman9008ca62009-04-27 18:41:29 +00004798 DAG.getUNDEF(VVT), Mask);
Dale Johannesenace16102009-02-03 19:33:06 +00004799 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, VT, Vec,
Chris Lattner0bd48932008-01-17 07:00:52 +00004800 DAG.getIntPtrConstant(0));
Evan Cheng0db9fe62006-04-25 20:13:52 +00004801 }
4802
Dan Gohman475871a2008-07-27 21:46:04 +00004803 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004804}
4805
Dan Gohman475871a2008-07-27 21:46:04 +00004806SDValue
4807X86TargetLowering::LowerINSERT_VECTOR_ELT_SSE4(SDValue Op, SelectionDAG &DAG){
Owen Andersone50ed302009-08-10 22:56:29 +00004808 EVT VT = Op.getValueType();
Dan Gohman8a55ce42009-09-23 21:02:20 +00004809 EVT EltVT = VT.getVectorElementType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004810 DebugLoc dl = Op.getDebugLoc();
Nate Begeman14d12ca2008-02-11 04:19:36 +00004811
Dan Gohman475871a2008-07-27 21:46:04 +00004812 SDValue N0 = Op.getOperand(0);
4813 SDValue N1 = Op.getOperand(1);
4814 SDValue N2 = Op.getOperand(2);
Nate Begeman14d12ca2008-02-11 04:19:36 +00004815
Dan Gohman8a55ce42009-09-23 21:02:20 +00004816 if ((EltVT.getSizeInBits() == 8 || EltVT.getSizeInBits() == 16) &&
Dan Gohmanef521f12008-08-14 22:53:18 +00004817 isa<ConstantSDNode>(N2)) {
Dan Gohman8a55ce42009-09-23 21:02:20 +00004818 unsigned Opc = (EltVT.getSizeInBits() == 8) ? X86ISD::PINSRB
4819 : X86ISD::PINSRW;
Nate Begeman14d12ca2008-02-11 04:19:36 +00004820 // Transform it so it match pinsr{b,w} which expects a GR32 as its second
4821 // argument.
Owen Anderson825b72b2009-08-11 20:47:22 +00004822 if (N1.getValueType() != MVT::i32)
4823 N1 = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, N1);
4824 if (N2.getValueType() != MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004825 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue());
Dale Johannesenace16102009-02-03 19:33:06 +00004826 return DAG.getNode(Opc, dl, VT, N0, N1, N2);
Dan Gohman8a55ce42009-09-23 21:02:20 +00004827 } else if (EltVT == MVT::f32 && isa<ConstantSDNode>(N2)) {
Nate Begeman14d12ca2008-02-11 04:19:36 +00004828 // Bits [7:6] of the constant are the source select. This will always be
4829 // zero here. The DAG Combiner may combine an extract_elt index into these
4830 // bits. For example (insert (extract, 3), 2) could be matched by putting
4831 // the '3' into bits [7:6] of X86ISD::INSERTPS.
Scott Michelfdc40a02009-02-17 22:15:04 +00004832 // Bits [5:4] of the constant are the destination select. This is the
Nate Begeman14d12ca2008-02-11 04:19:36 +00004833 // value of the incoming immediate.
Scott Michelfdc40a02009-02-17 22:15:04 +00004834 // Bits [3:0] of the constant are the zero mask. The DAG Combiner may
Nate Begeman14d12ca2008-02-11 04:19:36 +00004835 // combine either bitwise AND or insert of float 0.0 to set these bits.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004836 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue() << 4);
Eric Christopherfbd66872009-07-24 00:33:09 +00004837 // Create this as a scalar to vector..
Owen Anderson825b72b2009-08-11 20:47:22 +00004838 N1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4f32, N1);
Dale Johannesenace16102009-02-03 19:33:06 +00004839 return DAG.getNode(X86ISD::INSERTPS, dl, VT, N0, N1, N2);
Dan Gohman8a55ce42009-09-23 21:02:20 +00004840 } else if (EltVT == MVT::i32 && isa<ConstantSDNode>(N2)) {
Eric Christopherfbd66872009-07-24 00:33:09 +00004841 // PINSR* works with constant index.
4842 return Op;
Nate Begeman14d12ca2008-02-11 04:19:36 +00004843 }
Dan Gohman475871a2008-07-27 21:46:04 +00004844 return SDValue();
Nate Begeman14d12ca2008-02-11 04:19:36 +00004845}
4846
Dan Gohman475871a2008-07-27 21:46:04 +00004847SDValue
4848X86TargetLowering::LowerINSERT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00004849 EVT VT = Op.getValueType();
Dan Gohman8a55ce42009-09-23 21:02:20 +00004850 EVT EltVT = VT.getVectorElementType();
Nate Begeman14d12ca2008-02-11 04:19:36 +00004851
4852 if (Subtarget->hasSSE41())
4853 return LowerINSERT_VECTOR_ELT_SSE4(Op, DAG);
4854
Dan Gohman8a55ce42009-09-23 21:02:20 +00004855 if (EltVT == MVT::i8)
Dan Gohman475871a2008-07-27 21:46:04 +00004856 return SDValue();
Evan Cheng794405e2007-12-12 07:55:34 +00004857
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004858 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00004859 SDValue N0 = Op.getOperand(0);
4860 SDValue N1 = Op.getOperand(1);
4861 SDValue N2 = Op.getOperand(2);
Evan Cheng794405e2007-12-12 07:55:34 +00004862
Dan Gohman8a55ce42009-09-23 21:02:20 +00004863 if (EltVT.getSizeInBits() == 16 && isa<ConstantSDNode>(N2)) {
Evan Cheng794405e2007-12-12 07:55:34 +00004864 // Transform it so it match pinsrw which expects a 16-bit value in a GR32
4865 // as its second argument.
Owen Anderson825b72b2009-08-11 20:47:22 +00004866 if (N1.getValueType() != MVT::i32)
4867 N1 = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, N1);
4868 if (N2.getValueType() != MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004869 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue());
Dale Johannesenace16102009-02-03 19:33:06 +00004870 return DAG.getNode(X86ISD::PINSRW, dl, VT, N0, N1, N2);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004871 }
Dan Gohman475871a2008-07-27 21:46:04 +00004872 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004873}
4874
Dan Gohman475871a2008-07-27 21:46:04 +00004875SDValue
4876X86TargetLowering::LowerSCALAR_TO_VECTOR(SDValue Op, SelectionDAG &DAG) {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004877 DebugLoc dl = Op.getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00004878 if (Op.getValueType() == MVT::v2f32)
4879 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f32,
4880 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i32,
4881 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i32,
Evan Cheng52672b82008-07-22 18:39:19 +00004882 Op.getOperand(0))));
4883
Owen Anderson825b72b2009-08-11 20:47:22 +00004884 if (Op.getValueType() == MVT::v1i64 && Op.getOperand(0).getValueType() == MVT::i64)
4885 return DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v1i64, Op.getOperand(0));
Rafael Espindoladef390a2009-08-03 02:45:34 +00004886
Owen Anderson825b72b2009-08-11 20:47:22 +00004887 SDValue AnyExt = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, Op.getOperand(0));
4888 EVT VT = MVT::v2i32;
4889 switch (Op.getValueType().getSimpleVT().SimpleTy) {
Evan Chengefec7512008-02-18 23:04:32 +00004890 default: break;
Owen Anderson825b72b2009-08-11 20:47:22 +00004891 case MVT::v16i8:
4892 case MVT::v8i16:
4893 VT = MVT::v4i32;
Evan Chengefec7512008-02-18 23:04:32 +00004894 break;
4895 }
Dale Johannesenace16102009-02-03 19:33:06 +00004896 return DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(),
4897 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, AnyExt));
Evan Cheng0db9fe62006-04-25 20:13:52 +00004898}
4899
Bill Wendling056292f2008-09-16 21:48:12 +00004900// ConstantPool, JumpTable, GlobalAddress, and ExternalSymbol are lowered as
4901// their target countpart wrapped in the X86ISD::Wrapper node. Suppose N is
4902// one of the above mentioned nodes. It has to be wrapped because otherwise
4903// Select(N) returns N. So the raw TargetGlobalAddress nodes, etc. can only
4904// be used to form addressing mode. These wrapped nodes will be selected
4905// into MOV32ri.
Dan Gohman475871a2008-07-27 21:46:04 +00004906SDValue
4907X86TargetLowering::LowerConstantPool(SDValue Op, SelectionDAG &DAG) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00004908 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Eric Christopherfd179292009-08-27 18:07:15 +00004909
Chris Lattner41621a22009-06-26 19:22:52 +00004910 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
4911 // global base reg.
4912 unsigned char OpFlag = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00004913 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00004914 CodeModel::Model M = getTargetMachine().getCodeModel();
4915
Chris Lattner4f066492009-07-11 20:29:19 +00004916 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00004917 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattnere4df7562009-07-09 03:15:51 +00004918 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00004919 else if (Subtarget->isPICStyleGOT())
Chris Lattner88e1fd52009-07-09 04:24:46 +00004920 OpFlag = X86II::MO_GOTOFF;
Chris Lattnere2c92082009-07-10 21:00:45 +00004921 else if (Subtarget->isPICStyleStubPIC())
Chris Lattner88e1fd52009-07-09 04:24:46 +00004922 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Eric Christopherfd179292009-08-27 18:07:15 +00004923
Evan Cheng1606e8e2009-03-13 07:51:59 +00004924 SDValue Result = DAG.getTargetConstantPool(CP->getConstVal(), getPointerTy(),
Chris Lattner41621a22009-06-26 19:22:52 +00004925 CP->getAlignment(),
4926 CP->getOffset(), OpFlag);
4927 DebugLoc DL = CP->getDebugLoc();
Chris Lattner18c59872009-06-27 04:16:01 +00004928 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Anton Korobeynikov7f705592007-01-12 19:20:47 +00004929 // With PIC, the address is actually $g + Offset.
Chris Lattner41621a22009-06-26 19:22:52 +00004930 if (OpFlag) {
4931 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
Dale Johannesenb300d2a2009-02-07 00:55:49 +00004932 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattner41621a22009-06-26 19:22:52 +00004933 DebugLoc::getUnknownLoc(), getPointerTy()),
Anton Korobeynikov7f705592007-01-12 19:20:47 +00004934 Result);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004935 }
4936
4937 return Result;
4938}
4939
Chris Lattner18c59872009-06-27 04:16:01 +00004940SDValue X86TargetLowering::LowerJumpTable(SDValue Op, SelectionDAG &DAG) {
4941 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
Eric Christopherfd179292009-08-27 18:07:15 +00004942
Chris Lattner18c59872009-06-27 04:16:01 +00004943 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
4944 // global base reg.
4945 unsigned char OpFlag = 0;
4946 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00004947 CodeModel::Model M = getTargetMachine().getCodeModel();
4948
Chris Lattner4f066492009-07-11 20:29:19 +00004949 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00004950 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattnere4df7562009-07-09 03:15:51 +00004951 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00004952 else if (Subtarget->isPICStyleGOT())
Chris Lattner88e1fd52009-07-09 04:24:46 +00004953 OpFlag = X86II::MO_GOTOFF;
Chris Lattnere2c92082009-07-10 21:00:45 +00004954 else if (Subtarget->isPICStyleStubPIC())
Chris Lattner88e1fd52009-07-09 04:24:46 +00004955 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Eric Christopherfd179292009-08-27 18:07:15 +00004956
Chris Lattner18c59872009-06-27 04:16:01 +00004957 SDValue Result = DAG.getTargetJumpTable(JT->getIndex(), getPointerTy(),
4958 OpFlag);
4959 DebugLoc DL = JT->getDebugLoc();
4960 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Eric Christopherfd179292009-08-27 18:07:15 +00004961
Chris Lattner18c59872009-06-27 04:16:01 +00004962 // With PIC, the address is actually $g + Offset.
4963 if (OpFlag) {
4964 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
4965 DAG.getNode(X86ISD::GlobalBaseReg,
4966 DebugLoc::getUnknownLoc(), getPointerTy()),
4967 Result);
4968 }
Eric Christopherfd179292009-08-27 18:07:15 +00004969
Chris Lattner18c59872009-06-27 04:16:01 +00004970 return Result;
4971}
4972
4973SDValue
4974X86TargetLowering::LowerExternalSymbol(SDValue Op, SelectionDAG &DAG) {
4975 const char *Sym = cast<ExternalSymbolSDNode>(Op)->getSymbol();
Eric Christopherfd179292009-08-27 18:07:15 +00004976
Chris Lattner18c59872009-06-27 04:16:01 +00004977 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
4978 // global base reg.
4979 unsigned char OpFlag = 0;
4980 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00004981 CodeModel::Model M = getTargetMachine().getCodeModel();
4982
Chris Lattner4f066492009-07-11 20:29:19 +00004983 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00004984 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattnere4df7562009-07-09 03:15:51 +00004985 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00004986 else if (Subtarget->isPICStyleGOT())
Chris Lattner88e1fd52009-07-09 04:24:46 +00004987 OpFlag = X86II::MO_GOTOFF;
Chris Lattnere2c92082009-07-10 21:00:45 +00004988 else if (Subtarget->isPICStyleStubPIC())
Chris Lattner88e1fd52009-07-09 04:24:46 +00004989 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Eric Christopherfd179292009-08-27 18:07:15 +00004990
Chris Lattner18c59872009-06-27 04:16:01 +00004991 SDValue Result = DAG.getTargetExternalSymbol(Sym, getPointerTy(), OpFlag);
Eric Christopherfd179292009-08-27 18:07:15 +00004992
Chris Lattner18c59872009-06-27 04:16:01 +00004993 DebugLoc DL = Op.getDebugLoc();
4994 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Eric Christopherfd179292009-08-27 18:07:15 +00004995
4996
Chris Lattner18c59872009-06-27 04:16:01 +00004997 // With PIC, the address is actually $g + Offset.
4998 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
Chris Lattnere4df7562009-07-09 03:15:51 +00004999 !Subtarget->is64Bit()) {
Chris Lattner18c59872009-06-27 04:16:01 +00005000 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
5001 DAG.getNode(X86ISD::GlobalBaseReg,
5002 DebugLoc::getUnknownLoc(),
5003 getPointerTy()),
5004 Result);
5005 }
Eric Christopherfd179292009-08-27 18:07:15 +00005006
Chris Lattner18c59872009-06-27 04:16:01 +00005007 return Result;
5008}
5009
Dan Gohman475871a2008-07-27 21:46:04 +00005010SDValue
Dan Gohmanf705adb2009-10-30 01:28:02 +00005011X86TargetLowering::LowerBlockAddress(SDValue Op, SelectionDAG &DAG) {
Dan Gohman29cbade2009-11-20 23:18:13 +00005012 // Create the TargetBlockAddressAddress node.
5013 unsigned char OpFlags =
5014 Subtarget->ClassifyBlockAddressReference();
Dan Gohmanf705adb2009-10-30 01:28:02 +00005015 CodeModel::Model M = getTargetMachine().getCodeModel();
Dan Gohman29cbade2009-11-20 23:18:13 +00005016 BlockAddress *BA = cast<BlockAddressSDNode>(Op)->getBlockAddress();
5017 DebugLoc dl = Op.getDebugLoc();
5018 SDValue Result = DAG.getBlockAddress(BA, getPointerTy(),
5019 /*isTarget=*/true, OpFlags);
5020
Dan Gohmanf705adb2009-10-30 01:28:02 +00005021 if (Subtarget->isPICStyleRIPRel() &&
5022 (M == CodeModel::Small || M == CodeModel::Kernel))
Dan Gohman29cbade2009-11-20 23:18:13 +00005023 Result = DAG.getNode(X86ISD::WrapperRIP, dl, getPointerTy(), Result);
5024 else
5025 Result = DAG.getNode(X86ISD::Wrapper, dl, getPointerTy(), Result);
Dan Gohmanf705adb2009-10-30 01:28:02 +00005026
Dan Gohman29cbade2009-11-20 23:18:13 +00005027 // With PIC, the address is actually $g + Offset.
5028 if (isGlobalRelativeToPICBase(OpFlags)) {
5029 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(),
5030 DAG.getNode(X86ISD::GlobalBaseReg, dl, getPointerTy()),
5031 Result);
5032 }
Dan Gohmanf705adb2009-10-30 01:28:02 +00005033
5034 return Result;
5035}
5036
5037SDValue
Dale Johannesen33c960f2009-02-04 20:06:27 +00005038X86TargetLowering::LowerGlobalAddress(const GlobalValue *GV, DebugLoc dl,
Dan Gohman6520e202008-10-18 02:06:02 +00005039 int64_t Offset,
Evan Chengda43bcf2008-09-24 00:05:32 +00005040 SelectionDAG &DAG) const {
Dan Gohman6520e202008-10-18 02:06:02 +00005041 // Create the TargetGlobalAddress node, folding in the constant
5042 // offset if it is legal.
Chris Lattnerd392bd92009-07-10 07:20:05 +00005043 unsigned char OpFlags =
5044 Subtarget->ClassifyGlobalReference(GV, getTargetMachine());
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005045 CodeModel::Model M = getTargetMachine().getCodeModel();
Dan Gohman6520e202008-10-18 02:06:02 +00005046 SDValue Result;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005047 if (OpFlags == X86II::MO_NO_FLAG &&
5048 X86::isOffsetSuitableForCodeModel(Offset, M)) {
Chris Lattner4aa21aa2009-07-09 00:58:53 +00005049 // A direct static reference to a global.
Dale Johannesen60b3ba02009-07-21 00:12:29 +00005050 Result = DAG.getTargetGlobalAddress(GV, getPointerTy(), Offset);
Dan Gohman6520e202008-10-18 02:06:02 +00005051 Offset = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00005052 } else {
Chris Lattnerb1acd682009-06-27 05:39:56 +00005053 Result = DAG.getTargetGlobalAddress(GV, getPointerTy(), 0, OpFlags);
Chris Lattner18c59872009-06-27 04:16:01 +00005054 }
Eric Christopherfd179292009-08-27 18:07:15 +00005055
Chris Lattner4f066492009-07-11 20:29:19 +00005056 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005057 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattner18c59872009-06-27 04:16:01 +00005058 Result = DAG.getNode(X86ISD::WrapperRIP, dl, getPointerTy(), Result);
5059 else
5060 Result = DAG.getNode(X86ISD::Wrapper, dl, getPointerTy(), Result);
Dan Gohman6520e202008-10-18 02:06:02 +00005061
Anton Korobeynikov7f705592007-01-12 19:20:47 +00005062 // With PIC, the address is actually $g + Offset.
Chris Lattner36c25012009-07-10 07:34:39 +00005063 if (isGlobalRelativeToPICBase(OpFlags)) {
Dale Johannesen33c960f2009-02-04 20:06:27 +00005064 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(),
5065 DAG.getNode(X86ISD::GlobalBaseReg, dl, getPointerTy()),
Anton Korobeynikov7f705592007-01-12 19:20:47 +00005066 Result);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005067 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005068
Chris Lattner36c25012009-07-10 07:34:39 +00005069 // For globals that require a load from a stub to get the address, emit the
5070 // load.
5071 if (isGlobalStubReference(OpFlags))
Dale Johannesen33c960f2009-02-04 20:06:27 +00005072 Result = DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(), Result,
David Greene67c9d422010-02-15 16:53:33 +00005073 PseudoSourceValue::getGOT(), 0, false, false, 0);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005074
Dan Gohman6520e202008-10-18 02:06:02 +00005075 // If there was a non-zero offset that we didn't fold, create an explicit
5076 // addition for it.
5077 if (Offset != 0)
Dale Johannesen33c960f2009-02-04 20:06:27 +00005078 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(), Result,
Dan Gohman6520e202008-10-18 02:06:02 +00005079 DAG.getConstant(Offset, getPointerTy()));
5080
Evan Cheng0db9fe62006-04-25 20:13:52 +00005081 return Result;
5082}
5083
Evan Chengda43bcf2008-09-24 00:05:32 +00005084SDValue
5085X86TargetLowering::LowerGlobalAddress(SDValue Op, SelectionDAG &DAG) {
5086 const GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
Dan Gohman6520e202008-10-18 02:06:02 +00005087 int64_t Offset = cast<GlobalAddressSDNode>(Op)->getOffset();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005088 return LowerGlobalAddress(GV, Op.getDebugLoc(), Offset, DAG);
Evan Chengda43bcf2008-09-24 00:05:32 +00005089}
5090
Rafael Espindola2ee3db32009-04-17 14:35:58 +00005091static SDValue
5092GetTLSADDR(SelectionDAG &DAG, SDValue Chain, GlobalAddressSDNode *GA,
Owen Andersone50ed302009-08-10 22:56:29 +00005093 SDValue *InFlag, const EVT PtrVT, unsigned ReturnReg,
Chris Lattnerb903bed2009-06-26 21:20:29 +00005094 unsigned char OperandFlags) {
Anton Korobeynikov817a4642009-12-11 19:39:55 +00005095 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
Owen Anderson825b72b2009-08-11 20:47:22 +00005096 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00005097 DebugLoc dl = GA->getDebugLoc();
5098 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(),
5099 GA->getValueType(0),
Chris Lattnerb903bed2009-06-26 21:20:29 +00005100 GA->getOffset(),
5101 OperandFlags);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00005102 if (InFlag) {
5103 SDValue Ops[] = { Chain, TGA, *InFlag };
Rafael Espindola15f1b662009-04-24 12:59:40 +00005104 Chain = DAG.getNode(X86ISD::TLSADDR, dl, NodeTys, Ops, 3);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00005105 } else {
5106 SDValue Ops[] = { Chain, TGA };
Rafael Espindola15f1b662009-04-24 12:59:40 +00005107 Chain = DAG.getNode(X86ISD::TLSADDR, dl, NodeTys, Ops, 2);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00005108 }
Anton Korobeynikov817a4642009-12-11 19:39:55 +00005109
5110 // TLSADDR will be codegen'ed as call. Inform MFI that function has calls.
5111 MFI->setHasCalls(true);
5112
Rafael Espindola15f1b662009-04-24 12:59:40 +00005113 SDValue Flag = Chain.getValue(1);
5114 return DAG.getCopyFromReg(Chain, dl, ReturnReg, PtrVT, Flag);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00005115}
5116
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00005117// Lower ISD::GlobalTLSAddress using the "general dynamic" model, 32 bit
Dan Gohman475871a2008-07-27 21:46:04 +00005118static SDValue
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00005119LowerToTLSGeneralDynamicModel32(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00005120 const EVT PtrVT) {
Dan Gohman475871a2008-07-27 21:46:04 +00005121 SDValue InFlag;
Dale Johannesendd64c412009-02-04 00:33:20 +00005122 DebugLoc dl = GA->getDebugLoc(); // ? function entry point might be better
5123 SDValue Chain = DAG.getCopyToReg(DAG.getEntryNode(), dl, X86::EBX,
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005124 DAG.getNode(X86ISD::GlobalBaseReg,
Dale Johannesenb300d2a2009-02-07 00:55:49 +00005125 DebugLoc::getUnknownLoc(),
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005126 PtrVT), InFlag);
5127 InFlag = Chain.getValue(1);
5128
Chris Lattnerb903bed2009-06-26 21:20:29 +00005129 return GetTLSADDR(DAG, Chain, GA, &InFlag, PtrVT, X86::EAX, X86II::MO_TLSGD);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005130}
5131
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00005132// Lower ISD::GlobalTLSAddress using the "general dynamic" model, 64 bit
Dan Gohman475871a2008-07-27 21:46:04 +00005133static SDValue
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00005134LowerToTLSGeneralDynamicModel64(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00005135 const EVT PtrVT) {
Chris Lattnerb903bed2009-06-26 21:20:29 +00005136 return GetTLSADDR(DAG, DAG.getEntryNode(), GA, NULL, PtrVT,
5137 X86::RAX, X86II::MO_TLSGD);
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00005138}
5139
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005140// Lower ISD::GlobalTLSAddress using the "initial exec" (for no-pic) or
5141// "local exec" model.
Dan Gohman475871a2008-07-27 21:46:04 +00005142static SDValue LowerToTLSExecModel(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00005143 const EVT PtrVT, TLSModel::Model model,
Rafael Espindola7ff5bff2009-04-13 13:02:49 +00005144 bool is64Bit) {
Dale Johannesen33c960f2009-02-04 20:06:27 +00005145 DebugLoc dl = GA->getDebugLoc();
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005146 // Get the Thread Pointer
Rafael Espindola094fad32009-04-08 21:14:34 +00005147 SDValue Base = DAG.getNode(X86ISD::SegmentBaseAddress,
5148 DebugLoc::getUnknownLoc(), PtrVT,
Rafael Espindola7ff5bff2009-04-13 13:02:49 +00005149 DAG.getRegister(is64Bit? X86::FS : X86::GS,
Owen Anderson825b72b2009-08-11 20:47:22 +00005150 MVT::i32));
Rafael Espindola094fad32009-04-08 21:14:34 +00005151
5152 SDValue ThreadPointer = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), Base,
David Greene67c9d422010-02-15 16:53:33 +00005153 NULL, 0, false, false, 0);
Rafael Espindola094fad32009-04-08 21:14:34 +00005154
Chris Lattnerb903bed2009-06-26 21:20:29 +00005155 unsigned char OperandFlags = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00005156 // Most TLS accesses are not RIP relative, even on x86-64. One exception is
5157 // initialexec.
5158 unsigned WrapperKind = X86ISD::Wrapper;
5159 if (model == TLSModel::LocalExec) {
Chris Lattnerb903bed2009-06-26 21:20:29 +00005160 OperandFlags = is64Bit ? X86II::MO_TPOFF : X86II::MO_NTPOFF;
Chris Lattner18c59872009-06-27 04:16:01 +00005161 } else if (is64Bit) {
5162 assert(model == TLSModel::InitialExec);
5163 OperandFlags = X86II::MO_GOTTPOFF;
5164 WrapperKind = X86ISD::WrapperRIP;
5165 } else {
5166 assert(model == TLSModel::InitialExec);
5167 OperandFlags = X86II::MO_INDNTPOFF;
Chris Lattnerb903bed2009-06-26 21:20:29 +00005168 }
Eric Christopherfd179292009-08-27 18:07:15 +00005169
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005170 // emit "addl x@ntpoff,%eax" (local exec) or "addl x@indntpoff,%eax" (initial
5171 // exec)
Chris Lattner4150c082009-06-21 02:22:34 +00005172 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(), GA->getValueType(0),
Chris Lattnerb903bed2009-06-26 21:20:29 +00005173 GA->getOffset(), OperandFlags);
Chris Lattner18c59872009-06-27 04:16:01 +00005174 SDValue Offset = DAG.getNode(WrapperKind, dl, PtrVT, TGA);
Lauro Ramos Venancio7d2cc2b2007-04-22 22:50:52 +00005175
Rafael Espindola9a580232009-02-27 13:37:18 +00005176 if (model == TLSModel::InitialExec)
Dale Johannesen33c960f2009-02-04 20:06:27 +00005177 Offset = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), Offset,
David Greene67c9d422010-02-15 16:53:33 +00005178 PseudoSourceValue::getGOT(), 0, false, false, 0);
Lauro Ramos Venancio7d2cc2b2007-04-22 22:50:52 +00005179
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005180 // The address of the thread local variable is the add of the thread
5181 // pointer with the offset of the variable.
Dale Johannesen33c960f2009-02-04 20:06:27 +00005182 return DAG.getNode(ISD::ADD, dl, PtrVT, ThreadPointer, Offset);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005183}
5184
Dan Gohman475871a2008-07-27 21:46:04 +00005185SDValue
5186X86TargetLowering::LowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG) {
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005187 // TODO: implement the "local dynamic" model
Lauro Ramos Venancio2c5c1112007-04-21 20:56:26 +00005188 // TODO: implement the "initial exec"model for pic executables
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00005189 assert(Subtarget->isTargetELF() &&
5190 "TLS not implemented for non-ELF targets");
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005191 GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op);
Chris Lattnerb903bed2009-06-26 21:20:29 +00005192 const GlobalValue *GV = GA->getGlobal();
Eric Christopherfd179292009-08-27 18:07:15 +00005193
Chris Lattnerb903bed2009-06-26 21:20:29 +00005194 // If GV is an alias then use the aliasee for determining
5195 // thread-localness.
5196 if (const GlobalAlias *GA = dyn_cast<GlobalAlias>(GV))
5197 GV = GA->resolveAliasedGlobal(false);
Eric Christopherfd179292009-08-27 18:07:15 +00005198
Chris Lattnerb903bed2009-06-26 21:20:29 +00005199 TLSModel::Model model = getTLSModel(GV,
5200 getTargetMachine().getRelocationModel());
Eric Christopherfd179292009-08-27 18:07:15 +00005201
Chris Lattnerb903bed2009-06-26 21:20:29 +00005202 switch (model) {
5203 case TLSModel::GeneralDynamic:
5204 case TLSModel::LocalDynamic: // not implemented
5205 if (Subtarget->is64Bit())
Rafael Espindola9a580232009-02-27 13:37:18 +00005206 return LowerToTLSGeneralDynamicModel64(GA, DAG, getPointerTy());
Chris Lattnerb903bed2009-06-26 21:20:29 +00005207 return LowerToTLSGeneralDynamicModel32(GA, DAG, getPointerTy());
Eric Christopherfd179292009-08-27 18:07:15 +00005208
Chris Lattnerb903bed2009-06-26 21:20:29 +00005209 case TLSModel::InitialExec:
5210 case TLSModel::LocalExec:
5211 return LowerToTLSExecModel(GA, DAG, getPointerTy(), model,
5212 Subtarget->is64Bit());
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00005213 }
Eric Christopherfd179292009-08-27 18:07:15 +00005214
Torok Edwinc23197a2009-07-14 16:55:14 +00005215 llvm_unreachable("Unreachable");
Chris Lattner5867de12009-04-01 22:14:45 +00005216 return SDValue();
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005217}
5218
Evan Cheng0db9fe62006-04-25 20:13:52 +00005219
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005220/// LowerShift - Lower SRA_PARTS and friends, which return two i32 values and
Scott Michelfdc40a02009-02-17 22:15:04 +00005221/// take a 2 x i32 value to shift plus a shift amount.
Dan Gohman475871a2008-07-27 21:46:04 +00005222SDValue X86TargetLowering::LowerShift(SDValue Op, SelectionDAG &DAG) {
Dan Gohman4c1fa612008-03-03 22:22:09 +00005223 assert(Op.getNumOperands() == 3 && "Not a double-shift!");
Owen Andersone50ed302009-08-10 22:56:29 +00005224 EVT VT = Op.getValueType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00005225 unsigned VTBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005226 DebugLoc dl = Op.getDebugLoc();
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005227 bool isSRA = Op.getOpcode() == ISD::SRA_PARTS;
Dan Gohman475871a2008-07-27 21:46:04 +00005228 SDValue ShOpLo = Op.getOperand(0);
5229 SDValue ShOpHi = Op.getOperand(1);
5230 SDValue ShAmt = Op.getOperand(2);
Chris Lattner31dcfe62009-07-29 05:48:09 +00005231 SDValue Tmp1 = isSRA ? DAG.getNode(ISD::SRA, dl, VT, ShOpHi,
Owen Anderson825b72b2009-08-11 20:47:22 +00005232 DAG.getConstant(VTBits - 1, MVT::i8))
Chris Lattner31dcfe62009-07-29 05:48:09 +00005233 : DAG.getConstant(0, VT);
Evan Chenge3413162006-01-09 18:33:28 +00005234
Dan Gohman475871a2008-07-27 21:46:04 +00005235 SDValue Tmp2, Tmp3;
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005236 if (Op.getOpcode() == ISD::SHL_PARTS) {
Dale Johannesenace16102009-02-03 19:33:06 +00005237 Tmp2 = DAG.getNode(X86ISD::SHLD, dl, VT, ShOpHi, ShOpLo, ShAmt);
5238 Tmp3 = DAG.getNode(ISD::SHL, dl, VT, ShOpLo, ShAmt);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005239 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00005240 Tmp2 = DAG.getNode(X86ISD::SHRD, dl, VT, ShOpLo, ShOpHi, ShAmt);
5241 Tmp3 = DAG.getNode(isSRA ? ISD::SRA : ISD::SRL, dl, VT, ShOpHi, ShAmt);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005242 }
Evan Chenge3413162006-01-09 18:33:28 +00005243
Owen Anderson825b72b2009-08-11 20:47:22 +00005244 SDValue AndNode = DAG.getNode(ISD::AND, dl, MVT::i8, ShAmt,
5245 DAG.getConstant(VTBits, MVT::i8));
Dale Johannesenace16102009-02-03 19:33:06 +00005246 SDValue Cond = DAG.getNode(X86ISD::CMP, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00005247 AndNode, DAG.getConstant(0, MVT::i8));
Evan Chenge3413162006-01-09 18:33:28 +00005248
Dan Gohman475871a2008-07-27 21:46:04 +00005249 SDValue Hi, Lo;
Owen Anderson825b72b2009-08-11 20:47:22 +00005250 SDValue CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Dan Gohman475871a2008-07-27 21:46:04 +00005251 SDValue Ops0[4] = { Tmp2, Tmp3, CC, Cond };
5252 SDValue Ops1[4] = { Tmp3, Tmp1, CC, Cond };
Duncan Sandsf9516202008-06-30 10:19:09 +00005253
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005254 if (Op.getOpcode() == ISD::SHL_PARTS) {
Dale Johannesenace16102009-02-03 19:33:06 +00005255 Hi = DAG.getNode(X86ISD::CMOV, dl, VT, Ops0, 4);
5256 Lo = DAG.getNode(X86ISD::CMOV, dl, VT, Ops1, 4);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005257 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00005258 Lo = DAG.getNode(X86ISD::CMOV, dl, VT, Ops0, 4);
5259 Hi = DAG.getNode(X86ISD::CMOV, dl, VT, Ops1, 4);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005260 }
5261
Dan Gohman475871a2008-07-27 21:46:04 +00005262 SDValue Ops[2] = { Lo, Hi };
Dale Johannesenace16102009-02-03 19:33:06 +00005263 return DAG.getMergeValues(Ops, 2, dl);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005264}
Evan Chenga3195e82006-01-12 22:54:21 +00005265
Dan Gohman475871a2008-07-27 21:46:04 +00005266SDValue X86TargetLowering::LowerSINT_TO_FP(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00005267 EVT SrcVT = Op.getOperand(0).getValueType();
Eli Friedman23ef1052009-06-06 03:57:58 +00005268
5269 if (SrcVT.isVector()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005270 if (SrcVT == MVT::v2i32 && Op.getValueType() == MVT::v2f64) {
Eli Friedman23ef1052009-06-06 03:57:58 +00005271 return Op;
5272 }
5273 return SDValue();
5274 }
5275
Owen Anderson825b72b2009-08-11 20:47:22 +00005276 assert(SrcVT.getSimpleVT() <= MVT::i64 && SrcVT.getSimpleVT() >= MVT::i16 &&
Chris Lattnerb09916b2008-02-27 05:57:41 +00005277 "Unknown SINT_TO_FP to lower!");
Scott Michelfdc40a02009-02-17 22:15:04 +00005278
Eli Friedman36df4992009-05-27 00:47:34 +00005279 // These are really Legal; return the operand so the caller accepts it as
5280 // Legal.
Owen Anderson825b72b2009-08-11 20:47:22 +00005281 if (SrcVT == MVT::i32 && isScalarFPTypeInSSEReg(Op.getValueType()))
Eli Friedman36df4992009-05-27 00:47:34 +00005282 return Op;
Owen Anderson825b72b2009-08-11 20:47:22 +00005283 if (SrcVT == MVT::i64 && isScalarFPTypeInSSEReg(Op.getValueType()) &&
Eli Friedman36df4992009-05-27 00:47:34 +00005284 Subtarget->is64Bit()) {
5285 return Op;
5286 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005287
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005288 DebugLoc dl = Op.getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +00005289 unsigned Size = SrcVT.getSizeInBits()/8;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005290 MachineFunction &MF = DAG.getMachineFunction();
David Greene3f2bf852009-11-12 20:49:22 +00005291 int SSFI = MF.getFrameInfo()->CreateStackObject(Size, Size, false);
Dan Gohman475871a2008-07-27 21:46:04 +00005292 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Dale Johannesenace16102009-02-03 19:33:06 +00005293 SDValue Chain = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
Bill Wendling105be5a2009-03-13 08:41:47 +00005294 StackSlot,
David Greene67c9d422010-02-15 16:53:33 +00005295 PseudoSourceValue::getFixedStack(SSFI), 0,
5296 false, false, 0);
Eli Friedman948e95a2009-05-23 09:59:16 +00005297 return BuildFILD(Op, SrcVT, Chain, StackSlot, DAG);
5298}
Evan Cheng0db9fe62006-04-25 20:13:52 +00005299
Owen Andersone50ed302009-08-10 22:56:29 +00005300SDValue X86TargetLowering::BuildFILD(SDValue Op, EVT SrcVT, SDValue Chain,
Eli Friedman948e95a2009-05-23 09:59:16 +00005301 SDValue StackSlot,
5302 SelectionDAG &DAG) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00005303 // Build the FILD
Eli Friedman948e95a2009-05-23 09:59:16 +00005304 DebugLoc dl = Op.getDebugLoc();
Chris Lattner5a88b832007-02-25 07:10:00 +00005305 SDVTList Tys;
Chris Lattner78631162008-01-16 06:24:21 +00005306 bool useSSE = isScalarFPTypeInSSEReg(Op.getValueType());
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00005307 if (useSSE)
Owen Anderson825b72b2009-08-11 20:47:22 +00005308 Tys = DAG.getVTList(MVT::f64, MVT::Other, MVT::Flag);
Chris Lattner5a88b832007-02-25 07:10:00 +00005309 else
Owen Anderson825b72b2009-08-11 20:47:22 +00005310 Tys = DAG.getVTList(Op.getValueType(), MVT::Other);
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00005311 SDValue Ops[] = { Chain, StackSlot, DAG.getValueType(SrcVT) };
Dale Johannesenace16102009-02-03 19:33:06 +00005312 SDValue Result = DAG.getNode(useSSE ? X86ISD::FILD_FLAG : X86ISD::FILD, dl,
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00005313 Tys, Ops, array_lengthof(Ops));
Evan Cheng0db9fe62006-04-25 20:13:52 +00005314
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00005315 if (useSSE) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00005316 Chain = Result.getValue(1);
Dan Gohman475871a2008-07-27 21:46:04 +00005317 SDValue InFlag = Result.getValue(2);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005318
5319 // FIXME: Currently the FST is flagged to the FILD_FLAG. This
5320 // shouldn't be necessary except that RFP cannot be live across
5321 // multiple blocks. When stackifier is fixed, they can be uncoupled.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00005322 MachineFunction &MF = DAG.getMachineFunction();
David Greene3f2bf852009-11-12 20:49:22 +00005323 int SSFI = MF.getFrameInfo()->CreateStackObject(8, 8, false);
Dan Gohman475871a2008-07-27 21:46:04 +00005324 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Owen Anderson825b72b2009-08-11 20:47:22 +00005325 Tys = DAG.getVTList(MVT::Other);
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00005326 SDValue Ops[] = {
5327 Chain, Result, StackSlot, DAG.getValueType(Op.getValueType()), InFlag
5328 };
5329 Chain = DAG.getNode(X86ISD::FST, dl, Tys, Ops, array_lengthof(Ops));
Dale Johannesenace16102009-02-03 19:33:06 +00005330 Result = DAG.getLoad(Op.getValueType(), dl, Chain, StackSlot,
David Greene67c9d422010-02-15 16:53:33 +00005331 PseudoSourceValue::getFixedStack(SSFI), 0,
5332 false, false, 0);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00005333 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00005334
Evan Cheng0db9fe62006-04-25 20:13:52 +00005335 return Result;
5336}
5337
Bill Wendling8b8a6362009-01-17 03:56:04 +00005338// LowerUINT_TO_FP_i64 - 64-bit unsigned integer to double expansion.
5339SDValue X86TargetLowering::LowerUINT_TO_FP_i64(SDValue Op, SelectionDAG &DAG) {
5340 // This algorithm is not obvious. Here it is in C code, more or less:
5341 /*
5342 double uint64_to_double( uint32_t hi, uint32_t lo ) {
5343 static const __m128i exp = { 0x4330000045300000ULL, 0 };
5344 static const __m128d bias = { 0x1.0p84, 0x1.0p52 };
Dale Johannesen040225f2008-10-21 23:07:49 +00005345
Bill Wendling8b8a6362009-01-17 03:56:04 +00005346 // Copy ints to xmm registers.
5347 __m128i xh = _mm_cvtsi32_si128( hi );
5348 __m128i xl = _mm_cvtsi32_si128( lo );
Dale Johannesen040225f2008-10-21 23:07:49 +00005349
Bill Wendling8b8a6362009-01-17 03:56:04 +00005350 // Combine into low half of a single xmm register.
5351 __m128i x = _mm_unpacklo_epi32( xh, xl );
5352 __m128d d;
5353 double sd;
Dale Johannesen040225f2008-10-21 23:07:49 +00005354
Bill Wendling8b8a6362009-01-17 03:56:04 +00005355 // Merge in appropriate exponents to give the integer bits the right
5356 // magnitude.
5357 x = _mm_unpacklo_epi32( x, exp );
Dale Johannesen040225f2008-10-21 23:07:49 +00005358
Bill Wendling8b8a6362009-01-17 03:56:04 +00005359 // Subtract away the biases to deal with the IEEE-754 double precision
5360 // implicit 1.
5361 d = _mm_sub_pd( (__m128d) x, bias );
Dale Johannesen040225f2008-10-21 23:07:49 +00005362
Bill Wendling8b8a6362009-01-17 03:56:04 +00005363 // All conversions up to here are exact. The correctly rounded result is
5364 // calculated using the current rounding mode using the following
5365 // horizontal add.
5366 d = _mm_add_sd( d, _mm_unpackhi_pd( d, d ) );
5367 _mm_store_sd( &sd, d ); // Because we are returning doubles in XMM, this
5368 // store doesn't really need to be here (except
5369 // maybe to zero the other double)
5370 return sd;
5371 }
5372 */
Dale Johannesen040225f2008-10-21 23:07:49 +00005373
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005374 DebugLoc dl = Op.getDebugLoc();
Owen Andersona90b3dc2009-07-15 21:51:10 +00005375 LLVMContext *Context = DAG.getContext();
Dale Johannesenace16102009-02-03 19:33:06 +00005376
Dale Johannesen1c15bf52008-10-21 20:50:01 +00005377 // Build some magic constants.
Bill Wendling8b8a6362009-01-17 03:56:04 +00005378 std::vector<Constant*> CV0;
Owen Andersoneed707b2009-07-24 23:12:02 +00005379 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0x45300000)));
5380 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0x43300000)));
5381 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0)));
5382 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0)));
Owen Andersonaf7ec972009-07-28 21:19:26 +00005383 Constant *C0 = ConstantVector::get(CV0);
Evan Cheng1606e8e2009-03-13 07:51:59 +00005384 SDValue CPIdx0 = DAG.getConstantPool(C0, getPointerTy(), 16);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00005385
Bill Wendling8b8a6362009-01-17 03:56:04 +00005386 std::vector<Constant*> CV1;
Owen Andersona90b3dc2009-07-15 21:51:10 +00005387 CV1.push_back(
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005388 ConstantFP::get(*Context, APFloat(APInt(64, 0x4530000000000000ULL))));
Owen Andersona90b3dc2009-07-15 21:51:10 +00005389 CV1.push_back(
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005390 ConstantFP::get(*Context, APFloat(APInt(64, 0x4330000000000000ULL))));
Owen Andersonaf7ec972009-07-28 21:19:26 +00005391 Constant *C1 = ConstantVector::get(CV1);
Evan Cheng1606e8e2009-03-13 07:51:59 +00005392 SDValue CPIdx1 = DAG.getConstantPool(C1, getPointerTy(), 16);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00005393
Owen Anderson825b72b2009-08-11 20:47:22 +00005394 SDValue XR1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
5395 DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands6b6aeb32008-10-22 11:24:12 +00005396 Op.getOperand(0),
5397 DAG.getIntPtrConstant(1)));
Owen Anderson825b72b2009-08-11 20:47:22 +00005398 SDValue XR2 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
5399 DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands6b6aeb32008-10-22 11:24:12 +00005400 Op.getOperand(0),
5401 DAG.getIntPtrConstant(0)));
Owen Anderson825b72b2009-08-11 20:47:22 +00005402 SDValue Unpck1 = getUnpackl(DAG, dl, MVT::v4i32, XR1, XR2);
5403 SDValue CLod0 = DAG.getLoad(MVT::v4i32, dl, DAG.getEntryNode(), CPIdx0,
Bill Wendling8b8a6362009-01-17 03:56:04 +00005404 PseudoSourceValue::getConstantPool(), 0,
David Greene67c9d422010-02-15 16:53:33 +00005405 false, false, 16);
Owen Anderson825b72b2009-08-11 20:47:22 +00005406 SDValue Unpck2 = getUnpackl(DAG, dl, MVT::v4i32, Unpck1, CLod0);
5407 SDValue XR2F = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f64, Unpck2);
5408 SDValue CLod1 = DAG.getLoad(MVT::v2f64, dl, CLod0.getValue(1), CPIdx1,
Bill Wendling8b8a6362009-01-17 03:56:04 +00005409 PseudoSourceValue::getConstantPool(), 0,
David Greene67c9d422010-02-15 16:53:33 +00005410 false, false, 16);
Owen Anderson825b72b2009-08-11 20:47:22 +00005411 SDValue Sub = DAG.getNode(ISD::FSUB, dl, MVT::v2f64, XR2F, CLod1);
Bill Wendling8b8a6362009-01-17 03:56:04 +00005412
Dale Johannesen1c15bf52008-10-21 20:50:01 +00005413 // Add the halves; easiest way is to swap them into another reg first.
Nate Begeman9008ca62009-04-27 18:41:29 +00005414 int ShufMask[2] = { 1, -1 };
Owen Anderson825b72b2009-08-11 20:47:22 +00005415 SDValue Shuf = DAG.getVectorShuffle(MVT::v2f64, dl, Sub,
5416 DAG.getUNDEF(MVT::v2f64), ShufMask);
5417 SDValue Add = DAG.getNode(ISD::FADD, dl, MVT::v2f64, Shuf, Sub);
5418 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Add,
Dale Johannesen1c15bf52008-10-21 20:50:01 +00005419 DAG.getIntPtrConstant(0));
5420}
5421
Bill Wendling8b8a6362009-01-17 03:56:04 +00005422// LowerUINT_TO_FP_i32 - 32-bit unsigned integer to float expansion.
5423SDValue X86TargetLowering::LowerUINT_TO_FP_i32(SDValue Op, SelectionDAG &DAG) {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005424 DebugLoc dl = Op.getDebugLoc();
Bill Wendling8b8a6362009-01-17 03:56:04 +00005425 // FP constant to bias correct the final result.
5426 SDValue Bias = DAG.getConstantFP(BitsToDouble(0x4330000000000000ULL),
Owen Anderson825b72b2009-08-11 20:47:22 +00005427 MVT::f64);
Bill Wendling8b8a6362009-01-17 03:56:04 +00005428
5429 // Load the 32-bit value into an XMM register.
Owen Anderson825b72b2009-08-11 20:47:22 +00005430 SDValue Load = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
5431 DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Bill Wendling8b8a6362009-01-17 03:56:04 +00005432 Op.getOperand(0),
5433 DAG.getIntPtrConstant(0)));
5434
Owen Anderson825b72b2009-08-11 20:47:22 +00005435 Load = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64,
5436 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f64, Load),
Bill Wendling8b8a6362009-01-17 03:56:04 +00005437 DAG.getIntPtrConstant(0));
5438
5439 // Or the load with the bias.
Owen Anderson825b72b2009-08-11 20:47:22 +00005440 SDValue Or = DAG.getNode(ISD::OR, dl, MVT::v2i64,
5441 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64,
Dale Johannesenace16102009-02-03 19:33:06 +00005442 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005443 MVT::v2f64, Load)),
5444 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64,
Dale Johannesenace16102009-02-03 19:33:06 +00005445 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005446 MVT::v2f64, Bias)));
5447 Or = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64,
5448 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f64, Or),
Bill Wendling8b8a6362009-01-17 03:56:04 +00005449 DAG.getIntPtrConstant(0));
5450
5451 // Subtract the bias.
Owen Anderson825b72b2009-08-11 20:47:22 +00005452 SDValue Sub = DAG.getNode(ISD::FSUB, dl, MVT::f64, Or, Bias);
Bill Wendling8b8a6362009-01-17 03:56:04 +00005453
5454 // Handle final rounding.
Owen Andersone50ed302009-08-10 22:56:29 +00005455 EVT DestVT = Op.getValueType();
Bill Wendling030939c2009-01-17 07:40:19 +00005456
Owen Anderson825b72b2009-08-11 20:47:22 +00005457 if (DestVT.bitsLT(MVT::f64)) {
Dale Johannesenace16102009-02-03 19:33:06 +00005458 return DAG.getNode(ISD::FP_ROUND, dl, DestVT, Sub,
Bill Wendling030939c2009-01-17 07:40:19 +00005459 DAG.getIntPtrConstant(0));
Owen Anderson825b72b2009-08-11 20:47:22 +00005460 } else if (DestVT.bitsGT(MVT::f64)) {
Dale Johannesenace16102009-02-03 19:33:06 +00005461 return DAG.getNode(ISD::FP_EXTEND, dl, DestVT, Sub);
Bill Wendling030939c2009-01-17 07:40:19 +00005462 }
5463
5464 // Handle final rounding.
5465 return Sub;
Bill Wendling8b8a6362009-01-17 03:56:04 +00005466}
5467
5468SDValue X86TargetLowering::LowerUINT_TO_FP(SDValue Op, SelectionDAG &DAG) {
Evan Chenga06ec9e2009-01-19 08:08:22 +00005469 SDValue N0 = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005470 DebugLoc dl = Op.getDebugLoc();
Bill Wendling8b8a6362009-01-17 03:56:04 +00005471
Evan Chenga06ec9e2009-01-19 08:08:22 +00005472 // Now not UINT_TO_FP is legal (it's marked custom), dag combiner won't
5473 // optimize it to a SINT_TO_FP when the sign bit is known zero. Perform
5474 // the optimization here.
5475 if (DAG.SignBitIsZero(N0))
Dale Johannesenace16102009-02-03 19:33:06 +00005476 return DAG.getNode(ISD::SINT_TO_FP, dl, Op.getValueType(), N0);
Evan Chenga06ec9e2009-01-19 08:08:22 +00005477
Owen Andersone50ed302009-08-10 22:56:29 +00005478 EVT SrcVT = N0.getValueType();
Owen Anderson825b72b2009-08-11 20:47:22 +00005479 if (SrcVT == MVT::i64) {
Eli Friedman36df4992009-05-27 00:47:34 +00005480 // We only handle SSE2 f64 target here; caller can expand the rest.
Owen Anderson825b72b2009-08-11 20:47:22 +00005481 if (Op.getValueType() != MVT::f64 || !X86ScalarSSEf64)
Daniel Dunbar82205572009-05-26 21:27:02 +00005482 return SDValue();
Bill Wendling030939c2009-01-17 07:40:19 +00005483
Bill Wendling8b8a6362009-01-17 03:56:04 +00005484 return LowerUINT_TO_FP_i64(Op, DAG);
Owen Anderson825b72b2009-08-11 20:47:22 +00005485 } else if (SrcVT == MVT::i32 && X86ScalarSSEf64) {
Bill Wendling8b8a6362009-01-17 03:56:04 +00005486 return LowerUINT_TO_FP_i32(Op, DAG);
5487 }
5488
Owen Anderson825b72b2009-08-11 20:47:22 +00005489 assert(SrcVT == MVT::i32 && "Unknown UINT_TO_FP to lower!");
Eli Friedman948e95a2009-05-23 09:59:16 +00005490
5491 // Make a 64-bit buffer, and use it to build an FILD.
Owen Anderson825b72b2009-08-11 20:47:22 +00005492 SDValue StackSlot = DAG.CreateStackTemporary(MVT::i64);
Eli Friedman948e95a2009-05-23 09:59:16 +00005493 SDValue WordOff = DAG.getConstant(4, getPointerTy());
5494 SDValue OffsetSlot = DAG.getNode(ISD::ADD, dl,
5495 getPointerTy(), StackSlot, WordOff);
5496 SDValue Store1 = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
David Greene67c9d422010-02-15 16:53:33 +00005497 StackSlot, NULL, 0, false, false, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +00005498 SDValue Store2 = DAG.getStore(Store1, dl, DAG.getConstant(0, MVT::i32),
David Greene67c9d422010-02-15 16:53:33 +00005499 OffsetSlot, NULL, 0, false, false, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +00005500 return BuildFILD(Op, MVT::i64, Store2, StackSlot, DAG);
Bill Wendling8b8a6362009-01-17 03:56:04 +00005501}
5502
Dan Gohman475871a2008-07-27 21:46:04 +00005503std::pair<SDValue,SDValue> X86TargetLowering::
Eli Friedman948e95a2009-05-23 09:59:16 +00005504FP_TO_INTHelper(SDValue Op, SelectionDAG &DAG, bool IsSigned) {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005505 DebugLoc dl = Op.getDebugLoc();
Eli Friedman948e95a2009-05-23 09:59:16 +00005506
Owen Andersone50ed302009-08-10 22:56:29 +00005507 EVT DstTy = Op.getValueType();
Eli Friedman948e95a2009-05-23 09:59:16 +00005508
5509 if (!IsSigned) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005510 assert(DstTy == MVT::i32 && "Unexpected FP_TO_UINT");
5511 DstTy = MVT::i64;
Eli Friedman948e95a2009-05-23 09:59:16 +00005512 }
5513
Owen Anderson825b72b2009-08-11 20:47:22 +00005514 assert(DstTy.getSimpleVT() <= MVT::i64 &&
5515 DstTy.getSimpleVT() >= MVT::i16 &&
Evan Cheng0db9fe62006-04-25 20:13:52 +00005516 "Unknown FP_TO_SINT to lower!");
Evan Cheng0db9fe62006-04-25 20:13:52 +00005517
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00005518 // These are really Legal.
Owen Anderson825b72b2009-08-11 20:47:22 +00005519 if (DstTy == MVT::i32 &&
Chris Lattner78631162008-01-16 06:24:21 +00005520 isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType()))
Dan Gohman475871a2008-07-27 21:46:04 +00005521 return std::make_pair(SDValue(), SDValue());
Dale Johannesen73328d12007-09-19 23:55:34 +00005522 if (Subtarget->is64Bit() &&
Owen Anderson825b72b2009-08-11 20:47:22 +00005523 DstTy == MVT::i64 &&
Eli Friedman36df4992009-05-27 00:47:34 +00005524 isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType()))
Dan Gohman475871a2008-07-27 21:46:04 +00005525 return std::make_pair(SDValue(), SDValue());
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00005526
Evan Cheng87c89352007-10-15 20:11:21 +00005527 // We lower FP->sint64 into FISTP64, followed by a load, all to a temporary
5528 // stack slot.
5529 MachineFunction &MF = DAG.getMachineFunction();
Eli Friedman948e95a2009-05-23 09:59:16 +00005530 unsigned MemSize = DstTy.getSizeInBits()/8;
David Greene3f2bf852009-11-12 20:49:22 +00005531 int SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize, false);
Dan Gohman475871a2008-07-27 21:46:04 +00005532 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Eric Christopherfd179292009-08-27 18:07:15 +00005533
Evan Cheng0db9fe62006-04-25 20:13:52 +00005534 unsigned Opc;
Owen Anderson825b72b2009-08-11 20:47:22 +00005535 switch (DstTy.getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00005536 default: llvm_unreachable("Invalid FP_TO_SINT to lower!");
Owen Anderson825b72b2009-08-11 20:47:22 +00005537 case MVT::i16: Opc = X86ISD::FP_TO_INT16_IN_MEM; break;
5538 case MVT::i32: Opc = X86ISD::FP_TO_INT32_IN_MEM; break;
5539 case MVT::i64: Opc = X86ISD::FP_TO_INT64_IN_MEM; break;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005540 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00005541
Dan Gohman475871a2008-07-27 21:46:04 +00005542 SDValue Chain = DAG.getEntryNode();
5543 SDValue Value = Op.getOperand(0);
Chris Lattner78631162008-01-16 06:24:21 +00005544 if (isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType())) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005545 assert(DstTy == MVT::i64 && "Invalid FP_TO_SINT to lower!");
Dale Johannesenace16102009-02-03 19:33:06 +00005546 Chain = DAG.getStore(Chain, dl, Value, StackSlot,
David Greene67c9d422010-02-15 16:53:33 +00005547 PseudoSourceValue::getFixedStack(SSFI), 0,
5548 false, false, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +00005549 SDVTList Tys = DAG.getVTList(Op.getOperand(0).getValueType(), MVT::Other);
Dan Gohman475871a2008-07-27 21:46:04 +00005550 SDValue Ops[] = {
Chris Lattner5a88b832007-02-25 07:10:00 +00005551 Chain, StackSlot, DAG.getValueType(Op.getOperand(0).getValueType())
5552 };
Dale Johannesenace16102009-02-03 19:33:06 +00005553 Value = DAG.getNode(X86ISD::FLD, dl, Tys, Ops, 3);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005554 Chain = Value.getValue(1);
David Greene3f2bf852009-11-12 20:49:22 +00005555 SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize, false);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005556 StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
5557 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00005558
Evan Cheng0db9fe62006-04-25 20:13:52 +00005559 // Build the FP_TO_INT*_IN_MEM
Dan Gohman475871a2008-07-27 21:46:04 +00005560 SDValue Ops[] = { Chain, Value, StackSlot };
Owen Anderson825b72b2009-08-11 20:47:22 +00005561 SDValue FIST = DAG.getNode(Opc, dl, MVT::Other, Ops, 3);
Evan Chengd9558e02006-01-06 00:43:03 +00005562
Chris Lattner27a6c732007-11-24 07:07:01 +00005563 return std::make_pair(FIST, StackSlot);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005564}
5565
Dan Gohman475871a2008-07-27 21:46:04 +00005566SDValue X86TargetLowering::LowerFP_TO_SINT(SDValue Op, SelectionDAG &DAG) {
Eli Friedman23ef1052009-06-06 03:57:58 +00005567 if (Op.getValueType().isVector()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005568 if (Op.getValueType() == MVT::v2i32 &&
5569 Op.getOperand(0).getValueType() == MVT::v2f64) {
Eli Friedman23ef1052009-06-06 03:57:58 +00005570 return Op;
5571 }
5572 return SDValue();
5573 }
5574
Eli Friedman948e95a2009-05-23 09:59:16 +00005575 std::pair<SDValue,SDValue> Vals = FP_TO_INTHelper(Op, DAG, true);
Dan Gohman475871a2008-07-27 21:46:04 +00005576 SDValue FIST = Vals.first, StackSlot = Vals.second;
Eli Friedman36df4992009-05-27 00:47:34 +00005577 // If FP_TO_INTHelper failed, the node is actually supposed to be Legal.
5578 if (FIST.getNode() == 0) return Op;
Scott Michelfdc40a02009-02-17 22:15:04 +00005579
Chris Lattner27a6c732007-11-24 07:07:01 +00005580 // Load the result.
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005581 return DAG.getLoad(Op.getValueType(), Op.getDebugLoc(),
David Greene67c9d422010-02-15 16:53:33 +00005582 FIST, StackSlot, NULL, 0, false, false, 0);
Chris Lattner27a6c732007-11-24 07:07:01 +00005583}
5584
Eli Friedman948e95a2009-05-23 09:59:16 +00005585SDValue X86TargetLowering::LowerFP_TO_UINT(SDValue Op, SelectionDAG &DAG) {
5586 std::pair<SDValue,SDValue> Vals = FP_TO_INTHelper(Op, DAG, false);
5587 SDValue FIST = Vals.first, StackSlot = Vals.second;
5588 assert(FIST.getNode() && "Unexpected failure");
5589
5590 // Load the result.
5591 return DAG.getLoad(Op.getValueType(), Op.getDebugLoc(),
David Greene67c9d422010-02-15 16:53:33 +00005592 FIST, StackSlot, NULL, 0, false, false, 0);
Eli Friedman948e95a2009-05-23 09:59:16 +00005593}
5594
Dan Gohman475871a2008-07-27 21:46:04 +00005595SDValue X86TargetLowering::LowerFABS(SDValue Op, SelectionDAG &DAG) {
Owen Andersona90b3dc2009-07-15 21:51:10 +00005596 LLVMContext *Context = DAG.getContext();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005597 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00005598 EVT VT = Op.getValueType();
5599 EVT EltVT = VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00005600 if (VT.isVector())
5601 EltVT = VT.getVectorElementType();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005602 std::vector<Constant*> CV;
Owen Anderson825b72b2009-08-11 20:47:22 +00005603 if (EltVT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005604 Constant *C = ConstantFP::get(*Context, APFloat(APInt(64, ~(1ULL << 63))));
Dan Gohman20382522007-07-10 00:05:58 +00005605 CV.push_back(C);
5606 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005607 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005608 Constant *C = ConstantFP::get(*Context, APFloat(APInt(32, ~(1U << 31))));
Dan Gohman20382522007-07-10 00:05:58 +00005609 CV.push_back(C);
5610 CV.push_back(C);
5611 CV.push_back(C);
5612 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005613 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00005614 Constant *C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00005615 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005616 SDValue Mask = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
David Greene67c9d422010-02-15 16:53:33 +00005617 PseudoSourceValue::getConstantPool(), 0,
5618 false, false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005619 return DAG.getNode(X86ISD::FAND, dl, VT, Op.getOperand(0), Mask);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005620}
5621
Dan Gohman475871a2008-07-27 21:46:04 +00005622SDValue X86TargetLowering::LowerFNEG(SDValue Op, SelectionDAG &DAG) {
Owen Andersona90b3dc2009-07-15 21:51:10 +00005623 LLVMContext *Context = DAG.getContext();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005624 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00005625 EVT VT = Op.getValueType();
5626 EVT EltVT = VT;
Duncan Sandsda9ad382009-09-06 19:29:07 +00005627 if (VT.isVector())
Duncan Sands83ec4b62008-06-06 12:08:01 +00005628 EltVT = VT.getVectorElementType();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005629 std::vector<Constant*> CV;
Owen Anderson825b72b2009-08-11 20:47:22 +00005630 if (EltVT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005631 Constant *C = ConstantFP::get(*Context, APFloat(APInt(64, 1ULL << 63)));
Dan Gohman20382522007-07-10 00:05:58 +00005632 CV.push_back(C);
5633 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005634 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005635 Constant *C = ConstantFP::get(*Context, APFloat(APInt(32, 1U << 31)));
Dan Gohman20382522007-07-10 00:05:58 +00005636 CV.push_back(C);
5637 CV.push_back(C);
5638 CV.push_back(C);
5639 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005640 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00005641 Constant *C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00005642 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005643 SDValue Mask = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
David Greene67c9d422010-02-15 16:53:33 +00005644 PseudoSourceValue::getConstantPool(), 0,
5645 false, false, 16);
Duncan Sands83ec4b62008-06-06 12:08:01 +00005646 if (VT.isVector()) {
Dale Johannesenace16102009-02-03 19:33:06 +00005647 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00005648 DAG.getNode(ISD::XOR, dl, MVT::v2i64,
5649 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64,
Dale Johannesenace16102009-02-03 19:33:06 +00005650 Op.getOperand(0)),
Owen Anderson825b72b2009-08-11 20:47:22 +00005651 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64, Mask)));
Evan Chengd4d01b72007-07-19 23:36:01 +00005652 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00005653 return DAG.getNode(X86ISD::FXOR, dl, VT, Op.getOperand(0), Mask);
Evan Chengd4d01b72007-07-19 23:36:01 +00005654 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00005655}
5656
Dan Gohman475871a2008-07-27 21:46:04 +00005657SDValue X86TargetLowering::LowerFCOPYSIGN(SDValue Op, SelectionDAG &DAG) {
Owen Andersona90b3dc2009-07-15 21:51:10 +00005658 LLVMContext *Context = DAG.getContext();
Dan Gohman475871a2008-07-27 21:46:04 +00005659 SDValue Op0 = Op.getOperand(0);
5660 SDValue Op1 = Op.getOperand(1);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005661 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00005662 EVT VT = Op.getValueType();
5663 EVT SrcVT = Op1.getValueType();
Evan Cheng73d6cf12007-01-05 21:37:56 +00005664
5665 // If second operand is smaller, extend it first.
Duncan Sands8e4eb092008-06-08 20:54:56 +00005666 if (SrcVT.bitsLT(VT)) {
Dale Johannesenace16102009-02-03 19:33:06 +00005667 Op1 = DAG.getNode(ISD::FP_EXTEND, dl, VT, Op1);
Evan Cheng73d6cf12007-01-05 21:37:56 +00005668 SrcVT = VT;
5669 }
Dale Johannesen61c7ef32007-10-21 01:07:44 +00005670 // And if it is bigger, shrink it first.
Duncan Sands8e4eb092008-06-08 20:54:56 +00005671 if (SrcVT.bitsGT(VT)) {
Dale Johannesenace16102009-02-03 19:33:06 +00005672 Op1 = DAG.getNode(ISD::FP_ROUND, dl, VT, Op1, DAG.getIntPtrConstant(1));
Dale Johannesen61c7ef32007-10-21 01:07:44 +00005673 SrcVT = VT;
Dale Johannesen61c7ef32007-10-21 01:07:44 +00005674 }
5675
5676 // At this point the operands and the result should have the same
5677 // type, and that won't be f80 since that is not custom lowered.
Evan Cheng73d6cf12007-01-05 21:37:56 +00005678
Evan Cheng68c47cb2007-01-05 07:55:56 +00005679 // First get the sign bit of second operand.
5680 std::vector<Constant*> CV;
Owen Anderson825b72b2009-08-11 20:47:22 +00005681 if (SrcVT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005682 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 1ULL << 63))));
5683 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 0))));
Evan Cheng68c47cb2007-01-05 07:55:56 +00005684 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005685 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 1U << 31))));
5686 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
5687 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
5688 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
Evan Cheng68c47cb2007-01-05 07:55:56 +00005689 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00005690 Constant *C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00005691 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005692 SDValue Mask1 = DAG.getLoad(SrcVT, dl, DAG.getEntryNode(), CPIdx,
David Greene67c9d422010-02-15 16:53:33 +00005693 PseudoSourceValue::getConstantPool(), 0,
5694 false, false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005695 SDValue SignBit = DAG.getNode(X86ISD::FAND, dl, SrcVT, Op1, Mask1);
Evan Cheng68c47cb2007-01-05 07:55:56 +00005696
5697 // Shift sign bit right or left if the two operands have different types.
Duncan Sands8e4eb092008-06-08 20:54:56 +00005698 if (SrcVT.bitsGT(VT)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005699 // Op0 is MVT::f32, Op1 is MVT::f64.
5700 SignBit = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2f64, SignBit);
5701 SignBit = DAG.getNode(X86ISD::FSRL, dl, MVT::v2f64, SignBit,
5702 DAG.getConstant(32, MVT::i32));
5703 SignBit = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v4f32, SignBit);
5704 SignBit = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f32, SignBit,
Chris Lattner0bd48932008-01-17 07:00:52 +00005705 DAG.getIntPtrConstant(0));
Evan Cheng68c47cb2007-01-05 07:55:56 +00005706 }
5707
Evan Cheng73d6cf12007-01-05 21:37:56 +00005708 // Clear first operand sign bit.
5709 CV.clear();
Owen Anderson825b72b2009-08-11 20:47:22 +00005710 if (VT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005711 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, ~(1ULL << 63)))));
5712 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 0))));
Evan Cheng73d6cf12007-01-05 21:37:56 +00005713 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005714 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, ~(1U << 31)))));
5715 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
5716 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
5717 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
Evan Cheng73d6cf12007-01-05 21:37:56 +00005718 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00005719 C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00005720 CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005721 SDValue Mask2 = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
David Greene67c9d422010-02-15 16:53:33 +00005722 PseudoSourceValue::getConstantPool(), 0,
5723 false, false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005724 SDValue Val = DAG.getNode(X86ISD::FAND, dl, VT, Op0, Mask2);
Evan Cheng73d6cf12007-01-05 21:37:56 +00005725
5726 // Or the value with the sign bit.
Dale Johannesenace16102009-02-03 19:33:06 +00005727 return DAG.getNode(X86ISD::FOR, dl, VT, Val, SignBit);
Evan Cheng68c47cb2007-01-05 07:55:56 +00005728}
5729
Dan Gohman076aee32009-03-04 19:44:21 +00005730/// Emit nodes that will be selected as "test Op0,Op0", or something
5731/// equivalent.
Dan Gohman31125812009-03-07 01:58:32 +00005732SDValue X86TargetLowering::EmitTest(SDValue Op, unsigned X86CC,
5733 SelectionDAG &DAG) {
Dan Gohman076aee32009-03-04 19:44:21 +00005734 DebugLoc dl = Op.getDebugLoc();
5735
Dan Gohman31125812009-03-07 01:58:32 +00005736 // CF and OF aren't always set the way we want. Determine which
5737 // of these we need.
5738 bool NeedCF = false;
5739 bool NeedOF = false;
5740 switch (X86CC) {
5741 case X86::COND_A: case X86::COND_AE:
5742 case X86::COND_B: case X86::COND_BE:
5743 NeedCF = true;
5744 break;
5745 case X86::COND_G: case X86::COND_GE:
5746 case X86::COND_L: case X86::COND_LE:
5747 case X86::COND_O: case X86::COND_NO:
5748 NeedOF = true;
5749 break;
5750 default: break;
5751 }
5752
Dan Gohman076aee32009-03-04 19:44:21 +00005753 // See if we can use the EFLAGS value from the operand instead of
Dan Gohman31125812009-03-07 01:58:32 +00005754 // doing a separate TEST. TEST always sets OF and CF to 0, so unless
5755 // we prove that the arithmetic won't overflow, we can't use OF or CF.
5756 if (Op.getResNo() == 0 && !NeedOF && !NeedCF) {
Dan Gohman076aee32009-03-04 19:44:21 +00005757 unsigned Opcode = 0;
Dan Gohman51bb4742009-03-05 21:29:28 +00005758 unsigned NumOperands = 0;
Dan Gohman076aee32009-03-04 19:44:21 +00005759 switch (Op.getNode()->getOpcode()) {
5760 case ISD::ADD:
5761 // Due to an isel shortcoming, be conservative if this add is likely to
5762 // be selected as part of a load-modify-store instruction. When the root
5763 // node in a match is a store, isel doesn't know how to remap non-chain
5764 // non-flag uses of other nodes in the match, such as the ADD in this
5765 // case. This leads to the ADD being left around and reselected, with
5766 // the result being two adds in the output.
5767 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
5768 UE = Op.getNode()->use_end(); UI != UE; ++UI)
5769 if (UI->getOpcode() == ISD::STORE)
5770 goto default_case;
Dan Gohman076aee32009-03-04 19:44:21 +00005771 if (ConstantSDNode *C =
Dan Gohman4bfcf2a2009-03-05 19:32:48 +00005772 dyn_cast<ConstantSDNode>(Op.getNode()->getOperand(1))) {
5773 // An add of one will be selected as an INC.
Dan Gohman076aee32009-03-04 19:44:21 +00005774 if (C->getAPIntValue() == 1) {
5775 Opcode = X86ISD::INC;
Dan Gohman51bb4742009-03-05 21:29:28 +00005776 NumOperands = 1;
Dan Gohman076aee32009-03-04 19:44:21 +00005777 break;
5778 }
Dan Gohman4bfcf2a2009-03-05 19:32:48 +00005779 // An add of negative one (subtract of one) will be selected as a DEC.
5780 if (C->getAPIntValue().isAllOnesValue()) {
5781 Opcode = X86ISD::DEC;
Dan Gohman51bb4742009-03-05 21:29:28 +00005782 NumOperands = 1;
Dan Gohman4bfcf2a2009-03-05 19:32:48 +00005783 break;
5784 }
5785 }
Dan Gohman076aee32009-03-04 19:44:21 +00005786 // Otherwise use a regular EFLAGS-setting add.
5787 Opcode = X86ISD::ADD;
Dan Gohman51bb4742009-03-05 21:29:28 +00005788 NumOperands = 2;
Dan Gohman076aee32009-03-04 19:44:21 +00005789 break;
Dan Gohmane220c4b2009-09-18 19:59:53 +00005790 case ISD::AND: {
5791 // If the primary and result isn't used, don't bother using X86ISD::AND,
5792 // because a TEST instruction will be better.
5793 bool NonFlagUse = false;
5794 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
Evan Cheng17751da2010-01-07 00:54:06 +00005795 UE = Op.getNode()->use_end(); UI != UE; ++UI) {
5796 SDNode *User = *UI;
5797 unsigned UOpNo = UI.getOperandNo();
5798 if (User->getOpcode() == ISD::TRUNCATE && User->hasOneUse()) {
5799 // Look pass truncate.
5800 UOpNo = User->use_begin().getOperandNo();
5801 User = *User->use_begin();
5802 }
5803 if (User->getOpcode() != ISD::BRCOND &&
5804 User->getOpcode() != ISD::SETCC &&
5805 (User->getOpcode() != ISD::SELECT || UOpNo != 0)) {
Dan Gohmane220c4b2009-09-18 19:59:53 +00005806 NonFlagUse = true;
5807 break;
5808 }
Evan Cheng17751da2010-01-07 00:54:06 +00005809 }
Dan Gohmane220c4b2009-09-18 19:59:53 +00005810 if (!NonFlagUse)
5811 break;
5812 }
5813 // FALL THROUGH
Dan Gohman076aee32009-03-04 19:44:21 +00005814 case ISD::SUB:
Dan Gohmane220c4b2009-09-18 19:59:53 +00005815 case ISD::OR:
5816 case ISD::XOR:
5817 // Due to the ISEL shortcoming noted above, be conservative if this op is
Dan Gohman076aee32009-03-04 19:44:21 +00005818 // likely to be selected as part of a load-modify-store instruction.
5819 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
5820 UE = Op.getNode()->use_end(); UI != UE; ++UI)
5821 if (UI->getOpcode() == ISD::STORE)
5822 goto default_case;
Dan Gohmane220c4b2009-09-18 19:59:53 +00005823 // Otherwise use a regular EFLAGS-setting instruction.
5824 switch (Op.getNode()->getOpcode()) {
5825 case ISD::SUB: Opcode = X86ISD::SUB; break;
5826 case ISD::OR: Opcode = X86ISD::OR; break;
5827 case ISD::XOR: Opcode = X86ISD::XOR; break;
5828 case ISD::AND: Opcode = X86ISD::AND; break;
5829 default: llvm_unreachable("unexpected operator!");
5830 }
Dan Gohman51bb4742009-03-05 21:29:28 +00005831 NumOperands = 2;
Dan Gohman076aee32009-03-04 19:44:21 +00005832 break;
5833 case X86ISD::ADD:
5834 case X86ISD::SUB:
5835 case X86ISD::INC:
5836 case X86ISD::DEC:
Dan Gohmane220c4b2009-09-18 19:59:53 +00005837 case X86ISD::OR:
5838 case X86ISD::XOR:
5839 case X86ISD::AND:
Dan Gohman076aee32009-03-04 19:44:21 +00005840 return SDValue(Op.getNode(), 1);
5841 default:
5842 default_case:
5843 break;
5844 }
5845 if (Opcode != 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005846 SDVTList VTs = DAG.getVTList(Op.getValueType(), MVT::i32);
Dan Gohman076aee32009-03-04 19:44:21 +00005847 SmallVector<SDValue, 4> Ops;
Dan Gohman31125812009-03-07 01:58:32 +00005848 for (unsigned i = 0; i != NumOperands; ++i)
Dan Gohman076aee32009-03-04 19:44:21 +00005849 Ops.push_back(Op.getOperand(i));
Dan Gohmanfc166572009-04-09 23:54:40 +00005850 SDValue New = DAG.getNode(Opcode, dl, VTs, &Ops[0], NumOperands);
Dan Gohman076aee32009-03-04 19:44:21 +00005851 DAG.ReplaceAllUsesWith(Op, New);
5852 return SDValue(New.getNode(), 1);
5853 }
5854 }
5855
5856 // Otherwise just emit a CMP with 0, which is the TEST pattern.
Owen Anderson825b72b2009-08-11 20:47:22 +00005857 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op,
Dan Gohman076aee32009-03-04 19:44:21 +00005858 DAG.getConstant(0, Op.getValueType()));
5859}
5860
5861/// Emit nodes that will be selected as "cmp Op0,Op1", or something
5862/// equivalent.
Dan Gohman31125812009-03-07 01:58:32 +00005863SDValue X86TargetLowering::EmitCmp(SDValue Op0, SDValue Op1, unsigned X86CC,
5864 SelectionDAG &DAG) {
Dan Gohman076aee32009-03-04 19:44:21 +00005865 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op1))
5866 if (C->getAPIntValue() == 0)
Dan Gohman31125812009-03-07 01:58:32 +00005867 return EmitTest(Op0, X86CC, DAG);
Dan Gohman076aee32009-03-04 19:44:21 +00005868
5869 DebugLoc dl = Op0.getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00005870 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op0, Op1);
Dan Gohman076aee32009-03-04 19:44:21 +00005871}
5872
Evan Chengd40d03e2010-01-06 19:38:29 +00005873/// LowerToBT - Result of 'and' is compared against zero. Turn it into a BT node
5874/// if it's possible.
5875static SDValue LowerToBT(SDValue Op0, ISD::CondCode CC,
Evan Cheng54de3ea2010-01-05 06:52:31 +00005876 DebugLoc dl, SelectionDAG &DAG) {
Evan Chengd40d03e2010-01-06 19:38:29 +00005877 SDValue LHS, RHS;
5878 if (Op0.getOperand(1).getOpcode() == ISD::SHL) {
5879 if (ConstantSDNode *Op010C =
5880 dyn_cast<ConstantSDNode>(Op0.getOperand(1).getOperand(0)))
5881 if (Op010C->getZExtValue() == 1) {
5882 LHS = Op0.getOperand(0);
5883 RHS = Op0.getOperand(1).getOperand(1);
Dan Gohmane5af2d32009-01-29 01:59:02 +00005884 }
Evan Chengd40d03e2010-01-06 19:38:29 +00005885 } else if (Op0.getOperand(0).getOpcode() == ISD::SHL) {
5886 if (ConstantSDNode *Op000C =
5887 dyn_cast<ConstantSDNode>(Op0.getOperand(0).getOperand(0)))
5888 if (Op000C->getZExtValue() == 1) {
5889 LHS = Op0.getOperand(1);
5890 RHS = Op0.getOperand(0).getOperand(1);
5891 }
5892 } else if (Op0.getOperand(1).getOpcode() == ISD::Constant) {
5893 ConstantSDNode *AndRHS = cast<ConstantSDNode>(Op0.getOperand(1));
5894 SDValue AndLHS = Op0.getOperand(0);
5895 if (AndRHS->getZExtValue() == 1 && AndLHS.getOpcode() == ISD::SRL) {
5896 LHS = AndLHS.getOperand(0);
5897 RHS = AndLHS.getOperand(1);
Dan Gohmane5af2d32009-01-29 01:59:02 +00005898 }
Evan Chengd40d03e2010-01-06 19:38:29 +00005899 }
Evan Cheng0488db92007-09-25 01:57:46 +00005900
Evan Chengd40d03e2010-01-06 19:38:29 +00005901 if (LHS.getNode()) {
5902 // If LHS is i8, promote it to i16 with any_extend. There is no i8 BT
5903 // instruction. Since the shift amount is in-range-or-undefined, we know
5904 // that doing a bittest on the i16 value is ok. We extend to i32 because
5905 // the encoding for the i16 version is larger than the i32 version.
5906 if (LHS.getValueType() == MVT::i8)
5907 LHS = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, LHS);
Chris Lattnere55484e2008-12-25 05:34:37 +00005908
Evan Chengd40d03e2010-01-06 19:38:29 +00005909 // If the operand types disagree, extend the shift amount to match. Since
5910 // BT ignores high bits (like shifts) we can use anyextend.
5911 if (LHS.getValueType() != RHS.getValueType())
5912 RHS = DAG.getNode(ISD::ANY_EXTEND, dl, LHS.getValueType(), RHS);
Dan Gohmane5af2d32009-01-29 01:59:02 +00005913
Evan Chengd40d03e2010-01-06 19:38:29 +00005914 SDValue BT = DAG.getNode(X86ISD::BT, dl, MVT::i32, LHS, RHS);
5915 unsigned Cond = CC == ISD::SETEQ ? X86::COND_AE : X86::COND_B;
5916 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
5917 DAG.getConstant(Cond, MVT::i8), BT);
Chris Lattnere55484e2008-12-25 05:34:37 +00005918 }
5919
Evan Cheng54de3ea2010-01-05 06:52:31 +00005920 return SDValue();
5921}
5922
5923SDValue X86TargetLowering::LowerSETCC(SDValue Op, SelectionDAG &DAG) {
5924 assert(Op.getValueType() == MVT::i8 && "SetCC type must be 8-bit integer");
5925 SDValue Op0 = Op.getOperand(0);
5926 SDValue Op1 = Op.getOperand(1);
5927 DebugLoc dl = Op.getDebugLoc();
5928 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(2))->get();
5929
5930 // Optimize to BT if possible.
Evan Chengd40d03e2010-01-06 19:38:29 +00005931 // Lower (X & (1 << N)) == 0 to BT(X, N).
5932 // Lower ((X >>u N) & 1) != 0 to BT(X, N).
5933 // Lower ((X >>s N) & 1) != 0 to BT(X, N).
5934 if (Op0.getOpcode() == ISD::AND &&
5935 Op0.hasOneUse() &&
5936 Op1.getOpcode() == ISD::Constant &&
5937 cast<ConstantSDNode>(Op1)->getZExtValue() == 0 &&
5938 (CC == ISD::SETEQ || CC == ISD::SETNE)) {
5939 SDValue NewSetCC = LowerToBT(Op0, CC, dl, DAG);
5940 if (NewSetCC.getNode())
5941 return NewSetCC;
5942 }
Evan Cheng54de3ea2010-01-05 06:52:31 +00005943
Chris Lattnere55484e2008-12-25 05:34:37 +00005944 bool isFP = Op.getOperand(1).getValueType().isFloatingPoint();
5945 unsigned X86CC = TranslateX86CC(CC, isFP, Op0, Op1, DAG);
Dan Gohman1a492952009-10-20 16:22:37 +00005946 if (X86CC == X86::COND_INVALID)
5947 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00005948
Dan Gohman31125812009-03-07 01:58:32 +00005949 SDValue Cond = EmitCmp(Op0, Op1, X86CC, DAG);
Evan Chengad9c0a32009-12-15 00:53:42 +00005950
5951 // Use sbb x, x to materialize carry bit into a GPR.
Evan Cheng2e489c42009-12-16 00:53:11 +00005952 if (X86CC == X86::COND_B)
Evan Chengad9c0a32009-12-15 00:53:42 +00005953 return DAG.getNode(ISD::AND, dl, MVT::i8,
5954 DAG.getNode(X86ISD::SETCC_CARRY, dl, MVT::i8,
5955 DAG.getConstant(X86CC, MVT::i8), Cond),
5956 DAG.getConstant(1, MVT::i8));
Evan Chengad9c0a32009-12-15 00:53:42 +00005957
Owen Anderson825b72b2009-08-11 20:47:22 +00005958 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
5959 DAG.getConstant(X86CC, MVT::i8), Cond);
Evan Cheng0488db92007-09-25 01:57:46 +00005960}
5961
Dan Gohman475871a2008-07-27 21:46:04 +00005962SDValue X86TargetLowering::LowerVSETCC(SDValue Op, SelectionDAG &DAG) {
5963 SDValue Cond;
5964 SDValue Op0 = Op.getOperand(0);
5965 SDValue Op1 = Op.getOperand(1);
5966 SDValue CC = Op.getOperand(2);
Owen Andersone50ed302009-08-10 22:56:29 +00005967 EVT VT = Op.getValueType();
Nate Begeman30a0de92008-07-17 16:51:19 +00005968 ISD::CondCode SetCCOpcode = cast<CondCodeSDNode>(CC)->get();
5969 bool isFP = Op.getOperand(1).getValueType().isFloatingPoint();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005970 DebugLoc dl = Op.getDebugLoc();
Nate Begeman30a0de92008-07-17 16:51:19 +00005971
5972 if (isFP) {
5973 unsigned SSECC = 8;
Owen Andersone50ed302009-08-10 22:56:29 +00005974 EVT VT0 = Op0.getValueType();
Owen Anderson825b72b2009-08-11 20:47:22 +00005975 assert(VT0 == MVT::v4f32 || VT0 == MVT::v2f64);
5976 unsigned Opc = VT0 == MVT::v4f32 ? X86ISD::CMPPS : X86ISD::CMPPD;
Nate Begeman30a0de92008-07-17 16:51:19 +00005977 bool Swap = false;
5978
5979 switch (SetCCOpcode) {
5980 default: break;
Nate Begemanfb8ead02008-07-25 19:05:58 +00005981 case ISD::SETOEQ:
Nate Begeman30a0de92008-07-17 16:51:19 +00005982 case ISD::SETEQ: SSECC = 0; break;
Scott Michelfdc40a02009-02-17 22:15:04 +00005983 case ISD::SETOGT:
Nate Begeman30a0de92008-07-17 16:51:19 +00005984 case ISD::SETGT: Swap = true; // Fallthrough
5985 case ISD::SETLT:
5986 case ISD::SETOLT: SSECC = 1; break;
5987 case ISD::SETOGE:
5988 case ISD::SETGE: Swap = true; // Fallthrough
5989 case ISD::SETLE:
5990 case ISD::SETOLE: SSECC = 2; break;
5991 case ISD::SETUO: SSECC = 3; break;
Nate Begemanfb8ead02008-07-25 19:05:58 +00005992 case ISD::SETUNE:
Nate Begeman30a0de92008-07-17 16:51:19 +00005993 case ISD::SETNE: SSECC = 4; break;
5994 case ISD::SETULE: Swap = true;
5995 case ISD::SETUGE: SSECC = 5; break;
5996 case ISD::SETULT: Swap = true;
5997 case ISD::SETUGT: SSECC = 6; break;
5998 case ISD::SETO: SSECC = 7; break;
5999 }
6000 if (Swap)
6001 std::swap(Op0, Op1);
6002
Nate Begemanfb8ead02008-07-25 19:05:58 +00006003 // In the two special cases we can't handle, emit two comparisons.
Nate Begeman30a0de92008-07-17 16:51:19 +00006004 if (SSECC == 8) {
Nate Begemanfb8ead02008-07-25 19:05:58 +00006005 if (SetCCOpcode == ISD::SETUEQ) {
Dan Gohman475871a2008-07-27 21:46:04 +00006006 SDValue UNORD, EQ;
Owen Anderson825b72b2009-08-11 20:47:22 +00006007 UNORD = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(3, MVT::i8));
6008 EQ = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(0, MVT::i8));
Dale Johannesenace16102009-02-03 19:33:06 +00006009 return DAG.getNode(ISD::OR, dl, VT, UNORD, EQ);
Nate Begemanfb8ead02008-07-25 19:05:58 +00006010 }
6011 else if (SetCCOpcode == ISD::SETONE) {
Dan Gohman475871a2008-07-27 21:46:04 +00006012 SDValue ORD, NEQ;
Owen Anderson825b72b2009-08-11 20:47:22 +00006013 ORD = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(7, MVT::i8));
6014 NEQ = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(4, MVT::i8));
Dale Johannesenace16102009-02-03 19:33:06 +00006015 return DAG.getNode(ISD::AND, dl, VT, ORD, NEQ);
Nate Begemanfb8ead02008-07-25 19:05:58 +00006016 }
Torok Edwinc23197a2009-07-14 16:55:14 +00006017 llvm_unreachable("Illegal FP comparison");
Nate Begeman30a0de92008-07-17 16:51:19 +00006018 }
6019 // Handle all other FP comparisons here.
Owen Anderson825b72b2009-08-11 20:47:22 +00006020 return DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(SSECC, MVT::i8));
Nate Begeman30a0de92008-07-17 16:51:19 +00006021 }
Scott Michelfdc40a02009-02-17 22:15:04 +00006022
Nate Begeman30a0de92008-07-17 16:51:19 +00006023 // We are handling one of the integer comparisons here. Since SSE only has
6024 // GT and EQ comparisons for integer, swapping operands and multiple
6025 // operations may be required for some comparisons.
6026 unsigned Opc = 0, EQOpc = 0, GTOpc = 0;
6027 bool Swap = false, Invert = false, FlipSigns = false;
Scott Michelfdc40a02009-02-17 22:15:04 +00006028
Owen Anderson825b72b2009-08-11 20:47:22 +00006029 switch (VT.getSimpleVT().SimpleTy) {
Nate Begeman30a0de92008-07-17 16:51:19 +00006030 default: break;
Owen Anderson825b72b2009-08-11 20:47:22 +00006031 case MVT::v8i8:
6032 case MVT::v16i8: EQOpc = X86ISD::PCMPEQB; GTOpc = X86ISD::PCMPGTB; break;
6033 case MVT::v4i16:
6034 case MVT::v8i16: EQOpc = X86ISD::PCMPEQW; GTOpc = X86ISD::PCMPGTW; break;
6035 case MVT::v2i32:
6036 case MVT::v4i32: EQOpc = X86ISD::PCMPEQD; GTOpc = X86ISD::PCMPGTD; break;
6037 case MVT::v2i64: EQOpc = X86ISD::PCMPEQQ; GTOpc = X86ISD::PCMPGTQ; break;
Nate Begeman30a0de92008-07-17 16:51:19 +00006038 }
Scott Michelfdc40a02009-02-17 22:15:04 +00006039
Nate Begeman30a0de92008-07-17 16:51:19 +00006040 switch (SetCCOpcode) {
6041 default: break;
6042 case ISD::SETNE: Invert = true;
6043 case ISD::SETEQ: Opc = EQOpc; break;
6044 case ISD::SETLT: Swap = true;
6045 case ISD::SETGT: Opc = GTOpc; break;
6046 case ISD::SETGE: Swap = true;
6047 case ISD::SETLE: Opc = GTOpc; Invert = true; break;
6048 case ISD::SETULT: Swap = true;
6049 case ISD::SETUGT: Opc = GTOpc; FlipSigns = true; break;
6050 case ISD::SETUGE: Swap = true;
6051 case ISD::SETULE: Opc = GTOpc; FlipSigns = true; Invert = true; break;
6052 }
6053 if (Swap)
6054 std::swap(Op0, Op1);
Scott Michelfdc40a02009-02-17 22:15:04 +00006055
Nate Begeman30a0de92008-07-17 16:51:19 +00006056 // Since SSE has no unsigned integer comparisons, we need to flip the sign
6057 // bits of the inputs before performing those operations.
6058 if (FlipSigns) {
Owen Andersone50ed302009-08-10 22:56:29 +00006059 EVT EltVT = VT.getVectorElementType();
Duncan Sandsb0d5cdd2009-02-01 18:06:53 +00006060 SDValue SignBit = DAG.getConstant(APInt::getSignBit(EltVT.getSizeInBits()),
6061 EltVT);
Dan Gohman475871a2008-07-27 21:46:04 +00006062 std::vector<SDValue> SignBits(VT.getVectorNumElements(), SignBit);
Evan Chenga87008d2009-02-25 22:49:59 +00006063 SDValue SignVec = DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &SignBits[0],
6064 SignBits.size());
Dale Johannesenace16102009-02-03 19:33:06 +00006065 Op0 = DAG.getNode(ISD::XOR, dl, VT, Op0, SignVec);
6066 Op1 = DAG.getNode(ISD::XOR, dl, VT, Op1, SignVec);
Nate Begeman30a0de92008-07-17 16:51:19 +00006067 }
Scott Michelfdc40a02009-02-17 22:15:04 +00006068
Dale Johannesenace16102009-02-03 19:33:06 +00006069 SDValue Result = DAG.getNode(Opc, dl, VT, Op0, Op1);
Nate Begeman30a0de92008-07-17 16:51:19 +00006070
6071 // If the logical-not of the result is required, perform that now.
Bob Wilson4c245462009-01-22 17:39:32 +00006072 if (Invert)
Dale Johannesenace16102009-02-03 19:33:06 +00006073 Result = DAG.getNOT(dl, Result, VT);
Bob Wilson4c245462009-01-22 17:39:32 +00006074
Nate Begeman30a0de92008-07-17 16:51:19 +00006075 return Result;
6076}
Evan Cheng0488db92007-09-25 01:57:46 +00006077
Evan Cheng370e5342008-12-03 08:38:43 +00006078// isX86LogicalCmp - Return true if opcode is a X86 logical comparison.
Dan Gohman076aee32009-03-04 19:44:21 +00006079static bool isX86LogicalCmp(SDValue Op) {
6080 unsigned Opc = Op.getNode()->getOpcode();
6081 if (Opc == X86ISD::CMP || Opc == X86ISD::COMI || Opc == X86ISD::UCOMI)
6082 return true;
6083 if (Op.getResNo() == 1 &&
6084 (Opc == X86ISD::ADD ||
6085 Opc == X86ISD::SUB ||
6086 Opc == X86ISD::SMUL ||
6087 Opc == X86ISD::UMUL ||
6088 Opc == X86ISD::INC ||
Dan Gohmane220c4b2009-09-18 19:59:53 +00006089 Opc == X86ISD::DEC ||
6090 Opc == X86ISD::OR ||
6091 Opc == X86ISD::XOR ||
6092 Opc == X86ISD::AND))
Dan Gohman076aee32009-03-04 19:44:21 +00006093 return true;
6094
6095 return false;
Evan Cheng370e5342008-12-03 08:38:43 +00006096}
6097
Dan Gohman475871a2008-07-27 21:46:04 +00006098SDValue X86TargetLowering::LowerSELECT(SDValue Op, SelectionDAG &DAG) {
Evan Cheng734503b2006-09-11 02:19:56 +00006099 bool addTest = true;
Dan Gohman475871a2008-07-27 21:46:04 +00006100 SDValue Cond = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006101 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00006102 SDValue CC;
Evan Cheng9bba8942006-01-26 02:13:10 +00006103
Dan Gohman1a492952009-10-20 16:22:37 +00006104 if (Cond.getOpcode() == ISD::SETCC) {
6105 SDValue NewCond = LowerSETCC(Cond, DAG);
6106 if (NewCond.getNode())
6107 Cond = NewCond;
6108 }
Evan Cheng734503b2006-09-11 02:19:56 +00006109
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00006110 // (select (x == 0), -1, 0) -> (sign_bit (x - 1))
6111 SDValue Op1 = Op.getOperand(1);
6112 SDValue Op2 = Op.getOperand(2);
6113 if (Cond.getOpcode() == X86ISD::SETCC &&
6114 cast<ConstantSDNode>(Cond.getOperand(0))->getZExtValue() == X86::COND_E) {
6115 SDValue Cmp = Cond.getOperand(1);
6116 if (Cmp.getOpcode() == X86ISD::CMP) {
6117 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(Op1);
6118 ConstantSDNode *N2C = dyn_cast<ConstantSDNode>(Op2);
6119 ConstantSDNode *RHSC =
6120 dyn_cast<ConstantSDNode>(Cmp.getOperand(1).getNode());
6121 if (N1C && N1C->isAllOnesValue() &&
6122 N2C && N2C->isNullValue() &&
6123 RHSC && RHSC->isNullValue()) {
6124 SDValue CmpOp0 = Cmp.getOperand(0);
Evan Cheng5fef8bc2010-01-28 01:57:22 +00006125 Cmp = DAG.getNode(X86ISD::CMP, dl, CmpOp0.getValueType(),
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00006126 CmpOp0, DAG.getConstant(1, CmpOp0.getValueType()));
6127 return DAG.getNode(X86ISD::SETCC_CARRY, dl, Op.getValueType(),
6128 DAG.getConstant(X86::COND_B, MVT::i8), Cmp);
6129 }
6130 }
6131 }
6132
Evan Chengad9c0a32009-12-15 00:53:42 +00006133 // Look pass (and (setcc_carry (cmp ...)), 1).
6134 if (Cond.getOpcode() == ISD::AND &&
6135 Cond.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY) {
6136 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Cond.getOperand(1));
6137 if (C && C->getAPIntValue() == 1)
6138 Cond = Cond.getOperand(0);
6139 }
6140
Evan Cheng3f41d662007-10-08 22:16:29 +00006141 // If condition flag is set by a X86ISD::CMP, then use it as the condition
6142 // setting operand in place of the X86ISD::SETCC.
Evan Chengad9c0a32009-12-15 00:53:42 +00006143 if (Cond.getOpcode() == X86ISD::SETCC ||
6144 Cond.getOpcode() == X86ISD::SETCC_CARRY) {
Evan Cheng734503b2006-09-11 02:19:56 +00006145 CC = Cond.getOperand(0);
6146
Dan Gohman475871a2008-07-27 21:46:04 +00006147 SDValue Cmp = Cond.getOperand(1);
Evan Cheng734503b2006-09-11 02:19:56 +00006148 unsigned Opc = Cmp.getOpcode();
Owen Andersone50ed302009-08-10 22:56:29 +00006149 EVT VT = Op.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00006150
Evan Cheng3f41d662007-10-08 22:16:29 +00006151 bool IllegalFPCMov = false;
Duncan Sands83ec4b62008-06-06 12:08:01 +00006152 if (VT.isFloatingPoint() && !VT.isVector() &&
Chris Lattner78631162008-01-16 06:24:21 +00006153 !isScalarFPTypeInSSEReg(VT)) // FPStack?
Dan Gohman7810bfe2008-09-26 21:54:37 +00006154 IllegalFPCMov = !hasFPCMov(cast<ConstantSDNode>(CC)->getSExtValue());
Scott Michelfdc40a02009-02-17 22:15:04 +00006155
Chris Lattnerd1980a52009-03-12 06:52:53 +00006156 if ((isX86LogicalCmp(Cmp) && !IllegalFPCMov) ||
6157 Opc == X86ISD::BT) { // FIXME
Evan Cheng3f41d662007-10-08 22:16:29 +00006158 Cond = Cmp;
Evan Cheng0488db92007-09-25 01:57:46 +00006159 addTest = false;
6160 }
6161 }
6162
6163 if (addTest) {
Evan Chengd40d03e2010-01-06 19:38:29 +00006164 // Look pass the truncate.
6165 if (Cond.getOpcode() == ISD::TRUNCATE)
6166 Cond = Cond.getOperand(0);
6167
6168 // We know the result of AND is compared against zero. Try to match
6169 // it to BT.
6170 if (Cond.getOpcode() == ISD::AND && Cond.hasOneUse()) {
6171 SDValue NewSetCC = LowerToBT(Cond, ISD::SETNE, dl, DAG);
6172 if (NewSetCC.getNode()) {
6173 CC = NewSetCC.getOperand(0);
6174 Cond = NewSetCC.getOperand(1);
6175 addTest = false;
6176 }
6177 }
6178 }
6179
6180 if (addTest) {
Owen Anderson825b72b2009-08-11 20:47:22 +00006181 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Dan Gohman31125812009-03-07 01:58:32 +00006182 Cond = EmitTest(Cond, X86::COND_NE, DAG);
Evan Cheng0488db92007-09-25 01:57:46 +00006183 }
6184
Evan Cheng0488db92007-09-25 01:57:46 +00006185 // X86ISD::CMOV means set the result (which is operand 1) to the RHS if
6186 // condition is true.
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00006187 SDVTList VTs = DAG.getVTList(Op.getValueType(), MVT::Flag);
6188 SDValue Ops[] = { Op2, Op1, CC, Cond };
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00006189 return DAG.getNode(X86ISD::CMOV, dl, VTs, Ops, array_lengthof(Ops));
Evan Cheng0488db92007-09-25 01:57:46 +00006190}
6191
Evan Cheng370e5342008-12-03 08:38:43 +00006192// isAndOrOfSingleUseSetCCs - Return true if node is an ISD::AND or
6193// ISD::OR of two X86ISD::SETCC nodes each of which has no other use apart
6194// from the AND / OR.
6195static bool isAndOrOfSetCCs(SDValue Op, unsigned &Opc) {
6196 Opc = Op.getOpcode();
6197 if (Opc != ISD::OR && Opc != ISD::AND)
6198 return false;
6199 return (Op.getOperand(0).getOpcode() == X86ISD::SETCC &&
6200 Op.getOperand(0).hasOneUse() &&
6201 Op.getOperand(1).getOpcode() == X86ISD::SETCC &&
6202 Op.getOperand(1).hasOneUse());
6203}
6204
Evan Cheng961d6d42009-02-02 08:19:07 +00006205// isXor1OfSetCC - Return true if node is an ISD::XOR of a X86ISD::SETCC and
6206// 1 and that the SETCC node has a single use.
Evan Cheng67ad9db2009-02-02 08:07:36 +00006207static bool isXor1OfSetCC(SDValue Op) {
6208 if (Op.getOpcode() != ISD::XOR)
6209 return false;
6210 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(Op.getOperand(1));
6211 if (N1C && N1C->getAPIntValue() == 1) {
6212 return Op.getOperand(0).getOpcode() == X86ISD::SETCC &&
6213 Op.getOperand(0).hasOneUse();
6214 }
6215 return false;
6216}
6217
Dan Gohman475871a2008-07-27 21:46:04 +00006218SDValue X86TargetLowering::LowerBRCOND(SDValue Op, SelectionDAG &DAG) {
Evan Cheng734503b2006-09-11 02:19:56 +00006219 bool addTest = true;
Dan Gohman475871a2008-07-27 21:46:04 +00006220 SDValue Chain = Op.getOperand(0);
6221 SDValue Cond = Op.getOperand(1);
6222 SDValue Dest = Op.getOperand(2);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006223 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00006224 SDValue CC;
Evan Cheng734503b2006-09-11 02:19:56 +00006225
Dan Gohman1a492952009-10-20 16:22:37 +00006226 if (Cond.getOpcode() == ISD::SETCC) {
6227 SDValue NewCond = LowerSETCC(Cond, DAG);
6228 if (NewCond.getNode())
6229 Cond = NewCond;
6230 }
Chris Lattnere55484e2008-12-25 05:34:37 +00006231#if 0
6232 // FIXME: LowerXALUO doesn't handle these!!
Bill Wendlingd350e022008-12-12 21:15:41 +00006233 else if (Cond.getOpcode() == X86ISD::ADD ||
6234 Cond.getOpcode() == X86ISD::SUB ||
6235 Cond.getOpcode() == X86ISD::SMUL ||
6236 Cond.getOpcode() == X86ISD::UMUL)
Bill Wendling74c37652008-12-09 22:08:41 +00006237 Cond = LowerXALUO(Cond, DAG);
Chris Lattnere55484e2008-12-25 05:34:37 +00006238#endif
Scott Michelfdc40a02009-02-17 22:15:04 +00006239
Evan Chengad9c0a32009-12-15 00:53:42 +00006240 // Look pass (and (setcc_carry (cmp ...)), 1).
6241 if (Cond.getOpcode() == ISD::AND &&
6242 Cond.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY) {
6243 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Cond.getOperand(1));
6244 if (C && C->getAPIntValue() == 1)
6245 Cond = Cond.getOperand(0);
6246 }
6247
Evan Cheng3f41d662007-10-08 22:16:29 +00006248 // If condition flag is set by a X86ISD::CMP, then use it as the condition
6249 // setting operand in place of the X86ISD::SETCC.
Evan Chengad9c0a32009-12-15 00:53:42 +00006250 if (Cond.getOpcode() == X86ISD::SETCC ||
6251 Cond.getOpcode() == X86ISD::SETCC_CARRY) {
Evan Cheng734503b2006-09-11 02:19:56 +00006252 CC = Cond.getOperand(0);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006253
Dan Gohman475871a2008-07-27 21:46:04 +00006254 SDValue Cmp = Cond.getOperand(1);
Evan Cheng734503b2006-09-11 02:19:56 +00006255 unsigned Opc = Cmp.getOpcode();
Chris Lattnere55484e2008-12-25 05:34:37 +00006256 // FIXME: WHY THE SPECIAL CASING OF LogicalCmp??
Dan Gohman076aee32009-03-04 19:44:21 +00006257 if (isX86LogicalCmp(Cmp) || Opc == X86ISD::BT) {
Evan Cheng3f41d662007-10-08 22:16:29 +00006258 Cond = Cmp;
Evan Cheng0488db92007-09-25 01:57:46 +00006259 addTest = false;
Bill Wendling61edeb52008-12-02 01:06:39 +00006260 } else {
Evan Cheng370e5342008-12-03 08:38:43 +00006261 switch (cast<ConstantSDNode>(CC)->getZExtValue()) {
Bill Wendling0ea25cb2008-12-03 08:32:02 +00006262 default: break;
6263 case X86::COND_O:
Dan Gohman653456c2009-01-07 00:15:08 +00006264 case X86::COND_B:
Chris Lattnere55484e2008-12-25 05:34:37 +00006265 // These can only come from an arithmetic instruction with overflow,
6266 // e.g. SADDO, UADDO.
Bill Wendling0ea25cb2008-12-03 08:32:02 +00006267 Cond = Cond.getNode()->getOperand(1);
6268 addTest = false;
6269 break;
Bill Wendling61edeb52008-12-02 01:06:39 +00006270 }
Evan Cheng0488db92007-09-25 01:57:46 +00006271 }
Evan Cheng370e5342008-12-03 08:38:43 +00006272 } else {
6273 unsigned CondOpc;
6274 if (Cond.hasOneUse() && isAndOrOfSetCCs(Cond, CondOpc)) {
6275 SDValue Cmp = Cond.getOperand(0).getOperand(1);
Evan Cheng370e5342008-12-03 08:38:43 +00006276 if (CondOpc == ISD::OR) {
6277 // Also, recognize the pattern generated by an FCMP_UNE. We can emit
6278 // two branches instead of an explicit OR instruction with a
6279 // separate test.
6280 if (Cmp == Cond.getOperand(1).getOperand(1) &&
Dan Gohman076aee32009-03-04 19:44:21 +00006281 isX86LogicalCmp(Cmp)) {
Evan Cheng370e5342008-12-03 08:38:43 +00006282 CC = Cond.getOperand(0).getOperand(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006283 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Evan Cheng370e5342008-12-03 08:38:43 +00006284 Chain, Dest, CC, Cmp);
6285 CC = Cond.getOperand(1).getOperand(0);
6286 Cond = Cmp;
6287 addTest = false;
6288 }
6289 } else { // ISD::AND
6290 // Also, recognize the pattern generated by an FCMP_OEQ. We can emit
6291 // two branches instead of an explicit AND instruction with a
6292 // separate test. However, we only do this if this block doesn't
6293 // have a fall-through edge, because this requires an explicit
6294 // jmp when the condition is false.
6295 if (Cmp == Cond.getOperand(1).getOperand(1) &&
Dan Gohman076aee32009-03-04 19:44:21 +00006296 isX86LogicalCmp(Cmp) &&
Evan Cheng370e5342008-12-03 08:38:43 +00006297 Op.getNode()->hasOneUse()) {
6298 X86::CondCode CCode =
6299 (X86::CondCode)Cond.getOperand(0).getConstantOperandVal(0);
6300 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00006301 CC = DAG.getConstant(CCode, MVT::i8);
Evan Cheng370e5342008-12-03 08:38:43 +00006302 SDValue User = SDValue(*Op.getNode()->use_begin(), 0);
6303 // Look for an unconditional branch following this conditional branch.
6304 // We need this because we need to reverse the successors in order
6305 // to implement FCMP_OEQ.
6306 if (User.getOpcode() == ISD::BR) {
6307 SDValue FalseBB = User.getOperand(1);
6308 SDValue NewBR =
6309 DAG.UpdateNodeOperands(User, User.getOperand(0), Dest);
6310 assert(NewBR == User);
6311 Dest = FalseBB;
Dan Gohman279c22e2008-10-21 03:29:32 +00006312
Dale Johannesene4d209d2009-02-03 20:21:25 +00006313 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Evan Cheng370e5342008-12-03 08:38:43 +00006314 Chain, Dest, CC, Cmp);
6315 X86::CondCode CCode =
6316 (X86::CondCode)Cond.getOperand(1).getConstantOperandVal(0);
6317 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00006318 CC = DAG.getConstant(CCode, MVT::i8);
Evan Cheng370e5342008-12-03 08:38:43 +00006319 Cond = Cmp;
6320 addTest = false;
6321 }
6322 }
Dan Gohman279c22e2008-10-21 03:29:32 +00006323 }
Evan Cheng67ad9db2009-02-02 08:07:36 +00006324 } else if (Cond.hasOneUse() && isXor1OfSetCC(Cond)) {
6325 // Recognize for xorb (setcc), 1 patterns. The xor inverts the condition.
6326 // It should be transformed during dag combiner except when the condition
6327 // is set by a arithmetics with overflow node.
6328 X86::CondCode CCode =
6329 (X86::CondCode)Cond.getOperand(0).getConstantOperandVal(0);
6330 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00006331 CC = DAG.getConstant(CCode, MVT::i8);
Evan Cheng67ad9db2009-02-02 08:07:36 +00006332 Cond = Cond.getOperand(0).getOperand(1);
6333 addTest = false;
Dan Gohman279c22e2008-10-21 03:29:32 +00006334 }
Evan Cheng0488db92007-09-25 01:57:46 +00006335 }
6336
6337 if (addTest) {
Evan Chengd40d03e2010-01-06 19:38:29 +00006338 // Look pass the truncate.
6339 if (Cond.getOpcode() == ISD::TRUNCATE)
6340 Cond = Cond.getOperand(0);
6341
6342 // We know the result of AND is compared against zero. Try to match
6343 // it to BT.
6344 if (Cond.getOpcode() == ISD::AND && Cond.hasOneUse()) {
6345 SDValue NewSetCC = LowerToBT(Cond, ISD::SETNE, dl, DAG);
6346 if (NewSetCC.getNode()) {
6347 CC = NewSetCC.getOperand(0);
6348 Cond = NewSetCC.getOperand(1);
6349 addTest = false;
6350 }
6351 }
6352 }
6353
6354 if (addTest) {
Owen Anderson825b72b2009-08-11 20:47:22 +00006355 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Dan Gohman31125812009-03-07 01:58:32 +00006356 Cond = EmitTest(Cond, X86::COND_NE, DAG);
Evan Cheng0488db92007-09-25 01:57:46 +00006357 }
Dale Johannesene4d209d2009-02-03 20:21:25 +00006358 return DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Dan Gohman279c22e2008-10-21 03:29:32 +00006359 Chain, Dest, CC, Cond);
Evan Cheng0488db92007-09-25 01:57:46 +00006360}
6361
Anton Korobeynikove060b532007-04-17 19:34:00 +00006362
6363// Lower dynamic stack allocation to _alloca call for Cygwin/Mingw targets.
6364// Calls to _alloca is needed to probe the stack when allocating more than 4k
6365// bytes in one go. Touching the stack at 4K increments is necessary to ensure
6366// that the guard pages used by the OS virtual memory manager are allocated in
6367// correct sequence.
Dan Gohman475871a2008-07-27 21:46:04 +00006368SDValue
6369X86TargetLowering::LowerDYNAMIC_STACKALLOC(SDValue Op,
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00006370 SelectionDAG &DAG) {
Anton Korobeynikove060b532007-04-17 19:34:00 +00006371 assert(Subtarget->isTargetCygMing() &&
6372 "This should be used only on Cygwin/Mingw targets");
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006373 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov096b4612008-06-11 20:16:42 +00006374
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00006375 // Get the inputs.
Dan Gohman475871a2008-07-27 21:46:04 +00006376 SDValue Chain = Op.getOperand(0);
6377 SDValue Size = Op.getOperand(1);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00006378 // FIXME: Ensure alignment here
6379
Dan Gohman475871a2008-07-27 21:46:04 +00006380 SDValue Flag;
Anton Korobeynikov096b4612008-06-11 20:16:42 +00006381
Owen Andersone50ed302009-08-10 22:56:29 +00006382 EVT IntPtr = getPointerTy();
Owen Anderson825b72b2009-08-11 20:47:22 +00006383 EVT SPTy = Subtarget->is64Bit() ? MVT::i64 : MVT::i32;
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00006384
Chris Lattnere563bbc2008-10-11 22:08:30 +00006385 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(0, true));
Anton Korobeynikov096b4612008-06-11 20:16:42 +00006386
Dale Johannesendd64c412009-02-04 00:33:20 +00006387 Chain = DAG.getCopyToReg(Chain, dl, X86::EAX, Size, Flag);
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00006388 Flag = Chain.getValue(1);
6389
Owen Anderson825b72b2009-08-11 20:47:22 +00006390 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Dan Gohman475871a2008-07-27 21:46:04 +00006391 SDValue Ops[] = { Chain,
Bill Wendling056292f2008-09-16 21:48:12 +00006392 DAG.getTargetExternalSymbol("_alloca", IntPtr),
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00006393 DAG.getRegister(X86::EAX, IntPtr),
Anton Korobeynikov096b4612008-06-11 20:16:42 +00006394 DAG.getRegister(X86StackPtr, SPTy),
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00006395 Flag };
Dale Johannesene4d209d2009-02-03 20:21:25 +00006396 Chain = DAG.getNode(X86ISD::CALL, dl, NodeTys, Ops, 5);
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00006397 Flag = Chain.getValue(1);
6398
Anton Korobeynikov096b4612008-06-11 20:16:42 +00006399 Chain = DAG.getCALLSEQ_END(Chain,
Chris Lattnere563bbc2008-10-11 22:08:30 +00006400 DAG.getIntPtrConstant(0, true),
6401 DAG.getIntPtrConstant(0, true),
Anton Korobeynikov096b4612008-06-11 20:16:42 +00006402 Flag);
6403
Dale Johannesendd64c412009-02-04 00:33:20 +00006404 Chain = DAG.getCopyFromReg(Chain, dl, X86StackPtr, SPTy).getValue(1);
Anton Korobeynikov096b4612008-06-11 20:16:42 +00006405
Dan Gohman475871a2008-07-27 21:46:04 +00006406 SDValue Ops1[2] = { Chain.getValue(0), Chain };
Dale Johannesene4d209d2009-02-03 20:21:25 +00006407 return DAG.getMergeValues(Ops1, 2, dl);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00006408}
6409
Dan Gohman475871a2008-07-27 21:46:04 +00006410SDValue
Dale Johannesen0f502f62009-02-03 22:26:09 +00006411X86TargetLowering::EmitTargetCodeForMemset(SelectionDAG &DAG, DebugLoc dl,
Bill Wendling6f287b22008-09-30 21:22:07 +00006412 SDValue Chain,
6413 SDValue Dst, SDValue Src,
6414 SDValue Size, unsigned Align,
6415 const Value *DstSV,
Bill Wendling6158d842008-10-01 00:59:58 +00006416 uint64_t DstSVOff) {
Dan Gohman707e0182008-04-12 04:36:06 +00006417 ConstantSDNode *ConstantSize = dyn_cast<ConstantSDNode>(Size);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006418
Bill Wendling6f287b22008-09-30 21:22:07 +00006419 // If not DWORD aligned or size is more than the threshold, call the library.
6420 // The libc version is likely to be faster for these cases. It can use the
6421 // address value and run time information about the CPU.
Evan Cheng1887c1c2008-08-21 21:00:15 +00006422 if ((Align & 3) != 0 ||
Dan Gohman707e0182008-04-12 04:36:06 +00006423 !ConstantSize ||
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006424 ConstantSize->getZExtValue() >
6425 getSubtarget()->getMaxInlineSizeThreshold()) {
Dan Gohman475871a2008-07-27 21:46:04 +00006426 SDValue InFlag(0, 0);
Dan Gohman68d599d2008-04-01 20:38:36 +00006427
6428 // Check to see if there is a specialized entry-point for memory zeroing.
Dan Gohman707e0182008-04-12 04:36:06 +00006429 ConstantSDNode *V = dyn_cast<ConstantSDNode>(Src);
Bill Wendling6f287b22008-09-30 21:22:07 +00006430
Bill Wendling6158d842008-10-01 00:59:58 +00006431 if (const char *bzeroEntry = V &&
6432 V->isNullValue() ? Subtarget->getBZeroEntry() : 0) {
Owen Andersone50ed302009-08-10 22:56:29 +00006433 EVT IntPtr = getPointerTy();
Owen Anderson1d0be152009-08-13 21:58:54 +00006434 const Type *IntPtrTy = TD->getIntPtrType(*DAG.getContext());
Scott Michelfdc40a02009-02-17 22:15:04 +00006435 TargetLowering::ArgListTy Args;
Bill Wendling6158d842008-10-01 00:59:58 +00006436 TargetLowering::ArgListEntry Entry;
6437 Entry.Node = Dst;
6438 Entry.Ty = IntPtrTy;
6439 Args.push_back(Entry);
6440 Entry.Node = Size;
6441 Args.push_back(Entry);
6442 std::pair<SDValue,SDValue> CallResult =
Owen Anderson1d0be152009-08-13 21:58:54 +00006443 LowerCallTo(Chain, Type::getVoidTy(*DAG.getContext()),
6444 false, false, false, false,
Dan Gohman98ca4f22009-08-05 01:29:28 +00006445 0, CallingConv::C, false, /*isReturnValueUsed=*/false,
Bill Wendling3ea3c242009-12-22 02:10:19 +00006446 DAG.getExternalSymbol(bzeroEntry, IntPtr), Args, DAG, dl,
6447 DAG.GetOrdering(Chain.getNode()));
Bill Wendling6158d842008-10-01 00:59:58 +00006448 return CallResult.second;
Dan Gohman68d599d2008-04-01 20:38:36 +00006449 }
6450
Dan Gohman707e0182008-04-12 04:36:06 +00006451 // Otherwise have the target-independent code call memset.
Dan Gohman475871a2008-07-27 21:46:04 +00006452 return SDValue();
Evan Cheng48090aa2006-03-21 23:01:21 +00006453 }
Evan Chengb9df0ca2006-03-22 02:53:00 +00006454
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006455 uint64_t SizeVal = ConstantSize->getZExtValue();
Dan Gohman475871a2008-07-27 21:46:04 +00006456 SDValue InFlag(0, 0);
Owen Andersone50ed302009-08-10 22:56:29 +00006457 EVT AVT;
Dan Gohman475871a2008-07-27 21:46:04 +00006458 SDValue Count;
Dan Gohman707e0182008-04-12 04:36:06 +00006459 ConstantSDNode *ValC = dyn_cast<ConstantSDNode>(Src);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006460 unsigned BytesLeft = 0;
6461 bool TwoRepStos = false;
6462 if (ValC) {
6463 unsigned ValReg;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006464 uint64_t Val = ValC->getZExtValue() & 255;
Evan Cheng5ced1d82006-04-06 23:23:56 +00006465
Evan Cheng0db9fe62006-04-25 20:13:52 +00006466 // If the value is a constant, then we can potentially use larger sets.
6467 switch (Align & 3) {
Evan Cheng1887c1c2008-08-21 21:00:15 +00006468 case 2: // WORD aligned
Owen Anderson825b72b2009-08-11 20:47:22 +00006469 AVT = MVT::i16;
Evan Cheng1887c1c2008-08-21 21:00:15 +00006470 ValReg = X86::AX;
6471 Val = (Val << 8) | Val;
6472 break;
6473 case 0: // DWORD aligned
Owen Anderson825b72b2009-08-11 20:47:22 +00006474 AVT = MVT::i32;
Evan Cheng1887c1c2008-08-21 21:00:15 +00006475 ValReg = X86::EAX;
6476 Val = (Val << 8) | Val;
6477 Val = (Val << 16) | Val;
6478 if (Subtarget->is64Bit() && ((Align & 0x7) == 0)) { // QWORD aligned
Owen Anderson825b72b2009-08-11 20:47:22 +00006479 AVT = MVT::i64;
Evan Cheng1887c1c2008-08-21 21:00:15 +00006480 ValReg = X86::RAX;
6481 Val = (Val << 32) | Val;
6482 }
6483 break;
6484 default: // Byte aligned
Owen Anderson825b72b2009-08-11 20:47:22 +00006485 AVT = MVT::i8;
Evan Cheng1887c1c2008-08-21 21:00:15 +00006486 ValReg = X86::AL;
6487 Count = DAG.getIntPtrConstant(SizeVal);
6488 break;
Evan Cheng80d428c2006-04-19 22:48:17 +00006489 }
6490
Owen Anderson825b72b2009-08-11 20:47:22 +00006491 if (AVT.bitsGT(MVT::i8)) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00006492 unsigned UBytes = AVT.getSizeInBits() / 8;
Dan Gohman707e0182008-04-12 04:36:06 +00006493 Count = DAG.getIntPtrConstant(SizeVal / UBytes);
6494 BytesLeft = SizeVal % UBytes;
Evan Cheng25ab6902006-09-08 06:48:29 +00006495 }
6496
Dale Johannesen0f502f62009-02-03 22:26:09 +00006497 Chain = DAG.getCopyToReg(Chain, dl, ValReg, DAG.getConstant(Val, AVT),
Evan Cheng0db9fe62006-04-25 20:13:52 +00006498 InFlag);
6499 InFlag = Chain.getValue(1);
6500 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +00006501 AVT = MVT::i8;
Dan Gohmanbcda2852008-04-16 01:32:32 +00006502 Count = DAG.getIntPtrConstant(SizeVal);
Dale Johannesen0f502f62009-02-03 22:26:09 +00006503 Chain = DAG.getCopyToReg(Chain, dl, X86::AL, Src, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006504 InFlag = Chain.getValue(1);
Evan Chengb9df0ca2006-03-22 02:53:00 +00006505 }
Evan Chengc78d3b42006-04-24 18:01:45 +00006506
Scott Michelfdc40a02009-02-17 22:15:04 +00006507 Chain = DAG.getCopyToReg(Chain, dl, Subtarget->is64Bit() ? X86::RCX :
Dale Johannesen0f502f62009-02-03 22:26:09 +00006508 X86::ECX,
Evan Cheng25ab6902006-09-08 06:48:29 +00006509 Count, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006510 InFlag = Chain.getValue(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00006511 Chain = DAG.getCopyToReg(Chain, dl, Subtarget->is64Bit() ? X86::RDI :
Dale Johannesen0f502f62009-02-03 22:26:09 +00006512 X86::EDI,
Dan Gohman707e0182008-04-12 04:36:06 +00006513 Dst, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006514 InFlag = Chain.getValue(1);
Evan Chenga0b3afb2006-03-27 07:00:16 +00006515
Owen Anderson825b72b2009-08-11 20:47:22 +00006516 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00006517 SDValue Ops[] = { Chain, DAG.getValueType(AVT), InFlag };
6518 Chain = DAG.getNode(X86ISD::REP_STOS, dl, Tys, Ops, array_lengthof(Ops));
Evan Chengc78d3b42006-04-24 18:01:45 +00006519
Evan Cheng0db9fe62006-04-25 20:13:52 +00006520 if (TwoRepStos) {
6521 InFlag = Chain.getValue(1);
Dan Gohman707e0182008-04-12 04:36:06 +00006522 Count = Size;
Owen Andersone50ed302009-08-10 22:56:29 +00006523 EVT CVT = Count.getValueType();
Dale Johannesen0f502f62009-02-03 22:26:09 +00006524 SDValue Left = DAG.getNode(ISD::AND, dl, CVT, Count,
Owen Anderson825b72b2009-08-11 20:47:22 +00006525 DAG.getConstant((AVT == MVT::i64) ? 7 : 3, CVT));
6526 Chain = DAG.getCopyToReg(Chain, dl, (CVT == MVT::i64) ? X86::RCX :
Dale Johannesen0f502f62009-02-03 22:26:09 +00006527 X86::ECX,
Evan Cheng25ab6902006-09-08 06:48:29 +00006528 Left, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006529 InFlag = Chain.getValue(1);
Owen Anderson825b72b2009-08-11 20:47:22 +00006530 Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00006531 SDValue Ops[] = { Chain, DAG.getValueType(MVT::i8), InFlag };
6532 Chain = DAG.getNode(X86ISD::REP_STOS, dl, Tys, Ops, array_lengthof(Ops));
Evan Cheng0db9fe62006-04-25 20:13:52 +00006533 } else if (BytesLeft) {
Dan Gohman707e0182008-04-12 04:36:06 +00006534 // Handle the last 1 - 7 bytes.
6535 unsigned Offset = SizeVal - BytesLeft;
Owen Andersone50ed302009-08-10 22:56:29 +00006536 EVT AddrVT = Dst.getValueType();
6537 EVT SizeVT = Size.getValueType();
Dan Gohman707e0182008-04-12 04:36:06 +00006538
Dale Johannesen0f502f62009-02-03 22:26:09 +00006539 Chain = DAG.getMemset(Chain, dl,
6540 DAG.getNode(ISD::ADD, dl, AddrVT, Dst,
Dan Gohman707e0182008-04-12 04:36:06 +00006541 DAG.getConstant(Offset, AddrVT)),
6542 Src,
6543 DAG.getConstant(BytesLeft, SizeVT),
Dan Gohman1f13c682008-04-28 17:15:20 +00006544 Align, DstSV, DstSVOff + Offset);
Evan Cheng386031a2006-03-24 07:29:27 +00006545 }
Evan Cheng11e15b32006-04-03 20:53:28 +00006546
Dan Gohman707e0182008-04-12 04:36:06 +00006547 // TODO: Use a Tokenfactor, as in memcpy, instead of a single chain.
Evan Cheng0db9fe62006-04-25 20:13:52 +00006548 return Chain;
6549}
Evan Cheng11e15b32006-04-03 20:53:28 +00006550
Dan Gohman475871a2008-07-27 21:46:04 +00006551SDValue
Dale Johannesen0f502f62009-02-03 22:26:09 +00006552X86TargetLowering::EmitTargetCodeForMemcpy(SelectionDAG &DAG, DebugLoc dl,
Evan Cheng1887c1c2008-08-21 21:00:15 +00006553 SDValue Chain, SDValue Dst, SDValue Src,
6554 SDValue Size, unsigned Align,
6555 bool AlwaysInline,
6556 const Value *DstSV, uint64_t DstSVOff,
Scott Michelfdc40a02009-02-17 22:15:04 +00006557 const Value *SrcSV, uint64_t SrcSVOff) {
Dan Gohman707e0182008-04-12 04:36:06 +00006558 // This requires the copy size to be a constant, preferrably
6559 // within a subtarget-specific limit.
6560 ConstantSDNode *ConstantSize = dyn_cast<ConstantSDNode>(Size);
6561 if (!ConstantSize)
Dan Gohman475871a2008-07-27 21:46:04 +00006562 return SDValue();
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006563 uint64_t SizeVal = ConstantSize->getZExtValue();
Dan Gohman707e0182008-04-12 04:36:06 +00006564 if (!AlwaysInline && SizeVal > getSubtarget()->getMaxInlineSizeThreshold())
Dan Gohman475871a2008-07-27 21:46:04 +00006565 return SDValue();
Dan Gohman707e0182008-04-12 04:36:06 +00006566
Evan Cheng1887c1c2008-08-21 21:00:15 +00006567 /// If not DWORD aligned, call the library.
6568 if ((Align & 3) != 0)
6569 return SDValue();
6570
6571 // DWORD aligned
Owen Anderson825b72b2009-08-11 20:47:22 +00006572 EVT AVT = MVT::i32;
Evan Cheng1887c1c2008-08-21 21:00:15 +00006573 if (Subtarget->is64Bit() && ((Align & 0x7) == 0)) // QWORD aligned
Owen Anderson825b72b2009-08-11 20:47:22 +00006574 AVT = MVT::i64;
Evan Cheng0db9fe62006-04-25 20:13:52 +00006575
Duncan Sands83ec4b62008-06-06 12:08:01 +00006576 unsigned UBytes = AVT.getSizeInBits() / 8;
Dan Gohman707e0182008-04-12 04:36:06 +00006577 unsigned CountVal = SizeVal / UBytes;
Dan Gohman475871a2008-07-27 21:46:04 +00006578 SDValue Count = DAG.getIntPtrConstant(CountVal);
Evan Cheng1887c1c2008-08-21 21:00:15 +00006579 unsigned BytesLeft = SizeVal % UBytes;
Evan Cheng25ab6902006-09-08 06:48:29 +00006580
Dan Gohman475871a2008-07-27 21:46:04 +00006581 SDValue InFlag(0, 0);
Scott Michelfdc40a02009-02-17 22:15:04 +00006582 Chain = DAG.getCopyToReg(Chain, dl, Subtarget->is64Bit() ? X86::RCX :
Dale Johannesen0f502f62009-02-03 22:26:09 +00006583 X86::ECX,
Evan Cheng25ab6902006-09-08 06:48:29 +00006584 Count, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006585 InFlag = Chain.getValue(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00006586 Chain = DAG.getCopyToReg(Chain, dl, Subtarget->is64Bit() ? X86::RDI :
Dale Johannesen0f502f62009-02-03 22:26:09 +00006587 X86::EDI,
Dan Gohman707e0182008-04-12 04:36:06 +00006588 Dst, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006589 InFlag = Chain.getValue(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00006590 Chain = DAG.getCopyToReg(Chain, dl, Subtarget->is64Bit() ? X86::RSI :
Dale Johannesen0f502f62009-02-03 22:26:09 +00006591 X86::ESI,
Dan Gohman707e0182008-04-12 04:36:06 +00006592 Src, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006593 InFlag = Chain.getValue(1);
6594
Owen Anderson825b72b2009-08-11 20:47:22 +00006595 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00006596 SDValue Ops[] = { Chain, DAG.getValueType(AVT), InFlag };
6597 SDValue RepMovs = DAG.getNode(X86ISD::REP_MOVS, dl, Tys, Ops,
6598 array_lengthof(Ops));
Evan Cheng0db9fe62006-04-25 20:13:52 +00006599
Dan Gohman475871a2008-07-27 21:46:04 +00006600 SmallVector<SDValue, 4> Results;
Evan Cheng2749c722008-04-25 00:26:43 +00006601 Results.push_back(RepMovs);
Rafael Espindola068317b2007-09-28 12:53:01 +00006602 if (BytesLeft) {
Dan Gohman707e0182008-04-12 04:36:06 +00006603 // Handle the last 1 - 7 bytes.
6604 unsigned Offset = SizeVal - BytesLeft;
Owen Andersone50ed302009-08-10 22:56:29 +00006605 EVT DstVT = Dst.getValueType();
6606 EVT SrcVT = Src.getValueType();
6607 EVT SizeVT = Size.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00006608 Results.push_back(DAG.getMemcpy(Chain, dl,
Dale Johannesen0f502f62009-02-03 22:26:09 +00006609 DAG.getNode(ISD::ADD, dl, DstVT, Dst,
Evan Cheng2749c722008-04-25 00:26:43 +00006610 DAG.getConstant(Offset, DstVT)),
Dale Johannesen0f502f62009-02-03 22:26:09 +00006611 DAG.getNode(ISD::ADD, dl, SrcVT, Src,
Evan Cheng2749c722008-04-25 00:26:43 +00006612 DAG.getConstant(Offset, SrcVT)),
Dan Gohman707e0182008-04-12 04:36:06 +00006613 DAG.getConstant(BytesLeft, SizeVT),
6614 Align, AlwaysInline,
Dan Gohman1f13c682008-04-28 17:15:20 +00006615 DstSV, DstSVOff + Offset,
6616 SrcSV, SrcSVOff + Offset));
Evan Chengb067a1e2006-03-31 19:22:53 +00006617 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00006618
Owen Anderson825b72b2009-08-11 20:47:22 +00006619 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Dale Johannesen0f502f62009-02-03 22:26:09 +00006620 &Results[0], Results.size());
Evan Cheng0db9fe62006-04-25 20:13:52 +00006621}
6622
Dan Gohman475871a2008-07-27 21:46:04 +00006623SDValue X86TargetLowering::LowerVASTART(SDValue Op, SelectionDAG &DAG) {
Dan Gohman69de1932008-02-06 22:27:42 +00006624 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006625 DebugLoc dl = Op.getDebugLoc();
Evan Cheng8b2794a2006-10-13 21:14:26 +00006626
Evan Cheng25ab6902006-09-08 06:48:29 +00006627 if (!Subtarget->is64Bit()) {
6628 // vastart just stores the address of the VarArgsFrameIndex slot into the
6629 // memory location argument.
Dan Gohman475871a2008-07-27 21:46:04 +00006630 SDValue FR = DAG.getFrameIndex(VarArgsFrameIndex, getPointerTy());
David Greene67c9d422010-02-15 16:53:33 +00006631 return DAG.getStore(Op.getOperand(0), dl, FR, Op.getOperand(1), SV, 0,
6632 false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00006633 }
6634
6635 // __va_list_tag:
6636 // gp_offset (0 - 6 * 8)
6637 // fp_offset (48 - 48 + 8 * 16)
6638 // overflow_arg_area (point to parameters coming in memory).
6639 // reg_save_area
Dan Gohman475871a2008-07-27 21:46:04 +00006640 SmallVector<SDValue, 8> MemOps;
6641 SDValue FIN = Op.getOperand(1);
Evan Cheng25ab6902006-09-08 06:48:29 +00006642 // Store gp_offset
Dale Johannesene4d209d2009-02-03 20:21:25 +00006643 SDValue Store = DAG.getStore(Op.getOperand(0), dl,
David Greene67c9d422010-02-15 16:53:33 +00006644 DAG.getConstant(VarArgsGPOffset, MVT::i32),
6645 FIN, SV, 0, false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00006646 MemOps.push_back(Store);
6647
6648 // Store fp_offset
Scott Michelfdc40a02009-02-17 22:15:04 +00006649 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00006650 FIN, DAG.getIntPtrConstant(4));
6651 Store = DAG.getStore(Op.getOperand(0), dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00006652 DAG.getConstant(VarArgsFPOffset, MVT::i32),
David Greene67c9d422010-02-15 16:53:33 +00006653 FIN, SV, 0, false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00006654 MemOps.push_back(Store);
6655
6656 // Store ptr to overflow_arg_area
Scott Michelfdc40a02009-02-17 22:15:04 +00006657 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00006658 FIN, DAG.getIntPtrConstant(4));
Dan Gohman475871a2008-07-27 21:46:04 +00006659 SDValue OVFIN = DAG.getFrameIndex(VarArgsFrameIndex, getPointerTy());
David Greene67c9d422010-02-15 16:53:33 +00006660 Store = DAG.getStore(Op.getOperand(0), dl, OVFIN, FIN, SV, 0,
6661 false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00006662 MemOps.push_back(Store);
6663
6664 // Store ptr to reg_save_area.
Scott Michelfdc40a02009-02-17 22:15:04 +00006665 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00006666 FIN, DAG.getIntPtrConstant(8));
Dan Gohman475871a2008-07-27 21:46:04 +00006667 SDValue RSFIN = DAG.getFrameIndex(RegSaveFrameIndex, getPointerTy());
David Greene67c9d422010-02-15 16:53:33 +00006668 Store = DAG.getStore(Op.getOperand(0), dl, RSFIN, FIN, SV, 0,
6669 false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00006670 MemOps.push_back(Store);
Owen Anderson825b72b2009-08-11 20:47:22 +00006671 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Dale Johannesene4d209d2009-02-03 20:21:25 +00006672 &MemOps[0], MemOps.size());
Evan Cheng0db9fe62006-04-25 20:13:52 +00006673}
6674
Dan Gohman475871a2008-07-27 21:46:04 +00006675SDValue X86TargetLowering::LowerVAARG(SDValue Op, SelectionDAG &DAG) {
Dan Gohman9018e832008-05-10 01:26:14 +00006676 // X86-64 va_list is a struct { i32, i32, i8*, i8* }.
6677 assert(Subtarget->is64Bit() && "This code only handles 64-bit va_arg!");
Dan Gohman475871a2008-07-27 21:46:04 +00006678 SDValue Chain = Op.getOperand(0);
6679 SDValue SrcPtr = Op.getOperand(1);
6680 SDValue SrcSV = Op.getOperand(2);
Dan Gohman9018e832008-05-10 01:26:14 +00006681
Torok Edwindac237e2009-07-08 20:53:28 +00006682 llvm_report_error("VAArgInst is not yet implemented for x86-64!");
Dan Gohman475871a2008-07-27 21:46:04 +00006683 return SDValue();
Dan Gohman9018e832008-05-10 01:26:14 +00006684}
6685
Dan Gohman475871a2008-07-27 21:46:04 +00006686SDValue X86TargetLowering::LowerVACOPY(SDValue Op, SelectionDAG &DAG) {
Evan Chengae642192007-03-02 23:16:35 +00006687 // X86-64 va_list is a struct { i32, i32, i8*, i8* }.
Dan Gohman28269132008-04-18 20:55:41 +00006688 assert(Subtarget->is64Bit() && "This code only handles 64-bit va_copy!");
Dan Gohman475871a2008-07-27 21:46:04 +00006689 SDValue Chain = Op.getOperand(0);
6690 SDValue DstPtr = Op.getOperand(1);
6691 SDValue SrcPtr = Op.getOperand(2);
Dan Gohman69de1932008-02-06 22:27:42 +00006692 const Value *DstSV = cast<SrcValueSDNode>(Op.getOperand(3))->getValue();
6693 const Value *SrcSV = cast<SrcValueSDNode>(Op.getOperand(4))->getValue();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006694 DebugLoc dl = Op.getDebugLoc();
Evan Chengae642192007-03-02 23:16:35 +00006695
Dale Johannesendd64c412009-02-04 00:33:20 +00006696 return DAG.getMemcpy(Chain, dl, DstPtr, SrcPtr,
Dan Gohman28269132008-04-18 20:55:41 +00006697 DAG.getIntPtrConstant(24), 8, false,
6698 DstSV, 0, SrcSV, 0);
Evan Chengae642192007-03-02 23:16:35 +00006699}
6700
Dan Gohman475871a2008-07-27 21:46:04 +00006701SDValue
6702X86TargetLowering::LowerINTRINSIC_WO_CHAIN(SDValue Op, SelectionDAG &DAG) {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006703 DebugLoc dl = Op.getDebugLoc();
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006704 unsigned IntNo = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006705 switch (IntNo) {
Dan Gohman475871a2008-07-27 21:46:04 +00006706 default: return SDValue(); // Don't custom lower most intrinsics.
Evan Cheng5759f972008-05-04 09:15:50 +00006707 // Comparison intrinsics.
Evan Cheng0db9fe62006-04-25 20:13:52 +00006708 case Intrinsic::x86_sse_comieq_ss:
6709 case Intrinsic::x86_sse_comilt_ss:
6710 case Intrinsic::x86_sse_comile_ss:
6711 case Intrinsic::x86_sse_comigt_ss:
6712 case Intrinsic::x86_sse_comige_ss:
6713 case Intrinsic::x86_sse_comineq_ss:
6714 case Intrinsic::x86_sse_ucomieq_ss:
6715 case Intrinsic::x86_sse_ucomilt_ss:
6716 case Intrinsic::x86_sse_ucomile_ss:
6717 case Intrinsic::x86_sse_ucomigt_ss:
6718 case Intrinsic::x86_sse_ucomige_ss:
6719 case Intrinsic::x86_sse_ucomineq_ss:
6720 case Intrinsic::x86_sse2_comieq_sd:
6721 case Intrinsic::x86_sse2_comilt_sd:
6722 case Intrinsic::x86_sse2_comile_sd:
6723 case Intrinsic::x86_sse2_comigt_sd:
6724 case Intrinsic::x86_sse2_comige_sd:
6725 case Intrinsic::x86_sse2_comineq_sd:
6726 case Intrinsic::x86_sse2_ucomieq_sd:
6727 case Intrinsic::x86_sse2_ucomilt_sd:
6728 case Intrinsic::x86_sse2_ucomile_sd:
6729 case Intrinsic::x86_sse2_ucomigt_sd:
6730 case Intrinsic::x86_sse2_ucomige_sd:
6731 case Intrinsic::x86_sse2_ucomineq_sd: {
6732 unsigned Opc = 0;
6733 ISD::CondCode CC = ISD::SETCC_INVALID;
6734 switch (IntNo) {
6735 default: break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00006736 case Intrinsic::x86_sse_comieq_ss:
6737 case Intrinsic::x86_sse2_comieq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006738 Opc = X86ISD::COMI;
6739 CC = ISD::SETEQ;
6740 break;
Evan Cheng6be2c582006-04-05 23:38:46 +00006741 case Intrinsic::x86_sse_comilt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006742 case Intrinsic::x86_sse2_comilt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006743 Opc = X86ISD::COMI;
6744 CC = ISD::SETLT;
6745 break;
6746 case Intrinsic::x86_sse_comile_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006747 case Intrinsic::x86_sse2_comile_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006748 Opc = X86ISD::COMI;
6749 CC = ISD::SETLE;
6750 break;
6751 case Intrinsic::x86_sse_comigt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006752 case Intrinsic::x86_sse2_comigt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006753 Opc = X86ISD::COMI;
6754 CC = ISD::SETGT;
6755 break;
6756 case Intrinsic::x86_sse_comige_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006757 case Intrinsic::x86_sse2_comige_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006758 Opc = X86ISD::COMI;
6759 CC = ISD::SETGE;
6760 break;
6761 case Intrinsic::x86_sse_comineq_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006762 case Intrinsic::x86_sse2_comineq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006763 Opc = X86ISD::COMI;
6764 CC = ISD::SETNE;
6765 break;
6766 case Intrinsic::x86_sse_ucomieq_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006767 case Intrinsic::x86_sse2_ucomieq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006768 Opc = X86ISD::UCOMI;
6769 CC = ISD::SETEQ;
6770 break;
6771 case Intrinsic::x86_sse_ucomilt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006772 case Intrinsic::x86_sse2_ucomilt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006773 Opc = X86ISD::UCOMI;
6774 CC = ISD::SETLT;
6775 break;
6776 case Intrinsic::x86_sse_ucomile_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006777 case Intrinsic::x86_sse2_ucomile_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006778 Opc = X86ISD::UCOMI;
6779 CC = ISD::SETLE;
6780 break;
6781 case Intrinsic::x86_sse_ucomigt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006782 case Intrinsic::x86_sse2_ucomigt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006783 Opc = X86ISD::UCOMI;
6784 CC = ISD::SETGT;
6785 break;
6786 case Intrinsic::x86_sse_ucomige_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006787 case Intrinsic::x86_sse2_ucomige_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006788 Opc = X86ISD::UCOMI;
6789 CC = ISD::SETGE;
6790 break;
6791 case Intrinsic::x86_sse_ucomineq_ss:
6792 case Intrinsic::x86_sse2_ucomineq_sd:
6793 Opc = X86ISD::UCOMI;
6794 CC = ISD::SETNE;
6795 break;
Evan Cheng6be2c582006-04-05 23:38:46 +00006796 }
Evan Cheng734503b2006-09-11 02:19:56 +00006797
Dan Gohman475871a2008-07-27 21:46:04 +00006798 SDValue LHS = Op.getOperand(1);
6799 SDValue RHS = Op.getOperand(2);
Chris Lattner1c39d4c2008-12-24 23:53:05 +00006800 unsigned X86CC = TranslateX86CC(CC, true, LHS, RHS, DAG);
Dan Gohman1a492952009-10-20 16:22:37 +00006801 assert(X86CC != X86::COND_INVALID && "Unexpected illegal condition!");
Owen Anderson825b72b2009-08-11 20:47:22 +00006802 SDValue Cond = DAG.getNode(Opc, dl, MVT::i32, LHS, RHS);
6803 SDValue SetCC = DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
6804 DAG.getConstant(X86CC, MVT::i8), Cond);
6805 return DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, SetCC);
Evan Cheng6be2c582006-04-05 23:38:46 +00006806 }
Eric Christopher71c67532009-07-29 00:28:05 +00006807 // ptest intrinsics. The intrinsic these come from are designed to return
Eric Christopher794bfed2009-07-29 01:01:19 +00006808 // an integer value, not just an instruction so lower it to the ptest
6809 // pattern and a setcc for the result.
Eric Christopher71c67532009-07-29 00:28:05 +00006810 case Intrinsic::x86_sse41_ptestz:
6811 case Intrinsic::x86_sse41_ptestc:
6812 case Intrinsic::x86_sse41_ptestnzc:{
6813 unsigned X86CC = 0;
6814 switch (IntNo) {
Eric Christopher978dae32009-07-29 18:14:04 +00006815 default: llvm_unreachable("Bad fallthrough in Intrinsic lowering.");
Eric Christopher71c67532009-07-29 00:28:05 +00006816 case Intrinsic::x86_sse41_ptestz:
6817 // ZF = 1
6818 X86CC = X86::COND_E;
6819 break;
6820 case Intrinsic::x86_sse41_ptestc:
6821 // CF = 1
6822 X86CC = X86::COND_B;
6823 break;
Eric Christopherfd179292009-08-27 18:07:15 +00006824 case Intrinsic::x86_sse41_ptestnzc:
Eric Christopher71c67532009-07-29 00:28:05 +00006825 // ZF and CF = 0
6826 X86CC = X86::COND_A;
6827 break;
6828 }
Eric Christopherfd179292009-08-27 18:07:15 +00006829
Eric Christopher71c67532009-07-29 00:28:05 +00006830 SDValue LHS = Op.getOperand(1);
6831 SDValue RHS = Op.getOperand(2);
Owen Anderson825b72b2009-08-11 20:47:22 +00006832 SDValue Test = DAG.getNode(X86ISD::PTEST, dl, MVT::i32, LHS, RHS);
6833 SDValue CC = DAG.getConstant(X86CC, MVT::i8);
6834 SDValue SetCC = DAG.getNode(X86ISD::SETCC, dl, MVT::i8, CC, Test);
6835 return DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, SetCC);
Eric Christopher71c67532009-07-29 00:28:05 +00006836 }
Evan Cheng5759f972008-05-04 09:15:50 +00006837
6838 // Fix vector shift instructions where the last operand is a non-immediate
6839 // i32 value.
6840 case Intrinsic::x86_sse2_pslli_w:
6841 case Intrinsic::x86_sse2_pslli_d:
6842 case Intrinsic::x86_sse2_pslli_q:
6843 case Intrinsic::x86_sse2_psrli_w:
6844 case Intrinsic::x86_sse2_psrli_d:
6845 case Intrinsic::x86_sse2_psrli_q:
6846 case Intrinsic::x86_sse2_psrai_w:
6847 case Intrinsic::x86_sse2_psrai_d:
6848 case Intrinsic::x86_mmx_pslli_w:
6849 case Intrinsic::x86_mmx_pslli_d:
6850 case Intrinsic::x86_mmx_pslli_q:
6851 case Intrinsic::x86_mmx_psrli_w:
6852 case Intrinsic::x86_mmx_psrli_d:
6853 case Intrinsic::x86_mmx_psrli_q:
6854 case Intrinsic::x86_mmx_psrai_w:
6855 case Intrinsic::x86_mmx_psrai_d: {
Dan Gohman475871a2008-07-27 21:46:04 +00006856 SDValue ShAmt = Op.getOperand(2);
Evan Cheng5759f972008-05-04 09:15:50 +00006857 if (isa<ConstantSDNode>(ShAmt))
Dan Gohman475871a2008-07-27 21:46:04 +00006858 return SDValue();
Evan Cheng5759f972008-05-04 09:15:50 +00006859
6860 unsigned NewIntNo = 0;
Owen Anderson825b72b2009-08-11 20:47:22 +00006861 EVT ShAmtVT = MVT::v4i32;
Evan Cheng5759f972008-05-04 09:15:50 +00006862 switch (IntNo) {
6863 case Intrinsic::x86_sse2_pslli_w:
6864 NewIntNo = Intrinsic::x86_sse2_psll_w;
6865 break;
6866 case Intrinsic::x86_sse2_pslli_d:
6867 NewIntNo = Intrinsic::x86_sse2_psll_d;
6868 break;
6869 case Intrinsic::x86_sse2_pslli_q:
6870 NewIntNo = Intrinsic::x86_sse2_psll_q;
6871 break;
6872 case Intrinsic::x86_sse2_psrli_w:
6873 NewIntNo = Intrinsic::x86_sse2_psrl_w;
6874 break;
6875 case Intrinsic::x86_sse2_psrli_d:
6876 NewIntNo = Intrinsic::x86_sse2_psrl_d;
6877 break;
6878 case Intrinsic::x86_sse2_psrli_q:
6879 NewIntNo = Intrinsic::x86_sse2_psrl_q;
6880 break;
6881 case Intrinsic::x86_sse2_psrai_w:
6882 NewIntNo = Intrinsic::x86_sse2_psra_w;
6883 break;
6884 case Intrinsic::x86_sse2_psrai_d:
6885 NewIntNo = Intrinsic::x86_sse2_psra_d;
6886 break;
6887 default: {
Owen Anderson825b72b2009-08-11 20:47:22 +00006888 ShAmtVT = MVT::v2i32;
Evan Cheng5759f972008-05-04 09:15:50 +00006889 switch (IntNo) {
6890 case Intrinsic::x86_mmx_pslli_w:
6891 NewIntNo = Intrinsic::x86_mmx_psll_w;
6892 break;
6893 case Intrinsic::x86_mmx_pslli_d:
6894 NewIntNo = Intrinsic::x86_mmx_psll_d;
6895 break;
6896 case Intrinsic::x86_mmx_pslli_q:
6897 NewIntNo = Intrinsic::x86_mmx_psll_q;
6898 break;
6899 case Intrinsic::x86_mmx_psrli_w:
6900 NewIntNo = Intrinsic::x86_mmx_psrl_w;
6901 break;
6902 case Intrinsic::x86_mmx_psrli_d:
6903 NewIntNo = Intrinsic::x86_mmx_psrl_d;
6904 break;
6905 case Intrinsic::x86_mmx_psrli_q:
6906 NewIntNo = Intrinsic::x86_mmx_psrl_q;
6907 break;
6908 case Intrinsic::x86_mmx_psrai_w:
6909 NewIntNo = Intrinsic::x86_mmx_psra_w;
6910 break;
6911 case Intrinsic::x86_mmx_psrai_d:
6912 NewIntNo = Intrinsic::x86_mmx_psra_d;
6913 break;
Torok Edwinc23197a2009-07-14 16:55:14 +00006914 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
Evan Cheng5759f972008-05-04 09:15:50 +00006915 }
6916 break;
6917 }
6918 }
Mon P Wangefa42202009-09-03 19:56:25 +00006919
6920 // The vector shift intrinsics with scalars uses 32b shift amounts but
6921 // the sse2/mmx shift instructions reads 64 bits. Set the upper 32 bits
6922 // to be zero.
6923 SDValue ShOps[4];
6924 ShOps[0] = ShAmt;
6925 ShOps[1] = DAG.getConstant(0, MVT::i32);
6926 if (ShAmtVT == MVT::v4i32) {
6927 ShOps[2] = DAG.getUNDEF(MVT::i32);
6928 ShOps[3] = DAG.getUNDEF(MVT::i32);
6929 ShAmt = DAG.getNode(ISD::BUILD_VECTOR, dl, ShAmtVT, &ShOps[0], 4);
6930 } else {
6931 ShAmt = DAG.getNode(ISD::BUILD_VECTOR, dl, ShAmtVT, &ShOps[0], 2);
6932 }
6933
Owen Andersone50ed302009-08-10 22:56:29 +00006934 EVT VT = Op.getValueType();
Mon P Wangefa42202009-09-03 19:56:25 +00006935 ShAmt = DAG.getNode(ISD::BIT_CONVERT, dl, VT, ShAmt);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006936 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00006937 DAG.getConstant(NewIntNo, MVT::i32),
Evan Cheng5759f972008-05-04 09:15:50 +00006938 Op.getOperand(1), ShAmt);
6939 }
Evan Cheng38bcbaf2005-12-23 07:31:11 +00006940 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00006941}
Evan Cheng72261582005-12-20 06:22:03 +00006942
Dan Gohman475871a2008-07-27 21:46:04 +00006943SDValue X86TargetLowering::LowerRETURNADDR(SDValue Op, SelectionDAG &DAG) {
Bill Wendling64e87322009-01-16 19:25:27 +00006944 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006945 DebugLoc dl = Op.getDebugLoc();
Bill Wendling64e87322009-01-16 19:25:27 +00006946
6947 if (Depth > 0) {
6948 SDValue FrameAddr = LowerFRAMEADDR(Op, DAG);
6949 SDValue Offset =
6950 DAG.getConstant(TD->getPointerSize(),
Owen Anderson825b72b2009-08-11 20:47:22 +00006951 Subtarget->is64Bit() ? MVT::i64 : MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006952 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
Scott Michelfdc40a02009-02-17 22:15:04 +00006953 DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00006954 FrameAddr, Offset),
David Greene67c9d422010-02-15 16:53:33 +00006955 NULL, 0, false, false, 0);
Bill Wendling64e87322009-01-16 19:25:27 +00006956 }
6957
6958 // Just load the return address.
Dan Gohman475871a2008-07-27 21:46:04 +00006959 SDValue RetAddrFI = getReturnAddressFrameIndex(DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00006960 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
David Greene67c9d422010-02-15 16:53:33 +00006961 RetAddrFI, NULL, 0, false, false, 0);
Nate Begemanbcc5f362007-01-29 22:58:52 +00006962}
6963
Dan Gohman475871a2008-07-27 21:46:04 +00006964SDValue X86TargetLowering::LowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) {
Evan Cheng184793f2008-09-27 01:56:22 +00006965 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
6966 MFI->setFrameAddressIsTaken(true);
Owen Andersone50ed302009-08-10 22:56:29 +00006967 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006968 DebugLoc dl = Op.getDebugLoc(); // FIXME probably not meaningful
Evan Cheng184793f2008-09-27 01:56:22 +00006969 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
6970 unsigned FrameReg = Subtarget->is64Bit() ? X86::RBP : X86::EBP;
Dale Johannesendd64c412009-02-04 00:33:20 +00006971 SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl, FrameReg, VT);
Evan Cheng184793f2008-09-27 01:56:22 +00006972 while (Depth--)
David Greene67c9d422010-02-15 16:53:33 +00006973 FrameAddr = DAG.getLoad(VT, dl, DAG.getEntryNode(), FrameAddr, NULL, 0,
6974 false, false, 0);
Evan Cheng184793f2008-09-27 01:56:22 +00006975 return FrameAddr;
Nate Begemanbcc5f362007-01-29 22:58:52 +00006976}
6977
Dan Gohman475871a2008-07-27 21:46:04 +00006978SDValue X86TargetLowering::LowerFRAME_TO_ARGS_OFFSET(SDValue Op,
Anton Korobeynikov260a6b82008-09-08 21:12:11 +00006979 SelectionDAG &DAG) {
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00006980 return DAG.getIntPtrConstant(2*TD->getPointerSize());
Anton Korobeynikov2365f512007-07-14 14:06:15 +00006981}
6982
Dan Gohman475871a2008-07-27 21:46:04 +00006983SDValue X86TargetLowering::LowerEH_RETURN(SDValue Op, SelectionDAG &DAG)
Anton Korobeynikov2365f512007-07-14 14:06:15 +00006984{
Anton Korobeynikov2365f512007-07-14 14:06:15 +00006985 MachineFunction &MF = DAG.getMachineFunction();
Dan Gohman475871a2008-07-27 21:46:04 +00006986 SDValue Chain = Op.getOperand(0);
6987 SDValue Offset = Op.getOperand(1);
6988 SDValue Handler = Op.getOperand(2);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006989 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov2365f512007-07-14 14:06:15 +00006990
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00006991 SDValue Frame = DAG.getRegister(Subtarget->is64Bit() ? X86::RBP : X86::EBP,
6992 getPointerTy());
6993 unsigned StoreAddrReg = (Subtarget->is64Bit() ? X86::RCX : X86::ECX);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00006994
Dale Johannesene4d209d2009-02-03 20:21:25 +00006995 SDValue StoreAddr = DAG.getNode(ISD::SUB, dl, getPointerTy(), Frame,
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00006996 DAG.getIntPtrConstant(-TD->getPointerSize()));
Dale Johannesene4d209d2009-02-03 20:21:25 +00006997 StoreAddr = DAG.getNode(ISD::ADD, dl, getPointerTy(), StoreAddr, Offset);
David Greene67c9d422010-02-15 16:53:33 +00006998 Chain = DAG.getStore(Chain, dl, Handler, StoreAddr, NULL, 0, false, false, 0);
Dale Johannesendd64c412009-02-04 00:33:20 +00006999 Chain = DAG.getCopyToReg(Chain, dl, StoreAddrReg, StoreAddr);
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00007000 MF.getRegInfo().addLiveOut(StoreAddrReg);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007001
Dale Johannesene4d209d2009-02-03 20:21:25 +00007002 return DAG.getNode(X86ISD::EH_RETURN, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00007003 MVT::Other,
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00007004 Chain, DAG.getRegister(StoreAddrReg, getPointerTy()));
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007005}
7006
Dan Gohman475871a2008-07-27 21:46:04 +00007007SDValue X86TargetLowering::LowerTRAMPOLINE(SDValue Op,
Duncan Sandsb116fac2007-07-27 20:02:49 +00007008 SelectionDAG &DAG) {
Dan Gohman475871a2008-07-27 21:46:04 +00007009 SDValue Root = Op.getOperand(0);
7010 SDValue Trmp = Op.getOperand(1); // trampoline
7011 SDValue FPtr = Op.getOperand(2); // nested function
7012 SDValue Nest = Op.getOperand(3); // 'nest' parameter value
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007013 DebugLoc dl = Op.getDebugLoc();
Duncan Sandsb116fac2007-07-27 20:02:49 +00007014
Dan Gohman69de1932008-02-06 22:27:42 +00007015 const Value *TrmpAddr = cast<SrcValueSDNode>(Op.getOperand(4))->getValue();
Duncan Sandsb116fac2007-07-27 20:02:49 +00007016
7017 if (Subtarget->is64Bit()) {
Dan Gohman475871a2008-07-27 21:46:04 +00007018 SDValue OutChains[6];
Duncan Sands339e14f2008-01-16 22:55:25 +00007019
7020 // Large code-model.
Chris Lattnera62fe662010-02-05 19:20:30 +00007021 const unsigned char JMP64r = 0xFF; // 64-bit jmp through register opcode.
7022 const unsigned char MOV64ri = 0xB8; // X86::MOV64ri opcode.
Duncan Sands339e14f2008-01-16 22:55:25 +00007023
Dan Gohmanc9f5f3f2008-05-14 01:58:56 +00007024 const unsigned char N86R10 = RegInfo->getX86RegNum(X86::R10);
7025 const unsigned char N86R11 = RegInfo->getX86RegNum(X86::R11);
Duncan Sands339e14f2008-01-16 22:55:25 +00007026
7027 const unsigned char REX_WB = 0x40 | 0x08 | 0x01; // REX prefix
7028
7029 // Load the pointer to the nested function into R11.
7030 unsigned OpCode = ((MOV64ri | N86R11) << 8) | REX_WB; // movabsq r11
Dan Gohman475871a2008-07-27 21:46:04 +00007031 SDValue Addr = Trmp;
Owen Anderson825b72b2009-08-11 20:47:22 +00007032 OutChains[0] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
David Greene67c9d422010-02-15 16:53:33 +00007033 Addr, TrmpAddr, 0, false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00007034
Owen Anderson825b72b2009-08-11 20:47:22 +00007035 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
7036 DAG.getConstant(2, MVT::i64));
David Greene67c9d422010-02-15 16:53:33 +00007037 OutChains[1] = DAG.getStore(Root, dl, FPtr, Addr, TrmpAddr, 2,
7038 false, false, 2);
Duncan Sands339e14f2008-01-16 22:55:25 +00007039
7040 // Load the 'nest' parameter value into R10.
7041 // R10 is specified in X86CallingConv.td
7042 OpCode = ((MOV64ri | N86R10) << 8) | REX_WB; // movabsq r10
Owen Anderson825b72b2009-08-11 20:47:22 +00007043 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
7044 DAG.getConstant(10, MVT::i64));
7045 OutChains[2] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
David Greene67c9d422010-02-15 16:53:33 +00007046 Addr, TrmpAddr, 10, false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00007047
Owen Anderson825b72b2009-08-11 20:47:22 +00007048 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
7049 DAG.getConstant(12, MVT::i64));
David Greene67c9d422010-02-15 16:53:33 +00007050 OutChains[3] = DAG.getStore(Root, dl, Nest, Addr, TrmpAddr, 12,
7051 false, false, 2);
Duncan Sands339e14f2008-01-16 22:55:25 +00007052
7053 // Jump to the nested function.
7054 OpCode = (JMP64r << 8) | REX_WB; // jmpq *...
Owen Anderson825b72b2009-08-11 20:47:22 +00007055 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
7056 DAG.getConstant(20, MVT::i64));
7057 OutChains[4] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
David Greene67c9d422010-02-15 16:53:33 +00007058 Addr, TrmpAddr, 20, false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00007059
7060 unsigned char ModRM = N86R11 | (4 << 3) | (3 << 6); // ...r11
Owen Anderson825b72b2009-08-11 20:47:22 +00007061 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
7062 DAG.getConstant(22, MVT::i64));
7063 OutChains[5] = DAG.getStore(Root, dl, DAG.getConstant(ModRM, MVT::i8), Addr,
David Greene67c9d422010-02-15 16:53:33 +00007064 TrmpAddr, 22, false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00007065
Dan Gohman475871a2008-07-27 21:46:04 +00007066 SDValue Ops[] =
Owen Anderson825b72b2009-08-11 20:47:22 +00007067 { Trmp, DAG.getNode(ISD::TokenFactor, dl, MVT::Other, OutChains, 6) };
Dale Johannesene4d209d2009-02-03 20:21:25 +00007068 return DAG.getMergeValues(Ops, 2, dl);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007069 } else {
Dan Gohmanbbfb9c52008-01-31 01:01:48 +00007070 const Function *Func =
Duncan Sandsb116fac2007-07-27 20:02:49 +00007071 cast<Function>(cast<SrcValueSDNode>(Op.getOperand(5))->getValue());
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00007072 CallingConv::ID CC = Func->getCallingConv();
Duncan Sandsee465742007-08-29 19:01:20 +00007073 unsigned NestReg;
Duncan Sandsb116fac2007-07-27 20:02:49 +00007074
7075 switch (CC) {
7076 default:
Torok Edwinc23197a2009-07-14 16:55:14 +00007077 llvm_unreachable("Unsupported calling convention");
Duncan Sandsb116fac2007-07-27 20:02:49 +00007078 case CallingConv::C:
Duncan Sandsb116fac2007-07-27 20:02:49 +00007079 case CallingConv::X86_StdCall: {
7080 // Pass 'nest' parameter in ECX.
7081 // Must be kept in sync with X86CallingConv.td
Duncan Sandsee465742007-08-29 19:01:20 +00007082 NestReg = X86::ECX;
Duncan Sandsb116fac2007-07-27 20:02:49 +00007083
7084 // Check that ECX wasn't needed by an 'inreg' parameter.
7085 const FunctionType *FTy = Func->getFunctionType();
Devang Patel05988662008-09-25 21:00:45 +00007086 const AttrListPtr &Attrs = Func->getAttributes();
Duncan Sandsb116fac2007-07-27 20:02:49 +00007087
Chris Lattner58d74912008-03-12 17:45:29 +00007088 if (!Attrs.isEmpty() && !Func->isVarArg()) {
Duncan Sandsb116fac2007-07-27 20:02:49 +00007089 unsigned InRegCount = 0;
7090 unsigned Idx = 1;
7091
7092 for (FunctionType::param_iterator I = FTy->param_begin(),
7093 E = FTy->param_end(); I != E; ++I, ++Idx)
Devang Patel05988662008-09-25 21:00:45 +00007094 if (Attrs.paramHasAttr(Idx, Attribute::InReg))
Duncan Sandsb116fac2007-07-27 20:02:49 +00007095 // FIXME: should only count parameters that are lowered to integers.
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00007096 InRegCount += (TD->getTypeSizeInBits(*I) + 31) / 32;
Duncan Sandsb116fac2007-07-27 20:02:49 +00007097
7098 if (InRegCount > 2) {
Torok Edwinab7c09b2009-07-08 18:01:40 +00007099 llvm_report_error("Nest register in use - reduce number of inreg parameters!");
Duncan Sandsb116fac2007-07-27 20:02:49 +00007100 }
7101 }
7102 break;
7103 }
7104 case CallingConv::X86_FastCall:
Duncan Sandsbf53c292008-09-10 13:22:10 +00007105 case CallingConv::Fast:
Duncan Sandsb116fac2007-07-27 20:02:49 +00007106 // Pass 'nest' parameter in EAX.
7107 // Must be kept in sync with X86CallingConv.td
Duncan Sandsee465742007-08-29 19:01:20 +00007108 NestReg = X86::EAX;
Duncan Sandsb116fac2007-07-27 20:02:49 +00007109 break;
7110 }
7111
Dan Gohman475871a2008-07-27 21:46:04 +00007112 SDValue OutChains[4];
7113 SDValue Addr, Disp;
Duncan Sandsb116fac2007-07-27 20:02:49 +00007114
Owen Anderson825b72b2009-08-11 20:47:22 +00007115 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
7116 DAG.getConstant(10, MVT::i32));
7117 Disp = DAG.getNode(ISD::SUB, dl, MVT::i32, FPtr, Addr);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007118
Chris Lattnera62fe662010-02-05 19:20:30 +00007119 // This is storing the opcode for MOV32ri.
7120 const unsigned char MOV32ri = 0xB8; // X86::MOV32ri's opcode byte.
Dan Gohmanc9f5f3f2008-05-14 01:58:56 +00007121 const unsigned char N86Reg = RegInfo->getX86RegNum(NestReg);
Scott Michelfdc40a02009-02-17 22:15:04 +00007122 OutChains[0] = DAG.getStore(Root, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00007123 DAG.getConstant(MOV32ri|N86Reg, MVT::i8),
David Greene67c9d422010-02-15 16:53:33 +00007124 Trmp, TrmpAddr, 0, false, false, 0);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007125
Owen Anderson825b72b2009-08-11 20:47:22 +00007126 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
7127 DAG.getConstant(1, MVT::i32));
David Greene67c9d422010-02-15 16:53:33 +00007128 OutChains[1] = DAG.getStore(Root, dl, Nest, Addr, TrmpAddr, 1,
7129 false, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007130
Chris Lattnera62fe662010-02-05 19:20:30 +00007131 const unsigned char JMP = 0xE9; // jmp <32bit dst> opcode.
Owen Anderson825b72b2009-08-11 20:47:22 +00007132 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
7133 DAG.getConstant(5, MVT::i32));
7134 OutChains[2] = DAG.getStore(Root, dl, DAG.getConstant(JMP, MVT::i8), Addr,
David Greene67c9d422010-02-15 16:53:33 +00007135 TrmpAddr, 5, false, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007136
Owen Anderson825b72b2009-08-11 20:47:22 +00007137 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
7138 DAG.getConstant(6, MVT::i32));
David Greene67c9d422010-02-15 16:53:33 +00007139 OutChains[3] = DAG.getStore(Root, dl, Disp, Addr, TrmpAddr, 6,
7140 false, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007141
Dan Gohman475871a2008-07-27 21:46:04 +00007142 SDValue Ops[] =
Owen Anderson825b72b2009-08-11 20:47:22 +00007143 { Trmp, DAG.getNode(ISD::TokenFactor, dl, MVT::Other, OutChains, 4) };
Dale Johannesene4d209d2009-02-03 20:21:25 +00007144 return DAG.getMergeValues(Ops, 2, dl);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007145 }
7146}
7147
Dan Gohman475871a2008-07-27 21:46:04 +00007148SDValue X86TargetLowering::LowerFLT_ROUNDS_(SDValue Op, SelectionDAG &DAG) {
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007149 /*
7150 The rounding mode is in bits 11:10 of FPSR, and has the following
7151 settings:
7152 00 Round to nearest
7153 01 Round to -inf
7154 10 Round to +inf
7155 11 Round to 0
7156
7157 FLT_ROUNDS, on the other hand, expects the following:
7158 -1 Undefined
7159 0 Round to 0
7160 1 Round to nearest
7161 2 Round to +inf
7162 3 Round to -inf
7163
7164 To perform the conversion, we do:
7165 (((((FPSR & 0x800) >> 11) | ((FPSR & 0x400) >> 9)) + 1) & 3)
7166 */
7167
7168 MachineFunction &MF = DAG.getMachineFunction();
7169 const TargetMachine &TM = MF.getTarget();
7170 const TargetFrameInfo &TFI = *TM.getFrameInfo();
7171 unsigned StackAlignment = TFI.getStackAlignment();
Owen Andersone50ed302009-08-10 22:56:29 +00007172 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007173 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007174
7175 // Save FP Control Word to stack slot
David Greene3f2bf852009-11-12 20:49:22 +00007176 int SSFI = MF.getFrameInfo()->CreateStackObject(2, StackAlignment, false);
Dan Gohman475871a2008-07-27 21:46:04 +00007177 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007178
Owen Anderson825b72b2009-08-11 20:47:22 +00007179 SDValue Chain = DAG.getNode(X86ISD::FNSTCW16m, dl, MVT::Other,
Evan Cheng8a186ae2008-09-24 23:26:36 +00007180 DAG.getEntryNode(), StackSlot);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007181
7182 // Load FP Control Word from stack slot
David Greene67c9d422010-02-15 16:53:33 +00007183 SDValue CWD = DAG.getLoad(MVT::i16, dl, Chain, StackSlot, NULL, 0,
7184 false, false, 0);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007185
7186 // Transform as necessary
Dan Gohman475871a2008-07-27 21:46:04 +00007187 SDValue CWD1 =
Owen Anderson825b72b2009-08-11 20:47:22 +00007188 DAG.getNode(ISD::SRL, dl, MVT::i16,
7189 DAG.getNode(ISD::AND, dl, MVT::i16,
7190 CWD, DAG.getConstant(0x800, MVT::i16)),
7191 DAG.getConstant(11, MVT::i8));
Dan Gohman475871a2008-07-27 21:46:04 +00007192 SDValue CWD2 =
Owen Anderson825b72b2009-08-11 20:47:22 +00007193 DAG.getNode(ISD::SRL, dl, MVT::i16,
7194 DAG.getNode(ISD::AND, dl, MVT::i16,
7195 CWD, DAG.getConstant(0x400, MVT::i16)),
7196 DAG.getConstant(9, MVT::i8));
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007197
Dan Gohman475871a2008-07-27 21:46:04 +00007198 SDValue RetVal =
Owen Anderson825b72b2009-08-11 20:47:22 +00007199 DAG.getNode(ISD::AND, dl, MVT::i16,
7200 DAG.getNode(ISD::ADD, dl, MVT::i16,
7201 DAG.getNode(ISD::OR, dl, MVT::i16, CWD1, CWD2),
7202 DAG.getConstant(1, MVT::i16)),
7203 DAG.getConstant(3, MVT::i16));
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007204
7205
Duncan Sands83ec4b62008-06-06 12:08:01 +00007206 return DAG.getNode((VT.getSizeInBits() < 16 ?
Dale Johannesenb300d2a2009-02-07 00:55:49 +00007207 ISD::TRUNCATE : ISD::ZERO_EXTEND), dl, VT, RetVal);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007208}
7209
Dan Gohman475871a2008-07-27 21:46:04 +00007210SDValue X86TargetLowering::LowerCTLZ(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00007211 EVT VT = Op.getValueType();
7212 EVT OpVT = VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00007213 unsigned NumBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007214 DebugLoc dl = Op.getDebugLoc();
Evan Cheng18efe262007-12-14 02:13:44 +00007215
7216 Op = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00007217 if (VT == MVT::i8) {
Evan Cheng152804e2007-12-14 08:30:15 +00007218 // Zero extend to i32 since there is not an i8 bsr.
Owen Anderson825b72b2009-08-11 20:47:22 +00007219 OpVT = MVT::i32;
Dale Johannesene4d209d2009-02-03 20:21:25 +00007220 Op = DAG.getNode(ISD::ZERO_EXTEND, dl, OpVT, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00007221 }
Evan Cheng18efe262007-12-14 02:13:44 +00007222
Evan Cheng152804e2007-12-14 08:30:15 +00007223 // Issue a bsr (scan bits in reverse) which also sets EFLAGS.
Owen Anderson825b72b2009-08-11 20:47:22 +00007224 SDVTList VTs = DAG.getVTList(OpVT, MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007225 Op = DAG.getNode(X86ISD::BSR, dl, VTs, Op);
Evan Cheng152804e2007-12-14 08:30:15 +00007226
7227 // If src is zero (i.e. bsr sets ZF), returns NumBits.
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00007228 SDValue Ops[] = {
7229 Op,
7230 DAG.getConstant(NumBits+NumBits-1, OpVT),
7231 DAG.getConstant(X86::COND_E, MVT::i8),
7232 Op.getValue(1)
7233 };
7234 Op = DAG.getNode(X86ISD::CMOV, dl, OpVT, Ops, array_lengthof(Ops));
Evan Cheng152804e2007-12-14 08:30:15 +00007235
7236 // Finally xor with NumBits-1.
Dale Johannesene4d209d2009-02-03 20:21:25 +00007237 Op = DAG.getNode(ISD::XOR, dl, OpVT, Op, DAG.getConstant(NumBits-1, OpVT));
Evan Cheng152804e2007-12-14 08:30:15 +00007238
Owen Anderson825b72b2009-08-11 20:47:22 +00007239 if (VT == MVT::i8)
7240 Op = DAG.getNode(ISD::TRUNCATE, dl, MVT::i8, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00007241 return Op;
7242}
7243
Dan Gohman475871a2008-07-27 21:46:04 +00007244SDValue X86TargetLowering::LowerCTTZ(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00007245 EVT VT = Op.getValueType();
7246 EVT OpVT = VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00007247 unsigned NumBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007248 DebugLoc dl = Op.getDebugLoc();
Evan Cheng18efe262007-12-14 02:13:44 +00007249
7250 Op = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00007251 if (VT == MVT::i8) {
7252 OpVT = MVT::i32;
Dale Johannesene4d209d2009-02-03 20:21:25 +00007253 Op = DAG.getNode(ISD::ZERO_EXTEND, dl, OpVT, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00007254 }
Evan Cheng152804e2007-12-14 08:30:15 +00007255
7256 // Issue a bsf (scan bits forward) which also sets EFLAGS.
Owen Anderson825b72b2009-08-11 20:47:22 +00007257 SDVTList VTs = DAG.getVTList(OpVT, MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007258 Op = DAG.getNode(X86ISD::BSF, dl, VTs, Op);
Evan Cheng152804e2007-12-14 08:30:15 +00007259
7260 // If src is zero (i.e. bsf sets ZF), returns NumBits.
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00007261 SDValue Ops[] = {
7262 Op,
7263 DAG.getConstant(NumBits, OpVT),
7264 DAG.getConstant(X86::COND_E, MVT::i8),
7265 Op.getValue(1)
7266 };
7267 Op = DAG.getNode(X86ISD::CMOV, dl, OpVT, Ops, array_lengthof(Ops));
Evan Cheng152804e2007-12-14 08:30:15 +00007268
Owen Anderson825b72b2009-08-11 20:47:22 +00007269 if (VT == MVT::i8)
7270 Op = DAG.getNode(ISD::TRUNCATE, dl, MVT::i8, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00007271 return Op;
7272}
7273
Mon P Wangaf9b9522008-12-18 21:42:19 +00007274SDValue X86TargetLowering::LowerMUL_V2I64(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00007275 EVT VT = Op.getValueType();
Owen Anderson825b72b2009-08-11 20:47:22 +00007276 assert(VT == MVT::v2i64 && "Only know how to lower V2I64 multiply");
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007277 DebugLoc dl = Op.getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00007278
Mon P Wangaf9b9522008-12-18 21:42:19 +00007279 // ulong2 Ahi = __builtin_ia32_psrlqi128( a, 32);
7280 // ulong2 Bhi = __builtin_ia32_psrlqi128( b, 32);
7281 // ulong2 AloBlo = __builtin_ia32_pmuludq128( a, b );
7282 // ulong2 AloBhi = __builtin_ia32_pmuludq128( a, Bhi );
7283 // ulong2 AhiBlo = __builtin_ia32_pmuludq128( Ahi, b );
7284 //
7285 // AloBhi = __builtin_ia32_psllqi128( AloBhi, 32 );
7286 // AhiBlo = __builtin_ia32_psllqi128( AhiBlo, 32 );
7287 // return AloBlo + AloBhi + AhiBlo;
7288
7289 SDValue A = Op.getOperand(0);
7290 SDValue B = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00007291
Dale Johannesene4d209d2009-02-03 20:21:25 +00007292 SDValue Ahi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007293 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
7294 A, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00007295 SDValue Bhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007296 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
7297 B, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00007298 SDValue AloBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007299 DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32),
Mon P Wangaf9b9522008-12-18 21:42:19 +00007300 A, B);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007301 SDValue AloBhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007302 DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32),
Mon P Wangaf9b9522008-12-18 21:42:19 +00007303 A, Bhi);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007304 SDValue AhiBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007305 DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32),
Mon P Wangaf9b9522008-12-18 21:42:19 +00007306 Ahi, B);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007307 AloBhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007308 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
7309 AloBhi, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00007310 AhiBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007311 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
7312 AhiBlo, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00007313 SDValue Res = DAG.getNode(ISD::ADD, dl, VT, AloBlo, AloBhi);
7314 Res = DAG.getNode(ISD::ADD, dl, VT, Res, AhiBlo);
Mon P Wangaf9b9522008-12-18 21:42:19 +00007315 return Res;
7316}
7317
7318
Bill Wendling74c37652008-12-09 22:08:41 +00007319SDValue X86TargetLowering::LowerXALUO(SDValue Op, SelectionDAG &DAG) {
7320 // Lower the "add/sub/mul with overflow" instruction into a regular ins plus
7321 // a "setcc" instruction that checks the overflow flag. The "brcond" lowering
Bill Wendling61edeb52008-12-02 01:06:39 +00007322 // looks for this combo and may remove the "setcc" instruction if the "setcc"
7323 // has only one use.
Bill Wendling3fafd932008-11-26 22:37:40 +00007324 SDNode *N = Op.getNode();
Bill Wendling61edeb52008-12-02 01:06:39 +00007325 SDValue LHS = N->getOperand(0);
7326 SDValue RHS = N->getOperand(1);
Bill Wendling74c37652008-12-09 22:08:41 +00007327 unsigned BaseOp = 0;
7328 unsigned Cond = 0;
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007329 DebugLoc dl = Op.getDebugLoc();
Bill Wendling74c37652008-12-09 22:08:41 +00007330
7331 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00007332 default: llvm_unreachable("Unknown ovf instruction!");
Bill Wendling74c37652008-12-09 22:08:41 +00007333 case ISD::SADDO:
Dan Gohman076aee32009-03-04 19:44:21 +00007334 // A subtract of one will be selected as a INC. Note that INC doesn't
7335 // set CF, so we can't do this for UADDO.
7336 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op))
7337 if (C->getAPIntValue() == 1) {
7338 BaseOp = X86ISD::INC;
7339 Cond = X86::COND_O;
7340 break;
7341 }
Bill Wendlingab55ebd2008-12-12 00:56:36 +00007342 BaseOp = X86ISD::ADD;
Bill Wendling74c37652008-12-09 22:08:41 +00007343 Cond = X86::COND_O;
7344 break;
7345 case ISD::UADDO:
Bill Wendlingab55ebd2008-12-12 00:56:36 +00007346 BaseOp = X86ISD::ADD;
Dan Gohman653456c2009-01-07 00:15:08 +00007347 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +00007348 break;
7349 case ISD::SSUBO:
Dan Gohman076aee32009-03-04 19:44:21 +00007350 // A subtract of one will be selected as a DEC. Note that DEC doesn't
7351 // set CF, so we can't do this for USUBO.
7352 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op))
7353 if (C->getAPIntValue() == 1) {
7354 BaseOp = X86ISD::DEC;
7355 Cond = X86::COND_O;
7356 break;
7357 }
Bill Wendlingab55ebd2008-12-12 00:56:36 +00007358 BaseOp = X86ISD::SUB;
Bill Wendling74c37652008-12-09 22:08:41 +00007359 Cond = X86::COND_O;
7360 break;
7361 case ISD::USUBO:
Bill Wendlingab55ebd2008-12-12 00:56:36 +00007362 BaseOp = X86ISD::SUB;
Dan Gohman653456c2009-01-07 00:15:08 +00007363 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +00007364 break;
7365 case ISD::SMULO:
Bill Wendlingd350e022008-12-12 21:15:41 +00007366 BaseOp = X86ISD::SMUL;
Bill Wendling74c37652008-12-09 22:08:41 +00007367 Cond = X86::COND_O;
7368 break;
7369 case ISD::UMULO:
Bill Wendlingd350e022008-12-12 21:15:41 +00007370 BaseOp = X86ISD::UMUL;
Dan Gohman653456c2009-01-07 00:15:08 +00007371 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +00007372 break;
7373 }
Bill Wendling3fafd932008-11-26 22:37:40 +00007374
Bill Wendling61edeb52008-12-02 01:06:39 +00007375 // Also sets EFLAGS.
Owen Anderson825b72b2009-08-11 20:47:22 +00007376 SDVTList VTs = DAG.getVTList(N->getValueType(0), MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007377 SDValue Sum = DAG.getNode(BaseOp, dl, VTs, LHS, RHS);
Bill Wendling3fafd932008-11-26 22:37:40 +00007378
Bill Wendling61edeb52008-12-02 01:06:39 +00007379 SDValue SetCC =
Dale Johannesene4d209d2009-02-03 20:21:25 +00007380 DAG.getNode(X86ISD::SETCC, dl, N->getValueType(1),
Owen Anderson825b72b2009-08-11 20:47:22 +00007381 DAG.getConstant(Cond, MVT::i32), SDValue(Sum.getNode(), 1));
Bill Wendling3fafd932008-11-26 22:37:40 +00007382
Bill Wendling61edeb52008-12-02 01:06:39 +00007383 DAG.ReplaceAllUsesOfValueWith(SDValue(N, 1), SetCC);
7384 return Sum;
Bill Wendling41ea7e72008-11-24 19:21:46 +00007385}
7386
Dan Gohman475871a2008-07-27 21:46:04 +00007387SDValue X86TargetLowering::LowerCMP_SWAP(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00007388 EVT T = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007389 DebugLoc dl = Op.getDebugLoc();
Andrew Lenhartha76e2f02008-03-04 21:13:33 +00007390 unsigned Reg = 0;
7391 unsigned size = 0;
Owen Anderson825b72b2009-08-11 20:47:22 +00007392 switch(T.getSimpleVT().SimpleTy) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00007393 default:
7394 assert(false && "Invalid value type!");
Owen Anderson825b72b2009-08-11 20:47:22 +00007395 case MVT::i8: Reg = X86::AL; size = 1; break;
7396 case MVT::i16: Reg = X86::AX; size = 2; break;
7397 case MVT::i32: Reg = X86::EAX; size = 4; break;
7398 case MVT::i64:
Duncan Sands1607f052008-12-01 11:39:25 +00007399 assert(Subtarget->is64Bit() && "Node not type legal!");
7400 Reg = X86::RAX; size = 8;
Andrew Lenharthd19189e2008-03-05 01:15:49 +00007401 break;
Bill Wendling61edeb52008-12-02 01:06:39 +00007402 }
Dale Johannesendd64c412009-02-04 00:33:20 +00007403 SDValue cpIn = DAG.getCopyToReg(Op.getOperand(0), dl, Reg,
Dale Johannesend18a4622008-09-11 03:12:59 +00007404 Op.getOperand(2), SDValue());
Dan Gohman475871a2008-07-27 21:46:04 +00007405 SDValue Ops[] = { cpIn.getValue(0),
Evan Cheng8a186ae2008-09-24 23:26:36 +00007406 Op.getOperand(1),
7407 Op.getOperand(3),
Owen Anderson825b72b2009-08-11 20:47:22 +00007408 DAG.getTargetConstant(size, MVT::i8),
Evan Cheng8a186ae2008-09-24 23:26:36 +00007409 cpIn.getValue(1) };
Owen Anderson825b72b2009-08-11 20:47:22 +00007410 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007411 SDValue Result = DAG.getNode(X86ISD::LCMPXCHG_DAG, dl, Tys, Ops, 5);
Scott Michelfdc40a02009-02-17 22:15:04 +00007412 SDValue cpOut =
Dale Johannesendd64c412009-02-04 00:33:20 +00007413 DAG.getCopyFromReg(Result.getValue(0), dl, Reg, T, Result.getValue(1));
Andrew Lenharth26ed8692008-03-01 21:52:34 +00007414 return cpOut;
7415}
7416
Duncan Sands1607f052008-12-01 11:39:25 +00007417SDValue X86TargetLowering::LowerREADCYCLECOUNTER(SDValue Op,
Gabor Greif327ef032008-08-28 23:19:51 +00007418 SelectionDAG &DAG) {
Duncan Sands1607f052008-12-01 11:39:25 +00007419 assert(Subtarget->is64Bit() && "Result not type legalized?");
Owen Anderson825b72b2009-08-11 20:47:22 +00007420 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Duncan Sands1607f052008-12-01 11:39:25 +00007421 SDValue TheChain = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007422 DebugLoc dl = Op.getDebugLoc();
Dale Johannesene4d209d2009-02-03 20:21:25 +00007423 SDValue rd = DAG.getNode(X86ISD::RDTSC_DAG, dl, Tys, &TheChain, 1);
Owen Anderson825b72b2009-08-11 20:47:22 +00007424 SDValue rax = DAG.getCopyFromReg(rd, dl, X86::RAX, MVT::i64, rd.getValue(1));
7425 SDValue rdx = DAG.getCopyFromReg(rax.getValue(1), dl, X86::RDX, MVT::i64,
Duncan Sands1607f052008-12-01 11:39:25 +00007426 rax.getValue(2));
Owen Anderson825b72b2009-08-11 20:47:22 +00007427 SDValue Tmp = DAG.getNode(ISD::SHL, dl, MVT::i64, rdx,
7428 DAG.getConstant(32, MVT::i8));
Duncan Sands1607f052008-12-01 11:39:25 +00007429 SDValue Ops[] = {
Owen Anderson825b72b2009-08-11 20:47:22 +00007430 DAG.getNode(ISD::OR, dl, MVT::i64, rax, Tmp),
Duncan Sands1607f052008-12-01 11:39:25 +00007431 rdx.getValue(1)
7432 };
Dale Johannesene4d209d2009-02-03 20:21:25 +00007433 return DAG.getMergeValues(Ops, 2, dl);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007434}
7435
Dale Johannesen71d1bf52008-09-29 22:25:26 +00007436SDValue X86TargetLowering::LowerLOAD_SUB(SDValue Op, SelectionDAG &DAG) {
7437 SDNode *Node = Op.getNode();
Dale Johannesene4d209d2009-02-03 20:21:25 +00007438 DebugLoc dl = Node->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00007439 EVT T = Node->getValueType(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007440 SDValue negOp = DAG.getNode(ISD::SUB, dl, T,
Evan Cheng242b38b2009-02-23 09:03:22 +00007441 DAG.getConstant(0, T), Node->getOperand(2));
Dale Johannesene4d209d2009-02-03 20:21:25 +00007442 return DAG.getAtomic(ISD::ATOMIC_LOAD_ADD, dl,
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007443 cast<AtomicSDNode>(Node)->getMemoryVT(),
Dale Johannesen71d1bf52008-09-29 22:25:26 +00007444 Node->getOperand(0),
7445 Node->getOperand(1), negOp,
7446 cast<AtomicSDNode>(Node)->getSrcValue(),
7447 cast<AtomicSDNode>(Node)->getAlignment());
Mon P Wang63307c32008-05-05 19:05:59 +00007448}
7449
Evan Cheng0db9fe62006-04-25 20:13:52 +00007450/// LowerOperation - Provide custom lowering hooks for some operations.
7451///
Dan Gohman475871a2008-07-27 21:46:04 +00007452SDValue X86TargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00007453 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00007454 default: llvm_unreachable("Should not custom lower this!");
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007455 case ISD::ATOMIC_CMP_SWAP: return LowerCMP_SWAP(Op,DAG);
7456 case ISD::ATOMIC_LOAD_SUB: return LowerLOAD_SUB(Op,DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007457 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG);
Mon P Wangeb38ebf2010-01-24 00:05:03 +00007458 case ISD::CONCAT_VECTORS: return LowerCONCAT_VECTORS(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007459 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
7460 case ISD::EXTRACT_VECTOR_ELT: return LowerEXTRACT_VECTOR_ELT(Op, DAG);
7461 case ISD::INSERT_VECTOR_ELT: return LowerINSERT_VECTOR_ELT(Op, DAG);
7462 case ISD::SCALAR_TO_VECTOR: return LowerSCALAR_TO_VECTOR(Op, DAG);
7463 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
7464 case ISD::GlobalAddress: return LowerGlobalAddress(Op, DAG);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007465 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
Bill Wendling056292f2008-09-16 21:48:12 +00007466 case ISD::ExternalSymbol: return LowerExternalSymbol(Op, DAG);
Dan Gohmanf705adb2009-10-30 01:28:02 +00007467 case ISD::BlockAddress: return LowerBlockAddress(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007468 case ISD::SHL_PARTS:
7469 case ISD::SRA_PARTS:
7470 case ISD::SRL_PARTS: return LowerShift(Op, DAG);
7471 case ISD::SINT_TO_FP: return LowerSINT_TO_FP(Op, DAG);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00007472 case ISD::UINT_TO_FP: return LowerUINT_TO_FP(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007473 case ISD::FP_TO_SINT: return LowerFP_TO_SINT(Op, DAG);
Eli Friedman948e95a2009-05-23 09:59:16 +00007474 case ISD::FP_TO_UINT: return LowerFP_TO_UINT(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007475 case ISD::FABS: return LowerFABS(Op, DAG);
7476 case ISD::FNEG: return LowerFNEG(Op, DAG);
Evan Cheng68c47cb2007-01-05 07:55:56 +00007477 case ISD::FCOPYSIGN: return LowerFCOPYSIGN(Op, DAG);
Evan Chenge5f62042007-09-29 00:00:36 +00007478 case ISD::SETCC: return LowerSETCC(Op, DAG);
Nate Begeman30a0de92008-07-17 16:51:19 +00007479 case ISD::VSETCC: return LowerVSETCC(Op, DAG);
Evan Chenge5f62042007-09-29 00:00:36 +00007480 case ISD::SELECT: return LowerSELECT(Op, DAG);
7481 case ISD::BRCOND: return LowerBRCOND(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007482 case ISD::JumpTable: return LowerJumpTable(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007483 case ISD::VASTART: return LowerVASTART(Op, DAG);
Dan Gohman9018e832008-05-10 01:26:14 +00007484 case ISD::VAARG: return LowerVAARG(Op, DAG);
Evan Chengae642192007-03-02 23:16:35 +00007485 case ISD::VACOPY: return LowerVACOPY(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007486 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG);
Nate Begemanbcc5f362007-01-29 22:58:52 +00007487 case ISD::RETURNADDR: return LowerRETURNADDR(Op, DAG);
7488 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007489 case ISD::FRAME_TO_ARGS_OFFSET:
7490 return LowerFRAME_TO_ARGS_OFFSET(Op, DAG);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00007491 case ISD::DYNAMIC_STACKALLOC: return LowerDYNAMIC_STACKALLOC(Op, DAG);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007492 case ISD::EH_RETURN: return LowerEH_RETURN(Op, DAG);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007493 case ISD::TRAMPOLINE: return LowerTRAMPOLINE(Op, DAG);
Dan Gohman1a024862008-01-31 00:41:03 +00007494 case ISD::FLT_ROUNDS_: return LowerFLT_ROUNDS_(Op, DAG);
Evan Cheng18efe262007-12-14 02:13:44 +00007495 case ISD::CTLZ: return LowerCTLZ(Op, DAG);
7496 case ISD::CTTZ: return LowerCTTZ(Op, DAG);
Mon P Wangaf9b9522008-12-18 21:42:19 +00007497 case ISD::MUL: return LowerMUL_V2I64(Op, DAG);
Bill Wendling74c37652008-12-09 22:08:41 +00007498 case ISD::SADDO:
7499 case ISD::UADDO:
7500 case ISD::SSUBO:
7501 case ISD::USUBO:
7502 case ISD::SMULO:
7503 case ISD::UMULO: return LowerXALUO(Op, DAG);
Duncan Sands1607f052008-12-01 11:39:25 +00007504 case ISD::READCYCLECOUNTER: return LowerREADCYCLECOUNTER(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007505 }
Chris Lattner27a6c732007-11-24 07:07:01 +00007506}
7507
Duncan Sands1607f052008-12-01 11:39:25 +00007508void X86TargetLowering::
7509ReplaceATOMIC_BINARY_64(SDNode *Node, SmallVectorImpl<SDValue>&Results,
7510 SelectionDAG &DAG, unsigned NewOp) {
Owen Andersone50ed302009-08-10 22:56:29 +00007511 EVT T = Node->getValueType(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007512 DebugLoc dl = Node->getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00007513 assert (T == MVT::i64 && "Only know how to expand i64 atomics");
Duncan Sands1607f052008-12-01 11:39:25 +00007514
7515 SDValue Chain = Node->getOperand(0);
7516 SDValue In1 = Node->getOperand(1);
Owen Anderson825b72b2009-08-11 20:47:22 +00007517 SDValue In2L = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +00007518 Node->getOperand(2), DAG.getIntPtrConstant(0));
Owen Anderson825b72b2009-08-11 20:47:22 +00007519 SDValue In2H = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +00007520 Node->getOperand(2), DAG.getIntPtrConstant(1));
Dan Gohmanc76909a2009-09-25 20:36:54 +00007521 SDValue Ops[] = { Chain, In1, In2L, In2H };
Owen Anderson825b72b2009-08-11 20:47:22 +00007522 SDVTList Tys = DAG.getVTList(MVT::i32, MVT::i32, MVT::Other);
Dan Gohmanc76909a2009-09-25 20:36:54 +00007523 SDValue Result =
7524 DAG.getMemIntrinsicNode(NewOp, dl, Tys, Ops, 4, MVT::i64,
7525 cast<MemSDNode>(Node)->getMemOperand());
Duncan Sands1607f052008-12-01 11:39:25 +00007526 SDValue OpsF[] = { Result.getValue(0), Result.getValue(1)};
Owen Anderson825b72b2009-08-11 20:47:22 +00007527 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, OpsF, 2));
Duncan Sands1607f052008-12-01 11:39:25 +00007528 Results.push_back(Result.getValue(2));
7529}
7530
Duncan Sands126d9072008-07-04 11:47:58 +00007531/// ReplaceNodeResults - Replace a node with an illegal result type
7532/// with a new node built out of custom code.
Duncan Sands1607f052008-12-01 11:39:25 +00007533void X86TargetLowering::ReplaceNodeResults(SDNode *N,
7534 SmallVectorImpl<SDValue>&Results,
7535 SelectionDAG &DAG) {
Dale Johannesene4d209d2009-02-03 20:21:25 +00007536 DebugLoc dl = N->getDebugLoc();
Chris Lattner27a6c732007-11-24 07:07:01 +00007537 switch (N->getOpcode()) {
Duncan Sandsed294c42008-10-20 15:56:33 +00007538 default:
Duncan Sands1607f052008-12-01 11:39:25 +00007539 assert(false && "Do not know how to custom type legalize this operation!");
7540 return;
7541 case ISD::FP_TO_SINT: {
Eli Friedman948e95a2009-05-23 09:59:16 +00007542 std::pair<SDValue,SDValue> Vals =
7543 FP_TO_INTHelper(SDValue(N, 0), DAG, true);
Duncan Sands1607f052008-12-01 11:39:25 +00007544 SDValue FIST = Vals.first, StackSlot = Vals.second;
7545 if (FIST.getNode() != 0) {
Owen Andersone50ed302009-08-10 22:56:29 +00007546 EVT VT = N->getValueType(0);
Duncan Sands1607f052008-12-01 11:39:25 +00007547 // Return a load from the stack slot.
David Greene67c9d422010-02-15 16:53:33 +00007548 Results.push_back(DAG.getLoad(VT, dl, FIST, StackSlot, NULL, 0,
7549 false, false, 0));
Duncan Sands1607f052008-12-01 11:39:25 +00007550 }
7551 return;
7552 }
7553 case ISD::READCYCLECOUNTER: {
Owen Anderson825b72b2009-08-11 20:47:22 +00007554 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Duncan Sands1607f052008-12-01 11:39:25 +00007555 SDValue TheChain = N->getOperand(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007556 SDValue rd = DAG.getNode(X86ISD::RDTSC_DAG, dl, Tys, &TheChain, 1);
Owen Anderson825b72b2009-08-11 20:47:22 +00007557 SDValue eax = DAG.getCopyFromReg(rd, dl, X86::EAX, MVT::i32,
Dale Johannesendd64c412009-02-04 00:33:20 +00007558 rd.getValue(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00007559 SDValue edx = DAG.getCopyFromReg(eax.getValue(1), dl, X86::EDX, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +00007560 eax.getValue(2));
7561 // Use a buildpair to merge the two 32-bit values into a 64-bit one.
7562 SDValue Ops[] = { eax, edx };
Owen Anderson825b72b2009-08-11 20:47:22 +00007563 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, Ops, 2));
Duncan Sands1607f052008-12-01 11:39:25 +00007564 Results.push_back(edx.getValue(1));
7565 return;
7566 }
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007567 case ISD::ATOMIC_CMP_SWAP: {
Owen Andersone50ed302009-08-10 22:56:29 +00007568 EVT T = N->getValueType(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00007569 assert (T == MVT::i64 && "Only know how to expand i64 Cmp and Swap");
Duncan Sands1607f052008-12-01 11:39:25 +00007570 SDValue cpInL, cpInH;
Owen Anderson825b72b2009-08-11 20:47:22 +00007571 cpInL = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(2),
7572 DAG.getConstant(0, MVT::i32));
7573 cpInH = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(2),
7574 DAG.getConstant(1, MVT::i32));
Dale Johannesendd64c412009-02-04 00:33:20 +00007575 cpInL = DAG.getCopyToReg(N->getOperand(0), dl, X86::EAX, cpInL, SDValue());
7576 cpInH = DAG.getCopyToReg(cpInL.getValue(0), dl, X86::EDX, cpInH,
Duncan Sands1607f052008-12-01 11:39:25 +00007577 cpInL.getValue(1));
7578 SDValue swapInL, swapInH;
Owen Anderson825b72b2009-08-11 20:47:22 +00007579 swapInL = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(3),
7580 DAG.getConstant(0, MVT::i32));
7581 swapInH = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(3),
7582 DAG.getConstant(1, MVT::i32));
Dale Johannesendd64c412009-02-04 00:33:20 +00007583 swapInL = DAG.getCopyToReg(cpInH.getValue(0), dl, X86::EBX, swapInL,
Duncan Sands1607f052008-12-01 11:39:25 +00007584 cpInH.getValue(1));
Dale Johannesendd64c412009-02-04 00:33:20 +00007585 swapInH = DAG.getCopyToReg(swapInL.getValue(0), dl, X86::ECX, swapInH,
Duncan Sands1607f052008-12-01 11:39:25 +00007586 swapInL.getValue(1));
7587 SDValue Ops[] = { swapInH.getValue(0),
7588 N->getOperand(1),
7589 swapInH.getValue(1) };
Owen Anderson825b72b2009-08-11 20:47:22 +00007590 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007591 SDValue Result = DAG.getNode(X86ISD::LCMPXCHG8_DAG, dl, Tys, Ops, 3);
Dale Johannesendd64c412009-02-04 00:33:20 +00007592 SDValue cpOutL = DAG.getCopyFromReg(Result.getValue(0), dl, X86::EAX,
Owen Anderson825b72b2009-08-11 20:47:22 +00007593 MVT::i32, Result.getValue(1));
Dale Johannesendd64c412009-02-04 00:33:20 +00007594 SDValue cpOutH = DAG.getCopyFromReg(cpOutL.getValue(1), dl, X86::EDX,
Owen Anderson825b72b2009-08-11 20:47:22 +00007595 MVT::i32, cpOutL.getValue(2));
Duncan Sands1607f052008-12-01 11:39:25 +00007596 SDValue OpsF[] = { cpOutL.getValue(0), cpOutH.getValue(0)};
Owen Anderson825b72b2009-08-11 20:47:22 +00007597 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, OpsF, 2));
Duncan Sands1607f052008-12-01 11:39:25 +00007598 Results.push_back(cpOutH.getValue(1));
7599 return;
7600 }
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007601 case ISD::ATOMIC_LOAD_ADD:
Duncan Sands1607f052008-12-01 11:39:25 +00007602 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMADD64_DAG);
7603 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007604 case ISD::ATOMIC_LOAD_AND:
Duncan Sands1607f052008-12-01 11:39:25 +00007605 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMAND64_DAG);
7606 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007607 case ISD::ATOMIC_LOAD_NAND:
Duncan Sands1607f052008-12-01 11:39:25 +00007608 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMNAND64_DAG);
7609 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007610 case ISD::ATOMIC_LOAD_OR:
Duncan Sands1607f052008-12-01 11:39:25 +00007611 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMOR64_DAG);
7612 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007613 case ISD::ATOMIC_LOAD_SUB:
Duncan Sands1607f052008-12-01 11:39:25 +00007614 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMSUB64_DAG);
7615 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007616 case ISD::ATOMIC_LOAD_XOR:
Duncan Sands1607f052008-12-01 11:39:25 +00007617 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMXOR64_DAG);
7618 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007619 case ISD::ATOMIC_SWAP:
Duncan Sands1607f052008-12-01 11:39:25 +00007620 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMSWAP64_DAG);
7621 return;
Chris Lattner27a6c732007-11-24 07:07:01 +00007622 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00007623}
7624
Evan Cheng72261582005-12-20 06:22:03 +00007625const char *X86TargetLowering::getTargetNodeName(unsigned Opcode) const {
7626 switch (Opcode) {
7627 default: return NULL;
Evan Cheng18efe262007-12-14 02:13:44 +00007628 case X86ISD::BSF: return "X86ISD::BSF";
7629 case X86ISD::BSR: return "X86ISD::BSR";
Evan Chenge3413162006-01-09 18:33:28 +00007630 case X86ISD::SHLD: return "X86ISD::SHLD";
7631 case X86ISD::SHRD: return "X86ISD::SHRD";
Evan Chengef6ffb12006-01-31 03:14:29 +00007632 case X86ISD::FAND: return "X86ISD::FAND";
Evan Cheng68c47cb2007-01-05 07:55:56 +00007633 case X86ISD::FOR: return "X86ISD::FOR";
Evan Cheng223547a2006-01-31 22:28:30 +00007634 case X86ISD::FXOR: return "X86ISD::FXOR";
Evan Cheng68c47cb2007-01-05 07:55:56 +00007635 case X86ISD::FSRL: return "X86ISD::FSRL";
Evan Chenga3195e82006-01-12 22:54:21 +00007636 case X86ISD::FILD: return "X86ISD::FILD";
Evan Chenge3de85b2006-02-04 02:20:30 +00007637 case X86ISD::FILD_FLAG: return "X86ISD::FILD_FLAG";
Evan Cheng72261582005-12-20 06:22:03 +00007638 case X86ISD::FP_TO_INT16_IN_MEM: return "X86ISD::FP_TO_INT16_IN_MEM";
7639 case X86ISD::FP_TO_INT32_IN_MEM: return "X86ISD::FP_TO_INT32_IN_MEM";
7640 case X86ISD::FP_TO_INT64_IN_MEM: return "X86ISD::FP_TO_INT64_IN_MEM";
Evan Chengb077b842005-12-21 02:39:21 +00007641 case X86ISD::FLD: return "X86ISD::FLD";
Evan Chengd90eb7f2006-01-05 00:27:02 +00007642 case X86ISD::FST: return "X86ISD::FST";
Evan Cheng72261582005-12-20 06:22:03 +00007643 case X86ISD::CALL: return "X86ISD::CALL";
Evan Cheng72261582005-12-20 06:22:03 +00007644 case X86ISD::RDTSC_DAG: return "X86ISD::RDTSC_DAG";
Dan Gohmanc7a37d42008-12-23 22:45:23 +00007645 case X86ISD::BT: return "X86ISD::BT";
Evan Cheng72261582005-12-20 06:22:03 +00007646 case X86ISD::CMP: return "X86ISD::CMP";
Evan Cheng6be2c582006-04-05 23:38:46 +00007647 case X86ISD::COMI: return "X86ISD::COMI";
7648 case X86ISD::UCOMI: return "X86ISD::UCOMI";
Evan Chengd5781fc2005-12-21 20:21:51 +00007649 case X86ISD::SETCC: return "X86ISD::SETCC";
Evan Chengad9c0a32009-12-15 00:53:42 +00007650 case X86ISD::SETCC_CARRY: return "X86ISD::SETCC_CARRY";
Evan Cheng72261582005-12-20 06:22:03 +00007651 case X86ISD::CMOV: return "X86ISD::CMOV";
7652 case X86ISD::BRCOND: return "X86ISD::BRCOND";
Evan Chengb077b842005-12-21 02:39:21 +00007653 case X86ISD::RET_FLAG: return "X86ISD::RET_FLAG";
Evan Cheng8df346b2006-03-04 01:12:00 +00007654 case X86ISD::REP_STOS: return "X86ISD::REP_STOS";
7655 case X86ISD::REP_MOVS: return "X86ISD::REP_MOVS";
Evan Cheng7ccced62006-02-18 00:15:05 +00007656 case X86ISD::GlobalBaseReg: return "X86ISD::GlobalBaseReg";
Evan Cheng020d2e82006-02-23 20:41:18 +00007657 case X86ISD::Wrapper: return "X86ISD::Wrapper";
Chris Lattner18c59872009-06-27 04:16:01 +00007658 case X86ISD::WrapperRIP: return "X86ISD::WrapperRIP";
Nate Begeman14d12ca2008-02-11 04:19:36 +00007659 case X86ISD::PEXTRB: return "X86ISD::PEXTRB";
Evan Chengb067a1e2006-03-31 19:22:53 +00007660 case X86ISD::PEXTRW: return "X86ISD::PEXTRW";
Nate Begeman14d12ca2008-02-11 04:19:36 +00007661 case X86ISD::INSERTPS: return "X86ISD::INSERTPS";
7662 case X86ISD::PINSRB: return "X86ISD::PINSRB";
Evan Cheng653159f2006-03-31 21:55:24 +00007663 case X86ISD::PINSRW: return "X86ISD::PINSRW";
Nate Begemanb9a47b82009-02-23 08:49:38 +00007664 case X86ISD::PSHUFB: return "X86ISD::PSHUFB";
Evan Cheng8ca29322006-11-10 21:43:37 +00007665 case X86ISD::FMAX: return "X86ISD::FMAX";
7666 case X86ISD::FMIN: return "X86ISD::FMIN";
Dan Gohman20382522007-07-10 00:05:58 +00007667 case X86ISD::FRSQRT: return "X86ISD::FRSQRT";
7668 case X86ISD::FRCP: return "X86ISD::FRCP";
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007669 case X86ISD::TLSADDR: return "X86ISD::TLSADDR";
Rafael Espindola094fad32009-04-08 21:14:34 +00007670 case X86ISD::SegmentBaseAddress: return "X86ISD::SegmentBaseAddress";
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007671 case X86ISD::EH_RETURN: return "X86ISD::EH_RETURN";
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00007672 case X86ISD::TC_RETURN: return "X86ISD::TC_RETURN";
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007673 case X86ISD::FNSTCW16m: return "X86ISD::FNSTCW16m";
Evan Cheng7e2ff772008-05-08 00:57:18 +00007674 case X86ISD::LCMPXCHG_DAG: return "X86ISD::LCMPXCHG_DAG";
7675 case X86ISD::LCMPXCHG8_DAG: return "X86ISD::LCMPXCHG8_DAG";
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007676 case X86ISD::ATOMADD64_DAG: return "X86ISD::ATOMADD64_DAG";
7677 case X86ISD::ATOMSUB64_DAG: return "X86ISD::ATOMSUB64_DAG";
7678 case X86ISD::ATOMOR64_DAG: return "X86ISD::ATOMOR64_DAG";
7679 case X86ISD::ATOMXOR64_DAG: return "X86ISD::ATOMXOR64_DAG";
7680 case X86ISD::ATOMAND64_DAG: return "X86ISD::ATOMAND64_DAG";
7681 case X86ISD::ATOMNAND64_DAG: return "X86ISD::ATOMNAND64_DAG";
Evan Chengd880b972008-05-09 21:53:03 +00007682 case X86ISD::VZEXT_MOVL: return "X86ISD::VZEXT_MOVL";
7683 case X86ISD::VZEXT_LOAD: return "X86ISD::VZEXT_LOAD";
Evan Chengf26ffe92008-05-29 08:22:04 +00007684 case X86ISD::VSHL: return "X86ISD::VSHL";
7685 case X86ISD::VSRL: return "X86ISD::VSRL";
Nate Begeman30a0de92008-07-17 16:51:19 +00007686 case X86ISD::CMPPD: return "X86ISD::CMPPD";
7687 case X86ISD::CMPPS: return "X86ISD::CMPPS";
7688 case X86ISD::PCMPEQB: return "X86ISD::PCMPEQB";
7689 case X86ISD::PCMPEQW: return "X86ISD::PCMPEQW";
7690 case X86ISD::PCMPEQD: return "X86ISD::PCMPEQD";
7691 case X86ISD::PCMPEQQ: return "X86ISD::PCMPEQQ";
7692 case X86ISD::PCMPGTB: return "X86ISD::PCMPGTB";
7693 case X86ISD::PCMPGTW: return "X86ISD::PCMPGTW";
7694 case X86ISD::PCMPGTD: return "X86ISD::PCMPGTD";
7695 case X86ISD::PCMPGTQ: return "X86ISD::PCMPGTQ";
Bill Wendlingab55ebd2008-12-12 00:56:36 +00007696 case X86ISD::ADD: return "X86ISD::ADD";
7697 case X86ISD::SUB: return "X86ISD::SUB";
Bill Wendlingd350e022008-12-12 21:15:41 +00007698 case X86ISD::SMUL: return "X86ISD::SMUL";
7699 case X86ISD::UMUL: return "X86ISD::UMUL";
Dan Gohman076aee32009-03-04 19:44:21 +00007700 case X86ISD::INC: return "X86ISD::INC";
7701 case X86ISD::DEC: return "X86ISD::DEC";
Dan Gohmane220c4b2009-09-18 19:59:53 +00007702 case X86ISD::OR: return "X86ISD::OR";
7703 case X86ISD::XOR: return "X86ISD::XOR";
7704 case X86ISD::AND: return "X86ISD::AND";
Evan Cheng73f24c92009-03-30 21:36:47 +00007705 case X86ISD::MUL_IMM: return "X86ISD::MUL_IMM";
Eric Christopher71c67532009-07-29 00:28:05 +00007706 case X86ISD::PTEST: return "X86ISD::PTEST";
Dan Gohmand6708ea2009-08-15 01:38:56 +00007707 case X86ISD::VASTART_SAVE_XMM_REGS: return "X86ISD::VASTART_SAVE_XMM_REGS";
Evan Cheng72261582005-12-20 06:22:03 +00007708 }
7709}
Evan Cheng3a03ebb2005-12-21 23:05:39 +00007710
Chris Lattnerc9addb72007-03-30 23:15:24 +00007711// isLegalAddressingMode - Return true if the addressing mode represented
7712// by AM is legal for this target, for a load/store of the specified type.
Scott Michelfdc40a02009-02-17 22:15:04 +00007713bool X86TargetLowering::isLegalAddressingMode(const AddrMode &AM,
Chris Lattnerc9addb72007-03-30 23:15:24 +00007714 const Type *Ty) const {
7715 // X86 supports extremely general addressing modes.
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007716 CodeModel::Model M = getTargetMachine().getCodeModel();
Scott Michelfdc40a02009-02-17 22:15:04 +00007717
Chris Lattnerc9addb72007-03-30 23:15:24 +00007718 // X86 allows a sign-extended 32-bit immediate field as a displacement.
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007719 if (!X86::isOffsetSuitableForCodeModel(AM.BaseOffs, M, AM.BaseGV != NULL))
Chris Lattnerc9addb72007-03-30 23:15:24 +00007720 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00007721
Chris Lattnerc9addb72007-03-30 23:15:24 +00007722 if (AM.BaseGV) {
Chris Lattnerdfed4132009-07-10 07:38:24 +00007723 unsigned GVFlags =
7724 Subtarget->ClassifyGlobalReference(AM.BaseGV, getTargetMachine());
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007725
Chris Lattnerdfed4132009-07-10 07:38:24 +00007726 // If a reference to this global requires an extra load, we can't fold it.
7727 if (isGlobalStubReference(GVFlags))
Chris Lattnerc9addb72007-03-30 23:15:24 +00007728 return false;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007729
Chris Lattnerdfed4132009-07-10 07:38:24 +00007730 // If BaseGV requires a register for the PIC base, we cannot also have a
7731 // BaseReg specified.
7732 if (AM.HasBaseReg && isGlobalRelativeToPICBase(GVFlags))
Dale Johannesen203af582008-12-05 21:47:27 +00007733 return false;
Evan Cheng52787842007-08-01 23:46:47 +00007734
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007735 // If lower 4G is not available, then we must use rip-relative addressing.
7736 if (Subtarget->is64Bit() && (AM.BaseOffs || AM.Scale > 1))
7737 return false;
Chris Lattnerc9addb72007-03-30 23:15:24 +00007738 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007739
Chris Lattnerc9addb72007-03-30 23:15:24 +00007740 switch (AM.Scale) {
7741 case 0:
7742 case 1:
7743 case 2:
7744 case 4:
7745 case 8:
7746 // These scales always work.
7747 break;
7748 case 3:
7749 case 5:
7750 case 9:
7751 // These scales are formed with basereg+scalereg. Only accept if there is
7752 // no basereg yet.
7753 if (AM.HasBaseReg)
7754 return false;
7755 break;
7756 default: // Other stuff never works.
7757 return false;
7758 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007759
Chris Lattnerc9addb72007-03-30 23:15:24 +00007760 return true;
7761}
7762
7763
Evan Cheng2bd122c2007-10-26 01:56:11 +00007764bool X86TargetLowering::isTruncateFree(const Type *Ty1, const Type *Ty2) const {
Duncan Sandsb0bc6c32010-02-15 16:12:20 +00007765 if (!Ty1->isIntegerTy() || !Ty2->isIntegerTy())
Evan Cheng2bd122c2007-10-26 01:56:11 +00007766 return false;
Evan Chenge127a732007-10-29 07:57:50 +00007767 unsigned NumBits1 = Ty1->getPrimitiveSizeInBits();
7768 unsigned NumBits2 = Ty2->getPrimitiveSizeInBits();
Evan Cheng260e07e2008-03-20 02:18:41 +00007769 if (NumBits1 <= NumBits2)
Evan Chenge127a732007-10-29 07:57:50 +00007770 return false;
7771 return Subtarget->is64Bit() || NumBits1 < 64;
Evan Cheng2bd122c2007-10-26 01:56:11 +00007772}
7773
Owen Andersone50ed302009-08-10 22:56:29 +00007774bool X86TargetLowering::isTruncateFree(EVT VT1, EVT VT2) const {
Duncan Sands83ec4b62008-06-06 12:08:01 +00007775 if (!VT1.isInteger() || !VT2.isInteger())
Evan Cheng3c3ddb32007-10-29 19:58:20 +00007776 return false;
Duncan Sands83ec4b62008-06-06 12:08:01 +00007777 unsigned NumBits1 = VT1.getSizeInBits();
7778 unsigned NumBits2 = VT2.getSizeInBits();
Evan Cheng260e07e2008-03-20 02:18:41 +00007779 if (NumBits1 <= NumBits2)
Evan Cheng3c3ddb32007-10-29 19:58:20 +00007780 return false;
7781 return Subtarget->is64Bit() || NumBits1 < 64;
7782}
Evan Cheng2bd122c2007-10-26 01:56:11 +00007783
Dan Gohman97121ba2009-04-08 00:15:30 +00007784bool X86TargetLowering::isZExtFree(const Type *Ty1, const Type *Ty2) const {
Dan Gohman349ba492009-04-09 02:06:09 +00007785 // x86-64 implicitly zero-extends 32-bit results in 64-bit registers.
Duncan Sandsb0bc6c32010-02-15 16:12:20 +00007786 return Ty1->isIntegerTy(32) && Ty2->isIntegerTy(64) && Subtarget->is64Bit();
Dan Gohman97121ba2009-04-08 00:15:30 +00007787}
7788
Owen Andersone50ed302009-08-10 22:56:29 +00007789bool X86TargetLowering::isZExtFree(EVT VT1, EVT VT2) const {
Dan Gohman349ba492009-04-09 02:06:09 +00007790 // x86-64 implicitly zero-extends 32-bit results in 64-bit registers.
Owen Anderson825b72b2009-08-11 20:47:22 +00007791 return VT1 == MVT::i32 && VT2 == MVT::i64 && Subtarget->is64Bit();
Dan Gohman97121ba2009-04-08 00:15:30 +00007792}
7793
Owen Andersone50ed302009-08-10 22:56:29 +00007794bool X86TargetLowering::isNarrowingProfitable(EVT VT1, EVT VT2) const {
Evan Cheng8b944d32009-05-28 00:35:15 +00007795 // i16 instructions are longer (0x66 prefix) and potentially slower.
Owen Anderson825b72b2009-08-11 20:47:22 +00007796 return !(VT1 == MVT::i32 && VT2 == MVT::i16);
Evan Cheng8b944d32009-05-28 00:35:15 +00007797}
7798
Evan Cheng60c07e12006-07-05 22:17:51 +00007799/// isShuffleMaskLegal - Targets can use this to indicate that they only
7800/// support *some* VECTOR_SHUFFLE operations, those with specific masks.
7801/// By default, if a target supports the VECTOR_SHUFFLE node, all mask values
7802/// are assumed to be legal.
7803bool
Eric Christopherfd179292009-08-27 18:07:15 +00007804X86TargetLowering::isShuffleMaskLegal(const SmallVectorImpl<int> &M,
Owen Andersone50ed302009-08-10 22:56:29 +00007805 EVT VT) const {
Evan Cheng60c07e12006-07-05 22:17:51 +00007806 // Only do shuffles on 128-bit vector types for now.
Nate Begeman9008ca62009-04-27 18:41:29 +00007807 if (VT.getSizeInBits() == 64)
7808 return false;
7809
Nate Begemana09008b2009-10-19 02:17:23 +00007810 // FIXME: pshufb, blends, shifts.
Nate Begeman9008ca62009-04-27 18:41:29 +00007811 return (VT.getVectorNumElements() == 2 ||
7812 ShuffleVectorSDNode::isSplatMask(&M[0], VT) ||
7813 isMOVLMask(M, VT) ||
7814 isSHUFPMask(M, VT) ||
7815 isPSHUFDMask(M, VT) ||
7816 isPSHUFHWMask(M, VT) ||
7817 isPSHUFLWMask(M, VT) ||
Nate Begemana09008b2009-10-19 02:17:23 +00007818 isPALIGNRMask(M, VT, Subtarget->hasSSSE3()) ||
Nate Begeman9008ca62009-04-27 18:41:29 +00007819 isUNPCKLMask(M, VT) ||
7820 isUNPCKHMask(M, VT) ||
7821 isUNPCKL_v_undef_Mask(M, VT) ||
7822 isUNPCKH_v_undef_Mask(M, VT));
Evan Cheng60c07e12006-07-05 22:17:51 +00007823}
7824
Dan Gohman7d8143f2008-04-09 20:09:42 +00007825bool
Nate Begeman5a5ca152009-04-29 05:20:52 +00007826X86TargetLowering::isVectorClearMaskLegal(const SmallVectorImpl<int> &Mask,
Owen Andersone50ed302009-08-10 22:56:29 +00007827 EVT VT) const {
Nate Begeman9008ca62009-04-27 18:41:29 +00007828 unsigned NumElts = VT.getVectorNumElements();
7829 // FIXME: This collection of masks seems suspect.
7830 if (NumElts == 2)
7831 return true;
7832 if (NumElts == 4 && VT.getSizeInBits() == 128) {
7833 return (isMOVLMask(Mask, VT) ||
7834 isCommutedMOVLMask(Mask, VT, true) ||
7835 isSHUFPMask(Mask, VT) ||
7836 isCommutedSHUFPMask(Mask, VT));
Evan Cheng60c07e12006-07-05 22:17:51 +00007837 }
7838 return false;
7839}
7840
7841//===----------------------------------------------------------------------===//
7842// X86 Scheduler Hooks
7843//===----------------------------------------------------------------------===//
7844
Mon P Wang63307c32008-05-05 19:05:59 +00007845// private utility function
7846MachineBasicBlock *
7847X86TargetLowering::EmitAtomicBitwiseWithCustomInserter(MachineInstr *bInstr,
7848 MachineBasicBlock *MBB,
7849 unsigned regOpc,
Andrew Lenharth507a58a2008-06-14 05:48:15 +00007850 unsigned immOpc,
Dale Johannesen140be2d2008-08-19 18:47:28 +00007851 unsigned LoadOpc,
7852 unsigned CXchgOpc,
7853 unsigned copyOpc,
7854 unsigned notOpc,
7855 unsigned EAXreg,
7856 TargetRegisterClass *RC,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00007857 bool invSrc) const {
Mon P Wang63307c32008-05-05 19:05:59 +00007858 // For the atomic bitwise operator, we generate
7859 // thisMBB:
7860 // newMBB:
Mon P Wangab3e7472008-05-05 22:56:23 +00007861 // ld t1 = [bitinstr.addr]
7862 // op t2 = t1, [bitinstr.val]
7863 // mov EAX = t1
Mon P Wang63307c32008-05-05 19:05:59 +00007864 // lcs dest = [bitinstr.addr], t2 [EAX is implicit]
7865 // bz newMBB
7866 // fallthrough -->nextMBB
7867 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
7868 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +00007869 MachineFunction::iterator MBBIter = MBB;
Mon P Wang63307c32008-05-05 19:05:59 +00007870 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +00007871
Mon P Wang63307c32008-05-05 19:05:59 +00007872 /// First build the CFG
7873 MachineFunction *F = MBB->getParent();
7874 MachineBasicBlock *thisMBB = MBB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +00007875 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
7876 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
7877 F->insert(MBBIter, newMBB);
7878 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007879
Mon P Wang63307c32008-05-05 19:05:59 +00007880 // Move all successors to thisMBB to nextMBB
7881 nextMBB->transferSuccessors(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007882
Mon P Wang63307c32008-05-05 19:05:59 +00007883 // Update thisMBB to fall through to newMBB
7884 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007885
Mon P Wang63307c32008-05-05 19:05:59 +00007886 // newMBB jumps to itself and fall through to nextMBB
7887 newMBB->addSuccessor(nextMBB);
7888 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007889
Mon P Wang63307c32008-05-05 19:05:59 +00007890 // Insert instructions into newMBB based on incoming instruction
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007891 assert(bInstr->getNumOperands() < X86AddrNumOperands + 4 &&
Bill Wendling51b16f42009-05-30 01:09:53 +00007892 "unexpected number of operands");
Dale Johannesene4d209d2009-02-03 20:21:25 +00007893 DebugLoc dl = bInstr->getDebugLoc();
Mon P Wang63307c32008-05-05 19:05:59 +00007894 MachineOperand& destOper = bInstr->getOperand(0);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007895 MachineOperand* argOpers[2 + X86AddrNumOperands];
Mon P Wang63307c32008-05-05 19:05:59 +00007896 int numArgs = bInstr->getNumOperands() - 1;
7897 for (int i=0; i < numArgs; ++i)
7898 argOpers[i] = &bInstr->getOperand(i+1);
7899
7900 // x86 address has 4 operands: base, index, scale, and displacement
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007901 int lastAddrIndx = X86AddrNumOperands - 1; // [0,3]
7902 int valArgIndx = lastAddrIndx + 1;
Scott Michelfdc40a02009-02-17 22:15:04 +00007903
Dale Johannesen140be2d2008-08-19 18:47:28 +00007904 unsigned t1 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007905 MachineInstrBuilder MIB = BuildMI(newMBB, dl, TII->get(LoadOpc), t1);
Mon P Wang63307c32008-05-05 19:05:59 +00007906 for (int i=0; i <= lastAddrIndx; ++i)
7907 (*MIB).addOperand(*argOpers[i]);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00007908
Dale Johannesen140be2d2008-08-19 18:47:28 +00007909 unsigned tt = F->getRegInfo().createVirtualRegister(RC);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00007910 if (invSrc) {
Dale Johannesene4d209d2009-02-03 20:21:25 +00007911 MIB = BuildMI(newMBB, dl, TII->get(notOpc), tt).addReg(t1);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00007912 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007913 else
Andrew Lenharth507a58a2008-06-14 05:48:15 +00007914 tt = t1;
7915
Dale Johannesen140be2d2008-08-19 18:47:28 +00007916 unsigned t2 = F->getRegInfo().createVirtualRegister(RC);
Dan Gohmand735b802008-10-03 15:45:36 +00007917 assert((argOpers[valArgIndx]->isReg() ||
7918 argOpers[valArgIndx]->isImm()) &&
Dan Gohman014278e2008-09-13 17:58:21 +00007919 "invalid operand");
Dan Gohmand735b802008-10-03 15:45:36 +00007920 if (argOpers[valArgIndx]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +00007921 MIB = BuildMI(newMBB, dl, TII->get(regOpc), t2);
Mon P Wang63307c32008-05-05 19:05:59 +00007922 else
Dale Johannesene4d209d2009-02-03 20:21:25 +00007923 MIB = BuildMI(newMBB, dl, TII->get(immOpc), t2);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00007924 MIB.addReg(tt);
Mon P Wang63307c32008-05-05 19:05:59 +00007925 (*MIB).addOperand(*argOpers[valArgIndx]);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00007926
Dale Johannesene4d209d2009-02-03 20:21:25 +00007927 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), EAXreg);
Mon P Wangab3e7472008-05-05 22:56:23 +00007928 MIB.addReg(t1);
Scott Michelfdc40a02009-02-17 22:15:04 +00007929
Dale Johannesene4d209d2009-02-03 20:21:25 +00007930 MIB = BuildMI(newMBB, dl, TII->get(CXchgOpc));
Mon P Wang63307c32008-05-05 19:05:59 +00007931 for (int i=0; i <= lastAddrIndx; ++i)
7932 (*MIB).addOperand(*argOpers[i]);
7933 MIB.addReg(t2);
Mon P Wangf5952662008-07-17 04:54:06 +00007934 assert(bInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +00007935 (*MIB).setMemRefs(bInstr->memoperands_begin(),
7936 bInstr->memoperands_end());
Mon P Wangf5952662008-07-17 04:54:06 +00007937
Dale Johannesene4d209d2009-02-03 20:21:25 +00007938 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), destOper.getReg());
Dale Johannesen140be2d2008-08-19 18:47:28 +00007939 MIB.addReg(EAXreg);
Scott Michelfdc40a02009-02-17 22:15:04 +00007940
Mon P Wang63307c32008-05-05 19:05:59 +00007941 // insert branch
Chris Lattnerbd13fb62010-02-11 19:25:55 +00007942 BuildMI(newMBB, dl, TII->get(X86::JNE_4)).addMBB(newMBB);
Mon P Wang63307c32008-05-05 19:05:59 +00007943
Dan Gohman8e5f2c62008-07-07 23:14:23 +00007944 F->DeleteMachineInstr(bInstr); // The pseudo instruction is gone now.
Mon P Wang63307c32008-05-05 19:05:59 +00007945 return nextMBB;
7946}
7947
Dale Johannesen1b54c7f2008-10-03 19:41:08 +00007948// private utility function: 64 bit atomics on 32 bit host.
Mon P Wang63307c32008-05-05 19:05:59 +00007949MachineBasicBlock *
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007950X86TargetLowering::EmitAtomicBit6432WithCustomInserter(MachineInstr *bInstr,
7951 MachineBasicBlock *MBB,
7952 unsigned regOpcL,
7953 unsigned regOpcH,
7954 unsigned immOpcL,
7955 unsigned immOpcH,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00007956 bool invSrc) const {
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007957 // For the atomic bitwise operator, we generate
7958 // thisMBB (instructions are in pairs, except cmpxchg8b)
7959 // ld t1,t2 = [bitinstr.addr]
7960 // newMBB:
7961 // out1, out2 = phi (thisMBB, t1/t2) (newMBB, t3/t4)
7962 // op t5, t6 <- out1, out2, [bitinstr.val]
Dale Johannesen880ae362008-10-03 22:25:52 +00007963 // (for SWAP, substitute: mov t5, t6 <- [bitinstr.val])
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007964 // mov ECX, EBX <- t5, t6
7965 // mov EAX, EDX <- t1, t2
7966 // cmpxchg8b [bitinstr.addr] [EAX, EDX, EBX, ECX implicit]
7967 // mov t3, t4 <- EAX, EDX
7968 // bz newMBB
7969 // result in out1, out2
7970 // fallthrough -->nextMBB
7971
7972 const TargetRegisterClass *RC = X86::GR32RegisterClass;
7973 const unsigned LoadOpc = X86::MOV32rm;
7974 const unsigned copyOpc = X86::MOV32rr;
7975 const unsigned NotOpc = X86::NOT32r;
7976 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
7977 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
7978 MachineFunction::iterator MBBIter = MBB;
7979 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +00007980
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007981 /// First build the CFG
7982 MachineFunction *F = MBB->getParent();
7983 MachineBasicBlock *thisMBB = MBB;
7984 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
7985 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
7986 F->insert(MBBIter, newMBB);
7987 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007988
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007989 // Move all successors to thisMBB to nextMBB
7990 nextMBB->transferSuccessors(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007991
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007992 // Update thisMBB to fall through to newMBB
7993 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007994
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007995 // newMBB jumps to itself and fall through to nextMBB
7996 newMBB->addSuccessor(nextMBB);
7997 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007998
Dale Johannesene4d209d2009-02-03 20:21:25 +00007999 DebugLoc dl = bInstr->getDebugLoc();
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008000 // Insert instructions into newMBB based on incoming instruction
8001 // There are 8 "real" operands plus 9 implicit def/uses, ignored here.
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008002 assert(bInstr->getNumOperands() < X86AddrNumOperands + 14 &&
Bill Wendling51b16f42009-05-30 01:09:53 +00008003 "unexpected number of operands");
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008004 MachineOperand& dest1Oper = bInstr->getOperand(0);
8005 MachineOperand& dest2Oper = bInstr->getOperand(1);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008006 MachineOperand* argOpers[2 + X86AddrNumOperands];
8007 for (int i=0; i < 2 + X86AddrNumOperands; ++i)
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008008 argOpers[i] = &bInstr->getOperand(i+2);
8009
Evan Chengad5b52f2010-01-08 19:14:57 +00008010 // x86 address has 5 operands: base, index, scale, displacement, and segment.
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008011 int lastAddrIndx = X86AddrNumOperands - 1; // [0,3]
Scott Michelfdc40a02009-02-17 22:15:04 +00008012
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008013 unsigned t1 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008014 MachineInstrBuilder MIB = BuildMI(thisMBB, dl, TII->get(LoadOpc), t1);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008015 for (int i=0; i <= lastAddrIndx; ++i)
8016 (*MIB).addOperand(*argOpers[i]);
8017 unsigned t2 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008018 MIB = BuildMI(thisMBB, dl, TII->get(LoadOpc), t2);
Dale Johannesen880ae362008-10-03 22:25:52 +00008019 // add 4 to displacement.
Rafael Espindola094fad32009-04-08 21:14:34 +00008020 for (int i=0; i <= lastAddrIndx-2; ++i)
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008021 (*MIB).addOperand(*argOpers[i]);
Dale Johannesen880ae362008-10-03 22:25:52 +00008022 MachineOperand newOp3 = *(argOpers[3]);
8023 if (newOp3.isImm())
8024 newOp3.setImm(newOp3.getImm()+4);
8025 else
8026 newOp3.setOffset(newOp3.getOffset()+4);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008027 (*MIB).addOperand(newOp3);
Rafael Espindola094fad32009-04-08 21:14:34 +00008028 (*MIB).addOperand(*argOpers[lastAddrIndx]);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008029
8030 // t3/4 are defined later, at the bottom of the loop
8031 unsigned t3 = F->getRegInfo().createVirtualRegister(RC);
8032 unsigned t4 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008033 BuildMI(newMBB, dl, TII->get(X86::PHI), dest1Oper.getReg())
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008034 .addReg(t1).addMBB(thisMBB).addReg(t3).addMBB(newMBB);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008035 BuildMI(newMBB, dl, TII->get(X86::PHI), dest2Oper.getReg())
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008036 .addReg(t2).addMBB(thisMBB).addReg(t4).addMBB(newMBB);
8037
Evan Cheng306b4ca2010-01-08 23:41:50 +00008038 // The subsequent operations should be using the destination registers of
8039 //the PHI instructions.
Scott Michelfdc40a02009-02-17 22:15:04 +00008040 if (invSrc) {
Evan Cheng306b4ca2010-01-08 23:41:50 +00008041 t1 = F->getRegInfo().createVirtualRegister(RC);
8042 t2 = F->getRegInfo().createVirtualRegister(RC);
8043 MIB = BuildMI(newMBB, dl, TII->get(NotOpc), t1).addReg(dest1Oper.getReg());
8044 MIB = BuildMI(newMBB, dl, TII->get(NotOpc), t2).addReg(dest2Oper.getReg());
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008045 } else {
Evan Cheng306b4ca2010-01-08 23:41:50 +00008046 t1 = dest1Oper.getReg();
8047 t2 = dest2Oper.getReg();
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008048 }
8049
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008050 int valArgIndx = lastAddrIndx + 1;
8051 assert((argOpers[valArgIndx]->isReg() ||
Bill Wendling51b16f42009-05-30 01:09:53 +00008052 argOpers[valArgIndx]->isImm()) &&
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008053 "invalid operand");
8054 unsigned t5 = F->getRegInfo().createVirtualRegister(RC);
8055 unsigned t6 = F->getRegInfo().createVirtualRegister(RC);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008056 if (argOpers[valArgIndx]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +00008057 MIB = BuildMI(newMBB, dl, TII->get(regOpcL), t5);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008058 else
Dale Johannesene4d209d2009-02-03 20:21:25 +00008059 MIB = BuildMI(newMBB, dl, TII->get(immOpcL), t5);
Dale Johannesen880ae362008-10-03 22:25:52 +00008060 if (regOpcL != X86::MOV32rr)
Evan Cheng306b4ca2010-01-08 23:41:50 +00008061 MIB.addReg(t1);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008062 (*MIB).addOperand(*argOpers[valArgIndx]);
8063 assert(argOpers[valArgIndx + 1]->isReg() ==
Bill Wendling51b16f42009-05-30 01:09:53 +00008064 argOpers[valArgIndx]->isReg());
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008065 assert(argOpers[valArgIndx + 1]->isImm() ==
Bill Wendling51b16f42009-05-30 01:09:53 +00008066 argOpers[valArgIndx]->isImm());
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008067 if (argOpers[valArgIndx + 1]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +00008068 MIB = BuildMI(newMBB, dl, TII->get(regOpcH), t6);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008069 else
Dale Johannesene4d209d2009-02-03 20:21:25 +00008070 MIB = BuildMI(newMBB, dl, TII->get(immOpcH), t6);
Dale Johannesen880ae362008-10-03 22:25:52 +00008071 if (regOpcH != X86::MOV32rr)
Evan Cheng306b4ca2010-01-08 23:41:50 +00008072 MIB.addReg(t2);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008073 (*MIB).addOperand(*argOpers[valArgIndx + 1]);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008074
Dale Johannesene4d209d2009-02-03 20:21:25 +00008075 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), X86::EAX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008076 MIB.addReg(t1);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008077 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), X86::EDX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008078 MIB.addReg(t2);
8079
Dale Johannesene4d209d2009-02-03 20:21:25 +00008080 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), X86::EBX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008081 MIB.addReg(t5);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008082 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), X86::ECX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008083 MIB.addReg(t6);
Scott Michelfdc40a02009-02-17 22:15:04 +00008084
Dale Johannesene4d209d2009-02-03 20:21:25 +00008085 MIB = BuildMI(newMBB, dl, TII->get(X86::LCMPXCHG8B));
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008086 for (int i=0; i <= lastAddrIndx; ++i)
8087 (*MIB).addOperand(*argOpers[i]);
8088
8089 assert(bInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +00008090 (*MIB).setMemRefs(bInstr->memoperands_begin(),
8091 bInstr->memoperands_end());
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008092
Dale Johannesene4d209d2009-02-03 20:21:25 +00008093 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), t3);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008094 MIB.addReg(X86::EAX);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008095 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), t4);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008096 MIB.addReg(X86::EDX);
Scott Michelfdc40a02009-02-17 22:15:04 +00008097
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008098 // insert branch
Chris Lattnerbd13fb62010-02-11 19:25:55 +00008099 BuildMI(newMBB, dl, TII->get(X86::JNE_4)).addMBB(newMBB);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008100
8101 F->DeleteMachineInstr(bInstr); // The pseudo instruction is gone now.
8102 return nextMBB;
8103}
8104
8105// private utility function
8106MachineBasicBlock *
Mon P Wang63307c32008-05-05 19:05:59 +00008107X86TargetLowering::EmitAtomicMinMaxWithCustomInserter(MachineInstr *mInstr,
8108 MachineBasicBlock *MBB,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00008109 unsigned cmovOpc) const {
Mon P Wang63307c32008-05-05 19:05:59 +00008110 // For the atomic min/max operator, we generate
8111 // thisMBB:
8112 // newMBB:
Mon P Wangab3e7472008-05-05 22:56:23 +00008113 // ld t1 = [min/max.addr]
Scott Michelfdc40a02009-02-17 22:15:04 +00008114 // mov t2 = [min/max.val]
Mon P Wang63307c32008-05-05 19:05:59 +00008115 // cmp t1, t2
8116 // cmov[cond] t2 = t1
Mon P Wangab3e7472008-05-05 22:56:23 +00008117 // mov EAX = t1
Mon P Wang63307c32008-05-05 19:05:59 +00008118 // lcs dest = [bitinstr.addr], t2 [EAX is implicit]
8119 // bz newMBB
8120 // fallthrough -->nextMBB
8121 //
8122 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
8123 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +00008124 MachineFunction::iterator MBBIter = MBB;
Mon P Wang63307c32008-05-05 19:05:59 +00008125 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +00008126
Mon P Wang63307c32008-05-05 19:05:59 +00008127 /// First build the CFG
8128 MachineFunction *F = MBB->getParent();
8129 MachineBasicBlock *thisMBB = MBB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +00008130 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
8131 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
8132 F->insert(MBBIter, newMBB);
8133 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008134
Dan Gohmand6708ea2009-08-15 01:38:56 +00008135 // Move all successors of thisMBB to nextMBB
Mon P Wang63307c32008-05-05 19:05:59 +00008136 nextMBB->transferSuccessors(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008137
Mon P Wang63307c32008-05-05 19:05:59 +00008138 // Update thisMBB to fall through to newMBB
8139 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008140
Mon P Wang63307c32008-05-05 19:05:59 +00008141 // newMBB jumps to newMBB and fall through to nextMBB
8142 newMBB->addSuccessor(nextMBB);
8143 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008144
Dale Johannesene4d209d2009-02-03 20:21:25 +00008145 DebugLoc dl = mInstr->getDebugLoc();
Mon P Wang63307c32008-05-05 19:05:59 +00008146 // Insert instructions into newMBB based on incoming instruction
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008147 assert(mInstr->getNumOperands() < X86AddrNumOperands + 4 &&
Bill Wendling51b16f42009-05-30 01:09:53 +00008148 "unexpected number of operands");
Mon P Wang63307c32008-05-05 19:05:59 +00008149 MachineOperand& destOper = mInstr->getOperand(0);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008150 MachineOperand* argOpers[2 + X86AddrNumOperands];
Mon P Wang63307c32008-05-05 19:05:59 +00008151 int numArgs = mInstr->getNumOperands() - 1;
8152 for (int i=0; i < numArgs; ++i)
8153 argOpers[i] = &mInstr->getOperand(i+1);
Scott Michelfdc40a02009-02-17 22:15:04 +00008154
Mon P Wang63307c32008-05-05 19:05:59 +00008155 // x86 address has 4 operands: base, index, scale, and displacement
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008156 int lastAddrIndx = X86AddrNumOperands - 1; // [0,3]
8157 int valArgIndx = lastAddrIndx + 1;
Scott Michelfdc40a02009-02-17 22:15:04 +00008158
Mon P Wangab3e7472008-05-05 22:56:23 +00008159 unsigned t1 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008160 MachineInstrBuilder MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rm), t1);
Mon P Wang63307c32008-05-05 19:05:59 +00008161 for (int i=0; i <= lastAddrIndx; ++i)
8162 (*MIB).addOperand(*argOpers[i]);
Mon P Wangab3e7472008-05-05 22:56:23 +00008163
Mon P Wang63307c32008-05-05 19:05:59 +00008164 // We only support register and immediate values
Dan Gohmand735b802008-10-03 15:45:36 +00008165 assert((argOpers[valArgIndx]->isReg() ||
8166 argOpers[valArgIndx]->isImm()) &&
Dan Gohman014278e2008-09-13 17:58:21 +00008167 "invalid operand");
Scott Michelfdc40a02009-02-17 22:15:04 +00008168
8169 unsigned t2 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dan Gohmand735b802008-10-03 15:45:36 +00008170 if (argOpers[valArgIndx]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +00008171 MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rr), t2);
Scott Michelfdc40a02009-02-17 22:15:04 +00008172 else
Dale Johannesene4d209d2009-02-03 20:21:25 +00008173 MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rr), t2);
Mon P Wang63307c32008-05-05 19:05:59 +00008174 (*MIB).addOperand(*argOpers[valArgIndx]);
8175
Dale Johannesene4d209d2009-02-03 20:21:25 +00008176 MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rr), X86::EAX);
Mon P Wangab3e7472008-05-05 22:56:23 +00008177 MIB.addReg(t1);
8178
Dale Johannesene4d209d2009-02-03 20:21:25 +00008179 MIB = BuildMI(newMBB, dl, TII->get(X86::CMP32rr));
Mon P Wang63307c32008-05-05 19:05:59 +00008180 MIB.addReg(t1);
8181 MIB.addReg(t2);
8182
8183 // Generate movc
8184 unsigned t3 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008185 MIB = BuildMI(newMBB, dl, TII->get(cmovOpc),t3);
Mon P Wang63307c32008-05-05 19:05:59 +00008186 MIB.addReg(t2);
8187 MIB.addReg(t1);
8188
8189 // Cmp and exchange if none has modified the memory location
Dale Johannesene4d209d2009-02-03 20:21:25 +00008190 MIB = BuildMI(newMBB, dl, TII->get(X86::LCMPXCHG32));
Mon P Wang63307c32008-05-05 19:05:59 +00008191 for (int i=0; i <= lastAddrIndx; ++i)
8192 (*MIB).addOperand(*argOpers[i]);
8193 MIB.addReg(t3);
Mon P Wangf5952662008-07-17 04:54:06 +00008194 assert(mInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +00008195 (*MIB).setMemRefs(mInstr->memoperands_begin(),
8196 mInstr->memoperands_end());
Scott Michelfdc40a02009-02-17 22:15:04 +00008197
Dale Johannesene4d209d2009-02-03 20:21:25 +00008198 MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rr), destOper.getReg());
Mon P Wang63307c32008-05-05 19:05:59 +00008199 MIB.addReg(X86::EAX);
Scott Michelfdc40a02009-02-17 22:15:04 +00008200
Mon P Wang63307c32008-05-05 19:05:59 +00008201 // insert branch
Chris Lattnerbd13fb62010-02-11 19:25:55 +00008202 BuildMI(newMBB, dl, TII->get(X86::JNE_4)).addMBB(newMBB);
Mon P Wang63307c32008-05-05 19:05:59 +00008203
Dan Gohman8e5f2c62008-07-07 23:14:23 +00008204 F->DeleteMachineInstr(mInstr); // The pseudo instruction is gone now.
Mon P Wang63307c32008-05-05 19:05:59 +00008205 return nextMBB;
8206}
8207
Eric Christopherf83a5de2009-08-27 18:08:16 +00008208// FIXME: When we get size specific XMM0 registers, i.e. XMM0_V16I8
8209// all of this code can be replaced with that in the .td file.
Dan Gohmand6708ea2009-08-15 01:38:56 +00008210MachineBasicBlock *
Eric Christopherb120ab42009-08-18 22:50:32 +00008211X86TargetLowering::EmitPCMP(MachineInstr *MI, MachineBasicBlock *BB,
Daniel Dunbara279bc32009-09-20 02:20:51 +00008212 unsigned numArgs, bool memArg) const {
Eric Christopherb120ab42009-08-18 22:50:32 +00008213
8214 MachineFunction *F = BB->getParent();
8215 DebugLoc dl = MI->getDebugLoc();
8216 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
8217
8218 unsigned Opc;
Evan Chengce319102009-09-19 09:51:03 +00008219 if (memArg)
8220 Opc = numArgs == 3 ? X86::PCMPISTRM128rm : X86::PCMPESTRM128rm;
8221 else
8222 Opc = numArgs == 3 ? X86::PCMPISTRM128rr : X86::PCMPESTRM128rr;
Eric Christopherb120ab42009-08-18 22:50:32 +00008223
8224 MachineInstrBuilder MIB = BuildMI(BB, dl, TII->get(Opc));
8225
8226 for (unsigned i = 0; i < numArgs; ++i) {
8227 MachineOperand &Op = MI->getOperand(i+1);
8228
8229 if (!(Op.isReg() && Op.isImplicit()))
8230 MIB.addOperand(Op);
8231 }
8232
8233 BuildMI(BB, dl, TII->get(X86::MOVAPSrr), MI->getOperand(0).getReg())
8234 .addReg(X86::XMM0);
8235
8236 F->DeleteMachineInstr(MI);
8237
8238 return BB;
8239}
8240
8241MachineBasicBlock *
Dan Gohmand6708ea2009-08-15 01:38:56 +00008242X86TargetLowering::EmitVAStartSaveXMMRegsWithCustomInserter(
8243 MachineInstr *MI,
8244 MachineBasicBlock *MBB) const {
8245 // Emit code to save XMM registers to the stack. The ABI says that the
8246 // number of registers to save is given in %al, so it's theoretically
8247 // possible to do an indirect jump trick to avoid saving all of them,
8248 // however this code takes a simpler approach and just executes all
8249 // of the stores if %al is non-zero. It's less code, and it's probably
8250 // easier on the hardware branch predictor, and stores aren't all that
8251 // expensive anyway.
8252
8253 // Create the new basic blocks. One block contains all the XMM stores,
8254 // and one block is the final destination regardless of whether any
8255 // stores were performed.
8256 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
8257 MachineFunction *F = MBB->getParent();
8258 MachineFunction::iterator MBBIter = MBB;
8259 ++MBBIter;
8260 MachineBasicBlock *XMMSaveMBB = F->CreateMachineBasicBlock(LLVM_BB);
8261 MachineBasicBlock *EndMBB = F->CreateMachineBasicBlock(LLVM_BB);
8262 F->insert(MBBIter, XMMSaveMBB);
8263 F->insert(MBBIter, EndMBB);
8264
8265 // Set up the CFG.
8266 // Move any original successors of MBB to the end block.
8267 EndMBB->transferSuccessors(MBB);
8268 // The original block will now fall through to the XMM save block.
8269 MBB->addSuccessor(XMMSaveMBB);
8270 // The XMMSaveMBB will fall through to the end block.
8271 XMMSaveMBB->addSuccessor(EndMBB);
8272
8273 // Now add the instructions.
8274 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
8275 DebugLoc DL = MI->getDebugLoc();
8276
8277 unsigned CountReg = MI->getOperand(0).getReg();
8278 int64_t RegSaveFrameIndex = MI->getOperand(1).getImm();
8279 int64_t VarArgsFPOffset = MI->getOperand(2).getImm();
8280
8281 if (!Subtarget->isTargetWin64()) {
8282 // If %al is 0, branch around the XMM save block.
8283 BuildMI(MBB, DL, TII->get(X86::TEST8rr)).addReg(CountReg).addReg(CountReg);
Chris Lattnerbd13fb62010-02-11 19:25:55 +00008284 BuildMI(MBB, DL, TII->get(X86::JE_4)).addMBB(EndMBB);
Dan Gohmand6708ea2009-08-15 01:38:56 +00008285 MBB->addSuccessor(EndMBB);
8286 }
8287
8288 // In the XMM save block, save all the XMM argument registers.
8289 for (int i = 3, e = MI->getNumOperands(); i != e; ++i) {
8290 int64_t Offset = (i - 3) * 16 + VarArgsFPOffset;
Dan Gohmanc76909a2009-09-25 20:36:54 +00008291 MachineMemOperand *MMO =
Evan Chengff89dcb2009-10-18 18:16:27 +00008292 F->getMachineMemOperand(
8293 PseudoSourceValue::getFixedStack(RegSaveFrameIndex),
8294 MachineMemOperand::MOStore, Offset,
8295 /*Size=*/16, /*Align=*/16);
Dan Gohmand6708ea2009-08-15 01:38:56 +00008296 BuildMI(XMMSaveMBB, DL, TII->get(X86::MOVAPSmr))
8297 .addFrameIndex(RegSaveFrameIndex)
8298 .addImm(/*Scale=*/1)
8299 .addReg(/*IndexReg=*/0)
8300 .addImm(/*Disp=*/Offset)
8301 .addReg(/*Segment=*/0)
8302 .addReg(MI->getOperand(i).getReg())
Dan Gohmanc76909a2009-09-25 20:36:54 +00008303 .addMemOperand(MMO);
Dan Gohmand6708ea2009-08-15 01:38:56 +00008304 }
8305
8306 F->DeleteMachineInstr(MI); // The pseudo instruction is gone now.
8307
8308 return EndMBB;
8309}
Mon P Wang63307c32008-05-05 19:05:59 +00008310
Evan Cheng60c07e12006-07-05 22:17:51 +00008311MachineBasicBlock *
Chris Lattner52600972009-09-02 05:57:00 +00008312X86TargetLowering::EmitLoweredSelect(MachineInstr *MI,
Evan Chengce319102009-09-19 09:51:03 +00008313 MachineBasicBlock *BB,
8314 DenseMap<MachineBasicBlock*, MachineBasicBlock*> *EM) const {
Chris Lattner52600972009-09-02 05:57:00 +00008315 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
8316 DebugLoc DL = MI->getDebugLoc();
Daniel Dunbara279bc32009-09-20 02:20:51 +00008317
Chris Lattner52600972009-09-02 05:57:00 +00008318 // To "insert" a SELECT_CC instruction, we actually have to insert the
8319 // diamond control-flow pattern. The incoming instruction knows the
8320 // destination vreg to set, the condition code register to branch on, the
8321 // true/false values to select between, and a branch opcode to use.
8322 const BasicBlock *LLVM_BB = BB->getBasicBlock();
8323 MachineFunction::iterator It = BB;
8324 ++It;
Daniel Dunbara279bc32009-09-20 02:20:51 +00008325
Chris Lattner52600972009-09-02 05:57:00 +00008326 // thisMBB:
8327 // ...
8328 // TrueVal = ...
8329 // cmpTY ccX, r1, r2
8330 // bCC copy1MBB
8331 // fallthrough --> copy0MBB
8332 MachineBasicBlock *thisMBB = BB;
8333 MachineFunction *F = BB->getParent();
8334 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
8335 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
8336 unsigned Opc =
8337 X86::GetCondBranchFromCond((X86::CondCode)MI->getOperand(3).getImm());
8338 BuildMI(BB, DL, TII->get(Opc)).addMBB(sinkMBB);
8339 F->insert(It, copy0MBB);
8340 F->insert(It, sinkMBB);
Evan Chengce319102009-09-19 09:51:03 +00008341 // Update machine-CFG edges by first adding all successors of the current
Chris Lattner52600972009-09-02 05:57:00 +00008342 // block to the new block which will contain the Phi node for the select.
Evan Chengce319102009-09-19 09:51:03 +00008343 // Also inform sdisel of the edge changes.
Daniel Dunbara279bc32009-09-20 02:20:51 +00008344 for (MachineBasicBlock::succ_iterator I = BB->succ_begin(),
Evan Chengce319102009-09-19 09:51:03 +00008345 E = BB->succ_end(); I != E; ++I) {
8346 EM->insert(std::make_pair(*I, sinkMBB));
8347 sinkMBB->addSuccessor(*I);
8348 }
8349 // Next, remove all successors of the current block, and add the true
8350 // and fallthrough blocks as its successors.
8351 while (!BB->succ_empty())
8352 BB->removeSuccessor(BB->succ_begin());
Chris Lattner52600972009-09-02 05:57:00 +00008353 // Add the true and fallthrough blocks as its successors.
8354 BB->addSuccessor(copy0MBB);
8355 BB->addSuccessor(sinkMBB);
Daniel Dunbara279bc32009-09-20 02:20:51 +00008356
Chris Lattner52600972009-09-02 05:57:00 +00008357 // copy0MBB:
8358 // %FalseValue = ...
8359 // # fallthrough to sinkMBB
8360 BB = copy0MBB;
Daniel Dunbara279bc32009-09-20 02:20:51 +00008361
Chris Lattner52600972009-09-02 05:57:00 +00008362 // Update machine-CFG edges
8363 BB->addSuccessor(sinkMBB);
Daniel Dunbara279bc32009-09-20 02:20:51 +00008364
Chris Lattner52600972009-09-02 05:57:00 +00008365 // sinkMBB:
8366 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
8367 // ...
8368 BB = sinkMBB;
8369 BuildMI(BB, DL, TII->get(X86::PHI), MI->getOperand(0).getReg())
8370 .addReg(MI->getOperand(1).getReg()).addMBB(copy0MBB)
8371 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
8372
8373 F->DeleteMachineInstr(MI); // The pseudo instruction is gone now.
8374 return BB;
8375}
8376
8377
8378MachineBasicBlock *
Evan Chengff9b3732008-01-30 18:18:23 +00008379X86TargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Evan Chengfb2e7522009-09-18 21:02:19 +00008380 MachineBasicBlock *BB,
8381 DenseMap<MachineBasicBlock*, MachineBasicBlock*> *EM) const {
Evan Cheng60c07e12006-07-05 22:17:51 +00008382 switch (MI->getOpcode()) {
8383 default: assert(false && "Unexpected instr type to insert");
Dan Gohmancbbea0f2009-08-27 00:14:12 +00008384 case X86::CMOV_GR8:
Mon P Wang9e5ecb82008-12-12 01:25:51 +00008385 case X86::CMOV_V1I64:
Evan Cheng60c07e12006-07-05 22:17:51 +00008386 case X86::CMOV_FR32:
8387 case X86::CMOV_FR64:
8388 case X86::CMOV_V4F32:
8389 case X86::CMOV_V2F64:
Chris Lattner52600972009-09-02 05:57:00 +00008390 case X86::CMOV_V2I64:
Evan Chengce319102009-09-19 09:51:03 +00008391 return EmitLoweredSelect(MI, BB, EM);
Evan Cheng60c07e12006-07-05 22:17:51 +00008392
Dale Johannesen849f2142007-07-03 00:53:03 +00008393 case X86::FP32_TO_INT16_IN_MEM:
8394 case X86::FP32_TO_INT32_IN_MEM:
8395 case X86::FP32_TO_INT64_IN_MEM:
8396 case X86::FP64_TO_INT16_IN_MEM:
8397 case X86::FP64_TO_INT32_IN_MEM:
Dale Johannesena996d522007-08-07 01:17:37 +00008398 case X86::FP64_TO_INT64_IN_MEM:
8399 case X86::FP80_TO_INT16_IN_MEM:
8400 case X86::FP80_TO_INT32_IN_MEM:
8401 case X86::FP80_TO_INT64_IN_MEM: {
Chris Lattner52600972009-09-02 05:57:00 +00008402 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
8403 DebugLoc DL = MI->getDebugLoc();
8404
Evan Cheng60c07e12006-07-05 22:17:51 +00008405 // Change the floating point control register to use "round towards zero"
8406 // mode when truncating to an integer value.
8407 MachineFunction *F = BB->getParent();
David Greene3f2bf852009-11-12 20:49:22 +00008408 int CWFrameIdx = F->getFrameInfo()->CreateStackObject(2, 2, false);
Chris Lattner52600972009-09-02 05:57:00 +00008409 addFrameReference(BuildMI(BB, DL, TII->get(X86::FNSTCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +00008410
8411 // Load the old value of the high byte of the control word...
8412 unsigned OldCW =
Chris Lattner84bc5422007-12-31 04:13:23 +00008413 F->getRegInfo().createVirtualRegister(X86::GR16RegisterClass);
Chris Lattner52600972009-09-02 05:57:00 +00008414 addFrameReference(BuildMI(BB, DL, TII->get(X86::MOV16rm), OldCW),
Dale Johannesene4d209d2009-02-03 20:21:25 +00008415 CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +00008416
8417 // Set the high part to be round to zero...
Chris Lattner52600972009-09-02 05:57:00 +00008418 addFrameReference(BuildMI(BB, DL, TII->get(X86::MOV16mi)), CWFrameIdx)
Evan Chengc0f64ff2006-11-27 23:37:22 +00008419 .addImm(0xC7F);
Evan Cheng60c07e12006-07-05 22:17:51 +00008420
8421 // Reload the modified control word now...
Chris Lattner52600972009-09-02 05:57:00 +00008422 addFrameReference(BuildMI(BB, DL, TII->get(X86::FLDCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +00008423
8424 // Restore the memory image of control word to original value
Chris Lattner52600972009-09-02 05:57:00 +00008425 addFrameReference(BuildMI(BB, DL, TII->get(X86::MOV16mr)), CWFrameIdx)
Evan Chengc0f64ff2006-11-27 23:37:22 +00008426 .addReg(OldCW);
Evan Cheng60c07e12006-07-05 22:17:51 +00008427
8428 // Get the X86 opcode to use.
8429 unsigned Opc;
8430 switch (MI->getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00008431 default: llvm_unreachable("illegal opcode!");
Dale Johannesene377d4d2007-07-04 21:07:47 +00008432 case X86::FP32_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m32; break;
8433 case X86::FP32_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m32; break;
8434 case X86::FP32_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m32; break;
8435 case X86::FP64_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m64; break;
8436 case X86::FP64_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m64; break;
8437 case X86::FP64_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m64; break;
Dale Johannesena996d522007-08-07 01:17:37 +00008438 case X86::FP80_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m80; break;
8439 case X86::FP80_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m80; break;
8440 case X86::FP80_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m80; break;
Evan Cheng60c07e12006-07-05 22:17:51 +00008441 }
8442
8443 X86AddressMode AM;
8444 MachineOperand &Op = MI->getOperand(0);
Dan Gohmand735b802008-10-03 15:45:36 +00008445 if (Op.isReg()) {
Evan Cheng60c07e12006-07-05 22:17:51 +00008446 AM.BaseType = X86AddressMode::RegBase;
8447 AM.Base.Reg = Op.getReg();
8448 } else {
8449 AM.BaseType = X86AddressMode::FrameIndexBase;
Chris Lattner8aa797a2007-12-30 23:10:15 +00008450 AM.Base.FrameIndex = Op.getIndex();
Evan Cheng60c07e12006-07-05 22:17:51 +00008451 }
8452 Op = MI->getOperand(1);
Dan Gohmand735b802008-10-03 15:45:36 +00008453 if (Op.isImm())
Chris Lattner7fbe9722006-10-20 17:42:20 +00008454 AM.Scale = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +00008455 Op = MI->getOperand(2);
Dan Gohmand735b802008-10-03 15:45:36 +00008456 if (Op.isImm())
Chris Lattner7fbe9722006-10-20 17:42:20 +00008457 AM.IndexReg = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +00008458 Op = MI->getOperand(3);
Dan Gohmand735b802008-10-03 15:45:36 +00008459 if (Op.isGlobal()) {
Evan Cheng60c07e12006-07-05 22:17:51 +00008460 AM.GV = Op.getGlobal();
8461 } else {
Chris Lattner7fbe9722006-10-20 17:42:20 +00008462 AM.Disp = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +00008463 }
Chris Lattner52600972009-09-02 05:57:00 +00008464 addFullAddress(BuildMI(BB, DL, TII->get(Opc)), AM)
Rafael Espindola8ef2b892009-04-08 08:09:33 +00008465 .addReg(MI->getOperand(X86AddrNumOperands).getReg());
Evan Cheng60c07e12006-07-05 22:17:51 +00008466
8467 // Reload the original control word now.
Chris Lattner52600972009-09-02 05:57:00 +00008468 addFrameReference(BuildMI(BB, DL, TII->get(X86::FLDCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +00008469
Dan Gohman8e5f2c62008-07-07 23:14:23 +00008470 F->DeleteMachineInstr(MI); // The pseudo instruction is gone now.
Evan Cheng60c07e12006-07-05 22:17:51 +00008471 return BB;
8472 }
Eric Christopherb120ab42009-08-18 22:50:32 +00008473 // String/text processing lowering.
8474 case X86::PCMPISTRM128REG:
8475 return EmitPCMP(MI, BB, 3, false /* in-mem */);
8476 case X86::PCMPISTRM128MEM:
8477 return EmitPCMP(MI, BB, 3, true /* in-mem */);
8478 case X86::PCMPESTRM128REG:
8479 return EmitPCMP(MI, BB, 5, false /* in mem */);
8480 case X86::PCMPESTRM128MEM:
8481 return EmitPCMP(MI, BB, 5, true /* in mem */);
8482
8483 // Atomic Lowering.
Mon P Wang63307c32008-05-05 19:05:59 +00008484 case X86::ATOMAND32:
8485 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND32rr,
Scott Michelfdc40a02009-02-17 22:15:04 +00008486 X86::AND32ri, X86::MOV32rm,
Dale Johannesen140be2d2008-08-19 18:47:28 +00008487 X86::LCMPXCHG32, X86::MOV32rr,
8488 X86::NOT32r, X86::EAX,
8489 X86::GR32RegisterClass);
Mon P Wang63307c32008-05-05 19:05:59 +00008490 case X86::ATOMOR32:
Scott Michelfdc40a02009-02-17 22:15:04 +00008491 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR32rr,
8492 X86::OR32ri, X86::MOV32rm,
Dale Johannesen140be2d2008-08-19 18:47:28 +00008493 X86::LCMPXCHG32, X86::MOV32rr,
8494 X86::NOT32r, X86::EAX,
8495 X86::GR32RegisterClass);
Mon P Wang63307c32008-05-05 19:05:59 +00008496 case X86::ATOMXOR32:
8497 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR32rr,
Scott Michelfdc40a02009-02-17 22:15:04 +00008498 X86::XOR32ri, X86::MOV32rm,
Dale Johannesen140be2d2008-08-19 18:47:28 +00008499 X86::LCMPXCHG32, X86::MOV32rr,
8500 X86::NOT32r, X86::EAX,
8501 X86::GR32RegisterClass);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00008502 case X86::ATOMNAND32:
8503 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND32rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +00008504 X86::AND32ri, X86::MOV32rm,
8505 X86::LCMPXCHG32, X86::MOV32rr,
8506 X86::NOT32r, X86::EAX,
8507 X86::GR32RegisterClass, true);
Mon P Wang63307c32008-05-05 19:05:59 +00008508 case X86::ATOMMIN32:
8509 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL32rr);
8510 case X86::ATOMMAX32:
8511 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG32rr);
8512 case X86::ATOMUMIN32:
8513 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB32rr);
8514 case X86::ATOMUMAX32:
8515 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA32rr);
Dale Johannesen140be2d2008-08-19 18:47:28 +00008516
8517 case X86::ATOMAND16:
8518 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND16rr,
8519 X86::AND16ri, X86::MOV16rm,
8520 X86::LCMPXCHG16, X86::MOV16rr,
8521 X86::NOT16r, X86::AX,
8522 X86::GR16RegisterClass);
8523 case X86::ATOMOR16:
Scott Michelfdc40a02009-02-17 22:15:04 +00008524 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR16rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +00008525 X86::OR16ri, X86::MOV16rm,
8526 X86::LCMPXCHG16, X86::MOV16rr,
8527 X86::NOT16r, X86::AX,
8528 X86::GR16RegisterClass);
8529 case X86::ATOMXOR16:
8530 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR16rr,
8531 X86::XOR16ri, X86::MOV16rm,
8532 X86::LCMPXCHG16, X86::MOV16rr,
8533 X86::NOT16r, X86::AX,
8534 X86::GR16RegisterClass);
8535 case X86::ATOMNAND16:
8536 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND16rr,
8537 X86::AND16ri, X86::MOV16rm,
8538 X86::LCMPXCHG16, X86::MOV16rr,
8539 X86::NOT16r, X86::AX,
8540 X86::GR16RegisterClass, true);
8541 case X86::ATOMMIN16:
8542 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL16rr);
8543 case X86::ATOMMAX16:
8544 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG16rr);
8545 case X86::ATOMUMIN16:
8546 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB16rr);
8547 case X86::ATOMUMAX16:
8548 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA16rr);
8549
8550 case X86::ATOMAND8:
8551 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND8rr,
8552 X86::AND8ri, X86::MOV8rm,
8553 X86::LCMPXCHG8, X86::MOV8rr,
8554 X86::NOT8r, X86::AL,
8555 X86::GR8RegisterClass);
8556 case X86::ATOMOR8:
Scott Michelfdc40a02009-02-17 22:15:04 +00008557 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR8rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +00008558 X86::OR8ri, X86::MOV8rm,
8559 X86::LCMPXCHG8, X86::MOV8rr,
8560 X86::NOT8r, X86::AL,
8561 X86::GR8RegisterClass);
8562 case X86::ATOMXOR8:
8563 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR8rr,
8564 X86::XOR8ri, X86::MOV8rm,
8565 X86::LCMPXCHG8, X86::MOV8rr,
8566 X86::NOT8r, X86::AL,
8567 X86::GR8RegisterClass);
8568 case X86::ATOMNAND8:
8569 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND8rr,
8570 X86::AND8ri, X86::MOV8rm,
8571 X86::LCMPXCHG8, X86::MOV8rr,
8572 X86::NOT8r, X86::AL,
8573 X86::GR8RegisterClass, true);
8574 // FIXME: There are no CMOV8 instructions; MIN/MAX need some other way.
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008575 // This group is for 64-bit host.
Dale Johannesena99e3842008-08-20 00:48:50 +00008576 case X86::ATOMAND64:
8577 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND64rr,
Scott Michelfdc40a02009-02-17 22:15:04 +00008578 X86::AND64ri32, X86::MOV64rm,
Dale Johannesena99e3842008-08-20 00:48:50 +00008579 X86::LCMPXCHG64, X86::MOV64rr,
8580 X86::NOT64r, X86::RAX,
8581 X86::GR64RegisterClass);
8582 case X86::ATOMOR64:
Scott Michelfdc40a02009-02-17 22:15:04 +00008583 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR64rr,
8584 X86::OR64ri32, X86::MOV64rm,
Dale Johannesena99e3842008-08-20 00:48:50 +00008585 X86::LCMPXCHG64, X86::MOV64rr,
8586 X86::NOT64r, X86::RAX,
8587 X86::GR64RegisterClass);
8588 case X86::ATOMXOR64:
8589 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR64rr,
Scott Michelfdc40a02009-02-17 22:15:04 +00008590 X86::XOR64ri32, X86::MOV64rm,
Dale Johannesena99e3842008-08-20 00:48:50 +00008591 X86::LCMPXCHG64, X86::MOV64rr,
8592 X86::NOT64r, X86::RAX,
8593 X86::GR64RegisterClass);
8594 case X86::ATOMNAND64:
8595 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND64rr,
8596 X86::AND64ri32, X86::MOV64rm,
8597 X86::LCMPXCHG64, X86::MOV64rr,
8598 X86::NOT64r, X86::RAX,
8599 X86::GR64RegisterClass, true);
8600 case X86::ATOMMIN64:
8601 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL64rr);
8602 case X86::ATOMMAX64:
8603 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG64rr);
8604 case X86::ATOMUMIN64:
8605 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB64rr);
8606 case X86::ATOMUMAX64:
8607 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA64rr);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008608
8609 // This group does 64-bit operations on a 32-bit host.
8610 case X86::ATOMAND6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00008611 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008612 X86::AND32rr, X86::AND32rr,
8613 X86::AND32ri, X86::AND32ri,
8614 false);
8615 case X86::ATOMOR6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00008616 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008617 X86::OR32rr, X86::OR32rr,
8618 X86::OR32ri, X86::OR32ri,
8619 false);
8620 case X86::ATOMXOR6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00008621 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008622 X86::XOR32rr, X86::XOR32rr,
8623 X86::XOR32ri, X86::XOR32ri,
8624 false);
8625 case X86::ATOMNAND6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00008626 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008627 X86::AND32rr, X86::AND32rr,
8628 X86::AND32ri, X86::AND32ri,
8629 true);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008630 case X86::ATOMADD6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00008631 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008632 X86::ADD32rr, X86::ADC32rr,
8633 X86::ADD32ri, X86::ADC32ri,
8634 false);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008635 case X86::ATOMSUB6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00008636 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008637 X86::SUB32rr, X86::SBB32rr,
8638 X86::SUB32ri, X86::SBB32ri,
8639 false);
Dale Johannesen880ae362008-10-03 22:25:52 +00008640 case X86::ATOMSWAP6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00008641 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen880ae362008-10-03 22:25:52 +00008642 X86::MOV32rr, X86::MOV32rr,
8643 X86::MOV32ri, X86::MOV32ri,
8644 false);
Dan Gohmand6708ea2009-08-15 01:38:56 +00008645 case X86::VASTART_SAVE_XMM_REGS:
8646 return EmitVAStartSaveXMMRegsWithCustomInserter(MI, BB);
Evan Cheng60c07e12006-07-05 22:17:51 +00008647 }
8648}
8649
8650//===----------------------------------------------------------------------===//
8651// X86 Optimization Hooks
8652//===----------------------------------------------------------------------===//
8653
Dan Gohman475871a2008-07-27 21:46:04 +00008654void X86TargetLowering::computeMaskedBitsForTargetNode(const SDValue Op,
Dan Gohman977a76f2008-02-13 22:28:48 +00008655 const APInt &Mask,
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00008656 APInt &KnownZero,
8657 APInt &KnownOne,
Dan Gohmanea859be2007-06-22 14:59:07 +00008658 const SelectionDAG &DAG,
Nate Begeman368e18d2006-02-16 21:11:51 +00008659 unsigned Depth) const {
Evan Cheng3a03ebb2005-12-21 23:05:39 +00008660 unsigned Opc = Op.getOpcode();
Evan Cheng865f0602006-04-05 06:11:20 +00008661 assert((Opc >= ISD::BUILTIN_OP_END ||
8662 Opc == ISD::INTRINSIC_WO_CHAIN ||
8663 Opc == ISD::INTRINSIC_W_CHAIN ||
8664 Opc == ISD::INTRINSIC_VOID) &&
8665 "Should use MaskedValueIsZero if you don't know whether Op"
8666 " is a target node!");
Evan Cheng3a03ebb2005-12-21 23:05:39 +00008667
Dan Gohmanf4f92f52008-02-13 23:07:24 +00008668 KnownZero = KnownOne = APInt(Mask.getBitWidth(), 0); // Don't know anything.
Evan Cheng3a03ebb2005-12-21 23:05:39 +00008669 switch (Opc) {
Evan Cheng865f0602006-04-05 06:11:20 +00008670 default: break;
Evan Cheng97d0e0e2009-02-02 09:15:04 +00008671 case X86ISD::ADD:
8672 case X86ISD::SUB:
8673 case X86ISD::SMUL:
8674 case X86ISD::UMUL:
Dan Gohman076aee32009-03-04 19:44:21 +00008675 case X86ISD::INC:
8676 case X86ISD::DEC:
Dan Gohmane220c4b2009-09-18 19:59:53 +00008677 case X86ISD::OR:
8678 case X86ISD::XOR:
8679 case X86ISD::AND:
Evan Cheng97d0e0e2009-02-02 09:15:04 +00008680 // These nodes' second result is a boolean.
8681 if (Op.getResNo() == 0)
8682 break;
8683 // Fallthrough
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00008684 case X86ISD::SETCC:
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00008685 KnownZero |= APInt::getHighBitsSet(Mask.getBitWidth(),
8686 Mask.getBitWidth() - 1);
Nate Begeman368e18d2006-02-16 21:11:51 +00008687 break;
Evan Cheng3a03ebb2005-12-21 23:05:39 +00008688 }
Evan Cheng3a03ebb2005-12-21 23:05:39 +00008689}
Chris Lattner259e97c2006-01-31 19:43:35 +00008690
Evan Cheng206ee9d2006-07-07 08:33:52 +00008691/// isGAPlusOffset - Returns true (and the GlobalValue and the offset) if the
Evan Chengad4196b2008-05-12 19:56:52 +00008692/// node is a GlobalAddress + offset.
8693bool X86TargetLowering::isGAPlusOffset(SDNode *N,
8694 GlobalValue* &GA, int64_t &Offset) const{
8695 if (N->getOpcode() == X86ISD::Wrapper) {
8696 if (isa<GlobalAddressSDNode>(N->getOperand(0))) {
Evan Cheng206ee9d2006-07-07 08:33:52 +00008697 GA = cast<GlobalAddressSDNode>(N->getOperand(0))->getGlobal();
Dan Gohman6520e202008-10-18 02:06:02 +00008698 Offset = cast<GlobalAddressSDNode>(N->getOperand(0))->getOffset();
Evan Cheng206ee9d2006-07-07 08:33:52 +00008699 return true;
8700 }
Evan Cheng206ee9d2006-07-07 08:33:52 +00008701 }
Evan Chengad4196b2008-05-12 19:56:52 +00008702 return TargetLowering::isGAPlusOffset(N, GA, Offset);
Evan Cheng206ee9d2006-07-07 08:33:52 +00008703}
8704
Nate Begeman9008ca62009-04-27 18:41:29 +00008705static bool EltsFromConsecutiveLoads(ShuffleVectorSDNode *N, unsigned NumElems,
Dan Gohman8a55ce42009-09-23 21:02:20 +00008706 EVT EltVT, LoadSDNode *&LDBase,
Eli Friedman7a5e5552009-06-07 06:52:44 +00008707 unsigned &LastLoadedElt,
Evan Chengad4196b2008-05-12 19:56:52 +00008708 SelectionDAG &DAG, MachineFrameInfo *MFI,
8709 const TargetLowering &TLI) {
Eli Friedman7a5e5552009-06-07 06:52:44 +00008710 LDBase = NULL;
Anton Korobeynikovb51b6cf2009-06-09 23:00:39 +00008711 LastLoadedElt = -1U;
Evan Cheng7e2ff772008-05-08 00:57:18 +00008712 for (unsigned i = 0; i < NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00008713 if (N->getMaskElt(i) < 0) {
Eli Friedman7a5e5552009-06-07 06:52:44 +00008714 if (!LDBase)
Evan Cheng7e2ff772008-05-08 00:57:18 +00008715 return false;
8716 continue;
8717 }
8718
Dan Gohman475871a2008-07-27 21:46:04 +00008719 SDValue Elt = DAG.getShuffleScalarElt(N, i);
Gabor Greifba36cb52008-08-28 21:40:38 +00008720 if (!Elt.getNode() ||
8721 (Elt.getOpcode() != ISD::UNDEF && !ISD::isNON_EXTLoad(Elt.getNode())))
Evan Cheng7e2ff772008-05-08 00:57:18 +00008722 return false;
Eli Friedman7a5e5552009-06-07 06:52:44 +00008723 if (!LDBase) {
8724 if (Elt.getNode()->getOpcode() == ISD::UNDEF)
Evan Cheng50d9e722008-05-10 06:46:49 +00008725 return false;
Eli Friedman7a5e5552009-06-07 06:52:44 +00008726 LDBase = cast<LoadSDNode>(Elt.getNode());
8727 LastLoadedElt = i;
Evan Cheng7e2ff772008-05-08 00:57:18 +00008728 continue;
8729 }
8730 if (Elt.getOpcode() == ISD::UNDEF)
8731 continue;
8732
Nate Begemanabc01992009-06-05 21:37:30 +00008733 LoadSDNode *LD = cast<LoadSDNode>(Elt);
Evan Cheng64fa4a92009-12-09 01:36:00 +00008734 if (!DAG.isConsecutiveLoad(LD, LDBase, EltVT.getSizeInBits()/8, i))
Evan Cheng7e2ff772008-05-08 00:57:18 +00008735 return false;
Eli Friedman7a5e5552009-06-07 06:52:44 +00008736 LastLoadedElt = i;
Evan Cheng7e2ff772008-05-08 00:57:18 +00008737 }
8738 return true;
8739}
Evan Cheng206ee9d2006-07-07 08:33:52 +00008740
8741/// PerformShuffleCombine - Combine a vector_shuffle that is equal to
8742/// build_vector load1, load2, load3, load4, <0, 1, 2, 3> into a 128-bit load
8743/// if the load addresses are consecutive, non-overlapping, and in the right
Mon P Wang1e955802009-04-03 02:43:30 +00008744/// order. In the case of v2i64, it will see if it can rewrite the
8745/// shuffle to be an appropriate build vector so it can take advantage of
8746// performBuildVectorCombine.
Dan Gohman475871a2008-07-27 21:46:04 +00008747static SDValue PerformShuffleCombine(SDNode *N, SelectionDAG &DAG,
Nate Begeman9008ca62009-04-27 18:41:29 +00008748 const TargetLowering &TLI) {
Dale Johannesene4d209d2009-02-03 20:21:25 +00008749 DebugLoc dl = N->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00008750 EVT VT = N->getValueType(0);
Dan Gohman8a55ce42009-09-23 21:02:20 +00008751 EVT EltVT = VT.getVectorElementType();
Nate Begeman9008ca62009-04-27 18:41:29 +00008752 ShuffleVectorSDNode *SVN = cast<ShuffleVectorSDNode>(N);
8753 unsigned NumElems = VT.getVectorNumElements();
Mon P Wang1e955802009-04-03 02:43:30 +00008754
Eli Friedman7a5e5552009-06-07 06:52:44 +00008755 if (VT.getSizeInBits() != 128)
8756 return SDValue();
8757
Mon P Wang1e955802009-04-03 02:43:30 +00008758 // Try to combine a vector_shuffle into a 128-bit load.
8759 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
Eli Friedman7a5e5552009-06-07 06:52:44 +00008760 LoadSDNode *LD = NULL;
8761 unsigned LastLoadedElt;
Dan Gohman8a55ce42009-09-23 21:02:20 +00008762 if (!EltsFromConsecutiveLoads(SVN, NumElems, EltVT, LD, LastLoadedElt, DAG,
Eli Friedman7a5e5552009-06-07 06:52:44 +00008763 MFI, TLI))
Dan Gohman475871a2008-07-27 21:46:04 +00008764 return SDValue();
Evan Cheng206ee9d2006-07-07 08:33:52 +00008765
Eli Friedman7a5e5552009-06-07 06:52:44 +00008766 if (LastLoadedElt == NumElems - 1) {
Evan Cheng7bd64782009-12-09 01:53:58 +00008767 if (DAG.InferPtrAlignment(LD->getBasePtr()) >= 16)
Eli Friedman7a5e5552009-06-07 06:52:44 +00008768 return DAG.getLoad(VT, dl, LD->getChain(), LD->getBasePtr(),
8769 LD->getSrcValue(), LD->getSrcValueOffset(),
David Greene67c9d422010-02-15 16:53:33 +00008770 LD->isVolatile(), LD->isNonTemporal(), 0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008771 return DAG.getLoad(VT, dl, LD->getChain(), LD->getBasePtr(),
Scott Michelfdc40a02009-02-17 22:15:04 +00008772 LD->getSrcValue(), LD->getSrcValueOffset(),
David Greene67c9d422010-02-15 16:53:33 +00008773 LD->isVolatile(), LD->isNonTemporal(),
8774 LD->getAlignment());
Eli Friedman7a5e5552009-06-07 06:52:44 +00008775 } else if (NumElems == 4 && LastLoadedElt == 1) {
Owen Anderson825b72b2009-08-11 20:47:22 +00008776 SDVTList Tys = DAG.getVTList(MVT::v2i64, MVT::Other);
Nate Begemanabc01992009-06-05 21:37:30 +00008777 SDValue Ops[] = { LD->getChain(), LD->getBasePtr() };
8778 SDValue ResNode = DAG.getNode(X86ISD::VZEXT_LOAD, dl, Tys, Ops, 2);
Nate Begemanabc01992009-06-05 21:37:30 +00008779 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, ResNode);
8780 }
8781 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00008782}
Evan Chengd880b972008-05-09 21:53:03 +00008783
Chris Lattner83e6c992006-10-04 06:57:07 +00008784/// PerformSELECTCombine - Do target-specific dag combines on SELECT nodes.
Dan Gohman475871a2008-07-27 21:46:04 +00008785static SDValue PerformSELECTCombine(SDNode *N, SelectionDAG &DAG,
Chris Lattner47b4ce82009-03-11 05:48:52 +00008786 const X86Subtarget *Subtarget) {
8787 DebugLoc DL = N->getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00008788 SDValue Cond = N->getOperand(0);
Chris Lattner47b4ce82009-03-11 05:48:52 +00008789 // Get the LHS/RHS of the select.
8790 SDValue LHS = N->getOperand(1);
8791 SDValue RHS = N->getOperand(2);
Eric Christopherfd179292009-08-27 18:07:15 +00008792
Dan Gohman670e5392009-09-21 18:03:22 +00008793 // If we have SSE[12] support, try to form min/max nodes. SSE min/max
8794 // instructions have the peculiarity that if either operand is a NaN,
8795 // they chose what we call the RHS operand (and as such are not symmetric).
8796 // It happens that this matches the semantics of the common C idiom
8797 // x<y?x:y and related forms, so we can recognize these cases.
Chris Lattner83e6c992006-10-04 06:57:07 +00008798 if (Subtarget->hasSSE2() &&
Owen Anderson825b72b2009-08-11 20:47:22 +00008799 (LHS.getValueType() == MVT::f32 || LHS.getValueType() == MVT::f64) &&
Chris Lattner47b4ce82009-03-11 05:48:52 +00008800 Cond.getOpcode() == ISD::SETCC) {
8801 ISD::CondCode CC = cast<CondCodeSDNode>(Cond.getOperand(2))->get();
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00008802
Chris Lattner47b4ce82009-03-11 05:48:52 +00008803 unsigned Opcode = 0;
Dan Gohman670e5392009-09-21 18:03:22 +00008804 // Check for x CC y ? x : y.
Chris Lattner47b4ce82009-03-11 05:48:52 +00008805 if (LHS == Cond.getOperand(0) && RHS == Cond.getOperand(1)) {
8806 switch (CC) {
8807 default: break;
Dan Gohman670e5392009-09-21 18:03:22 +00008808 case ISD::SETULT:
8809 // This can be a min if we can prove that at least one of the operands
8810 // is not a nan.
8811 if (!FiniteOnlyFPMath()) {
8812 if (DAG.isKnownNeverNaN(RHS)) {
8813 // Put the potential NaN in the RHS so that SSE will preserve it.
8814 std::swap(LHS, RHS);
8815 } else if (!DAG.isKnownNeverNaN(LHS))
8816 break;
8817 }
8818 Opcode = X86ISD::FMIN;
8819 break;
8820 case ISD::SETOLE:
8821 // This can be a min if we can prove that at least one of the operands
8822 // is not a nan.
8823 if (!FiniteOnlyFPMath()) {
8824 if (DAG.isKnownNeverNaN(LHS)) {
8825 // Put the potential NaN in the RHS so that SSE will preserve it.
8826 std::swap(LHS, RHS);
8827 } else if (!DAG.isKnownNeverNaN(RHS))
8828 break;
8829 }
8830 Opcode = X86ISD::FMIN;
8831 break;
Chris Lattner47b4ce82009-03-11 05:48:52 +00008832 case ISD::SETULE:
Dan Gohman670e5392009-09-21 18:03:22 +00008833 // This can be a min, but if either operand is a NaN we need it to
8834 // preserve the original LHS.
8835 std::swap(LHS, RHS);
8836 case ISD::SETOLT:
Chris Lattner47b4ce82009-03-11 05:48:52 +00008837 case ISD::SETLT:
Dan Gohman670e5392009-09-21 18:03:22 +00008838 case ISD::SETLE:
Chris Lattner47b4ce82009-03-11 05:48:52 +00008839 Opcode = X86ISD::FMIN;
8840 break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00008841
Dan Gohman670e5392009-09-21 18:03:22 +00008842 case ISD::SETOGE:
8843 // This can be a max if we can prove that at least one of the operands
8844 // is not a nan.
8845 if (!FiniteOnlyFPMath()) {
8846 if (DAG.isKnownNeverNaN(LHS)) {
8847 // Put the potential NaN in the RHS so that SSE will preserve it.
8848 std::swap(LHS, RHS);
8849 } else if (!DAG.isKnownNeverNaN(RHS))
8850 break;
8851 }
8852 Opcode = X86ISD::FMAX;
8853 break;
Chris Lattner47b4ce82009-03-11 05:48:52 +00008854 case ISD::SETUGT:
Dan Gohman670e5392009-09-21 18:03:22 +00008855 // This can be a max if we can prove that at least one of the operands
8856 // is not a nan.
8857 if (!FiniteOnlyFPMath()) {
8858 if (DAG.isKnownNeverNaN(RHS)) {
8859 // Put the potential NaN in the RHS so that SSE will preserve it.
8860 std::swap(LHS, RHS);
8861 } else if (!DAG.isKnownNeverNaN(LHS))
8862 break;
8863 }
8864 Opcode = X86ISD::FMAX;
8865 break;
8866 case ISD::SETUGE:
8867 // This can be a max, but if either operand is a NaN we need it to
8868 // preserve the original LHS.
8869 std::swap(LHS, RHS);
8870 case ISD::SETOGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +00008871 case ISD::SETGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +00008872 case ISD::SETGE:
8873 Opcode = X86ISD::FMAX;
8874 break;
Chris Lattner83e6c992006-10-04 06:57:07 +00008875 }
Dan Gohman670e5392009-09-21 18:03:22 +00008876 // Check for x CC y ? y : x -- a min/max with reversed arms.
Chris Lattner47b4ce82009-03-11 05:48:52 +00008877 } else if (LHS == Cond.getOperand(1) && RHS == Cond.getOperand(0)) {
8878 switch (CC) {
8879 default: break;
Dan Gohman670e5392009-09-21 18:03:22 +00008880 case ISD::SETOGE:
8881 // This can be a min if we can prove that at least one of the operands
8882 // is not a nan.
8883 if (!FiniteOnlyFPMath()) {
8884 if (DAG.isKnownNeverNaN(RHS)) {
8885 // Put the potential NaN in the RHS so that SSE will preserve it.
8886 std::swap(LHS, RHS);
8887 } else if (!DAG.isKnownNeverNaN(LHS))
8888 break;
Dan Gohman8d44b282009-09-03 20:34:31 +00008889 }
Dan Gohman670e5392009-09-21 18:03:22 +00008890 Opcode = X86ISD::FMIN;
Dan Gohman8d44b282009-09-03 20:34:31 +00008891 break;
Dan Gohman670e5392009-09-21 18:03:22 +00008892 case ISD::SETUGT:
8893 // This can be a min if we can prove that at least one of the operands
8894 // is not a nan.
8895 if (!FiniteOnlyFPMath()) {
8896 if (DAG.isKnownNeverNaN(LHS)) {
8897 // Put the potential NaN in the RHS so that SSE will preserve it.
8898 std::swap(LHS, RHS);
8899 } else if (!DAG.isKnownNeverNaN(RHS))
8900 break;
8901 }
8902 Opcode = X86ISD::FMIN;
8903 break;
8904 case ISD::SETUGE:
8905 // This can be a min, but if either operand is a NaN we need it to
8906 // preserve the original LHS.
8907 std::swap(LHS, RHS);
8908 case ISD::SETOGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +00008909 case ISD::SETGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +00008910 case ISD::SETGE:
8911 Opcode = X86ISD::FMIN;
8912 break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00008913
Dan Gohman670e5392009-09-21 18:03:22 +00008914 case ISD::SETULT:
8915 // This can be a max if we can prove that at least one of the operands
8916 // is not a nan.
8917 if (!FiniteOnlyFPMath()) {
8918 if (DAG.isKnownNeverNaN(LHS)) {
8919 // Put the potential NaN in the RHS so that SSE will preserve it.
8920 std::swap(LHS, RHS);
8921 } else if (!DAG.isKnownNeverNaN(RHS))
8922 break;
Dan Gohman8d44b282009-09-03 20:34:31 +00008923 }
Dan Gohman670e5392009-09-21 18:03:22 +00008924 Opcode = X86ISD::FMAX;
Dan Gohman8d44b282009-09-03 20:34:31 +00008925 break;
Dan Gohman670e5392009-09-21 18:03:22 +00008926 case ISD::SETOLE:
8927 // This can be a max if we can prove that at least one of the operands
8928 // is not a nan.
8929 if (!FiniteOnlyFPMath()) {
8930 if (DAG.isKnownNeverNaN(RHS)) {
8931 // Put the potential NaN in the RHS so that SSE will preserve it.
8932 std::swap(LHS, RHS);
8933 } else if (!DAG.isKnownNeverNaN(LHS))
8934 break;
8935 }
8936 Opcode = X86ISD::FMAX;
8937 break;
8938 case ISD::SETULE:
8939 // This can be a max, but if either operand is a NaN we need it to
8940 // preserve the original LHS.
8941 std::swap(LHS, RHS);
8942 case ISD::SETOLT:
Chris Lattner47b4ce82009-03-11 05:48:52 +00008943 case ISD::SETLT:
Dan Gohman670e5392009-09-21 18:03:22 +00008944 case ISD::SETLE:
Chris Lattner47b4ce82009-03-11 05:48:52 +00008945 Opcode = X86ISD::FMAX;
8946 break;
8947 }
Chris Lattner83e6c992006-10-04 06:57:07 +00008948 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00008949
Chris Lattner47b4ce82009-03-11 05:48:52 +00008950 if (Opcode)
8951 return DAG.getNode(Opcode, DL, N->getValueType(0), LHS, RHS);
Chris Lattner83e6c992006-10-04 06:57:07 +00008952 }
Eric Christopherfd179292009-08-27 18:07:15 +00008953
Chris Lattnerd1980a52009-03-12 06:52:53 +00008954 // If this is a select between two integer constants, try to do some
8955 // optimizations.
Chris Lattnercee56e72009-03-13 05:53:31 +00008956 if (ConstantSDNode *TrueC = dyn_cast<ConstantSDNode>(LHS)) {
8957 if (ConstantSDNode *FalseC = dyn_cast<ConstantSDNode>(RHS))
Chris Lattnerd1980a52009-03-12 06:52:53 +00008958 // Don't do this for crazy integer types.
8959 if (DAG.getTargetLoweringInfo().isTypeLegal(LHS.getValueType())) {
8960 // If this is efficiently invertible, canonicalize the LHSC/RHSC values
Chris Lattnercee56e72009-03-13 05:53:31 +00008961 // so that TrueC (the true value) is larger than FalseC.
Chris Lattnerd1980a52009-03-12 06:52:53 +00008962 bool NeedsCondInvert = false;
Eric Christopherfd179292009-08-27 18:07:15 +00008963
Chris Lattnercee56e72009-03-13 05:53:31 +00008964 if (TrueC->getAPIntValue().ult(FalseC->getAPIntValue()) &&
Chris Lattnerd1980a52009-03-12 06:52:53 +00008965 // Efficiently invertible.
8966 (Cond.getOpcode() == ISD::SETCC || // setcc -> invertible.
8967 (Cond.getOpcode() == ISD::XOR && // xor(X, C) -> invertible.
8968 isa<ConstantSDNode>(Cond.getOperand(1))))) {
8969 NeedsCondInvert = true;
Chris Lattnercee56e72009-03-13 05:53:31 +00008970 std::swap(TrueC, FalseC);
Chris Lattnerd1980a52009-03-12 06:52:53 +00008971 }
Eric Christopherfd179292009-08-27 18:07:15 +00008972
Chris Lattnerd1980a52009-03-12 06:52:53 +00008973 // Optimize C ? 8 : 0 -> zext(C) << 3. Likewise for any pow2/0.
Chris Lattnercee56e72009-03-13 05:53:31 +00008974 if (FalseC->getAPIntValue() == 0 &&
8975 TrueC->getAPIntValue().isPowerOf2()) {
Chris Lattnerd1980a52009-03-12 06:52:53 +00008976 if (NeedsCondInvert) // Invert the condition if needed.
8977 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
8978 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +00008979
Chris Lattnerd1980a52009-03-12 06:52:53 +00008980 // Zero extend the condition if needed.
8981 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, LHS.getValueType(), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +00008982
Chris Lattnercee56e72009-03-13 05:53:31 +00008983 unsigned ShAmt = TrueC->getAPIntValue().logBase2();
Chris Lattnerd1980a52009-03-12 06:52:53 +00008984 return DAG.getNode(ISD::SHL, DL, LHS.getValueType(), Cond,
Owen Anderson825b72b2009-08-11 20:47:22 +00008985 DAG.getConstant(ShAmt, MVT::i8));
Chris Lattnerd1980a52009-03-12 06:52:53 +00008986 }
Eric Christopherfd179292009-08-27 18:07:15 +00008987
Chris Lattner97a29a52009-03-13 05:22:11 +00008988 // Optimize Cond ? cst+1 : cst -> zext(setcc(C)+cst.
Chris Lattnercee56e72009-03-13 05:53:31 +00008989 if (FalseC->getAPIntValue()+1 == TrueC->getAPIntValue()) {
Chris Lattner97a29a52009-03-13 05:22:11 +00008990 if (NeedsCondInvert) // Invert the condition if needed.
8991 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
8992 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +00008993
Chris Lattner97a29a52009-03-13 05:22:11 +00008994 // Zero extend the condition if needed.
Chris Lattnercee56e72009-03-13 05:53:31 +00008995 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL,
8996 FalseC->getValueType(0), Cond);
Chris Lattner97a29a52009-03-13 05:22:11 +00008997 return DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
Chris Lattnercee56e72009-03-13 05:53:31 +00008998 SDValue(FalseC, 0));
Chris Lattner97a29a52009-03-13 05:22:11 +00008999 }
Eric Christopherfd179292009-08-27 18:07:15 +00009000
Chris Lattnercee56e72009-03-13 05:53:31 +00009001 // Optimize cases that will turn into an LEA instruction. This requires
9002 // an i32 or i64 and an efficient multiplier (1, 2, 3, 4, 5, 8, 9).
Owen Anderson825b72b2009-08-11 20:47:22 +00009003 if (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i64) {
Chris Lattnercee56e72009-03-13 05:53:31 +00009004 uint64_t Diff = TrueC->getZExtValue()-FalseC->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +00009005 if (N->getValueType(0) == MVT::i32) Diff = (unsigned)Diff;
Eric Christopherfd179292009-08-27 18:07:15 +00009006
Chris Lattnercee56e72009-03-13 05:53:31 +00009007 bool isFastMultiplier = false;
9008 if (Diff < 10) {
9009 switch ((unsigned char)Diff) {
9010 default: break;
9011 case 1: // result = add base, cond
9012 case 2: // result = lea base( , cond*2)
9013 case 3: // result = lea base(cond, cond*2)
9014 case 4: // result = lea base( , cond*4)
9015 case 5: // result = lea base(cond, cond*4)
9016 case 8: // result = lea base( , cond*8)
9017 case 9: // result = lea base(cond, cond*8)
9018 isFastMultiplier = true;
9019 break;
9020 }
9021 }
Eric Christopherfd179292009-08-27 18:07:15 +00009022
Chris Lattnercee56e72009-03-13 05:53:31 +00009023 if (isFastMultiplier) {
9024 APInt Diff = TrueC->getAPIntValue()-FalseC->getAPIntValue();
9025 if (NeedsCondInvert) // Invert the condition if needed.
9026 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
9027 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +00009028
Chris Lattnercee56e72009-03-13 05:53:31 +00009029 // Zero extend the condition if needed.
9030 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, FalseC->getValueType(0),
9031 Cond);
9032 // Scale the condition by the difference.
9033 if (Diff != 1)
9034 Cond = DAG.getNode(ISD::MUL, DL, Cond.getValueType(), Cond,
9035 DAG.getConstant(Diff, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +00009036
Chris Lattnercee56e72009-03-13 05:53:31 +00009037 // Add the base if non-zero.
9038 if (FalseC->getAPIntValue() != 0)
9039 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
9040 SDValue(FalseC, 0));
9041 return Cond;
9042 }
Eric Christopherfd179292009-08-27 18:07:15 +00009043 }
Chris Lattnerd1980a52009-03-12 06:52:53 +00009044 }
9045 }
Eric Christopherfd179292009-08-27 18:07:15 +00009046
Dan Gohman475871a2008-07-27 21:46:04 +00009047 return SDValue();
Chris Lattner83e6c992006-10-04 06:57:07 +00009048}
9049
Chris Lattnerd1980a52009-03-12 06:52:53 +00009050/// Optimize X86ISD::CMOV [LHS, RHS, CONDCODE (e.g. X86::COND_NE), CONDVAL]
9051static SDValue PerformCMOVCombine(SDNode *N, SelectionDAG &DAG,
9052 TargetLowering::DAGCombinerInfo &DCI) {
9053 DebugLoc DL = N->getDebugLoc();
Eric Christopherfd179292009-08-27 18:07:15 +00009054
Chris Lattnerd1980a52009-03-12 06:52:53 +00009055 // If the flag operand isn't dead, don't touch this CMOV.
9056 if (N->getNumValues() == 2 && !SDValue(N, 1).use_empty())
9057 return SDValue();
Eric Christopherfd179292009-08-27 18:07:15 +00009058
Chris Lattnerd1980a52009-03-12 06:52:53 +00009059 // If this is a select between two integer constants, try to do some
9060 // optimizations. Note that the operands are ordered the opposite of SELECT
9061 // operands.
9062 if (ConstantSDNode *TrueC = dyn_cast<ConstantSDNode>(N->getOperand(1))) {
9063 if (ConstantSDNode *FalseC = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
9064 // Canonicalize the TrueC/FalseC values so that TrueC (the true value) is
9065 // larger than FalseC (the false value).
9066 X86::CondCode CC = (X86::CondCode)N->getConstantOperandVal(2);
Eric Christopherfd179292009-08-27 18:07:15 +00009067
Chris Lattnerd1980a52009-03-12 06:52:53 +00009068 if (TrueC->getAPIntValue().ult(FalseC->getAPIntValue())) {
9069 CC = X86::GetOppositeBranchCondition(CC);
9070 std::swap(TrueC, FalseC);
9071 }
Eric Christopherfd179292009-08-27 18:07:15 +00009072
Chris Lattnerd1980a52009-03-12 06:52:53 +00009073 // Optimize C ? 8 : 0 -> zext(setcc(C)) << 3. Likewise for any pow2/0.
Chris Lattnercee56e72009-03-13 05:53:31 +00009074 // This is efficient for any integer data type (including i8/i16) and
9075 // shift amount.
Chris Lattnerd1980a52009-03-12 06:52:53 +00009076 if (FalseC->getAPIntValue() == 0 && TrueC->getAPIntValue().isPowerOf2()) {
9077 SDValue Cond = N->getOperand(3);
Owen Anderson825b72b2009-08-11 20:47:22 +00009078 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
9079 DAG.getConstant(CC, MVT::i8), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +00009080
Chris Lattnerd1980a52009-03-12 06:52:53 +00009081 // Zero extend the condition if needed.
9082 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, TrueC->getValueType(0), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +00009083
Chris Lattnerd1980a52009-03-12 06:52:53 +00009084 unsigned ShAmt = TrueC->getAPIntValue().logBase2();
9085 Cond = DAG.getNode(ISD::SHL, DL, Cond.getValueType(), Cond,
Owen Anderson825b72b2009-08-11 20:47:22 +00009086 DAG.getConstant(ShAmt, MVT::i8));
Chris Lattnerd1980a52009-03-12 06:52:53 +00009087 if (N->getNumValues() == 2) // Dead flag value?
9088 return DCI.CombineTo(N, Cond, SDValue());
9089 return Cond;
9090 }
Eric Christopherfd179292009-08-27 18:07:15 +00009091
Chris Lattnercee56e72009-03-13 05:53:31 +00009092 // Optimize Cond ? cst+1 : cst -> zext(setcc(C)+cst. This is efficient
9093 // for any integer data type, including i8/i16.
Chris Lattner97a29a52009-03-13 05:22:11 +00009094 if (FalseC->getAPIntValue()+1 == TrueC->getAPIntValue()) {
9095 SDValue Cond = N->getOperand(3);
Owen Anderson825b72b2009-08-11 20:47:22 +00009096 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
9097 DAG.getConstant(CC, MVT::i8), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +00009098
Chris Lattner97a29a52009-03-13 05:22:11 +00009099 // Zero extend the condition if needed.
Chris Lattnercee56e72009-03-13 05:53:31 +00009100 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL,
9101 FalseC->getValueType(0), Cond);
Chris Lattner97a29a52009-03-13 05:22:11 +00009102 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
9103 SDValue(FalseC, 0));
Eric Christopherfd179292009-08-27 18:07:15 +00009104
Chris Lattner97a29a52009-03-13 05:22:11 +00009105 if (N->getNumValues() == 2) // Dead flag value?
9106 return DCI.CombineTo(N, Cond, SDValue());
9107 return Cond;
9108 }
Eric Christopherfd179292009-08-27 18:07:15 +00009109
Chris Lattnercee56e72009-03-13 05:53:31 +00009110 // Optimize cases that will turn into an LEA instruction. This requires
9111 // an i32 or i64 and an efficient multiplier (1, 2, 3, 4, 5, 8, 9).
Owen Anderson825b72b2009-08-11 20:47:22 +00009112 if (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i64) {
Chris Lattnercee56e72009-03-13 05:53:31 +00009113 uint64_t Diff = TrueC->getZExtValue()-FalseC->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +00009114 if (N->getValueType(0) == MVT::i32) Diff = (unsigned)Diff;
Eric Christopherfd179292009-08-27 18:07:15 +00009115
Chris Lattnercee56e72009-03-13 05:53:31 +00009116 bool isFastMultiplier = false;
9117 if (Diff < 10) {
9118 switch ((unsigned char)Diff) {
9119 default: break;
9120 case 1: // result = add base, cond
9121 case 2: // result = lea base( , cond*2)
9122 case 3: // result = lea base(cond, cond*2)
9123 case 4: // result = lea base( , cond*4)
9124 case 5: // result = lea base(cond, cond*4)
9125 case 8: // result = lea base( , cond*8)
9126 case 9: // result = lea base(cond, cond*8)
9127 isFastMultiplier = true;
9128 break;
9129 }
9130 }
Eric Christopherfd179292009-08-27 18:07:15 +00009131
Chris Lattnercee56e72009-03-13 05:53:31 +00009132 if (isFastMultiplier) {
9133 APInt Diff = TrueC->getAPIntValue()-FalseC->getAPIntValue();
9134 SDValue Cond = N->getOperand(3);
Owen Anderson825b72b2009-08-11 20:47:22 +00009135 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
9136 DAG.getConstant(CC, MVT::i8), Cond);
Chris Lattnercee56e72009-03-13 05:53:31 +00009137 // Zero extend the condition if needed.
9138 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, FalseC->getValueType(0),
9139 Cond);
9140 // Scale the condition by the difference.
9141 if (Diff != 1)
9142 Cond = DAG.getNode(ISD::MUL, DL, Cond.getValueType(), Cond,
9143 DAG.getConstant(Diff, Cond.getValueType()));
9144
9145 // Add the base if non-zero.
9146 if (FalseC->getAPIntValue() != 0)
9147 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
9148 SDValue(FalseC, 0));
9149 if (N->getNumValues() == 2) // Dead flag value?
9150 return DCI.CombineTo(N, Cond, SDValue());
9151 return Cond;
9152 }
Eric Christopherfd179292009-08-27 18:07:15 +00009153 }
Chris Lattnerd1980a52009-03-12 06:52:53 +00009154 }
9155 }
9156 return SDValue();
9157}
9158
9159
Evan Cheng0b0cd912009-03-28 05:57:29 +00009160/// PerformMulCombine - Optimize a single multiply with constant into two
9161/// in order to implement it with two cheaper instructions, e.g.
9162/// LEA + SHL, LEA + LEA.
9163static SDValue PerformMulCombine(SDNode *N, SelectionDAG &DAG,
9164 TargetLowering::DAGCombinerInfo &DCI) {
9165 if (DAG.getMachineFunction().
9166 getFunction()->hasFnAttr(Attribute::OptimizeForSize))
9167 return SDValue();
9168
9169 if (DCI.isBeforeLegalize() || DCI.isCalledByLegalizer())
9170 return SDValue();
9171
Owen Andersone50ed302009-08-10 22:56:29 +00009172 EVT VT = N->getValueType(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00009173 if (VT != MVT::i64)
Evan Cheng0b0cd912009-03-28 05:57:29 +00009174 return SDValue();
9175
9176 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(1));
9177 if (!C)
9178 return SDValue();
9179 uint64_t MulAmt = C->getZExtValue();
9180 if (isPowerOf2_64(MulAmt) || MulAmt == 3 || MulAmt == 5 || MulAmt == 9)
9181 return SDValue();
9182
9183 uint64_t MulAmt1 = 0;
9184 uint64_t MulAmt2 = 0;
9185 if ((MulAmt % 9) == 0) {
9186 MulAmt1 = 9;
9187 MulAmt2 = MulAmt / 9;
9188 } else if ((MulAmt % 5) == 0) {
9189 MulAmt1 = 5;
9190 MulAmt2 = MulAmt / 5;
9191 } else if ((MulAmt % 3) == 0) {
9192 MulAmt1 = 3;
9193 MulAmt2 = MulAmt / 3;
9194 }
9195 if (MulAmt2 &&
9196 (isPowerOf2_64(MulAmt2) || MulAmt2 == 3 || MulAmt2 == 5 || MulAmt2 == 9)){
9197 DebugLoc DL = N->getDebugLoc();
9198
9199 if (isPowerOf2_64(MulAmt2) &&
9200 !(N->hasOneUse() && N->use_begin()->getOpcode() == ISD::ADD))
9201 // If second multiplifer is pow2, issue it first. We want the multiply by
9202 // 3, 5, or 9 to be folded into the addressing mode unless the lone use
9203 // is an add.
9204 std::swap(MulAmt1, MulAmt2);
9205
9206 SDValue NewMul;
Eric Christopherfd179292009-08-27 18:07:15 +00009207 if (isPowerOf2_64(MulAmt1))
Evan Cheng0b0cd912009-03-28 05:57:29 +00009208 NewMul = DAG.getNode(ISD::SHL, DL, VT, N->getOperand(0),
Owen Anderson825b72b2009-08-11 20:47:22 +00009209 DAG.getConstant(Log2_64(MulAmt1), MVT::i8));
Evan Cheng0b0cd912009-03-28 05:57:29 +00009210 else
Evan Cheng73f24c92009-03-30 21:36:47 +00009211 NewMul = DAG.getNode(X86ISD::MUL_IMM, DL, VT, N->getOperand(0),
Evan Cheng0b0cd912009-03-28 05:57:29 +00009212 DAG.getConstant(MulAmt1, VT));
9213
Eric Christopherfd179292009-08-27 18:07:15 +00009214 if (isPowerOf2_64(MulAmt2))
Evan Cheng0b0cd912009-03-28 05:57:29 +00009215 NewMul = DAG.getNode(ISD::SHL, DL, VT, NewMul,
Owen Anderson825b72b2009-08-11 20:47:22 +00009216 DAG.getConstant(Log2_64(MulAmt2), MVT::i8));
Eric Christopherfd179292009-08-27 18:07:15 +00009217 else
Evan Cheng73f24c92009-03-30 21:36:47 +00009218 NewMul = DAG.getNode(X86ISD::MUL_IMM, DL, VT, NewMul,
Evan Cheng0b0cd912009-03-28 05:57:29 +00009219 DAG.getConstant(MulAmt2, VT));
9220
9221 // Do not add new nodes to DAG combiner worklist.
9222 DCI.CombineTo(N, NewMul, false);
9223 }
9224 return SDValue();
9225}
9226
Evan Chengad9c0a32009-12-15 00:53:42 +00009227static SDValue PerformSHLCombine(SDNode *N, SelectionDAG &DAG) {
9228 SDValue N0 = N->getOperand(0);
9229 SDValue N1 = N->getOperand(1);
9230 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1);
9231 EVT VT = N0.getValueType();
9232
9233 // fold (shl (and (setcc_c), c1), c2) -> (and setcc_c, (c1 << c2))
9234 // since the result of setcc_c is all zero's or all ones.
9235 if (N1C && N0.getOpcode() == ISD::AND &&
9236 N0.getOperand(1).getOpcode() == ISD::Constant) {
9237 SDValue N00 = N0.getOperand(0);
9238 if (N00.getOpcode() == X86ISD::SETCC_CARRY ||
9239 ((N00.getOpcode() == ISD::ANY_EXTEND ||
9240 N00.getOpcode() == ISD::ZERO_EXTEND) &&
9241 N00.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY)) {
9242 APInt Mask = cast<ConstantSDNode>(N0.getOperand(1))->getAPIntValue();
9243 APInt ShAmt = N1C->getAPIntValue();
9244 Mask = Mask.shl(ShAmt);
9245 if (Mask != 0)
9246 return DAG.getNode(ISD::AND, N->getDebugLoc(), VT,
9247 N00, DAG.getConstant(Mask, VT));
9248 }
9249 }
9250
9251 return SDValue();
9252}
Evan Cheng0b0cd912009-03-28 05:57:29 +00009253
Nate Begeman740ab032009-01-26 00:52:55 +00009254/// PerformShiftCombine - Transforms vector shift nodes to use vector shifts
9255/// when possible.
9256static SDValue PerformShiftCombine(SDNode* N, SelectionDAG &DAG,
9257 const X86Subtarget *Subtarget) {
Evan Chengad9c0a32009-12-15 00:53:42 +00009258 EVT VT = N->getValueType(0);
9259 if (!VT.isVector() && VT.isInteger() &&
9260 N->getOpcode() == ISD::SHL)
9261 return PerformSHLCombine(N, DAG);
9262
Nate Begeman740ab032009-01-26 00:52:55 +00009263 // On X86 with SSE2 support, we can transform this to a vector shift if
9264 // all elements are shifted by the same amount. We can't do this in legalize
9265 // because the a constant vector is typically transformed to a constant pool
9266 // so we have no knowledge of the shift amount.
Nate Begemanc2fd67f2009-01-26 03:15:31 +00009267 if (!Subtarget->hasSSE2())
9268 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00009269
Owen Anderson825b72b2009-08-11 20:47:22 +00009270 if (VT != MVT::v2i64 && VT != MVT::v4i32 && VT != MVT::v8i16)
Nate Begemanc2fd67f2009-01-26 03:15:31 +00009271 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00009272
Mon P Wang3becd092009-01-28 08:12:05 +00009273 SDValue ShAmtOp = N->getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +00009274 EVT EltVT = VT.getVectorElementType();
Chris Lattner47b4ce82009-03-11 05:48:52 +00009275 DebugLoc DL = N->getDebugLoc();
Mon P Wangefa42202009-09-03 19:56:25 +00009276 SDValue BaseShAmt = SDValue();
Mon P Wang3becd092009-01-28 08:12:05 +00009277 if (ShAmtOp.getOpcode() == ISD::BUILD_VECTOR) {
9278 unsigned NumElts = VT.getVectorNumElements();
9279 unsigned i = 0;
9280 for (; i != NumElts; ++i) {
9281 SDValue Arg = ShAmtOp.getOperand(i);
9282 if (Arg.getOpcode() == ISD::UNDEF) continue;
9283 BaseShAmt = Arg;
9284 break;
9285 }
9286 for (; i != NumElts; ++i) {
9287 SDValue Arg = ShAmtOp.getOperand(i);
9288 if (Arg.getOpcode() == ISD::UNDEF) continue;
9289 if (Arg != BaseShAmt) {
9290 return SDValue();
9291 }
9292 }
9293 } else if (ShAmtOp.getOpcode() == ISD::VECTOR_SHUFFLE &&
Nate Begeman9008ca62009-04-27 18:41:29 +00009294 cast<ShuffleVectorSDNode>(ShAmtOp)->isSplat()) {
Mon P Wangefa42202009-09-03 19:56:25 +00009295 SDValue InVec = ShAmtOp.getOperand(0);
9296 if (InVec.getOpcode() == ISD::BUILD_VECTOR) {
9297 unsigned NumElts = InVec.getValueType().getVectorNumElements();
9298 unsigned i = 0;
9299 for (; i != NumElts; ++i) {
9300 SDValue Arg = InVec.getOperand(i);
9301 if (Arg.getOpcode() == ISD::UNDEF) continue;
9302 BaseShAmt = Arg;
9303 break;
9304 }
9305 } else if (InVec.getOpcode() == ISD::INSERT_VECTOR_ELT) {
9306 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(InVec.getOperand(2))) {
9307 unsigned SplatIdx = cast<ShuffleVectorSDNode>(ShAmtOp)->getSplatIndex();
9308 if (C->getZExtValue() == SplatIdx)
9309 BaseShAmt = InVec.getOperand(1);
9310 }
9311 }
9312 if (BaseShAmt.getNode() == 0)
9313 BaseShAmt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL, EltVT, ShAmtOp,
9314 DAG.getIntPtrConstant(0));
Mon P Wang3becd092009-01-28 08:12:05 +00009315 } else
Nate Begemanc2fd67f2009-01-26 03:15:31 +00009316 return SDValue();
Nate Begeman740ab032009-01-26 00:52:55 +00009317
Mon P Wangefa42202009-09-03 19:56:25 +00009318 // The shift amount is an i32.
Owen Anderson825b72b2009-08-11 20:47:22 +00009319 if (EltVT.bitsGT(MVT::i32))
9320 BaseShAmt = DAG.getNode(ISD::TRUNCATE, DL, MVT::i32, BaseShAmt);
9321 else if (EltVT.bitsLT(MVT::i32))
Mon P Wangefa42202009-09-03 19:56:25 +00009322 BaseShAmt = DAG.getNode(ISD::ZERO_EXTEND, DL, MVT::i32, BaseShAmt);
Nate Begeman740ab032009-01-26 00:52:55 +00009323
Nate Begemanc2fd67f2009-01-26 03:15:31 +00009324 // The shift amount is identical so we can do a vector shift.
9325 SDValue ValOp = N->getOperand(0);
9326 switch (N->getOpcode()) {
9327 default:
Torok Edwinc23197a2009-07-14 16:55:14 +00009328 llvm_unreachable("Unknown shift opcode!");
Nate Begemanc2fd67f2009-01-26 03:15:31 +00009329 break;
9330 case ISD::SHL:
Owen Anderson825b72b2009-08-11 20:47:22 +00009331 if (VT == MVT::v2i64)
Chris Lattner47b4ce82009-03-11 05:48:52 +00009332 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009333 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00009334 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +00009335 if (VT == MVT::v4i32)
Chris Lattner47b4ce82009-03-11 05:48:52 +00009336 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009337 DAG.getConstant(Intrinsic::x86_sse2_pslli_d, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00009338 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +00009339 if (VT == MVT::v8i16)
Chris Lattner47b4ce82009-03-11 05:48:52 +00009340 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009341 DAG.getConstant(Intrinsic::x86_sse2_pslli_w, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00009342 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +00009343 break;
9344 case ISD::SRA:
Owen Anderson825b72b2009-08-11 20:47:22 +00009345 if (VT == MVT::v4i32)
Chris Lattner47b4ce82009-03-11 05:48:52 +00009346 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009347 DAG.getConstant(Intrinsic::x86_sse2_psrai_d, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00009348 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +00009349 if (VT == MVT::v8i16)
Chris Lattner47b4ce82009-03-11 05:48:52 +00009350 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009351 DAG.getConstant(Intrinsic::x86_sse2_psrai_w, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00009352 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +00009353 break;
9354 case ISD::SRL:
Owen Anderson825b72b2009-08-11 20:47:22 +00009355 if (VT == MVT::v2i64)
Chris Lattner47b4ce82009-03-11 05:48:52 +00009356 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009357 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00009358 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +00009359 if (VT == MVT::v4i32)
Chris Lattner47b4ce82009-03-11 05:48:52 +00009360 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009361 DAG.getConstant(Intrinsic::x86_sse2_psrli_d, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00009362 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +00009363 if (VT == MVT::v8i16)
Chris Lattner47b4ce82009-03-11 05:48:52 +00009364 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009365 DAG.getConstant(Intrinsic::x86_sse2_psrli_w, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00009366 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +00009367 break;
Nate Begeman740ab032009-01-26 00:52:55 +00009368 }
9369 return SDValue();
9370}
9371
Evan Cheng760d1942010-01-04 21:22:48 +00009372static SDValue PerformOrCombine(SDNode *N, SelectionDAG &DAG,
9373 const X86Subtarget *Subtarget) {
9374 EVT VT = N->getValueType(0);
9375 if (VT != MVT::i64 || !Subtarget->is64Bit())
9376 return SDValue();
9377
9378 // fold (or (x << c) | (y >> (64 - c))) ==> (shld64 x, y, c)
9379 SDValue N0 = N->getOperand(0);
9380 SDValue N1 = N->getOperand(1);
9381 if (N0.getOpcode() == ISD::SRL && N1.getOpcode() == ISD::SHL)
9382 std::swap(N0, N1);
9383 if (N0.getOpcode() != ISD::SHL || N1.getOpcode() != ISD::SRL)
9384 return SDValue();
9385
9386 SDValue ShAmt0 = N0.getOperand(1);
9387 if (ShAmt0.getValueType() != MVT::i8)
9388 return SDValue();
9389 SDValue ShAmt1 = N1.getOperand(1);
9390 if (ShAmt1.getValueType() != MVT::i8)
9391 return SDValue();
9392 if (ShAmt0.getOpcode() == ISD::TRUNCATE)
9393 ShAmt0 = ShAmt0.getOperand(0);
9394 if (ShAmt1.getOpcode() == ISD::TRUNCATE)
9395 ShAmt1 = ShAmt1.getOperand(0);
9396
9397 DebugLoc DL = N->getDebugLoc();
9398 unsigned Opc = X86ISD::SHLD;
9399 SDValue Op0 = N0.getOperand(0);
9400 SDValue Op1 = N1.getOperand(0);
9401 if (ShAmt0.getOpcode() == ISD::SUB) {
9402 Opc = X86ISD::SHRD;
9403 std::swap(Op0, Op1);
9404 std::swap(ShAmt0, ShAmt1);
9405 }
9406
9407 if (ShAmt1.getOpcode() == ISD::SUB) {
9408 SDValue Sum = ShAmt1.getOperand(0);
9409 if (ConstantSDNode *SumC = dyn_cast<ConstantSDNode>(Sum)) {
9410 if (SumC->getSExtValue() == 64 &&
9411 ShAmt1.getOperand(1) == ShAmt0)
9412 return DAG.getNode(Opc, DL, VT,
9413 Op0, Op1,
9414 DAG.getNode(ISD::TRUNCATE, DL,
9415 MVT::i8, ShAmt0));
9416 }
9417 } else if (ConstantSDNode *ShAmt1C = dyn_cast<ConstantSDNode>(ShAmt1)) {
9418 ConstantSDNode *ShAmt0C = dyn_cast<ConstantSDNode>(ShAmt0);
9419 if (ShAmt0C &&
9420 ShAmt0C->getSExtValue() + ShAmt1C->getSExtValue() == 64)
9421 return DAG.getNode(Opc, DL, VT,
9422 N0.getOperand(0), N1.getOperand(0),
9423 DAG.getNode(ISD::TRUNCATE, DL,
9424 MVT::i8, ShAmt0));
9425 }
9426
9427 return SDValue();
9428}
9429
Chris Lattner149a4e52008-02-22 02:09:43 +00009430/// PerformSTORECombine - Do target-specific dag combines on STORE nodes.
Dan Gohman475871a2008-07-27 21:46:04 +00009431static SDValue PerformSTORECombine(SDNode *N, SelectionDAG &DAG,
Evan Cheng536e6672009-03-12 05:59:15 +00009432 const X86Subtarget *Subtarget) {
Chris Lattner149a4e52008-02-22 02:09:43 +00009433 // Turn load->store of MMX types into GPR load/stores. This avoids clobbering
9434 // the FP state in cases where an emms may be missing.
Dale Johannesen079f2a62008-02-25 19:20:14 +00009435 // A preferable solution to the general problem is to figure out the right
9436 // places to insert EMMS. This qualifies as a quick hack.
Evan Cheng536e6672009-03-12 05:59:15 +00009437
9438 // Similarly, turn load->store of i64 into double load/stores in 32-bit mode.
Evan Cheng7e2ff772008-05-08 00:57:18 +00009439 StoreSDNode *St = cast<StoreSDNode>(N);
Owen Andersone50ed302009-08-10 22:56:29 +00009440 EVT VT = St->getValue().getValueType();
Evan Cheng536e6672009-03-12 05:59:15 +00009441 if (VT.getSizeInBits() != 64)
9442 return SDValue();
9443
Devang Patel578efa92009-06-05 21:57:13 +00009444 const Function *F = DAG.getMachineFunction().getFunction();
9445 bool NoImplicitFloatOps = F->hasFnAttr(Attribute::NoImplicitFloat);
Eric Christopherfd179292009-08-27 18:07:15 +00009446 bool F64IsLegal = !UseSoftFloat && !NoImplicitFloatOps
Devang Patel578efa92009-06-05 21:57:13 +00009447 && Subtarget->hasSSE2();
Evan Cheng536e6672009-03-12 05:59:15 +00009448 if ((VT.isVector() ||
Owen Anderson825b72b2009-08-11 20:47:22 +00009449 (VT == MVT::i64 && F64IsLegal && !Subtarget->is64Bit())) &&
Dale Johannesen079f2a62008-02-25 19:20:14 +00009450 isa<LoadSDNode>(St->getValue()) &&
9451 !cast<LoadSDNode>(St->getValue())->isVolatile() &&
9452 St->getChain().hasOneUse() && !St->isVolatile()) {
Gabor Greifba36cb52008-08-28 21:40:38 +00009453 SDNode* LdVal = St->getValue().getNode();
Dale Johannesen079f2a62008-02-25 19:20:14 +00009454 LoadSDNode *Ld = 0;
9455 int TokenFactorIndex = -1;
Dan Gohman475871a2008-07-27 21:46:04 +00009456 SmallVector<SDValue, 8> Ops;
Gabor Greifba36cb52008-08-28 21:40:38 +00009457 SDNode* ChainVal = St->getChain().getNode();
Dale Johannesen079f2a62008-02-25 19:20:14 +00009458 // Must be a store of a load. We currently handle two cases: the load
9459 // is a direct child, and it's under an intervening TokenFactor. It is
9460 // possible to dig deeper under nested TokenFactors.
Dale Johannesen14e2ea92008-02-25 22:29:22 +00009461 if (ChainVal == LdVal)
Dale Johannesen079f2a62008-02-25 19:20:14 +00009462 Ld = cast<LoadSDNode>(St->getChain());
9463 else if (St->getValue().hasOneUse() &&
9464 ChainVal->getOpcode() == ISD::TokenFactor) {
9465 for (unsigned i=0, e = ChainVal->getNumOperands(); i != e; ++i) {
Gabor Greifba36cb52008-08-28 21:40:38 +00009466 if (ChainVal->getOperand(i).getNode() == LdVal) {
Dale Johannesen079f2a62008-02-25 19:20:14 +00009467 TokenFactorIndex = i;
9468 Ld = cast<LoadSDNode>(St->getValue());
9469 } else
9470 Ops.push_back(ChainVal->getOperand(i));
9471 }
9472 }
Dale Johannesen079f2a62008-02-25 19:20:14 +00009473
Evan Cheng536e6672009-03-12 05:59:15 +00009474 if (!Ld || !ISD::isNormalLoad(Ld))
9475 return SDValue();
Dale Johannesen079f2a62008-02-25 19:20:14 +00009476
Evan Cheng536e6672009-03-12 05:59:15 +00009477 // If this is not the MMX case, i.e. we are just turning i64 load/store
9478 // into f64 load/store, avoid the transformation if there are multiple
9479 // uses of the loaded value.
9480 if (!VT.isVector() && !Ld->hasNUsesOfValue(1, 0))
9481 return SDValue();
Dale Johannesen079f2a62008-02-25 19:20:14 +00009482
Evan Cheng536e6672009-03-12 05:59:15 +00009483 DebugLoc LdDL = Ld->getDebugLoc();
9484 DebugLoc StDL = N->getDebugLoc();
9485 // If we are a 64-bit capable x86, lower to a single movq load/store pair.
9486 // Otherwise, if it's legal to use f64 SSE instructions, use f64 load/store
9487 // pair instead.
9488 if (Subtarget->is64Bit() || F64IsLegal) {
Owen Anderson825b72b2009-08-11 20:47:22 +00009489 EVT LdVT = Subtarget->is64Bit() ? MVT::i64 : MVT::f64;
Evan Cheng536e6672009-03-12 05:59:15 +00009490 SDValue NewLd = DAG.getLoad(LdVT, LdDL, Ld->getChain(),
9491 Ld->getBasePtr(), Ld->getSrcValue(),
9492 Ld->getSrcValueOffset(), Ld->isVolatile(),
David Greene67c9d422010-02-15 16:53:33 +00009493 Ld->isNonTemporal(), Ld->getAlignment());
Evan Cheng536e6672009-03-12 05:59:15 +00009494 SDValue NewChain = NewLd.getValue(1);
Dale Johannesen079f2a62008-02-25 19:20:14 +00009495 if (TokenFactorIndex != -1) {
Evan Cheng536e6672009-03-12 05:59:15 +00009496 Ops.push_back(NewChain);
Owen Anderson825b72b2009-08-11 20:47:22 +00009497 NewChain = DAG.getNode(ISD::TokenFactor, LdDL, MVT::Other, &Ops[0],
Dale Johannesen079f2a62008-02-25 19:20:14 +00009498 Ops.size());
9499 }
Evan Cheng536e6672009-03-12 05:59:15 +00009500 return DAG.getStore(NewChain, StDL, NewLd, St->getBasePtr(),
Chris Lattner149a4e52008-02-22 02:09:43 +00009501 St->getSrcValue(), St->getSrcValueOffset(),
David Greene67c9d422010-02-15 16:53:33 +00009502 St->isVolatile(), St->isNonTemporal(),
9503 St->getAlignment());
Chris Lattner149a4e52008-02-22 02:09:43 +00009504 }
Evan Cheng536e6672009-03-12 05:59:15 +00009505
9506 // Otherwise, lower to two pairs of 32-bit loads / stores.
9507 SDValue LoAddr = Ld->getBasePtr();
Owen Anderson825b72b2009-08-11 20:47:22 +00009508 SDValue HiAddr = DAG.getNode(ISD::ADD, LdDL, MVT::i32, LoAddr,
9509 DAG.getConstant(4, MVT::i32));
Evan Cheng536e6672009-03-12 05:59:15 +00009510
Owen Anderson825b72b2009-08-11 20:47:22 +00009511 SDValue LoLd = DAG.getLoad(MVT::i32, LdDL, Ld->getChain(), LoAddr,
Evan Cheng536e6672009-03-12 05:59:15 +00009512 Ld->getSrcValue(), Ld->getSrcValueOffset(),
David Greene67c9d422010-02-15 16:53:33 +00009513 Ld->isVolatile(), Ld->isNonTemporal(),
9514 Ld->getAlignment());
Owen Anderson825b72b2009-08-11 20:47:22 +00009515 SDValue HiLd = DAG.getLoad(MVT::i32, LdDL, Ld->getChain(), HiAddr,
Evan Cheng536e6672009-03-12 05:59:15 +00009516 Ld->getSrcValue(), Ld->getSrcValueOffset()+4,
David Greene67c9d422010-02-15 16:53:33 +00009517 Ld->isVolatile(), Ld->isNonTemporal(),
Evan Cheng536e6672009-03-12 05:59:15 +00009518 MinAlign(Ld->getAlignment(), 4));
9519
9520 SDValue NewChain = LoLd.getValue(1);
9521 if (TokenFactorIndex != -1) {
9522 Ops.push_back(LoLd);
9523 Ops.push_back(HiLd);
Owen Anderson825b72b2009-08-11 20:47:22 +00009524 NewChain = DAG.getNode(ISD::TokenFactor, LdDL, MVT::Other, &Ops[0],
Evan Cheng536e6672009-03-12 05:59:15 +00009525 Ops.size());
9526 }
9527
9528 LoAddr = St->getBasePtr();
Owen Anderson825b72b2009-08-11 20:47:22 +00009529 HiAddr = DAG.getNode(ISD::ADD, StDL, MVT::i32, LoAddr,
9530 DAG.getConstant(4, MVT::i32));
Evan Cheng536e6672009-03-12 05:59:15 +00009531
9532 SDValue LoSt = DAG.getStore(NewChain, StDL, LoLd, LoAddr,
9533 St->getSrcValue(), St->getSrcValueOffset(),
David Greene67c9d422010-02-15 16:53:33 +00009534 St->isVolatile(), St->isNonTemporal(),
9535 St->getAlignment());
Evan Cheng536e6672009-03-12 05:59:15 +00009536 SDValue HiSt = DAG.getStore(NewChain, StDL, HiLd, HiAddr,
9537 St->getSrcValue(),
9538 St->getSrcValueOffset() + 4,
9539 St->isVolatile(),
David Greene67c9d422010-02-15 16:53:33 +00009540 St->isNonTemporal(),
Evan Cheng536e6672009-03-12 05:59:15 +00009541 MinAlign(St->getAlignment(), 4));
Owen Anderson825b72b2009-08-11 20:47:22 +00009542 return DAG.getNode(ISD::TokenFactor, StDL, MVT::Other, LoSt, HiSt);
Chris Lattner149a4e52008-02-22 02:09:43 +00009543 }
Dan Gohman475871a2008-07-27 21:46:04 +00009544 return SDValue();
Chris Lattner149a4e52008-02-22 02:09:43 +00009545}
9546
Chris Lattner6cf73262008-01-25 06:14:17 +00009547/// PerformFORCombine - Do target-specific dag combines on X86ISD::FOR and
9548/// X86ISD::FXOR nodes.
Dan Gohman475871a2008-07-27 21:46:04 +00009549static SDValue PerformFORCombine(SDNode *N, SelectionDAG &DAG) {
Chris Lattner6cf73262008-01-25 06:14:17 +00009550 assert(N->getOpcode() == X86ISD::FOR || N->getOpcode() == X86ISD::FXOR);
9551 // F[X]OR(0.0, x) -> x
9552 // F[X]OR(x, 0.0) -> x
Chris Lattneraf723b92008-01-25 05:46:26 +00009553 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
9554 if (C->getValueAPF().isPosZero())
9555 return N->getOperand(1);
9556 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(1)))
9557 if (C->getValueAPF().isPosZero())
9558 return N->getOperand(0);
Dan Gohman475871a2008-07-27 21:46:04 +00009559 return SDValue();
Chris Lattneraf723b92008-01-25 05:46:26 +00009560}
9561
9562/// PerformFANDCombine - Do target-specific dag combines on X86ISD::FAND nodes.
Dan Gohman475871a2008-07-27 21:46:04 +00009563static SDValue PerformFANDCombine(SDNode *N, SelectionDAG &DAG) {
Chris Lattneraf723b92008-01-25 05:46:26 +00009564 // FAND(0.0, x) -> 0.0
9565 // FAND(x, 0.0) -> 0.0
9566 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
9567 if (C->getValueAPF().isPosZero())
9568 return N->getOperand(0);
9569 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(1)))
9570 if (C->getValueAPF().isPosZero())
9571 return N->getOperand(1);
Dan Gohman475871a2008-07-27 21:46:04 +00009572 return SDValue();
Chris Lattneraf723b92008-01-25 05:46:26 +00009573}
9574
Dan Gohmane5af2d32009-01-29 01:59:02 +00009575static SDValue PerformBTCombine(SDNode *N,
9576 SelectionDAG &DAG,
9577 TargetLowering::DAGCombinerInfo &DCI) {
9578 // BT ignores high bits in the bit index operand.
9579 SDValue Op1 = N->getOperand(1);
9580 if (Op1.hasOneUse()) {
9581 unsigned BitWidth = Op1.getValueSizeInBits();
9582 APInt DemandedMask = APInt::getLowBitsSet(BitWidth, Log2_32(BitWidth));
9583 APInt KnownZero, KnownOne;
9584 TargetLowering::TargetLoweringOpt TLO(DAG);
9585 TargetLowering &TLI = DAG.getTargetLoweringInfo();
9586 if (TLO.ShrinkDemandedConstant(Op1, DemandedMask) ||
9587 TLI.SimplifyDemandedBits(Op1, DemandedMask, KnownZero, KnownOne, TLO))
9588 DCI.CommitTargetLoweringOpt(TLO);
9589 }
9590 return SDValue();
9591}
Chris Lattner83e6c992006-10-04 06:57:07 +00009592
Eli Friedman7a5e5552009-06-07 06:52:44 +00009593static SDValue PerformVZEXT_MOVLCombine(SDNode *N, SelectionDAG &DAG) {
9594 SDValue Op = N->getOperand(0);
9595 if (Op.getOpcode() == ISD::BIT_CONVERT)
9596 Op = Op.getOperand(0);
Owen Andersone50ed302009-08-10 22:56:29 +00009597 EVT VT = N->getValueType(0), OpVT = Op.getValueType();
Eli Friedman7a5e5552009-06-07 06:52:44 +00009598 if (Op.getOpcode() == X86ISD::VZEXT_LOAD &&
Eric Christopherfd179292009-08-27 18:07:15 +00009599 VT.getVectorElementType().getSizeInBits() ==
Eli Friedman7a5e5552009-06-07 06:52:44 +00009600 OpVT.getVectorElementType().getSizeInBits()) {
9601 return DAG.getNode(ISD::BIT_CONVERT, N->getDebugLoc(), VT, Op);
9602 }
9603 return SDValue();
9604}
9605
Owen Anderson99177002009-06-29 18:04:45 +00009606// On X86 and X86-64, atomic operations are lowered to locked instructions.
9607// Locked instructions, in turn, have implicit fence semantics (all memory
9608// operations are flushed before issuing the locked instruction, and the
Eric Christopherfd179292009-08-27 18:07:15 +00009609// are not buffered), so we can fold away the common pattern of
Owen Anderson99177002009-06-29 18:04:45 +00009610// fence-atomic-fence.
9611static SDValue PerformMEMBARRIERCombine(SDNode* N, SelectionDAG &DAG) {
9612 SDValue atomic = N->getOperand(0);
9613 switch (atomic.getOpcode()) {
9614 case ISD::ATOMIC_CMP_SWAP:
9615 case ISD::ATOMIC_SWAP:
9616 case ISD::ATOMIC_LOAD_ADD:
9617 case ISD::ATOMIC_LOAD_SUB:
9618 case ISD::ATOMIC_LOAD_AND:
9619 case ISD::ATOMIC_LOAD_OR:
9620 case ISD::ATOMIC_LOAD_XOR:
9621 case ISD::ATOMIC_LOAD_NAND:
9622 case ISD::ATOMIC_LOAD_MIN:
9623 case ISD::ATOMIC_LOAD_MAX:
9624 case ISD::ATOMIC_LOAD_UMIN:
9625 case ISD::ATOMIC_LOAD_UMAX:
9626 break;
9627 default:
9628 return SDValue();
9629 }
Eric Christopherfd179292009-08-27 18:07:15 +00009630
Owen Anderson99177002009-06-29 18:04:45 +00009631 SDValue fence = atomic.getOperand(0);
9632 if (fence.getOpcode() != ISD::MEMBARRIER)
9633 return SDValue();
Eric Christopherfd179292009-08-27 18:07:15 +00009634
Owen Anderson99177002009-06-29 18:04:45 +00009635 switch (atomic.getOpcode()) {
9636 case ISD::ATOMIC_CMP_SWAP:
9637 return DAG.UpdateNodeOperands(atomic, fence.getOperand(0),
9638 atomic.getOperand(1), atomic.getOperand(2),
9639 atomic.getOperand(3));
9640 case ISD::ATOMIC_SWAP:
9641 case ISD::ATOMIC_LOAD_ADD:
9642 case ISD::ATOMIC_LOAD_SUB:
9643 case ISD::ATOMIC_LOAD_AND:
9644 case ISD::ATOMIC_LOAD_OR:
9645 case ISD::ATOMIC_LOAD_XOR:
9646 case ISD::ATOMIC_LOAD_NAND:
9647 case ISD::ATOMIC_LOAD_MIN:
9648 case ISD::ATOMIC_LOAD_MAX:
9649 case ISD::ATOMIC_LOAD_UMIN:
9650 case ISD::ATOMIC_LOAD_UMAX:
9651 return DAG.UpdateNodeOperands(atomic, fence.getOperand(0),
9652 atomic.getOperand(1), atomic.getOperand(2));
9653 default:
9654 return SDValue();
9655 }
9656}
9657
Evan Cheng2e489c42009-12-16 00:53:11 +00009658static SDValue PerformZExtCombine(SDNode *N, SelectionDAG &DAG) {
9659 // (i32 zext (and (i8 x86isd::setcc_carry), 1)) ->
9660 // (and (i32 x86isd::setcc_carry), 1)
9661 // This eliminates the zext. This transformation is necessary because
9662 // ISD::SETCC is always legalized to i8.
9663 DebugLoc dl = N->getDebugLoc();
9664 SDValue N0 = N->getOperand(0);
9665 EVT VT = N->getValueType(0);
9666 if (N0.getOpcode() == ISD::AND &&
9667 N0.hasOneUse() &&
9668 N0.getOperand(0).hasOneUse()) {
9669 SDValue N00 = N0.getOperand(0);
9670 if (N00.getOpcode() != X86ISD::SETCC_CARRY)
9671 return SDValue();
9672 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N0.getOperand(1));
9673 if (!C || C->getZExtValue() != 1)
9674 return SDValue();
9675 return DAG.getNode(ISD::AND, dl, VT,
9676 DAG.getNode(X86ISD::SETCC_CARRY, dl, VT,
9677 N00.getOperand(0), N00.getOperand(1)),
9678 DAG.getConstant(1, VT));
9679 }
9680
9681 return SDValue();
9682}
9683
Dan Gohman475871a2008-07-27 21:46:04 +00009684SDValue X86TargetLowering::PerformDAGCombine(SDNode *N,
Evan Cheng9dd93b32008-11-05 06:03:38 +00009685 DAGCombinerInfo &DCI) const {
Evan Cheng206ee9d2006-07-07 08:33:52 +00009686 SelectionDAG &DAG = DCI.DAG;
9687 switch (N->getOpcode()) {
9688 default: break;
Evan Chengad4196b2008-05-12 19:56:52 +00009689 case ISD::VECTOR_SHUFFLE: return PerformShuffleCombine(N, DAG, *this);
Chris Lattneraf723b92008-01-25 05:46:26 +00009690 case ISD::SELECT: return PerformSELECTCombine(N, DAG, Subtarget);
Chris Lattnerd1980a52009-03-12 06:52:53 +00009691 case X86ISD::CMOV: return PerformCMOVCombine(N, DAG, DCI);
Evan Cheng0b0cd912009-03-28 05:57:29 +00009692 case ISD::MUL: return PerformMulCombine(N, DAG, DCI);
Nate Begeman740ab032009-01-26 00:52:55 +00009693 case ISD::SHL:
9694 case ISD::SRA:
9695 case ISD::SRL: return PerformShiftCombine(N, DAG, Subtarget);
Evan Cheng760d1942010-01-04 21:22:48 +00009696 case ISD::OR: return PerformOrCombine(N, DAG, Subtarget);
Evan Cheng7e2ff772008-05-08 00:57:18 +00009697 case ISD::STORE: return PerformSTORECombine(N, DAG, Subtarget);
Chris Lattner6cf73262008-01-25 06:14:17 +00009698 case X86ISD::FXOR:
Chris Lattneraf723b92008-01-25 05:46:26 +00009699 case X86ISD::FOR: return PerformFORCombine(N, DAG);
9700 case X86ISD::FAND: return PerformFANDCombine(N, DAG);
Dan Gohmane5af2d32009-01-29 01:59:02 +00009701 case X86ISD::BT: return PerformBTCombine(N, DAG, DCI);
Eli Friedman7a5e5552009-06-07 06:52:44 +00009702 case X86ISD::VZEXT_MOVL: return PerformVZEXT_MOVLCombine(N, DAG);
Owen Anderson99177002009-06-29 18:04:45 +00009703 case ISD::MEMBARRIER: return PerformMEMBARRIERCombine(N, DAG);
Evan Cheng2e489c42009-12-16 00:53:11 +00009704 case ISD::ZERO_EXTEND: return PerformZExtCombine(N, DAG);
Evan Cheng206ee9d2006-07-07 08:33:52 +00009705 }
9706
Dan Gohman475871a2008-07-27 21:46:04 +00009707 return SDValue();
Evan Cheng206ee9d2006-07-07 08:33:52 +00009708}
9709
Evan Cheng60c07e12006-07-05 22:17:51 +00009710//===----------------------------------------------------------------------===//
9711// X86 Inline Assembly Support
9712//===----------------------------------------------------------------------===//
9713
Chris Lattnerb8105652009-07-20 17:51:36 +00009714static bool LowerToBSwap(CallInst *CI) {
9715 // FIXME: this should verify that we are targetting a 486 or better. If not,
9716 // we will turn this bswap into something that will be lowered to logical ops
9717 // instead of emitting the bswap asm. For now, we don't support 486 or lower
9718 // so don't worry about this.
Eric Christopherfd179292009-08-27 18:07:15 +00009719
Chris Lattnerb8105652009-07-20 17:51:36 +00009720 // Verify this is a simple bswap.
9721 if (CI->getNumOperands() != 2 ||
9722 CI->getType() != CI->getOperand(1)->getType() ||
Duncan Sandsb0bc6c32010-02-15 16:12:20 +00009723 !CI->getType()->isIntegerTy())
Chris Lattnerb8105652009-07-20 17:51:36 +00009724 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00009725
Chris Lattnerb8105652009-07-20 17:51:36 +00009726 const IntegerType *Ty = dyn_cast<IntegerType>(CI->getType());
9727 if (!Ty || Ty->getBitWidth() % 16 != 0)
9728 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00009729
Chris Lattnerb8105652009-07-20 17:51:36 +00009730 // Okay, we can do this xform, do so now.
9731 const Type *Tys[] = { Ty };
9732 Module *M = CI->getParent()->getParent()->getParent();
9733 Constant *Int = Intrinsic::getDeclaration(M, Intrinsic::bswap, Tys, 1);
Eric Christopherfd179292009-08-27 18:07:15 +00009734
Chris Lattnerb8105652009-07-20 17:51:36 +00009735 Value *Op = CI->getOperand(1);
9736 Op = CallInst::Create(Int, Op, CI->getName(), CI);
Eric Christopherfd179292009-08-27 18:07:15 +00009737
Chris Lattnerb8105652009-07-20 17:51:36 +00009738 CI->replaceAllUsesWith(Op);
9739 CI->eraseFromParent();
9740 return true;
9741}
9742
9743bool X86TargetLowering::ExpandInlineAsm(CallInst *CI) const {
9744 InlineAsm *IA = cast<InlineAsm>(CI->getCalledValue());
9745 std::vector<InlineAsm::ConstraintInfo> Constraints = IA->ParseConstraints();
9746
9747 std::string AsmStr = IA->getAsmString();
9748
9749 // TODO: should remove alternatives from the asmstring: "foo {a|b}" -> "foo a"
Benjamin Kramerd4f19592010-01-11 18:03:24 +00009750 SmallVector<StringRef, 4> AsmPieces;
Chris Lattnerb8105652009-07-20 17:51:36 +00009751 SplitString(AsmStr, AsmPieces, "\n"); // ; as separator?
9752
9753 switch (AsmPieces.size()) {
9754 default: return false;
9755 case 1:
9756 AsmStr = AsmPieces[0];
9757 AsmPieces.clear();
9758 SplitString(AsmStr, AsmPieces, " \t"); // Split with whitespace.
9759
9760 // bswap $0
9761 if (AsmPieces.size() == 2 &&
9762 (AsmPieces[0] == "bswap" ||
9763 AsmPieces[0] == "bswapq" ||
9764 AsmPieces[0] == "bswapl") &&
9765 (AsmPieces[1] == "$0" ||
9766 AsmPieces[1] == "${0:q}")) {
9767 // No need to check constraints, nothing other than the equivalent of
9768 // "=r,0" would be valid here.
9769 return LowerToBSwap(CI);
9770 }
9771 // rorw $$8, ${0:w} --> llvm.bswap.i16
Duncan Sandsb0bc6c32010-02-15 16:12:20 +00009772 if (CI->getType()->isIntegerTy(16) &&
Chris Lattnerb8105652009-07-20 17:51:36 +00009773 AsmPieces.size() == 3 &&
9774 AsmPieces[0] == "rorw" &&
9775 AsmPieces[1] == "$$8," &&
9776 AsmPieces[2] == "${0:w}" &&
9777 IA->getConstraintString() == "=r,0,~{dirflag},~{fpsr},~{flags},~{cc}") {
9778 return LowerToBSwap(CI);
9779 }
9780 break;
9781 case 3:
Duncan Sandsb0bc6c32010-02-15 16:12:20 +00009782 if (CI->getType()->isIntegerTy(64) &&
Owen Anderson1d0be152009-08-13 21:58:54 +00009783 Constraints.size() >= 2 &&
Chris Lattnerb8105652009-07-20 17:51:36 +00009784 Constraints[0].Codes.size() == 1 && Constraints[0].Codes[0] == "A" &&
9785 Constraints[1].Codes.size() == 1 && Constraints[1].Codes[0] == "0") {
9786 // bswap %eax / bswap %edx / xchgl %eax, %edx -> llvm.bswap.i64
Benjamin Kramerd4f19592010-01-11 18:03:24 +00009787 SmallVector<StringRef, 4> Words;
Chris Lattnerb8105652009-07-20 17:51:36 +00009788 SplitString(AsmPieces[0], Words, " \t");
9789 if (Words.size() == 2 && Words[0] == "bswap" && Words[1] == "%eax") {
9790 Words.clear();
9791 SplitString(AsmPieces[1], Words, " \t");
9792 if (Words.size() == 2 && Words[0] == "bswap" && Words[1] == "%edx") {
9793 Words.clear();
9794 SplitString(AsmPieces[2], Words, " \t,");
9795 if (Words.size() == 3 && Words[0] == "xchgl" && Words[1] == "%eax" &&
9796 Words[2] == "%edx") {
9797 return LowerToBSwap(CI);
9798 }
9799 }
9800 }
9801 }
9802 break;
9803 }
9804 return false;
9805}
9806
9807
9808
Chris Lattnerf4dff842006-07-11 02:54:03 +00009809/// getConstraintType - Given a constraint letter, return the type of
9810/// constraint it is for this target.
9811X86TargetLowering::ConstraintType
Chris Lattner4234f572007-03-25 02:14:49 +00009812X86TargetLowering::getConstraintType(const std::string &Constraint) const {
9813 if (Constraint.size() == 1) {
9814 switch (Constraint[0]) {
9815 case 'A':
Dale Johannesen330169f2008-11-13 21:52:36 +00009816 return C_Register;
Chris Lattnerfce84ac2008-03-11 19:06:29 +00009817 case 'f':
Chris Lattner4234f572007-03-25 02:14:49 +00009818 case 'r':
9819 case 'R':
9820 case 'l':
9821 case 'q':
9822 case 'Q':
9823 case 'x':
Dale Johannesen2ffbcac2008-04-01 00:57:48 +00009824 case 'y':
Chris Lattner4234f572007-03-25 02:14:49 +00009825 case 'Y':
9826 return C_RegisterClass;
Dale Johannesen78e3e522009-02-12 20:58:09 +00009827 case 'e':
9828 case 'Z':
9829 return C_Other;
Chris Lattner4234f572007-03-25 02:14:49 +00009830 default:
9831 break;
9832 }
Chris Lattnerf4dff842006-07-11 02:54:03 +00009833 }
Chris Lattner4234f572007-03-25 02:14:49 +00009834 return TargetLowering::getConstraintType(Constraint);
Chris Lattnerf4dff842006-07-11 02:54:03 +00009835}
9836
Dale Johannesenba2a0b92008-01-29 02:21:21 +00009837/// LowerXConstraint - try to replace an X constraint, which matches anything,
9838/// with another that has more specific requirements based on the type of the
9839/// corresponding operand.
Chris Lattner5e764232008-04-26 23:02:14 +00009840const char *X86TargetLowering::
Owen Andersone50ed302009-08-10 22:56:29 +00009841LowerXConstraint(EVT ConstraintVT) const {
Chris Lattner5e764232008-04-26 23:02:14 +00009842 // FP X constraints get lowered to SSE1/2 registers if available, otherwise
9843 // 'f' like normal targets.
Duncan Sands83ec4b62008-06-06 12:08:01 +00009844 if (ConstraintVT.isFloatingPoint()) {
Dale Johannesenba2a0b92008-01-29 02:21:21 +00009845 if (Subtarget->hasSSE2())
Chris Lattner5e764232008-04-26 23:02:14 +00009846 return "Y";
9847 if (Subtarget->hasSSE1())
9848 return "x";
9849 }
Scott Michelfdc40a02009-02-17 22:15:04 +00009850
Chris Lattner5e764232008-04-26 23:02:14 +00009851 return TargetLowering::LowerXConstraint(ConstraintVT);
Dale Johannesenba2a0b92008-01-29 02:21:21 +00009852}
9853
Chris Lattner48884cd2007-08-25 00:47:38 +00009854/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
9855/// vector. If it is invalid, don't add anything to Ops.
Dan Gohman475871a2008-07-27 21:46:04 +00009856void X86TargetLowering::LowerAsmOperandForConstraint(SDValue Op,
Chris Lattner48884cd2007-08-25 00:47:38 +00009857 char Constraint,
Evan Chengda43bcf2008-09-24 00:05:32 +00009858 bool hasMemory,
Dan Gohman475871a2008-07-27 21:46:04 +00009859 std::vector<SDValue>&Ops,
Chris Lattner5e764232008-04-26 23:02:14 +00009860 SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +00009861 SDValue Result(0, 0);
Scott Michelfdc40a02009-02-17 22:15:04 +00009862
Chris Lattner22aaf1d2006-10-31 20:13:11 +00009863 switch (Constraint) {
9864 default: break;
Devang Patel84f7fd22007-03-17 00:13:28 +00009865 case 'I':
Chris Lattner188b9fe2007-03-25 01:57:35 +00009866 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00009867 if (C->getZExtValue() <= 31) {
9868 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
Chris Lattner48884cd2007-08-25 00:47:38 +00009869 break;
9870 }
Devang Patel84f7fd22007-03-17 00:13:28 +00009871 }
Chris Lattner48884cd2007-08-25 00:47:38 +00009872 return;
Evan Cheng364091e2008-09-22 23:57:37 +00009873 case 'J':
9874 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Chris Lattner2e06dd22009-06-15 04:39:05 +00009875 if (C->getZExtValue() <= 63) {
Chris Lattnere4935152009-06-15 04:01:39 +00009876 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
9877 break;
9878 }
9879 }
9880 return;
9881 case 'K':
9882 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Chris Lattner2e06dd22009-06-15 04:39:05 +00009883 if ((int8_t)C->getSExtValue() == C->getSExtValue()) {
Evan Cheng364091e2008-09-22 23:57:37 +00009884 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
9885 break;
9886 }
9887 }
9888 return;
Chris Lattner188b9fe2007-03-25 01:57:35 +00009889 case 'N':
9890 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00009891 if (C->getZExtValue() <= 255) {
9892 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
Chris Lattner48884cd2007-08-25 00:47:38 +00009893 break;
9894 }
Chris Lattner188b9fe2007-03-25 01:57:35 +00009895 }
Chris Lattner48884cd2007-08-25 00:47:38 +00009896 return;
Dale Johannesen78e3e522009-02-12 20:58:09 +00009897 case 'e': {
9898 // 32-bit signed value
9899 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
9900 const ConstantInt *CI = C->getConstantIntValue();
Owen Anderson1d0be152009-08-13 21:58:54 +00009901 if (CI->isValueValidForType(Type::getInt32Ty(*DAG.getContext()),
9902 C->getSExtValue())) {
Dale Johannesen78e3e522009-02-12 20:58:09 +00009903 // Widen to 64 bits here to get it sign extended.
Owen Anderson825b72b2009-08-11 20:47:22 +00009904 Result = DAG.getTargetConstant(C->getSExtValue(), MVT::i64);
Dale Johannesen78e3e522009-02-12 20:58:09 +00009905 break;
9906 }
9907 // FIXME gcc accepts some relocatable values here too, but only in certain
9908 // memory models; it's complicated.
9909 }
9910 return;
9911 }
9912 case 'Z': {
9913 // 32-bit unsigned value
9914 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
9915 const ConstantInt *CI = C->getConstantIntValue();
Owen Anderson1d0be152009-08-13 21:58:54 +00009916 if (CI->isValueValidForType(Type::getInt32Ty(*DAG.getContext()),
9917 C->getZExtValue())) {
Dale Johannesen78e3e522009-02-12 20:58:09 +00009918 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
9919 break;
9920 }
9921 }
9922 // FIXME gcc accepts some relocatable values here too, but only in certain
9923 // memory models; it's complicated.
9924 return;
9925 }
Chris Lattnerdc43a882007-05-03 16:52:29 +00009926 case 'i': {
Chris Lattner22aaf1d2006-10-31 20:13:11 +00009927 // Literal immediates are always ok.
Chris Lattner48884cd2007-08-25 00:47:38 +00009928 if (ConstantSDNode *CST = dyn_cast<ConstantSDNode>(Op)) {
Dale Johannesen78e3e522009-02-12 20:58:09 +00009929 // Widen to 64 bits here to get it sign extended.
Owen Anderson825b72b2009-08-11 20:47:22 +00009930 Result = DAG.getTargetConstant(CST->getSExtValue(), MVT::i64);
Chris Lattner48884cd2007-08-25 00:47:38 +00009931 break;
9932 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00009933
Chris Lattnerdc43a882007-05-03 16:52:29 +00009934 // If we are in non-pic codegen mode, we allow the address of a global (with
9935 // an optional displacement) to be used with 'i'.
Chris Lattner49921962009-05-08 18:23:14 +00009936 GlobalAddressSDNode *GA = 0;
Chris Lattnerdc43a882007-05-03 16:52:29 +00009937 int64_t Offset = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +00009938
Chris Lattner49921962009-05-08 18:23:14 +00009939 // Match either (GA), (GA+C), (GA+C1+C2), etc.
9940 while (1) {
9941 if ((GA = dyn_cast<GlobalAddressSDNode>(Op))) {
9942 Offset += GA->getOffset();
9943 break;
9944 } else if (Op.getOpcode() == ISD::ADD) {
9945 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
9946 Offset += C->getZExtValue();
9947 Op = Op.getOperand(0);
9948 continue;
9949 }
9950 } else if (Op.getOpcode() == ISD::SUB) {
9951 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
9952 Offset += -C->getZExtValue();
9953 Op = Op.getOperand(0);
9954 continue;
9955 }
Chris Lattnerdc43a882007-05-03 16:52:29 +00009956 }
Dale Johannesen76a1e2e2009-07-07 00:18:49 +00009957
Chris Lattner49921962009-05-08 18:23:14 +00009958 // Otherwise, this isn't something we can handle, reject it.
9959 return;
Chris Lattnerdc43a882007-05-03 16:52:29 +00009960 }
Eric Christopherfd179292009-08-27 18:07:15 +00009961
Chris Lattner36c25012009-07-10 07:34:39 +00009962 GlobalValue *GV = GA->getGlobal();
Dale Johannesen76a1e2e2009-07-07 00:18:49 +00009963 // If we require an extra load to get this address, as in PIC mode, we
9964 // can't accept it.
Chris Lattner36c25012009-07-10 07:34:39 +00009965 if (isGlobalStubReference(Subtarget->ClassifyGlobalReference(GV,
9966 getTargetMachine())))
Dale Johannesen76a1e2e2009-07-07 00:18:49 +00009967 return;
Scott Michelfdc40a02009-02-17 22:15:04 +00009968
Dale Johannesen60b3ba02009-07-21 00:12:29 +00009969 if (hasMemory)
9970 Op = LowerGlobalAddress(GV, Op.getDebugLoc(), Offset, DAG);
9971 else
9972 Op = DAG.getTargetGlobalAddress(GV, GA->getValueType(0), Offset);
Chris Lattner49921962009-05-08 18:23:14 +00009973 Result = Op;
9974 break;
Chris Lattner22aaf1d2006-10-31 20:13:11 +00009975 }
Chris Lattnerdc43a882007-05-03 16:52:29 +00009976 }
Scott Michelfdc40a02009-02-17 22:15:04 +00009977
Gabor Greifba36cb52008-08-28 21:40:38 +00009978 if (Result.getNode()) {
Chris Lattner48884cd2007-08-25 00:47:38 +00009979 Ops.push_back(Result);
9980 return;
9981 }
Evan Chengda43bcf2008-09-24 00:05:32 +00009982 return TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, hasMemory,
9983 Ops, DAG);
Chris Lattner22aaf1d2006-10-31 20:13:11 +00009984}
9985
Chris Lattner259e97c2006-01-31 19:43:35 +00009986std::vector<unsigned> X86TargetLowering::
Chris Lattner1efa40f2006-02-22 00:56:39 +00009987getRegClassForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +00009988 EVT VT) const {
Chris Lattner259e97c2006-01-31 19:43:35 +00009989 if (Constraint.size() == 1) {
9990 // FIXME: not handling fp-stack yet!
Chris Lattner259e97c2006-01-31 19:43:35 +00009991 switch (Constraint[0]) { // GCC X86 Constraint Letters
Chris Lattnerf4dff842006-07-11 02:54:03 +00009992 default: break; // Unknown constraint letter
Evan Cheng47e9fab2009-07-17 22:13:25 +00009993 case 'q': // GENERAL_REGS in 64-bit mode, Q_REGS in 32-bit mode.
9994 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00009995 if (VT == MVT::i32)
Evan Cheng47e9fab2009-07-17 22:13:25 +00009996 return make_vector<unsigned>(X86::EAX, X86::EDX, X86::ECX, X86::EBX,
9997 X86::ESI, X86::EDI, X86::R8D, X86::R9D,
9998 X86::R10D,X86::R11D,X86::R12D,
9999 X86::R13D,X86::R14D,X86::R15D,
10000 X86::EBP, X86::ESP, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +000010001 else if (VT == MVT::i16)
Evan Cheng47e9fab2009-07-17 22:13:25 +000010002 return make_vector<unsigned>(X86::AX, X86::DX, X86::CX, X86::BX,
10003 X86::SI, X86::DI, X86::R8W,X86::R9W,
10004 X86::R10W,X86::R11W,X86::R12W,
10005 X86::R13W,X86::R14W,X86::R15W,
10006 X86::BP, X86::SP, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +000010007 else if (VT == MVT::i8)
Evan Cheng47e9fab2009-07-17 22:13:25 +000010008 return make_vector<unsigned>(X86::AL, X86::DL, X86::CL, X86::BL,
10009 X86::SIL, X86::DIL, X86::R8B,X86::R9B,
10010 X86::R10B,X86::R11B,X86::R12B,
10011 X86::R13B,X86::R14B,X86::R15B,
10012 X86::BPL, X86::SPL, 0);
10013
Owen Anderson825b72b2009-08-11 20:47:22 +000010014 else if (VT == MVT::i64)
Evan Cheng47e9fab2009-07-17 22:13:25 +000010015 return make_vector<unsigned>(X86::RAX, X86::RDX, X86::RCX, X86::RBX,
10016 X86::RSI, X86::RDI, X86::R8, X86::R9,
10017 X86::R10, X86::R11, X86::R12,
10018 X86::R13, X86::R14, X86::R15,
10019 X86::RBP, X86::RSP, 0);
10020
10021 break;
10022 }
Eric Christopherfd179292009-08-27 18:07:15 +000010023 // 32-bit fallthrough
Chris Lattner259e97c2006-01-31 19:43:35 +000010024 case 'Q': // Q_REGS
Owen Anderson825b72b2009-08-11 20:47:22 +000010025 if (VT == MVT::i32)
Chris Lattner80a7ecc2006-05-06 00:29:37 +000010026 return make_vector<unsigned>(X86::EAX, X86::EDX, X86::ECX, X86::EBX, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +000010027 else if (VT == MVT::i16)
Chris Lattner80a7ecc2006-05-06 00:29:37 +000010028 return make_vector<unsigned>(X86::AX, X86::DX, X86::CX, X86::BX, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +000010029 else if (VT == MVT::i8)
Evan Cheng12914382007-08-13 23:27:11 +000010030 return make_vector<unsigned>(X86::AL, X86::DL, X86::CL, X86::BL, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +000010031 else if (VT == MVT::i64)
Chris Lattner03e6c702007-11-04 06:51:12 +000010032 return make_vector<unsigned>(X86::RAX, X86::RDX, X86::RCX, X86::RBX, 0);
10033 break;
Chris Lattner259e97c2006-01-31 19:43:35 +000010034 }
10035 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000010036
Chris Lattner1efa40f2006-02-22 00:56:39 +000010037 return std::vector<unsigned>();
Chris Lattner259e97c2006-01-31 19:43:35 +000010038}
Chris Lattnerf76d1802006-07-31 23:26:50 +000010039
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000010040std::pair<unsigned, const TargetRegisterClass*>
Chris Lattnerf76d1802006-07-31 23:26:50 +000010041X86TargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +000010042 EVT VT) const {
Chris Lattnerad043e82007-04-09 05:11:28 +000010043 // First, see if this is a constraint that directly corresponds to an LLVM
10044 // register class.
10045 if (Constraint.size() == 1) {
10046 // GCC Constraint Letters
10047 switch (Constraint[0]) {
10048 default: break;
Chris Lattner0f65cad2007-04-09 05:49:22 +000010049 case 'r': // GENERAL_REGS
Chris Lattner0f65cad2007-04-09 05:49:22 +000010050 case 'l': // INDEX_REGS
Owen Anderson825b72b2009-08-11 20:47:22 +000010051 if (VT == MVT::i8)
Chris Lattner0f65cad2007-04-09 05:49:22 +000010052 return std::make_pair(0U, X86::GR8RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000010053 if (VT == MVT::i16)
Chris Lattner1fa71982008-10-17 18:15:05 +000010054 return std::make_pair(0U, X86::GR16RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000010055 if (VT == MVT::i32 || !Subtarget->is64Bit())
Scott Michelfdc40a02009-02-17 22:15:04 +000010056 return std::make_pair(0U, X86::GR32RegisterClass);
Chris Lattner1fa71982008-10-17 18:15:05 +000010057 return std::make_pair(0U, X86::GR64RegisterClass);
Dale Johannesen5f3663e2009-10-07 22:47:20 +000010058 case 'R': // LEGACY_REGS
10059 if (VT == MVT::i8)
10060 return std::make_pair(0U, X86::GR8_NOREXRegisterClass);
10061 if (VT == MVT::i16)
10062 return std::make_pair(0U, X86::GR16_NOREXRegisterClass);
10063 if (VT == MVT::i32 || !Subtarget->is64Bit())
10064 return std::make_pair(0U, X86::GR32_NOREXRegisterClass);
10065 return std::make_pair(0U, X86::GR64_NOREXRegisterClass);
Chris Lattnerfce84ac2008-03-11 19:06:29 +000010066 case 'f': // FP Stack registers.
10067 // If SSE is enabled for this VT, use f80 to ensure the isel moves the
10068 // value to the correct fpstack register class.
Owen Anderson825b72b2009-08-11 20:47:22 +000010069 if (VT == MVT::f32 && !isScalarFPTypeInSSEReg(VT))
Chris Lattnerfce84ac2008-03-11 19:06:29 +000010070 return std::make_pair(0U, X86::RFP32RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000010071 if (VT == MVT::f64 && !isScalarFPTypeInSSEReg(VT))
Chris Lattnerfce84ac2008-03-11 19:06:29 +000010072 return std::make_pair(0U, X86::RFP64RegisterClass);
10073 return std::make_pair(0U, X86::RFP80RegisterClass);
Chris Lattner6c284d72007-04-12 04:14:49 +000010074 case 'y': // MMX_REGS if MMX allowed.
10075 if (!Subtarget->hasMMX()) break;
10076 return std::make_pair(0U, X86::VR64RegisterClass);
Chris Lattner0f65cad2007-04-09 05:49:22 +000010077 case 'Y': // SSE_REGS if SSE2 allowed
10078 if (!Subtarget->hasSSE2()) break;
10079 // FALL THROUGH.
10080 case 'x': // SSE_REGS if SSE1 allowed
10081 if (!Subtarget->hasSSE1()) break;
Duncan Sands83ec4b62008-06-06 12:08:01 +000010082
Owen Anderson825b72b2009-08-11 20:47:22 +000010083 switch (VT.getSimpleVT().SimpleTy) {
Chris Lattner0f65cad2007-04-09 05:49:22 +000010084 default: break;
10085 // Scalar SSE types.
Owen Anderson825b72b2009-08-11 20:47:22 +000010086 case MVT::f32:
10087 case MVT::i32:
Chris Lattnerad043e82007-04-09 05:11:28 +000010088 return std::make_pair(0U, X86::FR32RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000010089 case MVT::f64:
10090 case MVT::i64:
Chris Lattnerad043e82007-04-09 05:11:28 +000010091 return std::make_pair(0U, X86::FR64RegisterClass);
Chris Lattner0f65cad2007-04-09 05:49:22 +000010092 // Vector types.
Owen Anderson825b72b2009-08-11 20:47:22 +000010093 case MVT::v16i8:
10094 case MVT::v8i16:
10095 case MVT::v4i32:
10096 case MVT::v2i64:
10097 case MVT::v4f32:
10098 case MVT::v2f64:
Chris Lattner0f65cad2007-04-09 05:49:22 +000010099 return std::make_pair(0U, X86::VR128RegisterClass);
10100 }
Chris Lattnerad043e82007-04-09 05:11:28 +000010101 break;
10102 }
10103 }
Scott Michelfdc40a02009-02-17 22:15:04 +000010104
Chris Lattnerf76d1802006-07-31 23:26:50 +000010105 // Use the default implementation in TargetLowering to convert the register
10106 // constraint into a member of a register class.
10107 std::pair<unsigned, const TargetRegisterClass*> Res;
10108 Res = TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
Chris Lattner1a60aa72006-10-31 19:42:44 +000010109
10110 // Not found as a standard register?
10111 if (Res.second == 0) {
Chris Lattner56d77c72009-09-13 22:41:48 +000010112 // Map st(0) -> st(7) -> ST0
10113 if (Constraint.size() == 7 && Constraint[0] == '{' &&
10114 tolower(Constraint[1]) == 's' &&
10115 tolower(Constraint[2]) == 't' &&
10116 Constraint[3] == '(' &&
10117 (Constraint[4] >= '0' && Constraint[4] <= '7') &&
10118 Constraint[5] == ')' &&
10119 Constraint[6] == '}') {
Daniel Dunbara279bc32009-09-20 02:20:51 +000010120
Chris Lattner56d77c72009-09-13 22:41:48 +000010121 Res.first = X86::ST0+Constraint[4]-'0';
10122 Res.second = X86::RFP80RegisterClass;
10123 return Res;
10124 }
Daniel Dunbara279bc32009-09-20 02:20:51 +000010125
Chris Lattner56d77c72009-09-13 22:41:48 +000010126 // GCC allows "st(0)" to be called just plain "st".
Benjamin Kramer05872ea2009-11-12 20:36:59 +000010127 if (StringRef("{st}").equals_lower(Constraint)) {
Chris Lattner1a60aa72006-10-31 19:42:44 +000010128 Res.first = X86::ST0;
Chris Lattner9b4baf12007-09-24 05:27:37 +000010129 Res.second = X86::RFP80RegisterClass;
Chris Lattner56d77c72009-09-13 22:41:48 +000010130 return Res;
Chris Lattner1a60aa72006-10-31 19:42:44 +000010131 }
Chris Lattner56d77c72009-09-13 22:41:48 +000010132
10133 // flags -> EFLAGS
Benjamin Kramer05872ea2009-11-12 20:36:59 +000010134 if (StringRef("{flags}").equals_lower(Constraint)) {
Chris Lattner56d77c72009-09-13 22:41:48 +000010135 Res.first = X86::EFLAGS;
10136 Res.second = X86::CCRRegisterClass;
10137 return Res;
10138 }
Daniel Dunbara279bc32009-09-20 02:20:51 +000010139
Dale Johannesen330169f2008-11-13 21:52:36 +000010140 // 'A' means EAX + EDX.
10141 if (Constraint == "A") {
10142 Res.first = X86::EAX;
Dan Gohman68a31c22009-07-30 17:02:08 +000010143 Res.second = X86::GR32_ADRegisterClass;
Chris Lattner56d77c72009-09-13 22:41:48 +000010144 return Res;
Dale Johannesen330169f2008-11-13 21:52:36 +000010145 }
Chris Lattner1a60aa72006-10-31 19:42:44 +000010146 return Res;
10147 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000010148
Chris Lattnerf76d1802006-07-31 23:26:50 +000010149 // Otherwise, check to see if this is a register class of the wrong value
10150 // type. For example, we want to map "{ax},i32" -> {eax}, we don't want it to
10151 // turn into {ax},{dx}.
10152 if (Res.second->hasType(VT))
10153 return Res; // Correct type already, nothing to do.
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000010154
Chris Lattnerf76d1802006-07-31 23:26:50 +000010155 // All of the single-register GCC register classes map their values onto
10156 // 16-bit register pieces "ax","dx","cx","bx","si","di","bp","sp". If we
10157 // really want an 8-bit or 32-bit register, map to the appropriate register
10158 // class and return the appropriate register.
Chris Lattner6ba50a92008-08-26 06:19:02 +000010159 if (Res.second == X86::GR16RegisterClass) {
Owen Anderson825b72b2009-08-11 20:47:22 +000010160 if (VT == MVT::i8) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000010161 unsigned DestReg = 0;
10162 switch (Res.first) {
10163 default: break;
10164 case X86::AX: DestReg = X86::AL; break;
10165 case X86::DX: DestReg = X86::DL; break;
10166 case X86::CX: DestReg = X86::CL; break;
10167 case X86::BX: DestReg = X86::BL; break;
10168 }
10169 if (DestReg) {
10170 Res.first = DestReg;
Duncan Sands005e7982009-04-21 09:44:39 +000010171 Res.second = X86::GR8RegisterClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +000010172 }
Owen Anderson825b72b2009-08-11 20:47:22 +000010173 } else if (VT == MVT::i32) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000010174 unsigned DestReg = 0;
10175 switch (Res.first) {
10176 default: break;
10177 case X86::AX: DestReg = X86::EAX; break;
10178 case X86::DX: DestReg = X86::EDX; break;
10179 case X86::CX: DestReg = X86::ECX; break;
10180 case X86::BX: DestReg = X86::EBX; break;
10181 case X86::SI: DestReg = X86::ESI; break;
10182 case X86::DI: DestReg = X86::EDI; break;
10183 case X86::BP: DestReg = X86::EBP; break;
10184 case X86::SP: DestReg = X86::ESP; break;
10185 }
10186 if (DestReg) {
10187 Res.first = DestReg;
Duncan Sands005e7982009-04-21 09:44:39 +000010188 Res.second = X86::GR32RegisterClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +000010189 }
Owen Anderson825b72b2009-08-11 20:47:22 +000010190 } else if (VT == MVT::i64) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000010191 unsigned DestReg = 0;
10192 switch (Res.first) {
10193 default: break;
10194 case X86::AX: DestReg = X86::RAX; break;
10195 case X86::DX: DestReg = X86::RDX; break;
10196 case X86::CX: DestReg = X86::RCX; break;
10197 case X86::BX: DestReg = X86::RBX; break;
10198 case X86::SI: DestReg = X86::RSI; break;
10199 case X86::DI: DestReg = X86::RDI; break;
10200 case X86::BP: DestReg = X86::RBP; break;
10201 case X86::SP: DestReg = X86::RSP; break;
10202 }
10203 if (DestReg) {
10204 Res.first = DestReg;
Duncan Sands005e7982009-04-21 09:44:39 +000010205 Res.second = X86::GR64RegisterClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +000010206 }
Chris Lattnerf76d1802006-07-31 23:26:50 +000010207 }
Chris Lattner6ba50a92008-08-26 06:19:02 +000010208 } else if (Res.second == X86::FR32RegisterClass ||
10209 Res.second == X86::FR64RegisterClass ||
10210 Res.second == X86::VR128RegisterClass) {
10211 // Handle references to XMM physical registers that got mapped into the
10212 // wrong class. This can happen with constraints like {xmm0} where the
10213 // target independent register mapper will just pick the first match it can
10214 // find, ignoring the required type.
Owen Anderson825b72b2009-08-11 20:47:22 +000010215 if (VT == MVT::f32)
Chris Lattner6ba50a92008-08-26 06:19:02 +000010216 Res.second = X86::FR32RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +000010217 else if (VT == MVT::f64)
Chris Lattner6ba50a92008-08-26 06:19:02 +000010218 Res.second = X86::FR64RegisterClass;
10219 else if (X86::VR128RegisterClass->hasType(VT))
10220 Res.second = X86::VR128RegisterClass;
Chris Lattnerf76d1802006-07-31 23:26:50 +000010221 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000010222
Chris Lattnerf76d1802006-07-31 23:26:50 +000010223 return Res;
10224}
Mon P Wang0c397192008-10-30 08:01:45 +000010225
10226//===----------------------------------------------------------------------===//
10227// X86 Widen vector type
10228//===----------------------------------------------------------------------===//
10229
10230/// getWidenVectorType: given a vector type, returns the type to widen
10231/// to (e.g., v7i8 to v8i8). If the vector type is legal, it returns itself.
Owen Anderson825b72b2009-08-11 20:47:22 +000010232/// If there is no vector type that we want to widen to, returns MVT::Other
Mon P Wangf007a8b2008-11-06 05:31:54 +000010233/// When and where to widen is target dependent based on the cost of
Mon P Wang0c397192008-10-30 08:01:45 +000010234/// scalarizing vs using the wider vector type.
10235
Owen Andersone50ed302009-08-10 22:56:29 +000010236EVT X86TargetLowering::getWidenVectorType(EVT VT) const {
Mon P Wang0c397192008-10-30 08:01:45 +000010237 assert(VT.isVector());
10238 if (isTypeLegal(VT))
10239 return VT;
Scott Michelfdc40a02009-02-17 22:15:04 +000010240
Mon P Wang0c397192008-10-30 08:01:45 +000010241 // TODO: In computeRegisterProperty, we can compute the list of legal vector
10242 // type based on element type. This would speed up our search (though
10243 // it may not be worth it since the size of the list is relatively
10244 // small).
Owen Andersone50ed302009-08-10 22:56:29 +000010245 EVT EltVT = VT.getVectorElementType();
Mon P Wang0c397192008-10-30 08:01:45 +000010246 unsigned NElts = VT.getVectorNumElements();
Scott Michelfdc40a02009-02-17 22:15:04 +000010247
Mon P Wang0c397192008-10-30 08:01:45 +000010248 // On X86, it make sense to widen any vector wider than 1
10249 if (NElts <= 1)
Owen Anderson825b72b2009-08-11 20:47:22 +000010250 return MVT::Other;
Scott Michelfdc40a02009-02-17 22:15:04 +000010251
Owen Anderson825b72b2009-08-11 20:47:22 +000010252 for (unsigned nVT = MVT::FIRST_VECTOR_VALUETYPE;
10253 nVT <= MVT::LAST_VECTOR_VALUETYPE; ++nVT) {
10254 EVT SVT = (MVT::SimpleValueType)nVT;
Scott Michelfdc40a02009-02-17 22:15:04 +000010255
10256 if (isTypeLegal(SVT) &&
10257 SVT.getVectorElementType() == EltVT &&
Mon P Wang0c397192008-10-30 08:01:45 +000010258 SVT.getVectorNumElements() > NElts)
10259 return SVT;
10260 }
Owen Anderson825b72b2009-08-11 20:47:22 +000010261 return MVT::Other;
Mon P Wang0c397192008-10-30 08:01:45 +000010262}