blob: a313365240015b2f300dbcf26e2a5cfafc10b4a7 [file] [log] [blame]
Arnold Schwaighofer92226dd2007-10-12 21:53:12 +00001//===-- X86ISelLowering.cpp - X86 DAG Lowering Implementation -------------===//
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the interfaces that X86 uses to lower LLVM code into a
11// selection DAG.
12//
13//===----------------------------------------------------------------------===//
14
Evan Chengb1712452010-01-27 06:25:16 +000015#define DEBUG_TYPE "x86-isel"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000016#include "X86.h"
Evan Cheng0cc39452006-01-16 21:21:29 +000017#include "X86InstrBuilder.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000018#include "X86ISelLowering.h"
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +000019#include "X86ShuffleDecode.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000020#include "X86TargetMachine.h"
Chris Lattner8c6ed052009-09-16 01:46:41 +000021#include "X86TargetObjectFile.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000022#include "llvm/CallingConv.h"
Evan Cheng223547a2006-01-31 22:28:30 +000023#include "llvm/Constants.h"
Evan Cheng347d5f72006-04-28 21:29:37 +000024#include "llvm/DerivedTypes.h"
Chris Lattnerb903bed2009-06-26 21:20:29 +000025#include "llvm/GlobalAlias.h"
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +000026#include "llvm/GlobalVariable.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000027#include "llvm/Function.h"
Chris Lattnerb8105652009-07-20 17:51:36 +000028#include "llvm/Instructions.h"
Evan Cheng6be2c582006-04-05 23:38:46 +000029#include "llvm/Intrinsics.h"
Owen Andersona90b3dc2009-07-15 21:51:10 +000030#include "llvm/LLVMContext.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000031#include "llvm/CodeGen/MachineFrameInfo.h"
Evan Cheng4a460802006-01-11 00:33:36 +000032#include "llvm/CodeGen/MachineFunction.h"
33#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner5e1df8d2010-01-25 23:38:14 +000034#include "llvm/CodeGen/MachineJumpTableInfo.h"
Evan Chenga844bde2008-02-02 04:07:54 +000035#include "llvm/CodeGen/MachineModuleInfo.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000036#include "llvm/CodeGen/MachineRegisterInfo.h"
Dan Gohman69de1932008-02-06 22:27:42 +000037#include "llvm/CodeGen/PseudoSourceValue.h"
Chris Lattner589c6f62010-01-26 06:28:43 +000038#include "llvm/MC/MCAsmInfo.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000039#include "llvm/MC/MCContext.h"
Daniel Dunbar4e815f82010-03-15 23:51:06 +000040#include "llvm/MC/MCExpr.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000041#include "llvm/MC/MCSymbol.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000042#include "llvm/ADT/BitVector.h"
Evan Cheng14b32e12007-12-11 01:46:18 +000043#include "llvm/ADT/SmallSet.h"
Evan Chengb1712452010-01-27 06:25:16 +000044#include "llvm/ADT/Statistic.h"
Chris Lattner1a60aa72006-10-31 19:42:44 +000045#include "llvm/ADT/StringExtras.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000046#include "llvm/ADT/VectorExtras.h"
Mon P Wang3c81d352008-11-23 04:37:22 +000047#include "llvm/Support/CommandLine.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000048#include "llvm/Support/Debug.h"
Bill Wendlingec041eb2010-03-12 19:20:40 +000049#include "llvm/Support/Dwarf.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000050#include "llvm/Support/ErrorHandling.h"
51#include "llvm/Support/MathExtras.h"
Torok Edwindac237e2009-07-08 20:53:28 +000052#include "llvm/Support/raw_ostream.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000053using namespace llvm;
Bill Wendlingec041eb2010-03-12 19:20:40 +000054using namespace dwarf;
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000055
Evan Chengb1712452010-01-27 06:25:16 +000056STATISTIC(NumTailCalls, "Number of tail calls");
57
Mon P Wang3c81d352008-11-23 04:37:22 +000058static cl::opt<bool>
Mon P Wang9f22a4a2008-11-24 02:10:43 +000059DisableMMX("disable-mmx", cl::Hidden, cl::desc("Disable use of MMX"));
Mon P Wang3c81d352008-11-23 04:37:22 +000060
Evan Cheng10e86422008-04-25 19:11:04 +000061// Forward declarations.
Owen Andersone50ed302009-08-10 22:56:29 +000062static SDValue getMOVL(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +000063 SDValue V2);
Evan Cheng10e86422008-04-25 19:11:04 +000064
Chris Lattnerf0144122009-07-28 03:13:23 +000065static TargetLoweringObjectFile *createTLOF(X86TargetMachine &TM) {
Eric Christopher62f35a22010-07-05 19:26:33 +000066
67 bool is64Bit = TM.getSubtarget<X86Subtarget>().is64Bit();
68
69 if (TM.getSubtarget<X86Subtarget>().isTargetDarwin()) {
70 if (is64Bit) return new X8664_MachoTargetObjectFile();
Anton Korobeynikov293d5922010-02-21 20:28:15 +000071 return new TargetLoweringObjectFileMachO();
Eric Christopher62f35a22010-07-05 19:26:33 +000072 } else if (TM.getSubtarget<X86Subtarget>().isTargetELF() ){
73 if (is64Bit) return new X8664_ELFTargetObjectFile(TM);
Anton Korobeynikov9184b252010-02-15 22:35:59 +000074 return new X8632_ELFTargetObjectFile(TM);
Eric Christopher62f35a22010-07-05 19:26:33 +000075 } else if (TM.getSubtarget<X86Subtarget>().isTargetCOFF()) {
Chris Lattnerf0144122009-07-28 03:13:23 +000076 return new TargetLoweringObjectFileCOFF();
Eric Christopher62f35a22010-07-05 19:26:33 +000077 }
78 llvm_unreachable("unknown subtarget type");
Chris Lattnerf0144122009-07-28 03:13:23 +000079}
80
Dan Gohmanc9f5f3f2008-05-14 01:58:56 +000081X86TargetLowering::X86TargetLowering(X86TargetMachine &TM)
Chris Lattnerf0144122009-07-28 03:13:23 +000082 : TargetLowering(TM, createTLOF(TM)) {
Evan Cheng559806f2006-01-27 08:10:46 +000083 Subtarget = &TM.getSubtarget<X86Subtarget>();
Dale Johannesenf1fc3a82007-09-23 14:52:20 +000084 X86ScalarSSEf64 = Subtarget->hasSSE2();
85 X86ScalarSSEf32 = Subtarget->hasSSE1();
Evan Cheng25ab6902006-09-08 06:48:29 +000086 X86StackPtr = Subtarget->is64Bit() ? X86::RSP : X86::ESP;
Anton Korobeynikovbff66b02008-09-09 18:22:57 +000087
Anton Korobeynikov2365f512007-07-14 14:06:15 +000088 RegInfo = TM.getRegisterInfo();
Anton Korobeynikovbff66b02008-09-09 18:22:57 +000089 TD = getTargetData();
Anton Korobeynikov2365f512007-07-14 14:06:15 +000090
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000091 // Set up the TargetLowering object.
92
93 // X86 is weird, it always uses i8 for shift amounts and setcc results.
Owen Anderson825b72b2009-08-11 20:47:22 +000094 setShiftAmountType(MVT::i8);
Duncan Sands03228082008-11-23 15:47:28 +000095 setBooleanContents(ZeroOrOneBooleanContent);
Evan Cheng211ffa12010-05-19 20:19:50 +000096 setSchedulingPreference(Sched::RegPressure);
Evan Cheng25ab6902006-09-08 06:48:29 +000097 setStackPointerRegisterToSaveRestore(X86StackPtr);
Evan Cheng714554d2006-03-16 21:47:42 +000098
Anton Korobeynikovd27a2582006-12-10 23:12:42 +000099 if (Subtarget->isTargetDarwin()) {
Evan Chengdf57fa02006-03-17 20:31:41 +0000100 // Darwin should use _setjmp/_longjmp instead of setjmp/longjmp.
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000101 setUseUnderscoreSetJmp(false);
102 setUseUnderscoreLongJmp(false);
Anton Korobeynikov317848f2007-01-03 11:43:14 +0000103 } else if (Subtarget->isTargetMingw()) {
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000104 // MS runtime is weird: it exports _setjmp, but longjmp!
105 setUseUnderscoreSetJmp(true);
106 setUseUnderscoreLongJmp(false);
107 } else {
108 setUseUnderscoreSetJmp(true);
109 setUseUnderscoreLongJmp(true);
110 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000111
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000112 // Set up the register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000113 addRegisterClass(MVT::i8, X86::GR8RegisterClass);
Dan Gohman71edb242010-04-30 18:30:26 +0000114 addRegisterClass(MVT::i16, X86::GR16RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +0000115 addRegisterClass(MVT::i32, X86::GR32RegisterClass);
Evan Cheng25ab6902006-09-08 06:48:29 +0000116 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000117 addRegisterClass(MVT::i64, X86::GR64RegisterClass);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000118
Owen Anderson825b72b2009-08-11 20:47:22 +0000119 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
Evan Chengc5484282006-10-04 00:56:09 +0000120
Scott Michelfdc40a02009-02-17 22:15:04 +0000121 // We don't accept any truncstore of integer registers.
Owen Anderson825b72b2009-08-11 20:47:22 +0000122 setTruncStoreAction(MVT::i64, MVT::i32, Expand);
Dan Gohman71edb242010-04-30 18:30:26 +0000123 setTruncStoreAction(MVT::i64, MVT::i16, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000124 setTruncStoreAction(MVT::i64, MVT::i8 , Expand);
Dan Gohman71edb242010-04-30 18:30:26 +0000125 setTruncStoreAction(MVT::i32, MVT::i16, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000126 setTruncStoreAction(MVT::i32, MVT::i8 , Expand);
127 setTruncStoreAction(MVT::i16, MVT::i8, Expand);
Evan Cheng7f042682008-10-15 02:05:31 +0000128
129 // SETOEQ and SETUNE require checking two conditions.
Owen Anderson825b72b2009-08-11 20:47:22 +0000130 setCondCodeAction(ISD::SETOEQ, MVT::f32, Expand);
131 setCondCodeAction(ISD::SETOEQ, MVT::f64, Expand);
132 setCondCodeAction(ISD::SETOEQ, MVT::f80, Expand);
133 setCondCodeAction(ISD::SETUNE, MVT::f32, Expand);
134 setCondCodeAction(ISD::SETUNE, MVT::f64, Expand);
135 setCondCodeAction(ISD::SETUNE, MVT::f80, Expand);
Chris Lattnerddf89562008-01-17 19:59:44 +0000136
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000137 // Promote all UINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have this
138 // operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000139 setOperationAction(ISD::UINT_TO_FP , MVT::i1 , Promote);
140 setOperationAction(ISD::UINT_TO_FP , MVT::i8 , Promote);
141 setOperationAction(ISD::UINT_TO_FP , MVT::i16 , Promote);
Evan Cheng6892f282006-01-17 02:32:49 +0000142
Evan Cheng25ab6902006-09-08 06:48:29 +0000143 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000144 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Promote);
145 setOperationAction(ISD::UINT_TO_FP , MVT::i64 , Expand);
Eli Friedman948e95a2009-05-23 09:59:16 +0000146 } else if (!UseSoftFloat) {
Dale Johannesen8d908eb2010-05-15 18:51:12 +0000147 // We have an algorithm for SSE2->double, and we turn this into a
148 // 64-bit FILD followed by conditional FADD for other targets.
149 setOperationAction(ISD::UINT_TO_FP , MVT::i64 , Custom);
Eli Friedman948e95a2009-05-23 09:59:16 +0000150 // We have an algorithm for SSE2, and we turn this into a 64-bit
151 // FILD for other targets.
Dale Johannesen8d908eb2010-05-15 18:51:12 +0000152 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000153 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000154
155 // Promote i1/i8 SINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have
156 // this operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000157 setOperationAction(ISD::SINT_TO_FP , MVT::i1 , Promote);
158 setOperationAction(ISD::SINT_TO_FP , MVT::i8 , Promote);
Bill Wendling105be5a2009-03-13 08:41:47 +0000159
Devang Patel6a784892009-06-05 18:48:29 +0000160 if (!UseSoftFloat) {
Bill Wendling105be5a2009-03-13 08:41:47 +0000161 // SSE has no i16 to fp conversion, only i32
162 if (X86ScalarSSEf32) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000163 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Promote);
Bill Wendling105be5a2009-03-13 08:41:47 +0000164 // f32 and f64 cases are Legal, f80 case is not
Owen Anderson825b72b2009-08-11 20:47:22 +0000165 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Custom);
Bill Wendling105be5a2009-03-13 08:41:47 +0000166 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000167 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Custom);
168 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Custom);
Bill Wendling105be5a2009-03-13 08:41:47 +0000169 }
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +0000170 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000171 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Promote);
172 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Promote);
Evan Cheng5298bcc2006-02-17 07:01:52 +0000173 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000174
Dale Johannesen73328d12007-09-19 23:55:34 +0000175 // In 32-bit mode these are custom lowered. In 64-bit mode F32 and F64
176 // are Legal, f80 is custom lowered.
Owen Anderson825b72b2009-08-11 20:47:22 +0000177 setOperationAction(ISD::FP_TO_SINT , MVT::i64 , Custom);
178 setOperationAction(ISD::SINT_TO_FP , MVT::i64 , Custom);
Evan Cheng6dab0532006-01-30 08:02:57 +0000179
Evan Cheng02568ff2006-01-30 22:13:22 +0000180 // Promote i1/i8 FP_TO_SINT to larger FP_TO_SINTS's, as X86 doesn't have
181 // this operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000182 setOperationAction(ISD::FP_TO_SINT , MVT::i1 , Promote);
183 setOperationAction(ISD::FP_TO_SINT , MVT::i8 , Promote);
Evan Cheng02568ff2006-01-30 22:13:22 +0000184
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000185 if (X86ScalarSSEf32) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000186 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Promote);
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +0000187 // f32 and f64 cases are Legal, f80 case is not
Owen Anderson825b72b2009-08-11 20:47:22 +0000188 setOperationAction(ISD::FP_TO_SINT , MVT::i32 , Custom);
Evan Cheng02568ff2006-01-30 22:13:22 +0000189 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000190 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Custom);
191 setOperationAction(ISD::FP_TO_SINT , MVT::i32 , Custom);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000192 }
193
194 // Handle FP_TO_UINT by promoting the destination to a larger signed
195 // conversion.
Owen Anderson825b72b2009-08-11 20:47:22 +0000196 setOperationAction(ISD::FP_TO_UINT , MVT::i1 , Promote);
197 setOperationAction(ISD::FP_TO_UINT , MVT::i8 , Promote);
198 setOperationAction(ISD::FP_TO_UINT , MVT::i16 , Promote);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000199
Evan Cheng25ab6902006-09-08 06:48:29 +0000200 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000201 setOperationAction(ISD::FP_TO_UINT , MVT::i64 , Expand);
202 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Promote);
Eli Friedman948e95a2009-05-23 09:59:16 +0000203 } else if (!UseSoftFloat) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000204 if (X86ScalarSSEf32 && !Subtarget->hasSSE3())
Evan Cheng25ab6902006-09-08 06:48:29 +0000205 // Expand FP_TO_UINT into a select.
206 // FIXME: We would like to use a Custom expander here eventually to do
207 // the optimal thing for SSE vs. the default expansion in the legalizer.
Owen Anderson825b72b2009-08-11 20:47:22 +0000208 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000209 else
Eli Friedman948e95a2009-05-23 09:59:16 +0000210 // With SSE3 we can use fisttpll to convert to a signed i64; without
211 // SSE, we're stuck with a fistpll.
Owen Anderson825b72b2009-08-11 20:47:22 +0000212 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000213 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000214
Chris Lattner399610a2006-12-05 18:22:22 +0000215 // TODO: when we have SSE, these could be more efficient, by using movd/movq.
Dale Johannesenacbf6342010-05-21 18:44:47 +0000216 if (!X86ScalarSSEf64) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000217 setOperationAction(ISD::BIT_CONVERT , MVT::f32 , Expand);
218 setOperationAction(ISD::BIT_CONVERT , MVT::i32 , Expand);
Dale Johannesene39859a2010-05-21 18:40:15 +0000219 if (Subtarget->is64Bit()) {
Dale Johannesen7d07b482010-05-21 00:52:33 +0000220 setOperationAction(ISD::BIT_CONVERT , MVT::f64 , Expand);
Dale Johannesene39859a2010-05-21 18:40:15 +0000221 // Without SSE, i64->f64 goes through memory; i64->MMX is Legal.
222 if (Subtarget->hasMMX() && !DisableMMX)
223 setOperationAction(ISD::BIT_CONVERT , MVT::i64 , Custom);
224 else
225 setOperationAction(ISD::BIT_CONVERT , MVT::i64 , Expand);
Dale Johannesen7d07b482010-05-21 00:52:33 +0000226 }
Chris Lattnerf3597a12006-12-05 18:45:06 +0000227 }
Chris Lattner21f66852005-12-23 05:15:23 +0000228
Dan Gohmanb00ee212008-02-18 19:34:53 +0000229 // Scalar integer divide and remainder are lowered to use operations that
230 // produce two results, to match the available instructions. This exposes
231 // the two-result form to trivial CSE, which is able to combine x/y and x%y
232 // into a single instruction.
233 //
234 // Scalar integer multiply-high is also lowered to use two-result
235 // operations, to match the available instructions. However, plain multiply
236 // (low) operations are left as Legal, as there are single-result
237 // instructions for this in x86. Using the two-result multiply instructions
238 // when both high and low results are needed must be arranged by dagcombine.
Owen Anderson825b72b2009-08-11 20:47:22 +0000239 setOperationAction(ISD::MULHS , MVT::i8 , Expand);
240 setOperationAction(ISD::MULHU , MVT::i8 , Expand);
241 setOperationAction(ISD::SDIV , MVT::i8 , Expand);
242 setOperationAction(ISD::UDIV , MVT::i8 , Expand);
243 setOperationAction(ISD::SREM , MVT::i8 , Expand);
244 setOperationAction(ISD::UREM , MVT::i8 , Expand);
245 setOperationAction(ISD::MULHS , MVT::i16 , Expand);
246 setOperationAction(ISD::MULHU , MVT::i16 , Expand);
247 setOperationAction(ISD::SDIV , MVT::i16 , Expand);
248 setOperationAction(ISD::UDIV , MVT::i16 , Expand);
249 setOperationAction(ISD::SREM , MVT::i16 , Expand);
250 setOperationAction(ISD::UREM , MVT::i16 , Expand);
251 setOperationAction(ISD::MULHS , MVT::i32 , Expand);
252 setOperationAction(ISD::MULHU , MVT::i32 , Expand);
253 setOperationAction(ISD::SDIV , MVT::i32 , Expand);
254 setOperationAction(ISD::UDIV , MVT::i32 , Expand);
255 setOperationAction(ISD::SREM , MVT::i32 , Expand);
256 setOperationAction(ISD::UREM , MVT::i32 , Expand);
257 setOperationAction(ISD::MULHS , MVT::i64 , Expand);
258 setOperationAction(ISD::MULHU , MVT::i64 , Expand);
259 setOperationAction(ISD::SDIV , MVT::i64 , Expand);
260 setOperationAction(ISD::UDIV , MVT::i64 , Expand);
261 setOperationAction(ISD::SREM , MVT::i64 , Expand);
262 setOperationAction(ISD::UREM , MVT::i64 , Expand);
Dan Gohmana37c9f72007-09-25 18:23:27 +0000263
Owen Anderson825b72b2009-08-11 20:47:22 +0000264 setOperationAction(ISD::BR_JT , MVT::Other, Expand);
265 setOperationAction(ISD::BRCOND , MVT::Other, Custom);
266 setOperationAction(ISD::BR_CC , MVT::Other, Expand);
267 setOperationAction(ISD::SELECT_CC , MVT::Other, Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000268 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000269 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i32, Legal);
270 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i16 , Legal);
271 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i8 , Legal);
272 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1 , Expand);
273 setOperationAction(ISD::FP_ROUND_INREG , MVT::f32 , Expand);
274 setOperationAction(ISD::FREM , MVT::f32 , Expand);
275 setOperationAction(ISD::FREM , MVT::f64 , Expand);
276 setOperationAction(ISD::FREM , MVT::f80 , Expand);
277 setOperationAction(ISD::FLT_ROUNDS_ , MVT::i32 , Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000278
Owen Anderson825b72b2009-08-11 20:47:22 +0000279 setOperationAction(ISD::CTPOP , MVT::i8 , Expand);
280 setOperationAction(ISD::CTTZ , MVT::i8 , Custom);
281 setOperationAction(ISD::CTLZ , MVT::i8 , Custom);
282 setOperationAction(ISD::CTPOP , MVT::i16 , Expand);
Dan Gohman71edb242010-04-30 18:30:26 +0000283 setOperationAction(ISD::CTTZ , MVT::i16 , Custom);
284 setOperationAction(ISD::CTLZ , MVT::i16 , Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000285 setOperationAction(ISD::CTPOP , MVT::i32 , Expand);
286 setOperationAction(ISD::CTTZ , MVT::i32 , Custom);
287 setOperationAction(ISD::CTLZ , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000288 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000289 setOperationAction(ISD::CTPOP , MVT::i64 , Expand);
290 setOperationAction(ISD::CTTZ , MVT::i64 , Custom);
291 setOperationAction(ISD::CTLZ , MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000292 }
293
Owen Anderson825b72b2009-08-11 20:47:22 +0000294 setOperationAction(ISD::READCYCLECOUNTER , MVT::i64 , Custom);
295 setOperationAction(ISD::BSWAP , MVT::i16 , Expand);
Nate Begeman35ef9132006-01-11 21:21:00 +0000296
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000297 // These should be promoted to a larger select which is supported.
Dan Gohmancbbea0f2009-08-27 00:14:12 +0000298 setOperationAction(ISD::SELECT , MVT::i1 , Promote);
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000299 // X86 wants to expand cmov itself.
Dan Gohmancbbea0f2009-08-27 00:14:12 +0000300 setOperationAction(ISD::SELECT , MVT::i8 , Custom);
Dan Gohman71edb242010-04-30 18:30:26 +0000301 setOperationAction(ISD::SELECT , MVT::i16 , Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000302 setOperationAction(ISD::SELECT , MVT::i32 , Custom);
303 setOperationAction(ISD::SELECT , MVT::f32 , Custom);
304 setOperationAction(ISD::SELECT , MVT::f64 , Custom);
305 setOperationAction(ISD::SELECT , MVT::f80 , Custom);
306 setOperationAction(ISD::SETCC , MVT::i8 , Custom);
Dan Gohman71edb242010-04-30 18:30:26 +0000307 setOperationAction(ISD::SETCC , MVT::i16 , Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000308 setOperationAction(ISD::SETCC , MVT::i32 , Custom);
309 setOperationAction(ISD::SETCC , MVT::f32 , Custom);
310 setOperationAction(ISD::SETCC , MVT::f64 , Custom);
311 setOperationAction(ISD::SETCC , MVT::f80 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000312 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000313 setOperationAction(ISD::SELECT , MVT::i64 , Custom);
314 setOperationAction(ISD::SETCC , MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000315 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000316 setOperationAction(ISD::EH_RETURN , MVT::Other, Custom);
Anton Korobeynikov2365f512007-07-14 14:06:15 +0000317
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000318 // Darwin ABI issue.
Owen Anderson825b72b2009-08-11 20:47:22 +0000319 setOperationAction(ISD::ConstantPool , MVT::i32 , Custom);
320 setOperationAction(ISD::JumpTable , MVT::i32 , Custom);
321 setOperationAction(ISD::GlobalAddress , MVT::i32 , Custom);
322 setOperationAction(ISD::GlobalTLSAddress, MVT::i32 , Custom);
Anton Korobeynikov6625eff2008-05-04 21:36:32 +0000323 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000324 setOperationAction(ISD::GlobalTLSAddress, MVT::i64, Custom);
325 setOperationAction(ISD::ExternalSymbol , MVT::i32 , Custom);
Dan Gohmanf705adb2009-10-30 01:28:02 +0000326 setOperationAction(ISD::BlockAddress , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000327 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000328 setOperationAction(ISD::ConstantPool , MVT::i64 , Custom);
329 setOperationAction(ISD::JumpTable , MVT::i64 , Custom);
330 setOperationAction(ISD::GlobalAddress , MVT::i64 , Custom);
331 setOperationAction(ISD::ExternalSymbol, MVT::i64 , Custom);
Dan Gohmanf705adb2009-10-30 01:28:02 +0000332 setOperationAction(ISD::BlockAddress , MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000333 }
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000334 // 64-bit addm sub, shl, sra, srl (iff 32-bit x86)
Owen Anderson825b72b2009-08-11 20:47:22 +0000335 setOperationAction(ISD::SHL_PARTS , MVT::i32 , Custom);
336 setOperationAction(ISD::SRA_PARTS , MVT::i32 , Custom);
337 setOperationAction(ISD::SRL_PARTS , MVT::i32 , Custom);
Dan Gohman4c1fa612008-03-03 22:22:09 +0000338 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000339 setOperationAction(ISD::SHL_PARTS , MVT::i64 , Custom);
340 setOperationAction(ISD::SRA_PARTS , MVT::i64 , Custom);
341 setOperationAction(ISD::SRL_PARTS , MVT::i64 , Custom);
Dan Gohman4c1fa612008-03-03 22:22:09 +0000342 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000343
Evan Chengd2cde682008-03-10 19:38:10 +0000344 if (Subtarget->hasSSE1())
Owen Anderson825b72b2009-08-11 20:47:22 +0000345 setOperationAction(ISD::PREFETCH , MVT::Other, Legal);
Evan Cheng27b7db52008-03-08 00:58:38 +0000346
Eric Christopher9a9d2752010-07-22 02:48:34 +0000347 // We may not have a libcall for MEMBARRIER so we should lower this.
348 setOperationAction(ISD::MEMBARRIER , MVT::Other, Custom);
349
Jim Grosbachf1ab49e2010-06-23 16:25:07 +0000350 // On X86 and X86-64, atomic operations are lowered to locked instructions.
351 // Locked instructions, in turn, have implicit fence semantics (all memory
352 // operations are flushed before issuing the locked instruction, and they
353 // are not buffered), so we can fold away the common pattern of
354 // fence-atomic-fence.
355 setShouldFoldAtomicFences(true);
Andrew Lenharthd497d9f2008-02-16 14:46:26 +0000356
Mon P Wang63307c32008-05-05 19:05:59 +0000357 // Expand certain atomics
Owen Anderson825b72b2009-08-11 20:47:22 +0000358 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i8, Custom);
359 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i16, Custom);
360 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i32, Custom);
361 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i64, Custom);
Bill Wendling5bf1b4e2008-08-20 00:28:16 +0000362
Owen Anderson825b72b2009-08-11 20:47:22 +0000363 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i8, Custom);
364 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i16, Custom);
365 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i32, Custom);
366 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i64, Custom);
Andrew Lenharthd497d9f2008-02-16 14:46:26 +0000367
Dale Johannesen48c1bc22008-10-02 18:53:47 +0000368 if (!Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000369 setOperationAction(ISD::ATOMIC_LOAD_ADD, MVT::i64, Custom);
370 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i64, Custom);
371 setOperationAction(ISD::ATOMIC_LOAD_AND, MVT::i64, Custom);
372 setOperationAction(ISD::ATOMIC_LOAD_OR, MVT::i64, Custom);
373 setOperationAction(ISD::ATOMIC_LOAD_XOR, MVT::i64, Custom);
374 setOperationAction(ISD::ATOMIC_LOAD_NAND, MVT::i64, Custom);
375 setOperationAction(ISD::ATOMIC_SWAP, MVT::i64, Custom);
Dale Johannesen48c1bc22008-10-02 18:53:47 +0000376 }
377
Evan Cheng3c992d22006-03-07 02:02:57 +0000378 // FIXME - use subtarget debug flags
Anton Korobeynikovab4022f2006-10-31 08:31:24 +0000379 if (!Subtarget->isTargetDarwin() &&
380 !Subtarget->isTargetELF() &&
Dan Gohman44066042008-07-01 00:05:16 +0000381 !Subtarget->isTargetCygMing()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000382 setOperationAction(ISD::EH_LABEL, MVT::Other, Expand);
Dan Gohman44066042008-07-01 00:05:16 +0000383 }
Chris Lattnerf73bae12005-11-29 06:16:21 +0000384
Owen Anderson825b72b2009-08-11 20:47:22 +0000385 setOperationAction(ISD::EXCEPTIONADDR, MVT::i64, Expand);
386 setOperationAction(ISD::EHSELECTION, MVT::i64, Expand);
387 setOperationAction(ISD::EXCEPTIONADDR, MVT::i32, Expand);
388 setOperationAction(ISD::EHSELECTION, MVT::i32, Expand);
Anton Korobeynikovce3b4652007-05-02 19:53:33 +0000389 if (Subtarget->is64Bit()) {
Anton Korobeynikovce3b4652007-05-02 19:53:33 +0000390 setExceptionPointerRegister(X86::RAX);
391 setExceptionSelectorRegister(X86::RDX);
392 } else {
393 setExceptionPointerRegister(X86::EAX);
394 setExceptionSelectorRegister(X86::EDX);
395 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000396 setOperationAction(ISD::FRAME_TO_ARGS_OFFSET, MVT::i32, Custom);
397 setOperationAction(ISD::FRAME_TO_ARGS_OFFSET, MVT::i64, Custom);
Anton Korobeynikov260a6b82008-09-08 21:12:11 +0000398
Owen Anderson825b72b2009-08-11 20:47:22 +0000399 setOperationAction(ISD::TRAMPOLINE, MVT::Other, Custom);
Duncan Sandsb116fac2007-07-27 20:02:49 +0000400
Owen Anderson825b72b2009-08-11 20:47:22 +0000401 setOperationAction(ISD::TRAP, MVT::Other, Legal);
Anton Korobeynikov66fac792008-01-15 07:02:33 +0000402
Nate Begemanacc398c2006-01-25 18:21:52 +0000403 // VASTART needs to be custom lowered to use the VarArgsFrameIndex
Owen Anderson825b72b2009-08-11 20:47:22 +0000404 setOperationAction(ISD::VASTART , MVT::Other, Custom);
405 setOperationAction(ISD::VAEND , MVT::Other, Expand);
Dan Gohman9018e832008-05-10 01:26:14 +0000406 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000407 setOperationAction(ISD::VAARG , MVT::Other, Custom);
408 setOperationAction(ISD::VACOPY , MVT::Other, Custom);
Dan Gohman9018e832008-05-10 01:26:14 +0000409 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000410 setOperationAction(ISD::VAARG , MVT::Other, Expand);
411 setOperationAction(ISD::VACOPY , MVT::Other, Expand);
Dan Gohman9018e832008-05-10 01:26:14 +0000412 }
Evan Chengae642192007-03-02 23:16:35 +0000413
Owen Anderson825b72b2009-08-11 20:47:22 +0000414 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
415 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000416 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000417 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i64, Expand);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +0000418 if (Subtarget->isTargetCygMing())
Owen Anderson825b72b2009-08-11 20:47:22 +0000419 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Custom);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +0000420 else
Owen Anderson825b72b2009-08-11 20:47:22 +0000421 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Expand);
Chris Lattnerb99329e2006-01-13 02:42:53 +0000422
Evan Chengc7ce29b2009-02-13 22:36:38 +0000423 if (!UseSoftFloat && X86ScalarSSEf64) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000424 // f32 and f64 use SSE.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000425 // Set up the FP register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000426 addRegisterClass(MVT::f32, X86::FR32RegisterClass);
427 addRegisterClass(MVT::f64, X86::FR64RegisterClass);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000428
Evan Cheng223547a2006-01-31 22:28:30 +0000429 // Use ANDPD to simulate FABS.
Owen Anderson825b72b2009-08-11 20:47:22 +0000430 setOperationAction(ISD::FABS , MVT::f64, Custom);
431 setOperationAction(ISD::FABS , MVT::f32, Custom);
Evan Cheng223547a2006-01-31 22:28:30 +0000432
433 // Use XORP to simulate FNEG.
Owen Anderson825b72b2009-08-11 20:47:22 +0000434 setOperationAction(ISD::FNEG , MVT::f64, Custom);
435 setOperationAction(ISD::FNEG , MVT::f32, Custom);
Evan Cheng223547a2006-01-31 22:28:30 +0000436
Evan Cheng68c47cb2007-01-05 07:55:56 +0000437 // Use ANDPD and ORPD to simulate FCOPYSIGN.
Owen Anderson825b72b2009-08-11 20:47:22 +0000438 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Custom);
439 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
Evan Cheng68c47cb2007-01-05 07:55:56 +0000440
Evan Chengd25e9e82006-02-02 00:28:23 +0000441 // We don't support sin/cos/fmod
Owen Anderson825b72b2009-08-11 20:47:22 +0000442 setOperationAction(ISD::FSIN , MVT::f64, Expand);
443 setOperationAction(ISD::FCOS , MVT::f64, Expand);
444 setOperationAction(ISD::FSIN , MVT::f32, Expand);
445 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000446
Chris Lattnera54aa942006-01-29 06:26:08 +0000447 // Expand FP immediates into loads from the stack, except for the special
448 // cases we handle.
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000449 addLegalFPImmediate(APFloat(+0.0)); // xorpd
450 addLegalFPImmediate(APFloat(+0.0f)); // xorps
Evan Chengc7ce29b2009-02-13 22:36:38 +0000451 } else if (!UseSoftFloat && X86ScalarSSEf32) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000452 // Use SSE for f32, x87 for f64.
453 // Set up the FP register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000454 addRegisterClass(MVT::f32, X86::FR32RegisterClass);
455 addRegisterClass(MVT::f64, X86::RFP64RegisterClass);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000456
457 // Use ANDPS to simulate FABS.
Owen Anderson825b72b2009-08-11 20:47:22 +0000458 setOperationAction(ISD::FABS , MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000459
460 // Use XORP to simulate FNEG.
Owen Anderson825b72b2009-08-11 20:47:22 +0000461 setOperationAction(ISD::FNEG , MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000462
Owen Anderson825b72b2009-08-11 20:47:22 +0000463 setOperationAction(ISD::UNDEF, MVT::f64, Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000464
465 // Use ANDPS and ORPS to simulate FCOPYSIGN.
Owen Anderson825b72b2009-08-11 20:47:22 +0000466 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
467 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000468
469 // We don't support sin/cos/fmod
Owen Anderson825b72b2009-08-11 20:47:22 +0000470 setOperationAction(ISD::FSIN , MVT::f32, Expand);
471 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000472
Nate Begemane1795842008-02-14 08:57:00 +0000473 // Special cases we handle for FP constants.
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000474 addLegalFPImmediate(APFloat(+0.0f)); // xorps
475 addLegalFPImmediate(APFloat(+0.0)); // FLD0
476 addLegalFPImmediate(APFloat(+1.0)); // FLD1
477 addLegalFPImmediate(APFloat(-0.0)); // FLD0/FCHS
478 addLegalFPImmediate(APFloat(-1.0)); // FLD1/FCHS
479
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000480 if (!UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000481 setOperationAction(ISD::FSIN , MVT::f64 , Expand);
482 setOperationAction(ISD::FCOS , MVT::f64 , Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000483 }
Evan Chengc7ce29b2009-02-13 22:36:38 +0000484 } else if (!UseSoftFloat) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000485 // f32 and f64 in x87.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000486 // Set up the FP register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000487 addRegisterClass(MVT::f64, X86::RFP64RegisterClass);
488 addRegisterClass(MVT::f32, X86::RFP32RegisterClass);
Anton Korobeynikov12c49af2006-11-21 00:01:06 +0000489
Owen Anderson825b72b2009-08-11 20:47:22 +0000490 setOperationAction(ISD::UNDEF, MVT::f64, Expand);
491 setOperationAction(ISD::UNDEF, MVT::f32, Expand);
492 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
493 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand);
Dale Johannesen5411a392007-08-09 01:04:01 +0000494
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000495 if (!UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000496 setOperationAction(ISD::FSIN , MVT::f64 , Expand);
497 setOperationAction(ISD::FCOS , MVT::f64 , Expand);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000498 }
Dale Johannesenf04afdb2007-08-30 00:23:21 +0000499 addLegalFPImmediate(APFloat(+0.0)); // FLD0
500 addLegalFPImmediate(APFloat(+1.0)); // FLD1
501 addLegalFPImmediate(APFloat(-0.0)); // FLD0/FCHS
502 addLegalFPImmediate(APFloat(-1.0)); // FLD1/FCHS
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000503 addLegalFPImmediate(APFloat(+0.0f)); // FLD0
504 addLegalFPImmediate(APFloat(+1.0f)); // FLD1
505 addLegalFPImmediate(APFloat(-0.0f)); // FLD0/FCHS
506 addLegalFPImmediate(APFloat(-1.0f)); // FLD1/FCHS
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000507 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000508
Dale Johannesen59a58732007-08-05 18:49:15 +0000509 // Long double always uses X87.
Evan Cheng92722532009-03-26 23:06:32 +0000510 if (!UseSoftFloat) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000511 addRegisterClass(MVT::f80, X86::RFP80RegisterClass);
512 setOperationAction(ISD::UNDEF, MVT::f80, Expand);
513 setOperationAction(ISD::FCOPYSIGN, MVT::f80, Expand);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000514 {
515 bool ignored;
516 APFloat TmpFlt(+0.0);
517 TmpFlt.convert(APFloat::x87DoubleExtended, APFloat::rmNearestTiesToEven,
518 &ignored);
519 addLegalFPImmediate(TmpFlt); // FLD0
520 TmpFlt.changeSign();
521 addLegalFPImmediate(TmpFlt); // FLD0/FCHS
522 APFloat TmpFlt2(+1.0);
523 TmpFlt2.convert(APFloat::x87DoubleExtended, APFloat::rmNearestTiesToEven,
524 &ignored);
525 addLegalFPImmediate(TmpFlt2); // FLD1
526 TmpFlt2.changeSign();
527 addLegalFPImmediate(TmpFlt2); // FLD1/FCHS
528 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000529
Evan Chengc7ce29b2009-02-13 22:36:38 +0000530 if (!UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000531 setOperationAction(ISD::FSIN , MVT::f80 , Expand);
532 setOperationAction(ISD::FCOS , MVT::f80 , Expand);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000533 }
Dale Johannesen2f429012007-09-26 21:10:55 +0000534 }
Dale Johannesen59a58732007-08-05 18:49:15 +0000535
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000536 // Always use a library call for pow.
Owen Anderson825b72b2009-08-11 20:47:22 +0000537 setOperationAction(ISD::FPOW , MVT::f32 , Expand);
538 setOperationAction(ISD::FPOW , MVT::f64 , Expand);
539 setOperationAction(ISD::FPOW , MVT::f80 , Expand);
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000540
Owen Anderson825b72b2009-08-11 20:47:22 +0000541 setOperationAction(ISD::FLOG, MVT::f80, Expand);
542 setOperationAction(ISD::FLOG2, MVT::f80, Expand);
543 setOperationAction(ISD::FLOG10, MVT::f80, Expand);
544 setOperationAction(ISD::FEXP, MVT::f80, Expand);
545 setOperationAction(ISD::FEXP2, MVT::f80, Expand);
Dale Johannesen7794f2a2008-09-04 00:47:13 +0000546
Mon P Wangf007a8b2008-11-06 05:31:54 +0000547 // First set operation action for all vector types to either promote
Mon P Wang0c397192008-10-30 08:01:45 +0000548 // (for widening) or expand (for scalarization). Then we will selectively
549 // turn on ones that can be effectively codegen'd.
Owen Anderson825b72b2009-08-11 20:47:22 +0000550 for (unsigned VT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
551 VT <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++VT) {
552 setOperationAction(ISD::ADD , (MVT::SimpleValueType)VT, Expand);
553 setOperationAction(ISD::SUB , (MVT::SimpleValueType)VT, Expand);
554 setOperationAction(ISD::FADD, (MVT::SimpleValueType)VT, Expand);
555 setOperationAction(ISD::FNEG, (MVT::SimpleValueType)VT, Expand);
556 setOperationAction(ISD::FSUB, (MVT::SimpleValueType)VT, Expand);
557 setOperationAction(ISD::MUL , (MVT::SimpleValueType)VT, Expand);
558 setOperationAction(ISD::FMUL, (MVT::SimpleValueType)VT, Expand);
559 setOperationAction(ISD::SDIV, (MVT::SimpleValueType)VT, Expand);
560 setOperationAction(ISD::UDIV, (MVT::SimpleValueType)VT, Expand);
561 setOperationAction(ISD::FDIV, (MVT::SimpleValueType)VT, Expand);
562 setOperationAction(ISD::SREM, (MVT::SimpleValueType)VT, Expand);
563 setOperationAction(ISD::UREM, (MVT::SimpleValueType)VT, Expand);
564 setOperationAction(ISD::LOAD, (MVT::SimpleValueType)VT, Expand);
565 setOperationAction(ISD::VECTOR_SHUFFLE, (MVT::SimpleValueType)VT, Expand);
566 setOperationAction(ISD::EXTRACT_VECTOR_ELT,(MVT::SimpleValueType)VT,Expand);
567 setOperationAction(ISD::EXTRACT_SUBVECTOR,(MVT::SimpleValueType)VT,Expand);
568 setOperationAction(ISD::INSERT_VECTOR_ELT,(MVT::SimpleValueType)VT, Expand);
569 setOperationAction(ISD::FABS, (MVT::SimpleValueType)VT, Expand);
570 setOperationAction(ISD::FSIN, (MVT::SimpleValueType)VT, Expand);
571 setOperationAction(ISD::FCOS, (MVT::SimpleValueType)VT, Expand);
572 setOperationAction(ISD::FREM, (MVT::SimpleValueType)VT, Expand);
573 setOperationAction(ISD::FPOWI, (MVT::SimpleValueType)VT, Expand);
574 setOperationAction(ISD::FSQRT, (MVT::SimpleValueType)VT, Expand);
575 setOperationAction(ISD::FCOPYSIGN, (MVT::SimpleValueType)VT, Expand);
576 setOperationAction(ISD::SMUL_LOHI, (MVT::SimpleValueType)VT, Expand);
577 setOperationAction(ISD::UMUL_LOHI, (MVT::SimpleValueType)VT, Expand);
578 setOperationAction(ISD::SDIVREM, (MVT::SimpleValueType)VT, Expand);
579 setOperationAction(ISD::UDIVREM, (MVT::SimpleValueType)VT, Expand);
580 setOperationAction(ISD::FPOW, (MVT::SimpleValueType)VT, Expand);
581 setOperationAction(ISD::CTPOP, (MVT::SimpleValueType)VT, Expand);
582 setOperationAction(ISD::CTTZ, (MVT::SimpleValueType)VT, Expand);
583 setOperationAction(ISD::CTLZ, (MVT::SimpleValueType)VT, Expand);
584 setOperationAction(ISD::SHL, (MVT::SimpleValueType)VT, Expand);
585 setOperationAction(ISD::SRA, (MVT::SimpleValueType)VT, Expand);
586 setOperationAction(ISD::SRL, (MVT::SimpleValueType)VT, Expand);
587 setOperationAction(ISD::ROTL, (MVT::SimpleValueType)VT, Expand);
588 setOperationAction(ISD::ROTR, (MVT::SimpleValueType)VT, Expand);
589 setOperationAction(ISD::BSWAP, (MVT::SimpleValueType)VT, Expand);
590 setOperationAction(ISD::VSETCC, (MVT::SimpleValueType)VT, Expand);
591 setOperationAction(ISD::FLOG, (MVT::SimpleValueType)VT, Expand);
592 setOperationAction(ISD::FLOG2, (MVT::SimpleValueType)VT, Expand);
593 setOperationAction(ISD::FLOG10, (MVT::SimpleValueType)VT, Expand);
594 setOperationAction(ISD::FEXP, (MVT::SimpleValueType)VT, Expand);
595 setOperationAction(ISD::FEXP2, (MVT::SimpleValueType)VT, Expand);
596 setOperationAction(ISD::FP_TO_UINT, (MVT::SimpleValueType)VT, Expand);
597 setOperationAction(ISD::FP_TO_SINT, (MVT::SimpleValueType)VT, Expand);
598 setOperationAction(ISD::UINT_TO_FP, (MVT::SimpleValueType)VT, Expand);
599 setOperationAction(ISD::SINT_TO_FP, (MVT::SimpleValueType)VT, Expand);
Dan Gohman87862e72009-12-11 21:31:27 +0000600 setOperationAction(ISD::SIGN_EXTEND_INREG, (MVT::SimpleValueType)VT,Expand);
Dan Gohman2e141d72009-12-14 23:40:38 +0000601 setOperationAction(ISD::TRUNCATE, (MVT::SimpleValueType)VT, Expand);
602 setOperationAction(ISD::SIGN_EXTEND, (MVT::SimpleValueType)VT, Expand);
603 setOperationAction(ISD::ZERO_EXTEND, (MVT::SimpleValueType)VT, Expand);
604 setOperationAction(ISD::ANY_EXTEND, (MVT::SimpleValueType)VT, Expand);
605 for (unsigned InnerVT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
606 InnerVT <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++InnerVT)
607 setTruncStoreAction((MVT::SimpleValueType)VT,
608 (MVT::SimpleValueType)InnerVT, Expand);
609 setLoadExtAction(ISD::SEXTLOAD, (MVT::SimpleValueType)VT, Expand);
610 setLoadExtAction(ISD::ZEXTLOAD, (MVT::SimpleValueType)VT, Expand);
611 setLoadExtAction(ISD::EXTLOAD, (MVT::SimpleValueType)VT, Expand);
Evan Chengd30bf012006-03-01 01:11:20 +0000612 }
613
Evan Chengc7ce29b2009-02-13 22:36:38 +0000614 // FIXME: In order to prevent SSE instructions being expanded to MMX ones
615 // with -msoft-float, disable use of MMX as well.
Evan Cheng92722532009-03-26 23:06:32 +0000616 if (!UseSoftFloat && !DisableMMX && Subtarget->hasMMX()) {
Dale Johannesen76090172010-04-20 22:34:09 +0000617 addRegisterClass(MVT::v8i8, X86::VR64RegisterClass, false);
618 addRegisterClass(MVT::v4i16, X86::VR64RegisterClass, false);
619 addRegisterClass(MVT::v2i32, X86::VR64RegisterClass, false);
Chris Lattnere35d9842010-07-04 22:57:10 +0000620
Dale Johannesen76090172010-04-20 22:34:09 +0000621 addRegisterClass(MVT::v1i64, X86::VR64RegisterClass, false);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000622
Owen Anderson825b72b2009-08-11 20:47:22 +0000623 setOperationAction(ISD::ADD, MVT::v8i8, Legal);
624 setOperationAction(ISD::ADD, MVT::v4i16, Legal);
625 setOperationAction(ISD::ADD, MVT::v2i32, Legal);
626 setOperationAction(ISD::ADD, MVT::v1i64, Legal);
Bill Wendling2f88dcd2007-03-08 22:09:11 +0000627
Owen Anderson825b72b2009-08-11 20:47:22 +0000628 setOperationAction(ISD::SUB, MVT::v8i8, Legal);
629 setOperationAction(ISD::SUB, MVT::v4i16, Legal);
630 setOperationAction(ISD::SUB, MVT::v2i32, Legal);
631 setOperationAction(ISD::SUB, MVT::v1i64, Legal);
Bill Wendlingc1fb0472007-03-10 09:57:05 +0000632
Owen Anderson825b72b2009-08-11 20:47:22 +0000633 setOperationAction(ISD::MULHS, MVT::v4i16, Legal);
634 setOperationAction(ISD::MUL, MVT::v4i16, Legal);
Bill Wendling74027e92007-03-15 21:24:36 +0000635
Owen Anderson825b72b2009-08-11 20:47:22 +0000636 setOperationAction(ISD::AND, MVT::v8i8, Promote);
637 AddPromotedToType (ISD::AND, MVT::v8i8, MVT::v1i64);
638 setOperationAction(ISD::AND, MVT::v4i16, Promote);
639 AddPromotedToType (ISD::AND, MVT::v4i16, MVT::v1i64);
640 setOperationAction(ISD::AND, MVT::v2i32, Promote);
641 AddPromotedToType (ISD::AND, MVT::v2i32, MVT::v1i64);
642 setOperationAction(ISD::AND, MVT::v1i64, Legal);
Bill Wendling1b7a81d2007-03-16 09:44:46 +0000643
Owen Anderson825b72b2009-08-11 20:47:22 +0000644 setOperationAction(ISD::OR, MVT::v8i8, Promote);
645 AddPromotedToType (ISD::OR, MVT::v8i8, MVT::v1i64);
646 setOperationAction(ISD::OR, MVT::v4i16, Promote);
647 AddPromotedToType (ISD::OR, MVT::v4i16, MVT::v1i64);
648 setOperationAction(ISD::OR, MVT::v2i32, Promote);
649 AddPromotedToType (ISD::OR, MVT::v2i32, MVT::v1i64);
650 setOperationAction(ISD::OR, MVT::v1i64, Legal);
Bill Wendling1b7a81d2007-03-16 09:44:46 +0000651
Owen Anderson825b72b2009-08-11 20:47:22 +0000652 setOperationAction(ISD::XOR, MVT::v8i8, Promote);
653 AddPromotedToType (ISD::XOR, MVT::v8i8, MVT::v1i64);
654 setOperationAction(ISD::XOR, MVT::v4i16, Promote);
655 AddPromotedToType (ISD::XOR, MVT::v4i16, MVT::v1i64);
656 setOperationAction(ISD::XOR, MVT::v2i32, Promote);
657 AddPromotedToType (ISD::XOR, MVT::v2i32, MVT::v1i64);
658 setOperationAction(ISD::XOR, MVT::v1i64, Legal);
Bill Wendling1b7a81d2007-03-16 09:44:46 +0000659
Owen Anderson825b72b2009-08-11 20:47:22 +0000660 setOperationAction(ISD::LOAD, MVT::v8i8, Promote);
661 AddPromotedToType (ISD::LOAD, MVT::v8i8, MVT::v1i64);
662 setOperationAction(ISD::LOAD, MVT::v4i16, Promote);
663 AddPromotedToType (ISD::LOAD, MVT::v4i16, MVT::v1i64);
664 setOperationAction(ISD::LOAD, MVT::v2i32, Promote);
665 AddPromotedToType (ISD::LOAD, MVT::v2i32, MVT::v1i64);
Owen Anderson825b72b2009-08-11 20:47:22 +0000666 setOperationAction(ISD::LOAD, MVT::v1i64, Legal);
Bill Wendling2f88dcd2007-03-08 22:09:11 +0000667
Owen Anderson825b72b2009-08-11 20:47:22 +0000668 setOperationAction(ISD::BUILD_VECTOR, MVT::v8i8, Custom);
669 setOperationAction(ISD::BUILD_VECTOR, MVT::v4i16, Custom);
670 setOperationAction(ISD::BUILD_VECTOR, MVT::v2i32, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000671 setOperationAction(ISD::BUILD_VECTOR, MVT::v1i64, Custom);
Bill Wendlinga348c562007-03-22 18:42:45 +0000672
Owen Anderson825b72b2009-08-11 20:47:22 +0000673 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v8i8, Custom);
674 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4i16, Custom);
675 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2i32, Custom);
676 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v1i64, Custom);
Bill Wendling826f36f2007-03-28 00:57:11 +0000677
Owen Anderson825b72b2009-08-11 20:47:22 +0000678 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i8, Custom);
679 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4i16, Custom);
680 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v1i64, Custom);
Bill Wendling3180e202008-07-20 02:32:23 +0000681
Owen Anderson825b72b2009-08-11 20:47:22 +0000682 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i16, Custom);
Mon P Wang9e5ecb82008-12-12 01:25:51 +0000683
Owen Anderson825b72b2009-08-11 20:47:22 +0000684 setOperationAction(ISD::SELECT, MVT::v8i8, Promote);
685 setOperationAction(ISD::SELECT, MVT::v4i16, Promote);
686 setOperationAction(ISD::SELECT, MVT::v2i32, Promote);
687 setOperationAction(ISD::SELECT, MVT::v1i64, Custom);
688 setOperationAction(ISD::VSETCC, MVT::v8i8, Custom);
689 setOperationAction(ISD::VSETCC, MVT::v4i16, Custom);
690 setOperationAction(ISD::VSETCC, MVT::v2i32, Custom);
Dale Johannesen7d07b482010-05-21 00:52:33 +0000691
692 if (!X86ScalarSSEf64 && Subtarget->is64Bit()) {
693 setOperationAction(ISD::BIT_CONVERT, MVT::v8i8, Custom);
694 setOperationAction(ISD::BIT_CONVERT, MVT::v4i16, Custom);
695 setOperationAction(ISD::BIT_CONVERT, MVT::v2i32, Custom);
Dale Johannesen7d07b482010-05-21 00:52:33 +0000696 setOperationAction(ISD::BIT_CONVERT, MVT::v1i64, Custom);
697 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000698 }
699
Evan Cheng92722532009-03-26 23:06:32 +0000700 if (!UseSoftFloat && Subtarget->hasSSE1()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000701 addRegisterClass(MVT::v4f32, X86::VR128RegisterClass);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000702
Owen Anderson825b72b2009-08-11 20:47:22 +0000703 setOperationAction(ISD::FADD, MVT::v4f32, Legal);
704 setOperationAction(ISD::FSUB, MVT::v4f32, Legal);
705 setOperationAction(ISD::FMUL, MVT::v4f32, Legal);
706 setOperationAction(ISD::FDIV, MVT::v4f32, Legal);
707 setOperationAction(ISD::FSQRT, MVT::v4f32, Legal);
708 setOperationAction(ISD::FNEG, MVT::v4f32, Custom);
709 setOperationAction(ISD::LOAD, MVT::v4f32, Legal);
710 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f32, Custom);
711 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4f32, Custom);
712 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f32, Custom);
713 setOperationAction(ISD::SELECT, MVT::v4f32, Custom);
714 setOperationAction(ISD::VSETCC, MVT::v4f32, Custom);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000715 }
716
Evan Cheng92722532009-03-26 23:06:32 +0000717 if (!UseSoftFloat && Subtarget->hasSSE2()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000718 addRegisterClass(MVT::v2f64, X86::VR128RegisterClass);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000719
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000720 // FIXME: Unfortunately -soft-float and -no-implicit-float means XMM
721 // registers cannot be used even for integer operations.
Owen Anderson825b72b2009-08-11 20:47:22 +0000722 addRegisterClass(MVT::v16i8, X86::VR128RegisterClass);
723 addRegisterClass(MVT::v8i16, X86::VR128RegisterClass);
724 addRegisterClass(MVT::v4i32, X86::VR128RegisterClass);
725 addRegisterClass(MVT::v2i64, X86::VR128RegisterClass);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000726
Owen Anderson825b72b2009-08-11 20:47:22 +0000727 setOperationAction(ISD::ADD, MVT::v16i8, Legal);
728 setOperationAction(ISD::ADD, MVT::v8i16, Legal);
729 setOperationAction(ISD::ADD, MVT::v4i32, Legal);
730 setOperationAction(ISD::ADD, MVT::v2i64, Legal);
731 setOperationAction(ISD::MUL, MVT::v2i64, Custom);
732 setOperationAction(ISD::SUB, MVT::v16i8, Legal);
733 setOperationAction(ISD::SUB, MVT::v8i16, Legal);
734 setOperationAction(ISD::SUB, MVT::v4i32, Legal);
735 setOperationAction(ISD::SUB, MVT::v2i64, Legal);
736 setOperationAction(ISD::MUL, MVT::v8i16, Legal);
737 setOperationAction(ISD::FADD, MVT::v2f64, Legal);
738 setOperationAction(ISD::FSUB, MVT::v2f64, Legal);
739 setOperationAction(ISD::FMUL, MVT::v2f64, Legal);
740 setOperationAction(ISD::FDIV, MVT::v2f64, Legal);
741 setOperationAction(ISD::FSQRT, MVT::v2f64, Legal);
742 setOperationAction(ISD::FNEG, MVT::v2f64, Custom);
Evan Cheng2c3ae372006-04-12 21:21:57 +0000743
Owen Anderson825b72b2009-08-11 20:47:22 +0000744 setOperationAction(ISD::VSETCC, MVT::v2f64, Custom);
745 setOperationAction(ISD::VSETCC, MVT::v16i8, Custom);
746 setOperationAction(ISD::VSETCC, MVT::v8i16, Custom);
747 setOperationAction(ISD::VSETCC, MVT::v4i32, Custom);
Nate Begemanc2616e42008-05-12 20:34:32 +0000748
Owen Anderson825b72b2009-08-11 20:47:22 +0000749 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v16i8, Custom);
750 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i16, Custom);
751 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i16, Custom);
752 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i32, Custom);
753 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f32, Custom);
Evan Chengf7c378e2006-04-10 07:23:14 +0000754
Mon P Wangeb38ebf2010-01-24 00:05:03 +0000755 setOperationAction(ISD::CONCAT_VECTORS, MVT::v2f64, Custom);
756 setOperationAction(ISD::CONCAT_VECTORS, MVT::v2i64, Custom);
757 setOperationAction(ISD::CONCAT_VECTORS, MVT::v16i8, Custom);
758 setOperationAction(ISD::CONCAT_VECTORS, MVT::v8i16, Custom);
759 setOperationAction(ISD::CONCAT_VECTORS, MVT::v4i32, Custom);
760
Evan Cheng2c3ae372006-04-12 21:21:57 +0000761 // Custom lower build_vector, vector_shuffle, and extract_vector_elt.
Owen Anderson825b72b2009-08-11 20:47:22 +0000762 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v2i64; ++i) {
763 EVT VT = (MVT::SimpleValueType)i;
Nate Begeman844e0f92007-12-11 01:41:33 +0000764 // Do not attempt to custom lower non-power-of-2 vectors
Duncan Sands83ec4b62008-06-06 12:08:01 +0000765 if (!isPowerOf2_32(VT.getVectorNumElements()))
Nate Begeman844e0f92007-12-11 01:41:33 +0000766 continue;
David Greene9b9838d2009-06-29 16:47:10 +0000767 // Do not attempt to custom lower non-128-bit vectors
768 if (!VT.is128BitVector())
769 continue;
Owen Anderson825b72b2009-08-11 20:47:22 +0000770 setOperationAction(ISD::BUILD_VECTOR,
771 VT.getSimpleVT().SimpleTy, Custom);
772 setOperationAction(ISD::VECTOR_SHUFFLE,
773 VT.getSimpleVT().SimpleTy, Custom);
774 setOperationAction(ISD::EXTRACT_VECTOR_ELT,
775 VT.getSimpleVT().SimpleTy, Custom);
Evan Cheng2c3ae372006-04-12 21:21:57 +0000776 }
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000777
Owen Anderson825b72b2009-08-11 20:47:22 +0000778 setOperationAction(ISD::BUILD_VECTOR, MVT::v2f64, Custom);
779 setOperationAction(ISD::BUILD_VECTOR, MVT::v2i64, Custom);
780 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2f64, Custom);
781 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2i64, Custom);
782 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2f64, Custom);
783 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2f64, Custom);
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000784
Nate Begemancdd1eec2008-02-12 22:51:28 +0000785 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000786 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2i64, Custom);
787 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i64, Custom);
Nate Begemancdd1eec2008-02-12 22:51:28 +0000788 }
Evan Cheng2c3ae372006-04-12 21:21:57 +0000789
Anton Korobeynikov12c49af2006-11-21 00:01:06 +0000790 // Promote v16i8, v8i16, v4i32 load, select, and, or, xor to v2i64.
Owen Anderson825b72b2009-08-11 20:47:22 +0000791 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v2i64; i++) {
792 MVT::SimpleValueType SVT = (MVT::SimpleValueType)i;
Owen Andersone50ed302009-08-10 22:56:29 +0000793 EVT VT = SVT;
David Greene9b9838d2009-06-29 16:47:10 +0000794
795 // Do not attempt to promote non-128-bit vectors
Chris Lattner32b4b5a2010-07-05 05:53:14 +0000796 if (!VT.is128BitVector())
David Greene9b9838d2009-06-29 16:47:10 +0000797 continue;
Eric Christopher4bd24c22010-03-30 01:04:59 +0000798
Owen Andersond6662ad2009-08-10 20:46:15 +0000799 setOperationAction(ISD::AND, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000800 AddPromotedToType (ISD::AND, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000801 setOperationAction(ISD::OR, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000802 AddPromotedToType (ISD::OR, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000803 setOperationAction(ISD::XOR, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000804 AddPromotedToType (ISD::XOR, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000805 setOperationAction(ISD::LOAD, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000806 AddPromotedToType (ISD::LOAD, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000807 setOperationAction(ISD::SELECT, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000808 AddPromotedToType (ISD::SELECT, SVT, MVT::v2i64);
Evan Chengf7c378e2006-04-10 07:23:14 +0000809 }
Evan Cheng2c3ae372006-04-12 21:21:57 +0000810
Owen Anderson825b72b2009-08-11 20:47:22 +0000811 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Chris Lattnerd43d00c2008-01-24 08:07:48 +0000812
Evan Cheng2c3ae372006-04-12 21:21:57 +0000813 // Custom lower v2i64 and v2f64 selects.
Owen Anderson825b72b2009-08-11 20:47:22 +0000814 setOperationAction(ISD::LOAD, MVT::v2f64, Legal);
815 setOperationAction(ISD::LOAD, MVT::v2i64, Legal);
816 setOperationAction(ISD::SELECT, MVT::v2f64, Custom);
817 setOperationAction(ISD::SELECT, MVT::v2i64, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000818
Owen Anderson825b72b2009-08-11 20:47:22 +0000819 setOperationAction(ISD::FP_TO_SINT, MVT::v4i32, Legal);
820 setOperationAction(ISD::SINT_TO_FP, MVT::v4i32, Legal);
Eli Friedman23ef1052009-06-06 03:57:58 +0000821 if (!DisableMMX && Subtarget->hasMMX()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000822 setOperationAction(ISD::FP_TO_SINT, MVT::v2i32, Custom);
823 setOperationAction(ISD::SINT_TO_FP, MVT::v2i32, Custom);
Eli Friedman23ef1052009-06-06 03:57:58 +0000824 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000825 }
Evan Chengc7ce29b2009-02-13 22:36:38 +0000826
Nate Begeman14d12ca2008-02-11 04:19:36 +0000827 if (Subtarget->hasSSE41()) {
Dale Johannesen54feef22010-05-27 20:12:41 +0000828 setOperationAction(ISD::FFLOOR, MVT::f32, Legal);
829 setOperationAction(ISD::FCEIL, MVT::f32, Legal);
830 setOperationAction(ISD::FTRUNC, MVT::f32, Legal);
831 setOperationAction(ISD::FRINT, MVT::f32, Legal);
832 setOperationAction(ISD::FNEARBYINT, MVT::f32, Legal);
833 setOperationAction(ISD::FFLOOR, MVT::f64, Legal);
834 setOperationAction(ISD::FCEIL, MVT::f64, Legal);
835 setOperationAction(ISD::FTRUNC, MVT::f64, Legal);
836 setOperationAction(ISD::FRINT, MVT::f64, Legal);
837 setOperationAction(ISD::FNEARBYINT, MVT::f64, Legal);
838
Nate Begeman14d12ca2008-02-11 04:19:36 +0000839 // FIXME: Do we need to handle scalar-to-vector here?
Owen Anderson825b72b2009-08-11 20:47:22 +0000840 setOperationAction(ISD::MUL, MVT::v4i32, Legal);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000841
Nate Begemanbdcb5af2010-07-27 22:37:06 +0000842 // Can turn SHL into an integer multiply.
843 setOperationAction(ISD::SHL, MVT::v4i32, Custom);
Nate Begeman51409212010-07-28 00:21:48 +0000844 setOperationAction(ISD::SHL, MVT::v16i8, Custom);
Nate Begemanbdcb5af2010-07-27 22:37:06 +0000845
Nate Begeman14d12ca2008-02-11 04:19:36 +0000846 // i8 and i16 vectors are custom , because the source register and source
847 // source memory operand types are not the same width. f32 vectors are
848 // custom since the immediate controlling the insert encodes additional
849 // information.
Owen Anderson825b72b2009-08-11 20:47:22 +0000850 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v16i8, Custom);
851 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i16, Custom);
852 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i32, Custom);
853 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f32, Custom);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000854
Owen Anderson825b72b2009-08-11 20:47:22 +0000855 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v16i8, Custom);
856 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v8i16, Custom);
857 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4i32, Custom);
858 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f32, Custom);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000859
860 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000861 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2i64, Legal);
862 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i64, Legal);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000863 }
864 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000865
Nate Begeman30a0de92008-07-17 16:51:19 +0000866 if (Subtarget->hasSSE42()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000867 setOperationAction(ISD::VSETCC, MVT::v2i64, Custom);
Nate Begeman30a0de92008-07-17 16:51:19 +0000868 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000869
David Greene9b9838d2009-06-29 16:47:10 +0000870 if (!UseSoftFloat && Subtarget->hasAVX()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000871 addRegisterClass(MVT::v8f32, X86::VR256RegisterClass);
872 addRegisterClass(MVT::v4f64, X86::VR256RegisterClass);
873 addRegisterClass(MVT::v8i32, X86::VR256RegisterClass);
874 addRegisterClass(MVT::v4i64, X86::VR256RegisterClass);
Bruno Cardoso Lopes405f11b2010-08-10 01:43:16 +0000875 addRegisterClass(MVT::v32i8, X86::VR256RegisterClass);
David Greened94c1012009-06-29 22:50:51 +0000876
Owen Anderson825b72b2009-08-11 20:47:22 +0000877 setOperationAction(ISD::LOAD, MVT::v8f32, Legal);
878 setOperationAction(ISD::LOAD, MVT::v8i32, Legal);
879 setOperationAction(ISD::LOAD, MVT::v4f64, Legal);
880 setOperationAction(ISD::LOAD, MVT::v4i64, Legal);
881 setOperationAction(ISD::FADD, MVT::v8f32, Legal);
882 setOperationAction(ISD::FSUB, MVT::v8f32, Legal);
883 setOperationAction(ISD::FMUL, MVT::v8f32, Legal);
884 setOperationAction(ISD::FDIV, MVT::v8f32, Legal);
885 setOperationAction(ISD::FSQRT, MVT::v8f32, Legal);
886 setOperationAction(ISD::FNEG, MVT::v8f32, Custom);
Bruno Cardoso Lopes8c05a852010-08-12 02:06:36 +0000887 setOperationAction(ISD::BUILD_VECTOR, MVT::v8f32, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000888 //setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v8f32, Custom);
889 //setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v8f32, Custom);
890 //setOperationAction(ISD::SELECT, MVT::v8f32, Custom);
891 //setOperationAction(ISD::VSETCC, MVT::v8f32, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000892
893 // Operations to consider commented out -v16i16 v32i8
Owen Anderson825b72b2009-08-11 20:47:22 +0000894 //setOperationAction(ISD::ADD, MVT::v16i16, Legal);
895 setOperationAction(ISD::ADD, MVT::v8i32, Custom);
896 setOperationAction(ISD::ADD, MVT::v4i64, Custom);
897 //setOperationAction(ISD::SUB, MVT::v32i8, Legal);
898 //setOperationAction(ISD::SUB, MVT::v16i16, Legal);
899 setOperationAction(ISD::SUB, MVT::v8i32, Custom);
900 setOperationAction(ISD::SUB, MVT::v4i64, Custom);
901 //setOperationAction(ISD::MUL, MVT::v16i16, Legal);
902 setOperationAction(ISD::FADD, MVT::v4f64, Legal);
903 setOperationAction(ISD::FSUB, MVT::v4f64, Legal);
904 setOperationAction(ISD::FMUL, MVT::v4f64, Legal);
905 setOperationAction(ISD::FDIV, MVT::v4f64, Legal);
906 setOperationAction(ISD::FSQRT, MVT::v4f64, Legal);
907 setOperationAction(ISD::FNEG, MVT::v4f64, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000908
Owen Anderson825b72b2009-08-11 20:47:22 +0000909 setOperationAction(ISD::VSETCC, MVT::v4f64, Custom);
910 // setOperationAction(ISD::VSETCC, MVT::v32i8, Custom);
911 // setOperationAction(ISD::VSETCC, MVT::v16i16, Custom);
912 setOperationAction(ISD::VSETCC, MVT::v8i32, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000913
Owen Anderson825b72b2009-08-11 20:47:22 +0000914 // setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v32i8, Custom);
915 // setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v16i16, Custom);
916 // setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v16i16, Custom);
917 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i32, Custom);
918 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8f32, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000919
Owen Anderson825b72b2009-08-11 20:47:22 +0000920 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f64, Custom);
921 setOperationAction(ISD::BUILD_VECTOR, MVT::v4i64, Custom);
922 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4f64, Custom);
923 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4i64, Custom);
924 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f64, Custom);
925 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f64, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000926
927#if 0
928 // Not sure we want to do this since there are no 256-bit integer
929 // operations in AVX
930
931 // Custom lower build_vector, vector_shuffle, and extract_vector_elt.
932 // This includes 256-bit vectors
Owen Anderson825b72b2009-08-11 20:47:22 +0000933 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v4i64; ++i) {
934 EVT VT = (MVT::SimpleValueType)i;
David Greene9b9838d2009-06-29 16:47:10 +0000935
936 // Do not attempt to custom lower non-power-of-2 vectors
937 if (!isPowerOf2_32(VT.getVectorNumElements()))
938 continue;
939
940 setOperationAction(ISD::BUILD_VECTOR, VT, Custom);
941 setOperationAction(ISD::VECTOR_SHUFFLE, VT, Custom);
942 setOperationAction(ISD::EXTRACT_VECTOR_ELT, VT, Custom);
943 }
944
945 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000946 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i64, Custom);
947 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4i64, Custom);
Eric Christopherfd179292009-08-27 18:07:15 +0000948 }
David Greene9b9838d2009-06-29 16:47:10 +0000949#endif
950
951#if 0
952 // Not sure we want to do this since there are no 256-bit integer
953 // operations in AVX
954
955 // Promote v32i8, v16i16, v8i32 load, select, and, or, xor to v4i64.
956 // Including 256-bit vectors
Owen Anderson825b72b2009-08-11 20:47:22 +0000957 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v4i64; i++) {
958 EVT VT = (MVT::SimpleValueType)i;
David Greene9b9838d2009-06-29 16:47:10 +0000959
960 if (!VT.is256BitVector()) {
961 continue;
962 }
963 setOperationAction(ISD::AND, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000964 AddPromotedToType (ISD::AND, VT, MVT::v4i64);
David Greene9b9838d2009-06-29 16:47:10 +0000965 setOperationAction(ISD::OR, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000966 AddPromotedToType (ISD::OR, VT, MVT::v4i64);
David Greene9b9838d2009-06-29 16:47:10 +0000967 setOperationAction(ISD::XOR, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000968 AddPromotedToType (ISD::XOR, VT, MVT::v4i64);
David Greene9b9838d2009-06-29 16:47:10 +0000969 setOperationAction(ISD::LOAD, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000970 AddPromotedToType (ISD::LOAD, VT, MVT::v4i64);
David Greene9b9838d2009-06-29 16:47:10 +0000971 setOperationAction(ISD::SELECT, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000972 AddPromotedToType (ISD::SELECT, VT, MVT::v4i64);
David Greene9b9838d2009-06-29 16:47:10 +0000973 }
974
Owen Anderson825b72b2009-08-11 20:47:22 +0000975 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
David Greene9b9838d2009-06-29 16:47:10 +0000976#endif
977 }
978
Evan Cheng6be2c582006-04-05 23:38:46 +0000979 // We want to custom lower some of our intrinsics.
Owen Anderson825b72b2009-08-11 20:47:22 +0000980 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
Evan Cheng6be2c582006-04-05 23:38:46 +0000981
Bill Wendling74c37652008-12-09 22:08:41 +0000982 // Add/Sub/Mul with overflow operations are custom lowered.
Owen Anderson825b72b2009-08-11 20:47:22 +0000983 setOperationAction(ISD::SADDO, MVT::i32, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000984 setOperationAction(ISD::UADDO, MVT::i32, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000985 setOperationAction(ISD::SSUBO, MVT::i32, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000986 setOperationAction(ISD::USUBO, MVT::i32, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000987 setOperationAction(ISD::SMULO, MVT::i32, Custom);
Dan Gohman71c62a22010-06-02 19:13:40 +0000988
Eli Friedman962f5492010-06-02 19:35:46 +0000989 // Only custom-lower 64-bit SADDO and friends on 64-bit because we don't
990 // handle type legalization for these operations here.
Dan Gohman71c62a22010-06-02 19:13:40 +0000991 //
Eli Friedman962f5492010-06-02 19:35:46 +0000992 // FIXME: We really should do custom legalization for addition and
993 // subtraction on x86-32 once PR3203 is fixed. We really can't do much better
994 // than generic legalization for 64-bit multiplication-with-overflow, though.
Eli Friedmana993f0a2010-06-02 00:27:18 +0000995 if (Subtarget->is64Bit()) {
996 setOperationAction(ISD::SADDO, MVT::i64, Custom);
997 setOperationAction(ISD::UADDO, MVT::i64, Custom);
998 setOperationAction(ISD::SSUBO, MVT::i64, Custom);
999 setOperationAction(ISD::USUBO, MVT::i64, Custom);
1000 setOperationAction(ISD::SMULO, MVT::i64, Custom);
1001 }
Bill Wendling41ea7e72008-11-24 19:21:46 +00001002
Evan Chengd54f2d52009-03-31 19:38:51 +00001003 if (!Subtarget->is64Bit()) {
1004 // These libcalls are not available in 32-bit.
1005 setLibcallName(RTLIB::SHL_I128, 0);
1006 setLibcallName(RTLIB::SRL_I128, 0);
1007 setLibcallName(RTLIB::SRA_I128, 0);
1008 }
1009
Evan Cheng206ee9d2006-07-07 08:33:52 +00001010 // We have target-specific dag combine patterns for the following nodes:
1011 setTargetDAGCombine(ISD::VECTOR_SHUFFLE);
Dan Gohman1bbf72b2010-03-15 23:23:03 +00001012 setTargetDAGCombine(ISD::EXTRACT_VECTOR_ELT);
Evan Chengd880b972008-05-09 21:53:03 +00001013 setTargetDAGCombine(ISD::BUILD_VECTOR);
Chris Lattner83e6c992006-10-04 06:57:07 +00001014 setTargetDAGCombine(ISD::SELECT);
Nate Begeman740ab032009-01-26 00:52:55 +00001015 setTargetDAGCombine(ISD::SHL);
1016 setTargetDAGCombine(ISD::SRA);
1017 setTargetDAGCombine(ISD::SRL);
Evan Cheng760d1942010-01-04 21:22:48 +00001018 setTargetDAGCombine(ISD::OR);
Chris Lattner149a4e52008-02-22 02:09:43 +00001019 setTargetDAGCombine(ISD::STORE);
Evan Cheng2e489c42009-12-16 00:53:11 +00001020 setTargetDAGCombine(ISD::ZERO_EXTEND);
Evan Cheng0b0cd912009-03-28 05:57:29 +00001021 if (Subtarget->is64Bit())
1022 setTargetDAGCombine(ISD::MUL);
Evan Cheng206ee9d2006-07-07 08:33:52 +00001023
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001024 computeRegisterProperties();
1025
Evan Cheng87ed7162006-02-14 08:25:08 +00001026 // FIXME: These should be based on subtarget info. Plus, the values should
1027 // be smaller when we are in optimizing for size mode.
Dan Gohman87060f52008-06-30 21:00:56 +00001028 maxStoresPerMemset = 16; // For @llvm.memset -> sequence of stores
Evan Cheng255f20f2010-04-01 06:04:33 +00001029 maxStoresPerMemcpy = 8; // For @llvm.memcpy -> sequence of stores
Dan Gohman87060f52008-06-30 21:00:56 +00001030 maxStoresPerMemmove = 3; // For @llvm.memmove -> sequence of stores
Evan Chengfb8075d2008-02-28 00:43:03 +00001031 setPrefLoopAlignment(16);
Evan Cheng6ebf7bc2009-05-13 21:42:09 +00001032 benefitFromCodePlacementOpt = true;
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001033}
1034
Scott Michel5b8f82e2008-03-10 15:42:14 +00001035
Owen Anderson825b72b2009-08-11 20:47:22 +00001036MVT::SimpleValueType X86TargetLowering::getSetCCResultType(EVT VT) const {
1037 return MVT::i8;
Scott Michel5b8f82e2008-03-10 15:42:14 +00001038}
1039
1040
Evan Cheng29286502008-01-23 23:17:41 +00001041/// getMaxByValAlign - Helper for getByValTypeAlignment to determine
1042/// the desired ByVal argument alignment.
1043static void getMaxByValAlign(const Type *Ty, unsigned &MaxAlign) {
1044 if (MaxAlign == 16)
1045 return;
1046 if (const VectorType *VTy = dyn_cast<VectorType>(Ty)) {
1047 if (VTy->getBitWidth() == 128)
1048 MaxAlign = 16;
Evan Cheng29286502008-01-23 23:17:41 +00001049 } else if (const ArrayType *ATy = dyn_cast<ArrayType>(Ty)) {
1050 unsigned EltAlign = 0;
1051 getMaxByValAlign(ATy->getElementType(), EltAlign);
1052 if (EltAlign > MaxAlign)
1053 MaxAlign = EltAlign;
1054 } else if (const StructType *STy = dyn_cast<StructType>(Ty)) {
1055 for (unsigned i = 0, e = STy->getNumElements(); i != e; ++i) {
1056 unsigned EltAlign = 0;
1057 getMaxByValAlign(STy->getElementType(i), EltAlign);
1058 if (EltAlign > MaxAlign)
1059 MaxAlign = EltAlign;
1060 if (MaxAlign == 16)
1061 break;
1062 }
1063 }
1064 return;
1065}
1066
1067/// getByValTypeAlignment - Return the desired alignment for ByVal aggregate
1068/// function arguments in the caller parameter area. For X86, aggregates
Dale Johannesen0c191872008-02-08 19:48:20 +00001069/// that contain SSE vectors are placed at 16-byte boundaries while the rest
1070/// are at 4-byte boundaries.
Evan Cheng29286502008-01-23 23:17:41 +00001071unsigned X86TargetLowering::getByValTypeAlignment(const Type *Ty) const {
Evan Cheng1887c1c2008-08-21 21:00:15 +00001072 if (Subtarget->is64Bit()) {
1073 // Max of 8 and alignment of type.
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00001074 unsigned TyAlign = TD->getABITypeAlignment(Ty);
Evan Cheng1887c1c2008-08-21 21:00:15 +00001075 if (TyAlign > 8)
1076 return TyAlign;
1077 return 8;
1078 }
1079
Evan Cheng29286502008-01-23 23:17:41 +00001080 unsigned Align = 4;
Dale Johannesen0c191872008-02-08 19:48:20 +00001081 if (Subtarget->hasSSE1())
1082 getMaxByValAlign(Ty, Align);
Evan Cheng29286502008-01-23 23:17:41 +00001083 return Align;
1084}
Chris Lattner2b02a442007-02-25 08:29:00 +00001085
Evan Chengf0df0312008-05-15 08:39:06 +00001086/// getOptimalMemOpType - Returns the target specific optimal type for load
Evan Chengc3b0c342010-04-08 07:37:57 +00001087/// and store operations as a result of memset, memcpy, and memmove
1088/// lowering. If DstAlign is zero that means it's safe to destination
1089/// alignment can satisfy any constraint. Similarly if SrcAlign is zero it
1090/// means there isn't a need to check it against alignment requirement,
1091/// probably because the source does not need to be loaded. If
1092/// 'NonScalarIntSafe' is true, that means it's safe to return a
1093/// non-scalar-integer type, e.g. empty string source, constant, or loaded
1094/// from memory. 'MemcpyStrSrc' indicates whether the memcpy source is
1095/// constant so it does not need to be loaded.
Dan Gohman37f32ee2010-04-16 20:11:05 +00001096/// It returns EVT::Other if the type should be determined using generic
1097/// target-independent logic.
Owen Andersone50ed302009-08-10 22:56:29 +00001098EVT
Evan Cheng255f20f2010-04-01 06:04:33 +00001099X86TargetLowering::getOptimalMemOpType(uint64_t Size,
1100 unsigned DstAlign, unsigned SrcAlign,
Evan Chengf28f8bc2010-04-02 19:36:14 +00001101 bool NonScalarIntSafe,
Evan Chengc3b0c342010-04-08 07:37:57 +00001102 bool MemcpyStrSrc,
Dan Gohman37f32ee2010-04-16 20:11:05 +00001103 MachineFunction &MF) const {
Chris Lattner4002a1b2008-10-28 05:49:35 +00001104 // FIXME: This turns off use of xmm stores for memset/memcpy on targets like
1105 // linux. This is because the stack realignment code can't handle certain
1106 // cases like PR2962. This should be removed when PR2962 is fixed.
Dan Gohman37f32ee2010-04-16 20:11:05 +00001107 const Function *F = MF.getFunction();
Evan Chengf28f8bc2010-04-02 19:36:14 +00001108 if (NonScalarIntSafe &&
1109 !F->hasFnAttr(Attribute::NoImplicitFloat)) {
Evan Cheng255f20f2010-04-01 06:04:33 +00001110 if (Size >= 16 &&
1111 (Subtarget->isUnalignedMemAccessFast() ||
Chandler Carruthae1d41c2010-04-02 01:31:24 +00001112 ((DstAlign == 0 || DstAlign >= 16) &&
1113 (SrcAlign == 0 || SrcAlign >= 16))) &&
Evan Cheng255f20f2010-04-01 06:04:33 +00001114 Subtarget->getStackAlignment() >= 16) {
1115 if (Subtarget->hasSSE2())
1116 return MVT::v4i32;
Evan Chengf28f8bc2010-04-02 19:36:14 +00001117 if (Subtarget->hasSSE1())
Evan Cheng255f20f2010-04-01 06:04:33 +00001118 return MVT::v4f32;
Evan Chengc3b0c342010-04-08 07:37:57 +00001119 } else if (!MemcpyStrSrc && Size >= 8 &&
Evan Cheng3ea97552010-04-01 20:27:45 +00001120 !Subtarget->is64Bit() &&
Evan Cheng255f20f2010-04-01 06:04:33 +00001121 Subtarget->getStackAlignment() >= 8 &&
Evan Chengc3b0c342010-04-08 07:37:57 +00001122 Subtarget->hasSSE2()) {
1123 // Do not use f64 to lower memcpy if source is string constant. It's
1124 // better to use i32 to avoid the loads.
Evan Cheng255f20f2010-04-01 06:04:33 +00001125 return MVT::f64;
Evan Chengc3b0c342010-04-08 07:37:57 +00001126 }
Chris Lattner4002a1b2008-10-28 05:49:35 +00001127 }
Evan Chengf0df0312008-05-15 08:39:06 +00001128 if (Subtarget->is64Bit() && Size >= 8)
Owen Anderson825b72b2009-08-11 20:47:22 +00001129 return MVT::i64;
1130 return MVT::i32;
Evan Chengf0df0312008-05-15 08:39:06 +00001131}
1132
Chris Lattner5e1df8d2010-01-25 23:38:14 +00001133/// getJumpTableEncoding - Return the entry encoding for a jump table in the
1134/// current function. The returned value is a member of the
1135/// MachineJumpTableInfo::JTEntryKind enum.
1136unsigned X86TargetLowering::getJumpTableEncoding() const {
1137 // In GOT pic mode, each entry in the jump table is emitted as a @GOTOFF
1138 // symbol.
1139 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
1140 Subtarget->isPICStyleGOT())
Chris Lattnerc64daab2010-01-26 05:02:42 +00001141 return MachineJumpTableInfo::EK_Custom32;
Chris Lattner5e1df8d2010-01-25 23:38:14 +00001142
1143 // Otherwise, use the normal jump table encoding heuristics.
1144 return TargetLowering::getJumpTableEncoding();
1145}
1146
Chris Lattner589c6f62010-01-26 06:28:43 +00001147/// getPICBaseSymbol - Return the X86-32 PIC base.
1148MCSymbol *
1149X86TargetLowering::getPICBaseSymbol(const MachineFunction *MF,
1150 MCContext &Ctx) const {
1151 const MCAsmInfo &MAI = *getTargetMachine().getMCAsmInfo();
Chris Lattner9b97a732010-03-30 18:10:53 +00001152 return Ctx.GetOrCreateSymbol(Twine(MAI.getPrivateGlobalPrefix())+
1153 Twine(MF->getFunctionNumber())+"$pb");
Chris Lattner589c6f62010-01-26 06:28:43 +00001154}
1155
1156
Chris Lattnerc64daab2010-01-26 05:02:42 +00001157const MCExpr *
1158X86TargetLowering::LowerCustomJumpTableEntry(const MachineJumpTableInfo *MJTI,
1159 const MachineBasicBlock *MBB,
1160 unsigned uid,MCContext &Ctx) const{
1161 assert(getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
1162 Subtarget->isPICStyleGOT());
1163 // In 32-bit ELF systems, our jump table entries are formed with @GOTOFF
1164 // entries.
Daniel Dunbar4e815f82010-03-15 23:51:06 +00001165 return MCSymbolRefExpr::Create(MBB->getSymbol(),
1166 MCSymbolRefExpr::VK_GOTOFF, Ctx);
Chris Lattnerc64daab2010-01-26 05:02:42 +00001167}
1168
Evan Chengcc415862007-11-09 01:32:10 +00001169/// getPICJumpTableRelocaBase - Returns relocation base for the given PIC
1170/// jumptable.
Dan Gohman475871a2008-07-27 21:46:04 +00001171SDValue X86TargetLowering::getPICJumpTableRelocBase(SDValue Table,
Chris Lattner589c6f62010-01-26 06:28:43 +00001172 SelectionDAG &DAG) const {
Chris Lattnere4df7562009-07-09 03:15:51 +00001173 if (!Subtarget->is64Bit())
Dale Johannesenb300d2a2009-02-07 00:55:49 +00001174 // This doesn't have DebugLoc associated with it, but is not really the
1175 // same as a Register.
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00001176 return DAG.getNode(X86ISD::GlobalBaseReg, DebugLoc(), getPointerTy());
Evan Chengcc415862007-11-09 01:32:10 +00001177 return Table;
1178}
1179
Chris Lattner589c6f62010-01-26 06:28:43 +00001180/// getPICJumpTableRelocBaseExpr - This returns the relocation base for the
1181/// given PIC jumptable, the same as getPICJumpTableRelocBase, but as an
1182/// MCExpr.
1183const MCExpr *X86TargetLowering::
1184getPICJumpTableRelocBaseExpr(const MachineFunction *MF, unsigned JTI,
1185 MCContext &Ctx) const {
1186 // X86-64 uses RIP relative addressing based on the jump table label.
1187 if (Subtarget->isPICStyleRIPRel())
1188 return TargetLowering::getPICJumpTableRelocBaseExpr(MF, JTI, Ctx);
1189
1190 // Otherwise, the reference is relative to the PIC base.
1191 return MCSymbolRefExpr::Create(getPICBaseSymbol(MF, Ctx), Ctx);
1192}
1193
Bill Wendlingb4202b82009-07-01 18:50:55 +00001194/// getFunctionAlignment - Return the Log2 alignment of this function.
Bill Wendling20c568f2009-06-30 22:38:32 +00001195unsigned X86TargetLowering::getFunctionAlignment(const Function *F) const {
Dan Gohman25103a22009-08-18 00:20:06 +00001196 return F->hasFnAttr(Attribute::OptimizeForSize) ? 0 : 4;
Bill Wendling20c568f2009-06-30 22:38:32 +00001197}
1198
Evan Chengdee81012010-07-26 21:50:05 +00001199std::pair<const TargetRegisterClass*, uint8_t>
1200X86TargetLowering::findRepresentativeClass(EVT VT) const{
1201 const TargetRegisterClass *RRC = 0;
1202 uint8_t Cost = 1;
1203 switch (VT.getSimpleVT().SimpleTy) {
1204 default:
1205 return TargetLowering::findRepresentativeClass(VT);
1206 case MVT::i8: case MVT::i16: case MVT::i32: case MVT::i64:
1207 RRC = (Subtarget->is64Bit()
1208 ? X86::GR64RegisterClass : X86::GR32RegisterClass);
1209 break;
1210 case MVT::v8i8: case MVT::v4i16:
1211 case MVT::v2i32: case MVT::v1i64:
1212 RRC = X86::VR64RegisterClass;
1213 break;
1214 case MVT::f32: case MVT::f64:
1215 case MVT::v16i8: case MVT::v8i16: case MVT::v4i32: case MVT::v2i64:
1216 case MVT::v4f32: case MVT::v2f64:
1217 case MVT::v32i8: case MVT::v8i32: case MVT::v4i64: case MVT::v8f32:
1218 case MVT::v4f64:
1219 RRC = X86::VR128RegisterClass;
1220 break;
1221 }
1222 return std::make_pair(RRC, Cost);
1223}
1224
Evan Cheng70017e42010-07-24 00:39:05 +00001225unsigned
1226X86TargetLowering::getRegPressureLimit(const TargetRegisterClass *RC,
1227 MachineFunction &MF) const {
1228 unsigned FPDiff = RegInfo->hasFP(MF) ? 1 : 0;
1229 switch (RC->getID()) {
1230 default:
1231 return 0;
1232 case X86::GR32RegClassID:
1233 return 4 - FPDiff;
1234 case X86::GR64RegClassID:
1235 return 8 - FPDiff;
1236 case X86::VR128RegClassID:
1237 return Subtarget->is64Bit() ? 10 : 4;
1238 case X86::VR64RegClassID:
1239 return 4;
1240 }
1241}
1242
Eric Christopherf7a0c7b2010-07-06 05:18:56 +00001243bool X86TargetLowering::getStackCookieLocation(unsigned &AddressSpace,
1244 unsigned &Offset) const {
1245 if (!Subtarget->isTargetLinux())
1246 return false;
1247
1248 if (Subtarget->is64Bit()) {
1249 // %fs:0x28, unless we're using a Kernel code model, in which case it's %gs:
1250 Offset = 0x28;
1251 if (getTargetMachine().getCodeModel() == CodeModel::Kernel)
1252 AddressSpace = 256;
1253 else
1254 AddressSpace = 257;
1255 } else {
1256 // %gs:0x14 on i386
1257 Offset = 0x14;
1258 AddressSpace = 256;
1259 }
1260 return true;
1261}
1262
1263
Chris Lattner2b02a442007-02-25 08:29:00 +00001264//===----------------------------------------------------------------------===//
1265// Return Value Calling Convention Implementation
1266//===----------------------------------------------------------------------===//
1267
Chris Lattner59ed56b2007-02-28 04:55:35 +00001268#include "X86GenCallingConv.inc"
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001269
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +00001270bool
1271X86TargetLowering::CanLowerReturn(CallingConv::ID CallConv, bool isVarArg,
Dan Gohman84023e02010-07-10 09:00:22 +00001272 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9af33c2010-07-06 22:19:37 +00001273 LLVMContext &Context) const {
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +00001274 SmallVector<CCValAssign, 16> RVLocs;
1275 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
Dan Gohmanc9af33c2010-07-06 22:19:37 +00001276 RVLocs, Context);
Dan Gohman84023e02010-07-10 09:00:22 +00001277 return CCInfo.CheckReturn(Outs, RetCC_X86);
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +00001278}
1279
Dan Gohman98ca4f22009-08-05 01:29:28 +00001280SDValue
1281X86TargetLowering::LowerReturn(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001282 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001283 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00001284 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohmand858e902010-04-17 15:26:15 +00001285 DebugLoc dl, SelectionDAG &DAG) const {
Dan Gohman1e93df62010-04-17 14:41:14 +00001286 MachineFunction &MF = DAG.getMachineFunction();
1287 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
Scott Michelfdc40a02009-02-17 22:15:04 +00001288
Chris Lattner9774c912007-02-27 05:28:59 +00001289 SmallVector<CCValAssign, 16> RVLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001290 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
1291 RVLocs, *DAG.getContext());
1292 CCInfo.AnalyzeReturn(Outs, RetCC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00001293
Evan Chengdcea1632010-02-04 02:40:39 +00001294 // Add the regs to the liveout set for the function.
1295 MachineRegisterInfo &MRI = DAG.getMachineFunction().getRegInfo();
1296 for (unsigned i = 0; i != RVLocs.size(); ++i)
1297 if (RVLocs[i].isRegLoc() && !MRI.isLiveOut(RVLocs[i].getLocReg()))
1298 MRI.addLiveOut(RVLocs[i].getLocReg());
Scott Michelfdc40a02009-02-17 22:15:04 +00001299
Dan Gohman475871a2008-07-27 21:46:04 +00001300 SDValue Flag;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001301
Dan Gohman475871a2008-07-27 21:46:04 +00001302 SmallVector<SDValue, 6> RetOps;
Chris Lattner447ff682008-03-11 03:23:40 +00001303 RetOps.push_back(Chain); // Operand #0 = Chain (updated below)
1304 // Operand #1 = Bytes To Pop
Dan Gohman1e93df62010-04-17 14:41:14 +00001305 RetOps.push_back(DAG.getTargetConstant(FuncInfo->getBytesToPopOnReturn(),
1306 MVT::i16));
Scott Michelfdc40a02009-02-17 22:15:04 +00001307
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001308 // Copy the result values into the output registers.
Chris Lattner8e6da152008-03-10 21:08:41 +00001309 for (unsigned i = 0; i != RVLocs.size(); ++i) {
1310 CCValAssign &VA = RVLocs[i];
1311 assert(VA.isRegLoc() && "Can only return in registers!");
Dan Gohmanc9403652010-07-07 15:54:55 +00001312 SDValue ValToCopy = OutVals[i];
Dale Johannesenc76d23f2010-07-23 00:30:35 +00001313 EVT ValVT = ValToCopy.getValueType();
1314
1315 // If this is x86-64, and we disabled SSE, we can't return FP values
1316 if ((ValVT == MVT::f32 || ValVT == MVT::f64) &&
1317 (Subtarget->is64Bit() && !Subtarget->hasSSE1())) {
1318 report_fatal_error("SSE register return with SSE disabled");
1319 }
1320 // Likewise we can't return F64 values with SSE1 only. gcc does so, but
1321 // llvm-gcc has never done it right and no one has noticed, so this
1322 // should be OK for now.
1323 if (ValVT == MVT::f64 &&
Chris Lattner83069682010-08-26 05:51:22 +00001324 (Subtarget->is64Bit() && !Subtarget->hasSSE2()))
Dale Johannesenc76d23f2010-07-23 00:30:35 +00001325 report_fatal_error("SSE2 register return with SSE2 disabled");
Scott Michelfdc40a02009-02-17 22:15:04 +00001326
Chris Lattner447ff682008-03-11 03:23:40 +00001327 // Returns in ST0/ST1 are handled specially: these are pushed as operands to
1328 // the RET instruction and handled by the FP Stackifier.
Dan Gohman37eed792009-02-04 17:28:58 +00001329 if (VA.getLocReg() == X86::ST0 ||
1330 VA.getLocReg() == X86::ST1) {
Chris Lattner447ff682008-03-11 03:23:40 +00001331 // If this is a copy from an xmm register to ST(0), use an FPExtend to
1332 // change the value to the FP stack register class.
Dan Gohman37eed792009-02-04 17:28:58 +00001333 if (isScalarFPTypeInSSEReg(VA.getValVT()))
Owen Anderson825b72b2009-08-11 20:47:22 +00001334 ValToCopy = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f80, ValToCopy);
Chris Lattner447ff682008-03-11 03:23:40 +00001335 RetOps.push_back(ValToCopy);
1336 // Don't emit a copytoreg.
1337 continue;
1338 }
Dale Johannesena68f9012008-06-24 22:01:44 +00001339
Evan Cheng242b38b2009-02-23 09:03:22 +00001340 // 64-bit vector (MMX) values are returned in XMM0 / XMM1 except for v1i64
1341 // which is returned in RAX / RDX.
Evan Cheng6140a8b2009-02-22 08:05:12 +00001342 if (Subtarget->is64Bit()) {
Evan Cheng242b38b2009-02-23 09:03:22 +00001343 if (ValVT.isVector() && ValVT.getSizeInBits() == 64) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001344 ValToCopy = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i64, ValToCopy);
Chris Lattner97a2a562010-08-26 05:24:29 +00001345 if (VA.getLocReg() == X86::XMM0 || VA.getLocReg() == X86::XMM1) {
Eric Christopher90eb4022010-07-22 00:26:08 +00001346 ValToCopy = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i64,
1347 ValToCopy);
Chris Lattner97a2a562010-08-26 05:24:29 +00001348
1349 // If we don't have SSE2 available, convert to v4f32 so the generated
1350 // register is legal.
1351 if (!Subtarget->hasSSE2())
1352 ValToCopy = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v4f32,ValToCopy);
1353 }
Evan Cheng242b38b2009-02-23 09:03:22 +00001354 }
Evan Cheng6140a8b2009-02-22 08:05:12 +00001355 }
Chris Lattner97a2a562010-08-26 05:24:29 +00001356
Dale Johannesendd64c412009-02-04 00:33:20 +00001357 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), ValToCopy, Flag);
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001358 Flag = Chain.getValue(1);
1359 }
Dan Gohman61a92132008-04-21 23:59:07 +00001360
1361 // The x86-64 ABI for returning structs by value requires that we copy
1362 // the sret argument into %rax for the return. We saved the argument into
1363 // a virtual register in the entry block, so now we copy the value out
1364 // and into %rax.
1365 if (Subtarget->is64Bit() &&
1366 DAG.getMachineFunction().getFunction()->hasStructRetAttr()) {
1367 MachineFunction &MF = DAG.getMachineFunction();
1368 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
1369 unsigned Reg = FuncInfo->getSRetReturnReg();
Zhongxing Xuc2798a12010-05-26 08:10:02 +00001370 assert(Reg &&
1371 "SRetReturnReg should have been set in LowerFormalArguments().");
Dale Johannesendd64c412009-02-04 00:33:20 +00001372 SDValue Val = DAG.getCopyFromReg(Chain, dl, Reg, getPointerTy());
Dan Gohman61a92132008-04-21 23:59:07 +00001373
Dale Johannesendd64c412009-02-04 00:33:20 +00001374 Chain = DAG.getCopyToReg(Chain, dl, X86::RAX, Val, Flag);
Dan Gohman61a92132008-04-21 23:59:07 +00001375 Flag = Chain.getValue(1);
Dan Gohman00326812009-10-12 16:36:12 +00001376
1377 // RAX now acts like a return value.
Evan Chengdcea1632010-02-04 02:40:39 +00001378 MRI.addLiveOut(X86::RAX);
Dan Gohman61a92132008-04-21 23:59:07 +00001379 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001380
Chris Lattner447ff682008-03-11 03:23:40 +00001381 RetOps[0] = Chain; // Update chain.
1382
1383 // Add the flag if we have it.
Gabor Greifba36cb52008-08-28 21:40:38 +00001384 if (Flag.getNode())
Chris Lattner447ff682008-03-11 03:23:40 +00001385 RetOps.push_back(Flag);
Scott Michelfdc40a02009-02-17 22:15:04 +00001386
1387 return DAG.getNode(X86ISD::RET_FLAG, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001388 MVT::Other, &RetOps[0], RetOps.size());
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001389}
1390
Dan Gohman98ca4f22009-08-05 01:29:28 +00001391/// LowerCallResult - Lower the result values of a call into the
1392/// appropriate copies out of appropriate physical registers.
1393///
1394SDValue
1395X86TargetLowering::LowerCallResult(SDValue Chain, SDValue InFlag,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001396 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001397 const SmallVectorImpl<ISD::InputArg> &Ins,
1398 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001399 SmallVectorImpl<SDValue> &InVals) const {
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001400
Chris Lattnere32bbf62007-02-28 07:09:55 +00001401 // Assign locations to each value returned by this call.
Chris Lattner9774c912007-02-27 05:28:59 +00001402 SmallVector<CCValAssign, 16> RVLocs;
Torok Edwin3f142c32009-02-01 18:15:56 +00001403 bool Is64Bit = Subtarget->is64Bit();
Dan Gohman98ca4f22009-08-05 01:29:28 +00001404 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
Owen Andersone922c022009-07-22 00:24:57 +00001405 RVLocs, *DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +00001406 CCInfo.AnalyzeCallResult(Ins, RetCC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00001407
Chris Lattner3085e152007-02-25 08:59:22 +00001408 // Copy all of the result registers out of their specified physreg.
Chris Lattner8e6da152008-03-10 21:08:41 +00001409 for (unsigned i = 0; i != RVLocs.size(); ++i) {
Dan Gohman37eed792009-02-04 17:28:58 +00001410 CCValAssign &VA = RVLocs[i];
Owen Andersone50ed302009-08-10 22:56:29 +00001411 EVT CopyVT = VA.getValVT();
Scott Michelfdc40a02009-02-17 22:15:04 +00001412
Torok Edwin3f142c32009-02-01 18:15:56 +00001413 // If this is x86-64, and we disabled SSE, we can't return FP values
Owen Anderson825b72b2009-08-11 20:47:22 +00001414 if ((CopyVT == MVT::f32 || CopyVT == MVT::f64) &&
Dan Gohman98ca4f22009-08-05 01:29:28 +00001415 ((Is64Bit || Ins[i].Flags.isInReg()) && !Subtarget->hasSSE1())) {
Chris Lattner75361b62010-04-07 22:58:41 +00001416 report_fatal_error("SSE register return with SSE disabled");
Torok Edwin3f142c32009-02-01 18:15:56 +00001417 }
1418
Evan Cheng79fb3b42009-02-20 20:43:02 +00001419 SDValue Val;
Jakob Stoklund Olesend737fca2010-07-10 04:04:25 +00001420
1421 // If this is a call to a function that returns an fp value on the floating
1422 // point stack, we must guarantee the the value is popped from the stack, so
1423 // a CopyFromReg is not good enough - the copy instruction may be eliminated
1424 // if the return value is not used. We use the FpGET_ST0 instructions
1425 // instead.
1426 if (VA.getLocReg() == X86::ST0 || VA.getLocReg() == X86::ST1) {
1427 // If we prefer to use the value in xmm registers, copy it out as f80 and
1428 // use a truncate to move it from fp stack reg to xmm reg.
1429 if (isScalarFPTypeInSSEReg(VA.getValVT())) CopyVT = MVT::f80;
1430 bool isST0 = VA.getLocReg() == X86::ST0;
1431 unsigned Opc = 0;
1432 if (CopyVT == MVT::f32) Opc = isST0 ? X86::FpGET_ST0_32:X86::FpGET_ST1_32;
1433 if (CopyVT == MVT::f64) Opc = isST0 ? X86::FpGET_ST0_64:X86::FpGET_ST1_64;
1434 if (CopyVT == MVT::f80) Opc = isST0 ? X86::FpGET_ST0_80:X86::FpGET_ST1_80;
1435 SDValue Ops[] = { Chain, InFlag };
1436 Chain = SDValue(DAG.getMachineNode(Opc, dl, CopyVT, MVT::Other, MVT::Flag,
1437 Ops, 2), 1);
1438 Val = Chain.getValue(0);
1439
1440 // Round the f80 to the right size, which also moves it to the appropriate
1441 // xmm register.
1442 if (CopyVT != VA.getValVT())
1443 Val = DAG.getNode(ISD::FP_ROUND, dl, VA.getValVT(), Val,
1444 // This truncation won't change the value.
1445 DAG.getIntPtrConstant(1));
1446 } else if (Is64Bit && CopyVT.isVector() && CopyVT.getSizeInBits() == 64) {
Evan Cheng242b38b2009-02-23 09:03:22 +00001447 // For x86-64, MMX values are returned in XMM0 / XMM1 except for v1i64.
1448 if (VA.getLocReg() == X86::XMM0 || VA.getLocReg() == X86::XMM1) {
1449 Chain = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001450 MVT::v2i64, InFlag).getValue(1);
Evan Cheng242b38b2009-02-23 09:03:22 +00001451 Val = Chain.getValue(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00001452 Val = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i64,
1453 Val, DAG.getConstant(0, MVT::i64));
Evan Cheng242b38b2009-02-23 09:03:22 +00001454 } else {
1455 Chain = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001456 MVT::i64, InFlag).getValue(1);
Evan Cheng242b38b2009-02-23 09:03:22 +00001457 Val = Chain.getValue(0);
1458 }
Evan Cheng79fb3b42009-02-20 20:43:02 +00001459 Val = DAG.getNode(ISD::BIT_CONVERT, dl, CopyVT, Val);
1460 } else {
1461 Chain = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(),
1462 CopyVT, InFlag).getValue(1);
1463 Val = Chain.getValue(0);
1464 }
Chris Lattner8e6da152008-03-10 21:08:41 +00001465 InFlag = Chain.getValue(2);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001466 InVals.push_back(Val);
Chris Lattner3085e152007-02-25 08:59:22 +00001467 }
Duncan Sands4bdcb612008-07-02 17:40:58 +00001468
Dan Gohman98ca4f22009-08-05 01:29:28 +00001469 return Chain;
Chris Lattner2b02a442007-02-25 08:29:00 +00001470}
1471
1472
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001473//===----------------------------------------------------------------------===//
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001474// C & StdCall & Fast Calling Convention implementation
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001475//===----------------------------------------------------------------------===//
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001476// StdCall calling convention seems to be standard for many Windows' API
1477// routines and around. It differs from C calling convention just a little:
1478// callee should clean up the stack, not caller. Symbols should be also
1479// decorated in some fancy way :) It doesn't support any vector arguments.
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001480// For info on fast calling convention see Fast Calling Convention (tail call)
1481// implementation LowerX86_32FastCCCallTo.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001482
Dan Gohman98ca4f22009-08-05 01:29:28 +00001483/// CallIsStructReturn - Determines whether a call uses struct return
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001484/// semantics.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001485static bool CallIsStructReturn(const SmallVectorImpl<ISD::OutputArg> &Outs) {
1486 if (Outs.empty())
Gordon Henriksen86737662008-01-05 16:56:59 +00001487 return false;
Duncan Sands276dcbd2008-03-21 09:14:45 +00001488
Dan Gohman98ca4f22009-08-05 01:29:28 +00001489 return Outs[0].Flags.isSRet();
Gordon Henriksen86737662008-01-05 16:56:59 +00001490}
1491
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001492/// ArgsAreStructReturn - Determines whether a function uses struct
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001493/// return semantics.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001494static bool
1495ArgsAreStructReturn(const SmallVectorImpl<ISD::InputArg> &Ins) {
1496 if (Ins.empty())
Gordon Henriksen86737662008-01-05 16:56:59 +00001497 return false;
Duncan Sands276dcbd2008-03-21 09:14:45 +00001498
Dan Gohman98ca4f22009-08-05 01:29:28 +00001499 return Ins[0].Flags.isSRet();
Gordon Henriksen86737662008-01-05 16:56:59 +00001500}
1501
Dan Gohman095cc292008-09-13 01:54:27 +00001502/// CCAssignFnForNode - Selects the correct CCAssignFn for a the
1503/// given CallingConvention value.
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001504CCAssignFn *X86TargetLowering::CCAssignFnForNode(CallingConv::ID CC) const {
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00001505 if (Subtarget->is64Bit()) {
Chris Lattner29689432010-03-11 00:22:57 +00001506 if (CC == CallingConv::GHC)
1507 return CC_X86_64_GHC;
1508 else if (Subtarget->isTargetWin64())
Anton Korobeynikov8f88cb02008-03-22 20:37:30 +00001509 return CC_X86_Win64_C;
Evan Chenge9ac9e62008-09-07 09:07:23 +00001510 else
1511 return CC_X86_64_C;
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00001512 }
1513
Gordon Henriksen86737662008-01-05 16:56:59 +00001514 if (CC == CallingConv::X86_FastCall)
1515 return CC_X86_32_FastCall;
Anton Korobeynikovded05e32010-05-16 09:08:45 +00001516 else if (CC == CallingConv::X86_ThisCall)
1517 return CC_X86_32_ThisCall;
Evan Chengb188dd92008-09-10 18:25:29 +00001518 else if (CC == CallingConv::Fast)
1519 return CC_X86_32_FastCC;
Chris Lattner29689432010-03-11 00:22:57 +00001520 else if (CC == CallingConv::GHC)
1521 return CC_X86_32_GHC;
Gordon Henriksen86737662008-01-05 16:56:59 +00001522 else
1523 return CC_X86_32_C;
1524}
1525
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001526/// CreateCopyOfByValArgument - Make a copy of an aggregate at address specified
1527/// by "Src" to address "Dst" with size and alignment information specified by
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001528/// the specific parameter attribute. The copy will be passed as a byval
1529/// function parameter.
Scott Michelfdc40a02009-02-17 22:15:04 +00001530static SDValue
Dan Gohman475871a2008-07-27 21:46:04 +00001531CreateCopyOfByValArgument(SDValue Src, SDValue Dst, SDValue Chain,
Dale Johannesendd64c412009-02-04 00:33:20 +00001532 ISD::ArgFlagsTy Flags, SelectionDAG &DAG,
1533 DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001534 SDValue SizeNode = DAG.getConstant(Flags.getByValSize(), MVT::i32);
Dale Johannesendd64c412009-02-04 00:33:20 +00001535 return DAG.getMemcpy(Chain, dl, Dst, Src, SizeNode, Flags.getByValAlign(),
Mon P Wang20adc9d2010-04-04 03:10:48 +00001536 /*isVolatile*/false, /*AlwaysInline=*/true,
1537 NULL, 0, NULL, 0);
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001538}
1539
Chris Lattner29689432010-03-11 00:22:57 +00001540/// IsTailCallConvention - Return true if the calling convention is one that
1541/// supports tail call optimization.
1542static bool IsTailCallConvention(CallingConv::ID CC) {
1543 return (CC == CallingConv::Fast || CC == CallingConv::GHC);
1544}
1545
Evan Cheng0c439eb2010-01-27 00:07:07 +00001546/// FuncIsMadeTailCallSafe - Return true if the function is being made into
1547/// a tailcall target by changing its ABI.
1548static bool FuncIsMadeTailCallSafe(CallingConv::ID CC) {
Chris Lattner29689432010-03-11 00:22:57 +00001549 return GuaranteedTailCallOpt && IsTailCallConvention(CC);
Evan Cheng0c439eb2010-01-27 00:07:07 +00001550}
1551
Dan Gohman98ca4f22009-08-05 01:29:28 +00001552SDValue
1553X86TargetLowering::LowerMemArgument(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001554 CallingConv::ID CallConv,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001555 const SmallVectorImpl<ISD::InputArg> &Ins,
1556 DebugLoc dl, SelectionDAG &DAG,
1557 const CCValAssign &VA,
1558 MachineFrameInfo *MFI,
Dan Gohmand858e902010-04-17 15:26:15 +00001559 unsigned i) const {
Rafael Espindola7effac52007-09-14 15:48:13 +00001560 // Create the nodes corresponding to a load from this parameter slot.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001561 ISD::ArgFlagsTy Flags = Ins[i].Flags;
Evan Cheng0c439eb2010-01-27 00:07:07 +00001562 bool AlwaysUseMutable = FuncIsMadeTailCallSafe(CallConv);
Duncan Sands276dcbd2008-03-21 09:14:45 +00001563 bool isImmutable = !AlwaysUseMutable && !Flags.isByVal();
Anton Korobeynikov22472762009-08-14 18:19:10 +00001564 EVT ValVT;
1565
1566 // If value is passed by pointer we have address passed instead of the value
1567 // itself.
1568 if (VA.getLocInfo() == CCValAssign::Indirect)
1569 ValVT = VA.getLocVT();
1570 else
1571 ValVT = VA.getValVT();
Evan Chenge70bb592008-01-10 02:24:25 +00001572
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001573 // FIXME: For now, all byval parameter objects are marked mutable. This can be
Scott Michelfdc40a02009-02-17 22:15:04 +00001574 // changed with more analysis.
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001575 // In case of tail call optimization mark all arguments mutable. Since they
1576 // could be overwritten by lowering of arguments in case of a tail call.
Evan Cheng90567c32010-02-02 23:58:13 +00001577 if (Flags.isByVal()) {
1578 int FI = MFI->CreateFixedObject(Flags.getByValSize(),
Evan Chenged2ae132010-07-03 00:40:23 +00001579 VA.getLocMemOffset(), isImmutable);
Evan Cheng90567c32010-02-02 23:58:13 +00001580 return DAG.getFrameIndex(FI, getPointerTy());
1581 } else {
1582 int FI = MFI->CreateFixedObject(ValVT.getSizeInBits()/8,
Evan Chenged2ae132010-07-03 00:40:23 +00001583 VA.getLocMemOffset(), isImmutable);
Evan Cheng90567c32010-02-02 23:58:13 +00001584 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
1585 return DAG.getLoad(ValVT, dl, Chain, FIN,
David Greene67c9d422010-02-15 16:53:33 +00001586 PseudoSourceValue::getFixedStack(FI), 0,
1587 false, false, 0);
Evan Cheng90567c32010-02-02 23:58:13 +00001588 }
Rafael Espindola7effac52007-09-14 15:48:13 +00001589}
1590
Dan Gohman475871a2008-07-27 21:46:04 +00001591SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00001592X86TargetLowering::LowerFormalArguments(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001593 CallingConv::ID CallConv,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001594 bool isVarArg,
1595 const SmallVectorImpl<ISD::InputArg> &Ins,
1596 DebugLoc dl,
1597 SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001598 SmallVectorImpl<SDValue> &InVals)
1599 const {
Evan Cheng1bc78042006-04-26 01:20:17 +00001600 MachineFunction &MF = DAG.getMachineFunction();
Gordon Henriksen86737662008-01-05 16:56:59 +00001601 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
Scott Michelfdc40a02009-02-17 22:15:04 +00001602
Gordon Henriksen86737662008-01-05 16:56:59 +00001603 const Function* Fn = MF.getFunction();
1604 if (Fn->hasExternalLinkage() &&
1605 Subtarget->isTargetCygMing() &&
1606 Fn->getName() == "main")
1607 FuncInfo->setForceFramePointer(true);
1608
Evan Cheng1bc78042006-04-26 01:20:17 +00001609 MachineFrameInfo *MFI = MF.getFrameInfo();
Gordon Henriksen86737662008-01-05 16:56:59 +00001610 bool Is64Bit = Subtarget->is64Bit();
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001611 bool IsWin64 = Subtarget->isTargetWin64();
Gordon Henriksenae636f82008-01-03 16:47:34 +00001612
Chris Lattner29689432010-03-11 00:22:57 +00001613 assert(!(isVarArg && IsTailCallConvention(CallConv)) &&
1614 "Var args not supported with calling convention fastcc or ghc");
Gordon Henriksenae636f82008-01-03 16:47:34 +00001615
Chris Lattner638402b2007-02-28 07:00:42 +00001616 // Assign locations to all of the incoming arguments.
Chris Lattnerf39f7712007-02-28 05:46:49 +00001617 SmallVector<CCValAssign, 16> ArgLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001618 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
1619 ArgLocs, *DAG.getContext());
1620 CCInfo.AnalyzeFormalArguments(Ins, CCAssignFnForNode(CallConv));
Scott Michelfdc40a02009-02-17 22:15:04 +00001621
Chris Lattnerf39f7712007-02-28 05:46:49 +00001622 unsigned LastVal = ~0U;
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001623 SDValue ArgValue;
Chris Lattnerf39f7712007-02-28 05:46:49 +00001624 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1625 CCValAssign &VA = ArgLocs[i];
1626 // TODO: If an arg is passed in two places (e.g. reg and stack), skip later
1627 // places.
1628 assert(VA.getValNo() != LastVal &&
1629 "Don't support value assigned to multiple locs yet");
1630 LastVal = VA.getValNo();
Scott Michelfdc40a02009-02-17 22:15:04 +00001631
Chris Lattnerf39f7712007-02-28 05:46:49 +00001632 if (VA.isRegLoc()) {
Owen Andersone50ed302009-08-10 22:56:29 +00001633 EVT RegVT = VA.getLocVT();
Devang Patel8a84e442009-01-05 17:31:22 +00001634 TargetRegisterClass *RC = NULL;
Owen Anderson825b72b2009-08-11 20:47:22 +00001635 if (RegVT == MVT::i32)
Chris Lattnerf39f7712007-02-28 05:46:49 +00001636 RC = X86::GR32RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001637 else if (Is64Bit && RegVT == MVT::i64)
Gordon Henriksen86737662008-01-05 16:56:59 +00001638 RC = X86::GR64RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001639 else if (RegVT == MVT::f32)
Gordon Henriksen86737662008-01-05 16:56:59 +00001640 RC = X86::FR32RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001641 else if (RegVT == MVT::f64)
Gordon Henriksen86737662008-01-05 16:56:59 +00001642 RC = X86::FR64RegisterClass;
Bruno Cardoso Lopesac098352010-08-05 23:35:51 +00001643 else if (RegVT.isVector() && RegVT.getSizeInBits() == 256)
1644 RC = X86::VR256RegisterClass;
Duncan Sands83ec4b62008-06-06 12:08:01 +00001645 else if (RegVT.isVector() && RegVT.getSizeInBits() == 128)
Evan Chengee472b12008-04-25 07:56:45 +00001646 RC = X86::VR128RegisterClass;
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001647 else if (RegVT.isVector() && RegVT.getSizeInBits() == 64)
1648 RC = X86::VR64RegisterClass;
1649 else
Torok Edwinc23197a2009-07-14 16:55:14 +00001650 llvm_unreachable("Unknown argument type!");
Gordon Henriksenae636f82008-01-03 16:47:34 +00001651
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001652 unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001653 ArgValue = DAG.getCopyFromReg(Chain, dl, Reg, RegVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001654
Chris Lattnerf39f7712007-02-28 05:46:49 +00001655 // If this is an 8 or 16-bit value, it is really passed promoted to 32
1656 // bits. Insert an assert[sz]ext to capture this, then truncate to the
1657 // right size.
1658 if (VA.getLocInfo() == CCValAssign::SExt)
Dale Johannesenace16102009-02-03 19:33:06 +00001659 ArgValue = DAG.getNode(ISD::AssertSext, dl, RegVT, ArgValue,
Chris Lattnerf39f7712007-02-28 05:46:49 +00001660 DAG.getValueType(VA.getValVT()));
1661 else if (VA.getLocInfo() == CCValAssign::ZExt)
Dale Johannesenace16102009-02-03 19:33:06 +00001662 ArgValue = DAG.getNode(ISD::AssertZext, dl, RegVT, ArgValue,
Chris Lattnerf39f7712007-02-28 05:46:49 +00001663 DAG.getValueType(VA.getValVT()));
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001664 else if (VA.getLocInfo() == CCValAssign::BCvt)
Anton Korobeynikov6dde14b2009-08-03 08:14:14 +00001665 ArgValue = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getValVT(), ArgValue);
Scott Michelfdc40a02009-02-17 22:15:04 +00001666
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001667 if (VA.isExtInLoc()) {
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001668 // Handle MMX values passed in XMM regs.
1669 if (RegVT.isVector()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001670 ArgValue = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i64,
1671 ArgValue, DAG.getConstant(0, MVT::i64));
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001672 ArgValue = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getValVT(), ArgValue);
1673 } else
1674 ArgValue = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), ArgValue);
Evan Cheng44c0fd12008-04-25 20:13:28 +00001675 }
Chris Lattnerf39f7712007-02-28 05:46:49 +00001676 } else {
1677 assert(VA.isMemLoc());
Dan Gohman98ca4f22009-08-05 01:29:28 +00001678 ArgValue = LowerMemArgument(Chain, CallConv, Ins, dl, DAG, VA, MFI, i);
Evan Cheng1bc78042006-04-26 01:20:17 +00001679 }
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001680
1681 // If value is passed via pointer - do a load.
1682 if (VA.getLocInfo() == CCValAssign::Indirect)
David Greene67c9d422010-02-15 16:53:33 +00001683 ArgValue = DAG.getLoad(VA.getValVT(), dl, Chain, ArgValue, NULL, 0,
1684 false, false, 0);
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001685
Dan Gohman98ca4f22009-08-05 01:29:28 +00001686 InVals.push_back(ArgValue);
Evan Cheng1bc78042006-04-26 01:20:17 +00001687 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001688
Dan Gohman61a92132008-04-21 23:59:07 +00001689 // The x86-64 ABI for returning structs by value requires that we copy
1690 // the sret argument into %rax for the return. Save the argument into
1691 // a virtual register so that we can access it from the return points.
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001692 if (Is64Bit && MF.getFunction()->hasStructRetAttr()) {
Dan Gohman61a92132008-04-21 23:59:07 +00001693 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
1694 unsigned Reg = FuncInfo->getSRetReturnReg();
1695 if (!Reg) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001696 Reg = MF.getRegInfo().createVirtualRegister(getRegClassFor(MVT::i64));
Dan Gohman61a92132008-04-21 23:59:07 +00001697 FuncInfo->setSRetReturnReg(Reg);
1698 }
Dan Gohman98ca4f22009-08-05 01:29:28 +00001699 SDValue Copy = DAG.getCopyToReg(DAG.getEntryNode(), dl, Reg, InVals[0]);
Owen Anderson825b72b2009-08-11 20:47:22 +00001700 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Copy, Chain);
Dan Gohman61a92132008-04-21 23:59:07 +00001701 }
1702
Chris Lattnerf39f7712007-02-28 05:46:49 +00001703 unsigned StackSize = CCInfo.getNextStackOffset();
Evan Cheng0c439eb2010-01-27 00:07:07 +00001704 // Align stack specially for tail calls.
1705 if (FuncIsMadeTailCallSafe(CallConv))
Gordon Henriksenae636f82008-01-03 16:47:34 +00001706 StackSize = GetAlignedArgumentStackSize(StackSize, DAG);
Evan Cheng25caf632006-05-23 21:06:34 +00001707
Evan Cheng1bc78042006-04-26 01:20:17 +00001708 // If the function takes variable number of arguments, make a frame index for
1709 // the start of the first vararg value... for expansion of llvm.va_start.
Gordon Henriksenae636f82008-01-03 16:47:34 +00001710 if (isVarArg) {
Anton Korobeynikovded05e32010-05-16 09:08:45 +00001711 if (Is64Bit || (CallConv != CallingConv::X86_FastCall &&
1712 CallConv != CallingConv::X86_ThisCall)) {
Jakob Stoklund Olesenb2eeed72010-07-29 17:42:27 +00001713 FuncInfo->setVarArgsFrameIndex(MFI->CreateFixedObject(1, StackSize,true));
Gordon Henriksen86737662008-01-05 16:56:59 +00001714 }
1715 if (Is64Bit) {
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001716 unsigned TotalNumIntRegs = 0, TotalNumXMMRegs = 0;
1717
1718 // FIXME: We should really autogenerate these arrays
1719 static const unsigned GPR64ArgRegsWin64[] = {
1720 X86::RCX, X86::RDX, X86::R8, X86::R9
Gordon Henriksen86737662008-01-05 16:56:59 +00001721 };
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001722 static const unsigned XMMArgRegsWin64[] = {
1723 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3
1724 };
1725 static const unsigned GPR64ArgRegs64Bit[] = {
1726 X86::RDI, X86::RSI, X86::RDX, X86::RCX, X86::R8, X86::R9
1727 };
1728 static const unsigned XMMArgRegs64Bit[] = {
Gordon Henriksen86737662008-01-05 16:56:59 +00001729 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
1730 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
1731 };
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001732 const unsigned *GPR64ArgRegs, *XMMArgRegs;
1733
1734 if (IsWin64) {
1735 TotalNumIntRegs = 4; TotalNumXMMRegs = 4;
1736 GPR64ArgRegs = GPR64ArgRegsWin64;
1737 XMMArgRegs = XMMArgRegsWin64;
1738 } else {
1739 TotalNumIntRegs = 6; TotalNumXMMRegs = 8;
1740 GPR64ArgRegs = GPR64ArgRegs64Bit;
1741 XMMArgRegs = XMMArgRegs64Bit;
1742 }
1743 unsigned NumIntRegs = CCInfo.getFirstUnallocated(GPR64ArgRegs,
1744 TotalNumIntRegs);
1745 unsigned NumXMMRegs = CCInfo.getFirstUnallocated(XMMArgRegs,
1746 TotalNumXMMRegs);
1747
Devang Patel578efa92009-06-05 21:57:13 +00001748 bool NoImplicitFloatOps = Fn->hasFnAttr(Attribute::NoImplicitFloat);
Evan Chengc7ce29b2009-02-13 22:36:38 +00001749 assert(!(NumXMMRegs && !Subtarget->hasSSE1()) &&
Torok Edwin3f142c32009-02-01 18:15:56 +00001750 "SSE register cannot be used when SSE is disabled!");
Devang Patel578efa92009-06-05 21:57:13 +00001751 assert(!(NumXMMRegs && UseSoftFloat && NoImplicitFloatOps) &&
Evan Chengc7ce29b2009-02-13 22:36:38 +00001752 "SSE register cannot be used when SSE is disabled!");
Devang Patel578efa92009-06-05 21:57:13 +00001753 if (UseSoftFloat || NoImplicitFloatOps || !Subtarget->hasSSE1())
Torok Edwin3f142c32009-02-01 18:15:56 +00001754 // Kernel mode asks for SSE to be disabled, so don't push them
1755 // on the stack.
1756 TotalNumXMMRegs = 0;
Bill Wendlingf9abd7e2009-03-11 22:30:01 +00001757
Gordon Henriksen86737662008-01-05 16:56:59 +00001758 // For X86-64, if there are vararg parameters that are passed via
1759 // registers, then we must store them to their spots on the stack so they
1760 // may be loaded by deferencing the result of va_next.
Dan Gohman1e93df62010-04-17 14:41:14 +00001761 FuncInfo->setVarArgsGPOffset(NumIntRegs * 8);
1762 FuncInfo->setVarArgsFPOffset(TotalNumIntRegs * 8 + NumXMMRegs * 16);
1763 FuncInfo->setRegSaveFrameIndex(
1764 MFI->CreateStackObject(TotalNumIntRegs * 8 + TotalNumXMMRegs * 16, 16,
1765 false));
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001766
Gordon Henriksen86737662008-01-05 16:56:59 +00001767 // Store the integer parameter registers.
Dan Gohman475871a2008-07-27 21:46:04 +00001768 SmallVector<SDValue, 8> MemOps;
Dan Gohman1e93df62010-04-17 14:41:14 +00001769 SDValue RSFIN = DAG.getFrameIndex(FuncInfo->getRegSaveFrameIndex(),
1770 getPointerTy());
1771 unsigned Offset = FuncInfo->getVarArgsGPOffset();
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001772 for (; NumIntRegs != TotalNumIntRegs; ++NumIntRegs) {
Dan Gohmand6708ea2009-08-15 01:38:56 +00001773 SDValue FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(), RSFIN,
1774 DAG.getIntPtrConstant(Offset));
Bob Wilson998e1252009-04-20 18:36:57 +00001775 unsigned VReg = MF.addLiveIn(GPR64ArgRegs[NumIntRegs],
1776 X86::GR64RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +00001777 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i64);
Dan Gohman475871a2008-07-27 21:46:04 +00001778 SDValue Store =
Dale Johannesenace16102009-02-03 19:33:06 +00001779 DAG.getStore(Val.getValue(1), dl, Val, FIN,
Dan Gohman1e93df62010-04-17 14:41:14 +00001780 PseudoSourceValue::getFixedStack(
1781 FuncInfo->getRegSaveFrameIndex()),
David Greene67c9d422010-02-15 16:53:33 +00001782 Offset, false, false, 0);
Gordon Henriksen86737662008-01-05 16:56:59 +00001783 MemOps.push_back(Store);
Dan Gohmand6708ea2009-08-15 01:38:56 +00001784 Offset += 8;
Gordon Henriksen86737662008-01-05 16:56:59 +00001785 }
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001786
Dan Gohmanface41a2009-08-16 21:24:25 +00001787 if (TotalNumXMMRegs != 0 && NumXMMRegs != TotalNumXMMRegs) {
1788 // Now store the XMM (fp + vector) parameter registers.
1789 SmallVector<SDValue, 11> SaveXMMOps;
1790 SaveXMMOps.push_back(Chain);
Dan Gohmand6708ea2009-08-15 01:38:56 +00001791
Dan Gohmanface41a2009-08-16 21:24:25 +00001792 unsigned AL = MF.addLiveIn(X86::AL, X86::GR8RegisterClass);
1793 SDValue ALVal = DAG.getCopyFromReg(DAG.getEntryNode(), dl, AL, MVT::i8);
1794 SaveXMMOps.push_back(ALVal);
Dan Gohmand6708ea2009-08-15 01:38:56 +00001795
Dan Gohman1e93df62010-04-17 14:41:14 +00001796 SaveXMMOps.push_back(DAG.getIntPtrConstant(
1797 FuncInfo->getRegSaveFrameIndex()));
1798 SaveXMMOps.push_back(DAG.getIntPtrConstant(
1799 FuncInfo->getVarArgsFPOffset()));
Dan Gohmand6708ea2009-08-15 01:38:56 +00001800
Dan Gohmanface41a2009-08-16 21:24:25 +00001801 for (; NumXMMRegs != TotalNumXMMRegs; ++NumXMMRegs) {
1802 unsigned VReg = MF.addLiveIn(XMMArgRegs[NumXMMRegs],
1803 X86::VR128RegisterClass);
1804 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::v4f32);
1805 SaveXMMOps.push_back(Val);
1806 }
1807 MemOps.push_back(DAG.getNode(X86ISD::VASTART_SAVE_XMM_REGS, dl,
1808 MVT::Other,
1809 &SaveXMMOps[0], SaveXMMOps.size()));
Gordon Henriksen86737662008-01-05 16:56:59 +00001810 }
Dan Gohmanface41a2009-08-16 21:24:25 +00001811
1812 if (!MemOps.empty())
1813 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
1814 &MemOps[0], MemOps.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00001815 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001816 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001817
Gordon Henriksen86737662008-01-05 16:56:59 +00001818 // Some CCs need callee pop.
Dan Gohman4d3d6e12010-05-27 18:43:40 +00001819 if (Subtarget->IsCalleePop(isVarArg, CallConv)) {
Dan Gohman1e93df62010-04-17 14:41:14 +00001820 FuncInfo->setBytesToPopOnReturn(StackSize); // Callee pops everything.
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001821 } else {
Dan Gohman1e93df62010-04-17 14:41:14 +00001822 FuncInfo->setBytesToPopOnReturn(0); // Callee pops nothing.
Chris Lattnerf39f7712007-02-28 05:46:49 +00001823 // If this is an sret function, the return should pop the hidden pointer.
Chris Lattner29689432010-03-11 00:22:57 +00001824 if (!Is64Bit && !IsTailCallConvention(CallConv) && ArgsAreStructReturn(Ins))
Dan Gohman1e93df62010-04-17 14:41:14 +00001825 FuncInfo->setBytesToPopOnReturn(4);
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001826 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001827
Gordon Henriksen86737662008-01-05 16:56:59 +00001828 if (!Is64Bit) {
Dan Gohman1e93df62010-04-17 14:41:14 +00001829 // RegSaveFrameIndex is X86-64 only.
1830 FuncInfo->setRegSaveFrameIndex(0xAAAAAAA);
Anton Korobeynikovded05e32010-05-16 09:08:45 +00001831 if (CallConv == CallingConv::X86_FastCall ||
1832 CallConv == CallingConv::X86_ThisCall)
Dan Gohman1e93df62010-04-17 14:41:14 +00001833 // fastcc functions can't have varargs.
1834 FuncInfo->setVarArgsFrameIndex(0xAAAAAAA);
Gordon Henriksen86737662008-01-05 16:56:59 +00001835 }
Evan Cheng25caf632006-05-23 21:06:34 +00001836
Dan Gohman98ca4f22009-08-05 01:29:28 +00001837 return Chain;
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001838}
1839
Dan Gohman475871a2008-07-27 21:46:04 +00001840SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00001841X86TargetLowering::LowerMemOpCallTo(SDValue Chain,
1842 SDValue StackPtr, SDValue Arg,
1843 DebugLoc dl, SelectionDAG &DAG,
Evan Chengdffbd832008-01-10 00:09:10 +00001844 const CCValAssign &VA,
Dan Gohmand858e902010-04-17 15:26:15 +00001845 ISD::ArgFlagsTy Flags) const {
Anton Korobeynikovc7c62bb2010-09-02 22:31:32 +00001846 const unsigned FirstStackArgOffset = (Subtarget->isTargetWin64() ? 32 : 0);
1847 unsigned LocMemOffset = FirstStackArgOffset + VA.getLocMemOffset();
Dan Gohman475871a2008-07-27 21:46:04 +00001848 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
Dale Johannesenace16102009-02-03 19:33:06 +00001849 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
Duncan Sands276dcbd2008-03-21 09:14:45 +00001850 if (Flags.isByVal()) {
Dale Johannesendd64c412009-02-04 00:33:20 +00001851 return CreateCopyOfByValArgument(Arg, PtrOff, Chain, Flags, DAG, dl);
Evan Chengdffbd832008-01-10 00:09:10 +00001852 }
Dale Johannesenace16102009-02-03 19:33:06 +00001853 return DAG.getStore(Chain, dl, Arg, PtrOff,
David Greene67c9d422010-02-15 16:53:33 +00001854 PseudoSourceValue::getStack(), LocMemOffset,
1855 false, false, 0);
Evan Chengdffbd832008-01-10 00:09:10 +00001856}
1857
Bill Wendling64e87322009-01-16 19:25:27 +00001858/// EmitTailCallLoadRetAddr - Emit a load of return address if tail call
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001859/// optimization is performed and it is required.
Scott Michelfdc40a02009-02-17 22:15:04 +00001860SDValue
1861X86TargetLowering::EmitTailCallLoadRetAddr(SelectionDAG &DAG,
Evan Chengddc419c2010-01-26 19:04:47 +00001862 SDValue &OutRetAddr, SDValue Chain,
1863 bool IsTailCall, bool Is64Bit,
Dan Gohmand858e902010-04-17 15:26:15 +00001864 int FPDiff, DebugLoc dl) const {
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001865 // Adjust the Return address stack slot.
Owen Andersone50ed302009-08-10 22:56:29 +00001866 EVT VT = getPointerTy();
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001867 OutRetAddr = getReturnAddressFrameIndex(DAG);
Bill Wendling64e87322009-01-16 19:25:27 +00001868
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001869 // Load the "old" Return address.
David Greene67c9d422010-02-15 16:53:33 +00001870 OutRetAddr = DAG.getLoad(VT, dl, Chain, OutRetAddr, NULL, 0, false, false, 0);
Gabor Greifba36cb52008-08-28 21:40:38 +00001871 return SDValue(OutRetAddr.getNode(), 1);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001872}
1873
1874/// EmitTailCallStoreRetAddr - Emit a store of the return adress if tail call
1875/// optimization is performed and it is required (FPDiff!=0).
Scott Michelfdc40a02009-02-17 22:15:04 +00001876static SDValue
1877EmitTailCallStoreRetAddr(SelectionDAG & DAG, MachineFunction &MF,
Dan Gohman475871a2008-07-27 21:46:04 +00001878 SDValue Chain, SDValue RetAddrFrIdx,
Dale Johannesenace16102009-02-03 19:33:06 +00001879 bool Is64Bit, int FPDiff, DebugLoc dl) {
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001880 // Store the return address to the appropriate stack slot.
1881 if (!FPDiff) return Chain;
1882 // Calculate the new stack slot for the return address.
1883 int SlotSize = Is64Bit ? 8 : 4;
Scott Michelfdc40a02009-02-17 22:15:04 +00001884 int NewReturnAddrFI =
Evan Chenged2ae132010-07-03 00:40:23 +00001885 MF.getFrameInfo()->CreateFixedObject(SlotSize, FPDiff-SlotSize, false);
Owen Anderson825b72b2009-08-11 20:47:22 +00001886 EVT VT = Is64Bit ? MVT::i64 : MVT::i32;
Dan Gohman475871a2008-07-27 21:46:04 +00001887 SDValue NewRetAddrFrIdx = DAG.getFrameIndex(NewReturnAddrFI, VT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001888 Chain = DAG.getStore(Chain, dl, RetAddrFrIdx, NewRetAddrFrIdx,
David Greene67c9d422010-02-15 16:53:33 +00001889 PseudoSourceValue::getFixedStack(NewReturnAddrFI), 0,
1890 false, false, 0);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001891 return Chain;
1892}
1893
Dan Gohman98ca4f22009-08-05 01:29:28 +00001894SDValue
Evan Cheng022d9e12010-02-02 23:55:14 +00001895X86TargetLowering::LowerCall(SDValue Chain, SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001896 CallingConv::ID CallConv, bool isVarArg,
Evan Cheng0c439eb2010-01-27 00:07:07 +00001897 bool &isTailCall,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001898 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00001899 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001900 const SmallVectorImpl<ISD::InputArg> &Ins,
1901 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001902 SmallVectorImpl<SDValue> &InVals) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001903 MachineFunction &MF = DAG.getMachineFunction();
1904 bool Is64Bit = Subtarget->is64Bit();
1905 bool IsStructRet = CallIsStructReturn(Outs);
Evan Cheng5f941932010-02-05 02:21:12 +00001906 bool IsSibcall = false;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001907
Evan Cheng5f941932010-02-05 02:21:12 +00001908 if (isTailCall) {
Evan Cheng0c439eb2010-01-27 00:07:07 +00001909 // Check if it's really possible to do a tail call.
Evan Chenga375d472010-03-15 18:54:48 +00001910 isTailCall = IsEligibleForTailCallOptimization(Callee, CallConv,
1911 isVarArg, IsStructRet, MF.getFunction()->hasStructRetAttr(),
Dan Gohmanc9403652010-07-07 15:54:55 +00001912 Outs, OutVals, Ins, DAG);
Evan Chengf22f9b32010-02-06 03:28:46 +00001913
1914 // Sibcalls are automatically detected tailcalls which do not require
1915 // ABI changes.
Dan Gohman1797ed52010-02-08 20:27:50 +00001916 if (!GuaranteedTailCallOpt && isTailCall)
Evan Cheng5f941932010-02-05 02:21:12 +00001917 IsSibcall = true;
Evan Chengf22f9b32010-02-06 03:28:46 +00001918
1919 if (isTailCall)
1920 ++NumTailCalls;
Evan Cheng5f941932010-02-05 02:21:12 +00001921 }
Evan Cheng0c439eb2010-01-27 00:07:07 +00001922
Chris Lattner29689432010-03-11 00:22:57 +00001923 assert(!(isVarArg && IsTailCallConvention(CallConv)) &&
1924 "Var args not supported with calling convention fastcc or ghc");
Gordon Henriksenae636f82008-01-03 16:47:34 +00001925
Chris Lattner638402b2007-02-28 07:00:42 +00001926 // Analyze operands of the call, assigning locations to each operand.
Chris Lattner423c5f42007-02-28 05:31:48 +00001927 SmallVector<CCValAssign, 16> ArgLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001928 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
1929 ArgLocs, *DAG.getContext());
1930 CCInfo.AnalyzeCallOperands(Outs, CCAssignFnForNode(CallConv));
Scott Michelfdc40a02009-02-17 22:15:04 +00001931
Chris Lattner423c5f42007-02-28 05:31:48 +00001932 // Get a count of how many bytes are to be pushed on the stack.
1933 unsigned NumBytes = CCInfo.getNextStackOffset();
Evan Chengf22f9b32010-02-06 03:28:46 +00001934 if (IsSibcall)
Evan Chengb2c92902010-02-02 02:22:50 +00001935 // This is a sibcall. The memory operands are available in caller's
1936 // own caller's stack.
1937 NumBytes = 0;
Chris Lattner29689432010-03-11 00:22:57 +00001938 else if (GuaranteedTailCallOpt && IsTailCallConvention(CallConv))
Evan Chengf22f9b32010-02-06 03:28:46 +00001939 NumBytes = GetAlignedArgumentStackSize(NumBytes, DAG);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001940
Gordon Henriksen86737662008-01-05 16:56:59 +00001941 int FPDiff = 0;
Evan Chengf22f9b32010-02-06 03:28:46 +00001942 if (isTailCall && !IsSibcall) {
Gordon Henriksen86737662008-01-05 16:56:59 +00001943 // Lower arguments at fp - stackoffset + fpdiff.
Scott Michelfdc40a02009-02-17 22:15:04 +00001944 unsigned NumBytesCallerPushed =
Gordon Henriksen86737662008-01-05 16:56:59 +00001945 MF.getInfo<X86MachineFunctionInfo>()->getBytesToPopOnReturn();
1946 FPDiff = NumBytesCallerPushed - NumBytes;
1947
1948 // Set the delta of movement of the returnaddr stackslot.
1949 // But only set if delta is greater than previous delta.
1950 if (FPDiff < (MF.getInfo<X86MachineFunctionInfo>()->getTCReturnAddrDelta()))
1951 MF.getInfo<X86MachineFunctionInfo>()->setTCReturnAddrDelta(FPDiff);
1952 }
1953
Evan Chengf22f9b32010-02-06 03:28:46 +00001954 if (!IsSibcall)
1955 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001956
Dan Gohman475871a2008-07-27 21:46:04 +00001957 SDValue RetAddrFrIdx;
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001958 // Load return adress for tail calls.
Evan Chengf22f9b32010-02-06 03:28:46 +00001959 if (isTailCall && FPDiff)
1960 Chain = EmitTailCallLoadRetAddr(DAG, RetAddrFrIdx, Chain, isTailCall,
1961 Is64Bit, FPDiff, dl);
Gordon Henriksen86737662008-01-05 16:56:59 +00001962
Dan Gohman475871a2008-07-27 21:46:04 +00001963 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
1964 SmallVector<SDValue, 8> MemOpChains;
1965 SDValue StackPtr;
Chris Lattner423c5f42007-02-28 05:31:48 +00001966
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001967 // Walk the register/memloc assignments, inserting copies/loads. In the case
1968 // of tail call optimization arguments are handle later.
Chris Lattner423c5f42007-02-28 05:31:48 +00001969 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1970 CCValAssign &VA = ArgLocs[i];
Owen Andersone50ed302009-08-10 22:56:29 +00001971 EVT RegVT = VA.getLocVT();
Dan Gohmanc9403652010-07-07 15:54:55 +00001972 SDValue Arg = OutVals[i];
Dan Gohman98ca4f22009-08-05 01:29:28 +00001973 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Dan Gohman095cc292008-09-13 01:54:27 +00001974 bool isByVal = Flags.isByVal();
Scott Michelfdc40a02009-02-17 22:15:04 +00001975
Chris Lattner423c5f42007-02-28 05:31:48 +00001976 // Promote the value if needed.
1977 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001978 default: llvm_unreachable("Unknown loc info!");
Chris Lattner423c5f42007-02-28 05:31:48 +00001979 case CCValAssign::Full: break;
1980 case CCValAssign::SExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001981 Arg = DAG.getNode(ISD::SIGN_EXTEND, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00001982 break;
1983 case CCValAssign::ZExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001984 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00001985 break;
1986 case CCValAssign::AExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001987 if (RegVT.isVector() && RegVT.getSizeInBits() == 128) {
1988 // Special case: passing MMX values in XMM registers.
Owen Anderson825b72b2009-08-11 20:47:22 +00001989 Arg = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i64, Arg);
1990 Arg = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i64, Arg);
1991 Arg = getMOVL(DAG, dl, MVT::v2i64, DAG.getUNDEF(MVT::v2i64), Arg);
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001992 } else
1993 Arg = DAG.getNode(ISD::ANY_EXTEND, dl, RegVT, Arg);
1994 break;
1995 case CCValAssign::BCvt:
1996 Arg = DAG.getNode(ISD::BIT_CONVERT, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00001997 break;
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001998 case CCValAssign::Indirect: {
1999 // Store the argument.
2000 SDValue SpillSlot = DAG.CreateStackTemporary(VA.getValVT());
Evan Chengff89dcb2009-10-18 18:16:27 +00002001 int FI = cast<FrameIndexSDNode>(SpillSlot)->getIndex();
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00002002 Chain = DAG.getStore(Chain, dl, Arg, SpillSlot,
David Greene67c9d422010-02-15 16:53:33 +00002003 PseudoSourceValue::getFixedStack(FI), 0,
2004 false, false, 0);
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00002005 Arg = SpillSlot;
2006 break;
2007 }
Evan Cheng6b5783d2006-05-25 18:56:34 +00002008 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002009
Chris Lattner423c5f42007-02-28 05:31:48 +00002010 if (VA.isRegLoc()) {
2011 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
Anton Korobeynikovc52bedb2010-08-27 14:43:06 +00002012 if (isVarArg && Subtarget->isTargetWin64()) {
2013 // Win64 ABI requires argument XMM reg to be copied to the corresponding
2014 // shadow reg if callee is a varargs function.
2015 unsigned ShadowReg = 0;
2016 switch (VA.getLocReg()) {
2017 case X86::XMM0: ShadowReg = X86::RCX; break;
2018 case X86::XMM1: ShadowReg = X86::RDX; break;
2019 case X86::XMM2: ShadowReg = X86::R8; break;
2020 case X86::XMM3: ShadowReg = X86::R9; break;
2021 }
2022 if (ShadowReg)
2023 RegsToPass.push_back(std::make_pair(ShadowReg, Arg));
2024 }
Evan Chengf22f9b32010-02-06 03:28:46 +00002025 } else if (!IsSibcall && (!isTailCall || isByVal)) {
Evan Cheng5f941932010-02-05 02:21:12 +00002026 assert(VA.isMemLoc());
2027 if (StackPtr.getNode() == 0)
2028 StackPtr = DAG.getCopyFromReg(Chain, dl, X86StackPtr, getPointerTy());
2029 MemOpChains.push_back(LowerMemOpCallTo(Chain, StackPtr, Arg,
2030 dl, DAG, VA, Flags));
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002031 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002032 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002033
Evan Cheng32fe1032006-05-25 00:59:30 +00002034 if (!MemOpChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00002035 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Chris Lattnerbd564bf2006-08-08 02:23:42 +00002036 &MemOpChains[0], MemOpChains.size());
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002037
Evan Cheng347d5f72006-04-28 21:29:37 +00002038 // Build a sequence of copy-to-reg nodes chained together with token chain
2039 // and flag operands which copy the outgoing args into registers.
Dan Gohman475871a2008-07-27 21:46:04 +00002040 SDValue InFlag;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002041 // Tail call byval lowering might overwrite argument registers so in case of
2042 // tail call optimization the copies to registers are lowered later.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002043 if (!isTailCall)
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002044 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michelfdc40a02009-02-17 22:15:04 +00002045 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesendd64c412009-02-04 00:33:20 +00002046 RegsToPass[i].second, InFlag);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002047 InFlag = Chain.getValue(1);
2048 }
Gordon Henriksen86737662008-01-05 16:56:59 +00002049
Chris Lattner88e1fd52009-07-09 04:24:46 +00002050 if (Subtarget->isPICStyleGOT()) {
Chris Lattnerb133a0a2009-07-09 02:55:47 +00002051 // ELF / PIC requires GOT in the EBX register before function calls via PLT
2052 // GOT pointer.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002053 if (!isTailCall) {
Chris Lattnerb133a0a2009-07-09 02:55:47 +00002054 Chain = DAG.getCopyToReg(Chain, dl, X86::EBX,
2055 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00002056 DebugLoc(), getPointerTy()),
Chris Lattnerb133a0a2009-07-09 02:55:47 +00002057 InFlag);
2058 InFlag = Chain.getValue(1);
2059 } else {
2060 // If we are tail calling and generating PIC/GOT style code load the
2061 // address of the callee into ECX. The value in ecx is used as target of
2062 // the tail jump. This is done to circumvent the ebx/callee-saved problem
2063 // for tail calls on PIC/GOT architectures. Normally we would just put the
2064 // address of GOT into ebx and then call target@PLT. But for tail calls
2065 // ebx would be restored (since ebx is callee saved) before jumping to the
2066 // target@PLT.
2067
2068 // Note: The actual moving to ECX is done further down.
2069 GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee);
2070 if (G && !G->getGlobal()->hasHiddenVisibility() &&
2071 !G->getGlobal()->hasProtectedVisibility())
2072 Callee = LowerGlobalAddress(Callee, DAG);
2073 else if (isa<ExternalSymbolSDNode>(Callee))
Chris Lattner15a380a2009-07-09 04:39:06 +00002074 Callee = LowerExternalSymbol(Callee, DAG);
Chris Lattnerb133a0a2009-07-09 02:55:47 +00002075 }
Anton Korobeynikov7f705592007-01-12 19:20:47 +00002076 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00002077
Nate Begemanc8ea6732010-07-21 20:49:52 +00002078 if (Is64Bit && isVarArg && !Subtarget->isTargetWin64()) {
Gordon Henriksen86737662008-01-05 16:56:59 +00002079 // From AMD64 ABI document:
2080 // For calls that may call functions that use varargs or stdargs
2081 // (prototype-less calls or calls to functions containing ellipsis (...) in
2082 // the declaration) %al is used as hidden argument to specify the number
2083 // of SSE registers used. The contents of %al do not need to match exactly
2084 // the number of registers, but must be an ubound on the number of SSE
2085 // registers used and is in the range 0 - 8 inclusive.
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00002086
Gordon Henriksen86737662008-01-05 16:56:59 +00002087 // Count the number of XMM registers allocated.
2088 static const unsigned XMMArgRegs[] = {
2089 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
2090 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
2091 };
2092 unsigned NumXMMRegs = CCInfo.getFirstUnallocated(XMMArgRegs, 8);
Scott Michelfdc40a02009-02-17 22:15:04 +00002093 assert((Subtarget->hasSSE1() || !NumXMMRegs)
Torok Edwin3f142c32009-02-01 18:15:56 +00002094 && "SSE registers cannot be used when SSE is disabled");
Scott Michelfdc40a02009-02-17 22:15:04 +00002095
Dale Johannesendd64c412009-02-04 00:33:20 +00002096 Chain = DAG.getCopyToReg(Chain, dl, X86::AL,
Owen Anderson825b72b2009-08-11 20:47:22 +00002097 DAG.getConstant(NumXMMRegs, MVT::i8), InFlag);
Gordon Henriksen86737662008-01-05 16:56:59 +00002098 InFlag = Chain.getValue(1);
2099 }
2100
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00002101
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00002102 // For tail calls lower the arguments to the 'real' stack slot.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002103 if (isTailCall) {
2104 // Force all the incoming stack arguments to be loaded from the stack
2105 // before any new outgoing arguments are stored to the stack, because the
2106 // outgoing stack slots may alias the incoming argument stack slots, and
2107 // the alias isn't otherwise explicit. This is slightly more conservative
2108 // than necessary, because it means that each store effectively depends
2109 // on every argument instead of just those arguments it would clobber.
2110 SDValue ArgChain = DAG.getStackArgumentTokenFactor(Chain);
2111
Dan Gohman475871a2008-07-27 21:46:04 +00002112 SmallVector<SDValue, 8> MemOpChains2;
2113 SDValue FIN;
Gordon Henriksen86737662008-01-05 16:56:59 +00002114 int FI = 0;
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00002115 // Do not flag preceeding copytoreg stuff together with the following stuff.
Dan Gohman475871a2008-07-27 21:46:04 +00002116 InFlag = SDValue();
Dan Gohman1797ed52010-02-08 20:27:50 +00002117 if (GuaranteedTailCallOpt) {
Evan Chengb2c92902010-02-02 02:22:50 +00002118 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2119 CCValAssign &VA = ArgLocs[i];
2120 if (VA.isRegLoc())
2121 continue;
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00002122 assert(VA.isMemLoc());
Dan Gohmanc9403652010-07-07 15:54:55 +00002123 SDValue Arg = OutVals[i];
Dan Gohman98ca4f22009-08-05 01:29:28 +00002124 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Gordon Henriksen86737662008-01-05 16:56:59 +00002125 // Create frame index.
2126 int32_t Offset = VA.getLocMemOffset()+FPDiff;
Duncan Sands83ec4b62008-06-06 12:08:01 +00002127 uint32_t OpSize = (VA.getLocVT().getSizeInBits()+7)/8;
Evan Chenged2ae132010-07-03 00:40:23 +00002128 FI = MF.getFrameInfo()->CreateFixedObject(OpSize, Offset, true);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002129 FIN = DAG.getFrameIndex(FI, getPointerTy());
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00002130
Duncan Sands276dcbd2008-03-21 09:14:45 +00002131 if (Flags.isByVal()) {
Evan Cheng8e5712b2008-01-12 01:08:07 +00002132 // Copy relative to framepointer.
Dan Gohman475871a2008-07-27 21:46:04 +00002133 SDValue Source = DAG.getIntPtrConstant(VA.getLocMemOffset());
Gabor Greifba36cb52008-08-28 21:40:38 +00002134 if (StackPtr.getNode() == 0)
Scott Michelfdc40a02009-02-17 22:15:04 +00002135 StackPtr = DAG.getCopyFromReg(Chain, dl, X86StackPtr,
Dale Johannesendd64c412009-02-04 00:33:20 +00002136 getPointerTy());
Dale Johannesenace16102009-02-03 19:33:06 +00002137 Source = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, Source);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002138
Dan Gohman98ca4f22009-08-05 01:29:28 +00002139 MemOpChains2.push_back(CreateCopyOfByValArgument(Source, FIN,
2140 ArgChain,
Dale Johannesendd64c412009-02-04 00:33:20 +00002141 Flags, DAG, dl));
Gordon Henriksen86737662008-01-05 16:56:59 +00002142 } else {
Evan Cheng8e5712b2008-01-12 01:08:07 +00002143 // Store relative to framepointer.
Dan Gohman69de1932008-02-06 22:27:42 +00002144 MemOpChains2.push_back(
Dan Gohman98ca4f22009-08-05 01:29:28 +00002145 DAG.getStore(ArgChain, dl, Arg, FIN,
David Greene67c9d422010-02-15 16:53:33 +00002146 PseudoSourceValue::getFixedStack(FI), 0,
2147 false, false, 0));
Scott Michelfdc40a02009-02-17 22:15:04 +00002148 }
Gordon Henriksen86737662008-01-05 16:56:59 +00002149 }
2150 }
2151
2152 if (!MemOpChains2.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00002153 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Arnold Schwaighofer719eb022008-01-11 14:34:56 +00002154 &MemOpChains2[0], MemOpChains2.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00002155
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002156 // Copy arguments to their registers.
2157 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michelfdc40a02009-02-17 22:15:04 +00002158 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesendd64c412009-02-04 00:33:20 +00002159 RegsToPass[i].second, InFlag);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002160 InFlag = Chain.getValue(1);
2161 }
Dan Gohman475871a2008-07-27 21:46:04 +00002162 InFlag =SDValue();
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002163
Gordon Henriksen86737662008-01-05 16:56:59 +00002164 // Store the return address to the appropriate stack slot.
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002165 Chain = EmitTailCallStoreRetAddr(DAG, MF, Chain, RetAddrFrIdx, Is64Bit,
Dale Johannesenace16102009-02-03 19:33:06 +00002166 FPDiff, dl);
Gordon Henriksen86737662008-01-05 16:56:59 +00002167 }
2168
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00002169 if (getTargetMachine().getCodeModel() == CodeModel::Large) {
2170 assert(Is64Bit && "Large code model is only legal in 64-bit mode.");
2171 // In the 64-bit large code model, we have to make all calls
2172 // through a register, since the call instruction's 32-bit
2173 // pc-relative offset may not be large enough to hold the whole
2174 // address.
2175 } else if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00002176 // If the callee is a GlobalAddress node (quite common, every direct call
2177 // is) turn it into a TargetGlobalAddress node so that legalize doesn't hack
2178 // it.
2179
Anton Korobeynikov2b2bc682006-12-22 22:29:05 +00002180 // We should use extra load for direct calls to dllimported functions in
2181 // non-JIT mode.
Dan Gohman46510a72010-04-15 01:51:59 +00002182 const GlobalValue *GV = G->getGlobal();
Chris Lattner754b7652009-07-10 05:48:03 +00002183 if (!GV->hasDLLImportLinkage()) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002184 unsigned char OpFlags = 0;
Eric Christopherfd179292009-08-27 18:07:15 +00002185
Chris Lattner48a7d022009-07-09 05:02:21 +00002186 // On ELF targets, in both X86-64 and X86-32 mode, direct calls to
2187 // external symbols most go through the PLT in PIC mode. If the symbol
2188 // has hidden or protected visibility, or if it is static or local, then
2189 // we don't need to use the PLT - we can directly call it.
2190 if (Subtarget->isTargetELF() &&
2191 getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
Chris Lattner74e726e2009-07-09 05:27:35 +00002192 GV->hasDefaultVisibility() && !GV->hasLocalLinkage()) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002193 OpFlags = X86II::MO_PLT;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00002194 } else if (Subtarget->isPICStyleStubAny() &&
Chris Lattner74e726e2009-07-09 05:27:35 +00002195 (GV->isDeclaration() || GV->isWeakForLinker()) &&
2196 Subtarget->getDarwinVers() < 9) {
2197 // PC-relative references to external symbols should go through $stub,
2198 // unless we're building with the leopard linker or later, which
2199 // automatically synthesizes these stubs.
2200 OpFlags = X86II::MO_DARWIN_STUB;
2201 }
Chris Lattner48a7d022009-07-09 05:02:21 +00002202
Devang Patel0d881da2010-07-06 22:08:15 +00002203 Callee = DAG.getTargetGlobalAddress(GV, dl, getPointerTy(),
Chris Lattner48a7d022009-07-09 05:02:21 +00002204 G->getOffset(), OpFlags);
2205 }
Bill Wendling056292f2008-09-16 21:48:12 +00002206 } else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002207 unsigned char OpFlags = 0;
2208
2209 // On ELF targets, in either X86-64 or X86-32 mode, direct calls to external
2210 // symbols should go through the PLT.
2211 if (Subtarget->isTargetELF() &&
Chris Lattner74e726e2009-07-09 05:27:35 +00002212 getTargetMachine().getRelocationModel() == Reloc::PIC_) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002213 OpFlags = X86II::MO_PLT;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00002214 } else if (Subtarget->isPICStyleStubAny() &&
Chris Lattner74e726e2009-07-09 05:27:35 +00002215 Subtarget->getDarwinVers() < 9) {
2216 // PC-relative references to external symbols should go through $stub,
2217 // unless we're building with the leopard linker or later, which
2218 // automatically synthesizes these stubs.
2219 OpFlags = X86II::MO_DARWIN_STUB;
2220 }
Eric Christopherfd179292009-08-27 18:07:15 +00002221
Chris Lattner48a7d022009-07-09 05:02:21 +00002222 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), getPointerTy(),
2223 OpFlags);
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00002224 }
2225
Chris Lattnerd96d0722007-02-25 06:40:16 +00002226 // Returns a chain & a flag for retval copy to use.
Owen Anderson825b72b2009-08-11 20:47:22 +00002227 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Dan Gohman475871a2008-07-27 21:46:04 +00002228 SmallVector<SDValue, 8> Ops;
Gordon Henriksen86737662008-01-05 16:56:59 +00002229
Evan Chengf22f9b32010-02-06 03:28:46 +00002230 if (!IsSibcall && isTailCall) {
Dale Johannesene8d72302009-02-06 23:05:02 +00002231 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
2232 DAG.getIntPtrConstant(0, true), InFlag);
Gordon Henriksen86737662008-01-05 16:56:59 +00002233 InFlag = Chain.getValue(1);
Gordon Henriksen86737662008-01-05 16:56:59 +00002234 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002235
Nate Begeman4c5dcf52006-02-17 00:03:04 +00002236 Ops.push_back(Chain);
2237 Ops.push_back(Callee);
Evan Chengb69d1132006-06-14 18:17:40 +00002238
Dan Gohman98ca4f22009-08-05 01:29:28 +00002239 if (isTailCall)
Owen Anderson825b72b2009-08-11 20:47:22 +00002240 Ops.push_back(DAG.getConstant(FPDiff, MVT::i32));
Evan Chengf4684712007-02-21 21:18:14 +00002241
Gordon Henriksen86737662008-01-05 16:56:59 +00002242 // Add argument registers to the end of the list so that they are known live
2243 // into the call.
Evan Cheng9b449442008-01-07 23:08:23 +00002244 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
2245 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
2246 RegsToPass[i].second.getValueType()));
Scott Michelfdc40a02009-02-17 22:15:04 +00002247
Evan Cheng586ccac2008-03-18 23:36:35 +00002248 // Add an implicit use GOT pointer in EBX.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002249 if (!isTailCall && Subtarget->isPICStyleGOT())
Evan Cheng586ccac2008-03-18 23:36:35 +00002250 Ops.push_back(DAG.getRegister(X86::EBX, getPointerTy()));
2251
Anton Korobeynikov3a1e54a2010-08-17 21:06:07 +00002252 // Add an implicit use of AL for non-Windows x86 64-bit vararg functions.
2253 if (Is64Bit && isVarArg && !Subtarget->isTargetWin64())
Owen Anderson825b72b2009-08-11 20:47:22 +00002254 Ops.push_back(DAG.getRegister(X86::AL, MVT::i8));
Evan Cheng586ccac2008-03-18 23:36:35 +00002255
Gabor Greifba36cb52008-08-28 21:40:38 +00002256 if (InFlag.getNode())
Evan Cheng347d5f72006-04-28 21:29:37 +00002257 Ops.push_back(InFlag);
Gordon Henriksenae636f82008-01-03 16:47:34 +00002258
Dan Gohman98ca4f22009-08-05 01:29:28 +00002259 if (isTailCall) {
Dale Johannesen88004c22010-06-05 00:30:45 +00002260 // We used to do:
2261 //// If this is the first return lowered for this function, add the regs
2262 //// to the liveout set for the function.
2263 // This isn't right, although it's probably harmless on x86; liveouts
2264 // should be computed from returns not tail calls. Consider a void
2265 // function making a tail call to a function returning int.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002266 return DAG.getNode(X86ISD::TC_RETURN, dl,
2267 NodeTys, &Ops[0], Ops.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00002268 }
2269
Dale Johannesenace16102009-02-03 19:33:06 +00002270 Chain = DAG.getNode(X86ISD::CALL, dl, NodeTys, &Ops[0], Ops.size());
Evan Cheng347d5f72006-04-28 21:29:37 +00002271 InFlag = Chain.getValue(1);
Evan Chengd90eb7f2006-01-05 00:27:02 +00002272
Chris Lattner2d297092006-05-23 18:50:38 +00002273 // Create the CALLSEQ_END node.
Gordon Henriksen86737662008-01-05 16:56:59 +00002274 unsigned NumBytesForCalleeToPush;
Dan Gohman4d3d6e12010-05-27 18:43:40 +00002275 if (Subtarget->IsCalleePop(isVarArg, CallConv))
Gordon Henriksen86737662008-01-05 16:56:59 +00002276 NumBytesForCalleeToPush = NumBytes; // Callee pops everything
Chris Lattner29689432010-03-11 00:22:57 +00002277 else if (!Is64Bit && !IsTailCallConvention(CallConv) && IsStructRet)
Dan Gohmanf451cb82010-02-10 16:03:48 +00002278 // If this is a call to a struct-return function, the callee
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00002279 // pops the hidden struct pointer, so we have to push it back.
2280 // This is common for Darwin/X86, Linux & Mingw32 targets.
Gordon Henriksenae636f82008-01-03 16:47:34 +00002281 NumBytesForCalleeToPush = 4;
Gordon Henriksen86737662008-01-05 16:56:59 +00002282 else
Gordon Henriksenae636f82008-01-03 16:47:34 +00002283 NumBytesForCalleeToPush = 0; // Callee pops nothing.
Scott Michelfdc40a02009-02-17 22:15:04 +00002284
Gordon Henriksenae636f82008-01-03 16:47:34 +00002285 // Returns a flag for retval copy to use.
Evan Chengf22f9b32010-02-06 03:28:46 +00002286 if (!IsSibcall) {
2287 Chain = DAG.getCALLSEQ_END(Chain,
2288 DAG.getIntPtrConstant(NumBytes, true),
2289 DAG.getIntPtrConstant(NumBytesForCalleeToPush,
2290 true),
2291 InFlag);
2292 InFlag = Chain.getValue(1);
2293 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00002294
Chris Lattner3085e152007-02-25 08:59:22 +00002295 // Handle result values, copying them out of physregs into vregs that we
2296 // return.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002297 return LowerCallResult(Chain, InFlag, CallConv, isVarArg,
2298 Ins, dl, DAG, InVals);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002299}
2300
Evan Cheng25ab6902006-09-08 06:48:29 +00002301
2302//===----------------------------------------------------------------------===//
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002303// Fast Calling Convention (tail call) implementation
2304//===----------------------------------------------------------------------===//
2305
2306// Like std call, callee cleans arguments, convention except that ECX is
2307// reserved for storing the tail called function address. Only 2 registers are
2308// free for argument passing (inreg). Tail call optimization is performed
2309// provided:
2310// * tailcallopt is enabled
2311// * caller/callee are fastcc
Arnold Schwaighofera2a4b472008-02-26 10:21:54 +00002312// On X86_64 architecture with GOT-style position independent code only local
2313// (within module) calls are supported at the moment.
Arnold Schwaighofer48abc5c2007-10-12 21:30:57 +00002314// To keep the stack aligned according to platform abi the function
2315// GetAlignedArgumentStackSize ensures that argument delta is always multiples
2316// of stack alignment. (Dynamic linkers need this - darwin's dyld for example)
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002317// If a tail called function callee has more arguments than the caller the
2318// caller needs to make sure that there is room to move the RETADDR to. This is
Arnold Schwaighofer48abc5c2007-10-12 21:30:57 +00002319// achieved by reserving an area the size of the argument delta right after the
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002320// original REtADDR, but before the saved framepointer or the spilled registers
2321// e.g. caller(arg1, arg2) calls callee(arg1, arg2,arg3,arg4)
2322// stack layout:
2323// arg1
2324// arg2
2325// RETADDR
Scott Michelfdc40a02009-02-17 22:15:04 +00002326// [ new RETADDR
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002327// move area ]
2328// (possible EBP)
2329// ESI
2330// EDI
2331// local1 ..
2332
2333/// GetAlignedArgumentStackSize - Make the stack size align e.g 16n + 12 aligned
2334/// for a 16 byte align requirement.
Dan Gohmand858e902010-04-17 15:26:15 +00002335unsigned
2336X86TargetLowering::GetAlignedArgumentStackSize(unsigned StackSize,
2337 SelectionDAG& DAG) const {
Evan Chenge9ac9e62008-09-07 09:07:23 +00002338 MachineFunction &MF = DAG.getMachineFunction();
2339 const TargetMachine &TM = MF.getTarget();
2340 const TargetFrameInfo &TFI = *TM.getFrameInfo();
2341 unsigned StackAlignment = TFI.getStackAlignment();
Scott Michelfdc40a02009-02-17 22:15:04 +00002342 uint64_t AlignMask = StackAlignment - 1;
Evan Chenge9ac9e62008-09-07 09:07:23 +00002343 int64_t Offset = StackSize;
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00002344 uint64_t SlotSize = TD->getPointerSize();
Evan Chenge9ac9e62008-09-07 09:07:23 +00002345 if ( (Offset & AlignMask) <= (StackAlignment - SlotSize) ) {
2346 // Number smaller than 12 so just add the difference.
2347 Offset += ((StackAlignment - SlotSize) - (Offset & AlignMask));
2348 } else {
2349 // Mask out lower bits, add stackalignment once plus the 12 bytes.
Scott Michelfdc40a02009-02-17 22:15:04 +00002350 Offset = ((~AlignMask) & Offset) + StackAlignment +
Evan Chenge9ac9e62008-09-07 09:07:23 +00002351 (StackAlignment-SlotSize);
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002352 }
Evan Chenge9ac9e62008-09-07 09:07:23 +00002353 return Offset;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002354}
2355
Evan Cheng5f941932010-02-05 02:21:12 +00002356/// MatchingStackOffset - Return true if the given stack call argument is
2357/// already available in the same position (relatively) of the caller's
2358/// incoming argument stack.
2359static
2360bool MatchingStackOffset(SDValue Arg, unsigned Offset, ISD::ArgFlagsTy Flags,
2361 MachineFrameInfo *MFI, const MachineRegisterInfo *MRI,
2362 const X86InstrInfo *TII) {
Evan Cheng4cae1332010-03-05 08:38:04 +00002363 unsigned Bytes = Arg.getValueType().getSizeInBits() / 8;
2364 int FI = INT_MAX;
Evan Cheng5f941932010-02-05 02:21:12 +00002365 if (Arg.getOpcode() == ISD::CopyFromReg) {
2366 unsigned VR = cast<RegisterSDNode>(Arg.getOperand(1))->getReg();
2367 if (!VR || TargetRegisterInfo::isPhysicalRegister(VR))
2368 return false;
2369 MachineInstr *Def = MRI->getVRegDef(VR);
2370 if (!Def)
2371 return false;
2372 if (!Flags.isByVal()) {
2373 if (!TII->isLoadFromStackSlot(Def, FI))
2374 return false;
2375 } else {
2376 unsigned Opcode = Def->getOpcode();
2377 if ((Opcode == X86::LEA32r || Opcode == X86::LEA64r) &&
2378 Def->getOperand(1).isFI()) {
2379 FI = Def->getOperand(1).getIndex();
Evan Cheng4cae1332010-03-05 08:38:04 +00002380 Bytes = Flags.getByValSize();
Evan Cheng5f941932010-02-05 02:21:12 +00002381 } else
2382 return false;
2383 }
Evan Cheng4cae1332010-03-05 08:38:04 +00002384 } else if (LoadSDNode *Ld = dyn_cast<LoadSDNode>(Arg)) {
2385 if (Flags.isByVal())
2386 // ByVal argument is passed in as a pointer but it's now being
Evan Cheng10718492010-03-05 19:55:55 +00002387 // dereferenced. e.g.
Evan Cheng4cae1332010-03-05 08:38:04 +00002388 // define @foo(%struct.X* %A) {
2389 // tail call @bar(%struct.X* byval %A)
2390 // }
Evan Cheng5f941932010-02-05 02:21:12 +00002391 return false;
2392 SDValue Ptr = Ld->getBasePtr();
2393 FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(Ptr);
2394 if (!FINode)
2395 return false;
2396 FI = FINode->getIndex();
Evan Cheng4cae1332010-03-05 08:38:04 +00002397 } else
2398 return false;
Evan Cheng5f941932010-02-05 02:21:12 +00002399
Evan Cheng4cae1332010-03-05 08:38:04 +00002400 assert(FI != INT_MAX);
Evan Cheng5f941932010-02-05 02:21:12 +00002401 if (!MFI->isFixedObjectIndex(FI))
2402 return false;
Evan Cheng4cae1332010-03-05 08:38:04 +00002403 return Offset == MFI->getObjectOffset(FI) && Bytes == MFI->getObjectSize(FI);
Evan Cheng5f941932010-02-05 02:21:12 +00002404}
2405
Dan Gohman98ca4f22009-08-05 01:29:28 +00002406/// IsEligibleForTailCallOptimization - Check whether the call is eligible
2407/// for tail call optimization. Targets which want to do tail call
2408/// optimization should implement this function.
2409bool
2410X86TargetLowering::IsEligibleForTailCallOptimization(SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002411 CallingConv::ID CalleeCC,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002412 bool isVarArg,
Evan Chenga375d472010-03-15 18:54:48 +00002413 bool isCalleeStructRet,
2414 bool isCallerStructRet,
Evan Chengb1712452010-01-27 06:25:16 +00002415 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00002416 const SmallVectorImpl<SDValue> &OutVals,
Evan Chengb1712452010-01-27 06:25:16 +00002417 const SmallVectorImpl<ISD::InputArg> &Ins,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002418 SelectionDAG& DAG) const {
Chris Lattner29689432010-03-11 00:22:57 +00002419 if (!IsTailCallConvention(CalleeCC) &&
Evan Chengb1712452010-01-27 06:25:16 +00002420 CalleeCC != CallingConv::C)
2421 return false;
2422
Evan Cheng7096ae42010-01-29 06:45:59 +00002423 // If -tailcallopt is specified, make fastcc functions tail-callable.
Evan Cheng2c12cb42010-03-26 16:26:03 +00002424 const MachineFunction &MF = DAG.getMachineFunction();
Evan Cheng7096ae42010-01-29 06:45:59 +00002425 const Function *CallerF = DAG.getMachineFunction().getFunction();
Evan Cheng13617962010-04-30 01:12:32 +00002426 CallingConv::ID CallerCC = CallerF->getCallingConv();
2427 bool CCMatch = CallerCC == CalleeCC;
2428
Dan Gohman1797ed52010-02-08 20:27:50 +00002429 if (GuaranteedTailCallOpt) {
Evan Cheng13617962010-04-30 01:12:32 +00002430 if (IsTailCallConvention(CalleeCC) && CCMatch)
Evan Cheng843bd692010-01-31 06:44:49 +00002431 return true;
2432 return false;
2433 }
2434
Dale Johannesen2f05cc02010-05-28 23:24:28 +00002435 // Look for obvious safe cases to perform tail call optimization that do not
2436 // require ABI changes. This is what gcc calls sibcall.
Evan Chengb2c92902010-02-02 02:22:50 +00002437
Evan Cheng2c12cb42010-03-26 16:26:03 +00002438 // Can't do sibcall if stack needs to be dynamically re-aligned. PEI needs to
2439 // emit a special epilogue.
2440 if (RegInfo->needsStackRealignment(MF))
2441 return false;
2442
Eric Christopher90eb4022010-07-22 00:26:08 +00002443 // Do not sibcall optimize vararg calls unless the call site is not passing
2444 // any arguments.
Evan Cheng3c262ee2010-03-26 02:13:13 +00002445 if (isVarArg && !Outs.empty())
Evan Cheng843bd692010-01-31 06:44:49 +00002446 return false;
2447
Evan Chenga375d472010-03-15 18:54:48 +00002448 // Also avoid sibcall optimization if either caller or callee uses struct
2449 // return semantics.
2450 if (isCalleeStructRet || isCallerStructRet)
2451 return false;
2452
Evan Chengf5b9d6c2010-03-20 02:58:15 +00002453 // If the call result is in ST0 / ST1, it needs to be popped off the x87 stack.
2454 // Therefore if it's not used by the call it is not safe to optimize this into
2455 // a sibcall.
2456 bool Unused = false;
2457 for (unsigned i = 0, e = Ins.size(); i != e; ++i) {
2458 if (!Ins[i].Used) {
2459 Unused = true;
2460 break;
2461 }
2462 }
2463 if (Unused) {
2464 SmallVector<CCValAssign, 16> RVLocs;
2465 CCState CCInfo(CalleeCC, false, getTargetMachine(),
2466 RVLocs, *DAG.getContext());
2467 CCInfo.AnalyzeCallResult(Ins, RetCC_X86);
Evan Cheng13617962010-04-30 01:12:32 +00002468 for (unsigned i = 0, e = RVLocs.size(); i != e; ++i) {
Evan Chengf5b9d6c2010-03-20 02:58:15 +00002469 CCValAssign &VA = RVLocs[i];
2470 if (VA.getLocReg() == X86::ST0 || VA.getLocReg() == X86::ST1)
2471 return false;
2472 }
2473 }
2474
Evan Cheng13617962010-04-30 01:12:32 +00002475 // If the calling conventions do not match, then we'd better make sure the
2476 // results are returned in the same way as what the caller expects.
2477 if (!CCMatch) {
2478 SmallVector<CCValAssign, 16> RVLocs1;
2479 CCState CCInfo1(CalleeCC, false, getTargetMachine(),
2480 RVLocs1, *DAG.getContext());
2481 CCInfo1.AnalyzeCallResult(Ins, RetCC_X86);
2482
2483 SmallVector<CCValAssign, 16> RVLocs2;
2484 CCState CCInfo2(CallerCC, false, getTargetMachine(),
2485 RVLocs2, *DAG.getContext());
2486 CCInfo2.AnalyzeCallResult(Ins, RetCC_X86);
2487
2488 if (RVLocs1.size() != RVLocs2.size())
2489 return false;
2490 for (unsigned i = 0, e = RVLocs1.size(); i != e; ++i) {
2491 if (RVLocs1[i].isRegLoc() != RVLocs2[i].isRegLoc())
2492 return false;
2493 if (RVLocs1[i].getLocInfo() != RVLocs2[i].getLocInfo())
2494 return false;
2495 if (RVLocs1[i].isRegLoc()) {
2496 if (RVLocs1[i].getLocReg() != RVLocs2[i].getLocReg())
2497 return false;
2498 } else {
2499 if (RVLocs1[i].getLocMemOffset() != RVLocs2[i].getLocMemOffset())
2500 return false;
2501 }
2502 }
2503 }
2504
Evan Chenga6bff982010-01-30 01:22:00 +00002505 // If the callee takes no arguments then go on to check the results of the
2506 // call.
2507 if (!Outs.empty()) {
2508 // Check if stack adjustment is needed. For now, do not do this if any
2509 // argument is passed on the stack.
2510 SmallVector<CCValAssign, 16> ArgLocs;
2511 CCState CCInfo(CalleeCC, isVarArg, getTargetMachine(),
2512 ArgLocs, *DAG.getContext());
2513 CCInfo.AnalyzeCallOperands(Outs, CCAssignFnForNode(CalleeCC));
Evan Chengb2c92902010-02-02 02:22:50 +00002514 if (CCInfo.getNextStackOffset()) {
2515 MachineFunction &MF = DAG.getMachineFunction();
2516 if (MF.getInfo<X86MachineFunctionInfo>()->getBytesToPopOnReturn())
2517 return false;
2518 if (Subtarget->isTargetWin64())
2519 // Win64 ABI has additional complications.
2520 return false;
2521
2522 // Check if the arguments are already laid out in the right way as
2523 // the caller's fixed stack objects.
2524 MachineFrameInfo *MFI = MF.getFrameInfo();
Evan Cheng5f941932010-02-05 02:21:12 +00002525 const MachineRegisterInfo *MRI = &MF.getRegInfo();
2526 const X86InstrInfo *TII =
2527 ((X86TargetMachine&)getTargetMachine()).getInstrInfo();
Evan Chengb2c92902010-02-02 02:22:50 +00002528 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2529 CCValAssign &VA = ArgLocs[i];
Dan Gohmanc9403652010-07-07 15:54:55 +00002530 SDValue Arg = OutVals[i];
Evan Chengb2c92902010-02-02 02:22:50 +00002531 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Evan Chengb2c92902010-02-02 02:22:50 +00002532 if (VA.getLocInfo() == CCValAssign::Indirect)
2533 return false;
2534 if (!VA.isRegLoc()) {
Evan Cheng5f941932010-02-05 02:21:12 +00002535 if (!MatchingStackOffset(Arg, VA.getLocMemOffset(), Flags,
2536 MFI, MRI, TII))
Evan Chengb2c92902010-02-02 02:22:50 +00002537 return false;
2538 }
2539 }
2540 }
Evan Cheng9c044672010-05-29 01:35:22 +00002541
2542 // If the tailcall address may be in a register, then make sure it's
2543 // possible to register allocate for it. In 32-bit, the call address can
2544 // only target EAX, EDX, or ECX since the tail call must be scheduled after
Evan Chengdedd9742010-07-14 06:44:01 +00002545 // callee-saved registers are restored. These happen to be the same
2546 // registers used to pass 'inreg' arguments so watch out for those.
2547 if (!Subtarget->is64Bit() &&
2548 !isa<GlobalAddressSDNode>(Callee) &&
Evan Cheng9c044672010-05-29 01:35:22 +00002549 !isa<ExternalSymbolSDNode>(Callee)) {
Evan Cheng9c044672010-05-29 01:35:22 +00002550 unsigned NumInRegs = 0;
2551 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2552 CCValAssign &VA = ArgLocs[i];
Evan Chengdedd9742010-07-14 06:44:01 +00002553 if (!VA.isRegLoc())
2554 continue;
2555 unsigned Reg = VA.getLocReg();
2556 switch (Reg) {
2557 default: break;
2558 case X86::EAX: case X86::EDX: case X86::ECX:
2559 if (++NumInRegs == 3)
Evan Cheng9c044672010-05-29 01:35:22 +00002560 return false;
Evan Chengdedd9742010-07-14 06:44:01 +00002561 break;
Evan Cheng9c044672010-05-29 01:35:22 +00002562 }
2563 }
2564 }
Evan Chenga6bff982010-01-30 01:22:00 +00002565 }
Evan Chengb1712452010-01-27 06:25:16 +00002566
Evan Cheng86809cc2010-02-03 03:28:02 +00002567 return true;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002568}
2569
Dan Gohman3df24e62008-09-03 23:12:08 +00002570FastISel *
Dan Gohmana4160c32010-07-07 16:29:44 +00002571X86TargetLowering::createFastISel(FunctionLoweringInfo &funcInfo) const {
2572 return X86::createFastISel(funcInfo);
Dan Gohmand9f3c482008-08-19 21:32:53 +00002573}
2574
2575
Chris Lattnerfcf1a3d2007-02-28 06:10:12 +00002576//===----------------------------------------------------------------------===//
2577// Other Lowering Hooks
2578//===----------------------------------------------------------------------===//
2579
Bruno Cardoso Lopese654b562010-09-01 00:51:36 +00002580static bool MayFoldLoad(SDValue Op) {
2581 return Op.hasOneUse() && ISD::isNormalLoad(Op.getNode());
2582}
2583
2584static bool MayFoldIntoStore(SDValue Op) {
2585 return Op.hasOneUse() && ISD::isNormalStore(*Op.getNode()->use_begin());
2586}
2587
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002588static bool isTargetShuffle(unsigned Opcode) {
2589 switch(Opcode) {
2590 default: return false;
2591 case X86ISD::PSHUFD:
2592 case X86ISD::PSHUFHW:
2593 case X86ISD::PSHUFLW:
2594 case X86ISD::SHUFPD:
Bruno Cardoso Lopesaace0f22010-09-04 02:36:07 +00002595 case X86ISD::PALIGN:
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002596 case X86ISD::SHUFPS:
2597 case X86ISD::MOVLHPS:
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00002598 case X86ISD::MOVLHPD:
Bruno Cardoso Lopes7ff30bb2010-08-31 21:38:49 +00002599 case X86ISD::MOVHLPS:
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00002600 case X86ISD::MOVLPS:
2601 case X86ISD::MOVLPD:
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00002602 case X86ISD::MOVSHDUP:
Bruno Cardoso Lopes013bb3d2010-08-31 22:35:05 +00002603 case X86ISD::MOVSLDUP:
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002604 case X86ISD::MOVSS:
2605 case X86ISD::MOVSD:
Bruno Cardoso Lopes3722f002010-09-02 05:23:12 +00002606 case X86ISD::UNPCKLPS:
Bruno Cardoso Lopesbe8b0842010-09-03 20:10:35 +00002607 case X86ISD::UNPCKLPD:
Bruno Cardoso Lopes3722f002010-09-02 05:23:12 +00002608 case X86ISD::PUNPCKLWD:
2609 case X86ISD::PUNPCKLBW:
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002610 case X86ISD::PUNPCKLDQ:
Bruno Cardoso Lopesbe8b0842010-09-03 20:10:35 +00002611 case X86ISD::PUNPCKLQDQ:
Bruno Cardoso Lopes3722f002010-09-02 05:23:12 +00002612 case X86ISD::UNPCKHPS:
Bruno Cardoso Lopesbe8b0842010-09-03 20:10:35 +00002613 case X86ISD::UNPCKHPD:
Bruno Cardoso Lopes3722f002010-09-02 05:23:12 +00002614 case X86ISD::PUNPCKHWD:
2615 case X86ISD::PUNPCKHBW:
2616 case X86ISD::PUNPCKHDQ:
Bruno Cardoso Lopesbe8b0842010-09-03 20:10:35 +00002617 case X86ISD::PUNPCKHQDQ:
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002618 return true;
2619 }
2620 return false;
2621}
2622
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00002623static SDValue getTargetShuffleNode(unsigned Opc, DebugLoc dl, EVT VT,
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00002624 SDValue V1, SelectionDAG &DAG) {
2625 switch(Opc) {
2626 default: llvm_unreachable("Unknown x86 shuffle node");
2627 case X86ISD::MOVSHDUP:
Bruno Cardoso Lopes013bb3d2010-08-31 22:35:05 +00002628 case X86ISD::MOVSLDUP:
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00002629 return DAG.getNode(Opc, dl, VT, V1);
2630 }
2631
2632 return SDValue();
2633}
2634
2635static SDValue getTargetShuffleNode(unsigned Opc, DebugLoc dl, EVT VT,
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00002636 SDValue V1, unsigned TargetMask, SelectionDAG &DAG) {
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00002637 switch(Opc) {
2638 default: llvm_unreachable("Unknown x86 shuffle node");
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002639 case X86ISD::PSHUFD:
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00002640 case X86ISD::PSHUFHW:
2641 case X86ISD::PSHUFLW:
2642 return DAG.getNode(Opc, dl, VT, V1, DAG.getConstant(TargetMask, MVT::i8));
2643 }
2644
2645 return SDValue();
2646}
Chris Lattnerfcf1a3d2007-02-28 06:10:12 +00002647
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002648static SDValue getTargetShuffleNode(unsigned Opc, DebugLoc dl, EVT VT,
2649 SDValue V1, SDValue V2, unsigned TargetMask, SelectionDAG &DAG) {
2650 switch(Opc) {
2651 default: llvm_unreachable("Unknown x86 shuffle node");
Bruno Cardoso Lopesaace0f22010-09-04 02:36:07 +00002652 case X86ISD::PALIGN:
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002653 case X86ISD::SHUFPD:
2654 case X86ISD::SHUFPS:
2655 return DAG.getNode(Opc, dl, VT, V1, V2,
2656 DAG.getConstant(TargetMask, MVT::i8));
2657 }
2658 return SDValue();
2659}
2660
2661static SDValue getTargetShuffleNode(unsigned Opc, DebugLoc dl, EVT VT,
2662 SDValue V1, SDValue V2, SelectionDAG &DAG) {
2663 switch(Opc) {
2664 default: llvm_unreachable("Unknown x86 shuffle node");
2665 case X86ISD::MOVLHPS:
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00002666 case X86ISD::MOVLHPD:
Bruno Cardoso Lopes7ff30bb2010-08-31 21:38:49 +00002667 case X86ISD::MOVHLPS:
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00002668 case X86ISD::MOVLPS:
2669 case X86ISD::MOVLPD:
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002670 case X86ISD::MOVSS:
2671 case X86ISD::MOVSD:
Bruno Cardoso Lopes3722f002010-09-02 05:23:12 +00002672 case X86ISD::UNPCKLPS:
Bruno Cardoso Lopesbe8b0842010-09-03 20:10:35 +00002673 case X86ISD::UNPCKLPD:
Bruno Cardoso Lopes3722f002010-09-02 05:23:12 +00002674 case X86ISD::PUNPCKLWD:
2675 case X86ISD::PUNPCKLBW:
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002676 case X86ISD::PUNPCKLDQ:
Bruno Cardoso Lopesbe8b0842010-09-03 20:10:35 +00002677 case X86ISD::PUNPCKLQDQ:
Bruno Cardoso Lopes3722f002010-09-02 05:23:12 +00002678 case X86ISD::UNPCKHPS:
Bruno Cardoso Lopesbe8b0842010-09-03 20:10:35 +00002679 case X86ISD::UNPCKHPD:
Bruno Cardoso Lopes3722f002010-09-02 05:23:12 +00002680 case X86ISD::PUNPCKHWD:
2681 case X86ISD::PUNPCKHBW:
2682 case X86ISD::PUNPCKHDQ:
Bruno Cardoso Lopesbe8b0842010-09-03 20:10:35 +00002683 case X86ISD::PUNPCKHQDQ:
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002684 return DAG.getNode(Opc, dl, VT, V1, V2);
2685 }
2686 return SDValue();
2687}
2688
Dan Gohmand858e902010-04-17 15:26:15 +00002689SDValue X86TargetLowering::getReturnAddressFrameIndex(SelectionDAG &DAG) const {
Anton Korobeynikova2780e12007-08-15 17:12:32 +00002690 MachineFunction &MF = DAG.getMachineFunction();
2691 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
2692 int ReturnAddrIndex = FuncInfo->getRAIndex();
2693
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002694 if (ReturnAddrIndex == 0) {
2695 // Set up a frame object for the return address.
Bill Wendling64e87322009-01-16 19:25:27 +00002696 uint64_t SlotSize = TD->getPointerSize();
David Greene3f2bf852009-11-12 20:49:22 +00002697 ReturnAddrIndex = MF.getFrameInfo()->CreateFixedObject(SlotSize, -SlotSize,
Evan Chenged2ae132010-07-03 00:40:23 +00002698 false);
Anton Korobeynikova2780e12007-08-15 17:12:32 +00002699 FuncInfo->setRAIndex(ReturnAddrIndex);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002700 }
2701
Evan Cheng25ab6902006-09-08 06:48:29 +00002702 return DAG.getFrameIndex(ReturnAddrIndex, getPointerTy());
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002703}
2704
2705
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00002706bool X86::isOffsetSuitableForCodeModel(int64_t Offset, CodeModel::Model M,
2707 bool hasSymbolicDisplacement) {
2708 // Offset should fit into 32 bit immediate field.
Benjamin Kramer34247a02010-03-29 21:13:41 +00002709 if (!isInt<32>(Offset))
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00002710 return false;
2711
2712 // If we don't have a symbolic displacement - we don't have any extra
2713 // restrictions.
2714 if (!hasSymbolicDisplacement)
2715 return true;
2716
2717 // FIXME: Some tweaks might be needed for medium code model.
2718 if (M != CodeModel::Small && M != CodeModel::Kernel)
2719 return false;
2720
2721 // For small code model we assume that latest object is 16MB before end of 31
2722 // bits boundary. We may also accept pretty large negative constants knowing
2723 // that all objects are in the positive half of address space.
2724 if (M == CodeModel::Small && Offset < 16*1024*1024)
2725 return true;
2726
2727 // For kernel code model we know that all object resist in the negative half
2728 // of 32bits address space. We may not accept negative offsets, since they may
2729 // be just off and we may accept pretty large positive ones.
2730 if (M == CodeModel::Kernel && Offset > 0)
2731 return true;
2732
2733 return false;
2734}
2735
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002736/// TranslateX86CC - do a one to one translation of a ISD::CondCode to the X86
2737/// specific condition code, returning the condition code and the LHS/RHS of the
2738/// comparison to make.
2739static unsigned TranslateX86CC(ISD::CondCode SetCCOpcode, bool isFP,
2740 SDValue &LHS, SDValue &RHS, SelectionDAG &DAG) {
Evan Chengd9558e02006-01-06 00:43:03 +00002741 if (!isFP) {
Chris Lattnerbfd68a72006-09-13 17:04:54 +00002742 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(RHS)) {
2743 if (SetCCOpcode == ISD::SETGT && RHSC->isAllOnesValue()) {
2744 // X > -1 -> X == 0, jump !sign.
2745 RHS = DAG.getConstant(0, RHS.getValueType());
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002746 return X86::COND_NS;
Chris Lattnerbfd68a72006-09-13 17:04:54 +00002747 } else if (SetCCOpcode == ISD::SETLT && RHSC->isNullValue()) {
2748 // X < 0 -> X == 0, jump on sign.
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002749 return X86::COND_S;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002750 } else if (SetCCOpcode == ISD::SETLT && RHSC->getZExtValue() == 1) {
Dan Gohman5f6913c2007-09-17 14:49:27 +00002751 // X < 1 -> X <= 0
2752 RHS = DAG.getConstant(0, RHS.getValueType());
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002753 return X86::COND_LE;
Chris Lattnerbfd68a72006-09-13 17:04:54 +00002754 }
Chris Lattnerf9570512006-09-13 03:22:10 +00002755 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00002756
Evan Chengd9558e02006-01-06 00:43:03 +00002757 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002758 default: llvm_unreachable("Invalid integer condition!");
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002759 case ISD::SETEQ: return X86::COND_E;
2760 case ISD::SETGT: return X86::COND_G;
2761 case ISD::SETGE: return X86::COND_GE;
2762 case ISD::SETLT: return X86::COND_L;
2763 case ISD::SETLE: return X86::COND_LE;
2764 case ISD::SETNE: return X86::COND_NE;
2765 case ISD::SETULT: return X86::COND_B;
2766 case ISD::SETUGT: return X86::COND_A;
2767 case ISD::SETULE: return X86::COND_BE;
2768 case ISD::SETUGE: return X86::COND_AE;
Evan Chengd9558e02006-01-06 00:43:03 +00002769 }
Chris Lattner4c78e022008-12-23 23:42:27 +00002770 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002771
Chris Lattner4c78e022008-12-23 23:42:27 +00002772 // First determine if it is required or is profitable to flip the operands.
Duncan Sands4047f4a2008-10-24 13:03:10 +00002773
Chris Lattner4c78e022008-12-23 23:42:27 +00002774 // If LHS is a foldable load, but RHS is not, flip the condition.
2775 if ((ISD::isNON_EXTLoad(LHS.getNode()) && LHS.hasOneUse()) &&
2776 !(ISD::isNON_EXTLoad(RHS.getNode()) && RHS.hasOneUse())) {
2777 SetCCOpcode = getSetCCSwappedOperands(SetCCOpcode);
2778 std::swap(LHS, RHS);
Evan Cheng4d46d0a2008-08-28 23:48:31 +00002779 }
2780
Chris Lattner4c78e022008-12-23 23:42:27 +00002781 switch (SetCCOpcode) {
2782 default: break;
2783 case ISD::SETOLT:
2784 case ISD::SETOLE:
2785 case ISD::SETUGT:
2786 case ISD::SETUGE:
2787 std::swap(LHS, RHS);
2788 break;
2789 }
2790
2791 // On a floating point condition, the flags are set as follows:
2792 // ZF PF CF op
2793 // 0 | 0 | 0 | X > Y
2794 // 0 | 0 | 1 | X < Y
2795 // 1 | 0 | 0 | X == Y
2796 // 1 | 1 | 1 | unordered
2797 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002798 default: llvm_unreachable("Condcode should be pre-legalized away");
Chris Lattner4c78e022008-12-23 23:42:27 +00002799 case ISD::SETUEQ:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002800 case ISD::SETEQ: return X86::COND_E;
Chris Lattner4c78e022008-12-23 23:42:27 +00002801 case ISD::SETOLT: // flipped
2802 case ISD::SETOGT:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002803 case ISD::SETGT: return X86::COND_A;
Chris Lattner4c78e022008-12-23 23:42:27 +00002804 case ISD::SETOLE: // flipped
2805 case ISD::SETOGE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002806 case ISD::SETGE: return X86::COND_AE;
Chris Lattner4c78e022008-12-23 23:42:27 +00002807 case ISD::SETUGT: // flipped
2808 case ISD::SETULT:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002809 case ISD::SETLT: return X86::COND_B;
Chris Lattner4c78e022008-12-23 23:42:27 +00002810 case ISD::SETUGE: // flipped
2811 case ISD::SETULE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002812 case ISD::SETLE: return X86::COND_BE;
Chris Lattner4c78e022008-12-23 23:42:27 +00002813 case ISD::SETONE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002814 case ISD::SETNE: return X86::COND_NE;
2815 case ISD::SETUO: return X86::COND_P;
2816 case ISD::SETO: return X86::COND_NP;
Dan Gohman1a492952009-10-20 16:22:37 +00002817 case ISD::SETOEQ:
2818 case ISD::SETUNE: return X86::COND_INVALID;
Chris Lattner4c78e022008-12-23 23:42:27 +00002819 }
Evan Chengd9558e02006-01-06 00:43:03 +00002820}
2821
Evan Cheng4a460802006-01-11 00:33:36 +00002822/// hasFPCMov - is there a floating point cmov for the specific X86 condition
2823/// code. Current x86 isa includes the following FP cmov instructions:
Evan Chengaaca22c2006-01-10 20:26:56 +00002824/// fcmovb, fcomvbe, fcomve, fcmovu, fcmovae, fcmova, fcmovne, fcmovnu.
Evan Cheng4a460802006-01-11 00:33:36 +00002825static bool hasFPCMov(unsigned X86CC) {
Evan Chengaaca22c2006-01-10 20:26:56 +00002826 switch (X86CC) {
2827 default:
2828 return false;
Chris Lattner7fbe9722006-10-20 17:42:20 +00002829 case X86::COND_B:
2830 case X86::COND_BE:
2831 case X86::COND_E:
2832 case X86::COND_P:
2833 case X86::COND_A:
2834 case X86::COND_AE:
2835 case X86::COND_NE:
2836 case X86::COND_NP:
Evan Chengaaca22c2006-01-10 20:26:56 +00002837 return true;
2838 }
2839}
2840
Evan Chengeb2f9692009-10-27 19:56:55 +00002841/// isFPImmLegal - Returns true if the target can instruction select the
2842/// specified FP immediate natively. If false, the legalizer will
2843/// materialize the FP immediate as a load from a constant pool.
Evan Chenga1eaa3c2009-10-28 01:43:28 +00002844bool X86TargetLowering::isFPImmLegal(const APFloat &Imm, EVT VT) const {
Evan Chengeb2f9692009-10-27 19:56:55 +00002845 for (unsigned i = 0, e = LegalFPImmediates.size(); i != e; ++i) {
2846 if (Imm.bitwiseIsEqual(LegalFPImmediates[i]))
2847 return true;
2848 }
2849 return false;
2850}
2851
Nate Begeman9008ca62009-04-27 18:41:29 +00002852/// isUndefOrInRange - Return true if Val is undef or if its value falls within
2853/// the specified range (L, H].
2854static bool isUndefOrInRange(int Val, int Low, int Hi) {
2855 return (Val < 0) || (Val >= Low && Val < Hi);
2856}
2857
2858/// isUndefOrEqual - Val is either less than zero (undef) or equal to the
2859/// specified value.
2860static bool isUndefOrEqual(int Val, int CmpVal) {
2861 if (Val < 0 || Val == CmpVal)
Evan Cheng5ced1d82006-04-06 23:23:56 +00002862 return true;
Nate Begeman9008ca62009-04-27 18:41:29 +00002863 return false;
Evan Chengc5cdff22006-04-07 21:53:05 +00002864}
2865
Nate Begeman9008ca62009-04-27 18:41:29 +00002866/// isPSHUFDMask - Return true if the node specifies a shuffle of elements that
2867/// is suitable for input to PSHUFD or PSHUFW. That is, it doesn't reference
2868/// the second operand.
Owen Andersone50ed302009-08-10 22:56:29 +00002869static bool isPSHUFDMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002870 if (VT == MVT::v4f32 || VT == MVT::v4i32 || VT == MVT::v4i16)
Nate Begeman9008ca62009-04-27 18:41:29 +00002871 return (Mask[0] < 4 && Mask[1] < 4 && Mask[2] < 4 && Mask[3] < 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00002872 if (VT == MVT::v2f64 || VT == MVT::v2i64)
Nate Begeman9008ca62009-04-27 18:41:29 +00002873 return (Mask[0] < 2 && Mask[1] < 2);
2874 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002875}
2876
Nate Begeman9008ca62009-04-27 18:41:29 +00002877bool X86::isPSHUFDMask(ShuffleVectorSDNode *N) {
Eric Christopherfd179292009-08-27 18:07:15 +00002878 SmallVector<int, 8> M;
Nate Begeman9008ca62009-04-27 18:41:29 +00002879 N->getMask(M);
2880 return ::isPSHUFDMask(M, N->getValueType(0));
2881}
Evan Cheng0188ecb2006-03-22 18:59:22 +00002882
Nate Begeman9008ca62009-04-27 18:41:29 +00002883/// isPSHUFHWMask - Return true if the node specifies a shuffle of elements that
2884/// is suitable for input to PSHUFHW.
Owen Andersone50ed302009-08-10 22:56:29 +00002885static bool isPSHUFHWMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002886 if (VT != MVT::v8i16)
Evan Cheng0188ecb2006-03-22 18:59:22 +00002887 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002888
Nate Begeman9008ca62009-04-27 18:41:29 +00002889 // Lower quadword copied in order or undef.
2890 for (int i = 0; i != 4; ++i)
2891 if (Mask[i] >= 0 && Mask[i] != i)
Evan Cheng506d3df2006-03-29 23:07:14 +00002892 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002893
Evan Cheng506d3df2006-03-29 23:07:14 +00002894 // Upper quadword shuffled.
Nate Begeman9008ca62009-04-27 18:41:29 +00002895 for (int i = 4; i != 8; ++i)
2896 if (Mask[i] >= 0 && (Mask[i] < 4 || Mask[i] > 7))
Evan Cheng506d3df2006-03-29 23:07:14 +00002897 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002898
Evan Cheng506d3df2006-03-29 23:07:14 +00002899 return true;
2900}
2901
Nate Begeman9008ca62009-04-27 18:41:29 +00002902bool X86::isPSHUFHWMask(ShuffleVectorSDNode *N) {
Eric Christopherfd179292009-08-27 18:07:15 +00002903 SmallVector<int, 8> M;
Nate Begeman9008ca62009-04-27 18:41:29 +00002904 N->getMask(M);
2905 return ::isPSHUFHWMask(M, N->getValueType(0));
2906}
Evan Cheng506d3df2006-03-29 23:07:14 +00002907
Nate Begeman9008ca62009-04-27 18:41:29 +00002908/// isPSHUFLWMask - Return true if the node specifies a shuffle of elements that
2909/// is suitable for input to PSHUFLW.
Owen Andersone50ed302009-08-10 22:56:29 +00002910static bool isPSHUFLWMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002911 if (VT != MVT::v8i16)
Evan Cheng506d3df2006-03-29 23:07:14 +00002912 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002913
Rafael Espindola15684b22009-04-24 12:40:33 +00002914 // Upper quadword copied in order.
Nate Begeman9008ca62009-04-27 18:41:29 +00002915 for (int i = 4; i != 8; ++i)
2916 if (Mask[i] >= 0 && Mask[i] != i)
Rafael Espindola15684b22009-04-24 12:40:33 +00002917 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002918
Rafael Espindola15684b22009-04-24 12:40:33 +00002919 // Lower quadword shuffled.
Nate Begeman9008ca62009-04-27 18:41:29 +00002920 for (int i = 0; i != 4; ++i)
2921 if (Mask[i] >= 4)
Rafael Espindola15684b22009-04-24 12:40:33 +00002922 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002923
Rafael Espindola15684b22009-04-24 12:40:33 +00002924 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00002925}
2926
Nate Begeman9008ca62009-04-27 18:41:29 +00002927bool X86::isPSHUFLWMask(ShuffleVectorSDNode *N) {
Eric Christopherfd179292009-08-27 18:07:15 +00002928 SmallVector<int, 8> M;
Nate Begeman9008ca62009-04-27 18:41:29 +00002929 N->getMask(M);
2930 return ::isPSHUFLWMask(M, N->getValueType(0));
2931}
2932
Nate Begemana09008b2009-10-19 02:17:23 +00002933/// isPALIGNRMask - Return true if the node specifies a shuffle of elements that
2934/// is suitable for input to PALIGNR.
2935static bool isPALIGNRMask(const SmallVectorImpl<int> &Mask, EVT VT,
2936 bool hasSSSE3) {
2937 int i, e = VT.getVectorNumElements();
2938
2939 // Do not handle v2i64 / v2f64 shuffles with palignr.
2940 if (e < 4 || !hasSSSE3)
2941 return false;
2942
2943 for (i = 0; i != e; ++i)
2944 if (Mask[i] >= 0)
2945 break;
2946
2947 // All undef, not a palignr.
2948 if (i == e)
2949 return false;
2950
2951 // Determine if it's ok to perform a palignr with only the LHS, since we
2952 // don't have access to the actual shuffle elements to see if RHS is undef.
2953 bool Unary = Mask[i] < (int)e;
2954 bool NeedsUnary = false;
2955
2956 int s = Mask[i] - i;
2957
2958 // Check the rest of the elements to see if they are consecutive.
2959 for (++i; i != e; ++i) {
2960 int m = Mask[i];
2961 if (m < 0)
2962 continue;
2963
2964 Unary = Unary && (m < (int)e);
2965 NeedsUnary = NeedsUnary || (m < s);
2966
2967 if (NeedsUnary && !Unary)
2968 return false;
2969 if (Unary && m != ((s+i) & (e-1)))
2970 return false;
2971 if (!Unary && m != (s+i))
2972 return false;
2973 }
2974 return true;
2975}
2976
2977bool X86::isPALIGNRMask(ShuffleVectorSDNode *N) {
2978 SmallVector<int, 8> M;
2979 N->getMask(M);
2980 return ::isPALIGNRMask(M, N->getValueType(0), true);
2981}
2982
Evan Cheng14aed5e2006-03-24 01:18:28 +00002983/// isSHUFPMask - Return true if the specified VECTOR_SHUFFLE operand
2984/// specifies a shuffle of elements that is suitable for input to SHUFP*.
Owen Andersone50ed302009-08-10 22:56:29 +00002985static bool isSHUFPMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002986 int NumElems = VT.getVectorNumElements();
2987 if (NumElems != 2 && NumElems != 4)
2988 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002989
Nate Begeman9008ca62009-04-27 18:41:29 +00002990 int Half = NumElems / 2;
2991 for (int i = 0; i < Half; ++i)
2992 if (!isUndefOrInRange(Mask[i], 0, NumElems))
Evan Cheng39623da2006-04-20 08:58:49 +00002993 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002994 for (int i = Half; i < NumElems; ++i)
2995 if (!isUndefOrInRange(Mask[i], NumElems, NumElems*2))
Evan Cheng39623da2006-04-20 08:58:49 +00002996 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002997
Evan Cheng14aed5e2006-03-24 01:18:28 +00002998 return true;
2999}
3000
Nate Begeman9008ca62009-04-27 18:41:29 +00003001bool X86::isSHUFPMask(ShuffleVectorSDNode *N) {
3002 SmallVector<int, 8> M;
3003 N->getMask(M);
3004 return ::isSHUFPMask(M, N->getValueType(0));
Evan Cheng39623da2006-04-20 08:58:49 +00003005}
3006
Evan Cheng213d2cf2007-05-17 18:45:50 +00003007/// isCommutedSHUFP - Returns true if the shuffle mask is exactly
Evan Cheng39623da2006-04-20 08:58:49 +00003008/// the reverse of what x86 shuffles want. x86 shuffles requires the lower
3009/// half elements to come from vector 1 (which would equal the dest.) and
3010/// the upper half to come from vector 2.
Owen Andersone50ed302009-08-10 22:56:29 +00003011static bool isCommutedSHUFPMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003012 int NumElems = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00003013
3014 if (NumElems != 2 && NumElems != 4)
Nate Begeman9008ca62009-04-27 18:41:29 +00003015 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003016
Nate Begeman9008ca62009-04-27 18:41:29 +00003017 int Half = NumElems / 2;
3018 for (int i = 0; i < Half; ++i)
3019 if (!isUndefOrInRange(Mask[i], NumElems, NumElems*2))
Evan Cheng39623da2006-04-20 08:58:49 +00003020 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00003021 for (int i = Half; i < NumElems; ++i)
3022 if (!isUndefOrInRange(Mask[i], 0, NumElems))
Evan Cheng39623da2006-04-20 08:58:49 +00003023 return false;
3024 return true;
3025}
3026
Nate Begeman9008ca62009-04-27 18:41:29 +00003027static bool isCommutedSHUFP(ShuffleVectorSDNode *N) {
3028 SmallVector<int, 8> M;
3029 N->getMask(M);
3030 return isCommutedSHUFPMask(M, N->getValueType(0));
Evan Cheng39623da2006-04-20 08:58:49 +00003031}
3032
Evan Cheng2c0dbd02006-03-24 02:58:06 +00003033/// isMOVHLPSMask - Return true if the specified VECTOR_SHUFFLE operand
3034/// specifies a shuffle of elements that is suitable for input to MOVHLPS.
Nate Begeman9008ca62009-04-27 18:41:29 +00003035bool X86::isMOVHLPSMask(ShuffleVectorSDNode *N) {
3036 if (N->getValueType(0).getVectorNumElements() != 4)
Evan Cheng2c0dbd02006-03-24 02:58:06 +00003037 return false;
3038
Evan Cheng2064a2b2006-03-28 06:50:32 +00003039 // Expect bit0 == 6, bit1 == 7, bit2 == 2, bit3 == 3
Nate Begeman9008ca62009-04-27 18:41:29 +00003040 return isUndefOrEqual(N->getMaskElt(0), 6) &&
3041 isUndefOrEqual(N->getMaskElt(1), 7) &&
3042 isUndefOrEqual(N->getMaskElt(2), 2) &&
3043 isUndefOrEqual(N->getMaskElt(3), 3);
Evan Cheng6e56e2c2006-11-07 22:14:24 +00003044}
3045
Nate Begeman0b10b912009-11-07 23:17:15 +00003046/// isMOVHLPS_v_undef_Mask - Special case of isMOVHLPSMask for canonical form
3047/// of vector_shuffle v, v, <2, 3, 2, 3>, i.e. vector_shuffle v, undef,
3048/// <2, 3, 2, 3>
3049bool X86::isMOVHLPS_v_undef_Mask(ShuffleVectorSDNode *N) {
3050 unsigned NumElems = N->getValueType(0).getVectorNumElements();
3051
3052 if (NumElems != 4)
3053 return false;
3054
3055 return isUndefOrEqual(N->getMaskElt(0), 2) &&
3056 isUndefOrEqual(N->getMaskElt(1), 3) &&
3057 isUndefOrEqual(N->getMaskElt(2), 2) &&
3058 isUndefOrEqual(N->getMaskElt(3), 3);
3059}
3060
Evan Cheng5ced1d82006-04-06 23:23:56 +00003061/// isMOVLPMask - Return true if the specified VECTOR_SHUFFLE operand
3062/// specifies a shuffle of elements that is suitable for input to MOVLP{S|D}.
Nate Begeman9008ca62009-04-27 18:41:29 +00003063bool X86::isMOVLPMask(ShuffleVectorSDNode *N) {
3064 unsigned NumElems = N->getValueType(0).getVectorNumElements();
Evan Cheng5ced1d82006-04-06 23:23:56 +00003065
Evan Cheng5ced1d82006-04-06 23:23:56 +00003066 if (NumElems != 2 && NumElems != 4)
3067 return false;
3068
Evan Chengc5cdff22006-04-07 21:53:05 +00003069 for (unsigned i = 0; i < NumElems/2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003070 if (!isUndefOrEqual(N->getMaskElt(i), i + NumElems))
Evan Chengc5cdff22006-04-07 21:53:05 +00003071 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003072
Evan Chengc5cdff22006-04-07 21:53:05 +00003073 for (unsigned i = NumElems/2; i < NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003074 if (!isUndefOrEqual(N->getMaskElt(i), i))
Evan Chengc5cdff22006-04-07 21:53:05 +00003075 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003076
3077 return true;
3078}
3079
Nate Begeman0b10b912009-11-07 23:17:15 +00003080/// isMOVLHPSMask - Return true if the specified VECTOR_SHUFFLE operand
3081/// specifies a shuffle of elements that is suitable for input to MOVLHPS.
3082bool X86::isMOVLHPSMask(ShuffleVectorSDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003083 unsigned NumElems = N->getValueType(0).getVectorNumElements();
Evan Cheng5ced1d82006-04-06 23:23:56 +00003084
Evan Cheng5ced1d82006-04-06 23:23:56 +00003085 if (NumElems != 2 && NumElems != 4)
3086 return false;
3087
Evan Chengc5cdff22006-04-07 21:53:05 +00003088 for (unsigned i = 0; i < NumElems/2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003089 if (!isUndefOrEqual(N->getMaskElt(i), i))
Evan Chengc5cdff22006-04-07 21:53:05 +00003090 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003091
Nate Begeman9008ca62009-04-27 18:41:29 +00003092 for (unsigned i = 0; i < NumElems/2; ++i)
3093 if (!isUndefOrEqual(N->getMaskElt(i + NumElems/2), i + NumElems))
Evan Chengc5cdff22006-04-07 21:53:05 +00003094 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003095
3096 return true;
3097}
3098
Evan Cheng0038e592006-03-28 00:39:58 +00003099/// isUNPCKLMask - Return true if the specified VECTOR_SHUFFLE operand
3100/// specifies a shuffle of elements that is suitable for input to UNPCKL.
Owen Andersone50ed302009-08-10 22:56:29 +00003101static bool isUNPCKLMask(const SmallVectorImpl<int> &Mask, EVT VT,
Rafael Espindola15684b22009-04-24 12:40:33 +00003102 bool V2IsSplat = false) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003103 int NumElts = VT.getVectorNumElements();
Chris Lattner5a88b832007-02-25 07:10:00 +00003104 if (NumElts != 2 && NumElts != 4 && NumElts != 8 && NumElts != 16)
Evan Cheng0038e592006-03-28 00:39:58 +00003105 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003106
Nate Begeman9008ca62009-04-27 18:41:29 +00003107 for (int i = 0, j = 0; i != NumElts; i += 2, ++j) {
3108 int BitI = Mask[i];
3109 int BitI1 = Mask[i+1];
Evan Chengc5cdff22006-04-07 21:53:05 +00003110 if (!isUndefOrEqual(BitI, j))
3111 return false;
Evan Cheng39623da2006-04-20 08:58:49 +00003112 if (V2IsSplat) {
Mon P Wang7bcaefa2009-02-04 01:16:59 +00003113 if (!isUndefOrEqual(BitI1, NumElts))
Evan Cheng39623da2006-04-20 08:58:49 +00003114 return false;
3115 } else {
Chris Lattner5a88b832007-02-25 07:10:00 +00003116 if (!isUndefOrEqual(BitI1, j + NumElts))
Evan Cheng39623da2006-04-20 08:58:49 +00003117 return false;
3118 }
Evan Cheng0038e592006-03-28 00:39:58 +00003119 }
Evan Cheng0038e592006-03-28 00:39:58 +00003120 return true;
3121}
3122
Nate Begeman9008ca62009-04-27 18:41:29 +00003123bool X86::isUNPCKLMask(ShuffleVectorSDNode *N, bool V2IsSplat) {
3124 SmallVector<int, 8> M;
3125 N->getMask(M);
3126 return ::isUNPCKLMask(M, N->getValueType(0), V2IsSplat);
Evan Cheng39623da2006-04-20 08:58:49 +00003127}
3128
Evan Cheng4fcb9222006-03-28 02:43:26 +00003129/// isUNPCKHMask - Return true if the specified VECTOR_SHUFFLE operand
3130/// specifies a shuffle of elements that is suitable for input to UNPCKH.
Eric Christopherfd179292009-08-27 18:07:15 +00003131static bool isUNPCKHMask(const SmallVectorImpl<int> &Mask, EVT VT,
Rafael Espindola15684b22009-04-24 12:40:33 +00003132 bool V2IsSplat = false) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003133 int NumElts = VT.getVectorNumElements();
Chris Lattner5a88b832007-02-25 07:10:00 +00003134 if (NumElts != 2 && NumElts != 4 && NumElts != 8 && NumElts != 16)
Evan Cheng4fcb9222006-03-28 02:43:26 +00003135 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003136
Nate Begeman9008ca62009-04-27 18:41:29 +00003137 for (int i = 0, j = 0; i != NumElts; i += 2, ++j) {
3138 int BitI = Mask[i];
3139 int BitI1 = Mask[i+1];
Chris Lattner5a88b832007-02-25 07:10:00 +00003140 if (!isUndefOrEqual(BitI, j + NumElts/2))
Evan Chengc5cdff22006-04-07 21:53:05 +00003141 return false;
Evan Cheng39623da2006-04-20 08:58:49 +00003142 if (V2IsSplat) {
Chris Lattner5a88b832007-02-25 07:10:00 +00003143 if (isUndefOrEqual(BitI1, NumElts))
Evan Cheng39623da2006-04-20 08:58:49 +00003144 return false;
3145 } else {
Chris Lattner5a88b832007-02-25 07:10:00 +00003146 if (!isUndefOrEqual(BitI1, j + NumElts/2 + NumElts))
Evan Cheng39623da2006-04-20 08:58:49 +00003147 return false;
3148 }
Evan Cheng4fcb9222006-03-28 02:43:26 +00003149 }
Evan Cheng4fcb9222006-03-28 02:43:26 +00003150 return true;
3151}
3152
Nate Begeman9008ca62009-04-27 18:41:29 +00003153bool X86::isUNPCKHMask(ShuffleVectorSDNode *N, bool V2IsSplat) {
3154 SmallVector<int, 8> M;
3155 N->getMask(M);
3156 return ::isUNPCKHMask(M, N->getValueType(0), V2IsSplat);
Evan Cheng39623da2006-04-20 08:58:49 +00003157}
3158
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00003159/// isUNPCKL_v_undef_Mask - Special case of isUNPCKLMask for canonical form
3160/// of vector_shuffle v, v, <0, 4, 1, 5>, i.e. vector_shuffle v, undef,
3161/// <0, 0, 1, 1>
Owen Andersone50ed302009-08-10 22:56:29 +00003162static bool isUNPCKL_v_undef_Mask(const SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003163 int NumElems = VT.getVectorNumElements();
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00003164 if (NumElems != 2 && NumElems != 4 && NumElems != 8 && NumElems != 16)
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00003165 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003166
Nate Begeman9008ca62009-04-27 18:41:29 +00003167 for (int i = 0, j = 0; i != NumElems; i += 2, ++j) {
3168 int BitI = Mask[i];
3169 int BitI1 = Mask[i+1];
Evan Chengc5cdff22006-04-07 21:53:05 +00003170 if (!isUndefOrEqual(BitI, j))
3171 return false;
3172 if (!isUndefOrEqual(BitI1, j))
3173 return false;
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00003174 }
Rafael Espindola15684b22009-04-24 12:40:33 +00003175 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00003176}
3177
Nate Begeman9008ca62009-04-27 18:41:29 +00003178bool X86::isUNPCKL_v_undef_Mask(ShuffleVectorSDNode *N) {
3179 SmallVector<int, 8> M;
3180 N->getMask(M);
3181 return ::isUNPCKL_v_undef_Mask(M, N->getValueType(0));
3182}
3183
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00003184/// isUNPCKH_v_undef_Mask - Special case of isUNPCKHMask for canonical form
3185/// of vector_shuffle v, v, <2, 6, 3, 7>, i.e. vector_shuffle v, undef,
3186/// <2, 2, 3, 3>
Owen Andersone50ed302009-08-10 22:56:29 +00003187static bool isUNPCKH_v_undef_Mask(const SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003188 int NumElems = VT.getVectorNumElements();
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00003189 if (NumElems != 2 && NumElems != 4 && NumElems != 8 && NumElems != 16)
3190 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003191
Nate Begeman9008ca62009-04-27 18:41:29 +00003192 for (int i = 0, j = NumElems / 2; i != NumElems; i += 2, ++j) {
3193 int BitI = Mask[i];
3194 int BitI1 = Mask[i+1];
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00003195 if (!isUndefOrEqual(BitI, j))
3196 return false;
3197 if (!isUndefOrEqual(BitI1, j))
3198 return false;
3199 }
Rafael Espindola15684b22009-04-24 12:40:33 +00003200 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00003201}
3202
Nate Begeman9008ca62009-04-27 18:41:29 +00003203bool X86::isUNPCKH_v_undef_Mask(ShuffleVectorSDNode *N) {
3204 SmallVector<int, 8> M;
3205 N->getMask(M);
3206 return ::isUNPCKH_v_undef_Mask(M, N->getValueType(0));
3207}
3208
Evan Cheng017dcc62006-04-21 01:05:10 +00003209/// isMOVLMask - Return true if the specified VECTOR_SHUFFLE operand
3210/// specifies a shuffle of elements that is suitable for input to MOVSS,
3211/// MOVSD, and MOVD, i.e. setting the lowest element.
Owen Andersone50ed302009-08-10 22:56:29 +00003212static bool isMOVLMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Eli Friedman10415532009-06-06 06:05:10 +00003213 if (VT.getVectorElementType().getSizeInBits() < 32)
Evan Chengd6d1cbd2006-04-11 00:19:04 +00003214 return false;
Eli Friedman10415532009-06-06 06:05:10 +00003215
3216 int NumElts = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00003217
Nate Begeman9008ca62009-04-27 18:41:29 +00003218 if (!isUndefOrEqual(Mask[0], NumElts))
Evan Chengd6d1cbd2006-04-11 00:19:04 +00003219 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003220
Nate Begeman9008ca62009-04-27 18:41:29 +00003221 for (int i = 1; i < NumElts; ++i)
3222 if (!isUndefOrEqual(Mask[i], i))
Evan Chengd6d1cbd2006-04-11 00:19:04 +00003223 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003224
Evan Chengd6d1cbd2006-04-11 00:19:04 +00003225 return true;
3226}
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00003227
Nate Begeman9008ca62009-04-27 18:41:29 +00003228bool X86::isMOVLMask(ShuffleVectorSDNode *N) {
3229 SmallVector<int, 8> M;
3230 N->getMask(M);
3231 return ::isMOVLMask(M, N->getValueType(0));
Evan Cheng39623da2006-04-20 08:58:49 +00003232}
3233
Evan Cheng017dcc62006-04-21 01:05:10 +00003234/// isCommutedMOVL - Returns true if the shuffle mask is except the reverse
3235/// of what x86 movss want. X86 movs requires the lowest element to be lowest
Evan Cheng39623da2006-04-20 08:58:49 +00003236/// element of vector 2 and the other elements to come from vector 1 in order.
Owen Andersone50ed302009-08-10 22:56:29 +00003237static bool isCommutedMOVLMask(const SmallVectorImpl<int> &Mask, EVT VT,
Nate Begeman9008ca62009-04-27 18:41:29 +00003238 bool V2IsSplat = false, bool V2IsUndef = false) {
3239 int NumOps = VT.getVectorNumElements();
Chris Lattner5a88b832007-02-25 07:10:00 +00003240 if (NumOps != 2 && NumOps != 4 && NumOps != 8 && NumOps != 16)
Evan Cheng39623da2006-04-20 08:58:49 +00003241 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003242
Nate Begeman9008ca62009-04-27 18:41:29 +00003243 if (!isUndefOrEqual(Mask[0], 0))
Evan Cheng39623da2006-04-20 08:58:49 +00003244 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003245
Nate Begeman9008ca62009-04-27 18:41:29 +00003246 for (int i = 1; i < NumOps; ++i)
3247 if (!(isUndefOrEqual(Mask[i], i+NumOps) ||
3248 (V2IsUndef && isUndefOrInRange(Mask[i], NumOps, NumOps*2)) ||
3249 (V2IsSplat && isUndefOrEqual(Mask[i], NumOps))))
Evan Cheng8cf723d2006-09-08 01:50:06 +00003250 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003251
Evan Cheng39623da2006-04-20 08:58:49 +00003252 return true;
3253}
3254
Nate Begeman9008ca62009-04-27 18:41:29 +00003255static bool isCommutedMOVL(ShuffleVectorSDNode *N, bool V2IsSplat = false,
Evan Cheng8cf723d2006-09-08 01:50:06 +00003256 bool V2IsUndef = false) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003257 SmallVector<int, 8> M;
3258 N->getMask(M);
3259 return isCommutedMOVLMask(M, N->getValueType(0), V2IsSplat, V2IsUndef);
Evan Cheng39623da2006-04-20 08:58:49 +00003260}
3261
Evan Chengd9539472006-04-14 21:59:03 +00003262/// isMOVSHDUPMask - Return true if the specified VECTOR_SHUFFLE operand
3263/// specifies a shuffle of elements that is suitable for input to MOVSHDUP.
Nate Begeman9008ca62009-04-27 18:41:29 +00003264bool X86::isMOVSHDUPMask(ShuffleVectorSDNode *N) {
3265 if (N->getValueType(0).getVectorNumElements() != 4)
Evan Chengd9539472006-04-14 21:59:03 +00003266 return false;
3267
3268 // Expect 1, 1, 3, 3
Rafael Espindola15684b22009-04-24 12:40:33 +00003269 for (unsigned i = 0; i < 2; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003270 int Elt = N->getMaskElt(i);
3271 if (Elt >= 0 && Elt != 1)
3272 return false;
Rafael Espindola15684b22009-04-24 12:40:33 +00003273 }
Evan Cheng57ebe9f2006-04-15 05:37:34 +00003274
3275 bool HasHi = false;
Evan Chengd9539472006-04-14 21:59:03 +00003276 for (unsigned i = 2; i < 4; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003277 int Elt = N->getMaskElt(i);
3278 if (Elt >= 0 && Elt != 3)
3279 return false;
3280 if (Elt == 3)
3281 HasHi = true;
Evan Chengd9539472006-04-14 21:59:03 +00003282 }
Evan Cheng57ebe9f2006-04-15 05:37:34 +00003283 // Don't use movshdup if it can be done with a shufps.
Nate Begeman9008ca62009-04-27 18:41:29 +00003284 // FIXME: verify that matching u, u, 3, 3 is what we want.
Evan Cheng57ebe9f2006-04-15 05:37:34 +00003285 return HasHi;
Evan Chengd9539472006-04-14 21:59:03 +00003286}
3287
3288/// isMOVSLDUPMask - Return true if the specified VECTOR_SHUFFLE operand
3289/// specifies a shuffle of elements that is suitable for input to MOVSLDUP.
Nate Begeman9008ca62009-04-27 18:41:29 +00003290bool X86::isMOVSLDUPMask(ShuffleVectorSDNode *N) {
3291 if (N->getValueType(0).getVectorNumElements() != 4)
Evan Chengd9539472006-04-14 21:59:03 +00003292 return false;
3293
3294 // Expect 0, 0, 2, 2
Nate Begeman9008ca62009-04-27 18:41:29 +00003295 for (unsigned i = 0; i < 2; ++i)
3296 if (N->getMaskElt(i) > 0)
3297 return false;
Evan Cheng57ebe9f2006-04-15 05:37:34 +00003298
3299 bool HasHi = false;
Evan Chengd9539472006-04-14 21:59:03 +00003300 for (unsigned i = 2; i < 4; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003301 int Elt = N->getMaskElt(i);
3302 if (Elt >= 0 && Elt != 2)
3303 return false;
3304 if (Elt == 2)
3305 HasHi = true;
Evan Chengd9539472006-04-14 21:59:03 +00003306 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003307 // Don't use movsldup if it can be done with a shufps.
Evan Cheng57ebe9f2006-04-15 05:37:34 +00003308 return HasHi;
Evan Chengd9539472006-04-14 21:59:03 +00003309}
3310
Evan Cheng0b457f02008-09-25 20:50:48 +00003311/// isMOVDDUPMask - Return true if the specified VECTOR_SHUFFLE operand
3312/// specifies a shuffle of elements that is suitable for input to MOVDDUP.
Nate Begeman9008ca62009-04-27 18:41:29 +00003313bool X86::isMOVDDUPMask(ShuffleVectorSDNode *N) {
3314 int e = N->getValueType(0).getVectorNumElements() / 2;
Eric Christopherfd179292009-08-27 18:07:15 +00003315
Nate Begeman9008ca62009-04-27 18:41:29 +00003316 for (int i = 0; i < e; ++i)
3317 if (!isUndefOrEqual(N->getMaskElt(i), i))
Evan Cheng0b457f02008-09-25 20:50:48 +00003318 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00003319 for (int i = 0; i < e; ++i)
3320 if (!isUndefOrEqual(N->getMaskElt(e+i), i))
Evan Cheng0b457f02008-09-25 20:50:48 +00003321 return false;
3322 return true;
3323}
3324
Evan Cheng63d33002006-03-22 08:01:21 +00003325/// getShuffleSHUFImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00003326/// the specified VECTOR_SHUFFLE mask with PSHUF* and SHUFP* instructions.
Evan Cheng63d33002006-03-22 08:01:21 +00003327unsigned X86::getShuffleSHUFImmediate(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003328 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
3329 int NumOperands = SVOp->getValueType(0).getVectorNumElements();
3330
Evan Chengb9df0ca2006-03-22 02:53:00 +00003331 unsigned Shift = (NumOperands == 4) ? 2 : 1;
3332 unsigned Mask = 0;
Nate Begeman9008ca62009-04-27 18:41:29 +00003333 for (int i = 0; i < NumOperands; ++i) {
3334 int Val = SVOp->getMaskElt(NumOperands-i-1);
3335 if (Val < 0) Val = 0;
Evan Cheng14aed5e2006-03-24 01:18:28 +00003336 if (Val >= NumOperands) Val -= NumOperands;
Evan Cheng63d33002006-03-22 08:01:21 +00003337 Mask |= Val;
Evan Cheng36b27f32006-03-28 23:41:33 +00003338 if (i != NumOperands - 1)
3339 Mask <<= Shift;
3340 }
Evan Cheng63d33002006-03-22 08:01:21 +00003341 return Mask;
3342}
3343
Evan Cheng506d3df2006-03-29 23:07:14 +00003344/// getShufflePSHUFHWImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00003345/// the specified VECTOR_SHUFFLE mask with the PSHUFHW instruction.
Evan Cheng506d3df2006-03-29 23:07:14 +00003346unsigned X86::getShufflePSHUFHWImmediate(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003347 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
Evan Cheng506d3df2006-03-29 23:07:14 +00003348 unsigned Mask = 0;
3349 // 8 nodes, but we only care about the last 4.
3350 for (unsigned i = 7; i >= 4; --i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003351 int Val = SVOp->getMaskElt(i);
3352 if (Val >= 0)
Mon P Wang7bcaefa2009-02-04 01:16:59 +00003353 Mask |= (Val - 4);
Evan Cheng506d3df2006-03-29 23:07:14 +00003354 if (i != 4)
3355 Mask <<= 2;
3356 }
Evan Cheng506d3df2006-03-29 23:07:14 +00003357 return Mask;
3358}
3359
3360/// getShufflePSHUFLWImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00003361/// the specified VECTOR_SHUFFLE mask with the PSHUFLW instruction.
Evan Cheng506d3df2006-03-29 23:07:14 +00003362unsigned X86::getShufflePSHUFLWImmediate(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003363 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
Evan Cheng506d3df2006-03-29 23:07:14 +00003364 unsigned Mask = 0;
3365 // 8 nodes, but we only care about the first 4.
3366 for (int i = 3; i >= 0; --i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003367 int Val = SVOp->getMaskElt(i);
3368 if (Val >= 0)
3369 Mask |= Val;
Evan Cheng506d3df2006-03-29 23:07:14 +00003370 if (i != 0)
3371 Mask <<= 2;
3372 }
Evan Cheng506d3df2006-03-29 23:07:14 +00003373 return Mask;
3374}
3375
Nate Begemana09008b2009-10-19 02:17:23 +00003376/// getShufflePALIGNRImmediate - Return the appropriate immediate to shuffle
3377/// the specified VECTOR_SHUFFLE mask with the PALIGNR instruction.
3378unsigned X86::getShufflePALIGNRImmediate(SDNode *N) {
3379 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
3380 EVT VVT = N->getValueType(0);
3381 unsigned EltSize = VVT.getVectorElementType().getSizeInBits() >> 3;
3382 int Val = 0;
3383
3384 unsigned i, e;
3385 for (i = 0, e = VVT.getVectorNumElements(); i != e; ++i) {
3386 Val = SVOp->getMaskElt(i);
3387 if (Val >= 0)
3388 break;
3389 }
3390 return (Val - i) * EltSize;
3391}
3392
Evan Cheng37b73872009-07-30 08:33:02 +00003393/// isZeroNode - Returns true if Elt is a constant zero or a floating point
3394/// constant +0.0.
3395bool X86::isZeroNode(SDValue Elt) {
3396 return ((isa<ConstantSDNode>(Elt) &&
Dan Gohmane368b462010-06-18 14:22:04 +00003397 cast<ConstantSDNode>(Elt)->isNullValue()) ||
Evan Cheng37b73872009-07-30 08:33:02 +00003398 (isa<ConstantFPSDNode>(Elt) &&
3399 cast<ConstantFPSDNode>(Elt)->getValueAPF().isPosZero()));
3400}
3401
Nate Begeman9008ca62009-04-27 18:41:29 +00003402/// CommuteVectorShuffle - Swap vector_shuffle operands as well as values in
3403/// their permute mask.
3404static SDValue CommuteVectorShuffle(ShuffleVectorSDNode *SVOp,
3405 SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00003406 EVT VT = SVOp->getValueType(0);
Nate Begeman5a5ca152009-04-29 05:20:52 +00003407 unsigned NumElems = VT.getVectorNumElements();
Nate Begeman9008ca62009-04-27 18:41:29 +00003408 SmallVector<int, 8> MaskVec;
Eric Christopherfd179292009-08-27 18:07:15 +00003409
Nate Begeman5a5ca152009-04-29 05:20:52 +00003410 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003411 int idx = SVOp->getMaskElt(i);
3412 if (idx < 0)
3413 MaskVec.push_back(idx);
Nate Begeman5a5ca152009-04-29 05:20:52 +00003414 else if (idx < (int)NumElems)
Nate Begeman9008ca62009-04-27 18:41:29 +00003415 MaskVec.push_back(idx + NumElems);
Evan Cheng5ced1d82006-04-06 23:23:56 +00003416 else
Nate Begeman9008ca62009-04-27 18:41:29 +00003417 MaskVec.push_back(idx - NumElems);
Evan Cheng5ced1d82006-04-06 23:23:56 +00003418 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003419 return DAG.getVectorShuffle(VT, SVOp->getDebugLoc(), SVOp->getOperand(1),
3420 SVOp->getOperand(0), &MaskVec[0]);
Evan Cheng5ced1d82006-04-06 23:23:56 +00003421}
3422
Evan Cheng779ccea2007-12-07 21:30:01 +00003423/// CommuteVectorShuffleMask - Change values in a shuffle permute mask assuming
3424/// the two vector operands have swapped position.
Owen Andersone50ed302009-08-10 22:56:29 +00003425static void CommuteVectorShuffleMask(SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman5a5ca152009-04-29 05:20:52 +00003426 unsigned NumElems = VT.getVectorNumElements();
3427 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003428 int idx = Mask[i];
3429 if (idx < 0)
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003430 continue;
Nate Begeman5a5ca152009-04-29 05:20:52 +00003431 else if (idx < (int)NumElems)
Nate Begeman9008ca62009-04-27 18:41:29 +00003432 Mask[i] = idx + NumElems;
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003433 else
Nate Begeman9008ca62009-04-27 18:41:29 +00003434 Mask[i] = idx - NumElems;
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003435 }
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003436}
3437
Evan Cheng533a0aa2006-04-19 20:35:22 +00003438/// ShouldXformToMOVHLPS - Return true if the node should be transformed to
3439/// match movhlps. The lower half elements should come from upper half of
3440/// V1 (and in order), and the upper half elements should come from the upper
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00003441/// half of V2 (and in order).
Nate Begeman9008ca62009-04-27 18:41:29 +00003442static bool ShouldXformToMOVHLPS(ShuffleVectorSDNode *Op) {
3443 if (Op->getValueType(0).getVectorNumElements() != 4)
Evan Cheng533a0aa2006-04-19 20:35:22 +00003444 return false;
3445 for (unsigned i = 0, e = 2; i != e; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003446 if (!isUndefOrEqual(Op->getMaskElt(i), i+2))
Evan Cheng533a0aa2006-04-19 20:35:22 +00003447 return false;
3448 for (unsigned i = 2; i != 4; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003449 if (!isUndefOrEqual(Op->getMaskElt(i), i+4))
Evan Cheng533a0aa2006-04-19 20:35:22 +00003450 return false;
3451 return true;
3452}
3453
Evan Cheng5ced1d82006-04-06 23:23:56 +00003454/// isScalarLoadToVector - Returns true if the node is a scalar load that
Evan Cheng7e2ff772008-05-08 00:57:18 +00003455/// is promoted to a vector. It also returns the LoadSDNode by reference if
3456/// required.
3457static bool isScalarLoadToVector(SDNode *N, LoadSDNode **LD = NULL) {
Evan Cheng0b457f02008-09-25 20:50:48 +00003458 if (N->getOpcode() != ISD::SCALAR_TO_VECTOR)
3459 return false;
3460 N = N->getOperand(0).getNode();
3461 if (!ISD::isNON_EXTLoad(N))
3462 return false;
3463 if (LD)
3464 *LD = cast<LoadSDNode>(N);
3465 return true;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003466}
3467
Evan Cheng533a0aa2006-04-19 20:35:22 +00003468/// ShouldXformToMOVLP{S|D} - Return true if the node should be transformed to
3469/// match movlp{s|d}. The lower half elements should come from lower half of
3470/// V1 (and in order), and the upper half elements should come from the upper
3471/// half of V2 (and in order). And since V1 will become the source of the
3472/// MOVLP, it must be either a vector load or a scalar load to vector.
Nate Begeman9008ca62009-04-27 18:41:29 +00003473static bool ShouldXformToMOVLP(SDNode *V1, SDNode *V2,
3474 ShuffleVectorSDNode *Op) {
Evan Cheng466685d2006-10-09 20:57:25 +00003475 if (!ISD::isNON_EXTLoad(V1) && !isScalarLoadToVector(V1))
Evan Cheng533a0aa2006-04-19 20:35:22 +00003476 return false;
Evan Cheng23425f52006-10-09 21:39:25 +00003477 // Is V2 is a vector load, don't do this transformation. We will try to use
3478 // load folding shufps op.
3479 if (ISD::isNON_EXTLoad(V2))
3480 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003481
Nate Begeman5a5ca152009-04-29 05:20:52 +00003482 unsigned NumElems = Op->getValueType(0).getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00003483
Evan Cheng533a0aa2006-04-19 20:35:22 +00003484 if (NumElems != 2 && NumElems != 4)
3485 return false;
Nate Begeman5a5ca152009-04-29 05:20:52 +00003486 for (unsigned i = 0, e = NumElems/2; i != e; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003487 if (!isUndefOrEqual(Op->getMaskElt(i), i))
Evan Cheng533a0aa2006-04-19 20:35:22 +00003488 return false;
Nate Begeman5a5ca152009-04-29 05:20:52 +00003489 for (unsigned i = NumElems/2; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003490 if (!isUndefOrEqual(Op->getMaskElt(i), i+NumElems))
Evan Cheng533a0aa2006-04-19 20:35:22 +00003491 return false;
3492 return true;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003493}
3494
Evan Cheng39623da2006-04-20 08:58:49 +00003495/// isSplatVector - Returns true if N is a BUILD_VECTOR node whose elements are
3496/// all the same.
3497static bool isSplatVector(SDNode *N) {
3498 if (N->getOpcode() != ISD::BUILD_VECTOR)
3499 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003500
Dan Gohman475871a2008-07-27 21:46:04 +00003501 SDValue SplatValue = N->getOperand(0);
Evan Cheng39623da2006-04-20 08:58:49 +00003502 for (unsigned i = 1, e = N->getNumOperands(); i != e; ++i)
3503 if (N->getOperand(i) != SplatValue)
Evan Cheng5ced1d82006-04-06 23:23:56 +00003504 return false;
3505 return true;
3506}
3507
Evan Cheng213d2cf2007-05-17 18:45:50 +00003508/// isZeroShuffle - Returns true if N is a VECTOR_SHUFFLE that can be resolved
Eric Christopherfd179292009-08-27 18:07:15 +00003509/// to an zero vector.
Nate Begeman5a5ca152009-04-29 05:20:52 +00003510/// FIXME: move to dag combiner / method on ShuffleVectorSDNode
Nate Begeman9008ca62009-04-27 18:41:29 +00003511static bool isZeroShuffle(ShuffleVectorSDNode *N) {
Dan Gohman475871a2008-07-27 21:46:04 +00003512 SDValue V1 = N->getOperand(0);
3513 SDValue V2 = N->getOperand(1);
Nate Begeman5a5ca152009-04-29 05:20:52 +00003514 unsigned NumElems = N->getValueType(0).getVectorNumElements();
3515 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003516 int Idx = N->getMaskElt(i);
Nate Begeman5a5ca152009-04-29 05:20:52 +00003517 if (Idx >= (int)NumElems) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003518 unsigned Opc = V2.getOpcode();
Rafael Espindola15684b22009-04-24 12:40:33 +00003519 if (Opc == ISD::UNDEF || ISD::isBuildVectorAllZeros(V2.getNode()))
3520 continue;
Evan Cheng37b73872009-07-30 08:33:02 +00003521 if (Opc != ISD::BUILD_VECTOR ||
3522 !X86::isZeroNode(V2.getOperand(Idx-NumElems)))
Nate Begeman9008ca62009-04-27 18:41:29 +00003523 return false;
3524 } else if (Idx >= 0) {
3525 unsigned Opc = V1.getOpcode();
3526 if (Opc == ISD::UNDEF || ISD::isBuildVectorAllZeros(V1.getNode()))
3527 continue;
Evan Cheng37b73872009-07-30 08:33:02 +00003528 if (Opc != ISD::BUILD_VECTOR ||
3529 !X86::isZeroNode(V1.getOperand(Idx)))
Chris Lattner8a594482007-11-25 00:24:49 +00003530 return false;
Evan Cheng213d2cf2007-05-17 18:45:50 +00003531 }
3532 }
3533 return true;
3534}
3535
3536/// getZeroVector - Returns a vector of specified type with all zero elements.
3537///
Owen Andersone50ed302009-08-10 22:56:29 +00003538static SDValue getZeroVector(EVT VT, bool HasSSE2, SelectionDAG &DAG,
Dale Johannesenace16102009-02-03 19:33:06 +00003539 DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003540 assert(VT.isVector() && "Expected a vector type");
Scott Michelfdc40a02009-02-17 22:15:04 +00003541
Bruno Cardoso Lopes8c05a852010-08-12 02:06:36 +00003542 // Always build zero vectors as <4 x i32> or <2 x i32> bitcasted
3543 // to their dest type. This ensures they get CSE'd.
Dan Gohman475871a2008-07-27 21:46:04 +00003544 SDValue Vec;
Duncan Sands83ec4b62008-06-06 12:08:01 +00003545 if (VT.getSizeInBits() == 64) { // MMX
Owen Anderson825b72b2009-08-11 20:47:22 +00003546 SDValue Cst = DAG.getTargetConstant(0, MVT::i32);
3547 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v2i32, Cst, Cst);
Bruno Cardoso Lopes8c05a852010-08-12 02:06:36 +00003548 } else if (VT.getSizeInBits() == 128) {
3549 if (HasSSE2) { // SSE2
3550 SDValue Cst = DAG.getTargetConstant(0, MVT::i32);
3551 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst);
3552 } else { // SSE1
3553 SDValue Cst = DAG.getTargetConstantFP(+0.0, MVT::f32);
3554 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4f32, Cst, Cst, Cst, Cst);
3555 }
3556 } else if (VT.getSizeInBits() == 256) { // AVX
3557 // 256-bit logic and arithmetic instructions in AVX are
3558 // all floating-point, no support for integer ops. Default
3559 // to emitting fp zeroed vectors then.
Owen Anderson825b72b2009-08-11 20:47:22 +00003560 SDValue Cst = DAG.getTargetConstantFP(+0.0, MVT::f32);
Bruno Cardoso Lopes8c05a852010-08-12 02:06:36 +00003561 SDValue Ops[] = { Cst, Cst, Cst, Cst, Cst, Cst, Cst, Cst };
3562 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v8f32, Ops, 8);
Evan Chengf0df0312008-05-15 08:39:06 +00003563 }
Dale Johannesenace16102009-02-03 19:33:06 +00003564 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Vec);
Evan Cheng213d2cf2007-05-17 18:45:50 +00003565}
3566
Chris Lattner8a594482007-11-25 00:24:49 +00003567/// getOnesVector - Returns a vector of specified type with all bits set.
3568///
Owen Andersone50ed302009-08-10 22:56:29 +00003569static SDValue getOnesVector(EVT VT, SelectionDAG &DAG, DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003570 assert(VT.isVector() && "Expected a vector type");
Scott Michelfdc40a02009-02-17 22:15:04 +00003571
Chris Lattner8a594482007-11-25 00:24:49 +00003572 // Always build ones vectors as <4 x i32> or <2 x i32> bitcasted to their dest
3573 // type. This ensures they get CSE'd.
Owen Anderson825b72b2009-08-11 20:47:22 +00003574 SDValue Cst = DAG.getTargetConstant(~0U, MVT::i32);
Dan Gohman475871a2008-07-27 21:46:04 +00003575 SDValue Vec;
Bruno Cardoso Lopes8c05a852010-08-12 02:06:36 +00003576 if (VT.getSizeInBits() == 64) // MMX
Owen Anderson825b72b2009-08-11 20:47:22 +00003577 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v2i32, Cst, Cst);
Bruno Cardoso Lopes8c05a852010-08-12 02:06:36 +00003578 else // SSE
Owen Anderson825b72b2009-08-11 20:47:22 +00003579 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst);
Dale Johannesenace16102009-02-03 19:33:06 +00003580 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Vec);
Chris Lattner8a594482007-11-25 00:24:49 +00003581}
3582
3583
Evan Cheng39623da2006-04-20 08:58:49 +00003584/// NormalizeMask - V2 is a splat, modify the mask (if needed) so all elements
3585/// that point to V2 points to its first element.
Nate Begeman9008ca62009-04-27 18:41:29 +00003586static SDValue NormalizeMask(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00003587 EVT VT = SVOp->getValueType(0);
Nate Begeman5a5ca152009-04-29 05:20:52 +00003588 unsigned NumElems = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00003589
Evan Cheng39623da2006-04-20 08:58:49 +00003590 bool Changed = false;
Nate Begeman9008ca62009-04-27 18:41:29 +00003591 SmallVector<int, 8> MaskVec;
3592 SVOp->getMask(MaskVec);
Eric Christopherfd179292009-08-27 18:07:15 +00003593
Nate Begeman5a5ca152009-04-29 05:20:52 +00003594 for (unsigned i = 0; i != NumElems; ++i) {
3595 if (MaskVec[i] > (int)NumElems) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003596 MaskVec[i] = NumElems;
3597 Changed = true;
Evan Cheng39623da2006-04-20 08:58:49 +00003598 }
Evan Cheng39623da2006-04-20 08:58:49 +00003599 }
Evan Cheng39623da2006-04-20 08:58:49 +00003600 if (Changed)
Nate Begeman9008ca62009-04-27 18:41:29 +00003601 return DAG.getVectorShuffle(VT, SVOp->getDebugLoc(), SVOp->getOperand(0),
3602 SVOp->getOperand(1), &MaskVec[0]);
3603 return SDValue(SVOp, 0);
Evan Cheng39623da2006-04-20 08:58:49 +00003604}
3605
Evan Cheng017dcc62006-04-21 01:05:10 +00003606/// getMOVLMask - Returns a vector_shuffle mask for an movs{s|d}, movd
3607/// operation of specified width.
Owen Andersone50ed302009-08-10 22:56:29 +00003608static SDValue getMOVL(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00003609 SDValue V2) {
3610 unsigned NumElems = VT.getVectorNumElements();
3611 SmallVector<int, 8> Mask;
3612 Mask.push_back(NumElems);
Evan Cheng39623da2006-04-20 08:58:49 +00003613 for (unsigned i = 1; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003614 Mask.push_back(i);
3615 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Evan Cheng39623da2006-04-20 08:58:49 +00003616}
3617
Nate Begeman9008ca62009-04-27 18:41:29 +00003618/// getUnpackl - Returns a vector_shuffle node for an unpackl operation.
Owen Andersone50ed302009-08-10 22:56:29 +00003619static SDValue getUnpackl(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00003620 SDValue V2) {
3621 unsigned NumElems = VT.getVectorNumElements();
3622 SmallVector<int, 8> Mask;
Evan Chengc575ca22006-04-17 20:43:08 +00003623 for (unsigned i = 0, e = NumElems/2; i != e; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003624 Mask.push_back(i);
3625 Mask.push_back(i + NumElems);
Evan Chengc575ca22006-04-17 20:43:08 +00003626 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003627 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Evan Chengc575ca22006-04-17 20:43:08 +00003628}
3629
Nate Begeman9008ca62009-04-27 18:41:29 +00003630/// getUnpackhMask - Returns a vector_shuffle node for an unpackh operation.
Owen Andersone50ed302009-08-10 22:56:29 +00003631static SDValue getUnpackh(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00003632 SDValue V2) {
3633 unsigned NumElems = VT.getVectorNumElements();
Evan Cheng39623da2006-04-20 08:58:49 +00003634 unsigned Half = NumElems/2;
Nate Begeman9008ca62009-04-27 18:41:29 +00003635 SmallVector<int, 8> Mask;
Evan Cheng39623da2006-04-20 08:58:49 +00003636 for (unsigned i = 0; i != Half; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003637 Mask.push_back(i + Half);
3638 Mask.push_back(i + NumElems + Half);
Evan Cheng39623da2006-04-20 08:58:49 +00003639 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003640 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Chris Lattner62098042008-03-09 01:05:04 +00003641}
3642
Bruno Cardoso Lopesbb0a9482010-08-13 17:50:47 +00003643/// PromoteSplat - Promote a splat of v4i32, v8i16 or v16i8 to v4f32.
3644static SDValue PromoteSplat(ShuffleVectorSDNode *SV, SelectionDAG &DAG) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003645 if (SV->getValueType(0).getVectorNumElements() <= 4)
3646 return SDValue(SV, 0);
Eric Christopherfd179292009-08-27 18:07:15 +00003647
Owen Anderson825b72b2009-08-11 20:47:22 +00003648 EVT PVT = MVT::v4f32;
Owen Andersone50ed302009-08-10 22:56:29 +00003649 EVT VT = SV->getValueType(0);
Nate Begeman9008ca62009-04-27 18:41:29 +00003650 DebugLoc dl = SV->getDebugLoc();
3651 SDValue V1 = SV->getOperand(0);
3652 int NumElems = VT.getVectorNumElements();
3653 int EltNo = SV->getSplatIndex();
Rafael Espindola15684b22009-04-24 12:40:33 +00003654
Nate Begeman9008ca62009-04-27 18:41:29 +00003655 // unpack elements to the correct location
3656 while (NumElems > 4) {
3657 if (EltNo < NumElems/2) {
3658 V1 = getUnpackl(DAG, dl, VT, V1, V1);
3659 } else {
3660 V1 = getUnpackh(DAG, dl, VT, V1, V1);
3661 EltNo -= NumElems/2;
3662 }
3663 NumElems >>= 1;
3664 }
Eric Christopherfd179292009-08-27 18:07:15 +00003665
Nate Begeman9008ca62009-04-27 18:41:29 +00003666 // Perform the splat.
3667 int SplatMask[4] = { EltNo, EltNo, EltNo, EltNo };
Dale Johannesenace16102009-02-03 19:33:06 +00003668 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, PVT, V1);
Nate Begeman9008ca62009-04-27 18:41:29 +00003669 V1 = DAG.getVectorShuffle(PVT, dl, V1, DAG.getUNDEF(PVT), &SplatMask[0]);
3670 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, V1);
Evan Chengc575ca22006-04-17 20:43:08 +00003671}
3672
Evan Chengba05f722006-04-21 23:03:30 +00003673/// getShuffleVectorZeroOrUndef - Return a vector_shuffle of the specified
Chris Lattner8a594482007-11-25 00:24:49 +00003674/// vector of zero or undef vector. This produces a shuffle where the low
3675/// element of V2 is swizzled into the zero/undef vector, landing at element
3676/// Idx. This produces a shuffle mask like 4,1,2,3 (idx=0) or 0,1,2,4 (idx=3).
Dan Gohman475871a2008-07-27 21:46:04 +00003677static SDValue getShuffleVectorZeroOrUndef(SDValue V2, unsigned Idx,
Evan Chengf0df0312008-05-15 08:39:06 +00003678 bool isZero, bool HasSSE2,
3679 SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00003680 EVT VT = V2.getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00003681 SDValue V1 = isZero
Nate Begeman9008ca62009-04-27 18:41:29 +00003682 ? getZeroVector(VT, HasSSE2, DAG, V2.getDebugLoc()) : DAG.getUNDEF(VT);
3683 unsigned NumElems = VT.getVectorNumElements();
3684 SmallVector<int, 16> MaskVec;
Chris Lattner8a594482007-11-25 00:24:49 +00003685 for (unsigned i = 0; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003686 // If this is the insertion idx, put the low elt of V2 here.
3687 MaskVec.push_back(i == Idx ? NumElems : i);
3688 return DAG.getVectorShuffle(VT, V2.getDebugLoc(), V1, V2, &MaskVec[0]);
Evan Cheng017dcc62006-04-21 01:05:10 +00003689}
3690
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00003691/// getShuffleScalarElt - Returns the scalar element that will make up the ith
3692/// element of the result of the vector shuffle.
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00003693SDValue getShuffleScalarElt(SDNode *N, int Index, SelectionDAG &DAG,
3694 unsigned Depth) {
3695 if (Depth == 6)
3696 return SDValue(); // Limit search depth.
3697
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00003698 SDValue V = SDValue(N, 0);
3699 EVT VT = V.getValueType();
3700 unsigned Opcode = V.getOpcode();
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00003701
3702 // Recurse into ISD::VECTOR_SHUFFLE node to find scalars.
3703 if (const ShuffleVectorSDNode *SV = dyn_cast<ShuffleVectorSDNode>(N)) {
3704 Index = SV->getMaskElt(Index);
3705
3706 if (Index < 0)
3707 return DAG.getUNDEF(VT.getVectorElementType());
3708
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00003709 int NumElems = VT.getVectorNumElements();
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00003710 SDValue NewV = (Index < NumElems) ? SV->getOperand(0) : SV->getOperand(1);
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00003711 return getShuffleScalarElt(NewV.getNode(), Index % NumElems, DAG, Depth+1);
Evan Chengf26ffe92008-05-29 08:22:04 +00003712 }
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00003713
3714 // Recurse into target specific vector shuffles to find scalars.
3715 if (isTargetShuffle(Opcode)) {
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00003716 int NumElems = VT.getVectorNumElements();
3717 SmallVector<unsigned, 16> ShuffleMask;
3718 SDValue ImmN;
3719
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00003720 switch(Opcode) {
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00003721 case X86ISD::SHUFPS:
3722 case X86ISD::SHUFPD:
3723 ImmN = N->getOperand(N->getNumOperands()-1);
3724 DecodeSHUFPSMask(NumElems,
3725 cast<ConstantSDNode>(ImmN)->getZExtValue(),
3726 ShuffleMask);
3727 break;
3728 case X86ISD::PUNPCKHBW:
3729 case X86ISD::PUNPCKHWD:
3730 case X86ISD::PUNPCKHDQ:
3731 case X86ISD::PUNPCKHQDQ:
3732 DecodePUNPCKHMask(NumElems, ShuffleMask);
3733 break;
3734 case X86ISD::UNPCKHPS:
3735 case X86ISD::UNPCKHPD:
3736 DecodeUNPCKHPMask(NumElems, ShuffleMask);
3737 break;
3738 case X86ISD::PUNPCKLBW:
3739 case X86ISD::PUNPCKLWD:
3740 case X86ISD::PUNPCKLDQ:
3741 case X86ISD::PUNPCKLQDQ:
3742 DecodePUNPCKLMask(NumElems, ShuffleMask);
3743 break;
3744 case X86ISD::UNPCKLPS:
3745 case X86ISD::UNPCKLPD:
3746 DecodeUNPCKLPMask(NumElems, ShuffleMask);
3747 break;
3748 case X86ISD::MOVHLPS:
3749 DecodeMOVHLPSMask(NumElems, ShuffleMask);
3750 break;
3751 case X86ISD::MOVLHPS:
3752 DecodeMOVLHPSMask(NumElems, ShuffleMask);
3753 break;
3754 case X86ISD::PSHUFD:
3755 ImmN = N->getOperand(N->getNumOperands()-1);
3756 DecodePSHUFMask(NumElems,
3757 cast<ConstantSDNode>(ImmN)->getZExtValue(),
3758 ShuffleMask);
3759 break;
3760 case X86ISD::PSHUFHW:
3761 ImmN = N->getOperand(N->getNumOperands()-1);
3762 DecodePSHUFHWMask(cast<ConstantSDNode>(ImmN)->getZExtValue(),
3763 ShuffleMask);
3764 break;
3765 case X86ISD::PSHUFLW:
3766 ImmN = N->getOperand(N->getNumOperands()-1);
3767 DecodePSHUFLWMask(cast<ConstantSDNode>(ImmN)->getZExtValue(),
3768 ShuffleMask);
3769 break;
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00003770 case X86ISD::MOVSS:
Bruno Cardoso Lopes20a07f42010-08-31 02:26:40 +00003771 case X86ISD::MOVSD: {
3772 // The index 0 always comes from the first element of the second source,
3773 // this is why MOVSS and MOVSD are used in the first place. The other
3774 // elements come from the other positions of the first source vector.
3775 unsigned OpNum = (Index == 0) ? 1 : 0;
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00003776 return getShuffleScalarElt(V.getOperand(OpNum).getNode(), Index, DAG,
3777 Depth+1);
Bruno Cardoso Lopes20a07f42010-08-31 02:26:40 +00003778 }
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00003779 default:
3780 assert("not implemented for target shuffle node");
3781 return SDValue();
3782 }
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00003783
3784 Index = ShuffleMask[Index];
3785 if (Index < 0)
3786 return DAG.getUNDEF(VT.getVectorElementType());
3787
3788 SDValue NewV = (Index < NumElems) ? N->getOperand(0) : N->getOperand(1);
3789 return getShuffleScalarElt(NewV.getNode(), Index % NumElems, DAG,
3790 Depth+1);
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00003791 }
3792
3793 // Actual nodes that may contain scalar elements
3794 if (Opcode == ISD::BIT_CONVERT) {
3795 V = V.getOperand(0);
3796 EVT SrcVT = V.getValueType();
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00003797 unsigned NumElems = VT.getVectorNumElements();
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00003798
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00003799 if (!SrcVT.isVector() || SrcVT.getVectorNumElements() != NumElems)
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00003800 return SDValue();
3801 }
3802
3803 if (V.getOpcode() == ISD::SCALAR_TO_VECTOR)
3804 return (Index == 0) ? V.getOperand(0)
3805 : DAG.getUNDEF(VT.getVectorElementType());
3806
3807 if (V.getOpcode() == ISD::BUILD_VECTOR)
3808 return V.getOperand(Index);
3809
3810 return SDValue();
3811}
3812
3813/// getNumOfConsecutiveZeros - Return the number of elements of a vector
3814/// shuffle operation which come from a consecutively from a zero. The
3815/// search can start in two diferent directions, from left or right.
3816static
3817unsigned getNumOfConsecutiveZeros(SDNode *N, int NumElems,
3818 bool ZerosFromLeft, SelectionDAG &DAG) {
3819 int i = 0;
3820
3821 while (i < NumElems) {
3822 unsigned Index = ZerosFromLeft ? i : NumElems-i-1;
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00003823 SDValue Elt = getShuffleScalarElt(N, Index, DAG, 0);
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00003824 if (!(Elt.getNode() &&
3825 (Elt.getOpcode() == ISD::UNDEF || X86::isZeroNode(Elt))))
3826 break;
3827 ++i;
3828 }
3829
3830 return i;
3831}
3832
3833/// isShuffleMaskConsecutive - Check if the shuffle mask indicies from MaskI to
3834/// MaskE correspond consecutively to elements from one of the vector operands,
3835/// starting from its index OpIdx. Also tell OpNum which source vector operand.
3836static
3837bool isShuffleMaskConsecutive(ShuffleVectorSDNode *SVOp, int MaskI, int MaskE,
3838 int OpIdx, int NumElems, unsigned &OpNum) {
3839 bool SeenV1 = false;
3840 bool SeenV2 = false;
3841
3842 for (int i = MaskI; i <= MaskE; ++i, ++OpIdx) {
3843 int Idx = SVOp->getMaskElt(i);
3844 // Ignore undef indicies
3845 if (Idx < 0)
3846 continue;
3847
3848 if (Idx < NumElems)
3849 SeenV1 = true;
3850 else
3851 SeenV2 = true;
3852
3853 // Only accept consecutive elements from the same vector
3854 if ((Idx % NumElems != OpIdx) || (SeenV1 && SeenV2))
3855 return false;
3856 }
3857
3858 OpNum = SeenV1 ? 0 : 1;
3859 return true;
3860}
3861
3862/// isVectorShiftRight - Returns true if the shuffle can be implemented as a
3863/// logical left shift of a vector.
3864static bool isVectorShiftRight(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG,
3865 bool &isLeft, SDValue &ShVal, unsigned &ShAmt) {
3866 unsigned NumElems = SVOp->getValueType(0).getVectorNumElements();
3867 unsigned NumZeros = getNumOfConsecutiveZeros(SVOp, NumElems,
3868 false /* check zeros from right */, DAG);
3869 unsigned OpSrc;
3870
3871 if (!NumZeros)
3872 return false;
3873
3874 // Considering the elements in the mask that are not consecutive zeros,
3875 // check if they consecutively come from only one of the source vectors.
3876 //
3877 // V1 = {X, A, B, C} 0
3878 // \ \ \ /
3879 // vector_shuffle V1, V2 <1, 2, 3, X>
3880 //
3881 if (!isShuffleMaskConsecutive(SVOp,
3882 0, // Mask Start Index
3883 NumElems-NumZeros-1, // Mask End Index
3884 NumZeros, // Where to start looking in the src vector
3885 NumElems, // Number of elements in vector
3886 OpSrc)) // Which source operand ?
3887 return false;
3888
3889 isLeft = false;
3890 ShAmt = NumZeros;
3891 ShVal = SVOp->getOperand(OpSrc);
3892 return true;
3893}
3894
3895/// isVectorShiftLeft - Returns true if the shuffle can be implemented as a
3896/// logical left shift of a vector.
3897static bool isVectorShiftLeft(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG,
3898 bool &isLeft, SDValue &ShVal, unsigned &ShAmt) {
3899 unsigned NumElems = SVOp->getValueType(0).getVectorNumElements();
3900 unsigned NumZeros = getNumOfConsecutiveZeros(SVOp, NumElems,
3901 true /* check zeros from left */, DAG);
3902 unsigned OpSrc;
3903
3904 if (!NumZeros)
3905 return false;
3906
3907 // Considering the elements in the mask that are not consecutive zeros,
3908 // check if they consecutively come from only one of the source vectors.
3909 //
3910 // 0 { A, B, X, X } = V2
3911 // / \ / /
3912 // vector_shuffle V1, V2 <X, X, 4, 5>
3913 //
3914 if (!isShuffleMaskConsecutive(SVOp,
3915 NumZeros, // Mask Start Index
3916 NumElems-1, // Mask End Index
3917 0, // Where to start looking in the src vector
3918 NumElems, // Number of elements in vector
3919 OpSrc)) // Which source operand ?
3920 return false;
3921
3922 isLeft = true;
3923 ShAmt = NumZeros;
3924 ShVal = SVOp->getOperand(OpSrc);
3925 return true;
Evan Chengf26ffe92008-05-29 08:22:04 +00003926}
3927
3928/// isVectorShift - Returns true if the shuffle can be implemented as a
3929/// logical left or right shift of a vector.
Nate Begeman9008ca62009-04-27 18:41:29 +00003930static bool isVectorShift(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG,
Dan Gohman475871a2008-07-27 21:46:04 +00003931 bool &isLeft, SDValue &ShVal, unsigned &ShAmt) {
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00003932 if (isVectorShiftLeft(SVOp, DAG, isLeft, ShVal, ShAmt) ||
3933 isVectorShiftRight(SVOp, DAG, isLeft, ShVal, ShAmt))
3934 return true;
Evan Chengf26ffe92008-05-29 08:22:04 +00003935
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00003936 return false;
Evan Chengf26ffe92008-05-29 08:22:04 +00003937}
3938
Evan Chengc78d3b42006-04-24 18:01:45 +00003939/// LowerBuildVectorv16i8 - Custom lower build_vector of v16i8.
3940///
Dan Gohman475871a2008-07-27 21:46:04 +00003941static SDValue LowerBuildVectorv16i8(SDValue Op, unsigned NonZeros,
Evan Chengc78d3b42006-04-24 18:01:45 +00003942 unsigned NumNonZero, unsigned NumZero,
Dan Gohmand858e902010-04-17 15:26:15 +00003943 SelectionDAG &DAG,
3944 const TargetLowering &TLI) {
Evan Chengc78d3b42006-04-24 18:01:45 +00003945 if (NumNonZero > 8)
Dan Gohman475871a2008-07-27 21:46:04 +00003946 return SDValue();
Evan Chengc78d3b42006-04-24 18:01:45 +00003947
Dale Johannesen6f38cb62009-02-07 19:59:05 +00003948 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00003949 SDValue V(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00003950 bool First = true;
3951 for (unsigned i = 0; i < 16; ++i) {
3952 bool ThisIsNonZero = (NonZeros & (1 << i)) != 0;
3953 if (ThisIsNonZero && First) {
3954 if (NumZero)
Owen Anderson825b72b2009-08-11 20:47:22 +00003955 V = getZeroVector(MVT::v8i16, true, DAG, dl);
Evan Chengc78d3b42006-04-24 18:01:45 +00003956 else
Owen Anderson825b72b2009-08-11 20:47:22 +00003957 V = DAG.getUNDEF(MVT::v8i16);
Evan Chengc78d3b42006-04-24 18:01:45 +00003958 First = false;
3959 }
3960
3961 if ((i & 1) != 0) {
Dan Gohman475871a2008-07-27 21:46:04 +00003962 SDValue ThisElt(0, 0), LastElt(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00003963 bool LastIsNonZero = (NonZeros & (1 << (i-1))) != 0;
3964 if (LastIsNonZero) {
Scott Michelfdc40a02009-02-17 22:15:04 +00003965 LastElt = DAG.getNode(ISD::ZERO_EXTEND, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003966 MVT::i16, Op.getOperand(i-1));
Evan Chengc78d3b42006-04-24 18:01:45 +00003967 }
3968 if (ThisIsNonZero) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003969 ThisElt = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i16, Op.getOperand(i));
3970 ThisElt = DAG.getNode(ISD::SHL, dl, MVT::i16,
3971 ThisElt, DAG.getConstant(8, MVT::i8));
Evan Chengc78d3b42006-04-24 18:01:45 +00003972 if (LastIsNonZero)
Owen Anderson825b72b2009-08-11 20:47:22 +00003973 ThisElt = DAG.getNode(ISD::OR, dl, MVT::i16, ThisElt, LastElt);
Evan Chengc78d3b42006-04-24 18:01:45 +00003974 } else
3975 ThisElt = LastElt;
3976
Gabor Greifba36cb52008-08-28 21:40:38 +00003977 if (ThisElt.getNode())
Owen Anderson825b72b2009-08-11 20:47:22 +00003978 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, V, ThisElt,
Chris Lattner0bd48932008-01-17 07:00:52 +00003979 DAG.getIntPtrConstant(i/2));
Evan Chengc78d3b42006-04-24 18:01:45 +00003980 }
3981 }
3982
Owen Anderson825b72b2009-08-11 20:47:22 +00003983 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, V);
Evan Chengc78d3b42006-04-24 18:01:45 +00003984}
3985
Bill Wendlinga348c562007-03-22 18:42:45 +00003986/// LowerBuildVectorv8i16 - Custom lower build_vector of v8i16.
Evan Chengc78d3b42006-04-24 18:01:45 +00003987///
Dan Gohman475871a2008-07-27 21:46:04 +00003988static SDValue LowerBuildVectorv8i16(SDValue Op, unsigned NonZeros,
Dan Gohmand858e902010-04-17 15:26:15 +00003989 unsigned NumNonZero, unsigned NumZero,
3990 SelectionDAG &DAG,
3991 const TargetLowering &TLI) {
Evan Chengc78d3b42006-04-24 18:01:45 +00003992 if (NumNonZero > 4)
Dan Gohman475871a2008-07-27 21:46:04 +00003993 return SDValue();
Evan Chengc78d3b42006-04-24 18:01:45 +00003994
Dale Johannesen6f38cb62009-02-07 19:59:05 +00003995 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00003996 SDValue V(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00003997 bool First = true;
3998 for (unsigned i = 0; i < 8; ++i) {
3999 bool isNonZero = (NonZeros & (1 << i)) != 0;
4000 if (isNonZero) {
4001 if (First) {
4002 if (NumZero)
Owen Anderson825b72b2009-08-11 20:47:22 +00004003 V = getZeroVector(MVT::v8i16, true, DAG, dl);
Evan Chengc78d3b42006-04-24 18:01:45 +00004004 else
Owen Anderson825b72b2009-08-11 20:47:22 +00004005 V = DAG.getUNDEF(MVT::v8i16);
Evan Chengc78d3b42006-04-24 18:01:45 +00004006 First = false;
4007 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004008 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004009 MVT::v8i16, V, Op.getOperand(i),
Chris Lattner0bd48932008-01-17 07:00:52 +00004010 DAG.getIntPtrConstant(i));
Evan Chengc78d3b42006-04-24 18:01:45 +00004011 }
4012 }
4013
4014 return V;
4015}
4016
Evan Chengf26ffe92008-05-29 08:22:04 +00004017/// getVShift - Return a vector logical shift node.
4018///
Owen Andersone50ed302009-08-10 22:56:29 +00004019static SDValue getVShift(bool isLeft, EVT VT, SDValue SrcOp,
Nate Begeman9008ca62009-04-27 18:41:29 +00004020 unsigned NumBits, SelectionDAG &DAG,
4021 const TargetLowering &TLI, DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00004022 bool isMMX = VT.getSizeInBits() == 64;
Owen Anderson825b72b2009-08-11 20:47:22 +00004023 EVT ShVT = isMMX ? MVT::v1i64 : MVT::v2i64;
Evan Chengf26ffe92008-05-29 08:22:04 +00004024 unsigned Opc = isLeft ? X86ISD::VSHL : X86ISD::VSRL;
Dale Johannesenace16102009-02-03 19:33:06 +00004025 SrcOp = DAG.getNode(ISD::BIT_CONVERT, dl, ShVT, SrcOp);
4026 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
4027 DAG.getNode(Opc, dl, ShVT, SrcOp,
Gabor Greif327ef032008-08-28 23:19:51 +00004028 DAG.getConstant(NumBits, TLI.getShiftAmountTy())));
Evan Chengf26ffe92008-05-29 08:22:04 +00004029}
4030
Dan Gohman475871a2008-07-27 21:46:04 +00004031SDValue
Evan Chengc3630942009-12-09 21:00:30 +00004032X86TargetLowering::LowerAsSplatVectorLoad(SDValue SrcOp, EVT VT, DebugLoc dl,
Dan Gohmand858e902010-04-17 15:26:15 +00004033 SelectionDAG &DAG) const {
Evan Chengc3630942009-12-09 21:00:30 +00004034
4035 // Check if the scalar load can be widened into a vector load. And if
4036 // the address is "base + cst" see if the cst can be "absorbed" into
4037 // the shuffle mask.
4038 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(SrcOp)) {
4039 SDValue Ptr = LD->getBasePtr();
4040 if (!ISD::isNormalLoad(LD) || LD->isVolatile())
4041 return SDValue();
4042 EVT PVT = LD->getValueType(0);
4043 if (PVT != MVT::i32 && PVT != MVT::f32)
4044 return SDValue();
4045
4046 int FI = -1;
4047 int64_t Offset = 0;
4048 if (FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(Ptr)) {
4049 FI = FINode->getIndex();
4050 Offset = 0;
4051 } else if (Ptr.getOpcode() == ISD::ADD &&
4052 isa<ConstantSDNode>(Ptr.getOperand(1)) &&
4053 isa<FrameIndexSDNode>(Ptr.getOperand(0))) {
4054 FI = cast<FrameIndexSDNode>(Ptr.getOperand(0))->getIndex();
4055 Offset = Ptr.getConstantOperandVal(1);
4056 Ptr = Ptr.getOperand(0);
4057 } else {
4058 return SDValue();
4059 }
4060
4061 SDValue Chain = LD->getChain();
4062 // Make sure the stack object alignment is at least 16.
4063 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
4064 if (DAG.InferPtrAlignment(Ptr) < 16) {
4065 if (MFI->isFixedObjectIndex(FI)) {
Eric Christophere9625cf2010-01-23 06:02:43 +00004066 // Can't change the alignment. FIXME: It's possible to compute
4067 // the exact stack offset and reference FI + adjust offset instead.
4068 // If someone *really* cares about this. That's the way to implement it.
4069 return SDValue();
Evan Chengc3630942009-12-09 21:00:30 +00004070 } else {
4071 MFI->setObjectAlignment(FI, 16);
4072 }
4073 }
4074
4075 // (Offset % 16) must be multiple of 4. Then address is then
4076 // Ptr + (Offset & ~15).
4077 if (Offset < 0)
4078 return SDValue();
4079 if ((Offset % 16) & 3)
4080 return SDValue();
4081 int64_t StartOffset = Offset & ~15;
4082 if (StartOffset)
4083 Ptr = DAG.getNode(ISD::ADD, Ptr.getDebugLoc(), Ptr.getValueType(),
4084 Ptr,DAG.getConstant(StartOffset, Ptr.getValueType()));
4085
4086 int EltNo = (Offset - StartOffset) >> 2;
4087 int Mask[4] = { EltNo, EltNo, EltNo, EltNo };
4088 EVT VT = (PVT == MVT::i32) ? MVT::v4i32 : MVT::v4f32;
David Greene67c9d422010-02-15 16:53:33 +00004089 SDValue V1 = DAG.getLoad(VT, dl, Chain, Ptr,LD->getSrcValue(),0,
4090 false, false, 0);
Evan Chengc3630942009-12-09 21:00:30 +00004091 // Canonicalize it to a v4i32 shuffle.
4092 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v4i32, V1);
4093 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
4094 DAG.getVectorShuffle(MVT::v4i32, dl, V1,
4095 DAG.getUNDEF(MVT::v4i32), &Mask[0]));
4096 }
4097
4098 return SDValue();
4099}
4100
Nate Begeman1449f292010-03-24 22:19:06 +00004101/// EltsFromConsecutiveLoads - Given the initializing elements 'Elts' of a
4102/// vector of type 'VT', see if the elements can be replaced by a single large
4103/// load which has the same value as a build_vector whose operands are 'elts'.
4104///
4105/// Example: <load i32 *a, load i32 *a+4, undef, undef> -> zextload a
4106///
4107/// FIXME: we'd also like to handle the case where the last elements are zero
4108/// rather than undef via VZEXT_LOAD, but we do not detect that case today.
4109/// There's even a handy isZeroNode for that purpose.
Nate Begemanfdea31a2010-03-24 20:49:50 +00004110static SDValue EltsFromConsecutiveLoads(EVT VT, SmallVectorImpl<SDValue> &Elts,
4111 DebugLoc &dl, SelectionDAG &DAG) {
4112 EVT EltVT = VT.getVectorElementType();
4113 unsigned NumElems = Elts.size();
4114
Nate Begemanfdea31a2010-03-24 20:49:50 +00004115 LoadSDNode *LDBase = NULL;
4116 unsigned LastLoadedElt = -1U;
Nate Begeman1449f292010-03-24 22:19:06 +00004117
4118 // For each element in the initializer, see if we've found a load or an undef.
4119 // If we don't find an initial load element, or later load elements are
4120 // non-consecutive, bail out.
Nate Begemanfdea31a2010-03-24 20:49:50 +00004121 for (unsigned i = 0; i < NumElems; ++i) {
4122 SDValue Elt = Elts[i];
4123
4124 if (!Elt.getNode() ||
4125 (Elt.getOpcode() != ISD::UNDEF && !ISD::isNON_EXTLoad(Elt.getNode())))
4126 return SDValue();
4127 if (!LDBase) {
4128 if (Elt.getNode()->getOpcode() == ISD::UNDEF)
4129 return SDValue();
4130 LDBase = cast<LoadSDNode>(Elt.getNode());
4131 LastLoadedElt = i;
4132 continue;
4133 }
4134 if (Elt.getOpcode() == ISD::UNDEF)
4135 continue;
4136
4137 LoadSDNode *LD = cast<LoadSDNode>(Elt);
4138 if (!DAG.isConsecutiveLoad(LD, LDBase, EltVT.getSizeInBits()/8, i))
4139 return SDValue();
4140 LastLoadedElt = i;
4141 }
Nate Begeman1449f292010-03-24 22:19:06 +00004142
4143 // If we have found an entire vector of loads and undefs, then return a large
4144 // load of the entire vector width starting at the base pointer. If we found
4145 // consecutive loads for the low half, generate a vzext_load node.
Nate Begemanfdea31a2010-03-24 20:49:50 +00004146 if (LastLoadedElt == NumElems - 1) {
4147 if (DAG.InferPtrAlignment(LDBase->getBasePtr()) >= 16)
4148 return DAG.getLoad(VT, dl, LDBase->getChain(), LDBase->getBasePtr(),
4149 LDBase->getSrcValue(), LDBase->getSrcValueOffset(),
4150 LDBase->isVolatile(), LDBase->isNonTemporal(), 0);
4151 return DAG.getLoad(VT, dl, LDBase->getChain(), LDBase->getBasePtr(),
4152 LDBase->getSrcValue(), LDBase->getSrcValueOffset(),
4153 LDBase->isVolatile(), LDBase->isNonTemporal(),
4154 LDBase->getAlignment());
4155 } else if (NumElems == 4 && LastLoadedElt == 1) {
4156 SDVTList Tys = DAG.getVTList(MVT::v2i64, MVT::Other);
4157 SDValue Ops[] = { LDBase->getChain(), LDBase->getBasePtr() };
4158 SDValue ResNode = DAG.getNode(X86ISD::VZEXT_LOAD, dl, Tys, Ops, 2);
4159 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, ResNode);
4160 }
4161 return SDValue();
4162}
4163
Evan Chengc3630942009-12-09 21:00:30 +00004164SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00004165X86TargetLowering::LowerBUILD_VECTOR(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004166 DebugLoc dl = Op.getDebugLoc();
Chris Lattner6e80e442010-08-28 17:15:43 +00004167 // All zero's are handled with pxor in SSE2 and above, xorps in SSE1.
4168 // All one's are handled with pcmpeqd. In AVX, zero's are handled with
Bruno Cardoso Lopes8c05a852010-08-12 02:06:36 +00004169 // vpxor in 128-bit and xor{pd,ps} in 256-bit, but no 256 version of pcmpeqd
4170 // is present, so AllOnes is ignored.
4171 if (ISD::isBuildVectorAllZeros(Op.getNode()) ||
4172 (Op.getValueType().getSizeInBits() != 256 &&
4173 ISD::isBuildVectorAllOnes(Op.getNode()))) {
Chris Lattner8a594482007-11-25 00:24:49 +00004174 // Canonicalize this to either <4 x i32> or <2 x i32> (SSE vs MMX) to
4175 // 1) ensure the zero vectors are CSE'd, and 2) ensure that i64 scalars are
4176 // eliminated on x86-32 hosts.
Owen Anderson825b72b2009-08-11 20:47:22 +00004177 if (Op.getValueType() == MVT::v4i32 || Op.getValueType() == MVT::v2i32)
Chris Lattner8a594482007-11-25 00:24:49 +00004178 return Op;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004179
Gabor Greifba36cb52008-08-28 21:40:38 +00004180 if (ISD::isBuildVectorAllOnes(Op.getNode()))
Dale Johannesenace16102009-02-03 19:33:06 +00004181 return getOnesVector(Op.getValueType(), DAG, dl);
4182 return getZeroVector(Op.getValueType(), Subtarget->hasSSE2(), DAG, dl);
Chris Lattner8a594482007-11-25 00:24:49 +00004183 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00004184
Owen Andersone50ed302009-08-10 22:56:29 +00004185 EVT VT = Op.getValueType();
4186 EVT ExtVT = VT.getVectorElementType();
4187 unsigned EVTBits = ExtVT.getSizeInBits();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004188
4189 unsigned NumElems = Op.getNumOperands();
4190 unsigned NumZero = 0;
4191 unsigned NumNonZero = 0;
4192 unsigned NonZeros = 0;
Chris Lattnerc9517fb2008-03-08 22:48:29 +00004193 bool IsAllConstants = true;
Dan Gohman475871a2008-07-27 21:46:04 +00004194 SmallSet<SDValue, 8> Values;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004195 for (unsigned i = 0; i < NumElems; ++i) {
Dan Gohman475871a2008-07-27 21:46:04 +00004196 SDValue Elt = Op.getOperand(i);
Evan Chengdb2d5242007-12-12 06:45:40 +00004197 if (Elt.getOpcode() == ISD::UNDEF)
4198 continue;
4199 Values.insert(Elt);
4200 if (Elt.getOpcode() != ISD::Constant &&
4201 Elt.getOpcode() != ISD::ConstantFP)
Chris Lattnerc9517fb2008-03-08 22:48:29 +00004202 IsAllConstants = false;
Evan Cheng37b73872009-07-30 08:33:02 +00004203 if (X86::isZeroNode(Elt))
Evan Chengdb2d5242007-12-12 06:45:40 +00004204 NumZero++;
4205 else {
4206 NonZeros |= (1 << i);
4207 NumNonZero++;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004208 }
4209 }
4210
Chris Lattner97a2a562010-08-26 05:24:29 +00004211 // All undef vector. Return an UNDEF. All zero vectors were handled above.
4212 if (NumNonZero == 0)
Dale Johannesene8d72302009-02-06 23:05:02 +00004213 return DAG.getUNDEF(VT);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004214
Chris Lattner67f453a2008-03-09 05:42:06 +00004215 // Special case for single non-zero, non-undef, element.
Eli Friedman10415532009-06-06 06:05:10 +00004216 if (NumNonZero == 1) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00004217 unsigned Idx = CountTrailingZeros_32(NonZeros);
Dan Gohman475871a2008-07-27 21:46:04 +00004218 SDValue Item = Op.getOperand(Idx);
Scott Michelfdc40a02009-02-17 22:15:04 +00004219
Chris Lattner62098042008-03-09 01:05:04 +00004220 // If this is an insertion of an i64 value on x86-32, and if the top bits of
4221 // the value are obviously zero, truncate the value to i32 and do the
4222 // insertion that way. Only do this if the value is non-constant or if the
4223 // value is a constant being inserted into element 0. It is cheaper to do
4224 // a constant pool load than it is to do a movd + shuffle.
Owen Anderson825b72b2009-08-11 20:47:22 +00004225 if (ExtVT == MVT::i64 && !Subtarget->is64Bit() &&
Chris Lattner62098042008-03-09 01:05:04 +00004226 (!IsAllConstants || Idx == 0)) {
4227 if (DAG.MaskedValueIsZero(Item, APInt::getBitsSet(64, 32, 64))) {
4228 // Handle MMX and SSE both.
Owen Anderson825b72b2009-08-11 20:47:22 +00004229 EVT VecVT = VT == MVT::v2i64 ? MVT::v4i32 : MVT::v2i32;
4230 unsigned VecElts = VT == MVT::v2i64 ? 4 : 2;
Scott Michelfdc40a02009-02-17 22:15:04 +00004231
Chris Lattner62098042008-03-09 01:05:04 +00004232 // Truncate the value (which may itself be a constant) to i32, and
4233 // convert it to a vector with movd (S2V+shuffle to zero extend).
Owen Anderson825b72b2009-08-11 20:47:22 +00004234 Item = DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, Item);
Dale Johannesenace16102009-02-03 19:33:06 +00004235 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VecVT, Item);
Evan Chengf0df0312008-05-15 08:39:06 +00004236 Item = getShuffleVectorZeroOrUndef(Item, 0, true,
4237 Subtarget->hasSSE2(), DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00004238
Chris Lattner62098042008-03-09 01:05:04 +00004239 // Now we have our 32-bit value zero extended in the low element of
4240 // a vector. If Idx != 0, swizzle it into place.
4241 if (Idx != 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004242 SmallVector<int, 4> Mask;
4243 Mask.push_back(Idx);
4244 for (unsigned i = 1; i != VecElts; ++i)
4245 Mask.push_back(i);
4246 Item = DAG.getVectorShuffle(VecVT, dl, Item,
Eric Christopherfd179292009-08-27 18:07:15 +00004247 DAG.getUNDEF(Item.getValueType()),
Nate Begeman9008ca62009-04-27 18:41:29 +00004248 &Mask[0]);
Chris Lattner62098042008-03-09 01:05:04 +00004249 }
Dale Johannesenace16102009-02-03 19:33:06 +00004250 return DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(), Item);
Chris Lattner62098042008-03-09 01:05:04 +00004251 }
4252 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004253
Chris Lattner19f79692008-03-08 22:59:52 +00004254 // If we have a constant or non-constant insertion into the low element of
4255 // a vector, we can do this with SCALAR_TO_VECTOR + shuffle of zero into
4256 // the rest of the elements. This will be matched as movd/movq/movss/movsd
Eli Friedman10415532009-06-06 06:05:10 +00004257 // depending on what the source datatype is.
4258 if (Idx == 0) {
4259 if (NumZero == 0) {
4260 return DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
Owen Anderson825b72b2009-08-11 20:47:22 +00004261 } else if (ExtVT == MVT::i32 || ExtVT == MVT::f32 || ExtVT == MVT::f64 ||
4262 (ExtVT == MVT::i64 && Subtarget->is64Bit())) {
Eli Friedman10415532009-06-06 06:05:10 +00004263 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
4264 // Turn it into a MOVL (i.e. movss, movsd, or movd) to a zero vector.
4265 return getShuffleVectorZeroOrUndef(Item, 0, true, Subtarget->hasSSE2(),
4266 DAG);
Owen Anderson825b72b2009-08-11 20:47:22 +00004267 } else if (ExtVT == MVT::i16 || ExtVT == MVT::i8) {
4268 Item = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, Item);
4269 EVT MiddleVT = VT.getSizeInBits() == 64 ? MVT::v2i32 : MVT::v4i32;
Eli Friedman10415532009-06-06 06:05:10 +00004270 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MiddleVT, Item);
4271 Item = getShuffleVectorZeroOrUndef(Item, 0, true,
4272 Subtarget->hasSSE2(), DAG);
4273 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Item);
4274 }
Chris Lattnerc9517fb2008-03-08 22:48:29 +00004275 }
Evan Chengf26ffe92008-05-29 08:22:04 +00004276
4277 // Is it a vector logical left shift?
4278 if (NumElems == 2 && Idx == 1 &&
Evan Cheng37b73872009-07-30 08:33:02 +00004279 X86::isZeroNode(Op.getOperand(0)) &&
4280 !X86::isZeroNode(Op.getOperand(1))) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00004281 unsigned NumBits = VT.getSizeInBits();
Evan Chengf26ffe92008-05-29 08:22:04 +00004282 return getVShift(true, VT,
Scott Michelfdc40a02009-02-17 22:15:04 +00004283 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Dale Johannesenb300d2a2009-02-07 00:55:49 +00004284 VT, Op.getOperand(1)),
Dale Johannesenace16102009-02-03 19:33:06 +00004285 NumBits/2, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00004286 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004287
Chris Lattnerc9517fb2008-03-08 22:48:29 +00004288 if (IsAllConstants) // Otherwise, it's better to do a constpool load.
Dan Gohman475871a2008-07-27 21:46:04 +00004289 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004290
Chris Lattner19f79692008-03-08 22:59:52 +00004291 // Otherwise, if this is a vector with i32 or f32 elements, and the element
4292 // is a non-constant being inserted into an element other than the low one,
4293 // we can't use a constant pool load. Instead, use SCALAR_TO_VECTOR (aka
4294 // movd/movss) to move this into the low element, then shuffle it into
4295 // place.
Evan Cheng0db9fe62006-04-25 20:13:52 +00004296 if (EVTBits == 32) {
Dale Johannesenace16102009-02-03 19:33:06 +00004297 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
Scott Michelfdc40a02009-02-17 22:15:04 +00004298
Evan Cheng0db9fe62006-04-25 20:13:52 +00004299 // Turn it into a shuffle of zero and zero-extended scalar to vector.
Evan Chengf0df0312008-05-15 08:39:06 +00004300 Item = getShuffleVectorZeroOrUndef(Item, 0, NumZero > 0,
4301 Subtarget->hasSSE2(), DAG);
Nate Begeman9008ca62009-04-27 18:41:29 +00004302 SmallVector<int, 8> MaskVec;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004303 for (unsigned i = 0; i < NumElems; i++)
Nate Begeman9008ca62009-04-27 18:41:29 +00004304 MaskVec.push_back(i == Idx ? 0 : 1);
4305 return DAG.getVectorShuffle(VT, dl, Item, DAG.getUNDEF(VT), &MaskVec[0]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004306 }
4307 }
4308
Chris Lattner67f453a2008-03-09 05:42:06 +00004309 // Splat is obviously ok. Let legalizer expand it to a shuffle.
Evan Chengc3630942009-12-09 21:00:30 +00004310 if (Values.size() == 1) {
4311 if (EVTBits == 32) {
4312 // Instead of a shuffle like this:
4313 // shuffle (scalar_to_vector (load (ptr + 4))), undef, <0, 0, 0, 0>
4314 // Check if it's possible to issue this instead.
4315 // shuffle (vload ptr)), undef, <1, 1, 1, 1>
4316 unsigned Idx = CountTrailingZeros_32(NonZeros);
4317 SDValue Item = Op.getOperand(Idx);
4318 if (Op.getNode()->isOnlyUserOf(Item.getNode()))
4319 return LowerAsSplatVectorLoad(Item, VT, dl, DAG);
4320 }
Dan Gohman475871a2008-07-27 21:46:04 +00004321 return SDValue();
Evan Chengc3630942009-12-09 21:00:30 +00004322 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004323
Dan Gohmana3941172007-07-24 22:55:08 +00004324 // A vector full of immediates; various special cases are already
4325 // handled, so this is best done with a single constant-pool load.
Chris Lattnerc9517fb2008-03-08 22:48:29 +00004326 if (IsAllConstants)
Dan Gohman475871a2008-07-27 21:46:04 +00004327 return SDValue();
Dan Gohmana3941172007-07-24 22:55:08 +00004328
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00004329 // Let legalizer expand 2-wide build_vectors.
Evan Cheng7e2ff772008-05-08 00:57:18 +00004330 if (EVTBits == 64) {
4331 if (NumNonZero == 1) {
4332 // One half is zero or undef.
4333 unsigned Idx = CountTrailingZeros_32(NonZeros);
Dale Johannesenace16102009-02-03 19:33:06 +00004334 SDValue V2 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT,
Evan Cheng7e2ff772008-05-08 00:57:18 +00004335 Op.getOperand(Idx));
Evan Chengf0df0312008-05-15 08:39:06 +00004336 return getShuffleVectorZeroOrUndef(V2, Idx, true,
4337 Subtarget->hasSSE2(), DAG);
Evan Cheng7e2ff772008-05-08 00:57:18 +00004338 }
Dan Gohman475871a2008-07-27 21:46:04 +00004339 return SDValue();
Evan Cheng7e2ff772008-05-08 00:57:18 +00004340 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00004341
4342 // If element VT is < 32 bits, convert it to inserts into a zero vector.
Bill Wendling826f36f2007-03-28 00:57:11 +00004343 if (EVTBits == 8 && NumElems == 16) {
Dan Gohman475871a2008-07-27 21:46:04 +00004344 SDValue V = LowerBuildVectorv16i8(Op, NonZeros,NumNonZero,NumZero, DAG,
Evan Cheng25ab6902006-09-08 06:48:29 +00004345 *this);
Gabor Greifba36cb52008-08-28 21:40:38 +00004346 if (V.getNode()) return V;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004347 }
4348
Bill Wendling826f36f2007-03-28 00:57:11 +00004349 if (EVTBits == 16 && NumElems == 8) {
Dan Gohman475871a2008-07-27 21:46:04 +00004350 SDValue V = LowerBuildVectorv8i16(Op, NonZeros,NumNonZero,NumZero, DAG,
Chris Lattner97a2a562010-08-26 05:24:29 +00004351 *this);
Gabor Greifba36cb52008-08-28 21:40:38 +00004352 if (V.getNode()) return V;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004353 }
4354
4355 // If element VT is == 32 bits, turn it into a number of shuffles.
Dan Gohman475871a2008-07-27 21:46:04 +00004356 SmallVector<SDValue, 8> V;
Chris Lattner5a88b832007-02-25 07:10:00 +00004357 V.resize(NumElems);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004358 if (NumElems == 4 && NumZero > 0) {
4359 for (unsigned i = 0; i < 4; ++i) {
4360 bool isZero = !(NonZeros & (1 << i));
4361 if (isZero)
Dale Johannesenace16102009-02-03 19:33:06 +00004362 V[i] = getZeroVector(VT, Subtarget->hasSSE2(), DAG, dl);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004363 else
Dale Johannesenace16102009-02-03 19:33:06 +00004364 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(i));
Evan Cheng0db9fe62006-04-25 20:13:52 +00004365 }
4366
4367 for (unsigned i = 0; i < 2; ++i) {
4368 switch ((NonZeros & (0x3 << i*2)) >> (i*2)) {
4369 default: break;
4370 case 0:
4371 V[i] = V[i*2]; // Must be a zero vector.
4372 break;
4373 case 1:
Nate Begeman9008ca62009-04-27 18:41:29 +00004374 V[i] = getMOVL(DAG, dl, VT, V[i*2+1], V[i*2]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004375 break;
4376 case 2:
Nate Begeman9008ca62009-04-27 18:41:29 +00004377 V[i] = getMOVL(DAG, dl, VT, V[i*2], V[i*2+1]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004378 break;
4379 case 3:
Nate Begeman9008ca62009-04-27 18:41:29 +00004380 V[i] = getUnpackl(DAG, dl, VT, V[i*2], V[i*2+1]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004381 break;
4382 }
4383 }
4384
Nate Begeman9008ca62009-04-27 18:41:29 +00004385 SmallVector<int, 8> MaskVec;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004386 bool Reverse = (NonZeros & 0x3) == 2;
4387 for (unsigned i = 0; i < 2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004388 MaskVec.push_back(Reverse ? 1-i : i);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004389 Reverse = ((NonZeros & (0x3 << 2)) >> 2) == 2;
4390 for (unsigned i = 0; i < 2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004391 MaskVec.push_back(Reverse ? 1-i+NumElems : i+NumElems);
4392 return DAG.getVectorShuffle(VT, dl, V[0], V[1], &MaskVec[0]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004393 }
4394
Nate Begemanfdea31a2010-03-24 20:49:50 +00004395 if (Values.size() > 1 && VT.getSizeInBits() == 128) {
4396 // Check for a build vector of consecutive loads.
4397 for (unsigned i = 0; i < NumElems; ++i)
4398 V[i] = Op.getOperand(i);
4399
4400 // Check for elements which are consecutive loads.
4401 SDValue LD = EltsFromConsecutiveLoads(VT, V, dl, DAG);
4402 if (LD.getNode())
4403 return LD;
4404
Chris Lattner24faf612010-08-28 17:59:08 +00004405 // For SSE 4.1, use insertps to put the high elements into the low element.
Nate Begemanfdea31a2010-03-24 20:49:50 +00004406 if (getSubtarget()->hasSSE41()) {
Chris Lattner24faf612010-08-28 17:59:08 +00004407 SDValue Result;
4408 if (Op.getOperand(0).getOpcode() != ISD::UNDEF)
4409 Result = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(0));
4410 else
4411 Result = DAG.getUNDEF(VT);
4412
4413 for (unsigned i = 1; i < NumElems; ++i) {
4414 if (Op.getOperand(i).getOpcode() == ISD::UNDEF) continue;
4415 Result = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, VT, Result,
Nate Begeman9008ca62009-04-27 18:41:29 +00004416 Op.getOperand(i), DAG.getIntPtrConstant(i));
Chris Lattner24faf612010-08-28 17:59:08 +00004417 }
4418 return Result;
Nate Begeman9008ca62009-04-27 18:41:29 +00004419 }
Nate Begemanfdea31a2010-03-24 20:49:50 +00004420
Chris Lattner6e80e442010-08-28 17:15:43 +00004421 // Otherwise, expand into a number of unpckl*, start by extending each of
4422 // our (non-undef) elements to the full vector width with the element in the
4423 // bottom slot of the vector (which generates no code for SSE).
4424 for (unsigned i = 0; i < NumElems; ++i) {
4425 if (Op.getOperand(i).getOpcode() != ISD::UNDEF)
4426 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(i));
4427 else
4428 V[i] = DAG.getUNDEF(VT);
4429 }
4430
4431 // Next, we iteratively mix elements, e.g. for v4f32:
Evan Cheng0db9fe62006-04-25 20:13:52 +00004432 // Step 1: unpcklps 0, 2 ==> X: <?, ?, 2, 0>
4433 // : unpcklps 1, 3 ==> Y: <?, ?, 3, 1>
4434 // Step 2: unpcklps X, Y ==> <3, 2, 1, 0>
Chris Lattner6e80e442010-08-28 17:15:43 +00004435 unsigned EltStride = NumElems >> 1;
4436 while (EltStride != 0) {
Chris Lattner3ddcc432010-08-28 17:28:30 +00004437 for (unsigned i = 0; i < EltStride; ++i) {
4438 // If V[i+EltStride] is undef and this is the first round of mixing,
4439 // then it is safe to just drop this shuffle: V[i] is already in the
4440 // right place, the one element (since it's the first round) being
4441 // inserted as undef can be dropped. This isn't safe for successive
4442 // rounds because they will permute elements within both vectors.
4443 if (V[i+EltStride].getOpcode() == ISD::UNDEF &&
4444 EltStride == NumElems/2)
4445 continue;
4446
Chris Lattner6e80e442010-08-28 17:15:43 +00004447 V[i] = getUnpackl(DAG, dl, VT, V[i], V[i + EltStride]);
Chris Lattner3ddcc432010-08-28 17:28:30 +00004448 }
Chris Lattner6e80e442010-08-28 17:15:43 +00004449 EltStride >>= 1;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004450 }
4451 return V[0];
4452 }
Dan Gohman475871a2008-07-27 21:46:04 +00004453 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004454}
4455
Mon P Wangeb38ebf2010-01-24 00:05:03 +00004456SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00004457X86TargetLowering::LowerCONCAT_VECTORS(SDValue Op, SelectionDAG &DAG) const {
Mon P Wangeb38ebf2010-01-24 00:05:03 +00004458 // We support concatenate two MMX registers and place them in a MMX
4459 // register. This is better than doing a stack convert.
4460 DebugLoc dl = Op.getDebugLoc();
4461 EVT ResVT = Op.getValueType();
4462 assert(Op.getNumOperands() == 2);
4463 assert(ResVT == MVT::v2i64 || ResVT == MVT::v4i32 ||
4464 ResVT == MVT::v8i16 || ResVT == MVT::v16i8);
4465 int Mask[2];
4466 SDValue InVec = DAG.getNode(ISD::BIT_CONVERT,dl, MVT::v1i64, Op.getOperand(0));
4467 SDValue VecOp = DAG.getNode(X86ISD::MOVQ2DQ, dl, MVT::v2i64, InVec);
4468 InVec = Op.getOperand(1);
4469 if (InVec.getOpcode() == ISD::SCALAR_TO_VECTOR) {
4470 unsigned NumElts = ResVT.getVectorNumElements();
4471 VecOp = DAG.getNode(ISD::BIT_CONVERT, dl, ResVT, VecOp);
4472 VecOp = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, ResVT, VecOp,
4473 InVec.getOperand(0), DAG.getIntPtrConstant(NumElts/2+1));
4474 } else {
4475 InVec = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v1i64, InVec);
4476 SDValue VecOp2 = DAG.getNode(X86ISD::MOVQ2DQ, dl, MVT::v2i64, InVec);
4477 Mask[0] = 0; Mask[1] = 2;
4478 VecOp = DAG.getVectorShuffle(MVT::v2i64, dl, VecOp, VecOp2, Mask);
4479 }
4480 return DAG.getNode(ISD::BIT_CONVERT, dl, ResVT, VecOp);
4481}
4482
Nate Begemanb9a47b82009-02-23 08:49:38 +00004483// v8i16 shuffles - Prefer shuffles in the following order:
4484// 1. [all] pshuflw, pshufhw, optional move
4485// 2. [ssse3] 1 x pshufb
4486// 3. [ssse3] 2 x pshufb + 1 x por
4487// 4. [all] mov + pshuflw + pshufhw + N x (pextrw + pinsrw)
Bruno Cardoso Lopesbf8154a2010-08-21 01:32:18 +00004488SDValue
4489X86TargetLowering::LowerVECTOR_SHUFFLEv8i16(SDValue Op,
4490 SelectionDAG &DAG) const {
4491 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
Nate Begeman9008ca62009-04-27 18:41:29 +00004492 SDValue V1 = SVOp->getOperand(0);
4493 SDValue V2 = SVOp->getOperand(1);
4494 DebugLoc dl = SVOp->getDebugLoc();
Nate Begemanb9a47b82009-02-23 08:49:38 +00004495 SmallVector<int, 8> MaskVals;
Evan Cheng14b32e12007-12-11 01:46:18 +00004496
Nate Begemanb9a47b82009-02-23 08:49:38 +00004497 // Determine if more than 1 of the words in each of the low and high quadwords
4498 // of the result come from the same quadword of one of the two inputs. Undef
4499 // mask values count as coming from any quadword, for better codegen.
4500 SmallVector<unsigned, 4> LoQuad(4);
4501 SmallVector<unsigned, 4> HiQuad(4);
4502 BitVector InputQuads(4);
4503 for (unsigned i = 0; i < 8; ++i) {
4504 SmallVectorImpl<unsigned> &Quad = i < 4 ? LoQuad : HiQuad;
Nate Begeman9008ca62009-04-27 18:41:29 +00004505 int EltIdx = SVOp->getMaskElt(i);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004506 MaskVals.push_back(EltIdx);
4507 if (EltIdx < 0) {
4508 ++Quad[0];
4509 ++Quad[1];
4510 ++Quad[2];
4511 ++Quad[3];
Evan Cheng14b32e12007-12-11 01:46:18 +00004512 continue;
Nate Begemanb9a47b82009-02-23 08:49:38 +00004513 }
4514 ++Quad[EltIdx / 4];
4515 InputQuads.set(EltIdx / 4);
Evan Cheng14b32e12007-12-11 01:46:18 +00004516 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00004517
Nate Begemanb9a47b82009-02-23 08:49:38 +00004518 int BestLoQuad = -1;
Evan Cheng14b32e12007-12-11 01:46:18 +00004519 unsigned MaxQuad = 1;
4520 for (unsigned i = 0; i < 4; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00004521 if (LoQuad[i] > MaxQuad) {
4522 BestLoQuad = i;
4523 MaxQuad = LoQuad[i];
Evan Cheng14b32e12007-12-11 01:46:18 +00004524 }
Evan Cheng8a86c3f2007-12-07 08:07:39 +00004525 }
4526
Nate Begemanb9a47b82009-02-23 08:49:38 +00004527 int BestHiQuad = -1;
Evan Cheng14b32e12007-12-11 01:46:18 +00004528 MaxQuad = 1;
4529 for (unsigned i = 0; i < 4; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00004530 if (HiQuad[i] > MaxQuad) {
4531 BestHiQuad = i;
4532 MaxQuad = HiQuad[i];
Evan Cheng14b32e12007-12-11 01:46:18 +00004533 }
4534 }
4535
Nate Begemanb9a47b82009-02-23 08:49:38 +00004536 // For SSSE3, If all 8 words of the result come from only 1 quadword of each
Eric Christopherfd179292009-08-27 18:07:15 +00004537 // of the two input vectors, shuffle them into one input vector so only a
Nate Begemanb9a47b82009-02-23 08:49:38 +00004538 // single pshufb instruction is necessary. If There are more than 2 input
4539 // quads, disable the next transformation since it does not help SSSE3.
4540 bool V1Used = InputQuads[0] || InputQuads[1];
4541 bool V2Used = InputQuads[2] || InputQuads[3];
Bruno Cardoso Lopesbf8154a2010-08-21 01:32:18 +00004542 if (Subtarget->hasSSSE3()) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00004543 if (InputQuads.count() == 2 && V1Used && V2Used) {
4544 BestLoQuad = InputQuads.find_first();
4545 BestHiQuad = InputQuads.find_next(BestLoQuad);
4546 }
4547 if (InputQuads.count() > 2) {
4548 BestLoQuad = -1;
4549 BestHiQuad = -1;
4550 }
4551 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00004552
Nate Begemanb9a47b82009-02-23 08:49:38 +00004553 // If BestLoQuad or BestHiQuad are set, shuffle the quads together and update
4554 // the shuffle mask. If a quad is scored as -1, that means that it contains
4555 // words from all 4 input quadwords.
4556 SDValue NewV;
4557 if (BestLoQuad >= 0 || BestHiQuad >= 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004558 SmallVector<int, 8> MaskV;
4559 MaskV.push_back(BestLoQuad < 0 ? 0 : BestLoQuad);
4560 MaskV.push_back(BestHiQuad < 0 ? 1 : BestHiQuad);
Eric Christopherfd179292009-08-27 18:07:15 +00004561 NewV = DAG.getVectorShuffle(MVT::v2i64, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004562 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64, V1),
4563 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64, V2), &MaskV[0]);
4564 NewV = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, NewV);
Evan Cheng14b32e12007-12-11 01:46:18 +00004565
Nate Begemanb9a47b82009-02-23 08:49:38 +00004566 // Rewrite the MaskVals and assign NewV to V1 if NewV now contains all the
4567 // source words for the shuffle, to aid later transformations.
4568 bool AllWordsInNewV = true;
Mon P Wang37b9a192009-03-11 06:35:11 +00004569 bool InOrder[2] = { true, true };
Evan Cheng14b32e12007-12-11 01:46:18 +00004570 for (unsigned i = 0; i != 8; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00004571 int idx = MaskVals[i];
Mon P Wang37b9a192009-03-11 06:35:11 +00004572 if (idx != (int)i)
4573 InOrder[i/4] = false;
Nate Begemanb9a47b82009-02-23 08:49:38 +00004574 if (idx < 0 || (idx/4) == BestLoQuad || (idx/4) == BestHiQuad)
Evan Cheng14b32e12007-12-11 01:46:18 +00004575 continue;
Nate Begemanb9a47b82009-02-23 08:49:38 +00004576 AllWordsInNewV = false;
4577 break;
Evan Cheng14b32e12007-12-11 01:46:18 +00004578 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00004579
Nate Begemanb9a47b82009-02-23 08:49:38 +00004580 bool pshuflw = AllWordsInNewV, pshufhw = AllWordsInNewV;
4581 if (AllWordsInNewV) {
4582 for (int i = 0; i != 8; ++i) {
4583 int idx = MaskVals[i];
4584 if (idx < 0)
Evan Cheng14b32e12007-12-11 01:46:18 +00004585 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00004586 idx = MaskVals[i] = (idx / 4) == BestLoQuad ? (idx & 3) : (idx & 3) + 4;
Nate Begemanb9a47b82009-02-23 08:49:38 +00004587 if ((idx != i) && idx < 4)
4588 pshufhw = false;
4589 if ((idx != i) && idx > 3)
4590 pshuflw = false;
Evan Cheng14b32e12007-12-11 01:46:18 +00004591 }
Nate Begemanb9a47b82009-02-23 08:49:38 +00004592 V1 = NewV;
4593 V2Used = false;
4594 BestLoQuad = 0;
4595 BestHiQuad = 1;
Evan Cheng8a86c3f2007-12-07 08:07:39 +00004596 }
Evan Cheng14b32e12007-12-11 01:46:18 +00004597
Nate Begemanb9a47b82009-02-23 08:49:38 +00004598 // If we've eliminated the use of V2, and the new mask is a pshuflw or
4599 // pshufhw, that's as cheap as it gets. Return the new shuffle.
Mon P Wang37b9a192009-03-11 06:35:11 +00004600 if ((pshufhw && InOrder[0]) || (pshuflw && InOrder[1])) {
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00004601 unsigned Opc = pshufhw ? X86ISD::PSHUFHW : X86ISD::PSHUFLW;
4602 unsigned TargetMask = 0;
4603 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV,
Owen Anderson825b72b2009-08-11 20:47:22 +00004604 DAG.getUNDEF(MVT::v8i16), &MaskVals[0]);
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00004605 TargetMask = pshufhw ? X86::getShufflePSHUFHWImmediate(NewV.getNode()):
4606 X86::getShufflePSHUFLWImmediate(NewV.getNode());
4607 V1 = NewV.getOperand(0);
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00004608 return getTargetShuffleNode(Opc, dl, MVT::v8i16, V1, TargetMask, DAG);
Evan Cheng14b32e12007-12-11 01:46:18 +00004609 }
Evan Cheng14b32e12007-12-11 01:46:18 +00004610 }
Eric Christopherfd179292009-08-27 18:07:15 +00004611
Nate Begemanb9a47b82009-02-23 08:49:38 +00004612 // If we have SSSE3, and all words of the result are from 1 input vector,
4613 // case 2 is generated, otherwise case 3 is generated. If no SSSE3
4614 // is present, fall back to case 4.
Bruno Cardoso Lopesbf8154a2010-08-21 01:32:18 +00004615 if (Subtarget->hasSSSE3()) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00004616 SmallVector<SDValue,16> pshufbMask;
Eric Christopherfd179292009-08-27 18:07:15 +00004617
Nate Begemanb9a47b82009-02-23 08:49:38 +00004618 // If we have elements from both input vectors, set the high bit of the
Eric Christopherfd179292009-08-27 18:07:15 +00004619 // shuffle mask element to zero out elements that come from V2 in the V1
Nate Begemanb9a47b82009-02-23 08:49:38 +00004620 // mask, and elements that come from V1 in the V2 mask, so that the two
4621 // results can be OR'd together.
4622 bool TwoInputs = V1Used && V2Used;
4623 for (unsigned i = 0; i != 8; ++i) {
4624 int EltIdx = MaskVals[i] * 2;
4625 if (TwoInputs && (EltIdx >= 16)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004626 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
4627 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004628 continue;
4629 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004630 pshufbMask.push_back(DAG.getConstant(EltIdx, MVT::i8));
4631 pshufbMask.push_back(DAG.getConstant(EltIdx+1, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004632 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004633 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, V1);
Eric Christopherfd179292009-08-27 18:07:15 +00004634 V1 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V1,
Evan Chenga87008d2009-02-25 22:49:59 +00004635 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004636 MVT::v16i8, &pshufbMask[0], 16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004637 if (!TwoInputs)
Owen Anderson825b72b2009-08-11 20:47:22 +00004638 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, V1);
Eric Christopherfd179292009-08-27 18:07:15 +00004639
Nate Begemanb9a47b82009-02-23 08:49:38 +00004640 // Calculate the shuffle mask for the second input, shuffle it, and
4641 // OR it with the first shuffled input.
4642 pshufbMask.clear();
4643 for (unsigned i = 0; i != 8; ++i) {
4644 int EltIdx = MaskVals[i] * 2;
4645 if (EltIdx < 16) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004646 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
4647 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004648 continue;
4649 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004650 pshufbMask.push_back(DAG.getConstant(EltIdx - 16, MVT::i8));
4651 pshufbMask.push_back(DAG.getConstant(EltIdx - 15, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004652 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004653 V2 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, V2);
Eric Christopherfd179292009-08-27 18:07:15 +00004654 V2 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V2,
Evan Chenga87008d2009-02-25 22:49:59 +00004655 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004656 MVT::v16i8, &pshufbMask[0], 16));
4657 V1 = DAG.getNode(ISD::OR, dl, MVT::v16i8, V1, V2);
4658 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, V1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004659 }
4660
4661 // If BestLoQuad >= 0, generate a pshuflw to put the low elements in order,
4662 // and update MaskVals with new element order.
4663 BitVector InOrder(8);
4664 if (BestLoQuad >= 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004665 SmallVector<int, 8> MaskV;
Nate Begemanb9a47b82009-02-23 08:49:38 +00004666 for (int i = 0; i != 4; ++i) {
4667 int idx = MaskVals[i];
4668 if (idx < 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004669 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004670 InOrder.set(i);
4671 } else if ((idx / 4) == BestLoQuad) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004672 MaskV.push_back(idx & 3);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004673 InOrder.set(i);
4674 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00004675 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004676 }
4677 }
4678 for (unsigned i = 4; i != 8; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004679 MaskV.push_back(i);
Owen Anderson825b72b2009-08-11 20:47:22 +00004680 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV, DAG.getUNDEF(MVT::v8i16),
Nate Begeman9008ca62009-04-27 18:41:29 +00004681 &MaskV[0]);
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00004682
4683 if (NewV.getOpcode() == ISD::VECTOR_SHUFFLE && Subtarget->hasSSSE3())
4684 NewV = getTargetShuffleNode(X86ISD::PSHUFLW, dl, MVT::v8i16,
4685 NewV.getOperand(0),
4686 X86::getShufflePSHUFLWImmediate(NewV.getNode()),
4687 DAG);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004688 }
Eric Christopherfd179292009-08-27 18:07:15 +00004689
Nate Begemanb9a47b82009-02-23 08:49:38 +00004690 // If BestHi >= 0, generate a pshufhw to put the high elements in order,
4691 // and update MaskVals with the new element order.
4692 if (BestHiQuad >= 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004693 SmallVector<int, 8> MaskV;
Nate Begemanb9a47b82009-02-23 08:49:38 +00004694 for (unsigned i = 0; i != 4; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004695 MaskV.push_back(i);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004696 for (unsigned i = 4; i != 8; ++i) {
4697 int idx = MaskVals[i];
4698 if (idx < 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004699 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004700 InOrder.set(i);
4701 } else if ((idx / 4) == BestHiQuad) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004702 MaskV.push_back((idx & 3) + 4);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004703 InOrder.set(i);
4704 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00004705 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004706 }
4707 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004708 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV, DAG.getUNDEF(MVT::v8i16),
Nate Begeman9008ca62009-04-27 18:41:29 +00004709 &MaskV[0]);
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00004710
4711 if (NewV.getOpcode() == ISD::VECTOR_SHUFFLE && Subtarget->hasSSSE3())
4712 NewV = getTargetShuffleNode(X86ISD::PSHUFHW, dl, MVT::v8i16,
4713 NewV.getOperand(0),
4714 X86::getShufflePSHUFHWImmediate(NewV.getNode()),
4715 DAG);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004716 }
Eric Christopherfd179292009-08-27 18:07:15 +00004717
Nate Begemanb9a47b82009-02-23 08:49:38 +00004718 // In case BestHi & BestLo were both -1, which means each quadword has a word
4719 // from each of the four input quadwords, calculate the InOrder bitvector now
4720 // before falling through to the insert/extract cleanup.
4721 if (BestLoQuad == -1 && BestHiQuad == -1) {
4722 NewV = V1;
4723 for (int i = 0; i != 8; ++i)
4724 if (MaskVals[i] < 0 || MaskVals[i] == i)
4725 InOrder.set(i);
4726 }
Eric Christopherfd179292009-08-27 18:07:15 +00004727
Nate Begemanb9a47b82009-02-23 08:49:38 +00004728 // The other elements are put in the right place using pextrw and pinsrw.
4729 for (unsigned i = 0; i != 8; ++i) {
4730 if (InOrder[i])
4731 continue;
4732 int EltIdx = MaskVals[i];
4733 if (EltIdx < 0)
4734 continue;
4735 SDValue ExtOp = (EltIdx < 8)
Owen Anderson825b72b2009-08-11 20:47:22 +00004736 ? DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, V1,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004737 DAG.getIntPtrConstant(EltIdx))
Owen Anderson825b72b2009-08-11 20:47:22 +00004738 : DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, V2,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004739 DAG.getIntPtrConstant(EltIdx - 8));
Owen Anderson825b72b2009-08-11 20:47:22 +00004740 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, ExtOp,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004741 DAG.getIntPtrConstant(i));
4742 }
4743 return NewV;
4744}
4745
4746// v16i8 shuffles - Prefer shuffles in the following order:
4747// 1. [ssse3] 1 x pshufb
4748// 2. [ssse3] 2 x pshufb + 1 x por
4749// 3. [all] v8i16 shuffle + N x pextrw + rotate + pinsrw
4750static
Nate Begeman9008ca62009-04-27 18:41:29 +00004751SDValue LowerVECTOR_SHUFFLEv16i8(ShuffleVectorSDNode *SVOp,
Dan Gohmand858e902010-04-17 15:26:15 +00004752 SelectionDAG &DAG,
4753 const X86TargetLowering &TLI) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004754 SDValue V1 = SVOp->getOperand(0);
4755 SDValue V2 = SVOp->getOperand(1);
4756 DebugLoc dl = SVOp->getDebugLoc();
Nate Begemanb9a47b82009-02-23 08:49:38 +00004757 SmallVector<int, 16> MaskVals;
Nate Begeman9008ca62009-04-27 18:41:29 +00004758 SVOp->getMask(MaskVals);
Eric Christopherfd179292009-08-27 18:07:15 +00004759
Nate Begemanb9a47b82009-02-23 08:49:38 +00004760 // If we have SSSE3, case 1 is generated when all result bytes come from
Eric Christopherfd179292009-08-27 18:07:15 +00004761 // one of the inputs. Otherwise, case 2 is generated. If no SSSE3 is
Nate Begemanb9a47b82009-02-23 08:49:38 +00004762 // present, fall back to case 3.
4763 // FIXME: kill V2Only once shuffles are canonizalized by getNode.
4764 bool V1Only = true;
4765 bool V2Only = true;
4766 for (unsigned i = 0; i < 16; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004767 int EltIdx = MaskVals[i];
Nate Begemanb9a47b82009-02-23 08:49:38 +00004768 if (EltIdx < 0)
4769 continue;
4770 if (EltIdx < 16)
4771 V2Only = false;
4772 else
4773 V1Only = false;
4774 }
Eric Christopherfd179292009-08-27 18:07:15 +00004775
Nate Begemanb9a47b82009-02-23 08:49:38 +00004776 // If SSSE3, use 1 pshufb instruction per vector with elements in the result.
4777 if (TLI.getSubtarget()->hasSSSE3()) {
4778 SmallVector<SDValue,16> pshufbMask;
Eric Christopherfd179292009-08-27 18:07:15 +00004779
Nate Begemanb9a47b82009-02-23 08:49:38 +00004780 // If all result elements are from one input vector, then only translate
Eric Christopherfd179292009-08-27 18:07:15 +00004781 // undef mask values to 0x80 (zero out result) in the pshufb mask.
Nate Begemanb9a47b82009-02-23 08:49:38 +00004782 //
4783 // Otherwise, we have elements from both input vectors, and must zero out
4784 // elements that come from V2 in the first mask, and V1 in the second mask
4785 // so that we can OR them together.
4786 bool TwoInputs = !(V1Only || V2Only);
4787 for (unsigned i = 0; i != 16; ++i) {
4788 int EltIdx = MaskVals[i];
4789 if (EltIdx < 0 || (TwoInputs && EltIdx >= 16)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004790 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004791 continue;
4792 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004793 pshufbMask.push_back(DAG.getConstant(EltIdx, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004794 }
4795 // If all the elements are from V2, assign it to V1 and return after
4796 // building the first pshufb.
4797 if (V2Only)
4798 V1 = V2;
Owen Anderson825b72b2009-08-11 20:47:22 +00004799 V1 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V1,
Evan Chenga87008d2009-02-25 22:49:59 +00004800 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004801 MVT::v16i8, &pshufbMask[0], 16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004802 if (!TwoInputs)
4803 return V1;
Eric Christopherfd179292009-08-27 18:07:15 +00004804
Nate Begemanb9a47b82009-02-23 08:49:38 +00004805 // Calculate the shuffle mask for the second input, shuffle it, and
4806 // OR it with the first shuffled input.
4807 pshufbMask.clear();
4808 for (unsigned i = 0; i != 16; ++i) {
4809 int EltIdx = MaskVals[i];
4810 if (EltIdx < 16) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004811 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004812 continue;
4813 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004814 pshufbMask.push_back(DAG.getConstant(EltIdx - 16, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004815 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004816 V2 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V2,
Evan Chenga87008d2009-02-25 22:49:59 +00004817 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004818 MVT::v16i8, &pshufbMask[0], 16));
4819 return DAG.getNode(ISD::OR, dl, MVT::v16i8, V1, V2);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004820 }
Eric Christopherfd179292009-08-27 18:07:15 +00004821
Nate Begemanb9a47b82009-02-23 08:49:38 +00004822 // No SSSE3 - Calculate in place words and then fix all out of place words
4823 // With 0-16 extracts & inserts. Worst case is 16 bytes out of order from
4824 // the 16 different words that comprise the two doublequadword input vectors.
Owen Anderson825b72b2009-08-11 20:47:22 +00004825 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, V1);
4826 V2 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, V2);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004827 SDValue NewV = V2Only ? V2 : V1;
4828 for (int i = 0; i != 8; ++i) {
4829 int Elt0 = MaskVals[i*2];
4830 int Elt1 = MaskVals[i*2+1];
Eric Christopherfd179292009-08-27 18:07:15 +00004831
Nate Begemanb9a47b82009-02-23 08:49:38 +00004832 // This word of the result is all undef, skip it.
4833 if (Elt0 < 0 && Elt1 < 0)
4834 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00004835
Nate Begemanb9a47b82009-02-23 08:49:38 +00004836 // This word of the result is already in the correct place, skip it.
4837 if (V1Only && (Elt0 == i*2) && (Elt1 == i*2+1))
4838 continue;
4839 if (V2Only && (Elt0 == i*2+16) && (Elt1 == i*2+17))
4840 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00004841
Nate Begemanb9a47b82009-02-23 08:49:38 +00004842 SDValue Elt0Src = Elt0 < 16 ? V1 : V2;
4843 SDValue Elt1Src = Elt1 < 16 ? V1 : V2;
4844 SDValue InsElt;
Mon P Wang6b3ef692009-03-11 18:47:57 +00004845
4846 // If Elt0 and Elt1 are defined, are consecutive, and can be load
4847 // using a single extract together, load it and store it.
4848 if ((Elt0 >= 0) && ((Elt0 + 1) == Elt1) && ((Elt0 & 1) == 0)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004849 InsElt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, Elt1Src,
Mon P Wang6b3ef692009-03-11 18:47:57 +00004850 DAG.getIntPtrConstant(Elt1 / 2));
Owen Anderson825b72b2009-08-11 20:47:22 +00004851 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, InsElt,
Mon P Wang6b3ef692009-03-11 18:47:57 +00004852 DAG.getIntPtrConstant(i));
4853 continue;
4854 }
4855
Nate Begemanb9a47b82009-02-23 08:49:38 +00004856 // If Elt1 is defined, extract it from the appropriate source. If the
Mon P Wang6b3ef692009-03-11 18:47:57 +00004857 // source byte is not also odd, shift the extracted word left 8 bits
4858 // otherwise clear the bottom 8 bits if we need to do an or.
Nate Begemanb9a47b82009-02-23 08:49:38 +00004859 if (Elt1 >= 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004860 InsElt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, Elt1Src,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004861 DAG.getIntPtrConstant(Elt1 / 2));
4862 if ((Elt1 & 1) == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00004863 InsElt = DAG.getNode(ISD::SHL, dl, MVT::i16, InsElt,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004864 DAG.getConstant(8, TLI.getShiftAmountTy()));
Mon P Wang6b3ef692009-03-11 18:47:57 +00004865 else if (Elt0 >= 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00004866 InsElt = DAG.getNode(ISD::AND, dl, MVT::i16, InsElt,
4867 DAG.getConstant(0xFF00, MVT::i16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004868 }
4869 // If Elt0 is defined, extract it from the appropriate source. If the
4870 // source byte is not also even, shift the extracted word right 8 bits. If
4871 // Elt1 was also defined, OR the extracted values together before
4872 // inserting them in the result.
4873 if (Elt0 >= 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004874 SDValue InsElt0 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004875 Elt0Src, DAG.getIntPtrConstant(Elt0 / 2));
4876 if ((Elt0 & 1) != 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00004877 InsElt0 = DAG.getNode(ISD::SRL, dl, MVT::i16, InsElt0,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004878 DAG.getConstant(8, TLI.getShiftAmountTy()));
Mon P Wang6b3ef692009-03-11 18:47:57 +00004879 else if (Elt1 >= 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00004880 InsElt0 = DAG.getNode(ISD::AND, dl, MVT::i16, InsElt0,
4881 DAG.getConstant(0x00FF, MVT::i16));
4882 InsElt = Elt1 >= 0 ? DAG.getNode(ISD::OR, dl, MVT::i16, InsElt, InsElt0)
Nate Begemanb9a47b82009-02-23 08:49:38 +00004883 : InsElt0;
4884 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004885 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, InsElt,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004886 DAG.getIntPtrConstant(i));
4887 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004888 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, NewV);
Evan Cheng14b32e12007-12-11 01:46:18 +00004889}
4890
Evan Cheng7a831ce2007-12-15 03:00:47 +00004891/// RewriteAsNarrowerShuffle - Try rewriting v8i16 and v16i8 shuffles as 4 wide
Chris Lattnerf172ecd2010-07-04 23:07:25 +00004892/// ones, or rewriting v4i32 / v2i32 as 2 wide ones if possible. This can be
Evan Cheng7a831ce2007-12-15 03:00:47 +00004893/// done when every pair / quad of shuffle mask elements point to elements in
4894/// the right sequence. e.g.
Evan Cheng14b32e12007-12-11 01:46:18 +00004895/// vector_shuffle <>, <>, < 3, 4, | 10, 11, | 0, 1, | 14, 15>
4896static
Nate Begeman9008ca62009-04-27 18:41:29 +00004897SDValue RewriteAsNarrowerShuffle(ShuffleVectorSDNode *SVOp,
4898 SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00004899 const TargetLowering &TLI, DebugLoc dl) {
Owen Andersone50ed302009-08-10 22:56:29 +00004900 EVT VT = SVOp->getValueType(0);
Nate Begeman9008ca62009-04-27 18:41:29 +00004901 SDValue V1 = SVOp->getOperand(0);
4902 SDValue V2 = SVOp->getOperand(1);
4903 unsigned NumElems = VT.getVectorNumElements();
Evan Cheng7a831ce2007-12-15 03:00:47 +00004904 unsigned NewWidth = (NumElems == 4) ? 2 : 4;
Bruno Cardoso Lopesaf577382010-08-26 20:53:12 +00004905 EVT MaskVT = (NewWidth == 4) ? MVT::v4i16 : MVT::v2i32;
Owen Andersone50ed302009-08-10 22:56:29 +00004906 EVT NewVT = MaskVT;
Owen Anderson825b72b2009-08-11 20:47:22 +00004907 switch (VT.getSimpleVT().SimpleTy) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00004908 default: assert(false && "Unexpected!");
Owen Anderson825b72b2009-08-11 20:47:22 +00004909 case MVT::v4f32: NewVT = MVT::v2f64; break;
4910 case MVT::v4i32: NewVT = MVT::v2i64; break;
4911 case MVT::v8i16: NewVT = MVT::v4i32; break;
4912 case MVT::v16i8: NewVT = MVT::v4i32; break;
Evan Cheng7a831ce2007-12-15 03:00:47 +00004913 }
4914
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00004915 if (NewWidth == 2) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00004916 if (VT.isInteger())
Owen Anderson825b72b2009-08-11 20:47:22 +00004917 NewVT = MVT::v2i64;
Evan Cheng7a831ce2007-12-15 03:00:47 +00004918 else
Owen Anderson825b72b2009-08-11 20:47:22 +00004919 NewVT = MVT::v2f64;
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00004920 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004921 int Scale = NumElems / NewWidth;
4922 SmallVector<int, 8> MaskVec;
Evan Cheng14b32e12007-12-11 01:46:18 +00004923 for (unsigned i = 0; i < NumElems; i += Scale) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004924 int StartIdx = -1;
4925 for (int j = 0; j < Scale; ++j) {
4926 int EltIdx = SVOp->getMaskElt(i+j);
4927 if (EltIdx < 0)
Evan Cheng14b32e12007-12-11 01:46:18 +00004928 continue;
Nate Begeman9008ca62009-04-27 18:41:29 +00004929 if (StartIdx == -1)
Evan Cheng14b32e12007-12-11 01:46:18 +00004930 StartIdx = EltIdx - (EltIdx % Scale);
4931 if (EltIdx != StartIdx + j)
Dan Gohman475871a2008-07-27 21:46:04 +00004932 return SDValue();
Evan Cheng14b32e12007-12-11 01:46:18 +00004933 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004934 if (StartIdx == -1)
4935 MaskVec.push_back(-1);
Evan Cheng14b32e12007-12-11 01:46:18 +00004936 else
Nate Begeman9008ca62009-04-27 18:41:29 +00004937 MaskVec.push_back(StartIdx / Scale);
Evan Cheng8a86c3f2007-12-07 08:07:39 +00004938 }
4939
Dale Johannesenace16102009-02-03 19:33:06 +00004940 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, NewVT, V1);
4941 V2 = DAG.getNode(ISD::BIT_CONVERT, dl, NewVT, V2);
Nate Begeman9008ca62009-04-27 18:41:29 +00004942 return DAG.getVectorShuffle(NewVT, dl, V1, V2, &MaskVec[0]);
Evan Cheng8a86c3f2007-12-07 08:07:39 +00004943}
4944
Evan Chengd880b972008-05-09 21:53:03 +00004945/// getVZextMovL - Return a zero-extending vector move low node.
Evan Cheng7e2ff772008-05-08 00:57:18 +00004946///
Owen Andersone50ed302009-08-10 22:56:29 +00004947static SDValue getVZextMovL(EVT VT, EVT OpVT,
Nate Begeman9008ca62009-04-27 18:41:29 +00004948 SDValue SrcOp, SelectionDAG &DAG,
4949 const X86Subtarget *Subtarget, DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004950 if (VT == MVT::v2f64 || VT == MVT::v4f32) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00004951 LoadSDNode *LD = NULL;
Gabor Greifba36cb52008-08-28 21:40:38 +00004952 if (!isScalarLoadToVector(SrcOp.getNode(), &LD))
Evan Cheng7e2ff772008-05-08 00:57:18 +00004953 LD = dyn_cast<LoadSDNode>(SrcOp);
4954 if (!LD) {
4955 // movssrr and movsdrr do not clear top bits. Try to use movd, movq
4956 // instead.
Owen Anderson766b5ef2009-08-11 21:59:30 +00004957 MVT ExtVT = (OpVT == MVT::v2f64) ? MVT::i64 : MVT::i32;
4958 if ((ExtVT.SimpleTy != MVT::i64 || Subtarget->is64Bit()) &&
Evan Cheng7e2ff772008-05-08 00:57:18 +00004959 SrcOp.getOpcode() == ISD::SCALAR_TO_VECTOR &&
4960 SrcOp.getOperand(0).getOpcode() == ISD::BIT_CONVERT &&
Owen Anderson766b5ef2009-08-11 21:59:30 +00004961 SrcOp.getOperand(0).getOperand(0).getValueType() == ExtVT) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00004962 // PR2108
Owen Anderson825b72b2009-08-11 20:47:22 +00004963 OpVT = (OpVT == MVT::v2f64) ? MVT::v2i64 : MVT::v4i32;
Dale Johannesenace16102009-02-03 19:33:06 +00004964 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
4965 DAG.getNode(X86ISD::VZEXT_MOVL, dl, OpVT,
4966 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
4967 OpVT,
Gabor Greif327ef032008-08-28 23:19:51 +00004968 SrcOp.getOperand(0)
4969 .getOperand(0))));
Evan Cheng7e2ff772008-05-08 00:57:18 +00004970 }
4971 }
4972 }
4973
Dale Johannesenace16102009-02-03 19:33:06 +00004974 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
4975 DAG.getNode(X86ISD::VZEXT_MOVL, dl, OpVT,
Scott Michelfdc40a02009-02-17 22:15:04 +00004976 DAG.getNode(ISD::BIT_CONVERT, dl,
Dale Johannesenace16102009-02-03 19:33:06 +00004977 OpVT, SrcOp)));
Evan Cheng7e2ff772008-05-08 00:57:18 +00004978}
4979
Evan Chengace3c172008-07-22 21:13:36 +00004980/// LowerVECTOR_SHUFFLE_4wide - Handle all 4 wide cases with a number of
4981/// shuffles.
Dan Gohman475871a2008-07-27 21:46:04 +00004982static SDValue
Nate Begeman9008ca62009-04-27 18:41:29 +00004983LowerVECTOR_SHUFFLE_4wide(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG) {
4984 SDValue V1 = SVOp->getOperand(0);
4985 SDValue V2 = SVOp->getOperand(1);
4986 DebugLoc dl = SVOp->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00004987 EVT VT = SVOp->getValueType(0);
Eric Christopherfd179292009-08-27 18:07:15 +00004988
Evan Chengace3c172008-07-22 21:13:36 +00004989 SmallVector<std::pair<int, int>, 8> Locs;
Rafael Espindola833a9902008-08-28 18:32:53 +00004990 Locs.resize(4);
Nate Begeman9008ca62009-04-27 18:41:29 +00004991 SmallVector<int, 8> Mask1(4U, -1);
4992 SmallVector<int, 8> PermMask;
4993 SVOp->getMask(PermMask);
4994
Evan Chengace3c172008-07-22 21:13:36 +00004995 unsigned NumHi = 0;
4996 unsigned NumLo = 0;
Evan Chengace3c172008-07-22 21:13:36 +00004997 for (unsigned i = 0; i != 4; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004998 int Idx = PermMask[i];
4999 if (Idx < 0) {
Evan Chengace3c172008-07-22 21:13:36 +00005000 Locs[i] = std::make_pair(-1, -1);
5001 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00005002 assert(Idx < 8 && "Invalid VECTOR_SHUFFLE index!");
5003 if (Idx < 4) {
Evan Chengace3c172008-07-22 21:13:36 +00005004 Locs[i] = std::make_pair(0, NumLo);
Nate Begeman9008ca62009-04-27 18:41:29 +00005005 Mask1[NumLo] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00005006 NumLo++;
5007 } else {
5008 Locs[i] = std::make_pair(1, NumHi);
5009 if (2+NumHi < 4)
Nate Begeman9008ca62009-04-27 18:41:29 +00005010 Mask1[2+NumHi] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00005011 NumHi++;
5012 }
5013 }
5014 }
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00005015
Evan Chengace3c172008-07-22 21:13:36 +00005016 if (NumLo <= 2 && NumHi <= 2) {
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00005017 // If no more than two elements come from either vector. This can be
5018 // implemented with two shuffles. First shuffle gather the elements.
5019 // The second shuffle, which takes the first shuffle as both of its
5020 // vector operands, put the elements into the right order.
Nate Begeman9008ca62009-04-27 18:41:29 +00005021 V1 = DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00005022
Nate Begeman9008ca62009-04-27 18:41:29 +00005023 SmallVector<int, 8> Mask2(4U, -1);
Eric Christopherfd179292009-08-27 18:07:15 +00005024
Evan Chengace3c172008-07-22 21:13:36 +00005025 for (unsigned i = 0; i != 4; ++i) {
5026 if (Locs[i].first == -1)
5027 continue;
5028 else {
5029 unsigned Idx = (i < 2) ? 0 : 4;
5030 Idx += Locs[i].first * 2 + Locs[i].second;
Nate Begeman9008ca62009-04-27 18:41:29 +00005031 Mask2[i] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00005032 }
5033 }
5034
Nate Begeman9008ca62009-04-27 18:41:29 +00005035 return DAG.getVectorShuffle(VT, dl, V1, V1, &Mask2[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00005036 } else if (NumLo == 3 || NumHi == 3) {
5037 // Otherwise, we must have three elements from one vector, call it X, and
5038 // one element from the other, call it Y. First, use a shufps to build an
5039 // intermediate vector with the one element from Y and the element from X
5040 // that will be in the same half in the final destination (the indexes don't
5041 // matter). Then, use a shufps to build the final vector, taking the half
5042 // containing the element from Y from the intermediate, and the other half
5043 // from X.
5044 if (NumHi == 3) {
5045 // Normalize it so the 3 elements come from V1.
Nate Begeman9008ca62009-04-27 18:41:29 +00005046 CommuteVectorShuffleMask(PermMask, VT);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00005047 std::swap(V1, V2);
5048 }
5049
5050 // Find the element from V2.
5051 unsigned HiIndex;
5052 for (HiIndex = 0; HiIndex < 3; ++HiIndex) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005053 int Val = PermMask[HiIndex];
5054 if (Val < 0)
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00005055 continue;
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00005056 if (Val >= 4)
5057 break;
5058 }
5059
Nate Begeman9008ca62009-04-27 18:41:29 +00005060 Mask1[0] = PermMask[HiIndex];
5061 Mask1[1] = -1;
5062 Mask1[2] = PermMask[HiIndex^1];
5063 Mask1[3] = -1;
5064 V2 = DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00005065
5066 if (HiIndex >= 2) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005067 Mask1[0] = PermMask[0];
5068 Mask1[1] = PermMask[1];
5069 Mask1[2] = HiIndex & 1 ? 6 : 4;
5070 Mask1[3] = HiIndex & 1 ? 4 : 6;
5071 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00005072 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00005073 Mask1[0] = HiIndex & 1 ? 2 : 0;
5074 Mask1[1] = HiIndex & 1 ? 0 : 2;
5075 Mask1[2] = PermMask[2];
5076 Mask1[3] = PermMask[3];
5077 if (Mask1[2] >= 0)
5078 Mask1[2] += 4;
5079 if (Mask1[3] >= 0)
5080 Mask1[3] += 4;
5081 return DAG.getVectorShuffle(VT, dl, V2, V1, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00005082 }
Evan Chengace3c172008-07-22 21:13:36 +00005083 }
5084
5085 // Break it into (shuffle shuffle_hi, shuffle_lo).
5086 Locs.clear();
Nate Begeman9008ca62009-04-27 18:41:29 +00005087 SmallVector<int,8> LoMask(4U, -1);
5088 SmallVector<int,8> HiMask(4U, -1);
5089
5090 SmallVector<int,8> *MaskPtr = &LoMask;
Evan Chengace3c172008-07-22 21:13:36 +00005091 unsigned MaskIdx = 0;
5092 unsigned LoIdx = 0;
5093 unsigned HiIdx = 2;
5094 for (unsigned i = 0; i != 4; ++i) {
5095 if (i == 2) {
5096 MaskPtr = &HiMask;
5097 MaskIdx = 1;
5098 LoIdx = 0;
5099 HiIdx = 2;
5100 }
Nate Begeman9008ca62009-04-27 18:41:29 +00005101 int Idx = PermMask[i];
5102 if (Idx < 0) {
Evan Chengace3c172008-07-22 21:13:36 +00005103 Locs[i] = std::make_pair(-1, -1);
Nate Begeman9008ca62009-04-27 18:41:29 +00005104 } else if (Idx < 4) {
Evan Chengace3c172008-07-22 21:13:36 +00005105 Locs[i] = std::make_pair(MaskIdx, LoIdx);
Nate Begeman9008ca62009-04-27 18:41:29 +00005106 (*MaskPtr)[LoIdx] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00005107 LoIdx++;
5108 } else {
5109 Locs[i] = std::make_pair(MaskIdx, HiIdx);
Nate Begeman9008ca62009-04-27 18:41:29 +00005110 (*MaskPtr)[HiIdx] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00005111 HiIdx++;
5112 }
5113 }
5114
Nate Begeman9008ca62009-04-27 18:41:29 +00005115 SDValue LoShuffle = DAG.getVectorShuffle(VT, dl, V1, V2, &LoMask[0]);
5116 SDValue HiShuffle = DAG.getVectorShuffle(VT, dl, V1, V2, &HiMask[0]);
5117 SmallVector<int, 8> MaskOps;
Evan Chengace3c172008-07-22 21:13:36 +00005118 for (unsigned i = 0; i != 4; ++i) {
5119 if (Locs[i].first == -1) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005120 MaskOps.push_back(-1);
Evan Chengace3c172008-07-22 21:13:36 +00005121 } else {
5122 unsigned Idx = Locs[i].first * 4 + Locs[i].second;
Nate Begeman9008ca62009-04-27 18:41:29 +00005123 MaskOps.push_back(Idx);
Evan Chengace3c172008-07-22 21:13:36 +00005124 }
5125 }
Nate Begeman9008ca62009-04-27 18:41:29 +00005126 return DAG.getVectorShuffle(VT, dl, LoShuffle, HiShuffle, &MaskOps[0]);
Evan Chengace3c172008-07-22 21:13:36 +00005127}
5128
Bruno Cardoso Lopes2a446062010-09-03 20:20:02 +00005129static bool MayFoldVectorLoad(SDValue V) {
5130 if (V.hasOneUse() && V.getOpcode() == ISD::BIT_CONVERT)
5131 V = V.getOperand(0);
5132 if (V.hasOneUse() && V.getOpcode() == ISD::SCALAR_TO_VECTOR)
5133 V = V.getOperand(0);
5134 if (MayFoldLoad(V))
5135 return true;
5136 return false;
5137}
5138
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00005139static
5140SDValue getMOVLowToHigh(SDValue &Op, DebugLoc &dl, SelectionDAG &DAG,
5141 bool HasSSE2) {
5142 SDValue V1 = Op.getOperand(0);
5143 SDValue V2 = Op.getOperand(1);
5144 EVT VT = Op.getValueType();
5145
5146 assert(VT != MVT::v2i64 && "unsupported shuffle type");
5147
5148 if (HasSSE2 && VT == MVT::v2f64)
5149 return getTargetShuffleNode(X86ISD::MOVLHPD, dl, VT, V1, V2, DAG);
5150
5151 // v4f32 or v4i32
5152 return getTargetShuffleNode(X86ISD::MOVLHPS, dl, VT, V1, V2, DAG);
5153}
5154
Bruno Cardoso Lopes7ff30bb2010-08-31 21:38:49 +00005155static
5156SDValue getMOVHighToLow(SDValue &Op, DebugLoc &dl, SelectionDAG &DAG) {
5157 SDValue V1 = Op.getOperand(0);
5158 SDValue V2 = Op.getOperand(1);
5159 EVT VT = Op.getValueType();
5160
5161 assert((VT == MVT::v4i32 || VT == MVT::v4f32) &&
5162 "unsupported shuffle type");
5163
5164 if (V2.getOpcode() == ISD::UNDEF)
5165 V2 = V1;
5166
5167 // v4i32 or v4f32
5168 return getTargetShuffleNode(X86ISD::MOVHLPS, dl, VT, V1, V2, DAG);
5169}
5170
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00005171static
5172SDValue getMOVLP(SDValue &Op, DebugLoc &dl, SelectionDAG &DAG, bool HasSSE2) {
5173 SDValue V1 = Op.getOperand(0);
5174 SDValue V2 = Op.getOperand(1);
5175 EVT VT = Op.getValueType();
5176 unsigned NumElems = VT.getVectorNumElements();
5177
5178 // Use MOVLPS and MOVLPD in case V1 or V2 are loads. During isel, the second
5179 // operand of these instructions is only memory, so check if there's a
5180 // potencial load folding here, otherwise use SHUFPS or MOVSD to match the
5181 // same masks.
5182 bool CanFoldLoad = false;
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00005183
Bruno Cardoso Lopesd00bfe12010-09-02 02:35:51 +00005184 // Trivial case, when V2 comes from a load.
Bruno Cardoso Lopes2a446062010-09-03 20:20:02 +00005185 if (MayFoldVectorLoad(V2))
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00005186 CanFoldLoad = true;
5187
5188 // When V1 is a load, it can be folded later into a store in isel, example:
5189 // (store (v4f32 (X86Movlps (load addr:$src1), VR128:$src2)), addr:$src1)
5190 // turns into:
5191 // (MOVLPSmr addr:$src1, VR128:$src2)
5192 // So, recognize this potential and also use MOVLPS or MOVLPD
Bruno Cardoso Lopes2a446062010-09-03 20:20:02 +00005193 if (MayFoldVectorLoad(V1) && MayFoldIntoStore(Op))
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00005194 CanFoldLoad = true;
5195
5196 if (CanFoldLoad) {
5197 if (HasSSE2 && NumElems == 2)
5198 return getTargetShuffleNode(X86ISD::MOVLPD, dl, VT, V1, V2, DAG);
5199
5200 if (NumElems == 4)
5201 return getTargetShuffleNode(X86ISD::MOVLPS, dl, VT, V1, V2, DAG);
5202 }
5203
5204 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
5205 // movl and movlp will both match v2i64, but v2i64 is never matched by
5206 // movl earlier because we make it strict to avoid messing with the movlp load
5207 // folding logic (see the code above getMOVLP call). Match it here then,
5208 // this is horrible, but will stay like this until we move all shuffle
5209 // matching to x86 specific nodes. Note that for the 1st condition all
5210 // types are matched with movsd.
5211 if ((HasSSE2 && NumElems == 2) || !X86::isMOVLMask(SVOp))
5212 return getTargetShuffleNode(X86ISD::MOVSD, dl, VT, V1, V2, DAG);
5213 else if (HasSSE2)
5214 return getTargetShuffleNode(X86ISD::MOVSS, dl, VT, V1, V2, DAG);
5215
5216
5217 assert(VT != MVT::v4i32 && "unsupported shuffle type");
5218
5219 // Invert the operand order and use SHUFPS to match it.
5220 return getTargetShuffleNode(X86ISD::SHUFPS, dl, VT, V2, V1,
5221 X86::getShuffleSHUFImmediate(SVOp), DAG);
5222}
5223
Bruno Cardoso Lopesbe8b0842010-09-03 20:10:35 +00005224static inline unsigned getUNPCKLOpcode(EVT VT) {
5225 switch(VT.getSimpleVT().SimpleTy) {
5226 case MVT::v4i32: return X86ISD::PUNPCKLDQ;
5227 case MVT::v2i64: return X86ISD::PUNPCKLQDQ;
5228 case MVT::v4f32: return X86ISD::UNPCKLPS;
5229 case MVT::v2f64: return X86ISD::UNPCKLPD;
5230 case MVT::v16i8: return X86ISD::PUNPCKLBW;
5231 case MVT::v8i16: return X86ISD::PUNPCKLWD;
5232 default:
5233 llvm_unreachable("Unknow type for unpckl");
5234 }
5235 return 0;
5236}
5237
5238static inline unsigned getUNPCKHOpcode(EVT VT) {
5239 switch(VT.getSimpleVT().SimpleTy) {
5240 case MVT::v4i32: return X86ISD::PUNPCKHDQ;
5241 case MVT::v2i64: return X86ISD::PUNPCKHQDQ;
5242 case MVT::v4f32: return X86ISD::UNPCKHPS;
5243 case MVT::v2f64: return X86ISD::UNPCKHPD;
5244 case MVT::v16i8: return X86ISD::PUNPCKHBW;
5245 case MVT::v8i16: return X86ISD::PUNPCKHWD;
5246 default:
5247 llvm_unreachable("Unknow type for unpckh");
5248 }
5249 return 0;
5250}
5251
Dan Gohman475871a2008-07-27 21:46:04 +00005252SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00005253X86TargetLowering::LowerVECTOR_SHUFFLE(SDValue Op, SelectionDAG &DAG) const {
Nate Begeman9008ca62009-04-27 18:41:29 +00005254 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
Dan Gohman475871a2008-07-27 21:46:04 +00005255 SDValue V1 = Op.getOperand(0);
5256 SDValue V2 = Op.getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +00005257 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005258 DebugLoc dl = Op.getDebugLoc();
Nate Begeman9008ca62009-04-27 18:41:29 +00005259 unsigned NumElems = VT.getVectorNumElements();
Duncan Sands83ec4b62008-06-06 12:08:01 +00005260 bool isMMX = VT.getSizeInBits() == 64;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005261 bool V1IsUndef = V1.getOpcode() == ISD::UNDEF;
5262 bool V2IsUndef = V2.getOpcode() == ISD::UNDEF;
Evan Chengd9b8e402006-10-16 06:36:00 +00005263 bool V1IsSplat = false;
5264 bool V2IsSplat = false;
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00005265 bool HasSSE2 = Subtarget->hasSSE2() || Subtarget->hasAVX();
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00005266 bool HasSSE3 = Subtarget->hasSSE3() || Subtarget->hasAVX();
Bruno Cardoso Lopesaace0f22010-09-04 02:36:07 +00005267 bool HasSSSE3 = Subtarget->hasSSSE3() || Subtarget->hasAVX();
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00005268 MachineFunction &MF = DAG.getMachineFunction();
5269 bool OptForSize = MF.getFunction()->hasFnAttr(Attribute::OptimizeForSize);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005270
Nate Begeman9008ca62009-04-27 18:41:29 +00005271 if (isZeroShuffle(SVOp))
Dale Johannesenace16102009-02-03 19:33:06 +00005272 return getZeroVector(VT, Subtarget->hasSSE2(), DAG, dl);
Evan Cheng213d2cf2007-05-17 18:45:50 +00005273
Nate Begeman9008ca62009-04-27 18:41:29 +00005274 // Promote splats to v4f32.
5275 if (SVOp->isSplat()) {
Eric Christopherfd179292009-08-27 18:07:15 +00005276 if (isMMX || NumElems < 4)
Nate Begeman9008ca62009-04-27 18:41:29 +00005277 return Op;
Bruno Cardoso Lopesbb0a9482010-08-13 17:50:47 +00005278 return PromoteSplat(SVOp, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005279 }
5280
Evan Cheng7a831ce2007-12-15 03:00:47 +00005281 // If the shuffle can be profitably rewritten as a narrower shuffle, then
5282 // do it!
Owen Anderson825b72b2009-08-11 20:47:22 +00005283 if (VT == MVT::v8i16 || VT == MVT::v16i8) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005284 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, *this, dl);
Gabor Greifba36cb52008-08-28 21:40:38 +00005285 if (NewOp.getNode())
Scott Michelfdc40a02009-02-17 22:15:04 +00005286 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
Dale Johannesenace16102009-02-03 19:33:06 +00005287 LowerVECTOR_SHUFFLE(NewOp, DAG));
Owen Anderson825b72b2009-08-11 20:47:22 +00005288 } else if ((VT == MVT::v4i32 || (VT == MVT::v4f32 && Subtarget->hasSSE2()))) {
Evan Cheng7a831ce2007-12-15 03:00:47 +00005289 // FIXME: Figure out a cleaner way to do this.
5290 // Try to make use of movq to zero out the top part.
Gabor Greifba36cb52008-08-28 21:40:38 +00005291 if (ISD::isBuildVectorAllZeros(V2.getNode())) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005292 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, *this, dl);
Gabor Greifba36cb52008-08-28 21:40:38 +00005293 if (NewOp.getNode()) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005294 if (isCommutedMOVL(cast<ShuffleVectorSDNode>(NewOp), true, false))
5295 return getVZextMovL(VT, NewOp.getValueType(), NewOp.getOperand(0),
5296 DAG, Subtarget, dl);
Evan Cheng7a831ce2007-12-15 03:00:47 +00005297 }
Gabor Greifba36cb52008-08-28 21:40:38 +00005298 } else if (ISD::isBuildVectorAllZeros(V1.getNode())) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005299 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, *this, dl);
5300 if (NewOp.getNode() && X86::isMOVLMask(cast<ShuffleVectorSDNode>(NewOp)))
Evan Chengd880b972008-05-09 21:53:03 +00005301 return getVZextMovL(VT, NewOp.getValueType(), NewOp.getOperand(1),
Nate Begeman9008ca62009-04-27 18:41:29 +00005302 DAG, Subtarget, dl);
Evan Cheng7a831ce2007-12-15 03:00:47 +00005303 }
5304 }
Eric Christopherfd179292009-08-27 18:07:15 +00005305
Bruno Cardoso Lopesa22c8452010-09-04 00:39:43 +00005306 // NOTE: isPSHUFDMask can also match both masks below (unpckl_undef and
5307 // unpckh_undef). Only use pshufd if speed is more important than size.
5308 if (OptForSize && X86::isUNPCKL_v_undef_Mask(SVOp))
5309 if (VT != MVT::v2i64 && VT != MVT::v2f64)
5310 return getTargetShuffleNode(getUNPCKLOpcode(VT), dl, VT, V1, V1, DAG);
5311 if (OptForSize && X86::isUNPCKH_v_undef_Mask(SVOp))
5312 if (VT != MVT::v2i64 && VT != MVT::v2f64)
5313 return getTargetShuffleNode(getUNPCKHOpcode(VT), dl, VT, V1, V1, DAG);
Bruno Cardoso Lopes3722f002010-09-02 05:23:12 +00005314
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00005315 if (X86::isPSHUFDMask(SVOp)) {
5316 // The actual implementation will match the mask in the if above and then
5317 // during isel it can match several different instructions, not only pshufd
5318 // as its name says, sad but true, emulate the behavior for now...
5319 if (X86::isMOVDDUPMask(SVOp) && ((VT == MVT::v4f32 || VT == MVT::v2i64)))
5320 return getTargetShuffleNode(X86ISD::MOVLHPS, dl, VT, V1, V1, DAG);
5321
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00005322 unsigned TargetMask = X86::getShuffleSHUFImmediate(SVOp);
5323
Bruno Cardoso Lopes4783a3e2010-09-01 22:59:03 +00005324 if (HasSSE2 && (VT == MVT::v4f32 || VT == MVT::v4i32))
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00005325 return getTargetShuffleNode(X86ISD::PSHUFD, dl, VT, V1, TargetMask, DAG);
5326
Bruno Cardoso Lopes4783a3e2010-09-01 22:59:03 +00005327 if (HasSSE2 && (VT == MVT::v2i64 || VT == MVT::v2f64))
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00005328 return getTargetShuffleNode(X86ISD::SHUFPD, dl, VT, V1, V1,
5329 TargetMask, DAG);
5330
5331 if (VT == MVT::v4f32)
5332 return getTargetShuffleNode(X86ISD::SHUFPS, dl, VT, V1, V1,
5333 TargetMask, DAG);
5334 }
Eric Christopherfd179292009-08-27 18:07:15 +00005335
Evan Chengf26ffe92008-05-29 08:22:04 +00005336 // Check if this can be converted into a logical shift.
5337 bool isLeft = false;
5338 unsigned ShAmt = 0;
Dan Gohman475871a2008-07-27 21:46:04 +00005339 SDValue ShVal;
Nate Begeman9008ca62009-04-27 18:41:29 +00005340 bool isShift = getSubtarget()->hasSSE2() &&
Evan Chengc3630942009-12-09 21:00:30 +00005341 isVectorShift(SVOp, DAG, isLeft, ShVal, ShAmt);
Evan Chengf26ffe92008-05-29 08:22:04 +00005342 if (isShift && ShVal.hasOneUse()) {
Scott Michelfdc40a02009-02-17 22:15:04 +00005343 // If the shifted value has multiple uses, it may be cheaper to use
Evan Chengf26ffe92008-05-29 08:22:04 +00005344 // v_set0 + movlhps or movhlps, etc.
Dan Gohman8a55ce42009-09-23 21:02:20 +00005345 EVT EltVT = VT.getVectorElementType();
5346 ShAmt *= EltVT.getSizeInBits();
Dale Johannesenace16102009-02-03 19:33:06 +00005347 return getVShift(isLeft, VT, ShVal, ShAmt, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00005348 }
Eric Christopherfd179292009-08-27 18:07:15 +00005349
Nate Begeman9008ca62009-04-27 18:41:29 +00005350 if (X86::isMOVLMask(SVOp)) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00005351 if (V1IsUndef)
5352 return V2;
Gabor Greifba36cb52008-08-28 21:40:38 +00005353 if (ISD::isBuildVectorAllZeros(V1.getNode()))
Dale Johannesenace16102009-02-03 19:33:06 +00005354 return getVZextMovL(VT, VT, V2, DAG, Subtarget, dl);
Bruno Cardoso Lopes20a07f42010-08-31 02:26:40 +00005355 if (!isMMX && !X86::isMOVLPMask(SVOp)) {
Bruno Cardoso Lopes4783a3e2010-09-01 22:59:03 +00005356 if (HasSSE2 && (VT == MVT::v2i64 || VT == MVT::v2f64))
Bruno Cardoso Lopes20a07f42010-08-31 02:26:40 +00005357 return getTargetShuffleNode(X86ISD::MOVSD, dl, VT, V1, V2, DAG);
5358
Bruno Cardoso Lopes4783a3e2010-09-01 22:59:03 +00005359 if (VT == MVT::v4i32 || VT == MVT::v4f32)
Bruno Cardoso Lopes20a07f42010-08-31 02:26:40 +00005360 return getTargetShuffleNode(X86ISD::MOVSS, dl, VT, V1, V2, DAG);
5361 }
Evan Cheng7e2ff772008-05-08 00:57:18 +00005362 }
Eric Christopherfd179292009-08-27 18:07:15 +00005363
Nate Begeman9008ca62009-04-27 18:41:29 +00005364 // FIXME: fold these into legal mask.
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00005365 if (!isMMX) {
Daniel Dunbar31394222010-09-03 19:38:11 +00005366 if (X86::isMOVLHPSMask(SVOp) && !X86::isUNPCKLMask(SVOp))
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00005367 return getMOVLowToHigh(Op, dl, DAG, HasSSE2);
5368
Bruno Cardoso Lopes7ff30bb2010-08-31 21:38:49 +00005369 if (X86::isMOVHLPSMask(SVOp))
5370 return getMOVHighToLow(Op, dl, DAG);
5371
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00005372 if (X86::isMOVSHDUPMask(SVOp) && HasSSE3 && V2IsUndef && NumElems == 4)
5373 return getTargetShuffleNode(X86ISD::MOVSHDUP, dl, VT, V1, DAG);
5374
Bruno Cardoso Lopes013bb3d2010-08-31 22:35:05 +00005375 if (X86::isMOVSLDUPMask(SVOp) && HasSSE3 && V2IsUndef && NumElems == 4)
5376 return getTargetShuffleNode(X86ISD::MOVSLDUP, dl, VT, V1, DAG);
5377
5378 if (X86::isMOVLPMask(SVOp))
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00005379 return getMOVLP(Op, dl, DAG, HasSSE2);
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00005380 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00005381
Nate Begeman9008ca62009-04-27 18:41:29 +00005382 if (ShouldXformToMOVHLPS(SVOp) ||
5383 ShouldXformToMOVLP(V1.getNode(), V2.getNode(), SVOp))
5384 return CommuteVectorShuffle(SVOp, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005385
Evan Chengf26ffe92008-05-29 08:22:04 +00005386 if (isShift) {
5387 // No better options. Use a vshl / vsrl.
Dan Gohman8a55ce42009-09-23 21:02:20 +00005388 EVT EltVT = VT.getVectorElementType();
5389 ShAmt *= EltVT.getSizeInBits();
Dale Johannesenace16102009-02-03 19:33:06 +00005390 return getVShift(isLeft, VT, ShVal, ShAmt, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00005391 }
Eric Christopherfd179292009-08-27 18:07:15 +00005392
Evan Cheng9eca5e82006-10-25 21:49:50 +00005393 bool Commuted = false;
Chris Lattner8a594482007-11-25 00:24:49 +00005394 // FIXME: This should also accept a bitcast of a splat? Be careful, not
5395 // 1,1,1,1 -> v8i16 though.
Gabor Greifba36cb52008-08-28 21:40:38 +00005396 V1IsSplat = isSplatVector(V1.getNode());
5397 V2IsSplat = isSplatVector(V2.getNode());
Scott Michelfdc40a02009-02-17 22:15:04 +00005398
Chris Lattner8a594482007-11-25 00:24:49 +00005399 // Canonicalize the splat or undef, if present, to be on the RHS.
Evan Cheng9bbbb982006-10-25 20:48:19 +00005400 if ((V1IsSplat || V1IsUndef) && !(V2IsSplat || V2IsUndef)) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005401 Op = CommuteVectorShuffle(SVOp, DAG);
5402 SVOp = cast<ShuffleVectorSDNode>(Op);
5403 V1 = SVOp->getOperand(0);
5404 V2 = SVOp->getOperand(1);
Evan Cheng9bbbb982006-10-25 20:48:19 +00005405 std::swap(V1IsSplat, V2IsSplat);
5406 std::swap(V1IsUndef, V2IsUndef);
Evan Cheng9eca5e82006-10-25 21:49:50 +00005407 Commuted = true;
Evan Cheng9bbbb982006-10-25 20:48:19 +00005408 }
5409
Nate Begeman9008ca62009-04-27 18:41:29 +00005410 if (isCommutedMOVL(SVOp, V2IsSplat, V2IsUndef)) {
5411 // Shuffling low element of v1 into undef, just return v1.
Eric Christopherfd179292009-08-27 18:07:15 +00005412 if (V2IsUndef)
Nate Begeman9008ca62009-04-27 18:41:29 +00005413 return V1;
5414 // If V2 is a splat, the mask may be malformed such as <4,3,3,3>, which
5415 // the instruction selector will not match, so get a canonical MOVL with
5416 // swapped operands to undo the commute.
5417 return getMOVL(DAG, dl, VT, V2, V1);
Evan Chengd9b8e402006-10-16 06:36:00 +00005418 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00005419
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00005420 if (X86::isUNPCKLMask(SVOp))
5421 return (isMMX) ?
5422 Op : getTargetShuffleNode(getUNPCKLOpcode(VT), dl, VT, V1, V2, DAG);
5423
5424 if (X86::isUNPCKHMask(SVOp))
5425 return (isMMX) ?
5426 Op : getTargetShuffleNode(getUNPCKHOpcode(VT), dl, VT, V1, V2, DAG);
Evan Chenge1113032006-10-04 18:33:38 +00005427
Evan Cheng9bbbb982006-10-25 20:48:19 +00005428 if (V2IsSplat) {
5429 // Normalize mask so all entries that point to V2 points to its first
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00005430 // element then try to match unpck{h|l} again. If match, return a
Evan Cheng9bbbb982006-10-25 20:48:19 +00005431 // new vector_shuffle with the corrected mask.
Nate Begeman9008ca62009-04-27 18:41:29 +00005432 SDValue NewMask = NormalizeMask(SVOp, DAG);
5433 ShuffleVectorSDNode *NSVOp = cast<ShuffleVectorSDNode>(NewMask);
5434 if (NSVOp != SVOp) {
5435 if (X86::isUNPCKLMask(NSVOp, true)) {
5436 return NewMask;
5437 } else if (X86::isUNPCKHMask(NSVOp, true)) {
5438 return NewMask;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005439 }
5440 }
5441 }
5442
Evan Cheng9eca5e82006-10-25 21:49:50 +00005443 if (Commuted) {
5444 // Commute is back and try unpck* again.
Nate Begeman9008ca62009-04-27 18:41:29 +00005445 // FIXME: this seems wrong.
5446 SDValue NewOp = CommuteVectorShuffle(SVOp, DAG);
5447 ShuffleVectorSDNode *NewSVOp = cast<ShuffleVectorSDNode>(NewOp);
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00005448
5449 if (X86::isUNPCKLMask(NewSVOp))
5450 return (isMMX) ?
5451 NewOp : getTargetShuffleNode(getUNPCKLOpcode(VT), dl, VT, V2, V1, DAG);
5452
5453 if (X86::isUNPCKHMask(NewSVOp))
5454 return (isMMX) ?
5455 NewOp : getTargetShuffleNode(getUNPCKHOpcode(VT), dl, VT, V2, V1, DAG);
Evan Cheng9eca5e82006-10-25 21:49:50 +00005456 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00005457
Nate Begemanb9a47b82009-02-23 08:49:38 +00005458 // FIXME: for mmx, bitcast v2i32 to v4i16 for shuffle.
Nate Begeman9008ca62009-04-27 18:41:29 +00005459
5460 // Normalize the node to match x86 shuffle ops if needed
5461 if (!isMMX && V2.getOpcode() != ISD::UNDEF && isCommutedSHUFP(SVOp))
5462 return CommuteVectorShuffle(SVOp, DAG);
5463
Bruno Cardoso Lopes7256e222010-09-03 23:24:06 +00005464 // The checks below are all present in isShuffleMaskLegal, but they are
5465 // inlined here right now to enable us to directly emit target specific
5466 // nodes, and remove one by one until they don't return Op anymore.
5467 SmallVector<int, 16> M;
5468 SVOp->getMask(M);
5469
Bruno Cardoso Lopesaace0f22010-09-04 02:36:07 +00005470 if (isPALIGNRMask(M, VT, HasSSSE3))
5471 return getTargetShuffleNode(X86ISD::PALIGN, dl, VT, V1, V2,
5472 X86::getShufflePALIGNRImmediate(SVOp),
5473 DAG);
5474
Bruno Cardoso Lopes2eb63df2010-09-04 02:58:56 +00005475 // Only a few shuffle masks are handled for 64-bit vectors (MMX), and
5476 // 64-bit vectors which made to this point can't be handled, they are
5477 // expanded.
Bruno Cardoso Lopes67fc1e72010-09-07 18:24:00 +00005478 if (isMMX)
Bruno Cardoso Lopes828f6ae2010-09-04 02:50:13 +00005479 return SDValue();
5480
Bruno Cardoso Lopesc800c0d2010-09-04 02:02:14 +00005481 if (ShuffleVectorSDNode::isSplatMask(&M[0], VT) &&
5482 SVOp->getSplatIndex() == 0 && V2IsUndef) {
5483 if (VT == MVT::v2f64)
5484 return getTargetShuffleNode(X86ISD::UNPCKLPD, dl, VT, V1, V1, DAG);
5485 if (VT == MVT::v2i64)
5486 return getTargetShuffleNode(X86ISD::PUNPCKLQDQ, dl, VT, V1, V1, DAG);
5487 }
5488
Bruno Cardoso Lopesbbfc3102010-09-04 01:36:45 +00005489 if (isPSHUFHWMask(M, VT))
5490 return getTargetShuffleNode(X86ISD::PSHUFHW, dl, VT, V1,
5491 X86::getShufflePSHUFHWImmediate(SVOp),
5492 DAG);
5493
5494 if (isPSHUFLWMask(M, VT))
5495 return getTargetShuffleNode(X86ISD::PSHUFLW, dl, VT, V1,
5496 X86::getShufflePSHUFLWImmediate(SVOp),
5497 DAG);
5498
Bruno Cardoso Lopes4c827f52010-09-04 01:22:57 +00005499 if (isSHUFPMask(M, VT)) {
5500 unsigned TargetMask = X86::getShuffleSHUFImmediate(SVOp);
5501 if (VT == MVT::v4f32 || VT == MVT::v4i32)
5502 return getTargetShuffleNode(X86ISD::SHUFPS, dl, VT, V1, V2,
5503 TargetMask, DAG);
5504 if (VT == MVT::v2f64 || VT == MVT::v2i64)
5505 return getTargetShuffleNode(X86ISD::SHUFPD, dl, VT, V1, V2,
5506 TargetMask, DAG);
5507 }
5508
Bruno Cardoso Lopesa22c8452010-09-04 00:39:43 +00005509 if (X86::isUNPCKL_v_undef_Mask(SVOp))
5510 if (VT != MVT::v2i64 && VT != MVT::v2f64)
5511 return getTargetShuffleNode(getUNPCKLOpcode(VT), dl, VT, V1, V1, DAG);
5512 if (X86::isUNPCKH_v_undef_Mask(SVOp))
5513 if (VT != MVT::v2i64 && VT != MVT::v2f64)
5514 return getTargetShuffleNode(getUNPCKHOpcode(VT), dl, VT, V1, V1, DAG);
5515
Evan Cheng14b32e12007-12-11 01:46:18 +00005516 // Handle v8i16 specifically since SSE can do byte extraction and insertion.
Owen Anderson825b72b2009-08-11 20:47:22 +00005517 if (VT == MVT::v8i16) {
Bruno Cardoso Lopesbf8154a2010-08-21 01:32:18 +00005518 SDValue NewOp = LowerVECTOR_SHUFFLEv8i16(Op, DAG);
Gabor Greifba36cb52008-08-28 21:40:38 +00005519 if (NewOp.getNode())
Evan Cheng14b32e12007-12-11 01:46:18 +00005520 return NewOp;
5521 }
5522
Owen Anderson825b72b2009-08-11 20:47:22 +00005523 if (VT == MVT::v16i8) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005524 SDValue NewOp = LowerVECTOR_SHUFFLEv16i8(SVOp, DAG, *this);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005525 if (NewOp.getNode())
5526 return NewOp;
5527 }
Eric Christopherfd179292009-08-27 18:07:15 +00005528
Evan Chengace3c172008-07-22 21:13:36 +00005529 // Handle all 4 wide cases with a number of shuffles except for MMX.
5530 if (NumElems == 4 && !isMMX)
Nate Begeman9008ca62009-04-27 18:41:29 +00005531 return LowerVECTOR_SHUFFLE_4wide(SVOp, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005532
Dan Gohman475871a2008-07-27 21:46:04 +00005533 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005534}
5535
Dan Gohman475871a2008-07-27 21:46:04 +00005536SDValue
5537X86TargetLowering::LowerEXTRACT_VECTOR_ELT_SSE4(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00005538 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00005539 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005540 DebugLoc dl = Op.getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +00005541 if (VT.getSizeInBits() == 8) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005542 SDValue Extract = DAG.getNode(X86ISD::PEXTRB, dl, MVT::i32,
Nate Begeman14d12ca2008-02-11 04:19:36 +00005543 Op.getOperand(0), Op.getOperand(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00005544 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, MVT::i32, Extract,
Nate Begeman14d12ca2008-02-11 04:19:36 +00005545 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00005546 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Duncan Sands83ec4b62008-06-06 12:08:01 +00005547 } else if (VT.getSizeInBits() == 16) {
Evan Cheng52ceafa2009-01-02 05:29:08 +00005548 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
5549 // If Idx is 0, it's cheaper to do a move instead of a pextrw.
5550 if (Idx == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00005551 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i16,
5552 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Dale Johannesenace16102009-02-03 19:33:06 +00005553 DAG.getNode(ISD::BIT_CONVERT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005554 MVT::v4i32,
Evan Cheng52ceafa2009-01-02 05:29:08 +00005555 Op.getOperand(0)),
5556 Op.getOperand(1)));
Owen Anderson825b72b2009-08-11 20:47:22 +00005557 SDValue Extract = DAG.getNode(X86ISD::PEXTRW, dl, MVT::i32,
Nate Begeman14d12ca2008-02-11 04:19:36 +00005558 Op.getOperand(0), Op.getOperand(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00005559 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, MVT::i32, Extract,
Nate Begeman14d12ca2008-02-11 04:19:36 +00005560 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00005561 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Owen Anderson825b72b2009-08-11 20:47:22 +00005562 } else if (VT == MVT::f32) {
Evan Cheng62a3f152008-03-24 21:52:23 +00005563 // EXTRACTPS outputs to a GPR32 register which will require a movd to copy
5564 // the result back to FR32 register. It's only worth matching if the
Dan Gohmand17cfbe2008-10-31 00:57:24 +00005565 // result has a single use which is a store or a bitcast to i32. And in
5566 // the case of a store, it's not worth it if the index is a constant 0,
5567 // because a MOVSSmr can be used instead, which is smaller and faster.
Evan Cheng62a3f152008-03-24 21:52:23 +00005568 if (!Op.hasOneUse())
Dan Gohman475871a2008-07-27 21:46:04 +00005569 return SDValue();
Gabor Greifba36cb52008-08-28 21:40:38 +00005570 SDNode *User = *Op.getNode()->use_begin();
Dan Gohmand17cfbe2008-10-31 00:57:24 +00005571 if ((User->getOpcode() != ISD::STORE ||
5572 (isa<ConstantSDNode>(Op.getOperand(1)) &&
5573 cast<ConstantSDNode>(Op.getOperand(1))->isNullValue())) &&
Dan Gohman171c11e2008-04-16 02:32:24 +00005574 (User->getOpcode() != ISD::BIT_CONVERT ||
Owen Anderson825b72b2009-08-11 20:47:22 +00005575 User->getValueType(0) != MVT::i32))
Dan Gohman475871a2008-07-27 21:46:04 +00005576 return SDValue();
Owen Anderson825b72b2009-08-11 20:47:22 +00005577 SDValue Extract = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
5578 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v4i32,
Dale Johannesenace16102009-02-03 19:33:06 +00005579 Op.getOperand(0)),
5580 Op.getOperand(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00005581 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::f32, Extract);
5582 } else if (VT == MVT::i32) {
Mon P Wangf0fcdd82009-01-15 21:10:20 +00005583 // ExtractPS works with constant index.
5584 if (isa<ConstantSDNode>(Op.getOperand(1)))
5585 return Op;
Nate Begeman14d12ca2008-02-11 04:19:36 +00005586 }
Dan Gohman475871a2008-07-27 21:46:04 +00005587 return SDValue();
Nate Begeman14d12ca2008-02-11 04:19:36 +00005588}
5589
5590
Dan Gohman475871a2008-07-27 21:46:04 +00005591SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00005592X86TargetLowering::LowerEXTRACT_VECTOR_ELT(SDValue Op,
5593 SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +00005594 if (!isa<ConstantSDNode>(Op.getOperand(1)))
Dan Gohman475871a2008-07-27 21:46:04 +00005595 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005596
Evan Cheng62a3f152008-03-24 21:52:23 +00005597 if (Subtarget->hasSSE41()) {
Dan Gohman475871a2008-07-27 21:46:04 +00005598 SDValue Res = LowerEXTRACT_VECTOR_ELT_SSE4(Op, DAG);
Gabor Greifba36cb52008-08-28 21:40:38 +00005599 if (Res.getNode())
Evan Cheng62a3f152008-03-24 21:52:23 +00005600 return Res;
5601 }
Nate Begeman14d12ca2008-02-11 04:19:36 +00005602
Owen Andersone50ed302009-08-10 22:56:29 +00005603 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005604 DebugLoc dl = Op.getDebugLoc();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005605 // TODO: handle v16i8.
Duncan Sands83ec4b62008-06-06 12:08:01 +00005606 if (VT.getSizeInBits() == 16) {
Dan Gohman475871a2008-07-27 21:46:04 +00005607 SDValue Vec = Op.getOperand(0);
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005608 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng14b32e12007-12-11 01:46:18 +00005609 if (Idx == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00005610 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i16,
5611 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Scott Michelfdc40a02009-02-17 22:15:04 +00005612 DAG.getNode(ISD::BIT_CONVERT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005613 MVT::v4i32, Vec),
Evan Cheng14b32e12007-12-11 01:46:18 +00005614 Op.getOperand(1)));
Evan Cheng0db9fe62006-04-25 20:13:52 +00005615 // Transform it so it match pextrw which produces a 32-bit result.
Ken Dyck70d0ef12009-12-17 15:31:52 +00005616 EVT EltVT = MVT::i32;
Dan Gohman8a55ce42009-09-23 21:02:20 +00005617 SDValue Extract = DAG.getNode(X86ISD::PEXTRW, dl, EltVT,
Evan Cheng0db9fe62006-04-25 20:13:52 +00005618 Op.getOperand(0), Op.getOperand(1));
Dan Gohman8a55ce42009-09-23 21:02:20 +00005619 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, EltVT, Extract,
Evan Cheng0db9fe62006-04-25 20:13:52 +00005620 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00005621 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Duncan Sands83ec4b62008-06-06 12:08:01 +00005622 } else if (VT.getSizeInBits() == 32) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005623 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005624 if (Idx == 0)
5625 return Op;
Eric Christopherfd179292009-08-27 18:07:15 +00005626
Evan Cheng0db9fe62006-04-25 20:13:52 +00005627 // SHUFPS the element to the lowest double word, then movss.
Nate Begeman9008ca62009-04-27 18:41:29 +00005628 int Mask[4] = { Idx, -1, -1, -1 };
Owen Andersone50ed302009-08-10 22:56:29 +00005629 EVT VVT = Op.getOperand(0).getValueType();
Eric Christopherfd179292009-08-27 18:07:15 +00005630 SDValue Vec = DAG.getVectorShuffle(VVT, dl, Op.getOperand(0),
Nate Begeman9008ca62009-04-27 18:41:29 +00005631 DAG.getUNDEF(VVT), Mask);
Dale Johannesenace16102009-02-03 19:33:06 +00005632 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, VT, Vec,
Chris Lattner0bd48932008-01-17 07:00:52 +00005633 DAG.getIntPtrConstant(0));
Duncan Sands83ec4b62008-06-06 12:08:01 +00005634 } else if (VT.getSizeInBits() == 64) {
Nate Begeman14d12ca2008-02-11 04:19:36 +00005635 // FIXME: .td only matches this for <2 x f64>, not <2 x i64> on 32b
5636 // FIXME: seems like this should be unnecessary if mov{h,l}pd were taught
5637 // to match extract_elt for f64.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005638 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005639 if (Idx == 0)
5640 return Op;
5641
5642 // UNPCKHPD the element to the lowest double word, then movsd.
5643 // Note if the lower 64 bits of the result of the UNPCKHPD is then stored
5644 // to a f64mem, the whole operation is folded into a single MOVHPDmr.
Nate Begeman9008ca62009-04-27 18:41:29 +00005645 int Mask[2] = { 1, -1 };
Owen Andersone50ed302009-08-10 22:56:29 +00005646 EVT VVT = Op.getOperand(0).getValueType();
Eric Christopherfd179292009-08-27 18:07:15 +00005647 SDValue Vec = DAG.getVectorShuffle(VVT, dl, Op.getOperand(0),
Nate Begeman9008ca62009-04-27 18:41:29 +00005648 DAG.getUNDEF(VVT), Mask);
Dale Johannesenace16102009-02-03 19:33:06 +00005649 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, VT, Vec,
Chris Lattner0bd48932008-01-17 07:00:52 +00005650 DAG.getIntPtrConstant(0));
Evan Cheng0db9fe62006-04-25 20:13:52 +00005651 }
5652
Dan Gohman475871a2008-07-27 21:46:04 +00005653 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005654}
5655
Dan Gohman475871a2008-07-27 21:46:04 +00005656SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00005657X86TargetLowering::LowerINSERT_VECTOR_ELT_SSE4(SDValue Op,
5658 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00005659 EVT VT = Op.getValueType();
Dan Gohman8a55ce42009-09-23 21:02:20 +00005660 EVT EltVT = VT.getVectorElementType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005661 DebugLoc dl = Op.getDebugLoc();
Nate Begeman14d12ca2008-02-11 04:19:36 +00005662
Dan Gohman475871a2008-07-27 21:46:04 +00005663 SDValue N0 = Op.getOperand(0);
5664 SDValue N1 = Op.getOperand(1);
5665 SDValue N2 = Op.getOperand(2);
Nate Begeman14d12ca2008-02-11 04:19:36 +00005666
Dan Gohman8a55ce42009-09-23 21:02:20 +00005667 if ((EltVT.getSizeInBits() == 8 || EltVT.getSizeInBits() == 16) &&
Dan Gohmanef521f12008-08-14 22:53:18 +00005668 isa<ConstantSDNode>(N2)) {
Chris Lattner8f2b4cc2010-02-23 02:07:48 +00005669 unsigned Opc;
5670 if (VT == MVT::v8i16)
5671 Opc = X86ISD::PINSRW;
5672 else if (VT == MVT::v4i16)
5673 Opc = X86ISD::MMX_PINSRW;
5674 else if (VT == MVT::v16i8)
5675 Opc = X86ISD::PINSRB;
5676 else
5677 Opc = X86ISD::PINSRB;
5678
Nate Begeman14d12ca2008-02-11 04:19:36 +00005679 // Transform it so it match pinsr{b,w} which expects a GR32 as its second
5680 // argument.
Owen Anderson825b72b2009-08-11 20:47:22 +00005681 if (N1.getValueType() != MVT::i32)
5682 N1 = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, N1);
5683 if (N2.getValueType() != MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005684 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue());
Dale Johannesenace16102009-02-03 19:33:06 +00005685 return DAG.getNode(Opc, dl, VT, N0, N1, N2);
Dan Gohman8a55ce42009-09-23 21:02:20 +00005686 } else if (EltVT == MVT::f32 && isa<ConstantSDNode>(N2)) {
Nate Begeman14d12ca2008-02-11 04:19:36 +00005687 // Bits [7:6] of the constant are the source select. This will always be
5688 // zero here. The DAG Combiner may combine an extract_elt index into these
5689 // bits. For example (insert (extract, 3), 2) could be matched by putting
5690 // the '3' into bits [7:6] of X86ISD::INSERTPS.
Scott Michelfdc40a02009-02-17 22:15:04 +00005691 // Bits [5:4] of the constant are the destination select. This is the
Nate Begeman14d12ca2008-02-11 04:19:36 +00005692 // value of the incoming immediate.
Scott Michelfdc40a02009-02-17 22:15:04 +00005693 // Bits [3:0] of the constant are the zero mask. The DAG Combiner may
Nate Begeman14d12ca2008-02-11 04:19:36 +00005694 // combine either bitwise AND or insert of float 0.0 to set these bits.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005695 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue() << 4);
Eric Christopherfbd66872009-07-24 00:33:09 +00005696 // Create this as a scalar to vector..
Owen Anderson825b72b2009-08-11 20:47:22 +00005697 N1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4f32, N1);
Dale Johannesenace16102009-02-03 19:33:06 +00005698 return DAG.getNode(X86ISD::INSERTPS, dl, VT, N0, N1, N2);
Dan Gohman8a55ce42009-09-23 21:02:20 +00005699 } else if (EltVT == MVT::i32 && isa<ConstantSDNode>(N2)) {
Eric Christopherfbd66872009-07-24 00:33:09 +00005700 // PINSR* works with constant index.
5701 return Op;
Nate Begeman14d12ca2008-02-11 04:19:36 +00005702 }
Dan Gohman475871a2008-07-27 21:46:04 +00005703 return SDValue();
Nate Begeman14d12ca2008-02-11 04:19:36 +00005704}
5705
Dan Gohman475871a2008-07-27 21:46:04 +00005706SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00005707X86TargetLowering::LowerINSERT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00005708 EVT VT = Op.getValueType();
Dan Gohman8a55ce42009-09-23 21:02:20 +00005709 EVT EltVT = VT.getVectorElementType();
Nate Begeman14d12ca2008-02-11 04:19:36 +00005710
5711 if (Subtarget->hasSSE41())
5712 return LowerINSERT_VECTOR_ELT_SSE4(Op, DAG);
5713
Dan Gohman8a55ce42009-09-23 21:02:20 +00005714 if (EltVT == MVT::i8)
Dan Gohman475871a2008-07-27 21:46:04 +00005715 return SDValue();
Evan Cheng794405e2007-12-12 07:55:34 +00005716
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005717 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00005718 SDValue N0 = Op.getOperand(0);
5719 SDValue N1 = Op.getOperand(1);
5720 SDValue N2 = Op.getOperand(2);
Evan Cheng794405e2007-12-12 07:55:34 +00005721
Dan Gohman8a55ce42009-09-23 21:02:20 +00005722 if (EltVT.getSizeInBits() == 16 && isa<ConstantSDNode>(N2)) {
Evan Cheng794405e2007-12-12 07:55:34 +00005723 // Transform it so it match pinsrw which expects a 16-bit value in a GR32
5724 // as its second argument.
Owen Anderson825b72b2009-08-11 20:47:22 +00005725 if (N1.getValueType() != MVT::i32)
5726 N1 = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, N1);
5727 if (N2.getValueType() != MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005728 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue());
Chris Lattner8f2b4cc2010-02-23 02:07:48 +00005729 return DAG.getNode(VT == MVT::v8i16 ? X86ISD::PINSRW : X86ISD::MMX_PINSRW,
5730 dl, VT, N0, N1, N2);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005731 }
Dan Gohman475871a2008-07-27 21:46:04 +00005732 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005733}
5734
Dan Gohman475871a2008-07-27 21:46:04 +00005735SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00005736X86TargetLowering::LowerSCALAR_TO_VECTOR(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005737 DebugLoc dl = Op.getDebugLoc();
Chris Lattnerf172ecd2010-07-04 23:07:25 +00005738
5739 if (Op.getValueType() == MVT::v1i64 &&
5740 Op.getOperand(0).getValueType() == MVT::i64)
Owen Anderson825b72b2009-08-11 20:47:22 +00005741 return DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v1i64, Op.getOperand(0));
Rafael Espindoladef390a2009-08-03 02:45:34 +00005742
Owen Anderson825b72b2009-08-11 20:47:22 +00005743 SDValue AnyExt = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, Op.getOperand(0));
5744 EVT VT = MVT::v2i32;
5745 switch (Op.getValueType().getSimpleVT().SimpleTy) {
Evan Chengefec7512008-02-18 23:04:32 +00005746 default: break;
Owen Anderson825b72b2009-08-11 20:47:22 +00005747 case MVT::v16i8:
5748 case MVT::v8i16:
5749 VT = MVT::v4i32;
Evan Chengefec7512008-02-18 23:04:32 +00005750 break;
5751 }
Dale Johannesenace16102009-02-03 19:33:06 +00005752 return DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(),
5753 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, AnyExt));
Evan Cheng0db9fe62006-04-25 20:13:52 +00005754}
5755
Bill Wendling056292f2008-09-16 21:48:12 +00005756// ConstantPool, JumpTable, GlobalAddress, and ExternalSymbol are lowered as
5757// their target countpart wrapped in the X86ISD::Wrapper node. Suppose N is
5758// one of the above mentioned nodes. It has to be wrapped because otherwise
5759// Select(N) returns N. So the raw TargetGlobalAddress nodes, etc. can only
5760// be used to form addressing mode. These wrapped nodes will be selected
5761// into MOV32ri.
Dan Gohman475871a2008-07-27 21:46:04 +00005762SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00005763X86TargetLowering::LowerConstantPool(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +00005764 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Eric Christopherfd179292009-08-27 18:07:15 +00005765
Chris Lattner41621a22009-06-26 19:22:52 +00005766 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
5767 // global base reg.
5768 unsigned char OpFlag = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00005769 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005770 CodeModel::Model M = getTargetMachine().getCodeModel();
5771
Chris Lattner4f066492009-07-11 20:29:19 +00005772 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005773 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattnere4df7562009-07-09 03:15:51 +00005774 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00005775 else if (Subtarget->isPICStyleGOT())
Chris Lattner88e1fd52009-07-09 04:24:46 +00005776 OpFlag = X86II::MO_GOTOFF;
Chris Lattnere2c92082009-07-10 21:00:45 +00005777 else if (Subtarget->isPICStyleStubPIC())
Chris Lattner88e1fd52009-07-09 04:24:46 +00005778 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Eric Christopherfd179292009-08-27 18:07:15 +00005779
Evan Cheng1606e8e2009-03-13 07:51:59 +00005780 SDValue Result = DAG.getTargetConstantPool(CP->getConstVal(), getPointerTy(),
Chris Lattner41621a22009-06-26 19:22:52 +00005781 CP->getAlignment(),
5782 CP->getOffset(), OpFlag);
5783 DebugLoc DL = CP->getDebugLoc();
Chris Lattner18c59872009-06-27 04:16:01 +00005784 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Anton Korobeynikov7f705592007-01-12 19:20:47 +00005785 // With PIC, the address is actually $g + Offset.
Chris Lattner41621a22009-06-26 19:22:52 +00005786 if (OpFlag) {
5787 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
Dale Johannesenb300d2a2009-02-07 00:55:49 +00005788 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00005789 DebugLoc(), getPointerTy()),
Anton Korobeynikov7f705592007-01-12 19:20:47 +00005790 Result);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005791 }
5792
5793 return Result;
5794}
5795
Dan Gohmand858e902010-04-17 15:26:15 +00005796SDValue X86TargetLowering::LowerJumpTable(SDValue Op, SelectionDAG &DAG) const {
Chris Lattner18c59872009-06-27 04:16:01 +00005797 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
Eric Christopherfd179292009-08-27 18:07:15 +00005798
Chris Lattner18c59872009-06-27 04:16:01 +00005799 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
5800 // global base reg.
5801 unsigned char OpFlag = 0;
5802 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005803 CodeModel::Model M = getTargetMachine().getCodeModel();
5804
Chris Lattner4f066492009-07-11 20:29:19 +00005805 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005806 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattnere4df7562009-07-09 03:15:51 +00005807 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00005808 else if (Subtarget->isPICStyleGOT())
Chris Lattner88e1fd52009-07-09 04:24:46 +00005809 OpFlag = X86II::MO_GOTOFF;
Chris Lattnere2c92082009-07-10 21:00:45 +00005810 else if (Subtarget->isPICStyleStubPIC())
Chris Lattner88e1fd52009-07-09 04:24:46 +00005811 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Eric Christopherfd179292009-08-27 18:07:15 +00005812
Chris Lattner18c59872009-06-27 04:16:01 +00005813 SDValue Result = DAG.getTargetJumpTable(JT->getIndex(), getPointerTy(),
5814 OpFlag);
5815 DebugLoc DL = JT->getDebugLoc();
5816 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Eric Christopherfd179292009-08-27 18:07:15 +00005817
Chris Lattner18c59872009-06-27 04:16:01 +00005818 // With PIC, the address is actually $g + Offset.
5819 if (OpFlag) {
5820 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
5821 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00005822 DebugLoc(), getPointerTy()),
Chris Lattner18c59872009-06-27 04:16:01 +00005823 Result);
5824 }
Eric Christopherfd179292009-08-27 18:07:15 +00005825
Chris Lattner18c59872009-06-27 04:16:01 +00005826 return Result;
5827}
5828
5829SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00005830X86TargetLowering::LowerExternalSymbol(SDValue Op, SelectionDAG &DAG) const {
Chris Lattner18c59872009-06-27 04:16:01 +00005831 const char *Sym = cast<ExternalSymbolSDNode>(Op)->getSymbol();
Eric Christopherfd179292009-08-27 18:07:15 +00005832
Chris Lattner18c59872009-06-27 04:16:01 +00005833 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
5834 // global base reg.
5835 unsigned char OpFlag = 0;
5836 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005837 CodeModel::Model M = getTargetMachine().getCodeModel();
5838
Chris Lattner4f066492009-07-11 20:29:19 +00005839 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005840 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattnere4df7562009-07-09 03:15:51 +00005841 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00005842 else if (Subtarget->isPICStyleGOT())
Chris Lattner88e1fd52009-07-09 04:24:46 +00005843 OpFlag = X86II::MO_GOTOFF;
Chris Lattnere2c92082009-07-10 21:00:45 +00005844 else if (Subtarget->isPICStyleStubPIC())
Chris Lattner88e1fd52009-07-09 04:24:46 +00005845 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Eric Christopherfd179292009-08-27 18:07:15 +00005846
Chris Lattner18c59872009-06-27 04:16:01 +00005847 SDValue Result = DAG.getTargetExternalSymbol(Sym, getPointerTy(), OpFlag);
Eric Christopherfd179292009-08-27 18:07:15 +00005848
Chris Lattner18c59872009-06-27 04:16:01 +00005849 DebugLoc DL = Op.getDebugLoc();
5850 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Eric Christopherfd179292009-08-27 18:07:15 +00005851
5852
Chris Lattner18c59872009-06-27 04:16:01 +00005853 // With PIC, the address is actually $g + Offset.
5854 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
Chris Lattnere4df7562009-07-09 03:15:51 +00005855 !Subtarget->is64Bit()) {
Chris Lattner18c59872009-06-27 04:16:01 +00005856 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
5857 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00005858 DebugLoc(), getPointerTy()),
Chris Lattner18c59872009-06-27 04:16:01 +00005859 Result);
5860 }
Eric Christopherfd179292009-08-27 18:07:15 +00005861
Chris Lattner18c59872009-06-27 04:16:01 +00005862 return Result;
5863}
5864
Dan Gohman475871a2008-07-27 21:46:04 +00005865SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00005866X86TargetLowering::LowerBlockAddress(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman29cbade2009-11-20 23:18:13 +00005867 // Create the TargetBlockAddressAddress node.
5868 unsigned char OpFlags =
5869 Subtarget->ClassifyBlockAddressReference();
Dan Gohmanf705adb2009-10-30 01:28:02 +00005870 CodeModel::Model M = getTargetMachine().getCodeModel();
Dan Gohman46510a72010-04-15 01:51:59 +00005871 const BlockAddress *BA = cast<BlockAddressSDNode>(Op)->getBlockAddress();
Dan Gohman29cbade2009-11-20 23:18:13 +00005872 DebugLoc dl = Op.getDebugLoc();
5873 SDValue Result = DAG.getBlockAddress(BA, getPointerTy(),
5874 /*isTarget=*/true, OpFlags);
5875
Dan Gohmanf705adb2009-10-30 01:28:02 +00005876 if (Subtarget->isPICStyleRIPRel() &&
5877 (M == CodeModel::Small || M == CodeModel::Kernel))
Dan Gohman29cbade2009-11-20 23:18:13 +00005878 Result = DAG.getNode(X86ISD::WrapperRIP, dl, getPointerTy(), Result);
5879 else
5880 Result = DAG.getNode(X86ISD::Wrapper, dl, getPointerTy(), Result);
Dan Gohmanf705adb2009-10-30 01:28:02 +00005881
Dan Gohman29cbade2009-11-20 23:18:13 +00005882 // With PIC, the address is actually $g + Offset.
5883 if (isGlobalRelativeToPICBase(OpFlags)) {
5884 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(),
5885 DAG.getNode(X86ISD::GlobalBaseReg, dl, getPointerTy()),
5886 Result);
5887 }
Dan Gohmanf705adb2009-10-30 01:28:02 +00005888
5889 return Result;
5890}
5891
5892SDValue
Dale Johannesen33c960f2009-02-04 20:06:27 +00005893X86TargetLowering::LowerGlobalAddress(const GlobalValue *GV, DebugLoc dl,
Dan Gohman6520e202008-10-18 02:06:02 +00005894 int64_t Offset,
Evan Chengda43bcf2008-09-24 00:05:32 +00005895 SelectionDAG &DAG) const {
Dan Gohman6520e202008-10-18 02:06:02 +00005896 // Create the TargetGlobalAddress node, folding in the constant
5897 // offset if it is legal.
Chris Lattnerd392bd92009-07-10 07:20:05 +00005898 unsigned char OpFlags =
5899 Subtarget->ClassifyGlobalReference(GV, getTargetMachine());
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005900 CodeModel::Model M = getTargetMachine().getCodeModel();
Dan Gohman6520e202008-10-18 02:06:02 +00005901 SDValue Result;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005902 if (OpFlags == X86II::MO_NO_FLAG &&
5903 X86::isOffsetSuitableForCodeModel(Offset, M)) {
Chris Lattner4aa21aa2009-07-09 00:58:53 +00005904 // A direct static reference to a global.
Devang Patel0d881da2010-07-06 22:08:15 +00005905 Result = DAG.getTargetGlobalAddress(GV, dl, getPointerTy(), Offset);
Dan Gohman6520e202008-10-18 02:06:02 +00005906 Offset = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00005907 } else {
Devang Patel0d881da2010-07-06 22:08:15 +00005908 Result = DAG.getTargetGlobalAddress(GV, dl, getPointerTy(), 0, OpFlags);
Chris Lattner18c59872009-06-27 04:16:01 +00005909 }
Eric Christopherfd179292009-08-27 18:07:15 +00005910
Chris Lattner4f066492009-07-11 20:29:19 +00005911 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005912 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattner18c59872009-06-27 04:16:01 +00005913 Result = DAG.getNode(X86ISD::WrapperRIP, dl, getPointerTy(), Result);
5914 else
5915 Result = DAG.getNode(X86ISD::Wrapper, dl, getPointerTy(), Result);
Dan Gohman6520e202008-10-18 02:06:02 +00005916
Anton Korobeynikov7f705592007-01-12 19:20:47 +00005917 // With PIC, the address is actually $g + Offset.
Chris Lattner36c25012009-07-10 07:34:39 +00005918 if (isGlobalRelativeToPICBase(OpFlags)) {
Dale Johannesen33c960f2009-02-04 20:06:27 +00005919 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(),
5920 DAG.getNode(X86ISD::GlobalBaseReg, dl, getPointerTy()),
Anton Korobeynikov7f705592007-01-12 19:20:47 +00005921 Result);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005922 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005923
Chris Lattner36c25012009-07-10 07:34:39 +00005924 // For globals that require a load from a stub to get the address, emit the
5925 // load.
5926 if (isGlobalStubReference(OpFlags))
Dale Johannesen33c960f2009-02-04 20:06:27 +00005927 Result = DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(), Result,
David Greene67c9d422010-02-15 16:53:33 +00005928 PseudoSourceValue::getGOT(), 0, false, false, 0);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005929
Dan Gohman6520e202008-10-18 02:06:02 +00005930 // If there was a non-zero offset that we didn't fold, create an explicit
5931 // addition for it.
5932 if (Offset != 0)
Dale Johannesen33c960f2009-02-04 20:06:27 +00005933 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(), Result,
Dan Gohman6520e202008-10-18 02:06:02 +00005934 DAG.getConstant(Offset, getPointerTy()));
5935
Evan Cheng0db9fe62006-04-25 20:13:52 +00005936 return Result;
5937}
5938
Evan Chengda43bcf2008-09-24 00:05:32 +00005939SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00005940X86TargetLowering::LowerGlobalAddress(SDValue Op, SelectionDAG &DAG) const {
Evan Chengda43bcf2008-09-24 00:05:32 +00005941 const GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
Dan Gohman6520e202008-10-18 02:06:02 +00005942 int64_t Offset = cast<GlobalAddressSDNode>(Op)->getOffset();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005943 return LowerGlobalAddress(GV, Op.getDebugLoc(), Offset, DAG);
Evan Chengda43bcf2008-09-24 00:05:32 +00005944}
5945
Rafael Espindola2ee3db32009-04-17 14:35:58 +00005946static SDValue
5947GetTLSADDR(SelectionDAG &DAG, SDValue Chain, GlobalAddressSDNode *GA,
Owen Andersone50ed302009-08-10 22:56:29 +00005948 SDValue *InFlag, const EVT PtrVT, unsigned ReturnReg,
Chris Lattnerb903bed2009-06-26 21:20:29 +00005949 unsigned char OperandFlags) {
Anton Korobeynikov817a4642009-12-11 19:39:55 +00005950 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
Owen Anderson825b72b2009-08-11 20:47:22 +00005951 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00005952 DebugLoc dl = GA->getDebugLoc();
Devang Patel0d881da2010-07-06 22:08:15 +00005953 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(), dl,
Rafael Espindola2ee3db32009-04-17 14:35:58 +00005954 GA->getValueType(0),
Chris Lattnerb903bed2009-06-26 21:20:29 +00005955 GA->getOffset(),
5956 OperandFlags);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00005957 if (InFlag) {
5958 SDValue Ops[] = { Chain, TGA, *InFlag };
Rafael Espindola15f1b662009-04-24 12:59:40 +00005959 Chain = DAG.getNode(X86ISD::TLSADDR, dl, NodeTys, Ops, 3);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00005960 } else {
5961 SDValue Ops[] = { Chain, TGA };
Rafael Espindola15f1b662009-04-24 12:59:40 +00005962 Chain = DAG.getNode(X86ISD::TLSADDR, dl, NodeTys, Ops, 2);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00005963 }
Anton Korobeynikov817a4642009-12-11 19:39:55 +00005964
5965 // TLSADDR will be codegen'ed as call. Inform MFI that function has calls.
Bill Wendlingb92187a2010-05-14 21:14:32 +00005966 MFI->setAdjustsStack(true);
Anton Korobeynikov817a4642009-12-11 19:39:55 +00005967
Rafael Espindola15f1b662009-04-24 12:59:40 +00005968 SDValue Flag = Chain.getValue(1);
5969 return DAG.getCopyFromReg(Chain, dl, ReturnReg, PtrVT, Flag);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00005970}
5971
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00005972// Lower ISD::GlobalTLSAddress using the "general dynamic" model, 32 bit
Dan Gohman475871a2008-07-27 21:46:04 +00005973static SDValue
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00005974LowerToTLSGeneralDynamicModel32(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00005975 const EVT PtrVT) {
Dan Gohman475871a2008-07-27 21:46:04 +00005976 SDValue InFlag;
Dale Johannesendd64c412009-02-04 00:33:20 +00005977 DebugLoc dl = GA->getDebugLoc(); // ? function entry point might be better
5978 SDValue Chain = DAG.getCopyToReg(DAG.getEntryNode(), dl, X86::EBX,
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005979 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00005980 DebugLoc(), PtrVT), InFlag);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005981 InFlag = Chain.getValue(1);
5982
Chris Lattnerb903bed2009-06-26 21:20:29 +00005983 return GetTLSADDR(DAG, Chain, GA, &InFlag, PtrVT, X86::EAX, X86II::MO_TLSGD);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005984}
5985
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00005986// Lower ISD::GlobalTLSAddress using the "general dynamic" model, 64 bit
Dan Gohman475871a2008-07-27 21:46:04 +00005987static SDValue
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00005988LowerToTLSGeneralDynamicModel64(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00005989 const EVT PtrVT) {
Chris Lattnerb903bed2009-06-26 21:20:29 +00005990 return GetTLSADDR(DAG, DAG.getEntryNode(), GA, NULL, PtrVT,
5991 X86::RAX, X86II::MO_TLSGD);
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00005992}
5993
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005994// Lower ISD::GlobalTLSAddress using the "initial exec" (for no-pic) or
5995// "local exec" model.
Dan Gohman475871a2008-07-27 21:46:04 +00005996static SDValue LowerToTLSExecModel(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00005997 const EVT PtrVT, TLSModel::Model model,
Rafael Espindola7ff5bff2009-04-13 13:02:49 +00005998 bool is64Bit) {
Dale Johannesen33c960f2009-02-04 20:06:27 +00005999 DebugLoc dl = GA->getDebugLoc();
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00006000 // Get the Thread Pointer
Rafael Espindola094fad32009-04-08 21:14:34 +00006001 SDValue Base = DAG.getNode(X86ISD::SegmentBaseAddress,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00006002 DebugLoc(), PtrVT,
Rafael Espindola7ff5bff2009-04-13 13:02:49 +00006003 DAG.getRegister(is64Bit? X86::FS : X86::GS,
Owen Anderson825b72b2009-08-11 20:47:22 +00006004 MVT::i32));
Rafael Espindola094fad32009-04-08 21:14:34 +00006005
6006 SDValue ThreadPointer = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), Base,
David Greene67c9d422010-02-15 16:53:33 +00006007 NULL, 0, false, false, 0);
Rafael Espindola094fad32009-04-08 21:14:34 +00006008
Chris Lattnerb903bed2009-06-26 21:20:29 +00006009 unsigned char OperandFlags = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00006010 // Most TLS accesses are not RIP relative, even on x86-64. One exception is
6011 // initialexec.
6012 unsigned WrapperKind = X86ISD::Wrapper;
6013 if (model == TLSModel::LocalExec) {
Chris Lattnerb903bed2009-06-26 21:20:29 +00006014 OperandFlags = is64Bit ? X86II::MO_TPOFF : X86II::MO_NTPOFF;
Chris Lattner18c59872009-06-27 04:16:01 +00006015 } else if (is64Bit) {
6016 assert(model == TLSModel::InitialExec);
6017 OperandFlags = X86II::MO_GOTTPOFF;
6018 WrapperKind = X86ISD::WrapperRIP;
6019 } else {
6020 assert(model == TLSModel::InitialExec);
6021 OperandFlags = X86II::MO_INDNTPOFF;
Chris Lattnerb903bed2009-06-26 21:20:29 +00006022 }
Eric Christopherfd179292009-08-27 18:07:15 +00006023
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00006024 // emit "addl x@ntpoff,%eax" (local exec) or "addl x@indntpoff,%eax" (initial
6025 // exec)
Devang Patel0d881da2010-07-06 22:08:15 +00006026 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(), dl,
6027 GA->getValueType(0),
Chris Lattnerb903bed2009-06-26 21:20:29 +00006028 GA->getOffset(), OperandFlags);
Chris Lattner18c59872009-06-27 04:16:01 +00006029 SDValue Offset = DAG.getNode(WrapperKind, dl, PtrVT, TGA);
Lauro Ramos Venancio7d2cc2b2007-04-22 22:50:52 +00006030
Rafael Espindola9a580232009-02-27 13:37:18 +00006031 if (model == TLSModel::InitialExec)
Dale Johannesen33c960f2009-02-04 20:06:27 +00006032 Offset = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), Offset,
David Greene67c9d422010-02-15 16:53:33 +00006033 PseudoSourceValue::getGOT(), 0, false, false, 0);
Lauro Ramos Venancio7d2cc2b2007-04-22 22:50:52 +00006034
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00006035 // The address of the thread local variable is the add of the thread
6036 // pointer with the offset of the variable.
Dale Johannesen33c960f2009-02-04 20:06:27 +00006037 return DAG.getNode(ISD::ADD, dl, PtrVT, ThreadPointer, Offset);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00006038}
6039
Dan Gohman475871a2008-07-27 21:46:04 +00006040SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00006041X86TargetLowering::LowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG) const {
Eric Christopher30ef0e52010-06-03 04:07:48 +00006042
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00006043 GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op);
Chris Lattnerb903bed2009-06-26 21:20:29 +00006044 const GlobalValue *GV = GA->getGlobal();
Eric Christopherfd179292009-08-27 18:07:15 +00006045
Eric Christopher30ef0e52010-06-03 04:07:48 +00006046 if (Subtarget->isTargetELF()) {
6047 // TODO: implement the "local dynamic" model
6048 // TODO: implement the "initial exec"model for pic executables
6049
6050 // If GV is an alias then use the aliasee for determining
6051 // thread-localness.
6052 if (const GlobalAlias *GA = dyn_cast<GlobalAlias>(GV))
6053 GV = GA->resolveAliasedGlobal(false);
6054
6055 TLSModel::Model model
6056 = getTLSModel(GV, getTargetMachine().getRelocationModel());
6057
6058 switch (model) {
6059 case TLSModel::GeneralDynamic:
6060 case TLSModel::LocalDynamic: // not implemented
6061 if (Subtarget->is64Bit())
6062 return LowerToTLSGeneralDynamicModel64(GA, DAG, getPointerTy());
6063 return LowerToTLSGeneralDynamicModel32(GA, DAG, getPointerTy());
6064
6065 case TLSModel::InitialExec:
6066 case TLSModel::LocalExec:
6067 return LowerToTLSExecModel(GA, DAG, getPointerTy(), model,
6068 Subtarget->is64Bit());
6069 }
6070 } else if (Subtarget->isTargetDarwin()) {
6071 // Darwin only has one model of TLS. Lower to that.
6072 unsigned char OpFlag = 0;
6073 unsigned WrapperKind = Subtarget->isPICStyleRIPRel() ?
6074 X86ISD::WrapperRIP : X86ISD::Wrapper;
6075
6076 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
6077 // global base reg.
6078 bool PIC32 = (getTargetMachine().getRelocationModel() == Reloc::PIC_) &&
6079 !Subtarget->is64Bit();
6080 if (PIC32)
6081 OpFlag = X86II::MO_TLVP_PIC_BASE;
6082 else
6083 OpFlag = X86II::MO_TLVP;
Devang Patel0d881da2010-07-06 22:08:15 +00006084 DebugLoc DL = Op.getDebugLoc();
6085 SDValue Result = DAG.getTargetGlobalAddress(GA->getGlobal(), DL,
Eric Christopher30ef0e52010-06-03 04:07:48 +00006086 getPointerTy(),
6087 GA->getOffset(), OpFlag);
Eric Christopher30ef0e52010-06-03 04:07:48 +00006088 SDValue Offset = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
6089
6090 // With PIC32, the address is actually $g + Offset.
6091 if (PIC32)
6092 Offset = DAG.getNode(ISD::ADD, DL, getPointerTy(),
6093 DAG.getNode(X86ISD::GlobalBaseReg,
6094 DebugLoc(), getPointerTy()),
6095 Offset);
6096
6097 // Lowering the machine isd will make sure everything is in the right
6098 // location.
6099 SDValue Args[] = { Offset };
6100 SDValue Chain = DAG.getNode(X86ISD::TLSCALL, DL, MVT::Other, Args, 1);
6101
6102 // TLSCALL will be codegen'ed as call. Inform MFI that function has calls.
6103 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
6104 MFI->setAdjustsStack(true);
Eric Christopherfd179292009-08-27 18:07:15 +00006105
Eric Christopher30ef0e52010-06-03 04:07:48 +00006106 // And our return value (tls address) is in the standard call return value
6107 // location.
6108 unsigned Reg = Subtarget->is64Bit() ? X86::RAX : X86::EAX;
6109 return DAG.getCopyFromReg(Chain, DL, Reg, getPointerTy());
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00006110 }
Eric Christopher30ef0e52010-06-03 04:07:48 +00006111
6112 assert(false &&
6113 "TLS not implemented for this target.");
Eric Christopherfd179292009-08-27 18:07:15 +00006114
Torok Edwinc23197a2009-07-14 16:55:14 +00006115 llvm_unreachable("Unreachable");
Chris Lattner5867de12009-04-01 22:14:45 +00006116 return SDValue();
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00006117}
6118
Evan Cheng0db9fe62006-04-25 20:13:52 +00006119
Chris Lattner2ff75ee2007-10-17 06:02:13 +00006120/// LowerShift - Lower SRA_PARTS and friends, which return two i32 values and
Scott Michelfdc40a02009-02-17 22:15:04 +00006121/// take a 2 x i32 value to shift plus a shift amount.
Dan Gohmand858e902010-04-17 15:26:15 +00006122SDValue X86TargetLowering::LowerShift(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman4c1fa612008-03-03 22:22:09 +00006123 assert(Op.getNumOperands() == 3 && "Not a double-shift!");
Owen Andersone50ed302009-08-10 22:56:29 +00006124 EVT VT = Op.getValueType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00006125 unsigned VTBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006126 DebugLoc dl = Op.getDebugLoc();
Chris Lattner2ff75ee2007-10-17 06:02:13 +00006127 bool isSRA = Op.getOpcode() == ISD::SRA_PARTS;
Dan Gohman475871a2008-07-27 21:46:04 +00006128 SDValue ShOpLo = Op.getOperand(0);
6129 SDValue ShOpHi = Op.getOperand(1);
6130 SDValue ShAmt = Op.getOperand(2);
Chris Lattner31dcfe62009-07-29 05:48:09 +00006131 SDValue Tmp1 = isSRA ? DAG.getNode(ISD::SRA, dl, VT, ShOpHi,
Owen Anderson825b72b2009-08-11 20:47:22 +00006132 DAG.getConstant(VTBits - 1, MVT::i8))
Chris Lattner31dcfe62009-07-29 05:48:09 +00006133 : DAG.getConstant(0, VT);
Evan Chenge3413162006-01-09 18:33:28 +00006134
Dan Gohman475871a2008-07-27 21:46:04 +00006135 SDValue Tmp2, Tmp3;
Chris Lattner2ff75ee2007-10-17 06:02:13 +00006136 if (Op.getOpcode() == ISD::SHL_PARTS) {
Dale Johannesenace16102009-02-03 19:33:06 +00006137 Tmp2 = DAG.getNode(X86ISD::SHLD, dl, VT, ShOpHi, ShOpLo, ShAmt);
6138 Tmp3 = DAG.getNode(ISD::SHL, dl, VT, ShOpLo, ShAmt);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00006139 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00006140 Tmp2 = DAG.getNode(X86ISD::SHRD, dl, VT, ShOpLo, ShOpHi, ShAmt);
6141 Tmp3 = DAG.getNode(isSRA ? ISD::SRA : ISD::SRL, dl, VT, ShOpHi, ShAmt);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00006142 }
Evan Chenge3413162006-01-09 18:33:28 +00006143
Owen Anderson825b72b2009-08-11 20:47:22 +00006144 SDValue AndNode = DAG.getNode(ISD::AND, dl, MVT::i8, ShAmt,
6145 DAG.getConstant(VTBits, MVT::i8));
Chris Lattnerccfea352010-02-22 00:28:59 +00006146 SDValue Cond = DAG.getNode(X86ISD::CMP, dl, MVT::i32,
Owen Anderson825b72b2009-08-11 20:47:22 +00006147 AndNode, DAG.getConstant(0, MVT::i8));
Evan Chenge3413162006-01-09 18:33:28 +00006148
Dan Gohman475871a2008-07-27 21:46:04 +00006149 SDValue Hi, Lo;
Owen Anderson825b72b2009-08-11 20:47:22 +00006150 SDValue CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Dan Gohman475871a2008-07-27 21:46:04 +00006151 SDValue Ops0[4] = { Tmp2, Tmp3, CC, Cond };
6152 SDValue Ops1[4] = { Tmp3, Tmp1, CC, Cond };
Duncan Sandsf9516202008-06-30 10:19:09 +00006153
Chris Lattner2ff75ee2007-10-17 06:02:13 +00006154 if (Op.getOpcode() == ISD::SHL_PARTS) {
Dale Johannesenace16102009-02-03 19:33:06 +00006155 Hi = DAG.getNode(X86ISD::CMOV, dl, VT, Ops0, 4);
6156 Lo = DAG.getNode(X86ISD::CMOV, dl, VT, Ops1, 4);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00006157 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00006158 Lo = DAG.getNode(X86ISD::CMOV, dl, VT, Ops0, 4);
6159 Hi = DAG.getNode(X86ISD::CMOV, dl, VT, Ops1, 4);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00006160 }
6161
Dan Gohman475871a2008-07-27 21:46:04 +00006162 SDValue Ops[2] = { Lo, Hi };
Dale Johannesenace16102009-02-03 19:33:06 +00006163 return DAG.getMergeValues(Ops, 2, dl);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006164}
Evan Chenga3195e82006-01-12 22:54:21 +00006165
Dan Gohmand858e902010-04-17 15:26:15 +00006166SDValue X86TargetLowering::LowerSINT_TO_FP(SDValue Op,
6167 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00006168 EVT SrcVT = Op.getOperand(0).getValueType();
Eli Friedman23ef1052009-06-06 03:57:58 +00006169
6170 if (SrcVT.isVector()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00006171 if (SrcVT == MVT::v2i32 && Op.getValueType() == MVT::v2f64) {
Eli Friedman23ef1052009-06-06 03:57:58 +00006172 return Op;
6173 }
6174 return SDValue();
6175 }
6176
Owen Anderson825b72b2009-08-11 20:47:22 +00006177 assert(SrcVT.getSimpleVT() <= MVT::i64 && SrcVT.getSimpleVT() >= MVT::i16 &&
Chris Lattnerb09916b2008-02-27 05:57:41 +00006178 "Unknown SINT_TO_FP to lower!");
Scott Michelfdc40a02009-02-17 22:15:04 +00006179
Eli Friedman36df4992009-05-27 00:47:34 +00006180 // These are really Legal; return the operand so the caller accepts it as
6181 // Legal.
Owen Anderson825b72b2009-08-11 20:47:22 +00006182 if (SrcVT == MVT::i32 && isScalarFPTypeInSSEReg(Op.getValueType()))
Eli Friedman36df4992009-05-27 00:47:34 +00006183 return Op;
Owen Anderson825b72b2009-08-11 20:47:22 +00006184 if (SrcVT == MVT::i64 && isScalarFPTypeInSSEReg(Op.getValueType()) &&
Eli Friedman36df4992009-05-27 00:47:34 +00006185 Subtarget->is64Bit()) {
6186 return Op;
6187 }
Scott Michelfdc40a02009-02-17 22:15:04 +00006188
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006189 DebugLoc dl = Op.getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +00006190 unsigned Size = SrcVT.getSizeInBits()/8;
Evan Cheng0db9fe62006-04-25 20:13:52 +00006191 MachineFunction &MF = DAG.getMachineFunction();
David Greene3f2bf852009-11-12 20:49:22 +00006192 int SSFI = MF.getFrameInfo()->CreateStackObject(Size, Size, false);
Dan Gohman475871a2008-07-27 21:46:04 +00006193 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Dale Johannesenace16102009-02-03 19:33:06 +00006194 SDValue Chain = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
Bill Wendling105be5a2009-03-13 08:41:47 +00006195 StackSlot,
David Greene67c9d422010-02-15 16:53:33 +00006196 PseudoSourceValue::getFixedStack(SSFI), 0,
6197 false, false, 0);
Eli Friedman948e95a2009-05-23 09:59:16 +00006198 return BuildFILD(Op, SrcVT, Chain, StackSlot, DAG);
6199}
Evan Cheng0db9fe62006-04-25 20:13:52 +00006200
Owen Andersone50ed302009-08-10 22:56:29 +00006201SDValue X86TargetLowering::BuildFILD(SDValue Op, EVT SrcVT, SDValue Chain,
Dale Johannesen8d908eb2010-05-15 18:51:12 +00006202 SDValue StackSlot,
Dan Gohmand858e902010-04-17 15:26:15 +00006203 SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +00006204 // Build the FILD
Eli Friedman948e95a2009-05-23 09:59:16 +00006205 DebugLoc dl = Op.getDebugLoc();
Chris Lattner5a88b832007-02-25 07:10:00 +00006206 SDVTList Tys;
Chris Lattner78631162008-01-16 06:24:21 +00006207 bool useSSE = isScalarFPTypeInSSEReg(Op.getValueType());
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00006208 if (useSSE)
Owen Anderson825b72b2009-08-11 20:47:22 +00006209 Tys = DAG.getVTList(MVT::f64, MVT::Other, MVT::Flag);
Chris Lattner5a88b832007-02-25 07:10:00 +00006210 else
Owen Anderson825b72b2009-08-11 20:47:22 +00006211 Tys = DAG.getVTList(Op.getValueType(), MVT::Other);
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00006212 SDValue Ops[] = { Chain, StackSlot, DAG.getValueType(SrcVT) };
Dale Johannesenace16102009-02-03 19:33:06 +00006213 SDValue Result = DAG.getNode(useSSE ? X86ISD::FILD_FLAG : X86ISD::FILD, dl,
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00006214 Tys, Ops, array_lengthof(Ops));
Evan Cheng0db9fe62006-04-25 20:13:52 +00006215
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00006216 if (useSSE) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00006217 Chain = Result.getValue(1);
Dan Gohman475871a2008-07-27 21:46:04 +00006218 SDValue InFlag = Result.getValue(2);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006219
6220 // FIXME: Currently the FST is flagged to the FILD_FLAG. This
6221 // shouldn't be necessary except that RFP cannot be live across
6222 // multiple blocks. When stackifier is fixed, they can be uncoupled.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00006223 MachineFunction &MF = DAG.getMachineFunction();
David Greene3f2bf852009-11-12 20:49:22 +00006224 int SSFI = MF.getFrameInfo()->CreateStackObject(8, 8, false);
Dan Gohman475871a2008-07-27 21:46:04 +00006225 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Owen Anderson825b72b2009-08-11 20:47:22 +00006226 Tys = DAG.getVTList(MVT::Other);
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00006227 SDValue Ops[] = {
6228 Chain, Result, StackSlot, DAG.getValueType(Op.getValueType()), InFlag
6229 };
6230 Chain = DAG.getNode(X86ISD::FST, dl, Tys, Ops, array_lengthof(Ops));
Dale Johannesenace16102009-02-03 19:33:06 +00006231 Result = DAG.getLoad(Op.getValueType(), dl, Chain, StackSlot,
David Greene67c9d422010-02-15 16:53:33 +00006232 PseudoSourceValue::getFixedStack(SSFI), 0,
6233 false, false, 0);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00006234 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00006235
Evan Cheng0db9fe62006-04-25 20:13:52 +00006236 return Result;
6237}
6238
Bill Wendling8b8a6362009-01-17 03:56:04 +00006239// LowerUINT_TO_FP_i64 - 64-bit unsigned integer to double expansion.
Dan Gohmand858e902010-04-17 15:26:15 +00006240SDValue X86TargetLowering::LowerUINT_TO_FP_i64(SDValue Op,
6241 SelectionDAG &DAG) const {
Bill Wendling8b8a6362009-01-17 03:56:04 +00006242 // This algorithm is not obvious. Here it is in C code, more or less:
6243 /*
6244 double uint64_to_double( uint32_t hi, uint32_t lo ) {
6245 static const __m128i exp = { 0x4330000045300000ULL, 0 };
6246 static const __m128d bias = { 0x1.0p84, 0x1.0p52 };
Dale Johannesen040225f2008-10-21 23:07:49 +00006247
Bill Wendling8b8a6362009-01-17 03:56:04 +00006248 // Copy ints to xmm registers.
6249 __m128i xh = _mm_cvtsi32_si128( hi );
6250 __m128i xl = _mm_cvtsi32_si128( lo );
Dale Johannesen040225f2008-10-21 23:07:49 +00006251
Bill Wendling8b8a6362009-01-17 03:56:04 +00006252 // Combine into low half of a single xmm register.
6253 __m128i x = _mm_unpacklo_epi32( xh, xl );
6254 __m128d d;
6255 double sd;
Dale Johannesen040225f2008-10-21 23:07:49 +00006256
Bill Wendling8b8a6362009-01-17 03:56:04 +00006257 // Merge in appropriate exponents to give the integer bits the right
6258 // magnitude.
6259 x = _mm_unpacklo_epi32( x, exp );
Dale Johannesen040225f2008-10-21 23:07:49 +00006260
Bill Wendling8b8a6362009-01-17 03:56:04 +00006261 // Subtract away the biases to deal with the IEEE-754 double precision
6262 // implicit 1.
6263 d = _mm_sub_pd( (__m128d) x, bias );
Dale Johannesen040225f2008-10-21 23:07:49 +00006264
Bill Wendling8b8a6362009-01-17 03:56:04 +00006265 // All conversions up to here are exact. The correctly rounded result is
6266 // calculated using the current rounding mode using the following
6267 // horizontal add.
6268 d = _mm_add_sd( d, _mm_unpackhi_pd( d, d ) );
6269 _mm_store_sd( &sd, d ); // Because we are returning doubles in XMM, this
6270 // store doesn't really need to be here (except
6271 // maybe to zero the other double)
6272 return sd;
6273 }
6274 */
Dale Johannesen040225f2008-10-21 23:07:49 +00006275
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006276 DebugLoc dl = Op.getDebugLoc();
Owen Andersona90b3dc2009-07-15 21:51:10 +00006277 LLVMContext *Context = DAG.getContext();
Dale Johannesenace16102009-02-03 19:33:06 +00006278
Dale Johannesen1c15bf52008-10-21 20:50:01 +00006279 // Build some magic constants.
Bill Wendling8b8a6362009-01-17 03:56:04 +00006280 std::vector<Constant*> CV0;
Owen Andersoneed707b2009-07-24 23:12:02 +00006281 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0x45300000)));
6282 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0x43300000)));
6283 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0)));
6284 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0)));
Owen Andersonaf7ec972009-07-28 21:19:26 +00006285 Constant *C0 = ConstantVector::get(CV0);
Evan Cheng1606e8e2009-03-13 07:51:59 +00006286 SDValue CPIdx0 = DAG.getConstantPool(C0, getPointerTy(), 16);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00006287
Bill Wendling8b8a6362009-01-17 03:56:04 +00006288 std::vector<Constant*> CV1;
Owen Andersona90b3dc2009-07-15 21:51:10 +00006289 CV1.push_back(
Owen Anderson6f83c9c2009-07-27 20:59:43 +00006290 ConstantFP::get(*Context, APFloat(APInt(64, 0x4530000000000000ULL))));
Owen Andersona90b3dc2009-07-15 21:51:10 +00006291 CV1.push_back(
Owen Anderson6f83c9c2009-07-27 20:59:43 +00006292 ConstantFP::get(*Context, APFloat(APInt(64, 0x4330000000000000ULL))));
Owen Andersonaf7ec972009-07-28 21:19:26 +00006293 Constant *C1 = ConstantVector::get(CV1);
Evan Cheng1606e8e2009-03-13 07:51:59 +00006294 SDValue CPIdx1 = DAG.getConstantPool(C1, getPointerTy(), 16);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00006295
Owen Anderson825b72b2009-08-11 20:47:22 +00006296 SDValue XR1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
6297 DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands6b6aeb32008-10-22 11:24:12 +00006298 Op.getOperand(0),
6299 DAG.getIntPtrConstant(1)));
Owen Anderson825b72b2009-08-11 20:47:22 +00006300 SDValue XR2 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
6301 DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands6b6aeb32008-10-22 11:24:12 +00006302 Op.getOperand(0),
6303 DAG.getIntPtrConstant(0)));
Owen Anderson825b72b2009-08-11 20:47:22 +00006304 SDValue Unpck1 = getUnpackl(DAG, dl, MVT::v4i32, XR1, XR2);
6305 SDValue CLod0 = DAG.getLoad(MVT::v4i32, dl, DAG.getEntryNode(), CPIdx0,
Bill Wendling8b8a6362009-01-17 03:56:04 +00006306 PseudoSourceValue::getConstantPool(), 0,
David Greene67c9d422010-02-15 16:53:33 +00006307 false, false, 16);
Owen Anderson825b72b2009-08-11 20:47:22 +00006308 SDValue Unpck2 = getUnpackl(DAG, dl, MVT::v4i32, Unpck1, CLod0);
6309 SDValue XR2F = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f64, Unpck2);
6310 SDValue CLod1 = DAG.getLoad(MVT::v2f64, dl, CLod0.getValue(1), CPIdx1,
Bill Wendling8b8a6362009-01-17 03:56:04 +00006311 PseudoSourceValue::getConstantPool(), 0,
David Greene67c9d422010-02-15 16:53:33 +00006312 false, false, 16);
Owen Anderson825b72b2009-08-11 20:47:22 +00006313 SDValue Sub = DAG.getNode(ISD::FSUB, dl, MVT::v2f64, XR2F, CLod1);
Bill Wendling8b8a6362009-01-17 03:56:04 +00006314
Dale Johannesen1c15bf52008-10-21 20:50:01 +00006315 // Add the halves; easiest way is to swap them into another reg first.
Nate Begeman9008ca62009-04-27 18:41:29 +00006316 int ShufMask[2] = { 1, -1 };
Owen Anderson825b72b2009-08-11 20:47:22 +00006317 SDValue Shuf = DAG.getVectorShuffle(MVT::v2f64, dl, Sub,
6318 DAG.getUNDEF(MVT::v2f64), ShufMask);
6319 SDValue Add = DAG.getNode(ISD::FADD, dl, MVT::v2f64, Shuf, Sub);
6320 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Add,
Dale Johannesen1c15bf52008-10-21 20:50:01 +00006321 DAG.getIntPtrConstant(0));
6322}
6323
Bill Wendling8b8a6362009-01-17 03:56:04 +00006324// LowerUINT_TO_FP_i32 - 32-bit unsigned integer to float expansion.
Dan Gohmand858e902010-04-17 15:26:15 +00006325SDValue X86TargetLowering::LowerUINT_TO_FP_i32(SDValue Op,
6326 SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006327 DebugLoc dl = Op.getDebugLoc();
Bill Wendling8b8a6362009-01-17 03:56:04 +00006328 // FP constant to bias correct the final result.
6329 SDValue Bias = DAG.getConstantFP(BitsToDouble(0x4330000000000000ULL),
Owen Anderson825b72b2009-08-11 20:47:22 +00006330 MVT::f64);
Bill Wendling8b8a6362009-01-17 03:56:04 +00006331
6332 // Load the 32-bit value into an XMM register.
Owen Anderson825b72b2009-08-11 20:47:22 +00006333 SDValue Load = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
6334 DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Bill Wendling8b8a6362009-01-17 03:56:04 +00006335 Op.getOperand(0),
6336 DAG.getIntPtrConstant(0)));
6337
Owen Anderson825b72b2009-08-11 20:47:22 +00006338 Load = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64,
6339 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f64, Load),
Bill Wendling8b8a6362009-01-17 03:56:04 +00006340 DAG.getIntPtrConstant(0));
6341
6342 // Or the load with the bias.
Owen Anderson825b72b2009-08-11 20:47:22 +00006343 SDValue Or = DAG.getNode(ISD::OR, dl, MVT::v2i64,
6344 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64,
Dale Johannesenace16102009-02-03 19:33:06 +00006345 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00006346 MVT::v2f64, Load)),
6347 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64,
Dale Johannesenace16102009-02-03 19:33:06 +00006348 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00006349 MVT::v2f64, Bias)));
6350 Or = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64,
6351 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f64, Or),
Bill Wendling8b8a6362009-01-17 03:56:04 +00006352 DAG.getIntPtrConstant(0));
6353
6354 // Subtract the bias.
Owen Anderson825b72b2009-08-11 20:47:22 +00006355 SDValue Sub = DAG.getNode(ISD::FSUB, dl, MVT::f64, Or, Bias);
Bill Wendling8b8a6362009-01-17 03:56:04 +00006356
6357 // Handle final rounding.
Owen Andersone50ed302009-08-10 22:56:29 +00006358 EVT DestVT = Op.getValueType();
Bill Wendling030939c2009-01-17 07:40:19 +00006359
Owen Anderson825b72b2009-08-11 20:47:22 +00006360 if (DestVT.bitsLT(MVT::f64)) {
Dale Johannesenace16102009-02-03 19:33:06 +00006361 return DAG.getNode(ISD::FP_ROUND, dl, DestVT, Sub,
Bill Wendling030939c2009-01-17 07:40:19 +00006362 DAG.getIntPtrConstant(0));
Owen Anderson825b72b2009-08-11 20:47:22 +00006363 } else if (DestVT.bitsGT(MVT::f64)) {
Dale Johannesenace16102009-02-03 19:33:06 +00006364 return DAG.getNode(ISD::FP_EXTEND, dl, DestVT, Sub);
Bill Wendling030939c2009-01-17 07:40:19 +00006365 }
6366
6367 // Handle final rounding.
6368 return Sub;
Bill Wendling8b8a6362009-01-17 03:56:04 +00006369}
6370
Dan Gohmand858e902010-04-17 15:26:15 +00006371SDValue X86TargetLowering::LowerUINT_TO_FP(SDValue Op,
6372 SelectionDAG &DAG) const {
Evan Chenga06ec9e2009-01-19 08:08:22 +00006373 SDValue N0 = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006374 DebugLoc dl = Op.getDebugLoc();
Bill Wendling8b8a6362009-01-17 03:56:04 +00006375
Dale Johannesen8d908eb2010-05-15 18:51:12 +00006376 // Since UINT_TO_FP is legal (it's marked custom), dag combiner won't
Evan Chenga06ec9e2009-01-19 08:08:22 +00006377 // optimize it to a SINT_TO_FP when the sign bit is known zero. Perform
6378 // the optimization here.
6379 if (DAG.SignBitIsZero(N0))
Dale Johannesenace16102009-02-03 19:33:06 +00006380 return DAG.getNode(ISD::SINT_TO_FP, dl, Op.getValueType(), N0);
Evan Chenga06ec9e2009-01-19 08:08:22 +00006381
Owen Andersone50ed302009-08-10 22:56:29 +00006382 EVT SrcVT = N0.getValueType();
Dale Johannesen8d908eb2010-05-15 18:51:12 +00006383 EVT DstVT = Op.getValueType();
6384 if (SrcVT == MVT::i64 && DstVT == MVT::f64 && X86ScalarSSEf64)
Bill Wendling8b8a6362009-01-17 03:56:04 +00006385 return LowerUINT_TO_FP_i64(Op, DAG);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00006386 else if (SrcVT == MVT::i32 && X86ScalarSSEf64)
Bill Wendling8b8a6362009-01-17 03:56:04 +00006387 return LowerUINT_TO_FP_i32(Op, DAG);
Eli Friedman948e95a2009-05-23 09:59:16 +00006388
6389 // Make a 64-bit buffer, and use it to build an FILD.
Owen Anderson825b72b2009-08-11 20:47:22 +00006390 SDValue StackSlot = DAG.CreateStackTemporary(MVT::i64);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00006391 if (SrcVT == MVT::i32) {
6392 SDValue WordOff = DAG.getConstant(4, getPointerTy());
6393 SDValue OffsetSlot = DAG.getNode(ISD::ADD, dl,
6394 getPointerTy(), StackSlot, WordOff);
6395 SDValue Store1 = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
6396 StackSlot, NULL, 0, false, false, 0);
6397 SDValue Store2 = DAG.getStore(Store1, dl, DAG.getConstant(0, MVT::i32),
6398 OffsetSlot, NULL, 0, false, false, 0);
6399 SDValue Fild = BuildFILD(Op, MVT::i64, Store2, StackSlot, DAG);
6400 return Fild;
6401 }
6402
6403 assert(SrcVT == MVT::i64 && "Unexpected type in UINT_TO_FP");
6404 SDValue Store = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
David Greene67c9d422010-02-15 16:53:33 +00006405 StackSlot, NULL, 0, false, false, 0);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00006406 // For i64 source, we need to add the appropriate power of 2 if the input
6407 // was negative. This is the same as the optimization in
6408 // DAGTypeLegalizer::ExpandIntOp_UNIT_TO_FP, and for it to be safe here,
6409 // we must be careful to do the computation in x87 extended precision, not
6410 // in SSE. (The generic code can't know it's OK to do this, or how to.)
6411 SDVTList Tys = DAG.getVTList(MVT::f80, MVT::Other);
6412 SDValue Ops[] = { Store, StackSlot, DAG.getValueType(MVT::i64) };
6413 SDValue Fild = DAG.getNode(X86ISD::FILD, dl, Tys, Ops, 3);
6414
6415 APInt FF(32, 0x5F800000ULL);
6416
6417 // Check whether the sign bit is set.
6418 SDValue SignSet = DAG.getSetCC(dl, getSetCCResultType(MVT::i64),
6419 Op.getOperand(0), DAG.getConstant(0, MVT::i64),
6420 ISD::SETLT);
6421
6422 // Build a 64 bit pair (0, FF) in the constant pool, with FF in the lo bits.
6423 SDValue FudgePtr = DAG.getConstantPool(
6424 ConstantInt::get(*DAG.getContext(), FF.zext(64)),
6425 getPointerTy());
6426
6427 // Get a pointer to FF if the sign bit was set, or to 0 otherwise.
6428 SDValue Zero = DAG.getIntPtrConstant(0);
6429 SDValue Four = DAG.getIntPtrConstant(4);
6430 SDValue Offset = DAG.getNode(ISD::SELECT, dl, Zero.getValueType(), SignSet,
6431 Zero, Four);
6432 FudgePtr = DAG.getNode(ISD::ADD, dl, getPointerTy(), FudgePtr, Offset);
6433
6434 // Load the value out, extending it from f32 to f80.
6435 // FIXME: Avoid the extend by constructing the right constant pool?
Evan Chengbcc80172010-07-07 22:15:37 +00006436 SDValue Fudge = DAG.getExtLoad(ISD::EXTLOAD, MVT::f80, dl, DAG.getEntryNode(),
Dale Johannesen8d908eb2010-05-15 18:51:12 +00006437 FudgePtr, PseudoSourceValue::getConstantPool(),
6438 0, MVT::f32, false, false, 4);
6439 // Extend everything to 80 bits to force it to be done on x87.
6440 SDValue Add = DAG.getNode(ISD::FADD, dl, MVT::f80, Fild, Fudge);
6441 return DAG.getNode(ISD::FP_ROUND, dl, DstVT, Add, DAG.getIntPtrConstant(0));
Bill Wendling8b8a6362009-01-17 03:56:04 +00006442}
6443
Dan Gohman475871a2008-07-27 21:46:04 +00006444std::pair<SDValue,SDValue> X86TargetLowering::
Dan Gohmand858e902010-04-17 15:26:15 +00006445FP_TO_INTHelper(SDValue Op, SelectionDAG &DAG, bool IsSigned) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006446 DebugLoc dl = Op.getDebugLoc();
Eli Friedman948e95a2009-05-23 09:59:16 +00006447
Owen Andersone50ed302009-08-10 22:56:29 +00006448 EVT DstTy = Op.getValueType();
Eli Friedman948e95a2009-05-23 09:59:16 +00006449
6450 if (!IsSigned) {
Owen Anderson825b72b2009-08-11 20:47:22 +00006451 assert(DstTy == MVT::i32 && "Unexpected FP_TO_UINT");
6452 DstTy = MVT::i64;
Eli Friedman948e95a2009-05-23 09:59:16 +00006453 }
6454
Owen Anderson825b72b2009-08-11 20:47:22 +00006455 assert(DstTy.getSimpleVT() <= MVT::i64 &&
6456 DstTy.getSimpleVT() >= MVT::i16 &&
Evan Cheng0db9fe62006-04-25 20:13:52 +00006457 "Unknown FP_TO_SINT to lower!");
Evan Cheng0db9fe62006-04-25 20:13:52 +00006458
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00006459 // These are really Legal.
Owen Anderson825b72b2009-08-11 20:47:22 +00006460 if (DstTy == MVT::i32 &&
Chris Lattner78631162008-01-16 06:24:21 +00006461 isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType()))
Dan Gohman475871a2008-07-27 21:46:04 +00006462 return std::make_pair(SDValue(), SDValue());
Dale Johannesen73328d12007-09-19 23:55:34 +00006463 if (Subtarget->is64Bit() &&
Owen Anderson825b72b2009-08-11 20:47:22 +00006464 DstTy == MVT::i64 &&
Eli Friedman36df4992009-05-27 00:47:34 +00006465 isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType()))
Dan Gohman475871a2008-07-27 21:46:04 +00006466 return std::make_pair(SDValue(), SDValue());
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00006467
Evan Cheng87c89352007-10-15 20:11:21 +00006468 // We lower FP->sint64 into FISTP64, followed by a load, all to a temporary
6469 // stack slot.
6470 MachineFunction &MF = DAG.getMachineFunction();
Eli Friedman948e95a2009-05-23 09:59:16 +00006471 unsigned MemSize = DstTy.getSizeInBits()/8;
David Greene3f2bf852009-11-12 20:49:22 +00006472 int SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize, false);
Dan Gohman475871a2008-07-27 21:46:04 +00006473 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Eric Christopherfd179292009-08-27 18:07:15 +00006474
Evan Cheng0db9fe62006-04-25 20:13:52 +00006475 unsigned Opc;
Owen Anderson825b72b2009-08-11 20:47:22 +00006476 switch (DstTy.getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00006477 default: llvm_unreachable("Invalid FP_TO_SINT to lower!");
Owen Anderson825b72b2009-08-11 20:47:22 +00006478 case MVT::i16: Opc = X86ISD::FP_TO_INT16_IN_MEM; break;
6479 case MVT::i32: Opc = X86ISD::FP_TO_INT32_IN_MEM; break;
6480 case MVT::i64: Opc = X86ISD::FP_TO_INT64_IN_MEM; break;
Evan Cheng0db9fe62006-04-25 20:13:52 +00006481 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00006482
Dan Gohman475871a2008-07-27 21:46:04 +00006483 SDValue Chain = DAG.getEntryNode();
6484 SDValue Value = Op.getOperand(0);
Chris Lattner78631162008-01-16 06:24:21 +00006485 if (isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType())) {
Owen Anderson825b72b2009-08-11 20:47:22 +00006486 assert(DstTy == MVT::i64 && "Invalid FP_TO_SINT to lower!");
Dale Johannesenace16102009-02-03 19:33:06 +00006487 Chain = DAG.getStore(Chain, dl, Value, StackSlot,
David Greene67c9d422010-02-15 16:53:33 +00006488 PseudoSourceValue::getFixedStack(SSFI), 0,
6489 false, false, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +00006490 SDVTList Tys = DAG.getVTList(Op.getOperand(0).getValueType(), MVT::Other);
Dan Gohman475871a2008-07-27 21:46:04 +00006491 SDValue Ops[] = {
Chris Lattner5a88b832007-02-25 07:10:00 +00006492 Chain, StackSlot, DAG.getValueType(Op.getOperand(0).getValueType())
6493 };
Dale Johannesenace16102009-02-03 19:33:06 +00006494 Value = DAG.getNode(X86ISD::FLD, dl, Tys, Ops, 3);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006495 Chain = Value.getValue(1);
David Greene3f2bf852009-11-12 20:49:22 +00006496 SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize, false);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006497 StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
6498 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00006499
Evan Cheng0db9fe62006-04-25 20:13:52 +00006500 // Build the FP_TO_INT*_IN_MEM
Dan Gohman475871a2008-07-27 21:46:04 +00006501 SDValue Ops[] = { Chain, Value, StackSlot };
Owen Anderson825b72b2009-08-11 20:47:22 +00006502 SDValue FIST = DAG.getNode(Opc, dl, MVT::Other, Ops, 3);
Evan Chengd9558e02006-01-06 00:43:03 +00006503
Chris Lattner27a6c732007-11-24 07:07:01 +00006504 return std::make_pair(FIST, StackSlot);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006505}
6506
Dan Gohmand858e902010-04-17 15:26:15 +00006507SDValue X86TargetLowering::LowerFP_TO_SINT(SDValue Op,
6508 SelectionDAG &DAG) const {
Eli Friedman23ef1052009-06-06 03:57:58 +00006509 if (Op.getValueType().isVector()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00006510 if (Op.getValueType() == MVT::v2i32 &&
6511 Op.getOperand(0).getValueType() == MVT::v2f64) {
Eli Friedman23ef1052009-06-06 03:57:58 +00006512 return Op;
6513 }
6514 return SDValue();
6515 }
6516
Eli Friedman948e95a2009-05-23 09:59:16 +00006517 std::pair<SDValue,SDValue> Vals = FP_TO_INTHelper(Op, DAG, true);
Dan Gohman475871a2008-07-27 21:46:04 +00006518 SDValue FIST = Vals.first, StackSlot = Vals.second;
Eli Friedman36df4992009-05-27 00:47:34 +00006519 // If FP_TO_INTHelper failed, the node is actually supposed to be Legal.
6520 if (FIST.getNode() == 0) return Op;
Scott Michelfdc40a02009-02-17 22:15:04 +00006521
Chris Lattner27a6c732007-11-24 07:07:01 +00006522 // Load the result.
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006523 return DAG.getLoad(Op.getValueType(), Op.getDebugLoc(),
David Greene67c9d422010-02-15 16:53:33 +00006524 FIST, StackSlot, NULL, 0, false, false, 0);
Chris Lattner27a6c732007-11-24 07:07:01 +00006525}
6526
Dan Gohmand858e902010-04-17 15:26:15 +00006527SDValue X86TargetLowering::LowerFP_TO_UINT(SDValue Op,
6528 SelectionDAG &DAG) const {
Eli Friedman948e95a2009-05-23 09:59:16 +00006529 std::pair<SDValue,SDValue> Vals = FP_TO_INTHelper(Op, DAG, false);
6530 SDValue FIST = Vals.first, StackSlot = Vals.second;
6531 assert(FIST.getNode() && "Unexpected failure");
6532
6533 // Load the result.
6534 return DAG.getLoad(Op.getValueType(), Op.getDebugLoc(),
David Greene67c9d422010-02-15 16:53:33 +00006535 FIST, StackSlot, NULL, 0, false, false, 0);
Eli Friedman948e95a2009-05-23 09:59:16 +00006536}
6537
Dan Gohmand858e902010-04-17 15:26:15 +00006538SDValue X86TargetLowering::LowerFABS(SDValue Op,
6539 SelectionDAG &DAG) const {
Owen Andersona90b3dc2009-07-15 21:51:10 +00006540 LLVMContext *Context = DAG.getContext();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006541 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00006542 EVT VT = Op.getValueType();
6543 EVT EltVT = VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00006544 if (VT.isVector())
6545 EltVT = VT.getVectorElementType();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006546 std::vector<Constant*> CV;
Owen Anderson825b72b2009-08-11 20:47:22 +00006547 if (EltVT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00006548 Constant *C = ConstantFP::get(*Context, APFloat(APInt(64, ~(1ULL << 63))));
Dan Gohman20382522007-07-10 00:05:58 +00006549 CV.push_back(C);
6550 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006551 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00006552 Constant *C = ConstantFP::get(*Context, APFloat(APInt(32, ~(1U << 31))));
Dan Gohman20382522007-07-10 00:05:58 +00006553 CV.push_back(C);
6554 CV.push_back(C);
6555 CV.push_back(C);
6556 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006557 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00006558 Constant *C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00006559 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00006560 SDValue Mask = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
David Greene67c9d422010-02-15 16:53:33 +00006561 PseudoSourceValue::getConstantPool(), 0,
6562 false, false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00006563 return DAG.getNode(X86ISD::FAND, dl, VT, Op.getOperand(0), Mask);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006564}
6565
Dan Gohmand858e902010-04-17 15:26:15 +00006566SDValue X86TargetLowering::LowerFNEG(SDValue Op, SelectionDAG &DAG) const {
Owen Andersona90b3dc2009-07-15 21:51:10 +00006567 LLVMContext *Context = DAG.getContext();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006568 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00006569 EVT VT = Op.getValueType();
6570 EVT EltVT = VT;
Duncan Sandsda9ad382009-09-06 19:29:07 +00006571 if (VT.isVector())
Duncan Sands83ec4b62008-06-06 12:08:01 +00006572 EltVT = VT.getVectorElementType();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006573 std::vector<Constant*> CV;
Owen Anderson825b72b2009-08-11 20:47:22 +00006574 if (EltVT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00006575 Constant *C = ConstantFP::get(*Context, APFloat(APInt(64, 1ULL << 63)));
Dan Gohman20382522007-07-10 00:05:58 +00006576 CV.push_back(C);
6577 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006578 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00006579 Constant *C = ConstantFP::get(*Context, APFloat(APInt(32, 1U << 31)));
Dan Gohman20382522007-07-10 00:05:58 +00006580 CV.push_back(C);
6581 CV.push_back(C);
6582 CV.push_back(C);
6583 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006584 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00006585 Constant *C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00006586 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00006587 SDValue Mask = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
David Greene67c9d422010-02-15 16:53:33 +00006588 PseudoSourceValue::getConstantPool(), 0,
6589 false, false, 16);
Duncan Sands83ec4b62008-06-06 12:08:01 +00006590 if (VT.isVector()) {
Dale Johannesenace16102009-02-03 19:33:06 +00006591 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00006592 DAG.getNode(ISD::XOR, dl, MVT::v2i64,
6593 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64,
Dale Johannesenace16102009-02-03 19:33:06 +00006594 Op.getOperand(0)),
Owen Anderson825b72b2009-08-11 20:47:22 +00006595 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64, Mask)));
Evan Chengd4d01b72007-07-19 23:36:01 +00006596 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00006597 return DAG.getNode(X86ISD::FXOR, dl, VT, Op.getOperand(0), Mask);
Evan Chengd4d01b72007-07-19 23:36:01 +00006598 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00006599}
6600
Dan Gohmand858e902010-04-17 15:26:15 +00006601SDValue X86TargetLowering::LowerFCOPYSIGN(SDValue Op, SelectionDAG &DAG) const {
Owen Andersona90b3dc2009-07-15 21:51:10 +00006602 LLVMContext *Context = DAG.getContext();
Dan Gohman475871a2008-07-27 21:46:04 +00006603 SDValue Op0 = Op.getOperand(0);
6604 SDValue Op1 = Op.getOperand(1);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006605 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00006606 EVT VT = Op.getValueType();
6607 EVT SrcVT = Op1.getValueType();
Evan Cheng73d6cf12007-01-05 21:37:56 +00006608
6609 // If second operand is smaller, extend it first.
Duncan Sands8e4eb092008-06-08 20:54:56 +00006610 if (SrcVT.bitsLT(VT)) {
Dale Johannesenace16102009-02-03 19:33:06 +00006611 Op1 = DAG.getNode(ISD::FP_EXTEND, dl, VT, Op1);
Evan Cheng73d6cf12007-01-05 21:37:56 +00006612 SrcVT = VT;
6613 }
Dale Johannesen61c7ef32007-10-21 01:07:44 +00006614 // And if it is bigger, shrink it first.
Duncan Sands8e4eb092008-06-08 20:54:56 +00006615 if (SrcVT.bitsGT(VT)) {
Dale Johannesenace16102009-02-03 19:33:06 +00006616 Op1 = DAG.getNode(ISD::FP_ROUND, dl, VT, Op1, DAG.getIntPtrConstant(1));
Dale Johannesen61c7ef32007-10-21 01:07:44 +00006617 SrcVT = VT;
Dale Johannesen61c7ef32007-10-21 01:07:44 +00006618 }
6619
6620 // At this point the operands and the result should have the same
6621 // type, and that won't be f80 since that is not custom lowered.
Evan Cheng73d6cf12007-01-05 21:37:56 +00006622
Evan Cheng68c47cb2007-01-05 07:55:56 +00006623 // First get the sign bit of second operand.
6624 std::vector<Constant*> CV;
Owen Anderson825b72b2009-08-11 20:47:22 +00006625 if (SrcVT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00006626 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 1ULL << 63))));
6627 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 0))));
Evan Cheng68c47cb2007-01-05 07:55:56 +00006628 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00006629 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 1U << 31))));
6630 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
6631 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
6632 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
Evan Cheng68c47cb2007-01-05 07:55:56 +00006633 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00006634 Constant *C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00006635 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00006636 SDValue Mask1 = DAG.getLoad(SrcVT, dl, DAG.getEntryNode(), CPIdx,
David Greene67c9d422010-02-15 16:53:33 +00006637 PseudoSourceValue::getConstantPool(), 0,
6638 false, false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00006639 SDValue SignBit = DAG.getNode(X86ISD::FAND, dl, SrcVT, Op1, Mask1);
Evan Cheng68c47cb2007-01-05 07:55:56 +00006640
6641 // Shift sign bit right or left if the two operands have different types.
Duncan Sands8e4eb092008-06-08 20:54:56 +00006642 if (SrcVT.bitsGT(VT)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00006643 // Op0 is MVT::f32, Op1 is MVT::f64.
6644 SignBit = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2f64, SignBit);
6645 SignBit = DAG.getNode(X86ISD::FSRL, dl, MVT::v2f64, SignBit,
6646 DAG.getConstant(32, MVT::i32));
6647 SignBit = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v4f32, SignBit);
6648 SignBit = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f32, SignBit,
Chris Lattner0bd48932008-01-17 07:00:52 +00006649 DAG.getIntPtrConstant(0));
Evan Cheng68c47cb2007-01-05 07:55:56 +00006650 }
6651
Evan Cheng73d6cf12007-01-05 21:37:56 +00006652 // Clear first operand sign bit.
6653 CV.clear();
Owen Anderson825b72b2009-08-11 20:47:22 +00006654 if (VT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00006655 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, ~(1ULL << 63)))));
6656 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 0))));
Evan Cheng73d6cf12007-01-05 21:37:56 +00006657 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00006658 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, ~(1U << 31)))));
6659 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
6660 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
6661 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
Evan Cheng73d6cf12007-01-05 21:37:56 +00006662 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00006663 C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00006664 CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00006665 SDValue Mask2 = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
David Greene67c9d422010-02-15 16:53:33 +00006666 PseudoSourceValue::getConstantPool(), 0,
6667 false, false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00006668 SDValue Val = DAG.getNode(X86ISD::FAND, dl, VT, Op0, Mask2);
Evan Cheng73d6cf12007-01-05 21:37:56 +00006669
6670 // Or the value with the sign bit.
Dale Johannesenace16102009-02-03 19:33:06 +00006671 return DAG.getNode(X86ISD::FOR, dl, VT, Val, SignBit);
Evan Cheng68c47cb2007-01-05 07:55:56 +00006672}
6673
Dan Gohman076aee32009-03-04 19:44:21 +00006674/// Emit nodes that will be selected as "test Op0,Op0", or something
6675/// equivalent.
Dan Gohman31125812009-03-07 01:58:32 +00006676SDValue X86TargetLowering::EmitTest(SDValue Op, unsigned X86CC,
Evan Cheng552f09a2010-04-26 19:06:11 +00006677 SelectionDAG &DAG) const {
Dan Gohman076aee32009-03-04 19:44:21 +00006678 DebugLoc dl = Op.getDebugLoc();
6679
Dan Gohman31125812009-03-07 01:58:32 +00006680 // CF and OF aren't always set the way we want. Determine which
6681 // of these we need.
6682 bool NeedCF = false;
6683 bool NeedOF = false;
6684 switch (X86CC) {
Bill Wendlingc25ccf82010-06-28 21:08:32 +00006685 default: break;
Dan Gohman31125812009-03-07 01:58:32 +00006686 case X86::COND_A: case X86::COND_AE:
6687 case X86::COND_B: case X86::COND_BE:
6688 NeedCF = true;
6689 break;
6690 case X86::COND_G: case X86::COND_GE:
6691 case X86::COND_L: case X86::COND_LE:
6692 case X86::COND_O: case X86::COND_NO:
6693 NeedOF = true;
6694 break;
Dan Gohman31125812009-03-07 01:58:32 +00006695 }
6696
Dan Gohman076aee32009-03-04 19:44:21 +00006697 // See if we can use the EFLAGS value from the operand instead of
Dan Gohman31125812009-03-07 01:58:32 +00006698 // doing a separate TEST. TEST always sets OF and CF to 0, so unless
6699 // we prove that the arithmetic won't overflow, we can't use OF or CF.
Bill Wendlingc25ccf82010-06-28 21:08:32 +00006700 if (Op.getResNo() != 0 || NeedOF || NeedCF)
6701 // Emit a CMP with 0, which is the TEST pattern.
6702 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op,
6703 DAG.getConstant(0, Op.getValueType()));
6704
6705 unsigned Opcode = 0;
6706 unsigned NumOperands = 0;
6707 switch (Op.getNode()->getOpcode()) {
6708 case ISD::ADD:
6709 // Due to an isel shortcoming, be conservative if this add is likely to be
6710 // selected as part of a load-modify-store instruction. When the root node
6711 // in a match is a store, isel doesn't know how to remap non-chain non-flag
6712 // uses of other nodes in the match, such as the ADD in this case. This
6713 // leads to the ADD being left around and reselected, with the result being
6714 // two adds in the output. Alas, even if none our users are stores, that
6715 // doesn't prove we're O.K. Ergo, if we have any parents that aren't
6716 // CopyToReg or SETCC, eschew INC/DEC. A better fix seems to require
6717 // climbing the DAG back to the root, and it doesn't seem to be worth the
6718 // effort.
6719 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
Dan Gohman076aee32009-03-04 19:44:21 +00006720 UE = Op.getNode()->use_end(); UI != UE; ++UI)
Bill Wendlingc25ccf82010-06-28 21:08:32 +00006721 if (UI->getOpcode() != ISD::CopyToReg && UI->getOpcode() != ISD::SETCC)
6722 goto default_case;
6723
6724 if (ConstantSDNode *C =
6725 dyn_cast<ConstantSDNode>(Op.getNode()->getOperand(1))) {
6726 // An add of one will be selected as an INC.
6727 if (C->getAPIntValue() == 1) {
6728 Opcode = X86ISD::INC;
6729 NumOperands = 1;
6730 break;
Dan Gohmane220c4b2009-09-18 19:59:53 +00006731 }
Bill Wendlingc25ccf82010-06-28 21:08:32 +00006732
6733 // An add of negative one (subtract of one) will be selected as a DEC.
6734 if (C->getAPIntValue().isAllOnesValue()) {
6735 Opcode = X86ISD::DEC;
6736 NumOperands = 1;
6737 break;
6738 }
Dan Gohman076aee32009-03-04 19:44:21 +00006739 }
Bill Wendlingc25ccf82010-06-28 21:08:32 +00006740
6741 // Otherwise use a regular EFLAGS-setting add.
6742 Opcode = X86ISD::ADD;
6743 NumOperands = 2;
6744 break;
6745 case ISD::AND: {
6746 // If the primary and result isn't used, don't bother using X86ISD::AND,
6747 // because a TEST instruction will be better.
6748 bool NonFlagUse = false;
6749 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
6750 UE = Op.getNode()->use_end(); UI != UE; ++UI) {
6751 SDNode *User = *UI;
6752 unsigned UOpNo = UI.getOperandNo();
6753 if (User->getOpcode() == ISD::TRUNCATE && User->hasOneUse()) {
6754 // Look pass truncate.
6755 UOpNo = User->use_begin().getOperandNo();
6756 User = *User->use_begin();
6757 }
6758
6759 if (User->getOpcode() != ISD::BRCOND &&
6760 User->getOpcode() != ISD::SETCC &&
6761 (User->getOpcode() != ISD::SELECT || UOpNo != 0)) {
6762 NonFlagUse = true;
6763 break;
6764 }
Dan Gohman076aee32009-03-04 19:44:21 +00006765 }
Bill Wendlingc25ccf82010-06-28 21:08:32 +00006766
6767 if (!NonFlagUse)
6768 break;
6769 }
6770 // FALL THROUGH
6771 case ISD::SUB:
6772 case ISD::OR:
6773 case ISD::XOR:
6774 // Due to the ISEL shortcoming noted above, be conservative if this op is
6775 // likely to be selected as part of a load-modify-store instruction.
6776 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
6777 UE = Op.getNode()->use_end(); UI != UE; ++UI)
6778 if (UI->getOpcode() == ISD::STORE)
6779 goto default_case;
6780
6781 // Otherwise use a regular EFLAGS-setting instruction.
6782 switch (Op.getNode()->getOpcode()) {
6783 default: llvm_unreachable("unexpected operator!");
6784 case ISD::SUB: Opcode = X86ISD::SUB; break;
6785 case ISD::OR: Opcode = X86ISD::OR; break;
6786 case ISD::XOR: Opcode = X86ISD::XOR; break;
6787 case ISD::AND: Opcode = X86ISD::AND; break;
6788 }
6789
6790 NumOperands = 2;
6791 break;
6792 case X86ISD::ADD:
6793 case X86ISD::SUB:
6794 case X86ISD::INC:
6795 case X86ISD::DEC:
6796 case X86ISD::OR:
6797 case X86ISD::XOR:
6798 case X86ISD::AND:
6799 return SDValue(Op.getNode(), 1);
6800 default:
6801 default_case:
6802 break;
Dan Gohman076aee32009-03-04 19:44:21 +00006803 }
6804
Bill Wendlingc25ccf82010-06-28 21:08:32 +00006805 if (Opcode == 0)
6806 // Emit a CMP with 0, which is the TEST pattern.
6807 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op,
6808 DAG.getConstant(0, Op.getValueType()));
6809
6810 SDVTList VTs = DAG.getVTList(Op.getValueType(), MVT::i32);
6811 SmallVector<SDValue, 4> Ops;
6812 for (unsigned i = 0; i != NumOperands; ++i)
6813 Ops.push_back(Op.getOperand(i));
6814
6815 SDValue New = DAG.getNode(Opcode, dl, VTs, &Ops[0], NumOperands);
6816 DAG.ReplaceAllUsesWith(Op, New);
6817 return SDValue(New.getNode(), 1);
Dan Gohman076aee32009-03-04 19:44:21 +00006818}
6819
6820/// Emit nodes that will be selected as "cmp Op0,Op1", or something
6821/// equivalent.
Dan Gohman31125812009-03-07 01:58:32 +00006822SDValue X86TargetLowering::EmitCmp(SDValue Op0, SDValue Op1, unsigned X86CC,
Evan Cheng552f09a2010-04-26 19:06:11 +00006823 SelectionDAG &DAG) const {
Dan Gohman076aee32009-03-04 19:44:21 +00006824 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op1))
6825 if (C->getAPIntValue() == 0)
Evan Cheng552f09a2010-04-26 19:06:11 +00006826 return EmitTest(Op0, X86CC, DAG);
Dan Gohman076aee32009-03-04 19:44:21 +00006827
6828 DebugLoc dl = Op0.getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00006829 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op0, Op1);
Dan Gohman076aee32009-03-04 19:44:21 +00006830}
6831
Evan Chengd40d03e2010-01-06 19:38:29 +00006832/// LowerToBT - Result of 'and' is compared against zero. Turn it into a BT node
6833/// if it's possible.
Evan Cheng5528e7b2010-04-21 01:47:12 +00006834SDValue X86TargetLowering::LowerToBT(SDValue And, ISD::CondCode CC,
6835 DebugLoc dl, SelectionDAG &DAG) const {
Evan Cheng2c755ba2010-02-27 07:36:59 +00006836 SDValue Op0 = And.getOperand(0);
6837 SDValue Op1 = And.getOperand(1);
6838 if (Op0.getOpcode() == ISD::TRUNCATE)
6839 Op0 = Op0.getOperand(0);
6840 if (Op1.getOpcode() == ISD::TRUNCATE)
6841 Op1 = Op1.getOperand(0);
6842
Evan Chengd40d03e2010-01-06 19:38:29 +00006843 SDValue LHS, RHS;
Dan Gohman6b13cbc2010-06-24 02:07:59 +00006844 if (Op1.getOpcode() == ISD::SHL)
6845 std::swap(Op0, Op1);
6846 if (Op0.getOpcode() == ISD::SHL) {
Evan Cheng2c755ba2010-02-27 07:36:59 +00006847 if (ConstantSDNode *And00C = dyn_cast<ConstantSDNode>(Op0.getOperand(0)))
6848 if (And00C->getZExtValue() == 1) {
Dan Gohman6b13cbc2010-06-24 02:07:59 +00006849 // If we looked past a truncate, check that it's only truncating away
6850 // known zeros.
6851 unsigned BitWidth = Op0.getValueSizeInBits();
6852 unsigned AndBitWidth = And.getValueSizeInBits();
6853 if (BitWidth > AndBitWidth) {
6854 APInt Mask = APInt::getAllOnesValue(BitWidth), Zeros, Ones;
6855 DAG.ComputeMaskedBits(Op0, Mask, Zeros, Ones);
6856 if (Zeros.countLeadingOnes() < BitWidth - AndBitWidth)
6857 return SDValue();
6858 }
Evan Cheng2c755ba2010-02-27 07:36:59 +00006859 LHS = Op1;
6860 RHS = Op0.getOperand(1);
Evan Chengd40d03e2010-01-06 19:38:29 +00006861 }
Evan Cheng2c755ba2010-02-27 07:36:59 +00006862 } else if (Op1.getOpcode() == ISD::Constant) {
6863 ConstantSDNode *AndRHS = cast<ConstantSDNode>(Op1);
6864 SDValue AndLHS = Op0;
Evan Chengd40d03e2010-01-06 19:38:29 +00006865 if (AndRHS->getZExtValue() == 1 && AndLHS.getOpcode() == ISD::SRL) {
6866 LHS = AndLHS.getOperand(0);
6867 RHS = AndLHS.getOperand(1);
Dan Gohmane5af2d32009-01-29 01:59:02 +00006868 }
Evan Chengd40d03e2010-01-06 19:38:29 +00006869 }
Evan Cheng0488db92007-09-25 01:57:46 +00006870
Evan Chengd40d03e2010-01-06 19:38:29 +00006871 if (LHS.getNode()) {
Evan Chenge5b51ac2010-04-17 06:13:15 +00006872 // If LHS is i8, promote it to i32 with any_extend. There is no i8 BT
Evan Chengd40d03e2010-01-06 19:38:29 +00006873 // instruction. Since the shift amount is in-range-or-undefined, we know
Evan Chenge5b51ac2010-04-17 06:13:15 +00006874 // that doing a bittest on the i32 value is ok. We extend to i32 because
Evan Chengd40d03e2010-01-06 19:38:29 +00006875 // the encoding for the i16 version is larger than the i32 version.
Evan Chenge5b51ac2010-04-17 06:13:15 +00006876 // Also promote i16 to i32 for performance / code size reason.
6877 if (LHS.getValueType() == MVT::i8 ||
Evan Cheng2bce5f4b2010-04-28 08:30:49 +00006878 LHS.getValueType() == MVT::i16)
Evan Chengd40d03e2010-01-06 19:38:29 +00006879 LHS = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, LHS);
Chris Lattnere55484e2008-12-25 05:34:37 +00006880
Evan Chengd40d03e2010-01-06 19:38:29 +00006881 // If the operand types disagree, extend the shift amount to match. Since
6882 // BT ignores high bits (like shifts) we can use anyextend.
6883 if (LHS.getValueType() != RHS.getValueType())
6884 RHS = DAG.getNode(ISD::ANY_EXTEND, dl, LHS.getValueType(), RHS);
Dan Gohmane5af2d32009-01-29 01:59:02 +00006885
Evan Chengd40d03e2010-01-06 19:38:29 +00006886 SDValue BT = DAG.getNode(X86ISD::BT, dl, MVT::i32, LHS, RHS);
6887 unsigned Cond = CC == ISD::SETEQ ? X86::COND_AE : X86::COND_B;
6888 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
6889 DAG.getConstant(Cond, MVT::i8), BT);
Chris Lattnere55484e2008-12-25 05:34:37 +00006890 }
6891
Evan Cheng54de3ea2010-01-05 06:52:31 +00006892 return SDValue();
6893}
6894
Dan Gohmand858e902010-04-17 15:26:15 +00006895SDValue X86TargetLowering::LowerSETCC(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng54de3ea2010-01-05 06:52:31 +00006896 assert(Op.getValueType() == MVT::i8 && "SetCC type must be 8-bit integer");
6897 SDValue Op0 = Op.getOperand(0);
6898 SDValue Op1 = Op.getOperand(1);
6899 DebugLoc dl = Op.getDebugLoc();
6900 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(2))->get();
6901
6902 // Optimize to BT if possible.
Evan Chengd40d03e2010-01-06 19:38:29 +00006903 // Lower (X & (1 << N)) == 0 to BT(X, N).
6904 // Lower ((X >>u N) & 1) != 0 to BT(X, N).
6905 // Lower ((X >>s N) & 1) != 0 to BT(X, N).
6906 if (Op0.getOpcode() == ISD::AND &&
6907 Op0.hasOneUse() &&
6908 Op1.getOpcode() == ISD::Constant &&
Dan Gohmane368b462010-06-18 14:22:04 +00006909 cast<ConstantSDNode>(Op1)->isNullValue() &&
Evan Chengd40d03e2010-01-06 19:38:29 +00006910 (CC == ISD::SETEQ || CC == ISD::SETNE)) {
6911 SDValue NewSetCC = LowerToBT(Op0, CC, dl, DAG);
6912 if (NewSetCC.getNode())
6913 return NewSetCC;
6914 }
Evan Cheng54de3ea2010-01-05 06:52:31 +00006915
Evan Cheng2c755ba2010-02-27 07:36:59 +00006916 // Look for "(setcc) == / != 1" to avoid unncessary setcc.
6917 if (Op0.getOpcode() == X86ISD::SETCC &&
6918 Op1.getOpcode() == ISD::Constant &&
6919 (cast<ConstantSDNode>(Op1)->getZExtValue() == 1 ||
6920 cast<ConstantSDNode>(Op1)->isNullValue()) &&
6921 (CC == ISD::SETEQ || CC == ISD::SETNE)) {
6922 X86::CondCode CCode = (X86::CondCode)Op0.getConstantOperandVal(0);
6923 bool Invert = (CC == ISD::SETNE) ^
6924 cast<ConstantSDNode>(Op1)->isNullValue();
6925 if (Invert)
6926 CCode = X86::GetOppositeBranchCondition(CCode);
6927 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
6928 DAG.getConstant(CCode, MVT::i8), Op0.getOperand(1));
6929 }
6930
Evan Chenge5b51ac2010-04-17 06:13:15 +00006931 bool isFP = Op1.getValueType().isFloatingPoint();
Chris Lattnere55484e2008-12-25 05:34:37 +00006932 unsigned X86CC = TranslateX86CC(CC, isFP, Op0, Op1, DAG);
Dan Gohman1a492952009-10-20 16:22:37 +00006933 if (X86CC == X86::COND_INVALID)
6934 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00006935
Evan Cheng552f09a2010-04-26 19:06:11 +00006936 SDValue Cond = EmitCmp(Op0, Op1, X86CC, DAG);
Evan Chengad9c0a32009-12-15 00:53:42 +00006937
6938 // Use sbb x, x to materialize carry bit into a GPR.
Evan Cheng2e489c42009-12-16 00:53:11 +00006939 if (X86CC == X86::COND_B)
Evan Chengad9c0a32009-12-15 00:53:42 +00006940 return DAG.getNode(ISD::AND, dl, MVT::i8,
6941 DAG.getNode(X86ISD::SETCC_CARRY, dl, MVT::i8,
6942 DAG.getConstant(X86CC, MVT::i8), Cond),
6943 DAG.getConstant(1, MVT::i8));
Evan Chengad9c0a32009-12-15 00:53:42 +00006944
Owen Anderson825b72b2009-08-11 20:47:22 +00006945 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
6946 DAG.getConstant(X86CC, MVT::i8), Cond);
Evan Cheng0488db92007-09-25 01:57:46 +00006947}
6948
Dan Gohmand858e902010-04-17 15:26:15 +00006949SDValue X86TargetLowering::LowerVSETCC(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +00006950 SDValue Cond;
6951 SDValue Op0 = Op.getOperand(0);
6952 SDValue Op1 = Op.getOperand(1);
6953 SDValue CC = Op.getOperand(2);
Owen Andersone50ed302009-08-10 22:56:29 +00006954 EVT VT = Op.getValueType();
Nate Begeman30a0de92008-07-17 16:51:19 +00006955 ISD::CondCode SetCCOpcode = cast<CondCodeSDNode>(CC)->get();
6956 bool isFP = Op.getOperand(1).getValueType().isFloatingPoint();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006957 DebugLoc dl = Op.getDebugLoc();
Nate Begeman30a0de92008-07-17 16:51:19 +00006958
6959 if (isFP) {
6960 unsigned SSECC = 8;
Owen Andersone50ed302009-08-10 22:56:29 +00006961 EVT VT0 = Op0.getValueType();
Owen Anderson825b72b2009-08-11 20:47:22 +00006962 assert(VT0 == MVT::v4f32 || VT0 == MVT::v2f64);
6963 unsigned Opc = VT0 == MVT::v4f32 ? X86ISD::CMPPS : X86ISD::CMPPD;
Nate Begeman30a0de92008-07-17 16:51:19 +00006964 bool Swap = false;
6965
6966 switch (SetCCOpcode) {
6967 default: break;
Nate Begemanfb8ead02008-07-25 19:05:58 +00006968 case ISD::SETOEQ:
Nate Begeman30a0de92008-07-17 16:51:19 +00006969 case ISD::SETEQ: SSECC = 0; break;
Scott Michelfdc40a02009-02-17 22:15:04 +00006970 case ISD::SETOGT:
Nate Begeman30a0de92008-07-17 16:51:19 +00006971 case ISD::SETGT: Swap = true; // Fallthrough
6972 case ISD::SETLT:
6973 case ISD::SETOLT: SSECC = 1; break;
6974 case ISD::SETOGE:
6975 case ISD::SETGE: Swap = true; // Fallthrough
6976 case ISD::SETLE:
6977 case ISD::SETOLE: SSECC = 2; break;
6978 case ISD::SETUO: SSECC = 3; break;
Nate Begemanfb8ead02008-07-25 19:05:58 +00006979 case ISD::SETUNE:
Nate Begeman30a0de92008-07-17 16:51:19 +00006980 case ISD::SETNE: SSECC = 4; break;
6981 case ISD::SETULE: Swap = true;
6982 case ISD::SETUGE: SSECC = 5; break;
6983 case ISD::SETULT: Swap = true;
6984 case ISD::SETUGT: SSECC = 6; break;
6985 case ISD::SETO: SSECC = 7; break;
6986 }
6987 if (Swap)
6988 std::swap(Op0, Op1);
6989
Nate Begemanfb8ead02008-07-25 19:05:58 +00006990 // In the two special cases we can't handle, emit two comparisons.
Nate Begeman30a0de92008-07-17 16:51:19 +00006991 if (SSECC == 8) {
Nate Begemanfb8ead02008-07-25 19:05:58 +00006992 if (SetCCOpcode == ISD::SETUEQ) {
Dan Gohman475871a2008-07-27 21:46:04 +00006993 SDValue UNORD, EQ;
Owen Anderson825b72b2009-08-11 20:47:22 +00006994 UNORD = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(3, MVT::i8));
6995 EQ = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(0, MVT::i8));
Dale Johannesenace16102009-02-03 19:33:06 +00006996 return DAG.getNode(ISD::OR, dl, VT, UNORD, EQ);
Nate Begemanfb8ead02008-07-25 19:05:58 +00006997 }
6998 else if (SetCCOpcode == ISD::SETONE) {
Dan Gohman475871a2008-07-27 21:46:04 +00006999 SDValue ORD, NEQ;
Owen Anderson825b72b2009-08-11 20:47:22 +00007000 ORD = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(7, MVT::i8));
7001 NEQ = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(4, MVT::i8));
Dale Johannesenace16102009-02-03 19:33:06 +00007002 return DAG.getNode(ISD::AND, dl, VT, ORD, NEQ);
Nate Begemanfb8ead02008-07-25 19:05:58 +00007003 }
Torok Edwinc23197a2009-07-14 16:55:14 +00007004 llvm_unreachable("Illegal FP comparison");
Nate Begeman30a0de92008-07-17 16:51:19 +00007005 }
7006 // Handle all other FP comparisons here.
Owen Anderson825b72b2009-08-11 20:47:22 +00007007 return DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(SSECC, MVT::i8));
Nate Begeman30a0de92008-07-17 16:51:19 +00007008 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007009
Nate Begeman30a0de92008-07-17 16:51:19 +00007010 // We are handling one of the integer comparisons here. Since SSE only has
7011 // GT and EQ comparisons for integer, swapping operands and multiple
7012 // operations may be required for some comparisons.
7013 unsigned Opc = 0, EQOpc = 0, GTOpc = 0;
7014 bool Swap = false, Invert = false, FlipSigns = false;
Scott Michelfdc40a02009-02-17 22:15:04 +00007015
Owen Anderson825b72b2009-08-11 20:47:22 +00007016 switch (VT.getSimpleVT().SimpleTy) {
Nate Begeman30a0de92008-07-17 16:51:19 +00007017 default: break;
Owen Anderson825b72b2009-08-11 20:47:22 +00007018 case MVT::v8i8:
7019 case MVT::v16i8: EQOpc = X86ISD::PCMPEQB; GTOpc = X86ISD::PCMPGTB; break;
7020 case MVT::v4i16:
7021 case MVT::v8i16: EQOpc = X86ISD::PCMPEQW; GTOpc = X86ISD::PCMPGTW; break;
7022 case MVT::v2i32:
7023 case MVT::v4i32: EQOpc = X86ISD::PCMPEQD; GTOpc = X86ISD::PCMPGTD; break;
7024 case MVT::v2i64: EQOpc = X86ISD::PCMPEQQ; GTOpc = X86ISD::PCMPGTQ; break;
Nate Begeman30a0de92008-07-17 16:51:19 +00007025 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007026
Nate Begeman30a0de92008-07-17 16:51:19 +00007027 switch (SetCCOpcode) {
7028 default: break;
7029 case ISD::SETNE: Invert = true;
7030 case ISD::SETEQ: Opc = EQOpc; break;
7031 case ISD::SETLT: Swap = true;
7032 case ISD::SETGT: Opc = GTOpc; break;
7033 case ISD::SETGE: Swap = true;
7034 case ISD::SETLE: Opc = GTOpc; Invert = true; break;
7035 case ISD::SETULT: Swap = true;
7036 case ISD::SETUGT: Opc = GTOpc; FlipSigns = true; break;
7037 case ISD::SETUGE: Swap = true;
7038 case ISD::SETULE: Opc = GTOpc; FlipSigns = true; Invert = true; break;
7039 }
7040 if (Swap)
7041 std::swap(Op0, Op1);
Scott Michelfdc40a02009-02-17 22:15:04 +00007042
Nate Begeman30a0de92008-07-17 16:51:19 +00007043 // Since SSE has no unsigned integer comparisons, we need to flip the sign
7044 // bits of the inputs before performing those operations.
7045 if (FlipSigns) {
Owen Andersone50ed302009-08-10 22:56:29 +00007046 EVT EltVT = VT.getVectorElementType();
Duncan Sandsb0d5cdd2009-02-01 18:06:53 +00007047 SDValue SignBit = DAG.getConstant(APInt::getSignBit(EltVT.getSizeInBits()),
7048 EltVT);
Dan Gohman475871a2008-07-27 21:46:04 +00007049 std::vector<SDValue> SignBits(VT.getVectorNumElements(), SignBit);
Evan Chenga87008d2009-02-25 22:49:59 +00007050 SDValue SignVec = DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &SignBits[0],
7051 SignBits.size());
Dale Johannesenace16102009-02-03 19:33:06 +00007052 Op0 = DAG.getNode(ISD::XOR, dl, VT, Op0, SignVec);
7053 Op1 = DAG.getNode(ISD::XOR, dl, VT, Op1, SignVec);
Nate Begeman30a0de92008-07-17 16:51:19 +00007054 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007055
Dale Johannesenace16102009-02-03 19:33:06 +00007056 SDValue Result = DAG.getNode(Opc, dl, VT, Op0, Op1);
Nate Begeman30a0de92008-07-17 16:51:19 +00007057
7058 // If the logical-not of the result is required, perform that now.
Bob Wilson4c245462009-01-22 17:39:32 +00007059 if (Invert)
Dale Johannesenace16102009-02-03 19:33:06 +00007060 Result = DAG.getNOT(dl, Result, VT);
Bob Wilson4c245462009-01-22 17:39:32 +00007061
Nate Begeman30a0de92008-07-17 16:51:19 +00007062 return Result;
7063}
Evan Cheng0488db92007-09-25 01:57:46 +00007064
Evan Cheng370e5342008-12-03 08:38:43 +00007065// isX86LogicalCmp - Return true if opcode is a X86 logical comparison.
Dan Gohman076aee32009-03-04 19:44:21 +00007066static bool isX86LogicalCmp(SDValue Op) {
7067 unsigned Opc = Op.getNode()->getOpcode();
7068 if (Opc == X86ISD::CMP || Opc == X86ISD::COMI || Opc == X86ISD::UCOMI)
7069 return true;
7070 if (Op.getResNo() == 1 &&
7071 (Opc == X86ISD::ADD ||
7072 Opc == X86ISD::SUB ||
7073 Opc == X86ISD::SMUL ||
7074 Opc == X86ISD::UMUL ||
7075 Opc == X86ISD::INC ||
Dan Gohmane220c4b2009-09-18 19:59:53 +00007076 Opc == X86ISD::DEC ||
7077 Opc == X86ISD::OR ||
7078 Opc == X86ISD::XOR ||
7079 Opc == X86ISD::AND))
Dan Gohman076aee32009-03-04 19:44:21 +00007080 return true;
7081
7082 return false;
Evan Cheng370e5342008-12-03 08:38:43 +00007083}
7084
Dan Gohmand858e902010-04-17 15:26:15 +00007085SDValue X86TargetLowering::LowerSELECT(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng734503b2006-09-11 02:19:56 +00007086 bool addTest = true;
Dan Gohman475871a2008-07-27 21:46:04 +00007087 SDValue Cond = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007088 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00007089 SDValue CC;
Evan Cheng9bba8942006-01-26 02:13:10 +00007090
Dan Gohman1a492952009-10-20 16:22:37 +00007091 if (Cond.getOpcode() == ISD::SETCC) {
7092 SDValue NewCond = LowerSETCC(Cond, DAG);
7093 if (NewCond.getNode())
7094 Cond = NewCond;
7095 }
Evan Cheng734503b2006-09-11 02:19:56 +00007096
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00007097 // (select (x == 0), -1, 0) -> (sign_bit (x - 1))
7098 SDValue Op1 = Op.getOperand(1);
7099 SDValue Op2 = Op.getOperand(2);
7100 if (Cond.getOpcode() == X86ISD::SETCC &&
7101 cast<ConstantSDNode>(Cond.getOperand(0))->getZExtValue() == X86::COND_E) {
7102 SDValue Cmp = Cond.getOperand(1);
7103 if (Cmp.getOpcode() == X86ISD::CMP) {
7104 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(Op1);
7105 ConstantSDNode *N2C = dyn_cast<ConstantSDNode>(Op2);
7106 ConstantSDNode *RHSC =
7107 dyn_cast<ConstantSDNode>(Cmp.getOperand(1).getNode());
7108 if (N1C && N1C->isAllOnesValue() &&
7109 N2C && N2C->isNullValue() &&
7110 RHSC && RHSC->isNullValue()) {
7111 SDValue CmpOp0 = Cmp.getOperand(0);
Chris Lattnerda0688e2010-03-14 18:44:35 +00007112 Cmp = DAG.getNode(X86ISD::CMP, dl, MVT::i32,
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00007113 CmpOp0, DAG.getConstant(1, CmpOp0.getValueType()));
7114 return DAG.getNode(X86ISD::SETCC_CARRY, dl, Op.getValueType(),
7115 DAG.getConstant(X86::COND_B, MVT::i8), Cmp);
7116 }
7117 }
7118 }
7119
Evan Chengad9c0a32009-12-15 00:53:42 +00007120 // Look pass (and (setcc_carry (cmp ...)), 1).
7121 if (Cond.getOpcode() == ISD::AND &&
7122 Cond.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY) {
7123 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Cond.getOperand(1));
7124 if (C && C->getAPIntValue() == 1)
7125 Cond = Cond.getOperand(0);
7126 }
7127
Evan Cheng3f41d662007-10-08 22:16:29 +00007128 // If condition flag is set by a X86ISD::CMP, then use it as the condition
7129 // setting operand in place of the X86ISD::SETCC.
Evan Chengad9c0a32009-12-15 00:53:42 +00007130 if (Cond.getOpcode() == X86ISD::SETCC ||
7131 Cond.getOpcode() == X86ISD::SETCC_CARRY) {
Evan Cheng734503b2006-09-11 02:19:56 +00007132 CC = Cond.getOperand(0);
7133
Dan Gohman475871a2008-07-27 21:46:04 +00007134 SDValue Cmp = Cond.getOperand(1);
Evan Cheng734503b2006-09-11 02:19:56 +00007135 unsigned Opc = Cmp.getOpcode();
Owen Andersone50ed302009-08-10 22:56:29 +00007136 EVT VT = Op.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00007137
Evan Cheng3f41d662007-10-08 22:16:29 +00007138 bool IllegalFPCMov = false;
Duncan Sands83ec4b62008-06-06 12:08:01 +00007139 if (VT.isFloatingPoint() && !VT.isVector() &&
Chris Lattner78631162008-01-16 06:24:21 +00007140 !isScalarFPTypeInSSEReg(VT)) // FPStack?
Dan Gohman7810bfe2008-09-26 21:54:37 +00007141 IllegalFPCMov = !hasFPCMov(cast<ConstantSDNode>(CC)->getSExtValue());
Scott Michelfdc40a02009-02-17 22:15:04 +00007142
Chris Lattnerd1980a52009-03-12 06:52:53 +00007143 if ((isX86LogicalCmp(Cmp) && !IllegalFPCMov) ||
7144 Opc == X86ISD::BT) { // FIXME
Evan Cheng3f41d662007-10-08 22:16:29 +00007145 Cond = Cmp;
Evan Cheng0488db92007-09-25 01:57:46 +00007146 addTest = false;
7147 }
7148 }
7149
7150 if (addTest) {
Evan Chengd40d03e2010-01-06 19:38:29 +00007151 // Look pass the truncate.
7152 if (Cond.getOpcode() == ISD::TRUNCATE)
7153 Cond = Cond.getOperand(0);
7154
7155 // We know the result of AND is compared against zero. Try to match
7156 // it to BT.
7157 if (Cond.getOpcode() == ISD::AND && Cond.hasOneUse()) {
7158 SDValue NewSetCC = LowerToBT(Cond, ISD::SETNE, dl, DAG);
7159 if (NewSetCC.getNode()) {
7160 CC = NewSetCC.getOperand(0);
7161 Cond = NewSetCC.getOperand(1);
7162 addTest = false;
7163 }
7164 }
7165 }
7166
7167 if (addTest) {
Owen Anderson825b72b2009-08-11 20:47:22 +00007168 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Evan Cheng552f09a2010-04-26 19:06:11 +00007169 Cond = EmitTest(Cond, X86::COND_NE, DAG);
Evan Cheng0488db92007-09-25 01:57:46 +00007170 }
7171
Evan Cheng0488db92007-09-25 01:57:46 +00007172 // X86ISD::CMOV means set the result (which is operand 1) to the RHS if
7173 // condition is true.
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00007174 SDVTList VTs = DAG.getVTList(Op.getValueType(), MVT::Flag);
7175 SDValue Ops[] = { Op2, Op1, CC, Cond };
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00007176 return DAG.getNode(X86ISD::CMOV, dl, VTs, Ops, array_lengthof(Ops));
Evan Cheng0488db92007-09-25 01:57:46 +00007177}
7178
Evan Cheng370e5342008-12-03 08:38:43 +00007179// isAndOrOfSingleUseSetCCs - Return true if node is an ISD::AND or
7180// ISD::OR of two X86ISD::SETCC nodes each of which has no other use apart
7181// from the AND / OR.
7182static bool isAndOrOfSetCCs(SDValue Op, unsigned &Opc) {
7183 Opc = Op.getOpcode();
7184 if (Opc != ISD::OR && Opc != ISD::AND)
7185 return false;
7186 return (Op.getOperand(0).getOpcode() == X86ISD::SETCC &&
7187 Op.getOperand(0).hasOneUse() &&
7188 Op.getOperand(1).getOpcode() == X86ISD::SETCC &&
7189 Op.getOperand(1).hasOneUse());
7190}
7191
Evan Cheng961d6d42009-02-02 08:19:07 +00007192// isXor1OfSetCC - Return true if node is an ISD::XOR of a X86ISD::SETCC and
7193// 1 and that the SETCC node has a single use.
Evan Cheng67ad9db2009-02-02 08:07:36 +00007194static bool isXor1OfSetCC(SDValue Op) {
7195 if (Op.getOpcode() != ISD::XOR)
7196 return false;
7197 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(Op.getOperand(1));
7198 if (N1C && N1C->getAPIntValue() == 1) {
7199 return Op.getOperand(0).getOpcode() == X86ISD::SETCC &&
7200 Op.getOperand(0).hasOneUse();
7201 }
7202 return false;
7203}
7204
Dan Gohmand858e902010-04-17 15:26:15 +00007205SDValue X86TargetLowering::LowerBRCOND(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng734503b2006-09-11 02:19:56 +00007206 bool addTest = true;
Dan Gohman475871a2008-07-27 21:46:04 +00007207 SDValue Chain = Op.getOperand(0);
7208 SDValue Cond = Op.getOperand(1);
7209 SDValue Dest = Op.getOperand(2);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007210 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00007211 SDValue CC;
Evan Cheng734503b2006-09-11 02:19:56 +00007212
Dan Gohman1a492952009-10-20 16:22:37 +00007213 if (Cond.getOpcode() == ISD::SETCC) {
7214 SDValue NewCond = LowerSETCC(Cond, DAG);
7215 if (NewCond.getNode())
7216 Cond = NewCond;
7217 }
Chris Lattnere55484e2008-12-25 05:34:37 +00007218#if 0
7219 // FIXME: LowerXALUO doesn't handle these!!
Bill Wendlingd350e022008-12-12 21:15:41 +00007220 else if (Cond.getOpcode() == X86ISD::ADD ||
7221 Cond.getOpcode() == X86ISD::SUB ||
7222 Cond.getOpcode() == X86ISD::SMUL ||
7223 Cond.getOpcode() == X86ISD::UMUL)
Bill Wendling74c37652008-12-09 22:08:41 +00007224 Cond = LowerXALUO(Cond, DAG);
Chris Lattnere55484e2008-12-25 05:34:37 +00007225#endif
Scott Michelfdc40a02009-02-17 22:15:04 +00007226
Evan Chengad9c0a32009-12-15 00:53:42 +00007227 // Look pass (and (setcc_carry (cmp ...)), 1).
7228 if (Cond.getOpcode() == ISD::AND &&
7229 Cond.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY) {
7230 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Cond.getOperand(1));
7231 if (C && C->getAPIntValue() == 1)
7232 Cond = Cond.getOperand(0);
7233 }
7234
Evan Cheng3f41d662007-10-08 22:16:29 +00007235 // If condition flag is set by a X86ISD::CMP, then use it as the condition
7236 // setting operand in place of the X86ISD::SETCC.
Evan Chengad9c0a32009-12-15 00:53:42 +00007237 if (Cond.getOpcode() == X86ISD::SETCC ||
7238 Cond.getOpcode() == X86ISD::SETCC_CARRY) {
Evan Cheng734503b2006-09-11 02:19:56 +00007239 CC = Cond.getOperand(0);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007240
Dan Gohman475871a2008-07-27 21:46:04 +00007241 SDValue Cmp = Cond.getOperand(1);
Evan Cheng734503b2006-09-11 02:19:56 +00007242 unsigned Opc = Cmp.getOpcode();
Chris Lattnere55484e2008-12-25 05:34:37 +00007243 // FIXME: WHY THE SPECIAL CASING OF LogicalCmp??
Dan Gohman076aee32009-03-04 19:44:21 +00007244 if (isX86LogicalCmp(Cmp) || Opc == X86ISD::BT) {
Evan Cheng3f41d662007-10-08 22:16:29 +00007245 Cond = Cmp;
Evan Cheng0488db92007-09-25 01:57:46 +00007246 addTest = false;
Bill Wendling61edeb52008-12-02 01:06:39 +00007247 } else {
Evan Cheng370e5342008-12-03 08:38:43 +00007248 switch (cast<ConstantSDNode>(CC)->getZExtValue()) {
Bill Wendling0ea25cb2008-12-03 08:32:02 +00007249 default: break;
7250 case X86::COND_O:
Dan Gohman653456c2009-01-07 00:15:08 +00007251 case X86::COND_B:
Chris Lattnere55484e2008-12-25 05:34:37 +00007252 // These can only come from an arithmetic instruction with overflow,
7253 // e.g. SADDO, UADDO.
Bill Wendling0ea25cb2008-12-03 08:32:02 +00007254 Cond = Cond.getNode()->getOperand(1);
7255 addTest = false;
7256 break;
Bill Wendling61edeb52008-12-02 01:06:39 +00007257 }
Evan Cheng0488db92007-09-25 01:57:46 +00007258 }
Evan Cheng370e5342008-12-03 08:38:43 +00007259 } else {
7260 unsigned CondOpc;
7261 if (Cond.hasOneUse() && isAndOrOfSetCCs(Cond, CondOpc)) {
7262 SDValue Cmp = Cond.getOperand(0).getOperand(1);
Evan Cheng370e5342008-12-03 08:38:43 +00007263 if (CondOpc == ISD::OR) {
7264 // Also, recognize the pattern generated by an FCMP_UNE. We can emit
7265 // two branches instead of an explicit OR instruction with a
7266 // separate test.
7267 if (Cmp == Cond.getOperand(1).getOperand(1) &&
Dan Gohman076aee32009-03-04 19:44:21 +00007268 isX86LogicalCmp(Cmp)) {
Evan Cheng370e5342008-12-03 08:38:43 +00007269 CC = Cond.getOperand(0).getOperand(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007270 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Evan Cheng370e5342008-12-03 08:38:43 +00007271 Chain, Dest, CC, Cmp);
7272 CC = Cond.getOperand(1).getOperand(0);
7273 Cond = Cmp;
7274 addTest = false;
7275 }
7276 } else { // ISD::AND
7277 // Also, recognize the pattern generated by an FCMP_OEQ. We can emit
7278 // two branches instead of an explicit AND instruction with a
7279 // separate test. However, we only do this if this block doesn't
7280 // have a fall-through edge, because this requires an explicit
7281 // jmp when the condition is false.
7282 if (Cmp == Cond.getOperand(1).getOperand(1) &&
Dan Gohman076aee32009-03-04 19:44:21 +00007283 isX86LogicalCmp(Cmp) &&
Evan Cheng370e5342008-12-03 08:38:43 +00007284 Op.getNode()->hasOneUse()) {
7285 X86::CondCode CCode =
7286 (X86::CondCode)Cond.getOperand(0).getConstantOperandVal(0);
7287 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00007288 CC = DAG.getConstant(CCode, MVT::i8);
Dan Gohman027657d2010-06-18 15:30:29 +00007289 SDNode *User = *Op.getNode()->use_begin();
Evan Cheng370e5342008-12-03 08:38:43 +00007290 // Look for an unconditional branch following this conditional branch.
7291 // We need this because we need to reverse the successors in order
7292 // to implement FCMP_OEQ.
Dan Gohman027657d2010-06-18 15:30:29 +00007293 if (User->getOpcode() == ISD::BR) {
7294 SDValue FalseBB = User->getOperand(1);
7295 SDNode *NewBR =
7296 DAG.UpdateNodeOperands(User, User->getOperand(0), Dest);
Evan Cheng370e5342008-12-03 08:38:43 +00007297 assert(NewBR == User);
Nick Lewycky2a3ee5e2010-06-20 20:27:42 +00007298 (void)NewBR;
Evan Cheng370e5342008-12-03 08:38:43 +00007299 Dest = FalseBB;
Dan Gohman279c22e2008-10-21 03:29:32 +00007300
Dale Johannesene4d209d2009-02-03 20:21:25 +00007301 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Evan Cheng370e5342008-12-03 08:38:43 +00007302 Chain, Dest, CC, Cmp);
7303 X86::CondCode CCode =
7304 (X86::CondCode)Cond.getOperand(1).getConstantOperandVal(0);
7305 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00007306 CC = DAG.getConstant(CCode, MVT::i8);
Evan Cheng370e5342008-12-03 08:38:43 +00007307 Cond = Cmp;
7308 addTest = false;
7309 }
7310 }
Dan Gohman279c22e2008-10-21 03:29:32 +00007311 }
Evan Cheng67ad9db2009-02-02 08:07:36 +00007312 } else if (Cond.hasOneUse() && isXor1OfSetCC(Cond)) {
7313 // Recognize for xorb (setcc), 1 patterns. The xor inverts the condition.
7314 // It should be transformed during dag combiner except when the condition
7315 // is set by a arithmetics with overflow node.
7316 X86::CondCode CCode =
7317 (X86::CondCode)Cond.getOperand(0).getConstantOperandVal(0);
7318 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00007319 CC = DAG.getConstant(CCode, MVT::i8);
Evan Cheng67ad9db2009-02-02 08:07:36 +00007320 Cond = Cond.getOperand(0).getOperand(1);
7321 addTest = false;
Dan Gohman279c22e2008-10-21 03:29:32 +00007322 }
Evan Cheng0488db92007-09-25 01:57:46 +00007323 }
7324
7325 if (addTest) {
Evan Chengd40d03e2010-01-06 19:38:29 +00007326 // Look pass the truncate.
7327 if (Cond.getOpcode() == ISD::TRUNCATE)
7328 Cond = Cond.getOperand(0);
7329
7330 // We know the result of AND is compared against zero. Try to match
7331 // it to BT.
7332 if (Cond.getOpcode() == ISD::AND && Cond.hasOneUse()) {
7333 SDValue NewSetCC = LowerToBT(Cond, ISD::SETNE, dl, DAG);
7334 if (NewSetCC.getNode()) {
7335 CC = NewSetCC.getOperand(0);
7336 Cond = NewSetCC.getOperand(1);
7337 addTest = false;
7338 }
7339 }
7340 }
7341
7342 if (addTest) {
Owen Anderson825b72b2009-08-11 20:47:22 +00007343 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Evan Cheng552f09a2010-04-26 19:06:11 +00007344 Cond = EmitTest(Cond, X86::COND_NE, DAG);
Evan Cheng0488db92007-09-25 01:57:46 +00007345 }
Dale Johannesene4d209d2009-02-03 20:21:25 +00007346 return DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Dan Gohman279c22e2008-10-21 03:29:32 +00007347 Chain, Dest, CC, Cond);
Evan Cheng0488db92007-09-25 01:57:46 +00007348}
7349
Anton Korobeynikove060b532007-04-17 19:34:00 +00007350
7351// Lower dynamic stack allocation to _alloca call for Cygwin/Mingw targets.
7352// Calls to _alloca is needed to probe the stack when allocating more than 4k
7353// bytes in one go. Touching the stack at 4K increments is necessary to ensure
7354// that the guard pages used by the OS virtual memory manager are allocated in
7355// correct sequence.
Dan Gohman475871a2008-07-27 21:46:04 +00007356SDValue
7357X86TargetLowering::LowerDYNAMIC_STACKALLOC(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00007358 SelectionDAG &DAG) const {
Anton Korobeynikove060b532007-04-17 19:34:00 +00007359 assert(Subtarget->isTargetCygMing() &&
7360 "This should be used only on Cygwin/Mingw targets");
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007361 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov096b4612008-06-11 20:16:42 +00007362
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00007363 // Get the inputs.
Dan Gohman475871a2008-07-27 21:46:04 +00007364 SDValue Chain = Op.getOperand(0);
7365 SDValue Size = Op.getOperand(1);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00007366 // FIXME: Ensure alignment here
7367
Dan Gohman475871a2008-07-27 21:46:04 +00007368 SDValue Flag;
Anton Korobeynikov096b4612008-06-11 20:16:42 +00007369
Owen Anderson825b72b2009-08-11 20:47:22 +00007370 EVT SPTy = Subtarget->is64Bit() ? MVT::i64 : MVT::i32;
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00007371
Dale Johannesendd64c412009-02-04 00:33:20 +00007372 Chain = DAG.getCopyToReg(Chain, dl, X86::EAX, Size, Flag);
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00007373 Flag = Chain.getValue(1);
7374
Anton Korobeynikov043f3c22010-03-06 19:32:29 +00007375 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00007376
Anton Korobeynikov043f3c22010-03-06 19:32:29 +00007377 Chain = DAG.getNode(X86ISD::MINGW_ALLOCA, dl, NodeTys, Chain, Flag);
7378 Flag = Chain.getValue(1);
Anton Korobeynikov096b4612008-06-11 20:16:42 +00007379
Dale Johannesendd64c412009-02-04 00:33:20 +00007380 Chain = DAG.getCopyFromReg(Chain, dl, X86StackPtr, SPTy).getValue(1);
Anton Korobeynikov096b4612008-06-11 20:16:42 +00007381
Dan Gohman475871a2008-07-27 21:46:04 +00007382 SDValue Ops1[2] = { Chain.getValue(0), Chain };
Dale Johannesene4d209d2009-02-03 20:21:25 +00007383 return DAG.getMergeValues(Ops1, 2, dl);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00007384}
7385
Dan Gohmand858e902010-04-17 15:26:15 +00007386SDValue X86TargetLowering::LowerVASTART(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman1e93df62010-04-17 14:41:14 +00007387 MachineFunction &MF = DAG.getMachineFunction();
7388 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
7389
Dan Gohman69de1932008-02-06 22:27:42 +00007390 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007391 DebugLoc dl = Op.getDebugLoc();
Evan Cheng8b2794a2006-10-13 21:14:26 +00007392
Evan Cheng25ab6902006-09-08 06:48:29 +00007393 if (!Subtarget->is64Bit()) {
7394 // vastart just stores the address of the VarArgsFrameIndex slot into the
7395 // memory location argument.
Dan Gohman1e93df62010-04-17 14:41:14 +00007396 SDValue FR = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(),
7397 getPointerTy());
David Greene67c9d422010-02-15 16:53:33 +00007398 return DAG.getStore(Op.getOperand(0), dl, FR, Op.getOperand(1), SV, 0,
7399 false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00007400 }
7401
7402 // __va_list_tag:
7403 // gp_offset (0 - 6 * 8)
7404 // fp_offset (48 - 48 + 8 * 16)
7405 // overflow_arg_area (point to parameters coming in memory).
7406 // reg_save_area
Dan Gohman475871a2008-07-27 21:46:04 +00007407 SmallVector<SDValue, 8> MemOps;
7408 SDValue FIN = Op.getOperand(1);
Evan Cheng25ab6902006-09-08 06:48:29 +00007409 // Store gp_offset
Dale Johannesene4d209d2009-02-03 20:21:25 +00007410 SDValue Store = DAG.getStore(Op.getOperand(0), dl,
Dan Gohman1e93df62010-04-17 14:41:14 +00007411 DAG.getConstant(FuncInfo->getVarArgsGPOffset(),
7412 MVT::i32),
David Greene67c9d422010-02-15 16:53:33 +00007413 FIN, SV, 0, false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00007414 MemOps.push_back(Store);
7415
7416 // Store fp_offset
Scott Michelfdc40a02009-02-17 22:15:04 +00007417 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00007418 FIN, DAG.getIntPtrConstant(4));
7419 Store = DAG.getStore(Op.getOperand(0), dl,
Dan Gohman1e93df62010-04-17 14:41:14 +00007420 DAG.getConstant(FuncInfo->getVarArgsFPOffset(),
7421 MVT::i32),
Dan Gohman01dcb182010-07-09 01:06:48 +00007422 FIN, SV, 4, false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00007423 MemOps.push_back(Store);
7424
7425 // Store ptr to overflow_arg_area
Scott Michelfdc40a02009-02-17 22:15:04 +00007426 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00007427 FIN, DAG.getIntPtrConstant(4));
Dan Gohman1e93df62010-04-17 14:41:14 +00007428 SDValue OVFIN = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(),
7429 getPointerTy());
Dan Gohman01dcb182010-07-09 01:06:48 +00007430 Store = DAG.getStore(Op.getOperand(0), dl, OVFIN, FIN, SV, 8,
David Greene67c9d422010-02-15 16:53:33 +00007431 false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00007432 MemOps.push_back(Store);
7433
7434 // Store ptr to reg_save_area.
Scott Michelfdc40a02009-02-17 22:15:04 +00007435 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00007436 FIN, DAG.getIntPtrConstant(8));
Dan Gohman1e93df62010-04-17 14:41:14 +00007437 SDValue RSFIN = DAG.getFrameIndex(FuncInfo->getRegSaveFrameIndex(),
7438 getPointerTy());
Dan Gohman01dcb182010-07-09 01:06:48 +00007439 Store = DAG.getStore(Op.getOperand(0), dl, RSFIN, FIN, SV, 16,
David Greene67c9d422010-02-15 16:53:33 +00007440 false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00007441 MemOps.push_back(Store);
Owen Anderson825b72b2009-08-11 20:47:22 +00007442 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Dale Johannesene4d209d2009-02-03 20:21:25 +00007443 &MemOps[0], MemOps.size());
Evan Cheng0db9fe62006-04-25 20:13:52 +00007444}
7445
Dan Gohmand858e902010-04-17 15:26:15 +00007446SDValue X86TargetLowering::LowerVAARG(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman9018e832008-05-10 01:26:14 +00007447 // X86-64 va_list is a struct { i32, i32, i8*, i8* }.
7448 assert(Subtarget->is64Bit() && "This code only handles 64-bit va_arg!");
Dan Gohman9018e832008-05-10 01:26:14 +00007449
Chris Lattner75361b62010-04-07 22:58:41 +00007450 report_fatal_error("VAArgInst is not yet implemented for x86-64!");
Dan Gohman475871a2008-07-27 21:46:04 +00007451 return SDValue();
Dan Gohman9018e832008-05-10 01:26:14 +00007452}
7453
Dan Gohmand858e902010-04-17 15:26:15 +00007454SDValue X86TargetLowering::LowerVACOPY(SDValue Op, SelectionDAG &DAG) const {
Evan Chengae642192007-03-02 23:16:35 +00007455 // X86-64 va_list is a struct { i32, i32, i8*, i8* }.
Dan Gohman28269132008-04-18 20:55:41 +00007456 assert(Subtarget->is64Bit() && "This code only handles 64-bit va_copy!");
Dan Gohman475871a2008-07-27 21:46:04 +00007457 SDValue Chain = Op.getOperand(0);
7458 SDValue DstPtr = Op.getOperand(1);
7459 SDValue SrcPtr = Op.getOperand(2);
Dan Gohman69de1932008-02-06 22:27:42 +00007460 const Value *DstSV = cast<SrcValueSDNode>(Op.getOperand(3))->getValue();
7461 const Value *SrcSV = cast<SrcValueSDNode>(Op.getOperand(4))->getValue();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007462 DebugLoc dl = Op.getDebugLoc();
Evan Chengae642192007-03-02 23:16:35 +00007463
Dale Johannesendd64c412009-02-04 00:33:20 +00007464 return DAG.getMemcpy(Chain, dl, DstPtr, SrcPtr,
Mon P Wang20adc9d2010-04-04 03:10:48 +00007465 DAG.getIntPtrConstant(24), 8, /*isVolatile*/false,
7466 false, DstSV, 0, SrcSV, 0);
Evan Chengae642192007-03-02 23:16:35 +00007467}
7468
Dan Gohman475871a2008-07-27 21:46:04 +00007469SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00007470X86TargetLowering::LowerINTRINSIC_WO_CHAIN(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007471 DebugLoc dl = Op.getDebugLoc();
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00007472 unsigned IntNo = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00007473 switch (IntNo) {
Dan Gohman475871a2008-07-27 21:46:04 +00007474 default: return SDValue(); // Don't custom lower most intrinsics.
Evan Cheng5759f972008-05-04 09:15:50 +00007475 // Comparison intrinsics.
Evan Cheng0db9fe62006-04-25 20:13:52 +00007476 case Intrinsic::x86_sse_comieq_ss:
7477 case Intrinsic::x86_sse_comilt_ss:
7478 case Intrinsic::x86_sse_comile_ss:
7479 case Intrinsic::x86_sse_comigt_ss:
7480 case Intrinsic::x86_sse_comige_ss:
7481 case Intrinsic::x86_sse_comineq_ss:
7482 case Intrinsic::x86_sse_ucomieq_ss:
7483 case Intrinsic::x86_sse_ucomilt_ss:
7484 case Intrinsic::x86_sse_ucomile_ss:
7485 case Intrinsic::x86_sse_ucomigt_ss:
7486 case Intrinsic::x86_sse_ucomige_ss:
7487 case Intrinsic::x86_sse_ucomineq_ss:
7488 case Intrinsic::x86_sse2_comieq_sd:
7489 case Intrinsic::x86_sse2_comilt_sd:
7490 case Intrinsic::x86_sse2_comile_sd:
7491 case Intrinsic::x86_sse2_comigt_sd:
7492 case Intrinsic::x86_sse2_comige_sd:
7493 case Intrinsic::x86_sse2_comineq_sd:
7494 case Intrinsic::x86_sse2_ucomieq_sd:
7495 case Intrinsic::x86_sse2_ucomilt_sd:
7496 case Intrinsic::x86_sse2_ucomile_sd:
7497 case Intrinsic::x86_sse2_ucomigt_sd:
7498 case Intrinsic::x86_sse2_ucomige_sd:
7499 case Intrinsic::x86_sse2_ucomineq_sd: {
7500 unsigned Opc = 0;
7501 ISD::CondCode CC = ISD::SETCC_INVALID;
7502 switch (IntNo) {
7503 default: break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00007504 case Intrinsic::x86_sse_comieq_ss:
7505 case Intrinsic::x86_sse2_comieq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00007506 Opc = X86ISD::COMI;
7507 CC = ISD::SETEQ;
7508 break;
Evan Cheng6be2c582006-04-05 23:38:46 +00007509 case Intrinsic::x86_sse_comilt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00007510 case Intrinsic::x86_sse2_comilt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00007511 Opc = X86ISD::COMI;
7512 CC = ISD::SETLT;
7513 break;
7514 case Intrinsic::x86_sse_comile_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00007515 case Intrinsic::x86_sse2_comile_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00007516 Opc = X86ISD::COMI;
7517 CC = ISD::SETLE;
7518 break;
7519 case Intrinsic::x86_sse_comigt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00007520 case Intrinsic::x86_sse2_comigt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00007521 Opc = X86ISD::COMI;
7522 CC = ISD::SETGT;
7523 break;
7524 case Intrinsic::x86_sse_comige_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00007525 case Intrinsic::x86_sse2_comige_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00007526 Opc = X86ISD::COMI;
7527 CC = ISD::SETGE;
7528 break;
7529 case Intrinsic::x86_sse_comineq_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00007530 case Intrinsic::x86_sse2_comineq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00007531 Opc = X86ISD::COMI;
7532 CC = ISD::SETNE;
7533 break;
7534 case Intrinsic::x86_sse_ucomieq_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00007535 case Intrinsic::x86_sse2_ucomieq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00007536 Opc = X86ISD::UCOMI;
7537 CC = ISD::SETEQ;
7538 break;
7539 case Intrinsic::x86_sse_ucomilt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00007540 case Intrinsic::x86_sse2_ucomilt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00007541 Opc = X86ISD::UCOMI;
7542 CC = ISD::SETLT;
7543 break;
7544 case Intrinsic::x86_sse_ucomile_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00007545 case Intrinsic::x86_sse2_ucomile_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00007546 Opc = X86ISD::UCOMI;
7547 CC = ISD::SETLE;
7548 break;
7549 case Intrinsic::x86_sse_ucomigt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00007550 case Intrinsic::x86_sse2_ucomigt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00007551 Opc = X86ISD::UCOMI;
7552 CC = ISD::SETGT;
7553 break;
7554 case Intrinsic::x86_sse_ucomige_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00007555 case Intrinsic::x86_sse2_ucomige_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00007556 Opc = X86ISD::UCOMI;
7557 CC = ISD::SETGE;
7558 break;
7559 case Intrinsic::x86_sse_ucomineq_ss:
7560 case Intrinsic::x86_sse2_ucomineq_sd:
7561 Opc = X86ISD::UCOMI;
7562 CC = ISD::SETNE;
7563 break;
Evan Cheng6be2c582006-04-05 23:38:46 +00007564 }
Evan Cheng734503b2006-09-11 02:19:56 +00007565
Dan Gohman475871a2008-07-27 21:46:04 +00007566 SDValue LHS = Op.getOperand(1);
7567 SDValue RHS = Op.getOperand(2);
Chris Lattner1c39d4c2008-12-24 23:53:05 +00007568 unsigned X86CC = TranslateX86CC(CC, true, LHS, RHS, DAG);
Dan Gohman1a492952009-10-20 16:22:37 +00007569 assert(X86CC != X86::COND_INVALID && "Unexpected illegal condition!");
Owen Anderson825b72b2009-08-11 20:47:22 +00007570 SDValue Cond = DAG.getNode(Opc, dl, MVT::i32, LHS, RHS);
7571 SDValue SetCC = DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
7572 DAG.getConstant(X86CC, MVT::i8), Cond);
7573 return DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, SetCC);
Evan Cheng6be2c582006-04-05 23:38:46 +00007574 }
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00007575 // ptest and testp intrinsics. The intrinsic these come from are designed to
7576 // return an integer value, not just an instruction so lower it to the ptest
7577 // or testp pattern and a setcc for the result.
Eric Christopher71c67532009-07-29 00:28:05 +00007578 case Intrinsic::x86_sse41_ptestz:
7579 case Intrinsic::x86_sse41_ptestc:
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00007580 case Intrinsic::x86_sse41_ptestnzc:
7581 case Intrinsic::x86_avx_ptestz_256:
7582 case Intrinsic::x86_avx_ptestc_256:
7583 case Intrinsic::x86_avx_ptestnzc_256:
7584 case Intrinsic::x86_avx_vtestz_ps:
7585 case Intrinsic::x86_avx_vtestc_ps:
7586 case Intrinsic::x86_avx_vtestnzc_ps:
7587 case Intrinsic::x86_avx_vtestz_pd:
7588 case Intrinsic::x86_avx_vtestc_pd:
7589 case Intrinsic::x86_avx_vtestnzc_pd:
7590 case Intrinsic::x86_avx_vtestz_ps_256:
7591 case Intrinsic::x86_avx_vtestc_ps_256:
7592 case Intrinsic::x86_avx_vtestnzc_ps_256:
7593 case Intrinsic::x86_avx_vtestz_pd_256:
7594 case Intrinsic::x86_avx_vtestc_pd_256:
7595 case Intrinsic::x86_avx_vtestnzc_pd_256: {
7596 bool IsTestPacked = false;
Eric Christopher71c67532009-07-29 00:28:05 +00007597 unsigned X86CC = 0;
7598 switch (IntNo) {
Eric Christopher978dae32009-07-29 18:14:04 +00007599 default: llvm_unreachable("Bad fallthrough in Intrinsic lowering.");
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00007600 case Intrinsic::x86_avx_vtestz_ps:
7601 case Intrinsic::x86_avx_vtestz_pd:
7602 case Intrinsic::x86_avx_vtestz_ps_256:
7603 case Intrinsic::x86_avx_vtestz_pd_256:
7604 IsTestPacked = true; // Fallthrough
Eric Christopher71c67532009-07-29 00:28:05 +00007605 case Intrinsic::x86_sse41_ptestz:
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00007606 case Intrinsic::x86_avx_ptestz_256:
Eric Christopher71c67532009-07-29 00:28:05 +00007607 // ZF = 1
7608 X86CC = X86::COND_E;
7609 break;
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00007610 case Intrinsic::x86_avx_vtestc_ps:
7611 case Intrinsic::x86_avx_vtestc_pd:
7612 case Intrinsic::x86_avx_vtestc_ps_256:
7613 case Intrinsic::x86_avx_vtestc_pd_256:
7614 IsTestPacked = true; // Fallthrough
Eric Christopher71c67532009-07-29 00:28:05 +00007615 case Intrinsic::x86_sse41_ptestc:
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00007616 case Intrinsic::x86_avx_ptestc_256:
Eric Christopher71c67532009-07-29 00:28:05 +00007617 // CF = 1
7618 X86CC = X86::COND_B;
7619 break;
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00007620 case Intrinsic::x86_avx_vtestnzc_ps:
7621 case Intrinsic::x86_avx_vtestnzc_pd:
7622 case Intrinsic::x86_avx_vtestnzc_ps_256:
7623 case Intrinsic::x86_avx_vtestnzc_pd_256:
7624 IsTestPacked = true; // Fallthrough
Eric Christopherfd179292009-08-27 18:07:15 +00007625 case Intrinsic::x86_sse41_ptestnzc:
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00007626 case Intrinsic::x86_avx_ptestnzc_256:
Eric Christopher71c67532009-07-29 00:28:05 +00007627 // ZF and CF = 0
7628 X86CC = X86::COND_A;
7629 break;
7630 }
Eric Christopherfd179292009-08-27 18:07:15 +00007631
Eric Christopher71c67532009-07-29 00:28:05 +00007632 SDValue LHS = Op.getOperand(1);
7633 SDValue RHS = Op.getOperand(2);
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00007634 unsigned TestOpc = IsTestPacked ? X86ISD::TESTP : X86ISD::PTEST;
7635 SDValue Test = DAG.getNode(TestOpc, dl, MVT::i32, LHS, RHS);
Owen Anderson825b72b2009-08-11 20:47:22 +00007636 SDValue CC = DAG.getConstant(X86CC, MVT::i8);
7637 SDValue SetCC = DAG.getNode(X86ISD::SETCC, dl, MVT::i8, CC, Test);
7638 return DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, SetCC);
Eric Christopher71c67532009-07-29 00:28:05 +00007639 }
Evan Cheng5759f972008-05-04 09:15:50 +00007640
7641 // Fix vector shift instructions where the last operand is a non-immediate
7642 // i32 value.
7643 case Intrinsic::x86_sse2_pslli_w:
7644 case Intrinsic::x86_sse2_pslli_d:
7645 case Intrinsic::x86_sse2_pslli_q:
7646 case Intrinsic::x86_sse2_psrli_w:
7647 case Intrinsic::x86_sse2_psrli_d:
7648 case Intrinsic::x86_sse2_psrli_q:
7649 case Intrinsic::x86_sse2_psrai_w:
7650 case Intrinsic::x86_sse2_psrai_d:
7651 case Intrinsic::x86_mmx_pslli_w:
7652 case Intrinsic::x86_mmx_pslli_d:
7653 case Intrinsic::x86_mmx_pslli_q:
7654 case Intrinsic::x86_mmx_psrli_w:
7655 case Intrinsic::x86_mmx_psrli_d:
7656 case Intrinsic::x86_mmx_psrli_q:
7657 case Intrinsic::x86_mmx_psrai_w:
7658 case Intrinsic::x86_mmx_psrai_d: {
Dan Gohman475871a2008-07-27 21:46:04 +00007659 SDValue ShAmt = Op.getOperand(2);
Evan Cheng5759f972008-05-04 09:15:50 +00007660 if (isa<ConstantSDNode>(ShAmt))
Dan Gohman475871a2008-07-27 21:46:04 +00007661 return SDValue();
Evan Cheng5759f972008-05-04 09:15:50 +00007662
7663 unsigned NewIntNo = 0;
Owen Anderson825b72b2009-08-11 20:47:22 +00007664 EVT ShAmtVT = MVT::v4i32;
Evan Cheng5759f972008-05-04 09:15:50 +00007665 switch (IntNo) {
7666 case Intrinsic::x86_sse2_pslli_w:
7667 NewIntNo = Intrinsic::x86_sse2_psll_w;
7668 break;
7669 case Intrinsic::x86_sse2_pslli_d:
7670 NewIntNo = Intrinsic::x86_sse2_psll_d;
7671 break;
7672 case Intrinsic::x86_sse2_pslli_q:
7673 NewIntNo = Intrinsic::x86_sse2_psll_q;
7674 break;
7675 case Intrinsic::x86_sse2_psrli_w:
7676 NewIntNo = Intrinsic::x86_sse2_psrl_w;
7677 break;
7678 case Intrinsic::x86_sse2_psrli_d:
7679 NewIntNo = Intrinsic::x86_sse2_psrl_d;
7680 break;
7681 case Intrinsic::x86_sse2_psrli_q:
7682 NewIntNo = Intrinsic::x86_sse2_psrl_q;
7683 break;
7684 case Intrinsic::x86_sse2_psrai_w:
7685 NewIntNo = Intrinsic::x86_sse2_psra_w;
7686 break;
7687 case Intrinsic::x86_sse2_psrai_d:
7688 NewIntNo = Intrinsic::x86_sse2_psra_d;
7689 break;
7690 default: {
Owen Anderson825b72b2009-08-11 20:47:22 +00007691 ShAmtVT = MVT::v2i32;
Evan Cheng5759f972008-05-04 09:15:50 +00007692 switch (IntNo) {
7693 case Intrinsic::x86_mmx_pslli_w:
7694 NewIntNo = Intrinsic::x86_mmx_psll_w;
7695 break;
7696 case Intrinsic::x86_mmx_pslli_d:
7697 NewIntNo = Intrinsic::x86_mmx_psll_d;
7698 break;
7699 case Intrinsic::x86_mmx_pslli_q:
7700 NewIntNo = Intrinsic::x86_mmx_psll_q;
7701 break;
7702 case Intrinsic::x86_mmx_psrli_w:
7703 NewIntNo = Intrinsic::x86_mmx_psrl_w;
7704 break;
7705 case Intrinsic::x86_mmx_psrli_d:
7706 NewIntNo = Intrinsic::x86_mmx_psrl_d;
7707 break;
7708 case Intrinsic::x86_mmx_psrli_q:
7709 NewIntNo = Intrinsic::x86_mmx_psrl_q;
7710 break;
7711 case Intrinsic::x86_mmx_psrai_w:
7712 NewIntNo = Intrinsic::x86_mmx_psra_w;
7713 break;
7714 case Intrinsic::x86_mmx_psrai_d:
7715 NewIntNo = Intrinsic::x86_mmx_psra_d;
7716 break;
Torok Edwinc23197a2009-07-14 16:55:14 +00007717 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
Evan Cheng5759f972008-05-04 09:15:50 +00007718 }
7719 break;
7720 }
7721 }
Mon P Wangefa42202009-09-03 19:56:25 +00007722
7723 // The vector shift intrinsics with scalars uses 32b shift amounts but
7724 // the sse2/mmx shift instructions reads 64 bits. Set the upper 32 bits
7725 // to be zero.
7726 SDValue ShOps[4];
7727 ShOps[0] = ShAmt;
7728 ShOps[1] = DAG.getConstant(0, MVT::i32);
7729 if (ShAmtVT == MVT::v4i32) {
7730 ShOps[2] = DAG.getUNDEF(MVT::i32);
7731 ShOps[3] = DAG.getUNDEF(MVT::i32);
7732 ShAmt = DAG.getNode(ISD::BUILD_VECTOR, dl, ShAmtVT, &ShOps[0], 4);
7733 } else {
7734 ShAmt = DAG.getNode(ISD::BUILD_VECTOR, dl, ShAmtVT, &ShOps[0], 2);
7735 }
7736
Owen Andersone50ed302009-08-10 22:56:29 +00007737 EVT VT = Op.getValueType();
Mon P Wangefa42202009-09-03 19:56:25 +00007738 ShAmt = DAG.getNode(ISD::BIT_CONVERT, dl, VT, ShAmt);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007739 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007740 DAG.getConstant(NewIntNo, MVT::i32),
Evan Cheng5759f972008-05-04 09:15:50 +00007741 Op.getOperand(1), ShAmt);
7742 }
Evan Cheng38bcbaf2005-12-23 07:31:11 +00007743 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007744}
Evan Cheng72261582005-12-20 06:22:03 +00007745
Dan Gohmand858e902010-04-17 15:26:15 +00007746SDValue X86TargetLowering::LowerRETURNADDR(SDValue Op,
7747 SelectionDAG &DAG) const {
Evan Cheng2457f2c2010-05-22 01:47:14 +00007748 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
7749 MFI->setReturnAddressIsTaken(true);
7750
Bill Wendling64e87322009-01-16 19:25:27 +00007751 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007752 DebugLoc dl = Op.getDebugLoc();
Bill Wendling64e87322009-01-16 19:25:27 +00007753
7754 if (Depth > 0) {
7755 SDValue FrameAddr = LowerFRAMEADDR(Op, DAG);
7756 SDValue Offset =
7757 DAG.getConstant(TD->getPointerSize(),
Owen Anderson825b72b2009-08-11 20:47:22 +00007758 Subtarget->is64Bit() ? MVT::i64 : MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007759 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
Scott Michelfdc40a02009-02-17 22:15:04 +00007760 DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00007761 FrameAddr, Offset),
David Greene67c9d422010-02-15 16:53:33 +00007762 NULL, 0, false, false, 0);
Bill Wendling64e87322009-01-16 19:25:27 +00007763 }
7764
7765 // Just load the return address.
Dan Gohman475871a2008-07-27 21:46:04 +00007766 SDValue RetAddrFI = getReturnAddressFrameIndex(DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00007767 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
David Greene67c9d422010-02-15 16:53:33 +00007768 RetAddrFI, NULL, 0, false, false, 0);
Nate Begemanbcc5f362007-01-29 22:58:52 +00007769}
7770
Dan Gohmand858e902010-04-17 15:26:15 +00007771SDValue X86TargetLowering::LowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng184793f2008-09-27 01:56:22 +00007772 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
7773 MFI->setFrameAddressIsTaken(true);
Evan Cheng2457f2c2010-05-22 01:47:14 +00007774
Owen Andersone50ed302009-08-10 22:56:29 +00007775 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007776 DebugLoc dl = Op.getDebugLoc(); // FIXME probably not meaningful
Evan Cheng184793f2008-09-27 01:56:22 +00007777 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
7778 unsigned FrameReg = Subtarget->is64Bit() ? X86::RBP : X86::EBP;
Dale Johannesendd64c412009-02-04 00:33:20 +00007779 SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl, FrameReg, VT);
Evan Cheng184793f2008-09-27 01:56:22 +00007780 while (Depth--)
David Greene67c9d422010-02-15 16:53:33 +00007781 FrameAddr = DAG.getLoad(VT, dl, DAG.getEntryNode(), FrameAddr, NULL, 0,
7782 false, false, 0);
Evan Cheng184793f2008-09-27 01:56:22 +00007783 return FrameAddr;
Nate Begemanbcc5f362007-01-29 22:58:52 +00007784}
7785
Dan Gohman475871a2008-07-27 21:46:04 +00007786SDValue X86TargetLowering::LowerFRAME_TO_ARGS_OFFSET(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00007787 SelectionDAG &DAG) const {
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00007788 return DAG.getIntPtrConstant(2*TD->getPointerSize());
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007789}
7790
Dan Gohmand858e902010-04-17 15:26:15 +00007791SDValue X86TargetLowering::LowerEH_RETURN(SDValue Op, SelectionDAG &DAG) const {
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007792 MachineFunction &MF = DAG.getMachineFunction();
Dan Gohman475871a2008-07-27 21:46:04 +00007793 SDValue Chain = Op.getOperand(0);
7794 SDValue Offset = Op.getOperand(1);
7795 SDValue Handler = Op.getOperand(2);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007796 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007797
Dan Gohmand8816272010-08-11 18:14:00 +00007798 SDValue Frame = DAG.getCopyFromReg(DAG.getEntryNode(), dl,
7799 Subtarget->is64Bit() ? X86::RBP : X86::EBP,
7800 getPointerTy());
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00007801 unsigned StoreAddrReg = (Subtarget->is64Bit() ? X86::RCX : X86::ECX);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007802
Dan Gohmand8816272010-08-11 18:14:00 +00007803 SDValue StoreAddr = DAG.getNode(ISD::ADD, dl, getPointerTy(), Frame,
7804 DAG.getIntPtrConstant(TD->getPointerSize()));
Dale Johannesene4d209d2009-02-03 20:21:25 +00007805 StoreAddr = DAG.getNode(ISD::ADD, dl, getPointerTy(), StoreAddr, Offset);
David Greene67c9d422010-02-15 16:53:33 +00007806 Chain = DAG.getStore(Chain, dl, Handler, StoreAddr, NULL, 0, false, false, 0);
Dale Johannesendd64c412009-02-04 00:33:20 +00007807 Chain = DAG.getCopyToReg(Chain, dl, StoreAddrReg, StoreAddr);
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00007808 MF.getRegInfo().addLiveOut(StoreAddrReg);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007809
Dale Johannesene4d209d2009-02-03 20:21:25 +00007810 return DAG.getNode(X86ISD::EH_RETURN, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00007811 MVT::Other,
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00007812 Chain, DAG.getRegister(StoreAddrReg, getPointerTy()));
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007813}
7814
Dan Gohman475871a2008-07-27 21:46:04 +00007815SDValue X86TargetLowering::LowerTRAMPOLINE(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00007816 SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +00007817 SDValue Root = Op.getOperand(0);
7818 SDValue Trmp = Op.getOperand(1); // trampoline
7819 SDValue FPtr = Op.getOperand(2); // nested function
7820 SDValue Nest = Op.getOperand(3); // 'nest' parameter value
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007821 DebugLoc dl = Op.getDebugLoc();
Duncan Sandsb116fac2007-07-27 20:02:49 +00007822
Dan Gohman69de1932008-02-06 22:27:42 +00007823 const Value *TrmpAddr = cast<SrcValueSDNode>(Op.getOperand(4))->getValue();
Duncan Sandsb116fac2007-07-27 20:02:49 +00007824
7825 if (Subtarget->is64Bit()) {
Dan Gohman475871a2008-07-27 21:46:04 +00007826 SDValue OutChains[6];
Duncan Sands339e14f2008-01-16 22:55:25 +00007827
7828 // Large code-model.
Chris Lattnera62fe662010-02-05 19:20:30 +00007829 const unsigned char JMP64r = 0xFF; // 64-bit jmp through register opcode.
7830 const unsigned char MOV64ri = 0xB8; // X86::MOV64ri opcode.
Duncan Sands339e14f2008-01-16 22:55:25 +00007831
Dan Gohmanc9f5f3f2008-05-14 01:58:56 +00007832 const unsigned char N86R10 = RegInfo->getX86RegNum(X86::R10);
7833 const unsigned char N86R11 = RegInfo->getX86RegNum(X86::R11);
Duncan Sands339e14f2008-01-16 22:55:25 +00007834
7835 const unsigned char REX_WB = 0x40 | 0x08 | 0x01; // REX prefix
7836
7837 // Load the pointer to the nested function into R11.
7838 unsigned OpCode = ((MOV64ri | N86R11) << 8) | REX_WB; // movabsq r11
Dan Gohman475871a2008-07-27 21:46:04 +00007839 SDValue Addr = Trmp;
Owen Anderson825b72b2009-08-11 20:47:22 +00007840 OutChains[0] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
David Greene67c9d422010-02-15 16:53:33 +00007841 Addr, TrmpAddr, 0, false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00007842
Owen Anderson825b72b2009-08-11 20:47:22 +00007843 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
7844 DAG.getConstant(2, MVT::i64));
David Greene67c9d422010-02-15 16:53:33 +00007845 OutChains[1] = DAG.getStore(Root, dl, FPtr, Addr, TrmpAddr, 2,
7846 false, false, 2);
Duncan Sands339e14f2008-01-16 22:55:25 +00007847
7848 // Load the 'nest' parameter value into R10.
7849 // R10 is specified in X86CallingConv.td
7850 OpCode = ((MOV64ri | N86R10) << 8) | REX_WB; // movabsq r10
Owen Anderson825b72b2009-08-11 20:47:22 +00007851 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
7852 DAG.getConstant(10, MVT::i64));
7853 OutChains[2] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
David Greene67c9d422010-02-15 16:53:33 +00007854 Addr, TrmpAddr, 10, false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00007855
Owen Anderson825b72b2009-08-11 20:47:22 +00007856 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
7857 DAG.getConstant(12, MVT::i64));
David Greene67c9d422010-02-15 16:53:33 +00007858 OutChains[3] = DAG.getStore(Root, dl, Nest, Addr, TrmpAddr, 12,
7859 false, false, 2);
Duncan Sands339e14f2008-01-16 22:55:25 +00007860
7861 // Jump to the nested function.
7862 OpCode = (JMP64r << 8) | REX_WB; // jmpq *...
Owen Anderson825b72b2009-08-11 20:47:22 +00007863 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
7864 DAG.getConstant(20, MVT::i64));
7865 OutChains[4] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
David Greene67c9d422010-02-15 16:53:33 +00007866 Addr, TrmpAddr, 20, false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00007867
7868 unsigned char ModRM = N86R11 | (4 << 3) | (3 << 6); // ...r11
Owen Anderson825b72b2009-08-11 20:47:22 +00007869 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
7870 DAG.getConstant(22, MVT::i64));
7871 OutChains[5] = DAG.getStore(Root, dl, DAG.getConstant(ModRM, MVT::i8), Addr,
David Greene67c9d422010-02-15 16:53:33 +00007872 TrmpAddr, 22, false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00007873
Dan Gohman475871a2008-07-27 21:46:04 +00007874 SDValue Ops[] =
Owen Anderson825b72b2009-08-11 20:47:22 +00007875 { Trmp, DAG.getNode(ISD::TokenFactor, dl, MVT::Other, OutChains, 6) };
Dale Johannesene4d209d2009-02-03 20:21:25 +00007876 return DAG.getMergeValues(Ops, 2, dl);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007877 } else {
Dan Gohmanbbfb9c52008-01-31 01:01:48 +00007878 const Function *Func =
Duncan Sandsb116fac2007-07-27 20:02:49 +00007879 cast<Function>(cast<SrcValueSDNode>(Op.getOperand(5))->getValue());
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00007880 CallingConv::ID CC = Func->getCallingConv();
Duncan Sandsee465742007-08-29 19:01:20 +00007881 unsigned NestReg;
Duncan Sandsb116fac2007-07-27 20:02:49 +00007882
7883 switch (CC) {
7884 default:
Torok Edwinc23197a2009-07-14 16:55:14 +00007885 llvm_unreachable("Unsupported calling convention");
Duncan Sandsb116fac2007-07-27 20:02:49 +00007886 case CallingConv::C:
Duncan Sandsb116fac2007-07-27 20:02:49 +00007887 case CallingConv::X86_StdCall: {
7888 // Pass 'nest' parameter in ECX.
7889 // Must be kept in sync with X86CallingConv.td
Duncan Sandsee465742007-08-29 19:01:20 +00007890 NestReg = X86::ECX;
Duncan Sandsb116fac2007-07-27 20:02:49 +00007891
7892 // Check that ECX wasn't needed by an 'inreg' parameter.
7893 const FunctionType *FTy = Func->getFunctionType();
Devang Patel05988662008-09-25 21:00:45 +00007894 const AttrListPtr &Attrs = Func->getAttributes();
Duncan Sandsb116fac2007-07-27 20:02:49 +00007895
Chris Lattner58d74912008-03-12 17:45:29 +00007896 if (!Attrs.isEmpty() && !Func->isVarArg()) {
Duncan Sandsb116fac2007-07-27 20:02:49 +00007897 unsigned InRegCount = 0;
7898 unsigned Idx = 1;
7899
7900 for (FunctionType::param_iterator I = FTy->param_begin(),
7901 E = FTy->param_end(); I != E; ++I, ++Idx)
Devang Patel05988662008-09-25 21:00:45 +00007902 if (Attrs.paramHasAttr(Idx, Attribute::InReg))
Duncan Sandsb116fac2007-07-27 20:02:49 +00007903 // FIXME: should only count parameters that are lowered to integers.
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00007904 InRegCount += (TD->getTypeSizeInBits(*I) + 31) / 32;
Duncan Sandsb116fac2007-07-27 20:02:49 +00007905
7906 if (InRegCount > 2) {
Eric Christopher90eb4022010-07-22 00:26:08 +00007907 report_fatal_error("Nest register in use - reduce number of inreg"
7908 " parameters!");
Duncan Sandsb116fac2007-07-27 20:02:49 +00007909 }
7910 }
7911 break;
7912 }
7913 case CallingConv::X86_FastCall:
Anton Korobeynikovded05e32010-05-16 09:08:45 +00007914 case CallingConv::X86_ThisCall:
Duncan Sandsbf53c292008-09-10 13:22:10 +00007915 case CallingConv::Fast:
Duncan Sandsb116fac2007-07-27 20:02:49 +00007916 // Pass 'nest' parameter in EAX.
7917 // Must be kept in sync with X86CallingConv.td
Duncan Sandsee465742007-08-29 19:01:20 +00007918 NestReg = X86::EAX;
Duncan Sandsb116fac2007-07-27 20:02:49 +00007919 break;
7920 }
7921
Dan Gohman475871a2008-07-27 21:46:04 +00007922 SDValue OutChains[4];
7923 SDValue Addr, Disp;
Duncan Sandsb116fac2007-07-27 20:02:49 +00007924
Owen Anderson825b72b2009-08-11 20:47:22 +00007925 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
7926 DAG.getConstant(10, MVT::i32));
7927 Disp = DAG.getNode(ISD::SUB, dl, MVT::i32, FPtr, Addr);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007928
Chris Lattnera62fe662010-02-05 19:20:30 +00007929 // This is storing the opcode for MOV32ri.
7930 const unsigned char MOV32ri = 0xB8; // X86::MOV32ri's opcode byte.
Dan Gohmanc9f5f3f2008-05-14 01:58:56 +00007931 const unsigned char N86Reg = RegInfo->getX86RegNum(NestReg);
Scott Michelfdc40a02009-02-17 22:15:04 +00007932 OutChains[0] = DAG.getStore(Root, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00007933 DAG.getConstant(MOV32ri|N86Reg, MVT::i8),
David Greene67c9d422010-02-15 16:53:33 +00007934 Trmp, TrmpAddr, 0, false, false, 0);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007935
Owen Anderson825b72b2009-08-11 20:47:22 +00007936 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
7937 DAG.getConstant(1, MVT::i32));
David Greene67c9d422010-02-15 16:53:33 +00007938 OutChains[1] = DAG.getStore(Root, dl, Nest, Addr, TrmpAddr, 1,
7939 false, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007940
Chris Lattnera62fe662010-02-05 19:20:30 +00007941 const unsigned char JMP = 0xE9; // jmp <32bit dst> opcode.
Owen Anderson825b72b2009-08-11 20:47:22 +00007942 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
7943 DAG.getConstant(5, MVT::i32));
7944 OutChains[2] = DAG.getStore(Root, dl, DAG.getConstant(JMP, MVT::i8), Addr,
David Greene67c9d422010-02-15 16:53:33 +00007945 TrmpAddr, 5, false, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007946
Owen Anderson825b72b2009-08-11 20:47:22 +00007947 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
7948 DAG.getConstant(6, MVT::i32));
David Greene67c9d422010-02-15 16:53:33 +00007949 OutChains[3] = DAG.getStore(Root, dl, Disp, Addr, TrmpAddr, 6,
7950 false, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007951
Dan Gohman475871a2008-07-27 21:46:04 +00007952 SDValue Ops[] =
Owen Anderson825b72b2009-08-11 20:47:22 +00007953 { Trmp, DAG.getNode(ISD::TokenFactor, dl, MVT::Other, OutChains, 4) };
Dale Johannesene4d209d2009-02-03 20:21:25 +00007954 return DAG.getMergeValues(Ops, 2, dl);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007955 }
7956}
7957
Dan Gohmand858e902010-04-17 15:26:15 +00007958SDValue X86TargetLowering::LowerFLT_ROUNDS_(SDValue Op,
7959 SelectionDAG &DAG) const {
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007960 /*
7961 The rounding mode is in bits 11:10 of FPSR, and has the following
7962 settings:
7963 00 Round to nearest
7964 01 Round to -inf
7965 10 Round to +inf
7966 11 Round to 0
7967
7968 FLT_ROUNDS, on the other hand, expects the following:
7969 -1 Undefined
7970 0 Round to 0
7971 1 Round to nearest
7972 2 Round to +inf
7973 3 Round to -inf
7974
7975 To perform the conversion, we do:
7976 (((((FPSR & 0x800) >> 11) | ((FPSR & 0x400) >> 9)) + 1) & 3)
7977 */
7978
7979 MachineFunction &MF = DAG.getMachineFunction();
7980 const TargetMachine &TM = MF.getTarget();
7981 const TargetFrameInfo &TFI = *TM.getFrameInfo();
7982 unsigned StackAlignment = TFI.getStackAlignment();
Owen Andersone50ed302009-08-10 22:56:29 +00007983 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007984 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007985
7986 // Save FP Control Word to stack slot
David Greene3f2bf852009-11-12 20:49:22 +00007987 int SSFI = MF.getFrameInfo()->CreateStackObject(2, StackAlignment, false);
Dan Gohman475871a2008-07-27 21:46:04 +00007988 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007989
Owen Anderson825b72b2009-08-11 20:47:22 +00007990 SDValue Chain = DAG.getNode(X86ISD::FNSTCW16m, dl, MVT::Other,
Evan Cheng8a186ae2008-09-24 23:26:36 +00007991 DAG.getEntryNode(), StackSlot);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007992
7993 // Load FP Control Word from stack slot
David Greene67c9d422010-02-15 16:53:33 +00007994 SDValue CWD = DAG.getLoad(MVT::i16, dl, Chain, StackSlot, NULL, 0,
7995 false, false, 0);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007996
7997 // Transform as necessary
Dan Gohman475871a2008-07-27 21:46:04 +00007998 SDValue CWD1 =
Owen Anderson825b72b2009-08-11 20:47:22 +00007999 DAG.getNode(ISD::SRL, dl, MVT::i16,
8000 DAG.getNode(ISD::AND, dl, MVT::i16,
8001 CWD, DAG.getConstant(0x800, MVT::i16)),
8002 DAG.getConstant(11, MVT::i8));
Dan Gohman475871a2008-07-27 21:46:04 +00008003 SDValue CWD2 =
Owen Anderson825b72b2009-08-11 20:47:22 +00008004 DAG.getNode(ISD::SRL, dl, MVT::i16,
8005 DAG.getNode(ISD::AND, dl, MVT::i16,
8006 CWD, DAG.getConstant(0x400, MVT::i16)),
8007 DAG.getConstant(9, MVT::i8));
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00008008
Dan Gohman475871a2008-07-27 21:46:04 +00008009 SDValue RetVal =
Owen Anderson825b72b2009-08-11 20:47:22 +00008010 DAG.getNode(ISD::AND, dl, MVT::i16,
8011 DAG.getNode(ISD::ADD, dl, MVT::i16,
8012 DAG.getNode(ISD::OR, dl, MVT::i16, CWD1, CWD2),
8013 DAG.getConstant(1, MVT::i16)),
8014 DAG.getConstant(3, MVT::i16));
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00008015
8016
Duncan Sands83ec4b62008-06-06 12:08:01 +00008017 return DAG.getNode((VT.getSizeInBits() < 16 ?
Dale Johannesenb300d2a2009-02-07 00:55:49 +00008018 ISD::TRUNCATE : ISD::ZERO_EXTEND), dl, VT, RetVal);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00008019}
8020
Dan Gohmand858e902010-04-17 15:26:15 +00008021SDValue X86TargetLowering::LowerCTLZ(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00008022 EVT VT = Op.getValueType();
8023 EVT OpVT = VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00008024 unsigned NumBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00008025 DebugLoc dl = Op.getDebugLoc();
Evan Cheng18efe262007-12-14 02:13:44 +00008026
8027 Op = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00008028 if (VT == MVT::i8) {
Evan Cheng152804e2007-12-14 08:30:15 +00008029 // Zero extend to i32 since there is not an i8 bsr.
Owen Anderson825b72b2009-08-11 20:47:22 +00008030 OpVT = MVT::i32;
Dale Johannesene4d209d2009-02-03 20:21:25 +00008031 Op = DAG.getNode(ISD::ZERO_EXTEND, dl, OpVT, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00008032 }
Evan Cheng18efe262007-12-14 02:13:44 +00008033
Evan Cheng152804e2007-12-14 08:30:15 +00008034 // Issue a bsr (scan bits in reverse) which also sets EFLAGS.
Owen Anderson825b72b2009-08-11 20:47:22 +00008035 SDVTList VTs = DAG.getVTList(OpVT, MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008036 Op = DAG.getNode(X86ISD::BSR, dl, VTs, Op);
Evan Cheng152804e2007-12-14 08:30:15 +00008037
8038 // If src is zero (i.e. bsr sets ZF), returns NumBits.
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00008039 SDValue Ops[] = {
8040 Op,
8041 DAG.getConstant(NumBits+NumBits-1, OpVT),
8042 DAG.getConstant(X86::COND_E, MVT::i8),
8043 Op.getValue(1)
8044 };
8045 Op = DAG.getNode(X86ISD::CMOV, dl, OpVT, Ops, array_lengthof(Ops));
Evan Cheng152804e2007-12-14 08:30:15 +00008046
8047 // Finally xor with NumBits-1.
Dale Johannesene4d209d2009-02-03 20:21:25 +00008048 Op = DAG.getNode(ISD::XOR, dl, OpVT, Op, DAG.getConstant(NumBits-1, OpVT));
Evan Cheng152804e2007-12-14 08:30:15 +00008049
Owen Anderson825b72b2009-08-11 20:47:22 +00008050 if (VT == MVT::i8)
8051 Op = DAG.getNode(ISD::TRUNCATE, dl, MVT::i8, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00008052 return Op;
8053}
8054
Dan Gohmand858e902010-04-17 15:26:15 +00008055SDValue X86TargetLowering::LowerCTTZ(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00008056 EVT VT = Op.getValueType();
8057 EVT OpVT = VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00008058 unsigned NumBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00008059 DebugLoc dl = Op.getDebugLoc();
Evan Cheng18efe262007-12-14 02:13:44 +00008060
8061 Op = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00008062 if (VT == MVT::i8) {
8063 OpVT = MVT::i32;
Dale Johannesene4d209d2009-02-03 20:21:25 +00008064 Op = DAG.getNode(ISD::ZERO_EXTEND, dl, OpVT, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00008065 }
Evan Cheng152804e2007-12-14 08:30:15 +00008066
8067 // Issue a bsf (scan bits forward) which also sets EFLAGS.
Owen Anderson825b72b2009-08-11 20:47:22 +00008068 SDVTList VTs = DAG.getVTList(OpVT, MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008069 Op = DAG.getNode(X86ISD::BSF, dl, VTs, Op);
Evan Cheng152804e2007-12-14 08:30:15 +00008070
8071 // If src is zero (i.e. bsf sets ZF), returns NumBits.
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00008072 SDValue Ops[] = {
8073 Op,
8074 DAG.getConstant(NumBits, OpVT),
8075 DAG.getConstant(X86::COND_E, MVT::i8),
8076 Op.getValue(1)
8077 };
8078 Op = DAG.getNode(X86ISD::CMOV, dl, OpVT, Ops, array_lengthof(Ops));
Evan Cheng152804e2007-12-14 08:30:15 +00008079
Owen Anderson825b72b2009-08-11 20:47:22 +00008080 if (VT == MVT::i8)
8081 Op = DAG.getNode(ISD::TRUNCATE, dl, MVT::i8, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00008082 return Op;
8083}
8084
Dan Gohmand858e902010-04-17 15:26:15 +00008085SDValue X86TargetLowering::LowerMUL_V2I64(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00008086 EVT VT = Op.getValueType();
Owen Anderson825b72b2009-08-11 20:47:22 +00008087 assert(VT == MVT::v2i64 && "Only know how to lower V2I64 multiply");
Dale Johannesen6f38cb62009-02-07 19:59:05 +00008088 DebugLoc dl = Op.getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00008089
Mon P Wangaf9b9522008-12-18 21:42:19 +00008090 // ulong2 Ahi = __builtin_ia32_psrlqi128( a, 32);
8091 // ulong2 Bhi = __builtin_ia32_psrlqi128( b, 32);
8092 // ulong2 AloBlo = __builtin_ia32_pmuludq128( a, b );
8093 // ulong2 AloBhi = __builtin_ia32_pmuludq128( a, Bhi );
8094 // ulong2 AhiBlo = __builtin_ia32_pmuludq128( Ahi, b );
8095 //
8096 // AloBhi = __builtin_ia32_psllqi128( AloBhi, 32 );
8097 // AhiBlo = __builtin_ia32_psllqi128( AhiBlo, 32 );
8098 // return AloBlo + AloBhi + AhiBlo;
8099
8100 SDValue A = Op.getOperand(0);
8101 SDValue B = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00008102
Dale Johannesene4d209d2009-02-03 20:21:25 +00008103 SDValue Ahi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00008104 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
8105 A, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00008106 SDValue Bhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00008107 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
8108 B, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00008109 SDValue AloBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00008110 DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32),
Mon P Wangaf9b9522008-12-18 21:42:19 +00008111 A, B);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008112 SDValue AloBhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00008113 DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32),
Mon P Wangaf9b9522008-12-18 21:42:19 +00008114 A, Bhi);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008115 SDValue AhiBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00008116 DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32),
Mon P Wangaf9b9522008-12-18 21:42:19 +00008117 Ahi, B);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008118 AloBhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00008119 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
8120 AloBhi, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00008121 AhiBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00008122 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
8123 AhiBlo, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00008124 SDValue Res = DAG.getNode(ISD::ADD, dl, VT, AloBlo, AloBhi);
8125 Res = DAG.getNode(ISD::ADD, dl, VT, Res, AhiBlo);
Mon P Wangaf9b9522008-12-18 21:42:19 +00008126 return Res;
8127}
8128
Nate Begemanbdcb5af2010-07-27 22:37:06 +00008129SDValue X86TargetLowering::LowerSHL(SDValue Op, SelectionDAG &DAG) const {
8130 EVT VT = Op.getValueType();
8131 DebugLoc dl = Op.getDebugLoc();
8132 SDValue R = Op.getOperand(0);
8133
Nate Begemanbdcb5af2010-07-27 22:37:06 +00008134 LLVMContext *Context = DAG.getContext();
Nate Begemanbdcb5af2010-07-27 22:37:06 +00008135
Nate Begeman51409212010-07-28 00:21:48 +00008136 assert(Subtarget->hasSSE41() && "Cannot lower SHL without SSE4.1 or later");
8137
8138 if (VT == MVT::v4i32) {
8139 Op = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
8140 DAG.getConstant(Intrinsic::x86_sse2_pslli_d, MVT::i32),
8141 Op.getOperand(1), DAG.getConstant(23, MVT::i32));
8142
8143 ConstantInt *CI = ConstantInt::get(*Context, APInt(32, 0x3f800000U));
8144
8145 std::vector<Constant*> CV(4, CI);
8146 Constant *C = ConstantVector::get(CV);
8147 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
8148 SDValue Addend = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
8149 PseudoSourceValue::getConstantPool(), 0,
8150 false, false, 16);
8151
8152 Op = DAG.getNode(ISD::ADD, dl, VT, Op, Addend);
8153 Op = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v4f32, Op);
8154 Op = DAG.getNode(ISD::FP_TO_SINT, dl, VT, Op);
8155 return DAG.getNode(ISD::MUL, dl, VT, Op, R);
8156 }
8157 if (VT == MVT::v16i8) {
8158 // a = a << 5;
8159 Op = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
8160 DAG.getConstant(Intrinsic::x86_sse2_pslli_w, MVT::i32),
8161 Op.getOperand(1), DAG.getConstant(5, MVT::i32));
8162
8163 ConstantInt *CM1 = ConstantInt::get(*Context, APInt(8, 15));
8164 ConstantInt *CM2 = ConstantInt::get(*Context, APInt(8, 63));
8165
8166 std::vector<Constant*> CVM1(16, CM1);
8167 std::vector<Constant*> CVM2(16, CM2);
8168 Constant *C = ConstantVector::get(CVM1);
8169 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
8170 SDValue M = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
8171 PseudoSourceValue::getConstantPool(), 0,
8172 false, false, 16);
8173
8174 // r = pblendv(r, psllw(r & (char16)15, 4), a);
8175 M = DAG.getNode(ISD::AND, dl, VT, R, M);
8176 M = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
8177 DAG.getConstant(Intrinsic::x86_sse2_pslli_w, MVT::i32), M,
8178 DAG.getConstant(4, MVT::i32));
8179 R = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
8180 DAG.getConstant(Intrinsic::x86_sse41_pblendvb, MVT::i32),
8181 R, M, Op);
8182 // a += a
8183 Op = DAG.getNode(ISD::ADD, dl, VT, Op, Op);
8184
8185 C = ConstantVector::get(CVM2);
8186 CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
8187 M = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
8188 PseudoSourceValue::getConstantPool(), 0, false, false, 16);
8189
8190 // r = pblendv(r, psllw(r & (char16)63, 2), a);
8191 M = DAG.getNode(ISD::AND, dl, VT, R, M);
8192 M = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
8193 DAG.getConstant(Intrinsic::x86_sse2_pslli_w, MVT::i32), M,
8194 DAG.getConstant(2, MVT::i32));
8195 R = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
8196 DAG.getConstant(Intrinsic::x86_sse41_pblendvb, MVT::i32),
8197 R, M, Op);
8198 // a += a
8199 Op = DAG.getNode(ISD::ADD, dl, VT, Op, Op);
8200
8201 // return pblendv(r, r+r, a);
8202 R = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
8203 DAG.getConstant(Intrinsic::x86_sse41_pblendvb, MVT::i32),
8204 R, DAG.getNode(ISD::ADD, dl, VT, R, R), Op);
8205 return R;
8206 }
8207 return SDValue();
Nate Begemanbdcb5af2010-07-27 22:37:06 +00008208}
Mon P Wangaf9b9522008-12-18 21:42:19 +00008209
Dan Gohmand858e902010-04-17 15:26:15 +00008210SDValue X86TargetLowering::LowerXALUO(SDValue Op, SelectionDAG &DAG) const {
Bill Wendling74c37652008-12-09 22:08:41 +00008211 // Lower the "add/sub/mul with overflow" instruction into a regular ins plus
8212 // a "setcc" instruction that checks the overflow flag. The "brcond" lowering
Bill Wendling61edeb52008-12-02 01:06:39 +00008213 // looks for this combo and may remove the "setcc" instruction if the "setcc"
8214 // has only one use.
Bill Wendling3fafd932008-11-26 22:37:40 +00008215 SDNode *N = Op.getNode();
Bill Wendling61edeb52008-12-02 01:06:39 +00008216 SDValue LHS = N->getOperand(0);
8217 SDValue RHS = N->getOperand(1);
Bill Wendling74c37652008-12-09 22:08:41 +00008218 unsigned BaseOp = 0;
8219 unsigned Cond = 0;
Dale Johannesen6f38cb62009-02-07 19:59:05 +00008220 DebugLoc dl = Op.getDebugLoc();
Bill Wendling74c37652008-12-09 22:08:41 +00008221
8222 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00008223 default: llvm_unreachable("Unknown ovf instruction!");
Bill Wendling74c37652008-12-09 22:08:41 +00008224 case ISD::SADDO:
Dan Gohman076aee32009-03-04 19:44:21 +00008225 // A subtract of one will be selected as a INC. Note that INC doesn't
8226 // set CF, so we can't do this for UADDO.
8227 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op))
8228 if (C->getAPIntValue() == 1) {
8229 BaseOp = X86ISD::INC;
8230 Cond = X86::COND_O;
8231 break;
8232 }
Bill Wendlingab55ebd2008-12-12 00:56:36 +00008233 BaseOp = X86ISD::ADD;
Bill Wendling74c37652008-12-09 22:08:41 +00008234 Cond = X86::COND_O;
8235 break;
8236 case ISD::UADDO:
Bill Wendlingab55ebd2008-12-12 00:56:36 +00008237 BaseOp = X86ISD::ADD;
Dan Gohman653456c2009-01-07 00:15:08 +00008238 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +00008239 break;
8240 case ISD::SSUBO:
Dan Gohman076aee32009-03-04 19:44:21 +00008241 // A subtract of one will be selected as a DEC. Note that DEC doesn't
8242 // set CF, so we can't do this for USUBO.
8243 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op))
8244 if (C->getAPIntValue() == 1) {
8245 BaseOp = X86ISD::DEC;
8246 Cond = X86::COND_O;
8247 break;
8248 }
Bill Wendlingab55ebd2008-12-12 00:56:36 +00008249 BaseOp = X86ISD::SUB;
Bill Wendling74c37652008-12-09 22:08:41 +00008250 Cond = X86::COND_O;
8251 break;
8252 case ISD::USUBO:
Bill Wendlingab55ebd2008-12-12 00:56:36 +00008253 BaseOp = X86ISD::SUB;
Dan Gohman653456c2009-01-07 00:15:08 +00008254 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +00008255 break;
8256 case ISD::SMULO:
Bill Wendlingd350e022008-12-12 21:15:41 +00008257 BaseOp = X86ISD::SMUL;
Bill Wendling74c37652008-12-09 22:08:41 +00008258 Cond = X86::COND_O;
8259 break;
8260 case ISD::UMULO:
Bill Wendlingd350e022008-12-12 21:15:41 +00008261 BaseOp = X86ISD::UMUL;
Dan Gohman653456c2009-01-07 00:15:08 +00008262 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +00008263 break;
8264 }
Bill Wendling3fafd932008-11-26 22:37:40 +00008265
Bill Wendling61edeb52008-12-02 01:06:39 +00008266 // Also sets EFLAGS.
Owen Anderson825b72b2009-08-11 20:47:22 +00008267 SDVTList VTs = DAG.getVTList(N->getValueType(0), MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008268 SDValue Sum = DAG.getNode(BaseOp, dl, VTs, LHS, RHS);
Bill Wendling3fafd932008-11-26 22:37:40 +00008269
Bill Wendling61edeb52008-12-02 01:06:39 +00008270 SDValue SetCC =
Dale Johannesene4d209d2009-02-03 20:21:25 +00008271 DAG.getNode(X86ISD::SETCC, dl, N->getValueType(1),
Owen Anderson825b72b2009-08-11 20:47:22 +00008272 DAG.getConstant(Cond, MVT::i32), SDValue(Sum.getNode(), 1));
Bill Wendling3fafd932008-11-26 22:37:40 +00008273
Bill Wendling61edeb52008-12-02 01:06:39 +00008274 DAG.ReplaceAllUsesOfValueWith(SDValue(N, 1), SetCC);
8275 return Sum;
Bill Wendling41ea7e72008-11-24 19:21:46 +00008276}
8277
Eric Christopher9a9d2752010-07-22 02:48:34 +00008278SDValue X86TargetLowering::LowerMEMBARRIER(SDValue Op, SelectionDAG &DAG) const{
8279 DebugLoc dl = Op.getDebugLoc();
8280
Eric Christopherb6729dc2010-08-04 23:03:04 +00008281 if (!Subtarget->hasSSE2()) {
Eric Christopherc0b2a202010-08-14 21:51:50 +00008282 SDValue Chain = Op.getOperand(0);
8283 SDValue Zero = DAG.getConstant(0,
Eric Christopherb6729dc2010-08-04 23:03:04 +00008284 Subtarget->is64Bit() ? MVT::i64 : MVT::i32);
Eric Christopherc0b2a202010-08-14 21:51:50 +00008285 SDValue Ops[] = {
8286 DAG.getRegister(X86::ESP, MVT::i32), // Base
8287 DAG.getTargetConstant(1, MVT::i8), // Scale
8288 DAG.getRegister(0, MVT::i32), // Index
8289 DAG.getTargetConstant(0, MVT::i32), // Disp
8290 DAG.getRegister(0, MVT::i32), // Segment.
8291 Zero,
8292 Chain
8293 };
8294 SDNode *Res =
8295 DAG.getMachineNode(X86::OR32mrLocked, dl, MVT::Other, Ops,
8296 array_lengthof(Ops));
8297 return SDValue(Res, 0);
Eric Christopherb6729dc2010-08-04 23:03:04 +00008298 }
Eric Christopher9a9d2752010-07-22 02:48:34 +00008299
8300 unsigned isDev = cast<ConstantSDNode>(Op.getOperand(5))->getZExtValue();
Chris Lattner132929a2010-08-14 17:26:09 +00008301 if (!isDev)
Eric Christopher9a9d2752010-07-22 02:48:34 +00008302 return DAG.getNode(X86ISD::MEMBARRIER, dl, MVT::Other, Op.getOperand(0));
Chris Lattner132929a2010-08-14 17:26:09 +00008303
8304 unsigned Op1 = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
8305 unsigned Op2 = cast<ConstantSDNode>(Op.getOperand(2))->getZExtValue();
8306 unsigned Op3 = cast<ConstantSDNode>(Op.getOperand(3))->getZExtValue();
8307 unsigned Op4 = cast<ConstantSDNode>(Op.getOperand(4))->getZExtValue();
8308
8309 // def : Pat<(membarrier (i8 0), (i8 0), (i8 0), (i8 1), (i8 1)), (SFENCE)>;
8310 if (!Op1 && !Op2 && !Op3 && Op4)
8311 return DAG.getNode(X86ISD::SFENCE, dl, MVT::Other, Op.getOperand(0));
8312
8313 // def : Pat<(membarrier (i8 1), (i8 0), (i8 0), (i8 0), (i8 1)), (LFENCE)>;
8314 if (Op1 && !Op2 && !Op3 && !Op4)
8315 return DAG.getNode(X86ISD::LFENCE, dl, MVT::Other, Op.getOperand(0));
8316
8317 // def : Pat<(membarrier (i8 imm), (i8 imm), (i8 imm), (i8 imm), (i8 1)),
8318 // (MFENCE)>;
8319 return DAG.getNode(X86ISD::MFENCE, dl, MVT::Other, Op.getOperand(0));
Eric Christopher9a9d2752010-07-22 02:48:34 +00008320}
8321
Dan Gohmand858e902010-04-17 15:26:15 +00008322SDValue X86TargetLowering::LowerCMP_SWAP(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00008323 EVT T = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00008324 DebugLoc dl = Op.getDebugLoc();
Andrew Lenhartha76e2f02008-03-04 21:13:33 +00008325 unsigned Reg = 0;
8326 unsigned size = 0;
Owen Anderson825b72b2009-08-11 20:47:22 +00008327 switch(T.getSimpleVT().SimpleTy) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00008328 default:
8329 assert(false && "Invalid value type!");
Owen Anderson825b72b2009-08-11 20:47:22 +00008330 case MVT::i8: Reg = X86::AL; size = 1; break;
8331 case MVT::i16: Reg = X86::AX; size = 2; break;
8332 case MVT::i32: Reg = X86::EAX; size = 4; break;
8333 case MVT::i64:
Duncan Sands1607f052008-12-01 11:39:25 +00008334 assert(Subtarget->is64Bit() && "Node not type legal!");
8335 Reg = X86::RAX; size = 8;
Andrew Lenharthd19189e2008-03-05 01:15:49 +00008336 break;
Bill Wendling61edeb52008-12-02 01:06:39 +00008337 }
Dale Johannesendd64c412009-02-04 00:33:20 +00008338 SDValue cpIn = DAG.getCopyToReg(Op.getOperand(0), dl, Reg,
Dale Johannesend18a4622008-09-11 03:12:59 +00008339 Op.getOperand(2), SDValue());
Dan Gohman475871a2008-07-27 21:46:04 +00008340 SDValue Ops[] = { cpIn.getValue(0),
Evan Cheng8a186ae2008-09-24 23:26:36 +00008341 Op.getOperand(1),
8342 Op.getOperand(3),
Owen Anderson825b72b2009-08-11 20:47:22 +00008343 DAG.getTargetConstant(size, MVT::i8),
Evan Cheng8a186ae2008-09-24 23:26:36 +00008344 cpIn.getValue(1) };
Owen Anderson825b72b2009-08-11 20:47:22 +00008345 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008346 SDValue Result = DAG.getNode(X86ISD::LCMPXCHG_DAG, dl, Tys, Ops, 5);
Scott Michelfdc40a02009-02-17 22:15:04 +00008347 SDValue cpOut =
Dale Johannesendd64c412009-02-04 00:33:20 +00008348 DAG.getCopyFromReg(Result.getValue(0), dl, Reg, T, Result.getValue(1));
Andrew Lenharth26ed8692008-03-01 21:52:34 +00008349 return cpOut;
8350}
8351
Duncan Sands1607f052008-12-01 11:39:25 +00008352SDValue X86TargetLowering::LowerREADCYCLECOUNTER(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00008353 SelectionDAG &DAG) const {
Duncan Sands1607f052008-12-01 11:39:25 +00008354 assert(Subtarget->is64Bit() && "Result not type legalized?");
Owen Anderson825b72b2009-08-11 20:47:22 +00008355 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Duncan Sands1607f052008-12-01 11:39:25 +00008356 SDValue TheChain = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00008357 DebugLoc dl = Op.getDebugLoc();
Dale Johannesene4d209d2009-02-03 20:21:25 +00008358 SDValue rd = DAG.getNode(X86ISD::RDTSC_DAG, dl, Tys, &TheChain, 1);
Owen Anderson825b72b2009-08-11 20:47:22 +00008359 SDValue rax = DAG.getCopyFromReg(rd, dl, X86::RAX, MVT::i64, rd.getValue(1));
8360 SDValue rdx = DAG.getCopyFromReg(rax.getValue(1), dl, X86::RDX, MVT::i64,
Duncan Sands1607f052008-12-01 11:39:25 +00008361 rax.getValue(2));
Owen Anderson825b72b2009-08-11 20:47:22 +00008362 SDValue Tmp = DAG.getNode(ISD::SHL, dl, MVT::i64, rdx,
8363 DAG.getConstant(32, MVT::i8));
Duncan Sands1607f052008-12-01 11:39:25 +00008364 SDValue Ops[] = {
Owen Anderson825b72b2009-08-11 20:47:22 +00008365 DAG.getNode(ISD::OR, dl, MVT::i64, rax, Tmp),
Duncan Sands1607f052008-12-01 11:39:25 +00008366 rdx.getValue(1)
8367 };
Dale Johannesene4d209d2009-02-03 20:21:25 +00008368 return DAG.getMergeValues(Ops, 2, dl);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008369}
8370
Dale Johannesen7d07b482010-05-21 00:52:33 +00008371SDValue X86TargetLowering::LowerBIT_CONVERT(SDValue Op,
8372 SelectionDAG &DAG) const {
8373 EVT SrcVT = Op.getOperand(0).getValueType();
8374 EVT DstVT = Op.getValueType();
8375 assert((Subtarget->is64Bit() && !Subtarget->hasSSE2() &&
8376 Subtarget->hasMMX() && !DisableMMX) &&
8377 "Unexpected custom BIT_CONVERT");
8378 assert((DstVT == MVT::i64 ||
8379 (DstVT.isVector() && DstVT.getSizeInBits()==64)) &&
8380 "Unexpected custom BIT_CONVERT");
8381 // i64 <=> MMX conversions are Legal.
8382 if (SrcVT==MVT::i64 && DstVT.isVector())
8383 return Op;
8384 if (DstVT==MVT::i64 && SrcVT.isVector())
8385 return Op;
Dale Johannesene39859a2010-05-21 18:40:15 +00008386 // MMX <=> MMX conversions are Legal.
8387 if (SrcVT.isVector() && DstVT.isVector())
8388 return Op;
Dale Johannesen7d07b482010-05-21 00:52:33 +00008389 // All other conversions need to be expanded.
8390 return SDValue();
8391}
Dan Gohmand858e902010-04-17 15:26:15 +00008392SDValue X86TargetLowering::LowerLOAD_SUB(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesen71d1bf52008-09-29 22:25:26 +00008393 SDNode *Node = Op.getNode();
Dale Johannesene4d209d2009-02-03 20:21:25 +00008394 DebugLoc dl = Node->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00008395 EVT T = Node->getValueType(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008396 SDValue negOp = DAG.getNode(ISD::SUB, dl, T,
Evan Cheng242b38b2009-02-23 09:03:22 +00008397 DAG.getConstant(0, T), Node->getOperand(2));
Dale Johannesene4d209d2009-02-03 20:21:25 +00008398 return DAG.getAtomic(ISD::ATOMIC_LOAD_ADD, dl,
Dan Gohman0b1d4a72008-12-23 21:37:04 +00008399 cast<AtomicSDNode>(Node)->getMemoryVT(),
Dale Johannesen71d1bf52008-09-29 22:25:26 +00008400 Node->getOperand(0),
8401 Node->getOperand(1), negOp,
8402 cast<AtomicSDNode>(Node)->getSrcValue(),
8403 cast<AtomicSDNode>(Node)->getAlignment());
Mon P Wang63307c32008-05-05 19:05:59 +00008404}
8405
Evan Cheng0db9fe62006-04-25 20:13:52 +00008406/// LowerOperation - Provide custom lowering hooks for some operations.
8407///
Dan Gohmand858e902010-04-17 15:26:15 +00008408SDValue X86TargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +00008409 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00008410 default: llvm_unreachable("Should not custom lower this!");
Eric Christopher9a9d2752010-07-22 02:48:34 +00008411 case ISD::MEMBARRIER: return LowerMEMBARRIER(Op,DAG);
Dan Gohman0b1d4a72008-12-23 21:37:04 +00008412 case ISD::ATOMIC_CMP_SWAP: return LowerCMP_SWAP(Op,DAG);
8413 case ISD::ATOMIC_LOAD_SUB: return LowerLOAD_SUB(Op,DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00008414 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG);
Mon P Wangeb38ebf2010-01-24 00:05:03 +00008415 case ISD::CONCAT_VECTORS: return LowerCONCAT_VECTORS(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00008416 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
8417 case ISD::EXTRACT_VECTOR_ELT: return LowerEXTRACT_VECTOR_ELT(Op, DAG);
8418 case ISD::INSERT_VECTOR_ELT: return LowerINSERT_VECTOR_ELT(Op, DAG);
8419 case ISD::SCALAR_TO_VECTOR: return LowerSCALAR_TO_VECTOR(Op, DAG);
8420 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
8421 case ISD::GlobalAddress: return LowerGlobalAddress(Op, DAG);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00008422 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
Bill Wendling056292f2008-09-16 21:48:12 +00008423 case ISD::ExternalSymbol: return LowerExternalSymbol(Op, DAG);
Dan Gohmanf705adb2009-10-30 01:28:02 +00008424 case ISD::BlockAddress: return LowerBlockAddress(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00008425 case ISD::SHL_PARTS:
8426 case ISD::SRA_PARTS:
8427 case ISD::SRL_PARTS: return LowerShift(Op, DAG);
8428 case ISD::SINT_TO_FP: return LowerSINT_TO_FP(Op, DAG);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00008429 case ISD::UINT_TO_FP: return LowerUINT_TO_FP(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00008430 case ISD::FP_TO_SINT: return LowerFP_TO_SINT(Op, DAG);
Eli Friedman948e95a2009-05-23 09:59:16 +00008431 case ISD::FP_TO_UINT: return LowerFP_TO_UINT(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00008432 case ISD::FABS: return LowerFABS(Op, DAG);
8433 case ISD::FNEG: return LowerFNEG(Op, DAG);
Evan Cheng68c47cb2007-01-05 07:55:56 +00008434 case ISD::FCOPYSIGN: return LowerFCOPYSIGN(Op, DAG);
Evan Chenge5f62042007-09-29 00:00:36 +00008435 case ISD::SETCC: return LowerSETCC(Op, DAG);
Nate Begeman30a0de92008-07-17 16:51:19 +00008436 case ISD::VSETCC: return LowerVSETCC(Op, DAG);
Evan Chenge5f62042007-09-29 00:00:36 +00008437 case ISD::SELECT: return LowerSELECT(Op, DAG);
8438 case ISD::BRCOND: return LowerBRCOND(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00008439 case ISD::JumpTable: return LowerJumpTable(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00008440 case ISD::VASTART: return LowerVASTART(Op, DAG);
Dan Gohman9018e832008-05-10 01:26:14 +00008441 case ISD::VAARG: return LowerVAARG(Op, DAG);
Evan Chengae642192007-03-02 23:16:35 +00008442 case ISD::VACOPY: return LowerVACOPY(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00008443 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG);
Nate Begemanbcc5f362007-01-29 22:58:52 +00008444 case ISD::RETURNADDR: return LowerRETURNADDR(Op, DAG);
8445 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00008446 case ISD::FRAME_TO_ARGS_OFFSET:
8447 return LowerFRAME_TO_ARGS_OFFSET(Op, DAG);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00008448 case ISD::DYNAMIC_STACKALLOC: return LowerDYNAMIC_STACKALLOC(Op, DAG);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00008449 case ISD::EH_RETURN: return LowerEH_RETURN(Op, DAG);
Duncan Sandsb116fac2007-07-27 20:02:49 +00008450 case ISD::TRAMPOLINE: return LowerTRAMPOLINE(Op, DAG);
Dan Gohman1a024862008-01-31 00:41:03 +00008451 case ISD::FLT_ROUNDS_: return LowerFLT_ROUNDS_(Op, DAG);
Evan Cheng18efe262007-12-14 02:13:44 +00008452 case ISD::CTLZ: return LowerCTLZ(Op, DAG);
8453 case ISD::CTTZ: return LowerCTTZ(Op, DAG);
Mon P Wangaf9b9522008-12-18 21:42:19 +00008454 case ISD::MUL: return LowerMUL_V2I64(Op, DAG);
Nate Begemanbdcb5af2010-07-27 22:37:06 +00008455 case ISD::SHL: return LowerSHL(Op, DAG);
Bill Wendling74c37652008-12-09 22:08:41 +00008456 case ISD::SADDO:
8457 case ISD::UADDO:
8458 case ISD::SSUBO:
8459 case ISD::USUBO:
8460 case ISD::SMULO:
8461 case ISD::UMULO: return LowerXALUO(Op, DAG);
Duncan Sands1607f052008-12-01 11:39:25 +00008462 case ISD::READCYCLECOUNTER: return LowerREADCYCLECOUNTER(Op, DAG);
Dale Johannesen7d07b482010-05-21 00:52:33 +00008463 case ISD::BIT_CONVERT: return LowerBIT_CONVERT(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00008464 }
Chris Lattner27a6c732007-11-24 07:07:01 +00008465}
8466
Duncan Sands1607f052008-12-01 11:39:25 +00008467void X86TargetLowering::
8468ReplaceATOMIC_BINARY_64(SDNode *Node, SmallVectorImpl<SDValue>&Results,
Dan Gohmand858e902010-04-17 15:26:15 +00008469 SelectionDAG &DAG, unsigned NewOp) const {
Owen Andersone50ed302009-08-10 22:56:29 +00008470 EVT T = Node->getValueType(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008471 DebugLoc dl = Node->getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00008472 assert (T == MVT::i64 && "Only know how to expand i64 atomics");
Duncan Sands1607f052008-12-01 11:39:25 +00008473
8474 SDValue Chain = Node->getOperand(0);
8475 SDValue In1 = Node->getOperand(1);
Owen Anderson825b72b2009-08-11 20:47:22 +00008476 SDValue In2L = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +00008477 Node->getOperand(2), DAG.getIntPtrConstant(0));
Owen Anderson825b72b2009-08-11 20:47:22 +00008478 SDValue In2H = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +00008479 Node->getOperand(2), DAG.getIntPtrConstant(1));
Dan Gohmanc76909a2009-09-25 20:36:54 +00008480 SDValue Ops[] = { Chain, In1, In2L, In2H };
Owen Anderson825b72b2009-08-11 20:47:22 +00008481 SDVTList Tys = DAG.getVTList(MVT::i32, MVT::i32, MVT::Other);
Dan Gohmanc76909a2009-09-25 20:36:54 +00008482 SDValue Result =
8483 DAG.getMemIntrinsicNode(NewOp, dl, Tys, Ops, 4, MVT::i64,
8484 cast<MemSDNode>(Node)->getMemOperand());
Duncan Sands1607f052008-12-01 11:39:25 +00008485 SDValue OpsF[] = { Result.getValue(0), Result.getValue(1)};
Owen Anderson825b72b2009-08-11 20:47:22 +00008486 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, OpsF, 2));
Duncan Sands1607f052008-12-01 11:39:25 +00008487 Results.push_back(Result.getValue(2));
8488}
8489
Duncan Sands126d9072008-07-04 11:47:58 +00008490/// ReplaceNodeResults - Replace a node with an illegal result type
8491/// with a new node built out of custom code.
Duncan Sands1607f052008-12-01 11:39:25 +00008492void X86TargetLowering::ReplaceNodeResults(SDNode *N,
8493 SmallVectorImpl<SDValue>&Results,
Dan Gohmand858e902010-04-17 15:26:15 +00008494 SelectionDAG &DAG) const {
Dale Johannesene4d209d2009-02-03 20:21:25 +00008495 DebugLoc dl = N->getDebugLoc();
Chris Lattner27a6c732007-11-24 07:07:01 +00008496 switch (N->getOpcode()) {
Duncan Sandsed294c42008-10-20 15:56:33 +00008497 default:
Duncan Sands1607f052008-12-01 11:39:25 +00008498 assert(false && "Do not know how to custom type legalize this operation!");
8499 return;
8500 case ISD::FP_TO_SINT: {
Eli Friedman948e95a2009-05-23 09:59:16 +00008501 std::pair<SDValue,SDValue> Vals =
8502 FP_TO_INTHelper(SDValue(N, 0), DAG, true);
Duncan Sands1607f052008-12-01 11:39:25 +00008503 SDValue FIST = Vals.first, StackSlot = Vals.second;
8504 if (FIST.getNode() != 0) {
Owen Andersone50ed302009-08-10 22:56:29 +00008505 EVT VT = N->getValueType(0);
Duncan Sands1607f052008-12-01 11:39:25 +00008506 // Return a load from the stack slot.
David Greene67c9d422010-02-15 16:53:33 +00008507 Results.push_back(DAG.getLoad(VT, dl, FIST, StackSlot, NULL, 0,
8508 false, false, 0));
Duncan Sands1607f052008-12-01 11:39:25 +00008509 }
8510 return;
8511 }
8512 case ISD::READCYCLECOUNTER: {
Owen Anderson825b72b2009-08-11 20:47:22 +00008513 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Duncan Sands1607f052008-12-01 11:39:25 +00008514 SDValue TheChain = N->getOperand(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008515 SDValue rd = DAG.getNode(X86ISD::RDTSC_DAG, dl, Tys, &TheChain, 1);
Owen Anderson825b72b2009-08-11 20:47:22 +00008516 SDValue eax = DAG.getCopyFromReg(rd, dl, X86::EAX, MVT::i32,
Dale Johannesendd64c412009-02-04 00:33:20 +00008517 rd.getValue(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00008518 SDValue edx = DAG.getCopyFromReg(eax.getValue(1), dl, X86::EDX, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +00008519 eax.getValue(2));
8520 // Use a buildpair to merge the two 32-bit values into a 64-bit one.
8521 SDValue Ops[] = { eax, edx };
Owen Anderson825b72b2009-08-11 20:47:22 +00008522 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, Ops, 2));
Duncan Sands1607f052008-12-01 11:39:25 +00008523 Results.push_back(edx.getValue(1));
8524 return;
8525 }
Dan Gohman0b1d4a72008-12-23 21:37:04 +00008526 case ISD::ATOMIC_CMP_SWAP: {
Owen Andersone50ed302009-08-10 22:56:29 +00008527 EVT T = N->getValueType(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00008528 assert (T == MVT::i64 && "Only know how to expand i64 Cmp and Swap");
Duncan Sands1607f052008-12-01 11:39:25 +00008529 SDValue cpInL, cpInH;
Owen Anderson825b72b2009-08-11 20:47:22 +00008530 cpInL = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(2),
8531 DAG.getConstant(0, MVT::i32));
8532 cpInH = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(2),
8533 DAG.getConstant(1, MVT::i32));
Dale Johannesendd64c412009-02-04 00:33:20 +00008534 cpInL = DAG.getCopyToReg(N->getOperand(0), dl, X86::EAX, cpInL, SDValue());
8535 cpInH = DAG.getCopyToReg(cpInL.getValue(0), dl, X86::EDX, cpInH,
Duncan Sands1607f052008-12-01 11:39:25 +00008536 cpInL.getValue(1));
8537 SDValue swapInL, swapInH;
Owen Anderson825b72b2009-08-11 20:47:22 +00008538 swapInL = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(3),
8539 DAG.getConstant(0, MVT::i32));
8540 swapInH = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(3),
8541 DAG.getConstant(1, MVT::i32));
Dale Johannesendd64c412009-02-04 00:33:20 +00008542 swapInL = DAG.getCopyToReg(cpInH.getValue(0), dl, X86::EBX, swapInL,
Duncan Sands1607f052008-12-01 11:39:25 +00008543 cpInH.getValue(1));
Dale Johannesendd64c412009-02-04 00:33:20 +00008544 swapInH = DAG.getCopyToReg(swapInL.getValue(0), dl, X86::ECX, swapInH,
Duncan Sands1607f052008-12-01 11:39:25 +00008545 swapInL.getValue(1));
8546 SDValue Ops[] = { swapInH.getValue(0),
8547 N->getOperand(1),
8548 swapInH.getValue(1) };
Owen Anderson825b72b2009-08-11 20:47:22 +00008549 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008550 SDValue Result = DAG.getNode(X86ISD::LCMPXCHG8_DAG, dl, Tys, Ops, 3);
Dale Johannesendd64c412009-02-04 00:33:20 +00008551 SDValue cpOutL = DAG.getCopyFromReg(Result.getValue(0), dl, X86::EAX,
Owen Anderson825b72b2009-08-11 20:47:22 +00008552 MVT::i32, Result.getValue(1));
Dale Johannesendd64c412009-02-04 00:33:20 +00008553 SDValue cpOutH = DAG.getCopyFromReg(cpOutL.getValue(1), dl, X86::EDX,
Owen Anderson825b72b2009-08-11 20:47:22 +00008554 MVT::i32, cpOutL.getValue(2));
Duncan Sands1607f052008-12-01 11:39:25 +00008555 SDValue OpsF[] = { cpOutL.getValue(0), cpOutH.getValue(0)};
Owen Anderson825b72b2009-08-11 20:47:22 +00008556 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, OpsF, 2));
Duncan Sands1607f052008-12-01 11:39:25 +00008557 Results.push_back(cpOutH.getValue(1));
8558 return;
8559 }
Dan Gohman0b1d4a72008-12-23 21:37:04 +00008560 case ISD::ATOMIC_LOAD_ADD:
Duncan Sands1607f052008-12-01 11:39:25 +00008561 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMADD64_DAG);
8562 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00008563 case ISD::ATOMIC_LOAD_AND:
Duncan Sands1607f052008-12-01 11:39:25 +00008564 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMAND64_DAG);
8565 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00008566 case ISD::ATOMIC_LOAD_NAND:
Duncan Sands1607f052008-12-01 11:39:25 +00008567 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMNAND64_DAG);
8568 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00008569 case ISD::ATOMIC_LOAD_OR:
Duncan Sands1607f052008-12-01 11:39:25 +00008570 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMOR64_DAG);
8571 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00008572 case ISD::ATOMIC_LOAD_SUB:
Duncan Sands1607f052008-12-01 11:39:25 +00008573 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMSUB64_DAG);
8574 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00008575 case ISD::ATOMIC_LOAD_XOR:
Duncan Sands1607f052008-12-01 11:39:25 +00008576 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMXOR64_DAG);
8577 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00008578 case ISD::ATOMIC_SWAP:
Duncan Sands1607f052008-12-01 11:39:25 +00008579 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMSWAP64_DAG);
8580 return;
Chris Lattner27a6c732007-11-24 07:07:01 +00008581 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00008582}
8583
Evan Cheng72261582005-12-20 06:22:03 +00008584const char *X86TargetLowering::getTargetNodeName(unsigned Opcode) const {
8585 switch (Opcode) {
8586 default: return NULL;
Evan Cheng18efe262007-12-14 02:13:44 +00008587 case X86ISD::BSF: return "X86ISD::BSF";
8588 case X86ISD::BSR: return "X86ISD::BSR";
Evan Chenge3413162006-01-09 18:33:28 +00008589 case X86ISD::SHLD: return "X86ISD::SHLD";
8590 case X86ISD::SHRD: return "X86ISD::SHRD";
Evan Chengef6ffb12006-01-31 03:14:29 +00008591 case X86ISD::FAND: return "X86ISD::FAND";
Evan Cheng68c47cb2007-01-05 07:55:56 +00008592 case X86ISD::FOR: return "X86ISD::FOR";
Evan Cheng223547a2006-01-31 22:28:30 +00008593 case X86ISD::FXOR: return "X86ISD::FXOR";
Evan Cheng68c47cb2007-01-05 07:55:56 +00008594 case X86ISD::FSRL: return "X86ISD::FSRL";
Evan Chenga3195e82006-01-12 22:54:21 +00008595 case X86ISD::FILD: return "X86ISD::FILD";
Evan Chenge3de85b2006-02-04 02:20:30 +00008596 case X86ISD::FILD_FLAG: return "X86ISD::FILD_FLAG";
Evan Cheng72261582005-12-20 06:22:03 +00008597 case X86ISD::FP_TO_INT16_IN_MEM: return "X86ISD::FP_TO_INT16_IN_MEM";
8598 case X86ISD::FP_TO_INT32_IN_MEM: return "X86ISD::FP_TO_INT32_IN_MEM";
8599 case X86ISD::FP_TO_INT64_IN_MEM: return "X86ISD::FP_TO_INT64_IN_MEM";
Evan Chengb077b842005-12-21 02:39:21 +00008600 case X86ISD::FLD: return "X86ISD::FLD";
Evan Chengd90eb7f2006-01-05 00:27:02 +00008601 case X86ISD::FST: return "X86ISD::FST";
Evan Cheng72261582005-12-20 06:22:03 +00008602 case X86ISD::CALL: return "X86ISD::CALL";
Evan Cheng72261582005-12-20 06:22:03 +00008603 case X86ISD::RDTSC_DAG: return "X86ISD::RDTSC_DAG";
Dan Gohmanc7a37d42008-12-23 22:45:23 +00008604 case X86ISD::BT: return "X86ISD::BT";
Evan Cheng72261582005-12-20 06:22:03 +00008605 case X86ISD::CMP: return "X86ISD::CMP";
Evan Cheng6be2c582006-04-05 23:38:46 +00008606 case X86ISD::COMI: return "X86ISD::COMI";
8607 case X86ISD::UCOMI: return "X86ISD::UCOMI";
Evan Chengd5781fc2005-12-21 20:21:51 +00008608 case X86ISD::SETCC: return "X86ISD::SETCC";
Evan Chengad9c0a32009-12-15 00:53:42 +00008609 case X86ISD::SETCC_CARRY: return "X86ISD::SETCC_CARRY";
Evan Cheng72261582005-12-20 06:22:03 +00008610 case X86ISD::CMOV: return "X86ISD::CMOV";
8611 case X86ISD::BRCOND: return "X86ISD::BRCOND";
Evan Chengb077b842005-12-21 02:39:21 +00008612 case X86ISD::RET_FLAG: return "X86ISD::RET_FLAG";
Evan Cheng8df346b2006-03-04 01:12:00 +00008613 case X86ISD::REP_STOS: return "X86ISD::REP_STOS";
8614 case X86ISD::REP_MOVS: return "X86ISD::REP_MOVS";
Evan Cheng7ccced62006-02-18 00:15:05 +00008615 case X86ISD::GlobalBaseReg: return "X86ISD::GlobalBaseReg";
Evan Cheng020d2e82006-02-23 20:41:18 +00008616 case X86ISD::Wrapper: return "X86ISD::Wrapper";
Chris Lattner18c59872009-06-27 04:16:01 +00008617 case X86ISD::WrapperRIP: return "X86ISD::WrapperRIP";
Nate Begeman14d12ca2008-02-11 04:19:36 +00008618 case X86ISD::PEXTRB: return "X86ISD::PEXTRB";
Evan Chengb067a1e2006-03-31 19:22:53 +00008619 case X86ISD::PEXTRW: return "X86ISD::PEXTRW";
Nate Begeman14d12ca2008-02-11 04:19:36 +00008620 case X86ISD::INSERTPS: return "X86ISD::INSERTPS";
8621 case X86ISD::PINSRB: return "X86ISD::PINSRB";
Evan Cheng653159f2006-03-31 21:55:24 +00008622 case X86ISD::PINSRW: return "X86ISD::PINSRW";
Chris Lattner8f2b4cc2010-02-23 02:07:48 +00008623 case X86ISD::MMX_PINSRW: return "X86ISD::MMX_PINSRW";
Nate Begemanb9a47b82009-02-23 08:49:38 +00008624 case X86ISD::PSHUFB: return "X86ISD::PSHUFB";
Evan Cheng8ca29322006-11-10 21:43:37 +00008625 case X86ISD::FMAX: return "X86ISD::FMAX";
8626 case X86ISD::FMIN: return "X86ISD::FMIN";
Dan Gohman20382522007-07-10 00:05:58 +00008627 case X86ISD::FRSQRT: return "X86ISD::FRSQRT";
8628 case X86ISD::FRCP: return "X86ISD::FRCP";
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00008629 case X86ISD::TLSADDR: return "X86ISD::TLSADDR";
Eric Christopher30ef0e52010-06-03 04:07:48 +00008630 case X86ISD::TLSCALL: return "X86ISD::TLSCALL";
Rafael Espindola094fad32009-04-08 21:14:34 +00008631 case X86ISD::SegmentBaseAddress: return "X86ISD::SegmentBaseAddress";
Anton Korobeynikov2365f512007-07-14 14:06:15 +00008632 case X86ISD::EH_RETURN: return "X86ISD::EH_RETURN";
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00008633 case X86ISD::TC_RETURN: return "X86ISD::TC_RETURN";
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00008634 case X86ISD::FNSTCW16m: return "X86ISD::FNSTCW16m";
Evan Cheng7e2ff772008-05-08 00:57:18 +00008635 case X86ISD::LCMPXCHG_DAG: return "X86ISD::LCMPXCHG_DAG";
8636 case X86ISD::LCMPXCHG8_DAG: return "X86ISD::LCMPXCHG8_DAG";
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008637 case X86ISD::ATOMADD64_DAG: return "X86ISD::ATOMADD64_DAG";
8638 case X86ISD::ATOMSUB64_DAG: return "X86ISD::ATOMSUB64_DAG";
8639 case X86ISD::ATOMOR64_DAG: return "X86ISD::ATOMOR64_DAG";
8640 case X86ISD::ATOMXOR64_DAG: return "X86ISD::ATOMXOR64_DAG";
8641 case X86ISD::ATOMAND64_DAG: return "X86ISD::ATOMAND64_DAG";
8642 case X86ISD::ATOMNAND64_DAG: return "X86ISD::ATOMNAND64_DAG";
Evan Chengd880b972008-05-09 21:53:03 +00008643 case X86ISD::VZEXT_MOVL: return "X86ISD::VZEXT_MOVL";
8644 case X86ISD::VZEXT_LOAD: return "X86ISD::VZEXT_LOAD";
Evan Chengf26ffe92008-05-29 08:22:04 +00008645 case X86ISD::VSHL: return "X86ISD::VSHL";
8646 case X86ISD::VSRL: return "X86ISD::VSRL";
Nate Begeman30a0de92008-07-17 16:51:19 +00008647 case X86ISD::CMPPD: return "X86ISD::CMPPD";
8648 case X86ISD::CMPPS: return "X86ISD::CMPPS";
8649 case X86ISD::PCMPEQB: return "X86ISD::PCMPEQB";
8650 case X86ISD::PCMPEQW: return "X86ISD::PCMPEQW";
8651 case X86ISD::PCMPEQD: return "X86ISD::PCMPEQD";
8652 case X86ISD::PCMPEQQ: return "X86ISD::PCMPEQQ";
8653 case X86ISD::PCMPGTB: return "X86ISD::PCMPGTB";
8654 case X86ISD::PCMPGTW: return "X86ISD::PCMPGTW";
8655 case X86ISD::PCMPGTD: return "X86ISD::PCMPGTD";
8656 case X86ISD::PCMPGTQ: return "X86ISD::PCMPGTQ";
Bill Wendlingab55ebd2008-12-12 00:56:36 +00008657 case X86ISD::ADD: return "X86ISD::ADD";
8658 case X86ISD::SUB: return "X86ISD::SUB";
Bill Wendlingd350e022008-12-12 21:15:41 +00008659 case X86ISD::SMUL: return "X86ISD::SMUL";
8660 case X86ISD::UMUL: return "X86ISD::UMUL";
Dan Gohman076aee32009-03-04 19:44:21 +00008661 case X86ISD::INC: return "X86ISD::INC";
8662 case X86ISD::DEC: return "X86ISD::DEC";
Dan Gohmane220c4b2009-09-18 19:59:53 +00008663 case X86ISD::OR: return "X86ISD::OR";
8664 case X86ISD::XOR: return "X86ISD::XOR";
8665 case X86ISD::AND: return "X86ISD::AND";
Evan Cheng73f24c92009-03-30 21:36:47 +00008666 case X86ISD::MUL_IMM: return "X86ISD::MUL_IMM";
Eric Christopher71c67532009-07-29 00:28:05 +00008667 case X86ISD::PTEST: return "X86ISD::PTEST";
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00008668 case X86ISD::TESTP: return "X86ISD::TESTP";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +00008669 case X86ISD::PALIGN: return "X86ISD::PALIGN";
8670 case X86ISD::PSHUFD: return "X86ISD::PSHUFD";
8671 case X86ISD::PSHUFHW: return "X86ISD::PSHUFHW";
8672 case X86ISD::PSHUFHW_LD: return "X86ISD::PSHUFHW_LD";
8673 case X86ISD::PSHUFLW: return "X86ISD::PSHUFLW";
8674 case X86ISD::PSHUFLW_LD: return "X86ISD::PSHUFLW_LD";
8675 case X86ISD::SHUFPS: return "X86ISD::SHUFPS";
8676 case X86ISD::SHUFPD: return "X86ISD::SHUFPD";
8677 case X86ISD::MOVLHPS: return "X86ISD::MOVLHPS";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +00008678 case X86ISD::MOVLHPD: return "X86ISD::MOVLHPD";
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00008679 case X86ISD::MOVHLPS: return "X86ISD::MOVHLPS";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +00008680 case X86ISD::MOVHLPD: return "X86ISD::MOVHLPD";
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00008681 case X86ISD::MOVLPS: return "X86ISD::MOVLPS";
8682 case X86ISD::MOVLPD: return "X86ISD::MOVLPD";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +00008683 case X86ISD::MOVDDUP: return "X86ISD::MOVDDUP";
8684 case X86ISD::MOVSHDUP: return "X86ISD::MOVSHDUP";
8685 case X86ISD::MOVSLDUP: return "X86ISD::MOVSLDUP";
8686 case X86ISD::MOVSHDUP_LD: return "X86ISD::MOVSHDUP_LD";
8687 case X86ISD::MOVSLDUP_LD: return "X86ISD::MOVSLDUP_LD";
8688 case X86ISD::MOVSD: return "X86ISD::MOVSD";
8689 case X86ISD::MOVSS: return "X86ISD::MOVSS";
8690 case X86ISD::UNPCKLPS: return "X86ISD::UNPCKLPS";
8691 case X86ISD::UNPCKLPD: return "X86ISD::UNPCKLPD";
8692 case X86ISD::UNPCKHPS: return "X86ISD::UNPCKHPS";
8693 case X86ISD::UNPCKHPD: return "X86ISD::UNPCKHPD";
8694 case X86ISD::PUNPCKLBW: return "X86ISD::PUNPCKLBW";
8695 case X86ISD::PUNPCKLWD: return "X86ISD::PUNPCKLWD";
8696 case X86ISD::PUNPCKLDQ: return "X86ISD::PUNPCKLDQ";
8697 case X86ISD::PUNPCKLQDQ: return "X86ISD::PUNPCKLQDQ";
8698 case X86ISD::PUNPCKHBW: return "X86ISD::PUNPCKHBW";
8699 case X86ISD::PUNPCKHWD: return "X86ISD::PUNPCKHWD";
8700 case X86ISD::PUNPCKHDQ: return "X86ISD::PUNPCKHDQ";
8701 case X86ISD::PUNPCKHQDQ: return "X86ISD::PUNPCKHQDQ";
Dan Gohmand6708ea2009-08-15 01:38:56 +00008702 case X86ISD::VASTART_SAVE_XMM_REGS: return "X86ISD::VASTART_SAVE_XMM_REGS";
Anton Korobeynikov043f3c22010-03-06 19:32:29 +00008703 case X86ISD::MINGW_ALLOCA: return "X86ISD::MINGW_ALLOCA";
Evan Cheng72261582005-12-20 06:22:03 +00008704 }
8705}
Evan Cheng3a03ebb2005-12-21 23:05:39 +00008706
Chris Lattnerc9addb72007-03-30 23:15:24 +00008707// isLegalAddressingMode - Return true if the addressing mode represented
8708// by AM is legal for this target, for a load/store of the specified type.
Scott Michelfdc40a02009-02-17 22:15:04 +00008709bool X86TargetLowering::isLegalAddressingMode(const AddrMode &AM,
Chris Lattnerc9addb72007-03-30 23:15:24 +00008710 const Type *Ty) const {
8711 // X86 supports extremely general addressing modes.
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00008712 CodeModel::Model M = getTargetMachine().getCodeModel();
Dan Gohman92b651f2010-08-24 15:55:12 +00008713 Reloc::Model R = getTargetMachine().getRelocationModel();
Scott Michelfdc40a02009-02-17 22:15:04 +00008714
Chris Lattnerc9addb72007-03-30 23:15:24 +00008715 // X86 allows a sign-extended 32-bit immediate field as a displacement.
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00008716 if (!X86::isOffsetSuitableForCodeModel(AM.BaseOffs, M, AM.BaseGV != NULL))
Chris Lattnerc9addb72007-03-30 23:15:24 +00008717 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00008718
Chris Lattnerc9addb72007-03-30 23:15:24 +00008719 if (AM.BaseGV) {
Chris Lattnerdfed4132009-07-10 07:38:24 +00008720 unsigned GVFlags =
8721 Subtarget->ClassifyGlobalReference(AM.BaseGV, getTargetMachine());
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00008722
Chris Lattnerdfed4132009-07-10 07:38:24 +00008723 // If a reference to this global requires an extra load, we can't fold it.
8724 if (isGlobalStubReference(GVFlags))
Chris Lattnerc9addb72007-03-30 23:15:24 +00008725 return false;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00008726
Chris Lattnerdfed4132009-07-10 07:38:24 +00008727 // If BaseGV requires a register for the PIC base, we cannot also have a
8728 // BaseReg specified.
8729 if (AM.HasBaseReg && isGlobalRelativeToPICBase(GVFlags))
Dale Johannesen203af582008-12-05 21:47:27 +00008730 return false;
Evan Cheng52787842007-08-01 23:46:47 +00008731
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00008732 // If lower 4G is not available, then we must use rip-relative addressing.
Dan Gohman92b651f2010-08-24 15:55:12 +00008733 if ((M != CodeModel::Small || R != Reloc::Static) &&
8734 Subtarget->is64Bit() && (AM.BaseOffs || AM.Scale > 1))
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00008735 return false;
Chris Lattnerc9addb72007-03-30 23:15:24 +00008736 }
Scott Michelfdc40a02009-02-17 22:15:04 +00008737
Chris Lattnerc9addb72007-03-30 23:15:24 +00008738 switch (AM.Scale) {
8739 case 0:
8740 case 1:
8741 case 2:
8742 case 4:
8743 case 8:
8744 // These scales always work.
8745 break;
8746 case 3:
8747 case 5:
8748 case 9:
8749 // These scales are formed with basereg+scalereg. Only accept if there is
8750 // no basereg yet.
8751 if (AM.HasBaseReg)
8752 return false;
8753 break;
8754 default: // Other stuff never works.
8755 return false;
8756 }
Scott Michelfdc40a02009-02-17 22:15:04 +00008757
Chris Lattnerc9addb72007-03-30 23:15:24 +00008758 return true;
8759}
8760
8761
Evan Cheng2bd122c2007-10-26 01:56:11 +00008762bool X86TargetLowering::isTruncateFree(const Type *Ty1, const Type *Ty2) const {
Duncan Sandsb0bc6c32010-02-15 16:12:20 +00008763 if (!Ty1->isIntegerTy() || !Ty2->isIntegerTy())
Evan Cheng2bd122c2007-10-26 01:56:11 +00008764 return false;
Evan Chenge127a732007-10-29 07:57:50 +00008765 unsigned NumBits1 = Ty1->getPrimitiveSizeInBits();
8766 unsigned NumBits2 = Ty2->getPrimitiveSizeInBits();
Evan Cheng260e07e2008-03-20 02:18:41 +00008767 if (NumBits1 <= NumBits2)
Evan Chenge127a732007-10-29 07:57:50 +00008768 return false;
Dan Gohman377fbc02010-02-25 03:04:36 +00008769 return true;
Evan Cheng2bd122c2007-10-26 01:56:11 +00008770}
8771
Owen Andersone50ed302009-08-10 22:56:29 +00008772bool X86TargetLowering::isTruncateFree(EVT VT1, EVT VT2) const {
Duncan Sands83ec4b62008-06-06 12:08:01 +00008773 if (!VT1.isInteger() || !VT2.isInteger())
Evan Cheng3c3ddb32007-10-29 19:58:20 +00008774 return false;
Duncan Sands83ec4b62008-06-06 12:08:01 +00008775 unsigned NumBits1 = VT1.getSizeInBits();
8776 unsigned NumBits2 = VT2.getSizeInBits();
Evan Cheng260e07e2008-03-20 02:18:41 +00008777 if (NumBits1 <= NumBits2)
Evan Cheng3c3ddb32007-10-29 19:58:20 +00008778 return false;
Dan Gohman377fbc02010-02-25 03:04:36 +00008779 return true;
Evan Cheng3c3ddb32007-10-29 19:58:20 +00008780}
Evan Cheng2bd122c2007-10-26 01:56:11 +00008781
Dan Gohman97121ba2009-04-08 00:15:30 +00008782bool X86TargetLowering::isZExtFree(const Type *Ty1, const Type *Ty2) const {
Dan Gohman349ba492009-04-09 02:06:09 +00008783 // x86-64 implicitly zero-extends 32-bit results in 64-bit registers.
Duncan Sandsb0bc6c32010-02-15 16:12:20 +00008784 return Ty1->isIntegerTy(32) && Ty2->isIntegerTy(64) && Subtarget->is64Bit();
Dan Gohman97121ba2009-04-08 00:15:30 +00008785}
8786
Owen Andersone50ed302009-08-10 22:56:29 +00008787bool X86TargetLowering::isZExtFree(EVT VT1, EVT VT2) const {
Dan Gohman349ba492009-04-09 02:06:09 +00008788 // x86-64 implicitly zero-extends 32-bit results in 64-bit registers.
Owen Anderson825b72b2009-08-11 20:47:22 +00008789 return VT1 == MVT::i32 && VT2 == MVT::i64 && Subtarget->is64Bit();
Dan Gohman97121ba2009-04-08 00:15:30 +00008790}
8791
Owen Andersone50ed302009-08-10 22:56:29 +00008792bool X86TargetLowering::isNarrowingProfitable(EVT VT1, EVT VT2) const {
Evan Cheng8b944d32009-05-28 00:35:15 +00008793 // i16 instructions are longer (0x66 prefix) and potentially slower.
Owen Anderson825b72b2009-08-11 20:47:22 +00008794 return !(VT1 == MVT::i32 && VT2 == MVT::i16);
Evan Cheng8b944d32009-05-28 00:35:15 +00008795}
8796
Evan Cheng60c07e12006-07-05 22:17:51 +00008797/// isShuffleMaskLegal - Targets can use this to indicate that they only
8798/// support *some* VECTOR_SHUFFLE operations, those with specific masks.
8799/// By default, if a target supports the VECTOR_SHUFFLE node, all mask values
8800/// are assumed to be legal.
8801bool
Eric Christopherfd179292009-08-27 18:07:15 +00008802X86TargetLowering::isShuffleMaskLegal(const SmallVectorImpl<int> &M,
Owen Andersone50ed302009-08-10 22:56:29 +00008803 EVT VT) const {
Eric Christophercff6f852010-04-15 01:40:20 +00008804 // Very little shuffling can be done for 64-bit vectors right now.
Nate Begeman9008ca62009-04-27 18:41:29 +00008805 if (VT.getSizeInBits() == 64)
Eric Christophercff6f852010-04-15 01:40:20 +00008806 return isPALIGNRMask(M, VT, Subtarget->hasSSSE3());
Nate Begeman9008ca62009-04-27 18:41:29 +00008807
Nate Begemana09008b2009-10-19 02:17:23 +00008808 // FIXME: pshufb, blends, shifts.
Nate Begeman9008ca62009-04-27 18:41:29 +00008809 return (VT.getVectorNumElements() == 2 ||
8810 ShuffleVectorSDNode::isSplatMask(&M[0], VT) ||
8811 isMOVLMask(M, VT) ||
8812 isSHUFPMask(M, VT) ||
8813 isPSHUFDMask(M, VT) ||
8814 isPSHUFHWMask(M, VT) ||
8815 isPSHUFLWMask(M, VT) ||
Nate Begemana09008b2009-10-19 02:17:23 +00008816 isPALIGNRMask(M, VT, Subtarget->hasSSSE3()) ||
Nate Begeman9008ca62009-04-27 18:41:29 +00008817 isUNPCKLMask(M, VT) ||
8818 isUNPCKHMask(M, VT) ||
8819 isUNPCKL_v_undef_Mask(M, VT) ||
8820 isUNPCKH_v_undef_Mask(M, VT));
Evan Cheng60c07e12006-07-05 22:17:51 +00008821}
8822
Dan Gohman7d8143f2008-04-09 20:09:42 +00008823bool
Nate Begeman5a5ca152009-04-29 05:20:52 +00008824X86TargetLowering::isVectorClearMaskLegal(const SmallVectorImpl<int> &Mask,
Owen Andersone50ed302009-08-10 22:56:29 +00008825 EVT VT) const {
Nate Begeman9008ca62009-04-27 18:41:29 +00008826 unsigned NumElts = VT.getVectorNumElements();
8827 // FIXME: This collection of masks seems suspect.
8828 if (NumElts == 2)
8829 return true;
8830 if (NumElts == 4 && VT.getSizeInBits() == 128) {
8831 return (isMOVLMask(Mask, VT) ||
8832 isCommutedMOVLMask(Mask, VT, true) ||
8833 isSHUFPMask(Mask, VT) ||
8834 isCommutedSHUFPMask(Mask, VT));
Evan Cheng60c07e12006-07-05 22:17:51 +00008835 }
8836 return false;
8837}
8838
8839//===----------------------------------------------------------------------===//
8840// X86 Scheduler Hooks
8841//===----------------------------------------------------------------------===//
8842
Mon P Wang63307c32008-05-05 19:05:59 +00008843// private utility function
8844MachineBasicBlock *
8845X86TargetLowering::EmitAtomicBitwiseWithCustomInserter(MachineInstr *bInstr,
8846 MachineBasicBlock *MBB,
8847 unsigned regOpc,
Andrew Lenharth507a58a2008-06-14 05:48:15 +00008848 unsigned immOpc,
Dale Johannesen140be2d2008-08-19 18:47:28 +00008849 unsigned LoadOpc,
8850 unsigned CXchgOpc,
Dale Johannesen140be2d2008-08-19 18:47:28 +00008851 unsigned notOpc,
8852 unsigned EAXreg,
8853 TargetRegisterClass *RC,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00008854 bool invSrc) const {
Mon P Wang63307c32008-05-05 19:05:59 +00008855 // For the atomic bitwise operator, we generate
8856 // thisMBB:
8857 // newMBB:
Mon P Wangab3e7472008-05-05 22:56:23 +00008858 // ld t1 = [bitinstr.addr]
8859 // op t2 = t1, [bitinstr.val]
8860 // mov EAX = t1
Mon P Wang63307c32008-05-05 19:05:59 +00008861 // lcs dest = [bitinstr.addr], t2 [EAX is implicit]
8862 // bz newMBB
8863 // fallthrough -->nextMBB
8864 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
8865 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +00008866 MachineFunction::iterator MBBIter = MBB;
Mon P Wang63307c32008-05-05 19:05:59 +00008867 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +00008868
Mon P Wang63307c32008-05-05 19:05:59 +00008869 /// First build the CFG
8870 MachineFunction *F = MBB->getParent();
8871 MachineBasicBlock *thisMBB = MBB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +00008872 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
8873 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
8874 F->insert(MBBIter, newMBB);
8875 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008876
Dan Gohman14152b42010-07-06 20:24:04 +00008877 // Transfer the remainder of thisMBB and its successor edges to nextMBB.
8878 nextMBB->splice(nextMBB->begin(), thisMBB,
8879 llvm::next(MachineBasicBlock::iterator(bInstr)),
8880 thisMBB->end());
8881 nextMBB->transferSuccessorsAndUpdatePHIs(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008882
Mon P Wang63307c32008-05-05 19:05:59 +00008883 // Update thisMBB to fall through to newMBB
8884 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008885
Mon P Wang63307c32008-05-05 19:05:59 +00008886 // newMBB jumps to itself and fall through to nextMBB
8887 newMBB->addSuccessor(nextMBB);
8888 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008889
Mon P Wang63307c32008-05-05 19:05:59 +00008890 // Insert instructions into newMBB based on incoming instruction
Chris Lattnerac0ed5d2010-07-08 22:41:28 +00008891 assert(bInstr->getNumOperands() < X86::AddrNumOperands + 4 &&
Bill Wendling51b16f42009-05-30 01:09:53 +00008892 "unexpected number of operands");
Dale Johannesene4d209d2009-02-03 20:21:25 +00008893 DebugLoc dl = bInstr->getDebugLoc();
Mon P Wang63307c32008-05-05 19:05:59 +00008894 MachineOperand& destOper = bInstr->getOperand(0);
Chris Lattnerac0ed5d2010-07-08 22:41:28 +00008895 MachineOperand* argOpers[2 + X86::AddrNumOperands];
Mon P Wang63307c32008-05-05 19:05:59 +00008896 int numArgs = bInstr->getNumOperands() - 1;
8897 for (int i=0; i < numArgs; ++i)
8898 argOpers[i] = &bInstr->getOperand(i+1);
8899
8900 // x86 address has 4 operands: base, index, scale, and displacement
Chris Lattnerac0ed5d2010-07-08 22:41:28 +00008901 int lastAddrIndx = X86::AddrNumOperands - 1; // [0,3]
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008902 int valArgIndx = lastAddrIndx + 1;
Scott Michelfdc40a02009-02-17 22:15:04 +00008903
Dale Johannesen140be2d2008-08-19 18:47:28 +00008904 unsigned t1 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008905 MachineInstrBuilder MIB = BuildMI(newMBB, dl, TII->get(LoadOpc), t1);
Mon P Wang63307c32008-05-05 19:05:59 +00008906 for (int i=0; i <= lastAddrIndx; ++i)
8907 (*MIB).addOperand(*argOpers[i]);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00008908
Dale Johannesen140be2d2008-08-19 18:47:28 +00008909 unsigned tt = F->getRegInfo().createVirtualRegister(RC);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00008910 if (invSrc) {
Dale Johannesene4d209d2009-02-03 20:21:25 +00008911 MIB = BuildMI(newMBB, dl, TII->get(notOpc), tt).addReg(t1);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00008912 }
Scott Michelfdc40a02009-02-17 22:15:04 +00008913 else
Andrew Lenharth507a58a2008-06-14 05:48:15 +00008914 tt = t1;
8915
Dale Johannesen140be2d2008-08-19 18:47:28 +00008916 unsigned t2 = F->getRegInfo().createVirtualRegister(RC);
Dan Gohmand735b802008-10-03 15:45:36 +00008917 assert((argOpers[valArgIndx]->isReg() ||
8918 argOpers[valArgIndx]->isImm()) &&
Dan Gohman014278e2008-09-13 17:58:21 +00008919 "invalid operand");
Dan Gohmand735b802008-10-03 15:45:36 +00008920 if (argOpers[valArgIndx]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +00008921 MIB = BuildMI(newMBB, dl, TII->get(regOpc), t2);
Mon P Wang63307c32008-05-05 19:05:59 +00008922 else
Dale Johannesene4d209d2009-02-03 20:21:25 +00008923 MIB = BuildMI(newMBB, dl, TII->get(immOpc), t2);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00008924 MIB.addReg(tt);
Mon P Wang63307c32008-05-05 19:05:59 +00008925 (*MIB).addOperand(*argOpers[valArgIndx]);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00008926
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00008927 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), EAXreg);
Mon P Wangab3e7472008-05-05 22:56:23 +00008928 MIB.addReg(t1);
Scott Michelfdc40a02009-02-17 22:15:04 +00008929
Dale Johannesene4d209d2009-02-03 20:21:25 +00008930 MIB = BuildMI(newMBB, dl, TII->get(CXchgOpc));
Mon P Wang63307c32008-05-05 19:05:59 +00008931 for (int i=0; i <= lastAddrIndx; ++i)
8932 (*MIB).addOperand(*argOpers[i]);
8933 MIB.addReg(t2);
Mon P Wangf5952662008-07-17 04:54:06 +00008934 assert(bInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +00008935 (*MIB).setMemRefs(bInstr->memoperands_begin(),
8936 bInstr->memoperands_end());
Mon P Wangf5952662008-07-17 04:54:06 +00008937
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00008938 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), destOper.getReg());
Dale Johannesen140be2d2008-08-19 18:47:28 +00008939 MIB.addReg(EAXreg);
Scott Michelfdc40a02009-02-17 22:15:04 +00008940
Mon P Wang63307c32008-05-05 19:05:59 +00008941 // insert branch
Chris Lattnerbd13fb62010-02-11 19:25:55 +00008942 BuildMI(newMBB, dl, TII->get(X86::JNE_4)).addMBB(newMBB);
Mon P Wang63307c32008-05-05 19:05:59 +00008943
Dan Gohman14152b42010-07-06 20:24:04 +00008944 bInstr->eraseFromParent(); // The pseudo instruction is gone now.
Mon P Wang63307c32008-05-05 19:05:59 +00008945 return nextMBB;
8946}
8947
Dale Johannesen1b54c7f2008-10-03 19:41:08 +00008948// private utility function: 64 bit atomics on 32 bit host.
Mon P Wang63307c32008-05-05 19:05:59 +00008949MachineBasicBlock *
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008950X86TargetLowering::EmitAtomicBit6432WithCustomInserter(MachineInstr *bInstr,
8951 MachineBasicBlock *MBB,
8952 unsigned regOpcL,
8953 unsigned regOpcH,
8954 unsigned immOpcL,
8955 unsigned immOpcH,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00008956 bool invSrc) const {
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008957 // For the atomic bitwise operator, we generate
8958 // thisMBB (instructions are in pairs, except cmpxchg8b)
8959 // ld t1,t2 = [bitinstr.addr]
8960 // newMBB:
8961 // out1, out2 = phi (thisMBB, t1/t2) (newMBB, t3/t4)
8962 // op t5, t6 <- out1, out2, [bitinstr.val]
Dale Johannesen880ae362008-10-03 22:25:52 +00008963 // (for SWAP, substitute: mov t5, t6 <- [bitinstr.val])
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008964 // mov ECX, EBX <- t5, t6
8965 // mov EAX, EDX <- t1, t2
8966 // cmpxchg8b [bitinstr.addr] [EAX, EDX, EBX, ECX implicit]
8967 // mov t3, t4 <- EAX, EDX
8968 // bz newMBB
8969 // result in out1, out2
8970 // fallthrough -->nextMBB
8971
8972 const TargetRegisterClass *RC = X86::GR32RegisterClass;
8973 const unsigned LoadOpc = X86::MOV32rm;
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008974 const unsigned NotOpc = X86::NOT32r;
8975 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
8976 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
8977 MachineFunction::iterator MBBIter = MBB;
8978 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +00008979
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008980 /// First build the CFG
8981 MachineFunction *F = MBB->getParent();
8982 MachineBasicBlock *thisMBB = MBB;
8983 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
8984 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
8985 F->insert(MBBIter, newMBB);
8986 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008987
Dan Gohman14152b42010-07-06 20:24:04 +00008988 // Transfer the remainder of thisMBB and its successor edges to nextMBB.
8989 nextMBB->splice(nextMBB->begin(), thisMBB,
8990 llvm::next(MachineBasicBlock::iterator(bInstr)),
8991 thisMBB->end());
8992 nextMBB->transferSuccessorsAndUpdatePHIs(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008993
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008994 // Update thisMBB to fall through to newMBB
8995 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008996
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008997 // newMBB jumps to itself and fall through to nextMBB
8998 newMBB->addSuccessor(nextMBB);
8999 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00009000
Dale Johannesene4d209d2009-02-03 20:21:25 +00009001 DebugLoc dl = bInstr->getDebugLoc();
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009002 // Insert instructions into newMBB based on incoming instruction
9003 // There are 8 "real" operands plus 9 implicit def/uses, ignored here.
Chris Lattnerac0ed5d2010-07-08 22:41:28 +00009004 assert(bInstr->getNumOperands() < X86::AddrNumOperands + 14 &&
Bill Wendling51b16f42009-05-30 01:09:53 +00009005 "unexpected number of operands");
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009006 MachineOperand& dest1Oper = bInstr->getOperand(0);
9007 MachineOperand& dest2Oper = bInstr->getOperand(1);
Chris Lattnerac0ed5d2010-07-08 22:41:28 +00009008 MachineOperand* argOpers[2 + X86::AddrNumOperands];
9009 for (int i=0; i < 2 + X86::AddrNumOperands; ++i) {
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009010 argOpers[i] = &bInstr->getOperand(i+2);
9011
Dan Gohman71ea4e52010-05-14 21:01:44 +00009012 // We use some of the operands multiple times, so conservatively just
9013 // clear any kill flags that might be present.
9014 if (argOpers[i]->isReg() && argOpers[i]->isUse())
9015 argOpers[i]->setIsKill(false);
9016 }
9017
Evan Chengad5b52f2010-01-08 19:14:57 +00009018 // x86 address has 5 operands: base, index, scale, displacement, and segment.
Chris Lattnerac0ed5d2010-07-08 22:41:28 +00009019 int lastAddrIndx = X86::AddrNumOperands - 1; // [0,3]
Scott Michelfdc40a02009-02-17 22:15:04 +00009020
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009021 unsigned t1 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +00009022 MachineInstrBuilder MIB = BuildMI(thisMBB, dl, TII->get(LoadOpc), t1);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009023 for (int i=0; i <= lastAddrIndx; ++i)
9024 (*MIB).addOperand(*argOpers[i]);
9025 unsigned t2 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +00009026 MIB = BuildMI(thisMBB, dl, TII->get(LoadOpc), t2);
Dale Johannesen880ae362008-10-03 22:25:52 +00009027 // add 4 to displacement.
Rafael Espindola094fad32009-04-08 21:14:34 +00009028 for (int i=0; i <= lastAddrIndx-2; ++i)
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009029 (*MIB).addOperand(*argOpers[i]);
Dale Johannesen880ae362008-10-03 22:25:52 +00009030 MachineOperand newOp3 = *(argOpers[3]);
9031 if (newOp3.isImm())
9032 newOp3.setImm(newOp3.getImm()+4);
9033 else
9034 newOp3.setOffset(newOp3.getOffset()+4);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009035 (*MIB).addOperand(newOp3);
Rafael Espindola094fad32009-04-08 21:14:34 +00009036 (*MIB).addOperand(*argOpers[lastAddrIndx]);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009037
9038 // t3/4 are defined later, at the bottom of the loop
9039 unsigned t3 = F->getRegInfo().createVirtualRegister(RC);
9040 unsigned t4 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +00009041 BuildMI(newMBB, dl, TII->get(X86::PHI), dest1Oper.getReg())
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009042 .addReg(t1).addMBB(thisMBB).addReg(t3).addMBB(newMBB);
Dale Johannesene4d209d2009-02-03 20:21:25 +00009043 BuildMI(newMBB, dl, TII->get(X86::PHI), dest2Oper.getReg())
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009044 .addReg(t2).addMBB(thisMBB).addReg(t4).addMBB(newMBB);
9045
Evan Cheng306b4ca2010-01-08 23:41:50 +00009046 // The subsequent operations should be using the destination registers of
9047 //the PHI instructions.
Scott Michelfdc40a02009-02-17 22:15:04 +00009048 if (invSrc) {
Evan Cheng306b4ca2010-01-08 23:41:50 +00009049 t1 = F->getRegInfo().createVirtualRegister(RC);
9050 t2 = F->getRegInfo().createVirtualRegister(RC);
9051 MIB = BuildMI(newMBB, dl, TII->get(NotOpc), t1).addReg(dest1Oper.getReg());
9052 MIB = BuildMI(newMBB, dl, TII->get(NotOpc), t2).addReg(dest2Oper.getReg());
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009053 } else {
Evan Cheng306b4ca2010-01-08 23:41:50 +00009054 t1 = dest1Oper.getReg();
9055 t2 = dest2Oper.getReg();
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009056 }
9057
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00009058 int valArgIndx = lastAddrIndx + 1;
9059 assert((argOpers[valArgIndx]->isReg() ||
Bill Wendling51b16f42009-05-30 01:09:53 +00009060 argOpers[valArgIndx]->isImm()) &&
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009061 "invalid operand");
9062 unsigned t5 = F->getRegInfo().createVirtualRegister(RC);
9063 unsigned t6 = F->getRegInfo().createVirtualRegister(RC);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00009064 if (argOpers[valArgIndx]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +00009065 MIB = BuildMI(newMBB, dl, TII->get(regOpcL), t5);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009066 else
Dale Johannesene4d209d2009-02-03 20:21:25 +00009067 MIB = BuildMI(newMBB, dl, TII->get(immOpcL), t5);
Dale Johannesen880ae362008-10-03 22:25:52 +00009068 if (regOpcL != X86::MOV32rr)
Evan Cheng306b4ca2010-01-08 23:41:50 +00009069 MIB.addReg(t1);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00009070 (*MIB).addOperand(*argOpers[valArgIndx]);
9071 assert(argOpers[valArgIndx + 1]->isReg() ==
Bill Wendling51b16f42009-05-30 01:09:53 +00009072 argOpers[valArgIndx]->isReg());
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00009073 assert(argOpers[valArgIndx + 1]->isImm() ==
Bill Wendling51b16f42009-05-30 01:09:53 +00009074 argOpers[valArgIndx]->isImm());
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00009075 if (argOpers[valArgIndx + 1]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +00009076 MIB = BuildMI(newMBB, dl, TII->get(regOpcH), t6);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009077 else
Dale Johannesene4d209d2009-02-03 20:21:25 +00009078 MIB = BuildMI(newMBB, dl, TII->get(immOpcH), t6);
Dale Johannesen880ae362008-10-03 22:25:52 +00009079 if (regOpcH != X86::MOV32rr)
Evan Cheng306b4ca2010-01-08 23:41:50 +00009080 MIB.addReg(t2);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00009081 (*MIB).addOperand(*argOpers[valArgIndx + 1]);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009082
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00009083 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::EAX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009084 MIB.addReg(t1);
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00009085 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::EDX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009086 MIB.addReg(t2);
9087
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00009088 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::EBX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009089 MIB.addReg(t5);
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00009090 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::ECX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009091 MIB.addReg(t6);
Scott Michelfdc40a02009-02-17 22:15:04 +00009092
Dale Johannesene4d209d2009-02-03 20:21:25 +00009093 MIB = BuildMI(newMBB, dl, TII->get(X86::LCMPXCHG8B));
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009094 for (int i=0; i <= lastAddrIndx; ++i)
9095 (*MIB).addOperand(*argOpers[i]);
9096
9097 assert(bInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +00009098 (*MIB).setMemRefs(bInstr->memoperands_begin(),
9099 bInstr->memoperands_end());
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009100
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00009101 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), t3);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009102 MIB.addReg(X86::EAX);
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00009103 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), t4);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009104 MIB.addReg(X86::EDX);
Scott Michelfdc40a02009-02-17 22:15:04 +00009105
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009106 // insert branch
Chris Lattnerbd13fb62010-02-11 19:25:55 +00009107 BuildMI(newMBB, dl, TII->get(X86::JNE_4)).addMBB(newMBB);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009108
Dan Gohman14152b42010-07-06 20:24:04 +00009109 bInstr->eraseFromParent(); // The pseudo instruction is gone now.
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009110 return nextMBB;
9111}
9112
9113// private utility function
9114MachineBasicBlock *
Mon P Wang63307c32008-05-05 19:05:59 +00009115X86TargetLowering::EmitAtomicMinMaxWithCustomInserter(MachineInstr *mInstr,
9116 MachineBasicBlock *MBB,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00009117 unsigned cmovOpc) const {
Mon P Wang63307c32008-05-05 19:05:59 +00009118 // For the atomic min/max operator, we generate
9119 // thisMBB:
9120 // newMBB:
Mon P Wangab3e7472008-05-05 22:56:23 +00009121 // ld t1 = [min/max.addr]
Scott Michelfdc40a02009-02-17 22:15:04 +00009122 // mov t2 = [min/max.val]
Mon P Wang63307c32008-05-05 19:05:59 +00009123 // cmp t1, t2
9124 // cmov[cond] t2 = t1
Mon P Wangab3e7472008-05-05 22:56:23 +00009125 // mov EAX = t1
Mon P Wang63307c32008-05-05 19:05:59 +00009126 // lcs dest = [bitinstr.addr], t2 [EAX is implicit]
9127 // bz newMBB
9128 // fallthrough -->nextMBB
9129 //
9130 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
9131 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +00009132 MachineFunction::iterator MBBIter = MBB;
Mon P Wang63307c32008-05-05 19:05:59 +00009133 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +00009134
Mon P Wang63307c32008-05-05 19:05:59 +00009135 /// First build the CFG
9136 MachineFunction *F = MBB->getParent();
9137 MachineBasicBlock *thisMBB = MBB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +00009138 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
9139 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
9140 F->insert(MBBIter, newMBB);
9141 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00009142
Dan Gohman14152b42010-07-06 20:24:04 +00009143 // Transfer the remainder of thisMBB and its successor edges to nextMBB.
9144 nextMBB->splice(nextMBB->begin(), thisMBB,
9145 llvm::next(MachineBasicBlock::iterator(mInstr)),
9146 thisMBB->end());
9147 nextMBB->transferSuccessorsAndUpdatePHIs(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00009148
Mon P Wang63307c32008-05-05 19:05:59 +00009149 // Update thisMBB to fall through to newMBB
9150 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00009151
Mon P Wang63307c32008-05-05 19:05:59 +00009152 // newMBB jumps to newMBB and fall through to nextMBB
9153 newMBB->addSuccessor(nextMBB);
9154 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00009155
Dale Johannesene4d209d2009-02-03 20:21:25 +00009156 DebugLoc dl = mInstr->getDebugLoc();
Mon P Wang63307c32008-05-05 19:05:59 +00009157 // Insert instructions into newMBB based on incoming instruction
Chris Lattnerac0ed5d2010-07-08 22:41:28 +00009158 assert(mInstr->getNumOperands() < X86::AddrNumOperands + 4 &&
Bill Wendling51b16f42009-05-30 01:09:53 +00009159 "unexpected number of operands");
Mon P Wang63307c32008-05-05 19:05:59 +00009160 MachineOperand& destOper = mInstr->getOperand(0);
Chris Lattnerac0ed5d2010-07-08 22:41:28 +00009161 MachineOperand* argOpers[2 + X86::AddrNumOperands];
Mon P Wang63307c32008-05-05 19:05:59 +00009162 int numArgs = mInstr->getNumOperands() - 1;
9163 for (int i=0; i < numArgs; ++i)
9164 argOpers[i] = &mInstr->getOperand(i+1);
Scott Michelfdc40a02009-02-17 22:15:04 +00009165
Mon P Wang63307c32008-05-05 19:05:59 +00009166 // x86 address has 4 operands: base, index, scale, and displacement
Chris Lattnerac0ed5d2010-07-08 22:41:28 +00009167 int lastAddrIndx = X86::AddrNumOperands - 1; // [0,3]
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00009168 int valArgIndx = lastAddrIndx + 1;
Scott Michelfdc40a02009-02-17 22:15:04 +00009169
Mon P Wangab3e7472008-05-05 22:56:23 +00009170 unsigned t1 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dale Johannesene4d209d2009-02-03 20:21:25 +00009171 MachineInstrBuilder MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rm), t1);
Mon P Wang63307c32008-05-05 19:05:59 +00009172 for (int i=0; i <= lastAddrIndx; ++i)
9173 (*MIB).addOperand(*argOpers[i]);
Mon P Wangab3e7472008-05-05 22:56:23 +00009174
Mon P Wang63307c32008-05-05 19:05:59 +00009175 // We only support register and immediate values
Dan Gohmand735b802008-10-03 15:45:36 +00009176 assert((argOpers[valArgIndx]->isReg() ||
9177 argOpers[valArgIndx]->isImm()) &&
Dan Gohman014278e2008-09-13 17:58:21 +00009178 "invalid operand");
Scott Michelfdc40a02009-02-17 22:15:04 +00009179
9180 unsigned t2 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dan Gohmand735b802008-10-03 15:45:36 +00009181 if (argOpers[valArgIndx]->isReg())
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00009182 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), t2);
Scott Michelfdc40a02009-02-17 22:15:04 +00009183 else
Dale Johannesene4d209d2009-02-03 20:21:25 +00009184 MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rr), t2);
Mon P Wang63307c32008-05-05 19:05:59 +00009185 (*MIB).addOperand(*argOpers[valArgIndx]);
9186
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00009187 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::EAX);
Mon P Wangab3e7472008-05-05 22:56:23 +00009188 MIB.addReg(t1);
9189
Dale Johannesene4d209d2009-02-03 20:21:25 +00009190 MIB = BuildMI(newMBB, dl, TII->get(X86::CMP32rr));
Mon P Wang63307c32008-05-05 19:05:59 +00009191 MIB.addReg(t1);
9192 MIB.addReg(t2);
9193
9194 // Generate movc
9195 unsigned t3 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dale Johannesene4d209d2009-02-03 20:21:25 +00009196 MIB = BuildMI(newMBB, dl, TII->get(cmovOpc),t3);
Mon P Wang63307c32008-05-05 19:05:59 +00009197 MIB.addReg(t2);
9198 MIB.addReg(t1);
9199
9200 // Cmp and exchange if none has modified the memory location
Dale Johannesene4d209d2009-02-03 20:21:25 +00009201 MIB = BuildMI(newMBB, dl, TII->get(X86::LCMPXCHG32));
Mon P Wang63307c32008-05-05 19:05:59 +00009202 for (int i=0; i <= lastAddrIndx; ++i)
9203 (*MIB).addOperand(*argOpers[i]);
9204 MIB.addReg(t3);
Mon P Wangf5952662008-07-17 04:54:06 +00009205 assert(mInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +00009206 (*MIB).setMemRefs(mInstr->memoperands_begin(),
9207 mInstr->memoperands_end());
Scott Michelfdc40a02009-02-17 22:15:04 +00009208
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00009209 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), destOper.getReg());
Mon P Wang63307c32008-05-05 19:05:59 +00009210 MIB.addReg(X86::EAX);
Scott Michelfdc40a02009-02-17 22:15:04 +00009211
Mon P Wang63307c32008-05-05 19:05:59 +00009212 // insert branch
Chris Lattnerbd13fb62010-02-11 19:25:55 +00009213 BuildMI(newMBB, dl, TII->get(X86::JNE_4)).addMBB(newMBB);
Mon P Wang63307c32008-05-05 19:05:59 +00009214
Dan Gohman14152b42010-07-06 20:24:04 +00009215 mInstr->eraseFromParent(); // The pseudo instruction is gone now.
Mon P Wang63307c32008-05-05 19:05:59 +00009216 return nextMBB;
9217}
9218
Eric Christopherf83a5de2009-08-27 18:08:16 +00009219// FIXME: When we get size specific XMM0 registers, i.e. XMM0_V16I8
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +00009220// or XMM0_V32I8 in AVX all of this code can be replaced with that
9221// in the .td file.
Dan Gohmand6708ea2009-08-15 01:38:56 +00009222MachineBasicBlock *
Eric Christopherb120ab42009-08-18 22:50:32 +00009223X86TargetLowering::EmitPCMP(MachineInstr *MI, MachineBasicBlock *BB,
Daniel Dunbara279bc32009-09-20 02:20:51 +00009224 unsigned numArgs, bool memArg) const {
Eric Christopherb120ab42009-08-18 22:50:32 +00009225
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +00009226 assert((Subtarget->hasSSE42() || Subtarget->hasAVX()) &&
9227 "Target must have SSE4.2 or AVX features enabled");
9228
Eric Christopherb120ab42009-08-18 22:50:32 +00009229 DebugLoc dl = MI->getDebugLoc();
9230 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
9231
9232 unsigned Opc;
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +00009233
9234 if (!Subtarget->hasAVX()) {
9235 if (memArg)
9236 Opc = numArgs == 3 ? X86::PCMPISTRM128rm : X86::PCMPESTRM128rm;
9237 else
9238 Opc = numArgs == 3 ? X86::PCMPISTRM128rr : X86::PCMPESTRM128rr;
9239 } else {
9240 if (memArg)
9241 Opc = numArgs == 3 ? X86::VPCMPISTRM128rm : X86::VPCMPESTRM128rm;
9242 else
9243 Opc = numArgs == 3 ? X86::VPCMPISTRM128rr : X86::VPCMPESTRM128rr;
9244 }
Eric Christopherb120ab42009-08-18 22:50:32 +00009245
9246 MachineInstrBuilder MIB = BuildMI(BB, dl, TII->get(Opc));
9247
9248 for (unsigned i = 0; i < numArgs; ++i) {
9249 MachineOperand &Op = MI->getOperand(i+1);
9250
9251 if (!(Op.isReg() && Op.isImplicit()))
9252 MIB.addOperand(Op);
9253 }
9254
9255 BuildMI(BB, dl, TII->get(X86::MOVAPSrr), MI->getOperand(0).getReg())
9256 .addReg(X86::XMM0);
9257
Dan Gohman14152b42010-07-06 20:24:04 +00009258 MI->eraseFromParent();
Eric Christopherb120ab42009-08-18 22:50:32 +00009259
9260 return BB;
9261}
9262
9263MachineBasicBlock *
Dan Gohmand6708ea2009-08-15 01:38:56 +00009264X86TargetLowering::EmitVAStartSaveXMMRegsWithCustomInserter(
9265 MachineInstr *MI,
9266 MachineBasicBlock *MBB) const {
9267 // Emit code to save XMM registers to the stack. The ABI says that the
9268 // number of registers to save is given in %al, so it's theoretically
9269 // possible to do an indirect jump trick to avoid saving all of them,
9270 // however this code takes a simpler approach and just executes all
9271 // of the stores if %al is non-zero. It's less code, and it's probably
9272 // easier on the hardware branch predictor, and stores aren't all that
9273 // expensive anyway.
9274
9275 // Create the new basic blocks. One block contains all the XMM stores,
9276 // and one block is the final destination regardless of whether any
9277 // stores were performed.
9278 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
9279 MachineFunction *F = MBB->getParent();
9280 MachineFunction::iterator MBBIter = MBB;
9281 ++MBBIter;
9282 MachineBasicBlock *XMMSaveMBB = F->CreateMachineBasicBlock(LLVM_BB);
9283 MachineBasicBlock *EndMBB = F->CreateMachineBasicBlock(LLVM_BB);
9284 F->insert(MBBIter, XMMSaveMBB);
9285 F->insert(MBBIter, EndMBB);
9286
Dan Gohman14152b42010-07-06 20:24:04 +00009287 // Transfer the remainder of MBB and its successor edges to EndMBB.
9288 EndMBB->splice(EndMBB->begin(), MBB,
9289 llvm::next(MachineBasicBlock::iterator(MI)),
9290 MBB->end());
9291 EndMBB->transferSuccessorsAndUpdatePHIs(MBB);
9292
Dan Gohmand6708ea2009-08-15 01:38:56 +00009293 // The original block will now fall through to the XMM save block.
9294 MBB->addSuccessor(XMMSaveMBB);
9295 // The XMMSaveMBB will fall through to the end block.
9296 XMMSaveMBB->addSuccessor(EndMBB);
9297
9298 // Now add the instructions.
9299 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
9300 DebugLoc DL = MI->getDebugLoc();
9301
9302 unsigned CountReg = MI->getOperand(0).getReg();
9303 int64_t RegSaveFrameIndex = MI->getOperand(1).getImm();
9304 int64_t VarArgsFPOffset = MI->getOperand(2).getImm();
9305
9306 if (!Subtarget->isTargetWin64()) {
9307 // If %al is 0, branch around the XMM save block.
9308 BuildMI(MBB, DL, TII->get(X86::TEST8rr)).addReg(CountReg).addReg(CountReg);
Chris Lattnerbd13fb62010-02-11 19:25:55 +00009309 BuildMI(MBB, DL, TII->get(X86::JE_4)).addMBB(EndMBB);
Dan Gohmand6708ea2009-08-15 01:38:56 +00009310 MBB->addSuccessor(EndMBB);
9311 }
9312
9313 // In the XMM save block, save all the XMM argument registers.
9314 for (int i = 3, e = MI->getNumOperands(); i != e; ++i) {
9315 int64_t Offset = (i - 3) * 16 + VarArgsFPOffset;
Dan Gohmanc76909a2009-09-25 20:36:54 +00009316 MachineMemOperand *MMO =
Evan Chengff89dcb2009-10-18 18:16:27 +00009317 F->getMachineMemOperand(
9318 PseudoSourceValue::getFixedStack(RegSaveFrameIndex),
9319 MachineMemOperand::MOStore, Offset,
9320 /*Size=*/16, /*Align=*/16);
Dan Gohmand6708ea2009-08-15 01:38:56 +00009321 BuildMI(XMMSaveMBB, DL, TII->get(X86::MOVAPSmr))
9322 .addFrameIndex(RegSaveFrameIndex)
9323 .addImm(/*Scale=*/1)
9324 .addReg(/*IndexReg=*/0)
9325 .addImm(/*Disp=*/Offset)
9326 .addReg(/*Segment=*/0)
9327 .addReg(MI->getOperand(i).getReg())
Dan Gohmanc76909a2009-09-25 20:36:54 +00009328 .addMemOperand(MMO);
Dan Gohmand6708ea2009-08-15 01:38:56 +00009329 }
9330
Dan Gohman14152b42010-07-06 20:24:04 +00009331 MI->eraseFromParent(); // The pseudo instruction is gone now.
Dan Gohmand6708ea2009-08-15 01:38:56 +00009332
9333 return EndMBB;
9334}
Mon P Wang63307c32008-05-05 19:05:59 +00009335
Evan Cheng60c07e12006-07-05 22:17:51 +00009336MachineBasicBlock *
Chris Lattner52600972009-09-02 05:57:00 +00009337X86TargetLowering::EmitLoweredSelect(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +00009338 MachineBasicBlock *BB) const {
Chris Lattner52600972009-09-02 05:57:00 +00009339 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
9340 DebugLoc DL = MI->getDebugLoc();
Daniel Dunbara279bc32009-09-20 02:20:51 +00009341
Chris Lattner52600972009-09-02 05:57:00 +00009342 // To "insert" a SELECT_CC instruction, we actually have to insert the
9343 // diamond control-flow pattern. The incoming instruction knows the
9344 // destination vreg to set, the condition code register to branch on, the
9345 // true/false values to select between, and a branch opcode to use.
9346 const BasicBlock *LLVM_BB = BB->getBasicBlock();
9347 MachineFunction::iterator It = BB;
9348 ++It;
Daniel Dunbara279bc32009-09-20 02:20:51 +00009349
Chris Lattner52600972009-09-02 05:57:00 +00009350 // thisMBB:
9351 // ...
9352 // TrueVal = ...
9353 // cmpTY ccX, r1, r2
9354 // bCC copy1MBB
9355 // fallthrough --> copy0MBB
9356 MachineBasicBlock *thisMBB = BB;
9357 MachineFunction *F = BB->getParent();
9358 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
9359 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
Chris Lattner52600972009-09-02 05:57:00 +00009360 F->insert(It, copy0MBB);
9361 F->insert(It, sinkMBB);
Bill Wendling730c07e2010-06-25 20:48:10 +00009362
Bill Wendling730c07e2010-06-25 20:48:10 +00009363 // If the EFLAGS register isn't dead in the terminator, then claim that it's
9364 // live into the sink and copy blocks.
9365 const MachineFunction *MF = BB->getParent();
9366 const TargetRegisterInfo *TRI = MF->getTarget().getRegisterInfo();
9367 BitVector ReservedRegs = TRI->getReservedRegs(*MF);
Bill Wendling730c07e2010-06-25 20:48:10 +00009368
Dan Gohman14152b42010-07-06 20:24:04 +00009369 for (unsigned I = 0, E = MI->getNumOperands(); I != E; ++I) {
9370 const MachineOperand &MO = MI->getOperand(I);
9371 if (!MO.isReg() || !MO.isUse() || MO.isKill()) continue;
Bill Wendling730c07e2010-06-25 20:48:10 +00009372 unsigned Reg = MO.getReg();
9373 if (Reg != X86::EFLAGS) continue;
9374 copy0MBB->addLiveIn(Reg);
9375 sinkMBB->addLiveIn(Reg);
9376 }
9377
Dan Gohman14152b42010-07-06 20:24:04 +00009378 // Transfer the remainder of BB and its successor edges to sinkMBB.
9379 sinkMBB->splice(sinkMBB->begin(), BB,
9380 llvm::next(MachineBasicBlock::iterator(MI)),
9381 BB->end());
9382 sinkMBB->transferSuccessorsAndUpdatePHIs(BB);
9383
9384 // Add the true and fallthrough blocks as its successors.
9385 BB->addSuccessor(copy0MBB);
9386 BB->addSuccessor(sinkMBB);
9387
9388 // Create the conditional branch instruction.
9389 unsigned Opc =
9390 X86::GetCondBranchFromCond((X86::CondCode)MI->getOperand(3).getImm());
9391 BuildMI(BB, DL, TII->get(Opc)).addMBB(sinkMBB);
9392
Chris Lattner52600972009-09-02 05:57:00 +00009393 // copy0MBB:
9394 // %FalseValue = ...
9395 // # fallthrough to sinkMBB
Dan Gohman3335a222010-04-30 20:14:26 +00009396 copy0MBB->addSuccessor(sinkMBB);
Daniel Dunbara279bc32009-09-20 02:20:51 +00009397
Chris Lattner52600972009-09-02 05:57:00 +00009398 // sinkMBB:
9399 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
9400 // ...
Dan Gohman14152b42010-07-06 20:24:04 +00009401 BuildMI(*sinkMBB, sinkMBB->begin(), DL,
9402 TII->get(X86::PHI), MI->getOperand(0).getReg())
Chris Lattner52600972009-09-02 05:57:00 +00009403 .addReg(MI->getOperand(1).getReg()).addMBB(copy0MBB)
9404 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
9405
Dan Gohman14152b42010-07-06 20:24:04 +00009406 MI->eraseFromParent(); // The pseudo instruction is gone now.
Dan Gohman3335a222010-04-30 20:14:26 +00009407 return sinkMBB;
Chris Lattner52600972009-09-02 05:57:00 +00009408}
9409
Anton Korobeynikov043f3c22010-03-06 19:32:29 +00009410MachineBasicBlock *
9411X86TargetLowering::EmitLoweredMingwAlloca(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +00009412 MachineBasicBlock *BB) const {
Anton Korobeynikov043f3c22010-03-06 19:32:29 +00009413 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
9414 DebugLoc DL = MI->getDebugLoc();
Anton Korobeynikov043f3c22010-03-06 19:32:29 +00009415
9416 // The lowering is pretty easy: we're just emitting the call to _alloca. The
9417 // non-trivial part is impdef of ESP.
9418 // FIXME: The code should be tweaked as soon as we'll try to do codegen for
9419 // mingw-w64.
9420
Dan Gohman14152b42010-07-06 20:24:04 +00009421 BuildMI(*BB, MI, DL, TII->get(X86::CALLpcrel32))
Anton Korobeynikov043f3c22010-03-06 19:32:29 +00009422 .addExternalSymbol("_alloca")
9423 .addReg(X86::EAX, RegState::Implicit)
9424 .addReg(X86::ESP, RegState::Implicit)
9425 .addReg(X86::EAX, RegState::Define | RegState::Implicit)
Anton Korobeynikov9f7f83b2010-08-25 07:50:11 +00009426 .addReg(X86::ESP, RegState::Define | RegState::Implicit)
9427 .addReg(X86::EFLAGS, RegState::Define | RegState::Implicit);
Anton Korobeynikov043f3c22010-03-06 19:32:29 +00009428
Dan Gohman14152b42010-07-06 20:24:04 +00009429 MI->eraseFromParent(); // The pseudo instruction is gone now.
Anton Korobeynikov043f3c22010-03-06 19:32:29 +00009430 return BB;
9431}
Chris Lattner52600972009-09-02 05:57:00 +00009432
9433MachineBasicBlock *
Eric Christopher30ef0e52010-06-03 04:07:48 +00009434X86TargetLowering::EmitLoweredTLSCall(MachineInstr *MI,
9435 MachineBasicBlock *BB) const {
9436 // This is pretty easy. We're taking the value that we received from
9437 // our load from the relocation, sticking it in either RDI (x86-64)
9438 // or EAX and doing an indirect call. The return value will then
9439 // be in the normal return register.
Eric Christopher54415362010-06-08 22:04:25 +00009440 const X86InstrInfo *TII
9441 = static_cast<const X86InstrInfo*>(getTargetMachine().getInstrInfo());
Eric Christopher30ef0e52010-06-03 04:07:48 +00009442 DebugLoc DL = MI->getDebugLoc();
9443 MachineFunction *F = BB->getParent();
Anton Korobeynikov3a1e54a2010-08-17 21:06:07 +00009444 bool IsWin64 = Subtarget->isTargetWin64();
Eric Christopher30ef0e52010-06-03 04:07:48 +00009445
Eric Christopher54415362010-06-08 22:04:25 +00009446 assert(MI->getOperand(3).isGlobal() && "This should be a global");
9447
Eric Christopher30ef0e52010-06-03 04:07:48 +00009448 if (Subtarget->is64Bit()) {
Dan Gohman14152b42010-07-06 20:24:04 +00009449 MachineInstrBuilder MIB = BuildMI(*BB, MI, DL,
9450 TII->get(X86::MOV64rm), X86::RDI)
Eric Christopher54415362010-06-08 22:04:25 +00009451 .addReg(X86::RIP)
9452 .addImm(0).addReg(0)
9453 .addGlobalAddress(MI->getOperand(3).getGlobal(), 0,
9454 MI->getOperand(3).getTargetFlags())
9455 .addReg(0);
Anton Korobeynikov3a1e54a2010-08-17 21:06:07 +00009456 MIB = BuildMI(*BB, MI, DL, TII->get(IsWin64 ? X86::WINCALL64m : X86::CALL64m));
Chris Lattner599b5312010-07-08 23:46:44 +00009457 addDirectMem(MIB, X86::RDI);
Eric Christopher61025492010-06-15 23:08:42 +00009458 } else if (getTargetMachine().getRelocationModel() != Reloc::PIC_) {
Dan Gohman14152b42010-07-06 20:24:04 +00009459 MachineInstrBuilder MIB = BuildMI(*BB, MI, DL,
9460 TII->get(X86::MOV32rm), X86::EAX)
Eric Christopher61025492010-06-15 23:08:42 +00009461 .addReg(0)
9462 .addImm(0).addReg(0)
9463 .addGlobalAddress(MI->getOperand(3).getGlobal(), 0,
9464 MI->getOperand(3).getTargetFlags())
9465 .addReg(0);
Dan Gohman14152b42010-07-06 20:24:04 +00009466 MIB = BuildMI(*BB, MI, DL, TII->get(X86::CALL32m));
Chris Lattner599b5312010-07-08 23:46:44 +00009467 addDirectMem(MIB, X86::EAX);
Eric Christopher30ef0e52010-06-03 04:07:48 +00009468 } else {
Dan Gohman14152b42010-07-06 20:24:04 +00009469 MachineInstrBuilder MIB = BuildMI(*BB, MI, DL,
9470 TII->get(X86::MOV32rm), X86::EAX)
Eric Christopher54415362010-06-08 22:04:25 +00009471 .addReg(TII->getGlobalBaseReg(F))
9472 .addImm(0).addReg(0)
9473 .addGlobalAddress(MI->getOperand(3).getGlobal(), 0,
9474 MI->getOperand(3).getTargetFlags())
9475 .addReg(0);
Dan Gohman14152b42010-07-06 20:24:04 +00009476 MIB = BuildMI(*BB, MI, DL, TII->get(X86::CALL32m));
Chris Lattner599b5312010-07-08 23:46:44 +00009477 addDirectMem(MIB, X86::EAX);
Eric Christopher30ef0e52010-06-03 04:07:48 +00009478 }
9479
Dan Gohman14152b42010-07-06 20:24:04 +00009480 MI->eraseFromParent(); // The pseudo instruction is gone now.
Eric Christopher30ef0e52010-06-03 04:07:48 +00009481 return BB;
9482}
9483
9484MachineBasicBlock *
Evan Chengff9b3732008-01-30 18:18:23 +00009485X86TargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +00009486 MachineBasicBlock *BB) const {
Evan Cheng60c07e12006-07-05 22:17:51 +00009487 switch (MI->getOpcode()) {
9488 default: assert(false && "Unexpected instr type to insert");
Anton Korobeynikov043f3c22010-03-06 19:32:29 +00009489 case X86::MINGW_ALLOCA:
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +00009490 return EmitLoweredMingwAlloca(MI, BB);
Eric Christopher30ef0e52010-06-03 04:07:48 +00009491 case X86::TLSCall_32:
9492 case X86::TLSCall_64:
9493 return EmitLoweredTLSCall(MI, BB);
Dan Gohmancbbea0f2009-08-27 00:14:12 +00009494 case X86::CMOV_GR8:
Mon P Wang9e5ecb82008-12-12 01:25:51 +00009495 case X86::CMOV_V1I64:
Evan Cheng60c07e12006-07-05 22:17:51 +00009496 case X86::CMOV_FR32:
9497 case X86::CMOV_FR64:
9498 case X86::CMOV_V4F32:
9499 case X86::CMOV_V2F64:
Chris Lattner52600972009-09-02 05:57:00 +00009500 case X86::CMOV_V2I64:
Chris Lattner314a1132010-03-14 18:31:44 +00009501 case X86::CMOV_GR16:
9502 case X86::CMOV_GR32:
9503 case X86::CMOV_RFP32:
9504 case X86::CMOV_RFP64:
9505 case X86::CMOV_RFP80:
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +00009506 return EmitLoweredSelect(MI, BB);
Evan Cheng60c07e12006-07-05 22:17:51 +00009507
Dale Johannesen849f2142007-07-03 00:53:03 +00009508 case X86::FP32_TO_INT16_IN_MEM:
9509 case X86::FP32_TO_INT32_IN_MEM:
9510 case X86::FP32_TO_INT64_IN_MEM:
9511 case X86::FP64_TO_INT16_IN_MEM:
9512 case X86::FP64_TO_INT32_IN_MEM:
Dale Johannesena996d522007-08-07 01:17:37 +00009513 case X86::FP64_TO_INT64_IN_MEM:
9514 case X86::FP80_TO_INT16_IN_MEM:
9515 case X86::FP80_TO_INT32_IN_MEM:
9516 case X86::FP80_TO_INT64_IN_MEM: {
Chris Lattner52600972009-09-02 05:57:00 +00009517 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
9518 DebugLoc DL = MI->getDebugLoc();
9519
Evan Cheng60c07e12006-07-05 22:17:51 +00009520 // Change the floating point control register to use "round towards zero"
9521 // mode when truncating to an integer value.
9522 MachineFunction *F = BB->getParent();
David Greene3f2bf852009-11-12 20:49:22 +00009523 int CWFrameIdx = F->getFrameInfo()->CreateStackObject(2, 2, false);
Dan Gohman14152b42010-07-06 20:24:04 +00009524 addFrameReference(BuildMI(*BB, MI, DL,
9525 TII->get(X86::FNSTCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +00009526
9527 // Load the old value of the high byte of the control word...
9528 unsigned OldCW =
Chris Lattner84bc5422007-12-31 04:13:23 +00009529 F->getRegInfo().createVirtualRegister(X86::GR16RegisterClass);
Dan Gohman14152b42010-07-06 20:24:04 +00009530 addFrameReference(BuildMI(*BB, MI, DL, TII->get(X86::MOV16rm), OldCW),
Dale Johannesene4d209d2009-02-03 20:21:25 +00009531 CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +00009532
9533 // Set the high part to be round to zero...
Dan Gohman14152b42010-07-06 20:24:04 +00009534 addFrameReference(BuildMI(*BB, MI, DL, TII->get(X86::MOV16mi)), CWFrameIdx)
Evan Chengc0f64ff2006-11-27 23:37:22 +00009535 .addImm(0xC7F);
Evan Cheng60c07e12006-07-05 22:17:51 +00009536
9537 // Reload the modified control word now...
Dan Gohman14152b42010-07-06 20:24:04 +00009538 addFrameReference(BuildMI(*BB, MI, DL,
9539 TII->get(X86::FLDCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +00009540
9541 // Restore the memory image of control word to original value
Dan Gohman14152b42010-07-06 20:24:04 +00009542 addFrameReference(BuildMI(*BB, MI, DL, TII->get(X86::MOV16mr)), CWFrameIdx)
Evan Chengc0f64ff2006-11-27 23:37:22 +00009543 .addReg(OldCW);
Evan Cheng60c07e12006-07-05 22:17:51 +00009544
9545 // Get the X86 opcode to use.
9546 unsigned Opc;
9547 switch (MI->getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00009548 default: llvm_unreachable("illegal opcode!");
Dale Johannesene377d4d2007-07-04 21:07:47 +00009549 case X86::FP32_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m32; break;
9550 case X86::FP32_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m32; break;
9551 case X86::FP32_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m32; break;
9552 case X86::FP64_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m64; break;
9553 case X86::FP64_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m64; break;
9554 case X86::FP64_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m64; break;
Dale Johannesena996d522007-08-07 01:17:37 +00009555 case X86::FP80_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m80; break;
9556 case X86::FP80_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m80; break;
9557 case X86::FP80_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m80; break;
Evan Cheng60c07e12006-07-05 22:17:51 +00009558 }
9559
9560 X86AddressMode AM;
9561 MachineOperand &Op = MI->getOperand(0);
Dan Gohmand735b802008-10-03 15:45:36 +00009562 if (Op.isReg()) {
Evan Cheng60c07e12006-07-05 22:17:51 +00009563 AM.BaseType = X86AddressMode::RegBase;
9564 AM.Base.Reg = Op.getReg();
9565 } else {
9566 AM.BaseType = X86AddressMode::FrameIndexBase;
Chris Lattner8aa797a2007-12-30 23:10:15 +00009567 AM.Base.FrameIndex = Op.getIndex();
Evan Cheng60c07e12006-07-05 22:17:51 +00009568 }
9569 Op = MI->getOperand(1);
Dan Gohmand735b802008-10-03 15:45:36 +00009570 if (Op.isImm())
Chris Lattner7fbe9722006-10-20 17:42:20 +00009571 AM.Scale = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +00009572 Op = MI->getOperand(2);
Dan Gohmand735b802008-10-03 15:45:36 +00009573 if (Op.isImm())
Chris Lattner7fbe9722006-10-20 17:42:20 +00009574 AM.IndexReg = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +00009575 Op = MI->getOperand(3);
Dan Gohmand735b802008-10-03 15:45:36 +00009576 if (Op.isGlobal()) {
Evan Cheng60c07e12006-07-05 22:17:51 +00009577 AM.GV = Op.getGlobal();
9578 } else {
Chris Lattner7fbe9722006-10-20 17:42:20 +00009579 AM.Disp = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +00009580 }
Dan Gohman14152b42010-07-06 20:24:04 +00009581 addFullAddress(BuildMI(*BB, MI, DL, TII->get(Opc)), AM)
Chris Lattnerac0ed5d2010-07-08 22:41:28 +00009582 .addReg(MI->getOperand(X86::AddrNumOperands).getReg());
Evan Cheng60c07e12006-07-05 22:17:51 +00009583
9584 // Reload the original control word now.
Dan Gohman14152b42010-07-06 20:24:04 +00009585 addFrameReference(BuildMI(*BB, MI, DL,
9586 TII->get(X86::FLDCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +00009587
Dan Gohman14152b42010-07-06 20:24:04 +00009588 MI->eraseFromParent(); // The pseudo instruction is gone now.
Evan Cheng60c07e12006-07-05 22:17:51 +00009589 return BB;
9590 }
Eric Christopherb120ab42009-08-18 22:50:32 +00009591 // String/text processing lowering.
9592 case X86::PCMPISTRM128REG:
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +00009593 case X86::VPCMPISTRM128REG:
Eric Christopherb120ab42009-08-18 22:50:32 +00009594 return EmitPCMP(MI, BB, 3, false /* in-mem */);
9595 case X86::PCMPISTRM128MEM:
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +00009596 case X86::VPCMPISTRM128MEM:
Eric Christopherb120ab42009-08-18 22:50:32 +00009597 return EmitPCMP(MI, BB, 3, true /* in-mem */);
9598 case X86::PCMPESTRM128REG:
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +00009599 case X86::VPCMPESTRM128REG:
Eric Christopherb120ab42009-08-18 22:50:32 +00009600 return EmitPCMP(MI, BB, 5, false /* in mem */);
9601 case X86::PCMPESTRM128MEM:
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +00009602 case X86::VPCMPESTRM128MEM:
Eric Christopherb120ab42009-08-18 22:50:32 +00009603 return EmitPCMP(MI, BB, 5, true /* in mem */);
9604
9605 // Atomic Lowering.
Mon P Wang63307c32008-05-05 19:05:59 +00009606 case X86::ATOMAND32:
9607 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND32rr,
Scott Michelfdc40a02009-02-17 22:15:04 +00009608 X86::AND32ri, X86::MOV32rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00009609 X86::LCMPXCHG32,
Dale Johannesen140be2d2008-08-19 18:47:28 +00009610 X86::NOT32r, X86::EAX,
9611 X86::GR32RegisterClass);
Mon P Wang63307c32008-05-05 19:05:59 +00009612 case X86::ATOMOR32:
Scott Michelfdc40a02009-02-17 22:15:04 +00009613 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR32rr,
9614 X86::OR32ri, X86::MOV32rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00009615 X86::LCMPXCHG32,
Dale Johannesen140be2d2008-08-19 18:47:28 +00009616 X86::NOT32r, X86::EAX,
9617 X86::GR32RegisterClass);
Mon P Wang63307c32008-05-05 19:05:59 +00009618 case X86::ATOMXOR32:
9619 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR32rr,
Scott Michelfdc40a02009-02-17 22:15:04 +00009620 X86::XOR32ri, X86::MOV32rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00009621 X86::LCMPXCHG32,
Dale Johannesen140be2d2008-08-19 18:47:28 +00009622 X86::NOT32r, X86::EAX,
9623 X86::GR32RegisterClass);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00009624 case X86::ATOMNAND32:
9625 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND32rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +00009626 X86::AND32ri, X86::MOV32rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00009627 X86::LCMPXCHG32,
Dale Johannesen140be2d2008-08-19 18:47:28 +00009628 X86::NOT32r, X86::EAX,
9629 X86::GR32RegisterClass, true);
Mon P Wang63307c32008-05-05 19:05:59 +00009630 case X86::ATOMMIN32:
9631 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL32rr);
9632 case X86::ATOMMAX32:
9633 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG32rr);
9634 case X86::ATOMUMIN32:
9635 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB32rr);
9636 case X86::ATOMUMAX32:
9637 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA32rr);
Dale Johannesen140be2d2008-08-19 18:47:28 +00009638
9639 case X86::ATOMAND16:
9640 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND16rr,
9641 X86::AND16ri, X86::MOV16rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00009642 X86::LCMPXCHG16,
Dale Johannesen140be2d2008-08-19 18:47:28 +00009643 X86::NOT16r, X86::AX,
9644 X86::GR16RegisterClass);
9645 case X86::ATOMOR16:
Scott Michelfdc40a02009-02-17 22:15:04 +00009646 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR16rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +00009647 X86::OR16ri, X86::MOV16rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00009648 X86::LCMPXCHG16,
Dale Johannesen140be2d2008-08-19 18:47:28 +00009649 X86::NOT16r, X86::AX,
9650 X86::GR16RegisterClass);
9651 case X86::ATOMXOR16:
9652 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR16rr,
9653 X86::XOR16ri, X86::MOV16rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00009654 X86::LCMPXCHG16,
Dale Johannesen140be2d2008-08-19 18:47:28 +00009655 X86::NOT16r, X86::AX,
9656 X86::GR16RegisterClass);
9657 case X86::ATOMNAND16:
9658 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND16rr,
9659 X86::AND16ri, X86::MOV16rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00009660 X86::LCMPXCHG16,
Dale Johannesen140be2d2008-08-19 18:47:28 +00009661 X86::NOT16r, X86::AX,
9662 X86::GR16RegisterClass, true);
9663 case X86::ATOMMIN16:
9664 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL16rr);
9665 case X86::ATOMMAX16:
9666 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG16rr);
9667 case X86::ATOMUMIN16:
9668 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB16rr);
9669 case X86::ATOMUMAX16:
9670 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA16rr);
9671
9672 case X86::ATOMAND8:
9673 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND8rr,
9674 X86::AND8ri, X86::MOV8rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00009675 X86::LCMPXCHG8,
Dale Johannesen140be2d2008-08-19 18:47:28 +00009676 X86::NOT8r, X86::AL,
9677 X86::GR8RegisterClass);
9678 case X86::ATOMOR8:
Scott Michelfdc40a02009-02-17 22:15:04 +00009679 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR8rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +00009680 X86::OR8ri, X86::MOV8rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00009681 X86::LCMPXCHG8,
Dale Johannesen140be2d2008-08-19 18:47:28 +00009682 X86::NOT8r, X86::AL,
9683 X86::GR8RegisterClass);
9684 case X86::ATOMXOR8:
9685 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR8rr,
9686 X86::XOR8ri, X86::MOV8rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00009687 X86::LCMPXCHG8,
Dale Johannesen140be2d2008-08-19 18:47:28 +00009688 X86::NOT8r, X86::AL,
9689 X86::GR8RegisterClass);
9690 case X86::ATOMNAND8:
9691 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND8rr,
9692 X86::AND8ri, X86::MOV8rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00009693 X86::LCMPXCHG8,
Dale Johannesen140be2d2008-08-19 18:47:28 +00009694 X86::NOT8r, X86::AL,
9695 X86::GR8RegisterClass, true);
9696 // FIXME: There are no CMOV8 instructions; MIN/MAX need some other way.
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009697 // This group is for 64-bit host.
Dale Johannesena99e3842008-08-20 00:48:50 +00009698 case X86::ATOMAND64:
9699 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND64rr,
Scott Michelfdc40a02009-02-17 22:15:04 +00009700 X86::AND64ri32, X86::MOV64rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00009701 X86::LCMPXCHG64,
Dale Johannesena99e3842008-08-20 00:48:50 +00009702 X86::NOT64r, X86::RAX,
9703 X86::GR64RegisterClass);
9704 case X86::ATOMOR64:
Scott Michelfdc40a02009-02-17 22:15:04 +00009705 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR64rr,
9706 X86::OR64ri32, X86::MOV64rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00009707 X86::LCMPXCHG64,
Dale Johannesena99e3842008-08-20 00:48:50 +00009708 X86::NOT64r, X86::RAX,
9709 X86::GR64RegisterClass);
9710 case X86::ATOMXOR64:
9711 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR64rr,
Scott Michelfdc40a02009-02-17 22:15:04 +00009712 X86::XOR64ri32, X86::MOV64rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00009713 X86::LCMPXCHG64,
Dale Johannesena99e3842008-08-20 00:48:50 +00009714 X86::NOT64r, X86::RAX,
9715 X86::GR64RegisterClass);
9716 case X86::ATOMNAND64:
9717 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND64rr,
9718 X86::AND64ri32, X86::MOV64rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00009719 X86::LCMPXCHG64,
Dale Johannesena99e3842008-08-20 00:48:50 +00009720 X86::NOT64r, X86::RAX,
9721 X86::GR64RegisterClass, true);
9722 case X86::ATOMMIN64:
9723 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL64rr);
9724 case X86::ATOMMAX64:
9725 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG64rr);
9726 case X86::ATOMUMIN64:
9727 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB64rr);
9728 case X86::ATOMUMAX64:
9729 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA64rr);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009730
9731 // This group does 64-bit operations on a 32-bit host.
9732 case X86::ATOMAND6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00009733 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009734 X86::AND32rr, X86::AND32rr,
9735 X86::AND32ri, X86::AND32ri,
9736 false);
9737 case X86::ATOMOR6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00009738 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009739 X86::OR32rr, X86::OR32rr,
9740 X86::OR32ri, X86::OR32ri,
9741 false);
9742 case X86::ATOMXOR6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00009743 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009744 X86::XOR32rr, X86::XOR32rr,
9745 X86::XOR32ri, X86::XOR32ri,
9746 false);
9747 case X86::ATOMNAND6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00009748 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009749 X86::AND32rr, X86::AND32rr,
9750 X86::AND32ri, X86::AND32ri,
9751 true);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009752 case X86::ATOMADD6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00009753 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009754 X86::ADD32rr, X86::ADC32rr,
9755 X86::ADD32ri, X86::ADC32ri,
9756 false);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009757 case X86::ATOMSUB6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00009758 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009759 X86::SUB32rr, X86::SBB32rr,
9760 X86::SUB32ri, X86::SBB32ri,
9761 false);
Dale Johannesen880ae362008-10-03 22:25:52 +00009762 case X86::ATOMSWAP6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00009763 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen880ae362008-10-03 22:25:52 +00009764 X86::MOV32rr, X86::MOV32rr,
9765 X86::MOV32ri, X86::MOV32ri,
9766 false);
Dan Gohmand6708ea2009-08-15 01:38:56 +00009767 case X86::VASTART_SAVE_XMM_REGS:
9768 return EmitVAStartSaveXMMRegsWithCustomInserter(MI, BB);
Evan Cheng60c07e12006-07-05 22:17:51 +00009769 }
9770}
9771
9772//===----------------------------------------------------------------------===//
9773// X86 Optimization Hooks
9774//===----------------------------------------------------------------------===//
9775
Dan Gohman475871a2008-07-27 21:46:04 +00009776void X86TargetLowering::computeMaskedBitsForTargetNode(const SDValue Op,
Dan Gohman977a76f2008-02-13 22:28:48 +00009777 const APInt &Mask,
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00009778 APInt &KnownZero,
9779 APInt &KnownOne,
Dan Gohmanea859be2007-06-22 14:59:07 +00009780 const SelectionDAG &DAG,
Nate Begeman368e18d2006-02-16 21:11:51 +00009781 unsigned Depth) const {
Evan Cheng3a03ebb2005-12-21 23:05:39 +00009782 unsigned Opc = Op.getOpcode();
Evan Cheng865f0602006-04-05 06:11:20 +00009783 assert((Opc >= ISD::BUILTIN_OP_END ||
9784 Opc == ISD::INTRINSIC_WO_CHAIN ||
9785 Opc == ISD::INTRINSIC_W_CHAIN ||
9786 Opc == ISD::INTRINSIC_VOID) &&
9787 "Should use MaskedValueIsZero if you don't know whether Op"
9788 " is a target node!");
Evan Cheng3a03ebb2005-12-21 23:05:39 +00009789
Dan Gohmanf4f92f52008-02-13 23:07:24 +00009790 KnownZero = KnownOne = APInt(Mask.getBitWidth(), 0); // Don't know anything.
Evan Cheng3a03ebb2005-12-21 23:05:39 +00009791 switch (Opc) {
Evan Cheng865f0602006-04-05 06:11:20 +00009792 default: break;
Evan Cheng97d0e0e2009-02-02 09:15:04 +00009793 case X86ISD::ADD:
9794 case X86ISD::SUB:
9795 case X86ISD::SMUL:
9796 case X86ISD::UMUL:
Dan Gohman076aee32009-03-04 19:44:21 +00009797 case X86ISD::INC:
9798 case X86ISD::DEC:
Dan Gohmane220c4b2009-09-18 19:59:53 +00009799 case X86ISD::OR:
9800 case X86ISD::XOR:
9801 case X86ISD::AND:
Evan Cheng97d0e0e2009-02-02 09:15:04 +00009802 // These nodes' second result is a boolean.
9803 if (Op.getResNo() == 0)
9804 break;
9805 // Fallthrough
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00009806 case X86ISD::SETCC:
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00009807 KnownZero |= APInt::getHighBitsSet(Mask.getBitWidth(),
9808 Mask.getBitWidth() - 1);
Nate Begeman368e18d2006-02-16 21:11:51 +00009809 break;
Evan Cheng3a03ebb2005-12-21 23:05:39 +00009810 }
Evan Cheng3a03ebb2005-12-21 23:05:39 +00009811}
Chris Lattner259e97c2006-01-31 19:43:35 +00009812
Evan Cheng206ee9d2006-07-07 08:33:52 +00009813/// isGAPlusOffset - Returns true (and the GlobalValue and the offset) if the
Evan Chengad4196b2008-05-12 19:56:52 +00009814/// node is a GlobalAddress + offset.
9815bool X86TargetLowering::isGAPlusOffset(SDNode *N,
Dan Gohman46510a72010-04-15 01:51:59 +00009816 const GlobalValue* &GA,
9817 int64_t &Offset) const {
Evan Chengad4196b2008-05-12 19:56:52 +00009818 if (N->getOpcode() == X86ISD::Wrapper) {
9819 if (isa<GlobalAddressSDNode>(N->getOperand(0))) {
Evan Cheng206ee9d2006-07-07 08:33:52 +00009820 GA = cast<GlobalAddressSDNode>(N->getOperand(0))->getGlobal();
Dan Gohman6520e202008-10-18 02:06:02 +00009821 Offset = cast<GlobalAddressSDNode>(N->getOperand(0))->getOffset();
Evan Cheng206ee9d2006-07-07 08:33:52 +00009822 return true;
9823 }
Evan Cheng206ee9d2006-07-07 08:33:52 +00009824 }
Evan Chengad4196b2008-05-12 19:56:52 +00009825 return TargetLowering::isGAPlusOffset(N, GA, Offset);
Evan Cheng206ee9d2006-07-07 08:33:52 +00009826}
9827
Evan Cheng206ee9d2006-07-07 08:33:52 +00009828/// PerformShuffleCombine - Combine a vector_shuffle that is equal to
9829/// build_vector load1, load2, load3, load4, <0, 1, 2, 3> into a 128-bit load
9830/// if the load addresses are consecutive, non-overlapping, and in the right
Nate Begemanfdea31a2010-03-24 20:49:50 +00009831/// order.
Dan Gohman475871a2008-07-27 21:46:04 +00009832static SDValue PerformShuffleCombine(SDNode *N, SelectionDAG &DAG,
Nate Begeman9008ca62009-04-27 18:41:29 +00009833 const TargetLowering &TLI) {
Dale Johannesene4d209d2009-02-03 20:21:25 +00009834 DebugLoc dl = N->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00009835 EVT VT = N->getValueType(0);
Mon P Wang1e955802009-04-03 02:43:30 +00009836
Eli Friedman7a5e5552009-06-07 06:52:44 +00009837 if (VT.getSizeInBits() != 128)
9838 return SDValue();
9839
Nate Begemanfdea31a2010-03-24 20:49:50 +00009840 SmallVector<SDValue, 16> Elts;
9841 for (unsigned i = 0, e = VT.getVectorNumElements(); i != e; ++i)
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00009842 Elts.push_back(getShuffleScalarElt(N, i, DAG, 0));
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00009843
Nate Begemanfdea31a2010-03-24 20:49:50 +00009844 return EltsFromConsecutiveLoads(VT, Elts, dl, DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00009845}
Evan Chengd880b972008-05-09 21:53:03 +00009846
Bruno Cardoso Lopesb3e06692010-09-03 19:55:05 +00009847/// PerformEXTRACT_VECTOR_ELTCombine - Detect vector gather/scatter index
9848/// generation and convert it from being a bunch of shuffles and extracts
9849/// to a simple store and scalar loads to extract the elements.
Dan Gohman1bbf72b2010-03-15 23:23:03 +00009850static SDValue PerformEXTRACT_VECTOR_ELTCombine(SDNode *N, SelectionDAG &DAG,
9851 const TargetLowering &TLI) {
9852 SDValue InputVector = N->getOperand(0);
9853
9854 // Only operate on vectors of 4 elements, where the alternative shuffling
9855 // gets to be more expensive.
9856 if (InputVector.getValueType() != MVT::v4i32)
9857 return SDValue();
9858
9859 // Check whether every use of InputVector is an EXTRACT_VECTOR_ELT with a
9860 // single use which is a sign-extend or zero-extend, and all elements are
9861 // used.
9862 SmallVector<SDNode *, 4> Uses;
9863 unsigned ExtractedElements = 0;
9864 for (SDNode::use_iterator UI = InputVector.getNode()->use_begin(),
9865 UE = InputVector.getNode()->use_end(); UI != UE; ++UI) {
9866 if (UI.getUse().getResNo() != InputVector.getResNo())
9867 return SDValue();
9868
9869 SDNode *Extract = *UI;
9870 if (Extract->getOpcode() != ISD::EXTRACT_VECTOR_ELT)
9871 return SDValue();
9872
9873 if (Extract->getValueType(0) != MVT::i32)
9874 return SDValue();
9875 if (!Extract->hasOneUse())
9876 return SDValue();
9877 if (Extract->use_begin()->getOpcode() != ISD::SIGN_EXTEND &&
9878 Extract->use_begin()->getOpcode() != ISD::ZERO_EXTEND)
9879 return SDValue();
9880 if (!isa<ConstantSDNode>(Extract->getOperand(1)))
9881 return SDValue();
9882
9883 // Record which element was extracted.
9884 ExtractedElements |=
9885 1 << cast<ConstantSDNode>(Extract->getOperand(1))->getZExtValue();
9886
9887 Uses.push_back(Extract);
9888 }
9889
9890 // If not all the elements were used, this may not be worthwhile.
9891 if (ExtractedElements != 15)
9892 return SDValue();
9893
9894 // Ok, we've now decided to do the transformation.
9895 DebugLoc dl = InputVector.getDebugLoc();
9896
9897 // Store the value to a temporary stack slot.
9898 SDValue StackPtr = DAG.CreateStackTemporary(InputVector.getValueType());
Eric Christopher90eb4022010-07-22 00:26:08 +00009899 SDValue Ch = DAG.getStore(DAG.getEntryNode(), dl, InputVector, StackPtr, NULL,
9900 0, false, false, 0);
Dan Gohman1bbf72b2010-03-15 23:23:03 +00009901
9902 // Replace each use (extract) with a load of the appropriate element.
9903 for (SmallVectorImpl<SDNode *>::iterator UI = Uses.begin(),
9904 UE = Uses.end(); UI != UE; ++UI) {
9905 SDNode *Extract = *UI;
9906
9907 // Compute the element's address.
9908 SDValue Idx = Extract->getOperand(1);
9909 unsigned EltSize =
9910 InputVector.getValueType().getVectorElementType().getSizeInBits()/8;
9911 uint64_t Offset = EltSize * cast<ConstantSDNode>(Idx)->getZExtValue();
9912 SDValue OffsetVal = DAG.getConstant(Offset, TLI.getPointerTy());
9913
Eric Christopher90eb4022010-07-22 00:26:08 +00009914 SDValue ScalarAddr = DAG.getNode(ISD::ADD, dl, Idx.getValueType(),
9915 OffsetVal, StackPtr);
Dan Gohman1bbf72b2010-03-15 23:23:03 +00009916
9917 // Load the scalar.
Eric Christopher90eb4022010-07-22 00:26:08 +00009918 SDValue LoadScalar = DAG.getLoad(Extract->getValueType(0), dl, Ch,
9919 ScalarAddr, NULL, 0, false, false, 0);
Dan Gohman1bbf72b2010-03-15 23:23:03 +00009920
9921 // Replace the exact with the load.
9922 DAG.ReplaceAllUsesOfValueWith(SDValue(Extract, 0), LoadScalar);
9923 }
9924
9925 // The replacement was made in place; don't return anything.
9926 return SDValue();
9927}
9928
Chris Lattner83e6c992006-10-04 06:57:07 +00009929/// PerformSELECTCombine - Do target-specific dag combines on SELECT nodes.
Dan Gohman475871a2008-07-27 21:46:04 +00009930static SDValue PerformSELECTCombine(SDNode *N, SelectionDAG &DAG,
Chris Lattner47b4ce82009-03-11 05:48:52 +00009931 const X86Subtarget *Subtarget) {
9932 DebugLoc DL = N->getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00009933 SDValue Cond = N->getOperand(0);
Chris Lattner47b4ce82009-03-11 05:48:52 +00009934 // Get the LHS/RHS of the select.
9935 SDValue LHS = N->getOperand(1);
9936 SDValue RHS = N->getOperand(2);
Eric Christopherfd179292009-08-27 18:07:15 +00009937
Dan Gohman670e5392009-09-21 18:03:22 +00009938 // If we have SSE[12] support, try to form min/max nodes. SSE min/max
Dan Gohman8ce05da2010-02-22 04:03:39 +00009939 // instructions match the semantics of the common C idiom x<y?x:y but not
9940 // x<=y?x:y, because of how they handle negative zero (which can be
9941 // ignored in unsafe-math mode).
Chris Lattner83e6c992006-10-04 06:57:07 +00009942 if (Subtarget->hasSSE2() &&
Owen Anderson825b72b2009-08-11 20:47:22 +00009943 (LHS.getValueType() == MVT::f32 || LHS.getValueType() == MVT::f64) &&
Chris Lattner47b4ce82009-03-11 05:48:52 +00009944 Cond.getOpcode() == ISD::SETCC) {
9945 ISD::CondCode CC = cast<CondCodeSDNode>(Cond.getOperand(2))->get();
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00009946
Chris Lattner47b4ce82009-03-11 05:48:52 +00009947 unsigned Opcode = 0;
Dan Gohman670e5392009-09-21 18:03:22 +00009948 // Check for x CC y ? x : y.
Dan Gohmane8326932010-02-24 06:52:40 +00009949 if (DAG.isEqualTo(LHS, Cond.getOperand(0)) &&
9950 DAG.isEqualTo(RHS, Cond.getOperand(1))) {
Chris Lattner47b4ce82009-03-11 05:48:52 +00009951 switch (CC) {
9952 default: break;
Dan Gohman670e5392009-09-21 18:03:22 +00009953 case ISD::SETULT:
Dan Gohmane8326932010-02-24 06:52:40 +00009954 // Converting this to a min would handle NaNs incorrectly, and swapping
9955 // the operands would cause it to handle comparisons between positive
9956 // and negative zero incorrectly.
Evan Cheng60108e92010-07-15 22:07:12 +00009957 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS)) {
Dan Gohmane8326932010-02-24 06:52:40 +00009958 if (!UnsafeFPMath &&
9959 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS)))
9960 break;
9961 std::swap(LHS, RHS);
9962 }
Dan Gohman670e5392009-09-21 18:03:22 +00009963 Opcode = X86ISD::FMIN;
9964 break;
9965 case ISD::SETOLE:
Dan Gohmane8326932010-02-24 06:52:40 +00009966 // Converting this to a min would handle comparisons between positive
9967 // and negative zero incorrectly.
9968 if (!UnsafeFPMath &&
9969 !DAG.isKnownNeverZero(LHS) && !DAG.isKnownNeverZero(RHS))
9970 break;
Dan Gohman670e5392009-09-21 18:03:22 +00009971 Opcode = X86ISD::FMIN;
9972 break;
Chris Lattner47b4ce82009-03-11 05:48:52 +00009973 case ISD::SETULE:
Dan Gohmane8326932010-02-24 06:52:40 +00009974 // Converting this to a min would handle both negative zeros and NaNs
9975 // incorrectly, but we can swap the operands to fix both.
9976 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +00009977 case ISD::SETOLT:
Chris Lattner47b4ce82009-03-11 05:48:52 +00009978 case ISD::SETLT:
Dan Gohman670e5392009-09-21 18:03:22 +00009979 case ISD::SETLE:
Chris Lattner47b4ce82009-03-11 05:48:52 +00009980 Opcode = X86ISD::FMIN;
9981 break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00009982
Dan Gohman670e5392009-09-21 18:03:22 +00009983 case ISD::SETOGE:
Dan Gohmane8326932010-02-24 06:52:40 +00009984 // Converting this to a max would handle comparisons between positive
9985 // and negative zero incorrectly.
9986 if (!UnsafeFPMath &&
9987 !DAG.isKnownNeverZero(LHS) && !DAG.isKnownNeverZero(LHS))
9988 break;
Dan Gohman670e5392009-09-21 18:03:22 +00009989 Opcode = X86ISD::FMAX;
9990 break;
Chris Lattner47b4ce82009-03-11 05:48:52 +00009991 case ISD::SETUGT:
Dan Gohmane8326932010-02-24 06:52:40 +00009992 // Converting this to a max would handle NaNs incorrectly, and swapping
9993 // the operands would cause it to handle comparisons between positive
9994 // and negative zero incorrectly.
Evan Cheng60108e92010-07-15 22:07:12 +00009995 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS)) {
Dan Gohmane8326932010-02-24 06:52:40 +00009996 if (!UnsafeFPMath &&
9997 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS)))
9998 break;
9999 std::swap(LHS, RHS);
10000 }
Dan Gohman670e5392009-09-21 18:03:22 +000010001 Opcode = X86ISD::FMAX;
10002 break;
10003 case ISD::SETUGE:
Dan Gohmane8326932010-02-24 06:52:40 +000010004 // Converting this to a max would handle both negative zeros and NaNs
10005 // incorrectly, but we can swap the operands to fix both.
10006 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +000010007 case ISD::SETOGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000010008 case ISD::SETGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000010009 case ISD::SETGE:
10010 Opcode = X86ISD::FMAX;
10011 break;
Chris Lattner83e6c992006-10-04 06:57:07 +000010012 }
Dan Gohman670e5392009-09-21 18:03:22 +000010013 // Check for x CC y ? y : x -- a min/max with reversed arms.
Dan Gohmane8326932010-02-24 06:52:40 +000010014 } else if (DAG.isEqualTo(LHS, Cond.getOperand(1)) &&
10015 DAG.isEqualTo(RHS, Cond.getOperand(0))) {
Chris Lattner47b4ce82009-03-11 05:48:52 +000010016 switch (CC) {
10017 default: break;
Dan Gohman670e5392009-09-21 18:03:22 +000010018 case ISD::SETOGE:
Dan Gohmane8326932010-02-24 06:52:40 +000010019 // Converting this to a min would handle comparisons between positive
10020 // and negative zero incorrectly, and swapping the operands would
10021 // cause it to handle NaNs incorrectly.
10022 if (!UnsafeFPMath &&
10023 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS))) {
Evan Cheng60108e92010-07-15 22:07:12 +000010024 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS))
Dan Gohmane8326932010-02-24 06:52:40 +000010025 break;
10026 std::swap(LHS, RHS);
10027 }
Dan Gohman670e5392009-09-21 18:03:22 +000010028 Opcode = X86ISD::FMIN;
Dan Gohman8d44b282009-09-03 20:34:31 +000010029 break;
Dan Gohman670e5392009-09-21 18:03:22 +000010030 case ISD::SETUGT:
Dan Gohmane8326932010-02-24 06:52:40 +000010031 // Converting this to a min would handle NaNs incorrectly.
10032 if (!UnsafeFPMath &&
10033 (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS)))
10034 break;
Dan Gohman670e5392009-09-21 18:03:22 +000010035 Opcode = X86ISD::FMIN;
10036 break;
10037 case ISD::SETUGE:
Dan Gohmane8326932010-02-24 06:52:40 +000010038 // Converting this to a min would handle both negative zeros and NaNs
10039 // incorrectly, but we can swap the operands to fix both.
10040 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +000010041 case ISD::SETOGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000010042 case ISD::SETGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000010043 case ISD::SETGE:
10044 Opcode = X86ISD::FMIN;
10045 break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000010046
Dan Gohman670e5392009-09-21 18:03:22 +000010047 case ISD::SETULT:
Dan Gohmane8326932010-02-24 06:52:40 +000010048 // Converting this to a max would handle NaNs incorrectly.
Evan Cheng60108e92010-07-15 22:07:12 +000010049 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS))
Dan Gohmane8326932010-02-24 06:52:40 +000010050 break;
Dan Gohman670e5392009-09-21 18:03:22 +000010051 Opcode = X86ISD::FMAX;
Dan Gohman8d44b282009-09-03 20:34:31 +000010052 break;
Dan Gohman670e5392009-09-21 18:03:22 +000010053 case ISD::SETOLE:
Dan Gohmane8326932010-02-24 06:52:40 +000010054 // Converting this to a max would handle comparisons between positive
10055 // and negative zero incorrectly, and swapping the operands would
10056 // cause it to handle NaNs incorrectly.
10057 if (!UnsafeFPMath &&
10058 !DAG.isKnownNeverZero(LHS) && !DAG.isKnownNeverZero(RHS)) {
Evan Cheng60108e92010-07-15 22:07:12 +000010059 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS))
Dan Gohmane8326932010-02-24 06:52:40 +000010060 break;
10061 std::swap(LHS, RHS);
10062 }
Dan Gohman670e5392009-09-21 18:03:22 +000010063 Opcode = X86ISD::FMAX;
10064 break;
10065 case ISD::SETULE:
Dan Gohmane8326932010-02-24 06:52:40 +000010066 // Converting this to a max would handle both negative zeros and NaNs
10067 // incorrectly, but we can swap the operands to fix both.
10068 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +000010069 case ISD::SETOLT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000010070 case ISD::SETLT:
Dan Gohman670e5392009-09-21 18:03:22 +000010071 case ISD::SETLE:
Chris Lattner47b4ce82009-03-11 05:48:52 +000010072 Opcode = X86ISD::FMAX;
10073 break;
10074 }
Chris Lattner83e6c992006-10-04 06:57:07 +000010075 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000010076
Chris Lattner47b4ce82009-03-11 05:48:52 +000010077 if (Opcode)
10078 return DAG.getNode(Opcode, DL, N->getValueType(0), LHS, RHS);
Chris Lattner83e6c992006-10-04 06:57:07 +000010079 }
Eric Christopherfd179292009-08-27 18:07:15 +000010080
Chris Lattnerd1980a52009-03-12 06:52:53 +000010081 // If this is a select between two integer constants, try to do some
10082 // optimizations.
Chris Lattnercee56e72009-03-13 05:53:31 +000010083 if (ConstantSDNode *TrueC = dyn_cast<ConstantSDNode>(LHS)) {
10084 if (ConstantSDNode *FalseC = dyn_cast<ConstantSDNode>(RHS))
Chris Lattnerd1980a52009-03-12 06:52:53 +000010085 // Don't do this for crazy integer types.
10086 if (DAG.getTargetLoweringInfo().isTypeLegal(LHS.getValueType())) {
10087 // If this is efficiently invertible, canonicalize the LHSC/RHSC values
Chris Lattnercee56e72009-03-13 05:53:31 +000010088 // so that TrueC (the true value) is larger than FalseC.
Chris Lattnerd1980a52009-03-12 06:52:53 +000010089 bool NeedsCondInvert = false;
Eric Christopherfd179292009-08-27 18:07:15 +000010090
Chris Lattnercee56e72009-03-13 05:53:31 +000010091 if (TrueC->getAPIntValue().ult(FalseC->getAPIntValue()) &&
Chris Lattnerd1980a52009-03-12 06:52:53 +000010092 // Efficiently invertible.
10093 (Cond.getOpcode() == ISD::SETCC || // setcc -> invertible.
10094 (Cond.getOpcode() == ISD::XOR && // xor(X, C) -> invertible.
10095 isa<ConstantSDNode>(Cond.getOperand(1))))) {
10096 NeedsCondInvert = true;
Chris Lattnercee56e72009-03-13 05:53:31 +000010097 std::swap(TrueC, FalseC);
Chris Lattnerd1980a52009-03-12 06:52:53 +000010098 }
Eric Christopherfd179292009-08-27 18:07:15 +000010099
Chris Lattnerd1980a52009-03-12 06:52:53 +000010100 // Optimize C ? 8 : 0 -> zext(C) << 3. Likewise for any pow2/0.
Chris Lattnercee56e72009-03-13 05:53:31 +000010101 if (FalseC->getAPIntValue() == 0 &&
10102 TrueC->getAPIntValue().isPowerOf2()) {
Chris Lattnerd1980a52009-03-12 06:52:53 +000010103 if (NeedsCondInvert) // Invert the condition if needed.
10104 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
10105 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +000010106
Chris Lattnerd1980a52009-03-12 06:52:53 +000010107 // Zero extend the condition if needed.
10108 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, LHS.getValueType(), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +000010109
Chris Lattnercee56e72009-03-13 05:53:31 +000010110 unsigned ShAmt = TrueC->getAPIntValue().logBase2();
Chris Lattnerd1980a52009-03-12 06:52:53 +000010111 return DAG.getNode(ISD::SHL, DL, LHS.getValueType(), Cond,
Owen Anderson825b72b2009-08-11 20:47:22 +000010112 DAG.getConstant(ShAmt, MVT::i8));
Chris Lattnerd1980a52009-03-12 06:52:53 +000010113 }
Eric Christopherfd179292009-08-27 18:07:15 +000010114
Chris Lattner97a29a52009-03-13 05:22:11 +000010115 // Optimize Cond ? cst+1 : cst -> zext(setcc(C)+cst.
Chris Lattnercee56e72009-03-13 05:53:31 +000010116 if (FalseC->getAPIntValue()+1 == TrueC->getAPIntValue()) {
Chris Lattner97a29a52009-03-13 05:22:11 +000010117 if (NeedsCondInvert) // Invert the condition if needed.
10118 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
10119 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +000010120
Chris Lattner97a29a52009-03-13 05:22:11 +000010121 // Zero extend the condition if needed.
Chris Lattnercee56e72009-03-13 05:53:31 +000010122 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL,
10123 FalseC->getValueType(0), Cond);
Chris Lattner97a29a52009-03-13 05:22:11 +000010124 return DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
Chris Lattnercee56e72009-03-13 05:53:31 +000010125 SDValue(FalseC, 0));
Chris Lattner97a29a52009-03-13 05:22:11 +000010126 }
Eric Christopherfd179292009-08-27 18:07:15 +000010127
Chris Lattnercee56e72009-03-13 05:53:31 +000010128 // Optimize cases that will turn into an LEA instruction. This requires
10129 // an i32 or i64 and an efficient multiplier (1, 2, 3, 4, 5, 8, 9).
Owen Anderson825b72b2009-08-11 20:47:22 +000010130 if (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i64) {
Chris Lattnercee56e72009-03-13 05:53:31 +000010131 uint64_t Diff = TrueC->getZExtValue()-FalseC->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +000010132 if (N->getValueType(0) == MVT::i32) Diff = (unsigned)Diff;
Eric Christopherfd179292009-08-27 18:07:15 +000010133
Chris Lattnercee56e72009-03-13 05:53:31 +000010134 bool isFastMultiplier = false;
10135 if (Diff < 10) {
10136 switch ((unsigned char)Diff) {
10137 default: break;
10138 case 1: // result = add base, cond
10139 case 2: // result = lea base( , cond*2)
10140 case 3: // result = lea base(cond, cond*2)
10141 case 4: // result = lea base( , cond*4)
10142 case 5: // result = lea base(cond, cond*4)
10143 case 8: // result = lea base( , cond*8)
10144 case 9: // result = lea base(cond, cond*8)
10145 isFastMultiplier = true;
10146 break;
10147 }
10148 }
Eric Christopherfd179292009-08-27 18:07:15 +000010149
Chris Lattnercee56e72009-03-13 05:53:31 +000010150 if (isFastMultiplier) {
10151 APInt Diff = TrueC->getAPIntValue()-FalseC->getAPIntValue();
10152 if (NeedsCondInvert) // Invert the condition if needed.
10153 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
10154 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +000010155
Chris Lattnercee56e72009-03-13 05:53:31 +000010156 // Zero extend the condition if needed.
10157 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, FalseC->getValueType(0),
10158 Cond);
10159 // Scale the condition by the difference.
10160 if (Diff != 1)
10161 Cond = DAG.getNode(ISD::MUL, DL, Cond.getValueType(), Cond,
10162 DAG.getConstant(Diff, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +000010163
Chris Lattnercee56e72009-03-13 05:53:31 +000010164 // Add the base if non-zero.
10165 if (FalseC->getAPIntValue() != 0)
10166 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
10167 SDValue(FalseC, 0));
10168 return Cond;
10169 }
Eric Christopherfd179292009-08-27 18:07:15 +000010170 }
Chris Lattnerd1980a52009-03-12 06:52:53 +000010171 }
10172 }
Eric Christopherfd179292009-08-27 18:07:15 +000010173
Dan Gohman475871a2008-07-27 21:46:04 +000010174 return SDValue();
Chris Lattner83e6c992006-10-04 06:57:07 +000010175}
10176
Chris Lattnerd1980a52009-03-12 06:52:53 +000010177/// Optimize X86ISD::CMOV [LHS, RHS, CONDCODE (e.g. X86::COND_NE), CONDVAL]
10178static SDValue PerformCMOVCombine(SDNode *N, SelectionDAG &DAG,
10179 TargetLowering::DAGCombinerInfo &DCI) {
10180 DebugLoc DL = N->getDebugLoc();
Eric Christopherfd179292009-08-27 18:07:15 +000010181
Chris Lattnerd1980a52009-03-12 06:52:53 +000010182 // If the flag operand isn't dead, don't touch this CMOV.
10183 if (N->getNumValues() == 2 && !SDValue(N, 1).use_empty())
10184 return SDValue();
Eric Christopherfd179292009-08-27 18:07:15 +000010185
Chris Lattnerd1980a52009-03-12 06:52:53 +000010186 // If this is a select between two integer constants, try to do some
10187 // optimizations. Note that the operands are ordered the opposite of SELECT
10188 // operands.
10189 if (ConstantSDNode *TrueC = dyn_cast<ConstantSDNode>(N->getOperand(1))) {
10190 if (ConstantSDNode *FalseC = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
10191 // Canonicalize the TrueC/FalseC values so that TrueC (the true value) is
10192 // larger than FalseC (the false value).
10193 X86::CondCode CC = (X86::CondCode)N->getConstantOperandVal(2);
Eric Christopherfd179292009-08-27 18:07:15 +000010194
Chris Lattnerd1980a52009-03-12 06:52:53 +000010195 if (TrueC->getAPIntValue().ult(FalseC->getAPIntValue())) {
10196 CC = X86::GetOppositeBranchCondition(CC);
10197 std::swap(TrueC, FalseC);
10198 }
Eric Christopherfd179292009-08-27 18:07:15 +000010199
Chris Lattnerd1980a52009-03-12 06:52:53 +000010200 // Optimize C ? 8 : 0 -> zext(setcc(C)) << 3. Likewise for any pow2/0.
Chris Lattnercee56e72009-03-13 05:53:31 +000010201 // This is efficient for any integer data type (including i8/i16) and
10202 // shift amount.
Chris Lattnerd1980a52009-03-12 06:52:53 +000010203 if (FalseC->getAPIntValue() == 0 && TrueC->getAPIntValue().isPowerOf2()) {
10204 SDValue Cond = N->getOperand(3);
Owen Anderson825b72b2009-08-11 20:47:22 +000010205 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
10206 DAG.getConstant(CC, MVT::i8), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +000010207
Chris Lattnerd1980a52009-03-12 06:52:53 +000010208 // Zero extend the condition if needed.
10209 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, TrueC->getValueType(0), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +000010210
Chris Lattnerd1980a52009-03-12 06:52:53 +000010211 unsigned ShAmt = TrueC->getAPIntValue().logBase2();
10212 Cond = DAG.getNode(ISD::SHL, DL, Cond.getValueType(), Cond,
Owen Anderson825b72b2009-08-11 20:47:22 +000010213 DAG.getConstant(ShAmt, MVT::i8));
Chris Lattnerd1980a52009-03-12 06:52:53 +000010214 if (N->getNumValues() == 2) // Dead flag value?
10215 return DCI.CombineTo(N, Cond, SDValue());
10216 return Cond;
10217 }
Eric Christopherfd179292009-08-27 18:07:15 +000010218
Chris Lattnercee56e72009-03-13 05:53:31 +000010219 // Optimize Cond ? cst+1 : cst -> zext(setcc(C)+cst. This is efficient
10220 // for any integer data type, including i8/i16.
Chris Lattner97a29a52009-03-13 05:22:11 +000010221 if (FalseC->getAPIntValue()+1 == TrueC->getAPIntValue()) {
10222 SDValue Cond = N->getOperand(3);
Owen Anderson825b72b2009-08-11 20:47:22 +000010223 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
10224 DAG.getConstant(CC, MVT::i8), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +000010225
Chris Lattner97a29a52009-03-13 05:22:11 +000010226 // Zero extend the condition if needed.
Chris Lattnercee56e72009-03-13 05:53:31 +000010227 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL,
10228 FalseC->getValueType(0), Cond);
Chris Lattner97a29a52009-03-13 05:22:11 +000010229 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
10230 SDValue(FalseC, 0));
Eric Christopherfd179292009-08-27 18:07:15 +000010231
Chris Lattner97a29a52009-03-13 05:22:11 +000010232 if (N->getNumValues() == 2) // Dead flag value?
10233 return DCI.CombineTo(N, Cond, SDValue());
10234 return Cond;
10235 }
Eric Christopherfd179292009-08-27 18:07:15 +000010236
Chris Lattnercee56e72009-03-13 05:53:31 +000010237 // Optimize cases that will turn into an LEA instruction. This requires
10238 // an i32 or i64 and an efficient multiplier (1, 2, 3, 4, 5, 8, 9).
Owen Anderson825b72b2009-08-11 20:47:22 +000010239 if (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i64) {
Chris Lattnercee56e72009-03-13 05:53:31 +000010240 uint64_t Diff = TrueC->getZExtValue()-FalseC->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +000010241 if (N->getValueType(0) == MVT::i32) Diff = (unsigned)Diff;
Eric Christopherfd179292009-08-27 18:07:15 +000010242
Chris Lattnercee56e72009-03-13 05:53:31 +000010243 bool isFastMultiplier = false;
10244 if (Diff < 10) {
10245 switch ((unsigned char)Diff) {
10246 default: break;
10247 case 1: // result = add base, cond
10248 case 2: // result = lea base( , cond*2)
10249 case 3: // result = lea base(cond, cond*2)
10250 case 4: // result = lea base( , cond*4)
10251 case 5: // result = lea base(cond, cond*4)
10252 case 8: // result = lea base( , cond*8)
10253 case 9: // result = lea base(cond, cond*8)
10254 isFastMultiplier = true;
10255 break;
10256 }
10257 }
Eric Christopherfd179292009-08-27 18:07:15 +000010258
Chris Lattnercee56e72009-03-13 05:53:31 +000010259 if (isFastMultiplier) {
10260 APInt Diff = TrueC->getAPIntValue()-FalseC->getAPIntValue();
10261 SDValue Cond = N->getOperand(3);
Owen Anderson825b72b2009-08-11 20:47:22 +000010262 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
10263 DAG.getConstant(CC, MVT::i8), Cond);
Chris Lattnercee56e72009-03-13 05:53:31 +000010264 // Zero extend the condition if needed.
10265 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, FalseC->getValueType(0),
10266 Cond);
10267 // Scale the condition by the difference.
10268 if (Diff != 1)
10269 Cond = DAG.getNode(ISD::MUL, DL, Cond.getValueType(), Cond,
10270 DAG.getConstant(Diff, Cond.getValueType()));
10271
10272 // Add the base if non-zero.
10273 if (FalseC->getAPIntValue() != 0)
10274 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
10275 SDValue(FalseC, 0));
10276 if (N->getNumValues() == 2) // Dead flag value?
10277 return DCI.CombineTo(N, Cond, SDValue());
10278 return Cond;
10279 }
Eric Christopherfd179292009-08-27 18:07:15 +000010280 }
Chris Lattnerd1980a52009-03-12 06:52:53 +000010281 }
10282 }
10283 return SDValue();
10284}
10285
10286
Evan Cheng0b0cd912009-03-28 05:57:29 +000010287/// PerformMulCombine - Optimize a single multiply with constant into two
10288/// in order to implement it with two cheaper instructions, e.g.
10289/// LEA + SHL, LEA + LEA.
10290static SDValue PerformMulCombine(SDNode *N, SelectionDAG &DAG,
10291 TargetLowering::DAGCombinerInfo &DCI) {
Evan Cheng0b0cd912009-03-28 05:57:29 +000010292 if (DCI.isBeforeLegalize() || DCI.isCalledByLegalizer())
10293 return SDValue();
10294
Owen Andersone50ed302009-08-10 22:56:29 +000010295 EVT VT = N->getValueType(0);
Owen Anderson825b72b2009-08-11 20:47:22 +000010296 if (VT != MVT::i64)
Evan Cheng0b0cd912009-03-28 05:57:29 +000010297 return SDValue();
10298
10299 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(1));
10300 if (!C)
10301 return SDValue();
10302 uint64_t MulAmt = C->getZExtValue();
10303 if (isPowerOf2_64(MulAmt) || MulAmt == 3 || MulAmt == 5 || MulAmt == 9)
10304 return SDValue();
10305
10306 uint64_t MulAmt1 = 0;
10307 uint64_t MulAmt2 = 0;
10308 if ((MulAmt % 9) == 0) {
10309 MulAmt1 = 9;
10310 MulAmt2 = MulAmt / 9;
10311 } else if ((MulAmt % 5) == 0) {
10312 MulAmt1 = 5;
10313 MulAmt2 = MulAmt / 5;
10314 } else if ((MulAmt % 3) == 0) {
10315 MulAmt1 = 3;
10316 MulAmt2 = MulAmt / 3;
10317 }
10318 if (MulAmt2 &&
10319 (isPowerOf2_64(MulAmt2) || MulAmt2 == 3 || MulAmt2 == 5 || MulAmt2 == 9)){
10320 DebugLoc DL = N->getDebugLoc();
10321
10322 if (isPowerOf2_64(MulAmt2) &&
10323 !(N->hasOneUse() && N->use_begin()->getOpcode() == ISD::ADD))
10324 // If second multiplifer is pow2, issue it first. We want the multiply by
10325 // 3, 5, or 9 to be folded into the addressing mode unless the lone use
10326 // is an add.
10327 std::swap(MulAmt1, MulAmt2);
10328
10329 SDValue NewMul;
Eric Christopherfd179292009-08-27 18:07:15 +000010330 if (isPowerOf2_64(MulAmt1))
Evan Cheng0b0cd912009-03-28 05:57:29 +000010331 NewMul = DAG.getNode(ISD::SHL, DL, VT, N->getOperand(0),
Owen Anderson825b72b2009-08-11 20:47:22 +000010332 DAG.getConstant(Log2_64(MulAmt1), MVT::i8));
Evan Cheng0b0cd912009-03-28 05:57:29 +000010333 else
Evan Cheng73f24c92009-03-30 21:36:47 +000010334 NewMul = DAG.getNode(X86ISD::MUL_IMM, DL, VT, N->getOperand(0),
Evan Cheng0b0cd912009-03-28 05:57:29 +000010335 DAG.getConstant(MulAmt1, VT));
10336
Eric Christopherfd179292009-08-27 18:07:15 +000010337 if (isPowerOf2_64(MulAmt2))
Evan Cheng0b0cd912009-03-28 05:57:29 +000010338 NewMul = DAG.getNode(ISD::SHL, DL, VT, NewMul,
Owen Anderson825b72b2009-08-11 20:47:22 +000010339 DAG.getConstant(Log2_64(MulAmt2), MVT::i8));
Eric Christopherfd179292009-08-27 18:07:15 +000010340 else
Evan Cheng73f24c92009-03-30 21:36:47 +000010341 NewMul = DAG.getNode(X86ISD::MUL_IMM, DL, VT, NewMul,
Evan Cheng0b0cd912009-03-28 05:57:29 +000010342 DAG.getConstant(MulAmt2, VT));
10343
10344 // Do not add new nodes to DAG combiner worklist.
10345 DCI.CombineTo(N, NewMul, false);
10346 }
10347 return SDValue();
10348}
10349
Evan Chengad9c0a32009-12-15 00:53:42 +000010350static SDValue PerformSHLCombine(SDNode *N, SelectionDAG &DAG) {
10351 SDValue N0 = N->getOperand(0);
10352 SDValue N1 = N->getOperand(1);
10353 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1);
10354 EVT VT = N0.getValueType();
10355
10356 // fold (shl (and (setcc_c), c1), c2) -> (and setcc_c, (c1 << c2))
10357 // since the result of setcc_c is all zero's or all ones.
10358 if (N1C && N0.getOpcode() == ISD::AND &&
10359 N0.getOperand(1).getOpcode() == ISD::Constant) {
10360 SDValue N00 = N0.getOperand(0);
10361 if (N00.getOpcode() == X86ISD::SETCC_CARRY ||
10362 ((N00.getOpcode() == ISD::ANY_EXTEND ||
10363 N00.getOpcode() == ISD::ZERO_EXTEND) &&
10364 N00.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY)) {
10365 APInt Mask = cast<ConstantSDNode>(N0.getOperand(1))->getAPIntValue();
10366 APInt ShAmt = N1C->getAPIntValue();
10367 Mask = Mask.shl(ShAmt);
10368 if (Mask != 0)
10369 return DAG.getNode(ISD::AND, N->getDebugLoc(), VT,
10370 N00, DAG.getConstant(Mask, VT));
10371 }
10372 }
10373
10374 return SDValue();
10375}
Evan Cheng0b0cd912009-03-28 05:57:29 +000010376
Nate Begeman740ab032009-01-26 00:52:55 +000010377/// PerformShiftCombine - Transforms vector shift nodes to use vector shifts
10378/// when possible.
10379static SDValue PerformShiftCombine(SDNode* N, SelectionDAG &DAG,
10380 const X86Subtarget *Subtarget) {
Evan Chengad9c0a32009-12-15 00:53:42 +000010381 EVT VT = N->getValueType(0);
10382 if (!VT.isVector() && VT.isInteger() &&
10383 N->getOpcode() == ISD::SHL)
10384 return PerformSHLCombine(N, DAG);
10385
Nate Begeman740ab032009-01-26 00:52:55 +000010386 // On X86 with SSE2 support, we can transform this to a vector shift if
10387 // all elements are shifted by the same amount. We can't do this in legalize
10388 // because the a constant vector is typically transformed to a constant pool
10389 // so we have no knowledge of the shift amount.
Nate Begemanc2fd67f2009-01-26 03:15:31 +000010390 if (!Subtarget->hasSSE2())
10391 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +000010392
Owen Anderson825b72b2009-08-11 20:47:22 +000010393 if (VT != MVT::v2i64 && VT != MVT::v4i32 && VT != MVT::v8i16)
Nate Begemanc2fd67f2009-01-26 03:15:31 +000010394 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +000010395
Mon P Wang3becd092009-01-28 08:12:05 +000010396 SDValue ShAmtOp = N->getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +000010397 EVT EltVT = VT.getVectorElementType();
Chris Lattner47b4ce82009-03-11 05:48:52 +000010398 DebugLoc DL = N->getDebugLoc();
Mon P Wangefa42202009-09-03 19:56:25 +000010399 SDValue BaseShAmt = SDValue();
Mon P Wang3becd092009-01-28 08:12:05 +000010400 if (ShAmtOp.getOpcode() == ISD::BUILD_VECTOR) {
10401 unsigned NumElts = VT.getVectorNumElements();
10402 unsigned i = 0;
10403 for (; i != NumElts; ++i) {
10404 SDValue Arg = ShAmtOp.getOperand(i);
10405 if (Arg.getOpcode() == ISD::UNDEF) continue;
10406 BaseShAmt = Arg;
10407 break;
10408 }
10409 for (; i != NumElts; ++i) {
10410 SDValue Arg = ShAmtOp.getOperand(i);
10411 if (Arg.getOpcode() == ISD::UNDEF) continue;
10412 if (Arg != BaseShAmt) {
10413 return SDValue();
10414 }
10415 }
10416 } else if (ShAmtOp.getOpcode() == ISD::VECTOR_SHUFFLE &&
Nate Begeman9008ca62009-04-27 18:41:29 +000010417 cast<ShuffleVectorSDNode>(ShAmtOp)->isSplat()) {
Mon P Wangefa42202009-09-03 19:56:25 +000010418 SDValue InVec = ShAmtOp.getOperand(0);
10419 if (InVec.getOpcode() == ISD::BUILD_VECTOR) {
10420 unsigned NumElts = InVec.getValueType().getVectorNumElements();
10421 unsigned i = 0;
10422 for (; i != NumElts; ++i) {
10423 SDValue Arg = InVec.getOperand(i);
10424 if (Arg.getOpcode() == ISD::UNDEF) continue;
10425 BaseShAmt = Arg;
10426 break;
10427 }
10428 } else if (InVec.getOpcode() == ISD::INSERT_VECTOR_ELT) {
10429 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(InVec.getOperand(2))) {
Evan Chengae3ecf92010-02-16 21:09:44 +000010430 unsigned SplatIdx= cast<ShuffleVectorSDNode>(ShAmtOp)->getSplatIndex();
Mon P Wangefa42202009-09-03 19:56:25 +000010431 if (C->getZExtValue() == SplatIdx)
10432 BaseShAmt = InVec.getOperand(1);
10433 }
10434 }
10435 if (BaseShAmt.getNode() == 0)
10436 BaseShAmt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL, EltVT, ShAmtOp,
10437 DAG.getIntPtrConstant(0));
Mon P Wang3becd092009-01-28 08:12:05 +000010438 } else
Nate Begemanc2fd67f2009-01-26 03:15:31 +000010439 return SDValue();
Nate Begeman740ab032009-01-26 00:52:55 +000010440
Mon P Wangefa42202009-09-03 19:56:25 +000010441 // The shift amount is an i32.
Owen Anderson825b72b2009-08-11 20:47:22 +000010442 if (EltVT.bitsGT(MVT::i32))
10443 BaseShAmt = DAG.getNode(ISD::TRUNCATE, DL, MVT::i32, BaseShAmt);
10444 else if (EltVT.bitsLT(MVT::i32))
Mon P Wangefa42202009-09-03 19:56:25 +000010445 BaseShAmt = DAG.getNode(ISD::ZERO_EXTEND, DL, MVT::i32, BaseShAmt);
Nate Begeman740ab032009-01-26 00:52:55 +000010446
Nate Begemanc2fd67f2009-01-26 03:15:31 +000010447 // The shift amount is identical so we can do a vector shift.
10448 SDValue ValOp = N->getOperand(0);
10449 switch (N->getOpcode()) {
10450 default:
Torok Edwinc23197a2009-07-14 16:55:14 +000010451 llvm_unreachable("Unknown shift opcode!");
Nate Begemanc2fd67f2009-01-26 03:15:31 +000010452 break;
10453 case ISD::SHL:
Owen Anderson825b72b2009-08-11 20:47:22 +000010454 if (VT == MVT::v2i64)
Chris Lattner47b4ce82009-03-11 05:48:52 +000010455 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000010456 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +000010457 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +000010458 if (VT == MVT::v4i32)
Chris Lattner47b4ce82009-03-11 05:48:52 +000010459 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000010460 DAG.getConstant(Intrinsic::x86_sse2_pslli_d, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +000010461 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +000010462 if (VT == MVT::v8i16)
Chris Lattner47b4ce82009-03-11 05:48:52 +000010463 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000010464 DAG.getConstant(Intrinsic::x86_sse2_pslli_w, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +000010465 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +000010466 break;
10467 case ISD::SRA:
Owen Anderson825b72b2009-08-11 20:47:22 +000010468 if (VT == MVT::v4i32)
Chris Lattner47b4ce82009-03-11 05:48:52 +000010469 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000010470 DAG.getConstant(Intrinsic::x86_sse2_psrai_d, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +000010471 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +000010472 if (VT == MVT::v8i16)
Chris Lattner47b4ce82009-03-11 05:48:52 +000010473 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000010474 DAG.getConstant(Intrinsic::x86_sse2_psrai_w, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +000010475 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +000010476 break;
10477 case ISD::SRL:
Owen Anderson825b72b2009-08-11 20:47:22 +000010478 if (VT == MVT::v2i64)
Chris Lattner47b4ce82009-03-11 05:48:52 +000010479 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000010480 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +000010481 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +000010482 if (VT == MVT::v4i32)
Chris Lattner47b4ce82009-03-11 05:48:52 +000010483 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000010484 DAG.getConstant(Intrinsic::x86_sse2_psrli_d, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +000010485 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +000010486 if (VT == MVT::v8i16)
Chris Lattner47b4ce82009-03-11 05:48:52 +000010487 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000010488 DAG.getConstant(Intrinsic::x86_sse2_psrli_w, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +000010489 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +000010490 break;
Nate Begeman740ab032009-01-26 00:52:55 +000010491 }
10492 return SDValue();
10493}
10494
Evan Cheng760d1942010-01-04 21:22:48 +000010495static SDValue PerformOrCombine(SDNode *N, SelectionDAG &DAG,
Evan Cheng8b1190a2010-04-28 01:18:01 +000010496 TargetLowering::DAGCombinerInfo &DCI,
Evan Cheng760d1942010-01-04 21:22:48 +000010497 const X86Subtarget *Subtarget) {
Evan Cheng39cfeec2010-04-28 02:25:18 +000010498 if (DCI.isBeforeLegalizeOps())
Evan Cheng8b1190a2010-04-28 01:18:01 +000010499 return SDValue();
10500
Evan Cheng760d1942010-01-04 21:22:48 +000010501 EVT VT = N->getValueType(0);
Evan Cheng8b1190a2010-04-28 01:18:01 +000010502 if (VT != MVT::i16 && VT != MVT::i32 && VT != MVT::i64)
Evan Cheng760d1942010-01-04 21:22:48 +000010503 return SDValue();
10504
10505 // fold (or (x << c) | (y >> (64 - c))) ==> (shld64 x, y, c)
10506 SDValue N0 = N->getOperand(0);
10507 SDValue N1 = N->getOperand(1);
10508 if (N0.getOpcode() == ISD::SRL && N1.getOpcode() == ISD::SHL)
10509 std::swap(N0, N1);
10510 if (N0.getOpcode() != ISD::SHL || N1.getOpcode() != ISD::SRL)
10511 return SDValue();
Evan Cheng8b1190a2010-04-28 01:18:01 +000010512 if (!N0.hasOneUse() || !N1.hasOneUse())
10513 return SDValue();
Evan Cheng760d1942010-01-04 21:22:48 +000010514
10515 SDValue ShAmt0 = N0.getOperand(1);
10516 if (ShAmt0.getValueType() != MVT::i8)
10517 return SDValue();
10518 SDValue ShAmt1 = N1.getOperand(1);
10519 if (ShAmt1.getValueType() != MVT::i8)
10520 return SDValue();
10521 if (ShAmt0.getOpcode() == ISD::TRUNCATE)
10522 ShAmt0 = ShAmt0.getOperand(0);
10523 if (ShAmt1.getOpcode() == ISD::TRUNCATE)
10524 ShAmt1 = ShAmt1.getOperand(0);
10525
10526 DebugLoc DL = N->getDebugLoc();
10527 unsigned Opc = X86ISD::SHLD;
10528 SDValue Op0 = N0.getOperand(0);
10529 SDValue Op1 = N1.getOperand(0);
10530 if (ShAmt0.getOpcode() == ISD::SUB) {
10531 Opc = X86ISD::SHRD;
10532 std::swap(Op0, Op1);
10533 std::swap(ShAmt0, ShAmt1);
10534 }
10535
Evan Cheng8b1190a2010-04-28 01:18:01 +000010536 unsigned Bits = VT.getSizeInBits();
Evan Cheng760d1942010-01-04 21:22:48 +000010537 if (ShAmt1.getOpcode() == ISD::SUB) {
10538 SDValue Sum = ShAmt1.getOperand(0);
10539 if (ConstantSDNode *SumC = dyn_cast<ConstantSDNode>(Sum)) {
Dan Gohman4e39e9d2010-06-24 14:30:44 +000010540 SDValue ShAmt1Op1 = ShAmt1.getOperand(1);
10541 if (ShAmt1Op1.getNode()->getOpcode() == ISD::TRUNCATE)
10542 ShAmt1Op1 = ShAmt1Op1.getOperand(0);
10543 if (SumC->getSExtValue() == Bits && ShAmt1Op1 == ShAmt0)
Evan Cheng760d1942010-01-04 21:22:48 +000010544 return DAG.getNode(Opc, DL, VT,
10545 Op0, Op1,
10546 DAG.getNode(ISD::TRUNCATE, DL,
10547 MVT::i8, ShAmt0));
10548 }
10549 } else if (ConstantSDNode *ShAmt1C = dyn_cast<ConstantSDNode>(ShAmt1)) {
10550 ConstantSDNode *ShAmt0C = dyn_cast<ConstantSDNode>(ShAmt0);
10551 if (ShAmt0C &&
Evan Cheng8b1190a2010-04-28 01:18:01 +000010552 ShAmt0C->getSExtValue() + ShAmt1C->getSExtValue() == Bits)
Evan Cheng760d1942010-01-04 21:22:48 +000010553 return DAG.getNode(Opc, DL, VT,
10554 N0.getOperand(0), N1.getOperand(0),
10555 DAG.getNode(ISD::TRUNCATE, DL,
10556 MVT::i8, ShAmt0));
10557 }
10558
10559 return SDValue();
10560}
10561
Chris Lattner149a4e52008-02-22 02:09:43 +000010562/// PerformSTORECombine - Do target-specific dag combines on STORE nodes.
Dan Gohman475871a2008-07-27 21:46:04 +000010563static SDValue PerformSTORECombine(SDNode *N, SelectionDAG &DAG,
Evan Cheng536e6672009-03-12 05:59:15 +000010564 const X86Subtarget *Subtarget) {
Chris Lattner149a4e52008-02-22 02:09:43 +000010565 // Turn load->store of MMX types into GPR load/stores. This avoids clobbering
10566 // the FP state in cases where an emms may be missing.
Dale Johannesen079f2a62008-02-25 19:20:14 +000010567 // A preferable solution to the general problem is to figure out the right
10568 // places to insert EMMS. This qualifies as a quick hack.
Evan Cheng536e6672009-03-12 05:59:15 +000010569
10570 // Similarly, turn load->store of i64 into double load/stores in 32-bit mode.
Evan Cheng7e2ff772008-05-08 00:57:18 +000010571 StoreSDNode *St = cast<StoreSDNode>(N);
Owen Andersone50ed302009-08-10 22:56:29 +000010572 EVT VT = St->getValue().getValueType();
Evan Cheng536e6672009-03-12 05:59:15 +000010573 if (VT.getSizeInBits() != 64)
10574 return SDValue();
10575
Devang Patel578efa92009-06-05 21:57:13 +000010576 const Function *F = DAG.getMachineFunction().getFunction();
10577 bool NoImplicitFloatOps = F->hasFnAttr(Attribute::NoImplicitFloat);
Eric Christopherfd179292009-08-27 18:07:15 +000010578 bool F64IsLegal = !UseSoftFloat && !NoImplicitFloatOps
Devang Patel578efa92009-06-05 21:57:13 +000010579 && Subtarget->hasSSE2();
Evan Cheng536e6672009-03-12 05:59:15 +000010580 if ((VT.isVector() ||
Owen Anderson825b72b2009-08-11 20:47:22 +000010581 (VT == MVT::i64 && F64IsLegal && !Subtarget->is64Bit())) &&
Dale Johannesen079f2a62008-02-25 19:20:14 +000010582 isa<LoadSDNode>(St->getValue()) &&
10583 !cast<LoadSDNode>(St->getValue())->isVolatile() &&
10584 St->getChain().hasOneUse() && !St->isVolatile()) {
Gabor Greifba36cb52008-08-28 21:40:38 +000010585 SDNode* LdVal = St->getValue().getNode();
Dale Johannesen079f2a62008-02-25 19:20:14 +000010586 LoadSDNode *Ld = 0;
10587 int TokenFactorIndex = -1;
Dan Gohman475871a2008-07-27 21:46:04 +000010588 SmallVector<SDValue, 8> Ops;
Gabor Greifba36cb52008-08-28 21:40:38 +000010589 SDNode* ChainVal = St->getChain().getNode();
Dale Johannesen079f2a62008-02-25 19:20:14 +000010590 // Must be a store of a load. We currently handle two cases: the load
10591 // is a direct child, and it's under an intervening TokenFactor. It is
10592 // possible to dig deeper under nested TokenFactors.
Dale Johannesen14e2ea92008-02-25 22:29:22 +000010593 if (ChainVal == LdVal)
Dale Johannesen079f2a62008-02-25 19:20:14 +000010594 Ld = cast<LoadSDNode>(St->getChain());
10595 else if (St->getValue().hasOneUse() &&
10596 ChainVal->getOpcode() == ISD::TokenFactor) {
10597 for (unsigned i=0, e = ChainVal->getNumOperands(); i != e; ++i) {
Gabor Greifba36cb52008-08-28 21:40:38 +000010598 if (ChainVal->getOperand(i).getNode() == LdVal) {
Dale Johannesen079f2a62008-02-25 19:20:14 +000010599 TokenFactorIndex = i;
10600 Ld = cast<LoadSDNode>(St->getValue());
10601 } else
10602 Ops.push_back(ChainVal->getOperand(i));
10603 }
10604 }
Dale Johannesen079f2a62008-02-25 19:20:14 +000010605
Evan Cheng536e6672009-03-12 05:59:15 +000010606 if (!Ld || !ISD::isNormalLoad(Ld))
10607 return SDValue();
Dale Johannesen079f2a62008-02-25 19:20:14 +000010608
Evan Cheng536e6672009-03-12 05:59:15 +000010609 // If this is not the MMX case, i.e. we are just turning i64 load/store
10610 // into f64 load/store, avoid the transformation if there are multiple
10611 // uses of the loaded value.
10612 if (!VT.isVector() && !Ld->hasNUsesOfValue(1, 0))
10613 return SDValue();
Dale Johannesen079f2a62008-02-25 19:20:14 +000010614
Evan Cheng536e6672009-03-12 05:59:15 +000010615 DebugLoc LdDL = Ld->getDebugLoc();
10616 DebugLoc StDL = N->getDebugLoc();
10617 // If we are a 64-bit capable x86, lower to a single movq load/store pair.
10618 // Otherwise, if it's legal to use f64 SSE instructions, use f64 load/store
10619 // pair instead.
10620 if (Subtarget->is64Bit() || F64IsLegal) {
Owen Anderson825b72b2009-08-11 20:47:22 +000010621 EVT LdVT = Subtarget->is64Bit() ? MVT::i64 : MVT::f64;
Evan Cheng536e6672009-03-12 05:59:15 +000010622 SDValue NewLd = DAG.getLoad(LdVT, LdDL, Ld->getChain(),
10623 Ld->getBasePtr(), Ld->getSrcValue(),
10624 Ld->getSrcValueOffset(), Ld->isVolatile(),
David Greene67c9d422010-02-15 16:53:33 +000010625 Ld->isNonTemporal(), Ld->getAlignment());
Evan Cheng536e6672009-03-12 05:59:15 +000010626 SDValue NewChain = NewLd.getValue(1);
Dale Johannesen079f2a62008-02-25 19:20:14 +000010627 if (TokenFactorIndex != -1) {
Evan Cheng536e6672009-03-12 05:59:15 +000010628 Ops.push_back(NewChain);
Owen Anderson825b72b2009-08-11 20:47:22 +000010629 NewChain = DAG.getNode(ISD::TokenFactor, LdDL, MVT::Other, &Ops[0],
Dale Johannesen079f2a62008-02-25 19:20:14 +000010630 Ops.size());
10631 }
Evan Cheng536e6672009-03-12 05:59:15 +000010632 return DAG.getStore(NewChain, StDL, NewLd, St->getBasePtr(),
Chris Lattner149a4e52008-02-22 02:09:43 +000010633 St->getSrcValue(), St->getSrcValueOffset(),
David Greene67c9d422010-02-15 16:53:33 +000010634 St->isVolatile(), St->isNonTemporal(),
10635 St->getAlignment());
Chris Lattner149a4e52008-02-22 02:09:43 +000010636 }
Evan Cheng536e6672009-03-12 05:59:15 +000010637
10638 // Otherwise, lower to two pairs of 32-bit loads / stores.
10639 SDValue LoAddr = Ld->getBasePtr();
Owen Anderson825b72b2009-08-11 20:47:22 +000010640 SDValue HiAddr = DAG.getNode(ISD::ADD, LdDL, MVT::i32, LoAddr,
10641 DAG.getConstant(4, MVT::i32));
Evan Cheng536e6672009-03-12 05:59:15 +000010642
Owen Anderson825b72b2009-08-11 20:47:22 +000010643 SDValue LoLd = DAG.getLoad(MVT::i32, LdDL, Ld->getChain(), LoAddr,
Evan Cheng536e6672009-03-12 05:59:15 +000010644 Ld->getSrcValue(), Ld->getSrcValueOffset(),
David Greene67c9d422010-02-15 16:53:33 +000010645 Ld->isVolatile(), Ld->isNonTemporal(),
10646 Ld->getAlignment());
Owen Anderson825b72b2009-08-11 20:47:22 +000010647 SDValue HiLd = DAG.getLoad(MVT::i32, LdDL, Ld->getChain(), HiAddr,
Evan Cheng536e6672009-03-12 05:59:15 +000010648 Ld->getSrcValue(), Ld->getSrcValueOffset()+4,
David Greene67c9d422010-02-15 16:53:33 +000010649 Ld->isVolatile(), Ld->isNonTemporal(),
Evan Cheng536e6672009-03-12 05:59:15 +000010650 MinAlign(Ld->getAlignment(), 4));
10651
10652 SDValue NewChain = LoLd.getValue(1);
10653 if (TokenFactorIndex != -1) {
10654 Ops.push_back(LoLd);
10655 Ops.push_back(HiLd);
Owen Anderson825b72b2009-08-11 20:47:22 +000010656 NewChain = DAG.getNode(ISD::TokenFactor, LdDL, MVT::Other, &Ops[0],
Evan Cheng536e6672009-03-12 05:59:15 +000010657 Ops.size());
10658 }
10659
10660 LoAddr = St->getBasePtr();
Owen Anderson825b72b2009-08-11 20:47:22 +000010661 HiAddr = DAG.getNode(ISD::ADD, StDL, MVT::i32, LoAddr,
10662 DAG.getConstant(4, MVT::i32));
Evan Cheng536e6672009-03-12 05:59:15 +000010663
10664 SDValue LoSt = DAG.getStore(NewChain, StDL, LoLd, LoAddr,
10665 St->getSrcValue(), St->getSrcValueOffset(),
David Greene67c9d422010-02-15 16:53:33 +000010666 St->isVolatile(), St->isNonTemporal(),
10667 St->getAlignment());
Evan Cheng536e6672009-03-12 05:59:15 +000010668 SDValue HiSt = DAG.getStore(NewChain, StDL, HiLd, HiAddr,
10669 St->getSrcValue(),
10670 St->getSrcValueOffset() + 4,
10671 St->isVolatile(),
David Greene67c9d422010-02-15 16:53:33 +000010672 St->isNonTemporal(),
Evan Cheng536e6672009-03-12 05:59:15 +000010673 MinAlign(St->getAlignment(), 4));
Owen Anderson825b72b2009-08-11 20:47:22 +000010674 return DAG.getNode(ISD::TokenFactor, StDL, MVT::Other, LoSt, HiSt);
Chris Lattner149a4e52008-02-22 02:09:43 +000010675 }
Dan Gohman475871a2008-07-27 21:46:04 +000010676 return SDValue();
Chris Lattner149a4e52008-02-22 02:09:43 +000010677}
10678
Chris Lattner6cf73262008-01-25 06:14:17 +000010679/// PerformFORCombine - Do target-specific dag combines on X86ISD::FOR and
10680/// X86ISD::FXOR nodes.
Dan Gohman475871a2008-07-27 21:46:04 +000010681static SDValue PerformFORCombine(SDNode *N, SelectionDAG &DAG) {
Chris Lattner6cf73262008-01-25 06:14:17 +000010682 assert(N->getOpcode() == X86ISD::FOR || N->getOpcode() == X86ISD::FXOR);
10683 // F[X]OR(0.0, x) -> x
10684 // F[X]OR(x, 0.0) -> x
Chris Lattneraf723b92008-01-25 05:46:26 +000010685 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
10686 if (C->getValueAPF().isPosZero())
10687 return N->getOperand(1);
10688 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(1)))
10689 if (C->getValueAPF().isPosZero())
10690 return N->getOperand(0);
Dan Gohman475871a2008-07-27 21:46:04 +000010691 return SDValue();
Chris Lattneraf723b92008-01-25 05:46:26 +000010692}
10693
10694/// PerformFANDCombine - Do target-specific dag combines on X86ISD::FAND nodes.
Dan Gohman475871a2008-07-27 21:46:04 +000010695static SDValue PerformFANDCombine(SDNode *N, SelectionDAG &DAG) {
Chris Lattneraf723b92008-01-25 05:46:26 +000010696 // FAND(0.0, x) -> 0.0
10697 // FAND(x, 0.0) -> 0.0
10698 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
10699 if (C->getValueAPF().isPosZero())
10700 return N->getOperand(0);
10701 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(1)))
10702 if (C->getValueAPF().isPosZero())
10703 return N->getOperand(1);
Dan Gohman475871a2008-07-27 21:46:04 +000010704 return SDValue();
Chris Lattneraf723b92008-01-25 05:46:26 +000010705}
10706
Dan Gohmane5af2d32009-01-29 01:59:02 +000010707static SDValue PerformBTCombine(SDNode *N,
10708 SelectionDAG &DAG,
10709 TargetLowering::DAGCombinerInfo &DCI) {
10710 // BT ignores high bits in the bit index operand.
10711 SDValue Op1 = N->getOperand(1);
10712 if (Op1.hasOneUse()) {
10713 unsigned BitWidth = Op1.getValueSizeInBits();
10714 APInt DemandedMask = APInt::getLowBitsSet(BitWidth, Log2_32(BitWidth));
10715 APInt KnownZero, KnownOne;
Evan Chenge5b51ac2010-04-17 06:13:15 +000010716 TargetLowering::TargetLoweringOpt TLO(DAG, !DCI.isBeforeLegalize(),
10717 !DCI.isBeforeLegalizeOps());
Dan Gohmand858e902010-04-17 15:26:15 +000010718 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Dan Gohmane5af2d32009-01-29 01:59:02 +000010719 if (TLO.ShrinkDemandedConstant(Op1, DemandedMask) ||
10720 TLI.SimplifyDemandedBits(Op1, DemandedMask, KnownZero, KnownOne, TLO))
10721 DCI.CommitTargetLoweringOpt(TLO);
10722 }
10723 return SDValue();
10724}
Chris Lattner83e6c992006-10-04 06:57:07 +000010725
Eli Friedman7a5e5552009-06-07 06:52:44 +000010726static SDValue PerformVZEXT_MOVLCombine(SDNode *N, SelectionDAG &DAG) {
10727 SDValue Op = N->getOperand(0);
10728 if (Op.getOpcode() == ISD::BIT_CONVERT)
10729 Op = Op.getOperand(0);
Owen Andersone50ed302009-08-10 22:56:29 +000010730 EVT VT = N->getValueType(0), OpVT = Op.getValueType();
Eli Friedman7a5e5552009-06-07 06:52:44 +000010731 if (Op.getOpcode() == X86ISD::VZEXT_LOAD &&
Eric Christopherfd179292009-08-27 18:07:15 +000010732 VT.getVectorElementType().getSizeInBits() ==
Eli Friedman7a5e5552009-06-07 06:52:44 +000010733 OpVT.getVectorElementType().getSizeInBits()) {
10734 return DAG.getNode(ISD::BIT_CONVERT, N->getDebugLoc(), VT, Op);
10735 }
10736 return SDValue();
10737}
10738
Evan Cheng2e489c42009-12-16 00:53:11 +000010739static SDValue PerformZExtCombine(SDNode *N, SelectionDAG &DAG) {
10740 // (i32 zext (and (i8 x86isd::setcc_carry), 1)) ->
10741 // (and (i32 x86isd::setcc_carry), 1)
10742 // This eliminates the zext. This transformation is necessary because
10743 // ISD::SETCC is always legalized to i8.
10744 DebugLoc dl = N->getDebugLoc();
10745 SDValue N0 = N->getOperand(0);
10746 EVT VT = N->getValueType(0);
10747 if (N0.getOpcode() == ISD::AND &&
10748 N0.hasOneUse() &&
10749 N0.getOperand(0).hasOneUse()) {
10750 SDValue N00 = N0.getOperand(0);
10751 if (N00.getOpcode() != X86ISD::SETCC_CARRY)
10752 return SDValue();
10753 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N0.getOperand(1));
10754 if (!C || C->getZExtValue() != 1)
10755 return SDValue();
10756 return DAG.getNode(ISD::AND, dl, VT,
10757 DAG.getNode(X86ISD::SETCC_CARRY, dl, VT,
10758 N00.getOperand(0), N00.getOperand(1)),
10759 DAG.getConstant(1, VT));
10760 }
10761
10762 return SDValue();
10763}
10764
Dan Gohman475871a2008-07-27 21:46:04 +000010765SDValue X86TargetLowering::PerformDAGCombine(SDNode *N,
Evan Cheng9dd93b32008-11-05 06:03:38 +000010766 DAGCombinerInfo &DCI) const {
Evan Cheng206ee9d2006-07-07 08:33:52 +000010767 SelectionDAG &DAG = DCI.DAG;
10768 switch (N->getOpcode()) {
10769 default: break;
Dan Gohman1bbf72b2010-03-15 23:23:03 +000010770 case ISD::EXTRACT_VECTOR_ELT:
10771 return PerformEXTRACT_VECTOR_ELTCombine(N, DAG, *this);
Chris Lattneraf723b92008-01-25 05:46:26 +000010772 case ISD::SELECT: return PerformSELECTCombine(N, DAG, Subtarget);
Chris Lattnerd1980a52009-03-12 06:52:53 +000010773 case X86ISD::CMOV: return PerformCMOVCombine(N, DAG, DCI);
Evan Cheng0b0cd912009-03-28 05:57:29 +000010774 case ISD::MUL: return PerformMulCombine(N, DAG, DCI);
Nate Begeman740ab032009-01-26 00:52:55 +000010775 case ISD::SHL:
10776 case ISD::SRA:
10777 case ISD::SRL: return PerformShiftCombine(N, DAG, Subtarget);
Evan Cheng8b1190a2010-04-28 01:18:01 +000010778 case ISD::OR: return PerformOrCombine(N, DAG, DCI, Subtarget);
Evan Cheng7e2ff772008-05-08 00:57:18 +000010779 case ISD::STORE: return PerformSTORECombine(N, DAG, Subtarget);
Chris Lattner6cf73262008-01-25 06:14:17 +000010780 case X86ISD::FXOR:
Chris Lattneraf723b92008-01-25 05:46:26 +000010781 case X86ISD::FOR: return PerformFORCombine(N, DAG);
10782 case X86ISD::FAND: return PerformFANDCombine(N, DAG);
Dan Gohmane5af2d32009-01-29 01:59:02 +000010783 case X86ISD::BT: return PerformBTCombine(N, DAG, DCI);
Eli Friedman7a5e5552009-06-07 06:52:44 +000010784 case X86ISD::VZEXT_MOVL: return PerformVZEXT_MOVLCombine(N, DAG);
Evan Cheng2e489c42009-12-16 00:53:11 +000010785 case ISD::ZERO_EXTEND: return PerformZExtCombine(N, DAG);
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +000010786 case X86ISD::SHUFPS: // Handle all target specific shuffles
10787 case X86ISD::SHUFPD:
Bruno Cardoso Lopesaace0f22010-09-04 02:36:07 +000010788 case X86ISD::PALIGN:
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +000010789 case X86ISD::PUNPCKHBW:
10790 case X86ISD::PUNPCKHWD:
10791 case X86ISD::PUNPCKHDQ:
10792 case X86ISD::PUNPCKHQDQ:
10793 case X86ISD::UNPCKHPS:
10794 case X86ISD::UNPCKHPD:
10795 case X86ISD::PUNPCKLBW:
10796 case X86ISD::PUNPCKLWD:
10797 case X86ISD::PUNPCKLDQ:
10798 case X86ISD::PUNPCKLQDQ:
10799 case X86ISD::UNPCKLPS:
10800 case X86ISD::UNPCKLPD:
10801 case X86ISD::MOVHLPS:
10802 case X86ISD::MOVLHPS:
10803 case X86ISD::PSHUFD:
10804 case X86ISD::PSHUFHW:
10805 case X86ISD::PSHUFLW:
10806 case X86ISD::MOVSS:
10807 case X86ISD::MOVSD:
10808 case ISD::VECTOR_SHUFFLE: return PerformShuffleCombine(N, DAG, *this);
Evan Cheng206ee9d2006-07-07 08:33:52 +000010809 }
10810
Dan Gohman475871a2008-07-27 21:46:04 +000010811 return SDValue();
Evan Cheng206ee9d2006-07-07 08:33:52 +000010812}
10813
Evan Chenge5b51ac2010-04-17 06:13:15 +000010814/// isTypeDesirableForOp - Return true if the target has native support for
10815/// the specified value type and it is 'desirable' to use the type for the
10816/// given node type. e.g. On x86 i16 is legal, but undesirable since i16
10817/// instruction encodings are longer and some i16 instructions are slow.
10818bool X86TargetLowering::isTypeDesirableForOp(unsigned Opc, EVT VT) const {
10819 if (!isTypeLegal(VT))
10820 return false;
Evan Cheng2bce5f4b2010-04-28 08:30:49 +000010821 if (VT != MVT::i16)
Evan Chenge5b51ac2010-04-17 06:13:15 +000010822 return true;
10823
10824 switch (Opc) {
10825 default:
10826 return true;
Evan Cheng4c26e932010-04-19 19:29:22 +000010827 case ISD::LOAD:
10828 case ISD::SIGN_EXTEND:
10829 case ISD::ZERO_EXTEND:
10830 case ISD::ANY_EXTEND:
Evan Chenge5b51ac2010-04-17 06:13:15 +000010831 case ISD::SHL:
Evan Chenge5b51ac2010-04-17 06:13:15 +000010832 case ISD::SRL:
10833 case ISD::SUB:
10834 case ISD::ADD:
10835 case ISD::MUL:
10836 case ISD::AND:
10837 case ISD::OR:
10838 case ISD::XOR:
10839 return false;
10840 }
10841}
10842
10843/// IsDesirableToPromoteOp - This method query the target whether it is
Evan Cheng64b7bf72010-04-16 06:14:10 +000010844/// beneficial for dag combiner to promote the specified node. If true, it
10845/// should return the desired promotion type by reference.
Evan Chenge5b51ac2010-04-17 06:13:15 +000010846bool X86TargetLowering::IsDesirableToPromoteOp(SDValue Op, EVT &PVT) const {
Evan Cheng64b7bf72010-04-16 06:14:10 +000010847 EVT VT = Op.getValueType();
10848 if (VT != MVT::i16)
10849 return false;
10850
Evan Cheng4c26e932010-04-19 19:29:22 +000010851 bool Promote = false;
10852 bool Commute = false;
Evan Cheng64b7bf72010-04-16 06:14:10 +000010853 switch (Op.getOpcode()) {
Evan Cheng4c26e932010-04-19 19:29:22 +000010854 default: break;
10855 case ISD::LOAD: {
10856 LoadSDNode *LD = cast<LoadSDNode>(Op);
10857 // If the non-extending load has a single use and it's not live out, then it
10858 // might be folded.
Evan Cheng2bce5f4b2010-04-28 08:30:49 +000010859 if (LD->getExtensionType() == ISD::NON_EXTLOAD /*&&
10860 Op.hasOneUse()*/) {
10861 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
10862 UE = Op.getNode()->use_end(); UI != UE; ++UI) {
10863 // The only case where we'd want to promote LOAD (rather then it being
10864 // promoted as an operand is when it's only use is liveout.
10865 if (UI->getOpcode() != ISD::CopyToReg)
10866 return false;
10867 }
10868 }
Evan Cheng4c26e932010-04-19 19:29:22 +000010869 Promote = true;
10870 break;
10871 }
10872 case ISD::SIGN_EXTEND:
10873 case ISD::ZERO_EXTEND:
10874 case ISD::ANY_EXTEND:
10875 Promote = true;
10876 break;
Evan Chenge5b51ac2010-04-17 06:13:15 +000010877 case ISD::SHL:
Evan Cheng2bce5f4b2010-04-28 08:30:49 +000010878 case ISD::SRL: {
Evan Chenge5b51ac2010-04-17 06:13:15 +000010879 SDValue N0 = Op.getOperand(0);
10880 // Look out for (store (shl (load), x)).
Evan Chengc82c20b2010-04-24 04:44:57 +000010881 if (MayFoldLoad(N0) && MayFoldIntoStore(Op))
Evan Chenge5b51ac2010-04-17 06:13:15 +000010882 return false;
Evan Cheng4c26e932010-04-19 19:29:22 +000010883 Promote = true;
Evan Chenge5b51ac2010-04-17 06:13:15 +000010884 break;
10885 }
Evan Cheng64b7bf72010-04-16 06:14:10 +000010886 case ISD::ADD:
10887 case ISD::MUL:
10888 case ISD::AND:
10889 case ISD::OR:
Evan Cheng4c26e932010-04-19 19:29:22 +000010890 case ISD::XOR:
10891 Commute = true;
10892 // fallthrough
10893 case ISD::SUB: {
Evan Cheng64b7bf72010-04-16 06:14:10 +000010894 SDValue N0 = Op.getOperand(0);
10895 SDValue N1 = Op.getOperand(1);
Evan Chengc82c20b2010-04-24 04:44:57 +000010896 if (!Commute && MayFoldLoad(N1))
Evan Cheng64b7bf72010-04-16 06:14:10 +000010897 return false;
10898 // Avoid disabling potential load folding opportunities.
Evan Chengc82c20b2010-04-24 04:44:57 +000010899 if (MayFoldLoad(N0) && (!isa<ConstantSDNode>(N1) || MayFoldIntoStore(Op)))
Evan Cheng64b7bf72010-04-16 06:14:10 +000010900 return false;
Evan Chengc82c20b2010-04-24 04:44:57 +000010901 if (MayFoldLoad(N1) && (!isa<ConstantSDNode>(N0) || MayFoldIntoStore(Op)))
Evan Cheng64b7bf72010-04-16 06:14:10 +000010902 return false;
Evan Cheng4c26e932010-04-19 19:29:22 +000010903 Promote = true;
Evan Cheng64b7bf72010-04-16 06:14:10 +000010904 }
10905 }
10906
10907 PVT = MVT::i32;
Evan Cheng4c26e932010-04-19 19:29:22 +000010908 return Promote;
Evan Cheng64b7bf72010-04-16 06:14:10 +000010909}
10910
Evan Cheng60c07e12006-07-05 22:17:51 +000010911//===----------------------------------------------------------------------===//
10912// X86 Inline Assembly Support
10913//===----------------------------------------------------------------------===//
10914
Chris Lattnerb8105652009-07-20 17:51:36 +000010915static bool LowerToBSwap(CallInst *CI) {
10916 // FIXME: this should verify that we are targetting a 486 or better. If not,
10917 // we will turn this bswap into something that will be lowered to logical ops
10918 // instead of emitting the bswap asm. For now, we don't support 486 or lower
10919 // so don't worry about this.
Eric Christopherfd179292009-08-27 18:07:15 +000010920
Chris Lattnerb8105652009-07-20 17:51:36 +000010921 // Verify this is a simple bswap.
Gabor Greife1c2b9c2010-06-30 13:03:37 +000010922 if (CI->getNumArgOperands() != 1 ||
Gabor Greif1cfe44a2010-06-26 11:51:52 +000010923 CI->getType() != CI->getArgOperand(0)->getType() ||
Duncan Sandsb0bc6c32010-02-15 16:12:20 +000010924 !CI->getType()->isIntegerTy())
Chris Lattnerb8105652009-07-20 17:51:36 +000010925 return false;
Eric Christopherfd179292009-08-27 18:07:15 +000010926
Chris Lattnerb8105652009-07-20 17:51:36 +000010927 const IntegerType *Ty = dyn_cast<IntegerType>(CI->getType());
10928 if (!Ty || Ty->getBitWidth() % 16 != 0)
10929 return false;
Eric Christopherfd179292009-08-27 18:07:15 +000010930
Chris Lattnerb8105652009-07-20 17:51:36 +000010931 // Okay, we can do this xform, do so now.
10932 const Type *Tys[] = { Ty };
10933 Module *M = CI->getParent()->getParent()->getParent();
10934 Constant *Int = Intrinsic::getDeclaration(M, Intrinsic::bswap, Tys, 1);
Eric Christopherfd179292009-08-27 18:07:15 +000010935
Gabor Greif1cfe44a2010-06-26 11:51:52 +000010936 Value *Op = CI->getArgOperand(0);
Chris Lattnerb8105652009-07-20 17:51:36 +000010937 Op = CallInst::Create(Int, Op, CI->getName(), CI);
Eric Christopherfd179292009-08-27 18:07:15 +000010938
Chris Lattnerb8105652009-07-20 17:51:36 +000010939 CI->replaceAllUsesWith(Op);
10940 CI->eraseFromParent();
10941 return true;
10942}
10943
10944bool X86TargetLowering::ExpandInlineAsm(CallInst *CI) const {
10945 InlineAsm *IA = cast<InlineAsm>(CI->getCalledValue());
10946 std::vector<InlineAsm::ConstraintInfo> Constraints = IA->ParseConstraints();
10947
10948 std::string AsmStr = IA->getAsmString();
10949
10950 // TODO: should remove alternatives from the asmstring: "foo {a|b}" -> "foo a"
Benjamin Kramerd4f19592010-01-11 18:03:24 +000010951 SmallVector<StringRef, 4> AsmPieces;
Chris Lattnerb8105652009-07-20 17:51:36 +000010952 SplitString(AsmStr, AsmPieces, "\n"); // ; as separator?
10953
10954 switch (AsmPieces.size()) {
10955 default: return false;
10956 case 1:
10957 AsmStr = AsmPieces[0];
10958 AsmPieces.clear();
10959 SplitString(AsmStr, AsmPieces, " \t"); // Split with whitespace.
10960
10961 // bswap $0
10962 if (AsmPieces.size() == 2 &&
10963 (AsmPieces[0] == "bswap" ||
10964 AsmPieces[0] == "bswapq" ||
10965 AsmPieces[0] == "bswapl") &&
10966 (AsmPieces[1] == "$0" ||
10967 AsmPieces[1] == "${0:q}")) {
10968 // No need to check constraints, nothing other than the equivalent of
10969 // "=r,0" would be valid here.
10970 return LowerToBSwap(CI);
10971 }
10972 // rorw $$8, ${0:w} --> llvm.bswap.i16
Duncan Sandsb0bc6c32010-02-15 16:12:20 +000010973 if (CI->getType()->isIntegerTy(16) &&
Chris Lattnerb8105652009-07-20 17:51:36 +000010974 AsmPieces.size() == 3 &&
Dan Gohman0ef701e2010-03-04 19:58:08 +000010975 (AsmPieces[0] == "rorw" || AsmPieces[0] == "rolw") &&
Chris Lattnerb8105652009-07-20 17:51:36 +000010976 AsmPieces[1] == "$$8," &&
10977 AsmPieces[2] == "${0:w}" &&
Dan Gohman0ef701e2010-03-04 19:58:08 +000010978 IA->getConstraintString().compare(0, 5, "=r,0,") == 0) {
10979 AsmPieces.clear();
Benjamin Kramer018cbd52010-03-12 13:54:59 +000010980 const std::string &Constraints = IA->getConstraintString();
10981 SplitString(StringRef(Constraints).substr(5), AsmPieces, ",");
Dan Gohman0ef701e2010-03-04 19:58:08 +000010982 std::sort(AsmPieces.begin(), AsmPieces.end());
10983 if (AsmPieces.size() == 4 &&
10984 AsmPieces[0] == "~{cc}" &&
10985 AsmPieces[1] == "~{dirflag}" &&
10986 AsmPieces[2] == "~{flags}" &&
10987 AsmPieces[3] == "~{fpsr}") {
10988 return LowerToBSwap(CI);
10989 }
Chris Lattnerb8105652009-07-20 17:51:36 +000010990 }
10991 break;
10992 case 3:
Duncan Sandsb0bc6c32010-02-15 16:12:20 +000010993 if (CI->getType()->isIntegerTy(64) &&
Owen Anderson1d0be152009-08-13 21:58:54 +000010994 Constraints.size() >= 2 &&
Chris Lattnerb8105652009-07-20 17:51:36 +000010995 Constraints[0].Codes.size() == 1 && Constraints[0].Codes[0] == "A" &&
10996 Constraints[1].Codes.size() == 1 && Constraints[1].Codes[0] == "0") {
10997 // bswap %eax / bswap %edx / xchgl %eax, %edx -> llvm.bswap.i64
Benjamin Kramerd4f19592010-01-11 18:03:24 +000010998 SmallVector<StringRef, 4> Words;
Chris Lattnerb8105652009-07-20 17:51:36 +000010999 SplitString(AsmPieces[0], Words, " \t");
11000 if (Words.size() == 2 && Words[0] == "bswap" && Words[1] == "%eax") {
11001 Words.clear();
11002 SplitString(AsmPieces[1], Words, " \t");
11003 if (Words.size() == 2 && Words[0] == "bswap" && Words[1] == "%edx") {
11004 Words.clear();
11005 SplitString(AsmPieces[2], Words, " \t,");
11006 if (Words.size() == 3 && Words[0] == "xchgl" && Words[1] == "%eax" &&
11007 Words[2] == "%edx") {
11008 return LowerToBSwap(CI);
11009 }
11010 }
11011 }
11012 }
11013 break;
11014 }
11015 return false;
11016}
11017
11018
11019
Chris Lattnerf4dff842006-07-11 02:54:03 +000011020/// getConstraintType - Given a constraint letter, return the type of
11021/// constraint it is for this target.
11022X86TargetLowering::ConstraintType
Chris Lattner4234f572007-03-25 02:14:49 +000011023X86TargetLowering::getConstraintType(const std::string &Constraint) const {
11024 if (Constraint.size() == 1) {
11025 switch (Constraint[0]) {
11026 case 'A':
Dale Johannesen330169f2008-11-13 21:52:36 +000011027 return C_Register;
Chris Lattnerfce84ac2008-03-11 19:06:29 +000011028 case 'f':
Chris Lattner4234f572007-03-25 02:14:49 +000011029 case 'r':
11030 case 'R':
11031 case 'l':
11032 case 'q':
11033 case 'Q':
11034 case 'x':
Dale Johannesen2ffbcac2008-04-01 00:57:48 +000011035 case 'y':
Chris Lattner4234f572007-03-25 02:14:49 +000011036 case 'Y':
11037 return C_RegisterClass;
Dale Johannesen78e3e522009-02-12 20:58:09 +000011038 case 'e':
11039 case 'Z':
11040 return C_Other;
Chris Lattner4234f572007-03-25 02:14:49 +000011041 default:
11042 break;
11043 }
Chris Lattnerf4dff842006-07-11 02:54:03 +000011044 }
Chris Lattner4234f572007-03-25 02:14:49 +000011045 return TargetLowering::getConstraintType(Constraint);
Chris Lattnerf4dff842006-07-11 02:54:03 +000011046}
11047
Dale Johannesenba2a0b92008-01-29 02:21:21 +000011048/// LowerXConstraint - try to replace an X constraint, which matches anything,
11049/// with another that has more specific requirements based on the type of the
11050/// corresponding operand.
Chris Lattner5e764232008-04-26 23:02:14 +000011051const char *X86TargetLowering::
Owen Andersone50ed302009-08-10 22:56:29 +000011052LowerXConstraint(EVT ConstraintVT) const {
Chris Lattner5e764232008-04-26 23:02:14 +000011053 // FP X constraints get lowered to SSE1/2 registers if available, otherwise
11054 // 'f' like normal targets.
Duncan Sands83ec4b62008-06-06 12:08:01 +000011055 if (ConstraintVT.isFloatingPoint()) {
Dale Johannesenba2a0b92008-01-29 02:21:21 +000011056 if (Subtarget->hasSSE2())
Chris Lattner5e764232008-04-26 23:02:14 +000011057 return "Y";
11058 if (Subtarget->hasSSE1())
11059 return "x";
11060 }
Scott Michelfdc40a02009-02-17 22:15:04 +000011061
Chris Lattner5e764232008-04-26 23:02:14 +000011062 return TargetLowering::LowerXConstraint(ConstraintVT);
Dale Johannesenba2a0b92008-01-29 02:21:21 +000011063}
11064
Chris Lattner48884cd2007-08-25 00:47:38 +000011065/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
11066/// vector. If it is invalid, don't add anything to Ops.
Dan Gohman475871a2008-07-27 21:46:04 +000011067void X86TargetLowering::LowerAsmOperandForConstraint(SDValue Op,
Chris Lattner48884cd2007-08-25 00:47:38 +000011068 char Constraint,
Dan Gohman475871a2008-07-27 21:46:04 +000011069 std::vector<SDValue>&Ops,
Chris Lattner5e764232008-04-26 23:02:14 +000011070 SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +000011071 SDValue Result(0, 0);
Scott Michelfdc40a02009-02-17 22:15:04 +000011072
Chris Lattner22aaf1d2006-10-31 20:13:11 +000011073 switch (Constraint) {
11074 default: break;
Devang Patel84f7fd22007-03-17 00:13:28 +000011075 case 'I':
Chris Lattner188b9fe2007-03-25 01:57:35 +000011076 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000011077 if (C->getZExtValue() <= 31) {
11078 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
Chris Lattner48884cd2007-08-25 00:47:38 +000011079 break;
11080 }
Devang Patel84f7fd22007-03-17 00:13:28 +000011081 }
Chris Lattner48884cd2007-08-25 00:47:38 +000011082 return;
Evan Cheng364091e2008-09-22 23:57:37 +000011083 case 'J':
11084 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Chris Lattner2e06dd22009-06-15 04:39:05 +000011085 if (C->getZExtValue() <= 63) {
Chris Lattnere4935152009-06-15 04:01:39 +000011086 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
11087 break;
11088 }
11089 }
11090 return;
11091 case 'K':
11092 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Chris Lattner2e06dd22009-06-15 04:39:05 +000011093 if ((int8_t)C->getSExtValue() == C->getSExtValue()) {
Evan Cheng364091e2008-09-22 23:57:37 +000011094 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
11095 break;
11096 }
11097 }
11098 return;
Chris Lattner188b9fe2007-03-25 01:57:35 +000011099 case 'N':
11100 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000011101 if (C->getZExtValue() <= 255) {
11102 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
Chris Lattner48884cd2007-08-25 00:47:38 +000011103 break;
11104 }
Chris Lattner188b9fe2007-03-25 01:57:35 +000011105 }
Chris Lattner48884cd2007-08-25 00:47:38 +000011106 return;
Dale Johannesen78e3e522009-02-12 20:58:09 +000011107 case 'e': {
11108 // 32-bit signed value
11109 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohman7720cb32010-06-18 14:01:07 +000011110 if (ConstantInt::isValueValidForType(Type::getInt32Ty(*DAG.getContext()),
11111 C->getSExtValue())) {
Dale Johannesen78e3e522009-02-12 20:58:09 +000011112 // Widen to 64 bits here to get it sign extended.
Owen Anderson825b72b2009-08-11 20:47:22 +000011113 Result = DAG.getTargetConstant(C->getSExtValue(), MVT::i64);
Dale Johannesen78e3e522009-02-12 20:58:09 +000011114 break;
11115 }
11116 // FIXME gcc accepts some relocatable values here too, but only in certain
11117 // memory models; it's complicated.
11118 }
11119 return;
11120 }
11121 case 'Z': {
11122 // 32-bit unsigned value
11123 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohman7720cb32010-06-18 14:01:07 +000011124 if (ConstantInt::isValueValidForType(Type::getInt32Ty(*DAG.getContext()),
11125 C->getZExtValue())) {
Dale Johannesen78e3e522009-02-12 20:58:09 +000011126 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
11127 break;
11128 }
11129 }
11130 // FIXME gcc accepts some relocatable values here too, but only in certain
11131 // memory models; it's complicated.
11132 return;
11133 }
Chris Lattnerdc43a882007-05-03 16:52:29 +000011134 case 'i': {
Chris Lattner22aaf1d2006-10-31 20:13:11 +000011135 // Literal immediates are always ok.
Chris Lattner48884cd2007-08-25 00:47:38 +000011136 if (ConstantSDNode *CST = dyn_cast<ConstantSDNode>(Op)) {
Dale Johannesen78e3e522009-02-12 20:58:09 +000011137 // Widen to 64 bits here to get it sign extended.
Owen Anderson825b72b2009-08-11 20:47:22 +000011138 Result = DAG.getTargetConstant(CST->getSExtValue(), MVT::i64);
Chris Lattner48884cd2007-08-25 00:47:38 +000011139 break;
11140 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000011141
Dale Johannesene5ff9ef2010-06-24 20:14:51 +000011142 // In any sort of PIC mode addresses need to be computed at runtime by
11143 // adding in a register or some sort of table lookup. These can't
11144 // be used as immediates.
Dale Johannesene2b448c2010-07-06 23:27:00 +000011145 if (Subtarget->isPICStyleGOT() || Subtarget->isPICStyleStubPIC())
Dale Johannesene5ff9ef2010-06-24 20:14:51 +000011146 return;
11147
Chris Lattnerdc43a882007-05-03 16:52:29 +000011148 // If we are in non-pic codegen mode, we allow the address of a global (with
11149 // an optional displacement) to be used with 'i'.
Chris Lattner49921962009-05-08 18:23:14 +000011150 GlobalAddressSDNode *GA = 0;
Chris Lattnerdc43a882007-05-03 16:52:29 +000011151 int64_t Offset = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +000011152
Chris Lattner49921962009-05-08 18:23:14 +000011153 // Match either (GA), (GA+C), (GA+C1+C2), etc.
11154 while (1) {
11155 if ((GA = dyn_cast<GlobalAddressSDNode>(Op))) {
11156 Offset += GA->getOffset();
11157 break;
11158 } else if (Op.getOpcode() == ISD::ADD) {
11159 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
11160 Offset += C->getZExtValue();
11161 Op = Op.getOperand(0);
11162 continue;
11163 }
11164 } else if (Op.getOpcode() == ISD::SUB) {
11165 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
11166 Offset += -C->getZExtValue();
11167 Op = Op.getOperand(0);
11168 continue;
11169 }
Chris Lattnerdc43a882007-05-03 16:52:29 +000011170 }
Dale Johannesen76a1e2e2009-07-07 00:18:49 +000011171
Chris Lattner49921962009-05-08 18:23:14 +000011172 // Otherwise, this isn't something we can handle, reject it.
11173 return;
Chris Lattnerdc43a882007-05-03 16:52:29 +000011174 }
Eric Christopherfd179292009-08-27 18:07:15 +000011175
Dan Gohman46510a72010-04-15 01:51:59 +000011176 const GlobalValue *GV = GA->getGlobal();
Dale Johannesen76a1e2e2009-07-07 00:18:49 +000011177 // If we require an extra load to get this address, as in PIC mode, we
11178 // can't accept it.
Chris Lattner36c25012009-07-10 07:34:39 +000011179 if (isGlobalStubReference(Subtarget->ClassifyGlobalReference(GV,
11180 getTargetMachine())))
Dale Johannesen76a1e2e2009-07-07 00:18:49 +000011181 return;
Scott Michelfdc40a02009-02-17 22:15:04 +000011182
Devang Patel0d881da2010-07-06 22:08:15 +000011183 Result = DAG.getTargetGlobalAddress(GV, Op.getDebugLoc(),
11184 GA->getValueType(0), Offset);
Chris Lattner49921962009-05-08 18:23:14 +000011185 break;
Chris Lattner22aaf1d2006-10-31 20:13:11 +000011186 }
Chris Lattnerdc43a882007-05-03 16:52:29 +000011187 }
Scott Michelfdc40a02009-02-17 22:15:04 +000011188
Gabor Greifba36cb52008-08-28 21:40:38 +000011189 if (Result.getNode()) {
Chris Lattner48884cd2007-08-25 00:47:38 +000011190 Ops.push_back(Result);
11191 return;
11192 }
Dale Johannesen1784d162010-06-25 21:55:36 +000011193 return TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, Ops, DAG);
Chris Lattner22aaf1d2006-10-31 20:13:11 +000011194}
11195
Chris Lattner259e97c2006-01-31 19:43:35 +000011196std::vector<unsigned> X86TargetLowering::
Chris Lattner1efa40f2006-02-22 00:56:39 +000011197getRegClassForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +000011198 EVT VT) const {
Chris Lattner259e97c2006-01-31 19:43:35 +000011199 if (Constraint.size() == 1) {
11200 // FIXME: not handling fp-stack yet!
Chris Lattner259e97c2006-01-31 19:43:35 +000011201 switch (Constraint[0]) { // GCC X86 Constraint Letters
Chris Lattnerf4dff842006-07-11 02:54:03 +000011202 default: break; // Unknown constraint letter
Evan Cheng47e9fab2009-07-17 22:13:25 +000011203 case 'q': // GENERAL_REGS in 64-bit mode, Q_REGS in 32-bit mode.
11204 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +000011205 if (VT == MVT::i32)
Evan Cheng47e9fab2009-07-17 22:13:25 +000011206 return make_vector<unsigned>(X86::EAX, X86::EDX, X86::ECX, X86::EBX,
11207 X86::ESI, X86::EDI, X86::R8D, X86::R9D,
11208 X86::R10D,X86::R11D,X86::R12D,
11209 X86::R13D,X86::R14D,X86::R15D,
11210 X86::EBP, X86::ESP, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +000011211 else if (VT == MVT::i16)
Evan Cheng47e9fab2009-07-17 22:13:25 +000011212 return make_vector<unsigned>(X86::AX, X86::DX, X86::CX, X86::BX,
11213 X86::SI, X86::DI, X86::R8W,X86::R9W,
11214 X86::R10W,X86::R11W,X86::R12W,
11215 X86::R13W,X86::R14W,X86::R15W,
11216 X86::BP, X86::SP, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +000011217 else if (VT == MVT::i8)
Evan Cheng47e9fab2009-07-17 22:13:25 +000011218 return make_vector<unsigned>(X86::AL, X86::DL, X86::CL, X86::BL,
11219 X86::SIL, X86::DIL, X86::R8B,X86::R9B,
11220 X86::R10B,X86::R11B,X86::R12B,
11221 X86::R13B,X86::R14B,X86::R15B,
11222 X86::BPL, X86::SPL, 0);
11223
Owen Anderson825b72b2009-08-11 20:47:22 +000011224 else if (VT == MVT::i64)
Evan Cheng47e9fab2009-07-17 22:13:25 +000011225 return make_vector<unsigned>(X86::RAX, X86::RDX, X86::RCX, X86::RBX,
11226 X86::RSI, X86::RDI, X86::R8, X86::R9,
11227 X86::R10, X86::R11, X86::R12,
11228 X86::R13, X86::R14, X86::R15,
11229 X86::RBP, X86::RSP, 0);
11230
11231 break;
11232 }
Eric Christopherfd179292009-08-27 18:07:15 +000011233 // 32-bit fallthrough
Chris Lattner259e97c2006-01-31 19:43:35 +000011234 case 'Q': // Q_REGS
Owen Anderson825b72b2009-08-11 20:47:22 +000011235 if (VT == MVT::i32)
Chris Lattner80a7ecc2006-05-06 00:29:37 +000011236 return make_vector<unsigned>(X86::EAX, X86::EDX, X86::ECX, X86::EBX, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +000011237 else if (VT == MVT::i16)
Chris Lattner80a7ecc2006-05-06 00:29:37 +000011238 return make_vector<unsigned>(X86::AX, X86::DX, X86::CX, X86::BX, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +000011239 else if (VT == MVT::i8)
Evan Cheng12914382007-08-13 23:27:11 +000011240 return make_vector<unsigned>(X86::AL, X86::DL, X86::CL, X86::BL, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +000011241 else if (VT == MVT::i64)
Chris Lattner03e6c702007-11-04 06:51:12 +000011242 return make_vector<unsigned>(X86::RAX, X86::RDX, X86::RCX, X86::RBX, 0);
11243 break;
Chris Lattner259e97c2006-01-31 19:43:35 +000011244 }
11245 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000011246
Chris Lattner1efa40f2006-02-22 00:56:39 +000011247 return std::vector<unsigned>();
Chris Lattner259e97c2006-01-31 19:43:35 +000011248}
Chris Lattnerf76d1802006-07-31 23:26:50 +000011249
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000011250std::pair<unsigned, const TargetRegisterClass*>
Chris Lattnerf76d1802006-07-31 23:26:50 +000011251X86TargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +000011252 EVT VT) const {
Chris Lattnerad043e82007-04-09 05:11:28 +000011253 // First, see if this is a constraint that directly corresponds to an LLVM
11254 // register class.
11255 if (Constraint.size() == 1) {
11256 // GCC Constraint Letters
11257 switch (Constraint[0]) {
11258 default: break;
Chris Lattner0f65cad2007-04-09 05:49:22 +000011259 case 'r': // GENERAL_REGS
Chris Lattner0f65cad2007-04-09 05:49:22 +000011260 case 'l': // INDEX_REGS
Owen Anderson825b72b2009-08-11 20:47:22 +000011261 if (VT == MVT::i8)
Chris Lattner0f65cad2007-04-09 05:49:22 +000011262 return std::make_pair(0U, X86::GR8RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000011263 if (VT == MVT::i16)
Chris Lattner1fa71982008-10-17 18:15:05 +000011264 return std::make_pair(0U, X86::GR16RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000011265 if (VT == MVT::i32 || !Subtarget->is64Bit())
Scott Michelfdc40a02009-02-17 22:15:04 +000011266 return std::make_pair(0U, X86::GR32RegisterClass);
Chris Lattner1fa71982008-10-17 18:15:05 +000011267 return std::make_pair(0U, X86::GR64RegisterClass);
Dale Johannesen5f3663e2009-10-07 22:47:20 +000011268 case 'R': // LEGACY_REGS
11269 if (VT == MVT::i8)
11270 return std::make_pair(0U, X86::GR8_NOREXRegisterClass);
11271 if (VT == MVT::i16)
11272 return std::make_pair(0U, X86::GR16_NOREXRegisterClass);
11273 if (VT == MVT::i32 || !Subtarget->is64Bit())
11274 return std::make_pair(0U, X86::GR32_NOREXRegisterClass);
11275 return std::make_pair(0U, X86::GR64_NOREXRegisterClass);
Chris Lattnerfce84ac2008-03-11 19:06:29 +000011276 case 'f': // FP Stack registers.
11277 // If SSE is enabled for this VT, use f80 to ensure the isel moves the
11278 // value to the correct fpstack register class.
Owen Anderson825b72b2009-08-11 20:47:22 +000011279 if (VT == MVT::f32 && !isScalarFPTypeInSSEReg(VT))
Chris Lattnerfce84ac2008-03-11 19:06:29 +000011280 return std::make_pair(0U, X86::RFP32RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000011281 if (VT == MVT::f64 && !isScalarFPTypeInSSEReg(VT))
Chris Lattnerfce84ac2008-03-11 19:06:29 +000011282 return std::make_pair(0U, X86::RFP64RegisterClass);
11283 return std::make_pair(0U, X86::RFP80RegisterClass);
Chris Lattner6c284d72007-04-12 04:14:49 +000011284 case 'y': // MMX_REGS if MMX allowed.
11285 if (!Subtarget->hasMMX()) break;
11286 return std::make_pair(0U, X86::VR64RegisterClass);
Chris Lattner0f65cad2007-04-09 05:49:22 +000011287 case 'Y': // SSE_REGS if SSE2 allowed
11288 if (!Subtarget->hasSSE2()) break;
11289 // FALL THROUGH.
11290 case 'x': // SSE_REGS if SSE1 allowed
11291 if (!Subtarget->hasSSE1()) break;
Duncan Sands83ec4b62008-06-06 12:08:01 +000011292
Owen Anderson825b72b2009-08-11 20:47:22 +000011293 switch (VT.getSimpleVT().SimpleTy) {
Chris Lattner0f65cad2007-04-09 05:49:22 +000011294 default: break;
11295 // Scalar SSE types.
Owen Anderson825b72b2009-08-11 20:47:22 +000011296 case MVT::f32:
11297 case MVT::i32:
Chris Lattnerad043e82007-04-09 05:11:28 +000011298 return std::make_pair(0U, X86::FR32RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000011299 case MVT::f64:
11300 case MVT::i64:
Chris Lattnerad043e82007-04-09 05:11:28 +000011301 return std::make_pair(0U, X86::FR64RegisterClass);
Chris Lattner0f65cad2007-04-09 05:49:22 +000011302 // Vector types.
Owen Anderson825b72b2009-08-11 20:47:22 +000011303 case MVT::v16i8:
11304 case MVT::v8i16:
11305 case MVT::v4i32:
11306 case MVT::v2i64:
11307 case MVT::v4f32:
11308 case MVT::v2f64:
Chris Lattner0f65cad2007-04-09 05:49:22 +000011309 return std::make_pair(0U, X86::VR128RegisterClass);
11310 }
Chris Lattnerad043e82007-04-09 05:11:28 +000011311 break;
11312 }
11313 }
Scott Michelfdc40a02009-02-17 22:15:04 +000011314
Chris Lattnerf76d1802006-07-31 23:26:50 +000011315 // Use the default implementation in TargetLowering to convert the register
11316 // constraint into a member of a register class.
11317 std::pair<unsigned, const TargetRegisterClass*> Res;
11318 Res = TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
Chris Lattner1a60aa72006-10-31 19:42:44 +000011319
11320 // Not found as a standard register?
11321 if (Res.second == 0) {
Chris Lattner56d77c72009-09-13 22:41:48 +000011322 // Map st(0) -> st(7) -> ST0
11323 if (Constraint.size() == 7 && Constraint[0] == '{' &&
11324 tolower(Constraint[1]) == 's' &&
11325 tolower(Constraint[2]) == 't' &&
11326 Constraint[3] == '(' &&
11327 (Constraint[4] >= '0' && Constraint[4] <= '7') &&
11328 Constraint[5] == ')' &&
11329 Constraint[6] == '}') {
Daniel Dunbara279bc32009-09-20 02:20:51 +000011330
Chris Lattner56d77c72009-09-13 22:41:48 +000011331 Res.first = X86::ST0+Constraint[4]-'0';
11332 Res.second = X86::RFP80RegisterClass;
11333 return Res;
11334 }
Daniel Dunbara279bc32009-09-20 02:20:51 +000011335
Chris Lattner56d77c72009-09-13 22:41:48 +000011336 // GCC allows "st(0)" to be called just plain "st".
Benjamin Kramer05872ea2009-11-12 20:36:59 +000011337 if (StringRef("{st}").equals_lower(Constraint)) {
Chris Lattner1a60aa72006-10-31 19:42:44 +000011338 Res.first = X86::ST0;
Chris Lattner9b4baf12007-09-24 05:27:37 +000011339 Res.second = X86::RFP80RegisterClass;
Chris Lattner56d77c72009-09-13 22:41:48 +000011340 return Res;
Chris Lattner1a60aa72006-10-31 19:42:44 +000011341 }
Chris Lattner56d77c72009-09-13 22:41:48 +000011342
11343 // flags -> EFLAGS
Benjamin Kramer05872ea2009-11-12 20:36:59 +000011344 if (StringRef("{flags}").equals_lower(Constraint)) {
Chris Lattner56d77c72009-09-13 22:41:48 +000011345 Res.first = X86::EFLAGS;
11346 Res.second = X86::CCRRegisterClass;
11347 return Res;
11348 }
Daniel Dunbara279bc32009-09-20 02:20:51 +000011349
Dale Johannesen330169f2008-11-13 21:52:36 +000011350 // 'A' means EAX + EDX.
11351 if (Constraint == "A") {
11352 Res.first = X86::EAX;
Dan Gohman68a31c22009-07-30 17:02:08 +000011353 Res.second = X86::GR32_ADRegisterClass;
Chris Lattner56d77c72009-09-13 22:41:48 +000011354 return Res;
Dale Johannesen330169f2008-11-13 21:52:36 +000011355 }
Chris Lattner1a60aa72006-10-31 19:42:44 +000011356 return Res;
11357 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000011358
Chris Lattnerf76d1802006-07-31 23:26:50 +000011359 // Otherwise, check to see if this is a register class of the wrong value
11360 // type. For example, we want to map "{ax},i32" -> {eax}, we don't want it to
11361 // turn into {ax},{dx}.
11362 if (Res.second->hasType(VT))
11363 return Res; // Correct type already, nothing to do.
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000011364
Chris Lattnerf76d1802006-07-31 23:26:50 +000011365 // All of the single-register GCC register classes map their values onto
11366 // 16-bit register pieces "ax","dx","cx","bx","si","di","bp","sp". If we
11367 // really want an 8-bit or 32-bit register, map to the appropriate register
11368 // class and return the appropriate register.
Chris Lattner6ba50a92008-08-26 06:19:02 +000011369 if (Res.second == X86::GR16RegisterClass) {
Owen Anderson825b72b2009-08-11 20:47:22 +000011370 if (VT == MVT::i8) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000011371 unsigned DestReg = 0;
11372 switch (Res.first) {
11373 default: break;
11374 case X86::AX: DestReg = X86::AL; break;
11375 case X86::DX: DestReg = X86::DL; break;
11376 case X86::CX: DestReg = X86::CL; break;
11377 case X86::BX: DestReg = X86::BL; break;
11378 }
11379 if (DestReg) {
11380 Res.first = DestReg;
Duncan Sands005e7982009-04-21 09:44:39 +000011381 Res.second = X86::GR8RegisterClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +000011382 }
Owen Anderson825b72b2009-08-11 20:47:22 +000011383 } else if (VT == MVT::i32) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000011384 unsigned DestReg = 0;
11385 switch (Res.first) {
11386 default: break;
11387 case X86::AX: DestReg = X86::EAX; break;
11388 case X86::DX: DestReg = X86::EDX; break;
11389 case X86::CX: DestReg = X86::ECX; break;
11390 case X86::BX: DestReg = X86::EBX; break;
11391 case X86::SI: DestReg = X86::ESI; break;
11392 case X86::DI: DestReg = X86::EDI; break;
11393 case X86::BP: DestReg = X86::EBP; break;
11394 case X86::SP: DestReg = X86::ESP; break;
11395 }
11396 if (DestReg) {
11397 Res.first = DestReg;
Duncan Sands005e7982009-04-21 09:44:39 +000011398 Res.second = X86::GR32RegisterClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +000011399 }
Owen Anderson825b72b2009-08-11 20:47:22 +000011400 } else if (VT == MVT::i64) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000011401 unsigned DestReg = 0;
11402 switch (Res.first) {
11403 default: break;
11404 case X86::AX: DestReg = X86::RAX; break;
11405 case X86::DX: DestReg = X86::RDX; break;
11406 case X86::CX: DestReg = X86::RCX; break;
11407 case X86::BX: DestReg = X86::RBX; break;
11408 case X86::SI: DestReg = X86::RSI; break;
11409 case X86::DI: DestReg = X86::RDI; break;
11410 case X86::BP: DestReg = X86::RBP; break;
11411 case X86::SP: DestReg = X86::RSP; break;
11412 }
11413 if (DestReg) {
11414 Res.first = DestReg;
Duncan Sands005e7982009-04-21 09:44:39 +000011415 Res.second = X86::GR64RegisterClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +000011416 }
Chris Lattnerf76d1802006-07-31 23:26:50 +000011417 }
Chris Lattner6ba50a92008-08-26 06:19:02 +000011418 } else if (Res.second == X86::FR32RegisterClass ||
11419 Res.second == X86::FR64RegisterClass ||
11420 Res.second == X86::VR128RegisterClass) {
11421 // Handle references to XMM physical registers that got mapped into the
11422 // wrong class. This can happen with constraints like {xmm0} where the
11423 // target independent register mapper will just pick the first match it can
11424 // find, ignoring the required type.
Owen Anderson825b72b2009-08-11 20:47:22 +000011425 if (VT == MVT::f32)
Chris Lattner6ba50a92008-08-26 06:19:02 +000011426 Res.second = X86::FR32RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +000011427 else if (VT == MVT::f64)
Chris Lattner6ba50a92008-08-26 06:19:02 +000011428 Res.second = X86::FR64RegisterClass;
11429 else if (X86::VR128RegisterClass->hasType(VT))
11430 Res.second = X86::VR128RegisterClass;
Chris Lattnerf76d1802006-07-31 23:26:50 +000011431 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000011432
Chris Lattnerf76d1802006-07-31 23:26:50 +000011433 return Res;
11434}