blob: bd58fccce7aee1b06e5949489d6be515231ac9e7 [file] [log] [blame]
Evan Chenga8e29892007-01-19 07:51:42 +00001//===- ARMInstrInfo.td - Target Description for ARM Target -*- tablegen -*-===//
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00006// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the ARM instructions in TableGen format.
11//
12//===----------------------------------------------------------------------===//
13
Evan Chenga8e29892007-01-19 07:51:42 +000014//===----------------------------------------------------------------------===//
15// ARM specific DAG Nodes.
16//
Rafael Espindola7cca7c52006-09-11 17:25:40 +000017
Evan Chenga8e29892007-01-19 07:51:42 +000018// Type profiles.
Bill Wendlingc69107c2007-11-13 09:19:02 +000019def SDT_ARMCallSeqStart : SDCallSeqStart<[ SDTCisVT<0, i32> ]>;
20def SDT_ARMCallSeqEnd : SDCallSeqEnd<[ SDTCisVT<0, i32>, SDTCisVT<1, i32> ]>;
Rafael Espindola6e8c6492006-11-08 17:07:32 +000021
Evan Chenga8e29892007-01-19 07:51:42 +000022def SDT_ARMSaveCallPC : SDTypeProfile<0, 1, []>;
Rafael Espindola32bd5f42006-10-17 18:04:53 +000023
Chris Lattnerd10a53d2010-03-08 18:51:21 +000024def SDT_ARMcall : SDTypeProfile<0, -1, [SDTCisPtrTy<0>]>;
Rafael Espindola7cca7c52006-09-11 17:25:40 +000025
Evan Chenga8e29892007-01-19 07:51:42 +000026def SDT_ARMCMov : SDTypeProfile<1, 3,
27 [SDTCisSameAs<0, 1>, SDTCisSameAs<0, 2>,
28 SDTCisVT<3, i32>]>;
Rafael Espindola6e8c6492006-11-08 17:07:32 +000029
Evan Chenga8e29892007-01-19 07:51:42 +000030def SDT_ARMBrcond : SDTypeProfile<0, 2,
31 [SDTCisVT<0, OtherVT>, SDTCisVT<1, i32>]>;
32
33def SDT_ARMBrJT : SDTypeProfile<0, 3,
34 [SDTCisPtrTy<0>, SDTCisVT<1, i32>,
35 SDTCisVT<2, i32>]>;
36
Evan Cheng5657c012009-07-29 02:18:14 +000037def SDT_ARMBr2JT : SDTypeProfile<0, 4,
38 [SDTCisPtrTy<0>, SDTCisVT<1, i32>,
39 SDTCisVT<2, i32>, SDTCisVT<3, i32>]>;
40
Evan Cheng218977b2010-07-13 19:27:42 +000041def SDT_ARMBCC_i64 : SDTypeProfile<0, 6,
42 [SDTCisVT<0, i32>,
43 SDTCisVT<1, i32>, SDTCisVT<2, i32>,
44 SDTCisVT<3, i32>, SDTCisVT<4, i32>,
45 SDTCisVT<5, OtherVT>]>;
46
Bill Wendlingac3b9352010-08-29 03:02:28 +000047def SDT_ARMAnd : SDTypeProfile<1, 2,
48 [SDTCisVT<0, i32>, SDTCisVT<1, i32>,
49 SDTCisVT<2, i32>]>;
50
Evan Chenga8e29892007-01-19 07:51:42 +000051def SDT_ARMCmp : SDTypeProfile<0, 2, [SDTCisSameAs<0, 1>]>;
52
53def SDT_ARMPICAdd : SDTypeProfile<1, 2, [SDTCisSameAs<0, 1>,
54 SDTCisPtrTy<1>, SDTCisVT<2, i32>]>;
55
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +000056def SDT_ARMThreadPointer : SDTypeProfile<1, 0, [SDTCisPtrTy<0>]>;
Jim Grosbacha87ded22010-02-08 23:22:00 +000057def SDT_ARMEH_SJLJ_Setjmp : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisPtrTy<1>,
58 SDTCisInt<2>]>;
Jim Grosbach5eb19512010-05-22 01:06:18 +000059def SDT_ARMEH_SJLJ_Longjmp: SDTypeProfile<0, 2, [SDTCisPtrTy<0>, SDTCisInt<1>]>;
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +000060
Jim Grosbache4ad3872010-10-19 23:27:08 +000061def SDT_ARMEH_SJLJ_DispatchSetup: SDTypeProfile<0, 1, [SDTCisPtrTy<0>]>;
62
Bob Wilsonf74a4292010-10-30 00:54:37 +000063def SDT_ARMMEMBARRIER : SDTypeProfile<0, 1, [SDTCisInt<0>]>;
Jim Grosbach3728e962009-12-10 00:11:09 +000064
Dale Johannesen51e28e62010-06-03 21:09:53 +000065def SDT_ARMTCRET : SDTypeProfile<0, 1, [SDTCisPtrTy<0>]>;
66
Jim Grosbach469bbdb2010-07-16 23:05:05 +000067def SDT_ARMBFI : SDTypeProfile<1, 3, [SDTCisVT<0, i32>, SDTCisVT<1, i32>,
68 SDTCisVT<2, i32>, SDTCisVT<3, i32>]>;
69
Evan Chenga8e29892007-01-19 07:51:42 +000070// Node definitions.
71def ARMWrapper : SDNode<"ARMISD::Wrapper", SDTIntUnaryOp>;
Evan Cheng53519f02011-01-21 18:55:51 +000072def ARMWrapperDYN : SDNode<"ARMISD::WrapperDYN", SDTIntUnaryOp>;
Evan Cheng9fe20092011-01-20 08:34:58 +000073def ARMWrapperPIC : SDNode<"ARMISD::WrapperPIC", SDTIntUnaryOp>;
Evan Cheng53519f02011-01-21 18:55:51 +000074def ARMWrapperJT : SDNode<"ARMISD::WrapperJT", SDTIntBinOp>;
Evan Chenga8e29892007-01-19 07:51:42 +000075
Bill Wendlingc69107c2007-11-13 09:19:02 +000076def ARMcallseq_start : SDNode<"ISD::CALLSEQ_START", SDT_ARMCallSeqStart,
Chris Lattner036609b2010-12-23 18:28:41 +000077 [SDNPHasChain, SDNPOutGlue]>;
Bill Wendlingc69107c2007-11-13 09:19:02 +000078def ARMcallseq_end : SDNode<"ISD::CALLSEQ_END", SDT_ARMCallSeqEnd,
Chris Lattner036609b2010-12-23 18:28:41 +000079 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue]>;
Evan Chenga8e29892007-01-19 07:51:42 +000080
81def ARMcall : SDNode<"ARMISD::CALL", SDT_ARMcall,
Chris Lattner036609b2010-12-23 18:28:41 +000082 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue,
Chris Lattner60e9eac2010-03-19 05:33:51 +000083 SDNPVariadic]>;
Evan Cheng277f0742007-06-19 21:05:09 +000084def ARMcall_pred : SDNode<"ARMISD::CALL_PRED", SDT_ARMcall,
Chris Lattner036609b2010-12-23 18:28:41 +000085 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue,
Chris Lattner60e9eac2010-03-19 05:33:51 +000086 SDNPVariadic]>;
Evan Chenga8e29892007-01-19 07:51:42 +000087def ARMcall_nolink : SDNode<"ARMISD::CALL_NOLINK", SDT_ARMcall,
Chris Lattner036609b2010-12-23 18:28:41 +000088 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue,
Chris Lattner60e9eac2010-03-19 05:33:51 +000089 SDNPVariadic]>;
Evan Chenga8e29892007-01-19 07:51:42 +000090
Chris Lattner48be23c2008-01-15 22:02:54 +000091def ARMretflag : SDNode<"ARMISD::RET_FLAG", SDTNone,
Chris Lattner036609b2010-12-23 18:28:41 +000092 [SDNPHasChain, SDNPOptInGlue]>;
Evan Chenga8e29892007-01-19 07:51:42 +000093
94def ARMcmov : SDNode<"ARMISD::CMOV", SDT_ARMCMov,
Chris Lattner036609b2010-12-23 18:28:41 +000095 [SDNPInGlue]>;
Evan Chenga8e29892007-01-19 07:51:42 +000096def ARMcneg : SDNode<"ARMISD::CNEG", SDT_ARMCMov,
Chris Lattner036609b2010-12-23 18:28:41 +000097 [SDNPInGlue]>;
Evan Chenga8e29892007-01-19 07:51:42 +000098
99def ARMbrcond : SDNode<"ARMISD::BRCOND", SDT_ARMBrcond,
Chris Lattner036609b2010-12-23 18:28:41 +0000100 [SDNPHasChain, SDNPInGlue, SDNPOutGlue]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000101
102def ARMbrjt : SDNode<"ARMISD::BR_JT", SDT_ARMBrJT,
103 [SDNPHasChain]>;
Evan Cheng5657c012009-07-29 02:18:14 +0000104def ARMbr2jt : SDNode<"ARMISD::BR2_JT", SDT_ARMBr2JT,
105 [SDNPHasChain]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000106
Evan Cheng218977b2010-07-13 19:27:42 +0000107def ARMBcci64 : SDNode<"ARMISD::BCC_i64", SDT_ARMBCC_i64,
108 [SDNPHasChain]>;
109
Evan Chenga8e29892007-01-19 07:51:42 +0000110def ARMcmp : SDNode<"ARMISD::CMP", SDT_ARMCmp,
Chris Lattner036609b2010-12-23 18:28:41 +0000111 [SDNPOutGlue]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000112
David Goodwinc0309b42009-06-29 15:33:01 +0000113def ARMcmpZ : SDNode<"ARMISD::CMPZ", SDT_ARMCmp,
Chris Lattner036609b2010-12-23 18:28:41 +0000114 [SDNPOutGlue, SDNPCommutative]>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +0000115
Evan Chenga8e29892007-01-19 07:51:42 +0000116def ARMpic_add : SDNode<"ARMISD::PIC_ADD", SDT_ARMPICAdd>;
117
Chris Lattner036609b2010-12-23 18:28:41 +0000118def ARMsrl_flag : SDNode<"ARMISD::SRL_FLAG", SDTIntUnaryOp, [SDNPOutGlue]>;
119def ARMsra_flag : SDNode<"ARMISD::SRA_FLAG", SDTIntUnaryOp, [SDNPOutGlue]>;
120def ARMrrx : SDNode<"ARMISD::RRX" , SDTIntUnaryOp, [SDNPInGlue ]>;
Rafael Espindola32bd5f42006-10-17 18:04:53 +0000121
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000122def ARMthread_pointer: SDNode<"ARMISD::THREAD_POINTER", SDT_ARMThreadPointer>;
Jim Grosbach23ff7cf2010-05-26 20:22:18 +0000123def ARMeh_sjlj_setjmp: SDNode<"ARMISD::EH_SJLJ_SETJMP",
124 SDT_ARMEH_SJLJ_Setjmp, [SDNPHasChain]>;
Jim Grosbach5eb19512010-05-22 01:06:18 +0000125def ARMeh_sjlj_longjmp: SDNode<"ARMISD::EH_SJLJ_LONGJMP",
Jim Grosbache4ad3872010-10-19 23:27:08 +0000126 SDT_ARMEH_SJLJ_Longjmp, [SDNPHasChain]>;
127def ARMeh_sjlj_dispatchsetup: SDNode<"ARMISD::EH_SJLJ_DISPATCHSETUP",
128 SDT_ARMEH_SJLJ_DispatchSetup, [SDNPHasChain]>;
129
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000130
Evan Cheng11db0682010-08-11 06:22:01 +0000131def ARMMemBarrier : SDNode<"ARMISD::MEMBARRIER", SDT_ARMMEMBARRIER,
132 [SDNPHasChain]>;
Bob Wilsonf74a4292010-10-30 00:54:37 +0000133def ARMMemBarrierMCR : SDNode<"ARMISD::MEMBARRIER_MCR", SDT_ARMMEMBARRIER,
Evan Cheng11db0682010-08-11 06:22:01 +0000134 [SDNPHasChain]>;
Evan Cheng416941d2010-11-04 05:19:35 +0000135def ARMPreload : SDNode<"ARMISD::PRELOAD", SDTPrefetch,
Evan Chengdfed19f2010-11-03 06:34:55 +0000136 [SDNPHasChain, SDNPMayLoad, SDNPMayStore]>;
Jim Grosbach3728e962009-12-10 00:11:09 +0000137
Evan Chengf609bb82010-01-19 00:44:15 +0000138def ARMrbit : SDNode<"ARMISD::RBIT", SDTIntUnaryOp>;
139
Jim Grosbacha9a968d2010-10-22 23:48:29 +0000140def ARMtcret : SDNode<"ARMISD::TC_RETURN", SDT_ARMTCRET,
Chris Lattner036609b2010-12-23 18:28:41 +0000141 [SDNPHasChain, SDNPOptInGlue, SDNPVariadic]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +0000142
Jim Grosbach469bbdb2010-07-16 23:05:05 +0000143
144def ARMbfi : SDNode<"ARMISD::BFI", SDT_ARMBFI>;
145
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000146//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +0000147// ARM Instruction Predicate Definitions.
148//
Jim Grosbach833c93c2010-11-01 16:59:54 +0000149def HasV4T : Predicate<"Subtarget->hasV4TOps()">, AssemblerPredicate;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000150def NoV4T : Predicate<"!Subtarget->hasV4TOps()">;
151def HasV5T : Predicate<"Subtarget->hasV5TOps()">;
Jim Grosbach833c93c2010-11-01 16:59:54 +0000152def HasV5TE : Predicate<"Subtarget->hasV5TEOps()">, AssemblerPredicate;
153def HasV6 : Predicate<"Subtarget->hasV6Ops()">, AssemblerPredicate;
Anton Korobeynikov4d728602011-01-01 20:38:38 +0000154def NoV6 : Predicate<"!Subtarget->hasV6Ops()">;
Jim Grosbach833c93c2010-11-01 16:59:54 +0000155def HasV6T2 : Predicate<"Subtarget->hasV6T2Ops()">, AssemblerPredicate;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000156def NoV6T2 : Predicate<"!Subtarget->hasV6T2Ops()">;
Jim Grosbach833c93c2010-11-01 16:59:54 +0000157def HasV7 : Predicate<"Subtarget->hasV7Ops()">, AssemblerPredicate;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000158def NoVFP : Predicate<"!Subtarget->hasVFP2()">;
Jim Grosbach833c93c2010-11-01 16:59:54 +0000159def HasVFP2 : Predicate<"Subtarget->hasVFP2()">, AssemblerPredicate;
160def HasVFP3 : Predicate<"Subtarget->hasVFP3()">, AssemblerPredicate;
161def HasNEON : Predicate<"Subtarget->hasNEON()">, AssemblerPredicate;
Bob Wilson04063562010-12-15 22:14:12 +0000162def HasFP16 : Predicate<"Subtarget->hasFP16()">, AssemblerPredicate;
Jim Grosbach833c93c2010-11-01 16:59:54 +0000163def HasDivide : Predicate<"Subtarget->hasDivide()">, AssemblerPredicate;
164def HasT2ExtractPack : Predicate<"Subtarget->hasT2ExtractPack()">,
165 AssemblerPredicate;
166def HasDB : Predicate<"Subtarget->hasDataBarrier()">,
167 AssemblerPredicate;
Evan Chengdfed19f2010-11-03 06:34:55 +0000168def HasMP : Predicate<"Subtarget->hasMPExtension()">,
169 AssemblerPredicate;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000170def UseNEONForFP : Predicate<"Subtarget->useNEONForSinglePrecisionFP()">;
David Goodwin42a83f22009-08-04 17:53:06 +0000171def DontUseNEONForFP : Predicate<"!Subtarget->useNEONForSinglePrecisionFP()">;
Jim Grosbach833c93c2010-11-01 16:59:54 +0000172def IsThumb : Predicate<"Subtarget->isThumb()">, AssemblerPredicate;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000173def IsThumb1Only : Predicate<"Subtarget->isThumb1Only()">;
Jim Grosbach833c93c2010-11-01 16:59:54 +0000174def IsThumb2 : Predicate<"Subtarget->isThumb2()">, AssemblerPredicate;
175def IsARM : Predicate<"!Subtarget->isThumb()">, AssemblerPredicate;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000176def IsDarwin : Predicate<"Subtarget->isTargetDarwin()">;
177def IsNotDarwin : Predicate<"!Subtarget->isTargetDarwin()">;
Evan Chenga8e29892007-01-19 07:51:42 +0000178
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000179// FIXME: Eventually this will be just "hasV6T2Ops".
Bill Wendling10ce7f32010-08-29 11:31:07 +0000180def UseMovt : Predicate<"Subtarget->useMovt()">;
181def DontUseMovt : Predicate<"!Subtarget->useMovt()">;
Evan Cheng48575f62010-12-05 22:04:16 +0000182def UseFPVMLx : Predicate<"Subtarget->useFPVMLx()">;
Jim Grosbach26767372010-03-24 22:31:46 +0000183
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000184//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +0000185// ARM Flag Definitions.
186
187class RegConstraint<string C> {
188 string Constraints = C;
189}
190
191//===----------------------------------------------------------------------===//
192// ARM specific transformation functions and pattern fragments.
193//
194
Evan Chenga8e29892007-01-19 07:51:42 +0000195// so_imm_neg_XFORM - Return a so_imm value packed into the format described for
196// so_imm_neg def below.
197def so_imm_neg_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000198 return CurDAG->getTargetConstant(-(int)N->getZExtValue(), MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000199}]>;
200
201// so_imm_not_XFORM - Return a so_imm value packed into the format described for
202// so_imm_not def below.
203def so_imm_not_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000204 return CurDAG->getTargetConstant(~(int)N->getZExtValue(), MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000205}]>;
206
Evan Chenga8e29892007-01-19 07:51:42 +0000207/// imm1_15 predicate - True if the 32-bit immediate is in the range [1,15].
208def imm1_15 : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000209 return (int32_t)N->getZExtValue() >= 1 && (int32_t)N->getZExtValue() < 16;
Evan Chenga8e29892007-01-19 07:51:42 +0000210}]>;
211
212/// imm16_31 predicate - True if the 32-bit immediate is in the range [16,31].
213def imm16_31 : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000214 return (int32_t)N->getZExtValue() >= 16 && (int32_t)N->getZExtValue() < 32;
Evan Chenga8e29892007-01-19 07:51:42 +0000215}]>;
216
Jim Grosbach64171712010-02-16 21:07:46 +0000217def so_imm_neg :
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000218 PatLeaf<(imm), [{
Evan Cheng875a6ac2010-11-12 22:42:47 +0000219 return ARM_AM::getSOImmVal(-(uint32_t)N->getZExtValue()) != -1;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000220 }], so_imm_neg_XFORM>;
Evan Chenga8e29892007-01-19 07:51:42 +0000221
Evan Chenga2515702007-03-19 07:09:02 +0000222def so_imm_not :
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000223 PatLeaf<(imm), [{
Evan Cheng875a6ac2010-11-12 22:42:47 +0000224 return ARM_AM::getSOImmVal(~(uint32_t)N->getZExtValue()) != -1;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000225 }], so_imm_not_XFORM>;
Evan Chenga8e29892007-01-19 07:51:42 +0000226
227// sext_16_node predicate - True if the SDNode is sign-extended 16 or more bits.
228def sext_16_node : PatLeaf<(i32 GPR:$a), [{
Dan Gohman475871a2008-07-27 21:46:04 +0000229 return CurDAG->ComputeNumSignBits(SDValue(N,0)) >= 17;
Evan Chenga8e29892007-01-19 07:51:42 +0000230}]>;
231
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000232/// Split a 32-bit immediate into two 16 bit parts.
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000233def hi16 : SDNodeXForm<imm, [{
234 return CurDAG->getTargetConstant((uint32_t)N->getZExtValue() >> 16, MVT::i32);
235}]>;
236
237def lo16AllZero : PatLeaf<(i32 imm), [{
238 // Returns true if all low 16-bits are 0.
239 return (((uint32_t)N->getZExtValue()) & 0xFFFFUL) == 0;
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000240}], hi16>;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000241
Jim Grosbach64171712010-02-16 21:07:46 +0000242/// imm0_65535 predicate - True if the 32-bit immediate is in the range
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000243/// [0.65535].
244def imm0_65535 : PatLeaf<(i32 imm), [{
245 return (uint32_t)N->getZExtValue() < 65536;
246}]>;
247
Evan Cheng37f25d92008-08-28 23:39:26 +0000248class BinOpFrag<dag res> : PatFrag<(ops node:$LHS, node:$RHS), res>;
249class UnOpFrag <dag res> : PatFrag<(ops node:$Src), res>;
Evan Chenga8e29892007-01-19 07:51:42 +0000250
Jim Grosbach0a145f32010-02-16 20:17:57 +0000251/// adde and sube predicates - True based on whether the carry flag output
252/// will be needed or not.
253def adde_dead_carry :
254 PatFrag<(ops node:$LHS, node:$RHS), (adde node:$LHS, node:$RHS),
255 [{return !N->hasAnyUseOfValue(1);}]>;
256def sube_dead_carry :
257 PatFrag<(ops node:$LHS, node:$RHS), (sube node:$LHS, node:$RHS),
258 [{return !N->hasAnyUseOfValue(1);}]>;
259def adde_live_carry :
260 PatFrag<(ops node:$LHS, node:$RHS), (adde node:$LHS, node:$RHS),
261 [{return N->hasAnyUseOfValue(1);}]>;
262def sube_live_carry :
263 PatFrag<(ops node:$LHS, node:$RHS), (sube node:$LHS, node:$RHS),
264 [{return N->hasAnyUseOfValue(1);}]>;
265
Evan Chengc4af4632010-11-17 20:13:28 +0000266// An 'and' node with a single use.
267def and_su : PatFrag<(ops node:$lhs, node:$rhs), (and node:$lhs, node:$rhs), [{
268 return N->hasOneUse();
269}]>;
270
271// An 'xor' node with a single use.
272def xor_su : PatFrag<(ops node:$lhs, node:$rhs), (xor node:$lhs, node:$rhs), [{
273 return N->hasOneUse();
274}]>;
275
Evan Cheng48575f62010-12-05 22:04:16 +0000276// An 'fmul' node with a single use.
277def fmul_su : PatFrag<(ops node:$lhs, node:$rhs), (fmul node:$lhs, node:$rhs),[{
278 return N->hasOneUse();
279}]>;
280
281// An 'fadd' node which checks for single non-hazardous use.
282def fadd_mlx : PatFrag<(ops node:$lhs, node:$rhs),(fadd node:$lhs, node:$rhs),[{
283 return hasNoVMLxHazardUse(N);
284}]>;
285
286// An 'fsub' node which checks for single non-hazardous use.
287def fsub_mlx : PatFrag<(ops node:$lhs, node:$rhs),(fsub node:$lhs, node:$rhs),[{
288 return hasNoVMLxHazardUse(N);
289}]>;
290
Evan Chenga8e29892007-01-19 07:51:42 +0000291//===----------------------------------------------------------------------===//
292// Operand Definitions.
293//
294
295// Branch target.
Jason W Kim685c3502011-02-04 19:47:15 +0000296// FIXME: rename brtarget to t2_brtarget
Jim Grosbachc466b932010-11-11 18:04:49 +0000297def brtarget : Operand<OtherVT> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000298 let EncoderMethod = "getBranchTargetOpValue";
Jim Grosbachc466b932010-11-11 18:04:49 +0000299}
Evan Chenga8e29892007-01-19 07:51:42 +0000300
Jason W Kim685c3502011-02-04 19:47:15 +0000301// FIXME: get rid of this one?
Owen Andersonc2666002010-12-13 19:31:11 +0000302def uncondbrtarget : Operand<OtherVT> {
303 let EncoderMethod = "getUnconditionalBranchTargetOpValue";
304}
305
Jason W Kim685c3502011-02-04 19:47:15 +0000306// Branch target for ARM. Handles conditional/unconditional
307def br_target : Operand<OtherVT> {
308 let EncoderMethod = "getARMBranchTargetOpValue";
309}
310
Jim Grosbachd1d5a392010-11-11 20:05:40 +0000311// Call target.
Jason W Kim685c3502011-02-04 19:47:15 +0000312// FIXME: rename bltarget to t2_bl_target?
Jim Grosbachd1d5a392010-11-11 20:05:40 +0000313def bltarget : Operand<i32> {
314 // Encoded the same as branch targets.
Chris Lattner2ac19022010-11-15 05:19:05 +0000315 let EncoderMethod = "getBranchTargetOpValue";
Jim Grosbachd1d5a392010-11-11 20:05:40 +0000316}
317
Jason W Kim685c3502011-02-04 19:47:15 +0000318// Call target for ARM. Handles conditional/unconditional
319// FIXME: rename bl_target to t2_bltarget?
320def bl_target : Operand<i32> {
321 // Encoded the same as branch targets.
322 let EncoderMethod = "getARMBranchTargetOpValue";
323}
324
325
Evan Chenga8e29892007-01-19 07:51:42 +0000326// A list of registers separated by comma. Used by load/store multiple.
Bill Wendling59914872010-11-08 00:39:58 +0000327def RegListAsmOperand : AsmOperandClass {
328 let Name = "RegList";
329 let SuperClasses = [];
330}
331
Bill Wendling0f630752010-11-17 04:32:08 +0000332def DPRRegListAsmOperand : AsmOperandClass {
333 let Name = "DPRRegList";
334 let SuperClasses = [];
335}
336
337def SPRRegListAsmOperand : AsmOperandClass {
338 let Name = "SPRRegList";
339 let SuperClasses = [];
340}
341
Bill Wendling04863d02010-11-13 10:40:19 +0000342def reglist : Operand<i32> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000343 let EncoderMethod = "getRegisterListOpValue";
Bill Wendling04863d02010-11-13 10:40:19 +0000344 let ParserMatchClass = RegListAsmOperand;
345 let PrintMethod = "printRegisterList";
346}
347
Bill Wendling0f630752010-11-17 04:32:08 +0000348def dpr_reglist : Operand<i32> {
349 let EncoderMethod = "getRegisterListOpValue";
350 let ParserMatchClass = DPRRegListAsmOperand;
351 let PrintMethod = "printRegisterList";
352}
353
354def spr_reglist : Operand<i32> {
355 let EncoderMethod = "getRegisterListOpValue";
356 let ParserMatchClass = SPRRegListAsmOperand;
357 let PrintMethod = "printRegisterList";
358}
359
Evan Chenga8e29892007-01-19 07:51:42 +0000360// An operand for the CONSTPOOL_ENTRY pseudo-instruction.
361def cpinst_operand : Operand<i32> {
362 let PrintMethod = "printCPInstOperand";
363}
364
Evan Chenga8e29892007-01-19 07:51:42 +0000365// Local PC labels.
366def pclabel : Operand<i32> {
367 let PrintMethod = "printPCLabel";
368}
369
Jim Grosbach5d14f9b2010-12-01 19:47:31 +0000370// ADR instruction labels.
371def adrlabel : Operand<i32> {
372 let EncoderMethod = "getAdrLabelOpValue";
373}
374
Owen Anderson498ec202010-10-27 22:49:00 +0000375def neon_vcvt_imm32 : Operand<i32> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000376 let EncoderMethod = "getNEONVcvtImm32OpValue";
Owen Anderson498ec202010-10-27 22:49:00 +0000377}
378
Jim Grosbachb35ad412010-10-13 19:56:10 +0000379// rot_imm: An integer that encodes a rotate amount. Must be 8, 16, or 24.
380def rot_imm : Operand<i32>, PatLeaf<(i32 imm), [{
Chris Lattner2ac19022010-11-15 05:19:05 +0000381 int32_t v = (int32_t)N->getZExtValue();
382 return v == 8 || v == 16 || v == 24; }]> {
383 let EncoderMethod = "getRotImmOpValue";
Jim Grosbachb35ad412010-10-13 19:56:10 +0000384}
385
Bob Wilson22f5dc72010-08-16 18:27:34 +0000386// shift_imm: An integer that encodes a shift amount and the type of shift
387// (currently either asr or lsl) using the same encoding used for the
388// immediates in so_reg operands.
389def shift_imm : Operand<i32> {
390 let PrintMethod = "printShiftImmOperand";
391}
392
Evan Chenga8e29892007-01-19 07:51:42 +0000393// shifter_operand operands: so_reg and so_imm.
394def so_reg : Operand<i32>, // reg reg imm
Bob Wilson226036e2010-03-20 22:13:40 +0000395 ComplexPattern<i32, 3, "SelectShifterOperandReg",
Evan Chenga8e29892007-01-19 07:51:42 +0000396 [shl,srl,sra,rotr]> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000397 let EncoderMethod = "getSORegOpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000398 let PrintMethod = "printSORegOperand";
399 let MIOperandInfo = (ops GPR, GPR, i32imm);
400}
Evan Chengf40deed2010-10-27 23:41:30 +0000401def shift_so_reg : Operand<i32>, // reg reg imm
402 ComplexPattern<i32, 3, "SelectShiftShifterOperandReg",
403 [shl,srl,sra,rotr]> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000404 let EncoderMethod = "getSORegOpValue";
Evan Chengf40deed2010-10-27 23:41:30 +0000405 let PrintMethod = "printSORegOperand";
406 let MIOperandInfo = (ops GPR, GPR, i32imm);
407}
Evan Chenga8e29892007-01-19 07:51:42 +0000408
409// so_imm - Match a 32-bit shifter_operand immediate operand, which is an
410// 8-bit immediate rotated by an arbitrary number of bits. so_imm values are
411// represented in the imm field in the same 12-bit form that they are encoded
412// into so_imm instructions: the 8-bit immediate is the least significant bits
413// [bits 0-7], the 4-bit shift amount is the next 4 bits [bits 8-11].
Jakob Stoklund Olesen00d3dda2010-08-17 20:39:04 +0000414def so_imm : Operand<i32>, PatLeaf<(imm), [{ return Pred_so_imm(N); }]> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000415 let EncoderMethod = "getSOImmOpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000416 let PrintMethod = "printSOImmOperand";
417}
418
Evan Chengc70d1842007-03-20 08:11:30 +0000419// Break so_imm's up into two pieces. This handles immediates with up to 16
420// bits set in them. This uses so_imm2part to match and so_imm2part_[12] to
421// get the first/second pieces.
Evan Cheng11c11f82010-11-12 23:46:13 +0000422def so_imm2part : PatLeaf<(imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000423 return ARM_AM::isSOImmTwoPartVal((unsigned)N->getZExtValue());
Evan Cheng11c11f82010-11-12 23:46:13 +0000424}]>;
425
426/// arm_i32imm - True for +V6T2, or true only if so_imm2part is true.
427///
428def arm_i32imm : PatLeaf<(imm), [{
429 if (Subtarget->hasV6T2Ops())
430 return true;
431 return ARM_AM::isSOImmTwoPartVal((unsigned)N->getZExtValue());
432}]>;
Evan Chengc70d1842007-03-20 08:11:30 +0000433
Sandeep Patel47eedaa2009-10-13 18:59:48 +0000434/// imm0_31 predicate - True if the 32-bit immediate is in the range [0,31].
435def imm0_31 : Operand<i32>, PatLeaf<(imm), [{
436 return (int32_t)N->getZExtValue() < 32;
437}]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000438
Jim Grosbach8abe32a2010-10-15 17:15:16 +0000439/// imm0_31_m1 - Matches and prints like imm0_31, but encodes as 'value - 1'.
440def imm0_31_m1 : Operand<i32>, PatLeaf<(imm), [{
441 return (int32_t)N->getZExtValue() < 32;
442}]> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000443 let EncoderMethod = "getImmMinusOneOpValue";
Jim Grosbach8abe32a2010-10-15 17:15:16 +0000444}
445
Evan Cheng75972122011-01-13 07:58:56 +0000446// i32imm_hilo16 - For movt/movw - sets the MC Encoder method.
Jason W Kim837caa92010-11-18 23:37:15 +0000447// The imm is split into imm{15-12}, imm{11-0}
448//
Evan Cheng75972122011-01-13 07:58:56 +0000449def i32imm_hilo16 : Operand<i32> {
450 let EncoderMethod = "getHiLo16ImmOpValue";
Jason W Kim837caa92010-11-18 23:37:15 +0000451}
452
Evan Chenga9688c42010-12-11 04:11:38 +0000453/// bf_inv_mask_imm predicate - An AND mask to clear an arbitrary width bitfield
454/// e.g., 0xf000ffff
455def bf_inv_mask_imm : Operand<i32>,
456 PatLeaf<(imm), [{
457 return ARM::isBitFieldInvertedMask(N->getZExtValue());
458}] > {
459 let EncoderMethod = "getBitfieldInvertedMaskOpValue";
460 let PrintMethod = "printBitfieldInvMaskImmOperand";
461}
462
Bruno Cardoso Lopesa461d422011-01-18 20:45:56 +0000463/// lsb_pos_imm - position of the lsb bit, used by BFI4p and t2BFI4p
464def lsb_pos_imm : Operand<i32>, PatLeaf<(imm), [{
465 return isInt<5>(N->getSExtValue());
466}]>;
467
468/// width_imm - number of bits to be copied, used by BFI4p and t2BFI4p
469def width_imm : Operand<i32>, PatLeaf<(imm), [{
470 return N->getSExtValue() > 0 && N->getSExtValue() <= 32;
471}] > {
472 let EncoderMethod = "getMsbOpValue";
473}
474
Evan Chenga8e29892007-01-19 07:51:42 +0000475// Define ARM specific addressing modes.
476
Jim Grosbach3e556122010-10-26 22:37:02 +0000477
478// addrmode_imm12 := reg +/- imm12
Jim Grosbach82891622010-09-29 19:03:54 +0000479//
Jim Grosbach3e556122010-10-26 22:37:02 +0000480def addrmode_imm12 : Operand<i32>,
481 ComplexPattern<i32, 2, "SelectAddrModeImm12", []> {
Jim Grosbachab682a22010-10-28 18:34:10 +0000482 // 12-bit immediate operand. Note that instructions using this encode
483 // #0 and #-0 differently. We flag #-0 as the magic value INT32_MIN. All other
484 // immediate values are as normal.
Jim Grosbach3e556122010-10-26 22:37:02 +0000485
Chris Lattner2ac19022010-11-15 05:19:05 +0000486 let EncoderMethod = "getAddrModeImm12OpValue";
Jim Grosbach3e556122010-10-26 22:37:02 +0000487 let PrintMethod = "printAddrModeImm12Operand";
488 let MIOperandInfo = (ops GPR:$base, i32imm:$offsimm);
Jim Grosbach82891622010-09-29 19:03:54 +0000489}
Jim Grosbach3e556122010-10-26 22:37:02 +0000490// ldst_so_reg := reg +/- reg shop imm
Jim Grosbach82891622010-09-29 19:03:54 +0000491//
Jim Grosbach3e556122010-10-26 22:37:02 +0000492def ldst_so_reg : Operand<i32>,
493 ComplexPattern<i32, 3, "SelectLdStSOReg", []> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000494 let EncoderMethod = "getLdStSORegOpValue";
Jim Grosbach3e556122010-10-26 22:37:02 +0000495 // FIXME: Simplify the printer
Jim Grosbach82891622010-09-29 19:03:54 +0000496 let PrintMethod = "printAddrMode2Operand";
497 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
498}
499
Jim Grosbach3e556122010-10-26 22:37:02 +0000500// addrmode2 := reg +/- imm12
501// := reg +/- reg shop imm
Evan Chenga8e29892007-01-19 07:51:42 +0000502//
503def addrmode2 : Operand<i32>,
504 ComplexPattern<i32, 3, "SelectAddrMode2", []> {
Jim Grosbach683fc3e2010-12-10 20:53:44 +0000505 let EncoderMethod = "getAddrMode2OpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000506 let PrintMethod = "printAddrMode2Operand";
507 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
508}
509
510def am2offset : Operand<i32>,
Chris Lattner52a261b2010-09-21 20:31:19 +0000511 ComplexPattern<i32, 2, "SelectAddrMode2Offset",
512 [], [SDNPWantRoot]> {
Jim Grosbach683fc3e2010-12-10 20:53:44 +0000513 let EncoderMethod = "getAddrMode2OffsetOpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000514 let PrintMethod = "printAddrMode2OffsetOperand";
515 let MIOperandInfo = (ops GPR, i32imm);
516}
517
518// addrmode3 := reg +/- reg
519// addrmode3 := reg +/- imm8
520//
521def addrmode3 : Operand<i32>,
522 ComplexPattern<i32, 3, "SelectAddrMode3", []> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000523 let EncoderMethod = "getAddrMode3OpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000524 let PrintMethod = "printAddrMode3Operand";
525 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
526}
527
528def am3offset : Operand<i32>,
Chris Lattner52a261b2010-09-21 20:31:19 +0000529 ComplexPattern<i32, 2, "SelectAddrMode3Offset",
530 [], [SDNPWantRoot]> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000531 let EncoderMethod = "getAddrMode3OffsetOpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000532 let PrintMethod = "printAddrMode3OffsetOperand";
533 let MIOperandInfo = (ops GPR, i32imm);
534}
535
Jim Grosbache6913602010-11-03 01:01:43 +0000536// ldstm_mode := {ia, ib, da, db}
Evan Chenga8e29892007-01-19 07:51:42 +0000537//
Jim Grosbache6913602010-11-03 01:01:43 +0000538def ldstm_mode : OptionalDefOperand<OtherVT, (ops i32), (ops (i32 1))> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000539 let EncoderMethod = "getLdStmModeOpValue";
Jim Grosbache6913602010-11-03 01:01:43 +0000540 let PrintMethod = "printLdStmModeOperand";
Evan Chenga8e29892007-01-19 07:51:42 +0000541}
542
Bill Wendling59914872010-11-08 00:39:58 +0000543def MemMode5AsmOperand : AsmOperandClass {
Chris Lattner14b93852010-10-29 00:27:31 +0000544 let Name = "MemMode5";
545 let SuperClasses = [];
546}
547
Evan Chenga8e29892007-01-19 07:51:42 +0000548// addrmode5 := reg +/- imm8*4
549//
550def addrmode5 : Operand<i32>,
551 ComplexPattern<i32, 2, "SelectAddrMode5", []> {
552 let PrintMethod = "printAddrMode5Operand";
Bob Wilson815baeb2010-03-13 01:08:20 +0000553 let MIOperandInfo = (ops GPR:$base, i32imm);
Bill Wendling59914872010-11-08 00:39:58 +0000554 let ParserMatchClass = MemMode5AsmOperand;
Chris Lattner2ac19022010-11-15 05:19:05 +0000555 let EncoderMethod = "getAddrMode5OpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000556}
557
Bob Wilson8b024a52009-07-01 23:16:05 +0000558// addrmode6 := reg with optional writeback
559//
560def addrmode6 : Operand<i32>,
Bob Wilson665814b2010-11-01 23:40:51 +0000561 ComplexPattern<i32, 2, "SelectAddrMode6", [], [SDNPWantParent]>{
Bob Wilson8b024a52009-07-01 23:16:05 +0000562 let PrintMethod = "printAddrMode6Operand";
Bob Wilson226036e2010-03-20 22:13:40 +0000563 let MIOperandInfo = (ops GPR:$addr, i32imm);
Chris Lattner2ac19022010-11-15 05:19:05 +0000564 let EncoderMethod = "getAddrMode6AddressOpValue";
Bob Wilson226036e2010-03-20 22:13:40 +0000565}
566
567def am6offset : Operand<i32> {
568 let PrintMethod = "printAddrMode6OffsetOperand";
569 let MIOperandInfo = (ops GPR);
Chris Lattner2ac19022010-11-15 05:19:05 +0000570 let EncoderMethod = "getAddrMode6OffsetOpValue";
Bob Wilson8b024a52009-07-01 23:16:05 +0000571}
572
Bob Wilson8e0c7b52010-11-30 00:00:42 +0000573// Special version of addrmode6 to handle alignment encoding for VLD-dup
574// instructions, specifically VLD4-dup.
575def addrmode6dup : Operand<i32>,
576 ComplexPattern<i32, 2, "SelectAddrMode6", [], [SDNPWantParent]>{
577 let PrintMethod = "printAddrMode6Operand";
578 let MIOperandInfo = (ops GPR:$addr, i32imm);
579 let EncoderMethod = "getAddrMode6DupAddressOpValue";
580}
581
Evan Chenga8e29892007-01-19 07:51:42 +0000582// addrmodepc := pc + reg
583//
584def addrmodepc : Operand<i32>,
585 ComplexPattern<i32, 2, "SelectAddrModePC", []> {
586 let PrintMethod = "printAddrModePCOperand";
587 let MIOperandInfo = (ops GPR, i32imm);
588}
589
Bob Wilson4f38b382009-08-21 21:58:55 +0000590def nohash_imm : Operand<i32> {
591 let PrintMethod = "printNoHashImmediate";
Anton Korobeynikov8e9ece72009-08-08 23:10:41 +0000592}
593
Owen Andersone4e5e2a2011-01-13 21:46:02 +0000594def p_imm : Operand<i32> {
595 let PrintMethod = "printPImmediate";
596}
597
598def c_imm : Operand<i32> {
599 let PrintMethod = "printCImmediate";
600}
601
Evan Chenga8e29892007-01-19 07:51:42 +0000602//===----------------------------------------------------------------------===//
Evan Cheng0ff94f72007-08-07 01:37:15 +0000603
Evan Cheng37f25d92008-08-28 23:39:26 +0000604include "ARMInstrFormats.td"
Evan Cheng0ff94f72007-08-07 01:37:15 +0000605
606//===----------------------------------------------------------------------===//
Evan Cheng37f25d92008-08-28 23:39:26 +0000607// Multiclass helpers...
Evan Chenga8e29892007-01-19 07:51:42 +0000608//
609
Evan Cheng3924f782008-08-29 07:36:24 +0000610/// AsI1_bin_irs - Defines a set of (op r, {so_imm|r|so_reg}) patterns for a
Evan Chenga8e29892007-01-19 07:51:42 +0000611/// binop that produces a value.
Evan Cheng7e1bf302010-09-29 00:27:46 +0000612multiclass AsI1_bin_irs<bits<4> opcod, string opc,
613 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
614 PatFrag opnode, bit Commutable = 0> {
Jim Grosbach663e3392010-08-30 19:49:58 +0000615 // The register-immediate version is re-materializable. This is useful
616 // in particular for taking the address of a local.
617 let isReMaterializable = 1 in {
Jim Grosbach0de6ab32010-10-12 17:11:26 +0000618 def ri : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm,
619 iii, opc, "\t$Rd, $Rn, $imm",
620 [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]> {
621 bits<4> Rd;
622 bits<4> Rn;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +0000623 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000624 let Inst{25} = 1;
Jim Grosbach0de6ab32010-10-12 17:11:26 +0000625 let Inst{19-16} = Rn;
Jim Grosbach28b10822010-11-02 17:59:04 +0000626 let Inst{15-12} = Rd;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +0000627 let Inst{11-0} = imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000628 }
Jim Grosbach663e3392010-08-30 19:49:58 +0000629 }
Jim Grosbach62547262010-10-11 18:51:51 +0000630 def rr : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm,
631 iir, opc, "\t$Rd, $Rn, $Rm",
632 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]> {
Jim Grosbach56ac9072010-10-08 21:45:55 +0000633 bits<4> Rd;
634 bits<4> Rn;
635 bits<4> Rm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000636 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000637 let isCommutable = Commutable;
Jim Grosbach56ac9072010-10-08 21:45:55 +0000638 let Inst{19-16} = Rn;
Jim Grosbach28b10822010-11-02 17:59:04 +0000639 let Inst{15-12} = Rd;
640 let Inst{11-4} = 0b00000000;
641 let Inst{3-0} = Rm;
Evan Cheng8de898a2009-06-26 00:19:44 +0000642 }
Jim Grosbachef324d72010-10-12 23:53:58 +0000643 def rs : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift), DPSoRegFrm,
644 iis, opc, "\t$Rd, $Rn, $shift",
645 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg:$shift))]> {
Jim Grosbach42fac8e2010-10-11 23:16:21 +0000646 bits<4> Rd;
647 bits<4> Rn;
Jim Grosbachef324d72010-10-12 23:53:58 +0000648 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000649 let Inst{25} = 0;
Jim Grosbach42fac8e2010-10-11 23:16:21 +0000650 let Inst{19-16} = Rn;
Jim Grosbach28b10822010-11-02 17:59:04 +0000651 let Inst{15-12} = Rd;
652 let Inst{11-0} = shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000653 }
Evan Chenga8e29892007-01-19 07:51:42 +0000654}
655
Evan Cheng1e249e32009-06-25 20:59:23 +0000656/// AI1_bin_s_irs - Similar to AsI1_bin_irs except it sets the 's' bit so the
Bob Wilsona3e8bf82009-10-06 20:18:46 +0000657/// instruction modifies the CPSR register.
Daniel Dunbar238100a2011-01-10 15:26:35 +0000658let isCodeGenOnly = 1, Defs = [CPSR] in {
Evan Cheng7e1bf302010-09-29 00:27:46 +0000659multiclass AI1_bin_s_irs<bits<4> opcod, string opc,
660 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
661 PatFrag opnode, bit Commutable = 0> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000662 def ri : AI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm,
663 iii, opc, "\t$Rd, $Rn, $imm",
664 [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]> {
665 bits<4> Rd;
666 bits<4> Rn;
667 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000668 let Inst{25} = 1;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000669 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000670 let Inst{19-16} = Rn;
671 let Inst{15-12} = Rd;
672 let Inst{11-0} = imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000673 }
Jim Grosbach89c898f2010-10-13 00:50:27 +0000674 def rr : AI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm,
675 iir, opc, "\t$Rd, $Rn, $Rm",
676 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]> {
677 bits<4> Rd;
678 bits<4> Rn;
679 bits<4> Rm;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000680 let isCommutable = Commutable;
Jim Grosbach28b10822010-11-02 17:59:04 +0000681 let Inst{25} = 0;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000682 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000683 let Inst{19-16} = Rn;
684 let Inst{15-12} = Rd;
685 let Inst{11-4} = 0b00000000;
686 let Inst{3-0} = Rm;
Evan Cheng8de898a2009-06-26 00:19:44 +0000687 }
Jim Grosbach89c898f2010-10-13 00:50:27 +0000688 def rs : AI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift), DPSoRegFrm,
689 iis, opc, "\t$Rd, $Rn, $shift",
690 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg:$shift))]> {
691 bits<4> Rd;
692 bits<4> Rn;
693 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000694 let Inst{25} = 0;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000695 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000696 let Inst{19-16} = Rn;
697 let Inst{15-12} = Rd;
698 let Inst{11-0} = shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000699 }
Evan Cheng071a2792007-09-11 19:55:27 +0000700}
Evan Chengc85e8322007-07-05 07:13:32 +0000701}
702
703/// AI1_cmp_irs - Defines a set of (op r, {so_imm|r|so_reg}) cmp / test
Evan Cheng13ab0202007-07-10 18:08:01 +0000704/// patterns. Similar to AsI1_bin_irs except the instruction does not produce
Evan Chengc85e8322007-07-05 07:13:32 +0000705/// a explicit result, only implicitly set CPSR.
Bill Wendling0cce3dd2010-08-11 00:22:27 +0000706let isCompare = 1, Defs = [CPSR] in {
Evan Cheng5d42c562010-09-29 00:49:25 +0000707multiclass AI1_cmp_irs<bits<4> opcod, string opc,
708 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
709 PatFrag opnode, bit Commutable = 0> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000710 def ri : AI1<opcod, (outs), (ins GPR:$Rn, so_imm:$imm), DPFrm, iii,
711 opc, "\t$Rn, $imm",
712 [(opnode GPR:$Rn, so_imm:$imm)]> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000713 bits<4> Rn;
714 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000715 let Inst{25} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000716 let Inst{20} = 1;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000717 let Inst{19-16} = Rn;
Jim Grosbach28b10822010-11-02 17:59:04 +0000718 let Inst{15-12} = 0b0000;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000719 let Inst{11-0} = imm;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000720 }
721 def rr : AI1<opcod, (outs), (ins GPR:$Rn, GPR:$Rm), DPFrm, iir,
722 opc, "\t$Rn, $Rm",
723 [(opnode GPR:$Rn, GPR:$Rm)]> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000724 bits<4> Rn;
725 bits<4> Rm;
Evan Cheng8de898a2009-06-26 00:19:44 +0000726 let isCommutable = Commutable;
Jim Grosbach28b10822010-11-02 17:59:04 +0000727 let Inst{25} = 0;
Bob Wilson5361cd22009-10-13 17:35:30 +0000728 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000729 let Inst{19-16} = Rn;
730 let Inst{15-12} = 0b0000;
731 let Inst{11-4} = 0b00000000;
732 let Inst{3-0} = Rm;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000733 }
734 def rs : AI1<opcod, (outs), (ins GPR:$Rn, so_reg:$shift), DPSoRegFrm, iis,
735 opc, "\t$Rn, $shift",
736 [(opnode GPR:$Rn, so_reg:$shift)]> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000737 bits<4> Rn;
738 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000739 let Inst{25} = 0;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000740 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000741 let Inst{19-16} = Rn;
742 let Inst{15-12} = 0b0000;
743 let Inst{11-0} = shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000744 }
Evan Cheng071a2792007-09-11 19:55:27 +0000745}
Evan Chenga8e29892007-01-19 07:51:42 +0000746}
747
Evan Cheng576a3962010-09-25 00:49:35 +0000748/// AI_ext_rrot - A unary operation with two forms: one whose operand is a
Evan Chenga8e29892007-01-19 07:51:42 +0000749/// register and one whose operand is a register rotated by 8/16/24.
Evan Cheng97f48c32008-11-06 22:15:19 +0000750/// FIXME: Remove the 'r' variant. Its rot_imm is zero.
Evan Cheng576a3962010-09-25 00:49:35 +0000751multiclass AI_ext_rrot<bits<8> opcod, string opc, PatFrag opnode> {
Jim Grosbachb35ad412010-10-13 19:56:10 +0000752 def r : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rm),
753 IIC_iEXTr, opc, "\t$Rd, $Rm",
754 [(set GPR:$Rd, (opnode GPR:$Rm))]>,
Evan Cheng97f48c32008-11-06 22:15:19 +0000755 Requires<[IsARM, HasV6]> {
Jim Grosbach197a8df2010-10-15 02:29:58 +0000756 bits<4> Rd;
757 bits<4> Rm;
Johnny Chen76b39e82009-10-27 18:44:24 +0000758 let Inst{19-16} = 0b1111;
Jim Grosbach28b10822010-11-02 17:59:04 +0000759 let Inst{15-12} = Rd;
760 let Inst{11-10} = 0b00;
761 let Inst{3-0} = Rm;
Johnny Chen76b39e82009-10-27 18:44:24 +0000762 }
Jim Grosbachb35ad412010-10-13 19:56:10 +0000763 def r_rot : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rm, rot_imm:$rot),
764 IIC_iEXTr, opc, "\t$Rd, $Rm, ror $rot",
765 [(set GPR:$Rd, (opnode (rotr GPR:$Rm, rot_imm:$rot)))]>,
Evan Cheng97f48c32008-11-06 22:15:19 +0000766 Requires<[IsARM, HasV6]> {
Jim Grosbach197a8df2010-10-15 02:29:58 +0000767 bits<4> Rd;
768 bits<4> Rm;
Jim Grosbachb35ad412010-10-13 19:56:10 +0000769 bits<2> rot;
Jim Grosbach28b10822010-11-02 17:59:04 +0000770 let Inst{19-16} = 0b1111;
Jim Grosbach197a8df2010-10-15 02:29:58 +0000771 let Inst{15-12} = Rd;
Jim Grosbachb35ad412010-10-13 19:56:10 +0000772 let Inst{11-10} = rot;
Jim Grosbach197a8df2010-10-15 02:29:58 +0000773 let Inst{3-0} = Rm;
Johnny Chen76b39e82009-10-27 18:44:24 +0000774 }
Evan Chenga8e29892007-01-19 07:51:42 +0000775}
776
Evan Cheng576a3962010-09-25 00:49:35 +0000777multiclass AI_ext_rrot_np<bits<8> opcod, string opc> {
Jim Grosbachb35ad412010-10-13 19:56:10 +0000778 def r : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rm),
779 IIC_iEXTr, opc, "\t$Rd, $Rm",
Johnny Chen2ec5e492010-02-22 21:50:40 +0000780 [/* For disassembly only; pattern left blank */]>,
781 Requires<[IsARM, HasV6]> {
Johnny Chen2ec5e492010-02-22 21:50:40 +0000782 let Inst{19-16} = 0b1111;
Jim Grosbach28b10822010-11-02 17:59:04 +0000783 let Inst{11-10} = 0b00;
Johnny Chen2ec5e492010-02-22 21:50:40 +0000784 }
Jim Grosbachb35ad412010-10-13 19:56:10 +0000785 def r_rot : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rm, rot_imm:$rot),
786 IIC_iEXTr, opc, "\t$Rd, $Rm, ror $rot",
Johnny Chen2ec5e492010-02-22 21:50:40 +0000787 [/* For disassembly only; pattern left blank */]>,
788 Requires<[IsARM, HasV6]> {
Jim Grosbachb35ad412010-10-13 19:56:10 +0000789 bits<2> rot;
Johnny Chen2ec5e492010-02-22 21:50:40 +0000790 let Inst{19-16} = 0b1111;
Jim Grosbach28b10822010-11-02 17:59:04 +0000791 let Inst{11-10} = rot;
Johnny Chen2ec5e492010-02-22 21:50:40 +0000792 }
793}
794
Evan Cheng576a3962010-09-25 00:49:35 +0000795/// AI_exta_rrot - A binary operation with two forms: one whose operand is a
Evan Chenga8e29892007-01-19 07:51:42 +0000796/// register and one whose operand is a register rotated by 8/16/24.
Evan Cheng576a3962010-09-25 00:49:35 +0000797multiclass AI_exta_rrot<bits<8> opcod, string opc, PatFrag opnode> {
Jim Grosbachb35ad412010-10-13 19:56:10 +0000798 def rr : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
799 IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm",
800 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]>,
Johnny Chen76b39e82009-10-27 18:44:24 +0000801 Requires<[IsARM, HasV6]> {
Jim Grosbach75b7b872010-11-18 23:24:22 +0000802 bits<4> Rd;
803 bits<4> Rm;
804 bits<4> Rn;
805 let Inst{19-16} = Rn;
806 let Inst{15-12} = Rd;
Johnny Chen76b39e82009-10-27 18:44:24 +0000807 let Inst{11-10} = 0b00;
Jim Grosbach75b7b872010-11-18 23:24:22 +0000808 let Inst{9-4} = 0b000111;
809 let Inst{3-0} = Rm;
Johnny Chen76b39e82009-10-27 18:44:24 +0000810 }
Jim Grosbachb35ad412010-10-13 19:56:10 +0000811 def rr_rot : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm,
812 rot_imm:$rot),
813 IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm, ror $rot",
814 [(set GPR:$Rd, (opnode GPR:$Rn,
815 (rotr GPR:$Rm, rot_imm:$rot)))]>,
816 Requires<[IsARM, HasV6]> {
Jim Grosbach75b7b872010-11-18 23:24:22 +0000817 bits<4> Rd;
818 bits<4> Rm;
Jim Grosbachb35ad412010-10-13 19:56:10 +0000819 bits<4> Rn;
820 bits<2> rot;
821 let Inst{19-16} = Rn;
Jim Grosbach75b7b872010-11-18 23:24:22 +0000822 let Inst{15-12} = Rd;
Jim Grosbachb35ad412010-10-13 19:56:10 +0000823 let Inst{11-10} = rot;
Jim Grosbach75b7b872010-11-18 23:24:22 +0000824 let Inst{9-4} = 0b000111;
825 let Inst{3-0} = Rm;
Jim Grosbachb35ad412010-10-13 19:56:10 +0000826 }
Evan Chenga8e29892007-01-19 07:51:42 +0000827}
828
Johnny Chen2ec5e492010-02-22 21:50:40 +0000829// For disassembly only.
Evan Cheng576a3962010-09-25 00:49:35 +0000830multiclass AI_exta_rrot_np<bits<8> opcod, string opc> {
Jim Grosbachb35ad412010-10-13 19:56:10 +0000831 def rr : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
832 IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm",
Johnny Chen2ec5e492010-02-22 21:50:40 +0000833 [/* For disassembly only; pattern left blank */]>,
834 Requires<[IsARM, HasV6]> {
835 let Inst{11-10} = 0b00;
836 }
Jim Grosbachb35ad412010-10-13 19:56:10 +0000837 def rr_rot : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm,
838 rot_imm:$rot),
839 IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm, ror $rot",
Johnny Chen2ec5e492010-02-22 21:50:40 +0000840 [/* For disassembly only; pattern left blank */]>,
Jim Grosbachb35ad412010-10-13 19:56:10 +0000841 Requires<[IsARM, HasV6]> {
842 bits<4> Rn;
843 bits<2> rot;
844 let Inst{19-16} = Rn;
845 let Inst{11-10} = rot;
846 }
Johnny Chen2ec5e492010-02-22 21:50:40 +0000847}
848
Evan Cheng62674222009-06-25 23:34:10 +0000849/// AI1_adde_sube_irs - Define instructions and patterns for adde and sube.
850let Uses = [CPSR] in {
Evan Cheng8de898a2009-06-26 00:19:44 +0000851multiclass AI1_adde_sube_irs<bits<4> opcod, string opc, PatFrag opnode,
852 bit Commutable = 0> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000853 def ri : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
854 DPFrm, IIC_iALUi, opc, "\t$Rd, $Rn, $imm",
855 [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000856 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000857 bits<4> Rd;
858 bits<4> Rn;
859 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000860 let Inst{25} = 1;
Jim Grosbach24989ec2010-10-13 18:00:52 +0000861 let Inst{15-12} = Rd;
862 let Inst{19-16} = Rn;
863 let Inst{11-0} = imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000864 }
Jim Grosbach24989ec2010-10-13 18:00:52 +0000865 def rr : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
866 DPFrm, IIC_iALUr, opc, "\t$Rd, $Rn, $Rm",
867 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000868 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000869 bits<4> Rd;
870 bits<4> Rn;
871 bits<4> Rm;
Johnny Chen04301522009-11-07 00:54:36 +0000872 let Inst{11-4} = 0b00000000;
Evan Chengbc8a9452009-07-07 23:40:25 +0000873 let Inst{25} = 0;
Jim Grosbach24989ec2010-10-13 18:00:52 +0000874 let isCommutable = Commutable;
875 let Inst{3-0} = Rm;
876 let Inst{15-12} = Rd;
877 let Inst{19-16} = Rn;
Evan Cheng8de898a2009-06-26 00:19:44 +0000878 }
Jim Grosbach24989ec2010-10-13 18:00:52 +0000879 def rs : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift),
880 DPSoRegFrm, IIC_iALUsr, opc, "\t$Rd, $Rn, $shift",
881 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg:$shift))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000882 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000883 bits<4> Rd;
884 bits<4> Rn;
885 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000886 let Inst{25} = 0;
Jim Grosbach24989ec2010-10-13 18:00:52 +0000887 let Inst{11-0} = shift;
888 let Inst{15-12} = Rd;
889 let Inst{19-16} = Rn;
Evan Chengbc8a9452009-07-07 23:40:25 +0000890 }
Jim Grosbache5165492009-11-09 00:11:35 +0000891}
892// Carry setting variants
Daniel Dunbar238100a2011-01-10 15:26:35 +0000893let isCodeGenOnly = 1, Defs = [CPSR] in {
Jim Grosbache5165492009-11-09 00:11:35 +0000894multiclass AI1_adde_sube_s_irs<bits<4> opcod, string opc, PatFrag opnode,
895 bit Commutable = 0> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000896 def Sri : AXI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
897 DPFrm, IIC_iALUi, !strconcat(opc, "\t$Rd, $Rn, $imm"),
898 [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000899 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000900 bits<4> Rd;
901 bits<4> Rn;
902 bits<12> imm;
903 let Inst{15-12} = Rd;
904 let Inst{19-16} = Rn;
905 let Inst{11-0} = imm;
Bob Wilson7e053bb2009-10-26 22:34:44 +0000906 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000907 let Inst{25} = 1;
Evan Cheng8de898a2009-06-26 00:19:44 +0000908 }
Jim Grosbach24989ec2010-10-13 18:00:52 +0000909 def Srr : AXI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
910 DPFrm, IIC_iALUr, !strconcat(opc, "\t$Rd, $Rn, $Rm"),
911 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000912 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000913 bits<4> Rd;
914 bits<4> Rn;
915 bits<4> Rm;
Johnny Chen04301522009-11-07 00:54:36 +0000916 let Inst{11-4} = 0b00000000;
Jim Grosbach24989ec2010-10-13 18:00:52 +0000917 let isCommutable = Commutable;
918 let Inst{3-0} = Rm;
919 let Inst{15-12} = Rd;
920 let Inst{19-16} = Rn;
Bob Wilson7e053bb2009-10-26 22:34:44 +0000921 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000922 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000923 }
Jim Grosbach24989ec2010-10-13 18:00:52 +0000924 def Srs : AXI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift),
925 DPSoRegFrm, IIC_iALUsr, !strconcat(opc, "\t$Rd, $Rn, $shift"),
926 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg:$shift))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000927 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000928 bits<4> Rd;
929 bits<4> Rn;
930 bits<12> shift;
931 let Inst{11-0} = shift;
932 let Inst{15-12} = Rd;
933 let Inst{19-16} = Rn;
Bob Wilson7e053bb2009-10-26 22:34:44 +0000934 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000935 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000936 }
Evan Cheng071a2792007-09-11 19:55:27 +0000937}
Evan Chengc85e8322007-07-05 07:13:32 +0000938}
Jim Grosbache5165492009-11-09 00:11:35 +0000939}
Evan Chengc85e8322007-07-05 07:13:32 +0000940
Jim Grosbach3e556122010-10-26 22:37:02 +0000941let canFoldAsLoad = 1, isReMaterializable = 1 in {
Jim Grosbach9e0bfb52010-11-13 00:35:48 +0000942multiclass AI_ldr1<bit isByte, string opc, InstrItinClass iii,
Jim Grosbach3e556122010-10-26 22:37:02 +0000943 InstrItinClass iir, PatFrag opnode> {
944 // Note: We use the complex addrmode_imm12 rather than just an input
945 // GPR and a constrained immediate so that we can use this to match
946 // frame index references and avoid matching constant pool references.
Jim Grosbach9558b4c2010-11-19 21:07:51 +0000947 def i12: AI2ldst<0b010, 1, isByte, (outs GPR:$Rt), (ins addrmode_imm12:$addr),
Jim Grosbach3e556122010-10-26 22:37:02 +0000948 AddrMode_i12, LdFrm, iii, opc, "\t$Rt, $addr",
949 [(set GPR:$Rt, (opnode addrmode_imm12:$addr))]> {
Bill Wendling92b5a2e2010-11-03 01:49:29 +0000950 bits<4> Rt;
951 bits<17> addr;
952 let Inst{23} = addr{12}; // U (add = ('U' == 1))
953 let Inst{19-16} = addr{16-13}; // Rn
Jim Grosbach3e556122010-10-26 22:37:02 +0000954 let Inst{15-12} = Rt;
955 let Inst{11-0} = addr{11-0}; // imm12
956 }
Jim Grosbach9558b4c2010-11-19 21:07:51 +0000957 def rs : AI2ldst<0b011, 1, isByte, (outs GPR:$Rt), (ins ldst_so_reg:$shift),
Jim Grosbach3e556122010-10-26 22:37:02 +0000958 AddrModeNone, LdFrm, iir, opc, "\t$Rt, $shift",
959 [(set GPR:$Rt, (opnode ldst_so_reg:$shift))]> {
Bill Wendling92b5a2e2010-11-03 01:49:29 +0000960 bits<4> Rt;
961 bits<17> shift;
962 let Inst{23} = shift{12}; // U (add = ('U' == 1))
963 let Inst{19-16} = shift{16-13}; // Rn
Jim Grosbache0ee08e2010-11-09 18:43:54 +0000964 let Inst{15-12} = Rt;
Jim Grosbach3e556122010-10-26 22:37:02 +0000965 let Inst{11-0} = shift{11-0};
966 }
967}
968}
969
Jim Grosbach9e0bfb52010-11-13 00:35:48 +0000970multiclass AI_str1<bit isByte, string opc, InstrItinClass iii,
Jim Grosbach7e3383c2010-10-27 23:12:14 +0000971 InstrItinClass iir, PatFrag opnode> {
972 // Note: We use the complex addrmode_imm12 rather than just an input
973 // GPR and a constrained immediate so that we can use this to match
974 // frame index references and avoid matching constant pool references.
Jim Grosbach9558b4c2010-11-19 21:07:51 +0000975 def i12 : AI2ldst<0b010, 0, isByte, (outs),
Jim Grosbach7e3383c2010-10-27 23:12:14 +0000976 (ins GPR:$Rt, addrmode_imm12:$addr),
977 AddrMode_i12, StFrm, iii, opc, "\t$Rt, $addr",
978 [(opnode GPR:$Rt, addrmode_imm12:$addr)]> {
979 bits<4> Rt;
980 bits<17> addr;
981 let Inst{23} = addr{12}; // U (add = ('U' == 1))
982 let Inst{19-16} = addr{16-13}; // Rn
983 let Inst{15-12} = Rt;
984 let Inst{11-0} = addr{11-0}; // imm12
985 }
Jim Grosbach9558b4c2010-11-19 21:07:51 +0000986 def rs : AI2ldst<0b011, 0, isByte, (outs), (ins GPR:$Rt, ldst_so_reg:$shift),
Jim Grosbach7e3383c2010-10-27 23:12:14 +0000987 AddrModeNone, StFrm, iir, opc, "\t$Rt, $shift",
988 [(opnode GPR:$Rt, ldst_so_reg:$shift)]> {
989 bits<4> Rt;
990 bits<17> shift;
991 let Inst{23} = shift{12}; // U (add = ('U' == 1))
992 let Inst{19-16} = shift{16-13}; // Rn
Jim Grosbache0ee08e2010-11-09 18:43:54 +0000993 let Inst{15-12} = Rt;
Jim Grosbach7e3383c2010-10-27 23:12:14 +0000994 let Inst{11-0} = shift{11-0};
995 }
996}
Rafael Espindola15a6c3e2006-10-16 17:57:20 +0000997//===----------------------------------------------------------------------===//
998// Instructions
999//===----------------------------------------------------------------------===//
1000
Evan Chenga8e29892007-01-19 07:51:42 +00001001//===----------------------------------------------------------------------===//
1002// Miscellaneous Instructions.
1003//
Rafael Espindola6f602de2006-08-24 16:13:15 +00001004
Evan Chenga8e29892007-01-19 07:51:42 +00001005/// CONSTPOOL_ENTRY - This instruction represents a floating constant pool in
1006/// the function. The first operand is the ID# for this instruction, the second
1007/// is the index into the MachineConstantPool that this is, the third is the
1008/// size in bytes of this constant pool entry.
Evan Chengcd799b92009-06-12 20:46:18 +00001009let neverHasSideEffects = 1, isNotDuplicable = 1 in
Evan Chenga8e29892007-01-19 07:51:42 +00001010def CONSTPOOL_ENTRY :
Evan Cheng64d80e32007-07-19 01:14:50 +00001011PseudoInst<(outs), (ins cpinst_operand:$instid, cpinst_operand:$cpidx,
Jim Grosbach99594eb2010-11-18 01:38:26 +00001012 i32imm:$size), NoItinerary, []>;
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00001013
Jim Grosbach4642ad32010-02-22 23:10:38 +00001014// FIXME: Marking these as hasSideEffects is necessary to prevent machine DCE
1015// from removing one half of the matched pairs. That breaks PEI, which assumes
1016// these will always be in pairs, and asserts if it finds otherwise. Better way?
1017let Defs = [SP], Uses = [SP], hasSideEffects = 1 in {
Evan Chenga8e29892007-01-19 07:51:42 +00001018def ADJCALLSTACKUP :
Jim Grosbach99594eb2010-11-18 01:38:26 +00001019PseudoInst<(outs), (ins i32imm:$amt1, i32imm:$amt2, pred:$p), NoItinerary,
Chris Lattnere563bbc2008-10-11 22:08:30 +00001020 [(ARMcallseq_end timm:$amt1, timm:$amt2)]>;
Rafael Espindolacdda88c2006-08-24 17:19:08 +00001021
Jim Grosbach64171712010-02-16 21:07:46 +00001022def ADJCALLSTACKDOWN :
Jim Grosbach99594eb2010-11-18 01:38:26 +00001023PseudoInst<(outs), (ins i32imm:$amt, pred:$p), NoItinerary,
Chris Lattnere563bbc2008-10-11 22:08:30 +00001024 [(ARMcallseq_start timm:$amt)]>;
Evan Cheng071a2792007-09-11 19:55:27 +00001025}
Rafael Espindola3c000bf2006-08-21 22:00:32 +00001026
Johnny Chenf4d81052010-02-12 22:53:19 +00001027def NOP : AI<(outs), (ins), MiscFrm, NoItinerary, "nop", "",
Johnny Chen85d5a892010-02-10 18:02:25 +00001028 [/* For disassembly only; pattern left blank */]>,
1029 Requires<[IsARM, HasV6T2]> {
1030 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001031 let Inst{15-8} = 0b11110000;
Johnny Chen85d5a892010-02-10 18:02:25 +00001032 let Inst{7-0} = 0b00000000;
1033}
1034
Johnny Chenf4d81052010-02-12 22:53:19 +00001035def YIELD : AI<(outs), (ins), MiscFrm, NoItinerary, "yield", "",
1036 [/* For disassembly only; pattern left blank */]>,
1037 Requires<[IsARM, HasV6T2]> {
1038 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001039 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +00001040 let Inst{7-0} = 0b00000001;
1041}
1042
1043def WFE : AI<(outs), (ins), MiscFrm, NoItinerary, "wfe", "",
1044 [/* For disassembly only; pattern left blank */]>,
1045 Requires<[IsARM, HasV6T2]> {
1046 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001047 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +00001048 let Inst{7-0} = 0b00000010;
1049}
1050
1051def WFI : AI<(outs), (ins), MiscFrm, NoItinerary, "wfi", "",
1052 [/* For disassembly only; pattern left blank */]>,
1053 Requires<[IsARM, HasV6T2]> {
1054 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001055 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +00001056 let Inst{7-0} = 0b00000011;
1057}
1058
Johnny Chen2ec5e492010-02-22 21:50:40 +00001059def SEL : AI<(outs GPR:$dst), (ins GPR:$a, GPR:$b), DPFrm, NoItinerary, "sel",
1060 "\t$dst, $a, $b",
1061 [/* For disassembly only; pattern left blank */]>,
1062 Requires<[IsARM, HasV6]> {
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001063 bits<4> Rd;
1064 bits<4> Rn;
1065 bits<4> Rm;
1066 let Inst{3-0} = Rm;
1067 let Inst{15-12} = Rd;
1068 let Inst{19-16} = Rn;
Johnny Chen2ec5e492010-02-22 21:50:40 +00001069 let Inst{27-20} = 0b01101000;
1070 let Inst{7-4} = 0b1011;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001071 let Inst{11-8} = 0b1111;
Johnny Chen2ec5e492010-02-22 21:50:40 +00001072}
1073
Johnny Chenf4d81052010-02-12 22:53:19 +00001074def SEV : AI<(outs), (ins), MiscFrm, NoItinerary, "sev", "",
1075 [/* For disassembly only; pattern left blank */]>,
1076 Requires<[IsARM, HasV6T2]> {
1077 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001078 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +00001079 let Inst{7-0} = 0b00000100;
1080}
1081
Johnny Chenc6f7b272010-02-11 18:12:29 +00001082// The i32imm operand $val can be used by a debugger to store more information
1083// about the breakpoint.
Johnny Chenf4d81052010-02-12 22:53:19 +00001084def BKPT : AI<(outs), (ins i32imm:$val), MiscFrm, NoItinerary, "bkpt", "\t$val",
Johnny Chenc6f7b272010-02-11 18:12:29 +00001085 [/* For disassembly only; pattern left blank */]>,
1086 Requires<[IsARM]> {
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001087 bits<16> val;
1088 let Inst{3-0} = val{3-0};
1089 let Inst{19-8} = val{15-4};
Johnny Chenc6f7b272010-02-11 18:12:29 +00001090 let Inst{27-20} = 0b00010010;
1091 let Inst{7-4} = 0b0111;
1092}
1093
Johnny Chenb98e1602010-02-12 18:55:33 +00001094// Change Processor State is a system instruction -- for disassembly only.
1095// The singleton $opt operand contains the following information:
1096// opt{4-0} = mode from Inst{4-0}
1097// opt{5} = changemode from Inst{17}
1098// opt{8-6} = AIF from Inst{8-6}
1099// opt{10-9} = imod from Inst{19-18} with 0b10 as enable and 0b11 as disable
Jim Grosbach596307e2010-10-13 20:38:04 +00001100// FIXME: Integrated assembler will need these split out.
Johnny Chendd0f3cf2010-03-10 18:59:38 +00001101def CPS : AXI<(outs), (ins cps_opt:$opt), MiscFrm, NoItinerary, "cps$opt",
Johnny Chenb98e1602010-02-12 18:55:33 +00001102 [/* For disassembly only; pattern left blank */]>,
1103 Requires<[IsARM]> {
1104 let Inst{31-28} = 0b1111;
1105 let Inst{27-20} = 0b00010000;
1106 let Inst{16} = 0;
1107 let Inst{5} = 0;
1108}
1109
Johnny Chenb92a23f2010-02-21 04:42:01 +00001110// Preload signals the memory system of possible future data/instruction access.
1111// These are for disassembly only.
Evan Cheng416941d2010-11-04 05:19:35 +00001112multiclass APreLoad<bits<1> read, bits<1> data, string opc> {
Johnny Chenb92a23f2010-02-21 04:42:01 +00001113
Evan Chengdfed19f2010-11-03 06:34:55 +00001114 def i12 : AXI<(outs), (ins addrmode_imm12:$addr), MiscFrm, IIC_Preload,
Evan Chengbc7deb02010-11-03 05:14:24 +00001115 !strconcat(opc, "\t$addr"),
Evan Cheng416941d2010-11-04 05:19:35 +00001116 [(ARMPreload addrmode_imm12:$addr, (i32 read), (i32 data))]> {
Jim Grosbachab682a22010-10-28 18:34:10 +00001117 bits<4> Rt;
1118 bits<17> addr;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001119 let Inst{31-26} = 0b111101;
1120 let Inst{25} = 0; // 0 for immediate form
Evan Cheng416941d2010-11-04 05:19:35 +00001121 let Inst{24} = data;
Jim Grosbachab682a22010-10-28 18:34:10 +00001122 let Inst{23} = addr{12}; // U (add = ('U' == 1))
Evan Cheng416941d2010-11-04 05:19:35 +00001123 let Inst{22} = read;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001124 let Inst{21-20} = 0b01;
Jim Grosbachab682a22010-10-28 18:34:10 +00001125 let Inst{19-16} = addr{16-13}; // Rn
Evan Chengc3a20ba2011-01-27 23:48:34 +00001126 let Inst{15-12} = 0b1111;
Jim Grosbachab682a22010-10-28 18:34:10 +00001127 let Inst{11-0} = addr{11-0}; // imm12
Johnny Chenb92a23f2010-02-21 04:42:01 +00001128 }
1129
Evan Chengdfed19f2010-11-03 06:34:55 +00001130 def rs : AXI<(outs), (ins ldst_so_reg:$shift), MiscFrm, IIC_Preload,
Evan Chengbc7deb02010-11-03 05:14:24 +00001131 !strconcat(opc, "\t$shift"),
Evan Cheng416941d2010-11-04 05:19:35 +00001132 [(ARMPreload ldst_so_reg:$shift, (i32 read), (i32 data))]> {
Jim Grosbachab682a22010-10-28 18:34:10 +00001133 bits<17> shift;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001134 let Inst{31-26} = 0b111101;
1135 let Inst{25} = 1; // 1 for register form
Evan Cheng416941d2010-11-04 05:19:35 +00001136 let Inst{24} = data;
Jim Grosbachab682a22010-10-28 18:34:10 +00001137 let Inst{23} = shift{12}; // U (add = ('U' == 1))
Evan Cheng416941d2010-11-04 05:19:35 +00001138 let Inst{22} = read;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001139 let Inst{21-20} = 0b01;
Jim Grosbachab682a22010-10-28 18:34:10 +00001140 let Inst{19-16} = shift{16-13}; // Rn
Evan Chengc3a20ba2011-01-27 23:48:34 +00001141 let Inst{15-12} = 0b1111;
Jim Grosbachab682a22010-10-28 18:34:10 +00001142 let Inst{11-0} = shift{11-0};
Johnny Chenb92a23f2010-02-21 04:42:01 +00001143 }
1144}
1145
Evan Cheng416941d2010-11-04 05:19:35 +00001146defm PLD : APreLoad<1, 1, "pld">, Requires<[IsARM]>;
1147defm PLDW : APreLoad<0, 1, "pldw">, Requires<[IsARM,HasV7,HasMP]>;
1148defm PLI : APreLoad<1, 0, "pli">, Requires<[IsARM,HasV7]>;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001149
Jim Grosbachb3af5de2010-10-13 21:00:04 +00001150def SETEND : AXI<(outs),(ins setend_op:$end), MiscFrm, NoItinerary,
1151 "setend\t$end",
1152 [/* For disassembly only; pattern left blank */]>,
Johnny Chena1e76212010-02-13 02:51:09 +00001153 Requires<[IsARM]> {
Jim Grosbachb3af5de2010-10-13 21:00:04 +00001154 bits<1> end;
1155 let Inst{31-10} = 0b1111000100000001000000;
1156 let Inst{9} = end;
1157 let Inst{8-0} = 0;
Johnny Chena1e76212010-02-13 02:51:09 +00001158}
1159
Johnny Chenf4d81052010-02-12 22:53:19 +00001160def DBG : AI<(outs), (ins i32imm:$opt), MiscFrm, NoItinerary, "dbg", "\t$opt",
Johnny Chen85d5a892010-02-10 18:02:25 +00001161 [/* For disassembly only; pattern left blank */]>,
1162 Requires<[IsARM, HasV7]> {
Jim Grosbach6c354fd2010-10-13 21:32:30 +00001163 bits<4> opt;
1164 let Inst{27-4} = 0b001100100000111100001111;
1165 let Inst{3-0} = opt;
Johnny Chen85d5a892010-02-10 18:02:25 +00001166}
1167
Johnny Chenba6e0332010-02-11 17:14:31 +00001168// A5.4 Permanently UNDEFINED instructions.
Evan Chengfb3611d2010-05-11 07:26:32 +00001169let isBarrier = 1, isTerminator = 1 in
Jim Grosbacha9a968d2010-10-22 23:48:29 +00001170def TRAP : AXI<(outs), (ins), MiscFrm, NoItinerary,
Jim Grosbach2e6ae132010-09-23 18:05:37 +00001171 "trap", [(trap)]>,
Johnny Chenba6e0332010-02-11 17:14:31 +00001172 Requires<[IsARM]> {
Bill Wendlingaf2b5732010-11-21 11:05:29 +00001173 let Inst = 0xe7ffdefe;
Johnny Chenba6e0332010-02-11 17:14:31 +00001174}
1175
Evan Cheng12c3a532008-11-06 17:48:05 +00001176// Address computation and loads and stores in PIC mode.
Evan Chengeaa91b02007-06-19 01:26:51 +00001177let isNotDuplicable = 1 in {
Jim Grosbach6e422112010-11-29 23:48:41 +00001178def PICADD : ARMPseudoInst<(outs GPR:$dst), (ins GPR:$a, pclabel:$cp, pred:$p),
1179 Size4Bytes, IIC_iALUr,
1180 [(set GPR:$dst, (ARMpic_add GPR:$a, imm:$cp))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001181
Evan Cheng325474e2008-01-07 23:56:57 +00001182let AddedComplexity = 10 in {
Jim Grosbach53694262010-11-18 01:15:56 +00001183def PICLDR : ARMPseudoInst<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Jim Grosbach6e422112010-11-29 23:48:41 +00001184 Size4Bytes, IIC_iLoad_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001185 [(set GPR:$dst, (load addrmodepc:$addr))]>;
Rafael Espindola84b19be2006-07-16 01:02:57 +00001186
Jim Grosbach53694262010-11-18 01:15:56 +00001187def PICLDRH : ARMPseudoInst<(outs GPR:$Rt), (ins addrmodepc:$addr, pred:$p),
Jim Grosbach6e422112010-11-29 23:48:41 +00001188 Size4Bytes, IIC_iLoad_bh_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001189 [(set GPR:$Rt, (zextloadi16 addrmodepc:$addr))]>;
Jim Grosbach160f8f02010-11-18 00:46:58 +00001190
Jim Grosbach53694262010-11-18 01:15:56 +00001191def PICLDRB : ARMPseudoInst<(outs GPR:$Rt), (ins addrmodepc:$addr, pred:$p),
Jim Grosbach6e422112010-11-29 23:48:41 +00001192 Size4Bytes, IIC_iLoad_bh_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001193 [(set GPR:$Rt, (zextloadi8 addrmodepc:$addr))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001194
Jim Grosbach53694262010-11-18 01:15:56 +00001195def PICLDRSH : ARMPseudoInst<(outs GPR:$Rt), (ins addrmodepc:$addr, pred:$p),
Jim Grosbach6e422112010-11-29 23:48:41 +00001196 Size4Bytes, IIC_iLoad_bh_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001197 [(set GPR:$Rt, (sextloadi16 addrmodepc:$addr))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001198
Jim Grosbach53694262010-11-18 01:15:56 +00001199def PICLDRSB : ARMPseudoInst<(outs GPR:$Rt), (ins addrmodepc:$addr, pred:$p),
Jim Grosbach6e422112010-11-29 23:48:41 +00001200 Size4Bytes, IIC_iLoad_bh_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001201 [(set GPR:$Rt, (sextloadi8 addrmodepc:$addr))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001202}
Chris Lattner13c63102008-01-06 05:55:01 +00001203let AddedComplexity = 10 in {
Jim Grosbach9ef65cb2010-11-19 21:14:02 +00001204def PICSTR : ARMPseudoInst<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Jim Grosbach6e422112010-11-29 23:48:41 +00001205 Size4Bytes, IIC_iStore_r, [(store GPR:$src, addrmodepc:$addr)]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001206
Jim Grosbach9ef65cb2010-11-19 21:14:02 +00001207def PICSTRH : ARMPseudoInst<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Eric Christophera0f720f2011-01-15 00:25:09 +00001208 Size4Bytes, IIC_iStore_bh_r, [(truncstorei16 GPR:$src,
1209 addrmodepc:$addr)]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001210
Jim Grosbach9ef65cb2010-11-19 21:14:02 +00001211def PICSTRB : ARMPseudoInst<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Jim Grosbach6e422112010-11-29 23:48:41 +00001212 Size4Bytes, IIC_iStore_bh_r, [(truncstorei8 GPR:$src, addrmodepc:$addr)]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001213}
Evan Cheng12c3a532008-11-06 17:48:05 +00001214} // isNotDuplicable = 1
Dale Johannesen86d40692007-05-21 22:14:33 +00001215
Evan Chenge07715c2009-06-23 05:25:29 +00001216
1217// LEApcrel - Load a pc-relative address into a register without offending the
1218// assembler.
Bill Wendling8ca2fd62010-11-30 00:08:20 +00001219let neverHasSideEffects = 1, isReMaterializable = 1 in
Jim Grosbach5d14f9b2010-12-01 19:47:31 +00001220// The 'adr' mnemonic encodes differently if the label is before or after
Jim Grosbachdff84b02010-12-02 00:28:45 +00001221// the instruction. The {24-21} opcode bits are set by the fixup, as we don't
1222// know until then which form of the instruction will be used.
1223def ADR : AI1<0, (outs GPR:$Rd), (ins adrlabel:$label),
Jim Grosbach5d14f9b2010-12-01 19:47:31 +00001224 MiscFrm, IIC_iALUi, "adr", "\t$Rd, #$label", []> {
Jim Grosbach85eb54c2010-11-17 23:33:14 +00001225 bits<4> Rd;
Jim Grosbach5d14f9b2010-12-01 19:47:31 +00001226 bits<12> label;
Jim Grosbach85eb54c2010-11-17 23:33:14 +00001227 let Inst{27-25} = 0b001;
1228 let Inst{20} = 0;
1229 let Inst{19-16} = 0b1111;
1230 let Inst{15-12} = Rd;
Jim Grosbach5d14f9b2010-12-01 19:47:31 +00001231 let Inst{11-0} = label;
Evan Chengbc8a9452009-07-07 23:40:25 +00001232}
Jim Grosbachdff84b02010-12-02 00:28:45 +00001233def LEApcrel : ARMPseudoInst<(outs GPR:$Rd), (ins i32imm:$label, pred:$p),
1234 Size4Bytes, IIC_iALUi, []>;
Jim Grosbach5d14f9b2010-12-01 19:47:31 +00001235
1236def LEApcrelJT : ARMPseudoInst<(outs GPR:$Rd),
1237 (ins i32imm:$label, nohash_imm:$id, pred:$p),
1238 Size4Bytes, IIC_iALUi, []>;
Evan Chenge07715c2009-06-23 05:25:29 +00001239
Evan Chenga8e29892007-01-19 07:51:42 +00001240//===----------------------------------------------------------------------===//
1241// Control Flow Instructions.
1242//
Rafael Espindola9e071f02006-10-02 19:30:56 +00001243
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001244let isReturn = 1, isTerminator = 1, isBarrier = 1 in {
1245 // ARMV4T and above
Jim Grosbach64171712010-02-16 21:07:46 +00001246 def BX_RET : AI<(outs), (ins), BrMiscFrm, IIC_Br,
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001247 "bx", "\tlr", [(ARMretflag)]>,
1248 Requires<[IsARM, HasV4T]> {
Jim Grosbacha7dbc1e2010-10-13 21:48:54 +00001249 let Inst{27-0} = 0b0001001011111111111100011110;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001250 }
1251
1252 // ARMV4 only
Jim Grosbacha9a968d2010-10-22 23:48:29 +00001253 def MOVPCLR : AI<(outs), (ins), BrMiscFrm, IIC_Br,
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001254 "mov", "\tpc, lr", [(ARMretflag)]>,
1255 Requires<[IsARM, NoV4T]> {
Jim Grosbacha7dbc1e2010-10-13 21:48:54 +00001256 let Inst{27-0} = 0b0001101000001111000000001110;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001257 }
Evan Cheng7fd7ca42008-09-17 07:53:38 +00001258}
Rafael Espindola27185192006-09-29 21:20:16 +00001259
Bob Wilson04ea6e52009-10-28 00:37:03 +00001260// Indirect branches
1261let isBranch = 1, isTerminator = 1, isBarrier = 1, isIndirectBranch = 1 in {
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001262 // ARMV4T and above
Jim Grosbach532c2f12010-11-30 00:24:05 +00001263 def BX : AXI<(outs), (ins GPR:$dst), BrMiscFrm, IIC_Br, "bx\t$dst",
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001264 [(brind GPR:$dst)]>,
1265 Requires<[IsARM, HasV4T]> {
Jim Grosbach62547262010-10-11 18:51:51 +00001266 bits<4> dst;
Jim Grosbacha7dbc1e2010-10-13 21:48:54 +00001267 let Inst{31-4} = 0b1110000100101111111111110001;
Jim Grosbach27e90082010-10-29 19:28:17 +00001268 let Inst{3-0} = dst;
Bob Wilson04ea6e52009-10-28 00:37:03 +00001269 }
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001270
1271 // ARMV4 only
Jim Grosbach2e812e12010-11-30 18:56:36 +00001272 // FIXME: We would really like to define this as a vanilla ARMPat like:
1273 // ARMPat<(brind GPR:$dst), (MOVr PC, GPR:$dst)>
1274 // With that, however, we can't set isBranch, isTerminator, etc..
1275 def MOVPCRX : ARMPseudoInst<(outs), (ins GPR:$dst),
1276 Size4Bytes, IIC_Br, [(brind GPR:$dst)]>,
1277 Requires<[IsARM, NoV4T]>;
Bob Wilson04ea6e52009-10-28 00:37:03 +00001278}
1279
Evan Cheng1e0eab12010-11-29 22:43:27 +00001280// All calls clobber the non-callee saved registers. SP is marked as
1281// a use to prevent stack-pointer assignments that appear immediately
1282// before calls from potentially appearing dead.
David Goodwin1a8f36e2009-08-12 18:31:53 +00001283let isCall = 1,
Evan Cheng1e0eab12010-11-29 22:43:27 +00001284 // On non-Darwin platforms R9 is callee-saved.
Evan Cheng756da122009-07-22 06:46:53 +00001285 Defs = [R0, R1, R2, R3, R12, LR,
1286 D0, D1, D2, D3, D4, D5, D6, D7,
1287 D16, D17, D18, D19, D20, D21, D22, D23,
Evan Cheng1e0eab12010-11-29 22:43:27 +00001288 D24, D25, D26, D27, D28, D29, D30, D31, CPSR, FPSCR],
1289 Uses = [SP] in {
Jason W Kim685c3502011-02-04 19:47:15 +00001290 def BL : ABXI<0b1011, (outs), (ins bl_target:$func, variable_ops),
Jim Grosbach1d6111c2010-10-06 21:36:43 +00001291 IIC_Br, "bl\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001292 [(ARMcall tglobaladdr:$func)]>,
Johnny Cheneadeffb2009-10-27 20:45:15 +00001293 Requires<[IsARM, IsNotDarwin]> {
1294 let Inst{31-28} = 0b1110;
Jim Grosbachd1d5a392010-11-11 20:05:40 +00001295 bits<24> func;
1296 let Inst{23-0} = func;
Johnny Cheneadeffb2009-10-27 20:45:15 +00001297 }
Evan Cheng277f0742007-06-19 21:05:09 +00001298
Jason W Kim685c3502011-02-04 19:47:15 +00001299 def BL_pred : ABI<0b1011, (outs), (ins bl_target:$func, variable_ops),
Jim Grosbach1d6111c2010-10-06 21:36:43 +00001300 IIC_Br, "bl", "\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001301 [(ARMcall_pred tglobaladdr:$func)]>,
Jim Grosbachd1d5a392010-11-11 20:05:40 +00001302 Requires<[IsARM, IsNotDarwin]> {
1303 bits<24> func;
1304 let Inst{23-0} = func;
1305 }
Evan Cheng277f0742007-06-19 21:05:09 +00001306
Evan Chenga8e29892007-01-19 07:51:42 +00001307 // ARMv5T and above
Evan Cheng12c3a532008-11-06 17:48:05 +00001308 def BLX : AXI<(outs), (ins GPR:$func, variable_ops), BrMiscFrm,
Evan Cheng162e3092009-10-26 23:45:59 +00001309 IIC_Br, "blx\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001310 [(ARMcall GPR:$func)]>,
1311 Requires<[IsARM, HasV5T, IsNotDarwin]> {
Jim Grosbach62547262010-10-11 18:51:51 +00001312 bits<4> func;
Jim Grosbach817c1a62010-11-19 00:27:09 +00001313 let Inst{31-4} = 0b1110000100101111111111110011;
Jim Grosbach62547262010-10-11 18:51:51 +00001314 let Inst{3-0} = func;
Evan Cheng7fd7ca42008-09-17 07:53:38 +00001315 }
1316
Evan Chengf6bc4ae2009-07-14 01:49:27 +00001317 // ARMv4T
Bob Wilson1665b0a2010-02-16 17:24:15 +00001318 // Note: Restrict $func to the tGPR regclass to prevent it being in LR.
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001319 def BX_CALL : ARMPseudoInst<(outs), (ins tGPR:$func, variable_ops),
1320 Size8Bytes, IIC_Br, [(ARMcall_nolink tGPR:$func)]>,
1321 Requires<[IsARM, HasV4T, IsNotDarwin]>;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001322
1323 // ARMv4
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001324 def BMOVPCRX_CALL : ARMPseudoInst<(outs), (ins tGPR:$func, variable_ops),
1325 Size8Bytes, IIC_Br, [(ARMcall_nolink tGPR:$func)]>,
1326 Requires<[IsARM, NoV4T, IsNotDarwin]>;
Bob Wilson54fc1242009-06-22 21:01:46 +00001327}
1328
David Goodwin1a8f36e2009-08-12 18:31:53 +00001329let isCall = 1,
Evan Cheng1e0eab12010-11-29 22:43:27 +00001330 // On Darwin R9 is call-clobbered.
1331 // R7 is marked as a use to prevent frame-pointer assignments from being
1332 // moved above / below calls.
Evan Cheng756da122009-07-22 06:46:53 +00001333 Defs = [R0, R1, R2, R3, R9, R12, LR,
1334 D0, D1, D2, D3, D4, D5, D6, D7,
1335 D16, D17, D18, D19, D20, D21, D22, D23,
Evan Cheng1e0eab12010-11-29 22:43:27 +00001336 D24, D25, D26, D27, D28, D29, D30, D31, CPSR, FPSCR],
1337 Uses = [R7, SP] in {
Jim Grosbachd1d5a392010-11-11 20:05:40 +00001338 def BLr9 : ABXI<0b1011, (outs), (ins bltarget:$func, variable_ops),
Jim Grosbach1d6111c2010-10-06 21:36:43 +00001339 IIC_Br, "bl\t$func",
Johnny Cheneadeffb2009-10-27 20:45:15 +00001340 [(ARMcall tglobaladdr:$func)]>, Requires<[IsARM, IsDarwin]> {
1341 let Inst{31-28} = 0b1110;
Jim Grosbachd1d5a392010-11-11 20:05:40 +00001342 bits<24> func;
1343 let Inst{23-0} = func;
Johnny Cheneadeffb2009-10-27 20:45:15 +00001344 }
Bob Wilson54fc1242009-06-22 21:01:46 +00001345
Jim Grosbachd1d5a392010-11-11 20:05:40 +00001346 def BLr9_pred : ABI<0b1011, (outs), (ins bltarget:$func, variable_ops),
Jim Grosbach1d6111c2010-10-06 21:36:43 +00001347 IIC_Br, "bl", "\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001348 [(ARMcall_pred tglobaladdr:$func)]>,
Jim Grosbachd1d5a392010-11-11 20:05:40 +00001349 Requires<[IsARM, IsDarwin]> {
1350 bits<24> func;
1351 let Inst{23-0} = func;
1352 }
Bob Wilson54fc1242009-06-22 21:01:46 +00001353
1354 // ARMv5T and above
1355 def BLXr9 : AXI<(outs), (ins GPR:$func, variable_ops), BrMiscFrm,
Evan Cheng162e3092009-10-26 23:45:59 +00001356 IIC_Br, "blx\t$func",
Bob Wilson54fc1242009-06-22 21:01:46 +00001357 [(ARMcall GPR:$func)]>, Requires<[IsARM, HasV5T, IsDarwin]> {
Jim Grosbach832859d2010-10-13 22:09:34 +00001358 bits<4> func;
Jim Grosbach817c1a62010-11-19 00:27:09 +00001359 let Inst{31-4} = 0b1110000100101111111111110011;
Jim Grosbach832859d2010-10-13 22:09:34 +00001360 let Inst{3-0} = func;
Bob Wilson54fc1242009-06-22 21:01:46 +00001361 }
1362
Evan Chengf6bc4ae2009-07-14 01:49:27 +00001363 // ARMv4T
Bob Wilson1665b0a2010-02-16 17:24:15 +00001364 // Note: Restrict $func to the tGPR regclass to prevent it being in LR.
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001365 def BXr9_CALL : ARMPseudoInst<(outs), (ins tGPR:$func, variable_ops),
1366 Size8Bytes, IIC_Br, [(ARMcall_nolink tGPR:$func)]>,
1367 Requires<[IsARM, HasV4T, IsDarwin]>;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001368
1369 // ARMv4
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001370 def BMOVPCRXr9_CALL : ARMPseudoInst<(outs), (ins tGPR:$func, variable_ops),
1371 Size8Bytes, IIC_Br, [(ARMcall_nolink tGPR:$func)]>,
1372 Requires<[IsARM, NoV4T, IsDarwin]>;
Rafael Espindola35574632006-07-18 17:00:30 +00001373}
Rafael Espindoladc124a22006-05-18 21:45:49 +00001374
Dale Johannesen51e28e62010-06-03 21:09:53 +00001375// Tail calls.
1376
Jim Grosbach832859d2010-10-13 22:09:34 +00001377// FIXME: These should probably be xformed into the non-TC versions of the
1378// instructions as part of MC lowering.
Jim Grosbach5c86a0a2010-11-30 00:09:06 +00001379// FIXME: These seem to be used for both Thumb and ARM instruction selection.
1380// Thumb should have its own version since the instruction is actually
1381// different, even though the mnemonic is the same.
Dale Johannesen51e28e62010-06-03 21:09:53 +00001382let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1 in {
1383 // Darwin versions.
1384 let Defs = [R0, R1, R2, R3, R9, R12,
1385 D0, D1, D2, D3, D4, D5, D6, D7,
1386 D16, D17, D18, D19, D20, D21, D22, D23, D24, D25, D26,
1387 D27, D28, D29, D30, D31, PC],
1388 Uses = [SP] in {
Jim Grosbach5c86a0a2010-11-30 00:09:06 +00001389 def TCRETURNdi : PseudoInst<(outs), (ins i32imm:$dst, variable_ops),
1390 IIC_Br, []>, Requires<[IsDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001391
Jim Grosbach5c86a0a2010-11-30 00:09:06 +00001392 def TCRETURNri : PseudoInst<(outs), (ins tcGPR:$dst, variable_ops),
1393 IIC_Br, []>, Requires<[IsDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001394
Evan Cheng6523d2f2010-06-19 00:11:54 +00001395 def TAILJMPd : ABXI<0b1010, (outs), (ins brtarget:$dst, variable_ops),
Dale Johannesen7835f1f2010-07-08 01:18:23 +00001396 IIC_Br, "b\t$dst @ TAILCALL",
Jim Grosbach5c86a0a2010-11-30 00:09:06 +00001397 []>, Requires<[IsARM, IsDarwin]>;
Dale Johannesen7835f1f2010-07-08 01:18:23 +00001398
1399 def TAILJMPdt: ABXI<0b1010, (outs), (ins brtarget:$dst, variable_ops),
Evan Cheng6523d2f2010-06-19 00:11:54 +00001400 IIC_Br, "b.w\t$dst @ TAILCALL",
Jim Grosbach5c86a0a2010-11-30 00:09:06 +00001401 []>, Requires<[IsThumb, IsDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001402
Evan Cheng6523d2f2010-06-19 00:11:54 +00001403 def TAILJMPr : AXI<(outs), (ins tcGPR:$dst, variable_ops),
1404 BrMiscFrm, IIC_Br, "bx\t$dst @ TAILCALL",
1405 []>, Requires<[IsDarwin]> {
Jim Grosbach2d294f52010-10-14 17:24:28 +00001406 bits<4> dst;
1407 let Inst{31-4} = 0b1110000100101111111111110001;
1408 let Inst{3-0} = dst;
Evan Cheng6523d2f2010-06-19 00:11:54 +00001409 }
Dale Johannesen51e28e62010-06-03 21:09:53 +00001410 }
1411
1412 // Non-Darwin versions (the difference is R9).
1413 let Defs = [R0, R1, R2, R3, R12,
1414 D0, D1, D2, D3, D4, D5, D6, D7,
1415 D16, D17, D18, D19, D20, D21, D22, D23, D24, D25, D26,
1416 D27, D28, D29, D30, D31, PC],
1417 Uses = [SP] in {
Jim Grosbach5c86a0a2010-11-30 00:09:06 +00001418 def TCRETURNdiND : PseudoInst<(outs), (ins i32imm:$dst, variable_ops),
1419 IIC_Br, []>, Requires<[IsNotDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001420
Jim Grosbach5c86a0a2010-11-30 00:09:06 +00001421 def TCRETURNriND : PseudoInst<(outs), (ins tcGPR:$dst, variable_ops),
1422 IIC_Br, []>, Requires<[IsNotDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001423
Evan Cheng6523d2f2010-06-19 00:11:54 +00001424 def TAILJMPdND : ABXI<0b1010, (outs), (ins brtarget:$dst, variable_ops),
1425 IIC_Br, "b\t$dst @ TAILCALL",
1426 []>, Requires<[IsARM, IsNotDarwin]>;
Dale Johannesen10416802010-06-18 20:44:28 +00001427
Evan Cheng6523d2f2010-06-19 00:11:54 +00001428 def TAILJMPdNDt : ABXI<0b1010, (outs), (ins brtarget:$dst, variable_ops),
1429 IIC_Br, "b.w\t$dst @ TAILCALL",
1430 []>, Requires<[IsThumb, IsNotDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001431
Dale Johannesenb0ccb752010-06-21 18:21:49 +00001432 def TAILJMPrND : AXI<(outs), (ins tcGPR:$dst, variable_ops),
Evan Cheng6523d2f2010-06-19 00:11:54 +00001433 BrMiscFrm, IIC_Br, "bx\t$dst @ TAILCALL",
1434 []>, Requires<[IsNotDarwin]> {
Jim Grosbach2d294f52010-10-14 17:24:28 +00001435 bits<4> dst;
1436 let Inst{31-4} = 0b1110000100101111111111110001;
1437 let Inst{3-0} = dst;
Evan Cheng6523d2f2010-06-19 00:11:54 +00001438 }
Dale Johannesen51e28e62010-06-03 21:09:53 +00001439 }
1440}
1441
David Goodwin1a8f36e2009-08-12 18:31:53 +00001442let isBranch = 1, isTerminator = 1 in {
Evan Cheng5ada1992007-05-16 20:50:01 +00001443 // B is "predicable" since it can be xformed into a Bcc.
Evan Chengaeafca02007-05-16 07:45:54 +00001444 let isBarrier = 1 in {
Evan Cheng5ada1992007-05-16 20:50:01 +00001445 let isPredicable = 1 in
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001446 def B : ABXI<0b1010, (outs), (ins brtarget:$target), IIC_Br,
Jim Grosbachc466b932010-11-11 18:04:49 +00001447 "b\t$target", [(br bb:$target)]> {
1448 bits<24> target;
Jim Grosbachd75c3f12010-11-12 18:13:26 +00001449 let Inst{31-28} = 0b1110;
Jim Grosbachc466b932010-11-11 18:04:49 +00001450 let Inst{23-0} = target;
1451 }
Evan Cheng44bec522007-05-15 01:29:07 +00001452
Jim Grosbach2dc77682010-11-29 18:37:44 +00001453 let isNotDuplicable = 1, isIndirectBranch = 1 in {
1454 def BR_JTr : ARMPseudoInst<(outs),
Jim Grosbach11fbff82010-11-29 18:53:24 +00001455 (ins GPR:$target, i32imm:$jt, i32imm:$id),
Jim Grosbach6e422112010-11-29 23:48:41 +00001456 SizeSpecial, IIC_Br,
1457 [(ARMbrjt GPR:$target, tjumptable:$jt, imm:$id)]>;
Jim Grosbach2dc77682010-11-29 18:37:44 +00001458 // FIXME: This shouldn't use the generic "addrmode2," but rather be split
1459 // into i12 and rs suffixed versions.
1460 def BR_JTm : ARMPseudoInst<(outs),
Jim Grosbach11fbff82010-11-29 18:53:24 +00001461 (ins addrmode2:$target, i32imm:$jt, i32imm:$id),
Jim Grosbach6e422112010-11-29 23:48:41 +00001462 SizeSpecial, IIC_Br,
Chris Lattnera1ca91a2010-11-02 23:40:41 +00001463 [(ARMbrjt (i32 (load addrmode2:$target)), tjumptable:$jt,
Jim Grosbach6e422112010-11-29 23:48:41 +00001464 imm:$id)]>;
Jim Grosbach0eb49c52010-11-21 01:26:01 +00001465 def BR_JTadd : ARMPseudoInst<(outs),
Jim Grosbach11fbff82010-11-29 18:53:24 +00001466 (ins GPR:$target, GPR:$idx, i32imm:$jt, i32imm:$id),
Jim Grosbach6e422112010-11-29 23:48:41 +00001467 SizeSpecial, IIC_Br,
Jim Grosbachf8dabac2010-11-17 21:05:55 +00001468 [(ARMbrjt (add GPR:$target, GPR:$idx), tjumptable:$jt,
Jim Grosbach6e422112010-11-29 23:48:41 +00001469 imm:$id)]>;
Chris Lattnera1ca91a2010-11-02 23:40:41 +00001470 } // isNotDuplicable = 1, isIndirectBranch = 1
Evan Cheng4df60f52008-11-07 09:06:08 +00001471 } // isBarrier = 1
Evan Chengaeafca02007-05-16 07:45:54 +00001472
Evan Chengc85e8322007-07-05 07:13:32 +00001473 // FIXME: should be able to write a pattern for ARMBrcond, but can't use
Jim Grosbach64171712010-02-16 21:07:46 +00001474 // a two-value operand where a dag node expects two operands. :(
Jason W Kim685c3502011-02-04 19:47:15 +00001475 def Bcc : ABI<0b1010, (outs), (ins br_target:$target),
Evan Cheng162e3092009-10-26 23:45:59 +00001476 IIC_Br, "b", "\t$target",
Jim Grosbachc466b932010-11-11 18:04:49 +00001477 [/*(ARMbrcond bb:$target, imm:$cc, CCR:$ccr)*/]> {
1478 bits<24> target;
1479 let Inst{23-0} = target;
1480 }
Rafael Espindola1ed3af12006-08-01 18:53:10 +00001481}
Rafael Espindola84b19be2006-07-16 01:02:57 +00001482
Johnny Chena1e76212010-02-13 02:51:09 +00001483// Branch and Exchange Jazelle -- for disassembly only
1484def BXJ : ABI<0b0001, (outs), (ins GPR:$func), NoItinerary, "bxj", "\t$func",
1485 [/* For disassembly only; pattern left blank */]> {
1486 let Inst{23-20} = 0b0010;
1487 //let Inst{19-8} = 0xfff;
1488 let Inst{7-4} = 0b0010;
1489}
1490
Johnny Chen0296f3e2010-02-16 21:59:54 +00001491// Secure Monitor Call is a system instruction -- for disassembly only
1492def SMC : ABI<0b0001, (outs), (ins i32imm:$opt), NoItinerary, "smc", "\t$opt",
1493 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach06ef4442010-10-13 22:38:23 +00001494 bits<4> opt;
1495 let Inst{23-4} = 0b01100000000000000111;
1496 let Inst{3-0} = opt;
Johnny Chen0296f3e2010-02-16 21:59:54 +00001497}
1498
Johnny Chen64dfb782010-02-16 20:04:27 +00001499// Supervisor Call (Software Interrupt) -- for disassembly only
Evan Cheng1e0eab12010-11-29 22:43:27 +00001500let isCall = 1, Uses = [SP] in {
Johnny Chen85d5a892010-02-10 18:02:25 +00001501def SVC : ABI<0b1111, (outs), (ins i32imm:$svc), IIC_Br, "svc", "\t$svc",
Jim Grosbach06ef4442010-10-13 22:38:23 +00001502 [/* For disassembly only; pattern left blank */]> {
1503 bits<24> svc;
1504 let Inst{23-0} = svc;
1505}
Johnny Chen85d5a892010-02-10 18:02:25 +00001506}
1507
Johnny Chenfb566792010-02-17 21:39:10 +00001508// Store Return State is a system instruction -- for disassembly only
Chris Lattner39ee0362010-10-31 19:10:56 +00001509let isCodeGenOnly = 1 in { // FIXME: This should not use submode!
Jim Grosbache6913602010-11-03 01:01:43 +00001510def SRSW : ABXI<{1,0,0,?}, (outs), (ins ldstm_mode:$amode, i32imm:$mode),
1511 NoItinerary, "srs${amode}\tsp!, $mode",
Johnny Chen64dfb782010-02-16 20:04:27 +00001512 [/* For disassembly only; pattern left blank */]> {
1513 let Inst{31-28} = 0b1111;
1514 let Inst{22-20} = 0b110; // W = 1
1515}
1516
Jim Grosbache6913602010-11-03 01:01:43 +00001517def SRS : ABXI<{1,0,0,?}, (outs), (ins ldstm_mode:$amode, i32imm:$mode),
1518 NoItinerary, "srs${amode}\tsp, $mode",
Johnny Chen64dfb782010-02-16 20:04:27 +00001519 [/* For disassembly only; pattern left blank */]> {
1520 let Inst{31-28} = 0b1111;
1521 let Inst{22-20} = 0b100; // W = 0
1522}
1523
Johnny Chenfb566792010-02-17 21:39:10 +00001524// Return From Exception is a system instruction -- for disassembly only
Jim Grosbache6913602010-11-03 01:01:43 +00001525def RFEW : ABXI<{1,0,0,?}, (outs), (ins ldstm_mode:$amode, GPR:$base),
1526 NoItinerary, "rfe${amode}\t$base!",
Johnny Chenfb566792010-02-17 21:39:10 +00001527 [/* For disassembly only; pattern left blank */]> {
1528 let Inst{31-28} = 0b1111;
1529 let Inst{22-20} = 0b011; // W = 1
1530}
1531
Jim Grosbache6913602010-11-03 01:01:43 +00001532def RFE : ABXI<{1,0,0,?}, (outs), (ins ldstm_mode:$amode, GPR:$base),
1533 NoItinerary, "rfe${amode}\t$base",
Johnny Chenfb566792010-02-17 21:39:10 +00001534 [/* For disassembly only; pattern left blank */]> {
1535 let Inst{31-28} = 0b1111;
1536 let Inst{22-20} = 0b001; // W = 0
1537}
Chris Lattner39ee0362010-10-31 19:10:56 +00001538} // isCodeGenOnly = 1
Johnny Chenfb566792010-02-17 21:39:10 +00001539
Evan Chenga8e29892007-01-19 07:51:42 +00001540//===----------------------------------------------------------------------===//
1541// Load / store Instructions.
1542//
Rafael Espindola82c678b2006-10-16 17:17:22 +00001543
Evan Chenga8e29892007-01-19 07:51:42 +00001544// Load
Jim Grosbach3e556122010-10-26 22:37:02 +00001545
1546
Evan Cheng7e2fe912010-10-28 06:47:08 +00001547defm LDR : AI_ldr1<0, "ldr", IIC_iLoad_r, IIC_iLoad_si,
Jim Grosbachc1d30212010-10-27 00:19:44 +00001548 UnOpFrag<(load node:$Src)>>;
Evan Cheng7e2fe912010-10-28 06:47:08 +00001549defm LDRB : AI_ldr1<1, "ldrb", IIC_iLoad_bh_r, IIC_iLoad_bh_si,
Jim Grosbachc1d30212010-10-27 00:19:44 +00001550 UnOpFrag<(zextloadi8 node:$Src)>>;
Evan Cheng7e2fe912010-10-28 06:47:08 +00001551defm STR : AI_str1<0, "str", IIC_iStore_r, IIC_iStore_si,
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001552 BinOpFrag<(store node:$LHS, node:$RHS)>>;
Evan Cheng7e2fe912010-10-28 06:47:08 +00001553defm STRB : AI_str1<1, "strb", IIC_iStore_bh_r, IIC_iStore_bh_si,
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001554 BinOpFrag<(truncstorei8 node:$LHS, node:$RHS)>>;
Rafael Espindola82c678b2006-10-16 17:17:22 +00001555
Evan Chengfa775d02007-03-19 07:20:03 +00001556// Special LDR for loads from non-pc-relative constpools.
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001557let canFoldAsLoad = 1, mayLoad = 1, neverHasSideEffects = 1,
1558 isReMaterializable = 1 in
Jim Grosbach9558b4c2010-11-19 21:07:51 +00001559def LDRcp : AI2ldst<0b010, 1, 0, (outs GPR:$Rt), (ins addrmode_imm12:$addr),
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001560 AddrMode_i12, LdFrm, IIC_iLoad_r, "ldr", "\t$Rt, $addr",
1561 []> {
Jim Grosbach3e556122010-10-26 22:37:02 +00001562 bits<4> Rt;
1563 bits<17> addr;
1564 let Inst{23} = addr{12}; // U (add = ('U' == 1))
1565 let Inst{19-16} = 0b1111;
1566 let Inst{15-12} = Rt;
1567 let Inst{11-0} = addr{11-0}; // imm12
1568}
Evan Chengfa775d02007-03-19 07:20:03 +00001569
Evan Chenga8e29892007-01-19 07:51:42 +00001570// Loads with zero extension
Jim Grosbachf1ce7cc2010-11-19 18:16:46 +00001571def LDRH : AI3ld<0b1011, 1, (outs GPR:$Rt), (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbach89e14c72010-11-17 18:11:11 +00001572 IIC_iLoad_bh_r, "ldrh", "\t$Rt, $addr",
1573 [(set GPR:$Rt, (zextloadi16 addrmode3:$addr))]>;
Rafael Espindola82c678b2006-10-16 17:17:22 +00001574
Evan Chenga8e29892007-01-19 07:51:42 +00001575// Loads with sign extension
Jim Grosbachf1ce7cc2010-11-19 18:16:46 +00001576def LDRSH : AI3ld<0b1111, 1, (outs GPR:$Rt), (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbach89e14c72010-11-17 18:11:11 +00001577 IIC_iLoad_bh_r, "ldrsh", "\t$Rt, $addr",
1578 [(set GPR:$Rt, (sextloadi16 addrmode3:$addr))]>;
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00001579
Jim Grosbachf1ce7cc2010-11-19 18:16:46 +00001580def LDRSB : AI3ld<0b1101, 1, (outs GPR:$Rt), (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbach89e14c72010-11-17 18:11:11 +00001581 IIC_iLoad_bh_r, "ldrsb", "\t$Rt, $addr",
1582 [(set GPR:$Rt, (sextloadi8 addrmode3:$addr))]>;
Rafael Espindolac391d162006-10-23 20:34:27 +00001583
Chris Lattnera1ca91a2010-11-02 23:40:41 +00001584let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1,
1585 isCodeGenOnly = 1 in { // $dst2 doesn't exist in asmstring?
Jim Grosbachf1ce7cc2010-11-19 18:16:46 +00001586// FIXME: $dst2 isn't in the asm string as it's implied by $Rd (dst2 = Rd+1)
1587// how to represent that such that tblgen is happy and we don't
1588// mark this codegen only?
Evan Chenga8e29892007-01-19 07:51:42 +00001589// Load doubleword
Jim Grosbachf1ce7cc2010-11-19 18:16:46 +00001590def LDRD : AI3ld<0b1101, 0, (outs GPR:$Rd, GPR:$dst2),
1591 (ins addrmode3:$addr), LdMiscFrm,
1592 IIC_iLoad_d_r, "ldrd", "\t$Rd, $addr",
Misha Brukmanbf16f1d2009-08-27 14:14:21 +00001593 []>, Requires<[IsARM, HasV5TE]>;
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001594}
Rafael Espindolac391d162006-10-23 20:34:27 +00001595
Evan Chenga8e29892007-01-19 07:51:42 +00001596// Indexed loads
Jim Grosbachdf7e0f82010-11-13 01:28:30 +00001597multiclass AI2_ldridx<bit isByte, string opc, InstrItinClass itin> {
Jim Grosbach0f6e33b2010-11-13 01:07:20 +00001598 def _PRE : AI2ldstidx<1, isByte, 1, (outs GPR:$Rt, GPR:$Rn_wb),
1599 (ins addrmode2:$addr), IndexModePre, LdFrm, itin,
Jim Grosbach99f53d12010-11-15 20:47:07 +00001600 opc, "\t$Rt, $addr!", "$addr.base = $Rn_wb", []> {
1601 // {17-14} Rn
1602 // {13} 1 == Rm, 0 == imm12
1603 // {12} isAdd
1604 // {11-0} imm12/Rm
1605 bits<18> addr;
1606 let Inst{25} = addr{13};
1607 let Inst{23} = addr{12};
1608 let Inst{19-16} = addr{17-14};
1609 let Inst{11-0} = addr{11-0};
1610 }
Jim Grosbach0f6e33b2010-11-13 01:07:20 +00001611 def _POST : AI2ldstidx<1, isByte, 0, (outs GPR:$Rt, GPR:$Rn_wb),
1612 (ins GPR:$Rn, am2offset:$offset),
1613 IndexModePost, LdFrm, itin,
Jim Grosbach99f53d12010-11-15 20:47:07 +00001614 opc, "\t$Rt, [$Rn], $offset", "$Rn = $Rn_wb", []> {
1615 // {13} 1 == Rm, 0 == imm12
1616 // {12} isAdd
1617 // {11-0} imm12/Rm
1618 bits<14> offset;
1619 bits<4> Rn;
1620 let Inst{25} = offset{13};
1621 let Inst{23} = offset{12};
1622 let Inst{19-16} = Rn;
1623 let Inst{11-0} = offset{11-0};
1624 }
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001625}
Rafael Espindoladc124a22006-05-18 21:45:49 +00001626
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001627let mayLoad = 1, neverHasSideEffects = 1 in {
Jim Grosbachdf7e0f82010-11-13 01:28:30 +00001628defm LDR : AI2_ldridx<0, "ldr", IIC_iLoad_ru>;
1629defm LDRB : AI2_ldridx<1, "ldrb", IIC_iLoad_bh_ru>;
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001630}
Rafael Espindola450856d2006-12-12 00:37:38 +00001631
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001632multiclass AI3_ldridx<bits<4> op, bit op20, string opc, InstrItinClass itin> {
1633 def _PRE : AI3ldstidx<op, op20, 1, 1, (outs GPR:$Rt, GPR:$Rn_wb),
1634 (ins addrmode3:$addr), IndexModePre,
1635 LdMiscFrm, itin,
1636 opc, "\t$Rt, $addr!", "$addr.base = $Rn_wb", []> {
1637 bits<14> addr;
1638 let Inst{23} = addr{8}; // U bit
1639 let Inst{22} = addr{13}; // 1 == imm8, 0 == Rm
1640 let Inst{19-16} = addr{12-9}; // Rn
1641 let Inst{11-8} = addr{7-4}; // imm7_4/zero
1642 let Inst{3-0} = addr{3-0}; // imm3_0/Rm
1643 }
1644 def _POST : AI3ldstidx<op, op20, 1, 0, (outs GPR:$Rt, GPR:$Rn_wb),
1645 (ins GPR:$Rn, am3offset:$offset), IndexModePost,
1646 LdMiscFrm, itin,
1647 opc, "\t$Rt, [$Rn], $offset", "$Rn = $Rn_wb", []> {
Jim Grosbach078e2392010-11-19 23:14:43 +00001648 bits<10> offset;
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001649 bits<4> Rn;
Jim Grosbach078e2392010-11-19 23:14:43 +00001650 let Inst{23} = offset{8}; // U bit
1651 let Inst{22} = offset{9}; // 1 == imm8, 0 == Rm
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001652 let Inst{19-16} = Rn;
Jim Grosbach078e2392010-11-19 23:14:43 +00001653 let Inst{11-8} = offset{7-4}; // imm7_4/zero
1654 let Inst{3-0} = offset{3-0}; // imm3_0/Rm
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001655 }
1656}
Rafael Espindola4e307642006-09-08 16:59:47 +00001657
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001658let mayLoad = 1, neverHasSideEffects = 1 in {
1659defm LDRH : AI3_ldridx<0b1011, 1, "ldrh", IIC_iLoad_bh_ru>;
1660defm LDRSH : AI3_ldridx<0b1111, 1, "ldrsh", IIC_iLoad_bh_ru>;
1661defm LDRSB : AI3_ldridx<0b1101, 1, "ldrsb", IIC_iLoad_bh_ru>;
1662let hasExtraDefRegAllocReq = 1, isCodeGenOnly = 1 in
1663defm LDRD : AI3_ldridx<0b1101, 0, "ldrd", IIC_iLoad_d_ru>;
1664} // mayLoad = 1, neverHasSideEffects = 1
Evan Chenga8e29892007-01-19 07:51:42 +00001665
Johnny Chenadb561d2010-02-18 03:27:42 +00001666// LDRT, LDRBT, LDRSBT, LDRHT, LDRSHT are for disassembly only.
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001667let mayLoad = 1, neverHasSideEffects = 1 in {
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001668def LDRT : AI2ldstidx<1, 0, 0, (outs GPR:$dst, GPR:$base_wb),
1669 (ins GPR:$base, am2offset:$offset), IndexModeNone,
1670 LdFrm, IIC_iLoad_ru,
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001671 "ldrt", "\t$dst, [$base], $offset", "$base = $base_wb", []> {
1672 let Inst{21} = 1; // overwrite
1673}
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001674def LDRBT : AI2ldstidx<1, 1, 0, (outs GPR:$dst, GPR:$base_wb),
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001675 (ins GPR:$base, am2offset:$offset), IndexModeNone,
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001676 LdFrm, IIC_iLoad_bh_ru,
Johnny Chenadb561d2010-02-18 03:27:42 +00001677 "ldrbt", "\t$dst, [$base], $offset", "$base = $base_wb", []> {
1678 let Inst{21} = 1; // overwrite
1679}
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001680def LDRSBT : AI3ldstidx<0b1101, 1, 1, 0, (outs GPR:$dst, GPR:$base_wb),
1681 (ins GPR:$base, am3offset:$offset), IndexModePost,
1682 LdMiscFrm, IIC_iLoad_bh_ru,
Johnny Chenadb561d2010-02-18 03:27:42 +00001683 "ldrsbt", "\t$dst, [$base], $offset", "$base = $base_wb", []> {
1684 let Inst{21} = 1; // overwrite
1685}
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001686def LDRHT : AI3ldstidx<0b1011, 1, 1, 0, (outs GPR:$dst, GPR:$base_wb),
1687 (ins GPR:$base, am3offset:$offset), IndexModePost,
1688 LdMiscFrm, IIC_iLoad_bh_ru,
1689 "ldrht", "\t$dst, [$base], $offset", "$base = $base_wb", []> {
Johnny Chenadb561d2010-02-18 03:27:42 +00001690 let Inst{21} = 1; // overwrite
1691}
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001692def LDRSHT : AI3ldstidx<0b1111, 1, 1, 0, (outs GPR:$dst, GPR:$base_wb),
1693 (ins GPR:$base, am3offset:$offset), IndexModePost,
1694 LdMiscFrm, IIC_iLoad_bh_ru,
Johnny Chenadb561d2010-02-18 03:27:42 +00001695 "ldrsht", "\t$dst, [$base], $offset", "$base = $base_wb", []> {
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001696 let Inst{21} = 1; // overwrite
1697}
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001698}
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001699
Evan Chenga8e29892007-01-19 07:51:42 +00001700// Store
Evan Chenga8e29892007-01-19 07:51:42 +00001701
1702// Stores with truncate
Jim Grosbach2aeb6122010-11-19 22:14:31 +00001703def STRH : AI3str<0b1011, (outs), (ins GPR:$Rt, addrmode3:$addr), StMiscFrm,
Jim Grosbach570a9222010-11-11 01:09:40 +00001704 IIC_iStore_bh_r, "strh", "\t$Rt, $addr",
1705 [(truncstorei16 GPR:$Rt, addrmode3:$addr)]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001706
Evan Chenga8e29892007-01-19 07:51:42 +00001707// Store doubleword
Chris Lattnera1ca91a2010-11-02 23:40:41 +00001708let mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1,
1709 isCodeGenOnly = 1 in // $src2 doesn't exist in asm string
Jim Grosbach2aeb6122010-11-19 22:14:31 +00001710def STRD : AI3str<0b1111, (outs), (ins GPR:$src1, GPR:$src2, addrmode3:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001711 StMiscFrm, IIC_iStore_d_r,
Jim Grosbache5165492009-11-09 00:11:35 +00001712 "strd", "\t$src1, $addr", []>, Requires<[IsARM, HasV5TE]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001713
1714// Indexed stores
Jim Grosbach953557f42010-11-19 21:35:06 +00001715def STR_PRE : AI2stridx<0, 1, (outs GPR:$Rn_wb),
Jim Grosbach99f53d12010-11-15 20:47:07 +00001716 (ins GPR:$Rt, GPR:$Rn, am2offset:$offset),
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001717 IndexModePre, StFrm, IIC_iStore_ru,
Jim Grosbacha1b41752010-11-19 22:06:57 +00001718 "str", "\t$Rt, [$Rn, $offset]!", "$Rn = $Rn_wb",
1719 [(set GPR:$Rn_wb,
Jim Grosbach953557f42010-11-19 21:35:06 +00001720 (pre_store GPR:$Rt, GPR:$Rn, am2offset:$offset))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001721
Jim Grosbach953557f42010-11-19 21:35:06 +00001722def STR_POST : AI2stridx<0, 0, (outs GPR:$Rn_wb),
Jim Grosbach99f53d12010-11-15 20:47:07 +00001723 (ins GPR:$Rt, GPR:$Rn, am2offset:$offset),
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001724 IndexModePost, StFrm, IIC_iStore_ru,
Jim Grosbacha1b41752010-11-19 22:06:57 +00001725 "str", "\t$Rt, [$Rn], $offset", "$Rn = $Rn_wb",
1726 [(set GPR:$Rn_wb,
Jim Grosbach953557f42010-11-19 21:35:06 +00001727 (post_store GPR:$Rt, GPR:$Rn, am2offset:$offset))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001728
Jim Grosbacha1b41752010-11-19 22:06:57 +00001729def STRB_PRE : AI2stridx<1, 1, (outs GPR:$Rn_wb),
1730 (ins GPR:$Rt, GPR:$Rn, am2offset:$offset),
1731 IndexModePre, StFrm, IIC_iStore_bh_ru,
1732 "strb", "\t$Rt, [$Rn, $offset]!", "$Rn = $Rn_wb",
1733 [(set GPR:$Rn_wb, (pre_truncsti8 GPR:$Rt,
1734 GPR:$Rn, am2offset:$offset))]>;
1735def STRB_POST: AI2stridx<1, 0, (outs GPR:$Rn_wb),
1736 (ins GPR:$Rt, GPR:$Rn, am2offset:$offset),
1737 IndexModePost, StFrm, IIC_iStore_bh_ru,
1738 "strb", "\t$Rt, [$Rn], $offset", "$Rn = $Rn_wb",
1739 [(set GPR:$Rn_wb, (post_truncsti8 GPR:$Rt,
1740 GPR:$Rn, am2offset:$offset))]>;
1741
Jim Grosbach2dc77682010-11-29 18:37:44 +00001742def STRH_PRE : AI3stridx<0b1011, 0, 1, (outs GPR:$Rn_wb),
1743 (ins GPR:$Rt, GPR:$Rn, am3offset:$offset),
1744 IndexModePre, StMiscFrm, IIC_iStore_ru,
1745 "strh", "\t$Rt, [$Rn, $offset]!", "$Rn = $Rn_wb",
1746 [(set GPR:$Rn_wb,
1747 (pre_truncsti16 GPR:$Rt, GPR:$Rn, am3offset:$offset))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001748
Jim Grosbach2dc77682010-11-29 18:37:44 +00001749def STRH_POST: AI3stridx<0b1011, 0, 0, (outs GPR:$Rn_wb),
1750 (ins GPR:$Rt, GPR:$Rn, am3offset:$offset),
1751 IndexModePost, StMiscFrm, IIC_iStore_bh_ru,
1752 "strh", "\t$Rt, [$Rn], $offset", "$Rn = $Rn_wb",
1753 [(set GPR:$Rn_wb, (post_truncsti16 GPR:$Rt,
1754 GPR:$Rn, am3offset:$offset))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001755
Johnny Chen39a4bb32010-02-18 22:31:18 +00001756// For disassembly only
1757def STRD_PRE : AI3stdpr<(outs GPR:$base_wb),
1758 (ins GPR:$src1, GPR:$src2, GPR:$base, am3offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001759 StMiscFrm, IIC_iStore_d_ru,
Johnny Chen39a4bb32010-02-18 22:31:18 +00001760 "strd", "\t$src1, $src2, [$base, $offset]!",
1761 "$base = $base_wb", []>;
1762
1763// For disassembly only
1764def STRD_POST: AI3stdpo<(outs GPR:$base_wb),
1765 (ins GPR:$src1, GPR:$src2, GPR:$base, am3offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001766 StMiscFrm, IIC_iStore_d_ru,
Johnny Chen39a4bb32010-02-18 22:31:18 +00001767 "strd", "\t$src1, $src2, [$base], $offset",
1768 "$base = $base_wb", []>;
1769
Johnny Chenad4df4c2010-03-01 19:22:00 +00001770// STRT, STRBT, and STRHT are for disassembly only.
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001771
Jim Grosbach953557f42010-11-19 21:35:06 +00001772def STRT : AI2stridx<0, 0, (outs GPR:$Rn_wb),
1773 (ins GPR:$Rt, GPR:$Rn,am2offset:$offset),
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001774 IndexModeNone, StFrm, IIC_iStore_ru,
Jim Grosbach953557f42010-11-19 21:35:06 +00001775 "strt", "\t$Rt, [$Rn], $offset", "$Rn = $Rn_wb",
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001776 [/* For disassembly only; pattern left blank */]> {
1777 let Inst{21} = 1; // overwrite
1778}
1779
Jim Grosbach953557f42010-11-19 21:35:06 +00001780def STRBT : AI2stridx<1, 0, (outs GPR:$Rn_wb),
1781 (ins GPR:$Rt, GPR:$Rn, am2offset:$offset),
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001782 IndexModeNone, StFrm, IIC_iStore_bh_ru,
Jim Grosbach953557f42010-11-19 21:35:06 +00001783 "strbt", "\t$Rt, [$Rn], $offset", "$Rn = $Rn_wb",
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001784 [/* For disassembly only; pattern left blank */]> {
1785 let Inst{21} = 1; // overwrite
1786}
1787
Johnny Chenad4df4c2010-03-01 19:22:00 +00001788def STRHT: AI3sthpo<(outs GPR:$base_wb),
1789 (ins GPR:$src, GPR:$base,am3offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001790 StMiscFrm, IIC_iStore_bh_ru,
Johnny Chenad4df4c2010-03-01 19:22:00 +00001791 "strht", "\t$src, [$base], $offset", "$base = $base_wb",
1792 [/* For disassembly only; pattern left blank */]> {
1793 let Inst{21} = 1; // overwrite
1794}
1795
Evan Chenga8e29892007-01-19 07:51:42 +00001796//===----------------------------------------------------------------------===//
1797// Load / store multiple Instructions.
1798//
1799
Bill Wendling6c470b82010-11-13 09:09:38 +00001800multiclass arm_ldst_mult<string asm, bit L_bit, Format f,
1801 InstrItinClass itin, InstrItinClass itin_upd> {
Bill Wendling73fe34a2010-11-16 01:16:36 +00001802 def IA :
Bill Wendling6c470b82010-11-13 09:09:38 +00001803 AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1804 IndexModeNone, f, itin,
Bill Wendling73fe34a2010-11-16 01:16:36 +00001805 !strconcat(asm, "ia${p}\t$Rn, $regs"), "", []> {
Bill Wendling6c470b82010-11-13 09:09:38 +00001806 let Inst{24-23} = 0b01; // Increment After
1807 let Inst{21} = 0; // No writeback
1808 let Inst{20} = L_bit;
1809 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00001810 def IA_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00001811 AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1812 IndexModeUpd, f, itin_upd,
Bill Wendling73fe34a2010-11-16 01:16:36 +00001813 !strconcat(asm, "ia${p}\t$Rn!, $regs"), "$Rn = $wb", []> {
Bill Wendling6c470b82010-11-13 09:09:38 +00001814 let Inst{24-23} = 0b01; // Increment After
Bill Wendling73fe34a2010-11-16 01:16:36 +00001815 let Inst{21} = 1; // Writeback
Bill Wendling6c470b82010-11-13 09:09:38 +00001816 let Inst{20} = L_bit;
1817 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00001818 def DA :
Bill Wendling6c470b82010-11-13 09:09:38 +00001819 AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1820 IndexModeNone, f, itin,
1821 !strconcat(asm, "da${p}\t$Rn, $regs"), "", []> {
1822 let Inst{24-23} = 0b00; // Decrement After
1823 let Inst{21} = 0; // No writeback
1824 let Inst{20} = L_bit;
1825 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00001826 def DA_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00001827 AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1828 IndexModeUpd, f, itin_upd,
1829 !strconcat(asm, "da${p}\t$Rn!, $regs"), "$Rn = $wb", []> {
1830 let Inst{24-23} = 0b00; // Decrement After
Bill Wendling73fe34a2010-11-16 01:16:36 +00001831 let Inst{21} = 1; // Writeback
Bill Wendling6c470b82010-11-13 09:09:38 +00001832 let Inst{20} = L_bit;
1833 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00001834 def DB :
Bill Wendling6c470b82010-11-13 09:09:38 +00001835 AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1836 IndexModeNone, f, itin,
1837 !strconcat(asm, "db${p}\t$Rn, $regs"), "", []> {
1838 let Inst{24-23} = 0b10; // Decrement Before
1839 let Inst{21} = 0; // No writeback
1840 let Inst{20} = L_bit;
1841 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00001842 def DB_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00001843 AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1844 IndexModeUpd, f, itin_upd,
1845 !strconcat(asm, "db${p}\t$Rn!, $regs"), "$Rn = $wb", []> {
1846 let Inst{24-23} = 0b10; // Decrement Before
Bill Wendling73fe34a2010-11-16 01:16:36 +00001847 let Inst{21} = 1; // Writeback
Bill Wendling6c470b82010-11-13 09:09:38 +00001848 let Inst{20} = L_bit;
1849 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00001850 def IB :
Bill Wendling6c470b82010-11-13 09:09:38 +00001851 AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1852 IndexModeNone, f, itin,
1853 !strconcat(asm, "ib${p}\t$Rn, $regs"), "", []> {
1854 let Inst{24-23} = 0b11; // Increment Before
1855 let Inst{21} = 0; // No writeback
1856 let Inst{20} = L_bit;
1857 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00001858 def IB_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00001859 AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1860 IndexModeUpd, f, itin_upd,
1861 !strconcat(asm, "ib${p}\t$Rn!, $regs"), "$Rn = $wb", []> {
1862 let Inst{24-23} = 0b11; // Increment Before
Bill Wendling73fe34a2010-11-16 01:16:36 +00001863 let Inst{21} = 1; // Writeback
Bill Wendling6c470b82010-11-13 09:09:38 +00001864 let Inst{20} = L_bit;
1865 }
1866}
1867
Bill Wendlingc93989a2010-11-13 11:20:05 +00001868let neverHasSideEffects = 1 in {
Bill Wendlingddc918b2010-11-13 10:57:02 +00001869
1870let mayLoad = 1, hasExtraDefRegAllocReq = 1 in
1871defm LDM : arm_ldst_mult<"ldm", 1, LdStMulFrm, IIC_iLoad_m, IIC_iLoad_mu>;
1872
1873let mayStore = 1, hasExtraSrcRegAllocReq = 1 in
1874defm STM : arm_ldst_mult<"stm", 0, LdStMulFrm, IIC_iStore_m, IIC_iStore_mu>;
1875
1876} // neverHasSideEffects
1877
Bob Wilson0fef5842011-01-06 19:24:32 +00001878// Load / Store Multiple Mnemonic Aliases
Bill Wendling73fe34a2010-11-16 01:16:36 +00001879def : MnemonicAlias<"ldm", "ldmia">;
1880def : MnemonicAlias<"stm", "stmia">;
1881
1882// FIXME: remove when we have a way to marking a MI with these properties.
1883// FIXME: Should pc be an implicit operand like PICADD, etc?
1884let isReturn = 1, isTerminator = 1, isBarrier = 1, mayLoad = 1,
1885 hasExtraDefRegAllocReq = 1, isCodeGenOnly = 1 in
Jim Grosbachc02ba662010-11-30 19:25:56 +00001886// FIXME: Should be a pseudo-instruction.
Bill Wendling7b718782010-11-16 02:08:45 +00001887def LDMIA_RET : AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p,
Bill Wendling3380f6a2010-11-16 23:44:49 +00001888 reglist:$regs, variable_ops),
Bill Wendling7b718782010-11-16 02:08:45 +00001889 IndexModeUpd, LdStMulFrm, IIC_iLoad_mBr,
Bill Wendling3380f6a2010-11-16 23:44:49 +00001890 "ldmia${p}\t$Rn!, $regs",
Bill Wendling7b718782010-11-16 02:08:45 +00001891 "$Rn = $wb", []> {
1892 let Inst{24-23} = 0b01; // Increment After
1893 let Inst{21} = 1; // Writeback
1894 let Inst{20} = 1; // Load
Jim Grosbachc1235e22010-11-10 23:18:49 +00001895}
Evan Chenga8e29892007-01-19 07:51:42 +00001896
Evan Chenga8e29892007-01-19 07:51:42 +00001897//===----------------------------------------------------------------------===//
1898// Move Instructions.
1899//
1900
Evan Chengcd799b92009-06-12 20:46:18 +00001901let neverHasSideEffects = 1 in
Jim Grosbachf59818b2010-10-12 18:09:12 +00001902def MOVr : AsI1<0b1101, (outs GPR:$Rd), (ins GPR:$Rm), DPFrm, IIC_iMOVr,
1903 "mov", "\t$Rd, $Rm", []>, UnaryDP {
1904 bits<4> Rd;
1905 bits<4> Rm;
Jim Grosbach56ac9072010-10-08 21:45:55 +00001906
Johnny Chen04301522009-11-07 00:54:36 +00001907 let Inst{11-4} = 0b00000000;
Bob Wilson8e86b512009-10-14 19:00:24 +00001908 let Inst{25} = 0;
Jim Grosbachf59818b2010-10-12 18:09:12 +00001909 let Inst{3-0} = Rm;
1910 let Inst{15-12} = Rd;
Bob Wilson8e86b512009-10-14 19:00:24 +00001911}
1912
Dale Johannesen38d5f042010-06-15 22:24:08 +00001913// A version for the smaller set of tail call registers.
1914let neverHasSideEffects = 1 in
Jim Grosbacha9a968d2010-10-22 23:48:29 +00001915def MOVr_TC : AsI1<0b1101, (outs tcGPR:$Rd), (ins tcGPR:$Rm), DPFrm,
Jim Grosbachf59818b2010-10-12 18:09:12 +00001916 IIC_iMOVr, "mov", "\t$Rd, $Rm", []>, UnaryDP {
1917 bits<4> Rd;
1918 bits<4> Rm;
Jim Grosbach56ac9072010-10-08 21:45:55 +00001919
Dale Johannesen38d5f042010-06-15 22:24:08 +00001920 let Inst{11-4} = 0b00000000;
1921 let Inst{25} = 0;
Jim Grosbachf59818b2010-10-12 18:09:12 +00001922 let Inst{3-0} = Rm;
1923 let Inst{15-12} = Rd;
Dale Johannesen38d5f042010-06-15 22:24:08 +00001924}
1925
Evan Chengf40deed2010-10-27 23:41:30 +00001926def MOVs : AsI1<0b1101, (outs GPR:$Rd), (ins shift_so_reg:$src),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001927 DPSoRegFrm, IIC_iMOVsr,
Evan Chengf40deed2010-10-27 23:41:30 +00001928 "mov", "\t$Rd, $src", [(set GPR:$Rd, shift_so_reg:$src)]>,
1929 UnaryDP {
Jim Grosbach58456c02010-10-14 23:28:31 +00001930 bits<4> Rd;
Jim Grosbach1de588d2010-10-14 18:54:27 +00001931 bits<12> src;
Jim Grosbach58456c02010-10-14 23:28:31 +00001932 let Inst{15-12} = Rd;
Jim Grosbach1de588d2010-10-14 18:54:27 +00001933 let Inst{11-0} = src;
Bob Wilson8e86b512009-10-14 19:00:24 +00001934 let Inst{25} = 0;
1935}
Evan Chenga2515702007-03-19 07:09:02 +00001936
Evan Chengc4af4632010-11-17 20:13:28 +00001937let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1 in
Jim Grosbach2a6a93d2010-10-12 23:18:08 +00001938def MOVi : AsI1<0b1101, (outs GPR:$Rd), (ins so_imm:$imm), DPFrm, IIC_iMOVi,
1939 "mov", "\t$Rd, $imm", [(set GPR:$Rd, so_imm:$imm)]>, UnaryDP {
Jim Grosbachf59818b2010-10-12 18:09:12 +00001940 bits<4> Rd;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +00001941 bits<12> imm;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001942 let Inst{25} = 1;
Jim Grosbachf59818b2010-10-12 18:09:12 +00001943 let Inst{15-12} = Rd;
1944 let Inst{19-16} = 0b0000;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +00001945 let Inst{11-0} = imm;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001946}
1947
Evan Chengc4af4632010-11-17 20:13:28 +00001948let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1 in
Evan Cheng75972122011-01-13 07:58:56 +00001949def MOVi16 : AI1<0b1000, (outs GPR:$Rd), (ins i32imm_hilo16:$imm),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001950 DPFrm, IIC_iMOVi,
Jim Grosbach1de588d2010-10-14 18:54:27 +00001951 "movw", "\t$Rd, $imm",
1952 [(set GPR:$Rd, imm0_65535:$imm)]>,
Johnny Chen92e63d82010-02-01 23:06:04 +00001953 Requires<[IsARM, HasV6T2]>, UnaryDP {
Jim Grosbach1de588d2010-10-14 18:54:27 +00001954 bits<4> Rd;
1955 bits<16> imm;
1956 let Inst{15-12} = Rd;
1957 let Inst{11-0} = imm{11-0};
1958 let Inst{19-16} = imm{15-12};
Bob Wilson5361cd22009-10-13 17:35:30 +00001959 let Inst{20} = 0;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001960 let Inst{25} = 1;
1961}
1962
Evan Cheng53519f02011-01-21 18:55:51 +00001963def MOVi16_ga_pcrel : PseudoInst<(outs GPR:$Rd),
1964 (ins i32imm:$addr, pclabel:$id), IIC_iMOVi, []>;
Evan Cheng5de5d4b2011-01-17 08:03:18 +00001965
1966let Constraints = "$src = $Rd" in {
Evan Cheng75972122011-01-13 07:58:56 +00001967def MOVTi16 : AI1<0b1010, (outs GPR:$Rd), (ins GPR:$src, i32imm_hilo16:$imm),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001968 DPFrm, IIC_iMOVi,
Jim Grosbach1de588d2010-10-14 18:54:27 +00001969 "movt", "\t$Rd, $imm",
1970 [(set GPR:$Rd,
Jim Grosbach64171712010-02-16 21:07:46 +00001971 (or (and GPR:$src, 0xffff),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001972 lo16AllZero:$imm))]>, UnaryDP,
1973 Requires<[IsARM, HasV6T2]> {
Jim Grosbach1de588d2010-10-14 18:54:27 +00001974 bits<4> Rd;
1975 bits<16> imm;
1976 let Inst{15-12} = Rd;
1977 let Inst{11-0} = imm{11-0};
1978 let Inst{19-16} = imm{15-12};
Bob Wilson5361cd22009-10-13 17:35:30 +00001979 let Inst{20} = 0;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001980 let Inst{25} = 1;
Evan Cheng7995ef32009-09-09 01:47:07 +00001981}
Evan Cheng13ab0202007-07-10 18:08:01 +00001982
Evan Cheng53519f02011-01-21 18:55:51 +00001983def MOVTi16_ga_pcrel : PseudoInst<(outs GPR:$Rd),
1984 (ins GPR:$src, i32imm:$addr, pclabel:$id), IIC_iMOVi, []>;
Evan Cheng5de5d4b2011-01-17 08:03:18 +00001985
1986} // Constraints
1987
Evan Cheng20956592009-10-21 08:15:52 +00001988def : ARMPat<(or GPR:$src, 0xffff0000), (MOVTi16 GPR:$src, 0xffff)>,
1989 Requires<[IsARM, HasV6T2]>;
1990
David Goodwinca01a8d2009-09-01 18:32:09 +00001991let Uses = [CPSR] in
Jim Grosbach99594eb2010-11-18 01:38:26 +00001992def RRX: PseudoInst<(outs GPR:$Rd), (ins GPR:$Rm), IIC_iMOVsi,
Jim Grosbach7032f922010-10-14 22:57:13 +00001993 [(set GPR:$Rd, (ARMrrx GPR:$Rm))]>, UnaryDP,
1994 Requires<[IsARM]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001995
1996// These aren't really mov instructions, but we have to define them this way
1997// due to flag operands.
1998
Evan Cheng071a2792007-09-11 19:55:27 +00001999let Defs = [CPSR] in {
Jim Grosbach99594eb2010-11-18 01:38:26 +00002000def MOVsrl_flag : PseudoInst<(outs GPR:$dst), (ins GPR:$src), IIC_iMOVsi,
Jim Grosbach7032f922010-10-14 22:57:13 +00002001 [(set GPR:$dst, (ARMsrl_flag GPR:$src))]>, UnaryDP,
2002 Requires<[IsARM]>;
Jim Grosbach99594eb2010-11-18 01:38:26 +00002003def MOVsra_flag : PseudoInst<(outs GPR:$dst), (ins GPR:$src), IIC_iMOVsi,
Jim Grosbach7032f922010-10-14 22:57:13 +00002004 [(set GPR:$dst, (ARMsra_flag GPR:$src))]>, UnaryDP,
2005 Requires<[IsARM]>;
Evan Cheng071a2792007-09-11 19:55:27 +00002006}
Evan Chenga8e29892007-01-19 07:51:42 +00002007
Evan Chenga8e29892007-01-19 07:51:42 +00002008//===----------------------------------------------------------------------===//
2009// Extend Instructions.
2010//
2011
2012// Sign extenders
2013
Evan Cheng576a3962010-09-25 00:49:35 +00002014defm SXTB : AI_ext_rrot<0b01101010,
2015 "sxtb", UnOpFrag<(sext_inreg node:$Src, i8)>>;
2016defm SXTH : AI_ext_rrot<0b01101011,
2017 "sxth", UnOpFrag<(sext_inreg node:$Src, i16)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00002018
Evan Cheng576a3962010-09-25 00:49:35 +00002019defm SXTAB : AI_exta_rrot<0b01101010,
Evan Cheng97f48c32008-11-06 22:15:19 +00002020 "sxtab", BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS, i8))>>;
Evan Cheng576a3962010-09-25 00:49:35 +00002021defm SXTAH : AI_exta_rrot<0b01101011,
Evan Cheng97f48c32008-11-06 22:15:19 +00002022 "sxtah", BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS,i16))>>;
Evan Chenga8e29892007-01-19 07:51:42 +00002023
Johnny Chen2ec5e492010-02-22 21:50:40 +00002024// For disassembly only
Evan Cheng576a3962010-09-25 00:49:35 +00002025defm SXTB16 : AI_ext_rrot_np<0b01101000, "sxtb16">;
Johnny Chen2ec5e492010-02-22 21:50:40 +00002026
2027// For disassembly only
Evan Cheng576a3962010-09-25 00:49:35 +00002028defm SXTAB16 : AI_exta_rrot_np<0b01101000, "sxtab16">;
Evan Chenga8e29892007-01-19 07:51:42 +00002029
2030// Zero extenders
2031
2032let AddedComplexity = 16 in {
Evan Cheng576a3962010-09-25 00:49:35 +00002033defm UXTB : AI_ext_rrot<0b01101110,
2034 "uxtb" , UnOpFrag<(and node:$Src, 0x000000FF)>>;
2035defm UXTH : AI_ext_rrot<0b01101111,
2036 "uxth" , UnOpFrag<(and node:$Src, 0x0000FFFF)>>;
2037defm UXTB16 : AI_ext_rrot<0b01101100,
2038 "uxtb16", UnOpFrag<(and node:$Src, 0x00FF00FF)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00002039
Jim Grosbach542f6422010-07-28 23:25:44 +00002040// FIXME: This pattern incorrectly assumes the shl operator is a rotate.
2041// The transformation should probably be done as a combiner action
2042// instead so we can include a check for masking back in the upper
2043// eight bits of the source into the lower eight bits of the result.
2044//def : ARMV6Pat<(and (shl GPR:$Src, (i32 8)), 0xFF00FF),
2045// (UXTB16r_rot GPR:$Src, 24)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002046def : ARMV6Pat<(and (srl GPR:$Src, (i32 8)), 0xFF00FF),
Evan Chenga8e29892007-01-19 07:51:42 +00002047 (UXTB16r_rot GPR:$Src, 8)>;
2048
Evan Cheng576a3962010-09-25 00:49:35 +00002049defm UXTAB : AI_exta_rrot<0b01101110, "uxtab",
Evan Chenga8e29892007-01-19 07:51:42 +00002050 BinOpFrag<(add node:$LHS, (and node:$RHS, 0x00FF))>>;
Evan Cheng576a3962010-09-25 00:49:35 +00002051defm UXTAH : AI_exta_rrot<0b01101111, "uxtah",
Evan Chenga8e29892007-01-19 07:51:42 +00002052 BinOpFrag<(add node:$LHS, (and node:$RHS, 0xFFFF))>>;
Rafael Espindola3c000bf2006-08-21 22:00:32 +00002053}
2054
Evan Chenga8e29892007-01-19 07:51:42 +00002055// This isn't safe in general, the add is two 16-bit units, not a 32-bit add.
Johnny Chen2ec5e492010-02-22 21:50:40 +00002056// For disassembly only
Evan Cheng576a3962010-09-25 00:49:35 +00002057defm UXTAB16 : AI_exta_rrot_np<0b01101100, "uxtab16">;
Rafael Espindola817e7fd2006-09-11 19:24:19 +00002058
Evan Chenga8e29892007-01-19 07:51:42 +00002059
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002060def SBFX : I<(outs GPR:$Rd),
2061 (ins GPR:$Rn, imm0_31:$lsb, imm0_31_m1:$width),
Evan Cheng0e55fd62010-09-30 01:08:25 +00002062 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002063 "sbfx", "\t$Rd, $Rn, $lsb, $width", "", []>,
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002064 Requires<[IsARM, HasV6T2]> {
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002065 bits<4> Rd;
2066 bits<4> Rn;
2067 bits<5> lsb;
2068 bits<5> width;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002069 let Inst{27-21} = 0b0111101;
2070 let Inst{6-4} = 0b101;
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002071 let Inst{20-16} = width;
2072 let Inst{15-12} = Rd;
2073 let Inst{11-7} = lsb;
2074 let Inst{3-0} = Rn;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002075}
2076
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002077def UBFX : I<(outs GPR:$Rd),
2078 (ins GPR:$Rn, imm0_31:$lsb, imm0_31_m1:$width),
Evan Cheng0e55fd62010-09-30 01:08:25 +00002079 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002080 "ubfx", "\t$Rd, $Rn, $lsb, $width", "", []>,
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002081 Requires<[IsARM, HasV6T2]> {
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002082 bits<4> Rd;
2083 bits<4> Rn;
2084 bits<5> lsb;
2085 bits<5> width;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002086 let Inst{27-21} = 0b0111111;
2087 let Inst{6-4} = 0b101;
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002088 let Inst{20-16} = width;
2089 let Inst{15-12} = Rd;
2090 let Inst{11-7} = lsb;
2091 let Inst{3-0} = Rn;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002092}
2093
Evan Chenga8e29892007-01-19 07:51:42 +00002094//===----------------------------------------------------------------------===//
2095// Arithmetic Instructions.
2096//
2097
Jim Grosbach26421962008-10-14 20:36:24 +00002098defm ADD : AsI1_bin_irs<0b0100, "add",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002099 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Evan Cheng8de898a2009-06-26 00:19:44 +00002100 BinOpFrag<(add node:$LHS, node:$RHS)>, 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00002101defm SUB : AsI1_bin_irs<0b0010, "sub",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002102 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Evan Cheng7fd7ca42008-09-17 07:53:38 +00002103 BinOpFrag<(sub node:$LHS, node:$RHS)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00002104
Evan Chengc85e8322007-07-05 07:13:32 +00002105// ADD and SUB with 's' bit set.
Jim Grosbache5165492009-11-09 00:11:35 +00002106defm ADDS : AI1_bin_s_irs<0b0100, "adds",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002107 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Jim Grosbache5165492009-11-09 00:11:35 +00002108 BinOpFrag<(addc node:$LHS, node:$RHS)>, 1>;
2109defm SUBS : AI1_bin_s_irs<0b0010, "subs",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002110 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Evan Cheng1e249e32009-06-25 20:59:23 +00002111 BinOpFrag<(subc node:$LHS, node:$RHS)>>;
Evan Cheng2c614c52007-06-06 10:17:05 +00002112
Evan Cheng62674222009-06-25 23:34:10 +00002113defm ADC : AI1_adde_sube_irs<0b0101, "adc",
Jim Grosbach0a145f32010-02-16 20:17:57 +00002114 BinOpFrag<(adde_dead_carry node:$LHS, node:$RHS)>, 1>;
Evan Cheng62674222009-06-25 23:34:10 +00002115defm SBC : AI1_adde_sube_irs<0b0110, "sbc",
Jim Grosbach0a145f32010-02-16 20:17:57 +00002116 BinOpFrag<(sube_dead_carry node:$LHS, node:$RHS)>>;
Daniel Dunbar238100a2011-01-10 15:26:35 +00002117
2118// ADC and SUBC with 's' bit set.
Jim Grosbache5165492009-11-09 00:11:35 +00002119defm ADCS : AI1_adde_sube_s_irs<0b0101, "adcs",
Jim Grosbach0a145f32010-02-16 20:17:57 +00002120 BinOpFrag<(adde_live_carry node:$LHS, node:$RHS)>, 1>;
Jim Grosbache5165492009-11-09 00:11:35 +00002121defm SBCS : AI1_adde_sube_s_irs<0b0110, "sbcs",
Jim Grosbach0a145f32010-02-16 20:17:57 +00002122 BinOpFrag<(sube_live_carry node:$LHS, node:$RHS) >>;
Evan Chenga8e29892007-01-19 07:51:42 +00002123
Jim Grosbach84760882010-10-15 18:42:41 +00002124def RSBri : AsI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm,
2125 IIC_iALUi, "rsb", "\t$Rd, $Rn, $imm",
2126 [(set GPR:$Rd, (sub so_imm:$imm, GPR:$Rn))]> {
2127 bits<4> Rd;
2128 bits<4> Rn;
2129 bits<12> imm;
2130 let Inst{25} = 1;
2131 let Inst{15-12} = Rd;
2132 let Inst{19-16} = Rn;
2133 let Inst{11-0} = imm;
Evan Cheng7995ef32009-09-09 01:47:07 +00002134}
Evan Cheng13ab0202007-07-10 18:08:01 +00002135
Bob Wilsoncff71782010-08-05 18:23:43 +00002136// The reg/reg form is only defined for the disassembler; for codegen it is
2137// equivalent to SUBrr.
Jim Grosbach84760882010-10-15 18:42:41 +00002138def RSBrr : AsI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm,
2139 IIC_iALUr, "rsb", "\t$Rd, $Rn, $Rm",
Bob Wilson751aaf82010-08-05 19:00:21 +00002140 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach84760882010-10-15 18:42:41 +00002141 bits<4> Rd;
2142 bits<4> Rn;
2143 bits<4> Rm;
2144 let Inst{11-4} = 0b00000000;
2145 let Inst{25} = 0;
2146 let Inst{3-0} = Rm;
2147 let Inst{15-12} = Rd;
2148 let Inst{19-16} = Rn;
Bob Wilsoncff71782010-08-05 18:23:43 +00002149}
2150
Jim Grosbach84760882010-10-15 18:42:41 +00002151def RSBrs : AsI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift),
2152 DPSoRegFrm, IIC_iALUsr, "rsb", "\t$Rd, $Rn, $shift",
2153 [(set GPR:$Rd, (sub so_reg:$shift, GPR:$Rn))]> {
2154 bits<4> Rd;
2155 bits<4> Rn;
2156 bits<12> shift;
2157 let Inst{25} = 0;
2158 let Inst{11-0} = shift;
2159 let Inst{15-12} = Rd;
2160 let Inst{19-16} = Rn;
Bob Wilson7e053bb2009-10-26 22:34:44 +00002161}
Evan Chengc85e8322007-07-05 07:13:32 +00002162
2163// RSB with 's' bit set.
Daniel Dunbar238100a2011-01-10 15:26:35 +00002164let isCodeGenOnly = 1, Defs = [CPSR] in {
Jim Grosbach84760882010-10-15 18:42:41 +00002165def RSBSri : AI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm,
2166 IIC_iALUi, "rsbs", "\t$Rd, $Rn, $imm",
2167 [(set GPR:$Rd, (subc so_imm:$imm, GPR:$Rn))]> {
2168 bits<4> Rd;
2169 bits<4> Rn;
2170 bits<12> imm;
2171 let Inst{25} = 1;
2172 let Inst{20} = 1;
2173 let Inst{15-12} = Rd;
2174 let Inst{19-16} = Rn;
2175 let Inst{11-0} = imm;
Evan Cheng7995ef32009-09-09 01:47:07 +00002176}
Jim Grosbach84760882010-10-15 18:42:41 +00002177def RSBSrs : AI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift),
2178 DPSoRegFrm, IIC_iALUsr, "rsbs", "\t$Rd, $Rn, $shift",
2179 [(set GPR:$Rd, (subc so_reg:$shift, GPR:$Rn))]> {
2180 bits<4> Rd;
2181 bits<4> Rn;
2182 bits<12> shift;
2183 let Inst{25} = 0;
2184 let Inst{20} = 1;
2185 let Inst{11-0} = shift;
2186 let Inst{15-12} = Rd;
2187 let Inst{19-16} = Rn;
Bob Wilson7e053bb2009-10-26 22:34:44 +00002188}
Evan Cheng071a2792007-09-11 19:55:27 +00002189}
Evan Chengc85e8322007-07-05 07:13:32 +00002190
Evan Cheng62674222009-06-25 23:34:10 +00002191let Uses = [CPSR] in {
Jim Grosbach84760882010-10-15 18:42:41 +00002192def RSCri : AsI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
2193 DPFrm, IIC_iALUi, "rsc", "\t$Rd, $Rn, $imm",
2194 [(set GPR:$Rd, (sube_dead_carry so_imm:$imm, GPR:$Rn))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +00002195 Requires<[IsARM]> {
Jim Grosbach84760882010-10-15 18:42:41 +00002196 bits<4> Rd;
2197 bits<4> Rn;
2198 bits<12> imm;
2199 let Inst{25} = 1;
2200 let Inst{15-12} = Rd;
2201 let Inst{19-16} = Rn;
2202 let Inst{11-0} = imm;
Evan Cheng7995ef32009-09-09 01:47:07 +00002203}
Bob Wilsona1d410d2010-08-05 18:59:36 +00002204// The reg/reg form is only defined for the disassembler; for codegen it is
2205// equivalent to SUBrr.
Jim Grosbach84760882010-10-15 18:42:41 +00002206def RSCrr : AsI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2207 DPFrm, IIC_iALUr, "rsc", "\t$Rd, $Rn, $Rm",
Bob Wilsona1d410d2010-08-05 18:59:36 +00002208 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach84760882010-10-15 18:42:41 +00002209 bits<4> Rd;
2210 bits<4> Rn;
2211 bits<4> Rm;
2212 let Inst{11-4} = 0b00000000;
2213 let Inst{25} = 0;
2214 let Inst{3-0} = Rm;
2215 let Inst{15-12} = Rd;
2216 let Inst{19-16} = Rn;
Bob Wilsona1d410d2010-08-05 18:59:36 +00002217}
Jim Grosbach84760882010-10-15 18:42:41 +00002218def RSCrs : AsI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift),
2219 DPSoRegFrm, IIC_iALUsr, "rsc", "\t$Rd, $Rn, $shift",
2220 [(set GPR:$Rd, (sube_dead_carry so_reg:$shift, GPR:$Rn))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +00002221 Requires<[IsARM]> {
Jim Grosbach84760882010-10-15 18:42:41 +00002222 bits<4> Rd;
2223 bits<4> Rn;
2224 bits<12> shift;
2225 let Inst{25} = 0;
2226 let Inst{11-0} = shift;
2227 let Inst{15-12} = Rd;
2228 let Inst{19-16} = Rn;
Bob Wilsondda95832009-10-26 22:59:12 +00002229}
Evan Cheng62674222009-06-25 23:34:10 +00002230}
2231
2232// FIXME: Allow these to be predicated.
Daniel Dunbar238100a2011-01-10 15:26:35 +00002233let isCodeGenOnly = 1, Defs = [CPSR], Uses = [CPSR] in {
Jim Grosbach84760882010-10-15 18:42:41 +00002234def RSCSri : AXI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
2235 DPFrm, IIC_iALUi, "rscs\t$Rd, $Rn, $imm",
2236 [(set GPR:$Rd, (sube_dead_carry so_imm:$imm, GPR:$Rn))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +00002237 Requires<[IsARM]> {
Jim Grosbach84760882010-10-15 18:42:41 +00002238 bits<4> Rd;
2239 bits<4> Rn;
2240 bits<12> imm;
2241 let Inst{25} = 1;
2242 let Inst{20} = 1;
2243 let Inst{15-12} = Rd;
2244 let Inst{19-16} = Rn;
2245 let Inst{11-0} = imm;
Evan Cheng7995ef32009-09-09 01:47:07 +00002246}
Jim Grosbach84760882010-10-15 18:42:41 +00002247def RSCSrs : AXI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift),
2248 DPSoRegFrm, IIC_iALUsr, "rscs\t$Rd, $Rn, $shift",
2249 [(set GPR:$Rd, (sube_dead_carry so_reg:$shift, GPR:$Rn))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +00002250 Requires<[IsARM]> {
Jim Grosbach84760882010-10-15 18:42:41 +00002251 bits<4> Rd;
2252 bits<4> Rn;
2253 bits<12> shift;
2254 let Inst{25} = 0;
2255 let Inst{20} = 1;
2256 let Inst{11-0} = shift;
2257 let Inst{15-12} = Rd;
2258 let Inst{19-16} = Rn;
Bob Wilsondda95832009-10-26 22:59:12 +00002259}
Evan Cheng071a2792007-09-11 19:55:27 +00002260}
Evan Cheng2c614c52007-06-06 10:17:05 +00002261
Evan Chenga8e29892007-01-19 07:51:42 +00002262// (sub X, imm) gets canonicalized to (add X, -imm). Match this form.
Jim Grosbach502e0aa2010-07-14 17:45:16 +00002263// The assume-no-carry-in form uses the negation of the input since add/sub
2264// assume opposite meanings of the carry flag (i.e., carry == !borrow).
2265// See the definition of AddWithCarry() in the ARM ARM A2.2.1 for the gory
2266// details.
Evan Chenga8e29892007-01-19 07:51:42 +00002267def : ARMPat<(add GPR:$src, so_imm_neg:$imm),
2268 (SUBri GPR:$src, so_imm_neg:$imm)>;
Jim Grosbach502e0aa2010-07-14 17:45:16 +00002269def : ARMPat<(addc GPR:$src, so_imm_neg:$imm),
2270 (SUBSri GPR:$src, so_imm_neg:$imm)>;
2271// The with-carry-in form matches bitwise not instead of the negation.
2272// Effectively, the inverse interpretation of the carry flag already accounts
2273// for part of the negation.
2274def : ARMPat<(adde GPR:$src, so_imm_not:$imm),
2275 (SBCri GPR:$src, so_imm_not:$imm)>;
Evan Chenga8e29892007-01-19 07:51:42 +00002276
2277// Note: These are implemented in C++ code, because they have to generate
2278// ADD/SUBrs instructions, which use a complex pattern that a xform function
2279// cannot produce.
2280// (mul X, 2^n+1) -> (add (X << n), X)
2281// (mul X, 2^n-1) -> (rsb X, (X << n))
2282
Johnny Chen667d1272010-02-22 18:50:54 +00002283// ARM Arithmetic Instruction -- for disassembly only
Johnny Chen2faf3912010-02-14 06:32:20 +00002284// GPR:$dst = GPR:$a op GPR:$b
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002285class AAI<bits<8> op27_20, bits<8> op11_4, string opc,
Bruno Cardoso Lopes03016002011-01-21 14:07:40 +00002286 list<dag> pattern = [/* For disassembly only; pattern left blank */],
2287 dag iops = (ins GPR:$Rn, GPR:$Rm), string asm = "\t$Rd, $Rn, $Rm">
2288 : AI<(outs GPR:$Rd), iops, DPFrm, IIC_iALUr, opc, asm, pattern> {
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002289 bits<4> Rn;
Bruno Cardoso Lopes03016002011-01-21 14:07:40 +00002290 bits<4> Rd;
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002291 bits<4> Rm;
Johnny Chen08b85f32010-02-13 01:21:01 +00002292 let Inst{27-20} = op27_20;
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002293 let Inst{11-4} = op11_4;
2294 let Inst{19-16} = Rn;
2295 let Inst{15-12} = Rd;
2296 let Inst{3-0} = Rm;
Johnny Chen08b85f32010-02-13 01:21:01 +00002297}
2298
Johnny Chen667d1272010-02-22 18:50:54 +00002299// Saturating add/subtract -- for disassembly only
2300
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002301def QADD : AAI<0b00010000, 0b00000101, "qadd",
Bruno Cardoso Lopes03016002011-01-21 14:07:40 +00002302 [(set GPR:$Rd, (int_arm_qadd GPR:$Rm, GPR:$Rn))],
2303 (ins GPR:$Rm, GPR:$Rn), "\t$Rd, $Rm, $Rn">;
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002304def QSUB : AAI<0b00010010, 0b00000101, "qsub",
Bruno Cardoso Lopes03016002011-01-21 14:07:40 +00002305 [(set GPR:$Rd, (int_arm_qsub GPR:$Rm, GPR:$Rn))],
2306 (ins GPR:$Rm, GPR:$Rn), "\t$Rd, $Rm, $Rn">;
2307def QDADD : AAI<0b00010100, 0b00000101, "qdadd", [], (ins GPR:$Rm, GPR:$Rn),
2308 "\t$Rd, $Rm, $Rn">;
2309def QDSUB : AAI<0b00010110, 0b00000101, "qdsub", [], (ins GPR:$Rm, GPR:$Rn),
2310 "\t$Rd, $Rm, $Rn">;
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002311
2312def QADD16 : AAI<0b01100010, 0b11110001, "qadd16">;
2313def QADD8 : AAI<0b01100010, 0b11111001, "qadd8">;
2314def QASX : AAI<0b01100010, 0b11110011, "qasx">;
2315def QSAX : AAI<0b01100010, 0b11110101, "qsax">;
2316def QSUB16 : AAI<0b01100010, 0b11110111, "qsub16">;
2317def QSUB8 : AAI<0b01100010, 0b11111111, "qsub8">;
2318def UQADD16 : AAI<0b01100110, 0b11110001, "uqadd16">;
2319def UQADD8 : AAI<0b01100110, 0b11111001, "uqadd8">;
2320def UQASX : AAI<0b01100110, 0b11110011, "uqasx">;
2321def UQSAX : AAI<0b01100110, 0b11110101, "uqsax">;
2322def UQSUB16 : AAI<0b01100110, 0b11110111, "uqsub16">;
2323def UQSUB8 : AAI<0b01100110, 0b11111111, "uqsub8">;
Johnny Chen667d1272010-02-22 18:50:54 +00002324
2325// Signed/Unsigned add/subtract -- for disassembly only
2326
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002327def SASX : AAI<0b01100001, 0b11110011, "sasx">;
2328def SADD16 : AAI<0b01100001, 0b11110001, "sadd16">;
2329def SADD8 : AAI<0b01100001, 0b11111001, "sadd8">;
2330def SSAX : AAI<0b01100001, 0b11110101, "ssax">;
2331def SSUB16 : AAI<0b01100001, 0b11110111, "ssub16">;
2332def SSUB8 : AAI<0b01100001, 0b11111111, "ssub8">;
2333def UASX : AAI<0b01100101, 0b11110011, "uasx">;
2334def UADD16 : AAI<0b01100101, 0b11110001, "uadd16">;
2335def UADD8 : AAI<0b01100101, 0b11111001, "uadd8">;
2336def USAX : AAI<0b01100101, 0b11110101, "usax">;
2337def USUB16 : AAI<0b01100101, 0b11110111, "usub16">;
2338def USUB8 : AAI<0b01100101, 0b11111111, "usub8">;
Johnny Chen667d1272010-02-22 18:50:54 +00002339
2340// Signed/Unsigned halving add/subtract -- for disassembly only
2341
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002342def SHASX : AAI<0b01100011, 0b11110011, "shasx">;
2343def SHADD16 : AAI<0b01100011, 0b11110001, "shadd16">;
2344def SHADD8 : AAI<0b01100011, 0b11111001, "shadd8">;
2345def SHSAX : AAI<0b01100011, 0b11110101, "shsax">;
2346def SHSUB16 : AAI<0b01100011, 0b11110111, "shsub16">;
2347def SHSUB8 : AAI<0b01100011, 0b11111111, "shsub8">;
2348def UHASX : AAI<0b01100111, 0b11110011, "uhasx">;
2349def UHADD16 : AAI<0b01100111, 0b11110001, "uhadd16">;
2350def UHADD8 : AAI<0b01100111, 0b11111001, "uhadd8">;
2351def UHSAX : AAI<0b01100111, 0b11110101, "uhsax">;
2352def UHSUB16 : AAI<0b01100111, 0b11110111, "uhsub16">;
2353def UHSUB8 : AAI<0b01100111, 0b11111111, "uhsub8">;
Johnny Chen667d1272010-02-22 18:50:54 +00002354
Johnny Chenadc77332010-02-26 22:04:29 +00002355// Unsigned Sum of Absolute Differences [and Accumulate] -- for disassembly only
Johnny Chen667d1272010-02-22 18:50:54 +00002356
Jim Grosbach70987fb2010-10-18 23:35:38 +00002357def USAD8 : AI<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
Johnny Chen667d1272010-02-22 18:50:54 +00002358 MulFrm /* for convenience */, NoItinerary, "usad8",
Jim Grosbach70987fb2010-10-18 23:35:38 +00002359 "\t$Rd, $Rn, $Rm", []>,
Johnny Chen667d1272010-02-22 18:50:54 +00002360 Requires<[IsARM, HasV6]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002361 bits<4> Rd;
2362 bits<4> Rn;
2363 bits<4> Rm;
Johnny Chen667d1272010-02-22 18:50:54 +00002364 let Inst{27-20} = 0b01111000;
2365 let Inst{15-12} = 0b1111;
2366 let Inst{7-4} = 0b0001;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002367 let Inst{19-16} = Rd;
2368 let Inst{11-8} = Rm;
2369 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002370}
Jim Grosbach70987fb2010-10-18 23:35:38 +00002371def USADA8 : AI<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
Johnny Chen667d1272010-02-22 18:50:54 +00002372 MulFrm /* for convenience */, NoItinerary, "usada8",
Jim Grosbach70987fb2010-10-18 23:35:38 +00002373 "\t$Rd, $Rn, $Rm, $Ra", []>,
Johnny Chen667d1272010-02-22 18:50:54 +00002374 Requires<[IsARM, HasV6]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002375 bits<4> Rd;
2376 bits<4> Rn;
2377 bits<4> Rm;
2378 bits<4> Ra;
Johnny Chen667d1272010-02-22 18:50:54 +00002379 let Inst{27-20} = 0b01111000;
2380 let Inst{7-4} = 0b0001;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002381 let Inst{19-16} = Rd;
2382 let Inst{15-12} = Ra;
2383 let Inst{11-8} = Rm;
2384 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002385}
2386
2387// Signed/Unsigned saturate -- for disassembly only
2388
Jim Grosbach70987fb2010-10-18 23:35:38 +00002389def SSAT : AI<(outs GPR:$Rd), (ins i32imm:$sat_imm, GPR:$a, shift_imm:$sh),
2390 SatFrm, NoItinerary, "ssat", "\t$Rd, $sat_imm, $a$sh",
Bob Wilsoneaf1c982010-08-11 23:10:46 +00002391 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002392 bits<4> Rd;
2393 bits<5> sat_imm;
2394 bits<4> Rn;
2395 bits<8> sh;
Johnny Chen667d1272010-02-22 18:50:54 +00002396 let Inst{27-21} = 0b0110101;
Bob Wilsoneaf1c982010-08-11 23:10:46 +00002397 let Inst{5-4} = 0b01;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002398 let Inst{20-16} = sat_imm;
2399 let Inst{15-12} = Rd;
2400 let Inst{11-7} = sh{7-3};
2401 let Inst{6} = sh{0};
2402 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002403}
2404
Jim Grosbach70987fb2010-10-18 23:35:38 +00002405def SSAT16 : AI<(outs GPR:$Rd), (ins i32imm:$sat_imm, GPR:$Rn), SatFrm,
2406 NoItinerary, "ssat16", "\t$Rd, $sat_imm, $Rn",
Johnny Chen667d1272010-02-22 18:50:54 +00002407 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002408 bits<4> Rd;
2409 bits<4> sat_imm;
2410 bits<4> Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002411 let Inst{27-20} = 0b01101010;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002412 let Inst{11-4} = 0b11110011;
2413 let Inst{15-12} = Rd;
2414 let Inst{19-16} = sat_imm;
2415 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002416}
2417
Jim Grosbach70987fb2010-10-18 23:35:38 +00002418def USAT : AI<(outs GPR:$Rd), (ins i32imm:$sat_imm, GPR:$a, shift_imm:$sh),
2419 SatFrm, NoItinerary, "usat", "\t$Rd, $sat_imm, $a$sh",
Bob Wilsoneaf1c982010-08-11 23:10:46 +00002420 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002421 bits<4> Rd;
2422 bits<5> sat_imm;
2423 bits<4> Rn;
2424 bits<8> sh;
Johnny Chen667d1272010-02-22 18:50:54 +00002425 let Inst{27-21} = 0b0110111;
Bob Wilsoneaf1c982010-08-11 23:10:46 +00002426 let Inst{5-4} = 0b01;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002427 let Inst{15-12} = Rd;
2428 let Inst{11-7} = sh{7-3};
2429 let Inst{6} = sh{0};
2430 let Inst{20-16} = sat_imm;
2431 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002432}
2433
Jim Grosbach70987fb2010-10-18 23:35:38 +00002434def USAT16 : AI<(outs GPR:$Rd), (ins i32imm:$sat_imm, GPR:$a), SatFrm,
2435 NoItinerary, "usat16", "\t$Rd, $sat_imm, $a",
Johnny Chen667d1272010-02-22 18:50:54 +00002436 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002437 bits<4> Rd;
2438 bits<4> sat_imm;
2439 bits<4> Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002440 let Inst{27-20} = 0b01101110;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002441 let Inst{11-4} = 0b11110011;
2442 let Inst{15-12} = Rd;
2443 let Inst{19-16} = sat_imm;
2444 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002445}
Evan Chenga8e29892007-01-19 07:51:42 +00002446
Bob Wilsoneaf1c982010-08-11 23:10:46 +00002447def : ARMV6Pat<(int_arm_ssat GPR:$a, imm:$pos), (SSAT imm:$pos, GPR:$a, 0)>;
2448def : ARMV6Pat<(int_arm_usat GPR:$a, imm:$pos), (USAT imm:$pos, GPR:$a, 0)>;
Nate Begeman0e0a20e2010-07-29 22:48:09 +00002449
Evan Chenga8e29892007-01-19 07:51:42 +00002450//===----------------------------------------------------------------------===//
2451// Bitwise Instructions.
2452//
2453
Jim Grosbach26421962008-10-14 20:36:24 +00002454defm AND : AsI1_bin_irs<0b0000, "and",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002455 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Evan Cheng8de898a2009-06-26 00:19:44 +00002456 BinOpFrag<(and node:$LHS, node:$RHS)>, 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00002457defm ORR : AsI1_bin_irs<0b1100, "orr",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002458 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Evan Cheng8de898a2009-06-26 00:19:44 +00002459 BinOpFrag<(or node:$LHS, node:$RHS)>, 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00002460defm EOR : AsI1_bin_irs<0b0001, "eor",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002461 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Evan Cheng8de898a2009-06-26 00:19:44 +00002462 BinOpFrag<(xor node:$LHS, node:$RHS)>, 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00002463defm BIC : AsI1_bin_irs<0b1110, "bic",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002464 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Evan Cheng7fd7ca42008-09-17 07:53:38 +00002465 BinOpFrag<(and node:$LHS, (not node:$RHS))>>;
Evan Chenga8e29892007-01-19 07:51:42 +00002466
Jim Grosbach3fea191052010-10-21 22:03:21 +00002467def BFC : I<(outs GPR:$Rd), (ins GPR:$src, bf_inv_mask_imm:$imm),
David Goodwin2f54a2f2009-11-02 17:28:36 +00002468 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach3fea191052010-10-21 22:03:21 +00002469 "bfc", "\t$Rd, $imm", "$src = $Rd",
2470 [(set GPR:$Rd, (and GPR:$src, bf_inv_mask_imm:$imm))]>,
Evan Cheng36a0aeb2009-07-06 22:23:46 +00002471 Requires<[IsARM, HasV6T2]> {
Jim Grosbach3fea191052010-10-21 22:03:21 +00002472 bits<4> Rd;
2473 bits<10> imm;
Evan Cheng36a0aeb2009-07-06 22:23:46 +00002474 let Inst{27-21} = 0b0111110;
2475 let Inst{6-0} = 0b0011111;
Jim Grosbach3fea191052010-10-21 22:03:21 +00002476 let Inst{15-12} = Rd;
2477 let Inst{11-7} = imm{4-0}; // lsb
2478 let Inst{20-16} = imm{9-5}; // width
Evan Cheng36a0aeb2009-07-06 22:23:46 +00002479}
2480
Johnny Chenb2503c02010-02-17 06:31:48 +00002481// A8.6.18 BFI - Bitfield insert (Encoding A1)
Jim Grosbach3fea191052010-10-21 22:03:21 +00002482def BFI : I<(outs GPR:$Rd), (ins GPR:$src, GPR:$Rn, bf_inv_mask_imm:$imm),
Johnny Chenb2503c02010-02-17 06:31:48 +00002483 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach3fea191052010-10-21 22:03:21 +00002484 "bfi", "\t$Rd, $Rn, $imm", "$src = $Rd",
2485 [(set GPR:$Rd, (ARMbfi GPR:$src, GPR:$Rn,
Jim Grosbach469bbdb2010-07-16 23:05:05 +00002486 bf_inv_mask_imm:$imm))]>,
Johnny Chenb2503c02010-02-17 06:31:48 +00002487 Requires<[IsARM, HasV6T2]> {
Jim Grosbach3fea191052010-10-21 22:03:21 +00002488 bits<4> Rd;
2489 bits<4> Rn;
2490 bits<10> imm;
Johnny Chenb2503c02010-02-17 06:31:48 +00002491 let Inst{27-21} = 0b0111110;
2492 let Inst{6-4} = 0b001; // Rn: Inst{3-0} != 15
Jim Grosbach3fea191052010-10-21 22:03:21 +00002493 let Inst{15-12} = Rd;
2494 let Inst{11-7} = imm{4-0}; // lsb
2495 let Inst{20-16} = imm{9-5}; // width
2496 let Inst{3-0} = Rn;
Johnny Chenb2503c02010-02-17 06:31:48 +00002497}
2498
Bruno Cardoso Lopesa461d422011-01-18 20:45:56 +00002499// GNU as only supports this form of bfi (w/ 4 arguments)
2500let isAsmParserOnly = 1 in
2501def BFI4p : I<(outs GPR:$Rd), (ins GPR:$src, GPR:$Rn,
2502 lsb_pos_imm:$lsb, width_imm:$width),
2503 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iUNAsi,
2504 "bfi", "\t$Rd, $Rn, $lsb, $width", "$src = $Rd",
2505 []>, Requires<[IsARM, HasV6T2]> {
2506 bits<4> Rd;
2507 bits<4> Rn;
2508 bits<5> lsb;
2509 bits<5> width;
2510 let Inst{27-21} = 0b0111110;
2511 let Inst{6-4} = 0b001; // Rn: Inst{3-0} != 15
2512 let Inst{15-12} = Rd;
2513 let Inst{11-7} = lsb;
2514 let Inst{20-16} = width; // Custom encoder => lsb+width-1
2515 let Inst{3-0} = Rn;
2516}
2517
Jim Grosbach36860462010-10-21 22:19:32 +00002518def MVNr : AsI1<0b1111, (outs GPR:$Rd), (ins GPR:$Rm), DPFrm, IIC_iMVNr,
2519 "mvn", "\t$Rd, $Rm",
2520 [(set GPR:$Rd, (not GPR:$Rm))]>, UnaryDP {
2521 bits<4> Rd;
2522 bits<4> Rm;
Johnny Chen48d5ccf2010-01-31 11:22:28 +00002523 let Inst{25} = 0;
Jim Grosbach36860462010-10-21 22:19:32 +00002524 let Inst{19-16} = 0b0000;
Johnny Chen04301522009-11-07 00:54:36 +00002525 let Inst{11-4} = 0b00000000;
Jim Grosbach36860462010-10-21 22:19:32 +00002526 let Inst{15-12} = Rd;
2527 let Inst{3-0} = Rm;
Bob Wilson8e86b512009-10-14 19:00:24 +00002528}
Jim Grosbach36860462010-10-21 22:19:32 +00002529def MVNs : AsI1<0b1111, (outs GPR:$Rd), (ins so_reg:$shift), DPSoRegFrm,
2530 IIC_iMVNsr, "mvn", "\t$Rd, $shift",
2531 [(set GPR:$Rd, (not so_reg:$shift))]>, UnaryDP {
2532 bits<4> Rd;
Jim Grosbach36860462010-10-21 22:19:32 +00002533 bits<12> shift;
Johnny Chen48d5ccf2010-01-31 11:22:28 +00002534 let Inst{25} = 0;
Jim Grosbach36860462010-10-21 22:19:32 +00002535 let Inst{19-16} = 0b0000;
2536 let Inst{15-12} = Rd;
2537 let Inst{11-0} = shift;
Johnny Chen48d5ccf2010-01-31 11:22:28 +00002538}
Evan Chengc4af4632010-11-17 20:13:28 +00002539let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1 in
Jim Grosbach36860462010-10-21 22:19:32 +00002540def MVNi : AsI1<0b1111, (outs GPR:$Rd), (ins so_imm:$imm), DPFrm,
2541 IIC_iMVNi, "mvn", "\t$Rd, $imm",
2542 [(set GPR:$Rd, so_imm_not:$imm)]>,UnaryDP {
2543 bits<4> Rd;
Jim Grosbach36860462010-10-21 22:19:32 +00002544 bits<12> imm;
2545 let Inst{25} = 1;
2546 let Inst{19-16} = 0b0000;
2547 let Inst{15-12} = Rd;
2548 let Inst{11-0} = imm;
Evan Cheng7995ef32009-09-09 01:47:07 +00002549}
Evan Chenga8e29892007-01-19 07:51:42 +00002550
2551def : ARMPat<(and GPR:$src, so_imm_not:$imm),
2552 (BICri GPR:$src, so_imm_not:$imm)>;
2553
2554//===----------------------------------------------------------------------===//
2555// Multiply Instructions.
2556//
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002557class AsMul1I32<bits<7> opcod, dag oops, dag iops, InstrItinClass itin,
2558 string opc, string asm, list<dag> pattern>
2559 : AsMul1I<opcod, oops, iops, itin, opc, asm, pattern> {
2560 bits<4> Rd;
2561 bits<4> Rm;
2562 bits<4> Rn;
2563 let Inst{19-16} = Rd;
2564 let Inst{11-8} = Rm;
2565 let Inst{3-0} = Rn;
2566}
2567class AsMul1I64<bits<7> opcod, dag oops, dag iops, InstrItinClass itin,
2568 string opc, string asm, list<dag> pattern>
2569 : AsMul1I<opcod, oops, iops, itin, opc, asm, pattern> {
2570 bits<4> RdLo;
2571 bits<4> RdHi;
2572 bits<4> Rm;
2573 bits<4> Rn;
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002574 let Inst{19-16} = RdHi;
2575 let Inst{15-12} = RdLo;
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002576 let Inst{11-8} = Rm;
2577 let Inst{3-0} = Rn;
2578}
Evan Chenga8e29892007-01-19 07:51:42 +00002579
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002580let isCommutable = 1 in {
2581let Constraints = "@earlyclobber $Rd" in
Anton Korobeynikov1d8334e2011-01-16 21:28:33 +00002582def MULv5: ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm,
2583 pred:$p, cc_out:$s),
2584 Size4Bytes, IIC_iMUL32,
2585 [(set GPR:$Rd, (mul GPR:$Rn, GPR:$Rm))]>,
2586 Requires<[IsARM, NoV6]>;
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002587
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002588def MUL : AsMul1I32<0b0000000, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2589 IIC_iMUL32, "mul", "\t$Rd, $Rn, $Rm",
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002590 [(set GPR:$Rd, (mul GPR:$Rn, GPR:$Rm))]>,
2591 Requires<[IsARM, HasV6]>;
2592}
Evan Chenga8e29892007-01-19 07:51:42 +00002593
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002594let Constraints = "@earlyclobber $Rd" in
Anton Korobeynikov1d8334e2011-01-16 21:28:33 +00002595def MLAv5: ARMPseudoInst<(outs GPR:$Rd),
2596 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra, pred:$p, cc_out:$s),
2597 Size4Bytes, IIC_iMAC32,
2598 [(set GPR:$Rd, (add (mul GPR:$Rn, GPR:$Rm), GPR:$Ra))]>,
2599 Requires<[IsARM, NoV6]> {
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002600 bits<4> Ra;
2601 let Inst{15-12} = Ra;
2602}
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002603def MLA : AsMul1I32<0b0000001, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2604 IIC_iMAC32, "mla", "\t$Rd, $Rn, $Rm, $Ra",
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002605 [(set GPR:$Rd, (add (mul GPR:$Rn, GPR:$Rm), GPR:$Ra))]>,
2606 Requires<[IsARM, HasV6]> {
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002607 bits<4> Ra;
2608 let Inst{15-12} = Ra;
2609}
Evan Chenga8e29892007-01-19 07:51:42 +00002610
Jim Grosbach65711012010-11-19 22:22:37 +00002611def MLS : AMul1I<0b0000011, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2612 IIC_iMAC32, "mls", "\t$Rd, $Rn, $Rm, $Ra",
2613 [(set GPR:$Rd, (sub GPR:$Ra, (mul GPR:$Rn, GPR:$Rm)))]>,
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002614 Requires<[IsARM, HasV6T2]> {
2615 bits<4> Rd;
2616 bits<4> Rm;
2617 bits<4> Rn;
Jim Grosbach65711012010-11-19 22:22:37 +00002618 bits<4> Ra;
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002619 let Inst{19-16} = Rd;
Jim Grosbach65711012010-11-19 22:22:37 +00002620 let Inst{15-12} = Ra;
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002621 let Inst{11-8} = Rm;
2622 let Inst{3-0} = Rn;
2623}
Evan Chengedcbada2009-07-06 22:05:45 +00002624
Evan Chenga8e29892007-01-19 07:51:42 +00002625// Extra precision multiplies with low / high results
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002626
Evan Chengcd799b92009-06-12 20:46:18 +00002627let neverHasSideEffects = 1 in {
Evan Cheng8de898a2009-06-26 00:19:44 +00002628let isCommutable = 1 in {
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002629let Constraints = "@earlyclobber $RdLo,@earlyclobber $RdHi" in {
Anton Korobeynikov1d8334e2011-01-16 21:28:33 +00002630def SMULLv5 : ARMPseudoInst<(outs GPR:$RdLo, GPR:$RdHi),
2631 (ins GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s),
2632 Size4Bytes, IIC_iMUL64, []>,
2633 Requires<[IsARM, NoV6]>;
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002634
Anton Korobeynikov1d8334e2011-01-16 21:28:33 +00002635def UMULLv5 : ARMPseudoInst<(outs GPR:$RdLo, GPR:$RdHi),
2636 (ins GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s),
2637 Size4Bytes, IIC_iMUL64, []>,
2638 Requires<[IsARM, NoV6]>;
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002639}
2640
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002641def SMULL : AsMul1I64<0b0000110, (outs GPR:$RdLo, GPR:$RdHi),
2642 (ins GPR:$Rn, GPR:$Rm), IIC_iMUL64,
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002643 "smull", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
2644 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002645
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002646def UMULL : AsMul1I64<0b0000100, (outs GPR:$RdLo, GPR:$RdHi),
2647 (ins GPR:$Rn, GPR:$Rm), IIC_iMUL64,
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002648 "umull", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
2649 Requires<[IsARM, HasV6]>;
Evan Cheng8de898a2009-06-26 00:19:44 +00002650}
Evan Chenga8e29892007-01-19 07:51:42 +00002651
2652// Multiply + accumulate
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002653let Constraints = "@earlyclobber $RdLo,@earlyclobber $RdHi" in {
Anton Korobeynikov1d8334e2011-01-16 21:28:33 +00002654def SMLALv5 : ARMPseudoInst<(outs GPR:$RdLo, GPR:$RdHi),
2655 (ins GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s),
2656 Size4Bytes, IIC_iMAC64, []>,
2657 Requires<[IsARM, NoV6]>;
2658def UMLALv5 : ARMPseudoInst<(outs GPR:$RdLo, GPR:$RdHi),
2659 (ins GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s),
2660 Size4Bytes, IIC_iMAC64, []>,
2661 Requires<[IsARM, NoV6]>;
2662def UMAALv5 : ARMPseudoInst<(outs GPR:$RdLo, GPR:$RdHi),
2663 (ins GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s),
2664 Size4Bytes, IIC_iMAC64, []>,
2665 Requires<[IsARM, NoV6]>;
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002666
2667}
2668
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002669def SMLAL : AsMul1I64<0b0000111, (outs GPR:$RdLo, GPR:$RdHi),
2670 (ins GPR:$Rn, GPR:$Rm), IIC_iMAC64,
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002671 "smlal", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
2672 Requires<[IsARM, HasV6]>;
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002673def UMLAL : AsMul1I64<0b0000101, (outs GPR:$RdLo, GPR:$RdHi),
2674 (ins GPR:$Rn, GPR:$Rm), IIC_iMAC64,
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002675 "umlal", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
2676 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002677
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002678def UMAAL : AMul1I <0b0000010, (outs GPR:$RdLo, GPR:$RdHi),
2679 (ins GPR:$Rn, GPR:$Rm), IIC_iMAC64,
2680 "umaal", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
2681 Requires<[IsARM, HasV6]> {
2682 bits<4> RdLo;
2683 bits<4> RdHi;
2684 bits<4> Rm;
2685 bits<4> Rn;
2686 let Inst{19-16} = RdLo;
2687 let Inst{15-12} = RdHi;
2688 let Inst{11-8} = Rm;
2689 let Inst{3-0} = Rn;
2690}
Evan Chengcd799b92009-06-12 20:46:18 +00002691} // neverHasSideEffects
Evan Chenga8e29892007-01-19 07:51:42 +00002692
2693// Most significant word multiply
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002694def SMMUL : AMul2I <0b0111010, 0b0001, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2695 IIC_iMUL32, "smmul", "\t$Rd, $Rn, $Rm",
2696 [(set GPR:$Rd, (mulhs GPR:$Rn, GPR:$Rm))]>,
Evan Chengfbc9d412008-11-06 01:21:28 +00002697 Requires<[IsARM, HasV6]> {
Evan Chengfbc9d412008-11-06 01:21:28 +00002698 let Inst{15-12} = 0b1111;
2699}
Evan Cheng13ab0202007-07-10 18:08:01 +00002700
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002701def SMMULR : AMul2I <0b0111010, 0b0011, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2702 IIC_iMUL32, "smmulr", "\t$Rd, $Rn, $Rm",
Johnny Chen2ec5e492010-02-22 21:50:40 +00002703 [/* For disassembly only; pattern left blank */]>,
2704 Requires<[IsARM, HasV6]> {
Johnny Chen2ec5e492010-02-22 21:50:40 +00002705 let Inst{15-12} = 0b1111;
2706}
2707
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002708def SMMLA : AMul2Ia <0b0111010, 0b0001, (outs GPR:$Rd),
2709 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2710 IIC_iMAC32, "smmla", "\t$Rd, $Rn, $Rm, $Ra",
2711 [(set GPR:$Rd, (add (mulhs GPR:$Rn, GPR:$Rm), GPR:$Ra))]>,
2712 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002713
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002714def SMMLAR : AMul2Ia <0b0111010, 0b0011, (outs GPR:$Rd),
2715 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2716 IIC_iMAC32, "smmlar", "\t$Rd, $Rn, $Rm, $Ra",
Johnny Chen2ec5e492010-02-22 21:50:40 +00002717 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002718 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002719
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002720def SMMLS : AMul2Ia <0b0111010, 0b1101, (outs GPR:$Rd),
2721 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2722 IIC_iMAC32, "smmls", "\t$Rd, $Rn, $Rm, $Ra",
2723 [(set GPR:$Rd, (sub GPR:$Ra, (mulhs GPR:$Rn, GPR:$Rm)))]>,
2724 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002725
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002726def SMMLSR : AMul2Ia <0b0111010, 0b1111, (outs GPR:$Rd),
2727 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2728 IIC_iMAC32, "smmlsr", "\t$Rd, $Rn, $Rm, $Ra",
Johnny Chen2ec5e492010-02-22 21:50:40 +00002729 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002730 Requires<[IsARM, HasV6]>;
Johnny Chen2ec5e492010-02-22 21:50:40 +00002731
Raul Herbster37fb5b12007-08-30 23:25:47 +00002732multiclass AI_smul<string opc, PatFrag opnode> {
Jim Grosbach3870b752010-10-22 18:35:16 +00002733 def BB : AMulxyI<0b0001011, 0b00, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2734 IIC_iMUL16, !strconcat(opc, "bb"), "\t$Rd, $Rn, $Rm",
2735 [(set GPR:$Rd, (opnode (sext_inreg GPR:$Rn, i16),
2736 (sext_inreg GPR:$Rm, i16)))]>,
2737 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002738
Jim Grosbach3870b752010-10-22 18:35:16 +00002739 def BT : AMulxyI<0b0001011, 0b10, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2740 IIC_iMUL16, !strconcat(opc, "bt"), "\t$Rd, $Rn, $Rm",
2741 [(set GPR:$Rd, (opnode (sext_inreg GPR:$Rn, i16),
2742 (sra GPR:$Rm, (i32 16))))]>,
2743 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002744
Jim Grosbach3870b752010-10-22 18:35:16 +00002745 def TB : AMulxyI<0b0001011, 0b01, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2746 IIC_iMUL16, !strconcat(opc, "tb"), "\t$Rd, $Rn, $Rm",
2747 [(set GPR:$Rd, (opnode (sra GPR:$Rn, (i32 16)),
2748 (sext_inreg GPR:$Rm, i16)))]>,
2749 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002750
Jim Grosbach3870b752010-10-22 18:35:16 +00002751 def TT : AMulxyI<0b0001011, 0b11, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2752 IIC_iMUL16, !strconcat(opc, "tt"), "\t$Rd, $Rn, $Rm",
2753 [(set GPR:$Rd, (opnode (sra GPR:$Rn, (i32 16)),
2754 (sra GPR:$Rm, (i32 16))))]>,
2755 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002756
Jim Grosbach3870b752010-10-22 18:35:16 +00002757 def WB : AMulxyI<0b0001001, 0b01, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2758 IIC_iMUL16, !strconcat(opc, "wb"), "\t$Rd, $Rn, $Rm",
2759 [(set GPR:$Rd, (sra (opnode GPR:$Rn,
2760 (sext_inreg GPR:$Rm, i16)), (i32 16)))]>,
2761 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002762
Jim Grosbach3870b752010-10-22 18:35:16 +00002763 def WT : AMulxyI<0b0001001, 0b11, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2764 IIC_iMUL16, !strconcat(opc, "wt"), "\t$Rd, $Rn, $Rm",
2765 [(set GPR:$Rd, (sra (opnode GPR:$Rn,
2766 (sra GPR:$Rm, (i32 16))), (i32 16)))]>,
2767 Requires<[IsARM, HasV5TE]>;
Rafael Espindolabec2e382006-10-16 16:33:29 +00002768}
2769
Raul Herbster37fb5b12007-08-30 23:25:47 +00002770
2771multiclass AI_smla<string opc, PatFrag opnode> {
Jim Grosbachd507d1f2010-11-11 01:27:41 +00002772 def BB : AMulxyIa<0b0001000, 0b00, (outs GPR:$Rd),
Jim Grosbach3870b752010-10-22 18:35:16 +00002773 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2774 IIC_iMAC16, !strconcat(opc, "bb"), "\t$Rd, $Rn, $Rm, $Ra",
2775 [(set GPR:$Rd, (add GPR:$Ra,
2776 (opnode (sext_inreg GPR:$Rn, i16),
2777 (sext_inreg GPR:$Rm, i16))))]>,
2778 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002779
Jim Grosbachd507d1f2010-11-11 01:27:41 +00002780 def BT : AMulxyIa<0b0001000, 0b10, (outs GPR:$Rd),
Jim Grosbach3870b752010-10-22 18:35:16 +00002781 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2782 IIC_iMAC16, !strconcat(opc, "bt"), "\t$Rd, $Rn, $Rm, $Ra",
2783 [(set GPR:$Rd, (add GPR:$Ra, (opnode (sext_inreg GPR:$Rn, i16),
2784 (sra GPR:$Rm, (i32 16)))))]>,
2785 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002786
Jim Grosbachd507d1f2010-11-11 01:27:41 +00002787 def TB : AMulxyIa<0b0001000, 0b01, (outs GPR:$Rd),
Jim Grosbach3870b752010-10-22 18:35:16 +00002788 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2789 IIC_iMAC16, !strconcat(opc, "tb"), "\t$Rd, $Rn, $Rm, $Ra",
2790 [(set GPR:$Rd, (add GPR:$Ra, (opnode (sra GPR:$Rn, (i32 16)),
2791 (sext_inreg GPR:$Rm, i16))))]>,
2792 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002793
Jim Grosbachd507d1f2010-11-11 01:27:41 +00002794 def TT : AMulxyIa<0b0001000, 0b11, (outs GPR:$Rd),
Jim Grosbach3870b752010-10-22 18:35:16 +00002795 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2796 IIC_iMAC16, !strconcat(opc, "tt"), "\t$Rd, $Rn, $Rm, $Ra",
2797 [(set GPR:$Rd, (add GPR:$Ra, (opnode (sra GPR:$Rn, (i32 16)),
2798 (sra GPR:$Rm, (i32 16)))))]>,
2799 Requires<[IsARM, HasV5TE]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002800
Jim Grosbachd507d1f2010-11-11 01:27:41 +00002801 def WB : AMulxyIa<0b0001001, 0b00, (outs GPR:$Rd),
Jim Grosbach3870b752010-10-22 18:35:16 +00002802 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2803 IIC_iMAC16, !strconcat(opc, "wb"), "\t$Rd, $Rn, $Rm, $Ra",
2804 [(set GPR:$Rd, (add GPR:$Ra, (sra (opnode GPR:$Rn,
2805 (sext_inreg GPR:$Rm, i16)), (i32 16))))]>,
2806 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002807
Jim Grosbachd507d1f2010-11-11 01:27:41 +00002808 def WT : AMulxyIa<0b0001001, 0b10, (outs GPR:$Rd),
Jim Grosbach3870b752010-10-22 18:35:16 +00002809 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2810 IIC_iMAC16, !strconcat(opc, "wt"), "\t$Rd, $Rn, $Rm, $Ra",
2811 [(set GPR:$Rd, (add GPR:$Ra, (sra (opnode GPR:$Rn,
2812 (sra GPR:$Rm, (i32 16))), (i32 16))))]>,
2813 Requires<[IsARM, HasV5TE]>;
Rafael Espindola70673a12006-10-18 16:20:57 +00002814}
Rafael Espindola5c2aa0a2006-09-08 12:47:03 +00002815
Raul Herbster37fb5b12007-08-30 23:25:47 +00002816defm SMUL : AI_smul<"smul", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
2817defm SMLA : AI_smla<"smla", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
Rafael Espindola27185192006-09-29 21:20:16 +00002818
Johnny Chen83498e52010-02-12 21:59:23 +00002819// Halfword multiply accumulate long: SMLAL<x><y> -- for disassembly only
Jim Grosbach3870b752010-10-22 18:35:16 +00002820def SMLALBB : AMulxyI64<0b0001010, 0b00, (outs GPR:$RdLo, GPR:$RdHi),
2821 (ins GPR:$Rn, GPR:$Rm),
2822 IIC_iMAC64, "smlalbb", "\t$RdLo, $RdHi, $Rn, $Rm",
Johnny Chen83498e52010-02-12 21:59:23 +00002823 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00002824 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00002825
Jim Grosbach3870b752010-10-22 18:35:16 +00002826def SMLALBT : AMulxyI64<0b0001010, 0b10, (outs GPR:$RdLo, GPR:$RdHi),
2827 (ins GPR:$Rn, GPR:$Rm),
2828 IIC_iMAC64, "smlalbt", "\t$RdLo, $RdHi, $Rn, $Rm",
Johnny Chen83498e52010-02-12 21:59:23 +00002829 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00002830 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00002831
Jim Grosbach3870b752010-10-22 18:35:16 +00002832def SMLALTB : AMulxyI64<0b0001010, 0b01, (outs GPR:$RdLo, GPR:$RdHi),
2833 (ins GPR:$Rn, GPR:$Rm),
2834 IIC_iMAC64, "smlaltb", "\t$RdLo, $RdHi, $Rn, $Rm",
Johnny Chen83498e52010-02-12 21:59:23 +00002835 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00002836 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00002837
Jim Grosbach3870b752010-10-22 18:35:16 +00002838def SMLALTT : AMulxyI64<0b0001010, 0b11, (outs GPR:$RdLo, GPR:$RdHi),
2839 (ins GPR:$Rn, GPR:$Rm),
2840 IIC_iMAC64, "smlaltt", "\t$RdLo, $RdHi, $Rn, $Rm",
Johnny Chen83498e52010-02-12 21:59:23 +00002841 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00002842 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00002843
Johnny Chen667d1272010-02-22 18:50:54 +00002844// Helper class for AI_smld -- for disassembly only
Jim Grosbach385e1362010-10-22 19:15:30 +00002845class AMulDualIbase<bit long, bit sub, bit swap, dag oops, dag iops,
2846 InstrItinClass itin, string opc, string asm>
Johnny Chen667d1272010-02-22 18:50:54 +00002847 : AI<oops, iops, MulFrm, itin, opc, asm, []>, Requires<[IsARM, HasV6]> {
Jim Grosbach385e1362010-10-22 19:15:30 +00002848 bits<4> Rn;
2849 bits<4> Rm;
Johnny Chen667d1272010-02-22 18:50:54 +00002850 let Inst{4} = 1;
2851 let Inst{5} = swap;
2852 let Inst{6} = sub;
2853 let Inst{7} = 0;
2854 let Inst{21-20} = 0b00;
2855 let Inst{22} = long;
2856 let Inst{27-23} = 0b01110;
Jim Grosbach385e1362010-10-22 19:15:30 +00002857 let Inst{11-8} = Rm;
2858 let Inst{3-0} = Rn;
2859}
2860class AMulDualI<bit long, bit sub, bit swap, dag oops, dag iops,
2861 InstrItinClass itin, string opc, string asm>
2862 : AMulDualIbase<long, sub, swap, oops, iops, itin, opc, asm> {
2863 bits<4> Rd;
2864 let Inst{15-12} = 0b1111;
2865 let Inst{19-16} = Rd;
2866}
2867class AMulDualIa<bit long, bit sub, bit swap, dag oops, dag iops,
2868 InstrItinClass itin, string opc, string asm>
2869 : AMulDualIbase<long, sub, swap, oops, iops, itin, opc, asm> {
2870 bits<4> Ra;
2871 let Inst{15-12} = Ra;
2872}
2873class AMulDualI64<bit long, bit sub, bit swap, dag oops, dag iops,
2874 InstrItinClass itin, string opc, string asm>
2875 : AMulDualIbase<long, sub, swap, oops, iops, itin, opc, asm> {
2876 bits<4> RdLo;
2877 bits<4> RdHi;
2878 let Inst{19-16} = RdHi;
2879 let Inst{15-12} = RdLo;
Johnny Chen667d1272010-02-22 18:50:54 +00002880}
2881
2882multiclass AI_smld<bit sub, string opc> {
2883
Jim Grosbach385e1362010-10-22 19:15:30 +00002884 def D : AMulDualIa<0, sub, 0, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2885 NoItinerary, !strconcat(opc, "d"), "\t$Rd, $Rn, $Rm, $Ra">;
Johnny Chen667d1272010-02-22 18:50:54 +00002886
Jim Grosbach385e1362010-10-22 19:15:30 +00002887 def DX: AMulDualIa<0, sub, 1, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2888 NoItinerary, !strconcat(opc, "dx"), "\t$Rd, $Rn, $Rm, $Ra">;
Johnny Chen667d1272010-02-22 18:50:54 +00002889
Jim Grosbach385e1362010-10-22 19:15:30 +00002890 def LD: AMulDualI64<1, sub, 0, (outs GPR:$RdLo,GPR:$RdHi),
2891 (ins GPR:$Rn, GPR:$Rm), NoItinerary,
2892 !strconcat(opc, "ld"), "\t$RdLo, $RdHi, $Rn, $Rm">;
Johnny Chen667d1272010-02-22 18:50:54 +00002893
Jim Grosbach385e1362010-10-22 19:15:30 +00002894 def LDX : AMulDualI64<1, sub, 1, (outs GPR:$RdLo,GPR:$RdHi),
2895 (ins GPR:$Rn, GPR:$Rm), NoItinerary,
2896 !strconcat(opc, "ldx"),"\t$RdLo, $RdHi, $Rn, $Rm">;
Johnny Chen667d1272010-02-22 18:50:54 +00002897
2898}
2899
2900defm SMLA : AI_smld<0, "smla">;
2901defm SMLS : AI_smld<1, "smls">;
2902
Johnny Chen2ec5e492010-02-22 21:50:40 +00002903multiclass AI_sdml<bit sub, string opc> {
2904
Jim Grosbach385e1362010-10-22 19:15:30 +00002905 def D : AMulDualI<0, sub, 0, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2906 NoItinerary, !strconcat(opc, "d"), "\t$Rd, $Rn, $Rm">;
2907 def DX : AMulDualI<0, sub, 1, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2908 NoItinerary, !strconcat(opc, "dx"), "\t$Rd, $Rn, $Rm">;
Johnny Chen2ec5e492010-02-22 21:50:40 +00002909}
2910
2911defm SMUA : AI_sdml<0, "smua">;
2912defm SMUS : AI_sdml<1, "smus">;
Rafael Espindola42b62f32006-10-13 13:14:59 +00002913
Evan Chenga8e29892007-01-19 07:51:42 +00002914//===----------------------------------------------------------------------===//
2915// Misc. Arithmetic Instructions.
2916//
Rafael Espindola0d9fe762006-10-10 16:33:47 +00002917
Jim Grosbachf8da5f52010-10-22 22:12:16 +00002918def CLZ : AMiscA1I<0b000010110, 0b0001, (outs GPR:$Rd), (ins GPR:$Rm),
2919 IIC_iUNAr, "clz", "\t$Rd, $Rm",
2920 [(set GPR:$Rd, (ctlz GPR:$Rm))]>, Requires<[IsARM, HasV5T]>;
Rafael Espindola199dd672006-10-17 13:13:23 +00002921
Jim Grosbachf8da5f52010-10-22 22:12:16 +00002922def RBIT : AMiscA1I<0b01101111, 0b0011, (outs GPR:$Rd), (ins GPR:$Rm),
2923 IIC_iUNAr, "rbit", "\t$Rd, $Rm",
2924 [(set GPR:$Rd, (ARMrbit GPR:$Rm))]>,
2925 Requires<[IsARM, HasV6T2]>;
Jim Grosbach3482c802010-01-18 19:58:49 +00002926
Jim Grosbachf8da5f52010-10-22 22:12:16 +00002927def REV : AMiscA1I<0b01101011, 0b0011, (outs GPR:$Rd), (ins GPR:$Rm),
2928 IIC_iUNAr, "rev", "\t$Rd, $Rm",
2929 [(set GPR:$Rd, (bswap GPR:$Rm))]>, Requires<[IsARM, HasV6]>;
Rafael Espindola199dd672006-10-17 13:13:23 +00002930
Jim Grosbachf8da5f52010-10-22 22:12:16 +00002931def REV16 : AMiscA1I<0b01101011, 0b1011, (outs GPR:$Rd), (ins GPR:$Rm),
2932 IIC_iUNAr, "rev16", "\t$Rd, $Rm",
2933 [(set GPR:$Rd,
2934 (or (and (srl GPR:$Rm, (i32 8)), 0xFF),
2935 (or (and (shl GPR:$Rm, (i32 8)), 0xFF00),
2936 (or (and (srl GPR:$Rm, (i32 8)), 0xFF0000),
2937 (and (shl GPR:$Rm, (i32 8)), 0xFF000000)))))]>,
2938 Requires<[IsARM, HasV6]>;
Rafael Espindola27185192006-09-29 21:20:16 +00002939
Jim Grosbachf8da5f52010-10-22 22:12:16 +00002940def REVSH : AMiscA1I<0b01101111, 0b1011, (outs GPR:$Rd), (ins GPR:$Rm),
2941 IIC_iUNAr, "revsh", "\t$Rd, $Rm",
2942 [(set GPR:$Rd,
Evan Chenga8e29892007-01-19 07:51:42 +00002943 (sext_inreg
Jim Grosbachf8da5f52010-10-22 22:12:16 +00002944 (or (srl (and GPR:$Rm, 0xFF00), (i32 8)),
2945 (shl GPR:$Rm, (i32 8))), i16))]>,
2946 Requires<[IsARM, HasV6]>;
Rafael Espindola27185192006-09-29 21:20:16 +00002947
Bob Wilsonf955f292010-08-17 17:23:19 +00002948def lsl_shift_imm : SDNodeXForm<imm, [{
2949 unsigned Sh = ARM_AM::getSORegOpc(ARM_AM::lsl, N->getZExtValue());
2950 return CurDAG->getTargetConstant(Sh, MVT::i32);
2951}]>;
2952
2953def lsl_amt : PatLeaf<(i32 imm), [{
2954 return (N->getZExtValue() < 32);
2955}], lsl_shift_imm>;
2956
Jim Grosbachf8da5f52010-10-22 22:12:16 +00002957def PKHBT : APKHI<0b01101000, 0, (outs GPR:$Rd),
2958 (ins GPR:$Rn, GPR:$Rm, shift_imm:$sh),
2959 IIC_iALUsi, "pkhbt", "\t$Rd, $Rn, $Rm$sh",
2960 [(set GPR:$Rd, (or (and GPR:$Rn, 0xFFFF),
2961 (and (shl GPR:$Rm, lsl_amt:$sh),
2962 0xFFFF0000)))]>,
2963 Requires<[IsARM, HasV6]>;
Rafael Espindola27185192006-09-29 21:20:16 +00002964
Evan Chenga8e29892007-01-19 07:51:42 +00002965// Alternate cases for PKHBT where identities eliminate some nodes.
Jim Grosbachf8da5f52010-10-22 22:12:16 +00002966def : ARMV6Pat<(or (and GPR:$Rn, 0xFFFF), (and GPR:$Rm, 0xFFFF0000)),
2967 (PKHBT GPR:$Rn, GPR:$Rm, 0)>;
2968def : ARMV6Pat<(or (and GPR:$Rn, 0xFFFF), (shl GPR:$Rm, imm16_31:$sh)),
2969 (PKHBT GPR:$Rn, GPR:$Rm, (lsl_shift_imm imm16_31:$sh))>;
Rafael Espindola9e071f02006-10-02 19:30:56 +00002970
Bob Wilsonf955f292010-08-17 17:23:19 +00002971def asr_shift_imm : SDNodeXForm<imm, [{
2972 unsigned Sh = ARM_AM::getSORegOpc(ARM_AM::asr, N->getZExtValue());
2973 return CurDAG->getTargetConstant(Sh, MVT::i32);
2974}]>;
2975
2976def asr_amt : PatLeaf<(i32 imm), [{
2977 return (N->getZExtValue() <= 32);
2978}], asr_shift_imm>;
Rafael Espindolaa2845842006-10-05 16:48:49 +00002979
Bob Wilsondc66eda2010-08-16 22:26:55 +00002980// Note: Shifts of 1-15 bits will be transformed to srl instead of sra and
2981// will match the pattern below.
Jim Grosbachf8da5f52010-10-22 22:12:16 +00002982def PKHTB : APKHI<0b01101000, 1, (outs GPR:$Rd),
2983 (ins GPR:$Rn, GPR:$Rm, shift_imm:$sh),
2984 IIC_iBITsi, "pkhtb", "\t$Rd, $Rn, $Rm$sh",
2985 [(set GPR:$Rd, (or (and GPR:$Rn, 0xFFFF0000),
2986 (and (sra GPR:$Rm, asr_amt:$sh),
2987 0xFFFF)))]>,
2988 Requires<[IsARM, HasV6]>;
Rafael Espindola9e071f02006-10-02 19:30:56 +00002989
Evan Chenga8e29892007-01-19 07:51:42 +00002990// Alternate cases for PKHTB where identities eliminate some nodes. Note that
2991// a shift amount of 0 is *not legal* here, it is PKHBT instead.
Bob Wilsondc66eda2010-08-16 22:26:55 +00002992def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF0000), (srl GPR:$src2, imm16_31:$sh)),
Bob Wilsonf955f292010-08-17 17:23:19 +00002993 (PKHTB GPR:$src1, GPR:$src2, (asr_shift_imm imm16_31:$sh))>;
Evan Chenga8e29892007-01-19 07:51:42 +00002994def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF0000),
Bob Wilsonf955f292010-08-17 17:23:19 +00002995 (and (srl GPR:$src2, imm1_15:$sh), 0xFFFF)),
2996 (PKHTB GPR:$src1, GPR:$src2, (asr_shift_imm imm1_15:$sh))>;
Rafael Espindolab47e1d02006-10-10 18:55:14 +00002997
Evan Chenga8e29892007-01-19 07:51:42 +00002998//===----------------------------------------------------------------------===//
2999// Comparison Instructions...
3000//
Rafael Espindolab47e1d02006-10-10 18:55:14 +00003001
Jim Grosbach26421962008-10-14 20:36:24 +00003002defm CMP : AI1_cmp_irs<0b1010, "cmp",
Evan Cheng5d42c562010-09-29 00:49:25 +00003003 IIC_iCMPi, IIC_iCMPr, IIC_iCMPsr,
Evan Cheng0ff94f72007-08-07 01:37:15 +00003004 BinOpFrag<(ARMcmp node:$LHS, node:$RHS)>>;
Bill Wendling6165e872010-08-26 18:33:51 +00003005
Jim Grosbach97a884d2010-12-07 20:41:06 +00003006// ARMcmpZ can re-use the above instruction definitions.
3007def : ARMPat<(ARMcmpZ GPR:$src, so_imm:$imm),
3008 (CMPri GPR:$src, so_imm:$imm)>;
3009def : ARMPat<(ARMcmpZ GPR:$src, GPR:$rhs),
3010 (CMPrr GPR:$src, GPR:$rhs)>;
3011def : ARMPat<(ARMcmpZ GPR:$src, so_reg:$rhs),
3012 (CMPrs GPR:$src, so_reg:$rhs)>;
3013
Bill Wendlingc8714bb2010-09-10 10:31:11 +00003014// FIXME: We have to be careful when using the CMN instruction and comparison
3015// with 0. One would expect these two pieces of code should give identical
Bill Wendling6165e872010-08-26 18:33:51 +00003016// results:
3017//
3018// rsbs r1, r1, 0
3019// cmp r0, r1
3020// mov r0, #0
3021// it ls
3022// mov r0, #1
3023//
3024// and:
Jim Grosbacha9a968d2010-10-22 23:48:29 +00003025//
Bill Wendling6165e872010-08-26 18:33:51 +00003026// cmn r0, r1
3027// mov r0, #0
3028// it ls
3029// mov r0, #1
3030//
3031// However, the CMN gives the *opposite* result when r1 is 0. This is because
3032// the carry flag is set in the CMP case but not in the CMN case. In short, the
3033// CMP instruction doesn't perform a truncate of the (logical) NOT of 0 plus the
3034// value of r0 and the carry bit (because the "carry bit" parameter to
3035// AddWithCarry is defined as 1 in this case, the carry flag will always be set
3036// when r0 >= 0). The CMN instruction doesn't perform a NOT of 0 so there is
3037// never a "carry" when this AddWithCarry is performed (because the "carry bit"
3038// parameter to AddWithCarry is defined as 0).
3039//
Bill Wendlingc8714bb2010-09-10 10:31:11 +00003040// When x is 0 and unsigned:
Bill Wendling6165e872010-08-26 18:33:51 +00003041//
3042// x = 0
3043// ~x = 0xFFFF FFFF
3044// ~x + 1 = 0x1 0000 0000
3045// (-x = 0) != (0x1 0000 0000 = ~x + 1)
3046//
Bill Wendlingc8714bb2010-09-10 10:31:11 +00003047// Therefore, we should disable CMN when comparing against zero, until we can
3048// limit when the CMN instruction is used (when we know that the RHS is not 0 or
3049// when it's a comparison which doesn't look at the 'carry' flag).
Bill Wendling6165e872010-08-26 18:33:51 +00003050//
3051// (See the ARM docs for the "AddWithCarry" pseudo-code.)
3052//
3053// This is related to <rdar://problem/7569620>.
3054//
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00003055//defm CMN : AI1_cmp_irs<0b1011, "cmn",
3056// BinOpFrag<(ARMcmp node:$LHS,(ineg node:$RHS))>>;
Rafael Espindolae5bbd6d2006-10-07 14:24:52 +00003057
Evan Chenga8e29892007-01-19 07:51:42 +00003058// Note that TST/TEQ don't set all the same flags that CMP does!
Evan Chengd87293c2008-11-06 08:47:38 +00003059defm TST : AI1_cmp_irs<0b1000, "tst",
Evan Cheng5d42c562010-09-29 00:49:25 +00003060 IIC_iTSTi, IIC_iTSTr, IIC_iTSTsr,
Evan Chengc4af4632010-11-17 20:13:28 +00003061 BinOpFrag<(ARMcmpZ (and_su node:$LHS, node:$RHS), 0)>, 1>;
Evan Chengd87293c2008-11-06 08:47:38 +00003062defm TEQ : AI1_cmp_irs<0b1001, "teq",
Evan Cheng5d42c562010-09-29 00:49:25 +00003063 IIC_iTSTi, IIC_iTSTr, IIC_iTSTsr,
Evan Chengc4af4632010-11-17 20:13:28 +00003064 BinOpFrag<(ARMcmpZ (xor_su node:$LHS, node:$RHS), 0)>, 1>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00003065
David Goodwinc0309b42009-06-29 15:33:01 +00003066defm CMNz : AI1_cmp_irs<0b1011, "cmn",
Evan Cheng5d42c562010-09-29 00:49:25 +00003067 IIC_iCMPi, IIC_iCMPr, IIC_iCMPsr,
David Goodwinc0309b42009-06-29 15:33:01 +00003068 BinOpFrag<(ARMcmpZ node:$LHS,(ineg node:$RHS))>>;
Evan Cheng2c614c52007-06-06 10:17:05 +00003069
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00003070//def : ARMPat<(ARMcmp GPR:$src, so_imm_neg:$imm),
3071// (CMNri GPR:$src, so_imm_neg:$imm)>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00003072
David Goodwinc0309b42009-06-29 15:33:01 +00003073def : ARMPat<(ARMcmpZ GPR:$src, so_imm_neg:$imm),
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00003074 (CMNzri GPR:$src, so_imm_neg:$imm)>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00003075
Evan Cheng218977b2010-07-13 19:27:42 +00003076// Pseudo i64 compares for some floating point compares.
3077let usesCustomInserter = 1, isBranch = 1, isTerminator = 1,
3078 Defs = [CPSR] in {
3079def BCCi64 : PseudoInst<(outs),
Jim Grosbachc5ed0132010-08-17 18:39:16 +00003080 (ins i32imm:$cc, GPR:$lhs1, GPR:$lhs2, GPR:$rhs1, GPR:$rhs2, brtarget:$dst),
Jim Grosbach99594eb2010-11-18 01:38:26 +00003081 IIC_Br,
Evan Cheng218977b2010-07-13 19:27:42 +00003082 [(ARMBcci64 imm:$cc, GPR:$lhs1, GPR:$lhs2, GPR:$rhs1, GPR:$rhs2, bb:$dst)]>;
3083
3084def BCCZi64 : PseudoInst<(outs),
Jim Grosbach99594eb2010-11-18 01:38:26 +00003085 (ins i32imm:$cc, GPR:$lhs1, GPR:$lhs2, brtarget:$dst), IIC_Br,
Evan Cheng218977b2010-07-13 19:27:42 +00003086 [(ARMBcci64 imm:$cc, GPR:$lhs1, GPR:$lhs2, 0, 0, bb:$dst)]>;
3087} // usesCustomInserter
3088
Rafael Espindolae5bbd6d2006-10-07 14:24:52 +00003089
Evan Chenga8e29892007-01-19 07:51:42 +00003090// Conditional moves
Evan Chengc85e8322007-07-05 07:13:32 +00003091// FIXME: should be able to write a pattern for ARMcmov, but can't use
Jim Grosbach64171712010-02-16 21:07:46 +00003092// a two-value operand where a dag node expects two operands. :(
Jim Grosbach3bbdcea2010-10-07 00:42:42 +00003093// FIXME: These should all be pseudo-instructions that get expanded to
3094// the normal MOV instructions. That would fix the dependency on
3095// special casing them in tblgen.
Owen Andersonf523e472010-09-23 23:45:25 +00003096let neverHasSideEffects = 1 in {
Jim Grosbach89c898f2010-10-13 00:50:27 +00003097def MOVCCr : AI1<0b1101, (outs GPR:$Rd), (ins GPR:$false, GPR:$Rm), DPFrm,
3098 IIC_iCMOVr, "mov", "\t$Rd, $Rm",
3099 [/*(set GPR:$Rd, (ARMcmov GPR:$false, GPR:$Rm, imm:$cc, CCR:$ccr))*/]>,
3100 RegConstraint<"$false = $Rd">, UnaryDP {
3101 bits<4> Rd;
3102 bits<4> Rm;
Jim Grosbach89c898f2010-10-13 00:50:27 +00003103 let Inst{25} = 0;
Jim Grosbach27e90082010-10-29 19:28:17 +00003104 let Inst{20} = 0;
Jim Grosbach89c898f2010-10-13 00:50:27 +00003105 let Inst{15-12} = Rd;
Johnny Chen04301522009-11-07 00:54:36 +00003106 let Inst{11-4} = 0b00000000;
Jim Grosbach27e90082010-10-29 19:28:17 +00003107 let Inst{3-0} = Rm;
Bob Wilson8e86b512009-10-14 19:00:24 +00003108}
Rafael Espindola493a7fc2006-10-10 20:38:57 +00003109
Jim Grosbach27e90082010-10-29 19:28:17 +00003110def MOVCCs : AI1<0b1101, (outs GPR:$Rd),
3111 (ins GPR:$false, so_reg:$shift), DPSoRegFrm, IIC_iCMOVsr,
3112 "mov", "\t$Rd, $shift",
3113 [/*(set GPR:$Rd, (ARMcmov GPR:$false, so_reg:$shift, imm:$cc, CCR:$ccr))*/]>,
3114 RegConstraint<"$false = $Rd">, UnaryDP {
3115 bits<4> Rd;
Jim Grosbach27e90082010-10-29 19:28:17 +00003116 bits<12> shift;
Bob Wilson8e86b512009-10-14 19:00:24 +00003117 let Inst{25} = 0;
Jim Grosbach3bbdcea2010-10-07 00:42:42 +00003118 let Inst{20} = 0;
Jim Grosbach79119162010-11-16 18:13:42 +00003119 let Inst{19-16} = 0;
Jim Grosbach27e90082010-10-29 19:28:17 +00003120 let Inst{15-12} = Rd;
3121 let Inst{11-0} = shift;
Jim Grosbach3bbdcea2010-10-07 00:42:42 +00003122}
3123
Evan Chengc4af4632010-11-17 20:13:28 +00003124let isMoveImm = 1 in
Evan Cheng75972122011-01-13 07:58:56 +00003125def MOVCCi16 : AI1<0b1000, (outs GPR:$Rd), (ins GPR:$false, i32imm_hilo16:$imm),
Jim Grosbach27e90082010-10-29 19:28:17 +00003126 DPFrm, IIC_iMOVi,
3127 "movw", "\t$Rd, $imm",
3128 []>,
3129 RegConstraint<"$false = $Rd">, Requires<[IsARM, HasV6T2]>,
3130 UnaryDP {
3131 bits<4> Rd;
3132 bits<16> imm;
Bob Wilson8e86b512009-10-14 19:00:24 +00003133 let Inst{25} = 1;
Jim Grosbach27e90082010-10-29 19:28:17 +00003134 let Inst{20} = 0;
3135 let Inst{19-16} = imm{15-12};
3136 let Inst{15-12} = Rd;
3137 let Inst{11-0} = imm{11-0};
3138}
3139
Evan Chengc4af4632010-11-17 20:13:28 +00003140let isMoveImm = 1 in
Jim Grosbach27e90082010-10-29 19:28:17 +00003141def MOVCCi : AI1<0b1101, (outs GPR:$Rd),
3142 (ins GPR:$false, so_imm:$imm), DPFrm, IIC_iCMOVi,
3143 "mov", "\t$Rd, $imm",
3144 [/*(set GPR:$Rd, (ARMcmov GPR:$false, so_imm:$imm, imm:$cc, CCR:$ccr))*/]>,
3145 RegConstraint<"$false = $Rd">, UnaryDP {
3146 bits<4> Rd;
3147 bits<12> imm;
3148 let Inst{25} = 1;
3149 let Inst{20} = 0;
3150 let Inst{19-16} = 0b0000;
3151 let Inst{15-12} = Rd;
3152 let Inst{11-0} = imm;
Evan Cheng7995ef32009-09-09 01:47:07 +00003153}
Evan Cheng875a6ac2010-11-12 22:42:47 +00003154
Evan Cheng63f35442010-11-13 02:25:14 +00003155// Two instruction predicate mov immediate.
Evan Chengc4af4632010-11-17 20:13:28 +00003156let isMoveImm = 1 in
Evan Cheng63f35442010-11-13 02:25:14 +00003157def MOVCCi32imm : PseudoInst<(outs GPR:$Rd),
3158 (ins GPR:$false, i32imm:$src, pred:$p),
Jim Grosbach99594eb2010-11-18 01:38:26 +00003159 IIC_iCMOVix2, []>, RegConstraint<"$false = $Rd">;
Evan Cheng63f35442010-11-13 02:25:14 +00003160
Evan Chengc4af4632010-11-17 20:13:28 +00003161let isMoveImm = 1 in
Evan Cheng875a6ac2010-11-12 22:42:47 +00003162def MVNCCi : AI1<0b1111, (outs GPR:$Rd),
3163 (ins GPR:$false, so_imm:$imm), DPFrm, IIC_iCMOVi,
3164 "mvn", "\t$Rd, $imm",
3165 [/*(set GPR:$Rd, (ARMcmov GPR:$false, so_imm_not:$imm, imm:$cc, CCR:$ccr))*/]>,
3166 RegConstraint<"$false = $Rd">, UnaryDP {
3167 bits<4> Rd;
3168 bits<12> imm;
3169 let Inst{25} = 1;
3170 let Inst{20} = 0;
3171 let Inst{19-16} = 0b0000;
3172 let Inst{15-12} = Rd;
3173 let Inst{11-0} = imm;
3174}
Owen Andersonf523e472010-09-23 23:45:25 +00003175} // neverHasSideEffects
Rafael Espindolad9ae7782006-10-07 13:46:42 +00003176
Jim Grosbach3728e962009-12-10 00:11:09 +00003177//===----------------------------------------------------------------------===//
3178// Atomic operations intrinsics
3179//
3180
Bob Wilsonf74a4292010-10-30 00:54:37 +00003181def memb_opt : Operand<i32> {
3182 let PrintMethod = "printMemBOption";
Jim Grosbachcbd77d22009-12-10 18:35:32 +00003183}
Jim Grosbach3728e962009-12-10 00:11:09 +00003184
Bob Wilsonf74a4292010-10-30 00:54:37 +00003185// memory barriers protect the atomic sequences
3186let hasSideEffects = 1 in {
3187def DMB : AInoP<(outs), (ins memb_opt:$opt), MiscFrm, NoItinerary,
3188 "dmb", "\t$opt", [(ARMMemBarrier (i32 imm:$opt))]>,
3189 Requires<[IsARM, HasDB]> {
3190 bits<4> opt;
3191 let Inst{31-4} = 0xf57ff05;
3192 let Inst{3-0} = opt;
Jim Grosbachcbd77d22009-12-10 18:35:32 +00003193}
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00003194
Johnny Chen7def14f2010-08-11 23:35:12 +00003195def DMB_MCR : AInoP<(outs), (ins GPR:$zero), MiscFrm, NoItinerary,
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00003196 "mcr", "\tp15, 0, $zero, c7, c10, 5",
Evan Cheng11db0682010-08-11 06:22:01 +00003197 [(ARMMemBarrierMCR GPR:$zero)]>,
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00003198 Requires<[IsARM, HasV6]> {
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00003199 // FIXME: add encoding
3200}
Jim Grosbach3728e962009-12-10 00:11:09 +00003201}
Rafael Espindola4b20fbc2006-10-10 12:56:00 +00003202
Bob Wilsonf74a4292010-10-30 00:54:37 +00003203def DSB : AInoP<(outs), (ins memb_opt:$opt), MiscFrm, NoItinerary,
3204 "dsb", "\t$opt",
3205 [/* For disassembly only; pattern left blank */]>,
3206 Requires<[IsARM, HasDB]> {
3207 bits<4> opt;
3208 let Inst{31-4} = 0xf57ff04;
3209 let Inst{3-0} = opt;
Johnny Chenfd6037d2010-02-18 00:19:08 +00003210}
3211
Johnny Chenfd6037d2010-02-18 00:19:08 +00003212// ISB has only full system option -- for disassembly only
Bob Wilsonf74a4292010-10-30 00:54:37 +00003213def ISB : AInoP<(outs), (ins), MiscFrm, NoItinerary, "isb", "", []>,
3214 Requires<[IsARM, HasDB]> {
Johnny Chen1adc40c2010-08-12 20:46:17 +00003215 let Inst{31-4} = 0xf57ff06;
Johnny Chenfd6037d2010-02-18 00:19:08 +00003216 let Inst{3-0} = 0b1111;
3217}
3218
Jim Grosbach66869102009-12-11 18:52:41 +00003219let usesCustomInserter = 1 in {
Jim Grosbache801dc42009-12-12 01:40:06 +00003220 let Uses = [CPSR] in {
3221 def ATOMIC_LOAD_ADD_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003222 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003223 [(set GPR:$dst, (atomic_load_add_8 GPR:$ptr, GPR:$incr))]>;
3224 def ATOMIC_LOAD_SUB_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003225 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003226 [(set GPR:$dst, (atomic_load_sub_8 GPR:$ptr, GPR:$incr))]>;
3227 def ATOMIC_LOAD_AND_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003228 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003229 [(set GPR:$dst, (atomic_load_and_8 GPR:$ptr, GPR:$incr))]>;
3230 def ATOMIC_LOAD_OR_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003231 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003232 [(set GPR:$dst, (atomic_load_or_8 GPR:$ptr, GPR:$incr))]>;
3233 def ATOMIC_LOAD_XOR_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003234 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003235 [(set GPR:$dst, (atomic_load_xor_8 GPR:$ptr, GPR:$incr))]>;
3236 def ATOMIC_LOAD_NAND_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003237 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003238 [(set GPR:$dst, (atomic_load_nand_8 GPR:$ptr, GPR:$incr))]>;
3239 def ATOMIC_LOAD_ADD_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003240 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003241 [(set GPR:$dst, (atomic_load_add_16 GPR:$ptr, GPR:$incr))]>;
3242 def ATOMIC_LOAD_SUB_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003243 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003244 [(set GPR:$dst, (atomic_load_sub_16 GPR:$ptr, GPR:$incr))]>;
3245 def ATOMIC_LOAD_AND_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003246 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003247 [(set GPR:$dst, (atomic_load_and_16 GPR:$ptr, GPR:$incr))]>;
3248 def ATOMIC_LOAD_OR_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003249 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003250 [(set GPR:$dst, (atomic_load_or_16 GPR:$ptr, GPR:$incr))]>;
3251 def ATOMIC_LOAD_XOR_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003252 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003253 [(set GPR:$dst, (atomic_load_xor_16 GPR:$ptr, GPR:$incr))]>;
3254 def ATOMIC_LOAD_NAND_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003255 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003256 [(set GPR:$dst, (atomic_load_nand_16 GPR:$ptr, GPR:$incr))]>;
3257 def ATOMIC_LOAD_ADD_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003258 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003259 [(set GPR:$dst, (atomic_load_add_32 GPR:$ptr, GPR:$incr))]>;
3260 def ATOMIC_LOAD_SUB_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003261 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003262 [(set GPR:$dst, (atomic_load_sub_32 GPR:$ptr, GPR:$incr))]>;
3263 def ATOMIC_LOAD_AND_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003264 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003265 [(set GPR:$dst, (atomic_load_and_32 GPR:$ptr, GPR:$incr))]>;
3266 def ATOMIC_LOAD_OR_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003267 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003268 [(set GPR:$dst, (atomic_load_or_32 GPR:$ptr, GPR:$incr))]>;
3269 def ATOMIC_LOAD_XOR_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003270 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003271 [(set GPR:$dst, (atomic_load_xor_32 GPR:$ptr, GPR:$incr))]>;
3272 def ATOMIC_LOAD_NAND_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003273 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003274 [(set GPR:$dst, (atomic_load_nand_32 GPR:$ptr, GPR:$incr))]>;
3275
3276 def ATOMIC_SWAP_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003277 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003278 [(set GPR:$dst, (atomic_swap_8 GPR:$ptr, GPR:$new))]>;
3279 def ATOMIC_SWAP_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003280 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003281 [(set GPR:$dst, (atomic_swap_16 GPR:$ptr, GPR:$new))]>;
3282 def ATOMIC_SWAP_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003283 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003284 [(set GPR:$dst, (atomic_swap_32 GPR:$ptr, GPR:$new))]>;
3285
Jim Grosbache801dc42009-12-12 01:40:06 +00003286 def ATOMIC_CMP_SWAP_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003287 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003288 [(set GPR:$dst, (atomic_cmp_swap_8 GPR:$ptr, GPR:$old, GPR:$new))]>;
3289 def ATOMIC_CMP_SWAP_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003290 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003291 [(set GPR:$dst, (atomic_cmp_swap_16 GPR:$ptr, GPR:$old, GPR:$new))]>;
3292 def ATOMIC_CMP_SWAP_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003293 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003294 [(set GPR:$dst, (atomic_cmp_swap_32 GPR:$ptr, GPR:$old, GPR:$new))]>;
3295}
Jim Grosbach5278eb82009-12-11 01:42:04 +00003296}
3297
3298let mayLoad = 1 in {
Jim Grosbach86875a22010-10-29 19:58:57 +00003299def LDREXB : AIldrex<0b10, (outs GPR:$Rt), (ins GPR:$Rn), NoItinerary,
3300 "ldrexb", "\t$Rt, [$Rn]",
Jim Grosbach5278eb82009-12-11 01:42:04 +00003301 []>;
Jim Grosbach86875a22010-10-29 19:58:57 +00003302def LDREXH : AIldrex<0b11, (outs GPR:$Rt), (ins GPR:$Rn), NoItinerary,
3303 "ldrexh", "\t$Rt, [$Rn]",
Jim Grosbach5278eb82009-12-11 01:42:04 +00003304 []>;
Jim Grosbach86875a22010-10-29 19:58:57 +00003305def LDREX : AIldrex<0b00, (outs GPR:$Rt), (ins GPR:$Rn), NoItinerary,
3306 "ldrex", "\t$Rt, [$Rn]",
Jim Grosbach5278eb82009-12-11 01:42:04 +00003307 []>;
Jim Grosbach86875a22010-10-29 19:58:57 +00003308def LDREXD : AIldrex<0b01, (outs GPR:$Rt, GPR:$Rt2), (ins GPR:$Rn),
Jim Grosbachd7d72d62009-12-14 17:02:55 +00003309 NoItinerary,
Jim Grosbach86875a22010-10-29 19:58:57 +00003310 "ldrexd", "\t$Rt, $Rt2, [$Rn]",
Jim Grosbachd7d72d62009-12-14 17:02:55 +00003311 []>;
Jim Grosbach5278eb82009-12-11 01:42:04 +00003312}
3313
Jim Grosbach86875a22010-10-29 19:58:57 +00003314let mayStore = 1, Constraints = "@earlyclobber $Rd" in {
3315def STREXB : AIstrex<0b10, (outs GPR:$Rd), (ins GPR:$src, GPR:$Rn),
Jim Grosbachd7d72d62009-12-14 17:02:55 +00003316 NoItinerary,
Jim Grosbach86875a22010-10-29 19:58:57 +00003317 "strexb", "\t$Rd, $src, [$Rn]",
Jim Grosbach5278eb82009-12-11 01:42:04 +00003318 []>;
Jim Grosbach86875a22010-10-29 19:58:57 +00003319def STREXH : AIstrex<0b11, (outs GPR:$Rd), (ins GPR:$Rt, GPR:$Rn),
Jim Grosbach5278eb82009-12-11 01:42:04 +00003320 NoItinerary,
Jim Grosbach86875a22010-10-29 19:58:57 +00003321 "strexh", "\t$Rd, $Rt, [$Rn]",
Jim Grosbach5278eb82009-12-11 01:42:04 +00003322 []>;
Jim Grosbach86875a22010-10-29 19:58:57 +00003323def STREX : AIstrex<0b00, (outs GPR:$Rd), (ins GPR:$Rt, GPR:$Rn),
Jim Grosbachd7d72d62009-12-14 17:02:55 +00003324 NoItinerary,
Jim Grosbach86875a22010-10-29 19:58:57 +00003325 "strex", "\t$Rd, $Rt, [$Rn]",
Jim Grosbach5278eb82009-12-11 01:42:04 +00003326 []>;
Jim Grosbach86875a22010-10-29 19:58:57 +00003327def STREXD : AIstrex<0b01, (outs GPR:$Rd),
3328 (ins GPR:$Rt, GPR:$Rt2, GPR:$Rn),
Jim Grosbachd7d72d62009-12-14 17:02:55 +00003329 NoItinerary,
Jim Grosbach86875a22010-10-29 19:58:57 +00003330 "strexd", "\t$Rd, $Rt, $Rt2, [$Rn]",
Jim Grosbachd7d72d62009-12-14 17:02:55 +00003331 []>;
Jim Grosbach5278eb82009-12-11 01:42:04 +00003332}
3333
Johnny Chenb9436272010-02-17 22:37:58 +00003334// Clear-Exclusive is for disassembly only.
3335def CLREX : AXI<(outs), (ins), MiscFrm, NoItinerary, "clrex",
3336 [/* For disassembly only; pattern left blank */]>,
3337 Requires<[IsARM, HasV7]> {
Jim Grosbachf32ecc62010-10-29 20:21:36 +00003338 let Inst{31-0} = 0b11110101011111111111000000011111;
Johnny Chenb9436272010-02-17 22:37:58 +00003339}
3340
Johnny Chenb3e1bf52010-02-12 20:48:24 +00003341// SWP/SWPB are deprecated in V6/V7 and for disassembly only.
3342let mayLoad = 1 in {
Jim Grosbachf32ecc62010-10-29 20:21:36 +00003343def SWP : AIswp<0, (outs GPR:$Rt), (ins GPR:$Rt2, GPR:$Rn), "swp",
3344 [/* For disassembly only; pattern left blank */]>;
3345def SWPB : AIswp<1, (outs GPR:$Rt), (ins GPR:$Rt2, GPR:$Rn), "swpb",
3346 [/* For disassembly only; pattern left blank */]>;
Johnny Chenb3e1bf52010-02-12 20:48:24 +00003347}
3348
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00003349//===----------------------------------------------------------------------===//
3350// TLS Instructions
3351//
3352
3353// __aeabi_read_tp preserves the registers r1-r3.
Jason W Kima0871e72010-12-08 23:14:44 +00003354// This is a pseudo inst so that we can get the encoding right,
3355// complete with fixup for the aeabi_read_tp function.
Evan Cheng13ab0202007-07-10 18:08:01 +00003356let isCall = 1,
Evan Cheng1e0eab12010-11-29 22:43:27 +00003357 Defs = [R0, R12, LR, CPSR], Uses = [SP] in {
Jason W Kima0871e72010-12-08 23:14:44 +00003358 def TPsoft : PseudoInst<(outs), (ins), IIC_Br,
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00003359 [(set R0, ARMthread_pointer)]>;
3360}
Rafael Espindolac01c87c2006-10-17 20:33:13 +00003361
Evan Chenga8e29892007-01-19 07:51:42 +00003362//===----------------------------------------------------------------------===//
Jim Grosbach0e0da732009-05-12 23:59:14 +00003363// SJLJ Exception handling intrinsics
Jim Grosbach1add6592009-08-13 15:11:43 +00003364// eh_sjlj_setjmp() is an instruction sequence to store the return
Jim Grosbachf9570122009-05-14 00:46:35 +00003365// address and save #0 in R0 for the non-longjmp case.
Jim Grosbach0e0da732009-05-12 23:59:14 +00003366// Since by its nature we may be coming from some other function to get
3367// here, and we're using the stack frame for the containing function to
3368// save/restore registers, we can't keep anything live in regs across
Jim Grosbachf9570122009-05-14 00:46:35 +00003369// the eh_sjlj_setjmp(), else it will almost certainly have been tromped upon
Jim Grosbach0e0da732009-05-12 23:59:14 +00003370// when we get here from a longjmp(). We force everthing out of registers
Jim Grosbachf9570122009-05-14 00:46:35 +00003371// except for our own input by listing the relevant registers in Defs. By
3372// doing so, we also cause the prologue/epilogue code to actively preserve
3373// all of the callee-saved resgisters, which is exactly what we want.
Jim Grosbacha87ded22010-02-08 23:22:00 +00003374// A constant value is passed in $val, and we use the location as a scratch.
Jim Grosbachf32ecc62010-10-29 20:21:36 +00003375//
3376// These are pseudo-instructions and are lowered to individual MC-insts, so
3377// no encoding information is necessary.
Jim Grosbacha87ded22010-02-08 23:22:00 +00003378let Defs =
Jim Grosbachf35d2162009-08-13 16:59:44 +00003379 [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR, D0,
3380 D1, D2, D3, D4, D5, D6, D7, D8, D9, D10, D11, D12, D13, D14, D15,
Evan Cheng0531d042009-07-29 20:10:36 +00003381 D16, D17, D18, D19, D20, D21, D22, D23, D24, D25, D26, D27, D28, D29, D30,
Jim Grosbach5caeff52010-05-28 17:37:40 +00003382 D31 ], hasSideEffects = 1, isBarrier = 1 in {
Jim Grosbache76473d2010-11-29 23:51:31 +00003383 def Int_eh_sjlj_setjmp : PseudoInst<(outs), (ins GPR:$src, GPR:$val),
3384 NoItinerary,
Bob Wilsonec80e262010-04-09 20:41:18 +00003385 [(set R0, (ARMeh_sjlj_setjmp GPR:$src, GPR:$val))]>,
3386 Requires<[IsARM, HasVFP2]>;
3387}
3388
3389let Defs =
Jim Grosbach5caeff52010-05-28 17:37:40 +00003390 [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR ],
3391 hasSideEffects = 1, isBarrier = 1 in {
Jim Grosbache76473d2010-11-29 23:51:31 +00003392 def Int_eh_sjlj_setjmp_nofp : PseudoInst<(outs), (ins GPR:$src, GPR:$val),
3393 NoItinerary,
Bob Wilsonec80e262010-04-09 20:41:18 +00003394 [(set R0, (ARMeh_sjlj_setjmp GPR:$src, GPR:$val))]>,
3395 Requires<[IsARM, NoVFP]>;
Jim Grosbach0e0da732009-05-12 23:59:14 +00003396}
3397
Jim Grosbach5eb19512010-05-22 01:06:18 +00003398// FIXME: Non-Darwin version(s)
3399let isBarrier = 1, hasSideEffects = 1, isTerminator = 1,
3400 Defs = [ R7, LR, SP ] in {
Jim Grosbache76473d2010-11-29 23:51:31 +00003401def Int_eh_sjlj_longjmp : PseudoInst<(outs), (ins GPR:$src, GPR:$scratch),
3402 NoItinerary,
Jim Grosbach5eb19512010-05-22 01:06:18 +00003403 [(ARMeh_sjlj_longjmp GPR:$src, GPR:$scratch)]>,
3404 Requires<[IsARM, IsDarwin]>;
3405}
3406
Jim Grosbache4ad3872010-10-19 23:27:08 +00003407// eh.sjlj.dispatchsetup pseudo-instruction.
Jim Grosbache317b132010-10-29 20:21:49 +00003408// This pseudo is used for ARM, Thumb1 and Thumb2. Any differences are
Jim Grosbache4ad3872010-10-19 23:27:08 +00003409// handled when the pseudo is expanded (which happens before any passes
3410// that need the instruction size).
3411let isBarrier = 1, hasSideEffects = 1 in
3412def Int_eh_sjlj_dispatchsetup :
Jim Grosbach99594eb2010-11-18 01:38:26 +00003413 PseudoInst<(outs), (ins GPR:$src), NoItinerary,
Jim Grosbache4ad3872010-10-19 23:27:08 +00003414 [(ARMeh_sjlj_dispatchsetup GPR:$src)]>,
3415 Requires<[IsDarwin]>;
3416
Jim Grosbach0e0da732009-05-12 23:59:14 +00003417//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +00003418// Non-Instruction Patterns
3419//
Rafael Espindola5aca9272006-10-07 14:03:39 +00003420
Evan Chenga8e29892007-01-19 07:51:42 +00003421// Large immediate handling.
Rafael Espindola0505be02006-10-16 21:10:32 +00003422
Evan Cheng893d7fe2010-11-12 23:03:38 +00003423// 32-bit immediate using two piece so_imms or movw + movt.
Chris Lattner017d9472009-10-20 00:40:56 +00003424// This is a single pseudo instruction, the benefit is that it can be remat'd
3425// as a single unit instead of having to handle reg inputs.
3426// FIXME: Remove this when we can do generalized remat.
Evan Chengfc8475b2011-01-19 02:16:49 +00003427let isReMaterializable = 1, isMoveImm = 1 in
Jim Grosbach99594eb2010-11-18 01:38:26 +00003428def MOVi32imm : PseudoInst<(outs GPR:$dst), (ins i32imm:$src), IIC_iMOVix2,
Evan Cheng11c11f82010-11-12 23:46:13 +00003429 [(set GPR:$dst, (arm_i32imm:$src))]>,
Evan Cheng893d7fe2010-11-12 23:03:38 +00003430 Requires<[IsARM]>;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00003431
Evan Cheng53519f02011-01-21 18:55:51 +00003432// Pseudo instruction that combines movw + movt + add pc (if PIC).
Evan Cheng9fe20092011-01-20 08:34:58 +00003433// It also makes it possible to rematerialize the instructions.
3434// FIXME: Remove this when we can do generalized remat and when machine licm
3435// can properly the instructions.
3436let isReMaterializable = 1 in {
Evan Cheng53519f02011-01-21 18:55:51 +00003437def MOV_ga_pcrel : PseudoInst<(outs GPR:$dst), (ins i32imm:$addr),
3438 IIC_iMOVix2addpc,
Evan Cheng9fe20092011-01-20 08:34:58 +00003439 [(set GPR:$dst, (ARMWrapperPIC tglobaladdr:$addr))]>,
3440 Requires<[IsARM, UseMovt]>;
3441
Evan Cheng53519f02011-01-21 18:55:51 +00003442def MOV_ga_dyn : PseudoInst<(outs GPR:$dst), (ins i32imm:$addr),
3443 IIC_iMOVix2,
3444 [(set GPR:$dst, (ARMWrapperDYN tglobaladdr:$addr))]>,
3445 Requires<[IsARM, UseMovt]>;
3446
Evan Cheng9fe20092011-01-20 08:34:58 +00003447let AddedComplexity = 10 in
Evan Cheng53519f02011-01-21 18:55:51 +00003448def MOV_ga_pcrel_ldr : PseudoInst<(outs GPR:$dst), (ins i32imm:$addr),
Evan Cheng9fe20092011-01-20 08:34:58 +00003449 IIC_iMOVix2ld,
3450 [(set GPR:$dst, (load (ARMWrapperPIC tglobaladdr:$addr)))]>,
3451 Requires<[IsARM, UseMovt]>;
3452} // isReMaterializable
Evan Cheng5de5d4b2011-01-17 08:03:18 +00003453
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +00003454// ConstantPool, GlobalAddress, and JumpTable
3455def : ARMPat<(ARMWrapper tglobaladdr :$dst), (LEApcrel tglobaladdr :$dst)>,
3456 Requires<[IsARM, DontUseMovt]>;
3457def : ARMPat<(ARMWrapper tconstpool :$dst), (LEApcrel tconstpool :$dst)>;
3458def : ARMPat<(ARMWrapper tglobaladdr :$dst), (MOVi32imm tglobaladdr :$dst)>,
3459 Requires<[IsARM, UseMovt]>;
3460def : ARMPat<(ARMWrapperJT tjumptable:$dst, imm:$id),
3461 (LEApcrelJT tjumptable:$dst, imm:$id)>;
3462
Evan Chenga8e29892007-01-19 07:51:42 +00003463// TODO: add,sub,and, 3-instr forms?
Rafael Espindola0505be02006-10-16 21:10:32 +00003464
Dale Johannesen51e28e62010-06-03 21:09:53 +00003465// Tail calls
Dale Johannesen38d5f042010-06-15 22:24:08 +00003466def : ARMPat<(ARMtcret tcGPR:$dst),
3467 (TCRETURNri tcGPR:$dst)>, Requires<[IsDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00003468
3469def : ARMPat<(ARMtcret (i32 tglobaladdr:$dst)),
3470 (TCRETURNdi texternalsym:$dst)>, Requires<[IsDarwin]>;
3471
3472def : ARMPat<(ARMtcret (i32 texternalsym:$dst)),
3473 (TCRETURNdi texternalsym:$dst)>, Requires<[IsDarwin]>;
3474
Dale Johannesen38d5f042010-06-15 22:24:08 +00003475def : ARMPat<(ARMtcret tcGPR:$dst),
3476 (TCRETURNriND tcGPR:$dst)>, Requires<[IsNotDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00003477
3478def : ARMPat<(ARMtcret (i32 tglobaladdr:$dst)),
3479 (TCRETURNdiND texternalsym:$dst)>, Requires<[IsNotDarwin]>;
3480
3481def : ARMPat<(ARMtcret (i32 texternalsym:$dst)),
3482 (TCRETURNdiND texternalsym:$dst)>, Requires<[IsNotDarwin]>;
Rafael Espindola24357862006-10-19 17:05:03 +00003483
Evan Chenga8e29892007-01-19 07:51:42 +00003484// Direct calls
Bob Wilson54fc1242009-06-22 21:01:46 +00003485def : ARMPat<(ARMcall texternalsym:$func), (BL texternalsym:$func)>,
Evan Cheng20a2a0a2009-07-29 21:26:42 +00003486 Requires<[IsARM, IsNotDarwin]>;
Bob Wilson54fc1242009-06-22 21:01:46 +00003487def : ARMPat<(ARMcall texternalsym:$func), (BLr9 texternalsym:$func)>,
Evan Cheng20a2a0a2009-07-29 21:26:42 +00003488 Requires<[IsARM, IsDarwin]>;
Rafael Espindola9dca7ad2006-11-01 14:13:27 +00003489
Evan Chenga8e29892007-01-19 07:51:42 +00003490// zextload i1 -> zextload i8
Jim Grosbachc1d30212010-10-27 00:19:44 +00003491def : ARMPat<(zextloadi1 addrmode_imm12:$addr), (LDRBi12 addrmode_imm12:$addr)>;
3492def : ARMPat<(zextloadi1 ldst_so_reg:$addr), (LDRBrs ldst_so_reg:$addr)>;
Lauro Ramos Venancioa8f9f4a2006-12-26 19:30:42 +00003493
Evan Chenga8e29892007-01-19 07:51:42 +00003494// extload -> zextload
Jim Grosbachc1d30212010-10-27 00:19:44 +00003495def : ARMPat<(extloadi1 addrmode_imm12:$addr), (LDRBi12 addrmode_imm12:$addr)>;
3496def : ARMPat<(extloadi1 ldst_so_reg:$addr), (LDRBrs ldst_so_reg:$addr)>;
3497def : ARMPat<(extloadi8 addrmode_imm12:$addr), (LDRBi12 addrmode_imm12:$addr)>;
3498def : ARMPat<(extloadi8 ldst_so_reg:$addr), (LDRBrs ldst_so_reg:$addr)>;
3499
Evan Chenga8e29892007-01-19 07:51:42 +00003500def : ARMPat<(extloadi16 addrmode3:$addr), (LDRH addrmode3:$addr)>;
Rafael Espindola9dca7ad2006-11-01 14:13:27 +00003501
Evan Cheng83b5cf02008-11-05 23:22:34 +00003502def : ARMPat<(extloadi8 addrmodepc:$addr), (PICLDRB addrmodepc:$addr)>;
3503def : ARMPat<(extloadi16 addrmodepc:$addr), (PICLDRH addrmodepc:$addr)>;
3504
Evan Cheng34b12d22007-01-19 20:27:35 +00003505// smul* and smla*
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003506def : ARMV5TEPat<(mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
3507 (sra (shl GPR:$b, (i32 16)), (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00003508 (SMULBB GPR:$a, GPR:$b)>;
3509def : ARMV5TEPat<(mul sext_16_node:$a, sext_16_node:$b),
3510 (SMULBB GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003511def : ARMV5TEPat<(mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
3512 (sra GPR:$b, (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00003513 (SMULBT GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003514def : ARMV5TEPat<(mul sext_16_node:$a, (sra GPR:$b, (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00003515 (SMULBT GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003516def : ARMV5TEPat<(mul (sra GPR:$a, (i32 16)),
3517 (sra (shl GPR:$b, (i32 16)), (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00003518 (SMULTB GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003519def : ARMV5TEPat<(mul (sra GPR:$a, (i32 16)), sext_16_node:$b),
Evan Cheng34b12d22007-01-19 20:27:35 +00003520 (SMULTB GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003521def : ARMV5TEPat<(sra (mul GPR:$a, (sra (shl GPR:$b, (i32 16)), (i32 16))),
3522 (i32 16)),
Evan Cheng34b12d22007-01-19 20:27:35 +00003523 (SMULWB GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003524def : ARMV5TEPat<(sra (mul GPR:$a, sext_16_node:$b), (i32 16)),
Evan Cheng34b12d22007-01-19 20:27:35 +00003525 (SMULWB GPR:$a, GPR:$b)>;
3526
3527def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003528 (mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
3529 (sra (shl GPR:$b, (i32 16)), (i32 16)))),
Evan Cheng34b12d22007-01-19 20:27:35 +00003530 (SMLABB GPR:$a, GPR:$b, GPR:$acc)>;
3531def : ARMV5TEPat<(add GPR:$acc,
3532 (mul sext_16_node:$a, sext_16_node:$b)),
3533 (SMLABB GPR:$a, GPR:$b, GPR:$acc)>;
3534def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003535 (mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
3536 (sra GPR:$b, (i32 16)))),
Evan Cheng34b12d22007-01-19 20:27:35 +00003537 (SMLABT GPR:$a, GPR:$b, GPR:$acc)>;
3538def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003539 (mul sext_16_node:$a, (sra GPR:$b, (i32 16)))),
Evan Cheng34b12d22007-01-19 20:27:35 +00003540 (SMLABT GPR:$a, GPR:$b, GPR:$acc)>;
3541def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003542 (mul (sra GPR:$a, (i32 16)),
3543 (sra (shl GPR:$b, (i32 16)), (i32 16)))),
Evan Cheng34b12d22007-01-19 20:27:35 +00003544 (SMLATB GPR:$a, GPR:$b, GPR:$acc)>;
3545def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003546 (mul (sra GPR:$a, (i32 16)), sext_16_node:$b)),
Evan Cheng34b12d22007-01-19 20:27:35 +00003547 (SMLATB GPR:$a, GPR:$b, GPR:$acc)>;
3548def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003549 (sra (mul GPR:$a, (sra (shl GPR:$b, (i32 16)), (i32 16))),
3550 (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00003551 (SMLAWB GPR:$a, GPR:$b, GPR:$acc)>;
3552def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003553 (sra (mul GPR:$a, sext_16_node:$b), (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00003554 (SMLAWB GPR:$a, GPR:$b, GPR:$acc)>;
3555
Evan Chenga8e29892007-01-19 07:51:42 +00003556//===----------------------------------------------------------------------===//
3557// Thumb Support
3558//
3559
3560include "ARMInstrThumb.td"
3561
3562//===----------------------------------------------------------------------===//
Anton Korobeynikov52237112009-06-17 18:13:58 +00003563// Thumb2 Support
3564//
3565
3566include "ARMInstrThumb2.td"
3567
3568//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +00003569// Floating Point Support
3570//
3571
3572include "ARMInstrVFP.td"
Bob Wilson5bafff32009-06-22 23:27:02 +00003573
3574//===----------------------------------------------------------------------===//
3575// Advanced SIMD (NEON) Support
3576//
3577
3578include "ARMInstrNEON.td"
Johnny Chen906d57f2010-02-12 01:44:23 +00003579
3580//===----------------------------------------------------------------------===//
3581// Coprocessor Instructions. For disassembly only.
3582//
3583
Bruno Cardoso Lopesb32f7a52011-01-20 18:06:58 +00003584def CDP : ABI<0b1110, (outs), (ins p_imm:$cop, i32imm:$opc1,
3585 c_imm:$CRd, c_imm:$CRn, c_imm:$CRm, i32imm:$opc2),
3586 NoItinerary, "cdp", "\t$cop, $opc1, $CRd, $CRn, $CRm, $opc2",
3587 [/* For disassembly only; pattern left blank */]> {
3588 bits<4> opc1;
3589 bits<4> CRn;
3590 bits<4> CRd;
3591 bits<4> cop;
3592 bits<3> opc2;
3593 bits<4> CRm;
3594
3595 let Inst{3-0} = CRm;
3596 let Inst{4} = 0;
3597 let Inst{7-5} = opc2;
3598 let Inst{11-8} = cop;
3599 let Inst{15-12} = CRd;
3600 let Inst{19-16} = CRn;
3601 let Inst{23-20} = opc1;
Johnny Chen906d57f2010-02-12 01:44:23 +00003602}
3603
Bruno Cardoso Lopesb32f7a52011-01-20 18:06:58 +00003604def CDP2 : ABXI<0b1110, (outs), (ins p_imm:$cop, i32imm:$opc1,
3605 c_imm:$CRd, c_imm:$CRn, c_imm:$CRm, i32imm:$opc2),
3606 NoItinerary, "cdp2\t$cop, $opc1, $CRd, $CRn, $CRm, $opc2",
Johnny Chen906d57f2010-02-12 01:44:23 +00003607 [/* For disassembly only; pattern left blank */]> {
3608 let Inst{31-28} = 0b1111;
Bruno Cardoso Lopesb32f7a52011-01-20 18:06:58 +00003609 bits<4> opc1;
3610 bits<4> CRn;
3611 bits<4> CRd;
3612 bits<4> cop;
3613 bits<3> opc2;
3614 bits<4> CRm;
3615
3616 let Inst{3-0} = CRm;
3617 let Inst{4} = 0;
3618 let Inst{7-5} = opc2;
3619 let Inst{11-8} = cop;
3620 let Inst{15-12} = CRd;
3621 let Inst{19-16} = CRn;
3622 let Inst{23-20} = opc1;
Johnny Chen906d57f2010-02-12 01:44:23 +00003623}
3624
Johnny Chen64dfb782010-02-16 20:04:27 +00003625class ACI<dag oops, dag iops, string opc, string asm>
3626 : I<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, BrFrm, NoItinerary,
3627 opc, asm, "", [/* For disassembly only; pattern left blank */]> {
3628 let Inst{27-25} = 0b110;
3629}
3630
3631multiclass LdStCop<bits<4> op31_28, bit load, string opc> {
3632
3633 def _OFFSET : ACI<(outs),
3634 (ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr),
3635 opc, "\tp$cop, cr$CRd, $addr"> {
3636 let Inst{31-28} = op31_28;
3637 let Inst{24} = 1; // P = 1
3638 let Inst{21} = 0; // W = 0
3639 let Inst{22} = 0; // D = 0
3640 let Inst{20} = load;
3641 }
3642
3643 def _PRE : ACI<(outs),
3644 (ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr),
3645 opc, "\tp$cop, cr$CRd, $addr!"> {
3646 let Inst{31-28} = op31_28;
3647 let Inst{24} = 1; // P = 1
3648 let Inst{21} = 1; // W = 1
3649 let Inst{22} = 0; // D = 0
3650 let Inst{20} = load;
3651 }
3652
3653 def _POST : ACI<(outs),
3654 (ins nohash_imm:$cop, nohash_imm:$CRd, GPR:$base, am2offset:$offset),
3655 opc, "\tp$cop, cr$CRd, [$base], $offset"> {
3656 let Inst{31-28} = op31_28;
3657 let Inst{24} = 0; // P = 0
3658 let Inst{21} = 1; // W = 1
3659 let Inst{22} = 0; // D = 0
3660 let Inst{20} = load;
3661 }
3662
3663 def _OPTION : ACI<(outs),
3664 (ins nohash_imm:$cop, nohash_imm:$CRd, GPR:$base, i32imm:$option),
3665 opc, "\tp$cop, cr$CRd, [$base], $option"> {
3666 let Inst{31-28} = op31_28;
3667 let Inst{24} = 0; // P = 0
3668 let Inst{23} = 1; // U = 1
3669 let Inst{21} = 0; // W = 0
3670 let Inst{22} = 0; // D = 0
3671 let Inst{20} = load;
3672 }
3673
3674 def L_OFFSET : ACI<(outs),
3675 (ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr),
Johnny Chen2fb10f12010-04-16 19:33:23 +00003676 !strconcat(opc, "l"), "\tp$cop, cr$CRd, $addr"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003677 let Inst{31-28} = op31_28;
3678 let Inst{24} = 1; // P = 1
3679 let Inst{21} = 0; // W = 0
3680 let Inst{22} = 1; // D = 1
3681 let Inst{20} = load;
3682 }
3683
3684 def L_PRE : ACI<(outs),
3685 (ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr),
Johnny Chen2fb10f12010-04-16 19:33:23 +00003686 !strconcat(opc, "l"), "\tp$cop, cr$CRd, $addr!"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003687 let Inst{31-28} = op31_28;
3688 let Inst{24} = 1; // P = 1
3689 let Inst{21} = 1; // W = 1
3690 let Inst{22} = 1; // D = 1
3691 let Inst{20} = load;
3692 }
3693
3694 def L_POST : ACI<(outs),
3695 (ins nohash_imm:$cop, nohash_imm:$CRd, GPR:$base, am2offset:$offset),
Johnny Chen2fb10f12010-04-16 19:33:23 +00003696 !strconcat(opc, "l"), "\tp$cop, cr$CRd, [$base], $offset"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003697 let Inst{31-28} = op31_28;
3698 let Inst{24} = 0; // P = 0
3699 let Inst{21} = 1; // W = 1
3700 let Inst{22} = 1; // D = 1
3701 let Inst{20} = load;
3702 }
3703
3704 def L_OPTION : ACI<(outs),
3705 (ins nohash_imm:$cop, nohash_imm:$CRd, GPR:$base, nohash_imm:$option),
Johnny Chen2fb10f12010-04-16 19:33:23 +00003706 !strconcat(opc, "l"), "\tp$cop, cr$CRd, [$base], $option"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003707 let Inst{31-28} = op31_28;
3708 let Inst{24} = 0; // P = 0
3709 let Inst{23} = 1; // U = 1
3710 let Inst{21} = 0; // W = 0
3711 let Inst{22} = 1; // D = 1
3712 let Inst{20} = load;
3713 }
3714}
3715
3716defm LDC : LdStCop<{?,?,?,?}, 1, "ldc">;
3717defm LDC2 : LdStCop<0b1111, 1, "ldc2">;
3718defm STC : LdStCop<{?,?,?,?}, 0, "stc">;
3719defm STC2 : LdStCop<0b1111, 0, "stc2">;
3720
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003721//===----------------------------------------------------------------------===//
3722// Move between coprocessor and ARM core register -- for disassembly only
3723//
3724
3725class MovRCopro<string opc, bit direction>
3726 : ABI<0b1110, (outs), (ins p_imm:$cop, i32imm:$opc1,
3727 GPR:$Rt, c_imm:$CRn, c_imm:$CRm, i32imm:$opc2),
3728 NoItinerary, opc, "\t$cop, $opc1, $Rt, $CRn, $CRm, $opc2",
3729 [/* For disassembly only; pattern left blank */]> {
3730 let Inst{20} = direction;
Johnny Chen906d57f2010-02-12 01:44:23 +00003731 let Inst{4} = 1;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003732
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003733 bits<4> Rt;
3734 bits<4> cop;
3735 bits<3> opc1;
3736 bits<3> opc2;
3737 bits<4> CRm;
3738 bits<4> CRn;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003739
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003740 let Inst{15-12} = Rt;
3741 let Inst{11-8} = cop;
3742 let Inst{23-21} = opc1;
3743 let Inst{7-5} = opc2;
3744 let Inst{3-0} = CRm;
3745 let Inst{19-16} = CRn;
Johnny Chen906d57f2010-02-12 01:44:23 +00003746}
3747
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003748def MCR : MovRCopro<"mcr", 0 /* from ARM core register to coprocessor */>;
3749def MRC : MovRCopro<"mrc", 1 /* from coprocessor to ARM core register */>;
3750
3751class MovRCopro2<string opc, bit direction>
3752 : ABXI<0b1110, (outs), (ins p_imm:$cop, i32imm:$opc1,
3753 GPR:$Rt, c_imm:$CRn, c_imm:$CRm, i32imm:$opc2),
3754 NoItinerary, !strconcat(opc, "\t$cop, $opc1, $Rt, $CRn, $CRm, $opc2"),
3755 [/* For disassembly only; pattern left blank */]> {
Johnny Chen906d57f2010-02-12 01:44:23 +00003756 let Inst{31-28} = 0b1111;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003757 let Inst{20} = direction;
Johnny Chen906d57f2010-02-12 01:44:23 +00003758 let Inst{4} = 1;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003759
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003760 bits<4> Rt;
3761 bits<4> cop;
3762 bits<3> opc1;
3763 bits<3> opc2;
3764 bits<4> CRm;
3765 bits<4> CRn;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003766
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003767 let Inst{15-12} = Rt;
3768 let Inst{11-8} = cop;
3769 let Inst{23-21} = opc1;
3770 let Inst{7-5} = opc2;
3771 let Inst{3-0} = CRm;
3772 let Inst{19-16} = CRn;
Johnny Chen906d57f2010-02-12 01:44:23 +00003773}
3774
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003775def MCR2 : MovRCopro2<"mcr2", 0 /* from ARM core register to coprocessor */>;
3776def MRC2 : MovRCopro2<"mrc2", 1 /* from coprocessor to ARM core register */>;
3777
3778class MovRRCopro<string opc, bit direction>
3779 : ABI<0b1100, (outs), (ins p_imm:$cop, i32imm:$opc1,
3780 GPR:$Rt, GPR:$Rt2, c_imm:$CRm),
3781 NoItinerary, opc, "\t$cop, $opc1, $Rt, $Rt2, $CRm",
3782 [/* For disassembly only; pattern left blank */]> {
3783 let Inst{23-21} = 0b010;
3784 let Inst{20} = direction;
3785
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003786 bits<4> Rt;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003787 bits<4> Rt2;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003788 bits<4> cop;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003789 bits<4> opc1;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003790 bits<4> CRm;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003791
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003792 let Inst{15-12} = Rt;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003793 let Inst{19-16} = Rt2;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003794 let Inst{11-8} = cop;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003795 let Inst{7-4} = opc1;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003796 let Inst{3-0} = CRm;
Johnny Chen906d57f2010-02-12 01:44:23 +00003797}
3798
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003799def MCRR : MovRRCopro<"mcrr", 0 /* from ARM core register to coprocessor */>;
3800def MRRC : MovRRCopro<"mrrc", 1 /* from coprocessor to ARM core register */>;
3801
3802class MovRRCopro2<string opc, bit direction>
3803 : ABXI<0b1100, (outs), (ins p_imm:$cop, i32imm:$opc1,
3804 GPR:$Rt, GPR:$Rt2, c_imm:$CRm),
3805 NoItinerary, !strconcat(opc, "\t$cop, $opc1, $Rt, $Rt2, $CRm"),
3806 [/* For disassembly only; pattern left blank */]> {
Johnny Chen906d57f2010-02-12 01:44:23 +00003807 let Inst{31-28} = 0b1111;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003808 let Inst{23-21} = 0b010;
3809 let Inst{20} = direction;
Johnny Chen906d57f2010-02-12 01:44:23 +00003810
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003811 bits<4> Rt;
3812 bits<4> Rt2;
3813 bits<4> cop;
Bruno Cardoso Lopes3abd75b2011-01-19 16:56:52 +00003814 bits<4> opc1;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003815 bits<4> CRm;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003816
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003817 let Inst{15-12} = Rt;
3818 let Inst{19-16} = Rt2;
3819 let Inst{11-8} = cop;
Bruno Cardoso Lopes3abd75b2011-01-19 16:56:52 +00003820 let Inst{7-4} = opc1;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003821 let Inst{3-0} = CRm;
Johnny Chen906d57f2010-02-12 01:44:23 +00003822}
3823
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003824def MCRR2 : MovRRCopro2<"mcrr2", 0 /* from ARM core register to coprocessor */>;
3825def MRRC2 : MovRRCopro2<"mrrc2", 1 /* from coprocessor to ARM core register */>;
Johnny Chen906d57f2010-02-12 01:44:23 +00003826
Johnny Chenb98e1602010-02-12 18:55:33 +00003827//===----------------------------------------------------------------------===//
3828// Move between special register and ARM core register -- for disassembly only
3829//
3830
Bruno Cardoso Lopese7255a82011-01-18 21:31:35 +00003831def MRS : ABI<0b0001, (outs GPR:$Rd), (ins), NoItinerary, "mrs", "\t$Rd, cpsr",
Johnny Chenb98e1602010-02-12 18:55:33 +00003832 [/* For disassembly only; pattern left blank */]> {
Bruno Cardoso Lopese7255a82011-01-18 21:31:35 +00003833 bits<4> Rd;
3834 let Inst{23-16} = 0b00001111;
3835 let Inst{15-12} = Rd;
Johnny Chenb98e1602010-02-12 18:55:33 +00003836 let Inst{7-4} = 0b0000;
3837}
3838
Bruno Cardoso Lopese7255a82011-01-18 21:31:35 +00003839def MRSsys : ABI<0b0001, (outs GPR:$Rd), (ins), NoItinerary,"mrs","\t$Rd, spsr",
Johnny Chenb98e1602010-02-12 18:55:33 +00003840 [/* For disassembly only; pattern left blank */]> {
Bruno Cardoso Lopese7255a82011-01-18 21:31:35 +00003841 bits<4> Rd;
3842 let Inst{23-16} = 0b01001111;
3843 let Inst{15-12} = Rd;
Johnny Chenb98e1602010-02-12 18:55:33 +00003844 let Inst{7-4} = 0b0000;
3845}
3846
Johnny Chendd0f3cf2010-03-10 18:59:38 +00003847def MSR : ABI<0b0001, (outs), (ins GPR:$src, msr_mask:$mask), NoItinerary,
3848 "msr", "\tcpsr$mask, $src",
Johnny Chenb98e1602010-02-12 18:55:33 +00003849 [/* For disassembly only; pattern left blank */]> {
3850 let Inst{23-20} = 0b0010;
3851 let Inst{7-4} = 0b0000;
3852}
3853
Johnny Chendd0f3cf2010-03-10 18:59:38 +00003854def MSRi : ABI<0b0011, (outs), (ins so_imm:$a, msr_mask:$mask), NoItinerary,
3855 "msr", "\tcpsr$mask, $a",
Johnny Chen64dfb782010-02-16 20:04:27 +00003856 [/* For disassembly only; pattern left blank */]> {
3857 let Inst{23-20} = 0b0010;
3858 let Inst{7-4} = 0b0000;
3859}
3860
Johnny Chendd0f3cf2010-03-10 18:59:38 +00003861def MSRsys : ABI<0b0001, (outs), (ins GPR:$src, msr_mask:$mask), NoItinerary,
3862 "msr", "\tspsr$mask, $src",
Johnny Chen64dfb782010-02-16 20:04:27 +00003863 [/* For disassembly only; pattern left blank */]> {
3864 let Inst{23-20} = 0b0110;
3865 let Inst{7-4} = 0b0000;
3866}
3867
Johnny Chendd0f3cf2010-03-10 18:59:38 +00003868def MSRsysi : ABI<0b0011, (outs), (ins so_imm:$a, msr_mask:$mask), NoItinerary,
3869 "msr", "\tspsr$mask, $a",
Johnny Chenb98e1602010-02-12 18:55:33 +00003870 [/* For disassembly only; pattern left blank */]> {
3871 let Inst{23-20} = 0b0110;
3872 let Inst{7-4} = 0b0000;
3873}