blob: 62288216912807d082fa94cc1a33e44b290e8eff [file] [log] [blame]
Chris Lattnerbc40e892003-01-13 20:01:16 +00001//===-- LiveVariables.cpp - Live Variable Analysis for Machine Code -------===//
Misha Brukmanedf128a2005-04-21 22:36:52 +00002//
John Criswellb576c942003-10-20 19:43:21 +00003// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Misha Brukmanedf128a2005-04-21 22:36:52 +00007//
John Criswellb576c942003-10-20 19:43:21 +00008//===----------------------------------------------------------------------===//
Misha Brukmanedf128a2005-04-21 22:36:52 +00009//
Chris Lattner5cdfbad2003-05-07 20:08:36 +000010// This file implements the LiveVariable analysis pass. For each machine
11// instruction in the function, this pass calculates the set of registers that
12// are immediately dead after the instruction (i.e., the instruction calculates
13// the value, but it is never used) and the set of registers that are used by
14// the instruction, but are never used after the instruction (i.e., they are
15// killed).
16//
17// This class computes live variables using are sparse implementation based on
18// the machine code SSA form. This class computes live variable information for
19// each virtual and _register allocatable_ physical register in a function. It
20// uses the dominance properties of SSA form to efficiently compute live
21// variables for virtual registers, and assumes that physical registers are only
22// live within a single basic block (allowing it to do a single local analysis
23// to resolve physical register lifetimes in each basic block). If a physical
24// register is not register allocatable, it is not tracked. This is useful for
25// things like the stack pointer and condition codes.
26//
Chris Lattnerbc40e892003-01-13 20:01:16 +000027//===----------------------------------------------------------------------===//
28
29#include "llvm/CodeGen/LiveVariables.h"
30#include "llvm/CodeGen/MachineInstr.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000031#include "llvm/CodeGen/MachineRegisterInfo.h"
Owen Andersonbd3ba462008-08-04 23:54:43 +000032#include "llvm/CodeGen/Passes.h"
Dan Gohman6f0d0242008-02-10 18:45:23 +000033#include "llvm/Target/TargetRegisterInfo.h"
Chris Lattner3501fea2003-01-14 22:00:31 +000034#include "llvm/Target/TargetInstrInfo.h"
Chris Lattnerbc40e892003-01-13 20:01:16 +000035#include "llvm/Target/TargetMachine.h"
Reid Spencer551ccae2004-09-01 22:55:40 +000036#include "llvm/ADT/DepthFirstIterator.h"
Evan Cheng04104072007-06-27 05:23:00 +000037#include "llvm/ADT/SmallPtrSet.h"
Owen Andersonbffdf662008-06-27 07:05:59 +000038#include "llvm/ADT/SmallSet.h"
Reid Spencer551ccae2004-09-01 22:55:40 +000039#include "llvm/ADT/STLExtras.h"
Chris Lattner6fcd8d82004-10-25 18:44:14 +000040#include "llvm/Config/alloca.h"
Chris Lattner657b4d12005-08-24 00:09:33 +000041#include <algorithm>
Chris Lattner49a5aaa2004-01-30 22:08:53 +000042using namespace llvm;
Brian Gaeked0fde302003-11-11 22:41:34 +000043
Devang Patel19974732007-05-03 01:11:54 +000044char LiveVariables::ID = 0;
Chris Lattner5d8925c2006-08-27 22:30:17 +000045static RegisterPass<LiveVariables> X("livevars", "Live Variable Analysis");
Chris Lattnerbc40e892003-01-13 20:01:16 +000046
Owen Andersonbd3ba462008-08-04 23:54:43 +000047
48void LiveVariables::getAnalysisUsage(AnalysisUsage &AU) const {
49 AU.addRequiredID(UnreachableMachineBlockElimID);
50 AU.setPreservesAll();
51}
52
Chris Lattnerdacceef2006-01-04 05:40:30 +000053void LiveVariables::VarInfo::dump() const {
Bill Wendlingbcd24982006-12-07 20:28:15 +000054 cerr << " Alive in blocks: ";
Jeffrey Yasskin493a3d02009-05-26 18:27:15 +000055 for (SparseBitVector<>::iterator I = AliveBlocks.begin(),
56 E = AliveBlocks.end(); I != E; ++I)
57 cerr << *I << ", ";
Bill Wendlingbcd24982006-12-07 20:28:15 +000058 cerr << "\n Killed by:";
Chris Lattnerdacceef2006-01-04 05:40:30 +000059 if (Kills.empty())
Bill Wendlingbcd24982006-12-07 20:28:15 +000060 cerr << " No instructions.\n";
Chris Lattnerdacceef2006-01-04 05:40:30 +000061 else {
62 for (unsigned i = 0, e = Kills.size(); i != e; ++i)
Bill Wendlingbcd24982006-12-07 20:28:15 +000063 cerr << "\n #" << i << ": " << *Kills[i];
64 cerr << "\n";
Chris Lattnerdacceef2006-01-04 05:40:30 +000065 }
66}
67
Bill Wendling90a38682008-02-20 06:10:21 +000068/// getVarInfo - Get (possibly creating) a VarInfo object for the given vreg.
Chris Lattnerfb2cb692003-05-12 14:24:00 +000069LiveVariables::VarInfo &LiveVariables::getVarInfo(unsigned RegIdx) {
Dan Gohman6f0d0242008-02-10 18:45:23 +000070 assert(TargetRegisterInfo::isVirtualRegister(RegIdx) &&
Chris Lattnerfb2cb692003-05-12 14:24:00 +000071 "getVarInfo: not a virtual register!");
Dan Gohman6f0d0242008-02-10 18:45:23 +000072 RegIdx -= TargetRegisterInfo::FirstVirtualRegister;
Chris Lattnerfb2cb692003-05-12 14:24:00 +000073 if (RegIdx >= VirtRegInfo.size()) {
74 if (RegIdx >= 2*VirtRegInfo.size())
75 VirtRegInfo.resize(RegIdx*2);
76 else
77 VirtRegInfo.resize(2*VirtRegInfo.size());
78 }
Jeffrey Yasskin493a3d02009-05-26 18:27:15 +000079 return VirtRegInfo[RegIdx];
Chris Lattnerfb2cb692003-05-12 14:24:00 +000080}
81
Owen Anderson40a627d2008-01-15 22:58:11 +000082void LiveVariables::MarkVirtRegAliveInBlock(VarInfo& VRInfo,
83 MachineBasicBlock *DefBlock,
Evan Cheng56184902007-05-08 19:00:00 +000084 MachineBasicBlock *MBB,
85 std::vector<MachineBasicBlock*> &WorkList) {
Chris Lattner8ba97712004-07-01 04:29:47 +000086 unsigned BBNum = MBB->getNumber();
Owen Anderson7047dd42008-01-15 22:02:46 +000087
Chris Lattnerbc40e892003-01-13 20:01:16 +000088 // Check to see if this basic block is one of the killing blocks. If so,
Bill Wendling90a38682008-02-20 06:10:21 +000089 // remove it.
Chris Lattnerbc40e892003-01-13 20:01:16 +000090 for (unsigned i = 0, e = VRInfo.Kills.size(); i != e; ++i)
Chris Lattner74de8b12004-07-19 07:04:55 +000091 if (VRInfo.Kills[i]->getParent() == MBB) {
Chris Lattnerbc40e892003-01-13 20:01:16 +000092 VRInfo.Kills.erase(VRInfo.Kills.begin()+i); // Erase entry
93 break;
94 }
Owen Anderson7047dd42008-01-15 22:02:46 +000095
Owen Anderson40a627d2008-01-15 22:58:11 +000096 if (MBB == DefBlock) return; // Terminate recursion
Chris Lattnerbc40e892003-01-13 20:01:16 +000097
Jeffrey Yasskin493a3d02009-05-26 18:27:15 +000098 if (VRInfo.AliveBlocks.test(BBNum))
Chris Lattnerbc40e892003-01-13 20:01:16 +000099 return; // We already know the block is live
100
101 // Mark the variable known alive in this bb
Jeffrey Yasskin493a3d02009-05-26 18:27:15 +0000102 VRInfo.AliveBlocks.set(BBNum);
Chris Lattnerbc40e892003-01-13 20:01:16 +0000103
Evan Cheng56184902007-05-08 19:00:00 +0000104 for (MachineBasicBlock::const_pred_reverse_iterator PI = MBB->pred_rbegin(),
105 E = MBB->pred_rend(); PI != E; ++PI)
106 WorkList.push_back(*PI);
Chris Lattnerbc40e892003-01-13 20:01:16 +0000107}
108
Bill Wendling420cdeb2008-02-20 07:36:31 +0000109void LiveVariables::MarkVirtRegAliveInBlock(VarInfo &VRInfo,
Owen Anderson40a627d2008-01-15 22:58:11 +0000110 MachineBasicBlock *DefBlock,
Evan Cheng56184902007-05-08 19:00:00 +0000111 MachineBasicBlock *MBB) {
112 std::vector<MachineBasicBlock*> WorkList;
Owen Anderson40a627d2008-01-15 22:58:11 +0000113 MarkVirtRegAliveInBlock(VRInfo, DefBlock, MBB, WorkList);
Bill Wendling420cdeb2008-02-20 07:36:31 +0000114
Evan Cheng56184902007-05-08 19:00:00 +0000115 while (!WorkList.empty()) {
116 MachineBasicBlock *Pred = WorkList.back();
117 WorkList.pop_back();
Owen Anderson40a627d2008-01-15 22:58:11 +0000118 MarkVirtRegAliveInBlock(VRInfo, DefBlock, Pred, WorkList);
Evan Cheng56184902007-05-08 19:00:00 +0000119 }
120}
121
Owen Anderson7047dd42008-01-15 22:02:46 +0000122void LiveVariables::HandleVirtRegUse(unsigned reg, MachineBasicBlock *MBB,
Misha Brukman09ba9062004-06-24 21:31:16 +0000123 MachineInstr *MI) {
Evan Chengea1d9cd2008-04-02 18:04:08 +0000124 assert(MRI->getVRegDef(reg) && "Register use before def!");
Alkis Evlogimenos2e58a412004-09-01 22:34:52 +0000125
Owen Andersona0185402007-11-08 01:20:48 +0000126 unsigned BBNum = MBB->getNumber();
127
Owen Anderson7047dd42008-01-15 22:02:46 +0000128 VarInfo& VRInfo = getVarInfo(reg);
Evan Cheng38b7ca62007-04-17 20:22:11 +0000129 VRInfo.NumUses++;
Evan Chengc6a24102007-03-17 09:29:54 +0000130
Bill Wendling90a38682008-02-20 06:10:21 +0000131 // Check to see if this basic block is already a kill block.
Chris Lattner74de8b12004-07-19 07:04:55 +0000132 if (!VRInfo.Kills.empty() && VRInfo.Kills.back()->getParent() == MBB) {
Bill Wendling90a38682008-02-20 06:10:21 +0000133 // Yes, this register is killed in this basic block already. Increase the
Chris Lattnerbc40e892003-01-13 20:01:16 +0000134 // live range by updating the kill instruction.
Chris Lattner74de8b12004-07-19 07:04:55 +0000135 VRInfo.Kills.back() = MI;
Chris Lattnerbc40e892003-01-13 20:01:16 +0000136 return;
137 }
138
139#ifndef NDEBUG
140 for (unsigned i = 0, e = VRInfo.Kills.size(); i != e; ++i)
Chris Lattner74de8b12004-07-19 07:04:55 +0000141 assert(VRInfo.Kills[i]->getParent() != MBB && "entry should be at end!");
Chris Lattnerbc40e892003-01-13 20:01:16 +0000142#endif
143
Bill Wendlingebcba612008-06-23 23:41:14 +0000144 // This situation can occur:
145 //
146 // ,------.
147 // | |
148 // | v
149 // | t2 = phi ... t1 ...
150 // | |
151 // | v
152 // | t1 = ...
153 // | ... = ... t1 ...
154 // | |
155 // `------'
156 //
157 // where there is a use in a PHI node that's a predecessor to the defining
158 // block. We don't want to mark all predecessors as having the value "alive"
159 // in this case.
160 if (MBB == MRI->getVRegDef(reg)->getParent()) return;
Chris Lattnerbc40e892003-01-13 20:01:16 +0000161
Bill Wendling90a38682008-02-20 06:10:21 +0000162 // Add a new kill entry for this basic block. If this virtual register is
163 // already marked as alive in this basic block, that means it is alive in at
164 // least one of the successor blocks, it's not a kill.
Jeffrey Yasskin493a3d02009-05-26 18:27:15 +0000165 if (!VRInfo.AliveBlocks.test(BBNum))
Evan Chenge2ee9962007-03-09 09:48:56 +0000166 VRInfo.Kills.push_back(MI);
Chris Lattnerbc40e892003-01-13 20:01:16 +0000167
Bill Wendling420cdeb2008-02-20 07:36:31 +0000168 // Update all dominating blocks to mark them as "known live".
Chris Lattnerf25fb4b2004-05-01 21:24:24 +0000169 for (MachineBasicBlock::const_pred_iterator PI = MBB->pred_begin(),
170 E = MBB->pred_end(); PI != E; ++PI)
Evan Chengea1d9cd2008-04-02 18:04:08 +0000171 MarkVirtRegAliveInBlock(VRInfo, MRI->getVRegDef(reg)->getParent(), *PI);
Chris Lattnerbc40e892003-01-13 20:01:16 +0000172}
173
Dan Gohman3bdf5fe2008-09-21 21:11:41 +0000174void LiveVariables::HandleVirtRegDef(unsigned Reg, MachineInstr *MI) {
175 VarInfo &VRInfo = getVarInfo(Reg);
176
Jeffrey Yasskin493a3d02009-05-26 18:27:15 +0000177 if (VRInfo.AliveBlocks.empty())
Dan Gohman3bdf5fe2008-09-21 21:11:41 +0000178 // If vr is not alive in any block, then defaults to dead.
179 VRInfo.Kills.push_back(MI);
180}
181
Evan Cheng0d4bdde2008-04-16 09:46:40 +0000182/// FindLastPartialDef - Return the last partial def of the specified register.
183/// Also returns the sub-register that's defined.
184MachineInstr *LiveVariables::FindLastPartialDef(unsigned Reg,
185 unsigned &PartDefReg) {
186 unsigned LastDefReg = 0;
187 unsigned LastDefDist = 0;
188 MachineInstr *LastDef = NULL;
189 for (const unsigned *SubRegs = TRI->getSubRegisters(Reg);
190 unsigned SubReg = *SubRegs; ++SubRegs) {
191 MachineInstr *Def = PhysRegDef[SubReg];
192 if (!Def)
193 continue;
194 unsigned Dist = DistanceMap[Def];
195 if (Dist > LastDefDist) {
196 LastDefReg = SubReg;
197 LastDef = Def;
198 LastDefDist = Dist;
199 }
200 }
201 PartDefReg = LastDefReg;
202 return LastDef;
203}
204
Bill Wendling6d794742008-02-20 09:15:16 +0000205/// HandlePhysRegUse - Turn previous partial def's into read/mod/writes. Add
206/// implicit defs to a machine instruction if there was an earlier def of its
207/// super-register.
Chris Lattnerbc40e892003-01-13 20:01:16 +0000208void LiveVariables::HandlePhysRegUse(unsigned Reg, MachineInstr *MI) {
Evan Cheng0d4bdde2008-04-16 09:46:40 +0000209 // If there was a previous use or a "full" def all is well.
210 if (!PhysRegDef[Reg] && !PhysRegUse[Reg]) {
211 // Otherwise, the last sub-register def implicitly defines this register.
212 // e.g.
213 // AH =
214 // AL = ... <imp-def EAX>, <imp-kill AH>
215 // = AH
216 // ...
217 // = EAX
218 // All of the sub-registers must have been defined before the use of Reg!
219 unsigned PartDefReg = 0;
220 MachineInstr *LastPartialDef = FindLastPartialDef(Reg, PartDefReg);
221 // If LastPartialDef is NULL, it must be using a livein register.
222 if (LastPartialDef) {
223 LastPartialDef->addOperand(MachineOperand::CreateReg(Reg, true/*IsDef*/,
224 true/*IsImp*/));
225 PhysRegDef[Reg] = LastPartialDef;
Owen Andersonbbf55832008-08-14 23:41:38 +0000226 SmallSet<unsigned, 8> Processed;
Evan Cheng0d4bdde2008-04-16 09:46:40 +0000227 for (const unsigned *SubRegs = TRI->getSubRegisters(Reg);
228 unsigned SubReg = *SubRegs; ++SubRegs) {
229 if (Processed.count(SubReg))
230 continue;
231 if (SubReg == PartDefReg || TRI->isSubRegister(PartDefReg, SubReg))
232 continue;
233 // This part of Reg was defined before the last partial def. It's killed
234 // here.
235 LastPartialDef->addOperand(MachineOperand::CreateReg(SubReg,
236 false/*IsDef*/,
237 true/*IsImp*/));
238 PhysRegDef[SubReg] = LastPartialDef;
239 for (const unsigned *SS = TRI->getSubRegisters(SubReg); *SS; ++SS)
240 Processed.insert(*SS);
241 }
242 }
Evan Cheng24a3cc42007-04-25 07:30:23 +0000243 }
Bill Wendling90a38682008-02-20 06:10:21 +0000244
Evan Cheng0d4bdde2008-04-16 09:46:40 +0000245 // Remember this use.
246 PhysRegUse[Reg] = MI;
Evan Cheng6130f662008-03-05 00:59:57 +0000247 for (const unsigned *SubRegs = TRI->getSubRegisters(Reg);
Bill Wendling420cdeb2008-02-20 07:36:31 +0000248 unsigned SubReg = *SubRegs; ++SubRegs)
Evan Cheng0d4bdde2008-04-16 09:46:40 +0000249 PhysRegUse[SubReg] = MI;
Evan Cheng4efe7412007-06-26 21:03:35 +0000250}
251
Evan Cheng94202012008-03-19 00:52:20 +0000252/// hasRegisterUseBelow - Return true if the specified register is used after
253/// the current instruction and before it's next definition.
254bool LiveVariables::hasRegisterUseBelow(unsigned Reg,
255 MachineBasicBlock::iterator I,
256 MachineBasicBlock *MBB) {
257 if (I == MBB->end())
258 return false;
Evan Chengea1d9cd2008-04-02 18:04:08 +0000259
260 // First find out if there are any uses / defs below.
261 bool hasDistInfo = true;
262 unsigned CurDist = DistanceMap[I];
263 SmallVector<MachineInstr*, 4> Uses;
264 SmallVector<MachineInstr*, 4> Defs;
265 for (MachineRegisterInfo::reg_iterator RI = MRI->reg_begin(Reg),
266 RE = MRI->reg_end(); RI != RE; ++RI) {
267 MachineOperand &UDO = RI.getOperand();
268 MachineInstr *UDMI = &*RI;
269 if (UDMI->getParent() != MBB)
270 continue;
271 DenseMap<MachineInstr*, unsigned>::iterator DI = DistanceMap.find(UDMI);
272 bool isBelow = false;
273 if (DI == DistanceMap.end()) {
274 // Must be below if it hasn't been assigned a distance yet.
275 isBelow = true;
276 hasDistInfo = false;
277 } else if (DI->second > CurDist)
278 isBelow = true;
279 if (isBelow) {
280 if (UDO.isUse())
281 Uses.push_back(UDMI);
282 if (UDO.isDef())
283 Defs.push_back(UDMI);
Evan Cheng94202012008-03-19 00:52:20 +0000284 }
285 }
Evan Chengea1d9cd2008-04-02 18:04:08 +0000286
287 if (Uses.empty())
288 // No uses below.
289 return false;
290 else if (!Uses.empty() && Defs.empty())
291 // There are uses below but no defs below.
292 return true;
293 // There are both uses and defs below. We need to know which comes first.
294 if (!hasDistInfo) {
295 // Complete DistanceMap for this MBB. This information is computed only
296 // once per MBB.
297 ++I;
298 ++CurDist;
299 for (MachineBasicBlock::iterator E = MBB->end(); I != E; ++I, ++CurDist)
300 DistanceMap.insert(std::make_pair(I, CurDist));
301 }
302
Evan Cheng0d4bdde2008-04-16 09:46:40 +0000303 unsigned EarliestUse = DistanceMap[Uses[0]];
304 for (unsigned i = 1, e = Uses.size(); i != e; ++i) {
Evan Chengea1d9cd2008-04-02 18:04:08 +0000305 unsigned Dist = DistanceMap[Uses[i]];
306 if (Dist < EarliestUse)
307 EarliestUse = Dist;
308 }
309 for (unsigned i = 0, e = Defs.size(); i != e; ++i) {
310 unsigned Dist = DistanceMap[Defs[i]];
311 if (Dist < EarliestUse)
312 // The register is defined before its first use below.
313 return false;
314 }
315 return true;
Evan Cheng94202012008-03-19 00:52:20 +0000316}
317
Evan Chenga894ae12009-01-20 21:25:12 +0000318bool LiveVariables::HandlePhysRegKill(unsigned Reg, MachineInstr *MI) {
Evan Cheng0d4bdde2008-04-16 09:46:40 +0000319 if (!PhysRegUse[Reg] && !PhysRegDef[Reg])
320 return false;
321
322 MachineInstr *LastRefOrPartRef = PhysRegUse[Reg]
323 ? PhysRegUse[Reg] : PhysRegDef[Reg];
324 unsigned LastRefOrPartRefDist = DistanceMap[LastRefOrPartRef];
325 // The whole register is used.
326 // AL =
327 // AH =
328 //
329 // = AX
330 // = AL, AX<imp-use, kill>
331 // AX =
332 //
333 // Or whole register is defined, but not used at all.
334 // AX<dead> =
335 // ...
336 // AX =
337 //
338 // Or whole register is defined, but only partly used.
339 // AX<dead> = AL<imp-def>
340 // = AL<kill>
341 // AX =
Owen Andersonbbf55832008-08-14 23:41:38 +0000342 SmallSet<unsigned, 8> PartUses;
Evan Cheng0d4bdde2008-04-16 09:46:40 +0000343 for (const unsigned *SubRegs = TRI->getSubRegisters(Reg);
344 unsigned SubReg = *SubRegs; ++SubRegs) {
345 if (MachineInstr *Use = PhysRegUse[SubReg]) {
346 PartUses.insert(SubReg);
347 for (const unsigned *SS = TRI->getSubRegisters(SubReg); *SS; ++SS)
348 PartUses.insert(*SS);
349 unsigned Dist = DistanceMap[Use];
350 if (Dist > LastRefOrPartRefDist) {
351 LastRefOrPartRefDist = Dist;
352 LastRefOrPartRef = Use;
Evan Cheng4efe7412007-06-26 21:03:35 +0000353 }
Evan Cheng0d4bdde2008-04-16 09:46:40 +0000354 }
355 }
Evan Chenga894ae12009-01-20 21:25:12 +0000356
357 if (LastRefOrPartRef == PhysRegDef[Reg] && LastRefOrPartRef != MI)
358 // If the last reference is the last def, then it's not used at all.
359 // That is, unless we are currently processing the last reference itself.
Evan Cheng0d4bdde2008-04-16 09:46:40 +0000360 LastRefOrPartRef->addRegisterDead(Reg, TRI, true);
361
362 /* Partial uses. Mark register def dead and add implicit def of
363 sub-registers which are used.
364 FIXME: LiveIntervalAnalysis can't handle this yet!
365 EAX<dead> = op AL<imp-def>
366 That is, EAX def is dead but AL def extends pass it.
367 Enable this after live interval analysis is fixed to improve codegen!
368 else if (!PhysRegUse[Reg]) {
369 PhysRegDef[Reg]->addRegisterDead(Reg, TRI, true);
370 for (const unsigned *SubRegs = TRI->getSubRegisters(Reg);
371 unsigned SubReg = *SubRegs; ++SubRegs) {
372 if (PartUses.count(SubReg)) {
373 PhysRegDef[Reg]->addOperand(MachineOperand::CreateReg(SubReg,
374 true, true));
375 LastRefOrPartRef->addRegisterKilled(SubReg, TRI, true);
376 for (const unsigned *SS = TRI->getSubRegisters(SubReg); *SS; ++SS)
377 PartUses.erase(*SS);
378 }
379 }
380 } */
381 else
382 LastRefOrPartRef->addRegisterKilled(Reg, TRI, true);
383 return true;
384}
385
386void LiveVariables::HandlePhysRegDef(unsigned Reg, MachineInstr *MI) {
387 // What parts of the register are previously defined?
Owen Andersonbffdf662008-06-27 07:05:59 +0000388 SmallSet<unsigned, 32> Live;
Evan Cheng0d4bdde2008-04-16 09:46:40 +0000389 if (PhysRegDef[Reg] || PhysRegUse[Reg]) {
390 Live.insert(Reg);
391 for (const unsigned *SS = TRI->getSubRegisters(Reg); *SS; ++SS)
392 Live.insert(*SS);
393 } else {
394 for (const unsigned *SubRegs = TRI->getSubRegisters(Reg);
395 unsigned SubReg = *SubRegs; ++SubRegs) {
396 // If a register isn't itself defined, but all parts that make up of it
397 // are defined, then consider it also defined.
398 // e.g.
399 // AL =
400 // AH =
401 // = AX
402 if (PhysRegDef[SubReg] || PhysRegUse[SubReg]) {
403 Live.insert(SubReg);
404 for (const unsigned *SS = TRI->getSubRegisters(SubReg); *SS; ++SS)
405 Live.insert(*SS);
406 }
Bill Wendling420cdeb2008-02-20 07:36:31 +0000407 }
Chris Lattnerbc40e892003-01-13 20:01:16 +0000408 }
Alkis Evlogimenos19b64862004-01-13 06:24:30 +0000409
Evan Cheng0d4bdde2008-04-16 09:46:40 +0000410 // Start from the largest piece, find the last time any part of the register
411 // is referenced.
Evan Chenga894ae12009-01-20 21:25:12 +0000412 if (!HandlePhysRegKill(Reg, MI)) {
Evan Cheng0d4bdde2008-04-16 09:46:40 +0000413 // Only some of the sub-registers are used.
414 for (const unsigned *SubRegs = TRI->getSubRegisters(Reg);
415 unsigned SubReg = *SubRegs; ++SubRegs) {
416 if (!Live.count(SubReg))
417 // Skip if this sub-register isn't defined.
418 continue;
Evan Chenga894ae12009-01-20 21:25:12 +0000419 if (HandlePhysRegKill(SubReg, MI)) {
Evan Cheng0d4bdde2008-04-16 09:46:40 +0000420 Live.erase(SubReg);
421 for (const unsigned *SS = TRI->getSubRegisters(SubReg); *SS; ++SS)
422 Live.erase(*SS);
Bill Wendling420cdeb2008-02-20 07:36:31 +0000423 }
Alkis Evlogimenos19b64862004-01-13 06:24:30 +0000424 }
Evan Cheng0d4bdde2008-04-16 09:46:40 +0000425 assert(Live.empty() && "Not all defined registers are killed / dead?");
Evan Cheng24a3cc42007-04-25 07:30:23 +0000426 }
427
Evan Cheng4efe7412007-06-26 21:03:35 +0000428 if (MI) {
Evan Cheng0d4bdde2008-04-16 09:46:40 +0000429 // Does this extend the live range of a super-register?
Owen Andersonbbf55832008-08-14 23:41:38 +0000430 SmallSet<unsigned, 8> Processed;
Evan Cheng6130f662008-03-05 00:59:57 +0000431 for (const unsigned *SuperRegs = TRI->getSuperRegisters(Reg);
Evan Cheng24a3cc42007-04-25 07:30:23 +0000432 unsigned SuperReg = *SuperRegs; ++SuperRegs) {
Evan Cheng0d4bdde2008-04-16 09:46:40 +0000433 if (Processed.count(SuperReg))
434 continue;
435 MachineInstr *LastRef = PhysRegUse[SuperReg]
436 ? PhysRegUse[SuperReg] : PhysRegDef[SuperReg];
437 if (LastRef && LastRef != MI) {
Evan Cheng24a3cc42007-04-25 07:30:23 +0000438 // The larger register is previously defined. Now a smaller part is
Evan Cheng94202012008-03-19 00:52:20 +0000439 // being re-defined. Treat it as read/mod/write if there are uses
440 // below.
Evan Cheng24a3cc42007-04-25 07:30:23 +0000441 // EAX =
442 // AX = EAX<imp-use,kill>, EAX<imp-def>
Evan Cheng94202012008-03-19 00:52:20 +0000443 // ...
444 /// = EAX
Evan Cheng0d4bdde2008-04-16 09:46:40 +0000445 if (hasRegisterUseBelow(SuperReg, MI, MI->getParent())) {
Evan Cheng94202012008-03-19 00:52:20 +0000446 MI->addOperand(MachineOperand::CreateReg(SuperReg, false/*IsDef*/,
Evan Cheng0d4bdde2008-04-16 09:46:40 +0000447 true/*IsImp*/,true/*IsKill*/));
Evan Cheng94202012008-03-19 00:52:20 +0000448 MI->addOperand(MachineOperand::CreateReg(SuperReg, true/*IsDef*/,
449 true/*IsImp*/));
Evan Cheng0d4bdde2008-04-16 09:46:40 +0000450 PhysRegDef[SuperReg] = MI;
451 PhysRegUse[SuperReg] = NULL;
452 Processed.insert(SuperReg);
453 for (const unsigned *SS = TRI->getSubRegisters(SuperReg); *SS; ++SS) {
454 PhysRegDef[*SS] = MI;
455 PhysRegUse[*SS] = NULL;
456 Processed.insert(*SS);
457 }
Evan Cheng94202012008-03-19 00:52:20 +0000458 } else {
Evan Cheng0d4bdde2008-04-16 09:46:40 +0000459 // Otherwise, the super register is killed.
Evan Chenga894ae12009-01-20 21:25:12 +0000460 if (HandlePhysRegKill(SuperReg, MI)) {
Evan Cheng0d4bdde2008-04-16 09:46:40 +0000461 PhysRegDef[SuperReg] = NULL;
462 PhysRegUse[SuperReg] = NULL;
463 for (const unsigned *SS = TRI->getSubRegisters(SuperReg); *SS; ++SS) {
464 PhysRegDef[*SS] = NULL;
465 PhysRegUse[*SS] = NULL;
466 Processed.insert(*SS);
467 }
468 }
Evan Cheng94202012008-03-19 00:52:20 +0000469 }
Evan Cheng24a3cc42007-04-25 07:30:23 +0000470 }
Evan Cheng4efe7412007-06-26 21:03:35 +0000471 }
472
Evan Cheng0d4bdde2008-04-16 09:46:40 +0000473 // Remember this def.
474 PhysRegDef[Reg] = MI;
475 PhysRegUse[Reg] = NULL;
Evan Cheng6130f662008-03-05 00:59:57 +0000476 for (const unsigned *SubRegs = TRI->getSubRegisters(Reg);
Evan Cheng4efe7412007-06-26 21:03:35 +0000477 unsigned SubReg = *SubRegs; ++SubRegs) {
Evan Cheng0d4bdde2008-04-16 09:46:40 +0000478 PhysRegDef[SubReg] = MI;
479 PhysRegUse[SubReg] = NULL;
Evan Cheng4efe7412007-06-26 21:03:35 +0000480 }
Alkis Evlogimenos19b64862004-01-13 06:24:30 +0000481 }
Chris Lattnerbc40e892003-01-13 20:01:16 +0000482}
483
Evan Chengc6a24102007-03-17 09:29:54 +0000484bool LiveVariables::runOnMachineFunction(MachineFunction &mf) {
485 MF = &mf;
Evan Chengea1d9cd2008-04-02 18:04:08 +0000486 MRI = &mf.getRegInfo();
Evan Cheng6130f662008-03-05 00:59:57 +0000487 TRI = MF->getTarget().getRegisterInfo();
Chris Lattner96aef892004-02-09 01:35:21 +0000488
Evan Cheng6130f662008-03-05 00:59:57 +0000489 ReservedRegisters = TRI->getReservedRegs(mf);
Chris Lattner5cdfbad2003-05-07 20:08:36 +0000490
Evan Cheng6130f662008-03-05 00:59:57 +0000491 unsigned NumRegs = TRI->getNumRegs();
Evan Cheng0d4bdde2008-04-16 09:46:40 +0000492 PhysRegDef = new MachineInstr*[NumRegs];
493 PhysRegUse = new MachineInstr*[NumRegs];
Evan Chenge96f5012007-04-25 19:34:00 +0000494 PHIVarInfo = new SmallVector<unsigned, 4>[MF->getNumBlockIDs()];
Evan Cheng0d4bdde2008-04-16 09:46:40 +0000495 std::fill(PhysRegDef, PhysRegDef + NumRegs, (MachineInstr*)0);
496 std::fill(PhysRegUse, PhysRegUse + NumRegs, (MachineInstr*)0);
Chris Lattnerbc40e892003-01-13 20:01:16 +0000497
Bill Wendling6d794742008-02-20 09:15:16 +0000498 /// Get some space for a respectable number of registers.
Chris Lattnerbc40e892003-01-13 20:01:16 +0000499 VirtRegInfo.resize(64);
Chris Lattnerd493b342005-04-09 15:23:25 +0000500
Evan Chengc6a24102007-03-17 09:29:54 +0000501 analyzePHINodes(mf);
Bill Wendlingf7da4e92006-10-03 07:20:20 +0000502
Chris Lattnerbc40e892003-01-13 20:01:16 +0000503 // Calculate live variable information in depth first order on the CFG of the
504 // function. This guarantees that we will see the definition of a virtual
505 // register before its uses due to dominance properties of SSA (except for PHI
506 // nodes, which are treated as a special case).
Evan Chengc6a24102007-03-17 09:29:54 +0000507 MachineBasicBlock *Entry = MF->begin();
Evan Cheng04104072007-06-27 05:23:00 +0000508 SmallPtrSet<MachineBasicBlock*,16> Visited;
Bill Wendling6d794742008-02-20 09:15:16 +0000509
Evan Cheng04104072007-06-27 05:23:00 +0000510 for (df_ext_iterator<MachineBasicBlock*, SmallPtrSet<MachineBasicBlock*,16> >
511 DFI = df_ext_begin(Entry, Visited), E = df_ext_end(Entry, Visited);
512 DFI != E; ++DFI) {
Chris Lattnerf25fb4b2004-05-01 21:24:24 +0000513 MachineBasicBlock *MBB = *DFI;
Chris Lattnerbc40e892003-01-13 20:01:16 +0000514
Evan Chengb371f452007-02-19 21:49:54 +0000515 // Mark live-in registers as live-in.
516 for (MachineBasicBlock::const_livein_iterator II = MBB->livein_begin(),
Evan Cheng0c9f92e2007-02-13 01:30:55 +0000517 EE = MBB->livein_end(); II != EE; ++II) {
Dan Gohman6f0d0242008-02-10 18:45:23 +0000518 assert(TargetRegisterInfo::isPhysicalRegister(*II) &&
Evan Cheng0c9f92e2007-02-13 01:30:55 +0000519 "Cannot have a live-in virtual register!");
520 HandlePhysRegDef(*II, 0);
521 }
522
Chris Lattnerbc40e892003-01-13 20:01:16 +0000523 // Loop over all of the instructions, processing them.
Evan Chengea1d9cd2008-04-02 18:04:08 +0000524 DistanceMap.clear();
525 unsigned Dist = 0;
Chris Lattnerbc40e892003-01-13 20:01:16 +0000526 for (MachineBasicBlock::iterator I = MBB->begin(), E = MBB->end();
Misha Brukman09ba9062004-06-24 21:31:16 +0000527 I != E; ++I) {
Alkis Evlogimenosc0b9dc52004-02-12 02:27:10 +0000528 MachineInstr *MI = I;
Evan Chengea1d9cd2008-04-02 18:04:08 +0000529 DistanceMap.insert(std::make_pair(MI, Dist++));
Chris Lattnerbc40e892003-01-13 20:01:16 +0000530
531 // Process all of the operands of the instruction...
532 unsigned NumOperandsToProcess = MI->getNumOperands();
533
534 // Unless it is a PHI node. In this case, ONLY process the DEF, not any
535 // of the uses. They will be handled in other basic blocks.
Misha Brukmanedf128a2005-04-21 22:36:52 +0000536 if (MI->getOpcode() == TargetInstrInfo::PHI)
Misha Brukman09ba9062004-06-24 21:31:16 +0000537 NumOperandsToProcess = 1;
Chris Lattnerbc40e892003-01-13 20:01:16 +0000538
Evan Cheng0d4bdde2008-04-16 09:46:40 +0000539 SmallVector<unsigned, 4> UseRegs;
540 SmallVector<unsigned, 4> DefRegs;
Chris Lattnerbc40e892003-01-13 20:01:16 +0000541 for (unsigned i = 0; i != NumOperandsToProcess; ++i) {
Bill Wendling90a38682008-02-20 06:10:21 +0000542 const MachineOperand &MO = MI->getOperand(i);
Evan Chenga894ae12009-01-20 21:25:12 +0000543 if (!MO.isReg() || MO.getReg() == 0)
544 continue;
545 unsigned MOReg = MO.getReg();
546 if (MO.isUse())
547 UseRegs.push_back(MOReg);
548 if (MO.isDef())
549 DefRegs.push_back(MOReg);
Chris Lattnerbc40e892003-01-13 20:01:16 +0000550 }
551
Evan Cheng0d4bdde2008-04-16 09:46:40 +0000552 // Process all uses.
553 for (unsigned i = 0, e = UseRegs.size(); i != e; ++i) {
554 unsigned MOReg = UseRegs[i];
555 if (TargetRegisterInfo::isVirtualRegister(MOReg))
556 HandleVirtRegUse(MOReg, MBB, MI);
Dan Gohman3bdf5fe2008-09-21 21:11:41 +0000557 else if (!ReservedRegisters[MOReg])
Evan Cheng0d4bdde2008-04-16 09:46:40 +0000558 HandlePhysRegUse(MOReg, MI);
559 }
560
Bill Wendling6d794742008-02-20 09:15:16 +0000561 // Process all defs.
Evan Cheng0d4bdde2008-04-16 09:46:40 +0000562 for (unsigned i = 0, e = DefRegs.size(); i != e; ++i) {
563 unsigned MOReg = DefRegs[i];
Dan Gohman3bdf5fe2008-09-21 21:11:41 +0000564 if (TargetRegisterInfo::isVirtualRegister(MOReg))
565 HandleVirtRegDef(MOReg, MI);
566 else if (!ReservedRegisters[MOReg])
Evan Cheng0d4bdde2008-04-16 09:46:40 +0000567 HandlePhysRegDef(MOReg, MI);
Chris Lattnerbc40e892003-01-13 20:01:16 +0000568 }
569 }
570
571 // Handle any virtual assignments from PHI nodes which might be at the
572 // bottom of this basic block. We check all of our successor blocks to see
573 // if they have PHI nodes, and if so, we simulate an assignment at the end
574 // of the current block.
Evan Chenge96f5012007-04-25 19:34:00 +0000575 if (!PHIVarInfo[MBB->getNumber()].empty()) {
576 SmallVector<unsigned, 4>& VarInfoVec = PHIVarInfo[MBB->getNumber()];
Misha Brukmanedf128a2005-04-21 22:36:52 +0000577
Evan Chenge96f5012007-04-25 19:34:00 +0000578 for (SmallVector<unsigned, 4>::iterator I = VarInfoVec.begin(),
Bill Wendling420cdeb2008-02-20 07:36:31 +0000579 E = VarInfoVec.end(); I != E; ++I)
580 // Mark it alive only in the block we are representing.
Evan Chengea1d9cd2008-04-02 18:04:08 +0000581 MarkVirtRegAliveInBlock(getVarInfo(*I),MRI->getVRegDef(*I)->getParent(),
Owen Anderson40a627d2008-01-15 22:58:11 +0000582 MBB);
Chris Lattnerbc40e892003-01-13 20:01:16 +0000583 }
Misha Brukmanedf128a2005-04-21 22:36:52 +0000584
Bill Wendling6d794742008-02-20 09:15:16 +0000585 // Finally, if the last instruction in the block is a return, make sure to
586 // mark it as using all of the live-out values in the function.
Chris Lattner749c6f62008-01-07 07:27:27 +0000587 if (!MBB->empty() && MBB->back().getDesc().isReturn()) {
Chris Lattnerd493b342005-04-09 15:23:25 +0000588 MachineInstr *Ret = &MBB->back();
Bill Wendling420cdeb2008-02-20 07:36:31 +0000589
Chris Lattner84bc5422007-12-31 04:13:23 +0000590 for (MachineRegisterInfo::liveout_iterator
591 I = MF->getRegInfo().liveout_begin(),
592 E = MF->getRegInfo().liveout_end(); I != E; ++I) {
Dan Gohman6f0d0242008-02-10 18:45:23 +0000593 assert(TargetRegisterInfo::isPhysicalRegister(*I) &&
Dan Gohman48b0b882008-06-25 22:14:43 +0000594 "Cannot have a live-out virtual register!");
Chris Lattnerd493b342005-04-09 15:23:25 +0000595 HandlePhysRegUse(*I, Ret);
Bill Wendling420cdeb2008-02-20 07:36:31 +0000596
Evan Chenga6c4c1e2006-11-15 20:51:59 +0000597 // Add live-out registers as implicit uses.
Evan Cheng6130f662008-03-05 00:59:57 +0000598 if (!Ret->readsRegister(*I))
Chris Lattner8019f412007-12-30 00:41:17 +0000599 Ret->addOperand(MachineOperand::CreateReg(*I, false, true));
Chris Lattnerd493b342005-04-09 15:23:25 +0000600 }
601 }
602
Evan Cheng0d4bdde2008-04-16 09:46:40 +0000603 // Loop over PhysRegDef / PhysRegUse, killing any registers that are
604 // available at the end of the basic block.
Evan Chenge96f5012007-04-25 19:34:00 +0000605 for (unsigned i = 0; i != NumRegs; ++i)
Evan Cheng0d4bdde2008-04-16 09:46:40 +0000606 if (PhysRegDef[i] || PhysRegUse[i])
Misha Brukman09ba9062004-06-24 21:31:16 +0000607 HandlePhysRegDef(i, 0);
Evan Cheng24a3cc42007-04-25 07:30:23 +0000608
Evan Cheng0d4bdde2008-04-16 09:46:40 +0000609 std::fill(PhysRegDef, PhysRegDef + NumRegs, (MachineInstr*)0);
610 std::fill(PhysRegUse, PhysRegUse + NumRegs, (MachineInstr*)0);
Chris Lattnerbc40e892003-01-13 20:01:16 +0000611 }
612
Evan Chenga6c4c1e2006-11-15 20:51:59 +0000613 // Convert and transfer the dead / killed information we have gathered into
614 // VirtRegInfo onto MI's.
Evan Chengf0e3bb12007-03-09 06:02:17 +0000615 for (unsigned i = 0, e1 = VirtRegInfo.size(); i != e1; ++i)
Bill Wendling420cdeb2008-02-20 07:36:31 +0000616 for (unsigned j = 0, e2 = VirtRegInfo[i].Kills.size(); j != e2; ++j)
617 if (VirtRegInfo[i].Kills[j] ==
Evan Chengea1d9cd2008-04-02 18:04:08 +0000618 MRI->getVRegDef(i + TargetRegisterInfo::FirstVirtualRegister))
Bill Wendling420cdeb2008-02-20 07:36:31 +0000619 VirtRegInfo[i]
620 .Kills[j]->addRegisterDead(i +
621 TargetRegisterInfo::FirstVirtualRegister,
Evan Cheng6130f662008-03-05 00:59:57 +0000622 TRI);
Chris Lattnerbc40e892003-01-13 20:01:16 +0000623 else
Bill Wendling420cdeb2008-02-20 07:36:31 +0000624 VirtRegInfo[i]
625 .Kills[j]->addRegisterKilled(i +
626 TargetRegisterInfo::FirstVirtualRegister,
Evan Cheng6130f662008-03-05 00:59:57 +0000627 TRI);
Chris Lattnera5287a62004-07-01 04:24:29 +0000628
Chris Lattner9fb6cf12004-07-09 16:44:37 +0000629 // Check to make sure there are no unreachable blocks in the MC CFG for the
630 // function. If so, it is due to a bug in the instruction selector or some
631 // other part of the code generator if this happens.
632#ifndef NDEBUG
Evan Chengc6a24102007-03-17 09:29:54 +0000633 for(MachineFunction::iterator i = MF->begin(), e = MF->end(); i != e; ++i)
Chris Lattner9fb6cf12004-07-09 16:44:37 +0000634 assert(Visited.count(&*i) != 0 && "unreachable basic block found");
635#endif
636
Evan Cheng0d4bdde2008-04-16 09:46:40 +0000637 delete[] PhysRegDef;
638 delete[] PhysRegUse;
Evan Chenge96f5012007-04-25 19:34:00 +0000639 delete[] PHIVarInfo;
640
Chris Lattnerbc40e892003-01-13 20:01:16 +0000641 return false;
642}
Chris Lattner5ed001b2004-02-19 18:28:02 +0000643
Evan Chengbe04dc12008-07-03 00:07:19 +0000644/// replaceKillInstruction - Update register kill info by replacing a kill
645/// instruction with a new one.
646void LiveVariables::replaceKillInstruction(unsigned Reg, MachineInstr *OldMI,
647 MachineInstr *NewMI) {
648 VarInfo &VI = getVarInfo(Reg);
Evan Cheng5b9f60b2008-07-03 00:28:27 +0000649 std::replace(VI.Kills.begin(), VI.Kills.end(), OldMI, NewMI);
Evan Chengbe04dc12008-07-03 00:07:19 +0000650}
651
Chris Lattner7a3abdc2006-09-03 00:05:09 +0000652/// removeVirtualRegistersKilled - Remove all killed info for the specified
653/// instruction.
654void LiveVariables::removeVirtualRegistersKilled(MachineInstr *MI) {
Evan Chenga6c4c1e2006-11-15 20:51:59 +0000655 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
656 MachineOperand &MO = MI->getOperand(i);
Dan Gohmand735b802008-10-03 15:45:36 +0000657 if (MO.isReg() && MO.isKill()) {
Chris Lattnerf7382302007-12-30 21:56:09 +0000658 MO.setIsKill(false);
Evan Chenga6c4c1e2006-11-15 20:51:59 +0000659 unsigned Reg = MO.getReg();
Dan Gohman6f0d0242008-02-10 18:45:23 +0000660 if (TargetRegisterInfo::isVirtualRegister(Reg)) {
Evan Chenga6c4c1e2006-11-15 20:51:59 +0000661 bool removed = getVarInfo(Reg).removeKill(MI);
662 assert(removed && "kill not in register's VarInfo?");
Devang Patel59500c82008-11-21 20:00:59 +0000663 removed = true;
Evan Chenga6c4c1e2006-11-15 20:51:59 +0000664 }
Chris Lattner7a3abdc2006-09-03 00:05:09 +0000665 }
666 }
Chris Lattner7a3abdc2006-09-03 00:05:09 +0000667}
668
Bill Wendlingf7da4e92006-10-03 07:20:20 +0000669/// analyzePHINodes - Gather information about the PHI nodes in here. In
Bill Wendling6d794742008-02-20 09:15:16 +0000670/// particular, we want to map the variable information of a virtual register
671/// which is used in a PHI node. We map that to the BB the vreg is coming from.
Bill Wendlingf7da4e92006-10-03 07:20:20 +0000672///
673void LiveVariables::analyzePHINodes(const MachineFunction& Fn) {
674 for (MachineFunction::const_iterator I = Fn.begin(), E = Fn.end();
675 I != E; ++I)
676 for (MachineBasicBlock::const_iterator BBI = I->begin(), BBE = I->end();
677 BBI != BBE && BBI->getOpcode() == TargetInstrInfo::PHI; ++BBI)
678 for (unsigned i = 1, e = BBI->getNumOperands(); i != e; i += 2)
Bill Wendling90a38682008-02-20 06:10:21 +0000679 PHIVarInfo[BBI->getOperand(i + 1).getMBB()->getNumber()]
680 .push_back(BBI->getOperand(i).getReg());
Bill Wendlingf7da4e92006-10-03 07:20:20 +0000681}