blob: 5dfd5c3fb211942abc5dfc4ace247e91333444c2 [file] [log] [blame]
Dan Gohman94b8d7e2008-09-03 16:01:59 +00001//===---- ScheduleDAGEmit.cpp - Emit routines for the ScheduleDAG class ---===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This implements the Emit routines for the ScheduleDAG class, which creates
11// MachineInstrs according to the computed schedule.
12//
13//===----------------------------------------------------------------------===//
14
15#define DEBUG_TYPE "pre-RA-sched"
Dan Gohman84fbac52009-02-06 17:22:58 +000016#include "ScheduleDAGSDNodes.h"
Dan Gohman94b8d7e2008-09-03 16:01:59 +000017#include "llvm/CodeGen/MachineConstantPool.h"
18#include "llvm/CodeGen/MachineFunction.h"
19#include "llvm/CodeGen/MachineInstrBuilder.h"
20#include "llvm/CodeGen/MachineRegisterInfo.h"
21#include "llvm/Target/TargetData.h"
22#include "llvm/Target/TargetMachine.h"
23#include "llvm/Target/TargetInstrInfo.h"
24#include "llvm/Target/TargetLowering.h"
25#include "llvm/ADT/Statistic.h"
26#include "llvm/Support/CommandLine.h"
27#include "llvm/Support/Debug.h"
28#include "llvm/Support/MathExtras.h"
29using namespace llvm;
30
Dan Gohman94b8d7e2008-09-03 16:01:59 +000031/// getInstrOperandRegClass - Return register class of the operand of an
32/// instruction of the specified TargetInstrDesc.
33static const TargetRegisterClass*
34getInstrOperandRegClass(const TargetRegisterInfo *TRI,
Evan Cheng770bcc72009-02-06 17:43:24 +000035 const TargetInstrDesc &II, unsigned Op) {
Dan Gohman94b8d7e2008-09-03 16:01:59 +000036 if (Op >= II.getNumOperands()) {
37 assert(II.isVariadic() && "Invalid operand # of instruction");
38 return NULL;
39 }
40 if (II.OpInfo[Op].isLookupPtrRegClass())
Evan Cheng770bcc72009-02-06 17:43:24 +000041 return TRI->getPointerRegClass();
Dan Gohman94b8d7e2008-09-03 16:01:59 +000042 return TRI->getRegClass(II.OpInfo[Op].RegClass);
43}
44
45/// EmitCopyFromReg - Generate machine code for an CopyFromReg node or an
46/// implicit physical register output.
Dan Gohman343f0c02008-11-19 23:18:57 +000047void ScheduleDAGSDNodes::EmitCopyFromReg(SDNode *Node, unsigned ResNo,
Evan Chenge57187c2009-01-16 20:57:18 +000048 bool IsClone, bool IsCloned,
49 unsigned SrcReg,
Dan Gohman343f0c02008-11-19 23:18:57 +000050 DenseMap<SDValue, unsigned> &VRBaseMap) {
Dan Gohman94b8d7e2008-09-03 16:01:59 +000051 unsigned VRBase = 0;
52 if (TargetRegisterInfo::isVirtualRegister(SrcReg)) {
53 // Just use the input register directly!
54 SDValue Op(Node, ResNo);
55 if (IsClone)
56 VRBaseMap.erase(Op);
57 bool isNew = VRBaseMap.insert(std::make_pair(Op, SrcReg)).second;
58 isNew = isNew; // Silence compiler warning.
59 assert(isNew && "Node emitted out of order - early");
60 return;
61 }
62
63 // If the node is only used by a CopyToReg and the dest reg is a vreg, use
64 // the CopyToReg'd destination register instead of creating a new vreg.
65 bool MatchReg = true;
Evan Cheng1cd33272008-09-16 23:12:11 +000066 const TargetRegisterClass *UseRC = NULL;
Evan Chenge57187c2009-01-16 20:57:18 +000067 if (!IsClone && !IsCloned)
68 for (SDNode::use_iterator UI = Node->use_begin(), E = Node->use_end();
69 UI != E; ++UI) {
70 SDNode *User = *UI;
71 bool Match = true;
72 if (User->getOpcode() == ISD::CopyToReg &&
73 User->getOperand(2).getNode() == Node &&
74 User->getOperand(2).getResNo() == ResNo) {
75 unsigned DestReg = cast<RegisterSDNode>(User->getOperand(1))->getReg();
76 if (TargetRegisterInfo::isVirtualRegister(DestReg)) {
77 VRBase = DestReg;
78 Match = false;
79 } else if (DestReg != SrcReg)
80 Match = false;
81 } else {
82 for (unsigned i = 0, e = User->getNumOperands(); i != e; ++i) {
83 SDValue Op = User->getOperand(i);
84 if (Op.getNode() != Node || Op.getResNo() != ResNo)
85 continue;
86 MVT VT = Node->getValueType(Op.getResNo());
87 if (VT == MVT::Other || VT == MVT::Flag)
88 continue;
89 Match = false;
90 if (User->isMachineOpcode()) {
91 const TargetInstrDesc &II = TII->get(User->getMachineOpcode());
92 const TargetRegisterClass *RC =
Evan Cheng770bcc72009-02-06 17:43:24 +000093 getInstrOperandRegClass(TRI, II, i+II.getNumDefs());
Evan Chenge57187c2009-01-16 20:57:18 +000094 if (!UseRC)
95 UseRC = RC;
96 else if (RC)
97 assert(UseRC == RC &&
98 "Multiple uses expecting different register classes!");
99 }
Evan Cheng1cd33272008-09-16 23:12:11 +0000100 }
Dan Gohman94b8d7e2008-09-03 16:01:59 +0000101 }
Evan Chenge57187c2009-01-16 20:57:18 +0000102 MatchReg &= Match;
103 if (VRBase)
104 break;
Dan Gohman94b8d7e2008-09-03 16:01:59 +0000105 }
Dan Gohman94b8d7e2008-09-03 16:01:59 +0000106
Evan Cheng1cd33272008-09-16 23:12:11 +0000107 MVT VT = Node->getValueType(ResNo);
Dan Gohman94b8d7e2008-09-03 16:01:59 +0000108 const TargetRegisterClass *SrcRC = 0, *DstRC = 0;
Evan Cheng1cd33272008-09-16 23:12:11 +0000109 SrcRC = TRI->getPhysicalRegisterRegClass(SrcReg, VT);
Dan Gohman94b8d7e2008-09-03 16:01:59 +0000110
111 // Figure out the register class to create for the destreg.
112 if (VRBase) {
113 DstRC = MRI.getRegClass(VRBase);
Evan Cheng1cd33272008-09-16 23:12:11 +0000114 } else if (UseRC) {
115 assert(UseRC->hasType(VT) && "Incompatible phys register def and uses!");
116 DstRC = UseRC;
Dan Gohman94b8d7e2008-09-03 16:01:59 +0000117 } else {
Evan Cheng1cd33272008-09-16 23:12:11 +0000118 DstRC = TLI->getRegClassFor(VT);
Dan Gohman94b8d7e2008-09-03 16:01:59 +0000119 }
120
121 // If all uses are reading from the src physical register and copying the
122 // register is either impossible or very expensive, then don't create a copy.
123 if (MatchReg && SrcRC->getCopyCost() < 0) {
124 VRBase = SrcReg;
125 } else {
126 // Create the reg, emit the copy.
127 VRBase = MRI.createVirtualRegister(DstRC);
Dan Gohman47ac0f02009-02-11 04:27:20 +0000128 bool Emitted = TII->copyRegToReg(*BB, InsertPos, VRBase, SrcReg,
129 DstRC, SrcRC);
Evan Cheng4ded02f2009-02-09 22:47:36 +0000130 if (!Emitted) {
131 cerr << "Unable to issue a copy instruction!\n";
132 abort();
133 }
Dan Gohman94b8d7e2008-09-03 16:01:59 +0000134 }
135
136 SDValue Op(Node, ResNo);
137 if (IsClone)
138 VRBaseMap.erase(Op);
139 bool isNew = VRBaseMap.insert(std::make_pair(Op, VRBase)).second;
140 isNew = isNew; // Silence compiler warning.
141 assert(isNew && "Node emitted out of order - early");
142}
143
144/// getDstOfCopyToRegUse - If the only use of the specified result number of
145/// node is a CopyToReg, return its destination register. Return 0 otherwise.
Dan Gohman343f0c02008-11-19 23:18:57 +0000146unsigned ScheduleDAGSDNodes::getDstOfOnlyCopyToRegUse(SDNode *Node,
147 unsigned ResNo) const {
Dan Gohman94b8d7e2008-09-03 16:01:59 +0000148 if (!Node->hasOneUse())
149 return 0;
150
151 SDNode *User = *Node->use_begin();
152 if (User->getOpcode() == ISD::CopyToReg &&
153 User->getOperand(2).getNode() == Node &&
154 User->getOperand(2).getResNo() == ResNo) {
155 unsigned Reg = cast<RegisterSDNode>(User->getOperand(1))->getReg();
156 if (TargetRegisterInfo::isVirtualRegister(Reg))
157 return Reg;
158 }
159 return 0;
160}
161
Dan Gohman343f0c02008-11-19 23:18:57 +0000162void ScheduleDAGSDNodes::CreateVirtualRegisters(SDNode *Node, MachineInstr *MI,
Evan Chenge57187c2009-01-16 20:57:18 +0000163 const TargetInstrDesc &II,
164 bool IsClone, bool IsCloned,
Evan Cheng5c3c5a42009-01-09 22:44:02 +0000165 DenseMap<SDValue, unsigned> &VRBaseMap) {
Dan Gohman94b8d7e2008-09-03 16:01:59 +0000166 assert(Node->getMachineOpcode() != TargetInstrInfo::IMPLICIT_DEF &&
167 "IMPLICIT_DEF should have been handled as a special case elsewhere!");
168
169 for (unsigned i = 0; i < II.getNumDefs(); ++i) {
170 // If the specific node value is only used by a CopyToReg and the dest reg
171 // is a vreg, use the CopyToReg'd destination register instead of creating
172 // a new vreg.
173 unsigned VRBase = 0;
Evan Chenge57187c2009-01-16 20:57:18 +0000174
175 if (!IsClone && !IsCloned)
176 for (SDNode::use_iterator UI = Node->use_begin(), E = Node->use_end();
177 UI != E; ++UI) {
178 SDNode *User = *UI;
179 if (User->getOpcode() == ISD::CopyToReg &&
180 User->getOperand(2).getNode() == Node &&
181 User->getOperand(2).getResNo() == i) {
182 unsigned Reg = cast<RegisterSDNode>(User->getOperand(1))->getReg();
183 if (TargetRegisterInfo::isVirtualRegister(Reg)) {
184 VRBase = Reg;
185 MI->addOperand(MachineOperand::CreateReg(Reg, true));
186 break;
187 }
Dan Gohman94b8d7e2008-09-03 16:01:59 +0000188 }
189 }
Dan Gohman94b8d7e2008-09-03 16:01:59 +0000190
191 // Create the result registers for this node and add the result regs to
192 // the machine instruction.
193 if (VRBase == 0) {
Evan Cheng770bcc72009-02-06 17:43:24 +0000194 const TargetRegisterClass *RC = getInstrOperandRegClass(TRI, II, i);
Dan Gohman94b8d7e2008-09-03 16:01:59 +0000195 assert(RC && "Isn't a register operand!");
196 VRBase = MRI.createVirtualRegister(RC);
197 MI->addOperand(MachineOperand::CreateReg(VRBase, true));
198 }
199
200 SDValue Op(Node, i);
Evan Cheng5c3c5a42009-01-09 22:44:02 +0000201 if (IsClone)
202 VRBaseMap.erase(Op);
Dan Gohman94b8d7e2008-09-03 16:01:59 +0000203 bool isNew = VRBaseMap.insert(std::make_pair(Op, VRBase)).second;
204 isNew = isNew; // Silence compiler warning.
205 assert(isNew && "Node emitted out of order - early");
206 }
207}
208
209/// getVR - Return the virtual register corresponding to the specified result
210/// of the specified node.
Dan Gohman343f0c02008-11-19 23:18:57 +0000211unsigned ScheduleDAGSDNodes::getVR(SDValue Op,
212 DenseMap<SDValue, unsigned> &VRBaseMap) {
Dan Gohman94b8d7e2008-09-03 16:01:59 +0000213 if (Op.isMachineOpcode() &&
214 Op.getMachineOpcode() == TargetInstrInfo::IMPLICIT_DEF) {
215 // Add an IMPLICIT_DEF instruction before every use.
216 unsigned VReg = getDstOfOnlyCopyToRegUse(Op.getNode(), Op.getResNo());
217 // IMPLICIT_DEF can produce any type of result so its TargetInstrDesc
218 // does not include operand register class info.
219 if (!VReg) {
220 const TargetRegisterClass *RC = TLI->getRegClassFor(Op.getValueType());
221 VReg = MRI.createVirtualRegister(RC);
222 }
Bill Wendlingf2ad58d2009-02-03 01:02:39 +0000223 BuildMI(BB, Op.getDebugLoc(), TII->get(TargetInstrInfo::IMPLICIT_DEF),VReg);
Dan Gohman94b8d7e2008-09-03 16:01:59 +0000224 return VReg;
225 }
226
227 DenseMap<SDValue, unsigned>::iterator I = VRBaseMap.find(Op);
228 assert(I != VRBaseMap.end() && "Node emitted out of order - late");
229 return I->second;
230}
231
232
233/// AddOperand - Add the specified operand to the specified machine instr. II
234/// specifies the instruction information for the node, and IIOpNum is the
235/// operand number (in the II) that we are adding. IIOpNum and II are used for
236/// assertions only.
Dan Gohman343f0c02008-11-19 23:18:57 +0000237void ScheduleDAGSDNodes::AddOperand(MachineInstr *MI, SDValue Op,
238 unsigned IIOpNum,
239 const TargetInstrDesc *II,
240 DenseMap<SDValue, unsigned> &VRBaseMap) {
Dan Gohman94b8d7e2008-09-03 16:01:59 +0000241 if (Op.isMachineOpcode()) {
242 // Note that this case is redundant with the final else block, but we
243 // include it because it is the most common and it makes the logic
244 // simpler here.
245 assert(Op.getValueType() != MVT::Other &&
246 Op.getValueType() != MVT::Flag &&
247 "Chain and flag operands should occur at end of operand list!");
248 // Get/emit the operand.
249 unsigned VReg = getVR(Op, VRBaseMap);
250 const TargetInstrDesc &TID = MI->getDesc();
251 bool isOptDef = IIOpNum < TID.getNumOperands() &&
252 TID.OpInfo[IIOpNum].isOptionalDef();
Dale Johannesen86b49f82008-09-24 01:07:17 +0000253 MI->addOperand(MachineOperand::CreateReg(VReg, isOptDef));
Dan Gohman94b8d7e2008-09-03 16:01:59 +0000254
255 // Verify that it is right.
256 assert(TargetRegisterInfo::isVirtualRegister(VReg) && "Not a vreg?");
257#ifndef NDEBUG
258 if (II) {
259 // There may be no register class for this operand if it is a variadic
260 // argument (RC will be NULL in this case). In this case, we just assume
261 // the regclass is ok.
Evan Cheng770bcc72009-02-06 17:43:24 +0000262 const TargetRegisterClass *RC= getInstrOperandRegClass(TRI, *II, IIOpNum);
Dan Gohman94b8d7e2008-09-03 16:01:59 +0000263 assert((RC || II->isVariadic()) && "Expected reg class info!");
264 const TargetRegisterClass *VRC = MRI.getRegClass(VReg);
265 if (RC && VRC != RC) {
266 cerr << "Register class of operand and regclass of use don't agree!\n";
267 cerr << "Operand = " << IIOpNum << "\n";
Dan Gohmana23b3b82008-11-13 21:21:28 +0000268 cerr << "Op->Val = "; Op.getNode()->dump(DAG); cerr << "\n";
Dan Gohman94b8d7e2008-09-03 16:01:59 +0000269 cerr << "MI = "; MI->print(cerr);
270 cerr << "VReg = " << VReg << "\n";
271 cerr << "VReg RegClass size = " << VRC->getSize()
272 << ", align = " << VRC->getAlignment() << "\n";
273 cerr << "Expected RegClass size = " << RC->getSize()
274 << ", align = " << RC->getAlignment() << "\n";
275 cerr << "Fatal error, aborting.\n";
276 abort();
277 }
278 }
279#endif
280 } else if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000281 MI->addOperand(MachineOperand::CreateImm(C->getZExtValue()));
Dan Gohman94b8d7e2008-09-03 16:01:59 +0000282 } else if (ConstantFPSDNode *F = dyn_cast<ConstantFPSDNode>(Op)) {
Dan Gohman4fbd7962008-09-12 18:08:03 +0000283 const ConstantFP *CFP = F->getConstantFPValue();
Dan Gohman94b8d7e2008-09-03 16:01:59 +0000284 MI->addOperand(MachineOperand::CreateFPImm(CFP));
285 } else if (RegisterSDNode *R = dyn_cast<RegisterSDNode>(Op)) {
Dale Johannesen86b49f82008-09-24 01:07:17 +0000286 MI->addOperand(MachineOperand::CreateReg(R->getReg(), false));
Dan Gohman94b8d7e2008-09-03 16:01:59 +0000287 } else if (GlobalAddressSDNode *TGA = dyn_cast<GlobalAddressSDNode>(Op)) {
288 MI->addOperand(MachineOperand::CreateGA(TGA->getGlobal(),TGA->getOffset()));
289 } else if (BasicBlockSDNode *BB = dyn_cast<BasicBlockSDNode>(Op)) {
290 MI->addOperand(MachineOperand::CreateMBB(BB->getBasicBlock()));
291 } else if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(Op)) {
292 MI->addOperand(MachineOperand::CreateFI(FI->getIndex()));
293 } else if (JumpTableSDNode *JT = dyn_cast<JumpTableSDNode>(Op)) {
294 MI->addOperand(MachineOperand::CreateJTI(JT->getIndex()));
295 } else if (ConstantPoolSDNode *CP = dyn_cast<ConstantPoolSDNode>(Op)) {
296 int Offset = CP->getOffset();
297 unsigned Align = CP->getAlignment();
298 const Type *Type = CP->getType();
299 // MachineConstantPool wants an explicit alignment.
300 if (Align == 0) {
Evan Cheng1606e8e2009-03-13 07:51:59 +0000301 Align = TM.getTargetData()->getPrefTypeAlignment(Type);
Dan Gohman94b8d7e2008-09-03 16:01:59 +0000302 if (Align == 0) {
303 // Alignment of vector types. FIXME!
Duncan Sandsceb4d1a2009-01-12 20:38:59 +0000304 Align = TM.getTargetData()->getTypePaddedSize(Type);
Dan Gohman94b8d7e2008-09-03 16:01:59 +0000305 }
306 }
307
308 unsigned Idx;
309 if (CP->isMachineConstantPoolEntry())
310 Idx = ConstPool->getConstantPoolIndex(CP->getMachineCPVal(), Align);
311 else
312 Idx = ConstPool->getConstantPoolIndex(CP->getConstVal(), Align);
313 MI->addOperand(MachineOperand::CreateCPI(Idx, Offset));
Bill Wendling056292f2008-09-16 21:48:12 +0000314 } else if (ExternalSymbolSDNode *ES = dyn_cast<ExternalSymbolSDNode>(Op)) {
Dan Gohman94b8d7e2008-09-03 16:01:59 +0000315 MI->addOperand(MachineOperand::CreateES(ES->getSymbol()));
316 } else {
317 assert(Op.getValueType() != MVT::Other &&
318 Op.getValueType() != MVT::Flag &&
319 "Chain and flag operands should occur at end of operand list!");
320 unsigned VReg = getVR(Op, VRBaseMap);
Dale Johannesen86b49f82008-09-24 01:07:17 +0000321 MI->addOperand(MachineOperand::CreateReg(VReg, false));
Dan Gohman94b8d7e2008-09-03 16:01:59 +0000322
323 // Verify that it is right. Note that the reg class of the physreg and the
324 // vreg don't necessarily need to match, but the target copy insertion has
325 // to be able to handle it. This handles things like copies from ST(0) to
326 // an FP vreg on x86.
327 assert(TargetRegisterInfo::isVirtualRegister(VReg) && "Not a vreg?");
328 if (II && !II->isVariadic()) {
Evan Cheng770bcc72009-02-06 17:43:24 +0000329 assert(getInstrOperandRegClass(TRI, *II, IIOpNum) &&
Dan Gohman94b8d7e2008-09-03 16:01:59 +0000330 "Don't have operand info for this instruction!");
331 }
332 }
333}
334
Dan Gohman94b8d7e2008-09-03 16:01:59 +0000335/// EmitSubregNode - Generate machine code for subreg nodes.
336///
Dan Gohman343f0c02008-11-19 23:18:57 +0000337void ScheduleDAGSDNodes::EmitSubregNode(SDNode *Node,
338 DenseMap<SDValue, unsigned> &VRBaseMap) {
Dan Gohman94b8d7e2008-09-03 16:01:59 +0000339 unsigned VRBase = 0;
340 unsigned Opc = Node->getMachineOpcode();
341
342 // If the node is only used by a CopyToReg and the dest reg is a vreg, use
343 // the CopyToReg'd destination register instead of creating a new vreg.
344 for (SDNode::use_iterator UI = Node->use_begin(), E = Node->use_end();
345 UI != E; ++UI) {
346 SDNode *User = *UI;
347 if (User->getOpcode() == ISD::CopyToReg &&
348 User->getOperand(2).getNode() == Node) {
349 unsigned DestReg = cast<RegisterSDNode>(User->getOperand(1))->getReg();
350 if (TargetRegisterInfo::isVirtualRegister(DestReg)) {
351 VRBase = DestReg;
352 break;
353 }
354 }
355 }
356
357 if (Opc == TargetInstrInfo::EXTRACT_SUBREG) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000358 unsigned SubIdx = cast<ConstantSDNode>(Node->getOperand(1))->getZExtValue();
Dan Gohman94b8d7e2008-09-03 16:01:59 +0000359
360 // Create the extract_subreg machine instruction.
Bill Wendlingf2ad58d2009-02-03 01:02:39 +0000361 MachineInstr *MI = BuildMI(MF, Node->getDebugLoc(),
362 TII->get(TargetInstrInfo::EXTRACT_SUBREG));
Dan Gohman94b8d7e2008-09-03 16:01:59 +0000363
364 // Figure out the register class to create for the destreg.
Evan Cheng536ab132009-01-22 09:10:11 +0000365 const TargetRegisterClass *SRC = TLI->getRegClassFor(Node->getValueType(0));
Dan Gohman94b8d7e2008-09-03 16:01:59 +0000366
367 if (VRBase) {
368 // Grab the destination register
369#ifndef NDEBUG
370 const TargetRegisterClass *DRC = MRI.getRegClass(VRBase);
371 assert(SRC && DRC && SRC == DRC &&
372 "Source subregister and destination must have the same class");
373#endif
374 } else {
375 // Create the reg
376 assert(SRC && "Couldn't find source register class");
377 VRBase = MRI.createVirtualRegister(SRC);
378 }
379
380 // Add def, source, and subreg index
381 MI->addOperand(MachineOperand::CreateReg(VRBase, true));
382 AddOperand(MI, Node->getOperand(0), 0, 0, VRBaseMap);
383 MI->addOperand(MachineOperand::CreateImm(SubIdx));
Dan Gohman47ac0f02009-02-11 04:27:20 +0000384 BB->insert(InsertPos, MI);
Dan Gohman94b8d7e2008-09-03 16:01:59 +0000385 } else if (Opc == TargetInstrInfo::INSERT_SUBREG ||
386 Opc == TargetInstrInfo::SUBREG_TO_REG) {
387 SDValue N0 = Node->getOperand(0);
388 SDValue N1 = Node->getOperand(1);
389 SDValue N2 = Node->getOperand(2);
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000390 unsigned SubIdx = cast<ConstantSDNode>(N2)->getZExtValue();
Dan Gohman94b8d7e2008-09-03 16:01:59 +0000391
392
393 // Figure out the register class to create for the destreg.
394 const TargetRegisterClass *TRC = 0;
395 if (VRBase) {
396 TRC = MRI.getRegClass(VRBase);
397 } else {
Evan Cheng536ab132009-01-22 09:10:11 +0000398 TRC = TLI->getRegClassFor(Node->getValueType(0));
Dan Gohman94b8d7e2008-09-03 16:01:59 +0000399 assert(TRC && "Couldn't determine register class for insert_subreg");
400 VRBase = MRI.createVirtualRegister(TRC); // Create the reg
401 }
402
403 // Create the insert_subreg or subreg_to_reg machine instruction.
Bill Wendlingf2ad58d2009-02-03 01:02:39 +0000404 MachineInstr *MI = BuildMI(MF, Node->getDebugLoc(), TII->get(Opc));
Dan Gohman94b8d7e2008-09-03 16:01:59 +0000405 MI->addOperand(MachineOperand::CreateReg(VRBase, true));
406
407 // If creating a subreg_to_reg, then the first input operand
408 // is an implicit value immediate, otherwise it's a register
409 if (Opc == TargetInstrInfo::SUBREG_TO_REG) {
410 const ConstantSDNode *SD = cast<ConstantSDNode>(N0);
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000411 MI->addOperand(MachineOperand::CreateImm(SD->getZExtValue()));
Dan Gohman94b8d7e2008-09-03 16:01:59 +0000412 } else
413 AddOperand(MI, N0, 0, 0, VRBaseMap);
414 // Add the subregster being inserted
415 AddOperand(MI, N1, 0, 0, VRBaseMap);
416 MI->addOperand(MachineOperand::CreateImm(SubIdx));
Dan Gohman47ac0f02009-02-11 04:27:20 +0000417 BB->insert(InsertPos, MI);
Dan Gohman94b8d7e2008-09-03 16:01:59 +0000418 } else
419 assert(0 && "Node is not insert_subreg, extract_subreg, or subreg_to_reg");
420
421 SDValue Op(Node, 0);
422 bool isNew = VRBaseMap.insert(std::make_pair(Op, VRBase)).second;
423 isNew = isNew; // Silence compiler warning.
424 assert(isNew && "Node emitted out of order - early");
425}
426
427/// EmitNode - Generate machine code for an node and needed dependencies.
428///
Evan Chenge57187c2009-01-16 20:57:18 +0000429void ScheduleDAGSDNodes::EmitNode(SDNode *Node, bool IsClone, bool IsCloned,
Dan Gohman343f0c02008-11-19 23:18:57 +0000430 DenseMap<SDValue, unsigned> &VRBaseMap) {
Dan Gohman94b8d7e2008-09-03 16:01:59 +0000431 // If machine instruction
432 if (Node->isMachineOpcode()) {
433 unsigned Opc = Node->getMachineOpcode();
434
435 // Handle subreg insert/extract specially
436 if (Opc == TargetInstrInfo::EXTRACT_SUBREG ||
437 Opc == TargetInstrInfo::INSERT_SUBREG ||
438 Opc == TargetInstrInfo::SUBREG_TO_REG) {
439 EmitSubregNode(Node, VRBaseMap);
440 return;
441 }
442
443 if (Opc == TargetInstrInfo::IMPLICIT_DEF)
444 // We want a unique VR for each IMPLICIT_DEF use.
445 return;
446
447 const TargetInstrDesc &II = TII->get(Opc);
448 unsigned NumResults = CountResults(Node);
449 unsigned NodeOperands = CountOperands(Node);
450 unsigned MemOperandsEnd = ComputeMemOperandsEnd(Node);
451 bool HasPhysRegOuts = (NumResults > II.getNumDefs()) &&
452 II.getImplicitDefs() != 0;
453#ifndef NDEBUG
454 unsigned NumMIOperands = NodeOperands + NumResults;
455 assert((II.getNumOperands() == NumMIOperands ||
456 HasPhysRegOuts || II.isVariadic()) &&
457 "#operands for dag node doesn't match .td file!");
458#endif
459
460 // Create the new machine instruction.
Bill Wendlingf2ad58d2009-02-03 01:02:39 +0000461 MachineInstr *MI = BuildMI(MF, Node->getDebugLoc(), II);
Dan Gohman94b8d7e2008-09-03 16:01:59 +0000462
463 // Add result register values for things that are defined by this
464 // instruction.
465 if (NumResults)
Evan Chenge57187c2009-01-16 20:57:18 +0000466 CreateVirtualRegisters(Node, MI, II, IsClone, IsCloned, VRBaseMap);
Dan Gohman94b8d7e2008-09-03 16:01:59 +0000467
468 // Emit all of the actual operands of this instruction, adding them to the
469 // instruction as appropriate.
470 for (unsigned i = 0; i != NodeOperands; ++i)
471 AddOperand(MI, Node->getOperand(i), i+II.getNumDefs(), &II, VRBaseMap);
472
473 // Emit all of the memory operands of this instruction
474 for (unsigned i = NodeOperands; i != MemOperandsEnd; ++i)
475 AddMemOperand(MI, cast<MemOperandSDNode>(Node->getOperand(i))->MO);
476
Dan Gohmanf7119392009-01-16 22:10:20 +0000477 if (II.usesCustomDAGSchedInsertionHook()) {
Dan Gohman94b8d7e2008-09-03 16:01:59 +0000478 // Insert this instruction into the basic block using a target
479 // specific inserter which may returns a new basic block.
480 BB = TLI->EmitInstrWithCustomInserter(MI, BB);
Dan Gohman47ac0f02009-02-11 04:27:20 +0000481 InsertPos = BB->end();
Bill Wendlingf2ad58d2009-02-03 01:02:39 +0000482 } else {
Dan Gohman47ac0f02009-02-11 04:27:20 +0000483 BB->insert(InsertPos, MI);
Bill Wendlingf2ad58d2009-02-03 01:02:39 +0000484 }
Dan Gohman94b8d7e2008-09-03 16:01:59 +0000485
486 // Additional results must be an physical register def.
487 if (HasPhysRegOuts) {
488 for (unsigned i = II.getNumDefs(); i < NumResults; ++i) {
489 unsigned Reg = II.getImplicitDefs()[i - II.getNumDefs()];
490 if (Node->hasAnyUseOfValue(i))
Evan Chenge57187c2009-01-16 20:57:18 +0000491 EmitCopyFromReg(Node, i, IsClone, IsCloned, Reg, VRBaseMap);
Dan Gohman94b8d7e2008-09-03 16:01:59 +0000492 }
493 }
494 return;
495 }
496
497 switch (Node->getOpcode()) {
498 default:
499#ifndef NDEBUG
Dan Gohmana23b3b82008-11-13 21:21:28 +0000500 Node->dump(DAG);
Dan Gohman94b8d7e2008-09-03 16:01:59 +0000501#endif
502 assert(0 && "This target-independent node should have been selected!");
503 break;
504 case ISD::EntryToken:
505 assert(0 && "EntryToken should have been excluded from the schedule!");
506 break;
507 case ISD::TokenFactor: // fall thru
508 break;
509 case ISD::CopyToReg: {
510 unsigned SrcReg;
511 SDValue SrcVal = Node->getOperand(2);
512 if (RegisterSDNode *R = dyn_cast<RegisterSDNode>(SrcVal))
513 SrcReg = R->getReg();
514 else
515 SrcReg = getVR(SrcVal, VRBaseMap);
516
517 unsigned DestReg = cast<RegisterSDNode>(Node->getOperand(1))->getReg();
518 if (SrcReg == DestReg) // Coalesced away the copy? Ignore.
519 break;
520
521 const TargetRegisterClass *SrcTRC = 0, *DstTRC = 0;
522 // Get the register classes of the src/dst.
523 if (TargetRegisterInfo::isVirtualRegister(SrcReg))
524 SrcTRC = MRI.getRegClass(SrcReg);
525 else
526 SrcTRC = TRI->getPhysicalRegisterRegClass(SrcReg,SrcVal.getValueType());
527
528 if (TargetRegisterInfo::isVirtualRegister(DestReg))
529 DstTRC = MRI.getRegClass(DestReg);
530 else
531 DstTRC = TRI->getPhysicalRegisterRegClass(DestReg,
532 Node->getOperand(1).getValueType());
Dan Gohman47ac0f02009-02-11 04:27:20 +0000533 bool Emitted = TII->copyRegToReg(*BB, InsertPos, DestReg, SrcReg,
534 DstTRC, SrcTRC);
Evan Cheng4ded02f2009-02-09 22:47:36 +0000535 if (!Emitted) {
536 cerr << "Unable to issue a copy instruction!\n";
537 abort();
538 }
Dan Gohman94b8d7e2008-09-03 16:01:59 +0000539 break;
540 }
541 case ISD::CopyFromReg: {
542 unsigned SrcReg = cast<RegisterSDNode>(Node->getOperand(1))->getReg();
Evan Chenge57187c2009-01-16 20:57:18 +0000543 EmitCopyFromReg(Node, 0, IsClone, IsCloned, SrcReg, VRBaseMap);
Dan Gohman94b8d7e2008-09-03 16:01:59 +0000544 break;
545 }
546 case ISD::INLINEASM: {
547 unsigned NumOps = Node->getNumOperands();
548 if (Node->getOperand(NumOps-1).getValueType() == MVT::Flag)
549 --NumOps; // Ignore the flag operand.
550
551 // Create the inline asm machine instruction.
Bill Wendlingf2ad58d2009-02-03 01:02:39 +0000552 MachineInstr *MI = BuildMI(MF, Node->getDebugLoc(),
553 TII->get(TargetInstrInfo::INLINEASM));
Dan Gohman94b8d7e2008-09-03 16:01:59 +0000554
555 // Add the asm string as an external symbol operand.
Bill Wendling056292f2008-09-16 21:48:12 +0000556 const char *AsmStr =
557 cast<ExternalSymbolSDNode>(Node->getOperand(1))->getSymbol();
Dan Gohman94b8d7e2008-09-03 16:01:59 +0000558 MI->addOperand(MachineOperand::CreateES(AsmStr));
559
560 // Add all of the operand registers to the instruction.
561 for (unsigned i = 2; i != NumOps;) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000562 unsigned Flags =
563 cast<ConstantSDNode>(Node->getOperand(i))->getZExtValue();
Dan Gohman94b8d7e2008-09-03 16:01:59 +0000564 unsigned NumVals = Flags >> 3;
565
566 MI->addOperand(MachineOperand::CreateImm(Flags));
567 ++i; // Skip the ID value.
568
569 switch (Flags & 7) {
570 default: assert(0 && "Bad flags!");
571 case 2: // Def of register.
572 for (; NumVals; --NumVals, ++i) {
573 unsigned Reg = cast<RegisterSDNode>(Node->getOperand(i))->getReg();
574 MI->addOperand(MachineOperand::CreateReg(Reg, true));
575 }
576 break;
Dale Johannesen913d3df2008-09-12 17:49:03 +0000577 case 6: // Def of earlyclobber register.
578 for (; NumVals; --NumVals, ++i) {
579 unsigned Reg = cast<RegisterSDNode>(Node->getOperand(i))->getReg();
580 MI->addOperand(MachineOperand::CreateReg(Reg, true, false, false,
581 false, 0, true));
582 }
583 break;
Dan Gohman94b8d7e2008-09-03 16:01:59 +0000584 case 1: // Use of register.
585 case 3: // Immediate.
586 case 4: // Addressing mode.
587 // The addressing mode has been selected, just add all of the
588 // operands to the machine instruction.
589 for (; NumVals; --NumVals, ++i)
Dale Johannesen86b49f82008-09-24 01:07:17 +0000590 AddOperand(MI, Node->getOperand(i), 0, 0, VRBaseMap);
Dan Gohman94b8d7e2008-09-03 16:01:59 +0000591 break;
592 }
593 }
Dan Gohman47ac0f02009-02-11 04:27:20 +0000594 BB->insert(InsertPos, MI);
Dan Gohman94b8d7e2008-09-03 16:01:59 +0000595 break;
596 }
597 }
598}
599
Dan Gohman94b8d7e2008-09-03 16:01:59 +0000600/// EmitSchedule - Emit the machine code in scheduled order.
Dan Gohman343f0c02008-11-19 23:18:57 +0000601MachineBasicBlock *ScheduleDAGSDNodes::EmitSchedule() {
Dan Gohman94b8d7e2008-09-03 16:01:59 +0000602 DenseMap<SDValue, unsigned> VRBaseMap;
603 DenseMap<SUnit*, unsigned> CopyVRBaseMap;
604 for (unsigned i = 0, e = Sequence.size(); i != e; i++) {
605 SUnit *SU = Sequence[i];
606 if (!SU) {
607 // Null SUnit* is a noop.
608 EmitNoop();
609 continue;
610 }
Dan Gohmanf449bf32008-11-14 00:06:09 +0000611
Dan Gohmanf449bf32008-11-14 00:06:09 +0000612 // For pre-regalloc scheduling, create instructions corresponding to the
613 // SDNode and any flagged SDNodes and append them to the block.
Evan Chengc29a56d2009-01-12 03:19:55 +0000614 if (!SU->getNode()) {
615 // Emit a copy.
616 EmitPhysRegCopy(SU, CopyVRBaseMap);
617 continue;
618 }
619
Dan Gohmand23e0f82008-11-13 23:24:17 +0000620 SmallVector<SDNode *, 4> FlaggedNodes;
Evan Chenge57187c2009-01-16 20:57:18 +0000621 for (SDNode *N = SU->getNode()->getFlaggedNode(); N;
622 N = N->getFlaggedNode())
Dan Gohmand23e0f82008-11-13 23:24:17 +0000623 FlaggedNodes.push_back(N);
624 while (!FlaggedNodes.empty()) {
Evan Chenge57187c2009-01-16 20:57:18 +0000625 EmitNode(FlaggedNodes.back(), SU->OrigNode != SU, SU->isCloned,VRBaseMap);
Dan Gohmand23e0f82008-11-13 23:24:17 +0000626 FlaggedNodes.pop_back();
627 }
Evan Chenge57187c2009-01-16 20:57:18 +0000628 EmitNode(SU->getNode(), SU->OrigNode != SU, SU->isCloned, VRBaseMap);
Dan Gohman94b8d7e2008-09-03 16:01:59 +0000629 }
630
Dan Gohman94b8d7e2008-09-03 16:01:59 +0000631 return BB;
632}