blob: 9375290a2e2ebfe45e7fcc5f2590e0c0682e275a [file] [log] [blame]
Bob Wilson5bafff32009-06-22 23:27:02 +00001//===- ARMInstrNEON.td - NEON support for ARM -----------------------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the ARM NEON instruction set.
11//
12//===----------------------------------------------------------------------===//
13
Jim Grosbach460a9052011-10-07 23:56:00 +000014
15//===----------------------------------------------------------------------===//
16// NEON-specific Operands.
17//===----------------------------------------------------------------------===//
Jim Grosbach698f3b02011-10-17 21:00:11 +000018def nModImm : Operand<i32> {
19 let PrintMethod = "printNEONModImmOperand";
20}
21
Jim Grosbach460a9052011-10-07 23:56:00 +000022def VectorIndex8Operand : AsmOperandClass { let Name = "VectorIndex8"; }
23def VectorIndex16Operand : AsmOperandClass { let Name = "VectorIndex16"; }
24def VectorIndex32Operand : AsmOperandClass { let Name = "VectorIndex32"; }
25def VectorIndex8 : Operand<i32>, ImmLeaf<i32, [{
26 return ((uint64_t)Imm) < 8;
27}]> {
28 let ParserMatchClass = VectorIndex8Operand;
29 let PrintMethod = "printVectorIndex";
30 let MIOperandInfo = (ops i32imm);
31}
32def VectorIndex16 : Operand<i32>, ImmLeaf<i32, [{
33 return ((uint64_t)Imm) < 4;
34}]> {
35 let ParserMatchClass = VectorIndex16Operand;
36 let PrintMethod = "printVectorIndex";
37 let MIOperandInfo = (ops i32imm);
38}
39def VectorIndex32 : Operand<i32>, ImmLeaf<i32, [{
40 return ((uint64_t)Imm) < 2;
41}]> {
42 let ParserMatchClass = VectorIndex32Operand;
43 let PrintMethod = "printVectorIndex";
44 let MIOperandInfo = (ops i32imm);
45}
46
Bob Wilson5bafff32009-06-22 23:27:02 +000047//===----------------------------------------------------------------------===//
48// NEON-specific DAG Nodes.
49//===----------------------------------------------------------------------===//
50
51def SDTARMVCMP : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisSameAs<1, 2>]>;
Owen Andersonc24cb352010-11-08 23:21:22 +000052def SDTARMVCMPZ : SDTypeProfile<1, 1, []>;
Bob Wilson5bafff32009-06-22 23:27:02 +000053
54def NEONvceq : SDNode<"ARMISD::VCEQ", SDTARMVCMP>;
Owen Andersonc24cb352010-11-08 23:21:22 +000055def NEONvceqz : SDNode<"ARMISD::VCEQZ", SDTARMVCMPZ>;
Bob Wilson5bafff32009-06-22 23:27:02 +000056def NEONvcge : SDNode<"ARMISD::VCGE", SDTARMVCMP>;
Owen Andersonc24cb352010-11-08 23:21:22 +000057def NEONvcgez : SDNode<"ARMISD::VCGEZ", SDTARMVCMPZ>;
58def NEONvclez : SDNode<"ARMISD::VCLEZ", SDTARMVCMPZ>;
Bob Wilson5bafff32009-06-22 23:27:02 +000059def NEONvcgeu : SDNode<"ARMISD::VCGEU", SDTARMVCMP>;
60def NEONvcgt : SDNode<"ARMISD::VCGT", SDTARMVCMP>;
Owen Andersonc24cb352010-11-08 23:21:22 +000061def NEONvcgtz : SDNode<"ARMISD::VCGTZ", SDTARMVCMPZ>;
62def NEONvcltz : SDNode<"ARMISD::VCLTZ", SDTARMVCMPZ>;
Bob Wilson5bafff32009-06-22 23:27:02 +000063def NEONvcgtu : SDNode<"ARMISD::VCGTU", SDTARMVCMP>;
64def NEONvtst : SDNode<"ARMISD::VTST", SDTARMVCMP>;
65
66// Types for vector shift by immediates. The "SHX" version is for long and
67// narrow operations where the source and destination vectors have different
68// types. The "SHINS" version is for shift and insert operations.
69def SDTARMVSH : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisSameAs<0, 1>,
70 SDTCisVT<2, i32>]>;
71def SDTARMVSHX : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisInt<1>,
72 SDTCisVT<2, i32>]>;
73def SDTARMVSHINS : SDTypeProfile<1, 3, [SDTCisInt<0>, SDTCisSameAs<0, 1>,
74 SDTCisSameAs<0, 2>, SDTCisVT<3, i32>]>;
75
76def NEONvshl : SDNode<"ARMISD::VSHL", SDTARMVSH>;
77def NEONvshrs : SDNode<"ARMISD::VSHRs", SDTARMVSH>;
78def NEONvshru : SDNode<"ARMISD::VSHRu", SDTARMVSH>;
79def NEONvshlls : SDNode<"ARMISD::VSHLLs", SDTARMVSHX>;
80def NEONvshllu : SDNode<"ARMISD::VSHLLu", SDTARMVSHX>;
81def NEONvshlli : SDNode<"ARMISD::VSHLLi", SDTARMVSHX>;
82def NEONvshrn : SDNode<"ARMISD::VSHRN", SDTARMVSHX>;
83
84def NEONvrshrs : SDNode<"ARMISD::VRSHRs", SDTARMVSH>;
85def NEONvrshru : SDNode<"ARMISD::VRSHRu", SDTARMVSH>;
86def NEONvrshrn : SDNode<"ARMISD::VRSHRN", SDTARMVSHX>;
87
88def NEONvqshls : SDNode<"ARMISD::VQSHLs", SDTARMVSH>;
89def NEONvqshlu : SDNode<"ARMISD::VQSHLu", SDTARMVSH>;
90def NEONvqshlsu : SDNode<"ARMISD::VQSHLsu", SDTARMVSH>;
91def NEONvqshrns : SDNode<"ARMISD::VQSHRNs", SDTARMVSHX>;
92def NEONvqshrnu : SDNode<"ARMISD::VQSHRNu", SDTARMVSHX>;
93def NEONvqshrnsu : SDNode<"ARMISD::VQSHRNsu", SDTARMVSHX>;
94
95def NEONvqrshrns : SDNode<"ARMISD::VQRSHRNs", SDTARMVSHX>;
96def NEONvqrshrnu : SDNode<"ARMISD::VQRSHRNu", SDTARMVSHX>;
97def NEONvqrshrnsu : SDNode<"ARMISD::VQRSHRNsu", SDTARMVSHX>;
98
99def NEONvsli : SDNode<"ARMISD::VSLI", SDTARMVSHINS>;
100def NEONvsri : SDNode<"ARMISD::VSRI", SDTARMVSHINS>;
101
102def SDTARMVGETLN : SDTypeProfile<1, 2, [SDTCisVT<0, i32>, SDTCisInt<1>,
103 SDTCisVT<2, i32>]>;
104def NEONvgetlaneu : SDNode<"ARMISD::VGETLANEu", SDTARMVGETLN>;
105def NEONvgetlanes : SDNode<"ARMISD::VGETLANEs", SDTARMVGETLN>;
106
Bob Wilson7e3f0d22010-07-14 06:31:50 +0000107def SDTARMVMOVIMM : SDTypeProfile<1, 1, [SDTCisVec<0>, SDTCisVT<1, i32>]>;
108def NEONvmovImm : SDNode<"ARMISD::VMOVIMM", SDTARMVMOVIMM>;
109def NEONvmvnImm : SDNode<"ARMISD::VMVNIMM", SDTARMVMOVIMM>;
110
Owen Andersond9668172010-11-03 22:44:51 +0000111def SDTARMVORRIMM : SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisSameAs<0, 1>,
112 SDTCisVT<2, i32>]>;
113def NEONvorrImm : SDNode<"ARMISD::VORRIMM", SDTARMVORRIMM>;
Owen Anderson080c0922010-11-05 19:27:46 +0000114def NEONvbicImm : SDNode<"ARMISD::VBICIMM", SDTARMVORRIMM>;
Owen Andersond9668172010-11-03 22:44:51 +0000115
Cameron Zwarichc0e6d782011-03-30 23:01:21 +0000116def NEONvbsl : SDNode<"ARMISD::VBSL",
117 SDTypeProfile<1, 3, [SDTCisVec<0>,
118 SDTCisSameAs<0, 1>,
119 SDTCisSameAs<0, 2>,
120 SDTCisSameAs<0, 3>]>>;
121
Bob Wilsonc1d287b2009-08-14 05:13:08 +0000122def NEONvdup : SDNode<"ARMISD::VDUP", SDTypeProfile<1, 1, [SDTCisVec<0>]>>;
123
Bob Wilson0ce37102009-08-14 05:08:32 +0000124// VDUPLANE can produce a quad-register result from a double-register source,
125// so the result is not constrained to match the source.
126def NEONvduplane : SDNode<"ARMISD::VDUPLANE",
127 SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisVec<1>,
128 SDTCisVT<2, i32>]>>;
Bob Wilson5bafff32009-06-22 23:27:02 +0000129
Bob Wilsonde95c1b82009-08-19 17:03:43 +0000130def SDTARMVEXT : SDTypeProfile<1, 3, [SDTCisVec<0>, SDTCisSameAs<0, 1>,
131 SDTCisSameAs<0, 2>, SDTCisVT<3, i32>]>;
132def NEONvext : SDNode<"ARMISD::VEXT", SDTARMVEXT>;
133
Bob Wilsond8e17572009-08-12 22:31:50 +0000134def SDTARMVSHUF : SDTypeProfile<1, 1, [SDTCisVec<0>, SDTCisSameAs<0, 1>]>;
135def NEONvrev64 : SDNode<"ARMISD::VREV64", SDTARMVSHUF>;
136def NEONvrev32 : SDNode<"ARMISD::VREV32", SDTARMVSHUF>;
137def NEONvrev16 : SDNode<"ARMISD::VREV16", SDTARMVSHUF>;
138
Anton Korobeynikov62e84f12009-08-21 12:40:50 +0000139def SDTARMVSHUF2 : SDTypeProfile<2, 2, [SDTCisVec<0>, SDTCisSameAs<0, 1>,
Bob Wilson9abe19d2010-02-17 00:31:29 +0000140 SDTCisSameAs<0, 2>,
141 SDTCisSameAs<0, 3>]>;
Anton Korobeynikov051cfd62009-08-21 12:41:42 +0000142def NEONzip : SDNode<"ARMISD::VZIP", SDTARMVSHUF2>;
143def NEONuzp : SDNode<"ARMISD::VUZP", SDTARMVSHUF2>;
144def NEONtrn : SDNode<"ARMISD::VTRN", SDTARMVSHUF2>;
Anton Korobeynikov62e84f12009-08-21 12:40:50 +0000145
Bob Wilsond0b69cf2010-09-01 23:50:19 +0000146def SDTARMVMULL : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisInt<1>,
147 SDTCisSameAs<1, 2>]>;
148def NEONvmulls : SDNode<"ARMISD::VMULLs", SDTARMVMULL>;
149def NEONvmullu : SDNode<"ARMISD::VMULLu", SDTARMVMULL>;
150
Bob Wilson9f6c4c12010-02-18 06:05:53 +0000151def SDTARMFMAX : SDTypeProfile<1, 2, [SDTCisVT<0, f32>, SDTCisSameAs<0, 1>,
152 SDTCisSameAs<0, 2>]>;
153def NEONfmax : SDNode<"ARMISD::FMAX", SDTARMFMAX>;
154def NEONfmin : SDNode<"ARMISD::FMIN", SDTARMFMAX>;
155
Bob Wilsoncba270d2010-07-13 21:16:48 +0000156def NEONimmAllZerosV: PatLeaf<(NEONvmovImm (i32 timm)), [{
157 ConstantSDNode *ConstVal = cast<ConstantSDNode>(N->getOperand(0));
Daniel Dunbar425f6342010-07-31 21:08:54 +0000158 unsigned EltBits = 0;
Bob Wilsoncba270d2010-07-13 21:16:48 +0000159 uint64_t EltVal = ARM_AM::decodeNEONModImm(ConstVal->getZExtValue(), EltBits);
160 return (EltBits == 32 && EltVal == 0);
161}]>;
162
163def NEONimmAllOnesV: PatLeaf<(NEONvmovImm (i32 timm)), [{
164 ConstantSDNode *ConstVal = cast<ConstantSDNode>(N->getOperand(0));
Daniel Dunbar425f6342010-07-31 21:08:54 +0000165 unsigned EltBits = 0;
Bob Wilsoncba270d2010-07-13 21:16:48 +0000166 uint64_t EltVal = ARM_AM::decodeNEONModImm(ConstVal->getZExtValue(), EltBits);
167 return (EltBits == 8 && EltVal == 0xff);
168}]>;
169
Bob Wilson5bafff32009-06-22 23:27:02 +0000170//===----------------------------------------------------------------------===//
Bob Wilson5bafff32009-06-22 23:27:02 +0000171// NEON load / store instructions
172//===----------------------------------------------------------------------===//
173
Bob Wilson9d4ebc02010-09-16 00:31:02 +0000174// Use VLDM to load a Q register as a D register pair.
175// This is a pseudo instruction that is expanded to VLDMD after reg alloc.
Bill Wendling73fe34a2010-11-16 01:16:36 +0000176def VLDMQIA
177 : PseudoVFPLdStM<(outs QPR:$dst), (ins GPR:$Rn),
178 IIC_fpLoad_m, "",
179 [(set QPR:$dst, (v2f64 (load GPR:$Rn)))]>;
Evan Cheng69b9f982010-05-13 01:12:06 +0000180
Bob Wilson9d4ebc02010-09-16 00:31:02 +0000181// Use VSTM to store a Q register as a D register pair.
182// This is a pseudo instruction that is expanded to VSTMD after reg alloc.
Bill Wendling73fe34a2010-11-16 01:16:36 +0000183def VSTMQIA
184 : PseudoVFPLdStM<(outs), (ins QPR:$src, GPR:$Rn),
185 IIC_fpStore_m, "",
186 [(store (v2f64 QPR:$src), GPR:$Rn)]>;
Evan Cheng69b9f982010-05-13 01:12:06 +0000187
Bob Wilsonffde0802010-09-02 16:00:54 +0000188// Classes for VLD* pseudo-instructions with multi-register operands.
189// These are expanded to real instructions after register allocation.
Bob Wilson9d84fb32010-09-14 20:59:49 +0000190class VLDQPseudo<InstrItinClass itin>
191 : PseudoNLdSt<(outs QPR:$dst), (ins addrmode6:$addr), itin, "">;
192class VLDQWBPseudo<InstrItinClass itin>
Bob Wilsonffde0802010-09-02 16:00:54 +0000193 : PseudoNLdSt<(outs QPR:$dst, GPR:$wb),
Bob Wilson9d84fb32010-09-14 20:59:49 +0000194 (ins addrmode6:$addr, am6offset:$offset), itin,
Bob Wilsonffde0802010-09-02 16:00:54 +0000195 "$addr.addr = $wb">;
Bob Wilson9d84fb32010-09-14 20:59:49 +0000196class VLDQQPseudo<InstrItinClass itin>
197 : PseudoNLdSt<(outs QQPR:$dst), (ins addrmode6:$addr), itin, "">;
198class VLDQQWBPseudo<InstrItinClass itin>
Bob Wilsonffde0802010-09-02 16:00:54 +0000199 : PseudoNLdSt<(outs QQPR:$dst, GPR:$wb),
Bob Wilson9d84fb32010-09-14 20:59:49 +0000200 (ins addrmode6:$addr, am6offset:$offset), itin,
Bob Wilsonffde0802010-09-02 16:00:54 +0000201 "$addr.addr = $wb">;
Bob Wilson7de68142011-02-07 17:43:15 +0000202class VLDQQQQPseudo<InstrItinClass itin>
Bob Wilson9a450082011-08-05 07:24:09 +0000203 : PseudoNLdSt<(outs QQQQPR:$dst), (ins addrmode6:$addr, QQQQPR:$src),itin,
204 "$src = $dst">;
Bob Wilson9d84fb32010-09-14 20:59:49 +0000205class VLDQQQQWBPseudo<InstrItinClass itin>
Bob Wilsonf5721912010-09-03 18:16:02 +0000206 : PseudoNLdSt<(outs QQQQPR:$dst, GPR:$wb),
Bob Wilson9d84fb32010-09-14 20:59:49 +0000207 (ins addrmode6:$addr, am6offset:$offset, QQQQPR:$src), itin,
Bob Wilsonf5721912010-09-03 18:16:02 +0000208 "$addr.addr = $wb, $src = $dst">;
Bob Wilsonffde0802010-09-02 16:00:54 +0000209
Bob Wilson2a0e9742010-11-27 06:35:16 +0000210let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1 in {
211
Bob Wilson205a5ca2009-07-08 18:11:30 +0000212// VLD1 : Vector Load (multiple single elements)
Bob Wilson621f1952010-03-23 05:25:43 +0000213class VLD1D<bits<4> op7_4, string Dt>
Owen Andersond9aa7d32010-11-02 00:05:05 +0000214 : NLdSt<0,0b10,0b0111,op7_4, (outs DPR:$Vd),
Owen Andersonf431eda2010-11-02 23:47:29 +0000215 (ins addrmode6:$Rn), IIC_VLD1,
216 "vld1", Dt, "\\{$Vd\\}, $Rn", "", []> {
217 let Rm = 0b1111;
218 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000219 let DecoderMethod = "DecodeVLDInstruction";
Owen Andersond9aa7d32010-11-02 00:05:05 +0000220}
Bob Wilson621f1952010-03-23 05:25:43 +0000221class VLD1Q<bits<4> op7_4, string Dt>
Owen Andersond9aa7d32010-11-02 00:05:05 +0000222 : NLdSt<0,0b10,0b1010,op7_4, (outs DPR:$Vd, DPR:$dst2),
Owen Andersonf431eda2010-11-02 23:47:29 +0000223 (ins addrmode6:$Rn), IIC_VLD1x2,
224 "vld1", Dt, "\\{$Vd, $dst2\\}, $Rn", "", []> {
225 let Rm = 0b1111;
226 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000227 let DecoderMethod = "DecodeVLDInstruction";
Owen Andersond9aa7d32010-11-02 00:05:05 +0000228}
Bob Wilson205a5ca2009-07-08 18:11:30 +0000229
Owen Andersond9aa7d32010-11-02 00:05:05 +0000230def VLD1d8 : VLD1D<{0,0,0,?}, "8">;
231def VLD1d16 : VLD1D<{0,1,0,?}, "16">;
232def VLD1d32 : VLD1D<{1,0,0,?}, "32">;
233def VLD1d64 : VLD1D<{1,1,0,?}, "64">;
Bob Wilson205a5ca2009-07-08 18:11:30 +0000234
Owen Andersond9aa7d32010-11-02 00:05:05 +0000235def VLD1q8 : VLD1Q<{0,0,?,?}, "8">;
236def VLD1q16 : VLD1Q<{0,1,?,?}, "16">;
237def VLD1q32 : VLD1Q<{1,0,?,?}, "32">;
238def VLD1q64 : VLD1Q<{1,1,?,?}, "64">;
Bob Wilson99493b22010-03-20 17:59:03 +0000239
Evan Chengd2ca8132010-10-09 01:03:04 +0000240def VLD1q8Pseudo : VLDQPseudo<IIC_VLD1x2>;
241def VLD1q16Pseudo : VLDQPseudo<IIC_VLD1x2>;
242def VLD1q32Pseudo : VLDQPseudo<IIC_VLD1x2>;
243def VLD1q64Pseudo : VLDQPseudo<IIC_VLD1x2>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000244
Bob Wilson99493b22010-03-20 17:59:03 +0000245// ...with address register writeback:
246class VLD1DWB<bits<4> op7_4, string Dt>
Owen Andersone85bd772010-11-02 00:24:52 +0000247 : NLdSt<0,0b10,0b0111,op7_4, (outs DPR:$Vd, GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +0000248 (ins addrmode6:$Rn, am6offset:$Rm), IIC_VLD1u,
249 "vld1", Dt, "\\{$Vd\\}, $Rn$Rm",
250 "$Rn.addr = $wb", []> {
Jim Grosbach1251e1a2010-11-18 01:39:50 +0000251 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000252 let DecoderMethod = "DecodeVLDInstruction";
Owen Andersone85bd772010-11-02 00:24:52 +0000253}
Bob Wilson99493b22010-03-20 17:59:03 +0000254class VLD1QWB<bits<4> op7_4, string Dt>
Owen Andersone85bd772010-11-02 00:24:52 +0000255 : NLdSt<0,0b10,0b1010,op7_4, (outs DPR:$Vd, DPR:$dst2, GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +0000256 (ins addrmode6:$Rn, am6offset:$Rm), IIC_VLD1x2u,
257 "vld1", Dt, "\\{$Vd, $dst2\\}, $Rn$Rm",
258 "$Rn.addr = $wb", []> {
259 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000260 let DecoderMethod = "DecodeVLDInstruction";
Owen Andersone85bd772010-11-02 00:24:52 +0000261}
Bob Wilson99493b22010-03-20 17:59:03 +0000262
Owen Andersone85bd772010-11-02 00:24:52 +0000263def VLD1d8_UPD : VLD1DWB<{0,0,0,?}, "8">;
264def VLD1d16_UPD : VLD1DWB<{0,1,0,?}, "16">;
265def VLD1d32_UPD : VLD1DWB<{1,0,0,?}, "32">;
266def VLD1d64_UPD : VLD1DWB<{1,1,0,?}, "64">;
Bob Wilson99493b22010-03-20 17:59:03 +0000267
Owen Andersone85bd772010-11-02 00:24:52 +0000268def VLD1q8_UPD : VLD1QWB<{0,0,?,?}, "8">;
269def VLD1q16_UPD : VLD1QWB<{0,1,?,?}, "16">;
270def VLD1q32_UPD : VLD1QWB<{1,0,?,?}, "32">;
271def VLD1q64_UPD : VLD1QWB<{1,1,?,?}, "64">;
Bob Wilson99493b22010-03-20 17:59:03 +0000272
Evan Chengd2ca8132010-10-09 01:03:04 +0000273def VLD1q8Pseudo_UPD : VLDQWBPseudo<IIC_VLD1x2u>;
274def VLD1q16Pseudo_UPD : VLDQWBPseudo<IIC_VLD1x2u>;
275def VLD1q32Pseudo_UPD : VLDQWBPseudo<IIC_VLD1x2u>;
276def VLD1q64Pseudo_UPD : VLDQWBPseudo<IIC_VLD1x2u>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000277
Bob Wilson052ba452010-03-22 18:22:06 +0000278// ...with 3 registers (some of these are only for the disassembler):
Bob Wilson95808322010-03-18 20:18:39 +0000279class VLD1D3<bits<4> op7_4, string Dt>
Owen Andersone85bd772010-11-02 00:24:52 +0000280 : NLdSt<0,0b10,0b0110,op7_4, (outs DPR:$Vd, DPR:$dst2, DPR:$dst3),
Owen Andersonf431eda2010-11-02 23:47:29 +0000281 (ins addrmode6:$Rn), IIC_VLD1x3, "vld1", Dt,
282 "\\{$Vd, $dst2, $dst3\\}, $Rn", "", []> {
283 let Rm = 0b1111;
284 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000285 let DecoderMethod = "DecodeVLDInstruction";
Owen Andersone85bd772010-11-02 00:24:52 +0000286}
Bob Wilson99493b22010-03-20 17:59:03 +0000287class VLD1D3WB<bits<4> op7_4, string Dt>
Owen Andersone85bd772010-11-02 00:24:52 +0000288 : NLdSt<0,0b10,0b0110,op7_4, (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +0000289 (ins addrmode6:$Rn, am6offset:$Rm), IIC_VLD1x3u, "vld1", Dt,
290 "\\{$Vd, $dst2, $dst3\\}, $Rn$Rm", "$Rn.addr = $wb", []> {
291 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000292 let DecoderMethod = "DecodeVLDInstruction";
Owen Andersone85bd772010-11-02 00:24:52 +0000293}
Bob Wilson052ba452010-03-22 18:22:06 +0000294
Owen Andersone85bd772010-11-02 00:24:52 +0000295def VLD1d8T : VLD1D3<{0,0,0,?}, "8">;
296def VLD1d16T : VLD1D3<{0,1,0,?}, "16">;
297def VLD1d32T : VLD1D3<{1,0,0,?}, "32">;
298def VLD1d64T : VLD1D3<{1,1,0,?}, "64">;
Bob Wilson052ba452010-03-22 18:22:06 +0000299
Owen Andersone85bd772010-11-02 00:24:52 +0000300def VLD1d8T_UPD : VLD1D3WB<{0,0,0,?}, "8">;
301def VLD1d16T_UPD : VLD1D3WB<{0,1,0,?}, "16">;
302def VLD1d32T_UPD : VLD1D3WB<{1,0,0,?}, "32">;
303def VLD1d64T_UPD : VLD1D3WB<{1,1,0,?}, "64">;
Bob Wilson052ba452010-03-22 18:22:06 +0000304
Evan Chengd2ca8132010-10-09 01:03:04 +0000305def VLD1d64TPseudo : VLDQQPseudo<IIC_VLD1x3>;
306def VLD1d64TPseudo_UPD : VLDQQWBPseudo<IIC_VLD1x3u>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000307
Bob Wilson052ba452010-03-22 18:22:06 +0000308// ...with 4 registers (some of these are only for the disassembler):
309class VLD1D4<bits<4> op7_4, string Dt>
Owen Andersone85bd772010-11-02 00:24:52 +0000310 : NLdSt<0,0b10,0b0010,op7_4,(outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4),
Owen Andersonf431eda2010-11-02 23:47:29 +0000311 (ins addrmode6:$Rn), IIC_VLD1x4, "vld1", Dt,
312 "\\{$Vd, $dst2, $dst3, $dst4\\}, $Rn", "", []> {
313 let Rm = 0b1111;
314 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000315 let DecoderMethod = "DecodeVLDInstruction";
Owen Andersone85bd772010-11-02 00:24:52 +0000316}
Bob Wilson99493b22010-03-20 17:59:03 +0000317class VLD1D4WB<bits<4> op7_4, string Dt>
318 : NLdSt<0,0b10,0b0010,op7_4,
Owen Andersone85bd772010-11-02 00:24:52 +0000319 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4, GPR:$wb),
Bob Wilson6eb08dd2011-02-07 17:43:12 +0000320 (ins addrmode6:$Rn, am6offset:$Rm), IIC_VLD1x4u, "vld1", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +0000321 "\\{$Vd, $dst2, $dst3, $dst4\\}, $Rn$Rm", "$Rn.addr = $wb",
Owen Andersone85bd772010-11-02 00:24:52 +0000322 []> {
Owen Andersonf431eda2010-11-02 23:47:29 +0000323 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000324 let DecoderMethod = "DecodeVLDInstruction";
Owen Andersone85bd772010-11-02 00:24:52 +0000325}
Johnny Chend7283d92010-02-23 20:51:23 +0000326
Owen Andersone85bd772010-11-02 00:24:52 +0000327def VLD1d8Q : VLD1D4<{0,0,?,?}, "8">;
328def VLD1d16Q : VLD1D4<{0,1,?,?}, "16">;
329def VLD1d32Q : VLD1D4<{1,0,?,?}, "32">;
330def VLD1d64Q : VLD1D4<{1,1,?,?}, "64">;
Bob Wilson99493b22010-03-20 17:59:03 +0000331
Owen Andersone85bd772010-11-02 00:24:52 +0000332def VLD1d8Q_UPD : VLD1D4WB<{0,0,?,?}, "8">;
333def VLD1d16Q_UPD : VLD1D4WB<{0,1,?,?}, "16">;
334def VLD1d32Q_UPD : VLD1D4WB<{1,0,?,?}, "32">;
335def VLD1d64Q_UPD : VLD1D4WB<{1,1,?,?}, "64">;
Bob Wilson9f7d60f2009-08-12 17:04:56 +0000336
Evan Chengd2ca8132010-10-09 01:03:04 +0000337def VLD1d64QPseudo : VLDQQPseudo<IIC_VLD1x4>;
338def VLD1d64QPseudo_UPD : VLDQQWBPseudo<IIC_VLD1x4u>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000339
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000340// VLD2 : Vector Load (multiple 2-element structures)
Bob Wilson00bf1d92010-03-20 18:14:26 +0000341class VLD2D<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersoncf667be2010-11-02 01:24:55 +0000342 : NLdSt<0, 0b10, op11_8, op7_4, (outs DPR:$Vd, DPR:$dst2),
Owen Andersonf431eda2010-11-02 23:47:29 +0000343 (ins addrmode6:$Rn), IIC_VLD2,
344 "vld2", Dt, "\\{$Vd, $dst2\\}, $Rn", "", []> {
345 let Rm = 0b1111;
346 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000347 let DecoderMethod = "DecodeVLDInstruction";
Owen Andersoncf667be2010-11-02 01:24:55 +0000348}
Bob Wilson95808322010-03-18 20:18:39 +0000349class VLD2Q<bits<4> op7_4, string Dt>
Bob Wilson00bf1d92010-03-20 18:14:26 +0000350 : NLdSt<0, 0b10, 0b0011, op7_4,
Owen Andersoncf667be2010-11-02 01:24:55 +0000351 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4),
Owen Andersonf431eda2010-11-02 23:47:29 +0000352 (ins addrmode6:$Rn), IIC_VLD2x2,
353 "vld2", Dt, "\\{$Vd, $dst2, $dst3, $dst4\\}, $Rn", "", []> {
354 let Rm = 0b1111;
355 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000356 let DecoderMethod = "DecodeVLDInstruction";
Owen Andersoncf667be2010-11-02 01:24:55 +0000357}
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000358
Owen Andersoncf667be2010-11-02 01:24:55 +0000359def VLD2d8 : VLD2D<0b1000, {0,0,?,?}, "8">;
360def VLD2d16 : VLD2D<0b1000, {0,1,?,?}, "16">;
361def VLD2d32 : VLD2D<0b1000, {1,0,?,?}, "32">;
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000362
Owen Andersoncf667be2010-11-02 01:24:55 +0000363def VLD2q8 : VLD2Q<{0,0,?,?}, "8">;
364def VLD2q16 : VLD2Q<{0,1,?,?}, "16">;
365def VLD2q32 : VLD2Q<{1,0,?,?}, "32">;
Bob Wilson3bf12ab2009-10-06 22:01:59 +0000366
Bob Wilson9d84fb32010-09-14 20:59:49 +0000367def VLD2d8Pseudo : VLDQPseudo<IIC_VLD2>;
368def VLD2d16Pseudo : VLDQPseudo<IIC_VLD2>;
369def VLD2d32Pseudo : VLDQPseudo<IIC_VLD2>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000370
Evan Chengd2ca8132010-10-09 01:03:04 +0000371def VLD2q8Pseudo : VLDQQPseudo<IIC_VLD2x2>;
372def VLD2q16Pseudo : VLDQQPseudo<IIC_VLD2x2>;
373def VLD2q32Pseudo : VLDQQPseudo<IIC_VLD2x2>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000374
Bob Wilson92cb9322010-03-20 20:10:51 +0000375// ...with address register writeback:
376class VLD2DWB<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersoncf667be2010-11-02 01:24:55 +0000377 : NLdSt<0, 0b10, op11_8, op7_4, (outs DPR:$Vd, DPR:$dst2, GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +0000378 (ins addrmode6:$Rn, am6offset:$Rm), IIC_VLD2u,
379 "vld2", Dt, "\\{$Vd, $dst2\\}, $Rn$Rm",
380 "$Rn.addr = $wb", []> {
381 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000382 let DecoderMethod = "DecodeVLDInstruction";
Owen Andersoncf667be2010-11-02 01:24:55 +0000383}
Bob Wilson92cb9322010-03-20 20:10:51 +0000384class VLD2QWB<bits<4> op7_4, string Dt>
385 : NLdSt<0, 0b10, 0b0011, op7_4,
Owen Andersoncf667be2010-11-02 01:24:55 +0000386 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4, GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +0000387 (ins addrmode6:$Rn, am6offset:$Rm), IIC_VLD2x2u,
388 "vld2", Dt, "\\{$Vd, $dst2, $dst3, $dst4\\}, $Rn$Rm",
389 "$Rn.addr = $wb", []> {
390 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000391 let DecoderMethod = "DecodeVLDInstruction";
Owen Andersoncf667be2010-11-02 01:24:55 +0000392}
Bob Wilson92cb9322010-03-20 20:10:51 +0000393
Owen Andersoncf667be2010-11-02 01:24:55 +0000394def VLD2d8_UPD : VLD2DWB<0b1000, {0,0,?,?}, "8">;
395def VLD2d16_UPD : VLD2DWB<0b1000, {0,1,?,?}, "16">;
396def VLD2d32_UPD : VLD2DWB<0b1000, {1,0,?,?}, "32">;
Bob Wilson92cb9322010-03-20 20:10:51 +0000397
Owen Andersoncf667be2010-11-02 01:24:55 +0000398def VLD2q8_UPD : VLD2QWB<{0,0,?,?}, "8">;
399def VLD2q16_UPD : VLD2QWB<{0,1,?,?}, "16">;
400def VLD2q32_UPD : VLD2QWB<{1,0,?,?}, "32">;
Bob Wilson92cb9322010-03-20 20:10:51 +0000401
Evan Chengd2ca8132010-10-09 01:03:04 +0000402def VLD2d8Pseudo_UPD : VLDQWBPseudo<IIC_VLD2u>;
403def VLD2d16Pseudo_UPD : VLDQWBPseudo<IIC_VLD2u>;
404def VLD2d32Pseudo_UPD : VLDQWBPseudo<IIC_VLD2u>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000405
Evan Chengd2ca8132010-10-09 01:03:04 +0000406def VLD2q8Pseudo_UPD : VLDQQWBPseudo<IIC_VLD2x2u>;
407def VLD2q16Pseudo_UPD : VLDQQWBPseudo<IIC_VLD2x2u>;
408def VLD2q32Pseudo_UPD : VLDQQWBPseudo<IIC_VLD2x2u>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000409
Bob Wilson00bf1d92010-03-20 18:14:26 +0000410// ...with double-spaced registers (for disassembly only):
Owen Andersoncf667be2010-11-02 01:24:55 +0000411def VLD2b8 : VLD2D<0b1001, {0,0,?,?}, "8">;
412def VLD2b16 : VLD2D<0b1001, {0,1,?,?}, "16">;
413def VLD2b32 : VLD2D<0b1001, {1,0,?,?}, "32">;
414def VLD2b8_UPD : VLD2DWB<0b1001, {0,0,?,?}, "8">;
415def VLD2b16_UPD : VLD2DWB<0b1001, {0,1,?,?}, "16">;
416def VLD2b32_UPD : VLD2DWB<0b1001, {1,0,?,?}, "32">;
Johnny Chend7283d92010-02-23 20:51:23 +0000417
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000418// VLD3 : Vector Load (multiple 3-element structures)
Bob Wilson00bf1d92010-03-20 18:14:26 +0000419class VLD3D<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersoncf667be2010-11-02 01:24:55 +0000420 : NLdSt<0, 0b10, op11_8, op7_4, (outs DPR:$Vd, DPR:$dst2, DPR:$dst3),
Owen Andersonf431eda2010-11-02 23:47:29 +0000421 (ins addrmode6:$Rn), IIC_VLD3,
422 "vld3", Dt, "\\{$Vd, $dst2, $dst3\\}, $Rn", "", []> {
423 let Rm = 0b1111;
424 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000425 let DecoderMethod = "DecodeVLDInstruction";
Owen Andersoncf667be2010-11-02 01:24:55 +0000426}
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000427
Owen Andersoncf667be2010-11-02 01:24:55 +0000428def VLD3d8 : VLD3D<0b0100, {0,0,0,?}, "8">;
429def VLD3d16 : VLD3D<0b0100, {0,1,0,?}, "16">;
430def VLD3d32 : VLD3D<0b0100, {1,0,0,?}, "32">;
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000431
Bob Wilson9d84fb32010-09-14 20:59:49 +0000432def VLD3d8Pseudo : VLDQQPseudo<IIC_VLD3>;
433def VLD3d16Pseudo : VLDQQPseudo<IIC_VLD3>;
434def VLD3d32Pseudo : VLDQQPseudo<IIC_VLD3>;
Bob Wilsonf5721912010-09-03 18:16:02 +0000435
Bob Wilson92cb9322010-03-20 20:10:51 +0000436// ...with address register writeback:
437class VLD3DWB<bits<4> op11_8, bits<4> op7_4, string Dt>
438 : NLdSt<0, 0b10, op11_8, op7_4,
Owen Andersoncf667be2010-11-02 01:24:55 +0000439 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +0000440 (ins addrmode6:$Rn, am6offset:$Rm), IIC_VLD3u,
441 "vld3", Dt, "\\{$Vd, $dst2, $dst3\\}, $Rn$Rm",
442 "$Rn.addr = $wb", []> {
443 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000444 let DecoderMethod = "DecodeVLDInstruction";
Owen Andersoncf667be2010-11-02 01:24:55 +0000445}
Bob Wilson92cb9322010-03-20 20:10:51 +0000446
Owen Andersoncf667be2010-11-02 01:24:55 +0000447def VLD3d8_UPD : VLD3DWB<0b0100, {0,0,0,?}, "8">;
448def VLD3d16_UPD : VLD3DWB<0b0100, {0,1,0,?}, "16">;
449def VLD3d32_UPD : VLD3DWB<0b0100, {1,0,0,?}, "32">;
Bob Wilson92cb9322010-03-20 20:10:51 +0000450
Evan Cheng84f69e82010-10-09 01:45:34 +0000451def VLD3d8Pseudo_UPD : VLDQQWBPseudo<IIC_VLD3u>;
452def VLD3d16Pseudo_UPD : VLDQQWBPseudo<IIC_VLD3u>;
453def VLD3d32Pseudo_UPD : VLDQQWBPseudo<IIC_VLD3u>;
Bob Wilsonf5721912010-09-03 18:16:02 +0000454
Bob Wilson7de68142011-02-07 17:43:15 +0000455// ...with double-spaced registers:
Owen Andersoncf667be2010-11-02 01:24:55 +0000456def VLD3q8 : VLD3D<0b0101, {0,0,0,?}, "8">;
457def VLD3q16 : VLD3D<0b0101, {0,1,0,?}, "16">;
458def VLD3q32 : VLD3D<0b0101, {1,0,0,?}, "32">;
459def VLD3q8_UPD : VLD3DWB<0b0101, {0,0,0,?}, "8">;
460def VLD3q16_UPD : VLD3DWB<0b0101, {0,1,0,?}, "16">;
461def VLD3q32_UPD : VLD3DWB<0b0101, {1,0,0,?}, "32">;
Bob Wilson00bf1d92010-03-20 18:14:26 +0000462
Evan Cheng84f69e82010-10-09 01:45:34 +0000463def VLD3q8Pseudo_UPD : VLDQQQQWBPseudo<IIC_VLD3u>;
464def VLD3q16Pseudo_UPD : VLDQQQQWBPseudo<IIC_VLD3u>;
465def VLD3q32Pseudo_UPD : VLDQQQQWBPseudo<IIC_VLD3u>;
Bob Wilsonf5721912010-09-03 18:16:02 +0000466
Bob Wilson92cb9322010-03-20 20:10:51 +0000467// ...alternate versions to be allocated odd register numbers:
Bob Wilson7de68142011-02-07 17:43:15 +0000468def VLD3q8oddPseudo : VLDQQQQPseudo<IIC_VLD3>;
469def VLD3q16oddPseudo : VLDQQQQPseudo<IIC_VLD3>;
470def VLD3q32oddPseudo : VLDQQQQPseudo<IIC_VLD3>;
471
Evan Cheng84f69e82010-10-09 01:45:34 +0000472def VLD3q8oddPseudo_UPD : VLDQQQQWBPseudo<IIC_VLD3u>;
473def VLD3q16oddPseudo_UPD : VLDQQQQWBPseudo<IIC_VLD3u>;
474def VLD3q32oddPseudo_UPD : VLDQQQQWBPseudo<IIC_VLD3u>;
Bob Wilsonff8952e2009-10-07 17:24:55 +0000475
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000476// VLD4 : Vector Load (multiple 4-element structures)
Bob Wilson00bf1d92010-03-20 18:14:26 +0000477class VLD4D<bits<4> op11_8, bits<4> op7_4, string Dt>
478 : NLdSt<0, 0b10, op11_8, op7_4,
Owen Andersoncf667be2010-11-02 01:24:55 +0000479 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4),
Owen Andersonf431eda2010-11-02 23:47:29 +0000480 (ins addrmode6:$Rn), IIC_VLD4,
481 "vld4", Dt, "\\{$Vd, $dst2, $dst3, $dst4\\}, $Rn", "", []> {
482 let Rm = 0b1111;
483 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000484 let DecoderMethod = "DecodeVLDInstruction";
Owen Andersoncf667be2010-11-02 01:24:55 +0000485}
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000486
Owen Andersoncf667be2010-11-02 01:24:55 +0000487def VLD4d8 : VLD4D<0b0000, {0,0,?,?}, "8">;
488def VLD4d16 : VLD4D<0b0000, {0,1,?,?}, "16">;
489def VLD4d32 : VLD4D<0b0000, {1,0,?,?}, "32">;
Bob Wilson243fcc52009-09-01 04:26:28 +0000490
Bob Wilson9d84fb32010-09-14 20:59:49 +0000491def VLD4d8Pseudo : VLDQQPseudo<IIC_VLD4>;
492def VLD4d16Pseudo : VLDQQPseudo<IIC_VLD4>;
493def VLD4d32Pseudo : VLDQQPseudo<IIC_VLD4>;
Bob Wilsonf5721912010-09-03 18:16:02 +0000494
Bob Wilson92cb9322010-03-20 20:10:51 +0000495// ...with address register writeback:
496class VLD4DWB<bits<4> op11_8, bits<4> op7_4, string Dt>
497 : NLdSt<0, 0b10, op11_8, op7_4,
Owen Andersoncf667be2010-11-02 01:24:55 +0000498 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4, GPR:$wb),
Bob Wilson6eb08dd2011-02-07 17:43:12 +0000499 (ins addrmode6:$Rn, am6offset:$Rm), IIC_VLD4u,
Owen Andersonf431eda2010-11-02 23:47:29 +0000500 "vld4", Dt, "\\{$Vd, $dst2, $dst3, $dst4\\}, $Rn$Rm",
501 "$Rn.addr = $wb", []> {
502 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000503 let DecoderMethod = "DecodeVLDInstruction";
Owen Andersoncf667be2010-11-02 01:24:55 +0000504}
Bob Wilson92cb9322010-03-20 20:10:51 +0000505
Owen Andersoncf667be2010-11-02 01:24:55 +0000506def VLD4d8_UPD : VLD4DWB<0b0000, {0,0,?,?}, "8">;
507def VLD4d16_UPD : VLD4DWB<0b0000, {0,1,?,?}, "16">;
508def VLD4d32_UPD : VLD4DWB<0b0000, {1,0,?,?}, "32">;
Bob Wilson92cb9322010-03-20 20:10:51 +0000509
Bob Wilson6eb08dd2011-02-07 17:43:12 +0000510def VLD4d8Pseudo_UPD : VLDQQWBPseudo<IIC_VLD4u>;
511def VLD4d16Pseudo_UPD : VLDQQWBPseudo<IIC_VLD4u>;
512def VLD4d32Pseudo_UPD : VLDQQWBPseudo<IIC_VLD4u>;
Bob Wilsonf5721912010-09-03 18:16:02 +0000513
Bob Wilson7de68142011-02-07 17:43:15 +0000514// ...with double-spaced registers:
Owen Andersoncf667be2010-11-02 01:24:55 +0000515def VLD4q8 : VLD4D<0b0001, {0,0,?,?}, "8">;
516def VLD4q16 : VLD4D<0b0001, {0,1,?,?}, "16">;
517def VLD4q32 : VLD4D<0b0001, {1,0,?,?}, "32">;
518def VLD4q8_UPD : VLD4DWB<0b0001, {0,0,?,?}, "8">;
519def VLD4q16_UPD : VLD4DWB<0b0001, {0,1,?,?}, "16">;
520def VLD4q32_UPD : VLD4DWB<0b0001, {1,0,?,?}, "32">;
Bob Wilson00bf1d92010-03-20 18:14:26 +0000521
Bob Wilson6eb08dd2011-02-07 17:43:12 +0000522def VLD4q8Pseudo_UPD : VLDQQQQWBPseudo<IIC_VLD4u>;
523def VLD4q16Pseudo_UPD : VLDQQQQWBPseudo<IIC_VLD4u>;
524def VLD4q32Pseudo_UPD : VLDQQQQWBPseudo<IIC_VLD4u>;
Bob Wilsonf5721912010-09-03 18:16:02 +0000525
Bob Wilson92cb9322010-03-20 20:10:51 +0000526// ...alternate versions to be allocated odd register numbers:
Bob Wilson6eb08dd2011-02-07 17:43:12 +0000527def VLD4q8oddPseudo : VLDQQQQPseudo<IIC_VLD4>;
528def VLD4q16oddPseudo : VLDQQQQPseudo<IIC_VLD4>;
529def VLD4q32oddPseudo : VLDQQQQPseudo<IIC_VLD4>;
530
531def VLD4q8oddPseudo_UPD : VLDQQQQWBPseudo<IIC_VLD4u>;
532def VLD4q16oddPseudo_UPD : VLDQQQQWBPseudo<IIC_VLD4u>;
533def VLD4q32oddPseudo_UPD : VLDQQQQWBPseudo<IIC_VLD4u>;
Bob Wilsonb07c1712009-10-07 21:53:04 +0000534
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000535} // mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1
536
Bob Wilson8466fa12010-09-13 23:01:35 +0000537// Classes for VLD*LN pseudo-instructions with multi-register operands.
538// These are expanded to real instructions after register allocation.
539class VLDQLNPseudo<InstrItinClass itin>
540 : PseudoNLdSt<(outs QPR:$dst),
541 (ins addrmode6:$addr, QPR:$src, nohash_imm:$lane),
542 itin, "$src = $dst">;
543class VLDQLNWBPseudo<InstrItinClass itin>
544 : PseudoNLdSt<(outs QPR:$dst, GPR:$wb),
545 (ins addrmode6:$addr, am6offset:$offset, QPR:$src,
546 nohash_imm:$lane), itin, "$addr.addr = $wb, $src = $dst">;
547class VLDQQLNPseudo<InstrItinClass itin>
548 : PseudoNLdSt<(outs QQPR:$dst),
549 (ins addrmode6:$addr, QQPR:$src, nohash_imm:$lane),
550 itin, "$src = $dst">;
551class VLDQQLNWBPseudo<InstrItinClass itin>
552 : PseudoNLdSt<(outs QQPR:$dst, GPR:$wb),
553 (ins addrmode6:$addr, am6offset:$offset, QQPR:$src,
554 nohash_imm:$lane), itin, "$addr.addr = $wb, $src = $dst">;
555class VLDQQQQLNPseudo<InstrItinClass itin>
556 : PseudoNLdSt<(outs QQQQPR:$dst),
557 (ins addrmode6:$addr, QQQQPR:$src, nohash_imm:$lane),
558 itin, "$src = $dst">;
559class VLDQQQQLNWBPseudo<InstrItinClass itin>
560 : PseudoNLdSt<(outs QQQQPR:$dst, GPR:$wb),
561 (ins addrmode6:$addr, am6offset:$offset, QQQQPR:$src,
562 nohash_imm:$lane), itin, "$addr.addr = $wb, $src = $dst">;
563
Bob Wilsonb07c1712009-10-07 21:53:04 +0000564// VLD1LN : Vector Load (single element to one lane)
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000565class VLD1LN<bits<4> op11_8, bits<4> op7_4, string Dt, ValueType Ty,
566 PatFrag LoadOp>
Owen Andersond138d702010-11-02 20:47:39 +0000567 : NLdStLn<1, 0b10, op11_8, op7_4, (outs DPR:$Vd),
Owen Andersonf431eda2010-11-02 23:47:29 +0000568 (ins addrmode6:$Rn, DPR:$src, nohash_imm:$lane),
569 IIC_VLD1ln, "vld1", Dt, "\\{$Vd[$lane]\\}, $Rn",
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000570 "$src = $Vd",
571 [(set DPR:$Vd, (vector_insert (Ty DPR:$src),
Owen Andersonf431eda2010-11-02 23:47:29 +0000572 (i32 (LoadOp addrmode6:$Rn)),
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000573 imm:$lane))]> {
Owen Andersonf431eda2010-11-02 23:47:29 +0000574 let Rm = 0b1111;
Owen Anderson7a2e1772011-08-15 18:44:44 +0000575 let DecoderMethod = "DecodeVLD1LN";
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000576}
Mon P Wang183c6272011-05-09 17:47:27 +0000577class VLD1LN32<bits<4> op11_8, bits<4> op7_4, string Dt, ValueType Ty,
578 PatFrag LoadOp>
579 : NLdStLn<1, 0b10, op11_8, op7_4, (outs DPR:$Vd),
580 (ins addrmode6oneL32:$Rn, DPR:$src, nohash_imm:$lane),
581 IIC_VLD1ln, "vld1", Dt, "\\{$Vd[$lane]\\}, $Rn",
582 "$src = $Vd",
583 [(set DPR:$Vd, (vector_insert (Ty DPR:$src),
584 (i32 (LoadOp addrmode6oneL32:$Rn)),
585 imm:$lane))]> {
586 let Rm = 0b1111;
Owen Anderson7a2e1772011-08-15 18:44:44 +0000587 let DecoderMethod = "DecodeVLD1LN";
Mon P Wang183c6272011-05-09 17:47:27 +0000588}
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000589class VLD1QLNPseudo<ValueType Ty, PatFrag LoadOp> : VLDQLNPseudo<IIC_VLD1ln> {
590 let Pattern = [(set QPR:$dst, (vector_insert (Ty QPR:$src),
591 (i32 (LoadOp addrmode6:$addr)),
592 imm:$lane))];
593}
594
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000595def VLD1LNd8 : VLD1LN<0b0000, {?,?,?,0}, "8", v8i8, extloadi8> {
596 let Inst{7-5} = lane{2-0};
597}
598def VLD1LNd16 : VLD1LN<0b0100, {?,?,0,?}, "16", v4i16, extloadi16> {
599 let Inst{7-6} = lane{1-0};
Owen Andersonf431eda2010-11-02 23:47:29 +0000600 let Inst{4} = Rn{4};
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000601}
Mon P Wang183c6272011-05-09 17:47:27 +0000602def VLD1LNd32 : VLD1LN32<0b1000, {?,0,?,?}, "32", v2i32, load> {
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000603 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +0000604 let Inst{5} = Rn{4};
605 let Inst{4} = Rn{4};
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000606}
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000607
608def VLD1LNq8Pseudo : VLD1QLNPseudo<v16i8, extloadi8>;
609def VLD1LNq16Pseudo : VLD1QLNPseudo<v8i16, extloadi16>;
610def VLD1LNq32Pseudo : VLD1QLNPseudo<v4i32, load>;
611
Bob Wilson746fa172010-12-10 22:13:32 +0000612def : Pat<(vector_insert (v2f32 DPR:$src),
613 (f32 (load addrmode6:$addr)), imm:$lane),
614 (VLD1LNd32 addrmode6:$addr, DPR:$src, imm:$lane)>;
615def : Pat<(vector_insert (v4f32 QPR:$src),
616 (f32 (load addrmode6:$addr)), imm:$lane),
617 (VLD1LNq32Pseudo addrmode6:$addr, QPR:$src, imm:$lane)>;
618
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000619let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1 in {
620
621// ...with address register writeback:
622class VLD1LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersond138d702010-11-02 20:47:39 +0000623 : NLdStLn<1, 0b10, op11_8, op7_4, (outs DPR:$Vd, GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +0000624 (ins addrmode6:$Rn, am6offset:$Rm,
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000625 DPR:$src, nohash_imm:$lane), IIC_VLD1lnu, "vld1", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +0000626 "\\{$Vd[$lane]\\}, $Rn$Rm",
Owen Anderson7a2e1772011-08-15 18:44:44 +0000627 "$src = $Vd, $Rn.addr = $wb", []> {
628 let DecoderMethod = "DecodeVLD1LN";
629}
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000630
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000631def VLD1LNd8_UPD : VLD1LNWB<0b0000, {?,?,?,0}, "8"> {
632 let Inst{7-5} = lane{2-0};
633}
634def VLD1LNd16_UPD : VLD1LNWB<0b0100, {?,?,0,?}, "16"> {
635 let Inst{7-6} = lane{1-0};
Owen Andersonf431eda2010-11-02 23:47:29 +0000636 let Inst{4} = Rn{4};
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000637}
638def VLD1LNd32_UPD : VLD1LNWB<0b1000, {?,0,?,?}, "32"> {
639 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +0000640 let Inst{5} = Rn{4};
641 let Inst{4} = Rn{4};
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000642}
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000643
644def VLD1LNq8Pseudo_UPD : VLDQLNWBPseudo<IIC_VLD1lnu>;
645def VLD1LNq16Pseudo_UPD : VLDQLNWBPseudo<IIC_VLD1lnu>;
646def VLD1LNq32Pseudo_UPD : VLDQLNWBPseudo<IIC_VLD1lnu>;
Bob Wilson7708c222009-10-07 18:09:32 +0000647
Bob Wilson243fcc52009-09-01 04:26:28 +0000648// VLD2LN : Vector Load (single 2-element structure to one lane)
Bob Wilson39842552010-03-22 16:43:10 +0000649class VLD2LN<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersond138d702010-11-02 20:47:39 +0000650 : NLdStLn<1, 0b10, op11_8, op7_4, (outs DPR:$Vd, DPR:$dst2),
Owen Andersonf431eda2010-11-02 23:47:29 +0000651 (ins addrmode6:$Rn, DPR:$src1, DPR:$src2, nohash_imm:$lane),
652 IIC_VLD2ln, "vld2", Dt, "\\{$Vd[$lane], $dst2[$lane]\\}, $Rn",
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000653 "$src1 = $Vd, $src2 = $dst2", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +0000654 let Rm = 0b1111;
655 let Inst{4} = Rn{4};
Owen Anderson7a2e1772011-08-15 18:44:44 +0000656 let DecoderMethod = "DecodeVLD2LN";
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000657}
Bob Wilson243fcc52009-09-01 04:26:28 +0000658
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000659def VLD2LNd8 : VLD2LN<0b0001, {?,?,?,?}, "8"> {
660 let Inst{7-5} = lane{2-0};
661}
662def VLD2LNd16 : VLD2LN<0b0101, {?,?,0,?}, "16"> {
663 let Inst{7-6} = lane{1-0};
664}
665def VLD2LNd32 : VLD2LN<0b1001, {?,0,0,?}, "32"> {
666 let Inst{7} = lane{0};
667}
Bob Wilson30aea9d2009-10-08 18:56:10 +0000668
Evan Chengd2ca8132010-10-09 01:03:04 +0000669def VLD2LNd8Pseudo : VLDQLNPseudo<IIC_VLD2ln>;
670def VLD2LNd16Pseudo : VLDQLNPseudo<IIC_VLD2ln>;
671def VLD2LNd32Pseudo : VLDQLNPseudo<IIC_VLD2ln>;
Bob Wilson8466fa12010-09-13 23:01:35 +0000672
Bob Wilson41315282010-03-20 20:39:53 +0000673// ...with double-spaced registers:
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000674def VLD2LNq16 : VLD2LN<0b0101, {?,?,1,?}, "16"> {
675 let Inst{7-6} = lane{1-0};
676}
677def VLD2LNq32 : VLD2LN<0b1001, {?,1,0,?}, "32"> {
678 let Inst{7} = lane{0};
679}
Bob Wilson30aea9d2009-10-08 18:56:10 +0000680
Evan Chengd2ca8132010-10-09 01:03:04 +0000681def VLD2LNq16Pseudo : VLDQQLNPseudo<IIC_VLD2ln>;
682def VLD2LNq32Pseudo : VLDQQLNPseudo<IIC_VLD2ln>;
Bob Wilson243fcc52009-09-01 04:26:28 +0000683
Bob Wilsona1023642010-03-20 20:47:18 +0000684// ...with address register writeback:
Bob Wilson39842552010-03-22 16:43:10 +0000685class VLD2LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersond138d702010-11-02 20:47:39 +0000686 : NLdStLn<1, 0b10, op11_8, op7_4, (outs DPR:$Vd, DPR:$dst2, GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +0000687 (ins addrmode6:$Rn, am6offset:$Rm,
Evan Chengd2ca8132010-10-09 01:03:04 +0000688 DPR:$src1, DPR:$src2, nohash_imm:$lane), IIC_VLD2lnu, "vld2", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +0000689 "\\{$Vd[$lane], $dst2[$lane]\\}, $Rn$Rm",
690 "$src1 = $Vd, $src2 = $dst2, $Rn.addr = $wb", []> {
691 let Inst{4} = Rn{4};
Owen Anderson7a2e1772011-08-15 18:44:44 +0000692 let DecoderMethod = "DecodeVLD2LN";
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000693}
Bob Wilsona1023642010-03-20 20:47:18 +0000694
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000695def VLD2LNd8_UPD : VLD2LNWB<0b0001, {?,?,?,?}, "8"> {
696 let Inst{7-5} = lane{2-0};
697}
698def VLD2LNd16_UPD : VLD2LNWB<0b0101, {?,?,0,?}, "16"> {
699 let Inst{7-6} = lane{1-0};
700}
701def VLD2LNd32_UPD : VLD2LNWB<0b1001, {?,0,0,?}, "32"> {
702 let Inst{7} = lane{0};
703}
Bob Wilsona1023642010-03-20 20:47:18 +0000704
Evan Chengd2ca8132010-10-09 01:03:04 +0000705def VLD2LNd8Pseudo_UPD : VLDQLNWBPseudo<IIC_VLD2lnu>;
706def VLD2LNd16Pseudo_UPD : VLDQLNWBPseudo<IIC_VLD2lnu>;
707def VLD2LNd32Pseudo_UPD : VLDQLNWBPseudo<IIC_VLD2lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +0000708
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000709def VLD2LNq16_UPD : VLD2LNWB<0b0101, {?,?,1,?}, "16"> {
710 let Inst{7-6} = lane{1-0};
711}
712def VLD2LNq32_UPD : VLD2LNWB<0b1001, {?,1,0,?}, "32"> {
713 let Inst{7} = lane{0};
714}
Bob Wilsona1023642010-03-20 20:47:18 +0000715
Evan Chengd2ca8132010-10-09 01:03:04 +0000716def VLD2LNq16Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD2lnu>;
717def VLD2LNq32Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD2lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +0000718
Bob Wilson243fcc52009-09-01 04:26:28 +0000719// VLD3LN : Vector Load (single 3-element structure to one lane)
Bob Wilson39842552010-03-22 16:43:10 +0000720class VLD3LN<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersond138d702010-11-02 20:47:39 +0000721 : NLdStLn<1, 0b10, op11_8, op7_4, (outs DPR:$Vd, DPR:$dst2, DPR:$dst3),
Owen Andersonf431eda2010-11-02 23:47:29 +0000722 (ins addrmode6:$Rn, DPR:$src1, DPR:$src2, DPR:$src3,
Evan Cheng84f69e82010-10-09 01:45:34 +0000723 nohash_imm:$lane), IIC_VLD3ln, "vld3", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +0000724 "\\{$Vd[$lane], $dst2[$lane], $dst3[$lane]\\}, $Rn",
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000725 "$src1 = $Vd, $src2 = $dst2, $src3 = $dst3", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +0000726 let Rm = 0b1111;
Owen Anderson7a2e1772011-08-15 18:44:44 +0000727 let DecoderMethod = "DecodeVLD3LN";
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000728}
Bob Wilson243fcc52009-09-01 04:26:28 +0000729
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000730def VLD3LNd8 : VLD3LN<0b0010, {?,?,?,0}, "8"> {
731 let Inst{7-5} = lane{2-0};
732}
733def VLD3LNd16 : VLD3LN<0b0110, {?,?,0,0}, "16"> {
734 let Inst{7-6} = lane{1-0};
735}
736def VLD3LNd32 : VLD3LN<0b1010, {?,0,0,0}, "32"> {
737 let Inst{7} = lane{0};
738}
Bob Wilson0bf7d992009-10-08 22:27:33 +0000739
Evan Cheng84f69e82010-10-09 01:45:34 +0000740def VLD3LNd8Pseudo : VLDQQLNPseudo<IIC_VLD3ln>;
741def VLD3LNd16Pseudo : VLDQQLNPseudo<IIC_VLD3ln>;
742def VLD3LNd32Pseudo : VLDQQLNPseudo<IIC_VLD3ln>;
Bob Wilson8466fa12010-09-13 23:01:35 +0000743
Bob Wilson41315282010-03-20 20:39:53 +0000744// ...with double-spaced registers:
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000745def VLD3LNq16 : VLD3LN<0b0110, {?,?,1,0}, "16"> {
746 let Inst{7-6} = lane{1-0};
747}
748def VLD3LNq32 : VLD3LN<0b1010, {?,1,0,0}, "32"> {
749 let Inst{7} = lane{0};
750}
Bob Wilson0bf7d992009-10-08 22:27:33 +0000751
Evan Cheng84f69e82010-10-09 01:45:34 +0000752def VLD3LNq16Pseudo : VLDQQQQLNPseudo<IIC_VLD3ln>;
753def VLD3LNq32Pseudo : VLDQQQQLNPseudo<IIC_VLD3ln>;
Bob Wilson243fcc52009-09-01 04:26:28 +0000754
Bob Wilsona1023642010-03-20 20:47:18 +0000755// ...with address register writeback:
Bob Wilson39842552010-03-22 16:43:10 +0000756class VLD3LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersond138d702010-11-02 20:47:39 +0000757 : NLdStLn<1, 0b10, op11_8, op7_4,
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000758 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +0000759 (ins addrmode6:$Rn, am6offset:$Rm,
Bob Wilsona1023642010-03-20 20:47:18 +0000760 DPR:$src1, DPR:$src2, DPR:$src3, nohash_imm:$lane),
Evan Cheng84f69e82010-10-09 01:45:34 +0000761 IIC_VLD3lnu, "vld3", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +0000762 "\\{$Vd[$lane], $dst2[$lane], $dst3[$lane]\\}, $Rn$Rm",
763 "$src1 = $Vd, $src2 = $dst2, $src3 = $dst3, $Rn.addr = $wb",
Owen Anderson7a2e1772011-08-15 18:44:44 +0000764 []> {
765 let DecoderMethod = "DecodeVLD3LN";
766}
Bob Wilsona1023642010-03-20 20:47:18 +0000767
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000768def VLD3LNd8_UPD : VLD3LNWB<0b0010, {?,?,?,0}, "8"> {
769 let Inst{7-5} = lane{2-0};
770}
771def VLD3LNd16_UPD : VLD3LNWB<0b0110, {?,?,0,0}, "16"> {
772 let Inst{7-6} = lane{1-0};
773}
774def VLD3LNd32_UPD : VLD3LNWB<0b1010, {?,0,0,0}, "32"> {
775 let Inst{7} = lane{0};
776}
Bob Wilsona1023642010-03-20 20:47:18 +0000777
Evan Cheng84f69e82010-10-09 01:45:34 +0000778def VLD3LNd8Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD3lnu>;
779def VLD3LNd16Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD3lnu>;
780def VLD3LNd32Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD3lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +0000781
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000782def VLD3LNq16_UPD : VLD3LNWB<0b0110, {?,?,1,0}, "16"> {
783 let Inst{7-6} = lane{1-0};
784}
785def VLD3LNq32_UPD : VLD3LNWB<0b1010, {?,1,0,0}, "32"> {
786 let Inst{7} = lane{0};
787}
Bob Wilsona1023642010-03-20 20:47:18 +0000788
Evan Cheng84f69e82010-10-09 01:45:34 +0000789def VLD3LNq16Pseudo_UPD : VLDQQQQLNWBPseudo<IIC_VLD3lnu>;
790def VLD3LNq32Pseudo_UPD : VLDQQQQLNWBPseudo<IIC_VLD3lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +0000791
Bob Wilson243fcc52009-09-01 04:26:28 +0000792// VLD4LN : Vector Load (single 4-element structure to one lane)
Bob Wilson39842552010-03-22 16:43:10 +0000793class VLD4LN<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersond138d702010-11-02 20:47:39 +0000794 : NLdStLn<1, 0b10, op11_8, op7_4,
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000795 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4),
Owen Andersonf431eda2010-11-02 23:47:29 +0000796 (ins addrmode6:$Rn, DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4,
Evan Cheng10dc63f2010-10-09 04:07:58 +0000797 nohash_imm:$lane), IIC_VLD4ln, "vld4", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +0000798 "\\{$Vd[$lane], $dst2[$lane], $dst3[$lane], $dst4[$lane]\\}, $Rn",
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000799 "$src1 = $Vd, $src2 = $dst2, $src3 = $dst3, $src4 = $dst4", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +0000800 let Rm = 0b1111;
801 let Inst{4} = Rn{4};
Owen Anderson7a2e1772011-08-15 18:44:44 +0000802 let DecoderMethod = "DecodeVLD4LN";
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000803}
Bob Wilson243fcc52009-09-01 04:26:28 +0000804
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000805def VLD4LNd8 : VLD4LN<0b0011, {?,?,?,?}, "8"> {
806 let Inst{7-5} = lane{2-0};
807}
808def VLD4LNd16 : VLD4LN<0b0111, {?,?,0,?}, "16"> {
809 let Inst{7-6} = lane{1-0};
810}
811def VLD4LNd32 : VLD4LN<0b1011, {?,0,?,?}, "32"> {
812 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +0000813 let Inst{5} = Rn{5};
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000814}
Bob Wilson62e053e2009-10-08 22:53:57 +0000815
Evan Cheng10dc63f2010-10-09 04:07:58 +0000816def VLD4LNd8Pseudo : VLDQQLNPseudo<IIC_VLD4ln>;
817def VLD4LNd16Pseudo : VLDQQLNPseudo<IIC_VLD4ln>;
818def VLD4LNd32Pseudo : VLDQQLNPseudo<IIC_VLD4ln>;
Bob Wilson8466fa12010-09-13 23:01:35 +0000819
Bob Wilson41315282010-03-20 20:39:53 +0000820// ...with double-spaced registers:
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000821def VLD4LNq16 : VLD4LN<0b0111, {?,?,1,?}, "16"> {
822 let Inst{7-6} = lane{1-0};
823}
824def VLD4LNq32 : VLD4LN<0b1011, {?,1,?,?}, "32"> {
825 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +0000826 let Inst{5} = Rn{5};
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000827}
Bob Wilson62e053e2009-10-08 22:53:57 +0000828
Evan Cheng10dc63f2010-10-09 04:07:58 +0000829def VLD4LNq16Pseudo : VLDQQQQLNPseudo<IIC_VLD4ln>;
830def VLD4LNq32Pseudo : VLDQQQQLNPseudo<IIC_VLD4ln>;
Bob Wilsonb07c1712009-10-07 21:53:04 +0000831
Bob Wilsona1023642010-03-20 20:47:18 +0000832// ...with address register writeback:
Bob Wilson39842552010-03-22 16:43:10 +0000833class VLD4LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersond138d702010-11-02 20:47:39 +0000834 : NLdStLn<1, 0b10, op11_8, op7_4,
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000835 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4, GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +0000836 (ins addrmode6:$Rn, am6offset:$Rm,
Bob Wilsona1023642010-03-20 20:47:18 +0000837 DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4, nohash_imm:$lane),
Bob Wilson6eb08dd2011-02-07 17:43:12 +0000838 IIC_VLD4lnu, "vld4", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +0000839"\\{$Vd[$lane], $dst2[$lane], $dst3[$lane], $dst4[$lane]\\}, $Rn$Rm",
840"$src1 = $Vd, $src2 = $dst2, $src3 = $dst3, $src4 = $dst4, $Rn.addr = $wb",
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000841 []> {
Owen Andersonf431eda2010-11-02 23:47:29 +0000842 let Inst{4} = Rn{4};
Owen Anderson7a2e1772011-08-15 18:44:44 +0000843 let DecoderMethod = "DecodeVLD4LN" ;
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000844}
Bob Wilsona1023642010-03-20 20:47:18 +0000845
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000846def VLD4LNd8_UPD : VLD4LNWB<0b0011, {?,?,?,?}, "8"> {
847 let Inst{7-5} = lane{2-0};
848}
849def VLD4LNd16_UPD : VLD4LNWB<0b0111, {?,?,0,?}, "16"> {
850 let Inst{7-6} = lane{1-0};
851}
852def VLD4LNd32_UPD : VLD4LNWB<0b1011, {?,0,?,?}, "32"> {
853 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +0000854 let Inst{5} = Rn{5};
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000855}
Bob Wilsona1023642010-03-20 20:47:18 +0000856
Evan Cheng10dc63f2010-10-09 04:07:58 +0000857def VLD4LNd8Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD4lnu>;
858def VLD4LNd16Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD4lnu>;
859def VLD4LNd32Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD4lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +0000860
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000861def VLD4LNq16_UPD : VLD4LNWB<0b0111, {?,?,1,?}, "16"> {
862 let Inst{7-6} = lane{1-0};
863}
864def VLD4LNq32_UPD : VLD4LNWB<0b1011, {?,1,?,?}, "32"> {
865 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +0000866 let Inst{5} = Rn{5};
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000867}
Bob Wilsona1023642010-03-20 20:47:18 +0000868
Evan Cheng10dc63f2010-10-09 04:07:58 +0000869def VLD4LNq16Pseudo_UPD : VLDQQQQLNWBPseudo<IIC_VLD4lnu>;
870def VLD4LNq32Pseudo_UPD : VLDQQQQLNWBPseudo<IIC_VLD4lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +0000871
Bob Wilson2a0e9742010-11-27 06:35:16 +0000872} // mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1
873
Bob Wilsonb07c1712009-10-07 21:53:04 +0000874// VLD1DUP : Vector Load (single element to all lanes)
Bob Wilsonf3d2f9d2010-11-28 06:51:15 +0000875class VLD1DUP<bits<4> op7_4, string Dt, ValueType Ty, PatFrag LoadOp>
Bob Wilson8e0c7b52010-11-30 00:00:42 +0000876 : NLdSt<1, 0b10, 0b1100, op7_4, (outs DPR:$Vd), (ins addrmode6dup:$Rn),
Bob Wilson2a0e9742010-11-27 06:35:16 +0000877 IIC_VLD1dup, "vld1", Dt, "\\{$Vd[]\\}, $Rn", "",
Bob Wilson8e0c7b52010-11-30 00:00:42 +0000878 [(set DPR:$Vd, (Ty (NEONvdup (i32 (LoadOp addrmode6dup:$Rn)))))]> {
Bob Wilson2a0e9742010-11-27 06:35:16 +0000879 let Rm = 0b1111;
Bob Wilsonbce55772010-11-27 07:12:02 +0000880 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000881 let DecoderMethod = "DecodeVLD1DupInstruction";
Bob Wilson2a0e9742010-11-27 06:35:16 +0000882}
883class VLD1QDUPPseudo<ValueType Ty, PatFrag LoadOp> : VLDQPseudo<IIC_VLD1dup> {
884 let Pattern = [(set QPR:$dst,
Bob Wilson8e0c7b52010-11-30 00:00:42 +0000885 (Ty (NEONvdup (i32 (LoadOp addrmode6dup:$addr)))))];
Bob Wilson2a0e9742010-11-27 06:35:16 +0000886}
887
Bob Wilsonf3d2f9d2010-11-28 06:51:15 +0000888def VLD1DUPd8 : VLD1DUP<{0,0,0,?}, "8", v8i8, extloadi8>;
889def VLD1DUPd16 : VLD1DUP<{0,1,0,?}, "16", v4i16, extloadi16>;
890def VLD1DUPd32 : VLD1DUP<{1,0,0,?}, "32", v2i32, load>;
Bob Wilson2a0e9742010-11-27 06:35:16 +0000891
892def VLD1DUPq8Pseudo : VLD1QDUPPseudo<v16i8, extloadi8>;
893def VLD1DUPq16Pseudo : VLD1QDUPPseudo<v8i16, extloadi16>;
894def VLD1DUPq32Pseudo : VLD1QDUPPseudo<v4i32, load>;
895
Bob Wilson746fa172010-12-10 22:13:32 +0000896def : Pat<(v2f32 (NEONvdup (f32 (load addrmode6dup:$addr)))),
897 (VLD1DUPd32 addrmode6:$addr)>;
898def : Pat<(v4f32 (NEONvdup (f32 (load addrmode6dup:$addr)))),
899 (VLD1DUPq32Pseudo addrmode6:$addr)>;
900
Bob Wilson2a0e9742010-11-27 06:35:16 +0000901let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1 in {
902
Bob Wilson20d55152010-12-10 22:13:24 +0000903class VLD1QDUP<bits<4> op7_4, string Dt>
Bob Wilsonf3d2f9d2010-11-28 06:51:15 +0000904 : NLdSt<1, 0b10, 0b1100, op7_4, (outs DPR:$Vd, DPR:$dst2),
Bob Wilson8e0c7b52010-11-30 00:00:42 +0000905 (ins addrmode6dup:$Rn), IIC_VLD1dup,
Bob Wilson2a0e9742010-11-27 06:35:16 +0000906 "vld1", Dt, "\\{$Vd[], $dst2[]\\}, $Rn", "", []> {
907 let Rm = 0b1111;
Bob Wilsonbce55772010-11-27 07:12:02 +0000908 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000909 let DecoderMethod = "DecodeVLD1DupInstruction";
Bob Wilson2a0e9742010-11-27 06:35:16 +0000910}
911
Bob Wilson20d55152010-12-10 22:13:24 +0000912def VLD1DUPq8 : VLD1QDUP<{0,0,1,0}, "8">;
913def VLD1DUPq16 : VLD1QDUP<{0,1,1,?}, "16">;
914def VLD1DUPq32 : VLD1QDUP<{1,0,1,?}, "32">;
Bob Wilson2a0e9742010-11-27 06:35:16 +0000915
916// ...with address register writeback:
Bob Wilsonf3d2f9d2010-11-28 06:51:15 +0000917class VLD1DUPWB<bits<4> op7_4, string Dt>
918 : NLdSt<1, 0b10, 0b1100, op7_4, (outs DPR:$Vd, GPR:$wb),
Bob Wilson8e0c7b52010-11-30 00:00:42 +0000919 (ins addrmode6dup:$Rn, am6offset:$Rm), IIC_VLD1dupu,
Bob Wilsonbce55772010-11-27 07:12:02 +0000920 "vld1", Dt, "\\{$Vd[]\\}, $Rn$Rm", "$Rn.addr = $wb", []> {
921 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000922 let DecoderMethod = "DecodeVLD1DupInstruction";
Bob Wilsonbce55772010-11-27 07:12:02 +0000923}
Bob Wilsonf3d2f9d2010-11-28 06:51:15 +0000924class VLD1QDUPWB<bits<4> op7_4, string Dt>
925 : NLdSt<1, 0b10, 0b1100, op7_4, (outs DPR:$Vd, DPR:$dst2, GPR:$wb),
Bob Wilson8e0c7b52010-11-30 00:00:42 +0000926 (ins addrmode6dup:$Rn, am6offset:$Rm), IIC_VLD1dupu,
Bob Wilsonbce55772010-11-27 07:12:02 +0000927 "vld1", Dt, "\\{$Vd[], $dst2[]\\}, $Rn$Rm", "$Rn.addr = $wb", []> {
928 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000929 let DecoderMethod = "DecodeVLD1DupInstruction";
Bob Wilsonbce55772010-11-27 07:12:02 +0000930}
Bob Wilson2a0e9742010-11-27 06:35:16 +0000931
Bob Wilsonf3d2f9d2010-11-28 06:51:15 +0000932def VLD1DUPd8_UPD : VLD1DUPWB<{0,0,0,0}, "8">;
933def VLD1DUPd16_UPD : VLD1DUPWB<{0,1,0,?}, "16">;
934def VLD1DUPd32_UPD : VLD1DUPWB<{1,0,0,?}, "32">;
Bob Wilson2a0e9742010-11-27 06:35:16 +0000935
Bob Wilsonf3d2f9d2010-11-28 06:51:15 +0000936def VLD1DUPq8_UPD : VLD1QDUPWB<{0,0,1,0}, "8">;
937def VLD1DUPq16_UPD : VLD1QDUPWB<{0,1,1,?}, "16">;
938def VLD1DUPq32_UPD : VLD1QDUPWB<{1,0,1,?}, "32">;
Bob Wilson2a0e9742010-11-27 06:35:16 +0000939
940def VLD1DUPq8Pseudo_UPD : VLDQWBPseudo<IIC_VLD1dupu>;
941def VLD1DUPq16Pseudo_UPD : VLDQWBPseudo<IIC_VLD1dupu>;
942def VLD1DUPq32Pseudo_UPD : VLDQWBPseudo<IIC_VLD1dupu>;
943
Bob Wilsonb07c1712009-10-07 21:53:04 +0000944// VLD2DUP : Vector Load (single 2-element structure to all lanes)
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +0000945class VLD2DUP<bits<4> op7_4, string Dt>
946 : NLdSt<1, 0b10, 0b1101, op7_4, (outs DPR:$Vd, DPR:$dst2),
Bob Wilson8e0c7b52010-11-30 00:00:42 +0000947 (ins addrmode6dup:$Rn), IIC_VLD2dup,
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +0000948 "vld2", Dt, "\\{$Vd[], $dst2[]\\}, $Rn", "", []> {
949 let Rm = 0b1111;
950 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000951 let DecoderMethod = "DecodeVLD2DupInstruction";
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +0000952}
953
954def VLD2DUPd8 : VLD2DUP<{0,0,0,?}, "8">;
955def VLD2DUPd16 : VLD2DUP<{0,1,0,?}, "16">;
956def VLD2DUPd32 : VLD2DUP<{1,0,0,?}, "32">;
957
958def VLD2DUPd8Pseudo : VLDQPseudo<IIC_VLD2dup>;
959def VLD2DUPd16Pseudo : VLDQPseudo<IIC_VLD2dup>;
960def VLD2DUPd32Pseudo : VLDQPseudo<IIC_VLD2dup>;
961
962// ...with double-spaced registers (not used for codegen):
Bob Wilson173fb142010-11-30 00:00:38 +0000963def VLD2DUPd8x2 : VLD2DUP<{0,0,1,?}, "8">;
964def VLD2DUPd16x2 : VLD2DUP<{0,1,1,?}, "16">;
965def VLD2DUPd32x2 : VLD2DUP<{1,0,1,?}, "32">;
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +0000966
967// ...with address register writeback:
968class VLD2DUPWB<bits<4> op7_4, string Dt>
969 : NLdSt<1, 0b10, 0b1101, op7_4, (outs DPR:$Vd, DPR:$dst2, GPR:$wb),
Bob Wilson8e0c7b52010-11-30 00:00:42 +0000970 (ins addrmode6dup:$Rn, am6offset:$Rm), IIC_VLD2dupu,
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +0000971 "vld2", Dt, "\\{$Vd[], $dst2[]\\}, $Rn$Rm", "$Rn.addr = $wb", []> {
972 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000973 let DecoderMethod = "DecodeVLD2DupInstruction";
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +0000974}
975
976def VLD2DUPd8_UPD : VLD2DUPWB<{0,0,0,0}, "8">;
977def VLD2DUPd16_UPD : VLD2DUPWB<{0,1,0,?}, "16">;
978def VLD2DUPd32_UPD : VLD2DUPWB<{1,0,0,?}, "32">;
979
Bob Wilson173fb142010-11-30 00:00:38 +0000980def VLD2DUPd8x2_UPD : VLD2DUPWB<{0,0,1,0}, "8">;
981def VLD2DUPd16x2_UPD : VLD2DUPWB<{0,1,1,?}, "16">;
982def VLD2DUPd32x2_UPD : VLD2DUPWB<{1,0,1,?}, "32">;
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +0000983
984def VLD2DUPd8Pseudo_UPD : VLDQWBPseudo<IIC_VLD2dupu>;
985def VLD2DUPd16Pseudo_UPD : VLDQWBPseudo<IIC_VLD2dupu>;
986def VLD2DUPd32Pseudo_UPD : VLDQWBPseudo<IIC_VLD2dupu>;
987
Bob Wilsonb07c1712009-10-07 21:53:04 +0000988// VLD3DUP : Vector Load (single 3-element structure to all lanes)
Bob Wilson86c6d802010-11-29 19:35:29 +0000989class VLD3DUP<bits<4> op7_4, string Dt>
990 : NLdSt<1, 0b10, 0b1110, op7_4, (outs DPR:$Vd, DPR:$dst2, DPR:$dst3),
Bob Wilson8e0c7b52010-11-30 00:00:42 +0000991 (ins addrmode6dup:$Rn), IIC_VLD3dup,
Bob Wilson86c6d802010-11-29 19:35:29 +0000992 "vld3", Dt, "\\{$Vd[], $dst2[], $dst3[]\\}, $Rn", "", []> {
993 let Rm = 0b1111;
Owen Andersonef2865a2011-08-15 23:38:54 +0000994 let Inst{4} = 0;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000995 let DecoderMethod = "DecodeVLD3DupInstruction";
Bob Wilson86c6d802010-11-29 19:35:29 +0000996}
997
998def VLD3DUPd8 : VLD3DUP<{0,0,0,?}, "8">;
999def VLD3DUPd16 : VLD3DUP<{0,1,0,?}, "16">;
1000def VLD3DUPd32 : VLD3DUP<{1,0,0,?}, "32">;
1001
1002def VLD3DUPd8Pseudo : VLDQQPseudo<IIC_VLD3dup>;
1003def VLD3DUPd16Pseudo : VLDQQPseudo<IIC_VLD3dup>;
1004def VLD3DUPd32Pseudo : VLDQQPseudo<IIC_VLD3dup>;
1005
1006// ...with double-spaced registers (not used for codegen):
Bob Wilson173fb142010-11-30 00:00:38 +00001007def VLD3DUPd8x2 : VLD3DUP<{0,0,1,?}, "8">;
1008def VLD3DUPd16x2 : VLD3DUP<{0,1,1,?}, "16">;
1009def VLD3DUPd32x2 : VLD3DUP<{1,0,1,?}, "32">;
Bob Wilson86c6d802010-11-29 19:35:29 +00001010
1011// ...with address register writeback:
1012class VLD3DUPWB<bits<4> op7_4, string Dt>
1013 : NLdSt<1, 0b10, 0b1110, op7_4, (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, GPR:$wb),
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001014 (ins addrmode6dup:$Rn, am6offset:$Rm), IIC_VLD3dupu,
Bob Wilson86c6d802010-11-29 19:35:29 +00001015 "vld3", Dt, "\\{$Vd[], $dst2[], $dst3[]\\}, $Rn$Rm",
1016 "$Rn.addr = $wb", []> {
Owen Andersonef2865a2011-08-15 23:38:54 +00001017 let Inst{4} = 0;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001018 let DecoderMethod = "DecodeVLD3DupInstruction";
Bob Wilson86c6d802010-11-29 19:35:29 +00001019}
1020
1021def VLD3DUPd8_UPD : VLD3DUPWB<{0,0,0,0}, "8">;
1022def VLD3DUPd16_UPD : VLD3DUPWB<{0,1,0,?}, "16">;
1023def VLD3DUPd32_UPD : VLD3DUPWB<{1,0,0,?}, "32">;
1024
Bob Wilson173fb142010-11-30 00:00:38 +00001025def VLD3DUPd8x2_UPD : VLD3DUPWB<{0,0,1,0}, "8">;
1026def VLD3DUPd16x2_UPD : VLD3DUPWB<{0,1,1,?}, "16">;
1027def VLD3DUPd32x2_UPD : VLD3DUPWB<{1,0,1,?}, "32">;
Bob Wilson86c6d802010-11-29 19:35:29 +00001028
1029def VLD3DUPd8Pseudo_UPD : VLDQQWBPseudo<IIC_VLD3dupu>;
1030def VLD3DUPd16Pseudo_UPD : VLDQQWBPseudo<IIC_VLD3dupu>;
1031def VLD3DUPd32Pseudo_UPD : VLDQQWBPseudo<IIC_VLD3dupu>;
1032
Bob Wilsonb07c1712009-10-07 21:53:04 +00001033// VLD4DUP : Vector Load (single 4-element structure to all lanes)
Bob Wilson6c4c9822010-11-30 00:00:35 +00001034class VLD4DUP<bits<4> op7_4, string Dt>
1035 : NLdSt<1, 0b10, 0b1111, op7_4,
1036 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4),
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001037 (ins addrmode6dup:$Rn), IIC_VLD4dup,
Bob Wilson6c4c9822010-11-30 00:00:35 +00001038 "vld4", Dt, "\\{$Vd[], $dst2[], $dst3[], $dst4[]\\}, $Rn", "", []> {
1039 let Rm = 0b1111;
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001040 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001041 let DecoderMethod = "DecodeVLD4DupInstruction";
Bob Wilson6c4c9822010-11-30 00:00:35 +00001042}
1043
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001044def VLD4DUPd8 : VLD4DUP<{0,0,0,?}, "8">;
1045def VLD4DUPd16 : VLD4DUP<{0,1,0,?}, "16">;
1046def VLD4DUPd32 : VLD4DUP<{1,?,0,?}, "32"> { let Inst{6} = Rn{5}; }
Bob Wilson6c4c9822010-11-30 00:00:35 +00001047
1048def VLD4DUPd8Pseudo : VLDQQPseudo<IIC_VLD4dup>;
1049def VLD4DUPd16Pseudo : VLDQQPseudo<IIC_VLD4dup>;
1050def VLD4DUPd32Pseudo : VLDQQPseudo<IIC_VLD4dup>;
1051
1052// ...with double-spaced registers (not used for codegen):
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001053def VLD4DUPd8x2 : VLD4DUP<{0,0,1,?}, "8">;
1054def VLD4DUPd16x2 : VLD4DUP<{0,1,1,?}, "16">;
1055def VLD4DUPd32x2 : VLD4DUP<{1,?,1,?}, "32"> { let Inst{6} = Rn{5}; }
Bob Wilson6c4c9822010-11-30 00:00:35 +00001056
1057// ...with address register writeback:
1058class VLD4DUPWB<bits<4> op7_4, string Dt>
1059 : NLdSt<1, 0b10, 0b1111, op7_4,
1060 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4, GPR:$wb),
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001061 (ins addrmode6dup:$Rn, am6offset:$Rm), IIC_VLD4dupu,
Bob Wilson6c4c9822010-11-30 00:00:35 +00001062 "vld4", Dt, "\\{$Vd[], $dst2[], $dst3[], $dst4[]\\}, $Rn$Rm",
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001063 "$Rn.addr = $wb", []> {
1064 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001065 let DecoderMethod = "DecodeVLD4DupInstruction";
Bob Wilson6c4c9822010-11-30 00:00:35 +00001066}
1067
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001068def VLD4DUPd8_UPD : VLD4DUPWB<{0,0,0,0}, "8">;
1069def VLD4DUPd16_UPD : VLD4DUPWB<{0,1,0,?}, "16">;
1070def VLD4DUPd32_UPD : VLD4DUPWB<{1,?,0,?}, "32"> { let Inst{6} = Rn{5}; }
1071
1072def VLD4DUPd8x2_UPD : VLD4DUPWB<{0,0,1,0}, "8">;
1073def VLD4DUPd16x2_UPD : VLD4DUPWB<{0,1,1,?}, "16">;
1074def VLD4DUPd32x2_UPD : VLD4DUPWB<{1,?,1,?}, "32"> { let Inst{6} = Rn{5}; }
Bob Wilson6c4c9822010-11-30 00:00:35 +00001075
1076def VLD4DUPd8Pseudo_UPD : VLDQQWBPseudo<IIC_VLD4dupu>;
1077def VLD4DUPd16Pseudo_UPD : VLDQQWBPseudo<IIC_VLD4dupu>;
1078def VLD4DUPd32Pseudo_UPD : VLDQQWBPseudo<IIC_VLD4dupu>;
1079
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001080} // mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1
Bob Wilsondbd3c0e2009-08-12 00:49:01 +00001081
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001082let mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1 in {
Bob Wilson25eb5012010-03-20 20:54:36 +00001083
Bob Wilson709d5922010-08-25 23:27:42 +00001084// Classes for VST* pseudo-instructions with multi-register operands.
1085// These are expanded to real instructions after register allocation.
Bob Wilson9d84fb32010-09-14 20:59:49 +00001086class VSTQPseudo<InstrItinClass itin>
1087 : PseudoNLdSt<(outs), (ins addrmode6:$addr, QPR:$src), itin, "">;
1088class VSTQWBPseudo<InstrItinClass itin>
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001089 : PseudoNLdSt<(outs GPR:$wb),
Bob Wilson9d84fb32010-09-14 20:59:49 +00001090 (ins addrmode6:$addr, am6offset:$offset, QPR:$src), itin,
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001091 "$addr.addr = $wb">;
Bob Wilson9d84fb32010-09-14 20:59:49 +00001092class VSTQQPseudo<InstrItinClass itin>
1093 : PseudoNLdSt<(outs), (ins addrmode6:$addr, QQPR:$src), itin, "">;
1094class VSTQQWBPseudo<InstrItinClass itin>
Bob Wilson709d5922010-08-25 23:27:42 +00001095 : PseudoNLdSt<(outs GPR:$wb),
Bob Wilson9d84fb32010-09-14 20:59:49 +00001096 (ins addrmode6:$addr, am6offset:$offset, QQPR:$src), itin,
Bob Wilson709d5922010-08-25 23:27:42 +00001097 "$addr.addr = $wb">;
Bob Wilson7de68142011-02-07 17:43:15 +00001098class VSTQQQQPseudo<InstrItinClass itin>
1099 : PseudoNLdSt<(outs), (ins addrmode6:$addr, QQQQPR:$src), itin, "">;
Bob Wilson9d84fb32010-09-14 20:59:49 +00001100class VSTQQQQWBPseudo<InstrItinClass itin>
Bob Wilson709d5922010-08-25 23:27:42 +00001101 : PseudoNLdSt<(outs GPR:$wb),
Evan Cheng60ff8792010-10-11 22:03:18 +00001102 (ins addrmode6:$addr, am6offset:$offset, QQQQPR:$src), itin,
Bob Wilson709d5922010-08-25 23:27:42 +00001103 "$addr.addr = $wb">;
1104
Bob Wilson11d98992010-03-23 06:20:33 +00001105// VST1 : Vector Store (multiple single elements)
1106class VST1D<bits<4> op7_4, string Dt>
Owen Andersonf431eda2010-11-02 23:47:29 +00001107 : NLdSt<0,0b00,0b0111,op7_4, (outs), (ins addrmode6:$Rn, DPR:$Vd),
1108 IIC_VST1, "vst1", Dt, "\\{$Vd\\}, $Rn", "", []> {
1109 let Rm = 0b1111;
1110 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001111 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001112}
Bob Wilson11d98992010-03-23 06:20:33 +00001113class VST1Q<bits<4> op7_4, string Dt>
1114 : NLdSt<0,0b00,0b1010,op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +00001115 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2), IIC_VST1x2,
1116 "vst1", Dt, "\\{$Vd, $src2\\}, $Rn", "", []> {
1117 let Rm = 0b1111;
1118 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001119 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001120}
Bob Wilson11d98992010-03-23 06:20:33 +00001121
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001122def VST1d8 : VST1D<{0,0,0,?}, "8">;
1123def VST1d16 : VST1D<{0,1,0,?}, "16">;
1124def VST1d32 : VST1D<{1,0,0,?}, "32">;
1125def VST1d64 : VST1D<{1,1,0,?}, "64">;
Bob Wilson11d98992010-03-23 06:20:33 +00001126
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001127def VST1q8 : VST1Q<{0,0,?,?}, "8">;
1128def VST1q16 : VST1Q<{0,1,?,?}, "16">;
1129def VST1q32 : VST1Q<{1,0,?,?}, "32">;
1130def VST1q64 : VST1Q<{1,1,?,?}, "64">;
Bob Wilson11d98992010-03-23 06:20:33 +00001131
Evan Cheng60ff8792010-10-11 22:03:18 +00001132def VST1q8Pseudo : VSTQPseudo<IIC_VST1x2>;
1133def VST1q16Pseudo : VSTQPseudo<IIC_VST1x2>;
1134def VST1q32Pseudo : VSTQPseudo<IIC_VST1x2>;
1135def VST1q64Pseudo : VSTQPseudo<IIC_VST1x2>;
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001136
Bob Wilson25eb5012010-03-20 20:54:36 +00001137// ...with address register writeback:
1138class VST1DWB<bits<4> op7_4, string Dt>
1139 : NLdSt<0, 0b00, 0b0111, op7_4, (outs GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +00001140 (ins addrmode6:$Rn, am6offset:$Rm, DPR:$Vd), IIC_VST1u,
1141 "vst1", Dt, "\\{$Vd\\}, $Rn$Rm", "$Rn.addr = $wb", []> {
1142 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001143 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001144}
Bob Wilson25eb5012010-03-20 20:54:36 +00001145class VST1QWB<bits<4> op7_4, string Dt>
1146 : NLdSt<0, 0b00, 0b1010, op7_4, (outs GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +00001147 (ins addrmode6:$Rn, am6offset:$Rm, DPR:$Vd, DPR:$src2),
1148 IIC_VST1x2u, "vst1", Dt, "\\{$Vd, $src2\\}, $Rn$Rm",
1149 "$Rn.addr = $wb", []> {
1150 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001151 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001152}
Bob Wilson25eb5012010-03-20 20:54:36 +00001153
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001154def VST1d8_UPD : VST1DWB<{0,0,0,?}, "8">;
1155def VST1d16_UPD : VST1DWB<{0,1,0,?}, "16">;
1156def VST1d32_UPD : VST1DWB<{1,0,0,?}, "32">;
1157def VST1d64_UPD : VST1DWB<{1,1,0,?}, "64">;
Bob Wilson25eb5012010-03-20 20:54:36 +00001158
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001159def VST1q8_UPD : VST1QWB<{0,0,?,?}, "8">;
1160def VST1q16_UPD : VST1QWB<{0,1,?,?}, "16">;
1161def VST1q32_UPD : VST1QWB<{1,0,?,?}, "32">;
1162def VST1q64_UPD : VST1QWB<{1,1,?,?}, "64">;
Bob Wilson25eb5012010-03-20 20:54:36 +00001163
Evan Cheng60ff8792010-10-11 22:03:18 +00001164def VST1q8Pseudo_UPD : VSTQWBPseudo<IIC_VST1x2u>;
1165def VST1q16Pseudo_UPD : VSTQWBPseudo<IIC_VST1x2u>;
1166def VST1q32Pseudo_UPD : VSTQWBPseudo<IIC_VST1x2u>;
1167def VST1q64Pseudo_UPD : VSTQWBPseudo<IIC_VST1x2u>;
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001168
Bob Wilson052ba452010-03-22 18:22:06 +00001169// ...with 3 registers (some of these are only for the disassembler):
Bob Wilson95808322010-03-18 20:18:39 +00001170class VST1D3<bits<4> op7_4, string Dt>
Johnny Chenf50e83f2010-02-24 02:57:20 +00001171 : NLdSt<0, 0b00, 0b0110, op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +00001172 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2, DPR:$src3),
1173 IIC_VST1x3, "vst1", Dt, "\\{$Vd, $src2, $src3\\}, $Rn", "", []> {
1174 let Rm = 0b1111;
1175 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001176 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001177}
Bob Wilson25eb5012010-03-20 20:54:36 +00001178class VST1D3WB<bits<4> op7_4, string Dt>
1179 : NLdSt<0, 0b00, 0b0110, op7_4, (outs GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +00001180 (ins addrmode6:$Rn, am6offset:$Rm,
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001181 DPR:$Vd, DPR:$src2, DPR:$src3),
Owen Andersonf431eda2010-11-02 23:47:29 +00001182 IIC_VST1x3u, "vst1", Dt, "\\{$Vd, $src2, $src3\\}, $Rn$Rm",
1183 "$Rn.addr = $wb", []> {
1184 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001185 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001186}
Bob Wilson052ba452010-03-22 18:22:06 +00001187
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001188def VST1d8T : VST1D3<{0,0,0,?}, "8">;
1189def VST1d16T : VST1D3<{0,1,0,?}, "16">;
1190def VST1d32T : VST1D3<{1,0,0,?}, "32">;
1191def VST1d64T : VST1D3<{1,1,0,?}, "64">;
Bob Wilson052ba452010-03-22 18:22:06 +00001192
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001193def VST1d8T_UPD : VST1D3WB<{0,0,0,?}, "8">;
1194def VST1d16T_UPD : VST1D3WB<{0,1,0,?}, "16">;
1195def VST1d32T_UPD : VST1D3WB<{1,0,0,?}, "32">;
1196def VST1d64T_UPD : VST1D3WB<{1,1,0,?}, "64">;
Bob Wilson052ba452010-03-22 18:22:06 +00001197
Evan Cheng60ff8792010-10-11 22:03:18 +00001198def VST1d64TPseudo : VSTQQPseudo<IIC_VST1x3>;
1199def VST1d64TPseudo_UPD : VSTQQWBPseudo<IIC_VST1x3u>;
Bob Wilson01ba4612010-08-26 18:51:29 +00001200
Bob Wilson052ba452010-03-22 18:22:06 +00001201// ...with 4 registers (some of these are only for the disassembler):
1202class VST1D4<bits<4> op7_4, string Dt>
1203 : NLdSt<0, 0b00, 0b0010, op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +00001204 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2, DPR:$src3, DPR:$src4),
1205 IIC_VST1x4, "vst1", Dt, "\\{$Vd, $src2, $src3, $src4\\}, $Rn", "",
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001206 []> {
Owen Andersonf431eda2010-11-02 23:47:29 +00001207 let Rm = 0b1111;
1208 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001209 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001210}
Bob Wilson25eb5012010-03-20 20:54:36 +00001211class VST1D4WB<bits<4> op7_4, string Dt>
1212 : NLdSt<0, 0b00, 0b0010, op7_4, (outs GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +00001213 (ins addrmode6:$Rn, am6offset:$Rm,
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001214 DPR:$Vd, DPR:$src2, DPR:$src3, DPR:$src4), IIC_VST1x4u,
Owen Andersonf431eda2010-11-02 23:47:29 +00001215 "vst1", Dt, "\\{$Vd, $src2, $src3, $src4\\}, $Rn$Rm",
1216 "$Rn.addr = $wb", []> {
1217 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001218 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001219}
Bob Wilson25eb5012010-03-20 20:54:36 +00001220
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001221def VST1d8Q : VST1D4<{0,0,?,?}, "8">;
1222def VST1d16Q : VST1D4<{0,1,?,?}, "16">;
1223def VST1d32Q : VST1D4<{1,0,?,?}, "32">;
1224def VST1d64Q : VST1D4<{1,1,?,?}, "64">;
Bob Wilson25eb5012010-03-20 20:54:36 +00001225
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001226def VST1d8Q_UPD : VST1D4WB<{0,0,?,?}, "8">;
1227def VST1d16Q_UPD : VST1D4WB<{0,1,?,?}, "16">;
1228def VST1d32Q_UPD : VST1D4WB<{1,0,?,?}, "32">;
1229def VST1d64Q_UPD : VST1D4WB<{1,1,?,?}, "64">;
Bob Wilson9f7d60f2009-08-12 17:04:56 +00001230
Evan Cheng60ff8792010-10-11 22:03:18 +00001231def VST1d64QPseudo : VSTQQPseudo<IIC_VST1x4>;
1232def VST1d64QPseudo_UPD : VSTQQWBPseudo<IIC_VST1x4u>;
Bob Wilson70e48b22010-08-26 05:33:30 +00001233
Bob Wilsonb36ec862009-08-06 18:47:44 +00001234// VST2 : Vector Store (multiple 2-element structures)
Bob Wilson068b18b2010-03-20 21:15:48 +00001235class VST2D<bits<4> op11_8, bits<4> op7_4, string Dt>
1236 : NLdSt<0, 0b00, op11_8, op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +00001237 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2),
1238 IIC_VST2, "vst2", Dt, "\\{$Vd, $src2\\}, $Rn", "", []> {
1239 let Rm = 0b1111;
1240 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001241 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersond2f37942010-11-02 21:16:58 +00001242}
Bob Wilson95808322010-03-18 20:18:39 +00001243class VST2Q<bits<4> op7_4, string Dt>
Bob Wilson068b18b2010-03-20 21:15:48 +00001244 : NLdSt<0, 0b00, 0b0011, op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +00001245 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2, DPR:$src3, DPR:$src4),
1246 IIC_VST2x2, "vst2", Dt, "\\{$Vd, $src2, $src3, $src4\\}, $Rn",
Owen Andersond2f37942010-11-02 21:16:58 +00001247 "", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +00001248 let Rm = 0b1111;
1249 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001250 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersond2f37942010-11-02 21:16:58 +00001251}
Bob Wilsonb36ec862009-08-06 18:47:44 +00001252
Owen Andersond2f37942010-11-02 21:16:58 +00001253def VST2d8 : VST2D<0b1000, {0,0,?,?}, "8">;
1254def VST2d16 : VST2D<0b1000, {0,1,?,?}, "16">;
1255def VST2d32 : VST2D<0b1000, {1,0,?,?}, "32">;
Bob Wilsonb36ec862009-08-06 18:47:44 +00001256
Owen Andersond2f37942010-11-02 21:16:58 +00001257def VST2q8 : VST2Q<{0,0,?,?}, "8">;
1258def VST2q16 : VST2Q<{0,1,?,?}, "16">;
1259def VST2q32 : VST2Q<{1,0,?,?}, "32">;
Bob Wilsond2855752009-10-07 18:47:39 +00001260
Evan Cheng60ff8792010-10-11 22:03:18 +00001261def VST2d8Pseudo : VSTQPseudo<IIC_VST2>;
1262def VST2d16Pseudo : VSTQPseudo<IIC_VST2>;
1263def VST2d32Pseudo : VSTQPseudo<IIC_VST2>;
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001264
Evan Cheng60ff8792010-10-11 22:03:18 +00001265def VST2q8Pseudo : VSTQQPseudo<IIC_VST2x2>;
1266def VST2q16Pseudo : VSTQQPseudo<IIC_VST2x2>;
1267def VST2q32Pseudo : VSTQQPseudo<IIC_VST2x2>;
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001268
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001269// ...with address register writeback:
1270class VST2DWB<bits<4> op11_8, bits<4> op7_4, string Dt>
1271 : NLdSt<0, 0b00, op11_8, op7_4, (outs GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +00001272 (ins addrmode6:$Rn, am6offset:$Rm, DPR:$Vd, DPR:$src2),
1273 IIC_VST2u, "vst2", Dt, "\\{$Vd, $src2\\}, $Rn$Rm",
1274 "$Rn.addr = $wb", []> {
1275 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001276 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersond2f37942010-11-02 21:16:58 +00001277}
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001278class VST2QWB<bits<4> op7_4, string Dt>
1279 : NLdSt<0, 0b00, 0b0011, op7_4, (outs GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +00001280 (ins addrmode6:$Rn, am6offset:$Rm,
Owen Andersond2f37942010-11-02 21:16:58 +00001281 DPR:$Vd, DPR:$src2, DPR:$src3, DPR:$src4), IIC_VST2x2u,
Owen Andersonf431eda2010-11-02 23:47:29 +00001282 "vst2", Dt, "\\{$Vd, $src2, $src3, $src4\\}, $Rn$Rm",
1283 "$Rn.addr = $wb", []> {
1284 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001285 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersond2f37942010-11-02 21:16:58 +00001286}
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001287
Owen Andersond2f37942010-11-02 21:16:58 +00001288def VST2d8_UPD : VST2DWB<0b1000, {0,0,?,?}, "8">;
1289def VST2d16_UPD : VST2DWB<0b1000, {0,1,?,?}, "16">;
1290def VST2d32_UPD : VST2DWB<0b1000, {1,0,?,?}, "32">;
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001291
Owen Andersond2f37942010-11-02 21:16:58 +00001292def VST2q8_UPD : VST2QWB<{0,0,?,?}, "8">;
1293def VST2q16_UPD : VST2QWB<{0,1,?,?}, "16">;
1294def VST2q32_UPD : VST2QWB<{1,0,?,?}, "32">;
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001295
Evan Cheng60ff8792010-10-11 22:03:18 +00001296def VST2d8Pseudo_UPD : VSTQWBPseudo<IIC_VST2u>;
1297def VST2d16Pseudo_UPD : VSTQWBPseudo<IIC_VST2u>;
1298def VST2d32Pseudo_UPD : VSTQWBPseudo<IIC_VST2u>;
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001299
Evan Cheng60ff8792010-10-11 22:03:18 +00001300def VST2q8Pseudo_UPD : VSTQQWBPseudo<IIC_VST2x2u>;
1301def VST2q16Pseudo_UPD : VSTQQWBPseudo<IIC_VST2x2u>;
1302def VST2q32Pseudo_UPD : VSTQQWBPseudo<IIC_VST2x2u>;
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001303
Bob Wilson068b18b2010-03-20 21:15:48 +00001304// ...with double-spaced registers (for disassembly only):
Owen Andersond2f37942010-11-02 21:16:58 +00001305def VST2b8 : VST2D<0b1001, {0,0,?,?}, "8">;
1306def VST2b16 : VST2D<0b1001, {0,1,?,?}, "16">;
1307def VST2b32 : VST2D<0b1001, {1,0,?,?}, "32">;
1308def VST2b8_UPD : VST2DWB<0b1001, {0,0,?,?}, "8">;
1309def VST2b16_UPD : VST2DWB<0b1001, {0,1,?,?}, "16">;
1310def VST2b32_UPD : VST2DWB<0b1001, {1,0,?,?}, "32">;
Johnny Chenf50e83f2010-02-24 02:57:20 +00001311
Bob Wilsonb36ec862009-08-06 18:47:44 +00001312// VST3 : Vector Store (multiple 3-element structures)
Bob Wilson068b18b2010-03-20 21:15:48 +00001313class VST3D<bits<4> op11_8, bits<4> op7_4, string Dt>
1314 : NLdSt<0, 0b00, op11_8, op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +00001315 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2, DPR:$src3), IIC_VST3,
1316 "vst3", Dt, "\\{$Vd, $src2, $src3\\}, $Rn", "", []> {
1317 let Rm = 0b1111;
1318 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001319 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersona1a45fd2010-11-02 21:47:03 +00001320}
Bob Wilsonb36ec862009-08-06 18:47:44 +00001321
Owen Andersona1a45fd2010-11-02 21:47:03 +00001322def VST3d8 : VST3D<0b0100, {0,0,0,?}, "8">;
1323def VST3d16 : VST3D<0b0100, {0,1,0,?}, "16">;
1324def VST3d32 : VST3D<0b0100, {1,0,0,?}, "32">;
Bob Wilsonb36ec862009-08-06 18:47:44 +00001325
Evan Cheng60ff8792010-10-11 22:03:18 +00001326def VST3d8Pseudo : VSTQQPseudo<IIC_VST3>;
1327def VST3d16Pseudo : VSTQQPseudo<IIC_VST3>;
1328def VST3d32Pseudo : VSTQQPseudo<IIC_VST3>;
Bob Wilson01ba4612010-08-26 18:51:29 +00001329
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001330// ...with address register writeback:
1331class VST3DWB<bits<4> op11_8, bits<4> op7_4, string Dt>
1332 : NLdSt<0, 0b00, op11_8, op7_4, (outs GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +00001333 (ins addrmode6:$Rn, am6offset:$Rm,
Owen Andersona1a45fd2010-11-02 21:47:03 +00001334 DPR:$Vd, DPR:$src2, DPR:$src3), IIC_VST3u,
Owen Andersonf431eda2010-11-02 23:47:29 +00001335 "vst3", Dt, "\\{$Vd, $src2, $src3\\}, $Rn$Rm",
1336 "$Rn.addr = $wb", []> {
1337 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001338 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersona1a45fd2010-11-02 21:47:03 +00001339}
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001340
Owen Andersona1a45fd2010-11-02 21:47:03 +00001341def VST3d8_UPD : VST3DWB<0b0100, {0,0,0,?}, "8">;
1342def VST3d16_UPD : VST3DWB<0b0100, {0,1,0,?}, "16">;
1343def VST3d32_UPD : VST3DWB<0b0100, {1,0,0,?}, "32">;
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001344
Evan Cheng60ff8792010-10-11 22:03:18 +00001345def VST3d8Pseudo_UPD : VSTQQWBPseudo<IIC_VST3u>;
1346def VST3d16Pseudo_UPD : VSTQQWBPseudo<IIC_VST3u>;
1347def VST3d32Pseudo_UPD : VSTQQWBPseudo<IIC_VST3u>;
Bob Wilson01ba4612010-08-26 18:51:29 +00001348
Bob Wilson7de68142011-02-07 17:43:15 +00001349// ...with double-spaced registers:
Owen Andersona1a45fd2010-11-02 21:47:03 +00001350def VST3q8 : VST3D<0b0101, {0,0,0,?}, "8">;
1351def VST3q16 : VST3D<0b0101, {0,1,0,?}, "16">;
1352def VST3q32 : VST3D<0b0101, {1,0,0,?}, "32">;
1353def VST3q8_UPD : VST3DWB<0b0101, {0,0,0,?}, "8">;
1354def VST3q16_UPD : VST3DWB<0b0101, {0,1,0,?}, "16">;
1355def VST3q32_UPD : VST3DWB<0b0101, {1,0,0,?}, "32">;
Bob Wilson068b18b2010-03-20 21:15:48 +00001356
Evan Cheng60ff8792010-10-11 22:03:18 +00001357def VST3q8Pseudo_UPD : VSTQQQQWBPseudo<IIC_VST3u>;
1358def VST3q16Pseudo_UPD : VSTQQQQWBPseudo<IIC_VST3u>;
1359def VST3q32Pseudo_UPD : VSTQQQQWBPseudo<IIC_VST3u>;
Bob Wilson01ba4612010-08-26 18:51:29 +00001360
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001361// ...alternate versions to be allocated odd register numbers:
Bob Wilson7de68142011-02-07 17:43:15 +00001362def VST3q8oddPseudo : VSTQQQQPseudo<IIC_VST3>;
1363def VST3q16oddPseudo : VSTQQQQPseudo<IIC_VST3>;
1364def VST3q32oddPseudo : VSTQQQQPseudo<IIC_VST3>;
1365
Evan Cheng60ff8792010-10-11 22:03:18 +00001366def VST3q8oddPseudo_UPD : VSTQQQQWBPseudo<IIC_VST3u>;
1367def VST3q16oddPseudo_UPD : VSTQQQQWBPseudo<IIC_VST3u>;
1368def VST3q32oddPseudo_UPD : VSTQQQQWBPseudo<IIC_VST3u>;
Bob Wilson66a70632009-10-07 20:30:08 +00001369
Bob Wilsonb36ec862009-08-06 18:47:44 +00001370// VST4 : Vector Store (multiple 4-element structures)
Bob Wilson068b18b2010-03-20 21:15:48 +00001371class VST4D<bits<4> op11_8, bits<4> op7_4, string Dt>
1372 : NLdSt<0, 0b00, op11_8, op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +00001373 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2, DPR:$src3, DPR:$src4),
1374 IIC_VST4, "vst4", Dt, "\\{$Vd, $src2, $src3, $src4\\}, $Rn",
Owen Andersona1a45fd2010-11-02 21:47:03 +00001375 "", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +00001376 let Rm = 0b1111;
1377 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001378 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersona1a45fd2010-11-02 21:47:03 +00001379}
Bob Wilsonb36ec862009-08-06 18:47:44 +00001380
Owen Andersona1a45fd2010-11-02 21:47:03 +00001381def VST4d8 : VST4D<0b0000, {0,0,?,?}, "8">;
1382def VST4d16 : VST4D<0b0000, {0,1,?,?}, "16">;
1383def VST4d32 : VST4D<0b0000, {1,0,?,?}, "32">;
Bob Wilson8a3198b2009-09-01 18:51:56 +00001384
Evan Cheng60ff8792010-10-11 22:03:18 +00001385def VST4d8Pseudo : VSTQQPseudo<IIC_VST4>;
1386def VST4d16Pseudo : VSTQQPseudo<IIC_VST4>;
1387def VST4d32Pseudo : VSTQQPseudo<IIC_VST4>;
Bob Wilson709d5922010-08-25 23:27:42 +00001388
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001389// ...with address register writeback:
1390class VST4DWB<bits<4> op11_8, bits<4> op7_4, string Dt>
1391 : NLdSt<0, 0b00, op11_8, op7_4, (outs GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +00001392 (ins addrmode6:$Rn, am6offset:$Rm,
Owen Andersona1a45fd2010-11-02 21:47:03 +00001393 DPR:$Vd, DPR:$src2, DPR:$src3, DPR:$src4), IIC_VST4u,
Owen Andersonf431eda2010-11-02 23:47:29 +00001394 "vst4", Dt, "\\{$Vd, $src2, $src3, $src4\\}, $Rn$Rm",
1395 "$Rn.addr = $wb", []> {
1396 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001397 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersona1a45fd2010-11-02 21:47:03 +00001398}
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001399
Owen Andersona1a45fd2010-11-02 21:47:03 +00001400def VST4d8_UPD : VST4DWB<0b0000, {0,0,?,?}, "8">;
1401def VST4d16_UPD : VST4DWB<0b0000, {0,1,?,?}, "16">;
1402def VST4d32_UPD : VST4DWB<0b0000, {1,0,?,?}, "32">;
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001403
Evan Cheng60ff8792010-10-11 22:03:18 +00001404def VST4d8Pseudo_UPD : VSTQQWBPseudo<IIC_VST4u>;
1405def VST4d16Pseudo_UPD : VSTQQWBPseudo<IIC_VST4u>;
1406def VST4d32Pseudo_UPD : VSTQQWBPseudo<IIC_VST4u>;
Bob Wilson709d5922010-08-25 23:27:42 +00001407
Bob Wilson7de68142011-02-07 17:43:15 +00001408// ...with double-spaced registers:
Owen Andersona1a45fd2010-11-02 21:47:03 +00001409def VST4q8 : VST4D<0b0001, {0,0,?,?}, "8">;
1410def VST4q16 : VST4D<0b0001, {0,1,?,?}, "16">;
1411def VST4q32 : VST4D<0b0001, {1,0,?,?}, "32">;
1412def VST4q8_UPD : VST4DWB<0b0001, {0,0,?,?}, "8">;
1413def VST4q16_UPD : VST4DWB<0b0001, {0,1,?,?}, "16">;
1414def VST4q32_UPD : VST4DWB<0b0001, {1,0,?,?}, "32">;
Bob Wilson068b18b2010-03-20 21:15:48 +00001415
Evan Cheng60ff8792010-10-11 22:03:18 +00001416def VST4q8Pseudo_UPD : VSTQQQQWBPseudo<IIC_VST4u>;
1417def VST4q16Pseudo_UPD : VSTQQQQWBPseudo<IIC_VST4u>;
1418def VST4q32Pseudo_UPD : VSTQQQQWBPseudo<IIC_VST4u>;
Bob Wilson709d5922010-08-25 23:27:42 +00001419
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001420// ...alternate versions to be allocated odd register numbers:
Bob Wilson7de68142011-02-07 17:43:15 +00001421def VST4q8oddPseudo : VSTQQQQPseudo<IIC_VST4>;
1422def VST4q16oddPseudo : VSTQQQQPseudo<IIC_VST4>;
1423def VST4q32oddPseudo : VSTQQQQPseudo<IIC_VST4>;
1424
Evan Cheng60ff8792010-10-11 22:03:18 +00001425def VST4q8oddPseudo_UPD : VSTQQQQWBPseudo<IIC_VST4u>;
1426def VST4q16oddPseudo_UPD : VSTQQQQWBPseudo<IIC_VST4u>;
1427def VST4q32oddPseudo_UPD : VSTQQQQWBPseudo<IIC_VST4u>;
Bob Wilsonb07c1712009-10-07 21:53:04 +00001428
Bob Wilsond0c6bc22010-11-02 21:18:25 +00001429} // mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1
1430
Bob Wilson8466fa12010-09-13 23:01:35 +00001431// Classes for VST*LN pseudo-instructions with multi-register operands.
1432// These are expanded to real instructions after register allocation.
1433class VSTQLNPseudo<InstrItinClass itin>
1434 : PseudoNLdSt<(outs), (ins addrmode6:$addr, QPR:$src, nohash_imm:$lane),
1435 itin, "">;
1436class VSTQLNWBPseudo<InstrItinClass itin>
1437 : PseudoNLdSt<(outs GPR:$wb),
1438 (ins addrmode6:$addr, am6offset:$offset, QPR:$src,
1439 nohash_imm:$lane), itin, "$addr.addr = $wb">;
1440class VSTQQLNPseudo<InstrItinClass itin>
1441 : PseudoNLdSt<(outs), (ins addrmode6:$addr, QQPR:$src, nohash_imm:$lane),
1442 itin, "">;
1443class VSTQQLNWBPseudo<InstrItinClass itin>
1444 : PseudoNLdSt<(outs GPR:$wb),
1445 (ins addrmode6:$addr, am6offset:$offset, QQPR:$src,
1446 nohash_imm:$lane), itin, "$addr.addr = $wb">;
1447class VSTQQQQLNPseudo<InstrItinClass itin>
1448 : PseudoNLdSt<(outs), (ins addrmode6:$addr, QQQQPR:$src, nohash_imm:$lane),
1449 itin, "">;
1450class VSTQQQQLNWBPseudo<InstrItinClass itin>
1451 : PseudoNLdSt<(outs GPR:$wb),
1452 (ins addrmode6:$addr, am6offset:$offset, QQQQPR:$src,
1453 nohash_imm:$lane), itin, "$addr.addr = $wb">;
1454
Bob Wilsonb07c1712009-10-07 21:53:04 +00001455// VST1LN : Vector Store (single element from one lane)
Bob Wilsond168cef2010-11-03 16:24:53 +00001456class VST1LN<bits<4> op11_8, bits<4> op7_4, string Dt, ValueType Ty,
1457 PatFrag StoreOp, SDNode ExtractOp>
Owen Andersone95c9462010-11-02 21:54:45 +00001458 : NLdStLn<1, 0b00, op11_8, op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +00001459 (ins addrmode6:$Rn, DPR:$Vd, nohash_imm:$lane),
Bob Wilsond168cef2010-11-03 16:24:53 +00001460 IIC_VST1ln, "vst1", Dt, "\\{$Vd[$lane]\\}, $Rn", "",
1461 [(StoreOp (ExtractOp (Ty DPR:$Vd), imm:$lane), addrmode6:$Rn)]> {
Owen Andersonf431eda2010-11-02 23:47:29 +00001462 let Rm = 0b1111;
Owen Anderson7a2e1772011-08-15 18:44:44 +00001463 let DecoderMethod = "DecodeVST1LN";
Owen Andersone95c9462010-11-02 21:54:45 +00001464}
Mon P Wang183c6272011-05-09 17:47:27 +00001465class VST1LN32<bits<4> op11_8, bits<4> op7_4, string Dt, ValueType Ty,
1466 PatFrag StoreOp, SDNode ExtractOp>
1467 : NLdStLn<1, 0b00, op11_8, op7_4, (outs),
1468 (ins addrmode6oneL32:$Rn, DPR:$Vd, nohash_imm:$lane),
1469 IIC_VST1ln, "vst1", Dt, "\\{$Vd[$lane]\\}, $Rn", "",
Jim Grosbachf921c0fe2011-06-13 22:54:22 +00001470 [(StoreOp (ExtractOp (Ty DPR:$Vd), imm:$lane), addrmode6oneL32:$Rn)]>{
Mon P Wang183c6272011-05-09 17:47:27 +00001471 let Rm = 0b1111;
Owen Anderson7a2e1772011-08-15 18:44:44 +00001472 let DecoderMethod = "DecodeVST1LN";
Mon P Wang183c6272011-05-09 17:47:27 +00001473}
Bob Wilsond168cef2010-11-03 16:24:53 +00001474class VST1QLNPseudo<ValueType Ty, PatFrag StoreOp, SDNode ExtractOp>
1475 : VSTQLNPseudo<IIC_VST1ln> {
1476 let Pattern = [(StoreOp (ExtractOp (Ty QPR:$src), imm:$lane),
1477 addrmode6:$addr)];
1478}
Bob Wilsond0c6bc22010-11-02 21:18:25 +00001479
Bob Wilsond168cef2010-11-03 16:24:53 +00001480def VST1LNd8 : VST1LN<0b0000, {?,?,?,0}, "8", v8i8, truncstorei8,
1481 NEONvgetlaneu> {
Owen Andersone95c9462010-11-02 21:54:45 +00001482 let Inst{7-5} = lane{2-0};
1483}
Bob Wilsond168cef2010-11-03 16:24:53 +00001484def VST1LNd16 : VST1LN<0b0100, {?,?,0,?}, "16", v4i16, truncstorei16,
1485 NEONvgetlaneu> {
Owen Andersone95c9462010-11-02 21:54:45 +00001486 let Inst{7-6} = lane{1-0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001487 let Inst{4} = Rn{5};
Owen Andersone95c9462010-11-02 21:54:45 +00001488}
Mon P Wang183c6272011-05-09 17:47:27 +00001489
1490def VST1LNd32 : VST1LN32<0b1000, {?,0,?,?}, "32", v2i32, store, extractelt> {
Owen Andersone95c9462010-11-02 21:54:45 +00001491 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001492 let Inst{5-4} = Rn{5-4};
Owen Andersone95c9462010-11-02 21:54:45 +00001493}
Bob Wilsond0c6bc22010-11-02 21:18:25 +00001494
Bob Wilsond168cef2010-11-03 16:24:53 +00001495def VST1LNq8Pseudo : VST1QLNPseudo<v16i8, truncstorei8, NEONvgetlaneu>;
1496def VST1LNq16Pseudo : VST1QLNPseudo<v8i16, truncstorei16, NEONvgetlaneu>;
1497def VST1LNq32Pseudo : VST1QLNPseudo<v4i32, store, extractelt>;
Bob Wilsond0c6bc22010-11-02 21:18:25 +00001498
Bob Wilson746fa172010-12-10 22:13:32 +00001499def : Pat<(store (extractelt (v2f32 DPR:$src), imm:$lane), addrmode6:$addr),
1500 (VST1LNd32 addrmode6:$addr, DPR:$src, imm:$lane)>;
1501def : Pat<(store (extractelt (v4f32 QPR:$src), imm:$lane), addrmode6:$addr),
1502 (VST1LNq32Pseudo addrmode6:$addr, QPR:$src, imm:$lane)>;
1503
Bob Wilsond0c6bc22010-11-02 21:18:25 +00001504// ...with address register writeback:
Bob Wilsonda525062011-02-25 06:42:42 +00001505class VST1LNWB<bits<4> op11_8, bits<4> op7_4, string Dt, ValueType Ty,
1506 PatFrag StoreOp, SDNode ExtractOp>
Owen Andersone95c9462010-11-02 21:54:45 +00001507 : NLdStLn<1, 0b00, op11_8, op7_4, (outs GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +00001508 (ins addrmode6:$Rn, am6offset:$Rm,
Owen Andersone95c9462010-11-02 21:54:45 +00001509 DPR:$Vd, nohash_imm:$lane), IIC_VST1lnu, "vst1", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +00001510 "\\{$Vd[$lane]\\}, $Rn$Rm",
Bob Wilsonda525062011-02-25 06:42:42 +00001511 "$Rn.addr = $wb",
1512 [(set GPR:$wb, (StoreOp (ExtractOp (Ty DPR:$Vd), imm:$lane),
Owen Anderson7a2e1772011-08-15 18:44:44 +00001513 addrmode6:$Rn, am6offset:$Rm))]> {
1514 let DecoderMethod = "DecodeVST1LN";
1515}
Bob Wilsonda525062011-02-25 06:42:42 +00001516class VST1QLNWBPseudo<ValueType Ty, PatFrag StoreOp, SDNode ExtractOp>
1517 : VSTQLNWBPseudo<IIC_VST1lnu> {
1518 let Pattern = [(set GPR:$wb, (StoreOp (ExtractOp (Ty QPR:$src), imm:$lane),
1519 addrmode6:$addr, am6offset:$offset))];
1520}
Bob Wilsond0c6bc22010-11-02 21:18:25 +00001521
Bob Wilsonda525062011-02-25 06:42:42 +00001522def VST1LNd8_UPD : VST1LNWB<0b0000, {?,?,?,0}, "8", v8i8, post_truncsti8,
1523 NEONvgetlaneu> {
Owen Andersone95c9462010-11-02 21:54:45 +00001524 let Inst{7-5} = lane{2-0};
1525}
Bob Wilsonda525062011-02-25 06:42:42 +00001526def VST1LNd16_UPD : VST1LNWB<0b0100, {?,?,0,?}, "16", v4i16, post_truncsti16,
1527 NEONvgetlaneu> {
Owen Andersone95c9462010-11-02 21:54:45 +00001528 let Inst{7-6} = lane{1-0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001529 let Inst{4} = Rn{5};
Owen Andersone95c9462010-11-02 21:54:45 +00001530}
Bob Wilsonda525062011-02-25 06:42:42 +00001531def VST1LNd32_UPD : VST1LNWB<0b1000, {?,0,?,?}, "32", v2i32, post_store,
1532 extractelt> {
Owen Andersone95c9462010-11-02 21:54:45 +00001533 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001534 let Inst{5-4} = Rn{5-4};
Owen Andersone95c9462010-11-02 21:54:45 +00001535}
Bob Wilsond0c6bc22010-11-02 21:18:25 +00001536
Bob Wilsonda525062011-02-25 06:42:42 +00001537def VST1LNq8Pseudo_UPD : VST1QLNWBPseudo<v16i8, post_truncsti8, NEONvgetlaneu>;
1538def VST1LNq16Pseudo_UPD : VST1QLNWBPseudo<v8i16, post_truncsti16,NEONvgetlaneu>;
1539def VST1LNq32Pseudo_UPD : VST1QLNWBPseudo<v4i32, post_store, extractelt>;
1540
1541let mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1 in {
Bob Wilson63c90632009-10-07 20:49:18 +00001542
Bob Wilson8a3198b2009-09-01 18:51:56 +00001543// VST2LN : Vector Store (single 2-element structure from one lane)
Bob Wilson39842552010-03-22 16:43:10 +00001544class VST2LN<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersonb20594f2010-11-02 22:18:18 +00001545 : NLdStLn<1, 0b00, op11_8, op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +00001546 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2, nohash_imm:$lane),
1547 IIC_VST2ln, "vst2", Dt, "\\{$Vd[$lane], $src2[$lane]\\}, $Rn",
Owen Andersonb20594f2010-11-02 22:18:18 +00001548 "", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +00001549 let Rm = 0b1111;
1550 let Inst{4} = Rn{4};
Owen Anderson7a2e1772011-08-15 18:44:44 +00001551 let DecoderMethod = "DecodeVST2LN";
Owen Andersonb20594f2010-11-02 22:18:18 +00001552}
Bob Wilson8a3198b2009-09-01 18:51:56 +00001553
Owen Andersonb20594f2010-11-02 22:18:18 +00001554def VST2LNd8 : VST2LN<0b0001, {?,?,?,?}, "8"> {
1555 let Inst{7-5} = lane{2-0};
1556}
1557def VST2LNd16 : VST2LN<0b0101, {?,?,0,?}, "16"> {
1558 let Inst{7-6} = lane{1-0};
1559}
1560def VST2LNd32 : VST2LN<0b1001, {?,0,0,?}, "32"> {
1561 let Inst{7} = lane{0};
1562}
Bob Wilsonc5c6edb2009-10-08 23:38:24 +00001563
Evan Cheng60ff8792010-10-11 22:03:18 +00001564def VST2LNd8Pseudo : VSTQLNPseudo<IIC_VST2ln>;
1565def VST2LNd16Pseudo : VSTQLNPseudo<IIC_VST2ln>;
1566def VST2LNd32Pseudo : VSTQLNPseudo<IIC_VST2ln>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001567
Bob Wilson41315282010-03-20 20:39:53 +00001568// ...with double-spaced registers:
Owen Andersonb20594f2010-11-02 22:18:18 +00001569def VST2LNq16 : VST2LN<0b0101, {?,?,1,?}, "16"> {
1570 let Inst{7-6} = lane{1-0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001571 let Inst{4} = Rn{4};
Owen Andersonb20594f2010-11-02 22:18:18 +00001572}
1573def VST2LNq32 : VST2LN<0b1001, {?,1,0,?}, "32"> {
1574 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001575 let Inst{4} = Rn{4};
Owen Andersonb20594f2010-11-02 22:18:18 +00001576}
Bob Wilsonc5c6edb2009-10-08 23:38:24 +00001577
Evan Cheng60ff8792010-10-11 22:03:18 +00001578def VST2LNq16Pseudo : VSTQQLNPseudo<IIC_VST2ln>;
1579def VST2LNq32Pseudo : VSTQQLNPseudo<IIC_VST2ln>;
Bob Wilson8a3198b2009-09-01 18:51:56 +00001580
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001581// ...with address register writeback:
Bob Wilson39842552010-03-22 16:43:10 +00001582class VST2LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersonb20594f2010-11-02 22:18:18 +00001583 : NLdStLn<1, 0b00, op11_8, op7_4, (outs GPR:$wb),
Bob Wilson226036e2010-03-20 22:13:40 +00001584 (ins addrmode6:$addr, am6offset:$offset,
Evan Cheng60ff8792010-10-11 22:03:18 +00001585 DPR:$src1, DPR:$src2, nohash_imm:$lane), IIC_VST2lnu, "vst2", Dt,
Bob Wilson226036e2010-03-20 22:13:40 +00001586 "\\{$src1[$lane], $src2[$lane]\\}, $addr$offset",
Owen Andersonb20594f2010-11-02 22:18:18 +00001587 "$addr.addr = $wb", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +00001588 let Inst{4} = Rn{4};
Owen Anderson7a2e1772011-08-15 18:44:44 +00001589 let DecoderMethod = "DecodeVST2LN";
Owen Andersonb20594f2010-11-02 22:18:18 +00001590}
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001591
Owen Andersonb20594f2010-11-02 22:18:18 +00001592def VST2LNd8_UPD : VST2LNWB<0b0001, {?,?,?,?}, "8"> {
1593 let Inst{7-5} = lane{2-0};
1594}
1595def VST2LNd16_UPD : VST2LNWB<0b0101, {?,?,0,?}, "16"> {
1596 let Inst{7-6} = lane{1-0};
1597}
1598def VST2LNd32_UPD : VST2LNWB<0b1001, {?,0,0,?}, "32"> {
1599 let Inst{7} = lane{0};
1600}
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001601
Evan Cheng60ff8792010-10-11 22:03:18 +00001602def VST2LNd8Pseudo_UPD : VSTQLNWBPseudo<IIC_VST2lnu>;
1603def VST2LNd16Pseudo_UPD : VSTQLNWBPseudo<IIC_VST2lnu>;
1604def VST2LNd32Pseudo_UPD : VSTQLNWBPseudo<IIC_VST2lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001605
Owen Andersonb20594f2010-11-02 22:18:18 +00001606def VST2LNq16_UPD : VST2LNWB<0b0101, {?,?,1,?}, "16"> {
1607 let Inst{7-6} = lane{1-0};
1608}
1609def VST2LNq32_UPD : VST2LNWB<0b1001, {?,1,0,?}, "32"> {
1610 let Inst{7} = lane{0};
1611}
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001612
Evan Cheng60ff8792010-10-11 22:03:18 +00001613def VST2LNq16Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST2lnu>;
1614def VST2LNq32Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST2lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001615
Bob Wilson8a3198b2009-09-01 18:51:56 +00001616// VST3LN : Vector Store (single 3-element structure from one lane)
Bob Wilson39842552010-03-22 16:43:10 +00001617class VST3LN<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersonb20594f2010-11-02 22:18:18 +00001618 : NLdStLn<1, 0b00, op11_8, op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +00001619 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2, DPR:$src3,
Evan Cheng60ff8792010-10-11 22:03:18 +00001620 nohash_imm:$lane), IIC_VST3ln, "vst3", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +00001621 "\\{$Vd[$lane], $src2[$lane], $src3[$lane]\\}, $Rn", "", []> {
1622 let Rm = 0b1111;
Owen Anderson7a2e1772011-08-15 18:44:44 +00001623 let DecoderMethod = "DecodeVST3LN";
Owen Andersonb20594f2010-11-02 22:18:18 +00001624}
Bob Wilson8a3198b2009-09-01 18:51:56 +00001625
Owen Andersonb20594f2010-11-02 22:18:18 +00001626def VST3LNd8 : VST3LN<0b0010, {?,?,?,0}, "8"> {
1627 let Inst{7-5} = lane{2-0};
1628}
1629def VST3LNd16 : VST3LN<0b0110, {?,?,0,0}, "16"> {
1630 let Inst{7-6} = lane{1-0};
1631}
1632def VST3LNd32 : VST3LN<0b1010, {?,0,0,0}, "32"> {
1633 let Inst{7} = lane{0};
1634}
Bob Wilson8cdb2692009-10-08 23:51:31 +00001635
Evan Cheng60ff8792010-10-11 22:03:18 +00001636def VST3LNd8Pseudo : VSTQQLNPseudo<IIC_VST3ln>;
1637def VST3LNd16Pseudo : VSTQQLNPseudo<IIC_VST3ln>;
1638def VST3LNd32Pseudo : VSTQQLNPseudo<IIC_VST3ln>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001639
Bob Wilson41315282010-03-20 20:39:53 +00001640// ...with double-spaced registers:
Owen Andersonb20594f2010-11-02 22:18:18 +00001641def VST3LNq16 : VST3LN<0b0110, {?,?,1,0}, "16"> {
1642 let Inst{7-6} = lane{1-0};
1643}
1644def VST3LNq32 : VST3LN<0b1010, {?,1,0,0}, "32"> {
1645 let Inst{7} = lane{0};
1646}
Bob Wilson8cdb2692009-10-08 23:51:31 +00001647
Evan Cheng60ff8792010-10-11 22:03:18 +00001648def VST3LNq16Pseudo : VSTQQQQLNPseudo<IIC_VST3ln>;
1649def VST3LNq32Pseudo : VSTQQQQLNPseudo<IIC_VST3ln>;
Bob Wilson8a3198b2009-09-01 18:51:56 +00001650
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001651// ...with address register writeback:
Bob Wilson39842552010-03-22 16:43:10 +00001652class VST3LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersonb20594f2010-11-02 22:18:18 +00001653 : NLdStLn<1, 0b00, op11_8, op7_4, (outs GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +00001654 (ins addrmode6:$Rn, am6offset:$Rm,
Owen Andersonb20594f2010-11-02 22:18:18 +00001655 DPR:$Vd, DPR:$src2, DPR:$src3, nohash_imm:$lane),
Evan Cheng60ff8792010-10-11 22:03:18 +00001656 IIC_VST3lnu, "vst3", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +00001657 "\\{$Vd[$lane], $src2[$lane], $src3[$lane]\\}, $Rn$Rm",
Owen Anderson7a2e1772011-08-15 18:44:44 +00001658 "$Rn.addr = $wb", []> {
1659 let DecoderMethod = "DecodeVST3LN";
1660}
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001661
Owen Andersonb20594f2010-11-02 22:18:18 +00001662def VST3LNd8_UPD : VST3LNWB<0b0010, {?,?,?,0}, "8"> {
1663 let Inst{7-5} = lane{2-0};
1664}
1665def VST3LNd16_UPD : VST3LNWB<0b0110, {?,?,0,0}, "16"> {
1666 let Inst{7-6} = lane{1-0};
1667}
1668def VST3LNd32_UPD : VST3LNWB<0b1010, {?,0,0,0}, "32"> {
1669 let Inst{7} = lane{0};
1670}
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001671
Evan Cheng60ff8792010-10-11 22:03:18 +00001672def VST3LNd8Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST3lnu>;
1673def VST3LNd16Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST3lnu>;
1674def VST3LNd32Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST3lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001675
Owen Andersonb20594f2010-11-02 22:18:18 +00001676def VST3LNq16_UPD : VST3LNWB<0b0110, {?,?,1,0}, "16"> {
1677 let Inst{7-6} = lane{1-0};
1678}
1679def VST3LNq32_UPD : VST3LNWB<0b1010, {?,1,0,0}, "32"> {
1680 let Inst{7} = lane{0};
1681}
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001682
Evan Cheng60ff8792010-10-11 22:03:18 +00001683def VST3LNq16Pseudo_UPD : VSTQQQQLNWBPseudo<IIC_VST3lnu>;
1684def VST3LNq32Pseudo_UPD : VSTQQQQLNWBPseudo<IIC_VST3lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001685
Bob Wilson8a3198b2009-09-01 18:51:56 +00001686// VST4LN : Vector Store (single 4-element structure from one lane)
Bob Wilson39842552010-03-22 16:43:10 +00001687class VST4LN<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersonb20594f2010-11-02 22:18:18 +00001688 : NLdStLn<1, 0b00, op11_8, op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +00001689 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2, DPR:$src3, DPR:$src4,
Evan Cheng60ff8792010-10-11 22:03:18 +00001690 nohash_imm:$lane), IIC_VST4ln, "vst4", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +00001691 "\\{$Vd[$lane], $src2[$lane], $src3[$lane], $src4[$lane]\\}, $Rn",
Owen Andersonb20594f2010-11-02 22:18:18 +00001692 "", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +00001693 let Rm = 0b1111;
1694 let Inst{4} = Rn{4};
Owen Anderson7a2e1772011-08-15 18:44:44 +00001695 let DecoderMethod = "DecodeVST4LN";
Owen Andersonb20594f2010-11-02 22:18:18 +00001696}
Bob Wilson8a3198b2009-09-01 18:51:56 +00001697
Owen Andersonb20594f2010-11-02 22:18:18 +00001698def VST4LNd8 : VST4LN<0b0011, {?,?,?,?}, "8"> {
1699 let Inst{7-5} = lane{2-0};
1700}
1701def VST4LNd16 : VST4LN<0b0111, {?,?,0,?}, "16"> {
1702 let Inst{7-6} = lane{1-0};
1703}
1704def VST4LNd32 : VST4LN<0b1011, {?,0,?,?}, "32"> {
1705 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001706 let Inst{5} = Rn{5};
Owen Andersonb20594f2010-11-02 22:18:18 +00001707}
Bob Wilson56311392009-10-09 00:01:36 +00001708
Evan Cheng60ff8792010-10-11 22:03:18 +00001709def VST4LNd8Pseudo : VSTQQLNPseudo<IIC_VST4ln>;
1710def VST4LNd16Pseudo : VSTQQLNPseudo<IIC_VST4ln>;
1711def VST4LNd32Pseudo : VSTQQLNPseudo<IIC_VST4ln>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001712
Bob Wilson41315282010-03-20 20:39:53 +00001713// ...with double-spaced registers:
Owen Andersonb20594f2010-11-02 22:18:18 +00001714def VST4LNq16 : VST4LN<0b0111, {?,?,1,?}, "16"> {
1715 let Inst{7-6} = lane{1-0};
1716}
1717def VST4LNq32 : VST4LN<0b1011, {?,1,?,?}, "32"> {
1718 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001719 let Inst{5} = Rn{5};
Owen Andersonb20594f2010-11-02 22:18:18 +00001720}
Bob Wilson56311392009-10-09 00:01:36 +00001721
Evan Cheng60ff8792010-10-11 22:03:18 +00001722def VST4LNq16Pseudo : VSTQQQQLNPseudo<IIC_VST4ln>;
1723def VST4LNq32Pseudo : VSTQQQQLNPseudo<IIC_VST4ln>;
Bob Wilson56311392009-10-09 00:01:36 +00001724
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001725// ...with address register writeback:
Bob Wilson39842552010-03-22 16:43:10 +00001726class VST4LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersonb20594f2010-11-02 22:18:18 +00001727 : NLdStLn<1, 0b00, op11_8, op7_4, (outs GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +00001728 (ins addrmode6:$Rn, am6offset:$Rm,
Owen Andersonb20594f2010-11-02 22:18:18 +00001729 DPR:$Vd, DPR:$src2, DPR:$src3, DPR:$src4, nohash_imm:$lane),
Evan Cheng60ff8792010-10-11 22:03:18 +00001730 IIC_VST4lnu, "vst4", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +00001731 "\\{$Vd[$lane], $src2[$lane], $src3[$lane], $src4[$lane]\\}, $Rn$Rm",
1732 "$Rn.addr = $wb", []> {
1733 let Inst{4} = Rn{4};
Owen Anderson7a2e1772011-08-15 18:44:44 +00001734 let DecoderMethod = "DecodeVST4LN";
Owen Andersonb20594f2010-11-02 22:18:18 +00001735}
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001736
Owen Andersonb20594f2010-11-02 22:18:18 +00001737def VST4LNd8_UPD : VST4LNWB<0b0011, {?,?,?,?}, "8"> {
1738 let Inst{7-5} = lane{2-0};
1739}
1740def VST4LNd16_UPD : VST4LNWB<0b0111, {?,?,0,?}, "16"> {
1741 let Inst{7-6} = lane{1-0};
1742}
1743def VST4LNd32_UPD : VST4LNWB<0b1011, {?,0,?,?}, "32"> {
1744 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001745 let Inst{5} = Rn{5};
Owen Andersonb20594f2010-11-02 22:18:18 +00001746}
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001747
Evan Cheng60ff8792010-10-11 22:03:18 +00001748def VST4LNd8Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST4lnu>;
1749def VST4LNd16Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST4lnu>;
1750def VST4LNd32Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST4lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001751
Owen Andersonb20594f2010-11-02 22:18:18 +00001752def VST4LNq16_UPD : VST4LNWB<0b0111, {?,?,1,?}, "16"> {
1753 let Inst{7-6} = lane{1-0};
1754}
1755def VST4LNq32_UPD : VST4LNWB<0b1011, {?,1,?,?}, "32"> {
1756 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001757 let Inst{5} = Rn{5};
Owen Andersonb20594f2010-11-02 22:18:18 +00001758}
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001759
Evan Cheng60ff8792010-10-11 22:03:18 +00001760def VST4LNq16Pseudo_UPD : VSTQQQQLNWBPseudo<IIC_VST4lnu>;
1761def VST4LNq32Pseudo_UPD : VSTQQQQLNWBPseudo<IIC_VST4lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001762
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001763} // mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1
Bob Wilsonb36ec862009-08-06 18:47:44 +00001764
Bob Wilson205a5ca2009-07-08 18:11:30 +00001765
Bob Wilson5bafff32009-06-22 23:27:02 +00001766//===----------------------------------------------------------------------===//
1767// NEON pattern fragments
1768//===----------------------------------------------------------------------===//
1769
1770// Extract D sub-registers of Q registers.
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00001771def DSubReg_i8_reg : SDNodeXForm<imm, [{
Jakob Stoklund Olesen7bb31e32010-05-24 17:13:28 +00001772 assert(ARM::dsub_7 == ARM::dsub_0+7 && "Unexpected subreg numbering");
1773 return CurDAG->getTargetConstant(ARM::dsub_0 + N->getZExtValue()/8, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00001774}]>;
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00001775def DSubReg_i16_reg : SDNodeXForm<imm, [{
Jakob Stoklund Olesen7bb31e32010-05-24 17:13:28 +00001776 assert(ARM::dsub_7 == ARM::dsub_0+7 && "Unexpected subreg numbering");
1777 return CurDAG->getTargetConstant(ARM::dsub_0 + N->getZExtValue()/4, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00001778}]>;
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00001779def DSubReg_i32_reg : SDNodeXForm<imm, [{
Jakob Stoklund Olesen7bb31e32010-05-24 17:13:28 +00001780 assert(ARM::dsub_7 == ARM::dsub_0+7 && "Unexpected subreg numbering");
1781 return CurDAG->getTargetConstant(ARM::dsub_0 + N->getZExtValue()/2, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00001782}]>;
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00001783def DSubReg_f64_reg : SDNodeXForm<imm, [{
Jakob Stoklund Olesen7bb31e32010-05-24 17:13:28 +00001784 assert(ARM::dsub_7 == ARM::dsub_0+7 && "Unexpected subreg numbering");
1785 return CurDAG->getTargetConstant(ARM::dsub_0 + N->getZExtValue(), MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00001786}]>;
1787
Anton Korobeynikov2324bdc2009-08-28 23:41:26 +00001788// Extract S sub-registers of Q/D registers.
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00001789def SSubReg_f32_reg : SDNodeXForm<imm, [{
Jakob Stoklund Olesen7bb31e32010-05-24 17:13:28 +00001790 assert(ARM::ssub_3 == ARM::ssub_0+3 && "Unexpected subreg numbering");
1791 return CurDAG->getTargetConstant(ARM::ssub_0 + N->getZExtValue(), MVT::i32);
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00001792}]>;
1793
Bob Wilson5bafff32009-06-22 23:27:02 +00001794// Translate lane numbers from Q registers to D subregs.
1795def SubReg_i8_lane : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +00001796 return CurDAG->getTargetConstant(N->getZExtValue() & 7, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00001797}]>;
1798def SubReg_i16_lane : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +00001799 return CurDAG->getTargetConstant(N->getZExtValue() & 3, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00001800}]>;
1801def SubReg_i32_lane : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +00001802 return CurDAG->getTargetConstant(N->getZExtValue() & 1, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00001803}]>;
1804
1805//===----------------------------------------------------------------------===//
1806// Instruction Classes
1807//===----------------------------------------------------------------------===//
1808
Bob Wilson4711d5c2010-12-13 23:02:37 +00001809// Basic 2-register operations: double- and quad-register.
Bob Wilson5bafff32009-06-22 23:27:02 +00001810class N2VD<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Bob Wilson3c0f96e2010-02-17 22:23:11 +00001811 bits<2> op17_16, bits<5> op11_7, bit op4, string OpcodeStr,
1812 string Dt, ValueType ResTy, ValueType OpTy, SDNode OpNode>
Owen Andersonca6945e2010-12-01 00:28:25 +00001813 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4, (outs DPR:$Vd),
1814 (ins DPR:$Vm), IIC_VUNAD, OpcodeStr, Dt,"$Vd, $Vm", "",
1815 [(set DPR:$Vd, (ResTy (OpNode (OpTy DPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001816class N2VQ<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Bob Wilson3c0f96e2010-02-17 22:23:11 +00001817 bits<2> op17_16, bits<5> op11_7, bit op4, string OpcodeStr,
1818 string Dt, ValueType ResTy, ValueType OpTy, SDNode OpNode>
Owen Andersonca6945e2010-12-01 00:28:25 +00001819 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 1, op4, (outs QPR:$Vd),
1820 (ins QPR:$Vm), IIC_VUNAQ, OpcodeStr, Dt,"$Vd, $Vm", "",
1821 [(set QPR:$Vd, (ResTy (OpNode (OpTy QPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001822
Bob Wilson69bfbd62010-02-17 22:42:54 +00001823// Basic 2-register intrinsics, both double- and quad-register.
Bob Wilson5bafff32009-06-22 23:27:02 +00001824class N2VDInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Johnny Chenfa80bec2010-03-25 20:39:04 +00001825 bits<2> op17_16, bits<5> op11_7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001826 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00001827 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Andersonca6945e2010-12-01 00:28:25 +00001828 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4, (outs DPR:$Vd),
1829 (ins DPR:$Vm), itin, OpcodeStr, Dt, "$Vd, $Vm", "",
1830 [(set DPR:$Vd, (ResTy (IntOp (OpTy DPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001831class N2VQInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
David Goodwin127221f2009-09-23 21:38:08 +00001832 bits<2> op17_16, bits<5> op11_7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001833 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00001834 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Andersonca6945e2010-12-01 00:28:25 +00001835 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 1, op4, (outs QPR:$Vd),
1836 (ins QPR:$Vm), itin, OpcodeStr, Dt, "$Vd, $Vm", "",
1837 [(set QPR:$Vd, (ResTy (IntOp (OpTy QPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001838
Bob Wilson973a0742010-08-30 20:02:30 +00001839// Narrow 2-register operations.
1840class N2VN<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
1841 bits<2> op17_16, bits<5> op11_7, bit op6, bit op4,
1842 InstrItinClass itin, string OpcodeStr, string Dt,
1843 ValueType TyD, ValueType TyQ, SDNode OpNode>
Owen Andersonca6945e2010-12-01 00:28:25 +00001844 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, op6, op4, (outs DPR:$Vd),
1845 (ins QPR:$Vm), itin, OpcodeStr, Dt, "$Vd, $Vm", "",
1846 [(set DPR:$Vd, (TyD (OpNode (TyQ QPR:$Vm))))]>;
Bob Wilson973a0742010-08-30 20:02:30 +00001847
Bob Wilson5bafff32009-06-22 23:27:02 +00001848// Narrow 2-register intrinsics.
1849class N2VNInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
1850 bits<2> op17_16, bits<5> op11_7, bit op6, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001851 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin127221f2009-09-23 21:38:08 +00001852 ValueType TyD, ValueType TyQ, Intrinsic IntOp>
Owen Andersonca6945e2010-12-01 00:28:25 +00001853 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, op6, op4, (outs DPR:$Vd),
1854 (ins QPR:$Vm), itin, OpcodeStr, Dt, "$Vd, $Vm", "",
1855 [(set DPR:$Vd, (TyD (IntOp (TyQ QPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001856
Bob Wilsonb31a11b2010-08-20 04:54:02 +00001857// Long 2-register operations (currently only used for VMOVL).
1858class N2VL<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
1859 bits<2> op17_16, bits<5> op11_7, bit op6, bit op4,
1860 InstrItinClass itin, string OpcodeStr, string Dt,
1861 ValueType TyQ, ValueType TyD, SDNode OpNode>
Owen Andersonca6945e2010-12-01 00:28:25 +00001862 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, op6, op4, (outs QPR:$Vd),
1863 (ins DPR:$Vm), itin, OpcodeStr, Dt, "$Vd, $Vm", "",
1864 [(set QPR:$Vd, (TyQ (OpNode (TyD DPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001865
Bob Wilson04063562010-12-15 22:14:12 +00001866// Long 2-register intrinsics.
1867class N2VLInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
1868 bits<2> op17_16, bits<5> op11_7, bit op6, bit op4,
1869 InstrItinClass itin, string OpcodeStr, string Dt,
1870 ValueType TyQ, ValueType TyD, Intrinsic IntOp>
1871 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, op6, op4, (outs QPR:$Vd),
1872 (ins DPR:$Vm), itin, OpcodeStr, Dt, "$Vd, $Vm", "",
1873 [(set QPR:$Vd, (TyQ (IntOp (TyD DPR:$Vm))))]>;
1874
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00001875// 2-register shuffles (VTRN/VZIP/VUZP), both double- and quad-register.
Evan Chengf81bf152009-11-23 21:57:23 +00001876class N2VDShuffle<bits<2> op19_18, bits<5> op11_7, string OpcodeStr, string Dt>
Owen Andersonca6945e2010-12-01 00:28:25 +00001877 : N2V<0b11, 0b11, op19_18, 0b10, op11_7, 0, 0, (outs DPR:$Vd, DPR:$Vm),
Jim Grosbach1251e1a2010-11-18 01:39:50 +00001878 (ins DPR:$src1, DPR:$src2), IIC_VPERMD,
Owen Andersonca6945e2010-12-01 00:28:25 +00001879 OpcodeStr, Dt, "$Vd, $Vm",
1880 "$src1 = $Vd, $src2 = $Vm", []>;
David Goodwin127221f2009-09-23 21:38:08 +00001881class N2VQShuffle<bits<2> op19_18, bits<5> op11_7,
Evan Chengf81bf152009-11-23 21:57:23 +00001882 InstrItinClass itin, string OpcodeStr, string Dt>
Owen Andersonca6945e2010-12-01 00:28:25 +00001883 : N2V<0b11, 0b11, op19_18, 0b10, op11_7, 1, 0, (outs QPR:$Vd, QPR:$Vm),
1884 (ins QPR:$src1, QPR:$src2), itin, OpcodeStr, Dt, "$Vd, $Vm",
1885 "$src1 = $Vd, $src2 = $Vm", []>;
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00001886
Bob Wilson4711d5c2010-12-13 23:02:37 +00001887// Basic 3-register operations: double- and quad-register.
Bob Wilson5bafff32009-06-22 23:27:02 +00001888class N3VD<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001889 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001890 ValueType ResTy, ValueType OpTy, SDNode OpNode, bit Commutable>
Bob Wilson5bafff32009-06-22 23:27:02 +00001891 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Andersond451f882010-10-21 20:21:49 +00001892 (outs DPR:$Vd), (ins DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
1893 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
1894 [(set DPR:$Vd, (ResTy (OpNode (OpTy DPR:$Vn), (OpTy DPR:$Vm))))]> {
Evan Chengf81bf152009-11-23 21:57:23 +00001895 let isCommutable = Commutable;
1896}
1897// Same as N3VD but no data type.
1898class N3VDX<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
1899 InstrItinClass itin, string OpcodeStr,
1900 ValueType ResTy, ValueType OpTy,
1901 SDNode OpNode, bit Commutable>
1902 : N3VX<op24, op23, op21_20, op11_8, 0, op4,
Jim Grosbachefaeb412010-11-19 22:36:02 +00001903 (outs DPR:$Vd), (ins DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
1904 OpcodeStr, "$Vd, $Vn, $Vm", "",
1905 [(set DPR:$Vd, (ResTy (OpNode (OpTy DPR:$Vn), (OpTy DPR:$Vm))))]>{
Bob Wilson5bafff32009-06-22 23:27:02 +00001906 let isCommutable = Commutable;
1907}
Johnny Chen897dd0c2010-03-27 01:03:13 +00001908
Jim Grosbach1251e1a2010-11-18 01:39:50 +00001909class N3VDSL<bits<2> op21_20, bits<4> op11_8,
Evan Chengf81bf152009-11-23 21:57:23 +00001910 InstrItinClass itin, string OpcodeStr, string Dt,
1911 ValueType Ty, SDNode ShOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00001912 : N3VLane32<0, 1, op21_20, op11_8, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00001913 (outs DPR:$Vd), (ins DPR:$Vn, DPR_VFP2:$Vm, nohash_imm:$lane),
1914 NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm[$lane]", "",
1915 [(set (Ty DPR:$Vd),
1916 (Ty (ShOp (Ty DPR:$Vn),
1917 (Ty (NEONvduplane (Ty DPR_VFP2:$Vm),imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001918 let isCommutable = 0;
1919}
Jim Grosbach1251e1a2010-11-18 01:39:50 +00001920class N3VDSL16<bits<2> op21_20, bits<4> op11_8,
Evan Chengf81bf152009-11-23 21:57:23 +00001921 string OpcodeStr, string Dt, ValueType Ty, SDNode ShOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00001922 : N3VLane16<0, 1, op21_20, op11_8, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00001923 (outs DPR:$Vd), (ins DPR:$Vn, DPR_8:$Vm, nohash_imm:$lane),
1924 NVMulSLFrm, IIC_VMULi16D, OpcodeStr, Dt,"$Vd, $Vn, $Vm[$lane]","",
1925 [(set (Ty DPR:$Vd),
1926 (Ty (ShOp (Ty DPR:$Vn),
1927 (Ty (NEONvduplane (Ty DPR_8:$Vm), imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001928 let isCommutable = 0;
1929}
1930
Bob Wilson5bafff32009-06-22 23:27:02 +00001931class N3VQ<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001932 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001933 ValueType ResTy, ValueType OpTy, SDNode OpNode, bit Commutable>
Bob Wilson5bafff32009-06-22 23:27:02 +00001934 : N3V<op24, op23, op21_20, op11_8, 1, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00001935 (outs QPR:$Vd), (ins QPR:$Vn, QPR:$Vm), N3RegFrm, itin,
1936 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
1937 [(set QPR:$Vd, (ResTy (OpNode (OpTy QPR:$Vn), (OpTy QPR:$Vm))))]> {
Evan Chengf81bf152009-11-23 21:57:23 +00001938 let isCommutable = Commutable;
1939}
1940class N3VQX<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
1941 InstrItinClass itin, string OpcodeStr,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001942 ValueType ResTy, ValueType OpTy, SDNode OpNode, bit Commutable>
Evan Chengf81bf152009-11-23 21:57:23 +00001943 : N3VX<op24, op23, op21_20, op11_8, 1, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00001944 (outs QPR:$Vd), (ins QPR:$Vn, QPR:$Vm), N3RegFrm, itin,
1945 OpcodeStr, "$Vd, $Vn, $Vm", "",
1946 [(set QPR:$Vd, (ResTy (OpNode (OpTy QPR:$Vn), (OpTy QPR:$Vm))))]>{
Bob Wilson5bafff32009-06-22 23:27:02 +00001947 let isCommutable = Commutable;
1948}
Jim Grosbach1251e1a2010-11-18 01:39:50 +00001949class N3VQSL<bits<2> op21_20, bits<4> op11_8,
Evan Chengf81bf152009-11-23 21:57:23 +00001950 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00001951 ValueType ResTy, ValueType OpTy, SDNode ShOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00001952 : N3VLane32<1, 1, op21_20, op11_8, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00001953 (outs QPR:$Vd), (ins QPR:$Vn, DPR_VFP2:$Vm, nohash_imm:$lane),
1954 NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm[$lane]", "",
1955 [(set (ResTy QPR:$Vd),
1956 (ResTy (ShOp (ResTy QPR:$Vn),
1957 (ResTy (NEONvduplane (OpTy DPR_VFP2:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00001958 imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001959 let isCommutable = 0;
1960}
Bob Wilson9abe19d2010-02-17 00:31:29 +00001961class N3VQSL16<bits<2> op21_20, bits<4> op11_8, string OpcodeStr, string Dt,
Evan Chengf81bf152009-11-23 21:57:23 +00001962 ValueType ResTy, ValueType OpTy, SDNode ShOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00001963 : N3VLane16<1, 1, op21_20, op11_8, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00001964 (outs QPR:$Vd), (ins QPR:$Vn, DPR_8:$Vm, nohash_imm:$lane),
1965 NVMulSLFrm, IIC_VMULi16Q, OpcodeStr, Dt,"$Vd, $Vn, $Vm[$lane]","",
1966 [(set (ResTy QPR:$Vd),
1967 (ResTy (ShOp (ResTy QPR:$Vn),
1968 (ResTy (NEONvduplane (OpTy DPR_8:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00001969 imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001970 let isCommutable = 0;
1971}
Bob Wilson5bafff32009-06-22 23:27:02 +00001972
1973// Basic 3-register intrinsics, both double- and quad-register.
1974class N3VDInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00001975 Format f, InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001976 ValueType ResTy, ValueType OpTy, Intrinsic IntOp, bit Commutable>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001977 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Andersond451f882010-10-21 20:21:49 +00001978 (outs DPR:$Vd), (ins DPR:$Vn, DPR:$Vm), f, itin,
1979 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
1980 [(set DPR:$Vd, (ResTy (IntOp (OpTy DPR:$Vn), (OpTy DPR:$Vm))))]> {
Bob Wilson5bafff32009-06-22 23:27:02 +00001981 let isCommutable = Commutable;
1982}
Jim Grosbach1251e1a2010-11-18 01:39:50 +00001983class N3VDIntSL<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001984 string OpcodeStr, string Dt, ValueType Ty, Intrinsic IntOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00001985 : N3VLane32<0, 1, op21_20, op11_8, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00001986 (outs DPR:$Vd), (ins DPR:$Vn, DPR_VFP2:$Vm, nohash_imm:$lane),
1987 NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm[$lane]", "",
1988 [(set (Ty DPR:$Vd),
1989 (Ty (IntOp (Ty DPR:$Vn),
1990 (Ty (NEONvduplane (Ty DPR_VFP2:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00001991 imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001992 let isCommutable = 0;
1993}
David Goodwin658ea602009-09-25 18:38:29 +00001994class N3VDIntSL16<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001995 string OpcodeStr, string Dt, ValueType Ty, Intrinsic IntOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00001996 : N3VLane16<0, 1, op21_20, op11_8, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00001997 (outs DPR:$Vd), (ins DPR:$Vn, DPR_8:$Vm, nohash_imm:$lane),
1998 NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm[$lane]", "",
1999 [(set (Ty DPR:$Vd),
2000 (Ty (IntOp (Ty DPR:$Vn),
2001 (Ty (NEONvduplane (Ty DPR_8:$Vm), imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002002 let isCommutable = 0;
2003}
Owen Anderson3557d002010-10-26 20:56:57 +00002004class N3VDIntSh<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2005 Format f, InstrItinClass itin, string OpcodeStr, string Dt,
Owen Andersonac922622010-10-26 21:13:59 +00002006 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Anderson3557d002010-10-26 20:56:57 +00002007 : N3V<op24, op23, op21_20, op11_8, 0, op4,
2008 (outs DPR:$Vd), (ins DPR:$Vm, DPR:$Vn), f, itin,
2009 OpcodeStr, Dt, "$Vd, $Vm, $Vn", "",
2010 [(set DPR:$Vd, (ResTy (IntOp (OpTy DPR:$Vm), (OpTy DPR:$Vn))))]> {
Owen Andersonac922622010-10-26 21:13:59 +00002011 let isCommutable = 0;
Owen Anderson3557d002010-10-26 20:56:57 +00002012}
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002013
Bob Wilson5bafff32009-06-22 23:27:02 +00002014class N3VQInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002015 Format f, InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002016 ValueType ResTy, ValueType OpTy, Intrinsic IntOp, bit Commutable>
Bob Wilson10bc69c2010-03-27 03:56:52 +00002017 : N3V<op24, op23, op21_20, op11_8, 1, op4,
Owen Andersond451f882010-10-21 20:21:49 +00002018 (outs QPR:$Vd), (ins QPR:$Vn, QPR:$Vm), f, itin,
2019 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
2020 [(set QPR:$Vd, (ResTy (IntOp (OpTy QPR:$Vn), (OpTy QPR:$Vm))))]> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002021 let isCommutable = Commutable;
2022}
Jim Grosbach1251e1a2010-11-18 01:39:50 +00002023class N3VQIntSL<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002024 string OpcodeStr, string Dt,
2025 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002026 : N3VLane32<1, 1, op21_20, op11_8, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00002027 (outs QPR:$Vd), (ins QPR:$Vn, DPR_VFP2:$Vm, nohash_imm:$lane),
2028 NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm[$lane]", "",
2029 [(set (ResTy QPR:$Vd),
2030 (ResTy (IntOp (ResTy QPR:$Vn),
2031 (ResTy (NEONvduplane (OpTy DPR_VFP2:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002032 imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002033 let isCommutable = 0;
2034}
David Goodwin658ea602009-09-25 18:38:29 +00002035class N3VQIntSL16<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002036 string OpcodeStr, string Dt,
2037 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002038 : N3VLane16<1, 1, op21_20, op11_8, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00002039 (outs QPR:$Vd), (ins QPR:$Vn, DPR_8:$Vm, nohash_imm:$lane),
2040 NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm[$lane]", "",
2041 [(set (ResTy QPR:$Vd),
2042 (ResTy (IntOp (ResTy QPR:$Vn),
2043 (ResTy (NEONvduplane (OpTy DPR_8:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002044 imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002045 let isCommutable = 0;
2046}
Owen Anderson3557d002010-10-26 20:56:57 +00002047class N3VQIntSh<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2048 Format f, InstrItinClass itin, string OpcodeStr, string Dt,
Owen Andersonac922622010-10-26 21:13:59 +00002049 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Anderson3557d002010-10-26 20:56:57 +00002050 : N3V<op24, op23, op21_20, op11_8, 1, op4,
2051 (outs QPR:$Vd), (ins QPR:$Vm, QPR:$Vn), f, itin,
2052 OpcodeStr, Dt, "$Vd, $Vm, $Vn", "",
2053 [(set QPR:$Vd, (ResTy (IntOp (OpTy QPR:$Vm), (OpTy QPR:$Vn))))]> {
Owen Andersonac922622010-10-26 21:13:59 +00002054 let isCommutable = 0;
Owen Anderson3557d002010-10-26 20:56:57 +00002055}
Bob Wilson5bafff32009-06-22 23:27:02 +00002056
Bob Wilson4711d5c2010-12-13 23:02:37 +00002057// Multiply-Add/Sub operations: double- and quad-register.
Bob Wilson5bafff32009-06-22 23:27:02 +00002058class N3VDMulOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002059 InstrItinClass itin, string OpcodeStr, string Dt,
Evan Cheng48575f62010-12-05 22:04:16 +00002060 ValueType Ty, SDPatternOperator MulOp, SDPatternOperator OpNode>
Bob Wilson5bafff32009-06-22 23:27:02 +00002061 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Anderson18341e92010-10-22 18:54:37 +00002062 (outs DPR:$Vd), (ins DPR:$src1, DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2063 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
2064 [(set DPR:$Vd, (Ty (OpNode DPR:$src1,
2065 (Ty (MulOp DPR:$Vn, DPR:$Vm)))))]>;
2066
David Goodwin658ea602009-09-25 18:38:29 +00002067class N3VDMulOpSL<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002068 string OpcodeStr, string Dt,
Evan Cheng48575f62010-12-05 22:04:16 +00002069 ValueType Ty, SDPatternOperator MulOp, SDPatternOperator ShOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002070 : N3VLane32<0, 1, op21_20, op11_8, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00002071 (outs DPR:$Vd),
2072 (ins DPR:$src1, DPR:$Vn, DPR_VFP2:$Vm, nohash_imm:$lane),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002073 NVMulSLFrm, itin,
Owen Andersonca6945e2010-12-01 00:28:25 +00002074 OpcodeStr, Dt, "$Vd, $Vn, $Vm[$lane]", "$src1 = $Vd",
2075 [(set (Ty DPR:$Vd),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002076 (Ty (ShOp (Ty DPR:$src1),
Owen Andersonca6945e2010-12-01 00:28:25 +00002077 (Ty (MulOp DPR:$Vn,
2078 (Ty (NEONvduplane (Ty DPR_VFP2:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002079 imm:$lane)))))))]>;
David Goodwin658ea602009-09-25 18:38:29 +00002080class N3VDMulOpSL16<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002081 string OpcodeStr, string Dt,
2082 ValueType Ty, SDNode MulOp, SDNode ShOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002083 : N3VLane16<0, 1, op21_20, op11_8, 1, 0,
Owen Anderson18341e92010-10-22 18:54:37 +00002084 (outs DPR:$Vd),
2085 (ins DPR:$src1, DPR:$Vn, DPR_8:$Vm, nohash_imm:$lane),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002086 NVMulSLFrm, itin,
Owen Anderson18341e92010-10-22 18:54:37 +00002087 OpcodeStr, Dt, "$Vd, $Vn, $Vm[$lane]", "$src1 = $Vd",
2088 [(set (Ty DPR:$Vd),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002089 (Ty (ShOp (Ty DPR:$src1),
Owen Anderson18341e92010-10-22 18:54:37 +00002090 (Ty (MulOp DPR:$Vn,
2091 (Ty (NEONvduplane (Ty DPR_8:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002092 imm:$lane)))))))]>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002093
Bob Wilson5bafff32009-06-22 23:27:02 +00002094class N3VQMulOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002095 InstrItinClass itin, string OpcodeStr, string Dt, ValueType Ty,
Evan Cheng48575f62010-12-05 22:04:16 +00002096 SDPatternOperator MulOp, SDPatternOperator OpNode>
Bob Wilson5bafff32009-06-22 23:27:02 +00002097 : N3V<op24, op23, op21_20, op11_8, 1, op4,
Owen Anderson18341e92010-10-22 18:54:37 +00002098 (outs QPR:$Vd), (ins QPR:$src1, QPR:$Vn, QPR:$Vm), N3RegFrm, itin,
2099 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
2100 [(set QPR:$Vd, (Ty (OpNode QPR:$src1,
2101 (Ty (MulOp QPR:$Vn, QPR:$Vm)))))]>;
David Goodwin658ea602009-09-25 18:38:29 +00002102class N3VQMulOpSL<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002103 string OpcodeStr, string Dt, ValueType ResTy, ValueType OpTy,
Evan Cheng48575f62010-12-05 22:04:16 +00002104 SDPatternOperator MulOp, SDPatternOperator ShOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002105 : N3VLane32<1, 1, op21_20, op11_8, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00002106 (outs QPR:$Vd),
2107 (ins QPR:$src1, QPR:$Vn, DPR_VFP2:$Vm, nohash_imm:$lane),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002108 NVMulSLFrm, itin,
Owen Andersonca6945e2010-12-01 00:28:25 +00002109 OpcodeStr, Dt, "$Vd, $Vn, $Vm[$lane]", "$src1 = $Vd",
2110 [(set (ResTy QPR:$Vd),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002111 (ResTy (ShOp (ResTy QPR:$src1),
Owen Andersonca6945e2010-12-01 00:28:25 +00002112 (ResTy (MulOp QPR:$Vn,
2113 (ResTy (NEONvduplane (OpTy DPR_VFP2:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002114 imm:$lane)))))))]>;
David Goodwin658ea602009-09-25 18:38:29 +00002115class N3VQMulOpSL16<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002116 string OpcodeStr, string Dt,
2117 ValueType ResTy, ValueType OpTy,
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002118 SDNode MulOp, SDNode ShOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002119 : N3VLane16<1, 1, op21_20, op11_8, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00002120 (outs QPR:$Vd),
2121 (ins QPR:$src1, QPR:$Vn, DPR_8:$Vm, nohash_imm:$lane),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002122 NVMulSLFrm, itin,
Owen Andersonca6945e2010-12-01 00:28:25 +00002123 OpcodeStr, Dt, "$Vd, $Vn, $Vm[$lane]", "$src1 = $Vd",
2124 [(set (ResTy QPR:$Vd),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002125 (ResTy (ShOp (ResTy QPR:$src1),
Owen Andersonca6945e2010-12-01 00:28:25 +00002126 (ResTy (MulOp QPR:$Vn,
2127 (ResTy (NEONvduplane (OpTy DPR_8:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002128 imm:$lane)))))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002129
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00002130// Neon Intrinsic-Op instructions (VABA): double- and quad-register.
2131class N3VDIntOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2132 InstrItinClass itin, string OpcodeStr, string Dt,
2133 ValueType Ty, Intrinsic IntOp, SDNode OpNode>
2134 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Anderson410aebc2010-10-25 20:52:57 +00002135 (outs DPR:$Vd), (ins DPR:$src1, DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2136 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
2137 [(set DPR:$Vd, (Ty (OpNode DPR:$src1,
2138 (Ty (IntOp (Ty DPR:$Vn), (Ty DPR:$Vm))))))]>;
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00002139class N3VQIntOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2140 InstrItinClass itin, string OpcodeStr, string Dt,
2141 ValueType Ty, Intrinsic IntOp, SDNode OpNode>
2142 : N3V<op24, op23, op21_20, op11_8, 1, op4,
Owen Anderson410aebc2010-10-25 20:52:57 +00002143 (outs QPR:$Vd), (ins QPR:$src1, QPR:$Vn, QPR:$Vm), N3RegFrm, itin,
2144 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
2145 [(set QPR:$Vd, (Ty (OpNode QPR:$src1,
2146 (Ty (IntOp (Ty QPR:$Vn), (Ty QPR:$Vm))))))]>;
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00002147
Bob Wilson5bafff32009-06-22 23:27:02 +00002148// Neon 3-argument intrinsics, both double- and quad-register.
2149// The destination register is also used as the first source operand register.
2150class N3VDInt3<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002151 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00002152 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Bob Wilson5bafff32009-06-22 23:27:02 +00002153 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002154 (outs DPR:$Vd), (ins DPR:$src1, DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2155 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
2156 [(set DPR:$Vd, (ResTy (IntOp (OpTy DPR:$src1),
2157 (OpTy DPR:$Vn), (OpTy DPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002158class N3VQInt3<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002159 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00002160 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Bob Wilson5bafff32009-06-22 23:27:02 +00002161 : N3V<op24, op23, op21_20, op11_8, 1, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002162 (outs QPR:$Vd), (ins QPR:$src1, QPR:$Vn, QPR:$Vm), N3RegFrm, itin,
2163 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
2164 [(set QPR:$Vd, (ResTy (IntOp (OpTy QPR:$src1),
2165 (OpTy QPR:$Vn), (OpTy QPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002166
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002167// Long Multiply-Add/Sub operations.
2168class N3VLMulOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2169 InstrItinClass itin, string OpcodeStr, string Dt,
2170 ValueType TyQ, ValueType TyD, SDNode MulOp, SDNode OpNode>
2171 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Anderson92205842010-10-22 19:05:25 +00002172 (outs QPR:$Vd), (ins QPR:$src1, DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2173 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
2174 [(set QPR:$Vd, (OpNode (TyQ QPR:$src1),
2175 (TyQ (MulOp (TyD DPR:$Vn),
2176 (TyD DPR:$Vm)))))]>;
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002177class N3VLMulOpSL<bit op24, bits<2> op21_20, bits<4> op11_8,
2178 InstrItinClass itin, string OpcodeStr, string Dt,
2179 ValueType TyQ, ValueType TyD, SDNode MulOp, SDNode OpNode>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002180 : N3VLane32<op24, 1, op21_20, op11_8, 1, 0, (outs QPR:$Vd),
Owen Andersonca6945e2010-12-01 00:28:25 +00002181 (ins QPR:$src1, DPR:$Vn, DPR_VFP2:$Vm, nohash_imm:$lane),
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002182 NVMulSLFrm, itin,
Owen Andersonca6945e2010-12-01 00:28:25 +00002183 OpcodeStr, Dt, "$Vd, $Vn, $Vm[$lane]", "$src1 = $Vd",
2184 [(set QPR:$Vd,
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002185 (OpNode (TyQ QPR:$src1),
Owen Andersonca6945e2010-12-01 00:28:25 +00002186 (TyQ (MulOp (TyD DPR:$Vn),
2187 (TyD (NEONvduplane (TyD DPR_VFP2:$Vm),
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002188 imm:$lane))))))]>;
2189class N3VLMulOpSL16<bit op24, bits<2> op21_20, bits<4> op11_8,
2190 InstrItinClass itin, string OpcodeStr, string Dt,
2191 ValueType TyQ, ValueType TyD, SDNode MulOp, SDNode OpNode>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002192 : N3VLane16<op24, 1, op21_20, op11_8, 1, 0, (outs QPR:$Vd),
Owen Andersonca6945e2010-12-01 00:28:25 +00002193 (ins QPR:$src1, DPR:$Vn, DPR_8:$Vm, nohash_imm:$lane),
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002194 NVMulSLFrm, itin,
Owen Andersonca6945e2010-12-01 00:28:25 +00002195 OpcodeStr, Dt, "$Vd, $Vn, $Vm[$lane]", "$src1 = $Vd",
2196 [(set QPR:$Vd,
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002197 (OpNode (TyQ QPR:$src1),
Owen Andersonca6945e2010-12-01 00:28:25 +00002198 (TyQ (MulOp (TyD DPR:$Vn),
2199 (TyD (NEONvduplane (TyD DPR_8:$Vm),
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002200 imm:$lane))))))]>;
2201
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00002202// Long Intrinsic-Op vector operations with explicit extend (VABAL).
2203class N3VLIntExtOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2204 InstrItinClass itin, string OpcodeStr, string Dt,
2205 ValueType TyQ, ValueType TyD, Intrinsic IntOp, SDNode ExtOp,
2206 SDNode OpNode>
2207 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Anderson5258b612010-10-25 21:29:04 +00002208 (outs QPR:$Vd), (ins QPR:$src1, DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2209 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
2210 [(set QPR:$Vd, (OpNode (TyQ QPR:$src1),
2211 (TyQ (ExtOp (TyD (IntOp (TyD DPR:$Vn),
2212 (TyD DPR:$Vm)))))))]>;
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002213
Bob Wilson5bafff32009-06-22 23:27:02 +00002214// Neon Long 3-argument intrinsic. The destination register is
2215// a quad-register and is also used as the first source operand register.
2216class N3VLInt3<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002217 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00002218 ValueType TyQ, ValueType TyD, Intrinsic IntOp>
Bob Wilson5bafff32009-06-22 23:27:02 +00002219 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Anderson9b264972010-10-22 19:35:48 +00002220 (outs QPR:$Vd), (ins QPR:$src1, DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2221 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
2222 [(set QPR:$Vd,
2223 (TyQ (IntOp (TyQ QPR:$src1), (TyD DPR:$Vn), (TyD DPR:$Vm))))]>;
David Goodwin658ea602009-09-25 18:38:29 +00002224class N3VLInt3SL<bit op24, bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002225 string OpcodeStr, string Dt,
2226 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002227 : N3VLane32<op24, 1, op21_20, op11_8, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00002228 (outs QPR:$Vd),
2229 (ins QPR:$src1, DPR:$Vn, DPR_VFP2:$Vm, nohash_imm:$lane),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002230 NVMulSLFrm, itin,
Owen Andersonca6945e2010-12-01 00:28:25 +00002231 OpcodeStr, Dt, "$Vd, $Vn, $Vm[$lane]", "$src1 = $Vd",
2232 [(set (ResTy QPR:$Vd),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002233 (ResTy (IntOp (ResTy QPR:$src1),
Owen Andersonca6945e2010-12-01 00:28:25 +00002234 (OpTy DPR:$Vn),
2235 (OpTy (NEONvduplane (OpTy DPR_VFP2:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002236 imm:$lane)))))]>;
Bob Wilson9abe19d2010-02-17 00:31:29 +00002237class N3VLInt3SL16<bit op24, bits<2> op21_20, bits<4> op11_8,
2238 InstrItinClass itin, string OpcodeStr, string Dt,
2239 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002240 : N3VLane16<op24, 1, op21_20, op11_8, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00002241 (outs QPR:$Vd),
2242 (ins QPR:$src1, DPR:$Vn, DPR_8:$Vm, nohash_imm:$lane),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002243 NVMulSLFrm, itin,
Owen Andersonca6945e2010-12-01 00:28:25 +00002244 OpcodeStr, Dt, "$Vd, $Vn, $Vm[$lane]", "$src1 = $Vd",
2245 [(set (ResTy QPR:$Vd),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002246 (ResTy (IntOp (ResTy QPR:$src1),
Owen Andersonca6945e2010-12-01 00:28:25 +00002247 (OpTy DPR:$Vn),
2248 (OpTy (NEONvduplane (OpTy DPR_8:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002249 imm:$lane)))))]>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002250
Bob Wilson5bafff32009-06-22 23:27:02 +00002251// Narrowing 3-register intrinsics.
2252class N3VNInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002253 string OpcodeStr, string Dt, ValueType TyD, ValueType TyQ,
Bob Wilson5bafff32009-06-22 23:27:02 +00002254 Intrinsic IntOp, bit Commutable>
2255 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002256 (outs DPR:$Vd), (ins QPR:$Vn, QPR:$Vm), N3RegFrm, IIC_VBINi4D,
2257 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
2258 [(set DPR:$Vd, (TyD (IntOp (TyQ QPR:$Vn), (TyQ QPR:$Vm))))]> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002259 let isCommutable = Commutable;
2260}
2261
Bob Wilson04d6c282010-08-29 05:57:34 +00002262// Long 3-register operations.
2263class N3VL<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2264 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002265 ValueType TyQ, ValueType TyD, SDNode OpNode, bit Commutable>
2266 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002267 (outs QPR:$Vd), (ins DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2268 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
2269 [(set QPR:$Vd, (TyQ (OpNode (TyD DPR:$Vn), (TyD DPR:$Vm))))]> {
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002270 let isCommutable = Commutable;
2271}
2272class N3VLSL<bit op24, bits<2> op21_20, bits<4> op11_8,
2273 InstrItinClass itin, string OpcodeStr, string Dt,
2274 ValueType TyQ, ValueType TyD, SDNode OpNode>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002275 : N3VLane32<op24, 1, op21_20, op11_8, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00002276 (outs QPR:$Vd), (ins DPR:$Vn, DPR_VFP2:$Vm, nohash_imm:$lane),
2277 NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm[$lane]", "",
2278 [(set QPR:$Vd,
2279 (TyQ (OpNode (TyD DPR:$Vn),
2280 (TyD (NEONvduplane (TyD DPR_VFP2:$Vm),imm:$lane)))))]>;
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002281class N3VLSL16<bit op24, bits<2> op21_20, bits<4> op11_8,
2282 InstrItinClass itin, string OpcodeStr, string Dt,
2283 ValueType TyQ, ValueType TyD, SDNode OpNode>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002284 : N3VLane16<op24, 1, op21_20, op11_8, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00002285 (outs QPR:$Vd), (ins DPR:$Vn, DPR_8:$Vm, nohash_imm:$lane),
2286 NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm[$lane]", "",
2287 [(set QPR:$Vd,
2288 (TyQ (OpNode (TyD DPR:$Vn),
2289 (TyD (NEONvduplane (TyD DPR_8:$Vm), imm:$lane)))))]>;
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002290
2291// Long 3-register operations with explicitly extended operands.
2292class N3VLExt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2293 InstrItinClass itin, string OpcodeStr, string Dt,
2294 ValueType TyQ, ValueType TyD, SDNode OpNode, SDNode ExtOp,
2295 bit Commutable>
Bob Wilson04d6c282010-08-29 05:57:34 +00002296 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002297 (outs QPR:$Vd), (ins DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2298 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
2299 [(set QPR:$Vd, (OpNode (TyQ (ExtOp (TyD DPR:$Vn))),
2300 (TyQ (ExtOp (TyD DPR:$Vm)))))]> {
Owen Andersone0e6dc32010-10-21 18:09:17 +00002301 let isCommutable = Commutable;
Bob Wilson04d6c282010-08-29 05:57:34 +00002302}
2303
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00002304// Long 3-register intrinsics with explicit extend (VABDL).
2305class N3VLIntExt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2306 InstrItinClass itin, string OpcodeStr, string Dt,
2307 ValueType TyQ, ValueType TyD, Intrinsic IntOp, SDNode ExtOp,
2308 bit Commutable>
2309 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002310 (outs QPR:$Vd), (ins DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2311 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
2312 [(set QPR:$Vd, (TyQ (ExtOp (TyD (IntOp (TyD DPR:$Vn),
2313 (TyD DPR:$Vm))))))]> {
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00002314 let isCommutable = Commutable;
2315}
2316
Bob Wilson5bafff32009-06-22 23:27:02 +00002317// Long 3-register intrinsics.
2318class N3VLInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002319 InstrItinClass itin, string OpcodeStr, string Dt,
2320 ValueType TyQ, ValueType TyD, Intrinsic IntOp, bit Commutable>
Bob Wilson5bafff32009-06-22 23:27:02 +00002321 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002322 (outs QPR:$Vd), (ins DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2323 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
2324 [(set QPR:$Vd, (TyQ (IntOp (TyD DPR:$Vn), (TyD DPR:$Vm))))]> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002325 let isCommutable = Commutable;
2326}
David Goodwin658ea602009-09-25 18:38:29 +00002327class N3VLIntSL<bit op24, bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002328 string OpcodeStr, string Dt,
2329 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002330 : N3VLane32<op24, 1, op21_20, op11_8, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00002331 (outs QPR:$Vd), (ins DPR:$Vn, DPR_VFP2:$Vm, nohash_imm:$lane),
2332 NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm[$lane]", "",
2333 [(set (ResTy QPR:$Vd),
2334 (ResTy (IntOp (OpTy DPR:$Vn),
2335 (OpTy (NEONvduplane (OpTy DPR_VFP2:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002336 imm:$lane)))))]>;
Bob Wilson9abe19d2010-02-17 00:31:29 +00002337class N3VLIntSL16<bit op24, bits<2> op21_20, bits<4> op11_8,
2338 InstrItinClass itin, string OpcodeStr, string Dt,
2339 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002340 : N3VLane16<op24, 1, op21_20, op11_8, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00002341 (outs QPR:$Vd), (ins DPR:$Vn, DPR_8:$Vm, nohash_imm:$lane),
2342 NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm[$lane]", "",
2343 [(set (ResTy QPR:$Vd),
2344 (ResTy (IntOp (OpTy DPR:$Vn),
2345 (OpTy (NEONvduplane (OpTy DPR_8:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002346 imm:$lane)))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002347
Bob Wilson04d6c282010-08-29 05:57:34 +00002348// Wide 3-register operations.
2349class N3VW<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2350 string OpcodeStr, string Dt, ValueType TyQ, ValueType TyD,
2351 SDNode OpNode, SDNode ExtOp, bit Commutable>
Bob Wilson5bafff32009-06-22 23:27:02 +00002352 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002353 (outs QPR:$Vd), (ins QPR:$Vn, DPR:$Vm), N3RegFrm, IIC_VSUBiD,
2354 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
2355 [(set QPR:$Vd, (OpNode (TyQ QPR:$Vn),
2356 (TyQ (ExtOp (TyD DPR:$Vm)))))]> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002357 let isCommutable = Commutable;
2358}
2359
2360// Pairwise long 2-register intrinsics, both double- and quad-register.
2361class N2VDPLInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Evan Chengf81bf152009-11-23 21:57:23 +00002362 bits<2> op17_16, bits<5> op11_7, bit op4,
2363 string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00002364 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Andersonca6945e2010-12-01 00:28:25 +00002365 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4, (outs DPR:$Vd),
2366 (ins DPR:$Vm), IIC_VSHLiD, OpcodeStr, Dt, "$Vd, $Vm", "",
2367 [(set DPR:$Vd, (ResTy (IntOp (OpTy DPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002368class N2VQPLInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Evan Chengf81bf152009-11-23 21:57:23 +00002369 bits<2> op17_16, bits<5> op11_7, bit op4,
2370 string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00002371 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Andersonca6945e2010-12-01 00:28:25 +00002372 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 1, op4, (outs QPR:$Vd),
2373 (ins QPR:$Vm), IIC_VSHLiD, OpcodeStr, Dt, "$Vd, $Vm", "",
2374 [(set QPR:$Vd, (ResTy (IntOp (OpTy QPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002375
2376// Pairwise long 2-register accumulate intrinsics,
2377// both double- and quad-register.
2378// The destination register is also used as the first source operand register.
2379class N2VDPLInt2<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Evan Chengf81bf152009-11-23 21:57:23 +00002380 bits<2> op17_16, bits<5> op11_7, bit op4,
2381 string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00002382 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
2383 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4,
Owen Andersonbc4118b2010-10-26 18:18:03 +00002384 (outs DPR:$Vd), (ins DPR:$src1, DPR:$Vm), IIC_VPALiD,
2385 OpcodeStr, Dt, "$Vd, $Vm", "$src1 = $Vd",
2386 [(set DPR:$Vd, (ResTy (IntOp (ResTy DPR:$src1), (OpTy DPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002387class N2VQPLInt2<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Evan Chengf81bf152009-11-23 21:57:23 +00002388 bits<2> op17_16, bits<5> op11_7, bit op4,
2389 string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00002390 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
2391 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 1, op4,
Owen Andersonbc4118b2010-10-26 18:18:03 +00002392 (outs QPR:$Vd), (ins QPR:$src1, QPR:$Vm), IIC_VPALiQ,
2393 OpcodeStr, Dt, "$Vd, $Vm", "$src1 = $Vd",
2394 [(set QPR:$Vd, (ResTy (IntOp (ResTy QPR:$src1), (OpTy QPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002395
2396// Shift by immediate,
2397// both double- and quad-register.
Bob Wilson507df402009-10-21 02:15:46 +00002398class N2VDSh<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Bill Wendling7c6b6082011-03-08 23:48:09 +00002399 Format f, InstrItinClass itin, Operand ImmTy,
2400 string OpcodeStr, string Dt, ValueType Ty, SDNode OpNode>
Bob Wilson507df402009-10-21 02:15:46 +00002401 : N2VImm<op24, op23, op11_8, op7, 0, op4,
Bill Wendling7c6b6082011-03-08 23:48:09 +00002402 (outs DPR:$Vd), (ins DPR:$Vm, ImmTy:$SIMM), f, itin,
Owen Andersonca6945e2010-12-01 00:28:25 +00002403 OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "",
2404 [(set DPR:$Vd, (Ty (OpNode (Ty DPR:$Vm), (i32 imm:$SIMM))))]>;
Bob Wilson507df402009-10-21 02:15:46 +00002405class N2VQSh<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Bill Wendling7c6b6082011-03-08 23:48:09 +00002406 Format f, InstrItinClass itin, Operand ImmTy,
2407 string OpcodeStr, string Dt, ValueType Ty, SDNode OpNode>
Bob Wilson507df402009-10-21 02:15:46 +00002408 : N2VImm<op24, op23, op11_8, op7, 1, op4,
Bill Wendling7c6b6082011-03-08 23:48:09 +00002409 (outs QPR:$Vd), (ins QPR:$Vm, ImmTy:$SIMM), f, itin,
Owen Andersonca6945e2010-12-01 00:28:25 +00002410 OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "",
2411 [(set QPR:$Vd, (Ty (OpNode (Ty QPR:$Vm), (i32 imm:$SIMM))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002412
Johnny Chen6c8648b2010-03-17 23:26:50 +00002413// Long shift by immediate.
2414class N2VLSh<bit op24, bit op23, bits<4> op11_8, bit op7, bit op6, bit op4,
2415 string OpcodeStr, string Dt,
2416 ValueType ResTy, ValueType OpTy, SDNode OpNode>
2417 : N2VImm<op24, op23, op11_8, op7, op6, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002418 (outs QPR:$Vd), (ins DPR:$Vm, i32imm:$SIMM), N2RegVShLFrm,
2419 IIC_VSHLiD, OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "",
2420 [(set QPR:$Vd, (ResTy (OpNode (OpTy DPR:$Vm),
Johnny Chen6c8648b2010-03-17 23:26:50 +00002421 (i32 imm:$SIMM))))]>;
2422
Bob Wilson5bafff32009-06-22 23:27:02 +00002423// Narrow shift by immediate.
Bob Wilson507df402009-10-21 02:15:46 +00002424class N2VNSh<bit op24, bit op23, bits<4> op11_8, bit op7, bit op6, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002425 InstrItinClass itin, string OpcodeStr, string Dt,
Bill Wendlinga656b632011-03-01 01:00:59 +00002426 ValueType ResTy, ValueType OpTy, Operand ImmTy, SDNode OpNode>
Bob Wilson507df402009-10-21 02:15:46 +00002427 : N2VImm<op24, op23, op11_8, op7, op6, op4,
Bill Wendlinga656b632011-03-01 01:00:59 +00002428 (outs DPR:$Vd), (ins QPR:$Vm, ImmTy:$SIMM), N2RegVShRFrm, itin,
Owen Andersonca6945e2010-12-01 00:28:25 +00002429 OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "",
2430 [(set DPR:$Vd, (ResTy (OpNode (OpTy QPR:$Vm),
Bob Wilson5bafff32009-06-22 23:27:02 +00002431 (i32 imm:$SIMM))))]>;
2432
2433// Shift right by immediate and accumulate,
2434// both double- and quad-register.
Bob Wilson507df402009-10-21 02:15:46 +00002435class N2VDShAdd<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Bill Wendlingc04a9de2011-03-09 00:00:35 +00002436 Operand ImmTy, string OpcodeStr, string Dt,
2437 ValueType Ty, SDNode ShOp>
Owen Andersondd31ed62010-10-27 17:29:29 +00002438 : N2VImm<op24, op23, op11_8, op7, 0, op4, (outs DPR:$Vd),
Bill Wendlingc04a9de2011-03-09 00:00:35 +00002439 (ins DPR:$src1, DPR:$Vm, ImmTy:$SIMM), N2RegVShRFrm, IIC_VPALiD,
Owen Andersondd31ed62010-10-27 17:29:29 +00002440 OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "$src1 = $Vd",
2441 [(set DPR:$Vd, (Ty (add DPR:$src1,
2442 (Ty (ShOp DPR:$Vm, (i32 imm:$SIMM))))))]>;
Bob Wilson507df402009-10-21 02:15:46 +00002443class N2VQShAdd<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Bill Wendlingc04a9de2011-03-09 00:00:35 +00002444 Operand ImmTy, string OpcodeStr, string Dt,
2445 ValueType Ty, SDNode ShOp>
Owen Andersondd31ed62010-10-27 17:29:29 +00002446 : N2VImm<op24, op23, op11_8, op7, 1, op4, (outs QPR:$Vd),
Bill Wendlingc04a9de2011-03-09 00:00:35 +00002447 (ins QPR:$src1, QPR:$Vm, ImmTy:$SIMM), N2RegVShRFrm, IIC_VPALiD,
Owen Andersondd31ed62010-10-27 17:29:29 +00002448 OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "$src1 = $Vd",
2449 [(set QPR:$Vd, (Ty (add QPR:$src1,
2450 (Ty (ShOp QPR:$Vm, (i32 imm:$SIMM))))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002451
2452// Shift by immediate and insert,
2453// both double- and quad-register.
Bob Wilson507df402009-10-21 02:15:46 +00002454class N2VDShIns<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Bill Wendling620d0cc2011-03-09 00:33:17 +00002455 Operand ImmTy, Format f, string OpcodeStr, string Dt,
2456 ValueType Ty,SDNode ShOp>
Owen Anderson0745c382010-10-27 17:40:08 +00002457 : N2VImm<op24, op23, op11_8, op7, 0, op4, (outs DPR:$Vd),
Bill Wendling620d0cc2011-03-09 00:33:17 +00002458 (ins DPR:$src1, DPR:$Vm, ImmTy:$SIMM), f, IIC_VSHLiD,
Owen Anderson0745c382010-10-27 17:40:08 +00002459 OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "$src1 = $Vd",
2460 [(set DPR:$Vd, (Ty (ShOp DPR:$src1, DPR:$Vm, (i32 imm:$SIMM))))]>;
Bob Wilson507df402009-10-21 02:15:46 +00002461class N2VQShIns<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Bill Wendling620d0cc2011-03-09 00:33:17 +00002462 Operand ImmTy, Format f, string OpcodeStr, string Dt,
2463 ValueType Ty,SDNode ShOp>
Owen Anderson0745c382010-10-27 17:40:08 +00002464 : N2VImm<op24, op23, op11_8, op7, 1, op4, (outs QPR:$Vd),
Bill Wendling620d0cc2011-03-09 00:33:17 +00002465 (ins QPR:$src1, QPR:$Vm, ImmTy:$SIMM), f, IIC_VSHLiQ,
Owen Anderson0745c382010-10-27 17:40:08 +00002466 OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "$src1 = $Vd",
2467 [(set QPR:$Vd, (Ty (ShOp QPR:$src1, QPR:$Vm, (i32 imm:$SIMM))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002468
2469// Convert, with fractional bits immediate,
2470// both double- and quad-register.
Bob Wilson507df402009-10-21 02:15:46 +00002471class N2VCvtD<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002472 string OpcodeStr, string Dt, ValueType ResTy, ValueType OpTy,
Bob Wilson5bafff32009-06-22 23:27:02 +00002473 Intrinsic IntOp>
Bob Wilson507df402009-10-21 02:15:46 +00002474 : N2VImm<op24, op23, op11_8, op7, 0, op4,
Owen Anderson498ec202010-10-27 22:49:00 +00002475 (outs DPR:$Vd), (ins DPR:$Vm, neon_vcvt_imm32:$SIMM), NVCVTFrm,
2476 IIC_VUNAD, OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "",
2477 [(set DPR:$Vd, (ResTy (IntOp (OpTy DPR:$Vm), (i32 imm:$SIMM))))]>;
Bob Wilson507df402009-10-21 02:15:46 +00002478class N2VCvtQ<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002479 string OpcodeStr, string Dt, ValueType ResTy, ValueType OpTy,
Bob Wilson5bafff32009-06-22 23:27:02 +00002480 Intrinsic IntOp>
Bob Wilson507df402009-10-21 02:15:46 +00002481 : N2VImm<op24, op23, op11_8, op7, 1, op4,
Owen Anderson498ec202010-10-27 22:49:00 +00002482 (outs QPR:$Vd), (ins QPR:$Vm, neon_vcvt_imm32:$SIMM), NVCVTFrm,
2483 IIC_VUNAQ, OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "",
2484 [(set QPR:$Vd, (ResTy (IntOp (OpTy QPR:$Vm), (i32 imm:$SIMM))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002485
2486//===----------------------------------------------------------------------===//
2487// Multiclasses
2488//===----------------------------------------------------------------------===//
2489
Bob Wilson916ac5b2009-10-03 04:44:16 +00002490// Abbreviations used in multiclass suffixes:
2491// Q = quarter int (8 bit) elements
2492// H = half int (16 bit) elements
2493// S = single int (32 bit) elements
2494// D = double int (64 bit) elements
2495
Bob Wilson094dd802010-12-18 00:42:58 +00002496// Neon 2-register vector operations and intrinsics.
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002497
Bob Wilson094dd802010-12-18 00:42:58 +00002498// Neon 2-register comparisons.
2499// source operand element sizes of 8, 16 and 32 bits:
Johnny Chen363ac582010-02-23 01:42:58 +00002500multiclass N2V_QHS_cmp<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
2501 bits<5> op11_7, bit op4, string opc, string Dt,
Owen Andersonc24cb352010-11-08 23:21:22 +00002502 string asm, SDNode OpNode> {
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002503 // 64-bit vector types.
2504 def v8i8 : N2V<op24_23, op21_20, 0b00, op17_16, op11_7, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002505 (outs DPR:$Vd), (ins DPR:$Vm), NoItinerary,
Owen Andersonc24cb352010-11-08 23:21:22 +00002506 opc, !strconcat(Dt, "8"), asm, "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002507 [(set DPR:$Vd, (v8i8 (OpNode (v8i8 DPR:$Vm))))]>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002508 def v4i16 : N2V<op24_23, op21_20, 0b01, op17_16, op11_7, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002509 (outs DPR:$Vd), (ins DPR:$Vm), NoItinerary,
Owen Andersonc24cb352010-11-08 23:21:22 +00002510 opc, !strconcat(Dt, "16"), asm, "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002511 [(set DPR:$Vd, (v4i16 (OpNode (v4i16 DPR:$Vm))))]>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002512 def v2i32 : N2V<op24_23, op21_20, 0b10, op17_16, op11_7, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002513 (outs DPR:$Vd), (ins DPR:$Vm), NoItinerary,
Owen Andersonc24cb352010-11-08 23:21:22 +00002514 opc, !strconcat(Dt, "32"), asm, "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002515 [(set DPR:$Vd, (v2i32 (OpNode (v2i32 DPR:$Vm))))]>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002516 def v2f32 : N2V<op24_23, op21_20, 0b10, op17_16, op11_7, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002517 (outs DPR:$Vd), (ins DPR:$Vm), NoItinerary,
Owen Andersonc24cb352010-11-08 23:21:22 +00002518 opc, "f32", asm, "",
Bob Wilson3deb4512010-12-18 00:04:33 +00002519 [(set DPR:$Vd, (v2i32 (OpNode (v2f32 DPR:$Vm))))]> {
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002520 let Inst{10} = 1; // overwrite F = 1
2521 }
2522
2523 // 128-bit vector types.
2524 def v16i8 : N2V<op24_23, op21_20, 0b00, op17_16, op11_7, 1, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002525 (outs QPR:$Vd), (ins QPR:$Vm), NoItinerary,
Owen Andersonc24cb352010-11-08 23:21:22 +00002526 opc, !strconcat(Dt, "8"), asm, "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002527 [(set QPR:$Vd, (v16i8 (OpNode (v16i8 QPR:$Vm))))]>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002528 def v8i16 : N2V<op24_23, op21_20, 0b01, op17_16, op11_7, 1, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002529 (outs QPR:$Vd), (ins QPR:$Vm), NoItinerary,
Owen Andersonc24cb352010-11-08 23:21:22 +00002530 opc, !strconcat(Dt, "16"), asm, "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002531 [(set QPR:$Vd, (v8i16 (OpNode (v8i16 QPR:$Vm))))]>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002532 def v4i32 : N2V<op24_23, op21_20, 0b10, op17_16, op11_7, 1, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002533 (outs QPR:$Vd), (ins QPR:$Vm), NoItinerary,
Owen Andersonc24cb352010-11-08 23:21:22 +00002534 opc, !strconcat(Dt, "32"), asm, "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002535 [(set QPR:$Vd, (v4i32 (OpNode (v4i32 QPR:$Vm))))]>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002536 def v4f32 : N2V<op24_23, op21_20, 0b10, op17_16, op11_7, 1, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002537 (outs QPR:$Vd), (ins QPR:$Vm), NoItinerary,
Owen Andersonc24cb352010-11-08 23:21:22 +00002538 opc, "f32", asm, "",
Bob Wilson3deb4512010-12-18 00:04:33 +00002539 [(set QPR:$Vd, (v4i32 (OpNode (v4f32 QPR:$Vm))))]> {
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002540 let Inst{10} = 1; // overwrite F = 1
2541 }
2542}
2543
Bob Wilson094dd802010-12-18 00:42:58 +00002544
2545// Neon 2-register vector intrinsics,
2546// element sizes of 8, 16 and 32 bits:
2547multiclass N2VInt_QHS<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
2548 bits<5> op11_7, bit op4,
2549 InstrItinClass itinD, InstrItinClass itinQ,
2550 string OpcodeStr, string Dt, Intrinsic IntOp> {
2551 // 64-bit vector types.
2552 def v8i8 : N2VDInt<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
2553 itinD, OpcodeStr, !strconcat(Dt, "8"), v8i8, v8i8, IntOp>;
2554 def v4i16 : N2VDInt<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
2555 itinD, OpcodeStr, !strconcat(Dt, "16"),v4i16,v4i16,IntOp>;
2556 def v2i32 : N2VDInt<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
2557 itinD, OpcodeStr, !strconcat(Dt, "32"),v2i32,v2i32,IntOp>;
2558
2559 // 128-bit vector types.
2560 def v16i8 : N2VQInt<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
2561 itinQ, OpcodeStr, !strconcat(Dt, "8"), v16i8,v16i8,IntOp>;
2562 def v8i16 : N2VQInt<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
2563 itinQ, OpcodeStr, !strconcat(Dt, "16"),v8i16,v8i16,IntOp>;
2564 def v4i32 : N2VQInt<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
2565 itinQ, OpcodeStr, !strconcat(Dt, "32"),v4i32,v4i32,IntOp>;
2566}
2567
2568
2569// Neon Narrowing 2-register vector operations,
2570// source operand element sizes of 16, 32 and 64 bits:
2571multiclass N2VN_HSD<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
2572 bits<5> op11_7, bit op6, bit op4,
2573 InstrItinClass itin, string OpcodeStr, string Dt,
2574 SDNode OpNode> {
2575 def v8i8 : N2VN<op24_23, op21_20, 0b00, op17_16, op11_7, op6, op4,
2576 itin, OpcodeStr, !strconcat(Dt, "16"),
2577 v8i8, v8i16, OpNode>;
2578 def v4i16 : N2VN<op24_23, op21_20, 0b01, op17_16, op11_7, op6, op4,
2579 itin, OpcodeStr, !strconcat(Dt, "32"),
2580 v4i16, v4i32, OpNode>;
2581 def v2i32 : N2VN<op24_23, op21_20, 0b10, op17_16, op11_7, op6, op4,
2582 itin, OpcodeStr, !strconcat(Dt, "64"),
2583 v2i32, v2i64, OpNode>;
2584}
2585
2586// Neon Narrowing 2-register vector intrinsics,
2587// source operand element sizes of 16, 32 and 64 bits:
2588multiclass N2VNInt_HSD<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
2589 bits<5> op11_7, bit op6, bit op4,
2590 InstrItinClass itin, string OpcodeStr, string Dt,
2591 Intrinsic IntOp> {
2592 def v8i8 : N2VNInt<op24_23, op21_20, 0b00, op17_16, op11_7, op6, op4,
2593 itin, OpcodeStr, !strconcat(Dt, "16"),
2594 v8i8, v8i16, IntOp>;
2595 def v4i16 : N2VNInt<op24_23, op21_20, 0b01, op17_16, op11_7, op6, op4,
2596 itin, OpcodeStr, !strconcat(Dt, "32"),
2597 v4i16, v4i32, IntOp>;
2598 def v2i32 : N2VNInt<op24_23, op21_20, 0b10, op17_16, op11_7, op6, op4,
2599 itin, OpcodeStr, !strconcat(Dt, "64"),
2600 v2i32, v2i64, IntOp>;
2601}
2602
2603
2604// Neon Lengthening 2-register vector intrinsic (currently specific to VMOVL).
2605// source operand element sizes of 16, 32 and 64 bits:
2606multiclass N2VL_QHS<bits<2> op24_23, bits<5> op11_7, bit op6, bit op4,
2607 string OpcodeStr, string Dt, SDNode OpNode> {
2608 def v8i16 : N2VL<op24_23, 0b00, 0b10, 0b00, op11_7, op6, op4, IIC_VQUNAiD,
2609 OpcodeStr, !strconcat(Dt, "8"), v8i16, v8i8, OpNode>;
2610 def v4i32 : N2VL<op24_23, 0b01, 0b00, 0b00, op11_7, op6, op4, IIC_VQUNAiD,
2611 OpcodeStr, !strconcat(Dt, "16"), v4i32, v4i16, OpNode>;
2612 def v2i64 : N2VL<op24_23, 0b10, 0b00, 0b00, op11_7, op6, op4, IIC_VQUNAiD,
2613 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, OpNode>;
2614}
2615
2616
Bob Wilson5bafff32009-06-22 23:27:02 +00002617// Neon 3-register vector operations.
2618
2619// First with only element sizes of 8, 16 and 32 bits:
2620multiclass N3V_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
David Goodwin127221f2009-09-23 21:38:08 +00002621 InstrItinClass itinD16, InstrItinClass itinD32,
2622 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002623 string OpcodeStr, string Dt,
2624 SDNode OpNode, bit Commutable = 0> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002625 // 64-bit vector types.
Jim Grosbach1251e1a2010-11-18 01:39:50 +00002626 def v8i8 : N3VD<op24, op23, 0b00, op11_8, op4, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00002627 OpcodeStr, !strconcat(Dt, "8"),
2628 v8i8, v8i8, OpNode, Commutable>;
David Goodwin127221f2009-09-23 21:38:08 +00002629 def v4i16 : N3VD<op24, op23, 0b01, op11_8, op4, itinD16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002630 OpcodeStr, !strconcat(Dt, "16"),
2631 v4i16, v4i16, OpNode, Commutable>;
David Goodwin127221f2009-09-23 21:38:08 +00002632 def v2i32 : N3VD<op24, op23, 0b10, op11_8, op4, itinD32,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002633 OpcodeStr, !strconcat(Dt, "32"),
2634 v2i32, v2i32, OpNode, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002635
2636 // 128-bit vector types.
David Goodwin127221f2009-09-23 21:38:08 +00002637 def v16i8 : N3VQ<op24, op23, 0b00, op11_8, op4, itinQ16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002638 OpcodeStr, !strconcat(Dt, "8"),
2639 v16i8, v16i8, OpNode, Commutable>;
David Goodwin127221f2009-09-23 21:38:08 +00002640 def v8i16 : N3VQ<op24, op23, 0b01, op11_8, op4, itinQ16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002641 OpcodeStr, !strconcat(Dt, "16"),
2642 v8i16, v8i16, OpNode, Commutable>;
David Goodwin127221f2009-09-23 21:38:08 +00002643 def v4i32 : N3VQ<op24, op23, 0b10, op11_8, op4, itinQ32,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002644 OpcodeStr, !strconcat(Dt, "32"),
2645 v4i32, v4i32, OpNode, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002646}
2647
Evan Chengf81bf152009-11-23 21:57:23 +00002648multiclass N3VSL_HS<bits<4> op11_8, string OpcodeStr, string Dt, SDNode ShOp> {
2649 def v4i16 : N3VDSL16<0b01, op11_8, OpcodeStr, !strconcat(Dt, "16"),
2650 v4i16, ShOp>;
2651 def v2i32 : N3VDSL<0b10, op11_8, IIC_VMULi32D, OpcodeStr, !strconcat(Dt,"32"),
Evan Chengac0869d2009-11-21 06:21:52 +00002652 v2i32, ShOp>;
Evan Chengf81bf152009-11-23 21:57:23 +00002653 def v8i16 : N3VQSL16<0b01, op11_8, OpcodeStr, !strconcat(Dt, "16"),
Evan Chengac0869d2009-11-21 06:21:52 +00002654 v8i16, v4i16, ShOp>;
Evan Chengf81bf152009-11-23 21:57:23 +00002655 def v4i32 : N3VQSL<0b10, op11_8, IIC_VMULi32Q, OpcodeStr, !strconcat(Dt,"32"),
Evan Chengac0869d2009-11-21 06:21:52 +00002656 v4i32, v2i32, ShOp>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002657}
2658
Bob Wilson5bafff32009-06-22 23:27:02 +00002659// ....then also with element size 64 bits:
2660multiclass N3V_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
David Goodwin127221f2009-09-23 21:38:08 +00002661 InstrItinClass itinD, InstrItinClass itinQ,
Evan Chengf81bf152009-11-23 21:57:23 +00002662 string OpcodeStr, string Dt,
2663 SDNode OpNode, bit Commutable = 0>
David Goodwin127221f2009-09-23 21:38:08 +00002664 : N3V_QHS<op24, op23, op11_8, op4, itinD, itinD, itinQ, itinQ,
Evan Chengf81bf152009-11-23 21:57:23 +00002665 OpcodeStr, Dt, OpNode, Commutable> {
David Goodwin127221f2009-09-23 21:38:08 +00002666 def v1i64 : N3VD<op24, op23, 0b11, op11_8, op4, itinD,
Evan Chengf81bf152009-11-23 21:57:23 +00002667 OpcodeStr, !strconcat(Dt, "64"),
2668 v1i64, v1i64, OpNode, Commutable>;
David Goodwin127221f2009-09-23 21:38:08 +00002669 def v2i64 : N3VQ<op24, op23, 0b11, op11_8, op4, itinQ,
Evan Chengf81bf152009-11-23 21:57:23 +00002670 OpcodeStr, !strconcat(Dt, "64"),
2671 v2i64, v2i64, OpNode, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002672}
2673
2674
Bob Wilson5bafff32009-06-22 23:27:02 +00002675// Neon 3-register vector intrinsics.
2676
2677// First with only element sizes of 16 and 32 bits:
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002678multiclass N3VInt_HS<bit op24, bit op23, bits<4> op11_8, bit op4, Format f,
David Goodwin658ea602009-09-25 18:38:29 +00002679 InstrItinClass itinD16, InstrItinClass itinD32,
2680 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002681 string OpcodeStr, string Dt,
2682 Intrinsic IntOp, bit Commutable = 0> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002683 // 64-bit vector types.
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002684 def v4i16 : N3VDInt<op24, op23, 0b01, op11_8, op4, f, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00002685 OpcodeStr, !strconcat(Dt, "16"),
Bob Wilson5bafff32009-06-22 23:27:02 +00002686 v4i16, v4i16, IntOp, Commutable>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002687 def v2i32 : N3VDInt<op24, op23, 0b10, op11_8, op4, f, itinD32,
Evan Chengf81bf152009-11-23 21:57:23 +00002688 OpcodeStr, !strconcat(Dt, "32"),
Bob Wilson5bafff32009-06-22 23:27:02 +00002689 v2i32, v2i32, IntOp, Commutable>;
2690
2691 // 128-bit vector types.
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002692 def v8i16 : N3VQInt<op24, op23, 0b01, op11_8, op4, f, itinQ16,
Evan Chengf81bf152009-11-23 21:57:23 +00002693 OpcodeStr, !strconcat(Dt, "16"),
Bob Wilson5bafff32009-06-22 23:27:02 +00002694 v8i16, v8i16, IntOp, Commutable>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002695 def v4i32 : N3VQInt<op24, op23, 0b10, op11_8, op4, f, itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002696 OpcodeStr, !strconcat(Dt, "32"),
Bob Wilson5bafff32009-06-22 23:27:02 +00002697 v4i32, v4i32, IntOp, Commutable>;
2698}
Owen Anderson3557d002010-10-26 20:56:57 +00002699multiclass N3VInt_HSSh<bit op24, bit op23, bits<4> op11_8, bit op4, Format f,
2700 InstrItinClass itinD16, InstrItinClass itinD32,
2701 InstrItinClass itinQ16, InstrItinClass itinQ32,
2702 string OpcodeStr, string Dt,
Owen Andersonac922622010-10-26 21:13:59 +00002703 Intrinsic IntOp> {
Owen Anderson3557d002010-10-26 20:56:57 +00002704 // 64-bit vector types.
2705 def v4i16 : N3VDIntSh<op24, op23, 0b01, op11_8, op4, f, itinD16,
2706 OpcodeStr, !strconcat(Dt, "16"),
Owen Andersonac922622010-10-26 21:13:59 +00002707 v4i16, v4i16, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00002708 def v2i32 : N3VDIntSh<op24, op23, 0b10, op11_8, op4, f, itinD32,
2709 OpcodeStr, !strconcat(Dt, "32"),
Owen Andersonac922622010-10-26 21:13:59 +00002710 v2i32, v2i32, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00002711
2712 // 128-bit vector types.
2713 def v8i16 : N3VQIntSh<op24, op23, 0b01, op11_8, op4, f, itinQ16,
2714 OpcodeStr, !strconcat(Dt, "16"),
Owen Andersonac922622010-10-26 21:13:59 +00002715 v8i16, v8i16, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00002716 def v4i32 : N3VQIntSh<op24, op23, 0b10, op11_8, op4, f, itinQ32,
2717 OpcodeStr, !strconcat(Dt, "32"),
Owen Andersonac922622010-10-26 21:13:59 +00002718 v4i32, v4i32, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00002719}
Bob Wilson5bafff32009-06-22 23:27:02 +00002720
Jim Grosbach1251e1a2010-11-18 01:39:50 +00002721multiclass N3VIntSL_HS<bits<4> op11_8,
David Goodwin658ea602009-09-25 18:38:29 +00002722 InstrItinClass itinD16, InstrItinClass itinD32,
2723 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002724 string OpcodeStr, string Dt, Intrinsic IntOp> {
Evan Chengac0869d2009-11-21 06:21:52 +00002725 def v4i16 : N3VDIntSL16<0b01, op11_8, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00002726 OpcodeStr, !strconcat(Dt, "16"), v4i16, IntOp>;
Evan Chengac0869d2009-11-21 06:21:52 +00002727 def v2i32 : N3VDIntSL<0b10, op11_8, itinD32,
Evan Chengf81bf152009-11-23 21:57:23 +00002728 OpcodeStr, !strconcat(Dt, "32"), v2i32, IntOp>;
Evan Chengac0869d2009-11-21 06:21:52 +00002729 def v8i16 : N3VQIntSL16<0b01, op11_8, itinQ16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002730 OpcodeStr, !strconcat(Dt, "16"), v8i16, v4i16, IntOp>;
Evan Chengac0869d2009-11-21 06:21:52 +00002731 def v4i32 : N3VQIntSL<0b10, op11_8, itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002732 OpcodeStr, !strconcat(Dt, "32"), v4i32, v2i32, IntOp>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002733}
2734
Bob Wilson5bafff32009-06-22 23:27:02 +00002735// ....then also with element size of 8 bits:
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002736multiclass N3VInt_QHS<bit op24, bit op23, bits<4> op11_8, bit op4, Format f,
David Goodwin658ea602009-09-25 18:38:29 +00002737 InstrItinClass itinD16, InstrItinClass itinD32,
2738 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002739 string OpcodeStr, string Dt,
2740 Intrinsic IntOp, bit Commutable = 0>
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002741 : N3VInt_HS<op24, op23, op11_8, op4, f, itinD16, itinD32, itinQ16, itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002742 OpcodeStr, Dt, IntOp, Commutable> {
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002743 def v8i8 : N3VDInt<op24, op23, 0b00, op11_8, op4, f, itinD16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002744 OpcodeStr, !strconcat(Dt, "8"),
2745 v8i8, v8i8, IntOp, Commutable>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002746 def v16i8 : N3VQInt<op24, op23, 0b00, op11_8, op4, f, itinQ16,
Evan Chengf81bf152009-11-23 21:57:23 +00002747 OpcodeStr, !strconcat(Dt, "8"),
2748 v16i8, v16i8, IntOp, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002749}
Owen Anderson3557d002010-10-26 20:56:57 +00002750multiclass N3VInt_QHSSh<bit op24, bit op23, bits<4> op11_8, bit op4, Format f,
2751 InstrItinClass itinD16, InstrItinClass itinD32,
2752 InstrItinClass itinQ16, InstrItinClass itinQ32,
2753 string OpcodeStr, string Dt,
Owen Andersonac922622010-10-26 21:13:59 +00002754 Intrinsic IntOp>
Owen Anderson3557d002010-10-26 20:56:57 +00002755 : N3VInt_HSSh<op24, op23, op11_8, op4, f, itinD16, itinD32, itinQ16, itinQ32,
Owen Andersonac922622010-10-26 21:13:59 +00002756 OpcodeStr, Dt, IntOp> {
Owen Anderson3557d002010-10-26 20:56:57 +00002757 def v8i8 : N3VDIntSh<op24, op23, 0b00, op11_8, op4, f, itinD16,
2758 OpcodeStr, !strconcat(Dt, "8"),
Owen Andersonac922622010-10-26 21:13:59 +00002759 v8i8, v8i8, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00002760 def v16i8 : N3VQIntSh<op24, op23, 0b00, op11_8, op4, f, itinQ16,
2761 OpcodeStr, !strconcat(Dt, "8"),
Owen Andersonac922622010-10-26 21:13:59 +00002762 v16i8, v16i8, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00002763}
2764
Bob Wilson5bafff32009-06-22 23:27:02 +00002765
2766// ....then also with element size of 64 bits:
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002767multiclass N3VInt_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4, Format f,
David Goodwin658ea602009-09-25 18:38:29 +00002768 InstrItinClass itinD16, InstrItinClass itinD32,
2769 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002770 string OpcodeStr, string Dt,
2771 Intrinsic IntOp, bit Commutable = 0>
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002772 : N3VInt_QHS<op24, op23, op11_8, op4, f, itinD16, itinD32, itinQ16, itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002773 OpcodeStr, Dt, IntOp, Commutable> {
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002774 def v1i64 : N3VDInt<op24, op23, 0b11, op11_8, op4, f, itinD32,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002775 OpcodeStr, !strconcat(Dt, "64"),
2776 v1i64, v1i64, IntOp, Commutable>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002777 def v2i64 : N3VQInt<op24, op23, 0b11, op11_8, op4, f, itinQ32,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002778 OpcodeStr, !strconcat(Dt, "64"),
2779 v2i64, v2i64, IntOp, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002780}
Owen Anderson3557d002010-10-26 20:56:57 +00002781multiclass N3VInt_QHSDSh<bit op24, bit op23, bits<4> op11_8, bit op4, Format f,
2782 InstrItinClass itinD16, InstrItinClass itinD32,
2783 InstrItinClass itinQ16, InstrItinClass itinQ32,
2784 string OpcodeStr, string Dt,
Owen Andersonac922622010-10-26 21:13:59 +00002785 Intrinsic IntOp>
Owen Anderson3557d002010-10-26 20:56:57 +00002786 : N3VInt_QHSSh<op24, op23, op11_8, op4, f, itinD16, itinD32, itinQ16, itinQ32,
Owen Andersonac922622010-10-26 21:13:59 +00002787 OpcodeStr, Dt, IntOp> {
Owen Anderson3557d002010-10-26 20:56:57 +00002788 def v1i64 : N3VDIntSh<op24, op23, 0b11, op11_8, op4, f, itinD32,
2789 OpcodeStr, !strconcat(Dt, "64"),
Owen Andersonac922622010-10-26 21:13:59 +00002790 v1i64, v1i64, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00002791 def v2i64 : N3VQIntSh<op24, op23, 0b11, op11_8, op4, f, itinQ32,
2792 OpcodeStr, !strconcat(Dt, "64"),
Owen Andersonac922622010-10-26 21:13:59 +00002793 v2i64, v2i64, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00002794}
Bob Wilson5bafff32009-06-22 23:27:02 +00002795
Bob Wilson5bafff32009-06-22 23:27:02 +00002796// Neon Narrowing 3-register vector intrinsics,
2797// source operand element sizes of 16, 32 and 64 bits:
2798multiclass N3VNInt_HSD<bit op24, bit op23, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002799 string OpcodeStr, string Dt,
2800 Intrinsic IntOp, bit Commutable = 0> {
2801 def v8i8 : N3VNInt<op24, op23, 0b00, op11_8, op4,
2802 OpcodeStr, !strconcat(Dt, "16"),
Bob Wilson5bafff32009-06-22 23:27:02 +00002803 v8i8, v8i16, IntOp, Commutable>;
Evan Chengf81bf152009-11-23 21:57:23 +00002804 def v4i16 : N3VNInt<op24, op23, 0b01, op11_8, op4,
2805 OpcodeStr, !strconcat(Dt, "32"),
Bob Wilson5bafff32009-06-22 23:27:02 +00002806 v4i16, v4i32, IntOp, Commutable>;
Evan Chengf81bf152009-11-23 21:57:23 +00002807 def v2i32 : N3VNInt<op24, op23, 0b10, op11_8, op4,
2808 OpcodeStr, !strconcat(Dt, "64"),
Bob Wilson5bafff32009-06-22 23:27:02 +00002809 v2i32, v2i64, IntOp, Commutable>;
2810}
2811
2812
Bob Wilson04d6c282010-08-29 05:57:34 +00002813// Neon Long 3-register vector operations.
2814
2815multiclass N3VL_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
2816 InstrItinClass itin16, InstrItinClass itin32,
2817 string OpcodeStr, string Dt,
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002818 SDNode OpNode, bit Commutable = 0> {
Bob Wilson04d6c282010-08-29 05:57:34 +00002819 def v8i16 : N3VL<op24, op23, 0b00, op11_8, op4, itin16,
2820 OpcodeStr, !strconcat(Dt, "8"),
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002821 v8i16, v8i8, OpNode, Commutable>;
Jim Grosbach1251e1a2010-11-18 01:39:50 +00002822 def v4i32 : N3VL<op24, op23, 0b01, op11_8, op4, itin16,
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002823 OpcodeStr, !strconcat(Dt, "16"),
2824 v4i32, v4i16, OpNode, Commutable>;
2825 def v2i64 : N3VL<op24, op23, 0b10, op11_8, op4, itin32,
2826 OpcodeStr, !strconcat(Dt, "32"),
2827 v2i64, v2i32, OpNode, Commutable>;
2828}
2829
2830multiclass N3VLSL_HS<bit op24, bits<4> op11_8,
2831 InstrItinClass itin, string OpcodeStr, string Dt,
2832 SDNode OpNode> {
2833 def v4i16 : N3VLSL16<op24, 0b01, op11_8, itin, OpcodeStr,
2834 !strconcat(Dt, "16"), v4i32, v4i16, OpNode>;
2835 def v2i32 : N3VLSL<op24, 0b10, op11_8, itin, OpcodeStr,
2836 !strconcat(Dt, "32"), v2i64, v2i32, OpNode>;
2837}
2838
2839multiclass N3VLExt_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
2840 InstrItinClass itin16, InstrItinClass itin32,
2841 string OpcodeStr, string Dt,
2842 SDNode OpNode, SDNode ExtOp, bit Commutable = 0> {
2843 def v8i16 : N3VLExt<op24, op23, 0b00, op11_8, op4, itin16,
2844 OpcodeStr, !strconcat(Dt, "8"),
2845 v8i16, v8i8, OpNode, ExtOp, Commutable>;
Jim Grosbach1251e1a2010-11-18 01:39:50 +00002846 def v4i32 : N3VLExt<op24, op23, 0b01, op11_8, op4, itin16,
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002847 OpcodeStr, !strconcat(Dt, "16"),
2848 v4i32, v4i16, OpNode, ExtOp, Commutable>;
2849 def v2i64 : N3VLExt<op24, op23, 0b10, op11_8, op4, itin32,
2850 OpcodeStr, !strconcat(Dt, "32"),
2851 v2i64, v2i32, OpNode, ExtOp, Commutable>;
Bob Wilson04d6c282010-08-29 05:57:34 +00002852}
2853
Bob Wilson5bafff32009-06-22 23:27:02 +00002854// Neon Long 3-register vector intrinsics.
2855
2856// First with only element sizes of 16 and 32 bits:
2857multiclass N3VLInt_HS<bit op24, bit op23, bits<4> op11_8, bit op4,
Anton Korobeynikovecc64062010-04-07 18:21:10 +00002858 InstrItinClass itin16, InstrItinClass itin32,
2859 string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00002860 Intrinsic IntOp, bit Commutable = 0> {
Jim Grosbach1251e1a2010-11-18 01:39:50 +00002861 def v4i32 : N3VLInt<op24, op23, 0b01, op11_8, op4, itin16,
Evan Chengf81bf152009-11-23 21:57:23 +00002862 OpcodeStr, !strconcat(Dt, "16"),
2863 v4i32, v4i16, IntOp, Commutable>;
Anton Korobeynikovecc64062010-04-07 18:21:10 +00002864 def v2i64 : N3VLInt<op24, op23, 0b10, op11_8, op4, itin32,
Evan Chengf81bf152009-11-23 21:57:23 +00002865 OpcodeStr, !strconcat(Dt, "32"),
2866 v2i64, v2i32, IntOp, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002867}
2868
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002869multiclass N3VLIntSL_HS<bit op24, bits<4> op11_8,
Evan Chengf81bf152009-11-23 21:57:23 +00002870 InstrItinClass itin, string OpcodeStr, string Dt,
2871 Intrinsic IntOp> {
Jim Grosbach1251e1a2010-11-18 01:39:50 +00002872 def v4i16 : N3VLIntSL16<op24, 0b01, op11_8, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002873 OpcodeStr, !strconcat(Dt, "16"), v4i32, v4i16, IntOp>;
David Goodwin658ea602009-09-25 18:38:29 +00002874 def v2i32 : N3VLIntSL<op24, 0b10, op11_8, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002875 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, IntOp>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002876}
2877
Bob Wilson5bafff32009-06-22 23:27:02 +00002878// ....then also with element size of 8 bits:
2879multiclass N3VLInt_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
Anton Korobeynikovecc64062010-04-07 18:21:10 +00002880 InstrItinClass itin16, InstrItinClass itin32,
2881 string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00002882 Intrinsic IntOp, bit Commutable = 0>
Anton Korobeynikovecc64062010-04-07 18:21:10 +00002883 : N3VLInt_HS<op24, op23, op11_8, op4, itin16, itin32, OpcodeStr, Dt,
Evan Chengf81bf152009-11-23 21:57:23 +00002884 IntOp, Commutable> {
Anton Korobeynikovecc64062010-04-07 18:21:10 +00002885 def v8i16 : N3VLInt<op24, op23, 0b00, op11_8, op4, itin16,
Evan Chengf81bf152009-11-23 21:57:23 +00002886 OpcodeStr, !strconcat(Dt, "8"),
2887 v8i16, v8i8, IntOp, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002888}
2889
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00002890// ....with explicit extend (VABDL).
2891multiclass N3VLIntExt_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
2892 InstrItinClass itin, string OpcodeStr, string Dt,
2893 Intrinsic IntOp, SDNode ExtOp, bit Commutable = 0> {
2894 def v8i16 : N3VLIntExt<op24, op23, 0b00, op11_8, op4, itin,
2895 OpcodeStr, !strconcat(Dt, "8"),
2896 v8i16, v8i8, IntOp, ExtOp, Commutable>;
Jim Grosbach1251e1a2010-11-18 01:39:50 +00002897 def v4i32 : N3VLIntExt<op24, op23, 0b01, op11_8, op4, itin,
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00002898 OpcodeStr, !strconcat(Dt, "16"),
2899 v4i32, v4i16, IntOp, ExtOp, Commutable>;
2900 def v2i64 : N3VLIntExt<op24, op23, 0b10, op11_8, op4, itin,
2901 OpcodeStr, !strconcat(Dt, "32"),
2902 v2i64, v2i32, IntOp, ExtOp, Commutable>;
2903}
2904
Bob Wilson5bafff32009-06-22 23:27:02 +00002905
2906// Neon Wide 3-register vector intrinsics,
2907// source operand element sizes of 8, 16 and 32 bits:
Bob Wilson04d6c282010-08-29 05:57:34 +00002908multiclass N3VW_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
2909 string OpcodeStr, string Dt,
2910 SDNode OpNode, SDNode ExtOp, bit Commutable = 0> {
2911 def v8i16 : N3VW<op24, op23, 0b00, op11_8, op4,
2912 OpcodeStr, !strconcat(Dt, "8"),
2913 v8i16, v8i8, OpNode, ExtOp, Commutable>;
2914 def v4i32 : N3VW<op24, op23, 0b01, op11_8, op4,
2915 OpcodeStr, !strconcat(Dt, "16"),
2916 v4i32, v4i16, OpNode, ExtOp, Commutable>;
2917 def v2i64 : N3VW<op24, op23, 0b10, op11_8, op4,
2918 OpcodeStr, !strconcat(Dt, "32"),
2919 v2i64, v2i32, OpNode, ExtOp, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002920}
2921
2922
2923// Neon Multiply-Op vector operations,
2924// element sizes of 8, 16 and 32 bits:
2925multiclass N3VMulOp_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
David Goodwin658ea602009-09-25 18:38:29 +00002926 InstrItinClass itinD16, InstrItinClass itinD32,
2927 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002928 string OpcodeStr, string Dt, SDNode OpNode> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002929 // 64-bit vector types.
David Goodwin658ea602009-09-25 18:38:29 +00002930 def v8i8 : N3VDMulOp<op24, op23, 0b00, op11_8, op4, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00002931 OpcodeStr, !strconcat(Dt, "8"), v8i8, mul, OpNode>;
David Goodwin658ea602009-09-25 18:38:29 +00002932 def v4i16 : N3VDMulOp<op24, op23, 0b01, op11_8, op4, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00002933 OpcodeStr, !strconcat(Dt, "16"), v4i16, mul, OpNode>;
David Goodwin658ea602009-09-25 18:38:29 +00002934 def v2i32 : N3VDMulOp<op24, op23, 0b10, op11_8, op4, itinD32,
Evan Chengf81bf152009-11-23 21:57:23 +00002935 OpcodeStr, !strconcat(Dt, "32"), v2i32, mul, OpNode>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002936
2937 // 128-bit vector types.
David Goodwin658ea602009-09-25 18:38:29 +00002938 def v16i8 : N3VQMulOp<op24, op23, 0b00, op11_8, op4, itinQ16,
Evan Chengf81bf152009-11-23 21:57:23 +00002939 OpcodeStr, !strconcat(Dt, "8"), v16i8, mul, OpNode>;
David Goodwin658ea602009-09-25 18:38:29 +00002940 def v8i16 : N3VQMulOp<op24, op23, 0b01, op11_8, op4, itinQ16,
Evan Chengf81bf152009-11-23 21:57:23 +00002941 OpcodeStr, !strconcat(Dt, "16"), v8i16, mul, OpNode>;
David Goodwin658ea602009-09-25 18:38:29 +00002942 def v4i32 : N3VQMulOp<op24, op23, 0b10, op11_8, op4, itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002943 OpcodeStr, !strconcat(Dt, "32"), v4i32, mul, OpNode>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002944}
2945
Jim Grosbach1251e1a2010-11-18 01:39:50 +00002946multiclass N3VMulOpSL_HS<bits<4> op11_8,
David Goodwin658ea602009-09-25 18:38:29 +00002947 InstrItinClass itinD16, InstrItinClass itinD32,
2948 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002949 string OpcodeStr, string Dt, SDNode ShOp> {
David Goodwin658ea602009-09-25 18:38:29 +00002950 def v4i16 : N3VDMulOpSL16<0b01, op11_8, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00002951 OpcodeStr, !strconcat(Dt, "16"), v4i16, mul, ShOp>;
David Goodwin658ea602009-09-25 18:38:29 +00002952 def v2i32 : N3VDMulOpSL<0b10, op11_8, itinD32,
Evan Chengf81bf152009-11-23 21:57:23 +00002953 OpcodeStr, !strconcat(Dt, "32"), v2i32, mul, ShOp>;
David Goodwin658ea602009-09-25 18:38:29 +00002954 def v8i16 : N3VQMulOpSL16<0b01, op11_8, itinQ16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002955 OpcodeStr, !strconcat(Dt, "16"), v8i16, v4i16,
2956 mul, ShOp>;
David Goodwin658ea602009-09-25 18:38:29 +00002957 def v4i32 : N3VQMulOpSL<0b10, op11_8, itinQ32,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002958 OpcodeStr, !strconcat(Dt, "32"), v4i32, v2i32,
2959 mul, ShOp>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002960}
Bob Wilson5bafff32009-06-22 23:27:02 +00002961
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00002962// Neon Intrinsic-Op vector operations,
2963// element sizes of 8, 16 and 32 bits:
2964multiclass N3VIntOp_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
2965 InstrItinClass itinD, InstrItinClass itinQ,
2966 string OpcodeStr, string Dt, Intrinsic IntOp,
2967 SDNode OpNode> {
2968 // 64-bit vector types.
2969 def v8i8 : N3VDIntOp<op24, op23, 0b00, op11_8, op4, itinD,
2970 OpcodeStr, !strconcat(Dt, "8"), v8i8, IntOp, OpNode>;
2971 def v4i16 : N3VDIntOp<op24, op23, 0b01, op11_8, op4, itinD,
2972 OpcodeStr, !strconcat(Dt, "16"), v4i16, IntOp, OpNode>;
2973 def v2i32 : N3VDIntOp<op24, op23, 0b10, op11_8, op4, itinD,
2974 OpcodeStr, !strconcat(Dt, "32"), v2i32, IntOp, OpNode>;
2975
2976 // 128-bit vector types.
2977 def v16i8 : N3VQIntOp<op24, op23, 0b00, op11_8, op4, itinQ,
2978 OpcodeStr, !strconcat(Dt, "8"), v16i8, IntOp, OpNode>;
2979 def v8i16 : N3VQIntOp<op24, op23, 0b01, op11_8, op4, itinQ,
2980 OpcodeStr, !strconcat(Dt, "16"), v8i16, IntOp, OpNode>;
2981 def v4i32 : N3VQIntOp<op24, op23, 0b10, op11_8, op4, itinQ,
2982 OpcodeStr, !strconcat(Dt, "32"), v4i32, IntOp, OpNode>;
2983}
2984
Bob Wilson5bafff32009-06-22 23:27:02 +00002985// Neon 3-argument intrinsics,
2986// element sizes of 8, 16 and 32 bits:
2987multiclass N3VInt3_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00002988 InstrItinClass itinD, InstrItinClass itinQ,
Evan Chengf81bf152009-11-23 21:57:23 +00002989 string OpcodeStr, string Dt, Intrinsic IntOp> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002990 // 64-bit vector types.
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00002991 def v8i8 : N3VDInt3<op24, op23, 0b00, op11_8, op4, itinD,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002992 OpcodeStr, !strconcat(Dt, "8"), v8i8, v8i8, IntOp>;
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00002993 def v4i16 : N3VDInt3<op24, op23, 0b01, op11_8, op4, itinD,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002994 OpcodeStr, !strconcat(Dt, "16"), v4i16, v4i16, IntOp>;
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00002995 def v2i32 : N3VDInt3<op24, op23, 0b10, op11_8, op4, itinD,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002996 OpcodeStr, !strconcat(Dt, "32"), v2i32, v2i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002997
2998 // 128-bit vector types.
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00002999 def v16i8 : N3VQInt3<op24, op23, 0b00, op11_8, op4, itinQ,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003000 OpcodeStr, !strconcat(Dt, "8"), v16i8, v16i8, IntOp>;
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00003001 def v8i16 : N3VQInt3<op24, op23, 0b01, op11_8, op4, itinQ,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003002 OpcodeStr, !strconcat(Dt, "16"), v8i16, v8i16, IntOp>;
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00003003 def v4i32 : N3VQInt3<op24, op23, 0b10, op11_8, op4, itinQ,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003004 OpcodeStr, !strconcat(Dt, "32"), v4i32, v4i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003005}
3006
3007
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003008// Neon Long Multiply-Op vector operations,
3009// element sizes of 8, 16 and 32 bits:
3010multiclass N3VLMulOp_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
3011 InstrItinClass itin16, InstrItinClass itin32,
3012 string OpcodeStr, string Dt, SDNode MulOp,
3013 SDNode OpNode> {
3014 def v8i16 : N3VLMulOp<op24, op23, 0b00, op11_8, op4, itin16, OpcodeStr,
3015 !strconcat(Dt, "8"), v8i16, v8i8, MulOp, OpNode>;
3016 def v4i32 : N3VLMulOp<op24, op23, 0b01, op11_8, op4, itin16, OpcodeStr,
3017 !strconcat(Dt, "16"), v4i32, v4i16, MulOp, OpNode>;
3018 def v2i64 : N3VLMulOp<op24, op23, 0b10, op11_8, op4, itin32, OpcodeStr,
3019 !strconcat(Dt, "32"), v2i64, v2i32, MulOp, OpNode>;
3020}
3021
3022multiclass N3VLMulOpSL_HS<bit op24, bits<4> op11_8, string OpcodeStr,
3023 string Dt, SDNode MulOp, SDNode OpNode> {
3024 def v4i16 : N3VLMulOpSL16<op24, 0b01, op11_8, IIC_VMACi16D, OpcodeStr,
3025 !strconcat(Dt,"16"), v4i32, v4i16, MulOp, OpNode>;
3026 def v2i32 : N3VLMulOpSL<op24, 0b10, op11_8, IIC_VMACi32D, OpcodeStr,
3027 !strconcat(Dt, "32"), v2i64, v2i32, MulOp, OpNode>;
3028}
3029
3030
Bob Wilson5bafff32009-06-22 23:27:02 +00003031// Neon Long 3-argument intrinsics.
3032
3033// First with only element sizes of 16 and 32 bits:
3034multiclass N3VLInt3_HS<bit op24, bit op23, bits<4> op11_8, bit op4,
Anton Korobeynikov95102072010-04-07 18:21:04 +00003035 InstrItinClass itin16, InstrItinClass itin32,
Evan Chengf81bf152009-11-23 21:57:23 +00003036 string OpcodeStr, string Dt, Intrinsic IntOp> {
Anton Korobeynikov95102072010-04-07 18:21:04 +00003037 def v4i32 : N3VLInt3<op24, op23, 0b01, op11_8, op4, itin16,
Evan Chengf81bf152009-11-23 21:57:23 +00003038 OpcodeStr, !strconcat(Dt, "16"), v4i32, v4i16, IntOp>;
Anton Korobeynikov95102072010-04-07 18:21:04 +00003039 def v2i64 : N3VLInt3<op24, op23, 0b10, op11_8, op4, itin32,
Evan Chengf81bf152009-11-23 21:57:23 +00003040 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003041}
3042
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003043multiclass N3VLInt3SL_HS<bit op24, bits<4> op11_8,
Evan Chengf81bf152009-11-23 21:57:23 +00003044 string OpcodeStr, string Dt, Intrinsic IntOp> {
David Goodwin658ea602009-09-25 18:38:29 +00003045 def v4i16 : N3VLInt3SL16<op24, 0b01, op11_8, IIC_VMACi16D,
Evan Chengf81bf152009-11-23 21:57:23 +00003046 OpcodeStr, !strconcat(Dt,"16"), v4i32, v4i16, IntOp>;
David Goodwin658ea602009-09-25 18:38:29 +00003047 def v2i32 : N3VLInt3SL<op24, 0b10, op11_8, IIC_VMACi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00003048 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, IntOp>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003049}
3050
Bob Wilson5bafff32009-06-22 23:27:02 +00003051// ....then also with element size of 8 bits:
3052multiclass N3VLInt3_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
Anton Korobeynikov95102072010-04-07 18:21:04 +00003053 InstrItinClass itin16, InstrItinClass itin32,
Evan Chengf81bf152009-11-23 21:57:23 +00003054 string OpcodeStr, string Dt, Intrinsic IntOp>
Anton Korobeynikov95102072010-04-07 18:21:04 +00003055 : N3VLInt3_HS<op24, op23, op11_8, op4, itin16, itin32, OpcodeStr, Dt, IntOp> {
3056 def v8i16 : N3VLInt3<op24, op23, 0b00, op11_8, op4, itin16,
Evan Chengf81bf152009-11-23 21:57:23 +00003057 OpcodeStr, !strconcat(Dt, "8"), v8i16, v8i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003058}
3059
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00003060// ....with explicit extend (VABAL).
3061multiclass N3VLIntExtOp_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
3062 InstrItinClass itin, string OpcodeStr, string Dt,
3063 Intrinsic IntOp, SDNode ExtOp, SDNode OpNode> {
3064 def v8i16 : N3VLIntExtOp<op24, op23, 0b00, op11_8, op4, itin,
3065 OpcodeStr, !strconcat(Dt, "8"), v8i16, v8i8,
3066 IntOp, ExtOp, OpNode>;
3067 def v4i32 : N3VLIntExtOp<op24, op23, 0b01, op11_8, op4, itin,
3068 OpcodeStr, !strconcat(Dt, "16"), v4i32, v4i16,
3069 IntOp, ExtOp, OpNode>;
3070 def v2i64 : N3VLIntExtOp<op24, op23, 0b10, op11_8, op4, itin,
3071 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32,
3072 IntOp, ExtOp, OpNode>;
3073}
3074
Bob Wilson5bafff32009-06-22 23:27:02 +00003075
Bob Wilson5bafff32009-06-22 23:27:02 +00003076// Neon Pairwise long 2-register intrinsics,
3077// element sizes of 8, 16 and 32 bits:
3078multiclass N2VPLInt_QHS<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
3079 bits<5> op11_7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003080 string OpcodeStr, string Dt, Intrinsic IntOp> {
Bob Wilson5bafff32009-06-22 23:27:02 +00003081 // 64-bit vector types.
3082 def v8i8 : N2VDPLInt<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003083 OpcodeStr, !strconcat(Dt, "8"), v4i16, v8i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003084 def v4i16 : N2VDPLInt<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003085 OpcodeStr, !strconcat(Dt, "16"), v2i32, v4i16, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003086 def v2i32 : N2VDPLInt<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003087 OpcodeStr, !strconcat(Dt, "32"), v1i64, v2i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003088
3089 // 128-bit vector types.
3090 def v16i8 : N2VQPLInt<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003091 OpcodeStr, !strconcat(Dt, "8"), v8i16, v16i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003092 def v8i16 : N2VQPLInt<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003093 OpcodeStr, !strconcat(Dt, "16"), v4i32, v8i16, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003094 def v4i32 : N2VQPLInt<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003095 OpcodeStr, !strconcat(Dt, "32"), v2i64, v4i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003096}
3097
3098
3099// Neon Pairwise long 2-register accumulate intrinsics,
3100// element sizes of 8, 16 and 32 bits:
3101multiclass N2VPLInt2_QHS<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
3102 bits<5> op11_7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003103 string OpcodeStr, string Dt, Intrinsic IntOp> {
Bob Wilson5bafff32009-06-22 23:27:02 +00003104 // 64-bit vector types.
3105 def v8i8 : N2VDPLInt2<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003106 OpcodeStr, !strconcat(Dt, "8"), v4i16, v8i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003107 def v4i16 : N2VDPLInt2<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003108 OpcodeStr, !strconcat(Dt, "16"), v2i32, v4i16, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003109 def v2i32 : N2VDPLInt2<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003110 OpcodeStr, !strconcat(Dt, "32"), v1i64, v2i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003111
3112 // 128-bit vector types.
3113 def v16i8 : N2VQPLInt2<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003114 OpcodeStr, !strconcat(Dt, "8"), v8i16, v16i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003115 def v8i16 : N2VQPLInt2<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003116 OpcodeStr, !strconcat(Dt, "16"), v4i32, v8i16, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003117 def v4i32 : N2VQPLInt2<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003118 OpcodeStr, !strconcat(Dt, "32"), v2i64, v4i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003119}
3120
3121
3122// Neon 2-register vector shift by immediate,
Johnny Chen0a3dc102010-03-26 01:07:59 +00003123// with f of either N2RegVShLFrm or N2RegVShRFrm
Bob Wilson5bafff32009-06-22 23:27:02 +00003124// element sizes of 8, 16, 32 and 64 bits:
Bill Wendling7c6b6082011-03-08 23:48:09 +00003125multiclass N2VShL_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
3126 InstrItinClass itin, string OpcodeStr, string Dt,
3127 SDNode OpNode> {
Bob Wilson5bafff32009-06-22 23:27:02 +00003128 // 64-bit vector types.
Bill Wendling7c6b6082011-03-08 23:48:09 +00003129 def v8i8 : N2VDSh<op24, op23, op11_8, 0, op4, N2RegVShLFrm, itin, i32imm,
Evan Chengf81bf152009-11-23 21:57:23 +00003130 OpcodeStr, !strconcat(Dt, "8"), v8i8, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003131 let Inst{21-19} = 0b001; // imm6 = 001xxx
3132 }
Bill Wendling7c6b6082011-03-08 23:48:09 +00003133 def v4i16 : N2VDSh<op24, op23, op11_8, 0, op4, N2RegVShLFrm, itin, i32imm,
Evan Chengf81bf152009-11-23 21:57:23 +00003134 OpcodeStr, !strconcat(Dt, "16"), v4i16, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003135 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3136 }
Bill Wendling7c6b6082011-03-08 23:48:09 +00003137 def v2i32 : N2VDSh<op24, op23, op11_8, 0, op4, N2RegVShLFrm, itin, i32imm,
Evan Chengf81bf152009-11-23 21:57:23 +00003138 OpcodeStr, !strconcat(Dt, "32"), v2i32, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003139 let Inst{21} = 0b1; // imm6 = 1xxxxx
3140 }
Bill Wendling7c6b6082011-03-08 23:48:09 +00003141 def v1i64 : N2VDSh<op24, op23, op11_8, 1, op4, N2RegVShLFrm, itin, i32imm,
Evan Chengf81bf152009-11-23 21:57:23 +00003142 OpcodeStr, !strconcat(Dt, "64"), v1i64, OpNode>;
Bob Wilson507df402009-10-21 02:15:46 +00003143 // imm6 = xxxxxx
Bob Wilson5bafff32009-06-22 23:27:02 +00003144
3145 // 128-bit vector types.
Bill Wendling7c6b6082011-03-08 23:48:09 +00003146 def v16i8 : N2VQSh<op24, op23, op11_8, 0, op4, N2RegVShLFrm, itin, i32imm,
Evan Chengf81bf152009-11-23 21:57:23 +00003147 OpcodeStr, !strconcat(Dt, "8"), v16i8, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003148 let Inst{21-19} = 0b001; // imm6 = 001xxx
3149 }
Bill Wendling7c6b6082011-03-08 23:48:09 +00003150 def v8i16 : N2VQSh<op24, op23, op11_8, 0, op4, N2RegVShLFrm, itin, i32imm,
Evan Chengf81bf152009-11-23 21:57:23 +00003151 OpcodeStr, !strconcat(Dt, "16"), v8i16, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003152 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3153 }
Bill Wendling7c6b6082011-03-08 23:48:09 +00003154 def v4i32 : N2VQSh<op24, op23, op11_8, 0, op4, N2RegVShLFrm, itin, i32imm,
Evan Chengf81bf152009-11-23 21:57:23 +00003155 OpcodeStr, !strconcat(Dt, "32"), v4i32, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003156 let Inst{21} = 0b1; // imm6 = 1xxxxx
3157 }
Bill Wendling7c6b6082011-03-08 23:48:09 +00003158 def v2i64 : N2VQSh<op24, op23, op11_8, 1, op4, N2RegVShLFrm, itin, i32imm,
3159 OpcodeStr, !strconcat(Dt, "64"), v2i64, OpNode>;
3160 // imm6 = xxxxxx
3161}
3162multiclass N2VShR_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
3163 InstrItinClass itin, string OpcodeStr, string Dt,
3164 SDNode OpNode> {
3165 // 64-bit vector types.
3166 def v8i8 : N2VDSh<op24, op23, op11_8, 0, op4, N2RegVShRFrm, itin, shr_imm8,
3167 OpcodeStr, !strconcat(Dt, "8"), v8i8, OpNode> {
3168 let Inst{21-19} = 0b001; // imm6 = 001xxx
3169 }
3170 def v4i16 : N2VDSh<op24, op23, op11_8, 0, op4, N2RegVShRFrm, itin, shr_imm16,
3171 OpcodeStr, !strconcat(Dt, "16"), v4i16, OpNode> {
3172 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3173 }
3174 def v2i32 : N2VDSh<op24, op23, op11_8, 0, op4, N2RegVShRFrm, itin, shr_imm32,
3175 OpcodeStr, !strconcat(Dt, "32"), v2i32, OpNode> {
3176 let Inst{21} = 0b1; // imm6 = 1xxxxx
3177 }
3178 def v1i64 : N2VDSh<op24, op23, op11_8, 1, op4, N2RegVShRFrm, itin, shr_imm64,
3179 OpcodeStr, !strconcat(Dt, "64"), v1i64, OpNode>;
3180 // imm6 = xxxxxx
3181
3182 // 128-bit vector types.
3183 def v16i8 : N2VQSh<op24, op23, op11_8, 0, op4, N2RegVShRFrm, itin, shr_imm8,
3184 OpcodeStr, !strconcat(Dt, "8"), v16i8, OpNode> {
3185 let Inst{21-19} = 0b001; // imm6 = 001xxx
3186 }
3187 def v8i16 : N2VQSh<op24, op23, op11_8, 0, op4, N2RegVShRFrm, itin, shr_imm16,
3188 OpcodeStr, !strconcat(Dt, "16"), v8i16, OpNode> {
3189 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3190 }
3191 def v4i32 : N2VQSh<op24, op23, op11_8, 0, op4, N2RegVShRFrm, itin, shr_imm32,
3192 OpcodeStr, !strconcat(Dt, "32"), v4i32, OpNode> {
3193 let Inst{21} = 0b1; // imm6 = 1xxxxx
3194 }
3195 def v2i64 : N2VQSh<op24, op23, op11_8, 1, op4, N2RegVShRFrm, itin, shr_imm64,
Evan Chengf81bf152009-11-23 21:57:23 +00003196 OpcodeStr, !strconcat(Dt, "64"), v2i64, OpNode>;
Bob Wilson507df402009-10-21 02:15:46 +00003197 // imm6 = xxxxxx
Bob Wilson5bafff32009-06-22 23:27:02 +00003198}
3199
Bob Wilson5bafff32009-06-22 23:27:02 +00003200// Neon Shift-Accumulate vector operations,
3201// element sizes of 8, 16, 32 and 64 bits:
3202multiclass N2VShAdd_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003203 string OpcodeStr, string Dt, SDNode ShOp> {
Bob Wilson5bafff32009-06-22 23:27:02 +00003204 // 64-bit vector types.
Bill Wendlingc04a9de2011-03-09 00:00:35 +00003205 def v8i8 : N2VDShAdd<op24, op23, op11_8, 0, op4, shr_imm8,
Evan Chengf81bf152009-11-23 21:57:23 +00003206 OpcodeStr, !strconcat(Dt, "8"), v8i8, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00003207 let Inst{21-19} = 0b001; // imm6 = 001xxx
3208 }
Bill Wendlingc04a9de2011-03-09 00:00:35 +00003209 def v4i16 : N2VDShAdd<op24, op23, op11_8, 0, op4, shr_imm16,
Evan Chengf81bf152009-11-23 21:57:23 +00003210 OpcodeStr, !strconcat(Dt, "16"), v4i16, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00003211 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3212 }
Bill Wendlingc04a9de2011-03-09 00:00:35 +00003213 def v2i32 : N2VDShAdd<op24, op23, op11_8, 0, op4, shr_imm32,
Evan Chengf81bf152009-11-23 21:57:23 +00003214 OpcodeStr, !strconcat(Dt, "32"), v2i32, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00003215 let Inst{21} = 0b1; // imm6 = 1xxxxx
3216 }
Bill Wendlingc04a9de2011-03-09 00:00:35 +00003217 def v1i64 : N2VDShAdd<op24, op23, op11_8, 1, op4, shr_imm64,
Evan Chengf81bf152009-11-23 21:57:23 +00003218 OpcodeStr, !strconcat(Dt, "64"), v1i64, ShOp>;
Bob Wilson507df402009-10-21 02:15:46 +00003219 // imm6 = xxxxxx
Bob Wilson5bafff32009-06-22 23:27:02 +00003220
3221 // 128-bit vector types.
Bill Wendlingc04a9de2011-03-09 00:00:35 +00003222 def v16i8 : N2VQShAdd<op24, op23, op11_8, 0, op4, shr_imm8,
Evan Chengf81bf152009-11-23 21:57:23 +00003223 OpcodeStr, !strconcat(Dt, "8"), v16i8, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00003224 let Inst{21-19} = 0b001; // imm6 = 001xxx
3225 }
Bill Wendlingc04a9de2011-03-09 00:00:35 +00003226 def v8i16 : N2VQShAdd<op24, op23, op11_8, 0, op4, shr_imm16,
Evan Chengf81bf152009-11-23 21:57:23 +00003227 OpcodeStr, !strconcat(Dt, "16"), v8i16, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00003228 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3229 }
Bill Wendlingc04a9de2011-03-09 00:00:35 +00003230 def v4i32 : N2VQShAdd<op24, op23, op11_8, 0, op4, shr_imm32,
Evan Chengf81bf152009-11-23 21:57:23 +00003231 OpcodeStr, !strconcat(Dt, "32"), v4i32, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00003232 let Inst{21} = 0b1; // imm6 = 1xxxxx
3233 }
Bill Wendlingc04a9de2011-03-09 00:00:35 +00003234 def v2i64 : N2VQShAdd<op24, op23, op11_8, 1, op4, shr_imm64,
Evan Chengf81bf152009-11-23 21:57:23 +00003235 OpcodeStr, !strconcat(Dt, "64"), v2i64, ShOp>;
Bob Wilson507df402009-10-21 02:15:46 +00003236 // imm6 = xxxxxx
Bob Wilson5bafff32009-06-22 23:27:02 +00003237}
3238
Bob Wilson5bafff32009-06-22 23:27:02 +00003239// Neon Shift-Insert vector operations,
Johnny Chen0a3dc102010-03-26 01:07:59 +00003240// with f of either N2RegVShLFrm or N2RegVShRFrm
Bob Wilson5bafff32009-06-22 23:27:02 +00003241// element sizes of 8, 16, 32 and 64 bits:
Bill Wendling620d0cc2011-03-09 00:33:17 +00003242multiclass N2VShInsL_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
3243 string OpcodeStr> {
Bob Wilson5bafff32009-06-22 23:27:02 +00003244 // 64-bit vector types.
Bill Wendling620d0cc2011-03-09 00:33:17 +00003245 def v8i8 : N2VDShIns<op24, op23, op11_8, 0, op4, i32imm,
3246 N2RegVShLFrm, OpcodeStr, "8", v8i8, NEONvsli> {
Bob Wilson507df402009-10-21 02:15:46 +00003247 let Inst{21-19} = 0b001; // imm6 = 001xxx
3248 }
Bill Wendling620d0cc2011-03-09 00:33:17 +00003249 def v4i16 : N2VDShIns<op24, op23, op11_8, 0, op4, i32imm,
3250 N2RegVShLFrm, OpcodeStr, "16", v4i16, NEONvsli> {
Bob Wilson507df402009-10-21 02:15:46 +00003251 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3252 }
Bill Wendling620d0cc2011-03-09 00:33:17 +00003253 def v2i32 : N2VDShIns<op24, op23, op11_8, 0, op4, i32imm,
3254 N2RegVShLFrm, OpcodeStr, "32", v2i32, NEONvsli> {
Bob Wilson507df402009-10-21 02:15:46 +00003255 let Inst{21} = 0b1; // imm6 = 1xxxxx
3256 }
Bill Wendling620d0cc2011-03-09 00:33:17 +00003257 def v1i64 : N2VDShIns<op24, op23, op11_8, 1, op4, i32imm,
3258 N2RegVShLFrm, OpcodeStr, "64", v1i64, NEONvsli>;
Bob Wilson507df402009-10-21 02:15:46 +00003259 // imm6 = xxxxxx
Bob Wilson5bafff32009-06-22 23:27:02 +00003260
3261 // 128-bit vector types.
Bill Wendling620d0cc2011-03-09 00:33:17 +00003262 def v16i8 : N2VQShIns<op24, op23, op11_8, 0, op4, i32imm,
3263 N2RegVShLFrm, OpcodeStr, "8", v16i8, NEONvsli> {
Bob Wilson507df402009-10-21 02:15:46 +00003264 let Inst{21-19} = 0b001; // imm6 = 001xxx
3265 }
Bill Wendling620d0cc2011-03-09 00:33:17 +00003266 def v8i16 : N2VQShIns<op24, op23, op11_8, 0, op4, i32imm,
3267 N2RegVShLFrm, OpcodeStr, "16", v8i16, NEONvsli> {
Bob Wilson507df402009-10-21 02:15:46 +00003268 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3269 }
Bill Wendling620d0cc2011-03-09 00:33:17 +00003270 def v4i32 : N2VQShIns<op24, op23, op11_8, 0, op4, i32imm,
3271 N2RegVShLFrm, OpcodeStr, "32", v4i32, NEONvsli> {
Bob Wilson507df402009-10-21 02:15:46 +00003272 let Inst{21} = 0b1; // imm6 = 1xxxxx
3273 }
Bill Wendling620d0cc2011-03-09 00:33:17 +00003274 def v2i64 : N2VQShIns<op24, op23, op11_8, 1, op4, i32imm,
3275 N2RegVShLFrm, OpcodeStr, "64", v2i64, NEONvsli>;
3276 // imm6 = xxxxxx
3277}
3278multiclass N2VShInsR_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
3279 string OpcodeStr> {
3280 // 64-bit vector types.
3281 def v8i8 : N2VDShIns<op24, op23, op11_8, 0, op4, shr_imm8,
3282 N2RegVShRFrm, OpcodeStr, "8", v8i8, NEONvsri> {
3283 let Inst{21-19} = 0b001; // imm6 = 001xxx
3284 }
3285 def v4i16 : N2VDShIns<op24, op23, op11_8, 0, op4, shr_imm16,
3286 N2RegVShRFrm, OpcodeStr, "16", v4i16, NEONvsri> {
3287 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3288 }
3289 def v2i32 : N2VDShIns<op24, op23, op11_8, 0, op4, shr_imm32,
3290 N2RegVShRFrm, OpcodeStr, "32", v2i32, NEONvsri> {
3291 let Inst{21} = 0b1; // imm6 = 1xxxxx
3292 }
3293 def v1i64 : N2VDShIns<op24, op23, op11_8, 1, op4, shr_imm64,
3294 N2RegVShRFrm, OpcodeStr, "64", v1i64, NEONvsri>;
3295 // imm6 = xxxxxx
3296
3297 // 128-bit vector types.
3298 def v16i8 : N2VQShIns<op24, op23, op11_8, 0, op4, shr_imm8,
3299 N2RegVShRFrm, OpcodeStr, "8", v16i8, NEONvsri> {
3300 let Inst{21-19} = 0b001; // imm6 = 001xxx
3301 }
3302 def v8i16 : N2VQShIns<op24, op23, op11_8, 0, op4, shr_imm16,
3303 N2RegVShRFrm, OpcodeStr, "16", v8i16, NEONvsri> {
3304 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3305 }
3306 def v4i32 : N2VQShIns<op24, op23, op11_8, 0, op4, shr_imm32,
3307 N2RegVShRFrm, OpcodeStr, "32", v4i32, NEONvsri> {
3308 let Inst{21} = 0b1; // imm6 = 1xxxxx
3309 }
3310 def v2i64 : N2VQShIns<op24, op23, op11_8, 1, op4, shr_imm64,
3311 N2RegVShRFrm, OpcodeStr, "64", v2i64, NEONvsri>;
Bob Wilson507df402009-10-21 02:15:46 +00003312 // imm6 = xxxxxx
3313}
3314
3315// Neon Shift Long operations,
3316// element sizes of 8, 16, 32 bits:
3317multiclass N2VLSh_QHS<bit op24, bit op23, bits<4> op11_8, bit op7, bit op6,
Evan Chengf81bf152009-11-23 21:57:23 +00003318 bit op4, string OpcodeStr, string Dt, SDNode OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003319 def v8i16 : N2VLSh<op24, op23, op11_8, op7, op6, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003320 OpcodeStr, !strconcat(Dt, "8"), v8i16, v8i8, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003321 let Inst{21-19} = 0b001; // imm6 = 001xxx
3322 }
3323 def v4i32 : N2VLSh<op24, op23, op11_8, op7, op6, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003324 OpcodeStr, !strconcat(Dt, "16"), v4i32, v4i16, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003325 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3326 }
3327 def v2i64 : N2VLSh<op24, op23, op11_8, op7, op6, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003328 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003329 let Inst{21} = 0b1; // imm6 = 1xxxxx
3330 }
3331}
3332
3333// Neon Shift Narrow operations,
3334// element sizes of 16, 32, 64 bits:
3335multiclass N2VNSh_HSD<bit op24, bit op23, bits<4> op11_8, bit op7, bit op6,
Evan Chengf81bf152009-11-23 21:57:23 +00003336 bit op4, InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson507df402009-10-21 02:15:46 +00003337 SDNode OpNode> {
3338 def v8i8 : N2VNSh<op24, op23, op11_8, op7, op6, op4, itin,
Bill Wendlinga656b632011-03-01 01:00:59 +00003339 OpcodeStr, !strconcat(Dt, "16"),
Bill Wendling3116dce2011-03-07 23:38:41 +00003340 v8i8, v8i16, shr_imm8, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003341 let Inst{21-19} = 0b001; // imm6 = 001xxx
3342 }
3343 def v4i16 : N2VNSh<op24, op23, op11_8, op7, op6, op4, itin,
Bill Wendlinga656b632011-03-01 01:00:59 +00003344 OpcodeStr, !strconcat(Dt, "32"),
Bill Wendling3116dce2011-03-07 23:38:41 +00003345 v4i16, v4i32, shr_imm16, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003346 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3347 }
3348 def v2i32 : N2VNSh<op24, op23, op11_8, op7, op6, op4, itin,
Bill Wendlinga656b632011-03-01 01:00:59 +00003349 OpcodeStr, !strconcat(Dt, "64"),
Bill Wendling3116dce2011-03-07 23:38:41 +00003350 v2i32, v2i64, shr_imm32, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003351 let Inst{21} = 0b1; // imm6 = 1xxxxx
3352 }
Bob Wilson5bafff32009-06-22 23:27:02 +00003353}
3354
3355//===----------------------------------------------------------------------===//
3356// Instruction Definitions.
3357//===----------------------------------------------------------------------===//
3358
3359// Vector Add Operations.
3360
3361// VADD : Vector Add (integer and floating-point)
Evan Chengf81bf152009-11-23 21:57:23 +00003362defm VADD : N3V_QHSD<0, 0, 0b1000, 0, IIC_VBINiD, IIC_VBINiQ, "vadd", "i",
Evan Chengac0869d2009-11-21 06:21:52 +00003363 add, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00003364def VADDfd : N3VD<0, 0, 0b00, 0b1101, 0, IIC_VBIND, "vadd", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00003365 v2f32, v2f32, fadd, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00003366def VADDfq : N3VQ<0, 0, 0b00, 0b1101, 0, IIC_VBINQ, "vadd", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00003367 v4f32, v4f32, fadd, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003368// VADDL : Vector Add Long (Q = D + D)
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003369defm VADDLs : N3VLExt_QHS<0,1,0b0000,0, IIC_VSHLiD, IIC_VSHLiD,
3370 "vaddl", "s", add, sext, 1>;
3371defm VADDLu : N3VLExt_QHS<1,1,0b0000,0, IIC_VSHLiD, IIC_VSHLiD,
3372 "vaddl", "u", add, zext, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003373// VADDW : Vector Add Wide (Q = Q + D)
Bob Wilson04d6c282010-08-29 05:57:34 +00003374defm VADDWs : N3VW_QHS<0,1,0b0001,0, "vaddw", "s", add, sext, 0>;
3375defm VADDWu : N3VW_QHS<1,1,0b0001,0, "vaddw", "u", add, zext, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003376// VHADD : Vector Halving Add
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003377defm VHADDs : N3VInt_QHS<0, 0, 0b0000, 0, N3RegFrm,
3378 IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q,
3379 "vhadd", "s", int_arm_neon_vhadds, 1>;
3380defm VHADDu : N3VInt_QHS<1, 0, 0b0000, 0, N3RegFrm,
3381 IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q,
3382 "vhadd", "u", int_arm_neon_vhaddu, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003383// VRHADD : Vector Rounding Halving Add
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003384defm VRHADDs : N3VInt_QHS<0, 0, 0b0001, 0, N3RegFrm,
3385 IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q,
3386 "vrhadd", "s", int_arm_neon_vrhadds, 1>;
3387defm VRHADDu : N3VInt_QHS<1, 0, 0b0001, 0, N3RegFrm,
3388 IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q,
3389 "vrhadd", "u", int_arm_neon_vrhaddu, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003390// VQADD : Vector Saturating Add
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003391defm VQADDs : N3VInt_QHSD<0, 0, 0b0000, 1, N3RegFrm,
3392 IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q,
3393 "vqadd", "s", int_arm_neon_vqadds, 1>;
3394defm VQADDu : N3VInt_QHSD<1, 0, 0b0000, 1, N3RegFrm,
3395 IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q,
3396 "vqadd", "u", int_arm_neon_vqaddu, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003397// VADDHN : Vector Add and Narrow Returning High Half (D = Q + Q)
Evan Chengf81bf152009-11-23 21:57:23 +00003398defm VADDHN : N3VNInt_HSD<0,1,0b0100,0, "vaddhn", "i",
3399 int_arm_neon_vaddhn, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003400// VRADDHN : Vector Rounding Add and Narrow Returning High Half (D = Q + Q)
Evan Chengf81bf152009-11-23 21:57:23 +00003401defm VRADDHN : N3VNInt_HSD<1,1,0b0100,0, "vraddhn", "i",
3402 int_arm_neon_vraddhn, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003403
3404// Vector Multiply Operations.
3405
3406// VMUL : Vector Multiply (integer, polynomial and floating-point)
Evan Chengac0869d2009-11-21 06:21:52 +00003407defm VMUL : N3V_QHS<0, 0, 0b1001, 1, IIC_VMULi16D, IIC_VMULi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00003408 IIC_VMULi16Q, IIC_VMULi32Q, "vmul", "i", mul, 1>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003409def VMULpd : N3VDInt<1, 0, 0b00, 0b1001, 1, N3RegFrm, IIC_VMULi16D, "vmul",
3410 "p8", v8i8, v8i8, int_arm_neon_vmulp, 1>;
3411def VMULpq : N3VQInt<1, 0, 0b00, 0b1001, 1, N3RegFrm, IIC_VMULi16Q, "vmul",
3412 "p8", v16i8, v16i8, int_arm_neon_vmulp, 1>;
Evan Cheng08cec1e2010-10-11 23:41:41 +00003413def VMULfd : N3VD<1, 0, 0b00, 0b1101, 1, IIC_VFMULD, "vmul", "f32",
Bob Wilson9abe19d2010-02-17 00:31:29 +00003414 v2f32, v2f32, fmul, 1>;
Evan Cheng08cec1e2010-10-11 23:41:41 +00003415def VMULfq : N3VQ<1, 0, 0b00, 0b1101, 1, IIC_VFMULQ, "vmul", "f32",
Bob Wilson9abe19d2010-02-17 00:31:29 +00003416 v4f32, v4f32, fmul, 1>;
3417defm VMULsl : N3VSL_HS<0b1000, "vmul", "i", mul>;
3418def VMULslfd : N3VDSL<0b10, 0b1001, IIC_VBIND, "vmul", "f32", v2f32, fmul>;
3419def VMULslfq : N3VQSL<0b10, 0b1001, IIC_VBINQ, "vmul", "f32", v4f32,
3420 v2f32, fmul>;
3421
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003422def : Pat<(v8i16 (mul (v8i16 QPR:$src1),
3423 (v8i16 (NEONvduplane (v8i16 QPR:$src2), imm:$lane)))),
3424 (v8i16 (VMULslv8i16 (v8i16 QPR:$src1),
3425 (v4i16 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003426 (DSubReg_i16_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003427 (SubReg_i16_lane imm:$lane)))>;
3428def : Pat<(v4i32 (mul (v4i32 QPR:$src1),
3429 (v4i32 (NEONvduplane (v4i32 QPR:$src2), imm:$lane)))),
3430 (v4i32 (VMULslv4i32 (v4i32 QPR:$src1),
3431 (v2i32 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003432 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003433 (SubReg_i32_lane imm:$lane)))>;
3434def : Pat<(v4f32 (fmul (v4f32 QPR:$src1),
3435 (v4f32 (NEONvduplane (v4f32 QPR:$src2), imm:$lane)))),
3436 (v4f32 (VMULslfq (v4f32 QPR:$src1),
3437 (v2f32 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003438 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003439 (SubReg_i32_lane imm:$lane)))>;
3440
Bob Wilson5bafff32009-06-22 23:27:02 +00003441// VQDMULH : Vector Saturating Doubling Multiply Returning High Half
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003442defm VQDMULH : N3VInt_HS<0, 0, 0b1011, 0, N3RegFrm, IIC_VMULi16D, IIC_VMULi32D,
Jim Grosbach1251e1a2010-11-18 01:39:50 +00003443 IIC_VMULi16Q, IIC_VMULi32Q,
Evan Chengf81bf152009-11-23 21:57:23 +00003444 "vqdmulh", "s", int_arm_neon_vqdmulh, 1>;
David Goodwin658ea602009-09-25 18:38:29 +00003445defm VQDMULHsl: N3VIntSL_HS<0b1100, IIC_VMULi16D, IIC_VMULi32D,
3446 IIC_VMULi16Q, IIC_VMULi32Q,
Evan Chengf81bf152009-11-23 21:57:23 +00003447 "vqdmulh", "s", int_arm_neon_vqdmulh>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003448def : Pat<(v8i16 (int_arm_neon_vqdmulh (v8i16 QPR:$src1),
Evan Chengac0869d2009-11-21 06:21:52 +00003449 (v8i16 (NEONvduplane (v8i16 QPR:$src2),
3450 imm:$lane)))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003451 (v8i16 (VQDMULHslv8i16 (v8i16 QPR:$src1),
3452 (v4i16 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003453 (DSubReg_i16_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003454 (SubReg_i16_lane imm:$lane)))>;
3455def : Pat<(v4i32 (int_arm_neon_vqdmulh (v4i32 QPR:$src1),
Evan Chengac0869d2009-11-21 06:21:52 +00003456 (v4i32 (NEONvduplane (v4i32 QPR:$src2),
3457 imm:$lane)))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003458 (v4i32 (VQDMULHslv4i32 (v4i32 QPR:$src1),
3459 (v2i32 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003460 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003461 (SubReg_i32_lane imm:$lane)))>;
3462
Bob Wilson5bafff32009-06-22 23:27:02 +00003463// VQRDMULH : Vector Rounding Saturating Doubling Multiply Returning High Half
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003464defm VQRDMULH : N3VInt_HS<1, 0, 0b1011, 0, N3RegFrm,
3465 IIC_VMULi16D,IIC_VMULi32D,IIC_VMULi16Q,IIC_VMULi32Q,
Evan Chengf81bf152009-11-23 21:57:23 +00003466 "vqrdmulh", "s", int_arm_neon_vqrdmulh, 1>;
David Goodwin658ea602009-09-25 18:38:29 +00003467defm VQRDMULHsl : N3VIntSL_HS<0b1101, IIC_VMULi16D, IIC_VMULi32D,
3468 IIC_VMULi16Q, IIC_VMULi32Q,
Evan Chengf81bf152009-11-23 21:57:23 +00003469 "vqrdmulh", "s", int_arm_neon_vqrdmulh>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003470def : Pat<(v8i16 (int_arm_neon_vqrdmulh (v8i16 QPR:$src1),
Evan Chengac0869d2009-11-21 06:21:52 +00003471 (v8i16 (NEONvduplane (v8i16 QPR:$src2),
3472 imm:$lane)))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003473 (v8i16 (VQRDMULHslv8i16 (v8i16 QPR:$src1),
3474 (v4i16 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003475 (DSubReg_i16_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003476 (SubReg_i16_lane imm:$lane)))>;
3477def : Pat<(v4i32 (int_arm_neon_vqrdmulh (v4i32 QPR:$src1),
Evan Chengac0869d2009-11-21 06:21:52 +00003478 (v4i32 (NEONvduplane (v4i32 QPR:$src2),
3479 imm:$lane)))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003480 (v4i32 (VQRDMULHslv4i32 (v4i32 QPR:$src1),
3481 (v2i32 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003482 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003483 (SubReg_i32_lane imm:$lane)))>;
3484
Bob Wilson5bafff32009-06-22 23:27:02 +00003485// VMULL : Vector Multiply Long (integer and polynomial) (Q = D * D)
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003486defm VMULLs : N3VL_QHS<0,1,0b1100,0, IIC_VMULi16D, IIC_VMULi32D,
3487 "vmull", "s", NEONvmulls, 1>;
3488defm VMULLu : N3VL_QHS<1,1,0b1100,0, IIC_VMULi16D, IIC_VMULi32D,
3489 "vmull", "u", NEONvmullu, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00003490def VMULLp : N3VLInt<0, 1, 0b00, 0b1110, 0, IIC_VMULi16D, "vmull", "p8",
Evan Chengac0869d2009-11-21 06:21:52 +00003491 v8i16, v8i8, int_arm_neon_vmullp, 1>;
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003492defm VMULLsls : N3VLSL_HS<0, 0b1010, IIC_VMULi16D, "vmull", "s", NEONvmulls>;
3493defm VMULLslu : N3VLSL_HS<1, 0b1010, IIC_VMULi16D, "vmull", "u", NEONvmullu>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003494
Bob Wilson5bafff32009-06-22 23:27:02 +00003495// VQDMULL : Vector Saturating Doubling Multiply Long (Q = D * D)
Anton Korobeynikovecc64062010-04-07 18:21:10 +00003496defm VQDMULL : N3VLInt_HS<0,1,0b1101,0, IIC_VMULi16D, IIC_VMULi32D,
3497 "vqdmull", "s", int_arm_neon_vqdmull, 1>;
3498defm VQDMULLsl: N3VLIntSL_HS<0, 0b1011, IIC_VMULi16D,
3499 "vqdmull", "s", int_arm_neon_vqdmull>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003500
3501// Vector Multiply-Accumulate and Multiply-Subtract Operations.
3502
3503// VMLA : Vector Multiply Accumulate (integer and floating-point)
David Goodwin658ea602009-09-25 18:38:29 +00003504defm VMLA : N3VMulOp_QHS<0, 0, 0b1001, 0, IIC_VMACi16D, IIC_VMACi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00003505 IIC_VMACi16Q, IIC_VMACi32Q, "vmla", "i", add>;
3506def VMLAfd : N3VDMulOp<0, 0, 0b00, 0b1101, 1, IIC_VMACD, "vmla", "f32",
Evan Cheng48575f62010-12-05 22:04:16 +00003507 v2f32, fmul_su, fadd_mlx>,
3508 Requires<[HasNEON, UseFPVMLx]>;
Evan Chengf81bf152009-11-23 21:57:23 +00003509def VMLAfq : N3VQMulOp<0, 0, 0b00, 0b1101, 1, IIC_VMACQ, "vmla", "f32",
Evan Cheng48575f62010-12-05 22:04:16 +00003510 v4f32, fmul_su, fadd_mlx>,
3511 Requires<[HasNEON, UseFPVMLx]>;
David Goodwin658ea602009-09-25 18:38:29 +00003512defm VMLAsl : N3VMulOpSL_HS<0b0000, IIC_VMACi16D, IIC_VMACi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00003513 IIC_VMACi16Q, IIC_VMACi32Q, "vmla", "i", add>;
3514def VMLAslfd : N3VDMulOpSL<0b10, 0b0001, IIC_VMACD, "vmla", "f32",
Evan Cheng48575f62010-12-05 22:04:16 +00003515 v2f32, fmul_su, fadd_mlx>,
3516 Requires<[HasNEON, UseFPVMLx]>;
Evan Chengf81bf152009-11-23 21:57:23 +00003517def VMLAslfq : N3VQMulOpSL<0b10, 0b0001, IIC_VMACQ, "vmla", "f32",
Evan Cheng48575f62010-12-05 22:04:16 +00003518 v4f32, v2f32, fmul_su, fadd_mlx>,
3519 Requires<[HasNEON, UseFPVMLx]>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003520
3521def : Pat<(v8i16 (add (v8i16 QPR:$src1),
Bob Wilson9abe19d2010-02-17 00:31:29 +00003522 (mul (v8i16 QPR:$src2),
3523 (v8i16 (NEONvduplane (v8i16 QPR:$src3), imm:$lane))))),
3524 (v8i16 (VMLAslv8i16 (v8i16 QPR:$src1), (v8i16 QPR:$src2),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003525 (v4i16 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003526 (DSubReg_i16_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003527 (SubReg_i16_lane imm:$lane)))>;
3528
3529def : Pat<(v4i32 (add (v4i32 QPR:$src1),
Bob Wilson9abe19d2010-02-17 00:31:29 +00003530 (mul (v4i32 QPR:$src2),
3531 (v4i32 (NEONvduplane (v4i32 QPR:$src3), imm:$lane))))),
3532 (v4i32 (VMLAslv4i32 (v4i32 QPR:$src1), (v4i32 QPR:$src2),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003533 (v2i32 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003534 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003535 (SubReg_i32_lane imm:$lane)))>;
3536
Evan Cheng48575f62010-12-05 22:04:16 +00003537def : Pat<(v4f32 (fadd_mlx (v4f32 QPR:$src1),
3538 (fmul_su (v4f32 QPR:$src2),
Bob Wilson9abe19d2010-02-17 00:31:29 +00003539 (v4f32 (NEONvduplane (v4f32 QPR:$src3), imm:$lane))))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003540 (v4f32 (VMLAslfq (v4f32 QPR:$src1),
3541 (v4f32 QPR:$src2),
3542 (v2f32 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003543 (DSubReg_i32_reg imm:$lane))),
Evan Cheng48575f62010-12-05 22:04:16 +00003544 (SubReg_i32_lane imm:$lane)))>,
3545 Requires<[HasNEON, UseFPVMLx]>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003546
Bob Wilson5bafff32009-06-22 23:27:02 +00003547// VMLAL : Vector Multiply Accumulate Long (Q += D * D)
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003548defm VMLALs : N3VLMulOp_QHS<0,1,0b1000,0, IIC_VMACi16D, IIC_VMACi32D,
3549 "vmlal", "s", NEONvmulls, add>;
3550defm VMLALu : N3VLMulOp_QHS<1,1,0b1000,0, IIC_VMACi16D, IIC_VMACi32D,
3551 "vmlal", "u", NEONvmullu, add>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003552
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003553defm VMLALsls : N3VLMulOpSL_HS<0, 0b0010, "vmlal", "s", NEONvmulls, add>;
3554defm VMLALslu : N3VLMulOpSL_HS<1, 0b0010, "vmlal", "u", NEONvmullu, add>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003555
Bob Wilson5bafff32009-06-22 23:27:02 +00003556// VQDMLAL : Vector Saturating Doubling Multiply Accumulate Long (Q += D * D)
Anton Korobeynikov95102072010-04-07 18:21:04 +00003557defm VQDMLAL : N3VLInt3_HS<0, 1, 0b1001, 0, IIC_VMACi16D, IIC_VMACi32D,
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00003558 "vqdmlal", "s", int_arm_neon_vqdmlal>;
Evan Chengf81bf152009-11-23 21:57:23 +00003559defm VQDMLALsl: N3VLInt3SL_HS<0, 0b0011, "vqdmlal", "s", int_arm_neon_vqdmlal>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003560
Bob Wilson5bafff32009-06-22 23:27:02 +00003561// VMLS : Vector Multiply Subtract (integer and floating-point)
Bob Wilson8f07b9e2009-10-03 04:41:21 +00003562defm VMLS : N3VMulOp_QHS<1, 0, 0b1001, 0, IIC_VMACi16D, IIC_VMACi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00003563 IIC_VMACi16Q, IIC_VMACi32Q, "vmls", "i", sub>;
3564def VMLSfd : N3VDMulOp<0, 0, 0b10, 0b1101, 1, IIC_VMACD, "vmls", "f32",
Evan Cheng48575f62010-12-05 22:04:16 +00003565 v2f32, fmul_su, fsub_mlx>,
3566 Requires<[HasNEON, UseFPVMLx]>;
Evan Chengf81bf152009-11-23 21:57:23 +00003567def VMLSfq : N3VQMulOp<0, 0, 0b10, 0b1101, 1, IIC_VMACQ, "vmls", "f32",
Evan Cheng48575f62010-12-05 22:04:16 +00003568 v4f32, fmul_su, fsub_mlx>,
3569 Requires<[HasNEON, UseFPVMLx]>;
David Goodwin658ea602009-09-25 18:38:29 +00003570defm VMLSsl : N3VMulOpSL_HS<0b0100, IIC_VMACi16D, IIC_VMACi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00003571 IIC_VMACi16Q, IIC_VMACi32Q, "vmls", "i", sub>;
3572def VMLSslfd : N3VDMulOpSL<0b10, 0b0101, IIC_VMACD, "vmls", "f32",
Evan Cheng48575f62010-12-05 22:04:16 +00003573 v2f32, fmul_su, fsub_mlx>,
3574 Requires<[HasNEON, UseFPVMLx]>;
Evan Chengf81bf152009-11-23 21:57:23 +00003575def VMLSslfq : N3VQMulOpSL<0b10, 0b0101, IIC_VMACQ, "vmls", "f32",
Evan Cheng48575f62010-12-05 22:04:16 +00003576 v4f32, v2f32, fmul_su, fsub_mlx>,
3577 Requires<[HasNEON, UseFPVMLx]>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003578
3579def : Pat<(v8i16 (sub (v8i16 QPR:$src1),
Bob Wilson9abe19d2010-02-17 00:31:29 +00003580 (mul (v8i16 QPR:$src2),
3581 (v8i16 (NEONvduplane (v8i16 QPR:$src3), imm:$lane))))),
3582 (v8i16 (VMLSslv8i16 (v8i16 QPR:$src1), (v8i16 QPR:$src2),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003583 (v4i16 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003584 (DSubReg_i16_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003585 (SubReg_i16_lane imm:$lane)))>;
3586
3587def : Pat<(v4i32 (sub (v4i32 QPR:$src1),
Bob Wilson9abe19d2010-02-17 00:31:29 +00003588 (mul (v4i32 QPR:$src2),
3589 (v4i32 (NEONvduplane (v4i32 QPR:$src3), imm:$lane))))),
3590 (v4i32 (VMLSslv4i32 (v4i32 QPR:$src1), (v4i32 QPR:$src2),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003591 (v2i32 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003592 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003593 (SubReg_i32_lane imm:$lane)))>;
3594
Evan Cheng48575f62010-12-05 22:04:16 +00003595def : Pat<(v4f32 (fsub_mlx (v4f32 QPR:$src1),
3596 (fmul_su (v4f32 QPR:$src2),
Bob Wilson9abe19d2010-02-17 00:31:29 +00003597 (v4f32 (NEONvduplane (v4f32 QPR:$src3), imm:$lane))))),
3598 (v4f32 (VMLSslfq (v4f32 QPR:$src1), (v4f32 QPR:$src2),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003599 (v2f32 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003600 (DSubReg_i32_reg imm:$lane))),
Evan Cheng48575f62010-12-05 22:04:16 +00003601 (SubReg_i32_lane imm:$lane)))>,
3602 Requires<[HasNEON, UseFPVMLx]>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003603
Bob Wilson5bafff32009-06-22 23:27:02 +00003604// VMLSL : Vector Multiply Subtract Long (Q -= D * D)
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003605defm VMLSLs : N3VLMulOp_QHS<0,1,0b1010,0, IIC_VMACi16D, IIC_VMACi32D,
3606 "vmlsl", "s", NEONvmulls, sub>;
3607defm VMLSLu : N3VLMulOp_QHS<1,1,0b1010,0, IIC_VMACi16D, IIC_VMACi32D,
3608 "vmlsl", "u", NEONvmullu, sub>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003609
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003610defm VMLSLsls : N3VLMulOpSL_HS<0, 0b0110, "vmlsl", "s", NEONvmulls, sub>;
3611defm VMLSLslu : N3VLMulOpSL_HS<1, 0b0110, "vmlsl", "u", NEONvmullu, sub>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003612
Bob Wilson5bafff32009-06-22 23:27:02 +00003613// VQDMLSL : Vector Saturating Doubling Multiply Subtract Long (Q -= D * D)
Anton Korobeynikov95102072010-04-07 18:21:04 +00003614defm VQDMLSL : N3VLInt3_HS<0, 1, 0b1011, 0, IIC_VMACi16D, IIC_VMACi32D,
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00003615 "vqdmlsl", "s", int_arm_neon_vqdmlsl>;
Evan Chengf81bf152009-11-23 21:57:23 +00003616defm VQDMLSLsl: N3VLInt3SL_HS<0, 0b111, "vqdmlsl", "s", int_arm_neon_vqdmlsl>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003617
3618// Vector Subtract Operations.
3619
3620// VSUB : Vector Subtract (integer and floating-point)
Evan Chengac0869d2009-11-21 06:21:52 +00003621defm VSUB : N3V_QHSD<1, 0, 0b1000, 0, IIC_VSUBiD, IIC_VSUBiQ,
Evan Chengf81bf152009-11-23 21:57:23 +00003622 "vsub", "i", sub, 0>;
3623def VSUBfd : N3VD<0, 0, 0b10, 0b1101, 0, IIC_VBIND, "vsub", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00003624 v2f32, v2f32, fsub, 0>;
Evan Chengf81bf152009-11-23 21:57:23 +00003625def VSUBfq : N3VQ<0, 0, 0b10, 0b1101, 0, IIC_VBINQ, "vsub", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00003626 v4f32, v4f32, fsub, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003627// VSUBL : Vector Subtract Long (Q = D - D)
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003628defm VSUBLs : N3VLExt_QHS<0,1,0b0010,0, IIC_VSHLiD, IIC_VSHLiD,
3629 "vsubl", "s", sub, sext, 0>;
3630defm VSUBLu : N3VLExt_QHS<1,1,0b0010,0, IIC_VSHLiD, IIC_VSHLiD,
3631 "vsubl", "u", sub, zext, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003632// VSUBW : Vector Subtract Wide (Q = Q - D)
Bob Wilson04d6c282010-08-29 05:57:34 +00003633defm VSUBWs : N3VW_QHS<0,1,0b0011,0, "vsubw", "s", sub, sext, 0>;
3634defm VSUBWu : N3VW_QHS<1,1,0b0011,0, "vsubw", "u", sub, zext, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003635// VHSUB : Vector Halving Subtract
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003636defm VHSUBs : N3VInt_QHS<0, 0, 0b0010, 0, N3RegFrm,
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00003637 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00003638 "vhsub", "s", int_arm_neon_vhsubs, 0>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003639defm VHSUBu : N3VInt_QHS<1, 0, 0b0010, 0, N3RegFrm,
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00003640 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00003641 "vhsub", "u", int_arm_neon_vhsubu, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003642// VQSUB : Vector Saturing Subtract
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003643defm VQSUBs : N3VInt_QHSD<0, 0, 0b0010, 1, N3RegFrm,
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00003644 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00003645 "vqsub", "s", int_arm_neon_vqsubs, 0>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003646defm VQSUBu : N3VInt_QHSD<1, 0, 0b0010, 1, N3RegFrm,
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00003647 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00003648 "vqsub", "u", int_arm_neon_vqsubu, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003649// VSUBHN : Vector Subtract and Narrow Returning High Half (D = Q - Q)
Evan Chengf81bf152009-11-23 21:57:23 +00003650defm VSUBHN : N3VNInt_HSD<0,1,0b0110,0, "vsubhn", "i",
3651 int_arm_neon_vsubhn, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003652// VRSUBHN : Vector Rounding Subtract and Narrow Returning High Half (D=Q-Q)
Evan Chengf81bf152009-11-23 21:57:23 +00003653defm VRSUBHN : N3VNInt_HSD<1,1,0b0110,0, "vrsubhn", "i",
3654 int_arm_neon_vrsubhn, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003655
3656// Vector Comparisons.
3657
3658// VCEQ : Vector Compare Equal
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00003659defm VCEQ : N3V_QHS<1, 0, 0b1000, 1, IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q,
3660 IIC_VSUBi4Q, "vceq", "i", NEONvceq, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00003661def VCEQfd : N3VD<0,0,0b00,0b1110,0, IIC_VBIND, "vceq", "f32", v2i32, v2f32,
Evan Chengac0869d2009-11-21 06:21:52 +00003662 NEONvceq, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00003663def VCEQfq : N3VQ<0,0,0b00,0b1110,0, IIC_VBINQ, "vceq", "f32", v4i32, v4f32,
Evan Chengac0869d2009-11-21 06:21:52 +00003664 NEONvceq, 1>;
Owen Andersonc24cb352010-11-08 23:21:22 +00003665
Johnny Chen363ac582010-02-23 01:42:58 +00003666defm VCEQz : N2V_QHS_cmp<0b11, 0b11, 0b01, 0b00010, 0, "vceq", "i",
Owen Andersonca6945e2010-12-01 00:28:25 +00003667 "$Vd, $Vm, #0", NEONvceqz>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00003668
Bob Wilson5bafff32009-06-22 23:27:02 +00003669// VCGE : Vector Compare Greater Than or Equal
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00003670defm VCGEs : N3V_QHS<0, 0, 0b0011, 1, IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q,
3671 IIC_VSUBi4Q, "vcge", "s", NEONvcge, 0>;
Jim Grosbach1251e1a2010-11-18 01:39:50 +00003672defm VCGEu : N3V_QHS<1, 0, 0b0011, 1, IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q,
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00003673 IIC_VSUBi4Q, "vcge", "u", NEONvcgeu, 0>;
Johnny Chen69631b12010-03-24 21:25:07 +00003674def VCGEfd : N3VD<1,0,0b00,0b1110,0, IIC_VBIND, "vcge", "f32", v2i32, v2f32,
3675 NEONvcge, 0>;
Evan Chengf81bf152009-11-23 21:57:23 +00003676def VCGEfq : N3VQ<1,0,0b00,0b1110,0, IIC_VBINQ, "vcge", "f32", v4i32, v4f32,
Evan Chengac0869d2009-11-21 06:21:52 +00003677 NEONvcge, 0>;
Owen Andersonc24cb352010-11-08 23:21:22 +00003678
Johnny Chen363ac582010-02-23 01:42:58 +00003679defm VCGEz : N2V_QHS_cmp<0b11, 0b11, 0b01, 0b00001, 0, "vcge", "s",
Owen Andersonca6945e2010-12-01 00:28:25 +00003680 "$Vd, $Vm, #0", NEONvcgez>;
Johnny Chen363ac582010-02-23 01:42:58 +00003681defm VCLEz : N2V_QHS_cmp<0b11, 0b11, 0b01, 0b00011, 0, "vcle", "s",
Owen Andersonca6945e2010-12-01 00:28:25 +00003682 "$Vd, $Vm, #0", NEONvclez>;
Johnny Chen363ac582010-02-23 01:42:58 +00003683
Bob Wilson5bafff32009-06-22 23:27:02 +00003684// VCGT : Vector Compare Greater Than
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00003685defm VCGTs : N3V_QHS<0, 0, 0b0011, 0, IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q,
3686 IIC_VSUBi4Q, "vcgt", "s", NEONvcgt, 0>;
3687defm VCGTu : N3V_QHS<1, 0, 0b0011, 0, IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q,
3688 IIC_VSUBi4Q, "vcgt", "u", NEONvcgtu, 0>;
Evan Chengf81bf152009-11-23 21:57:23 +00003689def VCGTfd : N3VD<1,0,0b10,0b1110,0, IIC_VBIND, "vcgt", "f32", v2i32, v2f32,
Evan Chengac0869d2009-11-21 06:21:52 +00003690 NEONvcgt, 0>;
Evan Chengf81bf152009-11-23 21:57:23 +00003691def VCGTfq : N3VQ<1,0,0b10,0b1110,0, IIC_VBINQ, "vcgt", "f32", v4i32, v4f32,
Evan Chengac0869d2009-11-21 06:21:52 +00003692 NEONvcgt, 0>;
Owen Andersonc24cb352010-11-08 23:21:22 +00003693
Johnny Chen363ac582010-02-23 01:42:58 +00003694defm VCGTz : N2V_QHS_cmp<0b11, 0b11, 0b01, 0b00000, 0, "vcgt", "s",
Owen Andersonca6945e2010-12-01 00:28:25 +00003695 "$Vd, $Vm, #0", NEONvcgtz>;
Johnny Chen363ac582010-02-23 01:42:58 +00003696defm VCLTz : N2V_QHS_cmp<0b11, 0b11, 0b01, 0b00100, 0, "vclt", "s",
Owen Andersonca6945e2010-12-01 00:28:25 +00003697 "$Vd, $Vm, #0", NEONvcltz>;
Johnny Chen363ac582010-02-23 01:42:58 +00003698
Bob Wilson5bafff32009-06-22 23:27:02 +00003699// VACGE : Vector Absolute Compare Greater Than or Equal (aka VCAGE)
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003700def VACGEd : N3VDInt<1, 0, 0b00, 0b1110, 1, N3RegFrm, IIC_VBIND, "vacge",
3701 "f32", v2i32, v2f32, int_arm_neon_vacged, 0>;
3702def VACGEq : N3VQInt<1, 0, 0b00, 0b1110, 1, N3RegFrm, IIC_VBINQ, "vacge",
3703 "f32", v4i32, v4f32, int_arm_neon_vacgeq, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003704// VACGT : Vector Absolute Compare Greater Than (aka VCAGT)
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003705def VACGTd : N3VDInt<1, 0, 0b10, 0b1110, 1, N3RegFrm, IIC_VBIND, "vacgt",
3706 "f32", v2i32, v2f32, int_arm_neon_vacgtd, 0>;
3707def VACGTq : N3VQInt<1, 0, 0b10, 0b1110, 1, N3RegFrm, IIC_VBINQ, "vacgt",
3708 "f32", v4i32, v4f32, int_arm_neon_vacgtq, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003709// VTST : Vector Test Bits
Jim Grosbach1251e1a2010-11-18 01:39:50 +00003710defm VTST : N3V_QHS<0, 0, 0b1000, 1, IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q,
Bob Wilson3a4a8322010-01-17 06:35:17 +00003711 IIC_VBINi4Q, "vtst", "", NEONvtst, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003712
3713// Vector Bitwise Operations.
3714
Bob Wilsoncba270d2010-07-13 21:16:48 +00003715def vnotd : PatFrag<(ops node:$in),
3716 (xor node:$in, (bitconvert (v8i8 NEONimmAllOnesV)))>;
3717def vnotq : PatFrag<(ops node:$in),
3718 (xor node:$in, (bitconvert (v16i8 NEONimmAllOnesV)))>;
Chris Lattnerb26fdcb2010-03-28 08:08:07 +00003719
3720
Bob Wilson5bafff32009-06-22 23:27:02 +00003721// VAND : Vector Bitwise AND
Evan Chengf81bf152009-11-23 21:57:23 +00003722def VANDd : N3VDX<0, 0, 0b00, 0b0001, 1, IIC_VBINiD, "vand",
3723 v2i32, v2i32, and, 1>;
3724def VANDq : N3VQX<0, 0, 0b00, 0b0001, 1, IIC_VBINiQ, "vand",
3725 v4i32, v4i32, and, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003726
3727// VEOR : Vector Bitwise Exclusive OR
Evan Chengf81bf152009-11-23 21:57:23 +00003728def VEORd : N3VDX<1, 0, 0b00, 0b0001, 1, IIC_VBINiD, "veor",
3729 v2i32, v2i32, xor, 1>;
3730def VEORq : N3VQX<1, 0, 0b00, 0b0001, 1, IIC_VBINiQ, "veor",
3731 v4i32, v4i32, xor, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003732
3733// VORR : Vector Bitwise OR
Evan Chengf81bf152009-11-23 21:57:23 +00003734def VORRd : N3VDX<0, 0, 0b10, 0b0001, 1, IIC_VBINiD, "vorr",
3735 v2i32, v2i32, or, 1>;
3736def VORRq : N3VQX<0, 0, 0b10, 0b0001, 1, IIC_VBINiQ, "vorr",
3737 v4i32, v4i32, or, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003738
Owen Andersond9668172010-11-03 22:44:51 +00003739def VORRiv4i16 : N1ModImm<1, 0b000, {1,0,?,1}, 0, 0, 0, 1,
3740 (outs DPR:$Vd), (ins nModImm:$SIMM, DPR:$src),
3741 IIC_VMOVImm,
3742 "vorr", "i16", "$Vd, $SIMM", "$src = $Vd",
3743 [(set DPR:$Vd,
3744 (v4i16 (NEONvorrImm DPR:$src, timm:$SIMM)))]> {
3745 let Inst{9} = SIMM{9};
3746}
3747
Owen Anderson080c0922010-11-05 19:27:46 +00003748def VORRiv2i32 : N1ModImm<1, 0b000, {0,?,?,1}, 0, 0, 0, 1,
Owen Andersond9668172010-11-03 22:44:51 +00003749 (outs DPR:$Vd), (ins nModImm:$SIMM, DPR:$src),
3750 IIC_VMOVImm,
3751 "vorr", "i32", "$Vd, $SIMM", "$src = $Vd",
3752 [(set DPR:$Vd,
3753 (v2i32 (NEONvorrImm DPR:$src, timm:$SIMM)))]> {
Owen Anderson080c0922010-11-05 19:27:46 +00003754 let Inst{10-9} = SIMM{10-9};
Owen Andersond9668172010-11-03 22:44:51 +00003755}
3756
3757def VORRiv8i16 : N1ModImm<1, 0b000, {1,0,?,1}, 0, 1, 0, 1,
3758 (outs QPR:$Vd), (ins nModImm:$SIMM, QPR:$src),
3759 IIC_VMOVImm,
3760 "vorr", "i16", "$Vd, $SIMM", "$src = $Vd",
3761 [(set QPR:$Vd,
3762 (v8i16 (NEONvorrImm QPR:$src, timm:$SIMM)))]> {
3763 let Inst{9} = SIMM{9};
3764}
3765
Owen Anderson080c0922010-11-05 19:27:46 +00003766def VORRiv4i32 : N1ModImm<1, 0b000, {0,?,?,1}, 0, 1, 0, 1,
Owen Andersond9668172010-11-03 22:44:51 +00003767 (outs QPR:$Vd), (ins nModImm:$SIMM, QPR:$src),
3768 IIC_VMOVImm,
3769 "vorr", "i32", "$Vd, $SIMM", "$src = $Vd",
3770 [(set QPR:$Vd,
3771 (v4i32 (NEONvorrImm QPR:$src, timm:$SIMM)))]> {
Owen Anderson080c0922010-11-05 19:27:46 +00003772 let Inst{10-9} = SIMM{10-9};
Owen Andersond9668172010-11-03 22:44:51 +00003773}
3774
3775
Bob Wilson5bafff32009-06-22 23:27:02 +00003776// VBIC : Vector Bitwise Bit Clear (AND NOT)
Owen Andersonca6945e2010-12-01 00:28:25 +00003777def VBICd : N3VX<0, 0, 0b01, 0b0001, 0, 1, (outs DPR:$Vd),
3778 (ins DPR:$Vn, DPR:$Vm), N3RegFrm, IIC_VBINiD,
3779 "vbic", "$Vd, $Vn, $Vm", "",
3780 [(set DPR:$Vd, (v2i32 (and DPR:$Vn,
3781 (vnotd DPR:$Vm))))]>;
3782def VBICq : N3VX<0, 0, 0b01, 0b0001, 1, 1, (outs QPR:$Vd),
3783 (ins QPR:$Vn, QPR:$Vm), N3RegFrm, IIC_VBINiQ,
3784 "vbic", "$Vd, $Vn, $Vm", "",
3785 [(set QPR:$Vd, (v4i32 (and QPR:$Vn,
3786 (vnotq QPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003787
Owen Anderson080c0922010-11-05 19:27:46 +00003788def VBICiv4i16 : N1ModImm<1, 0b000, {1,0,?,1}, 0, 0, 1, 1,
3789 (outs DPR:$Vd), (ins nModImm:$SIMM, DPR:$src),
3790 IIC_VMOVImm,
3791 "vbic", "i16", "$Vd, $SIMM", "$src = $Vd",
3792 [(set DPR:$Vd,
3793 (v4i16 (NEONvbicImm DPR:$src, timm:$SIMM)))]> {
3794 let Inst{9} = SIMM{9};
3795}
3796
3797def VBICiv2i32 : N1ModImm<1, 0b000, {0,?,?,1}, 0, 0, 1, 1,
3798 (outs DPR:$Vd), (ins nModImm:$SIMM, DPR:$src),
3799 IIC_VMOVImm,
3800 "vbic", "i32", "$Vd, $SIMM", "$src = $Vd",
3801 [(set DPR:$Vd,
3802 (v2i32 (NEONvbicImm DPR:$src, timm:$SIMM)))]> {
3803 let Inst{10-9} = SIMM{10-9};
3804}
3805
3806def VBICiv8i16 : N1ModImm<1, 0b000, {1,0,?,1}, 0, 1, 1, 1,
3807 (outs QPR:$Vd), (ins nModImm:$SIMM, QPR:$src),
3808 IIC_VMOVImm,
3809 "vbic", "i16", "$Vd, $SIMM", "$src = $Vd",
3810 [(set QPR:$Vd,
3811 (v8i16 (NEONvbicImm QPR:$src, timm:$SIMM)))]> {
3812 let Inst{9} = SIMM{9};
3813}
3814
3815def VBICiv4i32 : N1ModImm<1, 0b000, {0,?,?,1}, 0, 1, 1, 1,
3816 (outs QPR:$Vd), (ins nModImm:$SIMM, QPR:$src),
3817 IIC_VMOVImm,
3818 "vbic", "i32", "$Vd, $SIMM", "$src = $Vd",
3819 [(set QPR:$Vd,
3820 (v4i32 (NEONvbicImm QPR:$src, timm:$SIMM)))]> {
3821 let Inst{10-9} = SIMM{10-9};
3822}
3823
Bob Wilson5bafff32009-06-22 23:27:02 +00003824// VORN : Vector Bitwise OR NOT
Owen Andersonca6945e2010-12-01 00:28:25 +00003825def VORNd : N3VX<0, 0, 0b11, 0b0001, 0, 1, (outs DPR:$Vd),
3826 (ins DPR:$Vn, DPR:$Vm), N3RegFrm, IIC_VBINiD,
3827 "vorn", "$Vd, $Vn, $Vm", "",
3828 [(set DPR:$Vd, (v2i32 (or DPR:$Vn,
3829 (vnotd DPR:$Vm))))]>;
3830def VORNq : N3VX<0, 0, 0b11, 0b0001, 1, 1, (outs QPR:$Vd),
3831 (ins QPR:$Vn, QPR:$Vm), N3RegFrm, IIC_VBINiQ,
3832 "vorn", "$Vd, $Vn, $Vm", "",
3833 [(set QPR:$Vd, (v4i32 (or QPR:$Vn,
3834 (vnotq QPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003835
Bob Wilson7e3f0d22010-07-14 06:31:50 +00003836// VMVN : Vector Bitwise NOT (Immediate)
3837
3838let isReMaterializable = 1 in {
Owen Andersona88ea032010-10-26 17:40:54 +00003839
Owen Andersonca6945e2010-12-01 00:28:25 +00003840def VMVNv4i16 : N1ModImm<1, 0b000, {1,0,?,0}, 0, 0, 1, 1, (outs DPR:$Vd),
Bob Wilson7e3f0d22010-07-14 06:31:50 +00003841 (ins nModImm:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00003842 "vmvn", "i16", "$Vd, $SIMM", "",
3843 [(set DPR:$Vd, (v4i16 (NEONvmvnImm timm:$SIMM)))]> {
Owen Andersona88ea032010-10-26 17:40:54 +00003844 let Inst{9} = SIMM{9};
3845}
3846
Owen Andersonca6945e2010-12-01 00:28:25 +00003847def VMVNv8i16 : N1ModImm<1, 0b000, {1,0,?,0}, 0, 1, 1, 1, (outs QPR:$Vd),
Bob Wilson7e3f0d22010-07-14 06:31:50 +00003848 (ins nModImm:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00003849 "vmvn", "i16", "$Vd, $SIMM", "",
3850 [(set QPR:$Vd, (v8i16 (NEONvmvnImm timm:$SIMM)))]> {
Owen Andersona88ea032010-10-26 17:40:54 +00003851 let Inst{9} = SIMM{9};
3852}
3853
Owen Andersonca6945e2010-12-01 00:28:25 +00003854def VMVNv2i32 : N1ModImm<1, 0b000, {?,?,?,?}, 0, 0, 1, 1, (outs DPR:$Vd),
Bob Wilson7e3f0d22010-07-14 06:31:50 +00003855 (ins nModImm:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00003856 "vmvn", "i32", "$Vd, $SIMM", "",
3857 [(set DPR:$Vd, (v2i32 (NEONvmvnImm timm:$SIMM)))]> {
Owen Andersona88ea032010-10-26 17:40:54 +00003858 let Inst{11-8} = SIMM{11-8};
3859}
3860
Owen Andersonca6945e2010-12-01 00:28:25 +00003861def VMVNv4i32 : N1ModImm<1, 0b000, {?,?,?,?}, 0, 1, 1, 1, (outs QPR:$Vd),
Bob Wilson7e3f0d22010-07-14 06:31:50 +00003862 (ins nModImm:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00003863 "vmvn", "i32", "$Vd, $SIMM", "",
3864 [(set QPR:$Vd, (v4i32 (NEONvmvnImm timm:$SIMM)))]> {
Owen Andersona88ea032010-10-26 17:40:54 +00003865 let Inst{11-8} = SIMM{11-8};
3866}
Bob Wilson7e3f0d22010-07-14 06:31:50 +00003867}
3868
Bob Wilson5bafff32009-06-22 23:27:02 +00003869// VMVN : Vector Bitwise NOT
Evan Chengf81bf152009-11-23 21:57:23 +00003870def VMVNd : N2VX<0b11, 0b11, 0b00, 0b00, 0b01011, 0, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00003871 (outs DPR:$Vd), (ins DPR:$Vm), IIC_VSUBiD,
3872 "vmvn", "$Vd, $Vm", "",
3873 [(set DPR:$Vd, (v2i32 (vnotd DPR:$Vm)))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00003874def VMVNq : N2VX<0b11, 0b11, 0b00, 0b00, 0b01011, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00003875 (outs QPR:$Vd), (ins QPR:$Vm), IIC_VSUBiD,
3876 "vmvn", "$Vd, $Vm", "",
3877 [(set QPR:$Vd, (v4i32 (vnotq QPR:$Vm)))]>;
Bob Wilsoncba270d2010-07-13 21:16:48 +00003878def : Pat<(v2i32 (vnotd DPR:$src)), (VMVNd DPR:$src)>;
3879def : Pat<(v4i32 (vnotq QPR:$src)), (VMVNq QPR:$src)>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003880
3881// VBSL : Vector Bitwise Select
Owen Anderson4110b432010-10-25 20:13:13 +00003882def VBSLd : N3VX<1, 0, 0b01, 0b0001, 0, 1, (outs DPR:$Vd),
3883 (ins DPR:$src1, DPR:$Vn, DPR:$Vm),
Bob Wilson2cd1a122010-03-27 04:01:23 +00003884 N3RegFrm, IIC_VCNTiD,
Owen Anderson4110b432010-10-25 20:13:13 +00003885 "vbsl", "$Vd, $Vn, $Vm", "$src1 = $Vd",
Jim Grosbachf921c0fe2011-06-13 22:54:22 +00003886 [(set DPR:$Vd,
3887 (v2i32 (NEONvbsl DPR:$src1, DPR:$Vn, DPR:$Vm)))]>;
Cameron Zwarichc0e6d782011-03-30 23:01:21 +00003888
3889def : Pat<(v2i32 (or (and DPR:$Vn, DPR:$Vd),
3890 (and DPR:$Vm, (vnotd DPR:$Vd)))),
3891 (VBSLd DPR:$Vd, DPR:$Vn, DPR:$Vm)>;
3892
Owen Anderson4110b432010-10-25 20:13:13 +00003893def VBSLq : N3VX<1, 0, 0b01, 0b0001, 1, 1, (outs QPR:$Vd),
3894 (ins QPR:$src1, QPR:$Vn, QPR:$Vm),
Bob Wilson2cd1a122010-03-27 04:01:23 +00003895 N3RegFrm, IIC_VCNTiQ,
Owen Anderson4110b432010-10-25 20:13:13 +00003896 "vbsl", "$Vd, $Vn, $Vm", "$src1 = $Vd",
Jim Grosbachf921c0fe2011-06-13 22:54:22 +00003897 [(set QPR:$Vd,
3898 (v4i32 (NEONvbsl QPR:$src1, QPR:$Vn, QPR:$Vm)))]>;
Cameron Zwarichc0e6d782011-03-30 23:01:21 +00003899
3900def : Pat<(v4i32 (or (and QPR:$Vn, QPR:$Vd),
3901 (and QPR:$Vm, (vnotq QPR:$Vd)))),
3902 (VBSLq QPR:$Vd, QPR:$Vn, QPR:$Vm)>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003903
3904// VBIF : Vector Bitwise Insert if False
Evan Chengf81bf152009-11-23 21:57:23 +00003905// like VBSL but with: "vbif $dst, $src3, $src1", "$src2 = $dst",
Owen Anderson31e6ed82010-10-25 20:17:22 +00003906// FIXME: This instruction's encoding MAY NOT BE correct.
Johnny Chen4814e712010-02-09 23:05:23 +00003907def VBIFd : N3VX<1, 0, 0b11, 0b0001, 0, 1,
Owen Anderson31e6ed82010-10-25 20:17:22 +00003908 (outs DPR:$Vd), (ins DPR:$src1, DPR:$Vn, DPR:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00003909 N3RegFrm, IIC_VBINiD,
Owen Anderson31e6ed82010-10-25 20:17:22 +00003910 "vbif", "$Vd, $Vn, $Vm", "$src1 = $Vd",
Johnny Chen4814e712010-02-09 23:05:23 +00003911 [/* For disassembly only; pattern left blank */]>;
3912def VBIFq : N3VX<1, 0, 0b11, 0b0001, 1, 1,
Owen Anderson31e6ed82010-10-25 20:17:22 +00003913 (outs QPR:$Vd), (ins QPR:$src1, QPR:$Vn, QPR:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00003914 N3RegFrm, IIC_VBINiQ,
Owen Anderson31e6ed82010-10-25 20:17:22 +00003915 "vbif", "$Vd, $Vn, $Vm", "$src1 = $Vd",
Johnny Chen4814e712010-02-09 23:05:23 +00003916 [/* For disassembly only; pattern left blank */]>;
3917
Bob Wilson5bafff32009-06-22 23:27:02 +00003918// VBIT : Vector Bitwise Insert if True
Evan Chengf81bf152009-11-23 21:57:23 +00003919// like VBSL but with: "vbit $dst, $src2, $src1", "$src3 = $dst",
Owen Anderson31e6ed82010-10-25 20:17:22 +00003920// FIXME: This instruction's encoding MAY NOT BE correct.
Johnny Chen4814e712010-02-09 23:05:23 +00003921def VBITd : N3VX<1, 0, 0b10, 0b0001, 0, 1,
Owen Anderson31e6ed82010-10-25 20:17:22 +00003922 (outs DPR:$Vd), (ins DPR:$src1, DPR:$Vn, DPR:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00003923 N3RegFrm, IIC_VBINiD,
Owen Anderson31e6ed82010-10-25 20:17:22 +00003924 "vbit", "$Vd, $Vn, $Vm", "$src1 = $Vd",
Johnny Chen4814e712010-02-09 23:05:23 +00003925 [/* For disassembly only; pattern left blank */]>;
3926def VBITq : N3VX<1, 0, 0b10, 0b0001, 1, 1,
Owen Anderson31e6ed82010-10-25 20:17:22 +00003927 (outs QPR:$Vd), (ins QPR:$src1, QPR:$Vn, QPR:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00003928 N3RegFrm, IIC_VBINiQ,
Owen Anderson31e6ed82010-10-25 20:17:22 +00003929 "vbit", "$Vd, $Vn, $Vm", "$src1 = $Vd",
Johnny Chen4814e712010-02-09 23:05:23 +00003930 [/* For disassembly only; pattern left blank */]>;
3931
3932// VBIT/VBIF are not yet implemented. The TwoAddress pass will not go looking
Bob Wilson5bafff32009-06-22 23:27:02 +00003933// for equivalent operations with different register constraints; it just
3934// inserts copies.
3935
3936// Vector Absolute Differences.
3937
3938// VABD : Vector Absolute Difference
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003939defm VABDs : N3VInt_QHS<0, 0, 0b0111, 0, N3RegFrm,
Anton Korobeynikov4ac0af82010-04-07 18:20:18 +00003940 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00003941 "vabd", "s", int_arm_neon_vabds, 1>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003942defm VABDu : N3VInt_QHS<1, 0, 0b0111, 0, N3RegFrm,
Anton Korobeynikov4ac0af82010-04-07 18:20:18 +00003943 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00003944 "vabd", "u", int_arm_neon_vabdu, 1>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003945def VABDfd : N3VDInt<1, 0, 0b10, 0b1101, 0, N3RegFrm, IIC_VBIND,
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00003946 "vabd", "f32", v2f32, v2f32, int_arm_neon_vabds, 1>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003947def VABDfq : N3VQInt<1, 0, 0b10, 0b1101, 0, N3RegFrm, IIC_VBINQ,
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00003948 "vabd", "f32", v4f32, v4f32, int_arm_neon_vabds, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003949
3950// VABDL : Vector Absolute Difference Long (Q = | D - D |)
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00003951defm VABDLs : N3VLIntExt_QHS<0,1,0b0111,0, IIC_VSUBi4Q,
3952 "vabdl", "s", int_arm_neon_vabds, zext, 1>;
3953defm VABDLu : N3VLIntExt_QHS<1,1,0b0111,0, IIC_VSUBi4Q,
3954 "vabdl", "u", int_arm_neon_vabdu, zext, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003955
3956// VABA : Vector Absolute Difference and Accumulate
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00003957defm VABAs : N3VIntOp_QHS<0,0,0b0111,1, IIC_VABAD, IIC_VABAQ,
3958 "vaba", "s", int_arm_neon_vabds, add>;
3959defm VABAu : N3VIntOp_QHS<1,0,0b0111,1, IIC_VABAD, IIC_VABAQ,
3960 "vaba", "u", int_arm_neon_vabdu, add>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003961
3962// VABAL : Vector Absolute Difference and Accumulate Long (Q += | D - D |)
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00003963defm VABALs : N3VLIntExtOp_QHS<0,1,0b0101,0, IIC_VABAD,
3964 "vabal", "s", int_arm_neon_vabds, zext, add>;
3965defm VABALu : N3VLIntExtOp_QHS<1,1,0b0101,0, IIC_VABAD,
3966 "vabal", "u", int_arm_neon_vabdu, zext, add>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003967
3968// Vector Maximum and Minimum.
3969
3970// VMAX : Vector Maximum
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003971defm VMAXs : N3VInt_QHS<0, 0, 0b0110, 0, N3RegFrm,
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003972 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003973 "vmax", "s", int_arm_neon_vmaxs, 1>;
3974defm VMAXu : N3VInt_QHS<1, 0, 0b0110, 0, N3RegFrm,
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003975 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003976 "vmax", "u", int_arm_neon_vmaxu, 1>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003977def VMAXfd : N3VDInt<0, 0, 0b00, 0b1111, 0, N3RegFrm, IIC_VBIND,
3978 "vmax", "f32",
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00003979 v2f32, v2f32, int_arm_neon_vmaxs, 1>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003980def VMAXfq : N3VQInt<0, 0, 0b00, 0b1111, 0, N3RegFrm, IIC_VBINQ,
3981 "vmax", "f32",
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00003982 v4f32, v4f32, int_arm_neon_vmaxs, 1>;
3983
3984// VMIN : Vector Minimum
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003985defm VMINs : N3VInt_QHS<0, 0, 0b0110, 1, N3RegFrm,
3986 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
3987 "vmin", "s", int_arm_neon_vmins, 1>;
3988defm VMINu : N3VInt_QHS<1, 0, 0b0110, 1, N3RegFrm,
3989 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
3990 "vmin", "u", int_arm_neon_vminu, 1>;
3991def VMINfd : N3VDInt<0, 0, 0b10, 0b1111, 0, N3RegFrm, IIC_VBIND,
3992 "vmin", "f32",
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00003993 v2f32, v2f32, int_arm_neon_vmins, 1>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003994def VMINfq : N3VQInt<0, 0, 0b10, 0b1111, 0, N3RegFrm, IIC_VBINQ,
3995 "vmin", "f32",
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00003996 v4f32, v4f32, int_arm_neon_vmins, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003997
3998// Vector Pairwise Operations.
3999
4000// VPADD : Vector Pairwise Add
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004001def VPADDi8 : N3VDInt<0, 0, 0b00, 0b1011, 1, N3RegFrm, IIC_VSHLiD,
4002 "vpadd", "i8",
4003 v8i8, v8i8, int_arm_neon_vpadd, 0>;
4004def VPADDi16 : N3VDInt<0, 0, 0b01, 0b1011, 1, N3RegFrm, IIC_VSHLiD,
4005 "vpadd", "i16",
4006 v4i16, v4i16, int_arm_neon_vpadd, 0>;
4007def VPADDi32 : N3VDInt<0, 0, 0b10, 0b1011, 1, N3RegFrm, IIC_VSHLiD,
4008 "vpadd", "i32",
4009 v2i32, v2i32, int_arm_neon_vpadd, 0>;
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004010def VPADDf : N3VDInt<1, 0, 0b00, 0b1101, 0, N3RegFrm,
Evan Cheng08cec1e2010-10-11 23:41:41 +00004011 IIC_VPBIND, "vpadd", "f32",
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004012 v2f32, v2f32, int_arm_neon_vpadd, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004013
4014// VPADDL : Vector Pairwise Add Long
Evan Chengf81bf152009-11-23 21:57:23 +00004015defm VPADDLs : N2VPLInt_QHS<0b11, 0b11, 0b00, 0b00100, 0, "vpaddl", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00004016 int_arm_neon_vpaddls>;
Evan Chengf81bf152009-11-23 21:57:23 +00004017defm VPADDLu : N2VPLInt_QHS<0b11, 0b11, 0b00, 0b00101, 0, "vpaddl", "u",
Bob Wilson5bafff32009-06-22 23:27:02 +00004018 int_arm_neon_vpaddlu>;
4019
4020// VPADAL : Vector Pairwise Add and Accumulate Long
Evan Chengf81bf152009-11-23 21:57:23 +00004021defm VPADALs : N2VPLInt2_QHS<0b11, 0b11, 0b00, 0b01100, 0, "vpadal", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00004022 int_arm_neon_vpadals>;
Evan Chengf81bf152009-11-23 21:57:23 +00004023defm VPADALu : N2VPLInt2_QHS<0b11, 0b11, 0b00, 0b01101, 0, "vpadal", "u",
Bob Wilson5bafff32009-06-22 23:27:02 +00004024 int_arm_neon_vpadalu>;
4025
4026// VPMAX : Vector Pairwise Maximum
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004027def VPMAXs8 : N3VDInt<0, 0, 0b00, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004028 "s8", v8i8, v8i8, int_arm_neon_vpmaxs, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004029def VPMAXs16 : N3VDInt<0, 0, 0b01, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004030 "s16", v4i16, v4i16, int_arm_neon_vpmaxs, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004031def VPMAXs32 : N3VDInt<0, 0, 0b10, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004032 "s32", v2i32, v2i32, int_arm_neon_vpmaxs, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004033def VPMAXu8 : N3VDInt<1, 0, 0b00, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004034 "u8", v8i8, v8i8, int_arm_neon_vpmaxu, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004035def VPMAXu16 : N3VDInt<1, 0, 0b01, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004036 "u16", v4i16, v4i16, int_arm_neon_vpmaxu, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004037def VPMAXu32 : N3VDInt<1, 0, 0b10, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004038 "u32", v2i32, v2i32, int_arm_neon_vpmaxu, 0>;
Evan Cheng08cec1e2010-10-11 23:41:41 +00004039def VPMAXf : N3VDInt<1, 0, 0b00, 0b1111, 0, N3RegFrm, IIC_VPBIND, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004040 "f32", v2f32, v2f32, int_arm_neon_vpmaxs, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004041
4042// VPMIN : Vector Pairwise Minimum
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004043def VPMINs8 : N3VDInt<0, 0, 0b00, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004044 "s8", v8i8, v8i8, int_arm_neon_vpmins, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004045def VPMINs16 : N3VDInt<0, 0, 0b01, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004046 "s16", v4i16, v4i16, int_arm_neon_vpmins, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004047def VPMINs32 : N3VDInt<0, 0, 0b10, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004048 "s32", v2i32, v2i32, int_arm_neon_vpmins, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004049def VPMINu8 : N3VDInt<1, 0, 0b00, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004050 "u8", v8i8, v8i8, int_arm_neon_vpminu, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004051def VPMINu16 : N3VDInt<1, 0, 0b01, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004052 "u16", v4i16, v4i16, int_arm_neon_vpminu, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004053def VPMINu32 : N3VDInt<1, 0, 0b10, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004054 "u32", v2i32, v2i32, int_arm_neon_vpminu, 0>;
Evan Cheng08cec1e2010-10-11 23:41:41 +00004055def VPMINf : N3VDInt<1, 0, 0b10, 0b1111, 0, N3RegFrm, IIC_VPBIND, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004056 "f32", v2f32, v2f32, int_arm_neon_vpmins, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004057
4058// Vector Reciprocal and Reciprocal Square Root Estimate and Step.
4059
4060// VRECPE : Vector Reciprocal Estimate
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004061def VRECPEd : N2VDInt<0b11, 0b11, 0b10, 0b11, 0b01000, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004062 IIC_VUNAD, "vrecpe", "u32",
Bob Wilson5bafff32009-06-22 23:27:02 +00004063 v2i32, v2i32, int_arm_neon_vrecpe>;
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004064def VRECPEq : N2VQInt<0b11, 0b11, 0b10, 0b11, 0b01000, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004065 IIC_VUNAQ, "vrecpe", "u32",
Bob Wilson5bafff32009-06-22 23:27:02 +00004066 v4i32, v4i32, int_arm_neon_vrecpe>;
David Goodwin127221f2009-09-23 21:38:08 +00004067def VRECPEfd : N2VDInt<0b11, 0b11, 0b10, 0b11, 0b01010, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004068 IIC_VUNAD, "vrecpe", "f32",
Bob Wilsonb0abb4d2009-08-11 05:39:44 +00004069 v2f32, v2f32, int_arm_neon_vrecpe>;
David Goodwin127221f2009-09-23 21:38:08 +00004070def VRECPEfq : N2VQInt<0b11, 0b11, 0b10, 0b11, 0b01010, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004071 IIC_VUNAQ, "vrecpe", "f32",
Bob Wilsonb0abb4d2009-08-11 05:39:44 +00004072 v4f32, v4f32, int_arm_neon_vrecpe>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004073
4074// VRECPS : Vector Reciprocal Step
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004075def VRECPSfd : N3VDInt<0, 0, 0b00, 0b1111, 1, N3RegFrm,
Evan Chengf81bf152009-11-23 21:57:23 +00004076 IIC_VRECSD, "vrecps", "f32",
4077 v2f32, v2f32, int_arm_neon_vrecps, 1>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004078def VRECPSfq : N3VQInt<0, 0, 0b00, 0b1111, 1, N3RegFrm,
Evan Chengf81bf152009-11-23 21:57:23 +00004079 IIC_VRECSQ, "vrecps", "f32",
4080 v4f32, v4f32, int_arm_neon_vrecps, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004081
4082// VRSQRTE : Vector Reciprocal Square Root Estimate
David Goodwin127221f2009-09-23 21:38:08 +00004083def VRSQRTEd : N2VDInt<0b11, 0b11, 0b10, 0b11, 0b01001, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004084 IIC_VUNAD, "vrsqrte", "u32",
David Goodwin127221f2009-09-23 21:38:08 +00004085 v2i32, v2i32, int_arm_neon_vrsqrte>;
4086def VRSQRTEq : N2VQInt<0b11, 0b11, 0b10, 0b11, 0b01001, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004087 IIC_VUNAQ, "vrsqrte", "u32",
David Goodwin127221f2009-09-23 21:38:08 +00004088 v4i32, v4i32, int_arm_neon_vrsqrte>;
4089def VRSQRTEfd : N2VDInt<0b11, 0b11, 0b10, 0b11, 0b01011, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004090 IIC_VUNAD, "vrsqrte", "f32",
David Goodwin127221f2009-09-23 21:38:08 +00004091 v2f32, v2f32, int_arm_neon_vrsqrte>;
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004092def VRSQRTEfq : N2VQInt<0b11, 0b11, 0b10, 0b11, 0b01011, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004093 IIC_VUNAQ, "vrsqrte", "f32",
David Goodwin127221f2009-09-23 21:38:08 +00004094 v4f32, v4f32, int_arm_neon_vrsqrte>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004095
4096// VRSQRTS : Vector Reciprocal Square Root Step
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004097def VRSQRTSfd : N3VDInt<0, 0, 0b10, 0b1111, 1, N3RegFrm,
Evan Chengf81bf152009-11-23 21:57:23 +00004098 IIC_VRECSD, "vrsqrts", "f32",
4099 v2f32, v2f32, int_arm_neon_vrsqrts, 1>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004100def VRSQRTSfq : N3VQInt<0, 0, 0b10, 0b1111, 1, N3RegFrm,
Evan Chengf81bf152009-11-23 21:57:23 +00004101 IIC_VRECSQ, "vrsqrts", "f32",
4102 v4f32, v4f32, int_arm_neon_vrsqrts, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004103
4104// Vector Shifts.
4105
4106// VSHL : Vector Shift
Owen Anderson3557d002010-10-26 20:56:57 +00004107defm VSHLs : N3VInt_QHSDSh<0, 0, 0b0100, 0, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004108 IIC_VSHLiD, IIC_VSHLiD, IIC_VSHLiQ, IIC_VSHLiQ,
Owen Andersonac922622010-10-26 21:13:59 +00004109 "vshl", "s", int_arm_neon_vshifts>;
Owen Anderson3557d002010-10-26 20:56:57 +00004110defm VSHLu : N3VInt_QHSDSh<1, 0, 0b0100, 0, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004111 IIC_VSHLiD, IIC_VSHLiD, IIC_VSHLiQ, IIC_VSHLiQ,
Owen Andersonac922622010-10-26 21:13:59 +00004112 "vshl", "u", int_arm_neon_vshiftu>;
Bill Wendling7c6b6082011-03-08 23:48:09 +00004113
Bob Wilson5bafff32009-06-22 23:27:02 +00004114// VSHL : Vector Shift Left (Immediate)
Bill Wendling7c6b6082011-03-08 23:48:09 +00004115defm VSHLi : N2VShL_QHSD<0, 1, 0b0101, 1, IIC_VSHLiD, "vshl", "i", NEONvshl>;
4116
Bob Wilson5bafff32009-06-22 23:27:02 +00004117// VSHR : Vector Shift Right (Immediate)
Bill Wendling7c6b6082011-03-08 23:48:09 +00004118defm VSHRs : N2VShR_QHSD<0, 1, 0b0000, 1, IIC_VSHLiD, "vshr", "s",NEONvshrs>;
4119defm VSHRu : N2VShR_QHSD<1, 1, 0b0000, 1, IIC_VSHLiD, "vshr", "u",NEONvshru>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004120
4121// VSHLL : Vector Shift Left Long
Evan Chengf81bf152009-11-23 21:57:23 +00004122defm VSHLLs : N2VLSh_QHS<0, 1, 0b1010, 0, 0, 1, "vshll", "s", NEONvshlls>;
4123defm VSHLLu : N2VLSh_QHS<1, 1, 0b1010, 0, 0, 1, "vshll", "u", NEONvshllu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004124
4125// VSHLL : Vector Shift Left Long (with maximum shift count)
Bob Wilson507df402009-10-21 02:15:46 +00004126class N2VLShMax<bit op24, bit op23, bits<6> op21_16, bits<4> op11_8, bit op7,
Evan Chengf81bf152009-11-23 21:57:23 +00004127 bit op6, bit op4, string OpcodeStr, string Dt, ValueType ResTy,
Bob Wilson507df402009-10-21 02:15:46 +00004128 ValueType OpTy, SDNode OpNode>
Evan Chengf81bf152009-11-23 21:57:23 +00004129 : N2VLSh<op24, op23, op11_8, op7, op6, op4, OpcodeStr, Dt,
4130 ResTy, OpTy, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00004131 let Inst{21-16} = op21_16;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00004132 let DecoderMethod = "DecodeVSHLMaxInstruction";
Bob Wilson507df402009-10-21 02:15:46 +00004133}
Evan Chengf81bf152009-11-23 21:57:23 +00004134def VSHLLi8 : N2VLShMax<1, 1, 0b110010, 0b0011, 0, 0, 0, "vshll", "i8",
Bob Wilson507df402009-10-21 02:15:46 +00004135 v8i16, v8i8, NEONvshlli>;
Evan Chengf81bf152009-11-23 21:57:23 +00004136def VSHLLi16 : N2VLShMax<1, 1, 0b110110, 0b0011, 0, 0, 0, "vshll", "i16",
Bob Wilson507df402009-10-21 02:15:46 +00004137 v4i32, v4i16, NEONvshlli>;
Evan Chengf81bf152009-11-23 21:57:23 +00004138def VSHLLi32 : N2VLShMax<1, 1, 0b111010, 0b0011, 0, 0, 0, "vshll", "i32",
Bob Wilson507df402009-10-21 02:15:46 +00004139 v2i64, v2i32, NEONvshlli>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004140
4141// VSHRN : Vector Shift Right and Narrow
Evan Chengef0ccad2010-10-01 21:48:06 +00004142defm VSHRN : N2VNSh_HSD<0,1,0b1000,0,0,1, IIC_VSHLiD, "vshrn", "i",
Bob Wilson9abe19d2010-02-17 00:31:29 +00004143 NEONvshrn>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004144
4145// VRSHL : Vector Rounding Shift
Owen Anderson632c2352010-10-26 21:58:41 +00004146defm VRSHLs : N3VInt_QHSDSh<0, 0, 0b0101, 0, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004147 IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q,
Owen Anderson632c2352010-10-26 21:58:41 +00004148 "vrshl", "s", int_arm_neon_vrshifts>;
4149defm VRSHLu : N3VInt_QHSDSh<1, 0, 0b0101, 0, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004150 IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q,
Owen Anderson632c2352010-10-26 21:58:41 +00004151 "vrshl", "u", int_arm_neon_vrshiftu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004152// VRSHR : Vector Rounding Shift Right
Bill Wendling7c6b6082011-03-08 23:48:09 +00004153defm VRSHRs : N2VShR_QHSD<0,1,0b0010,1, IIC_VSHLi4D, "vrshr", "s",NEONvrshrs>;
4154defm VRSHRu : N2VShR_QHSD<1,1,0b0010,1, IIC_VSHLi4D, "vrshr", "u",NEONvrshru>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004155
4156// VRSHRN : Vector Rounding Shift Right and Narrow
Evan Chengf81bf152009-11-23 21:57:23 +00004157defm VRSHRN : N2VNSh_HSD<0, 1, 0b1000, 0, 1, 1, IIC_VSHLi4D, "vrshrn", "i",
Bob Wilson507df402009-10-21 02:15:46 +00004158 NEONvrshrn>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004159
4160// VQSHL : Vector Saturating Shift
Owen Anderson86ed2322010-10-26 22:50:46 +00004161defm VQSHLs : N3VInt_QHSDSh<0, 0, 0b0100, 1, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004162 IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q,
Owen Anderson86ed2322010-10-26 22:50:46 +00004163 "vqshl", "s", int_arm_neon_vqshifts>;
4164defm VQSHLu : N3VInt_QHSDSh<1, 0, 0b0100, 1, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004165 IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q,
Owen Anderson86ed2322010-10-26 22:50:46 +00004166 "vqshl", "u", int_arm_neon_vqshiftu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004167// VQSHL : Vector Saturating Shift Left (Immediate)
Bill Wendling7c6b6082011-03-08 23:48:09 +00004168defm VQSHLsi : N2VShL_QHSD<0,1,0b0111,1, IIC_VSHLi4D, "vqshl", "s",NEONvqshls>;
4169defm VQSHLui : N2VShL_QHSD<1,1,0b0111,1, IIC_VSHLi4D, "vqshl", "u",NEONvqshlu>;
4170
Bob Wilson5bafff32009-06-22 23:27:02 +00004171// VQSHLU : Vector Saturating Shift Left (Immediate, Unsigned)
Bill Wendling7c6b6082011-03-08 23:48:09 +00004172defm VQSHLsu : N2VShL_QHSD<1,1,0b0110,1, IIC_VSHLi4D,"vqshlu","s",NEONvqshlsu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004173
4174// VQSHRN : Vector Saturating Shift Right and Narrow
Evan Chengf81bf152009-11-23 21:57:23 +00004175defm VQSHRNs : N2VNSh_HSD<0, 1, 0b1001, 0, 0, 1, IIC_VSHLi4D, "vqshrn", "s",
Bob Wilson507df402009-10-21 02:15:46 +00004176 NEONvqshrns>;
Evan Chengf81bf152009-11-23 21:57:23 +00004177defm VQSHRNu : N2VNSh_HSD<1, 1, 0b1001, 0, 0, 1, IIC_VSHLi4D, "vqshrn", "u",
Bob Wilson507df402009-10-21 02:15:46 +00004178 NEONvqshrnu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004179
4180// VQSHRUN : Vector Saturating Shift Right and Narrow (Unsigned)
Evan Chengf81bf152009-11-23 21:57:23 +00004181defm VQSHRUN : N2VNSh_HSD<1, 1, 0b1000, 0, 0, 1, IIC_VSHLi4D, "vqshrun", "s",
Bob Wilson507df402009-10-21 02:15:46 +00004182 NEONvqshrnsu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004183
4184// VQRSHL : Vector Saturating Rounding Shift
Owen Anderson86ed2322010-10-26 22:50:46 +00004185defm VQRSHLs : N3VInt_QHSDSh<0, 0, 0b0101, 1, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004186 IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q,
Owen Anderson86ed2322010-10-26 22:50:46 +00004187 "vqrshl", "s", int_arm_neon_vqrshifts>;
4188defm VQRSHLu : N3VInt_QHSDSh<1, 0, 0b0101, 1, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004189 IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q,
Owen Anderson86ed2322010-10-26 22:50:46 +00004190 "vqrshl", "u", int_arm_neon_vqrshiftu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004191
4192// VQRSHRN : Vector Saturating Rounding Shift Right and Narrow
Evan Chengf81bf152009-11-23 21:57:23 +00004193defm VQRSHRNs : N2VNSh_HSD<0, 1, 0b1001, 0, 1, 1, IIC_VSHLi4D, "vqrshrn", "s",
Bob Wilson507df402009-10-21 02:15:46 +00004194 NEONvqrshrns>;
Evan Chengf81bf152009-11-23 21:57:23 +00004195defm VQRSHRNu : N2VNSh_HSD<1, 1, 0b1001, 0, 1, 1, IIC_VSHLi4D, "vqrshrn", "u",
Bob Wilson507df402009-10-21 02:15:46 +00004196 NEONvqrshrnu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004197
4198// VQRSHRUN : Vector Saturating Rounding Shift Right and Narrow (Unsigned)
Evan Chengf81bf152009-11-23 21:57:23 +00004199defm VQRSHRUN : N2VNSh_HSD<1, 1, 0b1000, 0, 1, 1, IIC_VSHLi4D, "vqrshrun", "s",
Bob Wilson507df402009-10-21 02:15:46 +00004200 NEONvqrshrnsu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004201
4202// VSRA : Vector Shift Right and Accumulate
Evan Chengf81bf152009-11-23 21:57:23 +00004203defm VSRAs : N2VShAdd_QHSD<0, 1, 0b0001, 1, "vsra", "s", NEONvshrs>;
4204defm VSRAu : N2VShAdd_QHSD<1, 1, 0b0001, 1, "vsra", "u", NEONvshru>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004205// VRSRA : Vector Rounding Shift Right and Accumulate
Evan Chengf81bf152009-11-23 21:57:23 +00004206defm VRSRAs : N2VShAdd_QHSD<0, 1, 0b0011, 1, "vrsra", "s", NEONvrshrs>;
4207defm VRSRAu : N2VShAdd_QHSD<1, 1, 0b0011, 1, "vrsra", "u", NEONvrshru>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004208
4209// VSLI : Vector Shift Left and Insert
Bill Wendling620d0cc2011-03-09 00:33:17 +00004210defm VSLI : N2VShInsL_QHSD<1, 1, 0b0101, 1, "vsli">;
4211
Bob Wilson5bafff32009-06-22 23:27:02 +00004212// VSRI : Vector Shift Right and Insert
Bill Wendling620d0cc2011-03-09 00:33:17 +00004213defm VSRI : N2VShInsR_QHSD<1, 1, 0b0100, 1, "vsri">;
Bob Wilson5bafff32009-06-22 23:27:02 +00004214
4215// Vector Absolute and Saturating Absolute.
4216
4217// VABS : Vector Absolute Value
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004218defm VABS : N2VInt_QHS<0b11, 0b11, 0b01, 0b00110, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004219 IIC_VUNAiD, IIC_VUNAiQ, "vabs", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00004220 int_arm_neon_vabs>;
David Goodwin127221f2009-09-23 21:38:08 +00004221def VABSfd : N2VDInt<0b11, 0b11, 0b10, 0b01, 0b01110, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004222 IIC_VUNAD, "vabs", "f32",
Bob Wilsonb0abb4d2009-08-11 05:39:44 +00004223 v2f32, v2f32, int_arm_neon_vabs>;
David Goodwin127221f2009-09-23 21:38:08 +00004224def VABSfq : N2VQInt<0b11, 0b11, 0b10, 0b01, 0b01110, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004225 IIC_VUNAQ, "vabs", "f32",
Bob Wilsonb0abb4d2009-08-11 05:39:44 +00004226 v4f32, v4f32, int_arm_neon_vabs>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004227
4228// VQABS : Vector Saturating Absolute Value
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004229defm VQABS : N2VInt_QHS<0b11, 0b11, 0b00, 0b01110, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004230 IIC_VQUNAiD, IIC_VQUNAiQ, "vqabs", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00004231 int_arm_neon_vqabs>;
4232
4233// Vector Negate.
4234
Bob Wilsoncba270d2010-07-13 21:16:48 +00004235def vnegd : PatFrag<(ops node:$in),
4236 (sub (bitconvert (v2i32 NEONimmAllZerosV)), node:$in)>;
4237def vnegq : PatFrag<(ops node:$in),
4238 (sub (bitconvert (v4i32 NEONimmAllZerosV)), node:$in)>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004239
Evan Chengf81bf152009-11-23 21:57:23 +00004240class VNEGD<bits<2> size, string OpcodeStr, string Dt, ValueType Ty>
Owen Andersonca6945e2010-12-01 00:28:25 +00004241 : N2V<0b11, 0b11, size, 0b01, 0b00111, 0, 0, (outs DPR:$Vd), (ins DPR:$Vm),
4242 IIC_VSHLiD, OpcodeStr, Dt, "$Vd, $Vm", "",
4243 [(set DPR:$Vd, (Ty (vnegd DPR:$Vm)))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00004244class VNEGQ<bits<2> size, string OpcodeStr, string Dt, ValueType Ty>
Owen Andersonca6945e2010-12-01 00:28:25 +00004245 : N2V<0b11, 0b11, size, 0b01, 0b00111, 1, 0, (outs QPR:$Vd), (ins QPR:$Vm),
4246 IIC_VSHLiQ, OpcodeStr, Dt, "$Vd, $Vm", "",
4247 [(set QPR:$Vd, (Ty (vnegq QPR:$Vm)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004248
Chris Lattner0a00ed92010-03-28 08:39:10 +00004249// VNEG : Vector Negate (integer)
Evan Chengf81bf152009-11-23 21:57:23 +00004250def VNEGs8d : VNEGD<0b00, "vneg", "s8", v8i8>;
4251def VNEGs16d : VNEGD<0b01, "vneg", "s16", v4i16>;
4252def VNEGs32d : VNEGD<0b10, "vneg", "s32", v2i32>;
4253def VNEGs8q : VNEGQ<0b00, "vneg", "s8", v16i8>;
4254def VNEGs16q : VNEGQ<0b01, "vneg", "s16", v8i16>;
4255def VNEGs32q : VNEGQ<0b10, "vneg", "s32", v4i32>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004256
4257// VNEG : Vector Negate (floating-point)
Bob Wilson3c0f96e2010-02-17 22:23:11 +00004258def VNEGfd : N2V<0b11, 0b11, 0b10, 0b01, 0b01111, 0, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00004259 (outs DPR:$Vd), (ins DPR:$Vm), IIC_VUNAD,
4260 "vneg", "f32", "$Vd, $Vm", "",
4261 [(set DPR:$Vd, (v2f32 (fneg DPR:$Vm)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004262def VNEGf32q : N2V<0b11, 0b11, 0b10, 0b01, 0b01111, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00004263 (outs QPR:$Vd), (ins QPR:$Vm), IIC_VUNAQ,
4264 "vneg", "f32", "$Vd, $Vm", "",
4265 [(set QPR:$Vd, (v4f32 (fneg QPR:$Vm)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004266
Bob Wilsoncba270d2010-07-13 21:16:48 +00004267def : Pat<(v8i8 (vnegd DPR:$src)), (VNEGs8d DPR:$src)>;
4268def : Pat<(v4i16 (vnegd DPR:$src)), (VNEGs16d DPR:$src)>;
4269def : Pat<(v2i32 (vnegd DPR:$src)), (VNEGs32d DPR:$src)>;
4270def : Pat<(v16i8 (vnegq QPR:$src)), (VNEGs8q QPR:$src)>;
4271def : Pat<(v8i16 (vnegq QPR:$src)), (VNEGs16q QPR:$src)>;
4272def : Pat<(v4i32 (vnegq QPR:$src)), (VNEGs32q QPR:$src)>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004273
4274// VQNEG : Vector Saturating Negate
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004275defm VQNEG : N2VInt_QHS<0b11, 0b11, 0b00, 0b01111, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004276 IIC_VQUNAiD, IIC_VQUNAiQ, "vqneg", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00004277 int_arm_neon_vqneg>;
4278
4279// Vector Bit Counting Operations.
4280
4281// VCLS : Vector Count Leading Sign Bits
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004282defm VCLS : N2VInt_QHS<0b11, 0b11, 0b00, 0b01000, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004283 IIC_VCNTiD, IIC_VCNTiQ, "vcls", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00004284 int_arm_neon_vcls>;
4285// VCLZ : Vector Count Leading Zeros
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004286defm VCLZ : N2VInt_QHS<0b11, 0b11, 0b00, 0b01001, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004287 IIC_VCNTiD, IIC_VCNTiQ, "vclz", "i",
Bob Wilson5bafff32009-06-22 23:27:02 +00004288 int_arm_neon_vclz>;
4289// VCNT : Vector Count One Bits
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004290def VCNTd : N2VDInt<0b11, 0b11, 0b00, 0b00, 0b01010, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004291 IIC_VCNTiD, "vcnt", "8",
Bob Wilson5bafff32009-06-22 23:27:02 +00004292 v8i8, v8i8, int_arm_neon_vcnt>;
David Goodwin127221f2009-09-23 21:38:08 +00004293def VCNTq : N2VQInt<0b11, 0b11, 0b00, 0b00, 0b01010, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004294 IIC_VCNTiQ, "vcnt", "8",
Bob Wilson5bafff32009-06-22 23:27:02 +00004295 v16i8, v16i8, int_arm_neon_vcnt>;
4296
Johnny Chend8836042010-02-24 20:06:07 +00004297// Vector Swap -- for disassembly only.
4298def VSWPd : N2VX<0b11, 0b11, 0b00, 0b10, 0b00000, 0, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00004299 (outs DPR:$Vd), (ins DPR:$Vm), NoItinerary,
4300 "vswp", "$Vd, $Vm", "", []>;
Johnny Chend8836042010-02-24 20:06:07 +00004301def VSWPq : N2VX<0b11, 0b11, 0b00, 0b10, 0b00000, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00004302 (outs QPR:$Vd), (ins QPR:$Vm), NoItinerary,
4303 "vswp", "$Vd, $Vm", "", []>;
Johnny Chend8836042010-02-24 20:06:07 +00004304
Bob Wilson5bafff32009-06-22 23:27:02 +00004305// Vector Move Operations.
4306
4307// VMOV : Vector Move (Register)
Owen Anderson43967a92011-07-15 18:46:47 +00004308def : InstAlias<"vmov${p} $Vd, $Vm",
4309 (VORRd DPR:$Vd, DPR:$Vm, DPR:$Vm, pred:$p)>;
4310def : InstAlias<"vmov${p} $Vd, $Vm",
4311 (VORRq QPR:$Vd, QPR:$Vm, QPR:$Vm, pred:$p)>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004312
Bob Wilson5bafff32009-06-22 23:27:02 +00004313// VMOV : Vector Move (Immediate)
4314
Evan Cheng47006be2010-05-17 21:54:50 +00004315let isReMaterializable = 1 in {
Owen Andersonca6945e2010-12-01 00:28:25 +00004316def VMOVv8i8 : N1ModImm<1, 0b000, 0b1110, 0, 0, 0, 1, (outs DPR:$Vd),
Bob Wilson1a913ed2010-06-11 21:34:50 +00004317 (ins nModImm:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00004318 "vmov", "i8", "$Vd, $SIMM", "",
4319 [(set DPR:$Vd, (v8i8 (NEONvmovImm timm:$SIMM)))]>;
4320def VMOVv16i8 : N1ModImm<1, 0b000, 0b1110, 0, 1, 0, 1, (outs QPR:$Vd),
Bob Wilson1a913ed2010-06-11 21:34:50 +00004321 (ins nModImm:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00004322 "vmov", "i8", "$Vd, $SIMM", "",
4323 [(set QPR:$Vd, (v16i8 (NEONvmovImm timm:$SIMM)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004324
Owen Andersonca6945e2010-12-01 00:28:25 +00004325def VMOVv4i16 : N1ModImm<1, 0b000, {1,0,?,0}, 0, 0, 0, 1, (outs DPR:$Vd),
Bob Wilson1a913ed2010-06-11 21:34:50 +00004326 (ins nModImm:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00004327 "vmov", "i16", "$Vd, $SIMM", "",
4328 [(set DPR:$Vd, (v4i16 (NEONvmovImm timm:$SIMM)))]> {
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004329 let Inst{9} = SIMM{9};
Owen Andersona88ea032010-10-26 17:40:54 +00004330}
4331
Owen Andersonca6945e2010-12-01 00:28:25 +00004332def VMOVv8i16 : N1ModImm<1, 0b000, {1,0,?,0}, 0, 1, 0, 1, (outs QPR:$Vd),
Bob Wilson1a913ed2010-06-11 21:34:50 +00004333 (ins nModImm:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00004334 "vmov", "i16", "$Vd, $SIMM", "",
4335 [(set QPR:$Vd, (v8i16 (NEONvmovImm timm:$SIMM)))]> {
Owen Andersona88ea032010-10-26 17:40:54 +00004336 let Inst{9} = SIMM{9};
4337}
Bob Wilson5bafff32009-06-22 23:27:02 +00004338
Owen Andersonca6945e2010-12-01 00:28:25 +00004339def VMOVv2i32 : N1ModImm<1, 0b000, {?,?,?,?}, 0, 0, 0, 1, (outs DPR:$Vd),
Bob Wilson1a913ed2010-06-11 21:34:50 +00004340 (ins nModImm:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00004341 "vmov", "i32", "$Vd, $SIMM", "",
4342 [(set DPR:$Vd, (v2i32 (NEONvmovImm timm:$SIMM)))]> {
Owen Andersona88ea032010-10-26 17:40:54 +00004343 let Inst{11-8} = SIMM{11-8};
4344}
4345
Owen Andersonca6945e2010-12-01 00:28:25 +00004346def VMOVv4i32 : N1ModImm<1, 0b000, {?,?,?,?}, 0, 1, 0, 1, (outs QPR:$Vd),
Bob Wilson1a913ed2010-06-11 21:34:50 +00004347 (ins nModImm:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00004348 "vmov", "i32", "$Vd, $SIMM", "",
4349 [(set QPR:$Vd, (v4i32 (NEONvmovImm timm:$SIMM)))]> {
Owen Andersona88ea032010-10-26 17:40:54 +00004350 let Inst{11-8} = SIMM{11-8};
4351}
Bob Wilson5bafff32009-06-22 23:27:02 +00004352
Owen Andersonca6945e2010-12-01 00:28:25 +00004353def VMOVv1i64 : N1ModImm<1, 0b000, 0b1110, 0, 0, 1, 1, (outs DPR:$Vd),
Bob Wilson1a913ed2010-06-11 21:34:50 +00004354 (ins nModImm:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00004355 "vmov", "i64", "$Vd, $SIMM", "",
4356 [(set DPR:$Vd, (v1i64 (NEONvmovImm timm:$SIMM)))]>;
4357def VMOVv2i64 : N1ModImm<1, 0b000, 0b1110, 0, 1, 1, 1, (outs QPR:$Vd),
Bob Wilson1a913ed2010-06-11 21:34:50 +00004358 (ins nModImm:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00004359 "vmov", "i64", "$Vd, $SIMM", "",
4360 [(set QPR:$Vd, (v2i64 (NEONvmovImm timm:$SIMM)))]>;
Evan Cheng47006be2010-05-17 21:54:50 +00004361} // isReMaterializable
Bob Wilson5bafff32009-06-22 23:27:02 +00004362
4363// VMOV : Vector Get Lane (move scalar to ARM core register)
4364
Johnny Chen131c4a52009-11-23 17:48:17 +00004365def VGETLNs8 : NVGetLane<{1,1,1,0,0,1,?,1}, 0b1011, {?,?},
Owen Andersond2fbdb72010-10-27 21:28:09 +00004366 (outs GPR:$R), (ins DPR:$V, nohash_imm:$lane),
4367 IIC_VMOVSI, "vmov", "s8", "$R, $V[$lane]",
4368 [(set GPR:$R, (NEONvgetlanes (v8i8 DPR:$V),
4369 imm:$lane))]> {
4370 let Inst{21} = lane{2};
4371 let Inst{6-5} = lane{1-0};
4372}
Johnny Chen131c4a52009-11-23 17:48:17 +00004373def VGETLNs16 : NVGetLane<{1,1,1,0,0,0,?,1}, 0b1011, {?,1},
Owen Andersond2fbdb72010-10-27 21:28:09 +00004374 (outs GPR:$R), (ins DPR:$V, nohash_imm:$lane),
4375 IIC_VMOVSI, "vmov", "s16", "$R, $V[$lane]",
4376 [(set GPR:$R, (NEONvgetlanes (v4i16 DPR:$V),
4377 imm:$lane))]> {
4378 let Inst{21} = lane{1};
4379 let Inst{6} = lane{0};
4380}
Johnny Chen131c4a52009-11-23 17:48:17 +00004381def VGETLNu8 : NVGetLane<{1,1,1,0,1,1,?,1}, 0b1011, {?,?},
Owen Andersond2fbdb72010-10-27 21:28:09 +00004382 (outs GPR:$R), (ins DPR:$V, nohash_imm:$lane),
4383 IIC_VMOVSI, "vmov", "u8", "$R, $V[$lane]",
4384 [(set GPR:$R, (NEONvgetlaneu (v8i8 DPR:$V),
4385 imm:$lane))]> {
4386 let Inst{21} = lane{2};
4387 let Inst{6-5} = lane{1-0};
4388}
Johnny Chen131c4a52009-11-23 17:48:17 +00004389def VGETLNu16 : NVGetLane<{1,1,1,0,1,0,?,1}, 0b1011, {?,1},
Owen Andersond2fbdb72010-10-27 21:28:09 +00004390 (outs GPR:$R), (ins DPR:$V, nohash_imm:$lane),
4391 IIC_VMOVSI, "vmov", "u16", "$R, $V[$lane]",
4392 [(set GPR:$R, (NEONvgetlaneu (v4i16 DPR:$V),
4393 imm:$lane))]> {
4394 let Inst{21} = lane{1};
4395 let Inst{6} = lane{0};
4396}
Johnny Chen131c4a52009-11-23 17:48:17 +00004397def VGETLNi32 : NVGetLane<{1,1,1,0,0,0,?,1}, 0b1011, 0b00,
Owen Andersond2fbdb72010-10-27 21:28:09 +00004398 (outs GPR:$R), (ins DPR:$V, nohash_imm:$lane),
4399 IIC_VMOVSI, "vmov", "32", "$R, $V[$lane]",
4400 [(set GPR:$R, (extractelt (v2i32 DPR:$V),
4401 imm:$lane))]> {
4402 let Inst{21} = lane{0};
4403}
Bob Wilson5bafff32009-06-22 23:27:02 +00004404// def VGETLNf32: see FMRDH and FMRDL in ARMInstrVFP.td
4405def : Pat<(NEONvgetlanes (v16i8 QPR:$src), imm:$lane),
4406 (VGETLNs8 (v8i8 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004407 (DSubReg_i8_reg imm:$lane))),
Bob Wilson5bafff32009-06-22 23:27:02 +00004408 (SubReg_i8_lane imm:$lane))>;
4409def : Pat<(NEONvgetlanes (v8i16 QPR:$src), imm:$lane),
4410 (VGETLNs16 (v4i16 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004411 (DSubReg_i16_reg imm:$lane))),
Bob Wilson5bafff32009-06-22 23:27:02 +00004412 (SubReg_i16_lane imm:$lane))>;
4413def : Pat<(NEONvgetlaneu (v16i8 QPR:$src), imm:$lane),
4414 (VGETLNu8 (v8i8 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004415 (DSubReg_i8_reg imm:$lane))),
Bob Wilson5bafff32009-06-22 23:27:02 +00004416 (SubReg_i8_lane imm:$lane))>;
4417def : Pat<(NEONvgetlaneu (v8i16 QPR:$src), imm:$lane),
4418 (VGETLNu16 (v4i16 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004419 (DSubReg_i16_reg imm:$lane))),
Bob Wilson5bafff32009-06-22 23:27:02 +00004420 (SubReg_i16_lane imm:$lane))>;
4421def : Pat<(extractelt (v4i32 QPR:$src), imm:$lane),
4422 (VGETLNi32 (v2i32 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004423 (DSubReg_i32_reg imm:$lane))),
Bob Wilson5bafff32009-06-22 23:27:02 +00004424 (SubReg_i32_lane imm:$lane))>;
Anton Korobeynikov2324bdc2009-08-28 23:41:26 +00004425def : Pat<(extractelt (v2f32 DPR:$src1), imm:$src2),
Bob Wilson9abe19d2010-02-17 00:31:29 +00004426 (EXTRACT_SUBREG (v2f32 (COPY_TO_REGCLASS (v2f32 DPR:$src1),DPR_VFP2)),
Anton Korobeynikove56f9082009-09-12 22:21:08 +00004427 (SSubReg_f32_reg imm:$src2))>;
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004428def : Pat<(extractelt (v4f32 QPR:$src1), imm:$src2),
Bob Wilson9abe19d2010-02-17 00:31:29 +00004429 (EXTRACT_SUBREG (v4f32 (COPY_TO_REGCLASS (v4f32 QPR:$src1),QPR_VFP2)),
Anton Korobeynikove56f9082009-09-12 22:21:08 +00004430 (SSubReg_f32_reg imm:$src2))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004431//def : Pat<(extractelt (v2i64 QPR:$src1), imm:$src2),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004432// (EXTRACT_SUBREG QPR:$src1, (DSubReg_f64_reg imm:$src2))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004433def : Pat<(extractelt (v2f64 QPR:$src1), imm:$src2),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004434 (EXTRACT_SUBREG QPR:$src1, (DSubReg_f64_reg imm:$src2))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004435
4436
4437// VMOV : Vector Set Lane (move ARM core register to scalar)
4438
Owen Andersond2fbdb72010-10-27 21:28:09 +00004439let Constraints = "$src1 = $V" in {
4440def VSETLNi8 : NVSetLane<{1,1,1,0,0,1,?,0}, 0b1011, {?,?}, (outs DPR:$V),
4441 (ins DPR:$src1, GPR:$R, nohash_imm:$lane),
4442 IIC_VMOVISL, "vmov", "8", "$V[$lane], $R",
4443 [(set DPR:$V, (vector_insert (v8i8 DPR:$src1),
4444 GPR:$R, imm:$lane))]> {
4445 let Inst{21} = lane{2};
4446 let Inst{6-5} = lane{1-0};
4447}
4448def VSETLNi16 : NVSetLane<{1,1,1,0,0,0,?,0}, 0b1011, {?,1}, (outs DPR:$V),
4449 (ins DPR:$src1, GPR:$R, nohash_imm:$lane),
4450 IIC_VMOVISL, "vmov", "16", "$V[$lane], $R",
4451 [(set DPR:$V, (vector_insert (v4i16 DPR:$src1),
4452 GPR:$R, imm:$lane))]> {
4453 let Inst{21} = lane{1};
4454 let Inst{6} = lane{0};
4455}
4456def VSETLNi32 : NVSetLane<{1,1,1,0,0,0,?,0}, 0b1011, 0b00, (outs DPR:$V),
4457 (ins DPR:$src1, GPR:$R, nohash_imm:$lane),
4458 IIC_VMOVISL, "vmov", "32", "$V[$lane], $R",
4459 [(set DPR:$V, (insertelt (v2i32 DPR:$src1),
4460 GPR:$R, imm:$lane))]> {
4461 let Inst{21} = lane{0};
4462}
Bob Wilson5bafff32009-06-22 23:27:02 +00004463}
4464def : Pat<(vector_insert (v16i8 QPR:$src1), GPR:$src2, imm:$lane),
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004465 (v16i8 (INSERT_SUBREG QPR:$src1,
Chris Lattnerd10a53d2010-03-08 18:51:21 +00004466 (v8i8 (VSETLNi8 (v8i8 (EXTRACT_SUBREG QPR:$src1,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004467 (DSubReg_i8_reg imm:$lane))),
Chris Lattnerd10a53d2010-03-08 18:51:21 +00004468 GPR:$src2, (SubReg_i8_lane imm:$lane))),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004469 (DSubReg_i8_reg imm:$lane)))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004470def : Pat<(vector_insert (v8i16 QPR:$src1), GPR:$src2, imm:$lane),
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004471 (v8i16 (INSERT_SUBREG QPR:$src1,
Chris Lattnerd10a53d2010-03-08 18:51:21 +00004472 (v4i16 (VSETLNi16 (v4i16 (EXTRACT_SUBREG QPR:$src1,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004473 (DSubReg_i16_reg imm:$lane))),
Chris Lattnerd10a53d2010-03-08 18:51:21 +00004474 GPR:$src2, (SubReg_i16_lane imm:$lane))),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004475 (DSubReg_i16_reg imm:$lane)))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004476def : Pat<(insertelt (v4i32 QPR:$src1), GPR:$src2, imm:$lane),
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004477 (v4i32 (INSERT_SUBREG QPR:$src1,
Chris Lattnerd10a53d2010-03-08 18:51:21 +00004478 (v2i32 (VSETLNi32 (v2i32 (EXTRACT_SUBREG QPR:$src1,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004479 (DSubReg_i32_reg imm:$lane))),
Chris Lattnerd10a53d2010-03-08 18:51:21 +00004480 GPR:$src2, (SubReg_i32_lane imm:$lane))),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004481 (DSubReg_i32_reg imm:$lane)))>;
4482
Anton Korobeynikovd91aafd2009-08-30 19:06:39 +00004483def : Pat<(v2f32 (insertelt DPR:$src1, SPR:$src2, imm:$src3)),
Anton Korobeynikov3a639a02009-11-02 00:11:39 +00004484 (INSERT_SUBREG (v2f32 (COPY_TO_REGCLASS DPR:$src1, DPR_VFP2)),
4485 SPR:$src2, (SSubReg_f32_reg imm:$src3))>;
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004486def : Pat<(v4f32 (insertelt QPR:$src1, SPR:$src2, imm:$src3)),
Anton Korobeynikov3a639a02009-11-02 00:11:39 +00004487 (INSERT_SUBREG (v4f32 (COPY_TO_REGCLASS QPR:$src1, QPR_VFP2)),
4488 SPR:$src2, (SSubReg_f32_reg imm:$src3))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004489
4490//def : Pat<(v2i64 (insertelt QPR:$src1, DPR:$src2, imm:$src3)),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004491// (INSERT_SUBREG QPR:$src1, DPR:$src2, (DSubReg_f64_reg imm:$src3))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004492def : Pat<(v2f64 (insertelt QPR:$src1, DPR:$src2, imm:$src3)),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004493 (INSERT_SUBREG QPR:$src1, DPR:$src2, (DSubReg_f64_reg imm:$src3))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004494
Anton Korobeynikovfdf189a2009-08-27 14:38:44 +00004495def : Pat<(v2f32 (scalar_to_vector SPR:$src)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00004496 (INSERT_SUBREG (v2f32 (IMPLICIT_DEF)), SPR:$src, ssub_0)>;
Chris Lattner77144e72010-03-15 00:52:43 +00004497def : Pat<(v2f64 (scalar_to_vector (f64 DPR:$src))),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00004498 (INSERT_SUBREG (v2f64 (IMPLICIT_DEF)), DPR:$src, dsub_0)>;
Anton Korobeynikovfdf189a2009-08-27 14:38:44 +00004499def : Pat<(v4f32 (scalar_to_vector SPR:$src)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00004500 (INSERT_SUBREG (v4f32 (IMPLICIT_DEF)), SPR:$src, ssub_0)>;
Anton Korobeynikovfdf189a2009-08-27 14:38:44 +00004501
Anton Korobeynikovb5cdf872009-08-27 16:10:17 +00004502def : Pat<(v8i8 (scalar_to_vector GPR:$src)),
4503 (VSETLNi8 (v8i8 (IMPLICIT_DEF)), GPR:$src, (i32 0))>;
4504def : Pat<(v4i16 (scalar_to_vector GPR:$src)),
4505 (VSETLNi16 (v4i16 (IMPLICIT_DEF)), GPR:$src, (i32 0))>;
4506def : Pat<(v2i32 (scalar_to_vector GPR:$src)),
4507 (VSETLNi32 (v2i32 (IMPLICIT_DEF)), GPR:$src, (i32 0))>;
4508
4509def : Pat<(v16i8 (scalar_to_vector GPR:$src)),
4510 (INSERT_SUBREG (v16i8 (IMPLICIT_DEF)),
4511 (VSETLNi8 (v8i8 (IMPLICIT_DEF)), GPR:$src, (i32 0)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00004512 dsub_0)>;
Anton Korobeynikovb5cdf872009-08-27 16:10:17 +00004513def : Pat<(v8i16 (scalar_to_vector GPR:$src)),
4514 (INSERT_SUBREG (v8i16 (IMPLICIT_DEF)),
4515 (VSETLNi16 (v4i16 (IMPLICIT_DEF)), GPR:$src, (i32 0)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00004516 dsub_0)>;
Anton Korobeynikovb5cdf872009-08-27 16:10:17 +00004517def : Pat<(v4i32 (scalar_to_vector GPR:$src)),
4518 (INSERT_SUBREG (v4i32 (IMPLICIT_DEF)),
4519 (VSETLNi32 (v2i32 (IMPLICIT_DEF)), GPR:$src, (i32 0)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00004520 dsub_0)>;
Anton Korobeynikovb5cdf872009-08-27 16:10:17 +00004521
Bob Wilson5bafff32009-06-22 23:27:02 +00004522// VDUP : Vector Duplicate (from ARM core register to all elements)
4523
Evan Chengf81bf152009-11-23 21:57:23 +00004524class VDUPD<bits<8> opcod1, bits<2> opcod3, string Dt, ValueType Ty>
Owen Andersonca6945e2010-12-01 00:28:25 +00004525 : NVDup<opcod1, 0b1011, opcod3, (outs DPR:$V), (ins GPR:$R),
4526 IIC_VMOVIS, "vdup", Dt, "$V, $R",
4527 [(set DPR:$V, (Ty (NEONvdup (i32 GPR:$R))))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00004528class VDUPQ<bits<8> opcod1, bits<2> opcod3, string Dt, ValueType Ty>
Owen Andersonca6945e2010-12-01 00:28:25 +00004529 : NVDup<opcod1, 0b1011, opcod3, (outs QPR:$V), (ins GPR:$R),
4530 IIC_VMOVIS, "vdup", Dt, "$V, $R",
4531 [(set QPR:$V, (Ty (NEONvdup (i32 GPR:$R))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004532
Evan Chengf81bf152009-11-23 21:57:23 +00004533def VDUP8d : VDUPD<0b11101100, 0b00, "8", v8i8>;
4534def VDUP16d : VDUPD<0b11101000, 0b01, "16", v4i16>;
4535def VDUP32d : VDUPD<0b11101000, 0b00, "32", v2i32>;
4536def VDUP8q : VDUPQ<0b11101110, 0b00, "8", v16i8>;
4537def VDUP16q : VDUPQ<0b11101010, 0b01, "16", v8i16>;
4538def VDUP32q : VDUPQ<0b11101010, 0b00, "32", v4i32>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004539
Jim Grosbach958108a2011-03-11 20:44:08 +00004540def : Pat<(v2f32 (NEONvdup (f32 (bitconvert GPR:$R)))), (VDUP32d GPR:$R)>;
4541def : Pat<(v4f32 (NEONvdup (f32 (bitconvert GPR:$R)))), (VDUP32q GPR:$R)>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004542
4543// VDUP : Vector Duplicate Lane (from scalar to all elements)
4544
Johnny Chene4614f72010-03-25 17:01:27 +00004545class VDUPLND<bits<4> op19_16, string OpcodeStr, string Dt,
Jim Grosbach460a9052011-10-07 23:56:00 +00004546 ValueType Ty, Operand IdxTy>
4547 : NVDupLane<op19_16, 0, (outs DPR:$Vd), (ins DPR:$Vm, IdxTy:$lane),
4548 IIC_VMOVD, OpcodeStr, Dt, "$Vd, $Vm$lane",
Owen Andersonca6945e2010-12-01 00:28:25 +00004549 [(set DPR:$Vd, (Ty (NEONvduplane (Ty DPR:$Vm), imm:$lane)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004550
Johnny Chene4614f72010-03-25 17:01:27 +00004551class VDUPLNQ<bits<4> op19_16, string OpcodeStr, string Dt,
Jim Grosbach460a9052011-10-07 23:56:00 +00004552 ValueType ResTy, ValueType OpTy, Operand IdxTy>
4553 : NVDupLane<op19_16, 1, (outs QPR:$Vd), (ins DPR:$Vm, IdxTy:$lane),
4554 IIC_VMOVQ, OpcodeStr, Dt, "$Vd, $Vm$lane",
Owen Andersonca6945e2010-12-01 00:28:25 +00004555 [(set QPR:$Vd, (ResTy (NEONvduplane (OpTy DPR:$Vm),
Jim Grosbach460a9052011-10-07 23:56:00 +00004556 VectorIndex32:$lane)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004557
Bob Wilson507df402009-10-21 02:15:46 +00004558// Inst{19-16} is partially specified depending on the element size.
4559
Jim Grosbach460a9052011-10-07 23:56:00 +00004560def VDUPLN8d : VDUPLND<{?,?,?,1}, "vdup", "8", v8i8, VectorIndex8> {
4561 bits<3> lane;
Owen Andersonf587a932010-10-27 19:25:54 +00004562 let Inst{19-17} = lane{2-0};
4563}
Jim Grosbach460a9052011-10-07 23:56:00 +00004564def VDUPLN16d : VDUPLND<{?,?,1,0}, "vdup", "16", v4i16, VectorIndex16> {
4565 bits<2> lane;
Owen Andersonf587a932010-10-27 19:25:54 +00004566 let Inst{19-18} = lane{1-0};
4567}
Jim Grosbach460a9052011-10-07 23:56:00 +00004568def VDUPLN32d : VDUPLND<{?,1,0,0}, "vdup", "32", v2i32, VectorIndex32> {
4569 bits<1> lane;
Owen Andersonf587a932010-10-27 19:25:54 +00004570 let Inst{19} = lane{0};
4571}
Jim Grosbach460a9052011-10-07 23:56:00 +00004572def VDUPLN8q : VDUPLNQ<{?,?,?,1}, "vdup", "8", v16i8, v8i8, VectorIndex8> {
4573 bits<3> lane;
Owen Andersonf587a932010-10-27 19:25:54 +00004574 let Inst{19-17} = lane{2-0};
4575}
Jim Grosbach460a9052011-10-07 23:56:00 +00004576def VDUPLN16q : VDUPLNQ<{?,?,1,0}, "vdup", "16", v8i16, v4i16, VectorIndex16> {
4577 bits<2> lane;
Owen Andersonf587a932010-10-27 19:25:54 +00004578 let Inst{19-18} = lane{1-0};
4579}
Jim Grosbach460a9052011-10-07 23:56:00 +00004580def VDUPLN32q : VDUPLNQ<{?,1,0,0}, "vdup", "32", v4i32, v2i32, VectorIndex32> {
4581 bits<1> lane;
Owen Andersonf587a932010-10-27 19:25:54 +00004582 let Inst{19} = lane{0};
4583}
Jim Grosbach8b8515c2011-03-11 20:31:17 +00004584
4585def : Pat<(v2f32 (NEONvduplane (v2f32 DPR:$Vm), imm:$lane)),
4586 (VDUPLN32d DPR:$Vm, imm:$lane)>;
4587
4588def : Pat<(v4f32 (NEONvduplane (v2f32 DPR:$Vm), imm:$lane)),
4589 (VDUPLN32q DPR:$Vm, imm:$lane)>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004590
Bob Wilson0ce37102009-08-14 05:08:32 +00004591def : Pat<(v16i8 (NEONvduplane (v16i8 QPR:$src), imm:$lane)),
4592 (v16i8 (VDUPLN8q (v8i8 (EXTRACT_SUBREG QPR:$src,
4593 (DSubReg_i8_reg imm:$lane))),
4594 (SubReg_i8_lane imm:$lane)))>;
4595def : Pat<(v8i16 (NEONvduplane (v8i16 QPR:$src), imm:$lane)),
4596 (v8i16 (VDUPLN16q (v4i16 (EXTRACT_SUBREG QPR:$src,
4597 (DSubReg_i16_reg imm:$lane))),
4598 (SubReg_i16_lane imm:$lane)))>;
4599def : Pat<(v4i32 (NEONvduplane (v4i32 QPR:$src), imm:$lane)),
4600 (v4i32 (VDUPLN32q (v2i32 (EXTRACT_SUBREG QPR:$src,
4601 (DSubReg_i32_reg imm:$lane))),
4602 (SubReg_i32_lane imm:$lane)))>;
4603def : Pat<(v4f32 (NEONvduplane (v4f32 QPR:$src), imm:$lane)),
Jim Grosbach8b8515c2011-03-11 20:31:17 +00004604 (v4f32 (VDUPLN32q (v2f32 (EXTRACT_SUBREG QPR:$src,
Bob Wilson0ce37102009-08-14 05:08:32 +00004605 (DSubReg_i32_reg imm:$lane))),
4606 (SubReg_i32_lane imm:$lane)))>;
4607
Jim Grosbach65dc3032010-10-06 21:16:16 +00004608def VDUPfdf : PseudoNeonI<(outs DPR:$dst), (ins SPR:$src), IIC_VMOVD, "",
Johnny Chenda1aea42009-11-23 21:00:43 +00004609 [(set DPR:$dst, (v2f32 (NEONvdup (f32 SPR:$src))))]>;
Jim Grosbach65dc3032010-10-06 21:16:16 +00004610def VDUPfqf : PseudoNeonI<(outs QPR:$dst), (ins SPR:$src), IIC_VMOVD, "",
Johnny Chenda1aea42009-11-23 21:00:43 +00004611 [(set QPR:$dst, (v4f32 (NEONvdup (f32 SPR:$src))))]>;
Anton Korobeynikov32a1b252009-08-07 22:36:50 +00004612
Bob Wilson5bafff32009-06-22 23:27:02 +00004613// VMOVN : Vector Narrowing Move
Evan Chengcae6a122010-10-01 20:50:58 +00004614defm VMOVN : N2VN_HSD<0b11,0b11,0b10,0b00100,0,0, IIC_VMOVN,
Bob Wilson973a0742010-08-30 20:02:30 +00004615 "vmovn", "i", trunc>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004616// VQMOVN : Vector Saturating Narrowing Move
Evan Chengf81bf152009-11-23 21:57:23 +00004617defm VQMOVNs : N2VNInt_HSD<0b11,0b11,0b10,0b00101,0,0, IIC_VQUNAiD,
4618 "vqmovn", "s", int_arm_neon_vqmovns>;
4619defm VQMOVNu : N2VNInt_HSD<0b11,0b11,0b10,0b00101,1,0, IIC_VQUNAiD,
4620 "vqmovn", "u", int_arm_neon_vqmovnu>;
4621defm VQMOVNsu : N2VNInt_HSD<0b11,0b11,0b10,0b00100,1,0, IIC_VQUNAiD,
4622 "vqmovun", "s", int_arm_neon_vqmovnsu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004623// VMOVL : Vector Lengthening Move
Bob Wilsonb31a11b2010-08-20 04:54:02 +00004624defm VMOVLs : N2VL_QHS<0b01,0b10100,0,1, "vmovl", "s", sext>;
4625defm VMOVLu : N2VL_QHS<0b11,0b10100,0,1, "vmovl", "u", zext>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004626
4627// Vector Conversions.
4628
Johnny Chen9e088762010-03-17 17:52:21 +00004629// VCVT : Vector Convert Between Floating-Point and Integers
Johnny Chen6c8648b2010-03-17 23:26:50 +00004630def VCVTf2sd : N2VD<0b11, 0b11, 0b10, 0b11, 0b01110, 0, "vcvt", "s32.f32",
4631 v2i32, v2f32, fp_to_sint>;
4632def VCVTf2ud : N2VD<0b11, 0b11, 0b10, 0b11, 0b01111, 0, "vcvt", "u32.f32",
4633 v2i32, v2f32, fp_to_uint>;
4634def VCVTs2fd : N2VD<0b11, 0b11, 0b10, 0b11, 0b01100, 0, "vcvt", "f32.s32",
4635 v2f32, v2i32, sint_to_fp>;
4636def VCVTu2fd : N2VD<0b11, 0b11, 0b10, 0b11, 0b01101, 0, "vcvt", "f32.u32",
4637 v2f32, v2i32, uint_to_fp>;
Johnny Chen9e088762010-03-17 17:52:21 +00004638
Johnny Chen6c8648b2010-03-17 23:26:50 +00004639def VCVTf2sq : N2VQ<0b11, 0b11, 0b10, 0b11, 0b01110, 0, "vcvt", "s32.f32",
4640 v4i32, v4f32, fp_to_sint>;
4641def VCVTf2uq : N2VQ<0b11, 0b11, 0b10, 0b11, 0b01111, 0, "vcvt", "u32.f32",
4642 v4i32, v4f32, fp_to_uint>;
4643def VCVTs2fq : N2VQ<0b11, 0b11, 0b10, 0b11, 0b01100, 0, "vcvt", "f32.s32",
4644 v4f32, v4i32, sint_to_fp>;
4645def VCVTu2fq : N2VQ<0b11, 0b11, 0b10, 0b11, 0b01101, 0, "vcvt", "f32.u32",
4646 v4f32, v4i32, uint_to_fp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004647
4648// VCVT : Vector Convert Between Floating-Point and Fixed-Point.
Evan Chengf81bf152009-11-23 21:57:23 +00004649def VCVTf2xsd : N2VCvtD<0, 1, 0b1111, 0, 1, "vcvt", "s32.f32",
Bob Wilson5bafff32009-06-22 23:27:02 +00004650 v2i32, v2f32, int_arm_neon_vcvtfp2fxs>;
Evan Chengf81bf152009-11-23 21:57:23 +00004651def VCVTf2xud : N2VCvtD<1, 1, 0b1111, 0, 1, "vcvt", "u32.f32",
Bob Wilson5bafff32009-06-22 23:27:02 +00004652 v2i32, v2f32, int_arm_neon_vcvtfp2fxu>;
Evan Chengf81bf152009-11-23 21:57:23 +00004653def VCVTxs2fd : N2VCvtD<0, 1, 0b1110, 0, 1, "vcvt", "f32.s32",
Bob Wilson5bafff32009-06-22 23:27:02 +00004654 v2f32, v2i32, int_arm_neon_vcvtfxs2fp>;
Evan Chengf81bf152009-11-23 21:57:23 +00004655def VCVTxu2fd : N2VCvtD<1, 1, 0b1110, 0, 1, "vcvt", "f32.u32",
Bob Wilson5bafff32009-06-22 23:27:02 +00004656 v2f32, v2i32, int_arm_neon_vcvtfxu2fp>;
4657
Evan Chengf81bf152009-11-23 21:57:23 +00004658def VCVTf2xsq : N2VCvtQ<0, 1, 0b1111, 0, 1, "vcvt", "s32.f32",
Bob Wilson5bafff32009-06-22 23:27:02 +00004659 v4i32, v4f32, int_arm_neon_vcvtfp2fxs>;
Evan Chengf81bf152009-11-23 21:57:23 +00004660def VCVTf2xuq : N2VCvtQ<1, 1, 0b1111, 0, 1, "vcvt", "u32.f32",
Bob Wilson5bafff32009-06-22 23:27:02 +00004661 v4i32, v4f32, int_arm_neon_vcvtfp2fxu>;
Evan Chengf81bf152009-11-23 21:57:23 +00004662def VCVTxs2fq : N2VCvtQ<0, 1, 0b1110, 0, 1, "vcvt", "f32.s32",
Bob Wilson5bafff32009-06-22 23:27:02 +00004663 v4f32, v4i32, int_arm_neon_vcvtfxs2fp>;
Evan Chengf81bf152009-11-23 21:57:23 +00004664def VCVTxu2fq : N2VCvtQ<1, 1, 0b1110, 0, 1, "vcvt", "f32.u32",
Bob Wilson5bafff32009-06-22 23:27:02 +00004665 v4f32, v4i32, int_arm_neon_vcvtfxu2fp>;
4666
Bob Wilson04063562010-12-15 22:14:12 +00004667// VCVT : Vector Convert Between Half-Precision and Single-Precision.
4668def VCVTf2h : N2VNInt<0b11, 0b11, 0b01, 0b10, 0b01100, 0, 0,
4669 IIC_VUNAQ, "vcvt", "f16.f32",
4670 v4i16, v4f32, int_arm_neon_vcvtfp2hf>,
4671 Requires<[HasNEON, HasFP16]>;
4672def VCVTh2f : N2VLInt<0b11, 0b11, 0b01, 0b10, 0b01110, 0, 0,
4673 IIC_VUNAQ, "vcvt", "f32.f16",
4674 v4f32, v4i16, int_arm_neon_vcvthf2fp>,
4675 Requires<[HasNEON, HasFP16]>;
4676
Bob Wilsond8e17572009-08-12 22:31:50 +00004677// Vector Reverse.
Bob Wilson8bb9e482009-07-26 00:39:34 +00004678
4679// VREV64 : Vector Reverse elements within 64-bit doublewords
4680
Evan Chengf81bf152009-11-23 21:57:23 +00004681class VREV64D<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Owen Andersonaa545242010-11-21 06:47:06 +00004682 : N2V<0b11, 0b11, op19_18, 0b00, 0b00000, 0, 0, (outs DPR:$Vd),
4683 (ins DPR:$Vm), IIC_VMOVD,
4684 OpcodeStr, Dt, "$Vd, $Vm", "",
4685 [(set DPR:$Vd, (Ty (NEONvrev64 (Ty DPR:$Vm))))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00004686class VREV64Q<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Owen Andersonaa545242010-11-21 06:47:06 +00004687 : N2V<0b11, 0b11, op19_18, 0b00, 0b00000, 1, 0, (outs QPR:$Vd),
4688 (ins QPR:$Vm), IIC_VMOVQ,
4689 OpcodeStr, Dt, "$Vd, $Vm", "",
4690 [(set QPR:$Vd, (Ty (NEONvrev64 (Ty QPR:$Vm))))]>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00004691
Evan Chengf81bf152009-11-23 21:57:23 +00004692def VREV64d8 : VREV64D<0b00, "vrev64", "8", v8i8>;
4693def VREV64d16 : VREV64D<0b01, "vrev64", "16", v4i16>;
4694def VREV64d32 : VREV64D<0b10, "vrev64", "32", v2i32>;
Jim Grosbach1558df72011-03-11 20:18:05 +00004695def : Pat<(v2f32 (NEONvrev64 (v2f32 DPR:$Vm))), (VREV64d32 DPR:$Vm)>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00004696
Evan Chengf81bf152009-11-23 21:57:23 +00004697def VREV64q8 : VREV64Q<0b00, "vrev64", "8", v16i8>;
4698def VREV64q16 : VREV64Q<0b01, "vrev64", "16", v8i16>;
4699def VREV64q32 : VREV64Q<0b10, "vrev64", "32", v4i32>;
Jim Grosbach1558df72011-03-11 20:18:05 +00004700def : Pat<(v4f32 (NEONvrev64 (v4f32 QPR:$Vm))), (VREV64q32 QPR:$Vm)>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00004701
4702// VREV32 : Vector Reverse elements within 32-bit words
4703
Evan Chengf81bf152009-11-23 21:57:23 +00004704class VREV32D<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Owen Andersonaa545242010-11-21 06:47:06 +00004705 : N2V<0b11, 0b11, op19_18, 0b00, 0b00001, 0, 0, (outs DPR:$Vd),
4706 (ins DPR:$Vm), IIC_VMOVD,
4707 OpcodeStr, Dt, "$Vd, $Vm", "",
4708 [(set DPR:$Vd, (Ty (NEONvrev32 (Ty DPR:$Vm))))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00004709class VREV32Q<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Owen Andersonaa545242010-11-21 06:47:06 +00004710 : N2V<0b11, 0b11, op19_18, 0b00, 0b00001, 1, 0, (outs QPR:$Vd),
4711 (ins QPR:$Vm), IIC_VMOVQ,
4712 OpcodeStr, Dt, "$Vd, $Vm", "",
4713 [(set QPR:$Vd, (Ty (NEONvrev32 (Ty QPR:$Vm))))]>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00004714
Evan Chengf81bf152009-11-23 21:57:23 +00004715def VREV32d8 : VREV32D<0b00, "vrev32", "8", v8i8>;
4716def VREV32d16 : VREV32D<0b01, "vrev32", "16", v4i16>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00004717
Evan Chengf81bf152009-11-23 21:57:23 +00004718def VREV32q8 : VREV32Q<0b00, "vrev32", "8", v16i8>;
4719def VREV32q16 : VREV32Q<0b01, "vrev32", "16", v8i16>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00004720
4721// VREV16 : Vector Reverse elements within 16-bit halfwords
4722
Evan Chengf81bf152009-11-23 21:57:23 +00004723class VREV16D<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Owen Andersonaa545242010-11-21 06:47:06 +00004724 : N2V<0b11, 0b11, op19_18, 0b00, 0b00010, 0, 0, (outs DPR:$Vd),
4725 (ins DPR:$Vm), IIC_VMOVD,
4726 OpcodeStr, Dt, "$Vd, $Vm", "",
4727 [(set DPR:$Vd, (Ty (NEONvrev16 (Ty DPR:$Vm))))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00004728class VREV16Q<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Owen Andersonaa545242010-11-21 06:47:06 +00004729 : N2V<0b11, 0b11, op19_18, 0b00, 0b00010, 1, 0, (outs QPR:$Vd),
4730 (ins QPR:$Vm), IIC_VMOVQ,
4731 OpcodeStr, Dt, "$Vd, $Vm", "",
4732 [(set QPR:$Vd, (Ty (NEONvrev16 (Ty QPR:$Vm))))]>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00004733
Evan Chengf81bf152009-11-23 21:57:23 +00004734def VREV16d8 : VREV16D<0b00, "vrev16", "8", v8i8>;
4735def VREV16q8 : VREV16Q<0b00, "vrev16", "8", v16i8>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00004736
Bob Wilsonde95c1b82009-08-19 17:03:43 +00004737// Other Vector Shuffles.
4738
Bob Wilson5e8b8332011-01-07 04:59:04 +00004739// Aligned extractions: really just dropping registers
4740
4741class AlignedVEXTq<ValueType DestTy, ValueType SrcTy, SDNodeXForm LaneCVT>
4742 : Pat<(DestTy (vector_extract_subvec (SrcTy QPR:$src), (i32 imm:$start))),
4743 (EXTRACT_SUBREG (SrcTy QPR:$src), (LaneCVT imm:$start))>;
4744
4745def : AlignedVEXTq<v8i8, v16i8, DSubReg_i8_reg>;
4746
4747def : AlignedVEXTq<v4i16, v8i16, DSubReg_i16_reg>;
4748
4749def : AlignedVEXTq<v2i32, v4i32, DSubReg_i32_reg>;
4750
4751def : AlignedVEXTq<v1i64, v2i64, DSubReg_f64_reg>;
4752
4753def : AlignedVEXTq<v2f32, v4f32, DSubReg_i32_reg>;
4754
4755
Bob Wilsonde95c1b82009-08-19 17:03:43 +00004756// VEXT : Vector Extract
4757
Evan Chengf81bf152009-11-23 21:57:23 +00004758class VEXTd<string OpcodeStr, string Dt, ValueType Ty>
Owen Andersonaa545242010-11-21 06:47:06 +00004759 : N3V<0,1,0b11,{?,?,?,?},0,0, (outs DPR:$Vd),
4760 (ins DPR:$Vn, DPR:$Vm, i32imm:$index), NVExtFrm,
4761 IIC_VEXTD, OpcodeStr, Dt, "$Vd, $Vn, $Vm, $index", "",
4762 [(set DPR:$Vd, (Ty (NEONvext (Ty DPR:$Vn),
4763 (Ty DPR:$Vm), imm:$index)))]> {
Owen Anderson3eff4af2010-10-27 23:56:39 +00004764 bits<4> index;
4765 let Inst{11-8} = index{3-0};
4766}
Anton Korobeynikov5da894f2009-08-21 12:40:21 +00004767
Evan Chengf81bf152009-11-23 21:57:23 +00004768class VEXTq<string OpcodeStr, string Dt, ValueType Ty>
Owen Andersonaa545242010-11-21 06:47:06 +00004769 : N3V<0,1,0b11,{?,?,?,?},1,0, (outs QPR:$Vd),
4770 (ins QPR:$Vn, QPR:$Vm, i32imm:$index), NVExtFrm,
4771 IIC_VEXTQ, OpcodeStr, Dt, "$Vd, $Vn, $Vm, $index", "",
4772 [(set QPR:$Vd, (Ty (NEONvext (Ty QPR:$Vn),
4773 (Ty QPR:$Vm), imm:$index)))]> {
Owen Anderson3eff4af2010-10-27 23:56:39 +00004774 bits<4> index;
4775 let Inst{11-8} = index{3-0};
4776}
Anton Korobeynikov5da894f2009-08-21 12:40:21 +00004777
Owen Anderson7a258252010-11-03 18:16:27 +00004778def VEXTd8 : VEXTd<"vext", "8", v8i8> {
4779 let Inst{11-8} = index{3-0};
4780}
4781def VEXTd16 : VEXTd<"vext", "16", v4i16> {
4782 let Inst{11-9} = index{2-0};
4783 let Inst{8} = 0b0;
4784}
4785def VEXTd32 : VEXTd<"vext", "32", v2i32> {
4786 let Inst{11-10} = index{1-0};
4787 let Inst{9-8} = 0b00;
4788}
Owen Anderson167eb1f2011-07-15 17:48:05 +00004789def : Pat<(v2f32 (NEONvext (v2f32 DPR:$Vn),
4790 (v2f32 DPR:$Vm),
4791 (i32 imm:$index))),
4792 (VEXTd32 DPR:$Vn, DPR:$Vm, imm:$index)>;
Anton Korobeynikov5da894f2009-08-21 12:40:21 +00004793
Owen Anderson7a258252010-11-03 18:16:27 +00004794def VEXTq8 : VEXTq<"vext", "8", v16i8> {
4795 let Inst{11-8} = index{3-0};
4796}
4797def VEXTq16 : VEXTq<"vext", "16", v8i16> {
4798 let Inst{11-9} = index{2-0};
4799 let Inst{8} = 0b0;
4800}
4801def VEXTq32 : VEXTq<"vext", "32", v4i32> {
4802 let Inst{11-10} = index{1-0};
4803 let Inst{9-8} = 0b00;
4804}
Owen Anderson167eb1f2011-07-15 17:48:05 +00004805def : Pat<(v4f32 (NEONvext (v4f32 QPR:$Vn),
4806 (v4f32 QPR:$Vm),
4807 (i32 imm:$index))),
4808 (VEXTq32 QPR:$Vn, QPR:$Vm, imm:$index)>;
Bob Wilsonde95c1b82009-08-19 17:03:43 +00004809
Bob Wilson64efd902009-08-08 05:53:00 +00004810// VTRN : Vector Transpose
4811
Evan Chengf81bf152009-11-23 21:57:23 +00004812def VTRNd8 : N2VDShuffle<0b00, 0b00001, "vtrn", "8">;
4813def VTRNd16 : N2VDShuffle<0b01, 0b00001, "vtrn", "16">;
4814def VTRNd32 : N2VDShuffle<0b10, 0b00001, "vtrn", "32">;
Bob Wilson64efd902009-08-08 05:53:00 +00004815
Evan Chengf81bf152009-11-23 21:57:23 +00004816def VTRNq8 : N2VQShuffle<0b00, 0b00001, IIC_VPERMQ, "vtrn", "8">;
4817def VTRNq16 : N2VQShuffle<0b01, 0b00001, IIC_VPERMQ, "vtrn", "16">;
4818def VTRNq32 : N2VQShuffle<0b10, 0b00001, IIC_VPERMQ, "vtrn", "32">;
Bob Wilson64efd902009-08-08 05:53:00 +00004819
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00004820// VUZP : Vector Unzip (Deinterleave)
4821
Evan Chengf81bf152009-11-23 21:57:23 +00004822def VUZPd8 : N2VDShuffle<0b00, 0b00010, "vuzp", "8">;
4823def VUZPd16 : N2VDShuffle<0b01, 0b00010, "vuzp", "16">;
4824def VUZPd32 : N2VDShuffle<0b10, 0b00010, "vuzp", "32">;
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00004825
Evan Chengf81bf152009-11-23 21:57:23 +00004826def VUZPq8 : N2VQShuffle<0b00, 0b00010, IIC_VPERMQ3, "vuzp", "8">;
4827def VUZPq16 : N2VQShuffle<0b01, 0b00010, IIC_VPERMQ3, "vuzp", "16">;
4828def VUZPq32 : N2VQShuffle<0b10, 0b00010, IIC_VPERMQ3, "vuzp", "32">;
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00004829
4830// VZIP : Vector Zip (Interleave)
4831
Evan Chengf81bf152009-11-23 21:57:23 +00004832def VZIPd8 : N2VDShuffle<0b00, 0b00011, "vzip", "8">;
4833def VZIPd16 : N2VDShuffle<0b01, 0b00011, "vzip", "16">;
4834def VZIPd32 : N2VDShuffle<0b10, 0b00011, "vzip", "32">;
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00004835
Evan Chengf81bf152009-11-23 21:57:23 +00004836def VZIPq8 : N2VQShuffle<0b00, 0b00011, IIC_VPERMQ3, "vzip", "8">;
4837def VZIPq16 : N2VQShuffle<0b01, 0b00011, IIC_VPERMQ3, "vzip", "16">;
4838def VZIPq32 : N2VQShuffle<0b10, 0b00011, IIC_VPERMQ3, "vzip", "32">;
Bob Wilson64efd902009-08-08 05:53:00 +00004839
Bob Wilson114a2662009-08-12 20:51:55 +00004840// Vector Table Lookup and Table Extension.
4841
4842// VTBL : Vector Table Lookup
Owen Anderson8d7d2e12011-08-09 20:55:18 +00004843let DecoderMethod = "DecodeTBLInstruction" in {
Bob Wilson114a2662009-08-12 20:51:55 +00004844def VTBL1
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00004845 : N3V<1,1,0b11,0b1000,0,0, (outs DPR:$Vd),
4846 (ins DPR:$Vn, DPR:$Vm), NVTBLFrm, IIC_VTB1,
4847 "vtbl", "8", "$Vd, \\{$Vn\\}, $Vm", "",
4848 [(set DPR:$Vd, (v8i8 (int_arm_neon_vtbl1 DPR:$Vn, DPR:$Vm)))]>;
Evan Cheng0d92f5f2009-10-01 08:22:27 +00004849let hasExtraSrcRegAllocReq = 1 in {
Bob Wilson114a2662009-08-12 20:51:55 +00004850def VTBL2
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00004851 : N3V<1,1,0b11,0b1001,0,0, (outs DPR:$Vd),
4852 (ins DPR:$Vn, DPR:$tbl2, DPR:$Vm), NVTBLFrm, IIC_VTB2,
4853 "vtbl", "8", "$Vd, \\{$Vn, $tbl2\\}, $Vm", "", []>;
Bob Wilson114a2662009-08-12 20:51:55 +00004854def VTBL3
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00004855 : N3V<1,1,0b11,0b1010,0,0, (outs DPR:$Vd),
4856 (ins DPR:$Vn, DPR:$tbl2, DPR:$tbl3, DPR:$Vm), NVTBLFrm, IIC_VTB3,
4857 "vtbl", "8", "$Vd, \\{$Vn, $tbl2, $tbl3\\}, $Vm", "", []>;
Bob Wilson114a2662009-08-12 20:51:55 +00004858def VTBL4
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00004859 : N3V<1,1,0b11,0b1011,0,0, (outs DPR:$Vd),
4860 (ins DPR:$Vn, DPR:$tbl2, DPR:$tbl3, DPR:$tbl4, DPR:$Vm),
Johnny Chen79c4d822010-03-29 01:14:22 +00004861 NVTBLFrm, IIC_VTB4,
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00004862 "vtbl", "8", "$Vd, \\{$Vn, $tbl2, $tbl3, $tbl4\\}, $Vm", "", []>;
Evan Cheng0d92f5f2009-10-01 08:22:27 +00004863} // hasExtraSrcRegAllocReq = 1
Bob Wilson114a2662009-08-12 20:51:55 +00004864
Bob Wilsonbd916c52010-09-13 23:55:10 +00004865def VTBL2Pseudo
Jim Grosbach7cd27292010-10-06 20:36:55 +00004866 : PseudoNeonI<(outs DPR:$dst), (ins QPR:$tbl, DPR:$src), IIC_VTB2, "", []>;
Bob Wilsonbd916c52010-09-13 23:55:10 +00004867def VTBL3Pseudo
Jim Grosbach7cd27292010-10-06 20:36:55 +00004868 : PseudoNeonI<(outs DPR:$dst), (ins QQPR:$tbl, DPR:$src), IIC_VTB3, "", []>;
Bob Wilsonbd916c52010-09-13 23:55:10 +00004869def VTBL4Pseudo
Jim Grosbach7cd27292010-10-06 20:36:55 +00004870 : PseudoNeonI<(outs DPR:$dst), (ins QQPR:$tbl, DPR:$src), IIC_VTB4, "", []>;
Bob Wilsonbd916c52010-09-13 23:55:10 +00004871
Bob Wilson114a2662009-08-12 20:51:55 +00004872// VTBX : Vector Table Extension
4873def VTBX1
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00004874 : N3V<1,1,0b11,0b1000,1,0, (outs DPR:$Vd),
4875 (ins DPR:$orig, DPR:$Vn, DPR:$Vm), NVTBLFrm, IIC_VTBX1,
4876 "vtbx", "8", "$Vd, \\{$Vn\\}, $Vm", "$orig = $Vd",
4877 [(set DPR:$Vd, (v8i8 (int_arm_neon_vtbx1
4878 DPR:$orig, DPR:$Vn, DPR:$Vm)))]>;
Evan Cheng0d92f5f2009-10-01 08:22:27 +00004879let hasExtraSrcRegAllocReq = 1 in {
Bob Wilson114a2662009-08-12 20:51:55 +00004880def VTBX2
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00004881 : N3V<1,1,0b11,0b1001,1,0, (outs DPR:$Vd),
4882 (ins DPR:$orig, DPR:$Vn, DPR:$tbl2, DPR:$Vm), NVTBLFrm, IIC_VTBX2,
4883 "vtbx", "8", "$Vd, \\{$Vn, $tbl2\\}, $Vm", "$orig = $Vd", []>;
Bob Wilson114a2662009-08-12 20:51:55 +00004884def VTBX3
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00004885 : N3V<1,1,0b11,0b1010,1,0, (outs DPR:$Vd),
4886 (ins DPR:$orig, DPR:$Vn, DPR:$tbl2, DPR:$tbl3, DPR:$Vm),
Johnny Chen79c4d822010-03-29 01:14:22 +00004887 NVTBLFrm, IIC_VTBX3,
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00004888 "vtbx", "8", "$Vd, \\{$Vn, $tbl2, $tbl3\\}, $Vm",
4889 "$orig = $Vd", []>;
Bob Wilson114a2662009-08-12 20:51:55 +00004890def VTBX4
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00004891 : N3V<1,1,0b11,0b1011,1,0, (outs DPR:$Vd), (ins DPR:$orig, DPR:$Vn,
4892 DPR:$tbl2, DPR:$tbl3, DPR:$tbl4, DPR:$Vm), NVTBLFrm, IIC_VTBX4,
4893 "vtbx", "8", "$Vd, \\{$Vn, $tbl2, $tbl3, $tbl4\\}, $Vm",
4894 "$orig = $Vd", []>;
Evan Cheng0d92f5f2009-10-01 08:22:27 +00004895} // hasExtraSrcRegAllocReq = 1
Bob Wilson114a2662009-08-12 20:51:55 +00004896
Bob Wilsonbd916c52010-09-13 23:55:10 +00004897def VTBX2Pseudo
4898 : PseudoNeonI<(outs DPR:$dst), (ins DPR:$orig, QPR:$tbl, DPR:$src),
Jim Grosbach7cd27292010-10-06 20:36:55 +00004899 IIC_VTBX2, "$orig = $dst", []>;
Bob Wilsonbd916c52010-09-13 23:55:10 +00004900def VTBX3Pseudo
4901 : PseudoNeonI<(outs DPR:$dst), (ins DPR:$orig, QQPR:$tbl, DPR:$src),
Jim Grosbach7cd27292010-10-06 20:36:55 +00004902 IIC_VTBX3, "$orig = $dst", []>;
Bob Wilsonbd916c52010-09-13 23:55:10 +00004903def VTBX4Pseudo
4904 : PseudoNeonI<(outs DPR:$dst), (ins DPR:$orig, QQPR:$tbl, DPR:$src),
Jim Grosbach7cd27292010-10-06 20:36:55 +00004905 IIC_VTBX4, "$orig = $dst", []>;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00004906} // DecoderMethod = "DecodeTBLInstruction"
Bob Wilsonbd916c52010-09-13 23:55:10 +00004907
Bob Wilson5bafff32009-06-22 23:27:02 +00004908//===----------------------------------------------------------------------===//
Evan Cheng1d2426c2009-08-07 19:30:41 +00004909// NEON instructions for single-precision FP math
4910//===----------------------------------------------------------------------===//
4911
Bob Wilson0e6d5402010-12-13 23:02:31 +00004912class N2VSPat<SDNode OpNode, NeonI Inst>
4913 : NEONFPPat<(f32 (OpNode SPR:$a)),
Bob Wilson1e6f5962010-12-13 21:58:05 +00004914 (EXTRACT_SUBREG
Bob Wilson4711d5c2010-12-13 23:02:37 +00004915 (v2f32 (COPY_TO_REGCLASS (Inst
4916 (INSERT_SUBREG
Bob Wilson0e6d5402010-12-13 23:02:31 +00004917 (v2f32 (COPY_TO_REGCLASS (v2f32 (IMPLICIT_DEF)), DPR_VFP2)),
4918 SPR:$a, ssub_0)), DPR_VFP2)), ssub_0)>;
Bob Wilson3c0f96e2010-02-17 22:23:11 +00004919
4920class N3VSPat<SDNode OpNode, NeonI Inst>
4921 : NEONFPPat<(f32 (OpNode SPR:$a, SPR:$b)),
Bob Wilson4711d5c2010-12-13 23:02:37 +00004922 (EXTRACT_SUBREG
4923 (v2f32 (COPY_TO_REGCLASS (Inst
4924 (INSERT_SUBREG
4925 (v2f32 (COPY_TO_REGCLASS (v2f32 (IMPLICIT_DEF)), DPR_VFP2)),
4926 SPR:$a, ssub_0),
4927 (INSERT_SUBREG
4928 (v2f32 (COPY_TO_REGCLASS (v2f32 (IMPLICIT_DEF)), DPR_VFP2)),
4929 SPR:$b, ssub_0)), DPR_VFP2)), ssub_0)>;
Bob Wilson3c0f96e2010-02-17 22:23:11 +00004930
4931class N3VSMulOpPat<SDNode MulNode, SDNode OpNode, NeonI Inst>
4932 : NEONFPPat<(f32 (OpNode SPR:$acc, (f32 (MulNode SPR:$a, SPR:$b)))),
Bob Wilson4711d5c2010-12-13 23:02:37 +00004933 (EXTRACT_SUBREG
4934 (v2f32 (COPY_TO_REGCLASS (Inst
4935 (INSERT_SUBREG
4936 (v2f32 (COPY_TO_REGCLASS (v2f32 (IMPLICIT_DEF)), DPR_VFP2)),
4937 SPR:$acc, ssub_0),
4938 (INSERT_SUBREG
4939 (v2f32 (COPY_TO_REGCLASS (v2f32 (IMPLICIT_DEF)), DPR_VFP2)),
4940 SPR:$a, ssub_0),
4941 (INSERT_SUBREG
4942 (v2f32 (COPY_TO_REGCLASS (v2f32 (IMPLICIT_DEF)), DPR_VFP2)),
4943 SPR:$b, ssub_0)), DPR_VFP2)), ssub_0)>;
Bob Wilson3c0f96e2010-02-17 22:23:11 +00004944
Bob Wilson4711d5c2010-12-13 23:02:37 +00004945def : N3VSPat<fadd, VADDfd>;
4946def : N3VSPat<fsub, VSUBfd>;
4947def : N3VSPat<fmul, VMULfd>;
4948def : N3VSMulOpPat<fmul, fadd, VMLAfd>,
Evan Cheng48575f62010-12-05 22:04:16 +00004949 Requires<[HasNEON, UseNEONForFP, UseFPVMLx]>;
Bob Wilson4711d5c2010-12-13 23:02:37 +00004950def : N3VSMulOpPat<fmul, fsub, VMLSfd>,
Evan Cheng48575f62010-12-05 22:04:16 +00004951 Requires<[HasNEON, UseNEONForFP, UseFPVMLx]>;
Bob Wilson0e6d5402010-12-13 23:02:31 +00004952def : N2VSPat<fabs, VABSfd>;
Bob Wilson0e6d5402010-12-13 23:02:31 +00004953def : N2VSPat<fneg, VNEGfd>;
Bob Wilson4711d5c2010-12-13 23:02:37 +00004954def : N3VSPat<NEONfmax, VMAXfd>;
4955def : N3VSPat<NEONfmin, VMINfd>;
Bob Wilson0e6d5402010-12-13 23:02:31 +00004956def : N2VSPat<arm_ftosi, VCVTf2sd>;
4957def : N2VSPat<arm_ftoui, VCVTf2ud>;
4958def : N2VSPat<arm_sitof, VCVTs2fd>;
4959def : N2VSPat<arm_uitof, VCVTu2fd>;
David Goodwin338268c2009-08-10 22:17:39 +00004960
Evan Cheng1d2426c2009-08-07 19:30:41 +00004961//===----------------------------------------------------------------------===//
Bob Wilson5bafff32009-06-22 23:27:02 +00004962// Non-Instruction Patterns
4963//===----------------------------------------------------------------------===//
4964
4965// bit_convert
4966def : Pat<(v1i64 (bitconvert (v2i32 DPR:$src))), (v1i64 DPR:$src)>;
4967def : Pat<(v1i64 (bitconvert (v4i16 DPR:$src))), (v1i64 DPR:$src)>;
4968def : Pat<(v1i64 (bitconvert (v8i8 DPR:$src))), (v1i64 DPR:$src)>;
4969def : Pat<(v1i64 (bitconvert (f64 DPR:$src))), (v1i64 DPR:$src)>;
4970def : Pat<(v1i64 (bitconvert (v2f32 DPR:$src))), (v1i64 DPR:$src)>;
4971def : Pat<(v2i32 (bitconvert (v1i64 DPR:$src))), (v2i32 DPR:$src)>;
4972def : Pat<(v2i32 (bitconvert (v4i16 DPR:$src))), (v2i32 DPR:$src)>;
4973def : Pat<(v2i32 (bitconvert (v8i8 DPR:$src))), (v2i32 DPR:$src)>;
4974def : Pat<(v2i32 (bitconvert (f64 DPR:$src))), (v2i32 DPR:$src)>;
4975def : Pat<(v2i32 (bitconvert (v2f32 DPR:$src))), (v2i32 DPR:$src)>;
4976def : Pat<(v4i16 (bitconvert (v1i64 DPR:$src))), (v4i16 DPR:$src)>;
4977def : Pat<(v4i16 (bitconvert (v2i32 DPR:$src))), (v4i16 DPR:$src)>;
4978def : Pat<(v4i16 (bitconvert (v8i8 DPR:$src))), (v4i16 DPR:$src)>;
4979def : Pat<(v4i16 (bitconvert (f64 DPR:$src))), (v4i16 DPR:$src)>;
4980def : Pat<(v4i16 (bitconvert (v2f32 DPR:$src))), (v4i16 DPR:$src)>;
4981def : Pat<(v8i8 (bitconvert (v1i64 DPR:$src))), (v8i8 DPR:$src)>;
4982def : Pat<(v8i8 (bitconvert (v2i32 DPR:$src))), (v8i8 DPR:$src)>;
4983def : Pat<(v8i8 (bitconvert (v4i16 DPR:$src))), (v8i8 DPR:$src)>;
4984def : Pat<(v8i8 (bitconvert (f64 DPR:$src))), (v8i8 DPR:$src)>;
4985def : Pat<(v8i8 (bitconvert (v2f32 DPR:$src))), (v8i8 DPR:$src)>;
4986def : Pat<(f64 (bitconvert (v1i64 DPR:$src))), (f64 DPR:$src)>;
4987def : Pat<(f64 (bitconvert (v2i32 DPR:$src))), (f64 DPR:$src)>;
4988def : Pat<(f64 (bitconvert (v4i16 DPR:$src))), (f64 DPR:$src)>;
4989def : Pat<(f64 (bitconvert (v8i8 DPR:$src))), (f64 DPR:$src)>;
4990def : Pat<(f64 (bitconvert (v2f32 DPR:$src))), (f64 DPR:$src)>;
4991def : Pat<(v2f32 (bitconvert (f64 DPR:$src))), (v2f32 DPR:$src)>;
4992def : Pat<(v2f32 (bitconvert (v1i64 DPR:$src))), (v2f32 DPR:$src)>;
4993def : Pat<(v2f32 (bitconvert (v2i32 DPR:$src))), (v2f32 DPR:$src)>;
4994def : Pat<(v2f32 (bitconvert (v4i16 DPR:$src))), (v2f32 DPR:$src)>;
4995def : Pat<(v2f32 (bitconvert (v8i8 DPR:$src))), (v2f32 DPR:$src)>;
4996
4997def : Pat<(v2i64 (bitconvert (v4i32 QPR:$src))), (v2i64 QPR:$src)>;
4998def : Pat<(v2i64 (bitconvert (v8i16 QPR:$src))), (v2i64 QPR:$src)>;
4999def : Pat<(v2i64 (bitconvert (v16i8 QPR:$src))), (v2i64 QPR:$src)>;
5000def : Pat<(v2i64 (bitconvert (v2f64 QPR:$src))), (v2i64 QPR:$src)>;
5001def : Pat<(v2i64 (bitconvert (v4f32 QPR:$src))), (v2i64 QPR:$src)>;
5002def : Pat<(v4i32 (bitconvert (v2i64 QPR:$src))), (v4i32 QPR:$src)>;
5003def : Pat<(v4i32 (bitconvert (v8i16 QPR:$src))), (v4i32 QPR:$src)>;
5004def : Pat<(v4i32 (bitconvert (v16i8 QPR:$src))), (v4i32 QPR:$src)>;
5005def : Pat<(v4i32 (bitconvert (v2f64 QPR:$src))), (v4i32 QPR:$src)>;
5006def : Pat<(v4i32 (bitconvert (v4f32 QPR:$src))), (v4i32 QPR:$src)>;
5007def : Pat<(v8i16 (bitconvert (v2i64 QPR:$src))), (v8i16 QPR:$src)>;
5008def : Pat<(v8i16 (bitconvert (v4i32 QPR:$src))), (v8i16 QPR:$src)>;
5009def : Pat<(v8i16 (bitconvert (v16i8 QPR:$src))), (v8i16 QPR:$src)>;
5010def : Pat<(v8i16 (bitconvert (v2f64 QPR:$src))), (v8i16 QPR:$src)>;
5011def : Pat<(v8i16 (bitconvert (v4f32 QPR:$src))), (v8i16 QPR:$src)>;
5012def : Pat<(v16i8 (bitconvert (v2i64 QPR:$src))), (v16i8 QPR:$src)>;
5013def : Pat<(v16i8 (bitconvert (v4i32 QPR:$src))), (v16i8 QPR:$src)>;
5014def : Pat<(v16i8 (bitconvert (v8i16 QPR:$src))), (v16i8 QPR:$src)>;
5015def : Pat<(v16i8 (bitconvert (v2f64 QPR:$src))), (v16i8 QPR:$src)>;
5016def : Pat<(v16i8 (bitconvert (v4f32 QPR:$src))), (v16i8 QPR:$src)>;
5017def : Pat<(v4f32 (bitconvert (v2i64 QPR:$src))), (v4f32 QPR:$src)>;
5018def : Pat<(v4f32 (bitconvert (v4i32 QPR:$src))), (v4f32 QPR:$src)>;
5019def : Pat<(v4f32 (bitconvert (v8i16 QPR:$src))), (v4f32 QPR:$src)>;
5020def : Pat<(v4f32 (bitconvert (v16i8 QPR:$src))), (v4f32 QPR:$src)>;
5021def : Pat<(v4f32 (bitconvert (v2f64 QPR:$src))), (v4f32 QPR:$src)>;
5022def : Pat<(v2f64 (bitconvert (v2i64 QPR:$src))), (v2f64 QPR:$src)>;
5023def : Pat<(v2f64 (bitconvert (v4i32 QPR:$src))), (v2f64 QPR:$src)>;
5024def : Pat<(v2f64 (bitconvert (v8i16 QPR:$src))), (v2f64 QPR:$src)>;
5025def : Pat<(v2f64 (bitconvert (v16i8 QPR:$src))), (v2f64 QPR:$src)>;
5026def : Pat<(v2f64 (bitconvert (v4f32 QPR:$src))), (v2f64 QPR:$src)>;