blob: d228286d9db89b188d7f61a75ccd72335bd81166 [file] [log] [blame]
Evan Chengc6fe3332010-03-02 02:38:24 +00001//===-- MachineCSE.cpp - Machine Common Subexpression Elimination Pass ----===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This pass performs global common subexpression elimination on machine
Evan Chengc5bbba12010-03-02 19:02:27 +000011// instructions using a scoped hash table based value numbering scheme. It
Evan Chengc6fe3332010-03-02 02:38:24 +000012// must be run while the machine function is still in SSA form.
13//
14//===----------------------------------------------------------------------===//
15
16#define DEBUG_TYPE "machine-cse"
17#include "llvm/CodeGen/Passes.h"
Evan Cheng31156982010-04-21 00:21:07 +000018#include "llvm/ADT/DenseMap.h"
Evan Chengc6fe3332010-03-02 02:38:24 +000019#include "llvm/ADT/ScopedHashTable.h"
Evan Cheng189c1ec2010-10-29 23:36:03 +000020#include "llvm/ADT/SmallSet.h"
Evan Chengc6fe3332010-03-02 02:38:24 +000021#include "llvm/ADT/Statistic.h"
Chandler Carruthd04a8d42012-12-03 16:50:05 +000022#include "llvm/Analysis/AliasAnalysis.h"
23#include "llvm/CodeGen/MachineDominators.h"
24#include "llvm/CodeGen/MachineInstr.h"
25#include "llvm/CodeGen/MachineRegisterInfo.h"
Evan Chengc6fe3332010-03-02 02:38:24 +000026#include "llvm/Support/Debug.h"
Cameron Zwarich53eeba52011-01-03 04:07:46 +000027#include "llvm/Support/RecyclingAllocator.h"
Chandler Carruthd04a8d42012-12-03 16:50:05 +000028#include "llvm/Target/TargetInstrInfo.h"
Evan Chengc6fe3332010-03-02 02:38:24 +000029using namespace llvm;
30
Evan Cheng16b48b82010-03-03 21:20:05 +000031STATISTIC(NumCoalesces, "Number of copies coalesced");
32STATISTIC(NumCSEs, "Number of common subexpression eliminated");
Evan Cheng189c1ec2010-10-29 23:36:03 +000033STATISTIC(NumPhysCSEs,
34 "Number of physreg referencing common subexpr eliminated");
Evan Cheng97b5beb2012-01-10 02:02:58 +000035STATISTIC(NumCrossBBCSEs,
36 "Number of cross-MBB physreg referencing CS eliminated");
Evan Chenga63cde22010-12-15 22:16:21 +000037STATISTIC(NumCommutes, "Number of copies coalesced after commuting");
Bob Wilson38441732010-06-03 18:28:31 +000038
Evan Chengc6fe3332010-03-02 02:38:24 +000039namespace {
40 class MachineCSE : public MachineFunctionPass {
Evan Cheng6ba95542010-03-03 02:48:20 +000041 const TargetInstrInfo *TII;
Evan Chengb3958e82010-03-04 01:33:55 +000042 const TargetRegisterInfo *TRI;
Evan Chenga5f32cb2010-03-04 21:18:08 +000043 AliasAnalysis *AA;
Evan Cheng31f94c72010-03-09 03:21:12 +000044 MachineDominatorTree *DT;
45 MachineRegisterInfo *MRI;
Evan Chengc6fe3332010-03-02 02:38:24 +000046 public:
47 static char ID; // Pass identification
Owen Anderson081c34b2010-10-19 17:21:58 +000048 MachineCSE() : MachineFunctionPass(ID), LookAheadLimit(5), CurrVN(0) {
49 initializeMachineCSEPass(*PassRegistry::getPassRegistry());
50 }
Evan Chengc6fe3332010-03-02 02:38:24 +000051
52 virtual bool runOnMachineFunction(MachineFunction &MF);
Andrew Trick1df91b02012-02-08 21:22:43 +000053
Evan Chengc6fe3332010-03-02 02:38:24 +000054 virtual void getAnalysisUsage(AnalysisUsage &AU) const {
55 AU.setPreservesCFG();
56 MachineFunctionPass::getAnalysisUsage(AU);
Evan Chenga5f32cb2010-03-04 21:18:08 +000057 AU.addRequired<AliasAnalysis>();
Evan Cheng65424162010-08-17 20:57:42 +000058 AU.addPreservedID(MachineLoopInfoID);
Evan Chengc6fe3332010-03-02 02:38:24 +000059 AU.addRequired<MachineDominatorTree>();
60 AU.addPreserved<MachineDominatorTree>();
61 }
62
Evan Chengc2b768f2010-09-17 21:59:42 +000063 virtual void releaseMemory() {
64 ScopeMap.clear();
65 Exps.clear();
66 }
67
Evan Chengc6fe3332010-03-02 02:38:24 +000068 private:
Evan Cheng835810b2010-05-21 21:22:19 +000069 const unsigned LookAheadLimit;
Cameron Zwarich53eeba52011-01-03 04:07:46 +000070 typedef RecyclingAllocator<BumpPtrAllocator,
71 ScopedHashTableVal<MachineInstr*, unsigned> > AllocatorTy;
72 typedef ScopedHashTable<MachineInstr*, unsigned,
73 MachineInstrExpressionTrait, AllocatorTy> ScopedHTType;
74 typedef ScopedHTType::ScopeTy ScopeType;
Evan Cheng31156982010-04-21 00:21:07 +000075 DenseMap<MachineBasicBlock*, ScopeType*> ScopeMap;
Cameron Zwarich53eeba52011-01-03 04:07:46 +000076 ScopedHTType VNT;
Evan Cheng16b48b82010-03-03 21:20:05 +000077 SmallVector<MachineInstr*, 64> Exps;
Evan Cheng31156982010-04-21 00:21:07 +000078 unsigned CurrVN;
Evan Cheng16b48b82010-03-03 21:20:05 +000079
Evan Chenga5f32cb2010-03-04 21:18:08 +000080 bool PerformTrivialCoalescing(MachineInstr *MI, MachineBasicBlock *MBB);
Evan Chengb3958e82010-03-04 01:33:55 +000081 bool isPhysDefTriviallyDead(unsigned Reg,
82 MachineBasicBlock::const_iterator I,
Nick Lewycky7a7a6db2012-07-05 06:19:21 +000083 MachineBasicBlock::const_iterator E) const;
Evan Cheng189c1ec2010-10-29 23:36:03 +000084 bool hasLivePhysRegDefUses(const MachineInstr *MI,
85 const MachineBasicBlock *MBB,
Evan Cheng97b5beb2012-01-10 02:02:58 +000086 SmallSet<unsigned,8> &PhysRefs,
Craig Toppera0ec3f92013-07-14 04:42:23 +000087 SmallVectorImpl<unsigned> &PhysDefs,
Ulrich Weigandb64e2112012-11-13 18:40:58 +000088 bool &PhysUseDef) const;
Evan Cheng189c1ec2010-10-29 23:36:03 +000089 bool PhysRegDefsReach(MachineInstr *CSMI, MachineInstr *MI,
Evan Cheng97b5beb2012-01-10 02:02:58 +000090 SmallSet<unsigned,8> &PhysRefs,
Craig Toppera0ec3f92013-07-14 04:42:23 +000091 SmallVectorImpl<unsigned> &PhysDefs,
Evan Cheng97b5beb2012-01-10 02:02:58 +000092 bool &NonLocal) const;
Evan Chenga5f32cb2010-03-04 21:18:08 +000093 bool isCSECandidate(MachineInstr *MI);
Evan Cheng2938a002010-03-10 02:12:03 +000094 bool isProfitableToCSE(unsigned CSReg, unsigned Reg,
95 MachineInstr *CSMI, MachineInstr *MI);
Evan Cheng31156982010-04-21 00:21:07 +000096 void EnterScope(MachineBasicBlock *MBB);
97 void ExitScope(MachineBasicBlock *MBB);
98 bool ProcessBlock(MachineBasicBlock *MBB);
99 void ExitScopeIfDone(MachineDomTreeNode *Node,
Bill Wendling96cb1122012-07-19 00:04:14 +0000100 DenseMap<MachineDomTreeNode*, unsigned> &OpenChildren);
Evan Cheng31156982010-04-21 00:21:07 +0000101 bool PerformCSE(MachineDomTreeNode *Node);
Evan Chengc6fe3332010-03-02 02:38:24 +0000102 };
103} // end anonymous namespace
104
105char MachineCSE::ID = 0;
Andrew Trick1dd8c852012-02-08 21:23:13 +0000106char &llvm::MachineCSEID = MachineCSE::ID;
Owen Anderson2ab36d32010-10-12 19:48:12 +0000107INITIALIZE_PASS_BEGIN(MachineCSE, "machine-cse",
108 "Machine Common Subexpression Elimination", false, false)
109INITIALIZE_PASS_DEPENDENCY(MachineDominatorTree)
110INITIALIZE_AG_DEPENDENCY(AliasAnalysis)
111INITIALIZE_PASS_END(MachineCSE, "machine-cse",
Owen Andersonce665bd2010-10-07 22:25:06 +0000112 "Machine Common Subexpression Elimination", false, false)
Evan Chengc6fe3332010-03-02 02:38:24 +0000113
Evan Cheng6ba95542010-03-03 02:48:20 +0000114bool MachineCSE::PerformTrivialCoalescing(MachineInstr *MI,
115 MachineBasicBlock *MBB) {
116 bool Changed = false;
117 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
118 MachineOperand &MO = MI->getOperand(i);
Evan Cheng16b48b82010-03-03 21:20:05 +0000119 if (!MO.isReg() || !MO.isUse())
120 continue;
121 unsigned Reg = MO.getReg();
Jakob Stoklund Olesenc9df0252011-01-10 02:58:51 +0000122 if (!TargetRegisterInfo::isVirtualRegister(Reg))
Evan Cheng16b48b82010-03-03 21:20:05 +0000123 continue;
Evan Chengf437f732010-09-17 21:56:26 +0000124 if (!MRI->hasOneNonDBGUse(Reg))
Evan Cheng16b48b82010-03-03 21:20:05 +0000125 // Only coalesce single use copies. This ensure the copy will be
126 // deleted.
127 continue;
128 MachineInstr *DefMI = MRI->getVRegDef(Reg);
Jakob Stoklund Olesen0bc25f42010-07-08 16:40:22 +0000129 if (!DefMI->isCopy())
130 continue;
Jakob Stoklund Olesen04c528a2010-07-16 04:45:42 +0000131 unsigned SrcReg = DefMI->getOperand(1).getReg();
Jakob Stoklund Olesen0bc25f42010-07-08 16:40:22 +0000132 if (!TargetRegisterInfo::isVirtualRegister(SrcReg))
133 continue;
134 if (DefMI->getOperand(0).getSubReg() || DefMI->getOperand(1).getSubReg())
135 continue;
Jakob Stoklund Olesenbf4699c2010-10-06 23:54:39 +0000136 if (!MRI->constrainRegClass(SrcReg, MRI->getRegClass(Reg)))
Jakob Stoklund Olesen0bc25f42010-07-08 16:40:22 +0000137 continue;
138 DEBUG(dbgs() << "Coalescing: " << *DefMI);
Jakob Stoklund Olesenbf4699c2010-10-06 23:54:39 +0000139 DEBUG(dbgs() << "*** to: " << *MI);
Jakob Stoklund Olesen0bc25f42010-07-08 16:40:22 +0000140 MO.setReg(SrcReg);
141 MRI->clearKillFlags(SrcReg);
Jakob Stoklund Olesen0bc25f42010-07-08 16:40:22 +0000142 DefMI->eraseFromParent();
143 ++NumCoalesces;
144 Changed = true;
Evan Cheng6ba95542010-03-03 02:48:20 +0000145 }
146
147 return Changed;
148}
149
Evan Cheng835810b2010-05-21 21:22:19 +0000150bool
151MachineCSE::isPhysDefTriviallyDead(unsigned Reg,
152 MachineBasicBlock::const_iterator I,
153 MachineBasicBlock::const_iterator E) const {
Eric Christophere81d0102010-05-21 23:40:03 +0000154 unsigned LookAheadLeft = LookAheadLimit;
Evan Cheng112e5e72010-03-23 20:33:48 +0000155 while (LookAheadLeft) {
Evan Cheng22504252010-03-24 01:50:28 +0000156 // Skip over dbg_value's.
157 while (I != E && I->isDebugValue())
158 ++I;
159
Evan Chengb3958e82010-03-04 01:33:55 +0000160 if (I == E)
161 // Reached end of block, register is obviously dead.
162 return true;
163
Evan Chengb3958e82010-03-04 01:33:55 +0000164 bool SeenDef = false;
165 for (unsigned i = 0, e = I->getNumOperands(); i != e; ++i) {
166 const MachineOperand &MO = I->getOperand(i);
Jakob Stoklund Olesen2129a0f2012-02-28 02:08:50 +0000167 if (MO.isRegMask() && MO.clobbersPhysReg(Reg))
168 SeenDef = true;
Evan Chengb3958e82010-03-04 01:33:55 +0000169 if (!MO.isReg() || !MO.getReg())
170 continue;
171 if (!TRI->regsOverlap(MO.getReg(), Reg))
172 continue;
173 if (MO.isUse())
Evan Cheng835810b2010-05-21 21:22:19 +0000174 // Found a use!
Evan Chengb3958e82010-03-04 01:33:55 +0000175 return false;
176 SeenDef = true;
177 }
178 if (SeenDef)
Andrew Trick1df91b02012-02-08 21:22:43 +0000179 // See a def of Reg (or an alias) before encountering any use, it's
Evan Chengb3958e82010-03-04 01:33:55 +0000180 // trivially dead.
181 return true;
Evan Cheng112e5e72010-03-23 20:33:48 +0000182
183 --LookAheadLeft;
Evan Chengb3958e82010-03-04 01:33:55 +0000184 ++I;
185 }
186 return false;
187}
188
Evan Cheng189c1ec2010-10-29 23:36:03 +0000189/// hasLivePhysRegDefUses - Return true if the specified instruction read/write
Evan Cheng835810b2010-05-21 21:22:19 +0000190/// physical registers (except for dead defs of physical registers). It also
Evan Cheng2b4e7272010-06-04 23:28:13 +0000191/// returns the physical register def by reference if it's the only one and the
192/// instruction does not uses a physical register.
Evan Cheng189c1ec2010-10-29 23:36:03 +0000193bool MachineCSE::hasLivePhysRegDefUses(const MachineInstr *MI,
194 const MachineBasicBlock *MBB,
Evan Cheng97b5beb2012-01-10 02:02:58 +0000195 SmallSet<unsigned,8> &PhysRefs,
Craig Toppera0ec3f92013-07-14 04:42:23 +0000196 SmallVectorImpl<unsigned> &PhysDefs,
Ulrich Weigandb64e2112012-11-13 18:40:58 +0000197 bool &PhysUseDef) const{
198 // First, add all uses to PhysRefs.
Evan Cheng6ba95542010-03-03 02:48:20 +0000199 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
Evan Cheng835810b2010-05-21 21:22:19 +0000200 const MachineOperand &MO = MI->getOperand(i);
Ulrich Weigandb64e2112012-11-13 18:40:58 +0000201 if (!MO.isReg() || MO.isDef())
Evan Cheng6ba95542010-03-03 02:48:20 +0000202 continue;
203 unsigned Reg = MO.getReg();
204 if (!Reg)
205 continue;
Evan Cheng835810b2010-05-21 21:22:19 +0000206 if (TargetRegisterInfo::isVirtualRegister(Reg))
207 continue;
Benjamin Kramer5fa2d452012-08-11 20:42:59 +0000208 // Reading constant physregs is ok.
209 if (!MRI->isConstantPhysReg(Reg, *MBB->getParent()))
210 for (MCRegAliasIterator AI(Reg, TRI, true); AI.isValid(); ++AI)
Benjamin Kramercfc0ad62012-08-11 19:05:13 +0000211 PhysRefs.insert(*AI);
Ulrich Weigandb64e2112012-11-13 18:40:58 +0000212 }
213
214 // Next, collect all defs into PhysDefs. If any is already in PhysRefs
215 // (which currently contains only uses), set the PhysUseDef flag.
216 PhysUseDef = false;
217 MachineBasicBlock::const_iterator I = MI; I = llvm::next(I);
218 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
219 const MachineOperand &MO = MI->getOperand(i);
220 if (!MO.isReg() || !MO.isDef())
221 continue;
222 unsigned Reg = MO.getReg();
223 if (!Reg)
224 continue;
225 if (TargetRegisterInfo::isVirtualRegister(Reg))
226 continue;
227 // Check against PhysRefs even if the def is "dead".
228 if (PhysRefs.count(Reg))
229 PhysUseDef = true;
230 // If the def is dead, it's ok. But the def may not marked "dead". That's
231 // common since this pass is run before livevariables. We can scan
232 // forward a few instructions and check if it is obviously dead.
233 if (!MO.isDead() && !isPhysDefTriviallyDead(Reg, I, MBB->end()))
Evan Cheng97b5beb2012-01-10 02:02:58 +0000234 PhysDefs.push_back(Reg);
Evan Chengb3958e82010-03-04 01:33:55 +0000235 }
236
Ulrich Weigandb64e2112012-11-13 18:40:58 +0000237 // Finally, add all defs to PhysRefs as well.
238 for (unsigned i = 0, e = PhysDefs.size(); i != e; ++i)
239 for (MCRegAliasIterator AI(PhysDefs[i], TRI, true); AI.isValid(); ++AI)
240 PhysRefs.insert(*AI);
241
Evan Cheng189c1ec2010-10-29 23:36:03 +0000242 return !PhysRefs.empty();
Evan Chengc6fe3332010-03-02 02:38:24 +0000243}
244
Evan Cheng189c1ec2010-10-29 23:36:03 +0000245bool MachineCSE::PhysRegDefsReach(MachineInstr *CSMI, MachineInstr *MI,
Evan Cheng97b5beb2012-01-10 02:02:58 +0000246 SmallSet<unsigned,8> &PhysRefs,
Craig Toppera0ec3f92013-07-14 04:42:23 +0000247 SmallVectorImpl<unsigned> &PhysDefs,
Evan Cheng97b5beb2012-01-10 02:02:58 +0000248 bool &NonLocal) const {
Eli Friedman5e926ac2011-05-06 05:23:07 +0000249 // For now conservatively returns false if the common subexpression is
Evan Cheng97b5beb2012-01-10 02:02:58 +0000250 // not in the same basic block as the given instruction. The only exception
251 // is if the common subexpression is in the sole predecessor block.
252 const MachineBasicBlock *MBB = MI->getParent();
253 const MachineBasicBlock *CSMBB = CSMI->getParent();
254
255 bool CrossMBB = false;
256 if (CSMBB != MBB) {
Evan Chengf96703e2012-01-11 00:38:11 +0000257 if (MBB->pred_size() != 1 || *MBB->pred_begin() != CSMBB)
Evan Cheng97b5beb2012-01-10 02:02:58 +0000258 return false;
Evan Chengf96703e2012-01-11 00:38:11 +0000259
260 for (unsigned i = 0, e = PhysDefs.size(); i != e; ++i) {
Jakob Stoklund Olesenfb9ebbf2012-10-15 21:57:41 +0000261 if (MRI->isAllocatable(PhysDefs[i]) || MRI->isReserved(PhysDefs[i]))
Lang Hamesc2e08db2012-02-17 00:27:16 +0000262 // Avoid extending live range of physical registers if they are
263 //allocatable or reserved.
Evan Chengf96703e2012-01-11 00:38:11 +0000264 return false;
265 }
266 CrossMBB = true;
Evan Cheng97b5beb2012-01-10 02:02:58 +0000267 }
Eli Friedman5e926ac2011-05-06 05:23:07 +0000268 MachineBasicBlock::const_iterator I = CSMI; I = llvm::next(I);
269 MachineBasicBlock::const_iterator E = MI;
Evan Cheng97b5beb2012-01-10 02:02:58 +0000270 MachineBasicBlock::const_iterator EE = CSMBB->end();
Evan Cheng835810b2010-05-21 21:22:19 +0000271 unsigned LookAheadLeft = LookAheadLimit;
272 while (LookAheadLeft) {
Eli Friedman5e926ac2011-05-06 05:23:07 +0000273 // Skip over dbg_value's.
Evan Cheng97b5beb2012-01-10 02:02:58 +0000274 while (I != E && I != EE && I->isDebugValue())
Evan Cheng835810b2010-05-21 21:22:19 +0000275 ++I;
Eli Friedman5e926ac2011-05-06 05:23:07 +0000276
Evan Cheng97b5beb2012-01-10 02:02:58 +0000277 if (I == EE) {
278 assert(CrossMBB && "Reaching end-of-MBB without finding MI?");
Duncan Sands5b8a1db2012-02-05 14:20:11 +0000279 (void)CrossMBB;
Evan Cheng97b5beb2012-01-10 02:02:58 +0000280 CrossMBB = false;
281 NonLocal = true;
282 I = MBB->begin();
283 EE = MBB->end();
284 continue;
285 }
286
Eli Friedman5e926ac2011-05-06 05:23:07 +0000287 if (I == E)
288 return true;
289
290 for (unsigned i = 0, e = I->getNumOperands(); i != e; ++i) {
291 const MachineOperand &MO = I->getOperand(i);
Jakob Stoklund Olesen2129a0f2012-02-28 02:08:50 +0000292 // RegMasks go on instructions like calls that clobber lots of physregs.
293 // Don't attempt to CSE across such an instruction.
294 if (MO.isRegMask())
295 return false;
Eli Friedman5e926ac2011-05-06 05:23:07 +0000296 if (!MO.isReg() || !MO.isDef())
297 continue;
298 unsigned MOReg = MO.getReg();
299 if (TargetRegisterInfo::isVirtualRegister(MOReg))
300 continue;
301 if (PhysRefs.count(MOReg))
302 return false;
Evan Cheng189c1ec2010-10-29 23:36:03 +0000303 }
Eli Friedman5e926ac2011-05-06 05:23:07 +0000304
305 --LookAheadLeft;
306 ++I;
Evan Cheng835810b2010-05-21 21:22:19 +0000307 }
308
309 return false;
310}
311
Evan Chenga5f32cb2010-03-04 21:18:08 +0000312bool MachineCSE::isCSECandidate(MachineInstr *MI) {
Evan Cheng51960182010-03-08 23:49:12 +0000313 if (MI->isLabel() || MI->isPHI() || MI->isImplicitDef() ||
Dale Johannesene68ea062010-03-11 02:10:24 +0000314 MI->isKill() || MI->isInlineAsm() || MI->isDebugValue())
Evan Cheng51960182010-03-08 23:49:12 +0000315 return false;
316
Evan Cheng2938a002010-03-10 02:12:03 +0000317 // Ignore copies.
Jakob Stoklund Olesen04c528a2010-07-16 04:45:42 +0000318 if (MI->isCopyLike())
Evan Chenga5f32cb2010-03-04 21:18:08 +0000319 return false;
320
321 // Ignore stuff that we obviously can't move.
Evan Cheng5a96b3d2011-12-07 07:15:52 +0000322 if (MI->mayStore() || MI->isCall() || MI->isTerminator() ||
Evan Chengc36b7062011-01-07 23:50:32 +0000323 MI->hasUnmodeledSideEffects())
Evan Chenga5f32cb2010-03-04 21:18:08 +0000324 return false;
325
Evan Cheng5a96b3d2011-12-07 07:15:52 +0000326 if (MI->mayLoad()) {
Evan Chenga5f32cb2010-03-04 21:18:08 +0000327 // Okay, this instruction does a load. As a refinement, we allow the target
328 // to decide whether the loaded value is actually a constant. If so, we can
329 // actually use it as a load.
330 if (!MI->isInvariantLoad(AA))
331 // FIXME: we should be able to hoist loads with no other side effects if
332 // there are no other instructions which can change memory in this loop.
333 // This is a trivial form of alias analysis.
334 return false;
335 }
336 return true;
337}
338
Evan Cheng31f94c72010-03-09 03:21:12 +0000339/// isProfitableToCSE - Return true if it's profitable to eliminate MI with a
340/// common expression that defines Reg.
Evan Cheng2938a002010-03-10 02:12:03 +0000341bool MachineCSE::isProfitableToCSE(unsigned CSReg, unsigned Reg,
342 MachineInstr *CSMI, MachineInstr *MI) {
343 // FIXME: Heuristics that works around the lack the live range splitting.
344
Manman Renba86b132012-08-07 06:16:46 +0000345 // If CSReg is used at all uses of Reg, CSE should not increase register
346 // pressure of CSReg.
347 bool MayIncreasePressure = true;
348 if (TargetRegisterInfo::isVirtualRegister(CSReg) &&
349 TargetRegisterInfo::isVirtualRegister(Reg)) {
350 MayIncreasePressure = false;
351 SmallPtrSet<MachineInstr*, 8> CSUses;
352 for (MachineRegisterInfo::use_nodbg_iterator I =MRI->use_nodbg_begin(CSReg),
353 E = MRI->use_nodbg_end(); I != E; ++I) {
354 MachineInstr *Use = &*I;
355 CSUses.insert(Use);
356 }
357 for (MachineRegisterInfo::use_nodbg_iterator I = MRI->use_nodbg_begin(Reg),
358 E = MRI->use_nodbg_end(); I != E; ++I) {
359 MachineInstr *Use = &*I;
360 if (!CSUses.count(Use)) {
361 MayIncreasePressure = true;
362 break;
363 }
364 }
365 }
366 if (!MayIncreasePressure) return true;
367
Chris Lattner622a11b2011-01-10 07:51:31 +0000368 // Heuristics #1: Don't CSE "cheap" computation if the def is not local or in
369 // an immediate predecessor. We don't want to increase register pressure and
370 // end up causing other computation to be spilled.
Evan Cheng5a96b3d2011-12-07 07:15:52 +0000371 if (MI->isAsCheapAsAMove()) {
Evan Cheng2938a002010-03-10 02:12:03 +0000372 MachineBasicBlock *CSBB = CSMI->getParent();
373 MachineBasicBlock *BB = MI->getParent();
Chris Lattner622a11b2011-01-10 07:51:31 +0000374 if (CSBB != BB && !CSBB->isSuccessor(BB))
Evan Cheng2938a002010-03-10 02:12:03 +0000375 return false;
376 }
377
378 // Heuristics #2: If the expression doesn't not use a vr and the only use
379 // of the redundant computation are copies, do not cse.
380 bool HasVRegUse = false;
381 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
382 const MachineOperand &MO = MI->getOperand(i);
Jakob Stoklund Olesenc9df0252011-01-10 02:58:51 +0000383 if (MO.isReg() && MO.isUse() &&
Evan Cheng2938a002010-03-10 02:12:03 +0000384 TargetRegisterInfo::isVirtualRegister(MO.getReg())) {
385 HasVRegUse = true;
386 break;
387 }
388 }
389 if (!HasVRegUse) {
390 bool HasNonCopyUse = false;
391 for (MachineRegisterInfo::use_nodbg_iterator I = MRI->use_nodbg_begin(Reg),
392 E = MRI->use_nodbg_end(); I != E; ++I) {
393 MachineInstr *Use = &*I;
394 // Ignore copies.
Jakob Stoklund Olesen04c528a2010-07-16 04:45:42 +0000395 if (!Use->isCopyLike()) {
Evan Cheng2938a002010-03-10 02:12:03 +0000396 HasNonCopyUse = true;
397 break;
398 }
399 }
400 if (!HasNonCopyUse)
401 return false;
402 }
403
404 // Heuristics #3: If the common subexpression is used by PHIs, do not reuse
405 // it unless the defined value is already used in the BB of the new use.
Evan Cheng31f94c72010-03-09 03:21:12 +0000406 bool HasPHI = false;
407 SmallPtrSet<MachineBasicBlock*, 4> CSBBs;
Evan Cheng2938a002010-03-10 02:12:03 +0000408 for (MachineRegisterInfo::use_nodbg_iterator I = MRI->use_nodbg_begin(CSReg),
Evan Cheng31f94c72010-03-09 03:21:12 +0000409 E = MRI->use_nodbg_end(); I != E; ++I) {
410 MachineInstr *Use = &*I;
411 HasPHI |= Use->isPHI();
412 CSBBs.insert(Use->getParent());
413 }
414
415 if (!HasPHI)
416 return true;
417 return CSBBs.count(MI->getParent());
418}
419
Evan Cheng31156982010-04-21 00:21:07 +0000420void MachineCSE::EnterScope(MachineBasicBlock *MBB) {
421 DEBUG(dbgs() << "Entering: " << MBB->getName() << '\n');
422 ScopeType *Scope = new ScopeType(VNT);
423 ScopeMap[MBB] = Scope;
424}
425
426void MachineCSE::ExitScope(MachineBasicBlock *MBB) {
427 DEBUG(dbgs() << "Exiting: " << MBB->getName() << '\n');
428 DenseMap<MachineBasicBlock*, ScopeType*>::iterator SI = ScopeMap.find(MBB);
429 assert(SI != ScopeMap.end());
Evan Cheng31156982010-04-21 00:21:07 +0000430 delete SI->second;
Jakub Staszakbb8ddc72012-11-26 22:14:19 +0000431 ScopeMap.erase(SI);
Evan Cheng31156982010-04-21 00:21:07 +0000432}
433
434bool MachineCSE::ProcessBlock(MachineBasicBlock *MBB) {
Evan Cheng6ba95542010-03-03 02:48:20 +0000435 bool Changed = false;
436
Evan Cheng31f94c72010-03-09 03:21:12 +0000437 SmallVector<std::pair<unsigned, unsigned>, 8> CSEPairs;
Manman Ren39ad5682012-08-08 00:51:41 +0000438 SmallVector<unsigned, 2> ImplicitDefsToUpdate;
Evan Cheng16b48b82010-03-03 21:20:05 +0000439 for (MachineBasicBlock::iterator I = MBB->begin(), E = MBB->end(); I != E; ) {
Evan Cheng6ba95542010-03-03 02:48:20 +0000440 MachineInstr *MI = &*I;
Evan Cheng16b48b82010-03-03 21:20:05 +0000441 ++I;
Evan Chenga5f32cb2010-03-04 21:18:08 +0000442
443 if (!isCSECandidate(MI))
Evan Cheng6ba95542010-03-03 02:48:20 +0000444 continue;
Evan Cheng6ba95542010-03-03 02:48:20 +0000445
446 bool FoundCSE = VNT.count(MI);
447 if (!FoundCSE) {
448 // Look for trivial copy coalescing opportunities.
Evan Chengdb8771a2010-04-02 02:21:24 +0000449 if (PerformTrivialCoalescing(MI, MBB)) {
Evan Chengcfea9852011-04-11 18:47:20 +0000450 Changed = true;
451
Evan Chengdb8771a2010-04-02 02:21:24 +0000452 // After coalescing MI itself may become a copy.
Jakob Stoklund Olesen04c528a2010-07-16 04:45:42 +0000453 if (MI->isCopyLike())
Evan Chengdb8771a2010-04-02 02:21:24 +0000454 continue;
Evan Cheng6ba95542010-03-03 02:48:20 +0000455 FoundCSE = VNT.count(MI);
Evan Chengdb8771a2010-04-02 02:21:24 +0000456 }
Evan Cheng6ba95542010-03-03 02:48:20 +0000457 }
Evan Chenga63cde22010-12-15 22:16:21 +0000458
459 // Commute commutable instructions.
460 bool Commuted = false;
Evan Cheng5a96b3d2011-12-07 07:15:52 +0000461 if (!FoundCSE && MI->isCommutable()) {
Evan Chenga63cde22010-12-15 22:16:21 +0000462 MachineInstr *NewMI = TII->commuteInstruction(MI);
463 if (NewMI) {
464 Commuted = true;
465 FoundCSE = VNT.count(NewMI);
Evan Chengcfea9852011-04-11 18:47:20 +0000466 if (NewMI != MI) {
Evan Chenga63cde22010-12-15 22:16:21 +0000467 // New instruction. It doesn't need to be kept.
468 NewMI->eraseFromParent();
Evan Chengcfea9852011-04-11 18:47:20 +0000469 Changed = true;
470 } else if (!FoundCSE)
Evan Chenga63cde22010-12-15 22:16:21 +0000471 // MI was changed but it didn't help, commute it back!
472 (void)TII->commuteInstruction(MI);
473 }
474 }
Evan Cheng6ba95542010-03-03 02:48:20 +0000475
Evan Cheng189c1ec2010-10-29 23:36:03 +0000476 // If the instruction defines physical registers and the values *may* be
Evan Cheng67bda722010-03-03 23:59:08 +0000477 // used, then it's not safe to replace it with a common subexpression.
Evan Cheng189c1ec2010-10-29 23:36:03 +0000478 // It's also not safe if the instruction uses physical registers.
Evan Cheng97b5beb2012-01-10 02:02:58 +0000479 bool CrossMBBPhysDef = false;
Nick Lewycky7a7a6db2012-07-05 06:19:21 +0000480 SmallSet<unsigned, 8> PhysRefs;
Evan Cheng97b5beb2012-01-10 02:02:58 +0000481 SmallVector<unsigned, 2> PhysDefs;
Ulrich Weigandb64e2112012-11-13 18:40:58 +0000482 bool PhysUseDef = false;
483 if (FoundCSE && hasLivePhysRegDefUses(MI, MBB, PhysRefs,
484 PhysDefs, PhysUseDef)) {
Evan Cheng67bda722010-03-03 23:59:08 +0000485 FoundCSE = false;
486
Evan Cheng97b5beb2012-01-10 02:02:58 +0000487 // ... Unless the CS is local or is in the sole predecessor block
488 // and it also defines the physical register which is not clobbered
489 // in between and the physical register uses were not clobbered.
Ulrich Weigandb64e2112012-11-13 18:40:58 +0000490 // This can never be the case if the instruction both uses and
491 // defines the same physical register, which was detected above.
492 if (!PhysUseDef) {
493 unsigned CSVN = VNT.lookup(MI);
494 MachineInstr *CSMI = Exps[CSVN];
495 if (PhysRegDefsReach(CSMI, MI, PhysRefs, PhysDefs, CrossMBBPhysDef))
496 FoundCSE = true;
497 }
Evan Cheng835810b2010-05-21 21:22:19 +0000498 }
499
Evan Cheng16b48b82010-03-03 21:20:05 +0000500 if (!FoundCSE) {
501 VNT.insert(MI, CurrVN++);
502 Exps.push_back(MI);
503 continue;
504 }
505
506 // Found a common subexpression, eliminate it.
507 unsigned CSVN = VNT.lookup(MI);
508 MachineInstr *CSMI = Exps[CSVN];
509 DEBUG(dbgs() << "Examining: " << *MI);
510 DEBUG(dbgs() << "*** Found a common subexpression: " << *CSMI);
Evan Cheng31f94c72010-03-09 03:21:12 +0000511
512 // Check if it's profitable to perform this CSE.
513 bool DoCSE = true;
Manman Ren39ad5682012-08-08 00:51:41 +0000514 unsigned NumDefs = MI->getDesc().getNumDefs() +
515 MI->getDesc().getNumImplicitDefs();
516
Evan Cheng16b48b82010-03-03 21:20:05 +0000517 for (unsigned i = 0, e = MI->getNumOperands(); NumDefs && i != e; ++i) {
518 MachineOperand &MO = MI->getOperand(i);
519 if (!MO.isReg() || !MO.isDef())
520 continue;
521 unsigned OldReg = MO.getReg();
522 unsigned NewReg = CSMI->getOperand(i).getReg();
Manman Ren39ad5682012-08-08 00:51:41 +0000523
524 // Go through implicit defs of CSMI and MI, if a def is not dead at MI,
525 // we should make sure it is not dead at CSMI.
526 if (MO.isImplicit() && !MO.isDead() && CSMI->getOperand(i).isDead())
527 ImplicitDefsToUpdate.push_back(i);
528 if (OldReg == NewReg) {
529 --NumDefs;
Evan Cheng6cc1aea2010-03-06 01:14:19 +0000530 continue;
Manman Ren39ad5682012-08-08 00:51:41 +0000531 }
Bill Wendlingf6fb7ed2011-10-12 23:03:40 +0000532
Evan Cheng6cc1aea2010-03-06 01:14:19 +0000533 assert(TargetRegisterInfo::isVirtualRegister(OldReg) &&
Evan Cheng16b48b82010-03-03 21:20:05 +0000534 TargetRegisterInfo::isVirtualRegister(NewReg) &&
535 "Do not CSE physical register defs!");
Bill Wendlingf6fb7ed2011-10-12 23:03:40 +0000536
Evan Cheng2938a002010-03-10 02:12:03 +0000537 if (!isProfitableToCSE(NewReg, OldReg, CSMI, MI)) {
Nick Lewycky7a7a6db2012-07-05 06:19:21 +0000538 DEBUG(dbgs() << "*** Not profitable, avoid CSE!\n");
Evan Cheng31f94c72010-03-09 03:21:12 +0000539 DoCSE = false;
540 break;
541 }
Bill Wendlingf6fb7ed2011-10-12 23:03:40 +0000542
543 // Don't perform CSE if the result of the old instruction cannot exist
544 // within the register class of the new instruction.
545 const TargetRegisterClass *OldRC = MRI->getRegClass(OldReg);
546 if (!MRI->constrainRegClass(NewReg, OldRC)) {
Nick Lewycky7a7a6db2012-07-05 06:19:21 +0000547 DEBUG(dbgs() << "*** Not the same register class, avoid CSE!\n");
Bill Wendlingf6fb7ed2011-10-12 23:03:40 +0000548 DoCSE = false;
549 break;
550 }
551
Evan Cheng31f94c72010-03-09 03:21:12 +0000552 CSEPairs.push_back(std::make_pair(OldReg, NewReg));
Evan Cheng16b48b82010-03-03 21:20:05 +0000553 --NumDefs;
554 }
Evan Cheng31f94c72010-03-09 03:21:12 +0000555
556 // Actually perform the elimination.
557 if (DoCSE) {
Dan Gohman49b45892010-05-13 19:24:00 +0000558 for (unsigned i = 0, e = CSEPairs.size(); i != e; ++i) {
Evan Cheng31f94c72010-03-09 03:21:12 +0000559 MRI->replaceRegWith(CSEPairs[i].first, CSEPairs[i].second);
Dan Gohman49b45892010-05-13 19:24:00 +0000560 MRI->clearKillFlags(CSEPairs[i].second);
561 }
Evan Cheng97b5beb2012-01-10 02:02:58 +0000562
Manman Ren39ad5682012-08-08 00:51:41 +0000563 // Go through implicit defs of CSMI and MI, if a def is not dead at MI,
564 // we should make sure it is not dead at CSMI.
565 for (unsigned i = 0, e = ImplicitDefsToUpdate.size(); i != e; ++i)
566 CSMI->getOperand(ImplicitDefsToUpdate[i]).setIsDead(false);
567
Evan Cheng97b5beb2012-01-10 02:02:58 +0000568 if (CrossMBBPhysDef) {
569 // Add physical register defs now coming in from a predecessor to MBB
570 // livein list.
571 while (!PhysDefs.empty()) {
572 unsigned LiveIn = PhysDefs.pop_back_val();
573 if (!MBB->isLiveIn(LiveIn))
574 MBB->addLiveIn(LiveIn);
575 }
576 ++NumCrossBBCSEs;
577 }
578
Evan Cheng31f94c72010-03-09 03:21:12 +0000579 MI->eraseFromParent();
580 ++NumCSEs;
Evan Cheng189c1ec2010-10-29 23:36:03 +0000581 if (!PhysRefs.empty())
Evan Cheng2b4e7272010-06-04 23:28:13 +0000582 ++NumPhysCSEs;
Evan Chenga63cde22010-12-15 22:16:21 +0000583 if (Commuted)
584 ++NumCommutes;
Evan Chengcfea9852011-04-11 18:47:20 +0000585 Changed = true;
Evan Cheng31f94c72010-03-09 03:21:12 +0000586 } else {
Evan Cheng31f94c72010-03-09 03:21:12 +0000587 VNT.insert(MI, CurrVN++);
588 Exps.push_back(MI);
589 }
590 CSEPairs.clear();
Manman Ren39ad5682012-08-08 00:51:41 +0000591 ImplicitDefsToUpdate.clear();
Evan Cheng6ba95542010-03-03 02:48:20 +0000592 }
593
Evan Cheng31156982010-04-21 00:21:07 +0000594 return Changed;
595}
596
597/// ExitScopeIfDone - Destroy scope for the MBB that corresponds to the given
598/// dominator tree node if its a leaf or all of its children are done. Walk
599/// up the dominator tree to destroy ancestors which are now done.
600void
601MachineCSE::ExitScopeIfDone(MachineDomTreeNode *Node,
Nick Lewycky7a7a6db2012-07-05 06:19:21 +0000602 DenseMap<MachineDomTreeNode*, unsigned> &OpenChildren) {
Evan Cheng31156982010-04-21 00:21:07 +0000603 if (OpenChildren[Node])
604 return;
605
606 // Pop scope.
607 ExitScope(Node->getBlock());
608
609 // Now traverse upwards to pop ancestors whose offsprings are all done.
Nick Lewycky7a7a6db2012-07-05 06:19:21 +0000610 while (MachineDomTreeNode *Parent = Node->getIDom()) {
Evan Cheng31156982010-04-21 00:21:07 +0000611 unsigned Left = --OpenChildren[Parent];
612 if (Left != 0)
613 break;
614 ExitScope(Parent->getBlock());
615 Node = Parent;
616 }
617}
618
619bool MachineCSE::PerformCSE(MachineDomTreeNode *Node) {
620 SmallVector<MachineDomTreeNode*, 32> Scopes;
621 SmallVector<MachineDomTreeNode*, 8> WorkList;
Evan Cheng31156982010-04-21 00:21:07 +0000622 DenseMap<MachineDomTreeNode*, unsigned> OpenChildren;
623
Evan Chengc2b768f2010-09-17 21:59:42 +0000624 CurrVN = 0;
625
Evan Cheng31156982010-04-21 00:21:07 +0000626 // Perform a DFS walk to determine the order of visit.
627 WorkList.push_back(Node);
628 do {
629 Node = WorkList.pop_back_val();
630 Scopes.push_back(Node);
631 const std::vector<MachineDomTreeNode*> &Children = Node->getChildren();
632 unsigned NumChildren = Children.size();
633 OpenChildren[Node] = NumChildren;
634 for (unsigned i = 0; i != NumChildren; ++i) {
635 MachineDomTreeNode *Child = Children[i];
Evan Cheng31156982010-04-21 00:21:07 +0000636 WorkList.push_back(Child);
637 }
638 } while (!WorkList.empty());
639
640 // Now perform CSE.
641 bool Changed = false;
642 for (unsigned i = 0, e = Scopes.size(); i != e; ++i) {
643 MachineDomTreeNode *Node = Scopes[i];
644 MachineBasicBlock *MBB = Node->getBlock();
645 EnterScope(MBB);
646 Changed |= ProcessBlock(MBB);
647 // If it's a leaf node, it's done. Traverse upwards to pop ancestors.
Nick Lewycky7a7a6db2012-07-05 06:19:21 +0000648 ExitScopeIfDone(Node, OpenChildren);
Evan Cheng31156982010-04-21 00:21:07 +0000649 }
Evan Cheng6ba95542010-03-03 02:48:20 +0000650
651 return Changed;
652}
653
Evan Chengc6fe3332010-03-02 02:38:24 +0000654bool MachineCSE::runOnMachineFunction(MachineFunction &MF) {
Evan Cheng6ba95542010-03-03 02:48:20 +0000655 TII = MF.getTarget().getInstrInfo();
Evan Chengb3958e82010-03-04 01:33:55 +0000656 TRI = MF.getTarget().getRegisterInfo();
Evan Cheng6ba95542010-03-03 02:48:20 +0000657 MRI = &MF.getRegInfo();
Evan Chenga5f32cb2010-03-04 21:18:08 +0000658 AA = &getAnalysis<AliasAnalysis>();
Evan Cheng31f94c72010-03-09 03:21:12 +0000659 DT = &getAnalysis<MachineDominatorTree>();
Evan Cheng31156982010-04-21 00:21:07 +0000660 return PerformCSE(DT->getRootNode());
Evan Chengc6fe3332010-03-02 02:38:24 +0000661}