blob: f981572c76c9adb4f13bb1f3b97ab5eeb7a47ac8 [file] [log] [blame]
Bob Wilson5bafff32009-06-22 23:27:02 +00001//===- ARMInstrNEON.td - NEON support for ARM -----------------------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the ARM NEON instruction set.
11//
12//===----------------------------------------------------------------------===//
13
14//===----------------------------------------------------------------------===//
15// NEON-specific DAG Nodes.
16//===----------------------------------------------------------------------===//
17
18def SDTARMVCMP : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisSameAs<1, 2>]>;
19
20def NEONvceq : SDNode<"ARMISD::VCEQ", SDTARMVCMP>;
21def NEONvcge : SDNode<"ARMISD::VCGE", SDTARMVCMP>;
22def NEONvcgeu : SDNode<"ARMISD::VCGEU", SDTARMVCMP>;
23def NEONvcgt : SDNode<"ARMISD::VCGT", SDTARMVCMP>;
24def NEONvcgtu : SDNode<"ARMISD::VCGTU", SDTARMVCMP>;
25def NEONvtst : SDNode<"ARMISD::VTST", SDTARMVCMP>;
26
27// Types for vector shift by immediates. The "SHX" version is for long and
28// narrow operations where the source and destination vectors have different
29// types. The "SHINS" version is for shift and insert operations.
30def SDTARMVSH : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisSameAs<0, 1>,
31 SDTCisVT<2, i32>]>;
32def SDTARMVSHX : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisInt<1>,
33 SDTCisVT<2, i32>]>;
34def SDTARMVSHINS : SDTypeProfile<1, 3, [SDTCisInt<0>, SDTCisSameAs<0, 1>,
35 SDTCisSameAs<0, 2>, SDTCisVT<3, i32>]>;
36
37def NEONvshl : SDNode<"ARMISD::VSHL", SDTARMVSH>;
38def NEONvshrs : SDNode<"ARMISD::VSHRs", SDTARMVSH>;
39def NEONvshru : SDNode<"ARMISD::VSHRu", SDTARMVSH>;
40def NEONvshlls : SDNode<"ARMISD::VSHLLs", SDTARMVSHX>;
41def NEONvshllu : SDNode<"ARMISD::VSHLLu", SDTARMVSHX>;
42def NEONvshlli : SDNode<"ARMISD::VSHLLi", SDTARMVSHX>;
43def NEONvshrn : SDNode<"ARMISD::VSHRN", SDTARMVSHX>;
44
45def NEONvrshrs : SDNode<"ARMISD::VRSHRs", SDTARMVSH>;
46def NEONvrshru : SDNode<"ARMISD::VRSHRu", SDTARMVSH>;
47def NEONvrshrn : SDNode<"ARMISD::VRSHRN", SDTARMVSHX>;
48
49def NEONvqshls : SDNode<"ARMISD::VQSHLs", SDTARMVSH>;
50def NEONvqshlu : SDNode<"ARMISD::VQSHLu", SDTARMVSH>;
51def NEONvqshlsu : SDNode<"ARMISD::VQSHLsu", SDTARMVSH>;
52def NEONvqshrns : SDNode<"ARMISD::VQSHRNs", SDTARMVSHX>;
53def NEONvqshrnu : SDNode<"ARMISD::VQSHRNu", SDTARMVSHX>;
54def NEONvqshrnsu : SDNode<"ARMISD::VQSHRNsu", SDTARMVSHX>;
55
56def NEONvqrshrns : SDNode<"ARMISD::VQRSHRNs", SDTARMVSHX>;
57def NEONvqrshrnu : SDNode<"ARMISD::VQRSHRNu", SDTARMVSHX>;
58def NEONvqrshrnsu : SDNode<"ARMISD::VQRSHRNsu", SDTARMVSHX>;
59
60def NEONvsli : SDNode<"ARMISD::VSLI", SDTARMVSHINS>;
61def NEONvsri : SDNode<"ARMISD::VSRI", SDTARMVSHINS>;
62
63def SDTARMVGETLN : SDTypeProfile<1, 2, [SDTCisVT<0, i32>, SDTCisInt<1>,
64 SDTCisVT<2, i32>]>;
65def NEONvgetlaneu : SDNode<"ARMISD::VGETLANEu", SDTARMVGETLN>;
66def NEONvgetlanes : SDNode<"ARMISD::VGETLANEs", SDTARMVGETLN>;
67
Bob Wilsonc1d287b2009-08-14 05:13:08 +000068def NEONvdup : SDNode<"ARMISD::VDUP", SDTypeProfile<1, 1, [SDTCisVec<0>]>>;
69
Bob Wilson0ce37102009-08-14 05:08:32 +000070// VDUPLANE can produce a quad-register result from a double-register source,
71// so the result is not constrained to match the source.
72def NEONvduplane : SDNode<"ARMISD::VDUPLANE",
73 SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisVec<1>,
74 SDTCisVT<2, i32>]>>;
Bob Wilson5bafff32009-06-22 23:27:02 +000075
Bob Wilsonde95c1b82009-08-19 17:03:43 +000076def SDTARMVEXT : SDTypeProfile<1, 3, [SDTCisVec<0>, SDTCisSameAs<0, 1>,
77 SDTCisSameAs<0, 2>, SDTCisVT<3, i32>]>;
78def NEONvext : SDNode<"ARMISD::VEXT", SDTARMVEXT>;
79
Bob Wilsond8e17572009-08-12 22:31:50 +000080def SDTARMVSHUF : SDTypeProfile<1, 1, [SDTCisVec<0>, SDTCisSameAs<0, 1>]>;
81def NEONvrev64 : SDNode<"ARMISD::VREV64", SDTARMVSHUF>;
82def NEONvrev32 : SDNode<"ARMISD::VREV32", SDTARMVSHUF>;
83def NEONvrev16 : SDNode<"ARMISD::VREV16", SDTARMVSHUF>;
84
Anton Korobeynikov62e84f12009-08-21 12:40:50 +000085def SDTARMVSHUF2 : SDTypeProfile<2, 2, [SDTCisVec<0>, SDTCisSameAs<0, 1>,
Bob Wilson9abe19d2010-02-17 00:31:29 +000086 SDTCisSameAs<0, 2>,
87 SDTCisSameAs<0, 3>]>;
Anton Korobeynikov051cfd62009-08-21 12:41:42 +000088def NEONzip : SDNode<"ARMISD::VZIP", SDTARMVSHUF2>;
89def NEONuzp : SDNode<"ARMISD::VUZP", SDTARMVSHUF2>;
90def NEONtrn : SDNode<"ARMISD::VTRN", SDTARMVSHUF2>;
Anton Korobeynikov62e84f12009-08-21 12:40:50 +000091
Bob Wilson5bafff32009-06-22 23:27:02 +000092//===----------------------------------------------------------------------===//
93// NEON operand definitions
94//===----------------------------------------------------------------------===//
95
96// addrmode_neonldstm := reg
97//
98/* TODO: Take advantage of vldm.
99def addrmode_neonldstm : Operand<i32>,
100 ComplexPattern<i32, 2, "SelectAddrModeNeonLdStM", []> {
101 let PrintMethod = "printAddrNeonLdStMOperand";
102 let MIOperandInfo = (ops GPR, i32imm);
103}
104*/
105
Bob Wilson54c78ef2009-11-06 23:33:28 +0000106def h8imm : Operand<i8> {
107 let PrintMethod = "printHex8ImmOperand";
108}
109def h16imm : Operand<i16> {
110 let PrintMethod = "printHex16ImmOperand";
111}
112def h32imm : Operand<i32> {
113 let PrintMethod = "printHex32ImmOperand";
114}
115def h64imm : Operand<i64> {
116 let PrintMethod = "printHex64ImmOperand";
117}
118
Bob Wilson5bafff32009-06-22 23:27:02 +0000119//===----------------------------------------------------------------------===//
120// NEON load / store instructions
121//===----------------------------------------------------------------------===//
122
Bob Wilsondbd3c0e2009-08-12 00:49:01 +0000123/* TODO: Take advantage of vldm.
Evan Cheng0d92f5f2009-10-01 08:22:27 +0000124let mayLoad = 1, hasExtraDefRegAllocReq = 1 in {
Bob Wilson5bafff32009-06-22 23:27:02 +0000125def VLDMD : NI<(outs),
126 (ins addrmode_neonldstm:$addr, reglist:$dst1, variable_ops),
Bob Wilson9abe19d2010-02-17 00:31:29 +0000127 IIC_fpLoadm, "vldm", "${addr:submode} ${addr:base}, $dst1", []> {
Evan Chengdda0f4c2009-07-08 22:51:32 +0000128 let Inst{27-25} = 0b110;
129 let Inst{20} = 1;
130 let Inst{11-9} = 0b101;
131}
Bob Wilson5bafff32009-06-22 23:27:02 +0000132
133def VLDMS : NI<(outs),
134 (ins addrmode_neonldstm:$addr, reglist:$dst1, variable_ops),
Bob Wilson9abe19d2010-02-17 00:31:29 +0000135 IIC_fpLoadm, "vldm", "${addr:submode} ${addr:base}, $dst1", []> {
Evan Chengdda0f4c2009-07-08 22:51:32 +0000136 let Inst{27-25} = 0b110;
137 let Inst{20} = 1;
138 let Inst{11-9} = 0b101;
139}
Bob Wilson9f7d60f2009-08-12 17:04:56 +0000140}
Bob Wilson5bafff32009-06-22 23:27:02 +0000141*/
142
143// Use vldmia to load a Q register as a D register pair.
Bob Wilson9abe19d2010-02-17 00:31:29 +0000144def VLDRQ : NI4<(outs QPR:$dst), (ins addrmode4:$addr), IIC_fpLoadm,
145 "vldmia", "$addr, ${dst:dregpair}",
146 [(set QPR:$dst, (v2f64 (load addrmode4:$addr)))]> {
Evan Chengdda0f4c2009-07-08 22:51:32 +0000147 let Inst{27-25} = 0b110;
148 let Inst{24} = 0; // P bit
149 let Inst{23} = 1; // U bit
150 let Inst{20} = 1;
Johnny Chenb731e872009-12-01 17:37:06 +0000151 let Inst{11-8} = 0b1011;
Evan Chengdda0f4c2009-07-08 22:51:32 +0000152}
Bob Wilson5bafff32009-06-22 23:27:02 +0000153
Bob Wilson9f7d60f2009-08-12 17:04:56 +0000154// Use vstmia to store a Q register as a D register pair.
Bob Wilson9abe19d2010-02-17 00:31:29 +0000155def VSTRQ : NI4<(outs), (ins QPR:$src, addrmode4:$addr), IIC_fpStorem,
156 "vstmia", "$addr, ${src:dregpair}",
157 [(store (v2f64 QPR:$src), addrmode4:$addr)]> {
Bob Wilson9f7d60f2009-08-12 17:04:56 +0000158 let Inst{27-25} = 0b110;
159 let Inst{24} = 0; // P bit
160 let Inst{23} = 1; // U bit
161 let Inst{20} = 0;
Johnny Chenb731e872009-12-01 17:37:06 +0000162 let Inst{11-8} = 0b1011;
Bob Wilson9f7d60f2009-08-12 17:04:56 +0000163}
164
Bob Wilson205a5ca2009-07-08 18:11:30 +0000165// VLD1 : Vector Load (multiple single elements)
Evan Chengf81bf152009-11-23 21:57:23 +0000166class VLD1D<bits<4> op7_4, string OpcodeStr, string Dt,
167 ValueType Ty, Intrinsic IntOp>
Bob Wilsonb07c1712009-10-07 21:53:04 +0000168 : NLdSt<0,0b10,0b0111,op7_4, (outs DPR:$dst), (ins addrmode6:$addr), IIC_VLD1,
Evan Chengf81bf152009-11-23 21:57:23 +0000169 OpcodeStr, Dt, "\\{$dst\\}, $addr", "",
Bob Wilsonb7d0c902009-07-29 16:39:22 +0000170 [(set DPR:$dst, (Ty (IntOp addrmode6:$addr)))]>;
Evan Chengf81bf152009-11-23 21:57:23 +0000171class VLD1Q<bits<4> op7_4, string OpcodeStr, string Dt,
172 ValueType Ty, Intrinsic IntOp>
Bob Wilsonb07c1712009-10-07 21:53:04 +0000173 : NLdSt<0,0b10,0b1010,op7_4, (outs QPR:$dst), (ins addrmode6:$addr), IIC_VLD1,
Evan Chengf81bf152009-11-23 21:57:23 +0000174 OpcodeStr, Dt, "${dst:dregpair}, $addr", "",
Bob Wilsonb7d0c902009-07-29 16:39:22 +0000175 [(set QPR:$dst, (Ty (IntOp addrmode6:$addr)))]>;
Bob Wilson205a5ca2009-07-08 18:11:30 +0000176
Evan Chengf81bf152009-11-23 21:57:23 +0000177def VLD1d8 : VLD1D<0b0000, "vld1", "8", v8i8, int_arm_neon_vld1>;
178def VLD1d16 : VLD1D<0b0100, "vld1", "16", v4i16, int_arm_neon_vld1>;
179def VLD1d32 : VLD1D<0b1000, "vld1", "32", v2i32, int_arm_neon_vld1>;
180def VLD1df : VLD1D<0b1000, "vld1", "32", v2f32, int_arm_neon_vld1>;
181def VLD1d64 : VLD1D<0b1100, "vld1", "64", v1i64, int_arm_neon_vld1>;
Bob Wilson205a5ca2009-07-08 18:11:30 +0000182
Evan Chengf81bf152009-11-23 21:57:23 +0000183def VLD1q8 : VLD1Q<0b0000, "vld1", "8", v16i8, int_arm_neon_vld1>;
184def VLD1q16 : VLD1Q<0b0100, "vld1", "16", v8i16, int_arm_neon_vld1>;
185def VLD1q32 : VLD1Q<0b1000, "vld1", "32", v4i32, int_arm_neon_vld1>;
186def VLD1qf : VLD1Q<0b1000, "vld1", "32", v4f32, int_arm_neon_vld1>;
187def VLD1q64 : VLD1Q<0b1100, "vld1", "64", v2i64, int_arm_neon_vld1>;
Bob Wilson205a5ca2009-07-08 18:11:30 +0000188
Evan Cheng0d92f5f2009-10-01 08:22:27 +0000189let mayLoad = 1, hasExtraDefRegAllocReq = 1 in {
Bob Wilson9f7d60f2009-08-12 17:04:56 +0000190
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000191// VLD2 : Vector Load (multiple 2-element structures)
Evan Chengf81bf152009-11-23 21:57:23 +0000192class VLD2D<bits<4> op7_4, string OpcodeStr, string Dt>
Bob Wilsonb07c1712009-10-07 21:53:04 +0000193 : NLdSt<0,0b10,0b1000,op7_4, (outs DPR:$dst1, DPR:$dst2),
194 (ins addrmode6:$addr), IIC_VLD2,
Bob Wilson9fedc332010-01-18 01:24:43 +0000195 OpcodeStr, Dt, "\\{$dst1, $dst2\\}, $addr", "", []>;
Evan Chengf81bf152009-11-23 21:57:23 +0000196class VLD2Q<bits<4> op7_4, string OpcodeStr, string Dt>
Bob Wilsonb07c1712009-10-07 21:53:04 +0000197 : NLdSt<0,0b10,0b0011,op7_4,
198 (outs DPR:$dst1, DPR:$dst2, DPR:$dst3, DPR:$dst4),
Bob Wilson3bf12ab2009-10-06 22:01:59 +0000199 (ins addrmode6:$addr), IIC_VLD2,
Bob Wilson9fedc332010-01-18 01:24:43 +0000200 OpcodeStr, Dt, "\\{$dst1, $dst2, $dst3, $dst4\\}, $addr",
Bob Wilson3bf12ab2009-10-06 22:01:59 +0000201 "", []>;
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000202
Evan Chengf81bf152009-11-23 21:57:23 +0000203def VLD2d8 : VLD2D<0b0000, "vld2", "8">;
204def VLD2d16 : VLD2D<0b0100, "vld2", "16">;
205def VLD2d32 : VLD2D<0b1000, "vld2", "32">;
Bob Wilsona4288082009-10-07 22:57:01 +0000206def VLD2d64 : NLdSt<0,0b10,0b1010,0b1100, (outs DPR:$dst1, DPR:$dst2),
207 (ins addrmode6:$addr), IIC_VLD1,
Bob Wilson9fedc332010-01-18 01:24:43 +0000208 "vld1", "64", "\\{$dst1, $dst2\\}, $addr", "", []>;
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000209
Evan Chengf81bf152009-11-23 21:57:23 +0000210def VLD2q8 : VLD2Q<0b0000, "vld2", "8">;
211def VLD2q16 : VLD2Q<0b0100, "vld2", "16">;
212def VLD2q32 : VLD2Q<0b1000, "vld2", "32">;
Bob Wilson3bf12ab2009-10-06 22:01:59 +0000213
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000214// VLD3 : Vector Load (multiple 3-element structures)
Evan Chengf81bf152009-11-23 21:57:23 +0000215class VLD3D<bits<4> op7_4, string OpcodeStr, string Dt>
Bob Wilsonb07c1712009-10-07 21:53:04 +0000216 : NLdSt<0,0b10,0b0100,op7_4, (outs DPR:$dst1, DPR:$dst2, DPR:$dst3),
217 (ins addrmode6:$addr), IIC_VLD3,
Bob Wilson9fedc332010-01-18 01:24:43 +0000218 OpcodeStr, Dt, "\\{$dst1, $dst2, $dst3\\}, $addr", "", []>;
Evan Chengf81bf152009-11-23 21:57:23 +0000219class VLD3WB<bits<4> op7_4, string OpcodeStr, string Dt>
Bob Wilsonb07c1712009-10-07 21:53:04 +0000220 : NLdSt<0,0b10,0b0101,op7_4, (outs DPR:$dst1, DPR:$dst2, DPR:$dst3, GPR:$wb),
Bob Wilsonff8952e2009-10-07 17:24:55 +0000221 (ins addrmode6:$addr), IIC_VLD3,
Bob Wilson9fedc332010-01-18 01:24:43 +0000222 OpcodeStr, Dt, "\\{$dst1, $dst2, $dst3\\}, $addr",
Bob Wilsonff8952e2009-10-07 17:24:55 +0000223 "$addr.addr = $wb", []>;
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000224
Evan Chengf81bf152009-11-23 21:57:23 +0000225def VLD3d8 : VLD3D<0b0000, "vld3", "8">;
226def VLD3d16 : VLD3D<0b0100, "vld3", "16">;
227def VLD3d32 : VLD3D<0b1000, "vld3", "32">;
Bob Wilsonc67160c2009-10-07 23:39:57 +0000228def VLD3d64 : NLdSt<0,0b10,0b0110,0b1100,
229 (outs DPR:$dst1, DPR:$dst2, DPR:$dst3),
230 (ins addrmode6:$addr), IIC_VLD1,
Bob Wilson9fedc332010-01-18 01:24:43 +0000231 "vld1", "64", "\\{$dst1, $dst2, $dst3\\}, $addr", "", []>;
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000232
Bob Wilsonff8952e2009-10-07 17:24:55 +0000233// vld3 to double-spaced even registers.
Evan Chengf81bf152009-11-23 21:57:23 +0000234def VLD3q8a : VLD3WB<0b0000, "vld3", "8">;
235def VLD3q16a : VLD3WB<0b0100, "vld3", "16">;
236def VLD3q32a : VLD3WB<0b1000, "vld3", "32">;
Bob Wilsonff8952e2009-10-07 17:24:55 +0000237
238// vld3 to double-spaced odd registers.
Evan Chengf81bf152009-11-23 21:57:23 +0000239def VLD3q8b : VLD3WB<0b0000, "vld3", "8">;
240def VLD3q16b : VLD3WB<0b0100, "vld3", "16">;
241def VLD3q32b : VLD3WB<0b1000, "vld3", "32">;
Bob Wilsonff8952e2009-10-07 17:24:55 +0000242
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000243// VLD4 : Vector Load (multiple 4-element structures)
Evan Chengf81bf152009-11-23 21:57:23 +0000244class VLD4D<bits<4> op7_4, string OpcodeStr, string Dt>
Bob Wilsonb07c1712009-10-07 21:53:04 +0000245 : NLdSt<0,0b10,0b0000,op7_4,
246 (outs DPR:$dst1, DPR:$dst2, DPR:$dst3, DPR:$dst4),
David Goodwin127221f2009-09-23 21:38:08 +0000247 (ins addrmode6:$addr), IIC_VLD4,
Bob Wilson9fedc332010-01-18 01:24:43 +0000248 OpcodeStr, Dt, "\\{$dst1, $dst2, $dst3, $dst4\\}, $addr",
Bob Wilson2a9df472009-08-25 17:46:06 +0000249 "", []>;
Evan Chengf81bf152009-11-23 21:57:23 +0000250class VLD4WB<bits<4> op7_4, string OpcodeStr, string Dt>
Bob Wilsonb07c1712009-10-07 21:53:04 +0000251 : NLdSt<0,0b10,0b0001,op7_4,
252 (outs DPR:$dst1, DPR:$dst2, DPR:$dst3, DPR:$dst4, GPR:$wb),
Bob Wilson7708c222009-10-07 18:09:32 +0000253 (ins addrmode6:$addr), IIC_VLD4,
Bob Wilson9fedc332010-01-18 01:24:43 +0000254 OpcodeStr, Dt, "\\{$dst1, $dst2, $dst3, $dst4\\}, $addr",
Bob Wilson7708c222009-10-07 18:09:32 +0000255 "$addr.addr = $wb", []>;
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000256
Evan Chengf81bf152009-11-23 21:57:23 +0000257def VLD4d8 : VLD4D<0b0000, "vld4", "8">;
258def VLD4d16 : VLD4D<0b0100, "vld4", "16">;
259def VLD4d32 : VLD4D<0b1000, "vld4", "32">;
Bob Wilson0ea38bb2009-10-07 23:54:04 +0000260def VLD4d64 : NLdSt<0,0b10,0b0010,0b1100,
261 (outs DPR:$dst1, DPR:$dst2, DPR:$dst3, DPR:$dst4),
262 (ins addrmode6:$addr), IIC_VLD1,
Bob Wilson9fedc332010-01-18 01:24:43 +0000263 "vld1", "64", "\\{$dst1, $dst2, $dst3, $dst4\\}, $addr",
264 "", []>;
Bob Wilson243fcc52009-09-01 04:26:28 +0000265
Bob Wilson7708c222009-10-07 18:09:32 +0000266// vld4 to double-spaced even registers.
Evan Chengf81bf152009-11-23 21:57:23 +0000267def VLD4q8a : VLD4WB<0b0000, "vld4", "8">;
268def VLD4q16a : VLD4WB<0b0100, "vld4", "16">;
269def VLD4q32a : VLD4WB<0b1000, "vld4", "32">;
Bob Wilson7708c222009-10-07 18:09:32 +0000270
271// vld4 to double-spaced odd registers.
Evan Chengf81bf152009-11-23 21:57:23 +0000272def VLD4q8b : VLD4WB<0b0000, "vld4", "8">;
273def VLD4q16b : VLD4WB<0b0100, "vld4", "16">;
274def VLD4q32b : VLD4WB<0b1000, "vld4", "32">;
Bob Wilsonb07c1712009-10-07 21:53:04 +0000275
276// VLD1LN : Vector Load (single element to one lane)
277// FIXME: Not yet implemented.
Bob Wilson7708c222009-10-07 18:09:32 +0000278
Bob Wilson243fcc52009-09-01 04:26:28 +0000279// VLD2LN : Vector Load (single 2-element structure to one lane)
Evan Chengf81bf152009-11-23 21:57:23 +0000280class VLD2LN<bits<4> op11_8, string OpcodeStr, string Dt>
Johnny Chen7ebd32a2009-11-23 18:16:16 +0000281 : NLdSt<1,0b10,op11_8,{?,?,?,?}, (outs DPR:$dst1, DPR:$dst2),
Evan Chengf81bf152009-11-23 21:57:23 +0000282 (ins addrmode6:$addr, DPR:$src1, DPR:$src2, nohash_imm:$lane),
Bob Wilson9abe19d2010-02-17 00:31:29 +0000283 IIC_VLD2, OpcodeStr, Dt, "\\{$dst1[$lane], $dst2[$lane]\\}, $addr",
Evan Chengf81bf152009-11-23 21:57:23 +0000284 "$src1 = $dst1, $src2 = $dst2", []>;
Bob Wilson243fcc52009-09-01 04:26:28 +0000285
Johnny Chen5c376ff2009-11-19 19:20:17 +0000286// vld2 to single-spaced registers.
Evan Chengf81bf152009-11-23 21:57:23 +0000287def VLD2LNd8 : VLD2LN<0b0001, "vld2", "8">;
Bob Wilson9abe19d2010-02-17 00:31:29 +0000288def VLD2LNd16 : VLD2LN<0b0101, "vld2", "16"> { let Inst{5} = 0; }
289def VLD2LNd32 : VLD2LN<0b1001, "vld2", "32"> { let Inst{6} = 0; }
Bob Wilson30aea9d2009-10-08 18:56:10 +0000290
291// vld2 to double-spaced even registers.
Bob Wilson9abe19d2010-02-17 00:31:29 +0000292def VLD2LNq16a: VLD2LN<0b0101, "vld2", "16"> { let Inst{5} = 1; }
293def VLD2LNq32a: VLD2LN<0b1001, "vld2", "32"> { let Inst{6} = 1; }
Bob Wilson30aea9d2009-10-08 18:56:10 +0000294
295// vld2 to double-spaced odd registers.
Bob Wilson9abe19d2010-02-17 00:31:29 +0000296def VLD2LNq16b: VLD2LN<0b0101, "vld2", "16"> { let Inst{5} = 1; }
297def VLD2LNq32b: VLD2LN<0b1001, "vld2", "32"> { let Inst{6} = 1; }
Bob Wilson243fcc52009-09-01 04:26:28 +0000298
299// VLD3LN : Vector Load (single 3-element structure to one lane)
Evan Chengf81bf152009-11-23 21:57:23 +0000300class VLD3LN<bits<4> op11_8, string OpcodeStr, string Dt>
Johnny Chen7ebd32a2009-11-23 18:16:16 +0000301 : NLdSt<1,0b10,op11_8,{?,?,?,?}, (outs DPR:$dst1, DPR:$dst2, DPR:$dst3),
Evan Chengf81bf152009-11-23 21:57:23 +0000302 (ins addrmode6:$addr, DPR:$src1, DPR:$src2, DPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +0000303 nohash_imm:$lane), IIC_VLD3, OpcodeStr, Dt,
Bob Wilson9fedc332010-01-18 01:24:43 +0000304 "\\{$dst1[$lane], $dst2[$lane], $dst3[$lane]\\}, $addr",
Evan Chengf81bf152009-11-23 21:57:23 +0000305 "$src1 = $dst1, $src2 = $dst2, $src3 = $dst3", []>;
Bob Wilson243fcc52009-09-01 04:26:28 +0000306
Johnny Chen5c376ff2009-11-19 19:20:17 +0000307// vld3 to single-spaced registers.
Bob Wilson9abe19d2010-02-17 00:31:29 +0000308def VLD3LNd8 : VLD3LN<0b0010, "vld3", "8"> { let Inst{4} = 0; }
309def VLD3LNd16 : VLD3LN<0b0110, "vld3", "16"> { let Inst{5-4} = 0b00; }
310def VLD3LNd32 : VLD3LN<0b1010, "vld3", "32"> { let Inst{6-4} = 0b000; }
Bob Wilson0bf7d992009-10-08 22:27:33 +0000311
312// vld3 to double-spaced even registers.
Bob Wilson9abe19d2010-02-17 00:31:29 +0000313def VLD3LNq16a: VLD3LN<0b0110, "vld3", "16"> { let Inst{5-4} = 0b10; }
314def VLD3LNq32a: VLD3LN<0b1010, "vld3", "32"> { let Inst{6-4} = 0b100; }
Bob Wilson0bf7d992009-10-08 22:27:33 +0000315
316// vld3 to double-spaced odd registers.
Bob Wilson9abe19d2010-02-17 00:31:29 +0000317def VLD3LNq16b: VLD3LN<0b0110, "vld3", "16"> { let Inst{5-4} = 0b10; }
318def VLD3LNq32b: VLD3LN<0b1010, "vld3", "32"> { let Inst{6-4} = 0b100; }
Bob Wilson243fcc52009-09-01 04:26:28 +0000319
320// VLD4LN : Vector Load (single 4-element structure to one lane)
Evan Chengf81bf152009-11-23 21:57:23 +0000321class VLD4LN<bits<4> op11_8, string OpcodeStr, string Dt>
Johnny Chen7ebd32a2009-11-23 18:16:16 +0000322 : NLdSt<1,0b10,op11_8,{?,?,?,?},
Evan Chengf81bf152009-11-23 21:57:23 +0000323 (outs DPR:$dst1, DPR:$dst2, DPR:$dst3, DPR:$dst4),
324 (ins addrmode6:$addr, DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4,
Bob Wilson9abe19d2010-02-17 00:31:29 +0000325 nohash_imm:$lane), IIC_VLD4, OpcodeStr, Dt,
Bob Wilson9fedc332010-01-18 01:24:43 +0000326 "\\{$dst1[$lane], $dst2[$lane], $dst3[$lane], $dst4[$lane]\\}, $addr",
Evan Chengf81bf152009-11-23 21:57:23 +0000327 "$src1 = $dst1, $src2 = $dst2, $src3 = $dst3, $src4 = $dst4", []>;
Bob Wilson243fcc52009-09-01 04:26:28 +0000328
Johnny Chen5c376ff2009-11-19 19:20:17 +0000329// vld4 to single-spaced registers.
Evan Chengf81bf152009-11-23 21:57:23 +0000330def VLD4LNd8 : VLD4LN<0b0011, "vld4", "8">;
Bob Wilson9abe19d2010-02-17 00:31:29 +0000331def VLD4LNd16 : VLD4LN<0b0111, "vld4", "16"> { let Inst{5} = 0; }
332def VLD4LNd32 : VLD4LN<0b1011, "vld4", "32"> { let Inst{6} = 0; }
Bob Wilson62e053e2009-10-08 22:53:57 +0000333
334// vld4 to double-spaced even registers.
Bob Wilson9abe19d2010-02-17 00:31:29 +0000335def VLD4LNq16a: VLD4LN<0b0111, "vld4", "16"> { let Inst{5} = 1; }
336def VLD4LNq32a: VLD4LN<0b1011, "vld4", "32"> { let Inst{6} = 1; }
Bob Wilson62e053e2009-10-08 22:53:57 +0000337
338// vld4 to double-spaced odd registers.
Bob Wilson9abe19d2010-02-17 00:31:29 +0000339def VLD4LNq16b: VLD4LN<0b0111, "vld4", "16"> { let Inst{5} = 1; }
340def VLD4LNq32b: VLD4LN<0b1011, "vld4", "32"> { let Inst{6} = 1; }
Bob Wilsonb07c1712009-10-07 21:53:04 +0000341
342// VLD1DUP : Vector Load (single element to all lanes)
343// VLD2DUP : Vector Load (single 2-element structure to all lanes)
344// VLD3DUP : Vector Load (single 3-element structure to all lanes)
345// VLD4DUP : Vector Load (single 4-element structure to all lanes)
346// FIXME: Not yet implemented.
Evan Cheng0d92f5f2009-10-01 08:22:27 +0000347} // mayLoad = 1, hasExtraDefRegAllocReq = 1
Bob Wilsondbd3c0e2009-08-12 00:49:01 +0000348
Bob Wilsonb36ec862009-08-06 18:47:44 +0000349// VST1 : Vector Store (multiple single elements)
Evan Chengf81bf152009-11-23 21:57:23 +0000350class VST1D<bits<4> op7_4, string OpcodeStr, string Dt,
351 ValueType Ty, Intrinsic IntOp>
Bob Wilsonb07c1712009-10-07 21:53:04 +0000352 : NLdSt<0,0b00,0b0111,op7_4, (outs), (ins addrmode6:$addr, DPR:$src), IIC_VST,
Evan Chengf81bf152009-11-23 21:57:23 +0000353 OpcodeStr, Dt, "\\{$src\\}, $addr", "",
Bob Wilsonb36ec862009-08-06 18:47:44 +0000354 [(IntOp addrmode6:$addr, (Ty DPR:$src))]>;
Evan Chengf81bf152009-11-23 21:57:23 +0000355class VST1Q<bits<4> op7_4, string OpcodeStr, string Dt,
356 ValueType Ty, Intrinsic IntOp>
Bob Wilsonb07c1712009-10-07 21:53:04 +0000357 : NLdSt<0,0b00,0b1010,op7_4, (outs), (ins addrmode6:$addr, QPR:$src), IIC_VST,
Evan Chengf81bf152009-11-23 21:57:23 +0000358 OpcodeStr, Dt, "${src:dregpair}, $addr", "",
Bob Wilsonb36ec862009-08-06 18:47:44 +0000359 [(IntOp addrmode6:$addr, (Ty QPR:$src))]>;
360
Evan Cheng0d92f5f2009-10-01 08:22:27 +0000361let hasExtraSrcRegAllocReq = 1 in {
Evan Chengf81bf152009-11-23 21:57:23 +0000362def VST1d8 : VST1D<0b0000, "vst1", "8", v8i8, int_arm_neon_vst1>;
363def VST1d16 : VST1D<0b0100, "vst1", "16", v4i16, int_arm_neon_vst1>;
364def VST1d32 : VST1D<0b1000, "vst1", "32", v2i32, int_arm_neon_vst1>;
365def VST1df : VST1D<0b1000, "vst1", "32", v2f32, int_arm_neon_vst1>;
366def VST1d64 : VST1D<0b1100, "vst1", "64", v1i64, int_arm_neon_vst1>;
Bob Wilsonb36ec862009-08-06 18:47:44 +0000367
Evan Chengf81bf152009-11-23 21:57:23 +0000368def VST1q8 : VST1Q<0b0000, "vst1", "8", v16i8, int_arm_neon_vst1>;
369def VST1q16 : VST1Q<0b0100, "vst1", "16", v8i16, int_arm_neon_vst1>;
370def VST1q32 : VST1Q<0b1000, "vst1", "32", v4i32, int_arm_neon_vst1>;
371def VST1qf : VST1Q<0b1000, "vst1", "32", v4f32, int_arm_neon_vst1>;
372def VST1q64 : VST1Q<0b1100, "vst1", "64", v2i64, int_arm_neon_vst1>;
Evan Cheng0d92f5f2009-10-01 08:22:27 +0000373} // hasExtraSrcRegAllocReq
Bob Wilsonb36ec862009-08-06 18:47:44 +0000374
Evan Cheng0d92f5f2009-10-01 08:22:27 +0000375let mayStore = 1, hasExtraSrcRegAllocReq = 1 in {
Bob Wilson9f7d60f2009-08-12 17:04:56 +0000376
Bob Wilsonb36ec862009-08-06 18:47:44 +0000377// VST2 : Vector Store (multiple 2-element structures)
Evan Chengf81bf152009-11-23 21:57:23 +0000378class VST2D<bits<4> op7_4, string OpcodeStr, string Dt>
Bob Wilsonb07c1712009-10-07 21:53:04 +0000379 : NLdSt<0,0b00,0b1000,op7_4, (outs),
380 (ins addrmode6:$addr, DPR:$src1, DPR:$src2), IIC_VST,
Bob Wilson9fedc332010-01-18 01:24:43 +0000381 OpcodeStr, Dt, "\\{$src1, $src2\\}, $addr", "", []>;
Evan Chengf81bf152009-11-23 21:57:23 +0000382class VST2Q<bits<4> op7_4, string OpcodeStr, string Dt>
Bob Wilsonb07c1712009-10-07 21:53:04 +0000383 : NLdSt<0,0b00,0b0011,op7_4, (outs),
384 (ins addrmode6:$addr, DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4),
Bob Wilson9abe19d2010-02-17 00:31:29 +0000385 IIC_VST, OpcodeStr, Dt, "\\{$src1, $src2, $src3, $src4\\}, $addr",
Bob Wilsond2855752009-10-07 18:47:39 +0000386 "", []>;
Bob Wilsonb36ec862009-08-06 18:47:44 +0000387
Evan Chengf81bf152009-11-23 21:57:23 +0000388def VST2d8 : VST2D<0b0000, "vst2", "8">;
389def VST2d16 : VST2D<0b0100, "vst2", "16">;
390def VST2d32 : VST2D<0b1000, "vst2", "32">;
Bob Wilson24e04c52009-10-08 00:21:01 +0000391def VST2d64 : NLdSt<0,0b00,0b1010,0b1100, (outs),
392 (ins addrmode6:$addr, DPR:$src1, DPR:$src2), IIC_VST,
Bob Wilson9fedc332010-01-18 01:24:43 +0000393 "vst1", "64", "\\{$src1, $src2\\}, $addr", "", []>;
Bob Wilsonb36ec862009-08-06 18:47:44 +0000394
Evan Chengf81bf152009-11-23 21:57:23 +0000395def VST2q8 : VST2Q<0b0000, "vst2", "8">;
396def VST2q16 : VST2Q<0b0100, "vst2", "16">;
397def VST2q32 : VST2Q<0b1000, "vst2", "32">;
Bob Wilsond2855752009-10-07 18:47:39 +0000398
Bob Wilsonb36ec862009-08-06 18:47:44 +0000399// VST3 : Vector Store (multiple 3-element structures)
Evan Chengf81bf152009-11-23 21:57:23 +0000400class VST3D<bits<4> op7_4, string OpcodeStr, string Dt>
Bob Wilsonb07c1712009-10-07 21:53:04 +0000401 : NLdSt<0,0b00,0b0100,op7_4, (outs),
402 (ins addrmode6:$addr, DPR:$src1, DPR:$src2, DPR:$src3), IIC_VST,
Bob Wilson9fedc332010-01-18 01:24:43 +0000403 OpcodeStr, Dt, "\\{$src1, $src2, $src3\\}, $addr", "", []>;
Evan Chengf81bf152009-11-23 21:57:23 +0000404class VST3WB<bits<4> op7_4, string OpcodeStr, string Dt>
Bob Wilsonb07c1712009-10-07 21:53:04 +0000405 : NLdSt<0,0b00,0b0101,op7_4, (outs GPR:$wb),
406 (ins addrmode6:$addr, DPR:$src1, DPR:$src2, DPR:$src3), IIC_VST,
Bob Wilson9fedc332010-01-18 01:24:43 +0000407 OpcodeStr, Dt, "\\{$src1, $src2, $src3\\}, $addr",
Bob Wilson66a70632009-10-07 20:30:08 +0000408 "$addr.addr = $wb", []>;
Bob Wilsonb36ec862009-08-06 18:47:44 +0000409
Evan Chengf81bf152009-11-23 21:57:23 +0000410def VST3d8 : VST3D<0b0000, "vst3", "8">;
411def VST3d16 : VST3D<0b0100, "vst3", "16">;
412def VST3d32 : VST3D<0b1000, "vst3", "32">;
Bob Wilson5adf60c2009-10-08 00:28:28 +0000413def VST3d64 : NLdSt<0,0b00,0b0110,0b1100, (outs),
414 (ins addrmode6:$addr, DPR:$src1, DPR:$src2, DPR:$src3),
415 IIC_VST,
Bob Wilson9fedc332010-01-18 01:24:43 +0000416 "vst1", "64", "\\{$src1, $src2, $src3\\}, $addr", "", []>;
Bob Wilsonb36ec862009-08-06 18:47:44 +0000417
Bob Wilson66a70632009-10-07 20:30:08 +0000418// vst3 to double-spaced even registers.
Evan Chengf81bf152009-11-23 21:57:23 +0000419def VST3q8a : VST3WB<0b0000, "vst3", "8">;
420def VST3q16a : VST3WB<0b0100, "vst3", "16">;
421def VST3q32a : VST3WB<0b1000, "vst3", "32">;
Bob Wilson66a70632009-10-07 20:30:08 +0000422
423// vst3 to double-spaced odd registers.
Evan Chengf81bf152009-11-23 21:57:23 +0000424def VST3q8b : VST3WB<0b0000, "vst3", "8">;
425def VST3q16b : VST3WB<0b0100, "vst3", "16">;
426def VST3q32b : VST3WB<0b1000, "vst3", "32">;
Bob Wilson66a70632009-10-07 20:30:08 +0000427
Bob Wilsonb36ec862009-08-06 18:47:44 +0000428// VST4 : Vector Store (multiple 4-element structures)
Evan Chengf81bf152009-11-23 21:57:23 +0000429class VST4D<bits<4> op7_4, string OpcodeStr, string Dt>
Bob Wilsonb07c1712009-10-07 21:53:04 +0000430 : NLdSt<0,0b00,0b0000,op7_4, (outs),
431 (ins addrmode6:$addr, DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4),
Bob Wilson9abe19d2010-02-17 00:31:29 +0000432 IIC_VST, OpcodeStr, Dt, "\\{$src1, $src2, $src3, $src4\\}, $addr",
Bob Wilson2a9df472009-08-25 17:46:06 +0000433 "", []>;
Evan Chengf81bf152009-11-23 21:57:23 +0000434class VST4WB<bits<4> op7_4, string OpcodeStr, string Dt>
Bob Wilsonb07c1712009-10-07 21:53:04 +0000435 : NLdSt<0,0b00,0b0001,op7_4, (outs GPR:$wb),
436 (ins addrmode6:$addr, DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4),
Bob Wilson9abe19d2010-02-17 00:31:29 +0000437 IIC_VST, OpcodeStr, Dt, "\\{$src1, $src2, $src3, $src4\\}, $addr",
Bob Wilson63c90632009-10-07 20:49:18 +0000438 "$addr.addr = $wb", []>;
Bob Wilsonb36ec862009-08-06 18:47:44 +0000439
Evan Chengf81bf152009-11-23 21:57:23 +0000440def VST4d8 : VST4D<0b0000, "vst4", "8">;
441def VST4d16 : VST4D<0b0100, "vst4", "16">;
442def VST4d32 : VST4D<0b1000, "vst4", "32">;
Bob Wilsondeb31412009-10-08 05:18:18 +0000443def VST4d64 : NLdSt<0,0b00,0b0010,0b1100, (outs),
444 (ins addrmode6:$addr, DPR:$src1, DPR:$src2, DPR:$src3,
445 DPR:$src4), IIC_VST,
Bob Wilson9fedc332010-01-18 01:24:43 +0000446 "vst1", "64", "\\{$src1, $src2, $src3, $src4\\}, $addr",
447 "", []>;
Bob Wilson8a3198b2009-09-01 18:51:56 +0000448
Bob Wilson63c90632009-10-07 20:49:18 +0000449// vst4 to double-spaced even registers.
Evan Chengf81bf152009-11-23 21:57:23 +0000450def VST4q8a : VST4WB<0b0000, "vst4", "8">;
451def VST4q16a : VST4WB<0b0100, "vst4", "16">;
452def VST4q32a : VST4WB<0b1000, "vst4", "32">;
Bob Wilson63c90632009-10-07 20:49:18 +0000453
454// vst4 to double-spaced odd registers.
Evan Chengf81bf152009-11-23 21:57:23 +0000455def VST4q8b : VST4WB<0b0000, "vst4", "8">;
456def VST4q16b : VST4WB<0b0100, "vst4", "16">;
457def VST4q32b : VST4WB<0b1000, "vst4", "32">;
Bob Wilsonb07c1712009-10-07 21:53:04 +0000458
459// VST1LN : Vector Store (single element from one lane)
460// FIXME: Not yet implemented.
Bob Wilson63c90632009-10-07 20:49:18 +0000461
Bob Wilson8a3198b2009-09-01 18:51:56 +0000462// VST2LN : Vector Store (single 2-element structure from one lane)
Evan Chengf81bf152009-11-23 21:57:23 +0000463class VST2LN<bits<4> op11_8, string OpcodeStr, string Dt>
Johnny Chen7ebd32a2009-11-23 18:16:16 +0000464 : NLdSt<1,0b00,op11_8,{?,?,?,?}, (outs),
Bob Wilson9abe19d2010-02-17 00:31:29 +0000465 (ins addrmode6:$addr, DPR:$src1, DPR:$src2, nohash_imm:$lane),
466 IIC_VST, OpcodeStr, Dt, "\\{$src1[$lane], $src2[$lane]\\}, $addr",
467 "", []>;
Bob Wilson8a3198b2009-09-01 18:51:56 +0000468
Johnny Chen5c376ff2009-11-19 19:20:17 +0000469// vst2 to single-spaced registers.
Evan Chengf81bf152009-11-23 21:57:23 +0000470def VST2LNd8 : VST2LN<0b0001, "vst2", "8">;
Bob Wilson9abe19d2010-02-17 00:31:29 +0000471def VST2LNd16 : VST2LN<0b0101, "vst2", "16"> { let Inst{5} = 0; }
472def VST2LNd32 : VST2LN<0b1001, "vst2", "32"> { let Inst{6} = 0; }
Bob Wilsonc5c6edb2009-10-08 23:38:24 +0000473
474// vst2 to double-spaced even registers.
Bob Wilson9abe19d2010-02-17 00:31:29 +0000475def VST2LNq16a: VST2LN<0b0101, "vst2", "16"> { let Inst{5} = 1; }
476def VST2LNq32a: VST2LN<0b1001, "vst2", "32"> { let Inst{6} = 1; }
Bob Wilsonc5c6edb2009-10-08 23:38:24 +0000477
478// vst2 to double-spaced odd registers.
Bob Wilson9abe19d2010-02-17 00:31:29 +0000479def VST2LNq16b: VST2LN<0b0101, "vst2", "16"> { let Inst{5} = 1; }
480def VST2LNq32b: VST2LN<0b1001, "vst2", "32"> { let Inst{6} = 1; }
Bob Wilson8a3198b2009-09-01 18:51:56 +0000481
482// VST3LN : Vector Store (single 3-element structure from one lane)
Evan Chengf81bf152009-11-23 21:57:23 +0000483class VST3LN<bits<4> op11_8, string OpcodeStr, string Dt>
Johnny Chen7ebd32a2009-11-23 18:16:16 +0000484 : NLdSt<1,0b00,op11_8,{?,?,?,?}, (outs),
Bob Wilson9abe19d2010-02-17 00:31:29 +0000485 (ins addrmode6:$addr, DPR:$src1, DPR:$src2, DPR:$src3,
486 nohash_imm:$lane), IIC_VST, OpcodeStr, Dt,
487 "\\{$src1[$lane], $src2[$lane], $src3[$lane]\\}, $addr", "", []>;
Bob Wilson8a3198b2009-09-01 18:51:56 +0000488
Johnny Chen5c376ff2009-11-19 19:20:17 +0000489// vst3 to single-spaced registers.
Bob Wilson9abe19d2010-02-17 00:31:29 +0000490def VST3LNd8 : VST3LN<0b0010, "vst3", "8"> { let Inst{4} = 0; }
491def VST3LNd16 : VST3LN<0b0110, "vst3", "16"> { let Inst{5-4} = 0b00; }
492def VST3LNd32 : VST3LN<0b1010, "vst3", "32"> { let Inst{6-4} = 0b000; }
Bob Wilson8cdb2692009-10-08 23:51:31 +0000493
494// vst3 to double-spaced even registers.
Bob Wilson9abe19d2010-02-17 00:31:29 +0000495def VST3LNq16a: VST3LN<0b0110, "vst3", "16"> { let Inst{5-4} = 0b10; }
496def VST3LNq32a: VST3LN<0b1010, "vst3", "32"> { let Inst{6-4} = 0b100; }
Bob Wilson8cdb2692009-10-08 23:51:31 +0000497
498// vst3 to double-spaced odd registers.
Bob Wilson9abe19d2010-02-17 00:31:29 +0000499def VST3LNq16b: VST3LN<0b0110, "vst3", "16"> { let Inst{5-4} = 0b10; }
500def VST3LNq32b: VST3LN<0b1010, "vst3", "32"> { let Inst{6-4} = 0b100; }
Bob Wilson8a3198b2009-09-01 18:51:56 +0000501
502// VST4LN : Vector Store (single 4-element structure from one lane)
Evan Chengf81bf152009-11-23 21:57:23 +0000503class VST4LN<bits<4> op11_8, string OpcodeStr, string Dt>
Johnny Chen7ebd32a2009-11-23 18:16:16 +0000504 : NLdSt<1,0b00,op11_8,{?,?,?,?}, (outs),
Bob Wilson9abe19d2010-02-17 00:31:29 +0000505 (ins addrmode6:$addr, DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4,
506 nohash_imm:$lane), IIC_VST, OpcodeStr, Dt,
Bob Wilson9fedc332010-01-18 01:24:43 +0000507 "\\{$src1[$lane], $src2[$lane], $src3[$lane], $src4[$lane]\\}, $addr",
Bob Wilson9abe19d2010-02-17 00:31:29 +0000508 "", []>;
Bob Wilson8a3198b2009-09-01 18:51:56 +0000509
Johnny Chen5c376ff2009-11-19 19:20:17 +0000510// vst4 to single-spaced registers.
Evan Chengf81bf152009-11-23 21:57:23 +0000511def VST4LNd8 : VST4LN<0b0011, "vst4", "8">;
Bob Wilson9abe19d2010-02-17 00:31:29 +0000512def VST4LNd16 : VST4LN<0b0111, "vst4", "16"> { let Inst{5} = 0; }
513def VST4LNd32 : VST4LN<0b1011, "vst4", "32"> { let Inst{6} = 0; }
Bob Wilson56311392009-10-09 00:01:36 +0000514
515// vst4 to double-spaced even registers.
Bob Wilson9abe19d2010-02-17 00:31:29 +0000516def VST4LNq16a: VST4LN<0b0111, "vst4", "16"> { let Inst{5} = 1; }
517def VST4LNq32a: VST4LN<0b1011, "vst4", "32"> { let Inst{6} = 1; }
Bob Wilson56311392009-10-09 00:01:36 +0000518
519// vst4 to double-spaced odd registers.
Bob Wilson9abe19d2010-02-17 00:31:29 +0000520def VST4LNq16b: VST4LN<0b0111, "vst4", "16"> { let Inst{5} = 1; }
521def VST4LNq32b: VST4LN<0b1011, "vst4", "32"> { let Inst{6} = 1; }
Bob Wilson56311392009-10-09 00:01:36 +0000522
Evan Cheng0d92f5f2009-10-01 08:22:27 +0000523} // mayStore = 1, hasExtraSrcRegAllocReq = 1
Bob Wilsonb36ec862009-08-06 18:47:44 +0000524
Bob Wilson205a5ca2009-07-08 18:11:30 +0000525
Bob Wilson5bafff32009-06-22 23:27:02 +0000526//===----------------------------------------------------------------------===//
527// NEON pattern fragments
528//===----------------------------------------------------------------------===//
529
530// Extract D sub-registers of Q registers.
531// (arm_dsubreg_0 is 5; arm_dsubreg_1 is 6)
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +0000532def DSubReg_i8_reg : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000533 return CurDAG->getTargetConstant(5 + N->getZExtValue() / 8, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +0000534}]>;
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +0000535def DSubReg_i16_reg : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000536 return CurDAG->getTargetConstant(5 + N->getZExtValue() / 4, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +0000537}]>;
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +0000538def DSubReg_i32_reg : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000539 return CurDAG->getTargetConstant(5 + N->getZExtValue() / 2, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +0000540}]>;
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +0000541def DSubReg_f64_reg : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000542 return CurDAG->getTargetConstant(5 + N->getZExtValue(), MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +0000543}]>;
Anton Korobeynikov69d1c1a2009-09-02 21:21:28 +0000544def DSubReg_f64_other_reg : SDNodeXForm<imm, [{
545 return CurDAG->getTargetConstant(5 + (1 - N->getZExtValue()), MVT::i32);
546}]>;
Bob Wilson5bafff32009-06-22 23:27:02 +0000547
Anton Korobeynikov2324bdc2009-08-28 23:41:26 +0000548// Extract S sub-registers of Q/D registers.
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +0000549// (arm_ssubreg_0 is 1; arm_ssubreg_1 is 2; etc.)
550def SSubReg_f32_reg : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000551 return CurDAG->getTargetConstant(1 + N->getZExtValue(), MVT::i32);
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +0000552}]>;
553
Bob Wilson5bafff32009-06-22 23:27:02 +0000554// Translate lane numbers from Q registers to D subregs.
555def SubReg_i8_lane : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000556 return CurDAG->getTargetConstant(N->getZExtValue() & 7, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +0000557}]>;
558def SubReg_i16_lane : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000559 return CurDAG->getTargetConstant(N->getZExtValue() & 3, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +0000560}]>;
561def SubReg_i32_lane : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000562 return CurDAG->getTargetConstant(N->getZExtValue() & 1, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +0000563}]>;
564
565//===----------------------------------------------------------------------===//
566// Instruction Classes
567//===----------------------------------------------------------------------===//
568
Bob Wilson3c0f96e2010-02-17 22:23:11 +0000569// Basic 2-register operations: single-, double- and quad-register.
570class N2VS<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
571 bits<2> op17_16, bits<5> op11_7, bit op4, string OpcodeStr,
572 string Dt, ValueType ResTy, ValueType OpTy, SDNode OpNode>
573 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4,
574 (outs DPR_VFP2:$dst), (ins DPR_VFP2:$src),
575 IIC_VUNAD, OpcodeStr, Dt, "$dst, $src", "", []>;
Bob Wilson5bafff32009-06-22 23:27:02 +0000576class N2VD<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Bob Wilson3c0f96e2010-02-17 22:23:11 +0000577 bits<2> op17_16, bits<5> op11_7, bit op4, string OpcodeStr,
578 string Dt, ValueType ResTy, ValueType OpTy, SDNode OpNode>
Bob Wilson5bafff32009-06-22 23:27:02 +0000579 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4, (outs DPR:$dst),
Evan Chengf81bf152009-11-23 21:57:23 +0000580 (ins DPR:$src), IIC_VUNAD, OpcodeStr, Dt, "$dst, $src", "",
Bob Wilson5bafff32009-06-22 23:27:02 +0000581 [(set DPR:$dst, (ResTy (OpNode (OpTy DPR:$src))))]>;
582class N2VQ<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Bob Wilson3c0f96e2010-02-17 22:23:11 +0000583 bits<2> op17_16, bits<5> op11_7, bit op4, string OpcodeStr,
584 string Dt, ValueType ResTy, ValueType OpTy, SDNode OpNode>
Bob Wilson5bafff32009-06-22 23:27:02 +0000585 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 1, op4, (outs QPR:$dst),
Evan Chengf81bf152009-11-23 21:57:23 +0000586 (ins QPR:$src), IIC_VUNAQ, OpcodeStr, Dt, "$dst, $src", "",
Bob Wilson5bafff32009-06-22 23:27:02 +0000587 [(set QPR:$dst, (ResTy (OpNode (OpTy QPR:$src))))]>;
588
Bob Wilson69bfbd62010-02-17 22:42:54 +0000589// Basic 2-register intrinsics, both double- and quad-register.
Bob Wilson5bafff32009-06-22 23:27:02 +0000590class N2VDInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
David Goodwin127221f2009-09-23 21:38:08 +0000591 bits<2> op17_16, bits<5> op11_7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +0000592 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +0000593 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
594 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4, (outs DPR:$dst),
Evan Chengf81bf152009-11-23 21:57:23 +0000595 (ins DPR:$src), itin, OpcodeStr, Dt, "$dst, $src", "",
Bob Wilson5bafff32009-06-22 23:27:02 +0000596 [(set DPR:$dst, (ResTy (IntOp (OpTy DPR:$src))))]>;
597class N2VQInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
David Goodwin127221f2009-09-23 21:38:08 +0000598 bits<2> op17_16, bits<5> op11_7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +0000599 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +0000600 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
601 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 1, op4, (outs QPR:$dst),
Evan Chengf81bf152009-11-23 21:57:23 +0000602 (ins QPR:$src), itin, OpcodeStr, Dt, "$dst, $src", "",
Bob Wilson5bafff32009-06-22 23:27:02 +0000603 [(set QPR:$dst, (ResTy (IntOp (OpTy QPR:$src))))]>;
604
605// Narrow 2-register intrinsics.
606class N2VNInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
607 bits<2> op17_16, bits<5> op11_7, bit op6, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +0000608 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin127221f2009-09-23 21:38:08 +0000609 ValueType TyD, ValueType TyQ, Intrinsic IntOp>
Bob Wilson5bafff32009-06-22 23:27:02 +0000610 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, op6, op4, (outs DPR:$dst),
Evan Chengf81bf152009-11-23 21:57:23 +0000611 (ins QPR:$src), itin, OpcodeStr, Dt, "$dst, $src", "",
Bob Wilson5bafff32009-06-22 23:27:02 +0000612 [(set DPR:$dst, (TyD (IntOp (TyQ QPR:$src))))]>;
613
Bob Wilson507df402009-10-21 02:15:46 +0000614// Long 2-register intrinsics (currently only used for VMOVL).
615class N2VLInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
616 bits<2> op17_16, bits<5> op11_7, bit op6, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +0000617 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin127221f2009-09-23 21:38:08 +0000618 ValueType TyQ, ValueType TyD, Intrinsic IntOp>
Bob Wilson507df402009-10-21 02:15:46 +0000619 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, op6, op4, (outs QPR:$dst),
Evan Chengf81bf152009-11-23 21:57:23 +0000620 (ins DPR:$src), itin, OpcodeStr, Dt, "$dst, $src", "",
Bob Wilson5bafff32009-06-22 23:27:02 +0000621 [(set QPR:$dst, (TyQ (IntOp (TyD DPR:$src))))]>;
622
Bob Wilsonb6ab51e2009-08-08 06:13:25 +0000623// 2-register shuffles (VTRN/VZIP/VUZP), both double- and quad-register.
Evan Chengf81bf152009-11-23 21:57:23 +0000624class N2VDShuffle<bits<2> op19_18, bits<5> op11_7, string OpcodeStr, string Dt>
Bob Wilsonb6ab51e2009-08-08 06:13:25 +0000625 : N2V<0b11, 0b11, op19_18, 0b10, op11_7, 0, 0, (outs DPR:$dst1, DPR:$dst2),
David Goodwin127221f2009-09-23 21:38:08 +0000626 (ins DPR:$src1, DPR:$src2), IIC_VPERMD,
Evan Chengf81bf152009-11-23 21:57:23 +0000627 OpcodeStr, Dt, "$dst1, $dst2",
Bob Wilsonb6ab51e2009-08-08 06:13:25 +0000628 "$src1 = $dst1, $src2 = $dst2", []>;
David Goodwin127221f2009-09-23 21:38:08 +0000629class N2VQShuffle<bits<2> op19_18, bits<5> op11_7,
Evan Chengf81bf152009-11-23 21:57:23 +0000630 InstrItinClass itin, string OpcodeStr, string Dt>
Bob Wilsonb6ab51e2009-08-08 06:13:25 +0000631 : N2V<0b11, 0b11, op19_18, 0b10, op11_7, 1, 0, (outs QPR:$dst1, QPR:$dst2),
Bob Wilson9abe19d2010-02-17 00:31:29 +0000632 (ins QPR:$src1, QPR:$src2), itin, OpcodeStr, Dt, "$dst1, $dst2",
Bob Wilsonb6ab51e2009-08-08 06:13:25 +0000633 "$src1 = $dst1, $src2 = $dst2", []>;
634
Bob Wilson3c0f96e2010-02-17 22:23:11 +0000635// Basic 3-register operations: single-, double- and quad-register.
636class N3VS<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
637 string OpcodeStr, string Dt, ValueType ResTy, ValueType OpTy,
638 SDNode OpNode, bit Commutable>
639 : N3V<op24, op23, op21_20, op11_8, 0, op4,
640 (outs DPR_VFP2:$dst), (ins DPR_VFP2:$src1, DPR_VFP2:$src2), IIC_VBIND,
641 OpcodeStr, Dt, "$dst, $src1, $src2", "", []> {
642 let isCommutable = Commutable;
643}
644
Bob Wilson5bafff32009-06-22 23:27:02 +0000645class N3VD<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +0000646 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson9abe19d2010-02-17 00:31:29 +0000647 ValueType ResTy, ValueType OpTy, SDNode OpNode, bit Commutable>
Bob Wilson5bafff32009-06-22 23:27:02 +0000648 : N3V<op24, op23, op21_20, op11_8, 0, op4,
David Goodwin127221f2009-09-23 21:38:08 +0000649 (outs DPR:$dst), (ins DPR:$src1, DPR:$src2), itin,
Evan Chengf81bf152009-11-23 21:57:23 +0000650 OpcodeStr, Dt, "$dst, $src1, $src2", "",
651 [(set DPR:$dst, (ResTy (OpNode (OpTy DPR:$src1), (OpTy DPR:$src2))))]> {
652 let isCommutable = Commutable;
653}
654// Same as N3VD but no data type.
655class N3VDX<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
656 InstrItinClass itin, string OpcodeStr,
657 ValueType ResTy, ValueType OpTy,
658 SDNode OpNode, bit Commutable>
659 : N3VX<op24, op23, op21_20, op11_8, 0, op4,
Bob Wilson9abe19d2010-02-17 00:31:29 +0000660 (outs DPR:$dst), (ins DPR:$src1, DPR:$src2), itin,
661 OpcodeStr, "$dst, $src1, $src2", "",
662 [(set DPR:$dst, (ResTy (OpNode (OpTy DPR:$src1), (OpTy DPR:$src2))))]>{
Bob Wilson5bafff32009-06-22 23:27:02 +0000663 let isCommutable = Commutable;
664}
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +0000665class N3VDSL<bits<2> op21_20, bits<4> op11_8,
Evan Chengf81bf152009-11-23 21:57:23 +0000666 InstrItinClass itin, string OpcodeStr, string Dt,
667 ValueType Ty, SDNode ShOp>
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +0000668 : N3V<0, 1, op21_20, op11_8, 1, 0,
669 (outs DPR:$dst), (ins DPR:$src1, DPR_VFP2:$src2, nohash_imm:$lane),
Evan Chengf81bf152009-11-23 21:57:23 +0000670 itin, OpcodeStr, Dt, "$dst, $src1, $src2[$lane]", "",
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +0000671 [(set (Ty DPR:$dst),
672 (Ty (ShOp (Ty DPR:$src1),
Bob Wilson9abe19d2010-02-17 00:31:29 +0000673 (Ty (NEONvduplane (Ty DPR_VFP2:$src2), imm:$lane)))))]>{
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +0000674 let isCommutable = 0;
675}
676class N3VDSL16<bits<2> op21_20, bits<4> op11_8,
Evan Chengf81bf152009-11-23 21:57:23 +0000677 string OpcodeStr, string Dt, ValueType Ty, SDNode ShOp>
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +0000678 : N3V<0, 1, op21_20, op11_8, 1, 0,
679 (outs DPR:$dst), (ins DPR:$src1, DPR_8:$src2, nohash_imm:$lane),
Bob Wilson9abe19d2010-02-17 00:31:29 +0000680 IIC_VMULi16D, OpcodeStr, Dt, "$dst, $src1, $src2[$lane]", "",
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +0000681 [(set (Ty DPR:$dst),
682 (Ty (ShOp (Ty DPR:$src1),
Bob Wilson9abe19d2010-02-17 00:31:29 +0000683 (Ty (NEONvduplane (Ty DPR_8:$src2), imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +0000684 let isCommutable = 0;
685}
686
Bob Wilson5bafff32009-06-22 23:27:02 +0000687class N3VQ<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +0000688 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson9abe19d2010-02-17 00:31:29 +0000689 ValueType ResTy, ValueType OpTy, SDNode OpNode, bit Commutable>
Bob Wilson5bafff32009-06-22 23:27:02 +0000690 : N3V<op24, op23, op21_20, op11_8, 1, op4,
David Goodwin127221f2009-09-23 21:38:08 +0000691 (outs QPR:$dst), (ins QPR:$src1, QPR:$src2), itin,
Evan Chengf81bf152009-11-23 21:57:23 +0000692 OpcodeStr, Dt, "$dst, $src1, $src2", "",
693 [(set QPR:$dst, (ResTy (OpNode (OpTy QPR:$src1), (OpTy QPR:$src2))))]> {
694 let isCommutable = Commutable;
695}
696class N3VQX<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
697 InstrItinClass itin, string OpcodeStr,
Bob Wilson9abe19d2010-02-17 00:31:29 +0000698 ValueType ResTy, ValueType OpTy, SDNode OpNode, bit Commutable>
Evan Chengf81bf152009-11-23 21:57:23 +0000699 : N3VX<op24, op23, op21_20, op11_8, 1, op4,
Bob Wilson9abe19d2010-02-17 00:31:29 +0000700 (outs QPR:$dst), (ins QPR:$src1, QPR:$src2), itin,
701 OpcodeStr, "$dst, $src1, $src2", "",
702 [(set QPR:$dst, (ResTy (OpNode (OpTy QPR:$src1), (OpTy QPR:$src2))))]>{
Bob Wilson5bafff32009-06-22 23:27:02 +0000703 let isCommutable = Commutable;
704}
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +0000705class N3VQSL<bits<2> op21_20, bits<4> op11_8,
Evan Chengf81bf152009-11-23 21:57:23 +0000706 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +0000707 ValueType ResTy, ValueType OpTy, SDNode ShOp>
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +0000708 : N3V<1, 1, op21_20, op11_8, 1, 0,
709 (outs QPR:$dst), (ins QPR:$src1, DPR_VFP2:$src2, nohash_imm:$lane),
Evan Chengf81bf152009-11-23 21:57:23 +0000710 itin, OpcodeStr, Dt, "$dst, $src1, $src2[$lane]", "",
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +0000711 [(set (ResTy QPR:$dst),
712 (ResTy (ShOp (ResTy QPR:$src1),
713 (ResTy (NEONvduplane (OpTy DPR_VFP2:$src2),
714 imm:$lane)))))]> {
715 let isCommutable = 0;
716}
Bob Wilson9abe19d2010-02-17 00:31:29 +0000717class N3VQSL16<bits<2> op21_20, bits<4> op11_8, string OpcodeStr, string Dt,
Evan Chengf81bf152009-11-23 21:57:23 +0000718 ValueType ResTy, ValueType OpTy, SDNode ShOp>
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +0000719 : N3V<1, 1, op21_20, op11_8, 1, 0,
720 (outs QPR:$dst), (ins QPR:$src1, DPR_8:$src2, nohash_imm:$lane),
Bob Wilson9abe19d2010-02-17 00:31:29 +0000721 IIC_VMULi16Q, OpcodeStr, Dt, "$dst, $src1, $src2[$lane]", "",
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +0000722 [(set (ResTy QPR:$dst),
723 (ResTy (ShOp (ResTy QPR:$src1),
724 (ResTy (NEONvduplane (OpTy DPR_8:$src2),
725 imm:$lane)))))]> {
726 let isCommutable = 0;
727}
Bob Wilson5bafff32009-06-22 23:27:02 +0000728
729// Basic 3-register intrinsics, both double- and quad-register.
730class N3VDInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +0000731 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson9abe19d2010-02-17 00:31:29 +0000732 ValueType ResTy, ValueType OpTy, Intrinsic IntOp, bit Commutable>
Bob Wilson5bafff32009-06-22 23:27:02 +0000733 : N3V<op24, op23, op21_20, op11_8, 0, op4,
David Goodwin658ea602009-09-25 18:38:29 +0000734 (outs DPR:$dst), (ins DPR:$src1, DPR:$src2), itin,
Evan Chengf81bf152009-11-23 21:57:23 +0000735 OpcodeStr, Dt, "$dst, $src1, $src2", "",
Bob Wilson5bafff32009-06-22 23:27:02 +0000736 [(set DPR:$dst, (ResTy (IntOp (OpTy DPR:$src1), (OpTy DPR:$src2))))]> {
737 let isCommutable = Commutable;
738}
David Goodwin658ea602009-09-25 18:38:29 +0000739class N3VDIntSL<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +0000740 string OpcodeStr, string Dt, ValueType Ty, Intrinsic IntOp>
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +0000741 : N3V<0, 1, op21_20, op11_8, 1, 0,
742 (outs DPR:$dst), (ins DPR:$src1, DPR_VFP2:$src2, nohash_imm:$lane),
Evan Chengf81bf152009-11-23 21:57:23 +0000743 itin, OpcodeStr, Dt, "$dst, $src1, $src2[$lane]", "",
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +0000744 [(set (Ty DPR:$dst),
745 (Ty (IntOp (Ty DPR:$src1),
746 (Ty (NEONvduplane (Ty DPR_VFP2:$src2),
747 imm:$lane)))))]> {
748 let isCommutable = 0;
749}
David Goodwin658ea602009-09-25 18:38:29 +0000750class N3VDIntSL16<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +0000751 string OpcodeStr, string Dt, ValueType Ty, Intrinsic IntOp>
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +0000752 : N3V<0, 1, op21_20, op11_8, 1, 0,
753 (outs DPR:$dst), (ins DPR:$src1, DPR_8:$src2, nohash_imm:$lane),
Evan Chengf81bf152009-11-23 21:57:23 +0000754 itin, OpcodeStr, Dt, "$dst, $src1, $src2[$lane]", "",
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +0000755 [(set (Ty DPR:$dst),
756 (Ty (IntOp (Ty DPR:$src1),
757 (Ty (NEONvduplane (Ty DPR_8:$src2),
758 imm:$lane)))))]> {
759 let isCommutable = 0;
760}
761
Bob Wilson5bafff32009-06-22 23:27:02 +0000762class N3VQInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +0000763 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson9abe19d2010-02-17 00:31:29 +0000764 ValueType ResTy, ValueType OpTy, Intrinsic IntOp, bit Commutable>
Bob Wilson5bafff32009-06-22 23:27:02 +0000765 : N3V<op24, op23, op21_20, op11_8, 1, op4,
David Goodwin658ea602009-09-25 18:38:29 +0000766 (outs QPR:$dst), (ins QPR:$src1, QPR:$src2), itin,
Evan Chengf81bf152009-11-23 21:57:23 +0000767 OpcodeStr, Dt, "$dst, $src1, $src2", "",
Bob Wilson5bafff32009-06-22 23:27:02 +0000768 [(set QPR:$dst, (ResTy (IntOp (OpTy QPR:$src1), (OpTy QPR:$src2))))]> {
769 let isCommutable = Commutable;
770}
David Goodwin658ea602009-09-25 18:38:29 +0000771class N3VQIntSL<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +0000772 string OpcodeStr, string Dt,
773 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +0000774 : N3V<1, 1, op21_20, op11_8, 1, 0,
775 (outs QPR:$dst), (ins QPR:$src1, DPR_VFP2:$src2, nohash_imm:$lane),
Evan Chengf81bf152009-11-23 21:57:23 +0000776 itin, OpcodeStr, Dt, "$dst, $src1, $src2[$lane]", "",
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +0000777 [(set (ResTy QPR:$dst),
778 (ResTy (IntOp (ResTy QPR:$src1),
779 (ResTy (NEONvduplane (OpTy DPR_VFP2:$src2),
780 imm:$lane)))))]> {
781 let isCommutable = 0;
782}
David Goodwin658ea602009-09-25 18:38:29 +0000783class N3VQIntSL16<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +0000784 string OpcodeStr, string Dt,
785 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +0000786 : N3V<1, 1, op21_20, op11_8, 1, 0,
787 (outs QPR:$dst), (ins QPR:$src1, DPR_8:$src2, nohash_imm:$lane),
Evan Chengf81bf152009-11-23 21:57:23 +0000788 itin, OpcodeStr, Dt, "$dst, $src1, $src2[$lane]", "",
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +0000789 [(set (ResTy QPR:$dst),
790 (ResTy (IntOp (ResTy QPR:$src1),
791 (ResTy (NEONvduplane (OpTy DPR_8:$src2),
792 imm:$lane)))))]> {
793 let isCommutable = 0;
794}
Bob Wilson5bafff32009-06-22 23:27:02 +0000795
Bob Wilson3c0f96e2010-02-17 22:23:11 +0000796// Multiply-Add/Sub operations: single-, double- and quad-register.
797class N3VSMulOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
798 InstrItinClass itin, string OpcodeStr, string Dt,
799 ValueType Ty, SDNode MulOp, SDNode OpNode>
800 : N3V<op24, op23, op21_20, op11_8, 0, op4,
801 (outs DPR_VFP2:$dst),
802 (ins DPR_VFP2:$src1, DPR_VFP2:$src2, DPR_VFP2:$src3), itin,
803 OpcodeStr, Dt, "$dst, $src2, $src3", "$src1 = $dst", []>;
804
Bob Wilson5bafff32009-06-22 23:27:02 +0000805class N3VDMulOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +0000806 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +0000807 ValueType Ty, SDNode MulOp, SDNode OpNode>
Bob Wilson5bafff32009-06-22 23:27:02 +0000808 : N3V<op24, op23, op21_20, op11_8, 0, op4,
David Goodwin658ea602009-09-25 18:38:29 +0000809 (outs DPR:$dst), (ins DPR:$src1, DPR:$src2, DPR:$src3), itin,
Evan Chengf81bf152009-11-23 21:57:23 +0000810 OpcodeStr, Dt, "$dst, $src2, $src3", "$src1 = $dst",
Bob Wilson5bafff32009-06-22 23:27:02 +0000811 [(set DPR:$dst, (Ty (OpNode DPR:$src1,
812 (Ty (MulOp DPR:$src2, DPR:$src3)))))]>;
David Goodwin658ea602009-09-25 18:38:29 +0000813class N3VDMulOpSL<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +0000814 string OpcodeStr, string Dt,
815 ValueType Ty, SDNode MulOp, SDNode ShOp>
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +0000816 : N3V<0, 1, op21_20, op11_8, 1, 0,
817 (outs DPR:$dst),
David Goodwin658ea602009-09-25 18:38:29 +0000818 (ins DPR:$src1, DPR:$src2, DPR_VFP2:$src3, nohash_imm:$lane), itin,
Evan Chengf81bf152009-11-23 21:57:23 +0000819 OpcodeStr, Dt, "$dst, $src2, $src3[$lane]", "$src1 = $dst",
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +0000820 [(set (Ty DPR:$dst),
821 (Ty (ShOp (Ty DPR:$src1),
822 (Ty (MulOp DPR:$src2,
823 (Ty (NEONvduplane (Ty DPR_VFP2:$src3),
824 imm:$lane)))))))]>;
David Goodwin658ea602009-09-25 18:38:29 +0000825class N3VDMulOpSL16<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +0000826 string OpcodeStr, string Dt,
827 ValueType Ty, SDNode MulOp, SDNode ShOp>
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +0000828 : N3V<0, 1, op21_20, op11_8, 1, 0,
829 (outs DPR:$dst),
David Goodwin658ea602009-09-25 18:38:29 +0000830 (ins DPR:$src1, DPR:$src2, DPR_8:$src3, nohash_imm:$lane), itin,
Evan Chengf81bf152009-11-23 21:57:23 +0000831 OpcodeStr, Dt, "$dst, $src2, $src3[$lane]", "$src1 = $dst",
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +0000832 [(set (Ty DPR:$dst),
833 (Ty (ShOp (Ty DPR:$src1),
834 (Ty (MulOp DPR:$src2,
835 (Ty (NEONvduplane (Ty DPR_8:$src3),
836 imm:$lane)))))))]>;
837
Bob Wilson5bafff32009-06-22 23:27:02 +0000838class N3VQMulOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +0000839 InstrItinClass itin, string OpcodeStr, string Dt, ValueType Ty,
David Goodwin658ea602009-09-25 18:38:29 +0000840 SDNode MulOp, SDNode OpNode>
Bob Wilson5bafff32009-06-22 23:27:02 +0000841 : N3V<op24, op23, op21_20, op11_8, 1, op4,
David Goodwin658ea602009-09-25 18:38:29 +0000842 (outs QPR:$dst), (ins QPR:$src1, QPR:$src2, QPR:$src3), itin,
Evan Chengf81bf152009-11-23 21:57:23 +0000843 OpcodeStr, Dt, "$dst, $src2, $src3", "$src1 = $dst",
Bob Wilson5bafff32009-06-22 23:27:02 +0000844 [(set QPR:$dst, (Ty (OpNode QPR:$src1,
845 (Ty (MulOp QPR:$src2, QPR:$src3)))))]>;
David Goodwin658ea602009-09-25 18:38:29 +0000846class N3VQMulOpSL<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +0000847 string OpcodeStr, string Dt, ValueType ResTy, ValueType OpTy,
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +0000848 SDNode MulOp, SDNode ShOp>
849 : N3V<1, 1, op21_20, op11_8, 1, 0,
850 (outs QPR:$dst),
David Goodwin658ea602009-09-25 18:38:29 +0000851 (ins QPR:$src1, QPR:$src2, DPR_VFP2:$src3, nohash_imm:$lane), itin,
Evan Chengf81bf152009-11-23 21:57:23 +0000852 OpcodeStr, Dt, "$dst, $src2, $src3[$lane]", "$src1 = $dst",
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +0000853 [(set (ResTy QPR:$dst),
854 (ResTy (ShOp (ResTy QPR:$src1),
855 (ResTy (MulOp QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +0000856 (ResTy (NEONvduplane (OpTy DPR_VFP2:$src3),
857 imm:$lane)))))))]>;
David Goodwin658ea602009-09-25 18:38:29 +0000858class N3VQMulOpSL16<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +0000859 string OpcodeStr, string Dt,
860 ValueType ResTy, ValueType OpTy,
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +0000861 SDNode MulOp, SDNode ShOp>
862 : N3V<1, 1, op21_20, op11_8, 1, 0,
863 (outs QPR:$dst),
David Goodwin658ea602009-09-25 18:38:29 +0000864 (ins QPR:$src1, QPR:$src2, DPR_8:$src3, nohash_imm:$lane), itin,
Evan Chengf81bf152009-11-23 21:57:23 +0000865 OpcodeStr, Dt, "$dst, $src2, $src3[$lane]", "$src1 = $dst",
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +0000866 [(set (ResTy QPR:$dst),
867 (ResTy (ShOp (ResTy QPR:$src1),
868 (ResTy (MulOp QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +0000869 (ResTy (NEONvduplane (OpTy DPR_8:$src3),
870 imm:$lane)))))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +0000871
872// Neon 3-argument intrinsics, both double- and quad-register.
873// The destination register is also used as the first source operand register.
874class N3VDInt3<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +0000875 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +0000876 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Bob Wilson5bafff32009-06-22 23:27:02 +0000877 : N3V<op24, op23, op21_20, op11_8, 0, op4,
David Goodwin658ea602009-09-25 18:38:29 +0000878 (outs DPR:$dst), (ins DPR:$src1, DPR:$src2, DPR:$src3), itin,
Evan Chengf81bf152009-11-23 21:57:23 +0000879 OpcodeStr, Dt, "$dst, $src2, $src3", "$src1 = $dst",
Bob Wilson5bafff32009-06-22 23:27:02 +0000880 [(set DPR:$dst, (ResTy (IntOp (OpTy DPR:$src1),
881 (OpTy DPR:$src2), (OpTy DPR:$src3))))]>;
882class N3VQInt3<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +0000883 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +0000884 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Bob Wilson5bafff32009-06-22 23:27:02 +0000885 : N3V<op24, op23, op21_20, op11_8, 1, op4,
David Goodwin658ea602009-09-25 18:38:29 +0000886 (outs QPR:$dst), (ins QPR:$src1, QPR:$src2, QPR:$src3), itin,
Evan Chengf81bf152009-11-23 21:57:23 +0000887 OpcodeStr, Dt, "$dst, $src2, $src3", "$src1 = $dst",
Bob Wilson5bafff32009-06-22 23:27:02 +0000888 [(set QPR:$dst, (ResTy (IntOp (OpTy QPR:$src1),
889 (OpTy QPR:$src2), (OpTy QPR:$src3))))]>;
890
891// Neon Long 3-argument intrinsic. The destination register is
892// a quad-register and is also used as the first source operand register.
893class N3VLInt3<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +0000894 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +0000895 ValueType TyQ, ValueType TyD, Intrinsic IntOp>
Bob Wilson5bafff32009-06-22 23:27:02 +0000896 : N3V<op24, op23, op21_20, op11_8, 0, op4,
David Goodwin658ea602009-09-25 18:38:29 +0000897 (outs QPR:$dst), (ins QPR:$src1, DPR:$src2, DPR:$src3), itin,
Evan Chengf81bf152009-11-23 21:57:23 +0000898 OpcodeStr, Dt, "$dst, $src2, $src3", "$src1 = $dst",
Bob Wilson5bafff32009-06-22 23:27:02 +0000899 [(set QPR:$dst,
900 (TyQ (IntOp (TyQ QPR:$src1), (TyD DPR:$src2), (TyD DPR:$src3))))]>;
David Goodwin658ea602009-09-25 18:38:29 +0000901class N3VLInt3SL<bit op24, bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +0000902 string OpcodeStr, string Dt,
903 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +0000904 : N3V<op24, 1, op21_20, op11_8, 1, 0,
905 (outs QPR:$dst),
David Goodwin658ea602009-09-25 18:38:29 +0000906 (ins QPR:$src1, DPR:$src2, DPR_VFP2:$src3, nohash_imm:$lane), itin,
Evan Chengf81bf152009-11-23 21:57:23 +0000907 OpcodeStr, Dt, "$dst, $src2, $src3[$lane]", "$src1 = $dst",
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +0000908 [(set (ResTy QPR:$dst),
909 (ResTy (IntOp (ResTy QPR:$src1),
910 (OpTy DPR:$src2),
911 (OpTy (NEONvduplane (OpTy DPR_VFP2:$src3),
912 imm:$lane)))))]>;
Bob Wilson9abe19d2010-02-17 00:31:29 +0000913class N3VLInt3SL16<bit op24, bits<2> op21_20, bits<4> op11_8,
914 InstrItinClass itin, string OpcodeStr, string Dt,
915 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +0000916 : N3V<op24, 1, op21_20, op11_8, 1, 0,
917 (outs QPR:$dst),
David Goodwin658ea602009-09-25 18:38:29 +0000918 (ins QPR:$src1, DPR:$src2, DPR_8:$src3, nohash_imm:$lane), itin,
Evan Chengf81bf152009-11-23 21:57:23 +0000919 OpcodeStr, Dt, "$dst, $src2, $src3[$lane]", "$src1 = $dst",
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +0000920 [(set (ResTy QPR:$dst),
921 (ResTy (IntOp (ResTy QPR:$src1),
922 (OpTy DPR:$src2),
923 (OpTy (NEONvduplane (OpTy DPR_8:$src3),
924 imm:$lane)))))]>;
925
Bob Wilson5bafff32009-06-22 23:27:02 +0000926// Narrowing 3-register intrinsics.
927class N3VNInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +0000928 string OpcodeStr, string Dt, ValueType TyD, ValueType TyQ,
Bob Wilson5bafff32009-06-22 23:27:02 +0000929 Intrinsic IntOp, bit Commutable>
930 : N3V<op24, op23, op21_20, op11_8, 0, op4,
David Goodwin658ea602009-09-25 18:38:29 +0000931 (outs DPR:$dst), (ins QPR:$src1, QPR:$src2), IIC_VBINi4D,
Evan Chengf81bf152009-11-23 21:57:23 +0000932 OpcodeStr, Dt, "$dst, $src1, $src2", "",
Bob Wilson5bafff32009-06-22 23:27:02 +0000933 [(set DPR:$dst, (TyD (IntOp (TyQ QPR:$src1), (TyQ QPR:$src2))))]> {
934 let isCommutable = Commutable;
935}
936
937// Long 3-register intrinsics.
938class N3VLInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +0000939 InstrItinClass itin, string OpcodeStr, string Dt,
940 ValueType TyQ, ValueType TyD, Intrinsic IntOp, bit Commutable>
Bob Wilson5bafff32009-06-22 23:27:02 +0000941 : N3V<op24, op23, op21_20, op11_8, 0, op4,
David Goodwin658ea602009-09-25 18:38:29 +0000942 (outs QPR:$dst), (ins DPR:$src1, DPR:$src2), itin,
Evan Chengf81bf152009-11-23 21:57:23 +0000943 OpcodeStr, Dt, "$dst, $src1, $src2", "",
Bob Wilson5bafff32009-06-22 23:27:02 +0000944 [(set QPR:$dst, (TyQ (IntOp (TyD DPR:$src1), (TyD DPR:$src2))))]> {
945 let isCommutable = Commutable;
946}
David Goodwin658ea602009-09-25 18:38:29 +0000947class N3VLIntSL<bit op24, bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +0000948 string OpcodeStr, string Dt,
949 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +0000950 : N3V<op24, 1, op21_20, op11_8, 1, 0,
951 (outs QPR:$dst), (ins DPR:$src1, DPR_VFP2:$src2, nohash_imm:$lane),
Evan Chengf81bf152009-11-23 21:57:23 +0000952 itin, OpcodeStr, Dt, "$dst, $src1, $src2[$lane]", "",
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +0000953 [(set (ResTy QPR:$dst),
954 (ResTy (IntOp (OpTy DPR:$src1),
955 (OpTy (NEONvduplane (OpTy DPR_VFP2:$src2),
956 imm:$lane)))))]>;
Bob Wilson9abe19d2010-02-17 00:31:29 +0000957class N3VLIntSL16<bit op24, bits<2> op21_20, bits<4> op11_8,
958 InstrItinClass itin, string OpcodeStr, string Dt,
959 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +0000960 : N3V<op24, 1, op21_20, op11_8, 1, 0,
961 (outs QPR:$dst), (ins DPR:$src1, DPR_8:$src2, nohash_imm:$lane),
Evan Chengf81bf152009-11-23 21:57:23 +0000962 itin, OpcodeStr, Dt, "$dst, $src1, $src2[$lane]", "",
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +0000963 [(set (ResTy QPR:$dst),
964 (ResTy (IntOp (OpTy DPR:$src1),
965 (OpTy (NEONvduplane (OpTy DPR_8:$src2),
966 imm:$lane)))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +0000967
968// Wide 3-register intrinsics.
969class N3VWInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +0000970 string OpcodeStr, string Dt, ValueType TyQ, ValueType TyD,
Bob Wilson5bafff32009-06-22 23:27:02 +0000971 Intrinsic IntOp, bit Commutable>
972 : N3V<op24, op23, op21_20, op11_8, 0, op4,
David Goodwin658ea602009-09-25 18:38:29 +0000973 (outs QPR:$dst), (ins QPR:$src1, DPR:$src2), IIC_VSUBiD,
Evan Chengf81bf152009-11-23 21:57:23 +0000974 OpcodeStr, Dt, "$dst, $src1, $src2", "",
Bob Wilson5bafff32009-06-22 23:27:02 +0000975 [(set QPR:$dst, (TyQ (IntOp (TyQ QPR:$src1), (TyD DPR:$src2))))]> {
976 let isCommutable = Commutable;
977}
978
979// Pairwise long 2-register intrinsics, both double- and quad-register.
980class N2VDPLInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Evan Chengf81bf152009-11-23 21:57:23 +0000981 bits<2> op17_16, bits<5> op11_7, bit op4,
982 string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +0000983 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
984 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4, (outs DPR:$dst),
Evan Chengf81bf152009-11-23 21:57:23 +0000985 (ins DPR:$src), IIC_VSHLiD, OpcodeStr, Dt, "$dst, $src", "",
Bob Wilson5bafff32009-06-22 23:27:02 +0000986 [(set DPR:$dst, (ResTy (IntOp (OpTy DPR:$src))))]>;
987class N2VQPLInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Evan Chengf81bf152009-11-23 21:57:23 +0000988 bits<2> op17_16, bits<5> op11_7, bit op4,
989 string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +0000990 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
991 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 1, op4, (outs QPR:$dst),
Evan Chengf81bf152009-11-23 21:57:23 +0000992 (ins QPR:$src), IIC_VSHLiD, OpcodeStr, Dt, "$dst, $src", "",
Bob Wilson5bafff32009-06-22 23:27:02 +0000993 [(set QPR:$dst, (ResTy (IntOp (OpTy QPR:$src))))]>;
994
995// Pairwise long 2-register accumulate intrinsics,
996// both double- and quad-register.
997// The destination register is also used as the first source operand register.
998class N2VDPLInt2<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Evan Chengf81bf152009-11-23 21:57:23 +0000999 bits<2> op17_16, bits<5> op11_7, bit op4,
1000 string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00001001 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
1002 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4,
David Goodwin658ea602009-09-25 18:38:29 +00001003 (outs DPR:$dst), (ins DPR:$src1, DPR:$src2), IIC_VPALiD,
Evan Chengf81bf152009-11-23 21:57:23 +00001004 OpcodeStr, Dt, "$dst, $src2", "$src1 = $dst",
Bob Wilson5bafff32009-06-22 23:27:02 +00001005 [(set DPR:$dst, (ResTy (IntOp (ResTy DPR:$src1), (OpTy DPR:$src2))))]>;
1006class N2VQPLInt2<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Evan Chengf81bf152009-11-23 21:57:23 +00001007 bits<2> op17_16, bits<5> op11_7, bit op4,
1008 string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00001009 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
1010 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 1, op4,
David Goodwin658ea602009-09-25 18:38:29 +00001011 (outs QPR:$dst), (ins QPR:$src1, QPR:$src2), IIC_VPALiQ,
Evan Chengf81bf152009-11-23 21:57:23 +00001012 OpcodeStr, Dt, "$dst, $src2", "$src1 = $dst",
Bob Wilson5bafff32009-06-22 23:27:02 +00001013 [(set QPR:$dst, (ResTy (IntOp (ResTy QPR:$src1), (OpTy QPR:$src2))))]>;
1014
1015// Shift by immediate,
1016// both double- and quad-register.
Bob Wilson507df402009-10-21 02:15:46 +00001017class N2VDSh<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001018 InstrItinClass itin, string OpcodeStr, string Dt,
1019 ValueType Ty, SDNode OpNode>
Bob Wilson507df402009-10-21 02:15:46 +00001020 : N2VImm<op24, op23, op11_8, op7, 0, op4,
David Goodwin658ea602009-09-25 18:38:29 +00001021 (outs DPR:$dst), (ins DPR:$src, i32imm:$SIMM), itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001022 OpcodeStr, Dt, "$dst, $src, $SIMM", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00001023 [(set DPR:$dst, (Ty (OpNode (Ty DPR:$src), (i32 imm:$SIMM))))]>;
Bob Wilson507df402009-10-21 02:15:46 +00001024class N2VQSh<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001025 InstrItinClass itin, string OpcodeStr, string Dt,
1026 ValueType Ty, SDNode OpNode>
Bob Wilson507df402009-10-21 02:15:46 +00001027 : N2VImm<op24, op23, op11_8, op7, 1, op4,
David Goodwin658ea602009-09-25 18:38:29 +00001028 (outs QPR:$dst), (ins QPR:$src, i32imm:$SIMM), itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001029 OpcodeStr, Dt, "$dst, $src, $SIMM", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00001030 [(set QPR:$dst, (Ty (OpNode (Ty QPR:$src), (i32 imm:$SIMM))))]>;
1031
1032// Long shift by immediate.
Bob Wilson507df402009-10-21 02:15:46 +00001033class N2VLSh<bit op24, bit op23, bits<4> op11_8, bit op7, bit op6, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001034 string OpcodeStr, string Dt,
1035 ValueType ResTy, ValueType OpTy, SDNode OpNode>
Bob Wilson507df402009-10-21 02:15:46 +00001036 : N2VImm<op24, op23, op11_8, op7, op6, op4,
David Goodwin658ea602009-09-25 18:38:29 +00001037 (outs QPR:$dst), (ins DPR:$src, i32imm:$SIMM), IIC_VSHLiD,
Evan Chengf81bf152009-11-23 21:57:23 +00001038 OpcodeStr, Dt, "$dst, $src, $SIMM", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00001039 [(set QPR:$dst, (ResTy (OpNode (OpTy DPR:$src),
1040 (i32 imm:$SIMM))))]>;
1041
1042// Narrow shift by immediate.
Bob Wilson507df402009-10-21 02:15:46 +00001043class N2VNSh<bit op24, bit op23, bits<4> op11_8, bit op7, bit op6, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001044 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00001045 ValueType ResTy, ValueType OpTy, SDNode OpNode>
Bob Wilson507df402009-10-21 02:15:46 +00001046 : N2VImm<op24, op23, op11_8, op7, op6, op4,
David Goodwin658ea602009-09-25 18:38:29 +00001047 (outs DPR:$dst), (ins QPR:$src, i32imm:$SIMM), itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001048 OpcodeStr, Dt, "$dst, $src, $SIMM", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00001049 [(set DPR:$dst, (ResTy (OpNode (OpTy QPR:$src),
1050 (i32 imm:$SIMM))))]>;
1051
1052// Shift right by immediate and accumulate,
1053// both double- and quad-register.
Bob Wilson507df402009-10-21 02:15:46 +00001054class N2VDShAdd<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001055 string OpcodeStr, string Dt, ValueType Ty, SDNode ShOp>
Bob Wilson507df402009-10-21 02:15:46 +00001056 : N2VImm<op24, op23, op11_8, op7, 0, op4, (outs DPR:$dst),
1057 (ins DPR:$src1, DPR:$src2, i32imm:$SIMM), IIC_VPALiD,
Evan Chengf81bf152009-11-23 21:57:23 +00001058 OpcodeStr, Dt, "$dst, $src2, $SIMM", "$src1 = $dst",
Bob Wilson5bafff32009-06-22 23:27:02 +00001059 [(set DPR:$dst, (Ty (add DPR:$src1,
1060 (Ty (ShOp DPR:$src2, (i32 imm:$SIMM))))))]>;
Bob Wilson507df402009-10-21 02:15:46 +00001061class N2VQShAdd<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001062 string OpcodeStr, string Dt, ValueType Ty, SDNode ShOp>
Bob Wilson507df402009-10-21 02:15:46 +00001063 : N2VImm<op24, op23, op11_8, op7, 1, op4, (outs QPR:$dst),
1064 (ins QPR:$src1, QPR:$src2, i32imm:$SIMM), IIC_VPALiD,
Evan Chengf81bf152009-11-23 21:57:23 +00001065 OpcodeStr, Dt, "$dst, $src2, $SIMM", "$src1 = $dst",
Bob Wilson5bafff32009-06-22 23:27:02 +00001066 [(set QPR:$dst, (Ty (add QPR:$src1,
1067 (Ty (ShOp QPR:$src2, (i32 imm:$SIMM))))))]>;
1068
1069// Shift by immediate and insert,
1070// both double- and quad-register.
Bob Wilson507df402009-10-21 02:15:46 +00001071class N2VDShIns<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001072 string OpcodeStr, string Dt, ValueType Ty, SDNode ShOp>
Bob Wilson507df402009-10-21 02:15:46 +00001073 : N2VImm<op24, op23, op11_8, op7, 0, op4, (outs DPR:$dst),
1074 (ins DPR:$src1, DPR:$src2, i32imm:$SIMM), IIC_VSHLiD,
Evan Chengf81bf152009-11-23 21:57:23 +00001075 OpcodeStr, Dt, "$dst, $src2, $SIMM", "$src1 = $dst",
Bob Wilson5bafff32009-06-22 23:27:02 +00001076 [(set DPR:$dst, (Ty (ShOp DPR:$src1, DPR:$src2, (i32 imm:$SIMM))))]>;
Bob Wilson507df402009-10-21 02:15:46 +00001077class N2VQShIns<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001078 string OpcodeStr, string Dt, ValueType Ty, SDNode ShOp>
Bob Wilson507df402009-10-21 02:15:46 +00001079 : N2VImm<op24, op23, op11_8, op7, 1, op4, (outs QPR:$dst),
1080 (ins QPR:$src1, QPR:$src2, i32imm:$SIMM), IIC_VSHLiQ,
Evan Chengf81bf152009-11-23 21:57:23 +00001081 OpcodeStr, Dt, "$dst, $src2, $SIMM", "$src1 = $dst",
Bob Wilson5bafff32009-06-22 23:27:02 +00001082 [(set QPR:$dst, (Ty (ShOp QPR:$src1, QPR:$src2, (i32 imm:$SIMM))))]>;
1083
1084// Convert, with fractional bits immediate,
1085// both double- and quad-register.
Bob Wilson507df402009-10-21 02:15:46 +00001086class N2VCvtD<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001087 string OpcodeStr, string Dt, ValueType ResTy, ValueType OpTy,
Bob Wilson5bafff32009-06-22 23:27:02 +00001088 Intrinsic IntOp>
Bob Wilson507df402009-10-21 02:15:46 +00001089 : N2VImm<op24, op23, op11_8, op7, 0, op4,
David Goodwin658ea602009-09-25 18:38:29 +00001090 (outs DPR:$dst), (ins DPR:$src, i32imm:$SIMM), IIC_VUNAD,
Evan Chengf81bf152009-11-23 21:57:23 +00001091 OpcodeStr, Dt, "$dst, $src, $SIMM", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00001092 [(set DPR:$dst, (ResTy (IntOp (OpTy DPR:$src), (i32 imm:$SIMM))))]>;
Bob Wilson507df402009-10-21 02:15:46 +00001093class N2VCvtQ<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001094 string OpcodeStr, string Dt, ValueType ResTy, ValueType OpTy,
Bob Wilson5bafff32009-06-22 23:27:02 +00001095 Intrinsic IntOp>
Bob Wilson507df402009-10-21 02:15:46 +00001096 : N2VImm<op24, op23, op11_8, op7, 1, op4,
David Goodwin658ea602009-09-25 18:38:29 +00001097 (outs QPR:$dst), (ins QPR:$src, i32imm:$SIMM), IIC_VUNAQ,
Evan Chengf81bf152009-11-23 21:57:23 +00001098 OpcodeStr, Dt, "$dst, $src, $SIMM", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00001099 [(set QPR:$dst, (ResTy (IntOp (OpTy QPR:$src), (i32 imm:$SIMM))))]>;
1100
1101//===----------------------------------------------------------------------===//
1102// Multiclasses
1103//===----------------------------------------------------------------------===//
1104
Bob Wilson916ac5b2009-10-03 04:44:16 +00001105// Abbreviations used in multiclass suffixes:
1106// Q = quarter int (8 bit) elements
1107// H = half int (16 bit) elements
1108// S = single int (32 bit) elements
1109// D = double int (64 bit) elements
1110
Bob Wilson5bafff32009-06-22 23:27:02 +00001111// Neon 3-register vector operations.
1112
1113// First with only element sizes of 8, 16 and 32 bits:
1114multiclass N3V_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
David Goodwin127221f2009-09-23 21:38:08 +00001115 InstrItinClass itinD16, InstrItinClass itinD32,
1116 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00001117 string OpcodeStr, string Dt,
1118 SDNode OpNode, bit Commutable = 0> {
Bob Wilson5bafff32009-06-22 23:27:02 +00001119 // 64-bit vector types.
David Goodwin127221f2009-09-23 21:38:08 +00001120 def v8i8 : N3VD<op24, op23, 0b00, op11_8, op4, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00001121 OpcodeStr, !strconcat(Dt, "8"),
1122 v8i8, v8i8, OpNode, Commutable>;
David Goodwin127221f2009-09-23 21:38:08 +00001123 def v4i16 : N3VD<op24, op23, 0b01, op11_8, op4, itinD16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001124 OpcodeStr, !strconcat(Dt, "16"),
1125 v4i16, v4i16, OpNode, Commutable>;
David Goodwin127221f2009-09-23 21:38:08 +00001126 def v2i32 : N3VD<op24, op23, 0b10, op11_8, op4, itinD32,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001127 OpcodeStr, !strconcat(Dt, "32"),
1128 v2i32, v2i32, OpNode, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001129
1130 // 128-bit vector types.
David Goodwin127221f2009-09-23 21:38:08 +00001131 def v16i8 : N3VQ<op24, op23, 0b00, op11_8, op4, itinQ16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001132 OpcodeStr, !strconcat(Dt, "8"),
1133 v16i8, v16i8, OpNode, Commutable>;
David Goodwin127221f2009-09-23 21:38:08 +00001134 def v8i16 : N3VQ<op24, op23, 0b01, op11_8, op4, itinQ16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001135 OpcodeStr, !strconcat(Dt, "16"),
1136 v8i16, v8i16, OpNode, Commutable>;
David Goodwin127221f2009-09-23 21:38:08 +00001137 def v4i32 : N3VQ<op24, op23, 0b10, op11_8, op4, itinQ32,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001138 OpcodeStr, !strconcat(Dt, "32"),
1139 v4i32, v4i32, OpNode, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001140}
1141
Evan Chengf81bf152009-11-23 21:57:23 +00001142multiclass N3VSL_HS<bits<4> op11_8, string OpcodeStr, string Dt, SDNode ShOp> {
1143 def v4i16 : N3VDSL16<0b01, op11_8, OpcodeStr, !strconcat(Dt, "16"),
1144 v4i16, ShOp>;
1145 def v2i32 : N3VDSL<0b10, op11_8, IIC_VMULi32D, OpcodeStr, !strconcat(Dt,"32"),
Evan Chengac0869d2009-11-21 06:21:52 +00001146 v2i32, ShOp>;
Evan Chengf81bf152009-11-23 21:57:23 +00001147 def v8i16 : N3VQSL16<0b01, op11_8, OpcodeStr, !strconcat(Dt, "16"),
Evan Chengac0869d2009-11-21 06:21:52 +00001148 v8i16, v4i16, ShOp>;
Evan Chengf81bf152009-11-23 21:57:23 +00001149 def v4i32 : N3VQSL<0b10, op11_8, IIC_VMULi32Q, OpcodeStr, !strconcat(Dt,"32"),
Evan Chengac0869d2009-11-21 06:21:52 +00001150 v4i32, v2i32, ShOp>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001151}
1152
Bob Wilson5bafff32009-06-22 23:27:02 +00001153// ....then also with element size 64 bits:
1154multiclass N3V_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
David Goodwin127221f2009-09-23 21:38:08 +00001155 InstrItinClass itinD, InstrItinClass itinQ,
Evan Chengf81bf152009-11-23 21:57:23 +00001156 string OpcodeStr, string Dt,
1157 SDNode OpNode, bit Commutable = 0>
David Goodwin127221f2009-09-23 21:38:08 +00001158 : N3V_QHS<op24, op23, op11_8, op4, itinD, itinD, itinQ, itinQ,
Evan Chengf81bf152009-11-23 21:57:23 +00001159 OpcodeStr, Dt, OpNode, Commutable> {
David Goodwin127221f2009-09-23 21:38:08 +00001160 def v1i64 : N3VD<op24, op23, 0b11, op11_8, op4, itinD,
Evan Chengf81bf152009-11-23 21:57:23 +00001161 OpcodeStr, !strconcat(Dt, "64"),
1162 v1i64, v1i64, OpNode, Commutable>;
David Goodwin127221f2009-09-23 21:38:08 +00001163 def v2i64 : N3VQ<op24, op23, 0b11, op11_8, op4, itinQ,
Evan Chengf81bf152009-11-23 21:57:23 +00001164 OpcodeStr, !strconcat(Dt, "64"),
1165 v2i64, v2i64, OpNode, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001166}
1167
1168
1169// Neon Narrowing 2-register vector intrinsics,
1170// source operand element sizes of 16, 32 and 64 bits:
1171multiclass N2VNInt_HSD<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
David Goodwin127221f2009-09-23 21:38:08 +00001172 bits<5> op11_7, bit op6, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001173 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00001174 Intrinsic IntOp> {
1175 def v8i8 : N2VNInt<op24_23, op21_20, 0b00, op17_16, op11_7, op6, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001176 itin, OpcodeStr, !strconcat(Dt, "16"),
1177 v8i8, v8i16, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001178 def v4i16 : N2VNInt<op24_23, op21_20, 0b01, op17_16, op11_7, op6, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001179 itin, OpcodeStr, !strconcat(Dt, "32"),
1180 v4i16, v4i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001181 def v2i32 : N2VNInt<op24_23, op21_20, 0b10, op17_16, op11_7, op6, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001182 itin, OpcodeStr, !strconcat(Dt, "64"),
1183 v2i32, v2i64, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001184}
1185
1186
1187// Neon Lengthening 2-register vector intrinsic (currently specific to VMOVL).
1188// source operand element sizes of 16, 32 and 64 bits:
Bob Wilson507df402009-10-21 02:15:46 +00001189multiclass N2VLInt_QHS<bits<2> op24_23, bits<5> op11_7, bit op6, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001190 string OpcodeStr, string Dt, Intrinsic IntOp> {
Bob Wilson507df402009-10-21 02:15:46 +00001191 def v8i16 : N2VLInt<op24_23, 0b00, 0b10, 0b00, op11_7, op6, op4, IIC_VQUNAiD,
Evan Chengf81bf152009-11-23 21:57:23 +00001192 OpcodeStr, !strconcat(Dt, "8"), v8i16, v8i8, IntOp>;
Bob Wilson507df402009-10-21 02:15:46 +00001193 def v4i32 : N2VLInt<op24_23, 0b01, 0b00, 0b00, op11_7, op6, op4, IIC_VQUNAiD,
Evan Chengf81bf152009-11-23 21:57:23 +00001194 OpcodeStr, !strconcat(Dt, "16"), v4i32, v4i16, IntOp>;
Bob Wilson507df402009-10-21 02:15:46 +00001195 def v2i64 : N2VLInt<op24_23, 0b10, 0b00, 0b00, op11_7, op6, op4, IIC_VQUNAiD,
Evan Chengf81bf152009-11-23 21:57:23 +00001196 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001197}
1198
1199
1200// Neon 3-register vector intrinsics.
1201
1202// First with only element sizes of 16 and 32 bits:
1203multiclass N3VInt_HS<bit op24, bit op23, bits<4> op11_8, bit op4,
David Goodwin658ea602009-09-25 18:38:29 +00001204 InstrItinClass itinD16, InstrItinClass itinD32,
1205 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00001206 string OpcodeStr, string Dt,
1207 Intrinsic IntOp, bit Commutable = 0> {
Bob Wilson5bafff32009-06-22 23:27:02 +00001208 // 64-bit vector types.
Evan Chengac0869d2009-11-21 06:21:52 +00001209 def v4i16 : N3VDInt<op24, op23, 0b01, op11_8, op4, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00001210 OpcodeStr, !strconcat(Dt, "16"),
Bob Wilson5bafff32009-06-22 23:27:02 +00001211 v4i16, v4i16, IntOp, Commutable>;
Evan Chengac0869d2009-11-21 06:21:52 +00001212 def v2i32 : N3VDInt<op24, op23, 0b10, op11_8, op4, itinD32,
Evan Chengf81bf152009-11-23 21:57:23 +00001213 OpcodeStr, !strconcat(Dt, "32"),
Bob Wilson5bafff32009-06-22 23:27:02 +00001214 v2i32, v2i32, IntOp, Commutable>;
1215
1216 // 128-bit vector types.
Evan Chengac0869d2009-11-21 06:21:52 +00001217 def v8i16 : N3VQInt<op24, op23, 0b01, op11_8, op4, itinQ16,
Evan Chengf81bf152009-11-23 21:57:23 +00001218 OpcodeStr, !strconcat(Dt, "16"),
Bob Wilson5bafff32009-06-22 23:27:02 +00001219 v8i16, v8i16, IntOp, Commutable>;
Evan Chengac0869d2009-11-21 06:21:52 +00001220 def v4i32 : N3VQInt<op24, op23, 0b10, op11_8, op4, itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00001221 OpcodeStr, !strconcat(Dt, "32"),
Bob Wilson5bafff32009-06-22 23:27:02 +00001222 v4i32, v4i32, IntOp, Commutable>;
1223}
1224
David Goodwin658ea602009-09-25 18:38:29 +00001225multiclass N3VIntSL_HS<bits<4> op11_8,
1226 InstrItinClass itinD16, InstrItinClass itinD32,
1227 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00001228 string OpcodeStr, string Dt, Intrinsic IntOp> {
Evan Chengac0869d2009-11-21 06:21:52 +00001229 def v4i16 : N3VDIntSL16<0b01, op11_8, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00001230 OpcodeStr, !strconcat(Dt, "16"), v4i16, IntOp>;
Evan Chengac0869d2009-11-21 06:21:52 +00001231 def v2i32 : N3VDIntSL<0b10, op11_8, itinD32,
Evan Chengf81bf152009-11-23 21:57:23 +00001232 OpcodeStr, !strconcat(Dt, "32"), v2i32, IntOp>;
Evan Chengac0869d2009-11-21 06:21:52 +00001233 def v8i16 : N3VQIntSL16<0b01, op11_8, itinQ16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001234 OpcodeStr, !strconcat(Dt, "16"), v8i16, v4i16, IntOp>;
Evan Chengac0869d2009-11-21 06:21:52 +00001235 def v4i32 : N3VQIntSL<0b10, op11_8, itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00001236 OpcodeStr, !strconcat(Dt, "32"), v4i32, v2i32, IntOp>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001237}
1238
Bob Wilson5bafff32009-06-22 23:27:02 +00001239// ....then also with element size of 8 bits:
1240multiclass N3VInt_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
David Goodwin658ea602009-09-25 18:38:29 +00001241 InstrItinClass itinD16, InstrItinClass itinD32,
1242 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00001243 string OpcodeStr, string Dt,
1244 Intrinsic IntOp, bit Commutable = 0>
David Goodwin658ea602009-09-25 18:38:29 +00001245 : N3VInt_HS<op24, op23, op11_8, op4, itinD16, itinD32, itinQ16, itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00001246 OpcodeStr, Dt, IntOp, Commutable> {
David Goodwin658ea602009-09-25 18:38:29 +00001247 def v8i8 : N3VDInt<op24, op23, 0b00, op11_8, op4, itinD16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001248 OpcodeStr, !strconcat(Dt, "8"),
1249 v8i8, v8i8, IntOp, Commutable>;
David Goodwin658ea602009-09-25 18:38:29 +00001250 def v16i8 : N3VQInt<op24, op23, 0b00, op11_8, op4, itinQ16,
Evan Chengf81bf152009-11-23 21:57:23 +00001251 OpcodeStr, !strconcat(Dt, "8"),
1252 v16i8, v16i8, IntOp, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001253}
1254
1255// ....then also with element size of 64 bits:
1256multiclass N3VInt_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
David Goodwin658ea602009-09-25 18:38:29 +00001257 InstrItinClass itinD16, InstrItinClass itinD32,
1258 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00001259 string OpcodeStr, string Dt,
1260 Intrinsic IntOp, bit Commutable = 0>
David Goodwin658ea602009-09-25 18:38:29 +00001261 : N3VInt_QHS<op24, op23, op11_8, op4, itinD16, itinD32, itinQ16, itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00001262 OpcodeStr, Dt, IntOp, Commutable> {
David Goodwin658ea602009-09-25 18:38:29 +00001263 def v1i64 : N3VDInt<op24, op23, 0b11, op11_8, op4, itinD32,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001264 OpcodeStr, !strconcat(Dt, "64"),
1265 v1i64, v1i64, IntOp, Commutable>;
David Goodwin658ea602009-09-25 18:38:29 +00001266 def v2i64 : N3VQInt<op24, op23, 0b11, op11_8, op4, itinQ32,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001267 OpcodeStr, !strconcat(Dt, "64"),
1268 v2i64, v2i64, IntOp, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001269}
1270
1271
1272// Neon Narrowing 3-register vector intrinsics,
1273// source operand element sizes of 16, 32 and 64 bits:
1274multiclass N3VNInt_HSD<bit op24, bit op23, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001275 string OpcodeStr, string Dt,
1276 Intrinsic IntOp, bit Commutable = 0> {
1277 def v8i8 : N3VNInt<op24, op23, 0b00, op11_8, op4,
1278 OpcodeStr, !strconcat(Dt, "16"),
Bob Wilson5bafff32009-06-22 23:27:02 +00001279 v8i8, v8i16, IntOp, Commutable>;
Evan Chengf81bf152009-11-23 21:57:23 +00001280 def v4i16 : N3VNInt<op24, op23, 0b01, op11_8, op4,
1281 OpcodeStr, !strconcat(Dt, "32"),
Bob Wilson5bafff32009-06-22 23:27:02 +00001282 v4i16, v4i32, IntOp, Commutable>;
Evan Chengf81bf152009-11-23 21:57:23 +00001283 def v2i32 : N3VNInt<op24, op23, 0b10, op11_8, op4,
1284 OpcodeStr, !strconcat(Dt, "64"),
Bob Wilson5bafff32009-06-22 23:27:02 +00001285 v2i32, v2i64, IntOp, Commutable>;
1286}
1287
1288
1289// Neon Long 3-register vector intrinsics.
1290
1291// First with only element sizes of 16 and 32 bits:
1292multiclass N3VLInt_HS<bit op24, bit op23, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001293 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00001294 Intrinsic IntOp, bit Commutable = 0> {
1295 def v4i32 : N3VLInt<op24, op23, 0b01, op11_8, op4, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001296 OpcodeStr, !strconcat(Dt, "16"),
1297 v4i32, v4i16, IntOp, Commutable>;
David Goodwin658ea602009-09-25 18:38:29 +00001298 def v2i64 : N3VLInt<op24, op23, 0b10, op11_8, op4, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001299 OpcodeStr, !strconcat(Dt, "32"),
1300 v2i64, v2i32, IntOp, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001301}
1302
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001303multiclass N3VLIntSL_HS<bit op24, bits<4> op11_8,
Evan Chengf81bf152009-11-23 21:57:23 +00001304 InstrItinClass itin, string OpcodeStr, string Dt,
1305 Intrinsic IntOp> {
David Goodwin658ea602009-09-25 18:38:29 +00001306 def v4i16 : N3VLIntSL16<op24, 0b01, op11_8, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001307 OpcodeStr, !strconcat(Dt, "16"), v4i32, v4i16, IntOp>;
David Goodwin658ea602009-09-25 18:38:29 +00001308 def v2i32 : N3VLIntSL<op24, 0b10, op11_8, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001309 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, IntOp>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001310}
1311
Bob Wilson5bafff32009-06-22 23:27:02 +00001312// ....then also with element size of 8 bits:
1313multiclass N3VLInt_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001314 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00001315 Intrinsic IntOp, bit Commutable = 0>
Evan Chengf81bf152009-11-23 21:57:23 +00001316 : N3VLInt_HS<op24, op23, op11_8, op4, itin, OpcodeStr, Dt,
1317 IntOp, Commutable> {
David Goodwin658ea602009-09-25 18:38:29 +00001318 def v8i16 : N3VLInt<op24, op23, 0b00, op11_8, op4, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001319 OpcodeStr, !strconcat(Dt, "8"),
1320 v8i16, v8i8, IntOp, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001321}
1322
1323
1324// Neon Wide 3-register vector intrinsics,
1325// source operand element sizes of 8, 16 and 32 bits:
1326multiclass N3VWInt_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001327 string OpcodeStr, string Dt,
1328 Intrinsic IntOp, bit Commutable = 0> {
1329 def v8i16 : N3VWInt<op24, op23, 0b00, op11_8, op4,
1330 OpcodeStr, !strconcat(Dt, "8"),
Bob Wilson5bafff32009-06-22 23:27:02 +00001331 v8i16, v8i8, IntOp, Commutable>;
Evan Chengf81bf152009-11-23 21:57:23 +00001332 def v4i32 : N3VWInt<op24, op23, 0b01, op11_8, op4,
1333 OpcodeStr, !strconcat(Dt, "16"),
Bob Wilson5bafff32009-06-22 23:27:02 +00001334 v4i32, v4i16, IntOp, Commutable>;
Evan Chengf81bf152009-11-23 21:57:23 +00001335 def v2i64 : N3VWInt<op24, op23, 0b10, op11_8, op4,
1336 OpcodeStr, !strconcat(Dt, "32"),
Bob Wilson5bafff32009-06-22 23:27:02 +00001337 v2i64, v2i32, IntOp, Commutable>;
1338}
1339
1340
1341// Neon Multiply-Op vector operations,
1342// element sizes of 8, 16 and 32 bits:
1343multiclass N3VMulOp_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
David Goodwin658ea602009-09-25 18:38:29 +00001344 InstrItinClass itinD16, InstrItinClass itinD32,
1345 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00001346 string OpcodeStr, string Dt, SDNode OpNode> {
Bob Wilson5bafff32009-06-22 23:27:02 +00001347 // 64-bit vector types.
David Goodwin658ea602009-09-25 18:38:29 +00001348 def v8i8 : N3VDMulOp<op24, op23, 0b00, op11_8, op4, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00001349 OpcodeStr, !strconcat(Dt, "8"), v8i8, mul, OpNode>;
David Goodwin658ea602009-09-25 18:38:29 +00001350 def v4i16 : N3VDMulOp<op24, op23, 0b01, op11_8, op4, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00001351 OpcodeStr, !strconcat(Dt, "16"), v4i16, mul, OpNode>;
David Goodwin658ea602009-09-25 18:38:29 +00001352 def v2i32 : N3VDMulOp<op24, op23, 0b10, op11_8, op4, itinD32,
Evan Chengf81bf152009-11-23 21:57:23 +00001353 OpcodeStr, !strconcat(Dt, "32"), v2i32, mul, OpNode>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001354
1355 // 128-bit vector types.
David Goodwin658ea602009-09-25 18:38:29 +00001356 def v16i8 : N3VQMulOp<op24, op23, 0b00, op11_8, op4, itinQ16,
Evan Chengf81bf152009-11-23 21:57:23 +00001357 OpcodeStr, !strconcat(Dt, "8"), v16i8, mul, OpNode>;
David Goodwin658ea602009-09-25 18:38:29 +00001358 def v8i16 : N3VQMulOp<op24, op23, 0b01, op11_8, op4, itinQ16,
Evan Chengf81bf152009-11-23 21:57:23 +00001359 OpcodeStr, !strconcat(Dt, "16"), v8i16, mul, OpNode>;
David Goodwin658ea602009-09-25 18:38:29 +00001360 def v4i32 : N3VQMulOp<op24, op23, 0b10, op11_8, op4, itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00001361 OpcodeStr, !strconcat(Dt, "32"), v4i32, mul, OpNode>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001362}
1363
David Goodwin658ea602009-09-25 18:38:29 +00001364multiclass N3VMulOpSL_HS<bits<4> op11_8,
1365 InstrItinClass itinD16, InstrItinClass itinD32,
1366 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00001367 string OpcodeStr, string Dt, SDNode ShOp> {
David Goodwin658ea602009-09-25 18:38:29 +00001368 def v4i16 : N3VDMulOpSL16<0b01, op11_8, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00001369 OpcodeStr, !strconcat(Dt, "16"), v4i16, mul, ShOp>;
David Goodwin658ea602009-09-25 18:38:29 +00001370 def v2i32 : N3VDMulOpSL<0b10, op11_8, itinD32,
Evan Chengf81bf152009-11-23 21:57:23 +00001371 OpcodeStr, !strconcat(Dt, "32"), v2i32, mul, ShOp>;
David Goodwin658ea602009-09-25 18:38:29 +00001372 def v8i16 : N3VQMulOpSL16<0b01, op11_8, itinQ16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001373 OpcodeStr, !strconcat(Dt, "16"), v8i16, v4i16,
1374 mul, ShOp>;
David Goodwin658ea602009-09-25 18:38:29 +00001375 def v4i32 : N3VQMulOpSL<0b10, op11_8, itinQ32,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001376 OpcodeStr, !strconcat(Dt, "32"), v4i32, v2i32,
1377 mul, ShOp>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001378}
Bob Wilson5bafff32009-06-22 23:27:02 +00001379
1380// Neon 3-argument intrinsics,
1381// element sizes of 8, 16 and 32 bits:
1382multiclass N3VInt3_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001383 string OpcodeStr, string Dt, Intrinsic IntOp> {
Bob Wilson5bafff32009-06-22 23:27:02 +00001384 // 64-bit vector types.
David Goodwin658ea602009-09-25 18:38:29 +00001385 def v8i8 : N3VDInt3<op24, op23, 0b00, op11_8, op4, IIC_VMACi16D,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001386 OpcodeStr, !strconcat(Dt, "8"), v8i8, v8i8, IntOp>;
David Goodwin658ea602009-09-25 18:38:29 +00001387 def v4i16 : N3VDInt3<op24, op23, 0b01, op11_8, op4, IIC_VMACi16D,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001388 OpcodeStr, !strconcat(Dt, "16"), v4i16, v4i16, IntOp>;
David Goodwin658ea602009-09-25 18:38:29 +00001389 def v2i32 : N3VDInt3<op24, op23, 0b10, op11_8, op4, IIC_VMACi32D,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001390 OpcodeStr, !strconcat(Dt, "32"), v2i32, v2i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001391
1392 // 128-bit vector types.
David Goodwin658ea602009-09-25 18:38:29 +00001393 def v16i8 : N3VQInt3<op24, op23, 0b00, op11_8, op4, IIC_VMACi16Q,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001394 OpcodeStr, !strconcat(Dt, "8"), v16i8, v16i8, IntOp>;
David Goodwin658ea602009-09-25 18:38:29 +00001395 def v8i16 : N3VQInt3<op24, op23, 0b01, op11_8, op4, IIC_VMACi16Q,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001396 OpcodeStr, !strconcat(Dt, "16"), v8i16, v8i16, IntOp>;
David Goodwin658ea602009-09-25 18:38:29 +00001397 def v4i32 : N3VQInt3<op24, op23, 0b10, op11_8, op4, IIC_VMACi32Q,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001398 OpcodeStr, !strconcat(Dt, "32"), v4i32, v4i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001399}
1400
1401
1402// Neon Long 3-argument intrinsics.
1403
1404// First with only element sizes of 16 and 32 bits:
1405multiclass N3VLInt3_HS<bit op24, bit op23, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001406 string OpcodeStr, string Dt, Intrinsic IntOp> {
David Goodwin658ea602009-09-25 18:38:29 +00001407 def v4i32 : N3VLInt3<op24, op23, 0b01, op11_8, op4, IIC_VMACi16D,
Evan Chengf81bf152009-11-23 21:57:23 +00001408 OpcodeStr, !strconcat(Dt, "16"), v4i32, v4i16, IntOp>;
David Goodwin658ea602009-09-25 18:38:29 +00001409 def v2i64 : N3VLInt3<op24, op23, 0b10, op11_8, op4, IIC_VMACi16D,
Evan Chengf81bf152009-11-23 21:57:23 +00001410 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001411}
1412
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001413multiclass N3VLInt3SL_HS<bit op24, bits<4> op11_8,
Evan Chengf81bf152009-11-23 21:57:23 +00001414 string OpcodeStr, string Dt, Intrinsic IntOp> {
David Goodwin658ea602009-09-25 18:38:29 +00001415 def v4i16 : N3VLInt3SL16<op24, 0b01, op11_8, IIC_VMACi16D,
Evan Chengf81bf152009-11-23 21:57:23 +00001416 OpcodeStr, !strconcat(Dt,"16"), v4i32, v4i16, IntOp>;
David Goodwin658ea602009-09-25 18:38:29 +00001417 def v2i32 : N3VLInt3SL<op24, 0b10, op11_8, IIC_VMACi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00001418 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, IntOp>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001419}
1420
Bob Wilson5bafff32009-06-22 23:27:02 +00001421// ....then also with element size of 8 bits:
1422multiclass N3VLInt3_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001423 string OpcodeStr, string Dt, Intrinsic IntOp>
1424 : N3VLInt3_HS<op24, op23, op11_8, op4, OpcodeStr, Dt, IntOp> {
Bob Wilson6f122622009-10-15 21:57:47 +00001425 def v8i16 : N3VLInt3<op24, op23, 0b00, op11_8, op4, IIC_VMACi16D,
Evan Chengf81bf152009-11-23 21:57:23 +00001426 OpcodeStr, !strconcat(Dt, "8"), v8i16, v8i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001427}
1428
1429
1430// Neon 2-register vector intrinsics,
1431// element sizes of 8, 16 and 32 bits:
1432multiclass N2VInt_QHS<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
David Goodwin127221f2009-09-23 21:38:08 +00001433 bits<5> op11_7, bit op4,
1434 InstrItinClass itinD, InstrItinClass itinQ,
Evan Chengf81bf152009-11-23 21:57:23 +00001435 string OpcodeStr, string Dt, Intrinsic IntOp> {
Bob Wilson5bafff32009-06-22 23:27:02 +00001436 // 64-bit vector types.
1437 def v8i8 : N2VDInt<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001438 itinD, OpcodeStr, !strconcat(Dt, "8"), v8i8, v8i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001439 def v4i16 : N2VDInt<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001440 itinD, OpcodeStr, !strconcat(Dt, "16"),v4i16,v4i16,IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001441 def v2i32 : N2VDInt<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001442 itinD, OpcodeStr, !strconcat(Dt, "32"),v2i32,v2i32,IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001443
1444 // 128-bit vector types.
1445 def v16i8 : N2VQInt<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001446 itinQ, OpcodeStr, !strconcat(Dt, "8"), v16i8,v16i8,IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001447 def v8i16 : N2VQInt<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001448 itinQ, OpcodeStr, !strconcat(Dt, "16"),v8i16,v8i16,IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001449 def v4i32 : N2VQInt<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001450 itinQ, OpcodeStr, !strconcat(Dt, "32"),v4i32,v4i32,IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001451}
1452
1453
1454// Neon Pairwise long 2-register intrinsics,
1455// element sizes of 8, 16 and 32 bits:
1456multiclass N2VPLInt_QHS<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
1457 bits<5> op11_7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001458 string OpcodeStr, string Dt, Intrinsic IntOp> {
Bob Wilson5bafff32009-06-22 23:27:02 +00001459 // 64-bit vector types.
1460 def v8i8 : N2VDPLInt<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001461 OpcodeStr, !strconcat(Dt, "8"), v4i16, v8i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001462 def v4i16 : N2VDPLInt<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001463 OpcodeStr, !strconcat(Dt, "16"), v2i32, v4i16, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001464 def v2i32 : N2VDPLInt<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001465 OpcodeStr, !strconcat(Dt, "32"), v1i64, v2i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001466
1467 // 128-bit vector types.
1468 def v16i8 : N2VQPLInt<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001469 OpcodeStr, !strconcat(Dt, "8"), v8i16, v16i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001470 def v8i16 : N2VQPLInt<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001471 OpcodeStr, !strconcat(Dt, "16"), v4i32, v8i16, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001472 def v4i32 : N2VQPLInt<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001473 OpcodeStr, !strconcat(Dt, "32"), v2i64, v4i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001474}
1475
1476
1477// Neon Pairwise long 2-register accumulate intrinsics,
1478// element sizes of 8, 16 and 32 bits:
1479multiclass N2VPLInt2_QHS<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
1480 bits<5> op11_7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001481 string OpcodeStr, string Dt, Intrinsic IntOp> {
Bob Wilson5bafff32009-06-22 23:27:02 +00001482 // 64-bit vector types.
1483 def v8i8 : N2VDPLInt2<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001484 OpcodeStr, !strconcat(Dt, "8"), v4i16, v8i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001485 def v4i16 : N2VDPLInt2<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001486 OpcodeStr, !strconcat(Dt, "16"), v2i32, v4i16, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001487 def v2i32 : N2VDPLInt2<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001488 OpcodeStr, !strconcat(Dt, "32"), v1i64, v2i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001489
1490 // 128-bit vector types.
1491 def v16i8 : N2VQPLInt2<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001492 OpcodeStr, !strconcat(Dt, "8"), v8i16, v16i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001493 def v8i16 : N2VQPLInt2<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001494 OpcodeStr, !strconcat(Dt, "16"), v4i32, v8i16, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001495 def v4i32 : N2VQPLInt2<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001496 OpcodeStr, !strconcat(Dt, "32"), v2i64, v4i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001497}
1498
1499
1500// Neon 2-register vector shift by immediate,
1501// element sizes of 8, 16, 32 and 64 bits:
1502multiclass N2VSh_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001503 InstrItinClass itin, string OpcodeStr, string Dt,
1504 SDNode OpNode> {
Bob Wilson5bafff32009-06-22 23:27:02 +00001505 // 64-bit vector types.
Bob Wilson507df402009-10-21 02:15:46 +00001506 def v8i8 : N2VDSh<op24, op23, op11_8, 0, op4, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001507 OpcodeStr, !strconcat(Dt, "8"), v8i8, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00001508 let Inst{21-19} = 0b001; // imm6 = 001xxx
1509 }
1510 def v4i16 : N2VDSh<op24, op23, op11_8, 0, op4, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001511 OpcodeStr, !strconcat(Dt, "16"), v4i16, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00001512 let Inst{21-20} = 0b01; // imm6 = 01xxxx
1513 }
1514 def v2i32 : N2VDSh<op24, op23, op11_8, 0, op4, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001515 OpcodeStr, !strconcat(Dt, "32"), v2i32, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00001516 let Inst{21} = 0b1; // imm6 = 1xxxxx
1517 }
1518 def v1i64 : N2VDSh<op24, op23, op11_8, 1, op4, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001519 OpcodeStr, !strconcat(Dt, "64"), v1i64, OpNode>;
Bob Wilson507df402009-10-21 02:15:46 +00001520 // imm6 = xxxxxx
Bob Wilson5bafff32009-06-22 23:27:02 +00001521
1522 // 128-bit vector types.
Bob Wilson507df402009-10-21 02:15:46 +00001523 def v16i8 : N2VQSh<op24, op23, op11_8, 0, op4, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001524 OpcodeStr, !strconcat(Dt, "8"), v16i8, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00001525 let Inst{21-19} = 0b001; // imm6 = 001xxx
1526 }
1527 def v8i16 : N2VQSh<op24, op23, op11_8, 0, op4, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001528 OpcodeStr, !strconcat(Dt, "16"), v8i16, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00001529 let Inst{21-20} = 0b01; // imm6 = 01xxxx
1530 }
1531 def v4i32 : N2VQSh<op24, op23, op11_8, 0, op4, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001532 OpcodeStr, !strconcat(Dt, "32"), v4i32, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00001533 let Inst{21} = 0b1; // imm6 = 1xxxxx
1534 }
1535 def v2i64 : N2VQSh<op24, op23, op11_8, 1, op4, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001536 OpcodeStr, !strconcat(Dt, "64"), v2i64, OpNode>;
Bob Wilson507df402009-10-21 02:15:46 +00001537 // imm6 = xxxxxx
Bob Wilson5bafff32009-06-22 23:27:02 +00001538}
1539
1540
1541// Neon Shift-Accumulate vector operations,
1542// element sizes of 8, 16, 32 and 64 bits:
1543multiclass N2VShAdd_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001544 string OpcodeStr, string Dt, SDNode ShOp> {
Bob Wilson5bafff32009-06-22 23:27:02 +00001545 // 64-bit vector types.
Bob Wilson507df402009-10-21 02:15:46 +00001546 def v8i8 : N2VDShAdd<op24, op23, op11_8, 0, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001547 OpcodeStr, !strconcat(Dt, "8"), v8i8, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00001548 let Inst{21-19} = 0b001; // imm6 = 001xxx
1549 }
1550 def v4i16 : N2VDShAdd<op24, op23, op11_8, 0, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001551 OpcodeStr, !strconcat(Dt, "16"), v4i16, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00001552 let Inst{21-20} = 0b01; // imm6 = 01xxxx
1553 }
1554 def v2i32 : N2VDShAdd<op24, op23, op11_8, 0, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001555 OpcodeStr, !strconcat(Dt, "32"), v2i32, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00001556 let Inst{21} = 0b1; // imm6 = 1xxxxx
1557 }
1558 def v1i64 : N2VDShAdd<op24, op23, op11_8, 1, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001559 OpcodeStr, !strconcat(Dt, "64"), v1i64, ShOp>;
Bob Wilson507df402009-10-21 02:15:46 +00001560 // imm6 = xxxxxx
Bob Wilson5bafff32009-06-22 23:27:02 +00001561
1562 // 128-bit vector types.
Bob Wilson507df402009-10-21 02:15:46 +00001563 def v16i8 : N2VQShAdd<op24, op23, op11_8, 0, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001564 OpcodeStr, !strconcat(Dt, "8"), v16i8, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00001565 let Inst{21-19} = 0b001; // imm6 = 001xxx
1566 }
1567 def v8i16 : N2VQShAdd<op24, op23, op11_8, 0, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001568 OpcodeStr, !strconcat(Dt, "16"), v8i16, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00001569 let Inst{21-20} = 0b01; // imm6 = 01xxxx
1570 }
1571 def v4i32 : N2VQShAdd<op24, op23, op11_8, 0, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001572 OpcodeStr, !strconcat(Dt, "32"), v4i32, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00001573 let Inst{21} = 0b1; // imm6 = 1xxxxx
1574 }
1575 def v2i64 : N2VQShAdd<op24, op23, op11_8, 1, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001576 OpcodeStr, !strconcat(Dt, "64"), v2i64, ShOp>;
Bob Wilson507df402009-10-21 02:15:46 +00001577 // imm6 = xxxxxx
Bob Wilson5bafff32009-06-22 23:27:02 +00001578}
1579
1580
1581// Neon Shift-Insert vector operations,
1582// element sizes of 8, 16, 32 and 64 bits:
1583multiclass N2VShIns_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
1584 string OpcodeStr, SDNode ShOp> {
1585 // 64-bit vector types.
Bob Wilson507df402009-10-21 02:15:46 +00001586 def v8i8 : N2VDShIns<op24, op23, op11_8, 0, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001587 OpcodeStr, "8", v8i8, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00001588 let Inst{21-19} = 0b001; // imm6 = 001xxx
1589 }
1590 def v4i16 : N2VDShIns<op24, op23, op11_8, 0, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001591 OpcodeStr, "16", v4i16, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00001592 let Inst{21-20} = 0b01; // imm6 = 01xxxx
1593 }
1594 def v2i32 : N2VDShIns<op24, op23, op11_8, 0, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001595 OpcodeStr, "32", v2i32, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00001596 let Inst{21} = 0b1; // imm6 = 1xxxxx
1597 }
1598 def v1i64 : N2VDShIns<op24, op23, op11_8, 1, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001599 OpcodeStr, "64", v1i64, ShOp>;
Bob Wilson507df402009-10-21 02:15:46 +00001600 // imm6 = xxxxxx
Bob Wilson5bafff32009-06-22 23:27:02 +00001601
1602 // 128-bit vector types.
Bob Wilson507df402009-10-21 02:15:46 +00001603 def v16i8 : N2VQShIns<op24, op23, op11_8, 0, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001604 OpcodeStr, "8", v16i8, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00001605 let Inst{21-19} = 0b001; // imm6 = 001xxx
1606 }
1607 def v8i16 : N2VQShIns<op24, op23, op11_8, 0, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001608 OpcodeStr, "16", v8i16, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00001609 let Inst{21-20} = 0b01; // imm6 = 01xxxx
1610 }
1611 def v4i32 : N2VQShIns<op24, op23, op11_8, 0, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001612 OpcodeStr, "32", v4i32, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00001613 let Inst{21} = 0b1; // imm6 = 1xxxxx
1614 }
1615 def v2i64 : N2VQShIns<op24, op23, op11_8, 1, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001616 OpcodeStr, "64", v2i64, ShOp>;
Bob Wilson507df402009-10-21 02:15:46 +00001617 // imm6 = xxxxxx
1618}
1619
1620// Neon Shift Long operations,
1621// element sizes of 8, 16, 32 bits:
1622multiclass N2VLSh_QHS<bit op24, bit op23, bits<4> op11_8, bit op7, bit op6,
Evan Chengf81bf152009-11-23 21:57:23 +00001623 bit op4, string OpcodeStr, string Dt, SDNode OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00001624 def v8i16 : N2VLSh<op24, op23, op11_8, op7, op6, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001625 OpcodeStr, !strconcat(Dt, "8"), v8i16, v8i8, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00001626 let Inst{21-19} = 0b001; // imm6 = 001xxx
1627 }
1628 def v4i32 : N2VLSh<op24, op23, op11_8, op7, op6, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001629 OpcodeStr, !strconcat(Dt, "16"), v4i32, v4i16, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00001630 let Inst{21-20} = 0b01; // imm6 = 01xxxx
1631 }
1632 def v2i64 : N2VLSh<op24, op23, op11_8, op7, op6, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001633 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00001634 let Inst{21} = 0b1; // imm6 = 1xxxxx
1635 }
1636}
1637
1638// Neon Shift Narrow operations,
1639// element sizes of 16, 32, 64 bits:
1640multiclass N2VNSh_HSD<bit op24, bit op23, bits<4> op11_8, bit op7, bit op6,
Evan Chengf81bf152009-11-23 21:57:23 +00001641 bit op4, InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson507df402009-10-21 02:15:46 +00001642 SDNode OpNode> {
1643 def v8i8 : N2VNSh<op24, op23, op11_8, op7, op6, op4, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001644 OpcodeStr, !strconcat(Dt, "16"), v8i8, v8i16, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00001645 let Inst{21-19} = 0b001; // imm6 = 001xxx
1646 }
1647 def v4i16 : N2VNSh<op24, op23, op11_8, op7, op6, op4, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001648 OpcodeStr, !strconcat(Dt, "32"), v4i16, v4i32, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00001649 let Inst{21-20} = 0b01; // imm6 = 01xxxx
1650 }
1651 def v2i32 : N2VNSh<op24, op23, op11_8, op7, op6, op4, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001652 OpcodeStr, !strconcat(Dt, "64"), v2i32, v2i64, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00001653 let Inst{21} = 0b1; // imm6 = 1xxxxx
1654 }
Bob Wilson5bafff32009-06-22 23:27:02 +00001655}
1656
1657//===----------------------------------------------------------------------===//
1658// Instruction Definitions.
1659//===----------------------------------------------------------------------===//
1660
1661// Vector Add Operations.
1662
1663// VADD : Vector Add (integer and floating-point)
Evan Chengf81bf152009-11-23 21:57:23 +00001664defm VADD : N3V_QHSD<0, 0, 0b1000, 0, IIC_VBINiD, IIC_VBINiQ, "vadd", "i",
Evan Chengac0869d2009-11-21 06:21:52 +00001665 add, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00001666def VADDfd : N3VD<0, 0, 0b00, 0b1101, 0, IIC_VBIND, "vadd", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00001667 v2f32, v2f32, fadd, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00001668def VADDfq : N3VQ<0, 0, 0b00, 0b1101, 0, IIC_VBINQ, "vadd", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00001669 v4f32, v4f32, fadd, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001670// VADDL : Vector Add Long (Q = D + D)
Evan Chengf81bf152009-11-23 21:57:23 +00001671defm VADDLs : N3VLInt_QHS<0,1,0b0000,0, IIC_VSHLiD, "vaddl", "s",
Evan Chengac0869d2009-11-21 06:21:52 +00001672 int_arm_neon_vaddls, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00001673defm VADDLu : N3VLInt_QHS<1,1,0b0000,0, IIC_VSHLiD, "vaddl", "u",
Evan Chengac0869d2009-11-21 06:21:52 +00001674 int_arm_neon_vaddlu, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001675// VADDW : Vector Add Wide (Q = Q + D)
Evan Chengf81bf152009-11-23 21:57:23 +00001676defm VADDWs : N3VWInt_QHS<0,1,0b0001,0, "vaddw", "s", int_arm_neon_vaddws, 0>;
1677defm VADDWu : N3VWInt_QHS<1,1,0b0001,0, "vaddw", "u", int_arm_neon_vaddwu, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001678// VHADD : Vector Halving Add
David Goodwin658ea602009-09-25 18:38:29 +00001679defm VHADDs : N3VInt_QHS<0,0,0b0000,0, IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00001680 IIC_VBINi4Q, "vhadd", "s", int_arm_neon_vhadds, 1>;
David Goodwin658ea602009-09-25 18:38:29 +00001681defm VHADDu : N3VInt_QHS<1,0,0b0000,0, IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00001682 IIC_VBINi4Q, "vhadd", "u", int_arm_neon_vhaddu, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001683// VRHADD : Vector Rounding Halving Add
David Goodwin658ea602009-09-25 18:38:29 +00001684defm VRHADDs : N3VInt_QHS<0,0,0b0001,0, IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00001685 IIC_VBINi4Q, "vrhadd", "s", int_arm_neon_vrhadds, 1>;
David Goodwin658ea602009-09-25 18:38:29 +00001686defm VRHADDu : N3VInt_QHS<1,0,0b0001,0, IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00001687 IIC_VBINi4Q, "vrhadd", "u", int_arm_neon_vrhaddu, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001688// VQADD : Vector Saturating Add
David Goodwin658ea602009-09-25 18:38:29 +00001689defm VQADDs : N3VInt_QHSD<0,0,0b0000,1, IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00001690 IIC_VBINi4Q, "vqadd", "s", int_arm_neon_vqadds, 1>;
David Goodwin658ea602009-09-25 18:38:29 +00001691defm VQADDu : N3VInt_QHSD<1,0,0b0000,1, IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00001692 IIC_VBINi4Q, "vqadd", "u", int_arm_neon_vqaddu, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001693// VADDHN : Vector Add and Narrow Returning High Half (D = Q + Q)
Evan Chengf81bf152009-11-23 21:57:23 +00001694defm VADDHN : N3VNInt_HSD<0,1,0b0100,0, "vaddhn", "i",
1695 int_arm_neon_vaddhn, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001696// VRADDHN : Vector Rounding Add and Narrow Returning High Half (D = Q + Q)
Evan Chengf81bf152009-11-23 21:57:23 +00001697defm VRADDHN : N3VNInt_HSD<1,1,0b0100,0, "vraddhn", "i",
1698 int_arm_neon_vraddhn, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001699
1700// Vector Multiply Operations.
1701
1702// VMUL : Vector Multiply (integer, polynomial and floating-point)
Evan Chengac0869d2009-11-21 06:21:52 +00001703defm VMUL : N3V_QHS<0, 0, 0b1001, 1, IIC_VMULi16D, IIC_VMULi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00001704 IIC_VMULi16Q, IIC_VMULi32Q, "vmul", "i", mul, 1>;
1705def VMULpd : N3VDInt<1, 0, 0b00, 0b1001, 1, IIC_VMULi16D, "vmul", "p8",
Evan Chengac0869d2009-11-21 06:21:52 +00001706 v8i8, v8i8, int_arm_neon_vmulp, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00001707def VMULpq : N3VQInt<1, 0, 0b00, 0b1001, 1, IIC_VMULi16Q, "vmul", "p8",
Evan Chengac0869d2009-11-21 06:21:52 +00001708 v16i8, v16i8, int_arm_neon_vmulp, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00001709def VMULfd : N3VD<1, 0, 0b00, 0b1101, 1, IIC_VBIND, "vmul", "f32",
Bob Wilson9abe19d2010-02-17 00:31:29 +00001710 v2f32, v2f32, fmul, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00001711def VMULfq : N3VQ<1, 0, 0b00, 0b1101, 1, IIC_VBINQ, "vmul", "f32",
Bob Wilson9abe19d2010-02-17 00:31:29 +00001712 v4f32, v4f32, fmul, 1>;
1713defm VMULsl : N3VSL_HS<0b1000, "vmul", "i", mul>;
1714def VMULslfd : N3VDSL<0b10, 0b1001, IIC_VBIND, "vmul", "f32", v2f32, fmul>;
1715def VMULslfq : N3VQSL<0b10, 0b1001, IIC_VBINQ, "vmul", "f32", v4f32,
1716 v2f32, fmul>;
1717
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001718def : Pat<(v8i16 (mul (v8i16 QPR:$src1),
1719 (v8i16 (NEONvduplane (v8i16 QPR:$src2), imm:$lane)))),
1720 (v8i16 (VMULslv8i16 (v8i16 QPR:$src1),
1721 (v4i16 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001722 (DSubReg_i16_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001723 (SubReg_i16_lane imm:$lane)))>;
1724def : Pat<(v4i32 (mul (v4i32 QPR:$src1),
1725 (v4i32 (NEONvduplane (v4i32 QPR:$src2), imm:$lane)))),
1726 (v4i32 (VMULslv4i32 (v4i32 QPR:$src1),
1727 (v2i32 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001728 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001729 (SubReg_i32_lane imm:$lane)))>;
1730def : Pat<(v4f32 (fmul (v4f32 QPR:$src1),
1731 (v4f32 (NEONvduplane (v4f32 QPR:$src2), imm:$lane)))),
1732 (v4f32 (VMULslfq (v4f32 QPR:$src1),
1733 (v2f32 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001734 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001735 (SubReg_i32_lane imm:$lane)))>;
1736
Bob Wilson5bafff32009-06-22 23:27:02 +00001737// VQDMULH : Vector Saturating Doubling Multiply Returning High Half
David Goodwin658ea602009-09-25 18:38:29 +00001738defm VQDMULH : N3VInt_HS<0, 0, 0b1011, 0, IIC_VMULi16D, IIC_VMULi32D,
1739 IIC_VMULi16Q, IIC_VMULi32Q,
Evan Chengf81bf152009-11-23 21:57:23 +00001740 "vqdmulh", "s", int_arm_neon_vqdmulh, 1>;
David Goodwin658ea602009-09-25 18:38:29 +00001741defm VQDMULHsl: N3VIntSL_HS<0b1100, IIC_VMULi16D, IIC_VMULi32D,
1742 IIC_VMULi16Q, IIC_VMULi32Q,
Evan Chengf81bf152009-11-23 21:57:23 +00001743 "vqdmulh", "s", int_arm_neon_vqdmulh>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001744def : Pat<(v8i16 (int_arm_neon_vqdmulh (v8i16 QPR:$src1),
Evan Chengac0869d2009-11-21 06:21:52 +00001745 (v8i16 (NEONvduplane (v8i16 QPR:$src2),
1746 imm:$lane)))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001747 (v8i16 (VQDMULHslv8i16 (v8i16 QPR:$src1),
1748 (v4i16 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001749 (DSubReg_i16_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001750 (SubReg_i16_lane imm:$lane)))>;
1751def : Pat<(v4i32 (int_arm_neon_vqdmulh (v4i32 QPR:$src1),
Evan Chengac0869d2009-11-21 06:21:52 +00001752 (v4i32 (NEONvduplane (v4i32 QPR:$src2),
1753 imm:$lane)))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001754 (v4i32 (VQDMULHslv4i32 (v4i32 QPR:$src1),
1755 (v2i32 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001756 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001757 (SubReg_i32_lane imm:$lane)))>;
1758
Bob Wilson5bafff32009-06-22 23:27:02 +00001759// VQRDMULH : Vector Rounding Saturating Doubling Multiply Returning High Half
David Goodwin658ea602009-09-25 18:38:29 +00001760defm VQRDMULH : N3VInt_HS<1, 0, 0b1011, 0, IIC_VMULi16D, IIC_VMULi32D,
1761 IIC_VMULi16Q, IIC_VMULi32Q,
Evan Chengf81bf152009-11-23 21:57:23 +00001762 "vqrdmulh", "s", int_arm_neon_vqrdmulh, 1>;
David Goodwin658ea602009-09-25 18:38:29 +00001763defm VQRDMULHsl : N3VIntSL_HS<0b1101, IIC_VMULi16D, IIC_VMULi32D,
1764 IIC_VMULi16Q, IIC_VMULi32Q,
Evan Chengf81bf152009-11-23 21:57:23 +00001765 "vqrdmulh", "s", int_arm_neon_vqrdmulh>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001766def : Pat<(v8i16 (int_arm_neon_vqrdmulh (v8i16 QPR:$src1),
Evan Chengac0869d2009-11-21 06:21:52 +00001767 (v8i16 (NEONvduplane (v8i16 QPR:$src2),
1768 imm:$lane)))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001769 (v8i16 (VQRDMULHslv8i16 (v8i16 QPR:$src1),
1770 (v4i16 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001771 (DSubReg_i16_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001772 (SubReg_i16_lane imm:$lane)))>;
1773def : Pat<(v4i32 (int_arm_neon_vqrdmulh (v4i32 QPR:$src1),
Evan Chengac0869d2009-11-21 06:21:52 +00001774 (v4i32 (NEONvduplane (v4i32 QPR:$src2),
1775 imm:$lane)))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001776 (v4i32 (VQRDMULHslv4i32 (v4i32 QPR:$src1),
1777 (v2i32 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001778 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001779 (SubReg_i32_lane imm:$lane)))>;
1780
Bob Wilson5bafff32009-06-22 23:27:02 +00001781// VMULL : Vector Multiply Long (integer and polynomial) (Q = D * D)
Evan Chengf81bf152009-11-23 21:57:23 +00001782defm VMULLs : N3VLInt_QHS<0,1,0b1100,0, IIC_VMULi16D, "vmull", "s",
Evan Chengac0869d2009-11-21 06:21:52 +00001783 int_arm_neon_vmulls, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00001784defm VMULLu : N3VLInt_QHS<1,1,0b1100,0, IIC_VMULi16D, "vmull", "u",
Evan Chengac0869d2009-11-21 06:21:52 +00001785 int_arm_neon_vmullu, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00001786def VMULLp : N3VLInt<0, 1, 0b00, 0b1110, 0, IIC_VMULi16D, "vmull", "p8",
Evan Chengac0869d2009-11-21 06:21:52 +00001787 v8i16, v8i8, int_arm_neon_vmullp, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00001788defm VMULLsls : N3VLIntSL_HS<0, 0b1010, IIC_VMULi16D, "vmull", "s",
Evan Chengac0869d2009-11-21 06:21:52 +00001789 int_arm_neon_vmulls>;
Evan Chengf81bf152009-11-23 21:57:23 +00001790defm VMULLslu : N3VLIntSL_HS<1, 0b1010, IIC_VMULi16D, "vmull", "u",
Evan Chengac0869d2009-11-21 06:21:52 +00001791 int_arm_neon_vmullu>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001792
Bob Wilson5bafff32009-06-22 23:27:02 +00001793// VQDMULL : Vector Saturating Doubling Multiply Long (Q = D * D)
Evan Chengf81bf152009-11-23 21:57:23 +00001794defm VQDMULL : N3VLInt_HS<0,1,0b1101,0, IIC_VMULi16D, "vqdmull", "s",
Evan Chengac0869d2009-11-21 06:21:52 +00001795 int_arm_neon_vqdmull, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00001796defm VQDMULLsl: N3VLIntSL_HS<0, 0b1011, IIC_VMULi16D, "vqdmull", "s",
Evan Chengac0869d2009-11-21 06:21:52 +00001797 int_arm_neon_vqdmull>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001798
1799// Vector Multiply-Accumulate and Multiply-Subtract Operations.
1800
1801// VMLA : Vector Multiply Accumulate (integer and floating-point)
David Goodwin658ea602009-09-25 18:38:29 +00001802defm VMLA : N3VMulOp_QHS<0, 0, 0b1001, 0, IIC_VMACi16D, IIC_VMACi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00001803 IIC_VMACi16Q, IIC_VMACi32Q, "vmla", "i", add>;
1804def VMLAfd : N3VDMulOp<0, 0, 0b00, 0b1101, 1, IIC_VMACD, "vmla", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00001805 v2f32, fmul, fadd>;
Evan Chengf81bf152009-11-23 21:57:23 +00001806def VMLAfq : N3VQMulOp<0, 0, 0b00, 0b1101, 1, IIC_VMACQ, "vmla", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00001807 v4f32, fmul, fadd>;
David Goodwin658ea602009-09-25 18:38:29 +00001808defm VMLAsl : N3VMulOpSL_HS<0b0000, IIC_VMACi16D, IIC_VMACi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00001809 IIC_VMACi16Q, IIC_VMACi32Q, "vmla", "i", add>;
1810def VMLAslfd : N3VDMulOpSL<0b10, 0b0001, IIC_VMACD, "vmla", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00001811 v2f32, fmul, fadd>;
Evan Chengf81bf152009-11-23 21:57:23 +00001812def VMLAslfq : N3VQMulOpSL<0b10, 0b0001, IIC_VMACQ, "vmla", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00001813 v4f32, v2f32, fmul, fadd>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001814
1815def : Pat<(v8i16 (add (v8i16 QPR:$src1),
Bob Wilson9abe19d2010-02-17 00:31:29 +00001816 (mul (v8i16 QPR:$src2),
1817 (v8i16 (NEONvduplane (v8i16 QPR:$src3), imm:$lane))))),
1818 (v8i16 (VMLAslv8i16 (v8i16 QPR:$src1), (v8i16 QPR:$src2),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001819 (v4i16 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001820 (DSubReg_i16_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001821 (SubReg_i16_lane imm:$lane)))>;
1822
1823def : Pat<(v4i32 (add (v4i32 QPR:$src1),
Bob Wilson9abe19d2010-02-17 00:31:29 +00001824 (mul (v4i32 QPR:$src2),
1825 (v4i32 (NEONvduplane (v4i32 QPR:$src3), imm:$lane))))),
1826 (v4i32 (VMLAslv4i32 (v4i32 QPR:$src1), (v4i32 QPR:$src2),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001827 (v2i32 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001828 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001829 (SubReg_i32_lane imm:$lane)))>;
1830
1831def : Pat<(v4f32 (fadd (v4f32 QPR:$src1),
Bob Wilson9abe19d2010-02-17 00:31:29 +00001832 (fmul (v4f32 QPR:$src2),
1833 (v4f32 (NEONvduplane (v4f32 QPR:$src3), imm:$lane))))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001834 (v4f32 (VMLAslfq (v4f32 QPR:$src1),
1835 (v4f32 QPR:$src2),
1836 (v2f32 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001837 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001838 (SubReg_i32_lane imm:$lane)))>;
1839
Bob Wilson5bafff32009-06-22 23:27:02 +00001840// VMLAL : Vector Multiply Accumulate Long (Q += D * D)
Evan Chengf81bf152009-11-23 21:57:23 +00001841defm VMLALs : N3VLInt3_QHS<0,1,0b1000,0, "vmlal", "s", int_arm_neon_vmlals>;
1842defm VMLALu : N3VLInt3_QHS<1,1,0b1000,0, "vmlal", "u", int_arm_neon_vmlalu>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001843
Evan Chengf81bf152009-11-23 21:57:23 +00001844defm VMLALsls : N3VLInt3SL_HS<0, 0b0010, "vmlal", "s", int_arm_neon_vmlals>;
1845defm VMLALslu : N3VLInt3SL_HS<1, 0b0010, "vmlal", "u", int_arm_neon_vmlalu>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001846
Bob Wilson5bafff32009-06-22 23:27:02 +00001847// VQDMLAL : Vector Saturating Doubling Multiply Accumulate Long (Q += D * D)
Evan Chengf81bf152009-11-23 21:57:23 +00001848defm VQDMLAL : N3VLInt3_HS<0, 1, 0b1001, 0, "vqdmlal", "s",
1849 int_arm_neon_vqdmlal>;
1850defm VQDMLALsl: N3VLInt3SL_HS<0, 0b0011, "vqdmlal", "s", int_arm_neon_vqdmlal>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001851
Bob Wilson5bafff32009-06-22 23:27:02 +00001852// VMLS : Vector Multiply Subtract (integer and floating-point)
Bob Wilson8f07b9e2009-10-03 04:41:21 +00001853defm VMLS : N3VMulOp_QHS<1, 0, 0b1001, 0, IIC_VMACi16D, IIC_VMACi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00001854 IIC_VMACi16Q, IIC_VMACi32Q, "vmls", "i", sub>;
1855def VMLSfd : N3VDMulOp<0, 0, 0b10, 0b1101, 1, IIC_VMACD, "vmls", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00001856 v2f32, fmul, fsub>;
Evan Chengf81bf152009-11-23 21:57:23 +00001857def VMLSfq : N3VQMulOp<0, 0, 0b10, 0b1101, 1, IIC_VMACQ, "vmls", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00001858 v4f32, fmul, fsub>;
David Goodwin658ea602009-09-25 18:38:29 +00001859defm VMLSsl : N3VMulOpSL_HS<0b0100, IIC_VMACi16D, IIC_VMACi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00001860 IIC_VMACi16Q, IIC_VMACi32Q, "vmls", "i", sub>;
1861def VMLSslfd : N3VDMulOpSL<0b10, 0b0101, IIC_VMACD, "vmls", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00001862 v2f32, fmul, fsub>;
Evan Chengf81bf152009-11-23 21:57:23 +00001863def VMLSslfq : N3VQMulOpSL<0b10, 0b0101, IIC_VMACQ, "vmls", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00001864 v4f32, v2f32, fmul, fsub>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001865
1866def : Pat<(v8i16 (sub (v8i16 QPR:$src1),
Bob Wilson9abe19d2010-02-17 00:31:29 +00001867 (mul (v8i16 QPR:$src2),
1868 (v8i16 (NEONvduplane (v8i16 QPR:$src3), imm:$lane))))),
1869 (v8i16 (VMLSslv8i16 (v8i16 QPR:$src1), (v8i16 QPR:$src2),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001870 (v4i16 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001871 (DSubReg_i16_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001872 (SubReg_i16_lane imm:$lane)))>;
1873
1874def : Pat<(v4i32 (sub (v4i32 QPR:$src1),
Bob Wilson9abe19d2010-02-17 00:31:29 +00001875 (mul (v4i32 QPR:$src2),
1876 (v4i32 (NEONvduplane (v4i32 QPR:$src3), imm:$lane))))),
1877 (v4i32 (VMLSslv4i32 (v4i32 QPR:$src1), (v4i32 QPR:$src2),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001878 (v2i32 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001879 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001880 (SubReg_i32_lane imm:$lane)))>;
1881
1882def : Pat<(v4f32 (fsub (v4f32 QPR:$src1),
Bob Wilson9abe19d2010-02-17 00:31:29 +00001883 (fmul (v4f32 QPR:$src2),
1884 (v4f32 (NEONvduplane (v4f32 QPR:$src3), imm:$lane))))),
1885 (v4f32 (VMLSslfq (v4f32 QPR:$src1), (v4f32 QPR:$src2),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001886 (v2f32 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001887 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001888 (SubReg_i32_lane imm:$lane)))>;
1889
Bob Wilson5bafff32009-06-22 23:27:02 +00001890// VMLSL : Vector Multiply Subtract Long (Q -= D * D)
Evan Chengf81bf152009-11-23 21:57:23 +00001891defm VMLSLs : N3VLInt3_QHS<0,1,0b1010,0, "vmlsl", "s", int_arm_neon_vmlsls>;
1892defm VMLSLu : N3VLInt3_QHS<1,1,0b1010,0, "vmlsl", "u", int_arm_neon_vmlslu>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001893
Evan Chengf81bf152009-11-23 21:57:23 +00001894defm VMLSLsls : N3VLInt3SL_HS<0, 0b0110, "vmlsl", "s", int_arm_neon_vmlsls>;
1895defm VMLSLslu : N3VLInt3SL_HS<1, 0b0110, "vmlsl", "u", int_arm_neon_vmlslu>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001896
Bob Wilson5bafff32009-06-22 23:27:02 +00001897// VQDMLSL : Vector Saturating Doubling Multiply Subtract Long (Q -= D * D)
Evan Chengf81bf152009-11-23 21:57:23 +00001898defm VQDMLSL : N3VLInt3_HS<0, 1, 0b1011, 0, "vqdmlsl", "s",
1899 int_arm_neon_vqdmlsl>;
1900defm VQDMLSLsl: N3VLInt3SL_HS<0, 0b111, "vqdmlsl", "s", int_arm_neon_vqdmlsl>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001901
1902// Vector Subtract Operations.
1903
1904// VSUB : Vector Subtract (integer and floating-point)
Evan Chengac0869d2009-11-21 06:21:52 +00001905defm VSUB : N3V_QHSD<1, 0, 0b1000, 0, IIC_VSUBiD, IIC_VSUBiQ,
Evan Chengf81bf152009-11-23 21:57:23 +00001906 "vsub", "i", sub, 0>;
1907def VSUBfd : N3VD<0, 0, 0b10, 0b1101, 0, IIC_VBIND, "vsub", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00001908 v2f32, v2f32, fsub, 0>;
Evan Chengf81bf152009-11-23 21:57:23 +00001909def VSUBfq : N3VQ<0, 0, 0b10, 0b1101, 0, IIC_VBINQ, "vsub", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00001910 v4f32, v4f32, fsub, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001911// VSUBL : Vector Subtract Long (Q = D - D)
Evan Chengf81bf152009-11-23 21:57:23 +00001912defm VSUBLs : N3VLInt_QHS<0,1,0b0010,0, IIC_VSHLiD, "vsubl", "s",
Evan Chengac0869d2009-11-21 06:21:52 +00001913 int_arm_neon_vsubls, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00001914defm VSUBLu : N3VLInt_QHS<1,1,0b0010,0, IIC_VSHLiD, "vsubl", "u",
Evan Chengac0869d2009-11-21 06:21:52 +00001915 int_arm_neon_vsublu, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001916// VSUBW : Vector Subtract Wide (Q = Q - D)
Evan Chengf81bf152009-11-23 21:57:23 +00001917defm VSUBWs : N3VWInt_QHS<0,1,0b0011,0, "vsubw", "s", int_arm_neon_vsubws, 0>;
1918defm VSUBWu : N3VWInt_QHS<1,1,0b0011,0, "vsubw", "u", int_arm_neon_vsubwu, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001919// VHSUB : Vector Halving Subtract
Evan Chengac0869d2009-11-21 06:21:52 +00001920defm VHSUBs : N3VInt_QHS<0, 0, 0b0010, 0, IIC_VBINi4D, IIC_VBINi4D,
1921 IIC_VBINi4Q, IIC_VBINi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00001922 "vhsub", "s", int_arm_neon_vhsubs, 0>;
Evan Chengac0869d2009-11-21 06:21:52 +00001923defm VHSUBu : N3VInt_QHS<1, 0, 0b0010, 0, IIC_VBINi4D, IIC_VBINi4D,
1924 IIC_VBINi4Q, IIC_VBINi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00001925 "vhsub", "u", int_arm_neon_vhsubu, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001926// VQSUB : Vector Saturing Subtract
Evan Chengac0869d2009-11-21 06:21:52 +00001927defm VQSUBs : N3VInt_QHSD<0, 0, 0b0010, 1, IIC_VBINi4D, IIC_VBINi4D,
1928 IIC_VBINi4Q, IIC_VBINi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00001929 "vqsub", "s", int_arm_neon_vqsubs, 0>;
Evan Chengac0869d2009-11-21 06:21:52 +00001930defm VQSUBu : N3VInt_QHSD<1, 0, 0b0010, 1, IIC_VBINi4D, IIC_VBINi4D,
1931 IIC_VBINi4Q, IIC_VBINi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00001932 "vqsub", "u", int_arm_neon_vqsubu, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001933// VSUBHN : Vector Subtract and Narrow Returning High Half (D = Q - Q)
Evan Chengf81bf152009-11-23 21:57:23 +00001934defm VSUBHN : N3VNInt_HSD<0,1,0b0110,0, "vsubhn", "i",
1935 int_arm_neon_vsubhn, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001936// VRSUBHN : Vector Rounding Subtract and Narrow Returning High Half (D=Q-Q)
Evan Chengf81bf152009-11-23 21:57:23 +00001937defm VRSUBHN : N3VNInt_HSD<1,1,0b0110,0, "vrsubhn", "i",
1938 int_arm_neon_vrsubhn, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001939
1940// Vector Comparisons.
1941
1942// VCEQ : Vector Compare Equal
David Goodwin127221f2009-09-23 21:38:08 +00001943defm VCEQ : N3V_QHS<1, 0, 0b1000, 1, IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00001944 IIC_VBINi4Q, "vceq", "i", NEONvceq, 1>;
1945def VCEQfd : N3VD<0,0,0b00,0b1110,0, IIC_VBIND, "vceq", "f32", v2i32, v2f32,
Evan Chengac0869d2009-11-21 06:21:52 +00001946 NEONvceq, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00001947def VCEQfq : N3VQ<0,0,0b00,0b1110,0, IIC_VBINQ, "vceq", "f32", v4i32, v4f32,
Evan Chengac0869d2009-11-21 06:21:52 +00001948 NEONvceq, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001949// VCGE : Vector Compare Greater Than or Equal
David Goodwin127221f2009-09-23 21:38:08 +00001950defm VCGEs : N3V_QHS<0, 0, 0b0011, 1, IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00001951 IIC_VBINi4Q, "vcge", "s", NEONvcge, 0>;
David Goodwin127221f2009-09-23 21:38:08 +00001952defm VCGEu : N3V_QHS<1, 0, 0b0011, 1, IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00001953 IIC_VBINi4Q, "vcge", "u", NEONvcgeu, 0>;
1954def VCGEfd : N3VD<1,0,0b00,0b1110,0, IIC_VBIND, "vcge", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00001955 v2i32, v2f32, NEONvcge, 0>;
Evan Chengf81bf152009-11-23 21:57:23 +00001956def VCGEfq : N3VQ<1,0,0b00,0b1110,0, IIC_VBINQ, "vcge", "f32", v4i32, v4f32,
Evan Chengac0869d2009-11-21 06:21:52 +00001957 NEONvcge, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001958// VCGT : Vector Compare Greater Than
David Goodwin127221f2009-09-23 21:38:08 +00001959defm VCGTs : N3V_QHS<0, 0, 0b0011, 0, IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00001960 IIC_VBINi4Q, "vcgt", "s", NEONvcgt, 0>;
David Goodwin127221f2009-09-23 21:38:08 +00001961defm VCGTu : N3V_QHS<1, 0, 0b0011, 0, IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00001962 IIC_VBINi4Q, "vcgt", "u", NEONvcgtu, 0>;
1963def VCGTfd : N3VD<1,0,0b10,0b1110,0, IIC_VBIND, "vcgt", "f32", v2i32, v2f32,
Evan Chengac0869d2009-11-21 06:21:52 +00001964 NEONvcgt, 0>;
Evan Chengf81bf152009-11-23 21:57:23 +00001965def VCGTfq : N3VQ<1,0,0b10,0b1110,0, IIC_VBINQ, "vcgt", "f32", v4i32, v4f32,
Evan Chengac0869d2009-11-21 06:21:52 +00001966 NEONvcgt, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001967// VACGE : Vector Absolute Compare Greater Than or Equal (aka VCAGE)
Evan Chengf81bf152009-11-23 21:57:23 +00001968def VACGEd : N3VDInt<1, 0, 0b00, 0b1110, 1, IIC_VBIND, "vacge", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00001969 v2i32, v2f32, int_arm_neon_vacged, 0>;
Evan Chengf81bf152009-11-23 21:57:23 +00001970def VACGEq : N3VQInt<1, 0, 0b00, 0b1110, 1, IIC_VBINQ, "vacge", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00001971 v4i32, v4f32, int_arm_neon_vacgeq, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001972// VACGT : Vector Absolute Compare Greater Than (aka VCAGT)
Evan Chengf81bf152009-11-23 21:57:23 +00001973def VACGTd : N3VDInt<1, 0, 0b10, 0b1110, 1, IIC_VBIND, "vacgt", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00001974 v2i32, v2f32, int_arm_neon_vacgtd, 0>;
Evan Chengf81bf152009-11-23 21:57:23 +00001975def VACGTq : N3VQInt<1, 0, 0b10, 0b1110, 1, IIC_VBINQ, "vacgt", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00001976 v4i32, v4f32, int_arm_neon_vacgtq, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001977// VTST : Vector Test Bits
David Goodwin127221f2009-09-23 21:38:08 +00001978defm VTST : N3V_QHS<0, 0, 0b1000, 1, IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q,
Bob Wilson3a4a8322010-01-17 06:35:17 +00001979 IIC_VBINi4Q, "vtst", "", NEONvtst, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001980
1981// Vector Bitwise Operations.
1982
1983// VAND : Vector Bitwise AND
Evan Chengf81bf152009-11-23 21:57:23 +00001984def VANDd : N3VDX<0, 0, 0b00, 0b0001, 1, IIC_VBINiD, "vand",
1985 v2i32, v2i32, and, 1>;
1986def VANDq : N3VQX<0, 0, 0b00, 0b0001, 1, IIC_VBINiQ, "vand",
1987 v4i32, v4i32, and, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001988
1989// VEOR : Vector Bitwise Exclusive OR
Evan Chengf81bf152009-11-23 21:57:23 +00001990def VEORd : N3VDX<1, 0, 0b00, 0b0001, 1, IIC_VBINiD, "veor",
1991 v2i32, v2i32, xor, 1>;
1992def VEORq : N3VQX<1, 0, 0b00, 0b0001, 1, IIC_VBINiQ, "veor",
1993 v4i32, v4i32, xor, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001994
1995// VORR : Vector Bitwise OR
Evan Chengf81bf152009-11-23 21:57:23 +00001996def VORRd : N3VDX<0, 0, 0b10, 0b0001, 1, IIC_VBINiD, "vorr",
1997 v2i32, v2i32, or, 1>;
1998def VORRq : N3VQX<0, 0, 0b10, 0b0001, 1, IIC_VBINiQ, "vorr",
1999 v4i32, v4i32, or, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002000
2001// VBIC : Vector Bitwise Bit Clear (AND NOT)
Evan Chengf81bf152009-11-23 21:57:23 +00002002def VBICd : N3VX<0, 0, 0b01, 0b0001, 0, 1, (outs DPR:$dst),
David Goodwin127221f2009-09-23 21:38:08 +00002003 (ins DPR:$src1, DPR:$src2), IIC_VBINiD,
Evan Chengf81bf152009-11-23 21:57:23 +00002004 "vbic", "$dst, $src1, $src2", "",
Anton Korobeynikov2ba62ef2009-09-08 22:51:43 +00002005 [(set DPR:$dst, (v2i32 (and DPR:$src1,
2006 (vnot_conv DPR:$src2))))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00002007def VBICq : N3VX<0, 0, 0b01, 0b0001, 1, 1, (outs QPR:$dst),
David Goodwin658ea602009-09-25 18:38:29 +00002008 (ins QPR:$src1, QPR:$src2), IIC_VBINiQ,
Evan Chengf81bf152009-11-23 21:57:23 +00002009 "vbic", "$dst, $src1, $src2", "",
Anton Korobeynikov2ba62ef2009-09-08 22:51:43 +00002010 [(set QPR:$dst, (v4i32 (and QPR:$src1,
2011 (vnot_conv QPR:$src2))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002012
2013// VORN : Vector Bitwise OR NOT
Evan Chengf81bf152009-11-23 21:57:23 +00002014def VORNd : N3VX<0, 0, 0b11, 0b0001, 0, 1, (outs DPR:$dst),
David Goodwin127221f2009-09-23 21:38:08 +00002015 (ins DPR:$src1, DPR:$src2), IIC_VBINiD,
Evan Chengf81bf152009-11-23 21:57:23 +00002016 "vorn", "$dst, $src1, $src2", "",
Anton Korobeynikov2ba62ef2009-09-08 22:51:43 +00002017 [(set DPR:$dst, (v2i32 (or DPR:$src1,
2018 (vnot_conv DPR:$src2))))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00002019def VORNq : N3VX<0, 0, 0b11, 0b0001, 1, 1, (outs QPR:$dst),
David Goodwin658ea602009-09-25 18:38:29 +00002020 (ins QPR:$src1, QPR:$src2), IIC_VBINiQ,
Evan Chengf81bf152009-11-23 21:57:23 +00002021 "vorn", "$dst, $src1, $src2", "",
Anton Korobeynikov2ba62ef2009-09-08 22:51:43 +00002022 [(set QPR:$dst, (v4i32 (or QPR:$src1,
2023 (vnot_conv QPR:$src2))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002024
2025// VMVN : Vector Bitwise NOT
Evan Chengf81bf152009-11-23 21:57:23 +00002026def VMVNd : N2VX<0b11, 0b11, 0b00, 0b00, 0b01011, 0, 0,
David Goodwin658ea602009-09-25 18:38:29 +00002027 (outs DPR:$dst), (ins DPR:$src), IIC_VSHLiD,
Evan Chengf81bf152009-11-23 21:57:23 +00002028 "vmvn", "$dst, $src", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00002029 [(set DPR:$dst, (v2i32 (vnot DPR:$src)))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00002030def VMVNq : N2VX<0b11, 0b11, 0b00, 0b00, 0b01011, 1, 0,
David Goodwin658ea602009-09-25 18:38:29 +00002031 (outs QPR:$dst), (ins QPR:$src), IIC_VSHLiD,
Evan Chengf81bf152009-11-23 21:57:23 +00002032 "vmvn", "$dst, $src", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00002033 [(set QPR:$dst, (v4i32 (vnot QPR:$src)))]>;
2034def : Pat<(v2i32 (vnot_conv DPR:$src)), (VMVNd DPR:$src)>;
2035def : Pat<(v4i32 (vnot_conv QPR:$src)), (VMVNq QPR:$src)>;
2036
2037// VBSL : Vector Bitwise Select
Evan Chengf81bf152009-11-23 21:57:23 +00002038def VBSLd : N3VX<1, 0, 0b01, 0b0001, 0, 1, (outs DPR:$dst),
David Goodwin658ea602009-09-25 18:38:29 +00002039 (ins DPR:$src1, DPR:$src2, DPR:$src3), IIC_VCNTiD,
Evan Chengf81bf152009-11-23 21:57:23 +00002040 "vbsl", "$dst, $src2, $src3", "$src1 = $dst",
Bob Wilson5bafff32009-06-22 23:27:02 +00002041 [(set DPR:$dst,
2042 (v2i32 (or (and DPR:$src2, DPR:$src1),
Anton Korobeynikov2ba62ef2009-09-08 22:51:43 +00002043 (and DPR:$src3, (vnot_conv DPR:$src1)))))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00002044def VBSLq : N3VX<1, 0, 0b01, 0b0001, 1, 1, (outs QPR:$dst),
David Goodwin658ea602009-09-25 18:38:29 +00002045 (ins QPR:$src1, QPR:$src2, QPR:$src3), IIC_VCNTiQ,
Evan Chengf81bf152009-11-23 21:57:23 +00002046 "vbsl", "$dst, $src2, $src3", "$src1 = $dst",
Bob Wilson5bafff32009-06-22 23:27:02 +00002047 [(set QPR:$dst,
2048 (v4i32 (or (and QPR:$src2, QPR:$src1),
Anton Korobeynikov2ba62ef2009-09-08 22:51:43 +00002049 (and QPR:$src3, (vnot_conv QPR:$src1)))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002050
2051// VBIF : Vector Bitwise Insert if False
Evan Chengf81bf152009-11-23 21:57:23 +00002052// like VBSL but with: "vbif $dst, $src3, $src1", "$src2 = $dst",
Johnny Chen4814e712010-02-09 23:05:23 +00002053def VBIFd : N3VX<1, 0, 0b11, 0b0001, 0, 1,
2054 (outs DPR:$dst), (ins DPR:$src1, DPR:$src2, DPR:$src3),
2055 IIC_VBINiD, "vbif", "$dst, $src2, $src3", "$src1 = $dst",
2056 [/* For disassembly only; pattern left blank */]>;
2057def VBIFq : N3VX<1, 0, 0b11, 0b0001, 1, 1,
2058 (outs QPR:$dst), (ins QPR:$src1, QPR:$src2, QPR:$src3),
2059 IIC_VBINiQ, "vbif", "$dst, $src2, $src3", "$src1 = $dst",
2060 [/* For disassembly only; pattern left blank */]>;
2061
Bob Wilson5bafff32009-06-22 23:27:02 +00002062// VBIT : Vector Bitwise Insert if True
Evan Chengf81bf152009-11-23 21:57:23 +00002063// like VBSL but with: "vbit $dst, $src2, $src1", "$src3 = $dst",
Johnny Chen4814e712010-02-09 23:05:23 +00002064def VBITd : N3VX<1, 0, 0b10, 0b0001, 0, 1,
2065 (outs DPR:$dst), (ins DPR:$src1, DPR:$src2, DPR:$src3),
2066 IIC_VBINiD, "vbit", "$dst, $src2, $src3", "$src1 = $dst",
2067 [/* For disassembly only; pattern left blank */]>;
2068def VBITq : N3VX<1, 0, 0b10, 0b0001, 1, 1,
2069 (outs QPR:$dst), (ins QPR:$src1, QPR:$src2, QPR:$src3),
2070 IIC_VBINiQ, "vbit", "$dst, $src2, $src3", "$src1 = $dst",
2071 [/* For disassembly only; pattern left blank */]>;
2072
2073// VBIT/VBIF are not yet implemented. The TwoAddress pass will not go looking
Bob Wilson5bafff32009-06-22 23:27:02 +00002074// for equivalent operations with different register constraints; it just
2075// inserts copies.
2076
2077// Vector Absolute Differences.
2078
2079// VABD : Vector Absolute Difference
Evan Chengac0869d2009-11-21 06:21:52 +00002080defm VABDs : N3VInt_QHS<0, 0, 0b0111, 0, IIC_VBINi4D, IIC_VBINi4D,
2081 IIC_VBINi4Q, IIC_VBINi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00002082 "vabd", "s", int_arm_neon_vabds, 0>;
Evan Chengac0869d2009-11-21 06:21:52 +00002083defm VABDu : N3VInt_QHS<1, 0, 0b0111, 0, IIC_VBINi4D, IIC_VBINi4D,
2084 IIC_VBINi4Q, IIC_VBINi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00002085 "vabd", "u", int_arm_neon_vabdu, 0>;
Evan Chengac0869d2009-11-21 06:21:52 +00002086def VABDfd : N3VDInt<1, 0, 0b10, 0b1101, 0, IIC_VBIND,
Evan Chengf81bf152009-11-23 21:57:23 +00002087 "vabd", "f32", v2f32, v2f32, int_arm_neon_vabds, 0>;
Evan Chengac0869d2009-11-21 06:21:52 +00002088def VABDfq : N3VQInt<1, 0, 0b10, 0b1101, 0, IIC_VBINQ,
Evan Chengf81bf152009-11-23 21:57:23 +00002089 "vabd", "f32", v4f32, v4f32, int_arm_neon_vabds, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002090
2091// VABDL : Vector Absolute Difference Long (Q = | D - D |)
Evan Chengac0869d2009-11-21 06:21:52 +00002092defm VABDLs : N3VLInt_QHS<0,1,0b0111,0, IIC_VBINi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00002093 "vabdl", "s", int_arm_neon_vabdls, 0>;
Evan Chengac0869d2009-11-21 06:21:52 +00002094defm VABDLu : N3VLInt_QHS<1,1,0b0111,0, IIC_VBINi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00002095 "vabdl", "u", int_arm_neon_vabdlu, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002096
2097// VABA : Vector Absolute Difference and Accumulate
Evan Chengf81bf152009-11-23 21:57:23 +00002098defm VABAs : N3VInt3_QHS<0,0,0b0111,1, "vaba", "s", int_arm_neon_vabas>;
2099defm VABAu : N3VInt3_QHS<1,0,0b0111,1, "vaba", "u", int_arm_neon_vabau>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002100
2101// VABAL : Vector Absolute Difference and Accumulate Long (Q += | D - D |)
Evan Chengf81bf152009-11-23 21:57:23 +00002102defm VABALs : N3VLInt3_QHS<0,1,0b0101,0, "vabal", "s", int_arm_neon_vabals>;
2103defm VABALu : N3VLInt3_QHS<1,1,0b0101,0, "vabal", "u", int_arm_neon_vabalu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002104
2105// Vector Maximum and Minimum.
2106
2107// VMAX : Vector Maximum
Bob Wilson9abe19d2010-02-17 00:31:29 +00002108defm VMAXs : N3VInt_QHS<0,0,0b0110,0, IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00002109 IIC_VBINi4Q, "vmax", "s", int_arm_neon_vmaxs, 1>;
Bob Wilson9abe19d2010-02-17 00:31:29 +00002110defm VMAXu : N3VInt_QHS<1,0,0b0110,0, IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00002111 IIC_VBINi4Q, "vmax", "u", int_arm_neon_vmaxu, 1>;
2112def VMAXfd : N3VDInt<0, 0, 0b00, 0b1111, 0, IIC_VBIND, "vmax", "f32",
2113 v2f32, v2f32, int_arm_neon_vmaxs, 1>;
2114def VMAXfq : N3VQInt<0, 0, 0b00, 0b1111, 0, IIC_VBINQ, "vmax", "f32",
2115 v4f32, v4f32, int_arm_neon_vmaxs, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002116
2117// VMIN : Vector Minimum
Bob Wilson9abe19d2010-02-17 00:31:29 +00002118defm VMINs : N3VInt_QHS<0,0,0b0110,1, IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00002119 IIC_VBINi4Q, "vmin", "s", int_arm_neon_vmins, 1>;
Bob Wilson9abe19d2010-02-17 00:31:29 +00002120defm VMINu : N3VInt_QHS<1,0,0b0110,1, IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00002121 IIC_VBINi4Q, "vmin", "u", int_arm_neon_vminu, 1>;
2122def VMINfd : N3VDInt<0, 0, 0b10, 0b1111, 0, IIC_VBIND, "vmin", "f32",
2123 v2f32, v2f32, int_arm_neon_vmins, 1>;
2124def VMINfq : N3VQInt<0, 0, 0b10, 0b1111, 0, IIC_VBINQ, "vmin", "f32",
2125 v4f32, v4f32, int_arm_neon_vmins, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002126
2127// Vector Pairwise Operations.
2128
2129// VPADD : Vector Pairwise Add
Evan Chengf81bf152009-11-23 21:57:23 +00002130def VPADDi8 : N3VDInt<0, 0, 0b00, 0b1011, 1, IIC_VBINiD, "vpadd", "i8",
2131 v8i8, v8i8, int_arm_neon_vpadd, 0>;
2132def VPADDi16 : N3VDInt<0, 0, 0b01, 0b1011, 1, IIC_VBINiD, "vpadd", "i16",
2133 v4i16, v4i16, int_arm_neon_vpadd, 0>;
2134def VPADDi32 : N3VDInt<0, 0, 0b10, 0b1011, 1, IIC_VBINiD, "vpadd", "i32",
2135 v2i32, v2i32, int_arm_neon_vpadd, 0>;
2136def VPADDf : N3VDInt<1, 0, 0b00, 0b1101, 0, IIC_VBIND, "vpadd", "f32",
2137 v2f32, v2f32, int_arm_neon_vpadd, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002138
2139// VPADDL : Vector Pairwise Add Long
Evan Chengf81bf152009-11-23 21:57:23 +00002140defm VPADDLs : N2VPLInt_QHS<0b11, 0b11, 0b00, 0b00100, 0, "vpaddl", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00002141 int_arm_neon_vpaddls>;
Evan Chengf81bf152009-11-23 21:57:23 +00002142defm VPADDLu : N2VPLInt_QHS<0b11, 0b11, 0b00, 0b00101, 0, "vpaddl", "u",
Bob Wilson5bafff32009-06-22 23:27:02 +00002143 int_arm_neon_vpaddlu>;
2144
2145// VPADAL : Vector Pairwise Add and Accumulate Long
Evan Chengf81bf152009-11-23 21:57:23 +00002146defm VPADALs : N2VPLInt2_QHS<0b11, 0b11, 0b00, 0b01100, 0, "vpadal", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00002147 int_arm_neon_vpadals>;
Evan Chengf81bf152009-11-23 21:57:23 +00002148defm VPADALu : N2VPLInt2_QHS<0b11, 0b11, 0b00, 0b01101, 0, "vpadal", "u",
Bob Wilson5bafff32009-06-22 23:27:02 +00002149 int_arm_neon_vpadalu>;
2150
2151// VPMAX : Vector Pairwise Maximum
Evan Chengf81bf152009-11-23 21:57:23 +00002152def VPMAXs8 : N3VDInt<0, 0, 0b00, 0b1010, 0, IIC_VBINi4D, "vpmax", "s8",
2153 v8i8, v8i8, int_arm_neon_vpmaxs, 0>;
2154def VPMAXs16 : N3VDInt<0, 0, 0b01, 0b1010, 0, IIC_VBINi4D, "vpmax", "s16",
2155 v4i16, v4i16, int_arm_neon_vpmaxs, 0>;
2156def VPMAXs32 : N3VDInt<0, 0, 0b10, 0b1010, 0, IIC_VBINi4D, "vpmax", "s32",
2157 v2i32, v2i32, int_arm_neon_vpmaxs, 0>;
2158def VPMAXu8 : N3VDInt<1, 0, 0b00, 0b1010, 0, IIC_VBINi4D, "vpmax", "u8",
2159 v8i8, v8i8, int_arm_neon_vpmaxu, 0>;
2160def VPMAXu16 : N3VDInt<1, 0, 0b01, 0b1010, 0, IIC_VBINi4D, "vpmax", "u16",
2161 v4i16, v4i16, int_arm_neon_vpmaxu, 0>;
2162def VPMAXu32 : N3VDInt<1, 0, 0b10, 0b1010, 0, IIC_VBINi4D, "vpmax", "u32",
2163 v2i32, v2i32, int_arm_neon_vpmaxu, 0>;
2164def VPMAXf : N3VDInt<1, 0, 0b00, 0b1111, 0, IIC_VBINi4D, "vpmax", "f32",
2165 v2f32, v2f32, int_arm_neon_vpmaxs, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002166
2167// VPMIN : Vector Pairwise Minimum
Evan Chengf81bf152009-11-23 21:57:23 +00002168def VPMINs8 : N3VDInt<0, 0, 0b00, 0b1010, 1, IIC_VBINi4D, "vpmin", "s8",
2169 v8i8, v8i8, int_arm_neon_vpmins, 0>;
2170def VPMINs16 : N3VDInt<0, 0, 0b01, 0b1010, 1, IIC_VBINi4D, "vpmin", "s16",
2171 v4i16, v4i16, int_arm_neon_vpmins, 0>;
2172def VPMINs32 : N3VDInt<0, 0, 0b10, 0b1010, 1, IIC_VBINi4D, "vpmin", "s32",
2173 v2i32, v2i32, int_arm_neon_vpmins, 0>;
2174def VPMINu8 : N3VDInt<1, 0, 0b00, 0b1010, 1, IIC_VBINi4D, "vpmin", "u8",
2175 v8i8, v8i8, int_arm_neon_vpminu, 0>;
2176def VPMINu16 : N3VDInt<1, 0, 0b01, 0b1010, 1, IIC_VBINi4D, "vpmin", "u16",
2177 v4i16, v4i16, int_arm_neon_vpminu, 0>;
2178def VPMINu32 : N3VDInt<1, 0, 0b10, 0b1010, 1, IIC_VBINi4D, "vpmin", "u32",
2179 v2i32, v2i32, int_arm_neon_vpminu, 0>;
2180def VPMINf : N3VDInt<1, 0, 0b10, 0b1111, 0, IIC_VBINi4D, "vpmin", "f32",
2181 v2f32, v2f32, int_arm_neon_vpmins, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002182
2183// Vector Reciprocal and Reciprocal Square Root Estimate and Step.
2184
2185// VRECPE : Vector Reciprocal Estimate
David Goodwin127221f2009-09-23 21:38:08 +00002186def VRECPEd : N2VDInt<0b11, 0b11, 0b10, 0b11, 0b01000, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00002187 IIC_VUNAD, "vrecpe", "u32",
Bob Wilson5bafff32009-06-22 23:27:02 +00002188 v2i32, v2i32, int_arm_neon_vrecpe>;
David Goodwin127221f2009-09-23 21:38:08 +00002189def VRECPEq : N2VQInt<0b11, 0b11, 0b10, 0b11, 0b01000, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00002190 IIC_VUNAQ, "vrecpe", "u32",
Bob Wilson5bafff32009-06-22 23:27:02 +00002191 v4i32, v4i32, int_arm_neon_vrecpe>;
David Goodwin127221f2009-09-23 21:38:08 +00002192def VRECPEfd : N2VDInt<0b11, 0b11, 0b10, 0b11, 0b01010, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00002193 IIC_VUNAD, "vrecpe", "f32",
Bob Wilsonb0abb4d2009-08-11 05:39:44 +00002194 v2f32, v2f32, int_arm_neon_vrecpe>;
David Goodwin127221f2009-09-23 21:38:08 +00002195def VRECPEfq : N2VQInt<0b11, 0b11, 0b10, 0b11, 0b01010, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00002196 IIC_VUNAQ, "vrecpe", "f32",
Bob Wilsonb0abb4d2009-08-11 05:39:44 +00002197 v4f32, v4f32, int_arm_neon_vrecpe>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002198
2199// VRECPS : Vector Reciprocal Step
Evan Chengf81bf152009-11-23 21:57:23 +00002200def VRECPSfd : N3VDInt<0, 0, 0b00, 0b1111, 1,
2201 IIC_VRECSD, "vrecps", "f32",
2202 v2f32, v2f32, int_arm_neon_vrecps, 1>;
2203def VRECPSfq : N3VQInt<0, 0, 0b00, 0b1111, 1,
2204 IIC_VRECSQ, "vrecps", "f32",
2205 v4f32, v4f32, int_arm_neon_vrecps, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002206
2207// VRSQRTE : Vector Reciprocal Square Root Estimate
David Goodwin127221f2009-09-23 21:38:08 +00002208def VRSQRTEd : N2VDInt<0b11, 0b11, 0b10, 0b11, 0b01001, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00002209 IIC_VUNAD, "vrsqrte", "u32",
David Goodwin127221f2009-09-23 21:38:08 +00002210 v2i32, v2i32, int_arm_neon_vrsqrte>;
2211def VRSQRTEq : N2VQInt<0b11, 0b11, 0b10, 0b11, 0b01001, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00002212 IIC_VUNAQ, "vrsqrte", "u32",
David Goodwin127221f2009-09-23 21:38:08 +00002213 v4i32, v4i32, int_arm_neon_vrsqrte>;
2214def VRSQRTEfd : N2VDInt<0b11, 0b11, 0b10, 0b11, 0b01011, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00002215 IIC_VUNAD, "vrsqrte", "f32",
David Goodwin127221f2009-09-23 21:38:08 +00002216 v2f32, v2f32, int_arm_neon_vrsqrte>;
2217def VRSQRTEfq : N2VQInt<0b11, 0b11, 0b10, 0b11, 0b01011, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00002218 IIC_VUNAQ, "vrsqrte", "f32",
David Goodwin127221f2009-09-23 21:38:08 +00002219 v4f32, v4f32, int_arm_neon_vrsqrte>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002220
2221// VRSQRTS : Vector Reciprocal Square Root Step
Evan Chengf81bf152009-11-23 21:57:23 +00002222def VRSQRTSfd : N3VDInt<0, 0, 0b10, 0b1111, 1,
2223 IIC_VRECSD, "vrsqrts", "f32",
2224 v2f32, v2f32, int_arm_neon_vrsqrts, 1>;
2225def VRSQRTSfq : N3VQInt<0, 0, 0b10, 0b1111, 1,
2226 IIC_VRECSQ, "vrsqrts", "f32",
2227 v4f32, v4f32, int_arm_neon_vrsqrts, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002228
2229// Vector Shifts.
2230
2231// VSHL : Vector Shift
David Goodwin658ea602009-09-25 18:38:29 +00002232defm VSHLs : N3VInt_QHSD<0, 0, 0b0100, 0, IIC_VSHLiD, IIC_VSHLiD, IIC_VSHLiQ,
Evan Chengf81bf152009-11-23 21:57:23 +00002233 IIC_VSHLiQ, "vshl", "s", int_arm_neon_vshifts, 0>;
David Goodwin658ea602009-09-25 18:38:29 +00002234defm VSHLu : N3VInt_QHSD<1, 0, 0b0100, 0, IIC_VSHLiD, IIC_VSHLiD, IIC_VSHLiQ,
Evan Chengf81bf152009-11-23 21:57:23 +00002235 IIC_VSHLiQ, "vshl", "u", int_arm_neon_vshiftu, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002236// VSHL : Vector Shift Left (Immediate)
Evan Chengf81bf152009-11-23 21:57:23 +00002237defm VSHLi : N2VSh_QHSD<0, 1, 0b0101, 1, IIC_VSHLiD, "vshl", "i", NEONvshl>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002238// VSHR : Vector Shift Right (Immediate)
Evan Chengf81bf152009-11-23 21:57:23 +00002239defm VSHRs : N2VSh_QHSD<0, 1, 0b0000, 1, IIC_VSHLiD, "vshr", "s", NEONvshrs>;
2240defm VSHRu : N2VSh_QHSD<1, 1, 0b0000, 1, IIC_VSHLiD, "vshr", "u", NEONvshru>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002241
2242// VSHLL : Vector Shift Left Long
Evan Chengf81bf152009-11-23 21:57:23 +00002243defm VSHLLs : N2VLSh_QHS<0, 1, 0b1010, 0, 0, 1, "vshll", "s", NEONvshlls>;
2244defm VSHLLu : N2VLSh_QHS<1, 1, 0b1010, 0, 0, 1, "vshll", "u", NEONvshllu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002245
2246// VSHLL : Vector Shift Left Long (with maximum shift count)
Bob Wilson507df402009-10-21 02:15:46 +00002247class N2VLShMax<bit op24, bit op23, bits<6> op21_16, bits<4> op11_8, bit op7,
Evan Chengf81bf152009-11-23 21:57:23 +00002248 bit op6, bit op4, string OpcodeStr, string Dt, ValueType ResTy,
Bob Wilson507df402009-10-21 02:15:46 +00002249 ValueType OpTy, SDNode OpNode>
Evan Chengf81bf152009-11-23 21:57:23 +00002250 : N2VLSh<op24, op23, op11_8, op7, op6, op4, OpcodeStr, Dt,
2251 ResTy, OpTy, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00002252 let Inst{21-16} = op21_16;
2253}
Evan Chengf81bf152009-11-23 21:57:23 +00002254def VSHLLi8 : N2VLShMax<1, 1, 0b110010, 0b0011, 0, 0, 0, "vshll", "i8",
Bob Wilson507df402009-10-21 02:15:46 +00002255 v8i16, v8i8, NEONvshlli>;
Evan Chengf81bf152009-11-23 21:57:23 +00002256def VSHLLi16 : N2VLShMax<1, 1, 0b110110, 0b0011, 0, 0, 0, "vshll", "i16",
Bob Wilson507df402009-10-21 02:15:46 +00002257 v4i32, v4i16, NEONvshlli>;
Evan Chengf81bf152009-11-23 21:57:23 +00002258def VSHLLi32 : N2VLShMax<1, 1, 0b111010, 0b0011, 0, 0, 0, "vshll", "i32",
Bob Wilson507df402009-10-21 02:15:46 +00002259 v2i64, v2i32, NEONvshlli>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002260
2261// VSHRN : Vector Shift Right and Narrow
Bob Wilson9abe19d2010-02-17 00:31:29 +00002262defm VSHRN : N2VNSh_HSD<0,1,0b1000,0,0,1, IIC_VSHLiD, "vshrn", "i",
2263 NEONvshrn>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002264
2265// VRSHL : Vector Rounding Shift
David Goodwin658ea602009-09-25 18:38:29 +00002266defm VRSHLs : N3VInt_QHSD<0,0,0b0101,0, IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002267 IIC_VSHLi4Q, "vrshl", "s", int_arm_neon_vrshifts,0>;
David Goodwin658ea602009-09-25 18:38:29 +00002268defm VRSHLu : N3VInt_QHSD<1,0,0b0101,0, IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002269 IIC_VSHLi4Q, "vrshl", "u", int_arm_neon_vrshiftu,0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002270// VRSHR : Vector Rounding Shift Right
Bob Wilson9abe19d2010-02-17 00:31:29 +00002271defm VRSHRs : N2VSh_QHSD<0,1,0b0010,1, IIC_VSHLi4D, "vrshr", "s", NEONvrshrs>;
2272defm VRSHRu : N2VSh_QHSD<1,1,0b0010,1, IIC_VSHLi4D, "vrshr", "u", NEONvrshru>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002273
2274// VRSHRN : Vector Rounding Shift Right and Narrow
Evan Chengf81bf152009-11-23 21:57:23 +00002275defm VRSHRN : N2VNSh_HSD<0, 1, 0b1000, 0, 1, 1, IIC_VSHLi4D, "vrshrn", "i",
Bob Wilson507df402009-10-21 02:15:46 +00002276 NEONvrshrn>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002277
2278// VQSHL : Vector Saturating Shift
David Goodwin658ea602009-09-25 18:38:29 +00002279defm VQSHLs : N3VInt_QHSD<0,0,0b0100,1, IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002280 IIC_VSHLi4Q, "vqshl", "s", int_arm_neon_vqshifts,0>;
David Goodwin658ea602009-09-25 18:38:29 +00002281defm VQSHLu : N3VInt_QHSD<1,0,0b0100,1, IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002282 IIC_VSHLi4Q, "vqshl", "u", int_arm_neon_vqshiftu,0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002283// VQSHL : Vector Saturating Shift Left (Immediate)
Bob Wilson9abe19d2010-02-17 00:31:29 +00002284defm VQSHLsi : N2VSh_QHSD<0,1,0b0111,1, IIC_VSHLi4D, "vqshl", "s", NEONvqshls>;
2285defm VQSHLui : N2VSh_QHSD<1,1,0b0111,1, IIC_VSHLi4D, "vqshl", "u", NEONvqshlu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002286// VQSHLU : Vector Saturating Shift Left (Immediate, Unsigned)
Bob Wilson9abe19d2010-02-17 00:31:29 +00002287defm VQSHLsu : N2VSh_QHSD<1,1,0b0110,1, IIC_VSHLi4D, "vqshlu","s",NEONvqshlsu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002288
2289// VQSHRN : Vector Saturating Shift Right and Narrow
Evan Chengf81bf152009-11-23 21:57:23 +00002290defm VQSHRNs : N2VNSh_HSD<0, 1, 0b1001, 0, 0, 1, IIC_VSHLi4D, "vqshrn", "s",
Bob Wilson507df402009-10-21 02:15:46 +00002291 NEONvqshrns>;
Evan Chengf81bf152009-11-23 21:57:23 +00002292defm VQSHRNu : N2VNSh_HSD<1, 1, 0b1001, 0, 0, 1, IIC_VSHLi4D, "vqshrn", "u",
Bob Wilson507df402009-10-21 02:15:46 +00002293 NEONvqshrnu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002294
2295// VQSHRUN : Vector Saturating Shift Right and Narrow (Unsigned)
Evan Chengf81bf152009-11-23 21:57:23 +00002296defm VQSHRUN : N2VNSh_HSD<1, 1, 0b1000, 0, 0, 1, IIC_VSHLi4D, "vqshrun", "s",
Bob Wilson507df402009-10-21 02:15:46 +00002297 NEONvqshrnsu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002298
2299// VQRSHL : Vector Saturating Rounding Shift
Bob Wilson9abe19d2010-02-17 00:31:29 +00002300defm VQRSHLs : N3VInt_QHSD<0,0,0b0101,1, IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00002301 IIC_VSHLi4Q, "vqrshl", "s",
2302 int_arm_neon_vqrshifts, 0>;
Bob Wilson9abe19d2010-02-17 00:31:29 +00002303defm VQRSHLu : N3VInt_QHSD<1,0,0b0101,1, IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00002304 IIC_VSHLi4Q, "vqrshl", "u",
2305 int_arm_neon_vqrshiftu, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002306
2307// VQRSHRN : Vector Saturating Rounding Shift Right and Narrow
Evan Chengf81bf152009-11-23 21:57:23 +00002308defm VQRSHRNs : N2VNSh_HSD<0, 1, 0b1001, 0, 1, 1, IIC_VSHLi4D, "vqrshrn", "s",
Bob Wilson507df402009-10-21 02:15:46 +00002309 NEONvqrshrns>;
Evan Chengf81bf152009-11-23 21:57:23 +00002310defm VQRSHRNu : N2VNSh_HSD<1, 1, 0b1001, 0, 1, 1, IIC_VSHLi4D, "vqrshrn", "u",
Bob Wilson507df402009-10-21 02:15:46 +00002311 NEONvqrshrnu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002312
2313// VQRSHRUN : Vector Saturating Rounding Shift Right and Narrow (Unsigned)
Evan Chengf81bf152009-11-23 21:57:23 +00002314defm VQRSHRUN : N2VNSh_HSD<1, 1, 0b1000, 0, 1, 1, IIC_VSHLi4D, "vqrshrun", "s",
Bob Wilson507df402009-10-21 02:15:46 +00002315 NEONvqrshrnsu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002316
2317// VSRA : Vector Shift Right and Accumulate
Evan Chengf81bf152009-11-23 21:57:23 +00002318defm VSRAs : N2VShAdd_QHSD<0, 1, 0b0001, 1, "vsra", "s", NEONvshrs>;
2319defm VSRAu : N2VShAdd_QHSD<1, 1, 0b0001, 1, "vsra", "u", NEONvshru>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002320// VRSRA : Vector Rounding Shift Right and Accumulate
Evan Chengf81bf152009-11-23 21:57:23 +00002321defm VRSRAs : N2VShAdd_QHSD<0, 1, 0b0011, 1, "vrsra", "s", NEONvrshrs>;
2322defm VRSRAu : N2VShAdd_QHSD<1, 1, 0b0011, 1, "vrsra", "u", NEONvrshru>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002323
2324// VSLI : Vector Shift Left and Insert
Evan Chengf81bf152009-11-23 21:57:23 +00002325defm VSLI : N2VShIns_QHSD<1, 1, 0b0101, 1, "vsli", NEONvsli>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002326// VSRI : Vector Shift Right and Insert
Evan Chengf81bf152009-11-23 21:57:23 +00002327defm VSRI : N2VShIns_QHSD<1, 1, 0b0100, 1, "vsri", NEONvsri>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002328
2329// Vector Absolute and Saturating Absolute.
2330
2331// VABS : Vector Absolute Value
David Goodwin127221f2009-09-23 21:38:08 +00002332defm VABS : N2VInt_QHS<0b11, 0b11, 0b01, 0b00110, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00002333 IIC_VUNAiD, IIC_VUNAiQ, "vabs", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00002334 int_arm_neon_vabs>;
David Goodwin127221f2009-09-23 21:38:08 +00002335def VABSfd : N2VDInt<0b11, 0b11, 0b10, 0b01, 0b01110, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00002336 IIC_VUNAD, "vabs", "f32",
Bob Wilsonb0abb4d2009-08-11 05:39:44 +00002337 v2f32, v2f32, int_arm_neon_vabs>;
David Goodwin127221f2009-09-23 21:38:08 +00002338def VABSfq : N2VQInt<0b11, 0b11, 0b10, 0b01, 0b01110, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00002339 IIC_VUNAQ, "vabs", "f32",
Bob Wilsonb0abb4d2009-08-11 05:39:44 +00002340 v4f32, v4f32, int_arm_neon_vabs>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002341
2342// VQABS : Vector Saturating Absolute Value
David Goodwin127221f2009-09-23 21:38:08 +00002343defm VQABS : N2VInt_QHS<0b11, 0b11, 0b00, 0b01110, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00002344 IIC_VQUNAiD, IIC_VQUNAiQ, "vqabs", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00002345 int_arm_neon_vqabs>;
2346
2347// Vector Negate.
2348
2349def vneg : PatFrag<(ops node:$in), (sub immAllZerosV, node:$in)>;
2350def vneg_conv : PatFrag<(ops node:$in), (sub immAllZerosV_bc, node:$in)>;
2351
Evan Chengf81bf152009-11-23 21:57:23 +00002352class VNEGD<bits<2> size, string OpcodeStr, string Dt, ValueType Ty>
Bob Wilson5bafff32009-06-22 23:27:02 +00002353 : N2V<0b11, 0b11, size, 0b01, 0b00111, 0, 0, (outs DPR:$dst), (ins DPR:$src),
Evan Chengf81bf152009-11-23 21:57:23 +00002354 IIC_VSHLiD, OpcodeStr, Dt, "$dst, $src", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00002355 [(set DPR:$dst, (Ty (vneg DPR:$src)))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00002356class VNEGQ<bits<2> size, string OpcodeStr, string Dt, ValueType Ty>
Bob Wilson5bafff32009-06-22 23:27:02 +00002357 : N2V<0b11, 0b11, size, 0b01, 0b00111, 1, 0, (outs QPR:$dst), (ins QPR:$src),
Evan Chengf81bf152009-11-23 21:57:23 +00002358 IIC_VSHLiD, OpcodeStr, Dt, "$dst, $src", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00002359 [(set QPR:$dst, (Ty (vneg QPR:$src)))]>;
2360
2361// VNEG : Vector Negate
Evan Chengf81bf152009-11-23 21:57:23 +00002362def VNEGs8d : VNEGD<0b00, "vneg", "s8", v8i8>;
2363def VNEGs16d : VNEGD<0b01, "vneg", "s16", v4i16>;
2364def VNEGs32d : VNEGD<0b10, "vneg", "s32", v2i32>;
2365def VNEGs8q : VNEGQ<0b00, "vneg", "s8", v16i8>;
2366def VNEGs16q : VNEGQ<0b01, "vneg", "s16", v8i16>;
2367def VNEGs32q : VNEGQ<0b10, "vneg", "s32", v4i32>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002368
2369// VNEG : Vector Negate (floating-point)
Bob Wilson3c0f96e2010-02-17 22:23:11 +00002370def VNEGfd : N2V<0b11, 0b11, 0b10, 0b01, 0b01111, 0, 0,
David Goodwin658ea602009-09-25 18:38:29 +00002371 (outs DPR:$dst), (ins DPR:$src), IIC_VUNAD,
Evan Chengf81bf152009-11-23 21:57:23 +00002372 "vneg", "f32", "$dst, $src", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00002373 [(set DPR:$dst, (v2f32 (fneg DPR:$src)))]>;
2374def VNEGf32q : N2V<0b11, 0b11, 0b10, 0b01, 0b01111, 1, 0,
David Goodwin658ea602009-09-25 18:38:29 +00002375 (outs QPR:$dst), (ins QPR:$src), IIC_VUNAQ,
Evan Chengf81bf152009-11-23 21:57:23 +00002376 "vneg", "f32", "$dst, $src", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00002377 [(set QPR:$dst, (v4f32 (fneg QPR:$src)))]>;
2378
2379def : Pat<(v8i8 (vneg_conv DPR:$src)), (VNEGs8d DPR:$src)>;
2380def : Pat<(v4i16 (vneg_conv DPR:$src)), (VNEGs16d DPR:$src)>;
2381def : Pat<(v2i32 (vneg_conv DPR:$src)), (VNEGs32d DPR:$src)>;
2382def : Pat<(v16i8 (vneg_conv QPR:$src)), (VNEGs8q QPR:$src)>;
2383def : Pat<(v8i16 (vneg_conv QPR:$src)), (VNEGs16q QPR:$src)>;
2384def : Pat<(v4i32 (vneg_conv QPR:$src)), (VNEGs32q QPR:$src)>;
2385
2386// VQNEG : Vector Saturating Negate
David Goodwin127221f2009-09-23 21:38:08 +00002387defm VQNEG : N2VInt_QHS<0b11, 0b11, 0b00, 0b01111, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00002388 IIC_VQUNAiD, IIC_VQUNAiQ, "vqneg", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00002389 int_arm_neon_vqneg>;
2390
2391// Vector Bit Counting Operations.
2392
2393// VCLS : Vector Count Leading Sign Bits
David Goodwin127221f2009-09-23 21:38:08 +00002394defm VCLS : N2VInt_QHS<0b11, 0b11, 0b00, 0b01000, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00002395 IIC_VCNTiD, IIC_VCNTiQ, "vcls", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00002396 int_arm_neon_vcls>;
2397// VCLZ : Vector Count Leading Zeros
David Goodwin127221f2009-09-23 21:38:08 +00002398defm VCLZ : N2VInt_QHS<0b11, 0b11, 0b00, 0b01001, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00002399 IIC_VCNTiD, IIC_VCNTiQ, "vclz", "i",
Bob Wilson5bafff32009-06-22 23:27:02 +00002400 int_arm_neon_vclz>;
2401// VCNT : Vector Count One Bits
David Goodwin127221f2009-09-23 21:38:08 +00002402def VCNTd : N2VDInt<0b11, 0b11, 0b00, 0b00, 0b01010, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00002403 IIC_VCNTiD, "vcnt", "8",
Bob Wilson5bafff32009-06-22 23:27:02 +00002404 v8i8, v8i8, int_arm_neon_vcnt>;
David Goodwin127221f2009-09-23 21:38:08 +00002405def VCNTq : N2VQInt<0b11, 0b11, 0b00, 0b00, 0b01010, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00002406 IIC_VCNTiQ, "vcnt", "8",
Bob Wilson5bafff32009-06-22 23:27:02 +00002407 v16i8, v16i8, int_arm_neon_vcnt>;
2408
2409// Vector Move Operations.
2410
2411// VMOV : Vector Move (Register)
2412
Evan Chengf81bf152009-11-23 21:57:23 +00002413def VMOVDneon: N3VX<0, 0, 0b10, 0b0001, 0, 1, (outs DPR:$dst), (ins DPR:$src),
2414 IIC_VMOVD, "vmov", "$dst, $src", "", []>;
2415def VMOVQ : N3VX<0, 0, 0b10, 0b0001, 1, 1, (outs QPR:$dst), (ins QPR:$src),
2416 IIC_VMOVD, "vmov", "$dst, $src", "", []>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002417
2418// VMOV : Vector Move (Immediate)
2419
2420// VMOV_get_imm8 xform function: convert build_vector to VMOV.i8 imm.
2421def VMOV_get_imm8 : SDNodeXForm<build_vector, [{
2422 return ARM::getVMOVImm(N, 1, *CurDAG);
2423}]>;
2424def vmovImm8 : PatLeaf<(build_vector), [{
2425 return ARM::getVMOVImm(N, 1, *CurDAG).getNode() != 0;
2426}], VMOV_get_imm8>;
2427
2428// VMOV_get_imm16 xform function: convert build_vector to VMOV.i16 imm.
2429def VMOV_get_imm16 : SDNodeXForm<build_vector, [{
2430 return ARM::getVMOVImm(N, 2, *CurDAG);
2431}]>;
2432def vmovImm16 : PatLeaf<(build_vector), [{
2433 return ARM::getVMOVImm(N, 2, *CurDAG).getNode() != 0;
2434}], VMOV_get_imm16>;
2435
2436// VMOV_get_imm32 xform function: convert build_vector to VMOV.i32 imm.
2437def VMOV_get_imm32 : SDNodeXForm<build_vector, [{
2438 return ARM::getVMOVImm(N, 4, *CurDAG);
2439}]>;
2440def vmovImm32 : PatLeaf<(build_vector), [{
2441 return ARM::getVMOVImm(N, 4, *CurDAG).getNode() != 0;
2442}], VMOV_get_imm32>;
2443
2444// VMOV_get_imm64 xform function: convert build_vector to VMOV.i64 imm.
2445def VMOV_get_imm64 : SDNodeXForm<build_vector, [{
2446 return ARM::getVMOVImm(N, 8, *CurDAG);
2447}]>;
2448def vmovImm64 : PatLeaf<(build_vector), [{
2449 return ARM::getVMOVImm(N, 8, *CurDAG).getNode() != 0;
2450}], VMOV_get_imm64>;
2451
2452// Note: Some of the cmode bits in the following VMOV instructions need to
2453// be encoded based on the immed values.
2454
2455def VMOVv8i8 : N1ModImm<1, 0b000, 0b1110, 0, 0, 0, 1, (outs DPR:$dst),
Bob Wilson54c78ef2009-11-06 23:33:28 +00002456 (ins h8imm:$SIMM), IIC_VMOVImm,
Evan Chengf81bf152009-11-23 21:57:23 +00002457 "vmov", "i8", "$dst, $SIMM", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00002458 [(set DPR:$dst, (v8i8 vmovImm8:$SIMM))]>;
2459def VMOVv16i8 : N1ModImm<1, 0b000, 0b1110, 0, 1, 0, 1, (outs QPR:$dst),
Bob Wilson54c78ef2009-11-06 23:33:28 +00002460 (ins h8imm:$SIMM), IIC_VMOVImm,
Evan Chengf81bf152009-11-23 21:57:23 +00002461 "vmov", "i8", "$dst, $SIMM", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00002462 [(set QPR:$dst, (v16i8 vmovImm8:$SIMM))]>;
2463
Johnny Chen208d76c2009-12-01 00:02:02 +00002464def VMOVv4i16 : N1ModImm<1, 0b000, {1,0,?,?}, 0, 0, {?}, 1, (outs DPR:$dst),
Bob Wilson54c78ef2009-11-06 23:33:28 +00002465 (ins h16imm:$SIMM), IIC_VMOVImm,
Evan Chengf81bf152009-11-23 21:57:23 +00002466 "vmov", "i16", "$dst, $SIMM", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00002467 [(set DPR:$dst, (v4i16 vmovImm16:$SIMM))]>;
Johnny Chen208d76c2009-12-01 00:02:02 +00002468def VMOVv8i16 : N1ModImm<1, 0b000, {1,0,?,?}, 0, 1, {?}, 1, (outs QPR:$dst),
Bob Wilson54c78ef2009-11-06 23:33:28 +00002469 (ins h16imm:$SIMM), IIC_VMOVImm,
Evan Chengf81bf152009-11-23 21:57:23 +00002470 "vmov", "i16", "$dst, $SIMM", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00002471 [(set QPR:$dst, (v8i16 vmovImm16:$SIMM))]>;
2472
Johnny Chen208d76c2009-12-01 00:02:02 +00002473def VMOVv2i32 : N1ModImm<1, 0b000, {?,?,?,?}, 0, 0, {?}, 1, (outs DPR:$dst),
Bob Wilson54c78ef2009-11-06 23:33:28 +00002474 (ins h32imm:$SIMM), IIC_VMOVImm,
Evan Chengf81bf152009-11-23 21:57:23 +00002475 "vmov", "i32", "$dst, $SIMM", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00002476 [(set DPR:$dst, (v2i32 vmovImm32:$SIMM))]>;
Johnny Chen208d76c2009-12-01 00:02:02 +00002477def VMOVv4i32 : N1ModImm<1, 0b000, {?,?,?,?}, 0, 1, {?}, 1, (outs QPR:$dst),
Bob Wilson54c78ef2009-11-06 23:33:28 +00002478 (ins h32imm:$SIMM), IIC_VMOVImm,
Evan Chengf81bf152009-11-23 21:57:23 +00002479 "vmov", "i32", "$dst, $SIMM", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00002480 [(set QPR:$dst, (v4i32 vmovImm32:$SIMM))]>;
2481
2482def VMOVv1i64 : N1ModImm<1, 0b000, 0b1110, 0, 0, 1, 1, (outs DPR:$dst),
Bob Wilson54c78ef2009-11-06 23:33:28 +00002483 (ins h64imm:$SIMM), IIC_VMOVImm,
Evan Chengf81bf152009-11-23 21:57:23 +00002484 "vmov", "i64", "$dst, $SIMM", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00002485 [(set DPR:$dst, (v1i64 vmovImm64:$SIMM))]>;
2486def VMOVv2i64 : N1ModImm<1, 0b000, 0b1110, 0, 1, 1, 1, (outs QPR:$dst),
Bob Wilson54c78ef2009-11-06 23:33:28 +00002487 (ins h64imm:$SIMM), IIC_VMOVImm,
Evan Chengf81bf152009-11-23 21:57:23 +00002488 "vmov", "i64", "$dst, $SIMM", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00002489 [(set QPR:$dst, (v2i64 vmovImm64:$SIMM))]>;
2490
2491// VMOV : Vector Get Lane (move scalar to ARM core register)
2492
Johnny Chen131c4a52009-11-23 17:48:17 +00002493def VGETLNs8 : NVGetLane<{1,1,1,0,0,1,?,1}, 0b1011, {?,?},
Bob Wilson4f38b382009-08-21 21:58:55 +00002494 (outs GPR:$dst), (ins DPR:$src, nohash_imm:$lane),
Evan Chengf81bf152009-11-23 21:57:23 +00002495 IIC_VMOVSI, "vmov", "s8", "$dst, $src[$lane]",
Bob Wilson5bafff32009-06-22 23:27:02 +00002496 [(set GPR:$dst, (NEONvgetlanes (v8i8 DPR:$src),
2497 imm:$lane))]>;
Johnny Chen131c4a52009-11-23 17:48:17 +00002498def VGETLNs16 : NVGetLane<{1,1,1,0,0,0,?,1}, 0b1011, {?,1},
Bob Wilson4f38b382009-08-21 21:58:55 +00002499 (outs GPR:$dst), (ins DPR:$src, nohash_imm:$lane),
Evan Chengf81bf152009-11-23 21:57:23 +00002500 IIC_VMOVSI, "vmov", "s16", "$dst, $src[$lane]",
Bob Wilson5bafff32009-06-22 23:27:02 +00002501 [(set GPR:$dst, (NEONvgetlanes (v4i16 DPR:$src),
2502 imm:$lane))]>;
Johnny Chen131c4a52009-11-23 17:48:17 +00002503def VGETLNu8 : NVGetLane<{1,1,1,0,1,1,?,1}, 0b1011, {?,?},
Bob Wilson4f38b382009-08-21 21:58:55 +00002504 (outs GPR:$dst), (ins DPR:$src, nohash_imm:$lane),
Evan Chengf81bf152009-11-23 21:57:23 +00002505 IIC_VMOVSI, "vmov", "u8", "$dst, $src[$lane]",
Bob Wilson5bafff32009-06-22 23:27:02 +00002506 [(set GPR:$dst, (NEONvgetlaneu (v8i8 DPR:$src),
2507 imm:$lane))]>;
Johnny Chen131c4a52009-11-23 17:48:17 +00002508def VGETLNu16 : NVGetLane<{1,1,1,0,1,0,?,1}, 0b1011, {?,1},
Bob Wilson4f38b382009-08-21 21:58:55 +00002509 (outs GPR:$dst), (ins DPR:$src, nohash_imm:$lane),
Evan Chengf81bf152009-11-23 21:57:23 +00002510 IIC_VMOVSI, "vmov", "u16", "$dst, $src[$lane]",
Bob Wilson5bafff32009-06-22 23:27:02 +00002511 [(set GPR:$dst, (NEONvgetlaneu (v4i16 DPR:$src),
2512 imm:$lane))]>;
Johnny Chen131c4a52009-11-23 17:48:17 +00002513def VGETLNi32 : NVGetLane<{1,1,1,0,0,0,?,1}, 0b1011, 0b00,
Bob Wilson4f38b382009-08-21 21:58:55 +00002514 (outs GPR:$dst), (ins DPR:$src, nohash_imm:$lane),
Evan Chengf81bf152009-11-23 21:57:23 +00002515 IIC_VMOVSI, "vmov", "32", "$dst, $src[$lane]",
Bob Wilson5bafff32009-06-22 23:27:02 +00002516 [(set GPR:$dst, (extractelt (v2i32 DPR:$src),
2517 imm:$lane))]>;
2518// def VGETLNf32: see FMRDH and FMRDL in ARMInstrVFP.td
2519def : Pat<(NEONvgetlanes (v16i8 QPR:$src), imm:$lane),
2520 (VGETLNs8 (v8i8 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00002521 (DSubReg_i8_reg imm:$lane))),
Bob Wilson5bafff32009-06-22 23:27:02 +00002522 (SubReg_i8_lane imm:$lane))>;
2523def : Pat<(NEONvgetlanes (v8i16 QPR:$src), imm:$lane),
2524 (VGETLNs16 (v4i16 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00002525 (DSubReg_i16_reg imm:$lane))),
Bob Wilson5bafff32009-06-22 23:27:02 +00002526 (SubReg_i16_lane imm:$lane))>;
2527def : Pat<(NEONvgetlaneu (v16i8 QPR:$src), imm:$lane),
2528 (VGETLNu8 (v8i8 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00002529 (DSubReg_i8_reg imm:$lane))),
Bob Wilson5bafff32009-06-22 23:27:02 +00002530 (SubReg_i8_lane imm:$lane))>;
2531def : Pat<(NEONvgetlaneu (v8i16 QPR:$src), imm:$lane),
2532 (VGETLNu16 (v4i16 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00002533 (DSubReg_i16_reg imm:$lane))),
Bob Wilson5bafff32009-06-22 23:27:02 +00002534 (SubReg_i16_lane imm:$lane))>;
2535def : Pat<(extractelt (v4i32 QPR:$src), imm:$lane),
2536 (VGETLNi32 (v2i32 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00002537 (DSubReg_i32_reg imm:$lane))),
Bob Wilson5bafff32009-06-22 23:27:02 +00002538 (SubReg_i32_lane imm:$lane))>;
Anton Korobeynikov2324bdc2009-08-28 23:41:26 +00002539def : Pat<(extractelt (v2f32 DPR:$src1), imm:$src2),
Bob Wilson9abe19d2010-02-17 00:31:29 +00002540 (EXTRACT_SUBREG (v2f32 (COPY_TO_REGCLASS (v2f32 DPR:$src1),DPR_VFP2)),
Anton Korobeynikove56f9082009-09-12 22:21:08 +00002541 (SSubReg_f32_reg imm:$src2))>;
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00002542def : Pat<(extractelt (v4f32 QPR:$src1), imm:$src2),
Bob Wilson9abe19d2010-02-17 00:31:29 +00002543 (EXTRACT_SUBREG (v4f32 (COPY_TO_REGCLASS (v4f32 QPR:$src1),QPR_VFP2)),
Anton Korobeynikove56f9082009-09-12 22:21:08 +00002544 (SSubReg_f32_reg imm:$src2))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002545//def : Pat<(extractelt (v2i64 QPR:$src1), imm:$src2),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00002546// (EXTRACT_SUBREG QPR:$src1, (DSubReg_f64_reg imm:$src2))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002547def : Pat<(extractelt (v2f64 QPR:$src1), imm:$src2),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00002548 (EXTRACT_SUBREG QPR:$src1, (DSubReg_f64_reg imm:$src2))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002549
2550
2551// VMOV : Vector Set Lane (move ARM core register to scalar)
2552
2553let Constraints = "$src1 = $dst" in {
Johnny Chen131c4a52009-11-23 17:48:17 +00002554def VSETLNi8 : NVSetLane<{1,1,1,0,0,1,?,0}, 0b1011, {?,?}, (outs DPR:$dst),
Bob Wilson4f38b382009-08-21 21:58:55 +00002555 (ins DPR:$src1, GPR:$src2, nohash_imm:$lane),
Evan Chengf81bf152009-11-23 21:57:23 +00002556 IIC_VMOVISL, "vmov", "8", "$dst[$lane], $src2",
Bob Wilson5bafff32009-06-22 23:27:02 +00002557 [(set DPR:$dst, (vector_insert (v8i8 DPR:$src1),
2558 GPR:$src2, imm:$lane))]>;
Johnny Chen131c4a52009-11-23 17:48:17 +00002559def VSETLNi16 : NVSetLane<{1,1,1,0,0,0,?,0}, 0b1011, {?,1}, (outs DPR:$dst),
Bob Wilson4f38b382009-08-21 21:58:55 +00002560 (ins DPR:$src1, GPR:$src2, nohash_imm:$lane),
Evan Chengf81bf152009-11-23 21:57:23 +00002561 IIC_VMOVISL, "vmov", "16", "$dst[$lane], $src2",
Bob Wilson5bafff32009-06-22 23:27:02 +00002562 [(set DPR:$dst, (vector_insert (v4i16 DPR:$src1),
2563 GPR:$src2, imm:$lane))]>;
Johnny Chen131c4a52009-11-23 17:48:17 +00002564def VSETLNi32 : NVSetLane<{1,1,1,0,0,0,?,0}, 0b1011, 0b00, (outs DPR:$dst),
Bob Wilson4f38b382009-08-21 21:58:55 +00002565 (ins DPR:$src1, GPR:$src2, nohash_imm:$lane),
Evan Chengf81bf152009-11-23 21:57:23 +00002566 IIC_VMOVISL, "vmov", "32", "$dst[$lane], $src2",
Bob Wilson5bafff32009-06-22 23:27:02 +00002567 [(set DPR:$dst, (insertelt (v2i32 DPR:$src1),
2568 GPR:$src2, imm:$lane))]>;
2569}
2570def : Pat<(vector_insert (v16i8 QPR:$src1), GPR:$src2, imm:$lane),
2571 (v16i8 (INSERT_SUBREG QPR:$src1,
2572 (VSETLNi8 (v8i8 (EXTRACT_SUBREG QPR:$src1,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00002573 (DSubReg_i8_reg imm:$lane))),
Bob Wilson5bafff32009-06-22 23:27:02 +00002574 GPR:$src2, (SubReg_i8_lane imm:$lane)),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00002575 (DSubReg_i8_reg imm:$lane)))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002576def : Pat<(vector_insert (v8i16 QPR:$src1), GPR:$src2, imm:$lane),
2577 (v8i16 (INSERT_SUBREG QPR:$src1,
2578 (VSETLNi16 (v4i16 (EXTRACT_SUBREG QPR:$src1,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00002579 (DSubReg_i16_reg imm:$lane))),
Bob Wilson5bafff32009-06-22 23:27:02 +00002580 GPR:$src2, (SubReg_i16_lane imm:$lane)),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00002581 (DSubReg_i16_reg imm:$lane)))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002582def : Pat<(insertelt (v4i32 QPR:$src1), GPR:$src2, imm:$lane),
2583 (v4i32 (INSERT_SUBREG QPR:$src1,
2584 (VSETLNi32 (v2i32 (EXTRACT_SUBREG QPR:$src1,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00002585 (DSubReg_i32_reg imm:$lane))),
Bob Wilson5bafff32009-06-22 23:27:02 +00002586 GPR:$src2, (SubReg_i32_lane imm:$lane)),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00002587 (DSubReg_i32_reg imm:$lane)))>;
2588
Anton Korobeynikovd91aafd2009-08-30 19:06:39 +00002589def : Pat<(v2f32 (insertelt DPR:$src1, SPR:$src2, imm:$src3)),
Anton Korobeynikov3a639a02009-11-02 00:11:39 +00002590 (INSERT_SUBREG (v2f32 (COPY_TO_REGCLASS DPR:$src1, DPR_VFP2)),
2591 SPR:$src2, (SSubReg_f32_reg imm:$src3))>;
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00002592def : Pat<(v4f32 (insertelt QPR:$src1, SPR:$src2, imm:$src3)),
Anton Korobeynikov3a639a02009-11-02 00:11:39 +00002593 (INSERT_SUBREG (v4f32 (COPY_TO_REGCLASS QPR:$src1, QPR_VFP2)),
2594 SPR:$src2, (SSubReg_f32_reg imm:$src3))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002595
2596//def : Pat<(v2i64 (insertelt QPR:$src1, DPR:$src2, imm:$src3)),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00002597// (INSERT_SUBREG QPR:$src1, DPR:$src2, (DSubReg_f64_reg imm:$src3))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002598def : Pat<(v2f64 (insertelt QPR:$src1, DPR:$src2, imm:$src3)),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00002599 (INSERT_SUBREG QPR:$src1, DPR:$src2, (DSubReg_f64_reg imm:$src3))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002600
Anton Korobeynikovfdf189a2009-08-27 14:38:44 +00002601def : Pat<(v2f32 (scalar_to_vector SPR:$src)),
2602 (INSERT_SUBREG (v2f32 (IMPLICIT_DEF)), SPR:$src, arm_ssubreg_0)>;
2603def : Pat<(v2f64 (scalar_to_vector DPR:$src)),
2604 (INSERT_SUBREG (v2f64 (IMPLICIT_DEF)), DPR:$src, arm_dsubreg_0)>;
2605def : Pat<(v4f32 (scalar_to_vector SPR:$src)),
2606 (INSERT_SUBREG (v4f32 (IMPLICIT_DEF)), SPR:$src, arm_ssubreg_0)>;
2607
Anton Korobeynikovb5cdf872009-08-27 16:10:17 +00002608def : Pat<(v8i8 (scalar_to_vector GPR:$src)),
2609 (VSETLNi8 (v8i8 (IMPLICIT_DEF)), GPR:$src, (i32 0))>;
2610def : Pat<(v4i16 (scalar_to_vector GPR:$src)),
2611 (VSETLNi16 (v4i16 (IMPLICIT_DEF)), GPR:$src, (i32 0))>;
2612def : Pat<(v2i32 (scalar_to_vector GPR:$src)),
2613 (VSETLNi32 (v2i32 (IMPLICIT_DEF)), GPR:$src, (i32 0))>;
2614
2615def : Pat<(v16i8 (scalar_to_vector GPR:$src)),
2616 (INSERT_SUBREG (v16i8 (IMPLICIT_DEF)),
2617 (VSETLNi8 (v8i8 (IMPLICIT_DEF)), GPR:$src, (i32 0)),
2618 arm_dsubreg_0)>;
2619def : Pat<(v8i16 (scalar_to_vector GPR:$src)),
2620 (INSERT_SUBREG (v8i16 (IMPLICIT_DEF)),
2621 (VSETLNi16 (v4i16 (IMPLICIT_DEF)), GPR:$src, (i32 0)),
2622 arm_dsubreg_0)>;
2623def : Pat<(v4i32 (scalar_to_vector GPR:$src)),
2624 (INSERT_SUBREG (v4i32 (IMPLICIT_DEF)),
2625 (VSETLNi32 (v2i32 (IMPLICIT_DEF)), GPR:$src, (i32 0)),
2626 arm_dsubreg_0)>;
2627
Bob Wilson5bafff32009-06-22 23:27:02 +00002628// VDUP : Vector Duplicate (from ARM core register to all elements)
2629
Evan Chengf81bf152009-11-23 21:57:23 +00002630class VDUPD<bits<8> opcod1, bits<2> opcod3, string Dt, ValueType Ty>
Bob Wilson5bafff32009-06-22 23:27:02 +00002631 : NVDup<opcod1, 0b1011, opcod3, (outs DPR:$dst), (ins GPR:$src),
Evan Chengf81bf152009-11-23 21:57:23 +00002632 IIC_VMOVIS, "vdup", Dt, "$dst, $src",
Bob Wilsonc1d287b2009-08-14 05:13:08 +00002633 [(set DPR:$dst, (Ty (NEONvdup (i32 GPR:$src))))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00002634class VDUPQ<bits<8> opcod1, bits<2> opcod3, string Dt, ValueType Ty>
Bob Wilson5bafff32009-06-22 23:27:02 +00002635 : NVDup<opcod1, 0b1011, opcod3, (outs QPR:$dst), (ins GPR:$src),
Evan Chengf81bf152009-11-23 21:57:23 +00002636 IIC_VMOVIS, "vdup", Dt, "$dst, $src",
Bob Wilsonc1d287b2009-08-14 05:13:08 +00002637 [(set QPR:$dst, (Ty (NEONvdup (i32 GPR:$src))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002638
Evan Chengf81bf152009-11-23 21:57:23 +00002639def VDUP8d : VDUPD<0b11101100, 0b00, "8", v8i8>;
2640def VDUP16d : VDUPD<0b11101000, 0b01, "16", v4i16>;
2641def VDUP32d : VDUPD<0b11101000, 0b00, "32", v2i32>;
2642def VDUP8q : VDUPQ<0b11101110, 0b00, "8", v16i8>;
2643def VDUP16q : VDUPQ<0b11101010, 0b01, "16", v8i16>;
2644def VDUP32q : VDUPQ<0b11101010, 0b00, "32", v4i32>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002645
2646def VDUPfd : NVDup<0b11101000, 0b1011, 0b00, (outs DPR:$dst), (ins GPR:$src),
Evan Chengf81bf152009-11-23 21:57:23 +00002647 IIC_VMOVIS, "vdup", "32", "$dst, $src",
Bob Wilsonc1d287b2009-08-14 05:13:08 +00002648 [(set DPR:$dst, (v2f32 (NEONvdup
2649 (f32 (bitconvert GPR:$src)))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002650def VDUPfq : NVDup<0b11101010, 0b1011, 0b00, (outs QPR:$dst), (ins GPR:$src),
Evan Chengf81bf152009-11-23 21:57:23 +00002651 IIC_VMOVIS, "vdup", "32", "$dst, $src",
Bob Wilsonc1d287b2009-08-14 05:13:08 +00002652 [(set QPR:$dst, (v4f32 (NEONvdup
2653 (f32 (bitconvert GPR:$src)))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002654
2655// VDUP : Vector Duplicate Lane (from scalar to all elements)
2656
Evan Chengf81bf152009-11-23 21:57:23 +00002657class VDUPLND<bits<2> op19_18, bits<2> op17_16,
2658 string OpcodeStr, string Dt, ValueType Ty>
Johnny Chenda1aea42009-11-23 21:00:43 +00002659 : N2V<0b11, 0b11, op19_18, op17_16, 0b11000, 0, 0,
David Goodwin658ea602009-09-25 18:38:29 +00002660 (outs DPR:$dst), (ins DPR:$src, nohash_imm:$lane), IIC_VMOVD,
Evan Chengf81bf152009-11-23 21:57:23 +00002661 OpcodeStr, Dt, "$dst, $src[$lane]", "",
Bob Wilson0ce37102009-08-14 05:08:32 +00002662 [(set DPR:$dst, (Ty (NEONvduplane (Ty DPR:$src), imm:$lane)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002663
Evan Chengf81bf152009-11-23 21:57:23 +00002664class VDUPLNQ<bits<2> op19_18, bits<2> op17_16, string OpcodeStr, string Dt,
Johnny Chenda1aea42009-11-23 21:00:43 +00002665 ValueType ResTy, ValueType OpTy>
2666 : N2V<0b11, 0b11, op19_18, op17_16, 0b11000, 1, 0,
David Goodwin658ea602009-09-25 18:38:29 +00002667 (outs QPR:$dst), (ins DPR:$src, nohash_imm:$lane), IIC_VMOVD,
Evan Chengf81bf152009-11-23 21:57:23 +00002668 OpcodeStr, Dt, "$dst, $src[$lane]", "",
Bob Wilson0ce37102009-08-14 05:08:32 +00002669 [(set QPR:$dst, (ResTy (NEONvduplane (OpTy DPR:$src), imm:$lane)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002670
Bob Wilson507df402009-10-21 02:15:46 +00002671// Inst{19-16} is partially specified depending on the element size.
2672
Evan Chengf81bf152009-11-23 21:57:23 +00002673def VDUPLN8d : VDUPLND<{?,?}, {?,1}, "vdup", "8", v8i8>;
2674def VDUPLN16d : VDUPLND<{?,?}, {1,0}, "vdup", "16", v4i16>;
2675def VDUPLN32d : VDUPLND<{?,1}, {0,0}, "vdup", "32", v2i32>;
2676def VDUPLNfd : VDUPLND<{?,1}, {0,0}, "vdup", "32", v2f32>;
2677def VDUPLN8q : VDUPLNQ<{?,?}, {?,1}, "vdup", "8", v16i8, v8i8>;
2678def VDUPLN16q : VDUPLNQ<{?,?}, {1,0}, "vdup", "16", v8i16, v4i16>;
2679def VDUPLN32q : VDUPLNQ<{?,1}, {0,0}, "vdup", "32", v4i32, v2i32>;
2680def VDUPLNfq : VDUPLNQ<{?,1}, {0,0}, "vdup", "32", v4f32, v2f32>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002681
Bob Wilson0ce37102009-08-14 05:08:32 +00002682def : Pat<(v16i8 (NEONvduplane (v16i8 QPR:$src), imm:$lane)),
2683 (v16i8 (VDUPLN8q (v8i8 (EXTRACT_SUBREG QPR:$src,
2684 (DSubReg_i8_reg imm:$lane))),
2685 (SubReg_i8_lane imm:$lane)))>;
2686def : Pat<(v8i16 (NEONvduplane (v8i16 QPR:$src), imm:$lane)),
2687 (v8i16 (VDUPLN16q (v4i16 (EXTRACT_SUBREG QPR:$src,
2688 (DSubReg_i16_reg imm:$lane))),
2689 (SubReg_i16_lane imm:$lane)))>;
2690def : Pat<(v4i32 (NEONvduplane (v4i32 QPR:$src), imm:$lane)),
2691 (v4i32 (VDUPLN32q (v2i32 (EXTRACT_SUBREG QPR:$src,
2692 (DSubReg_i32_reg imm:$lane))),
2693 (SubReg_i32_lane imm:$lane)))>;
2694def : Pat<(v4f32 (NEONvduplane (v4f32 QPR:$src), imm:$lane)),
2695 (v4f32 (VDUPLNfq (v2f32 (EXTRACT_SUBREG QPR:$src,
2696 (DSubReg_i32_reg imm:$lane))),
2697 (SubReg_i32_lane imm:$lane)))>;
2698
Johnny Chenda1aea42009-11-23 21:00:43 +00002699def VDUPfdf : N2V<0b11, 0b11, {?,1}, {0,0}, 0b11000, 0, 0,
2700 (outs DPR:$dst), (ins SPR:$src),
Evan Chengf81bf152009-11-23 21:57:23 +00002701 IIC_VMOVD, "vdup", "32", "$dst, ${src:lane}", "",
Johnny Chenda1aea42009-11-23 21:00:43 +00002702 [(set DPR:$dst, (v2f32 (NEONvdup (f32 SPR:$src))))]>;
Anton Korobeynikov32a1b252009-08-07 22:36:50 +00002703
Johnny Chenda1aea42009-11-23 21:00:43 +00002704def VDUPfqf : N2V<0b11, 0b11, {?,1}, {0,0}, 0b11000, 1, 0,
2705 (outs QPR:$dst), (ins SPR:$src),
Evan Chengf81bf152009-11-23 21:57:23 +00002706 IIC_VMOVD, "vdup", "32", "$dst, ${src:lane}", "",
Johnny Chenda1aea42009-11-23 21:00:43 +00002707 [(set QPR:$dst, (v4f32 (NEONvdup (f32 SPR:$src))))]>;
Anton Korobeynikov32a1b252009-08-07 22:36:50 +00002708
Anton Korobeynikov69d1c1a2009-09-02 21:21:28 +00002709def : Pat<(v2i64 (NEONvduplane (v2i64 QPR:$src), imm:$lane)),
2710 (INSERT_SUBREG QPR:$src,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002711 (i64 (EXTRACT_SUBREG QPR:$src,
2712 (DSubReg_f64_reg imm:$lane))),
Anton Korobeynikov69d1c1a2009-09-02 21:21:28 +00002713 (DSubReg_f64_other_reg imm:$lane))>;
2714def : Pat<(v2f64 (NEONvduplane (v2f64 QPR:$src), imm:$lane)),
2715 (INSERT_SUBREG QPR:$src,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002716 (f64 (EXTRACT_SUBREG QPR:$src,
2717 (DSubReg_f64_reg imm:$lane))),
Anton Korobeynikov69d1c1a2009-09-02 21:21:28 +00002718 (DSubReg_f64_other_reg imm:$lane))>;
2719
Bob Wilson5bafff32009-06-22 23:27:02 +00002720// VMOVN : Vector Narrowing Move
Evan Chengf81bf152009-11-23 21:57:23 +00002721defm VMOVN : N2VNInt_HSD<0b11,0b11,0b10,0b00100,0,0, IIC_VMOVD,
2722 "vmovn", "i", int_arm_neon_vmovn>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002723// VQMOVN : Vector Saturating Narrowing Move
Evan Chengf81bf152009-11-23 21:57:23 +00002724defm VQMOVNs : N2VNInt_HSD<0b11,0b11,0b10,0b00101,0,0, IIC_VQUNAiD,
2725 "vqmovn", "s", int_arm_neon_vqmovns>;
2726defm VQMOVNu : N2VNInt_HSD<0b11,0b11,0b10,0b00101,1,0, IIC_VQUNAiD,
2727 "vqmovn", "u", int_arm_neon_vqmovnu>;
2728defm VQMOVNsu : N2VNInt_HSD<0b11,0b11,0b10,0b00100,1,0, IIC_VQUNAiD,
2729 "vqmovun", "s", int_arm_neon_vqmovnsu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002730// VMOVL : Vector Lengthening Move
Evan Chengf81bf152009-11-23 21:57:23 +00002731defm VMOVLs : N2VLInt_QHS<0b01,0b10100,0,1, "vmovl", "s",
2732 int_arm_neon_vmovls>;
2733defm VMOVLu : N2VLInt_QHS<0b11,0b10100,0,1, "vmovl", "u",
2734 int_arm_neon_vmovlu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002735
2736// Vector Conversions.
2737
2738// VCVT : Vector Convert Between Floating-Point and Integers
Evan Chengf81bf152009-11-23 21:57:23 +00002739def VCVTf2sd : N2VD<0b11, 0b11, 0b10, 0b11, 0b01110, 0, "vcvt", "s32.f32",
Bob Wilson5bafff32009-06-22 23:27:02 +00002740 v2i32, v2f32, fp_to_sint>;
Evan Chengf81bf152009-11-23 21:57:23 +00002741def VCVTf2ud : N2VD<0b11, 0b11, 0b10, 0b11, 0b01111, 0, "vcvt", "u32.f32",
Bob Wilson5bafff32009-06-22 23:27:02 +00002742 v2i32, v2f32, fp_to_uint>;
Evan Chengf81bf152009-11-23 21:57:23 +00002743def VCVTs2fd : N2VD<0b11, 0b11, 0b10, 0b11, 0b01100, 0, "vcvt", "f32.s32",
Bob Wilson5bafff32009-06-22 23:27:02 +00002744 v2f32, v2i32, sint_to_fp>;
Evan Chengf81bf152009-11-23 21:57:23 +00002745def VCVTu2fd : N2VD<0b11, 0b11, 0b10, 0b11, 0b01101, 0, "vcvt", "f32.u32",
Bob Wilson5bafff32009-06-22 23:27:02 +00002746 v2f32, v2i32, uint_to_fp>;
2747
Evan Chengf81bf152009-11-23 21:57:23 +00002748def VCVTf2sq : N2VQ<0b11, 0b11, 0b10, 0b11, 0b01110, 0, "vcvt", "s32.f32",
Bob Wilson5bafff32009-06-22 23:27:02 +00002749 v4i32, v4f32, fp_to_sint>;
Evan Chengf81bf152009-11-23 21:57:23 +00002750def VCVTf2uq : N2VQ<0b11, 0b11, 0b10, 0b11, 0b01111, 0, "vcvt", "u32.f32",
Bob Wilson5bafff32009-06-22 23:27:02 +00002751 v4i32, v4f32, fp_to_uint>;
Evan Chengf81bf152009-11-23 21:57:23 +00002752def VCVTs2fq : N2VQ<0b11, 0b11, 0b10, 0b11, 0b01100, 0, "vcvt", "f32.s32",
Bob Wilson5bafff32009-06-22 23:27:02 +00002753 v4f32, v4i32, sint_to_fp>;
Evan Chengf81bf152009-11-23 21:57:23 +00002754def VCVTu2fq : N2VQ<0b11, 0b11, 0b10, 0b11, 0b01101, 0, "vcvt", "f32.u32",
Bob Wilson5bafff32009-06-22 23:27:02 +00002755 v4f32, v4i32, uint_to_fp>;
2756
2757// VCVT : Vector Convert Between Floating-Point and Fixed-Point.
Evan Chengf81bf152009-11-23 21:57:23 +00002758def VCVTf2xsd : N2VCvtD<0, 1, 0b1111, 0, 1, "vcvt", "s32.f32",
Bob Wilson5bafff32009-06-22 23:27:02 +00002759 v2i32, v2f32, int_arm_neon_vcvtfp2fxs>;
Evan Chengf81bf152009-11-23 21:57:23 +00002760def VCVTf2xud : N2VCvtD<1, 1, 0b1111, 0, 1, "vcvt", "u32.f32",
Bob Wilson5bafff32009-06-22 23:27:02 +00002761 v2i32, v2f32, int_arm_neon_vcvtfp2fxu>;
Evan Chengf81bf152009-11-23 21:57:23 +00002762def VCVTxs2fd : N2VCvtD<0, 1, 0b1110, 0, 1, "vcvt", "f32.s32",
Bob Wilson5bafff32009-06-22 23:27:02 +00002763 v2f32, v2i32, int_arm_neon_vcvtfxs2fp>;
Evan Chengf81bf152009-11-23 21:57:23 +00002764def VCVTxu2fd : N2VCvtD<1, 1, 0b1110, 0, 1, "vcvt", "f32.u32",
Bob Wilson5bafff32009-06-22 23:27:02 +00002765 v2f32, v2i32, int_arm_neon_vcvtfxu2fp>;
2766
Evan Chengf81bf152009-11-23 21:57:23 +00002767def VCVTf2xsq : N2VCvtQ<0, 1, 0b1111, 0, 1, "vcvt", "s32.f32",
Bob Wilson5bafff32009-06-22 23:27:02 +00002768 v4i32, v4f32, int_arm_neon_vcvtfp2fxs>;
Evan Chengf81bf152009-11-23 21:57:23 +00002769def VCVTf2xuq : N2VCvtQ<1, 1, 0b1111, 0, 1, "vcvt", "u32.f32",
Bob Wilson5bafff32009-06-22 23:27:02 +00002770 v4i32, v4f32, int_arm_neon_vcvtfp2fxu>;
Evan Chengf81bf152009-11-23 21:57:23 +00002771def VCVTxs2fq : N2VCvtQ<0, 1, 0b1110, 0, 1, "vcvt", "f32.s32",
Bob Wilson5bafff32009-06-22 23:27:02 +00002772 v4f32, v4i32, int_arm_neon_vcvtfxs2fp>;
Evan Chengf81bf152009-11-23 21:57:23 +00002773def VCVTxu2fq : N2VCvtQ<1, 1, 0b1110, 0, 1, "vcvt", "f32.u32",
Bob Wilson5bafff32009-06-22 23:27:02 +00002774 v4f32, v4i32, int_arm_neon_vcvtfxu2fp>;
2775
Bob Wilsond8e17572009-08-12 22:31:50 +00002776// Vector Reverse.
Bob Wilson8bb9e482009-07-26 00:39:34 +00002777
2778// VREV64 : Vector Reverse elements within 64-bit doublewords
2779
Evan Chengf81bf152009-11-23 21:57:23 +00002780class VREV64D<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Bob Wilson8bb9e482009-07-26 00:39:34 +00002781 : N2V<0b11, 0b11, op19_18, 0b00, 0b00000, 0, 0, (outs DPR:$dst),
David Goodwin658ea602009-09-25 18:38:29 +00002782 (ins DPR:$src), IIC_VMOVD,
Evan Chengf81bf152009-11-23 21:57:23 +00002783 OpcodeStr, Dt, "$dst, $src", "",
Bob Wilsond8e17572009-08-12 22:31:50 +00002784 [(set DPR:$dst, (Ty (NEONvrev64 (Ty DPR:$src))))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00002785class VREV64Q<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Bob Wilson8bb9e482009-07-26 00:39:34 +00002786 : N2V<0b11, 0b11, op19_18, 0b00, 0b00000, 1, 0, (outs QPR:$dst),
David Goodwin658ea602009-09-25 18:38:29 +00002787 (ins QPR:$src), IIC_VMOVD,
Evan Chengf81bf152009-11-23 21:57:23 +00002788 OpcodeStr, Dt, "$dst, $src", "",
Bob Wilsond8e17572009-08-12 22:31:50 +00002789 [(set QPR:$dst, (Ty (NEONvrev64 (Ty QPR:$src))))]>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00002790
Evan Chengf81bf152009-11-23 21:57:23 +00002791def VREV64d8 : VREV64D<0b00, "vrev64", "8", v8i8>;
2792def VREV64d16 : VREV64D<0b01, "vrev64", "16", v4i16>;
2793def VREV64d32 : VREV64D<0b10, "vrev64", "32", v2i32>;
2794def VREV64df : VREV64D<0b10, "vrev64", "32", v2f32>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00002795
Evan Chengf81bf152009-11-23 21:57:23 +00002796def VREV64q8 : VREV64Q<0b00, "vrev64", "8", v16i8>;
2797def VREV64q16 : VREV64Q<0b01, "vrev64", "16", v8i16>;
2798def VREV64q32 : VREV64Q<0b10, "vrev64", "32", v4i32>;
2799def VREV64qf : VREV64Q<0b10, "vrev64", "32", v4f32>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00002800
2801// VREV32 : Vector Reverse elements within 32-bit words
2802
Evan Chengf81bf152009-11-23 21:57:23 +00002803class VREV32D<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Bob Wilson8bb9e482009-07-26 00:39:34 +00002804 : N2V<0b11, 0b11, op19_18, 0b00, 0b00001, 0, 0, (outs DPR:$dst),
David Goodwin658ea602009-09-25 18:38:29 +00002805 (ins DPR:$src), IIC_VMOVD,
Evan Chengf81bf152009-11-23 21:57:23 +00002806 OpcodeStr, Dt, "$dst, $src", "",
Bob Wilsond8e17572009-08-12 22:31:50 +00002807 [(set DPR:$dst, (Ty (NEONvrev32 (Ty DPR:$src))))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00002808class VREV32Q<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Bob Wilson8bb9e482009-07-26 00:39:34 +00002809 : N2V<0b11, 0b11, op19_18, 0b00, 0b00001, 1, 0, (outs QPR:$dst),
David Goodwin658ea602009-09-25 18:38:29 +00002810 (ins QPR:$src), IIC_VMOVD,
Evan Chengf81bf152009-11-23 21:57:23 +00002811 OpcodeStr, Dt, "$dst, $src", "",
Bob Wilsond8e17572009-08-12 22:31:50 +00002812 [(set QPR:$dst, (Ty (NEONvrev32 (Ty QPR:$src))))]>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00002813
Evan Chengf81bf152009-11-23 21:57:23 +00002814def VREV32d8 : VREV32D<0b00, "vrev32", "8", v8i8>;
2815def VREV32d16 : VREV32D<0b01, "vrev32", "16", v4i16>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00002816
Evan Chengf81bf152009-11-23 21:57:23 +00002817def VREV32q8 : VREV32Q<0b00, "vrev32", "8", v16i8>;
2818def VREV32q16 : VREV32Q<0b01, "vrev32", "16", v8i16>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00002819
2820// VREV16 : Vector Reverse elements within 16-bit halfwords
2821
Evan Chengf81bf152009-11-23 21:57:23 +00002822class VREV16D<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Bob Wilson8bb9e482009-07-26 00:39:34 +00002823 : N2V<0b11, 0b11, op19_18, 0b00, 0b00010, 0, 0, (outs DPR:$dst),
David Goodwin658ea602009-09-25 18:38:29 +00002824 (ins DPR:$src), IIC_VMOVD,
Evan Chengf81bf152009-11-23 21:57:23 +00002825 OpcodeStr, Dt, "$dst, $src", "",
Bob Wilsond8e17572009-08-12 22:31:50 +00002826 [(set DPR:$dst, (Ty (NEONvrev16 (Ty DPR:$src))))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00002827class VREV16Q<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Bob Wilson8bb9e482009-07-26 00:39:34 +00002828 : N2V<0b11, 0b11, op19_18, 0b00, 0b00010, 1, 0, (outs QPR:$dst),
David Goodwin658ea602009-09-25 18:38:29 +00002829 (ins QPR:$src), IIC_VMOVD,
Evan Chengf81bf152009-11-23 21:57:23 +00002830 OpcodeStr, Dt, "$dst, $src", "",
Bob Wilsond8e17572009-08-12 22:31:50 +00002831 [(set QPR:$dst, (Ty (NEONvrev16 (Ty QPR:$src))))]>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00002832
Evan Chengf81bf152009-11-23 21:57:23 +00002833def VREV16d8 : VREV16D<0b00, "vrev16", "8", v8i8>;
2834def VREV16q8 : VREV16Q<0b00, "vrev16", "8", v16i8>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00002835
Bob Wilsonde95c1b82009-08-19 17:03:43 +00002836// Other Vector Shuffles.
2837
2838// VEXT : Vector Extract
2839
Evan Chengf81bf152009-11-23 21:57:23 +00002840class VEXTd<string OpcodeStr, string Dt, ValueType Ty>
Johnny Chenb16ed112009-11-23 20:09:13 +00002841 : N3V<0,1,0b11,{?,?,?,?},0,0, (outs DPR:$dst),
2842 (ins DPR:$lhs, DPR:$rhs, i32imm:$index), IIC_VEXTD,
Evan Chengf81bf152009-11-23 21:57:23 +00002843 OpcodeStr, Dt, "$dst, $lhs, $rhs, $index", "",
Johnny Chenb16ed112009-11-23 20:09:13 +00002844 [(set DPR:$dst, (Ty (NEONvext (Ty DPR:$lhs),
2845 (Ty DPR:$rhs), imm:$index)))]>;
Anton Korobeynikov5da894f2009-08-21 12:40:21 +00002846
Evan Chengf81bf152009-11-23 21:57:23 +00002847class VEXTq<string OpcodeStr, string Dt, ValueType Ty>
Johnny Chenb16ed112009-11-23 20:09:13 +00002848 : N3V<0,1,0b11,{?,?,?,?},1,0, (outs QPR:$dst),
2849 (ins QPR:$lhs, QPR:$rhs, i32imm:$index), IIC_VEXTQ,
Evan Chengf81bf152009-11-23 21:57:23 +00002850 OpcodeStr, Dt, "$dst, $lhs, $rhs, $index", "",
Johnny Chenb16ed112009-11-23 20:09:13 +00002851 [(set QPR:$dst, (Ty (NEONvext (Ty QPR:$lhs),
2852 (Ty QPR:$rhs), imm:$index)))]>;
Anton Korobeynikov5da894f2009-08-21 12:40:21 +00002853
Evan Chengf81bf152009-11-23 21:57:23 +00002854def VEXTd8 : VEXTd<"vext", "8", v8i8>;
2855def VEXTd16 : VEXTd<"vext", "16", v4i16>;
2856def VEXTd32 : VEXTd<"vext", "32", v2i32>;
2857def VEXTdf : VEXTd<"vext", "32", v2f32>;
Anton Korobeynikov5da894f2009-08-21 12:40:21 +00002858
Evan Chengf81bf152009-11-23 21:57:23 +00002859def VEXTq8 : VEXTq<"vext", "8", v16i8>;
2860def VEXTq16 : VEXTq<"vext", "16", v8i16>;
2861def VEXTq32 : VEXTq<"vext", "32", v4i32>;
2862def VEXTqf : VEXTq<"vext", "32", v4f32>;
Bob Wilsonde95c1b82009-08-19 17:03:43 +00002863
Bob Wilson64efd902009-08-08 05:53:00 +00002864// VTRN : Vector Transpose
2865
Evan Chengf81bf152009-11-23 21:57:23 +00002866def VTRNd8 : N2VDShuffle<0b00, 0b00001, "vtrn", "8">;
2867def VTRNd16 : N2VDShuffle<0b01, 0b00001, "vtrn", "16">;
2868def VTRNd32 : N2VDShuffle<0b10, 0b00001, "vtrn", "32">;
Bob Wilson64efd902009-08-08 05:53:00 +00002869
Evan Chengf81bf152009-11-23 21:57:23 +00002870def VTRNq8 : N2VQShuffle<0b00, 0b00001, IIC_VPERMQ, "vtrn", "8">;
2871def VTRNq16 : N2VQShuffle<0b01, 0b00001, IIC_VPERMQ, "vtrn", "16">;
2872def VTRNq32 : N2VQShuffle<0b10, 0b00001, IIC_VPERMQ, "vtrn", "32">;
Bob Wilson64efd902009-08-08 05:53:00 +00002873
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00002874// VUZP : Vector Unzip (Deinterleave)
2875
Evan Chengf81bf152009-11-23 21:57:23 +00002876def VUZPd8 : N2VDShuffle<0b00, 0b00010, "vuzp", "8">;
2877def VUZPd16 : N2VDShuffle<0b01, 0b00010, "vuzp", "16">;
2878def VUZPd32 : N2VDShuffle<0b10, 0b00010, "vuzp", "32">;
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00002879
Evan Chengf81bf152009-11-23 21:57:23 +00002880def VUZPq8 : N2VQShuffle<0b00, 0b00010, IIC_VPERMQ3, "vuzp", "8">;
2881def VUZPq16 : N2VQShuffle<0b01, 0b00010, IIC_VPERMQ3, "vuzp", "16">;
2882def VUZPq32 : N2VQShuffle<0b10, 0b00010, IIC_VPERMQ3, "vuzp", "32">;
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00002883
2884// VZIP : Vector Zip (Interleave)
2885
Evan Chengf81bf152009-11-23 21:57:23 +00002886def VZIPd8 : N2VDShuffle<0b00, 0b00011, "vzip", "8">;
2887def VZIPd16 : N2VDShuffle<0b01, 0b00011, "vzip", "16">;
2888def VZIPd32 : N2VDShuffle<0b10, 0b00011, "vzip", "32">;
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00002889
Evan Chengf81bf152009-11-23 21:57:23 +00002890def VZIPq8 : N2VQShuffle<0b00, 0b00011, IIC_VPERMQ3, "vzip", "8">;
2891def VZIPq16 : N2VQShuffle<0b01, 0b00011, IIC_VPERMQ3, "vzip", "16">;
2892def VZIPq32 : N2VQShuffle<0b10, 0b00011, IIC_VPERMQ3, "vzip", "32">;
Bob Wilson64efd902009-08-08 05:53:00 +00002893
Bob Wilson114a2662009-08-12 20:51:55 +00002894// Vector Table Lookup and Table Extension.
2895
2896// VTBL : Vector Table Lookup
2897def VTBL1
2898 : N3V<1,1,0b11,0b1000,0,0, (outs DPR:$dst),
David Goodwin658ea602009-09-25 18:38:29 +00002899 (ins DPR:$tbl1, DPR:$src), IIC_VTB1,
Evan Chengf81bf152009-11-23 21:57:23 +00002900 "vtbl", "8", "$dst, \\{$tbl1\\}, $src", "",
Bob Wilson114a2662009-08-12 20:51:55 +00002901 [(set DPR:$dst, (v8i8 (int_arm_neon_vtbl1 DPR:$tbl1, DPR:$src)))]>;
Evan Cheng0d92f5f2009-10-01 08:22:27 +00002902let hasExtraSrcRegAllocReq = 1 in {
Bob Wilson114a2662009-08-12 20:51:55 +00002903def VTBL2
2904 : N3V<1,1,0b11,0b1001,0,0, (outs DPR:$dst),
David Goodwin658ea602009-09-25 18:38:29 +00002905 (ins DPR:$tbl1, DPR:$tbl2, DPR:$src), IIC_VTB2,
Bob Wilson9fedc332010-01-18 01:24:43 +00002906 "vtbl", "8", "$dst, \\{$tbl1, $tbl2\\}, $src", "",
Bob Wilson114a2662009-08-12 20:51:55 +00002907 [(set DPR:$dst, (v8i8 (int_arm_neon_vtbl2
2908 DPR:$tbl1, DPR:$tbl2, DPR:$src)))]>;
2909def VTBL3
2910 : N3V<1,1,0b11,0b1010,0,0, (outs DPR:$dst),
David Goodwin658ea602009-09-25 18:38:29 +00002911 (ins DPR:$tbl1, DPR:$tbl2, DPR:$tbl3, DPR:$src), IIC_VTB3,
Bob Wilson9fedc332010-01-18 01:24:43 +00002912 "vtbl", "8", "$dst, \\{$tbl1, $tbl2, $tbl3\\}, $src", "",
Bob Wilson114a2662009-08-12 20:51:55 +00002913 [(set DPR:$dst, (v8i8 (int_arm_neon_vtbl3
2914 DPR:$tbl1, DPR:$tbl2, DPR:$tbl3, DPR:$src)))]>;
2915def VTBL4
2916 : N3V<1,1,0b11,0b1011,0,0, (outs DPR:$dst),
David Goodwin658ea602009-09-25 18:38:29 +00002917 (ins DPR:$tbl1, DPR:$tbl2, DPR:$tbl3, DPR:$tbl4, DPR:$src), IIC_VTB4,
Bob Wilson9fedc332010-01-18 01:24:43 +00002918 "vtbl", "8", "$dst, \\{$tbl1, $tbl2, $tbl3, $tbl4\\}, $src", "",
Bob Wilson114a2662009-08-12 20:51:55 +00002919 [(set DPR:$dst, (v8i8 (int_arm_neon_vtbl4 DPR:$tbl1, DPR:$tbl2,
2920 DPR:$tbl3, DPR:$tbl4, DPR:$src)))]>;
Evan Cheng0d92f5f2009-10-01 08:22:27 +00002921} // hasExtraSrcRegAllocReq = 1
Bob Wilson114a2662009-08-12 20:51:55 +00002922
2923// VTBX : Vector Table Extension
2924def VTBX1
2925 : N3V<1,1,0b11,0b1000,1,0, (outs DPR:$dst),
David Goodwin658ea602009-09-25 18:38:29 +00002926 (ins DPR:$orig, DPR:$tbl1, DPR:$src), IIC_VTBX1,
Evan Chengf81bf152009-11-23 21:57:23 +00002927 "vtbx", "8", "$dst, \\{$tbl1\\}, $src", "$orig = $dst",
Bob Wilson114a2662009-08-12 20:51:55 +00002928 [(set DPR:$dst, (v8i8 (int_arm_neon_vtbx1
2929 DPR:$orig, DPR:$tbl1, DPR:$src)))]>;
Evan Cheng0d92f5f2009-10-01 08:22:27 +00002930let hasExtraSrcRegAllocReq = 1 in {
Bob Wilson114a2662009-08-12 20:51:55 +00002931def VTBX2
2932 : N3V<1,1,0b11,0b1001,1,0, (outs DPR:$dst),
David Goodwin658ea602009-09-25 18:38:29 +00002933 (ins DPR:$orig, DPR:$tbl1, DPR:$tbl2, DPR:$src), IIC_VTBX2,
Bob Wilson9fedc332010-01-18 01:24:43 +00002934 "vtbx", "8", "$dst, \\{$tbl1, $tbl2\\}, $src", "$orig = $dst",
Bob Wilson114a2662009-08-12 20:51:55 +00002935 [(set DPR:$dst, (v8i8 (int_arm_neon_vtbx2
2936 DPR:$orig, DPR:$tbl1, DPR:$tbl2, DPR:$src)))]>;
2937def VTBX3
2938 : N3V<1,1,0b11,0b1010,1,0, (outs DPR:$dst),
David Goodwin658ea602009-09-25 18:38:29 +00002939 (ins DPR:$orig, DPR:$tbl1, DPR:$tbl2, DPR:$tbl3, DPR:$src), IIC_VTBX3,
Bob Wilson9fedc332010-01-18 01:24:43 +00002940 "vtbx", "8", "$dst, \\{$tbl1, $tbl2, $tbl3\\}, $src", "$orig = $dst",
Bob Wilson114a2662009-08-12 20:51:55 +00002941 [(set DPR:$dst, (v8i8 (int_arm_neon_vtbx3 DPR:$orig, DPR:$tbl1,
2942 DPR:$tbl2, DPR:$tbl3, DPR:$src)))]>;
2943def VTBX4
2944 : N3V<1,1,0b11,0b1011,1,0, (outs DPR:$dst), (ins DPR:$orig, DPR:$tbl1,
David Goodwin658ea602009-09-25 18:38:29 +00002945 DPR:$tbl2, DPR:$tbl3, DPR:$tbl4, DPR:$src), IIC_VTBX4,
Bob Wilson9fedc332010-01-18 01:24:43 +00002946 "vtbx", "8", "$dst, \\{$tbl1, $tbl2, $tbl3, $tbl4\\}, $src",
2947 "$orig = $dst",
Bob Wilson114a2662009-08-12 20:51:55 +00002948 [(set DPR:$dst, (v8i8 (int_arm_neon_vtbx4 DPR:$orig, DPR:$tbl1,
2949 DPR:$tbl2, DPR:$tbl3, DPR:$tbl4, DPR:$src)))]>;
Evan Cheng0d92f5f2009-10-01 08:22:27 +00002950} // hasExtraSrcRegAllocReq = 1
Bob Wilson114a2662009-08-12 20:51:55 +00002951
Bob Wilson5bafff32009-06-22 23:27:02 +00002952//===----------------------------------------------------------------------===//
Evan Cheng1d2426c2009-08-07 19:30:41 +00002953// NEON instructions for single-precision FP math
2954//===----------------------------------------------------------------------===//
2955
Bob Wilson3c0f96e2010-02-17 22:23:11 +00002956class N2VSPat<SDNode OpNode, ValueType ResTy, ValueType OpTy, NeonI Inst>
2957 : NEONFPPat<(ResTy (OpNode SPR:$a)),
2958 (EXTRACT_SUBREG (Inst (INSERT_SUBREG (OpTy (IMPLICIT_DEF)),
2959 SPR:$a, arm_ssubreg_0)),
2960 arm_ssubreg_0)>;
2961
2962class N3VSPat<SDNode OpNode, NeonI Inst>
2963 : NEONFPPat<(f32 (OpNode SPR:$a, SPR:$b)),
2964 (EXTRACT_SUBREG (Inst (INSERT_SUBREG (v2f32 (IMPLICIT_DEF)),
2965 SPR:$a, arm_ssubreg_0),
2966 (INSERT_SUBREG (v2f32 (IMPLICIT_DEF)),
2967 SPR:$b, arm_ssubreg_0)),
2968 arm_ssubreg_0)>;
2969
2970class N3VSMulOpPat<SDNode MulNode, SDNode OpNode, NeonI Inst>
2971 : NEONFPPat<(f32 (OpNode SPR:$acc, (f32 (MulNode SPR:$a, SPR:$b)))),
2972 (EXTRACT_SUBREG (Inst (INSERT_SUBREG (v2f32 (IMPLICIT_DEF)),
2973 SPR:$acc, arm_ssubreg_0),
2974 (INSERT_SUBREG (v2f32 (IMPLICIT_DEF)),
2975 SPR:$a, arm_ssubreg_0),
2976 (INSERT_SUBREG (v2f32 (IMPLICIT_DEF)),
2977 SPR:$b, arm_ssubreg_0)),
2978 arm_ssubreg_0)>;
2979
Evan Cheng1d2426c2009-08-07 19:30:41 +00002980// These need separate instructions because they must use DPR_VFP2 register
2981// class which have SPR sub-registers.
2982
2983// Vector Add Operations used for single-precision FP
2984let neverHasSideEffects = 1 in
Bob Wilson3c0f96e2010-02-17 22:23:11 +00002985def VADDfd_sfp : N3VS<0,0,0b00,0b1101,0, "vadd", "f32", v2f32, v2f32, fadd, 1>;
2986def : N3VSPat<fadd, VADDfd_sfp>;
Evan Cheng1d2426c2009-08-07 19:30:41 +00002987
David Goodwin338268c2009-08-10 22:17:39 +00002988// Vector Sub Operations used for single-precision FP
2989let neverHasSideEffects = 1 in
Bob Wilson3c0f96e2010-02-17 22:23:11 +00002990def VSUBfd_sfp : N3VS<0,0,0b10,0b1101,0, "vsub", "f32", v2f32, v2f32, fsub, 0>;
2991def : N3VSPat<fsub, VSUBfd_sfp>;
David Goodwin338268c2009-08-10 22:17:39 +00002992
Evan Cheng1d2426c2009-08-07 19:30:41 +00002993// Vector Multiply Operations used for single-precision FP
2994let neverHasSideEffects = 1 in
Bob Wilson3c0f96e2010-02-17 22:23:11 +00002995def VMULfd_sfp : N3VS<1,0,0b00,0b1101,1, "vmul", "f32", v2f32, v2f32, fmul, 1>;
2996def : N3VSPat<fmul, VMULfd_sfp>;
Evan Cheng1d2426c2009-08-07 19:30:41 +00002997
2998// Vector Multiply-Accumulate/Subtract used for single-precision FP
Jim Grosbach8cd0a8c2009-10-31 22:57:36 +00002999// vml[as].f32 can cause 4-8 cycle stalls in following ASIMD instructions, so
3000// we want to avoid them for now. e.g., alternating vmla/vadd instructions.
Evan Cheng1d2426c2009-08-07 19:30:41 +00003001
Jim Grosbach8cd0a8c2009-10-31 22:57:36 +00003002//let neverHasSideEffects = 1 in
Bob Wilson3c0f96e2010-02-17 22:23:11 +00003003//def VMLAfd_sfp : N3VSMulOp<0,0,0b00,0b1101,1, IIC_VMACD, "vmla", "f32",
Bob Wilson9abe19d2010-02-17 00:31:29 +00003004// v2f32, fmul, fadd>;
Bob Wilson3c0f96e2010-02-17 22:23:11 +00003005//def : N3VSMulOpPat<fmul, fadd, VMLAfd_sfp>;
Jim Grosbach8cd0a8c2009-10-31 22:57:36 +00003006
3007//let neverHasSideEffects = 1 in
Bob Wilson3c0f96e2010-02-17 22:23:11 +00003008//def VMLSfd_sfp : N3VSMulOp<0,0,0b10,0b1101,1, IIC_VMACD, "vmls", "f32",
Bob Wilson9abe19d2010-02-17 00:31:29 +00003009// v2f32, fmul, fsub>;
Bob Wilson3c0f96e2010-02-17 22:23:11 +00003010//def : N3VSMulOpPat<fmul, fsub, VMLSfd_sfp>;
Evan Cheng1d2426c2009-08-07 19:30:41 +00003011
David Goodwin338268c2009-08-10 22:17:39 +00003012// Vector Absolute used for single-precision FP
Evan Cheng1d2426c2009-08-07 19:30:41 +00003013let neverHasSideEffects = 1 in
Bob Wilson69bfbd62010-02-17 22:42:54 +00003014def VABSfd_sfp : N2V<0b11, 0b11, 0b10, 0b01, 0b01110, 0, 0,
3015 (outs DPR_VFP2:$dst), (ins DPR_VFP2:$src), IIC_VUNAD,
3016 "vabs", "f32", "$dst, $src", "", []>;
Bob Wilson3c0f96e2010-02-17 22:23:11 +00003017def : N2VSPat<fabs, f32, v2f32, VABSfd_sfp>;
Evan Cheng1d2426c2009-08-07 19:30:41 +00003018
David Goodwin338268c2009-08-10 22:17:39 +00003019// Vector Negate used for single-precision FP
Evan Cheng1d2426c2009-08-07 19:30:41 +00003020let neverHasSideEffects = 1 in
Bob Wilson3c0f96e2010-02-17 22:23:11 +00003021def VNEGfd_sfp : N2V<0b11, 0b11, 0b10, 0b01, 0b01111, 0, 0,
3022 (outs DPR_VFP2:$dst), (ins DPR_VFP2:$src), IIC_VUNAD,
3023 "vneg", "f32", "$dst, $src", "", []>;
3024def : N2VSPat<fneg, f32, v2f32, VNEGfd_sfp>;
Evan Cheng1d2426c2009-08-07 19:30:41 +00003025
David Goodwin338268c2009-08-10 22:17:39 +00003026// Vector Convert between single-precision FP and integer
3027let neverHasSideEffects = 1 in
Bob Wilson3c0f96e2010-02-17 22:23:11 +00003028def VCVTf2sd_sfp : N2VS<0b11, 0b11, 0b10, 0b11, 0b01110, 0, "vcvt", "s32.f32",
3029 v2i32, v2f32, fp_to_sint>;
3030def : N2VSPat<arm_ftosi, f32, v2f32, VCVTf2sd_sfp>;
David Goodwin338268c2009-08-10 22:17:39 +00003031
3032let neverHasSideEffects = 1 in
Bob Wilson3c0f96e2010-02-17 22:23:11 +00003033def VCVTf2ud_sfp : N2VS<0b11, 0b11, 0b10, 0b11, 0b01111, 0, "vcvt", "u32.f32",
3034 v2i32, v2f32, fp_to_uint>;
3035def : N2VSPat<arm_ftoui, f32, v2f32, VCVTf2ud_sfp>;
David Goodwin338268c2009-08-10 22:17:39 +00003036
3037let neverHasSideEffects = 1 in
Bob Wilson3c0f96e2010-02-17 22:23:11 +00003038def VCVTs2fd_sfp : N2VS<0b11, 0b11, 0b10, 0b11, 0b01100, 0, "vcvt", "f32.s32",
3039 v2f32, v2i32, sint_to_fp>;
3040def : N2VSPat<arm_sitof, f32, v2i32, VCVTs2fd_sfp>;
David Goodwin338268c2009-08-10 22:17:39 +00003041
3042let neverHasSideEffects = 1 in
Bob Wilson3c0f96e2010-02-17 22:23:11 +00003043def VCVTu2fd_sfp : N2VS<0b11, 0b11, 0b10, 0b11, 0b01101, 0, "vcvt", "f32.u32",
3044 v2f32, v2i32, uint_to_fp>;
3045def : N2VSPat<arm_uitof, f32, v2i32, VCVTu2fd_sfp>;
David Goodwin338268c2009-08-10 22:17:39 +00003046
Evan Cheng1d2426c2009-08-07 19:30:41 +00003047//===----------------------------------------------------------------------===//
Bob Wilson5bafff32009-06-22 23:27:02 +00003048// Non-Instruction Patterns
3049//===----------------------------------------------------------------------===//
3050
3051// bit_convert
3052def : Pat<(v1i64 (bitconvert (v2i32 DPR:$src))), (v1i64 DPR:$src)>;
3053def : Pat<(v1i64 (bitconvert (v4i16 DPR:$src))), (v1i64 DPR:$src)>;
3054def : Pat<(v1i64 (bitconvert (v8i8 DPR:$src))), (v1i64 DPR:$src)>;
3055def : Pat<(v1i64 (bitconvert (f64 DPR:$src))), (v1i64 DPR:$src)>;
3056def : Pat<(v1i64 (bitconvert (v2f32 DPR:$src))), (v1i64 DPR:$src)>;
3057def : Pat<(v2i32 (bitconvert (v1i64 DPR:$src))), (v2i32 DPR:$src)>;
3058def : Pat<(v2i32 (bitconvert (v4i16 DPR:$src))), (v2i32 DPR:$src)>;
3059def : Pat<(v2i32 (bitconvert (v8i8 DPR:$src))), (v2i32 DPR:$src)>;
3060def : Pat<(v2i32 (bitconvert (f64 DPR:$src))), (v2i32 DPR:$src)>;
3061def : Pat<(v2i32 (bitconvert (v2f32 DPR:$src))), (v2i32 DPR:$src)>;
3062def : Pat<(v4i16 (bitconvert (v1i64 DPR:$src))), (v4i16 DPR:$src)>;
3063def : Pat<(v4i16 (bitconvert (v2i32 DPR:$src))), (v4i16 DPR:$src)>;
3064def : Pat<(v4i16 (bitconvert (v8i8 DPR:$src))), (v4i16 DPR:$src)>;
3065def : Pat<(v4i16 (bitconvert (f64 DPR:$src))), (v4i16 DPR:$src)>;
3066def : Pat<(v4i16 (bitconvert (v2f32 DPR:$src))), (v4i16 DPR:$src)>;
3067def : Pat<(v8i8 (bitconvert (v1i64 DPR:$src))), (v8i8 DPR:$src)>;
3068def : Pat<(v8i8 (bitconvert (v2i32 DPR:$src))), (v8i8 DPR:$src)>;
3069def : Pat<(v8i8 (bitconvert (v4i16 DPR:$src))), (v8i8 DPR:$src)>;
3070def : Pat<(v8i8 (bitconvert (f64 DPR:$src))), (v8i8 DPR:$src)>;
3071def : Pat<(v8i8 (bitconvert (v2f32 DPR:$src))), (v8i8 DPR:$src)>;
3072def : Pat<(f64 (bitconvert (v1i64 DPR:$src))), (f64 DPR:$src)>;
3073def : Pat<(f64 (bitconvert (v2i32 DPR:$src))), (f64 DPR:$src)>;
3074def : Pat<(f64 (bitconvert (v4i16 DPR:$src))), (f64 DPR:$src)>;
3075def : Pat<(f64 (bitconvert (v8i8 DPR:$src))), (f64 DPR:$src)>;
3076def : Pat<(f64 (bitconvert (v2f32 DPR:$src))), (f64 DPR:$src)>;
3077def : Pat<(v2f32 (bitconvert (f64 DPR:$src))), (v2f32 DPR:$src)>;
3078def : Pat<(v2f32 (bitconvert (v1i64 DPR:$src))), (v2f32 DPR:$src)>;
3079def : Pat<(v2f32 (bitconvert (v2i32 DPR:$src))), (v2f32 DPR:$src)>;
3080def : Pat<(v2f32 (bitconvert (v4i16 DPR:$src))), (v2f32 DPR:$src)>;
3081def : Pat<(v2f32 (bitconvert (v8i8 DPR:$src))), (v2f32 DPR:$src)>;
3082
3083def : Pat<(v2i64 (bitconvert (v4i32 QPR:$src))), (v2i64 QPR:$src)>;
3084def : Pat<(v2i64 (bitconvert (v8i16 QPR:$src))), (v2i64 QPR:$src)>;
3085def : Pat<(v2i64 (bitconvert (v16i8 QPR:$src))), (v2i64 QPR:$src)>;
3086def : Pat<(v2i64 (bitconvert (v2f64 QPR:$src))), (v2i64 QPR:$src)>;
3087def : Pat<(v2i64 (bitconvert (v4f32 QPR:$src))), (v2i64 QPR:$src)>;
3088def : Pat<(v4i32 (bitconvert (v2i64 QPR:$src))), (v4i32 QPR:$src)>;
3089def : Pat<(v4i32 (bitconvert (v8i16 QPR:$src))), (v4i32 QPR:$src)>;
3090def : Pat<(v4i32 (bitconvert (v16i8 QPR:$src))), (v4i32 QPR:$src)>;
3091def : Pat<(v4i32 (bitconvert (v2f64 QPR:$src))), (v4i32 QPR:$src)>;
3092def : Pat<(v4i32 (bitconvert (v4f32 QPR:$src))), (v4i32 QPR:$src)>;
3093def : Pat<(v8i16 (bitconvert (v2i64 QPR:$src))), (v8i16 QPR:$src)>;
3094def : Pat<(v8i16 (bitconvert (v4i32 QPR:$src))), (v8i16 QPR:$src)>;
3095def : Pat<(v8i16 (bitconvert (v16i8 QPR:$src))), (v8i16 QPR:$src)>;
3096def : Pat<(v8i16 (bitconvert (v2f64 QPR:$src))), (v8i16 QPR:$src)>;
3097def : Pat<(v8i16 (bitconvert (v4f32 QPR:$src))), (v8i16 QPR:$src)>;
3098def : Pat<(v16i8 (bitconvert (v2i64 QPR:$src))), (v16i8 QPR:$src)>;
3099def : Pat<(v16i8 (bitconvert (v4i32 QPR:$src))), (v16i8 QPR:$src)>;
3100def : Pat<(v16i8 (bitconvert (v8i16 QPR:$src))), (v16i8 QPR:$src)>;
3101def : Pat<(v16i8 (bitconvert (v2f64 QPR:$src))), (v16i8 QPR:$src)>;
3102def : Pat<(v16i8 (bitconvert (v4f32 QPR:$src))), (v16i8 QPR:$src)>;
3103def : Pat<(v4f32 (bitconvert (v2i64 QPR:$src))), (v4f32 QPR:$src)>;
3104def : Pat<(v4f32 (bitconvert (v4i32 QPR:$src))), (v4f32 QPR:$src)>;
3105def : Pat<(v4f32 (bitconvert (v8i16 QPR:$src))), (v4f32 QPR:$src)>;
3106def : Pat<(v4f32 (bitconvert (v16i8 QPR:$src))), (v4f32 QPR:$src)>;
3107def : Pat<(v4f32 (bitconvert (v2f64 QPR:$src))), (v4f32 QPR:$src)>;
3108def : Pat<(v2f64 (bitconvert (v2i64 QPR:$src))), (v2f64 QPR:$src)>;
3109def : Pat<(v2f64 (bitconvert (v4i32 QPR:$src))), (v2f64 QPR:$src)>;
3110def : Pat<(v2f64 (bitconvert (v8i16 QPR:$src))), (v2f64 QPR:$src)>;
3111def : Pat<(v2f64 (bitconvert (v16i8 QPR:$src))), (v2f64 QPR:$src)>;
3112def : Pat<(v2f64 (bitconvert (v4f32 QPR:$src))), (v2f64 QPR:$src)>;