blob: af28f830db262c769bccc55334aa6d8950916602 [file] [log] [blame]
Chris Lattner7a125372005-11-16 22:59:19 +00001//===- X86ISelDAGToDAG.cpp - A DAG pattern matching inst selector for X86 -===//
Chris Lattnerc961eea2005-11-16 01:54:32 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file was developed by the Evan Cheng and is distributed under
6// the University of Illinois Open Source License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file defines a DAG pattern matching instruction selector for X86,
11// converting from a legalized dag to a X86 dag.
12//
13//===----------------------------------------------------------------------===//
14
Evan Chengf597dc72006-02-10 22:24:32 +000015#define DEBUG_TYPE "isel"
Chris Lattnerc961eea2005-11-16 01:54:32 +000016#include "X86.h"
Evan Cheng8700e142006-01-11 06:09:51 +000017#include "X86InstrBuilder.h"
Evan Chengc4c62572006-03-13 23:20:37 +000018#include "X86ISelLowering.h"
Chris Lattner92cb0af2006-01-11 01:15:34 +000019#include "X86RegisterInfo.h"
Chris Lattnerc961eea2005-11-16 01:54:32 +000020#include "X86Subtarget.h"
Evan Chengc4c62572006-03-13 23:20:37 +000021#include "X86TargetMachine.h"
Chris Lattnerf9ce9fb2005-11-19 02:11:08 +000022#include "llvm/GlobalValue.h"
Chris Lattner92cb0af2006-01-11 01:15:34 +000023#include "llvm/Instructions.h"
Chris Lattner420736d2006-03-25 06:47:10 +000024#include "llvm/Intrinsics.h"
Chris Lattner92cb0af2006-01-11 01:15:34 +000025#include "llvm/Support/CFG.h"
Chris Lattnerf9ce9fb2005-11-19 02:11:08 +000026#include "llvm/CodeGen/MachineConstantPool.h"
Chris Lattnerc961eea2005-11-16 01:54:32 +000027#include "llvm/CodeGen/MachineFunction.h"
Evan Chengaaca22c2006-01-10 20:26:56 +000028#include "llvm/CodeGen/MachineFrameInfo.h"
Chris Lattner92cb0af2006-01-11 01:15:34 +000029#include "llvm/CodeGen/MachineInstrBuilder.h"
30#include "llvm/CodeGen/SSARegMap.h"
Chris Lattnerc961eea2005-11-16 01:54:32 +000031#include "llvm/CodeGen/SelectionDAGISel.h"
32#include "llvm/Target/TargetMachine.h"
33#include "llvm/Support/Debug.h"
34#include "llvm/ADT/Statistic.h"
Chris Lattner2c2c6c62006-01-22 23:41:00 +000035#include <iostream>
Evan Chengba2f0a92006-02-05 06:46:41 +000036#include <set>
Chris Lattnerc961eea2005-11-16 01:54:32 +000037using namespace llvm;
38
39//===----------------------------------------------------------------------===//
40// Pattern Matcher Implementation
41//===----------------------------------------------------------------------===//
42
43namespace {
Chris Lattnerf9ce9fb2005-11-19 02:11:08 +000044 /// X86ISelAddressMode - This corresponds to X86AddressMode, but uses
45 /// SDOperand's instead of register numbers for the leaves of the matched
46 /// tree.
47 struct X86ISelAddressMode {
48 enum {
49 RegBase,
Chris Lattnerd74ea2b2006-05-24 17:04:05 +000050 FrameIndexBase
Chris Lattnerf9ce9fb2005-11-19 02:11:08 +000051 } BaseType;
52
53 struct { // This is really a union, discriminated by BaseType!
54 SDOperand Reg;
55 int FrameIndex;
56 } Base;
57
58 unsigned Scale;
59 SDOperand IndexReg;
60 unsigned Disp;
61 GlobalValue *GV;
Evan Cheng51a9ed92006-02-25 10:09:08 +000062 Constant *CP;
63 unsigned Align; // CP alignment.
Chris Lattnerf9ce9fb2005-11-19 02:11:08 +000064
65 X86ISelAddressMode()
Evan Cheng51a9ed92006-02-25 10:09:08 +000066 : BaseType(RegBase), Scale(1), IndexReg(), Disp(0), GV(0),
67 CP(0), Align(0) {
Chris Lattnerf9ce9fb2005-11-19 02:11:08 +000068 }
69 };
70}
71
72namespace {
Chris Lattnerc961eea2005-11-16 01:54:32 +000073 Statistic<>
74 NumFPKill("x86-codegen", "Number of FP_REG_KILL instructions added");
75
76 //===--------------------------------------------------------------------===//
77 /// ISel - X86 specific code to select X86 machine instructions for
78 /// SelectionDAG operations.
79 ///
80 class X86DAGToDAGISel : public SelectionDAGISel {
81 /// ContainsFPCode - Every instruction we select that uses or defines a FP
82 /// register should set this to true.
83 bool ContainsFPCode;
84
85 /// X86Lowering - This object fully describes how to lower LLVM code to an
86 /// X86-specific SelectionDAG.
87 X86TargetLowering X86Lowering;
88
89 /// Subtarget - Keep a pointer to the X86Subtarget around so that we can
90 /// make the right decision when generating code for different targets.
91 const X86Subtarget *Subtarget;
Evan Cheng7ccced62006-02-18 00:15:05 +000092
93 unsigned GlobalBaseReg;
Chris Lattnerc961eea2005-11-16 01:54:32 +000094 public:
Evan Chengc4c62572006-03-13 23:20:37 +000095 X86DAGToDAGISel(X86TargetMachine &TM)
96 : SelectionDAGISel(X86Lowering),
97 X86Lowering(*TM.getTargetLowering()) {
Chris Lattnerc961eea2005-11-16 01:54:32 +000098 Subtarget = &TM.getSubtarget<X86Subtarget>();
99 }
100
Evan Cheng7ccced62006-02-18 00:15:05 +0000101 virtual bool runOnFunction(Function &Fn) {
102 // Make sure we re-emit a set of the global base reg if necessary
103 GlobalBaseReg = 0;
104 return SelectionDAGISel::runOnFunction(Fn);
105 }
106
Chris Lattnerc961eea2005-11-16 01:54:32 +0000107 virtual const char *getPassName() const {
108 return "X86 DAG->DAG Instruction Selection";
109 }
110
111 /// InstructionSelectBasicBlock - This callback is invoked by
112 /// SelectionDAGISel when it has created a SelectionDAG for us to codegen.
113 virtual void InstructionSelectBasicBlock(SelectionDAG &DAG);
114
Evan Cheng8700e142006-01-11 06:09:51 +0000115 virtual void EmitFunctionEntryCode(Function &Fn, MachineFunction &MF);
116
Chris Lattnerc961eea2005-11-16 01:54:32 +0000117// Include the pieces autogenerated from the target description.
118#include "X86GenDAGISel.inc"
119
120 private:
Evan Cheng34167212006-02-09 00:37:58 +0000121 void Select(SDOperand &Result, SDOperand N);
Chris Lattnerc961eea2005-11-16 01:54:32 +0000122
Evan Cheng2486af12006-02-11 02:05:36 +0000123 bool MatchAddress(SDOperand N, X86ISelAddressMode &AM, bool isRoot = true);
Evan Chengec693f72005-12-08 02:01:35 +0000124 bool SelectAddr(SDOperand N, SDOperand &Base, SDOperand &Scale,
125 SDOperand &Index, SDOperand &Disp);
126 bool SelectLEAAddr(SDOperand N, SDOperand &Base, SDOperand &Scale,
127 SDOperand &Index, SDOperand &Disp);
Evan Cheng5e351682006-02-06 06:02:33 +0000128 bool TryFoldLoad(SDOperand P, SDOperand N,
129 SDOperand &Base, SDOperand &Scale,
Evan Cheng0114e942006-01-06 20:36:21 +0000130 SDOperand &Index, SDOperand &Disp);
Chris Lattnerf9ce9fb2005-11-19 02:11:08 +0000131
Evan Chenge5280532005-12-12 21:49:40 +0000132 inline void getAddressOperands(X86ISelAddressMode &AM, SDOperand &Base,
133 SDOperand &Scale, SDOperand &Index,
134 SDOperand &Disp) {
135 Base = (AM.BaseType == X86ISelAddressMode::FrameIndexBase) ?
136 CurDAG->getTargetFrameIndex(AM.Base.FrameIndex, MVT::i32) : AM.Base.Reg;
Evan Chengbdce7b42005-12-17 09:13:43 +0000137 Scale = getI8Imm(AM.Scale);
Evan Chenge5280532005-12-12 21:49:40 +0000138 Index = AM.IndexReg;
139 Disp = AM.GV ? CurDAG->getTargetGlobalAddress(AM.GV, MVT::i32, AM.Disp)
Evan Cheng51a9ed92006-02-25 10:09:08 +0000140 : (AM.CP ?
141 CurDAG->getTargetConstantPool(AM.CP, MVT::i32, AM.Align, AM.Disp)
142 : getI32Imm(AM.Disp));
Evan Chenge5280532005-12-12 21:49:40 +0000143 }
144
Chris Lattnerf9ce9fb2005-11-19 02:11:08 +0000145 /// getI8Imm - Return a target constant with the specified value, of type
146 /// i8.
147 inline SDOperand getI8Imm(unsigned Imm) {
148 return CurDAG->getTargetConstant(Imm, MVT::i8);
149 }
150
Chris Lattnerc961eea2005-11-16 01:54:32 +0000151 /// getI16Imm - Return a target constant with the specified value, of type
152 /// i16.
153 inline SDOperand getI16Imm(unsigned Imm) {
154 return CurDAG->getTargetConstant(Imm, MVT::i16);
155 }
156
157 /// getI32Imm - Return a target constant with the specified value, of type
158 /// i32.
159 inline SDOperand getI32Imm(unsigned Imm) {
160 return CurDAG->getTargetConstant(Imm, MVT::i32);
161 }
Evan Chengf597dc72006-02-10 22:24:32 +0000162
Evan Cheng7ccced62006-02-18 00:15:05 +0000163 /// getGlobalBaseReg - insert code into the entry mbb to materialize the PIC
164 /// base register. Return the virtual register that holds this value.
165 SDOperand getGlobalBaseReg();
166
Evan Cheng23addc02006-02-10 22:46:26 +0000167#ifndef NDEBUG
168 unsigned Indent;
169#endif
Chris Lattnerc961eea2005-11-16 01:54:32 +0000170 };
171}
172
173/// InstructionSelectBasicBlock - This callback is invoked by SelectionDAGISel
174/// when it has created a SelectionDAG for us to codegen.
175void X86DAGToDAGISel::InstructionSelectBasicBlock(SelectionDAG &DAG) {
176 DEBUG(BB->dump());
Chris Lattner92cb0af2006-01-11 01:15:34 +0000177 MachineFunction::iterator FirstMBB = BB;
Chris Lattnerc961eea2005-11-16 01:54:32 +0000178
179 // Codegen the basic block.
Evan Chengf597dc72006-02-10 22:24:32 +0000180#ifndef NDEBUG
181 DEBUG(std::cerr << "===== Instruction selection begins:\n");
Evan Cheng23addc02006-02-10 22:46:26 +0000182 Indent = 0;
Evan Chengf597dc72006-02-10 22:24:32 +0000183#endif
Evan Chengba2f0a92006-02-05 06:46:41 +0000184 DAG.setRoot(SelectRoot(DAG.getRoot()));
Evan Chengf597dc72006-02-10 22:24:32 +0000185#ifndef NDEBUG
186 DEBUG(std::cerr << "===== Instruction selection ends:\n");
187#endif
Evan Chengfcaa9952005-12-19 22:36:02 +0000188 CodeGenMap.clear();
Evan Chengafe358e2006-05-24 20:46:25 +0000189 HandleMap.clear();
190 ReplaceMap.clear();
Chris Lattnerc961eea2005-11-16 01:54:32 +0000191 DAG.RemoveDeadNodes();
192
193 // Emit machine code to BB.
194 ScheduleAndEmitDAG(DAG);
Chris Lattner92cb0af2006-01-11 01:15:34 +0000195
196 // If we are emitting FP stack code, scan the basic block to determine if this
197 // block defines any FP values. If so, put an FP_REG_KILL instruction before
198 // the terminator of the block.
Evan Cheng559806f2006-01-27 08:10:46 +0000199 if (!Subtarget->hasSSE2()) {
Chris Lattner92cb0af2006-01-11 01:15:34 +0000200 // Note that FP stack instructions *are* used in SSE code when returning
201 // values, but these are not live out of the basic block, so we don't need
202 // an FP_REG_KILL in this case either.
203 bool ContainsFPCode = false;
204
205 // Scan all of the machine instructions in these MBBs, checking for FP
206 // stores.
207 MachineFunction::iterator MBBI = FirstMBB;
208 do {
209 for (MachineBasicBlock::iterator I = MBBI->begin(), E = MBBI->end();
210 !ContainsFPCode && I != E; ++I) {
211 for (unsigned op = 0, e = I->getNumOperands(); op != e; ++op) {
212 if (I->getOperand(op).isRegister() && I->getOperand(op).isDef() &&
213 MRegisterInfo::isVirtualRegister(I->getOperand(op).getReg()) &&
214 RegMap->getRegClass(I->getOperand(0).getReg()) ==
215 X86::RFPRegisterClass) {
216 ContainsFPCode = true;
217 break;
218 }
219 }
220 }
221 } while (!ContainsFPCode && &*(MBBI++) != BB);
222
223 // Check PHI nodes in successor blocks. These PHI's will be lowered to have
224 // a copy of the input value in this block.
225 if (!ContainsFPCode) {
226 // Final check, check LLVM BB's that are successors to the LLVM BB
227 // corresponding to BB for FP PHI nodes.
228 const BasicBlock *LLVMBB = BB->getBasicBlock();
229 const PHINode *PN;
230 for (succ_const_iterator SI = succ_begin(LLVMBB), E = succ_end(LLVMBB);
231 !ContainsFPCode && SI != E; ++SI) {
232 for (BasicBlock::const_iterator II = SI->begin();
233 (PN = dyn_cast<PHINode>(II)); ++II) {
234 if (PN->getType()->isFloatingPoint()) {
235 ContainsFPCode = true;
236 break;
237 }
238 }
239 }
240 }
241
242 // Finally, if we found any FP code, emit the FP_REG_KILL instruction.
243 if (ContainsFPCode) {
244 BuildMI(*BB, BB->getFirstTerminator(), X86::FP_REG_KILL, 0);
245 ++NumFPKill;
246 }
247 }
Chris Lattnerc961eea2005-11-16 01:54:32 +0000248}
249
Evan Cheng8700e142006-01-11 06:09:51 +0000250/// EmitSpecialCodeForMain - Emit any code that needs to be executed only in
251/// the main function.
252static void EmitSpecialCodeForMain(MachineBasicBlock *BB,
253 MachineFrameInfo *MFI) {
254 // Switch the FPU to 64-bit precision mode for better compatibility and speed.
255 int CWFrameIdx = MFI->CreateStackObject(2, 2);
256 addFrameReference(BuildMI(BB, X86::FNSTCW16m, 4), CWFrameIdx);
257
258 // Set the high part to be 64-bit precision.
259 addFrameReference(BuildMI(BB, X86::MOV8mi, 5),
260 CWFrameIdx, 1).addImm(2);
261
262 // Reload the modified control word now.
263 addFrameReference(BuildMI(BB, X86::FLDCW16m, 4), CWFrameIdx);
264}
265
266void X86DAGToDAGISel::EmitFunctionEntryCode(Function &Fn, MachineFunction &MF) {
267 // If this is main, emit special code for main.
268 MachineBasicBlock *BB = MF.begin();
269 if (Fn.hasExternalLinkage() && Fn.getName() == "main")
270 EmitSpecialCodeForMain(BB, MF.getFrameInfo());
271}
272
Chris Lattnerf9ce9fb2005-11-19 02:11:08 +0000273/// MatchAddress - Add the specified node to the specified addressing mode,
274/// returning true if it cannot be done. This just pattern matches for the
275/// addressing mode
Evan Cheng2486af12006-02-11 02:05:36 +0000276bool X86DAGToDAGISel::MatchAddress(SDOperand N, X86ISelAddressMode &AM,
277 bool isRoot) {
Evan Cheng51a9ed92006-02-25 10:09:08 +0000278 bool Available = false;
279 // If N has already been selected, reuse the result unless in some very
280 // specific cases.
Evan Cheng2486af12006-02-11 02:05:36 +0000281 std::map<SDOperand, SDOperand>::iterator CGMI= CodeGenMap.find(N.getValue(0));
282 if (CGMI != CodeGenMap.end()) {
Evan Cheng51a9ed92006-02-25 10:09:08 +0000283 Available = true;
Evan Cheng2486af12006-02-11 02:05:36 +0000284 }
285
Chris Lattnerf9ce9fb2005-11-19 02:11:08 +0000286 switch (N.getOpcode()) {
287 default: break;
Evan Cheng51a9ed92006-02-25 10:09:08 +0000288 case ISD::Constant:
289 AM.Disp += cast<ConstantSDNode>(N)->getValue();
290 return false;
291
292 case X86ISD::Wrapper:
293 // If both base and index components have been picked, we can't fit
294 // the result available in the register in the addressing mode. Duplicate
295 // GlobalAddress or ConstantPool as displacement.
296 if (!Available || (AM.Base.Reg.Val && AM.IndexReg.Val)) {
297 if (ConstantPoolSDNode *CP =
298 dyn_cast<ConstantPoolSDNode>(N.getOperand(0))) {
299 if (AM.CP == 0) {
300 AM.CP = CP->get();
301 AM.Align = CP->getAlignment();
302 AM.Disp += CP->getOffset();
303 return false;
304 }
305 } else if (GlobalAddressSDNode *G =
306 dyn_cast<GlobalAddressSDNode>(N.getOperand(0))) {
307 if (AM.GV == 0) {
308 AM.GV = G->getGlobal();
309 AM.Disp += G->getOffset();
310 return false;
311 }
312 }
313 }
314 break;
315
Chris Lattnerf9ce9fb2005-11-19 02:11:08 +0000316 case ISD::FrameIndex:
317 if (AM.BaseType == X86ISelAddressMode::RegBase && AM.Base.Reg.Val == 0) {
318 AM.BaseType = X86ISelAddressMode::FrameIndexBase;
319 AM.Base.FrameIndex = cast<FrameIndexSDNode>(N)->getIndex();
320 return false;
321 }
322 break;
Evan Chengec693f72005-12-08 02:01:35 +0000323
Chris Lattnerf9ce9fb2005-11-19 02:11:08 +0000324 case ISD::SHL:
Evan Cheng51a9ed92006-02-25 10:09:08 +0000325 if (!Available && AM.IndexReg.Val == 0 && AM.Scale == 1)
Chris Lattnerf9ce9fb2005-11-19 02:11:08 +0000326 if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(N.Val->getOperand(1))) {
327 unsigned Val = CN->getValue();
328 if (Val == 1 || Val == 2 || Val == 3) {
329 AM.Scale = 1 << Val;
330 SDOperand ShVal = N.Val->getOperand(0);
331
332 // Okay, we know that we have a scale by now. However, if the scaled
333 // value is an add of something and a constant, we can fold the
334 // constant into the disp field here.
335 if (ShVal.Val->getOpcode() == ISD::ADD && ShVal.hasOneUse() &&
336 isa<ConstantSDNode>(ShVal.Val->getOperand(1))) {
337 AM.IndexReg = ShVal.Val->getOperand(0);
338 ConstantSDNode *AddVal =
339 cast<ConstantSDNode>(ShVal.Val->getOperand(1));
340 AM.Disp += AddVal->getValue() << Val;
341 } else {
342 AM.IndexReg = ShVal;
343 }
344 return false;
345 }
346 }
347 break;
Evan Chengec693f72005-12-08 02:01:35 +0000348
Chris Lattnerf9ce9fb2005-11-19 02:11:08 +0000349 case ISD::MUL:
350 // X*[3,5,9] -> X+X*[2,4,8]
Evan Cheng51a9ed92006-02-25 10:09:08 +0000351 if (!Available &&
352 AM.BaseType == X86ISelAddressMode::RegBase &&
353 AM.Base.Reg.Val == 0 &&
354 AM.IndexReg.Val == 0)
Chris Lattnerf9ce9fb2005-11-19 02:11:08 +0000355 if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(N.Val->getOperand(1)))
356 if (CN->getValue() == 3 || CN->getValue() == 5 || CN->getValue() == 9) {
357 AM.Scale = unsigned(CN->getValue())-1;
358
359 SDOperand MulVal = N.Val->getOperand(0);
360 SDOperand Reg;
361
362 // Okay, we know that we have a scale by now. However, if the scaled
363 // value is an add of something and a constant, we can fold the
364 // constant into the disp field here.
365 if (MulVal.Val->getOpcode() == ISD::ADD && MulVal.hasOneUse() &&
366 isa<ConstantSDNode>(MulVal.Val->getOperand(1))) {
367 Reg = MulVal.Val->getOperand(0);
368 ConstantSDNode *AddVal =
369 cast<ConstantSDNode>(MulVal.Val->getOperand(1));
370 AM.Disp += AddVal->getValue() * CN->getValue();
371 } else {
372 Reg = N.Val->getOperand(0);
373 }
374
375 AM.IndexReg = AM.Base.Reg = Reg;
376 return false;
377 }
378 break;
379
380 case ISD::ADD: {
Evan Cheng51a9ed92006-02-25 10:09:08 +0000381 if (!Available) {
Evan Cheng2486af12006-02-11 02:05:36 +0000382 X86ISelAddressMode Backup = AM;
383 if (!MatchAddress(N.Val->getOperand(0), AM, false) &&
384 !MatchAddress(N.Val->getOperand(1), AM, false))
385 return false;
386 AM = Backup;
387 if (!MatchAddress(N.Val->getOperand(1), AM, false) &&
388 !MatchAddress(N.Val->getOperand(0), AM, false))
389 return false;
390 AM = Backup;
391 }
Chris Lattnerf9ce9fb2005-11-19 02:11:08 +0000392 break;
393 }
394 }
395
396 // Is the base register already occupied?
397 if (AM.BaseType != X86ISelAddressMode::RegBase || AM.Base.Reg.Val) {
398 // If so, check to see if the scale index register is set.
399 if (AM.IndexReg.Val == 0) {
400 AM.IndexReg = N;
401 AM.Scale = 1;
402 return false;
403 }
404
405 // Otherwise, we cannot select it.
406 return true;
407 }
408
409 // Default, generate it as a register.
410 AM.BaseType = X86ISelAddressMode::RegBase;
411 AM.Base.Reg = N;
412 return false;
413}
414
Evan Chengec693f72005-12-08 02:01:35 +0000415/// SelectAddr - returns true if it is able pattern match an addressing mode.
416/// It returns the operands which make up the maximal addressing mode it can
417/// match by reference.
418bool X86DAGToDAGISel::SelectAddr(SDOperand N, SDOperand &Base, SDOperand &Scale,
419 SDOperand &Index, SDOperand &Disp) {
420 X86ISelAddressMode AM;
Evan Cheng8700e142006-01-11 06:09:51 +0000421 if (MatchAddress(N, AM))
422 return false;
Evan Chengec693f72005-12-08 02:01:35 +0000423
Evan Cheng8700e142006-01-11 06:09:51 +0000424 if (AM.BaseType == X86ISelAddressMode::RegBase) {
Evan Cheng7dd281b2006-02-05 05:25:07 +0000425 if (!AM.Base.Reg.Val)
Evan Cheng8700e142006-01-11 06:09:51 +0000426 AM.Base.Reg = CurDAG->getRegister(0, MVT::i32);
Evan Chengec693f72005-12-08 02:01:35 +0000427 }
Evan Cheng8700e142006-01-11 06:09:51 +0000428
Evan Cheng7dd281b2006-02-05 05:25:07 +0000429 if (!AM.IndexReg.Val)
Evan Cheng8700e142006-01-11 06:09:51 +0000430 AM.IndexReg = CurDAG->getRegister(0, MVT::i32);
431
432 getAddressOperands(AM, Base, Scale, Index, Disp);
Evan Cheng51a9ed92006-02-25 10:09:08 +0000433
Evan Cheng8700e142006-01-11 06:09:51 +0000434 return true;
Evan Chengec693f72005-12-08 02:01:35 +0000435}
436
Evan Cheng51a9ed92006-02-25 10:09:08 +0000437/// SelectLEAAddr - it calls SelectAddr and determines if the maximal addressing
438/// mode it matches can be cost effectively emitted as an LEA instruction.
439/// For X86, it always is unless it's just a (Reg + const).
440bool X86DAGToDAGISel::SelectLEAAddr(SDOperand N, SDOperand &Base,
441 SDOperand &Scale,
442 SDOperand &Index, SDOperand &Disp) {
443 X86ISelAddressMode AM;
444 if (MatchAddress(N, AM))
445 return false;
446
447 unsigned Complexity = 0;
448 if (AM.BaseType == X86ISelAddressMode::RegBase)
449 if (AM.Base.Reg.Val)
450 Complexity = 1;
451 else
452 AM.Base.Reg = CurDAG->getRegister(0, MVT::i32);
453 else if (AM.BaseType == X86ISelAddressMode::FrameIndexBase)
454 Complexity = 4;
455
456 if (AM.IndexReg.Val)
457 Complexity++;
458 else
459 AM.IndexReg = CurDAG->getRegister(0, MVT::i32);
460
Evan Cheng8c03fe42006-02-28 21:13:57 +0000461 if (AM.Scale > 2)
Evan Cheng51a9ed92006-02-25 10:09:08 +0000462 Complexity += 2;
Evan Cheng8c03fe42006-02-28 21:13:57 +0000463 // Don't match just leal(,%reg,2). It's cheaper to do addl %reg, %reg
464 else if (AM.Scale > 1)
465 Complexity++;
Evan Cheng51a9ed92006-02-25 10:09:08 +0000466
467 // FIXME: We are artificially lowering the criteria to turn ADD %reg, $GA
468 // to a LEA. This is determined with some expermentation but is by no means
469 // optimal (especially for code size consideration). LEA is nice because of
470 // its three-address nature. Tweak the cost function again when we can run
471 // convertToThreeAddress() at register allocation time.
472 if (AM.GV || AM.CP)
473 Complexity += 2;
474
475 if (AM.Disp && (AM.Base.Reg.Val || AM.IndexReg.Val))
476 Complexity++;
477
478 if (Complexity > 2) {
479 getAddressOperands(AM, Base, Scale, Index, Disp);
480 return true;
481 }
482
483 return false;
484}
485
Evan Cheng5e351682006-02-06 06:02:33 +0000486bool X86DAGToDAGISel::TryFoldLoad(SDOperand P, SDOperand N,
487 SDOperand &Base, SDOperand &Scale,
488 SDOperand &Index, SDOperand &Disp) {
489 if (N.getOpcode() == ISD::LOAD &&
490 N.hasOneUse() &&
491 !CodeGenMap.count(N.getValue(0)) &&
492 (P.getNumOperands() == 1 || !isNonImmUse(P.Val, N.Val)))
Evan Cheng0114e942006-01-06 20:36:21 +0000493 return SelectAddr(N.getOperand(1), Base, Scale, Index, Disp);
494 return false;
495}
496
497static bool isRegister0(SDOperand Op) {
Evan Chengec693f72005-12-08 02:01:35 +0000498 if (RegisterSDNode *R = dyn_cast<RegisterSDNode>(Op))
499 return (R->getReg() == 0);
500 return false;
501}
502
Evan Cheng7ccced62006-02-18 00:15:05 +0000503/// getGlobalBaseReg - Output the instructions required to put the
504/// base address to use for accessing globals into a register.
505///
506SDOperand X86DAGToDAGISel::getGlobalBaseReg() {
507 if (!GlobalBaseReg) {
508 // Insert the set of GlobalBaseReg into the first MBB of the function
509 MachineBasicBlock &FirstMBB = BB->getParent()->front();
510 MachineBasicBlock::iterator MBBI = FirstMBB.begin();
511 SSARegMap *RegMap = BB->getParent()->getSSARegMap();
512 // FIXME: when we get to LP64, we will need to create the appropriate
513 // type of register here.
Evan Cheng069287d2006-05-16 07:21:53 +0000514 GlobalBaseReg = RegMap->createVirtualRegister(X86::GR32RegisterClass);
Evan Cheng7ccced62006-02-18 00:15:05 +0000515 BuildMI(FirstMBB, MBBI, X86::MovePCtoStack, 0);
516 BuildMI(FirstMBB, MBBI, X86::POP32r, 1, GlobalBaseReg);
517 }
518 return CurDAG->getRegister(GlobalBaseReg, MVT::i32);
519}
520
Evan Chengb245d922006-05-20 01:36:52 +0000521static SDNode *FindCallStartFromCall(SDNode *Node) {
522 if (Node->getOpcode() == ISD::CALLSEQ_START) return Node;
523 assert(Node->getOperand(0).getValueType() == MVT::Other &&
524 "Node doesn't have a token chain argument!");
525 return FindCallStartFromCall(Node->getOperand(0).Val);
526}
527
Evan Cheng34167212006-02-09 00:37:58 +0000528void X86DAGToDAGISel::Select(SDOperand &Result, SDOperand N) {
Evan Chengdef941b2005-12-15 01:02:48 +0000529 SDNode *Node = N.Val;
530 MVT::ValueType NVT = Node->getValueType(0);
Evan Cheng0114e942006-01-06 20:36:21 +0000531 unsigned Opc, MOpc;
532 unsigned Opcode = Node->getOpcode();
Chris Lattnerc961eea2005-11-16 01:54:32 +0000533
Evan Chengf597dc72006-02-10 22:24:32 +0000534#ifndef NDEBUG
Evan Cheng23addc02006-02-10 22:46:26 +0000535 DEBUG(std::cerr << std::string(Indent, ' '));
Evan Chengf597dc72006-02-10 22:24:32 +0000536 DEBUG(std::cerr << "Selecting: ");
537 DEBUG(Node->dump(CurDAG));
538 DEBUG(std::cerr << "\n");
Evan Cheng23addc02006-02-10 22:46:26 +0000539 Indent += 2;
Evan Chengf597dc72006-02-10 22:24:32 +0000540#endif
541
Evan Cheng34167212006-02-09 00:37:58 +0000542 if (Opcode >= ISD::BUILTIN_OP_END && Opcode < X86ISD::FIRST_NUMBER) {
543 Result = N;
Evan Chengf597dc72006-02-10 22:24:32 +0000544#ifndef NDEBUG
Evan Cheng2486af12006-02-11 02:05:36 +0000545 DEBUG(std::cerr << std::string(Indent-2, ' '));
Evan Chengf597dc72006-02-10 22:24:32 +0000546 DEBUG(std::cerr << "== ");
547 DEBUG(Node->dump(CurDAG));
548 DEBUG(std::cerr << "\n");
Evan Cheng23addc02006-02-10 22:46:26 +0000549 Indent -= 2;
Evan Chengf597dc72006-02-10 22:24:32 +0000550#endif
Evan Cheng34167212006-02-09 00:37:58 +0000551 return; // Already selected.
552 }
Evan Cheng38262ca2006-01-11 22:15:18 +0000553
554 std::map<SDOperand, SDOperand>::iterator CGMI = CodeGenMap.find(N);
Evan Cheng34167212006-02-09 00:37:58 +0000555 if (CGMI != CodeGenMap.end()) {
556 Result = CGMI->second;
Evan Chengf597dc72006-02-10 22:24:32 +0000557#ifndef NDEBUG
Evan Cheng2486af12006-02-11 02:05:36 +0000558 DEBUG(std::cerr << std::string(Indent-2, ' '));
Evan Chengf597dc72006-02-10 22:24:32 +0000559 DEBUG(std::cerr << "== ");
560 DEBUG(Result.Val->dump(CurDAG));
561 DEBUG(std::cerr << "\n");
Evan Cheng23addc02006-02-10 22:46:26 +0000562 Indent -= 2;
Evan Chengf597dc72006-02-10 22:24:32 +0000563#endif
Evan Cheng34167212006-02-09 00:37:58 +0000564 return;
565 }
Chris Lattnerc961eea2005-11-16 01:54:32 +0000566
Evan Cheng0114e942006-01-06 20:36:21 +0000567 switch (Opcode) {
Chris Lattnerc961eea2005-11-16 01:54:32 +0000568 default: break;
Evan Cheng020d2e82006-02-23 20:41:18 +0000569 case X86ISD::GlobalBaseReg:
570 Result = getGlobalBaseReg();
571 return;
572
Evan Cheng51a9ed92006-02-25 10:09:08 +0000573 case ISD::ADD: {
574 // Turn ADD X, c to MOV32ri X+c. This cannot be done with tblgen'd
575 // code and is matched first so to prevent it from being turned into
576 // LEA32r X+c.
577 SDOperand N0 = N.getOperand(0);
578 SDOperand N1 = N.getOperand(1);
579 if (N.Val->getValueType(0) == MVT::i32 &&
580 N0.getOpcode() == X86ISD::Wrapper &&
581 N1.getOpcode() == ISD::Constant) {
582 unsigned Offset = (unsigned)cast<ConstantSDNode>(N1)->getValue();
583 SDOperand C(0, 0);
584 // TODO: handle ExternalSymbolSDNode.
585 if (GlobalAddressSDNode *G =
586 dyn_cast<GlobalAddressSDNode>(N0.getOperand(0))) {
587 C = CurDAG->getTargetGlobalAddress(G->getGlobal(), MVT::i32,
588 G->getOffset() + Offset);
589 } else if (ConstantPoolSDNode *CP =
590 dyn_cast<ConstantPoolSDNode>(N0.getOperand(0))) {
591 C = CurDAG->getTargetConstantPool(CP->get(), MVT::i32,
592 CP->getAlignment(),
593 CP->getOffset()+Offset);
594 }
595
596 if (C.Val) {
597 if (N.Val->hasOneUse()) {
598 Result = CurDAG->SelectNodeTo(N.Val, X86::MOV32ri, MVT::i32, C);
599 } else {
600 SDNode *ResNode = CurDAG->getTargetNode(X86::MOV32ri, MVT::i32, C);
601 Result = CodeGenMap[N] = SDOperand(ResNode, 0);
602 }
603 return;
604 }
605 }
606
607 // Other cases are handled by auto-generated code.
608 break;
Evan Chenga0ea0532006-02-23 02:43:52 +0000609 }
Evan Cheng020d2e82006-02-23 20:41:18 +0000610
Evan Cheng0114e942006-01-06 20:36:21 +0000611 case ISD::MULHU:
612 case ISD::MULHS: {
613 if (Opcode == ISD::MULHU)
614 switch (NVT) {
615 default: assert(0 && "Unsupported VT!");
616 case MVT::i8: Opc = X86::MUL8r; MOpc = X86::MUL8m; break;
617 case MVT::i16: Opc = X86::MUL16r; MOpc = X86::MUL16m; break;
618 case MVT::i32: Opc = X86::MUL32r; MOpc = X86::MUL32m; break;
619 }
620 else
621 switch (NVT) {
622 default: assert(0 && "Unsupported VT!");
623 case MVT::i8: Opc = X86::IMUL8r; MOpc = X86::IMUL8m; break;
624 case MVT::i16: Opc = X86::IMUL16r; MOpc = X86::IMUL16m; break;
625 case MVT::i32: Opc = X86::IMUL32r; MOpc = X86::IMUL32m; break;
626 }
627
628 unsigned LoReg, HiReg;
629 switch (NVT) {
630 default: assert(0 && "Unsupported VT!");
631 case MVT::i8: LoReg = X86::AL; HiReg = X86::AH; break;
632 case MVT::i16: LoReg = X86::AX; HiReg = X86::DX; break;
633 case MVT::i32: LoReg = X86::EAX; HiReg = X86::EDX; break;
634 }
635
636 SDOperand N0 = Node->getOperand(0);
637 SDOperand N1 = Node->getOperand(1);
638
639 bool foldedLoad = false;
640 SDOperand Tmp0, Tmp1, Tmp2, Tmp3;
Evan Cheng5e351682006-02-06 06:02:33 +0000641 foldedLoad = TryFoldLoad(N, N1, Tmp0, Tmp1, Tmp2, Tmp3);
Evan Cheng948f3432006-01-06 23:19:29 +0000642 // MULHU and MULHS are commmutative
643 if (!foldedLoad) {
Evan Cheng5e351682006-02-06 06:02:33 +0000644 foldedLoad = TryFoldLoad(N, N0, Tmp0, Tmp1, Tmp2, Tmp3);
Evan Cheng948f3432006-01-06 23:19:29 +0000645 if (foldedLoad) {
646 N0 = Node->getOperand(1);
647 N1 = Node->getOperand(0);
648 }
649 }
650
Evan Cheng34167212006-02-09 00:37:58 +0000651 SDOperand Chain;
652 if (foldedLoad)
653 Select(Chain, N1.getOperand(0));
654 else
655 Chain = CurDAG->getEntryNode();
Evan Cheng0114e942006-01-06 20:36:21 +0000656
Evan Cheng34167212006-02-09 00:37:58 +0000657 SDOperand InFlag(0, 0);
658 Select(N0, N0);
Evan Cheng0114e942006-01-06 20:36:21 +0000659 Chain = CurDAG->getCopyToReg(Chain, CurDAG->getRegister(LoReg, NVT),
Evan Cheng34167212006-02-09 00:37:58 +0000660 N0, InFlag);
Evan Cheng0114e942006-01-06 20:36:21 +0000661 InFlag = Chain.getValue(1);
662
663 if (foldedLoad) {
Evan Cheng34167212006-02-09 00:37:58 +0000664 Select(Tmp0, Tmp0);
665 Select(Tmp1, Tmp1);
666 Select(Tmp2, Tmp2);
667 Select(Tmp3, Tmp3);
Evan Cheng7e9b26f2006-02-09 07:17:49 +0000668 SDNode *CNode =
669 CurDAG->getTargetNode(MOpc, MVT::Other, MVT::Flag, Tmp0, Tmp1,
670 Tmp2, Tmp3, Chain, InFlag);
671 Chain = SDOperand(CNode, 0);
672 InFlag = SDOperand(CNode, 1);
Evan Cheng0114e942006-01-06 20:36:21 +0000673 } else {
Evan Cheng34167212006-02-09 00:37:58 +0000674 Select(N1, N1);
Evan Cheng7e9b26f2006-02-09 07:17:49 +0000675 InFlag =
676 SDOperand(CurDAG->getTargetNode(Opc, MVT::Flag, N1, InFlag), 0);
Evan Cheng0114e942006-01-06 20:36:21 +0000677 }
678
Evan Cheng34167212006-02-09 00:37:58 +0000679 Result = CurDAG->getCopyFromReg(Chain, HiReg, NVT, InFlag);
Evan Cheng0114e942006-01-06 20:36:21 +0000680 CodeGenMap[N.getValue(0)] = Result;
Evan Cheng5e351682006-02-06 06:02:33 +0000681 if (foldedLoad) {
Evan Cheng948f3432006-01-06 23:19:29 +0000682 CodeGenMap[N1.getValue(1)] = Result.getValue(1);
Evan Cheng7d82d602006-02-09 22:12:53 +0000683 AddHandleReplacement(N1.Val, 1, Result.Val, 1);
Evan Cheng5e351682006-02-06 06:02:33 +0000684 }
Evan Cheng34167212006-02-09 00:37:58 +0000685
Evan Chengf597dc72006-02-10 22:24:32 +0000686#ifndef NDEBUG
Evan Cheng2486af12006-02-11 02:05:36 +0000687 DEBUG(std::cerr << std::string(Indent-2, ' '));
Evan Chengf597dc72006-02-10 22:24:32 +0000688 DEBUG(std::cerr << "== ");
689 DEBUG(Result.Val->dump(CurDAG));
690 DEBUG(std::cerr << "\n");
Evan Cheng23addc02006-02-10 22:46:26 +0000691 Indent -= 2;
Evan Chengf597dc72006-02-10 22:24:32 +0000692#endif
Evan Cheng34167212006-02-09 00:37:58 +0000693 return;
Evan Cheng948f3432006-01-06 23:19:29 +0000694 }
Evan Cheng7ccced62006-02-18 00:15:05 +0000695
Evan Cheng948f3432006-01-06 23:19:29 +0000696 case ISD::SDIV:
697 case ISD::UDIV:
698 case ISD::SREM:
699 case ISD::UREM: {
700 bool isSigned = Opcode == ISD::SDIV || Opcode == ISD::SREM;
701 bool isDiv = Opcode == ISD::SDIV || Opcode == ISD::UDIV;
702 if (!isSigned)
703 switch (NVT) {
704 default: assert(0 && "Unsupported VT!");
705 case MVT::i8: Opc = X86::DIV8r; MOpc = X86::DIV8m; break;
706 case MVT::i16: Opc = X86::DIV16r; MOpc = X86::DIV16m; break;
707 case MVT::i32: Opc = X86::DIV32r; MOpc = X86::DIV32m; break;
708 }
709 else
710 switch (NVT) {
711 default: assert(0 && "Unsupported VT!");
712 case MVT::i8: Opc = X86::IDIV8r; MOpc = X86::IDIV8m; break;
713 case MVT::i16: Opc = X86::IDIV16r; MOpc = X86::IDIV16m; break;
714 case MVT::i32: Opc = X86::IDIV32r; MOpc = X86::IDIV32m; break;
715 }
716
717 unsigned LoReg, HiReg;
718 unsigned ClrOpcode, SExtOpcode;
719 switch (NVT) {
720 default: assert(0 && "Unsupported VT!");
721 case MVT::i8:
722 LoReg = X86::AL; HiReg = X86::AH;
723 ClrOpcode = X86::MOV8ri;
724 SExtOpcode = X86::CBW;
725 break;
726 case MVT::i16:
727 LoReg = X86::AX; HiReg = X86::DX;
728 ClrOpcode = X86::MOV16ri;
729 SExtOpcode = X86::CWD;
730 break;
731 case MVT::i32:
732 LoReg = X86::EAX; HiReg = X86::EDX;
733 ClrOpcode = X86::MOV32ri;
734 SExtOpcode = X86::CDQ;
735 break;
736 }
737
738 SDOperand N0 = Node->getOperand(0);
739 SDOperand N1 = Node->getOperand(1);
740
741 bool foldedLoad = false;
742 SDOperand Tmp0, Tmp1, Tmp2, Tmp3;
Evan Cheng5e351682006-02-06 06:02:33 +0000743 foldedLoad = TryFoldLoad(N, N1, Tmp0, Tmp1, Tmp2, Tmp3);
Evan Cheng34167212006-02-09 00:37:58 +0000744 SDOperand Chain;
745 if (foldedLoad)
746 Select(Chain, N1.getOperand(0));
747 else
748 Chain = CurDAG->getEntryNode();
Evan Cheng948f3432006-01-06 23:19:29 +0000749
Evan Cheng34167212006-02-09 00:37:58 +0000750 SDOperand InFlag(0, 0);
751 Select(N0, N0);
Evan Cheng948f3432006-01-06 23:19:29 +0000752 Chain = CurDAG->getCopyToReg(Chain, CurDAG->getRegister(LoReg, NVT),
Evan Cheng34167212006-02-09 00:37:58 +0000753 N0, InFlag);
Evan Cheng948f3432006-01-06 23:19:29 +0000754 InFlag = Chain.getValue(1);
755
756 if (isSigned) {
757 // Sign extend the low part into the high part.
Evan Cheng7e9b26f2006-02-09 07:17:49 +0000758 InFlag =
759 SDOperand(CurDAG->getTargetNode(SExtOpcode, MVT::Flag, InFlag), 0);
Evan Cheng948f3432006-01-06 23:19:29 +0000760 } else {
761 // Zero out the high part, effectively zero extending the input.
762 SDOperand ClrNode =
Evan Cheng7e9b26f2006-02-09 07:17:49 +0000763 SDOperand(CurDAG->getTargetNode(ClrOpcode, NVT,
764 CurDAG->getTargetConstant(0, NVT)), 0);
Evan Cheng948f3432006-01-06 23:19:29 +0000765 Chain = CurDAG->getCopyToReg(Chain, CurDAG->getRegister(HiReg, NVT),
766 ClrNode, InFlag);
767 InFlag = Chain.getValue(1);
768 }
769
770 if (foldedLoad) {
Evan Cheng34167212006-02-09 00:37:58 +0000771 Select(Tmp0, Tmp0);
772 Select(Tmp1, Tmp1);
773 Select(Tmp2, Tmp2);
774 Select(Tmp3, Tmp3);
Evan Cheng7e9b26f2006-02-09 07:17:49 +0000775 SDNode *CNode =
776 CurDAG->getTargetNode(MOpc, MVT::Other, MVT::Flag, Tmp0, Tmp1,
777 Tmp2, Tmp3, Chain, InFlag);
778 Chain = SDOperand(CNode, 0);
779 InFlag = SDOperand(CNode, 1);
Evan Cheng948f3432006-01-06 23:19:29 +0000780 } else {
Evan Cheng34167212006-02-09 00:37:58 +0000781 Select(N1, N1);
Evan Cheng7e9b26f2006-02-09 07:17:49 +0000782 InFlag =
783 SDOperand(CurDAG->getTargetNode(Opc, MVT::Flag, N1, InFlag), 0);
Evan Cheng948f3432006-01-06 23:19:29 +0000784 }
785
Evan Cheng34167212006-02-09 00:37:58 +0000786 Result = CurDAG->getCopyFromReg(Chain, isDiv ? LoReg : HiReg,
787 NVT, InFlag);
Evan Cheng948f3432006-01-06 23:19:29 +0000788 CodeGenMap[N.getValue(0)] = Result;
Evan Cheng5e351682006-02-06 06:02:33 +0000789 if (foldedLoad) {
Evan Cheng948f3432006-01-06 23:19:29 +0000790 CodeGenMap[N1.getValue(1)] = Result.getValue(1);
Evan Cheng7d82d602006-02-09 22:12:53 +0000791 AddHandleReplacement(N1.Val, 1, Result.Val, 1);
Evan Cheng5e351682006-02-06 06:02:33 +0000792 }
Evan Chengf597dc72006-02-10 22:24:32 +0000793
794#ifndef NDEBUG
Evan Cheng2486af12006-02-11 02:05:36 +0000795 DEBUG(std::cerr << std::string(Indent-2, ' '));
Evan Chengf597dc72006-02-10 22:24:32 +0000796 DEBUG(std::cerr << "== ");
797 DEBUG(Result.Val->dump(CurDAG));
798 DEBUG(std::cerr << "\n");
Evan Cheng23addc02006-02-10 22:46:26 +0000799 Indent -= 2;
Evan Chengf597dc72006-02-10 22:24:32 +0000800#endif
Evan Cheng34167212006-02-09 00:37:58 +0000801 return;
Evan Cheng0114e942006-01-06 20:36:21 +0000802 }
Evan Cheng403be7e2006-05-08 08:01:26 +0000803
804 case ISD::TRUNCATE: {
805 if (NVT == MVT::i8) {
806 unsigned Opc2;
807 MVT::ValueType VT;
808 switch (Node->getOperand(0).getValueType()) {
809 default: assert(0 && "Unknown truncate!");
810 case MVT::i16:
811 Opc = X86::MOV16to16_;
812 VT = MVT::i16;
Evan Cheng069287d2006-05-16 07:21:53 +0000813 Opc2 = X86::TRUNC_GR16_GR8;
Evan Cheng403be7e2006-05-08 08:01:26 +0000814 break;
815 case MVT::i32:
816 Opc = X86::MOV32to32_;
817 VT = MVT::i32;
Evan Cheng069287d2006-05-16 07:21:53 +0000818 Opc2 = X86::TRUNC_GR32_GR8;
Evan Cheng403be7e2006-05-08 08:01:26 +0000819 break;
820 }
821
822 SDOperand Tmp0, Tmp1;
823 Select(Tmp0, Node->getOperand(0));
824 Tmp1 = SDOperand(CurDAG->getTargetNode(Opc, VT, Tmp0), 0);
825 Result = CodeGenMap[N] =
826 SDOperand(CurDAG->getTargetNode(Opc2, NVT, Tmp1), 0);
827
828#ifndef NDEBUG
829 DEBUG(std::cerr << std::string(Indent-2, ' '));
830 DEBUG(std::cerr << "== ");
831 DEBUG(Result.Val->dump(CurDAG));
832 DEBUG(std::cerr << "\n");
833 Indent -= 2;
834#endif
835 return;
836 }
Evan Cheng6b2e2542006-05-20 07:44:28 +0000837
838 break;
Evan Cheng403be7e2006-05-08 08:01:26 +0000839 }
Chris Lattnerc961eea2005-11-16 01:54:32 +0000840 }
841
Evan Cheng34167212006-02-09 00:37:58 +0000842 SelectCode(Result, N);
Evan Chengf597dc72006-02-10 22:24:32 +0000843#ifndef NDEBUG
Evan Cheng2486af12006-02-11 02:05:36 +0000844 DEBUG(std::cerr << std::string(Indent-2, ' '));
Evan Chengf597dc72006-02-10 22:24:32 +0000845 DEBUG(std::cerr << "=> ");
846 DEBUG(Result.Val->dump(CurDAG));
847 DEBUG(std::cerr << "\n");
Evan Cheng23addc02006-02-10 22:46:26 +0000848 Indent -= 2;
Evan Chengf597dc72006-02-10 22:24:32 +0000849#endif
Chris Lattnerc961eea2005-11-16 01:54:32 +0000850}
851
852/// createX86ISelDag - This pass converts a legalized DAG into a
853/// X86-specific DAG, ready for instruction scheduling.
854///
Evan Chengc4c62572006-03-13 23:20:37 +0000855FunctionPass *llvm::createX86ISelDag(X86TargetMachine &TM) {
Chris Lattnerc961eea2005-11-16 01:54:32 +0000856 return new X86DAGToDAGISel(TM);
857}