blob: eeda4f9fe06e7f5e42464781b5282ca4eeb29f88 [file] [log] [blame]
Chris Lattnerbbe664c2004-08-01 03:23:34 +00001//===- Target.td - Target Independent TableGen interface ---*- tablegen -*-===//
John Criswell856ba762003-10-21 15:17:13 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file was developed by the LLVM research group and is distributed under
6// the University of Illinois Open Source License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
Chris Lattneree6b5f62003-07-29 23:07:13 +00009//
10// This file defines the target-independent interfaces which should be
11// implemented by each target which is using a TableGen based code generator.
12//
Misha Brukman01c16382003-05-29 18:48:17 +000013//===----------------------------------------------------------------------===//
14
Chris Lattner7c289522003-07-30 05:50:12 +000015
16//===----------------------------------------------------------------------===//
17//
Chris Lattnerb3aa3192003-07-28 04:24:59 +000018// Value types - These values correspond to the register types defined in the
Chris Lattnerec4f5232003-08-07 13:52:22 +000019// ValueTypes.h file. If you update anything here, you must update it there as
20// well!
Chris Lattner0ad13612003-07-30 22:16:41 +000021//
Chris Lattnerec4f5232003-08-07 13:52:22 +000022class ValueType<int size, int value> {
23 string Namespace = "MVT";
24 int Size = size;
25 int Value = value;
26}
Chris Lattner7c289522003-07-30 05:50:12 +000027
Chris Lattner65650432004-02-11 03:08:45 +000028def OtherVT: ValueType<0 , 0>; // "Other" value
Chris Lattnerec4f5232003-08-07 13:52:22 +000029def i1 : ValueType<1 , 1>; // One bit boolean value
30def i8 : ValueType<8 , 2>; // 8-bit integer value
31def i16 : ValueType<16 , 3>; // 16-bit integer value
32def i32 : ValueType<32 , 4>; // 32-bit integer value
33def i64 : ValueType<64 , 5>; // 64-bit integer value
Chris Lattnereedf3b52005-11-29 00:42:30 +000034def i128 : ValueType<128, 6>; // 128-bit integer value
Chris Lattnerec4f5232003-08-07 13:52:22 +000035def f32 : ValueType<32 , 7>; // 32-bit floating point value
36def f64 : ValueType<64 , 8>; // 64-bit floating point value
37def f80 : ValueType<80 , 9>; // 80-bit floating point value
Chris Lattnera64d4cd2005-08-25 17:07:09 +000038def f128 : ValueType<128, 10>; // 128-bit floating point value
39def FlagVT : ValueType<0 , 11>; // Condition code or machine flag
40def isVoid : ValueType<0 , 12>; // Produces no value
Nate Begeman6a648612005-11-29 05:45:29 +000041def Vector : ValueType<0 , 13>; // Abstract vector value
42def v16i8 : ValueType<128, 14>; // 16 x i8 vector value
43def v8i16 : ValueType<128, 15>; // 8 x i16 vector value
44def v4i32 : ValueType<128, 16>; // 4 x i32 vector value
45def v2i64 : ValueType<128, 17>; // 2 x i64 vector value
46def v4f32 : ValueType<128, 18>; // 4 x f32 vector value
47def v2f64 : ValueType<128, 19>; // 2 x f64 vector value
Chris Lattner7c289522003-07-30 05:50:12 +000048
49//===----------------------------------------------------------------------===//
50// Register file description - These classes are used to fill in the target
Chris Lattnerccc8ed72005-10-04 05:09:20 +000051// description classes.
Chris Lattner7c289522003-07-30 05:50:12 +000052
Chris Lattnerccc8ed72005-10-04 05:09:20 +000053class RegisterClass; // Forward def
Chris Lattner7c289522003-07-30 05:50:12 +000054
Chris Lattnerb2286572004-09-14 04:17:02 +000055// Register - You should define one instance of this class for each register
56// in the target machine. String n will become the "name" of the register.
Chris Lattneref242b12005-09-30 04:13:23 +000057class Register<string n> {
Misha Brukman01c16382003-05-29 18:48:17 +000058 string Namespace = "";
Chris Lattnerb2286572004-09-14 04:17:02 +000059 string Name = n;
Chris Lattnerb4d83c12004-08-21 02:17:39 +000060
61 // SpillSize - If this value is set to a non-zero value, it is the size in
62 // bits of the spill slot required to hold this register. If this value is
63 // set to zero, the information is inferred from any register classes the
64 // register belongs to.
65 int SpillSize = 0;
66
67 // SpillAlignment - This value is used to specify the alignment required for
68 // spilling the register. Like SpillSize, this should only be explicitly
69 // specified if the register is not in a register class.
70 int SpillAlignment = 0;
Chris Lattner76bf8682003-08-03 22:12:37 +000071
Chris Lattneref242b12005-09-30 04:13:23 +000072 // Aliases - A list of registers that this register overlaps with. A read or
73 // modification of this register can potentially read or modifie the aliased
74 // registers.
75 //
76 list<Register> Aliases = [];
Misha Brukman01c16382003-05-29 18:48:17 +000077}
78
Chris Lattnerb2286572004-09-14 04:17:02 +000079// RegisterGroup - This can be used to define instances of Register which
80// need to specify aliases.
81// List "aliases" specifies which registers are aliased to this one. This
82// allows the code generator to be careful not to put two values with
83// overlapping live ranges into registers which alias.
84class RegisterGroup<string n, list<Register> aliases> : Register<n> {
85 let Aliases = aliases;
Chris Lattner7c289522003-07-30 05:50:12 +000086}
87
88// RegisterClass - Now that all of the registers are defined, and aliases
89// between registers are defined, specify which registers belong to which
90// register classes. This also defines the default allocation order of
91// registers by register allocators.
92//
Chris Lattner1ff95402005-08-19 18:48:48 +000093class RegisterClass<string namespace, ValueType regType, int alignment,
94 list<Register> regList> {
95 string Namespace = namespace;
96
Chris Lattner0ad13612003-07-30 22:16:41 +000097 // RegType - Specify the ValueType of the registers in this register class.
98 // Note that all registers in a register class must have the same ValueType.
99 //
Chris Lattner7c289522003-07-30 05:50:12 +0000100 ValueType RegType = regType;
Chris Lattner0ad13612003-07-30 22:16:41 +0000101
102 // Alignment - Specify the alignment required of the registers when they are
103 // stored or loaded to memory.
104 //
Chris Lattnerde04dd72003-08-01 05:18:03 +0000105 int Size = RegType.Size;
Chris Lattner7c289522003-07-30 05:50:12 +0000106 int Alignment = alignment;
Chris Lattner0ad13612003-07-30 22:16:41 +0000107
108 // MemberList - Specify which registers are in this class. If the
109 // allocation_order_* method are not specified, this also defines the order of
110 // allocation used by the register allocator.
111 //
Chris Lattner7c289522003-07-30 05:50:12 +0000112 list<Register> MemberList = regList;
Chris Lattner0ad13612003-07-30 22:16:41 +0000113
Chris Lattnerecbce612005-08-19 19:13:20 +0000114 // MethodProtos/MethodBodies - These members can be used to insert arbitrary
115 // code into a generated register class. The normal usage of this is to
116 // overload virtual methods.
117 code MethodProtos = [{}];
118 code MethodBodies = [{}];
Chris Lattner7c289522003-07-30 05:50:12 +0000119}
120
121
122//===----------------------------------------------------------------------===//
Jim Laskey53842142005-10-19 19:51:16 +0000123// Pull in the common support for scheduling
124//
125include "../TargetSchedule.td"
126
127
128//===----------------------------------------------------------------------===//
Chris Lattnera5100d92003-08-03 18:18:31 +0000129// Instruction set description - These classes correspond to the C++ classes in
130// the Target/TargetInstrInfo.h file.
Chris Lattner7c289522003-07-30 05:50:12 +0000131//
Misha Brukman01c16382003-05-29 18:48:17 +0000132class Instruction {
Chris Lattner33c23dd2004-08-01 09:36:44 +0000133 string Name = ""; // The opcode string for this instruction
Misha Brukman01c16382003-05-29 18:48:17 +0000134 string Namespace = "";
135
Chris Lattnerbbe664c2004-08-01 03:23:34 +0000136 dag OperandList; // An dag containing the MI operand list.
Chris Lattnerc1392032004-08-01 04:40:43 +0000137 string AsmString = ""; // The .s format to print the instruction with.
Chris Lattnerbbe664c2004-08-01 03:23:34 +0000138
139 // Pattern - Set to the DAG pattern for this instruction, if we know of one,
140 // otherwise, uninitialized.
141 list<dag> Pattern;
142
143 // The follow state will eventually be inferred automatically from the
144 // instruction pattern.
145
146 list<Register> Uses = []; // Default to using no non-operand registers
147 list<Register> Defs = []; // Default to modifying no non-operand registers
Misha Brukman01c16382003-05-29 18:48:17 +0000148
149 // These bits capture information about the high-level semantics of the
150 // instruction.
Chris Lattner84c40c12003-07-29 23:02:49 +0000151 bit isReturn = 0; // Is this instruction a return instruction?
152 bit isBranch = 0; // Is this instruction a branch instruction?
Chris Lattner2a809f62004-07-31 02:07:07 +0000153 bit isBarrier = 0; // Can control flow fall through this instruction?
Chris Lattner84c40c12003-07-29 23:02:49 +0000154 bit isCall = 0; // Is this instruction a call instruction?
Nate Begeman8d5c5032004-09-28 21:29:00 +0000155 bit isLoad = 0; // Is this instruction a load instruction?
156 bit isStore = 0; // Is this instruction a store instruction?
Chris Lattner84c40c12003-07-29 23:02:49 +0000157 bit isTwoAddress = 0; // Is this a two address instruction?
Chris Lattner273f2282005-01-02 02:27:48 +0000158 bit isConvertibleToThreeAddress = 0; // Can this 2-addr instruction promote?
159 bit isCommutable = 0; // Is this 3 operand instruction commutable?
Chris Lattner84c40c12003-07-29 23:02:49 +0000160 bit isTerminator = 0; // Is this part of the terminator for a basic block?
Chris Lattner7baaf092004-09-28 18:34:14 +0000161 bit hasDelaySlot = 0; // Does this instruction have an delay slot?
Chris Lattnere3cbf822005-08-26 20:55:40 +0000162 bit usesCustomDAGSchedInserter = 0; // Pseudo instr needing special help.
Jim Laskey53842142005-10-19 19:51:16 +0000163
164 InstrItinClass Itinerary; // Execution steps used for scheduling.
Chris Lattner3e77d6e2003-08-06 15:31:02 +0000165}
166
167
Chris Lattnerc1392032004-08-01 04:40:43 +0000168/// ops definition - This is just a simple marker used to identify the operands
169/// list for an instruction. This should be used like this:
170/// (ops R32:$dst, R32:$src) or something similar.
171def ops;
Chris Lattner52d2f142004-08-11 01:53:34 +0000172
Chris Lattner329cdc32005-08-18 23:17:07 +0000173/// variable_ops definition - Mark this instruction as taking a variable number
174/// of operands.
175def variable_ops;
176
Chris Lattner52d2f142004-08-11 01:53:34 +0000177/// Operand Types - These provide the built-in operand types that may be used
178/// by a target. Targets can optionally provide their own operand types as
179/// needed, though this should not be needed for RISC targets.
180class Operand<ValueType ty> {
Chris Lattner52d2f142004-08-11 01:53:34 +0000181 ValueType Type = ty;
182 string PrintMethod = "printOperand";
Chris Lattnerbe7a2ff2005-11-19 07:00:10 +0000183 int NumMIOperands = 1;
184 dag MIOperandInfo = (ops);
Chris Lattner52d2f142004-08-11 01:53:34 +0000185}
186
Chris Lattnerfa146832004-08-15 05:37:00 +0000187def i1imm : Operand<i1>;
Chris Lattner52d2f142004-08-11 01:53:34 +0000188def i8imm : Operand<i8>;
189def i16imm : Operand<i16>;
190def i32imm : Operand<i32>;
191def i64imm : Operand<i64>;
Chris Lattnera5100d92003-08-03 18:18:31 +0000192
Chris Lattner175580c2004-08-14 22:50:53 +0000193// InstrInfo - This class should only be instantiated once to provide parameters
194// which are global to the the target machine.
195//
196class InstrInfo {
197 Instruction PHIInst;
198
199 // If the target wants to associate some target-specific information with each
200 // instruction, it should provide these two lists to indicate how to assemble
201 // the target specific information into the 32 bits available.
202 //
203 list<string> TSFlagsFields = [];
204 list<int> TSFlagsShifts = [];
Misha Brukman99ee67a2004-10-14 05:53:40 +0000205
206 // Target can specify its instructions in either big or little-endian formats.
207 // For instance, while both Sparc and PowerPC are big-endian platforms, the
208 // Sparc manual specifies its instructions in the format [31..0] (big), while
209 // PowerPC specifies them using the format [0..31] (little).
210 bit isLittleEndianEncoding = 0;
Chris Lattner175580c2004-08-14 22:50:53 +0000211}
212
213//===----------------------------------------------------------------------===//
214// AsmWriter - This class can be implemented by targets that need to customize
215// the format of the .s file writer.
216//
217// Subtargets can have multiple different asmwriters (e.g. AT&T vs Intel syntax
218// on X86 for example).
219//
220class AsmWriter {
221 // AsmWriterClassName - This specifies the suffix to use for the asmwriter
222 // class. Generated AsmWriter classes are always prefixed with the target
223 // name.
224 string AsmWriterClassName = "AsmPrinter";
225
226 // InstFormatName - AsmWriters can specify the name of the format string to
227 // print instructions with.
228 string InstFormatName = "AsmString";
Chris Lattner0fa20662004-10-03 19:34:18 +0000229
230 // Variant - AsmWriters can be of multiple different variants. Variants are
231 // used to support targets that need to emit assembly code in ways that are
232 // mostly the same for different targets, but have minor differences in
233 // syntax. If the asmstring contains {|} characters in them, this integer
234 // will specify which alternative to use. For example "{x|y|z}" with Variant
235 // == 1, will expand to "y".
236 int Variant = 0;
Chris Lattner175580c2004-08-14 22:50:53 +0000237}
238def DefaultAsmWriter : AsmWriter;
239
240
Chris Lattnera5100d92003-08-03 18:18:31 +0000241//===----------------------------------------------------------------------===//
242// Target - This class contains the "global" target information
243//
244class Target {
245 // CalleeSavedRegisters - As you might guess, this is a list of the callee
246 // saved registers for a target.
247 list<Register> CalleeSavedRegisters = [];
248
249 // PointerType - Specify the value type to be used to represent pointers in
250 // this target. Typically this is an i32 or i64 type.
251 ValueType PointerType;
252
Chris Lattner175580c2004-08-14 22:50:53 +0000253 // InstructionSet - Instruction set description for this target.
Chris Lattnera5100d92003-08-03 18:18:31 +0000254 InstrInfo InstructionSet;
Chris Lattner175580c2004-08-14 22:50:53 +0000255
Chris Lattner0fa20662004-10-03 19:34:18 +0000256 // AssemblyWriters - The AsmWriter instances available for this target.
257 list<AsmWriter> AssemblyWriters = [DefaultAsmWriter];
Misha Brukman01c16382003-05-29 18:48:17 +0000258}
Chris Lattner244883e2003-08-04 21:07:37 +0000259
Chris Lattner244883e2003-08-04 21:07:37 +0000260//===----------------------------------------------------------------------===//
Jim Laskey0de87962005-10-19 13:34:52 +0000261// SubtargetFeature - A characteristic of the chip set.
262//
Jim Laskeyf0c2be42005-10-26 17:28:23 +0000263class SubtargetFeature<string n, string t, string a, string d> {
Jim Laskey0de87962005-10-19 13:34:52 +0000264 // Name - Feature name. Used by command line (-mattr=) to determine the
265 // appropriate target chip.
266 //
267 string Name = n;
268
Jim Laskeyf0c2be42005-10-26 17:28:23 +0000269 // Type - Type of attribute to be set by feature.
270 //
271 string Type = t;
272
273 // Attribute - Attribute to be set by feature.
274 //
275 string Attribute = a;
276
Jim Laskey0de87962005-10-19 13:34:52 +0000277 // Desc - Feature description. Used by command line (-mattr=) to display help
278 // information.
279 //
280 string Desc = d;
281}
282
283//===----------------------------------------------------------------------===//
284// Processor chip sets - These values represent each of the chip sets supported
285// by the scheduler. Each Processor definition requires corresponding
286// instruction itineraries.
287//
288class Processor<string n, ProcessorItineraries pi, list<SubtargetFeature> f> {
289 // Name - Chip set name. Used by command line (-mcpu=) to determine the
290 // appropriate target chip.
291 //
292 string Name = n;
293
294 // ProcItin - The scheduling information for the target processor.
295 //
296 ProcessorItineraries ProcItin = pi;
297
298 // Features - list of
Jim Laskeyf5fc2cb2005-10-21 19:05:19 +0000299 list<SubtargetFeature> Features = f;
Jim Laskey0de87962005-10-19 13:34:52 +0000300}
301
302//===----------------------------------------------------------------------===//
Chris Lattner17f2cf02005-10-10 06:00:30 +0000303// Pull in the common support for DAG isel generation
Chris Lattner244883e2003-08-04 21:07:37 +0000304//
Chris Lattner17f2cf02005-10-10 06:00:30 +0000305include "../TargetSelectionDAG.td"