blob: 37b6ea6073dc0136bf3726060f43d9a4aa68a5c4 [file] [log] [blame]
Jia Liubb481f82012-02-28 07:46:26 +00001//===-- MipsISelLowering.cpp - Mips DAG Lowering Implementation -----------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00007//
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00008//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00009//
10// This file defines the interfaces that Mips uses to lower LLVM code into a
11// selection DAG.
12//
Akira Hatanaka4552c9a2011-04-15 21:51:11 +000013//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000014
15#define DEBUG_TYPE "mips-lower"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000016#include "MipsISelLowering.h"
Bruno Cardoso Lopesa2b1bb52007-08-28 05:08:16 +000017#include "MipsMachineFunction.h"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000018#include "MipsTargetMachine.h"
Chris Lattnerb71b9092009-08-13 06:28:06 +000019#include "MipsTargetObjectFile.h"
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +000020#include "MipsSubtarget.h"
Craig Topper79aa3412012-03-17 18:46:09 +000021#include "InstPrinter/MipsInstPrinter.h"
22#include "MCTargetDesc/MipsBaseInfo.h"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000023#include "llvm/DerivedTypes.h"
24#include "llvm/Function.h"
Bruno Cardoso Lopes91fd5322008-07-21 18:52:34 +000025#include "llvm/GlobalVariable.h"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000026#include "llvm/Intrinsics.h"
27#include "llvm/CallingConv.h"
Akira Hatanaka2b861be2012-10-19 21:47:33 +000028#include "llvm/ADT/Statistic.h"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000029#include "llvm/CodeGen/CallingConvLower.h"
30#include "llvm/CodeGen/MachineFrameInfo.h"
31#include "llvm/CodeGen/MachineFunction.h"
32#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000033#include "llvm/CodeGen/MachineRegisterInfo.h"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000034#include "llvm/CodeGen/SelectionDAGISel.h"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000035#include "llvm/CodeGen/ValueTypes.h"
Akira Hatanaka2b861be2012-10-19 21:47:33 +000036#include "llvm/Support/CommandLine.h"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000037#include "llvm/Support/Debug.h"
Torok Edwinc25e7582009-07-11 20:10:48 +000038#include "llvm/Support/ErrorHandling.h"
NAKAMURA Takumi89593932012-04-21 15:31:45 +000039#include "llvm/Support/raw_ostream.h"
40
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000041using namespace llvm;
42
Akira Hatanaka2b861be2012-10-19 21:47:33 +000043STATISTIC(NumTailCalls, "Number of tail calls");
44
45static cl::opt<bool>
46EnableMipsTailCalls("enable-mips-tail-calls", cl::Hidden,
47 cl::desc("MIPS: Enable tail calls."), cl::init(false));
48
Akira Hatanaka81784cb2012-11-21 20:21:11 +000049static cl::opt<bool>
50LargeGOT("mxgot", cl::Hidden,
51 cl::desc("MIPS: Enable GOT larger than 64k."), cl::init(false));
52
Akira Hatanakafe30a9b2012-10-27 00:29:43 +000053static const uint16_t O32IntRegs[4] = {
54 Mips::A0, Mips::A1, Mips::A2, Mips::A3
55};
56
57static const uint16_t Mips64IntRegs[8] = {
58 Mips::A0_64, Mips::A1_64, Mips::A2_64, Mips::A3_64,
59 Mips::T0_64, Mips::T1_64, Mips::T2_64, Mips::T3_64
60};
61
62static const uint16_t Mips64DPRegs[8] = {
63 Mips::D12_64, Mips::D13_64, Mips::D14_64, Mips::D15_64,
64 Mips::D16_64, Mips::D17_64, Mips::D18_64, Mips::D19_64
65};
66
Jia Liubb481f82012-02-28 07:46:26 +000067// If I is a shifted mask, set the size (Size) and the first bit of the
Akira Hatanakadbe9a312011-08-18 20:07:42 +000068// mask (Pos), and return true.
Jia Liubb481f82012-02-28 07:46:26 +000069// For example, if I is 0x003ff800, (Pos, Size) = (11, 11).
Akira Hatanaka854a7db2011-08-19 22:59:00 +000070static bool IsShiftedMask(uint64_t I, uint64_t &Pos, uint64_t &Size) {
Akira Hatanakad6bc5232011-12-05 21:26:34 +000071 if (!isShiftedMask_64(I))
Akira Hatanaka854a7db2011-08-19 22:59:00 +000072 return false;
Akira Hatanakabb15e112011-08-17 02:05:42 +000073
Akira Hatanakad6bc5232011-12-05 21:26:34 +000074 Size = CountPopulation_64(I);
75 Pos = CountTrailingZeros_64(I);
Akira Hatanakadbe9a312011-08-18 20:07:42 +000076 return true;
Akira Hatanakabb15e112011-08-17 02:05:42 +000077}
78
Akira Hatanaka648f00c2012-02-24 22:34:47 +000079static SDValue GetGlobalReg(SelectionDAG &DAG, EVT Ty) {
80 MipsFunctionInfo *FI = DAG.getMachineFunction().getInfo<MipsFunctionInfo>();
81 return DAG.getRegister(FI->getGlobalBaseReg(), Ty);
82}
83
Chris Lattnerf0144122009-07-28 03:13:23 +000084const char *MipsTargetLowering::getTargetNodeName(unsigned Opcode) const {
85 switch (Opcode) {
Akira Hatanakabdd2ce92011-05-23 21:13:59 +000086 case MipsISD::JmpLink: return "MipsISD::JmpLink";
Akira Hatanaka58d1e3f2012-10-19 20:59:39 +000087 case MipsISD::TailCall: return "MipsISD::TailCall";
Akira Hatanakabdd2ce92011-05-23 21:13:59 +000088 case MipsISD::Hi: return "MipsISD::Hi";
89 case MipsISD::Lo: return "MipsISD::Lo";
90 case MipsISD::GPRel: return "MipsISD::GPRel";
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +000091 case MipsISD::ThreadPointer: return "MipsISD::ThreadPointer";
Akira Hatanakabdd2ce92011-05-23 21:13:59 +000092 case MipsISD::Ret: return "MipsISD::Ret";
93 case MipsISD::FPBrcond: return "MipsISD::FPBrcond";
94 case MipsISD::FPCmp: return "MipsISD::FPCmp";
95 case MipsISD::CMovFP_T: return "MipsISD::CMovFP_T";
96 case MipsISD::CMovFP_F: return "MipsISD::CMovFP_F";
97 case MipsISD::FPRound: return "MipsISD::FPRound";
98 case MipsISD::MAdd: return "MipsISD::MAdd";
99 case MipsISD::MAddu: return "MipsISD::MAddu";
100 case MipsISD::MSub: return "MipsISD::MSub";
101 case MipsISD::MSubu: return "MipsISD::MSubu";
102 case MipsISD::DivRem: return "MipsISD::DivRem";
103 case MipsISD::DivRemU: return "MipsISD::DivRemU";
104 case MipsISD::BuildPairF64: return "MipsISD::BuildPairF64";
105 case MipsISD::ExtractElementF64: return "MipsISD::ExtractElementF64";
Akira Hatanakabfcb83f2011-12-12 22:38:19 +0000106 case MipsISD::Wrapper: return "MipsISD::Wrapper";
Akira Hatanaka21afc632011-06-21 00:40:49 +0000107 case MipsISD::DynAlloc: return "MipsISD::DynAlloc";
Akira Hatanakadb548262011-07-19 23:30:50 +0000108 case MipsISD::Sync: return "MipsISD::Sync";
Akira Hatanakabb15e112011-08-17 02:05:42 +0000109 case MipsISD::Ext: return "MipsISD::Ext";
110 case MipsISD::Ins: return "MipsISD::Ins";
Akira Hatanakab6f1dc22012-06-02 00:03:12 +0000111 case MipsISD::LWL: return "MipsISD::LWL";
112 case MipsISD::LWR: return "MipsISD::LWR";
113 case MipsISD::SWL: return "MipsISD::SWL";
114 case MipsISD::SWR: return "MipsISD::SWR";
115 case MipsISD::LDL: return "MipsISD::LDL";
116 case MipsISD::LDR: return "MipsISD::LDR";
117 case MipsISD::SDL: return "MipsISD::SDL";
118 case MipsISD::SDR: return "MipsISD::SDR";
Akira Hatanaka6fad5e72012-09-21 23:52:47 +0000119 case MipsISD::EXTP: return "MipsISD::EXTP";
120 case MipsISD::EXTPDP: return "MipsISD::EXTPDP";
121 case MipsISD::EXTR_S_H: return "MipsISD::EXTR_S_H";
122 case MipsISD::EXTR_W: return "MipsISD::EXTR_W";
123 case MipsISD::EXTR_R_W: return "MipsISD::EXTR_R_W";
124 case MipsISD::EXTR_RS_W: return "MipsISD::EXTR_RS_W";
125 case MipsISD::SHILO: return "MipsISD::SHILO";
126 case MipsISD::MTHLIP: return "MipsISD::MTHLIP";
127 case MipsISD::MULT: return "MipsISD::MULT";
128 case MipsISD::MULTU: return "MipsISD::MULTU";
129 case MipsISD::MADD_DSP: return "MipsISD::MADD_DSPDSP";
130 case MipsISD::MADDU_DSP: return "MipsISD::MADDU_DSP";
131 case MipsISD::MSUB_DSP: return "MipsISD::MSUB_DSP";
132 case MipsISD::MSUBU_DSP: return "MipsISD::MSUBU_DSP";
Akira Hatanaka0f843822011-06-07 18:58:42 +0000133 default: return NULL;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000134 }
135}
136
137MipsTargetLowering::
Chris Lattnerf0144122009-07-28 03:13:23 +0000138MipsTargetLowering(MipsTargetMachine &TM)
Akira Hatanaka8b4198d2011-09-26 21:47:02 +0000139 : TargetLowering(TM, new MipsTargetObjectFile()),
140 Subtarget(&TM.getSubtarget<MipsSubtarget>()),
Akira Hatanaka2ec69fa2011-10-28 18:47:24 +0000141 HasMips64(Subtarget->hasMips64()), IsN64(Subtarget->isABI_N64()),
142 IsO32(Subtarget->isABI_O32()) {
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000143
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000144 // Mips does not have i1 type, so use i32 for
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000145 // setcc operations results (slt, sgt, ...).
Duncan Sands03228082008-11-23 15:47:28 +0000146 setBooleanContents(ZeroOrOneBooleanContent);
Duncan Sands28b77e92011-09-06 19:07:46 +0000147 setBooleanVectorContents(ZeroOrOneBooleanContent); // FIXME: Is this correct?
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000148
149 // Set up the register classes
Craig Topper420761a2012-04-20 07:30:17 +0000150 addRegisterClass(MVT::i32, &Mips::CPURegsRegClass);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000151
Akira Hatanaka95934842011-09-24 01:34:44 +0000152 if (HasMips64)
Craig Topper420761a2012-04-20 07:30:17 +0000153 addRegisterClass(MVT::i64, &Mips::CPU64RegsRegClass);
Akira Hatanaka95934842011-09-24 01:34:44 +0000154
Akira Hatanaka28ee4fd2012-05-31 02:59:44 +0000155 if (Subtarget->inMips16Mode()) {
156 addRegisterClass(MVT::i32, &Mips::CPU16RegsRegClass);
Akira Hatanaka28ee4fd2012-05-31 02:59:44 +0000157 }
158
Akira Hatanakab430cec2012-09-21 23:58:31 +0000159 if (Subtarget->hasDSP()) {
160 MVT::SimpleValueType VecTys[2] = {MVT::v2i16, MVT::v4i8};
161
162 for (unsigned i = 0; i < array_lengthof(VecTys); ++i) {
163 addRegisterClass(VecTys[i], &Mips::DSPRegsRegClass);
164
165 // Expand all builtin opcodes.
166 for (unsigned Opc = 0; Opc < ISD::BUILTIN_OP_END; ++Opc)
167 setOperationAction(Opc, VecTys[i], Expand);
168
169 setOperationAction(ISD::LOAD, VecTys[i], Legal);
170 setOperationAction(ISD::STORE, VecTys[i], Legal);
171 setOperationAction(ISD::BITCAST, VecTys[i], Legal);
172 }
173 }
174
Akira Hatanakab0e7af72012-01-04 19:29:11 +0000175 if (!TM.Options.UseSoftFloat) {
Craig Topper420761a2012-04-20 07:30:17 +0000176 addRegisterClass(MVT::f32, &Mips::FGR32RegClass);
Akira Hatanakab0e7af72012-01-04 19:29:11 +0000177
178 // When dealing with single precision only, use libcalls
179 if (!Subtarget->isSingleFloat()) {
180 if (HasMips64)
Craig Topper420761a2012-04-20 07:30:17 +0000181 addRegisterClass(MVT::f64, &Mips::FGR64RegClass);
Akira Hatanakab0e7af72012-01-04 19:29:11 +0000182 else
Craig Topper420761a2012-04-20 07:30:17 +0000183 addRegisterClass(MVT::f64, &Mips::AFGR64RegClass);
Akira Hatanakab0e7af72012-01-04 19:29:11 +0000184 }
Akira Hatanaka792016b2011-09-23 18:28:39 +0000185 }
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000186
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000187 // Load extented operations for i1 types must be promoted
Owen Anderson825b72b2009-08-11 20:47:22 +0000188 setLoadExtAction(ISD::EXTLOAD, MVT::i1, Promote);
189 setLoadExtAction(ISD::ZEXTLOAD, MVT::i1, Promote);
190 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000191
Eli Friedman6055a6a2009-07-17 04:07:24 +0000192 // MIPS doesn't have extending float->double load/store
Owen Anderson825b72b2009-08-11 20:47:22 +0000193 setLoadExtAction(ISD::EXTLOAD, MVT::f32, Expand);
194 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Eli Friedman10a36592009-07-17 02:28:12 +0000195
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000196 // Used by legalize types to correctly generate the setcc result.
197 // Without this, every float setcc comes with a AND/OR with the result,
198 // we don't want this, since the fpcmp result goes to a flag register,
Bruno Cardoso Lopes77283772008-07-31 18:31:28 +0000199 // which is used implicitly by brcond and select operations.
Owen Anderson825b72b2009-08-11 20:47:22 +0000200 AddPromotedToType(ISD::SETCC, MVT::i1, MVT::i32);
Bruno Cardoso Lopes77283772008-07-31 18:31:28 +0000201
Bruno Cardoso Lopes97c25372008-07-09 04:15:08 +0000202 // Mips Custom Operations
Owen Anderson825b72b2009-08-11 20:47:22 +0000203 setOperationAction(ISD::GlobalAddress, MVT::i32, Custom);
Bruno Cardoso Lopesca8a2aa2011-03-04 20:01:52 +0000204 setOperationAction(ISD::BlockAddress, MVT::i32, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000205 setOperationAction(ISD::GlobalTLSAddress, MVT::i32, Custom);
206 setOperationAction(ISD::JumpTable, MVT::i32, Custom);
207 setOperationAction(ISD::ConstantPool, MVT::i32, Custom);
208 setOperationAction(ISD::SELECT, MVT::f32, Custom);
209 setOperationAction(ISD::SELECT, MVT::f64, Custom);
210 setOperationAction(ISD::SELECT, MVT::i32, Custom);
Akira Hatanaka3fef29d2012-07-11 19:32:27 +0000211 setOperationAction(ISD::SELECT_CC, MVT::f32, Custom);
212 setOperationAction(ISD::SELECT_CC, MVT::f64, Custom);
Akira Hatanaka0a40c232012-03-09 23:46:03 +0000213 setOperationAction(ISD::SETCC, MVT::f32, Custom);
214 setOperationAction(ISD::SETCC, MVT::f64, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000215 setOperationAction(ISD::BRCOND, MVT::Other, Custom);
Bruno Cardoso Lopes6059b852010-02-06 21:00:02 +0000216 setOperationAction(ISD::VASTART, MVT::Other, Custom);
Akira Hatanakad229b7b2012-03-10 00:03:50 +0000217 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
218 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Custom);
Reed Kotler8834a202012-10-29 16:16:54 +0000219 if (Subtarget->inMips16Mode()) {
220 setOperationAction(ISD::MEMBARRIER, MVT::Other, Expand);
221 setOperationAction(ISD::ATOMIC_FENCE, MVT::Other, Expand);
222 }
223 else {
224 setOperationAction(ISD::MEMBARRIER, MVT::Other, Custom);
225 setOperationAction(ISD::ATOMIC_FENCE, MVT::Other, Custom);
226 }
Akira Hatanakaf934d152012-09-15 01:02:03 +0000227 if (!Subtarget->inMips16Mode()) {
228 setOperationAction(ISD::LOAD, MVT::i32, Custom);
229 setOperationAction(ISD::STORE, MVT::i32, Custom);
230 }
Akira Hatanakad229b7b2012-03-10 00:03:50 +0000231
Akira Hatanakac12a6e62012-04-11 22:49:04 +0000232 if (!TM.Options.NoNaNsFPMath) {
233 setOperationAction(ISD::FABS, MVT::f32, Custom);
234 setOperationAction(ISD::FABS, MVT::f64, Custom);
235 }
236
Akira Hatanakad229b7b2012-03-10 00:03:50 +0000237 if (HasMips64) {
238 setOperationAction(ISD::GlobalAddress, MVT::i64, Custom);
239 setOperationAction(ISD::BlockAddress, MVT::i64, Custom);
240 setOperationAction(ISD::GlobalTLSAddress, MVT::i64, Custom);
241 setOperationAction(ISD::JumpTable, MVT::i64, Custom);
242 setOperationAction(ISD::ConstantPool, MVT::i64, Custom);
243 setOperationAction(ISD::SELECT, MVT::i64, Custom);
Akira Hatanaka7664f052012-06-02 00:04:42 +0000244 setOperationAction(ISD::LOAD, MVT::i64, Custom);
245 setOperationAction(ISD::STORE, MVT::i64, Custom);
Akira Hatanakad229b7b2012-03-10 00:03:50 +0000246 }
Bruno Cardoso Lopes6059b852010-02-06 21:00:02 +0000247
Akira Hatanakaa284acb2012-05-09 00:55:21 +0000248 if (!HasMips64) {
249 setOperationAction(ISD::SHL_PARTS, MVT::i32, Custom);
250 setOperationAction(ISD::SRA_PARTS, MVT::i32, Custom);
251 setOperationAction(ISD::SRL_PARTS, MVT::i32, Custom);
252 }
253
Akira Hatanakae90a3bc2012-11-07 19:10:58 +0000254 setOperationAction(ISD::ADD, MVT::i32, Custom);
255 if (HasMips64)
256 setOperationAction(ISD::ADD, MVT::i64, Custom);
257
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000258 setOperationAction(ISD::SDIV, MVT::i32, Expand);
259 setOperationAction(ISD::SREM, MVT::i32, Expand);
260 setOperationAction(ISD::UDIV, MVT::i32, Expand);
261 setOperationAction(ISD::UREM, MVT::i32, Expand);
Akira Hatanakadda4a072011-10-03 21:06:13 +0000262 setOperationAction(ISD::SDIV, MVT::i64, Expand);
263 setOperationAction(ISD::SREM, MVT::i64, Expand);
264 setOperationAction(ISD::UDIV, MVT::i64, Expand);
265 setOperationAction(ISD::UREM, MVT::i64, Expand);
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000266
Bruno Cardoso Lopes97c25372008-07-09 04:15:08 +0000267 // Operations not directly supported by Mips.
Owen Anderson825b72b2009-08-11 20:47:22 +0000268 setOperationAction(ISD::BR_JT, MVT::Other, Expand);
269 setOperationAction(ISD::BR_CC, MVT::Other, Expand);
270 setOperationAction(ISD::SELECT_CC, MVT::Other, Expand);
271 setOperationAction(ISD::UINT_TO_FP, MVT::i32, Expand);
Akira Hatanakae1bcd6b2011-12-20 23:40:56 +0000272 setOperationAction(ISD::UINT_TO_FP, MVT::i64, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000273 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Expand);
Akira Hatanakae1bcd6b2011-12-20 23:40:56 +0000274 setOperationAction(ISD::FP_TO_UINT, MVT::i64, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000275 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1, Expand);
276 setOperationAction(ISD::CTPOP, MVT::i32, Expand);
Akira Hatanaka7f162742011-12-21 00:14:05 +0000277 setOperationAction(ISD::CTPOP, MVT::i64, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000278 setOperationAction(ISD::CTTZ, MVT::i32, Expand);
Akira Hatanaka7f162742011-12-21 00:14:05 +0000279 setOperationAction(ISD::CTTZ, MVT::i64, Expand);
Chandler Carruth63974b22011-12-13 01:56:10 +0000280 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i32, Expand);
281 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i64, Expand);
282 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i32, Expand);
283 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i64, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000284 setOperationAction(ISD::ROTL, MVT::i32, Expand);
Akira Hatanakac7bafe92011-09-30 18:51:46 +0000285 setOperationAction(ISD::ROTL, MVT::i64, Expand);
Akira Hatanaka1d165f12012-07-31 20:54:48 +0000286 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Expand);
287 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i64, Expand);
Bruno Cardoso Lopes908b6dd2010-12-09 17:32:30 +0000288
Akira Hatanaka56633442011-09-20 23:53:09 +0000289 if (!Subtarget->hasMips32r2())
Bruno Cardoso Lopes908b6dd2010-12-09 17:32:30 +0000290 setOperationAction(ISD::ROTR, MVT::i32, Expand);
291
Akira Hatanakac7bafe92011-09-30 18:51:46 +0000292 if (!Subtarget->hasMips64r2())
293 setOperationAction(ISD::ROTR, MVT::i64, Expand);
294
Owen Anderson825b72b2009-08-11 20:47:22 +0000295 setOperationAction(ISD::FSIN, MVT::f32, Expand);
Bruno Cardoso Lopes5d6fb5d2011-03-04 18:54:14 +0000296 setOperationAction(ISD::FSIN, MVT::f64, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000297 setOperationAction(ISD::FCOS, MVT::f32, Expand);
Bruno Cardoso Lopes5d6fb5d2011-03-04 18:54:14 +0000298 setOperationAction(ISD::FCOS, MVT::f64, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000299 setOperationAction(ISD::FPOWI, MVT::f32, Expand);
300 setOperationAction(ISD::FPOW, MVT::f32, Expand);
Akira Hatanaka46da1362011-05-23 22:23:58 +0000301 setOperationAction(ISD::FPOW, MVT::f64, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000302 setOperationAction(ISD::FLOG, MVT::f32, Expand);
303 setOperationAction(ISD::FLOG2, MVT::f32, Expand);
304 setOperationAction(ISD::FLOG10, MVT::f32, Expand);
305 setOperationAction(ISD::FEXP, MVT::f32, Expand);
Cameron Zwarich33390842011-07-08 21:39:21 +0000306 setOperationAction(ISD::FMA, MVT::f32, Expand);
307 setOperationAction(ISD::FMA, MVT::f64, Expand);
Akira Hatanaka21ecc2f2012-03-29 18:43:11 +0000308 setOperationAction(ISD::FREM, MVT::f32, Expand);
309 setOperationAction(ISD::FREM, MVT::f64, Expand);
Bruno Cardoso Lopes97c25372008-07-09 04:15:08 +0000310
Akira Hatanaka1cc63332012-04-11 22:59:08 +0000311 if (!TM.Options.NoNaNsFPMath) {
312 setOperationAction(ISD::FNEG, MVT::f32, Expand);
313 setOperationAction(ISD::FNEG, MVT::f64, Expand);
314 }
315
Akira Hatanakacf0cd802011-05-26 18:59:03 +0000316 setOperationAction(ISD::EXCEPTIONADDR, MVT::i32, Expand);
Akira Hatanaka590baca2012-02-02 03:13:40 +0000317 setOperationAction(ISD::EXCEPTIONADDR, MVT::i64, Expand);
Akira Hatanakacf0cd802011-05-26 18:59:03 +0000318 setOperationAction(ISD::EHSELECTION, MVT::i32, Expand);
Akira Hatanaka590baca2012-02-02 03:13:40 +0000319 setOperationAction(ISD::EHSELECTION, MVT::i64, Expand);
Eric Christopher471e4222011-06-08 23:55:35 +0000320
Bruno Cardoso Lopes954dac02011-03-09 19:22:22 +0000321 setOperationAction(ISD::VAARG, MVT::Other, Expand);
322 setOperationAction(ISD::VACOPY, MVT::Other, Expand);
323 setOperationAction(ISD::VAEND, MVT::Other, Expand);
324
Akira Hatanakab430cec2012-09-21 23:58:31 +0000325 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::i64, Custom);
326 setOperationAction(ISD::INTRINSIC_W_CHAIN, MVT::i64, Custom);
327
Bruno Cardoso Lopes97c25372008-07-09 04:15:08 +0000328 // Use the default for now
Owen Anderson825b72b2009-08-11 20:47:22 +0000329 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
330 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
Eli Friedman14648462011-07-27 22:21:52 +0000331
Jia Liubb481f82012-02-28 07:46:26 +0000332 setOperationAction(ISD::ATOMIC_LOAD, MVT::i32, Expand);
333 setOperationAction(ISD::ATOMIC_LOAD, MVT::i64, Expand);
334 setOperationAction(ISD::ATOMIC_STORE, MVT::i32, Expand);
335 setOperationAction(ISD::ATOMIC_STORE, MVT::i64, Expand);
Eli Friedman4db5aca2011-08-29 18:23:02 +0000336
Reed Kotler8834a202012-10-29 16:16:54 +0000337 if (Subtarget->inMips16Mode()) {
338 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i32, Expand);
339 setOperationAction(ISD::ATOMIC_SWAP, MVT::i32, Expand);
340 setOperationAction(ISD::ATOMIC_LOAD_ADD, MVT::i32, Expand);
341 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i32, Expand);
342 setOperationAction(ISD::ATOMIC_LOAD_AND, MVT::i32, Expand);
343 setOperationAction(ISD::ATOMIC_LOAD_OR, MVT::i32, Expand);
344 setOperationAction(ISD::ATOMIC_LOAD_XOR, MVT::i32, Expand);
345 setOperationAction(ISD::ATOMIC_LOAD_NAND, MVT::i32, Expand);
346 setOperationAction(ISD::ATOMIC_LOAD_MIN, MVT::i32, Expand);
347 setOperationAction(ISD::ATOMIC_LOAD_MAX, MVT::i32, Expand);
348 setOperationAction(ISD::ATOMIC_LOAD_UMIN, MVT::i32, Expand);
349 setOperationAction(ISD::ATOMIC_LOAD_UMAX, MVT::i32, Expand);
350 }
351
Eli Friedman26689ac2011-08-03 21:06:02 +0000352 setInsertFencesForAtomic(true);
353
Bruno Cardoso Lopes7728f7e2008-07-09 05:32:22 +0000354 if (!Subtarget->hasSEInReg()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000355 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i8, Expand);
356 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i16, Expand);
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000357 }
358
Akira Hatanakac79507a2011-12-21 00:20:27 +0000359 if (!Subtarget->hasBitCount()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000360 setOperationAction(ISD::CTLZ, MVT::i32, Expand);
Akira Hatanakac79507a2011-12-21 00:20:27 +0000361 setOperationAction(ISD::CTLZ, MVT::i64, Expand);
362 }
Bruno Cardoso Lopes65ad4522008-08-08 06:16:31 +0000363
Akira Hatanakac0ea0432011-12-20 23:56:43 +0000364 if (!Subtarget->hasSwap()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000365 setOperationAction(ISD::BSWAP, MVT::i32, Expand);
Akira Hatanakac0ea0432011-12-20 23:56:43 +0000366 setOperationAction(ISD::BSWAP, MVT::i64, Expand);
367 }
Bruno Cardoso Lopes739e4412008-08-13 07:13:40 +0000368
Akira Hatanaka7664f052012-06-02 00:04:42 +0000369 if (HasMips64) {
370 setLoadExtAction(ISD::SEXTLOAD, MVT::i32, Custom);
371 setLoadExtAction(ISD::ZEXTLOAD, MVT::i32, Custom);
372 setLoadExtAction(ISD::EXTLOAD, MVT::i32, Custom);
373 setTruncStoreAction(MVT::i64, MVT::i32, Custom);
374 }
375
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000376 setTargetDAGCombine(ISD::ADDE);
377 setTargetDAGCombine(ISD::SUBE);
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000378 setTargetDAGCombine(ISD::SDIVREM);
379 setTargetDAGCombine(ISD::UDIVREM);
Akira Hatanakaee8c3b02012-03-08 03:26:37 +0000380 setTargetDAGCombine(ISD::SELECT);
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000381 setTargetDAGCombine(ISD::AND);
382 setTargetDAGCombine(ISD::OR);
Akira Hatanaka87827072012-06-13 20:33:18 +0000383 setTargetDAGCombine(ISD::ADD);
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000384
Akira Hatanaka5fdf5002012-03-08 01:59:33 +0000385 setMinFunctionAlignment(HasMips64 ? 3 : 2);
Eli Friedmanfc5d3052011-05-06 20:34:06 +0000386
Akira Hatanaka3f5b1072012-02-02 03:17:04 +0000387 setStackPointerRegisterToSaveRestore(IsN64 ? Mips::SP_64 : Mips::SP);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000388 computeRegisterProperties();
Akira Hatanakacf0cd802011-05-26 18:59:03 +0000389
Akira Hatanaka590baca2012-02-02 03:13:40 +0000390 setExceptionPointerRegister(IsN64 ? Mips::A0_64 : Mips::A0);
391 setExceptionSelectorRegister(IsN64 ? Mips::A1_64 : Mips::A1);
Akira Hatanakae193b322012-06-13 19:33:32 +0000392
393 maxStoresPerMemcpy = 16;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000394}
395
Akira Hatanaka5c21c9e2011-08-12 21:30:06 +0000396bool MipsTargetLowering::allowsUnalignedMemoryAccesses(EVT VT) const {
Akira Hatanaka511961a2011-08-17 18:49:18 +0000397 MVT::SimpleValueType SVT = VT.getSimpleVT().SimpleTy;
Jia Liubb481f82012-02-28 07:46:26 +0000398
Akira Hatanakaf934d152012-09-15 01:02:03 +0000399 if (Subtarget->inMips16Mode())
400 return false;
401
Akira Hatanaka44b6c712012-02-28 02:55:02 +0000402 switch (SVT) {
403 case MVT::i64:
404 case MVT::i32:
Akira Hatanaka44b6c712012-02-28 02:55:02 +0000405 return true;
Akira Hatanaka44b6c712012-02-28 02:55:02 +0000406 default:
407 return false;
408 }
Akira Hatanaka5c21c9e2011-08-12 21:30:06 +0000409}
410
Duncan Sands28b77e92011-09-06 19:07:46 +0000411EVT MipsTargetLowering::getSetCCResultType(EVT VT) const {
Owen Anderson825b72b2009-08-11 20:47:22 +0000412 return MVT::i32;
Scott Michel5b8f82e2008-03-10 15:42:14 +0000413}
414
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000415// SelectMadd -
416// Transforms a subgraph in CurDAG if the following pattern is found:
417// (addc multLo, Lo0), (adde multHi, Hi0),
418// where,
419// multHi/Lo: product of multiplication
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000420// Lo0: initial value of Lo register
421// Hi0: initial value of Hi register
Akira Hatanaka81bd78b2011-03-30 21:15:35 +0000422// Return true if pattern matching was successful.
Akira Hatanaka864f6602012-06-14 21:10:56 +0000423static bool SelectMadd(SDNode *ADDENode, SelectionDAG *CurDAG) {
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000424 // ADDENode's second operand must be a flag output of an ADDC node in order
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000425 // for the matching to be successful.
Akira Hatanaka864f6602012-06-14 21:10:56 +0000426 SDNode *ADDCNode = ADDENode->getOperand(2).getNode();
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000427
428 if (ADDCNode->getOpcode() != ISD::ADDC)
429 return false;
430
431 SDValue MultHi = ADDENode->getOperand(0);
432 SDValue MultLo = ADDCNode->getOperand(0);
Akira Hatanaka864f6602012-06-14 21:10:56 +0000433 SDNode *MultNode = MultHi.getNode();
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000434 unsigned MultOpc = MultHi.getOpcode();
435
436 // MultHi and MultLo must be generated by the same node,
437 if (MultLo.getNode() != MultNode)
438 return false;
439
440 // and it must be a multiplication.
441 if (MultOpc != ISD::SMUL_LOHI && MultOpc != ISD::UMUL_LOHI)
442 return false;
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000443
444 // MultLo amd MultHi must be the first and second output of MultNode
445 // respectively.
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000446 if (MultHi.getResNo() != 1 || MultLo.getResNo() != 0)
447 return false;
448
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000449 // Transform this to a MADD only if ADDENode and ADDCNode are the only users
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000450 // of the values of MultNode, in which case MultNode will be removed in later
451 // phases.
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000452 // If there exist users other than ADDENode or ADDCNode, this function returns
453 // here, which will result in MultNode being mapped to a single MULT
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000454 // instruction node rather than a pair of MULT and MADD instructions being
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000455 // produced.
456 if (!MultHi.hasOneUse() || !MultLo.hasOneUse())
457 return false;
458
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000459 SDValue Chain = CurDAG->getEntryNode();
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000460 DebugLoc dl = ADDENode->getDebugLoc();
461
462 // create MipsMAdd(u) node
463 MultOpc = MultOpc == ISD::UMUL_LOHI ? MipsISD::MAddu : MipsISD::MAdd;
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000464
Akira Hatanaka82099682011-12-19 19:52:25 +0000465 SDValue MAdd = CurDAG->getNode(MultOpc, dl, MVT::Glue,
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000466 MultNode->getOperand(0),// Factor 0
467 MultNode->getOperand(1),// Factor 1
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000468 ADDCNode->getOperand(1),// Lo0
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000469 ADDENode->getOperand(1));// Hi0
470
471 // create CopyFromReg nodes
472 SDValue CopyFromLo = CurDAG->getCopyFromReg(Chain, dl, Mips::LO, MVT::i32,
473 MAdd);
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000474 SDValue CopyFromHi = CurDAG->getCopyFromReg(CopyFromLo.getValue(1), dl,
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000475 Mips::HI, MVT::i32,
476 CopyFromLo.getValue(2));
477
478 // replace uses of adde and addc here
479 if (!SDValue(ADDCNode, 0).use_empty())
480 CurDAG->ReplaceAllUsesOfValueWith(SDValue(ADDCNode, 0), CopyFromLo);
481
482 if (!SDValue(ADDENode, 0).use_empty())
483 CurDAG->ReplaceAllUsesOfValueWith(SDValue(ADDENode, 0), CopyFromHi);
484
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000485 return true;
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000486}
487
488// SelectMsub -
489// Transforms a subgraph in CurDAG if the following pattern is found:
490// (addc Lo0, multLo), (sube Hi0, multHi),
491// where,
492// multHi/Lo: product of multiplication
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000493// Lo0: initial value of Lo register
494// Hi0: initial value of Hi register
Akira Hatanaka81bd78b2011-03-30 21:15:35 +0000495// Return true if pattern matching was successful.
Akira Hatanaka864f6602012-06-14 21:10:56 +0000496static bool SelectMsub(SDNode *SUBENode, SelectionDAG *CurDAG) {
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000497 // SUBENode's second operand must be a flag output of an SUBC node in order
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000498 // for the matching to be successful.
Akira Hatanaka864f6602012-06-14 21:10:56 +0000499 SDNode *SUBCNode = SUBENode->getOperand(2).getNode();
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000500
501 if (SUBCNode->getOpcode() != ISD::SUBC)
502 return false;
503
504 SDValue MultHi = SUBENode->getOperand(1);
505 SDValue MultLo = SUBCNode->getOperand(1);
Akira Hatanaka864f6602012-06-14 21:10:56 +0000506 SDNode *MultNode = MultHi.getNode();
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000507 unsigned MultOpc = MultHi.getOpcode();
508
509 // MultHi and MultLo must be generated by the same node,
510 if (MultLo.getNode() != MultNode)
511 return false;
512
513 // and it must be a multiplication.
514 if (MultOpc != ISD::SMUL_LOHI && MultOpc != ISD::UMUL_LOHI)
515 return false;
516
517 // MultLo amd MultHi must be the first and second output of MultNode
518 // respectively.
519 if (MultHi.getResNo() != 1 || MultLo.getResNo() != 0)
520 return false;
521
522 // Transform this to a MSUB only if SUBENode and SUBCNode are the only users
523 // of the values of MultNode, in which case MultNode will be removed in later
524 // phases.
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000525 // If there exist users other than SUBENode or SUBCNode, this function returns
526 // here, which will result in MultNode being mapped to a single MULT
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000527 // instruction node rather than a pair of MULT and MSUB instructions being
528 // produced.
529 if (!MultHi.hasOneUse() || !MultLo.hasOneUse())
530 return false;
531
532 SDValue Chain = CurDAG->getEntryNode();
533 DebugLoc dl = SUBENode->getDebugLoc();
534
535 // create MipsSub(u) node
536 MultOpc = MultOpc == ISD::UMUL_LOHI ? MipsISD::MSubu : MipsISD::MSub;
537
Akira Hatanaka82099682011-12-19 19:52:25 +0000538 SDValue MSub = CurDAG->getNode(MultOpc, dl, MVT::Glue,
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000539 MultNode->getOperand(0),// Factor 0
540 MultNode->getOperand(1),// Factor 1
541 SUBCNode->getOperand(0),// Lo0
542 SUBENode->getOperand(0));// Hi0
543
544 // create CopyFromReg nodes
545 SDValue CopyFromLo = CurDAG->getCopyFromReg(Chain, dl, Mips::LO, MVT::i32,
546 MSub);
547 SDValue CopyFromHi = CurDAG->getCopyFromReg(CopyFromLo.getValue(1), dl,
548 Mips::HI, MVT::i32,
549 CopyFromLo.getValue(2));
550
551 // replace uses of sube and subc here
552 if (!SDValue(SUBCNode, 0).use_empty())
553 CurDAG->ReplaceAllUsesOfValueWith(SDValue(SUBCNode, 0), CopyFromLo);
554
555 if (!SDValue(SUBENode, 0).use_empty())
556 CurDAG->ReplaceAllUsesOfValueWith(SDValue(SUBENode, 0), CopyFromHi);
557
558 return true;
559}
560
Akira Hatanaka864f6602012-06-14 21:10:56 +0000561static SDValue PerformADDECombine(SDNode *N, SelectionDAG &DAG,
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000562 TargetLowering::DAGCombinerInfo &DCI,
Akira Hatanaka864f6602012-06-14 21:10:56 +0000563 const MipsSubtarget *Subtarget) {
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000564 if (DCI.isBeforeLegalize())
565 return SDValue();
566
Akira Hatanakae184fec2011-11-11 04:18:21 +0000567 if (Subtarget->hasMips32() && N->getValueType(0) == MVT::i32 &&
568 SelectMadd(N, &DAG))
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000569 return SDValue(N, 0);
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000570
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000571 return SDValue();
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000572}
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000573
Akira Hatanaka864f6602012-06-14 21:10:56 +0000574static SDValue PerformSUBECombine(SDNode *N, SelectionDAG &DAG,
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000575 TargetLowering::DAGCombinerInfo &DCI,
Akira Hatanaka864f6602012-06-14 21:10:56 +0000576 const MipsSubtarget *Subtarget) {
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000577 if (DCI.isBeforeLegalize())
578 return SDValue();
579
Akira Hatanakae184fec2011-11-11 04:18:21 +0000580 if (Subtarget->hasMips32() && N->getValueType(0) == MVT::i32 &&
581 SelectMsub(N, &DAG))
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000582 return SDValue(N, 0);
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000583
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000584 return SDValue();
585}
586
Akira Hatanaka864f6602012-06-14 21:10:56 +0000587static SDValue PerformDivRemCombine(SDNode *N, SelectionDAG &DAG,
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000588 TargetLowering::DAGCombinerInfo &DCI,
Akira Hatanaka864f6602012-06-14 21:10:56 +0000589 const MipsSubtarget *Subtarget) {
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000590 if (DCI.isBeforeLegalizeOps())
591 return SDValue();
592
Akira Hatanakadda4a072011-10-03 21:06:13 +0000593 EVT Ty = N->getValueType(0);
Jia Liubb481f82012-02-28 07:46:26 +0000594 unsigned LO = (Ty == MVT::i32) ? Mips::LO : Mips::LO64;
595 unsigned HI = (Ty == MVT::i32) ? Mips::HI : Mips::HI64;
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000596 unsigned opc = N->getOpcode() == ISD::SDIVREM ? MipsISD::DivRem :
597 MipsISD::DivRemU;
598 DebugLoc dl = N->getDebugLoc();
599
600 SDValue DivRem = DAG.getNode(opc, dl, MVT::Glue,
601 N->getOperand(0), N->getOperand(1));
602 SDValue InChain = DAG.getEntryNode();
603 SDValue InGlue = DivRem;
604
605 // insert MFLO
606 if (N->hasAnyUseOfValue(0)) {
Akira Hatanakadda4a072011-10-03 21:06:13 +0000607 SDValue CopyFromLo = DAG.getCopyFromReg(InChain, dl, LO, Ty,
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000608 InGlue);
609 DAG.ReplaceAllUsesOfValueWith(SDValue(N, 0), CopyFromLo);
610 InChain = CopyFromLo.getValue(1);
611 InGlue = CopyFromLo.getValue(2);
612 }
613
614 // insert MFHI
615 if (N->hasAnyUseOfValue(1)) {
616 SDValue CopyFromHi = DAG.getCopyFromReg(InChain, dl,
Akira Hatanakadda4a072011-10-03 21:06:13 +0000617 HI, Ty, InGlue);
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000618 DAG.ReplaceAllUsesOfValueWith(SDValue(N, 1), CopyFromHi);
619 }
620
621 return SDValue();
622}
623
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000624static Mips::CondCode FPCondCCodeToFCC(ISD::CondCode CC) {
625 switch (CC) {
626 default: llvm_unreachable("Unknown fp condition code!");
627 case ISD::SETEQ:
628 case ISD::SETOEQ: return Mips::FCOND_OEQ;
629 case ISD::SETUNE: return Mips::FCOND_UNE;
630 case ISD::SETLT:
631 case ISD::SETOLT: return Mips::FCOND_OLT;
632 case ISD::SETGT:
633 case ISD::SETOGT: return Mips::FCOND_OGT;
634 case ISD::SETLE:
635 case ISD::SETOLE: return Mips::FCOND_OLE;
636 case ISD::SETGE:
637 case ISD::SETOGE: return Mips::FCOND_OGE;
638 case ISD::SETULT: return Mips::FCOND_ULT;
639 case ISD::SETULE: return Mips::FCOND_ULE;
640 case ISD::SETUGT: return Mips::FCOND_UGT;
641 case ISD::SETUGE: return Mips::FCOND_UGE;
642 case ISD::SETUO: return Mips::FCOND_UN;
643 case ISD::SETO: return Mips::FCOND_OR;
644 case ISD::SETNE:
645 case ISD::SETONE: return Mips::FCOND_ONE;
646 case ISD::SETUEQ: return Mips::FCOND_UEQ;
647 }
648}
649
650
651// Returns true if condition code has to be inverted.
652static bool InvertFPCondCode(Mips::CondCode CC) {
653 if (CC >= Mips::FCOND_F && CC <= Mips::FCOND_NGT)
654 return false;
655
Akira Hatanaka82099682011-12-19 19:52:25 +0000656 assert((CC >= Mips::FCOND_T && CC <= Mips::FCOND_GT) &&
657 "Illegal Condition Code");
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000658
Akira Hatanaka82099682011-12-19 19:52:25 +0000659 return true;
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000660}
661
662// Creates and returns an FPCmp node from a setcc node.
663// Returns Op if setcc is not a floating point comparison.
Akira Hatanaka864f6602012-06-14 21:10:56 +0000664static SDValue CreateFPCmp(SelectionDAG &DAG, const SDValue &Op) {
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000665 // must be a SETCC node
666 if (Op.getOpcode() != ISD::SETCC)
667 return Op;
668
669 SDValue LHS = Op.getOperand(0);
670
671 if (!LHS.getValueType().isFloatingPoint())
672 return Op;
673
674 SDValue RHS = Op.getOperand(1);
675 DebugLoc dl = Op.getDebugLoc();
676
Akira Hatanaka0bf3dfb2011-04-15 21:00:26 +0000677 // Assume the 3rd operand is a CondCodeSDNode. Add code to check the type of
678 // node if necessary.
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000679 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(2))->get();
680
681 return DAG.getNode(MipsISD::FPCmp, dl, MVT::Glue, LHS, RHS,
682 DAG.getConstant(FPCondCCodeToFCC(CC), MVT::i32));
683}
684
685// Creates and returns a CMovFPT/F node.
Akira Hatanaka864f6602012-06-14 21:10:56 +0000686static SDValue CreateCMovFP(SelectionDAG &DAG, SDValue Cond, SDValue True,
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000687 SDValue False, DebugLoc DL) {
688 bool invert = InvertFPCondCode((Mips::CondCode)
689 cast<ConstantSDNode>(Cond.getOperand(2))
690 ->getSExtValue());
691
692 return DAG.getNode((invert ? MipsISD::CMovFP_F : MipsISD::CMovFP_T), DL,
693 True.getValueType(), True, False, Cond);
694}
695
Akira Hatanaka864f6602012-06-14 21:10:56 +0000696static SDValue PerformSELECTCombine(SDNode *N, SelectionDAG &DAG,
Akira Hatanakae2bdf7f2012-03-08 02:14:24 +0000697 TargetLowering::DAGCombinerInfo &DCI,
Akira Hatanaka864f6602012-06-14 21:10:56 +0000698 const MipsSubtarget *Subtarget) {
Akira Hatanakae2bdf7f2012-03-08 02:14:24 +0000699 if (DCI.isBeforeLegalizeOps())
700 return SDValue();
701
702 SDValue SetCC = N->getOperand(0);
703
704 if ((SetCC.getOpcode() != ISD::SETCC) ||
705 !SetCC.getOperand(0).getValueType().isInteger())
706 return SDValue();
707
708 SDValue False = N->getOperand(2);
709 EVT FalseTy = False.getValueType();
710
711 if (!FalseTy.isInteger())
712 return SDValue();
713
714 ConstantSDNode *CN = dyn_cast<ConstantSDNode>(False);
715
716 if (!CN || CN->getZExtValue())
717 return SDValue();
718
719 const DebugLoc DL = N->getDebugLoc();
720 ISD::CondCode CC = cast<CondCodeSDNode>(SetCC.getOperand(2))->get();
721 SDValue True = N->getOperand(1);
Akira Hatanaka864f6602012-06-14 21:10:56 +0000722
Akira Hatanakae2bdf7f2012-03-08 02:14:24 +0000723 SetCC = DAG.getSetCC(DL, SetCC.getValueType(), SetCC.getOperand(0),
724 SetCC.getOperand(1), ISD::getSetCCInverse(CC, true));
Akira Hatanaka864f6602012-06-14 21:10:56 +0000725
Akira Hatanakae2bdf7f2012-03-08 02:14:24 +0000726 return DAG.getNode(ISD::SELECT, DL, FalseTy, SetCC, False, True);
727}
728
Akira Hatanaka864f6602012-06-14 21:10:56 +0000729static SDValue PerformANDCombine(SDNode *N, SelectionDAG &DAG,
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000730 TargetLowering::DAGCombinerInfo &DCI,
Akira Hatanaka864f6602012-06-14 21:10:56 +0000731 const MipsSubtarget *Subtarget) {
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000732 // Pattern match EXT.
733 // $dst = and ((sra or srl) $src , pos), (2**size - 1)
734 // => ext $dst, $src, size, pos
Akira Hatanaka56633442011-09-20 23:53:09 +0000735 if (DCI.isBeforeLegalizeOps() || !Subtarget->hasMips32r2())
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000736 return SDValue();
737
738 SDValue ShiftRight = N->getOperand(0), Mask = N->getOperand(1);
Akira Hatanakad6bc5232011-12-05 21:26:34 +0000739 unsigned ShiftRightOpc = ShiftRight.getOpcode();
740
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000741 // Op's first operand must be a shift right.
Akira Hatanakad6bc5232011-12-05 21:26:34 +0000742 if (ShiftRightOpc != ISD::SRA && ShiftRightOpc != ISD::SRL)
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000743 return SDValue();
744
745 // The second operand of the shift must be an immediate.
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000746 ConstantSDNode *CN;
747 if (!(CN = dyn_cast<ConstantSDNode>(ShiftRight.getOperand(1))))
748 return SDValue();
Jia Liubb481f82012-02-28 07:46:26 +0000749
Akira Hatanakad6bc5232011-12-05 21:26:34 +0000750 uint64_t Pos = CN->getZExtValue();
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000751 uint64_t SMPos, SMSize;
Akira Hatanakad6bc5232011-12-05 21:26:34 +0000752
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000753 // Op's second operand must be a shifted mask.
754 if (!(CN = dyn_cast<ConstantSDNode>(Mask)) ||
Akira Hatanaka854a7db2011-08-19 22:59:00 +0000755 !IsShiftedMask(CN->getZExtValue(), SMPos, SMSize))
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000756 return SDValue();
757
758 // Return if the shifted mask does not start at bit 0 or the sum of its size
759 // and Pos exceeds the word's size.
Akira Hatanakad6bc5232011-12-05 21:26:34 +0000760 EVT ValTy = N->getValueType(0);
761 if (SMPos != 0 || Pos + SMSize > ValTy.getSizeInBits())
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000762 return SDValue();
763
Akira Hatanakad6bc5232011-12-05 21:26:34 +0000764 return DAG.getNode(MipsISD::Ext, N->getDebugLoc(), ValTy,
Akira Hatanaka82099682011-12-19 19:52:25 +0000765 ShiftRight.getOperand(0), DAG.getConstant(Pos, MVT::i32),
Akira Hatanaka667645f2011-08-17 22:59:46 +0000766 DAG.getConstant(SMSize, MVT::i32));
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000767}
Jia Liubb481f82012-02-28 07:46:26 +0000768
Akira Hatanaka864f6602012-06-14 21:10:56 +0000769static SDValue PerformORCombine(SDNode *N, SelectionDAG &DAG,
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000770 TargetLowering::DAGCombinerInfo &DCI,
Akira Hatanaka864f6602012-06-14 21:10:56 +0000771 const MipsSubtarget *Subtarget) {
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000772 // Pattern match INS.
773 // $dst = or (and $src1 , mask0), (and (shl $src, pos), mask1),
Jia Liubb481f82012-02-28 07:46:26 +0000774 // where mask1 = (2**size - 1) << pos, mask0 = ~mask1
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000775 // => ins $dst, $src, size, pos, $src1
Akira Hatanaka56633442011-09-20 23:53:09 +0000776 if (DCI.isBeforeLegalizeOps() || !Subtarget->hasMips32r2())
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000777 return SDValue();
778
779 SDValue And0 = N->getOperand(0), And1 = N->getOperand(1);
780 uint64_t SMPos0, SMSize0, SMPos1, SMSize1;
781 ConstantSDNode *CN;
782
783 // See if Op's first operand matches (and $src1 , mask0).
784 if (And0.getOpcode() != ISD::AND)
785 return SDValue();
786
787 if (!(CN = dyn_cast<ConstantSDNode>(And0.getOperand(1))) ||
Akira Hatanaka854a7db2011-08-19 22:59:00 +0000788 !IsShiftedMask(~CN->getSExtValue(), SMPos0, SMSize0))
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000789 return SDValue();
790
791 // See if Op's second operand matches (and (shl $src, pos), mask1).
792 if (And1.getOpcode() != ISD::AND)
793 return SDValue();
Jia Liubb481f82012-02-28 07:46:26 +0000794
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000795 if (!(CN = dyn_cast<ConstantSDNode>(And1.getOperand(1))) ||
Akira Hatanaka854a7db2011-08-19 22:59:00 +0000796 !IsShiftedMask(CN->getZExtValue(), SMPos1, SMSize1))
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000797 return SDValue();
798
799 // The shift masks must have the same position and size.
800 if (SMPos0 != SMPos1 || SMSize0 != SMSize1)
801 return SDValue();
802
803 SDValue Shl = And1.getOperand(0);
804 if (Shl.getOpcode() != ISD::SHL)
805 return SDValue();
806
807 if (!(CN = dyn_cast<ConstantSDNode>(Shl.getOperand(1))))
808 return SDValue();
809
810 unsigned Shamt = CN->getZExtValue();
811
812 // Return if the shift amount and the first bit position of mask are not the
Jia Liubb481f82012-02-28 07:46:26 +0000813 // same.
Akira Hatanakad6bc5232011-12-05 21:26:34 +0000814 EVT ValTy = N->getValueType(0);
815 if ((Shamt != SMPos0) || (SMPos0 + SMSize0 > ValTy.getSizeInBits()))
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000816 return SDValue();
Jia Liubb481f82012-02-28 07:46:26 +0000817
Akira Hatanaka82099682011-12-19 19:52:25 +0000818 return DAG.getNode(MipsISD::Ins, N->getDebugLoc(), ValTy, Shl.getOperand(0),
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000819 DAG.getConstant(SMPos0, MVT::i32),
Akira Hatanaka82099682011-12-19 19:52:25 +0000820 DAG.getConstant(SMSize0, MVT::i32), And0.getOperand(0));
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000821}
Jia Liubb481f82012-02-28 07:46:26 +0000822
Akira Hatanaka864f6602012-06-14 21:10:56 +0000823static SDValue PerformADDCombine(SDNode *N, SelectionDAG &DAG,
Akira Hatanaka87827072012-06-13 20:33:18 +0000824 TargetLowering::DAGCombinerInfo &DCI,
Akira Hatanaka864f6602012-06-14 21:10:56 +0000825 const MipsSubtarget *Subtarget) {
Akira Hatanaka87827072012-06-13 20:33:18 +0000826 // (add v0, (add v1, abs_lo(tjt))) => (add (add v0, v1), abs_lo(tjt))
827
828 if (DCI.isBeforeLegalizeOps())
829 return SDValue();
830
831 SDValue Add = N->getOperand(1);
832
833 if (Add.getOpcode() != ISD::ADD)
834 return SDValue();
835
836 SDValue Lo = Add.getOperand(1);
837
838 if ((Lo.getOpcode() != MipsISD::Lo) ||
839 (Lo.getOperand(0).getOpcode() != ISD::TargetJumpTable))
840 return SDValue();
841
842 EVT ValTy = N->getValueType(0);
843 DebugLoc DL = N->getDebugLoc();
844
845 SDValue Add1 = DAG.getNode(ISD::ADD, DL, ValTy, N->getOperand(0),
846 Add.getOperand(0));
847 return DAG.getNode(ISD::ADD, DL, ValTy, Add1, Lo);
848}
849
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000850SDValue MipsTargetLowering::PerformDAGCombine(SDNode *N, DAGCombinerInfo &DCI)
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000851 const {
852 SelectionDAG &DAG = DCI.DAG;
853 unsigned opc = N->getOpcode();
854
855 switch (opc) {
856 default: break;
857 case ISD::ADDE:
858 return PerformADDECombine(N, DAG, DCI, Subtarget);
859 case ISD::SUBE:
860 return PerformSUBECombine(N, DAG, DCI, Subtarget);
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000861 case ISD::SDIVREM:
862 case ISD::UDIVREM:
863 return PerformDivRemCombine(N, DAG, DCI, Subtarget);
Akira Hatanakae2bdf7f2012-03-08 02:14:24 +0000864 case ISD::SELECT:
Akira Hatanaka864f6602012-06-14 21:10:56 +0000865 return PerformSELECTCombine(N, DAG, DCI, Subtarget);
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000866 case ISD::AND:
867 return PerformANDCombine(N, DAG, DCI, Subtarget);
868 case ISD::OR:
869 return PerformORCombine(N, DAG, DCI, Subtarget);
Akira Hatanaka87827072012-06-13 20:33:18 +0000870 case ISD::ADD:
871 return PerformADDCombine(N, DAG, DCI, Subtarget);
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000872 }
873
874 return SDValue();
875}
876
Akira Hatanakab430cec2012-09-21 23:58:31 +0000877void
878MipsTargetLowering::LowerOperationWrapper(SDNode *N,
879 SmallVectorImpl<SDValue> &Results,
880 SelectionDAG &DAG) const {
881 SDValue Res = LowerOperation(SDValue(N, 0), DAG);
882
883 for (unsigned I = 0, E = Res->getNumValues(); I != E; ++I)
884 Results.push_back(Res.getValue(I));
885}
886
887void
888MipsTargetLowering::ReplaceNodeResults(SDNode *N,
889 SmallVectorImpl<SDValue> &Results,
890 SelectionDAG &DAG) const {
891 SDValue Res = LowerOperation(SDValue(N, 0), DAG);
892
893 for (unsigned I = 0, E = Res->getNumValues(); I != E; ++I)
894 Results.push_back(Res.getValue(I));
895}
896
Dan Gohman475871a2008-07-27 21:46:04 +0000897SDValue MipsTargetLowering::
Dan Gohmand858e902010-04-17 15:26:15 +0000898LowerOperation(SDValue Op, SelectionDAG &DAG) const
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000899{
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000900 switch (Op.getOpcode())
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000901 {
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +0000902 case ISD::BRCOND: return LowerBRCOND(Op, DAG);
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +0000903 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +0000904 case ISD::GlobalAddress: return LowerGlobalAddress(Op, DAG);
Bruno Cardoso Lopesca8a2aa2011-03-04 20:01:52 +0000905 case ISD::BlockAddress: return LowerBlockAddress(Op, DAG);
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +0000906 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
907 case ISD::JumpTable: return LowerJumpTable(Op, DAG);
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +0000908 case ISD::SELECT: return LowerSELECT(Op, DAG);
Akira Hatanaka3fef29d2012-07-11 19:32:27 +0000909 case ISD::SELECT_CC: return LowerSELECT_CC(Op, DAG);
Akira Hatanaka0a40c232012-03-09 23:46:03 +0000910 case ISD::SETCC: return LowerSETCC(Op, DAG);
Bruno Cardoso Lopes6059b852010-02-06 21:00:02 +0000911 case ISD::VASTART: return LowerVASTART(Op, DAG);
Akira Hatanaka9c3d57c2011-05-25 19:32:07 +0000912 case ISD::FCOPYSIGN: return LowerFCOPYSIGN(Op, DAG);
Akira Hatanakac12a6e62012-04-11 22:49:04 +0000913 case ISD::FABS: return LowerFABS(Op, DAG);
Akira Hatanaka2e591472011-06-02 00:24:44 +0000914 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Akira Hatanakaba584fe2012-07-11 00:53:32 +0000915 case ISD::RETURNADDR: return LowerRETURNADDR(Op, DAG);
Akira Hatanakadb548262011-07-19 23:30:50 +0000916 case ISD::MEMBARRIER: return LowerMEMBARRIER(Op, DAG);
Eli Friedman14648462011-07-27 22:21:52 +0000917 case ISD::ATOMIC_FENCE: return LowerATOMIC_FENCE(Op, DAG);
Akira Hatanakaa284acb2012-05-09 00:55:21 +0000918 case ISD::SHL_PARTS: return LowerShiftLeftParts(Op, DAG);
919 case ISD::SRA_PARTS: return LowerShiftRightParts(Op, DAG, true);
920 case ISD::SRL_PARTS: return LowerShiftRightParts(Op, DAG, false);
Akira Hatanaka1cd0ec02012-06-02 00:03:49 +0000921 case ISD::LOAD: return LowerLOAD(Op, DAG);
922 case ISD::STORE: return LowerSTORE(Op, DAG);
Akira Hatanakafd89e6f2012-09-27 02:05:42 +0000923 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG);
924 case ISD::INTRINSIC_W_CHAIN: return LowerINTRINSIC_W_CHAIN(Op, DAG);
Akira Hatanakae90a3bc2012-11-07 19:10:58 +0000925 case ISD::ADD: return LowerADD(Op, DAG);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000926 }
Dan Gohman475871a2008-07-27 21:46:04 +0000927 return SDValue();
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000928}
929
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000930//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000931// Lower helper functions
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000932//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000933
934// AddLiveIn - This helper function adds the specified physical register to the
935// MachineFunction as a live in value. It also creates a corresponding
936// virtual register for it.
937static unsigned
Craig Topper44d23822012-02-22 05:59:10 +0000938AddLiveIn(MachineFunction &MF, unsigned PReg, const TargetRegisterClass *RC)
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000939{
940 assert(RC->contains(PReg) && "Not the correct regclass!");
Chris Lattner84bc5422007-12-31 04:13:23 +0000941 unsigned VReg = MF.getRegInfo().createVirtualRegister(RC);
942 MF.getRegInfo().addLiveIn(PReg, VReg);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000943 return VReg;
944}
945
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +0000946// Get fp branch code (not opcode) from condition code.
947static Mips::FPBranchCode GetFPBranchCodeFromCond(Mips::CondCode CC) {
948 if (CC >= Mips::FCOND_F && CC <= Mips::FCOND_NGT)
949 return Mips::BRANCH_T;
950
Akira Hatanaka82099682011-12-19 19:52:25 +0000951 assert((CC >= Mips::FCOND_T && CC <= Mips::FCOND_GT) &&
952 "Invalid CondCode.");
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +0000953
Akira Hatanaka82099682011-12-19 19:52:25 +0000954 return Mips::BRANCH_F;
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +0000955}
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000956
Akira Hatanaka8ae330a2011-10-17 18:53:29 +0000957/*
Akira Hatanaka14487d42011-06-07 19:28:39 +0000958static MachineBasicBlock* ExpandCondMov(MachineInstr *MI, MachineBasicBlock *BB,
959 DebugLoc dl,
Akira Hatanaka864f6602012-06-14 21:10:56 +0000960 const MipsSubtarget *Subtarget,
Akira Hatanaka14487d42011-06-07 19:28:39 +0000961 const TargetInstrInfo *TII,
962 bool isFPCmp, unsigned Opc) {
963 // There is no need to expand CMov instructions if target has
964 // conditional moves.
965 if (Subtarget->hasCondMov())
966 return BB;
967
968 // To "insert" a SELECT_CC instruction, we actually have to insert the
969 // diamond control-flow pattern. The incoming instruction knows the
970 // destination vreg to set, the condition code register to branch on, the
971 // true/false values to select between, and a branch opcode to use.
972 const BasicBlock *LLVM_BB = BB->getBasicBlock();
973 MachineFunction::iterator It = BB;
974 ++It;
975
976 // thisMBB:
977 // ...
978 // TrueVal = ...
979 // setcc r1, r2, r3
980 // bNE r1, r0, copy1MBB
981 // fallthrough --> copy0MBB
982 MachineBasicBlock *thisMBB = BB;
983 MachineFunction *F = BB->getParent();
984 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
985 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
986 F->insert(It, copy0MBB);
987 F->insert(It, sinkMBB);
988
989 // Transfer the remainder of BB and its successor edges to sinkMBB.
990 sinkMBB->splice(sinkMBB->begin(), BB,
991 llvm::next(MachineBasicBlock::iterator(MI)),
992 BB->end());
993 sinkMBB->transferSuccessorsAndUpdatePHIs(BB);
994
995 // Next, add the true and fallthrough blocks as its successors.
996 BB->addSuccessor(copy0MBB);
997 BB->addSuccessor(sinkMBB);
998
999 // Emit the right instruction according to the type of the operands compared
1000 if (isFPCmp)
1001 BuildMI(BB, dl, TII->get(Opc)).addMBB(sinkMBB);
1002 else
1003 BuildMI(BB, dl, TII->get(Opc)).addReg(MI->getOperand(2).getReg())
1004 .addReg(Mips::ZERO).addMBB(sinkMBB);
1005
1006 // copy0MBB:
1007 // %FalseValue = ...
1008 // # fallthrough to sinkMBB
1009 BB = copy0MBB;
1010
1011 // Update machine-CFG edges
1012 BB->addSuccessor(sinkMBB);
1013
1014 // sinkMBB:
1015 // %Result = phi [ %TrueValue, thisMBB ], [ %FalseValue, copy0MBB ]
1016 // ...
1017 BB = sinkMBB;
1018
1019 if (isFPCmp)
1020 BuildMI(*BB, BB->begin(), dl,
1021 TII->get(Mips::PHI), MI->getOperand(0).getReg())
1022 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB)
1023 .addReg(MI->getOperand(1).getReg()).addMBB(copy0MBB);
1024 else
1025 BuildMI(*BB, BB->begin(), dl,
1026 TII->get(Mips::PHI), MI->getOperand(0).getReg())
1027 .addReg(MI->getOperand(3).getReg()).addMBB(thisMBB)
1028 .addReg(MI->getOperand(1).getReg()).addMBB(copy0MBB);
1029
1030 MI->eraseFromParent(); // The pseudo instruction is gone now.
1031 return BB;
1032}
Akira Hatanaka8ae330a2011-10-17 18:53:29 +00001033*/
Akira Hatanaka01f70892012-09-27 02:15:57 +00001034
1035MachineBasicBlock *
1036MipsTargetLowering::EmitBPOSGE32(MachineInstr *MI, MachineBasicBlock *BB) const{
1037 // $bb:
1038 // bposge32_pseudo $vr0
1039 // =>
1040 // $bb:
1041 // bposge32 $tbb
1042 // $fbb:
1043 // li $vr2, 0
1044 // b $sink
1045 // $tbb:
1046 // li $vr1, 1
1047 // $sink:
1048 // $vr0 = phi($vr2, $fbb, $vr1, $tbb)
1049
1050 MachineRegisterInfo &RegInfo = BB->getParent()->getRegInfo();
1051 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
1052 const TargetRegisterClass *RC = &Mips::CPURegsRegClass;
1053 DebugLoc DL = MI->getDebugLoc();
1054 const BasicBlock *LLVM_BB = BB->getBasicBlock();
1055 MachineFunction::iterator It = llvm::next(MachineFunction::iterator(BB));
1056 MachineFunction *F = BB->getParent();
1057 MachineBasicBlock *FBB = F->CreateMachineBasicBlock(LLVM_BB);
1058 MachineBasicBlock *TBB = F->CreateMachineBasicBlock(LLVM_BB);
1059 MachineBasicBlock *Sink = F->CreateMachineBasicBlock(LLVM_BB);
1060 F->insert(It, FBB);
1061 F->insert(It, TBB);
1062 F->insert(It, Sink);
1063
1064 // Transfer the remainder of BB and its successor edges to Sink.
1065 Sink->splice(Sink->begin(), BB, llvm::next(MachineBasicBlock::iterator(MI)),
1066 BB->end());
1067 Sink->transferSuccessorsAndUpdatePHIs(BB);
1068
1069 // Add successors.
1070 BB->addSuccessor(FBB);
1071 BB->addSuccessor(TBB);
1072 FBB->addSuccessor(Sink);
1073 TBB->addSuccessor(Sink);
1074
1075 // Insert the real bposge32 instruction to $BB.
1076 BuildMI(BB, DL, TII->get(Mips::BPOSGE32)).addMBB(TBB);
1077
1078 // Fill $FBB.
1079 unsigned VR2 = RegInfo.createVirtualRegister(RC);
1080 BuildMI(*FBB, FBB->end(), DL, TII->get(Mips::ADDiu), VR2)
1081 .addReg(Mips::ZERO).addImm(0);
1082 BuildMI(*FBB, FBB->end(), DL, TII->get(Mips::B)).addMBB(Sink);
1083
1084 // Fill $TBB.
1085 unsigned VR1 = RegInfo.createVirtualRegister(RC);
1086 BuildMI(*TBB, TBB->end(), DL, TII->get(Mips::ADDiu), VR1)
1087 .addReg(Mips::ZERO).addImm(1);
1088
1089 // Insert phi function to $Sink.
1090 BuildMI(*Sink, Sink->begin(), DL, TII->get(Mips::PHI),
1091 MI->getOperand(0).getReg())
1092 .addReg(VR2).addMBB(FBB).addReg(VR1).addMBB(TBB);
1093
1094 MI->eraseFromParent(); // The pseudo instruction is gone now.
1095 return Sink;
1096}
1097
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +00001098MachineBasicBlock *
1099MipsTargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +00001100 MachineBasicBlock *BB) const {
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +00001101 switch (MI->getOpcode()) {
Craig Topperbc219812012-02-07 02:50:20 +00001102 default: llvm_unreachable("Unexpected instr type to insert");
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001103 case Mips::ATOMIC_LOAD_ADD_I8:
Akira Hatanaka59068062011-11-11 04:14:30 +00001104 case Mips::ATOMIC_LOAD_ADD_I8_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001105 return EmitAtomicBinaryPartword(MI, BB, 1, Mips::ADDu);
1106 case Mips::ATOMIC_LOAD_ADD_I16:
Akira Hatanaka59068062011-11-11 04:14:30 +00001107 case Mips::ATOMIC_LOAD_ADD_I16_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001108 return EmitAtomicBinaryPartword(MI, BB, 2, Mips::ADDu);
1109 case Mips::ATOMIC_LOAD_ADD_I32:
Akira Hatanaka59068062011-11-11 04:14:30 +00001110 case Mips::ATOMIC_LOAD_ADD_I32_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001111 return EmitAtomicBinary(MI, BB, 4, Mips::ADDu);
Akira Hatanaka59068062011-11-11 04:14:30 +00001112 case Mips::ATOMIC_LOAD_ADD_I64:
1113 case Mips::ATOMIC_LOAD_ADD_I64_P8:
1114 return EmitAtomicBinary(MI, BB, 8, Mips::DADDu);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001115
1116 case Mips::ATOMIC_LOAD_AND_I8:
Akira Hatanaka59068062011-11-11 04:14:30 +00001117 case Mips::ATOMIC_LOAD_AND_I8_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001118 return EmitAtomicBinaryPartword(MI, BB, 1, Mips::AND);
1119 case Mips::ATOMIC_LOAD_AND_I16:
Akira Hatanaka59068062011-11-11 04:14:30 +00001120 case Mips::ATOMIC_LOAD_AND_I16_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001121 return EmitAtomicBinaryPartword(MI, BB, 2, Mips::AND);
1122 case Mips::ATOMIC_LOAD_AND_I32:
Akira Hatanaka59068062011-11-11 04:14:30 +00001123 case Mips::ATOMIC_LOAD_AND_I32_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001124 return EmitAtomicBinary(MI, BB, 4, Mips::AND);
Akira Hatanaka59068062011-11-11 04:14:30 +00001125 case Mips::ATOMIC_LOAD_AND_I64:
1126 case Mips::ATOMIC_LOAD_AND_I64_P8:
Akira Hatanaka73866122011-11-12 02:38:12 +00001127 return EmitAtomicBinary(MI, BB, 8, Mips::AND64);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001128
1129 case Mips::ATOMIC_LOAD_OR_I8:
Akira Hatanaka59068062011-11-11 04:14:30 +00001130 case Mips::ATOMIC_LOAD_OR_I8_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001131 return EmitAtomicBinaryPartword(MI, BB, 1, Mips::OR);
1132 case Mips::ATOMIC_LOAD_OR_I16:
Akira Hatanaka59068062011-11-11 04:14:30 +00001133 case Mips::ATOMIC_LOAD_OR_I16_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001134 return EmitAtomicBinaryPartword(MI, BB, 2, Mips::OR);
1135 case Mips::ATOMIC_LOAD_OR_I32:
Akira Hatanaka59068062011-11-11 04:14:30 +00001136 case Mips::ATOMIC_LOAD_OR_I32_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001137 return EmitAtomicBinary(MI, BB, 4, Mips::OR);
Akira Hatanaka59068062011-11-11 04:14:30 +00001138 case Mips::ATOMIC_LOAD_OR_I64:
1139 case Mips::ATOMIC_LOAD_OR_I64_P8:
1140 return EmitAtomicBinary(MI, BB, 8, Mips::OR64);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001141
1142 case Mips::ATOMIC_LOAD_XOR_I8:
Akira Hatanaka59068062011-11-11 04:14:30 +00001143 case Mips::ATOMIC_LOAD_XOR_I8_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001144 return EmitAtomicBinaryPartword(MI, BB, 1, Mips::XOR);
1145 case Mips::ATOMIC_LOAD_XOR_I16:
Akira Hatanaka59068062011-11-11 04:14:30 +00001146 case Mips::ATOMIC_LOAD_XOR_I16_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001147 return EmitAtomicBinaryPartword(MI, BB, 2, Mips::XOR);
1148 case Mips::ATOMIC_LOAD_XOR_I32:
Akira Hatanaka59068062011-11-11 04:14:30 +00001149 case Mips::ATOMIC_LOAD_XOR_I32_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001150 return EmitAtomicBinary(MI, BB, 4, Mips::XOR);
Akira Hatanaka59068062011-11-11 04:14:30 +00001151 case Mips::ATOMIC_LOAD_XOR_I64:
1152 case Mips::ATOMIC_LOAD_XOR_I64_P8:
1153 return EmitAtomicBinary(MI, BB, 8, Mips::XOR64);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001154
1155 case Mips::ATOMIC_LOAD_NAND_I8:
Akira Hatanaka59068062011-11-11 04:14:30 +00001156 case Mips::ATOMIC_LOAD_NAND_I8_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001157 return EmitAtomicBinaryPartword(MI, BB, 1, 0, true);
1158 case Mips::ATOMIC_LOAD_NAND_I16:
Akira Hatanaka59068062011-11-11 04:14:30 +00001159 case Mips::ATOMIC_LOAD_NAND_I16_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001160 return EmitAtomicBinaryPartword(MI, BB, 2, 0, true);
1161 case Mips::ATOMIC_LOAD_NAND_I32:
Akira Hatanaka59068062011-11-11 04:14:30 +00001162 case Mips::ATOMIC_LOAD_NAND_I32_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001163 return EmitAtomicBinary(MI, BB, 4, 0, true);
Akira Hatanaka59068062011-11-11 04:14:30 +00001164 case Mips::ATOMIC_LOAD_NAND_I64:
1165 case Mips::ATOMIC_LOAD_NAND_I64_P8:
1166 return EmitAtomicBinary(MI, BB, 8, 0, true);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001167
1168 case Mips::ATOMIC_LOAD_SUB_I8:
Akira Hatanaka59068062011-11-11 04:14:30 +00001169 case Mips::ATOMIC_LOAD_SUB_I8_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001170 return EmitAtomicBinaryPartword(MI, BB, 1, Mips::SUBu);
1171 case Mips::ATOMIC_LOAD_SUB_I16:
Akira Hatanaka59068062011-11-11 04:14:30 +00001172 case Mips::ATOMIC_LOAD_SUB_I16_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001173 return EmitAtomicBinaryPartword(MI, BB, 2, Mips::SUBu);
1174 case Mips::ATOMIC_LOAD_SUB_I32:
Akira Hatanaka59068062011-11-11 04:14:30 +00001175 case Mips::ATOMIC_LOAD_SUB_I32_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001176 return EmitAtomicBinary(MI, BB, 4, Mips::SUBu);
Akira Hatanaka59068062011-11-11 04:14:30 +00001177 case Mips::ATOMIC_LOAD_SUB_I64:
1178 case Mips::ATOMIC_LOAD_SUB_I64_P8:
1179 return EmitAtomicBinary(MI, BB, 8, Mips::DSUBu);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001180
1181 case Mips::ATOMIC_SWAP_I8:
Akira Hatanaka59068062011-11-11 04:14:30 +00001182 case Mips::ATOMIC_SWAP_I8_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001183 return EmitAtomicBinaryPartword(MI, BB, 1, 0);
1184 case Mips::ATOMIC_SWAP_I16:
Akira Hatanaka59068062011-11-11 04:14:30 +00001185 case Mips::ATOMIC_SWAP_I16_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001186 return EmitAtomicBinaryPartword(MI, BB, 2, 0);
1187 case Mips::ATOMIC_SWAP_I32:
Akira Hatanaka59068062011-11-11 04:14:30 +00001188 case Mips::ATOMIC_SWAP_I32_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001189 return EmitAtomicBinary(MI, BB, 4, 0);
Akira Hatanaka59068062011-11-11 04:14:30 +00001190 case Mips::ATOMIC_SWAP_I64:
1191 case Mips::ATOMIC_SWAP_I64_P8:
1192 return EmitAtomicBinary(MI, BB, 8, 0);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001193
1194 case Mips::ATOMIC_CMP_SWAP_I8:
Akira Hatanaka59068062011-11-11 04:14:30 +00001195 case Mips::ATOMIC_CMP_SWAP_I8_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001196 return EmitAtomicCmpSwapPartword(MI, BB, 1);
1197 case Mips::ATOMIC_CMP_SWAP_I16:
Akira Hatanaka59068062011-11-11 04:14:30 +00001198 case Mips::ATOMIC_CMP_SWAP_I16_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001199 return EmitAtomicCmpSwapPartword(MI, BB, 2);
1200 case Mips::ATOMIC_CMP_SWAP_I32:
Akira Hatanaka59068062011-11-11 04:14:30 +00001201 case Mips::ATOMIC_CMP_SWAP_I32_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001202 return EmitAtomicCmpSwap(MI, BB, 4);
Akira Hatanaka59068062011-11-11 04:14:30 +00001203 case Mips::ATOMIC_CMP_SWAP_I64:
1204 case Mips::ATOMIC_CMP_SWAP_I64_P8:
1205 return EmitAtomicCmpSwap(MI, BB, 8);
Akira Hatanaka01f70892012-09-27 02:15:57 +00001206 case Mips::BPOSGE32_PSEUDO:
1207 return EmitBPOSGE32(MI, BB);
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +00001208 }
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +00001209}
1210
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001211// This function also handles Mips::ATOMIC_SWAP_I32 (when BinOpcode == 0), and
1212// Mips::ATOMIC_LOAD_NAND_I32 (when Nand == true)
1213MachineBasicBlock *
1214MipsTargetLowering::EmitAtomicBinary(MachineInstr *MI, MachineBasicBlock *BB,
Eric Christopher471e4222011-06-08 23:55:35 +00001215 unsigned Size, unsigned BinOpcode,
Akira Hatanaka0f843822011-06-07 18:58:42 +00001216 bool Nand) const {
Akira Hatanaka59068062011-11-11 04:14:30 +00001217 assert((Size == 4 || Size == 8) && "Unsupported size for EmitAtomicBinary.");
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001218
1219 MachineFunction *MF = BB->getParent();
1220 MachineRegisterInfo &RegInfo = MF->getRegInfo();
Akira Hatanaka59068062011-11-11 04:14:30 +00001221 const TargetRegisterClass *RC = getRegClassFor(MVT::getIntegerVT(Size * 8));
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001222 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
1223 DebugLoc dl = MI->getDebugLoc();
Akira Hatanaka59068062011-11-11 04:14:30 +00001224 unsigned LL, SC, AND, NOR, ZERO, BEQ;
1225
1226 if (Size == 4) {
1227 LL = IsN64 ? Mips::LL_P8 : Mips::LL;
1228 SC = IsN64 ? Mips::SC_P8 : Mips::SC;
1229 AND = Mips::AND;
1230 NOR = Mips::NOR;
1231 ZERO = Mips::ZERO;
1232 BEQ = Mips::BEQ;
1233 }
1234 else {
1235 LL = IsN64 ? Mips::LLD_P8 : Mips::LLD;
1236 SC = IsN64 ? Mips::SCD_P8 : Mips::SCD;
1237 AND = Mips::AND64;
1238 NOR = Mips::NOR64;
1239 ZERO = Mips::ZERO_64;
1240 BEQ = Mips::BEQ64;
1241 }
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001242
Akira Hatanaka4061da12011-07-19 20:11:17 +00001243 unsigned OldVal = MI->getOperand(0).getReg();
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001244 unsigned Ptr = MI->getOperand(1).getReg();
1245 unsigned Incr = MI->getOperand(2).getReg();
1246
Akira Hatanaka4061da12011-07-19 20:11:17 +00001247 unsigned StoreVal = RegInfo.createVirtualRegister(RC);
1248 unsigned AndRes = RegInfo.createVirtualRegister(RC);
1249 unsigned Success = RegInfo.createVirtualRegister(RC);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001250
1251 // insert new blocks after the current block
1252 const BasicBlock *LLVM_BB = BB->getBasicBlock();
1253 MachineBasicBlock *loopMBB = MF->CreateMachineBasicBlock(LLVM_BB);
1254 MachineBasicBlock *exitMBB = MF->CreateMachineBasicBlock(LLVM_BB);
1255 MachineFunction::iterator It = BB;
1256 ++It;
1257 MF->insert(It, loopMBB);
1258 MF->insert(It, exitMBB);
1259
1260 // Transfer the remainder of BB and its successor edges to exitMBB.
1261 exitMBB->splice(exitMBB->begin(), BB,
1262 llvm::next(MachineBasicBlock::iterator(MI)),
1263 BB->end());
1264 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
1265
1266 // thisMBB:
1267 // ...
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001268 // fallthrough --> loopMBB
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001269 BB->addSuccessor(loopMBB);
Akira Hatanaka81b44112011-07-19 17:09:53 +00001270 loopMBB->addSuccessor(loopMBB);
1271 loopMBB->addSuccessor(exitMBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001272
1273 // loopMBB:
1274 // ll oldval, 0(ptr)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001275 // <binop> storeval, oldval, incr
1276 // sc success, storeval, 0(ptr)
1277 // beq success, $0, loopMBB
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001278 BB = loopMBB;
Akira Hatanaka59068062011-11-11 04:14:30 +00001279 BuildMI(BB, dl, TII->get(LL), OldVal).addReg(Ptr).addImm(0);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001280 if (Nand) {
Akira Hatanaka4061da12011-07-19 20:11:17 +00001281 // and andres, oldval, incr
1282 // nor storeval, $0, andres
Akira Hatanaka59068062011-11-11 04:14:30 +00001283 BuildMI(BB, dl, TII->get(AND), AndRes).addReg(OldVal).addReg(Incr);
1284 BuildMI(BB, dl, TII->get(NOR), StoreVal).addReg(ZERO).addReg(AndRes);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001285 } else if (BinOpcode) {
Akira Hatanaka4061da12011-07-19 20:11:17 +00001286 // <binop> storeval, oldval, incr
1287 BuildMI(BB, dl, TII->get(BinOpcode), StoreVal).addReg(OldVal).addReg(Incr);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001288 } else {
Akira Hatanaka4061da12011-07-19 20:11:17 +00001289 StoreVal = Incr;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001290 }
Akira Hatanaka59068062011-11-11 04:14:30 +00001291 BuildMI(BB, dl, TII->get(SC), Success).addReg(StoreVal).addReg(Ptr).addImm(0);
1292 BuildMI(BB, dl, TII->get(BEQ)).addReg(Success).addReg(ZERO).addMBB(loopMBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001293
1294 MI->eraseFromParent(); // The instruction is gone now.
1295
Akira Hatanaka939ece12011-07-19 03:42:13 +00001296 return exitMBB;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001297}
1298
1299MachineBasicBlock *
1300MipsTargetLowering::EmitAtomicBinaryPartword(MachineInstr *MI,
Akira Hatanaka0f843822011-06-07 18:58:42 +00001301 MachineBasicBlock *BB,
1302 unsigned Size, unsigned BinOpcode,
1303 bool Nand) const {
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001304 assert((Size == 1 || Size == 2) &&
1305 "Unsupported size for EmitAtomicBinaryPartial.");
1306
1307 MachineFunction *MF = BB->getParent();
1308 MachineRegisterInfo &RegInfo = MF->getRegInfo();
1309 const TargetRegisterClass *RC = getRegClassFor(MVT::i32);
1310 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
1311 DebugLoc dl = MI->getDebugLoc();
Akira Hatanaka59068062011-11-11 04:14:30 +00001312 unsigned LL = IsN64 ? Mips::LL_P8 : Mips::LL;
1313 unsigned SC = IsN64 ? Mips::SC_P8 : Mips::SC;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001314
1315 unsigned Dest = MI->getOperand(0).getReg();
1316 unsigned Ptr = MI->getOperand(1).getReg();
1317 unsigned Incr = MI->getOperand(2).getReg();
1318
Akira Hatanaka4061da12011-07-19 20:11:17 +00001319 unsigned AlignedAddr = RegInfo.createVirtualRegister(RC);
1320 unsigned ShiftAmt = RegInfo.createVirtualRegister(RC);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001321 unsigned Mask = RegInfo.createVirtualRegister(RC);
1322 unsigned Mask2 = RegInfo.createVirtualRegister(RC);
Akira Hatanaka4061da12011-07-19 20:11:17 +00001323 unsigned NewVal = RegInfo.createVirtualRegister(RC);
1324 unsigned OldVal = RegInfo.createVirtualRegister(RC);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001325 unsigned Incr2 = RegInfo.createVirtualRegister(RC);
Akira Hatanaka4061da12011-07-19 20:11:17 +00001326 unsigned MaskLSB2 = RegInfo.createVirtualRegister(RC);
1327 unsigned PtrLSB2 = RegInfo.createVirtualRegister(RC);
1328 unsigned MaskUpper = RegInfo.createVirtualRegister(RC);
1329 unsigned AndRes = RegInfo.createVirtualRegister(RC);
1330 unsigned BinOpRes = RegInfo.createVirtualRegister(RC);
Akira Hatanakabdd83fe2011-07-19 20:56:53 +00001331 unsigned MaskedOldVal0 = RegInfo.createVirtualRegister(RC);
Akira Hatanaka4061da12011-07-19 20:11:17 +00001332 unsigned StoreVal = RegInfo.createVirtualRegister(RC);
1333 unsigned MaskedOldVal1 = RegInfo.createVirtualRegister(RC);
1334 unsigned SrlRes = RegInfo.createVirtualRegister(RC);
1335 unsigned SllRes = RegInfo.createVirtualRegister(RC);
1336 unsigned Success = RegInfo.createVirtualRegister(RC);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001337
1338 // insert new blocks after the current block
1339 const BasicBlock *LLVM_BB = BB->getBasicBlock();
1340 MachineBasicBlock *loopMBB = MF->CreateMachineBasicBlock(LLVM_BB);
Akira Hatanaka939ece12011-07-19 03:42:13 +00001341 MachineBasicBlock *sinkMBB = MF->CreateMachineBasicBlock(LLVM_BB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001342 MachineBasicBlock *exitMBB = MF->CreateMachineBasicBlock(LLVM_BB);
1343 MachineFunction::iterator It = BB;
1344 ++It;
1345 MF->insert(It, loopMBB);
Akira Hatanaka939ece12011-07-19 03:42:13 +00001346 MF->insert(It, sinkMBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001347 MF->insert(It, exitMBB);
1348
1349 // Transfer the remainder of BB and its successor edges to exitMBB.
1350 exitMBB->splice(exitMBB->begin(), BB,
Akira Hatanaka82099682011-12-19 19:52:25 +00001351 llvm::next(MachineBasicBlock::iterator(MI)), BB->end());
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001352 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
1353
Akira Hatanaka81b44112011-07-19 17:09:53 +00001354 BB->addSuccessor(loopMBB);
1355 loopMBB->addSuccessor(loopMBB);
1356 loopMBB->addSuccessor(sinkMBB);
1357 sinkMBB->addSuccessor(exitMBB);
1358
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001359 // thisMBB:
Akira Hatanaka4061da12011-07-19 20:11:17 +00001360 // addiu masklsb2,$0,-4 # 0xfffffffc
1361 // and alignedaddr,ptr,masklsb2
1362 // andi ptrlsb2,ptr,3
1363 // sll shiftamt,ptrlsb2,3
1364 // ori maskupper,$0,255 # 0xff
1365 // sll mask,maskupper,shiftamt
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001366 // nor mask2,$0,mask
Akira Hatanaka4061da12011-07-19 20:11:17 +00001367 // sll incr2,incr,shiftamt
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001368
1369 int64_t MaskImm = (Size == 1) ? 255 : 65535;
Akira Hatanaka4061da12011-07-19 20:11:17 +00001370 BuildMI(BB, dl, TII->get(Mips::ADDiu), MaskLSB2)
1371 .addReg(Mips::ZERO).addImm(-4);
1372 BuildMI(BB, dl, TII->get(Mips::AND), AlignedAddr)
1373 .addReg(Ptr).addReg(MaskLSB2);
1374 BuildMI(BB, dl, TII->get(Mips::ANDi), PtrLSB2).addReg(Ptr).addImm(3);
1375 BuildMI(BB, dl, TII->get(Mips::SLL), ShiftAmt).addReg(PtrLSB2).addImm(3);
1376 BuildMI(BB, dl, TII->get(Mips::ORi), MaskUpper)
1377 .addReg(Mips::ZERO).addImm(MaskImm);
Akira Hatanakacc7ecc72011-07-19 20:34:00 +00001378 BuildMI(BB, dl, TII->get(Mips::SLLV), Mask)
1379 .addReg(ShiftAmt).addReg(MaskUpper);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001380 BuildMI(BB, dl, TII->get(Mips::NOR), Mask2).addReg(Mips::ZERO).addReg(Mask);
Akira Hatanakacc7ecc72011-07-19 20:34:00 +00001381 BuildMI(BB, dl, TII->get(Mips::SLLV), Incr2).addReg(ShiftAmt).addReg(Incr);
Bruno Cardoso Lopescada2d02011-05-31 20:25:26 +00001382
Akira Hatanaka0d7d0b52011-07-18 18:52:12 +00001383 // atomic.load.binop
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001384 // loopMBB:
Akira Hatanaka4061da12011-07-19 20:11:17 +00001385 // ll oldval,0(alignedaddr)
1386 // binop binopres,oldval,incr2
1387 // and newval,binopres,mask
1388 // and maskedoldval0,oldval,mask2
1389 // or storeval,maskedoldval0,newval
1390 // sc success,storeval,0(alignedaddr)
1391 // beq success,$0,loopMBB
1392
Akira Hatanaka0d7d0b52011-07-18 18:52:12 +00001393 // atomic.swap
1394 // loopMBB:
Akira Hatanaka4061da12011-07-19 20:11:17 +00001395 // ll oldval,0(alignedaddr)
Akira Hatanaka70564a92011-07-19 18:14:26 +00001396 // and newval,incr2,mask
Akira Hatanaka4061da12011-07-19 20:11:17 +00001397 // and maskedoldval0,oldval,mask2
1398 // or storeval,maskedoldval0,newval
1399 // sc success,storeval,0(alignedaddr)
1400 // beq success,$0,loopMBB
Akira Hatanaka0d7d0b52011-07-18 18:52:12 +00001401
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001402 BB = loopMBB;
Akira Hatanaka59068062011-11-11 04:14:30 +00001403 BuildMI(BB, dl, TII->get(LL), OldVal).addReg(AlignedAddr).addImm(0);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001404 if (Nand) {
Akira Hatanaka4061da12011-07-19 20:11:17 +00001405 // and andres, oldval, incr2
1406 // nor binopres, $0, andres
1407 // and newval, binopres, mask
1408 BuildMI(BB, dl, TII->get(Mips::AND), AndRes).addReg(OldVal).addReg(Incr2);
1409 BuildMI(BB, dl, TII->get(Mips::NOR), BinOpRes)
1410 .addReg(Mips::ZERO).addReg(AndRes);
1411 BuildMI(BB, dl, TII->get(Mips::AND), NewVal).addReg(BinOpRes).addReg(Mask);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001412 } else if (BinOpcode) {
Akira Hatanaka4061da12011-07-19 20:11:17 +00001413 // <binop> binopres, oldval, incr2
1414 // and newval, binopres, mask
1415 BuildMI(BB, dl, TII->get(BinOpcode), BinOpRes).addReg(OldVal).addReg(Incr2);
1416 BuildMI(BB, dl, TII->get(Mips::AND), NewVal).addReg(BinOpRes).addReg(Mask);
Akira Hatanaka70564a92011-07-19 18:14:26 +00001417 } else {// atomic.swap
Akira Hatanaka4061da12011-07-19 20:11:17 +00001418 // and newval, incr2, mask
Akira Hatanakacc7ecc72011-07-19 20:34:00 +00001419 BuildMI(BB, dl, TII->get(Mips::AND), NewVal).addReg(Incr2).addReg(Mask);
Akira Hatanaka70564a92011-07-19 18:14:26 +00001420 }
Jia Liubb481f82012-02-28 07:46:26 +00001421
Akira Hatanakabdd83fe2011-07-19 20:56:53 +00001422 BuildMI(BB, dl, TII->get(Mips::AND), MaskedOldVal0)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001423 .addReg(OldVal).addReg(Mask2);
1424 BuildMI(BB, dl, TII->get(Mips::OR), StoreVal)
Akira Hatanakabdd83fe2011-07-19 20:56:53 +00001425 .addReg(MaskedOldVal0).addReg(NewVal);
Akira Hatanaka59068062011-11-11 04:14:30 +00001426 BuildMI(BB, dl, TII->get(SC), Success)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001427 .addReg(StoreVal).addReg(AlignedAddr).addImm(0);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001428 BuildMI(BB, dl, TII->get(Mips::BEQ))
Akira Hatanaka4061da12011-07-19 20:11:17 +00001429 .addReg(Success).addReg(Mips::ZERO).addMBB(loopMBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001430
Akira Hatanaka939ece12011-07-19 03:42:13 +00001431 // sinkMBB:
Akira Hatanaka4061da12011-07-19 20:11:17 +00001432 // and maskedoldval1,oldval,mask
1433 // srl srlres,maskedoldval1,shiftamt
1434 // sll sllres,srlres,24
1435 // sra dest,sllres,24
Akira Hatanaka939ece12011-07-19 03:42:13 +00001436 BB = sinkMBB;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001437 int64_t ShiftImm = (Size == 1) ? 24 : 16;
Akira Hatanakaa308c672011-07-19 03:14:58 +00001438
Akira Hatanaka4061da12011-07-19 20:11:17 +00001439 BuildMI(BB, dl, TII->get(Mips::AND), MaskedOldVal1)
1440 .addReg(OldVal).addReg(Mask);
Akira Hatanakacc7ecc72011-07-19 20:34:00 +00001441 BuildMI(BB, dl, TII->get(Mips::SRLV), SrlRes)
1442 .addReg(ShiftAmt).addReg(MaskedOldVal1);
Akira Hatanaka4061da12011-07-19 20:11:17 +00001443 BuildMI(BB, dl, TII->get(Mips::SLL), SllRes)
1444 .addReg(SrlRes).addImm(ShiftImm);
Akira Hatanaka939ece12011-07-19 03:42:13 +00001445 BuildMI(BB, dl, TII->get(Mips::SRA), Dest)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001446 .addReg(SllRes).addImm(ShiftImm);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001447
1448 MI->eraseFromParent(); // The instruction is gone now.
1449
Akira Hatanaka939ece12011-07-19 03:42:13 +00001450 return exitMBB;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001451}
1452
1453MachineBasicBlock *
1454MipsTargetLowering::EmitAtomicCmpSwap(MachineInstr *MI,
Akira Hatanaka0f843822011-06-07 18:58:42 +00001455 MachineBasicBlock *BB,
1456 unsigned Size) const {
Akira Hatanaka59068062011-11-11 04:14:30 +00001457 assert((Size == 4 || Size == 8) && "Unsupported size for EmitAtomicCmpSwap.");
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001458
1459 MachineFunction *MF = BB->getParent();
1460 MachineRegisterInfo &RegInfo = MF->getRegInfo();
Akira Hatanaka59068062011-11-11 04:14:30 +00001461 const TargetRegisterClass *RC = getRegClassFor(MVT::getIntegerVT(Size * 8));
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001462 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
1463 DebugLoc dl = MI->getDebugLoc();
Akira Hatanaka59068062011-11-11 04:14:30 +00001464 unsigned LL, SC, ZERO, BNE, BEQ;
1465
1466 if (Size == 4) {
1467 LL = IsN64 ? Mips::LL_P8 : Mips::LL;
1468 SC = IsN64 ? Mips::SC_P8 : Mips::SC;
1469 ZERO = Mips::ZERO;
1470 BNE = Mips::BNE;
1471 BEQ = Mips::BEQ;
1472 }
1473 else {
1474 LL = IsN64 ? Mips::LLD_P8 : Mips::LLD;
1475 SC = IsN64 ? Mips::SCD_P8 : Mips::SCD;
1476 ZERO = Mips::ZERO_64;
1477 BNE = Mips::BNE64;
1478 BEQ = Mips::BEQ64;
1479 }
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001480
1481 unsigned Dest = MI->getOperand(0).getReg();
1482 unsigned Ptr = MI->getOperand(1).getReg();
Akira Hatanaka4061da12011-07-19 20:11:17 +00001483 unsigned OldVal = MI->getOperand(2).getReg();
1484 unsigned NewVal = MI->getOperand(3).getReg();
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001485
Akira Hatanaka4061da12011-07-19 20:11:17 +00001486 unsigned Success = RegInfo.createVirtualRegister(RC);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001487
1488 // insert new blocks after the current block
1489 const BasicBlock *LLVM_BB = BB->getBasicBlock();
1490 MachineBasicBlock *loop1MBB = MF->CreateMachineBasicBlock(LLVM_BB);
1491 MachineBasicBlock *loop2MBB = MF->CreateMachineBasicBlock(LLVM_BB);
1492 MachineBasicBlock *exitMBB = MF->CreateMachineBasicBlock(LLVM_BB);
1493 MachineFunction::iterator It = BB;
1494 ++It;
1495 MF->insert(It, loop1MBB);
1496 MF->insert(It, loop2MBB);
1497 MF->insert(It, exitMBB);
1498
1499 // Transfer the remainder of BB and its successor edges to exitMBB.
1500 exitMBB->splice(exitMBB->begin(), BB,
Akira Hatanaka82099682011-12-19 19:52:25 +00001501 llvm::next(MachineBasicBlock::iterator(MI)), BB->end());
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001502 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
1503
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001504 // thisMBB:
1505 // ...
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001506 // fallthrough --> loop1MBB
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001507 BB->addSuccessor(loop1MBB);
Akira Hatanaka81b44112011-07-19 17:09:53 +00001508 loop1MBB->addSuccessor(exitMBB);
1509 loop1MBB->addSuccessor(loop2MBB);
1510 loop2MBB->addSuccessor(loop1MBB);
1511 loop2MBB->addSuccessor(exitMBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001512
1513 // loop1MBB:
1514 // ll dest, 0(ptr)
1515 // bne dest, oldval, exitMBB
1516 BB = loop1MBB;
Akira Hatanaka59068062011-11-11 04:14:30 +00001517 BuildMI(BB, dl, TII->get(LL), Dest).addReg(Ptr).addImm(0);
1518 BuildMI(BB, dl, TII->get(BNE))
Akira Hatanaka4061da12011-07-19 20:11:17 +00001519 .addReg(Dest).addReg(OldVal).addMBB(exitMBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001520
1521 // loop2MBB:
Akira Hatanaka4061da12011-07-19 20:11:17 +00001522 // sc success, newval, 0(ptr)
1523 // beq success, $0, loop1MBB
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001524 BB = loop2MBB;
Akira Hatanaka59068062011-11-11 04:14:30 +00001525 BuildMI(BB, dl, TII->get(SC), Success)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001526 .addReg(NewVal).addReg(Ptr).addImm(0);
Akira Hatanaka59068062011-11-11 04:14:30 +00001527 BuildMI(BB, dl, TII->get(BEQ))
1528 .addReg(Success).addReg(ZERO).addMBB(loop1MBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001529
1530 MI->eraseFromParent(); // The instruction is gone now.
1531
Akira Hatanaka939ece12011-07-19 03:42:13 +00001532 return exitMBB;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001533}
1534
1535MachineBasicBlock *
1536MipsTargetLowering::EmitAtomicCmpSwapPartword(MachineInstr *MI,
Akira Hatanaka0f843822011-06-07 18:58:42 +00001537 MachineBasicBlock *BB,
1538 unsigned Size) const {
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001539 assert((Size == 1 || Size == 2) &&
1540 "Unsupported size for EmitAtomicCmpSwapPartial.");
1541
1542 MachineFunction *MF = BB->getParent();
1543 MachineRegisterInfo &RegInfo = MF->getRegInfo();
1544 const TargetRegisterClass *RC = getRegClassFor(MVT::i32);
1545 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
1546 DebugLoc dl = MI->getDebugLoc();
Akira Hatanaka59068062011-11-11 04:14:30 +00001547 unsigned LL = IsN64 ? Mips::LL_P8 : Mips::LL;
1548 unsigned SC = IsN64 ? Mips::SC_P8 : Mips::SC;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001549
1550 unsigned Dest = MI->getOperand(0).getReg();
1551 unsigned Ptr = MI->getOperand(1).getReg();
Akira Hatanaka4061da12011-07-19 20:11:17 +00001552 unsigned CmpVal = MI->getOperand(2).getReg();
1553 unsigned NewVal = MI->getOperand(3).getReg();
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001554
Akira Hatanaka4061da12011-07-19 20:11:17 +00001555 unsigned AlignedAddr = RegInfo.createVirtualRegister(RC);
1556 unsigned ShiftAmt = RegInfo.createVirtualRegister(RC);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001557 unsigned Mask = RegInfo.createVirtualRegister(RC);
1558 unsigned Mask2 = RegInfo.createVirtualRegister(RC);
Akira Hatanaka4061da12011-07-19 20:11:17 +00001559 unsigned ShiftedCmpVal = RegInfo.createVirtualRegister(RC);
1560 unsigned OldVal = RegInfo.createVirtualRegister(RC);
1561 unsigned MaskedOldVal0 = RegInfo.createVirtualRegister(RC);
1562 unsigned ShiftedNewVal = RegInfo.createVirtualRegister(RC);
1563 unsigned MaskLSB2 = RegInfo.createVirtualRegister(RC);
1564 unsigned PtrLSB2 = RegInfo.createVirtualRegister(RC);
1565 unsigned MaskUpper = RegInfo.createVirtualRegister(RC);
1566 unsigned MaskedCmpVal = RegInfo.createVirtualRegister(RC);
1567 unsigned MaskedNewVal = RegInfo.createVirtualRegister(RC);
1568 unsigned MaskedOldVal1 = RegInfo.createVirtualRegister(RC);
1569 unsigned StoreVal = RegInfo.createVirtualRegister(RC);
1570 unsigned SrlRes = RegInfo.createVirtualRegister(RC);
1571 unsigned SllRes = RegInfo.createVirtualRegister(RC);
1572 unsigned Success = RegInfo.createVirtualRegister(RC);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001573
1574 // insert new blocks after the current block
1575 const BasicBlock *LLVM_BB = BB->getBasicBlock();
1576 MachineBasicBlock *loop1MBB = MF->CreateMachineBasicBlock(LLVM_BB);
1577 MachineBasicBlock *loop2MBB = MF->CreateMachineBasicBlock(LLVM_BB);
Akira Hatanaka939ece12011-07-19 03:42:13 +00001578 MachineBasicBlock *sinkMBB = MF->CreateMachineBasicBlock(LLVM_BB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001579 MachineBasicBlock *exitMBB = MF->CreateMachineBasicBlock(LLVM_BB);
1580 MachineFunction::iterator It = BB;
1581 ++It;
1582 MF->insert(It, loop1MBB);
1583 MF->insert(It, loop2MBB);
Akira Hatanaka939ece12011-07-19 03:42:13 +00001584 MF->insert(It, sinkMBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001585 MF->insert(It, exitMBB);
1586
1587 // Transfer the remainder of BB and its successor edges to exitMBB.
1588 exitMBB->splice(exitMBB->begin(), BB,
Akira Hatanaka82099682011-12-19 19:52:25 +00001589 llvm::next(MachineBasicBlock::iterator(MI)), BB->end());
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001590 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
1591
Akira Hatanaka81b44112011-07-19 17:09:53 +00001592 BB->addSuccessor(loop1MBB);
1593 loop1MBB->addSuccessor(sinkMBB);
1594 loop1MBB->addSuccessor(loop2MBB);
1595 loop2MBB->addSuccessor(loop1MBB);
1596 loop2MBB->addSuccessor(sinkMBB);
1597 sinkMBB->addSuccessor(exitMBB);
1598
Akira Hatanaka70564a92011-07-19 18:14:26 +00001599 // FIXME: computation of newval2 can be moved to loop2MBB.
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001600 // thisMBB:
Akira Hatanaka4061da12011-07-19 20:11:17 +00001601 // addiu masklsb2,$0,-4 # 0xfffffffc
1602 // and alignedaddr,ptr,masklsb2
1603 // andi ptrlsb2,ptr,3
1604 // sll shiftamt,ptrlsb2,3
1605 // ori maskupper,$0,255 # 0xff
1606 // sll mask,maskupper,shiftamt
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001607 // nor mask2,$0,mask
Akira Hatanaka4061da12011-07-19 20:11:17 +00001608 // andi maskedcmpval,cmpval,255
1609 // sll shiftedcmpval,maskedcmpval,shiftamt
1610 // andi maskednewval,newval,255
1611 // sll shiftednewval,maskednewval,shiftamt
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001612 int64_t MaskImm = (Size == 1) ? 255 : 65535;
Akira Hatanaka4061da12011-07-19 20:11:17 +00001613 BuildMI(BB, dl, TII->get(Mips::ADDiu), MaskLSB2)
1614 .addReg(Mips::ZERO).addImm(-4);
1615 BuildMI(BB, dl, TII->get(Mips::AND), AlignedAddr)
1616 .addReg(Ptr).addReg(MaskLSB2);
1617 BuildMI(BB, dl, TII->get(Mips::ANDi), PtrLSB2).addReg(Ptr).addImm(3);
1618 BuildMI(BB, dl, TII->get(Mips::SLL), ShiftAmt).addReg(PtrLSB2).addImm(3);
1619 BuildMI(BB, dl, TII->get(Mips::ORi), MaskUpper)
1620 .addReg(Mips::ZERO).addImm(MaskImm);
Akira Hatanakacc7ecc72011-07-19 20:34:00 +00001621 BuildMI(BB, dl, TII->get(Mips::SLLV), Mask)
1622 .addReg(ShiftAmt).addReg(MaskUpper);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001623 BuildMI(BB, dl, TII->get(Mips::NOR), Mask2).addReg(Mips::ZERO).addReg(Mask);
Akira Hatanaka4061da12011-07-19 20:11:17 +00001624 BuildMI(BB, dl, TII->get(Mips::ANDi), MaskedCmpVal)
1625 .addReg(CmpVal).addImm(MaskImm);
Akira Hatanakacc7ecc72011-07-19 20:34:00 +00001626 BuildMI(BB, dl, TII->get(Mips::SLLV), ShiftedCmpVal)
1627 .addReg(ShiftAmt).addReg(MaskedCmpVal);
Akira Hatanaka4061da12011-07-19 20:11:17 +00001628 BuildMI(BB, dl, TII->get(Mips::ANDi), MaskedNewVal)
1629 .addReg(NewVal).addImm(MaskImm);
Akira Hatanakacc7ecc72011-07-19 20:34:00 +00001630 BuildMI(BB, dl, TII->get(Mips::SLLV), ShiftedNewVal)
1631 .addReg(ShiftAmt).addReg(MaskedNewVal);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001632
1633 // loop1MBB:
Akira Hatanaka4061da12011-07-19 20:11:17 +00001634 // ll oldval,0(alginedaddr)
1635 // and maskedoldval0,oldval,mask
1636 // bne maskedoldval0,shiftedcmpval,sinkMBB
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001637 BB = loop1MBB;
Akira Hatanaka59068062011-11-11 04:14:30 +00001638 BuildMI(BB, dl, TII->get(LL), OldVal).addReg(AlignedAddr).addImm(0);
Akira Hatanaka4061da12011-07-19 20:11:17 +00001639 BuildMI(BB, dl, TII->get(Mips::AND), MaskedOldVal0)
1640 .addReg(OldVal).addReg(Mask);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001641 BuildMI(BB, dl, TII->get(Mips::BNE))
Akira Hatanaka4061da12011-07-19 20:11:17 +00001642 .addReg(MaskedOldVal0).addReg(ShiftedCmpVal).addMBB(sinkMBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001643
1644 // loop2MBB:
Akira Hatanaka4061da12011-07-19 20:11:17 +00001645 // and maskedoldval1,oldval,mask2
1646 // or storeval,maskedoldval1,shiftednewval
1647 // sc success,storeval,0(alignedaddr)
1648 // beq success,$0,loop1MBB
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001649 BB = loop2MBB;
Akira Hatanaka4061da12011-07-19 20:11:17 +00001650 BuildMI(BB, dl, TII->get(Mips::AND), MaskedOldVal1)
1651 .addReg(OldVal).addReg(Mask2);
1652 BuildMI(BB, dl, TII->get(Mips::OR), StoreVal)
1653 .addReg(MaskedOldVal1).addReg(ShiftedNewVal);
Akira Hatanaka59068062011-11-11 04:14:30 +00001654 BuildMI(BB, dl, TII->get(SC), Success)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001655 .addReg(StoreVal).addReg(AlignedAddr).addImm(0);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001656 BuildMI(BB, dl, TII->get(Mips::BEQ))
Akira Hatanaka4061da12011-07-19 20:11:17 +00001657 .addReg(Success).addReg(Mips::ZERO).addMBB(loop1MBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001658
Akira Hatanaka939ece12011-07-19 03:42:13 +00001659 // sinkMBB:
Akira Hatanaka4061da12011-07-19 20:11:17 +00001660 // srl srlres,maskedoldval0,shiftamt
1661 // sll sllres,srlres,24
1662 // sra dest,sllres,24
Akira Hatanaka939ece12011-07-19 03:42:13 +00001663 BB = sinkMBB;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001664 int64_t ShiftImm = (Size == 1) ? 24 : 16;
Akira Hatanakaa308c672011-07-19 03:14:58 +00001665
Akira Hatanakacc7ecc72011-07-19 20:34:00 +00001666 BuildMI(BB, dl, TII->get(Mips::SRLV), SrlRes)
1667 .addReg(ShiftAmt).addReg(MaskedOldVal0);
Akira Hatanaka4061da12011-07-19 20:11:17 +00001668 BuildMI(BB, dl, TII->get(Mips::SLL), SllRes)
1669 .addReg(SrlRes).addImm(ShiftImm);
Akira Hatanaka939ece12011-07-19 03:42:13 +00001670 BuildMI(BB, dl, TII->get(Mips::SRA), Dest)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001671 .addReg(SllRes).addImm(ShiftImm);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001672
1673 MI->eraseFromParent(); // The instruction is gone now.
1674
Akira Hatanaka939ece12011-07-19 03:42:13 +00001675 return exitMBB;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001676}
1677
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001678//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001679// Misc Lower Operation implementation
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001680//===----------------------------------------------------------------------===//
Bruno Cardoso Lopesd3bdf192009-05-27 17:23:44 +00001681SDValue MipsTargetLowering::
Dan Gohmand858e902010-04-17 15:26:15 +00001682LowerBRCOND(SDValue Op, SelectionDAG &DAG) const
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +00001683{
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001684 // The first operand is the chain, the second is the condition, the third is
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +00001685 // the block to branch to if the condition is true.
1686 SDValue Chain = Op.getOperand(0);
1687 SDValue Dest = Op.getOperand(2);
Dale Johannesende064702009-02-06 21:50:26 +00001688 DebugLoc dl = Op.getDebugLoc();
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +00001689
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +00001690 SDValue CondRes = CreateFPCmp(DAG, Op.getOperand(1));
1691
Chris Lattner7a2bdde2011-04-15 05:18:47 +00001692 // Return if flag is not set by a floating point comparison.
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +00001693 if (CondRes.getOpcode() != MipsISD::FPCmp)
Bruno Cardoso Lopes4b877ca2008-07-30 17:06:13 +00001694 return Op;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001695
Bruno Cardoso Lopes77283772008-07-31 18:31:28 +00001696 SDValue CCNode = CondRes.getOperand(2);
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001697 Mips::CondCode CC =
1698 (Mips::CondCode)cast<ConstantSDNode>(CCNode)->getZExtValue();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001699 SDValue BrCode = DAG.getConstant(GetFPBranchCodeFromCond(CC), MVT::i32);
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +00001700
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001701 return DAG.getNode(MipsISD::FPBrcond, dl, Op.getValueType(), Chain, BrCode,
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +00001702 Dest, CondRes);
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +00001703}
1704
1705SDValue MipsTargetLowering::
Dan Gohmand858e902010-04-17 15:26:15 +00001706LowerSELECT(SDValue Op, SelectionDAG &DAG) const
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +00001707{
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +00001708 SDValue Cond = CreateFPCmp(DAG, Op.getOperand(0));
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +00001709
Chris Lattner7a2bdde2011-04-15 05:18:47 +00001710 // Return if flag is not set by a floating point comparison.
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +00001711 if (Cond.getOpcode() != MipsISD::FPCmp)
1712 return Op;
Bruno Cardoso Lopes739e4412008-08-13 07:13:40 +00001713
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +00001714 return CreateCMovFP(DAG, Cond, Op.getOperand(1), Op.getOperand(2),
1715 Op.getDebugLoc());
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +00001716}
1717
Akira Hatanaka3fef29d2012-07-11 19:32:27 +00001718SDValue MipsTargetLowering::
1719LowerSELECT_CC(SDValue Op, SelectionDAG &DAG) const
1720{
1721 DebugLoc DL = Op.getDebugLoc();
1722 EVT Ty = Op.getOperand(0).getValueType();
1723 SDValue Cond = DAG.getNode(ISD::SETCC, DL, getSetCCResultType(Ty),
1724 Op.getOperand(0), Op.getOperand(1),
1725 Op.getOperand(4));
1726
1727 return DAG.getNode(ISD::SELECT, DL, Op.getValueType(), Cond, Op.getOperand(2),
1728 Op.getOperand(3));
1729}
1730
Akira Hatanaka0a40c232012-03-09 23:46:03 +00001731SDValue MipsTargetLowering::LowerSETCC(SDValue Op, SelectionDAG &DAG) const {
1732 SDValue Cond = CreateFPCmp(DAG, Op);
1733
1734 assert(Cond.getOpcode() == MipsISD::FPCmp &&
1735 "Floating point operand expected.");
1736
1737 SDValue True = DAG.getConstant(1, MVT::i32);
1738 SDValue False = DAG.getConstant(0, MVT::i32);
1739
1740 return CreateCMovFP(DAG, Cond, True, False, Op.getDebugLoc());
1741}
1742
Dan Gohmand858e902010-04-17 15:26:15 +00001743SDValue MipsTargetLowering::LowerGlobalAddress(SDValue Op,
1744 SelectionDAG &DAG) const {
Dale Johannesende064702009-02-06 21:50:26 +00001745 // FIXME there isn't actually debug info here
Dale Johannesen33c960f2009-02-04 20:06:27 +00001746 DebugLoc dl = Op.getDebugLoc();
Jia Liubb481f82012-02-28 07:46:26 +00001747 const GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +00001748
Akira Hatanakaa5903ac2011-10-11 00:55:05 +00001749 if (getTargetMachine().getRelocationModel() != Reloc::PIC_ && !IsN64) {
Chris Lattnere3736f82009-08-13 05:41:27 +00001750 SDVTList VTs = DAG.getVTList(MVT::i32);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001751
Akira Hatanakaafc945b2012-09-12 23:27:55 +00001752 const MipsTargetObjectFile &TLOF =
1753 (const MipsTargetObjectFile&)getObjFileLowering();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001754
Chris Lattnere3736f82009-08-13 05:41:27 +00001755 // %gp_rel relocation
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001756 if (TLOF.IsGlobalInSmallSection(GV, getTargetMachine())) {
1757 SDValue GA = DAG.getTargetGlobalAddress(GV, dl, MVT::i32, 0,
Bruno Cardoso Lopesc517cb02009-09-01 17:27:58 +00001758 MipsII::MO_GPREL);
Chris Lattnere3736f82009-08-13 05:41:27 +00001759 SDValue GPRelNode = DAG.getNode(MipsISD::GPRel, dl, VTs, &GA, 1);
Akira Hatanakae7338cd2012-08-22 03:18:13 +00001760 SDValue GPReg = DAG.getRegister(Mips::GP, MVT::i32);
1761 return DAG.getNode(ISD::ADD, dl, MVT::i32, GPReg, GPRelNode);
Chris Lattnere3736f82009-08-13 05:41:27 +00001762 }
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +00001763 // %hi/%lo relocation
Akira Hatanakae2e436a2011-04-01 21:41:06 +00001764 SDValue GAHi = DAG.getTargetGlobalAddress(GV, dl, MVT::i32, 0,
1765 MipsII::MO_ABS_HI);
1766 SDValue GALo = DAG.getTargetGlobalAddress(GV, dl, MVT::i32, 0,
1767 MipsII::MO_ABS_LO);
1768 SDValue HiPart = DAG.getNode(MipsISD::Hi, dl, VTs, &GAHi, 1);
1769 SDValue Lo = DAG.getNode(MipsISD::Lo, dl, MVT::i32, GALo);
Owen Anderson825b72b2009-08-11 20:47:22 +00001770 return DAG.getNode(ISD::ADD, dl, MVT::i32, HiPart, Lo);
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +00001771 }
1772
Akira Hatanakaa5903ac2011-10-11 00:55:05 +00001773 EVT ValTy = Op.getValueType();
1774 bool HasGotOfst = (GV->hasInternalLinkage() ||
1775 (GV->hasLocalLinkage() && !isa<Function>(GV)));
Akira Hatanaka56ce6b32012-04-04 22:16:36 +00001776 unsigned GotFlag = HasMips64 ?
Akira Hatanakaa5903ac2011-10-11 00:55:05 +00001777 (HasGotOfst ? MipsII::MO_GOT_PAGE : MipsII::MO_GOT_DISP) :
Bruno Cardoso Lopese3d35722011-12-07 00:28:57 +00001778 (HasGotOfst ? MipsII::MO_GOT : MipsII::MO_GOT16);
Akira Hatanakaa5903ac2011-10-11 00:55:05 +00001779 SDValue GA = DAG.getTargetGlobalAddress(GV, dl, ValTy, 0, GotFlag);
Akira Hatanaka648f00c2012-02-24 22:34:47 +00001780 GA = DAG.getNode(MipsISD::Wrapper, dl, ValTy, GetGlobalReg(DAG, ValTy), GA);
Akira Hatanaka82099682011-12-19 19:52:25 +00001781 SDValue ResNode = DAG.getLoad(ValTy, dl, DAG.getEntryNode(), GA,
Akira Hatanaka59be7602012-11-21 20:16:34 +00001782 MachinePointerInfo::getGOT(), false, false,
1783 false, 0);
Akira Hatanaka0f843822011-06-07 18:58:42 +00001784 // On functions and global targets not internal linked only
1785 // a load from got/GP is necessary for PIC to work.
Akira Hatanakaa5903ac2011-10-11 00:55:05 +00001786 if (!HasGotOfst)
Akira Hatanaka0f843822011-06-07 18:58:42 +00001787 return ResNode;
Akira Hatanakaa5903ac2011-10-11 00:55:05 +00001788 SDValue GALo = DAG.getTargetGlobalAddress(GV, dl, ValTy, 0,
Akira Hatanaka56ce6b32012-04-04 22:16:36 +00001789 HasMips64 ? MipsII::MO_GOT_OFST :
1790 MipsII::MO_ABS_LO);
Akira Hatanakaa5903ac2011-10-11 00:55:05 +00001791 SDValue Lo = DAG.getNode(MipsISD::Lo, dl, ValTy, GALo);
1792 return DAG.getNode(ISD::ADD, dl, ValTy, ResNode, Lo);
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +00001793}
1794
Bruno Cardoso Lopesca8a2aa2011-03-04 20:01:52 +00001795SDValue MipsTargetLowering::LowerBlockAddress(SDValue Op,
1796 SelectionDAG &DAG) const {
Akira Hatanakaf48eb532011-04-25 17:10:45 +00001797 const BlockAddress *BA = cast<BlockAddressSDNode>(Op)->getBlockAddress();
1798 // FIXME there isn't actually debug info here
1799 DebugLoc dl = Op.getDebugLoc();
1800
Akira Hatanaka9b944a82011-11-16 22:42:10 +00001801 if (getTargetMachine().getRelocationModel() != Reloc::PIC_ && !IsN64) {
Akira Hatanakaf48eb532011-04-25 17:10:45 +00001802 // %hi/%lo relocation
Reed Kotlerdfb8dbb2012-10-05 18:27:54 +00001803 SDValue BAHi =
1804 DAG.getTargetBlockAddress(BA, MVT::i32, 0, MipsII::MO_ABS_HI);
1805 SDValue BALo =
1806 DAG.getTargetBlockAddress(BA, MVT::i32, 0, MipsII::MO_ABS_LO);
Akira Hatanakaf48eb532011-04-25 17:10:45 +00001807 SDValue Hi = DAG.getNode(MipsISD::Hi, dl, MVT::i32, BAHi);
1808 SDValue Lo = DAG.getNode(MipsISD::Lo, dl, MVT::i32, BALo);
1809 return DAG.getNode(ISD::ADD, dl, MVT::i32, Hi, Lo);
Bruno Cardoso Lopesca8a2aa2011-03-04 20:01:52 +00001810 }
Akira Hatanakaf48eb532011-04-25 17:10:45 +00001811
Akira Hatanaka9b944a82011-11-16 22:42:10 +00001812 EVT ValTy = Op.getValueType();
Akira Hatanaka03d830e2012-04-04 18:22:53 +00001813 unsigned GOTFlag = HasMips64 ? MipsII::MO_GOT_PAGE : MipsII::MO_GOT;
1814 unsigned OFSTFlag = HasMips64 ? MipsII::MO_GOT_OFST : MipsII::MO_ABS_LO;
Michael Liao6c7ccaa2012-09-12 21:43:09 +00001815 SDValue BAGOTOffset = DAG.getTargetBlockAddress(BA, ValTy, 0, GOTFlag);
Akira Hatanaka648f00c2012-02-24 22:34:47 +00001816 BAGOTOffset = DAG.getNode(MipsISD::Wrapper, dl, ValTy,
1817 GetGlobalReg(DAG, ValTy), BAGOTOffset);
Michael Liao6c7ccaa2012-09-12 21:43:09 +00001818 SDValue BALOOffset = DAG.getTargetBlockAddress(BA, ValTy, 0, OFSTFlag);
Akira Hatanaka82099682011-12-19 19:52:25 +00001819 SDValue Load = DAG.getLoad(ValTy, dl, DAG.getEntryNode(), BAGOTOffset,
Akira Hatanaka59be7602012-11-21 20:16:34 +00001820 MachinePointerInfo::getGOT(), false, false, false,
1821 0);
Akira Hatanaka9b944a82011-11-16 22:42:10 +00001822 SDValue Lo = DAG.getNode(MipsISD::Lo, dl, ValTy, BALOOffset);
1823 return DAG.getNode(ISD::ADD, dl, ValTy, Load, Lo);
Bruno Cardoso Lopesca8a2aa2011-03-04 20:01:52 +00001824}
1825
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +00001826SDValue MipsTargetLowering::
Dan Gohmand858e902010-04-17 15:26:15 +00001827LowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG) const
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +00001828{
Akira Hatanaka3faac0a2011-12-14 18:26:41 +00001829 // If the relocation model is PIC, use the General Dynamic TLS Model or
1830 // Local Dynamic TLS model, otherwise use the Initial Exec or
1831 // Local Exec TLS Model.
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +00001832
1833 GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op);
1834 DebugLoc dl = GA->getDebugLoc();
1835 const GlobalValue *GV = GA->getGlobal();
1836 EVT PtrVT = getPointerTy();
1837
Hans Wennborgfd5abd52012-05-04 09:40:39 +00001838 TLSModel::Model model = getTargetMachine().getTLSModel(GV);
1839
1840 if (model == TLSModel::GeneralDynamic || model == TLSModel::LocalDynamic) {
Hans Wennborg70a07c72012-06-04 14:02:08 +00001841 // General Dynamic and Local Dynamic TLS Model.
1842 unsigned Flag = (model == TLSModel::LocalDynamic) ? MipsII::MO_TLSLDM
1843 : MipsII::MO_TLSGD;
1844
Akira Hatanaka3faac0a2011-12-14 18:26:41 +00001845 SDValue TGA = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0, Flag);
Akira Hatanaka648f00c2012-02-24 22:34:47 +00001846 SDValue Argument = DAG.getNode(MipsISD::Wrapper, dl, PtrVT,
1847 GetGlobalReg(DAG, PtrVT), TGA);
Akira Hatanaka7a7194b2011-12-08 21:05:38 +00001848 unsigned PtrSize = PtrVT.getSizeInBits();
1849 IntegerType *PtrTy = Type::getIntNTy(*DAG.getContext(), PtrSize);
1850
Benjamin Kramer5eccf672011-12-11 12:21:34 +00001851 SDValue TlsGetAddr = DAG.getExternalSymbol("__tls_get_addr", PtrVT);
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +00001852
1853 ArgListTy Args;
1854 ArgListEntry Entry;
1855 Entry.Node = Argument;
Akira Hatanakaca074792011-12-08 20:34:32 +00001856 Entry.Ty = PtrTy;
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +00001857 Args.push_back(Entry);
Jia Liubb481f82012-02-28 07:46:26 +00001858
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00001859 TargetLowering::CallLoweringInfo CLI(DAG.getEntryNode(), PtrTy,
Evan Cheng4bfcd4a2012-02-28 18:51:51 +00001860 false, false, false, false, 0, CallingConv::C,
1861 /*isTailCall=*/false, /*doesNotRet=*/false,
1862 /*isReturnValueUsed=*/true,
Akira Hatanaka7a7194b2011-12-08 21:05:38 +00001863 TlsGetAddr, Args, DAG, dl);
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00001864 std::pair<SDValue, SDValue> CallResult = LowerCallTo(CLI);
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +00001865
Akira Hatanaka3faac0a2011-12-14 18:26:41 +00001866 SDValue Ret = CallResult.first;
1867
Hans Wennborgfd5abd52012-05-04 09:40:39 +00001868 if (model != TLSModel::LocalDynamic)
Akira Hatanaka3faac0a2011-12-14 18:26:41 +00001869 return Ret;
1870
1871 SDValue TGAHi = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0,
1872 MipsII::MO_DTPREL_HI);
1873 SDValue Hi = DAG.getNode(MipsISD::Hi, dl, PtrVT, TGAHi);
1874 SDValue TGALo = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0,
1875 MipsII::MO_DTPREL_LO);
1876 SDValue Lo = DAG.getNode(MipsISD::Lo, dl, PtrVT, TGALo);
1877 SDValue Add = DAG.getNode(ISD::ADD, dl, PtrVT, Hi, Ret);
1878 return DAG.getNode(ISD::ADD, dl, PtrVT, Add, Lo);
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +00001879 }
Akira Hatanaka5f7451f2011-06-21 01:02:03 +00001880
1881 SDValue Offset;
Hans Wennborgfd5abd52012-05-04 09:40:39 +00001882 if (model == TLSModel::InitialExec) {
Akira Hatanaka5f7451f2011-06-21 01:02:03 +00001883 // Initial Exec TLS Model
Akira Hatanakaca074792011-12-08 20:34:32 +00001884 SDValue TGA = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0,
Akira Hatanaka5f7451f2011-06-21 01:02:03 +00001885 MipsII::MO_GOTTPREL);
Akira Hatanaka648f00c2012-02-24 22:34:47 +00001886 TGA = DAG.getNode(MipsISD::Wrapper, dl, PtrVT, GetGlobalReg(DAG, PtrVT),
1887 TGA);
Akira Hatanakaca074792011-12-08 20:34:32 +00001888 Offset = DAG.getLoad(PtrVT, dl,
Akira Hatanaka5f7451f2011-06-21 01:02:03 +00001889 DAG.getEntryNode(), TGA, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00001890 false, false, false, 0);
Akira Hatanaka5f7451f2011-06-21 01:02:03 +00001891 } else {
1892 // Local Exec TLS Model
Hans Wennborgfd5abd52012-05-04 09:40:39 +00001893 assert(model == TLSModel::LocalExec);
Akira Hatanakaca074792011-12-08 20:34:32 +00001894 SDValue TGAHi = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0,
Akira Hatanaka5f7451f2011-06-21 01:02:03 +00001895 MipsII::MO_TPREL_HI);
Akira Hatanakaca074792011-12-08 20:34:32 +00001896 SDValue TGALo = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0,
Akira Hatanaka5f7451f2011-06-21 01:02:03 +00001897 MipsII::MO_TPREL_LO);
Akira Hatanakaca074792011-12-08 20:34:32 +00001898 SDValue Hi = DAG.getNode(MipsISD::Hi, dl, PtrVT, TGAHi);
1899 SDValue Lo = DAG.getNode(MipsISD::Lo, dl, PtrVT, TGALo);
1900 Offset = DAG.getNode(ISD::ADD, dl, PtrVT, Hi, Lo);
Akira Hatanaka5f7451f2011-06-21 01:02:03 +00001901 }
1902
1903 SDValue ThreadPointer = DAG.getNode(MipsISD::ThreadPointer, dl, PtrVT);
1904 return DAG.getNode(ISD::ADD, dl, PtrVT, ThreadPointer, Offset);
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +00001905}
1906
1907SDValue MipsTargetLowering::
Dan Gohmand858e902010-04-17 15:26:15 +00001908LowerJumpTable(SDValue Op, SelectionDAG &DAG) const
Bruno Cardoso Lopes753a9872007-11-12 19:49:57 +00001909{
Akira Hatanaka2bf08ec2011-12-05 21:03:03 +00001910 SDValue HiPart, JTI, JTILo;
Dale Johannesende064702009-02-06 21:50:26 +00001911 // FIXME there isn't actually debug info here
Dale Johannesen33c960f2009-02-04 20:06:27 +00001912 DebugLoc dl = Op.getDebugLoc();
Bruno Cardoso Lopesc517cb02009-09-01 17:27:58 +00001913 bool IsPIC = getTargetMachine().getRelocationModel() == Reloc::PIC_;
Owen Andersone50ed302009-08-10 22:56:29 +00001914 EVT PtrVT = Op.getValueType();
Akira Hatanaka2bf08ec2011-12-05 21:03:03 +00001915 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
Bruno Cardoso Lopes753a9872007-11-12 19:49:57 +00001916
Akira Hatanaka2bf08ec2011-12-05 21:03:03 +00001917 if (!IsPIC && !IsN64) {
1918 JTI = DAG.getTargetJumpTable(JT->getIndex(), PtrVT, MipsII::MO_ABS_HI);
1919 HiPart = DAG.getNode(MipsISD::Hi, dl, PtrVT, JTI);
1920 JTILo = DAG.getTargetJumpTable(JT->getIndex(), PtrVT, MipsII::MO_ABS_LO);
Akira Hatanaka342837d2011-05-28 01:07:07 +00001921 } else {// Emit Load from Global Pointer
Akira Hatanakac75ceb72012-04-04 18:31:32 +00001922 unsigned GOTFlag = HasMips64 ? MipsII::MO_GOT_PAGE : MipsII::MO_GOT;
1923 unsigned OfstFlag = HasMips64 ? MipsII::MO_GOT_OFST : MipsII::MO_ABS_LO;
Akira Hatanaka2bf08ec2011-12-05 21:03:03 +00001924 JTI = DAG.getTargetJumpTable(JT->getIndex(), PtrVT, GOTFlag);
Akira Hatanaka648f00c2012-02-24 22:34:47 +00001925 JTI = DAG.getNode(MipsISD::Wrapper, dl, PtrVT, GetGlobalReg(DAG, PtrVT),
1926 JTI);
Akira Hatanaka2bf08ec2011-12-05 21:03:03 +00001927 HiPart = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), JTI,
Akira Hatanaka59be7602012-11-21 20:16:34 +00001928 MachinePointerInfo::getGOT(), false, false, false, 0);
Akira Hatanaka2bf08ec2011-12-05 21:03:03 +00001929 JTILo = DAG.getTargetJumpTable(JT->getIndex(), PtrVT, OfstFlag);
Akira Hatanaka342837d2011-05-28 01:07:07 +00001930 }
Bruno Cardoso Lopes753a9872007-11-12 19:49:57 +00001931
Akira Hatanaka2bf08ec2011-12-05 21:03:03 +00001932 SDValue Lo = DAG.getNode(MipsISD::Lo, dl, PtrVT, JTILo);
1933 return DAG.getNode(ISD::ADD, dl, PtrVT, HiPart, Lo);
Bruno Cardoso Lopes753a9872007-11-12 19:49:57 +00001934}
1935
Dan Gohman475871a2008-07-27 21:46:04 +00001936SDValue MipsTargetLowering::
Dan Gohmand858e902010-04-17 15:26:15 +00001937LowerConstantPool(SDValue Op, SelectionDAG &DAG) const
Bruno Cardoso Lopes97c25372008-07-09 04:15:08 +00001938{
Dan Gohman475871a2008-07-27 21:46:04 +00001939 SDValue ResNode;
Bruno Cardoso Lopes92e87f22008-07-23 16:01:50 +00001940 ConstantPoolSDNode *N = cast<ConstantPoolSDNode>(Op);
Dan Gohman46510a72010-04-15 01:51:59 +00001941 const Constant *C = N->getConstVal();
Dale Johannesende064702009-02-06 21:50:26 +00001942 // FIXME there isn't actually debug info here
1943 DebugLoc dl = Op.getDebugLoc();
Bruno Cardoso Lopes92e87f22008-07-23 16:01:50 +00001944
1945 // gp_rel relocation
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001946 // FIXME: we should reference the constant pool using small data sections,
Chris Lattner7a2bdde2011-04-15 05:18:47 +00001947 // but the asm printer currently doesn't support this feature without
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001948 // hacking it. This feature should come soon so we can uncomment the
Bruno Cardoso Lopesf33bc432008-07-28 19:26:25 +00001949 // stuff below.
Eli Friedmane2c74082009-08-03 02:22:28 +00001950 //if (IsInSmallSection(C->getType())) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001951 // SDValue GPRelNode = DAG.getNode(MipsISD::GPRel, MVT::i32, CP);
1952 // SDValue GOT = DAG.getGLOBAL_OFFSET_TABLE(MVT::i32);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001953 // ResNode = DAG.getNode(ISD::ADD, MVT::i32, GOT, GPRelNode);
Bruno Cardoso Lopesd71cebf2009-11-25 12:17:58 +00001954
Akira Hatanaka13daee32012-03-27 02:55:31 +00001955 if (getTargetMachine().getRelocationModel() != Reloc::PIC_ && !IsN64) {
Akira Hatanakae2e436a2011-04-01 21:41:06 +00001956 SDValue CPHi = DAG.getTargetConstantPool(C, MVT::i32, N->getAlignment(),
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001957 N->getOffset(), MipsII::MO_ABS_HI);
Akira Hatanakae2e436a2011-04-01 21:41:06 +00001958 SDValue CPLo = DAG.getTargetConstantPool(C, MVT::i32, N->getAlignment(),
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001959 N->getOffset(), MipsII::MO_ABS_LO);
Akira Hatanakae2e436a2011-04-01 21:41:06 +00001960 SDValue HiPart = DAG.getNode(MipsISD::Hi, dl, MVT::i32, CPHi);
1961 SDValue Lo = DAG.getNode(MipsISD::Lo, dl, MVT::i32, CPLo);
Owen Anderson825b72b2009-08-11 20:47:22 +00001962 ResNode = DAG.getNode(ISD::ADD, dl, MVT::i32, HiPart, Lo);
Bruno Cardoso Lopesd71cebf2009-11-25 12:17:58 +00001963 } else {
Akira Hatanaka620db892011-11-16 22:44:38 +00001964 EVT ValTy = Op.getValueType();
Akira Hatanaka86a27332012-04-04 18:26:12 +00001965 unsigned GOTFlag = HasMips64 ? MipsII::MO_GOT_PAGE : MipsII::MO_GOT;
1966 unsigned OFSTFlag = HasMips64 ? MipsII::MO_GOT_OFST : MipsII::MO_ABS_LO;
Akira Hatanaka620db892011-11-16 22:44:38 +00001967 SDValue CP = DAG.getTargetConstantPool(C, ValTy, N->getAlignment(),
1968 N->getOffset(), GOTFlag);
Akira Hatanaka648f00c2012-02-24 22:34:47 +00001969 CP = DAG.getNode(MipsISD::Wrapper, dl, ValTy, GetGlobalReg(DAG, ValTy), CP);
Akira Hatanaka82099682011-12-19 19:52:25 +00001970 SDValue Load = DAG.getLoad(ValTy, dl, DAG.getEntryNode(), CP,
Akira Hatanaka59be7602012-11-21 20:16:34 +00001971 MachinePointerInfo::getGOT(), false,
Akira Hatanaka82099682011-12-19 19:52:25 +00001972 false, false, 0);
Akira Hatanaka620db892011-11-16 22:44:38 +00001973 SDValue CPLo = DAG.getTargetConstantPool(C, ValTy, N->getAlignment(),
1974 N->getOffset(), OFSTFlag);
1975 SDValue Lo = DAG.getNode(MipsISD::Lo, dl, ValTy, CPLo);
1976 ResNode = DAG.getNode(ISD::ADD, dl, ValTy, Load, Lo);
Bruno Cardoso Lopesd71cebf2009-11-25 12:17:58 +00001977 }
Bruno Cardoso Lopes92e87f22008-07-23 16:01:50 +00001978
1979 return ResNode;
Bruno Cardoso Lopes97c25372008-07-09 04:15:08 +00001980}
1981
Dan Gohmand858e902010-04-17 15:26:15 +00001982SDValue MipsTargetLowering::LowerVASTART(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman1e93df62010-04-17 14:41:14 +00001983 MachineFunction &MF = DAG.getMachineFunction();
1984 MipsFunctionInfo *FuncInfo = MF.getInfo<MipsFunctionInfo>();
1985
Bruno Cardoso Lopes6059b852010-02-06 21:00:02 +00001986 DebugLoc dl = Op.getDebugLoc();
Dan Gohman1e93df62010-04-17 14:41:14 +00001987 SDValue FI = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(),
1988 getPointerTy());
Bruno Cardoso Lopes6059b852010-02-06 21:00:02 +00001989
1990 // vastart just stores the address of the VarArgsFrameIndex slot into the
1991 // memory location argument.
1992 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Chris Lattner8026a9d2010-09-21 17:50:43 +00001993 return DAG.getStore(Op.getOperand(0), dl, FI, Op.getOperand(1),
Akira Hatanaka82099682011-12-19 19:52:25 +00001994 MachinePointerInfo(SV), false, false, 0);
Bruno Cardoso Lopes6059b852010-02-06 21:00:02 +00001995}
Jia Liubb481f82012-02-28 07:46:26 +00001996
Akira Hatanaka056c51e2012-04-11 22:13:04 +00001997static SDValue LowerFCOPYSIGN32(SDValue Op, SelectionDAG &DAG, bool HasR2) {
1998 EVT TyX = Op.getOperand(0).getValueType();
1999 EVT TyY = Op.getOperand(1).getValueType();
2000 SDValue Const1 = DAG.getConstant(1, MVT::i32);
2001 SDValue Const31 = DAG.getConstant(31, MVT::i32);
2002 DebugLoc DL = Op.getDebugLoc();
2003 SDValue Res;
2004
2005 // If operand is of type f64, extract the upper 32-bit. Otherwise, bitcast it
2006 // to i32.
2007 SDValue X = (TyX == MVT::f32) ?
2008 DAG.getNode(ISD::BITCAST, DL, MVT::i32, Op.getOperand(0)) :
2009 DAG.getNode(MipsISD::ExtractElementF64, DL, MVT::i32, Op.getOperand(0),
2010 Const1);
2011 SDValue Y = (TyY == MVT::f32) ?
2012 DAG.getNode(ISD::BITCAST, DL, MVT::i32, Op.getOperand(1)) :
2013 DAG.getNode(MipsISD::ExtractElementF64, DL, MVT::i32, Op.getOperand(1),
2014 Const1);
2015
2016 if (HasR2) {
2017 // ext E, Y, 31, 1 ; extract bit31 of Y
2018 // ins X, E, 31, 1 ; insert extracted bit at bit31 of X
2019 SDValue E = DAG.getNode(MipsISD::Ext, DL, MVT::i32, Y, Const31, Const1);
2020 Res = DAG.getNode(MipsISD::Ins, DL, MVT::i32, E, Const31, Const1, X);
2021 } else {
2022 // sll SllX, X, 1
2023 // srl SrlX, SllX, 1
2024 // srl SrlY, Y, 31
2025 // sll SllY, SrlX, 31
2026 // or Or, SrlX, SllY
2027 SDValue SllX = DAG.getNode(ISD::SHL, DL, MVT::i32, X, Const1);
2028 SDValue SrlX = DAG.getNode(ISD::SRL, DL, MVT::i32, SllX, Const1);
2029 SDValue SrlY = DAG.getNode(ISD::SRL, DL, MVT::i32, Y, Const31);
2030 SDValue SllY = DAG.getNode(ISD::SHL, DL, MVT::i32, SrlY, Const31);
2031 Res = DAG.getNode(ISD::OR, DL, MVT::i32, SrlX, SllY);
2032 }
2033
2034 if (TyX == MVT::f32)
2035 return DAG.getNode(ISD::BITCAST, DL, Op.getOperand(0).getValueType(), Res);
2036
2037 SDValue LowX = DAG.getNode(MipsISD::ExtractElementF64, DL, MVT::i32,
2038 Op.getOperand(0), DAG.getConstant(0, MVT::i32));
2039 return DAG.getNode(MipsISD::BuildPairF64, DL, MVT::f64, LowX, Res);
Akira Hatanaka9c3d57c2011-05-25 19:32:07 +00002040}
2041
Akira Hatanaka056c51e2012-04-11 22:13:04 +00002042static SDValue LowerFCOPYSIGN64(SDValue Op, SelectionDAG &DAG, bool HasR2) {
2043 unsigned WidthX = Op.getOperand(0).getValueSizeInBits();
2044 unsigned WidthY = Op.getOperand(1).getValueSizeInBits();
2045 EVT TyX = MVT::getIntegerVT(WidthX), TyY = MVT::getIntegerVT(WidthY);
2046 SDValue Const1 = DAG.getConstant(1, MVT::i32);
2047 DebugLoc DL = Op.getDebugLoc();
Eric Christopher471e4222011-06-08 23:55:35 +00002048
Akira Hatanaka056c51e2012-04-11 22:13:04 +00002049 // Bitcast to integer nodes.
2050 SDValue X = DAG.getNode(ISD::BITCAST, DL, TyX, Op.getOperand(0));
2051 SDValue Y = DAG.getNode(ISD::BITCAST, DL, TyY, Op.getOperand(1));
Akira Hatanaka9c3d57c2011-05-25 19:32:07 +00002052
Akira Hatanaka056c51e2012-04-11 22:13:04 +00002053 if (HasR2) {
2054 // ext E, Y, width(Y) - 1, 1 ; extract bit width(Y)-1 of Y
2055 // ins X, E, width(X) - 1, 1 ; insert extracted bit at bit width(X)-1 of X
2056 SDValue E = DAG.getNode(MipsISD::Ext, DL, TyY, Y,
2057 DAG.getConstant(WidthY - 1, MVT::i32), Const1);
Akira Hatanaka9c3d57c2011-05-25 19:32:07 +00002058
Akira Hatanaka056c51e2012-04-11 22:13:04 +00002059 if (WidthX > WidthY)
2060 E = DAG.getNode(ISD::ZERO_EXTEND, DL, TyX, E);
2061 else if (WidthY > WidthX)
2062 E = DAG.getNode(ISD::TRUNCATE, DL, TyX, E);
Akira Hatanaka9c3d57c2011-05-25 19:32:07 +00002063
Akira Hatanaka056c51e2012-04-11 22:13:04 +00002064 SDValue I = DAG.getNode(MipsISD::Ins, DL, TyX, E,
2065 DAG.getConstant(WidthX - 1, MVT::i32), Const1, X);
2066 return DAG.getNode(ISD::BITCAST, DL, Op.getOperand(0).getValueType(), I);
2067 }
2068
2069 // (d)sll SllX, X, 1
2070 // (d)srl SrlX, SllX, 1
2071 // (d)srl SrlY, Y, width(Y)-1
2072 // (d)sll SllY, SrlX, width(Y)-1
2073 // or Or, SrlX, SllY
2074 SDValue SllX = DAG.getNode(ISD::SHL, DL, TyX, X, Const1);
2075 SDValue SrlX = DAG.getNode(ISD::SRL, DL, TyX, SllX, Const1);
2076 SDValue SrlY = DAG.getNode(ISD::SRL, DL, TyY, Y,
2077 DAG.getConstant(WidthY - 1, MVT::i32));
2078
2079 if (WidthX > WidthY)
2080 SrlY = DAG.getNode(ISD::ZERO_EXTEND, DL, TyX, SrlY);
2081 else if (WidthY > WidthX)
2082 SrlY = DAG.getNode(ISD::TRUNCATE, DL, TyX, SrlY);
2083
2084 SDValue SllY = DAG.getNode(ISD::SHL, DL, TyX, SrlY,
2085 DAG.getConstant(WidthX - 1, MVT::i32));
2086 SDValue Or = DAG.getNode(ISD::OR, DL, TyX, SrlX, SllY);
2087 return DAG.getNode(ISD::BITCAST, DL, Op.getOperand(0).getValueType(), Or);
Akira Hatanaka9c3d57c2011-05-25 19:32:07 +00002088}
2089
Akira Hatanaka82099682011-12-19 19:52:25 +00002090SDValue
2091MipsTargetLowering::LowerFCOPYSIGN(SDValue Op, SelectionDAG &DAG) const {
Akira Hatanaka056c51e2012-04-11 22:13:04 +00002092 if (Subtarget->hasMips64())
2093 return LowerFCOPYSIGN64(Op, DAG, Subtarget->hasMips32r2());
Akira Hatanaka9c3d57c2011-05-25 19:32:07 +00002094
Akira Hatanaka056c51e2012-04-11 22:13:04 +00002095 return LowerFCOPYSIGN32(Op, DAG, Subtarget->hasMips32r2());
Akira Hatanaka9c3d57c2011-05-25 19:32:07 +00002096}
2097
Akira Hatanakac12a6e62012-04-11 22:49:04 +00002098static SDValue LowerFABS32(SDValue Op, SelectionDAG &DAG, bool HasR2) {
2099 SDValue Res, Const1 = DAG.getConstant(1, MVT::i32);
2100 DebugLoc DL = Op.getDebugLoc();
2101
2102 // If operand is of type f64, extract the upper 32-bit. Otherwise, bitcast it
2103 // to i32.
2104 SDValue X = (Op.getValueType() == MVT::f32) ?
2105 DAG.getNode(ISD::BITCAST, DL, MVT::i32, Op.getOperand(0)) :
2106 DAG.getNode(MipsISD::ExtractElementF64, DL, MVT::i32, Op.getOperand(0),
2107 Const1);
2108
2109 // Clear MSB.
2110 if (HasR2)
2111 Res = DAG.getNode(MipsISD::Ins, DL, MVT::i32,
2112 DAG.getRegister(Mips::ZERO, MVT::i32),
2113 DAG.getConstant(31, MVT::i32), Const1, X);
2114 else {
2115 SDValue SllX = DAG.getNode(ISD::SHL, DL, MVT::i32, X, Const1);
2116 Res = DAG.getNode(ISD::SRL, DL, MVT::i32, SllX, Const1);
2117 }
2118
2119 if (Op.getValueType() == MVT::f32)
2120 return DAG.getNode(ISD::BITCAST, DL, MVT::f32, Res);
2121
2122 SDValue LowX = DAG.getNode(MipsISD::ExtractElementF64, DL, MVT::i32,
2123 Op.getOperand(0), DAG.getConstant(0, MVT::i32));
2124 return DAG.getNode(MipsISD::BuildPairF64, DL, MVT::f64, LowX, Res);
2125}
2126
2127static SDValue LowerFABS64(SDValue Op, SelectionDAG &DAG, bool HasR2) {
2128 SDValue Res, Const1 = DAG.getConstant(1, MVT::i32);
2129 DebugLoc DL = Op.getDebugLoc();
2130
2131 // Bitcast to integer node.
2132 SDValue X = DAG.getNode(ISD::BITCAST, DL, MVT::i64, Op.getOperand(0));
2133
2134 // Clear MSB.
2135 if (HasR2)
2136 Res = DAG.getNode(MipsISD::Ins, DL, MVT::i64,
2137 DAG.getRegister(Mips::ZERO_64, MVT::i64),
2138 DAG.getConstant(63, MVT::i32), Const1, X);
2139 else {
2140 SDValue SllX = DAG.getNode(ISD::SHL, DL, MVT::i64, X, Const1);
2141 Res = DAG.getNode(ISD::SRL, DL, MVT::i64, SllX, Const1);
2142 }
2143
2144 return DAG.getNode(ISD::BITCAST, DL, MVT::f64, Res);
2145}
2146
2147SDValue
2148MipsTargetLowering::LowerFABS(SDValue Op, SelectionDAG &DAG) const {
2149 if (Subtarget->hasMips64() && (Op.getValueType() == MVT::f64))
2150 return LowerFABS64(Op, DAG, Subtarget->hasMips32r2());
2151
2152 return LowerFABS32(Op, DAG, Subtarget->hasMips32r2());
2153}
2154
Akira Hatanaka2e591472011-06-02 00:24:44 +00002155SDValue MipsTargetLowering::
2156LowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) const {
Bruno Cardoso Lopese0b5cfc2011-06-16 00:40:02 +00002157 // check the depth
2158 assert((cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue() == 0) &&
Akira Hatanaka0f843822011-06-07 18:58:42 +00002159 "Frame address can only be determined for current frame.");
Akira Hatanaka2e591472011-06-02 00:24:44 +00002160
2161 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
2162 MFI->setFrameAddressIsTaken(true);
2163 EVT VT = Op.getValueType();
2164 DebugLoc dl = Op.getDebugLoc();
Akira Hatanaka46ac4392011-11-11 04:11:56 +00002165 SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl,
2166 IsN64 ? Mips::FP_64 : Mips::FP, VT);
Akira Hatanaka2e591472011-06-02 00:24:44 +00002167 return FrameAddr;
2168}
2169
Akira Hatanakaba584fe2012-07-11 00:53:32 +00002170SDValue MipsTargetLowering::LowerRETURNADDR(SDValue Op,
2171 SelectionDAG &DAG) const {
2172 // check the depth
2173 assert((cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue() == 0) &&
2174 "Return address can be determined only for current frame.");
2175
2176 MachineFunction &MF = DAG.getMachineFunction();
2177 MachineFrameInfo *MFI = MF.getFrameInfo();
2178 EVT VT = Op.getValueType();
2179 unsigned RA = IsN64 ? Mips::RA_64 : Mips::RA;
2180 MFI->setReturnAddressIsTaken(true);
2181
2182 // Return RA, which contains the return address. Mark it an implicit live-in.
2183 unsigned Reg = MF.addLiveIn(RA, getRegClassFor(VT));
2184 return DAG.getCopyFromReg(DAG.getEntryNode(), Op.getDebugLoc(), Reg, VT);
2185}
2186
Akira Hatanakadb548262011-07-19 23:30:50 +00002187// TODO: set SType according to the desired memory barrier behavior.
Akira Hatanaka82099682011-12-19 19:52:25 +00002188SDValue
Akira Hatanaka864f6602012-06-14 21:10:56 +00002189MipsTargetLowering::LowerMEMBARRIER(SDValue Op, SelectionDAG &DAG) const {
Akira Hatanakadb548262011-07-19 23:30:50 +00002190 unsigned SType = 0;
2191 DebugLoc dl = Op.getDebugLoc();
2192 return DAG.getNode(MipsISD::Sync, dl, MVT::Other, Op.getOperand(0),
2193 DAG.getConstant(SType, MVT::i32));
2194}
2195
Eli Friedman14648462011-07-27 22:21:52 +00002196SDValue MipsTargetLowering::LowerATOMIC_FENCE(SDValue Op,
Akira Hatanaka864f6602012-06-14 21:10:56 +00002197 SelectionDAG &DAG) const {
Eli Friedman14648462011-07-27 22:21:52 +00002198 // FIXME: Need pseudo-fence for 'singlethread' fences
2199 // FIXME: Set SType for weaker fences where supported/appropriate.
2200 unsigned SType = 0;
2201 DebugLoc dl = Op.getDebugLoc();
2202 return DAG.getNode(MipsISD::Sync, dl, MVT::Other, Op.getOperand(0),
2203 DAG.getConstant(SType, MVT::i32));
2204}
2205
Akira Hatanakaa284acb2012-05-09 00:55:21 +00002206SDValue MipsTargetLowering::LowerShiftLeftParts(SDValue Op,
Akira Hatanaka864f6602012-06-14 21:10:56 +00002207 SelectionDAG &DAG) const {
Akira Hatanakaa284acb2012-05-09 00:55:21 +00002208 DebugLoc DL = Op.getDebugLoc();
2209 SDValue Lo = Op.getOperand(0), Hi = Op.getOperand(1);
2210 SDValue Shamt = Op.getOperand(2);
2211
2212 // if shamt < 32:
2213 // lo = (shl lo, shamt)
2214 // hi = (or (shl hi, shamt) (srl (srl lo, 1), ~shamt))
2215 // else:
2216 // lo = 0
2217 // hi = (shl lo, shamt[4:0])
2218 SDValue Not = DAG.getNode(ISD::XOR, DL, MVT::i32, Shamt,
2219 DAG.getConstant(-1, MVT::i32));
2220 SDValue ShiftRight1Lo = DAG.getNode(ISD::SRL, DL, MVT::i32, Lo,
2221 DAG.getConstant(1, MVT::i32));
2222 SDValue ShiftRightLo = DAG.getNode(ISD::SRL, DL, MVT::i32, ShiftRight1Lo,
2223 Not);
2224 SDValue ShiftLeftHi = DAG.getNode(ISD::SHL, DL, MVT::i32, Hi, Shamt);
2225 SDValue Or = DAG.getNode(ISD::OR, DL, MVT::i32, ShiftLeftHi, ShiftRightLo);
2226 SDValue ShiftLeftLo = DAG.getNode(ISD::SHL, DL, MVT::i32, Lo, Shamt);
2227 SDValue Cond = DAG.getNode(ISD::AND, DL, MVT::i32, Shamt,
2228 DAG.getConstant(0x20, MVT::i32));
Akira Hatanaka864f6602012-06-14 21:10:56 +00002229 Lo = DAG.getNode(ISD::SELECT, DL, MVT::i32, Cond,
2230 DAG.getConstant(0, MVT::i32), ShiftLeftLo);
Akira Hatanakaa284acb2012-05-09 00:55:21 +00002231 Hi = DAG.getNode(ISD::SELECT, DL, MVT::i32, Cond, ShiftLeftLo, Or);
2232
2233 SDValue Ops[2] = {Lo, Hi};
2234 return DAG.getMergeValues(Ops, 2, DL);
2235}
2236
Akira Hatanaka864f6602012-06-14 21:10:56 +00002237SDValue MipsTargetLowering::LowerShiftRightParts(SDValue Op, SelectionDAG &DAG,
Akira Hatanakaa284acb2012-05-09 00:55:21 +00002238 bool IsSRA) const {
2239 DebugLoc DL = Op.getDebugLoc();
2240 SDValue Lo = Op.getOperand(0), Hi = Op.getOperand(1);
2241 SDValue Shamt = Op.getOperand(2);
2242
2243 // if shamt < 32:
2244 // lo = (or (shl (shl hi, 1), ~shamt) (srl lo, shamt))
2245 // if isSRA:
2246 // hi = (sra hi, shamt)
2247 // else:
2248 // hi = (srl hi, shamt)
2249 // else:
2250 // if isSRA:
2251 // lo = (sra hi, shamt[4:0])
2252 // hi = (sra hi, 31)
2253 // else:
2254 // lo = (srl hi, shamt[4:0])
2255 // hi = 0
2256 SDValue Not = DAG.getNode(ISD::XOR, DL, MVT::i32, Shamt,
2257 DAG.getConstant(-1, MVT::i32));
2258 SDValue ShiftLeft1Hi = DAG.getNode(ISD::SHL, DL, MVT::i32, Hi,
2259 DAG.getConstant(1, MVT::i32));
2260 SDValue ShiftLeftHi = DAG.getNode(ISD::SHL, DL, MVT::i32, ShiftLeft1Hi, Not);
2261 SDValue ShiftRightLo = DAG.getNode(ISD::SRL, DL, MVT::i32, Lo, Shamt);
2262 SDValue Or = DAG.getNode(ISD::OR, DL, MVT::i32, ShiftLeftHi, ShiftRightLo);
2263 SDValue ShiftRightHi = DAG.getNode(IsSRA ? ISD::SRA : ISD::SRL, DL, MVT::i32,
2264 Hi, Shamt);
2265 SDValue Cond = DAG.getNode(ISD::AND, DL, MVT::i32, Shamt,
2266 DAG.getConstant(0x20, MVT::i32));
2267 SDValue Shift31 = DAG.getNode(ISD::SRA, DL, MVT::i32, Hi,
2268 DAG.getConstant(31, MVT::i32));
2269 Lo = DAG.getNode(ISD::SELECT, DL, MVT::i32, Cond, ShiftRightHi, Or);
2270 Hi = DAG.getNode(ISD::SELECT, DL, MVT::i32, Cond,
2271 IsSRA ? Shift31 : DAG.getConstant(0, MVT::i32),
2272 ShiftRightHi);
2273
2274 SDValue Ops[2] = {Lo, Hi};
2275 return DAG.getMergeValues(Ops, 2, DL);
2276}
2277
Akira Hatanaka1cd0ec02012-06-02 00:03:49 +00002278static SDValue CreateLoadLR(unsigned Opc, SelectionDAG &DAG, LoadSDNode *LD,
2279 SDValue Chain, SDValue Src, unsigned Offset) {
Akira Hatanaka2bd7e532012-06-13 19:06:08 +00002280 SDValue Ptr = LD->getBasePtr();
Akira Hatanaka1cd0ec02012-06-02 00:03:49 +00002281 EVT VT = LD->getValueType(0), MemVT = LD->getMemoryVT();
Akira Hatanaka2bd7e532012-06-13 19:06:08 +00002282 EVT BasePtrVT = Ptr.getValueType();
Akira Hatanaka1cd0ec02012-06-02 00:03:49 +00002283 DebugLoc DL = LD->getDebugLoc();
2284 SDVTList VTList = DAG.getVTList(VT, MVT::Other);
2285
2286 if (Offset)
Akira Hatanaka2bd7e532012-06-13 19:06:08 +00002287 Ptr = DAG.getNode(ISD::ADD, DL, BasePtrVT, Ptr,
Akira Hatanaka1cd0ec02012-06-02 00:03:49 +00002288 DAG.getConstant(Offset, BasePtrVT));
Akira Hatanaka1cd0ec02012-06-02 00:03:49 +00002289
2290 SDValue Ops[] = { Chain, Ptr, Src };
2291 return DAG.getMemIntrinsicNode(Opc, DL, VTList, Ops, 3, MemVT,
2292 LD->getMemOperand());
2293}
2294
2295// Expand an unaligned 32 or 64-bit integer load node.
2296SDValue MipsTargetLowering::LowerLOAD(SDValue Op, SelectionDAG &DAG) const {
2297 LoadSDNode *LD = cast<LoadSDNode>(Op);
2298 EVT MemVT = LD->getMemoryVT();
2299
2300 // Return if load is aligned or if MemVT is neither i32 nor i64.
2301 if ((LD->getAlignment() >= MemVT.getSizeInBits() / 8) ||
2302 ((MemVT != MVT::i32) && (MemVT != MVT::i64)))
2303 return SDValue();
2304
2305 bool IsLittle = Subtarget->isLittle();
2306 EVT VT = Op.getValueType();
2307 ISD::LoadExtType ExtType = LD->getExtensionType();
2308 SDValue Chain = LD->getChain(), Undef = DAG.getUNDEF(VT);
2309
2310 assert((VT == MVT::i32) || (VT == MVT::i64));
2311
2312 // Expand
2313 // (set dst, (i64 (load baseptr)))
2314 // to
2315 // (set tmp, (ldl (add baseptr, 7), undef))
2316 // (set dst, (ldr baseptr, tmp))
2317 if ((VT == MVT::i64) && (ExtType == ISD::NON_EXTLOAD)) {
2318 SDValue LDL = CreateLoadLR(MipsISD::LDL, DAG, LD, Chain, Undef,
2319 IsLittle ? 7 : 0);
2320 return CreateLoadLR(MipsISD::LDR, DAG, LD, LDL.getValue(1), LDL,
2321 IsLittle ? 0 : 7);
2322 }
2323
2324 SDValue LWL = CreateLoadLR(MipsISD::LWL, DAG, LD, Chain, Undef,
2325 IsLittle ? 3 : 0);
2326 SDValue LWR = CreateLoadLR(MipsISD::LWR, DAG, LD, LWL.getValue(1), LWL,
2327 IsLittle ? 0 : 3);
2328
2329 // Expand
2330 // (set dst, (i32 (load baseptr))) or
2331 // (set dst, (i64 (sextload baseptr))) or
2332 // (set dst, (i64 (extload baseptr)))
2333 // to
2334 // (set tmp, (lwl (add baseptr, 3), undef))
2335 // (set dst, (lwr baseptr, tmp))
2336 if ((VT == MVT::i32) || (ExtType == ISD::SEXTLOAD) ||
2337 (ExtType == ISD::EXTLOAD))
2338 return LWR;
2339
2340 assert((VT == MVT::i64) && (ExtType == ISD::ZEXTLOAD));
2341
2342 // Expand
2343 // (set dst, (i64 (zextload baseptr)))
2344 // to
2345 // (set tmp0, (lwl (add baseptr, 3), undef))
2346 // (set tmp1, (lwr baseptr, tmp0))
2347 // (set tmp2, (shl tmp1, 32))
2348 // (set dst, (srl tmp2, 32))
2349 DebugLoc DL = LD->getDebugLoc();
2350 SDValue Const32 = DAG.getConstant(32, MVT::i32);
2351 SDValue SLL = DAG.getNode(ISD::SHL, DL, MVT::i64, LWR, Const32);
Akira Hatanaka94ccee22012-06-04 17:46:29 +00002352 SDValue SRL = DAG.getNode(ISD::SRL, DL, MVT::i64, SLL, Const32);
2353 SDValue Ops[] = { SRL, LWR.getValue(1) };
Akira Hatanaka1cd0ec02012-06-02 00:03:49 +00002354 return DAG.getMergeValues(Ops, 2, DL);
2355}
2356
2357static SDValue CreateStoreLR(unsigned Opc, SelectionDAG &DAG, StoreSDNode *SD,
2358 SDValue Chain, unsigned Offset) {
Akira Hatanaka2bd7e532012-06-13 19:06:08 +00002359 SDValue Ptr = SD->getBasePtr(), Value = SD->getValue();
2360 EVT MemVT = SD->getMemoryVT(), BasePtrVT = Ptr.getValueType();
Akira Hatanaka1cd0ec02012-06-02 00:03:49 +00002361 DebugLoc DL = SD->getDebugLoc();
2362 SDVTList VTList = DAG.getVTList(MVT::Other);
2363
2364 if (Offset)
Akira Hatanaka2bd7e532012-06-13 19:06:08 +00002365 Ptr = DAG.getNode(ISD::ADD, DL, BasePtrVT, Ptr,
Akira Hatanaka1cd0ec02012-06-02 00:03:49 +00002366 DAG.getConstant(Offset, BasePtrVT));
Akira Hatanaka1cd0ec02012-06-02 00:03:49 +00002367
2368 SDValue Ops[] = { Chain, Value, Ptr };
2369 return DAG.getMemIntrinsicNode(Opc, DL, VTList, Ops, 3, MemVT,
2370 SD->getMemOperand());
2371}
2372
2373// Expand an unaligned 32 or 64-bit integer store node.
2374SDValue MipsTargetLowering::LowerSTORE(SDValue Op, SelectionDAG &DAG) const {
2375 StoreSDNode *SD = cast<StoreSDNode>(Op);
2376 EVT MemVT = SD->getMemoryVT();
2377
2378 // Return if store is aligned or if MemVT is neither i32 nor i64.
2379 if ((SD->getAlignment() >= MemVT.getSizeInBits() / 8) ||
2380 ((MemVT != MVT::i32) && (MemVT != MVT::i64)))
2381 return SDValue();
2382
2383 bool IsLittle = Subtarget->isLittle();
2384 SDValue Value = SD->getValue(), Chain = SD->getChain();
2385 EVT VT = Value.getValueType();
2386
2387 // Expand
2388 // (store val, baseptr) or
2389 // (truncstore val, baseptr)
2390 // to
2391 // (swl val, (add baseptr, 3))
2392 // (swr val, baseptr)
2393 if ((VT == MVT::i32) || SD->isTruncatingStore()) {
2394 SDValue SWL = CreateStoreLR(MipsISD::SWL, DAG, SD, Chain,
2395 IsLittle ? 3 : 0);
2396 return CreateStoreLR(MipsISD::SWR, DAG, SD, SWL, IsLittle ? 0 : 3);
2397 }
2398
2399 assert(VT == MVT::i64);
2400
2401 // Expand
2402 // (store val, baseptr)
2403 // to
2404 // (sdl val, (add baseptr, 7))
2405 // (sdr val, baseptr)
2406 SDValue SDL = CreateStoreLR(MipsISD::SDL, DAG, SD, Chain, IsLittle ? 7 : 0);
2407 return CreateStoreLR(MipsISD::SDR, DAG, SD, SDL, IsLittle ? 0 : 7);
2408}
2409
Akira Hatanakafd89e6f2012-09-27 02:05:42 +00002410// This function expands mips intrinsic nodes which have 64-bit input operands
2411// or output values.
2412//
2413// out64 = intrinsic-node in64
2414// =>
2415// lo = copy (extract-element (in64, 0))
2416// hi = copy (extract-element (in64, 1))
2417// mips-specific-node
2418// v0 = copy lo
2419// v1 = copy hi
2420// out64 = merge-values (v0, v1)
2421//
2422static SDValue LowerDSPIntr(SDValue Op, SelectionDAG &DAG,
2423 unsigned Opc, bool HasI64In, bool HasI64Out) {
2424 DebugLoc DL = Op.getDebugLoc();
2425 bool HasChainIn = Op->getOperand(0).getValueType() == MVT::Other;
2426 SDValue Chain = HasChainIn ? Op->getOperand(0) : DAG.getEntryNode();
2427 SmallVector<SDValue, 3> Ops;
2428
2429 if (HasI64In) {
2430 SDValue InLo = DAG.getNode(ISD::EXTRACT_ELEMENT, DL, MVT::i32,
2431 Op->getOperand(1 + HasChainIn),
2432 DAG.getConstant(0, MVT::i32));
2433 SDValue InHi = DAG.getNode(ISD::EXTRACT_ELEMENT, DL, MVT::i32,
2434 Op->getOperand(1 + HasChainIn),
2435 DAG.getConstant(1, MVT::i32));
2436
2437 Chain = DAG.getCopyToReg(Chain, DL, Mips::LO, InLo, SDValue());
2438 Chain = DAG.getCopyToReg(Chain, DL, Mips::HI, InHi, Chain.getValue(1));
2439
2440 Ops.push_back(Chain);
2441 Ops.append(Op->op_begin() + HasChainIn + 2, Op->op_end());
2442 Ops.push_back(Chain.getValue(1));
2443 } else {
2444 Ops.push_back(Chain);
2445 Ops.append(Op->op_begin() + HasChainIn + 1, Op->op_end());
2446 }
2447
2448 if (!HasI64Out)
2449 return DAG.getNode(Opc, DL, Op->value_begin(), Op->getNumValues(),
2450 Ops.begin(), Ops.size());
2451
2452 SDValue Intr = DAG.getNode(Opc, DL, DAG.getVTList(MVT::Other, MVT::Glue),
2453 Ops.begin(), Ops.size());
2454 SDValue OutLo = DAG.getCopyFromReg(Intr.getValue(0), DL, Mips::LO, MVT::i32,
2455 Intr.getValue(1));
2456 SDValue OutHi = DAG.getCopyFromReg(OutLo.getValue(1), DL, Mips::HI, MVT::i32,
2457 OutLo.getValue(2));
2458 SDValue Out = DAG.getNode(ISD::BUILD_PAIR, DL, MVT::i64, OutLo, OutHi);
2459
2460 if (!HasChainIn)
2461 return Out;
2462
2463 SDValue Vals[] = { Out, OutHi.getValue(1) };
2464 return DAG.getMergeValues(Vals, 2, DL);
2465}
2466
2467SDValue MipsTargetLowering::LowerINTRINSIC_WO_CHAIN(SDValue Op,
2468 SelectionDAG &DAG) const {
2469 switch (cast<ConstantSDNode>(Op->getOperand(0))->getZExtValue()) {
2470 default:
2471 return SDValue();
Akira Hatanaka2df483e2012-09-27 02:11:20 +00002472 case Intrinsic::mips_shilo:
2473 return LowerDSPIntr(Op, DAG, MipsISD::SHILO, true, true);
2474 case Intrinsic::mips_dpau_h_qbl:
2475 return LowerDSPIntr(Op, DAG, MipsISD::DPAU_H_QBL, true, true);
2476 case Intrinsic::mips_dpau_h_qbr:
2477 return LowerDSPIntr(Op, DAG, MipsISD::DPAU_H_QBR, true, true);
2478 case Intrinsic::mips_dpsu_h_qbl:
2479 return LowerDSPIntr(Op, DAG, MipsISD::DPSU_H_QBL, true, true);
2480 case Intrinsic::mips_dpsu_h_qbr:
2481 return LowerDSPIntr(Op, DAG, MipsISD::DPSU_H_QBR, true, true);
2482 case Intrinsic::mips_dpa_w_ph:
2483 return LowerDSPIntr(Op, DAG, MipsISD::DPA_W_PH, true, true);
2484 case Intrinsic::mips_dps_w_ph:
2485 return LowerDSPIntr(Op, DAG, MipsISD::DPS_W_PH, true, true);
2486 case Intrinsic::mips_dpax_w_ph:
2487 return LowerDSPIntr(Op, DAG, MipsISD::DPAX_W_PH, true, true);
2488 case Intrinsic::mips_dpsx_w_ph:
2489 return LowerDSPIntr(Op, DAG, MipsISD::DPSX_W_PH, true, true);
2490 case Intrinsic::mips_mulsa_w_ph:
2491 return LowerDSPIntr(Op, DAG, MipsISD::MULSA_W_PH, true, true);
2492 case Intrinsic::mips_mult:
2493 return LowerDSPIntr(Op, DAG, MipsISD::MULT, false, true);
2494 case Intrinsic::mips_multu:
2495 return LowerDSPIntr(Op, DAG, MipsISD::MULTU, false, true);
2496 case Intrinsic::mips_madd:
2497 return LowerDSPIntr(Op, DAG, MipsISD::MADD_DSP, true, true);
2498 case Intrinsic::mips_maddu:
2499 return LowerDSPIntr(Op, DAG, MipsISD::MADDU_DSP, true, true);
2500 case Intrinsic::mips_msub:
2501 return LowerDSPIntr(Op, DAG, MipsISD::MSUB_DSP, true, true);
2502 case Intrinsic::mips_msubu:
2503 return LowerDSPIntr(Op, DAG, MipsISD::MSUBU_DSP, true, true);
Akira Hatanakafd89e6f2012-09-27 02:05:42 +00002504 }
2505}
2506
2507SDValue MipsTargetLowering::LowerINTRINSIC_W_CHAIN(SDValue Op,
2508 SelectionDAG &DAG) const {
2509 switch (cast<ConstantSDNode>(Op->getOperand(1))->getZExtValue()) {
2510 default:
2511 return SDValue();
2512 case Intrinsic::mips_extp:
2513 return LowerDSPIntr(Op, DAG, MipsISD::EXTP, true, false);
2514 case Intrinsic::mips_extpdp:
2515 return LowerDSPIntr(Op, DAG, MipsISD::EXTPDP, true, false);
2516 case Intrinsic::mips_extr_w:
2517 return LowerDSPIntr(Op, DAG, MipsISD::EXTR_W, true, false);
2518 case Intrinsic::mips_extr_r_w:
2519 return LowerDSPIntr(Op, DAG, MipsISD::EXTR_R_W, true, false);
2520 case Intrinsic::mips_extr_rs_w:
2521 return LowerDSPIntr(Op, DAG, MipsISD::EXTR_RS_W, true, false);
2522 case Intrinsic::mips_extr_s_h:
2523 return LowerDSPIntr(Op, DAG, MipsISD::EXTR_S_H, true, false);
Akira Hatanaka2df483e2012-09-27 02:11:20 +00002524 case Intrinsic::mips_mthlip:
2525 return LowerDSPIntr(Op, DAG, MipsISD::MTHLIP, true, true);
2526 case Intrinsic::mips_mulsaq_s_w_ph:
2527 return LowerDSPIntr(Op, DAG, MipsISD::MULSAQ_S_W_PH, true, true);
2528 case Intrinsic::mips_maq_s_w_phl:
2529 return LowerDSPIntr(Op, DAG, MipsISD::MAQ_S_W_PHL, true, true);
2530 case Intrinsic::mips_maq_s_w_phr:
2531 return LowerDSPIntr(Op, DAG, MipsISD::MAQ_S_W_PHR, true, true);
2532 case Intrinsic::mips_maq_sa_w_phl:
2533 return LowerDSPIntr(Op, DAG, MipsISD::MAQ_SA_W_PHL, true, true);
2534 case Intrinsic::mips_maq_sa_w_phr:
2535 return LowerDSPIntr(Op, DAG, MipsISD::MAQ_SA_W_PHR, true, true);
2536 case Intrinsic::mips_dpaq_s_w_ph:
2537 return LowerDSPIntr(Op, DAG, MipsISD::DPAQ_S_W_PH, true, true);
2538 case Intrinsic::mips_dpsq_s_w_ph:
2539 return LowerDSPIntr(Op, DAG, MipsISD::DPSQ_S_W_PH, true, true);
2540 case Intrinsic::mips_dpaq_sa_l_w:
2541 return LowerDSPIntr(Op, DAG, MipsISD::DPAQ_SA_L_W, true, true);
2542 case Intrinsic::mips_dpsq_sa_l_w:
2543 return LowerDSPIntr(Op, DAG, MipsISD::DPSQ_SA_L_W, true, true);
2544 case Intrinsic::mips_dpaqx_s_w_ph:
2545 return LowerDSPIntr(Op, DAG, MipsISD::DPAQX_S_W_PH, true, true);
2546 case Intrinsic::mips_dpaqx_sa_w_ph:
2547 return LowerDSPIntr(Op, DAG, MipsISD::DPAQX_SA_W_PH, true, true);
2548 case Intrinsic::mips_dpsqx_s_w_ph:
2549 return LowerDSPIntr(Op, DAG, MipsISD::DPSQX_S_W_PH, true, true);
2550 case Intrinsic::mips_dpsqx_sa_w_ph:
2551 return LowerDSPIntr(Op, DAG, MipsISD::DPSQX_SA_W_PH, true, true);
Akira Hatanakafd89e6f2012-09-27 02:05:42 +00002552 }
2553}
2554
Akira Hatanakae90a3bc2012-11-07 19:10:58 +00002555SDValue MipsTargetLowering::LowerADD(SDValue Op, SelectionDAG &DAG) const {
2556 if (Op->getOperand(0).getOpcode() != ISD::FRAMEADDR
2557 || cast<ConstantSDNode>
2558 (Op->getOperand(0).getOperand(0))->getZExtValue() != 0
2559 || Op->getOperand(1).getOpcode() != ISD::FRAME_TO_ARGS_OFFSET)
2560 return SDValue();
2561
2562 // The pattern
2563 // (add (frameaddr 0), (frame_to_args_offset))
2564 // results from lowering llvm.eh.dwarf.cfa intrinsic. Transform it to
2565 // (add FrameObject, 0)
2566 // where FrameObject is a fixed StackObject with offset 0 which points to
2567 // the old stack pointer.
2568 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
2569 EVT ValTy = Op->getValueType(0);
2570 int FI = MFI->CreateFixedObject(Op.getValueSizeInBits() / 8, 0, false);
2571 SDValue InArgsAddr = DAG.getFrameIndex(FI, ValTy);
2572 return DAG.getNode(ISD::ADD, Op->getDebugLoc(), ValTy, InArgsAddr,
2573 DAG.getConstant(0, ValTy));
2574}
2575
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002576//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002577// Calling Convention Implementation
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002578//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002579
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002580//===----------------------------------------------------------------------===//
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002581// TODO: Implement a generic logic using tblgen that can support this.
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002582// Mips O32 ABI rules:
2583// ---
2584// i32 - Passed in A0, A1, A2, A3 and stack
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002585// f32 - Only passed in f32 registers if no int reg has been used yet to hold
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002586// an argument. Otherwise, passed in A1, A2, A3 and stack.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002587// f64 - Only passed in two aliased f32 registers if no int reg has been used
2588// yet to hold an argument. Otherwise, use A2, A3 and stack. If A1 is
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002589// not used, it must be shadowed. If only A3 is avaiable, shadow it and
2590// go to stack.
Akira Hatanaka95b8ae12011-05-19 18:06:05 +00002591//
2592// For vararg functions, all arguments are passed in A0, A1, A2, A3 and stack.
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002593//===----------------------------------------------------------------------===//
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002594
Duncan Sands1e96bab2010-11-04 10:49:57 +00002595static bool CC_MipsO32(unsigned ValNo, MVT ValVT,
Duncan Sands1440e8b2010-11-03 11:35:31 +00002596 MVT LocVT, CCValAssign::LocInfo LocInfo,
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002597 ISD::ArgFlagsTy ArgFlags, CCState &State) {
2598
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002599 static const unsigned IntRegsSize=4, FloatRegsSize=2;
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002600
Craig Topperc5eaae42012-03-11 07:57:25 +00002601 static const uint16_t IntRegs[] = {
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002602 Mips::A0, Mips::A1, Mips::A2, Mips::A3
2603 };
Craig Topperc5eaae42012-03-11 07:57:25 +00002604 static const uint16_t F32Regs[] = {
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002605 Mips::F12, Mips::F14
2606 };
Craig Topperc5eaae42012-03-11 07:57:25 +00002607 static const uint16_t F64Regs[] = {
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002608 Mips::D6, Mips::D7
2609 };
2610
Akira Hatanakafe30a9b2012-10-27 00:29:43 +00002611 // Do not process byval args here.
2612 if (ArgFlags.isByVal())
2613 return true;
Akira Hatanaka4231c7e2011-05-24 19:18:33 +00002614
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00002615 // Promote i8 and i16
2616 if (LocVT == MVT::i8 || LocVT == MVT::i16) {
2617 LocVT = MVT::i32;
2618 if (ArgFlags.isSExt())
2619 LocInfo = CCValAssign::SExt;
2620 else if (ArgFlags.isZExt())
2621 LocInfo = CCValAssign::ZExt;
2622 else
2623 LocInfo = CCValAssign::AExt;
2624 }
2625
Bruno Cardoso Lopesc42fb5f2011-03-04 20:27:44 +00002626 unsigned Reg;
2627
Akira Hatanaka95b8ae12011-05-19 18:06:05 +00002628 // f32 and f64 are allocated in A0, A1, A2, A3 when either of the following
2629 // is true: function is vararg, argument is 3rd or higher, there is previous
2630 // argument which is not f32 or f64.
2631 bool AllocateFloatsInIntReg = State.isVarArg() || ValNo > 1
2632 || State.getFirstUnallocated(F32Regs, FloatRegsSize) != ValNo;
Akira Hatanakaa1a7ba82011-05-19 20:29:48 +00002633 unsigned OrigAlign = ArgFlags.getOrigAlign();
2634 bool isI64 = (ValVT == MVT::i32 && OrigAlign == 8);
Akira Hatanaka95b8ae12011-05-19 18:06:05 +00002635
2636 if (ValVT == MVT::i32 || (ValVT == MVT::f32 && AllocateFloatsInIntReg)) {
Bruno Cardoso Lopesc42fb5f2011-03-04 20:27:44 +00002637 Reg = State.AllocateReg(IntRegs, IntRegsSize);
Akira Hatanakaa1a7ba82011-05-19 20:29:48 +00002638 // If this is the first part of an i64 arg,
2639 // the allocated register must be either A0 or A2.
2640 if (isI64 && (Reg == Mips::A1 || Reg == Mips::A3))
2641 Reg = State.AllocateReg(IntRegs, IntRegsSize);
Bruno Cardoso Lopesc42fb5f2011-03-04 20:27:44 +00002642 LocVT = MVT::i32;
Akira Hatanaka95b8ae12011-05-19 18:06:05 +00002643 } else if (ValVT == MVT::f64 && AllocateFloatsInIntReg) {
2644 // Allocate int register and shadow next int register. If first
2645 // available register is Mips::A1 or Mips::A3, shadow it too.
Bruno Cardoso Lopesc42fb5f2011-03-04 20:27:44 +00002646 Reg = State.AllocateReg(IntRegs, IntRegsSize);
2647 if (Reg == Mips::A1 || Reg == Mips::A3)
2648 Reg = State.AllocateReg(IntRegs, IntRegsSize);
2649 State.AllocateReg(IntRegs, IntRegsSize);
2650 LocVT = MVT::i32;
Akira Hatanaka95b8ae12011-05-19 18:06:05 +00002651 } else if (ValVT.isFloatingPoint() && !AllocateFloatsInIntReg) {
2652 // we are guaranteed to find an available float register
2653 if (ValVT == MVT::f32) {
2654 Reg = State.AllocateReg(F32Regs, FloatRegsSize);
2655 // Shadow int register
2656 State.AllocateReg(IntRegs, IntRegsSize);
2657 } else {
2658 Reg = State.AllocateReg(F64Regs, FloatRegsSize);
2659 // Shadow int registers
2660 unsigned Reg2 = State.AllocateReg(IntRegs, IntRegsSize);
2661 if (Reg2 == Mips::A1 || Reg2 == Mips::A3)
2662 State.AllocateReg(IntRegs, IntRegsSize);
2663 State.AllocateReg(IntRegs, IntRegsSize);
2664 }
Bruno Cardoso Lopesc42fb5f2011-03-04 20:27:44 +00002665 } else
2666 llvm_unreachable("Cannot handle this ValVT.");
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00002667
Akira Hatanakafe30a9b2012-10-27 00:29:43 +00002668 if (!Reg) {
2669 unsigned Offset = State.AllocateStack(ValVT.getSizeInBits() >> 3,
2670 OrigAlign);
Bruno Cardoso Lopesc42fb5f2011-03-04 20:27:44 +00002671 State.addLoc(CCValAssign::getMem(ValNo, ValVT, Offset, LocVT, LocInfo));
Akira Hatanakafe30a9b2012-10-27 00:29:43 +00002672 } else
Bruno Cardoso Lopesc42fb5f2011-03-04 20:27:44 +00002673 State.addLoc(CCValAssign::getReg(ValNo, ValVT, Reg, LocVT, LocInfo));
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00002674
Akira Hatanakafe30a9b2012-10-27 00:29:43 +00002675 return false;
Akira Hatanaka2c5d6522011-11-12 02:20:46 +00002676}
2677
2678#include "MipsGenCallingConv.inc"
2679
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002680//===----------------------------------------------------------------------===//
Dan Gohman98ca4f22009-08-05 01:29:28 +00002681// Call Calling Convention Implementation
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002682//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002683
Akira Hatanaka4231c7e2011-05-24 19:18:33 +00002684static const unsigned O32IntRegsSize = 4;
2685
Akira Hatanaka373e3a42011-09-23 00:58:33 +00002686// Return next O32 integer argument register.
2687static unsigned getNextIntArgReg(unsigned Reg) {
2688 assert((Reg == Mips::A0) || (Reg == Mips::A2));
2689 return (Reg == Mips::A0) ? Mips::A1 : Mips::A3;
2690}
2691
Akira Hatanaka2b861be2012-10-19 21:47:33 +00002692/// IsEligibleForTailCallOptimization - Check whether the call is eligible
2693/// for tail call optimization.
2694bool MipsTargetLowering::
Akira Hatanaka2f34d752012-10-30 20:16:31 +00002695IsEligibleForTailCallOptimization(const MipsCC &MipsCCInfo,
2696 unsigned NextStackOffset,
2697 const MipsFunctionInfo& FI) const {
Akira Hatanaka2b861be2012-10-19 21:47:33 +00002698 if (!EnableMipsTailCalls)
2699 return false;
2700
Akira Hatanakae7b406d2012-10-30 19:07:58 +00002701 // No tail call optimization for mips16.
2702 if (Subtarget->inMips16Mode())
2703 return false;
2704
Akira Hatanaka2f34d752012-10-30 20:16:31 +00002705 // Return false if either the callee or caller has a byval argument.
2706 if (MipsCCInfo.hasByValArg() || FI.hasByvalArg())
Akira Hatanaka2b861be2012-10-19 21:47:33 +00002707 return false;
2708
Akira Hatanaka70852212012-11-07 19:04:26 +00002709 // Return true if the callee's argument area is no larger than the
Akira Hatanaka2f34d752012-10-30 20:16:31 +00002710 // caller's.
Akira Hatanaka70852212012-11-07 19:04:26 +00002711 return NextStackOffset <= FI.getIncomingArgSize();
Akira Hatanaka2b861be2012-10-19 21:47:33 +00002712}
2713
Akira Hatanaka7d712092012-10-30 19:23:25 +00002714SDValue
2715MipsTargetLowering::passArgOnStack(SDValue StackPtr, unsigned Offset,
2716 SDValue Chain, SDValue Arg, DebugLoc DL,
2717 bool IsTailCall, SelectionDAG &DAG) const {
2718 if (!IsTailCall) {
2719 SDValue PtrOff = DAG.getNode(ISD::ADD, DL, getPointerTy(), StackPtr,
2720 DAG.getIntPtrConstant(Offset));
2721 return DAG.getStore(Chain, DL, Arg, PtrOff, MachinePointerInfo(), false,
2722 false, 0);
2723 }
2724
2725 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
2726 int FI = MFI->CreateFixedObject(Arg.getValueSizeInBits() / 8, Offset, false);
2727 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
2728 return DAG.getStore(Chain, DL, Arg, FIN, MachinePointerInfo(),
2729 /*isVolatile=*/ true, false, 0);
2730}
2731
Dan Gohman98ca4f22009-08-05 01:29:28 +00002732/// LowerCall - functions arguments are copied from virtual regs to
Nate Begeman5bf4b752009-01-26 03:15:54 +00002733/// (physical regs)/(stack frame), CALLSEQ_START and CALLSEQ_END are emitted.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002734SDValue
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00002735MipsTargetLowering::LowerCall(TargetLowering::CallLoweringInfo &CLI,
Dan Gohmand858e902010-04-17 15:26:15 +00002736 SmallVectorImpl<SDValue> &InVals) const {
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00002737 SelectionDAG &DAG = CLI.DAG;
2738 DebugLoc &dl = CLI.DL;
2739 SmallVector<ISD::OutputArg, 32> &Outs = CLI.Outs;
2740 SmallVector<SDValue, 32> &OutVals = CLI.OutVals;
2741 SmallVector<ISD::InputArg, 32> &Ins = CLI.Ins;
Akira Hatanakae2d529a2012-07-31 18:46:41 +00002742 SDValue Chain = CLI.Chain;
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00002743 SDValue Callee = CLI.Callee;
2744 bool &isTailCall = CLI.IsTailCall;
2745 CallingConv::ID CallConv = CLI.CallConv;
2746 bool isVarArg = CLI.IsVarArg;
2747
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +00002748 MachineFunction &MF = DAG.getMachineFunction();
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +00002749 MachineFrameInfo *MFI = MF.getFrameInfo();
Akira Hatanakad37776d2011-05-20 21:39:54 +00002750 const TargetFrameLowering *TFL = MF.getTarget().getFrameLowering();
Bruno Cardoso Lopesc517cb02009-09-01 17:27:58 +00002751 bool IsPIC = getTargetMachine().getRelocationModel() == Reloc::PIC_;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002752
2753 // Analyze operands of the call, assigning locations to each operand.
2754 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002755 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Akira Hatanaka82099682011-12-19 19:52:25 +00002756 getTargetMachine(), ArgLocs, *DAG.getContext());
Akira Hatanakafe30a9b2012-10-27 00:29:43 +00002757 MipsCC MipsCCInfo(CallConv, isVarArg, IsO32, CCInfo);
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +00002758
Akira Hatanakafe30a9b2012-10-27 00:29:43 +00002759 MipsCCInfo.analyzeCallOperands(Outs);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002760
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002761 // Get a count of how many bytes are to be pushed on the stack.
Akira Hatanaka3d21c242011-06-08 17:39:33 +00002762 unsigned NextStackOffset = CCInfo.getNextStackOffset();
Akira Hatanaka480eeb52012-07-26 23:27:01 +00002763
Akira Hatanaka2b861be2012-10-19 21:47:33 +00002764 // Check if it's really possible to do a tail call.
2765 if (isTailCall)
Akira Hatanaka2f34d752012-10-30 20:16:31 +00002766 isTailCall =
2767 IsEligibleForTailCallOptimization(MipsCCInfo, NextStackOffset,
2768 *MF.getInfo<MipsFunctionInfo>());
Akira Hatanaka2b861be2012-10-19 21:47:33 +00002769
2770 if (isTailCall)
2771 ++NumTailCalls;
2772
Akira Hatanakada7f5f12011-09-19 20:26:02 +00002773 // Chain is the output chain of the last Load/Store or CopyToReg node.
2774 // ByValChain is the output chain of the last Memcpy node created for copying
2775 // byval arguments to the stack.
Akira Hatanaka2f34d752012-10-30 20:16:31 +00002776 unsigned StackAlignment = TFL->getStackAlignment();
2777 NextStackOffset = RoundUpToAlignment(NextStackOffset, StackAlignment);
Akira Hatanakada7f5f12011-09-19 20:26:02 +00002778 SDValue NextStackOffsetVal = DAG.getIntPtrConstant(NextStackOffset, true);
Akira Hatanaka2b861be2012-10-19 21:47:33 +00002779
2780 if (!isTailCall)
2781 Chain = DAG.getCALLSEQ_START(Chain, NextStackOffsetVal);
Akira Hatanakae2d529a2012-07-31 18:46:41 +00002782
2783 SDValue StackPtr = DAG.getCopyFromReg(Chain, dl,
2784 IsN64 ? Mips::SP_64 : Mips::SP,
2785 getPointerTy());
Akira Hatanaka3d21c242011-06-08 17:39:33 +00002786
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002787 // With EABI is it possible to have 16 args on registers.
Dan Gohman475871a2008-07-27 21:46:04 +00002788 SmallVector<std::pair<unsigned, SDValue>, 16> RegsToPass;
2789 SmallVector<SDValue, 8> MemOpChains;
Akira Hatanakafe30a9b2012-10-27 00:29:43 +00002790 MipsCC::byval_iterator ByValArg = MipsCCInfo.byval_begin();
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002791
2792 // Walk the register/memloc assignments, inserting copies/loads.
2793 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
Dan Gohmanc9403652010-07-07 15:54:55 +00002794 SDValue Arg = OutVals[i];
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002795 CCValAssign &VA = ArgLocs[i];
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002796 MVT ValVT = VA.getValVT(), LocVT = VA.getLocVT();
Akira Hatanaka6df3e7b2011-11-12 02:34:50 +00002797 ISD::ArgFlagsTy Flags = Outs[i].Flags;
2798
2799 // ByVal Arg.
2800 if (Flags.isByVal()) {
2801 assert(Flags.getByValSize() &&
2802 "ByVal args of size 0 should have been ignored by front-end.");
Akira Hatanakafe30a9b2012-10-27 00:29:43 +00002803 assert(ByValArg != MipsCCInfo.byval_end());
Akira Hatanaka2f34d752012-10-30 20:16:31 +00002804 assert(!isTailCall &&
2805 "Do not tail-call optimize if there is a byval argument.");
Akira Hatanakafe30a9b2012-10-27 00:29:43 +00002806 passByValArg(Chain, dl, RegsToPass, MemOpChains, StackPtr, MFI, DAG, Arg,
2807 MipsCCInfo, *ByValArg, Flags, Subtarget->isLittle());
2808 ++ByValArg;
Akira Hatanaka6df3e7b2011-11-12 02:34:50 +00002809 continue;
2810 }
Jia Liubb481f82012-02-28 07:46:26 +00002811
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002812 // Promote the value if needed.
2813 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002814 default: llvm_unreachable("Unknown loc info!");
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002815 case CCValAssign::Full:
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002816 if (VA.isRegLoc()) {
2817 if ((ValVT == MVT::f32 && LocVT == MVT::i32) ||
2818 (ValVT == MVT::f64 && LocVT == MVT::i64))
2819 Arg = DAG.getNode(ISD::BITCAST, dl, LocVT, Arg);
2820 else if (ValVT == MVT::f64 && LocVT == MVT::i32) {
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002821 SDValue Lo = DAG.getNode(MipsISD::ExtractElementF64, dl, MVT::i32,
2822 Arg, DAG.getConstant(0, MVT::i32));
Akira Hatanaka0bf3dfb2011-04-15 21:00:26 +00002823 SDValue Hi = DAG.getNode(MipsISD::ExtractElementF64, dl, MVT::i32,
2824 Arg, DAG.getConstant(1, MVT::i32));
Akira Hatanaka99a2e982011-04-15 19:52:08 +00002825 if (!Subtarget->isLittle())
2826 std::swap(Lo, Hi);
Jia Liubb481f82012-02-28 07:46:26 +00002827 unsigned LocRegLo = VA.getLocReg();
Akira Hatanaka373e3a42011-09-23 00:58:33 +00002828 unsigned LocRegHigh = getNextIntArgReg(LocRegLo);
2829 RegsToPass.push_back(std::make_pair(LocRegLo, Lo));
2830 RegsToPass.push_back(std::make_pair(LocRegHigh, Hi));
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002831 continue;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002832 }
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002833 }
2834 break;
Chris Lattnere0b12152008-03-17 06:57:02 +00002835 case CCValAssign::SExt:
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002836 Arg = DAG.getNode(ISD::SIGN_EXTEND, dl, LocVT, Arg);
Chris Lattnere0b12152008-03-17 06:57:02 +00002837 break;
2838 case CCValAssign::ZExt:
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002839 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, LocVT, Arg);
Chris Lattnere0b12152008-03-17 06:57:02 +00002840 break;
2841 case CCValAssign::AExt:
Akira Hatanaka38bdc572012-02-17 02:20:26 +00002842 Arg = DAG.getNode(ISD::ANY_EXTEND, dl, LocVT, Arg);
Chris Lattnere0b12152008-03-17 06:57:02 +00002843 break;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002844 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002845
2846 // Arguments that can be passed on register must be kept at
Bruno Cardoso Lopesc7db5612007-11-05 03:02:32 +00002847 // RegsToPass vector
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002848 if (VA.isRegLoc()) {
2849 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
Chris Lattnere0b12152008-03-17 06:57:02 +00002850 continue;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002851 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002852
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002853 // Register can't get to this point...
Chris Lattnere0b12152008-03-17 06:57:02 +00002854 assert(VA.isMemLoc());
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002855
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002856 // emit ISD::STORE whichs stores the
Chris Lattnere0b12152008-03-17 06:57:02 +00002857 // parameter value to a stack Location
Akira Hatanaka2f34d752012-10-30 20:16:31 +00002858 MemOpChains.push_back(passArgOnStack(StackPtr, VA.getLocMemOffset(),
2859 Chain, Arg, dl, isTailCall, DAG));
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002860 }
2861
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002862 // Transform all store nodes into one single node because all store
2863 // nodes are independent of each other.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002864 if (!MemOpChains.empty())
2865 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002866 &MemOpChains[0], MemOpChains.size());
2867
Bill Wendling056292f2008-09-16 21:48:12 +00002868 // If the callee is a GlobalAddress/ExternalSymbol node (quite common, every
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002869 // direct call is) turn it into a TargetGlobalAddress/TargetExternalSymbol
2870 // node so that legalize doesn't hack it.
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002871 unsigned char OpFlag;
2872 bool IsPICCall = (IsN64 || IsPIC); // true if calls are translated to jalr $25
Akira Hatanaka0dca9452011-12-09 01:45:12 +00002873 bool GlobalOrExternal = false;
Akira Hatanaka9777e7a2011-04-07 19:51:44 +00002874 SDValue CalleeLo;
Akira Hatanakaf49fde22011-04-04 17:11:07 +00002875
2876 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002877 if (IsPICCall && G->getGlobal()->hasInternalLinkage()) {
2878 OpFlag = IsO32 ? MipsII::MO_GOT : MipsII::MO_GOT_PAGE;
2879 unsigned char LoFlag = IsO32 ? MipsII::MO_ABS_LO : MipsII::MO_GOT_OFST;
2880 Callee = DAG.getTargetGlobalAddress(G->getGlobal(), dl, getPointerTy(), 0,
2881 OpFlag);
Akira Hatanaka9777e7a2011-04-07 19:51:44 +00002882 CalleeLo = DAG.getTargetGlobalAddress(G->getGlobal(), dl, getPointerTy(),
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002883 0, LoFlag);
Akira Hatanaka9777e7a2011-04-07 19:51:44 +00002884 } else {
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002885 OpFlag = IsPICCall ? MipsII::MO_GOT_CALL : MipsII::MO_NO_FLAG;
Akira Hatanaka9777e7a2011-04-07 19:51:44 +00002886 Callee = DAG.getTargetGlobalAddress(G->getGlobal(), dl,
2887 getPointerTy(), 0, OpFlag);
2888 }
2889
Akira Hatanaka0dca9452011-12-09 01:45:12 +00002890 GlobalOrExternal = true;
Akira Hatanakaf49fde22011-04-04 17:11:07 +00002891 }
2892 else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002893 if (IsN64 || (!IsO32 && IsPIC))
2894 OpFlag = MipsII::MO_GOT_DISP;
2895 else if (!IsPIC) // !N64 && static
2896 OpFlag = MipsII::MO_NO_FLAG;
2897 else // O32 & PIC
2898 OpFlag = MipsII::MO_GOT_CALL;
Akira Hatanaka82099682011-12-19 19:52:25 +00002899 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), getPointerTy(),
2900 OpFlag);
Akira Hatanaka0dca9452011-12-09 01:45:12 +00002901 GlobalOrExternal = true;
Akira Hatanakaf49fde22011-04-04 17:11:07 +00002902 }
2903
Akira Hatanakacd0f90f2011-05-20 02:30:51 +00002904 SDValue InFlag;
2905
Akira Hatanakaf49fde22011-04-04 17:11:07 +00002906 // Create nodes that load address of callee and copy it to T9
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002907 if (IsPICCall) {
Akira Hatanaka0dca9452011-12-09 01:45:12 +00002908 if (GlobalOrExternal) {
Akira Hatanaka9777e7a2011-04-07 19:51:44 +00002909 // Load callee address
Akira Hatanaka648f00c2012-02-24 22:34:47 +00002910 Callee = DAG.getNode(MipsISD::Wrapper, dl, getPointerTy(),
2911 GetGlobalReg(DAG, getPointerTy()), Callee);
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002912 SDValue LoadValue = DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
2913 Callee, MachinePointerInfo::getGOT(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00002914 false, false, false, 0);
Akira Hatanaka9777e7a2011-04-07 19:51:44 +00002915
2916 // Use GOT+LO if callee has internal linkage.
2917 if (CalleeLo.getNode()) {
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002918 SDValue Lo = DAG.getNode(MipsISD::Lo, dl, getPointerTy(), CalleeLo);
2919 Callee = DAG.getNode(ISD::ADD, dl, getPointerTy(), LoadValue, Lo);
Akira Hatanaka9777e7a2011-04-07 19:51:44 +00002920 } else
2921 Callee = LoadValue;
Akira Hatanakaf49fde22011-04-04 17:11:07 +00002922 }
Akira Hatanaka0dca9452011-12-09 01:45:12 +00002923 }
Akira Hatanakaf49fde22011-04-04 17:11:07 +00002924
Akira Hatanakae11246c2012-07-26 02:24:43 +00002925 // T9 register operand.
2926 SDValue T9;
2927
Jia Liubb481f82012-02-28 07:46:26 +00002928 // T9 should contain the address of the callee function if
Akira Hatanaka0dca9452011-12-09 01:45:12 +00002929 // -reloction-model=pic or it is an indirect call.
2930 if (IsPICCall || !GlobalOrExternal) {
Akira Hatanakaf49fde22011-04-04 17:11:07 +00002931 // copy to T9
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002932 unsigned T9Reg = IsN64 ? Mips::T9_64 : Mips::T9;
2933 Chain = DAG.getCopyToReg(Chain, dl, T9Reg, Callee, SDValue(0, 0));
Akira Hatanakaf49fde22011-04-04 17:11:07 +00002934 InFlag = Chain.getValue(1);
Akira Hatanakae11246c2012-07-26 02:24:43 +00002935
2936 if (Subtarget->inMips16Mode())
2937 T9 = DAG.getRegister(T9Reg, getPointerTy());
2938 else
2939 Callee = DAG.getRegister(T9Reg, getPointerTy());
Akira Hatanakaf49fde22011-04-04 17:11:07 +00002940 }
Bill Wendling056292f2008-09-16 21:48:12 +00002941
Akira Hatanaka92d4aec2012-05-12 03:19:04 +00002942 // Insert node "GP copy globalreg" before call to function.
2943 // Lazy-binding stubs require GP to point to the GOT.
2944 if (IsPICCall) {
2945 unsigned GPReg = IsN64 ? Mips::GP_64 : Mips::GP;
2946 EVT Ty = IsN64 ? MVT::i64 : MVT::i32;
2947 RegsToPass.push_back(std::make_pair(GPReg, GetGlobalReg(DAG, Ty)));
2948 }
2949
Akira Hatanakacd0f90f2011-05-20 02:30:51 +00002950 // Build a sequence of copy-to-reg nodes chained together with token
2951 // chain and flag operands which copy the outgoing args into registers.
2952 // The InFlag in necessary since all emitted instructions must be
2953 // stuck together.
2954 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
2955 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
2956 RegsToPass[i].second, InFlag);
2957 InFlag = Chain.getValue(1);
2958 }
2959
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002960 // MipsJmpLink = #chain, #target_address, #opt_in_flags...
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002961 // = Chain, Callee, Reg#1, Reg#2, ...
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002962 //
2963 // Returns a chain & a flag for retval copy to use.
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00002964 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Dan Gohman475871a2008-07-27 21:46:04 +00002965 SmallVector<SDValue, 8> Ops;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002966 Ops.push_back(Chain);
Akira Hatanakae11246c2012-07-26 02:24:43 +00002967 Ops.push_back(Callee);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002968
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002969 // Add argument registers to the end of the list so that they are
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002970 // known live into the call.
2971 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
2972 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
2973 RegsToPass[i].second.getValueType()));
2974
Akira Hatanakae11246c2012-07-26 02:24:43 +00002975 // Add T9 register operand.
2976 if (T9.getNode())
2977 Ops.push_back(T9);
2978
Akira Hatanakab2930b92012-03-01 22:27:29 +00002979 // Add a register mask operand representing the call-preserved registers.
2980 const TargetRegisterInfo *TRI = getTargetMachine().getRegisterInfo();
2981 const uint32_t *Mask = TRI->getCallPreservedMask(CallConv);
2982 assert(Mask && "Missing call preserved mask for calling convention");
2983 Ops.push_back(DAG.getRegisterMask(Mask));
2984
Gabor Greifba36cb52008-08-28 21:40:38 +00002985 if (InFlag.getNode())
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002986 Ops.push_back(InFlag);
2987
Akira Hatanaka2b861be2012-10-19 21:47:33 +00002988 if (isTailCall)
2989 return DAG.getNode(MipsISD::TailCall, dl, MVT::Other, &Ops[0], Ops.size());
2990
Dale Johannesen33c960f2009-02-04 20:06:27 +00002991 Chain = DAG.getNode(MipsISD::JmpLink, dl, NodeTys, &Ops[0], Ops.size());
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002992 InFlag = Chain.getValue(1);
2993
Bruno Cardoso Lopes3ed6f872010-01-30 18:32:07 +00002994 // Create the CALLSEQ_END node.
Akira Hatanaka480eeb52012-07-26 23:27:01 +00002995 Chain = DAG.getCALLSEQ_END(Chain, NextStackOffsetVal,
Bruno Cardoso Lopes3ed6f872010-01-30 18:32:07 +00002996 DAG.getIntPtrConstant(0, true), InFlag);
2997 InFlag = Chain.getValue(1);
2998
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002999 // Handle result values, copying them out of physregs into vregs that we
3000 // return.
Dan Gohman98ca4f22009-08-05 01:29:28 +00003001 return LowerCallResult(Chain, InFlag, CallConv, isVarArg,
3002 Ins, dl, DAG, InVals);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003003}
3004
Dan Gohman98ca4f22009-08-05 01:29:28 +00003005/// LowerCallResult - Lower the result values of a call into the
3006/// appropriate copies out of appropriate physical registers.
3007SDValue
3008MipsTargetLowering::LowerCallResult(SDValue Chain, SDValue InFlag,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00003009 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00003010 const SmallVectorImpl<ISD::InputArg> &Ins,
3011 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00003012 SmallVectorImpl<SDValue> &InVals) const {
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003013 // Assign locations to each value returned by this call.
3014 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00003015 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Akira Hatanaka864f6602012-06-14 21:10:56 +00003016 getTargetMachine(), RVLocs, *DAG.getContext());
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +00003017
Dan Gohman98ca4f22009-08-05 01:29:28 +00003018 CCInfo.AnalyzeCallResult(Ins, RetCC_Mips);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003019
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003020 // Copy all of the result registers out of their specified physreg.
3021 for (unsigned i = 0; i != RVLocs.size(); ++i) {
Dale Johannesen33c960f2009-02-04 20:06:27 +00003022 Chain = DAG.getCopyFromReg(Chain, dl, RVLocs[i].getLocReg(),
Dan Gohman98ca4f22009-08-05 01:29:28 +00003023 RVLocs[i].getValVT(), InFlag).getValue(1);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003024 InFlag = Chain.getValue(2);
Dan Gohman98ca4f22009-08-05 01:29:28 +00003025 InVals.push_back(Chain.getValue(0));
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003026 }
Bruno Cardoso Lopesc7db5612007-11-05 03:02:32 +00003027
Dan Gohman98ca4f22009-08-05 01:29:28 +00003028 return Chain;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003029}
3030
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00003031//===----------------------------------------------------------------------===//
Dan Gohman98ca4f22009-08-05 01:29:28 +00003032// Formal Arguments Calling Convention Implementation
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00003033//===----------------------------------------------------------------------===//
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003034/// LowerFormalArguments - transform physical registers into virtual registers
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00003035/// and generate load operations for arguments places on the stack.
Dan Gohman98ca4f22009-08-05 01:29:28 +00003036SDValue
3037MipsTargetLowering::LowerFormalArguments(SDValue Chain,
Akira Hatanaka0bf3dfb2011-04-15 21:00:26 +00003038 CallingConv::ID CallConv,
3039 bool isVarArg,
Akira Hatanaka82099682011-12-19 19:52:25 +00003040 const SmallVectorImpl<ISD::InputArg> &Ins,
Akira Hatanaka0bf3dfb2011-04-15 21:00:26 +00003041 DebugLoc dl, SelectionDAG &DAG,
3042 SmallVectorImpl<SDValue> &InVals)
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00003043 const {
Bruno Cardoso Lopesf7f3b502008-08-04 07:12:52 +00003044 MachineFunction &MF = DAG.getMachineFunction();
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003045 MachineFrameInfo *MFI = MF.getFrameInfo();
Bruno Cardoso Lopesa2b1bb52007-08-28 05:08:16 +00003046 MipsFunctionInfo *MipsFI = MF.getInfo<MipsFunctionInfo>();
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +00003047
Dan Gohman1e93df62010-04-17 14:41:14 +00003048 MipsFI->setVarArgsFrameIndex(0);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003049
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00003050 // Used with vargs to acumulate store chains.
3051 std::vector<SDValue> OutChains;
3052
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003053 // Assign locations to all of the incoming arguments.
3054 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00003055 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Akira Hatanaka82099682011-12-19 19:52:25 +00003056 getTargetMachine(), ArgLocs, *DAG.getContext());
Akira Hatanakafe30a9b2012-10-27 00:29:43 +00003057 MipsCC MipsCCInfo(CallConv, isVarArg, IsO32, CCInfo);
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +00003058
Akira Hatanakafe30a9b2012-10-27 00:29:43 +00003059 MipsCCInfo.analyzeFormalArguments(Ins);
Akira Hatanakab33b34a2012-10-30 19:37:25 +00003060 MipsFI->setFormalArgInfo(CCInfo.getNextStackOffset(),
3061 MipsCCInfo.hasByValArg());
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00003062
Akira Hatanakab4549e12012-03-27 03:13:56 +00003063 Function::const_arg_iterator FuncArg =
3064 DAG.getMachineFunction().getFunction()->arg_begin();
Akira Hatanaka4618e0b2012-10-27 00:44:39 +00003065 unsigned CurArgIdx = 0;
Akira Hatanakafe30a9b2012-10-27 00:29:43 +00003066 MipsCC::byval_iterator ByValArg = MipsCCInfo.byval_begin();
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00003067
Akira Hatanaka4618e0b2012-10-27 00:44:39 +00003068 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003069 CCValAssign &VA = ArgLocs[i];
Akira Hatanaka4618e0b2012-10-27 00:44:39 +00003070 std::advance(FuncArg, Ins[i].OrigArgIndex - CurArgIdx);
3071 CurArgIdx = Ins[i].OrigArgIndex;
Akira Hatanakafeaa4c32011-10-28 19:55:48 +00003072 EVT ValVT = VA.getValVT();
Akira Hatanaka3a5257d2011-11-12 02:29:58 +00003073 ISD::ArgFlagsTy Flags = Ins[i].Flags;
3074 bool IsRegLoc = VA.isRegLoc();
3075
3076 if (Flags.isByVal()) {
3077 assert(Flags.getByValSize() &&
3078 "ByVal args of size 0 should have been ignored by front-end.");
Akira Hatanakafe30a9b2012-10-27 00:29:43 +00003079 assert(ByValArg != MipsCCInfo.byval_end());
3080 copyByValRegs(Chain, dl, OutChains, DAG, Flags, InVals, &*FuncArg,
3081 MipsCCInfo, *ByValArg);
3082 ++ByValArg;
Akira Hatanaka3a5257d2011-11-12 02:29:58 +00003083 continue;
3084 }
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003085
3086 // Arguments stored on registers
Akira Hatanaka3a5257d2011-11-12 02:29:58 +00003087 if (IsRegLoc) {
Owen Andersone50ed302009-08-10 22:56:29 +00003088 EVT RegVT = VA.getLocVT();
Akira Hatanakab4d8d312011-05-24 00:23:52 +00003089 unsigned ArgReg = VA.getLocReg();
Craig Topper44d23822012-02-22 05:59:10 +00003090 const TargetRegisterClass *RC;
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00003091
Owen Anderson825b72b2009-08-11 20:47:22 +00003092 if (RegVT == MVT::i32)
Craig Topper420761a2012-04-20 07:30:17 +00003093 RC = &Mips::CPURegsRegClass;
Akira Hatanaka95934842011-09-24 01:34:44 +00003094 else if (RegVT == MVT::i64)
Craig Topper420761a2012-04-20 07:30:17 +00003095 RC = &Mips::CPU64RegsRegClass;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003096 else if (RegVT == MVT::f32)
Craig Topper420761a2012-04-20 07:30:17 +00003097 RC = &Mips::FGR32RegClass;
Akira Hatanaka09dd60f2011-09-26 21:37:50 +00003098 else if (RegVT == MVT::f64)
Craig Topper420761a2012-04-20 07:30:17 +00003099 RC = HasMips64 ? &Mips::FGR64RegClass : &Mips::AFGR64RegClass;
Akira Hatanaka09dd60f2011-09-26 21:37:50 +00003100 else
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00003101 llvm_unreachable("RegVT not supported by FormalArguments Lowering");
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003102
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003103 // Transform the arguments stored on
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003104 // physical registers into virtual ones
Akira Hatanakab4d8d312011-05-24 00:23:52 +00003105 unsigned Reg = AddLiveIn(DAG.getMachineFunction(), ArgReg, RC);
Dan Gohman98ca4f22009-08-05 01:29:28 +00003106 SDValue ArgValue = DAG.getCopyFromReg(Chain, dl, Reg, RegVT);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003107
3108 // If this is an 8 or 16-bit value, it has been passed promoted
3109 // to 32 bits. Insert an assert[sz]ext to capture this, then
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003110 // truncate to the right size.
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00003111 if (VA.getLocInfo() != CCValAssign::Full) {
Chris Lattnerd4015072009-03-26 05:28:14 +00003112 unsigned Opcode = 0;
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00003113 if (VA.getLocInfo() == CCValAssign::SExt)
3114 Opcode = ISD::AssertSext;
3115 else if (VA.getLocInfo() == CCValAssign::ZExt)
3116 Opcode = ISD::AssertZext;
Chris Lattnerd4015072009-03-26 05:28:14 +00003117 if (Opcode)
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003118 ArgValue = DAG.getNode(Opcode, dl, RegVT, ArgValue,
Akira Hatanakafeaa4c32011-10-28 19:55:48 +00003119 DAG.getValueType(ValVT));
3120 ArgValue = DAG.getNode(ISD::TRUNCATE, dl, ValVT, ArgValue);
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00003121 }
3122
Akira Hatanakafeaa4c32011-10-28 19:55:48 +00003123 // Handle floating point arguments passed in integer registers.
3124 if ((RegVT == MVT::i32 && ValVT == MVT::f32) ||
3125 (RegVT == MVT::i64 && ValVT == MVT::f64))
3126 ArgValue = DAG.getNode(ISD::BITCAST, dl, ValVT, ArgValue);
3127 else if (IsO32 && RegVT == MVT::i32 && ValVT == MVT::f64) {
3128 unsigned Reg2 = AddLiveIn(DAG.getMachineFunction(),
3129 getNextIntArgReg(ArgReg), RC);
3130 SDValue ArgValue2 = DAG.getCopyFromReg(Chain, dl, Reg2, RegVT);
3131 if (!Subtarget->isLittle())
3132 std::swap(ArgValue, ArgValue2);
3133 ArgValue = DAG.getNode(MipsISD::BuildPairF64, dl, MVT::f64,
3134 ArgValue, ArgValue2);
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00003135 }
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003136
Dan Gohman98ca4f22009-08-05 01:29:28 +00003137 InVals.push_back(ArgValue);
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00003138 } else { // VA.isRegLoc()
3139
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003140 // sanity check
3141 assert(VA.isMemLoc());
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00003142
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003143 // The stack pointer offset is relative to the caller stack frame.
Akira Hatanakafe30a9b2012-10-27 00:29:43 +00003144 int FI = MFI->CreateFixedObject(ValVT.getSizeInBits()/8,
Akira Hatanakab4d8d312011-05-24 00:23:52 +00003145 VA.getLocMemOffset(), true);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003146
3147 // Create load nodes to retrieve arguments from the stack
Akira Hatanakafe30a9b2012-10-27 00:29:43 +00003148 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
Akira Hatanakafeaa4c32011-10-28 19:55:48 +00003149 InVals.push_back(DAG.getLoad(ValVT, dl, Chain, FIN,
Akira Hatanakafe30a9b2012-10-27 00:29:43 +00003150 MachinePointerInfo::getFixedStack(FI),
Pete Cooperd752e0f2011-11-08 18:42:53 +00003151 false, false, false, 0));
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003152 }
3153 }
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00003154
3155 // The mips ABIs for returning structs by value requires that we copy
3156 // the sret argument into $v0 for the return. Save the argument into
3157 // a virtual register so that we can access it from the return points.
3158 if (DAG.getMachineFunction().getFunction()->hasStructRetAttr()) {
3159 unsigned Reg = MipsFI->getSRetReturnReg();
3160 if (!Reg) {
Akira Hatanaka30580ce2012-10-19 22:11:40 +00003161 Reg = MF.getRegInfo().
3162 createVirtualRegister(getRegClassFor(IsN64 ? MVT::i64 : MVT::i32));
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00003163 MipsFI->setSRetReturnReg(Reg);
3164 }
Dan Gohman98ca4f22009-08-05 01:29:28 +00003165 SDValue Copy = DAG.getCopyToReg(DAG.getEntryNode(), dl, Reg, InVals[0]);
Owen Anderson825b72b2009-08-11 20:47:22 +00003166 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Copy, Chain);
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00003167 }
3168
Akira Hatanakafe30a9b2012-10-27 00:29:43 +00003169 if (isVarArg)
3170 writeVarArgRegs(OutChains, MipsCCInfo, Chain, dl, DAG);
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00003171
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003172 // All stores are grouped in one node to allow the matching between
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00003173 // the size of Ins and InVals. This only happens when on varg functions
3174 if (!OutChains.empty()) {
3175 OutChains.push_back(Chain);
3176 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
3177 &OutChains[0], OutChains.size());
3178 }
3179
Dan Gohman98ca4f22009-08-05 01:29:28 +00003180 return Chain;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003181}
3182
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00003183//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003184// Return Value Calling Convention Implementation
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00003185//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003186
Akira Hatanaka97d9f082012-10-10 01:27:09 +00003187bool
3188MipsTargetLowering::CanLowerReturn(CallingConv::ID CallConv,
3189 MachineFunction &MF, bool isVarArg,
3190 const SmallVectorImpl<ISD::OutputArg> &Outs,
3191 LLVMContext &Context) const {
3192 SmallVector<CCValAssign, 16> RVLocs;
3193 CCState CCInfo(CallConv, isVarArg, MF, getTargetMachine(),
3194 RVLocs, Context);
3195 return CCInfo.CheckReturn(Outs, RetCC_Mips);
3196}
3197
Dan Gohman98ca4f22009-08-05 01:29:28 +00003198SDValue
3199MipsTargetLowering::LowerReturn(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00003200 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00003201 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00003202 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohmand858e902010-04-17 15:26:15 +00003203 DebugLoc dl, SelectionDAG &DAG) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00003204
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003205 // CCValAssign - represent the assignment of
3206 // the return value to a location
3207 SmallVector<CCValAssign, 16> RVLocs;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003208
3209 // CCState - Info about the registers and stack slot.
Eric Christopher471e4222011-06-08 23:55:35 +00003210 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Akira Hatanaka864f6602012-06-14 21:10:56 +00003211 getTargetMachine(), RVLocs, *DAG.getContext());
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003212
Dan Gohman98ca4f22009-08-05 01:29:28 +00003213 // Analize return values.
3214 CCInfo.AnalyzeReturn(Outs, RetCC_Mips);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003215
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003216 // If this is the first return lowered for this function, add
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003217 // the regs to the liveout set for the function.
Chris Lattner84bc5422007-12-31 04:13:23 +00003218 if (DAG.getMachineFunction().getRegInfo().liveout_empty()) {
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003219 for (unsigned i = 0; i != RVLocs.size(); ++i)
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +00003220 if (RVLocs[i].isRegLoc())
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00003221 DAG.getMachineFunction().getRegInfo().addLiveOut(RVLocs[i].getLocReg());
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003222 }
3223
Dan Gohman475871a2008-07-27 21:46:04 +00003224 SDValue Flag;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003225
3226 // Copy the result values into the output registers.
3227 for (unsigned i = 0; i != RVLocs.size(); ++i) {
3228 CCValAssign &VA = RVLocs[i];
3229 assert(VA.isRegLoc() && "Can only return in registers!");
3230
Akira Hatanaka82099682011-12-19 19:52:25 +00003231 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), OutVals[i], Flag);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003232
3233 // guarantee that all emitted copies are
3234 // stuck together, avoiding something bad
3235 Flag = Chain.getValue(1);
3236 }
3237
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00003238 // The mips ABIs for returning structs by value requires that we copy
3239 // the sret argument into $v0 for the return. We saved the argument into
3240 // a virtual register in the entry block, so now we copy the value out
3241 // and into $v0.
3242 if (DAG.getMachineFunction().getFunction()->hasStructRetAttr()) {
3243 MachineFunction &MF = DAG.getMachineFunction();
3244 MipsFunctionInfo *MipsFI = MF.getInfo<MipsFunctionInfo>();
3245 unsigned Reg = MipsFI->getSRetReturnReg();
3246
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003247 if (!Reg)
Torok Edwinc23197a2009-07-14 16:55:14 +00003248 llvm_unreachable("sret virtual register not created in the entry block");
Dale Johannesena05dca42009-02-04 23:02:30 +00003249 SDValue Val = DAG.getCopyFromReg(Chain, dl, Reg, getPointerTy());
Akira Hatanaka2ef5bd32012-10-24 02:10:54 +00003250 unsigned V0 = IsN64 ? Mips::V0_64 : Mips::V0;
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00003251
Akira Hatanaka2ef5bd32012-10-24 02:10:54 +00003252 Chain = DAG.getCopyToReg(Chain, dl, V0, Val, Flag);
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00003253 Flag = Chain.getValue(1);
Akira Hatanaka2ef5bd32012-10-24 02:10:54 +00003254 MF.getRegInfo().addLiveOut(V0);
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00003255 }
3256
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003257 // Return on Mips is always a "jr $ra"
Gabor Greifba36cb52008-08-28 21:40:38 +00003258 if (Flag.getNode())
Akira Hatanaka182ef6f2012-07-10 00:19:06 +00003259 return DAG.getNode(MipsISD::Ret, dl, MVT::Other, Chain, Flag);
3260
3261 // Return Void
3262 return DAG.getNode(MipsISD::Ret, dl, MVT::Other, Chain);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003263}
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00003264
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00003265//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00003266// Mips Inline Assembly Support
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00003267//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00003268
3269/// getConstraintType - Given a constraint letter, return the type of
3270/// constraint it is for this target.
3271MipsTargetLowering::ConstraintType MipsTargetLowering::
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003272getConstraintType(const std::string &Constraint) const
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00003273{
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003274 // Mips specific constrainy
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00003275 // GCC config/mips/constraints.md
3276 //
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003277 // 'd' : An address register. Equivalent to r
3278 // unless generating MIPS16 code.
3279 // 'y' : Equivalent to r; retained for
3280 // backwards compatibility.
Eric Christopher1d5a3922012-05-07 06:25:10 +00003281 // 'c' : A register suitable for use in an indirect
3282 // jump. This will always be $25 for -mabicalls.
Eric Christopheraf97f732012-05-07 06:25:19 +00003283 // 'l' : The lo register. 1 word storage.
3284 // 'x' : The hilo register pair. Double word storage.
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00003285 if (Constraint.size() == 1) {
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00003286 switch (Constraint[0]) {
3287 default : break;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003288 case 'd':
3289 case 'y':
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00003290 case 'f':
Eric Christopher1d5a3922012-05-07 06:25:10 +00003291 case 'c':
Eric Christopher4adbefe2012-05-07 06:25:15 +00003292 case 'l':
Eric Christopheraf97f732012-05-07 06:25:19 +00003293 case 'x':
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00003294 return C_RegisterClass;
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00003295 }
3296 }
3297 return TargetLowering::getConstraintType(Constraint);
3298}
3299
John Thompson44ab89e2010-10-29 17:29:13 +00003300/// Examine constraint type and operand type and determine a weight value.
3301/// This object must already have been set up with the operand type
3302/// and the current alternative constraint selected.
3303TargetLowering::ConstraintWeight
3304MipsTargetLowering::getSingleConstraintMatchWeight(
3305 AsmOperandInfo &info, const char *constraint) const {
3306 ConstraintWeight weight = CW_Invalid;
3307 Value *CallOperandVal = info.CallOperandVal;
3308 // If we don't have a value, we can't do a match,
3309 // but allow it at the lowest weight.
3310 if (CallOperandVal == NULL)
3311 return CW_Default;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00003312 Type *type = CallOperandVal->getType();
John Thompson44ab89e2010-10-29 17:29:13 +00003313 // Look at the constraint type.
3314 switch (*constraint) {
3315 default:
3316 weight = TargetLowering::getSingleConstraintMatchWeight(info, constraint);
3317 break;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003318 case 'd':
3319 case 'y':
John Thompson44ab89e2010-10-29 17:29:13 +00003320 if (type->isIntegerTy())
3321 weight = CW_Register;
3322 break;
3323 case 'f':
3324 if (type->isFloatTy())
3325 weight = CW_Register;
3326 break;
Eric Christopher1d5a3922012-05-07 06:25:10 +00003327 case 'c': // $25 for indirect jumps
Eric Christopher4adbefe2012-05-07 06:25:15 +00003328 case 'l': // lo register
Eric Christopheraf97f732012-05-07 06:25:19 +00003329 case 'x': // hilo register pair
Eric Christopher1d5a3922012-05-07 06:25:10 +00003330 if (type->isIntegerTy())
3331 weight = CW_SpecificReg;
3332 break;
Eric Christopher50ab0392012-05-07 03:13:32 +00003333 case 'I': // signed 16 bit immediate
Eric Christophere5076d42012-05-07 03:13:42 +00003334 case 'J': // integer zero
Eric Christopherf49f8462012-05-07 05:46:29 +00003335 case 'K': // unsigned 16 bit immediate
Eric Christopher5ac47bb2012-05-07 05:46:37 +00003336 case 'L': // signed 32 bit immediate where lower 16 bits are 0
Eric Christopher60cfc792012-05-07 05:46:43 +00003337 case 'N': // immediate in the range of -65535 to -1 (inclusive)
Eric Christopher1ce20342012-05-07 05:46:48 +00003338 case 'O': // signed 15 bit immediate (+- 16383)
Eric Christopher54412a72012-05-07 06:25:02 +00003339 case 'P': // immediate in the range of 65535 to 1 (inclusive)
Eric Christopher50ab0392012-05-07 03:13:32 +00003340 if (isa<ConstantInt>(CallOperandVal))
3341 weight = CW_Constant;
3342 break;
John Thompson44ab89e2010-10-29 17:29:13 +00003343 }
3344 return weight;
3345}
3346
Eric Christopher38d64262011-06-29 19:33:04 +00003347/// Given a register class constraint, like 'r', if this corresponds directly
3348/// to an LLVM register class, return a register of 0 and the register class
3349/// pointer.
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00003350std::pair<unsigned, const TargetRegisterClass*> MipsTargetLowering::
Owen Andersone50ed302009-08-10 22:56:29 +00003351getRegForInlineAsmConstraint(const std::string &Constraint, EVT VT) const
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00003352{
3353 if (Constraint.size() == 1) {
3354 switch (Constraint[0]) {
Eric Christopher314aff12011-06-29 19:04:31 +00003355 case 'd': // Address register. Same as 'r' unless generating MIPS16 code.
3356 case 'y': // Same as 'r'. Exists for compatibility.
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00003357 case 'r':
Akira Hatanakaafc945b2012-09-12 23:27:55 +00003358 if (VT == MVT::i32 || VT == MVT::i16 || VT == MVT::i8) {
3359 if (Subtarget->inMips16Mode())
3360 return std::make_pair(0U, &Mips::CPU16RegsRegClass);
Craig Topper420761a2012-04-20 07:30:17 +00003361 return std::make_pair(0U, &Mips::CPURegsRegClass);
Akira Hatanakaafc945b2012-09-12 23:27:55 +00003362 }
Jack Carter10de0252012-07-02 23:35:23 +00003363 if (VT == MVT::i64 && !HasMips64)
3364 return std::make_pair(0U, &Mips::CPURegsRegClass);
Eric Christopher0ed1f762012-05-07 03:13:22 +00003365 if (VT == MVT::i64 && HasMips64)
3366 return std::make_pair(0U, &Mips::CPU64RegsRegClass);
3367 // This will generate an error message
3368 return std::make_pair(0u, static_cast<const TargetRegisterClass*>(0));
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00003369 case 'f':
Owen Anderson825b72b2009-08-11 20:47:22 +00003370 if (VT == MVT::f32)
Craig Topper420761a2012-04-20 07:30:17 +00003371 return std::make_pair(0U, &Mips::FGR32RegClass);
Akira Hatanakacb9dd722012-01-04 02:45:01 +00003372 if ((VT == MVT::f64) && (!Subtarget->isSingleFloat())) {
3373 if (Subtarget->isFP64bit())
Craig Topper420761a2012-04-20 07:30:17 +00003374 return std::make_pair(0U, &Mips::FGR64RegClass);
3375 return std::make_pair(0U, &Mips::AFGR64RegClass);
Akira Hatanakacb9dd722012-01-04 02:45:01 +00003376 }
Eric Christopher1d5a3922012-05-07 06:25:10 +00003377 break;
3378 case 'c': // register suitable for indirect jump
3379 if (VT == MVT::i32)
3380 return std::make_pair((unsigned)Mips::T9, &Mips::CPURegsRegClass);
3381 assert(VT == MVT::i64 && "Unexpected type.");
3382 return std::make_pair((unsigned)Mips::T9_64, &Mips::CPU64RegsRegClass);
Eric Christopher4adbefe2012-05-07 06:25:15 +00003383 case 'l': // register suitable for indirect jump
3384 if (VT == MVT::i32)
3385 return std::make_pair((unsigned)Mips::LO, &Mips::HILORegClass);
3386 return std::make_pair((unsigned)Mips::LO64, &Mips::HILO64RegClass);
Eric Christopheraf97f732012-05-07 06:25:19 +00003387 case 'x': // register suitable for indirect jump
3388 // Fixme: Not triggering the use of both hi and low
3389 // This will generate an error message
3390 return std::make_pair(0u, static_cast<const TargetRegisterClass*>(0));
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00003391 }
3392 }
3393 return TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
3394}
3395
Eric Christopher50ab0392012-05-07 03:13:32 +00003396/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
3397/// vector. If it is invalid, don't add anything to Ops.
3398void MipsTargetLowering::LowerAsmOperandForConstraint(SDValue Op,
3399 std::string &Constraint,
3400 std::vector<SDValue>&Ops,
3401 SelectionDAG &DAG) const {
3402 SDValue Result(0, 0);
3403
3404 // Only support length 1 constraints for now.
3405 if (Constraint.length() > 1) return;
3406
3407 char ConstraintLetter = Constraint[0];
3408 switch (ConstraintLetter) {
3409 default: break; // This will fall through to the generic implementation
3410 case 'I': // Signed 16 bit constant
3411 // If this fails, the parent routine will give an error
3412 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
3413 EVT Type = Op.getValueType();
3414 int64_t Val = C->getSExtValue();
3415 if (isInt<16>(Val)) {
3416 Result = DAG.getTargetConstant(Val, Type);
3417 break;
3418 }
3419 }
3420 return;
Eric Christophere5076d42012-05-07 03:13:42 +00003421 case 'J': // integer zero
3422 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
3423 EVT Type = Op.getValueType();
3424 int64_t Val = C->getZExtValue();
3425 if (Val == 0) {
3426 Result = DAG.getTargetConstant(0, Type);
3427 break;
3428 }
3429 }
3430 return;
Eric Christopherf49f8462012-05-07 05:46:29 +00003431 case 'K': // unsigned 16 bit immediate
3432 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
3433 EVT Type = Op.getValueType();
3434 uint64_t Val = (uint64_t)C->getZExtValue();
3435 if (isUInt<16>(Val)) {
3436 Result = DAG.getTargetConstant(Val, Type);
3437 break;
3438 }
3439 }
3440 return;
Eric Christopher5ac47bb2012-05-07 05:46:37 +00003441 case 'L': // signed 32 bit immediate where lower 16 bits are 0
3442 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
3443 EVT Type = Op.getValueType();
3444 int64_t Val = C->getSExtValue();
3445 if ((isInt<32>(Val)) && ((Val & 0xffff) == 0)){
3446 Result = DAG.getTargetConstant(Val, Type);
3447 break;
3448 }
3449 }
3450 return;
Eric Christopher60cfc792012-05-07 05:46:43 +00003451 case 'N': // immediate in the range of -65535 to -1 (inclusive)
3452 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
3453 EVT Type = Op.getValueType();
3454 int64_t Val = C->getSExtValue();
3455 if ((Val >= -65535) && (Val <= -1)) {
3456 Result = DAG.getTargetConstant(Val, Type);
3457 break;
3458 }
3459 }
3460 return;
Eric Christopher1ce20342012-05-07 05:46:48 +00003461 case 'O': // signed 15 bit immediate
3462 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
3463 EVT Type = Op.getValueType();
3464 int64_t Val = C->getSExtValue();
3465 if ((isInt<15>(Val))) {
3466 Result = DAG.getTargetConstant(Val, Type);
3467 break;
3468 }
3469 }
3470 return;
Eric Christopher54412a72012-05-07 06:25:02 +00003471 case 'P': // immediate in the range of 1 to 65535 (inclusive)
3472 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
3473 EVT Type = Op.getValueType();
3474 int64_t Val = C->getSExtValue();
3475 if ((Val <= 65535) && (Val >= 1)) {
3476 Result = DAG.getTargetConstant(Val, Type);
3477 break;
3478 }
3479 }
3480 return;
Eric Christopher50ab0392012-05-07 03:13:32 +00003481 }
3482
3483 if (Result.getNode()) {
3484 Ops.push_back(Result);
3485 return;
3486 }
3487
3488 TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, Ops, DAG);
3489}
3490
Dan Gohman6520e202008-10-18 02:06:02 +00003491bool
Akira Hatanaka94e47282012-11-17 00:25:41 +00003492MipsTargetLowering::isLegalAddressingMode(const AddrMode &AM, Type *Ty) const {
3493 // No global is ever allowed as a base.
3494 if (AM.BaseGV)
3495 return false;
3496
3497 switch (AM.Scale) {
3498 case 0: // "r+i" or just "i", depending on HasBaseReg.
3499 break;
3500 case 1:
3501 if (!AM.HasBaseReg) // allow "r+i".
3502 break;
3503 return false; // disallow "r+r" or "r+r+i".
3504 default:
3505 return false;
3506 }
3507
3508 return true;
3509}
3510
3511bool
Dan Gohman6520e202008-10-18 02:06:02 +00003512MipsTargetLowering::isOffsetFoldingLegal(const GlobalAddressSDNode *GA) const {
3513 // The Mips target isn't yet aware of offsets.
3514 return false;
3515}
Evan Chengeb2f9692009-10-27 19:56:55 +00003516
Akira Hatanakae193b322012-06-13 19:33:32 +00003517EVT MipsTargetLowering::getOptimalMemOpType(uint64_t Size, unsigned DstAlign,
3518 unsigned SrcAlign, bool IsZeroVal,
3519 bool MemcpyStrSrc,
3520 MachineFunction &MF) const {
3521 if (Subtarget->hasMips64())
3522 return MVT::i64;
3523
3524 return MVT::i32;
3525}
3526
Evan Chenga1eaa3c2009-10-28 01:43:28 +00003527bool MipsTargetLowering::isFPImmLegal(const APFloat &Imm, EVT VT) const {
3528 if (VT != MVT::f32 && VT != MVT::f64)
3529 return false;
Bruno Cardoso Lopes6b902822011-01-18 19:41:41 +00003530 if (Imm.isNegZero())
3531 return false;
Evan Chengeb2f9692009-10-27 19:56:55 +00003532 return Imm.isZero();
3533}
Akira Hatanaka6c2cf8b2012-02-03 04:33:00 +00003534
3535unsigned MipsTargetLowering::getJumpTableEncoding() const {
3536 if (IsN64)
3537 return MachineJumpTableInfo::EK_GPRel64BlockAddress;
Jia Liubb481f82012-02-28 07:46:26 +00003538
Akira Hatanaka6c2cf8b2012-02-03 04:33:00 +00003539 return TargetLowering::getJumpTableEncoding();
3540}
Akira Hatanaka7887c902012-10-26 23:56:38 +00003541
3542MipsTargetLowering::MipsCC::MipsCC(CallingConv::ID CallConv, bool IsVarArg,
3543 bool IsO32, CCState &Info) : CCInfo(Info) {
3544 UseRegsForByval = true;
3545
3546 if (IsO32) {
3547 RegSize = 4;
3548 NumIntArgRegs = array_lengthof(O32IntRegs);
3549 ReservedArgArea = 16;
3550 IntArgRegs = ShadowRegs = O32IntRegs;
3551 FixedFn = VarFn = CC_MipsO32;
3552 } else {
3553 RegSize = 8;
3554 NumIntArgRegs = array_lengthof(Mips64IntRegs);
3555 ReservedArgArea = 0;
3556 IntArgRegs = Mips64IntRegs;
3557 ShadowRegs = Mips64DPRegs;
3558 FixedFn = CC_MipsN;
3559 VarFn = CC_MipsN_VarArg;
3560 }
3561
3562 if (CallConv == CallingConv::Fast) {
3563 assert(!IsVarArg);
3564 UseRegsForByval = false;
3565 ReservedArgArea = 0;
3566 FixedFn = VarFn = CC_Mips_FastCC;
3567 }
3568
3569 // Pre-allocate reserved argument area.
3570 CCInfo.AllocateStack(ReservedArgArea, 1);
3571}
3572
3573void MipsTargetLowering::MipsCC::
3574analyzeCallOperands(const SmallVectorImpl<ISD::OutputArg> &Args) {
3575 unsigned NumOpnds = Args.size();
3576
3577 for (unsigned I = 0; I != NumOpnds; ++I) {
3578 MVT ArgVT = Args[I].VT;
3579 ISD::ArgFlagsTy ArgFlags = Args[I].Flags;
3580 bool R;
3581
3582 if (ArgFlags.isByVal()) {
3583 handleByValArg(I, ArgVT, ArgVT, CCValAssign::Full, ArgFlags);
3584 continue;
3585 }
3586
3587 if (Args[I].IsFixed)
3588 R = FixedFn(I, ArgVT, ArgVT, CCValAssign::Full, ArgFlags, CCInfo);
3589 else
3590 R = VarFn(I, ArgVT, ArgVT, CCValAssign::Full, ArgFlags, CCInfo);
3591
3592 if (R) {
3593#ifndef NDEBUG
3594 dbgs() << "Call operand #" << I << " has unhandled type "
3595 << EVT(ArgVT).getEVTString();
3596#endif
3597 llvm_unreachable(0);
3598 }
3599 }
3600}
3601
3602void MipsTargetLowering::MipsCC::
3603analyzeFormalArguments(const SmallVectorImpl<ISD::InputArg> &Args) {
3604 unsigned NumArgs = Args.size();
3605
3606 for (unsigned I = 0; I != NumArgs; ++I) {
3607 MVT ArgVT = Args[I].VT;
3608 ISD::ArgFlagsTy ArgFlags = Args[I].Flags;
3609
3610 if (ArgFlags.isByVal()) {
3611 handleByValArg(I, ArgVT, ArgVT, CCValAssign::Full, ArgFlags);
3612 continue;
3613 }
3614
3615 if (!FixedFn(I, ArgVT, ArgVT, CCValAssign::Full, ArgFlags, CCInfo))
3616 continue;
3617
3618#ifndef NDEBUG
3619 dbgs() << "Formal Arg #" << I << " has unhandled type "
3620 << EVT(ArgVT).getEVTString();
3621#endif
3622 llvm_unreachable(0);
3623 }
3624}
3625
3626void
3627MipsTargetLowering::MipsCC::handleByValArg(unsigned ValNo, MVT ValVT,
3628 MVT LocVT,
3629 CCValAssign::LocInfo LocInfo,
3630 ISD::ArgFlagsTy ArgFlags) {
3631 assert(ArgFlags.getByValSize() && "Byval argument's size shouldn't be 0.");
3632
3633 struct ByValArgInfo ByVal;
3634 unsigned ByValSize = RoundUpToAlignment(ArgFlags.getByValSize(), RegSize);
3635 unsigned Align = std::min(std::max(ArgFlags.getByValAlign(), RegSize),
3636 RegSize * 2);
3637
3638 if (UseRegsForByval)
3639 allocateRegs(ByVal, ByValSize, Align);
3640
3641 // Allocate space on caller's stack.
3642 ByVal.Address = CCInfo.AllocateStack(ByValSize - RegSize * ByVal.NumRegs,
3643 Align);
3644 CCInfo.addLoc(CCValAssign::getMem(ValNo, ValVT, ByVal.Address, LocVT,
3645 LocInfo));
3646 ByValArgs.push_back(ByVal);
3647}
3648
3649void MipsTargetLowering::MipsCC::allocateRegs(ByValArgInfo &ByVal,
3650 unsigned ByValSize,
3651 unsigned Align) {
3652 assert(!(ByValSize % RegSize) && !(Align % RegSize) &&
3653 "Byval argument's size and alignment should be a multiple of"
3654 "RegSize.");
3655
3656 ByVal.FirstIdx = CCInfo.getFirstUnallocated(IntArgRegs, NumIntArgRegs);
3657
3658 // If Align > RegSize, the first arg register must be even.
3659 if ((Align > RegSize) && (ByVal.FirstIdx % 2)) {
3660 CCInfo.AllocateReg(IntArgRegs[ByVal.FirstIdx], ShadowRegs[ByVal.FirstIdx]);
3661 ++ByVal.FirstIdx;
3662 }
3663
3664 // Mark the registers allocated.
3665 for (unsigned I = ByVal.FirstIdx; ByValSize && (I < NumIntArgRegs);
3666 ByValSize -= RegSize, ++I, ++ByVal.NumRegs)
3667 CCInfo.AllocateReg(IntArgRegs[I], ShadowRegs[I]);
3668}
Akira Hatanakaeb98ae42012-10-27 00:10:18 +00003669
3670void MipsTargetLowering::
3671copyByValRegs(SDValue Chain, DebugLoc DL, std::vector<SDValue> &OutChains,
3672 SelectionDAG &DAG, const ISD::ArgFlagsTy &Flags,
3673 SmallVectorImpl<SDValue> &InVals, const Argument *FuncArg,
3674 const MipsCC &CC, const ByValArgInfo &ByVal) const {
3675 MachineFunction &MF = DAG.getMachineFunction();
3676 MachineFrameInfo *MFI = MF.getFrameInfo();
3677 unsigned RegAreaSize = ByVal.NumRegs * CC.regSize();
3678 unsigned FrameObjSize = std::max(Flags.getByValSize(), RegAreaSize);
3679 int FrameObjOffset;
3680
3681 if (RegAreaSize)
3682 FrameObjOffset = (int)CC.reservedArgArea() -
3683 (int)((CC.numIntArgRegs() - ByVal.FirstIdx) * CC.regSize());
3684 else
3685 FrameObjOffset = ByVal.Address;
3686
3687 // Create frame object.
3688 EVT PtrTy = getPointerTy();
3689 int FI = MFI->CreateFixedObject(FrameObjSize, FrameObjOffset, true);
3690 SDValue FIN = DAG.getFrameIndex(FI, PtrTy);
3691 InVals.push_back(FIN);
3692
3693 if (!ByVal.NumRegs)
3694 return;
3695
3696 // Copy arg registers.
3697 EVT RegTy = MVT::getIntegerVT(CC.regSize() * 8);
3698 const TargetRegisterClass *RC = getRegClassFor(RegTy);
3699
3700 for (unsigned I = 0; I < ByVal.NumRegs; ++I) {
3701 unsigned ArgReg = CC.intArgRegs()[ByVal.FirstIdx + I];
3702 unsigned VReg = AddLiveIn(MF, ArgReg, RC);
3703 unsigned Offset = I * CC.regSize();
3704 SDValue StorePtr = DAG.getNode(ISD::ADD, DL, PtrTy, FIN,
3705 DAG.getConstant(Offset, PtrTy));
3706 SDValue Store = DAG.getStore(Chain, DL, DAG.getRegister(VReg, RegTy),
3707 StorePtr, MachinePointerInfo(FuncArg, Offset),
3708 false, false, 0);
3709 OutChains.push_back(Store);
3710 }
3711}
Akira Hatanakadb40ede2012-10-27 00:16:36 +00003712
3713// Copy byVal arg to registers and stack.
3714void MipsTargetLowering::
3715passByValArg(SDValue Chain, DebugLoc DL,
3716 SmallVector<std::pair<unsigned, SDValue>, 16> &RegsToPass,
3717 SmallVector<SDValue, 8> &MemOpChains, SDValue StackPtr,
3718 MachineFrameInfo *MFI, SelectionDAG &DAG, SDValue Arg,
3719 const MipsCC &CC, const ByValArgInfo &ByVal,
3720 const ISD::ArgFlagsTy &Flags, bool isLittle) const {
3721 unsigned ByValSize = Flags.getByValSize();
3722 unsigned Offset = 0; // Offset in # of bytes from the beginning of struct.
3723 unsigned RegSize = CC.regSize();
3724 unsigned Alignment = std::min(Flags.getByValAlign(), RegSize);
3725 EVT PtrTy = getPointerTy(), RegTy = MVT::getIntegerVT(RegSize * 8);
3726
3727 if (ByVal.NumRegs) {
3728 const uint16_t *ArgRegs = CC.intArgRegs();
3729 bool LeftoverBytes = (ByVal.NumRegs * RegSize > ByValSize);
3730 unsigned I = 0;
3731
3732 // Copy words to registers.
3733 for (; I < ByVal.NumRegs - LeftoverBytes; ++I, Offset += RegSize) {
3734 SDValue LoadPtr = DAG.getNode(ISD::ADD, DL, PtrTy, Arg,
3735 DAG.getConstant(Offset, PtrTy));
3736 SDValue LoadVal = DAG.getLoad(RegTy, DL, Chain, LoadPtr,
3737 MachinePointerInfo(), false, false, false,
3738 Alignment);
3739 MemOpChains.push_back(LoadVal.getValue(1));
3740 unsigned ArgReg = ArgRegs[ByVal.FirstIdx + I];
3741 RegsToPass.push_back(std::make_pair(ArgReg, LoadVal));
3742 }
3743
3744 // Return if the struct has been fully copied.
3745 if (ByValSize == Offset)
3746 return;
3747
3748 // Copy the remainder of the byval argument with sub-word loads and shifts.
3749 if (LeftoverBytes) {
3750 assert((ByValSize > Offset) && (ByValSize < Offset + RegSize) &&
3751 "Size of the remainder should be smaller than RegSize.");
3752 SDValue Val;
3753
3754 for (unsigned LoadSize = RegSize / 2, TotalSizeLoaded = 0;
3755 Offset < ByValSize; LoadSize /= 2) {
3756 unsigned RemSize = ByValSize - Offset;
3757
3758 if (RemSize < LoadSize)
3759 continue;
3760
3761 // Load subword.
3762 SDValue LoadPtr = DAG.getNode(ISD::ADD, DL, PtrTy, Arg,
3763 DAG.getConstant(Offset, PtrTy));
3764 SDValue LoadVal =
3765 DAG.getExtLoad(ISD::ZEXTLOAD, DL, RegTy, Chain, LoadPtr,
3766 MachinePointerInfo(), MVT::getIntegerVT(LoadSize * 8),
3767 false, false, Alignment);
3768 MemOpChains.push_back(LoadVal.getValue(1));
3769
3770 // Shift the loaded value.
3771 unsigned Shamt;
3772
3773 if (isLittle)
3774 Shamt = TotalSizeLoaded;
3775 else
3776 Shamt = (RegSize - (TotalSizeLoaded + LoadSize)) * 8;
3777
3778 SDValue Shift = DAG.getNode(ISD::SHL, DL, RegTy, LoadVal,
3779 DAG.getConstant(Shamt, MVT::i32));
3780
3781 if (Val.getNode())
3782 Val = DAG.getNode(ISD::OR, DL, RegTy, Val, Shift);
3783 else
3784 Val = Shift;
3785
3786 Offset += LoadSize;
3787 TotalSizeLoaded += LoadSize;
3788 Alignment = std::min(Alignment, LoadSize);
3789 }
3790
3791 unsigned ArgReg = ArgRegs[ByVal.FirstIdx + I];
3792 RegsToPass.push_back(std::make_pair(ArgReg, Val));
3793 return;
3794 }
3795 }
3796
3797 // Copy remainder of byval arg to it with memcpy.
3798 unsigned MemCpySize = ByValSize - Offset;
3799 SDValue Src = DAG.getNode(ISD::ADD, DL, PtrTy, Arg,
3800 DAG.getConstant(Offset, PtrTy));
3801 SDValue Dst = DAG.getNode(ISD::ADD, DL, PtrTy, StackPtr,
3802 DAG.getIntPtrConstant(ByVal.Address));
3803 Chain = DAG.getMemcpy(Chain, DL, Dst, Src,
3804 DAG.getConstant(MemCpySize, PtrTy), Alignment,
3805 /*isVolatile=*/false, /*AlwaysInline=*/false,
3806 MachinePointerInfo(0), MachinePointerInfo(0));
3807 MemOpChains.push_back(Chain);
3808}
Akira Hatanakaf0848472012-10-27 00:21:13 +00003809
3810void
3811MipsTargetLowering::writeVarArgRegs(std::vector<SDValue> &OutChains,
3812 const MipsCC &CC, SDValue Chain,
3813 DebugLoc DL, SelectionDAG &DAG) const {
3814 unsigned NumRegs = CC.numIntArgRegs();
3815 const uint16_t *ArgRegs = CC.intArgRegs();
3816 const CCState &CCInfo = CC.getCCInfo();
3817 unsigned Idx = CCInfo.getFirstUnallocated(ArgRegs, NumRegs);
3818 unsigned RegSize = CC.regSize();
3819 EVT RegTy = MVT::getIntegerVT(RegSize * 8);
3820 const TargetRegisterClass *RC = getRegClassFor(RegTy);
3821 MachineFunction &MF = DAG.getMachineFunction();
3822 MachineFrameInfo *MFI = MF.getFrameInfo();
3823 MipsFunctionInfo *MipsFI = MF.getInfo<MipsFunctionInfo>();
3824
3825 // Offset of the first variable argument from stack pointer.
3826 int VaArgOffset;
3827
3828 if (NumRegs == Idx)
3829 VaArgOffset = RoundUpToAlignment(CCInfo.getNextStackOffset(), RegSize);
3830 else
3831 VaArgOffset =
3832 (int)CC.reservedArgArea() - (int)(RegSize * (NumRegs - Idx));
3833
3834 // Record the frame index of the first variable argument
3835 // which is a value necessary to VASTART.
3836 int FI = MFI->CreateFixedObject(RegSize, VaArgOffset, true);
3837 MipsFI->setVarArgsFrameIndex(FI);
3838
3839 // Copy the integer registers that have not been used for argument passing
3840 // to the argument register save area. For O32, the save area is allocated
3841 // in the caller's stack frame, while for N32/64, it is allocated in the
3842 // callee's stack frame.
3843 for (unsigned I = Idx; I < NumRegs; ++I, VaArgOffset += RegSize) {
3844 unsigned Reg = AddLiveIn(MF, ArgRegs[I], RC);
3845 SDValue ArgValue = DAG.getCopyFromReg(Chain, DL, Reg, RegTy);
3846 FI = MFI->CreateFixedObject(RegSize, VaArgOffset, true);
3847 SDValue PtrOff = DAG.getFrameIndex(FI, getPointerTy());
3848 SDValue Store = DAG.getStore(Chain, DL, ArgValue, PtrOff,
3849 MachinePointerInfo(), false, false, 0);
3850 cast<StoreSDNode>(Store.getNode())->getMemOperand()->setValue(0);
3851 OutChains.push_back(Store);
3852 }
3853}