blob: 328d330800b452a6ce0ecdfe52716afdb698a01b [file] [log] [blame]
Bill Wendling0480e282010-12-01 02:36:55 +00001//===- ARMInstrThumb.td - Thumb support for ARM ------------*- tablegen -*-===//
Evan Chenga8e29892007-01-19 07:51:42 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Evan Chenga8e29892007-01-19 07:51:42 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the Thumb instruction set.
11//
12//===----------------------------------------------------------------------===//
13
14//===----------------------------------------------------------------------===//
15// Thumb specific DAG Nodes.
16//
17
18def ARMtcall : SDNode<"ARMISD::tCALL", SDT_ARMcall,
Chris Lattner036609b2010-12-23 18:28:41 +000019 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue,
Chris Lattner60e9eac2010-03-19 05:33:51 +000020 SDNPVariadic]>;
Evan Chenga8e29892007-01-19 07:51:42 +000021
Evan Chenga8e29892007-01-19 07:51:42 +000022def imm_neg_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +000023 return CurDAG->getTargetConstant(-(int)N->getZExtValue(), MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +000024}]>;
25def imm_comp_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +000026 return CurDAG->getTargetConstant(~((uint32_t)N->getZExtValue()), MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +000027}]>;
28
Evan Chenga8e29892007-01-19 07:51:42 +000029/// imm0_7 predicate - True if the 32-bit immediate is in the range [0,7].
Eric Christopher8f232d32011-04-28 05:49:04 +000030def imm0_7 : ImmLeaf<i32, [{
31 return Imm >= 0 && Imm < 8;
Evan Chenga8e29892007-01-19 07:51:42 +000032}]>;
33def imm0_7_neg : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000034 return (uint32_t)-N->getZExtValue() < 8;
Evan Chenga8e29892007-01-19 07:51:42 +000035}], imm_neg_XFORM>;
36
Jim Grosbach6b8f1e32011-06-27 23:54:06 +000037def imm0_255_asmoperand : AsmOperandClass { let Name = "Imm0_255"; }
38def imm0_255 : Operand<i32>, ImmLeaf<i32, [{ return Imm >= 0 && Imm < 256; }]> {
39 let ParserMatchClass = imm0_255_asmoperand;
40}
Evan Chenga8e29892007-01-19 07:51:42 +000041def imm0_255_comp : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000042 return ~((uint32_t)N->getZExtValue()) < 256;
Evan Chenga8e29892007-01-19 07:51:42 +000043}]>;
44
Eric Christopher8f232d32011-04-28 05:49:04 +000045def imm8_255 : ImmLeaf<i32, [{
46 return Imm >= 8 && Imm < 256;
Evan Chenga8e29892007-01-19 07:51:42 +000047}]>;
48def imm8_255_neg : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000049 unsigned Val = -N->getZExtValue();
Evan Chenga8e29892007-01-19 07:51:42 +000050 return Val >= 8 && Val < 256;
51}], imm_neg_XFORM>;
52
Bill Wendling0480e282010-12-01 02:36:55 +000053// Break imm's up into two pieces: an immediate + a left shift. This uses
54// thumb_immshifted to match and thumb_immshifted_val and thumb_immshifted_shamt
55// to get the val/shift pieces.
Evan Chenga8e29892007-01-19 07:51:42 +000056def thumb_immshifted : PatLeaf<(imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000057 return ARM_AM::isThumbImmShiftedVal((unsigned)N->getZExtValue());
Evan Chenga8e29892007-01-19 07:51:42 +000058}]>;
59
60def thumb_immshifted_val : SDNodeXForm<imm, [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000061 unsigned V = ARM_AM::getThumbImmNonShiftedVal((unsigned)N->getZExtValue());
Owen Anderson825b72b2009-08-11 20:47:22 +000062 return CurDAG->getTargetConstant(V, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +000063}]>;
64
65def thumb_immshifted_shamt : SDNodeXForm<imm, [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000066 unsigned V = ARM_AM::getThumbImmValShift((unsigned)N->getZExtValue());
Owen Anderson825b72b2009-08-11 20:47:22 +000067 return CurDAG->getTargetConstant(V, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +000068}]>;
69
Jim Grosbachd40963c2010-12-14 22:28:03 +000070// ADR instruction labels.
71def t_adrlabel : Operand<i32> {
72 let EncoderMethod = "getThumbAdrLabelOpValue";
73}
74
Evan Cheng2ef9c8a2009-11-19 06:57:41 +000075// Scaled 4 immediate.
76def t_imm_s4 : Operand<i32> {
77 let PrintMethod = "printThumbS4ImmOperand";
78}
79
Evan Chenga8e29892007-01-19 07:51:42 +000080// Define Thumb specific addressing modes.
81
Jim Grosbache2467172010-12-10 18:21:33 +000082def t_brtarget : Operand<OtherVT> {
83 let EncoderMethod = "getThumbBRTargetOpValue";
84}
85
Jim Grosbach01086452010-12-10 17:13:40 +000086def t_bcctarget : Operand<i32> {
87 let EncoderMethod = "getThumbBCCTargetOpValue";
88}
89
Jim Grosbachcf6220a2010-12-09 19:01:46 +000090def t_cbtarget : Operand<i32> {
Jim Grosbach027d6e82010-12-09 19:04:53 +000091 let EncoderMethod = "getThumbCBTargetOpValue";
Bill Wendlingdff2f712010-12-08 23:01:43 +000092}
93
Jim Grosbach662a8162010-12-06 23:57:07 +000094def t_bltarget : Operand<i32> {
95 let EncoderMethod = "getThumbBLTargetOpValue";
96}
97
Bill Wendling09aa3f02010-12-09 00:39:08 +000098def t_blxtarget : Operand<i32> {
99 let EncoderMethod = "getThumbBLXTargetOpValue";
100}
101
Bill Wendlingf4caf692010-12-14 03:36:38 +0000102def MemModeRegThumbAsmOperand : AsmOperandClass {
103 let Name = "MemModeRegThumb";
104 let SuperClasses = [];
105}
106
107def MemModeImmThumbAsmOperand : AsmOperandClass {
108 let Name = "MemModeImmThumb";
Bill Wendlingef4a68b2010-11-30 07:44:32 +0000109 let SuperClasses = [];
110}
111
Evan Chenga8e29892007-01-19 07:51:42 +0000112// t_addrmode_rr := reg + reg
113//
114def t_addrmode_rr : Operand<i32>,
115 ComplexPattern<i32, 2, "SelectThumbAddrModeRR", []> {
Bill Wendlingf4caf692010-12-14 03:36:38 +0000116 let EncoderMethod = "getThumbAddrModeRegRegOpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000117 let PrintMethod = "printThumbAddrModeRROperand";
Jim Grosbach30eae3c2009-04-07 20:34:09 +0000118 let MIOperandInfo = (ops tGPR:$base, tGPR:$offsreg);
Evan Chenga8e29892007-01-19 07:51:42 +0000119}
120
Bill Wendlingf4caf692010-12-14 03:36:38 +0000121// t_addrmode_rrs := reg + reg
Evan Chenga8e29892007-01-19 07:51:42 +0000122//
Bill Wendlingf4caf692010-12-14 03:36:38 +0000123def t_addrmode_rrs1 : Operand<i32>,
124 ComplexPattern<i32, 2, "SelectThumbAddrModeRI5S1", []> {
125 let EncoderMethod = "getThumbAddrModeRegRegOpValue";
126 let PrintMethod = "printThumbAddrModeRROperand";
127 let MIOperandInfo = (ops tGPR:$base, tGPR:$offsreg);
128 let ParserMatchClass = MemModeRegThumbAsmOperand;
Evan Chenga8e29892007-01-19 07:51:42 +0000129}
Bill Wendlingf4caf692010-12-14 03:36:38 +0000130def t_addrmode_rrs2 : Operand<i32>,
131 ComplexPattern<i32, 2, "SelectThumbAddrModeRI5S2", []> {
132 let EncoderMethod = "getThumbAddrModeRegRegOpValue";
133 let PrintMethod = "printThumbAddrModeRROperand";
134 let MIOperandInfo = (ops tGPR:$base, tGPR:$offsreg);
135 let ParserMatchClass = MemModeRegThumbAsmOperand;
136}
137def t_addrmode_rrs4 : Operand<i32>,
138 ComplexPattern<i32, 2, "SelectThumbAddrModeRI5S4", []> {
139 let EncoderMethod = "getThumbAddrModeRegRegOpValue";
140 let PrintMethod = "printThumbAddrModeRROperand";
141 let MIOperandInfo = (ops tGPR:$base, tGPR:$offsreg);
142 let ParserMatchClass = MemModeRegThumbAsmOperand;
Evan Chenga8e29892007-01-19 07:51:42 +0000143}
Evan Chengc38f2bc2007-01-23 22:59:13 +0000144
Bill Wendlingf4caf692010-12-14 03:36:38 +0000145// t_addrmode_is4 := reg + imm5 * 4
Evan Chengc38f2bc2007-01-23 22:59:13 +0000146//
Bill Wendlingf4caf692010-12-14 03:36:38 +0000147def t_addrmode_is4 : Operand<i32>,
148 ComplexPattern<i32, 2, "SelectThumbAddrModeImm5S4", []> {
149 let EncoderMethod = "getAddrModeISOpValue";
150 let PrintMethod = "printThumbAddrModeImm5S4Operand";
151 let MIOperandInfo = (ops tGPR:$base, i32imm:$offsimm);
152 let ParserMatchClass = MemModeImmThumbAsmOperand;
153}
154
155// t_addrmode_is2 := reg + imm5 * 2
156//
157def t_addrmode_is2 : Operand<i32>,
158 ComplexPattern<i32, 2, "SelectThumbAddrModeImm5S2", []> {
159 let EncoderMethod = "getAddrModeISOpValue";
160 let PrintMethod = "printThumbAddrModeImm5S2Operand";
161 let MIOperandInfo = (ops tGPR:$base, i32imm:$offsimm);
162 let ParserMatchClass = MemModeImmThumbAsmOperand;
163}
164
165// t_addrmode_is1 := reg + imm5
166//
167def t_addrmode_is1 : Operand<i32>,
168 ComplexPattern<i32, 2, "SelectThumbAddrModeImm5S1", []> {
169 let EncoderMethod = "getAddrModeISOpValue";
170 let PrintMethod = "printThumbAddrModeImm5S1Operand";
171 let MIOperandInfo = (ops tGPR:$base, i32imm:$offsimm);
172 let ParserMatchClass = MemModeImmThumbAsmOperand;
Evan Chenga8e29892007-01-19 07:51:42 +0000173}
174
175// t_addrmode_sp := sp + imm8 * 4
176//
177def t_addrmode_sp : Operand<i32>,
178 ComplexPattern<i32, 2, "SelectThumbAddrModeSP", []> {
Jim Grosbachd967cd02010-12-07 21:50:47 +0000179 let EncoderMethod = "getAddrModeThumbSPOpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000180 let PrintMethod = "printThumbAddrModeSPOperand";
Jakob Stoklund Olesenc5b7ef12010-01-13 00:43:06 +0000181 let MIOperandInfo = (ops GPR:$base, i32imm:$offsimm);
Bill Wendlingf4caf692010-12-14 03:36:38 +0000182 let ParserMatchClass = MemModeImmThumbAsmOperand;
Evan Chenga8e29892007-01-19 07:51:42 +0000183}
184
Bill Wendlingb8958b02010-12-08 01:57:09 +0000185// t_addrmode_pc := <label> => pc + imm8 * 4
186//
187def t_addrmode_pc : Operand<i32> {
188 let EncoderMethod = "getAddrModePCOpValue";
Bill Wendlingf4caf692010-12-14 03:36:38 +0000189 let ParserMatchClass = MemModeImmThumbAsmOperand;
Bill Wendlingb8958b02010-12-08 01:57:09 +0000190}
191
Evan Chenga8e29892007-01-19 07:51:42 +0000192//===----------------------------------------------------------------------===//
193// Miscellaneous Instructions.
194//
195
Jim Grosbach4642ad32010-02-22 23:10:38 +0000196// FIXME: Marking these as hasSideEffects is necessary to prevent machine DCE
197// from removing one half of the matched pairs. That breaks PEI, which assumes
198// these will always be in pairs, and asserts if it finds otherwise. Better way?
199let Defs = [SP], Uses = [SP], hasSideEffects = 1 in {
Evan Cheng44bec522007-05-15 01:29:07 +0000200def tADJCALLSTACKUP :
Bill Wendlinga8981662010-11-19 22:02:18 +0000201 PseudoInst<(outs), (ins i32imm:$amt1, i32imm:$amt2), NoItinerary,
202 [(ARMcallseq_end imm:$amt1, imm:$amt2)]>,
203 Requires<[IsThumb, IsThumb1Only]>;
Evan Cheng44bec522007-05-15 01:29:07 +0000204
Jim Grosbach0ede14f2009-03-27 23:06:27 +0000205def tADJCALLSTACKDOWN :
Bill Wendlinga8981662010-11-19 22:02:18 +0000206 PseudoInst<(outs), (ins i32imm:$amt), NoItinerary,
207 [(ARMcallseq_start imm:$amt)]>,
208 Requires<[IsThumb, IsThumb1Only]>;
Evan Cheng071a2792007-09-11 19:55:27 +0000209}
Evan Cheng44bec522007-05-15 01:29:07 +0000210
Bill Wendling0e45a5a2010-11-30 00:50:22 +0000211// T1Disassembly - A simple class to make encoding some disassembly patterns
212// easier and less verbose.
Bill Wendlinga46a4932010-11-29 22:15:03 +0000213class T1Disassembly<bits<2> op1, bits<8> op2>
214 : T1Encoding<0b101111> {
215 let Inst{9-8} = op1;
216 let Inst{7-0} = op2;
217}
218
Johnny Chenbd2c6232010-02-25 03:28:51 +0000219def tNOP : T1pI<(outs), (ins), NoItinerary, "nop", "",
220 [/* For disassembly only; pattern left blank */]>,
Bill Wendlinga46a4932010-11-29 22:15:03 +0000221 T1Disassembly<0b11, 0x00>; // A8.6.110
Johnny Chenbd2c6232010-02-25 03:28:51 +0000222
Johnny Chend86d2692010-02-25 17:51:03 +0000223def tYIELD : T1pI<(outs), (ins), NoItinerary, "yield", "",
224 [/* For disassembly only; pattern left blank */]>,
Bill Wendlinga46a4932010-11-29 22:15:03 +0000225 T1Disassembly<0b11, 0x10>; // A8.6.410
Johnny Chend86d2692010-02-25 17:51:03 +0000226
227def tWFE : T1pI<(outs), (ins), NoItinerary, "wfe", "",
228 [/* For disassembly only; pattern left blank */]>,
Bill Wendlinga46a4932010-11-29 22:15:03 +0000229 T1Disassembly<0b11, 0x20>; // A8.6.408
Johnny Chend86d2692010-02-25 17:51:03 +0000230
231def tWFI : T1pI<(outs), (ins), NoItinerary, "wfi", "",
232 [/* For disassembly only; pattern left blank */]>,
Bill Wendlinga46a4932010-11-29 22:15:03 +0000233 T1Disassembly<0b11, 0x30>; // A8.6.409
Johnny Chend86d2692010-02-25 17:51:03 +0000234
235def tSEV : T1pI<(outs), (ins), NoItinerary, "sev", "",
236 [/* For disassembly only; pattern left blank */]>,
Bill Wendlinga46a4932010-11-29 22:15:03 +0000237 T1Disassembly<0b11, 0x40>; // A8.6.157
238
239// The i32imm operand $val can be used by a debugger to store more information
240// about the breakpoint.
241def tBKPT : T1I<(outs), (ins i32imm:$val), NoItinerary, "bkpt\t$val",
242 [/* For disassembly only; pattern left blank */]>,
243 T1Disassembly<0b10, {?,?,?,?,?,?,?,?}> {
244 // A8.6.22
245 bits<8> val;
246 let Inst{7-0} = val;
247}
Johnny Chend86d2692010-02-25 17:51:03 +0000248
249def tSETENDBE : T1I<(outs), (ins), NoItinerary, "setend\tbe",
250 [/* For disassembly only; pattern left blank */]>,
251 T1Encoding<0b101101> {
Bill Wendling7d0affd2010-11-21 10:55:23 +0000252 // A8.6.156
Johnny Chend86d2692010-02-25 17:51:03 +0000253 let Inst{9-5} = 0b10010;
Bill Wendlinga8981662010-11-19 22:02:18 +0000254 let Inst{4} = 1;
255 let Inst{3} = 1; // Big-Endian
256 let Inst{2-0} = 0b000;
Johnny Chend86d2692010-02-25 17:51:03 +0000257}
258
259def tSETENDLE : T1I<(outs), (ins), NoItinerary, "setend\tle",
260 [/* For disassembly only; pattern left blank */]>,
261 T1Encoding<0b101101> {
Bill Wendling7d0affd2010-11-21 10:55:23 +0000262 // A8.6.156
Johnny Chend86d2692010-02-25 17:51:03 +0000263 let Inst{9-5} = 0b10010;
Bill Wendlinga8981662010-11-19 22:02:18 +0000264 let Inst{4} = 1;
265 let Inst{3} = 0; // Little-Endian
266 let Inst{2-0} = 0b000;
Johnny Chend86d2692010-02-25 17:51:03 +0000267}
268
Johnny Chen93042d12010-03-02 18:14:57 +0000269// Change Processor State is a system instruction -- for disassembly only.
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +0000270def tCPS : T1I<(outs), (ins imod_op:$imod, iflags_op:$iflags),
271 NoItinerary, "cps$imod $iflags",
272 [/* For disassembly only; pattern left blank */]>,
Bill Wendling849f2e32010-11-29 00:18:15 +0000273 T1Misc<0b0110011> {
274 // A8.6.38 & B6.1.1
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +0000275 bit imod;
276 bits<3> iflags;
277
278 let Inst{4} = imod;
279 let Inst{3} = 0;
280 let Inst{2-0} = iflags;
Bill Wendling849f2e32010-11-29 00:18:15 +0000281}
Johnny Chen93042d12010-03-02 18:14:57 +0000282
Evan Cheng35d6c412009-08-04 23:47:55 +0000283// For both thumb1 and thumb2.
Chris Lattnera4a3a5e2010-10-31 19:15:18 +0000284let isNotDuplicable = 1, isCodeGenOnly = 1 in
Jim Grosbacha3fbadf2010-09-30 19:53:58 +0000285def tPICADD : TIt<(outs GPR:$dst), (ins GPR:$lhs, pclabel:$cp), IIC_iALUr, "",
Bill Wendling0ae28e42010-11-19 22:37:33 +0000286 [(set GPR:$dst, (ARMpic_add GPR:$lhs, imm:$cp))]>,
Johnny Chend68e1192009-12-15 17:24:14 +0000287 T1Special<{0,0,?,?}> {
Bill Wendling0e45a5a2010-11-30 00:50:22 +0000288 // A8.6.6
Bill Wendling0ae28e42010-11-19 22:37:33 +0000289 bits<3> dst;
Bill Wendling0e45a5a2010-11-30 00:50:22 +0000290 let Inst{6-3} = 0b1111; // Rm = pc
Bill Wendling0ae28e42010-11-19 22:37:33 +0000291 let Inst{2-0} = dst;
Johnny Chend68e1192009-12-15 17:24:14 +0000292}
Evan Chenga8e29892007-01-19 07:51:42 +0000293
Bill Wendling0e45a5a2010-11-30 00:50:22 +0000294// PC relative add (ADR).
Evan Cheng2ef9c8a2009-11-19 06:57:41 +0000295def tADDrPCi : T1I<(outs tGPR:$dst), (ins t_imm_s4:$rhs), IIC_iALUi,
Bill Wendling0ae28e42010-11-19 22:37:33 +0000296 "add\t$dst, pc, $rhs", []>,
297 T1Encoding<{1,0,1,0,0,?}> {
298 // A6.2 & A8.6.10
299 bits<3> dst;
300 bits<8> rhs;
301 let Inst{10-8} = dst;
302 let Inst{7-0} = rhs;
Jim Grosbach663e3392010-08-30 19:49:58 +0000303}
Evan Cheng7dcf4a82009-06-25 01:05:06 +0000304
Bill Wendling0ae28e42010-11-19 22:37:33 +0000305// ADD <Rd>, sp, #<imm8>
306// This is rematerializable, which is particularly useful for taking the
307// address of locals.
308let isReMaterializable = 1 in
309def tADDrSPi : T1I<(outs tGPR:$dst), (ins GPR:$sp, t_imm_s4:$rhs), IIC_iALUi,
310 "add\t$dst, $sp, $rhs", []>,
311 T1Encoding<{1,0,1,0,1,?}> {
312 // A6.2 & A8.6.8
313 bits<3> dst;
314 bits<8> rhs;
315 let Inst{10-8} = dst;
316 let Inst{7-0} = rhs;
317}
318
319// ADD sp, sp, #<imm7>
Evan Cheng2ef9c8a2009-11-19 06:57:41 +0000320def tADDspi : TIt<(outs GPR:$dst), (ins GPR:$lhs, t_imm_s4:$rhs), IIC_iALUi,
Johnny Chend68e1192009-12-15 17:24:14 +0000321 "add\t$dst, $rhs", []>,
Bill Wendling0ae28e42010-11-19 22:37:33 +0000322 T1Misc<{0,0,0,0,0,?,?}> {
323 // A6.2.5 & A8.6.8
324 bits<7> rhs;
325 let Inst{6-0} = rhs;
326}
Evan Cheng7dcf4a82009-06-25 01:05:06 +0000327
Bill Wendling0ae28e42010-11-19 22:37:33 +0000328// SUB sp, sp, #<imm7>
329// FIXME: The encoding and the ASM string don't match up.
Evan Cheng2ef9c8a2009-11-19 06:57:41 +0000330def tSUBspi : TIt<(outs GPR:$dst), (ins GPR:$lhs, t_imm_s4:$rhs), IIC_iALUi,
Johnny Chend68e1192009-12-15 17:24:14 +0000331 "sub\t$dst, $rhs", []>,
Bill Wendling0ae28e42010-11-19 22:37:33 +0000332 T1Misc<{0,0,0,0,1,?,?}> {
333 // A6.2.5 & A8.6.214
334 bits<7> rhs;
335 let Inst{6-0} = rhs;
336}
Evan Cheng86198642009-08-07 00:34:42 +0000337
Bill Wendling0ae28e42010-11-19 22:37:33 +0000338// ADD <Rm>, sp
David Goodwin5d598aa2009-08-19 18:00:44 +0000339def tADDrSP : TIt<(outs GPR:$dst), (ins GPR:$lhs, GPR:$rhs), IIC_iALUr,
Johnny Chend68e1192009-12-15 17:24:14 +0000340 "add\t$dst, $rhs", []>,
341 T1Special<{0,0,?,?}> {
Bill Wendling0ae28e42010-11-19 22:37:33 +0000342 // A8.6.9 Encoding T1
343 bits<4> dst;
344 let Inst{7} = dst{3};
345 let Inst{6-3} = 0b1101;
346 let Inst{2-0} = dst{2-0};
Johnny Chend68e1192009-12-15 17:24:14 +0000347}
Evan Cheng86198642009-08-07 00:34:42 +0000348
Bill Wendling0ae28e42010-11-19 22:37:33 +0000349// ADD sp, <Rm>
David Goodwin5d598aa2009-08-19 18:00:44 +0000350def tADDspr : TIt<(outs GPR:$dst), (ins GPR:$lhs, GPR:$rhs), IIC_iALUr,
Johnny Chend68e1192009-12-15 17:24:14 +0000351 "add\t$dst, $rhs", []>,
352 T1Special<{0,0,?,?}> {
353 // A8.6.9 Encoding T2
Bill Wendling0ae28e42010-11-19 22:37:33 +0000354 bits<4> dst;
Johnny Chend68e1192009-12-15 17:24:14 +0000355 let Inst{7} = 1;
Bill Wendling0ae28e42010-11-19 22:37:33 +0000356 let Inst{6-3} = dst;
Johnny Chend68e1192009-12-15 17:24:14 +0000357 let Inst{2-0} = 0b101;
358}
Evan Cheng86198642009-08-07 00:34:42 +0000359
Evan Chenga8e29892007-01-19 07:51:42 +0000360//===----------------------------------------------------------------------===//
361// Control Flow Instructions.
362//
363
Jim Grosbachc732adf2009-09-30 01:35:11 +0000364let isReturn = 1, isTerminator = 1, isBarrier = 1 in {
Cameron Zwarich8e9bace2011-05-25 04:45:29 +0000365 def tBX_RET : TI<(outs), (ins), IIC_Br, "bx\tlr",
366 [(ARMretflag)]>,
367 T1Special<{1,1,0,?}> {
368 // A6.2.3 & A8.6.25
369 let Inst{6-3} = 0b1110; // Rm = lr
370 let Inst{2-0} = 0b000;
371 }
372
Evan Cheng9d945f72007-02-01 01:49:46 +0000373 // Alternative return instruction used by vararg functions.
Bill Wendling602890d2010-11-19 01:33:10 +0000374 def tBX_RET_vararg : TI<(outs), (ins tGPR:$Rm),
375 IIC_Br, "bx\t$Rm",
376 []>,
Bill Wendling849f2e32010-11-29 00:18:15 +0000377 T1Special<{1,1,0,?}> {
378 // A6.2.3 & A8.6.25
Bill Wendling602890d2010-11-19 01:33:10 +0000379 bits<4> Rm;
380 let Inst{6-3} = Rm;
381 let Inst{2-0} = 0b000;
382 }
Evan Cheng9d945f72007-02-01 01:49:46 +0000383}
Evan Chenga8e29892007-01-19 07:51:42 +0000384
Bob Wilson8d4de5a2009-10-28 18:26:41 +0000385// Indirect branches
386let isBranch = 1, isTerminator = 1, isBarrier = 1, isIndirectBranch = 1 in {
Cameron Zwarich421b1062011-05-26 03:41:12 +0000387 def tBX : TI<(outs), (ins GPR:$Rm, pred:$p), IIC_Br, "bx${p}\t$Rm", []>,
388 T1Special<{1,1,0,?}> {
389 // A6.2.3 & A8.6.25
390 bits<4> Rm;
391 let Inst{6-3} = Rm;
392 let Inst{2-0} = 0b000;
393 }
394
Bill Wendling534a5e42010-12-03 01:55:47 +0000395 def tBRIND : TI<(outs), (ins GPR:$Rm),
396 IIC_Br,
397 "mov\tpc, $Rm",
Bill Wendling602890d2010-11-19 01:33:10 +0000398 [(brind GPR:$Rm)]>,
Bill Wendling12280382010-11-19 23:14:32 +0000399 T1Special<{1,0,?,?}> {
Bill Wendling849f2e32010-11-29 00:18:15 +0000400 // A8.6.97
Bill Wendling602890d2010-11-19 01:33:10 +0000401 bits<4> Rm;
Bill Wendling849f2e32010-11-29 00:18:15 +0000402 let Inst{7} = 1; // <Rd> = Inst{7:2-0} = pc
Bill Wendling602890d2010-11-19 01:33:10 +0000403 let Inst{6-3} = Rm;
Bill Wendling12280382010-11-19 23:14:32 +0000404 let Inst{2-0} = 0b111;
Johnny Chend68e1192009-12-15 17:24:14 +0000405 }
Bob Wilson8d4de5a2009-10-28 18:26:41 +0000406}
407
Evan Chenga8e29892007-01-19 07:51:42 +0000408// FIXME: remove when we have a way to marking a MI with these properties.
Evan Cheng0d92f5f2009-10-01 08:22:27 +0000409let isReturn = 1, isTerminator = 1, isBarrier = 1, mayLoad = 1,
410 hasExtraDefRegAllocReq = 1 in
Bill Wendling602890d2010-11-19 01:33:10 +0000411def tPOP_RET : T1I<(outs), (ins pred:$p, reglist:$regs, variable_ops),
Evan Chenga0792de2010-10-06 06:27:31 +0000412 IIC_iPop_Br,
Bill Wendling602890d2010-11-19 01:33:10 +0000413 "pop${p}\t$regs", []>,
414 T1Misc<{1,1,0,?,?,?,?}> {
Bill Wendling849f2e32010-11-29 00:18:15 +0000415 // A8.6.121
Bill Wendling602890d2010-11-19 01:33:10 +0000416 bits<16> regs;
Bill Wendling849f2e32010-11-29 00:18:15 +0000417 let Inst{8} = regs{15}; // registers = P:'0000000':register_list
Bill Wendling602890d2010-11-19 01:33:10 +0000418 let Inst{7-0} = regs{7-0};
419}
Evan Chenga8e29892007-01-19 07:51:42 +0000420
Bill Wendling0480e282010-12-01 02:36:55 +0000421// All calls clobber the non-callee saved registers. SP is marked as a use to
422// prevent stack-pointer assignments that appear immediately before calls from
423// potentially appearing dead.
Jim Grosbach0ede14f2009-03-27 23:06:27 +0000424let isCall = 1,
Evan Cheng1e0eab12010-11-29 22:43:27 +0000425 // On non-Darwin platforms R9 is callee-saved.
Jakob Stoklund Olesen2944b4f2011-05-03 22:31:24 +0000426 Defs = [R0, R1, R2, R3, R12, LR, QQQQ0, QQQQ2, QQQQ3, CPSR, FPSCR],
Evan Cheng1e0eab12010-11-29 22:43:27 +0000427 Uses = [SP] in {
Evan Chengb6207242009-08-01 00:16:10 +0000428 // Also used for Thumb2
Johnny Chend68e1192009-12-15 17:24:14 +0000429 def tBL : TIx2<0b11110, 0b11, 1,
Jim Grosbach662a8162010-12-06 23:57:07 +0000430 (outs), (ins t_bltarget:$func, variable_ops), IIC_Br,
Jim Grosbach1d6111c2010-10-06 21:36:43 +0000431 "bl\t$func",
Johnny Chend68e1192009-12-15 17:24:14 +0000432 [(ARMtcall tglobaladdr:$func)]>,
Bill Wendling534a5e42010-12-03 01:55:47 +0000433 Requires<[IsThumb, IsNotDarwin]> {
Jim Grosbach662a8162010-12-06 23:57:07 +0000434 bits<21> func;
435 let Inst{25-16} = func{20-11};
Jim Grosbach4fa102b2010-12-03 22:33:42 +0000436 let Inst{13} = 1;
437 let Inst{11} = 1;
Jim Grosbach662a8162010-12-06 23:57:07 +0000438 let Inst{10-0} = func{10-0};
Bill Wendling534a5e42010-12-03 01:55:47 +0000439 }
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000440
Evan Chengb6207242009-08-01 00:16:10 +0000441 // ARMv5T and above, also used for Thumb2
Johnny Chend68e1192009-12-15 17:24:14 +0000442 def tBLXi : TIx2<0b11110, 0b11, 0,
Bill Wendling09aa3f02010-12-09 00:39:08 +0000443 (outs), (ins t_blxtarget:$func, variable_ops), IIC_Br,
Jim Grosbach1d6111c2010-10-06 21:36:43 +0000444 "blx\t$func",
Johnny Chend68e1192009-12-15 17:24:14 +0000445 [(ARMcall tglobaladdr:$func)]>,
Jim Grosbach4fa102b2010-12-03 22:33:42 +0000446 Requires<[IsThumb, HasV5T, IsNotDarwin]> {
Jim Grosbach662a8162010-12-06 23:57:07 +0000447 bits<21> func;
448 let Inst{25-16} = func{20-11};
Jim Grosbach4fa102b2010-12-03 22:33:42 +0000449 let Inst{13} = 1;
450 let Inst{11} = 1;
Jim Grosbach662a8162010-12-06 23:57:07 +0000451 let Inst{10-1} = func{10-1};
452 let Inst{0} = 0; // func{0} is assumed zero
Jim Grosbach4fa102b2010-12-03 22:33:42 +0000453 }
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000454
Evan Chengb6207242009-08-01 00:16:10 +0000455 // Also used for Thumb2
Jim Grosbach64171712010-02-16 21:07:46 +0000456 def tBLXr : TI<(outs), (ins GPR:$func, variable_ops), IIC_Br,
Evan Cheng699beba2009-10-27 00:08:59 +0000457 "blx\t$func",
Evan Chengb6207242009-08-01 00:16:10 +0000458 [(ARMtcall GPR:$func)]>,
Johnny Chend68e1192009-12-15 17:24:14 +0000459 Requires<[IsThumb, HasV5T, IsNotDarwin]>,
Owen Anderson18901d62011-05-11 17:00:48 +0000460 T1Special<{1,1,1,?}> { // A6.2.3 & A8.6.24;
461 bits<4> func;
462 let Inst{6-3} = func;
463 let Inst{2-0} = 0b000;
464 }
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000465
Lauro Ramos Venanciob8a93a42007-03-27 16:19:21 +0000466 // ARMv4T
Cameron Zwarichad70f6d2011-05-25 21:53:50 +0000467 def tBX_CALL : tPseudoInst<(outs), (ins tGPR:$func, variable_ops),
468 Size4Bytes, IIC_Br,
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000469 [(ARMcall_nolink tGPR:$func)]>,
Jim Grosbach6797f892010-11-01 17:08:58 +0000470 Requires<[IsThumb, IsThumb1Only, IsNotDarwin]>;
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000471}
472
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000473let isCall = 1,
Evan Cheng1e0eab12010-11-29 22:43:27 +0000474 // On Darwin R9 is call-clobbered.
475 // R7 is marked as a use to prevent frame-pointer assignments from being
476 // moved above / below calls.
Jakob Stoklund Olesen2944b4f2011-05-03 22:31:24 +0000477 Defs = [R0, R1, R2, R3, R9, R12, LR, QQQQ0, QQQQ2, QQQQ3, CPSR, FPSCR],
Evan Cheng1e0eab12010-11-29 22:43:27 +0000478 Uses = [R7, SP] in {
Evan Chengb6207242009-08-01 00:16:10 +0000479 // Also used for Thumb2
Johnny Chend68e1192009-12-15 17:24:14 +0000480 def tBLr9 : TIx2<0b11110, 0b11, 1,
Jim Grosbach662a8162010-12-06 23:57:07 +0000481 (outs), (ins pred:$p, t_bltarget:$func, variable_ops),
482 IIC_Br, "bl${p}\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000483 [(ARMtcall tglobaladdr:$func)]>,
Bill Wendling534a5e42010-12-03 01:55:47 +0000484 Requires<[IsThumb, IsDarwin]> {
Jim Grosbach662a8162010-12-06 23:57:07 +0000485 bits<21> func;
486 let Inst{25-16} = func{20-11};
487 let Inst{13} = 1;
488 let Inst{11} = 1;
489 let Inst{10-0} = func{10-0};
Bill Wendling534a5e42010-12-03 01:55:47 +0000490 }
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000491
Evan Chengb6207242009-08-01 00:16:10 +0000492 // ARMv5T and above, also used for Thumb2
Johnny Chend68e1192009-12-15 17:24:14 +0000493 def tBLXi_r9 : TIx2<0b11110, 0b11, 0,
Bill Wendling09aa3f02010-12-09 00:39:08 +0000494 (outs), (ins pred:$p, t_blxtarget:$func, variable_ops),
Jim Grosbach662a8162010-12-06 23:57:07 +0000495 IIC_Br, "blx${p}\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000496 [(ARMcall tglobaladdr:$func)]>,
Jim Grosbach4fa102b2010-12-03 22:33:42 +0000497 Requires<[IsThumb, HasV5T, IsDarwin]> {
Jim Grosbach662a8162010-12-06 23:57:07 +0000498 bits<21> func;
499 let Inst{25-16} = func{20-11};
Jim Grosbach4fa102b2010-12-03 22:33:42 +0000500 let Inst{13} = 1;
501 let Inst{11} = 1;
Jim Grosbach662a8162010-12-06 23:57:07 +0000502 let Inst{10-1} = func{10-1};
503 let Inst{0} = 0; // func{0} is assumed zero
Jim Grosbach4fa102b2010-12-03 22:33:42 +0000504 }
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000505
Evan Chengb6207242009-08-01 00:16:10 +0000506 // Also used for Thumb2
Bill Wendling849f2e32010-11-29 00:18:15 +0000507 def tBLXr_r9 : TI<(outs), (ins pred:$p, GPR:$func, variable_ops), IIC_Br,
508 "blx${p}\t$func",
Johnny Chend68e1192009-12-15 17:24:14 +0000509 [(ARMtcall GPR:$func)]>,
510 Requires<[IsThumb, HasV5T, IsDarwin]>,
Bill Wendling849f2e32010-11-29 00:18:15 +0000511 T1Special<{1,1,1,?}> {
512 // A6.2.3 & A8.6.24
513 bits<4> func;
514 let Inst{6-3} = func;
515 let Inst{2-0} = 0b000;
516 }
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000517
518 // ARMv4T
Cameron Zwarichad70f6d2011-05-25 21:53:50 +0000519 def tBXr9_CALL : tPseudoInst<(outs), (ins tGPR:$func, variable_ops),
520 Size4Bytes, IIC_Br,
Johnny Chend68e1192009-12-15 17:24:14 +0000521 [(ARMcall_nolink tGPR:$func)]>,
Jim Grosbach6797f892010-11-01 17:08:58 +0000522 Requires<[IsThumb, IsThumb1Only, IsDarwin]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000523}
524
Bill Wendling0480e282010-12-01 02:36:55 +0000525let isBranch = 1, isTerminator = 1, isBarrier = 1 in {
526 let isPredicable = 1 in
Jim Grosbache2467172010-12-10 18:21:33 +0000527 def tB : T1I<(outs), (ins t_brtarget:$target), IIC_Br,
Bill Wendling0480e282010-12-01 02:36:55 +0000528 "b\t$target", [(br bb:$target)]>,
Jim Grosbache2467172010-12-10 18:21:33 +0000529 T1Encoding<{1,1,1,0,0,?}> {
530 bits<11> target;
531 let Inst{10-0} = target;
532 }
Evan Chenga8e29892007-01-19 07:51:42 +0000533
Evan Cheng225dfe92007-01-30 01:13:37 +0000534 // Far jump
Jim Grosbach3efad8f2010-12-16 19:11:16 +0000535 // Just a pseudo for a tBL instruction. Needed to let regalloc know about
536 // the clobber of LR.
Evan Cheng53c67c02009-08-07 05:45:07 +0000537 let Defs = [LR] in
Jim Grosbach3efad8f2010-12-16 19:11:16 +0000538 def tBfar : tPseudoInst<(outs), (ins t_bltarget:$target),
539 Size4Bytes, IIC_Br, []>;
Evan Cheng225dfe92007-01-30 01:13:37 +0000540
Jim Grosbachf1aa47d2010-11-29 19:32:47 +0000541 def tBR_JTr : tPseudoInst<(outs),
542 (ins tGPR:$target, i32imm:$jt, i32imm:$id),
Bill Wendlinga519d572010-12-21 01:57:15 +0000543 SizeSpecial, IIC_Br,
Jim Grosbachf1aa47d2010-11-29 19:32:47 +0000544 [(ARMbrjt tGPR:$target, tjumptable:$jt, imm:$id)]> {
545 list<Predicate> Predicates = [IsThumb, IsThumb1Only];
Johnny Chenbbc71b22009-12-16 02:32:54 +0000546 }
Evan Chengd85ac4d2007-01-27 02:29:45 +0000547}
548
Evan Chengc85e8322007-07-05 07:13:32 +0000549// FIXME: should be able to write a pattern for ARMBrcond, but can't use
Jim Grosbach0ede14f2009-03-27 23:06:27 +0000550// a two-value operand where a dag node expects two operands. :(
Evan Chengffbacca2007-07-21 00:34:19 +0000551let isBranch = 1, isTerminator = 1 in
Jim Grosbach01086452010-12-10 17:13:40 +0000552 def tBcc : T1I<(outs), (ins t_bcctarget:$target, pred:$p), IIC_Br,
Jim Grosbachceab5012010-12-04 00:20:40 +0000553 "b${p}\t$target",
Johnny Chend68e1192009-12-15 17:24:14 +0000554 [/*(ARMbrcond bb:$target, imm:$cc)*/]>,
Eric Christopher33281b22011-05-27 03:50:53 +0000555 T1BranchCond<{1,1,0,1}> {
Jim Grosbachceab5012010-12-04 00:20:40 +0000556 bits<4> p;
Jim Grosbach01086452010-12-10 17:13:40 +0000557 bits<8> target;
Jim Grosbachceab5012010-12-04 00:20:40 +0000558 let Inst{11-8} = p;
Jim Grosbach01086452010-12-10 17:13:40 +0000559 let Inst{7-0} = target;
Jim Grosbachceab5012010-12-04 00:20:40 +0000560}
Evan Chenga8e29892007-01-19 07:51:42 +0000561
Evan Chengde17fb62009-10-31 23:46:45 +0000562// Compare and branch on zero / non-zero
563let isBranch = 1, isTerminator = 1 in {
Jim Grosbachcf6220a2010-12-09 19:01:46 +0000564 def tCBZ : T1I<(outs), (ins tGPR:$Rn, t_cbtarget:$target), IIC_Br,
Bill Wendling12280382010-11-19 23:14:32 +0000565 "cbz\t$Rn, $target", []>,
566 T1Misc<{0,0,?,1,?,?,?}> {
Bill Wendling849f2e32010-11-29 00:18:15 +0000567 // A8.6.27
Bill Wendling12280382010-11-19 23:14:32 +0000568 bits<6> target;
569 bits<3> Rn;
570 let Inst{9} = target{5};
571 let Inst{7-3} = target{4-0};
572 let Inst{2-0} = Rn;
573 }
Evan Chengde17fb62009-10-31 23:46:45 +0000574
Jim Grosbachcf6220a2010-12-09 19:01:46 +0000575 def tCBNZ : T1I<(outs), (ins tGPR:$cmp, t_cbtarget:$target), IIC_Br,
Johnny Chend68e1192009-12-15 17:24:14 +0000576 "cbnz\t$cmp, $target", []>,
Bill Wendling12280382010-11-19 23:14:32 +0000577 T1Misc<{1,0,?,1,?,?,?}> {
Bill Wendling849f2e32010-11-29 00:18:15 +0000578 // A8.6.27
Bill Wendling12280382010-11-19 23:14:32 +0000579 bits<6> target;
580 bits<3> Rn;
581 let Inst{9} = target{5};
582 let Inst{7-3} = target{4-0};
583 let Inst{2-0} = Rn;
584 }
Evan Chengde17fb62009-10-31 23:46:45 +0000585}
586
Johnny Chen4c61cdd2010-02-25 02:21:11 +0000587// A8.6.218 Supervisor Call (Software Interrupt) -- for disassembly only
588// A8.6.16 B: Encoding T1
589// If Inst{11-8} == 0b1111 then SEE SVC
Evan Cheng1e0eab12010-11-29 22:43:27 +0000590let isCall = 1, Uses = [SP] in
Bill Wendling6179c312010-11-20 00:53:35 +0000591def tSVC : T1pI<(outs), (ins i32imm:$imm), IIC_Br,
592 "svc", "\t$imm", []>, Encoding16 {
593 bits<8> imm;
Johnny Chen4c61cdd2010-02-25 02:21:11 +0000594 let Inst{15-12} = 0b1101;
Bill Wendling6179c312010-11-20 00:53:35 +0000595 let Inst{11-8} = 0b1111;
596 let Inst{7-0} = imm;
Johnny Chen4c61cdd2010-02-25 02:21:11 +0000597}
598
Bill Wendlingef4a68b2010-11-30 07:44:32 +0000599// The assembler uses 0xDEFE for a trap instruction.
Evan Chengfb3611d2010-05-11 07:26:32 +0000600let isBarrier = 1, isTerminator = 1 in
Owen Anderson18901d62011-05-11 17:00:48 +0000601def tTRAP : TI<(outs), (ins), IIC_Br,
Jim Grosbach2e6ae132010-09-23 18:05:37 +0000602 "trap", [(trap)]>, Encoding16 {
Bill Wendling7d0affd2010-11-21 10:55:23 +0000603 let Inst = 0xdefe;
Johnny Chen4c61cdd2010-02-25 02:21:11 +0000604}
605
Evan Chenga8e29892007-01-19 07:51:42 +0000606//===----------------------------------------------------------------------===//
607// Load Store Instructions.
608//
609
Bill Wendlingb6faf652010-12-14 22:10:49 +0000610// Loads: reg/reg and reg/imm5
Dan Gohmanbc9d98b2010-02-27 23:47:46 +0000611let canFoldAsLoad = 1, isReMaterializable = 1 in
Bill Wendlingb6faf652010-12-14 22:10:49 +0000612multiclass thumb_ld_rr_ri_enc<bits<3> reg_opc, bits<4> imm_opc,
613 Operand AddrMode_r, Operand AddrMode_i,
614 AddrMode am, InstrItinClass itin_r,
615 InstrItinClass itin_i, string asm,
616 PatFrag opnode> {
Bill Wendling345cdb62010-12-14 23:42:48 +0000617 def r : // reg/reg
Bill Wendlingb6faf652010-12-14 22:10:49 +0000618 T1pILdStEncode<reg_opc,
619 (outs tGPR:$Rt), (ins AddrMode_r:$addr),
620 am, itin_r, asm, "\t$Rt, $addr",
621 [(set tGPR:$Rt, (opnode AddrMode_r:$addr))]>;
Bill Wendling345cdb62010-12-14 23:42:48 +0000622 def i : // reg/imm5
Bill Wendlingb6faf652010-12-14 22:10:49 +0000623 T1pILdStEncodeImm<imm_opc, 1 /* Load */,
624 (outs tGPR:$Rt), (ins AddrMode_i:$addr),
625 am, itin_i, asm, "\t$Rt, $addr",
626 [(set tGPR:$Rt, (opnode AddrMode_i:$addr))]>;
627}
628// Stores: reg/reg and reg/imm5
629multiclass thumb_st_rr_ri_enc<bits<3> reg_opc, bits<4> imm_opc,
630 Operand AddrMode_r, Operand AddrMode_i,
631 AddrMode am, InstrItinClass itin_r,
632 InstrItinClass itin_i, string asm,
633 PatFrag opnode> {
Bill Wendling345cdb62010-12-14 23:42:48 +0000634 def r : // reg/reg
Bill Wendlingb6faf652010-12-14 22:10:49 +0000635 T1pILdStEncode<reg_opc,
636 (outs), (ins tGPR:$Rt, AddrMode_r:$addr),
637 am, itin_r, asm, "\t$Rt, $addr",
638 [(opnode tGPR:$Rt, AddrMode_r:$addr)]>;
Bill Wendling345cdb62010-12-14 23:42:48 +0000639 def i : // reg/imm5
Bill Wendlingb6faf652010-12-14 22:10:49 +0000640 T1pILdStEncodeImm<imm_opc, 0 /* Store */,
641 (outs), (ins tGPR:$Rt, AddrMode_i:$addr),
642 am, itin_i, asm, "\t$Rt, $addr",
643 [(opnode tGPR:$Rt, AddrMode_i:$addr)]>;
644}
Bill Wendling6179c312010-11-20 00:53:35 +0000645
Bill Wendlingb6faf652010-12-14 22:10:49 +0000646// A8.6.57 & A8.6.60
647defm tLDR : thumb_ld_rr_ri_enc<0b100, 0b0110, t_addrmode_rrs4,
648 t_addrmode_is4, AddrModeT1_4,
649 IIC_iLoad_r, IIC_iLoad_i, "ldr",
650 UnOpFrag<(load node:$Src)>>;
Evan Chenga8e29892007-01-19 07:51:42 +0000651
Bill Wendlingb6faf652010-12-14 22:10:49 +0000652// A8.6.64 & A8.6.61
653defm tLDRB : thumb_ld_rr_ri_enc<0b110, 0b0111, t_addrmode_rrs1,
654 t_addrmode_is1, AddrModeT1_1,
655 IIC_iLoad_bh_r, IIC_iLoad_bh_i, "ldrb",
656 UnOpFrag<(zextloadi8 node:$Src)>>;
Bill Wendling1fd374e2010-11-30 22:57:21 +0000657
Bill Wendlingb6faf652010-12-14 22:10:49 +0000658// A8.6.76 & A8.6.73
659defm tLDRH : thumb_ld_rr_ri_enc<0b101, 0b1000, t_addrmode_rrs2,
660 t_addrmode_is2, AddrModeT1_2,
661 IIC_iLoad_bh_r, IIC_iLoad_bh_i, "ldrh",
662 UnOpFrag<(zextloadi16 node:$Src)>>;
Evan Chengc38f2bc2007-01-23 22:59:13 +0000663
Evan Cheng2f297df2009-07-11 07:08:13 +0000664let AddedComplexity = 10 in
Bill Wendling1fd374e2010-11-30 22:57:21 +0000665def tLDRSB : // A8.6.80
Bill Wendling40062fb2010-12-01 01:38:08 +0000666 T1pILdStEncode<0b011, (outs tGPR:$dst), (ins t_addrmode_rr:$addr),
667 AddrModeT1_1, IIC_iLoad_bh_r,
668 "ldrsb", "\t$dst, $addr",
669 [(set tGPR:$dst, (sextloadi8 t_addrmode_rr:$addr))]>;
Evan Chengc38f2bc2007-01-23 22:59:13 +0000670
Evan Cheng2f297df2009-07-11 07:08:13 +0000671let AddedComplexity = 10 in
Bill Wendling1fd374e2010-11-30 22:57:21 +0000672def tLDRSH : // A8.6.84
Bill Wendling40062fb2010-12-01 01:38:08 +0000673 T1pILdStEncode<0b111, (outs tGPR:$dst), (ins t_addrmode_rr:$addr),
674 AddrModeT1_2, IIC_iLoad_bh_r,
675 "ldrsh", "\t$dst, $addr",
676 [(set tGPR:$dst, (sextloadi16 t_addrmode_rr:$addr))]>;
Evan Chengc38f2bc2007-01-23 22:59:13 +0000677
Dan Gohman15511cf2008-12-03 18:15:48 +0000678let canFoldAsLoad = 1 in
Jim Grosbachd967cd02010-12-07 21:50:47 +0000679def tLDRspi : T1pIs<(outs tGPR:$Rt), (ins t_addrmode_sp:$addr), IIC_iLoad_i,
Bill Wendlingdc381372010-12-15 23:31:24 +0000680 "ldr", "\t$Rt, $addr",
681 [(set tGPR:$Rt, (load t_addrmode_sp:$addr))]>,
Jim Grosbachd967cd02010-12-07 21:50:47 +0000682 T1LdStSP<{1,?,?}> {
683 bits<3> Rt;
684 bits<8> addr;
685 let Inst{10-8} = Rt;
686 let Inst{7-0} = addr;
687}
Evan Cheng012f2d92007-01-24 08:53:17 +0000688
Evan Cheng8e59ea92007-02-07 00:06:56 +0000689// Special instruction for restore. It cannot clobber condition register
690// when it's expanded by eliminateCallFramePseudoInstr().
Evan Cheng5fd1c9b2010-05-19 06:07:03 +0000691let canFoldAsLoad = 1, mayLoad = 1, neverHasSideEffects = 1 in
Jim Grosbachd967cd02010-12-07 21:50:47 +0000692// FIXME: Pseudo for tLDRspi
Evan Cheng0e55fd62010-09-30 01:08:25 +0000693def tRestore : T1pIs<(outs tGPR:$dst), (ins t_addrmode_sp:$addr), IIC_iLoad_i,
Bill Wendlingdc381372010-12-15 23:31:24 +0000694 "ldr", "\t$dst, $addr", []>,
Bill Wendlingdedec2b2010-12-16 00:38:41 +0000695 T1LdStSP<{1,?,?}> {
696 bits<3> Rt;
697 bits<8> addr;
698 let Inst{10-8} = Rt;
699 let Inst{7-0} = addr;
700}
Evan Cheng8e59ea92007-02-07 00:06:56 +0000701
Evan Cheng012f2d92007-01-24 08:53:17 +0000702// Load tconstpool
Evan Cheng7883fa92009-11-04 00:00:39 +0000703// FIXME: Use ldr.n to work around a Darwin assembler bug.
Dan Gohmanbc9d98b2010-02-27 23:47:46 +0000704let canFoldAsLoad = 1, isReMaterializable = 1 in
Bill Wendlingb8958b02010-12-08 01:57:09 +0000705def tLDRpci : T1pIs<(outs tGPR:$Rt), (ins t_addrmode_pc:$addr), IIC_iLoad_i,
Bill Wendling3f8c1102010-11-30 23:54:45 +0000706 "ldr", ".n\t$Rt, $addr",
707 [(set tGPR:$Rt, (load (ARMWrapper tconstpool:$addr)))]>,
708 T1Encoding<{0,1,0,0,1,?}> {
709 // A6.2 & A8.6.59
710 bits<3> Rt;
Bill Wendlingb8958b02010-12-08 01:57:09 +0000711 bits<8> addr;
Bill Wendling3f8c1102010-11-30 23:54:45 +0000712 let Inst{10-8} = Rt;
Bill Wendlingb8958b02010-12-08 01:57:09 +0000713 let Inst{7-0} = addr;
Bill Wendling3f8c1102010-11-30 23:54:45 +0000714}
Evan Chengfa775d02007-03-19 07:20:03 +0000715
Johnny Chen597fa652011-04-22 19:12:43 +0000716// FIXME: Remove this entry when the above ldr.n workaround is fixed.
717// For disassembly use only.
718def tLDRpciDIS : T1pIs<(outs tGPR:$Rt), (ins t_addrmode_pc:$addr), IIC_iLoad_i,
719 "ldr", "\t$Rt, $addr",
720 [/* disassembly only */]>,
721 T1Encoding<{0,1,0,0,1,?}> {
722 // A6.2 & A8.6.59
723 bits<3> Rt;
724 bits<8> addr;
725 let Inst{10-8} = Rt;
726 let Inst{7-0} = addr;
727}
728
Bill Wendlingb6faf652010-12-14 22:10:49 +0000729// A8.6.194 & A8.6.192
730defm tSTR : thumb_st_rr_ri_enc<0b000, 0b0110, t_addrmode_rrs4,
731 t_addrmode_is4, AddrModeT1_4,
732 IIC_iStore_r, IIC_iStore_i, "str",
733 BinOpFrag<(store node:$LHS, node:$RHS)>>;
Evan Chenga8e29892007-01-19 07:51:42 +0000734
Bill Wendlingb6faf652010-12-14 22:10:49 +0000735// A8.6.197 & A8.6.195
736defm tSTRB : thumb_st_rr_ri_enc<0b010, 0b0111, t_addrmode_rrs1,
737 t_addrmode_is1, AddrModeT1_1,
738 IIC_iStore_bh_r, IIC_iStore_bh_i, "strb",
739 BinOpFrag<(truncstorei8 node:$LHS, node:$RHS)>>;
Evan Chengc38f2bc2007-01-23 22:59:13 +0000740
Bill Wendlingb6faf652010-12-14 22:10:49 +0000741// A8.6.207 & A8.6.205
742defm tSTRH : thumb_st_rr_ri_enc<0b001, 0b1000, t_addrmode_rrs2,
Jim Grosbachf921c0fe2011-06-13 22:54:22 +0000743 t_addrmode_is2, AddrModeT1_2,
744 IIC_iStore_bh_r, IIC_iStore_bh_i, "strh",
745 BinOpFrag<(truncstorei16 node:$LHS, node:$RHS)>>;
Bill Wendling1fd374e2010-11-30 22:57:21 +0000746
Evan Chenga8e29892007-01-19 07:51:42 +0000747
Jim Grosbachd967cd02010-12-07 21:50:47 +0000748def tSTRspi : T1pIs<(outs), (ins tGPR:$Rt, t_addrmode_sp:$addr), IIC_iStore_i,
Bill Wendlingf4caf692010-12-14 03:36:38 +0000749 "str", "\t$Rt, $addr",
750 [(store tGPR:$Rt, t_addrmode_sp:$addr)]>,
Jim Grosbachd967cd02010-12-07 21:50:47 +0000751 T1LdStSP<{0,?,?}> {
752 bits<3> Rt;
753 bits<8> addr;
754 let Inst{10-8} = Rt;
755 let Inst{7-0} = addr;
756}
Evan Cheng8e59ea92007-02-07 00:06:56 +0000757
Bill Wendling3f8c1102010-11-30 23:54:45 +0000758let mayStore = 1, neverHasSideEffects = 1 in
759// Special instruction for spill. It cannot clobber condition register when it's
760// expanded by eliminateCallFramePseudoInstr().
Jim Grosbachd967cd02010-12-07 21:50:47 +0000761// FIXME: Pseudo for tSTRspi
Evan Cheng0e55fd62010-09-30 01:08:25 +0000762def tSpill : T1pIs<(outs), (ins tGPR:$src, t_addrmode_sp:$addr), IIC_iStore_i,
Johnny Chend68e1192009-12-15 17:24:14 +0000763 "str", "\t$src, $addr", []>,
Bill Wendlingdedec2b2010-12-16 00:38:41 +0000764 T1LdStSP<{0,?,?}> {
765 bits<3> Rt;
766 bits<8> addr;
767 let Inst{10-8} = Rt;
768 let Inst{7-0} = addr;
769}
Evan Chenga8e29892007-01-19 07:51:42 +0000770
771//===----------------------------------------------------------------------===//
772// Load / store multiple Instructions.
773//
774
Bill Wendling6c470b82010-11-13 09:09:38 +0000775multiclass thumb_ldst_mult<string asm, InstrItinClass itin,
776 InstrItinClass itin_upd, bits<6> T1Enc,
777 bit L_bit> {
Bill Wendling73fe34a2010-11-16 01:16:36 +0000778 def IA :
Bill Wendling6c470b82010-11-13 09:09:38 +0000779 T1I<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
Bill Wendling73fe34a2010-11-16 01:16:36 +0000780 itin, !strconcat(asm, "ia${p}\t$Rn, $regs"), []>,
Bill Wendling6179c312010-11-20 00:53:35 +0000781 T1Encoding<T1Enc> {
782 bits<3> Rn;
783 bits<8> regs;
784 let Inst{10-8} = Rn;
785 let Inst{7-0} = regs;
786 }
Bill Wendling73fe34a2010-11-16 01:16:36 +0000787 def IA_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +0000788 T1It<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
Bill Wendling73fe34a2010-11-16 01:16:36 +0000789 itin_upd, !strconcat(asm, "ia${p}\t$Rn!, $regs"), "$Rn = $wb", []>,
Bill Wendling6179c312010-11-20 00:53:35 +0000790 T1Encoding<T1Enc> {
791 bits<3> Rn;
792 bits<8> regs;
793 let Inst{10-8} = Rn;
794 let Inst{7-0} = regs;
795 }
Bill Wendling6c470b82010-11-13 09:09:38 +0000796}
797
Bill Wendling73fe34a2010-11-16 01:16:36 +0000798// These require base address to be written back or one of the loaded regs.
Bill Wendlingddc918b2010-11-13 10:57:02 +0000799let neverHasSideEffects = 1 in {
800
801let mayLoad = 1, hasExtraDefRegAllocReq = 1 in
802defm tLDM : thumb_ldst_mult<"ldm", IIC_iLoad_m, IIC_iLoad_mu,
803 {1,1,0,0,1,?}, 1>;
804
805let mayStore = 1, hasExtraSrcRegAllocReq = 1 in
806defm tSTM : thumb_ldst_mult<"stm", IIC_iStore_m, IIC_iStore_mu,
807 {1,1,0,0,0,?}, 0>;
Owen Anderson18901d62011-05-11 17:00:48 +0000808
Bill Wendlingddc918b2010-11-13 10:57:02 +0000809} // neverHasSideEffects
Evan Cheng4b322e52009-08-11 21:11:32 +0000810
Evan Cheng0d92f5f2009-10-01 08:22:27 +0000811let mayLoad = 1, Uses = [SP], Defs = [SP], hasExtraDefRegAllocReq = 1 in
Bill Wendling602890d2010-11-19 01:33:10 +0000812def tPOP : T1I<(outs), (ins pred:$p, reglist:$regs, variable_ops),
Evan Chenga0792de2010-10-06 06:27:31 +0000813 IIC_iPop,
Bill Wendling602890d2010-11-19 01:33:10 +0000814 "pop${p}\t$regs", []>,
815 T1Misc<{1,1,0,?,?,?,?}> {
816 bits<16> regs;
Bill Wendling602890d2010-11-19 01:33:10 +0000817 let Inst{8} = regs{15};
818 let Inst{7-0} = regs{7-0};
819}
Evan Cheng4b322e52009-08-11 21:11:32 +0000820
Evan Cheng0d92f5f2009-10-01 08:22:27 +0000821let mayStore = 1, Uses = [SP], Defs = [SP], hasExtraSrcRegAllocReq = 1 in
Bill Wendling6179c312010-11-20 00:53:35 +0000822def tPUSH : T1I<(outs), (ins pred:$p, reglist:$regs, variable_ops),
Evan Chenga0792de2010-10-06 06:27:31 +0000823 IIC_iStore_m,
Bill Wendling6179c312010-11-20 00:53:35 +0000824 "push${p}\t$regs", []>,
825 T1Misc<{0,1,0,?,?,?,?}> {
826 bits<16> regs;
827 let Inst{8} = regs{14};
828 let Inst{7-0} = regs{7-0};
829}
Evan Chenga8e29892007-01-19 07:51:42 +0000830
831//===----------------------------------------------------------------------===//
832// Arithmetic Instructions.
833//
834
Bill Wendling1d045ee2010-12-01 02:28:08 +0000835// Helper classes for encoding T1pI patterns:
836class T1pIDPEncode<bits<4> opA, dag oops, dag iops, InstrItinClass itin,
837 string opc, string asm, list<dag> pattern>
838 : T1pI<oops, iops, itin, opc, asm, pattern>,
839 T1DataProcessing<opA> {
840 bits<3> Rm;
841 bits<3> Rn;
842 let Inst{5-3} = Rm;
843 let Inst{2-0} = Rn;
844}
845class T1pIMiscEncode<bits<7> opA, dag oops, dag iops, InstrItinClass itin,
846 string opc, string asm, list<dag> pattern>
847 : T1pI<oops, iops, itin, opc, asm, pattern>,
848 T1Misc<opA> {
849 bits<3> Rm;
850 bits<3> Rd;
851 let Inst{5-3} = Rm;
852 let Inst{2-0} = Rd;
853}
854
Bill Wendling76f4e102010-12-01 01:20:15 +0000855// Helper classes for encoding T1sI patterns:
856class T1sIDPEncode<bits<4> opA, dag oops, dag iops, InstrItinClass itin,
857 string opc, string asm, list<dag> pattern>
858 : T1sI<oops, iops, itin, opc, asm, pattern>,
859 T1DataProcessing<opA> {
860 bits<3> Rd;
861 bits<3> Rn;
862 let Inst{5-3} = Rn;
863 let Inst{2-0} = Rd;
864}
865class T1sIGenEncode<bits<5> opA, dag oops, dag iops, InstrItinClass itin,
866 string opc, string asm, list<dag> pattern>
867 : T1sI<oops, iops, itin, opc, asm, pattern>,
868 T1General<opA> {
869 bits<3> Rm;
870 bits<3> Rn;
871 bits<3> Rd;
872 let Inst{8-6} = Rm;
873 let Inst{5-3} = Rn;
874 let Inst{2-0} = Rd;
875}
876class T1sIGenEncodeImm<bits<5> opA, dag oops, dag iops, InstrItinClass itin,
877 string opc, string asm, list<dag> pattern>
878 : T1sI<oops, iops, itin, opc, asm, pattern>,
879 T1General<opA> {
880 bits<3> Rd;
881 bits<3> Rm;
882 let Inst{5-3} = Rm;
883 let Inst{2-0} = Rd;
884}
885
886// Helper classes for encoding T1sIt patterns:
Bill Wendlinga5a42d92010-12-01 00:48:44 +0000887class T1sItDPEncode<bits<4> opA, dag oops, dag iops, InstrItinClass itin,
888 string opc, string asm, list<dag> pattern>
889 : T1sIt<oops, iops, itin, opc, asm, pattern>,
890 T1DataProcessing<opA> {
Bill Wendling3f8c1102010-11-30 23:54:45 +0000891 bits<3> Rdn;
892 bits<3> Rm;
Bill Wendlinga5a42d92010-12-01 00:48:44 +0000893 let Inst{5-3} = Rm;
894 let Inst{2-0} = Rdn;
Bill Wendling95a6d172010-11-20 01:00:29 +0000895}
Bill Wendlinga5a42d92010-12-01 00:48:44 +0000896class T1sItGenEncodeImm<bits<5> opA, dag oops, dag iops, InstrItinClass itin,
897 string opc, string asm, list<dag> pattern>
898 : T1sIt<oops, iops, itin, opc, asm, pattern>,
899 T1General<opA> {
900 bits<3> Rdn;
901 bits<8> imm8;
902 let Inst{10-8} = Rdn;
903 let Inst{7-0} = imm8;
904}
905
906// Add with carry register
907let isCommutable = 1, Uses = [CPSR] in
908def tADC : // A8.6.2
909 T1sItDPEncode<0b0101, (outs tGPR:$Rdn), (ins tGPR:$Rn, tGPR:$Rm), IIC_iALUr,
910 "adc", "\t$Rdn, $Rm",
911 [(set tGPR:$Rdn, (adde tGPR:$Rn, tGPR:$Rm))]>;
Evan Cheng53d7dba2007-01-27 00:07:15 +0000912
David Goodwinc9ee1182009-06-25 22:49:55 +0000913// Add immediate
Bill Wendling76f4e102010-12-01 01:20:15 +0000914def tADDi3 : // A8.6.4 T1
Jim Grosbachf921c0fe2011-06-13 22:54:22 +0000915 T1sIGenEncodeImm<0b01110, (outs tGPR:$Rd), (ins tGPR:$Rm, i32imm:$imm3),
916 IIC_iALUi,
Bill Wendling76f4e102010-12-01 01:20:15 +0000917 "add", "\t$Rd, $Rm, $imm3",
918 [(set tGPR:$Rd, (add tGPR:$Rm, imm0_7:$imm3))]> {
Bill Wendling95a6d172010-11-20 01:00:29 +0000919 bits<3> imm3;
920 let Inst{8-6} = imm3;
Bill Wendling95a6d172010-11-20 01:00:29 +0000921}
Evan Chenga8e29892007-01-19 07:51:42 +0000922
Bill Wendlinga5a42d92010-12-01 00:48:44 +0000923def tADDi8 : // A8.6.4 T2
924 T1sItGenEncodeImm<{1,1,0,?,?}, (outs tGPR:$Rdn), (ins tGPR:$Rn, i32imm:$imm8),
925 IIC_iALUi,
926 "add", "\t$Rdn, $imm8",
927 [(set tGPR:$Rdn, (add tGPR:$Rn, imm8_255:$imm8))]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000928
David Goodwinc9ee1182009-06-25 22:49:55 +0000929// Add register
Evan Cheng446c4282009-07-11 06:43:01 +0000930let isCommutable = 1 in
Bill Wendling76f4e102010-12-01 01:20:15 +0000931def tADDrr : // A8.6.6 T1
932 T1sIGenEncode<0b01100, (outs tGPR:$Rd), (ins tGPR:$Rn, tGPR:$Rm),
933 IIC_iALUr,
934 "add", "\t$Rd, $Rn, $Rm",
935 [(set tGPR:$Rd, (add tGPR:$Rn, tGPR:$Rm))]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000936
Evan Chengcd799b92009-06-12 20:46:18 +0000937let neverHasSideEffects = 1 in
Bill Wendling0b424dc2010-12-01 01:32:02 +0000938def tADDhirr : T1pIt<(outs GPR:$Rdn), (ins GPR:$Rn, GPR:$Rm), IIC_iALUr,
939 "add", "\t$Rdn, $Rm", []>,
Bill Wendlinga09cc2b2010-11-20 01:18:47 +0000940 T1Special<{0,0,?,?}> {
941 // A8.6.6 T2
Bill Wendling0b424dc2010-12-01 01:32:02 +0000942 bits<4> Rdn;
943 bits<4> Rm;
944 let Inst{7} = Rdn{3};
945 let Inst{6-3} = Rm;
946 let Inst{2-0} = Rdn{2-0};
Bill Wendlinga09cc2b2010-11-20 01:18:47 +0000947}
Evan Chenga8e29892007-01-19 07:51:42 +0000948
Bill Wendlinga09cc2b2010-11-20 01:18:47 +0000949// AND register
Evan Cheng446c4282009-07-11 06:43:01 +0000950let isCommutable = 1 in
Bill Wendlinga5a42d92010-12-01 00:48:44 +0000951def tAND : // A8.6.12
952 T1sItDPEncode<0b0000, (outs tGPR:$Rdn), (ins tGPR:$Rn, tGPR:$Rm),
953 IIC_iBITr,
954 "and", "\t$Rdn, $Rm",
955 [(set tGPR:$Rdn, (and tGPR:$Rn, tGPR:$Rm))]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000956
David Goodwinc9ee1182009-06-25 22:49:55 +0000957// ASR immediate
Bill Wendling76f4e102010-12-01 01:20:15 +0000958def tASRri : // A8.6.14
959 T1sIGenEncodeImm<{0,1,0,?,?}, (outs tGPR:$Rd), (ins tGPR:$Rm, i32imm:$imm5),
960 IIC_iMOVsi,
961 "asr", "\t$Rd, $Rm, $imm5",
962 [(set tGPR:$Rd, (sra tGPR:$Rm, (i32 imm:$imm5)))]> {
Bill Wendlinga09cc2b2010-11-20 01:18:47 +0000963 bits<5> imm5;
964 let Inst{10-6} = imm5;
Bill Wendlinga09cc2b2010-11-20 01:18:47 +0000965}
Evan Chenga8e29892007-01-19 07:51:42 +0000966
David Goodwinc9ee1182009-06-25 22:49:55 +0000967// ASR register
Bill Wendlinga5a42d92010-12-01 00:48:44 +0000968def tASRrr : // A8.6.15
969 T1sItDPEncode<0b0100, (outs tGPR:$Rdn), (ins tGPR:$Rn, tGPR:$Rm),
970 IIC_iMOVsr,
971 "asr", "\t$Rdn, $Rm",
972 [(set tGPR:$Rdn, (sra tGPR:$Rn, tGPR:$Rm))]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000973
David Goodwinc9ee1182009-06-25 22:49:55 +0000974// BIC register
Bill Wendlinga5a42d92010-12-01 00:48:44 +0000975def tBIC : // A8.6.20
976 T1sItDPEncode<0b1110, (outs tGPR:$Rdn), (ins tGPR:$Rn, tGPR:$Rm),
977 IIC_iBITr,
978 "bic", "\t$Rdn, $Rm",
979 [(set tGPR:$Rdn, (and tGPR:$Rn, (not tGPR:$Rm)))]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000980
David Goodwinc9ee1182009-06-25 22:49:55 +0000981// CMN register
Gabor Greiff7d10f52010-09-14 22:00:50 +0000982let isCompare = 1, Defs = [CPSR] in {
Jim Grosbachd5d2bae2010-01-22 00:08:13 +0000983//FIXME: Disable CMN, as CCodes are backwards from compare expectations
984// Compare-to-zero still works out, just not the relationals
Bill Wendling0480e282010-12-01 02:36:55 +0000985//def tCMN : // A8.6.33
986// T1pIDPEncode<0b1011, (outs), (ins tGPR:$lhs, tGPR:$rhs),
987// IIC_iCMPr,
988// "cmn", "\t$lhs, $rhs",
989// [(ARMcmp tGPR:$lhs, (ineg tGPR:$rhs))]>;
Bill Wendling1d045ee2010-12-01 02:28:08 +0000990
991def tCMNz : // A8.6.33
992 T1pIDPEncode<0b1011, (outs), (ins tGPR:$Rn, tGPR:$Rm),
993 IIC_iCMPr,
994 "cmn", "\t$Rn, $Rm",
995 [(ARMcmpZ tGPR:$Rn, (ineg tGPR:$Rm))]>;
996
997} // isCompare = 1, Defs = [CPSR]
Lauro Ramos Venancio99966632007-04-02 01:30:03 +0000998
David Goodwinc9ee1182009-06-25 22:49:55 +0000999// CMP immediate
Gabor Greiff7d10f52010-09-14 22:00:50 +00001000let isCompare = 1, Defs = [CPSR] in {
Bill Wendling5cc88a22010-11-20 22:52:33 +00001001def tCMPi8 : T1pI<(outs), (ins tGPR:$Rn, i32imm:$imm8), IIC_iCMPi,
1002 "cmp", "\t$Rn, $imm8",
1003 [(ARMcmp tGPR:$Rn, imm0_255:$imm8)]>,
1004 T1General<{1,0,1,?,?}> {
1005 // A8.6.35
1006 bits<3> Rn;
1007 bits<8> imm8;
1008 let Inst{10-8} = Rn;
1009 let Inst{7-0} = imm8;
1010}
1011
David Goodwinc9ee1182009-06-25 22:49:55 +00001012// CMP register
Bill Wendling1d045ee2010-12-01 02:28:08 +00001013def tCMPr : // A8.6.36 T1
1014 T1pIDPEncode<0b1010, (outs), (ins tGPR:$Rn, tGPR:$Rm),
1015 IIC_iCMPr,
1016 "cmp", "\t$Rn, $Rm",
1017 [(ARMcmp tGPR:$Rn, tGPR:$Rm)]>;
1018
Bill Wendling849f2e32010-11-29 00:18:15 +00001019def tCMPhir : T1pI<(outs), (ins GPR:$Rn, GPR:$Rm), IIC_iCMPr,
1020 "cmp", "\t$Rn, $Rm", []>,
1021 T1Special<{0,1,?,?}> {
1022 // A8.6.36 T2
1023 bits<4> Rm;
1024 bits<4> Rn;
1025 let Inst{7} = Rn{3};
1026 let Inst{6-3} = Rm;
1027 let Inst{2-0} = Rn{2-0};
1028}
Bill Wendling5cc88a22010-11-20 22:52:33 +00001029} // isCompare = 1, Defs = [CPSR]
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00001030
Evan Chenga8e29892007-01-19 07:51:42 +00001031
David Goodwinc9ee1182009-06-25 22:49:55 +00001032// XOR register
Evan Cheng446c4282009-07-11 06:43:01 +00001033let isCommutable = 1 in
Bill Wendlinga5a42d92010-12-01 00:48:44 +00001034def tEOR : // A8.6.45
1035 T1sItDPEncode<0b0001, (outs tGPR:$Rdn), (ins tGPR:$Rn, tGPR:$Rm),
1036 IIC_iBITr,
1037 "eor", "\t$Rdn, $Rm",
1038 [(set tGPR:$Rdn, (xor tGPR:$Rn, tGPR:$Rm))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001039
David Goodwinc9ee1182009-06-25 22:49:55 +00001040// LSL immediate
Bill Wendling76f4e102010-12-01 01:20:15 +00001041def tLSLri : // A8.6.88
1042 T1sIGenEncodeImm<{0,0,0,?,?}, (outs tGPR:$Rd), (ins tGPR:$Rm, i32imm:$imm5),
1043 IIC_iMOVsi,
1044 "lsl", "\t$Rd, $Rm, $imm5",
1045 [(set tGPR:$Rd, (shl tGPR:$Rm, (i32 imm:$imm5)))]> {
Bill Wendlingdcf0a472010-11-21 11:49:36 +00001046 bits<5> imm5;
1047 let Inst{10-6} = imm5;
Bill Wendlingdcf0a472010-11-21 11:49:36 +00001048}
Evan Chenga8e29892007-01-19 07:51:42 +00001049
David Goodwinc9ee1182009-06-25 22:49:55 +00001050// LSL register
Bill Wendlinga5a42d92010-12-01 00:48:44 +00001051def tLSLrr : // A8.6.89
1052 T1sItDPEncode<0b0010, (outs tGPR:$Rdn), (ins tGPR:$Rn, tGPR:$Rm),
1053 IIC_iMOVsr,
1054 "lsl", "\t$Rdn, $Rm",
1055 [(set tGPR:$Rdn, (shl tGPR:$Rn, tGPR:$Rm))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001056
David Goodwinc9ee1182009-06-25 22:49:55 +00001057// LSR immediate
Bill Wendling76f4e102010-12-01 01:20:15 +00001058def tLSRri : // A8.6.90
1059 T1sIGenEncodeImm<{0,0,1,?,?}, (outs tGPR:$Rd), (ins tGPR:$Rm, i32imm:$imm5),
1060 IIC_iMOVsi,
1061 "lsr", "\t$Rd, $Rm, $imm5",
1062 [(set tGPR:$Rd, (srl tGPR:$Rm, (i32 imm:$imm5)))]> {
Bill Wendlingdcf0a472010-11-21 11:49:36 +00001063 bits<5> imm5;
1064 let Inst{10-6} = imm5;
Bill Wendlingdcf0a472010-11-21 11:49:36 +00001065}
Evan Chenga8e29892007-01-19 07:51:42 +00001066
David Goodwinc9ee1182009-06-25 22:49:55 +00001067// LSR register
Bill Wendlinga5a42d92010-12-01 00:48:44 +00001068def tLSRrr : // A8.6.91
1069 T1sItDPEncode<0b0011, (outs tGPR:$Rdn), (ins tGPR:$Rn, tGPR:$Rm),
1070 IIC_iMOVsr,
1071 "lsr", "\t$Rdn, $Rm",
1072 [(set tGPR:$Rdn, (srl tGPR:$Rn, tGPR:$Rm))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001073
Bill Wendlingdcf0a472010-11-21 11:49:36 +00001074// Move register
Evan Chengc4af4632010-11-17 20:13:28 +00001075let isMoveImm = 1 in
Jim Grosbach6b8f1e32011-06-27 23:54:06 +00001076def tMOVi8 : T1sI<(outs tGPR:$Rd), (ins imm0_255:$imm8), IIC_iMOVi,
Bill Wendlingdcf0a472010-11-21 11:49:36 +00001077 "mov", "\t$Rd, $imm8",
1078 [(set tGPR:$Rd, imm0_255:$imm8)]>,
1079 T1General<{1,0,0,?,?}> {
1080 // A8.6.96
1081 bits<3> Rd;
1082 bits<8> imm8;
1083 let Inst{10-8} = Rd;
1084 let Inst{7-0} = imm8;
1085}
Evan Chenga8e29892007-01-19 07:51:42 +00001086
1087// TODO: A7-73: MOV(2) - mov setting flag.
1088
Evan Chengcd799b92009-06-12 20:46:18 +00001089let neverHasSideEffects = 1 in {
Evan Cheng446c4282009-07-11 06:43:01 +00001090// FIXME: Make this predicable.
Bill Wendling534a5e42010-12-03 01:55:47 +00001091def tMOVr : T1I<(outs tGPR:$Rd), (ins tGPR:$Rm), IIC_iMOVr,
1092 "mov\t$Rd, $Rm", []>,
1093 T1Special<0b1000> {
1094 // A8.6.97
1095 bits<4> Rd;
1096 bits<4> Rm;
Bill Wendling278b6e82010-12-03 02:02:58 +00001097 // Bits {7-6} are encoded by the T1Special value.
1098 let Inst{5-3} = Rm{2-0};
Bill Wendling534a5e42010-12-03 01:55:47 +00001099 let Inst{2-0} = Rd{2-0};
1100}
Evan Cheng446c4282009-07-11 06:43:01 +00001101let Defs = [CPSR] in
Bill Wendling534a5e42010-12-03 01:55:47 +00001102def tMOVSr : T1I<(outs tGPR:$Rd), (ins tGPR:$Rm), IIC_iMOVr,
1103 "movs\t$Rd, $Rm", []>, Encoding16 {
1104 // A8.6.97
1105 bits<3> Rd;
1106 bits<3> Rm;
Johnny Chend68e1192009-12-15 17:24:14 +00001107 let Inst{15-6} = 0b0000000000;
Bill Wendling534a5e42010-12-03 01:55:47 +00001108 let Inst{5-3} = Rm;
1109 let Inst{2-0} = Rd;
Johnny Chend68e1192009-12-15 17:24:14 +00001110}
Evan Cheng446c4282009-07-11 06:43:01 +00001111
1112// FIXME: Make these predicable.
Bill Wendling534a5e42010-12-03 01:55:47 +00001113def tMOVgpr2tgpr : T1I<(outs tGPR:$Rd), (ins GPR:$Rm), IIC_iMOVr,
1114 "mov\t$Rd, $Rm", []>,
1115 T1Special<{1,0,0,?}> {
1116 // A8.6.97
1117 bits<4> Rd;
1118 bits<4> Rm;
Bill Wendling278b6e82010-12-03 02:02:58 +00001119 // Bit {7} is encoded by the T1Special value.
Bill Wendling534a5e42010-12-03 01:55:47 +00001120 let Inst{6-3} = Rm;
1121 let Inst{2-0} = Rd{2-0};
1122}
1123def tMOVtgpr2gpr : T1I<(outs GPR:$Rd), (ins tGPR:$Rm), IIC_iMOVr,
1124 "mov\t$Rd, $Rm", []>,
1125 T1Special<{1,0,?,0}> {
1126 // A8.6.97
1127 bits<4> Rd;
1128 bits<4> Rm;
Bill Wendling278b6e82010-12-03 02:02:58 +00001129 // Bit {6} is encoded by the T1Special value.
Bill Wendling534a5e42010-12-03 01:55:47 +00001130 let Inst{7} = Rd{3};
Bill Wendling278b6e82010-12-03 02:02:58 +00001131 let Inst{5-3} = Rm{2-0};
Bill Wendling534a5e42010-12-03 01:55:47 +00001132 let Inst{2-0} = Rd{2-0};
1133}
1134def tMOVgpr2gpr : T1I<(outs GPR:$Rd), (ins GPR:$Rm), IIC_iMOVr,
1135 "mov\t$Rd, $Rm", []>,
1136 T1Special<{1,0,?,?}> {
1137 // A8.6.97
1138 bits<4> Rd;
1139 bits<4> Rm;
1140 let Inst{7} = Rd{3};
1141 let Inst{6-3} = Rm;
1142 let Inst{2-0} = Rd{2-0};
1143}
Evan Chengcd799b92009-06-12 20:46:18 +00001144} // neverHasSideEffects
Evan Chenga8e29892007-01-19 07:51:42 +00001145
Bill Wendling0480e282010-12-01 02:36:55 +00001146// Multiply register
Evan Cheng446c4282009-07-11 06:43:01 +00001147let isCommutable = 1 in
Bill Wendlinga5a42d92010-12-01 00:48:44 +00001148def tMUL : // A8.6.105 T1
1149 T1sItDPEncode<0b1101, (outs tGPR:$Rdn), (ins tGPR:$Rn, tGPR:$Rm),
1150 IIC_iMUL32,
1151 "mul", "\t$Rdn, $Rm, $Rdn",
1152 [(set tGPR:$Rdn, (mul tGPR:$Rn, tGPR:$Rm))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001153
Bill Wendling76f4e102010-12-01 01:20:15 +00001154// Move inverse register
1155def tMVN : // A8.6.107
1156 T1sIDPEncode<0b1111, (outs tGPR:$Rd), (ins tGPR:$Rn), IIC_iMVNr,
1157 "mvn", "\t$Rd, $Rn",
1158 [(set tGPR:$Rd, (not tGPR:$Rn))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001159
Bill Wendlingdcf0a472010-11-21 11:49:36 +00001160// Bitwise or register
Evan Cheng446c4282009-07-11 06:43:01 +00001161let isCommutable = 1 in
Bill Wendlinga5a42d92010-12-01 00:48:44 +00001162def tORR : // A8.6.114
1163 T1sItDPEncode<0b1100, (outs tGPR:$Rdn), (ins tGPR:$Rn, tGPR:$Rm),
1164 IIC_iBITr,
1165 "orr", "\t$Rdn, $Rm",
1166 [(set tGPR:$Rdn, (or tGPR:$Rn, tGPR:$Rm))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001167
Bill Wendlingdcf0a472010-11-21 11:49:36 +00001168// Swaps
Bill Wendling1d045ee2010-12-01 02:28:08 +00001169def tREV : // A8.6.134
1170 T1pIMiscEncode<{1,0,1,0,0,0,?}, (outs tGPR:$Rd), (ins tGPR:$Rm),
1171 IIC_iUNAr,
1172 "rev", "\t$Rd, $Rm",
1173 [(set tGPR:$Rd, (bswap tGPR:$Rm))]>,
1174 Requires<[IsThumb, IsThumb1Only, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001175
Bill Wendling1d045ee2010-12-01 02:28:08 +00001176def tREV16 : // A8.6.135
1177 T1pIMiscEncode<{1,0,1,0,0,1,?}, (outs tGPR:$Rd), (ins tGPR:$Rm),
1178 IIC_iUNAr,
1179 "rev16", "\t$Rd, $Rm",
Evan Cheng9568e5c2011-06-21 06:01:08 +00001180 [(set tGPR:$Rd, (rotr (bswap tGPR:$Rm), (i32 16)))]>,
Bill Wendling1d045ee2010-12-01 02:28:08 +00001181 Requires<[IsThumb, IsThumb1Only, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001182
Bill Wendling1d045ee2010-12-01 02:28:08 +00001183def tREVSH : // A8.6.136
1184 T1pIMiscEncode<{1,0,1,0,1,1,?}, (outs tGPR:$Rd), (ins tGPR:$Rm),
1185 IIC_iUNAr,
1186 "revsh", "\t$Rd, $Rm",
Evan Cheng9568e5c2011-06-21 06:01:08 +00001187 [(set tGPR:$Rd, (sra (bswap tGPR:$Rm), (i32 16)))]>,
Bill Wendling1d045ee2010-12-01 02:28:08 +00001188 Requires<[IsThumb, IsThumb1Only, HasV6]>;
Evan Cheng446c4282009-07-11 06:43:01 +00001189
Bill Wendlinga5a42d92010-12-01 00:48:44 +00001190// Rotate right register
1191def tROR : // A8.6.139
1192 T1sItDPEncode<0b0111, (outs tGPR:$Rdn), (ins tGPR:$Rn, tGPR:$Rm),
1193 IIC_iMOVsr,
1194 "ror", "\t$Rdn, $Rm",
1195 [(set tGPR:$Rdn, (rotr tGPR:$Rn, tGPR:$Rm))]>;
Evan Cheng446c4282009-07-11 06:43:01 +00001196
Bill Wendlinga5a42d92010-12-01 00:48:44 +00001197// Negate register
Bill Wendling76f4e102010-12-01 01:20:15 +00001198def tRSB : // A8.6.141
1199 T1sIDPEncode<0b1001, (outs tGPR:$Rd), (ins tGPR:$Rn),
1200 IIC_iALUi,
1201 "rsb", "\t$Rd, $Rn, #0",
1202 [(set tGPR:$Rd, (ineg tGPR:$Rn))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001203
David Goodwinc9ee1182009-06-25 22:49:55 +00001204// Subtract with carry register
Evan Cheng446c4282009-07-11 06:43:01 +00001205let Uses = [CPSR] in
Bill Wendlinga5a42d92010-12-01 00:48:44 +00001206def tSBC : // A8.6.151
1207 T1sItDPEncode<0b0110, (outs tGPR:$Rdn), (ins tGPR:$Rn, tGPR:$Rm),
1208 IIC_iALUr,
1209 "sbc", "\t$Rdn, $Rm",
1210 [(set tGPR:$Rdn, (sube tGPR:$Rn, tGPR:$Rm))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001211
David Goodwinc9ee1182009-06-25 22:49:55 +00001212// Subtract immediate
Bill Wendling76f4e102010-12-01 01:20:15 +00001213def tSUBi3 : // A8.6.210 T1
1214 T1sIGenEncodeImm<0b01111, (outs tGPR:$Rd), (ins tGPR:$Rm, i32imm:$imm3),
1215 IIC_iALUi,
1216 "sub", "\t$Rd, $Rm, $imm3",
1217 [(set tGPR:$Rd, (add tGPR:$Rm, imm0_7_neg:$imm3))]> {
Bill Wendling5cbbf682010-11-29 01:00:43 +00001218 bits<3> imm3;
Bill Wendling5cbbf682010-11-29 01:00:43 +00001219 let Inst{8-6} = imm3;
Bill Wendling5cbbf682010-11-29 01:00:43 +00001220}
Jim Grosbach0ede14f2009-03-27 23:06:27 +00001221
Bill Wendlinga5a42d92010-12-01 00:48:44 +00001222def tSUBi8 : // A8.6.210 T2
1223 T1sItGenEncodeImm<{1,1,1,?,?}, (outs tGPR:$Rdn), (ins tGPR:$Rn, i32imm:$imm8),
1224 IIC_iALUi,
1225 "sub", "\t$Rdn, $imm8",
1226 [(set tGPR:$Rdn, (add tGPR:$Rn, imm8_255_neg:$imm8))]>;
Jim Grosbach0ede14f2009-03-27 23:06:27 +00001227
Bill Wendling76f4e102010-12-01 01:20:15 +00001228// Subtract register
1229def tSUBrr : // A8.6.212
1230 T1sIGenEncode<0b01101, (outs tGPR:$Rd), (ins tGPR:$Rn, tGPR:$Rm),
1231 IIC_iALUr,
1232 "sub", "\t$Rd, $Rn, $Rm",
1233 [(set tGPR:$Rd, (sub tGPR:$Rn, tGPR:$Rm))]>;
David Goodwinc9ee1182009-06-25 22:49:55 +00001234
1235// TODO: A7-96: STMIA - store multiple.
Evan Chenga8e29892007-01-19 07:51:42 +00001236
Bill Wendling76f4e102010-12-01 01:20:15 +00001237// Sign-extend byte
Bill Wendling1d045ee2010-12-01 02:28:08 +00001238def tSXTB : // A8.6.222
1239 T1pIMiscEncode<{0,0,1,0,0,1,?}, (outs tGPR:$Rd), (ins tGPR:$Rm),
1240 IIC_iUNAr,
1241 "sxtb", "\t$Rd, $Rm",
1242 [(set tGPR:$Rd, (sext_inreg tGPR:$Rm, i8))]>,
1243 Requires<[IsThumb, IsThumb1Only, HasV6]>;
David Goodwinc9ee1182009-06-25 22:49:55 +00001244
Bill Wendling1d045ee2010-12-01 02:28:08 +00001245// Sign-extend short
1246def tSXTH : // A8.6.224
1247 T1pIMiscEncode<{0,0,1,0,0,0,?}, (outs tGPR:$Rd), (ins tGPR:$Rm),
1248 IIC_iUNAr,
1249 "sxth", "\t$Rd, $Rm",
1250 [(set tGPR:$Rd, (sext_inreg tGPR:$Rm, i16))]>,
1251 Requires<[IsThumb, IsThumb1Only, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001252
Bill Wendling1d045ee2010-12-01 02:28:08 +00001253// Test
Gabor Greif007248b2010-09-14 20:47:43 +00001254let isCompare = 1, isCommutable = 1, Defs = [CPSR] in
Bill Wendling1d045ee2010-12-01 02:28:08 +00001255def tTST : // A8.6.230
1256 T1pIDPEncode<0b1000, (outs), (ins tGPR:$Rn, tGPR:$Rm), IIC_iTSTr,
1257 "tst", "\t$Rn, $Rm",
1258 [(ARMcmpZ (and_su tGPR:$Rn, tGPR:$Rm), 0)]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001259
Bill Wendling1d045ee2010-12-01 02:28:08 +00001260// Zero-extend byte
1261def tUXTB : // A8.6.262
1262 T1pIMiscEncode<{0,0,1,0,1,1,?}, (outs tGPR:$Rd), (ins tGPR:$Rm),
1263 IIC_iUNAr,
1264 "uxtb", "\t$Rd, $Rm",
1265 [(set tGPR:$Rd, (and tGPR:$Rm, 0xFF))]>,
1266 Requires<[IsThumb, IsThumb1Only, HasV6]>;
David Goodwinc9ee1182009-06-25 22:49:55 +00001267
Bill Wendling1d045ee2010-12-01 02:28:08 +00001268// Zero-extend short
1269def tUXTH : // A8.6.264
1270 T1pIMiscEncode<{0,0,1,0,1,0,?}, (outs tGPR:$Rd), (ins tGPR:$Rm),
1271 IIC_iUNAr,
1272 "uxth", "\t$Rd, $Rm",
1273 [(set tGPR:$Rd, (and tGPR:$Rm, 0xFFFF))]>,
1274 Requires<[IsThumb, IsThumb1Only, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001275
Jim Grosbach80dc1162010-02-16 21:23:02 +00001276// Conditional move tMOVCCr - Used to implement the Thumb SELECT_CC operation.
Dan Gohman533297b2009-10-29 18:10:34 +00001277// Expanded after instruction selection into a branch sequence.
1278let usesCustomInserter = 1 in // Expanded after instruction selection.
Evan Cheng007ea272009-08-12 05:17:19 +00001279 def tMOVCCr_pseudo :
Evan Chengc9721652009-08-12 02:03:03 +00001280 PseudoInst<(outs tGPR:$dst), (ins tGPR:$false, tGPR:$true, pred:$cc),
Jim Grosbach99594eb2010-11-18 01:38:26 +00001281 NoItinerary,
Evan Chengc9721652009-08-12 02:03:03 +00001282 [/*(set tGPR:$dst, (ARMcmov tGPR:$false, tGPR:$true, imm:$cc))*/]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001283
Evan Cheng007ea272009-08-12 05:17:19 +00001284
1285// 16-bit movcc in IT blocks for Thumb2.
Owen Andersonf523e472010-09-23 23:45:25 +00001286let neverHasSideEffects = 1 in {
Bill Wendling0b424dc2010-12-01 01:32:02 +00001287def tMOVCCr : T1pIt<(outs GPR:$Rdn), (ins GPR:$Rn, GPR:$Rm), IIC_iCMOVr,
1288 "mov", "\t$Rdn, $Rm", []>,
Bill Wendling9b0e92c2010-11-29 22:37:46 +00001289 T1Special<{1,0,?,?}> {
Bill Wendling0b424dc2010-12-01 01:32:02 +00001290 bits<4> Rdn;
1291 bits<4> Rm;
1292 let Inst{7} = Rdn{3};
1293 let Inst{6-3} = Rm;
1294 let Inst{2-0} = Rdn{2-0};
Bill Wendling9b0e92c2010-11-29 22:37:46 +00001295}
Evan Cheng007ea272009-08-12 05:17:19 +00001296
Evan Chengc4af4632010-11-17 20:13:28 +00001297let isMoveImm = 1 in
Bill Wendling0b424dc2010-12-01 01:32:02 +00001298def tMOVCCi : T1pIt<(outs tGPR:$Rdn), (ins tGPR:$Rn, i32imm:$Rm), IIC_iCMOVi,
1299 "mov", "\t$Rdn, $Rm", []>,
Bill Wendling9b0e92c2010-11-29 22:37:46 +00001300 T1General<{1,0,0,?,?}> {
Bill Wendling0b424dc2010-12-01 01:32:02 +00001301 bits<3> Rdn;
1302 bits<8> Rm;
1303 let Inst{10-8} = Rdn;
1304 let Inst{7-0} = Rm;
Bill Wendling9b0e92c2010-11-29 22:37:46 +00001305}
1306
Owen Andersonf523e472010-09-23 23:45:25 +00001307} // neverHasSideEffects
Evan Cheng007ea272009-08-12 05:17:19 +00001308
Evan Chenga8e29892007-01-19 07:51:42 +00001309// tLEApcrel - Load a pc-relative address into a register without offending the
1310// assembler.
Jim Grosbachd40963c2010-12-14 22:28:03 +00001311
1312def tADR : T1I<(outs tGPR:$Rd), (ins t_adrlabel:$addr, pred:$p),
1313 IIC_iALUi, "adr{$p}\t$Rd, #$addr", []>,
1314 T1Encoding<{1,0,1,0,0,?}> {
Bill Wendling67077412010-11-30 00:18:30 +00001315 bits<3> Rd;
Jim Grosbachd40963c2010-12-14 22:28:03 +00001316 bits<8> addr;
Bill Wendling67077412010-11-30 00:18:30 +00001317 let Inst{10-8} = Rd;
Jim Grosbachd40963c2010-12-14 22:28:03 +00001318 let Inst{7-0} = addr;
Bill Wendling67077412010-11-30 00:18:30 +00001319}
Evan Chenga8e29892007-01-19 07:51:42 +00001320
Jim Grosbachd40963c2010-12-14 22:28:03 +00001321let neverHasSideEffects = 1, isReMaterializable = 1 in
1322def tLEApcrel : tPseudoInst<(outs tGPR:$Rd), (ins i32imm:$label, pred:$p),
1323 Size2Bytes, IIC_iALUi, []>;
1324
1325def tLEApcrelJT : tPseudoInst<(outs tGPR:$Rd),
1326 (ins i32imm:$label, nohash_imm:$id, pred:$p),
1327 Size2Bytes, IIC_iALUi, []>;
Evan Chengd85ac4d2007-01-27 02:29:45 +00001328
Evan Chenga8e29892007-01-19 07:51:42 +00001329//===----------------------------------------------------------------------===//
Bruno Cardoso Lopesfa5bd272011-01-20 16:35:57 +00001330// Move between coprocessor and ARM core register -- for disassembly only
1331//
1332
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00001333class tMovRCopro<string opc, bit direction, dag oops, dag iops,
1334 list<dag> pattern>
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00001335 : T1Cop<oops, iops, !strconcat(opc, "\t$cop, $opc1, $Rt, $CRn, $CRm, $opc2"),
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00001336 pattern> {
Bruno Cardoso Lopesfa5bd272011-01-20 16:35:57 +00001337 let Inst{27-24} = 0b1110;
1338 let Inst{20} = direction;
1339 let Inst{4} = 1;
1340
1341 bits<4> Rt;
1342 bits<4> cop;
1343 bits<3> opc1;
1344 bits<3> opc2;
1345 bits<4> CRm;
1346 bits<4> CRn;
1347
1348 let Inst{15-12} = Rt;
1349 let Inst{11-8} = cop;
1350 let Inst{23-21} = opc1;
1351 let Inst{7-5} = opc2;
1352 let Inst{3-0} = CRm;
1353 let Inst{19-16} = CRn;
1354}
1355
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00001356def tMCR : tMovRCopro<"mcr", 0 /* from ARM core register to coprocessor */,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00001357 (outs),
1358 (ins p_imm:$cop, i32imm:$opc1, GPR:$Rt, c_imm:$CRn,
1359 c_imm:$CRm, i32imm:$opc2),
1360 [(int_arm_mcr imm:$cop, imm:$opc1, GPR:$Rt, imm:$CRn,
1361 imm:$CRm, imm:$opc2)]>;
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00001362def tMRC : tMovRCopro<"mrc", 1 /* from coprocessor to ARM core register */,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00001363 (outs GPR:$Rt),
1364 (ins p_imm:$cop, i32imm:$opc1, c_imm:$CRn, c_imm:$CRm, i32imm:$opc2),
1365 []>;
Bruno Cardoso Lopesfa5bd272011-01-20 16:35:57 +00001366
Bruno Cardoso Lopes54ad87a2011-05-03 17:29:22 +00001367def : Pat<(int_arm_mrc imm:$cop, imm:$opc1, imm:$CRn, imm:$CRm, imm:$opc2),
1368 (tMRC imm:$cop, imm:$opc1, imm:$CRn, imm:$CRm, imm:$opc2)>,
1369 Requires<[IsThumb, HasV6T2]>;
1370
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00001371class tMovRRCopro<string opc, bit direction,
1372 list<dag> pattern = [/* For disassembly only */]>
Bruno Cardoso Lopesfa5bd272011-01-20 16:35:57 +00001373 : T1Cop<(outs), (ins p_imm:$cop, i32imm:$opc1, GPR:$Rt, GPR:$Rt2, c_imm:$CRm),
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00001374 !strconcat(opc, "\t$cop, $opc1, $Rt, $Rt2, $CRm"), pattern> {
Bruno Cardoso Lopesfa5bd272011-01-20 16:35:57 +00001375 let Inst{27-24} = 0b1100;
1376 let Inst{23-21} = 0b010;
1377 let Inst{20} = direction;
1378
1379 bits<4> Rt;
1380 bits<4> Rt2;
1381 bits<4> cop;
1382 bits<4> opc1;
1383 bits<4> CRm;
1384
1385 let Inst{15-12} = Rt;
1386 let Inst{19-16} = Rt2;
1387 let Inst{11-8} = cop;
1388 let Inst{7-4} = opc1;
1389 let Inst{3-0} = CRm;
1390}
1391
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00001392def tMCRR : tMovRRCopro<"mcrr", 0 /* from ARM core register to coprocessor */,
1393 [(int_arm_mcrr imm:$cop, imm:$opc1, GPR:$Rt, GPR:$Rt2,
1394 imm:$CRm)]>;
Bruno Cardoso Lopesfa5bd272011-01-20 16:35:57 +00001395def tMRRC : tMovRRCopro<"mrrc", 1 /* from coprocessor to ARM core register */>;
1396
1397//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes8dd37f72011-01-20 18:32:09 +00001398// Other Coprocessor Instructions. For disassembly only.
1399//
1400def tCDP : T1Cop<(outs), (ins p_imm:$cop, i32imm:$opc1,
1401 c_imm:$CRd, c_imm:$CRn, c_imm:$CRm, i32imm:$opc2),
1402 "cdp\t$cop, $opc1, $CRd, $CRn, $CRm, $opc2",
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00001403 [(int_arm_cdp imm:$cop, imm:$opc1, imm:$CRd, imm:$CRn,
1404 imm:$CRm, imm:$opc2)]> {
Bruno Cardoso Lopes8dd37f72011-01-20 18:32:09 +00001405 let Inst{27-24} = 0b1110;
1406
1407 bits<4> opc1;
1408 bits<4> CRn;
1409 bits<4> CRd;
1410 bits<4> cop;
1411 bits<3> opc2;
1412 bits<4> CRm;
1413
1414 let Inst{3-0} = CRm;
1415 let Inst{4} = 0;
1416 let Inst{7-5} = opc2;
1417 let Inst{11-8} = cop;
1418 let Inst{15-12} = CRd;
1419 let Inst{19-16} = CRn;
1420 let Inst{23-20} = opc1;
1421}
1422
1423//===----------------------------------------------------------------------===//
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001424// TLS Instructions
1425//
1426
1427// __aeabi_read_tp preserves the registers r1-r3.
Bill Wendling0e45a5a2010-11-30 00:50:22 +00001428let isCall = 1, Defs = [R0, LR], Uses = [SP] in
1429def tTPsoft : TIx2<0b11110, 0b11, 1, (outs), (ins), IIC_Br,
1430 "bl\t__aeabi_read_tp",
1431 [(set R0, ARMthread_pointer)]> {
1432 // Encoding is 0xf7fffffe.
1433 let Inst = 0xf7fffffe;
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001434}
1435
Bill Wendling0480e282010-12-01 02:36:55 +00001436//===----------------------------------------------------------------------===//
Jim Grosbachd1228742009-12-01 18:10:36 +00001437// SJLJ Exception handling intrinsics
Owen Anderson18901d62011-05-11 17:00:48 +00001438//
Bill Wendling0480e282010-12-01 02:36:55 +00001439
1440// eh_sjlj_setjmp() is an instruction sequence to store the return address and
1441// save #0 in R0 for the non-longjmp case. Since by its nature we may be coming
1442// from some other function to get here, and we're using the stack frame for the
1443// containing function to save/restore registers, we can't keep anything live in
1444// regs across the eh_sjlj_setjmp(), else it will almost certainly have been
Chris Lattner7a2bdde2011-04-15 05:18:47 +00001445// tromped upon when we get here from a longjmp(). We force everything out of
Bill Wendling0480e282010-12-01 02:36:55 +00001446// registers except for our own input by listing the relevant registers in
1447// Defs. By doing so, we also cause the prologue/epilogue code to actively
1448// preserve all of the callee-saved resgisters, which is exactly what we want.
1449// $val is a scratch register for our use.
Andrew Tricka1099f12011-06-07 00:08:49 +00001450let Defs = [ R0, R1, R2, R3, R4, R5, R6, R7, R12, CPSR ],
Bill Wendling0e45a5a2010-11-30 00:50:22 +00001451 hasSideEffects = 1, isBarrier = 1, isCodeGenOnly = 1 in
1452def tInt_eh_sjlj_setjmp : ThumbXI<(outs),(ins tGPR:$src, tGPR:$val),
1453 AddrModeNone, SizeSpecial, NoItinerary, "","",
1454 [(set R0, (ARMeh_sjlj_setjmp tGPR:$src, tGPR:$val))]>;
Jim Grosbach5eb19512010-05-22 01:06:18 +00001455
1456// FIXME: Non-Darwin version(s)
Chris Lattnera4a3a5e2010-10-31 19:15:18 +00001457let isBarrier = 1, hasSideEffects = 1, isTerminator = 1, isCodeGenOnly = 1,
Bill Wendling0e45a5a2010-11-30 00:50:22 +00001458 Defs = [ R7, LR, SP ] in
Jim Grosbach5eb19512010-05-22 01:06:18 +00001459def tInt_eh_sjlj_longjmp : XI<(outs), (ins GPR:$src, GPR:$scratch),
Bill Wendling0e45a5a2010-11-30 00:50:22 +00001460 AddrModeNone, SizeSpecial, IndexModeNone,
1461 Pseudo, NoItinerary, "", "",
1462 [(ARMeh_sjlj_longjmp GPR:$src, GPR:$scratch)]>,
1463 Requires<[IsThumb, IsDarwin]>;
Jim Grosbach5eb19512010-05-22 01:06:18 +00001464
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001465//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +00001466// Non-Instruction Patterns
1467//
1468
Jim Grosbach97a884d2010-12-07 20:41:06 +00001469// Comparisons
1470def : T1Pat<(ARMcmpZ tGPR:$Rn, imm0_255:$imm8),
1471 (tCMPi8 tGPR:$Rn, imm0_255:$imm8)>;
1472def : T1Pat<(ARMcmpZ tGPR:$Rn, tGPR:$Rm),
1473 (tCMPr tGPR:$Rn, tGPR:$Rm)>;
1474
Evan Cheng892837a2009-07-10 02:09:04 +00001475// Add with carry
David Goodwinc9d138f2009-07-27 19:59:26 +00001476def : T1Pat<(addc tGPR:$lhs, imm0_7:$rhs),
1477 (tADDi3 tGPR:$lhs, imm0_7:$rhs)>;
1478def : T1Pat<(addc tGPR:$lhs, imm8_255:$rhs),
Evan Cheng89d177f2009-08-20 17:01:04 +00001479 (tADDi8 tGPR:$lhs, imm8_255:$rhs)>;
David Goodwinc9d138f2009-07-27 19:59:26 +00001480def : T1Pat<(addc tGPR:$lhs, tGPR:$rhs),
1481 (tADDrr tGPR:$lhs, tGPR:$rhs)>;
Evan Cheng892837a2009-07-10 02:09:04 +00001482
1483// Subtract with carry
David Goodwinc9d138f2009-07-27 19:59:26 +00001484def : T1Pat<(addc tGPR:$lhs, imm0_7_neg:$rhs),
1485 (tSUBi3 tGPR:$lhs, imm0_7_neg:$rhs)>;
1486def : T1Pat<(addc tGPR:$lhs, imm8_255_neg:$rhs),
1487 (tSUBi8 tGPR:$lhs, imm8_255_neg:$rhs)>;
1488def : T1Pat<(subc tGPR:$lhs, tGPR:$rhs),
1489 (tSUBrr tGPR:$lhs, tGPR:$rhs)>;
Evan Cheng892837a2009-07-10 02:09:04 +00001490
Evan Chenga8e29892007-01-19 07:51:42 +00001491// ConstantPool, GlobalAddress
David Goodwinc9d138f2009-07-27 19:59:26 +00001492def : T1Pat<(ARMWrapper tglobaladdr :$dst), (tLEApcrel tglobaladdr :$dst)>;
1493def : T1Pat<(ARMWrapper tconstpool :$dst), (tLEApcrel tconstpool :$dst)>;
Evan Chenga8e29892007-01-19 07:51:42 +00001494
Evan Chengd85ac4d2007-01-27 02:29:45 +00001495// JumpTable
David Goodwinc9d138f2009-07-27 19:59:26 +00001496def : T1Pat<(ARMWrapperJT tjumptable:$dst, imm:$id),
1497 (tLEApcrelJT tjumptable:$dst, imm:$id)>;
Evan Chengd85ac4d2007-01-27 02:29:45 +00001498
Evan Chenga8e29892007-01-19 07:51:42 +00001499// Direct calls
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001500def : T1Pat<(ARMtcall texternalsym:$func), (tBL texternalsym:$func)>,
Evan Chengb6207242009-08-01 00:16:10 +00001501 Requires<[IsThumb, IsNotDarwin]>;
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001502def : T1Pat<(ARMtcall texternalsym:$func), (tBLr9 texternalsym:$func)>,
Evan Chengb6207242009-08-01 00:16:10 +00001503 Requires<[IsThumb, IsDarwin]>;
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001504
1505def : Tv5Pat<(ARMcall texternalsym:$func), (tBLXi texternalsym:$func)>,
Evan Chengb6207242009-08-01 00:16:10 +00001506 Requires<[IsThumb, HasV5T, IsNotDarwin]>;
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001507def : Tv5Pat<(ARMcall texternalsym:$func), (tBLXi_r9 texternalsym:$func)>,
Evan Chengb6207242009-08-01 00:16:10 +00001508 Requires<[IsThumb, HasV5T, IsDarwin]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001509
1510// Indirect calls to ARM routines
Evan Chengb6207242009-08-01 00:16:10 +00001511def : Tv5Pat<(ARMcall GPR:$dst), (tBLXr GPR:$dst)>,
1512 Requires<[IsThumb, HasV5T, IsNotDarwin]>;
1513def : Tv5Pat<(ARMcall GPR:$dst), (tBLXr_r9 GPR:$dst)>,
1514 Requires<[IsThumb, HasV5T, IsDarwin]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001515
1516// zextload i1 -> zextload i8
Bill Wendlingf4caf692010-12-14 03:36:38 +00001517def : T1Pat<(zextloadi1 t_addrmode_rrs1:$addr),
1518 (tLDRBr t_addrmode_rrs1:$addr)>;
1519def : T1Pat<(zextloadi1 t_addrmode_is1:$addr),
1520 (tLDRBi t_addrmode_is1:$addr)>;
Jim Grosbach0ede14f2009-03-27 23:06:27 +00001521
Evan Chengb60c02e2007-01-26 19:13:16 +00001522// extload -> zextload
Bill Wendlingf4caf692010-12-14 03:36:38 +00001523def : T1Pat<(extloadi1 t_addrmode_rrs1:$addr), (tLDRBr t_addrmode_rrs1:$addr)>;
1524def : T1Pat<(extloadi1 t_addrmode_is1:$addr), (tLDRBi t_addrmode_is1:$addr)>;
1525def : T1Pat<(extloadi8 t_addrmode_rrs1:$addr), (tLDRBr t_addrmode_rrs1:$addr)>;
1526def : T1Pat<(extloadi8 t_addrmode_is1:$addr), (tLDRBi t_addrmode_is1:$addr)>;
1527def : T1Pat<(extloadi16 t_addrmode_rrs2:$addr), (tLDRHr t_addrmode_rrs2:$addr)>;
1528def : T1Pat<(extloadi16 t_addrmode_is2:$addr), (tLDRHi t_addrmode_is2:$addr)>;
Evan Chengb60c02e2007-01-26 19:13:16 +00001529
Evan Cheng0e87e232009-08-28 00:31:43 +00001530// If it's impossible to use [r,r] address mode for sextload, select to
Evan Cheng2f297df2009-07-11 07:08:13 +00001531// ldr{b|h} + sxt{b|h} instead.
Bill Wendling415af342010-12-15 00:58:57 +00001532def : T1Pat<(sextloadi8 t_addrmode_is1:$addr),
1533 (tSXTB (tLDRBi t_addrmode_is1:$addr))>,
1534 Requires<[IsThumb, IsThumb1Only, HasV6]>;
Bill Wendlingf4caf692010-12-14 03:36:38 +00001535def : T1Pat<(sextloadi8 t_addrmode_rrs1:$addr),
1536 (tSXTB (tLDRBr t_addrmode_rrs1:$addr))>,
Jim Grosbach6797f892010-11-01 17:08:58 +00001537 Requires<[IsThumb, IsThumb1Only, HasV6]>;
Bill Wendling415af342010-12-15 00:58:57 +00001538def : T1Pat<(sextloadi16 t_addrmode_is2:$addr),
1539 (tSXTH (tLDRHi t_addrmode_is2:$addr))>,
1540 Requires<[IsThumb, IsThumb1Only, HasV6]>;
Bill Wendlingf4caf692010-12-14 03:36:38 +00001541def : T1Pat<(sextloadi16 t_addrmode_rrs2:$addr),
1542 (tSXTH (tLDRHr t_addrmode_rrs2:$addr))>,
Jim Grosbach6797f892010-11-01 17:08:58 +00001543 Requires<[IsThumb, IsThumb1Only, HasV6]>;
Evan Cheng2f297df2009-07-11 07:08:13 +00001544
Bill Wendlingf4caf692010-12-14 03:36:38 +00001545def : T1Pat<(sextloadi8 t_addrmode_rrs1:$addr),
1546 (tASRri (tLSLri (tLDRBr t_addrmode_rrs1:$addr), 24), 24)>;
Bill Wendling415af342010-12-15 00:58:57 +00001547def : T1Pat<(sextloadi8 t_addrmode_is1:$addr),
1548 (tASRri (tLSLri (tLDRBi t_addrmode_is1:$addr), 24), 24)>;
1549def : T1Pat<(sextloadi16 t_addrmode_rrs2:$addr),
1550 (tASRri (tLSLri (tLDRHr t_addrmode_rrs2:$addr), 16), 16)>;
1551def : T1Pat<(sextloadi16 t_addrmode_is2:$addr),
1552 (tASRri (tLSLri (tLDRHi t_addrmode_is2:$addr), 16), 16)>;
Evan Cheng2f297df2009-07-11 07:08:13 +00001553
Evan Chenga8e29892007-01-19 07:51:42 +00001554// Large immediate handling.
1555
1556// Two piece imms.
Evan Cheng9cb9e672009-06-27 02:26:13 +00001557def : T1Pat<(i32 thumb_immshifted:$src),
1558 (tLSLri (tMOVi8 (thumb_immshifted_val imm:$src)),
1559 (thumb_immshifted_shamt imm:$src))>;
Evan Chenga8e29892007-01-19 07:51:42 +00001560
Evan Cheng9cb9e672009-06-27 02:26:13 +00001561def : T1Pat<(i32 imm0_255_comp:$src),
1562 (tMVN (tMOVi8 (imm_comp_XFORM imm:$src)))>;
Evan Chengb9803a82009-11-06 23:52:48 +00001563
1564// Pseudo instruction that combines ldr from constpool and add pc. This should
1565// be expanded into two instructions late to allow if-conversion and
1566// scheduling.
1567let isReMaterializable = 1 in
1568def tLDRpci_pic : PseudoInst<(outs GPR:$dst), (ins i32imm:$addr, pclabel:$cp),
Bill Wendling0480e282010-12-01 02:36:55 +00001569 NoItinerary,
Evan Chengb9803a82009-11-06 23:52:48 +00001570 [(set GPR:$dst, (ARMpic_add (load (ARMWrapper tconstpool:$addr)),
1571 imm:$cp))]>,
Jim Grosbach6797f892010-11-01 17:08:58 +00001572 Requires<[IsThumb, IsThumb1Only]>;