blob: fc8df8745e3386c820923eba6534f4ef12e8ebdc [file] [log] [blame]
Nate Begeman1d9d7422005-10-18 00:28:58 +00001//===-- PPCISelLowering.cpp - PPC DAG Lowering Implementation -------------===//
Chris Lattner7c5a3d32005-08-16 17:14:42 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Chris Lattner7c5a3d32005-08-16 17:14:42 +00007//
8//===----------------------------------------------------------------------===//
9//
Nate Begeman21e463b2005-10-16 05:39:50 +000010// This file implements the PPCISelLowering class.
Chris Lattner7c5a3d32005-08-16 17:14:42 +000011//
12//===----------------------------------------------------------------------===//
13
Chris Lattner16e71f22005-10-14 23:59:06 +000014#include "PPCISelLowering.h"
Chandler Carruthd04a8d42012-12-03 16:50:05 +000015#include "MCTargetDesc/PPCPredicates.h"
Jim Laskey2f616bf2006-11-16 22:43:37 +000016#include "PPCMachineFunctionInfo.h"
Bill Wendling53351a12010-03-12 02:00:43 +000017#include "PPCPerfectShuffle.h"
Chris Lattner16e71f22005-10-14 23:59:06 +000018#include "PPCTargetMachine.h"
Bill Schmidt240b9b62013-05-13 19:34:37 +000019#include "PPCTargetObjectFile.h"
Owen Anderson718cb662007-09-07 04:06:50 +000020#include "llvm/ADT/STLExtras.h"
Chris Lattnerb9a7bea2007-03-06 00:59:59 +000021#include "llvm/CodeGen/CallingConvLower.h"
Chris Lattner7c5a3d32005-08-16 17:14:42 +000022#include "llvm/CodeGen/MachineFrameInfo.h"
23#include "llvm/CodeGen/MachineFunction.h"
Chris Lattner8a2d3ca2005-08-26 21:23:58 +000024#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000025#include "llvm/CodeGen/MachineRegisterInfo.h"
Chris Lattner7c5a3d32005-08-16 17:14:42 +000026#include "llvm/CodeGen/SelectionDAG.h"
Anton Korobeynikov362dd0b2010-02-15 22:37:53 +000027#include "llvm/CodeGen/TargetLoweringObjectFileImpl.h"
Chandler Carruth0b8c9a82013-01-02 11:36:10 +000028#include "llvm/IR/CallingConv.h"
29#include "llvm/IR/Constants.h"
30#include "llvm/IR/DerivedTypes.h"
31#include "llvm/IR/Function.h"
32#include "llvm/IR/Intrinsics.h"
Chris Lattner4eab7142006-11-10 02:08:47 +000033#include "llvm/Support/CommandLine.h"
Torok Edwindac237e2009-07-08 20:53:28 +000034#include "llvm/Support/ErrorHandling.h"
Craig Topper79aa3412012-03-17 18:46:09 +000035#include "llvm/Support/MathExtras.h"
Torok Edwindac237e2009-07-08 20:53:28 +000036#include "llvm/Support/raw_ostream.h"
Craig Topper79aa3412012-03-17 18:46:09 +000037#include "llvm/Target/TargetOptions.h"
Chris Lattner7c5a3d32005-08-16 17:14:42 +000038using namespace llvm;
39
Bill Schmidt212af6a2013-02-06 17:33:58 +000040static bool CC_PPC32_SVR4_Custom_Dummy(unsigned &ValNo, MVT &ValVT, MVT &LocVT,
41 CCValAssign::LocInfo &LocInfo,
42 ISD::ArgFlagsTy &ArgFlags,
43 CCState &State);
44static bool CC_PPC32_SVR4_Custom_AlignArgRegs(unsigned &ValNo, MVT &ValVT,
Duncan Sands1440e8b2010-11-03 11:35:31 +000045 MVT &LocVT,
Tilmann Schellerffd02002009-07-03 06:45:56 +000046 CCValAssign::LocInfo &LocInfo,
47 ISD::ArgFlagsTy &ArgFlags,
48 CCState &State);
Bill Schmidt212af6a2013-02-06 17:33:58 +000049static bool CC_PPC32_SVR4_Custom_AlignFPArgRegs(unsigned &ValNo, MVT &ValVT,
50 MVT &LocVT,
51 CCValAssign::LocInfo &LocInfo,
52 ISD::ArgFlagsTy &ArgFlags,
53 CCState &State);
Tilmann Schellerffd02002009-07-03 06:45:56 +000054
Hal Finkel77838f92012-06-04 02:21:00 +000055static cl::opt<bool> DisablePPCPreinc("disable-ppc-preinc",
56cl::desc("disable preincrement load/store generation on PPC"), cl::Hidden);
Chris Lattner4eab7142006-11-10 02:08:47 +000057
Hal Finkel71ffcfe2012-06-10 19:32:29 +000058static cl::opt<bool> DisableILPPref("disable-ppc-ilp-pref",
59cl::desc("disable setting the node scheduling preference to ILP on PPC"), cl::Hidden);
60
Hal Finkel2d37f7b2013-03-15 15:27:13 +000061static cl::opt<bool> DisablePPCUnaligned("disable-ppc-unaligned",
62cl::desc("disable unaligned load/store generation on PPC"), cl::Hidden);
63
Chris Lattnerf0144122009-07-28 03:13:23 +000064static TargetLoweringObjectFile *CreateTLOF(const PPCTargetMachine &TM) {
65 if (TM.getSubtargetImpl()->isDarwin())
Bill Wendling505ad8b2010-03-15 21:09:38 +000066 return new TargetLoweringObjectFileMachO();
Bill Wendling53351a12010-03-12 02:00:43 +000067
Bill Schmidt240b9b62013-05-13 19:34:37 +000068 if (TM.getSubtargetImpl()->isSVR4ABI())
69 return new PPC64LinuxTargetObjectFile();
70
Bruno Cardoso Lopesfdf229e2009-08-13 23:30:21 +000071 return new TargetLoweringObjectFileELF();
Chris Lattnerf0144122009-07-28 03:13:23 +000072}
73
Chris Lattner331d1bc2006-11-02 01:44:04 +000074PPCTargetLowering::PPCTargetLowering(PPCTargetMachine &TM)
Chris Lattnerf0144122009-07-28 03:13:23 +000075 : TargetLowering(TM, CreateTLOF(TM)), PPCSubTarget(*TM.getSubtargetImpl()) {
Evan Cheng769951f2012-07-02 22:39:56 +000076 const PPCSubtarget *Subtarget = &TM.getSubtarget<PPCSubtarget>();
Scott Michelfdc40a02009-02-17 22:15:04 +000077
Nate Begeman405e3ec2005-10-21 00:02:42 +000078 setPow2DivIsCheap();
Dale Johannesen72324642008-07-31 18:13:12 +000079
Chris Lattnerd145a612005-09-27 22:18:25 +000080 // Use _setjmp/_longjmp instead of setjmp/longjmp.
Anton Korobeynikovd27a2582006-12-10 23:12:42 +000081 setUseUnderscoreSetJmp(true);
82 setUseUnderscoreLongJmp(true);
Scott Michelfdc40a02009-02-17 22:15:04 +000083
Chris Lattner749dc722010-10-10 18:34:00 +000084 // On PPC32/64, arguments smaller than 4/8 bytes are extended, so all
85 // arguments are at least 4/8 bytes aligned.
Evan Cheng769951f2012-07-02 22:39:56 +000086 bool isPPC64 = Subtarget->isPPC64();
87 setMinStackArgumentAlignment(isPPC64 ? 8:4);
Wesley Peckbf17cfa2010-11-23 03:31:01 +000088
Chris Lattner7c5a3d32005-08-16 17:14:42 +000089 // Set up the register classes.
Craig Topperc9099502012-04-20 06:31:50 +000090 addRegisterClass(MVT::i32, &PPC::GPRCRegClass);
91 addRegisterClass(MVT::f32, &PPC::F4RCRegClass);
92 addRegisterClass(MVT::f64, &PPC::F8RCRegClass);
Scott Michelfdc40a02009-02-17 22:15:04 +000093
Evan Chengc5484282006-10-04 00:56:09 +000094 // PowerPC has an i16 but no i8 (or i1) SEXTLOAD
Owen Anderson825b72b2009-08-11 20:47:22 +000095 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
96 setLoadExtAction(ISD::SEXTLOAD, MVT::i8, Expand);
Duncan Sandsf9c98e62008-01-23 20:39:46 +000097
Owen Anderson825b72b2009-08-11 20:47:22 +000098 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +000099
Chris Lattner94e509c2006-11-10 23:58:45 +0000100 // PowerPC has pre-inc load and store's.
Owen Anderson825b72b2009-08-11 20:47:22 +0000101 setIndexedLoadAction(ISD::PRE_INC, MVT::i1, Legal);
102 setIndexedLoadAction(ISD::PRE_INC, MVT::i8, Legal);
103 setIndexedLoadAction(ISD::PRE_INC, MVT::i16, Legal);
104 setIndexedLoadAction(ISD::PRE_INC, MVT::i32, Legal);
105 setIndexedLoadAction(ISD::PRE_INC, MVT::i64, Legal);
106 setIndexedStoreAction(ISD::PRE_INC, MVT::i1, Legal);
107 setIndexedStoreAction(ISD::PRE_INC, MVT::i8, Legal);
108 setIndexedStoreAction(ISD::PRE_INC, MVT::i16, Legal);
109 setIndexedStoreAction(ISD::PRE_INC, MVT::i32, Legal);
110 setIndexedStoreAction(ISD::PRE_INC, MVT::i64, Legal);
Evan Chengcd633192006-11-09 19:11:50 +0000111
Dale Johannesen6eaeff22007-10-10 01:01:31 +0000112 // This is used in the ppcf128->int sequence. Note it has different semantics
113 // from FP_ROUND: that rounds to nearest, this rounds to zero.
Owen Anderson825b72b2009-08-11 20:47:22 +0000114 setOperationAction(ISD::FP_ROUND_INREG, MVT::ppcf128, Custom);
Dale Johannesen638ccd52007-10-06 01:24:11 +0000115
Roman Divacky0016f732012-08-16 18:19:29 +0000116 // We do not currently implement these libm ops for PowerPC.
Owen Anderson4a4fdf32011-12-08 19:32:14 +0000117 setOperationAction(ISD::FFLOOR, MVT::ppcf128, Expand);
118 setOperationAction(ISD::FCEIL, MVT::ppcf128, Expand);
119 setOperationAction(ISD::FTRUNC, MVT::ppcf128, Expand);
120 setOperationAction(ISD::FRINT, MVT::ppcf128, Expand);
121 setOperationAction(ISD::FNEARBYINT, MVT::ppcf128, Expand);
Bill Schmidtcd7a1552013-04-03 13:05:44 +0000122 setOperationAction(ISD::FREM, MVT::ppcf128, Expand);
Owen Anderson4a4fdf32011-12-08 19:32:14 +0000123
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000124 // PowerPC has no SREM/UREM instructions
Owen Anderson825b72b2009-08-11 20:47:22 +0000125 setOperationAction(ISD::SREM, MVT::i32, Expand);
126 setOperationAction(ISD::UREM, MVT::i32, Expand);
127 setOperationAction(ISD::SREM, MVT::i64, Expand);
128 setOperationAction(ISD::UREM, MVT::i64, Expand);
Dan Gohman3ce990d2007-10-08 17:28:24 +0000129
130 // Don't use SMUL_LOHI/UMUL_LOHI or SDIVREM/UDIVREM to lower SREM/UREM.
Owen Anderson825b72b2009-08-11 20:47:22 +0000131 setOperationAction(ISD::UMUL_LOHI, MVT::i32, Expand);
132 setOperationAction(ISD::SMUL_LOHI, MVT::i32, Expand);
133 setOperationAction(ISD::UMUL_LOHI, MVT::i64, Expand);
134 setOperationAction(ISD::SMUL_LOHI, MVT::i64, Expand);
135 setOperationAction(ISD::UDIVREM, MVT::i32, Expand);
136 setOperationAction(ISD::SDIVREM, MVT::i32, Expand);
137 setOperationAction(ISD::UDIVREM, MVT::i64, Expand);
138 setOperationAction(ISD::SDIVREM, MVT::i64, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000139
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000140 // We don't support sin/cos/sqrt/fmod/pow
Owen Anderson825b72b2009-08-11 20:47:22 +0000141 setOperationAction(ISD::FSIN , MVT::f64, Expand);
142 setOperationAction(ISD::FCOS , MVT::f64, Expand);
Evan Cheng8688a582013-01-29 02:32:37 +0000143 setOperationAction(ISD::FSINCOS, MVT::f64, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000144 setOperationAction(ISD::FREM , MVT::f64, Expand);
145 setOperationAction(ISD::FPOW , MVT::f64, Expand);
Hal Finkel070b8db2012-06-22 00:49:52 +0000146 setOperationAction(ISD::FMA , MVT::f64, Legal);
Owen Anderson825b72b2009-08-11 20:47:22 +0000147 setOperationAction(ISD::FSIN , MVT::f32, Expand);
148 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Evan Cheng8688a582013-01-29 02:32:37 +0000149 setOperationAction(ISD::FSINCOS, MVT::f32, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000150 setOperationAction(ISD::FREM , MVT::f32, Expand);
151 setOperationAction(ISD::FPOW , MVT::f32, Expand);
Hal Finkel070b8db2012-06-22 00:49:52 +0000152 setOperationAction(ISD::FMA , MVT::f32, Legal);
Dale Johannesen5c5eb802008-01-18 19:55:37 +0000153
Owen Anderson825b72b2009-08-11 20:47:22 +0000154 setOperationAction(ISD::FLT_ROUNDS_, MVT::i32, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000155
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000156 // If we're enabling GP optimizations, use hardware square root
Hal Finkel827307b2013-04-03 04:01:11 +0000157 if (!Subtarget->hasFSQRT() &&
158 !(TM.Options.UnsafeFPMath &&
159 Subtarget->hasFRSQRTE() && Subtarget->hasFRE()))
Owen Anderson825b72b2009-08-11 20:47:22 +0000160 setOperationAction(ISD::FSQRT, MVT::f64, Expand);
Hal Finkel827307b2013-04-03 04:01:11 +0000161
162 if (!Subtarget->hasFSQRT() &&
163 !(TM.Options.UnsafeFPMath &&
164 Subtarget->hasFRSQRTES() && Subtarget->hasFRES()))
Owen Anderson825b72b2009-08-11 20:47:22 +0000165 setOperationAction(ISD::FSQRT, MVT::f32, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000166
Owen Anderson825b72b2009-08-11 20:47:22 +0000167 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
168 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000169
Hal Finkelf5d5c432013-03-29 08:57:48 +0000170 if (Subtarget->hasFPRND()) {
171 setOperationAction(ISD::FFLOOR, MVT::f64, Legal);
172 setOperationAction(ISD::FCEIL, MVT::f64, Legal);
173 setOperationAction(ISD::FTRUNC, MVT::f64, Legal);
174
175 setOperationAction(ISD::FFLOOR, MVT::f32, Legal);
176 setOperationAction(ISD::FCEIL, MVT::f32, Legal);
177 setOperationAction(ISD::FTRUNC, MVT::f32, Legal);
178
179 // frin does not implement "ties to even." Thus, this is safe only in
180 // fast-math mode.
181 if (TM.Options.UnsafeFPMath) {
182 setOperationAction(ISD::FNEARBYINT, MVT::f64, Legal);
183 setOperationAction(ISD::FNEARBYINT, MVT::f32, Legal);
Hal Finkel0882fd62013-03-29 19:41:55 +0000184
185 // These need to set FE_INEXACT, and use a custom inserter.
186 setOperationAction(ISD::FRINT, MVT::f64, Legal);
187 setOperationAction(ISD::FRINT, MVT::f32, Legal);
Hal Finkelf5d5c432013-03-29 08:57:48 +0000188 }
189 }
190
Nate Begemand88fc032006-01-14 03:14:10 +0000191 // PowerPC does not have BSWAP, CTPOP or CTTZ
Owen Anderson825b72b2009-08-11 20:47:22 +0000192 setOperationAction(ISD::BSWAP, MVT::i32 , Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000193 setOperationAction(ISD::CTTZ , MVT::i32 , Expand);
Chandler Carruth63974b22011-12-13 01:56:10 +0000194 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i32, Expand);
195 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i32, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000196 setOperationAction(ISD::BSWAP, MVT::i64 , Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000197 setOperationAction(ISD::CTTZ , MVT::i64 , Expand);
Chandler Carruth63974b22011-12-13 01:56:10 +0000198 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i64, Expand);
199 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i64, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000200
Hal Finkelc53ab4d2013-03-28 13:29:47 +0000201 if (Subtarget->hasPOPCNTD()) {
Hal Finkel1fce8832013-04-01 15:58:15 +0000202 setOperationAction(ISD::CTPOP, MVT::i32 , Legal);
Hal Finkelc53ab4d2013-03-28 13:29:47 +0000203 setOperationAction(ISD::CTPOP, MVT::i64 , Legal);
204 } else {
205 setOperationAction(ISD::CTPOP, MVT::i32 , Expand);
206 setOperationAction(ISD::CTPOP, MVT::i64 , Expand);
207 }
208
Nate Begeman35ef9132006-01-11 21:21:00 +0000209 // PowerPC does not have ROTR
Owen Anderson825b72b2009-08-11 20:47:22 +0000210 setOperationAction(ISD::ROTR, MVT::i32 , Expand);
211 setOperationAction(ISD::ROTR, MVT::i64 , Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000212
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000213 // PowerPC does not have Select
Owen Anderson825b72b2009-08-11 20:47:22 +0000214 setOperationAction(ISD::SELECT, MVT::i32, Expand);
215 setOperationAction(ISD::SELECT, MVT::i64, Expand);
216 setOperationAction(ISD::SELECT, MVT::f32, Expand);
217 setOperationAction(ISD::SELECT, MVT::f64, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000218
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000219 // PowerPC wants to turn select_cc of FP into fsel when possible.
Owen Anderson825b72b2009-08-11 20:47:22 +0000220 setOperationAction(ISD::SELECT_CC, MVT::f32, Custom);
221 setOperationAction(ISD::SELECT_CC, MVT::f64, Custom);
Nate Begeman44775902006-01-31 08:17:29 +0000222
Nate Begeman750ac1b2006-02-01 07:19:44 +0000223 // PowerPC wants to optimize integer setcc a bit
Owen Anderson825b72b2009-08-11 20:47:22 +0000224 setOperationAction(ISD::SETCC, MVT::i32, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000225
Nate Begeman81e80972006-03-17 01:40:33 +0000226 // PowerPC does not have BRCOND which requires SetCC
Owen Anderson825b72b2009-08-11 20:47:22 +0000227 setOperationAction(ISD::BRCOND, MVT::Other, Expand);
Evan Chengc35497f2006-10-30 08:02:39 +0000228
Owen Anderson825b72b2009-08-11 20:47:22 +0000229 setOperationAction(ISD::BR_JT, MVT::Other, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000230
Chris Lattnerf7605322005-08-31 21:09:52 +0000231 // PowerPC turns FP_TO_SINT into FCTIWZ and some load/stores.
Owen Anderson825b72b2009-08-11 20:47:22 +0000232 setOperationAction(ISD::FP_TO_SINT, MVT::i32, Custom);
Nate Begemanc09eeec2005-09-06 22:03:27 +0000233
Jim Laskeyad23c9d2005-08-17 00:40:22 +0000234 // PowerPC does not have [U|S]INT_TO_FP
Owen Anderson825b72b2009-08-11 20:47:22 +0000235 setOperationAction(ISD::SINT_TO_FP, MVT::i32, Expand);
236 setOperationAction(ISD::UINT_TO_FP, MVT::i32, Expand);
Jim Laskeyad23c9d2005-08-17 00:40:22 +0000237
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000238 setOperationAction(ISD::BITCAST, MVT::f32, Expand);
239 setOperationAction(ISD::BITCAST, MVT::i32, Expand);
240 setOperationAction(ISD::BITCAST, MVT::i64, Expand);
241 setOperationAction(ISD::BITCAST, MVT::f64, Expand);
Chris Lattner53e88452005-12-23 05:13:35 +0000242
Chris Lattner25b8b8c2006-04-28 21:56:10 +0000243 // We cannot sextinreg(i1). Expand to shifts.
Owen Anderson825b72b2009-08-11 20:47:22 +0000244 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1, Expand);
Jim Laskey2ad9f172007-02-22 14:56:36 +0000245
Owen Anderson825b72b2009-08-11 20:47:22 +0000246 setOperationAction(ISD::EXCEPTIONADDR, MVT::i64, Expand);
247 setOperationAction(ISD::EHSELECTION, MVT::i64, Expand);
248 setOperationAction(ISD::EXCEPTIONADDR, MVT::i32, Expand);
249 setOperationAction(ISD::EHSELECTION, MVT::i32, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000250
Hal Finkele9150472013-03-27 19:10:42 +0000251 // NOTE: EH_SJLJ_SETJMP/_LONGJMP supported here is NOT intended to support
Hal Finkel7ee74a62013-03-21 21:37:52 +0000252 // SjLj exception handling but a light-weight setjmp/longjmp replacement to
253 // support continuation, user-level threading, and etc.. As a result, no
254 // other SjLj exception interfaces are implemented and please don't build
255 // your own exception handling based on them.
256 // LLVM/Clang supports zero-cost DWARF exception handling.
257 setOperationAction(ISD::EH_SJLJ_SETJMP, MVT::i32, Custom);
258 setOperationAction(ISD::EH_SJLJ_LONGJMP, MVT::Other, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000259
260 // We want to legalize GlobalAddress and ConstantPool nodes into the
Nate Begeman28a6b022005-12-10 02:36:00 +0000261 // appropriate instructions to materialize the address.
Owen Anderson825b72b2009-08-11 20:47:22 +0000262 setOperationAction(ISD::GlobalAddress, MVT::i32, Custom);
263 setOperationAction(ISD::GlobalTLSAddress, MVT::i32, Custom);
Bob Wilson3d90dbe2009-11-04 21:31:18 +0000264 setOperationAction(ISD::BlockAddress, MVT::i32, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000265 setOperationAction(ISD::ConstantPool, MVT::i32, Custom);
266 setOperationAction(ISD::JumpTable, MVT::i32, Custom);
267 setOperationAction(ISD::GlobalAddress, MVT::i64, Custom);
268 setOperationAction(ISD::GlobalTLSAddress, MVT::i64, Custom);
Bob Wilson3d90dbe2009-11-04 21:31:18 +0000269 setOperationAction(ISD::BlockAddress, MVT::i64, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000270 setOperationAction(ISD::ConstantPool, MVT::i64, Custom);
271 setOperationAction(ISD::JumpTable, MVT::i64, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000272
Nate Begeman1db3c922008-08-11 17:36:31 +0000273 // TRAP is legal.
Owen Anderson825b72b2009-08-11 20:47:22 +0000274 setOperationAction(ISD::TRAP, MVT::Other, Legal);
Bill Wendling77959322008-09-17 00:30:57 +0000275
276 // TRAMPOLINE is custom lowered.
Duncan Sands4a544a72011-09-06 13:37:06 +0000277 setOperationAction(ISD::INIT_TRAMPOLINE, MVT::Other, Custom);
278 setOperationAction(ISD::ADJUST_TRAMPOLINE, MVT::Other, Custom);
Bill Wendling77959322008-09-17 00:30:57 +0000279
Nate Begemanacc398c2006-01-25 18:21:52 +0000280 // VASTART needs to be custom lowered to use the VarArgsFrameIndex
Owen Anderson825b72b2009-08-11 20:47:22 +0000281 setOperationAction(ISD::VASTART , MVT::Other, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000282
Evan Cheng769951f2012-07-02 22:39:56 +0000283 if (Subtarget->isSVR4ABI()) {
284 if (isPPC64) {
Hal Finkel179a4dd2012-03-24 03:53:55 +0000285 // VAARG always uses double-word chunks, so promote anything smaller.
286 setOperationAction(ISD::VAARG, MVT::i1, Promote);
287 AddPromotedToType (ISD::VAARG, MVT::i1, MVT::i64);
288 setOperationAction(ISD::VAARG, MVT::i8, Promote);
289 AddPromotedToType (ISD::VAARG, MVT::i8, MVT::i64);
290 setOperationAction(ISD::VAARG, MVT::i16, Promote);
291 AddPromotedToType (ISD::VAARG, MVT::i16, MVT::i64);
292 setOperationAction(ISD::VAARG, MVT::i32, Promote);
293 AddPromotedToType (ISD::VAARG, MVT::i32, MVT::i64);
294 setOperationAction(ISD::VAARG, MVT::Other, Expand);
295 } else {
296 // VAARG is custom lowered with the 32-bit SVR4 ABI.
297 setOperationAction(ISD::VAARG, MVT::Other, Custom);
298 setOperationAction(ISD::VAARG, MVT::i64, Custom);
299 }
Roman Divackybdb226e2011-06-28 15:30:42 +0000300 } else
Owen Anderson825b72b2009-08-11 20:47:22 +0000301 setOperationAction(ISD::VAARG, MVT::Other, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000302
Chris Lattnerb22c08b2006-01-15 09:02:48 +0000303 // Use the default implementation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000304 setOperationAction(ISD::VACOPY , MVT::Other, Expand);
305 setOperationAction(ISD::VAEND , MVT::Other, Expand);
306 setOperationAction(ISD::STACKSAVE , MVT::Other, Expand);
307 setOperationAction(ISD::STACKRESTORE , MVT::Other, Custom);
308 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32 , Custom);
309 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i64 , Custom);
Chris Lattner56a752e2006-10-18 01:18:48 +0000310
Chris Lattner6d92cad2006-03-26 10:06:40 +0000311 // We want to custom lower some of our intrinsics.
Owen Anderson825b72b2009-08-11 20:47:22 +0000312 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000313
Hal Finkelb1fd3cd2013-05-15 21:37:41 +0000314 // To handle counter-based loop conditions.
315 setOperationAction(ISD::INTRINSIC_W_CHAIN, MVT::i1, Custom);
316
Dale Johannesen53e4e442008-11-07 22:54:33 +0000317 // Comparisons that require checking two conditions.
Owen Anderson825b72b2009-08-11 20:47:22 +0000318 setCondCodeAction(ISD::SETULT, MVT::f32, Expand);
319 setCondCodeAction(ISD::SETULT, MVT::f64, Expand);
320 setCondCodeAction(ISD::SETUGT, MVT::f32, Expand);
321 setCondCodeAction(ISD::SETUGT, MVT::f64, Expand);
322 setCondCodeAction(ISD::SETUEQ, MVT::f32, Expand);
323 setCondCodeAction(ISD::SETUEQ, MVT::f64, Expand);
324 setCondCodeAction(ISD::SETOGE, MVT::f32, Expand);
325 setCondCodeAction(ISD::SETOGE, MVT::f64, Expand);
326 setCondCodeAction(ISD::SETOLE, MVT::f32, Expand);
327 setCondCodeAction(ISD::SETOLE, MVT::f64, Expand);
328 setCondCodeAction(ISD::SETONE, MVT::f32, Expand);
329 setCondCodeAction(ISD::SETONE, MVT::f64, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000330
Evan Cheng769951f2012-07-02 22:39:56 +0000331 if (Subtarget->has64BitSupport()) {
Nate Begeman1d9d7422005-10-18 00:28:58 +0000332 // They also have instructions for converting between i64 and fp.
Owen Anderson825b72b2009-08-11 20:47:22 +0000333 setOperationAction(ISD::FP_TO_SINT, MVT::i64, Custom);
334 setOperationAction(ISD::FP_TO_UINT, MVT::i64, Expand);
335 setOperationAction(ISD::SINT_TO_FP, MVT::i64, Custom);
336 setOperationAction(ISD::UINT_TO_FP, MVT::i64, Expand);
Dale Johannesen4c9369d2009-06-04 20:53:52 +0000337 // This is just the low 32 bits of a (signed) fp->i64 conversion.
338 // We cannot do this with Promote because i64 is not a legal type.
Owen Anderson825b72b2009-08-11 20:47:22 +0000339 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000340
Hal Finkel46479192013-04-01 17:52:07 +0000341 if (PPCSubTarget.hasLFIWAX() || Subtarget->isPPC64())
Hal Finkel9ad0f492013-03-31 01:58:02 +0000342 setOperationAction(ISD::SINT_TO_FP, MVT::i32, Custom);
Nate Begemanae749a92005-10-25 23:48:36 +0000343 } else {
Chris Lattner860e8862005-11-17 07:30:41 +0000344 // PowerPC does not have FP_TO_UINT on 32-bit implementations.
Owen Anderson825b72b2009-08-11 20:47:22 +0000345 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Expand);
Nate Begeman9d2b8172005-10-18 00:56:42 +0000346 }
347
Hal Finkel46479192013-04-01 17:52:07 +0000348 // With the instructions enabled under FPCVT, we can do everything.
349 if (PPCSubTarget.hasFPCVT()) {
350 if (Subtarget->has64BitSupport()) {
351 setOperationAction(ISD::FP_TO_SINT, MVT::i64, Custom);
352 setOperationAction(ISD::FP_TO_UINT, MVT::i64, Custom);
353 setOperationAction(ISD::SINT_TO_FP, MVT::i64, Custom);
354 setOperationAction(ISD::UINT_TO_FP, MVT::i64, Custom);
355 }
356
357 setOperationAction(ISD::FP_TO_SINT, MVT::i32, Custom);
358 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Custom);
359 setOperationAction(ISD::SINT_TO_FP, MVT::i32, Custom);
360 setOperationAction(ISD::UINT_TO_FP, MVT::i32, Custom);
361 }
362
Evan Cheng769951f2012-07-02 22:39:56 +0000363 if (Subtarget->use64BitRegs()) {
Chris Lattner26cb2862007-10-19 04:08:28 +0000364 // 64-bit PowerPC implementations can support i64 types directly
Craig Topperc9099502012-04-20 06:31:50 +0000365 addRegisterClass(MVT::i64, &PPC::G8RCRegClass);
Nate Begeman1d9d7422005-10-18 00:28:58 +0000366 // BUILD_PAIR can't be handled natively, and should be expanded to shl/or
Owen Anderson825b72b2009-08-11 20:47:22 +0000367 setOperationAction(ISD::BUILD_PAIR, MVT::i64, Expand);
Dan Gohman9ed06db2008-03-07 20:36:53 +0000368 // 64-bit PowerPC wants to expand i128 shifts itself.
Owen Anderson825b72b2009-08-11 20:47:22 +0000369 setOperationAction(ISD::SHL_PARTS, MVT::i64, Custom);
370 setOperationAction(ISD::SRA_PARTS, MVT::i64, Custom);
371 setOperationAction(ISD::SRL_PARTS, MVT::i64, Custom);
Nate Begeman1d9d7422005-10-18 00:28:58 +0000372 } else {
Chris Lattner26cb2862007-10-19 04:08:28 +0000373 // 32-bit PowerPC wants to expand i64 shifts itself.
Owen Anderson825b72b2009-08-11 20:47:22 +0000374 setOperationAction(ISD::SHL_PARTS, MVT::i32, Custom);
375 setOperationAction(ISD::SRA_PARTS, MVT::i32, Custom);
376 setOperationAction(ISD::SRL_PARTS, MVT::i32, Custom);
Nate Begemanc09eeec2005-09-06 22:03:27 +0000377 }
Evan Chengd30bf012006-03-01 01:11:20 +0000378
Evan Cheng769951f2012-07-02 22:39:56 +0000379 if (Subtarget->hasAltivec()) {
Chris Lattnere3fea5a2006-03-31 19:52:36 +0000380 // First set operation action for all vector types to expand. Then we
381 // will selectively turn on ones that can be effectively codegen'd.
Owen Anderson825b72b2009-08-11 20:47:22 +0000382 for (unsigned i = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
383 i <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++i) {
384 MVT::SimpleValueType VT = (MVT::SimpleValueType)i;
Duncan Sands83ec4b62008-06-06 12:08:01 +0000385
Chris Lattnerf3f69de2006-04-16 01:37:57 +0000386 // add/sub are legal for all supported vector VT's.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000387 setOperationAction(ISD::ADD , VT, Legal);
388 setOperationAction(ISD::SUB , VT, Legal);
Scott Michelfdc40a02009-02-17 22:15:04 +0000389
Chris Lattner7ff7e672006-04-04 17:25:31 +0000390 // We promote all shuffles to v16i8.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000391 setOperationAction(ISD::VECTOR_SHUFFLE, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000392 AddPromotedToType (ISD::VECTOR_SHUFFLE, VT, MVT::v16i8);
Chris Lattnerf3f69de2006-04-16 01:37:57 +0000393
394 // We promote all non-typed operations to v4i32.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000395 setOperationAction(ISD::AND , VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000396 AddPromotedToType (ISD::AND , VT, MVT::v4i32);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000397 setOperationAction(ISD::OR , VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000398 AddPromotedToType (ISD::OR , VT, MVT::v4i32);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000399 setOperationAction(ISD::XOR , VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000400 AddPromotedToType (ISD::XOR , VT, MVT::v4i32);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000401 setOperationAction(ISD::LOAD , VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000402 AddPromotedToType (ISD::LOAD , VT, MVT::v4i32);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000403 setOperationAction(ISD::SELECT, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000404 AddPromotedToType (ISD::SELECT, VT, MVT::v4i32);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000405 setOperationAction(ISD::STORE, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000406 AddPromotedToType (ISD::STORE, VT, MVT::v4i32);
Scott Michelfdc40a02009-02-17 22:15:04 +0000407
Chris Lattnerf3f69de2006-04-16 01:37:57 +0000408 // No other operations are legal.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000409 setOperationAction(ISD::MUL , VT, Expand);
410 setOperationAction(ISD::SDIV, VT, Expand);
411 setOperationAction(ISD::SREM, VT, Expand);
412 setOperationAction(ISD::UDIV, VT, Expand);
413 setOperationAction(ISD::UREM, VT, Expand);
414 setOperationAction(ISD::FDIV, VT, Expand);
415 setOperationAction(ISD::FNEG, VT, Expand);
Craig Topper44e394c2012-11-15 08:02:19 +0000416 setOperationAction(ISD::FSQRT, VT, Expand);
417 setOperationAction(ISD::FLOG, VT, Expand);
418 setOperationAction(ISD::FLOG10, VT, Expand);
419 setOperationAction(ISD::FLOG2, VT, Expand);
420 setOperationAction(ISD::FEXP, VT, Expand);
421 setOperationAction(ISD::FEXP2, VT, Expand);
422 setOperationAction(ISD::FSIN, VT, Expand);
423 setOperationAction(ISD::FCOS, VT, Expand);
424 setOperationAction(ISD::FABS, VT, Expand);
425 setOperationAction(ISD::FPOWI, VT, Expand);
Craig Topper1ab489a2012-11-14 08:11:25 +0000426 setOperationAction(ISD::FFLOOR, VT, Expand);
Craig Topper49010472012-11-15 06:51:10 +0000427 setOperationAction(ISD::FCEIL, VT, Expand);
428 setOperationAction(ISD::FTRUNC, VT, Expand);
429 setOperationAction(ISD::FRINT, VT, Expand);
430 setOperationAction(ISD::FNEARBYINT, VT, Expand);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000431 setOperationAction(ISD::EXTRACT_VECTOR_ELT, VT, Expand);
432 setOperationAction(ISD::INSERT_VECTOR_ELT, VT, Expand);
433 setOperationAction(ISD::BUILD_VECTOR, VT, Expand);
434 setOperationAction(ISD::UMUL_LOHI, VT, Expand);
435 setOperationAction(ISD::SMUL_LOHI, VT, Expand);
436 setOperationAction(ISD::UDIVREM, VT, Expand);
437 setOperationAction(ISD::SDIVREM, VT, Expand);
438 setOperationAction(ISD::SCALAR_TO_VECTOR, VT, Expand);
439 setOperationAction(ISD::FPOW, VT, Expand);
440 setOperationAction(ISD::CTPOP, VT, Expand);
441 setOperationAction(ISD::CTLZ, VT, Expand);
Chandler Carruth63974b22011-12-13 01:56:10 +0000442 setOperationAction(ISD::CTLZ_ZERO_UNDEF, VT, Expand);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000443 setOperationAction(ISD::CTTZ, VT, Expand);
Chandler Carruth63974b22011-12-13 01:56:10 +0000444 setOperationAction(ISD::CTTZ_ZERO_UNDEF, VT, Expand);
Benjamin Kramer91223a42012-12-19 15:49:14 +0000445 setOperationAction(ISD::VSELECT, VT, Expand);
Adhemerval Zanellacfe09ed2012-11-05 17:15:56 +0000446 setOperationAction(ISD::SIGN_EXTEND_INREG, VT, Expand);
447
448 for (unsigned j = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
449 j <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++j) {
450 MVT::SimpleValueType InnerVT = (MVT::SimpleValueType)j;
451 setTruncStoreAction(VT, InnerVT, Expand);
452 }
453 setLoadExtAction(ISD::SEXTLOAD, VT, Expand);
454 setLoadExtAction(ISD::ZEXTLOAD, VT, Expand);
455 setLoadExtAction(ISD::EXTLOAD, VT, Expand);
Chris Lattnere3fea5a2006-03-31 19:52:36 +0000456 }
457
Chris Lattner7ff7e672006-04-04 17:25:31 +0000458 // We can custom expand all VECTOR_SHUFFLEs to VPERM, others we can handle
459 // with merges, splats, etc.
Owen Anderson825b72b2009-08-11 20:47:22 +0000460 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v16i8, Custom);
Chris Lattner7ff7e672006-04-04 17:25:31 +0000461
Owen Anderson825b72b2009-08-11 20:47:22 +0000462 setOperationAction(ISD::AND , MVT::v4i32, Legal);
463 setOperationAction(ISD::OR , MVT::v4i32, Legal);
464 setOperationAction(ISD::XOR , MVT::v4i32, Legal);
465 setOperationAction(ISD::LOAD , MVT::v4i32, Legal);
466 setOperationAction(ISD::SELECT, MVT::v4i32, Expand);
467 setOperationAction(ISD::STORE , MVT::v4i32, Legal);
Adhemerval Zanella51aaadb2012-10-08 17:27:24 +0000468 setOperationAction(ISD::FP_TO_SINT, MVT::v4i32, Legal);
469 setOperationAction(ISD::FP_TO_UINT, MVT::v4i32, Legal);
470 setOperationAction(ISD::SINT_TO_FP, MVT::v4i32, Legal);
471 setOperationAction(ISD::UINT_TO_FP, MVT::v4i32, Legal);
Adhemerval Zanellae95ed2b2012-11-15 20:56:03 +0000472 setOperationAction(ISD::FFLOOR, MVT::v4f32, Legal);
473 setOperationAction(ISD::FCEIL, MVT::v4f32, Legal);
474 setOperationAction(ISD::FTRUNC, MVT::v4f32, Legal);
475 setOperationAction(ISD::FNEARBYINT, MVT::v4f32, Legal);
Scott Michelfdc40a02009-02-17 22:15:04 +0000476
Craig Topperc9099502012-04-20 06:31:50 +0000477 addRegisterClass(MVT::v4f32, &PPC::VRRCRegClass);
478 addRegisterClass(MVT::v4i32, &PPC::VRRCRegClass);
479 addRegisterClass(MVT::v8i16, &PPC::VRRCRegClass);
480 addRegisterClass(MVT::v16i8, &PPC::VRRCRegClass);
Scott Michelfdc40a02009-02-17 22:15:04 +0000481
Owen Anderson825b72b2009-08-11 20:47:22 +0000482 setOperationAction(ISD::MUL, MVT::v4f32, Legal);
Hal Finkel070b8db2012-06-22 00:49:52 +0000483 setOperationAction(ISD::FMA, MVT::v4f32, Legal);
Hal Finkel827307b2013-04-03 04:01:11 +0000484
485 if (TM.Options.UnsafeFPMath) {
486 setOperationAction(ISD::FDIV, MVT::v4f32, Legal);
487 setOperationAction(ISD::FSQRT, MVT::v4f32, Legal);
488 }
489
Owen Anderson825b72b2009-08-11 20:47:22 +0000490 setOperationAction(ISD::MUL, MVT::v4i32, Custom);
491 setOperationAction(ISD::MUL, MVT::v8i16, Custom);
492 setOperationAction(ISD::MUL, MVT::v16i8, Custom);
Chris Lattnerf1d0b2b2006-03-20 01:53:53 +0000493
Owen Anderson825b72b2009-08-11 20:47:22 +0000494 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4f32, Custom);
495 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4i32, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000496
Owen Anderson825b72b2009-08-11 20:47:22 +0000497 setOperationAction(ISD::BUILD_VECTOR, MVT::v16i8, Custom);
498 setOperationAction(ISD::BUILD_VECTOR, MVT::v8i16, Custom);
499 setOperationAction(ISD::BUILD_VECTOR, MVT::v4i32, Custom);
500 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f32, Custom);
Adhemerval Zanella5f41fd62012-10-30 13:50:19 +0000501
502 // Altivec does not contain unordered floating-point compare instructions
503 setCondCodeAction(ISD::SETUO, MVT::v4f32, Expand);
504 setCondCodeAction(ISD::SETUEQ, MVT::v4f32, Expand);
505 setCondCodeAction(ISD::SETUGT, MVT::v4f32, Expand);
506 setCondCodeAction(ISD::SETUGE, MVT::v4f32, Expand);
507 setCondCodeAction(ISD::SETULT, MVT::v4f32, Expand);
508 setCondCodeAction(ISD::SETULE, MVT::v4f32, Expand);
Nate Begeman425a9692005-11-29 08:17:20 +0000509 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000510
Hal Finkel8cc34742012-08-04 14:10:46 +0000511 if (Subtarget->has64BitSupport()) {
Hal Finkel19aa2b52012-04-01 20:08:17 +0000512 setOperationAction(ISD::PREFETCH, MVT::Other, Legal);
Hal Finkel8cc34742012-08-04 14:10:46 +0000513 setOperationAction(ISD::READCYCLECOUNTER, MVT::i64, Legal);
514 }
Hal Finkel19aa2b52012-04-01 20:08:17 +0000515
Eli Friedman4db5aca2011-08-29 18:23:02 +0000516 setOperationAction(ISD::ATOMIC_LOAD, MVT::i32, Expand);
517 setOperationAction(ISD::ATOMIC_STORE, MVT::i32, Expand);
Hal Finkelcd9ea512012-12-25 17:22:53 +0000518 setOperationAction(ISD::ATOMIC_LOAD, MVT::i64, Expand);
519 setOperationAction(ISD::ATOMIC_STORE, MVT::i64, Expand);
Eli Friedman4db5aca2011-08-29 18:23:02 +0000520
Duncan Sands03228082008-11-23 15:47:28 +0000521 setBooleanContents(ZeroOrOneBooleanContent);
Bill Schmidtfa799112013-04-23 18:49:44 +0000522 // Altivec instructions set fields to all zeros or all ones.
523 setBooleanVectorContents(ZeroOrNegativeOneBooleanContent);
Scott Michelfdc40a02009-02-17 22:15:04 +0000524
Evan Cheng769951f2012-07-02 22:39:56 +0000525 if (isPPC64) {
Chris Lattner10da9572006-10-18 01:20:43 +0000526 setStackPointerRegisterToSaveRestore(PPC::X1);
Jim Laskey2ad9f172007-02-22 14:56:36 +0000527 setExceptionPointerRegister(PPC::X3);
528 setExceptionSelectorRegister(PPC::X4);
529 } else {
Chris Lattner10da9572006-10-18 01:20:43 +0000530 setStackPointerRegisterToSaveRestore(PPC::R1);
Jim Laskey2ad9f172007-02-22 14:56:36 +0000531 setExceptionPointerRegister(PPC::R3);
532 setExceptionSelectorRegister(PPC::R4);
533 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000534
Chris Lattner8c13d0a2006-03-01 04:57:39 +0000535 // We have target-specific dag combine patterns for the following nodes:
536 setTargetDAGCombine(ISD::SINT_TO_FP);
Hal Finkel80d10de2013-05-24 23:00:14 +0000537 setTargetDAGCombine(ISD::LOAD);
Chris Lattner51269842006-03-01 05:50:56 +0000538 setTargetDAGCombine(ISD::STORE);
Chris Lattner90564f22006-04-18 17:59:36 +0000539 setTargetDAGCombine(ISD::BR_CC);
Chris Lattnerd9989382006-07-10 20:56:58 +0000540 setTargetDAGCombine(ISD::BSWAP);
Hal Finkel5a0e6042013-05-25 04:05:05 +0000541 setTargetDAGCombine(ISD::INTRINSIC_WO_CHAIN);
Scott Michelfdc40a02009-02-17 22:15:04 +0000542
Hal Finkel827307b2013-04-03 04:01:11 +0000543 // Use reciprocal estimates.
544 if (TM.Options.UnsafeFPMath) {
545 setTargetDAGCombine(ISD::FDIV);
546 setTargetDAGCombine(ISD::FSQRT);
547 }
548
Dale Johannesenfabd32d2007-10-19 00:59:18 +0000549 // Darwin long double math library functions have $LDBL128 appended.
Evan Cheng769951f2012-07-02 22:39:56 +0000550 if (Subtarget->isDarwin()) {
Duncan Sands007f9842008-01-10 10:28:30 +0000551 setLibcallName(RTLIB::COS_PPCF128, "cosl$LDBL128");
Dale Johannesenfabd32d2007-10-19 00:59:18 +0000552 setLibcallName(RTLIB::POW_PPCF128, "powl$LDBL128");
553 setLibcallName(RTLIB::REM_PPCF128, "fmodl$LDBL128");
Duncan Sands007f9842008-01-10 10:28:30 +0000554 setLibcallName(RTLIB::SIN_PPCF128, "sinl$LDBL128");
555 setLibcallName(RTLIB::SQRT_PPCF128, "sqrtl$LDBL128");
Dale Johannesen7794f2a2008-09-04 00:47:13 +0000556 setLibcallName(RTLIB::LOG_PPCF128, "logl$LDBL128");
557 setLibcallName(RTLIB::LOG2_PPCF128, "log2l$LDBL128");
558 setLibcallName(RTLIB::LOG10_PPCF128, "log10l$LDBL128");
559 setLibcallName(RTLIB::EXP_PPCF128, "expl$LDBL128");
560 setLibcallName(RTLIB::EXP2_PPCF128, "exp2l$LDBL128");
Dale Johannesenfabd32d2007-10-19 00:59:18 +0000561 }
562
Hal Finkelc6129162011-10-17 18:53:03 +0000563 setMinFunctionAlignment(2);
564 if (PPCSubTarget.isDarwin())
565 setPrefFunctionAlignment(4);
Eli Friedmanfc5d3052011-05-06 20:34:06 +0000566
Evan Cheng769951f2012-07-02 22:39:56 +0000567 if (isPPC64 && Subtarget->isJITCodeModel())
568 // Temporary workaround for the inability of PPC64 JIT to handle jump
569 // tables.
570 setSupportJumpTables(false);
571
Eli Friedman26689ac2011-08-03 21:06:02 +0000572 setInsertFencesForAtomic(true);
573
Hal Finkel768c65f2011-11-22 16:21:04 +0000574 setSchedulingPreference(Sched::Hybrid);
575
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000576 computeRegisterProperties();
Hal Finkel621b77a2012-08-28 16:12:39 +0000577
578 // The Freescale cores does better with aggressive inlining of memcpy and
579 // friends. Gcc uses same threshold of 128 bytes (= 32 word stores).
580 if (Subtarget->getDarwinDirective() == PPC::DIR_E500mc ||
581 Subtarget->getDarwinDirective() == PPC::DIR_E5500) {
Jim Grosbach3450f802013-02-20 21:13:59 +0000582 MaxStoresPerMemset = 32;
583 MaxStoresPerMemsetOptSize = 16;
584 MaxStoresPerMemcpy = 32;
585 MaxStoresPerMemcpyOptSize = 8;
586 MaxStoresPerMemmove = 32;
587 MaxStoresPerMemmoveOptSize = 8;
Hal Finkel621b77a2012-08-28 16:12:39 +0000588
589 setPrefFunctionAlignment(4);
Hal Finkel621b77a2012-08-28 16:12:39 +0000590 }
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000591}
592
Dale Johannesen28d08fd2008-02-28 22:31:51 +0000593/// getByValTypeAlignment - Return the desired alignment for ByVal aggregate
594/// function arguments in the caller parameter area.
Chris Lattnerdb125cf2011-07-18 04:54:35 +0000595unsigned PPCTargetLowering::getByValTypeAlignment(Type *Ty) const {
Dan Gohmanf0757b02010-04-21 01:34:56 +0000596 const TargetMachine &TM = getTargetMachine();
Dale Johannesen28d08fd2008-02-28 22:31:51 +0000597 // Darwin passes everything on 4 byte boundary.
598 if (TM.getSubtarget<PPCSubtarget>().isDarwin())
599 return 4;
Roman Divacky466958c2012-04-02 15:49:30 +0000600
601 // 16byte and wider vectors are passed on 16byte boundary.
602 if (VectorType *VTy = dyn_cast<VectorType>(Ty))
603 if (VTy->getBitWidth() >= 128)
604 return 16;
605
606 // The rest is 8 on PPC64 and 4 on PPC32 boundary.
607 if (PPCSubTarget.isPPC64())
608 return 8;
609
Dale Johannesen28d08fd2008-02-28 22:31:51 +0000610 return 4;
611}
612
Chris Lattnerda6d20f2006-01-09 23:52:17 +0000613const char *PPCTargetLowering::getTargetNodeName(unsigned Opcode) const {
614 switch (Opcode) {
615 default: return 0;
Evan Cheng53301922008-07-12 02:23:19 +0000616 case PPCISD::FSEL: return "PPCISD::FSEL";
617 case PPCISD::FCFID: return "PPCISD::FCFID";
618 case PPCISD::FCTIDZ: return "PPCISD::FCTIDZ";
619 case PPCISD::FCTIWZ: return "PPCISD::FCTIWZ";
Hal Finkel827307b2013-04-03 04:01:11 +0000620 case PPCISD::FRE: return "PPCISD::FRE";
621 case PPCISD::FRSQRTE: return "PPCISD::FRSQRTE";
Evan Cheng53301922008-07-12 02:23:19 +0000622 case PPCISD::STFIWX: return "PPCISD::STFIWX";
623 case PPCISD::VMADDFP: return "PPCISD::VMADDFP";
624 case PPCISD::VNMSUBFP: return "PPCISD::VNMSUBFP";
625 case PPCISD::VPERM: return "PPCISD::VPERM";
626 case PPCISD::Hi: return "PPCISD::Hi";
627 case PPCISD::Lo: return "PPCISD::Lo";
Tilmann Scheller6b16eff2009-08-15 11:54:46 +0000628 case PPCISD::TOC_ENTRY: return "PPCISD::TOC_ENTRY";
Tilmann Scheller3a84dae2009-12-18 13:00:15 +0000629 case PPCISD::TOC_RESTORE: return "PPCISD::TOC_RESTORE";
630 case PPCISD::LOAD: return "PPCISD::LOAD";
631 case PPCISD::LOAD_TOC: return "PPCISD::LOAD_TOC";
Evan Cheng53301922008-07-12 02:23:19 +0000632 case PPCISD::DYNALLOC: return "PPCISD::DYNALLOC";
633 case PPCISD::GlobalBaseReg: return "PPCISD::GlobalBaseReg";
634 case PPCISD::SRL: return "PPCISD::SRL";
635 case PPCISD::SRA: return "PPCISD::SRA";
636 case PPCISD::SHL: return "PPCISD::SHL";
Ulrich Weigand86765fb2013-03-22 15:24:13 +0000637 case PPCISD::CALL: return "PPCISD::CALL";
638 case PPCISD::CALL_NOP: return "PPCISD::CALL_NOP";
Evan Cheng53301922008-07-12 02:23:19 +0000639 case PPCISD::MTCTR: return "PPCISD::MTCTR";
Ulrich Weigand86765fb2013-03-22 15:24:13 +0000640 case PPCISD::BCTRL: return "PPCISD::BCTRL";
Evan Cheng53301922008-07-12 02:23:19 +0000641 case PPCISD::RET_FLAG: return "PPCISD::RET_FLAG";
Hal Finkel7ee74a62013-03-21 21:37:52 +0000642 case PPCISD::EH_SJLJ_SETJMP: return "PPCISD::EH_SJLJ_SETJMP";
643 case PPCISD::EH_SJLJ_LONGJMP: return "PPCISD::EH_SJLJ_LONGJMP";
Evan Cheng53301922008-07-12 02:23:19 +0000644 case PPCISD::MFCR: return "PPCISD::MFCR";
645 case PPCISD::VCMP: return "PPCISD::VCMP";
646 case PPCISD::VCMPo: return "PPCISD::VCMPo";
647 case PPCISD::LBRX: return "PPCISD::LBRX";
648 case PPCISD::STBRX: return "PPCISD::STBRX";
Evan Cheng53301922008-07-12 02:23:19 +0000649 case PPCISD::LARX: return "PPCISD::LARX";
650 case PPCISD::STCX: return "PPCISD::STCX";
651 case PPCISD::COND_BRANCH: return "PPCISD::COND_BRANCH";
Hal Finkelb1fd3cd2013-05-15 21:37:41 +0000652 case PPCISD::BDNZ: return "PPCISD::BDNZ";
653 case PPCISD::BDZ: return "PPCISD::BDZ";
Evan Cheng53301922008-07-12 02:23:19 +0000654 case PPCISD::MFFS: return "PPCISD::MFFS";
Evan Cheng53301922008-07-12 02:23:19 +0000655 case PPCISD::FADDRTZ: return "PPCISD::FADDRTZ";
Evan Cheng53301922008-07-12 02:23:19 +0000656 case PPCISD::TC_RETURN: return "PPCISD::TC_RETURN";
Hal Finkel82b38212012-08-28 02:10:27 +0000657 case PPCISD::CR6SET: return "PPCISD::CR6SET";
658 case PPCISD::CR6UNSET: return "PPCISD::CR6UNSET";
Bill Schmidt34a9d4b2012-11-27 17:35:46 +0000659 case PPCISD::ADDIS_TOC_HA: return "PPCISD::ADDIS_TOC_HA";
660 case PPCISD::LD_TOC_L: return "PPCISD::LD_TOC_L";
661 case PPCISD::ADDI_TOC_L: return "PPCISD::ADDI_TOC_L";
Bill Schmidtb453e162012-12-14 17:02:38 +0000662 case PPCISD::ADDIS_GOT_TPREL_HA: return "PPCISD::ADDIS_GOT_TPREL_HA";
663 case PPCISD::LD_GOT_TPREL_L: return "PPCISD::LD_GOT_TPREL_L";
Bill Schmidtd7802bf2012-12-04 16:18:08 +0000664 case PPCISD::ADD_TLS: return "PPCISD::ADD_TLS";
Bill Schmidt57ac1f42012-12-11 20:30:11 +0000665 case PPCISD::ADDIS_TLSGD_HA: return "PPCISD::ADDIS_TLSGD_HA";
666 case PPCISD::ADDI_TLSGD_L: return "PPCISD::ADDI_TLSGD_L";
667 case PPCISD::GET_TLS_ADDR: return "PPCISD::GET_TLS_ADDR";
Bill Schmidt349c2782012-12-12 19:29:35 +0000668 case PPCISD::ADDIS_TLSLD_HA: return "PPCISD::ADDIS_TLSLD_HA";
669 case PPCISD::ADDI_TLSLD_L: return "PPCISD::ADDI_TLSLD_L";
670 case PPCISD::GET_TLSLD_ADDR: return "PPCISD::GET_TLSLD_ADDR";
671 case PPCISD::ADDIS_DTPREL_HA: return "PPCISD::ADDIS_DTPREL_HA";
672 case PPCISD::ADDI_DTPREL_L: return "PPCISD::ADDI_DTPREL_L";
Bill Schmidtb34c79e2013-02-20 15:50:31 +0000673 case PPCISD::VADD_SPLAT: return "PPCISD::VADD_SPLAT";
Bill Schmidt5bbdb192013-05-14 19:35:45 +0000674 case PPCISD::SC: return "PPCISD::SC";
Chris Lattnerda6d20f2006-01-09 23:52:17 +0000675 }
676}
677
Matt Arsenault225ed702013-05-18 00:21:46 +0000678EVT PPCTargetLowering::getSetCCResultType(LLVMContext &, EVT VT) const {
Adhemerval Zanella1c7d69b2012-10-08 18:59:53 +0000679 if (!VT.isVector())
680 return MVT::i32;
681 return VT.changeVectorElementTypeToInteger();
Scott Michel5b8f82e2008-03-10 15:42:14 +0000682}
683
Chris Lattner1a635d62006-04-14 06:01:58 +0000684//===----------------------------------------------------------------------===//
685// Node matching predicates, for use by the tblgen matching code.
686//===----------------------------------------------------------------------===//
687
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000688/// isFloatingPointZero - Return true if this is 0.0 or -0.0.
Dan Gohman475871a2008-07-27 21:46:04 +0000689static bool isFloatingPointZero(SDValue Op) {
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000690 if (ConstantFPSDNode *CFP = dyn_cast<ConstantFPSDNode>(Op))
Dale Johanneseneaf08942007-08-31 04:03:46 +0000691 return CFP->getValueAPF().isZero();
Gabor Greifba36cb52008-08-28 21:40:38 +0000692 else if (ISD::isEXTLoad(Op.getNode()) || ISD::isNON_EXTLoad(Op.getNode())) {
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000693 // Maybe this has already been legalized into the constant pool?
694 if (ConstantPoolSDNode *CP = dyn_cast<ConstantPoolSDNode>(Op.getOperand(1)))
Dan Gohman46510a72010-04-15 01:51:59 +0000695 if (const ConstantFP *CFP = dyn_cast<ConstantFP>(CP->getConstVal()))
Dale Johanneseneaf08942007-08-31 04:03:46 +0000696 return CFP->getValueAPF().isZero();
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000697 }
698 return false;
699}
700
Chris Lattnerddb739e2006-04-06 17:23:16 +0000701/// isConstantOrUndef - Op is either an undef node or a ConstantSDNode. Return
702/// true if Op is undef or if it matches the specified value.
Nate Begeman9008ca62009-04-27 18:41:29 +0000703static bool isConstantOrUndef(int Op, int Val) {
704 return Op < 0 || Op == Val;
Chris Lattnerddb739e2006-04-06 17:23:16 +0000705}
706
707/// isVPKUHUMShuffleMask - Return true if this is the shuffle mask for a
708/// VPKUHUM instruction.
Nate Begeman9008ca62009-04-27 18:41:29 +0000709bool PPC::isVPKUHUMShuffleMask(ShuffleVectorSDNode *N, bool isUnary) {
Chris Lattnerf24380e2006-04-06 22:28:36 +0000710 if (!isUnary) {
711 for (unsigned i = 0; i != 16; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +0000712 if (!isConstantOrUndef(N->getMaskElt(i), i*2+1))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000713 return false;
714 } else {
715 for (unsigned i = 0; i != 8; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +0000716 if (!isConstantOrUndef(N->getMaskElt(i), i*2+1) ||
717 !isConstantOrUndef(N->getMaskElt(i+8), i*2+1))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000718 return false;
719 }
Chris Lattnerd0608e12006-04-06 18:26:28 +0000720 return true;
Chris Lattnerddb739e2006-04-06 17:23:16 +0000721}
722
723/// isVPKUWUMShuffleMask - Return true if this is the shuffle mask for a
724/// VPKUWUM instruction.
Nate Begeman9008ca62009-04-27 18:41:29 +0000725bool PPC::isVPKUWUMShuffleMask(ShuffleVectorSDNode *N, bool isUnary) {
Chris Lattnerf24380e2006-04-06 22:28:36 +0000726 if (!isUnary) {
727 for (unsigned i = 0; i != 16; i += 2)
Nate Begeman9008ca62009-04-27 18:41:29 +0000728 if (!isConstantOrUndef(N->getMaskElt(i ), i*2+2) ||
729 !isConstantOrUndef(N->getMaskElt(i+1), i*2+3))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000730 return false;
731 } else {
732 for (unsigned i = 0; i != 8; i += 2)
Nate Begeman9008ca62009-04-27 18:41:29 +0000733 if (!isConstantOrUndef(N->getMaskElt(i ), i*2+2) ||
734 !isConstantOrUndef(N->getMaskElt(i+1), i*2+3) ||
735 !isConstantOrUndef(N->getMaskElt(i+8), i*2+2) ||
736 !isConstantOrUndef(N->getMaskElt(i+9), i*2+3))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000737 return false;
738 }
Chris Lattnerd0608e12006-04-06 18:26:28 +0000739 return true;
Chris Lattnerddb739e2006-04-06 17:23:16 +0000740}
741
Chris Lattnercaad1632006-04-06 22:02:42 +0000742/// isVMerge - Common function, used to match vmrg* shuffles.
743///
Nate Begeman9008ca62009-04-27 18:41:29 +0000744static bool isVMerge(ShuffleVectorSDNode *N, unsigned UnitSize,
Chris Lattnercaad1632006-04-06 22:02:42 +0000745 unsigned LHSStart, unsigned RHSStart) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000746 assert(N->getValueType(0) == MVT::v16i8 &&
Nate Begeman9008ca62009-04-27 18:41:29 +0000747 "PPC only supports shuffles by bytes!");
Chris Lattner116cc482006-04-06 21:11:54 +0000748 assert((UnitSize == 1 || UnitSize == 2 || UnitSize == 4) &&
749 "Unsupported merge size!");
Scott Michelfdc40a02009-02-17 22:15:04 +0000750
Chris Lattner116cc482006-04-06 21:11:54 +0000751 for (unsigned i = 0; i != 8/UnitSize; ++i) // Step over units
752 for (unsigned j = 0; j != UnitSize; ++j) { // Step over bytes within unit
Nate Begeman9008ca62009-04-27 18:41:29 +0000753 if (!isConstantOrUndef(N->getMaskElt(i*UnitSize*2+j),
Chris Lattnercaad1632006-04-06 22:02:42 +0000754 LHSStart+j+i*UnitSize) ||
Nate Begeman9008ca62009-04-27 18:41:29 +0000755 !isConstantOrUndef(N->getMaskElt(i*UnitSize*2+UnitSize+j),
Chris Lattnercaad1632006-04-06 22:02:42 +0000756 RHSStart+j+i*UnitSize))
Chris Lattner116cc482006-04-06 21:11:54 +0000757 return false;
758 }
Nate Begeman9008ca62009-04-27 18:41:29 +0000759 return true;
Chris Lattnercaad1632006-04-06 22:02:42 +0000760}
761
762/// isVMRGLShuffleMask - Return true if this is a shuffle mask suitable for
763/// a VRGL* instruction with the specified unit size (1,2 or 4 bytes).
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000764bool PPC::isVMRGLShuffleMask(ShuffleVectorSDNode *N, unsigned UnitSize,
Nate Begeman9008ca62009-04-27 18:41:29 +0000765 bool isUnary) {
Chris Lattnercaad1632006-04-06 22:02:42 +0000766 if (!isUnary)
767 return isVMerge(N, UnitSize, 8, 24);
768 return isVMerge(N, UnitSize, 8, 8);
Chris Lattner116cc482006-04-06 21:11:54 +0000769}
770
771/// isVMRGHShuffleMask - Return true if this is a shuffle mask suitable for
772/// a VRGH* instruction with the specified unit size (1,2 or 4 bytes).
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000773bool PPC::isVMRGHShuffleMask(ShuffleVectorSDNode *N, unsigned UnitSize,
Nate Begeman9008ca62009-04-27 18:41:29 +0000774 bool isUnary) {
Chris Lattnercaad1632006-04-06 22:02:42 +0000775 if (!isUnary)
776 return isVMerge(N, UnitSize, 0, 16);
777 return isVMerge(N, UnitSize, 0, 0);
Chris Lattner116cc482006-04-06 21:11:54 +0000778}
779
780
Chris Lattnerd0608e12006-04-06 18:26:28 +0000781/// isVSLDOIShuffleMask - If this is a vsldoi shuffle mask, return the shift
782/// amount, otherwise return -1.
Chris Lattnerf24380e2006-04-06 22:28:36 +0000783int PPC::isVSLDOIShuffleMask(SDNode *N, bool isUnary) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000784 assert(N->getValueType(0) == MVT::v16i8 &&
Nate Begeman9008ca62009-04-27 18:41:29 +0000785 "PPC only supports shuffles by bytes!");
786
787 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000788
Chris Lattnerd0608e12006-04-06 18:26:28 +0000789 // Find the first non-undef value in the shuffle mask.
790 unsigned i;
Nate Begeman9008ca62009-04-27 18:41:29 +0000791 for (i = 0; i != 16 && SVOp->getMaskElt(i) < 0; ++i)
Chris Lattnerd0608e12006-04-06 18:26:28 +0000792 /*search*/;
Scott Michelfdc40a02009-02-17 22:15:04 +0000793
Chris Lattnerd0608e12006-04-06 18:26:28 +0000794 if (i == 16) return -1; // all undef.
Scott Michelfdc40a02009-02-17 22:15:04 +0000795
Nate Begeman9008ca62009-04-27 18:41:29 +0000796 // Otherwise, check to see if the rest of the elements are consecutively
Chris Lattnerd0608e12006-04-06 18:26:28 +0000797 // numbered from this value.
Nate Begeman9008ca62009-04-27 18:41:29 +0000798 unsigned ShiftAmt = SVOp->getMaskElt(i);
Chris Lattnerd0608e12006-04-06 18:26:28 +0000799 if (ShiftAmt < i) return -1;
800 ShiftAmt -= i;
Chris Lattnerddb739e2006-04-06 17:23:16 +0000801
Chris Lattnerf24380e2006-04-06 22:28:36 +0000802 if (!isUnary) {
Nate Begeman9008ca62009-04-27 18:41:29 +0000803 // Check the rest of the elements to see if they are consecutive.
Chris Lattnerf24380e2006-04-06 22:28:36 +0000804 for (++i; i != 16; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +0000805 if (!isConstantOrUndef(SVOp->getMaskElt(i), ShiftAmt+i))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000806 return -1;
807 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +0000808 // Check the rest of the elements to see if they are consecutive.
Chris Lattnerf24380e2006-04-06 22:28:36 +0000809 for (++i; i != 16; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +0000810 if (!isConstantOrUndef(SVOp->getMaskElt(i), (ShiftAmt+i) & 15))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000811 return -1;
812 }
Chris Lattnerd0608e12006-04-06 18:26:28 +0000813 return ShiftAmt;
814}
Chris Lattneref819f82006-03-20 06:33:01 +0000815
816/// isSplatShuffleMask - Return true if the specified VECTOR_SHUFFLE operand
817/// specifies a splat of a single element that is suitable for input to
818/// VSPLTB/VSPLTH/VSPLTW.
Nate Begeman9008ca62009-04-27 18:41:29 +0000819bool PPC::isSplatShuffleMask(ShuffleVectorSDNode *N, unsigned EltSize) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000820 assert(N->getValueType(0) == MVT::v16i8 &&
Chris Lattner7ff7e672006-04-04 17:25:31 +0000821 (EltSize == 1 || EltSize == 2 || EltSize == 4));
Scott Michelfdc40a02009-02-17 22:15:04 +0000822
Chris Lattner88a99ef2006-03-20 06:37:44 +0000823 // This is a splat operation if each element of the permute is the same, and
824 // if the value doesn't reference the second vector.
Nate Begeman9008ca62009-04-27 18:41:29 +0000825 unsigned ElementBase = N->getMaskElt(0);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000826
Nate Begeman9008ca62009-04-27 18:41:29 +0000827 // FIXME: Handle UNDEF elements too!
828 if (ElementBase >= 16)
Chris Lattner7ff7e672006-04-04 17:25:31 +0000829 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +0000830
Nate Begeman9008ca62009-04-27 18:41:29 +0000831 // Check that the indices are consecutive, in the case of a multi-byte element
832 // splatted with a v16i8 mask.
833 for (unsigned i = 1; i != EltSize; ++i)
834 if (N->getMaskElt(i) < 0 || N->getMaskElt(i) != (int)(i+ElementBase))
Chris Lattner7ff7e672006-04-04 17:25:31 +0000835 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +0000836
Chris Lattner7ff7e672006-04-04 17:25:31 +0000837 for (unsigned i = EltSize, e = 16; i != e; i += EltSize) {
Nate Begeman9008ca62009-04-27 18:41:29 +0000838 if (N->getMaskElt(i) < 0) continue;
Chris Lattner7ff7e672006-04-04 17:25:31 +0000839 for (unsigned j = 0; j != EltSize; ++j)
Nate Begeman9008ca62009-04-27 18:41:29 +0000840 if (N->getMaskElt(i+j) != N->getMaskElt(j))
Chris Lattner7ff7e672006-04-04 17:25:31 +0000841 return false;
Chris Lattner88a99ef2006-03-20 06:37:44 +0000842 }
Chris Lattner7ff7e672006-04-04 17:25:31 +0000843 return true;
Chris Lattneref819f82006-03-20 06:33:01 +0000844}
845
Evan Cheng66ffe6b2007-07-30 07:51:22 +0000846/// isAllNegativeZeroVector - Returns true if all elements of build_vector
847/// are -0.0.
848bool PPC::isAllNegativeZeroVector(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +0000849 BuildVectorSDNode *BV = cast<BuildVectorSDNode>(N);
850
851 APInt APVal, APUndef;
852 unsigned BitSize;
853 bool HasAnyUndefs;
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000854
Dale Johannesen1e608812009-11-13 01:45:18 +0000855 if (BV->isConstantSplat(APVal, APUndef, BitSize, HasAnyUndefs, 32, true))
Nate Begeman9008ca62009-04-27 18:41:29 +0000856 if (ConstantFPSDNode *CFP = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
Dale Johanneseneaf08942007-08-31 04:03:46 +0000857 return CFP->getValueAPF().isNegZero();
Nate Begeman9008ca62009-04-27 18:41:29 +0000858
Evan Cheng66ffe6b2007-07-30 07:51:22 +0000859 return false;
860}
861
Chris Lattneref819f82006-03-20 06:33:01 +0000862/// getVSPLTImmediate - Return the appropriate VSPLT* immediate to splat the
863/// specified isSplatShuffleMask VECTOR_SHUFFLE mask.
Chris Lattner7ff7e672006-04-04 17:25:31 +0000864unsigned PPC::getVSPLTImmediate(SDNode *N, unsigned EltSize) {
Nate Begeman9008ca62009-04-27 18:41:29 +0000865 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
866 assert(isSplatShuffleMask(SVOp, EltSize));
867 return SVOp->getMaskElt(0) / EltSize;
Chris Lattneref819f82006-03-20 06:33:01 +0000868}
869
Chris Lattnere87192a2006-04-12 17:37:20 +0000870/// get_VSPLTI_elt - If this is a build_vector of constants which can be formed
Chris Lattner140a58f2006-04-08 06:46:53 +0000871/// by using a vspltis[bhw] instruction of the specified element size, return
872/// the constant being splatted. The ByteSize field indicates the number of
873/// bytes of each element [124] -> [bhw].
Dan Gohman475871a2008-07-27 21:46:04 +0000874SDValue PPC::get_VSPLTI_elt(SDNode *N, unsigned ByteSize, SelectionDAG &DAG) {
875 SDValue OpVal(0, 0);
Chris Lattner79d9a882006-04-08 07:14:26 +0000876
877 // If ByteSize of the splat is bigger than the element size of the
878 // build_vector, then we have a case where we are checking for a splat where
879 // multiple elements of the buildvector are folded together into a single
880 // logical element of the splat (e.g. "vsplish 1" to splat {0,1}*8).
881 unsigned EltSize = 16/N->getNumOperands();
882 if (EltSize < ByteSize) {
883 unsigned Multiple = ByteSize/EltSize; // Number of BV entries per spltval.
Dan Gohman475871a2008-07-27 21:46:04 +0000884 SDValue UniquedVals[4];
Chris Lattner79d9a882006-04-08 07:14:26 +0000885 assert(Multiple > 1 && Multiple <= 4 && "How can this happen?");
Scott Michelfdc40a02009-02-17 22:15:04 +0000886
Chris Lattner79d9a882006-04-08 07:14:26 +0000887 // See if all of the elements in the buildvector agree across.
888 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) {
889 if (N->getOperand(i).getOpcode() == ISD::UNDEF) continue;
890 // If the element isn't a constant, bail fully out.
Dan Gohman475871a2008-07-27 21:46:04 +0000891 if (!isa<ConstantSDNode>(N->getOperand(i))) return SDValue();
Chris Lattner79d9a882006-04-08 07:14:26 +0000892
Scott Michelfdc40a02009-02-17 22:15:04 +0000893
Gabor Greifba36cb52008-08-28 21:40:38 +0000894 if (UniquedVals[i&(Multiple-1)].getNode() == 0)
Chris Lattner79d9a882006-04-08 07:14:26 +0000895 UniquedVals[i&(Multiple-1)] = N->getOperand(i);
896 else if (UniquedVals[i&(Multiple-1)] != N->getOperand(i))
Dan Gohman475871a2008-07-27 21:46:04 +0000897 return SDValue(); // no match.
Chris Lattner79d9a882006-04-08 07:14:26 +0000898 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000899
Chris Lattner79d9a882006-04-08 07:14:26 +0000900 // Okay, if we reached this point, UniquedVals[0..Multiple-1] contains
901 // either constant or undef values that are identical for each chunk. See
902 // if these chunks can form into a larger vspltis*.
Scott Michelfdc40a02009-02-17 22:15:04 +0000903
Chris Lattner79d9a882006-04-08 07:14:26 +0000904 // Check to see if all of the leading entries are either 0 or -1. If
905 // neither, then this won't fit into the immediate field.
906 bool LeadingZero = true;
907 bool LeadingOnes = true;
908 for (unsigned i = 0; i != Multiple-1; ++i) {
Gabor Greifba36cb52008-08-28 21:40:38 +0000909 if (UniquedVals[i].getNode() == 0) continue; // Must have been undefs.
Scott Michelfdc40a02009-02-17 22:15:04 +0000910
Chris Lattner79d9a882006-04-08 07:14:26 +0000911 LeadingZero &= cast<ConstantSDNode>(UniquedVals[i])->isNullValue();
912 LeadingOnes &= cast<ConstantSDNode>(UniquedVals[i])->isAllOnesValue();
913 }
914 // Finally, check the least significant entry.
915 if (LeadingZero) {
Gabor Greifba36cb52008-08-28 21:40:38 +0000916 if (UniquedVals[Multiple-1].getNode() == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +0000917 return DAG.getTargetConstant(0, MVT::i32); // 0,0,0,undef
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000918 int Val = cast<ConstantSDNode>(UniquedVals[Multiple-1])->getZExtValue();
Chris Lattner79d9a882006-04-08 07:14:26 +0000919 if (Val < 16)
Owen Anderson825b72b2009-08-11 20:47:22 +0000920 return DAG.getTargetConstant(Val, MVT::i32); // 0,0,0,4 -> vspltisw(4)
Chris Lattner79d9a882006-04-08 07:14:26 +0000921 }
922 if (LeadingOnes) {
Gabor Greifba36cb52008-08-28 21:40:38 +0000923 if (UniquedVals[Multiple-1].getNode() == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +0000924 return DAG.getTargetConstant(~0U, MVT::i32); // -1,-1,-1,undef
Dan Gohman7810bfe2008-09-26 21:54:37 +0000925 int Val =cast<ConstantSDNode>(UniquedVals[Multiple-1])->getSExtValue();
Chris Lattner79d9a882006-04-08 07:14:26 +0000926 if (Val >= -16) // -1,-1,-1,-2 -> vspltisw(-2)
Owen Anderson825b72b2009-08-11 20:47:22 +0000927 return DAG.getTargetConstant(Val, MVT::i32);
Chris Lattner79d9a882006-04-08 07:14:26 +0000928 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000929
Dan Gohman475871a2008-07-27 21:46:04 +0000930 return SDValue();
Chris Lattner79d9a882006-04-08 07:14:26 +0000931 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000932
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000933 // Check to see if this buildvec has a single non-undef value in its elements.
934 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) {
935 if (N->getOperand(i).getOpcode() == ISD::UNDEF) continue;
Gabor Greifba36cb52008-08-28 21:40:38 +0000936 if (OpVal.getNode() == 0)
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000937 OpVal = N->getOperand(i);
938 else if (OpVal != N->getOperand(i))
Dan Gohman475871a2008-07-27 21:46:04 +0000939 return SDValue();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000940 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000941
Gabor Greifba36cb52008-08-28 21:40:38 +0000942 if (OpVal.getNode() == 0) return SDValue(); // All UNDEF: use implicit def.
Scott Michelfdc40a02009-02-17 22:15:04 +0000943
Eli Friedman1a8229b2009-05-24 02:03:36 +0000944 unsigned ValSizeInBytes = EltSize;
Nate Begeman98e70cc2006-03-28 04:15:58 +0000945 uint64_t Value = 0;
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000946 if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(OpVal)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000947 Value = CN->getZExtValue();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000948 } else if (ConstantFPSDNode *CN = dyn_cast<ConstantFPSDNode>(OpVal)) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000949 assert(CN->getValueType(0) == MVT::f32 && "Only one legal FP vector type!");
Dale Johanneseneaf08942007-08-31 04:03:46 +0000950 Value = FloatToBits(CN->getValueAPF().convertToFloat());
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000951 }
952
953 // If the splat value is larger than the element value, then we can never do
954 // this splat. The only case that we could fit the replicated bits into our
955 // immediate field for would be zero, and we prefer to use vxor for it.
Dan Gohman475871a2008-07-27 21:46:04 +0000956 if (ValSizeInBytes < ByteSize) return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +0000957
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000958 // If the element value is larger than the splat value, cut it in half and
959 // check to see if the two halves are equal. Continue doing this until we
960 // get to ByteSize. This allows us to handle 0x01010101 as 0x01.
961 while (ValSizeInBytes > ByteSize) {
962 ValSizeInBytes >>= 1;
Scott Michelfdc40a02009-02-17 22:15:04 +0000963
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000964 // If the top half equals the bottom half, we're still ok.
Chris Lattner9b42bdd2006-04-05 17:39:25 +0000965 if (((Value >> (ValSizeInBytes*8)) & ((1 << (8*ValSizeInBytes))-1)) !=
966 (Value & ((1 << (8*ValSizeInBytes))-1)))
Dan Gohman475871a2008-07-27 21:46:04 +0000967 return SDValue();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000968 }
969
970 // Properly sign extend the value.
Richard Smith1144af32012-08-24 23:29:28 +0000971 int MaskVal = SignExtend32(Value, ByteSize * 8);
Scott Michelfdc40a02009-02-17 22:15:04 +0000972
Evan Cheng5b6a01b2006-03-26 09:52:32 +0000973 // If this is zero, don't match, zero matches ISD::isBuildVectorAllZeros.
Dan Gohman475871a2008-07-27 21:46:04 +0000974 if (MaskVal == 0) return SDValue();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000975
Chris Lattner140a58f2006-04-08 06:46:53 +0000976 // Finally, if this value fits in a 5 bit sext field, return it
Richard Smith1144af32012-08-24 23:29:28 +0000977 if (SignExtend32<5>(MaskVal) == MaskVal)
Owen Anderson825b72b2009-08-11 20:47:22 +0000978 return DAG.getTargetConstant(MaskVal, MVT::i32);
Dan Gohman475871a2008-07-27 21:46:04 +0000979 return SDValue();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000980}
981
Chris Lattner1a635d62006-04-14 06:01:58 +0000982//===----------------------------------------------------------------------===//
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000983// Addressing Mode Selection
984//===----------------------------------------------------------------------===//
985
986/// isIntS16Immediate - This method tests to see if the node is either a 32-bit
987/// or 64-bit immediate, and if the value can be accurately represented as a
988/// sign extension from a 16-bit value. If so, this returns true and the
989/// immediate.
990static bool isIntS16Immediate(SDNode *N, short &Imm) {
991 if (N->getOpcode() != ISD::Constant)
992 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +0000993
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000994 Imm = (short)cast<ConstantSDNode>(N)->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +0000995 if (N->getValueType(0) == MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000996 return Imm == (int32_t)cast<ConstantSDNode>(N)->getZExtValue();
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000997 else
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000998 return Imm == (int64_t)cast<ConstantSDNode>(N)->getZExtValue();
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000999}
Dan Gohman475871a2008-07-27 21:46:04 +00001000static bool isIntS16Immediate(SDValue Op, short &Imm) {
Gabor Greifba36cb52008-08-28 21:40:38 +00001001 return isIntS16Immediate(Op.getNode(), Imm);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001002}
1003
1004
1005/// SelectAddressRegReg - Given the specified addressed, check to see if it
1006/// can be represented as an indexed [r+r] operation. Returns false if it
1007/// can be more efficiently represented with [r+imm].
Dan Gohman475871a2008-07-27 21:46:04 +00001008bool PPCTargetLowering::SelectAddressRegReg(SDValue N, SDValue &Base,
1009 SDValue &Index,
Dan Gohman73e09142009-01-15 16:29:45 +00001010 SelectionDAG &DAG) const {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001011 short imm = 0;
1012 if (N.getOpcode() == ISD::ADD) {
1013 if (isIntS16Immediate(N.getOperand(1), imm))
1014 return false; // r+i
1015 if (N.getOperand(1).getOpcode() == PPCISD::Lo)
1016 return false; // r+i
Scott Michelfdc40a02009-02-17 22:15:04 +00001017
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001018 Base = N.getOperand(0);
1019 Index = N.getOperand(1);
1020 return true;
1021 } else if (N.getOpcode() == ISD::OR) {
1022 if (isIntS16Immediate(N.getOperand(1), imm))
1023 return false; // r+i can fold it if we can.
Scott Michelfdc40a02009-02-17 22:15:04 +00001024
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001025 // If this is an or of disjoint bitfields, we can codegen this as an add
1026 // (for better address arithmetic) if the LHS and RHS of the OR are provably
1027 // disjoint.
Dan Gohmanb3564aa2008-02-27 01:23:58 +00001028 APInt LHSKnownZero, LHSKnownOne;
1029 APInt RHSKnownZero, RHSKnownOne;
1030 DAG.ComputeMaskedBits(N.getOperand(0),
Dan Gohmanb3564aa2008-02-27 01:23:58 +00001031 LHSKnownZero, LHSKnownOne);
Scott Michelfdc40a02009-02-17 22:15:04 +00001032
Dan Gohmanb3564aa2008-02-27 01:23:58 +00001033 if (LHSKnownZero.getBoolValue()) {
1034 DAG.ComputeMaskedBits(N.getOperand(1),
Dan Gohmanb3564aa2008-02-27 01:23:58 +00001035 RHSKnownZero, RHSKnownOne);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001036 // If all of the bits are known zero on the LHS or RHS, the add won't
1037 // carry.
Dan Gohmanec59b952008-02-27 21:12:32 +00001038 if (~(LHSKnownZero | RHSKnownZero) == 0) {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001039 Base = N.getOperand(0);
1040 Index = N.getOperand(1);
1041 return true;
1042 }
1043 }
1044 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001045
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001046 return false;
1047}
1048
1049/// Returns true if the address N can be represented by a base register plus
1050/// a signed 16-bit displacement [r+imm], and if it is not better
Ulrich Weigand347a5072013-05-16 17:58:02 +00001051/// represented as reg+reg. If Aligned is true, only accept displacements
1052/// suitable for STD and friends, i.e. multiples of 4.
Dan Gohman475871a2008-07-27 21:46:04 +00001053bool PPCTargetLowering::SelectAddressRegImm(SDValue N, SDValue &Disp,
Dan Gohman73e09142009-01-15 16:29:45 +00001054 SDValue &Base,
Ulrich Weigand347a5072013-05-16 17:58:02 +00001055 SelectionDAG &DAG,
1056 bool Aligned) const {
Dale Johannesenf5f5dce2009-02-06 19:16:40 +00001057 // FIXME dl should come from parent load or store, not from address
Andrew Trickac6d9be2013-05-25 02:42:55 +00001058 SDLoc dl(N);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001059 // If this can be more profitably realized as r+r, fail.
1060 if (SelectAddressRegReg(N, Disp, Base, DAG))
1061 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00001062
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001063 if (N.getOpcode() == ISD::ADD) {
1064 short imm = 0;
Ulrich Weigand347a5072013-05-16 17:58:02 +00001065 if (isIntS16Immediate(N.getOperand(1), imm) &&
1066 (!Aligned || (imm & 3) == 0)) {
Ulrich Weigandf0ef8822013-05-16 14:53:05 +00001067 Disp = DAG.getTargetConstant(imm, N.getValueType());
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001068 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N.getOperand(0))) {
1069 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
1070 } else {
1071 Base = N.getOperand(0);
1072 }
1073 return true; // [r+i]
1074 } else if (N.getOperand(1).getOpcode() == PPCISD::Lo) {
1075 // Match LOAD (ADD (X, Lo(G))).
Gabor Greif413ca0d2012-04-20 11:41:38 +00001076 assert(!cast<ConstantSDNode>(N.getOperand(1).getOperand(1))->getZExtValue()
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001077 && "Cannot handle constant offsets yet!");
1078 Disp = N.getOperand(1).getOperand(0); // The global address.
1079 assert(Disp.getOpcode() == ISD::TargetGlobalAddress ||
Roman Divackyfd42ed62012-06-04 17:36:38 +00001080 Disp.getOpcode() == ISD::TargetGlobalTLSAddress ||
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001081 Disp.getOpcode() == ISD::TargetConstantPool ||
1082 Disp.getOpcode() == ISD::TargetJumpTable);
1083 Base = N.getOperand(0);
1084 return true; // [&g+r]
1085 }
1086 } else if (N.getOpcode() == ISD::OR) {
1087 short imm = 0;
Ulrich Weigand347a5072013-05-16 17:58:02 +00001088 if (isIntS16Immediate(N.getOperand(1), imm) &&
1089 (!Aligned || (imm & 3) == 0)) {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001090 // If this is an or of disjoint bitfields, we can codegen this as an add
1091 // (for better address arithmetic) if the LHS and RHS of the OR are
1092 // provably disjoint.
Dan Gohmanb3564aa2008-02-27 01:23:58 +00001093 APInt LHSKnownZero, LHSKnownOne;
Rafael Espindola26c8dcc2012-04-04 12:51:34 +00001094 DAG.ComputeMaskedBits(N.getOperand(0), LHSKnownZero, LHSKnownOne);
Bill Wendling3e98c302008-03-24 23:16:37 +00001095
Dan Gohmanb3564aa2008-02-27 01:23:58 +00001096 if ((LHSKnownZero.getZExtValue()|~(uint64_t)imm) == ~0ULL) {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001097 // If all of the bits are known zero on the LHS or RHS, the add won't
1098 // carry.
1099 Base = N.getOperand(0);
Ulrich Weigandf0ef8822013-05-16 14:53:05 +00001100 Disp = DAG.getTargetConstant(imm, N.getValueType());
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001101 return true;
1102 }
1103 }
1104 } else if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(N)) {
1105 // Loading from a constant address.
Scott Michelfdc40a02009-02-17 22:15:04 +00001106
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001107 // If this address fits entirely in a 16-bit sext immediate field, codegen
1108 // this as "d, 0"
1109 short Imm;
Ulrich Weigand347a5072013-05-16 17:58:02 +00001110 if (isIntS16Immediate(CN, Imm) && (!Aligned || (Imm & 3) == 0)) {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001111 Disp = DAG.getTargetConstant(Imm, CN->getValueType(0));
Hal Finkel76973702013-03-21 23:45:03 +00001112 Base = DAG.getRegister(PPCSubTarget.isPPC64() ? PPC::ZERO8 : PPC::ZERO,
1113 CN->getValueType(0));
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001114 return true;
1115 }
Chris Lattnerbc681d62007-02-17 06:44:03 +00001116
1117 // Handle 32-bit sext immediates with LIS + addr mode.
Ulrich Weigand347a5072013-05-16 17:58:02 +00001118 if ((CN->getValueType(0) == MVT::i32 ||
1119 (int64_t)CN->getZExtValue() == (int)CN->getZExtValue()) &&
1120 (!Aligned || (CN->getZExtValue() & 3) == 0)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001121 int Addr = (int)CN->getZExtValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00001122
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001123 // Otherwise, break this down into an LIS + disp.
Owen Anderson825b72b2009-08-11 20:47:22 +00001124 Disp = DAG.getTargetConstant((short)Addr, MVT::i32);
Scott Michelfdc40a02009-02-17 22:15:04 +00001125
Owen Anderson825b72b2009-08-11 20:47:22 +00001126 Base = DAG.getTargetConstant((Addr - (signed short)Addr) >> 16, MVT::i32);
1127 unsigned Opc = CN->getValueType(0) == MVT::i32 ? PPC::LIS : PPC::LIS8;
Dan Gohman602b0c82009-09-25 18:54:59 +00001128 Base = SDValue(DAG.getMachineNode(Opc, dl, CN->getValueType(0), Base), 0);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001129 return true;
1130 }
1131 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001132
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001133 Disp = DAG.getTargetConstant(0, getPointerTy());
1134 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N))
1135 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
1136 else
1137 Base = N;
1138 return true; // [r+0]
1139}
1140
1141/// SelectAddressRegRegOnly - Given the specified addressed, force it to be
1142/// represented as an indexed [r+r] operation.
Dan Gohman475871a2008-07-27 21:46:04 +00001143bool PPCTargetLowering::SelectAddressRegRegOnly(SDValue N, SDValue &Base,
1144 SDValue &Index,
Dan Gohman73e09142009-01-15 16:29:45 +00001145 SelectionDAG &DAG) const {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001146 // Check to see if we can easily represent this as an [r+r] address. This
1147 // will fail if it thinks that the address is more profitably represented as
1148 // reg+imm, e.g. where imm = 0.
1149 if (SelectAddressRegReg(N, Base, Index, DAG))
1150 return true;
Scott Michelfdc40a02009-02-17 22:15:04 +00001151
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001152 // If the operand is an addition, always emit this as [r+r], since this is
1153 // better (for code size, and execution, as the memop does the add for free)
1154 // than emitting an explicit add.
1155 if (N.getOpcode() == ISD::ADD) {
1156 Base = N.getOperand(0);
1157 Index = N.getOperand(1);
1158 return true;
1159 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001160
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001161 // Otherwise, do it the hard way, using R0 as the base register.
Hal Finkel76973702013-03-21 23:45:03 +00001162 Base = DAG.getRegister(PPCSubTarget.isPPC64() ? PPC::ZERO8 : PPC::ZERO,
1163 N.getValueType());
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001164 Index = N;
1165 return true;
1166}
1167
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001168/// getPreIndexedAddressParts - returns true by value, base pointer and
1169/// offset pointer and addressing mode by reference if the node's address
1170/// can be legally represented as pre-indexed load / store address.
Dan Gohman475871a2008-07-27 21:46:04 +00001171bool PPCTargetLowering::getPreIndexedAddressParts(SDNode *N, SDValue &Base,
1172 SDValue &Offset,
Evan Cheng144d8f02006-11-09 17:55:04 +00001173 ISD::MemIndexedMode &AM,
Dan Gohman73e09142009-01-15 16:29:45 +00001174 SelectionDAG &DAG) const {
Hal Finkel77838f92012-06-04 02:21:00 +00001175 if (DisablePPCPreinc) return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00001176
Ulrich Weigand881a7152013-03-22 14:58:48 +00001177 bool isLoad = true;
Dan Gohman475871a2008-07-27 21:46:04 +00001178 SDValue Ptr;
Owen Andersone50ed302009-08-10 22:56:29 +00001179 EVT VT;
Hal Finkel08a215c2013-03-18 23:00:58 +00001180 unsigned Alignment;
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001181 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
1182 Ptr = LD->getBasePtr();
Dan Gohmanb625f2f2008-01-30 00:15:11 +00001183 VT = LD->getMemoryVT();
Hal Finkel08a215c2013-03-18 23:00:58 +00001184 Alignment = LD->getAlignment();
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001185 } else if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N)) {
Chris Lattner2fe4bf42006-11-14 01:38:31 +00001186 Ptr = ST->getBasePtr();
Dan Gohmanb625f2f2008-01-30 00:15:11 +00001187 VT = ST->getMemoryVT();
Hal Finkel08a215c2013-03-18 23:00:58 +00001188 Alignment = ST->getAlignment();
Ulrich Weigand881a7152013-03-22 14:58:48 +00001189 isLoad = false;
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001190 } else
1191 return false;
1192
Chris Lattner2fe4bf42006-11-14 01:38:31 +00001193 // PowerPC doesn't have preinc load/store instructions for vectors.
Duncan Sands83ec4b62008-06-06 12:08:01 +00001194 if (VT.isVector())
Chris Lattner2fe4bf42006-11-14 01:38:31 +00001195 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00001196
Ulrich Weigand881a7152013-03-22 14:58:48 +00001197 if (SelectAddressRegReg(Ptr, Base, Offset, DAG)) {
1198
1199 // Common code will reject creating a pre-inc form if the base pointer
1200 // is a frame index, or if N is a store and the base pointer is either
1201 // the same as or a predecessor of the value being stored. Check for
1202 // those situations here, and try with swapped Base/Offset instead.
1203 bool Swap = false;
1204
1205 if (isa<FrameIndexSDNode>(Base) || isa<RegisterSDNode>(Base))
1206 Swap = true;
1207 else if (!isLoad) {
1208 SDValue Val = cast<StoreSDNode>(N)->getValue();
1209 if (Val == Base || Base.getNode()->isPredecessorOf(Val.getNode()))
1210 Swap = true;
1211 }
1212
1213 if (Swap)
1214 std::swap(Base, Offset);
1215
Hal Finkel0fcdd8b2012-06-20 15:43:03 +00001216 AM = ISD::PRE_INC;
1217 return true;
Hal Finkelac81cc32012-06-19 02:34:32 +00001218 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001219
Ulrich Weigand347a5072013-05-16 17:58:02 +00001220 // LDU/STU can only handle immediates that are a multiple of 4.
Owen Anderson825b72b2009-08-11 20:47:22 +00001221 if (VT != MVT::i64) {
Ulrich Weigand347a5072013-05-16 17:58:02 +00001222 if (!SelectAddressRegImm(Ptr, Offset, Base, DAG, false))
Chris Lattner0851b4f2006-11-15 19:55:13 +00001223 return false;
1224 } else {
Hal Finkel08a215c2013-03-18 23:00:58 +00001225 // LDU/STU need an address with at least 4-byte alignment.
1226 if (Alignment < 4)
1227 return false;
1228
Ulrich Weigand347a5072013-05-16 17:58:02 +00001229 if (!SelectAddressRegImm(Ptr, Offset, Base, DAG, true))
Chris Lattner0851b4f2006-11-15 19:55:13 +00001230 return false;
1231 }
Chris Lattnerf6edf4d2006-11-11 00:08:42 +00001232
Chris Lattnerf6edf4d2006-11-11 00:08:42 +00001233 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
Chris Lattner0851b4f2006-11-15 19:55:13 +00001234 // PPC64 doesn't have lwau, but it does have lwaux. Reject preinc load of
1235 // sext i32 to i64 when addr mode is r+i.
Owen Anderson825b72b2009-08-11 20:47:22 +00001236 if (LD->getValueType(0) == MVT::i64 && LD->getMemoryVT() == MVT::i32 &&
Chris Lattnerf6edf4d2006-11-11 00:08:42 +00001237 LD->getExtensionType() == ISD::SEXTLOAD &&
1238 isa<ConstantSDNode>(Offset))
1239 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00001240 }
1241
Chris Lattner4eab7142006-11-10 02:08:47 +00001242 AM = ISD::PRE_INC;
1243 return true;
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001244}
1245
1246//===----------------------------------------------------------------------===//
Chris Lattner1a635d62006-04-14 06:01:58 +00001247// LowerOperation implementation
1248//===----------------------------------------------------------------------===//
1249
Chris Lattner1e61e692010-11-15 02:46:57 +00001250/// GetLabelAccessInfo - Return true if we should reference labels using a
1251/// PICBase, set the HiOpFlags and LoOpFlags to the target MO flags.
1252static bool GetLabelAccessInfo(const TargetMachine &TM, unsigned &HiOpFlags,
Chris Lattner6d2ff122010-11-15 03:13:19 +00001253 unsigned &LoOpFlags, const GlobalValue *GV = 0) {
1254 HiOpFlags = PPCII::MO_HA16;
1255 LoOpFlags = PPCII::MO_LO16;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001256
Chris Lattner1e61e692010-11-15 02:46:57 +00001257 // Don't use the pic base if not in PIC relocation model. Or if we are on a
1258 // non-darwin platform. We don't support PIC on other platforms yet.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001259 bool isPIC = TM.getRelocationModel() == Reloc::PIC_ &&
Chris Lattner1e61e692010-11-15 02:46:57 +00001260 TM.getSubtarget<PPCSubtarget>().isDarwin();
Chris Lattner6d2ff122010-11-15 03:13:19 +00001261 if (isPIC) {
1262 HiOpFlags |= PPCII::MO_PIC_FLAG;
1263 LoOpFlags |= PPCII::MO_PIC_FLAG;
1264 }
1265
1266 // If this is a reference to a global value that requires a non-lazy-ptr, make
1267 // sure that instruction lowering adds it.
1268 if (GV && TM.getSubtarget<PPCSubtarget>().hasLazyResolverStub(GV, TM)) {
1269 HiOpFlags |= PPCII::MO_NLP_FLAG;
1270 LoOpFlags |= PPCII::MO_NLP_FLAG;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001271
Chris Lattner6d2ff122010-11-15 03:13:19 +00001272 if (GV->hasHiddenVisibility()) {
1273 HiOpFlags |= PPCII::MO_NLP_HIDDEN_FLAG;
1274 LoOpFlags |= PPCII::MO_NLP_HIDDEN_FLAG;
1275 }
1276 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001277
Chris Lattner1e61e692010-11-15 02:46:57 +00001278 return isPIC;
1279}
1280
1281static SDValue LowerLabelRef(SDValue HiPart, SDValue LoPart, bool isPIC,
1282 SelectionDAG &DAG) {
1283 EVT PtrVT = HiPart.getValueType();
1284 SDValue Zero = DAG.getConstant(0, PtrVT);
Andrew Trickac6d9be2013-05-25 02:42:55 +00001285 SDLoc DL(HiPart);
Chris Lattner1e61e692010-11-15 02:46:57 +00001286
1287 SDValue Hi = DAG.getNode(PPCISD::Hi, DL, PtrVT, HiPart, Zero);
1288 SDValue Lo = DAG.getNode(PPCISD::Lo, DL, PtrVT, LoPart, Zero);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001289
Chris Lattner1e61e692010-11-15 02:46:57 +00001290 // With PIC, the first instruction is actually "GR+hi(&G)".
1291 if (isPIC)
1292 Hi = DAG.getNode(ISD::ADD, DL, PtrVT,
1293 DAG.getNode(PPCISD::GlobalBaseReg, DL, PtrVT), Hi);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001294
Chris Lattner1e61e692010-11-15 02:46:57 +00001295 // Generate non-pic code that has direct accesses to the constant pool.
1296 // The address of the global is just (hi(&g)+lo(&g)).
1297 return DAG.getNode(ISD::ADD, DL, PtrVT, Hi, Lo);
1298}
1299
Scott Michelfdc40a02009-02-17 22:15:04 +00001300SDValue PPCTargetLowering::LowerConstantPool(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00001301 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00001302 EVT PtrVT = Op.getValueType();
Chris Lattner1a635d62006-04-14 06:01:58 +00001303 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Dan Gohman46510a72010-04-15 01:51:59 +00001304 const Constant *C = CP->getConstVal();
Chris Lattner1a635d62006-04-14 06:01:58 +00001305
Roman Divacky9fb8b492012-08-24 16:26:02 +00001306 // 64-bit SVR4 ABI code is always position-independent.
1307 // The actual address of the GlobalValue is stored in the TOC.
1308 if (PPCSubTarget.isSVR4ABI() && PPCSubTarget.isPPC64()) {
1309 SDValue GA = DAG.getTargetConstantPool(C, PtrVT, CP->getAlignment(), 0);
Andrew Trickac6d9be2013-05-25 02:42:55 +00001310 return DAG.getNode(PPCISD::TOC_ENTRY, SDLoc(CP), MVT::i64, GA,
Roman Divacky9fb8b492012-08-24 16:26:02 +00001311 DAG.getRegister(PPC::X2, MVT::i64));
1312 }
1313
Chris Lattner1e61e692010-11-15 02:46:57 +00001314 unsigned MOHiFlag, MOLoFlag;
1315 bool isPIC = GetLabelAccessInfo(DAG.getTarget(), MOHiFlag, MOLoFlag);
1316 SDValue CPIHi =
1317 DAG.getTargetConstantPool(C, PtrVT, CP->getAlignment(), 0, MOHiFlag);
1318 SDValue CPILo =
1319 DAG.getTargetConstantPool(C, PtrVT, CP->getAlignment(), 0, MOLoFlag);
1320 return LowerLabelRef(CPIHi, CPILo, isPIC, DAG);
Chris Lattner1a635d62006-04-14 06:01:58 +00001321}
1322
Dan Gohmand858e902010-04-17 15:26:15 +00001323SDValue PPCTargetLowering::LowerJumpTable(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00001324 EVT PtrVT = Op.getValueType();
Nate Begeman37efe672006-04-22 18:53:45 +00001325 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001326
Roman Divacky9fb8b492012-08-24 16:26:02 +00001327 // 64-bit SVR4 ABI code is always position-independent.
1328 // The actual address of the GlobalValue is stored in the TOC.
1329 if (PPCSubTarget.isSVR4ABI() && PPCSubTarget.isPPC64()) {
1330 SDValue GA = DAG.getTargetJumpTable(JT->getIndex(), PtrVT);
Andrew Trickac6d9be2013-05-25 02:42:55 +00001331 return DAG.getNode(PPCISD::TOC_ENTRY, SDLoc(JT), MVT::i64, GA,
Roman Divacky9fb8b492012-08-24 16:26:02 +00001332 DAG.getRegister(PPC::X2, MVT::i64));
1333 }
1334
Chris Lattner1e61e692010-11-15 02:46:57 +00001335 unsigned MOHiFlag, MOLoFlag;
1336 bool isPIC = GetLabelAccessInfo(DAG.getTarget(), MOHiFlag, MOLoFlag);
1337 SDValue JTIHi = DAG.getTargetJumpTable(JT->getIndex(), PtrVT, MOHiFlag);
1338 SDValue JTILo = DAG.getTargetJumpTable(JT->getIndex(), PtrVT, MOLoFlag);
1339 return LowerLabelRef(JTIHi, JTILo, isPIC, DAG);
Lauro Ramos Venancio75ce0102007-07-11 17:19:51 +00001340}
1341
Dan Gohmand858e902010-04-17 15:26:15 +00001342SDValue PPCTargetLowering::LowerBlockAddress(SDValue Op,
1343 SelectionDAG &DAG) const {
Bob Wilson3d90dbe2009-11-04 21:31:18 +00001344 EVT PtrVT = Op.getValueType();
Bob Wilson3d90dbe2009-11-04 21:31:18 +00001345
Dan Gohman46510a72010-04-15 01:51:59 +00001346 const BlockAddress *BA = cast<BlockAddressSDNode>(Op)->getBlockAddress();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001347
Chris Lattner1e61e692010-11-15 02:46:57 +00001348 unsigned MOHiFlag, MOLoFlag;
1349 bool isPIC = GetLabelAccessInfo(DAG.getTarget(), MOHiFlag, MOLoFlag);
Michael Liao6c7ccaa2012-09-12 21:43:09 +00001350 SDValue TgtBAHi = DAG.getTargetBlockAddress(BA, PtrVT, 0, MOHiFlag);
1351 SDValue TgtBALo = DAG.getTargetBlockAddress(BA, PtrVT, 0, MOLoFlag);
Chris Lattner1e61e692010-11-15 02:46:57 +00001352 return LowerLabelRef(TgtBAHi, TgtBALo, isPIC, DAG);
1353}
1354
Roman Divackyfd42ed62012-06-04 17:36:38 +00001355SDValue PPCTargetLowering::LowerGlobalTLSAddress(SDValue Op,
1356 SelectionDAG &DAG) const {
1357
1358 GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op);
Andrew Trickac6d9be2013-05-25 02:42:55 +00001359 SDLoc dl(GA);
Roman Divackyfd42ed62012-06-04 17:36:38 +00001360 const GlobalValue *GV = GA->getGlobal();
1361 EVT PtrVT = getPointerTy();
1362 bool is64bit = PPCSubTarget.isPPC64();
1363
Bill Schmidtd7802bf2012-12-04 16:18:08 +00001364 TLSModel::Model Model = getTargetMachine().getTLSModel(GV);
Roman Divackyfd42ed62012-06-04 17:36:38 +00001365
Bill Schmidtd7802bf2012-12-04 16:18:08 +00001366 if (Model == TLSModel::LocalExec) {
1367 SDValue TGAHi = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0,
1368 PPCII::MO_TPREL16_HA);
1369 SDValue TGALo = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0,
1370 PPCII::MO_TPREL16_LO);
1371 SDValue TLSReg = DAG.getRegister(is64bit ? PPC::X13 : PPC::R2,
1372 is64bit ? MVT::i64 : MVT::i32);
1373 SDValue Hi = DAG.getNode(PPCISD::Hi, dl, PtrVT, TGAHi, TLSReg);
1374 return DAG.getNode(PPCISD::Lo, dl, PtrVT, TGALo, Hi);
1375 }
Roman Divackyfd42ed62012-06-04 17:36:38 +00001376
Bill Schmidtd7802bf2012-12-04 16:18:08 +00001377 if (!is64bit)
1378 llvm_unreachable("only local-exec is currently supported for ppc32");
1379
Bill Schmidt57ac1f42012-12-11 20:30:11 +00001380 if (Model == TLSModel::InitialExec) {
Bill Schmidtdfebc4c2012-12-13 18:45:54 +00001381 SDValue TGA = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0, 0);
1382 SDValue GOTReg = DAG.getRegister(PPC::X2, MVT::i64);
Bill Schmidtb453e162012-12-14 17:02:38 +00001383 SDValue TPOffsetHi = DAG.getNode(PPCISD::ADDIS_GOT_TPREL_HA, dl,
1384 PtrVT, GOTReg, TGA);
1385 SDValue TPOffset = DAG.getNode(PPCISD::LD_GOT_TPREL_L, dl,
1386 PtrVT, TGA, TPOffsetHi);
Bill Schmidtdfebc4c2012-12-13 18:45:54 +00001387 return DAG.getNode(PPCISD::ADD_TLS, dl, PtrVT, TPOffset, TGA);
Bill Schmidt57ac1f42012-12-11 20:30:11 +00001388 }
Bill Schmidtd7802bf2012-12-04 16:18:08 +00001389
Bill Schmidt57ac1f42012-12-11 20:30:11 +00001390 if (Model == TLSModel::GeneralDynamic) {
1391 SDValue TGA = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0, 0);
1392 SDValue GOTReg = DAG.getRegister(PPC::X2, MVT::i64);
1393 SDValue GOTEntryHi = DAG.getNode(PPCISD::ADDIS_TLSGD_HA, dl, PtrVT,
1394 GOTReg, TGA);
1395 SDValue GOTEntry = DAG.getNode(PPCISD::ADDI_TLSGD_L, dl, PtrVT,
1396 GOTEntryHi, TGA);
1397
1398 // We need a chain node, and don't have one handy. The underlying
1399 // call has no side effects, so using the function entry node
1400 // suffices.
1401 SDValue Chain = DAG.getEntryNode();
1402 Chain = DAG.getCopyToReg(Chain, dl, PPC::X3, GOTEntry);
1403 SDValue ParmReg = DAG.getRegister(PPC::X3, MVT::i64);
1404 SDValue TLSAddr = DAG.getNode(PPCISD::GET_TLS_ADDR, dl,
1405 PtrVT, ParmReg, TGA);
Bill Schmidt349c2782012-12-12 19:29:35 +00001406 // The return value from GET_TLS_ADDR really is in X3 already, but
1407 // some hacks are needed here to tie everything together. The extra
1408 // copies dissolve during subsequent transforms.
Bill Schmidt57ac1f42012-12-11 20:30:11 +00001409 Chain = DAG.getCopyToReg(Chain, dl, PPC::X3, TLSAddr);
1410 return DAG.getCopyFromReg(Chain, dl, PPC::X3, PtrVT);
1411 }
1412
Bill Schmidt349c2782012-12-12 19:29:35 +00001413 if (Model == TLSModel::LocalDynamic) {
1414 SDValue TGA = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0, 0);
1415 SDValue GOTReg = DAG.getRegister(PPC::X2, MVT::i64);
1416 SDValue GOTEntryHi = DAG.getNode(PPCISD::ADDIS_TLSLD_HA, dl, PtrVT,
1417 GOTReg, TGA);
1418 SDValue GOTEntry = DAG.getNode(PPCISD::ADDI_TLSLD_L, dl, PtrVT,
1419 GOTEntryHi, TGA);
1420
1421 // We need a chain node, and don't have one handy. The underlying
1422 // call has no side effects, so using the function entry node
1423 // suffices.
1424 SDValue Chain = DAG.getEntryNode();
1425 Chain = DAG.getCopyToReg(Chain, dl, PPC::X3, GOTEntry);
1426 SDValue ParmReg = DAG.getRegister(PPC::X3, MVT::i64);
1427 SDValue TLSAddr = DAG.getNode(PPCISD::GET_TLSLD_ADDR, dl,
1428 PtrVT, ParmReg, TGA);
1429 // The return value from GET_TLSLD_ADDR really is in X3 already, but
1430 // some hacks are needed here to tie everything together. The extra
1431 // copies dissolve during subsequent transforms.
1432 Chain = DAG.getCopyToReg(Chain, dl, PPC::X3, TLSAddr);
1433 SDValue DtvOffsetHi = DAG.getNode(PPCISD::ADDIS_DTPREL_HA, dl, PtrVT,
Bill Schmidt1e18b862012-12-13 20:57:10 +00001434 Chain, ParmReg, TGA);
Bill Schmidt349c2782012-12-12 19:29:35 +00001435 return DAG.getNode(PPCISD::ADDI_DTPREL_L, dl, PtrVT, DtvOffsetHi, TGA);
1436 }
1437
1438 llvm_unreachable("Unknown TLS model!");
Roman Divackyfd42ed62012-06-04 17:36:38 +00001439}
1440
Chris Lattner1e61e692010-11-15 02:46:57 +00001441SDValue PPCTargetLowering::LowerGlobalAddress(SDValue Op,
1442 SelectionDAG &DAG) const {
1443 EVT PtrVT = Op.getValueType();
1444 GlobalAddressSDNode *GSDN = cast<GlobalAddressSDNode>(Op);
Andrew Trickac6d9be2013-05-25 02:42:55 +00001445 SDLoc DL(GSDN);
Chris Lattner1e61e692010-11-15 02:46:57 +00001446 const GlobalValue *GV = GSDN->getGlobal();
1447
Chris Lattner1e61e692010-11-15 02:46:57 +00001448 // 64-bit SVR4 ABI code is always position-independent.
1449 // The actual address of the GlobalValue is stored in the TOC.
1450 if (PPCSubTarget.isSVR4ABI() && PPCSubTarget.isPPC64()) {
1451 SDValue GA = DAG.getTargetGlobalAddress(GV, DL, PtrVT, GSDN->getOffset());
1452 return DAG.getNode(PPCISD::TOC_ENTRY, DL, MVT::i64, GA,
1453 DAG.getRegister(PPC::X2, MVT::i64));
1454 }
1455
Chris Lattner6d2ff122010-11-15 03:13:19 +00001456 unsigned MOHiFlag, MOLoFlag;
1457 bool isPIC = GetLabelAccessInfo(DAG.getTarget(), MOHiFlag, MOLoFlag, GV);
Chris Lattner1e61e692010-11-15 02:46:57 +00001458
Chris Lattner6d2ff122010-11-15 03:13:19 +00001459 SDValue GAHi =
1460 DAG.getTargetGlobalAddress(GV, DL, PtrVT, GSDN->getOffset(), MOHiFlag);
1461 SDValue GALo =
1462 DAG.getTargetGlobalAddress(GV, DL, PtrVT, GSDN->getOffset(), MOLoFlag);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001463
Chris Lattner6d2ff122010-11-15 03:13:19 +00001464 SDValue Ptr = LowerLabelRef(GAHi, GALo, isPIC, DAG);
Bob Wilson3d90dbe2009-11-04 21:31:18 +00001465
Chris Lattner6d2ff122010-11-15 03:13:19 +00001466 // If the global reference is actually to a non-lazy-pointer, we have to do an
1467 // extra load to get the address of the global.
1468 if (MOHiFlag & PPCII::MO_NLP_FLAG)
1469 Ptr = DAG.getLoad(PtrVT, DL, DAG.getEntryNode(), Ptr, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00001470 false, false, false, 0);
Chris Lattner6d2ff122010-11-15 03:13:19 +00001471 return Ptr;
Chris Lattner1a635d62006-04-14 06:01:58 +00001472}
1473
Dan Gohmand858e902010-04-17 15:26:15 +00001474SDValue PPCTargetLowering::LowerSETCC(SDValue Op, SelectionDAG &DAG) const {
Chris Lattner1a635d62006-04-14 06:01:58 +00001475 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(2))->get();
Andrew Trickac6d9be2013-05-25 02:42:55 +00001476 SDLoc dl(Op);
Scott Michelfdc40a02009-02-17 22:15:04 +00001477
Chris Lattner1a635d62006-04-14 06:01:58 +00001478 // If we're comparing for equality to zero, expose the fact that this is
1479 // implented as a ctlz/srl pair on ppc, so that the dag combiner can
1480 // fold the new nodes.
1481 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
1482 if (C->isNullValue() && CC == ISD::SETEQ) {
Owen Andersone50ed302009-08-10 22:56:29 +00001483 EVT VT = Op.getOperand(0).getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00001484 SDValue Zext = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00001485 if (VT.bitsLT(MVT::i32)) {
1486 VT = MVT::i32;
Dale Johannesenf5d97892009-02-04 01:48:28 +00001487 Zext = DAG.getNode(ISD::ZERO_EXTEND, dl, VT, Op.getOperand(0));
Scott Michelfdc40a02009-02-17 22:15:04 +00001488 }
Duncan Sands83ec4b62008-06-06 12:08:01 +00001489 unsigned Log2b = Log2_32(VT.getSizeInBits());
Dale Johannesenf5d97892009-02-04 01:48:28 +00001490 SDValue Clz = DAG.getNode(ISD::CTLZ, dl, VT, Zext);
1491 SDValue Scc = DAG.getNode(ISD::SRL, dl, VT, Clz,
Owen Anderson825b72b2009-08-11 20:47:22 +00001492 DAG.getConstant(Log2b, MVT::i32));
1493 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, Scc);
Chris Lattner1a635d62006-04-14 06:01:58 +00001494 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001495 // Leave comparisons against 0 and -1 alone for now, since they're usually
Chris Lattner1a635d62006-04-14 06:01:58 +00001496 // optimized. FIXME: revisit this when we can custom lower all setcc
1497 // optimizations.
1498 if (C->isAllOnesValue() || C->isNullValue())
Dan Gohman475871a2008-07-27 21:46:04 +00001499 return SDValue();
Chris Lattner1a635d62006-04-14 06:01:58 +00001500 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001501
Chris Lattner1a635d62006-04-14 06:01:58 +00001502 // If we have an integer seteq/setne, turn it into a compare against zero
Chris Lattnerac011bc2006-11-14 05:28:08 +00001503 // by xor'ing the rhs with the lhs, which is faster than setting a
1504 // condition register, reading it back out, and masking the correct bit. The
1505 // normal approach here uses sub to do this instead of xor. Using xor exposes
1506 // the result to other bit-twiddling opportunities.
Owen Andersone50ed302009-08-10 22:56:29 +00001507 EVT LHSVT = Op.getOperand(0).getValueType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00001508 if (LHSVT.isInteger() && (CC == ISD::SETEQ || CC == ISD::SETNE)) {
Owen Andersone50ed302009-08-10 22:56:29 +00001509 EVT VT = Op.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00001510 SDValue Sub = DAG.getNode(ISD::XOR, dl, LHSVT, Op.getOperand(0),
Chris Lattner1a635d62006-04-14 06:01:58 +00001511 Op.getOperand(1));
Dale Johannesenf5d97892009-02-04 01:48:28 +00001512 return DAG.getSetCC(dl, VT, Sub, DAG.getConstant(0, LHSVT), CC);
Chris Lattner1a635d62006-04-14 06:01:58 +00001513 }
Dan Gohman475871a2008-07-27 21:46:04 +00001514 return SDValue();
Chris Lattner1a635d62006-04-14 06:01:58 +00001515}
1516
Dan Gohman475871a2008-07-27 21:46:04 +00001517SDValue PPCTargetLowering::LowerVAARG(SDValue Op, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001518 const PPCSubtarget &Subtarget) const {
Roman Divackybdb226e2011-06-28 15:30:42 +00001519 SDNode *Node = Op.getNode();
1520 EVT VT = Node->getValueType(0);
1521 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
1522 SDValue InChain = Node->getOperand(0);
1523 SDValue VAListPtr = Node->getOperand(1);
1524 const Value *SV = cast<SrcValueSDNode>(Node->getOperand(2))->getValue();
Andrew Trickac6d9be2013-05-25 02:42:55 +00001525 SDLoc dl(Node);
Scott Michelfdc40a02009-02-17 22:15:04 +00001526
Roman Divackybdb226e2011-06-28 15:30:42 +00001527 assert(!Subtarget.isPPC64() && "LowerVAARG is PPC32 only");
1528
1529 // gpr_index
1530 SDValue GprIndex = DAG.getExtLoad(ISD::ZEXTLOAD, dl, MVT::i32, InChain,
1531 VAListPtr, MachinePointerInfo(SV), MVT::i8,
1532 false, false, 0);
1533 InChain = GprIndex.getValue(1);
1534
1535 if (VT == MVT::i64) {
1536 // Check if GprIndex is even
1537 SDValue GprAnd = DAG.getNode(ISD::AND, dl, MVT::i32, GprIndex,
1538 DAG.getConstant(1, MVT::i32));
1539 SDValue CC64 = DAG.getSetCC(dl, MVT::i32, GprAnd,
1540 DAG.getConstant(0, MVT::i32), ISD::SETNE);
1541 SDValue GprIndexPlusOne = DAG.getNode(ISD::ADD, dl, MVT::i32, GprIndex,
1542 DAG.getConstant(1, MVT::i32));
1543 // Align GprIndex to be even if it isn't
1544 GprIndex = DAG.getNode(ISD::SELECT, dl, MVT::i32, CC64, GprIndexPlusOne,
1545 GprIndex);
1546 }
1547
1548 // fpr index is 1 byte after gpr
1549 SDValue FprPtr = DAG.getNode(ISD::ADD, dl, PtrVT, VAListPtr,
1550 DAG.getConstant(1, MVT::i32));
1551
1552 // fpr
1553 SDValue FprIndex = DAG.getExtLoad(ISD::ZEXTLOAD, dl, MVT::i32, InChain,
1554 FprPtr, MachinePointerInfo(SV), MVT::i8,
1555 false, false, 0);
1556 InChain = FprIndex.getValue(1);
1557
1558 SDValue RegSaveAreaPtr = DAG.getNode(ISD::ADD, dl, PtrVT, VAListPtr,
1559 DAG.getConstant(8, MVT::i32));
1560
1561 SDValue OverflowAreaPtr = DAG.getNode(ISD::ADD, dl, PtrVT, VAListPtr,
1562 DAG.getConstant(4, MVT::i32));
1563
1564 // areas
1565 SDValue OverflowArea = DAG.getLoad(MVT::i32, dl, InChain, OverflowAreaPtr,
Pete Cooperd752e0f2011-11-08 18:42:53 +00001566 MachinePointerInfo(), false, false,
1567 false, 0);
Roman Divackybdb226e2011-06-28 15:30:42 +00001568 InChain = OverflowArea.getValue(1);
1569
1570 SDValue RegSaveArea = DAG.getLoad(MVT::i32, dl, InChain, RegSaveAreaPtr,
Pete Cooperd752e0f2011-11-08 18:42:53 +00001571 MachinePointerInfo(), false, false,
1572 false, 0);
Roman Divackybdb226e2011-06-28 15:30:42 +00001573 InChain = RegSaveArea.getValue(1);
1574
1575 // select overflow_area if index > 8
1576 SDValue CC = DAG.getSetCC(dl, MVT::i32, VT.isInteger() ? GprIndex : FprIndex,
1577 DAG.getConstant(8, MVT::i32), ISD::SETLT);
1578
Roman Divackybdb226e2011-06-28 15:30:42 +00001579 // adjustment constant gpr_index * 4/8
1580 SDValue RegConstant = DAG.getNode(ISD::MUL, dl, MVT::i32,
1581 VT.isInteger() ? GprIndex : FprIndex,
1582 DAG.getConstant(VT.isInteger() ? 4 : 8,
1583 MVT::i32));
1584
1585 // OurReg = RegSaveArea + RegConstant
1586 SDValue OurReg = DAG.getNode(ISD::ADD, dl, PtrVT, RegSaveArea,
1587 RegConstant);
1588
1589 // Floating types are 32 bytes into RegSaveArea
1590 if (VT.isFloatingPoint())
1591 OurReg = DAG.getNode(ISD::ADD, dl, PtrVT, OurReg,
1592 DAG.getConstant(32, MVT::i32));
1593
1594 // increase {f,g}pr_index by 1 (or 2 if VT is i64)
1595 SDValue IndexPlus1 = DAG.getNode(ISD::ADD, dl, MVT::i32,
1596 VT.isInteger() ? GprIndex : FprIndex,
1597 DAG.getConstant(VT == MVT::i64 ? 2 : 1,
1598 MVT::i32));
1599
1600 InChain = DAG.getTruncStore(InChain, dl, IndexPlus1,
1601 VT.isInteger() ? VAListPtr : FprPtr,
1602 MachinePointerInfo(SV),
1603 MVT::i8, false, false, 0);
1604
1605 // determine if we should load from reg_save_area or overflow_area
1606 SDValue Result = DAG.getNode(ISD::SELECT, dl, PtrVT, CC, OurReg, OverflowArea);
1607
1608 // increase overflow_area by 4/8 if gpr/fpr > 8
1609 SDValue OverflowAreaPlusN = DAG.getNode(ISD::ADD, dl, PtrVT, OverflowArea,
1610 DAG.getConstant(VT.isInteger() ? 4 : 8,
1611 MVT::i32));
1612
1613 OverflowArea = DAG.getNode(ISD::SELECT, dl, MVT::i32, CC, OverflowArea,
1614 OverflowAreaPlusN);
1615
1616 InChain = DAG.getTruncStore(InChain, dl, OverflowArea,
1617 OverflowAreaPtr,
1618 MachinePointerInfo(),
1619 MVT::i32, false, false, 0);
1620
NAKAMURA Takumi25f6b5a2012-08-30 15:52:23 +00001621 return DAG.getLoad(VT, dl, InChain, Result, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00001622 false, false, false, 0);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001623}
1624
Duncan Sands4a544a72011-09-06 13:37:06 +00001625SDValue PPCTargetLowering::LowerADJUST_TRAMPOLINE(SDValue Op,
1626 SelectionDAG &DAG) const {
1627 return Op.getOperand(0);
1628}
1629
1630SDValue PPCTargetLowering::LowerINIT_TRAMPOLINE(SDValue Op,
1631 SelectionDAG &DAG) const {
Bill Wendling77959322008-09-17 00:30:57 +00001632 SDValue Chain = Op.getOperand(0);
1633 SDValue Trmp = Op.getOperand(1); // trampoline
1634 SDValue FPtr = Op.getOperand(2); // nested function
1635 SDValue Nest = Op.getOperand(3); // 'nest' parameter value
Andrew Trickac6d9be2013-05-25 02:42:55 +00001636 SDLoc dl(Op);
Bill Wendling77959322008-09-17 00:30:57 +00001637
Owen Andersone50ed302009-08-10 22:56:29 +00001638 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson825b72b2009-08-11 20:47:22 +00001639 bool isPPC64 = (PtrVT == MVT::i64);
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001640 Type *IntPtrTy =
Micah Villmow3574eca2012-10-08 16:38:25 +00001641 DAG.getTargetLoweringInfo().getDataLayout()->getIntPtrType(
Chandler Carruthece6c6b2012-11-01 08:07:29 +00001642 *DAG.getContext());
Bill Wendling77959322008-09-17 00:30:57 +00001643
Scott Michelfdc40a02009-02-17 22:15:04 +00001644 TargetLowering::ArgListTy Args;
Bill Wendling77959322008-09-17 00:30:57 +00001645 TargetLowering::ArgListEntry Entry;
1646
1647 Entry.Ty = IntPtrTy;
1648 Entry.Node = Trmp; Args.push_back(Entry);
1649
1650 // TrampSize == (isPPC64 ? 48 : 40);
1651 Entry.Node = DAG.getConstant(isPPC64 ? 48 : 40,
Owen Anderson825b72b2009-08-11 20:47:22 +00001652 isPPC64 ? MVT::i64 : MVT::i32);
Bill Wendling77959322008-09-17 00:30:57 +00001653 Args.push_back(Entry);
1654
1655 Entry.Node = FPtr; Args.push_back(Entry);
1656 Entry.Node = Nest; Args.push_back(Entry);
Scott Michelfdc40a02009-02-17 22:15:04 +00001657
Bill Wendling77959322008-09-17 00:30:57 +00001658 // Lower to a call to __trampoline_setup(Trmp, TrampSize, FPtr, ctx_reg)
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00001659 TargetLowering::CallLoweringInfo CLI(Chain,
1660 Type::getVoidTy(*DAG.getContext()),
1661 false, false, false, false, 0,
1662 CallingConv::C,
Evan Cheng4bfcd4a2012-02-28 18:51:51 +00001663 /*isTailCall=*/false,
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00001664 /*doesNotRet=*/false,
1665 /*isReturnValueUsed=*/true,
Bill Wendling77959322008-09-17 00:30:57 +00001666 DAG.getExternalSymbol("__trampoline_setup", PtrVT),
Bill Wendling46ada192010-03-02 01:55:18 +00001667 Args, DAG, dl);
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00001668 std::pair<SDValue, SDValue> CallResult = LowerCallTo(CLI);
Bill Wendling77959322008-09-17 00:30:57 +00001669
Duncan Sands4a544a72011-09-06 13:37:06 +00001670 return CallResult.second;
Bill Wendling77959322008-09-17 00:30:57 +00001671}
1672
Dan Gohman475871a2008-07-27 21:46:04 +00001673SDValue PPCTargetLowering::LowerVASTART(SDValue Op, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001674 const PPCSubtarget &Subtarget) const {
Dan Gohman1e93df62010-04-17 14:41:14 +00001675 MachineFunction &MF = DAG.getMachineFunction();
1676 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
1677
Andrew Trickac6d9be2013-05-25 02:42:55 +00001678 SDLoc dl(Op);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001679
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001680 if (Subtarget.isDarwinABI() || Subtarget.isPPC64()) {
Nicolas Geoffray01119992007-04-03 13:59:52 +00001681 // vastart just stores the address of the VarArgsFrameIndex slot into the
1682 // memory location argument.
Owen Andersone50ed302009-08-10 22:56:29 +00001683 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Dan Gohman1e93df62010-04-17 14:41:14 +00001684 SDValue FR = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(), PtrVT);
Dan Gohman69de1932008-02-06 22:27:42 +00001685 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Chris Lattner6229d0a2010-09-21 18:41:36 +00001686 return DAG.getStore(Op.getOperand(0), dl, FR, Op.getOperand(1),
1687 MachinePointerInfo(SV),
David Greene534502d12010-02-15 16:56:53 +00001688 false, false, 0);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001689 }
1690
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001691 // For the 32-bit SVR4 ABI we follow the layout of the va_list struct.
Nicolas Geoffray01119992007-04-03 13:59:52 +00001692 // We suppose the given va_list is already allocated.
1693 //
1694 // typedef struct {
1695 // char gpr; /* index into the array of 8 GPRs
1696 // * stored in the register save area
1697 // * gpr=0 corresponds to r3,
1698 // * gpr=1 to r4, etc.
1699 // */
1700 // char fpr; /* index into the array of 8 FPRs
1701 // * stored in the register save area
1702 // * fpr=0 corresponds to f1,
1703 // * fpr=1 to f2, etc.
1704 // */
1705 // char *overflow_arg_area;
1706 // /* location on stack that holds
1707 // * the next overflow argument
1708 // */
1709 // char *reg_save_area;
1710 // /* where r3:r10 and f1:f8 (if saved)
1711 // * are stored
1712 // */
1713 // } va_list[1];
1714
1715
Dan Gohman1e93df62010-04-17 14:41:14 +00001716 SDValue ArgGPR = DAG.getConstant(FuncInfo->getVarArgsNumGPR(), MVT::i32);
1717 SDValue ArgFPR = DAG.getConstant(FuncInfo->getVarArgsNumFPR(), MVT::i32);
Scott Michelfdc40a02009-02-17 22:15:04 +00001718
Nicolas Geoffray01119992007-04-03 13:59:52 +00001719
Owen Andersone50ed302009-08-10 22:56:29 +00001720 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Scott Michelfdc40a02009-02-17 22:15:04 +00001721
Dan Gohman1e93df62010-04-17 14:41:14 +00001722 SDValue StackOffsetFI = DAG.getFrameIndex(FuncInfo->getVarArgsStackOffset(),
1723 PtrVT);
1724 SDValue FR = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(),
1725 PtrVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001726
Duncan Sands83ec4b62008-06-06 12:08:01 +00001727 uint64_t FrameOffset = PtrVT.getSizeInBits()/8;
Dan Gohman475871a2008-07-27 21:46:04 +00001728 SDValue ConstFrameOffset = DAG.getConstant(FrameOffset, PtrVT);
Dan Gohman69de1932008-02-06 22:27:42 +00001729
Duncan Sands83ec4b62008-06-06 12:08:01 +00001730 uint64_t StackOffset = PtrVT.getSizeInBits()/8 - 1;
Dan Gohman475871a2008-07-27 21:46:04 +00001731 SDValue ConstStackOffset = DAG.getConstant(StackOffset, PtrVT);
Dan Gohman69de1932008-02-06 22:27:42 +00001732
1733 uint64_t FPROffset = 1;
Dan Gohman475871a2008-07-27 21:46:04 +00001734 SDValue ConstFPROffset = DAG.getConstant(FPROffset, PtrVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001735
Dan Gohman69de1932008-02-06 22:27:42 +00001736 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00001737
Nicolas Geoffray01119992007-04-03 13:59:52 +00001738 // Store first byte : number of int regs
Tilmann Schellerffd02002009-07-03 06:45:56 +00001739 SDValue firstStore = DAG.getTruncStore(Op.getOperand(0), dl, ArgGPR,
Chris Lattnerda2d8e12010-09-21 17:42:31 +00001740 Op.getOperand(1),
1741 MachinePointerInfo(SV),
1742 MVT::i8, false, false, 0);
Dan Gohman69de1932008-02-06 22:27:42 +00001743 uint64_t nextOffset = FPROffset;
Dale Johannesen33c960f2009-02-04 20:06:27 +00001744 SDValue nextPtr = DAG.getNode(ISD::ADD, dl, PtrVT, Op.getOperand(1),
Nicolas Geoffray01119992007-04-03 13:59:52 +00001745 ConstFPROffset);
Scott Michelfdc40a02009-02-17 22:15:04 +00001746
Nicolas Geoffray01119992007-04-03 13:59:52 +00001747 // Store second byte : number of float regs
Dan Gohman475871a2008-07-27 21:46:04 +00001748 SDValue secondStore =
Chris Lattnerda2d8e12010-09-21 17:42:31 +00001749 DAG.getTruncStore(firstStore, dl, ArgFPR, nextPtr,
1750 MachinePointerInfo(SV, nextOffset), MVT::i8,
David Greene534502d12010-02-15 16:56:53 +00001751 false, false, 0);
Dan Gohman69de1932008-02-06 22:27:42 +00001752 nextOffset += StackOffset;
Dale Johannesen33c960f2009-02-04 20:06:27 +00001753 nextPtr = DAG.getNode(ISD::ADD, dl, PtrVT, nextPtr, ConstStackOffset);
Scott Michelfdc40a02009-02-17 22:15:04 +00001754
Nicolas Geoffray01119992007-04-03 13:59:52 +00001755 // Store second word : arguments given on stack
Dan Gohman475871a2008-07-27 21:46:04 +00001756 SDValue thirdStore =
Chris Lattner6229d0a2010-09-21 18:41:36 +00001757 DAG.getStore(secondStore, dl, StackOffsetFI, nextPtr,
1758 MachinePointerInfo(SV, nextOffset),
David Greene534502d12010-02-15 16:56:53 +00001759 false, false, 0);
Dan Gohman69de1932008-02-06 22:27:42 +00001760 nextOffset += FrameOffset;
Dale Johannesen33c960f2009-02-04 20:06:27 +00001761 nextPtr = DAG.getNode(ISD::ADD, dl, PtrVT, nextPtr, ConstFrameOffset);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001762
1763 // Store third word : arguments given in registers
Chris Lattner6229d0a2010-09-21 18:41:36 +00001764 return DAG.getStore(thirdStore, dl, FR, nextPtr,
1765 MachinePointerInfo(SV, nextOffset),
David Greene534502d12010-02-15 16:56:53 +00001766 false, false, 0);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001767
Chris Lattner1a635d62006-04-14 06:01:58 +00001768}
1769
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00001770#include "PPCGenCallingConv.inc"
1771
Bill Schmidt212af6a2013-02-06 17:33:58 +00001772static bool CC_PPC32_SVR4_Custom_Dummy(unsigned &ValNo, MVT &ValVT, MVT &LocVT,
1773 CCValAssign::LocInfo &LocInfo,
1774 ISD::ArgFlagsTy &ArgFlags,
1775 CCState &State) {
Tilmann Schellerffd02002009-07-03 06:45:56 +00001776 return true;
1777}
1778
Bill Schmidt212af6a2013-02-06 17:33:58 +00001779static bool CC_PPC32_SVR4_Custom_AlignArgRegs(unsigned &ValNo, MVT &ValVT,
1780 MVT &LocVT,
1781 CCValAssign::LocInfo &LocInfo,
1782 ISD::ArgFlagsTy &ArgFlags,
1783 CCState &State) {
Craig Topperc5eaae42012-03-11 07:57:25 +00001784 static const uint16_t ArgRegs[] = {
Tilmann Schellerffd02002009-07-03 06:45:56 +00001785 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
1786 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
1787 };
1788 const unsigned NumArgRegs = array_lengthof(ArgRegs);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001789
Tilmann Schellerffd02002009-07-03 06:45:56 +00001790 unsigned RegNum = State.getFirstUnallocated(ArgRegs, NumArgRegs);
1791
1792 // Skip one register if the first unallocated register has an even register
1793 // number and there are still argument registers available which have not been
1794 // allocated yet. RegNum is actually an index into ArgRegs, which means we
1795 // need to skip a register if RegNum is odd.
1796 if (RegNum != NumArgRegs && RegNum % 2 == 1) {
1797 State.AllocateReg(ArgRegs[RegNum]);
1798 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001799
Tilmann Schellerffd02002009-07-03 06:45:56 +00001800 // Always return false here, as this function only makes sure that the first
1801 // unallocated register has an odd register number and does not actually
1802 // allocate a register for the current argument.
1803 return false;
1804}
1805
Bill Schmidt212af6a2013-02-06 17:33:58 +00001806static bool CC_PPC32_SVR4_Custom_AlignFPArgRegs(unsigned &ValNo, MVT &ValVT,
1807 MVT &LocVT,
1808 CCValAssign::LocInfo &LocInfo,
1809 ISD::ArgFlagsTy &ArgFlags,
1810 CCState &State) {
Craig Topperc5eaae42012-03-11 07:57:25 +00001811 static const uint16_t ArgRegs[] = {
Tilmann Schellerffd02002009-07-03 06:45:56 +00001812 PPC::F1, PPC::F2, PPC::F3, PPC::F4, PPC::F5, PPC::F6, PPC::F7,
1813 PPC::F8
1814 };
1815
1816 const unsigned NumArgRegs = array_lengthof(ArgRegs);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001817
Tilmann Schellerffd02002009-07-03 06:45:56 +00001818 unsigned RegNum = State.getFirstUnallocated(ArgRegs, NumArgRegs);
1819
1820 // If there is only one Floating-point register left we need to put both f64
1821 // values of a split ppc_fp128 value on the stack.
1822 if (RegNum != NumArgRegs && ArgRegs[RegNum] == PPC::F8) {
1823 State.AllocateReg(ArgRegs[RegNum]);
1824 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001825
Tilmann Schellerffd02002009-07-03 06:45:56 +00001826 // Always return false here, as this function only makes sure that the two f64
1827 // values a ppc_fp128 value is split into are both passed in registers or both
1828 // passed on the stack and does not actually allocate a register for the
1829 // current argument.
1830 return false;
1831}
1832
Chris Lattner9f0bc652007-02-25 05:34:32 +00001833/// GetFPR - Get the set of FP registers that should be allocated for arguments,
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001834/// on Darwin.
Craig Topperb78ca422012-03-11 07:16:55 +00001835static const uint16_t *GetFPR() {
1836 static const uint16_t FPR[] = {
Chris Lattner9f0bc652007-02-25 05:34:32 +00001837 PPC::F1, PPC::F2, PPC::F3, PPC::F4, PPC::F5, PPC::F6, PPC::F7,
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001838 PPC::F8, PPC::F9, PPC::F10, PPC::F11, PPC::F12, PPC::F13
Chris Lattner9f0bc652007-02-25 05:34:32 +00001839 };
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001840
Chris Lattner9f0bc652007-02-25 05:34:32 +00001841 return FPR;
1842}
1843
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001844/// CalculateStackSlotSize - Calculates the size reserved for this argument on
1845/// the stack.
Owen Andersone50ed302009-08-10 22:56:29 +00001846static unsigned CalculateStackSlotSize(EVT ArgVT, ISD::ArgFlagsTy Flags,
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00001847 unsigned PtrByteSize) {
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00001848 unsigned ArgSize = ArgVT.getSizeInBits()/8;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001849 if (Flags.isByVal())
1850 ArgSize = Flags.getByValSize();
1851 ArgSize = ((ArgSize + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
1852
1853 return ArgSize;
1854}
1855
Dan Gohman475871a2008-07-27 21:46:04 +00001856SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00001857PPCTargetLowering::LowerFormalArguments(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001858 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001859 const SmallVectorImpl<ISD::InputArg>
1860 &Ins,
Andrew Trickac6d9be2013-05-25 02:42:55 +00001861 SDLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001862 SmallVectorImpl<SDValue> &InVals)
1863 const {
Bill Schmidtb2544ec2012-10-05 21:27:08 +00001864 if (PPCSubTarget.isSVR4ABI()) {
1865 if (PPCSubTarget.isPPC64())
1866 return LowerFormalArguments_64SVR4(Chain, CallConv, isVarArg, Ins,
1867 dl, DAG, InVals);
1868 else
1869 return LowerFormalArguments_32SVR4(Chain, CallConv, isVarArg, Ins,
1870 dl, DAG, InVals);
Bill Schmidt419f3762012-09-19 15:42:13 +00001871 } else {
Bill Schmidtb2544ec2012-10-05 21:27:08 +00001872 return LowerFormalArguments_Darwin(Chain, CallConv, isVarArg, Ins,
1873 dl, DAG, InVals);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001874 }
1875}
1876
1877SDValue
Bill Schmidt419f3762012-09-19 15:42:13 +00001878PPCTargetLowering::LowerFormalArguments_32SVR4(
Dan Gohman98ca4f22009-08-05 01:29:28 +00001879 SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001880 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001881 const SmallVectorImpl<ISD::InputArg>
1882 &Ins,
Andrew Trickac6d9be2013-05-25 02:42:55 +00001883 SDLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001884 SmallVectorImpl<SDValue> &InVals) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001885
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001886 // 32-bit SVR4 ABI Stack Frame Layout:
Tilmann Schellerffd02002009-07-03 06:45:56 +00001887 // +-----------------------------------+
1888 // +--> | Back chain |
1889 // | +-----------------------------------+
1890 // | | Floating-point register save area |
1891 // | +-----------------------------------+
1892 // | | General register save area |
1893 // | +-----------------------------------+
1894 // | | CR save word |
1895 // | +-----------------------------------+
1896 // | | VRSAVE save word |
1897 // | +-----------------------------------+
1898 // | | Alignment padding |
1899 // | +-----------------------------------+
1900 // | | Vector register save area |
1901 // | +-----------------------------------+
1902 // | | Local variable space |
1903 // | +-----------------------------------+
1904 // | | Parameter list area |
1905 // | +-----------------------------------+
1906 // | | LR save word |
1907 // | +-----------------------------------+
1908 // SP--> +--- | Back chain |
1909 // +-----------------------------------+
1910 //
1911 // Specifications:
1912 // System V Application Binary Interface PowerPC Processor Supplement
1913 // AltiVec Technology Programming Interface Manual
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001914
Tilmann Schellerffd02002009-07-03 06:45:56 +00001915 MachineFunction &MF = DAG.getMachineFunction();
1916 MachineFrameInfo *MFI = MF.getFrameInfo();
Dan Gohman1e93df62010-04-17 14:41:14 +00001917 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
Tilmann Schellerffd02002009-07-03 06:45:56 +00001918
Owen Andersone50ed302009-08-10 22:56:29 +00001919 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Tilmann Schellerffd02002009-07-03 06:45:56 +00001920 // Potential tail calls could cause overwriting of argument stack slots.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00001921 bool isImmutable = !(getTargetMachine().Options.GuaranteedTailCallOpt &&
1922 (CallConv == CallingConv::Fast));
Tilmann Schellerffd02002009-07-03 06:45:56 +00001923 unsigned PtrByteSize = 4;
1924
1925 // Assign locations to all of the incoming arguments.
1926 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00001927 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Gabor Greifa4b00b22012-04-19 15:16:31 +00001928 getTargetMachine(), ArgLocs, *DAG.getContext());
Tilmann Schellerffd02002009-07-03 06:45:56 +00001929
1930 // Reserve space for the linkage area on the stack.
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00001931 CCInfo.AllocateStack(PPCFrameLowering::getLinkageSize(false, false), PtrByteSize);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001932
Bill Schmidt212af6a2013-02-06 17:33:58 +00001933 CCInfo.AnalyzeFormalArguments(Ins, CC_PPC32_SVR4);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001934
Tilmann Schellerffd02002009-07-03 06:45:56 +00001935 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1936 CCValAssign &VA = ArgLocs[i];
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001937
Tilmann Schellerffd02002009-07-03 06:45:56 +00001938 // Arguments stored in registers.
1939 if (VA.isRegLoc()) {
Craig Topper44d23822012-02-22 05:59:10 +00001940 const TargetRegisterClass *RC;
Owen Andersone50ed302009-08-10 22:56:29 +00001941 EVT ValVT = VA.getValVT();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001942
Owen Anderson825b72b2009-08-11 20:47:22 +00001943 switch (ValVT.getSimpleVT().SimpleTy) {
Tilmann Schellerffd02002009-07-03 06:45:56 +00001944 default:
Dan Gohman98ca4f22009-08-05 01:29:28 +00001945 llvm_unreachable("ValVT not supported by formal arguments Lowering");
Owen Anderson825b72b2009-08-11 20:47:22 +00001946 case MVT::i32:
Craig Topperc9099502012-04-20 06:31:50 +00001947 RC = &PPC::GPRCRegClass;
Tilmann Schellerffd02002009-07-03 06:45:56 +00001948 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001949 case MVT::f32:
Craig Topperc9099502012-04-20 06:31:50 +00001950 RC = &PPC::F4RCRegClass;
Tilmann Schellerffd02002009-07-03 06:45:56 +00001951 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001952 case MVT::f64:
Craig Topperc9099502012-04-20 06:31:50 +00001953 RC = &PPC::F8RCRegClass;
Tilmann Schellerffd02002009-07-03 06:45:56 +00001954 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001955 case MVT::v16i8:
1956 case MVT::v8i16:
1957 case MVT::v4i32:
1958 case MVT::v4f32:
Craig Topperc9099502012-04-20 06:31:50 +00001959 RC = &PPC::VRRCRegClass;
Tilmann Schellerffd02002009-07-03 06:45:56 +00001960 break;
1961 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001962
Tilmann Schellerffd02002009-07-03 06:45:56 +00001963 // Transform the arguments stored in physical registers into virtual ones.
Devang Patel68e6bee2011-02-21 23:21:26 +00001964 unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001965 SDValue ArgValue = DAG.getCopyFromReg(Chain, dl, Reg, ValVT);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001966
Dan Gohman98ca4f22009-08-05 01:29:28 +00001967 InVals.push_back(ArgValue);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001968 } else {
1969 // Argument stored in memory.
1970 assert(VA.isMemLoc());
1971
1972 unsigned ArgSize = VA.getLocVT().getSizeInBits() / 8;
1973 int FI = MFI->CreateFixedObject(ArgSize, VA.getLocMemOffset(),
Evan Chenged2ae132010-07-03 00:40:23 +00001974 isImmutable);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001975
1976 // Create load nodes to retrieve arguments from the stack.
1977 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001978 InVals.push_back(DAG.getLoad(VA.getValVT(), dl, Chain, FIN,
1979 MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00001980 false, false, false, 0));
Tilmann Schellerffd02002009-07-03 06:45:56 +00001981 }
1982 }
1983
1984 // Assign locations to all of the incoming aggregate by value arguments.
1985 // Aggregates passed by value are stored in the local variable space of the
1986 // caller's stack frame, right above the parameter list area.
1987 SmallVector<CCValAssign, 16> ByValArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00001988 CCState CCByValInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Gabor Greifa4b00b22012-04-19 15:16:31 +00001989 getTargetMachine(), ByValArgLocs, *DAG.getContext());
Tilmann Schellerffd02002009-07-03 06:45:56 +00001990
1991 // Reserve stack space for the allocations in CCInfo.
1992 CCByValInfo.AllocateStack(CCInfo.getNextStackOffset(), PtrByteSize);
1993
Bill Schmidt212af6a2013-02-06 17:33:58 +00001994 CCByValInfo.AnalyzeFormalArguments(Ins, CC_PPC32_SVR4_ByVal);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001995
1996 // Area that is at least reserved in the caller of this function.
1997 unsigned MinReservedArea = CCByValInfo.getNextStackOffset();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001998
Tilmann Schellerffd02002009-07-03 06:45:56 +00001999 // Set the size that is at least reserved in caller of this function. Tail
2000 // call optimized function's reserved stack space needs to be aligned so that
2001 // taking the difference between two stack areas will result in an aligned
2002 // stack.
2003 PPCFunctionInfo *FI = MF.getInfo<PPCFunctionInfo>();
2004
2005 MinReservedArea =
2006 std::max(MinReservedArea,
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002007 PPCFrameLowering::getMinCallFrameSize(false, false));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002008
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002009 unsigned TargetAlign = DAG.getMachineFunction().getTarget().getFrameLowering()->
Tilmann Schellerffd02002009-07-03 06:45:56 +00002010 getStackAlignment();
2011 unsigned AlignMask = TargetAlign-1;
2012 MinReservedArea = (MinReservedArea + AlignMask) & ~AlignMask;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002013
Tilmann Schellerffd02002009-07-03 06:45:56 +00002014 FI->setMinReservedArea(MinReservedArea);
2015
2016 SmallVector<SDValue, 8> MemOps;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002017
Tilmann Schellerffd02002009-07-03 06:45:56 +00002018 // If the function takes variable number of arguments, make a frame index for
2019 // the start of the first vararg value... for expansion of llvm.va_start.
2020 if (isVarArg) {
Craig Topperc5eaae42012-03-11 07:57:25 +00002021 static const uint16_t GPArgRegs[] = {
Tilmann Schellerffd02002009-07-03 06:45:56 +00002022 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
2023 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
2024 };
2025 const unsigned NumGPArgRegs = array_lengthof(GPArgRegs);
2026
Craig Topperc5eaae42012-03-11 07:57:25 +00002027 static const uint16_t FPArgRegs[] = {
Tilmann Schellerffd02002009-07-03 06:45:56 +00002028 PPC::F1, PPC::F2, PPC::F3, PPC::F4, PPC::F5, PPC::F6, PPC::F7,
2029 PPC::F8
2030 };
2031 const unsigned NumFPArgRegs = array_lengthof(FPArgRegs);
2032
Dan Gohman1e93df62010-04-17 14:41:14 +00002033 FuncInfo->setVarArgsNumGPR(CCInfo.getFirstUnallocated(GPArgRegs,
2034 NumGPArgRegs));
2035 FuncInfo->setVarArgsNumFPR(CCInfo.getFirstUnallocated(FPArgRegs,
2036 NumFPArgRegs));
Tilmann Schellerffd02002009-07-03 06:45:56 +00002037
2038 // Make room for NumGPArgRegs and NumFPArgRegs.
2039 int Depth = NumGPArgRegs * PtrVT.getSizeInBits()/8 +
Owen Anderson825b72b2009-08-11 20:47:22 +00002040 NumFPArgRegs * EVT(MVT::f64).getSizeInBits()/8;
Tilmann Schellerffd02002009-07-03 06:45:56 +00002041
Dan Gohman1e93df62010-04-17 14:41:14 +00002042 FuncInfo->setVarArgsStackOffset(
2043 MFI->CreateFixedObject(PtrVT.getSizeInBits()/8,
Evan Chenged2ae132010-07-03 00:40:23 +00002044 CCInfo.getNextStackOffset(), true));
Tilmann Schellerffd02002009-07-03 06:45:56 +00002045
Dan Gohman1e93df62010-04-17 14:41:14 +00002046 FuncInfo->setVarArgsFrameIndex(MFI->CreateStackObject(Depth, 8, false));
2047 SDValue FIN = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(), PtrVT);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002048
Jakob Stoklund Olesen4f9af2e2010-10-11 20:43:09 +00002049 // The fixed integer arguments of a variadic function are stored to the
2050 // VarArgsFrameIndex on the stack so that they may be loaded by deferencing
2051 // the result of va_next.
2052 for (unsigned GPRIndex = 0; GPRIndex != NumGPArgRegs; ++GPRIndex) {
2053 // Get an existing live-in vreg, or add a new one.
2054 unsigned VReg = MF.getRegInfo().getLiveInVirtReg(GPArgRegs[GPRIndex]);
2055 if (!VReg)
Devang Patel68e6bee2011-02-21 23:21:26 +00002056 VReg = MF.addLiveIn(GPArgRegs[GPRIndex], &PPC::GPRCRegClass);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002057
Dan Gohman98ca4f22009-08-05 01:29:28 +00002058 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Chris Lattner6229d0a2010-09-21 18:41:36 +00002059 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
2060 MachinePointerInfo(), false, false, 0);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002061 MemOps.push_back(Store);
2062 // Increment the address by four for the next argument to store
2063 SDValue PtrOff = DAG.getConstant(PtrVT.getSizeInBits()/8, PtrVT);
2064 FIN = DAG.getNode(ISD::ADD, dl, PtrOff.getValueType(), FIN, PtrOff);
2065 }
2066
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00002067 // FIXME 32-bit SVR4: We only need to save FP argument registers if CR bit 6
2068 // is set.
Tilmann Schellerffd02002009-07-03 06:45:56 +00002069 // The double arguments are stored to the VarArgsFrameIndex
2070 // on the stack.
Jakob Stoklund Olesen4f9af2e2010-10-11 20:43:09 +00002071 for (unsigned FPRIndex = 0; FPRIndex != NumFPArgRegs; ++FPRIndex) {
2072 // Get an existing live-in vreg, or add a new one.
2073 unsigned VReg = MF.getRegInfo().getLiveInVirtReg(FPArgRegs[FPRIndex]);
2074 if (!VReg)
Devang Patel68e6bee2011-02-21 23:21:26 +00002075 VReg = MF.addLiveIn(FPArgRegs[FPRIndex], &PPC::F8RCRegClass);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002076
Owen Anderson825b72b2009-08-11 20:47:22 +00002077 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::f64);
Chris Lattner6229d0a2010-09-21 18:41:36 +00002078 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
2079 MachinePointerInfo(), false, false, 0);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002080 MemOps.push_back(Store);
2081 // Increment the address by eight for the next argument to store
Owen Anderson825b72b2009-08-11 20:47:22 +00002082 SDValue PtrOff = DAG.getConstant(EVT(MVT::f64).getSizeInBits()/8,
Tilmann Schellerffd02002009-07-03 06:45:56 +00002083 PtrVT);
2084 FIN = DAG.getNode(ISD::ADD, dl, PtrOff.getValueType(), FIN, PtrOff);
2085 }
2086 }
2087
2088 if (!MemOps.empty())
Dan Gohman98ca4f22009-08-05 01:29:28 +00002089 Chain = DAG.getNode(ISD::TokenFactor, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00002090 MVT::Other, &MemOps[0], MemOps.size());
Tilmann Schellerffd02002009-07-03 06:45:56 +00002091
Dan Gohman98ca4f22009-08-05 01:29:28 +00002092 return Chain;
Tilmann Schellerffd02002009-07-03 06:45:56 +00002093}
2094
Bill Schmidt726c2372012-10-23 15:51:16 +00002095// PPC64 passes i8, i16, and i32 values in i64 registers. Promote
2096// value to MVT::i64 and then truncate to the correct register size.
2097SDValue
2098PPCTargetLowering::extendArgForPPC64(ISD::ArgFlagsTy Flags, EVT ObjectVT,
2099 SelectionDAG &DAG, SDValue ArgVal,
Andrew Trickac6d9be2013-05-25 02:42:55 +00002100 SDLoc dl) const {
Bill Schmidt726c2372012-10-23 15:51:16 +00002101 if (Flags.isSExt())
2102 ArgVal = DAG.getNode(ISD::AssertSext, dl, MVT::i64, ArgVal,
2103 DAG.getValueType(ObjectVT));
2104 else if (Flags.isZExt())
2105 ArgVal = DAG.getNode(ISD::AssertZext, dl, MVT::i64, ArgVal,
2106 DAG.getValueType(ObjectVT));
Matt Arsenault225ed702013-05-18 00:21:46 +00002107
Bill Schmidt726c2372012-10-23 15:51:16 +00002108 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, ArgVal);
2109}
2110
2111// Set the size that is at least reserved in caller of this function. Tail
2112// call optimized functions' reserved stack space needs to be aligned so that
2113// taking the difference between two stack areas will result in an aligned
2114// stack.
2115void
2116PPCTargetLowering::setMinReservedArea(MachineFunction &MF, SelectionDAG &DAG,
2117 unsigned nAltivecParamsAtEnd,
2118 unsigned MinReservedArea,
2119 bool isPPC64) const {
2120 PPCFunctionInfo *FI = MF.getInfo<PPCFunctionInfo>();
2121 // Add the Altivec parameters at the end, if needed.
2122 if (nAltivecParamsAtEnd) {
2123 MinReservedArea = ((MinReservedArea+15)/16)*16;
2124 MinReservedArea += 16*nAltivecParamsAtEnd;
2125 }
2126 MinReservedArea =
2127 std::max(MinReservedArea,
2128 PPCFrameLowering::getMinCallFrameSize(isPPC64, true));
2129 unsigned TargetAlign
2130 = DAG.getMachineFunction().getTarget().getFrameLowering()->
2131 getStackAlignment();
2132 unsigned AlignMask = TargetAlign-1;
2133 MinReservedArea = (MinReservedArea + AlignMask) & ~AlignMask;
2134 FI->setMinReservedArea(MinReservedArea);
2135}
2136
Tilmann Schellerffd02002009-07-03 06:45:56 +00002137SDValue
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002138PPCTargetLowering::LowerFormalArguments_64SVR4(
2139 SDValue Chain,
2140 CallingConv::ID CallConv, bool isVarArg,
2141 const SmallVectorImpl<ISD::InputArg>
2142 &Ins,
Andrew Trickac6d9be2013-05-25 02:42:55 +00002143 SDLoc dl, SelectionDAG &DAG,
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002144 SmallVectorImpl<SDValue> &InVals) const {
2145 // TODO: add description of PPC stack frame format, or at least some docs.
2146 //
2147 MachineFunction &MF = DAG.getMachineFunction();
2148 MachineFrameInfo *MFI = MF.getFrameInfo();
2149 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
2150
2151 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
2152 // Potential tail calls could cause overwriting of argument stack slots.
2153 bool isImmutable = !(getTargetMachine().Options.GuaranteedTailCallOpt &&
2154 (CallConv == CallingConv::Fast));
2155 unsigned PtrByteSize = 8;
2156
2157 unsigned ArgOffset = PPCFrameLowering::getLinkageSize(true, true);
2158 // Area that is at least reserved in caller of this function.
2159 unsigned MinReservedArea = ArgOffset;
2160
2161 static const uint16_t GPR[] = {
2162 PPC::X3, PPC::X4, PPC::X5, PPC::X6,
2163 PPC::X7, PPC::X8, PPC::X9, PPC::X10,
2164 };
2165
2166 static const uint16_t *FPR = GetFPR();
2167
2168 static const uint16_t VR[] = {
2169 PPC::V2, PPC::V3, PPC::V4, PPC::V5, PPC::V6, PPC::V7, PPC::V8,
2170 PPC::V9, PPC::V10, PPC::V11, PPC::V12, PPC::V13
2171 };
2172
2173 const unsigned Num_GPR_Regs = array_lengthof(GPR);
2174 const unsigned Num_FPR_Regs = 13;
2175 const unsigned Num_VR_Regs = array_lengthof(VR);
2176
2177 unsigned GPR_idx = 0, FPR_idx = 0, VR_idx = 0;
2178
2179 // Add DAG nodes to load the arguments or copy them out of registers. On
2180 // entry to a function on PPC, the arguments start after the linkage area,
2181 // although the first ones are often in registers.
2182
2183 SmallVector<SDValue, 8> MemOps;
2184 unsigned nAltivecParamsAtEnd = 0;
2185 Function::const_arg_iterator FuncArg = MF.getFunction()->arg_begin();
Bill Schmidt49deebb2013-02-20 17:31:41 +00002186 unsigned CurArgIdx = 0;
2187 for (unsigned ArgNo = 0, e = Ins.size(); ArgNo != e; ++ArgNo) {
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002188 SDValue ArgVal;
2189 bool needsLoad = false;
2190 EVT ObjectVT = Ins[ArgNo].VT;
2191 unsigned ObjSize = ObjectVT.getSizeInBits()/8;
2192 unsigned ArgSize = ObjSize;
2193 ISD::ArgFlagsTy Flags = Ins[ArgNo].Flags;
Bill Schmidt49deebb2013-02-20 17:31:41 +00002194 std::advance(FuncArg, Ins[ArgNo].OrigArgIndex - CurArgIdx);
2195 CurArgIdx = Ins[ArgNo].OrigArgIndex;
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002196
2197 unsigned CurArgOffset = ArgOffset;
2198
2199 // Varargs or 64 bit Altivec parameters are padded to a 16 byte boundary.
2200 if (ObjectVT==MVT::v4f32 || ObjectVT==MVT::v4i32 ||
2201 ObjectVT==MVT::v8i16 || ObjectVT==MVT::v16i8) {
2202 if (isVarArg) {
2203 MinReservedArea = ((MinReservedArea+15)/16)*16;
2204 MinReservedArea += CalculateStackSlotSize(ObjectVT,
2205 Flags,
2206 PtrByteSize);
2207 } else
2208 nAltivecParamsAtEnd++;
2209 } else
2210 // Calculate min reserved area.
2211 MinReservedArea += CalculateStackSlotSize(Ins[ArgNo].VT,
2212 Flags,
2213 PtrByteSize);
2214
2215 // FIXME the codegen can be much improved in some cases.
2216 // We do not have to keep everything in memory.
2217 if (Flags.isByVal()) {
2218 // ObjSize is the true size, ArgSize rounded up to multiple of registers.
2219 ObjSize = Flags.getByValSize();
2220 ArgSize = ((ObjSize + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
Bill Schmidt42d43352012-10-31 01:15:05 +00002221 // Empty aggregate parameters do not take up registers. Examples:
2222 // struct { } a;
2223 // union { } b;
2224 // int c[0];
2225 // etc. However, we have to provide a place-holder in InVals, so
2226 // pretend we have an 8-byte item at the current address for that
2227 // purpose.
2228 if (!ObjSize) {
2229 int FI = MFI->CreateFixedObject(PtrByteSize, ArgOffset, true);
2230 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
2231 InVals.push_back(FIN);
2232 continue;
2233 }
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002234 // All aggregates smaller than 8 bytes must be passed right-justified.
Bill Schmidt7a6cb152012-10-16 13:30:53 +00002235 if (ObjSize < PtrByteSize)
2236 CurArgOffset = CurArgOffset + (PtrByteSize - ObjSize);
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002237 // The value of the object is its address.
2238 int FI = MFI->CreateFixedObject(ObjSize, CurArgOffset, true);
2239 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
2240 InVals.push_back(FIN);
Bill Schmidt37900c52012-10-25 13:38:09 +00002241
2242 if (ObjSize < 8) {
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002243 if (GPR_idx != Num_GPR_Regs) {
Bill Schmidt37900c52012-10-25 13:38:09 +00002244 unsigned VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002245 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Bill Schmidt37900c52012-10-25 13:38:09 +00002246 SDValue Store;
2247
2248 if (ObjSize==1 || ObjSize==2 || ObjSize==4) {
2249 EVT ObjType = (ObjSize == 1 ? MVT::i8 :
2250 (ObjSize == 2 ? MVT::i16 : MVT::i32));
2251 Store = DAG.getTruncStore(Val.getValue(1), dl, Val, FIN,
2252 MachinePointerInfo(FuncArg, CurArgOffset),
2253 ObjType, false, false, 0);
2254 } else {
2255 // For sizes that don't fit a truncating store (3, 5, 6, 7),
2256 // store the whole register as-is to the parameter save area
2257 // slot. The address of the parameter was already calculated
2258 // above (InVals.push_back(FIN)) to be the right-justified
2259 // offset within the slot. For this store, we need a new
2260 // frame index that points at the beginning of the slot.
2261 int FI = MFI->CreateFixedObject(PtrByteSize, ArgOffset, true);
2262 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
2263 Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
2264 MachinePointerInfo(FuncArg, ArgOffset),
2265 false, false, 0);
2266 }
2267
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002268 MemOps.push_back(Store);
2269 ++GPR_idx;
2270 }
Bill Schmidt37900c52012-10-25 13:38:09 +00002271 // Whether we copied from a register or not, advance the offset
2272 // into the parameter save area by a full doubleword.
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002273 ArgOffset += PtrByteSize;
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002274 continue;
2275 }
Bill Schmidt37900c52012-10-25 13:38:09 +00002276
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002277 for (unsigned j = 0; j < ArgSize; j += PtrByteSize) {
2278 // Store whatever pieces of the object are in registers
2279 // to memory. ArgOffset will be the address of the beginning
2280 // of the object.
2281 if (GPR_idx != Num_GPR_Regs) {
2282 unsigned VReg;
2283 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
2284 int FI = MFI->CreateFixedObject(PtrByteSize, ArgOffset, true);
2285 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
2286 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Bill Schmidt37900c52012-10-25 13:38:09 +00002287 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002288 MachinePointerInfo(FuncArg, ArgOffset),
2289 false, false, 0);
2290 MemOps.push_back(Store);
2291 ++GPR_idx;
2292 ArgOffset += PtrByteSize;
2293 } else {
Bill Schmidt7a6cb152012-10-16 13:30:53 +00002294 ArgOffset += ArgSize - j;
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002295 break;
2296 }
2297 }
2298 continue;
2299 }
2300
2301 switch (ObjectVT.getSimpleVT().SimpleTy) {
2302 default: llvm_unreachable("Unhandled argument type!");
2303 case MVT::i32:
2304 case MVT::i64:
2305 if (GPR_idx != Num_GPR_Regs) {
2306 unsigned VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
2307 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i64);
2308
Bill Schmidt726c2372012-10-23 15:51:16 +00002309 if (ObjectVT == MVT::i32)
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002310 // PPC64 passes i8, i16, and i32 values in i64 registers. Promote
2311 // value to MVT::i64 and then truncate to the correct register size.
Bill Schmidt726c2372012-10-23 15:51:16 +00002312 ArgVal = extendArgForPPC64(Flags, ObjectVT, DAG, ArgVal, dl);
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002313
2314 ++GPR_idx;
2315 } else {
2316 needsLoad = true;
2317 ArgSize = PtrByteSize;
2318 }
2319 ArgOffset += 8;
2320 break;
2321
2322 case MVT::f32:
2323 case MVT::f64:
2324 // Every 8 bytes of argument space consumes one of the GPRs available for
2325 // argument passing.
2326 if (GPR_idx != Num_GPR_Regs) {
2327 ++GPR_idx;
2328 }
2329 if (FPR_idx != Num_FPR_Regs) {
2330 unsigned VReg;
2331
2332 if (ObjectVT == MVT::f32)
2333 VReg = MF.addLiveIn(FPR[FPR_idx], &PPC::F4RCRegClass);
2334 else
2335 VReg = MF.addLiveIn(FPR[FPR_idx], &PPC::F8RCRegClass);
2336
2337 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, ObjectVT);
2338 ++FPR_idx;
2339 } else {
2340 needsLoad = true;
Bill Schmidta867f372012-10-11 15:38:20 +00002341 ArgSize = PtrByteSize;
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002342 }
2343
2344 ArgOffset += 8;
2345 break;
2346 case MVT::v4f32:
2347 case MVT::v4i32:
2348 case MVT::v8i16:
2349 case MVT::v16i8:
2350 // Note that vector arguments in registers don't reserve stack space,
2351 // except in varargs functions.
2352 if (VR_idx != Num_VR_Regs) {
2353 unsigned VReg = MF.addLiveIn(VR[VR_idx], &PPC::VRRCRegClass);
2354 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, ObjectVT);
2355 if (isVarArg) {
2356 while ((ArgOffset % 16) != 0) {
2357 ArgOffset += PtrByteSize;
2358 if (GPR_idx != Num_GPR_Regs)
2359 GPR_idx++;
2360 }
2361 ArgOffset += 16;
2362 GPR_idx = std::min(GPR_idx+4, Num_GPR_Regs); // FIXME correct for ppc64?
2363 }
2364 ++VR_idx;
2365 } else {
2366 // Vectors are aligned.
2367 ArgOffset = ((ArgOffset+15)/16)*16;
2368 CurArgOffset = ArgOffset;
2369 ArgOffset += 16;
2370 needsLoad = true;
2371 }
2372 break;
2373 }
2374
2375 // We need to load the argument to a virtual register if we determined
2376 // above that we ran out of physical registers of the appropriate type.
2377 if (needsLoad) {
2378 int FI = MFI->CreateFixedObject(ObjSize,
2379 CurArgOffset + (ArgSize - ObjSize),
2380 isImmutable);
2381 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
2382 ArgVal = DAG.getLoad(ObjectVT, dl, Chain, FIN, MachinePointerInfo(),
2383 false, false, false, 0);
2384 }
2385
2386 InVals.push_back(ArgVal);
2387 }
2388
2389 // Set the size that is at least reserved in caller of this function. Tail
Bill Schmidt726c2372012-10-23 15:51:16 +00002390 // call optimized functions' reserved stack space needs to be aligned so that
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002391 // taking the difference between two stack areas will result in an aligned
2392 // stack.
Bill Schmidt726c2372012-10-23 15:51:16 +00002393 setMinReservedArea(MF, DAG, nAltivecParamsAtEnd, MinReservedArea, true);
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002394
2395 // If the function takes variable number of arguments, make a frame index for
2396 // the start of the first vararg value... for expansion of llvm.va_start.
2397 if (isVarArg) {
2398 int Depth = ArgOffset;
2399
2400 FuncInfo->setVarArgsFrameIndex(
Bill Schmidt726c2372012-10-23 15:51:16 +00002401 MFI->CreateFixedObject(PtrByteSize, Depth, true));
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002402 SDValue FIN = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(), PtrVT);
2403
2404 // If this function is vararg, store any remaining integer argument regs
2405 // to their spots on the stack so that they may be loaded by deferencing the
2406 // result of va_next.
2407 for (; GPR_idx != Num_GPR_Regs; ++GPR_idx) {
2408 unsigned VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
2409 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
2410 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
2411 MachinePointerInfo(), false, false, 0);
2412 MemOps.push_back(Store);
2413 // Increment the address by four for the next argument to store
Bill Schmidt726c2372012-10-23 15:51:16 +00002414 SDValue PtrOff = DAG.getConstant(PtrByteSize, PtrVT);
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002415 FIN = DAG.getNode(ISD::ADD, dl, PtrOff.getValueType(), FIN, PtrOff);
2416 }
2417 }
2418
2419 if (!MemOps.empty())
2420 Chain = DAG.getNode(ISD::TokenFactor, dl,
2421 MVT::Other, &MemOps[0], MemOps.size());
2422
2423 return Chain;
2424}
2425
2426SDValue
2427PPCTargetLowering::LowerFormalArguments_Darwin(
Dan Gohman98ca4f22009-08-05 01:29:28 +00002428 SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002429 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002430 const SmallVectorImpl<ISD::InputArg>
2431 &Ins,
Andrew Trickac6d9be2013-05-25 02:42:55 +00002432 SDLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00002433 SmallVectorImpl<SDValue> &InVals) const {
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002434 // TODO: add description of PPC stack frame format, or at least some docs.
2435 //
2436 MachineFunction &MF = DAG.getMachineFunction();
2437 MachineFrameInfo *MFI = MF.getFrameInfo();
Dan Gohman1e93df62010-04-17 14:41:14 +00002438 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
Scott Michelfdc40a02009-02-17 22:15:04 +00002439
Owen Andersone50ed302009-08-10 22:56:29 +00002440 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson825b72b2009-08-11 20:47:22 +00002441 bool isPPC64 = PtrVT == MVT::i64;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002442 // Potential tail calls could cause overwriting of argument stack slots.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002443 bool isImmutable = !(getTargetMachine().Options.GuaranteedTailCallOpt &&
2444 (CallConv == CallingConv::Fast));
Jim Laskeye9bd7b22006-11-28 14:53:52 +00002445 unsigned PtrByteSize = isPPC64 ? 8 : 4;
Jim Laskey2f616bf2006-11-16 22:43:37 +00002446
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002447 unsigned ArgOffset = PPCFrameLowering::getLinkageSize(isPPC64, true);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002448 // Area that is at least reserved in caller of this function.
2449 unsigned MinReservedArea = ArgOffset;
2450
Craig Topperb78ca422012-03-11 07:16:55 +00002451 static const uint16_t GPR_32[] = { // 32-bit registers.
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002452 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
2453 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
2454 };
Craig Topperb78ca422012-03-11 07:16:55 +00002455 static const uint16_t GPR_64[] = { // 64-bit registers.
Chris Lattnerc91a4752006-06-26 22:48:35 +00002456 PPC::X3, PPC::X4, PPC::X5, PPC::X6,
2457 PPC::X7, PPC::X8, PPC::X9, PPC::X10,
2458 };
Scott Michelfdc40a02009-02-17 22:15:04 +00002459
Craig Topperb78ca422012-03-11 07:16:55 +00002460 static const uint16_t *FPR = GetFPR();
Scott Michelfdc40a02009-02-17 22:15:04 +00002461
Craig Topperb78ca422012-03-11 07:16:55 +00002462 static const uint16_t VR[] = {
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002463 PPC::V2, PPC::V3, PPC::V4, PPC::V5, PPC::V6, PPC::V7, PPC::V8,
2464 PPC::V9, PPC::V10, PPC::V11, PPC::V12, PPC::V13
2465 };
Chris Lattnerc91a4752006-06-26 22:48:35 +00002466
Owen Anderson718cb662007-09-07 04:06:50 +00002467 const unsigned Num_GPR_Regs = array_lengthof(GPR_32);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002468 const unsigned Num_FPR_Regs = 13;
Owen Anderson718cb662007-09-07 04:06:50 +00002469 const unsigned Num_VR_Regs = array_lengthof( VR);
Jim Laskey2f616bf2006-11-16 22:43:37 +00002470
2471 unsigned GPR_idx = 0, FPR_idx = 0, VR_idx = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +00002472
Craig Topperb78ca422012-03-11 07:16:55 +00002473 const uint16_t *GPR = isPPC64 ? GPR_64 : GPR_32;
Scott Michelfdc40a02009-02-17 22:15:04 +00002474
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002475 // In 32-bit non-varargs functions, the stack space for vectors is after the
2476 // stack space for non-vectors. We do not use this space unless we have
2477 // too many vectors to fit in registers, something that only occurs in
Scott Michelfdc40a02009-02-17 22:15:04 +00002478 // constructed examples:), but we have to walk the arglist to figure
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002479 // that out...for the pathological case, compute VecArgOffset as the
2480 // start of the vector parameter area. Computing VecArgOffset is the
2481 // entire point of the following loop.
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002482 unsigned VecArgOffset = ArgOffset;
2483 if (!isVarArg && !isPPC64) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00002484 for (unsigned ArgNo = 0, e = Ins.size(); ArgNo != e;
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002485 ++ArgNo) {
Owen Andersone50ed302009-08-10 22:56:29 +00002486 EVT ObjectVT = Ins[ArgNo].VT;
Dan Gohman98ca4f22009-08-05 01:29:28 +00002487 ISD::ArgFlagsTy Flags = Ins[ArgNo].Flags;
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002488
Duncan Sands276dcbd2008-03-21 09:14:45 +00002489 if (Flags.isByVal()) {
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002490 // ObjSize is the true size, ArgSize rounded up to multiple of regs.
Benjamin Kramer263109d2012-01-20 14:42:32 +00002491 unsigned ObjSize = Flags.getByValSize();
Scott Michelfdc40a02009-02-17 22:15:04 +00002492 unsigned ArgSize =
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002493 ((ObjSize + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
2494 VecArgOffset += ArgSize;
2495 continue;
2496 }
2497
Owen Anderson825b72b2009-08-11 20:47:22 +00002498 switch(ObjectVT.getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002499 default: llvm_unreachable("Unhandled argument type!");
Owen Anderson825b72b2009-08-11 20:47:22 +00002500 case MVT::i32:
2501 case MVT::f32:
Bill Schmidt419f3762012-09-19 15:42:13 +00002502 VecArgOffset += 4;
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002503 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00002504 case MVT::i64: // PPC64
2505 case MVT::f64:
Bill Schmidt419f3762012-09-19 15:42:13 +00002506 // FIXME: We are guaranteed to be !isPPC64 at this point.
2507 // Does MVT::i64 apply?
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002508 VecArgOffset += 8;
2509 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00002510 case MVT::v4f32:
2511 case MVT::v4i32:
2512 case MVT::v8i16:
2513 case MVT::v16i8:
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002514 // Nothing to do, we're only looking at Nonvector args here.
2515 break;
2516 }
2517 }
2518 }
2519 // We've found where the vector parameter area in memory is. Skip the
2520 // first 12 parameters; these don't use that memory.
2521 VecArgOffset = ((VecArgOffset+15)/16)*16;
2522 VecArgOffset += 12*16;
2523
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002524 // Add DAG nodes to load the arguments or copy them out of registers. On
Jim Laskey2f616bf2006-11-16 22:43:37 +00002525 // entry to a function on PPC, the arguments start after the linkage area,
2526 // although the first ones are often in registers.
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00002527
Dan Gohman475871a2008-07-27 21:46:04 +00002528 SmallVector<SDValue, 8> MemOps;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002529 unsigned nAltivecParamsAtEnd = 0;
Roman Divacky5236ab32012-09-24 20:47:19 +00002530 Function::const_arg_iterator FuncArg = MF.getFunction()->arg_begin();
Bill Schmidta7f2ce82013-05-08 17:22:33 +00002531 unsigned CurArgIdx = 0;
2532 for (unsigned ArgNo = 0, e = Ins.size(); ArgNo != e; ++ArgNo) {
Dan Gohman475871a2008-07-27 21:46:04 +00002533 SDValue ArgVal;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002534 bool needsLoad = false;
Owen Andersone50ed302009-08-10 22:56:29 +00002535 EVT ObjectVT = Ins[ArgNo].VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00002536 unsigned ObjSize = ObjectVT.getSizeInBits()/8;
Jim Laskey619965d2006-11-29 13:37:09 +00002537 unsigned ArgSize = ObjSize;
Dan Gohman98ca4f22009-08-05 01:29:28 +00002538 ISD::ArgFlagsTy Flags = Ins[ArgNo].Flags;
Bill Schmidta7f2ce82013-05-08 17:22:33 +00002539 std::advance(FuncArg, Ins[ArgNo].OrigArgIndex - CurArgIdx);
2540 CurArgIdx = Ins[ArgNo].OrigArgIndex;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002541
Chris Lattnerbe4849a2006-05-16 18:51:52 +00002542 unsigned CurArgOffset = ArgOffset;
Dale Johannesen8419dd62008-03-07 20:27:40 +00002543
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002544 // Varargs or 64 bit Altivec parameters are padded to a 16 byte boundary.
Owen Anderson825b72b2009-08-11 20:47:22 +00002545 if (ObjectVT==MVT::v4f32 || ObjectVT==MVT::v4i32 ||
2546 ObjectVT==MVT::v8i16 || ObjectVT==MVT::v16i8) {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002547 if (isVarArg || isPPC64) {
2548 MinReservedArea = ((MinReservedArea+15)/16)*16;
Dan Gohman98ca4f22009-08-05 01:29:28 +00002549 MinReservedArea += CalculateStackSlotSize(ObjectVT,
Dan Gohman095cc292008-09-13 01:54:27 +00002550 Flags,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002551 PtrByteSize);
2552 } else nAltivecParamsAtEnd++;
2553 } else
2554 // Calculate min reserved area.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002555 MinReservedArea += CalculateStackSlotSize(Ins[ArgNo].VT,
Dan Gohman095cc292008-09-13 01:54:27 +00002556 Flags,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002557 PtrByteSize);
2558
Dale Johannesen8419dd62008-03-07 20:27:40 +00002559 // FIXME the codegen can be much improved in some cases.
2560 // We do not have to keep everything in memory.
Duncan Sands276dcbd2008-03-21 09:14:45 +00002561 if (Flags.isByVal()) {
Dale Johannesen8419dd62008-03-07 20:27:40 +00002562 // ObjSize is the true size, ArgSize rounded up to multiple of registers.
Duncan Sands276dcbd2008-03-21 09:14:45 +00002563 ObjSize = Flags.getByValSize();
Dale Johannesen8419dd62008-03-07 20:27:40 +00002564 ArgSize = ((ObjSize + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002565 // Objects of size 1 and 2 are right justified, everything else is
2566 // left justified. This means the memory address is adjusted forwards.
Dale Johannesen7f96f392008-03-08 01:41:42 +00002567 if (ObjSize==1 || ObjSize==2) {
2568 CurArgOffset = CurArgOffset + (4 - ObjSize);
2569 }
Dale Johannesen8419dd62008-03-07 20:27:40 +00002570 // The value of the object is its address.
Evan Chenged2ae132010-07-03 00:40:23 +00002571 int FI = MFI->CreateFixedObject(ObjSize, CurArgOffset, true);
Dan Gohman475871a2008-07-27 21:46:04 +00002572 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002573 InVals.push_back(FIN);
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002574 if (ObjSize==1 || ObjSize==2) {
Dale Johannesen7f96f392008-03-08 01:41:42 +00002575 if (GPR_idx != Num_GPR_Regs) {
Roman Divacky951cd022011-06-17 15:21:10 +00002576 unsigned VReg;
2577 if (isPPC64)
2578 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
2579 else
2580 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::GPRCRegClass);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002581 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Bill Schmidt726c2372012-10-23 15:51:16 +00002582 EVT ObjType = ObjSize == 1 ? MVT::i8 : MVT::i16;
Scott Michelfdc40a02009-02-17 22:15:04 +00002583 SDValue Store = DAG.getTruncStore(Val.getValue(1), dl, Val, FIN,
Roman Divacky5236ab32012-09-24 20:47:19 +00002584 MachinePointerInfo(FuncArg,
2585 CurArgOffset),
Bill Schmidt419f3762012-09-19 15:42:13 +00002586 ObjType, false, false, 0);
Dale Johannesen7f96f392008-03-08 01:41:42 +00002587 MemOps.push_back(Store);
2588 ++GPR_idx;
Dale Johannesen7f96f392008-03-08 01:41:42 +00002589 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002590
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002591 ArgOffset += PtrByteSize;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002592
Dale Johannesen7f96f392008-03-08 01:41:42 +00002593 continue;
2594 }
Dale Johannesen8419dd62008-03-07 20:27:40 +00002595 for (unsigned j = 0; j < ArgSize; j += PtrByteSize) {
2596 // Store whatever pieces of the object are in registers
Bill Schmidt419f3762012-09-19 15:42:13 +00002597 // to memory. ArgOffset will be the address of the beginning
2598 // of the object.
Dale Johannesen8419dd62008-03-07 20:27:40 +00002599 if (GPR_idx != Num_GPR_Regs) {
Roman Divacky951cd022011-06-17 15:21:10 +00002600 unsigned VReg;
2601 if (isPPC64)
2602 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
2603 else
2604 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::GPRCRegClass);
Evan Chenged2ae132010-07-03 00:40:23 +00002605 int FI = MFI->CreateFixedObject(PtrByteSize, ArgOffset, true);
Dan Gohman475871a2008-07-27 21:46:04 +00002606 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002607 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002608 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
Roman Divacky5236ab32012-09-24 20:47:19 +00002609 MachinePointerInfo(FuncArg, ArgOffset),
David Greene534502d12010-02-15 16:56:53 +00002610 false, false, 0);
Dale Johannesen8419dd62008-03-07 20:27:40 +00002611 MemOps.push_back(Store);
2612 ++GPR_idx;
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002613 ArgOffset += PtrByteSize;
Dale Johannesen8419dd62008-03-07 20:27:40 +00002614 } else {
2615 ArgOffset += ArgSize - (ArgOffset-CurArgOffset);
2616 break;
2617 }
2618 }
2619 continue;
2620 }
2621
Owen Anderson825b72b2009-08-11 20:47:22 +00002622 switch (ObjectVT.getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002623 default: llvm_unreachable("Unhandled argument type!");
Owen Anderson825b72b2009-08-11 20:47:22 +00002624 case MVT::i32:
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002625 if (!isPPC64) {
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002626 if (GPR_idx != Num_GPR_Regs) {
Devang Patel68e6bee2011-02-21 23:21:26 +00002627 unsigned VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::GPRCRegClass);
Owen Anderson825b72b2009-08-11 20:47:22 +00002628 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i32);
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002629 ++GPR_idx;
2630 } else {
2631 needsLoad = true;
2632 ArgSize = PtrByteSize;
2633 }
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002634 // All int arguments reserve stack space in the Darwin ABI.
2635 ArgOffset += PtrByteSize;
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002636 break;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002637 }
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002638 // FALLTHROUGH
Owen Anderson825b72b2009-08-11 20:47:22 +00002639 case MVT::i64: // PPC64
Chris Lattnerc91a4752006-06-26 22:48:35 +00002640 if (GPR_idx != Num_GPR_Regs) {
Devang Patel68e6bee2011-02-21 23:21:26 +00002641 unsigned VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
Owen Anderson825b72b2009-08-11 20:47:22 +00002642 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i64);
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002643
Bill Schmidt726c2372012-10-23 15:51:16 +00002644 if (ObjectVT == MVT::i32)
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002645 // PPC64 passes i8, i16, and i32 values in i64 registers. Promote
Owen Anderson825b72b2009-08-11 20:47:22 +00002646 // value to MVT::i64 and then truncate to the correct register size.
Bill Schmidt726c2372012-10-23 15:51:16 +00002647 ArgVal = extendArgForPPC64(Flags, ObjectVT, DAG, ArgVal, dl);
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002648
Chris Lattnerc91a4752006-06-26 22:48:35 +00002649 ++GPR_idx;
2650 } else {
2651 needsLoad = true;
Evan Cheng982a0592008-07-24 08:17:07 +00002652 ArgSize = PtrByteSize;
Chris Lattnerc91a4752006-06-26 22:48:35 +00002653 }
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002654 // All int arguments reserve stack space in the Darwin ABI.
2655 ArgOffset += 8;
Chris Lattnerc91a4752006-06-26 22:48:35 +00002656 break;
Scott Michelfdc40a02009-02-17 22:15:04 +00002657
Owen Anderson825b72b2009-08-11 20:47:22 +00002658 case MVT::f32:
2659 case MVT::f64:
Chris Lattnerbe4849a2006-05-16 18:51:52 +00002660 // Every 4 bytes of argument space consumes one of the GPRs available for
2661 // argument passing.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002662 if (GPR_idx != Num_GPR_Regs) {
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00002663 ++GPR_idx;
Chris Lattnerb1eb9872006-11-18 01:57:19 +00002664 if (ObjSize == 8 && GPR_idx != Num_GPR_Regs && !isPPC64)
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00002665 ++GPR_idx;
Chris Lattnerbe4849a2006-05-16 18:51:52 +00002666 }
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00002667 if (FPR_idx != Num_FPR_Regs) {
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002668 unsigned VReg;
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00002669
Owen Anderson825b72b2009-08-11 20:47:22 +00002670 if (ObjectVT == MVT::f32)
Devang Patel68e6bee2011-02-21 23:21:26 +00002671 VReg = MF.addLiveIn(FPR[FPR_idx], &PPC::F4RCRegClass);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002672 else
Devang Patel68e6bee2011-02-21 23:21:26 +00002673 VReg = MF.addLiveIn(FPR[FPR_idx], &PPC::F8RCRegClass);
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00002674
Dan Gohman98ca4f22009-08-05 01:29:28 +00002675 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, ObjectVT);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002676 ++FPR_idx;
2677 } else {
2678 needsLoad = true;
2679 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002680
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002681 // All FP arguments reserve stack space in the Darwin ABI.
2682 ArgOffset += isPPC64 ? 8 : ObjSize;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002683 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00002684 case MVT::v4f32:
2685 case MVT::v4i32:
2686 case MVT::v8i16:
2687 case MVT::v16i8:
Dale Johannesen75092de2008-03-12 00:22:17 +00002688 // Note that vector arguments in registers don't reserve stack space,
2689 // except in varargs functions.
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00002690 if (VR_idx != Num_VR_Regs) {
Devang Patel68e6bee2011-02-21 23:21:26 +00002691 unsigned VReg = MF.addLiveIn(VR[VR_idx], &PPC::VRRCRegClass);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002692 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, ObjectVT);
Dale Johannesen75092de2008-03-12 00:22:17 +00002693 if (isVarArg) {
2694 while ((ArgOffset % 16) != 0) {
2695 ArgOffset += PtrByteSize;
2696 if (GPR_idx != Num_GPR_Regs)
2697 GPR_idx++;
2698 }
2699 ArgOffset += 16;
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00002700 GPR_idx = std::min(GPR_idx+4, Num_GPR_Regs); // FIXME correct for ppc64?
Dale Johannesen75092de2008-03-12 00:22:17 +00002701 }
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002702 ++VR_idx;
2703 } else {
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002704 if (!isVarArg && !isPPC64) {
2705 // Vectors go after all the nonvectors.
2706 CurArgOffset = VecArgOffset;
2707 VecArgOffset += 16;
2708 } else {
2709 // Vectors are aligned.
2710 ArgOffset = ((ArgOffset+15)/16)*16;
2711 CurArgOffset = ArgOffset;
2712 ArgOffset += 16;
Dale Johannesen404d9902008-03-12 00:49:20 +00002713 }
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002714 needsLoad = true;
2715 }
2716 break;
2717 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002718
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002719 // We need to load the argument to a virtual register if we determined above
Chris Lattner9f72d1a2008-02-13 07:35:30 +00002720 // that we ran out of physical registers of the appropriate type.
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002721 if (needsLoad) {
Chris Lattner9f72d1a2008-02-13 07:35:30 +00002722 int FI = MFI->CreateFixedObject(ObjSize,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002723 CurArgOffset + (ArgSize - ObjSize),
Evan Chenged2ae132010-07-03 00:40:23 +00002724 isImmutable);
Dan Gohman475871a2008-07-27 21:46:04 +00002725 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002726 ArgVal = DAG.getLoad(ObjectVT, dl, Chain, FIN, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00002727 false, false, false, 0);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002728 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002729
Dan Gohman98ca4f22009-08-05 01:29:28 +00002730 InVals.push_back(ArgVal);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002731 }
Dale Johannesen8419dd62008-03-07 20:27:40 +00002732
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002733 // Set the size that is at least reserved in caller of this function. Tail
Bill Schmidt726c2372012-10-23 15:51:16 +00002734 // call optimized functions' reserved stack space needs to be aligned so that
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002735 // taking the difference between two stack areas will result in an aligned
2736 // stack.
Bill Schmidt726c2372012-10-23 15:51:16 +00002737 setMinReservedArea(MF, DAG, nAltivecParamsAtEnd, MinReservedArea, isPPC64);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002738
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002739 // If the function takes variable number of arguments, make a frame index for
2740 // the start of the first vararg value... for expansion of llvm.va_start.
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002741 if (isVarArg) {
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002742 int Depth = ArgOffset;
Scott Michelfdc40a02009-02-17 22:15:04 +00002743
Dan Gohman1e93df62010-04-17 14:41:14 +00002744 FuncInfo->setVarArgsFrameIndex(
2745 MFI->CreateFixedObject(PtrVT.getSizeInBits()/8,
Evan Chenged2ae132010-07-03 00:40:23 +00002746 Depth, true));
Dan Gohman1e93df62010-04-17 14:41:14 +00002747 SDValue FIN = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(), PtrVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00002748
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002749 // If this function is vararg, store any remaining integer argument regs
2750 // to their spots on the stack so that they may be loaded by deferencing the
2751 // result of va_next.
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00002752 for (; GPR_idx != Num_GPR_Regs; ++GPR_idx) {
Chris Lattnerb1eb9872006-11-18 01:57:19 +00002753 unsigned VReg;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002754
Chris Lattnerb1eb9872006-11-18 01:57:19 +00002755 if (isPPC64)
Devang Patel68e6bee2011-02-21 23:21:26 +00002756 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
Chris Lattnerb1eb9872006-11-18 01:57:19 +00002757 else
Devang Patel68e6bee2011-02-21 23:21:26 +00002758 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::GPRCRegClass);
Chris Lattnerb1eb9872006-11-18 01:57:19 +00002759
Dan Gohman98ca4f22009-08-05 01:29:28 +00002760 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Chris Lattner6229d0a2010-09-21 18:41:36 +00002761 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
2762 MachinePointerInfo(), false, false, 0);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002763 MemOps.push_back(Store);
2764 // Increment the address by four for the next argument to store
Dan Gohman475871a2008-07-27 21:46:04 +00002765 SDValue PtrOff = DAG.getConstant(PtrVT.getSizeInBits()/8, PtrVT);
Dale Johannesen39355f92009-02-04 02:34:38 +00002766 FIN = DAG.getNode(ISD::ADD, dl, PtrOff.getValueType(), FIN, PtrOff);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002767 }
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002768 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002769
Dale Johannesen8419dd62008-03-07 20:27:40 +00002770 if (!MemOps.empty())
Dan Gohman98ca4f22009-08-05 01:29:28 +00002771 Chain = DAG.getNode(ISD::TokenFactor, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00002772 MVT::Other, &MemOps[0], MemOps.size());
Dale Johannesen8419dd62008-03-07 20:27:40 +00002773
Dan Gohman98ca4f22009-08-05 01:29:28 +00002774 return Chain;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002775}
2776
Bill Schmidt419f3762012-09-19 15:42:13 +00002777/// CalculateParameterAndLinkageAreaSize - Get the size of the parameter plus
2778/// linkage area for the Darwin ABI, or the 64-bit SVR4 ABI.
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002779static unsigned
2780CalculateParameterAndLinkageAreaSize(SelectionDAG &DAG,
2781 bool isPPC64,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002782 bool isVarArg,
2783 unsigned CC,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002784 const SmallVectorImpl<ISD::OutputArg>
2785 &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00002786 const SmallVectorImpl<SDValue> &OutVals,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002787 unsigned &nAltivecParamsAtEnd) {
2788 // Count how many bytes are to be pushed on the stack, including the linkage
2789 // area, and parameter passing area. We start with 24/48 bytes, which is
2790 // prereserved space for [SP][CR][LR][3 x unused].
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002791 unsigned NumBytes = PPCFrameLowering::getLinkageSize(isPPC64, true);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002792 unsigned NumOps = Outs.size();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002793 unsigned PtrByteSize = isPPC64 ? 8 : 4;
2794
2795 // Add up all the space actually used.
2796 // In 32-bit non-varargs calls, Altivec parameters all go at the end; usually
2797 // they all go in registers, but we must reserve stack space for them for
2798 // possible use by the caller. In varargs or 64-bit calls, parameters are
2799 // assigned stack space in order, with padding so Altivec parameters are
2800 // 16-byte aligned.
2801 nAltivecParamsAtEnd = 0;
2802 for (unsigned i = 0; i != NumOps; ++i) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00002803 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Dan Gohmanc9403652010-07-07 15:54:55 +00002804 EVT ArgVT = Outs[i].VT;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002805 // Varargs Altivec parameters are padded to a 16 byte boundary.
Owen Anderson825b72b2009-08-11 20:47:22 +00002806 if (ArgVT==MVT::v4f32 || ArgVT==MVT::v4i32 ||
2807 ArgVT==MVT::v8i16 || ArgVT==MVT::v16i8) {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002808 if (!isVarArg && !isPPC64) {
2809 // Non-varargs Altivec parameters go after all the non-Altivec
2810 // parameters; handle those later so we know how much padding we need.
2811 nAltivecParamsAtEnd++;
2812 continue;
2813 }
2814 // Varargs and 64-bit Altivec parameters are padded to 16 byte boundary.
2815 NumBytes = ((NumBytes+15)/16)*16;
2816 }
Dan Gohman98ca4f22009-08-05 01:29:28 +00002817 NumBytes += CalculateStackSlotSize(ArgVT, Flags, PtrByteSize);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002818 }
2819
2820 // Allow for Altivec parameters at the end, if needed.
2821 if (nAltivecParamsAtEnd) {
2822 NumBytes = ((NumBytes+15)/16)*16;
2823 NumBytes += 16*nAltivecParamsAtEnd;
2824 }
2825
2826 // The prolog code of the callee may store up to 8 GPR argument registers to
2827 // the stack, allowing va_start to index over them in memory if its varargs.
2828 // Because we cannot tell if this is needed on the caller side, we have to
2829 // conservatively assume that it is needed. As such, make sure we have at
2830 // least enough stack space for the caller to store the 8 GPRs.
2831 NumBytes = std::max(NumBytes,
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002832 PPCFrameLowering::getMinCallFrameSize(isPPC64, true));
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002833
2834 // Tail call needs the stack to be aligned.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002835 if (CC == CallingConv::Fast && DAG.getTarget().Options.GuaranteedTailCallOpt){
2836 unsigned TargetAlign = DAG.getMachineFunction().getTarget().
2837 getFrameLowering()->getStackAlignment();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002838 unsigned AlignMask = TargetAlign-1;
2839 NumBytes = (NumBytes + AlignMask) & ~AlignMask;
2840 }
2841
2842 return NumBytes;
2843}
2844
2845/// CalculateTailCallSPDiff - Get the amount the stack pointer has to be
Chris Lattner7a2bdde2011-04-15 05:18:47 +00002846/// adjusted to accommodate the arguments for the tailcall.
Dale Johannesenb60d5192009-11-24 01:09:07 +00002847static int CalculateTailCallSPDiff(SelectionDAG& DAG, bool isTailCall,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002848 unsigned ParamSize) {
2849
Dale Johannesenb60d5192009-11-24 01:09:07 +00002850 if (!isTailCall) return 0;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002851
2852 PPCFunctionInfo *FI = DAG.getMachineFunction().getInfo<PPCFunctionInfo>();
2853 unsigned CallerMinReservedArea = FI->getMinReservedArea();
2854 int SPDiff = (int)CallerMinReservedArea - (int)ParamSize;
2855 // Remember only if the new adjustement is bigger.
2856 if (SPDiff < FI->getTailCallSPDelta())
2857 FI->setTailCallSPDelta(SPDiff);
2858
2859 return SPDiff;
2860}
2861
Dan Gohman98ca4f22009-08-05 01:29:28 +00002862/// IsEligibleForTailCallOptimization - Check whether the call is eligible
2863/// for tail call optimization. Targets which want to do tail call
2864/// optimization should implement this function.
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002865bool
Dan Gohman98ca4f22009-08-05 01:29:28 +00002866PPCTargetLowering::IsEligibleForTailCallOptimization(SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002867 CallingConv::ID CalleeCC,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002868 bool isVarArg,
2869 const SmallVectorImpl<ISD::InputArg> &Ins,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002870 SelectionDAG& DAG) const {
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002871 if (!getTargetMachine().Options.GuaranteedTailCallOpt)
Evan Cheng6c2e8a92010-01-29 23:05:56 +00002872 return false;
2873
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002874 // Variable argument functions are not supported.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002875 if (isVarArg)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002876 return false;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002877
Dan Gohman98ca4f22009-08-05 01:29:28 +00002878 MachineFunction &MF = DAG.getMachineFunction();
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002879 CallingConv::ID CallerCC = MF.getFunction()->getCallingConv();
Dan Gohman98ca4f22009-08-05 01:29:28 +00002880 if (CalleeCC == CallingConv::Fast && CallerCC == CalleeCC) {
2881 // Functions containing by val parameters are not supported.
2882 for (unsigned i = 0; i != Ins.size(); i++) {
2883 ISD::ArgFlagsTy Flags = Ins[i].Flags;
2884 if (Flags.isByVal()) return false;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002885 }
Dan Gohman98ca4f22009-08-05 01:29:28 +00002886
2887 // Non PIC/GOT tail calls are supported.
2888 if (getTargetMachine().getRelocationModel() != Reloc::PIC_)
2889 return true;
2890
2891 // At the moment we can only do local tail calls (in same module, hidden
2892 // or protected) if we are generating PIC.
2893 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee))
2894 return G->getGlobal()->hasHiddenVisibility()
2895 || G->getGlobal()->hasProtectedVisibility();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002896 }
2897
2898 return false;
2899}
2900
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002901/// isCallCompatibleAddress - Return the immediate to use if the specified
2902/// 32-bit value is representable in the immediate field of a BxA instruction.
Dan Gohman475871a2008-07-27 21:46:04 +00002903static SDNode *isBLACompatibleAddress(SDValue Op, SelectionDAG &DAG) {
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002904 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op);
2905 if (!C) return 0;
Scott Michelfdc40a02009-02-17 22:15:04 +00002906
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002907 int Addr = C->getZExtValue();
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002908 if ((Addr & 3) != 0 || // Low 2 bits are implicitly zero.
Richard Smith1144af32012-08-24 23:29:28 +00002909 SignExtend32<26>(Addr) != Addr)
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002910 return 0; // Top 6 bits have to be sext of immediate.
Scott Michelfdc40a02009-02-17 22:15:04 +00002911
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002912 return DAG.getConstant((int)C->getZExtValue() >> 2,
Gabor Greifba36cb52008-08-28 21:40:38 +00002913 DAG.getTargetLoweringInfo().getPointerTy()).getNode();
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002914}
2915
Dan Gohman844731a2008-05-13 00:00:25 +00002916namespace {
2917
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002918struct TailCallArgumentInfo {
Dan Gohman475871a2008-07-27 21:46:04 +00002919 SDValue Arg;
2920 SDValue FrameIdxOp;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002921 int FrameIdx;
2922
2923 TailCallArgumentInfo() : FrameIdx(0) {}
2924};
2925
Dan Gohman844731a2008-05-13 00:00:25 +00002926}
2927
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002928/// StoreTailCallArgumentsToStackSlot - Stores arguments to their stack slot.
2929static void
2930StoreTailCallArgumentsToStackSlot(SelectionDAG &DAG,
Evan Chengff89dcb2009-10-18 18:16:27 +00002931 SDValue Chain,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002932 const SmallVector<TailCallArgumentInfo, 8> &TailCallArgs,
Dale Johannesen33c960f2009-02-04 20:06:27 +00002933 SmallVector<SDValue, 8> &MemOpChains,
Andrew Trickac6d9be2013-05-25 02:42:55 +00002934 SDLoc dl) {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002935 for (unsigned i = 0, e = TailCallArgs.size(); i != e; ++i) {
Dan Gohman475871a2008-07-27 21:46:04 +00002936 SDValue Arg = TailCallArgs[i].Arg;
2937 SDValue FIN = TailCallArgs[i].FrameIdxOp;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002938 int FI = TailCallArgs[i].FrameIdx;
2939 // Store relative to framepointer.
Dale Johannesen33c960f2009-02-04 20:06:27 +00002940 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, FIN,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002941 MachinePointerInfo::getFixedStack(FI),
2942 false, false, 0));
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002943 }
2944}
2945
2946/// EmitTailCallStoreFPAndRetAddr - Move the frame pointer and return address to
2947/// the appropriate stack slot for the tail call optimized function call.
Dan Gohman475871a2008-07-27 21:46:04 +00002948static SDValue EmitTailCallStoreFPAndRetAddr(SelectionDAG &DAG,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002949 MachineFunction &MF,
Dan Gohman475871a2008-07-27 21:46:04 +00002950 SDValue Chain,
2951 SDValue OldRetAddr,
2952 SDValue OldFP,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002953 int SPDiff,
2954 bool isPPC64,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002955 bool isDarwinABI,
Andrew Trickac6d9be2013-05-25 02:42:55 +00002956 SDLoc dl) {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002957 if (SPDiff) {
2958 // Calculate the new stack slot for the return address.
2959 int SlotSize = isPPC64 ? 8 : 4;
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002960 int NewRetAddrLoc = SPDiff + PPCFrameLowering::getReturnSaveOffset(isPPC64,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002961 isDarwinABI);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002962 int NewRetAddr = MF.getFrameInfo()->CreateFixedObject(SlotSize,
Evan Chenged2ae132010-07-03 00:40:23 +00002963 NewRetAddrLoc, true);
Owen Anderson825b72b2009-08-11 20:47:22 +00002964 EVT VT = isPPC64 ? MVT::i64 : MVT::i32;
Dan Gohman475871a2008-07-27 21:46:04 +00002965 SDValue NewRetAddrFrIdx = DAG.getFrameIndex(NewRetAddr, VT);
Dale Johannesen33c960f2009-02-04 20:06:27 +00002966 Chain = DAG.getStore(Chain, dl, OldRetAddr, NewRetAddrFrIdx,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002967 MachinePointerInfo::getFixedStack(NewRetAddr),
David Greene534502d12010-02-15 16:56:53 +00002968 false, false, 0);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002969
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00002970 // When using the 32/64-bit SVR4 ABI there is no need to move the FP stack
2971 // slot as the FP is never overwritten.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002972 if (isDarwinABI) {
Tilmann Schellerffd02002009-07-03 06:45:56 +00002973 int NewFPLoc =
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002974 SPDiff + PPCFrameLowering::getFramePointerSaveOffset(isPPC64, isDarwinABI);
David Greene3f2bf852009-11-12 20:49:22 +00002975 int NewFPIdx = MF.getFrameInfo()->CreateFixedObject(SlotSize, NewFPLoc,
Evan Chenged2ae132010-07-03 00:40:23 +00002976 true);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002977 SDValue NewFramePtrIdx = DAG.getFrameIndex(NewFPIdx, VT);
2978 Chain = DAG.getStore(Chain, dl, OldFP, NewFramePtrIdx,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002979 MachinePointerInfo::getFixedStack(NewFPIdx),
David Greene534502d12010-02-15 16:56:53 +00002980 false, false, 0);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002981 }
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002982 }
2983 return Chain;
2984}
2985
2986/// CalculateTailCallArgDest - Remember Argument for later processing. Calculate
2987/// the position of the argument.
2988static void
2989CalculateTailCallArgDest(SelectionDAG &DAG, MachineFunction &MF, bool isPPC64,
Dan Gohman475871a2008-07-27 21:46:04 +00002990 SDValue Arg, int SPDiff, unsigned ArgOffset,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002991 SmallVector<TailCallArgumentInfo, 8>& TailCallArguments) {
2992 int Offset = ArgOffset + SPDiff;
Duncan Sands83ec4b62008-06-06 12:08:01 +00002993 uint32_t OpSize = (Arg.getValueType().getSizeInBits()+7)/8;
Evan Chenged2ae132010-07-03 00:40:23 +00002994 int FI = MF.getFrameInfo()->CreateFixedObject(OpSize, Offset, true);
Owen Anderson825b72b2009-08-11 20:47:22 +00002995 EVT VT = isPPC64 ? MVT::i64 : MVT::i32;
Dan Gohman475871a2008-07-27 21:46:04 +00002996 SDValue FIN = DAG.getFrameIndex(FI, VT);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002997 TailCallArgumentInfo Info;
2998 Info.Arg = Arg;
2999 Info.FrameIdxOp = FIN;
3000 Info.FrameIdx = FI;
3001 TailCallArguments.push_back(Info);
3002}
3003
3004/// EmitTCFPAndRetAddrLoad - Emit load from frame pointer and return address
3005/// stack slot. Returns the chain as result and the loaded frame pointers in
3006/// LROpOut/FPOpout. Used when tail calling.
Dan Gohman475871a2008-07-27 21:46:04 +00003007SDValue PPCTargetLowering::EmitTailCallLoadFPAndRetAddr(SelectionDAG & DAG,
Dale Johannesen33c960f2009-02-04 20:06:27 +00003008 int SPDiff,
3009 SDValue Chain,
3010 SDValue &LROpOut,
3011 SDValue &FPOpOut,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003012 bool isDarwinABI,
Andrew Trickac6d9be2013-05-25 02:42:55 +00003013 SDLoc dl) const {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003014 if (SPDiff) {
3015 // Load the LR and FP stack slot for later adjusting.
Owen Anderson825b72b2009-08-11 20:47:22 +00003016 EVT VT = PPCSubTarget.isPPC64() ? MVT::i64 : MVT::i32;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003017 LROpOut = getReturnAddrFrameIndex(DAG);
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00003018 LROpOut = DAG.getLoad(VT, dl, Chain, LROpOut, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00003019 false, false, false, 0);
Gabor Greifba36cb52008-08-28 21:40:38 +00003020 Chain = SDValue(LROpOut.getNode(), 1);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003021
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00003022 // When using the 32/64-bit SVR4 ABI there is no need to load the FP stack
3023 // slot as the FP is never overwritten.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003024 if (isDarwinABI) {
Tilmann Schellerffd02002009-07-03 06:45:56 +00003025 FPOpOut = getFramePointerFrameIndex(DAG);
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00003026 FPOpOut = DAG.getLoad(VT, dl, Chain, FPOpOut, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00003027 false, false, false, 0);
Tilmann Schellerffd02002009-07-03 06:45:56 +00003028 Chain = SDValue(FPOpOut.getNode(), 1);
3029 }
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003030 }
3031 return Chain;
3032}
3033
Dale Johannesen5b3b6952008-03-04 23:17:14 +00003034/// CreateCopyOfByValArgument - Make a copy of an aggregate at address specified
Scott Michelfdc40a02009-02-17 22:15:04 +00003035/// by "Src" to address "Dst" of size "Size". Alignment information is
Dale Johannesen5b3b6952008-03-04 23:17:14 +00003036/// specified by the specific parameter attribute. The copy will be passed as
3037/// a byval function parameter.
3038/// Sometimes what we are copying is the end of a larger object, the part that
3039/// does not fit in registers.
Scott Michelfdc40a02009-02-17 22:15:04 +00003040static SDValue
Dan Gohman475871a2008-07-27 21:46:04 +00003041CreateCopyOfByValArgument(SDValue Src, SDValue Dst, SDValue Chain,
Duncan Sands276dcbd2008-03-21 09:14:45 +00003042 ISD::ArgFlagsTy Flags, SelectionDAG &DAG,
Andrew Trickac6d9be2013-05-25 02:42:55 +00003043 SDLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003044 SDValue SizeNode = DAG.getConstant(Flags.getByValSize(), MVT::i32);
Dale Johannesen8ad9b432009-02-04 01:17:06 +00003045 return DAG.getMemcpy(Chain, dl, Dst, Src, SizeNode, Flags.getByValAlign(),
Chris Lattnere72f2022010-09-21 05:40:29 +00003046 false, false, MachinePointerInfo(0),
3047 MachinePointerInfo(0));
Dale Johannesen5b3b6952008-03-04 23:17:14 +00003048}
Chris Lattner9f0bc652007-02-25 05:34:32 +00003049
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003050/// LowerMemOpCallTo - Store the argument to the stack or remember it in case of
3051/// tail calls.
3052static void
Dan Gohman475871a2008-07-27 21:46:04 +00003053LowerMemOpCallTo(SelectionDAG &DAG, MachineFunction &MF, SDValue Chain,
3054 SDValue Arg, SDValue PtrOff, int SPDiff,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003055 unsigned ArgOffset, bool isPPC64, bool isTailCall,
Dan Gohman475871a2008-07-27 21:46:04 +00003056 bool isVector, SmallVector<SDValue, 8> &MemOpChains,
Chris Lattner6229d0a2010-09-21 18:41:36 +00003057 SmallVector<TailCallArgumentInfo, 8> &TailCallArguments,
Andrew Trickac6d9be2013-05-25 02:42:55 +00003058 SDLoc dl) {
Owen Andersone50ed302009-08-10 22:56:29 +00003059 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003060 if (!isTailCall) {
3061 if (isVector) {
Dan Gohman475871a2008-07-27 21:46:04 +00003062 SDValue StackPtr;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003063 if (isPPC64)
Owen Anderson825b72b2009-08-11 20:47:22 +00003064 StackPtr = DAG.getRegister(PPC::X1, MVT::i64);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003065 else
Owen Anderson825b72b2009-08-11 20:47:22 +00003066 StackPtr = DAG.getRegister(PPC::R1, MVT::i32);
Dale Johannesen33c960f2009-02-04 20:06:27 +00003067 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003068 DAG.getConstant(ArgOffset, PtrVT));
3069 }
Chris Lattner6229d0a2010-09-21 18:41:36 +00003070 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, PtrOff,
3071 MachinePointerInfo(), false, false, 0));
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003072 // Calculate and remember argument location.
3073 } else CalculateTailCallArgDest(DAG, MF, isPPC64, Arg, SPDiff, ArgOffset,
3074 TailCallArguments);
3075}
3076
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003077static
3078void PrepareTailCall(SelectionDAG &DAG, SDValue &InFlag, SDValue &Chain,
Andrew Trickac6d9be2013-05-25 02:42:55 +00003079 SDLoc dl, bool isPPC64, int SPDiff, unsigned NumBytes,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003080 SDValue LROp, SDValue FPOp, bool isDarwinABI,
3081 SmallVector<TailCallArgumentInfo, 8> &TailCallArguments) {
3082 MachineFunction &MF = DAG.getMachineFunction();
3083
3084 // Emit a sequence of copyto/copyfrom virtual registers for arguments that
3085 // might overwrite each other in case of tail call optimization.
3086 SmallVector<SDValue, 8> MemOpChains2;
Chris Lattner7a2bdde2011-04-15 05:18:47 +00003087 // Do not flag preceding copytoreg stuff together with the following stuff.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003088 InFlag = SDValue();
3089 StoreTailCallArgumentsToStackSlot(DAG, Chain, TailCallArguments,
3090 MemOpChains2, dl);
3091 if (!MemOpChains2.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00003092 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003093 &MemOpChains2[0], MemOpChains2.size());
3094
3095 // Store the return address to the appropriate stack slot.
3096 Chain = EmitTailCallStoreFPAndRetAddr(DAG, MF, Chain, LROp, FPOp, SPDiff,
3097 isPPC64, isDarwinABI, dl);
3098
3099 // Emit callseq_end just before tailcall node.
3100 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
Andrew Trick6e0b2a02013-05-29 22:03:55 +00003101 DAG.getIntPtrConstant(0, true), InFlag, dl);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003102 InFlag = Chain.getValue(1);
3103}
3104
3105static
3106unsigned PrepareCall(SelectionDAG &DAG, SDValue &Callee, SDValue &InFlag,
Andrew Trickac6d9be2013-05-25 02:42:55 +00003107 SDValue &Chain, SDLoc dl, int SPDiff, bool isTailCall,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003108 SmallVector<std::pair<unsigned, SDValue>, 8> &RegsToPass,
Owen Andersone50ed302009-08-10 22:56:29 +00003109 SmallVector<SDValue, 8> &Ops, std::vector<EVT> &NodeTys,
Chris Lattnerb9082582010-11-14 23:42:06 +00003110 const PPCSubtarget &PPCSubTarget) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003111
Chris Lattnerb9082582010-11-14 23:42:06 +00003112 bool isPPC64 = PPCSubTarget.isPPC64();
3113 bool isSVR4ABI = PPCSubTarget.isSVR4ABI();
3114
Owen Andersone50ed302009-08-10 22:56:29 +00003115 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson825b72b2009-08-11 20:47:22 +00003116 NodeTys.push_back(MVT::Other); // Returns a chain
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00003117 NodeTys.push_back(MVT::Glue); // Returns a flag for retval copy to use.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003118
Ulrich Weigand86765fb2013-03-22 15:24:13 +00003119 unsigned CallOpc = PPCISD::CALL;
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003120
Torok Edwin0e3a1a82010-08-04 20:47:44 +00003121 bool needIndirectCall = true;
3122 if (SDNode *Dest = isBLACompatibleAddress(Callee, DAG)) {
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003123 // If this is an absolute destination address, use the munged value.
3124 Callee = SDValue(Dest, 0);
Torok Edwin0e3a1a82010-08-04 20:47:44 +00003125 needIndirectCall = false;
3126 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003127
Chris Lattnerb9082582010-11-14 23:42:06 +00003128 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
3129 // XXX Work around for http://llvm.org/bugs/show_bug.cgi?id=5201
3130 // Use indirect calls for ALL functions calls in JIT mode, since the
3131 // far-call stubs may be outside relocation limits for a BL instruction.
3132 if (!DAG.getTarget().getSubtarget<PPCSubtarget>().isJITCodeModel()) {
3133 unsigned OpFlags = 0;
3134 if (DAG.getTarget().getRelocationModel() != Reloc::Static &&
Roman Divackyd5601cc2011-07-24 08:22:56 +00003135 (PPCSubTarget.getTargetTriple().isMacOSX() &&
Daniel Dunbar558692f2011-04-20 00:14:25 +00003136 PPCSubTarget.getTargetTriple().isMacOSXVersionLT(10, 5)) &&
Chris Lattnerb9082582010-11-14 23:42:06 +00003137 (G->getGlobal()->isDeclaration() ||
3138 G->getGlobal()->isWeakForLinker())) {
3139 // PC-relative references to external symbols should go through $stub,
3140 // unless we're building with the leopard linker or later, which
3141 // automatically synthesizes these stubs.
3142 OpFlags = PPCII::MO_DARWIN_STUB;
3143 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003144
Chris Lattnerb9082582010-11-14 23:42:06 +00003145 // If the callee is a GlobalAddress/ExternalSymbol node (quite common,
3146 // every direct call is) turn it into a TargetGlobalAddress /
3147 // TargetExternalSymbol node so that legalize doesn't hack it.
Torok Edwin0e3a1a82010-08-04 20:47:44 +00003148 Callee = DAG.getTargetGlobalAddress(G->getGlobal(), dl,
Chris Lattnerb9082582010-11-14 23:42:06 +00003149 Callee.getValueType(),
3150 0, OpFlags);
Torok Edwin0e3a1a82010-08-04 20:47:44 +00003151 needIndirectCall = false;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003152 }
Torok Edwin0e3a1a82010-08-04 20:47:44 +00003153 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003154
Torok Edwin0e3a1a82010-08-04 20:47:44 +00003155 if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Chris Lattnerb9082582010-11-14 23:42:06 +00003156 unsigned char OpFlags = 0;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003157
Chris Lattnerb9082582010-11-14 23:42:06 +00003158 if (DAG.getTarget().getRelocationModel() != Reloc::Static &&
Roman Divackyd5601cc2011-07-24 08:22:56 +00003159 (PPCSubTarget.getTargetTriple().isMacOSX() &&
Daniel Dunbar558692f2011-04-20 00:14:25 +00003160 PPCSubTarget.getTargetTriple().isMacOSXVersionLT(10, 5))) {
Chris Lattnerb9082582010-11-14 23:42:06 +00003161 // PC-relative references to external symbols should go through $stub,
3162 // unless we're building with the leopard linker or later, which
3163 // automatically synthesizes these stubs.
3164 OpFlags = PPCII::MO_DARWIN_STUB;
3165 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003166
Chris Lattnerb9082582010-11-14 23:42:06 +00003167 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), Callee.getValueType(),
3168 OpFlags);
3169 needIndirectCall = false;
Torok Edwin0e3a1a82010-08-04 20:47:44 +00003170 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003171
Torok Edwin0e3a1a82010-08-04 20:47:44 +00003172 if (needIndirectCall) {
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003173 // Otherwise, this is an indirect call. We have to use a MTCTR/BCTRL pair
3174 // to do the call, we can't use PPCISD::CALL.
3175 SDValue MTCTROps[] = {Chain, Callee, InFlag};
Tilmann Scheller3a84dae2009-12-18 13:00:15 +00003176
3177 if (isSVR4ABI && isPPC64) {
3178 // Function pointers in the 64-bit SVR4 ABI do not point to the function
3179 // entry point, but to the function descriptor (the function entry point
3180 // address is part of the function descriptor though).
3181 // The function descriptor is a three doubleword structure with the
3182 // following fields: function entry point, TOC base address and
3183 // environment pointer.
3184 // Thus for a call through a function pointer, the following actions need
3185 // to be performed:
3186 // 1. Save the TOC of the caller in the TOC save area of its stack
Bill Schmidt726c2372012-10-23 15:51:16 +00003187 // frame (this is done in LowerCall_Darwin() or LowerCall_64SVR4()).
Tilmann Scheller3a84dae2009-12-18 13:00:15 +00003188 // 2. Load the address of the function entry point from the function
3189 // descriptor.
3190 // 3. Load the TOC of the callee from the function descriptor into r2.
3191 // 4. Load the environment pointer from the function descriptor into
3192 // r11.
3193 // 5. Branch to the function entry point address.
3194 // 6. On return of the callee, the TOC of the caller needs to be
3195 // restored (this is done in FinishCall()).
3196 //
3197 // All those operations are flagged together to ensure that no other
3198 // operations can be scheduled in between. E.g. without flagging the
3199 // operations together, a TOC access in the caller could be scheduled
3200 // between the load of the callee TOC and the branch to the callee, which
3201 // results in the TOC access going through the TOC of the callee instead
3202 // of going through the TOC of the caller, which leads to incorrect code.
3203
3204 // Load the address of the function entry point from the function
3205 // descriptor.
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00003206 SDVTList VTs = DAG.getVTList(MVT::i64, MVT::Other, MVT::Glue);
Tilmann Scheller3a84dae2009-12-18 13:00:15 +00003207 SDValue LoadFuncPtr = DAG.getNode(PPCISD::LOAD, dl, VTs, MTCTROps,
3208 InFlag.getNode() ? 3 : 2);
3209 Chain = LoadFuncPtr.getValue(1);
3210 InFlag = LoadFuncPtr.getValue(2);
3211
3212 // Load environment pointer into r11.
3213 // Offset of the environment pointer within the function descriptor.
3214 SDValue PtrOff = DAG.getIntPtrConstant(16);
3215
3216 SDValue AddPtr = DAG.getNode(ISD::ADD, dl, MVT::i64, Callee, PtrOff);
3217 SDValue LoadEnvPtr = DAG.getNode(PPCISD::LOAD, dl, VTs, Chain, AddPtr,
3218 InFlag);
3219 Chain = LoadEnvPtr.getValue(1);
3220 InFlag = LoadEnvPtr.getValue(2);
3221
3222 SDValue EnvVal = DAG.getCopyToReg(Chain, dl, PPC::X11, LoadEnvPtr,
3223 InFlag);
3224 Chain = EnvVal.getValue(0);
3225 InFlag = EnvVal.getValue(1);
3226
3227 // Load TOC of the callee into r2. We are using a target-specific load
3228 // with r2 hard coded, because the result of a target-independent load
3229 // would never go directly into r2, since r2 is a reserved register (which
3230 // prevents the register allocator from allocating it), resulting in an
3231 // additional register being allocated and an unnecessary move instruction
3232 // being generated.
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00003233 VTs = DAG.getVTList(MVT::Other, MVT::Glue);
Tilmann Scheller3a84dae2009-12-18 13:00:15 +00003234 SDValue LoadTOCPtr = DAG.getNode(PPCISD::LOAD_TOC, dl, VTs, Chain,
3235 Callee, InFlag);
3236 Chain = LoadTOCPtr.getValue(0);
3237 InFlag = LoadTOCPtr.getValue(1);
3238
3239 MTCTROps[0] = Chain;
3240 MTCTROps[1] = LoadFuncPtr;
3241 MTCTROps[2] = InFlag;
3242 }
3243
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003244 Chain = DAG.getNode(PPCISD::MTCTR, dl, NodeTys, MTCTROps,
3245 2 + (InFlag.getNode() != 0));
3246 InFlag = Chain.getValue(1);
3247
3248 NodeTys.clear();
Owen Anderson825b72b2009-08-11 20:47:22 +00003249 NodeTys.push_back(MVT::Other);
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00003250 NodeTys.push_back(MVT::Glue);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003251 Ops.push_back(Chain);
Ulrich Weigand86765fb2013-03-22 15:24:13 +00003252 CallOpc = PPCISD::BCTRL;
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003253 Callee.setNode(0);
Ulrich Weigand86765fb2013-03-22 15:24:13 +00003254 // Add use of X11 (holding environment pointer)
3255 if (isSVR4ABI && isPPC64)
3256 Ops.push_back(DAG.getRegister(PPC::X11, PtrVT));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003257 // Add CTR register as callee so a bctr can be emitted later.
3258 if (isTailCall)
Roman Divacky0c9b5592011-06-03 15:47:49 +00003259 Ops.push_back(DAG.getRegister(isPPC64 ? PPC::CTR8 : PPC::CTR, PtrVT));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003260 }
3261
3262 // If this is a direct call, pass the chain and the callee.
3263 if (Callee.getNode()) {
3264 Ops.push_back(Chain);
3265 Ops.push_back(Callee);
3266 }
3267 // If this is a tail call add stack pointer delta.
3268 if (isTailCall)
Owen Anderson825b72b2009-08-11 20:47:22 +00003269 Ops.push_back(DAG.getConstant(SPDiff, MVT::i32));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003270
3271 // Add argument registers to the end of the list so that they are known live
3272 // into the call.
3273 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
3274 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
3275 RegsToPass[i].second.getValueType()));
3276
3277 return CallOpc;
3278}
3279
Roman Divackyeb8b7dc2012-09-18 16:47:58 +00003280static
3281bool isLocalCall(const SDValue &Callee)
3282{
3283 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee))
Roman Divacky6fc3ea22012-09-18 18:27:49 +00003284 return !G->getGlobal()->isDeclaration() &&
3285 !G->getGlobal()->isWeakForLinker();
Roman Divackyeb8b7dc2012-09-18 16:47:58 +00003286 return false;
3287}
3288
Dan Gohman98ca4f22009-08-05 01:29:28 +00003289SDValue
3290PPCTargetLowering::LowerCallResult(SDValue Chain, SDValue InFlag,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00003291 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00003292 const SmallVectorImpl<ISD::InputArg> &Ins,
Andrew Trickac6d9be2013-05-25 02:42:55 +00003293 SDLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00003294 SmallVectorImpl<SDValue> &InVals) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00003295
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003296 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00003297 CCState CCRetInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Gabor Greifa4b00b22012-04-19 15:16:31 +00003298 getTargetMachine(), RVLocs, *DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +00003299 CCRetInfo.AnalyzeCallResult(Ins, RetCC_PPC);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003300
3301 // Copy all of the result registers out of their specified physreg.
3302 for (unsigned i = 0, e = RVLocs.size(); i != e; ++i) {
3303 CCValAssign &VA = RVLocs[i];
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003304 assert(VA.isRegLoc() && "Can only return in registers!");
Ulrich Weigand86aef0a2012-11-05 19:39:45 +00003305
3306 SDValue Val = DAG.getCopyFromReg(Chain, dl,
3307 VA.getLocReg(), VA.getLocVT(), InFlag);
3308 Chain = Val.getValue(1);
3309 InFlag = Val.getValue(2);
3310
3311 switch (VA.getLocInfo()) {
3312 default: llvm_unreachable("Unknown loc info!");
3313 case CCValAssign::Full: break;
3314 case CCValAssign::AExt:
3315 Val = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), Val);
3316 break;
3317 case CCValAssign::ZExt:
3318 Val = DAG.getNode(ISD::AssertZext, dl, VA.getLocVT(), Val,
3319 DAG.getValueType(VA.getValVT()));
3320 Val = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), Val);
3321 break;
3322 case CCValAssign::SExt:
3323 Val = DAG.getNode(ISD::AssertSext, dl, VA.getLocVT(), Val,
3324 DAG.getValueType(VA.getValVT()));
3325 Val = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), Val);
3326 break;
3327 }
3328
3329 InVals.push_back(Val);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003330 }
3331
Dan Gohman98ca4f22009-08-05 01:29:28 +00003332 return Chain;
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003333}
3334
Dan Gohman98ca4f22009-08-05 01:29:28 +00003335SDValue
Andrew Trickac6d9be2013-05-25 02:42:55 +00003336PPCTargetLowering::FinishCall(CallingConv::ID CallConv, SDLoc dl,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00003337 bool isTailCall, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00003338 SelectionDAG &DAG,
3339 SmallVector<std::pair<unsigned, SDValue>, 8>
3340 &RegsToPass,
3341 SDValue InFlag, SDValue Chain,
3342 SDValue &Callee,
3343 int SPDiff, unsigned NumBytes,
3344 const SmallVectorImpl<ISD::InputArg> &Ins,
Dan Gohmand858e902010-04-17 15:26:15 +00003345 SmallVectorImpl<SDValue> &InVals) const {
Owen Andersone50ed302009-08-10 22:56:29 +00003346 std::vector<EVT> NodeTys;
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003347 SmallVector<SDValue, 8> Ops;
3348 unsigned CallOpc = PrepareCall(DAG, Callee, InFlag, Chain, dl, SPDiff,
3349 isTailCall, RegsToPass, Ops, NodeTys,
Chris Lattnerb9082582010-11-14 23:42:06 +00003350 PPCSubTarget);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003351
Hal Finkel82b38212012-08-28 02:10:27 +00003352 // Add implicit use of CR bit 6 for 32-bit SVR4 vararg calls
3353 if (isVarArg && PPCSubTarget.isSVR4ABI() && !PPCSubTarget.isPPC64())
3354 Ops.push_back(DAG.getRegister(PPC::CR1EQ, MVT::i32));
3355
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003356 // When performing tail call optimization the callee pops its arguments off
3357 // the stack. Account for this here so these bytes can be pushed back on in
Eli Bendersky700ed802013-02-21 20:05:00 +00003358 // PPCFrameLowering::eliminateCallFramePseudoInstr.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003359 int BytesCalleePops =
Nick Lewycky8a8d4792011-12-02 22:16:29 +00003360 (CallConv == CallingConv::Fast &&
3361 getTargetMachine().Options.GuaranteedTailCallOpt) ? NumBytes : 0;
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003362
Roman Divackye46137f2012-03-06 16:41:49 +00003363 // Add a register mask operand representing the call-preserved registers.
3364 const TargetRegisterInfo *TRI = getTargetMachine().getRegisterInfo();
3365 const uint32_t *Mask = TRI->getCallPreservedMask(CallConv);
3366 assert(Mask && "Missing call preserved mask for calling convention");
3367 Ops.push_back(DAG.getRegisterMask(Mask));
3368
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003369 if (InFlag.getNode())
3370 Ops.push_back(InFlag);
3371
3372 // Emit tail call.
3373 if (isTailCall) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00003374 assert(((Callee.getOpcode() == ISD::Register &&
3375 cast<RegisterSDNode>(Callee)->getReg() == PPC::CTR) ||
3376 Callee.getOpcode() == ISD::TargetExternalSymbol ||
3377 Callee.getOpcode() == ISD::TargetGlobalAddress ||
3378 isa<ConstantSDNode>(Callee)) &&
3379 "Expecting an global address, external symbol, absolute value or register");
3380
Owen Anderson825b72b2009-08-11 20:47:22 +00003381 return DAG.getNode(PPCISD::TC_RETURN, dl, MVT::Other, &Ops[0], Ops.size());
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003382 }
3383
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00003384 // Add a NOP immediately after the branch instruction when using the 64-bit
3385 // SVR4 ABI. At link time, if caller and callee are in a different module and
3386 // thus have a different TOC, the call will be replaced with a call to a stub
3387 // function which saves the current TOC, loads the TOC of the callee and
3388 // branches to the callee. The NOP will be replaced with a load instruction
3389 // which restores the TOC of the caller from the TOC save slot of the current
3390 // stack frame. If caller and callee belong to the same module (and have the
3391 // same TOC), the NOP will remain unchanged.
Hal Finkel5b00cea2012-03-31 14:45:15 +00003392
3393 bool needsTOCRestore = false;
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00003394 if (!isTailCall && PPCSubTarget.isSVR4ABI()&& PPCSubTarget.isPPC64()) {
Ulrich Weigand86765fb2013-03-22 15:24:13 +00003395 if (CallOpc == PPCISD::BCTRL) {
Tilmann Scheller3a84dae2009-12-18 13:00:15 +00003396 // This is a call through a function pointer.
3397 // Restore the caller TOC from the save area into R2.
3398 // See PrepareCall() for more information about calls through function
3399 // pointers in the 64-bit SVR4 ABI.
3400 // We are using a target-specific load with r2 hard coded, because the
3401 // result of a target-independent load would never go directly into r2,
3402 // since r2 is a reserved register (which prevents the register allocator
3403 // from allocating it), resulting in an additional register being
3404 // allocated and an unnecessary move instruction being generated.
Hal Finkel5b00cea2012-03-31 14:45:15 +00003405 needsTOCRestore = true;
Ulrich Weigand86765fb2013-03-22 15:24:13 +00003406 } else if ((CallOpc == PPCISD::CALL) && !isLocalCall(Callee)) {
Roman Divackyeb8b7dc2012-09-18 16:47:58 +00003407 // Otherwise insert NOP for non-local calls.
Ulrich Weigand86765fb2013-03-22 15:24:13 +00003408 CallOpc = PPCISD::CALL_NOP;
Tilmann Scheller3a84dae2009-12-18 13:00:15 +00003409 }
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00003410 }
3411
Hal Finkel5b00cea2012-03-31 14:45:15 +00003412 Chain = DAG.getNode(CallOpc, dl, NodeTys, &Ops[0], Ops.size());
3413 InFlag = Chain.getValue(1);
3414
3415 if (needsTOCRestore) {
3416 SDVTList VTs = DAG.getVTList(MVT::Other, MVT::Glue);
3417 Chain = DAG.getNode(PPCISD::TOC_RESTORE, dl, VTs, Chain, InFlag);
3418 InFlag = Chain.getValue(1);
3419 }
3420
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003421 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
3422 DAG.getIntPtrConstant(BytesCalleePops, true),
Andrew Trick6e0b2a02013-05-29 22:03:55 +00003423 InFlag, dl);
Dan Gohman98ca4f22009-08-05 01:29:28 +00003424 if (!Ins.empty())
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003425 InFlag = Chain.getValue(1);
3426
Dan Gohman98ca4f22009-08-05 01:29:28 +00003427 return LowerCallResult(Chain, InFlag, CallConv, isVarArg,
3428 Ins, dl, DAG, InVals);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003429}
3430
Dan Gohman98ca4f22009-08-05 01:29:28 +00003431SDValue
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00003432PPCTargetLowering::LowerCall(TargetLowering::CallLoweringInfo &CLI,
Dan Gohmand858e902010-04-17 15:26:15 +00003433 SmallVectorImpl<SDValue> &InVals) const {
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00003434 SelectionDAG &DAG = CLI.DAG;
Andrew Trickac6d9be2013-05-25 02:42:55 +00003435 SDLoc &dl = CLI.DL;
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00003436 SmallVector<ISD::OutputArg, 32> &Outs = CLI.Outs;
3437 SmallVector<SDValue, 32> &OutVals = CLI.OutVals;
3438 SmallVector<ISD::InputArg, 32> &Ins = CLI.Ins;
3439 SDValue Chain = CLI.Chain;
3440 SDValue Callee = CLI.Callee;
3441 bool &isTailCall = CLI.IsTailCall;
3442 CallingConv::ID CallConv = CLI.CallConv;
3443 bool isVarArg = CLI.IsVarArg;
3444
Evan Cheng0c439eb2010-01-27 00:07:07 +00003445 if (isTailCall)
3446 isTailCall = IsEligibleForTailCallOptimization(Callee, CallConv, isVarArg,
3447 Ins, DAG);
3448
Bill Schmidt726c2372012-10-23 15:51:16 +00003449 if (PPCSubTarget.isSVR4ABI()) {
3450 if (PPCSubTarget.isPPC64())
3451 return LowerCall_64SVR4(Chain, Callee, CallConv, isVarArg,
3452 isTailCall, Outs, OutVals, Ins,
3453 dl, DAG, InVals);
3454 else
3455 return LowerCall_32SVR4(Chain, Callee, CallConv, isVarArg,
3456 isTailCall, Outs, OutVals, Ins,
3457 dl, DAG, InVals);
3458 }
Chris Lattnerb9082582010-11-14 23:42:06 +00003459
Bill Schmidt726c2372012-10-23 15:51:16 +00003460 return LowerCall_Darwin(Chain, Callee, CallConv, isVarArg,
3461 isTailCall, Outs, OutVals, Ins,
3462 dl, DAG, InVals);
Dan Gohman98ca4f22009-08-05 01:29:28 +00003463}
3464
3465SDValue
Bill Schmidt419f3762012-09-19 15:42:13 +00003466PPCTargetLowering::LowerCall_32SVR4(SDValue Chain, SDValue Callee,
3467 CallingConv::ID CallConv, bool isVarArg,
3468 bool isTailCall,
3469 const SmallVectorImpl<ISD::OutputArg> &Outs,
3470 const SmallVectorImpl<SDValue> &OutVals,
3471 const SmallVectorImpl<ISD::InputArg> &Ins,
Andrew Trickac6d9be2013-05-25 02:42:55 +00003472 SDLoc dl, SelectionDAG &DAG,
Bill Schmidt419f3762012-09-19 15:42:13 +00003473 SmallVectorImpl<SDValue> &InVals) const {
3474 // See PPCTargetLowering::LowerFormalArguments_32SVR4() for a description
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00003475 // of the 32-bit SVR4 ABI stack frame layout.
Dan Gohman98ca4f22009-08-05 01:29:28 +00003476
Dan Gohman98ca4f22009-08-05 01:29:28 +00003477 assert((CallConv == CallingConv::C ||
3478 CallConv == CallingConv::Fast) && "Unknown calling convention!");
Tilmann Schellerffd02002009-07-03 06:45:56 +00003479
Tilmann Schellerffd02002009-07-03 06:45:56 +00003480 unsigned PtrByteSize = 4;
3481
3482 MachineFunction &MF = DAG.getMachineFunction();
3483
3484 // Mark this function as potentially containing a function that contains a
3485 // tail call. As a consequence the frame pointer will be used for dynamicalloc
3486 // and restoring the callers stack pointer in this functions epilog. This is
3487 // done because by tail calling the called function might overwrite the value
3488 // in this function's (MF) stack pointer stack slot 0(SP).
Nick Lewycky8a8d4792011-12-02 22:16:29 +00003489 if (getTargetMachine().Options.GuaranteedTailCallOpt &&
3490 CallConv == CallingConv::Fast)
Tilmann Schellerffd02002009-07-03 06:45:56 +00003491 MF.getInfo<PPCFunctionInfo>()->setHasFastCall();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003492
Tilmann Schellerffd02002009-07-03 06:45:56 +00003493 // Count how many bytes are to be pushed on the stack, including the linkage
3494 // area, parameter list area and the part of the local variable space which
3495 // contains copies of aggregates which are passed by value.
3496
3497 // Assign locations to all of the outgoing arguments.
3498 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00003499 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Gabor Greifa4b00b22012-04-19 15:16:31 +00003500 getTargetMachine(), ArgLocs, *DAG.getContext());
Tilmann Schellerffd02002009-07-03 06:45:56 +00003501
3502 // Reserve space for the linkage area on the stack.
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00003503 CCInfo.AllocateStack(PPCFrameLowering::getLinkageSize(false, false), PtrByteSize);
Tilmann Schellerffd02002009-07-03 06:45:56 +00003504
3505 if (isVarArg) {
3506 // Handle fixed and variable vector arguments differently.
3507 // Fixed vector arguments go into registers as long as registers are
3508 // available. Variable vector arguments always go into memory.
Dan Gohman98ca4f22009-08-05 01:29:28 +00003509 unsigned NumArgs = Outs.size();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003510
Tilmann Schellerffd02002009-07-03 06:45:56 +00003511 for (unsigned i = 0; i != NumArgs; ++i) {
Duncan Sands1440e8b2010-11-03 11:35:31 +00003512 MVT ArgVT = Outs[i].VT;
Dan Gohman98ca4f22009-08-05 01:29:28 +00003513 ISD::ArgFlagsTy ArgFlags = Outs[i].Flags;
Tilmann Schellerffd02002009-07-03 06:45:56 +00003514 bool Result;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003515
Dan Gohman98ca4f22009-08-05 01:29:28 +00003516 if (Outs[i].IsFixed) {
Bill Schmidt212af6a2013-02-06 17:33:58 +00003517 Result = CC_PPC32_SVR4(i, ArgVT, ArgVT, CCValAssign::Full, ArgFlags,
3518 CCInfo);
Tilmann Schellerffd02002009-07-03 06:45:56 +00003519 } else {
Bill Schmidt212af6a2013-02-06 17:33:58 +00003520 Result = CC_PPC32_SVR4_VarArg(i, ArgVT, ArgVT, CCValAssign::Full,
3521 ArgFlags, CCInfo);
Tilmann Schellerffd02002009-07-03 06:45:56 +00003522 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003523
Tilmann Schellerffd02002009-07-03 06:45:56 +00003524 if (Result) {
Torok Edwindac237e2009-07-08 20:53:28 +00003525#ifndef NDEBUG
Chris Lattner45cfe542009-08-23 06:03:38 +00003526 errs() << "Call operand #" << i << " has unhandled type "
Duncan Sands1440e8b2010-11-03 11:35:31 +00003527 << EVT(ArgVT).getEVTString() << "\n";
Torok Edwindac237e2009-07-08 20:53:28 +00003528#endif
Torok Edwinc23197a2009-07-14 16:55:14 +00003529 llvm_unreachable(0);
Tilmann Schellerffd02002009-07-03 06:45:56 +00003530 }
3531 }
3532 } else {
3533 // All arguments are treated the same.
Bill Schmidt212af6a2013-02-06 17:33:58 +00003534 CCInfo.AnalyzeCallOperands(Outs, CC_PPC32_SVR4);
Tilmann Schellerffd02002009-07-03 06:45:56 +00003535 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003536
Tilmann Schellerffd02002009-07-03 06:45:56 +00003537 // Assign locations to all of the outgoing aggregate by value arguments.
3538 SmallVector<CCValAssign, 16> ByValArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00003539 CCState CCByValInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Gabor Greifa4b00b22012-04-19 15:16:31 +00003540 getTargetMachine(), ByValArgLocs, *DAG.getContext());
Tilmann Schellerffd02002009-07-03 06:45:56 +00003541
3542 // Reserve stack space for the allocations in CCInfo.
3543 CCByValInfo.AllocateStack(CCInfo.getNextStackOffset(), PtrByteSize);
3544
Bill Schmidt212af6a2013-02-06 17:33:58 +00003545 CCByValInfo.AnalyzeCallOperands(Outs, CC_PPC32_SVR4_ByVal);
Tilmann Schellerffd02002009-07-03 06:45:56 +00003546
3547 // Size of the linkage area, parameter list area and the part of the local
3548 // space variable where copies of aggregates which are passed by value are
3549 // stored.
3550 unsigned NumBytes = CCByValInfo.getNextStackOffset();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003551
Tilmann Schellerffd02002009-07-03 06:45:56 +00003552 // Calculate by how many bytes the stack has to be adjusted in case of tail
3553 // call optimization.
3554 int SPDiff = CalculateTailCallSPDiff(DAG, isTailCall, NumBytes);
3555
3556 // Adjust the stack pointer for the new arguments...
3557 // These operations are automatically eliminated by the prolog/epilog pass
Andrew Trick6e0b2a02013-05-29 22:03:55 +00003558 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true),
3559 dl);
Tilmann Schellerffd02002009-07-03 06:45:56 +00003560 SDValue CallSeqStart = Chain;
3561
3562 // Load the return address and frame pointer so it can be moved somewhere else
3563 // later.
3564 SDValue LROp, FPOp;
3565 Chain = EmitTailCallLoadFPAndRetAddr(DAG, SPDiff, Chain, LROp, FPOp, false,
3566 dl);
3567
3568 // Set up a copy of the stack pointer for use loading and storing any
3569 // arguments that may not fit in the registers available for argument
3570 // passing.
Owen Anderson825b72b2009-08-11 20:47:22 +00003571 SDValue StackPtr = DAG.getRegister(PPC::R1, MVT::i32);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003572
Tilmann Schellerffd02002009-07-03 06:45:56 +00003573 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
3574 SmallVector<TailCallArgumentInfo, 8> TailCallArguments;
3575 SmallVector<SDValue, 8> MemOpChains;
3576
Roman Divacky0aaa9192011-08-30 17:04:16 +00003577 bool seenFloatArg = false;
Tilmann Schellerffd02002009-07-03 06:45:56 +00003578 // Walk the register/memloc assignments, inserting copies/loads.
3579 for (unsigned i = 0, j = 0, e = ArgLocs.size();
3580 i != e;
3581 ++i) {
3582 CCValAssign &VA = ArgLocs[i];
Dan Gohmanc9403652010-07-07 15:54:55 +00003583 SDValue Arg = OutVals[i];
Dan Gohman98ca4f22009-08-05 01:29:28 +00003584 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003585
Tilmann Schellerffd02002009-07-03 06:45:56 +00003586 if (Flags.isByVal()) {
3587 // Argument is an aggregate which is passed by value, thus we need to
3588 // create a copy of it in the local variable space of the current stack
3589 // frame (which is the stack frame of the caller) and pass the address of
3590 // this copy to the callee.
3591 assert((j < ByValArgLocs.size()) && "Index out of bounds!");
3592 CCValAssign &ByValVA = ByValArgLocs[j++];
3593 assert((VA.getValNo() == ByValVA.getValNo()) && "ValNo mismatch!");
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003594
Tilmann Schellerffd02002009-07-03 06:45:56 +00003595 // Memory reserved in the local variable space of the callers stack frame.
3596 unsigned LocMemOffset = ByValVA.getLocMemOffset();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003597
Tilmann Schellerffd02002009-07-03 06:45:56 +00003598 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
3599 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003600
Tilmann Schellerffd02002009-07-03 06:45:56 +00003601 // Create a copy of the argument in the local area of the current
3602 // stack frame.
3603 SDValue MemcpyCall =
3604 CreateCopyOfByValArgument(Arg, PtrOff,
3605 CallSeqStart.getNode()->getOperand(0),
3606 Flags, DAG, dl);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003607
Tilmann Schellerffd02002009-07-03 06:45:56 +00003608 // This must go outside the CALLSEQ_START..END.
3609 SDValue NewCallSeqStart = DAG.getCALLSEQ_START(MemcpyCall,
Andrew Trick6e0b2a02013-05-29 22:03:55 +00003610 CallSeqStart.getNode()->getOperand(1),
3611 SDLoc(MemcpyCall));
Tilmann Schellerffd02002009-07-03 06:45:56 +00003612 DAG.ReplaceAllUsesWith(CallSeqStart.getNode(),
3613 NewCallSeqStart.getNode());
3614 Chain = CallSeqStart = NewCallSeqStart;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003615
Tilmann Schellerffd02002009-07-03 06:45:56 +00003616 // Pass the address of the aggregate copy on the stack either in a
3617 // physical register or in the parameter list area of the current stack
3618 // frame to the callee.
3619 Arg = PtrOff;
3620 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003621
Tilmann Schellerffd02002009-07-03 06:45:56 +00003622 if (VA.isRegLoc()) {
Roman Divacky0aaa9192011-08-30 17:04:16 +00003623 seenFloatArg |= VA.getLocVT().isFloatingPoint();
Tilmann Schellerffd02002009-07-03 06:45:56 +00003624 // Put argument in a physical register.
3625 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
3626 } else {
3627 // Put argument in the parameter list area of the current stack frame.
3628 assert(VA.isMemLoc());
3629 unsigned LocMemOffset = VA.getLocMemOffset();
3630
3631 if (!isTailCall) {
3632 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
3633 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
3634
3635 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, PtrOff,
Chris Lattner6229d0a2010-09-21 18:41:36 +00003636 MachinePointerInfo(),
David Greene534502d12010-02-15 16:56:53 +00003637 false, false, 0));
Tilmann Schellerffd02002009-07-03 06:45:56 +00003638 } else {
3639 // Calculate and remember argument location.
3640 CalculateTailCallArgDest(DAG, MF, false, Arg, SPDiff, LocMemOffset,
3641 TailCallArguments);
3642 }
3643 }
3644 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003645
Tilmann Schellerffd02002009-07-03 06:45:56 +00003646 if (!MemOpChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00003647 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Tilmann Schellerffd02002009-07-03 06:45:56 +00003648 &MemOpChains[0], MemOpChains.size());
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003649
Tilmann Schellerffd02002009-07-03 06:45:56 +00003650 // Build a sequence of copy-to-reg nodes chained together with token chain
3651 // and flag operands which copy the outgoing args into the appropriate regs.
3652 SDValue InFlag;
3653 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
3654 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
3655 RegsToPass[i].second, InFlag);
3656 InFlag = Chain.getValue(1);
3657 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003658
Hal Finkel82b38212012-08-28 02:10:27 +00003659 // Set CR bit 6 to true if this is a vararg call with floating args passed in
3660 // registers.
3661 if (isVarArg) {
NAKAMURA Takumid2a35f22012-08-30 15:52:29 +00003662 SDVTList VTs = DAG.getVTList(MVT::Other, MVT::Glue);
3663 SDValue Ops[] = { Chain, InFlag };
3664
Hal Finkel82b38212012-08-28 02:10:27 +00003665 Chain = DAG.getNode(seenFloatArg ? PPCISD::CR6SET : PPCISD::CR6UNSET,
NAKAMURA Takumid2a35f22012-08-30 15:52:29 +00003666 dl, VTs, Ops, InFlag.getNode() ? 2 : 1);
3667
Hal Finkel82b38212012-08-28 02:10:27 +00003668 InFlag = Chain.getValue(1);
3669 }
3670
Chris Lattnerb9082582010-11-14 23:42:06 +00003671 if (isTailCall)
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003672 PrepareTailCall(DAG, InFlag, Chain, dl, false, SPDiff, NumBytes, LROp, FPOp,
3673 false, TailCallArguments);
Tilmann Schellerffd02002009-07-03 06:45:56 +00003674
Dan Gohman98ca4f22009-08-05 01:29:28 +00003675 return FinishCall(CallConv, dl, isTailCall, isVarArg, DAG,
3676 RegsToPass, InFlag, Chain, Callee, SPDiff, NumBytes,
3677 Ins, InVals);
Tilmann Schellerffd02002009-07-03 06:45:56 +00003678}
3679
Bill Schmidt726c2372012-10-23 15:51:16 +00003680// Copy an argument into memory, being careful to do this outside the
3681// call sequence for the call to which the argument belongs.
Dan Gohman98ca4f22009-08-05 01:29:28 +00003682SDValue
Bill Schmidt726c2372012-10-23 15:51:16 +00003683PPCTargetLowering::createMemcpyOutsideCallSeq(SDValue Arg, SDValue PtrOff,
3684 SDValue CallSeqStart,
3685 ISD::ArgFlagsTy Flags,
3686 SelectionDAG &DAG,
Andrew Trickac6d9be2013-05-25 02:42:55 +00003687 SDLoc dl) const {
Bill Schmidt726c2372012-10-23 15:51:16 +00003688 SDValue MemcpyCall = CreateCopyOfByValArgument(Arg, PtrOff,
3689 CallSeqStart.getNode()->getOperand(0),
3690 Flags, DAG, dl);
3691 // The MEMCPY must go outside the CALLSEQ_START..END.
3692 SDValue NewCallSeqStart = DAG.getCALLSEQ_START(MemcpyCall,
Andrew Trick6e0b2a02013-05-29 22:03:55 +00003693 CallSeqStart.getNode()->getOperand(1),
3694 SDLoc(MemcpyCall));
Bill Schmidt726c2372012-10-23 15:51:16 +00003695 DAG.ReplaceAllUsesWith(CallSeqStart.getNode(),
3696 NewCallSeqStart.getNode());
3697 return NewCallSeqStart;
3698}
3699
3700SDValue
3701PPCTargetLowering::LowerCall_64SVR4(SDValue Chain, SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00003702 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00003703 bool isTailCall,
3704 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00003705 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohman98ca4f22009-08-05 01:29:28 +00003706 const SmallVectorImpl<ISD::InputArg> &Ins,
Andrew Trickac6d9be2013-05-25 02:42:55 +00003707 SDLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00003708 SmallVectorImpl<SDValue> &InVals) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00003709
Bill Schmidt726c2372012-10-23 15:51:16 +00003710 unsigned NumOps = Outs.size();
Bill Schmidt419f3762012-09-19 15:42:13 +00003711
Bill Schmidt726c2372012-10-23 15:51:16 +00003712 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
3713 unsigned PtrByteSize = 8;
3714
3715 MachineFunction &MF = DAG.getMachineFunction();
3716
3717 // Mark this function as potentially containing a function that contains a
3718 // tail call. As a consequence the frame pointer will be used for dynamicalloc
3719 // and restoring the callers stack pointer in this functions epilog. This is
3720 // done because by tail calling the called function might overwrite the value
3721 // in this function's (MF) stack pointer stack slot 0(SP).
3722 if (getTargetMachine().Options.GuaranteedTailCallOpt &&
3723 CallConv == CallingConv::Fast)
3724 MF.getInfo<PPCFunctionInfo>()->setHasFastCall();
3725
3726 unsigned nAltivecParamsAtEnd = 0;
3727
3728 // Count how many bytes are to be pushed on the stack, including the linkage
3729 // area, and parameter passing area. We start with at least 48 bytes, which
3730 // is reserved space for [SP][CR][LR][3 x unused].
3731 // NOTE: For PPC64, nAltivecParamsAtEnd always remains zero as a result
3732 // of this call.
3733 unsigned NumBytes =
3734 CalculateParameterAndLinkageAreaSize(DAG, true, isVarArg, CallConv,
3735 Outs, OutVals, nAltivecParamsAtEnd);
3736
3737 // Calculate by how many bytes the stack has to be adjusted in case of tail
3738 // call optimization.
3739 int SPDiff = CalculateTailCallSPDiff(DAG, isTailCall, NumBytes);
3740
3741 // To protect arguments on the stack from being clobbered in a tail call,
3742 // force all the loads to happen before doing any other lowering.
3743 if (isTailCall)
3744 Chain = DAG.getStackArgumentTokenFactor(Chain);
3745
3746 // Adjust the stack pointer for the new arguments...
3747 // These operations are automatically eliminated by the prolog/epilog pass
Andrew Trick6e0b2a02013-05-29 22:03:55 +00003748 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true),
3749 dl);
Bill Schmidt726c2372012-10-23 15:51:16 +00003750 SDValue CallSeqStart = Chain;
3751
3752 // Load the return address and frame pointer so it can be move somewhere else
3753 // later.
3754 SDValue LROp, FPOp;
3755 Chain = EmitTailCallLoadFPAndRetAddr(DAG, SPDiff, Chain, LROp, FPOp, true,
3756 dl);
3757
3758 // Set up a copy of the stack pointer for use loading and storing any
3759 // arguments that may not fit in the registers available for argument
3760 // passing.
3761 SDValue StackPtr = DAG.getRegister(PPC::X1, MVT::i64);
3762
3763 // Figure out which arguments are going to go in registers, and which in
3764 // memory. Also, if this is a vararg function, floating point operations
3765 // must be stored to our stack, and loaded into integer regs as well, if
3766 // any integer regs are available for argument passing.
3767 unsigned ArgOffset = PPCFrameLowering::getLinkageSize(true, true);
3768 unsigned GPR_idx = 0, FPR_idx = 0, VR_idx = 0;
3769
3770 static const uint16_t GPR[] = {
3771 PPC::X3, PPC::X4, PPC::X5, PPC::X6,
3772 PPC::X7, PPC::X8, PPC::X9, PPC::X10,
3773 };
3774 static const uint16_t *FPR = GetFPR();
3775
3776 static const uint16_t VR[] = {
3777 PPC::V2, PPC::V3, PPC::V4, PPC::V5, PPC::V6, PPC::V7, PPC::V8,
3778 PPC::V9, PPC::V10, PPC::V11, PPC::V12, PPC::V13
3779 };
3780 const unsigned NumGPRs = array_lengthof(GPR);
3781 const unsigned NumFPRs = 13;
3782 const unsigned NumVRs = array_lengthof(VR);
3783
3784 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
3785 SmallVector<TailCallArgumentInfo, 8> TailCallArguments;
3786
3787 SmallVector<SDValue, 8> MemOpChains;
3788 for (unsigned i = 0; i != NumOps; ++i) {
3789 SDValue Arg = OutVals[i];
3790 ISD::ArgFlagsTy Flags = Outs[i].Flags;
3791
3792 // PtrOff will be used to store the current argument to the stack if a
3793 // register cannot be found for it.
3794 SDValue PtrOff;
3795
3796 PtrOff = DAG.getConstant(ArgOffset, StackPtr.getValueType());
3797
3798 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr, PtrOff);
3799
3800 // Promote integers to 64-bit values.
3801 if (Arg.getValueType() == MVT::i32) {
3802 // FIXME: Should this use ANY_EXTEND if neither sext nor zext?
3803 unsigned ExtOp = Flags.isSExt() ? ISD::SIGN_EXTEND : ISD::ZERO_EXTEND;
3804 Arg = DAG.getNode(ExtOp, dl, MVT::i64, Arg);
3805 }
3806
3807 // FIXME memcpy is used way more than necessary. Correctness first.
3808 // Note: "by value" is code for passing a structure by value, not
3809 // basic types.
3810 if (Flags.isByVal()) {
3811 // Note: Size includes alignment padding, so
3812 // struct x { short a; char b; }
3813 // will have Size = 4. With #pragma pack(1), it will have Size = 3.
3814 // These are the proper values we need for right-justifying the
3815 // aggregate in a parameter register.
3816 unsigned Size = Flags.getByValSize();
Bill Schmidt42d43352012-10-31 01:15:05 +00003817
3818 // An empty aggregate parameter takes up no storage and no
3819 // registers.
3820 if (Size == 0)
3821 continue;
3822
Bill Schmidt726c2372012-10-23 15:51:16 +00003823 // All aggregates smaller than 8 bytes must be passed right-justified.
3824 if (Size==1 || Size==2 || Size==4) {
3825 EVT VT = (Size==1) ? MVT::i8 : ((Size==2) ? MVT::i16 : MVT::i32);
3826 if (GPR_idx != NumGPRs) {
3827 SDValue Load = DAG.getExtLoad(ISD::EXTLOAD, dl, PtrVT, Chain, Arg,
3828 MachinePointerInfo(), VT,
3829 false, false, 0);
3830 MemOpChains.push_back(Load.getValue(1));
3831 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
3832
3833 ArgOffset += PtrByteSize;
3834 continue;
3835 }
3836 }
3837
3838 if (GPR_idx == NumGPRs && Size < 8) {
3839 SDValue Const = DAG.getConstant(PtrByteSize - Size,
3840 PtrOff.getValueType());
3841 SDValue AddPtr = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff, Const);
3842 Chain = CallSeqStart = createMemcpyOutsideCallSeq(Arg, AddPtr,
3843 CallSeqStart,
3844 Flags, DAG, dl);
3845 ArgOffset += PtrByteSize;
3846 continue;
3847 }
3848 // Copy entire object into memory. There are cases where gcc-generated
3849 // code assumes it is there, even if it could be put entirely into
3850 // registers. (This is not what the doc says.)
3851
3852 // FIXME: The above statement is likely due to a misunderstanding of the
3853 // documents. All arguments must be copied into the parameter area BY
3854 // THE CALLEE in the event that the callee takes the address of any
3855 // formal argument. That has not yet been implemented. However, it is
3856 // reasonable to use the stack area as a staging area for the register
3857 // load.
3858
3859 // Skip this for small aggregates, as we will use the same slot for a
3860 // right-justified copy, below.
3861 if (Size >= 8)
3862 Chain = CallSeqStart = createMemcpyOutsideCallSeq(Arg, PtrOff,
3863 CallSeqStart,
3864 Flags, DAG, dl);
3865
3866 // When a register is available, pass a small aggregate right-justified.
3867 if (Size < 8 && GPR_idx != NumGPRs) {
3868 // The easiest way to get this right-justified in a register
3869 // is to copy the structure into the rightmost portion of a
3870 // local variable slot, then load the whole slot into the
3871 // register.
3872 // FIXME: The memcpy seems to produce pretty awful code for
3873 // small aggregates, particularly for packed ones.
Matt Arsenault225ed702013-05-18 00:21:46 +00003874 // FIXME: It would be preferable to use the slot in the
Bill Schmidt726c2372012-10-23 15:51:16 +00003875 // parameter save area instead of a new local variable.
3876 SDValue Const = DAG.getConstant(8 - Size, PtrOff.getValueType());
3877 SDValue AddPtr = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff, Const);
3878 Chain = CallSeqStart = createMemcpyOutsideCallSeq(Arg, AddPtr,
3879 CallSeqStart,
3880 Flags, DAG, dl);
3881
3882 // Load the slot into the register.
3883 SDValue Load = DAG.getLoad(PtrVT, dl, Chain, PtrOff,
3884 MachinePointerInfo(),
3885 false, false, false, 0);
3886 MemOpChains.push_back(Load.getValue(1));
3887 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
3888
3889 // Done with this argument.
3890 ArgOffset += PtrByteSize;
3891 continue;
3892 }
3893
3894 // For aggregates larger than PtrByteSize, copy the pieces of the
3895 // object that fit into registers from the parameter save area.
3896 for (unsigned j=0; j<Size; j+=PtrByteSize) {
3897 SDValue Const = DAG.getConstant(j, PtrOff.getValueType());
3898 SDValue AddArg = DAG.getNode(ISD::ADD, dl, PtrVT, Arg, Const);
3899 if (GPR_idx != NumGPRs) {
3900 SDValue Load = DAG.getLoad(PtrVT, dl, Chain, AddArg,
3901 MachinePointerInfo(),
3902 false, false, false, 0);
3903 MemOpChains.push_back(Load.getValue(1));
3904 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
3905 ArgOffset += PtrByteSize;
3906 } else {
3907 ArgOffset += ((Size - j + PtrByteSize-1)/PtrByteSize)*PtrByteSize;
3908 break;
3909 }
3910 }
3911 continue;
3912 }
3913
3914 switch (Arg.getValueType().getSimpleVT().SimpleTy) {
3915 default: llvm_unreachable("Unexpected ValueType for argument!");
3916 case MVT::i32:
3917 case MVT::i64:
3918 if (GPR_idx != NumGPRs) {
3919 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Arg));
3920 } else {
3921 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
3922 true, isTailCall, false, MemOpChains,
3923 TailCallArguments, dl);
3924 }
3925 ArgOffset += PtrByteSize;
3926 break;
3927 case MVT::f32:
3928 case MVT::f64:
3929 if (FPR_idx != NumFPRs) {
3930 RegsToPass.push_back(std::make_pair(FPR[FPR_idx++], Arg));
3931
3932 if (isVarArg) {
Bill Schmidte6c56432012-10-29 21:18:16 +00003933 // A single float or an aggregate containing only a single float
3934 // must be passed right-justified in the stack doubleword, and
3935 // in the GPR, if one is available.
3936 SDValue StoreOff;
3937 if (Arg.getValueType().getSimpleVT().SimpleTy == MVT::f32) {
3938 SDValue ConstFour = DAG.getConstant(4, PtrOff.getValueType());
3939 StoreOff = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff, ConstFour);
3940 } else
3941 StoreOff = PtrOff;
3942
3943 SDValue Store = DAG.getStore(Chain, dl, Arg, StoreOff,
Bill Schmidt726c2372012-10-23 15:51:16 +00003944 MachinePointerInfo(), false, false, 0);
3945 MemOpChains.push_back(Store);
3946
3947 // Float varargs are always shadowed in available integer registers
3948 if (GPR_idx != NumGPRs) {
3949 SDValue Load = DAG.getLoad(PtrVT, dl, Store, PtrOff,
3950 MachinePointerInfo(), false, false,
3951 false, 0);
3952 MemOpChains.push_back(Load.getValue(1));
3953 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
3954 }
3955 } else if (GPR_idx != NumGPRs)
3956 // If we have any FPRs remaining, we may also have GPRs remaining.
3957 ++GPR_idx;
3958 } else {
3959 // Single-precision floating-point values are mapped to the
3960 // second (rightmost) word of the stack doubleword.
3961 if (Arg.getValueType() == MVT::f32) {
3962 SDValue ConstFour = DAG.getConstant(4, PtrOff.getValueType());
3963 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff, ConstFour);
3964 }
3965
3966 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
3967 true, isTailCall, false, MemOpChains,
3968 TailCallArguments, dl);
3969 }
3970 ArgOffset += 8;
3971 break;
3972 case MVT::v4f32:
3973 case MVT::v4i32:
3974 case MVT::v8i16:
3975 case MVT::v16i8:
3976 if (isVarArg) {
3977 // These go aligned on the stack, or in the corresponding R registers
3978 // when within range. The Darwin PPC ABI doc claims they also go in
3979 // V registers; in fact gcc does this only for arguments that are
3980 // prototyped, not for those that match the ... We do it for all
3981 // arguments, seems to work.
3982 while (ArgOffset % 16 !=0) {
3983 ArgOffset += PtrByteSize;
3984 if (GPR_idx != NumGPRs)
3985 GPR_idx++;
3986 }
3987 // We could elide this store in the case where the object fits
3988 // entirely in R registers. Maybe later.
3989 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr,
3990 DAG.getConstant(ArgOffset, PtrVT));
3991 SDValue Store = DAG.getStore(Chain, dl, Arg, PtrOff,
3992 MachinePointerInfo(), false, false, 0);
3993 MemOpChains.push_back(Store);
3994 if (VR_idx != NumVRs) {
3995 SDValue Load = DAG.getLoad(MVT::v4f32, dl, Store, PtrOff,
3996 MachinePointerInfo(),
3997 false, false, false, 0);
3998 MemOpChains.push_back(Load.getValue(1));
3999 RegsToPass.push_back(std::make_pair(VR[VR_idx++], Load));
4000 }
4001 ArgOffset += 16;
4002 for (unsigned i=0; i<16; i+=PtrByteSize) {
4003 if (GPR_idx == NumGPRs)
4004 break;
4005 SDValue Ix = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff,
4006 DAG.getConstant(i, PtrVT));
4007 SDValue Load = DAG.getLoad(PtrVT, dl, Store, Ix, MachinePointerInfo(),
4008 false, false, false, 0);
4009 MemOpChains.push_back(Load.getValue(1));
4010 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
4011 }
4012 break;
4013 }
4014
4015 // Non-varargs Altivec params generally go in registers, but have
4016 // stack space allocated at the end.
4017 if (VR_idx != NumVRs) {
4018 // Doesn't have GPR space allocated.
4019 RegsToPass.push_back(std::make_pair(VR[VR_idx++], Arg));
4020 } else {
4021 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
4022 true, isTailCall, true, MemOpChains,
4023 TailCallArguments, dl);
4024 ArgOffset += 16;
4025 }
4026 break;
4027 }
4028 }
4029
4030 if (!MemOpChains.empty())
4031 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
4032 &MemOpChains[0], MemOpChains.size());
4033
4034 // Check if this is an indirect call (MTCTR/BCTRL).
4035 // See PrepareCall() for more information about calls through function
4036 // pointers in the 64-bit SVR4 ABI.
4037 if (!isTailCall &&
4038 !dyn_cast<GlobalAddressSDNode>(Callee) &&
4039 !dyn_cast<ExternalSymbolSDNode>(Callee) &&
4040 !isBLACompatibleAddress(Callee, DAG)) {
4041 // Load r2 into a virtual register and store it to the TOC save area.
4042 SDValue Val = DAG.getCopyFromReg(Chain, dl, PPC::X2, MVT::i64);
4043 // TOC save area offset.
4044 SDValue PtrOff = DAG.getIntPtrConstant(40);
4045 SDValue AddPtr = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr, PtrOff);
4046 Chain = DAG.getStore(Val.getValue(1), dl, Val, AddPtr, MachinePointerInfo(),
4047 false, false, 0);
4048 // R12 must contain the address of an indirect callee. This does not
4049 // mean the MTCTR instruction must use R12; it's easier to model this
4050 // as an extra parameter, so do that.
4051 RegsToPass.push_back(std::make_pair((unsigned)PPC::X12, Callee));
4052 }
4053
4054 // Build a sequence of copy-to-reg nodes chained together with token chain
4055 // and flag operands which copy the outgoing args into the appropriate regs.
4056 SDValue InFlag;
4057 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
4058 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
4059 RegsToPass[i].second, InFlag);
4060 InFlag = Chain.getValue(1);
4061 }
4062
4063 if (isTailCall)
4064 PrepareTailCall(DAG, InFlag, Chain, dl, true, SPDiff, NumBytes, LROp,
4065 FPOp, true, TailCallArguments);
4066
4067 return FinishCall(CallConv, dl, isTailCall, isVarArg, DAG,
4068 RegsToPass, InFlag, Chain, Callee, SPDiff, NumBytes,
4069 Ins, InVals);
4070}
4071
4072SDValue
4073PPCTargetLowering::LowerCall_Darwin(SDValue Chain, SDValue Callee,
4074 CallingConv::ID CallConv, bool isVarArg,
4075 bool isTailCall,
4076 const SmallVectorImpl<ISD::OutputArg> &Outs,
4077 const SmallVectorImpl<SDValue> &OutVals,
4078 const SmallVectorImpl<ISD::InputArg> &Ins,
Andrew Trickac6d9be2013-05-25 02:42:55 +00004079 SDLoc dl, SelectionDAG &DAG,
Bill Schmidt726c2372012-10-23 15:51:16 +00004080 SmallVectorImpl<SDValue> &InVals) const {
4081
4082 unsigned NumOps = Outs.size();
Scott Michelfdc40a02009-02-17 22:15:04 +00004083
Owen Andersone50ed302009-08-10 22:56:29 +00004084 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson825b72b2009-08-11 20:47:22 +00004085 bool isPPC64 = PtrVT == MVT::i64;
Chris Lattnerc91a4752006-06-26 22:48:35 +00004086 unsigned PtrByteSize = isPPC64 ? 8 : 4;
Scott Michelfdc40a02009-02-17 22:15:04 +00004087
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004088 MachineFunction &MF = DAG.getMachineFunction();
4089
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004090 // Mark this function as potentially containing a function that contains a
4091 // tail call. As a consequence the frame pointer will be used for dynamicalloc
4092 // and restoring the callers stack pointer in this functions epilog. This is
4093 // done because by tail calling the called function might overwrite the value
4094 // in this function's (MF) stack pointer stack slot 0(SP).
Nick Lewycky8a8d4792011-12-02 22:16:29 +00004095 if (getTargetMachine().Options.GuaranteedTailCallOpt &&
4096 CallConv == CallingConv::Fast)
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004097 MF.getInfo<PPCFunctionInfo>()->setHasFastCall();
4098
4099 unsigned nAltivecParamsAtEnd = 0;
4100
Chris Lattnerabde4602006-05-16 22:56:08 +00004101 // Count how many bytes are to be pushed on the stack, including the linkage
Chris Lattnerc91a4752006-06-26 22:48:35 +00004102 // area, and parameter passing area. We start with 24/48 bytes, which is
Chris Lattnerc8b682c2006-05-17 00:15:40 +00004103 // prereserved space for [SP][CR][LR][3 x unused].
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004104 unsigned NumBytes =
Dan Gohman98ca4f22009-08-05 01:29:28 +00004105 CalculateParameterAndLinkageAreaSize(DAG, isPPC64, isVarArg, CallConv,
Dan Gohmanc9403652010-07-07 15:54:55 +00004106 Outs, OutVals,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004107 nAltivecParamsAtEnd);
Dale Johannesen75092de2008-03-12 00:22:17 +00004108
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004109 // Calculate by how many bytes the stack has to be adjusted in case of tail
4110 // call optimization.
4111 int SPDiff = CalculateTailCallSPDiff(DAG, isTailCall, NumBytes);
Scott Michelfdc40a02009-02-17 22:15:04 +00004112
Dan Gohman98ca4f22009-08-05 01:29:28 +00004113 // To protect arguments on the stack from being clobbered in a tail call,
4114 // force all the loads to happen before doing any other lowering.
4115 if (isTailCall)
4116 Chain = DAG.getStackArgumentTokenFactor(Chain);
4117
Chris Lattnerc8b682c2006-05-17 00:15:40 +00004118 // Adjust the stack pointer for the new arguments...
4119 // These operations are automatically eliminated by the prolog/epilog pass
Andrew Trick6e0b2a02013-05-29 22:03:55 +00004120 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true),
4121 dl);
Dan Gohman475871a2008-07-27 21:46:04 +00004122 SDValue CallSeqStart = Chain;
Scott Michelfdc40a02009-02-17 22:15:04 +00004123
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004124 // Load the return address and frame pointer so it can be move somewhere else
4125 // later.
Dan Gohman475871a2008-07-27 21:46:04 +00004126 SDValue LROp, FPOp;
Tilmann Schellerffd02002009-07-03 06:45:56 +00004127 Chain = EmitTailCallLoadFPAndRetAddr(DAG, SPDiff, Chain, LROp, FPOp, true,
4128 dl);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004129
Chris Lattnerc8b682c2006-05-17 00:15:40 +00004130 // Set up a copy of the stack pointer for use loading and storing any
4131 // arguments that may not fit in the registers available for argument
4132 // passing.
Dan Gohman475871a2008-07-27 21:46:04 +00004133 SDValue StackPtr;
Chris Lattnerc91a4752006-06-26 22:48:35 +00004134 if (isPPC64)
Owen Anderson825b72b2009-08-11 20:47:22 +00004135 StackPtr = DAG.getRegister(PPC::X1, MVT::i64);
Chris Lattnerc91a4752006-06-26 22:48:35 +00004136 else
Owen Anderson825b72b2009-08-11 20:47:22 +00004137 StackPtr = DAG.getRegister(PPC::R1, MVT::i32);
Scott Michelfdc40a02009-02-17 22:15:04 +00004138
Chris Lattnerc8b682c2006-05-17 00:15:40 +00004139 // Figure out which arguments are going to go in registers, and which in
4140 // memory. Also, if this is a vararg function, floating point operations
4141 // must be stored to our stack, and loaded into integer regs as well, if
4142 // any integer regs are available for argument passing.
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00004143 unsigned ArgOffset = PPCFrameLowering::getLinkageSize(isPPC64, true);
Chris Lattner9a2a4972006-05-17 06:01:33 +00004144 unsigned GPR_idx = 0, FPR_idx = 0, VR_idx = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +00004145
Craig Topperb78ca422012-03-11 07:16:55 +00004146 static const uint16_t GPR_32[] = { // 32-bit registers.
Chris Lattner9a2a4972006-05-17 06:01:33 +00004147 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
4148 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
4149 };
Craig Topperb78ca422012-03-11 07:16:55 +00004150 static const uint16_t GPR_64[] = { // 64-bit registers.
Chris Lattnerc91a4752006-06-26 22:48:35 +00004151 PPC::X3, PPC::X4, PPC::X5, PPC::X6,
4152 PPC::X7, PPC::X8, PPC::X9, PPC::X10,
4153 };
Craig Topperb78ca422012-03-11 07:16:55 +00004154 static const uint16_t *FPR = GetFPR();
Scott Michelfdc40a02009-02-17 22:15:04 +00004155
Craig Topperb78ca422012-03-11 07:16:55 +00004156 static const uint16_t VR[] = {
Chris Lattner9a2a4972006-05-17 06:01:33 +00004157 PPC::V2, PPC::V3, PPC::V4, PPC::V5, PPC::V6, PPC::V7, PPC::V8,
4158 PPC::V9, PPC::V10, PPC::V11, PPC::V12, PPC::V13
4159 };
Owen Anderson718cb662007-09-07 04:06:50 +00004160 const unsigned NumGPRs = array_lengthof(GPR_32);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004161 const unsigned NumFPRs = 13;
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00004162 const unsigned NumVRs = array_lengthof(VR);
Scott Michelfdc40a02009-02-17 22:15:04 +00004163
Craig Topperb78ca422012-03-11 07:16:55 +00004164 const uint16_t *GPR = isPPC64 ? GPR_64 : GPR_32;
Chris Lattnerc91a4752006-06-26 22:48:35 +00004165
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004166 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004167 SmallVector<TailCallArgumentInfo, 8> TailCallArguments;
4168
Dan Gohman475871a2008-07-27 21:46:04 +00004169 SmallVector<SDValue, 8> MemOpChains;
Evan Cheng4360bdc2006-05-25 00:57:32 +00004170 for (unsigned i = 0; i != NumOps; ++i) {
Dan Gohmanc9403652010-07-07 15:54:55 +00004171 SDValue Arg = OutVals[i];
Dan Gohman98ca4f22009-08-05 01:29:28 +00004172 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00004173
Chris Lattnerc8b682c2006-05-17 00:15:40 +00004174 // PtrOff will be used to store the current argument to the stack if a
4175 // register cannot be found for it.
Dan Gohman475871a2008-07-27 21:46:04 +00004176 SDValue PtrOff;
Scott Michelfdc40a02009-02-17 22:15:04 +00004177
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004178 PtrOff = DAG.getConstant(ArgOffset, StackPtr.getValueType());
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00004179
Dale Johannesen39355f92009-02-04 02:34:38 +00004180 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr, PtrOff);
Chris Lattnerc91a4752006-06-26 22:48:35 +00004181
4182 // On PPC64, promote integers to 64-bit values.
Owen Anderson825b72b2009-08-11 20:47:22 +00004183 if (isPPC64 && Arg.getValueType() == MVT::i32) {
Duncan Sands276dcbd2008-03-21 09:14:45 +00004184 // FIXME: Should this use ANY_EXTEND if neither sext nor zext?
4185 unsigned ExtOp = Flags.isSExt() ? ISD::SIGN_EXTEND : ISD::ZERO_EXTEND;
Owen Anderson825b72b2009-08-11 20:47:22 +00004186 Arg = DAG.getNode(ExtOp, dl, MVT::i64, Arg);
Chris Lattnerc91a4752006-06-26 22:48:35 +00004187 }
Dale Johannesen5b3b6952008-03-04 23:17:14 +00004188
Dale Johannesen8419dd62008-03-07 20:27:40 +00004189 // FIXME memcpy is used way more than necessary. Correctness first.
Bill Schmidt419f3762012-09-19 15:42:13 +00004190 // Note: "by value" is code for passing a structure by value, not
4191 // basic types.
Duncan Sands276dcbd2008-03-21 09:14:45 +00004192 if (Flags.isByVal()) {
4193 unsigned Size = Flags.getByValSize();
Bill Schmidt726c2372012-10-23 15:51:16 +00004194 // Very small objects are passed right-justified. Everything else is
4195 // passed left-justified.
4196 if (Size==1 || Size==2) {
4197 EVT VT = (Size==1) ? MVT::i8 : MVT::i16;
Dale Johannesen8419dd62008-03-07 20:27:40 +00004198 if (GPR_idx != NumGPRs) {
Stuart Hastingsa9011292011-02-16 16:23:55 +00004199 SDValue Load = DAG.getExtLoad(ISD::EXTLOAD, dl, PtrVT, Chain, Arg,
Chris Lattner3d6ccfb2010-09-21 17:04:51 +00004200 MachinePointerInfo(), VT,
4201 false, false, 0);
Dale Johannesen8419dd62008-03-07 20:27:40 +00004202 MemOpChains.push_back(Load.getValue(1));
4203 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004204
4205 ArgOffset += PtrByteSize;
Dale Johannesen8419dd62008-03-07 20:27:40 +00004206 } else {
Bill Schmidt7a6cb152012-10-16 13:30:53 +00004207 SDValue Const = DAG.getConstant(PtrByteSize - Size,
4208 PtrOff.getValueType());
Dale Johannesen39355f92009-02-04 02:34:38 +00004209 SDValue AddPtr = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff, Const);
Bill Schmidt726c2372012-10-23 15:51:16 +00004210 Chain = CallSeqStart = createMemcpyOutsideCallSeq(Arg, AddPtr,
4211 CallSeqStart,
4212 Flags, DAG, dl);
Dale Johannesen8419dd62008-03-07 20:27:40 +00004213 ArgOffset += PtrByteSize;
4214 }
4215 continue;
4216 }
Dale Johannesenfdd3ade2008-03-17 02:13:43 +00004217 // Copy entire object into memory. There are cases where gcc-generated
4218 // code assumes it is there, even if it could be put entirely into
4219 // registers. (This is not what the doc says.)
Bill Schmidt726c2372012-10-23 15:51:16 +00004220 Chain = CallSeqStart = createMemcpyOutsideCallSeq(Arg, PtrOff,
4221 CallSeqStart,
4222 Flags, DAG, dl);
Bill Schmidt419f3762012-09-19 15:42:13 +00004223
4224 // For small aggregates (Darwin only) and aggregates >= PtrByteSize,
4225 // copy the pieces of the object that fit into registers from the
4226 // parameter save area.
Dale Johannesen5b3b6952008-03-04 23:17:14 +00004227 for (unsigned j=0; j<Size; j+=PtrByteSize) {
Dan Gohman475871a2008-07-27 21:46:04 +00004228 SDValue Const = DAG.getConstant(j, PtrOff.getValueType());
Dale Johannesen39355f92009-02-04 02:34:38 +00004229 SDValue AddArg = DAG.getNode(ISD::ADD, dl, PtrVT, Arg, Const);
Dale Johannesen5b3b6952008-03-04 23:17:14 +00004230 if (GPR_idx != NumGPRs) {
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00004231 SDValue Load = DAG.getLoad(PtrVT, dl, Chain, AddArg,
4232 MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00004233 false, false, false, 0);
Dale Johannesen1f797a32008-03-05 23:31:27 +00004234 MemOpChains.push_back(Load.getValue(1));
Dale Johannesen5b3b6952008-03-04 23:17:14 +00004235 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004236 ArgOffset += PtrByteSize;
Dale Johannesen5b3b6952008-03-04 23:17:14 +00004237 } else {
Dale Johannesenfdd3ade2008-03-17 02:13:43 +00004238 ArgOffset += ((Size - j + PtrByteSize-1)/PtrByteSize)*PtrByteSize;
Dale Johannesen8419dd62008-03-07 20:27:40 +00004239 break;
Dale Johannesen5b3b6952008-03-04 23:17:14 +00004240 }
4241 }
4242 continue;
4243 }
4244
Owen Anderson825b72b2009-08-11 20:47:22 +00004245 switch (Arg.getValueType().getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00004246 default: llvm_unreachable("Unexpected ValueType for argument!");
Owen Anderson825b72b2009-08-11 20:47:22 +00004247 case MVT::i32:
4248 case MVT::i64:
Chris Lattner9a2a4972006-05-17 06:01:33 +00004249 if (GPR_idx != NumGPRs) {
4250 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Arg));
Chris Lattnerc8b682c2006-05-17 00:15:40 +00004251 } else {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004252 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
4253 isPPC64, isTailCall, false, MemOpChains,
Dale Johannesen33c960f2009-02-04 20:06:27 +00004254 TailCallArguments, dl);
Chris Lattnerc8b682c2006-05-17 00:15:40 +00004255 }
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004256 ArgOffset += PtrByteSize;
Chris Lattnerc8b682c2006-05-17 00:15:40 +00004257 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00004258 case MVT::f32:
4259 case MVT::f64:
Chris Lattner9a2a4972006-05-17 06:01:33 +00004260 if (FPR_idx != NumFPRs) {
4261 RegsToPass.push_back(std::make_pair(FPR[FPR_idx++], Arg));
4262
Chris Lattnerc8b682c2006-05-17 00:15:40 +00004263 if (isVarArg) {
Chris Lattner6229d0a2010-09-21 18:41:36 +00004264 SDValue Store = DAG.getStore(Chain, dl, Arg, PtrOff,
4265 MachinePointerInfo(), false, false, 0);
Chris Lattner9a2a4972006-05-17 06:01:33 +00004266 MemOpChains.push_back(Store);
4267
Chris Lattnerc8b682c2006-05-17 00:15:40 +00004268 // Float varargs are always shadowed in available integer registers
Chris Lattner9a2a4972006-05-17 06:01:33 +00004269 if (GPR_idx != NumGPRs) {
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00004270 SDValue Load = DAG.getLoad(PtrVT, dl, Store, PtrOff,
Pete Cooperd752e0f2011-11-08 18:42:53 +00004271 MachinePointerInfo(), false, false,
4272 false, 0);
Chris Lattner9a2a4972006-05-17 06:01:33 +00004273 MemOpChains.push_back(Load.getValue(1));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004274 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
Chris Lattnerc8b682c2006-05-17 00:15:40 +00004275 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004276 if (GPR_idx != NumGPRs && Arg.getValueType() == MVT::f64 && !isPPC64){
Dan Gohman475871a2008-07-27 21:46:04 +00004277 SDValue ConstFour = DAG.getConstant(4, PtrOff.getValueType());
Dale Johannesen39355f92009-02-04 02:34:38 +00004278 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff, ConstFour);
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00004279 SDValue Load = DAG.getLoad(PtrVT, dl, Store, PtrOff,
4280 MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00004281 false, false, false, 0);
Chris Lattner9a2a4972006-05-17 06:01:33 +00004282 MemOpChains.push_back(Load.getValue(1));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004283 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
Chris Lattnerabde4602006-05-16 22:56:08 +00004284 }
4285 } else {
Chris Lattnerc8b682c2006-05-17 00:15:40 +00004286 // If we have any FPRs remaining, we may also have GPRs remaining.
4287 // Args passed in FPRs consume either 1 (f32) or 2 (f64) available
4288 // GPRs.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004289 if (GPR_idx != NumGPRs)
4290 ++GPR_idx;
Owen Anderson825b72b2009-08-11 20:47:22 +00004291 if (GPR_idx != NumGPRs && Arg.getValueType() == MVT::f64 &&
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004292 !isPPC64) // PPC64 has 64-bit GPR's obviously :)
4293 ++GPR_idx;
Chris Lattnerabde4602006-05-16 22:56:08 +00004294 }
Bill Schmidt726c2372012-10-23 15:51:16 +00004295 } else
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004296 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
4297 isPPC64, isTailCall, false, MemOpChains,
Dale Johannesen33c960f2009-02-04 20:06:27 +00004298 TailCallArguments, dl);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004299 if (isPPC64)
4300 ArgOffset += 8;
4301 else
Owen Anderson825b72b2009-08-11 20:47:22 +00004302 ArgOffset += Arg.getValueType() == MVT::f32 ? 4 : 8;
Chris Lattnerc8b682c2006-05-17 00:15:40 +00004303 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00004304 case MVT::v4f32:
4305 case MVT::v4i32:
4306 case MVT::v8i16:
4307 case MVT::v16i8:
Dale Johannesen75092de2008-03-12 00:22:17 +00004308 if (isVarArg) {
4309 // These go aligned on the stack, or in the corresponding R registers
Scott Michelfdc40a02009-02-17 22:15:04 +00004310 // when within range. The Darwin PPC ABI doc claims they also go in
Dale Johannesen75092de2008-03-12 00:22:17 +00004311 // V registers; in fact gcc does this only for arguments that are
4312 // prototyped, not for those that match the ... We do it for all
4313 // arguments, seems to work.
4314 while (ArgOffset % 16 !=0) {
4315 ArgOffset += PtrByteSize;
4316 if (GPR_idx != NumGPRs)
4317 GPR_idx++;
4318 }
4319 // We could elide this store in the case where the object fits
4320 // entirely in R registers. Maybe later.
Scott Michelfdc40a02009-02-17 22:15:04 +00004321 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr,
Dale Johannesen75092de2008-03-12 00:22:17 +00004322 DAG.getConstant(ArgOffset, PtrVT));
Chris Lattner6229d0a2010-09-21 18:41:36 +00004323 SDValue Store = DAG.getStore(Chain, dl, Arg, PtrOff,
4324 MachinePointerInfo(), false, false, 0);
Dale Johannesen75092de2008-03-12 00:22:17 +00004325 MemOpChains.push_back(Store);
4326 if (VR_idx != NumVRs) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004327 SDValue Load = DAG.getLoad(MVT::v4f32, dl, Store, PtrOff,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00004328 MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00004329 false, false, false, 0);
Dale Johannesen75092de2008-03-12 00:22:17 +00004330 MemOpChains.push_back(Load.getValue(1));
4331 RegsToPass.push_back(std::make_pair(VR[VR_idx++], Load));
4332 }
4333 ArgOffset += 16;
4334 for (unsigned i=0; i<16; i+=PtrByteSize) {
4335 if (GPR_idx == NumGPRs)
4336 break;
Dale Johannesen39355f92009-02-04 02:34:38 +00004337 SDValue Ix = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff,
Dale Johannesen75092de2008-03-12 00:22:17 +00004338 DAG.getConstant(i, PtrVT));
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00004339 SDValue Load = DAG.getLoad(PtrVT, dl, Store, Ix, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00004340 false, false, false, 0);
Dale Johannesen75092de2008-03-12 00:22:17 +00004341 MemOpChains.push_back(Load.getValue(1));
4342 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
4343 }
4344 break;
4345 }
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004346
Dale Johannesen8f5422c2008-03-14 17:41:26 +00004347 // Non-varargs Altivec params generally go in registers, but have
4348 // stack space allocated at the end.
4349 if (VR_idx != NumVRs) {
4350 // Doesn't have GPR space allocated.
4351 RegsToPass.push_back(std::make_pair(VR[VR_idx++], Arg));
4352 } else if (nAltivecParamsAtEnd==0) {
4353 // We are emitting Altivec params in order.
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004354 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
4355 isPPC64, isTailCall, true, MemOpChains,
Dale Johannesen33c960f2009-02-04 20:06:27 +00004356 TailCallArguments, dl);
Dale Johannesen75092de2008-03-12 00:22:17 +00004357 ArgOffset += 16;
Dale Johannesen75092de2008-03-12 00:22:17 +00004358 }
Chris Lattnerc8b682c2006-05-17 00:15:40 +00004359 break;
Chris Lattnerabde4602006-05-16 22:56:08 +00004360 }
Chris Lattnerabde4602006-05-16 22:56:08 +00004361 }
Dale Johannesen8f5422c2008-03-14 17:41:26 +00004362 // If all Altivec parameters fit in registers, as they usually do,
4363 // they get stack space following the non-Altivec parameters. We
4364 // don't track this here because nobody below needs it.
4365 // If there are more Altivec parameters than fit in registers emit
4366 // the stores here.
4367 if (!isVarArg && nAltivecParamsAtEnd > NumVRs) {
4368 unsigned j = 0;
4369 // Offset is aligned; skip 1st 12 params which go in V registers.
4370 ArgOffset = ((ArgOffset+15)/16)*16;
4371 ArgOffset += 12*16;
4372 for (unsigned i = 0; i != NumOps; ++i) {
Dan Gohmanc9403652010-07-07 15:54:55 +00004373 SDValue Arg = OutVals[i];
4374 EVT ArgType = Outs[i].VT;
Owen Anderson825b72b2009-08-11 20:47:22 +00004375 if (ArgType==MVT::v4f32 || ArgType==MVT::v4i32 ||
4376 ArgType==MVT::v8i16 || ArgType==MVT::v16i8) {
Dale Johannesen8f5422c2008-03-14 17:41:26 +00004377 if (++j > NumVRs) {
Dan Gohman475871a2008-07-27 21:46:04 +00004378 SDValue PtrOff;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004379 // We are emitting Altivec params in order.
4380 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
4381 isPPC64, isTailCall, true, MemOpChains,
Dale Johannesen33c960f2009-02-04 20:06:27 +00004382 TailCallArguments, dl);
Dale Johannesen8f5422c2008-03-14 17:41:26 +00004383 ArgOffset += 16;
4384 }
4385 }
4386 }
4387 }
4388
Chris Lattner9a2a4972006-05-17 06:01:33 +00004389 if (!MemOpChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00004390 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Chris Lattnere2199452006-08-11 17:38:39 +00004391 &MemOpChains[0], MemOpChains.size());
Scott Michelfdc40a02009-02-17 22:15:04 +00004392
Dale Johannesenf7b73042010-03-09 20:15:42 +00004393 // On Darwin, R12 must contain the address of an indirect callee. This does
4394 // not mean the MTCTR instruction must use R12; it's easier to model this as
4395 // an extra parameter, so do that.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004396 if (!isTailCall &&
Dale Johannesenf7b73042010-03-09 20:15:42 +00004397 !dyn_cast<GlobalAddressSDNode>(Callee) &&
4398 !dyn_cast<ExternalSymbolSDNode>(Callee) &&
4399 !isBLACompatibleAddress(Callee, DAG))
4400 RegsToPass.push_back(std::make_pair((unsigned)(isPPC64 ? PPC::X12 :
4401 PPC::R12), Callee));
4402
Chris Lattner9a2a4972006-05-17 06:01:33 +00004403 // Build a sequence of copy-to-reg nodes chained together with token chain
4404 // and flag operands which copy the outgoing args into the appropriate regs.
Dan Gohman475871a2008-07-27 21:46:04 +00004405 SDValue InFlag;
Chris Lattner9a2a4972006-05-17 06:01:33 +00004406 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michelfdc40a02009-02-17 22:15:04 +00004407 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesen39355f92009-02-04 02:34:38 +00004408 RegsToPass[i].second, InFlag);
Chris Lattner9a2a4972006-05-17 06:01:33 +00004409 InFlag = Chain.getValue(1);
4410 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004411
Chris Lattnerb9082582010-11-14 23:42:06 +00004412 if (isTailCall)
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004413 PrepareTailCall(DAG, InFlag, Chain, dl, isPPC64, SPDiff, NumBytes, LROp,
4414 FPOp, true, TailCallArguments);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004415
Dan Gohman98ca4f22009-08-05 01:29:28 +00004416 return FinishCall(CallConv, dl, isTailCall, isVarArg, DAG,
4417 RegsToPass, InFlag, Chain, Callee, SPDiff, NumBytes,
4418 Ins, InVals);
Chris Lattnerabde4602006-05-16 22:56:08 +00004419}
4420
Hal Finkeld712f932011-10-14 19:51:36 +00004421bool
4422PPCTargetLowering::CanLowerReturn(CallingConv::ID CallConv,
4423 MachineFunction &MF, bool isVarArg,
4424 const SmallVectorImpl<ISD::OutputArg> &Outs,
4425 LLVMContext &Context) const {
4426 SmallVector<CCValAssign, 16> RVLocs;
4427 CCState CCInfo(CallConv, isVarArg, MF, getTargetMachine(),
4428 RVLocs, Context);
4429 return CCInfo.CheckReturn(Outs, RetCC_PPC);
4430}
4431
Dan Gohman98ca4f22009-08-05 01:29:28 +00004432SDValue
4433PPCTargetLowering::LowerReturn(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00004434 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00004435 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00004436 const SmallVectorImpl<SDValue> &OutVals,
Andrew Trickac6d9be2013-05-25 02:42:55 +00004437 SDLoc dl, SelectionDAG &DAG) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00004438
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00004439 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00004440 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Gabor Greifa4b00b22012-04-19 15:16:31 +00004441 getTargetMachine(), RVLocs, *DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +00004442 CCInfo.AnalyzeReturn(Outs, RetCC_PPC);
Scott Michelfdc40a02009-02-17 22:15:04 +00004443
Dan Gohman475871a2008-07-27 21:46:04 +00004444 SDValue Flag;
Jakob Stoklund Olesen6ab50612013-02-05 18:12:00 +00004445 SmallVector<SDValue, 4> RetOps(1, Chain);
Scott Michelfdc40a02009-02-17 22:15:04 +00004446
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00004447 // Copy the result values into the output registers.
4448 for (unsigned i = 0; i != RVLocs.size(); ++i) {
4449 CCValAssign &VA = RVLocs[i];
4450 assert(VA.isRegLoc() && "Can only return in registers!");
Ulrich Weigand86aef0a2012-11-05 19:39:45 +00004451
4452 SDValue Arg = OutVals[i];
4453
4454 switch (VA.getLocInfo()) {
4455 default: llvm_unreachable("Unknown loc info!");
4456 case CCValAssign::Full: break;
4457 case CCValAssign::AExt:
4458 Arg = DAG.getNode(ISD::ANY_EXTEND, dl, VA.getLocVT(), Arg);
4459 break;
4460 case CCValAssign::ZExt:
4461 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, VA.getLocVT(), Arg);
4462 break;
4463 case CCValAssign::SExt:
4464 Arg = DAG.getNode(ISD::SIGN_EXTEND, dl, VA.getLocVT(), Arg);
4465 break;
4466 }
4467
4468 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), Arg, Flag);
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00004469 Flag = Chain.getValue(1);
Jakob Stoklund Olesen6ab50612013-02-05 18:12:00 +00004470 RetOps.push_back(DAG.getRegister(VA.getLocReg(), VA.getLocVT()));
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00004471 }
4472
Jakob Stoklund Olesen6ab50612013-02-05 18:12:00 +00004473 RetOps[0] = Chain; // Update chain.
4474
4475 // Add the flag if we have it.
Gabor Greifba36cb52008-08-28 21:40:38 +00004476 if (Flag.getNode())
Jakob Stoklund Olesen6ab50612013-02-05 18:12:00 +00004477 RetOps.push_back(Flag);
4478
4479 return DAG.getNode(PPCISD::RET_FLAG, dl, MVT::Other,
4480 &RetOps[0], RetOps.size());
Chris Lattner1a635d62006-04-14 06:01:58 +00004481}
4482
Dan Gohman475871a2008-07-27 21:46:04 +00004483SDValue PPCTargetLowering::LowerSTACKRESTORE(SDValue Op, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00004484 const PPCSubtarget &Subtarget) const {
Jim Laskeyefc7e522006-12-04 22:04:42 +00004485 // When we pop the dynamic allocation we need to restore the SP link.
Andrew Trickac6d9be2013-05-25 02:42:55 +00004486 SDLoc dl(Op);
Scott Michelfdc40a02009-02-17 22:15:04 +00004487
Jim Laskeyefc7e522006-12-04 22:04:42 +00004488 // Get the corect type for pointers.
Owen Andersone50ed302009-08-10 22:56:29 +00004489 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Jim Laskeyefc7e522006-12-04 22:04:42 +00004490
4491 // Construct the stack pointer operand.
Dale Johannesenb60d5192009-11-24 01:09:07 +00004492 bool isPPC64 = Subtarget.isPPC64();
4493 unsigned SP = isPPC64 ? PPC::X1 : PPC::R1;
Dan Gohman475871a2008-07-27 21:46:04 +00004494 SDValue StackPtr = DAG.getRegister(SP, PtrVT);
Jim Laskeyefc7e522006-12-04 22:04:42 +00004495
4496 // Get the operands for the STACKRESTORE.
Dan Gohman475871a2008-07-27 21:46:04 +00004497 SDValue Chain = Op.getOperand(0);
4498 SDValue SaveSP = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00004499
Jim Laskeyefc7e522006-12-04 22:04:42 +00004500 // Load the old link SP.
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00004501 SDValue LoadLinkSP = DAG.getLoad(PtrVT, dl, Chain, StackPtr,
4502 MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00004503 false, false, false, 0);
Scott Michelfdc40a02009-02-17 22:15:04 +00004504
Jim Laskeyefc7e522006-12-04 22:04:42 +00004505 // Restore the stack pointer.
Dale Johannesen33c960f2009-02-04 20:06:27 +00004506 Chain = DAG.getCopyToReg(LoadLinkSP.getValue(1), dl, SP, SaveSP);
Scott Michelfdc40a02009-02-17 22:15:04 +00004507
Jim Laskeyefc7e522006-12-04 22:04:42 +00004508 // Store the old link SP.
Chris Lattner6229d0a2010-09-21 18:41:36 +00004509 return DAG.getStore(Chain, dl, LoadLinkSP, StackPtr, MachinePointerInfo(),
David Greene534502d12010-02-15 16:56:53 +00004510 false, false, 0);
Jim Laskeyefc7e522006-12-04 22:04:42 +00004511}
4512
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004513
4514
Dan Gohman475871a2008-07-27 21:46:04 +00004515SDValue
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004516PPCTargetLowering::getReturnAddrFrameIndex(SelectionDAG & DAG) const {
Jim Laskey2f616bf2006-11-16 22:43:37 +00004517 MachineFunction &MF = DAG.getMachineFunction();
Dale Johannesenb60d5192009-11-24 01:09:07 +00004518 bool isPPC64 = PPCSubTarget.isPPC64();
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004519 bool isDarwinABI = PPCSubTarget.isDarwinABI();
Owen Andersone50ed302009-08-10 22:56:29 +00004520 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004521
4522 // Get current frame pointer save index. The users of this index will be
4523 // primarily DYNALLOC instructions.
4524 PPCFunctionInfo *FI = MF.getInfo<PPCFunctionInfo>();
4525 int RASI = FI->getReturnAddrSaveIndex();
4526
4527 // If the frame pointer save index hasn't been defined yet.
4528 if (!RASI) {
4529 // Find out what the fix offset of the frame pointer save area.
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00004530 int LROffset = PPCFrameLowering::getReturnSaveOffset(isPPC64, isDarwinABI);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004531 // Allocate the frame index for frame pointer save area.
Evan Chenged2ae132010-07-03 00:40:23 +00004532 RASI = MF.getFrameInfo()->CreateFixedObject(isPPC64? 8 : 4, LROffset, true);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004533 // Save the result.
4534 FI->setReturnAddrSaveIndex(RASI);
4535 }
4536 return DAG.getFrameIndex(RASI, PtrVT);
4537}
4538
Dan Gohman475871a2008-07-27 21:46:04 +00004539SDValue
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004540PPCTargetLowering::getFramePointerFrameIndex(SelectionDAG & DAG) const {
4541 MachineFunction &MF = DAG.getMachineFunction();
Dale Johannesenb60d5192009-11-24 01:09:07 +00004542 bool isPPC64 = PPCSubTarget.isPPC64();
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004543 bool isDarwinABI = PPCSubTarget.isDarwinABI();
Owen Andersone50ed302009-08-10 22:56:29 +00004544 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Jim Laskey2f616bf2006-11-16 22:43:37 +00004545
4546 // Get current frame pointer save index. The users of this index will be
4547 // primarily DYNALLOC instructions.
4548 PPCFunctionInfo *FI = MF.getInfo<PPCFunctionInfo>();
4549 int FPSI = FI->getFramePointerSaveIndex();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004550
Jim Laskey2f616bf2006-11-16 22:43:37 +00004551 // If the frame pointer save index hasn't been defined yet.
4552 if (!FPSI) {
4553 // Find out what the fix offset of the frame pointer save area.
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00004554 int FPOffset = PPCFrameLowering::getFramePointerSaveOffset(isPPC64,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004555 isDarwinABI);
Scott Michelfdc40a02009-02-17 22:15:04 +00004556
Jim Laskey2f616bf2006-11-16 22:43:37 +00004557 // Allocate the frame index for frame pointer save area.
Evan Chenged2ae132010-07-03 00:40:23 +00004558 FPSI = MF.getFrameInfo()->CreateFixedObject(isPPC64? 8 : 4, FPOffset, true);
Jim Laskey2f616bf2006-11-16 22:43:37 +00004559 // Save the result.
Scott Michelfdc40a02009-02-17 22:15:04 +00004560 FI->setFramePointerSaveIndex(FPSI);
Jim Laskey2f616bf2006-11-16 22:43:37 +00004561 }
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004562 return DAG.getFrameIndex(FPSI, PtrVT);
4563}
Jim Laskey2f616bf2006-11-16 22:43:37 +00004564
Dan Gohman475871a2008-07-27 21:46:04 +00004565SDValue PPCTargetLowering::LowerDYNAMIC_STACKALLOC(SDValue Op,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004566 SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00004567 const PPCSubtarget &Subtarget) const {
Jim Laskey2f616bf2006-11-16 22:43:37 +00004568 // Get the inputs.
Dan Gohman475871a2008-07-27 21:46:04 +00004569 SDValue Chain = Op.getOperand(0);
4570 SDValue Size = Op.getOperand(1);
Andrew Trickac6d9be2013-05-25 02:42:55 +00004571 SDLoc dl(Op);
Scott Michelfdc40a02009-02-17 22:15:04 +00004572
Jim Laskey2f616bf2006-11-16 22:43:37 +00004573 // Get the corect type for pointers.
Owen Andersone50ed302009-08-10 22:56:29 +00004574 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Jim Laskey2f616bf2006-11-16 22:43:37 +00004575 // Negate the size.
Dale Johannesende064702009-02-06 21:50:26 +00004576 SDValue NegSize = DAG.getNode(ISD::SUB, dl, PtrVT,
Jim Laskey2f616bf2006-11-16 22:43:37 +00004577 DAG.getConstant(0, PtrVT), Size);
4578 // Construct a node for the frame pointer save index.
Dan Gohman475871a2008-07-27 21:46:04 +00004579 SDValue FPSIdx = getFramePointerFrameIndex(DAG);
Jim Laskey2f616bf2006-11-16 22:43:37 +00004580 // Build a DYNALLOC node.
Dan Gohman475871a2008-07-27 21:46:04 +00004581 SDValue Ops[3] = { Chain, NegSize, FPSIdx };
Owen Anderson825b72b2009-08-11 20:47:22 +00004582 SDVTList VTs = DAG.getVTList(PtrVT, MVT::Other);
Dale Johannesende064702009-02-06 21:50:26 +00004583 return DAG.getNode(PPCISD::DYNALLOC, dl, VTs, Ops, 3);
Jim Laskey2f616bf2006-11-16 22:43:37 +00004584}
4585
Hal Finkel7ee74a62013-03-21 21:37:52 +00004586SDValue PPCTargetLowering::lowerEH_SJLJ_SETJMP(SDValue Op,
4587 SelectionDAG &DAG) const {
Andrew Trickac6d9be2013-05-25 02:42:55 +00004588 SDLoc DL(Op);
Hal Finkel7ee74a62013-03-21 21:37:52 +00004589 return DAG.getNode(PPCISD::EH_SJLJ_SETJMP, DL,
4590 DAG.getVTList(MVT::i32, MVT::Other),
4591 Op.getOperand(0), Op.getOperand(1));
4592}
4593
4594SDValue PPCTargetLowering::lowerEH_SJLJ_LONGJMP(SDValue Op,
4595 SelectionDAG &DAG) const {
Andrew Trickac6d9be2013-05-25 02:42:55 +00004596 SDLoc DL(Op);
Hal Finkel7ee74a62013-03-21 21:37:52 +00004597 return DAG.getNode(PPCISD::EH_SJLJ_LONGJMP, DL, MVT::Other,
4598 Op.getOperand(0), Op.getOperand(1));
4599}
4600
Chris Lattner1a635d62006-04-14 06:01:58 +00004601/// LowerSELECT_CC - Lower floating point select_cc's into fsel instruction when
4602/// possible.
Dan Gohmand858e902010-04-17 15:26:15 +00004603SDValue PPCTargetLowering::LowerSELECT_CC(SDValue Op, SelectionDAG &DAG) const {
Chris Lattner1a635d62006-04-14 06:01:58 +00004604 // Not FP? Not a fsel.
Duncan Sands83ec4b62008-06-06 12:08:01 +00004605 if (!Op.getOperand(0).getValueType().isFloatingPoint() ||
4606 !Op.getOperand(2).getValueType().isFloatingPoint())
Eli Friedmanc06441e2009-05-28 04:31:08 +00004607 return Op;
Scott Michelfdc40a02009-02-17 22:15:04 +00004608
Hal Finkel59889f72013-04-07 22:11:09 +00004609 // We might be able to do better than this under some circumstances, but in
4610 // general, fsel-based lowering of select is a finite-math-only optimization.
4611 // For more information, see section F.3 of the 2.06 ISA specification.
4612 if (!DAG.getTarget().Options.NoInfsFPMath ||
4613 !DAG.getTarget().Options.NoNaNsFPMath)
4614 return Op;
Scott Michelfdc40a02009-02-17 22:15:04 +00004615
Hal Finkel59889f72013-04-07 22:11:09 +00004616 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(4))->get();
Scott Michelfdc40a02009-02-17 22:15:04 +00004617
Owen Andersone50ed302009-08-10 22:56:29 +00004618 EVT ResVT = Op.getValueType();
4619 EVT CmpVT = Op.getOperand(0).getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00004620 SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1);
4621 SDValue TV = Op.getOperand(2), FV = Op.getOperand(3);
Andrew Trickac6d9be2013-05-25 02:42:55 +00004622 SDLoc dl(Op);
Scott Michelfdc40a02009-02-17 22:15:04 +00004623
Chris Lattner1a635d62006-04-14 06:01:58 +00004624 // If the RHS of the comparison is a 0.0, we don't need to do the
4625 // subtraction at all.
Hal Finkel59889f72013-04-07 22:11:09 +00004626 SDValue Sel1;
Chris Lattner1a635d62006-04-14 06:01:58 +00004627 if (isFloatingPointZero(RHS))
4628 switch (CC) {
4629 default: break; // SETUO etc aren't handled by fsel.
Hal Finkel59889f72013-04-07 22:11:09 +00004630 case ISD::SETNE:
4631 std::swap(TV, FV);
4632 case ISD::SETEQ:
4633 if (LHS.getValueType() == MVT::f32) // Comparison is always 64-bits
4634 LHS = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, LHS);
4635 Sel1 = DAG.getNode(PPCISD::FSEL, dl, ResVT, LHS, TV, FV);
4636 if (Sel1.getValueType() == MVT::f32) // Comparison is always 64-bits
4637 Sel1 = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Sel1);
4638 return DAG.getNode(PPCISD::FSEL, dl, ResVT,
4639 DAG.getNode(ISD::FNEG, dl, MVT::f64, LHS), Sel1, FV);
Chris Lattner1a635d62006-04-14 06:01:58 +00004640 case ISD::SETULT:
4641 case ISD::SETLT:
4642 std::swap(TV, FV); // fsel is natively setge, swap operands for setlt
Chris Lattner57340122006-05-24 00:06:44 +00004643 case ISD::SETOGE:
Chris Lattner1a635d62006-04-14 06:01:58 +00004644 case ISD::SETGE:
Owen Anderson825b72b2009-08-11 20:47:22 +00004645 if (LHS.getValueType() == MVT::f32) // Comparison is always 64-bits
4646 LHS = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, LHS);
Dale Johannesende064702009-02-06 21:50:26 +00004647 return DAG.getNode(PPCISD::FSEL, dl, ResVT, LHS, TV, FV);
Chris Lattner1a635d62006-04-14 06:01:58 +00004648 case ISD::SETUGT:
4649 case ISD::SETGT:
4650 std::swap(TV, FV); // fsel is natively setge, swap operands for setlt
Chris Lattner57340122006-05-24 00:06:44 +00004651 case ISD::SETOLE:
Chris Lattner1a635d62006-04-14 06:01:58 +00004652 case ISD::SETLE:
Owen Anderson825b72b2009-08-11 20:47:22 +00004653 if (LHS.getValueType() == MVT::f32) // Comparison is always 64-bits
4654 LHS = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, LHS);
Dale Johannesende064702009-02-06 21:50:26 +00004655 return DAG.getNode(PPCISD::FSEL, dl, ResVT,
Owen Anderson825b72b2009-08-11 20:47:22 +00004656 DAG.getNode(ISD::FNEG, dl, MVT::f64, LHS), TV, FV);
Chris Lattner1a635d62006-04-14 06:01:58 +00004657 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004658
Dan Gohman475871a2008-07-27 21:46:04 +00004659 SDValue Cmp;
Chris Lattner1a635d62006-04-14 06:01:58 +00004660 switch (CC) {
4661 default: break; // SETUO etc aren't handled by fsel.
Hal Finkel59889f72013-04-07 22:11:09 +00004662 case ISD::SETNE:
4663 std::swap(TV, FV);
4664 case ISD::SETEQ:
4665 Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, LHS, RHS);
4666 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
4667 Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp);
4668 Sel1 = DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, TV, FV);
4669 if (Sel1.getValueType() == MVT::f32) // Comparison is always 64-bits
4670 Sel1 = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Sel1);
4671 return DAG.getNode(PPCISD::FSEL, dl, ResVT,
4672 DAG.getNode(ISD::FNEG, dl, MVT::f64, Cmp), Sel1, FV);
Chris Lattner1a635d62006-04-14 06:01:58 +00004673 case ISD::SETULT:
4674 case ISD::SETLT:
Dale Johannesende064702009-02-06 21:50:26 +00004675 Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, LHS, RHS);
Owen Anderson825b72b2009-08-11 20:47:22 +00004676 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
4677 Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp);
Hal Finkel59889f72013-04-07 22:11:09 +00004678 return DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, FV, TV);
Chris Lattner57340122006-05-24 00:06:44 +00004679 case ISD::SETOGE:
Chris Lattner1a635d62006-04-14 06:01:58 +00004680 case ISD::SETGE:
Dale Johannesende064702009-02-06 21:50:26 +00004681 Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, LHS, RHS);
Owen Anderson825b72b2009-08-11 20:47:22 +00004682 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
4683 Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp);
Hal Finkel59889f72013-04-07 22:11:09 +00004684 return DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, TV, FV);
Chris Lattner1a635d62006-04-14 06:01:58 +00004685 case ISD::SETUGT:
4686 case ISD::SETGT:
Dale Johannesende064702009-02-06 21:50:26 +00004687 Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, RHS, LHS);
Owen Anderson825b72b2009-08-11 20:47:22 +00004688 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
4689 Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp);
Hal Finkel59889f72013-04-07 22:11:09 +00004690 return DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, FV, TV);
Chris Lattner57340122006-05-24 00:06:44 +00004691 case ISD::SETOLE:
Chris Lattner1a635d62006-04-14 06:01:58 +00004692 case ISD::SETLE:
Dale Johannesende064702009-02-06 21:50:26 +00004693 Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, RHS, LHS);
Owen Anderson825b72b2009-08-11 20:47:22 +00004694 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
4695 Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp);
Hal Finkel59889f72013-04-07 22:11:09 +00004696 return DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, TV, FV);
Chris Lattner1a635d62006-04-14 06:01:58 +00004697 }
Eli Friedmanc06441e2009-05-28 04:31:08 +00004698 return Op;
Chris Lattner1a635d62006-04-14 06:01:58 +00004699}
4700
Chris Lattner1f873002007-11-28 18:44:47 +00004701// FIXME: Split this code up when LegalizeDAGTypes lands.
Dale Johannesen4c9369d2009-06-04 20:53:52 +00004702SDValue PPCTargetLowering::LowerFP_TO_INT(SDValue Op, SelectionDAG &DAG,
Andrew Trickac6d9be2013-05-25 02:42:55 +00004703 SDLoc dl) const {
Duncan Sands83ec4b62008-06-06 12:08:01 +00004704 assert(Op.getOperand(0).getValueType().isFloatingPoint());
Dan Gohman475871a2008-07-27 21:46:04 +00004705 SDValue Src = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00004706 if (Src.getValueType() == MVT::f32)
4707 Src = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Src);
Duncan Sandsa7360f02008-07-19 16:26:02 +00004708
Dan Gohman475871a2008-07-27 21:46:04 +00004709 SDValue Tmp;
Owen Anderson825b72b2009-08-11 20:47:22 +00004710 switch (Op.getValueType().getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00004711 default: llvm_unreachable("Unhandled FP_TO_INT type in custom expander!");
Owen Anderson825b72b2009-08-11 20:47:22 +00004712 case MVT::i32:
Dale Johannesen4c9369d2009-06-04 20:53:52 +00004713 Tmp = DAG.getNode(Op.getOpcode()==ISD::FP_TO_SINT ? PPCISD::FCTIWZ :
Hal Finkel46479192013-04-01 17:52:07 +00004714 (PPCSubTarget.hasFPCVT() ? PPCISD::FCTIWUZ :
4715 PPCISD::FCTIDZ),
Owen Anderson825b72b2009-08-11 20:47:22 +00004716 dl, MVT::f64, Src);
Chris Lattner1a635d62006-04-14 06:01:58 +00004717 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00004718 case MVT::i64:
Hal Finkela1646ce2013-04-01 18:42:58 +00004719 assert((Op.getOpcode() == ISD::FP_TO_SINT || PPCSubTarget.hasFPCVT()) &&
4720 "i64 FP_TO_UINT is supported only with FPCVT");
Hal Finkel46479192013-04-01 17:52:07 +00004721 Tmp = DAG.getNode(Op.getOpcode()==ISD::FP_TO_SINT ? PPCISD::FCTIDZ :
4722 PPCISD::FCTIDUZ,
4723 dl, MVT::f64, Src);
Chris Lattner1a635d62006-04-14 06:01:58 +00004724 break;
4725 }
Duncan Sandsa7360f02008-07-19 16:26:02 +00004726
Chris Lattner1a635d62006-04-14 06:01:58 +00004727 // Convert the FP value to an int value through memory.
Hal Finkel46479192013-04-01 17:52:07 +00004728 bool i32Stack = Op.getValueType() == MVT::i32 && PPCSubTarget.hasSTFIWX() &&
4729 (Op.getOpcode() == ISD::FP_TO_SINT || PPCSubTarget.hasFPCVT());
4730 SDValue FIPtr = DAG.CreateStackTemporary(i32Stack ? MVT::i32 : MVT::f64);
4731 int FI = cast<FrameIndexSDNode>(FIPtr)->getIndex();
4732 MachinePointerInfo MPI = MachinePointerInfo::getFixedStack(FI);
Duncan Sandsa7360f02008-07-19 16:26:02 +00004733
Chris Lattner1de7c1d2007-10-15 20:14:52 +00004734 // Emit a store to the stack slot.
Hal Finkel46479192013-04-01 17:52:07 +00004735 SDValue Chain;
4736 if (i32Stack) {
4737 MachineFunction &MF = DAG.getMachineFunction();
4738 MachineMemOperand *MMO =
4739 MF.getMachineMemOperand(MPI, MachineMemOperand::MOStore, 4, 4);
4740 SDValue Ops[] = { DAG.getEntryNode(), Tmp, FIPtr };
4741 Chain = DAG.getMemIntrinsicNode(PPCISD::STFIWX, dl,
4742 DAG.getVTList(MVT::Other), Ops, array_lengthof(Ops),
4743 MVT::i32, MMO);
4744 } else
4745 Chain = DAG.getStore(DAG.getEntryNode(), dl, Tmp, FIPtr,
4746 MPI, false, false, 0);
Chris Lattner1de7c1d2007-10-15 20:14:52 +00004747
4748 // Result is a load from the stack slot. If loading 4 bytes, make sure to
4749 // add in a bias.
Hal Finkel46479192013-04-01 17:52:07 +00004750 if (Op.getValueType() == MVT::i32 && !i32Stack) {
Dale Johannesen33c960f2009-02-04 20:06:27 +00004751 FIPtr = DAG.getNode(ISD::ADD, dl, FIPtr.getValueType(), FIPtr,
Chris Lattner1de7c1d2007-10-15 20:14:52 +00004752 DAG.getConstant(4, FIPtr.getValueType()));
Hal Finkel46479192013-04-01 17:52:07 +00004753 MPI = MachinePointerInfo();
4754 }
4755
4756 return DAG.getLoad(Op.getValueType(), dl, Chain, FIPtr, MPI,
Pete Cooperd752e0f2011-11-08 18:42:53 +00004757 false, false, false, 0);
Chris Lattner1a635d62006-04-14 06:01:58 +00004758}
4759
Hal Finkel46479192013-04-01 17:52:07 +00004760SDValue PPCTargetLowering::LowerINT_TO_FP(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00004761 SelectionDAG &DAG) const {
Andrew Trickac6d9be2013-05-25 02:42:55 +00004762 SDLoc dl(Op);
Dan Gohman034f60e2008-03-11 01:59:03 +00004763 // Don't handle ppc_fp128 here; let it be lowered to a libcall.
Owen Anderson825b72b2009-08-11 20:47:22 +00004764 if (Op.getValueType() != MVT::f32 && Op.getValueType() != MVT::f64)
Dan Gohman475871a2008-07-27 21:46:04 +00004765 return SDValue();
Dan Gohman034f60e2008-03-11 01:59:03 +00004766
Hal Finkel46479192013-04-01 17:52:07 +00004767 assert((Op.getOpcode() == ISD::SINT_TO_FP || PPCSubTarget.hasFPCVT()) &&
4768 "UINT_TO_FP is supported only with FPCVT");
4769
4770 // If we have FCFIDS, then use it when converting to single-precision.
Hal Finkel2a401952013-04-02 03:29:51 +00004771 // Otherwise, convert to double-precision and then round.
Hal Finkel46479192013-04-01 17:52:07 +00004772 unsigned FCFOp = (PPCSubTarget.hasFPCVT() && Op.getValueType() == MVT::f32) ?
4773 (Op.getOpcode() == ISD::UINT_TO_FP ?
4774 PPCISD::FCFIDUS : PPCISD::FCFIDS) :
4775 (Op.getOpcode() == ISD::UINT_TO_FP ?
4776 PPCISD::FCFIDU : PPCISD::FCFID);
4777 MVT FCFTy = (PPCSubTarget.hasFPCVT() && Op.getValueType() == MVT::f32) ?
4778 MVT::f32 : MVT::f64;
4779
Owen Anderson825b72b2009-08-11 20:47:22 +00004780 if (Op.getOperand(0).getValueType() == MVT::i64) {
Ulrich Weigand6c28a7e2012-10-18 13:16:11 +00004781 SDValue SINT = Op.getOperand(0);
4782 // When converting to single-precision, we actually need to convert
4783 // to double-precision first and then round to single-precision.
4784 // To avoid double-rounding effects during that operation, we have
4785 // to prepare the input operand. Bits that might be truncated when
4786 // converting to double-precision are replaced by a bit that won't
4787 // be lost at this stage, but is below the single-precision rounding
4788 // position.
4789 //
4790 // However, if -enable-unsafe-fp-math is in effect, accept double
4791 // rounding to avoid the extra overhead.
4792 if (Op.getValueType() == MVT::f32 &&
Hal Finkel46479192013-04-01 17:52:07 +00004793 !PPCSubTarget.hasFPCVT() &&
Ulrich Weigand6c28a7e2012-10-18 13:16:11 +00004794 !DAG.getTarget().Options.UnsafeFPMath) {
4795
4796 // Twiddle input to make sure the low 11 bits are zero. (If this
4797 // is the case, we are guaranteed the value will fit into the 53 bit
4798 // mantissa of an IEEE double-precision value without rounding.)
4799 // If any of those low 11 bits were not zero originally, make sure
4800 // bit 12 (value 2048) is set instead, so that the final rounding
4801 // to single-precision gets the correct result.
4802 SDValue Round = DAG.getNode(ISD::AND, dl, MVT::i64,
4803 SINT, DAG.getConstant(2047, MVT::i64));
4804 Round = DAG.getNode(ISD::ADD, dl, MVT::i64,
4805 Round, DAG.getConstant(2047, MVT::i64));
4806 Round = DAG.getNode(ISD::OR, dl, MVT::i64, Round, SINT);
4807 Round = DAG.getNode(ISD::AND, dl, MVT::i64,
4808 Round, DAG.getConstant(-2048, MVT::i64));
4809
4810 // However, we cannot use that value unconditionally: if the magnitude
4811 // of the input value is small, the bit-twiddling we did above might
4812 // end up visibly changing the output. Fortunately, in that case, we
4813 // don't need to twiddle bits since the original input will convert
4814 // exactly to double-precision floating-point already. Therefore,
4815 // construct a conditional to use the original value if the top 11
4816 // bits are all sign-bit copies, and use the rounded value computed
4817 // above otherwise.
4818 SDValue Cond = DAG.getNode(ISD::SRA, dl, MVT::i64,
4819 SINT, DAG.getConstant(53, MVT::i32));
4820 Cond = DAG.getNode(ISD::ADD, dl, MVT::i64,
4821 Cond, DAG.getConstant(1, MVT::i64));
4822 Cond = DAG.getSetCC(dl, MVT::i32,
4823 Cond, DAG.getConstant(1, MVT::i64), ISD::SETUGT);
4824
4825 SINT = DAG.getNode(ISD::SELECT, dl, MVT::i64, Cond, Round, SINT);
4826 }
Hal Finkel46479192013-04-01 17:52:07 +00004827
Ulrich Weigand6c28a7e2012-10-18 13:16:11 +00004828 SDValue Bits = DAG.getNode(ISD::BITCAST, dl, MVT::f64, SINT);
Hal Finkel46479192013-04-01 17:52:07 +00004829 SDValue FP = DAG.getNode(FCFOp, dl, FCFTy, Bits);
4830
4831 if (Op.getValueType() == MVT::f32 && !PPCSubTarget.hasFPCVT())
Scott Michelfdc40a02009-02-17 22:15:04 +00004832 FP = DAG.getNode(ISD::FP_ROUND, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004833 MVT::f32, FP, DAG.getIntPtrConstant(0));
Chris Lattner1a635d62006-04-14 06:01:58 +00004834 return FP;
4835 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004836
Owen Anderson825b72b2009-08-11 20:47:22 +00004837 assert(Op.getOperand(0).getValueType() == MVT::i32 &&
Hal Finkel46479192013-04-01 17:52:07 +00004838 "Unhandled INT_TO_FP type in custom expander!");
Chris Lattner1a635d62006-04-14 06:01:58 +00004839 // Since we only generate this in 64-bit mode, we can take advantage of
4840 // 64-bit registers. In particular, sign extend the input value into the
4841 // 64-bit register with extsw, store the WHOLE 64-bit value into the stack
4842 // then lfd it and fcfid it.
Dan Gohmanc76909a2009-09-25 20:36:54 +00004843 MachineFunction &MF = DAG.getMachineFunction();
4844 MachineFrameInfo *FrameInfo = MF.getFrameInfo();
Owen Andersone50ed302009-08-10 22:56:29 +00004845 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Scott Michelfdc40a02009-02-17 22:15:04 +00004846
Hal Finkel8049ab12013-03-31 10:12:51 +00004847 SDValue Ld;
Hal Finkel46479192013-04-01 17:52:07 +00004848 if (PPCSubTarget.hasLFIWAX() || PPCSubTarget.hasFPCVT()) {
Hal Finkel8049ab12013-03-31 10:12:51 +00004849 int FrameIdx = FrameInfo->CreateStackObject(4, 4, false);
4850 SDValue FIdx = DAG.getFrameIndex(FrameIdx, PtrVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00004851
Hal Finkel8049ab12013-03-31 10:12:51 +00004852 SDValue Store = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0), FIdx,
4853 MachinePointerInfo::getFixedStack(FrameIdx),
4854 false, false, 0);
Hal Finkel9ad0f492013-03-31 01:58:02 +00004855
Hal Finkel8049ab12013-03-31 10:12:51 +00004856 assert(cast<StoreSDNode>(Store)->getMemoryVT() == MVT::i32 &&
4857 "Expected an i32 store");
4858 MachineMemOperand *MMO =
4859 MF.getMachineMemOperand(MachinePointerInfo::getFixedStack(FrameIdx),
4860 MachineMemOperand::MOLoad, 4, 4);
4861 SDValue Ops[] = { Store, FIdx };
Hal Finkel46479192013-04-01 17:52:07 +00004862 Ld = DAG.getMemIntrinsicNode(Op.getOpcode() == ISD::UINT_TO_FP ?
4863 PPCISD::LFIWZX : PPCISD::LFIWAX,
4864 dl, DAG.getVTList(MVT::f64, MVT::Other),
4865 Ops, 2, MVT::i32, MMO);
Hal Finkel8049ab12013-03-31 10:12:51 +00004866 } else {
Hal Finkel46479192013-04-01 17:52:07 +00004867 assert(PPCSubTarget.isPPC64() &&
4868 "i32->FP without LFIWAX supported only on PPC64");
4869
Hal Finkel8049ab12013-03-31 10:12:51 +00004870 int FrameIdx = FrameInfo->CreateStackObject(8, 8, false);
4871 SDValue FIdx = DAG.getFrameIndex(FrameIdx, PtrVT);
4872
4873 SDValue Ext64 = DAG.getNode(ISD::SIGN_EXTEND, dl, MVT::i64,
4874 Op.getOperand(0));
4875
4876 // STD the extended value into the stack slot.
4877 SDValue Store = DAG.getStore(DAG.getEntryNode(), dl, Ext64, FIdx,
4878 MachinePointerInfo::getFixedStack(FrameIdx),
4879 false, false, 0);
4880
4881 // Load the value as a double.
4882 Ld = DAG.getLoad(MVT::f64, dl, Store, FIdx,
4883 MachinePointerInfo::getFixedStack(FrameIdx),
4884 false, false, false, 0);
4885 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004886
Chris Lattner1a635d62006-04-14 06:01:58 +00004887 // FCFID it and return it.
Hal Finkel46479192013-04-01 17:52:07 +00004888 SDValue FP = DAG.getNode(FCFOp, dl, FCFTy, Ld);
4889 if (Op.getValueType() == MVT::f32 && !PPCSubTarget.hasFPCVT())
Owen Anderson825b72b2009-08-11 20:47:22 +00004890 FP = DAG.getNode(ISD::FP_ROUND, dl, MVT::f32, FP, DAG.getIntPtrConstant(0));
Chris Lattner1a635d62006-04-14 06:01:58 +00004891 return FP;
4892}
4893
Dan Gohmand858e902010-04-17 15:26:15 +00004894SDValue PPCTargetLowering::LowerFLT_ROUNDS_(SDValue Op,
4895 SelectionDAG &DAG) const {
Andrew Trickac6d9be2013-05-25 02:42:55 +00004896 SDLoc dl(Op);
Dale Johannesen5c5eb802008-01-18 19:55:37 +00004897 /*
4898 The rounding mode is in bits 30:31 of FPSR, and has the following
4899 settings:
4900 00 Round to nearest
4901 01 Round to 0
4902 10 Round to +inf
4903 11 Round to -inf
4904
4905 FLT_ROUNDS, on the other hand, expects the following:
4906 -1 Undefined
4907 0 Round to 0
4908 1 Round to nearest
4909 2 Round to +inf
4910 3 Round to -inf
4911
4912 To perform the conversion, we do:
4913 ((FPSCR & 0x3) ^ ((~FPSCR & 0x3) >> 1))
4914 */
4915
4916 MachineFunction &MF = DAG.getMachineFunction();
Owen Andersone50ed302009-08-10 22:56:29 +00004917 EVT VT = Op.getValueType();
4918 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Dan Gohman475871a2008-07-27 21:46:04 +00004919 SDValue MFFSreg, InFlag;
Dale Johannesen5c5eb802008-01-18 19:55:37 +00004920
4921 // Save FP Control Word to register
Benjamin Kramer3853f742013-03-07 20:33:29 +00004922 EVT NodeTys[] = {
4923 MVT::f64, // return register
4924 MVT::Glue // unused in this context
4925 };
Dale Johannesen33c960f2009-02-04 20:06:27 +00004926 SDValue Chain = DAG.getNode(PPCISD::MFFS, dl, NodeTys, &InFlag, 0);
Dale Johannesen5c5eb802008-01-18 19:55:37 +00004927
4928 // Save FP register to stack slot
David Greene3f2bf852009-11-12 20:49:22 +00004929 int SSFI = MF.getFrameInfo()->CreateStackObject(8, 8, false);
Dan Gohman475871a2008-07-27 21:46:04 +00004930 SDValue StackSlot = DAG.getFrameIndex(SSFI, PtrVT);
Dale Johannesen33c960f2009-02-04 20:06:27 +00004931 SDValue Store = DAG.getStore(DAG.getEntryNode(), dl, Chain,
Chris Lattner6229d0a2010-09-21 18:41:36 +00004932 StackSlot, MachinePointerInfo(), false, false,0);
Dale Johannesen5c5eb802008-01-18 19:55:37 +00004933
4934 // Load FP Control Word from low 32 bits of stack slot.
Dan Gohman475871a2008-07-27 21:46:04 +00004935 SDValue Four = DAG.getConstant(4, PtrVT);
Dale Johannesen33c960f2009-02-04 20:06:27 +00004936 SDValue Addr = DAG.getNode(ISD::ADD, dl, PtrVT, StackSlot, Four);
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00004937 SDValue CWD = DAG.getLoad(MVT::i32, dl, Store, Addr, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00004938 false, false, false, 0);
Dale Johannesen5c5eb802008-01-18 19:55:37 +00004939
4940 // Transform as necessary
Dan Gohman475871a2008-07-27 21:46:04 +00004941 SDValue CWD1 =
Owen Anderson825b72b2009-08-11 20:47:22 +00004942 DAG.getNode(ISD::AND, dl, MVT::i32,
4943 CWD, DAG.getConstant(3, MVT::i32));
Dan Gohman475871a2008-07-27 21:46:04 +00004944 SDValue CWD2 =
Owen Anderson825b72b2009-08-11 20:47:22 +00004945 DAG.getNode(ISD::SRL, dl, MVT::i32,
4946 DAG.getNode(ISD::AND, dl, MVT::i32,
4947 DAG.getNode(ISD::XOR, dl, MVT::i32,
4948 CWD, DAG.getConstant(3, MVT::i32)),
4949 DAG.getConstant(3, MVT::i32)),
4950 DAG.getConstant(1, MVT::i32));
Dale Johannesen5c5eb802008-01-18 19:55:37 +00004951
Dan Gohman475871a2008-07-27 21:46:04 +00004952 SDValue RetVal =
Owen Anderson825b72b2009-08-11 20:47:22 +00004953 DAG.getNode(ISD::XOR, dl, MVT::i32, CWD1, CWD2);
Dale Johannesen5c5eb802008-01-18 19:55:37 +00004954
Duncan Sands83ec4b62008-06-06 12:08:01 +00004955 return DAG.getNode((VT.getSizeInBits() < 16 ?
Dale Johannesen33c960f2009-02-04 20:06:27 +00004956 ISD::TRUNCATE : ISD::ZERO_EXTEND), dl, VT, RetVal);
Dale Johannesen5c5eb802008-01-18 19:55:37 +00004957}
4958
Dan Gohmand858e902010-04-17 15:26:15 +00004959SDValue PPCTargetLowering::LowerSHL_PARTS(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00004960 EVT VT = Op.getValueType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00004961 unsigned BitWidth = VT.getSizeInBits();
Andrew Trickac6d9be2013-05-25 02:42:55 +00004962 SDLoc dl(Op);
Dan Gohman9ed06db2008-03-07 20:36:53 +00004963 assert(Op.getNumOperands() == 3 &&
4964 VT == Op.getOperand(1).getValueType() &&
4965 "Unexpected SHL!");
Scott Michelfdc40a02009-02-17 22:15:04 +00004966
Chris Lattner3fe6c1d2006-09-20 03:47:40 +00004967 // Expand into a bunch of logical ops. Note that these ops
Chris Lattner1a635d62006-04-14 06:01:58 +00004968 // depend on the PPC behavior for oversized shift amounts.
Dan Gohman475871a2008-07-27 21:46:04 +00004969 SDValue Lo = Op.getOperand(0);
4970 SDValue Hi = Op.getOperand(1);
4971 SDValue Amt = Op.getOperand(2);
Owen Andersone50ed302009-08-10 22:56:29 +00004972 EVT AmtVT = Amt.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00004973
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00004974 SDValue Tmp1 = DAG.getNode(ISD::SUB, dl, AmtVT,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00004975 DAG.getConstant(BitWidth, AmtVT), Amt);
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00004976 SDValue Tmp2 = DAG.getNode(PPCISD::SHL, dl, VT, Hi, Amt);
4977 SDValue Tmp3 = DAG.getNode(PPCISD::SRL, dl, VT, Lo, Tmp1);
4978 SDValue Tmp4 = DAG.getNode(ISD::OR , dl, VT, Tmp2, Tmp3);
4979 SDValue Tmp5 = DAG.getNode(ISD::ADD, dl, AmtVT, Amt,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00004980 DAG.getConstant(-BitWidth, AmtVT));
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00004981 SDValue Tmp6 = DAG.getNode(PPCISD::SHL, dl, VT, Lo, Tmp5);
4982 SDValue OutHi = DAG.getNode(ISD::OR, dl, VT, Tmp4, Tmp6);
4983 SDValue OutLo = DAG.getNode(PPCISD::SHL, dl, VT, Lo, Amt);
Dan Gohman475871a2008-07-27 21:46:04 +00004984 SDValue OutOps[] = { OutLo, OutHi };
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00004985 return DAG.getMergeValues(OutOps, 2, dl);
Chris Lattner1a635d62006-04-14 06:01:58 +00004986}
4987
Dan Gohmand858e902010-04-17 15:26:15 +00004988SDValue PPCTargetLowering::LowerSRL_PARTS(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00004989 EVT VT = Op.getValueType();
Andrew Trickac6d9be2013-05-25 02:42:55 +00004990 SDLoc dl(Op);
Duncan Sands83ec4b62008-06-06 12:08:01 +00004991 unsigned BitWidth = VT.getSizeInBits();
Dan Gohman9ed06db2008-03-07 20:36:53 +00004992 assert(Op.getNumOperands() == 3 &&
4993 VT == Op.getOperand(1).getValueType() &&
4994 "Unexpected SRL!");
Scott Michelfdc40a02009-02-17 22:15:04 +00004995
Dan Gohman9ed06db2008-03-07 20:36:53 +00004996 // Expand into a bunch of logical ops. Note that these ops
Chris Lattner1a635d62006-04-14 06:01:58 +00004997 // depend on the PPC behavior for oversized shift amounts.
Dan Gohman475871a2008-07-27 21:46:04 +00004998 SDValue Lo = Op.getOperand(0);
4999 SDValue Hi = Op.getOperand(1);
5000 SDValue Amt = Op.getOperand(2);
Owen Andersone50ed302009-08-10 22:56:29 +00005001 EVT AmtVT = Amt.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00005002
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00005003 SDValue Tmp1 = DAG.getNode(ISD::SUB, dl, AmtVT,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00005004 DAG.getConstant(BitWidth, AmtVT), Amt);
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00005005 SDValue Tmp2 = DAG.getNode(PPCISD::SRL, dl, VT, Lo, Amt);
5006 SDValue Tmp3 = DAG.getNode(PPCISD::SHL, dl, VT, Hi, Tmp1);
5007 SDValue Tmp4 = DAG.getNode(ISD::OR, dl, VT, Tmp2, Tmp3);
5008 SDValue Tmp5 = DAG.getNode(ISD::ADD, dl, AmtVT, Amt,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00005009 DAG.getConstant(-BitWidth, AmtVT));
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00005010 SDValue Tmp6 = DAG.getNode(PPCISD::SRL, dl, VT, Hi, Tmp5);
5011 SDValue OutLo = DAG.getNode(ISD::OR, dl, VT, Tmp4, Tmp6);
5012 SDValue OutHi = DAG.getNode(PPCISD::SRL, dl, VT, Hi, Amt);
Dan Gohman475871a2008-07-27 21:46:04 +00005013 SDValue OutOps[] = { OutLo, OutHi };
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00005014 return DAG.getMergeValues(OutOps, 2, dl);
Chris Lattner1a635d62006-04-14 06:01:58 +00005015}
5016
Dan Gohmand858e902010-04-17 15:26:15 +00005017SDValue PPCTargetLowering::LowerSRA_PARTS(SDValue Op, SelectionDAG &DAG) const {
Andrew Trickac6d9be2013-05-25 02:42:55 +00005018 SDLoc dl(Op);
Owen Andersone50ed302009-08-10 22:56:29 +00005019 EVT VT = Op.getValueType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00005020 unsigned BitWidth = VT.getSizeInBits();
Dan Gohman9ed06db2008-03-07 20:36:53 +00005021 assert(Op.getNumOperands() == 3 &&
5022 VT == Op.getOperand(1).getValueType() &&
5023 "Unexpected SRA!");
Scott Michelfdc40a02009-02-17 22:15:04 +00005024
Dan Gohman9ed06db2008-03-07 20:36:53 +00005025 // Expand into a bunch of logical ops, followed by a select_cc.
Dan Gohman475871a2008-07-27 21:46:04 +00005026 SDValue Lo = Op.getOperand(0);
5027 SDValue Hi = Op.getOperand(1);
5028 SDValue Amt = Op.getOperand(2);
Owen Andersone50ed302009-08-10 22:56:29 +00005029 EVT AmtVT = Amt.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00005030
Dale Johannesenf5d97892009-02-04 01:48:28 +00005031 SDValue Tmp1 = DAG.getNode(ISD::SUB, dl, AmtVT,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00005032 DAG.getConstant(BitWidth, AmtVT), Amt);
Dale Johannesenf5d97892009-02-04 01:48:28 +00005033 SDValue Tmp2 = DAG.getNode(PPCISD::SRL, dl, VT, Lo, Amt);
5034 SDValue Tmp3 = DAG.getNode(PPCISD::SHL, dl, VT, Hi, Tmp1);
5035 SDValue Tmp4 = DAG.getNode(ISD::OR, dl, VT, Tmp2, Tmp3);
5036 SDValue Tmp5 = DAG.getNode(ISD::ADD, dl, AmtVT, Amt,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00005037 DAG.getConstant(-BitWidth, AmtVT));
Dale Johannesenf5d97892009-02-04 01:48:28 +00005038 SDValue Tmp6 = DAG.getNode(PPCISD::SRA, dl, VT, Hi, Tmp5);
5039 SDValue OutHi = DAG.getNode(PPCISD::SRA, dl, VT, Hi, Amt);
5040 SDValue OutLo = DAG.getSelectCC(dl, Tmp5, DAG.getConstant(0, AmtVT),
Duncan Sands2fbfbd22008-10-30 19:28:32 +00005041 Tmp4, Tmp6, ISD::SETLE);
Dan Gohman475871a2008-07-27 21:46:04 +00005042 SDValue OutOps[] = { OutLo, OutHi };
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00005043 return DAG.getMergeValues(OutOps, 2, dl);
Chris Lattner1a635d62006-04-14 06:01:58 +00005044}
5045
5046//===----------------------------------------------------------------------===//
5047// Vector related lowering.
5048//
5049
Chris Lattner4a998b92006-04-17 06:00:21 +00005050/// BuildSplatI - Build a canonical splati of Val with an element size of
5051/// SplatSize. Cast the result to VT.
Owen Andersone50ed302009-08-10 22:56:29 +00005052static SDValue BuildSplatI(int Val, unsigned SplatSize, EVT VT,
Andrew Trickac6d9be2013-05-25 02:42:55 +00005053 SelectionDAG &DAG, SDLoc dl) {
Chris Lattner4a998b92006-04-17 06:00:21 +00005054 assert(Val >= -16 && Val <= 15 && "vsplti is out of range!");
Chris Lattner70fa4932006-12-01 01:45:39 +00005055
Owen Andersone50ed302009-08-10 22:56:29 +00005056 static const EVT VTys[] = { // canonical VT to use for each size.
Owen Anderson825b72b2009-08-11 20:47:22 +00005057 MVT::v16i8, MVT::v8i16, MVT::Other, MVT::v4i32
Chris Lattner4a998b92006-04-17 06:00:21 +00005058 };
Chris Lattner70fa4932006-12-01 01:45:39 +00005059
Owen Anderson825b72b2009-08-11 20:47:22 +00005060 EVT ReqVT = VT != MVT::Other ? VT : VTys[SplatSize-1];
Scott Michelfdc40a02009-02-17 22:15:04 +00005061
Chris Lattner70fa4932006-12-01 01:45:39 +00005062 // Force vspltis[hw] -1 to vspltisb -1 to canonicalize.
5063 if (Val == -1)
5064 SplatSize = 1;
Scott Michelfdc40a02009-02-17 22:15:04 +00005065
Owen Andersone50ed302009-08-10 22:56:29 +00005066 EVT CanonicalVT = VTys[SplatSize-1];
Scott Michelfdc40a02009-02-17 22:15:04 +00005067
Chris Lattner4a998b92006-04-17 06:00:21 +00005068 // Build a canonical splat for this value.
Owen Anderson825b72b2009-08-11 20:47:22 +00005069 SDValue Elt = DAG.getConstant(Val, MVT::i32);
Dan Gohman475871a2008-07-27 21:46:04 +00005070 SmallVector<SDValue, 8> Ops;
Duncan Sands83ec4b62008-06-06 12:08:01 +00005071 Ops.assign(CanonicalVT.getVectorNumElements(), Elt);
Evan Chenga87008d2009-02-25 22:49:59 +00005072 SDValue Res = DAG.getNode(ISD::BUILD_VECTOR, dl, CanonicalVT,
5073 &Ops[0], Ops.size());
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005074 return DAG.getNode(ISD::BITCAST, dl, ReqVT, Res);
Chris Lattner4a998b92006-04-17 06:00:21 +00005075}
5076
Hal Finkel80d10de2013-05-24 23:00:14 +00005077/// BuildIntrinsicOp - Return a unary operator intrinsic node with the
5078/// specified intrinsic ID.
5079static SDValue BuildIntrinsicOp(unsigned IID, SDValue Op,
Andrew Trickac6d9be2013-05-25 02:42:55 +00005080 SelectionDAG &DAG, SDLoc dl,
Hal Finkel80d10de2013-05-24 23:00:14 +00005081 EVT DestVT = MVT::Other) {
5082 if (DestVT == MVT::Other) DestVT = Op.getValueType();
5083 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, DestVT,
5084 DAG.getConstant(IID, MVT::i32), Op);
5085}
5086
Chris Lattnere7c768e2006-04-18 03:24:30 +00005087/// BuildIntrinsicOp - Return a binary operator intrinsic node with the
Chris Lattner6876e662006-04-17 06:58:41 +00005088/// specified intrinsic ID.
Dan Gohman475871a2008-07-27 21:46:04 +00005089static SDValue BuildIntrinsicOp(unsigned IID, SDValue LHS, SDValue RHS,
Andrew Trickac6d9be2013-05-25 02:42:55 +00005090 SelectionDAG &DAG, SDLoc dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005091 EVT DestVT = MVT::Other) {
5092 if (DestVT == MVT::Other) DestVT = LHS.getValueType();
Dale Johannesened2eee62009-02-06 01:31:28 +00005093 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, DestVT,
Owen Anderson825b72b2009-08-11 20:47:22 +00005094 DAG.getConstant(IID, MVT::i32), LHS, RHS);
Chris Lattner6876e662006-04-17 06:58:41 +00005095}
5096
Chris Lattnere7c768e2006-04-18 03:24:30 +00005097/// BuildIntrinsicOp - Return a ternary operator intrinsic node with the
5098/// specified intrinsic ID.
Dan Gohman475871a2008-07-27 21:46:04 +00005099static SDValue BuildIntrinsicOp(unsigned IID, SDValue Op0, SDValue Op1,
Dale Johannesened2eee62009-02-06 01:31:28 +00005100 SDValue Op2, SelectionDAG &DAG,
Andrew Trickac6d9be2013-05-25 02:42:55 +00005101 SDLoc dl, EVT DestVT = MVT::Other) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005102 if (DestVT == MVT::Other) DestVT = Op0.getValueType();
Dale Johannesened2eee62009-02-06 01:31:28 +00005103 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, DestVT,
Owen Anderson825b72b2009-08-11 20:47:22 +00005104 DAG.getConstant(IID, MVT::i32), Op0, Op1, Op2);
Chris Lattnere7c768e2006-04-18 03:24:30 +00005105}
5106
5107
Chris Lattnerbdd558c2006-04-17 17:55:10 +00005108/// BuildVSLDOI - Return a VECTOR_SHUFFLE that is a vsldoi of the specified
5109/// amount. The result has the specified value type.
Dan Gohman475871a2008-07-27 21:46:04 +00005110static SDValue BuildVSLDOI(SDValue LHS, SDValue RHS, unsigned Amt,
Andrew Trickac6d9be2013-05-25 02:42:55 +00005111 EVT VT, SelectionDAG &DAG, SDLoc dl) {
Chris Lattnerbdd558c2006-04-17 17:55:10 +00005112 // Force LHS/RHS to be the right type.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005113 LHS = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, LHS);
5114 RHS = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, RHS);
Duncan Sandsd038e042008-07-21 10:20:31 +00005115
Nate Begeman9008ca62009-04-27 18:41:29 +00005116 int Ops[16];
Chris Lattnerbdd558c2006-04-17 17:55:10 +00005117 for (unsigned i = 0; i != 16; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00005118 Ops[i] = i + Amt;
Owen Anderson825b72b2009-08-11 20:47:22 +00005119 SDValue T = DAG.getVectorShuffle(MVT::v16i8, dl, LHS, RHS, Ops);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005120 return DAG.getNode(ISD::BITCAST, dl, VT, T);
Chris Lattnerbdd558c2006-04-17 17:55:10 +00005121}
5122
Chris Lattnerf1b47082006-04-14 05:19:18 +00005123// If this is a case we can't handle, return null and let the default
5124// expansion code take care of it. If we CAN select this case, and if it
5125// selects to a single instruction, return Op. Otherwise, if we can codegen
5126// this case more efficiently than a constant pool load, lower it to the
5127// sequence of ops that should be used.
Dan Gohmand858e902010-04-17 15:26:15 +00005128SDValue PPCTargetLowering::LowerBUILD_VECTOR(SDValue Op,
5129 SelectionDAG &DAG) const {
Andrew Trickac6d9be2013-05-25 02:42:55 +00005130 SDLoc dl(Op);
Bob Wilsona27ea9e2009-03-01 01:13:55 +00005131 BuildVectorSDNode *BVN = dyn_cast<BuildVectorSDNode>(Op.getNode());
5132 assert(BVN != 0 && "Expected a BuildVectorSDNode in LowerBUILD_VECTOR");
Scott Micheldf380432009-02-25 03:12:50 +00005133
Bob Wilson24e338e2009-03-02 23:24:16 +00005134 // Check if this is a splat of a constant value.
5135 APInt APSplatBits, APSplatUndef;
5136 unsigned SplatBitSize;
Bob Wilsona27ea9e2009-03-01 01:13:55 +00005137 bool HasAnyUndefs;
Bob Wilsonf2950b02009-03-03 19:26:27 +00005138 if (! BVN->isConstantSplat(APSplatBits, APSplatUndef, SplatBitSize,
Dale Johannesen1e608812009-11-13 01:45:18 +00005139 HasAnyUndefs, 0, true) || SplatBitSize > 32)
Bob Wilsonf2950b02009-03-03 19:26:27 +00005140 return SDValue();
Evan Chenga87008d2009-02-25 22:49:59 +00005141
Bob Wilsonf2950b02009-03-03 19:26:27 +00005142 unsigned SplatBits = APSplatBits.getZExtValue();
5143 unsigned SplatUndef = APSplatUndef.getZExtValue();
5144 unsigned SplatSize = SplatBitSize / 8;
Scott Michelfdc40a02009-02-17 22:15:04 +00005145
Bob Wilsonf2950b02009-03-03 19:26:27 +00005146 // First, handle single instruction cases.
5147
5148 // All zeros?
5149 if (SplatBits == 0) {
5150 // Canonicalize all zero vectors to be v4i32.
Owen Anderson825b72b2009-08-11 20:47:22 +00005151 if (Op.getValueType() != MVT::v4i32 || HasAnyUndefs) {
5152 SDValue Z = DAG.getConstant(0, MVT::i32);
5153 Z = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Z, Z, Z, Z);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005154 Op = DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Z);
Chris Lattnerf1b47082006-04-14 05:19:18 +00005155 }
Bob Wilsonf2950b02009-03-03 19:26:27 +00005156 return Op;
5157 }
Chris Lattnerb17f1672006-04-16 01:01:29 +00005158
Bob Wilsonf2950b02009-03-03 19:26:27 +00005159 // If the sign extended value is in the range [-16,15], use VSPLTI[bhw].
5160 int32_t SextVal= (int32_t(SplatBits << (32-SplatBitSize)) >>
5161 (32-SplatBitSize));
5162 if (SextVal >= -16 && SextVal <= 15)
5163 return BuildSplatI(SextVal, SplatSize, Op.getValueType(), DAG, dl);
Scott Michelfdc40a02009-02-17 22:15:04 +00005164
5165
Bob Wilsonf2950b02009-03-03 19:26:27 +00005166 // Two instruction sequences.
Scott Michelfdc40a02009-02-17 22:15:04 +00005167
Bob Wilsonf2950b02009-03-03 19:26:27 +00005168 // If this value is in the range [-32,30] and is even, use:
Bill Schmidtabc40282013-02-20 20:41:42 +00005169 // VSPLTI[bhw](val/2) + VSPLTI[bhw](val/2)
5170 // If this value is in the range [17,31] and is odd, use:
5171 // VSPLTI[bhw](val-16) - VSPLTI[bhw](-16)
5172 // If this value is in the range [-31,-17] and is odd, use:
5173 // VSPLTI[bhw](val+16) + VSPLTI[bhw](-16)
5174 // Note the last two are three-instruction sequences.
5175 if (SextVal >= -32 && SextVal <= 31) {
5176 // To avoid having these optimizations undone by constant folding,
5177 // we convert to a pseudo that will be expanded later into one of
5178 // the above forms.
5179 SDValue Elt = DAG.getConstant(SextVal, MVT::i32);
Bill Schmidtb34c79e2013-02-20 15:50:31 +00005180 EVT VT = Op.getValueType();
5181 int Size = VT == MVT::v16i8 ? 1 : (VT == MVT::v8i16 ? 2 : 4);
5182 SDValue EltSize = DAG.getConstant(Size, MVT::i32);
5183 return DAG.getNode(PPCISD::VADD_SPLAT, dl, VT, Elt, EltSize);
Bob Wilsonf2950b02009-03-03 19:26:27 +00005184 }
5185
5186 // If this is 0x8000_0000 x 4, turn into vspltisw + vslw. If it is
5187 // 0x7FFF_FFFF x 4, turn it into not(0x8000_0000). This is important
5188 // for fneg/fabs.
5189 if (SplatSize == 4 && SplatBits == (0x7FFFFFFF&~SplatUndef)) {
5190 // Make -1 and vspltisw -1:
Owen Anderson825b72b2009-08-11 20:47:22 +00005191 SDValue OnesV = BuildSplatI(-1, 4, MVT::v4i32, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00005192
5193 // Make the VSLW intrinsic, computing 0x8000_0000.
5194 SDValue Res = BuildIntrinsicOp(Intrinsic::ppc_altivec_vslw, OnesV,
5195 OnesV, DAG, dl);
5196
5197 // xor by OnesV to invert it.
Owen Anderson825b72b2009-08-11 20:47:22 +00005198 Res = DAG.getNode(ISD::XOR, dl, MVT::v4i32, Res, OnesV);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005199 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Bob Wilsonf2950b02009-03-03 19:26:27 +00005200 }
5201
5202 // Check to see if this is a wide variety of vsplti*, binop self cases.
5203 static const signed char SplatCsts[] = {
5204 -1, 1, -2, 2, -3, 3, -4, 4, -5, 5, -6, 6, -7, 7,
5205 -8, 8, -9, 9, -10, 10, -11, 11, -12, 12, -13, 13, 14, -14, 15, -15, -16
5206 };
5207
5208 for (unsigned idx = 0; idx < array_lengthof(SplatCsts); ++idx) {
5209 // Indirect through the SplatCsts array so that we favor 'vsplti -1' for
5210 // cases which are ambiguous (e.g. formation of 0x8000_0000). 'vsplti -1'
5211 int i = SplatCsts[idx];
5212
5213 // Figure out what shift amount will be used by altivec if shifted by i in
5214 // this splat size.
5215 unsigned TypeShiftAmt = i & (SplatBitSize-1);
5216
5217 // vsplti + shl self.
Richard Smith1144af32012-08-24 23:29:28 +00005218 if (SextVal == (int)((unsigned)i << TypeShiftAmt)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005219 SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00005220 static const unsigned IIDs[] = { // Intrinsic to use for each size.
5221 Intrinsic::ppc_altivec_vslb, Intrinsic::ppc_altivec_vslh, 0,
5222 Intrinsic::ppc_altivec_vslw
5223 };
5224 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG, dl);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005225 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Chris Lattner4a998b92006-04-17 06:00:21 +00005226 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005227
Bob Wilsonf2950b02009-03-03 19:26:27 +00005228 // vsplti + srl self.
5229 if (SextVal == (int)((unsigned)i >> TypeShiftAmt)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005230 SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00005231 static const unsigned IIDs[] = { // Intrinsic to use for each size.
5232 Intrinsic::ppc_altivec_vsrb, Intrinsic::ppc_altivec_vsrh, 0,
5233 Intrinsic::ppc_altivec_vsrw
5234 };
5235 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG, dl);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005236 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Chris Lattner6876e662006-04-17 06:58:41 +00005237 }
5238
Bob Wilsonf2950b02009-03-03 19:26:27 +00005239 // vsplti + sra self.
5240 if (SextVal == (int)((unsigned)i >> TypeShiftAmt)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005241 SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00005242 static const unsigned IIDs[] = { // Intrinsic to use for each size.
5243 Intrinsic::ppc_altivec_vsrab, Intrinsic::ppc_altivec_vsrah, 0,
5244 Intrinsic::ppc_altivec_vsraw
5245 };
5246 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG, dl);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005247 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Chris Lattner6876e662006-04-17 06:58:41 +00005248 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005249
Bob Wilsonf2950b02009-03-03 19:26:27 +00005250 // vsplti + rol self.
5251 if (SextVal == (int)(((unsigned)i << TypeShiftAmt) |
5252 ((unsigned)i >> (SplatBitSize-TypeShiftAmt)))) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005253 SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00005254 static const unsigned IIDs[] = { // Intrinsic to use for each size.
5255 Intrinsic::ppc_altivec_vrlb, Intrinsic::ppc_altivec_vrlh, 0,
5256 Intrinsic::ppc_altivec_vrlw
5257 };
5258 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG, dl);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005259 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Bob Wilsonf2950b02009-03-03 19:26:27 +00005260 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005261
Bob Wilsonf2950b02009-03-03 19:26:27 +00005262 // t = vsplti c, result = vsldoi t, t, 1
Richard Smith1144af32012-08-24 23:29:28 +00005263 if (SextVal == (int)(((unsigned)i << 8) | (i < 0 ? 0xFF : 0))) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005264 SDValue T = BuildSplatI(i, SplatSize, MVT::v16i8, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00005265 return BuildVSLDOI(T, T, 1, Op.getValueType(), DAG, dl);
Chris Lattnerdbce85d2006-04-17 18:09:22 +00005266 }
Bob Wilsonf2950b02009-03-03 19:26:27 +00005267 // t = vsplti c, result = vsldoi t, t, 2
Richard Smith1144af32012-08-24 23:29:28 +00005268 if (SextVal == (int)(((unsigned)i << 16) | (i < 0 ? 0xFFFF : 0))) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005269 SDValue T = BuildSplatI(i, SplatSize, MVT::v16i8, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00005270 return BuildVSLDOI(T, T, 2, Op.getValueType(), DAG, dl);
Chris Lattnerf1b47082006-04-14 05:19:18 +00005271 }
Bob Wilsonf2950b02009-03-03 19:26:27 +00005272 // t = vsplti c, result = vsldoi t, t, 3
Richard Smith1144af32012-08-24 23:29:28 +00005273 if (SextVal == (int)(((unsigned)i << 24) | (i < 0 ? 0xFFFFFF : 0))) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005274 SDValue T = BuildSplatI(i, SplatSize, MVT::v16i8, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00005275 return BuildVSLDOI(T, T, 3, Op.getValueType(), DAG, dl);
5276 }
5277 }
5278
Dan Gohman475871a2008-07-27 21:46:04 +00005279 return SDValue();
Chris Lattnerf1b47082006-04-14 05:19:18 +00005280}
5281
Chris Lattner59138102006-04-17 05:28:54 +00005282/// GeneratePerfectShuffle - Given an entry in the perfect-shuffle table, emit
5283/// the specified operations to build the shuffle.
Dan Gohman475871a2008-07-27 21:46:04 +00005284static SDValue GeneratePerfectShuffle(unsigned PFEntry, SDValue LHS,
Scott Michelfdc40a02009-02-17 22:15:04 +00005285 SDValue RHS, SelectionDAG &DAG,
Andrew Trickac6d9be2013-05-25 02:42:55 +00005286 SDLoc dl) {
Chris Lattner59138102006-04-17 05:28:54 +00005287 unsigned OpNum = (PFEntry >> 26) & 0x0F;
Bill Wendling77959322008-09-17 00:30:57 +00005288 unsigned LHSID = (PFEntry >> 13) & ((1 << 13)-1);
Chris Lattner59138102006-04-17 05:28:54 +00005289 unsigned RHSID = (PFEntry >> 0) & ((1 << 13)-1);
Scott Michelfdc40a02009-02-17 22:15:04 +00005290
Chris Lattner59138102006-04-17 05:28:54 +00005291 enum {
Chris Lattner00402c72006-05-16 04:20:24 +00005292 OP_COPY = 0, // Copy, used for things like <u,u,u,3> to say it is <0,1,2,3>
Chris Lattner59138102006-04-17 05:28:54 +00005293 OP_VMRGHW,
5294 OP_VMRGLW,
5295 OP_VSPLTISW0,
5296 OP_VSPLTISW1,
5297 OP_VSPLTISW2,
5298 OP_VSPLTISW3,
5299 OP_VSLDOI4,
5300 OP_VSLDOI8,
Chris Lattnerd74ea2b2006-05-24 17:04:05 +00005301 OP_VSLDOI12
Chris Lattner59138102006-04-17 05:28:54 +00005302 };
Scott Michelfdc40a02009-02-17 22:15:04 +00005303
Chris Lattner59138102006-04-17 05:28:54 +00005304 if (OpNum == OP_COPY) {
5305 if (LHSID == (1*9+2)*9+3) return LHS;
5306 assert(LHSID == ((4*9+5)*9+6)*9+7 && "Illegal OP_COPY!");
5307 return RHS;
5308 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005309
Dan Gohman475871a2008-07-27 21:46:04 +00005310 SDValue OpLHS, OpRHS;
Dale Johannesened2eee62009-02-06 01:31:28 +00005311 OpLHS = GeneratePerfectShuffle(PerfectShuffleTable[LHSID], LHS, RHS, DAG, dl);
5312 OpRHS = GeneratePerfectShuffle(PerfectShuffleTable[RHSID], LHS, RHS, DAG, dl);
Scott Michelfdc40a02009-02-17 22:15:04 +00005313
Nate Begeman9008ca62009-04-27 18:41:29 +00005314 int ShufIdxs[16];
Chris Lattner59138102006-04-17 05:28:54 +00005315 switch (OpNum) {
Torok Edwinc23197a2009-07-14 16:55:14 +00005316 default: llvm_unreachable("Unknown i32 permute!");
Chris Lattner59138102006-04-17 05:28:54 +00005317 case OP_VMRGHW:
5318 ShufIdxs[ 0] = 0; ShufIdxs[ 1] = 1; ShufIdxs[ 2] = 2; ShufIdxs[ 3] = 3;
5319 ShufIdxs[ 4] = 16; ShufIdxs[ 5] = 17; ShufIdxs[ 6] = 18; ShufIdxs[ 7] = 19;
5320 ShufIdxs[ 8] = 4; ShufIdxs[ 9] = 5; ShufIdxs[10] = 6; ShufIdxs[11] = 7;
5321 ShufIdxs[12] = 20; ShufIdxs[13] = 21; ShufIdxs[14] = 22; ShufIdxs[15] = 23;
5322 break;
5323 case OP_VMRGLW:
5324 ShufIdxs[ 0] = 8; ShufIdxs[ 1] = 9; ShufIdxs[ 2] = 10; ShufIdxs[ 3] = 11;
5325 ShufIdxs[ 4] = 24; ShufIdxs[ 5] = 25; ShufIdxs[ 6] = 26; ShufIdxs[ 7] = 27;
5326 ShufIdxs[ 8] = 12; ShufIdxs[ 9] = 13; ShufIdxs[10] = 14; ShufIdxs[11] = 15;
5327 ShufIdxs[12] = 28; ShufIdxs[13] = 29; ShufIdxs[14] = 30; ShufIdxs[15] = 31;
5328 break;
5329 case OP_VSPLTISW0:
5330 for (unsigned i = 0; i != 16; ++i)
5331 ShufIdxs[i] = (i&3)+0;
5332 break;
5333 case OP_VSPLTISW1:
5334 for (unsigned i = 0; i != 16; ++i)
5335 ShufIdxs[i] = (i&3)+4;
5336 break;
5337 case OP_VSPLTISW2:
5338 for (unsigned i = 0; i != 16; ++i)
5339 ShufIdxs[i] = (i&3)+8;
5340 break;
5341 case OP_VSPLTISW3:
5342 for (unsigned i = 0; i != 16; ++i)
5343 ShufIdxs[i] = (i&3)+12;
5344 break;
5345 case OP_VSLDOI4:
Dale Johannesened2eee62009-02-06 01:31:28 +00005346 return BuildVSLDOI(OpLHS, OpRHS, 4, OpLHS.getValueType(), DAG, dl);
Chris Lattner59138102006-04-17 05:28:54 +00005347 case OP_VSLDOI8:
Dale Johannesened2eee62009-02-06 01:31:28 +00005348 return BuildVSLDOI(OpLHS, OpRHS, 8, OpLHS.getValueType(), DAG, dl);
Chris Lattner59138102006-04-17 05:28:54 +00005349 case OP_VSLDOI12:
Dale Johannesened2eee62009-02-06 01:31:28 +00005350 return BuildVSLDOI(OpLHS, OpRHS, 12, OpLHS.getValueType(), DAG, dl);
Chris Lattner59138102006-04-17 05:28:54 +00005351 }
Owen Andersone50ed302009-08-10 22:56:29 +00005352 EVT VT = OpLHS.getValueType();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005353 OpLHS = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, OpLHS);
5354 OpRHS = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, OpRHS);
Owen Anderson825b72b2009-08-11 20:47:22 +00005355 SDValue T = DAG.getVectorShuffle(MVT::v16i8, dl, OpLHS, OpRHS, ShufIdxs);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005356 return DAG.getNode(ISD::BITCAST, dl, VT, T);
Chris Lattner59138102006-04-17 05:28:54 +00005357}
5358
Chris Lattnerf1b47082006-04-14 05:19:18 +00005359/// LowerVECTOR_SHUFFLE - Return the code we lower for VECTOR_SHUFFLE. If this
5360/// is a shuffle we can handle in a single instruction, return it. Otherwise,
5361/// return the code it can be lowered into. Worst case, it can always be
5362/// lowered into a vperm.
Scott Michelfdc40a02009-02-17 22:15:04 +00005363SDValue PPCTargetLowering::LowerVECTOR_SHUFFLE(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00005364 SelectionDAG &DAG) const {
Andrew Trickac6d9be2013-05-25 02:42:55 +00005365 SDLoc dl(Op);
Dan Gohman475871a2008-07-27 21:46:04 +00005366 SDValue V1 = Op.getOperand(0);
5367 SDValue V2 = Op.getOperand(1);
Nate Begeman9008ca62009-04-27 18:41:29 +00005368 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
Owen Andersone50ed302009-08-10 22:56:29 +00005369 EVT VT = Op.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00005370
Chris Lattnerf1b47082006-04-14 05:19:18 +00005371 // Cases that are handled by instructions that take permute immediates
5372 // (such as vsplt*) should be left as VECTOR_SHUFFLE nodes so they can be
5373 // selected by the instruction selector.
5374 if (V2.getOpcode() == ISD::UNDEF) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005375 if (PPC::isSplatShuffleMask(SVOp, 1) ||
5376 PPC::isSplatShuffleMask(SVOp, 2) ||
5377 PPC::isSplatShuffleMask(SVOp, 4) ||
5378 PPC::isVPKUWUMShuffleMask(SVOp, true) ||
5379 PPC::isVPKUHUMShuffleMask(SVOp, true) ||
5380 PPC::isVSLDOIShuffleMask(SVOp, true) != -1 ||
5381 PPC::isVMRGLShuffleMask(SVOp, 1, true) ||
5382 PPC::isVMRGLShuffleMask(SVOp, 2, true) ||
5383 PPC::isVMRGLShuffleMask(SVOp, 4, true) ||
5384 PPC::isVMRGHShuffleMask(SVOp, 1, true) ||
5385 PPC::isVMRGHShuffleMask(SVOp, 2, true) ||
5386 PPC::isVMRGHShuffleMask(SVOp, 4, true)) {
Chris Lattnerf1b47082006-04-14 05:19:18 +00005387 return Op;
5388 }
5389 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005390
Chris Lattnerf1b47082006-04-14 05:19:18 +00005391 // Altivec has a variety of "shuffle immediates" that take two vector inputs
5392 // and produce a fixed permutation. If any of these match, do not lower to
5393 // VPERM.
Nate Begeman9008ca62009-04-27 18:41:29 +00005394 if (PPC::isVPKUWUMShuffleMask(SVOp, false) ||
5395 PPC::isVPKUHUMShuffleMask(SVOp, false) ||
5396 PPC::isVSLDOIShuffleMask(SVOp, false) != -1 ||
5397 PPC::isVMRGLShuffleMask(SVOp, 1, false) ||
5398 PPC::isVMRGLShuffleMask(SVOp, 2, false) ||
5399 PPC::isVMRGLShuffleMask(SVOp, 4, false) ||
5400 PPC::isVMRGHShuffleMask(SVOp, 1, false) ||
5401 PPC::isVMRGHShuffleMask(SVOp, 2, false) ||
5402 PPC::isVMRGHShuffleMask(SVOp, 4, false))
Chris Lattnerf1b47082006-04-14 05:19:18 +00005403 return Op;
Scott Michelfdc40a02009-02-17 22:15:04 +00005404
Chris Lattner59138102006-04-17 05:28:54 +00005405 // Check to see if this is a shuffle of 4-byte values. If so, we can use our
5406 // perfect shuffle table to emit an optimal matching sequence.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00005407 ArrayRef<int> PermMask = SVOp->getMask();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005408
Chris Lattner59138102006-04-17 05:28:54 +00005409 unsigned PFIndexes[4];
5410 bool isFourElementShuffle = true;
5411 for (unsigned i = 0; i != 4 && isFourElementShuffle; ++i) { // Element number
5412 unsigned EltNo = 8; // Start out undef.
5413 for (unsigned j = 0; j != 4; ++j) { // Intra-element byte.
Nate Begeman9008ca62009-04-27 18:41:29 +00005414 if (PermMask[i*4+j] < 0)
Chris Lattner59138102006-04-17 05:28:54 +00005415 continue; // Undef, ignore it.
Scott Michelfdc40a02009-02-17 22:15:04 +00005416
Nate Begeman9008ca62009-04-27 18:41:29 +00005417 unsigned ByteSource = PermMask[i*4+j];
Chris Lattner59138102006-04-17 05:28:54 +00005418 if ((ByteSource & 3) != j) {
5419 isFourElementShuffle = false;
5420 break;
5421 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005422
Chris Lattner59138102006-04-17 05:28:54 +00005423 if (EltNo == 8) {
5424 EltNo = ByteSource/4;
5425 } else if (EltNo != ByteSource/4) {
5426 isFourElementShuffle = false;
5427 break;
5428 }
5429 }
5430 PFIndexes[i] = EltNo;
5431 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005432
5433 // If this shuffle can be expressed as a shuffle of 4-byte elements, use the
Chris Lattner59138102006-04-17 05:28:54 +00005434 // perfect shuffle vector to determine if it is cost effective to do this as
5435 // discrete instructions, or whether we should use a vperm.
5436 if (isFourElementShuffle) {
5437 // Compute the index in the perfect shuffle table.
Scott Michelfdc40a02009-02-17 22:15:04 +00005438 unsigned PFTableIndex =
Chris Lattner59138102006-04-17 05:28:54 +00005439 PFIndexes[0]*9*9*9+PFIndexes[1]*9*9+PFIndexes[2]*9+PFIndexes[3];
Scott Michelfdc40a02009-02-17 22:15:04 +00005440
Chris Lattner59138102006-04-17 05:28:54 +00005441 unsigned PFEntry = PerfectShuffleTable[PFTableIndex];
5442 unsigned Cost = (PFEntry >> 30);
Scott Michelfdc40a02009-02-17 22:15:04 +00005443
Chris Lattner59138102006-04-17 05:28:54 +00005444 // Determining when to avoid vperm is tricky. Many things affect the cost
5445 // of vperm, particularly how many times the perm mask needs to be computed.
5446 // For example, if the perm mask can be hoisted out of a loop or is already
5447 // used (perhaps because there are multiple permutes with the same shuffle
5448 // mask?) the vperm has a cost of 1. OTOH, hoisting the permute mask out of
5449 // the loop requires an extra register.
5450 //
5451 // As a compromise, we only emit discrete instructions if the shuffle can be
Scott Michelfdc40a02009-02-17 22:15:04 +00005452 // generated in 3 or fewer operations. When we have loop information
Chris Lattner59138102006-04-17 05:28:54 +00005453 // available, if this block is within a loop, we should avoid using vperm
5454 // for 3-operation perms and use a constant pool load instead.
Scott Michelfdc40a02009-02-17 22:15:04 +00005455 if (Cost < 3)
Dale Johannesened2eee62009-02-06 01:31:28 +00005456 return GeneratePerfectShuffle(PFEntry, V1, V2, DAG, dl);
Chris Lattner59138102006-04-17 05:28:54 +00005457 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005458
Chris Lattnerf1b47082006-04-14 05:19:18 +00005459 // Lower this to a VPERM(V1, V2, V3) expression, where V3 is a constant
5460 // vector that will get spilled to the constant pool.
5461 if (V2.getOpcode() == ISD::UNDEF) V2 = V1;
Scott Michelfdc40a02009-02-17 22:15:04 +00005462
Chris Lattnerf1b47082006-04-14 05:19:18 +00005463 // The SHUFFLE_VECTOR mask is almost exactly what we want for vperm, except
5464 // that it is in input element units, not in bytes. Convert now.
Owen Andersone50ed302009-08-10 22:56:29 +00005465 EVT EltVT = V1.getValueType().getVectorElementType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00005466 unsigned BytesPerElement = EltVT.getSizeInBits()/8;
Scott Michelfdc40a02009-02-17 22:15:04 +00005467
Dan Gohman475871a2008-07-27 21:46:04 +00005468 SmallVector<SDValue, 16> ResultMask;
Nate Begeman9008ca62009-04-27 18:41:29 +00005469 for (unsigned i = 0, e = VT.getVectorNumElements(); i != e; ++i) {
5470 unsigned SrcElt = PermMask[i] < 0 ? 0 : PermMask[i];
Scott Michelfdc40a02009-02-17 22:15:04 +00005471
Chris Lattnerf1b47082006-04-14 05:19:18 +00005472 for (unsigned j = 0; j != BytesPerElement; ++j)
5473 ResultMask.push_back(DAG.getConstant(SrcElt*BytesPerElement+j,
Owen Anderson825b72b2009-08-11 20:47:22 +00005474 MVT::i32));
Chris Lattnerf1b47082006-04-14 05:19:18 +00005475 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005476
Owen Anderson825b72b2009-08-11 20:47:22 +00005477 SDValue VPermMask = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v16i8,
Evan Chenga87008d2009-02-25 22:49:59 +00005478 &ResultMask[0], ResultMask.size());
Dale Johannesened2eee62009-02-06 01:31:28 +00005479 return DAG.getNode(PPCISD::VPERM, dl, V1.getValueType(), V1, V2, VPermMask);
Chris Lattnerf1b47082006-04-14 05:19:18 +00005480}
5481
Chris Lattner90564f22006-04-18 17:59:36 +00005482/// getAltivecCompareInfo - Given an intrinsic, return false if it is not an
5483/// altivec comparison. If it is, return true and fill in Opc/isDot with
5484/// information about the intrinsic.
Dan Gohman475871a2008-07-27 21:46:04 +00005485static bool getAltivecCompareInfo(SDValue Intrin, int &CompareOpc,
Chris Lattner90564f22006-04-18 17:59:36 +00005486 bool &isDot) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005487 unsigned IntrinsicID =
5488 cast<ConstantSDNode>(Intrin.getOperand(0))->getZExtValue();
Chris Lattner90564f22006-04-18 17:59:36 +00005489 CompareOpc = -1;
5490 isDot = false;
5491 switch (IntrinsicID) {
5492 default: return false;
5493 // Comparison predicates.
Chris Lattner1a635d62006-04-14 06:01:58 +00005494 case Intrinsic::ppc_altivec_vcmpbfp_p: CompareOpc = 966; isDot = 1; break;
5495 case Intrinsic::ppc_altivec_vcmpeqfp_p: CompareOpc = 198; isDot = 1; break;
5496 case Intrinsic::ppc_altivec_vcmpequb_p: CompareOpc = 6; isDot = 1; break;
5497 case Intrinsic::ppc_altivec_vcmpequh_p: CompareOpc = 70; isDot = 1; break;
5498 case Intrinsic::ppc_altivec_vcmpequw_p: CompareOpc = 134; isDot = 1; break;
5499 case Intrinsic::ppc_altivec_vcmpgefp_p: CompareOpc = 454; isDot = 1; break;
5500 case Intrinsic::ppc_altivec_vcmpgtfp_p: CompareOpc = 710; isDot = 1; break;
5501 case Intrinsic::ppc_altivec_vcmpgtsb_p: CompareOpc = 774; isDot = 1; break;
5502 case Intrinsic::ppc_altivec_vcmpgtsh_p: CompareOpc = 838; isDot = 1; break;
5503 case Intrinsic::ppc_altivec_vcmpgtsw_p: CompareOpc = 902; isDot = 1; break;
5504 case Intrinsic::ppc_altivec_vcmpgtub_p: CompareOpc = 518; isDot = 1; break;
5505 case Intrinsic::ppc_altivec_vcmpgtuh_p: CompareOpc = 582; isDot = 1; break;
5506 case Intrinsic::ppc_altivec_vcmpgtuw_p: CompareOpc = 646; isDot = 1; break;
Scott Michelfdc40a02009-02-17 22:15:04 +00005507
Chris Lattner1a635d62006-04-14 06:01:58 +00005508 // Normal Comparisons.
5509 case Intrinsic::ppc_altivec_vcmpbfp: CompareOpc = 966; isDot = 0; break;
5510 case Intrinsic::ppc_altivec_vcmpeqfp: CompareOpc = 198; isDot = 0; break;
5511 case Intrinsic::ppc_altivec_vcmpequb: CompareOpc = 6; isDot = 0; break;
5512 case Intrinsic::ppc_altivec_vcmpequh: CompareOpc = 70; isDot = 0; break;
5513 case Intrinsic::ppc_altivec_vcmpequw: CompareOpc = 134; isDot = 0; break;
5514 case Intrinsic::ppc_altivec_vcmpgefp: CompareOpc = 454; isDot = 0; break;
5515 case Intrinsic::ppc_altivec_vcmpgtfp: CompareOpc = 710; isDot = 0; break;
5516 case Intrinsic::ppc_altivec_vcmpgtsb: CompareOpc = 774; isDot = 0; break;
5517 case Intrinsic::ppc_altivec_vcmpgtsh: CompareOpc = 838; isDot = 0; break;
5518 case Intrinsic::ppc_altivec_vcmpgtsw: CompareOpc = 902; isDot = 0; break;
5519 case Intrinsic::ppc_altivec_vcmpgtub: CompareOpc = 518; isDot = 0; break;
5520 case Intrinsic::ppc_altivec_vcmpgtuh: CompareOpc = 582; isDot = 0; break;
5521 case Intrinsic::ppc_altivec_vcmpgtuw: CompareOpc = 646; isDot = 0; break;
5522 }
Chris Lattner90564f22006-04-18 17:59:36 +00005523 return true;
5524}
5525
5526/// LowerINTRINSIC_WO_CHAIN - If this is an intrinsic that we want to custom
5527/// lower, do it, otherwise return null.
Scott Michelfdc40a02009-02-17 22:15:04 +00005528SDValue PPCTargetLowering::LowerINTRINSIC_WO_CHAIN(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00005529 SelectionDAG &DAG) const {
Chris Lattner90564f22006-04-18 17:59:36 +00005530 // If this is a lowered altivec predicate compare, CompareOpc is set to the
5531 // opcode number of the comparison.
Andrew Trickac6d9be2013-05-25 02:42:55 +00005532 SDLoc dl(Op);
Chris Lattner90564f22006-04-18 17:59:36 +00005533 int CompareOpc;
5534 bool isDot;
5535 if (!getAltivecCompareInfo(Op, CompareOpc, isDot))
Dan Gohman475871a2008-07-27 21:46:04 +00005536 return SDValue(); // Don't custom lower most intrinsics.
Scott Michelfdc40a02009-02-17 22:15:04 +00005537
Chris Lattner90564f22006-04-18 17:59:36 +00005538 // If this is a non-dot comparison, make the VCMP node and we are done.
Chris Lattner1a635d62006-04-14 06:01:58 +00005539 if (!isDot) {
Dale Johannesen3484c092009-02-05 22:07:54 +00005540 SDValue Tmp = DAG.getNode(PPCISD::VCMP, dl, Op.getOperand(2).getValueType(),
Chris Lattner149add02010-03-14 22:44:11 +00005541 Op.getOperand(1), Op.getOperand(2),
5542 DAG.getConstant(CompareOpc, MVT::i32));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005543 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Tmp);
Chris Lattner1a635d62006-04-14 06:01:58 +00005544 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005545
Chris Lattner1a635d62006-04-14 06:01:58 +00005546 // Create the PPCISD altivec 'dot' comparison node.
Dan Gohman475871a2008-07-27 21:46:04 +00005547 SDValue Ops[] = {
Chris Lattner79e490a2006-08-11 17:18:05 +00005548 Op.getOperand(2), // LHS
5549 Op.getOperand(3), // RHS
Owen Anderson825b72b2009-08-11 20:47:22 +00005550 DAG.getConstant(CompareOpc, MVT::i32)
Chris Lattner79e490a2006-08-11 17:18:05 +00005551 };
Benjamin Kramer3853f742013-03-07 20:33:29 +00005552 EVT VTs[] = { Op.getOperand(2).getValueType(), MVT::Glue };
Dale Johannesen3484c092009-02-05 22:07:54 +00005553 SDValue CompNode = DAG.getNode(PPCISD::VCMPo, dl, VTs, Ops, 3);
Scott Michelfdc40a02009-02-17 22:15:04 +00005554
Chris Lattner1a635d62006-04-14 06:01:58 +00005555 // Now that we have the comparison, emit a copy from the CR to a GPR.
5556 // This is flagged to the above dot comparison.
Owen Anderson825b72b2009-08-11 20:47:22 +00005557 SDValue Flags = DAG.getNode(PPCISD::MFCR, dl, MVT::i32,
5558 DAG.getRegister(PPC::CR6, MVT::i32),
Scott Michelfdc40a02009-02-17 22:15:04 +00005559 CompNode.getValue(1));
5560
Chris Lattner1a635d62006-04-14 06:01:58 +00005561 // Unpack the result based on how the target uses it.
5562 unsigned BitNo; // Bit # of CR6.
5563 bool InvertBit; // Invert result?
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005564 switch (cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue()) {
Chris Lattner1a635d62006-04-14 06:01:58 +00005565 default: // Can't happen, don't crash on invalid number though.
5566 case 0: // Return the value of the EQ bit of CR6.
5567 BitNo = 0; InvertBit = false;
5568 break;
5569 case 1: // Return the inverted value of the EQ bit of CR6.
5570 BitNo = 0; InvertBit = true;
5571 break;
5572 case 2: // Return the value of the LT bit of CR6.
5573 BitNo = 2; InvertBit = false;
5574 break;
5575 case 3: // Return the inverted value of the LT bit of CR6.
5576 BitNo = 2; InvertBit = true;
5577 break;
5578 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005579
Chris Lattner1a635d62006-04-14 06:01:58 +00005580 // Shift the bit into the low position.
Owen Anderson825b72b2009-08-11 20:47:22 +00005581 Flags = DAG.getNode(ISD::SRL, dl, MVT::i32, Flags,
5582 DAG.getConstant(8-(3-BitNo), MVT::i32));
Chris Lattner1a635d62006-04-14 06:01:58 +00005583 // Isolate the bit.
Owen Anderson825b72b2009-08-11 20:47:22 +00005584 Flags = DAG.getNode(ISD::AND, dl, MVT::i32, Flags,
5585 DAG.getConstant(1, MVT::i32));
Scott Michelfdc40a02009-02-17 22:15:04 +00005586
Chris Lattner1a635d62006-04-14 06:01:58 +00005587 // If we are supposed to, toggle the bit.
5588 if (InvertBit)
Owen Anderson825b72b2009-08-11 20:47:22 +00005589 Flags = DAG.getNode(ISD::XOR, dl, MVT::i32, Flags,
5590 DAG.getConstant(1, MVT::i32));
Chris Lattner1a635d62006-04-14 06:01:58 +00005591 return Flags;
5592}
5593
Scott Michelfdc40a02009-02-17 22:15:04 +00005594SDValue PPCTargetLowering::LowerSCALAR_TO_VECTOR(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00005595 SelectionDAG &DAG) const {
Andrew Trickac6d9be2013-05-25 02:42:55 +00005596 SDLoc dl(Op);
Chris Lattner1a635d62006-04-14 06:01:58 +00005597 // Create a stack slot that is 16-byte aligned.
5598 MachineFrameInfo *FrameInfo = DAG.getMachineFunction().getFrameInfo();
David Greene3f2bf852009-11-12 20:49:22 +00005599 int FrameIdx = FrameInfo->CreateStackObject(16, 16, false);
Dale Johannesen08673d22010-05-03 22:59:34 +00005600 EVT PtrVT = getPointerTy();
Dan Gohman475871a2008-07-27 21:46:04 +00005601 SDValue FIdx = DAG.getFrameIndex(FrameIdx, PtrVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00005602
Chris Lattner1a635d62006-04-14 06:01:58 +00005603 // Store the input value into Value#0 of the stack slot.
Dale Johannesen33c960f2009-02-04 20:06:27 +00005604 SDValue Store = DAG.getStore(DAG.getEntryNode(), dl,
Chris Lattner6229d0a2010-09-21 18:41:36 +00005605 Op.getOperand(0), FIdx, MachinePointerInfo(),
David Greene534502d12010-02-15 16:56:53 +00005606 false, false, 0);
Chris Lattner1a635d62006-04-14 06:01:58 +00005607 // Load it out.
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00005608 return DAG.getLoad(Op.getValueType(), dl, Store, FIdx, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00005609 false, false, false, 0);
Chris Lattner1a635d62006-04-14 06:01:58 +00005610}
5611
Dan Gohmand858e902010-04-17 15:26:15 +00005612SDValue PPCTargetLowering::LowerMUL(SDValue Op, SelectionDAG &DAG) const {
Andrew Trickac6d9be2013-05-25 02:42:55 +00005613 SDLoc dl(Op);
Owen Anderson825b72b2009-08-11 20:47:22 +00005614 if (Op.getValueType() == MVT::v4i32) {
Dan Gohman475871a2008-07-27 21:46:04 +00005615 SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00005616
Owen Anderson825b72b2009-08-11 20:47:22 +00005617 SDValue Zero = BuildSplatI( 0, 1, MVT::v4i32, DAG, dl);
5618 SDValue Neg16 = BuildSplatI(-16, 4, MVT::v4i32, DAG, dl);//+16 as shift amt.
Scott Michelfdc40a02009-02-17 22:15:04 +00005619
Dan Gohman475871a2008-07-27 21:46:04 +00005620 SDValue RHSSwap = // = vrlw RHS, 16
Dale Johannesened2eee62009-02-06 01:31:28 +00005621 BuildIntrinsicOp(Intrinsic::ppc_altivec_vrlw, RHS, Neg16, DAG, dl);
Scott Michelfdc40a02009-02-17 22:15:04 +00005622
Chris Lattner72dd9bd2006-04-18 03:43:48 +00005623 // Shrinkify inputs to v8i16.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005624 LHS = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, LHS);
5625 RHS = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, RHS);
5626 RHSSwap = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, RHSSwap);
Scott Michelfdc40a02009-02-17 22:15:04 +00005627
Chris Lattner72dd9bd2006-04-18 03:43:48 +00005628 // Low parts multiplied together, generating 32-bit results (we ignore the
5629 // top parts).
Dan Gohman475871a2008-07-27 21:46:04 +00005630 SDValue LoProd = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmulouh,
Owen Anderson825b72b2009-08-11 20:47:22 +00005631 LHS, RHS, DAG, dl, MVT::v4i32);
Scott Michelfdc40a02009-02-17 22:15:04 +00005632
Dan Gohman475871a2008-07-27 21:46:04 +00005633 SDValue HiProd = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmsumuhm,
Owen Anderson825b72b2009-08-11 20:47:22 +00005634 LHS, RHSSwap, Zero, DAG, dl, MVT::v4i32);
Chris Lattner72dd9bd2006-04-18 03:43:48 +00005635 // Shift the high parts up 16 bits.
Scott Michelfdc40a02009-02-17 22:15:04 +00005636 HiProd = BuildIntrinsicOp(Intrinsic::ppc_altivec_vslw, HiProd,
Dale Johannesened2eee62009-02-06 01:31:28 +00005637 Neg16, DAG, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00005638 return DAG.getNode(ISD::ADD, dl, MVT::v4i32, LoProd, HiProd);
5639 } else if (Op.getValueType() == MVT::v8i16) {
Dan Gohman475871a2008-07-27 21:46:04 +00005640 SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00005641
Owen Anderson825b72b2009-08-11 20:47:22 +00005642 SDValue Zero = BuildSplatI(0, 1, MVT::v8i16, DAG, dl);
Chris Lattner72dd9bd2006-04-18 03:43:48 +00005643
Chris Lattnercea2aa72006-04-18 04:28:57 +00005644 return BuildIntrinsicOp(Intrinsic::ppc_altivec_vmladduhm,
Dale Johannesened2eee62009-02-06 01:31:28 +00005645 LHS, RHS, Zero, DAG, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00005646 } else if (Op.getValueType() == MVT::v16i8) {
Dan Gohman475871a2008-07-27 21:46:04 +00005647 SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00005648
Chris Lattner19a81522006-04-18 03:57:35 +00005649 // Multiply the even 8-bit parts, producing 16-bit sums.
Dan Gohman475871a2008-07-27 21:46:04 +00005650 SDValue EvenParts = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmuleub,
Owen Anderson825b72b2009-08-11 20:47:22 +00005651 LHS, RHS, DAG, dl, MVT::v8i16);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005652 EvenParts = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, EvenParts);
Scott Michelfdc40a02009-02-17 22:15:04 +00005653
Chris Lattner19a81522006-04-18 03:57:35 +00005654 // Multiply the odd 8-bit parts, producing 16-bit sums.
Dan Gohman475871a2008-07-27 21:46:04 +00005655 SDValue OddParts = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmuloub,
Owen Anderson825b72b2009-08-11 20:47:22 +00005656 LHS, RHS, DAG, dl, MVT::v8i16);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005657 OddParts = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, OddParts);
Scott Michelfdc40a02009-02-17 22:15:04 +00005658
Chris Lattner19a81522006-04-18 03:57:35 +00005659 // Merge the results together.
Nate Begeman9008ca62009-04-27 18:41:29 +00005660 int Ops[16];
Chris Lattner19a81522006-04-18 03:57:35 +00005661 for (unsigned i = 0; i != 8; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005662 Ops[i*2 ] = 2*i+1;
5663 Ops[i*2+1] = 2*i+1+16;
Chris Lattner19a81522006-04-18 03:57:35 +00005664 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005665 return DAG.getVectorShuffle(MVT::v16i8, dl, EvenParts, OddParts, Ops);
Chris Lattner72dd9bd2006-04-18 03:43:48 +00005666 } else {
Torok Edwinc23197a2009-07-14 16:55:14 +00005667 llvm_unreachable("Unknown mul to lower!");
Chris Lattner72dd9bd2006-04-18 03:43:48 +00005668 }
Chris Lattnere7c768e2006-04-18 03:24:30 +00005669}
5670
Chris Lattnere4bc9ea2005-08-26 00:52:45 +00005671/// LowerOperation - Provide custom lowering hooks for some operations.
5672///
Dan Gohmand858e902010-04-17 15:26:15 +00005673SDValue PPCTargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) const {
Chris Lattnere4bc9ea2005-08-26 00:52:45 +00005674 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00005675 default: llvm_unreachable("Wasn't expecting to be able to lower this!");
Chris Lattner1a635d62006-04-14 06:01:58 +00005676 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
Bob Wilson3d90dbe2009-11-04 21:31:18 +00005677 case ISD::BlockAddress: return LowerBlockAddress(Op, DAG);
Chris Lattner1a635d62006-04-14 06:01:58 +00005678 case ISD::GlobalAddress: return LowerGlobalAddress(Op, DAG);
Roman Divackyfd42ed62012-06-04 17:36:38 +00005679 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
Nate Begeman37efe672006-04-22 18:53:45 +00005680 case ISD::JumpTable: return LowerJumpTable(Op, DAG);
Chris Lattner1a635d62006-04-14 06:01:58 +00005681 case ISD::SETCC: return LowerSETCC(Op, DAG);
Duncan Sands4a544a72011-09-06 13:37:06 +00005682 case ISD::INIT_TRAMPOLINE: return LowerINIT_TRAMPOLINE(Op, DAG);
5683 case ISD::ADJUST_TRAMPOLINE: return LowerADJUST_TRAMPOLINE(Op, DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00005684 case ISD::VASTART:
Dan Gohman1e93df62010-04-17 14:41:14 +00005685 return LowerVASTART(Op, DAG, PPCSubTarget);
Scott Michelfdc40a02009-02-17 22:15:04 +00005686
5687 case ISD::VAARG:
Dan Gohman1e93df62010-04-17 14:41:14 +00005688 return LowerVAARG(Op, DAG, PPCSubTarget);
Nicolas Geoffray01119992007-04-03 13:59:52 +00005689
Jim Laskeyefc7e522006-12-04 22:04:42 +00005690 case ISD::STACKRESTORE: return LowerSTACKRESTORE(Op, DAG, PPCSubTarget);
Chris Lattner9f0bc652007-02-25 05:34:32 +00005691 case ISD::DYNAMIC_STACKALLOC:
5692 return LowerDYNAMIC_STACKALLOC(Op, DAG, PPCSubTarget);
Evan Cheng54fc97d2008-04-19 01:30:48 +00005693
Hal Finkel7ee74a62013-03-21 21:37:52 +00005694 case ISD::EH_SJLJ_SETJMP: return lowerEH_SJLJ_SETJMP(Op, DAG);
5695 case ISD::EH_SJLJ_LONGJMP: return lowerEH_SJLJ_LONGJMP(Op, DAG);
5696
Chris Lattner1a635d62006-04-14 06:01:58 +00005697 case ISD::SELECT_CC: return LowerSELECT_CC(Op, DAG);
Dale Johannesen4c9369d2009-06-04 20:53:52 +00005698 case ISD::FP_TO_UINT:
5699 case ISD::FP_TO_SINT: return LowerFP_TO_INT(Op, DAG,
Andrew Trickac6d9be2013-05-25 02:42:55 +00005700 SDLoc(Op));
Hal Finkel46479192013-04-01 17:52:07 +00005701 case ISD::UINT_TO_FP:
5702 case ISD::SINT_TO_FP: return LowerINT_TO_FP(Op, DAG);
Dan Gohman1a024862008-01-31 00:41:03 +00005703 case ISD::FLT_ROUNDS_: return LowerFLT_ROUNDS_(Op, DAG);
Chris Lattnerecfe55e2006-03-22 05:30:33 +00005704
Chris Lattner1a635d62006-04-14 06:01:58 +00005705 // Lower 64-bit shifts.
Chris Lattner3fe6c1d2006-09-20 03:47:40 +00005706 case ISD::SHL_PARTS: return LowerSHL_PARTS(Op, DAG);
5707 case ISD::SRL_PARTS: return LowerSRL_PARTS(Op, DAG);
5708 case ISD::SRA_PARTS: return LowerSRA_PARTS(Op, DAG);
Chris Lattnerecfe55e2006-03-22 05:30:33 +00005709
Chris Lattner1a635d62006-04-14 06:01:58 +00005710 // Vector-related lowering.
5711 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG);
5712 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
5713 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG);
5714 case ISD::SCALAR_TO_VECTOR: return LowerSCALAR_TO_VECTOR(Op, DAG);
Chris Lattnere7c768e2006-04-18 03:24:30 +00005715 case ISD::MUL: return LowerMUL(Op, DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00005716
Hal Finkelb1fd3cd2013-05-15 21:37:41 +00005717 // For counter-based loop handling.
5718 case ISD::INTRINSIC_W_CHAIN: return SDValue();
5719
Chris Lattner3fc027d2007-12-08 06:59:59 +00005720 // Frame & Return address.
5721 case ISD::RETURNADDR: return LowerRETURNADDR(Op, DAG);
Nicolas Geoffray43c6e7c2007-03-01 13:11:38 +00005722 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Chris Lattnerbc11c342005-08-31 20:23:54 +00005723 }
Chris Lattnere4bc9ea2005-08-26 00:52:45 +00005724}
5725
Duncan Sands1607f052008-12-01 11:39:25 +00005726void PPCTargetLowering::ReplaceNodeResults(SDNode *N,
5727 SmallVectorImpl<SDValue>&Results,
Dan Gohmand858e902010-04-17 15:26:15 +00005728 SelectionDAG &DAG) const {
Roman Divackybdb226e2011-06-28 15:30:42 +00005729 const TargetMachine &TM = getTargetMachine();
Andrew Trickac6d9be2013-05-25 02:42:55 +00005730 SDLoc dl(N);
Chris Lattner1f873002007-11-28 18:44:47 +00005731 switch (N->getOpcode()) {
Duncan Sands57760d92008-10-28 15:00:32 +00005732 default:
Craig Topperbc219812012-02-07 02:50:20 +00005733 llvm_unreachable("Do not know how to custom type legalize this operation!");
Hal Finkelb1fd3cd2013-05-15 21:37:41 +00005734 case ISD::INTRINSIC_W_CHAIN: {
5735 if (cast<ConstantSDNode>(N->getOperand(1))->getZExtValue() !=
5736 Intrinsic::ppc_is_decremented_ctr_nonzero)
5737 break;
5738
5739 assert(N->getValueType(0) == MVT::i1 &&
5740 "Unexpected result type for CTR decrement intrinsic");
Matt Arsenault225ed702013-05-18 00:21:46 +00005741 EVT SVT = getSetCCResultType(*DAG.getContext(), N->getValueType(0));
Hal Finkelb1fd3cd2013-05-15 21:37:41 +00005742 SDVTList VTs = DAG.getVTList(SVT, MVT::Other);
5743 SDValue NewInt = DAG.getNode(N->getOpcode(), dl, VTs, N->getOperand(0),
5744 N->getOperand(1));
5745
5746 Results.push_back(NewInt);
5747 Results.push_back(NewInt.getValue(1));
5748 break;
5749 }
Roman Divackybdb226e2011-06-28 15:30:42 +00005750 case ISD::VAARG: {
5751 if (!TM.getSubtarget<PPCSubtarget>().isSVR4ABI()
5752 || TM.getSubtarget<PPCSubtarget>().isPPC64())
5753 return;
5754
5755 EVT VT = N->getValueType(0);
5756
5757 if (VT == MVT::i64) {
5758 SDValue NewNode = LowerVAARG(SDValue(N, 1), DAG, PPCSubTarget);
5759
5760 Results.push_back(NewNode);
5761 Results.push_back(NewNode.getValue(1));
5762 }
5763 return;
5764 }
Duncan Sands1607f052008-12-01 11:39:25 +00005765 case ISD::FP_ROUND_INREG: {
Owen Anderson825b72b2009-08-11 20:47:22 +00005766 assert(N->getValueType(0) == MVT::ppcf128);
5767 assert(N->getOperand(0).getValueType() == MVT::ppcf128);
Scott Michelfdc40a02009-02-17 22:15:04 +00005768 SDValue Lo = DAG.getNode(ISD::EXTRACT_ELEMENT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005769 MVT::f64, N->getOperand(0),
Duncan Sands1607f052008-12-01 11:39:25 +00005770 DAG.getIntPtrConstant(0));
Dale Johannesen3484c092009-02-05 22:07:54 +00005771 SDValue Hi = DAG.getNode(ISD::EXTRACT_ELEMENT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005772 MVT::f64, N->getOperand(0),
Duncan Sands1607f052008-12-01 11:39:25 +00005773 DAG.getIntPtrConstant(1));
5774
Ulrich Weigand7d35d3f2013-03-26 10:56:22 +00005775 // Add the two halves of the long double in round-to-zero mode.
5776 SDValue FPreg = DAG.getNode(PPCISD::FADDRTZ, dl, MVT::f64, Lo, Hi);
Duncan Sands1607f052008-12-01 11:39:25 +00005777
5778 // We know the low half is about to be thrown away, so just use something
5779 // convenient.
Owen Anderson825b72b2009-08-11 20:47:22 +00005780 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::ppcf128,
Dale Johannesen3484c092009-02-05 22:07:54 +00005781 FPreg, FPreg));
Duncan Sands1607f052008-12-01 11:39:25 +00005782 return;
Duncan Sandsa7360f02008-07-19 16:26:02 +00005783 }
Duncan Sands1607f052008-12-01 11:39:25 +00005784 case ISD::FP_TO_SINT:
Dale Johannesen4c9369d2009-06-04 20:53:52 +00005785 Results.push_back(LowerFP_TO_INT(SDValue(N, 0), DAG, dl));
Duncan Sands1607f052008-12-01 11:39:25 +00005786 return;
Chris Lattner1f873002007-11-28 18:44:47 +00005787 }
5788}
5789
5790
Chris Lattner1a635d62006-04-14 06:01:58 +00005791//===----------------------------------------------------------------------===//
5792// Other Lowering Code
5793//===----------------------------------------------------------------------===//
5794
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00005795MachineBasicBlock *
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005796PPCTargetLowering::EmitAtomicBinary(MachineInstr *MI, MachineBasicBlock *BB,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00005797 bool is64bit, unsigned BinOpcode) const {
Dale Johannesen0e55f062008-08-29 18:29:46 +00005798 // This also handles ATOMIC_SWAP, indicated by BinOpcode==0.
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005799 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
5800
5801 const BasicBlock *LLVM_BB = BB->getBasicBlock();
5802 MachineFunction *F = BB->getParent();
5803 MachineFunction::iterator It = BB;
5804 ++It;
5805
5806 unsigned dest = MI->getOperand(0).getReg();
5807 unsigned ptrA = MI->getOperand(1).getReg();
5808 unsigned ptrB = MI->getOperand(2).getReg();
5809 unsigned incr = MI->getOperand(3).getReg();
Dale Johannesen536a2f12009-02-13 02:27:39 +00005810 DebugLoc dl = MI->getDebugLoc();
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005811
5812 MachineBasicBlock *loopMBB = F->CreateMachineBasicBlock(LLVM_BB);
5813 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
5814 F->insert(It, loopMBB);
5815 F->insert(It, exitMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00005816 exitMBB->splice(exitMBB->begin(), BB,
5817 llvm::next(MachineBasicBlock::iterator(MI)),
5818 BB->end());
5819 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005820
5821 MachineRegisterInfo &RegInfo = F->getRegInfo();
Dale Johannesen0e55f062008-08-29 18:29:46 +00005822 unsigned TmpReg = (!BinOpcode) ? incr :
5823 RegInfo.createVirtualRegister(
Dale Johannesena619d012008-09-02 20:30:23 +00005824 is64bit ? (const TargetRegisterClass *) &PPC::G8RCRegClass :
5825 (const TargetRegisterClass *) &PPC::GPRCRegClass);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005826
5827 // thisMBB:
5828 // ...
5829 // fallthrough --> loopMBB
5830 BB->addSuccessor(loopMBB);
5831
5832 // loopMBB:
5833 // l[wd]arx dest, ptr
5834 // add r0, dest, incr
5835 // st[wd]cx. r0, ptr
5836 // bne- loopMBB
5837 // fallthrough --> exitMBB
5838 BB = loopMBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00005839 BuildMI(BB, dl, TII->get(is64bit ? PPC::LDARX : PPC::LWARX), dest)
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005840 .addReg(ptrA).addReg(ptrB);
Dale Johannesen0e55f062008-08-29 18:29:46 +00005841 if (BinOpcode)
Dale Johannesen536a2f12009-02-13 02:27:39 +00005842 BuildMI(BB, dl, TII->get(BinOpcode), TmpReg).addReg(incr).addReg(dest);
5843 BuildMI(BB, dl, TII->get(is64bit ? PPC::STDCX : PPC::STWCX))
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005844 .addReg(TmpReg).addReg(ptrA).addReg(ptrB);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005845 BuildMI(BB, dl, TII->get(PPC::BCC))
Scott Michelfdc40a02009-02-17 22:15:04 +00005846 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loopMBB);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005847 BB->addSuccessor(loopMBB);
5848 BB->addSuccessor(exitMBB);
5849
5850 // exitMBB:
5851 // ...
5852 BB = exitMBB;
5853 return BB;
5854}
5855
5856MachineBasicBlock *
Scott Michelfdc40a02009-02-17 22:15:04 +00005857PPCTargetLowering::EmitPartwordAtomicBinary(MachineInstr *MI,
Dale Johannesen97efa362008-08-28 17:53:09 +00005858 MachineBasicBlock *BB,
5859 bool is8bit, // operation
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00005860 unsigned BinOpcode) const {
Dale Johannesen0e55f062008-08-29 18:29:46 +00005861 // This also handles ATOMIC_SWAP, indicated by BinOpcode==0.
Dale Johannesen97efa362008-08-28 17:53:09 +00005862 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
5863 // In 64 bit mode we have to use 64 bits for addresses, even though the
5864 // lwarx/stwcx are 32 bits. With the 32-bit atomics we can use address
5865 // registers without caring whether they're 32 or 64, but here we're
5866 // doing actual arithmetic on the addresses.
5867 bool is64bit = PPCSubTarget.isPPC64();
Hal Finkel76973702013-03-21 23:45:03 +00005868 unsigned ZeroReg = is64bit ? PPC::ZERO8 : PPC::ZERO;
Dale Johannesen97efa362008-08-28 17:53:09 +00005869
5870 const BasicBlock *LLVM_BB = BB->getBasicBlock();
5871 MachineFunction *F = BB->getParent();
5872 MachineFunction::iterator It = BB;
5873 ++It;
5874
5875 unsigned dest = MI->getOperand(0).getReg();
5876 unsigned ptrA = MI->getOperand(1).getReg();
5877 unsigned ptrB = MI->getOperand(2).getReg();
5878 unsigned incr = MI->getOperand(3).getReg();
Dale Johannesen536a2f12009-02-13 02:27:39 +00005879 DebugLoc dl = MI->getDebugLoc();
Dale Johannesen97efa362008-08-28 17:53:09 +00005880
5881 MachineBasicBlock *loopMBB = F->CreateMachineBasicBlock(LLVM_BB);
5882 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
5883 F->insert(It, loopMBB);
5884 F->insert(It, exitMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00005885 exitMBB->splice(exitMBB->begin(), BB,
5886 llvm::next(MachineBasicBlock::iterator(MI)),
5887 BB->end());
5888 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
Dale Johannesen97efa362008-08-28 17:53:09 +00005889
5890 MachineRegisterInfo &RegInfo = F->getRegInfo();
Scott Michelfdc40a02009-02-17 22:15:04 +00005891 const TargetRegisterClass *RC =
Dale Johannesena619d012008-09-02 20:30:23 +00005892 is64bit ? (const TargetRegisterClass *) &PPC::G8RCRegClass :
5893 (const TargetRegisterClass *) &PPC::GPRCRegClass;
Dale Johannesen97efa362008-08-28 17:53:09 +00005894 unsigned PtrReg = RegInfo.createVirtualRegister(RC);
5895 unsigned Shift1Reg = RegInfo.createVirtualRegister(RC);
5896 unsigned ShiftReg = RegInfo.createVirtualRegister(RC);
5897 unsigned Incr2Reg = RegInfo.createVirtualRegister(RC);
5898 unsigned MaskReg = RegInfo.createVirtualRegister(RC);
5899 unsigned Mask2Reg = RegInfo.createVirtualRegister(RC);
5900 unsigned Mask3Reg = RegInfo.createVirtualRegister(RC);
5901 unsigned Tmp2Reg = RegInfo.createVirtualRegister(RC);
5902 unsigned Tmp3Reg = RegInfo.createVirtualRegister(RC);
5903 unsigned Tmp4Reg = RegInfo.createVirtualRegister(RC);
Dale Johannesen0e55f062008-08-29 18:29:46 +00005904 unsigned TmpDestReg = RegInfo.createVirtualRegister(RC);
Dale Johannesen97efa362008-08-28 17:53:09 +00005905 unsigned Ptr1Reg;
Dale Johannesen0e55f062008-08-29 18:29:46 +00005906 unsigned TmpReg = (!BinOpcode) ? Incr2Reg : RegInfo.createVirtualRegister(RC);
Dale Johannesen97efa362008-08-28 17:53:09 +00005907
5908 // thisMBB:
5909 // ...
5910 // fallthrough --> loopMBB
5911 BB->addSuccessor(loopMBB);
5912
5913 // The 4-byte load must be aligned, while a char or short may be
5914 // anywhere in the word. Hence all this nasty bookkeeping code.
5915 // add ptr1, ptrA, ptrB [copy if ptrA==0]
5916 // rlwinm shift1, ptr1, 3, 27, 28 [3, 27, 27]
Dale Johannesena619d012008-09-02 20:30:23 +00005917 // xori shift, shift1, 24 [16]
Dale Johannesen97efa362008-08-28 17:53:09 +00005918 // rlwinm ptr, ptr1, 0, 0, 29
5919 // slw incr2, incr, shift
5920 // li mask2, 255 [li mask3, 0; ori mask2, mask3, 65535]
5921 // slw mask, mask2, shift
5922 // loopMBB:
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005923 // lwarx tmpDest, ptr
Dale Johannesen0e55f062008-08-29 18:29:46 +00005924 // add tmp, tmpDest, incr2
5925 // andc tmp2, tmpDest, mask
Dale Johannesen97efa362008-08-28 17:53:09 +00005926 // and tmp3, tmp, mask
5927 // or tmp4, tmp3, tmp2
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005928 // stwcx. tmp4, ptr
Dale Johannesen97efa362008-08-28 17:53:09 +00005929 // bne- loopMBB
5930 // fallthrough --> exitMBB
Dale Johannesen0e55f062008-08-29 18:29:46 +00005931 // srw dest, tmpDest, shift
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00005932 if (ptrA != ZeroReg) {
Dale Johannesen97efa362008-08-28 17:53:09 +00005933 Ptr1Reg = RegInfo.createVirtualRegister(RC);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005934 BuildMI(BB, dl, TII->get(is64bit ? PPC::ADD8 : PPC::ADD4), Ptr1Reg)
Dale Johannesen97efa362008-08-28 17:53:09 +00005935 .addReg(ptrA).addReg(ptrB);
5936 } else {
5937 Ptr1Reg = ptrB;
5938 }
Dale Johannesen536a2f12009-02-13 02:27:39 +00005939 BuildMI(BB, dl, TII->get(PPC::RLWINM), Shift1Reg).addReg(Ptr1Reg)
Dale Johannesen97efa362008-08-28 17:53:09 +00005940 .addImm(3).addImm(27).addImm(is8bit ? 28 : 27);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005941 BuildMI(BB, dl, TII->get(is64bit ? PPC::XORI8 : PPC::XORI), ShiftReg)
Dale Johannesen97efa362008-08-28 17:53:09 +00005942 .addReg(Shift1Reg).addImm(is8bit ? 24 : 16);
5943 if (is64bit)
Dale Johannesen536a2f12009-02-13 02:27:39 +00005944 BuildMI(BB, dl, TII->get(PPC::RLDICR), PtrReg)
Dale Johannesen97efa362008-08-28 17:53:09 +00005945 .addReg(Ptr1Reg).addImm(0).addImm(61);
5946 else
Dale Johannesen536a2f12009-02-13 02:27:39 +00005947 BuildMI(BB, dl, TII->get(PPC::RLWINM), PtrReg)
Dale Johannesen97efa362008-08-28 17:53:09 +00005948 .addReg(Ptr1Reg).addImm(0).addImm(0).addImm(29);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005949 BuildMI(BB, dl, TII->get(PPC::SLW), Incr2Reg)
Dale Johannesen97efa362008-08-28 17:53:09 +00005950 .addReg(incr).addReg(ShiftReg);
5951 if (is8bit)
Dale Johannesen536a2f12009-02-13 02:27:39 +00005952 BuildMI(BB, dl, TII->get(PPC::LI), Mask2Reg).addImm(255);
Dale Johannesen97efa362008-08-28 17:53:09 +00005953 else {
Dale Johannesen536a2f12009-02-13 02:27:39 +00005954 BuildMI(BB, dl, TII->get(PPC::LI), Mask3Reg).addImm(0);
5955 BuildMI(BB, dl, TII->get(PPC::ORI),Mask2Reg).addReg(Mask3Reg).addImm(65535);
Dale Johannesen97efa362008-08-28 17:53:09 +00005956 }
Dale Johannesen536a2f12009-02-13 02:27:39 +00005957 BuildMI(BB, dl, TII->get(PPC::SLW), MaskReg)
Dale Johannesen97efa362008-08-28 17:53:09 +00005958 .addReg(Mask2Reg).addReg(ShiftReg);
5959
5960 BB = loopMBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00005961 BuildMI(BB, dl, TII->get(PPC::LWARX), TmpDestReg)
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00005962 .addReg(ZeroReg).addReg(PtrReg);
Dale Johannesen0e55f062008-08-29 18:29:46 +00005963 if (BinOpcode)
Dale Johannesen536a2f12009-02-13 02:27:39 +00005964 BuildMI(BB, dl, TII->get(BinOpcode), TmpReg)
Dale Johannesen0e55f062008-08-29 18:29:46 +00005965 .addReg(Incr2Reg).addReg(TmpDestReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005966 BuildMI(BB, dl, TII->get(is64bit ? PPC::ANDC8 : PPC::ANDC), Tmp2Reg)
Dale Johannesen0e55f062008-08-29 18:29:46 +00005967 .addReg(TmpDestReg).addReg(MaskReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005968 BuildMI(BB, dl, TII->get(is64bit ? PPC::AND8 : PPC::AND), Tmp3Reg)
Dale Johannesen97efa362008-08-28 17:53:09 +00005969 .addReg(TmpReg).addReg(MaskReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005970 BuildMI(BB, dl, TII->get(is64bit ? PPC::OR8 : PPC::OR), Tmp4Reg)
Dale Johannesen97efa362008-08-28 17:53:09 +00005971 .addReg(Tmp3Reg).addReg(Tmp2Reg);
Bill Schmidtdebf7d32013-04-02 18:37:08 +00005972 BuildMI(BB, dl, TII->get(PPC::STWCX))
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00005973 .addReg(Tmp4Reg).addReg(ZeroReg).addReg(PtrReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005974 BuildMI(BB, dl, TII->get(PPC::BCC))
Scott Michelfdc40a02009-02-17 22:15:04 +00005975 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loopMBB);
Dale Johannesen97efa362008-08-28 17:53:09 +00005976 BB->addSuccessor(loopMBB);
5977 BB->addSuccessor(exitMBB);
5978
5979 // exitMBB:
5980 // ...
5981 BB = exitMBB;
Jakob Stoklund Olesen5fcb81d2011-04-04 17:57:29 +00005982 BuildMI(*BB, BB->begin(), dl, TII->get(PPC::SRW), dest).addReg(TmpDestReg)
5983 .addReg(ShiftReg);
Dale Johannesen97efa362008-08-28 17:53:09 +00005984 return BB;
5985}
5986
Hal Finkel7ee74a62013-03-21 21:37:52 +00005987llvm::MachineBasicBlock*
5988PPCTargetLowering::emitEHSjLjSetJmp(MachineInstr *MI,
5989 MachineBasicBlock *MBB) const {
5990 DebugLoc DL = MI->getDebugLoc();
5991 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
5992
5993 MachineFunction *MF = MBB->getParent();
5994 MachineRegisterInfo &MRI = MF->getRegInfo();
5995
5996 const BasicBlock *BB = MBB->getBasicBlock();
5997 MachineFunction::iterator I = MBB;
5998 ++I;
5999
6000 // Memory Reference
6001 MachineInstr::mmo_iterator MMOBegin = MI->memoperands_begin();
6002 MachineInstr::mmo_iterator MMOEnd = MI->memoperands_end();
6003
6004 unsigned DstReg = MI->getOperand(0).getReg();
6005 const TargetRegisterClass *RC = MRI.getRegClass(DstReg);
6006 assert(RC->hasType(MVT::i32) && "Invalid destination!");
6007 unsigned mainDstReg = MRI.createVirtualRegister(RC);
6008 unsigned restoreDstReg = MRI.createVirtualRegister(RC);
6009
6010 MVT PVT = getPointerTy();
6011 assert((PVT == MVT::i64 || PVT == MVT::i32) &&
6012 "Invalid Pointer Size!");
6013 // For v = setjmp(buf), we generate
6014 //
6015 // thisMBB:
6016 // SjLjSetup mainMBB
6017 // bl mainMBB
6018 // v_restore = 1
6019 // b sinkMBB
6020 //
6021 // mainMBB:
6022 // buf[LabelOffset] = LR
6023 // v_main = 0
6024 //
6025 // sinkMBB:
6026 // v = phi(main, restore)
6027 //
6028
6029 MachineBasicBlock *thisMBB = MBB;
6030 MachineBasicBlock *mainMBB = MF->CreateMachineBasicBlock(BB);
6031 MachineBasicBlock *sinkMBB = MF->CreateMachineBasicBlock(BB);
6032 MF->insert(I, mainMBB);
6033 MF->insert(I, sinkMBB);
6034
6035 MachineInstrBuilder MIB;
6036
6037 // Transfer the remainder of BB and its successor edges to sinkMBB.
6038 sinkMBB->splice(sinkMBB->begin(), MBB,
6039 llvm::next(MachineBasicBlock::iterator(MI)), MBB->end());
6040 sinkMBB->transferSuccessorsAndUpdatePHIs(MBB);
6041
6042 // Note that the structure of the jmp_buf used here is not compatible
6043 // with that used by libc, and is not designed to be. Specifically, it
6044 // stores only those 'reserved' registers that LLVM does not otherwise
6045 // understand how to spill. Also, by convention, by the time this
6046 // intrinsic is called, Clang has already stored the frame address in the
6047 // first slot of the buffer and stack address in the third. Following the
6048 // X86 target code, we'll store the jump address in the second slot. We also
6049 // need to save the TOC pointer (R2) to handle jumps between shared
6050 // libraries, and that will be stored in the fourth slot. The thread
6051 // identifier (R13) is not affected.
6052
6053 // thisMBB:
6054 const int64_t LabelOffset = 1 * PVT.getStoreSize();
6055 const int64_t TOCOffset = 3 * PVT.getStoreSize();
6056
6057 // Prepare IP either in reg.
6058 const TargetRegisterClass *PtrRC = getRegClassFor(PVT);
6059 unsigned LabelReg = MRI.createVirtualRegister(PtrRC);
6060 unsigned BufReg = MI->getOperand(1).getReg();
6061
6062 if (PPCSubTarget.isPPC64() && PPCSubTarget.isSVR4ABI()) {
6063 MIB = BuildMI(*thisMBB, MI, DL, TII->get(PPC::STD))
6064 .addReg(PPC::X2)
Ulrich Weigand347a5072013-05-16 17:58:02 +00006065 .addImm(TOCOffset)
Hal Finkel7ee74a62013-03-21 21:37:52 +00006066 .addReg(BufReg);
6067
6068 MIB.setMemRefs(MMOBegin, MMOEnd);
6069 }
6070
6071 // Setup
Hal Finkelcaeeb182013-04-04 22:55:54 +00006072 MIB = BuildMI(*thisMBB, MI, DL, TII->get(PPC::BCLalways)).addMBB(mainMBB);
Bill Wendling80ada582013-06-07 07:55:53 +00006073 const PPCRegisterInfo *TRI =
6074 static_cast<const PPCRegisterInfo*>(getTargetMachine().getRegisterInfo());
6075 MIB.addRegMask(TRI->getNoPreservedMask());
Hal Finkel7ee74a62013-03-21 21:37:52 +00006076
6077 BuildMI(*thisMBB, MI, DL, TII->get(PPC::LI), restoreDstReg).addImm(1);
6078
6079 MIB = BuildMI(*thisMBB, MI, DL, TII->get(PPC::EH_SjLj_Setup))
6080 .addMBB(mainMBB);
6081 MIB = BuildMI(*thisMBB, MI, DL, TII->get(PPC::B)).addMBB(sinkMBB);
6082
6083 thisMBB->addSuccessor(mainMBB, /* weight */ 0);
6084 thisMBB->addSuccessor(sinkMBB, /* weight */ 1);
6085
6086 // mainMBB:
6087 // mainDstReg = 0
6088 MIB = BuildMI(mainMBB, DL,
6089 TII->get(PPCSubTarget.isPPC64() ? PPC::MFLR8 : PPC::MFLR), LabelReg);
6090
6091 // Store IP
6092 if (PPCSubTarget.isPPC64()) {
6093 MIB = BuildMI(mainMBB, DL, TII->get(PPC::STD))
6094 .addReg(LabelReg)
Ulrich Weigand347a5072013-05-16 17:58:02 +00006095 .addImm(LabelOffset)
Hal Finkel7ee74a62013-03-21 21:37:52 +00006096 .addReg(BufReg);
6097 } else {
6098 MIB = BuildMI(mainMBB, DL, TII->get(PPC::STW))
6099 .addReg(LabelReg)
6100 .addImm(LabelOffset)
6101 .addReg(BufReg);
6102 }
6103
6104 MIB.setMemRefs(MMOBegin, MMOEnd);
6105
6106 BuildMI(mainMBB, DL, TII->get(PPC::LI), mainDstReg).addImm(0);
6107 mainMBB->addSuccessor(sinkMBB);
6108
6109 // sinkMBB:
6110 BuildMI(*sinkMBB, sinkMBB->begin(), DL,
6111 TII->get(PPC::PHI), DstReg)
6112 .addReg(mainDstReg).addMBB(mainMBB)
6113 .addReg(restoreDstReg).addMBB(thisMBB);
6114
6115 MI->eraseFromParent();
6116 return sinkMBB;
6117}
6118
6119MachineBasicBlock *
6120PPCTargetLowering::emitEHSjLjLongJmp(MachineInstr *MI,
6121 MachineBasicBlock *MBB) const {
6122 DebugLoc DL = MI->getDebugLoc();
6123 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
6124
6125 MachineFunction *MF = MBB->getParent();
6126 MachineRegisterInfo &MRI = MF->getRegInfo();
6127
6128 // Memory Reference
6129 MachineInstr::mmo_iterator MMOBegin = MI->memoperands_begin();
6130 MachineInstr::mmo_iterator MMOEnd = MI->memoperands_end();
6131
6132 MVT PVT = getPointerTy();
6133 assert((PVT == MVT::i64 || PVT == MVT::i32) &&
6134 "Invalid Pointer Size!");
6135
6136 const TargetRegisterClass *RC =
6137 (PVT == MVT::i64) ? &PPC::G8RCRegClass : &PPC::GPRCRegClass;
6138 unsigned Tmp = MRI.createVirtualRegister(RC);
6139 // Since FP is only updated here but NOT referenced, it's treated as GPR.
6140 unsigned FP = (PVT == MVT::i64) ? PPC::X31 : PPC::R31;
6141 unsigned SP = (PVT == MVT::i64) ? PPC::X1 : PPC::R1;
6142
6143 MachineInstrBuilder MIB;
6144
6145 const int64_t LabelOffset = 1 * PVT.getStoreSize();
6146 const int64_t SPOffset = 2 * PVT.getStoreSize();
6147 const int64_t TOCOffset = 3 * PVT.getStoreSize();
6148
6149 unsigned BufReg = MI->getOperand(0).getReg();
6150
6151 // Reload FP (the jumped-to function may not have had a
6152 // frame pointer, and if so, then its r31 will be restored
6153 // as necessary).
6154 if (PVT == MVT::i64) {
6155 MIB = BuildMI(*MBB, MI, DL, TII->get(PPC::LD), FP)
6156 .addImm(0)
6157 .addReg(BufReg);
6158 } else {
6159 MIB = BuildMI(*MBB, MI, DL, TII->get(PPC::LWZ), FP)
6160 .addImm(0)
6161 .addReg(BufReg);
6162 }
6163 MIB.setMemRefs(MMOBegin, MMOEnd);
6164
6165 // Reload IP
6166 if (PVT == MVT::i64) {
6167 MIB = BuildMI(*MBB, MI, DL, TII->get(PPC::LD), Tmp)
Ulrich Weigand347a5072013-05-16 17:58:02 +00006168 .addImm(LabelOffset)
Hal Finkel7ee74a62013-03-21 21:37:52 +00006169 .addReg(BufReg);
6170 } else {
6171 MIB = BuildMI(*MBB, MI, DL, TII->get(PPC::LWZ), Tmp)
6172 .addImm(LabelOffset)
6173 .addReg(BufReg);
6174 }
6175 MIB.setMemRefs(MMOBegin, MMOEnd);
6176
6177 // Reload SP
6178 if (PVT == MVT::i64) {
6179 MIB = BuildMI(*MBB, MI, DL, TII->get(PPC::LD), SP)
Ulrich Weigand347a5072013-05-16 17:58:02 +00006180 .addImm(SPOffset)
Hal Finkel7ee74a62013-03-21 21:37:52 +00006181 .addReg(BufReg);
6182 } else {
6183 MIB = BuildMI(*MBB, MI, DL, TII->get(PPC::LWZ), SP)
6184 .addImm(SPOffset)
6185 .addReg(BufReg);
6186 }
6187 MIB.setMemRefs(MMOBegin, MMOEnd);
6188
6189 // FIXME: When we also support base pointers, that register must also be
6190 // restored here.
6191
6192 // Reload TOC
6193 if (PVT == MVT::i64 && PPCSubTarget.isSVR4ABI()) {
6194 MIB = BuildMI(*MBB, MI, DL, TII->get(PPC::LD), PPC::X2)
Ulrich Weigand347a5072013-05-16 17:58:02 +00006195 .addImm(TOCOffset)
Hal Finkel7ee74a62013-03-21 21:37:52 +00006196 .addReg(BufReg);
6197
6198 MIB.setMemRefs(MMOBegin, MMOEnd);
6199 }
6200
6201 // Jump
6202 BuildMI(*MBB, MI, DL,
6203 TII->get(PVT == MVT::i64 ? PPC::MTCTR8 : PPC::MTCTR)).addReg(Tmp);
6204 BuildMI(*MBB, MI, DL, TII->get(PVT == MVT::i64 ? PPC::BCTR8 : PPC::BCTR));
6205
6206 MI->eraseFromParent();
6207 return MBB;
6208}
6209
Dale Johannesen97efa362008-08-28 17:53:09 +00006210MachineBasicBlock *
Evan Chengff9b3732008-01-30 18:18:23 +00006211PPCTargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +00006212 MachineBasicBlock *BB) const {
Hal Finkel7ee74a62013-03-21 21:37:52 +00006213 if (MI->getOpcode() == PPC::EH_SjLj_SetJmp32 ||
6214 MI->getOpcode() == PPC::EH_SjLj_SetJmp64) {
6215 return emitEHSjLjSetJmp(MI, BB);
6216 } else if (MI->getOpcode() == PPC::EH_SjLj_LongJmp32 ||
6217 MI->getOpcode() == PPC::EH_SjLj_LongJmp64) {
6218 return emitEHSjLjLongJmp(MI, BB);
6219 }
6220
Evan Chengc0f64ff2006-11-27 23:37:22 +00006221 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
Evan Cheng53301922008-07-12 02:23:19 +00006222
6223 // To "insert" these instructions we actually have to insert their
6224 // control-flow patterns.
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00006225 const BasicBlock *LLVM_BB = BB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +00006226 MachineFunction::iterator It = BB;
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00006227 ++It;
Evan Cheng53301922008-07-12 02:23:19 +00006228
Dan Gohman8e5f2c62008-07-07 23:14:23 +00006229 MachineFunction *F = BB->getParent();
Evan Cheng53301922008-07-12 02:23:19 +00006230
Hal Finkel009f7af2012-06-22 23:10:08 +00006231 if (PPCSubTarget.hasISEL() && (MI->getOpcode() == PPC::SELECT_CC_I4 ||
6232 MI->getOpcode() == PPC::SELECT_CC_I8)) {
Hal Finkelff56d1a2013-04-05 23:29:01 +00006233 SmallVector<MachineOperand, 2> Cond;
6234 Cond.push_back(MI->getOperand(4));
6235 Cond.push_back(MI->getOperand(1));
6236
Hal Finkel009f7af2012-06-22 23:10:08 +00006237 DebugLoc dl = MI->getDebugLoc();
Bill Wendling80ada582013-06-07 07:55:53 +00006238 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
6239 TII->insertSelect(*BB, MI, dl, MI->getOperand(0).getReg(),
6240 Cond, MI->getOperand(2).getReg(),
6241 MI->getOperand(3).getReg());
Hal Finkel009f7af2012-06-22 23:10:08 +00006242 } else if (MI->getOpcode() == PPC::SELECT_CC_I4 ||
6243 MI->getOpcode() == PPC::SELECT_CC_I8 ||
6244 MI->getOpcode() == PPC::SELECT_CC_F4 ||
6245 MI->getOpcode() == PPC::SELECT_CC_F8 ||
6246 MI->getOpcode() == PPC::SELECT_CC_VRRC) {
6247
Evan Cheng53301922008-07-12 02:23:19 +00006248
6249 // The incoming instruction knows the destination vreg to set, the
6250 // condition code register to branch on, the true/false values to
6251 // select between, and a branch opcode to use.
6252
6253 // thisMBB:
6254 // ...
6255 // TrueVal = ...
6256 // cmpTY ccX, r1, r2
6257 // bCC copy1MBB
6258 // fallthrough --> copy0MBB
6259 MachineBasicBlock *thisMBB = BB;
6260 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
6261 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
6262 unsigned SelectPred = MI->getOperand(4).getImm();
Dale Johannesen536a2f12009-02-13 02:27:39 +00006263 DebugLoc dl = MI->getDebugLoc();
Evan Cheng53301922008-07-12 02:23:19 +00006264 F->insert(It, copy0MBB);
6265 F->insert(It, sinkMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00006266
6267 // Transfer the remainder of BB and its successor edges to sinkMBB.
6268 sinkMBB->splice(sinkMBB->begin(), BB,
6269 llvm::next(MachineBasicBlock::iterator(MI)),
6270 BB->end());
6271 sinkMBB->transferSuccessorsAndUpdatePHIs(BB);
6272
Evan Cheng53301922008-07-12 02:23:19 +00006273 // Next, add the true and fallthrough blocks as its successors.
6274 BB->addSuccessor(copy0MBB);
6275 BB->addSuccessor(sinkMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00006276
Dan Gohman14152b42010-07-06 20:24:04 +00006277 BuildMI(BB, dl, TII->get(PPC::BCC))
6278 .addImm(SelectPred).addReg(MI->getOperand(1).getReg()).addMBB(sinkMBB);
6279
Evan Cheng53301922008-07-12 02:23:19 +00006280 // copy0MBB:
6281 // %FalseValue = ...
6282 // # fallthrough to sinkMBB
6283 BB = copy0MBB;
Scott Michelfdc40a02009-02-17 22:15:04 +00006284
Evan Cheng53301922008-07-12 02:23:19 +00006285 // Update machine-CFG edges
6286 BB->addSuccessor(sinkMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00006287
Evan Cheng53301922008-07-12 02:23:19 +00006288 // sinkMBB:
6289 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
6290 // ...
6291 BB = sinkMBB;
Dan Gohman14152b42010-07-06 20:24:04 +00006292 BuildMI(*BB, BB->begin(), dl,
6293 TII->get(PPC::PHI), MI->getOperand(0).getReg())
Evan Cheng53301922008-07-12 02:23:19 +00006294 .addReg(MI->getOperand(3).getReg()).addMBB(copy0MBB)
6295 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
6296 }
Dale Johannesen97efa362008-08-28 17:53:09 +00006297 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I8)
6298 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::ADD4);
6299 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I16)
6300 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::ADD4);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00006301 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I32)
6302 BB = EmitAtomicBinary(MI, BB, false, PPC::ADD4);
6303 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I64)
6304 BB = EmitAtomicBinary(MI, BB, true, PPC::ADD8);
Dale Johannesen97efa362008-08-28 17:53:09 +00006305
6306 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_AND_I8)
6307 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::AND);
6308 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_AND_I16)
6309 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::AND);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00006310 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_AND_I32)
6311 BB = EmitAtomicBinary(MI, BB, false, PPC::AND);
6312 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_AND_I64)
6313 BB = EmitAtomicBinary(MI, BB, true, PPC::AND8);
Dale Johannesen97efa362008-08-28 17:53:09 +00006314
6315 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_OR_I8)
6316 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::OR);
6317 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_OR_I16)
6318 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::OR);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00006319 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_OR_I32)
6320 BB = EmitAtomicBinary(MI, BB, false, PPC::OR);
6321 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_OR_I64)
6322 BB = EmitAtomicBinary(MI, BB, true, PPC::OR8);
Dale Johannesen97efa362008-08-28 17:53:09 +00006323
6324 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_XOR_I8)
6325 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::XOR);
6326 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_XOR_I16)
6327 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::XOR);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00006328 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_XOR_I32)
6329 BB = EmitAtomicBinary(MI, BB, false, PPC::XOR);
6330 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_XOR_I64)
6331 BB = EmitAtomicBinary(MI, BB, true, PPC::XOR8);
Dale Johannesen97efa362008-08-28 17:53:09 +00006332
6333 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_NAND_I8)
Dale Johannesen209a4092008-09-11 02:15:03 +00006334 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::ANDC);
Dale Johannesen97efa362008-08-28 17:53:09 +00006335 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_NAND_I16)
Dale Johannesen209a4092008-09-11 02:15:03 +00006336 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::ANDC);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00006337 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_NAND_I32)
Dale Johannesen209a4092008-09-11 02:15:03 +00006338 BB = EmitAtomicBinary(MI, BB, false, PPC::ANDC);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00006339 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_NAND_I64)
Dale Johannesen209a4092008-09-11 02:15:03 +00006340 BB = EmitAtomicBinary(MI, BB, true, PPC::ANDC8);
Dale Johannesen97efa362008-08-28 17:53:09 +00006341
6342 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_SUB_I8)
6343 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::SUBF);
6344 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_SUB_I16)
6345 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::SUBF);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00006346 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_SUB_I32)
6347 BB = EmitAtomicBinary(MI, BB, false, PPC::SUBF);
6348 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_SUB_I64)
6349 BB = EmitAtomicBinary(MI, BB, true, PPC::SUBF8);
Dale Johannesen97efa362008-08-28 17:53:09 +00006350
Dale Johannesen0e55f062008-08-29 18:29:46 +00006351 else if (MI->getOpcode() == PPC::ATOMIC_SWAP_I8)
6352 BB = EmitPartwordAtomicBinary(MI, BB, true, 0);
6353 else if (MI->getOpcode() == PPC::ATOMIC_SWAP_I16)
6354 BB = EmitPartwordAtomicBinary(MI, BB, false, 0);
6355 else if (MI->getOpcode() == PPC::ATOMIC_SWAP_I32)
6356 BB = EmitAtomicBinary(MI, BB, false, 0);
6357 else if (MI->getOpcode() == PPC::ATOMIC_SWAP_I64)
6358 BB = EmitAtomicBinary(MI, BB, true, 0);
6359
Evan Cheng53301922008-07-12 02:23:19 +00006360 else if (MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I32 ||
6361 MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I64) {
6362 bool is64bit = MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I64;
6363
6364 unsigned dest = MI->getOperand(0).getReg();
6365 unsigned ptrA = MI->getOperand(1).getReg();
6366 unsigned ptrB = MI->getOperand(2).getReg();
6367 unsigned oldval = MI->getOperand(3).getReg();
6368 unsigned newval = MI->getOperand(4).getReg();
Dale Johannesen536a2f12009-02-13 02:27:39 +00006369 DebugLoc dl = MI->getDebugLoc();
Evan Cheng53301922008-07-12 02:23:19 +00006370
Dale Johannesen65e39732008-08-25 18:53:26 +00006371 MachineBasicBlock *loop1MBB = F->CreateMachineBasicBlock(LLVM_BB);
6372 MachineBasicBlock *loop2MBB = F->CreateMachineBasicBlock(LLVM_BB);
6373 MachineBasicBlock *midMBB = F->CreateMachineBasicBlock(LLVM_BB);
Evan Cheng53301922008-07-12 02:23:19 +00006374 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
Dale Johannesen65e39732008-08-25 18:53:26 +00006375 F->insert(It, loop1MBB);
6376 F->insert(It, loop2MBB);
6377 F->insert(It, midMBB);
Evan Cheng53301922008-07-12 02:23:19 +00006378 F->insert(It, exitMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00006379 exitMBB->splice(exitMBB->begin(), BB,
6380 llvm::next(MachineBasicBlock::iterator(MI)),
6381 BB->end());
6382 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
Evan Cheng53301922008-07-12 02:23:19 +00006383
6384 // thisMBB:
6385 // ...
6386 // fallthrough --> loopMBB
Dale Johannesen65e39732008-08-25 18:53:26 +00006387 BB->addSuccessor(loop1MBB);
Evan Cheng53301922008-07-12 02:23:19 +00006388
Dale Johannesen65e39732008-08-25 18:53:26 +00006389 // loop1MBB:
Evan Cheng53301922008-07-12 02:23:19 +00006390 // l[wd]arx dest, ptr
Dale Johannesen65e39732008-08-25 18:53:26 +00006391 // cmp[wd] dest, oldval
6392 // bne- midMBB
6393 // loop2MBB:
Evan Cheng53301922008-07-12 02:23:19 +00006394 // st[wd]cx. newval, ptr
6395 // bne- loopMBB
Dale Johannesen65e39732008-08-25 18:53:26 +00006396 // b exitBB
6397 // midMBB:
6398 // st[wd]cx. dest, ptr
6399 // exitBB:
6400 BB = loop1MBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00006401 BuildMI(BB, dl, TII->get(is64bit ? PPC::LDARX : PPC::LWARX), dest)
Evan Cheng53301922008-07-12 02:23:19 +00006402 .addReg(ptrA).addReg(ptrB);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006403 BuildMI(BB, dl, TII->get(is64bit ? PPC::CMPD : PPC::CMPW), PPC::CR0)
Evan Cheng53301922008-07-12 02:23:19 +00006404 .addReg(oldval).addReg(dest);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006405 BuildMI(BB, dl, TII->get(PPC::BCC))
Dale Johannesen65e39732008-08-25 18:53:26 +00006406 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(midMBB);
6407 BB->addSuccessor(loop2MBB);
6408 BB->addSuccessor(midMBB);
6409
6410 BB = loop2MBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00006411 BuildMI(BB, dl, TII->get(is64bit ? PPC::STDCX : PPC::STWCX))
Evan Cheng53301922008-07-12 02:23:19 +00006412 .addReg(newval).addReg(ptrA).addReg(ptrB);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006413 BuildMI(BB, dl, TII->get(PPC::BCC))
Dale Johannesen65e39732008-08-25 18:53:26 +00006414 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loop1MBB);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006415 BuildMI(BB, dl, TII->get(PPC::B)).addMBB(exitMBB);
Dale Johannesen65e39732008-08-25 18:53:26 +00006416 BB->addSuccessor(loop1MBB);
Evan Cheng53301922008-07-12 02:23:19 +00006417 BB->addSuccessor(exitMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00006418
Dale Johannesen65e39732008-08-25 18:53:26 +00006419 BB = midMBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00006420 BuildMI(BB, dl, TII->get(is64bit ? PPC::STDCX : PPC::STWCX))
Dale Johannesen65e39732008-08-25 18:53:26 +00006421 .addReg(dest).addReg(ptrA).addReg(ptrB);
6422 BB->addSuccessor(exitMBB);
6423
Evan Cheng53301922008-07-12 02:23:19 +00006424 // exitMBB:
6425 // ...
6426 BB = exitMBB;
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006427 } else if (MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I8 ||
6428 MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I16) {
6429 // We must use 64-bit registers for addresses when targeting 64-bit,
6430 // since we're actually doing arithmetic on them. Other registers
6431 // can be 32-bit.
6432 bool is64bit = PPCSubTarget.isPPC64();
6433 bool is8bit = MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I8;
6434
6435 unsigned dest = MI->getOperand(0).getReg();
6436 unsigned ptrA = MI->getOperand(1).getReg();
6437 unsigned ptrB = MI->getOperand(2).getReg();
6438 unsigned oldval = MI->getOperand(3).getReg();
6439 unsigned newval = MI->getOperand(4).getReg();
Dale Johannesen536a2f12009-02-13 02:27:39 +00006440 DebugLoc dl = MI->getDebugLoc();
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006441
6442 MachineBasicBlock *loop1MBB = F->CreateMachineBasicBlock(LLVM_BB);
6443 MachineBasicBlock *loop2MBB = F->CreateMachineBasicBlock(LLVM_BB);
6444 MachineBasicBlock *midMBB = F->CreateMachineBasicBlock(LLVM_BB);
6445 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
6446 F->insert(It, loop1MBB);
6447 F->insert(It, loop2MBB);
6448 F->insert(It, midMBB);
6449 F->insert(It, exitMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00006450 exitMBB->splice(exitMBB->begin(), BB,
6451 llvm::next(MachineBasicBlock::iterator(MI)),
6452 BB->end());
6453 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006454
6455 MachineRegisterInfo &RegInfo = F->getRegInfo();
Scott Michelfdc40a02009-02-17 22:15:04 +00006456 const TargetRegisterClass *RC =
Dale Johannesena619d012008-09-02 20:30:23 +00006457 is64bit ? (const TargetRegisterClass *) &PPC::G8RCRegClass :
6458 (const TargetRegisterClass *) &PPC::GPRCRegClass;
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006459 unsigned PtrReg = RegInfo.createVirtualRegister(RC);
6460 unsigned Shift1Reg = RegInfo.createVirtualRegister(RC);
6461 unsigned ShiftReg = RegInfo.createVirtualRegister(RC);
6462 unsigned NewVal2Reg = RegInfo.createVirtualRegister(RC);
6463 unsigned NewVal3Reg = RegInfo.createVirtualRegister(RC);
6464 unsigned OldVal2Reg = RegInfo.createVirtualRegister(RC);
6465 unsigned OldVal3Reg = RegInfo.createVirtualRegister(RC);
6466 unsigned MaskReg = RegInfo.createVirtualRegister(RC);
6467 unsigned Mask2Reg = RegInfo.createVirtualRegister(RC);
6468 unsigned Mask3Reg = RegInfo.createVirtualRegister(RC);
6469 unsigned Tmp2Reg = RegInfo.createVirtualRegister(RC);
6470 unsigned Tmp4Reg = RegInfo.createVirtualRegister(RC);
6471 unsigned TmpDestReg = RegInfo.createVirtualRegister(RC);
6472 unsigned Ptr1Reg;
6473 unsigned TmpReg = RegInfo.createVirtualRegister(RC);
Hal Finkel76973702013-03-21 23:45:03 +00006474 unsigned ZeroReg = is64bit ? PPC::ZERO8 : PPC::ZERO;
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006475 // thisMBB:
6476 // ...
6477 // fallthrough --> loopMBB
6478 BB->addSuccessor(loop1MBB);
6479
6480 // The 4-byte load must be aligned, while a char or short may be
6481 // anywhere in the word. Hence all this nasty bookkeeping code.
6482 // add ptr1, ptrA, ptrB [copy if ptrA==0]
6483 // rlwinm shift1, ptr1, 3, 27, 28 [3, 27, 27]
Dale Johannesena619d012008-09-02 20:30:23 +00006484 // xori shift, shift1, 24 [16]
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006485 // rlwinm ptr, ptr1, 0, 0, 29
6486 // slw newval2, newval, shift
6487 // slw oldval2, oldval,shift
6488 // li mask2, 255 [li mask3, 0; ori mask2, mask3, 65535]
6489 // slw mask, mask2, shift
6490 // and newval3, newval2, mask
6491 // and oldval3, oldval2, mask
6492 // loop1MBB:
6493 // lwarx tmpDest, ptr
6494 // and tmp, tmpDest, mask
6495 // cmpw tmp, oldval3
6496 // bne- midMBB
6497 // loop2MBB:
6498 // andc tmp2, tmpDest, mask
6499 // or tmp4, tmp2, newval3
6500 // stwcx. tmp4, ptr
6501 // bne- loop1MBB
6502 // b exitBB
6503 // midMBB:
6504 // stwcx. tmpDest, ptr
6505 // exitBB:
6506 // srw dest, tmpDest, shift
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00006507 if (ptrA != ZeroReg) {
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006508 Ptr1Reg = RegInfo.createVirtualRegister(RC);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006509 BuildMI(BB, dl, TII->get(is64bit ? PPC::ADD8 : PPC::ADD4), Ptr1Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006510 .addReg(ptrA).addReg(ptrB);
6511 } else {
6512 Ptr1Reg = ptrB;
6513 }
Dale Johannesen536a2f12009-02-13 02:27:39 +00006514 BuildMI(BB, dl, TII->get(PPC::RLWINM), Shift1Reg).addReg(Ptr1Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006515 .addImm(3).addImm(27).addImm(is8bit ? 28 : 27);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006516 BuildMI(BB, dl, TII->get(is64bit ? PPC::XORI8 : PPC::XORI), ShiftReg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006517 .addReg(Shift1Reg).addImm(is8bit ? 24 : 16);
6518 if (is64bit)
Dale Johannesen536a2f12009-02-13 02:27:39 +00006519 BuildMI(BB, dl, TII->get(PPC::RLDICR), PtrReg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006520 .addReg(Ptr1Reg).addImm(0).addImm(61);
6521 else
Dale Johannesen536a2f12009-02-13 02:27:39 +00006522 BuildMI(BB, dl, TII->get(PPC::RLWINM), PtrReg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006523 .addReg(Ptr1Reg).addImm(0).addImm(0).addImm(29);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006524 BuildMI(BB, dl, TII->get(PPC::SLW), NewVal2Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006525 .addReg(newval).addReg(ShiftReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006526 BuildMI(BB, dl, TII->get(PPC::SLW), OldVal2Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006527 .addReg(oldval).addReg(ShiftReg);
6528 if (is8bit)
Dale Johannesen536a2f12009-02-13 02:27:39 +00006529 BuildMI(BB, dl, TII->get(PPC::LI), Mask2Reg).addImm(255);
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006530 else {
Dale Johannesen536a2f12009-02-13 02:27:39 +00006531 BuildMI(BB, dl, TII->get(PPC::LI), Mask3Reg).addImm(0);
6532 BuildMI(BB, dl, TII->get(PPC::ORI), Mask2Reg)
6533 .addReg(Mask3Reg).addImm(65535);
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006534 }
Dale Johannesen536a2f12009-02-13 02:27:39 +00006535 BuildMI(BB, dl, TII->get(PPC::SLW), MaskReg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006536 .addReg(Mask2Reg).addReg(ShiftReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006537 BuildMI(BB, dl, TII->get(PPC::AND), NewVal3Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006538 .addReg(NewVal2Reg).addReg(MaskReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006539 BuildMI(BB, dl, TII->get(PPC::AND), OldVal3Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006540 .addReg(OldVal2Reg).addReg(MaskReg);
6541
6542 BB = loop1MBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00006543 BuildMI(BB, dl, TII->get(PPC::LWARX), TmpDestReg)
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00006544 .addReg(ZeroReg).addReg(PtrReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006545 BuildMI(BB, dl, TII->get(PPC::AND),TmpReg)
6546 .addReg(TmpDestReg).addReg(MaskReg);
6547 BuildMI(BB, dl, TII->get(PPC::CMPW), PPC::CR0)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006548 .addReg(TmpReg).addReg(OldVal3Reg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006549 BuildMI(BB, dl, TII->get(PPC::BCC))
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006550 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(midMBB);
6551 BB->addSuccessor(loop2MBB);
6552 BB->addSuccessor(midMBB);
6553
6554 BB = loop2MBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00006555 BuildMI(BB, dl, TII->get(PPC::ANDC),Tmp2Reg)
6556 .addReg(TmpDestReg).addReg(MaskReg);
6557 BuildMI(BB, dl, TII->get(PPC::OR),Tmp4Reg)
6558 .addReg(Tmp2Reg).addReg(NewVal3Reg);
6559 BuildMI(BB, dl, TII->get(PPC::STWCX)).addReg(Tmp4Reg)
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00006560 .addReg(ZeroReg).addReg(PtrReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006561 BuildMI(BB, dl, TII->get(PPC::BCC))
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006562 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loop1MBB);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006563 BuildMI(BB, dl, TII->get(PPC::B)).addMBB(exitMBB);
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006564 BB->addSuccessor(loop1MBB);
6565 BB->addSuccessor(exitMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00006566
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006567 BB = midMBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00006568 BuildMI(BB, dl, TII->get(PPC::STWCX)).addReg(TmpDestReg)
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00006569 .addReg(ZeroReg).addReg(PtrReg);
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006570 BB->addSuccessor(exitMBB);
6571
6572 // exitMBB:
6573 // ...
6574 BB = exitMBB;
Jakob Stoklund Olesen5fcb81d2011-04-04 17:57:29 +00006575 BuildMI(*BB, BB->begin(), dl, TII->get(PPC::SRW),dest).addReg(TmpReg)
6576 .addReg(ShiftReg);
Ulrich Weigand7d35d3f2013-03-26 10:56:22 +00006577 } else if (MI->getOpcode() == PPC::FADDrtz) {
6578 // This pseudo performs an FADD with rounding mode temporarily forced
6579 // to round-to-zero. We emit this via custom inserter since the FPSCR
6580 // is not modeled at the SelectionDAG level.
6581 unsigned Dest = MI->getOperand(0).getReg();
6582 unsigned Src1 = MI->getOperand(1).getReg();
6583 unsigned Src2 = MI->getOperand(2).getReg();
6584 DebugLoc dl = MI->getDebugLoc();
6585
6586 MachineRegisterInfo &RegInfo = F->getRegInfo();
6587 unsigned MFFSReg = RegInfo.createVirtualRegister(&PPC::F8RCRegClass);
6588
6589 // Save FPSCR value.
6590 BuildMI(*BB, MI, dl, TII->get(PPC::MFFS), MFFSReg);
6591
6592 // Set rounding mode to round-to-zero.
6593 BuildMI(*BB, MI, dl, TII->get(PPC::MTFSB1)).addImm(31);
6594 BuildMI(*BB, MI, dl, TII->get(PPC::MTFSB0)).addImm(30);
6595
6596 // Perform addition.
6597 BuildMI(*BB, MI, dl, TII->get(PPC::FADD), Dest).addReg(Src1).addReg(Src2);
6598
6599 // Restore FPSCR value.
6600 BuildMI(*BB, MI, dl, TII->get(PPC::MTFSF)).addImm(1).addReg(MFFSReg);
Hal Finkel0882fd62013-03-29 19:41:55 +00006601 } else if (MI->getOpcode() == PPC::FRINDrint ||
6602 MI->getOpcode() == PPC::FRINSrint) {
6603 bool isf32 = MI->getOpcode() == PPC::FRINSrint;
6604 unsigned Dest = MI->getOperand(0).getReg();
6605 unsigned Src = MI->getOperand(1).getReg();
6606 DebugLoc dl = MI->getDebugLoc();
6607
6608 MachineRegisterInfo &RegInfo = F->getRegInfo();
6609 unsigned CRReg = RegInfo.createVirtualRegister(&PPC::CRRCRegClass);
6610
6611 // Perform the rounding.
6612 BuildMI(*BB, MI, dl, TII->get(isf32 ? PPC::FRINS : PPC::FRIND), Dest)
6613 .addReg(Src);
6614
6615 // Compare the results.
6616 BuildMI(*BB, MI, dl, TII->get(isf32 ? PPC::FCMPUS : PPC::FCMPUD), CRReg)
6617 .addReg(Dest).addReg(Src);
6618
6619 // If the results were not equal, then set the FPSCR XX bit.
6620 MachineBasicBlock *midMBB = F->CreateMachineBasicBlock(LLVM_BB);
6621 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
6622 F->insert(It, midMBB);
6623 F->insert(It, exitMBB);
6624 exitMBB->splice(exitMBB->begin(), BB,
6625 llvm::next(MachineBasicBlock::iterator(MI)),
6626 BB->end());
6627 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
6628
6629 BuildMI(*BB, MI, dl, TII->get(PPC::BCC))
6630 .addImm(PPC::PRED_EQ).addReg(CRReg).addMBB(exitMBB);
6631
6632 BB->addSuccessor(midMBB);
6633 BB->addSuccessor(exitMBB);
6634
6635 BB = midMBB;
6636
6637 // Set the FPSCR XX bit (FE_INEXACT). Note that we cannot just set
6638 // the FI bit here because that will not automatically set XX also,
6639 // and XX is what libm interprets as the FE_INEXACT flag.
6640 BuildMI(BB, dl, TII->get(PPC::MTFSB1)).addImm(/* 38 - 32 = */ 6);
6641 BuildMI(BB, dl, TII->get(PPC::B)).addMBB(exitMBB);
6642
6643 BB->addSuccessor(exitMBB);
6644
6645 BB = exitMBB;
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006646 } else {
Torok Edwinc23197a2009-07-14 16:55:14 +00006647 llvm_unreachable("Unexpected instr type to insert");
Evan Cheng53301922008-07-12 02:23:19 +00006648 }
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00006649
Dan Gohman14152b42010-07-06 20:24:04 +00006650 MI->eraseFromParent(); // The pseudo instruction is gone now.
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00006651 return BB;
6652}
6653
Chris Lattner1a635d62006-04-14 06:01:58 +00006654//===----------------------------------------------------------------------===//
6655// Target Optimization Hooks
6656//===----------------------------------------------------------------------===//
6657
Hal Finkel63c32a72013-04-03 17:44:56 +00006658SDValue PPCTargetLowering::DAGCombineFastRecip(SDValue Op,
6659 DAGCombinerInfo &DCI) const {
Hal Finkel827307b2013-04-03 04:01:11 +00006660 if (DCI.isAfterLegalizeVectorOps())
6661 return SDValue();
6662
Hal Finkel63c32a72013-04-03 17:44:56 +00006663 EVT VT = Op.getValueType();
6664
6665 if ((VT == MVT::f32 && PPCSubTarget.hasFRES()) ||
6666 (VT == MVT::f64 && PPCSubTarget.hasFRE()) ||
6667 (VT == MVT::v4f32 && PPCSubTarget.hasAltivec())) {
Hal Finkel827307b2013-04-03 04:01:11 +00006668
6669 // Newton iteration for a function: F(X) is X_{i+1} = X_i - F(X_i)/F'(X_i)
6670 // For the reciprocal, we need to find the zero of the function:
6671 // F(X) = A X - 1 [which has a zero at X = 1/A]
6672 // =>
6673 // X_{i+1} = X_i (2 - A X_i) = X_i + X_i (1 - A X_i) [this second form
6674 // does not require additional intermediate precision]
6675
6676 // Convergence is quadratic, so we essentially double the number of digits
6677 // correct after every iteration. The minimum architected relative
6678 // accuracy is 2^-5. When hasRecipPrec(), this is 2^-14. IEEE float has
6679 // 23 digits and double has 52 digits.
6680 int Iterations = PPCSubTarget.hasRecipPrec() ? 1 : 3;
Hal Finkel63c32a72013-04-03 17:44:56 +00006681 if (VT.getScalarType() == MVT::f64)
Hal Finkel827307b2013-04-03 04:01:11 +00006682 ++Iterations;
6683
6684 SelectionDAG &DAG = DCI.DAG;
Andrew Trickac6d9be2013-05-25 02:42:55 +00006685 SDLoc dl(Op);
Hal Finkel827307b2013-04-03 04:01:11 +00006686
6687 SDValue FPOne =
Hal Finkel63c32a72013-04-03 17:44:56 +00006688 DAG.getConstantFP(1.0, VT.getScalarType());
6689 if (VT.isVector()) {
6690 assert(VT.getVectorNumElements() == 4 &&
Hal Finkel827307b2013-04-03 04:01:11 +00006691 "Unknown vector type");
Hal Finkel63c32a72013-04-03 17:44:56 +00006692 FPOne = DAG.getNode(ISD::BUILD_VECTOR, dl, VT,
Hal Finkel827307b2013-04-03 04:01:11 +00006693 FPOne, FPOne, FPOne, FPOne);
6694 }
6695
Hal Finkel63c32a72013-04-03 17:44:56 +00006696 SDValue Est = DAG.getNode(PPCISD::FRE, dl, VT, Op);
Hal Finkel827307b2013-04-03 04:01:11 +00006697 DCI.AddToWorklist(Est.getNode());
6698
6699 // Newton iterations: Est = Est + Est (1 - Arg * Est)
6700 for (int i = 0; i < Iterations; ++i) {
Hal Finkel63c32a72013-04-03 17:44:56 +00006701 SDValue NewEst = DAG.getNode(ISD::FMUL, dl, VT, Op, Est);
Hal Finkel827307b2013-04-03 04:01:11 +00006702 DCI.AddToWorklist(NewEst.getNode());
6703
Hal Finkel63c32a72013-04-03 17:44:56 +00006704 NewEst = DAG.getNode(ISD::FSUB, dl, VT, FPOne, NewEst);
Hal Finkel827307b2013-04-03 04:01:11 +00006705 DCI.AddToWorklist(NewEst.getNode());
6706
Hal Finkel63c32a72013-04-03 17:44:56 +00006707 NewEst = DAG.getNode(ISD::FMUL, dl, VT, Est, NewEst);
Hal Finkel827307b2013-04-03 04:01:11 +00006708 DCI.AddToWorklist(NewEst.getNode());
6709
Hal Finkel63c32a72013-04-03 17:44:56 +00006710 Est = DAG.getNode(ISD::FADD, dl, VT, Est, NewEst);
Hal Finkel827307b2013-04-03 04:01:11 +00006711 DCI.AddToWorklist(Est.getNode());
6712 }
6713
6714 return Est;
6715 }
6716
6717 return SDValue();
6718}
6719
Hal Finkel63c32a72013-04-03 17:44:56 +00006720SDValue PPCTargetLowering::DAGCombineFastRecipFSQRT(SDValue Op,
Hal Finkel827307b2013-04-03 04:01:11 +00006721 DAGCombinerInfo &DCI) const {
6722 if (DCI.isAfterLegalizeVectorOps())
6723 return SDValue();
6724
Hal Finkel63c32a72013-04-03 17:44:56 +00006725 EVT VT = Op.getValueType();
6726
6727 if ((VT == MVT::f32 && PPCSubTarget.hasFRSQRTES()) ||
6728 (VT == MVT::f64 && PPCSubTarget.hasFRSQRTE()) ||
6729 (VT == MVT::v4f32 && PPCSubTarget.hasAltivec())) {
Hal Finkel827307b2013-04-03 04:01:11 +00006730
6731 // Newton iteration for a function: F(X) is X_{i+1} = X_i - F(X_i)/F'(X_i)
6732 // For the reciprocal sqrt, we need to find the zero of the function:
6733 // F(X) = 1/X^2 - A [which has a zero at X = 1/sqrt(A)]
6734 // =>
6735 // X_{i+1} = X_i (1.5 - A X_i^2 / 2)
6736 // As a result, we precompute A/2 prior to the iteration loop.
6737
6738 // Convergence is quadratic, so we essentially double the number of digits
6739 // correct after every iteration. The minimum architected relative
6740 // accuracy is 2^-5. When hasRecipPrec(), this is 2^-14. IEEE float has
6741 // 23 digits and double has 52 digits.
6742 int Iterations = PPCSubTarget.hasRecipPrec() ? 1 : 3;
Hal Finkel63c32a72013-04-03 17:44:56 +00006743 if (VT.getScalarType() == MVT::f64)
Hal Finkel827307b2013-04-03 04:01:11 +00006744 ++Iterations;
6745
6746 SelectionDAG &DAG = DCI.DAG;
Andrew Trickac6d9be2013-05-25 02:42:55 +00006747 SDLoc dl(Op);
Hal Finkel827307b2013-04-03 04:01:11 +00006748
Hal Finkel63c32a72013-04-03 17:44:56 +00006749 SDValue FPThreeHalves =
6750 DAG.getConstantFP(1.5, VT.getScalarType());
6751 if (VT.isVector()) {
6752 assert(VT.getVectorNumElements() == 4 &&
Hal Finkel827307b2013-04-03 04:01:11 +00006753 "Unknown vector type");
Hal Finkel63c32a72013-04-03 17:44:56 +00006754 FPThreeHalves = DAG.getNode(ISD::BUILD_VECTOR, dl, VT,
6755 FPThreeHalves, FPThreeHalves,
6756 FPThreeHalves, FPThreeHalves);
Hal Finkel827307b2013-04-03 04:01:11 +00006757 }
6758
Hal Finkel63c32a72013-04-03 17:44:56 +00006759 SDValue Est = DAG.getNode(PPCISD::FRSQRTE, dl, VT, Op);
Hal Finkel827307b2013-04-03 04:01:11 +00006760 DCI.AddToWorklist(Est.getNode());
6761
6762 // We now need 0.5*Arg which we can write as (1.5*Arg - Arg) so that
6763 // this entire sequence requires only one FP constant.
Hal Finkel63c32a72013-04-03 17:44:56 +00006764 SDValue HalfArg = DAG.getNode(ISD::FMUL, dl, VT, FPThreeHalves, Op);
Hal Finkel827307b2013-04-03 04:01:11 +00006765 DCI.AddToWorklist(HalfArg.getNode());
6766
Hal Finkel63c32a72013-04-03 17:44:56 +00006767 HalfArg = DAG.getNode(ISD::FSUB, dl, VT, HalfArg, Op);
Hal Finkel827307b2013-04-03 04:01:11 +00006768 DCI.AddToWorklist(HalfArg.getNode());
6769
6770 // Newton iterations: Est = Est * (1.5 - HalfArg * Est * Est)
6771 for (int i = 0; i < Iterations; ++i) {
Hal Finkel63c32a72013-04-03 17:44:56 +00006772 SDValue NewEst = DAG.getNode(ISD::FMUL, dl, VT, Est, Est);
Hal Finkel827307b2013-04-03 04:01:11 +00006773 DCI.AddToWorklist(NewEst.getNode());
6774
Hal Finkel63c32a72013-04-03 17:44:56 +00006775 NewEst = DAG.getNode(ISD::FMUL, dl, VT, HalfArg, NewEst);
Hal Finkel827307b2013-04-03 04:01:11 +00006776 DCI.AddToWorklist(NewEst.getNode());
6777
Hal Finkel63c32a72013-04-03 17:44:56 +00006778 NewEst = DAG.getNode(ISD::FSUB, dl, VT, FPThreeHalves, NewEst);
Hal Finkel827307b2013-04-03 04:01:11 +00006779 DCI.AddToWorklist(NewEst.getNode());
6780
Hal Finkel63c32a72013-04-03 17:44:56 +00006781 Est = DAG.getNode(ISD::FMUL, dl, VT, Est, NewEst);
Hal Finkel827307b2013-04-03 04:01:11 +00006782 DCI.AddToWorklist(Est.getNode());
6783 }
6784
6785 return Est;
6786 }
6787
6788 return SDValue();
6789}
6790
Hal Finkel119da2e2013-05-27 02:06:39 +00006791// Like SelectionDAG::isConsecutiveLoad, but also works for stores, and does
6792// not enforce equality of the chain operands.
6793static bool isConsecutiveLS(LSBaseSDNode *LS, LSBaseSDNode *Base,
6794 unsigned Bytes, int Dist,
6795 SelectionDAG &DAG) {
6796 EVT VT = LS->getMemoryVT();
6797 if (VT.getSizeInBits() / 8 != Bytes)
6798 return false;
6799
6800 SDValue Loc = LS->getBasePtr();
6801 SDValue BaseLoc = Base->getBasePtr();
6802 if (Loc.getOpcode() == ISD::FrameIndex) {
6803 if (BaseLoc.getOpcode() != ISD::FrameIndex)
6804 return false;
6805 const MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
6806 int FI = cast<FrameIndexSDNode>(Loc)->getIndex();
6807 int BFI = cast<FrameIndexSDNode>(BaseLoc)->getIndex();
6808 int FS = MFI->getObjectSize(FI);
6809 int BFS = MFI->getObjectSize(BFI);
6810 if (FS != BFS || FS != (int)Bytes) return false;
6811 return MFI->getObjectOffset(FI) == (MFI->getObjectOffset(BFI) + Dist*Bytes);
6812 }
6813
6814 // Handle X+C
6815 if (DAG.isBaseWithConstantOffset(Loc) && Loc.getOperand(0) == BaseLoc &&
6816 cast<ConstantSDNode>(Loc.getOperand(1))->getSExtValue() == Dist*Bytes)
6817 return true;
6818
6819 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
6820 const GlobalValue *GV1 = NULL;
6821 const GlobalValue *GV2 = NULL;
6822 int64_t Offset1 = 0;
6823 int64_t Offset2 = 0;
6824 bool isGA1 = TLI.isGAPlusOffset(Loc.getNode(), GV1, Offset1);
6825 bool isGA2 = TLI.isGAPlusOffset(BaseLoc.getNode(), GV2, Offset2);
6826 if (isGA1 && isGA2 && GV1 == GV2)
6827 return Offset1 == (Offset2 + Dist*Bytes);
6828 return false;
6829}
6830
Hal Finkel1907cad2013-05-26 18:08:30 +00006831// Return true is there is a nearyby consecutive load to the one provided
6832// (regardless of alignment). We search up and down the chain, looking though
6833// token factors and other loads (but nothing else). As a result, a true
6834// results indicates that it is safe to create a new consecutive load adjacent
6835// to the load provided.
6836static bool findConsecutiveLoad(LoadSDNode *LD, SelectionDAG &DAG) {
6837 SDValue Chain = LD->getChain();
6838 EVT VT = LD->getMemoryVT();
6839
6840 SmallSet<SDNode *, 16> LoadRoots;
6841 SmallVector<SDNode *, 8> Queue(1, Chain.getNode());
6842 SmallSet<SDNode *, 16> Visited;
6843
6844 // First, search up the chain, branching to follow all token-factor operands.
6845 // If we find a consecutive load, then we're done, otherwise, record all
6846 // nodes just above the top-level loads and token factors.
6847 while (!Queue.empty()) {
6848 SDNode *ChainNext = Queue.pop_back_val();
6849 if (!Visited.insert(ChainNext))
6850 continue;
6851
6852 if (LoadSDNode *ChainLD = dyn_cast<LoadSDNode>(ChainNext)) {
Hal Finkel119da2e2013-05-27 02:06:39 +00006853 if (isConsecutiveLS(ChainLD, LD, VT.getStoreSize(), 1, DAG))
Hal Finkel1907cad2013-05-26 18:08:30 +00006854 return true;
6855
6856 if (!Visited.count(ChainLD->getChain().getNode()))
6857 Queue.push_back(ChainLD->getChain().getNode());
6858 } else if (ChainNext->getOpcode() == ISD::TokenFactor) {
6859 for (SDNode::op_iterator O = ChainNext->op_begin(),
6860 OE = ChainNext->op_end(); O != OE; ++O)
6861 if (!Visited.count(O->getNode()))
6862 Queue.push_back(O->getNode());
6863 } else
6864 LoadRoots.insert(ChainNext);
6865 }
6866
6867 // Second, search down the chain, starting from the top-level nodes recorded
6868 // in the first phase. These top-level nodes are the nodes just above all
6869 // loads and token factors. Starting with their uses, recursively look though
6870 // all loads (just the chain uses) and token factors to find a consecutive
6871 // load.
6872 Visited.clear();
6873 Queue.clear();
6874
6875 for (SmallSet<SDNode *, 16>::iterator I = LoadRoots.begin(),
6876 IE = LoadRoots.end(); I != IE; ++I) {
6877 Queue.push_back(*I);
6878
6879 while (!Queue.empty()) {
6880 SDNode *LoadRoot = Queue.pop_back_val();
6881 if (!Visited.insert(LoadRoot))
6882 continue;
6883
6884 if (LoadSDNode *ChainLD = dyn_cast<LoadSDNode>(LoadRoot))
Hal Finkel119da2e2013-05-27 02:06:39 +00006885 if (isConsecutiveLS(ChainLD, LD, VT.getStoreSize(), 1, DAG))
Hal Finkel1907cad2013-05-26 18:08:30 +00006886 return true;
6887
6888 for (SDNode::use_iterator UI = LoadRoot->use_begin(),
6889 UE = LoadRoot->use_end(); UI != UE; ++UI)
6890 if (((isa<LoadSDNode>(*UI) &&
6891 cast<LoadSDNode>(*UI)->getChain().getNode() == LoadRoot) ||
6892 UI->getOpcode() == ISD::TokenFactor) && !Visited.count(*UI))
6893 Queue.push_back(*UI);
6894 }
6895 }
6896
6897 return false;
6898}
6899
Duncan Sands25cf2272008-11-24 14:53:14 +00006900SDValue PPCTargetLowering::PerformDAGCombine(SDNode *N,
6901 DAGCombinerInfo &DCI) const {
Dan Gohmanf0757b02010-04-21 01:34:56 +00006902 const TargetMachine &TM = getTargetMachine();
Chris Lattner8c13d0a2006-03-01 04:57:39 +00006903 SelectionDAG &DAG = DCI.DAG;
Andrew Trickac6d9be2013-05-25 02:42:55 +00006904 SDLoc dl(N);
Chris Lattner8c13d0a2006-03-01 04:57:39 +00006905 switch (N->getOpcode()) {
6906 default: break;
Chris Lattnercf9d0ac2006-09-19 05:22:59 +00006907 case PPCISD::SHL:
6908 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
Dan Gohmane368b462010-06-18 14:22:04 +00006909 if (C->isNullValue()) // 0 << V -> 0.
Chris Lattnercf9d0ac2006-09-19 05:22:59 +00006910 return N->getOperand(0);
6911 }
6912 break;
6913 case PPCISD::SRL:
6914 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
Dan Gohmane368b462010-06-18 14:22:04 +00006915 if (C->isNullValue()) // 0 >>u V -> 0.
Chris Lattnercf9d0ac2006-09-19 05:22:59 +00006916 return N->getOperand(0);
6917 }
6918 break;
6919 case PPCISD::SRA:
6920 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
Dan Gohmane368b462010-06-18 14:22:04 +00006921 if (C->isNullValue() || // 0 >>s V -> 0.
Chris Lattnercf9d0ac2006-09-19 05:22:59 +00006922 C->isAllOnesValue()) // -1 >>s V -> -1.
6923 return N->getOperand(0);
6924 }
6925 break;
Hal Finkel827307b2013-04-03 04:01:11 +00006926 case ISD::FDIV: {
6927 assert(TM.Options.UnsafeFPMath &&
6928 "Reciprocal estimates require UnsafeFPMath");
Scott Michelfdc40a02009-02-17 22:15:04 +00006929
Hal Finkel827307b2013-04-03 04:01:11 +00006930 if (N->getOperand(1).getOpcode() == ISD::FSQRT) {
Hal Finkel63c32a72013-04-03 17:44:56 +00006931 SDValue RV =
6932 DAGCombineFastRecipFSQRT(N->getOperand(1).getOperand(0), DCI);
Hal Finkel827307b2013-04-03 04:01:11 +00006933 if (RV.getNode() != 0) {
6934 DCI.AddToWorklist(RV.getNode());
6935 return DAG.getNode(ISD::FMUL, dl, N->getValueType(0),
6936 N->getOperand(0), RV);
6937 }
Hal Finkel7530a9f2013-04-04 22:44:12 +00006938 } else if (N->getOperand(1).getOpcode() == ISD::FP_EXTEND &&
6939 N->getOperand(1).getOperand(0).getOpcode() == ISD::FSQRT) {
6940 SDValue RV =
6941 DAGCombineFastRecipFSQRT(N->getOperand(1).getOperand(0).getOperand(0),
6942 DCI);
6943 if (RV.getNode() != 0) {
6944 DCI.AddToWorklist(RV.getNode());
Andrew Trickac6d9be2013-05-25 02:42:55 +00006945 RV = DAG.getNode(ISD::FP_EXTEND, SDLoc(N->getOperand(1)),
Hal Finkel7530a9f2013-04-04 22:44:12 +00006946 N->getValueType(0), RV);
6947 DCI.AddToWorklist(RV.getNode());
6948 return DAG.getNode(ISD::FMUL, dl, N->getValueType(0),
6949 N->getOperand(0), RV);
6950 }
6951 } else if (N->getOperand(1).getOpcode() == ISD::FP_ROUND &&
6952 N->getOperand(1).getOperand(0).getOpcode() == ISD::FSQRT) {
6953 SDValue RV =
6954 DAGCombineFastRecipFSQRT(N->getOperand(1).getOperand(0).getOperand(0),
6955 DCI);
6956 if (RV.getNode() != 0) {
6957 DCI.AddToWorklist(RV.getNode());
Andrew Trickac6d9be2013-05-25 02:42:55 +00006958 RV = DAG.getNode(ISD::FP_ROUND, SDLoc(N->getOperand(1)),
Hal Finkel7530a9f2013-04-04 22:44:12 +00006959 N->getValueType(0), RV,
6960 N->getOperand(1).getOperand(1));
6961 DCI.AddToWorklist(RV.getNode());
6962 return DAG.getNode(ISD::FMUL, dl, N->getValueType(0),
6963 N->getOperand(0), RV);
6964 }
Hal Finkel827307b2013-04-03 04:01:11 +00006965 }
6966
Hal Finkel63c32a72013-04-03 17:44:56 +00006967 SDValue RV = DAGCombineFastRecip(N->getOperand(1), DCI);
Hal Finkel827307b2013-04-03 04:01:11 +00006968 if (RV.getNode() != 0) {
6969 DCI.AddToWorklist(RV.getNode());
6970 return DAG.getNode(ISD::FMUL, dl, N->getValueType(0),
6971 N->getOperand(0), RV);
6972 }
6973
6974 }
6975 break;
6976 case ISD::FSQRT: {
6977 assert(TM.Options.UnsafeFPMath &&
6978 "Reciprocal estimates require UnsafeFPMath");
6979
6980 // Compute this as 1/(1/sqrt(X)), which is the reciprocal of the
6981 // reciprocal sqrt.
Hal Finkel63c32a72013-04-03 17:44:56 +00006982 SDValue RV = DAGCombineFastRecipFSQRT(N->getOperand(0), DCI);
Hal Finkel827307b2013-04-03 04:01:11 +00006983 if (RV.getNode() != 0) {
6984 DCI.AddToWorklist(RV.getNode());
Hal Finkel63c32a72013-04-03 17:44:56 +00006985 RV = DAGCombineFastRecip(RV, DCI);
Hal Finkel827307b2013-04-03 04:01:11 +00006986 if (RV.getNode() != 0)
6987 return RV;
6988 }
6989
6990 }
6991 break;
Chris Lattner8c13d0a2006-03-01 04:57:39 +00006992 case ISD::SINT_TO_FP:
Chris Lattnera7a58542006-06-16 17:34:12 +00006993 if (TM.getSubtarget<PPCSubtarget>().has64BitSupport()) {
Chris Lattnerecfe55e2006-03-22 05:30:33 +00006994 if (N->getOperand(0).getOpcode() == ISD::FP_TO_SINT) {
6995 // Turn (sint_to_fp (fp_to_sint X)) -> fctidz/fcfid without load/stores.
6996 // We allow the src/dst to be either f32/f64, but the intermediate
6997 // type must be i64.
Owen Anderson825b72b2009-08-11 20:47:22 +00006998 if (N->getOperand(0).getValueType() == MVT::i64 &&
6999 N->getOperand(0).getOperand(0).getValueType() != MVT::ppcf128) {
Dan Gohman475871a2008-07-27 21:46:04 +00007000 SDValue Val = N->getOperand(0).getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00007001 if (Val.getValueType() == MVT::f32) {
7002 Val = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Val);
Gabor Greifba36cb52008-08-28 21:40:38 +00007003 DCI.AddToWorklist(Val.getNode());
Chris Lattnerecfe55e2006-03-22 05:30:33 +00007004 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007005
Owen Anderson825b72b2009-08-11 20:47:22 +00007006 Val = DAG.getNode(PPCISD::FCTIDZ, dl, MVT::f64, Val);
Gabor Greifba36cb52008-08-28 21:40:38 +00007007 DCI.AddToWorklist(Val.getNode());
Owen Anderson825b72b2009-08-11 20:47:22 +00007008 Val = DAG.getNode(PPCISD::FCFID, dl, MVT::f64, Val);
Gabor Greifba36cb52008-08-28 21:40:38 +00007009 DCI.AddToWorklist(Val.getNode());
Owen Anderson825b72b2009-08-11 20:47:22 +00007010 if (N->getValueType(0) == MVT::f32) {
7011 Val = DAG.getNode(ISD::FP_ROUND, dl, MVT::f32, Val,
Chris Lattner0bd48932008-01-17 07:00:52 +00007012 DAG.getIntPtrConstant(0));
Gabor Greifba36cb52008-08-28 21:40:38 +00007013 DCI.AddToWorklist(Val.getNode());
Chris Lattnerecfe55e2006-03-22 05:30:33 +00007014 }
7015 return Val;
Owen Anderson825b72b2009-08-11 20:47:22 +00007016 } else if (N->getOperand(0).getValueType() == MVT::i32) {
Chris Lattnerecfe55e2006-03-22 05:30:33 +00007017 // If the intermediate type is i32, we can avoid the load/store here
7018 // too.
Chris Lattner8c13d0a2006-03-01 04:57:39 +00007019 }
Chris Lattner8c13d0a2006-03-01 04:57:39 +00007020 }
7021 }
7022 break;
Chris Lattner51269842006-03-01 05:50:56 +00007023 case ISD::STORE:
7024 // Turn STORE (FP_TO_SINT F) -> STFIWX(FCTIWZ(F)).
7025 if (TM.getSubtarget<PPCSubtarget>().hasSTFIWX() &&
Chris Lattnera7a02fb2008-01-18 16:54:56 +00007026 !cast<StoreSDNode>(N)->isTruncatingStore() &&
Chris Lattner51269842006-03-01 05:50:56 +00007027 N->getOperand(1).getOpcode() == ISD::FP_TO_SINT &&
Owen Anderson825b72b2009-08-11 20:47:22 +00007028 N->getOperand(1).getValueType() == MVT::i32 &&
7029 N->getOperand(1).getOperand(0).getValueType() != MVT::ppcf128) {
Dan Gohman475871a2008-07-27 21:46:04 +00007030 SDValue Val = N->getOperand(1).getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00007031 if (Val.getValueType() == MVT::f32) {
7032 Val = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Val);
Gabor Greifba36cb52008-08-28 21:40:38 +00007033 DCI.AddToWorklist(Val.getNode());
Chris Lattner51269842006-03-01 05:50:56 +00007034 }
Owen Anderson825b72b2009-08-11 20:47:22 +00007035 Val = DAG.getNode(PPCISD::FCTIWZ, dl, MVT::f64, Val);
Gabor Greifba36cb52008-08-28 21:40:38 +00007036 DCI.AddToWorklist(Val.getNode());
Chris Lattner51269842006-03-01 05:50:56 +00007037
Hal Finkelf170cc92013-04-01 15:37:53 +00007038 SDValue Ops[] = {
7039 N->getOperand(0), Val, N->getOperand(2),
7040 DAG.getValueType(N->getOperand(1).getValueType())
7041 };
7042
7043 Val = DAG.getMemIntrinsicNode(PPCISD::STFIWX, dl,
7044 DAG.getVTList(MVT::Other), Ops, array_lengthof(Ops),
7045 cast<StoreSDNode>(N)->getMemoryVT(),
7046 cast<StoreSDNode>(N)->getMemOperand());
Gabor Greifba36cb52008-08-28 21:40:38 +00007047 DCI.AddToWorklist(Val.getNode());
Chris Lattner51269842006-03-01 05:50:56 +00007048 return Val;
7049 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007050
Chris Lattnerd9989382006-07-10 20:56:58 +00007051 // Turn STORE (BSWAP) -> sthbrx/stwbrx.
Dan Gohman6acaaa82009-09-25 00:57:30 +00007052 if (cast<StoreSDNode>(N)->isUnindexed() &&
7053 N->getOperand(1).getOpcode() == ISD::BSWAP &&
Gabor Greifba36cb52008-08-28 21:40:38 +00007054 N->getOperand(1).getNode()->hasOneUse() &&
Owen Anderson825b72b2009-08-11 20:47:22 +00007055 (N->getOperand(1).getValueType() == MVT::i32 ||
Hal Finkelefdd4672013-03-28 19:25:55 +00007056 N->getOperand(1).getValueType() == MVT::i16 ||
7057 (TM.getSubtarget<PPCSubtarget>().hasLDBRX() &&
Hal Finkel2544f222013-03-28 20:23:46 +00007058 TM.getSubtarget<PPCSubtarget>().isPPC64() &&
Hal Finkelefdd4672013-03-28 19:25:55 +00007059 N->getOperand(1).getValueType() == MVT::i64))) {
Dan Gohman475871a2008-07-27 21:46:04 +00007060 SDValue BSwapOp = N->getOperand(1).getOperand(0);
Chris Lattnerd9989382006-07-10 20:56:58 +00007061 // Do an any-extend to 32-bits if this is a half-word input.
Owen Anderson825b72b2009-08-11 20:47:22 +00007062 if (BSwapOp.getValueType() == MVT::i16)
7063 BSwapOp = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, BSwapOp);
Chris Lattnerd9989382006-07-10 20:56:58 +00007064
Dan Gohmanc76909a2009-09-25 20:36:54 +00007065 SDValue Ops[] = {
7066 N->getOperand(0), BSwapOp, N->getOperand(2),
7067 DAG.getValueType(N->getOperand(1).getValueType())
7068 };
7069 return
7070 DAG.getMemIntrinsicNode(PPCISD::STBRX, dl, DAG.getVTList(MVT::Other),
7071 Ops, array_lengthof(Ops),
7072 cast<StoreSDNode>(N)->getMemoryVT(),
7073 cast<StoreSDNode>(N)->getMemOperand());
Chris Lattnerd9989382006-07-10 20:56:58 +00007074 }
7075 break;
Hal Finkel80d10de2013-05-24 23:00:14 +00007076 case ISD::LOAD: {
7077 LoadSDNode *LD = cast<LoadSDNode>(N);
7078 EVT VT = LD->getValueType(0);
7079 Type *Ty = LD->getMemoryVT().getTypeForEVT(*DAG.getContext());
7080 unsigned ABIAlignment = getDataLayout()->getABITypeAlignment(Ty);
7081 if (ISD::isNON_EXTLoad(N) && VT.isVector() &&
7082 TM.getSubtarget<PPCSubtarget>().hasAltivec() &&
7083 DCI.getDAGCombineLevel() == AfterLegalizeTypes &&
7084 LD->getAlignment() < ABIAlignment) {
7085 // This is a type-legal unaligned Altivec load.
7086 SDValue Chain = LD->getChain();
7087 SDValue Ptr = LD->getBasePtr();
7088
7089 // This implements the loading of unaligned vectors as described in
7090 // the venerable Apple Velocity Engine overview. Specifically:
7091 // https://developer.apple.com/hardwaredrivers/ve/alignment.html
7092 // https://developer.apple.com/hardwaredrivers/ve/code_optimization.html
7093 //
7094 // The general idea is to expand a sequence of one or more unaligned
7095 // loads into a alignment-based permutation-control instruction (lvsl),
7096 // a series of regular vector loads (which always truncate their
7097 // input address to an aligned address), and a series of permutations.
7098 // The results of these permutations are the requested loaded values.
7099 // The trick is that the last "extra" load is not taken from the address
7100 // you might suspect (sizeof(vector) bytes after the last requested
7101 // load), but rather sizeof(vector) - 1 bytes after the last
7102 // requested vector. The point of this is to avoid a page fault if the
7103 // base address happend to be aligned. This works because if the base
7104 // address is aligned, then adding less than a full vector length will
7105 // cause the last vector in the sequence to be (re)loaded. Otherwise,
7106 // the next vector will be fetched as you might suspect was necessary.
7107
Hal Finkel5a0e6042013-05-25 04:05:05 +00007108 // We might be able to reuse the permutation generation from
Hal Finkel80d10de2013-05-24 23:00:14 +00007109 // a different base address offset from this one by an aligned amount.
Hal Finkel5a0e6042013-05-25 04:05:05 +00007110 // The INTRINSIC_WO_CHAIN DAG combine will attempt to perform this
7111 // optimization later.
Hal Finkel80d10de2013-05-24 23:00:14 +00007112 SDValue PermCntl = BuildIntrinsicOp(Intrinsic::ppc_altivec_lvsl, Ptr,
7113 DAG, dl, MVT::v16i8);
7114
7115 // Refine the alignment of the original load (a "new" load created here
7116 // which was identical to the first except for the alignment would be
7117 // merged with the existing node regardless).
7118 MachineFunction &MF = DAG.getMachineFunction();
7119 MachineMemOperand *MMO =
7120 MF.getMachineMemOperand(LD->getPointerInfo(),
7121 LD->getMemOperand()->getFlags(),
7122 LD->getMemoryVT().getStoreSize(),
7123 ABIAlignment);
7124 LD->refineAlignment(MMO);
7125 SDValue BaseLoad = SDValue(LD, 0);
7126
7127 // Note that the value of IncOffset (which is provided to the next
7128 // load's pointer info offset value, and thus used to calculate the
7129 // alignment), and the value of IncValue (which is actually used to
7130 // increment the pointer value) are different! This is because we
7131 // require the next load to appear to be aligned, even though it
7132 // is actually offset from the base pointer by a lesser amount.
7133 int IncOffset = VT.getSizeInBits() / 8;
Hal Finkel1907cad2013-05-26 18:08:30 +00007134 int IncValue = IncOffset;
7135
7136 // Walk (both up and down) the chain looking for another load at the real
7137 // (aligned) offset (the alignment of the other load does not matter in
7138 // this case). If found, then do not use the offset reduction trick, as
7139 // that will prevent the loads from being later combined (as they would
7140 // otherwise be duplicates).
7141 if (!findConsecutiveLoad(LD, DAG))
7142 --IncValue;
7143
Hal Finkel80d10de2013-05-24 23:00:14 +00007144 SDValue Increment = DAG.getConstant(IncValue, getPointerTy());
7145 Ptr = DAG.getNode(ISD::ADD, dl, Ptr.getValueType(), Ptr, Increment);
7146
Hal Finkel80d10de2013-05-24 23:00:14 +00007147 SDValue ExtraLoad =
7148 DAG.getLoad(VT, dl, Chain, Ptr,
7149 LD->getPointerInfo().getWithOffset(IncOffset),
7150 LD->isVolatile(), LD->isNonTemporal(),
7151 LD->isInvariant(), ABIAlignment);
7152
7153 SDValue TF = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
7154 BaseLoad.getValue(1), ExtraLoad.getValue(1));
7155
7156 if (BaseLoad.getValueType() != MVT::v4i32)
7157 BaseLoad = DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, BaseLoad);
7158
7159 if (ExtraLoad.getValueType() != MVT::v4i32)
7160 ExtraLoad = DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, ExtraLoad);
7161
7162 SDValue Perm = BuildIntrinsicOp(Intrinsic::ppc_altivec_vperm,
7163 BaseLoad, ExtraLoad, PermCntl, DAG, dl);
7164
7165 if (VT != MVT::v4i32)
7166 Perm = DAG.getNode(ISD::BITCAST, dl, VT, Perm);
7167
7168 // Now we need to be really careful about how we update the users of the
7169 // original load. We cannot just call DCI.CombineTo (or
7170 // DAG.ReplaceAllUsesWith for that matter), because the load still has
7171 // uses created here (the permutation for example) that need to stay.
7172 SDNode::use_iterator UI = N->use_begin(), UE = N->use_end();
7173 while (UI != UE) {
7174 SDUse &Use = UI.getUse();
7175 SDNode *User = *UI;
7176 // Note: BaseLoad is checked here because it might not be N, but a
7177 // bitcast of N.
7178 if (User == Perm.getNode() || User == BaseLoad.getNode() ||
7179 User == TF.getNode() || Use.getResNo() > 1) {
7180 ++UI;
7181 continue;
7182 }
7183
7184 SDValue To = Use.getResNo() ? TF : Perm;
7185 ++UI;
7186
7187 SmallVector<SDValue, 8> Ops;
7188 for (SDNode::op_iterator O = User->op_begin(),
7189 OE = User->op_end(); O != OE; ++O) {
7190 if (*O == Use)
7191 Ops.push_back(To);
7192 else
7193 Ops.push_back(*O);
7194 }
7195
7196 DAG.UpdateNodeOperands(User, Ops.data(), Ops.size());
7197 }
7198
7199 return SDValue(N, 0);
7200 }
7201 }
7202 break;
Hal Finkel5a0e6042013-05-25 04:05:05 +00007203 case ISD::INTRINSIC_WO_CHAIN:
7204 if (cast<ConstantSDNode>(N->getOperand(0))->getZExtValue() ==
7205 Intrinsic::ppc_altivec_lvsl &&
7206 N->getOperand(1)->getOpcode() == ISD::ADD) {
7207 SDValue Add = N->getOperand(1);
7208
7209 if (DAG.MaskedValueIsZero(Add->getOperand(1),
7210 APInt::getAllOnesValue(4 /* 16 byte alignment */).zext(
7211 Add.getValueType().getScalarType().getSizeInBits()))) {
7212 SDNode *BasePtr = Add->getOperand(0).getNode();
7213 for (SDNode::use_iterator UI = BasePtr->use_begin(),
7214 UE = BasePtr->use_end(); UI != UE; ++UI) {
7215 if (UI->getOpcode() == ISD::INTRINSIC_WO_CHAIN &&
7216 cast<ConstantSDNode>(UI->getOperand(0))->getZExtValue() ==
7217 Intrinsic::ppc_altivec_lvsl) {
7218 // We've found another LVSL, and this address if an aligned
7219 // multiple of that one. The results will be the same, so use the
7220 // one we've just found instead.
7221
7222 return SDValue(*UI, 0);
7223 }
7224 }
7225 }
7226 }
Chris Lattnerd9989382006-07-10 20:56:58 +00007227 case ISD::BSWAP:
7228 // Turn BSWAP (LOAD) -> lhbrx/lwbrx.
Gabor Greifba36cb52008-08-28 21:40:38 +00007229 if (ISD::isNON_EXTLoad(N->getOperand(0).getNode()) &&
Chris Lattnerd9989382006-07-10 20:56:58 +00007230 N->getOperand(0).hasOneUse() &&
Hal Finkelefdd4672013-03-28 19:25:55 +00007231 (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i16 ||
7232 (TM.getSubtarget<PPCSubtarget>().hasLDBRX() &&
Hal Finkel2544f222013-03-28 20:23:46 +00007233 TM.getSubtarget<PPCSubtarget>().isPPC64() &&
Hal Finkelefdd4672013-03-28 19:25:55 +00007234 N->getValueType(0) == MVT::i64))) {
Dan Gohman475871a2008-07-27 21:46:04 +00007235 SDValue Load = N->getOperand(0);
Evan Cheng466685d2006-10-09 20:57:25 +00007236 LoadSDNode *LD = cast<LoadSDNode>(Load);
Chris Lattnerd9989382006-07-10 20:56:58 +00007237 // Create the byte-swapping load.
Dan Gohman475871a2008-07-27 21:46:04 +00007238 SDValue Ops[] = {
Evan Cheng466685d2006-10-09 20:57:25 +00007239 LD->getChain(), // Chain
7240 LD->getBasePtr(), // Ptr
Chris Lattner79e490a2006-08-11 17:18:05 +00007241 DAG.getValueType(N->getValueType(0)) // VT
7242 };
Dan Gohmanc76909a2009-09-25 20:36:54 +00007243 SDValue BSLoad =
7244 DAG.getMemIntrinsicNode(PPCISD::LBRX, dl,
Hal Finkelefdd4672013-03-28 19:25:55 +00007245 DAG.getVTList(N->getValueType(0) == MVT::i64 ?
7246 MVT::i64 : MVT::i32, MVT::Other),
Hal Finkelb52980b2013-03-28 19:43:12 +00007247 Ops, 3, LD->getMemoryVT(), LD->getMemOperand());
Chris Lattnerd9989382006-07-10 20:56:58 +00007248
Scott Michelfdc40a02009-02-17 22:15:04 +00007249 // If this is an i16 load, insert the truncate.
Dan Gohman475871a2008-07-27 21:46:04 +00007250 SDValue ResVal = BSLoad;
Owen Anderson825b72b2009-08-11 20:47:22 +00007251 if (N->getValueType(0) == MVT::i16)
7252 ResVal = DAG.getNode(ISD::TRUNCATE, dl, MVT::i16, BSLoad);
Scott Michelfdc40a02009-02-17 22:15:04 +00007253
Chris Lattnerd9989382006-07-10 20:56:58 +00007254 // First, combine the bswap away. This makes the value produced by the
7255 // load dead.
7256 DCI.CombineTo(N, ResVal);
7257
7258 // Next, combine the load away, we give it a bogus result value but a real
7259 // chain result. The result value is dead because the bswap is dead.
Gabor Greifba36cb52008-08-28 21:40:38 +00007260 DCI.CombineTo(Load.getNode(), ResVal, BSLoad.getValue(1));
Scott Michelfdc40a02009-02-17 22:15:04 +00007261
Chris Lattnerd9989382006-07-10 20:56:58 +00007262 // Return N so it doesn't get rechecked!
Dan Gohman475871a2008-07-27 21:46:04 +00007263 return SDValue(N, 0);
Chris Lattnerd9989382006-07-10 20:56:58 +00007264 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007265
Chris Lattner51269842006-03-01 05:50:56 +00007266 break;
Chris Lattner4468c222006-03-31 06:02:07 +00007267 case PPCISD::VCMP: {
7268 // If a VCMPo node already exists with exactly the same operands as this
7269 // node, use its result instead of this node (VCMPo computes both a CR6 and
7270 // a normal output).
7271 //
7272 if (!N->getOperand(0).hasOneUse() &&
7273 !N->getOperand(1).hasOneUse() &&
7274 !N->getOperand(2).hasOneUse()) {
Scott Michelfdc40a02009-02-17 22:15:04 +00007275
Chris Lattner4468c222006-03-31 06:02:07 +00007276 // Scan all of the users of the LHS, looking for VCMPo's that match.
7277 SDNode *VCMPoNode = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +00007278
Gabor Greifba36cb52008-08-28 21:40:38 +00007279 SDNode *LHSN = N->getOperand(0).getNode();
Chris Lattner4468c222006-03-31 06:02:07 +00007280 for (SDNode::use_iterator UI = LHSN->use_begin(), E = LHSN->use_end();
7281 UI != E; ++UI)
Dan Gohman89684502008-07-27 20:43:25 +00007282 if (UI->getOpcode() == PPCISD::VCMPo &&
7283 UI->getOperand(1) == N->getOperand(1) &&
7284 UI->getOperand(2) == N->getOperand(2) &&
7285 UI->getOperand(0) == N->getOperand(0)) {
7286 VCMPoNode = *UI;
Chris Lattner4468c222006-03-31 06:02:07 +00007287 break;
7288 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007289
Chris Lattner00901202006-04-18 18:28:22 +00007290 // If there is no VCMPo node, or if the flag value has a single use, don't
7291 // transform this.
7292 if (!VCMPoNode || VCMPoNode->hasNUsesOfValue(0, 1))
7293 break;
Scott Michelfdc40a02009-02-17 22:15:04 +00007294
7295 // Look at the (necessarily single) use of the flag value. If it has a
Chris Lattner00901202006-04-18 18:28:22 +00007296 // chain, this transformation is more complex. Note that multiple things
7297 // could use the value result, which we should ignore.
7298 SDNode *FlagUser = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +00007299 for (SDNode::use_iterator UI = VCMPoNode->use_begin();
Chris Lattner00901202006-04-18 18:28:22 +00007300 FlagUser == 0; ++UI) {
7301 assert(UI != VCMPoNode->use_end() && "Didn't find user!");
Dan Gohman89684502008-07-27 20:43:25 +00007302 SDNode *User = *UI;
Chris Lattner00901202006-04-18 18:28:22 +00007303 for (unsigned i = 0, e = User->getNumOperands(); i != e; ++i) {
Dan Gohman475871a2008-07-27 21:46:04 +00007304 if (User->getOperand(i) == SDValue(VCMPoNode, 1)) {
Chris Lattner00901202006-04-18 18:28:22 +00007305 FlagUser = User;
7306 break;
7307 }
7308 }
7309 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007310
Chris Lattner00901202006-04-18 18:28:22 +00007311 // If the user is a MFCR instruction, we know this is safe. Otherwise we
7312 // give up for right now.
7313 if (FlagUser->getOpcode() == PPCISD::MFCR)
Dan Gohman475871a2008-07-27 21:46:04 +00007314 return SDValue(VCMPoNode, 0);
Chris Lattner4468c222006-03-31 06:02:07 +00007315 }
7316 break;
7317 }
Chris Lattner90564f22006-04-18 17:59:36 +00007318 case ISD::BR_CC: {
7319 // If this is a branch on an altivec predicate comparison, lower this so
7320 // that we don't have to do a MFCR: instead, branch directly on CR6. This
7321 // lowering is done pre-legalize, because the legalizer lowers the predicate
7322 // compare down to code that is difficult to reassemble.
7323 ISD::CondCode CC = cast<CondCodeSDNode>(N->getOperand(1))->get();
Dan Gohman475871a2008-07-27 21:46:04 +00007324 SDValue LHS = N->getOperand(2), RHS = N->getOperand(3);
Hal Finkelb1fd3cd2013-05-15 21:37:41 +00007325
7326 // Sometimes the promoted value of the intrinsic is ANDed by some non-zero
7327 // value. If so, pass-through the AND to get to the intrinsic.
7328 if (LHS.getOpcode() == ISD::AND &&
7329 LHS.getOperand(0).getOpcode() == ISD::INTRINSIC_W_CHAIN &&
7330 cast<ConstantSDNode>(LHS.getOperand(0).getOperand(1))->getZExtValue() ==
7331 Intrinsic::ppc_is_decremented_ctr_nonzero &&
7332 isa<ConstantSDNode>(LHS.getOperand(1)) &&
7333 !cast<ConstantSDNode>(LHS.getOperand(1))->getConstantIntValue()->
7334 isZero())
7335 LHS = LHS.getOperand(0);
7336
7337 if (LHS.getOpcode() == ISD::INTRINSIC_W_CHAIN &&
7338 cast<ConstantSDNode>(LHS.getOperand(1))->getZExtValue() ==
7339 Intrinsic::ppc_is_decremented_ctr_nonzero &&
7340 isa<ConstantSDNode>(RHS)) {
7341 assert((CC == ISD::SETEQ || CC == ISD::SETNE) &&
7342 "Counter decrement comparison is not EQ or NE");
7343
7344 unsigned Val = cast<ConstantSDNode>(RHS)->getZExtValue();
7345 bool isBDNZ = (CC == ISD::SETEQ && Val) ||
7346 (CC == ISD::SETNE && !Val);
7347
7348 // We now need to make the intrinsic dead (it cannot be instruction
7349 // selected).
7350 DAG.ReplaceAllUsesOfValueWith(LHS.getValue(1), LHS.getOperand(0));
7351 assert(LHS.getNode()->hasOneUse() &&
7352 "Counter decrement has more than one use");
7353
7354 return DAG.getNode(isBDNZ ? PPCISD::BDNZ : PPCISD::BDZ, dl, MVT::Other,
7355 N->getOperand(0), N->getOperand(4));
7356 }
7357
Chris Lattner90564f22006-04-18 17:59:36 +00007358 int CompareOpc;
7359 bool isDot;
Scott Michelfdc40a02009-02-17 22:15:04 +00007360
Chris Lattner90564f22006-04-18 17:59:36 +00007361 if (LHS.getOpcode() == ISD::INTRINSIC_WO_CHAIN &&
7362 isa<ConstantSDNode>(RHS) && (CC == ISD::SETEQ || CC == ISD::SETNE) &&
7363 getAltivecCompareInfo(LHS, CompareOpc, isDot)) {
7364 assert(isDot && "Can't compare against a vector result!");
Scott Michelfdc40a02009-02-17 22:15:04 +00007365
Chris Lattner90564f22006-04-18 17:59:36 +00007366 // If this is a comparison against something other than 0/1, then we know
7367 // that the condition is never/always true.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00007368 unsigned Val = cast<ConstantSDNode>(RHS)->getZExtValue();
Chris Lattner90564f22006-04-18 17:59:36 +00007369 if (Val != 0 && Val != 1) {
7370 if (CC == ISD::SETEQ) // Cond never true, remove branch.
7371 return N->getOperand(0);
7372 // Always !=, turn it into an unconditional branch.
Owen Anderson825b72b2009-08-11 20:47:22 +00007373 return DAG.getNode(ISD::BR, dl, MVT::Other,
Chris Lattner90564f22006-04-18 17:59:36 +00007374 N->getOperand(0), N->getOperand(4));
7375 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007376
Chris Lattner90564f22006-04-18 17:59:36 +00007377 bool BranchOnWhenPredTrue = (CC == ISD::SETEQ) ^ (Val == 0);
Scott Michelfdc40a02009-02-17 22:15:04 +00007378
Chris Lattner90564f22006-04-18 17:59:36 +00007379 // Create the PPCISD altivec 'dot' comparison node.
Dan Gohman475871a2008-07-27 21:46:04 +00007380 SDValue Ops[] = {
Chris Lattner79e490a2006-08-11 17:18:05 +00007381 LHS.getOperand(2), // LHS of compare
7382 LHS.getOperand(3), // RHS of compare
Owen Anderson825b72b2009-08-11 20:47:22 +00007383 DAG.getConstant(CompareOpc, MVT::i32)
Chris Lattner79e490a2006-08-11 17:18:05 +00007384 };
Benjamin Kramer3853f742013-03-07 20:33:29 +00007385 EVT VTs[] = { LHS.getOperand(2).getValueType(), MVT::Glue };
Dale Johannesen3484c092009-02-05 22:07:54 +00007386 SDValue CompNode = DAG.getNode(PPCISD::VCMPo, dl, VTs, Ops, 3);
Scott Michelfdc40a02009-02-17 22:15:04 +00007387
Chris Lattner90564f22006-04-18 17:59:36 +00007388 // Unpack the result based on how the target uses it.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00007389 PPC::Predicate CompOpc;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00007390 switch (cast<ConstantSDNode>(LHS.getOperand(1))->getZExtValue()) {
Chris Lattner90564f22006-04-18 17:59:36 +00007391 default: // Can't happen, don't crash on invalid number though.
7392 case 0: // Branch on the value of the EQ bit of CR6.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00007393 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_EQ : PPC::PRED_NE;
Chris Lattner90564f22006-04-18 17:59:36 +00007394 break;
7395 case 1: // Branch on the inverted value of the EQ bit of CR6.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00007396 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_NE : PPC::PRED_EQ;
Chris Lattner90564f22006-04-18 17:59:36 +00007397 break;
7398 case 2: // Branch on the value of the LT bit of CR6.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00007399 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_LT : PPC::PRED_GE;
Chris Lattner90564f22006-04-18 17:59:36 +00007400 break;
7401 case 3: // Branch on the inverted value of the LT bit of CR6.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00007402 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_GE : PPC::PRED_LT;
Chris Lattner90564f22006-04-18 17:59:36 +00007403 break;
7404 }
7405
Owen Anderson825b72b2009-08-11 20:47:22 +00007406 return DAG.getNode(PPCISD::COND_BRANCH, dl, MVT::Other, N->getOperand(0),
7407 DAG.getConstant(CompOpc, MVT::i32),
7408 DAG.getRegister(PPC::CR6, MVT::i32),
Chris Lattner90564f22006-04-18 17:59:36 +00007409 N->getOperand(4), CompNode.getValue(1));
7410 }
7411 break;
7412 }
Chris Lattner8c13d0a2006-03-01 04:57:39 +00007413 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007414
Dan Gohman475871a2008-07-27 21:46:04 +00007415 return SDValue();
Chris Lattner8c13d0a2006-03-01 04:57:39 +00007416}
7417
Chris Lattner1a635d62006-04-14 06:01:58 +00007418//===----------------------------------------------------------------------===//
7419// Inline Assembly Support
7420//===----------------------------------------------------------------------===//
7421
Dan Gohman475871a2008-07-27 21:46:04 +00007422void PPCTargetLowering::computeMaskedBitsForTargetNode(const SDValue Op,
Scott Michelfdc40a02009-02-17 22:15:04 +00007423 APInt &KnownZero,
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00007424 APInt &KnownOne,
Dan Gohmanea859be2007-06-22 14:59:07 +00007425 const SelectionDAG &DAG,
Chris Lattnerbbe77de2006-04-02 06:26:07 +00007426 unsigned Depth) const {
Rafael Espindola26c8dcc2012-04-04 12:51:34 +00007427 KnownZero = KnownOne = APInt(KnownZero.getBitWidth(), 0);
Chris Lattnerbbe77de2006-04-02 06:26:07 +00007428 switch (Op.getOpcode()) {
7429 default: break;
Chris Lattnerd9989382006-07-10 20:56:58 +00007430 case PPCISD::LBRX: {
7431 // lhbrx is known to have the top bits cleared out.
Dan Gohmanae03af22009-09-27 23:17:47 +00007432 if (cast<VTSDNode>(Op.getOperand(2))->getVT() == MVT::i16)
Chris Lattnerd9989382006-07-10 20:56:58 +00007433 KnownZero = 0xFFFF0000;
7434 break;
7435 }
Chris Lattnerbbe77de2006-04-02 06:26:07 +00007436 case ISD::INTRINSIC_WO_CHAIN: {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00007437 switch (cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue()) {
Chris Lattnerbbe77de2006-04-02 06:26:07 +00007438 default: break;
7439 case Intrinsic::ppc_altivec_vcmpbfp_p:
7440 case Intrinsic::ppc_altivec_vcmpeqfp_p:
7441 case Intrinsic::ppc_altivec_vcmpequb_p:
7442 case Intrinsic::ppc_altivec_vcmpequh_p:
7443 case Intrinsic::ppc_altivec_vcmpequw_p:
7444 case Intrinsic::ppc_altivec_vcmpgefp_p:
7445 case Intrinsic::ppc_altivec_vcmpgtfp_p:
7446 case Intrinsic::ppc_altivec_vcmpgtsb_p:
7447 case Intrinsic::ppc_altivec_vcmpgtsh_p:
7448 case Intrinsic::ppc_altivec_vcmpgtsw_p:
7449 case Intrinsic::ppc_altivec_vcmpgtub_p:
7450 case Intrinsic::ppc_altivec_vcmpgtuh_p:
7451 case Intrinsic::ppc_altivec_vcmpgtuw_p:
7452 KnownZero = ~1U; // All bits but the low one are known to be zero.
7453 break;
Scott Michelfdc40a02009-02-17 22:15:04 +00007454 }
Chris Lattnerbbe77de2006-04-02 06:26:07 +00007455 }
7456 }
7457}
7458
7459
Chris Lattner4234f572007-03-25 02:14:49 +00007460/// getConstraintType - Given a constraint, return the type of
Chris Lattnerad3bc8d2006-02-07 20:16:30 +00007461/// constraint it is for this target.
Scott Michelfdc40a02009-02-17 22:15:04 +00007462PPCTargetLowering::ConstraintType
Chris Lattner4234f572007-03-25 02:14:49 +00007463PPCTargetLowering::getConstraintType(const std::string &Constraint) const {
7464 if (Constraint.size() == 1) {
7465 switch (Constraint[0]) {
7466 default: break;
7467 case 'b':
7468 case 'r':
7469 case 'f':
7470 case 'v':
7471 case 'y':
7472 return C_RegisterClass;
Hal Finkel827b7a02012-11-05 18:18:42 +00007473 case 'Z':
7474 // FIXME: While Z does indicate a memory constraint, it specifically
7475 // indicates an r+r address (used in conjunction with the 'y' modifier
7476 // in the replacement string). Currently, we're forcing the base
7477 // register to be r0 in the asm printer (which is interpreted as zero)
7478 // and forming the complete address in the second register. This is
7479 // suboptimal.
7480 return C_Memory;
Chris Lattner4234f572007-03-25 02:14:49 +00007481 }
7482 }
7483 return TargetLowering::getConstraintType(Constraint);
Chris Lattnerad3bc8d2006-02-07 20:16:30 +00007484}
7485
John Thompson44ab89e2010-10-29 17:29:13 +00007486/// Examine constraint type and operand type and determine a weight value.
7487/// This object must already have been set up with the operand type
7488/// and the current alternative constraint selected.
7489TargetLowering::ConstraintWeight
7490PPCTargetLowering::getSingleConstraintMatchWeight(
7491 AsmOperandInfo &info, const char *constraint) const {
7492 ConstraintWeight weight = CW_Invalid;
7493 Value *CallOperandVal = info.CallOperandVal;
7494 // If we don't have a value, we can't do a match,
7495 // but allow it at the lowest weight.
7496 if (CallOperandVal == NULL)
7497 return CW_Default;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00007498 Type *type = CallOperandVal->getType();
John Thompson44ab89e2010-10-29 17:29:13 +00007499 // Look at the constraint type.
7500 switch (*constraint) {
7501 default:
7502 weight = TargetLowering::getSingleConstraintMatchWeight(info, constraint);
7503 break;
7504 case 'b':
7505 if (type->isIntegerTy())
7506 weight = CW_Register;
7507 break;
7508 case 'f':
7509 if (type->isFloatTy())
7510 weight = CW_Register;
7511 break;
7512 case 'd':
7513 if (type->isDoubleTy())
7514 weight = CW_Register;
7515 break;
7516 case 'v':
7517 if (type->isVectorTy())
7518 weight = CW_Register;
7519 break;
7520 case 'y':
7521 weight = CW_Register;
7522 break;
Hal Finkel827b7a02012-11-05 18:18:42 +00007523 case 'Z':
7524 weight = CW_Memory;
7525 break;
John Thompson44ab89e2010-10-29 17:29:13 +00007526 }
7527 return weight;
7528}
7529
Scott Michelfdc40a02009-02-17 22:15:04 +00007530std::pair<unsigned, const TargetRegisterClass*>
Chris Lattner331d1bc2006-11-02 01:44:04 +00007531PPCTargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +00007532 EVT VT) const {
Chris Lattnerddc787d2006-01-31 19:20:21 +00007533 if (Constraint.size() == 1) {
Chris Lattner331d1bc2006-11-02 01:44:04 +00007534 // GCC RS6000 Constraint Letters
7535 switch (Constraint[0]) {
7536 case 'b': // R1-R31
Hal Finkela548afc2013-03-19 18:51:05 +00007537 if (VT == MVT::i64 && PPCSubTarget.isPPC64())
7538 return std::make_pair(0U, &PPC::G8RC_NOX0RegClass);
7539 return std::make_pair(0U, &PPC::GPRC_NOR0RegClass);
Chris Lattner331d1bc2006-11-02 01:44:04 +00007540 case 'r': // R0-R31
Owen Anderson825b72b2009-08-11 20:47:22 +00007541 if (VT == MVT::i64 && PPCSubTarget.isPPC64())
Craig Topperc9099502012-04-20 06:31:50 +00007542 return std::make_pair(0U, &PPC::G8RCRegClass);
7543 return std::make_pair(0U, &PPC::GPRCRegClass);
Chris Lattner331d1bc2006-11-02 01:44:04 +00007544 case 'f':
Ulrich Weigand78dab642012-10-29 17:49:34 +00007545 if (VT == MVT::f32 || VT == MVT::i32)
Craig Topperc9099502012-04-20 06:31:50 +00007546 return std::make_pair(0U, &PPC::F4RCRegClass);
Ulrich Weigand78dab642012-10-29 17:49:34 +00007547 if (VT == MVT::f64 || VT == MVT::i64)
Craig Topperc9099502012-04-20 06:31:50 +00007548 return std::make_pair(0U, &PPC::F8RCRegClass);
Chris Lattner331d1bc2006-11-02 01:44:04 +00007549 break;
Scott Michelfdc40a02009-02-17 22:15:04 +00007550 case 'v':
Craig Topperc9099502012-04-20 06:31:50 +00007551 return std::make_pair(0U, &PPC::VRRCRegClass);
Chris Lattner331d1bc2006-11-02 01:44:04 +00007552 case 'y': // crrc
Craig Topperc9099502012-04-20 06:31:50 +00007553 return std::make_pair(0U, &PPC::CRRCRegClass);
Chris Lattnerddc787d2006-01-31 19:20:21 +00007554 }
7555 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007556
Chris Lattner331d1bc2006-11-02 01:44:04 +00007557 return TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
Chris Lattnerddc787d2006-01-31 19:20:21 +00007558}
Chris Lattner763317d2006-02-07 00:47:13 +00007559
Chris Lattner331d1bc2006-11-02 01:44:04 +00007560
Chris Lattner48884cd2007-08-25 00:47:38 +00007561/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
Dale Johannesen1784d162010-06-25 21:55:36 +00007562/// vector. If it is invalid, don't add anything to Ops.
Eric Christopher471e4222011-06-08 23:55:35 +00007563void PPCTargetLowering::LowerAsmOperandForConstraint(SDValue Op,
Eric Christopher100c8332011-06-02 23:16:42 +00007564 std::string &Constraint,
Dan Gohman475871a2008-07-27 21:46:04 +00007565 std::vector<SDValue>&Ops,
Chris Lattner5e764232008-04-26 23:02:14 +00007566 SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +00007567 SDValue Result(0,0);
Eric Christopher471e4222011-06-08 23:55:35 +00007568
Eric Christopher100c8332011-06-02 23:16:42 +00007569 // Only support length 1 constraints.
7570 if (Constraint.length() > 1) return;
Eric Christopher471e4222011-06-08 23:55:35 +00007571
Eric Christopher100c8332011-06-02 23:16:42 +00007572 char Letter = Constraint[0];
Chris Lattner763317d2006-02-07 00:47:13 +00007573 switch (Letter) {
7574 default: break;
7575 case 'I':
7576 case 'J':
7577 case 'K':
7578 case 'L':
7579 case 'M':
7580 case 'N':
7581 case 'O':
7582 case 'P': {
Chris Lattner9f5d5782007-05-15 01:31:05 +00007583 ConstantSDNode *CST = dyn_cast<ConstantSDNode>(Op);
Chris Lattner48884cd2007-08-25 00:47:38 +00007584 if (!CST) return; // Must be an immediate to match.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00007585 unsigned Value = CST->getZExtValue();
Chris Lattner763317d2006-02-07 00:47:13 +00007586 switch (Letter) {
Torok Edwinc23197a2009-07-14 16:55:14 +00007587 default: llvm_unreachable("Unknown constraint letter!");
Chris Lattner763317d2006-02-07 00:47:13 +00007588 case 'I': // "I" is a signed 16-bit constant.
Chris Lattner9f5d5782007-05-15 01:31:05 +00007589 if ((short)Value == (int)Value)
Chris Lattner48884cd2007-08-25 00:47:38 +00007590 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00007591 break;
Chris Lattner763317d2006-02-07 00:47:13 +00007592 case 'J': // "J" is a constant with only the high-order 16 bits nonzero.
7593 case 'L': // "L" is a signed 16-bit constant shifted left 16 bits.
Chris Lattner9f5d5782007-05-15 01:31:05 +00007594 if ((short)Value == 0)
Chris Lattner48884cd2007-08-25 00:47:38 +00007595 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00007596 break;
Chris Lattner763317d2006-02-07 00:47:13 +00007597 case 'K': // "K" is a constant with only the low-order 16 bits nonzero.
Chris Lattner9f5d5782007-05-15 01:31:05 +00007598 if ((Value >> 16) == 0)
Chris Lattner48884cd2007-08-25 00:47:38 +00007599 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00007600 break;
Chris Lattner763317d2006-02-07 00:47:13 +00007601 case 'M': // "M" is a constant that is greater than 31.
Chris Lattner9f5d5782007-05-15 01:31:05 +00007602 if (Value > 31)
Chris Lattner48884cd2007-08-25 00:47:38 +00007603 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00007604 break;
Chris Lattner763317d2006-02-07 00:47:13 +00007605 case 'N': // "N" is a positive constant that is an exact power of two.
Chris Lattner9f5d5782007-05-15 01:31:05 +00007606 if ((int)Value > 0 && isPowerOf2_32(Value))
Chris Lattner48884cd2007-08-25 00:47:38 +00007607 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00007608 break;
Scott Michelfdc40a02009-02-17 22:15:04 +00007609 case 'O': // "O" is the constant zero.
Chris Lattner9f5d5782007-05-15 01:31:05 +00007610 if (Value == 0)
Chris Lattner48884cd2007-08-25 00:47:38 +00007611 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00007612 break;
Chris Lattner763317d2006-02-07 00:47:13 +00007613 case 'P': // "P" is a constant whose negation is a signed 16-bit constant.
Chris Lattner9f5d5782007-05-15 01:31:05 +00007614 if ((short)-Value == (int)-Value)
Chris Lattner48884cd2007-08-25 00:47:38 +00007615 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00007616 break;
Chris Lattner763317d2006-02-07 00:47:13 +00007617 }
7618 break;
7619 }
7620 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007621
Gabor Greifba36cb52008-08-28 21:40:38 +00007622 if (Result.getNode()) {
Chris Lattner48884cd2007-08-25 00:47:38 +00007623 Ops.push_back(Result);
7624 return;
7625 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007626
Chris Lattner763317d2006-02-07 00:47:13 +00007627 // Handle standard constraint letters.
Eric Christopher100c8332011-06-02 23:16:42 +00007628 TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, Ops, DAG);
Chris Lattner763317d2006-02-07 00:47:13 +00007629}
Evan Chengc4c62572006-03-13 23:20:37 +00007630
Chris Lattnerc9addb72007-03-30 23:15:24 +00007631// isLegalAddressingMode - Return true if the addressing mode represented
7632// by AM is legal for this target, for a load/store of the specified type.
Scott Michelfdc40a02009-02-17 22:15:04 +00007633bool PPCTargetLowering::isLegalAddressingMode(const AddrMode &AM,
Chris Lattnerdb125cf2011-07-18 04:54:35 +00007634 Type *Ty) const {
Chris Lattnerc9addb72007-03-30 23:15:24 +00007635 // FIXME: PPC does not allow r+i addressing modes for vectors!
Scott Michelfdc40a02009-02-17 22:15:04 +00007636
Chris Lattnerc9addb72007-03-30 23:15:24 +00007637 // PPC allows a sign-extended 16-bit immediate field.
7638 if (AM.BaseOffs <= -(1LL << 16) || AM.BaseOffs >= (1LL << 16)-1)
7639 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00007640
Chris Lattnerc9addb72007-03-30 23:15:24 +00007641 // No global is ever allowed as a base.
7642 if (AM.BaseGV)
7643 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00007644
7645 // PPC only support r+r,
Chris Lattnerc9addb72007-03-30 23:15:24 +00007646 switch (AM.Scale) {
7647 case 0: // "r+i" or just "i", depending on HasBaseReg.
7648 break;
7649 case 1:
7650 if (AM.HasBaseReg && AM.BaseOffs) // "r+r+i" is not allowed.
7651 return false;
7652 // Otherwise we have r+r or r+i.
7653 break;
7654 case 2:
7655 if (AM.HasBaseReg || AM.BaseOffs) // 2*r+r or 2*r+i is not allowed.
7656 return false;
7657 // Allow 2*r as r+r.
7658 break;
Chris Lattner7c7ba9d2007-04-09 22:10:05 +00007659 default:
7660 // No other scales are supported.
7661 return false;
Chris Lattnerc9addb72007-03-30 23:15:24 +00007662 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007663
Chris Lattnerc9addb72007-03-30 23:15:24 +00007664 return true;
7665}
7666
Dan Gohmand858e902010-04-17 15:26:15 +00007667SDValue PPCTargetLowering::LowerRETURNADDR(SDValue Op,
7668 SelectionDAG &DAG) const {
Evan Cheng2457f2c2010-05-22 01:47:14 +00007669 MachineFunction &MF = DAG.getMachineFunction();
7670 MachineFrameInfo *MFI = MF.getFrameInfo();
7671 MFI->setReturnAddressIsTaken(true);
7672
Andrew Trickac6d9be2013-05-25 02:42:55 +00007673 SDLoc dl(Op);
Dale Johannesen08673d22010-05-03 22:59:34 +00007674 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Chris Lattner3fc027d2007-12-08 06:59:59 +00007675
Dale Johannesen08673d22010-05-03 22:59:34 +00007676 // Make sure the function does not optimize away the store of the RA to
7677 // the stack.
Chris Lattner3fc027d2007-12-08 06:59:59 +00007678 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
Dale Johannesen08673d22010-05-03 22:59:34 +00007679 FuncInfo->setLRStoreRequired();
7680 bool isPPC64 = PPCSubTarget.isPPC64();
7681 bool isDarwinABI = PPCSubTarget.isDarwinABI();
7682
7683 if (Depth > 0) {
7684 SDValue FrameAddr = LowerFRAMEADDR(Op, DAG);
7685 SDValue Offset =
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007686
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00007687 DAG.getConstant(PPCFrameLowering::getReturnSaveOffset(isPPC64, isDarwinABI),
Dale Johannesen08673d22010-05-03 22:59:34 +00007688 isPPC64? MVT::i64 : MVT::i32);
7689 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
7690 DAG.getNode(ISD::ADD, dl, getPointerTy(),
7691 FrameAddr, Offset),
Pete Cooperd752e0f2011-11-08 18:42:53 +00007692 MachinePointerInfo(), false, false, false, 0);
Dale Johannesen08673d22010-05-03 22:59:34 +00007693 }
Chris Lattner3fc027d2007-12-08 06:59:59 +00007694
Chris Lattner3fc027d2007-12-08 06:59:59 +00007695 // Just load the return address off the stack.
Dan Gohman475871a2008-07-27 21:46:04 +00007696 SDValue RetAddrFI = getReturnAddrFrameIndex(DAG);
Dale Johannesen08673d22010-05-03 22:59:34 +00007697 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00007698 RetAddrFI, MachinePointerInfo(), false, false, false, 0);
Chris Lattner3fc027d2007-12-08 06:59:59 +00007699}
7700
Dan Gohmand858e902010-04-17 15:26:15 +00007701SDValue PPCTargetLowering::LowerFRAMEADDR(SDValue Op,
7702 SelectionDAG &DAG) const {
Andrew Trickac6d9be2013-05-25 02:42:55 +00007703 SDLoc dl(Op);
Dale Johannesen08673d22010-05-03 22:59:34 +00007704 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00007705
Owen Andersone50ed302009-08-10 22:56:29 +00007706 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson825b72b2009-08-11 20:47:22 +00007707 bool isPPC64 = PtrVT == MVT::i64;
Scott Michelfdc40a02009-02-17 22:15:04 +00007708
Nicolas Geoffray43c6e7c2007-03-01 13:11:38 +00007709 MachineFunction &MF = DAG.getMachineFunction();
7710 MachineFrameInfo *MFI = MF.getFrameInfo();
Dale Johannesen08673d22010-05-03 22:59:34 +00007711 MFI->setFrameAddressIsTaken(true);
Hal Finkele9cc0a02013-03-21 19:03:19 +00007712
7713 // Naked functions never have a frame pointer, and so we use r1. For all
7714 // other functions, this decision must be delayed until during PEI.
7715 unsigned FrameReg;
7716 if (MF.getFunction()->getAttributes().hasAttribute(
7717 AttributeSet::FunctionIndex, Attribute::Naked))
7718 FrameReg = isPPC64 ? PPC::X1 : PPC::R1;
7719 else
7720 FrameReg = isPPC64 ? PPC::FP8 : PPC::FP;
7721
Dale Johannesen08673d22010-05-03 22:59:34 +00007722 SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl, FrameReg,
7723 PtrVT);
7724 while (Depth--)
7725 FrameAddr = DAG.getLoad(Op.getValueType(), dl, DAG.getEntryNode(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00007726 FrameAddr, MachinePointerInfo(), false, false,
7727 false, 0);
Dale Johannesen08673d22010-05-03 22:59:34 +00007728 return FrameAddr;
Nicolas Geoffray43c6e7c2007-03-01 13:11:38 +00007729}
Dan Gohman54aeea32008-10-21 03:41:46 +00007730
7731bool
7732PPCTargetLowering::isOffsetFoldingLegal(const GlobalAddressSDNode *GA) const {
7733 // The PowerPC target isn't yet aware of offsets.
7734 return false;
7735}
Tilmann Schellerffd02002009-07-03 06:45:56 +00007736
Evan Cheng42642d02010-04-01 20:10:42 +00007737/// getOptimalMemOpType - Returns the target specific optimal type for load
Evan Chengf28f8bc2010-04-02 19:36:14 +00007738/// and store operations as a result of memset, memcpy, and memmove
7739/// lowering. If DstAlign is zero that means it's safe to destination
7740/// alignment can satisfy any constraint. Similarly if SrcAlign is zero it
7741/// means there isn't a need to check it against alignment requirement,
Evan Cheng946a3a92012-12-12 02:34:41 +00007742/// probably because the source does not need to be loaded. If 'IsMemset' is
7743/// true, that means it's expanding a memset. If 'ZeroMemset' is true, that
7744/// means it's a memset of zero. 'MemcpyStrSrc' indicates whether the memcpy
7745/// source is constant so it does not need to be loaded.
Dan Gohman37f32ee2010-04-16 20:11:05 +00007746/// It returns EVT::Other if the type should be determined using generic
7747/// target-independent logic.
Evan Cheng255f20f2010-04-01 06:04:33 +00007748EVT PPCTargetLowering::getOptimalMemOpType(uint64_t Size,
7749 unsigned DstAlign, unsigned SrcAlign,
Evan Cheng946a3a92012-12-12 02:34:41 +00007750 bool IsMemset, bool ZeroMemset,
Evan Chengc3b0c342010-04-08 07:37:57 +00007751 bool MemcpyStrSrc,
Dan Gohman37f32ee2010-04-16 20:11:05 +00007752 MachineFunction &MF) const {
Tilmann Schellerffd02002009-07-03 06:45:56 +00007753 if (this->PPCSubTarget.isPPC64()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00007754 return MVT::i64;
Tilmann Schellerffd02002009-07-03 06:45:56 +00007755 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +00007756 return MVT::i32;
Tilmann Schellerffd02002009-07-03 06:45:56 +00007757 }
7758}
Hal Finkel3f31d492012-04-01 19:23:08 +00007759
Hal Finkel2d37f7b2013-03-15 15:27:13 +00007760bool PPCTargetLowering::allowsUnalignedMemoryAccesses(EVT VT,
7761 bool *Fast) const {
7762 if (DisablePPCUnaligned)
7763 return false;
7764
7765 // PowerPC supports unaligned memory access for simple non-vector types.
7766 // Although accessing unaligned addresses is not as efficient as accessing
7767 // aligned addresses, it is generally more efficient than manual expansion,
7768 // and generally only traps for software emulation when crossing page
7769 // boundaries.
7770
7771 if (!VT.isSimple())
7772 return false;
7773
7774 if (VT.getSimpleVT().isVector())
7775 return false;
7776
7777 if (VT == MVT::ppcf128)
7778 return false;
7779
7780 if (Fast)
7781 *Fast = true;
7782
7783 return true;
7784}
7785
Hal Finkel070b8db2012-06-22 00:49:52 +00007786/// isFMAFasterThanMulAndAdd - Return true if an FMA operation is faster than
7787/// a pair of mul and add instructions. fmuladd intrinsics will be expanded to
7788/// FMAs when this method returns true (and FMAs are legal), otherwise fmuladd
7789/// is expanded to mul + add.
7790bool PPCTargetLowering::isFMAFasterThanMulAndAdd(EVT VT) const {
7791 if (!VT.isSimple())
7792 return false;
7793
7794 switch (VT.getSimpleVT().SimpleTy) {
7795 case MVT::f32:
7796 case MVT::f64:
7797 case MVT::v4f32:
7798 return true;
7799 default:
7800 break;
7801 }
7802
7803 return false;
7804}
7805
Hal Finkel3f31d492012-04-01 19:23:08 +00007806Sched::Preference PPCTargetLowering::getSchedulingPreference(SDNode *N) const {
Hal Finkel71ffcfe2012-06-10 19:32:29 +00007807 if (DisableILPPref)
7808 return TargetLowering::getSchedulingPreference(N);
Hal Finkel3f31d492012-04-01 19:23:08 +00007809
Hal Finkel71ffcfe2012-06-10 19:32:29 +00007810 return Sched::ILP;
Hal Finkel3f31d492012-04-01 19:23:08 +00007811}
7812