blob: 9437e86f0f73e325024d4ab8b7b8efb56c8d9105 [file] [log] [blame]
Dan Gohmanb0cf29c2008-08-13 20:19:35 +00001///===-- FastISel.cpp - Implementation of the FastISel class --------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file contains the implementation of the FastISel class.
11//
Dan Gohman5ec9efd2008-09-30 20:48:29 +000012// "Fast" instruction selection is designed to emit very poor code quickly.
13// Also, it is not designed to be able to do much lowering, so most illegal
Chris Lattner44d2a982008-10-13 01:59:13 +000014// types (e.g. i64 on 32-bit targets) and operations are not supported. It is
15// also not intended to be able to do much optimization, except in a few cases
16// where doing optimizations reduces overall compile time. For example, folding
17// constants into immediate fields is often done, because it's cheap and it
18// reduces the number of instructions later phases have to examine.
Dan Gohman5ec9efd2008-09-30 20:48:29 +000019//
20// "Fast" instruction selection is able to fail gracefully and transfer
21// control to the SelectionDAG selector for operations that it doesn't
Chris Lattner44d2a982008-10-13 01:59:13 +000022// support. In many cases, this allows us to avoid duplicating a lot of
Dan Gohman5ec9efd2008-09-30 20:48:29 +000023// the complicated lowering logic that SelectionDAG currently has.
24//
25// The intended use for "fast" instruction selection is "-O0" mode
26// compilation, where the quality of the generated code is irrelevant when
Chris Lattner44d2a982008-10-13 01:59:13 +000027// weighed against the speed at which the code can be generated. Also,
Dan Gohman5ec9efd2008-09-30 20:48:29 +000028// at -O0, the LLVM optimizers are not running, and this makes the
29// compile time of codegen a much higher portion of the overall compile
Chris Lattner44d2a982008-10-13 01:59:13 +000030// time. Despite its limitations, "fast" instruction selection is able to
Dan Gohman5ec9efd2008-09-30 20:48:29 +000031// handle enough code on its own to provide noticeable overall speedups
32// in -O0 compiles.
33//
34// Basic operations are supported in a target-independent way, by reading
35// the same instruction descriptions that the SelectionDAG selector reads,
36// and identifying simple arithmetic operations that can be directly selected
Chris Lattner44d2a982008-10-13 01:59:13 +000037// from simple operators. More complicated operations currently require
Dan Gohman5ec9efd2008-09-30 20:48:29 +000038// target-specific code.
39//
Dan Gohmanb0cf29c2008-08-13 20:19:35 +000040//===----------------------------------------------------------------------===//
41
Dan Gohman33134c42008-09-25 17:05:24 +000042#include "llvm/Function.h"
43#include "llvm/GlobalVariable.h"
Dan Gohman6f2766d2008-08-19 22:31:46 +000044#include "llvm/Instructions.h"
Dan Gohman33134c42008-09-25 17:05:24 +000045#include "llvm/IntrinsicInst.h"
Dan Gohmanb0cf29c2008-08-13 20:19:35 +000046#include "llvm/CodeGen/FastISel.h"
47#include "llvm/CodeGen/MachineInstrBuilder.h"
Dan Gohman33134c42008-09-25 17:05:24 +000048#include "llvm/CodeGen/MachineModuleInfo.h"
Dan Gohmanb0cf29c2008-08-13 20:19:35 +000049#include "llvm/CodeGen/MachineRegisterInfo.h"
Devang Patel83489bb2009-01-13 00:35:13 +000050#include "llvm/CodeGen/DwarfWriter.h"
51#include "llvm/Analysis/DebugInfo.h"
Evan Cheng83785c82008-08-20 22:45:34 +000052#include "llvm/Target/TargetData.h"
Dan Gohmanb0cf29c2008-08-13 20:19:35 +000053#include "llvm/Target/TargetInstrInfo.h"
Evan Cheng83785c82008-08-20 22:45:34 +000054#include "llvm/Target/TargetLowering.h"
Dan Gohmanbb466332008-08-20 21:05:57 +000055#include "llvm/Target/TargetMachine.h"
Dan Gohmandd5b58a2008-10-14 23:54:11 +000056#include "SelectionDAGBuild.h"
Dan Gohmanb0cf29c2008-08-13 20:19:35 +000057using namespace llvm;
58
Dan Gohman3df24e62008-09-03 23:12:08 +000059unsigned FastISel::getRegForValue(Value *V) {
Dan Gohman4fd55282009-04-07 20:40:11 +000060 MVT RealVT = TLI.getValueType(V->getType(), /*AllowUnknown=*/true);
61 // Don't handle non-simple values in FastISel.
62 if (!RealVT.isSimple())
63 return 0;
Dan Gohmanc8a1a3c2008-12-08 07:57:47 +000064
65 // Ignore illegal types. We must do this before looking up the value
66 // in ValueMap because Arguments are given virtual registers regardless
67 // of whether FastISel can handle them.
Dan Gohman4fd55282009-04-07 20:40:11 +000068 MVT::SimpleValueType VT = RealVT.getSimpleVT();
Dan Gohmanc8a1a3c2008-12-08 07:57:47 +000069 if (!TLI.isTypeLegal(VT)) {
70 // Promote MVT::i1 to a legal type though, because it's common and easy.
71 if (VT == MVT::i1)
72 VT = TLI.getTypeToTransformTo(VT).getSimpleVT();
73 else
74 return 0;
75 }
76
Dan Gohman104e4ce2008-09-03 23:32:19 +000077 // Look up the value to see if we already have a register for it. We
78 // cache values defined by Instructions across blocks, and other values
79 // only locally. This is because Instructions already have the SSA
80 // def-dominatess-use requirement enforced.
Owen Anderson99aaf102008-09-03 17:37:03 +000081 if (ValueMap.count(V))
82 return ValueMap[V];
Dan Gohman104e4ce2008-09-03 23:32:19 +000083 unsigned Reg = LocalValueMap[V];
84 if (Reg != 0)
85 return Reg;
Dan Gohmanad368ac2008-08-27 18:10:19 +000086
Dan Gohmanad368ac2008-08-27 18:10:19 +000087 if (ConstantInt *CI = dyn_cast<ConstantInt>(V)) {
Dan Gohman2ff7fd12008-09-19 22:16:54 +000088 if (CI->getValue().getActiveBits() <= 64)
89 Reg = FastEmit_i(VT, VT, ISD::Constant, CI->getZExtValue());
Dan Gohman0586d912008-09-10 20:11:02 +000090 } else if (isa<AllocaInst>(V)) {
Dan Gohman2ff7fd12008-09-19 22:16:54 +000091 Reg = TargetMaterializeAlloca(cast<AllocaInst>(V));
Dan Gohman205d9252008-08-28 21:19:07 +000092 } else if (isa<ConstantPointerNull>(V)) {
Dan Gohman1e9e8c32008-10-07 22:03:27 +000093 // Translate this as an integer zero so that it can be
94 // local-CSE'd with actual integer zeros.
95 Reg = getRegForValue(Constant::getNullValue(TD.getIntPtrType()));
Dan Gohmanad368ac2008-08-27 18:10:19 +000096 } else if (ConstantFP *CF = dyn_cast<ConstantFP>(V)) {
Dan Gohman104e4ce2008-09-03 23:32:19 +000097 Reg = FastEmit_f(VT, VT, ISD::ConstantFP, CF);
Dan Gohmanad368ac2008-08-27 18:10:19 +000098
99 if (!Reg) {
100 const APFloat &Flt = CF->getValueAPF();
101 MVT IntVT = TLI.getPointerTy();
102
103 uint64_t x[2];
104 uint32_t IntBitWidth = IntVT.getSizeInBits();
Dale Johannesen23a98552008-10-09 23:00:39 +0000105 bool isExact;
106 (void) Flt.convertToInteger(x, IntBitWidth, /*isSigned=*/true,
107 APFloat::rmTowardZero, &isExact);
108 if (isExact) {
Dan Gohman2ff7fd12008-09-19 22:16:54 +0000109 APInt IntVal(IntBitWidth, 2, x);
Dan Gohmanad368ac2008-08-27 18:10:19 +0000110
Dan Gohman1e9e8c32008-10-07 22:03:27 +0000111 unsigned IntegerReg = getRegForValue(ConstantInt::get(IntVal));
Dan Gohman2ff7fd12008-09-19 22:16:54 +0000112 if (IntegerReg != 0)
113 Reg = FastEmit_r(IntVT.getSimpleVT(), VT, ISD::SINT_TO_FP, IntegerReg);
114 }
Dan Gohmanad368ac2008-08-27 18:10:19 +0000115 }
Dan Gohman40b189e2008-09-05 18:18:20 +0000116 } else if (ConstantExpr *CE = dyn_cast<ConstantExpr>(V)) {
117 if (!SelectOperator(CE, CE->getOpcode())) return 0;
118 Reg = LocalValueMap[CE];
Dan Gohman205d9252008-08-28 21:19:07 +0000119 } else if (isa<UndefValue>(V)) {
Dan Gohman104e4ce2008-09-03 23:32:19 +0000120 Reg = createResultReg(TLI.getRegClassFor(VT));
Bill Wendling9bc96a52009-02-03 00:55:04 +0000121 BuildMI(MBB, DL, TII.get(TargetInstrInfo::IMPLICIT_DEF), Reg);
Dan Gohmanad368ac2008-08-27 18:10:19 +0000122 }
Owen Andersond5d81a42008-09-03 17:51:57 +0000123
Dan Gohmandceffe62008-09-25 01:28:51 +0000124 // If target-independent code couldn't handle the value, give target-specific
125 // code a try.
Owen Anderson6e607452008-09-05 23:36:01 +0000126 if (!Reg && isa<Constant>(V))
Dan Gohman2ff7fd12008-09-19 22:16:54 +0000127 Reg = TargetMaterializeConstant(cast<Constant>(V));
Owen Anderson6e607452008-09-05 23:36:01 +0000128
Dan Gohman2ff7fd12008-09-19 22:16:54 +0000129 // Don't cache constant materializations in the general ValueMap.
130 // To do so would require tracking what uses they dominate.
Dan Gohmandceffe62008-09-25 01:28:51 +0000131 if (Reg != 0)
132 LocalValueMap[V] = Reg;
Dan Gohman104e4ce2008-09-03 23:32:19 +0000133 return Reg;
Dan Gohmanad368ac2008-08-27 18:10:19 +0000134}
135
Evan Cheng59fbc802008-09-09 01:26:59 +0000136unsigned FastISel::lookUpRegForValue(Value *V) {
137 // Look up the value to see if we already have a register for it. We
138 // cache values defined by Instructions across blocks, and other values
139 // only locally. This is because Instructions already have the SSA
140 // def-dominatess-use requirement enforced.
141 if (ValueMap.count(V))
142 return ValueMap[V];
143 return LocalValueMap[V];
144}
145
Owen Andersoncc54e762008-08-30 00:38:46 +0000146/// UpdateValueMap - Update the value map to include the new mapping for this
147/// instruction, or insert an extra copy to get the result in a previous
148/// determined register.
149/// NOTE: This is only necessary because we might select a block that uses
150/// a value before we select the block that defines the value. It might be
151/// possible to fix this by selecting blocks in reverse postorder.
Chris Lattnerc5040ab2009-04-12 07:45:01 +0000152unsigned FastISel::UpdateValueMap(Value* I, unsigned Reg) {
Dan Gohman40b189e2008-09-05 18:18:20 +0000153 if (!isa<Instruction>(I)) {
154 LocalValueMap[I] = Reg;
Chris Lattnerc5040ab2009-04-12 07:45:01 +0000155 return Reg;
Dan Gohman40b189e2008-09-05 18:18:20 +0000156 }
Chris Lattnerc5040ab2009-04-12 07:45:01 +0000157
158 unsigned &AssignedReg = ValueMap[I];
159 if (AssignedReg == 0)
160 AssignedReg = Reg;
Chris Lattner36e39462009-04-12 07:46:30 +0000161 else if (Reg != AssignedReg) {
Chris Lattnerc5040ab2009-04-12 07:45:01 +0000162 const TargetRegisterClass *RegClass = MRI.getRegClass(Reg);
163 TII.copyRegToReg(*MBB, MBB->end(), AssignedReg,
164 Reg, RegClass, RegClass);
165 }
166 return AssignedReg;
Owen Andersoncc54e762008-08-30 00:38:46 +0000167}
168
Dan Gohmanc8a1a3c2008-12-08 07:57:47 +0000169unsigned FastISel::getRegForGEPIndex(Value *Idx) {
170 unsigned IdxN = getRegForValue(Idx);
171 if (IdxN == 0)
172 // Unhandled operand. Halt "fast" selection and bail.
173 return 0;
174
175 // If the index is smaller or larger than intptr_t, truncate or extend it.
176 MVT PtrVT = TLI.getPointerTy();
177 MVT IdxVT = MVT::getMVT(Idx->getType(), /*HandleUnknown=*/false);
178 if (IdxVT.bitsLT(PtrVT))
179 IdxN = FastEmit_r(IdxVT.getSimpleVT(), PtrVT.getSimpleVT(),
180 ISD::SIGN_EXTEND, IdxN);
181 else if (IdxVT.bitsGT(PtrVT))
182 IdxN = FastEmit_r(IdxVT.getSimpleVT(), PtrVT.getSimpleVT(),
183 ISD::TRUNCATE, IdxN);
184 return IdxN;
185}
186
Dan Gohmanbdedd442008-08-20 00:11:48 +0000187/// SelectBinaryOp - Select and emit code for a binary operator instruction,
188/// which has an opcode which directly corresponds to the given ISD opcode.
189///
Dan Gohman40b189e2008-09-05 18:18:20 +0000190bool FastISel::SelectBinaryOp(User *I, ISD::NodeType ISDOpcode) {
Dan Gohmanbdedd442008-08-20 00:11:48 +0000191 MVT VT = MVT::getMVT(I->getType(), /*HandleUnknown=*/true);
192 if (VT == MVT::Other || !VT.isSimple())
193 // Unhandled type. Halt "fast" selection and bail.
194 return false;
Dan Gohman638c6832008-09-05 18:44:22 +0000195
Dan Gohmanb71fea22008-08-26 20:52:40 +0000196 // We only handle legal types. For example, on x86-32 the instruction
197 // selector contains all of the 64-bit instructions from x86-64,
198 // under the assumption that i64 won't be used if the target doesn't
199 // support it.
Dan Gohman638c6832008-09-05 18:44:22 +0000200 if (!TLI.isTypeLegal(VT)) {
Dan Gohman5dd9c2e2008-09-25 17:22:52 +0000201 // MVT::i1 is special. Allow AND, OR, or XOR because they
Dan Gohman638c6832008-09-05 18:44:22 +0000202 // don't require additional zeroing, which makes them easy.
203 if (VT == MVT::i1 &&
Dan Gohman5dd9c2e2008-09-25 17:22:52 +0000204 (ISDOpcode == ISD::AND || ISDOpcode == ISD::OR ||
205 ISDOpcode == ISD::XOR))
Dan Gohman638c6832008-09-05 18:44:22 +0000206 VT = TLI.getTypeToTransformTo(VT);
207 else
208 return false;
209 }
Dan Gohmanbdedd442008-08-20 00:11:48 +0000210
Dan Gohman3df24e62008-09-03 23:12:08 +0000211 unsigned Op0 = getRegForValue(I->getOperand(0));
Dan Gohmand5fe57d2008-08-21 01:41:07 +0000212 if (Op0 == 0)
213 // Unhandled operand. Halt "fast" selection and bail.
214 return false;
215
216 // Check if the second operand is a constant and handle it appropriately.
217 if (ConstantInt *CI = dyn_cast<ConstantInt>(I->getOperand(1))) {
Dan Gohmanad368ac2008-08-27 18:10:19 +0000218 unsigned ResultReg = FastEmit_ri(VT.getSimpleVT(), VT.getSimpleVT(),
219 ISDOpcode, Op0, CI->getZExtValue());
220 if (ResultReg != 0) {
221 // We successfully emitted code for the given LLVM Instruction.
Dan Gohman3df24e62008-09-03 23:12:08 +0000222 UpdateValueMap(I, ResultReg);
Dan Gohmanad368ac2008-08-27 18:10:19 +0000223 return true;
224 }
Dan Gohmand5fe57d2008-08-21 01:41:07 +0000225 }
226
Dan Gohman10df0fa2008-08-27 01:09:54 +0000227 // Check if the second operand is a constant float.
228 if (ConstantFP *CF = dyn_cast<ConstantFP>(I->getOperand(1))) {
Dan Gohmanad368ac2008-08-27 18:10:19 +0000229 unsigned ResultReg = FastEmit_rf(VT.getSimpleVT(), VT.getSimpleVT(),
230 ISDOpcode, Op0, CF);
231 if (ResultReg != 0) {
232 // We successfully emitted code for the given LLVM Instruction.
Dan Gohman3df24e62008-09-03 23:12:08 +0000233 UpdateValueMap(I, ResultReg);
Dan Gohmanad368ac2008-08-27 18:10:19 +0000234 return true;
235 }
Dan Gohman10df0fa2008-08-27 01:09:54 +0000236 }
237
Dan Gohman3df24e62008-09-03 23:12:08 +0000238 unsigned Op1 = getRegForValue(I->getOperand(1));
Dan Gohmand5fe57d2008-08-21 01:41:07 +0000239 if (Op1 == 0)
240 // Unhandled operand. Halt "fast" selection and bail.
241 return false;
242
Dan Gohmanad368ac2008-08-27 18:10:19 +0000243 // Now we have both operands in registers. Emit the instruction.
Owen Anderson0f84e4e2008-08-25 23:58:18 +0000244 unsigned ResultReg = FastEmit_rr(VT.getSimpleVT(), VT.getSimpleVT(),
245 ISDOpcode, Op0, Op1);
Dan Gohmanbdedd442008-08-20 00:11:48 +0000246 if (ResultReg == 0)
247 // Target-specific code wasn't able to find a machine opcode for
248 // the given ISD opcode and type. Halt "fast" selection and bail.
249 return false;
250
Dan Gohman8014e862008-08-20 00:23:20 +0000251 // We successfully emitted code for the given LLVM Instruction.
Dan Gohman3df24e62008-09-03 23:12:08 +0000252 UpdateValueMap(I, ResultReg);
Dan Gohmanbdedd442008-08-20 00:11:48 +0000253 return true;
254}
255
Dan Gohman40b189e2008-09-05 18:18:20 +0000256bool FastISel::SelectGetElementPtr(User *I) {
Dan Gohman3df24e62008-09-03 23:12:08 +0000257 unsigned N = getRegForValue(I->getOperand(0));
Evan Cheng83785c82008-08-20 22:45:34 +0000258 if (N == 0)
259 // Unhandled operand. Halt "fast" selection and bail.
260 return false;
261
262 const Type *Ty = I->getOperand(0)->getType();
Dan Gohman7a0e6592008-08-21 17:25:26 +0000263 MVT::SimpleValueType VT = TLI.getPointerTy().getSimpleVT();
Evan Cheng83785c82008-08-20 22:45:34 +0000264 for (GetElementPtrInst::op_iterator OI = I->op_begin()+1, E = I->op_end();
265 OI != E; ++OI) {
266 Value *Idx = *OI;
267 if (const StructType *StTy = dyn_cast<StructType>(Ty)) {
268 unsigned Field = cast<ConstantInt>(Idx)->getZExtValue();
269 if (Field) {
270 // N = N + Offset
271 uint64_t Offs = TD.getStructLayout(StTy)->getElementOffset(Field);
272 // FIXME: This can be optimized by combining the add with a
273 // subsequent one.
Dan Gohman7a0e6592008-08-21 17:25:26 +0000274 N = FastEmit_ri_(VT, ISD::ADD, N, Offs, VT);
Evan Cheng83785c82008-08-20 22:45:34 +0000275 if (N == 0)
276 // Unhandled operand. Halt "fast" selection and bail.
277 return false;
278 }
279 Ty = StTy->getElementType(Field);
280 } else {
281 Ty = cast<SequentialType>(Ty)->getElementType();
282
283 // If this is a constant subscript, handle it quickly.
284 if (ConstantInt *CI = dyn_cast<ConstantInt>(Idx)) {
285 if (CI->getZExtValue() == 0) continue;
286 uint64_t Offs =
Duncan Sands777d2302009-05-09 07:06:46 +0000287 TD.getTypeAllocSize(Ty)*cast<ConstantInt>(CI)->getSExtValue();
Dan Gohman7a0e6592008-08-21 17:25:26 +0000288 N = FastEmit_ri_(VT, ISD::ADD, N, Offs, VT);
Evan Cheng83785c82008-08-20 22:45:34 +0000289 if (N == 0)
290 // Unhandled operand. Halt "fast" selection and bail.
291 return false;
292 continue;
293 }
294
295 // N = N + Idx * ElementSize;
Duncan Sands777d2302009-05-09 07:06:46 +0000296 uint64_t ElementSize = TD.getTypeAllocSize(Ty);
Dan Gohmanc8a1a3c2008-12-08 07:57:47 +0000297 unsigned IdxN = getRegForGEPIndex(Idx);
Evan Cheng83785c82008-08-20 22:45:34 +0000298 if (IdxN == 0)
299 // Unhandled operand. Halt "fast" selection and bail.
300 return false;
301
Dan Gohman80bc6e22008-08-26 20:57:08 +0000302 if (ElementSize != 1) {
Dan Gohmanf93cf792008-08-21 17:37:05 +0000303 IdxN = FastEmit_ri_(VT, ISD::MUL, IdxN, ElementSize, VT);
Dan Gohman80bc6e22008-08-26 20:57:08 +0000304 if (IdxN == 0)
305 // Unhandled operand. Halt "fast" selection and bail.
306 return false;
307 }
Owen Anderson0f84e4e2008-08-25 23:58:18 +0000308 N = FastEmit_rr(VT, VT, ISD::ADD, N, IdxN);
Evan Cheng83785c82008-08-20 22:45:34 +0000309 if (N == 0)
310 // Unhandled operand. Halt "fast" selection and bail.
311 return false;
312 }
313 }
314
315 // We successfully emitted code for the given LLVM Instruction.
Dan Gohman3df24e62008-09-03 23:12:08 +0000316 UpdateValueMap(I, N);
Evan Cheng83785c82008-08-20 22:45:34 +0000317 return true;
Dan Gohmanbdedd442008-08-20 00:11:48 +0000318}
319
Dan Gohman33134c42008-09-25 17:05:24 +0000320bool FastISel::SelectCall(User *I) {
321 Function *F = cast<CallInst>(I)->getCalledFunction();
322 if (!F) return false;
323
324 unsigned IID = F->getIntrinsicID();
325 switch (IID) {
326 default: break;
327 case Intrinsic::dbg_stoppoint: {
328 DbgStopPointInst *SPI = cast<DbgStopPointInst>(I);
Argyrios Kyrtzidis77eaa682009-05-03 08:50:41 +0000329 if (DIDescriptor::ValidDebugInfo(SPI->getContext(), CodeGenOpt::None)) {
Devang Patel83489bb2009-01-13 00:35:13 +0000330 DICompileUnit CU(cast<GlobalVariable>(SPI->getContext()));
Dan Gohman33134c42008-09-25 17:05:24 +0000331 unsigned Line = SPI->getLine();
332 unsigned Col = SPI->getColumn();
Bill Wendlingdf7d5d32009-05-21 00:04:55 +0000333 unsigned Idx = MF.getOrCreateDebugLocID(CU.getGV(), Line, Col);
Bill Wendling9bc96a52009-02-03 00:55:04 +0000334 setCurDebugLoc(DebugLoc::get(Idx));
Dan Gohman33134c42008-09-25 17:05:24 +0000335 }
336 return true;
337 }
338 case Intrinsic::dbg_region_start: {
339 DbgRegionStartInst *RSI = cast<DbgRegionStartInst>(I);
Bill Wendlingdf7d5d32009-05-21 00:04:55 +0000340 if (DIDescriptor::ValidDebugInfo(RSI->getContext(), CodeGenOpt::None) &&
341 DW && DW->ShouldEmitDwarfDebug()) {
342 unsigned ID =
343 DW->RecordRegionStart(cast<GlobalVariable>(RSI->getContext()));
Bill Wendling92c1e122009-02-13 02:16:35 +0000344 const TargetInstrDesc &II = TII.get(TargetInstrInfo::DBG_LABEL);
345 BuildMI(MBB, DL, II).addImm(ID);
346 }
Dan Gohman33134c42008-09-25 17:05:24 +0000347 return true;
348 }
349 case Intrinsic::dbg_region_end: {
350 DbgRegionEndInst *REI = cast<DbgRegionEndInst>(I);
Bill Wendlingdf7d5d32009-05-21 00:04:55 +0000351 if (DIDescriptor::ValidDebugInfo(REI->getContext(), CodeGenOpt::None) &&
352 DW && DW->ShouldEmitDwarfDebug()) {
Devang Patel1be3ecc2009-04-15 00:10:26 +0000353 unsigned ID = 0;
Bill Wendlingdf7d5d32009-05-21 00:04:55 +0000354 DISubprogram Subprogram(cast<GlobalVariable>(REI->getContext()));
Devang Patel8818b8f2009-04-15 20:11:08 +0000355 if (!Subprogram.isNull() && !Subprogram.describes(MF.getFunction())) {
Devang Patel1be3ecc2009-04-15 00:10:26 +0000356 // This is end of an inlined function.
357 const TargetInstrDesc &II = TII.get(TargetInstrInfo::DBG_LABEL);
358 ID = DW->RecordInlinedFnEnd(Subprogram);
Devang Patel8818b8f2009-04-15 20:11:08 +0000359 if (ID)
Devang Patel02f8c412009-04-16 17:55:30 +0000360 // Returned ID is 0 if this is unbalanced "end of inlined
361 // scope". This could happen if optimizer eats dbg intrinsics
362 // or "beginning of inlined scope" is not recoginized due to
Devang Patel11a407f2009-06-15 21:45:50 +0000363 // missing location info. In such cases, ignore this region.end.
Devang Patel8818b8f2009-04-15 20:11:08 +0000364 BuildMI(MBB, DL, II).addImm(ID);
Devang Patel1be3ecc2009-04-15 00:10:26 +0000365 } else {
366 const TargetInstrDesc &II = TII.get(TargetInstrInfo::DBG_LABEL);
Dan Gohman9a38e3e2009-05-07 19:46:24 +0000367 ID = DW->RecordRegionEnd(cast<GlobalVariable>(REI->getContext()));
Devang Patel1be3ecc2009-04-15 00:10:26 +0000368 BuildMI(MBB, DL, II).addImm(ID);
369 }
Bill Wendling92c1e122009-02-13 02:16:35 +0000370 }
Dan Gohman33134c42008-09-25 17:05:24 +0000371 return true;
372 }
373 case Intrinsic::dbg_func_start: {
Dan Gohman33134c42008-09-25 17:05:24 +0000374 DbgFuncStartInst *FSI = cast<DbgFuncStartInst>(I);
375 Value *SP = FSI->getSubprogram();
Argyrios Kyrtzidis77eaa682009-05-03 08:50:41 +0000376 if (!DIDescriptor::ValidDebugInfo(SP, CodeGenOpt::None))
377 return true;
Bill Wendling9bc96a52009-02-03 00:55:04 +0000378
Argyrios Kyrtzidis77eaa682009-05-03 08:50:41 +0000379 DISubprogram Subprogram(cast<GlobalVariable>(SP));
380 DICompileUnit CompileUnit = Subprogram.getCompileUnit();
Devang Patel6d8f1262009-07-02 00:28:03 +0000381 unsigned Line = Subprogram.getLineNumber();
Bill Wendling9bc96a52009-02-03 00:55:04 +0000382
Devang Patel6d8f1262009-07-02 00:28:03 +0000383 // If this subprogram does not describe current function then this is
384 // beginning of a inlined function.
Argyrios Kyrtzidis77eaa682009-05-03 08:50:41 +0000385 if (!Subprogram.describes(MF.getFunction())) {
386 // This is a beginning of an inlined function.
387
388 // If llvm.dbg.func.start is seen in a new block before any
389 // llvm.dbg.stoppoint intrinsic then the location info is unknown.
390 // FIXME : Why DebugLoc is reset at the beginning of each block ?
Devang Patel6d8f1262009-07-02 00:28:03 +0000391 DebugLoc PrevLoc = DL;
Argyrios Kyrtzidis77eaa682009-05-03 08:50:41 +0000392 if (PrevLoc.isUnknown())
393 return true;
394 // Record the source line.
Devang Patel6d8f1262009-07-02 00:28:03 +0000395 unsigned LocID = MF.getOrCreateDebugLocID(CompileUnit.getGV(), Line, 0);
396 setCurDebugLoc(DebugLoc::get(LocID));
Argyrios Kyrtzidis77eaa682009-05-03 08:50:41 +0000397
398 if (DW && DW->ShouldEmitDwarfDebug()) {
Argyrios Kyrtzidis116b2742009-05-07 00:16:31 +0000399 DebugLocTuple PrevLocTpl = MF.getDebugLocTuple(PrevLoc);
400 unsigned LabelID = DW->RecordInlinedFnStart(Subprogram,
401 DICompileUnit(PrevLocTpl.CompileUnit),
402 PrevLocTpl.Line,
403 PrevLocTpl.Col);
Devang Patel0f7fef32009-04-13 17:02:03 +0000404 const TargetInstrDesc &II = TII.get(TargetInstrInfo::DBG_LABEL);
405 BuildMI(MBB, DL, II).addImm(LabelID);
Argyrios Kyrtzidis77eaa682009-05-03 08:50:41 +0000406 }
Devang Patel6d8f1262009-07-02 00:28:03 +0000407 return true;
Dan Gohman33134c42008-09-25 17:05:24 +0000408 }
Devang Patel6d8f1262009-07-02 00:28:03 +0000409
410 // This is a beginning of a new function.
411 // Record the source line.
412 unsigned LocID = MF.getOrCreateDebugLocID(CompileUnit.getGV(), Line, 0);
413 MF.setDefaultDebugLoc(DebugLoc::get(LocID));
Bill Wendling9bc96a52009-02-03 00:55:04 +0000414
Devang Patel6d8f1262009-07-02 00:28:03 +0000415 if (DW && DW->ShouldEmitDwarfDebug())
416 // llvm.dbg.func_start also defines beginning of function scope.
417 DW->RecordRegionStart(cast<GlobalVariable>(FSI->getSubprogram()));
418
Dan Gohman33134c42008-09-25 17:05:24 +0000419 return true;
420 }
Bill Wendling92c1e122009-02-13 02:16:35 +0000421 case Intrinsic::dbg_declare: {
422 DbgDeclareInst *DI = cast<DbgDeclareInst>(I);
423 Value *Variable = DI->getVariable();
Argyrios Kyrtzidis77eaa682009-05-03 08:50:41 +0000424 if (DIDescriptor::ValidDebugInfo(Variable, CodeGenOpt::None) &&
425 DW && DW->ShouldEmitDwarfDebug()) {
Bill Wendling92c1e122009-02-13 02:16:35 +0000426 // Determine the address of the declared object.
427 Value *Address = DI->getAddress();
428 if (BitCastInst *BCI = dyn_cast<BitCastInst>(Address))
429 Address = BCI->getOperand(0);
430 AllocaInst *AI = dyn_cast<AllocaInst>(Address);
431 // Don't handle byval struct arguments or VLAs, for example.
432 if (!AI) break;
433 DenseMap<const AllocaInst*, int>::iterator SI =
434 StaticAllocaMap.find(AI);
435 if (SI == StaticAllocaMap.end()) break; // VLAs.
436 int FI = SI->second;
437
438 // Determine the debug globalvariable.
439 GlobalValue *GV = cast<GlobalVariable>(Variable);
440
441 // Build the DECLARE instruction.
442 const TargetInstrDesc &II = TII.get(TargetInstrInfo::DECLARE);
Devang Patel1be3ecc2009-04-15 00:10:26 +0000443 MachineInstr *DeclareMI
444 = BuildMI(MBB, DL, II).addFrameIndex(FI).addGlobalAddress(GV);
445 DIVariable DV(cast<GlobalVariable>(GV));
Devang Patel30d7b652009-07-01 18:51:07 +0000446 DW->RecordVariableScope(DV, DeclareMI);
Bill Wendling92c1e122009-02-13 02:16:35 +0000447 }
Dan Gohman33134c42008-09-25 17:05:24 +0000448 return true;
Bill Wendling92c1e122009-02-13 02:16:35 +0000449 }
Dan Gohmandd5b58a2008-10-14 23:54:11 +0000450 case Intrinsic::eh_exception: {
451 MVT VT = TLI.getValueType(I->getType());
452 switch (TLI.getOperationAction(ISD::EXCEPTIONADDR, VT)) {
453 default: break;
454 case TargetLowering::Expand: {
Duncan Sandsb0f1e172009-05-22 20:36:31 +0000455 assert(MBB->isLandingPad() && "Call to eh.exception not in landing pad!");
Dan Gohmandd5b58a2008-10-14 23:54:11 +0000456 unsigned Reg = TLI.getExceptionAddressRegister();
457 const TargetRegisterClass *RC = TLI.getRegClassFor(VT);
458 unsigned ResultReg = createResultReg(RC);
459 bool InsertedCopy = TII.copyRegToReg(*MBB, MBB->end(), ResultReg,
460 Reg, RC, RC);
461 assert(InsertedCopy && "Can't copy address registers!");
Evan Cheng24ac4082008-11-24 07:09:49 +0000462 InsertedCopy = InsertedCopy;
Dan Gohmandd5b58a2008-10-14 23:54:11 +0000463 UpdateValueMap(I, ResultReg);
464 return true;
465 }
466 }
467 break;
468 }
469 case Intrinsic::eh_selector_i32:
470 case Intrinsic::eh_selector_i64: {
471 MVT VT = TLI.getValueType(I->getType());
472 switch (TLI.getOperationAction(ISD::EHSELECTION, VT)) {
473 default: break;
474 case TargetLowering::Expand: {
475 MVT VT = (IID == Intrinsic::eh_selector_i32 ?
476 MVT::i32 : MVT::i64);
477
478 if (MMI) {
479 if (MBB->isLandingPad())
480 AddCatchInfo(*cast<CallInst>(I), MMI, MBB);
481 else {
482#ifndef NDEBUG
483 CatchInfoLost.insert(cast<CallInst>(I));
484#endif
485 // FIXME: Mark exception selector register as live in. Hack for PR1508.
486 unsigned Reg = TLI.getExceptionSelectorRegister();
487 if (Reg) MBB->addLiveIn(Reg);
488 }
489
490 unsigned Reg = TLI.getExceptionSelectorRegister();
491 const TargetRegisterClass *RC = TLI.getRegClassFor(VT);
492 unsigned ResultReg = createResultReg(RC);
493 bool InsertedCopy = TII.copyRegToReg(*MBB, MBB->end(), ResultReg,
494 Reg, RC, RC);
495 assert(InsertedCopy && "Can't copy address registers!");
Evan Cheng24ac4082008-11-24 07:09:49 +0000496 InsertedCopy = InsertedCopy;
Dan Gohmandd5b58a2008-10-14 23:54:11 +0000497 UpdateValueMap(I, ResultReg);
498 } else {
499 unsigned ResultReg =
500 getRegForValue(Constant::getNullValue(I->getType()));
501 UpdateValueMap(I, ResultReg);
502 }
503 return true;
504 }
505 }
506 break;
507 }
Dan Gohman33134c42008-09-25 17:05:24 +0000508 }
509 return false;
510}
511
Dan Gohman40b189e2008-09-05 18:18:20 +0000512bool FastISel::SelectCast(User *I, ISD::NodeType Opcode) {
Owen Anderson6336b702008-08-27 18:58:30 +0000513 MVT SrcVT = TLI.getValueType(I->getOperand(0)->getType());
514 MVT DstVT = TLI.getValueType(I->getType());
Owen Andersond0533c92008-08-26 23:46:32 +0000515
516 if (SrcVT == MVT::Other || !SrcVT.isSimple() ||
Dan Gohman474d3b32009-03-13 23:53:06 +0000517 DstVT == MVT::Other || !DstVT.isSimple())
Owen Andersond0533c92008-08-26 23:46:32 +0000518 // Unhandled type. Halt "fast" selection and bail.
519 return false;
520
Dan Gohman474d3b32009-03-13 23:53:06 +0000521 // Check if the destination type is legal. Or as a special case,
522 // it may be i1 if we're doing a truncate because that's
523 // easy and somewhat common.
524 if (!TLI.isTypeLegal(DstVT))
525 if (DstVT != MVT::i1 || Opcode != ISD::TRUNCATE)
Dan Gohman91b6f972008-10-03 01:28:47 +0000526 // Unhandled type. Halt "fast" selection and bail.
527 return false;
Dan Gohman474d3b32009-03-13 23:53:06 +0000528
529 // Check if the source operand is legal. Or as a special case,
530 // it may be i1 if we're doing zero-extension because that's
531 // easy and somewhat common.
532 if (!TLI.isTypeLegal(SrcVT))
533 if (SrcVT != MVT::i1 || Opcode != ISD::ZERO_EXTEND)
534 // Unhandled type. Halt "fast" selection and bail.
535 return false;
536
Dan Gohman3df24e62008-09-03 23:12:08 +0000537 unsigned InputReg = getRegForValue(I->getOperand(0));
Owen Andersond0533c92008-08-26 23:46:32 +0000538 if (!InputReg)
539 // Unhandled operand. Halt "fast" selection and bail.
540 return false;
Dan Gohman14ea1ec2009-03-13 20:42:20 +0000541
542 // If the operand is i1, arrange for the high bits in the register to be zero.
Dan Gohman474d3b32009-03-13 23:53:06 +0000543 if (SrcVT == MVT::i1) {
544 SrcVT = TLI.getTypeToTransformTo(SrcVT);
Dan Gohman14ea1ec2009-03-13 20:42:20 +0000545 InputReg = FastEmitZExtFromI1(SrcVT.getSimpleVT(), InputReg);
546 if (!InputReg)
547 return false;
548 }
Dan Gohman474d3b32009-03-13 23:53:06 +0000549 // If the result is i1, truncate to the target's type for i1 first.
550 if (DstVT == MVT::i1)
551 DstVT = TLI.getTypeToTransformTo(DstVT);
Dan Gohman14ea1ec2009-03-13 20:42:20 +0000552
Owen Andersond0533c92008-08-26 23:46:32 +0000553 unsigned ResultReg = FastEmit_r(SrcVT.getSimpleVT(),
554 DstVT.getSimpleVT(),
555 Opcode,
556 InputReg);
557 if (!ResultReg)
558 return false;
559
Dan Gohman3df24e62008-09-03 23:12:08 +0000560 UpdateValueMap(I, ResultReg);
Owen Andersond0533c92008-08-26 23:46:32 +0000561 return true;
562}
563
Dan Gohman40b189e2008-09-05 18:18:20 +0000564bool FastISel::SelectBitCast(User *I) {
Dan Gohmanad368ac2008-08-27 18:10:19 +0000565 // If the bitcast doesn't change the type, just use the operand value.
566 if (I->getType() == I->getOperand(0)->getType()) {
Dan Gohman3df24e62008-09-03 23:12:08 +0000567 unsigned Reg = getRegForValue(I->getOperand(0));
Dan Gohmana318dab2008-08-27 20:41:38 +0000568 if (Reg == 0)
569 return false;
Dan Gohman3df24e62008-09-03 23:12:08 +0000570 UpdateValueMap(I, Reg);
Dan Gohmanad368ac2008-08-27 18:10:19 +0000571 return true;
572 }
573
574 // Bitcasts of other values become reg-reg copies or BIT_CONVERT operators.
Owen Anderson6336b702008-08-27 18:58:30 +0000575 MVT SrcVT = TLI.getValueType(I->getOperand(0)->getType());
576 MVT DstVT = TLI.getValueType(I->getType());
Owen Andersond0533c92008-08-26 23:46:32 +0000577
578 if (SrcVT == MVT::Other || !SrcVT.isSimple() ||
579 DstVT == MVT::Other || !DstVT.isSimple() ||
580 !TLI.isTypeLegal(SrcVT) || !TLI.isTypeLegal(DstVT))
581 // Unhandled type. Halt "fast" selection and bail.
582 return false;
583
Dan Gohman3df24e62008-09-03 23:12:08 +0000584 unsigned Op0 = getRegForValue(I->getOperand(0));
Dan Gohmanad368ac2008-08-27 18:10:19 +0000585 if (Op0 == 0)
586 // Unhandled operand. Halt "fast" selection and bail.
Owen Andersond0533c92008-08-26 23:46:32 +0000587 return false;
588
Dan Gohmanad368ac2008-08-27 18:10:19 +0000589 // First, try to perform the bitcast by inserting a reg-reg copy.
590 unsigned ResultReg = 0;
591 if (SrcVT.getSimpleVT() == DstVT.getSimpleVT()) {
592 TargetRegisterClass* SrcClass = TLI.getRegClassFor(SrcVT);
593 TargetRegisterClass* DstClass = TLI.getRegClassFor(DstVT);
594 ResultReg = createResultReg(DstClass);
595
596 bool InsertedCopy = TII.copyRegToReg(*MBB, MBB->end(), ResultReg,
597 Op0, DstClass, SrcClass);
598 if (!InsertedCopy)
599 ResultReg = 0;
600 }
601
602 // If the reg-reg copy failed, select a BIT_CONVERT opcode.
603 if (!ResultReg)
604 ResultReg = FastEmit_r(SrcVT.getSimpleVT(), DstVT.getSimpleVT(),
605 ISD::BIT_CONVERT, Op0);
606
607 if (!ResultReg)
Owen Andersond0533c92008-08-26 23:46:32 +0000608 return false;
609
Dan Gohman3df24e62008-09-03 23:12:08 +0000610 UpdateValueMap(I, ResultReg);
Owen Andersond0533c92008-08-26 23:46:32 +0000611 return true;
612}
613
Dan Gohman3df24e62008-09-03 23:12:08 +0000614bool
615FastISel::SelectInstruction(Instruction *I) {
Dan Gohman40b189e2008-09-05 18:18:20 +0000616 return SelectOperator(I, I->getOpcode());
617}
618
Dan Gohmand98d6202008-10-02 22:15:21 +0000619/// FastEmitBranch - Emit an unconditional branch to the given block,
620/// unless it is the immediate (fall-through) successor, and update
621/// the CFG.
622void
623FastISel::FastEmitBranch(MachineBasicBlock *MSucc) {
624 MachineFunction::iterator NextMBB =
625 next(MachineFunction::iterator(MBB));
626
627 if (MBB->isLayoutSuccessor(MSucc)) {
628 // The unconditional fall-through case, which needs no instructions.
629 } else {
630 // The unconditional branch case.
631 TII.InsertBranch(*MBB, MSucc, NULL, SmallVector<MachineOperand, 0>());
632 }
633 MBB->addSuccessor(MSucc);
634}
635
Dan Gohman40b189e2008-09-05 18:18:20 +0000636bool
637FastISel::SelectOperator(User *I, unsigned Opcode) {
638 switch (Opcode) {
Dan Gohmanae3a0be2009-06-04 22:49:04 +0000639 case Instruction::Add:
640 return SelectBinaryOp(I, ISD::ADD);
641 case Instruction::FAdd:
642 return SelectBinaryOp(I, ISD::FADD);
643 case Instruction::Sub:
644 return SelectBinaryOp(I, ISD::SUB);
645 case Instruction::FSub:
646 return SelectBinaryOp(I, ISD::FSUB);
647 case Instruction::Mul:
648 return SelectBinaryOp(I, ISD::MUL);
649 case Instruction::FMul:
650 return SelectBinaryOp(I, ISD::FMUL);
Dan Gohman3df24e62008-09-03 23:12:08 +0000651 case Instruction::SDiv:
652 return SelectBinaryOp(I, ISD::SDIV);
653 case Instruction::UDiv:
654 return SelectBinaryOp(I, ISD::UDIV);
655 case Instruction::FDiv:
656 return SelectBinaryOp(I, ISD::FDIV);
657 case Instruction::SRem:
658 return SelectBinaryOp(I, ISD::SREM);
659 case Instruction::URem:
660 return SelectBinaryOp(I, ISD::UREM);
661 case Instruction::FRem:
662 return SelectBinaryOp(I, ISD::FREM);
663 case Instruction::Shl:
664 return SelectBinaryOp(I, ISD::SHL);
665 case Instruction::LShr:
666 return SelectBinaryOp(I, ISD::SRL);
667 case Instruction::AShr:
668 return SelectBinaryOp(I, ISD::SRA);
669 case Instruction::And:
670 return SelectBinaryOp(I, ISD::AND);
671 case Instruction::Or:
672 return SelectBinaryOp(I, ISD::OR);
673 case Instruction::Xor:
674 return SelectBinaryOp(I, ISD::XOR);
Dan Gohmanb0cf29c2008-08-13 20:19:35 +0000675
Dan Gohman3df24e62008-09-03 23:12:08 +0000676 case Instruction::GetElementPtr:
677 return SelectGetElementPtr(I);
Dan Gohmanbdedd442008-08-20 00:11:48 +0000678
Dan Gohman3df24e62008-09-03 23:12:08 +0000679 case Instruction::Br: {
680 BranchInst *BI = cast<BranchInst>(I);
Dan Gohmanbdedd442008-08-20 00:11:48 +0000681
Dan Gohman3df24e62008-09-03 23:12:08 +0000682 if (BI->isUnconditional()) {
Dan Gohman3df24e62008-09-03 23:12:08 +0000683 BasicBlock *LLVMSucc = BI->getSuccessor(0);
684 MachineBasicBlock *MSucc = MBBMap[LLVMSucc];
Dan Gohmand98d6202008-10-02 22:15:21 +0000685 FastEmitBranch(MSucc);
Dan Gohman3df24e62008-09-03 23:12:08 +0000686 return true;
Owen Anderson9d5b4162008-08-27 00:31:01 +0000687 }
Dan Gohman3df24e62008-09-03 23:12:08 +0000688
689 // Conditional branches are not handed yet.
690 // Halt "fast" selection and bail.
691 return false;
Dan Gohmanb0cf29c2008-08-13 20:19:35 +0000692 }
693
Dan Gohman087c8502008-09-05 01:08:41 +0000694 case Instruction::Unreachable:
695 // Nothing to emit.
696 return true;
697
Dan Gohman3df24e62008-09-03 23:12:08 +0000698 case Instruction::PHI:
699 // PHI nodes are already emitted.
700 return true;
Dan Gohman0586d912008-09-10 20:11:02 +0000701
702 case Instruction::Alloca:
703 // FunctionLowering has the static-sized case covered.
704 if (StaticAllocaMap.count(cast<AllocaInst>(I)))
705 return true;
706
707 // Dynamic-sized alloca is not handled yet.
708 return false;
Dan Gohman3df24e62008-09-03 23:12:08 +0000709
Dan Gohman33134c42008-09-25 17:05:24 +0000710 case Instruction::Call:
711 return SelectCall(I);
712
Dan Gohman3df24e62008-09-03 23:12:08 +0000713 case Instruction::BitCast:
714 return SelectBitCast(I);
715
716 case Instruction::FPToSI:
717 return SelectCast(I, ISD::FP_TO_SINT);
718 case Instruction::ZExt:
719 return SelectCast(I, ISD::ZERO_EXTEND);
720 case Instruction::SExt:
721 return SelectCast(I, ISD::SIGN_EXTEND);
722 case Instruction::Trunc:
723 return SelectCast(I, ISD::TRUNCATE);
724 case Instruction::SIToFP:
725 return SelectCast(I, ISD::SINT_TO_FP);
726
727 case Instruction::IntToPtr: // Deliberate fall-through.
728 case Instruction::PtrToInt: {
729 MVT SrcVT = TLI.getValueType(I->getOperand(0)->getType());
730 MVT DstVT = TLI.getValueType(I->getType());
731 if (DstVT.bitsGT(SrcVT))
732 return SelectCast(I, ISD::ZERO_EXTEND);
733 if (DstVT.bitsLT(SrcVT))
734 return SelectCast(I, ISD::TRUNCATE);
735 unsigned Reg = getRegForValue(I->getOperand(0));
736 if (Reg == 0) return false;
737 UpdateValueMap(I, Reg);
738 return true;
739 }
Dan Gohmand57dd5f2008-09-23 21:53:34 +0000740
Dan Gohman3df24e62008-09-03 23:12:08 +0000741 default:
742 // Unhandled instruction. Halt "fast" selection and bail.
743 return false;
744 }
Dan Gohmanb0cf29c2008-08-13 20:19:35 +0000745}
746
Dan Gohman3df24e62008-09-03 23:12:08 +0000747FastISel::FastISel(MachineFunction &mf,
Dan Gohmand57dd5f2008-09-23 21:53:34 +0000748 MachineModuleInfo *mmi,
Devang Patel83489bb2009-01-13 00:35:13 +0000749 DwarfWriter *dw,
Dan Gohman3df24e62008-09-03 23:12:08 +0000750 DenseMap<const Value *, unsigned> &vm,
Dan Gohman0586d912008-09-10 20:11:02 +0000751 DenseMap<const BasicBlock *, MachineBasicBlock *> &bm,
Dan Gohmandd5b58a2008-10-14 23:54:11 +0000752 DenseMap<const AllocaInst *, int> &am
753#ifndef NDEBUG
754 , SmallSet<Instruction*, 8> &cil
755#endif
756 )
Dan Gohman3df24e62008-09-03 23:12:08 +0000757 : MBB(0),
758 ValueMap(vm),
759 MBBMap(bm),
Dan Gohman0586d912008-09-10 20:11:02 +0000760 StaticAllocaMap(am),
Dan Gohmandd5b58a2008-10-14 23:54:11 +0000761#ifndef NDEBUG
762 CatchInfoLost(cil),
763#endif
Dan Gohman3df24e62008-09-03 23:12:08 +0000764 MF(mf),
Dan Gohmand57dd5f2008-09-23 21:53:34 +0000765 MMI(mmi),
Devang Patel83489bb2009-01-13 00:35:13 +0000766 DW(dw),
Dan Gohman3df24e62008-09-03 23:12:08 +0000767 MRI(MF.getRegInfo()),
Dan Gohman0586d912008-09-10 20:11:02 +0000768 MFI(*MF.getFrameInfo()),
769 MCP(*MF.getConstantPool()),
Dan Gohman3df24e62008-09-03 23:12:08 +0000770 TM(MF.getTarget()),
Dan Gohman22bb3112008-08-22 00:20:26 +0000771 TD(*TM.getTargetData()),
772 TII(*TM.getInstrInfo()),
773 TLI(*TM.getTargetLowering()) {
Dan Gohmanbb466332008-08-20 21:05:57 +0000774}
775
Dan Gohmane285a742008-08-14 21:51:29 +0000776FastISel::~FastISel() {}
777
Evan Cheng36fd9412008-09-02 21:59:13 +0000778unsigned FastISel::FastEmit_(MVT::SimpleValueType, MVT::SimpleValueType,
779 ISD::NodeType) {
Dan Gohmanb0cf29c2008-08-13 20:19:35 +0000780 return 0;
781}
782
Owen Anderson0f84e4e2008-08-25 23:58:18 +0000783unsigned FastISel::FastEmit_r(MVT::SimpleValueType, MVT::SimpleValueType,
784 ISD::NodeType, unsigned /*Op0*/) {
Dan Gohmanb0cf29c2008-08-13 20:19:35 +0000785 return 0;
786}
787
Owen Anderson0f84e4e2008-08-25 23:58:18 +0000788unsigned FastISel::FastEmit_rr(MVT::SimpleValueType, MVT::SimpleValueType,
789 ISD::NodeType, unsigned /*Op0*/,
790 unsigned /*Op0*/) {
Dan Gohmanb0cf29c2008-08-13 20:19:35 +0000791 return 0;
792}
793
Owen Anderson0f84e4e2008-08-25 23:58:18 +0000794unsigned FastISel::FastEmit_i(MVT::SimpleValueType, MVT::SimpleValueType,
795 ISD::NodeType, uint64_t /*Imm*/) {
Evan Cheng83785c82008-08-20 22:45:34 +0000796 return 0;
797}
798
Dan Gohman10df0fa2008-08-27 01:09:54 +0000799unsigned FastISel::FastEmit_f(MVT::SimpleValueType, MVT::SimpleValueType,
800 ISD::NodeType, ConstantFP * /*FPImm*/) {
801 return 0;
802}
803
Owen Anderson0f84e4e2008-08-25 23:58:18 +0000804unsigned FastISel::FastEmit_ri(MVT::SimpleValueType, MVT::SimpleValueType,
805 ISD::NodeType, unsigned /*Op0*/,
806 uint64_t /*Imm*/) {
Dan Gohmand5fe57d2008-08-21 01:41:07 +0000807 return 0;
808}
809
Dan Gohman10df0fa2008-08-27 01:09:54 +0000810unsigned FastISel::FastEmit_rf(MVT::SimpleValueType, MVT::SimpleValueType,
811 ISD::NodeType, unsigned /*Op0*/,
812 ConstantFP * /*FPImm*/) {
813 return 0;
814}
815
Owen Anderson0f84e4e2008-08-25 23:58:18 +0000816unsigned FastISel::FastEmit_rri(MVT::SimpleValueType, MVT::SimpleValueType,
817 ISD::NodeType,
Dan Gohmand5fe57d2008-08-21 01:41:07 +0000818 unsigned /*Op0*/, unsigned /*Op1*/,
819 uint64_t /*Imm*/) {
Evan Cheng83785c82008-08-20 22:45:34 +0000820 return 0;
821}
822
823/// FastEmit_ri_ - This method is a wrapper of FastEmit_ri. It first tries
824/// to emit an instruction with an immediate operand using FastEmit_ri.
825/// If that fails, it materializes the immediate into a register and try
826/// FastEmit_rr instead.
827unsigned FastISel::FastEmit_ri_(MVT::SimpleValueType VT, ISD::NodeType Opcode,
Dan Gohmand5fe57d2008-08-21 01:41:07 +0000828 unsigned Op0, uint64_t Imm,
829 MVT::SimpleValueType ImmType) {
Evan Cheng83785c82008-08-20 22:45:34 +0000830 // First check if immediate type is legal. If not, we can't use the ri form.
Dan Gohman151ed612008-08-27 18:15:05 +0000831 unsigned ResultReg = FastEmit_ri(VT, VT, Opcode, Op0, Imm);
Evan Cheng83785c82008-08-20 22:45:34 +0000832 if (ResultReg != 0)
833 return ResultReg;
Owen Anderson0f84e4e2008-08-25 23:58:18 +0000834 unsigned MaterialReg = FastEmit_i(ImmType, ImmType, ISD::Constant, Imm);
Dan Gohmand5fe57d2008-08-21 01:41:07 +0000835 if (MaterialReg == 0)
836 return 0;
Owen Anderson0f84e4e2008-08-25 23:58:18 +0000837 return FastEmit_rr(VT, VT, Opcode, Op0, MaterialReg);
Dan Gohmand5fe57d2008-08-21 01:41:07 +0000838}
839
Dan Gohman10df0fa2008-08-27 01:09:54 +0000840/// FastEmit_rf_ - This method is a wrapper of FastEmit_ri. It first tries
841/// to emit an instruction with a floating-point immediate operand using
842/// FastEmit_rf. If that fails, it materializes the immediate into a register
843/// and try FastEmit_rr instead.
844unsigned FastISel::FastEmit_rf_(MVT::SimpleValueType VT, ISD::NodeType Opcode,
845 unsigned Op0, ConstantFP *FPImm,
846 MVT::SimpleValueType ImmType) {
Dan Gohman10df0fa2008-08-27 01:09:54 +0000847 // First check if immediate type is legal. If not, we can't use the rf form.
Dan Gohman151ed612008-08-27 18:15:05 +0000848 unsigned ResultReg = FastEmit_rf(VT, VT, Opcode, Op0, FPImm);
Dan Gohman10df0fa2008-08-27 01:09:54 +0000849 if (ResultReg != 0)
850 return ResultReg;
851
852 // Materialize the constant in a register.
853 unsigned MaterialReg = FastEmit_f(ImmType, ImmType, ISD::ConstantFP, FPImm);
854 if (MaterialReg == 0) {
Dan Gohman96a99992008-08-27 18:01:42 +0000855 // If the target doesn't have a way to directly enter a floating-point
856 // value into a register, use an alternate approach.
857 // TODO: The current approach only supports floating-point constants
858 // that can be constructed by conversion from integer values. This should
859 // be replaced by code that creates a load from a constant-pool entry,
860 // which will require some target-specific work.
Dan Gohman10df0fa2008-08-27 01:09:54 +0000861 const APFloat &Flt = FPImm->getValueAPF();
862 MVT IntVT = TLI.getPointerTy();
863
864 uint64_t x[2];
865 uint32_t IntBitWidth = IntVT.getSizeInBits();
Dale Johannesen23a98552008-10-09 23:00:39 +0000866 bool isExact;
867 (void) Flt.convertToInteger(x, IntBitWidth, /*isSigned=*/true,
868 APFloat::rmTowardZero, &isExact);
869 if (!isExact)
Dan Gohman10df0fa2008-08-27 01:09:54 +0000870 return 0;
871 APInt IntVal(IntBitWidth, 2, x);
872
873 unsigned IntegerReg = FastEmit_i(IntVT.getSimpleVT(), IntVT.getSimpleVT(),
874 ISD::Constant, IntVal.getZExtValue());
875 if (IntegerReg == 0)
876 return 0;
877 MaterialReg = FastEmit_r(IntVT.getSimpleVT(), VT,
878 ISD::SINT_TO_FP, IntegerReg);
879 if (MaterialReg == 0)
880 return 0;
881 }
882 return FastEmit_rr(VT, VT, Opcode, Op0, MaterialReg);
883}
884
Dan Gohmand5fe57d2008-08-21 01:41:07 +0000885unsigned FastISel::createResultReg(const TargetRegisterClass* RC) {
886 return MRI.createVirtualRegister(RC);
Evan Cheng83785c82008-08-20 22:45:34 +0000887}
888
Dan Gohmanb0cf29c2008-08-13 20:19:35 +0000889unsigned FastISel::FastEmitInst_(unsigned MachineInstOpcode,
Dan Gohman77ad7962008-08-20 18:09:38 +0000890 const TargetRegisterClass* RC) {
Dan Gohmand5fe57d2008-08-21 01:41:07 +0000891 unsigned ResultReg = createResultReg(RC);
Dan Gohmanbb466332008-08-20 21:05:57 +0000892 const TargetInstrDesc &II = TII.get(MachineInstOpcode);
Dan Gohmanb0cf29c2008-08-13 20:19:35 +0000893
Bill Wendling9bc96a52009-02-03 00:55:04 +0000894 BuildMI(MBB, DL, II, ResultReg);
Dan Gohmanb0cf29c2008-08-13 20:19:35 +0000895 return ResultReg;
896}
897
898unsigned FastISel::FastEmitInst_r(unsigned MachineInstOpcode,
899 const TargetRegisterClass *RC,
900 unsigned Op0) {
Dan Gohmand5fe57d2008-08-21 01:41:07 +0000901 unsigned ResultReg = createResultReg(RC);
Dan Gohmanbb466332008-08-20 21:05:57 +0000902 const TargetInstrDesc &II = TII.get(MachineInstOpcode);
Dan Gohmanb0cf29c2008-08-13 20:19:35 +0000903
Evan Cheng5960e4e2008-09-08 08:38:20 +0000904 if (II.getNumDefs() >= 1)
Bill Wendling9bc96a52009-02-03 00:55:04 +0000905 BuildMI(MBB, DL, II, ResultReg).addReg(Op0);
Evan Cheng5960e4e2008-09-08 08:38:20 +0000906 else {
Bill Wendling9bc96a52009-02-03 00:55:04 +0000907 BuildMI(MBB, DL, II).addReg(Op0);
Evan Cheng5960e4e2008-09-08 08:38:20 +0000908 bool InsertedCopy = TII.copyRegToReg(*MBB, MBB->end(), ResultReg,
909 II.ImplicitDefs[0], RC, RC);
910 if (!InsertedCopy)
911 ResultReg = 0;
912 }
913
Dan Gohmanb0cf29c2008-08-13 20:19:35 +0000914 return ResultReg;
915}
916
917unsigned FastISel::FastEmitInst_rr(unsigned MachineInstOpcode,
918 const TargetRegisterClass *RC,
919 unsigned Op0, unsigned Op1) {
Dan Gohmand5fe57d2008-08-21 01:41:07 +0000920 unsigned ResultReg = createResultReg(RC);
Dan Gohmanbb466332008-08-20 21:05:57 +0000921 const TargetInstrDesc &II = TII.get(MachineInstOpcode);
Dan Gohmanb0cf29c2008-08-13 20:19:35 +0000922
Evan Cheng5960e4e2008-09-08 08:38:20 +0000923 if (II.getNumDefs() >= 1)
Bill Wendling9bc96a52009-02-03 00:55:04 +0000924 BuildMI(MBB, DL, II, ResultReg).addReg(Op0).addReg(Op1);
Evan Cheng5960e4e2008-09-08 08:38:20 +0000925 else {
Bill Wendling9bc96a52009-02-03 00:55:04 +0000926 BuildMI(MBB, DL, II).addReg(Op0).addReg(Op1);
Evan Cheng5960e4e2008-09-08 08:38:20 +0000927 bool InsertedCopy = TII.copyRegToReg(*MBB, MBB->end(), ResultReg,
928 II.ImplicitDefs[0], RC, RC);
929 if (!InsertedCopy)
930 ResultReg = 0;
931 }
Dan Gohmanb0cf29c2008-08-13 20:19:35 +0000932 return ResultReg;
933}
Dan Gohmand5fe57d2008-08-21 01:41:07 +0000934
935unsigned FastISel::FastEmitInst_ri(unsigned MachineInstOpcode,
936 const TargetRegisterClass *RC,
937 unsigned Op0, uint64_t Imm) {
938 unsigned ResultReg = createResultReg(RC);
939 const TargetInstrDesc &II = TII.get(MachineInstOpcode);
940
Evan Cheng5960e4e2008-09-08 08:38:20 +0000941 if (II.getNumDefs() >= 1)
Bill Wendling9bc96a52009-02-03 00:55:04 +0000942 BuildMI(MBB, DL, II, ResultReg).addReg(Op0).addImm(Imm);
Evan Cheng5960e4e2008-09-08 08:38:20 +0000943 else {
Bill Wendling9bc96a52009-02-03 00:55:04 +0000944 BuildMI(MBB, DL, II).addReg(Op0).addImm(Imm);
Evan Cheng5960e4e2008-09-08 08:38:20 +0000945 bool InsertedCopy = TII.copyRegToReg(*MBB, MBB->end(), ResultReg,
946 II.ImplicitDefs[0], RC, RC);
947 if (!InsertedCopy)
948 ResultReg = 0;
949 }
Dan Gohmand5fe57d2008-08-21 01:41:07 +0000950 return ResultReg;
951}
952
Dan Gohman10df0fa2008-08-27 01:09:54 +0000953unsigned FastISel::FastEmitInst_rf(unsigned MachineInstOpcode,
954 const TargetRegisterClass *RC,
955 unsigned Op0, ConstantFP *FPImm) {
956 unsigned ResultReg = createResultReg(RC);
957 const TargetInstrDesc &II = TII.get(MachineInstOpcode);
958
Evan Cheng5960e4e2008-09-08 08:38:20 +0000959 if (II.getNumDefs() >= 1)
Bill Wendling9bc96a52009-02-03 00:55:04 +0000960 BuildMI(MBB, DL, II, ResultReg).addReg(Op0).addFPImm(FPImm);
Evan Cheng5960e4e2008-09-08 08:38:20 +0000961 else {
Bill Wendling9bc96a52009-02-03 00:55:04 +0000962 BuildMI(MBB, DL, II).addReg(Op0).addFPImm(FPImm);
Evan Cheng5960e4e2008-09-08 08:38:20 +0000963 bool InsertedCopy = TII.copyRegToReg(*MBB, MBB->end(), ResultReg,
964 II.ImplicitDefs[0], RC, RC);
965 if (!InsertedCopy)
966 ResultReg = 0;
967 }
Dan Gohman10df0fa2008-08-27 01:09:54 +0000968 return ResultReg;
969}
970
Dan Gohmand5fe57d2008-08-21 01:41:07 +0000971unsigned FastISel::FastEmitInst_rri(unsigned MachineInstOpcode,
972 const TargetRegisterClass *RC,
973 unsigned Op0, unsigned Op1, uint64_t Imm) {
974 unsigned ResultReg = createResultReg(RC);
975 const TargetInstrDesc &II = TII.get(MachineInstOpcode);
976
Evan Cheng5960e4e2008-09-08 08:38:20 +0000977 if (II.getNumDefs() >= 1)
Bill Wendling9bc96a52009-02-03 00:55:04 +0000978 BuildMI(MBB, DL, II, ResultReg).addReg(Op0).addReg(Op1).addImm(Imm);
Evan Cheng5960e4e2008-09-08 08:38:20 +0000979 else {
Bill Wendling9bc96a52009-02-03 00:55:04 +0000980 BuildMI(MBB, DL, II).addReg(Op0).addReg(Op1).addImm(Imm);
Evan Cheng5960e4e2008-09-08 08:38:20 +0000981 bool InsertedCopy = TII.copyRegToReg(*MBB, MBB->end(), ResultReg,
982 II.ImplicitDefs[0], RC, RC);
983 if (!InsertedCopy)
984 ResultReg = 0;
985 }
Dan Gohmand5fe57d2008-08-21 01:41:07 +0000986 return ResultReg;
987}
Owen Anderson6d0c25e2008-08-25 20:20:32 +0000988
989unsigned FastISel::FastEmitInst_i(unsigned MachineInstOpcode,
990 const TargetRegisterClass *RC,
991 uint64_t Imm) {
992 unsigned ResultReg = createResultReg(RC);
993 const TargetInstrDesc &II = TII.get(MachineInstOpcode);
994
Evan Cheng5960e4e2008-09-08 08:38:20 +0000995 if (II.getNumDefs() >= 1)
Bill Wendling9bc96a52009-02-03 00:55:04 +0000996 BuildMI(MBB, DL, II, ResultReg).addImm(Imm);
Evan Cheng5960e4e2008-09-08 08:38:20 +0000997 else {
Bill Wendling9bc96a52009-02-03 00:55:04 +0000998 BuildMI(MBB, DL, II).addImm(Imm);
Evan Cheng5960e4e2008-09-08 08:38:20 +0000999 bool InsertedCopy = TII.copyRegToReg(*MBB, MBB->end(), ResultReg,
1000 II.ImplicitDefs[0], RC, RC);
1001 if (!InsertedCopy)
1002 ResultReg = 0;
1003 }
Owen Anderson6d0c25e2008-08-25 20:20:32 +00001004 return ResultReg;
Evan Chengb41aec52008-08-25 22:20:39 +00001005}
Owen Anderson8970f002008-08-27 22:30:02 +00001006
Evan Cheng536ab132009-01-22 09:10:11 +00001007unsigned FastISel::FastEmitInst_extractsubreg(MVT::SimpleValueType RetVT,
1008 unsigned Op0, uint32_t Idx) {
Owen Anderson40a468f2008-08-28 17:47:37 +00001009 const TargetRegisterClass* RC = MRI.getRegClass(Op0);
Owen Anderson8970f002008-08-27 22:30:02 +00001010
Evan Cheng536ab132009-01-22 09:10:11 +00001011 unsigned ResultReg = createResultReg(TLI.getRegClassFor(RetVT));
Owen Anderson8970f002008-08-27 22:30:02 +00001012 const TargetInstrDesc &II = TII.get(TargetInstrInfo::EXTRACT_SUBREG);
1013
Evan Cheng5960e4e2008-09-08 08:38:20 +00001014 if (II.getNumDefs() >= 1)
Bill Wendling9bc96a52009-02-03 00:55:04 +00001015 BuildMI(MBB, DL, II, ResultReg).addReg(Op0).addImm(Idx);
Evan Cheng5960e4e2008-09-08 08:38:20 +00001016 else {
Bill Wendling9bc96a52009-02-03 00:55:04 +00001017 BuildMI(MBB, DL, II).addReg(Op0).addImm(Idx);
Evan Cheng5960e4e2008-09-08 08:38:20 +00001018 bool InsertedCopy = TII.copyRegToReg(*MBB, MBB->end(), ResultReg,
1019 II.ImplicitDefs[0], RC, RC);
1020 if (!InsertedCopy)
1021 ResultReg = 0;
1022 }
Owen Anderson8970f002008-08-27 22:30:02 +00001023 return ResultReg;
1024}
Dan Gohman14ea1ec2009-03-13 20:42:20 +00001025
1026/// FastEmitZExtFromI1 - Emit MachineInstrs to compute the value of Op
1027/// with all but the least significant bit set to zero.
1028unsigned FastISel::FastEmitZExtFromI1(MVT::SimpleValueType VT, unsigned Op) {
1029 return FastEmit_ri(VT, VT, ISD::AND, Op, 1);
1030}