blob: a26feb3023c1415c1817d4e7fc1b881edcf40ae7 [file] [log] [blame]
Chris Lattnera3b8b5c2004-07-23 17:56:30 +00001//===-- LiveIntervalAnalysis.cpp - Live Interval Analysis -----------------===//
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file was developed by the LLVM research group and is distributed under
6// the University of Illinois Open Source License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file implements the LiveInterval analysis pass which is used
11// by the Linear Scan Register allocator. This pass linearizes the
12// basic blocks of the function in DFS order and uses the
13// LiveVariables pass to conservatively compute live intervals for
14// each virtual and physical register.
15//
16//===----------------------------------------------------------------------===//
17
18#define DEBUG_TYPE "liveintervals"
Chris Lattner3c3fe462005-09-21 04:19:09 +000019#include "llvm/CodeGen/LiveIntervalAnalysis.h"
Misha Brukman08a6c762004-09-03 18:25:53 +000020#include "VirtRegMap.h"
Chris Lattner015959e2004-05-01 21:24:39 +000021#include "llvm/Value.h"
Alkis Evlogimenos6b4edba2003-12-21 20:19:10 +000022#include "llvm/Analysis/LoopInfo.h"
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000023#include "llvm/CodeGen/LiveVariables.h"
24#include "llvm/CodeGen/MachineFrameInfo.h"
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000025#include "llvm/CodeGen/MachineInstr.h"
26#include "llvm/CodeGen/Passes.h"
27#include "llvm/CodeGen/SSARegMap.h"
28#include "llvm/Target/MRegisterInfo.h"
29#include "llvm/Target/TargetInstrInfo.h"
30#include "llvm/Target/TargetMachine.h"
Reid Spencer551ccae2004-09-01 22:55:40 +000031#include "llvm/Support/CommandLine.h"
32#include "llvm/Support/Debug.h"
33#include "llvm/ADT/Statistic.h"
34#include "llvm/ADT/STLExtras.h"
Alkis Evlogimenos20aa4742004-09-03 18:19:51 +000035#include <algorithm>
Misha Brukman08a6c762004-09-03 18:25:53 +000036#include <cmath>
Chris Lattner2c2c6c62006-01-22 23:41:00 +000037#include <iostream>
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000038using namespace llvm;
39
40namespace {
Chris Lattner5d8925c2006-08-27 22:30:17 +000041 RegisterPass<LiveIntervals> X("liveintervals", "Live Interval Analysis");
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000042
Andrew Lenharthed41f1b2006-07-20 17:28:38 +000043 static Statistic<> numIntervals
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +000044 ("liveintervals", "Number of original intervals");
Alkis Evlogimenos007726c2004-02-20 20:53:26 +000045
Andrew Lenharthed41f1b2006-07-20 17:28:38 +000046 static Statistic<> numIntervalsAfter
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +000047 ("liveintervals", "Number of intervals after coalescing");
Alkis Evlogimenos007726c2004-02-20 20:53:26 +000048
Andrew Lenharthed41f1b2006-07-20 17:28:38 +000049 static Statistic<> numJoins
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +000050 ("liveintervals", "Number of interval joins performed");
Alkis Evlogimenos007726c2004-02-20 20:53:26 +000051
Andrew Lenharthed41f1b2006-07-20 17:28:38 +000052 static Statistic<> numPeep
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +000053 ("liveintervals", "Number of identity moves eliminated after coalescing");
Alkis Evlogimenos007726c2004-02-20 20:53:26 +000054
Andrew Lenharthed41f1b2006-07-20 17:28:38 +000055 static Statistic<> numFolded
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +000056 ("liveintervals", "Number of loads/stores folded into instructions");
Alkis Evlogimenos007726c2004-02-20 20:53:26 +000057
Andrew Lenharthed41f1b2006-07-20 17:28:38 +000058 static cl::opt<bool>
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +000059 EnableJoining("join-liveintervals",
60 cl::desc("Join compatible live intervals"),
61 cl::init(true));
Chris Lattnerd74ea2b2006-05-24 17:04:05 +000062}
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000063
Chris Lattnerf7da2c72006-08-24 22:43:55 +000064void LiveIntervals::getAnalysisUsage(AnalysisUsage &AU) const {
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +000065 AU.addRequired<LiveVariables>();
66 AU.addPreservedID(PHIEliminationID);
67 AU.addRequiredID(PHIEliminationID);
68 AU.addRequiredID(TwoAddressInstructionPassID);
69 AU.addRequired<LoopInfo>();
70 MachineFunctionPass::getAnalysisUsage(AU);
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000071}
72
Chris Lattnerf7da2c72006-08-24 22:43:55 +000073void LiveIntervals::releaseMemory() {
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +000074 mi2iMap_.clear();
75 i2miMap_.clear();
76 r2iMap_.clear();
77 r2rMap_.clear();
Alkis Evlogimenos08cec002004-01-31 19:59:32 +000078}
79
80
Evan Cheng99314142006-05-11 07:29:24 +000081static bool isZeroLengthInterval(LiveInterval *li) {
82 for (LiveInterval::Ranges::const_iterator
83 i = li->ranges.begin(), e = li->ranges.end(); i != e; ++i)
84 if (i->end - i->start > LiveIntervals::InstrSlots::NUM)
85 return false;
86 return true;
87}
88
89
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000090/// runOnMachineFunction - Register allocate the whole function
91///
92bool LiveIntervals::runOnMachineFunction(MachineFunction &fn) {
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +000093 mf_ = &fn;
94 tm_ = &fn.getTarget();
95 mri_ = tm_->getRegisterInfo();
Chris Lattnerf768bba2005-03-09 23:05:19 +000096 tii_ = tm_->getInstrInfo();
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +000097 lv_ = &getAnalysis<LiveVariables>();
Alkis Evlogimenos53278012004-08-26 22:22:38 +000098 allocatableRegs_ = mri_->getAllocatableSet(fn);
Alkis Evlogimenos2c4f7b52004-09-09 19:24:38 +000099 r2rMap_.grow(mf_->getSSARegMap()->getLastVirtReg());
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000100
Chris Lattner799a9192005-04-09 16:17:50 +0000101 // If this function has any live ins, insert a dummy instruction at the
102 // beginning of the function that we will pretend "defines" the values. This
103 // is to make the interval analysis simpler by providing a number.
104 if (fn.livein_begin() != fn.livein_end()) {
Chris Lattner712ad0c2005-05-13 07:08:07 +0000105 unsigned FirstLiveIn = fn.livein_begin()->first;
Chris Lattner799a9192005-04-09 16:17:50 +0000106
107 // Find a reg class that contains this live in.
108 const TargetRegisterClass *RC = 0;
109 for (MRegisterInfo::regclass_iterator RCI = mri_->regclass_begin(),
110 E = mri_->regclass_end(); RCI != E; ++RCI)
111 if ((*RCI)->contains(FirstLiveIn)) {
112 RC = *RCI;
113 break;
114 }
115
116 MachineInstr *OldFirstMI = fn.begin()->begin();
117 mri_->copyRegToReg(*fn.begin(), fn.begin()->begin(),
118 FirstLiveIn, FirstLiveIn, RC);
119 assert(OldFirstMI != fn.begin()->begin() &&
120 "copyRetToReg didn't insert anything!");
121 }
122
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000123 // number MachineInstrs
124 unsigned miIndex = 0;
125 for (MachineFunction::iterator mbb = mf_->begin(), mbbEnd = mf_->end();
126 mbb != mbbEnd; ++mbb)
127 for (MachineBasicBlock::iterator mi = mbb->begin(), miEnd = mbb->end();
128 mi != miEnd; ++mi) {
129 bool inserted = mi2iMap_.insert(std::make_pair(mi, miIndex)).second;
130 assert(inserted && "multiple MachineInstr -> index mappings");
131 i2miMap_.push_back(mi);
132 miIndex += InstrSlots::NUM;
Alkis Evlogimenos843b1602004-02-15 10:24:21 +0000133 }
Alkis Evlogimenosd6e40a62004-01-14 10:44:29 +0000134
Chris Lattner799a9192005-04-09 16:17:50 +0000135 // Note intervals due to live-in values.
136 if (fn.livein_begin() != fn.livein_end()) {
137 MachineBasicBlock *Entry = fn.begin();
Chris Lattner712ad0c2005-05-13 07:08:07 +0000138 for (MachineFunction::livein_iterator I = fn.livein_begin(),
Chris Lattner799a9192005-04-09 16:17:50 +0000139 E = fn.livein_end(); I != E; ++I) {
140 handlePhysicalRegisterDef(Entry, Entry->begin(),
Chris Lattnerf7da2c72006-08-24 22:43:55 +0000141 getOrCreateInterval(I->first), true);
Chris Lattner712ad0c2005-05-13 07:08:07 +0000142 for (const unsigned* AS = mri_->getAliasSet(I->first); *AS; ++AS)
Chris Lattner799a9192005-04-09 16:17:50 +0000143 handlePhysicalRegisterDef(Entry, Entry->begin(),
Chris Lattnerf7da2c72006-08-24 22:43:55 +0000144 getOrCreateInterval(*AS), true);
Chris Lattner799a9192005-04-09 16:17:50 +0000145 }
146 }
147
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000148 computeIntervals();
Alkis Evlogimenos843b1602004-02-15 10:24:21 +0000149
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000150 numIntervals += getNumIntervals();
151
Chris Lattner38135af2005-05-14 05:34:15 +0000152 DEBUG(std::cerr << "********** INTERVALS **********\n";
153 for (iterator I = begin(), E = end(); I != E; ++I) {
154 I->second.print(std::cerr, mri_);
155 std::cerr << "\n";
156 });
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000157
158 // join intervals if requested
159 if (EnableJoining) joinIntervals();
160
161 numIntervalsAfter += getNumIntervals();
162
163 // perform a final pass over the instructions and compute spill
164 // weights, coalesce virtual registers and remove identity moves
165 const LoopInfo& loopInfo = getAnalysis<LoopInfo>();
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000166
167 for (MachineFunction::iterator mbbi = mf_->begin(), mbbe = mf_->end();
168 mbbi != mbbe; ++mbbi) {
169 MachineBasicBlock* mbb = mbbi;
170 unsigned loopDepth = loopInfo.getLoopDepth(mbb->getBasicBlock());
171
172 for (MachineBasicBlock::iterator mii = mbb->begin(), mie = mbb->end();
173 mii != mie; ) {
174 // if the move will be an identity move delete it
175 unsigned srcReg, dstReg, RegRep;
Chris Lattnerf768bba2005-03-09 23:05:19 +0000176 if (tii_->isMoveInstr(*mii, srcReg, dstReg) &&
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000177 (RegRep = rep(srcReg)) == rep(dstReg)) {
178 // remove from def list
179 LiveInterval &interval = getOrCreateInterval(RegRep);
Chris Lattnerf7da2c72006-08-24 22:43:55 +0000180 RemoveMachineInstrFromMaps(mii);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000181 mii = mbbi->erase(mii);
182 ++numPeep;
183 }
184 else {
185 for (unsigned i = 0; i < mii->getNumOperands(); ++i) {
186 const MachineOperand& mop = mii->getOperand(i);
187 if (mop.isRegister() && mop.getReg() &&
188 MRegisterInfo::isVirtualRegister(mop.getReg())) {
189 // replace register with representative register
190 unsigned reg = rep(mop.getReg());
Chris Lattnere53f4a02006-05-04 17:52:23 +0000191 mii->getOperand(i).setReg(reg);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000192
193 LiveInterval &RegInt = getInterval(reg);
194 RegInt.weight +=
Chris Lattner7a36ae82004-10-25 18:40:47 +0000195 (mop.isUse() + mop.isDef()) * pow(10.0F, (int)loopDepth);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000196 }
197 }
198 ++mii;
199 }
200 }
201 }
202
Evan Cheng99314142006-05-11 07:29:24 +0000203 for (iterator I = begin(), E = end(); I != E; ++I) {
204 LiveInterval &li = I->second;
Chris Lattnerc9d94d12006-08-27 12:47:48 +0000205 if (MRegisterInfo::isVirtualRegister(li.reg)) {
206 // If the live interval length is essentially zero, i.e. in every live
Evan Cheng99314142006-05-11 07:29:24 +0000207 // range the use follows def immediately, it doesn't make sense to spill
208 // it and hope it will be easier to allocate for this li.
209 if (isZeroLengthInterval(&li))
210 li.weight = float(HUGE_VAL);
Chris Lattnerc9d94d12006-08-27 12:47:48 +0000211 }
Evan Cheng99314142006-05-11 07:29:24 +0000212 }
213
Chris Lattner70ca3582004-09-30 15:59:17 +0000214 DEBUG(dump());
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000215 return true;
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000216}
217
Chris Lattner70ca3582004-09-30 15:59:17 +0000218/// print - Implement the dump method.
Reid Spencerce9653c2004-12-07 04:03:45 +0000219void LiveIntervals::print(std::ostream &O, const Module* ) const {
Chris Lattner70ca3582004-09-30 15:59:17 +0000220 O << "********** INTERVALS **********\n";
Chris Lattner8e7a7092005-07-27 23:03:38 +0000221 for (const_iterator I = begin(), E = end(); I != E; ++I) {
222 I->second.print(std::cerr, mri_);
223 std::cerr << "\n";
224 }
Chris Lattner70ca3582004-09-30 15:59:17 +0000225
226 O << "********** MACHINEINSTRS **********\n";
227 for (MachineFunction::iterator mbbi = mf_->begin(), mbbe = mf_->end();
228 mbbi != mbbe; ++mbbi) {
229 O << ((Value*)mbbi->getBasicBlock())->getName() << ":\n";
230 for (MachineBasicBlock::iterator mii = mbbi->begin(),
231 mie = mbbi->end(); mii != mie; ++mii) {
Chris Lattner477e4552004-09-30 16:10:45 +0000232 O << getInstructionIndex(mii) << '\t' << *mii;
Chris Lattner70ca3582004-09-30 15:59:17 +0000233 }
234 }
235}
236
Chris Lattner70ca3582004-09-30 15:59:17 +0000237std::vector<LiveInterval*> LiveIntervals::
238addIntervalsForSpills(const LiveInterval &li, VirtRegMap &vrm, int slot) {
Alkis Evlogimenosd8d26b32004-08-27 18:59:22 +0000239 // since this is called after the analysis is done we don't know if
240 // LiveVariables is available
241 lv_ = getAnalysisToUpdate<LiveVariables>();
242
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000243 std::vector<LiveInterval*> added;
Alkis Evlogimenos26f5a692004-05-30 07:24:39 +0000244
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000245 assert(li.weight != HUGE_VAL &&
246 "attempt to spill already spilled interval!");
Alkis Evlogimenos843b1602004-02-15 10:24:21 +0000247
Chris Lattnerf7da2c72006-08-24 22:43:55 +0000248 DEBUG(std::cerr << "\t\t\t\tadding intervals for spills for interval: ";
249 li.print(std::cerr, mri_); std::cerr << '\n');
Alkis Evlogimenos39a0d5c2004-02-20 06:15:40 +0000250
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000251 const TargetRegisterClass* rc = mf_->getSSARegMap()->getRegClass(li.reg);
Alkis Evlogimenos26f5a692004-05-30 07:24:39 +0000252
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000253 for (LiveInterval::Ranges::const_iterator
254 i = li.ranges.begin(), e = li.ranges.end(); i != e; ++i) {
255 unsigned index = getBaseIndex(i->start);
256 unsigned end = getBaseIndex(i->end-1) + InstrSlots::NUM;
257 for (; index != end; index += InstrSlots::NUM) {
258 // skip deleted instructions
259 while (index != end && !getInstructionFromIndex(index))
260 index += InstrSlots::NUM;
261 if (index == end) break;
Chris Lattner8640f4e2004-07-19 15:16:53 +0000262
Chris Lattner3b9db832006-01-03 07:41:37 +0000263 MachineInstr *MI = getInstructionFromIndex(index);
Alkis Evlogimenos39a0d5c2004-02-20 06:15:40 +0000264
Chris Lattnerb11443d2005-09-09 19:17:47 +0000265 // NewRegLiveIn - This instruction might have multiple uses of the spilled
266 // register. In this case, for the first use, keep track of the new vreg
267 // that we reload it into. If we see a second use, reuse this vreg
268 // instead of creating live ranges for two reloads.
269 unsigned NewRegLiveIn = 0;
270
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000271 for_operand:
Chris Lattner3b9db832006-01-03 07:41:37 +0000272 for (unsigned i = 0; i != MI->getNumOperands(); ++i) {
273 MachineOperand& mop = MI->getOperand(i);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000274 if (mop.isRegister() && mop.getReg() == li.reg) {
Chris Lattnerb11443d2005-09-09 19:17:47 +0000275 if (NewRegLiveIn && mop.isUse()) {
276 // We already emitted a reload of this value, reuse it for
277 // subsequent operands.
Chris Lattnere53f4a02006-05-04 17:52:23 +0000278 MI->getOperand(i).setReg(NewRegLiveIn);
Chris Lattnerb11443d2005-09-09 19:17:47 +0000279 DEBUG(std::cerr << "\t\t\t\treused reload into reg" << NewRegLiveIn
280 << " for operand #" << i << '\n');
Chris Lattner3b9db832006-01-03 07:41:37 +0000281 } else if (MachineInstr* fmi = mri_->foldMemoryOperand(MI, i, slot)) {
Chris Lattnerb11443d2005-09-09 19:17:47 +0000282 // Attempt to fold the memory reference into the instruction. If we
283 // can do this, we don't need to insert spill code.
Alkis Evlogimenosd8d26b32004-08-27 18:59:22 +0000284 if (lv_)
Chris Lattner3b9db832006-01-03 07:41:37 +0000285 lv_->instructionChanged(MI, fmi);
Evan Cheng200370f2006-04-30 08:41:47 +0000286 MachineBasicBlock &MBB = *MI->getParent();
Chris Lattner35f27052006-05-01 21:16:03 +0000287 vrm.virtFolded(li.reg, MI, i, fmi);
Chris Lattner3b9db832006-01-03 07:41:37 +0000288 mi2iMap_.erase(MI);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000289 i2miMap_[index/InstrSlots::NUM] = fmi;
290 mi2iMap_[fmi] = index;
Chris Lattner3b9db832006-01-03 07:41:37 +0000291 MI = MBB.insert(MBB.erase(MI), fmi);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000292 ++numFolded;
Chris Lattner477e4552004-09-30 16:10:45 +0000293 // Folding the load/store can completely change the instruction in
294 // unpredictable ways, rescan it from the beginning.
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000295 goto for_operand;
Chris Lattner477e4552004-09-30 16:10:45 +0000296 } else {
Chris Lattner70ca3582004-09-30 15:59:17 +0000297 // This is tricky. We need to add information in the interval about
298 // the spill code so we have to use our extra load/store slots.
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000299 //
Chris Lattner70ca3582004-09-30 15:59:17 +0000300 // If we have a use we are going to have a load so we start the
301 // interval from the load slot onwards. Otherwise we start from the
302 // def slot.
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000303 unsigned start = (mop.isUse() ?
304 getLoadIndex(index) :
305 getDefIndex(index));
Chris Lattner70ca3582004-09-30 15:59:17 +0000306 // If we have a def we are going to have a store right after it so
307 // we end the interval after the use of the next
308 // instruction. Otherwise we end after the use of this instruction.
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000309 unsigned end = 1 + (mop.isDef() ?
310 getStoreIndex(index) :
311 getUseIndex(index));
Alkis Evlogimenos26f5a692004-05-30 07:24:39 +0000312
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000313 // create a new register for this spill
Chris Lattnerb11443d2005-09-09 19:17:47 +0000314 NewRegLiveIn = mf_->getSSARegMap()->createVirtualRegister(rc);
Chris Lattnere53f4a02006-05-04 17:52:23 +0000315 MI->getOperand(i).setReg(NewRegLiveIn);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000316 vrm.grow();
Chris Lattnerb11443d2005-09-09 19:17:47 +0000317 vrm.assignVirt2StackSlot(NewRegLiveIn, slot);
318 LiveInterval& nI = getOrCreateInterval(NewRegLiveIn);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000319 assert(nI.empty());
Chris Lattner70ca3582004-09-30 15:59:17 +0000320
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000321 // the spill weight is now infinity as it
322 // cannot be spilled again
Chris Lattner28696be2005-01-08 19:55:00 +0000323 nI.weight = float(HUGE_VAL);
Chris Lattnerbe4f88a2006-08-22 18:19:46 +0000324 LiveRange LR(start, end, nI.getNextValue(~0U));
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000325 DEBUG(std::cerr << " +" << LR);
326 nI.addRange(LR);
327 added.push_back(&nI);
Chris Lattner70ca3582004-09-30 15:59:17 +0000328
Alkis Evlogimenosd8d26b32004-08-27 18:59:22 +0000329 // update live variables if it is available
330 if (lv_)
Chris Lattner3b9db832006-01-03 07:41:37 +0000331 lv_->addVirtualRegisterKilled(NewRegLiveIn, MI);
Chris Lattnerb11443d2005-09-09 19:17:47 +0000332
333 // If this is a live in, reuse it for subsequent live-ins. If it's
334 // a def, we can't do this.
335 if (!mop.isUse()) NewRegLiveIn = 0;
336
Chris Lattnerf7da2c72006-08-24 22:43:55 +0000337 DEBUG(std::cerr << "\t\t\t\tadded new interval: ";
338 nI.print(std::cerr, mri_); std::cerr << '\n');
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000339 }
Alkis Evlogimenos843b1602004-02-15 10:24:21 +0000340 }
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000341 }
Alkis Evlogimenos843b1602004-02-15 10:24:21 +0000342 }
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000343 }
Alkis Evlogimenos26f5a692004-05-30 07:24:39 +0000344
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000345 return added;
Alkis Evlogimenos843b1602004-02-15 10:24:21 +0000346}
347
Chris Lattnerbe4f88a2006-08-22 18:19:46 +0000348void LiveIntervals::printRegName(unsigned reg) const {
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000349 if (MRegisterInfo::isPhysicalRegister(reg))
350 std::cerr << mri_->getName(reg);
351 else
352 std::cerr << "%reg" << reg;
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000353}
354
Chris Lattnerbe4f88a2006-08-22 18:19:46 +0000355void LiveIntervals::handleVirtualRegisterDef(MachineBasicBlock *mbb,
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000356 MachineBasicBlock::iterator mi,
Chris Lattnerbe4f88a2006-08-22 18:19:46 +0000357 LiveInterval &interval) {
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000358 DEBUG(std::cerr << "\t\tregister: "; printRegName(interval.reg));
359 LiveVariables::VarInfo& vi = lv_->getVarInfo(interval.reg);
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000360
Alkis Evlogimenos70651572004-08-04 09:46:56 +0000361 // Virtual registers may be defined multiple times (due to phi
362 // elimination and 2-addr elimination). Much of what we do only has to be
363 // done once for the vreg. We use an empty interval to detect the first
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000364 // time we see a vreg.
365 if (interval.empty()) {
366 // Get the Idx of the defining instructions.
367 unsigned defIndex = getDefIndex(getInstructionIndex(mi));
Chris Lattner6097d132004-07-19 02:15:56 +0000368
Chris Lattnerbe4f88a2006-08-22 18:19:46 +0000369 unsigned ValNum = interval.getNextValue(defIndex);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000370 assert(ValNum == 0 && "First value in interval is not 0?");
371 ValNum = 0; // Clue in the optimizer.
Chris Lattner7ac2d312004-07-24 02:59:07 +0000372
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000373 // Loop over all of the blocks that the vreg is defined in. There are
374 // two cases we have to handle here. The most common case is a vreg
375 // whose lifetime is contained within a basic block. In this case there
376 // will be a single kill, in MBB, which comes after the definition.
377 if (vi.Kills.size() == 1 && vi.Kills[0]->getParent() == mbb) {
378 // FIXME: what about dead vars?
379 unsigned killIdx;
380 if (vi.Kills[0] != mi)
381 killIdx = getUseIndex(getInstructionIndex(vi.Kills[0]))+1;
382 else
383 killIdx = defIndex+1;
Chris Lattner6097d132004-07-19 02:15:56 +0000384
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000385 // If the kill happens after the definition, we have an intra-block
386 // live range.
387 if (killIdx > defIndex) {
Alkis Evlogimenos70651572004-08-04 09:46:56 +0000388 assert(vi.AliveBlocks.empty() &&
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000389 "Shouldn't be alive across any blocks!");
390 LiveRange LR(defIndex, killIdx, ValNum);
391 interval.addRange(LR);
392 DEBUG(std::cerr << " +" << LR << "\n");
393 return;
394 }
Alkis Evlogimenosdd2cc652003-12-18 08:48:48 +0000395 }
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000396
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000397 // The other case we handle is when a virtual register lives to the end
398 // of the defining block, potentially live across some blocks, then is
399 // live into some number of blocks, but gets killed. Start by adding a
400 // range that goes from this definition to the end of the defining block.
Alkis Evlogimenosd19e2902004-08-31 17:39:15 +0000401 LiveRange NewLR(defIndex,
402 getInstructionIndex(&mbb->back()) + InstrSlots::NUM,
403 ValNum);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000404 DEBUG(std::cerr << " +" << NewLR);
405 interval.addRange(NewLR);
406
407 // Iterate over all of the blocks that the variable is completely
408 // live in, adding [insrtIndex(begin), instrIndex(end)+4) to the
409 // live interval.
410 for (unsigned i = 0, e = vi.AliveBlocks.size(); i != e; ++i) {
411 if (vi.AliveBlocks[i]) {
412 MachineBasicBlock* mbb = mf_->getBlockNumbered(i);
413 if (!mbb->empty()) {
414 LiveRange LR(getInstructionIndex(&mbb->front()),
Alkis Evlogimenosd19e2902004-08-31 17:39:15 +0000415 getInstructionIndex(&mbb->back()) + InstrSlots::NUM,
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000416 ValNum);
417 interval.addRange(LR);
418 DEBUG(std::cerr << " +" << LR);
419 }
420 }
421 }
422
423 // Finally, this virtual register is live from the start of any killing
424 // block to the 'use' slot of the killing instruction.
425 for (unsigned i = 0, e = vi.Kills.size(); i != e; ++i) {
426 MachineInstr *Kill = vi.Kills[i];
427 LiveRange LR(getInstructionIndex(Kill->getParent()->begin()),
Alkis Evlogimenosd19e2902004-08-31 17:39:15 +0000428 getUseIndex(getInstructionIndex(Kill))+1,
429 ValNum);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000430 interval.addRange(LR);
431 DEBUG(std::cerr << " +" << LR);
432 }
433
434 } else {
435 // If this is the second time we see a virtual register definition, it
436 // must be due to phi elimination or two addr elimination. If this is
437 // the result of two address elimination, then the vreg is the first
438 // operand, and is a def-and-use.
Alkis Evlogimenos70651572004-08-04 09:46:56 +0000439 if (mi->getOperand(0).isRegister() &&
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000440 mi->getOperand(0).getReg() == interval.reg &&
441 mi->getOperand(0).isDef() && mi->getOperand(0).isUse()) {
442 // If this is a two-address definition, then we have already processed
443 // the live range. The only problem is that we didn't realize there
444 // are actually two values in the live interval. Because of this we
445 // need to take the LiveRegion that defines this register and split it
446 // into two values.
447 unsigned DefIndex = getDefIndex(getInstructionIndex(vi.DefInst));
448 unsigned RedefIndex = getDefIndex(getInstructionIndex(mi));
449
450 // Delete the initial value, which should be short and continuous,
Chris Lattnerbe4f88a2006-08-22 18:19:46 +0000451 // because the 2-addr copy must be in the same MBB as the redef.
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000452 interval.removeRange(DefIndex, RedefIndex);
Alkis Evlogimenos70651572004-08-04 09:46:56 +0000453
Chris Lattnerbe4f88a2006-08-22 18:19:46 +0000454 // Two-address vregs should always only be redefined once. This means
455 // that at this point, there should be exactly one value number in it.
456 assert(interval.containsOneValue() && "Unexpected 2-addr liveint!");
457
458 // The new value number is defined by the instruction we claimed defined
459 // value #0.
460 unsigned ValNo = interval.getNextValue(DefIndex);
461
462 // Value#1 is now defined by the 2-addr instruction.
463 interval.setInstDefiningValNum(0, RedefIndex);
464
465 // Add the new live interval which replaces the range for the input copy.
466 LiveRange LR(DefIndex, RedefIndex, ValNo);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000467 DEBUG(std::cerr << " replace range with " << LR);
468 interval.addRange(LR);
469
470 // If this redefinition is dead, we need to add a dummy unit live
471 // range covering the def slot.
Chris Lattnerab4b66d2005-08-23 22:51:41 +0000472 if (lv_->RegisterDefIsDead(mi, interval.reg))
473 interval.addRange(LiveRange(RedefIndex, RedefIndex+1, 0));
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000474
Chris Lattnerf7da2c72006-08-24 22:43:55 +0000475 DEBUG(std::cerr << "RESULT: "; interval.print(std::cerr, mri_));
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000476
477 } else {
478 // Otherwise, this must be because of phi elimination. If this is the
479 // first redefinition of the vreg that we have seen, go back and change
480 // the live range in the PHI block to be a different value number.
481 if (interval.containsOneValue()) {
482 assert(vi.Kills.size() == 1 &&
483 "PHI elimination vreg should have one kill, the PHI itself!");
484
485 // Remove the old range that we now know has an incorrect number.
486 MachineInstr *Killer = vi.Kills[0];
487 unsigned Start = getInstructionIndex(Killer->getParent()->begin());
488 unsigned End = getUseIndex(getInstructionIndex(Killer))+1;
Chris Lattnerf7da2c72006-08-24 22:43:55 +0000489 DEBUG(std::cerr << "Removing [" << Start << "," << End << "] from: ";
490 interval.print(std::cerr, mri_); std::cerr << "\n");
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000491 interval.removeRange(Start, End);
Chris Lattnerf7da2c72006-08-24 22:43:55 +0000492 DEBUG(std::cerr << "RESULT: "; interval.print(std::cerr, mri_));
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000493
Chris Lattnerbe4f88a2006-08-22 18:19:46 +0000494 // Replace the interval with one of a NEW value number. Note that this
495 // value number isn't actually defined by an instruction, weird huh? :)
496 LiveRange LR(Start, End, interval.getNextValue(~0U));
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000497 DEBUG(std::cerr << " replace range with " << LR);
498 interval.addRange(LR);
Chris Lattnerf7da2c72006-08-24 22:43:55 +0000499 DEBUG(std::cerr << "RESULT: "; interval.print(std::cerr, mri_));
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000500 }
501
502 // In the case of PHI elimination, each variable definition is only
503 // live until the end of the block. We've already taken care of the
504 // rest of the live range.
505 unsigned defIndex = getDefIndex(getInstructionIndex(mi));
Alkis Evlogimenos70651572004-08-04 09:46:56 +0000506 LiveRange LR(defIndex,
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000507 getInstructionIndex(&mbb->back()) + InstrSlots::NUM,
Chris Lattnerbe4f88a2006-08-22 18:19:46 +0000508 interval.getNextValue(defIndex));
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000509 interval.addRange(LR);
510 DEBUG(std::cerr << " +" << LR);
511 }
512 }
513
514 DEBUG(std::cerr << '\n');
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000515}
516
Chris Lattnerf35fef72004-07-23 21:24:19 +0000517void LiveIntervals::handlePhysicalRegisterDef(MachineBasicBlock *MBB,
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000518 MachineBasicBlock::iterator mi,
Chris Lattnerf768bba2005-03-09 23:05:19 +0000519 LiveInterval& interval,
Chris Lattnerbe4f88a2006-08-22 18:19:46 +0000520 bool isLiveIn) {
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000521 // A physical register cannot be live across basic block, so its
522 // lifetime must end somewhere in its defining basic block.
523 DEBUG(std::cerr << "\t\tregister: "; printRegName(interval.reg));
524 typedef LiveVariables::killed_iterator KillIter;
Alkis Evlogimenos02ba13c2004-01-31 23:13:30 +0000525
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000526 unsigned baseIndex = getInstructionIndex(mi);
527 unsigned start = getDefIndex(baseIndex);
528 unsigned end = start;
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000529
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000530 // If it is not used after definition, it is considered dead at
531 // the instruction defining it. Hence its interval is:
532 // [defSlot(def), defSlot(def)+1)
Chris Lattnerab4b66d2005-08-23 22:51:41 +0000533 if (lv_->RegisterDefIsDead(mi, interval.reg)) {
534 DEBUG(std::cerr << " dead");
535 end = getDefIndex(start) + 1;
536 goto exit;
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000537 }
538
539 // If it is not dead on definition, it must be killed by a
540 // subsequent instruction. Hence its interval is:
541 // [defSlot(def), useSlot(kill)+1)
Chris Lattner5ab6f5f2005-09-02 00:20:32 +0000542 while (++mi != MBB->end()) {
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000543 baseIndex += InstrSlots::NUM;
Chris Lattnerab4b66d2005-08-23 22:51:41 +0000544 if (lv_->KillsRegister(mi, interval.reg)) {
545 DEBUG(std::cerr << " killed");
546 end = getUseIndex(baseIndex) + 1;
547 goto exit;
Alkis Evlogimenosaf254732004-01-13 22:26:14 +0000548 }
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000549 }
Chris Lattner5ab6f5f2005-09-02 00:20:32 +0000550
551 // The only case we should have a dead physreg here without a killing or
552 // instruction where we know it's dead is if it is live-in to the function
553 // and never used.
554 assert(isLiveIn && "physreg was not killed in defining block!");
555 end = getDefIndex(start) + 1; // It's dead.
Alkis Evlogimenos02ba13c2004-01-31 23:13:30 +0000556
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000557exit:
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000558 assert(start < end && "did not find end of interval?");
Chris Lattnerf768bba2005-03-09 23:05:19 +0000559
Chris Lattnerf7da2c72006-08-24 22:43:55 +0000560 LiveRange LR(start, end, interval.getNextValue(isLiveIn ? ~0U : start));
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000561 interval.addRange(LR);
562 DEBUG(std::cerr << " +" << LR << '\n');
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000563}
564
Chris Lattnerf35fef72004-07-23 21:24:19 +0000565void LiveIntervals::handleRegisterDef(MachineBasicBlock *MBB,
566 MachineBasicBlock::iterator MI,
567 unsigned reg) {
568 if (MRegisterInfo::isVirtualRegister(reg))
569 handleVirtualRegisterDef(MBB, MI, getOrCreateInterval(reg));
Alkis Evlogimenos53278012004-08-26 22:22:38 +0000570 else if (allocatableRegs_[reg]) {
Chris Lattnerf7da2c72006-08-24 22:43:55 +0000571 handlePhysicalRegisterDef(MBB, MI, getOrCreateInterval(reg));
Chris Lattnerf35fef72004-07-23 21:24:19 +0000572 for (const unsigned* AS = mri_->getAliasSet(reg); *AS; ++AS)
Chris Lattnerf7da2c72006-08-24 22:43:55 +0000573 handlePhysicalRegisterDef(MBB, MI, getOrCreateInterval(*AS));
Chris Lattnerf35fef72004-07-23 21:24:19 +0000574 }
Alkis Evlogimenos4d46e1e2004-01-31 14:37:41 +0000575}
576
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000577/// computeIntervals - computes the live intervals for virtual
Alkis Evlogimenos4d46e1e2004-01-31 14:37:41 +0000578/// registers. for some ordering of the machine instructions [1,N] a
Alkis Evlogimenos08cec002004-01-31 19:59:32 +0000579/// live interval is an interval [i, j) where 1 <= i <= j < N for
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000580/// which a variable is live
Chris Lattnerf7da2c72006-08-24 22:43:55 +0000581void LiveIntervals::computeIntervals() {
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000582 DEBUG(std::cerr << "********** COMPUTING LIVE INTERVALS **********\n");
583 DEBUG(std::cerr << "********** Function: "
584 << ((Value*)mf_->getFunction())->getName() << '\n');
Chris Lattner799a9192005-04-09 16:17:50 +0000585 bool IgnoreFirstInstr = mf_->livein_begin() != mf_->livein_end();
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000586
Alkis Evlogimenos70651572004-08-04 09:46:56 +0000587 for (MachineFunction::iterator I = mf_->begin(), E = mf_->end();
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000588 I != E; ++I) {
589 MachineBasicBlock* mbb = I;
590 DEBUG(std::cerr << ((Value*)mbb->getBasicBlock())->getName() << ":\n");
Alkis Evlogimenos6b4edba2003-12-21 20:19:10 +0000591
Chris Lattner799a9192005-04-09 16:17:50 +0000592 MachineBasicBlock::iterator mi = mbb->begin(), miEnd = mbb->end();
593 if (IgnoreFirstInstr) { ++mi; IgnoreFirstInstr = false; }
594 for (; mi != miEnd; ++mi) {
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000595 const TargetInstrDescriptor& tid =
596 tm_->getInstrInfo()->get(mi->getOpcode());
Chris Lattner477e4552004-09-30 16:10:45 +0000597 DEBUG(std::cerr << getInstructionIndex(mi) << "\t" << *mi);
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000598
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000599 // handle implicit defs
Jim Laskeycd4317e2006-07-21 21:15:20 +0000600 if (tid.ImplicitDefs) {
601 for (const unsigned* id = tid.ImplicitDefs; *id; ++id)
602 handleRegisterDef(mbb, mi, *id);
603 }
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000604
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000605 // handle explicit defs
606 for (int i = mi->getNumOperands() - 1; i >= 0; --i) {
607 MachineOperand& mop = mi->getOperand(i);
608 // handle register defs - build intervals
609 if (mop.isRegister() && mop.getReg() && mop.isDef())
610 handleRegisterDef(mbb, mi, mop.getReg());
611 }
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000612 }
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000613 }
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000614}
Alkis Evlogimenosb27ef242003-12-05 10:38:28 +0000615
Chris Lattnerf7da2c72006-08-24 22:43:55 +0000616/// AdjustCopiesBackFrom - We found a non-trivially-coallescable copy with IntA
617/// being the source and IntB being the dest, thus this defines a value number
618/// in IntB. If the source value number (in IntA) is defined by a copy from B,
619/// see if we can merge these two pieces of B into a single value number,
620/// eliminating a copy. For example:
621///
622/// A3 = B0
623/// ...
624/// B1 = A3 <- this copy
625///
626/// In this case, B0 can be extended to where the B1 copy lives, allowing the B1
627/// value number to be replaced with B0 (which simplifies the B liveinterval).
628///
629/// This returns true if an interval was modified.
630///
631bool LiveIntervals::AdjustCopiesBackFrom(LiveInterval &IntA, LiveInterval &IntB,
Chris Lattner6d8fbef2006-08-29 23:18:15 +0000632 MachineInstr *CopyMI) {
633 unsigned CopyIdx = getDefIndex(getInstructionIndex(CopyMI));
634
Chris Lattnerf7da2c72006-08-24 22:43:55 +0000635 // BValNo is a value number in B that is defined by a copy from A. 'B3' in
636 // the example above.
637 LiveInterval::iterator BLR = IntB.FindLiveRangeContaining(CopyIdx);
638 unsigned BValNo = BLR->ValId;
Chris Lattneraa51a482005-10-21 06:49:50 +0000639
Chris Lattnerf7da2c72006-08-24 22:43:55 +0000640 // Get the location that B is defined at. Two options: either this value has
641 // an unknown definition point or it is defined at CopyIdx. If unknown, we
642 // can't process it.
643 unsigned BValNoDefIdx = IntB.getInstForValNum(BValNo);
644 if (BValNoDefIdx == ~0U) return false;
645 assert(BValNoDefIdx == CopyIdx &&
646 "Copy doesn't define the value?");
Chris Lattneraa51a482005-10-21 06:49:50 +0000647
Chris Lattnerf7da2c72006-08-24 22:43:55 +0000648 // AValNo is the value number in A that defines the copy, A0 in the example.
649 LiveInterval::iterator AValLR = IntA.FindLiveRangeContaining(CopyIdx-1);
650 unsigned AValNo = AValLR->ValId;
Chris Lattneraa51a482005-10-21 06:49:50 +0000651
Chris Lattnerf7da2c72006-08-24 22:43:55 +0000652 // If AValNo is defined as a copy from IntB, we can potentially process this.
653
654 // Get the instruction that defines this value number.
655 unsigned AValNoInstIdx = IntA.getInstForValNum(AValNo);
656
657 // If it's unknown, ignore it.
658 if (AValNoInstIdx == ~0U || AValNoInstIdx == ~1U) return false;
659 // Otherwise, get the instruction for it.
660 MachineInstr *AValNoInstMI = getInstructionFromIndex(AValNoInstIdx);
Chris Lattneraa51a482005-10-21 06:49:50 +0000661
Chris Lattnerf7da2c72006-08-24 22:43:55 +0000662 // If the value number is not defined by a copy instruction, ignore it.
663 unsigned SrcReg, DstReg;
664 if (!tii_->isMoveInstr(*AValNoInstMI, SrcReg, DstReg))
665 return false;
Chris Lattneraa51a482005-10-21 06:49:50 +0000666
Chris Lattnerf7da2c72006-08-24 22:43:55 +0000667 // If the source register comes from an interval other than IntB, we can't
668 // handle this.
669 assert(rep(DstReg) == IntA.reg && "Not defining a reg in IntA?");
670 if (rep(SrcReg) != IntB.reg) return false;
671
672 // Get the LiveRange in IntB that this value number starts with.
673 LiveInterval::iterator ValLR = IntB.FindLiveRangeContaining(AValNoInstIdx-1);
674
675 // Make sure that the end of the live range is inside the same block as
676 // CopyMI.
677 MachineInstr *ValLREndInst = getInstructionFromIndex(ValLR->end-1);
Chris Lattnerc114b2c2006-08-25 23:41:24 +0000678 if (!ValLREndInst ||
679 ValLREndInst->getParent() != CopyMI->getParent()) return false;
Chris Lattneraa51a482005-10-21 06:49:50 +0000680
Chris Lattnerf7da2c72006-08-24 22:43:55 +0000681 // Okay, we now know that ValLR ends in the same block that the CopyMI
682 // live-range starts. If there are no intervening live ranges between them in
683 // IntB, we can merge them.
684 if (ValLR+1 != BLR) return false;
Chris Lattneraa51a482005-10-21 06:49:50 +0000685
Chris Lattnerf7da2c72006-08-24 22:43:55 +0000686 DEBUG(std::cerr << "\nExtending: "; IntB.print(std::cerr, mri_));
687
688 // Okay, we can merge them. We need to insert a new liverange:
689 // [ValLR.end, BLR.begin) of either value number, then we merge the
690 // two value numbers.
Chris Lattnerc114b2c2006-08-25 23:41:24 +0000691 unsigned FillerStart = ValLR->end, FillerEnd = BLR->start;
692 IntB.addRange(LiveRange(FillerStart, FillerEnd, BValNo));
693
694 // If the IntB live range is assigned to a physical register, and if that
695 // physreg has aliases,
696 if (MRegisterInfo::isPhysicalRegister(IntB.reg)) {
697 for (const unsigned *AS = mri_->getAliasSet(IntB.reg); *AS; ++AS) {
698 LiveInterval &AliasLI = getInterval(*AS);
699 AliasLI.addRange(LiveRange(FillerStart, FillerEnd,
700 AliasLI.getNextValue(~0U)));
701 }
702 }
Chris Lattnerf7da2c72006-08-24 22:43:55 +0000703
704 // Okay, merge "B1" into the same value number as "B0".
705 if (BValNo != ValLR->ValId)
706 IntB.MergeValueNumberInto(BValNo, ValLR->ValId);
707 DEBUG(std::cerr << " result = "; IntB.print(std::cerr, mri_);
708 std::cerr << "\n");
Chris Lattneraa51a482005-10-21 06:49:50 +0000709
Chris Lattnerf7da2c72006-08-24 22:43:55 +0000710 // Finally, delete the copy instruction.
711 RemoveMachineInstrFromMaps(CopyMI);
712 CopyMI->eraseFromParent();
713 ++numPeep;
Chris Lattneraa51a482005-10-21 06:49:50 +0000714 return true;
715}
716
Alkis Evlogimenose88280a2004-01-22 23:08:45 +0000717
Chris Lattnerf7da2c72006-08-24 22:43:55 +0000718/// JoinCopy - Attempt to join intervals corresponding to SrcReg/DstReg,
719/// which are the src/dst of the copy instruction CopyMI. This returns true
720/// if the copy was successfully coallesced away, or if it is never possible
721/// to coallesce these this copy, due to register constraints. It returns
722/// false if it is not currently possible to coallesce this interval, but
723/// it may be possible if other things get coallesced.
724bool LiveIntervals::JoinCopy(MachineInstr *CopyMI,
725 unsigned SrcReg, unsigned DstReg) {
726
727
728 DEBUG(std::cerr << getInstructionIndex(CopyMI) << '\t' << *CopyMI);
729
730 // Get representative registers.
731 SrcReg = rep(SrcReg);
732 DstReg = rep(DstReg);
733
734 // If they are already joined we continue.
735 if (SrcReg == DstReg) {
736 DEBUG(std::cerr << "\tCopy already coallesced.\n");
737 return true; // Not coallescable.
Chris Lattner7ac2d312004-07-24 02:59:07 +0000738 }
Chris Lattnerf7da2c72006-08-24 22:43:55 +0000739
740 // If they are both physical registers, we cannot join them.
741 if (MRegisterInfo::isPhysicalRegister(SrcReg) &&
742 MRegisterInfo::isPhysicalRegister(DstReg)) {
743 DEBUG(std::cerr << "\tCan not coallesce physregs.\n");
744 return true; // Not coallescable.
745 }
746
747 // We only join virtual registers with allocatable physical registers.
748 if (MRegisterInfo::isPhysicalRegister(SrcReg) && !allocatableRegs_[SrcReg]){
749 DEBUG(std::cerr << "\tSrc reg is unallocatable physreg.\n");
750 return true; // Not coallescable.
751 }
752 if (MRegisterInfo::isPhysicalRegister(DstReg) && !allocatableRegs_[DstReg]){
753 DEBUG(std::cerr << "\tDst reg is unallocatable physreg.\n");
754 return true; // Not coallescable.
755 }
756
757 // If they are not of the same register class, we cannot join them.
758 if (differingRegisterClasses(SrcReg, DstReg)) {
759 DEBUG(std::cerr << "\tSrc/Dest are different register classes.\n");
760 return true; // Not coallescable.
761 }
762
763 LiveInterval &SrcInt = getInterval(SrcReg);
764 LiveInterval &DestInt = getInterval(DstReg);
765 assert(SrcInt.reg == SrcReg && DestInt.reg == DstReg &&
766 "Register mapping is horribly broken!");
767
768 DEBUG(std::cerr << "\t\tInspecting "; SrcInt.print(std::cerr, mri_);
769 std::cerr << " and "; DestInt.print(std::cerr, mri_);
770 std::cerr << ": ");
771
Chris Lattner6d8fbef2006-08-29 23:18:15 +0000772 // Okay, attempt to join these two intervals. On failure, this returns false.
773 // Otherwise, if one of the intervals being joined is a physreg, this method
774 // always canonicalizes DestInt to be it. The output "SrcInt" will not have
775 // been modified, so we can use this information below to update aliases.
776 if (!JoinIntervals(DestInt, SrcInt)) {
777 // Coallescing failed.
778
779 // If we can eliminate the copy without merging the live ranges, do so now.
780 if (AdjustCopiesBackFrom(SrcInt, DestInt, CopyMI))
781 return true;
Chris Lattnerf7da2c72006-08-24 22:43:55 +0000782
Chris Lattner6d8fbef2006-08-29 23:18:15 +0000783 // Otherwise, we are unable to join the intervals.
Chris Lattnerf7da2c72006-08-24 22:43:55 +0000784 DEBUG(std::cerr << "Interference!\n");
785 return false;
786 }
787
Chris Lattnere7f729b2006-08-26 01:28:16 +0000788 bool Swapped = SrcReg == DestInt.reg;
789 if (Swapped)
790 std::swap(SrcReg, DstReg);
791 assert(MRegisterInfo::isVirtualRegister(SrcReg) &&
792 "LiveInterval::join didn't work right!");
793
Chris Lattnerc114b2c2006-08-25 23:41:24 +0000794 // If we're about to merge live ranges into a physical register live range,
795 // we have to update any aliased register's live ranges to indicate that they
796 // have clobbered values for this range.
Chris Lattnere7f729b2006-08-26 01:28:16 +0000797 if (MRegisterInfo::isPhysicalRegister(DstReg)) {
798 for (const unsigned *AS = mri_->getAliasSet(DstReg); *AS; ++AS)
799 getInterval(*AS).MergeInClobberRanges(SrcInt);
Chris Lattnerc114b2c2006-08-25 23:41:24 +0000800 }
801
Chris Lattnerf7da2c72006-08-24 22:43:55 +0000802 DEBUG(std::cerr << "\n\t\tJoined. Result = "; DestInt.print(std::cerr, mri_);
803 std::cerr << "\n");
Chris Lattnere7f729b2006-08-26 01:28:16 +0000804
805 // If the intervals were swapped by Join, swap them back so that the register
806 // mapping (in the r2i map) is correct.
807 if (Swapped) SrcInt.swap(DestInt);
808 r2iMap_.erase(SrcReg);
809 r2rMap_[SrcReg] = DstReg;
810
Chris Lattnerf7da2c72006-08-24 22:43:55 +0000811 ++numJoins;
812 return true;
Alkis Evlogimenose88280a2004-01-22 23:08:45 +0000813}
814
Chris Lattner6d8fbef2006-08-29 23:18:15 +0000815/// ComputeUltimateVN - Assuming we are going to join two live intervals,
816/// compute what the resultant value numbers for each value in the input two
817/// ranges will be. This is complicated by copies between the two which can
818/// and will commonly cause multiple value numbers to be merged into one.
819///
820/// VN is the value number that we're trying to resolve. InstDefiningValue
821/// keeps track of the new InstDefiningValue assignment for the result
822/// LiveInterval. ThisFromOther/OtherFromThis are sets that keep track of
823/// whether a value in this or other is a copy from the opposite set.
824/// ThisValNoAssignments/OtherValNoAssignments keep track of value #'s that have
825/// already been assigned.
826///
827/// ThisFromOther[x] - If x is defined as a copy from the other interval, this
828/// contains the value number the copy is from.
829///
830static unsigned ComputeUltimateVN(unsigned VN,
831 SmallVector<unsigned, 16> &InstDefiningValue,
832 SmallVector<int, 16> &ThisFromOther,
833 SmallVector<int, 16> &OtherFromThis,
834 SmallVector<int, 16> &ThisValNoAssignments,
835 SmallVector<int, 16> &OtherValNoAssignments,
836 LiveInterval &ThisLI, LiveInterval &OtherLI) {
837 // If the VN has already been computed, just return it.
838 if (ThisValNoAssignments[VN] >= 0)
839 return ThisValNoAssignments[VN];
840 assert(ThisValNoAssignments[VN] != -2 && "FIXME: Cyclic case, handle it!");
841
842 // If this val is not a copy from the other val, then it must be a new value
843 // number in the destination.
844 int OtherValNo = ThisFromOther[VN];
845 if (OtherValNo == -1) {
846 InstDefiningValue.push_back(ThisLI.getInstForValNum(VN));
847 return ThisValNoAssignments[VN] = InstDefiningValue.size()-1;
848 }
849
850 // Otherwise, this *is* a copy from the RHS. Mark this value number as
851 // currently being computed, then ask what the ultimate value # of the other
852 // value is.
853 ThisValNoAssignments[VN] = -2;
854 unsigned UltimateVN =
855 ComputeUltimateVN(OtherValNo, InstDefiningValue,
856 OtherFromThis, ThisFromOther,
857 OtherValNoAssignments, ThisValNoAssignments,
858 OtherLI, ThisLI);
859 return ThisValNoAssignments[VN] = UltimateVN;
860}
861
862
863/// JoinIntervals - Attempt to join these two intervals. On failure, this
864/// returns false. Otherwise, if one of the intervals being joined is a
865/// physreg, this method always canonicalizes LHS to be it. The output
866/// "RHS" will not have been modified, so we can use this information
867/// below to update aliases.
868bool LiveIntervals::JoinIntervals(LiveInterval &LHS, LiveInterval &RHS) {
869 // Loop over the value numbers of the LHS, seeing if any are defined from the
870 // RHS.
871 SmallVector<int, 16> LHSValsDefinedFromRHS;
872 LHSValsDefinedFromRHS.resize(LHS.getNumValNums(), -1);
873 for (unsigned VN = 0, e = LHS.getNumValNums(); VN != e; ++VN) {
874 unsigned ValInst = LHS.getInstForValNum(VN);
875 if (ValInst == ~0U || ValInst == ~1U)
876 continue;
877
878 // If the instruction defining the LHS's value is a copy.
879 MachineInstr *ValInstMI = getInstructionFromIndex(ValInst);
880
881 // If the value number is not defined by a copy instruction, ignore it.
882 unsigned SrcReg, DstReg;
883 if (!tii_->isMoveInstr(*ValInstMI, SrcReg, DstReg))
884 continue;
885
886 // DstReg is known to be a register in the LHS interval. If the src is from
887 // the RHS interval, we can use its value #.
888 if (rep(SrcReg) != RHS.reg)
889 continue;
890
891 // Figure out the value # from the RHS.
892 LHSValsDefinedFromRHS[VN] = RHS.getLiveRangeContaining(ValInst-1)->ValId;
893 }
894
895 // Loop over the value numbers of the RHS, seeing if any are defined from the
896 // LHS.
897 SmallVector<int, 16> RHSValsDefinedFromLHS;
898 RHSValsDefinedFromLHS.resize(RHS.getNumValNums(), -1);
899 for (unsigned VN = 0, e = RHS.getNumValNums(); VN != e; ++VN) {
900 unsigned ValInst = RHS.getInstForValNum(VN);
901 if (ValInst == ~0U || ValInst == ~1U)
902 continue;
903
904 // If the instruction defining the RHS's value is a copy.
905 MachineInstr *ValInstMI = getInstructionFromIndex(ValInst);
906
907 // If the value number is not defined by a copy instruction, ignore it.
908 unsigned SrcReg, DstReg;
909 if (!tii_->isMoveInstr(*ValInstMI, SrcReg, DstReg))
910 continue;
911
912 // DstReg is known to be a register in the RHS interval. If the src is from
913 // the LHS interval, we can use its value #.
914 if (rep(SrcReg) != LHS.reg)
915 continue;
916
917 // Figure out the value # from the LHS.
918 RHSValsDefinedFromLHS[VN] = LHS.getLiveRangeContaining(ValInst-1)->ValId;
919 }
920
921 // Now that we know the value mapping, compute the final value assignment,
922 // assuming that the live ranges can be coallesced.
923 SmallVector<int, 16> LHSValNoAssignments;
924 SmallVector<int, 16> RHSValNoAssignments;
925 SmallVector<unsigned, 16> InstDefiningValue;
926 LHSValNoAssignments.resize(LHS.getNumValNums(), -1);
927 RHSValNoAssignments.resize(RHS.getNumValNums(), -1);
928
929 // Compute ultimate value numbers for the LHS and RHS values.
930 for (unsigned VN = 0, e = LHS.getNumValNums(); VN != e; ++VN) {
931 if (LHS.getInstForValNum(VN) == ~2U) continue;
932 ComputeUltimateVN(VN, InstDefiningValue,
933 LHSValsDefinedFromRHS, RHSValsDefinedFromLHS,
934 LHSValNoAssignments, RHSValNoAssignments, LHS, RHS);
935 }
936 for (unsigned VN = 0, e = RHS.getNumValNums(); VN != e; ++VN) {
937 if (RHS.getInstForValNum(VN) == ~2U) continue;
938 ComputeUltimateVN(VN, InstDefiningValue,
939 RHSValsDefinedFromLHS, LHSValsDefinedFromRHS,
940 RHSValNoAssignments, LHSValNoAssignments, RHS, LHS);
941 }
942
943 // Armed with the mappings of LHS/RHS values to ultimate values, walk the
944 // interval lists to see if these intervals are coallescable.
945 LiveInterval::const_iterator I = LHS.begin();
946 LiveInterval::const_iterator IE = LHS.end();
947 LiveInterval::const_iterator J = RHS.begin();
948 LiveInterval::const_iterator JE = RHS.end();
949
950 // Skip ahead until the first place of potential sharing.
951 if (I->start < J->start) {
952 I = std::upper_bound(I, IE, J->start);
953 if (I != LHS.begin()) --I;
954 } else if (J->start < I->start) {
955 J = std::upper_bound(J, JE, I->start);
956 if (J != RHS.begin()) --J;
957 }
958
959 while (1) {
960 // Determine if these two live ranges overlap.
961 bool Overlaps;
962 if (I->start < J->start) {
963 Overlaps = I->end > J->start;
964 } else {
965 Overlaps = J->end > I->start;
966 }
967
968 // If so, check value # info to determine if they are really different.
969 if (Overlaps) {
970 // If the live range overlap will map to the same value number in the
971 // result liverange, we can still coallesce them. If not, we can't.
972 if (LHSValNoAssignments[I->ValId] != RHSValNoAssignments[J->ValId])
973 return false;
974 }
975
976 if (I->end < J->end) {
977 ++I;
978 if (I == IE) break;
979 } else {
980 ++J;
981 if (J == JE) break;
982 }
983 }
984
985 // If we get here, we know that we can coallesce the live ranges. Ask the
986 // intervals to coallesce themselves now.
987 LHS.join(RHS, &LHSValNoAssignments[0], &RHSValNoAssignments[0],
988 InstDefiningValue);
989 return true;
990}
Chris Lattnerf7da2c72006-08-24 22:43:55 +0000991
992
Chris Lattnercc0d1562004-07-19 14:40:29 +0000993namespace {
994 // DepthMBBCompare - Comparison predicate that sort first based on the loop
995 // depth of the basic block (the unsigned), and then on the MBB number.
996 struct DepthMBBCompare {
997 typedef std::pair<unsigned, MachineBasicBlock*> DepthMBBPair;
998 bool operator()(const DepthMBBPair &LHS, const DepthMBBPair &RHS) const {
999 if (LHS.first > RHS.first) return true; // Deeper loops first
Alkis Evlogimenos70651572004-08-04 09:46:56 +00001000 return LHS.first == RHS.first &&
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001001 LHS.second->getNumber() < RHS.second->getNumber();
Chris Lattnercc0d1562004-07-19 14:40:29 +00001002 }
1003 };
1004}
Chris Lattner1c5c0442004-07-19 14:08:10 +00001005
Chris Lattnerf7da2c72006-08-24 22:43:55 +00001006
1007void LiveIntervals::CopyCoallesceInMBB(MachineBasicBlock *MBB,
1008 std::vector<CopyRec> &TryAgain) {
1009 DEBUG(std::cerr << ((Value*)MBB->getBasicBlock())->getName() << ":\n");
1010
1011 for (MachineBasicBlock::iterator MII = MBB->begin(), E = MBB->end();
1012 MII != E;) {
1013 MachineInstr *Inst = MII++;
1014
1015 // If this isn't a copy, we can't join intervals.
1016 unsigned SrcReg, DstReg;
1017 if (!tii_->isMoveInstr(*Inst, SrcReg, DstReg)) continue;
1018
1019 if (!JoinCopy(Inst, SrcReg, DstReg))
1020 TryAgain.push_back(getCopyRec(Inst, SrcReg, DstReg));
1021 }
1022}
1023
1024
Chris Lattnercc0d1562004-07-19 14:40:29 +00001025void LiveIntervals::joinIntervals() {
1026 DEBUG(std::cerr << "********** JOINING INTERVALS ***********\n");
1027
Chris Lattnerf7da2c72006-08-24 22:43:55 +00001028 std::vector<CopyRec> TryAgainList;
1029
Chris Lattnercc0d1562004-07-19 14:40:29 +00001030 const LoopInfo &LI = getAnalysis<LoopInfo>();
1031 if (LI.begin() == LI.end()) {
1032 // If there are no loops in the function, join intervals in function order.
Chris Lattner1c5c0442004-07-19 14:08:10 +00001033 for (MachineFunction::iterator I = mf_->begin(), E = mf_->end();
1034 I != E; ++I)
Chris Lattnerf7da2c72006-08-24 22:43:55 +00001035 CopyCoallesceInMBB(I, TryAgainList);
Chris Lattnercc0d1562004-07-19 14:40:29 +00001036 } else {
1037 // Otherwise, join intervals in inner loops before other intervals.
1038 // Unfortunately we can't just iterate over loop hierarchy here because
1039 // there may be more MBB's than BB's. Collect MBB's for sorting.
1040 std::vector<std::pair<unsigned, MachineBasicBlock*> > MBBs;
1041 for (MachineFunction::iterator I = mf_->begin(), E = mf_->end();
1042 I != E; ++I)
1043 MBBs.push_back(std::make_pair(LI.getLoopDepth(I->getBasicBlock()), I));
1044
1045 // Sort by loop depth.
1046 std::sort(MBBs.begin(), MBBs.end(), DepthMBBCompare());
1047
Alkis Evlogimenos70651572004-08-04 09:46:56 +00001048 // Finally, join intervals in loop nest order.
Chris Lattnercc0d1562004-07-19 14:40:29 +00001049 for (unsigned i = 0, e = MBBs.size(); i != e; ++i)
Chris Lattnerf7da2c72006-08-24 22:43:55 +00001050 CopyCoallesceInMBB(MBBs[i].second, TryAgainList);
Chris Lattnercc0d1562004-07-19 14:40:29 +00001051 }
Chris Lattnerc83e40d2004-07-25 03:24:11 +00001052
Chris Lattnerf7da2c72006-08-24 22:43:55 +00001053 // Joining intervals can allow other intervals to be joined. Iteratively join
1054 // until we make no progress.
1055 bool ProgressMade = true;
1056 while (ProgressMade) {
1057 ProgressMade = false;
1058
1059 for (unsigned i = 0, e = TryAgainList.size(); i != e; ++i) {
1060 CopyRec &TheCopy = TryAgainList[i];
1061 if (TheCopy.MI &&
1062 JoinCopy(TheCopy.MI, TheCopy.SrcReg, TheCopy.DstReg)) {
1063 TheCopy.MI = 0; // Mark this one as done.
1064 ProgressMade = true;
1065 }
1066 }
1067 }
1068
Chris Lattnerc83e40d2004-07-25 03:24:11 +00001069 DEBUG(std::cerr << "*** Register mapping ***\n");
Alkis Evlogimenos5d0d1e32004-09-08 03:01:50 +00001070 DEBUG(for (int i = 0, e = r2rMap_.size(); i != e; ++i)
Chris Lattner7c10b0d2006-08-21 22:56:29 +00001071 if (r2rMap_[i]) {
1072 std::cerr << " reg " << i << " -> ";
1073 printRegName(r2rMap_[i]);
1074 std::cerr << "\n";
1075 });
Chris Lattner1c5c0442004-07-19 14:08:10 +00001076}
1077
Evan Cheng647c15e2006-05-12 06:06:34 +00001078/// Return true if the two specified registers belong to different register
1079/// classes. The registers may be either phys or virt regs.
1080bool LiveIntervals::differingRegisterClasses(unsigned RegA,
1081 unsigned RegB) const {
Alkis Evlogimenos79b0c3f2004-01-23 13:37:51 +00001082
Chris Lattner7ac2d312004-07-24 02:59:07 +00001083 // Get the register classes for the first reg.
Chris Lattnerad3c74f2004-10-26 05:29:18 +00001084 if (MRegisterInfo::isPhysicalRegister(RegA)) {
Misha Brukmanedf128a2005-04-21 22:36:52 +00001085 assert(MRegisterInfo::isVirtualRegister(RegB) &&
Chris Lattnerad3c74f2004-10-26 05:29:18 +00001086 "Shouldn't consider two physregs!");
Evan Cheng647c15e2006-05-12 06:06:34 +00001087 return !mf_->getSSARegMap()->getRegClass(RegB)->contains(RegA);
Chris Lattnerad3c74f2004-10-26 05:29:18 +00001088 }
Chris Lattner7ac2d312004-07-24 02:59:07 +00001089
1090 // Compare against the regclass for the second reg.
Evan Cheng647c15e2006-05-12 06:06:34 +00001091 const TargetRegisterClass *RegClass = mf_->getSSARegMap()->getRegClass(RegA);
1092 if (MRegisterInfo::isVirtualRegister(RegB))
1093 return RegClass != mf_->getSSARegMap()->getRegClass(RegB);
1094 else
1095 return !RegClass->contains(RegB);
Chris Lattner7ac2d312004-07-24 02:59:07 +00001096}
1097
Alkis Evlogimenosa1613db2004-07-24 11:44:15 +00001098LiveInterval LiveIntervals::createInterval(unsigned reg) {
Misha Brukmanedf128a2005-04-21 22:36:52 +00001099 float Weight = MRegisterInfo::isPhysicalRegister(reg) ?
Chris Lattnerc9d94d12006-08-27 12:47:48 +00001100 (float)HUGE_VAL : 0.0F;
Alkis Evlogimenosa1613db2004-07-24 11:44:15 +00001101 return LiveInterval(reg, Weight);
Alkis Evlogimenos9a8b4902004-04-09 18:07:57 +00001102}