blob: 90573881f06e1ae38e72271470ede4cb5f99d952 [file] [log] [blame]
Chris Lattnerf3799972005-10-14 23:40:39 +00001//===- PPCInstrInfo.td - The PowerPC Instruction Set -------*- tablegen -*-===//
Misha Brukman5dfe3a92004-06-21 16:55:25 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file was developed by the LLVM research group and is distributed under
6// the University of Illinois Open Source License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
Misha Brukman4ad7d1b2004-08-09 17:24:04 +000010// This file describes the subset of the 32-bit PowerPC instruction set, as used
11// by the PowerPC instruction selector.
Misha Brukman5dfe3a92004-06-21 16:55:25 +000012//
13//===----------------------------------------------------------------------===//
14
Chris Lattnerf3799972005-10-14 23:40:39 +000015include "PPCInstrFormats.td"
Misha Brukman5dfe3a92004-06-21 16:55:25 +000016
Chris Lattnere6115b32005-10-25 20:41:46 +000017//===----------------------------------------------------------------------===//
Chris Lattner51269842006-03-01 05:50:56 +000018// PowerPC specific type constraints.
19//
20def SDT_PPCstfiwx : SDTypeProfile<0, 2, [ // stfiwx
21 SDTCisVT<0, f64>, SDTCisPtrTy<1>
22]>;
23def SDT_PPCShiftOp : SDTypeProfile<1, 2, [ // PPCshl, PPCsra, PPCsrl
24 SDTCisVT<0, i32>, SDTCisVT<1, i32>, SDTCisVT<2, i32>
25]>;
26def SDT_PPCCallSeq : SDTypeProfile<0, 1, [ SDTCisVT<0, i32> ]>;
27def SDT_PPCRetFlag : SDTypeProfile<0, 0, []>;
28
Chris Lattnerf1d0b2b2006-03-20 01:53:53 +000029def SDT_PPCvperm : SDTypeProfile<1, 3, [
30 SDTCisVT<3, v16i8>, SDTCisSameAs<0, 1>, SDTCisSameAs<0, 2>
31]>;
32
Chris Lattner51269842006-03-01 05:50:56 +000033//===----------------------------------------------------------------------===//
Chris Lattnere6115b32005-10-25 20:41:46 +000034// PowerPC specific DAG Nodes.
35//
36
37def PPCfcfid : SDNode<"PPCISD::FCFID" , SDTFPUnaryOp, []>;
38def PPCfctidz : SDNode<"PPCISD::FCTIDZ", SDTFPUnaryOp, []>;
39def PPCfctiwz : SDNode<"PPCISD::FCTIWZ", SDTFPUnaryOp, []>;
Chris Lattner51269842006-03-01 05:50:56 +000040def PPCstfiwx : SDNode<"PPCISD::STFIWX", SDT_PPCstfiwx, [SDNPHasChain]>;
Chris Lattnere6115b32005-10-25 20:41:46 +000041
Chris Lattner9c73f092005-10-25 20:55:47 +000042def PPCfsel : SDNode<"PPCISD::FSEL",
43 // Type constraint for fsel.
44 SDTypeProfile<1, 3, [SDTCisSameAs<0, 2>, SDTCisSameAs<0, 3>,
45 SDTCisFP<0>, SDTCisVT<1, f64>]>, []>;
Chris Lattner47f01f12005-09-08 19:50:41 +000046
Nate Begeman993aeb22005-12-13 22:55:22 +000047def PPChi : SDNode<"PPCISD::Hi", SDTIntBinOp, []>;
48def PPClo : SDNode<"PPCISD::Lo", SDTIntBinOp, []>;
49def PPCvmaddfp : SDNode<"PPCISD::VMADDFP", SDTFPTernaryOp, []>;
50def PPCvnmsubfp : SDNode<"PPCISD::VNMSUBFP", SDTFPTernaryOp, []>;
Chris Lattner860e8862005-11-17 07:30:41 +000051
Chris Lattnerb2177b92006-03-19 06:55:52 +000052def PPClve_x : SDNode<"PPCISD::LVE_X", SDTLoad, [SDNPHasChain]>;
Chris Lattnerf1d0b2b2006-03-20 01:53:53 +000053def PPCvperm : SDNode<"PPCISD::VPERM", SDT_PPCvperm, []>;
Chris Lattnerb2177b92006-03-19 06:55:52 +000054
Chris Lattner4172b102005-12-06 02:10:38 +000055// These nodes represent the 32-bit PPC shifts that operate on 6-bit shift
56// amounts. These nodes are generated by the multi-precision shift code.
Chris Lattner4172b102005-12-06 02:10:38 +000057def PPCsrl : SDNode<"PPCISD::SRL" , SDT_PPCShiftOp>;
58def PPCsra : SDNode<"PPCISD::SRA" , SDT_PPCShiftOp>;
59def PPCshl : SDNode<"PPCISD::SHL" , SDT_PPCShiftOp>;
60
Chris Lattnerecfe55e2006-03-22 05:30:33 +000061def PPCextsw_32 : SDNode<"PPCISD::EXTSW_32" , SDTIntUnaryOp>;
62def PPCstd_32 : SDNode<"PPCISD::STD_32" , SDTStore, [SDNPHasChain]>;
63
Chris Lattner937a79d2005-12-04 19:01:59 +000064// These are target-independent nodes, but have target-specific formats.
Chris Lattner937a79d2005-12-04 19:01:59 +000065def callseq_start : SDNode<"ISD::CALLSEQ_START", SDT_PPCCallSeq,[SDNPHasChain]>;
66def callseq_end : SDNode<"ISD::CALLSEQ_END", SDT_PPCCallSeq,[SDNPHasChain]>;
67
Evan Cheng6da8d992006-01-09 18:28:21 +000068def retflag : SDNode<"PPCISD::RET_FLAG", SDT_PPCRetFlag,
69 [SDNPHasChain, SDNPOptInFlag]>;
Nate Begeman9e4dd9d2005-12-20 00:26:01 +000070
Chris Lattner47f01f12005-09-08 19:50:41 +000071//===----------------------------------------------------------------------===//
Chris Lattner2eb25172005-09-09 00:39:56 +000072// PowerPC specific transformation functions and pattern fragments.
73//
Nate Begeman8d948322005-10-19 01:12:32 +000074
Nate Begeman2d5aff72005-10-19 18:42:01 +000075def SHL32 : SDNodeXForm<imm, [{
76 // Transformation function: 31 - imm
77 return getI32Imm(31 - N->getValue());
78}]>;
79
80def SHL64 : SDNodeXForm<imm, [{
81 // Transformation function: 63 - imm
82 return getI32Imm(63 - N->getValue());
83}]>;
84
85def SRL32 : SDNodeXForm<imm, [{
86 // Transformation function: 32 - imm
87 return N->getValue() ? getI32Imm(32 - N->getValue()) : getI32Imm(0);
88}]>;
89
90def SRL64 : SDNodeXForm<imm, [{
91 // Transformation function: 64 - imm
92 return N->getValue() ? getI32Imm(64 - N->getValue()) : getI32Imm(0);
93}]>;
94
Chris Lattner2eb25172005-09-09 00:39:56 +000095def LO16 : SDNodeXForm<imm, [{
96 // Transformation function: get the low 16 bits.
97 return getI32Imm((unsigned short)N->getValue());
98}]>;
99
100def HI16 : SDNodeXForm<imm, [{
101 // Transformation function: shift the immediate value down into the low bits.
102 return getI32Imm((unsigned)N->getValue() >> 16);
103}]>;
Chris Lattner3e63ead2005-09-08 17:33:10 +0000104
Chris Lattner79d0e9f2005-09-28 23:07:13 +0000105def HA16 : SDNodeXForm<imm, [{
106 // Transformation function: shift the immediate value down into the low bits.
107 signed int Val = N->getValue();
108 return getI32Imm((Val - (signed short)Val) >> 16);
109}]>;
110
111
Chris Lattner3e63ead2005-09-08 17:33:10 +0000112def immSExt16 : PatLeaf<(imm), [{
113 // immSExt16 predicate - True if the immediate fits in a 16-bit sign extended
114 // field. Used by instructions like 'addi'.
115 return (int)N->getValue() == (short)N->getValue();
116}]>;
Chris Lattnerbfde0802005-09-08 17:40:49 +0000117def immZExt16 : PatLeaf<(imm), [{
118 // immZExt16 predicate - True if the immediate fits in a 16-bit zero extended
119 // field. Used by instructions like 'ori'.
120 return (unsigned)N->getValue() == (unsigned short)N->getValue();
Chris Lattner2eb25172005-09-09 00:39:56 +0000121}], LO16>;
122
Chris Lattner3e63ead2005-09-08 17:33:10 +0000123def imm16Shifted : PatLeaf<(imm), [{
124 // imm16Shifted predicate - True if only bits in the top 16-bits of the
125 // immediate are set. Used by instructions like 'addis'.
126 return ((unsigned)N->getValue() & 0xFFFF0000U) == (unsigned)N->getValue();
Chris Lattner2eb25172005-09-09 00:39:56 +0000127}], HI16>;
Chris Lattner3e63ead2005-09-08 17:33:10 +0000128
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000129
Chris Lattner47f01f12005-09-08 19:50:41 +0000130//===----------------------------------------------------------------------===//
131// PowerPC Flag Definitions.
132
Chris Lattner0bdc6f12005-04-19 04:32:54 +0000133class isPPC64 { bit PPC64 = 1; }
134class isVMX { bit VMX = 1; }
Chris Lattner883059f2005-04-19 05:15:18 +0000135class isDOT {
136 list<Register> Defs = [CR0];
137 bit RC = 1;
138}
Chris Lattner0bdc6f12005-04-19 04:32:54 +0000139
Chris Lattner47f01f12005-09-08 19:50:41 +0000140
141
142//===----------------------------------------------------------------------===//
143// PowerPC Operand Definitions.
Chris Lattner7bb424f2004-08-14 23:27:29 +0000144
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000145def s5imm : Operand<i32> {
146 let PrintMethod = "printS5ImmOperand";
147}
Chris Lattner4345a4a2005-09-14 20:53:05 +0000148def u5imm : Operand<i32> {
Nate Begemanc3306122004-08-21 05:56:39 +0000149 let PrintMethod = "printU5ImmOperand";
150}
Chris Lattner4345a4a2005-09-14 20:53:05 +0000151def u6imm : Operand<i32> {
Nate Begeman07aada82004-08-30 02:28:06 +0000152 let PrintMethod = "printU6ImmOperand";
153}
Chris Lattner4345a4a2005-09-14 20:53:05 +0000154def s16imm : Operand<i32> {
Nate Begemaned428532004-09-04 05:00:00 +0000155 let PrintMethod = "printS16ImmOperand";
156}
Chris Lattner4345a4a2005-09-14 20:53:05 +0000157def u16imm : Operand<i32> {
Chris Lattner97b2a2e2004-08-15 05:20:16 +0000158 let PrintMethod = "printU16ImmOperand";
159}
Chris Lattner841d12d2005-10-18 16:51:22 +0000160def s16immX4 : Operand<i32> { // Multiply imm by 4 before printing.
161 let PrintMethod = "printS16X4ImmOperand";
162}
Chris Lattner1e484782005-12-04 18:42:54 +0000163def target : Operand<OtherVT> {
Nate Begemanb7a8f2c2004-09-02 08:13:00 +0000164 let PrintMethod = "printBranchOperand";
165}
Chris Lattner3e7f86a2005-11-17 19:16:08 +0000166def calltarget : Operand<i32> {
167 let PrintMethod = "printCallOperand";
168}
Nate Begeman422b0ce2005-11-16 00:48:01 +0000169def aaddr : Operand<i32> {
170 let PrintMethod = "printAbsAddrOperand";
171}
Nate Begemanb7a8f2c2004-09-02 08:13:00 +0000172def piclabel: Operand<i32> {
173 let PrintMethod = "printPICLabel";
174}
Nate Begemaned428532004-09-04 05:00:00 +0000175def symbolHi: Operand<i32> {
176 let PrintMethod = "printSymbolHi";
177}
178def symbolLo: Operand<i32> {
179 let PrintMethod = "printSymbolLo";
180}
Nate Begemanadeb43d2005-07-20 22:42:00 +0000181def crbitm: Operand<i8> {
182 let PrintMethod = "printcrbitm";
183}
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000184// Address operands
185def memri : Operand<i32> {
186 let PrintMethod = "printMemRegImm";
187 let NumMIOperands = 2;
188 let MIOperandInfo = (ops i32imm, GPRC);
189}
190def memrr : Operand<i32> {
191 let PrintMethod = "printMemRegReg";
192 let NumMIOperands = 2;
193 let MIOperandInfo = (ops GPRC, GPRC);
194}
Chris Lattnerecfe55e2006-03-22 05:30:33 +0000195def memrix : Operand<i32> { // memri where the imm is shifted 2 bits.
196 let PrintMethod = "printMemRegImmShifted";
197 let NumMIOperands = 2;
198 let MIOperandInfo = (ops i32imm, GPRC);
199}
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000200
Chris Lattnera613d262006-01-12 02:05:36 +0000201// Define PowerPC specific addressing mode.
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000202def iaddr : ComplexPattern<i32, 2, "SelectAddrImm", []>;
203def xaddr : ComplexPattern<i32, 2, "SelectAddrIdx", []>;
204def xoaddr : ComplexPattern<i32, 2, "SelectAddrIdxOnly",[]>;
Chris Lattnerecfe55e2006-03-22 05:30:33 +0000205def ixaddr : ComplexPattern<i32, 2, "SelectAddrImmShift", []>; // "std"
Chris Lattner97b2a2e2004-08-15 05:20:16 +0000206
Evan Cheng8c75ef92005-12-14 22:07:12 +0000207//===----------------------------------------------------------------------===//
208// PowerPC Instruction Predicate Definitions.
Evan Cheng6a3bfd92005-12-20 20:08:53 +0000209def FPContractions : Predicate<"!NoExcessFPPrecision">;
Chris Lattner47f01f12005-09-08 19:50:41 +0000210
Chris Lattner47f01f12005-09-08 19:50:41 +0000211//===----------------------------------------------------------------------===//
212// PowerPC Instruction Definitions.
213
Misha Brukman5dfe3a92004-06-21 16:55:25 +0000214// Pseudo-instructions:
Chris Lattner47f01f12005-09-08 19:50:41 +0000215
Chris Lattner88d211f2006-03-12 09:13:49 +0000216let hasCtrlDep = 1 in {
Chris Lattner937a79d2005-12-04 19:01:59 +0000217def ADJCALLSTACKDOWN : Pseudo<(ops u16imm:$amt),
218 "; ADJCALLSTACKDOWN",
219 [(callseq_start imm:$amt)]>;
220def ADJCALLSTACKUP : Pseudo<(ops u16imm:$amt),
221 "; ADJCALLSTACKUP",
222 [(callseq_end imm:$amt)]>;
Chris Lattner1877ec92006-03-13 21:52:10 +0000223
224def UPDATE_VRSAVE : Pseudo<(ops GPRC:$rD, GPRC:$rS),
225 "UPDATE_VRSAVE $rD, $rS", []>;
Nate Begemanb816f022004-10-07 22:30:03 +0000226}
Chris Lattner6e61ca62005-10-25 21:03:41 +0000227def IMPLICIT_DEF_GPR : Pseudo<(ops GPRC:$rD), "; $rD = IMPLICIT_DEF_GPRC",
228 [(set GPRC:$rD, (undef))]>;
Chris Lattnera17409d2006-03-19 05:43:01 +0000229def IMPLICIT_DEF_F8 : Pseudo<(ops F8RC:$rD), "; $rD = IMPLICIT_DEF_F8",
Chris Lattner6e61ca62005-10-25 21:03:41 +0000230 [(set F8RC:$rD, (undef))]>;
Chris Lattnera17409d2006-03-19 05:43:01 +0000231def IMPLICIT_DEF_F4 : Pseudo<(ops F4RC:$rD), "; $rD = IMPLICIT_DEF_F4",
Chris Lattner6e61ca62005-10-25 21:03:41 +0000232 [(set F4RC:$rD, (undef))]>;
Chris Lattner7a823bd2005-02-15 20:26:49 +0000233
Chris Lattner8a2d3ca2005-08-26 21:23:58 +0000234// SELECT_CC_* - Used to implement the SELECT_CC DAG operation. Expanded by the
235// scheduler into a branch sequence.
Chris Lattner88d211f2006-03-12 09:13:49 +0000236let usesCustomDAGSchedInserter = 1, // Expanded by the scheduler.
237 PPC970_Single = 1 in {
Chris Lattner8a2d3ca2005-08-26 21:23:58 +0000238 def SELECT_CC_Int : Pseudo<(ops GPRC:$dst, CRRC:$cond, GPRC:$T, GPRC:$F,
Chris Lattner3075a4e2005-10-25 20:58:43 +0000239 i32imm:$BROPC), "; SELECT_CC PSEUDO!", []>;
Chris Lattner919c0322005-10-01 01:35:02 +0000240 def SELECT_CC_F4 : Pseudo<(ops F4RC:$dst, CRRC:$cond, F4RC:$T, F4RC:$F,
Chris Lattner3075a4e2005-10-25 20:58:43 +0000241 i32imm:$BROPC), "; SELECT_CC PSEUDO!", []>;
Chris Lattner919c0322005-10-01 01:35:02 +0000242 def SELECT_CC_F8 : Pseudo<(ops F8RC:$dst, CRRC:$cond, F8RC:$T, F8RC:$F,
Chris Lattner3075a4e2005-10-25 20:58:43 +0000243 i32imm:$BROPC), "; SELECT_CC PSEUDO!", []>;
Chris Lattner8a2d3ca2005-08-26 21:23:58 +0000244}
245
Chris Lattner88d211f2006-03-12 09:13:49 +0000246let isTerminator = 1, noResults = 1, PPC970_Unit = 7 in {
Evan Cheng6da8d992006-01-09 18:28:21 +0000247 let isReturn = 1 in
248 def BLR : XLForm_2_ext<19, 16, 20, 0, 0, (ops), "blr", BrB, [(retflag)]>;
Nate Begeman9e4dd9d2005-12-20 00:26:01 +0000249 def BCTR : XLForm_2_ext<19, 528, 20, 0, 0, (ops), "bctr", BrB, []>;
Chris Lattner47f01f12005-09-08 19:50:41 +0000250}
251
Chris Lattner7a823bd2005-02-15 20:26:49 +0000252let Defs = [LR] in
Chris Lattner88d211f2006-03-12 09:13:49 +0000253 def MovePCtoLR : Pseudo<(ops piclabel:$label), "bl $label", []>,
254 PPC970_Unit_BRU;
Misha Brukman5dfe3a92004-06-21 16:55:25 +0000255
Chris Lattner88d211f2006-03-12 09:13:49 +0000256let isBranch = 1, isTerminator = 1, hasCtrlDep = 1,
257 noResults = 1, PPC970_Unit = 7 in {
Nate Begeman81e80972006-03-17 01:40:33 +0000258 def COND_BRANCH : Pseudo<(ops CRRC:$crS, u16imm:$opc, target:$true),
Chris Lattner3075a4e2005-10-25 20:58:43 +0000259 "; COND_BRANCH", []>;
Chris Lattner1e484782005-12-04 18:42:54 +0000260 def B : IForm<18, 0, 0, (ops target:$dst),
261 "b $dst", BrB,
262 [(br bb:$dst)]>;
Chris Lattnerdd998852004-11-22 23:07:01 +0000263
Misha Brukman4ad7d1b2004-08-09 17:24:04 +0000264 // FIXME: 4*CR# needs to be added to the BI field!
265 // This will only work for CR0 as it stands now
Nate Begeman6718f112005-08-26 04:11:42 +0000266 def BLT : BForm<16, 0, 0, 12, 0, (ops CRRC:$crS, target:$block),
Jim Laskey53842142005-10-19 19:51:16 +0000267 "blt $crS, $block", BrB>;
Nate Begeman6718f112005-08-26 04:11:42 +0000268 def BLE : BForm<16, 0, 0, 4, 1, (ops CRRC:$crS, target:$block),
Jim Laskey53842142005-10-19 19:51:16 +0000269 "ble $crS, $block", BrB>;
Nate Begeman6718f112005-08-26 04:11:42 +0000270 def BEQ : BForm<16, 0, 0, 12, 2, (ops CRRC:$crS, target:$block),
Jim Laskey53842142005-10-19 19:51:16 +0000271 "beq $crS, $block", BrB>;
Nate Begeman6718f112005-08-26 04:11:42 +0000272 def BGE : BForm<16, 0, 0, 4, 0, (ops CRRC:$crS, target:$block),
Jim Laskey53842142005-10-19 19:51:16 +0000273 "bge $crS, $block", BrB>;
Nate Begeman6718f112005-08-26 04:11:42 +0000274 def BGT : BForm<16, 0, 0, 12, 1, (ops CRRC:$crS, target:$block),
Jim Laskey53842142005-10-19 19:51:16 +0000275 "bgt $crS, $block", BrB>;
Nate Begeman6718f112005-08-26 04:11:42 +0000276 def BNE : BForm<16, 0, 0, 4, 2, (ops CRRC:$crS, target:$block),
Jim Laskey53842142005-10-19 19:51:16 +0000277 "bne $crS, $block", BrB>;
Chris Lattner6df25072005-10-28 20:32:44 +0000278 def BUN : BForm<16, 0, 0, 12, 3, (ops CRRC:$crS, target:$block),
279 "bun $crS, $block", BrB>;
280 def BNU : BForm<16, 0, 0, 4, 3, (ops CRRC:$crS, target:$block),
281 "bnu $crS, $block", BrB>;
Misha Brukmanb2edb442004-06-28 18:23:35 +0000282}
283
Chris Lattner88d211f2006-03-12 09:13:49 +0000284let isCall = 1, noResults = 1, PPC970_Unit = 7,
Misha Brukman5fa2b022004-06-29 23:37:36 +0000285 // All calls clobber the non-callee saved registers...
Misha Brukmanc661c302004-06-30 22:00:45 +0000286 Defs = [R0,R2,R3,R4,R5,R6,R7,R8,R9,R10,R11,R12,
287 F0,F1,F2,F3,F4,F5,F6,F7,F8,F9,F10,F11,F12,F13,
Chris Lattnerbe80fc82006-03-16 22:35:59 +0000288 V0,V1,V2,V3,V4,V5,V6,V7,V8,V9,V10,V11,V12,V13,V14,V15,V16,V17,V18,V19,
Chris Lattner1f24df62005-08-22 22:32:13 +0000289 LR,CTR,
Misha Brukmanc661c302004-06-30 22:00:45 +0000290 CR0,CR1,CR5,CR6,CR7] in {
291 // Convenient aliases for call instructions
Chris Lattner1e484782005-12-04 18:42:54 +0000292 def BL : IForm<18, 0, 1, (ops calltarget:$func, variable_ops),
293 "bl $func", BrB, []>;
294 def BLA : IForm<18, 1, 1, (ops aaddr:$func, variable_ops),
295 "bla $func", BrB, []>;
Nate Begeman9e4dd9d2005-12-20 00:26:01 +0000296 def BCTRL : XLForm_2_ext<19, 528, 20, 0, 1, (ops variable_ops), "bctrl", BrB,
297 []>;
Misha Brukman5fa2b022004-06-29 23:37:36 +0000298}
299
Nate Begeman07aada82004-08-30 02:28:06 +0000300// D-Form instructions. Most instructions that perform an operation on a
301// register and an immediate are of this type.
302//
Chris Lattner88d211f2006-03-12 09:13:49 +0000303let isLoad = 1, PPC970_Unit = 2 in {
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000304def LBZ : DForm_1<34, (ops GPRC:$rD, memri:$src),
305 "lbz $rD, $src", LdStGeneral,
306 [(set GPRC:$rD, (zextload iaddr:$src, i8))]>;
307def LHA : DForm_1<42, (ops GPRC:$rD, memri:$src),
308 "lha $rD, $src", LdStLHA,
Chris Lattnerfd977342006-03-13 05:15:10 +0000309 [(set GPRC:$rD, (sextload iaddr:$src, i16))]>,
310 PPC970_DGroup_Cracked;
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000311def LHZ : DForm_1<40, (ops GPRC:$rD, memri:$src),
312 "lhz $rD, $src", LdStGeneral,
313 [(set GPRC:$rD, (zextload iaddr:$src, i16))]>;
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000314def LWZ : DForm_1<32, (ops GPRC:$rD, memri:$src),
315 "lwz $rD, $src", LdStGeneral,
316 [(set GPRC:$rD, (load iaddr:$src))]>;
Nate Begeman2497e632005-07-21 20:44:43 +0000317def LWZU : DForm_1<35, (ops GPRC:$rD, s16imm:$disp, GPRC:$rA),
Nate Begeman09761222005-12-09 23:54:18 +0000318 "lwzu $rD, $disp($rA)", LdStGeneral,
319 []>;
Nate Begemanb816f022004-10-07 22:30:03 +0000320}
Chris Lattner88d211f2006-03-12 09:13:49 +0000321let PPC970_Unit = 1 in { // FXU Operations.
Chris Lattner57226fb2005-04-19 04:59:28 +0000322def ADDI : DForm_2<14, (ops GPRC:$rD, GPRC:$rA, s16imm:$imm),
Jim Laskey53842142005-10-19 19:51:16 +0000323 "addi $rD, $rA, $imm", IntGeneral,
Chris Lattner3e63ead2005-09-08 17:33:10 +0000324 [(set GPRC:$rD, (add GPRC:$rA, immSExt16:$imm))]>;
Chris Lattner57226fb2005-04-19 04:59:28 +0000325def ADDIC : DForm_2<12, (ops GPRC:$rD, GPRC:$rA, s16imm:$imm),
Jim Laskey53842142005-10-19 19:51:16 +0000326 "addic $rD, $rA, $imm", IntGeneral,
Chris Lattnerfd977342006-03-13 05:15:10 +0000327 [(set GPRC:$rD, (addc GPRC:$rA, immSExt16:$imm))]>,
328 PPC970_DGroup_Cracked;
Chris Lattner57226fb2005-04-19 04:59:28 +0000329def ADDICo : DForm_2<13, (ops GPRC:$rD, GPRC:$rA, s16imm:$imm),
Jim Laskey53842142005-10-19 19:51:16 +0000330 "addic. $rD, $rA, $imm", IntGeneral,
Chris Lattner3e63ead2005-09-08 17:33:10 +0000331 []>;
Nate Begeman2497e632005-07-21 20:44:43 +0000332def ADDIS : DForm_2<15, (ops GPRC:$rD, GPRC:$rA, symbolHi:$imm),
Jim Laskey53842142005-10-19 19:51:16 +0000333 "addis $rD, $rA, $imm", IntGeneral,
Chris Lattner3e63ead2005-09-08 17:33:10 +0000334 [(set GPRC:$rD, (add GPRC:$rA, imm16Shifted:$imm))]>;
Chris Lattner57226fb2005-04-19 04:59:28 +0000335def LA : DForm_2<14, (ops GPRC:$rD, GPRC:$rA, symbolLo:$sym),
Jim Laskey53842142005-10-19 19:51:16 +0000336 "la $rD, $sym($rA)", IntGeneral,
Chris Lattner490ad082005-11-17 17:52:01 +0000337 [(set GPRC:$rD, (add GPRC:$rA,
338 (PPClo tglobaladdr:$sym, 0)))]>;
Chris Lattner57226fb2005-04-19 04:59:28 +0000339def MULLI : DForm_2< 7, (ops GPRC:$rD, GPRC:$rA, s16imm:$imm),
Jim Laskey53842142005-10-19 19:51:16 +0000340 "mulli $rD, $rA, $imm", IntMulLI,
Chris Lattner3e63ead2005-09-08 17:33:10 +0000341 [(set GPRC:$rD, (mul GPRC:$rA, immSExt16:$imm))]>;
Chris Lattner57226fb2005-04-19 04:59:28 +0000342def SUBFIC : DForm_2< 8, (ops GPRC:$rD, GPRC:$rA, s16imm:$imm),
Jim Laskey53842142005-10-19 19:51:16 +0000343 "subfic $rD, $rA, $imm", IntGeneral,
Nate Begeman79691bc2006-03-17 22:41:37 +0000344 [(set GPRC:$rD, (subc immSExt16:$imm, GPRC:$rA))]>;
Chris Lattnerbae5b3c2005-11-17 07:04:43 +0000345def LI : DForm_2_r0<14, (ops GPRC:$rD, symbolLo:$imm),
Jim Laskey53842142005-10-19 19:51:16 +0000346 "li $rD, $imm", IntGeneral,
Chris Lattner3e63ead2005-09-08 17:33:10 +0000347 [(set GPRC:$rD, immSExt16:$imm)]>;
Nate Begeman2497e632005-07-21 20:44:43 +0000348def LIS : DForm_2_r0<15, (ops GPRC:$rD, symbolHi:$imm),
Jim Laskey53842142005-10-19 19:51:16 +0000349 "lis $rD, $imm", IntGeneral,
Chris Lattner3e63ead2005-09-08 17:33:10 +0000350 [(set GPRC:$rD, imm16Shifted:$imm)]>;
Chris Lattner88d211f2006-03-12 09:13:49 +0000351}
352let isStore = 1, noResults = 1, PPC970_Unit = 2 in {
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000353def STB : DForm_3<38, (ops GPRC:$rS, memri:$src),
354 "stb $rS, $src", LdStGeneral,
355 [(truncstore GPRC:$rS, iaddr:$src, i8)]>;
356def STH : DForm_3<44, (ops GPRC:$rS, memri:$src),
357 "sth $rS, $src", LdStGeneral,
358 [(truncstore GPRC:$rS, iaddr:$src, i16)]>;
359def STW : DForm_3<36, (ops GPRC:$rS, memri:$src),
360 "stw $rS, $src", LdStGeneral,
361 [(store GPRC:$rS, iaddr:$src)]>;
Chris Lattner57226fb2005-04-19 04:59:28 +0000362def STWU : DForm_3<37, (ops GPRC:$rS, s16imm:$disp, GPRC:$rA),
Nate Begeman09761222005-12-09 23:54:18 +0000363 "stwu $rS, $disp($rA)", LdStGeneral,
364 []>;
Nate Begemanb816f022004-10-07 22:30:03 +0000365}
Chris Lattner88d211f2006-03-12 09:13:49 +0000366let PPC970_Unit = 1 in { // FXU Operations.
Chris Lattner57226fb2005-04-19 04:59:28 +0000367def ANDIo : DForm_4<28, (ops GPRC:$dst, GPRC:$src1, u16imm:$src2),
Jim Laskey53842142005-10-19 19:51:16 +0000368 "andi. $dst, $src1, $src2", IntGeneral,
Nate Begeman789fd422006-02-12 09:09:52 +0000369 [(set GPRC:$dst, (and GPRC:$src1, immZExt16:$src2))]>,
370 isDOT;
Chris Lattner57226fb2005-04-19 04:59:28 +0000371def ANDISo : DForm_4<29, (ops GPRC:$dst, GPRC:$src1, u16imm:$src2),
Jim Laskey53842142005-10-19 19:51:16 +0000372 "andis. $dst, $src1, $src2", IntGeneral,
Nate Begeman789fd422006-02-12 09:09:52 +0000373 [(set GPRC:$dst, (and GPRC:$src1, imm16Shifted:$src2))]>,
374 isDOT;
Chris Lattner57226fb2005-04-19 04:59:28 +0000375def ORI : DForm_4<24, (ops GPRC:$dst, GPRC:$src1, u16imm:$src2),
Jim Laskey53842142005-10-19 19:51:16 +0000376 "ori $dst, $src1, $src2", IntGeneral,
Chris Lattnerc36d0652005-09-14 18:18:39 +0000377 [(set GPRC:$dst, (or GPRC:$src1, immZExt16:$src2))]>;
Chris Lattner57226fb2005-04-19 04:59:28 +0000378def ORIS : DForm_4<25, (ops GPRC:$dst, GPRC:$src1, u16imm:$src2),
Jim Laskey53842142005-10-19 19:51:16 +0000379 "oris $dst, $src1, $src2", IntGeneral,
Chris Lattnerc36d0652005-09-14 18:18:39 +0000380 [(set GPRC:$dst, (or GPRC:$src1, imm16Shifted:$src2))]>;
Chris Lattner57226fb2005-04-19 04:59:28 +0000381def XORI : DForm_4<26, (ops GPRC:$dst, GPRC:$src1, u16imm:$src2),
Jim Laskey53842142005-10-19 19:51:16 +0000382 "xori $dst, $src1, $src2", IntGeneral,
Chris Lattnerc36d0652005-09-14 18:18:39 +0000383 [(set GPRC:$dst, (xor GPRC:$src1, immZExt16:$src2))]>;
Chris Lattner57226fb2005-04-19 04:59:28 +0000384def XORIS : DForm_4<27, (ops GPRC:$dst, GPRC:$src1, u16imm:$src2),
Jim Laskey53842142005-10-19 19:51:16 +0000385 "xoris $dst, $src1, $src2", IntGeneral,
Chris Lattner4345a4a2005-09-14 20:53:05 +0000386 [(set GPRC:$dst, (xor GPRC:$src1, imm16Shifted:$src2))]>;
Nate Begeman09761222005-12-09 23:54:18 +0000387def NOP : DForm_4_zero<24, (ops), "nop", IntGeneral,
388 []>;
Chris Lattner57226fb2005-04-19 04:59:28 +0000389def CMPI : DForm_5<11, (ops CRRC:$crD, i1imm:$L, GPRC:$rA, s16imm:$imm),
Jim Laskey53842142005-10-19 19:51:16 +0000390 "cmpi $crD, $L, $rA, $imm", IntCompare>;
Chris Lattner57226fb2005-04-19 04:59:28 +0000391def CMPWI : DForm_5_ext<11, (ops CRRC:$crD, GPRC:$rA, s16imm:$imm),
Jim Laskey53842142005-10-19 19:51:16 +0000392 "cmpwi $crD, $rA, $imm", IntCompare>;
Chris Lattner57226fb2005-04-19 04:59:28 +0000393def CMPDI : DForm_5_ext<11, (ops CRRC:$crD, GPRC:$rA, s16imm:$imm),
Jim Laskey53842142005-10-19 19:51:16 +0000394 "cmpdi $crD, $rA, $imm", IntCompare>, isPPC64;
Chris Lattner57226fb2005-04-19 04:59:28 +0000395def CMPLI : DForm_6<10, (ops CRRC:$dst, i1imm:$size, GPRC:$src1, u16imm:$src2),
Jim Laskey53842142005-10-19 19:51:16 +0000396 "cmpli $dst, $size, $src1, $src2", IntCompare>;
Chris Lattner57226fb2005-04-19 04:59:28 +0000397def CMPLWI : DForm_6_ext<10, (ops CRRC:$dst, GPRC:$src1, u16imm:$src2),
Jim Laskey53842142005-10-19 19:51:16 +0000398 "cmplwi $dst, $src1, $src2", IntCompare>;
Chris Lattner57226fb2005-04-19 04:59:28 +0000399def CMPLDI : DForm_6_ext<10, (ops CRRC:$dst, GPRC:$src1, u16imm:$src2),
Jim Laskey53842142005-10-19 19:51:16 +0000400 "cmpldi $dst, $src1, $src2", IntCompare>, isPPC64;
Chris Lattner88d211f2006-03-12 09:13:49 +0000401}
402let isLoad = 1, PPC970_Unit = 2 in {
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000403def LFS : DForm_8<48, (ops F4RC:$rD, memri:$src),
404 "lfs $rD, $src", LdStLFDU,
405 [(set F4RC:$rD, (load iaddr:$src))]>;
406def LFD : DForm_8<50, (ops F8RC:$rD, memri:$src),
407 "lfd $rD, $src", LdStLFD,
408 [(set F8RC:$rD, (load iaddr:$src))]>;
Nate Begemanb816f022004-10-07 22:30:03 +0000409}
Chris Lattner88d211f2006-03-12 09:13:49 +0000410let isStore = 1, noResults = 1, PPC970_Unit = 2 in {
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000411def STFS : DForm_9<52, (ops F4RC:$rS, memri:$dst),
412 "stfs $rS, $dst", LdStUX,
413 [(store F4RC:$rS, iaddr:$dst)]>;
414def STFD : DForm_9<54, (ops F8RC:$rS, memri:$dst),
415 "stfd $rS, $dst", LdStUX,
416 [(store F8RC:$rS, iaddr:$dst)]>;
Nate Begemanb816f022004-10-07 22:30:03 +0000417}
Nate Begemaned428532004-09-04 05:00:00 +0000418
419// DS-Form instructions. Load/Store instructions available in PPC-64
420//
Chris Lattner88d211f2006-03-12 09:13:49 +0000421let isLoad = 1, PPC970_Unit = 2 in {
Chris Lattner841d12d2005-10-18 16:51:22 +0000422def LWA : DSForm_1<58, 2, (ops GPRC:$rT, s16immX4:$DS, GPRC:$rA),
Nate Begeman09761222005-12-09 23:54:18 +0000423 "lwa $rT, $DS($rA)", LdStLWA,
Chris Lattnerfd977342006-03-13 05:15:10 +0000424 []>, isPPC64, PPC970_DGroup_Cracked;
Chris Lattner841d12d2005-10-18 16:51:22 +0000425def LD : DSForm_2<58, 0, (ops GPRC:$rT, s16immX4:$DS, GPRC:$rA),
Nate Begeman09761222005-12-09 23:54:18 +0000426 "ld $rT, $DS($rA)", LdStLD,
427 []>, isPPC64;
Nate Begemanb816f022004-10-07 22:30:03 +0000428}
Chris Lattner88d211f2006-03-12 09:13:49 +0000429let isStore = 1, noResults = 1, PPC970_Unit = 2 in {
Chris Lattner841d12d2005-10-18 16:51:22 +0000430def STD : DSForm_2<62, 0, (ops GPRC:$rT, s16immX4:$DS, GPRC:$rA),
Nate Begeman09761222005-12-09 23:54:18 +0000431 "std $rT, $DS($rA)", LdStSTD,
432 []>, isPPC64;
Chris Lattnerecfe55e2006-03-22 05:30:33 +0000433
434// STD_32/STDX_32 - Just like STD/STDX, but uses a '32-bit' input register.
435def STD_32 : DSForm_2<62, 0, (ops GPRC:$rT, memrix:$dst),
436 "std $rT, $dst", LdStSTD,
437 [(PPCstd_32 GPRC:$rT, ixaddr:$dst)]>, isPPC64;
438def STDX_32 : XForm_8<31, 149, (ops GPRC:$rT, memrr:$dst),
439 "stdx $rT, $dst", LdStSTD,
440 [(PPCstd_32 GPRC:$rT, xaddr:$dst)]>, isPPC64,
441 PPC970_DGroup_Cracked;
Nate Begemanb816f022004-10-07 22:30:03 +0000442}
Nate Begemanc3306122004-08-21 05:56:39 +0000443
Nate Begeman07aada82004-08-30 02:28:06 +0000444// X-Form instructions. Most instructions that perform an operation on a
445// register and another register are of this type.
446//
Chris Lattner88d211f2006-03-12 09:13:49 +0000447let isLoad = 1, PPC970_Unit = 2 in {
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000448def LBZX : XForm_1<31, 87, (ops GPRC:$rD, memrr:$src),
449 "lbzx $rD, $src", LdStGeneral,
450 [(set GPRC:$rD, (zextload xaddr:$src, i8))]>;
451def LHAX : XForm_1<31, 343, (ops GPRC:$rD, memrr:$src),
452 "lhax $rD, $src", LdStLHA,
Chris Lattnerfd977342006-03-13 05:15:10 +0000453 [(set GPRC:$rD, (sextload xaddr:$src, i16))]>,
454 PPC970_DGroup_Cracked;
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000455def LHZX : XForm_1<31, 279, (ops GPRC:$rD, memrr:$src),
456 "lhzx $rD, $src", LdStGeneral,
457 [(set GPRC:$rD, (zextload xaddr:$src, i16))]>;
458def LWAX : XForm_1<31, 341, (ops G8RC:$rD, memrr:$src),
459 "lwax $rD, $src", LdStLHA,
Chris Lattnerfd977342006-03-13 05:15:10 +0000460 [(set G8RC:$rD, (sextload xaddr:$src, i32))]>, isPPC64,
461 PPC970_DGroup_Cracked;
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000462def LWZX : XForm_1<31, 23, (ops GPRC:$rD, memrr:$src),
463 "lwzx $rD, $src", LdStGeneral,
464 [(set GPRC:$rD, (load xaddr:$src))]>;
465def LDX : XForm_1<31, 21, (ops G8RC:$rD, memrr:$src),
466 "ldx $rD, $src", LdStLD,
467 [(set G8RC:$rD, (load xaddr:$src))]>, isPPC64;
Nate Begemanb816f022004-10-07 22:30:03 +0000468}
Chris Lattnerb22a04d2006-03-25 07:51:43 +0000469
Chris Lattner88d211f2006-03-12 09:13:49 +0000470let PPC970_Unit = 1 in { // FXU Operations.
Chris Lattner7cd09cf2005-09-03 00:21:51 +0000471def NAND : XForm_6<31, 476, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000472 "nand $rA, $rS, $rB", IntGeneral,
Chris Lattner7cd09cf2005-09-03 00:21:51 +0000473 [(set GPRC:$rA, (not (and GPRC:$rS, GPRC:$rB)))]>;
Chris Lattner883059f2005-04-19 05:15:18 +0000474def AND : XForm_6<31, 28, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000475 "and $rA, $rS, $rB", IntGeneral,
Chris Lattnerc36d0652005-09-14 18:18:39 +0000476 [(set GPRC:$rA, (and GPRC:$rS, GPRC:$rB))]>;
Chris Lattner883059f2005-04-19 05:15:18 +0000477def ANDo : XForm_6<31, 28, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000478 "and. $rA, $rS, $rB", IntGeneral,
Chris Lattner6159fb22005-09-02 22:35:53 +0000479 []>, isDOT;
Chris Lattner883059f2005-04-19 05:15:18 +0000480def ANDC : XForm_6<31, 60, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000481 "andc $rA, $rS, $rB", IntGeneral,
Chris Lattner7cd09cf2005-09-03 00:21:51 +0000482 [(set GPRC:$rA, (and GPRC:$rS, (not GPRC:$rB)))]>;
Nate Begeman1d9d7422005-10-18 00:28:58 +0000483def OR4 : XForm_6<31, 444, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000484 "or $rA, $rS, $rB", IntGeneral,
Chris Lattnerc36d0652005-09-14 18:18:39 +0000485 [(set GPRC:$rA, (or GPRC:$rS, GPRC:$rB))]>;
Nate Begeman1d9d7422005-10-18 00:28:58 +0000486def OR8 : XForm_6<31, 444, (ops G8RC:$rA, G8RC:$rS, G8RC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000487 "or $rA, $rS, $rB", IntGeneral,
Nate Begeman1d9d7422005-10-18 00:28:58 +0000488 [(set G8RC:$rA, (or G8RC:$rS, G8RC:$rB))]>;
Nate Begeman8d948322005-10-19 01:12:32 +0000489def OR4To8 : XForm_6<31, 444, (ops G8RC:$rA, GPRC:$rS, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000490 "or $rA, $rS, $rB", IntGeneral,
Nate Begeman8d948322005-10-19 01:12:32 +0000491 []>;
492def OR8To4 : XForm_6<31, 444, (ops GPRC:$rA, G8RC:$rS, G8RC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000493 "or $rA, $rS, $rB", IntGeneral,
Nate Begeman8d948322005-10-19 01:12:32 +0000494 []>;
Chris Lattner7cd09cf2005-09-03 00:21:51 +0000495def NOR : XForm_6<31, 124, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000496 "nor $rA, $rS, $rB", IntGeneral,
Chris Lattner7cd09cf2005-09-03 00:21:51 +0000497 [(set GPRC:$rA, (not (or GPRC:$rS, GPRC:$rB)))]>;
Chris Lattner883059f2005-04-19 05:15:18 +0000498def ORo : XForm_6<31, 444, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000499 "or. $rA, $rS, $rB", IntGeneral,
Chris Lattner6159fb22005-09-02 22:35:53 +0000500 []>, isDOT;
Chris Lattner883059f2005-04-19 05:15:18 +0000501def ORC : XForm_6<31, 412, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000502 "orc $rA, $rS, $rB", IntGeneral,
Chris Lattner7cd09cf2005-09-03 00:21:51 +0000503 [(set GPRC:$rA, (or GPRC:$rS, (not GPRC:$rB)))]>;
504def EQV : XForm_6<31, 284, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000505 "eqv $rA, $rS, $rB", IntGeneral,
Chris Lattnerc36d0652005-09-14 18:18:39 +0000506 [(set GPRC:$rA, (not (xor GPRC:$rS, GPRC:$rB)))]>;
Chris Lattner7cd09cf2005-09-03 00:21:51 +0000507def XOR : XForm_6<31, 316, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000508 "xor $rA, $rS, $rB", IntGeneral,
Chris Lattnerc36d0652005-09-14 18:18:39 +0000509 [(set GPRC:$rA, (xor GPRC:$rS, GPRC:$rB))]>;
Nate Begeman2d5aff72005-10-19 18:42:01 +0000510def SLD : XForm_6<31, 27, (ops G8RC:$rA, G8RC:$rS, G8RC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000511 "sld $rA, $rS, $rB", IntRotateD,
Nate Begeman2d5aff72005-10-19 18:42:01 +0000512 [(set G8RC:$rA, (shl G8RC:$rS, G8RC:$rB))]>, isPPC64;
Chris Lattner883059f2005-04-19 05:15:18 +0000513def SLW : XForm_6<31, 24, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000514 "slw $rA, $rS, $rB", IntGeneral,
Chris Lattner4172b102005-12-06 02:10:38 +0000515 [(set GPRC:$rA, (PPCshl GPRC:$rS, GPRC:$rB))]>;
Nate Begeman2d5aff72005-10-19 18:42:01 +0000516def SRD : XForm_6<31, 539, (ops G8RC:$rA, G8RC:$rS, G8RC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000517 "srd $rA, $rS, $rB", IntRotateD,
Nate Begeman2d5aff72005-10-19 18:42:01 +0000518 [(set G8RC:$rA, (srl G8RC:$rS, G8RC:$rB))]>, isPPC64;
Chris Lattner883059f2005-04-19 05:15:18 +0000519def SRW : XForm_6<31, 536, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000520 "srw $rA, $rS, $rB", IntGeneral,
Chris Lattner4172b102005-12-06 02:10:38 +0000521 [(set GPRC:$rA, (PPCsrl GPRC:$rS, GPRC:$rB))]>;
Nate Begeman2d5aff72005-10-19 18:42:01 +0000522def SRAD : XForm_6<31, 794, (ops G8RC:$rA, G8RC:$rS, G8RC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000523 "srad $rA, $rS, $rB", IntRotateD,
Nate Begeman2d5aff72005-10-19 18:42:01 +0000524 [(set G8RC:$rA, (sra G8RC:$rS, G8RC:$rB))]>, isPPC64;
Chris Lattner883059f2005-04-19 05:15:18 +0000525def SRAW : XForm_6<31, 792, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000526 "sraw $rA, $rS, $rB", IntShift,
Chris Lattner4172b102005-12-06 02:10:38 +0000527 [(set GPRC:$rA, (PPCsra GPRC:$rS, GPRC:$rB))]>;
Chris Lattner88d211f2006-03-12 09:13:49 +0000528}
529let isStore = 1, noResults = 1, PPC970_Unit = 2 in {
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000530def STBX : XForm_8<31, 215, (ops GPRC:$rS, memrr:$dst),
531 "stbx $rS, $dst", LdStGeneral,
Chris Lattnerfd977342006-03-13 05:15:10 +0000532 [(truncstore GPRC:$rS, xaddr:$dst, i8)]>,
533 PPC970_DGroup_Cracked;
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000534def STHX : XForm_8<31, 407, (ops GPRC:$rS, memrr:$dst),
535 "sthx $rS, $dst", LdStGeneral,
Chris Lattnerfd977342006-03-13 05:15:10 +0000536 [(truncstore GPRC:$rS, xaddr:$dst, i16)]>,
537 PPC970_DGroup_Cracked;
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000538def STWX : XForm_8<31, 151, (ops GPRC:$rS, memrr:$dst),
539 "stwx $rS, $dst", LdStGeneral,
Chris Lattnerfd977342006-03-13 05:15:10 +0000540 [(store GPRC:$rS, xaddr:$dst)]>,
541 PPC970_DGroup_Cracked;
Chris Lattnere19d0b12005-04-19 04:51:30 +0000542def STWUX : XForm_8<31, 183, (ops GPRC:$rS, GPRC:$rA, GPRC:$rB),
Nate Begeman09761222005-12-09 23:54:18 +0000543 "stwux $rS, $rA, $rB", LdStGeneral,
544 []>;
Chris Lattnere19d0b12005-04-19 04:51:30 +0000545def STDX : XForm_8<31, 149, (ops GPRC:$rS, GPRC:$rA, GPRC:$rB),
Nate Begeman09761222005-12-09 23:54:18 +0000546 "stdx $rS, $rA, $rB", LdStSTD,
Chris Lattnerfd977342006-03-13 05:15:10 +0000547 []>, isPPC64, PPC970_DGroup_Cracked;
Chris Lattnere19d0b12005-04-19 04:51:30 +0000548def STDUX : XForm_8<31, 181, (ops GPRC:$rS, GPRC:$rA, GPRC:$rB),
Nate Begeman09761222005-12-09 23:54:18 +0000549 "stdux $rS, $rA, $rB", LdStSTD,
550 []>, isPPC64;
Nate Begemanb816f022004-10-07 22:30:03 +0000551}
Chris Lattner88d211f2006-03-12 09:13:49 +0000552let PPC970_Unit = 1 in { // FXU Operations.
Chris Lattner883059f2005-04-19 05:15:18 +0000553def SRAWI : XForm_10<31, 824, (ops GPRC:$rA, GPRC:$rS, u5imm:$SH),
Jim Laskey53842142005-10-19 19:51:16 +0000554 "srawi $rA, $rS, $SH", IntShift,
Chris Lattnerbd059822005-12-05 02:34:05 +0000555 [(set GPRC:$rA, (sra GPRC:$rS, (i32 imm:$SH)))]>;
Chris Lattner883059f2005-04-19 05:15:18 +0000556def CNTLZW : XForm_11<31, 26, (ops GPRC:$rA, GPRC:$rS),
Jim Laskey53842142005-10-19 19:51:16 +0000557 "cntlzw $rA, $rS", IntGeneral,
Chris Lattner6159fb22005-09-02 22:35:53 +0000558 [(set GPRC:$rA, (ctlz GPRC:$rS))]>;
Chris Lattner883059f2005-04-19 05:15:18 +0000559def EXTSB : XForm_11<31, 954, (ops GPRC:$rA, GPRC:$rS),
Jim Laskey53842142005-10-19 19:51:16 +0000560 "extsb $rA, $rS", IntGeneral,
Chris Lattner6159fb22005-09-02 22:35:53 +0000561 [(set GPRC:$rA, (sext_inreg GPRC:$rS, i8))]>;
Chris Lattner883059f2005-04-19 05:15:18 +0000562def EXTSH : XForm_11<31, 922, (ops GPRC:$rA, GPRC:$rS),
Jim Laskey53842142005-10-19 19:51:16 +0000563 "extsh $rA, $rS", IntGeneral,
Chris Lattner6159fb22005-09-02 22:35:53 +0000564 [(set GPRC:$rA, (sext_inreg GPRC:$rS, i16))]>;
Nate Begeman01595c52005-11-26 22:39:34 +0000565def EXTSW : XForm_11<31, 986, (ops G8RC:$rA, G8RC:$rS),
566 "extsw $rA, $rS", IntGeneral,
567 [(set G8RC:$rA, (sext_inreg G8RC:$rS, i32))]>, isPPC64;
Chris Lattnerecfe55e2006-03-22 05:30:33 +0000568/// EXTSW_32 - Just like EXTSW, but works on '32-bit' registers.
569def EXTSW_32 : XForm_11<31, 986, (ops GPRC:$rA, GPRC:$rS),
570 "extsw $rA, $rS", IntGeneral,
571 [(set GPRC:$rA, (PPCextsw_32 GPRC:$rS))]>, isPPC64;
572
Chris Lattnere19d0b12005-04-19 04:51:30 +0000573def CMP : XForm_16<31, 0, (ops CRRC:$crD, i1imm:$long, GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000574 "cmp $crD, $long, $rA, $rB", IntCompare>;
Chris Lattnere19d0b12005-04-19 04:51:30 +0000575def CMPL : XForm_16<31, 32, (ops CRRC:$crD, i1imm:$long, GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000576 "cmpl $crD, $long, $rA, $rB", IntCompare>;
Chris Lattnere19d0b12005-04-19 04:51:30 +0000577def CMPW : XForm_16_ext<31, 0, (ops CRRC:$crD, GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000578 "cmpw $crD, $rA, $rB", IntCompare>;
Chris Lattnere19d0b12005-04-19 04:51:30 +0000579def CMPD : XForm_16_ext<31, 0, (ops CRRC:$crD, GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000580 "cmpd $crD, $rA, $rB", IntCompare>, isPPC64;
Chris Lattnere19d0b12005-04-19 04:51:30 +0000581def CMPLW : XForm_16_ext<31, 32, (ops CRRC:$crD, GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000582 "cmplw $crD, $rA, $rB", IntCompare>;
Chris Lattnere19d0b12005-04-19 04:51:30 +0000583def CMPLD : XForm_16_ext<31, 32, (ops CRRC:$crD, GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000584 "cmpld $crD, $rA, $rB", IntCompare>, isPPC64;
Chris Lattner88d211f2006-03-12 09:13:49 +0000585}
586let PPC970_Unit = 3 in { // FPU Operations.
Chris Lattner919c0322005-10-01 01:35:02 +0000587//def FCMPO : XForm_17<63, 32, (ops CRRC:$crD, FPRC:$fA, FPRC:$fB),
Jim Laskey53842142005-10-19 19:51:16 +0000588// "fcmpo $crD, $fA, $fB", FPCompare>;
Chris Lattner919c0322005-10-01 01:35:02 +0000589def FCMPUS : XForm_17<63, 0, (ops CRRC:$crD, F4RC:$fA, F4RC:$fB),
Jim Laskey53842142005-10-19 19:51:16 +0000590 "fcmpu $crD, $fA, $fB", FPCompare>;
Chris Lattner919c0322005-10-01 01:35:02 +0000591def FCMPUD : XForm_17<63, 0, (ops CRRC:$crD, F8RC:$fA, F8RC:$fB),
Jim Laskey53842142005-10-19 19:51:16 +0000592 "fcmpu $crD, $fA, $fB", FPCompare>;
Chris Lattner88d211f2006-03-12 09:13:49 +0000593}
594let isLoad = 1, PPC970_Unit = 2 in {
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000595def LFSX : XForm_25<31, 535, (ops F4RC:$frD, memrr:$src),
596 "lfsx $frD, $src", LdStLFDU,
597 [(set F4RC:$frD, (load xaddr:$src))]>;
598def LFDX : XForm_25<31, 599, (ops F8RC:$frD, memrr:$src),
599 "lfdx $frD, $src", LdStLFDU,
600 [(set F8RC:$frD, (load xaddr:$src))]>;
Nate Begemanb816f022004-10-07 22:30:03 +0000601}
Chris Lattner88d211f2006-03-12 09:13:49 +0000602let PPC970_Unit = 3 in { // FPU Operations.
Chris Lattner919c0322005-10-01 01:35:02 +0000603def FCFID : XForm_26<63, 846, (ops F8RC:$frD, F8RC:$frB),
Jim Laskey53842142005-10-19 19:51:16 +0000604 "fcfid $frD, $frB", FPGeneral,
Chris Lattnere6115b32005-10-25 20:41:46 +0000605 [(set F8RC:$frD, (PPCfcfid F8RC:$frB))]>, isPPC64;
Chris Lattner919c0322005-10-01 01:35:02 +0000606def FCTIDZ : XForm_26<63, 815, (ops F8RC:$frD, F8RC:$frB),
Jim Laskey53842142005-10-19 19:51:16 +0000607 "fctidz $frD, $frB", FPGeneral,
Chris Lattnere6115b32005-10-25 20:41:46 +0000608 [(set F8RC:$frD, (PPCfctidz F8RC:$frB))]>, isPPC64;
Chris Lattner919c0322005-10-01 01:35:02 +0000609def FCTIWZ : XForm_26<63, 15, (ops F8RC:$frD, F8RC:$frB),
Jim Laskey53842142005-10-19 19:51:16 +0000610 "fctiwz $frD, $frB", FPGeneral,
Chris Lattnere6115b32005-10-25 20:41:46 +0000611 [(set F8RC:$frD, (PPCfctiwz F8RC:$frB))]>;
Chris Lattner919c0322005-10-01 01:35:02 +0000612def FRSP : XForm_26<63, 12, (ops F4RC:$frD, F8RC:$frB),
Jim Laskey53842142005-10-19 19:51:16 +0000613 "frsp $frD, $frB", FPGeneral,
Chris Lattner7cb64912005-10-14 04:55:50 +0000614 [(set F4RC:$frD, (fround F8RC:$frB))]>;
Chris Lattner919c0322005-10-01 01:35:02 +0000615def FSQRT : XForm_26<63, 22, (ops F8RC:$frD, F8RC:$frB),
Jim Laskey53842142005-10-19 19:51:16 +0000616 "fsqrt $frD, $frB", FPSqrt,
Chris Lattner919c0322005-10-01 01:35:02 +0000617 [(set F8RC:$frD, (fsqrt F8RC:$frB))]>;
618def FSQRTS : XForm_26<59, 22, (ops F4RC:$frD, F4RC:$frB),
Jim Laskey53842142005-10-19 19:51:16 +0000619 "fsqrts $frD, $frB", FPSqrt,
Chris Lattnere0b2e632005-10-15 21:44:15 +0000620 [(set F4RC:$frD, (fsqrt F4RC:$frB))]>;
Chris Lattner88d211f2006-03-12 09:13:49 +0000621}
Chris Lattner919c0322005-10-01 01:35:02 +0000622
623/// FMR is split into 3 versions, one for 4/8 byte FP, and one for extending.
Chris Lattner88d211f2006-03-12 09:13:49 +0000624///
625/// Note that these are defined as pseudo-ops on the PPC970 because they are
Chris Lattner9d5da1d2006-03-24 07:12:19 +0000626/// often coalesced away and we don't want the dispatch group builder to think
Chris Lattner88d211f2006-03-12 09:13:49 +0000627/// that they will fill slots (which could cause the load of a LSU reject to
628/// sneak into a d-group with a store).
Chris Lattner919c0322005-10-01 01:35:02 +0000629def FMRS : XForm_26<63, 72, (ops F4RC:$frD, F4RC:$frB),
Jim Laskey53842142005-10-19 19:51:16 +0000630 "fmr $frD, $frB", FPGeneral,
Chris Lattner88d211f2006-03-12 09:13:49 +0000631 []>, // (set F4RC:$frD, F4RC:$frB)
632 PPC970_Unit_Pseudo;
Chris Lattner919c0322005-10-01 01:35:02 +0000633def FMRD : XForm_26<63, 72, (ops F8RC:$frD, F8RC:$frB),
Jim Laskey53842142005-10-19 19:51:16 +0000634 "fmr $frD, $frB", FPGeneral,
Chris Lattner88d211f2006-03-12 09:13:49 +0000635 []>, // (set F8RC:$frD, F8RC:$frB)
636 PPC970_Unit_Pseudo;
Chris Lattner919c0322005-10-01 01:35:02 +0000637def FMRSD : XForm_26<63, 72, (ops F8RC:$frD, F4RC:$frB),
Jim Laskey53842142005-10-19 19:51:16 +0000638 "fmr $frD, $frB", FPGeneral,
Chris Lattner88d211f2006-03-12 09:13:49 +0000639 [(set F8RC:$frD, (fextend F4RC:$frB))]>,
640 PPC970_Unit_Pseudo;
Chris Lattner919c0322005-10-01 01:35:02 +0000641
Chris Lattner88d211f2006-03-12 09:13:49 +0000642let PPC970_Unit = 3 in { // FPU Operations.
Chris Lattner919c0322005-10-01 01:35:02 +0000643// These are artificially split into two different forms, for 4/8 byte FP.
644def FABSS : XForm_26<63, 264, (ops F4RC:$frD, F4RC:$frB),
Jim Laskey53842142005-10-19 19:51:16 +0000645 "fabs $frD, $frB", FPGeneral,
Chris Lattner919c0322005-10-01 01:35:02 +0000646 [(set F4RC:$frD, (fabs F4RC:$frB))]>;
647def FABSD : XForm_26<63, 264, (ops F8RC:$frD, F8RC:$frB),
Jim Laskey53842142005-10-19 19:51:16 +0000648 "fabs $frD, $frB", FPGeneral,
Chris Lattner919c0322005-10-01 01:35:02 +0000649 [(set F8RC:$frD, (fabs F8RC:$frB))]>;
650def FNABSS : XForm_26<63, 136, (ops F4RC:$frD, F4RC:$frB),
Jim Laskey53842142005-10-19 19:51:16 +0000651 "fnabs $frD, $frB", FPGeneral,
Chris Lattner919c0322005-10-01 01:35:02 +0000652 [(set F4RC:$frD, (fneg (fabs F4RC:$frB)))]>;
653def FNABSD : XForm_26<63, 136, (ops F8RC:$frD, F8RC:$frB),
Jim Laskey53842142005-10-19 19:51:16 +0000654 "fnabs $frD, $frB", FPGeneral,
Chris Lattner919c0322005-10-01 01:35:02 +0000655 [(set F8RC:$frD, (fneg (fabs F8RC:$frB)))]>;
656def FNEGS : XForm_26<63, 40, (ops F4RC:$frD, F4RC:$frB),
Jim Laskey53842142005-10-19 19:51:16 +0000657 "fneg $frD, $frB", FPGeneral,
Chris Lattner919c0322005-10-01 01:35:02 +0000658 [(set F4RC:$frD, (fneg F4RC:$frB))]>;
659def FNEGD : XForm_26<63, 40, (ops F8RC:$frD, F8RC:$frB),
Jim Laskey53842142005-10-19 19:51:16 +0000660 "fneg $frD, $frB", FPGeneral,
Chris Lattner919c0322005-10-01 01:35:02 +0000661 [(set F8RC:$frD, (fneg F8RC:$frB))]>;
Chris Lattner88d211f2006-03-12 09:13:49 +0000662}
Chris Lattner919c0322005-10-01 01:35:02 +0000663
Chris Lattner88d211f2006-03-12 09:13:49 +0000664let isStore = 1, noResults = 1, PPC970_Unit = 2 in {
Chris Lattner51269842006-03-01 05:50:56 +0000665def STFIWX: XForm_28<31, 983, (ops F8RC:$frS, memrr:$dst),
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000666 "stfiwx $frS, $dst", LdStUX,
Chris Lattner51269842006-03-01 05:50:56 +0000667 [(PPCstfiwx F8RC:$frS, xoaddr:$dst)]>;
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000668def STFSX : XForm_28<31, 663, (ops F4RC:$frS, memrr:$dst),
669 "stfsx $frS, $dst", LdStUX,
670 [(store F4RC:$frS, xaddr:$dst)]>;
671def STFDX : XForm_28<31, 727, (ops F8RC:$frS, memrr:$dst),
672 "stfdx $frS, $dst", LdStUX,
673 [(store F8RC:$frS, xaddr:$dst)]>;
Nate Begemanb816f022004-10-07 22:30:03 +0000674}
Nate Begeman6b3dc552004-08-29 22:45:13 +0000675
Nate Begeman07aada82004-08-30 02:28:06 +0000676// XL-Form instructions. condition register logical ops.
677//
Chris Lattnere19d0b12005-04-19 04:51:30 +0000678def MCRF : XLForm_3<19, 0, (ops CRRC:$BF, CRRC:$BFA),
Chris Lattner88d211f2006-03-12 09:13:49 +0000679 "mcrf $BF, $BFA", BrMCR>,
680 PPC970_DGroup_First, PPC970_Unit_CRU;
Nate Begeman07aada82004-08-30 02:28:06 +0000681
Chris Lattner88d211f2006-03-12 09:13:49 +0000682// XFX-Form instructions. Instructions that deal with SPRs.
Nate Begeman07aada82004-08-30 02:28:06 +0000683//
Chris Lattner88d211f2006-03-12 09:13:49 +0000684def MFCTR : XFXForm_1_ext<31, 339, 9, (ops GPRC:$rT), "mfctr $rT", SprMFSPR>,
685 PPC970_DGroup_First, PPC970_Unit_FXU;
Chris Lattner1877ec92006-03-13 21:52:10 +0000686def MTCTR : XFXForm_7_ext<31, 467, 9, (ops GPRC:$rS), "mtctr $rS", SprMTSPR>,
687 PPC970_DGroup_First, PPC970_Unit_FXU;
688
689def MTLR : XFXForm_7_ext<31, 467, 8, (ops GPRC:$rS), "mtlr $rS", SprMTSPR>,
690 PPC970_DGroup_First, PPC970_Unit_FXU;
Chris Lattner88d211f2006-03-12 09:13:49 +0000691def MFLR : XFXForm_1_ext<31, 339, 8, (ops GPRC:$rT), "mflr $rT", SprMFSPR>,
692 PPC970_DGroup_First, PPC970_Unit_FXU;
Chris Lattner1877ec92006-03-13 21:52:10 +0000693
694// Move to/from VRSAVE: despite being a SPR, the VRSAVE register is renamed like
695// a GPR on the PPC970. As such, copies in and out have the same performance
696// characteristics as an OR instruction.
697def MTVRSAVE : XFXForm_7_ext<31, 467, 256, (ops GPRC:$rS),
698 "mtspr 256, $rS", IntGeneral>,
Nate Begeman133decd2006-03-15 05:25:05 +0000699 PPC970_DGroup_Single, PPC970_Unit_FXU;
Chris Lattner1877ec92006-03-13 21:52:10 +0000700def MFVRSAVE : XFXForm_1_ext<31, 339, 256, (ops GPRC:$rT),
701 "mfspr $rT, 256", IntGeneral>,
Nate Begeman133decd2006-03-15 05:25:05 +0000702 PPC970_DGroup_First, PPC970_Unit_FXU;
Chris Lattner1877ec92006-03-13 21:52:10 +0000703
Chris Lattner88d211f2006-03-12 09:13:49 +0000704def MFCR : XFXForm_3<31, 19, (ops GPRC:$rT), "mfcr $rT", SprMFCR>,
705 PPC970_MicroCode, PPC970_Unit_CRU;
Chris Lattner28b9cc22005-08-26 22:05:54 +0000706def MTCRF : XFXForm_5<31, 144, (ops crbitm:$FXM, GPRC:$rS),
Chris Lattner88d211f2006-03-12 09:13:49 +0000707 "mtcrf $FXM, $rS", BrMCRX>,
708 PPC970_MicroCode, PPC970_Unit_CRU;
Nate Begeman7ac8e6b2005-11-29 22:42:50 +0000709def MFOCRF: XFXForm_5a<31, 19, (ops GPRC:$rT, crbitm:$FXM),
Chris Lattner88d211f2006-03-12 09:13:49 +0000710 "mfcr $rT, $FXM", SprMFCR>,
711 PPC970_DGroup_First, PPC970_Unit_CRU;
Nate Begeman07aada82004-08-30 02:28:06 +0000712
Nate Begeman07aada82004-08-30 02:28:06 +0000713// XS-Form instructions. Just 'sradi'
714//
Chris Lattner88d211f2006-03-12 09:13:49 +0000715let PPC970_Unit = 1 in { // FXU Operations.
Chris Lattner883059f2005-04-19 05:15:18 +0000716def SRADI : XSForm_1<31, 413, (ops GPRC:$rA, GPRC:$rS, u6imm:$SH),
Jim Laskey53842142005-10-19 19:51:16 +0000717 "sradi $rA, $rS, $SH", IntRotateD>, isPPC64;
Nate Begeman07aada82004-08-30 02:28:06 +0000718
719// XO-Form instructions. Arithmetic instructions that can set overflow bit
720//
Nate Begeman1d9d7422005-10-18 00:28:58 +0000721def ADD4 : XOForm_1<31, 266, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000722 "add $rT, $rA, $rB", IntGeneral,
Chris Lattner218a15d2005-09-02 21:18:00 +0000723 [(set GPRC:$rT, (add GPRC:$rA, GPRC:$rB))]>;
Nate Begeman1d9d7422005-10-18 00:28:58 +0000724def ADD8 : XOForm_1<31, 266, 0, (ops G8RC:$rT, G8RC:$rA, G8RC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000725 "add $rT, $rA, $rB", IntGeneral,
Nate Begeman1d9d7422005-10-18 00:28:58 +0000726 [(set G8RC:$rT, (add G8RC:$rA, G8RC:$rB))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000727def ADDC : XOForm_1<31, 10, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000728 "addc $rT, $rA, $rB", IntGeneral,
Chris Lattnerfd977342006-03-13 05:15:10 +0000729 [(set GPRC:$rT, (addc GPRC:$rA, GPRC:$rB))]>,
730 PPC970_DGroup_Cracked;
Chris Lattner14522e32005-04-19 05:21:30 +0000731def ADDE : XOForm_1<31, 138, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000732 "adde $rT, $rA, $rB", IntGeneral,
Nate Begeman551bf3f2006-02-17 05:43:56 +0000733 [(set GPRC:$rT, (adde GPRC:$rA, GPRC:$rB))]>;
Nate Begeman12a92342005-10-20 07:51:08 +0000734def DIVD : XOForm_1<31, 489, 0, (ops G8RC:$rT, G8RC:$rA, G8RC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000735 "divd $rT, $rA, $rB", IntDivD,
Chris Lattner88d211f2006-03-12 09:13:49 +0000736 [(set G8RC:$rT, (sdiv G8RC:$rA, G8RC:$rB))]>, isPPC64,
Chris Lattnerfd977342006-03-13 05:15:10 +0000737 PPC970_DGroup_First, PPC970_DGroup_Cracked;
Nate Begeman12a92342005-10-20 07:51:08 +0000738def DIVDU : XOForm_1<31, 457, 0, (ops G8RC:$rT, G8RC:$rA, G8RC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000739 "divdu $rT, $rA, $rB", IntDivD,
Chris Lattner88d211f2006-03-12 09:13:49 +0000740 [(set G8RC:$rT, (udiv G8RC:$rA, G8RC:$rB))]>, isPPC64,
Chris Lattnerfd977342006-03-13 05:15:10 +0000741 PPC970_DGroup_First, PPC970_DGroup_Cracked;
Chris Lattner14522e32005-04-19 05:21:30 +0000742def DIVW : XOForm_1<31, 491, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000743 "divw $rT, $rA, $rB", IntDivW,
Chris Lattner88d211f2006-03-12 09:13:49 +0000744 [(set GPRC:$rT, (sdiv GPRC:$rA, GPRC:$rB))]>,
Chris Lattnerfd977342006-03-13 05:15:10 +0000745 PPC970_DGroup_First, PPC970_DGroup_Cracked;
Chris Lattner14522e32005-04-19 05:21:30 +0000746def DIVWU : XOForm_1<31, 459, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000747 "divwu $rT, $rA, $rB", IntDivW,
Chris Lattner88d211f2006-03-12 09:13:49 +0000748 [(set GPRC:$rT, (udiv GPRC:$rA, GPRC:$rB))]>,
Chris Lattnerfd977342006-03-13 05:15:10 +0000749 PPC970_DGroup_First, PPC970_DGroup_Cracked;
Nate Begeman12a92342005-10-20 07:51:08 +0000750def MULHD : XOForm_1<31, 73, 0, (ops G8RC:$rT, G8RC:$rA, G8RC:$rB),
751 "mulhd $rT, $rA, $rB", IntMulHW,
752 [(set G8RC:$rT, (mulhs G8RC:$rA, G8RC:$rB))]>;
753def MULHDU : XOForm_1<31, 9, 0, (ops G8RC:$rT, G8RC:$rA, G8RC:$rB),
754 "mulhdu $rT, $rA, $rB", IntMulHWU,
755 [(set G8RC:$rT, (mulhu G8RC:$rA, G8RC:$rB))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000756def MULHW : XOForm_1<31, 75, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000757 "mulhw $rT, $rA, $rB", IntMulHW,
Chris Lattner218a15d2005-09-02 21:18:00 +0000758 [(set GPRC:$rT, (mulhs GPRC:$rA, GPRC:$rB))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000759def MULHWU : XOForm_1<31, 11, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000760 "mulhwu $rT, $rA, $rB", IntMulHWU,
Chris Lattner218a15d2005-09-02 21:18:00 +0000761 [(set GPRC:$rT, (mulhu GPRC:$rA, GPRC:$rB))]>;
Nate Begeman12a92342005-10-20 07:51:08 +0000762def MULLD : XOForm_1<31, 233, 0, (ops G8RC:$rT, G8RC:$rA, G8RC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000763 "mulld $rT, $rA, $rB", IntMulHD,
Nate Begeman12a92342005-10-20 07:51:08 +0000764 [(set G8RC:$rT, (mul G8RC:$rA, G8RC:$rB))]>, isPPC64;
Chris Lattner14522e32005-04-19 05:21:30 +0000765def MULLW : XOForm_1<31, 235, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000766 "mullw $rT, $rA, $rB", IntMulHW,
Chris Lattner218a15d2005-09-02 21:18:00 +0000767 [(set GPRC:$rT, (mul GPRC:$rA, GPRC:$rB))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000768def SUBF : XOForm_1<31, 40, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000769 "subf $rT, $rA, $rB", IntGeneral,
Chris Lattner218a15d2005-09-02 21:18:00 +0000770 [(set GPRC:$rT, (sub GPRC:$rB, GPRC:$rA))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000771def SUBFC : XOForm_1<31, 8, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000772 "subfc $rT, $rA, $rB", IntGeneral,
Chris Lattnerfd977342006-03-13 05:15:10 +0000773 [(set GPRC:$rT, (subc GPRC:$rB, GPRC:$rA))]>,
774 PPC970_DGroup_Cracked;
Chris Lattner14522e32005-04-19 05:21:30 +0000775def SUBFE : XOForm_1<31, 136, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000776 "subfe $rT, $rA, $rB", IntGeneral,
Nate Begeman551bf3f2006-02-17 05:43:56 +0000777 [(set GPRC:$rT, (sube GPRC:$rB, GPRC:$rA))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000778def ADDME : XOForm_3<31, 234, 0, (ops GPRC:$rT, GPRC:$rA),
Jim Laskey53842142005-10-19 19:51:16 +0000779 "addme $rT, $rA", IntGeneral,
Nate Begeman551bf3f2006-02-17 05:43:56 +0000780 [(set GPRC:$rT, (adde GPRC:$rA, immAllOnes))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000781def ADDZE : XOForm_3<31, 202, 0, (ops GPRC:$rT, GPRC:$rA),
Jim Laskey53842142005-10-19 19:51:16 +0000782 "addze $rT, $rA", IntGeneral,
Nate Begeman551bf3f2006-02-17 05:43:56 +0000783 [(set GPRC:$rT, (adde GPRC:$rA, 0))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000784def NEG : XOForm_3<31, 104, 0, (ops GPRC:$rT, GPRC:$rA),
Jim Laskey53842142005-10-19 19:51:16 +0000785 "neg $rT, $rA", IntGeneral,
Chris Lattnerd1cdc702005-09-08 17:01:54 +0000786 [(set GPRC:$rT, (ineg GPRC:$rA))]>;
Nate Begeman551bf3f2006-02-17 05:43:56 +0000787def SUBFME : XOForm_3<31, 232, 0, (ops GPRC:$rT, GPRC:$rA),
788 "subfme $rT, $rA", IntGeneral,
789 [(set GPRC:$rT, (sube immAllOnes, GPRC:$rA))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000790def SUBFZE : XOForm_3<31, 200, 0, (ops GPRC:$rT, GPRC:$rA),
Jim Laskey53842142005-10-19 19:51:16 +0000791 "subfze $rT, $rA", IntGeneral,
Nate Begeman551bf3f2006-02-17 05:43:56 +0000792 [(set GPRC:$rT, (sube 0, GPRC:$rA))]>;
Chris Lattner88d211f2006-03-12 09:13:49 +0000793}
Nate Begeman07aada82004-08-30 02:28:06 +0000794
795// A-Form instructions. Most of the instructions executed in the FPU are of
796// this type.
797//
Chris Lattner88d211f2006-03-12 09:13:49 +0000798let PPC970_Unit = 3 in { // FPU Operations.
Chris Lattner14522e32005-04-19 05:21:30 +0000799def FMADD : AForm_1<63, 29,
Chris Lattner919c0322005-10-01 01:35:02 +0000800 (ops F8RC:$FRT, F8RC:$FRA, F8RC:$FRC, F8RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +0000801 "fmadd $FRT, $FRA, $FRC, $FRB", FPFused,
Chris Lattner919c0322005-10-01 01:35:02 +0000802 [(set F8RC:$FRT, (fadd (fmul F8RC:$FRA, F8RC:$FRC),
Evan Cheng8c75ef92005-12-14 22:07:12 +0000803 F8RC:$FRB))]>,
804 Requires<[FPContractions]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000805def FMADDS : AForm_1<59, 29,
Chris Lattner919c0322005-10-01 01:35:02 +0000806 (ops F4RC:$FRT, F4RC:$FRA, F4RC:$FRC, F4RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +0000807 "fmadds $FRT, $FRA, $FRC, $FRB", FPGeneral,
Chris Lattnerdff06f42005-10-02 07:46:28 +0000808 [(set F4RC:$FRT, (fadd (fmul F4RC:$FRA, F4RC:$FRC),
Evan Cheng8c75ef92005-12-14 22:07:12 +0000809 F4RC:$FRB))]>,
810 Requires<[FPContractions]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000811def FMSUB : AForm_1<63, 28,
Chris Lattner919c0322005-10-01 01:35:02 +0000812 (ops F8RC:$FRT, F8RC:$FRA, F8RC:$FRC, F8RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +0000813 "fmsub $FRT, $FRA, $FRC, $FRB", FPFused,
Chris Lattner919c0322005-10-01 01:35:02 +0000814 [(set F8RC:$FRT, (fsub (fmul F8RC:$FRA, F8RC:$FRC),
Evan Cheng8c75ef92005-12-14 22:07:12 +0000815 F8RC:$FRB))]>,
816 Requires<[FPContractions]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000817def FMSUBS : AForm_1<59, 28,
Chris Lattner919c0322005-10-01 01:35:02 +0000818 (ops F4RC:$FRT, F4RC:$FRA, F4RC:$FRC, F4RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +0000819 "fmsubs $FRT, $FRA, $FRC, $FRB", FPGeneral,
Chris Lattnerdff06f42005-10-02 07:46:28 +0000820 [(set F4RC:$FRT, (fsub (fmul F4RC:$FRA, F4RC:$FRC),
Evan Cheng8c75ef92005-12-14 22:07:12 +0000821 F4RC:$FRB))]>,
822 Requires<[FPContractions]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000823def FNMADD : AForm_1<63, 31,
Chris Lattner919c0322005-10-01 01:35:02 +0000824 (ops F8RC:$FRT, F8RC:$FRA, F8RC:$FRC, F8RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +0000825 "fnmadd $FRT, $FRA, $FRC, $FRB", FPFused,
Chris Lattner919c0322005-10-01 01:35:02 +0000826 [(set F8RC:$FRT, (fneg (fadd (fmul F8RC:$FRA, F8RC:$FRC),
Nate Begemana07da922005-12-14 22:54:33 +0000827 F8RC:$FRB)))]>,
828 Requires<[FPContractions]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000829def FNMADDS : AForm_1<59, 31,
Chris Lattner919c0322005-10-01 01:35:02 +0000830 (ops F4RC:$FRT, F4RC:$FRA, F4RC:$FRC, F4RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +0000831 "fnmadds $FRT, $FRA, $FRC, $FRB", FPGeneral,
Chris Lattnerdff06f42005-10-02 07:46:28 +0000832 [(set F4RC:$FRT, (fneg (fadd (fmul F4RC:$FRA, F4RC:$FRC),
Nate Begemana07da922005-12-14 22:54:33 +0000833 F4RC:$FRB)))]>,
834 Requires<[FPContractions]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000835def FNMSUB : AForm_1<63, 30,
Chris Lattner919c0322005-10-01 01:35:02 +0000836 (ops F8RC:$FRT, F8RC:$FRA, F8RC:$FRC, F8RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +0000837 "fnmsub $FRT, $FRA, $FRC, $FRB", FPFused,
Chris Lattner919c0322005-10-01 01:35:02 +0000838 [(set F8RC:$FRT, (fneg (fsub (fmul F8RC:$FRA, F8RC:$FRC),
Nate Begemana07da922005-12-14 22:54:33 +0000839 F8RC:$FRB)))]>,
840 Requires<[FPContractions]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000841def FNMSUBS : AForm_1<59, 30,
Chris Lattner919c0322005-10-01 01:35:02 +0000842 (ops F4RC:$FRT, F4RC:$FRA, F4RC:$FRC, F4RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +0000843 "fnmsubs $FRT, $FRA, $FRC, $FRB", FPGeneral,
Chris Lattnerdff06f42005-10-02 07:46:28 +0000844 [(set F4RC:$FRT, (fneg (fsub (fmul F4RC:$FRA, F4RC:$FRC),
Nate Begemana07da922005-12-14 22:54:33 +0000845 F4RC:$FRB)))]>,
846 Requires<[FPContractions]>;
Chris Lattner43f07a42005-10-02 07:07:49 +0000847// FSEL is artificially split into 4 and 8-byte forms for the result. To avoid
848// having 4 of these, force the comparison to always be an 8-byte double (code
849// should use an FMRSD if the input comparison value really wants to be a float)
Chris Lattner867940d2005-10-02 06:58:23 +0000850// and 4/8 byte forms for the result and operand type..
Chris Lattner43f07a42005-10-02 07:07:49 +0000851def FSELD : AForm_1<63, 23,
852 (ops F8RC:$FRT, F8RC:$FRA, F8RC:$FRC, F8RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +0000853 "fsel $FRT, $FRA, $FRC, $FRB", FPGeneral,
Chris Lattner9c73f092005-10-25 20:55:47 +0000854 [(set F8RC:$FRT, (PPCfsel F8RC:$FRA,F8RC:$FRC,F8RC:$FRB))]>;
Chris Lattner43f07a42005-10-02 07:07:49 +0000855def FSELS : AForm_1<63, 23,
Chris Lattner867940d2005-10-02 06:58:23 +0000856 (ops F4RC:$FRT, F8RC:$FRA, F4RC:$FRC, F4RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +0000857 "fsel $FRT, $FRA, $FRC, $FRB", FPGeneral,
Chris Lattner9c73f092005-10-25 20:55:47 +0000858 [(set F4RC:$FRT, (PPCfsel F8RC:$FRA,F4RC:$FRC,F4RC:$FRB))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000859def FADD : AForm_2<63, 21,
Chris Lattner919c0322005-10-01 01:35:02 +0000860 (ops F8RC:$FRT, F8RC:$FRA, F8RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +0000861 "fadd $FRT, $FRA, $FRB", FPGeneral,
Chris Lattner919c0322005-10-01 01:35:02 +0000862 [(set F8RC:$FRT, (fadd F8RC:$FRA, F8RC:$FRB))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000863def FADDS : AForm_2<59, 21,
Chris Lattner919c0322005-10-01 01:35:02 +0000864 (ops F4RC:$FRT, F4RC:$FRA, F4RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +0000865 "fadds $FRT, $FRA, $FRB", FPGeneral,
Chris Lattnerdff06f42005-10-02 07:46:28 +0000866 [(set F4RC:$FRT, (fadd F4RC:$FRA, F4RC:$FRB))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000867def FDIV : AForm_2<63, 18,
Chris Lattner919c0322005-10-01 01:35:02 +0000868 (ops F8RC:$FRT, F8RC:$FRA, F8RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +0000869 "fdiv $FRT, $FRA, $FRB", FPDivD,
Chris Lattner919c0322005-10-01 01:35:02 +0000870 [(set F8RC:$FRT, (fdiv F8RC:$FRA, F8RC:$FRB))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000871def FDIVS : AForm_2<59, 18,
Chris Lattner919c0322005-10-01 01:35:02 +0000872 (ops F4RC:$FRT, F4RC:$FRA, F4RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +0000873 "fdivs $FRT, $FRA, $FRB", FPDivS,
Chris Lattnerdff06f42005-10-02 07:46:28 +0000874 [(set F4RC:$FRT, (fdiv F4RC:$FRA, F4RC:$FRB))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000875def FMUL : AForm_3<63, 25,
Chris Lattner919c0322005-10-01 01:35:02 +0000876 (ops F8RC:$FRT, F8RC:$FRA, F8RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +0000877 "fmul $FRT, $FRA, $FRB", FPFused,
Chris Lattner919c0322005-10-01 01:35:02 +0000878 [(set F8RC:$FRT, (fmul F8RC:$FRA, F8RC:$FRB))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000879def FMULS : AForm_3<59, 25,
Chris Lattner919c0322005-10-01 01:35:02 +0000880 (ops F4RC:$FRT, F4RC:$FRA, F4RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +0000881 "fmuls $FRT, $FRA, $FRB", FPGeneral,
Chris Lattnerdff06f42005-10-02 07:46:28 +0000882 [(set F4RC:$FRT, (fmul F4RC:$FRA, F4RC:$FRB))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000883def FSUB : AForm_2<63, 20,
Chris Lattner919c0322005-10-01 01:35:02 +0000884 (ops F8RC:$FRT, F8RC:$FRA, F8RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +0000885 "fsub $FRT, $FRA, $FRB", FPGeneral,
Chris Lattner919c0322005-10-01 01:35:02 +0000886 [(set F8RC:$FRT, (fsub F8RC:$FRA, F8RC:$FRB))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000887def FSUBS : AForm_2<59, 20,
Chris Lattner919c0322005-10-01 01:35:02 +0000888 (ops F4RC:$FRT, F4RC:$FRA, F4RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +0000889 "fsubs $FRT, $FRA, $FRB", FPGeneral,
Chris Lattnerdff06f42005-10-02 07:46:28 +0000890 [(set F4RC:$FRT, (fsub F4RC:$FRA, F4RC:$FRB))]>;
Chris Lattner88d211f2006-03-12 09:13:49 +0000891}
Nate Begeman07aada82004-08-30 02:28:06 +0000892
Chris Lattner88d211f2006-03-12 09:13:49 +0000893let PPC970_Unit = 1 in { // FXU Operations.
Nate Begemancc8bd9c2004-08-31 02:28:08 +0000894// M-Form instructions. rotate and mask instructions.
895//
Chris Lattner043870d2005-09-09 18:17:41 +0000896let isTwoAddress = 1, isCommutable = 1 in {
897// RLWIMI can be commuted if the rotate amount is zero.
Chris Lattner14522e32005-04-19 05:21:30 +0000898def RLWIMI : MForm_2<20,
Nate Begeman2d4c98d2004-10-16 20:43:38 +0000899 (ops GPRC:$rA, GPRC:$rSi, GPRC:$rS, u5imm:$SH, u5imm:$MB,
Jim Laskey53842142005-10-19 19:51:16 +0000900 u5imm:$ME), "rlwimi $rA, $rS, $SH, $MB, $ME", IntRotate,
Chris Lattnerfd977342006-03-13 05:15:10 +0000901 []>, PPC970_DGroup_Cracked;
Nate Begeman1d9d7422005-10-18 00:28:58 +0000902def RLDIMI : MDForm_1<30, 3,
903 (ops G8RC:$rA, G8RC:$rSi, G8RC:$rS, u6imm:$SH, u6imm:$MB),
Jim Laskey53842142005-10-19 19:51:16 +0000904 "rldimi $rA, $rS, $SH, $MB", IntRotateD,
Nate Begeman2d5aff72005-10-19 18:42:01 +0000905 []>, isPPC64;
Nate Begeman2d4c98d2004-10-16 20:43:38 +0000906}
Chris Lattner14522e32005-04-19 05:21:30 +0000907def RLWINM : MForm_2<21,
Nate Begemancc8bd9c2004-08-31 02:28:08 +0000908 (ops GPRC:$rA, GPRC:$rS, u5imm:$SH, u5imm:$MB, u5imm:$ME),
Jim Laskey53842142005-10-19 19:51:16 +0000909 "rlwinm $rA, $rS, $SH, $MB, $ME", IntGeneral,
Nate Begeman2d5aff72005-10-19 18:42:01 +0000910 []>;
Chris Lattner14522e32005-04-19 05:21:30 +0000911def RLWINMo : MForm_2<21,
Nate Begeman9f833d32005-04-12 00:10:02 +0000912 (ops GPRC:$rA, GPRC:$rS, u5imm:$SH, u5imm:$MB, u5imm:$ME),
Jim Laskey53842142005-10-19 19:51:16 +0000913 "rlwinm. $rA, $rS, $SH, $MB, $ME", IntGeneral,
Chris Lattnerfd977342006-03-13 05:15:10 +0000914 []>, isDOT, PPC970_DGroup_Cracked;
Chris Lattner14522e32005-04-19 05:21:30 +0000915def RLWNM : MForm_2<23,
Nate Begemancd08e4c2005-04-09 20:09:12 +0000916 (ops GPRC:$rA, GPRC:$rS, GPRC:$rB, u5imm:$MB, u5imm:$ME),
Jim Laskey53842142005-10-19 19:51:16 +0000917 "rlwnm $rA, $rS, $rB, $MB, $ME", IntGeneral,
Nate Begeman2d5aff72005-10-19 18:42:01 +0000918 []>;
Nate Begemancc8bd9c2004-08-31 02:28:08 +0000919
920// MD-Form instructions. 64 bit rotate instructions.
921//
Chris Lattner14522e32005-04-19 05:21:30 +0000922def RLDICL : MDForm_1<30, 0,
Nate Begeman1d9d7422005-10-18 00:28:58 +0000923 (ops G8RC:$rA, G8RC:$rS, u6imm:$SH, u6imm:$MB),
Jim Laskey53842142005-10-19 19:51:16 +0000924 "rldicl $rA, $rS, $SH, $MB", IntRotateD,
Nate Begeman2d5aff72005-10-19 18:42:01 +0000925 []>, isPPC64;
Chris Lattner14522e32005-04-19 05:21:30 +0000926def RLDICR : MDForm_1<30, 1,
Nate Begeman1d9d7422005-10-18 00:28:58 +0000927 (ops G8RC:$rA, G8RC:$rS, u6imm:$SH, u6imm:$ME),
Jim Laskey53842142005-10-19 19:51:16 +0000928 "rldicr $rA, $rS, $SH, $ME", IntRotateD,
Nate Begeman2d5aff72005-10-19 18:42:01 +0000929 []>, isPPC64;
Chris Lattner88d211f2006-03-12 09:13:49 +0000930}
Nate Begemancc8bd9c2004-08-31 02:28:08 +0000931
Chris Lattner3c0f9cc2006-03-20 06:15:45 +0000932
Chris Lattner2eb25172005-09-09 00:39:56 +0000933//===----------------------------------------------------------------------===//
Jim Laskeyf5395ce2005-12-16 22:45:29 +0000934// DWARF Pseudo Instructions
935//
936
Jim Laskeyabf6d172006-01-05 01:25:28 +0000937def DWARF_LOC : Pseudo<(ops i32imm:$line, i32imm:$col, i32imm:$file),
938 "; .loc $file, $line, $col",
Jim Laskeyf5395ce2005-12-16 22:45:29 +0000939 [(dwarf_loc (i32 imm:$line), (i32 imm:$col),
Jim Laskeyabf6d172006-01-05 01:25:28 +0000940 (i32 imm:$file))]>;
941
942def DWARF_LABEL : Pseudo<(ops i32imm:$id),
943 "\nLdebug_loc$id:",
944 [(dwarf_label (i32 imm:$id))]>;
Jim Laskeyf5395ce2005-12-16 22:45:29 +0000945
946//===----------------------------------------------------------------------===//
Chris Lattner2eb25172005-09-09 00:39:56 +0000947// PowerPC Instruction Patterns
948//
949
Chris Lattner30e21a42005-09-26 22:20:16 +0000950// Arbitrary immediate support. Implement in terms of LIS/ORI.
951def : Pat<(i32 imm:$imm),
952 (ORI (LIS (HI16 imm:$imm)), (LO16 imm:$imm))>;
Chris Lattner91da8622005-09-28 17:13:15 +0000953
954// Implement the 'not' operation with the NOR instruction.
955def NOT : Pat<(not GPRC:$in),
956 (NOR GPRC:$in, GPRC:$in)>;
957
Chris Lattner79d0e9f2005-09-28 23:07:13 +0000958// ADD an arbitrary immediate.
959def : Pat<(add GPRC:$in, imm:$imm),
960 (ADDIS (ADDI GPRC:$in, (LO16 imm:$imm)), (HA16 imm:$imm))>;
961// OR an arbitrary immediate.
Chris Lattner2eb25172005-09-09 00:39:56 +0000962def : Pat<(or GPRC:$in, imm:$imm),
963 (ORIS (ORI GPRC:$in, (LO16 imm:$imm)), (HI16 imm:$imm))>;
Chris Lattner79d0e9f2005-09-28 23:07:13 +0000964// XOR an arbitrary immediate.
Chris Lattner2eb25172005-09-09 00:39:56 +0000965def : Pat<(xor GPRC:$in, imm:$imm),
966 (XORIS (XORI GPRC:$in, (LO16 imm:$imm)), (HI16 imm:$imm))>;
Nate Begeman551bf3f2006-02-17 05:43:56 +0000967// SUBFIC
Nate Begeman79691bc2006-03-17 22:41:37 +0000968def : Pat<(sub immSExt16:$imm, GPRC:$in),
Nate Begeman551bf3f2006-02-17 05:43:56 +0000969 (SUBFIC GPRC:$in, imm:$imm)>;
Chris Lattner8be1fa52005-10-19 01:38:02 +0000970
Chris Lattnere5cf1222006-01-09 23:20:37 +0000971// Return void support.
972def : Pat<(ret), (BLR)>;
973
974// 64-bit support
Nate Begemanf492f992005-12-16 09:19:13 +0000975def : Pat<(i64 (zext GPRC:$in)),
Chris Lattnerf6cd1472005-10-19 04:32:04 +0000976 (RLDICL (OR4To8 GPRC:$in, GPRC:$in), 0, 32)>;
Nate Begemanf492f992005-12-16 09:19:13 +0000977def : Pat<(i64 (anyext GPRC:$in)),
Chris Lattner8be1fa52005-10-19 01:38:02 +0000978 (OR4To8 GPRC:$in, GPRC:$in)>;
Nate Begemanf492f992005-12-16 09:19:13 +0000979def : Pat<(i32 (trunc G8RC:$in)),
Chris Lattner8be1fa52005-10-19 01:38:02 +0000980 (OR8To4 G8RC:$in, G8RC:$in)>;
981
Nate Begeman2d5aff72005-10-19 18:42:01 +0000982// SHL
Chris Lattnerbd059822005-12-05 02:34:05 +0000983def : Pat<(shl GPRC:$in, (i32 imm:$imm)),
Nate Begeman2d5aff72005-10-19 18:42:01 +0000984 (RLWINM GPRC:$in, imm:$imm, 0, (SHL32 imm:$imm))>;
Chris Lattnerbd059822005-12-05 02:34:05 +0000985def : Pat<(shl G8RC:$in, (i64 imm:$imm)),
Nate Begeman2d5aff72005-10-19 18:42:01 +0000986 (RLDICR G8RC:$in, imm:$imm, (SHL64 imm:$imm))>;
987// SRL
Chris Lattnerbd059822005-12-05 02:34:05 +0000988def : Pat<(srl GPRC:$in, (i32 imm:$imm)),
Nate Begeman2d5aff72005-10-19 18:42:01 +0000989 (RLWINM GPRC:$in, (SRL32 imm:$imm), imm:$imm, 31)>;
Chris Lattnerbd059822005-12-05 02:34:05 +0000990def : Pat<(srl G8RC:$in, (i64 imm:$imm)),
Nate Begeman2d5aff72005-10-19 18:42:01 +0000991 (RLDICL G8RC:$in, (SRL64 imm:$imm), imm:$imm)>;
992
Nate Begeman35ef9132006-01-11 21:21:00 +0000993// ROTL
994def : Pat<(rotl GPRC:$in, GPRC:$sh),
995 (RLWNM GPRC:$in, GPRC:$sh, 0, 31)>;
996def : Pat<(rotl GPRC:$in, (i32 imm:$imm)),
997 (RLWINM GPRC:$in, imm:$imm, 0, 31)>;
998
Chris Lattner860e8862005-11-17 07:30:41 +0000999// Hi and Lo for Darwin Global Addresses.
Chris Lattnerd717b192005-12-11 07:45:47 +00001000def : Pat<(PPChi tglobaladdr:$in, 0), (LIS tglobaladdr:$in)>;
1001def : Pat<(PPClo tglobaladdr:$in, 0), (LI tglobaladdr:$in)>;
1002def : Pat<(PPChi tconstpool:$in, 0), (LIS tconstpool:$in)>;
1003def : Pat<(PPClo tconstpool:$in, 0), (LI tconstpool:$in)>;
Chris Lattner490ad082005-11-17 17:52:01 +00001004def : Pat<(add GPRC:$in, (PPChi tglobaladdr:$g, 0)),
1005 (ADDIS GPRC:$in, tglobaladdr:$g)>;
Nate Begeman28a6b022005-12-10 02:36:00 +00001006def : Pat<(add GPRC:$in, (PPChi tconstpool:$g, 0)),
1007 (ADDIS GPRC:$in, tconstpool:$g)>;
Chris Lattner860e8862005-11-17 07:30:41 +00001008
Nate Begemana07da922005-12-14 22:54:33 +00001009// Fused negative multiply subtract, alternate pattern
1010def : Pat<(fsub F8RC:$B, (fmul F8RC:$A, F8RC:$C)),
1011 (FNMSUB F8RC:$A, F8RC:$C, F8RC:$B)>,
1012 Requires<[FPContractions]>;
1013def : Pat<(fsub F4RC:$B, (fmul F4RC:$A, F4RC:$C)),
1014 (FNMSUBS F4RC:$A, F4RC:$C, F4RC:$B)>,
1015 Requires<[FPContractions]>;
1016
Chris Lattner4172b102005-12-06 02:10:38 +00001017// Standard shifts. These are represented separately from the real shifts above
1018// so that we can distinguish between shifts that allow 5-bit and 6-bit shift
1019// amounts.
1020def : Pat<(sra GPRC:$rS, GPRC:$rB),
1021 (SRAW GPRC:$rS, GPRC:$rB)>;
1022def : Pat<(srl GPRC:$rS, GPRC:$rB),
1023 (SRW GPRC:$rS, GPRC:$rB)>;
1024def : Pat<(shl GPRC:$rS, GPRC:$rB),
1025 (SLW GPRC:$rS, GPRC:$rB)>;
1026
Nate Begeman7fd1edd2005-12-19 23:25:09 +00001027def : Pat<(i32 (zextload iaddr:$src, i1)),
1028 (LBZ iaddr:$src)>;
1029def : Pat<(i32 (zextload xaddr:$src, i1)),
1030 (LBZX xaddr:$src)>;
1031def : Pat<(i32 (extload iaddr:$src, i1)),
1032 (LBZ iaddr:$src)>;
1033def : Pat<(i32 (extload xaddr:$src, i1)),
1034 (LBZX xaddr:$src)>;
1035def : Pat<(i32 (extload iaddr:$src, i8)),
1036 (LBZ iaddr:$src)>;
1037def : Pat<(i32 (extload xaddr:$src, i8)),
1038 (LBZX xaddr:$src)>;
1039def : Pat<(i32 (extload iaddr:$src, i16)),
1040 (LHZ iaddr:$src)>;
1041def : Pat<(i32 (extload xaddr:$src, i16)),
1042 (LHZX xaddr:$src)>;
1043def : Pat<(f64 (extload iaddr:$src, f32)),
1044 (FMRSD (LFS iaddr:$src))>;
1045def : Pat<(f64 (extload xaddr:$src, f32)),
1046 (FMRSD (LFSX xaddr:$src))>;
1047
Chris Lattnerf1d0b2b2006-03-20 01:53:53 +00001048
Chris Lattnerb22a04d2006-03-25 07:51:43 +00001049include "PPCInstrAltivec.td"