blob: cad4ea84d96d6949e65a9239b78dab7595906be6 [file] [log] [blame]
Nate Begeman21e463b2005-10-16 05:39:50 +00001//===-- PPCISelLowering.h - PPC32 DAG Lowering Interface --------*- C++ -*-===//
Chris Lattner7c5a3d32005-08-16 17:14:42 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file was developed by Chris Lattner and is distributed under
6// the University of Illinois Open Source License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the interfaces that PPC uses to lower LLVM code into a
11// selection DAG.
12//
13//===----------------------------------------------------------------------===//
14
15#ifndef LLVM_TARGET_POWERPC_PPC32ISELLOWERING_H
16#define LLVM_TARGET_POWERPC_PPC32ISELLOWERING_H
17
18#include "llvm/Target/TargetLowering.h"
Chris Lattner0bbea952005-08-26 20:25:03 +000019#include "llvm/CodeGen/SelectionDAG.h"
Chris Lattner26689592005-10-14 23:51:18 +000020#include "PPC.h"
Chris Lattner7c5a3d32005-08-16 17:14:42 +000021
22namespace llvm {
Chris Lattner0bbea952005-08-26 20:25:03 +000023 namespace PPCISD {
24 enum NodeType {
25 // Start the numbering where the builting ops and target ops leave off.
26 FIRST_NUMBER = ISD::BUILTIN_OP_END+PPC::INSTRUCTION_LIST_END,
27
28 /// FSEL - Traditional three-operand fsel node.
29 ///
30 FSEL,
Chris Lattnerf7605322005-08-31 21:09:52 +000031
Nate Begemanc09eeec2005-09-06 22:03:27 +000032 /// FCFID - The FCFID instruction, taking an f64 operand and producing
33 /// and f64 value containing the FP representation of the integer that
34 /// was temporarily in the f64 operand.
35 FCFID,
36
37 /// FCTI[D,W]Z - The FCTIDZ and FCTIWZ instructions, taking an f32 or f64
38 /// operand, producing an f64 value containing the integer representation
39 /// of that FP value.
40 FCTIDZ, FCTIWZ,
Chris Lattner860e8862005-11-17 07:30:41 +000041
Chris Lattner51269842006-03-01 05:50:56 +000042 /// STFIWX - The STFIWX instruction. The first operand is an input token
43 /// chain, then an f64 value to store, then an address to store it to,
44 /// then a SRCVALUE for the address.
45 STFIWX,
46
Nate Begeman993aeb22005-12-13 22:55:22 +000047 // VMADDFP, VNMSUBFP - The VMADDFP and VNMSUBFP instructions, taking
48 // three v4f32 operands and producing a v4f32 result.
49 VMADDFP, VNMSUBFP,
50
Chris Lattnerb2177b92006-03-19 06:55:52 +000051 /// LVE_X - The PPC LVE*X instructions. The size of the element loaded is
52 /// the size of the element type of the vector result. The element loaded
53 /// depends on the alignment of the input pointer.
54 ///
55 /// The first operand is a token chain, the second is the address to load
56 /// the third is the SRCVALUE node.
57 LVE_X,
58
Chris Lattnerf1d0b2b2006-03-20 01:53:53 +000059 /// VPERM - The PPC VPERM Instruction.
60 ///
61 VPERM,
62
Chris Lattner860e8862005-11-17 07:30:41 +000063 /// Hi/Lo - These represent the high and low 16-bit parts of a global
64 /// address respectively. These nodes have two operands, the first of
65 /// which must be a TargetGlobalAddress, and the second of which must be a
66 /// Constant. Selected naively, these turn into 'lis G+C' and 'li G+C',
67 /// though these are usually folded into other nodes.
68 Hi, Lo,
69
70 /// GlobalBaseReg - On Darwin, this node represents the result of the mflr
71 /// at function entry, used for PIC code.
72 GlobalBaseReg,
Chris Lattner4172b102005-12-06 02:10:38 +000073
Chris Lattner4172b102005-12-06 02:10:38 +000074 /// These nodes represent the 32-bit PPC shifts that operate on 6-bit
75 /// shift amounts. These nodes are generated by the multi-precision shift
76 /// code.
77 SRL, SRA, SHL,
Chris Lattnerecfe55e2006-03-22 05:30:33 +000078
79 /// EXTSW_32 - This is the EXTSW instruction for use with "32-bit"
80 /// registers.
81 EXTSW_32,
Nate Begeman9e4dd9d2005-12-20 00:26:01 +000082
Chris Lattnerecfe55e2006-03-22 05:30:33 +000083 /// STD_32 - This is the STD instruction for use with "32-bit" registers.
84 STD_32,
85
Chris Lattner281b55e2006-01-27 23:34:02 +000086 /// CALL - A function call.
87 CALL,
88
Nate Begeman9e4dd9d2005-12-20 00:26:01 +000089 /// Return with a flag operand, matched by 'blr'
90 RET_FLAG,
Chris Lattner6d92cad2006-03-26 10:06:40 +000091
92 /// R32 = MFCR(CRREG, INFLAG) - Represents the MFCR/MFOCRF instructions.
93 /// This copies the bits corresponding to the specified CRREG into the
94 /// resultant GPR. Bits corresponding to other CR regs are undefined.
95 MFCR,
96
97 /// RESVEC, OUTFLAG = VCMPo(LHS, RHS, OPC) - Represents one of the
98 /// altivec VCMP*o instructions. For lack of better number, we use the
99 /// opcode number encoding for the OPC field to identify the compare. For
100 /// example, 838 is VCMPGTSH.
101 VCMPo
Chris Lattner281b55e2006-01-27 23:34:02 +0000102 };
Chris Lattner3c0f9cc2006-03-20 06:15:45 +0000103 }
104
105 /// Define some predicates that are used for node matching.
106 namespace PPC {
107 /// isSplatShuffleMask - Return true if the specified VECTOR_SHUFFLE operand
108 /// specifies a splat of a single element that is suitable for input to
109 /// VSPLTB/VSPLTH/VSPLTW.
Chris Lattneref819f82006-03-20 06:33:01 +0000110 bool isSplatShuffleMask(SDNode *N);
Chris Lattner3c0f9cc2006-03-20 06:15:45 +0000111
112 /// getVSPLTImmediate - Return the appropriate VSPLT* immediate to splat the
113 /// specified isSplatShuffleMask VECTOR_SHUFFLE mask.
Chris Lattneref819f82006-03-20 06:33:01 +0000114 unsigned getVSPLTImmediate(SDNode *N);
Chris Lattner64b3a082006-03-24 07:48:08 +0000115
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000116 /// isVecSplatImm - Return true if this is a build_vector of constants which
117 /// can be formed by using a vspltis[bhw] instruction. The ByteSize field
118 /// indicates the number of bytes of each element [124] -> [bhw].
119 bool isVecSplatImm(SDNode *N, unsigned ByteSize, char *Val = 0);
Chris Lattner3c0f9cc2006-03-20 06:15:45 +0000120 }
Chris Lattner0bbea952005-08-26 20:25:03 +0000121
Nate Begeman21e463b2005-10-16 05:39:50 +0000122 class PPCTargetLowering : public TargetLowering {
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000123 int VarArgsFrameIndex; // FrameIndex for start of varargs area.
124 int ReturnAddrIndex; // FrameIndex for return slot.
125 public:
Nate Begeman21e463b2005-10-16 05:39:50 +0000126 PPCTargetLowering(TargetMachine &TM);
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000127
Chris Lattnerda6d20f2006-01-09 23:52:17 +0000128 /// getTargetNodeName() - This method returns the name of a target specific
129 /// DAG node.
130 virtual const char *getTargetNodeName(unsigned Opcode) const;
131
Chris Lattnere4bc9ea2005-08-26 00:52:45 +0000132 /// LowerOperation - Provide custom lowering hooks for some operations.
133 ///
134 virtual SDOperand LowerOperation(SDOperand Op, SelectionDAG &DAG);
135
Chris Lattner8c13d0a2006-03-01 04:57:39 +0000136 virtual SDOperand PerformDAGCombine(SDNode *N, DAGCombinerInfo &DCI) const;
137
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000138 /// LowerArguments - This hook must be implemented to indicate how we should
139 /// lower the arguments for the specified function, into the specified DAG.
140 virtual std::vector<SDOperand>
141 LowerArguments(Function &F, SelectionDAG &DAG);
142
143 /// LowerCallTo - This hook lowers an abstract call to a function into an
144 /// actual call.
145 virtual std::pair<SDOperand, SDOperand>
146 LowerCallTo(SDOperand Chain, const Type *RetTy, bool isVarArg,
147 unsigned CC,
148 bool isTailCall, SDOperand Callee, ArgListTy &Args,
149 SelectionDAG &DAG);
Nate Begeman4a959452005-10-18 23:23:37 +0000150
Chris Lattner8a2d3ca2005-08-26 21:23:58 +0000151 virtual MachineBasicBlock *InsertAtEndOfBasicBlock(MachineInstr *MI,
152 MachineBasicBlock *MBB);
Chris Lattnerddc787d2006-01-31 19:20:21 +0000153
Chris Lattnerad3bc8d2006-02-07 20:16:30 +0000154 ConstraintType getConstraintType(char ConstraintLetter) const;
Chris Lattnerddc787d2006-01-31 19:20:21 +0000155 std::vector<unsigned>
Chris Lattner1efa40f2006-02-22 00:56:39 +0000156 getRegClassForInlineAsmConstraint(const std::string &Constraint,
157 MVT::ValueType VT) const;
Chris Lattner763317d2006-02-07 00:47:13 +0000158 bool isOperandValidForConstraint(SDOperand Op, char ConstraintLetter);
Evan Chengc4c62572006-03-13 23:20:37 +0000159
160 /// isLegalAddressImmediate - Return true if the integer value can be used
161 /// as the offset of the target addressing mode.
162 virtual bool isLegalAddressImmediate(int64_t V) const;
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000163 };
164}
165
166#endif // LLVM_TARGET_POWERPC_PPC32ISELLOWERING_H