blob: 28b53ca67cbce646ff72f904b399ee923d0d69e8 [file] [log] [blame]
Evan Chenga8e29892007-01-19 07:51:42 +00001//===- ARMInstrInfo.td - Target Description for ARM Target -*- tablegen -*-===//
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00006// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the ARM instructions in TableGen format.
11//
12//===----------------------------------------------------------------------===//
13
Evan Chenga8e29892007-01-19 07:51:42 +000014//===----------------------------------------------------------------------===//
15// ARM specific DAG Nodes.
16//
Rafael Espindola7cca7c52006-09-11 17:25:40 +000017
Evan Chenga8e29892007-01-19 07:51:42 +000018// Type profiles.
Bill Wendlingc69107c2007-11-13 09:19:02 +000019def SDT_ARMCallSeqStart : SDCallSeqStart<[ SDTCisVT<0, i32> ]>;
20def SDT_ARMCallSeqEnd : SDCallSeqEnd<[ SDTCisVT<0, i32>, SDTCisVT<1, i32> ]>;
Rafael Espindola6e8c6492006-11-08 17:07:32 +000021
Evan Chenga8e29892007-01-19 07:51:42 +000022def SDT_ARMSaveCallPC : SDTypeProfile<0, 1, []>;
Rafael Espindola32bd5f42006-10-17 18:04:53 +000023
Chris Lattnerd10a53d2010-03-08 18:51:21 +000024def SDT_ARMcall : SDTypeProfile<0, -1, [SDTCisPtrTy<0>]>;
Rafael Espindola7cca7c52006-09-11 17:25:40 +000025
Evan Chenga8e29892007-01-19 07:51:42 +000026def SDT_ARMCMov : SDTypeProfile<1, 3,
27 [SDTCisSameAs<0, 1>, SDTCisSameAs<0, 2>,
28 SDTCisVT<3, i32>]>;
Rafael Espindola6e8c6492006-11-08 17:07:32 +000029
Evan Chenga8e29892007-01-19 07:51:42 +000030def SDT_ARMBrcond : SDTypeProfile<0, 2,
31 [SDTCisVT<0, OtherVT>, SDTCisVT<1, i32>]>;
32
33def SDT_ARMBrJT : SDTypeProfile<0, 3,
34 [SDTCisPtrTy<0>, SDTCisVT<1, i32>,
35 SDTCisVT<2, i32>]>;
36
Evan Cheng5657c012009-07-29 02:18:14 +000037def SDT_ARMBr2JT : SDTypeProfile<0, 4,
38 [SDTCisPtrTy<0>, SDTCisVT<1, i32>,
39 SDTCisVT<2, i32>, SDTCisVT<3, i32>]>;
40
Evan Cheng218977b2010-07-13 19:27:42 +000041def SDT_ARMBCC_i64 : SDTypeProfile<0, 6,
42 [SDTCisVT<0, i32>,
43 SDTCisVT<1, i32>, SDTCisVT<2, i32>,
44 SDTCisVT<3, i32>, SDTCisVT<4, i32>,
45 SDTCisVT<5, OtherVT>]>;
46
Bill Wendlingac3b9352010-08-29 03:02:28 +000047def SDT_ARMAnd : SDTypeProfile<1, 2,
48 [SDTCisVT<0, i32>, SDTCisVT<1, i32>,
49 SDTCisVT<2, i32>]>;
50
Evan Chenga8e29892007-01-19 07:51:42 +000051def SDT_ARMCmp : SDTypeProfile<0, 2, [SDTCisSameAs<0, 1>]>;
52
53def SDT_ARMPICAdd : SDTypeProfile<1, 2, [SDTCisSameAs<0, 1>,
54 SDTCisPtrTy<1>, SDTCisVT<2, i32>]>;
55
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +000056def SDT_ARMThreadPointer : SDTypeProfile<1, 0, [SDTCisPtrTy<0>]>;
Jim Grosbacha87ded22010-02-08 23:22:00 +000057def SDT_ARMEH_SJLJ_Setjmp : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisPtrTy<1>,
58 SDTCisInt<2>]>;
Jim Grosbach5eb19512010-05-22 01:06:18 +000059def SDT_ARMEH_SJLJ_Longjmp: SDTypeProfile<0, 2, [SDTCisPtrTy<0>, SDTCisInt<1>]>;
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +000060
Jim Grosbache4ad3872010-10-19 23:27:08 +000061def SDT_ARMEH_SJLJ_DispatchSetup: SDTypeProfile<0, 1, [SDTCisPtrTy<0>]>;
62
Bob Wilsonf74a4292010-10-30 00:54:37 +000063def SDT_ARMMEMBARRIER : SDTypeProfile<0, 1, [SDTCisInt<0>]>;
Jim Grosbach3728e962009-12-10 00:11:09 +000064
Dale Johannesen51e28e62010-06-03 21:09:53 +000065def SDT_ARMTCRET : SDTypeProfile<0, 1, [SDTCisPtrTy<0>]>;
66
Jim Grosbach469bbdb2010-07-16 23:05:05 +000067def SDT_ARMBFI : SDTypeProfile<1, 3, [SDTCisVT<0, i32>, SDTCisVT<1, i32>,
68 SDTCisVT<2, i32>, SDTCisVT<3, i32>]>;
69
Evan Chenga8e29892007-01-19 07:51:42 +000070// Node definitions.
71def ARMWrapper : SDNode<"ARMISD::Wrapper", SDTIntUnaryOp>;
Evan Cheng53519f02011-01-21 18:55:51 +000072def ARMWrapperDYN : SDNode<"ARMISD::WrapperDYN", SDTIntUnaryOp>;
Evan Cheng9fe20092011-01-20 08:34:58 +000073def ARMWrapperPIC : SDNode<"ARMISD::WrapperPIC", SDTIntUnaryOp>;
Evan Cheng53519f02011-01-21 18:55:51 +000074def ARMWrapperJT : SDNode<"ARMISD::WrapperJT", SDTIntBinOp>;
Evan Chenga8e29892007-01-19 07:51:42 +000075
Bill Wendlingc69107c2007-11-13 09:19:02 +000076def ARMcallseq_start : SDNode<"ISD::CALLSEQ_START", SDT_ARMCallSeqStart,
Chris Lattner036609b2010-12-23 18:28:41 +000077 [SDNPHasChain, SDNPOutGlue]>;
Bill Wendlingc69107c2007-11-13 09:19:02 +000078def ARMcallseq_end : SDNode<"ISD::CALLSEQ_END", SDT_ARMCallSeqEnd,
Chris Lattner036609b2010-12-23 18:28:41 +000079 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue]>;
Evan Chenga8e29892007-01-19 07:51:42 +000080
81def ARMcall : SDNode<"ARMISD::CALL", SDT_ARMcall,
Chris Lattner036609b2010-12-23 18:28:41 +000082 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue,
Chris Lattner60e9eac2010-03-19 05:33:51 +000083 SDNPVariadic]>;
Evan Cheng277f0742007-06-19 21:05:09 +000084def ARMcall_pred : SDNode<"ARMISD::CALL_PRED", SDT_ARMcall,
Chris Lattner036609b2010-12-23 18:28:41 +000085 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue,
Chris Lattner60e9eac2010-03-19 05:33:51 +000086 SDNPVariadic]>;
Evan Chenga8e29892007-01-19 07:51:42 +000087def ARMcall_nolink : SDNode<"ARMISD::CALL_NOLINK", SDT_ARMcall,
Chris Lattner036609b2010-12-23 18:28:41 +000088 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue,
Chris Lattner60e9eac2010-03-19 05:33:51 +000089 SDNPVariadic]>;
Evan Chenga8e29892007-01-19 07:51:42 +000090
Chris Lattner48be23c2008-01-15 22:02:54 +000091def ARMretflag : SDNode<"ARMISD::RET_FLAG", SDTNone,
Chris Lattner036609b2010-12-23 18:28:41 +000092 [SDNPHasChain, SDNPOptInGlue]>;
Evan Chenga8e29892007-01-19 07:51:42 +000093
94def ARMcmov : SDNode<"ARMISD::CMOV", SDT_ARMCMov,
Chris Lattner036609b2010-12-23 18:28:41 +000095 [SDNPInGlue]>;
Evan Chenga8e29892007-01-19 07:51:42 +000096
97def ARMbrcond : SDNode<"ARMISD::BRCOND", SDT_ARMBrcond,
Chris Lattner036609b2010-12-23 18:28:41 +000098 [SDNPHasChain, SDNPInGlue, SDNPOutGlue]>;
Evan Chenga8e29892007-01-19 07:51:42 +000099
100def ARMbrjt : SDNode<"ARMISD::BR_JT", SDT_ARMBrJT,
101 [SDNPHasChain]>;
Evan Cheng5657c012009-07-29 02:18:14 +0000102def ARMbr2jt : SDNode<"ARMISD::BR2_JT", SDT_ARMBr2JT,
103 [SDNPHasChain]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000104
Evan Cheng218977b2010-07-13 19:27:42 +0000105def ARMBcci64 : SDNode<"ARMISD::BCC_i64", SDT_ARMBCC_i64,
106 [SDNPHasChain]>;
107
Evan Chenga8e29892007-01-19 07:51:42 +0000108def ARMcmp : SDNode<"ARMISD::CMP", SDT_ARMCmp,
Chris Lattner036609b2010-12-23 18:28:41 +0000109 [SDNPOutGlue]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000110
David Goodwinc0309b42009-06-29 15:33:01 +0000111def ARMcmpZ : SDNode<"ARMISD::CMPZ", SDT_ARMCmp,
Chris Lattner036609b2010-12-23 18:28:41 +0000112 [SDNPOutGlue, SDNPCommutative]>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +0000113
Evan Chenga8e29892007-01-19 07:51:42 +0000114def ARMpic_add : SDNode<"ARMISD::PIC_ADD", SDT_ARMPICAdd>;
115
Chris Lattner036609b2010-12-23 18:28:41 +0000116def ARMsrl_flag : SDNode<"ARMISD::SRL_FLAG", SDTIntUnaryOp, [SDNPOutGlue]>;
117def ARMsra_flag : SDNode<"ARMISD::SRA_FLAG", SDTIntUnaryOp, [SDNPOutGlue]>;
118def ARMrrx : SDNode<"ARMISD::RRX" , SDTIntUnaryOp, [SDNPInGlue ]>;
Rafael Espindola32bd5f42006-10-17 18:04:53 +0000119
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000120def ARMthread_pointer: SDNode<"ARMISD::THREAD_POINTER", SDT_ARMThreadPointer>;
Jim Grosbach23ff7cf2010-05-26 20:22:18 +0000121def ARMeh_sjlj_setjmp: SDNode<"ARMISD::EH_SJLJ_SETJMP",
122 SDT_ARMEH_SJLJ_Setjmp, [SDNPHasChain]>;
Jim Grosbach5eb19512010-05-22 01:06:18 +0000123def ARMeh_sjlj_longjmp: SDNode<"ARMISD::EH_SJLJ_LONGJMP",
Jim Grosbache4ad3872010-10-19 23:27:08 +0000124 SDT_ARMEH_SJLJ_Longjmp, [SDNPHasChain]>;
125def ARMeh_sjlj_dispatchsetup: SDNode<"ARMISD::EH_SJLJ_DISPATCHSETUP",
126 SDT_ARMEH_SJLJ_DispatchSetup, [SDNPHasChain]>;
127
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000128
Evan Cheng11db0682010-08-11 06:22:01 +0000129def ARMMemBarrier : SDNode<"ARMISD::MEMBARRIER", SDT_ARMMEMBARRIER,
130 [SDNPHasChain]>;
Bob Wilsonf74a4292010-10-30 00:54:37 +0000131def ARMMemBarrierMCR : SDNode<"ARMISD::MEMBARRIER_MCR", SDT_ARMMEMBARRIER,
Evan Cheng11db0682010-08-11 06:22:01 +0000132 [SDNPHasChain]>;
Evan Cheng416941d2010-11-04 05:19:35 +0000133def ARMPreload : SDNode<"ARMISD::PRELOAD", SDTPrefetch,
Evan Chengdfed19f2010-11-03 06:34:55 +0000134 [SDNPHasChain, SDNPMayLoad, SDNPMayStore]>;
Jim Grosbach3728e962009-12-10 00:11:09 +0000135
Evan Chengf609bb82010-01-19 00:44:15 +0000136def ARMrbit : SDNode<"ARMISD::RBIT", SDTIntUnaryOp>;
137
Jim Grosbacha9a968d2010-10-22 23:48:29 +0000138def ARMtcret : SDNode<"ARMISD::TC_RETURN", SDT_ARMTCRET,
Chris Lattner036609b2010-12-23 18:28:41 +0000139 [SDNPHasChain, SDNPOptInGlue, SDNPVariadic]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +0000140
Jim Grosbach469bbdb2010-07-16 23:05:05 +0000141
142def ARMbfi : SDNode<"ARMISD::BFI", SDT_ARMBFI>;
143
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000144//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +0000145// ARM Instruction Predicate Definitions.
146//
Jim Grosbach833c93c2010-11-01 16:59:54 +0000147def HasV4T : Predicate<"Subtarget->hasV4TOps()">, AssemblerPredicate;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000148def NoV4T : Predicate<"!Subtarget->hasV4TOps()">;
149def HasV5T : Predicate<"Subtarget->hasV5TOps()">;
Jim Grosbach833c93c2010-11-01 16:59:54 +0000150def HasV5TE : Predicate<"Subtarget->hasV5TEOps()">, AssemblerPredicate;
151def HasV6 : Predicate<"Subtarget->hasV6Ops()">, AssemblerPredicate;
Anton Korobeynikov4d728602011-01-01 20:38:38 +0000152def NoV6 : Predicate<"!Subtarget->hasV6Ops()">;
Jim Grosbach833c93c2010-11-01 16:59:54 +0000153def HasV6T2 : Predicate<"Subtarget->hasV6T2Ops()">, AssemblerPredicate;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000154def NoV6T2 : Predicate<"!Subtarget->hasV6T2Ops()">;
Jim Grosbach833c93c2010-11-01 16:59:54 +0000155def HasV7 : Predicate<"Subtarget->hasV7Ops()">, AssemblerPredicate;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000156def NoVFP : Predicate<"!Subtarget->hasVFP2()">;
Jim Grosbach833c93c2010-11-01 16:59:54 +0000157def HasVFP2 : Predicate<"Subtarget->hasVFP2()">, AssemblerPredicate;
158def HasVFP3 : Predicate<"Subtarget->hasVFP3()">, AssemblerPredicate;
159def HasNEON : Predicate<"Subtarget->hasNEON()">, AssemblerPredicate;
Bob Wilson04063562010-12-15 22:14:12 +0000160def HasFP16 : Predicate<"Subtarget->hasFP16()">, AssemblerPredicate;
Jim Grosbach833c93c2010-11-01 16:59:54 +0000161def HasDivide : Predicate<"Subtarget->hasDivide()">, AssemblerPredicate;
162def HasT2ExtractPack : Predicate<"Subtarget->hasT2ExtractPack()">,
163 AssemblerPredicate;
164def HasDB : Predicate<"Subtarget->hasDataBarrier()">,
165 AssemblerPredicate;
Evan Chengdfed19f2010-11-03 06:34:55 +0000166def HasMP : Predicate<"Subtarget->hasMPExtension()">,
167 AssemblerPredicate;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000168def UseNEONForFP : Predicate<"Subtarget->useNEONForSinglePrecisionFP()">;
David Goodwin42a83f22009-08-04 17:53:06 +0000169def DontUseNEONForFP : Predicate<"!Subtarget->useNEONForSinglePrecisionFP()">;
Jim Grosbach833c93c2010-11-01 16:59:54 +0000170def IsThumb : Predicate<"Subtarget->isThumb()">, AssemblerPredicate;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000171def IsThumb1Only : Predicate<"Subtarget->isThumb1Only()">;
Jim Grosbach833c93c2010-11-01 16:59:54 +0000172def IsThumb2 : Predicate<"Subtarget->isThumb2()">, AssemblerPredicate;
173def IsARM : Predicate<"!Subtarget->isThumb()">, AssemblerPredicate;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000174def IsDarwin : Predicate<"Subtarget->isTargetDarwin()">;
175def IsNotDarwin : Predicate<"!Subtarget->isTargetDarwin()">;
Evan Chenga8e29892007-01-19 07:51:42 +0000176
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000177// FIXME: Eventually this will be just "hasV6T2Ops".
Bill Wendling10ce7f32010-08-29 11:31:07 +0000178def UseMovt : Predicate<"Subtarget->useMovt()">;
179def DontUseMovt : Predicate<"!Subtarget->useMovt()">;
Evan Cheng48575f62010-12-05 22:04:16 +0000180def UseFPVMLx : Predicate<"Subtarget->useFPVMLx()">;
Jim Grosbach26767372010-03-24 22:31:46 +0000181
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000182//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +0000183// ARM Flag Definitions.
184
185class RegConstraint<string C> {
186 string Constraints = C;
187}
188
189//===----------------------------------------------------------------------===//
190// ARM specific transformation functions and pattern fragments.
191//
192
Evan Chenga8e29892007-01-19 07:51:42 +0000193// so_imm_neg_XFORM - Return a so_imm value packed into the format described for
194// so_imm_neg def below.
195def so_imm_neg_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000196 return CurDAG->getTargetConstant(-(int)N->getZExtValue(), MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000197}]>;
198
199// so_imm_not_XFORM - Return a so_imm value packed into the format described for
200// so_imm_not def below.
201def so_imm_not_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000202 return CurDAG->getTargetConstant(~(int)N->getZExtValue(), MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000203}]>;
204
Evan Chenga8e29892007-01-19 07:51:42 +0000205/// imm1_15 predicate - True if the 32-bit immediate is in the range [1,15].
206def imm1_15 : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000207 return (int32_t)N->getZExtValue() >= 1 && (int32_t)N->getZExtValue() < 16;
Evan Chenga8e29892007-01-19 07:51:42 +0000208}]>;
209
210/// imm16_31 predicate - True if the 32-bit immediate is in the range [16,31].
211def imm16_31 : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000212 return (int32_t)N->getZExtValue() >= 16 && (int32_t)N->getZExtValue() < 32;
Evan Chenga8e29892007-01-19 07:51:42 +0000213}]>;
214
Jim Grosbach64171712010-02-16 21:07:46 +0000215def so_imm_neg :
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000216 PatLeaf<(imm), [{
Evan Cheng875a6ac2010-11-12 22:42:47 +0000217 return ARM_AM::getSOImmVal(-(uint32_t)N->getZExtValue()) != -1;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000218 }], so_imm_neg_XFORM>;
Evan Chenga8e29892007-01-19 07:51:42 +0000219
Evan Chenga2515702007-03-19 07:09:02 +0000220def so_imm_not :
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000221 PatLeaf<(imm), [{
Evan Cheng875a6ac2010-11-12 22:42:47 +0000222 return ARM_AM::getSOImmVal(~(uint32_t)N->getZExtValue()) != -1;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000223 }], so_imm_not_XFORM>;
Evan Chenga8e29892007-01-19 07:51:42 +0000224
225// sext_16_node predicate - True if the SDNode is sign-extended 16 or more bits.
226def sext_16_node : PatLeaf<(i32 GPR:$a), [{
Dan Gohman475871a2008-07-27 21:46:04 +0000227 return CurDAG->ComputeNumSignBits(SDValue(N,0)) >= 17;
Evan Chenga8e29892007-01-19 07:51:42 +0000228}]>;
229
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000230/// Split a 32-bit immediate into two 16 bit parts.
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000231def hi16 : SDNodeXForm<imm, [{
232 return CurDAG->getTargetConstant((uint32_t)N->getZExtValue() >> 16, MVT::i32);
233}]>;
234
235def lo16AllZero : PatLeaf<(i32 imm), [{
236 // Returns true if all low 16-bits are 0.
237 return (((uint32_t)N->getZExtValue()) & 0xFFFFUL) == 0;
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000238}], hi16>;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000239
Jim Grosbach64171712010-02-16 21:07:46 +0000240/// imm0_65535 predicate - True if the 32-bit immediate is in the range
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000241/// [0.65535].
242def imm0_65535 : PatLeaf<(i32 imm), [{
243 return (uint32_t)N->getZExtValue() < 65536;
244}]>;
245
Evan Cheng37f25d92008-08-28 23:39:26 +0000246class BinOpFrag<dag res> : PatFrag<(ops node:$LHS, node:$RHS), res>;
247class UnOpFrag <dag res> : PatFrag<(ops node:$Src), res>;
Evan Chenga8e29892007-01-19 07:51:42 +0000248
Jim Grosbach0a145f32010-02-16 20:17:57 +0000249/// adde and sube predicates - True based on whether the carry flag output
250/// will be needed or not.
251def adde_dead_carry :
252 PatFrag<(ops node:$LHS, node:$RHS), (adde node:$LHS, node:$RHS),
253 [{return !N->hasAnyUseOfValue(1);}]>;
254def sube_dead_carry :
255 PatFrag<(ops node:$LHS, node:$RHS), (sube node:$LHS, node:$RHS),
256 [{return !N->hasAnyUseOfValue(1);}]>;
257def adde_live_carry :
258 PatFrag<(ops node:$LHS, node:$RHS), (adde node:$LHS, node:$RHS),
259 [{return N->hasAnyUseOfValue(1);}]>;
260def sube_live_carry :
261 PatFrag<(ops node:$LHS, node:$RHS), (sube node:$LHS, node:$RHS),
262 [{return N->hasAnyUseOfValue(1);}]>;
263
Evan Chengc4af4632010-11-17 20:13:28 +0000264// An 'and' node with a single use.
265def and_su : PatFrag<(ops node:$lhs, node:$rhs), (and node:$lhs, node:$rhs), [{
266 return N->hasOneUse();
267}]>;
268
269// An 'xor' node with a single use.
270def xor_su : PatFrag<(ops node:$lhs, node:$rhs), (xor node:$lhs, node:$rhs), [{
271 return N->hasOneUse();
272}]>;
273
Evan Cheng48575f62010-12-05 22:04:16 +0000274// An 'fmul' node with a single use.
275def fmul_su : PatFrag<(ops node:$lhs, node:$rhs), (fmul node:$lhs, node:$rhs),[{
276 return N->hasOneUse();
277}]>;
278
279// An 'fadd' node which checks for single non-hazardous use.
280def fadd_mlx : PatFrag<(ops node:$lhs, node:$rhs),(fadd node:$lhs, node:$rhs),[{
281 return hasNoVMLxHazardUse(N);
282}]>;
283
284// An 'fsub' node which checks for single non-hazardous use.
285def fsub_mlx : PatFrag<(ops node:$lhs, node:$rhs),(fsub node:$lhs, node:$rhs),[{
286 return hasNoVMLxHazardUse(N);
287}]>;
288
Evan Chenga8e29892007-01-19 07:51:42 +0000289//===----------------------------------------------------------------------===//
290// Operand Definitions.
291//
292
293// Branch target.
Jason W Kim685c3502011-02-04 19:47:15 +0000294// FIXME: rename brtarget to t2_brtarget
Jim Grosbachc466b932010-11-11 18:04:49 +0000295def brtarget : Operand<OtherVT> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000296 let EncoderMethod = "getBranchTargetOpValue";
Jim Grosbachc466b932010-11-11 18:04:49 +0000297}
Evan Chenga8e29892007-01-19 07:51:42 +0000298
Jason W Kim685c3502011-02-04 19:47:15 +0000299// FIXME: get rid of this one?
Owen Andersonc2666002010-12-13 19:31:11 +0000300def uncondbrtarget : Operand<OtherVT> {
301 let EncoderMethod = "getUnconditionalBranchTargetOpValue";
302}
303
Jason W Kim685c3502011-02-04 19:47:15 +0000304// Branch target for ARM. Handles conditional/unconditional
305def br_target : Operand<OtherVT> {
306 let EncoderMethod = "getARMBranchTargetOpValue";
307}
308
Jim Grosbachd1d5a392010-11-11 20:05:40 +0000309// Call target.
Jason W Kim685c3502011-02-04 19:47:15 +0000310// FIXME: rename bltarget to t2_bl_target?
Jim Grosbachd1d5a392010-11-11 20:05:40 +0000311def bltarget : Operand<i32> {
312 // Encoded the same as branch targets.
Chris Lattner2ac19022010-11-15 05:19:05 +0000313 let EncoderMethod = "getBranchTargetOpValue";
Jim Grosbachd1d5a392010-11-11 20:05:40 +0000314}
315
Jason W Kim685c3502011-02-04 19:47:15 +0000316// Call target for ARM. Handles conditional/unconditional
317// FIXME: rename bl_target to t2_bltarget?
318def bl_target : Operand<i32> {
319 // Encoded the same as branch targets.
320 let EncoderMethod = "getARMBranchTargetOpValue";
321}
322
323
Evan Chenga8e29892007-01-19 07:51:42 +0000324// A list of registers separated by comma. Used by load/store multiple.
Bill Wendling59914872010-11-08 00:39:58 +0000325def RegListAsmOperand : AsmOperandClass {
326 let Name = "RegList";
327 let SuperClasses = [];
328}
329
Bill Wendling0f630752010-11-17 04:32:08 +0000330def DPRRegListAsmOperand : AsmOperandClass {
331 let Name = "DPRRegList";
332 let SuperClasses = [];
333}
334
335def SPRRegListAsmOperand : AsmOperandClass {
336 let Name = "SPRRegList";
337 let SuperClasses = [];
338}
339
Bill Wendling04863d02010-11-13 10:40:19 +0000340def reglist : Operand<i32> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000341 let EncoderMethod = "getRegisterListOpValue";
Bill Wendling04863d02010-11-13 10:40:19 +0000342 let ParserMatchClass = RegListAsmOperand;
343 let PrintMethod = "printRegisterList";
344}
345
Bill Wendling0f630752010-11-17 04:32:08 +0000346def dpr_reglist : Operand<i32> {
347 let EncoderMethod = "getRegisterListOpValue";
348 let ParserMatchClass = DPRRegListAsmOperand;
349 let PrintMethod = "printRegisterList";
350}
351
352def spr_reglist : Operand<i32> {
353 let EncoderMethod = "getRegisterListOpValue";
354 let ParserMatchClass = SPRRegListAsmOperand;
355 let PrintMethod = "printRegisterList";
356}
357
Evan Chenga8e29892007-01-19 07:51:42 +0000358// An operand for the CONSTPOOL_ENTRY pseudo-instruction.
359def cpinst_operand : Operand<i32> {
360 let PrintMethod = "printCPInstOperand";
361}
362
Evan Chenga8e29892007-01-19 07:51:42 +0000363// Local PC labels.
364def pclabel : Operand<i32> {
365 let PrintMethod = "printPCLabel";
366}
367
Jim Grosbach5d14f9b2010-12-01 19:47:31 +0000368// ADR instruction labels.
369def adrlabel : Operand<i32> {
370 let EncoderMethod = "getAdrLabelOpValue";
371}
372
Owen Anderson498ec202010-10-27 22:49:00 +0000373def neon_vcvt_imm32 : Operand<i32> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000374 let EncoderMethod = "getNEONVcvtImm32OpValue";
Owen Anderson498ec202010-10-27 22:49:00 +0000375}
376
Jim Grosbachb35ad412010-10-13 19:56:10 +0000377// rot_imm: An integer that encodes a rotate amount. Must be 8, 16, or 24.
378def rot_imm : Operand<i32>, PatLeaf<(i32 imm), [{
Chris Lattner2ac19022010-11-15 05:19:05 +0000379 int32_t v = (int32_t)N->getZExtValue();
380 return v == 8 || v == 16 || v == 24; }]> {
381 let EncoderMethod = "getRotImmOpValue";
Jim Grosbachb35ad412010-10-13 19:56:10 +0000382}
383
Owen Anderson00828302011-03-18 22:50:18 +0000384def ShifterAsmOperand : AsmOperandClass {
385 let Name = "Shifter";
386 let SuperClasses = [];
387}
388
Bob Wilson22f5dc72010-08-16 18:27:34 +0000389// shift_imm: An integer that encodes a shift amount and the type of shift
390// (currently either asr or lsl) using the same encoding used for the
391// immediates in so_reg operands.
392def shift_imm : Operand<i32> {
393 let PrintMethod = "printShiftImmOperand";
Owen Anderson00828302011-03-18 22:50:18 +0000394 let ParserMatchClass = ShifterAsmOperand;
Bob Wilson22f5dc72010-08-16 18:27:34 +0000395}
396
Evan Chenga8e29892007-01-19 07:51:42 +0000397// shifter_operand operands: so_reg and so_imm.
398def so_reg : Operand<i32>, // reg reg imm
Bob Wilson226036e2010-03-20 22:13:40 +0000399 ComplexPattern<i32, 3, "SelectShifterOperandReg",
Evan Chenga8e29892007-01-19 07:51:42 +0000400 [shl,srl,sra,rotr]> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000401 let EncoderMethod = "getSORegOpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000402 let PrintMethod = "printSORegOperand";
Owen Anderson00828302011-03-18 22:50:18 +0000403 let MIOperandInfo = (ops GPR, GPR, shift_imm);
Evan Chenga8e29892007-01-19 07:51:42 +0000404}
Evan Chengf40deed2010-10-27 23:41:30 +0000405def shift_so_reg : Operand<i32>, // reg reg imm
406 ComplexPattern<i32, 3, "SelectShiftShifterOperandReg",
407 [shl,srl,sra,rotr]> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000408 let EncoderMethod = "getSORegOpValue";
Evan Chengf40deed2010-10-27 23:41:30 +0000409 let PrintMethod = "printSORegOperand";
Owen Anderson00828302011-03-18 22:50:18 +0000410 let MIOperandInfo = (ops GPR, GPR, shift_imm);
Evan Chengf40deed2010-10-27 23:41:30 +0000411}
Evan Chenga8e29892007-01-19 07:51:42 +0000412
413// so_imm - Match a 32-bit shifter_operand immediate operand, which is an
Bob Wilson09989942011-02-07 17:43:06 +0000414// 8-bit immediate rotated by an arbitrary number of bits.
Jakob Stoklund Olesen00d3dda2010-08-17 20:39:04 +0000415def so_imm : Operand<i32>, PatLeaf<(imm), [{ return Pred_so_imm(N); }]> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000416 let EncoderMethod = "getSOImmOpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000417 let PrintMethod = "printSOImmOperand";
418}
419
Evan Chengc70d1842007-03-20 08:11:30 +0000420// Break so_imm's up into two pieces. This handles immediates with up to 16
421// bits set in them. This uses so_imm2part to match and so_imm2part_[12] to
422// get the first/second pieces.
Evan Cheng11c11f82010-11-12 23:46:13 +0000423def so_imm2part : PatLeaf<(imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000424 return ARM_AM::isSOImmTwoPartVal((unsigned)N->getZExtValue());
Evan Cheng11c11f82010-11-12 23:46:13 +0000425}]>;
426
427/// arm_i32imm - True for +V6T2, or true only if so_imm2part is true.
428///
429def arm_i32imm : PatLeaf<(imm), [{
430 if (Subtarget->hasV6T2Ops())
431 return true;
432 return ARM_AM::isSOImmTwoPartVal((unsigned)N->getZExtValue());
433}]>;
Evan Chengc70d1842007-03-20 08:11:30 +0000434
Sandeep Patel47eedaa2009-10-13 18:59:48 +0000435/// imm0_31 predicate - True if the 32-bit immediate is in the range [0,31].
436def imm0_31 : Operand<i32>, PatLeaf<(imm), [{
437 return (int32_t)N->getZExtValue() < 32;
438}]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000439
Jim Grosbach8abe32a2010-10-15 17:15:16 +0000440/// imm0_31_m1 - Matches and prints like imm0_31, but encodes as 'value - 1'.
441def imm0_31_m1 : Operand<i32>, PatLeaf<(imm), [{
442 return (int32_t)N->getZExtValue() < 32;
443}]> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000444 let EncoderMethod = "getImmMinusOneOpValue";
Jim Grosbach8abe32a2010-10-15 17:15:16 +0000445}
446
Evan Cheng75972122011-01-13 07:58:56 +0000447// i32imm_hilo16 - For movt/movw - sets the MC Encoder method.
Jason W Kim837caa92010-11-18 23:37:15 +0000448// The imm is split into imm{15-12}, imm{11-0}
449//
Evan Cheng75972122011-01-13 07:58:56 +0000450def i32imm_hilo16 : Operand<i32> {
451 let EncoderMethod = "getHiLo16ImmOpValue";
Jason W Kim837caa92010-11-18 23:37:15 +0000452}
453
Evan Chenga9688c42010-12-11 04:11:38 +0000454/// bf_inv_mask_imm predicate - An AND mask to clear an arbitrary width bitfield
455/// e.g., 0xf000ffff
456def bf_inv_mask_imm : Operand<i32>,
457 PatLeaf<(imm), [{
458 return ARM::isBitFieldInvertedMask(N->getZExtValue());
459}] > {
460 let EncoderMethod = "getBitfieldInvertedMaskOpValue";
461 let PrintMethod = "printBitfieldInvMaskImmOperand";
462}
463
Bruno Cardoso Lopesa461d422011-01-18 20:45:56 +0000464/// lsb_pos_imm - position of the lsb bit, used by BFI4p and t2BFI4p
465def lsb_pos_imm : Operand<i32>, PatLeaf<(imm), [{
466 return isInt<5>(N->getSExtValue());
467}]>;
468
469/// width_imm - number of bits to be copied, used by BFI4p and t2BFI4p
470def width_imm : Operand<i32>, PatLeaf<(imm), [{
471 return N->getSExtValue() > 0 && N->getSExtValue() <= 32;
472}] > {
473 let EncoderMethod = "getMsbOpValue";
474}
475
Evan Chenga8e29892007-01-19 07:51:42 +0000476// Define ARM specific addressing modes.
477
Jim Grosbach3e556122010-10-26 22:37:02 +0000478
479// addrmode_imm12 := reg +/- imm12
Jim Grosbach82891622010-09-29 19:03:54 +0000480//
Jim Grosbach3e556122010-10-26 22:37:02 +0000481def addrmode_imm12 : Operand<i32>,
482 ComplexPattern<i32, 2, "SelectAddrModeImm12", []> {
Jim Grosbachab682a22010-10-28 18:34:10 +0000483 // 12-bit immediate operand. Note that instructions using this encode
484 // #0 and #-0 differently. We flag #-0 as the magic value INT32_MIN. All other
485 // immediate values are as normal.
Jim Grosbach3e556122010-10-26 22:37:02 +0000486
Chris Lattner2ac19022010-11-15 05:19:05 +0000487 let EncoderMethod = "getAddrModeImm12OpValue";
Jim Grosbach3e556122010-10-26 22:37:02 +0000488 let PrintMethod = "printAddrModeImm12Operand";
489 let MIOperandInfo = (ops GPR:$base, i32imm:$offsimm);
Jim Grosbach82891622010-09-29 19:03:54 +0000490}
Jim Grosbach3e556122010-10-26 22:37:02 +0000491// ldst_so_reg := reg +/- reg shop imm
Jim Grosbach82891622010-09-29 19:03:54 +0000492//
Jim Grosbach3e556122010-10-26 22:37:02 +0000493def ldst_so_reg : Operand<i32>,
494 ComplexPattern<i32, 3, "SelectLdStSOReg", []> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000495 let EncoderMethod = "getLdStSORegOpValue";
Jim Grosbach3e556122010-10-26 22:37:02 +0000496 // FIXME: Simplify the printer
Jim Grosbach82891622010-09-29 19:03:54 +0000497 let PrintMethod = "printAddrMode2Operand";
498 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
499}
500
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +0000501def MemMode2AsmOperand : AsmOperandClass {
502 let Name = "MemMode2";
503 let SuperClasses = [];
504 let ParserMethod = "tryParseMemMode2Operand";
505}
506
Jim Grosbach3e556122010-10-26 22:37:02 +0000507// addrmode2 := reg +/- imm12
508// := reg +/- reg shop imm
Evan Chenga8e29892007-01-19 07:51:42 +0000509//
510def addrmode2 : Operand<i32>,
511 ComplexPattern<i32, 3, "SelectAddrMode2", []> {
Jim Grosbach683fc3e2010-12-10 20:53:44 +0000512 let EncoderMethod = "getAddrMode2OpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000513 let PrintMethod = "printAddrMode2Operand";
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +0000514 let ParserMatchClass = MemMode2AsmOperand;
Evan Chenga8e29892007-01-19 07:51:42 +0000515 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
516}
517
518def am2offset : Operand<i32>,
Chris Lattner52a261b2010-09-21 20:31:19 +0000519 ComplexPattern<i32, 2, "SelectAddrMode2Offset",
520 [], [SDNPWantRoot]> {
Jim Grosbach683fc3e2010-12-10 20:53:44 +0000521 let EncoderMethod = "getAddrMode2OffsetOpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000522 let PrintMethod = "printAddrMode2OffsetOperand";
523 let MIOperandInfo = (ops GPR, i32imm);
524}
525
526// addrmode3 := reg +/- reg
527// addrmode3 := reg +/- imm8
528//
529def addrmode3 : Operand<i32>,
530 ComplexPattern<i32, 3, "SelectAddrMode3", []> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000531 let EncoderMethod = "getAddrMode3OpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000532 let PrintMethod = "printAddrMode3Operand";
533 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
534}
535
536def am3offset : Operand<i32>,
Chris Lattner52a261b2010-09-21 20:31:19 +0000537 ComplexPattern<i32, 2, "SelectAddrMode3Offset",
538 [], [SDNPWantRoot]> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000539 let EncoderMethod = "getAddrMode3OffsetOpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000540 let PrintMethod = "printAddrMode3OffsetOperand";
541 let MIOperandInfo = (ops GPR, i32imm);
542}
543
Jim Grosbache6913602010-11-03 01:01:43 +0000544// ldstm_mode := {ia, ib, da, db}
Evan Chenga8e29892007-01-19 07:51:42 +0000545//
Jim Grosbache6913602010-11-03 01:01:43 +0000546def ldstm_mode : OptionalDefOperand<OtherVT, (ops i32), (ops (i32 1))> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000547 let EncoderMethod = "getLdStmModeOpValue";
Jim Grosbache6913602010-11-03 01:01:43 +0000548 let PrintMethod = "printLdStmModeOperand";
Evan Chenga8e29892007-01-19 07:51:42 +0000549}
550
Bill Wendling59914872010-11-08 00:39:58 +0000551def MemMode5AsmOperand : AsmOperandClass {
Chris Lattner14b93852010-10-29 00:27:31 +0000552 let Name = "MemMode5";
553 let SuperClasses = [];
554}
555
Evan Chenga8e29892007-01-19 07:51:42 +0000556// addrmode5 := reg +/- imm8*4
557//
558def addrmode5 : Operand<i32>,
559 ComplexPattern<i32, 2, "SelectAddrMode5", []> {
560 let PrintMethod = "printAddrMode5Operand";
Bob Wilson815baeb2010-03-13 01:08:20 +0000561 let MIOperandInfo = (ops GPR:$base, i32imm);
Bill Wendling59914872010-11-08 00:39:58 +0000562 let ParserMatchClass = MemMode5AsmOperand;
Chris Lattner2ac19022010-11-15 05:19:05 +0000563 let EncoderMethod = "getAddrMode5OpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000564}
565
Bob Wilsond3a07652011-02-07 17:43:09 +0000566// addrmode6 := reg with optional alignment
Bob Wilson8b024a52009-07-01 23:16:05 +0000567//
568def addrmode6 : Operand<i32>,
Bob Wilson665814b2010-11-01 23:40:51 +0000569 ComplexPattern<i32, 2, "SelectAddrMode6", [], [SDNPWantParent]>{
Bob Wilson8b024a52009-07-01 23:16:05 +0000570 let PrintMethod = "printAddrMode6Operand";
Bob Wilson226036e2010-03-20 22:13:40 +0000571 let MIOperandInfo = (ops GPR:$addr, i32imm);
Chris Lattner2ac19022010-11-15 05:19:05 +0000572 let EncoderMethod = "getAddrMode6AddressOpValue";
Bob Wilson226036e2010-03-20 22:13:40 +0000573}
574
Bob Wilsonda525062011-02-25 06:42:42 +0000575def am6offset : Operand<i32>,
576 ComplexPattern<i32, 1, "SelectAddrMode6Offset",
577 [], [SDNPWantRoot]> {
Bob Wilson226036e2010-03-20 22:13:40 +0000578 let PrintMethod = "printAddrMode6OffsetOperand";
579 let MIOperandInfo = (ops GPR);
Chris Lattner2ac19022010-11-15 05:19:05 +0000580 let EncoderMethod = "getAddrMode6OffsetOpValue";
Bob Wilson8b024a52009-07-01 23:16:05 +0000581}
582
Bob Wilson8e0c7b52010-11-30 00:00:42 +0000583// Special version of addrmode6 to handle alignment encoding for VLD-dup
584// instructions, specifically VLD4-dup.
585def addrmode6dup : Operand<i32>,
586 ComplexPattern<i32, 2, "SelectAddrMode6", [], [SDNPWantParent]>{
587 let PrintMethod = "printAddrMode6Operand";
588 let MIOperandInfo = (ops GPR:$addr, i32imm);
589 let EncoderMethod = "getAddrMode6DupAddressOpValue";
590}
591
Evan Chenga8e29892007-01-19 07:51:42 +0000592// addrmodepc := pc + reg
593//
594def addrmodepc : Operand<i32>,
595 ComplexPattern<i32, 2, "SelectAddrModePC", []> {
596 let PrintMethod = "printAddrModePCOperand";
597 let MIOperandInfo = (ops GPR, i32imm);
598}
599
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +0000600def MemMode7AsmOperand : AsmOperandClass {
601 let Name = "MemMode7";
602 let SuperClasses = [];
603}
604
605// addrmode7 := reg
606// Used by load/store exclusive instructions. Useful to enable right assembly
607// parsing and printing. Not used for any codegen matching.
608//
609def addrmode7 : Operand<i32> {
610 let PrintMethod = "printAddrMode7Operand";
611 let MIOperandInfo = (ops GPR);
612 let ParserMatchClass = MemMode7AsmOperand;
613}
614
Bob Wilson4f38b382009-08-21 21:58:55 +0000615def nohash_imm : Operand<i32> {
616 let PrintMethod = "printNoHashImmediate";
Anton Korobeynikov8e9ece72009-08-08 23:10:41 +0000617}
618
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000619def CoprocNumAsmOperand : AsmOperandClass {
620 let Name = "CoprocNum";
621 let SuperClasses = [];
Jim Grosbachf922c472011-02-12 01:34:40 +0000622 let ParserMethod = "tryParseCoprocNumOperand";
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000623}
624
625def CoprocRegAsmOperand : AsmOperandClass {
626 let Name = "CoprocReg";
627 let SuperClasses = [];
Jim Grosbachf922c472011-02-12 01:34:40 +0000628 let ParserMethod = "tryParseCoprocRegOperand";
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000629}
630
Owen Andersone4e5e2a2011-01-13 21:46:02 +0000631def p_imm : Operand<i32> {
632 let PrintMethod = "printPImmediate";
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000633 let ParserMatchClass = CoprocNumAsmOperand;
Owen Andersone4e5e2a2011-01-13 21:46:02 +0000634}
635
636def c_imm : Operand<i32> {
637 let PrintMethod = "printCImmediate";
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000638 let ParserMatchClass = CoprocRegAsmOperand;
Owen Andersone4e5e2a2011-01-13 21:46:02 +0000639}
640
Evan Chenga8e29892007-01-19 07:51:42 +0000641//===----------------------------------------------------------------------===//
Evan Cheng0ff94f72007-08-07 01:37:15 +0000642
Evan Cheng37f25d92008-08-28 23:39:26 +0000643include "ARMInstrFormats.td"
Evan Cheng0ff94f72007-08-07 01:37:15 +0000644
645//===----------------------------------------------------------------------===//
Evan Cheng37f25d92008-08-28 23:39:26 +0000646// Multiclass helpers...
Evan Chenga8e29892007-01-19 07:51:42 +0000647//
648
Evan Cheng3924f782008-08-29 07:36:24 +0000649/// AsI1_bin_irs - Defines a set of (op r, {so_imm|r|so_reg}) patterns for a
Evan Chenga8e29892007-01-19 07:51:42 +0000650/// binop that produces a value.
Evan Cheng7e1bf302010-09-29 00:27:46 +0000651multiclass AsI1_bin_irs<bits<4> opcod, string opc,
652 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
653 PatFrag opnode, bit Commutable = 0> {
Jim Grosbach663e3392010-08-30 19:49:58 +0000654 // The register-immediate version is re-materializable. This is useful
655 // in particular for taking the address of a local.
656 let isReMaterializable = 1 in {
Jim Grosbach0de6ab32010-10-12 17:11:26 +0000657 def ri : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm,
658 iii, opc, "\t$Rd, $Rn, $imm",
659 [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]> {
660 bits<4> Rd;
661 bits<4> Rn;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +0000662 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000663 let Inst{25} = 1;
Jim Grosbach0de6ab32010-10-12 17:11:26 +0000664 let Inst{19-16} = Rn;
Jim Grosbach28b10822010-11-02 17:59:04 +0000665 let Inst{15-12} = Rd;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +0000666 let Inst{11-0} = imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000667 }
Jim Grosbach663e3392010-08-30 19:49:58 +0000668 }
Jim Grosbach62547262010-10-11 18:51:51 +0000669 def rr : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm,
670 iir, opc, "\t$Rd, $Rn, $Rm",
671 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]> {
Jim Grosbach56ac9072010-10-08 21:45:55 +0000672 bits<4> Rd;
673 bits<4> Rn;
674 bits<4> Rm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000675 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000676 let isCommutable = Commutable;
Jim Grosbach56ac9072010-10-08 21:45:55 +0000677 let Inst{19-16} = Rn;
Jim Grosbach28b10822010-11-02 17:59:04 +0000678 let Inst{15-12} = Rd;
679 let Inst{11-4} = 0b00000000;
680 let Inst{3-0} = Rm;
Evan Cheng8de898a2009-06-26 00:19:44 +0000681 }
Jim Grosbachef324d72010-10-12 23:53:58 +0000682 def rs : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift), DPSoRegFrm,
683 iis, opc, "\t$Rd, $Rn, $shift",
684 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg:$shift))]> {
Jim Grosbach42fac8e2010-10-11 23:16:21 +0000685 bits<4> Rd;
686 bits<4> Rn;
Jim Grosbachef324d72010-10-12 23:53:58 +0000687 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000688 let Inst{25} = 0;
Jim Grosbach42fac8e2010-10-11 23:16:21 +0000689 let Inst{19-16} = Rn;
Jim Grosbach28b10822010-11-02 17:59:04 +0000690 let Inst{15-12} = Rd;
691 let Inst{11-0} = shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000692 }
Evan Chenga8e29892007-01-19 07:51:42 +0000693}
694
Evan Cheng1e249e32009-06-25 20:59:23 +0000695/// AI1_bin_s_irs - Similar to AsI1_bin_irs except it sets the 's' bit so the
Bob Wilsona3e8bf82009-10-06 20:18:46 +0000696/// instruction modifies the CPSR register.
Daniel Dunbar238100a2011-01-10 15:26:35 +0000697let isCodeGenOnly = 1, Defs = [CPSR] in {
Evan Cheng7e1bf302010-09-29 00:27:46 +0000698multiclass AI1_bin_s_irs<bits<4> opcod, string opc,
699 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
700 PatFrag opnode, bit Commutable = 0> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000701 def ri : AI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm,
702 iii, opc, "\t$Rd, $Rn, $imm",
703 [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]> {
704 bits<4> Rd;
705 bits<4> Rn;
706 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000707 let Inst{25} = 1;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000708 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000709 let Inst{19-16} = Rn;
710 let Inst{15-12} = Rd;
711 let Inst{11-0} = imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000712 }
Jim Grosbach89c898f2010-10-13 00:50:27 +0000713 def rr : AI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm,
714 iir, opc, "\t$Rd, $Rn, $Rm",
715 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]> {
716 bits<4> Rd;
717 bits<4> Rn;
718 bits<4> Rm;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000719 let isCommutable = Commutable;
Jim Grosbach28b10822010-11-02 17:59:04 +0000720 let Inst{25} = 0;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000721 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000722 let Inst{19-16} = Rn;
723 let Inst{15-12} = Rd;
724 let Inst{11-4} = 0b00000000;
725 let Inst{3-0} = Rm;
Evan Cheng8de898a2009-06-26 00:19:44 +0000726 }
Jim Grosbach89c898f2010-10-13 00:50:27 +0000727 def rs : AI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift), DPSoRegFrm,
728 iis, opc, "\t$Rd, $Rn, $shift",
729 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg:$shift))]> {
730 bits<4> Rd;
731 bits<4> Rn;
732 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000733 let Inst{25} = 0;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000734 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000735 let Inst{19-16} = Rn;
736 let Inst{15-12} = Rd;
737 let Inst{11-0} = shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000738 }
Evan Cheng071a2792007-09-11 19:55:27 +0000739}
Evan Chengc85e8322007-07-05 07:13:32 +0000740}
741
742/// AI1_cmp_irs - Defines a set of (op r, {so_imm|r|so_reg}) cmp / test
Evan Cheng13ab0202007-07-10 18:08:01 +0000743/// patterns. Similar to AsI1_bin_irs except the instruction does not produce
Evan Chengc85e8322007-07-05 07:13:32 +0000744/// a explicit result, only implicitly set CPSR.
Bill Wendling0cce3dd2010-08-11 00:22:27 +0000745let isCompare = 1, Defs = [CPSR] in {
Evan Cheng5d42c562010-09-29 00:49:25 +0000746multiclass AI1_cmp_irs<bits<4> opcod, string opc,
747 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
748 PatFrag opnode, bit Commutable = 0> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000749 def ri : AI1<opcod, (outs), (ins GPR:$Rn, so_imm:$imm), DPFrm, iii,
750 opc, "\t$Rn, $imm",
751 [(opnode GPR:$Rn, so_imm:$imm)]> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000752 bits<4> Rn;
753 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000754 let Inst{25} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000755 let Inst{20} = 1;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000756 let Inst{19-16} = Rn;
Jim Grosbach28b10822010-11-02 17:59:04 +0000757 let Inst{15-12} = 0b0000;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000758 let Inst{11-0} = imm;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000759 }
760 def rr : AI1<opcod, (outs), (ins GPR:$Rn, GPR:$Rm), DPFrm, iir,
761 opc, "\t$Rn, $Rm",
762 [(opnode GPR:$Rn, GPR:$Rm)]> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000763 bits<4> Rn;
764 bits<4> Rm;
Evan Cheng8de898a2009-06-26 00:19:44 +0000765 let isCommutable = Commutable;
Jim Grosbach28b10822010-11-02 17:59:04 +0000766 let Inst{25} = 0;
Bob Wilson5361cd22009-10-13 17:35:30 +0000767 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000768 let Inst{19-16} = Rn;
769 let Inst{15-12} = 0b0000;
770 let Inst{11-4} = 0b00000000;
771 let Inst{3-0} = Rm;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000772 }
773 def rs : AI1<opcod, (outs), (ins GPR:$Rn, so_reg:$shift), DPSoRegFrm, iis,
774 opc, "\t$Rn, $shift",
775 [(opnode GPR:$Rn, so_reg:$shift)]> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000776 bits<4> Rn;
777 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000778 let Inst{25} = 0;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000779 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000780 let Inst{19-16} = Rn;
781 let Inst{15-12} = 0b0000;
782 let Inst{11-0} = shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000783 }
Evan Cheng071a2792007-09-11 19:55:27 +0000784}
Evan Chenga8e29892007-01-19 07:51:42 +0000785}
786
Evan Cheng576a3962010-09-25 00:49:35 +0000787/// AI_ext_rrot - A unary operation with two forms: one whose operand is a
Evan Chenga8e29892007-01-19 07:51:42 +0000788/// register and one whose operand is a register rotated by 8/16/24.
Evan Cheng97f48c32008-11-06 22:15:19 +0000789/// FIXME: Remove the 'r' variant. Its rot_imm is zero.
Evan Cheng576a3962010-09-25 00:49:35 +0000790multiclass AI_ext_rrot<bits<8> opcod, string opc, PatFrag opnode> {
Jim Grosbachb35ad412010-10-13 19:56:10 +0000791 def r : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rm),
792 IIC_iEXTr, opc, "\t$Rd, $Rm",
793 [(set GPR:$Rd, (opnode GPR:$Rm))]>,
Evan Cheng97f48c32008-11-06 22:15:19 +0000794 Requires<[IsARM, HasV6]> {
Jim Grosbach197a8df2010-10-15 02:29:58 +0000795 bits<4> Rd;
796 bits<4> Rm;
Johnny Chen76b39e82009-10-27 18:44:24 +0000797 let Inst{19-16} = 0b1111;
Jim Grosbach28b10822010-11-02 17:59:04 +0000798 let Inst{15-12} = Rd;
799 let Inst{11-10} = 0b00;
800 let Inst{3-0} = Rm;
Johnny Chen76b39e82009-10-27 18:44:24 +0000801 }
Jim Grosbachb35ad412010-10-13 19:56:10 +0000802 def r_rot : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rm, rot_imm:$rot),
803 IIC_iEXTr, opc, "\t$Rd, $Rm, ror $rot",
804 [(set GPR:$Rd, (opnode (rotr GPR:$Rm, rot_imm:$rot)))]>,
Evan Cheng97f48c32008-11-06 22:15:19 +0000805 Requires<[IsARM, HasV6]> {
Jim Grosbach197a8df2010-10-15 02:29:58 +0000806 bits<4> Rd;
807 bits<4> Rm;
Jim Grosbachb35ad412010-10-13 19:56:10 +0000808 bits<2> rot;
Jim Grosbach28b10822010-11-02 17:59:04 +0000809 let Inst{19-16} = 0b1111;
Jim Grosbach197a8df2010-10-15 02:29:58 +0000810 let Inst{15-12} = Rd;
Jim Grosbachb35ad412010-10-13 19:56:10 +0000811 let Inst{11-10} = rot;
Jim Grosbach197a8df2010-10-15 02:29:58 +0000812 let Inst{3-0} = Rm;
Johnny Chen76b39e82009-10-27 18:44:24 +0000813 }
Evan Chenga8e29892007-01-19 07:51:42 +0000814}
815
Evan Cheng576a3962010-09-25 00:49:35 +0000816multiclass AI_ext_rrot_np<bits<8> opcod, string opc> {
Jim Grosbachb35ad412010-10-13 19:56:10 +0000817 def r : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rm),
818 IIC_iEXTr, opc, "\t$Rd, $Rm",
Johnny Chen2ec5e492010-02-22 21:50:40 +0000819 [/* For disassembly only; pattern left blank */]>,
820 Requires<[IsARM, HasV6]> {
Johnny Chen2ec5e492010-02-22 21:50:40 +0000821 let Inst{19-16} = 0b1111;
Jim Grosbach28b10822010-11-02 17:59:04 +0000822 let Inst{11-10} = 0b00;
Johnny Chen2ec5e492010-02-22 21:50:40 +0000823 }
Jim Grosbachb35ad412010-10-13 19:56:10 +0000824 def r_rot : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rm, rot_imm:$rot),
825 IIC_iEXTr, opc, "\t$Rd, $Rm, ror $rot",
Johnny Chen2ec5e492010-02-22 21:50:40 +0000826 [/* For disassembly only; pattern left blank */]>,
827 Requires<[IsARM, HasV6]> {
Jim Grosbachb35ad412010-10-13 19:56:10 +0000828 bits<2> rot;
Johnny Chen2ec5e492010-02-22 21:50:40 +0000829 let Inst{19-16} = 0b1111;
Jim Grosbach28b10822010-11-02 17:59:04 +0000830 let Inst{11-10} = rot;
Johnny Chen2ec5e492010-02-22 21:50:40 +0000831 }
832}
833
Evan Cheng576a3962010-09-25 00:49:35 +0000834/// AI_exta_rrot - A binary operation with two forms: one whose operand is a
Evan Chenga8e29892007-01-19 07:51:42 +0000835/// register and one whose operand is a register rotated by 8/16/24.
Evan Cheng576a3962010-09-25 00:49:35 +0000836multiclass AI_exta_rrot<bits<8> opcod, string opc, PatFrag opnode> {
Jim Grosbachb35ad412010-10-13 19:56:10 +0000837 def rr : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
838 IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm",
839 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]>,
Johnny Chen76b39e82009-10-27 18:44:24 +0000840 Requires<[IsARM, HasV6]> {
Jim Grosbach75b7b872010-11-18 23:24:22 +0000841 bits<4> Rd;
842 bits<4> Rm;
843 bits<4> Rn;
844 let Inst{19-16} = Rn;
845 let Inst{15-12} = Rd;
Johnny Chen76b39e82009-10-27 18:44:24 +0000846 let Inst{11-10} = 0b00;
Jim Grosbach75b7b872010-11-18 23:24:22 +0000847 let Inst{9-4} = 0b000111;
848 let Inst{3-0} = Rm;
Johnny Chen76b39e82009-10-27 18:44:24 +0000849 }
Jim Grosbachb35ad412010-10-13 19:56:10 +0000850 def rr_rot : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm,
851 rot_imm:$rot),
852 IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm, ror $rot",
853 [(set GPR:$Rd, (opnode GPR:$Rn,
854 (rotr GPR:$Rm, rot_imm:$rot)))]>,
855 Requires<[IsARM, HasV6]> {
Jim Grosbach75b7b872010-11-18 23:24:22 +0000856 bits<4> Rd;
857 bits<4> Rm;
Jim Grosbachb35ad412010-10-13 19:56:10 +0000858 bits<4> Rn;
859 bits<2> rot;
860 let Inst{19-16} = Rn;
Jim Grosbach75b7b872010-11-18 23:24:22 +0000861 let Inst{15-12} = Rd;
Jim Grosbachb35ad412010-10-13 19:56:10 +0000862 let Inst{11-10} = rot;
Jim Grosbach75b7b872010-11-18 23:24:22 +0000863 let Inst{9-4} = 0b000111;
864 let Inst{3-0} = Rm;
Jim Grosbachb35ad412010-10-13 19:56:10 +0000865 }
Evan Chenga8e29892007-01-19 07:51:42 +0000866}
867
Johnny Chen2ec5e492010-02-22 21:50:40 +0000868// For disassembly only.
Evan Cheng576a3962010-09-25 00:49:35 +0000869multiclass AI_exta_rrot_np<bits<8> opcod, string opc> {
Jim Grosbachb35ad412010-10-13 19:56:10 +0000870 def rr : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
871 IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm",
Johnny Chen2ec5e492010-02-22 21:50:40 +0000872 [/* For disassembly only; pattern left blank */]>,
873 Requires<[IsARM, HasV6]> {
874 let Inst{11-10} = 0b00;
875 }
Jim Grosbachb35ad412010-10-13 19:56:10 +0000876 def rr_rot : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm,
877 rot_imm:$rot),
878 IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm, ror $rot",
Johnny Chen2ec5e492010-02-22 21:50:40 +0000879 [/* For disassembly only; pattern left blank */]>,
Jim Grosbachb35ad412010-10-13 19:56:10 +0000880 Requires<[IsARM, HasV6]> {
881 bits<4> Rn;
882 bits<2> rot;
883 let Inst{19-16} = Rn;
884 let Inst{11-10} = rot;
885 }
Johnny Chen2ec5e492010-02-22 21:50:40 +0000886}
887
Evan Cheng62674222009-06-25 23:34:10 +0000888/// AI1_adde_sube_irs - Define instructions and patterns for adde and sube.
889let Uses = [CPSR] in {
Evan Cheng8de898a2009-06-26 00:19:44 +0000890multiclass AI1_adde_sube_irs<bits<4> opcod, string opc, PatFrag opnode,
891 bit Commutable = 0> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000892 def ri : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
893 DPFrm, IIC_iALUi, opc, "\t$Rd, $Rn, $imm",
894 [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000895 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000896 bits<4> Rd;
897 bits<4> Rn;
898 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000899 let Inst{25} = 1;
Jim Grosbach24989ec2010-10-13 18:00:52 +0000900 let Inst{15-12} = Rd;
901 let Inst{19-16} = Rn;
902 let Inst{11-0} = imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000903 }
Jim Grosbach24989ec2010-10-13 18:00:52 +0000904 def rr : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
905 DPFrm, IIC_iALUr, opc, "\t$Rd, $Rn, $Rm",
906 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000907 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000908 bits<4> Rd;
909 bits<4> Rn;
910 bits<4> Rm;
Johnny Chen04301522009-11-07 00:54:36 +0000911 let Inst{11-4} = 0b00000000;
Evan Chengbc8a9452009-07-07 23:40:25 +0000912 let Inst{25} = 0;
Jim Grosbach24989ec2010-10-13 18:00:52 +0000913 let isCommutable = Commutable;
914 let Inst{3-0} = Rm;
915 let Inst{15-12} = Rd;
916 let Inst{19-16} = Rn;
Evan Cheng8de898a2009-06-26 00:19:44 +0000917 }
Jim Grosbach24989ec2010-10-13 18:00:52 +0000918 def rs : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift),
919 DPSoRegFrm, IIC_iALUsr, opc, "\t$Rd, $Rn, $shift",
920 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg:$shift))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000921 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000922 bits<4> Rd;
923 bits<4> Rn;
924 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000925 let Inst{25} = 0;
Jim Grosbach24989ec2010-10-13 18:00:52 +0000926 let Inst{11-0} = shift;
927 let Inst{15-12} = Rd;
928 let Inst{19-16} = Rn;
Evan Chengbc8a9452009-07-07 23:40:25 +0000929 }
Jim Grosbache5165492009-11-09 00:11:35 +0000930}
931// Carry setting variants
Daniel Dunbar238100a2011-01-10 15:26:35 +0000932let isCodeGenOnly = 1, Defs = [CPSR] in {
Jim Grosbache5165492009-11-09 00:11:35 +0000933multiclass AI1_adde_sube_s_irs<bits<4> opcod, string opc, PatFrag opnode,
934 bit Commutable = 0> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000935 def Sri : AXI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
936 DPFrm, IIC_iALUi, !strconcat(opc, "\t$Rd, $Rn, $imm"),
937 [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000938 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000939 bits<4> Rd;
940 bits<4> Rn;
941 bits<12> imm;
Johnny Chen857b1932011-04-01 22:32:51 +0000942 let Inst{31-27} = 0b1110; // non-predicated
Jim Grosbach24989ec2010-10-13 18:00:52 +0000943 let Inst{15-12} = Rd;
944 let Inst{19-16} = Rn;
945 let Inst{11-0} = imm;
Bob Wilson7e053bb2009-10-26 22:34:44 +0000946 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000947 let Inst{25} = 1;
Evan Cheng8de898a2009-06-26 00:19:44 +0000948 }
Jim Grosbach24989ec2010-10-13 18:00:52 +0000949 def Srr : AXI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
950 DPFrm, IIC_iALUr, !strconcat(opc, "\t$Rd, $Rn, $Rm"),
951 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000952 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000953 bits<4> Rd;
954 bits<4> Rn;
955 bits<4> Rm;
Johnny Chen857b1932011-04-01 22:32:51 +0000956 let Inst{31-27} = 0b1110; // non-predicated
Johnny Chen04301522009-11-07 00:54:36 +0000957 let Inst{11-4} = 0b00000000;
Jim Grosbach24989ec2010-10-13 18:00:52 +0000958 let isCommutable = Commutable;
959 let Inst{3-0} = Rm;
960 let Inst{15-12} = Rd;
961 let Inst{19-16} = Rn;
Bob Wilson7e053bb2009-10-26 22:34:44 +0000962 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000963 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000964 }
Jim Grosbach24989ec2010-10-13 18:00:52 +0000965 def Srs : AXI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift),
966 DPSoRegFrm, IIC_iALUsr, !strconcat(opc, "\t$Rd, $Rn, $shift"),
967 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg:$shift))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000968 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000969 bits<4> Rd;
970 bits<4> Rn;
971 bits<12> shift;
Johnny Chen857b1932011-04-01 22:32:51 +0000972 let Inst{31-27} = 0b1110; // non-predicated
Jim Grosbach24989ec2010-10-13 18:00:52 +0000973 let Inst{11-0} = shift;
974 let Inst{15-12} = Rd;
975 let Inst{19-16} = Rn;
Bob Wilson7e053bb2009-10-26 22:34:44 +0000976 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000977 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000978 }
Evan Cheng071a2792007-09-11 19:55:27 +0000979}
Evan Chengc85e8322007-07-05 07:13:32 +0000980}
Jim Grosbache5165492009-11-09 00:11:35 +0000981}
Evan Chengc85e8322007-07-05 07:13:32 +0000982
Jim Grosbach3e556122010-10-26 22:37:02 +0000983let canFoldAsLoad = 1, isReMaterializable = 1 in {
Jim Grosbach9e0bfb52010-11-13 00:35:48 +0000984multiclass AI_ldr1<bit isByte, string opc, InstrItinClass iii,
Jim Grosbach3e556122010-10-26 22:37:02 +0000985 InstrItinClass iir, PatFrag opnode> {
986 // Note: We use the complex addrmode_imm12 rather than just an input
987 // GPR and a constrained immediate so that we can use this to match
988 // frame index references and avoid matching constant pool references.
Jim Grosbach9558b4c2010-11-19 21:07:51 +0000989 def i12: AI2ldst<0b010, 1, isByte, (outs GPR:$Rt), (ins addrmode_imm12:$addr),
Jim Grosbach3e556122010-10-26 22:37:02 +0000990 AddrMode_i12, LdFrm, iii, opc, "\t$Rt, $addr",
991 [(set GPR:$Rt, (opnode addrmode_imm12:$addr))]> {
Bill Wendling92b5a2e2010-11-03 01:49:29 +0000992 bits<4> Rt;
993 bits<17> addr;
994 let Inst{23} = addr{12}; // U (add = ('U' == 1))
995 let Inst{19-16} = addr{16-13}; // Rn
Jim Grosbach3e556122010-10-26 22:37:02 +0000996 let Inst{15-12} = Rt;
997 let Inst{11-0} = addr{11-0}; // imm12
998 }
Jim Grosbach9558b4c2010-11-19 21:07:51 +0000999 def rs : AI2ldst<0b011, 1, isByte, (outs GPR:$Rt), (ins ldst_so_reg:$shift),
Jim Grosbach3e556122010-10-26 22:37:02 +00001000 AddrModeNone, LdFrm, iir, opc, "\t$Rt, $shift",
1001 [(set GPR:$Rt, (opnode ldst_so_reg:$shift))]> {
Bill Wendling92b5a2e2010-11-03 01:49:29 +00001002 bits<4> Rt;
1003 bits<17> shift;
Johnny Chena52d7da2011-03-31 19:28:35 +00001004 let shift{4} = 0; // Inst{4} = 0
Bill Wendling92b5a2e2010-11-03 01:49:29 +00001005 let Inst{23} = shift{12}; // U (add = ('U' == 1))
1006 let Inst{19-16} = shift{16-13}; // Rn
Jim Grosbache0ee08e2010-11-09 18:43:54 +00001007 let Inst{15-12} = Rt;
Jim Grosbach3e556122010-10-26 22:37:02 +00001008 let Inst{11-0} = shift{11-0};
1009 }
1010}
1011}
1012
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001013multiclass AI_str1<bit isByte, string opc, InstrItinClass iii,
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001014 InstrItinClass iir, PatFrag opnode> {
1015 // Note: We use the complex addrmode_imm12 rather than just an input
1016 // GPR and a constrained immediate so that we can use this to match
1017 // frame index references and avoid matching constant pool references.
Jim Grosbach9558b4c2010-11-19 21:07:51 +00001018 def i12 : AI2ldst<0b010, 0, isByte, (outs),
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001019 (ins GPR:$Rt, addrmode_imm12:$addr),
1020 AddrMode_i12, StFrm, iii, opc, "\t$Rt, $addr",
1021 [(opnode GPR:$Rt, addrmode_imm12:$addr)]> {
1022 bits<4> Rt;
1023 bits<17> addr;
1024 let Inst{23} = addr{12}; // U (add = ('U' == 1))
1025 let Inst{19-16} = addr{16-13}; // Rn
1026 let Inst{15-12} = Rt;
1027 let Inst{11-0} = addr{11-0}; // imm12
1028 }
Jim Grosbach9558b4c2010-11-19 21:07:51 +00001029 def rs : AI2ldst<0b011, 0, isByte, (outs), (ins GPR:$Rt, ldst_so_reg:$shift),
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001030 AddrModeNone, StFrm, iir, opc, "\t$Rt, $shift",
1031 [(opnode GPR:$Rt, ldst_so_reg:$shift)]> {
1032 bits<4> Rt;
1033 bits<17> shift;
Johnny Chena52d7da2011-03-31 19:28:35 +00001034 let shift{4} = 0; // Inst{4} = 0
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001035 let Inst{23} = shift{12}; // U (add = ('U' == 1))
1036 let Inst{19-16} = shift{16-13}; // Rn
Jim Grosbache0ee08e2010-11-09 18:43:54 +00001037 let Inst{15-12} = Rt;
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001038 let Inst{11-0} = shift{11-0};
1039 }
1040}
Rafael Espindola15a6c3e2006-10-16 17:57:20 +00001041//===----------------------------------------------------------------------===//
1042// Instructions
1043//===----------------------------------------------------------------------===//
1044
Evan Chenga8e29892007-01-19 07:51:42 +00001045//===----------------------------------------------------------------------===//
1046// Miscellaneous Instructions.
1047//
Rafael Espindola6f602de2006-08-24 16:13:15 +00001048
Evan Chenga8e29892007-01-19 07:51:42 +00001049/// CONSTPOOL_ENTRY - This instruction represents a floating constant pool in
1050/// the function. The first operand is the ID# for this instruction, the second
1051/// is the index into the MachineConstantPool that this is, the third is the
1052/// size in bytes of this constant pool entry.
Evan Chengcd799b92009-06-12 20:46:18 +00001053let neverHasSideEffects = 1, isNotDuplicable = 1 in
Evan Chenga8e29892007-01-19 07:51:42 +00001054def CONSTPOOL_ENTRY :
Evan Cheng64d80e32007-07-19 01:14:50 +00001055PseudoInst<(outs), (ins cpinst_operand:$instid, cpinst_operand:$cpidx,
Jim Grosbach99594eb2010-11-18 01:38:26 +00001056 i32imm:$size), NoItinerary, []>;
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00001057
Jim Grosbach4642ad32010-02-22 23:10:38 +00001058// FIXME: Marking these as hasSideEffects is necessary to prevent machine DCE
1059// from removing one half of the matched pairs. That breaks PEI, which assumes
1060// these will always be in pairs, and asserts if it finds otherwise. Better way?
1061let Defs = [SP], Uses = [SP], hasSideEffects = 1 in {
Evan Chenga8e29892007-01-19 07:51:42 +00001062def ADJCALLSTACKUP :
Jim Grosbach99594eb2010-11-18 01:38:26 +00001063PseudoInst<(outs), (ins i32imm:$amt1, i32imm:$amt2, pred:$p), NoItinerary,
Chris Lattnere563bbc2008-10-11 22:08:30 +00001064 [(ARMcallseq_end timm:$amt1, timm:$amt2)]>;
Rafael Espindolacdda88c2006-08-24 17:19:08 +00001065
Jim Grosbach64171712010-02-16 21:07:46 +00001066def ADJCALLSTACKDOWN :
Jim Grosbach99594eb2010-11-18 01:38:26 +00001067PseudoInst<(outs), (ins i32imm:$amt, pred:$p), NoItinerary,
Chris Lattnere563bbc2008-10-11 22:08:30 +00001068 [(ARMcallseq_start timm:$amt)]>;
Evan Cheng071a2792007-09-11 19:55:27 +00001069}
Rafael Espindola3c000bf2006-08-21 22:00:32 +00001070
Johnny Chenf4d81052010-02-12 22:53:19 +00001071def NOP : AI<(outs), (ins), MiscFrm, NoItinerary, "nop", "",
Johnny Chen85d5a892010-02-10 18:02:25 +00001072 [/* For disassembly only; pattern left blank */]>,
1073 Requires<[IsARM, HasV6T2]> {
1074 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001075 let Inst{15-8} = 0b11110000;
Johnny Chen85d5a892010-02-10 18:02:25 +00001076 let Inst{7-0} = 0b00000000;
1077}
1078
Johnny Chenf4d81052010-02-12 22:53:19 +00001079def YIELD : AI<(outs), (ins), MiscFrm, NoItinerary, "yield", "",
1080 [/* For disassembly only; pattern left blank */]>,
1081 Requires<[IsARM, HasV6T2]> {
1082 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001083 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +00001084 let Inst{7-0} = 0b00000001;
1085}
1086
1087def WFE : AI<(outs), (ins), MiscFrm, NoItinerary, "wfe", "",
1088 [/* For disassembly only; pattern left blank */]>,
1089 Requires<[IsARM, HasV6T2]> {
1090 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001091 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +00001092 let Inst{7-0} = 0b00000010;
1093}
1094
1095def WFI : AI<(outs), (ins), MiscFrm, NoItinerary, "wfi", "",
1096 [/* For disassembly only; pattern left blank */]>,
1097 Requires<[IsARM, HasV6T2]> {
1098 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001099 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +00001100 let Inst{7-0} = 0b00000011;
1101}
1102
Johnny Chen2ec5e492010-02-22 21:50:40 +00001103def SEL : AI<(outs GPR:$dst), (ins GPR:$a, GPR:$b), DPFrm, NoItinerary, "sel",
1104 "\t$dst, $a, $b",
1105 [/* For disassembly only; pattern left blank */]>,
1106 Requires<[IsARM, HasV6]> {
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001107 bits<4> Rd;
1108 bits<4> Rn;
1109 bits<4> Rm;
1110 let Inst{3-0} = Rm;
1111 let Inst{15-12} = Rd;
1112 let Inst{19-16} = Rn;
Johnny Chen2ec5e492010-02-22 21:50:40 +00001113 let Inst{27-20} = 0b01101000;
1114 let Inst{7-4} = 0b1011;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001115 let Inst{11-8} = 0b1111;
Johnny Chen2ec5e492010-02-22 21:50:40 +00001116}
1117
Johnny Chenf4d81052010-02-12 22:53:19 +00001118def SEV : AI<(outs), (ins), MiscFrm, NoItinerary, "sev", "",
1119 [/* For disassembly only; pattern left blank */]>,
1120 Requires<[IsARM, HasV6T2]> {
1121 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001122 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +00001123 let Inst{7-0} = 0b00000100;
1124}
1125
Johnny Chenc6f7b272010-02-11 18:12:29 +00001126// The i32imm operand $val can be used by a debugger to store more information
1127// about the breakpoint.
Johnny Chenf4d81052010-02-12 22:53:19 +00001128def BKPT : AI<(outs), (ins i32imm:$val), MiscFrm, NoItinerary, "bkpt", "\t$val",
Johnny Chenc6f7b272010-02-11 18:12:29 +00001129 [/* For disassembly only; pattern left blank */]>,
1130 Requires<[IsARM]> {
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001131 bits<16> val;
1132 let Inst{3-0} = val{3-0};
1133 let Inst{19-8} = val{15-4};
Johnny Chenc6f7b272010-02-11 18:12:29 +00001134 let Inst{27-20} = 0b00010010;
1135 let Inst{7-4} = 0b0111;
1136}
1137
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001138// Change Processor State is a system instruction -- for disassembly and
1139// parsing only.
1140// FIXME: Since the asm parser has currently no clean way to handle optional
1141// operands, create 3 versions of the same instruction. Once there's a clean
1142// framework to represent optional operands, change this behavior.
1143class CPS<dag iops, string asm_ops>
1144 : AXI<(outs), iops, MiscFrm, NoItinerary, !strconcat("cps", asm_ops),
1145 [/* For disassembly only; pattern left blank */]>, Requires<[IsARM]> {
1146 bits<2> imod;
1147 bits<3> iflags;
1148 bits<5> mode;
1149 bit M;
1150
Johnny Chenb98e1602010-02-12 18:55:33 +00001151 let Inst{31-28} = 0b1111;
1152 let Inst{27-20} = 0b00010000;
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001153 let Inst{19-18} = imod;
1154 let Inst{17} = M; // Enabled if mode is set;
1155 let Inst{16} = 0;
1156 let Inst{8-6} = iflags;
1157 let Inst{5} = 0;
1158 let Inst{4-0} = mode;
Johnny Chenb98e1602010-02-12 18:55:33 +00001159}
1160
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001161let M = 1 in
1162 def CPS3p : CPS<(ins imod_op:$imod, iflags_op:$iflags, i32imm:$mode),
1163 "$imod\t$iflags, $mode">;
1164let mode = 0, M = 0 in
1165 def CPS2p : CPS<(ins imod_op:$imod, iflags_op:$iflags), "$imod\t$iflags">;
1166
1167let imod = 0, iflags = 0, M = 1 in
1168 def CPS1p : CPS<(ins i32imm:$mode), "\t$mode">;
1169
Johnny Chenb92a23f2010-02-21 04:42:01 +00001170// Preload signals the memory system of possible future data/instruction access.
1171// These are for disassembly only.
Evan Cheng416941d2010-11-04 05:19:35 +00001172multiclass APreLoad<bits<1> read, bits<1> data, string opc> {
Johnny Chenb92a23f2010-02-21 04:42:01 +00001173
Evan Chengdfed19f2010-11-03 06:34:55 +00001174 def i12 : AXI<(outs), (ins addrmode_imm12:$addr), MiscFrm, IIC_Preload,
Evan Chengbc7deb02010-11-03 05:14:24 +00001175 !strconcat(opc, "\t$addr"),
Evan Cheng416941d2010-11-04 05:19:35 +00001176 [(ARMPreload addrmode_imm12:$addr, (i32 read), (i32 data))]> {
Jim Grosbachab682a22010-10-28 18:34:10 +00001177 bits<4> Rt;
1178 bits<17> addr;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001179 let Inst{31-26} = 0b111101;
1180 let Inst{25} = 0; // 0 for immediate form
Evan Cheng416941d2010-11-04 05:19:35 +00001181 let Inst{24} = data;
Jim Grosbachab682a22010-10-28 18:34:10 +00001182 let Inst{23} = addr{12}; // U (add = ('U' == 1))
Evan Cheng416941d2010-11-04 05:19:35 +00001183 let Inst{22} = read;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001184 let Inst{21-20} = 0b01;
Jim Grosbachab682a22010-10-28 18:34:10 +00001185 let Inst{19-16} = addr{16-13}; // Rn
Evan Chengc3a20ba2011-01-27 23:48:34 +00001186 let Inst{15-12} = 0b1111;
Jim Grosbachab682a22010-10-28 18:34:10 +00001187 let Inst{11-0} = addr{11-0}; // imm12
Johnny Chenb92a23f2010-02-21 04:42:01 +00001188 }
1189
Evan Chengdfed19f2010-11-03 06:34:55 +00001190 def rs : AXI<(outs), (ins ldst_so_reg:$shift), MiscFrm, IIC_Preload,
Evan Chengbc7deb02010-11-03 05:14:24 +00001191 !strconcat(opc, "\t$shift"),
Evan Cheng416941d2010-11-04 05:19:35 +00001192 [(ARMPreload ldst_so_reg:$shift, (i32 read), (i32 data))]> {
Jim Grosbachab682a22010-10-28 18:34:10 +00001193 bits<17> shift;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001194 let Inst{31-26} = 0b111101;
1195 let Inst{25} = 1; // 1 for register form
Evan Cheng416941d2010-11-04 05:19:35 +00001196 let Inst{24} = data;
Jim Grosbachab682a22010-10-28 18:34:10 +00001197 let Inst{23} = shift{12}; // U (add = ('U' == 1))
Evan Cheng416941d2010-11-04 05:19:35 +00001198 let Inst{22} = read;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001199 let Inst{21-20} = 0b01;
Jim Grosbachab682a22010-10-28 18:34:10 +00001200 let Inst{19-16} = shift{16-13}; // Rn
Evan Chengc3a20ba2011-01-27 23:48:34 +00001201 let Inst{15-12} = 0b1111;
Jim Grosbachab682a22010-10-28 18:34:10 +00001202 let Inst{11-0} = shift{11-0};
Johnny Chenb92a23f2010-02-21 04:42:01 +00001203 }
1204}
1205
Evan Cheng416941d2010-11-04 05:19:35 +00001206defm PLD : APreLoad<1, 1, "pld">, Requires<[IsARM]>;
1207defm PLDW : APreLoad<0, 1, "pldw">, Requires<[IsARM,HasV7,HasMP]>;
1208defm PLI : APreLoad<1, 0, "pli">, Requires<[IsARM,HasV7]>;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001209
Jim Grosbachb3af5de2010-10-13 21:00:04 +00001210def SETEND : AXI<(outs),(ins setend_op:$end), MiscFrm, NoItinerary,
1211 "setend\t$end",
1212 [/* For disassembly only; pattern left blank */]>,
Johnny Chena1e76212010-02-13 02:51:09 +00001213 Requires<[IsARM]> {
Jim Grosbachb3af5de2010-10-13 21:00:04 +00001214 bits<1> end;
1215 let Inst{31-10} = 0b1111000100000001000000;
1216 let Inst{9} = end;
1217 let Inst{8-0} = 0;
Johnny Chena1e76212010-02-13 02:51:09 +00001218}
1219
Johnny Chenf4d81052010-02-12 22:53:19 +00001220def DBG : AI<(outs), (ins i32imm:$opt), MiscFrm, NoItinerary, "dbg", "\t$opt",
Johnny Chen85d5a892010-02-10 18:02:25 +00001221 [/* For disassembly only; pattern left blank */]>,
1222 Requires<[IsARM, HasV7]> {
Jim Grosbach6c354fd2010-10-13 21:32:30 +00001223 bits<4> opt;
1224 let Inst{27-4} = 0b001100100000111100001111;
1225 let Inst{3-0} = opt;
Johnny Chen85d5a892010-02-10 18:02:25 +00001226}
1227
Johnny Chenba6e0332010-02-11 17:14:31 +00001228// A5.4 Permanently UNDEFINED instructions.
Evan Chengfb3611d2010-05-11 07:26:32 +00001229let isBarrier = 1, isTerminator = 1 in
Jim Grosbacha9a968d2010-10-22 23:48:29 +00001230def TRAP : AXI<(outs), (ins), MiscFrm, NoItinerary,
Jim Grosbach2e6ae132010-09-23 18:05:37 +00001231 "trap", [(trap)]>,
Johnny Chenba6e0332010-02-11 17:14:31 +00001232 Requires<[IsARM]> {
Bill Wendlingaf2b5732010-11-21 11:05:29 +00001233 let Inst = 0xe7ffdefe;
Johnny Chenba6e0332010-02-11 17:14:31 +00001234}
1235
Evan Cheng12c3a532008-11-06 17:48:05 +00001236// Address computation and loads and stores in PIC mode.
Evan Chengeaa91b02007-06-19 01:26:51 +00001237let isNotDuplicable = 1 in {
Jim Grosbach6e422112010-11-29 23:48:41 +00001238def PICADD : ARMPseudoInst<(outs GPR:$dst), (ins GPR:$a, pclabel:$cp, pred:$p),
1239 Size4Bytes, IIC_iALUr,
1240 [(set GPR:$dst, (ARMpic_add GPR:$a, imm:$cp))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001241
Evan Cheng325474e2008-01-07 23:56:57 +00001242let AddedComplexity = 10 in {
Jim Grosbach53694262010-11-18 01:15:56 +00001243def PICLDR : ARMPseudoInst<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Jim Grosbach6e422112010-11-29 23:48:41 +00001244 Size4Bytes, IIC_iLoad_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001245 [(set GPR:$dst, (load addrmodepc:$addr))]>;
Rafael Espindola84b19be2006-07-16 01:02:57 +00001246
Jim Grosbach53694262010-11-18 01:15:56 +00001247def PICLDRH : ARMPseudoInst<(outs GPR:$Rt), (ins addrmodepc:$addr, pred:$p),
Jim Grosbach6e422112010-11-29 23:48:41 +00001248 Size4Bytes, IIC_iLoad_bh_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001249 [(set GPR:$Rt, (zextloadi16 addrmodepc:$addr))]>;
Jim Grosbach160f8f02010-11-18 00:46:58 +00001250
Jim Grosbach53694262010-11-18 01:15:56 +00001251def PICLDRB : ARMPseudoInst<(outs GPR:$Rt), (ins addrmodepc:$addr, pred:$p),
Jim Grosbach6e422112010-11-29 23:48:41 +00001252 Size4Bytes, IIC_iLoad_bh_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001253 [(set GPR:$Rt, (zextloadi8 addrmodepc:$addr))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001254
Jim Grosbach53694262010-11-18 01:15:56 +00001255def PICLDRSH : ARMPseudoInst<(outs GPR:$Rt), (ins addrmodepc:$addr, pred:$p),
Jim Grosbach6e422112010-11-29 23:48:41 +00001256 Size4Bytes, IIC_iLoad_bh_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001257 [(set GPR:$Rt, (sextloadi16 addrmodepc:$addr))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001258
Jim Grosbach53694262010-11-18 01:15:56 +00001259def PICLDRSB : ARMPseudoInst<(outs GPR:$Rt), (ins addrmodepc:$addr, pred:$p),
Jim Grosbach6e422112010-11-29 23:48:41 +00001260 Size4Bytes, IIC_iLoad_bh_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001261 [(set GPR:$Rt, (sextloadi8 addrmodepc:$addr))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001262}
Chris Lattner13c63102008-01-06 05:55:01 +00001263let AddedComplexity = 10 in {
Jim Grosbach9ef65cb2010-11-19 21:14:02 +00001264def PICSTR : ARMPseudoInst<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Jim Grosbach6e422112010-11-29 23:48:41 +00001265 Size4Bytes, IIC_iStore_r, [(store GPR:$src, addrmodepc:$addr)]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001266
Jim Grosbach9ef65cb2010-11-19 21:14:02 +00001267def PICSTRH : ARMPseudoInst<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Eric Christophera0f720f2011-01-15 00:25:09 +00001268 Size4Bytes, IIC_iStore_bh_r, [(truncstorei16 GPR:$src,
1269 addrmodepc:$addr)]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001270
Jim Grosbach9ef65cb2010-11-19 21:14:02 +00001271def PICSTRB : ARMPseudoInst<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Jim Grosbach6e422112010-11-29 23:48:41 +00001272 Size4Bytes, IIC_iStore_bh_r, [(truncstorei8 GPR:$src, addrmodepc:$addr)]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001273}
Evan Cheng12c3a532008-11-06 17:48:05 +00001274} // isNotDuplicable = 1
Dale Johannesen86d40692007-05-21 22:14:33 +00001275
Evan Chenge07715c2009-06-23 05:25:29 +00001276
1277// LEApcrel - Load a pc-relative address into a register without offending the
1278// assembler.
Bill Wendling8ca2fd62010-11-30 00:08:20 +00001279let neverHasSideEffects = 1, isReMaterializable = 1 in
Jim Grosbach5d14f9b2010-12-01 19:47:31 +00001280// The 'adr' mnemonic encodes differently if the label is before or after
Jim Grosbachdff84b02010-12-02 00:28:45 +00001281// the instruction. The {24-21} opcode bits are set by the fixup, as we don't
1282// know until then which form of the instruction will be used.
Johnny Chene6d69e72011-03-24 20:42:48 +00001283def ADR : AI1<{0,?,?,0}, (outs GPR:$Rd), (ins adrlabel:$label),
Jim Grosbach5d14f9b2010-12-01 19:47:31 +00001284 MiscFrm, IIC_iALUi, "adr", "\t$Rd, #$label", []> {
Jim Grosbach85eb54c2010-11-17 23:33:14 +00001285 bits<4> Rd;
Jim Grosbach5d14f9b2010-12-01 19:47:31 +00001286 bits<12> label;
Jim Grosbach85eb54c2010-11-17 23:33:14 +00001287 let Inst{27-25} = 0b001;
1288 let Inst{20} = 0;
1289 let Inst{19-16} = 0b1111;
1290 let Inst{15-12} = Rd;
Jim Grosbach5d14f9b2010-12-01 19:47:31 +00001291 let Inst{11-0} = label;
Evan Chengbc8a9452009-07-07 23:40:25 +00001292}
Jim Grosbachdff84b02010-12-02 00:28:45 +00001293def LEApcrel : ARMPseudoInst<(outs GPR:$Rd), (ins i32imm:$label, pred:$p),
1294 Size4Bytes, IIC_iALUi, []>;
Jim Grosbach5d14f9b2010-12-01 19:47:31 +00001295
1296def LEApcrelJT : ARMPseudoInst<(outs GPR:$Rd),
1297 (ins i32imm:$label, nohash_imm:$id, pred:$p),
1298 Size4Bytes, IIC_iALUi, []>;
Evan Chenge07715c2009-06-23 05:25:29 +00001299
Evan Chenga8e29892007-01-19 07:51:42 +00001300//===----------------------------------------------------------------------===//
1301// Control Flow Instructions.
1302//
Rafael Espindola9e071f02006-10-02 19:30:56 +00001303
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001304let isReturn = 1, isTerminator = 1, isBarrier = 1 in {
1305 // ARMV4T and above
Jim Grosbach64171712010-02-16 21:07:46 +00001306 def BX_RET : AI<(outs), (ins), BrMiscFrm, IIC_Br,
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001307 "bx", "\tlr", [(ARMretflag)]>,
1308 Requires<[IsARM, HasV4T]> {
Jim Grosbacha7dbc1e2010-10-13 21:48:54 +00001309 let Inst{27-0} = 0b0001001011111111111100011110;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001310 }
1311
1312 // ARMV4 only
Jim Grosbacha9a968d2010-10-22 23:48:29 +00001313 def MOVPCLR : AI<(outs), (ins), BrMiscFrm, IIC_Br,
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001314 "mov", "\tpc, lr", [(ARMretflag)]>,
1315 Requires<[IsARM, NoV4T]> {
Jim Grosbacha7dbc1e2010-10-13 21:48:54 +00001316 let Inst{27-0} = 0b0001101000001111000000001110;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001317 }
Evan Cheng7fd7ca42008-09-17 07:53:38 +00001318}
Rafael Espindola27185192006-09-29 21:20:16 +00001319
Bob Wilson04ea6e52009-10-28 00:37:03 +00001320// Indirect branches
1321let isBranch = 1, isTerminator = 1, isBarrier = 1, isIndirectBranch = 1 in {
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001322 // ARMV4T and above
Jim Grosbach532c2f12010-11-30 00:24:05 +00001323 def BX : AXI<(outs), (ins GPR:$dst), BrMiscFrm, IIC_Br, "bx\t$dst",
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001324 [(brind GPR:$dst)]>,
1325 Requires<[IsARM, HasV4T]> {
Jim Grosbach62547262010-10-11 18:51:51 +00001326 bits<4> dst;
Jim Grosbacha7dbc1e2010-10-13 21:48:54 +00001327 let Inst{31-4} = 0b1110000100101111111111110001;
Jim Grosbach27e90082010-10-29 19:28:17 +00001328 let Inst{3-0} = dst;
Bob Wilson04ea6e52009-10-28 00:37:03 +00001329 }
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001330
1331 // ARMV4 only
Jim Grosbach2e812e12010-11-30 18:56:36 +00001332 // FIXME: We would really like to define this as a vanilla ARMPat like:
1333 // ARMPat<(brind GPR:$dst), (MOVr PC, GPR:$dst)>
1334 // With that, however, we can't set isBranch, isTerminator, etc..
1335 def MOVPCRX : ARMPseudoInst<(outs), (ins GPR:$dst),
1336 Size4Bytes, IIC_Br, [(brind GPR:$dst)]>,
1337 Requires<[IsARM, NoV4T]>;
Bob Wilson04ea6e52009-10-28 00:37:03 +00001338}
1339
Evan Cheng1e0eab12010-11-29 22:43:27 +00001340// All calls clobber the non-callee saved registers. SP is marked as
1341// a use to prevent stack-pointer assignments that appear immediately
1342// before calls from potentially appearing dead.
David Goodwin1a8f36e2009-08-12 18:31:53 +00001343let isCall = 1,
Evan Cheng1e0eab12010-11-29 22:43:27 +00001344 // On non-Darwin platforms R9 is callee-saved.
Jim Grosbach34e98e92011-03-12 00:51:00 +00001345 // FIXME: Do we really need a non-predicated version? If so, it should
1346 // at least be a pseudo instruction expanding to the predicated version
1347 // at MC lowering time.
Evan Cheng756da122009-07-22 06:46:53 +00001348 Defs = [R0, R1, R2, R3, R12, LR,
1349 D0, D1, D2, D3, D4, D5, D6, D7,
1350 D16, D17, D18, D19, D20, D21, D22, D23,
Evan Cheng1e0eab12010-11-29 22:43:27 +00001351 D24, D25, D26, D27, D28, D29, D30, D31, CPSR, FPSCR],
1352 Uses = [SP] in {
Jason W Kim685c3502011-02-04 19:47:15 +00001353 def BL : ABXI<0b1011, (outs), (ins bl_target:$func, variable_ops),
Jim Grosbach1d6111c2010-10-06 21:36:43 +00001354 IIC_Br, "bl\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001355 [(ARMcall tglobaladdr:$func)]>,
Johnny Cheneadeffb2009-10-27 20:45:15 +00001356 Requires<[IsARM, IsNotDarwin]> {
1357 let Inst{31-28} = 0b1110;
Jim Grosbachd1d5a392010-11-11 20:05:40 +00001358 bits<24> func;
1359 let Inst{23-0} = func;
Johnny Cheneadeffb2009-10-27 20:45:15 +00001360 }
Evan Cheng277f0742007-06-19 21:05:09 +00001361
Jason W Kim685c3502011-02-04 19:47:15 +00001362 def BL_pred : ABI<0b1011, (outs), (ins bl_target:$func, variable_ops),
Jim Grosbach1d6111c2010-10-06 21:36:43 +00001363 IIC_Br, "bl", "\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001364 [(ARMcall_pred tglobaladdr:$func)]>,
Jim Grosbachd1d5a392010-11-11 20:05:40 +00001365 Requires<[IsARM, IsNotDarwin]> {
1366 bits<24> func;
1367 let Inst{23-0} = func;
1368 }
Evan Cheng277f0742007-06-19 21:05:09 +00001369
Evan Chenga8e29892007-01-19 07:51:42 +00001370 // ARMv5T and above
Evan Cheng12c3a532008-11-06 17:48:05 +00001371 def BLX : AXI<(outs), (ins GPR:$func, variable_ops), BrMiscFrm,
Evan Cheng162e3092009-10-26 23:45:59 +00001372 IIC_Br, "blx\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001373 [(ARMcall GPR:$func)]>,
1374 Requires<[IsARM, HasV5T, IsNotDarwin]> {
Jim Grosbach62547262010-10-11 18:51:51 +00001375 bits<4> func;
Jim Grosbach817c1a62010-11-19 00:27:09 +00001376 let Inst{31-4} = 0b1110000100101111111111110011;
Bob Wilson181d3fe2011-03-03 01:41:01 +00001377 let Inst{3-0} = func;
1378 }
1379
1380 def BLX_pred : AI<(outs), (ins GPR:$func, variable_ops), BrMiscFrm,
1381 IIC_Br, "blx", "\t$func",
1382 [(ARMcall_pred GPR:$func)]>,
1383 Requires<[IsARM, HasV5T, IsNotDarwin]> {
1384 bits<4> func;
1385 let Inst{27-4} = 0b000100101111111111110011;
1386 let Inst{3-0} = func;
Evan Cheng7fd7ca42008-09-17 07:53:38 +00001387 }
1388
Evan Chengf6bc4ae2009-07-14 01:49:27 +00001389 // ARMv4T
Bob Wilson1665b0a2010-02-16 17:24:15 +00001390 // Note: Restrict $func to the tGPR regclass to prevent it being in LR.
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001391 def BX_CALL : ARMPseudoInst<(outs), (ins tGPR:$func, variable_ops),
1392 Size8Bytes, IIC_Br, [(ARMcall_nolink tGPR:$func)]>,
1393 Requires<[IsARM, HasV4T, IsNotDarwin]>;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001394
1395 // ARMv4
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001396 def BMOVPCRX_CALL : ARMPseudoInst<(outs), (ins tGPR:$func, variable_ops),
1397 Size8Bytes, IIC_Br, [(ARMcall_nolink tGPR:$func)]>,
1398 Requires<[IsARM, NoV4T, IsNotDarwin]>;
Bob Wilson54fc1242009-06-22 21:01:46 +00001399}
1400
David Goodwin1a8f36e2009-08-12 18:31:53 +00001401let isCall = 1,
Evan Cheng1e0eab12010-11-29 22:43:27 +00001402 // On Darwin R9 is call-clobbered.
1403 // R7 is marked as a use to prevent frame-pointer assignments from being
1404 // moved above / below calls.
Evan Cheng756da122009-07-22 06:46:53 +00001405 Defs = [R0, R1, R2, R3, R9, R12, LR,
1406 D0, D1, D2, D3, D4, D5, D6, D7,
1407 D16, D17, D18, D19, D20, D21, D22, D23,
Evan Cheng1e0eab12010-11-29 22:43:27 +00001408 D24, D25, D26, D27, D28, D29, D30, D31, CPSR, FPSCR],
1409 Uses = [R7, SP] in {
Jim Grosbachf859a542011-03-12 00:45:26 +00001410 def BLr9 : ARMPseudoInst<(outs), (ins bltarget:$func, variable_ops),
1411 Size4Bytes, IIC_Br,
1412 [(ARMcall tglobaladdr:$func)]>, Requires<[IsARM, IsDarwin]>;
Bob Wilson54fc1242009-06-22 21:01:46 +00001413
Jim Grosbachf859a542011-03-12 00:45:26 +00001414 def BLr9_pred : ARMPseudoInst<(outs),
1415 (ins bltarget:$func, pred:$p, variable_ops),
1416 Size4Bytes, IIC_Br,
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001417 [(ARMcall_pred tglobaladdr:$func)]>,
Jim Grosbachf859a542011-03-12 00:45:26 +00001418 Requires<[IsARM, IsDarwin]>;
Bob Wilson54fc1242009-06-22 21:01:46 +00001419
1420 // ARMv5T and above
Jim Grosbachf859a542011-03-12 00:45:26 +00001421 def BLXr9 : ARMPseudoInst<(outs), (ins GPR:$func, variable_ops),
1422 Size4Bytes, IIC_Br,
1423 [(ARMcall GPR:$func)]>, Requires<[IsARM, HasV5T, IsDarwin]>;
Bob Wilson54fc1242009-06-22 21:01:46 +00001424
Jim Grosbachf859a542011-03-12 00:45:26 +00001425 def BLXr9_pred: ARMPseudoInst<(outs), (ins GPR:$func, pred:$p, variable_ops),
1426 Size4Bytes, IIC_Br,
Bob Wilson181d3fe2011-03-03 01:41:01 +00001427 [(ARMcall_pred GPR:$func)]>,
Jim Grosbachf859a542011-03-12 00:45:26 +00001428 Requires<[IsARM, HasV5T, IsDarwin]>;
Bob Wilson181d3fe2011-03-03 01:41:01 +00001429
Evan Chengf6bc4ae2009-07-14 01:49:27 +00001430 // ARMv4T
Bob Wilson1665b0a2010-02-16 17:24:15 +00001431 // Note: Restrict $func to the tGPR regclass to prevent it being in LR.
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001432 def BXr9_CALL : ARMPseudoInst<(outs), (ins tGPR:$func, variable_ops),
1433 Size8Bytes, IIC_Br, [(ARMcall_nolink tGPR:$func)]>,
1434 Requires<[IsARM, HasV4T, IsDarwin]>;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001435
1436 // ARMv4
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001437 def BMOVPCRXr9_CALL : ARMPseudoInst<(outs), (ins tGPR:$func, variable_ops),
1438 Size8Bytes, IIC_Br, [(ARMcall_nolink tGPR:$func)]>,
1439 Requires<[IsARM, NoV4T, IsDarwin]>;
Rafael Espindola35574632006-07-18 17:00:30 +00001440}
Rafael Espindoladc124a22006-05-18 21:45:49 +00001441
Dale Johannesen51e28e62010-06-03 21:09:53 +00001442// Tail calls.
1443
Jim Grosbach5edf24e2011-03-15 00:30:40 +00001444// FIXME: The Thumb versions of these should live in ARMInstrThumb.td
Dale Johannesen51e28e62010-06-03 21:09:53 +00001445let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1 in {
1446 // Darwin versions.
1447 let Defs = [R0, R1, R2, R3, R9, R12,
1448 D0, D1, D2, D3, D4, D5, D6, D7,
1449 D16, D17, D18, D19, D20, D21, D22, D23, D24, D25, D26,
1450 D27, D28, D29, D30, D31, PC],
1451 Uses = [SP] in {
Jim Grosbach5c86a0a2010-11-30 00:09:06 +00001452 def TCRETURNdi : PseudoInst<(outs), (ins i32imm:$dst, variable_ops),
1453 IIC_Br, []>, Requires<[IsDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001454
Jim Grosbach5c86a0a2010-11-30 00:09:06 +00001455 def TCRETURNri : PseudoInst<(outs), (ins tcGPR:$dst, variable_ops),
1456 IIC_Br, []>, Requires<[IsDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001457
Jim Grosbach5edf24e2011-03-15 00:30:40 +00001458 def TAILJMPd : ARMPseudoInst<(outs), (ins brtarget:$dst, variable_ops),
1459 Size4Bytes, IIC_Br,
Jim Grosbach5c86a0a2010-11-30 00:09:06 +00001460 []>, Requires<[IsARM, IsDarwin]>;
Dale Johannesen7835f1f2010-07-08 01:18:23 +00001461
Jim Grosbach5edf24e2011-03-15 00:30:40 +00001462 def tTAILJMPd: tPseudoInst<(outs), (ins brtarget:$dst, variable_ops),
1463 Size4Bytes, IIC_Br,
Jim Grosbach5c86a0a2010-11-30 00:09:06 +00001464 []>, Requires<[IsThumb, IsDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001465
Jim Grosbach5edf24e2011-03-15 00:30:40 +00001466 def TAILJMPr : ARMPseudoInst<(outs), (ins tcGPR:$dst, variable_ops),
1467 Size4Bytes, IIC_Br,
1468 []>, Requires<[IsARM, IsDarwin]>;
1469
1470 def tTAILJMPr : tPseudoInst<(outs), (ins tcGPR:$dst, variable_ops),
1471 Size4Bytes, IIC_Br,
1472 []>, Requires<[IsThumb, IsDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001473 }
1474
1475 // Non-Darwin versions (the difference is R9).
1476 let Defs = [R0, R1, R2, R3, R12,
1477 D0, D1, D2, D3, D4, D5, D6, D7,
1478 D16, D17, D18, D19, D20, D21, D22, D23, D24, D25, D26,
1479 D27, D28, D29, D30, D31, PC],
1480 Uses = [SP] in {
Jim Grosbach5c86a0a2010-11-30 00:09:06 +00001481 def TCRETURNdiND : PseudoInst<(outs), (ins i32imm:$dst, variable_ops),
1482 IIC_Br, []>, Requires<[IsNotDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001483
Jim Grosbach5c86a0a2010-11-30 00:09:06 +00001484 def TCRETURNriND : PseudoInst<(outs), (ins tcGPR:$dst, variable_ops),
1485 IIC_Br, []>, Requires<[IsNotDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001486
Jim Grosbach5edf24e2011-03-15 00:30:40 +00001487 def TAILJMPdND : ARMPseudoInst<(outs), (ins brtarget:$dst, variable_ops),
1488 Size4Bytes, IIC_Br,
Evan Cheng6523d2f2010-06-19 00:11:54 +00001489 []>, Requires<[IsARM, IsNotDarwin]>;
Dale Johannesen10416802010-06-18 20:44:28 +00001490
Jim Grosbach5edf24e2011-03-15 00:30:40 +00001491 def tTAILJMPdND : tPseudoInst<(outs), (ins brtarget:$dst, variable_ops),
1492 Size4Bytes, IIC_Br,
Evan Cheng6523d2f2010-06-19 00:11:54 +00001493 []>, Requires<[IsThumb, IsNotDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001494
Jim Grosbach5edf24e2011-03-15 00:30:40 +00001495 def TAILJMPrND : ARMPseudoInst<(outs), (ins tcGPR:$dst, variable_ops),
1496 Size4Bytes, IIC_Br,
1497 []>, Requires<[IsARM, IsNotDarwin]>;
1498 def tTAILJMPrND : tPseudoInst<(outs), (ins tcGPR:$dst, variable_ops),
1499 Size4Bytes, IIC_Br,
1500 []>, Requires<[IsThumb, IsNotDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001501 }
1502}
1503
David Goodwin1a8f36e2009-08-12 18:31:53 +00001504let isBranch = 1, isTerminator = 1 in {
Jim Grosbach72422d32011-03-11 23:24:15 +00001505 // B is "predicable" since it's just a Bcc with an 'always' condition.
Evan Chengaeafca02007-05-16 07:45:54 +00001506 let isBarrier = 1 in {
Evan Cheng5ada1992007-05-16 20:50:01 +00001507 let isPredicable = 1 in
Jim Grosbachcea5afc2011-03-11 23:25:21 +00001508 // FIXME: We shouldn't need this pseudo at all. Just using Bcc directly
1509 // should be sufficient.
Jim Grosbach72422d32011-03-11 23:24:15 +00001510 def B : ARMPseudoInst<(outs), (ins brtarget:$target), Size4Bytes, IIC_Br,
1511 [(br bb:$target)]>;
Evan Cheng44bec522007-05-15 01:29:07 +00001512
Jim Grosbach2dc77682010-11-29 18:37:44 +00001513 let isNotDuplicable = 1, isIndirectBranch = 1 in {
1514 def BR_JTr : ARMPseudoInst<(outs),
Jim Grosbach11fbff82010-11-29 18:53:24 +00001515 (ins GPR:$target, i32imm:$jt, i32imm:$id),
Jim Grosbach6e422112010-11-29 23:48:41 +00001516 SizeSpecial, IIC_Br,
1517 [(ARMbrjt GPR:$target, tjumptable:$jt, imm:$id)]>;
Jim Grosbach2dc77682010-11-29 18:37:44 +00001518 // FIXME: This shouldn't use the generic "addrmode2," but rather be split
1519 // into i12 and rs suffixed versions.
1520 def BR_JTm : ARMPseudoInst<(outs),
Jim Grosbach11fbff82010-11-29 18:53:24 +00001521 (ins addrmode2:$target, i32imm:$jt, i32imm:$id),
Jim Grosbach6e422112010-11-29 23:48:41 +00001522 SizeSpecial, IIC_Br,
Chris Lattnera1ca91a2010-11-02 23:40:41 +00001523 [(ARMbrjt (i32 (load addrmode2:$target)), tjumptable:$jt,
Jim Grosbach6e422112010-11-29 23:48:41 +00001524 imm:$id)]>;
Jim Grosbach0eb49c52010-11-21 01:26:01 +00001525 def BR_JTadd : ARMPseudoInst<(outs),
Jim Grosbach11fbff82010-11-29 18:53:24 +00001526 (ins GPR:$target, GPR:$idx, i32imm:$jt, i32imm:$id),
Jim Grosbach6e422112010-11-29 23:48:41 +00001527 SizeSpecial, IIC_Br,
Jim Grosbachf8dabac2010-11-17 21:05:55 +00001528 [(ARMbrjt (add GPR:$target, GPR:$idx), tjumptable:$jt,
Jim Grosbach6e422112010-11-29 23:48:41 +00001529 imm:$id)]>;
Chris Lattnera1ca91a2010-11-02 23:40:41 +00001530 } // isNotDuplicable = 1, isIndirectBranch = 1
Evan Cheng4df60f52008-11-07 09:06:08 +00001531 } // isBarrier = 1
Evan Chengaeafca02007-05-16 07:45:54 +00001532
Evan Chengc85e8322007-07-05 07:13:32 +00001533 // FIXME: should be able to write a pattern for ARMBrcond, but can't use
Jim Grosbach64171712010-02-16 21:07:46 +00001534 // a two-value operand where a dag node expects two operands. :(
Jason W Kim685c3502011-02-04 19:47:15 +00001535 def Bcc : ABI<0b1010, (outs), (ins br_target:$target),
Evan Cheng162e3092009-10-26 23:45:59 +00001536 IIC_Br, "b", "\t$target",
Jim Grosbachc466b932010-11-11 18:04:49 +00001537 [/*(ARMbrcond bb:$target, imm:$cc, CCR:$ccr)*/]> {
1538 bits<24> target;
1539 let Inst{23-0} = target;
1540 }
Rafael Espindola1ed3af12006-08-01 18:53:10 +00001541}
Rafael Espindola84b19be2006-07-16 01:02:57 +00001542
Johnny Chen8901e6f2011-03-31 17:53:50 +00001543// BLX (immediate) -- for disassembly only
1544def BLXi : AXI<(outs), (ins br_target:$target), BrMiscFrm, NoItinerary,
1545 "blx\t$target", [/* pattern left blank */]>,
1546 Requires<[IsARM, HasV5T]> {
1547 let Inst{31-25} = 0b1111101;
1548 bits<25> target;
1549 let Inst{23-0} = target{24-1};
1550 let Inst{24} = target{0};
1551}
1552
Johnny Chena1e76212010-02-13 02:51:09 +00001553// Branch and Exchange Jazelle -- for disassembly only
1554def BXJ : ABI<0b0001, (outs), (ins GPR:$func), NoItinerary, "bxj", "\t$func",
1555 [/* For disassembly only; pattern left blank */]> {
1556 let Inst{23-20} = 0b0010;
1557 //let Inst{19-8} = 0xfff;
1558 let Inst{7-4} = 0b0010;
1559}
1560
Johnny Chen0296f3e2010-02-16 21:59:54 +00001561// Secure Monitor Call is a system instruction -- for disassembly only
1562def SMC : ABI<0b0001, (outs), (ins i32imm:$opt), NoItinerary, "smc", "\t$opt",
1563 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach06ef4442010-10-13 22:38:23 +00001564 bits<4> opt;
1565 let Inst{23-4} = 0b01100000000000000111;
1566 let Inst{3-0} = opt;
Johnny Chen0296f3e2010-02-16 21:59:54 +00001567}
1568
Johnny Chen64dfb782010-02-16 20:04:27 +00001569// Supervisor Call (Software Interrupt) -- for disassembly only
Evan Cheng1e0eab12010-11-29 22:43:27 +00001570let isCall = 1, Uses = [SP] in {
Johnny Chen85d5a892010-02-10 18:02:25 +00001571def SVC : ABI<0b1111, (outs), (ins i32imm:$svc), IIC_Br, "svc", "\t$svc",
Jim Grosbach06ef4442010-10-13 22:38:23 +00001572 [/* For disassembly only; pattern left blank */]> {
1573 bits<24> svc;
1574 let Inst{23-0} = svc;
1575}
Johnny Chen85d5a892010-02-10 18:02:25 +00001576}
Nick Lewyckye27fa742011-03-17 01:46:14 +00001577def : MnemonicAlias<"swi", "svc">;
Johnny Chen85d5a892010-02-10 18:02:25 +00001578
Johnny Chenfb566792010-02-17 21:39:10 +00001579// Store Return State is a system instruction -- for disassembly only
Chris Lattner39ee0362010-10-31 19:10:56 +00001580let isCodeGenOnly = 1 in { // FIXME: This should not use submode!
Jim Grosbache6913602010-11-03 01:01:43 +00001581def SRSW : ABXI<{1,0,0,?}, (outs), (ins ldstm_mode:$amode, i32imm:$mode),
1582 NoItinerary, "srs${amode}\tsp!, $mode",
Johnny Chen64dfb782010-02-16 20:04:27 +00001583 [/* For disassembly only; pattern left blank */]> {
1584 let Inst{31-28} = 0b1111;
1585 let Inst{22-20} = 0b110; // W = 1
1586}
1587
Jim Grosbache6913602010-11-03 01:01:43 +00001588def SRS : ABXI<{1,0,0,?}, (outs), (ins ldstm_mode:$amode, i32imm:$mode),
1589 NoItinerary, "srs${amode}\tsp, $mode",
Johnny Chen64dfb782010-02-16 20:04:27 +00001590 [/* For disassembly only; pattern left blank */]> {
1591 let Inst{31-28} = 0b1111;
1592 let Inst{22-20} = 0b100; // W = 0
1593}
1594
Johnny Chenfb566792010-02-17 21:39:10 +00001595// Return From Exception is a system instruction -- for disassembly only
Jim Grosbache6913602010-11-03 01:01:43 +00001596def RFEW : ABXI<{1,0,0,?}, (outs), (ins ldstm_mode:$amode, GPR:$base),
1597 NoItinerary, "rfe${amode}\t$base!",
Johnny Chenfb566792010-02-17 21:39:10 +00001598 [/* For disassembly only; pattern left blank */]> {
1599 let Inst{31-28} = 0b1111;
1600 let Inst{22-20} = 0b011; // W = 1
1601}
1602
Jim Grosbache6913602010-11-03 01:01:43 +00001603def RFE : ABXI<{1,0,0,?}, (outs), (ins ldstm_mode:$amode, GPR:$base),
1604 NoItinerary, "rfe${amode}\t$base",
Johnny Chenfb566792010-02-17 21:39:10 +00001605 [/* For disassembly only; pattern left blank */]> {
1606 let Inst{31-28} = 0b1111;
1607 let Inst{22-20} = 0b001; // W = 0
1608}
Chris Lattner39ee0362010-10-31 19:10:56 +00001609} // isCodeGenOnly = 1
Johnny Chenfb566792010-02-17 21:39:10 +00001610
Evan Chenga8e29892007-01-19 07:51:42 +00001611//===----------------------------------------------------------------------===//
1612// Load / store Instructions.
1613//
Rafael Espindola82c678b2006-10-16 17:17:22 +00001614
Evan Chenga8e29892007-01-19 07:51:42 +00001615// Load
Jim Grosbach3e556122010-10-26 22:37:02 +00001616
1617
Evan Cheng7e2fe912010-10-28 06:47:08 +00001618defm LDR : AI_ldr1<0, "ldr", IIC_iLoad_r, IIC_iLoad_si,
Jim Grosbachc1d30212010-10-27 00:19:44 +00001619 UnOpFrag<(load node:$Src)>>;
Evan Cheng7e2fe912010-10-28 06:47:08 +00001620defm LDRB : AI_ldr1<1, "ldrb", IIC_iLoad_bh_r, IIC_iLoad_bh_si,
Jim Grosbachc1d30212010-10-27 00:19:44 +00001621 UnOpFrag<(zextloadi8 node:$Src)>>;
Evan Cheng7e2fe912010-10-28 06:47:08 +00001622defm STR : AI_str1<0, "str", IIC_iStore_r, IIC_iStore_si,
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001623 BinOpFrag<(store node:$LHS, node:$RHS)>>;
Evan Cheng7e2fe912010-10-28 06:47:08 +00001624defm STRB : AI_str1<1, "strb", IIC_iStore_bh_r, IIC_iStore_bh_si,
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001625 BinOpFrag<(truncstorei8 node:$LHS, node:$RHS)>>;
Rafael Espindola82c678b2006-10-16 17:17:22 +00001626
Evan Chengfa775d02007-03-19 07:20:03 +00001627// Special LDR for loads from non-pc-relative constpools.
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001628let canFoldAsLoad = 1, mayLoad = 1, neverHasSideEffects = 1,
1629 isReMaterializable = 1 in
Jim Grosbach9558b4c2010-11-19 21:07:51 +00001630def LDRcp : AI2ldst<0b010, 1, 0, (outs GPR:$Rt), (ins addrmode_imm12:$addr),
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001631 AddrMode_i12, LdFrm, IIC_iLoad_r, "ldr", "\t$Rt, $addr",
1632 []> {
Jim Grosbach3e556122010-10-26 22:37:02 +00001633 bits<4> Rt;
1634 bits<17> addr;
1635 let Inst{23} = addr{12}; // U (add = ('U' == 1))
1636 let Inst{19-16} = 0b1111;
1637 let Inst{15-12} = Rt;
1638 let Inst{11-0} = addr{11-0}; // imm12
1639}
Evan Chengfa775d02007-03-19 07:20:03 +00001640
Evan Chenga8e29892007-01-19 07:51:42 +00001641// Loads with zero extension
Jim Grosbachf1ce7cc2010-11-19 18:16:46 +00001642def LDRH : AI3ld<0b1011, 1, (outs GPR:$Rt), (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbach89e14c72010-11-17 18:11:11 +00001643 IIC_iLoad_bh_r, "ldrh", "\t$Rt, $addr",
1644 [(set GPR:$Rt, (zextloadi16 addrmode3:$addr))]>;
Rafael Espindola82c678b2006-10-16 17:17:22 +00001645
Evan Chenga8e29892007-01-19 07:51:42 +00001646// Loads with sign extension
Jim Grosbachf1ce7cc2010-11-19 18:16:46 +00001647def LDRSH : AI3ld<0b1111, 1, (outs GPR:$Rt), (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbach89e14c72010-11-17 18:11:11 +00001648 IIC_iLoad_bh_r, "ldrsh", "\t$Rt, $addr",
1649 [(set GPR:$Rt, (sextloadi16 addrmode3:$addr))]>;
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00001650
Jim Grosbachf1ce7cc2010-11-19 18:16:46 +00001651def LDRSB : AI3ld<0b1101, 1, (outs GPR:$Rt), (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbach89e14c72010-11-17 18:11:11 +00001652 IIC_iLoad_bh_r, "ldrsb", "\t$Rt, $addr",
1653 [(set GPR:$Rt, (sextloadi8 addrmode3:$addr))]>;
Rafael Espindolac391d162006-10-23 20:34:27 +00001654
Jim Grosbach9a3507f2011-04-01 20:26:57 +00001655let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1 in {
Evan Chenga8e29892007-01-19 07:51:42 +00001656// Load doubleword
Jim Grosbachf1ce7cc2010-11-19 18:16:46 +00001657def LDRD : AI3ld<0b1101, 0, (outs GPR:$Rd, GPR:$dst2),
1658 (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbach9a3507f2011-04-01 20:26:57 +00001659 IIC_iLoad_d_r, "ldrd", "\t$Rd, $dst2, $addr",
Misha Brukmanbf16f1d2009-08-27 14:14:21 +00001660 []>, Requires<[IsARM, HasV5TE]>;
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001661}
Rafael Espindolac391d162006-10-23 20:34:27 +00001662
Evan Chenga8e29892007-01-19 07:51:42 +00001663// Indexed loads
Jim Grosbachdf7e0f82010-11-13 01:28:30 +00001664multiclass AI2_ldridx<bit isByte, string opc, InstrItinClass itin> {
Jim Grosbach0f6e33b2010-11-13 01:07:20 +00001665 def _PRE : AI2ldstidx<1, isByte, 1, (outs GPR:$Rt, GPR:$Rn_wb),
1666 (ins addrmode2:$addr), IndexModePre, LdFrm, itin,
Jim Grosbach99f53d12010-11-15 20:47:07 +00001667 opc, "\t$Rt, $addr!", "$addr.base = $Rn_wb", []> {
1668 // {17-14} Rn
1669 // {13} 1 == Rm, 0 == imm12
1670 // {12} isAdd
1671 // {11-0} imm12/Rm
1672 bits<18> addr;
1673 let Inst{25} = addr{13};
1674 let Inst{23} = addr{12};
1675 let Inst{19-16} = addr{17-14};
1676 let Inst{11-0} = addr{11-0};
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00001677 let AsmMatchConverter = "CvtLdWriteBackRegAddrMode2";
Jim Grosbach99f53d12010-11-15 20:47:07 +00001678 }
Jim Grosbach0f6e33b2010-11-13 01:07:20 +00001679 def _POST : AI2ldstidx<1, isByte, 0, (outs GPR:$Rt, GPR:$Rn_wb),
Bruno Cardoso Lopesb41aaab2011-03-31 15:54:36 +00001680 (ins GPR:$Rn, am2offset:$offset),
1681 IndexModePost, LdFrm, itin,
1682 opc, "\t$Rt, [$Rn], $offset", "$Rn = $Rn_wb", []> {
Jim Grosbach99f53d12010-11-15 20:47:07 +00001683 // {13} 1 == Rm, 0 == imm12
1684 // {12} isAdd
1685 // {11-0} imm12/Rm
Bruno Cardoso Lopesb41aaab2011-03-31 15:54:36 +00001686 bits<14> offset;
1687 bits<4> Rn;
1688 let Inst{25} = offset{13};
1689 let Inst{23} = offset{12};
1690 let Inst{19-16} = Rn;
1691 let Inst{11-0} = offset{11-0};
Jim Grosbach99f53d12010-11-15 20:47:07 +00001692 }
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001693}
Rafael Espindoladc124a22006-05-18 21:45:49 +00001694
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001695let mayLoad = 1, neverHasSideEffects = 1 in {
Jim Grosbachdf7e0f82010-11-13 01:28:30 +00001696defm LDR : AI2_ldridx<0, "ldr", IIC_iLoad_ru>;
1697defm LDRB : AI2_ldridx<1, "ldrb", IIC_iLoad_bh_ru>;
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001698}
Rafael Espindola450856d2006-12-12 00:37:38 +00001699
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001700multiclass AI3_ldridx<bits<4> op, bit op20, string opc, InstrItinClass itin> {
1701 def _PRE : AI3ldstidx<op, op20, 1, 1, (outs GPR:$Rt, GPR:$Rn_wb),
1702 (ins addrmode3:$addr), IndexModePre,
1703 LdMiscFrm, itin,
1704 opc, "\t$Rt, $addr!", "$addr.base = $Rn_wb", []> {
1705 bits<14> addr;
1706 let Inst{23} = addr{8}; // U bit
1707 let Inst{22} = addr{13}; // 1 == imm8, 0 == Rm
1708 let Inst{19-16} = addr{12-9}; // Rn
1709 let Inst{11-8} = addr{7-4}; // imm7_4/zero
1710 let Inst{3-0} = addr{3-0}; // imm3_0/Rm
1711 }
1712 def _POST : AI3ldstidx<op, op20, 1, 0, (outs GPR:$Rt, GPR:$Rn_wb),
1713 (ins GPR:$Rn, am3offset:$offset), IndexModePost,
1714 LdMiscFrm, itin,
1715 opc, "\t$Rt, [$Rn], $offset", "$Rn = $Rn_wb", []> {
Jim Grosbach078e2392010-11-19 23:14:43 +00001716 bits<10> offset;
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001717 bits<4> Rn;
Jim Grosbach078e2392010-11-19 23:14:43 +00001718 let Inst{23} = offset{8}; // U bit
1719 let Inst{22} = offset{9}; // 1 == imm8, 0 == Rm
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001720 let Inst{19-16} = Rn;
Jim Grosbach078e2392010-11-19 23:14:43 +00001721 let Inst{11-8} = offset{7-4}; // imm7_4/zero
1722 let Inst{3-0} = offset{3-0}; // imm3_0/Rm
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001723 }
1724}
Rafael Espindola4e307642006-09-08 16:59:47 +00001725
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001726let mayLoad = 1, neverHasSideEffects = 1 in {
1727defm LDRH : AI3_ldridx<0b1011, 1, "ldrh", IIC_iLoad_bh_ru>;
1728defm LDRSH : AI3_ldridx<0b1111, 1, "ldrsh", IIC_iLoad_bh_ru>;
1729defm LDRSB : AI3_ldridx<0b1101, 1, "ldrsb", IIC_iLoad_bh_ru>;
1730let hasExtraDefRegAllocReq = 1, isCodeGenOnly = 1 in
1731defm LDRD : AI3_ldridx<0b1101, 0, "ldrd", IIC_iLoad_d_ru>;
1732} // mayLoad = 1, neverHasSideEffects = 1
Evan Chenga8e29892007-01-19 07:51:42 +00001733
Johnny Chenadb561d2010-02-18 03:27:42 +00001734// LDRT, LDRBT, LDRSBT, LDRHT, LDRSHT are for disassembly only.
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001735let mayLoad = 1, neverHasSideEffects = 1 in {
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00001736def LDRT : AI2ldstidx<1, 0, 0, (outs GPR:$Rt, GPR:$base_wb),
1737 (ins addrmode2:$addr), IndexModePost, LdFrm, IIC_iLoad_ru,
1738 "ldrt", "\t$Rt, $addr", "$addr.base = $base_wb", []> {
1739 // {17-14} Rn
1740 // {13} 1 == Rm, 0 == imm12
1741 // {12} isAdd
1742 // {11-0} imm12/Rm
1743 bits<18> addr;
1744 let Inst{25} = addr{13};
1745 let Inst{23} = addr{12};
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001746 let Inst{21} = 1; // overwrite
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00001747 let Inst{19-16} = addr{17-14};
1748 let Inst{11-0} = addr{11-0};
1749 let AsmMatchConverter = "CvtLdWriteBackRegAddrMode2";
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001750}
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00001751def LDRBT : AI2ldstidx<1, 1, 0, (outs GPR:$Rt, GPR:$base_wb),
1752 (ins addrmode2:$addr), IndexModePost, LdFrm, IIC_iLoad_bh_ru,
1753 "ldrbt", "\t$Rt, $addr", "$addr.base = $base_wb", []> {
1754 // {17-14} Rn
1755 // {13} 1 == Rm, 0 == imm12
1756 // {12} isAdd
1757 // {11-0} imm12/Rm
1758 bits<18> addr;
1759 let Inst{25} = addr{13};
1760 let Inst{23} = addr{12};
Johnny Chenadb561d2010-02-18 03:27:42 +00001761 let Inst{21} = 1; // overwrite
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00001762 let Inst{19-16} = addr{17-14};
1763 let Inst{11-0} = addr{11-0};
1764 let AsmMatchConverter = "CvtLdWriteBackRegAddrMode2";
Johnny Chenadb561d2010-02-18 03:27:42 +00001765}
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001766def LDRSBT : AI3ldstidx<0b1101, 1, 1, 0, (outs GPR:$dst, GPR:$base_wb),
1767 (ins GPR:$base, am3offset:$offset), IndexModePost,
1768 LdMiscFrm, IIC_iLoad_bh_ru,
Johnny Chenadb561d2010-02-18 03:27:42 +00001769 "ldrsbt", "\t$dst, [$base], $offset", "$base = $base_wb", []> {
1770 let Inst{21} = 1; // overwrite
1771}
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001772def LDRHT : AI3ldstidx<0b1011, 1, 1, 0, (outs GPR:$dst, GPR:$base_wb),
1773 (ins GPR:$base, am3offset:$offset), IndexModePost,
1774 LdMiscFrm, IIC_iLoad_bh_ru,
1775 "ldrht", "\t$dst, [$base], $offset", "$base = $base_wb", []> {
Johnny Chenadb561d2010-02-18 03:27:42 +00001776 let Inst{21} = 1; // overwrite
1777}
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001778def LDRSHT : AI3ldstidx<0b1111, 1, 1, 0, (outs GPR:$dst, GPR:$base_wb),
1779 (ins GPR:$base, am3offset:$offset), IndexModePost,
1780 LdMiscFrm, IIC_iLoad_bh_ru,
Johnny Chenadb561d2010-02-18 03:27:42 +00001781 "ldrsht", "\t$dst, [$base], $offset", "$base = $base_wb", []> {
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001782 let Inst{21} = 1; // overwrite
1783}
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001784}
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001785
Evan Chenga8e29892007-01-19 07:51:42 +00001786// Store
Evan Chenga8e29892007-01-19 07:51:42 +00001787
1788// Stores with truncate
Jim Grosbach2aeb6122010-11-19 22:14:31 +00001789def STRH : AI3str<0b1011, (outs), (ins GPR:$Rt, addrmode3:$addr), StMiscFrm,
Jim Grosbach570a9222010-11-11 01:09:40 +00001790 IIC_iStore_bh_r, "strh", "\t$Rt, $addr",
1791 [(truncstorei16 GPR:$Rt, addrmode3:$addr)]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001792
Evan Chenga8e29892007-01-19 07:51:42 +00001793// Store doubleword
Jim Grosbach9a3507f2011-04-01 20:26:57 +00001794let mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1 in
1795def STRD : AI3str<0b1111, (outs), (ins GPR:$Rt, GPR:$src2, addrmode3:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001796 StMiscFrm, IIC_iStore_d_r,
Jim Grosbach9a3507f2011-04-01 20:26:57 +00001797 "strd", "\t$Rt, $src2, $addr", []>, Requires<[IsARM, HasV5TE]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001798
1799// Indexed stores
Jim Grosbach953557f42010-11-19 21:35:06 +00001800def STR_PRE : AI2stridx<0, 1, (outs GPR:$Rn_wb),
Jim Grosbach99f53d12010-11-15 20:47:07 +00001801 (ins GPR:$Rt, GPR:$Rn, am2offset:$offset),
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001802 IndexModePre, StFrm, IIC_iStore_ru,
Jim Grosbacha1b41752010-11-19 22:06:57 +00001803 "str", "\t$Rt, [$Rn, $offset]!", "$Rn = $Rn_wb",
1804 [(set GPR:$Rn_wb,
Jim Grosbach953557f42010-11-19 21:35:06 +00001805 (pre_store GPR:$Rt, GPR:$Rn, am2offset:$offset))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001806
Jim Grosbach953557f42010-11-19 21:35:06 +00001807def STR_POST : AI2stridx<0, 0, (outs GPR:$Rn_wb),
Jim Grosbach99f53d12010-11-15 20:47:07 +00001808 (ins GPR:$Rt, GPR:$Rn, am2offset:$offset),
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001809 IndexModePost, StFrm, IIC_iStore_ru,
Jim Grosbacha1b41752010-11-19 22:06:57 +00001810 "str", "\t$Rt, [$Rn], $offset", "$Rn = $Rn_wb",
1811 [(set GPR:$Rn_wb,
Jim Grosbach953557f42010-11-19 21:35:06 +00001812 (post_store GPR:$Rt, GPR:$Rn, am2offset:$offset))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001813
Jim Grosbacha1b41752010-11-19 22:06:57 +00001814def STRB_PRE : AI2stridx<1, 1, (outs GPR:$Rn_wb),
1815 (ins GPR:$Rt, GPR:$Rn, am2offset:$offset),
1816 IndexModePre, StFrm, IIC_iStore_bh_ru,
1817 "strb", "\t$Rt, [$Rn, $offset]!", "$Rn = $Rn_wb",
1818 [(set GPR:$Rn_wb, (pre_truncsti8 GPR:$Rt,
1819 GPR:$Rn, am2offset:$offset))]>;
1820def STRB_POST: AI2stridx<1, 0, (outs GPR:$Rn_wb),
1821 (ins GPR:$Rt, GPR:$Rn, am2offset:$offset),
1822 IndexModePost, StFrm, IIC_iStore_bh_ru,
1823 "strb", "\t$Rt, [$Rn], $offset", "$Rn = $Rn_wb",
1824 [(set GPR:$Rn_wb, (post_truncsti8 GPR:$Rt,
1825 GPR:$Rn, am2offset:$offset))]>;
1826
Jim Grosbach2dc77682010-11-29 18:37:44 +00001827def STRH_PRE : AI3stridx<0b1011, 0, 1, (outs GPR:$Rn_wb),
1828 (ins GPR:$Rt, GPR:$Rn, am3offset:$offset),
1829 IndexModePre, StMiscFrm, IIC_iStore_ru,
1830 "strh", "\t$Rt, [$Rn, $offset]!", "$Rn = $Rn_wb",
1831 [(set GPR:$Rn_wb,
1832 (pre_truncsti16 GPR:$Rt, GPR:$Rn, am3offset:$offset))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001833
Jim Grosbach2dc77682010-11-29 18:37:44 +00001834def STRH_POST: AI3stridx<0b1011, 0, 0, (outs GPR:$Rn_wb),
1835 (ins GPR:$Rt, GPR:$Rn, am3offset:$offset),
1836 IndexModePost, StMiscFrm, IIC_iStore_bh_ru,
1837 "strh", "\t$Rt, [$Rn], $offset", "$Rn = $Rn_wb",
1838 [(set GPR:$Rn_wb, (post_truncsti16 GPR:$Rt,
1839 GPR:$Rn, am3offset:$offset))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001840
Johnny Chen39a4bb32010-02-18 22:31:18 +00001841// For disassembly only
1842def STRD_PRE : AI3stdpr<(outs GPR:$base_wb),
1843 (ins GPR:$src1, GPR:$src2, GPR:$base, am3offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001844 StMiscFrm, IIC_iStore_d_ru,
Johnny Chen39a4bb32010-02-18 22:31:18 +00001845 "strd", "\t$src1, $src2, [$base, $offset]!",
1846 "$base = $base_wb", []>;
1847
1848// For disassembly only
1849def STRD_POST: AI3stdpo<(outs GPR:$base_wb),
1850 (ins GPR:$src1, GPR:$src2, GPR:$base, am3offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001851 StMiscFrm, IIC_iStore_d_ru,
Johnny Chen39a4bb32010-02-18 22:31:18 +00001852 "strd", "\t$src1, $src2, [$base], $offset",
1853 "$base = $base_wb", []>;
1854
Johnny Chenad4df4c2010-03-01 19:22:00 +00001855// STRT, STRBT, and STRHT are for disassembly only.
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001856
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00001857def STRT : AI2stridxT<0, 0, (outs GPR:$Rn_wb), (ins GPR:$Rt, addrmode2:$addr),
1858 IndexModePost, StFrm, IIC_iStore_ru,
1859 "strt", "\t$Rt, $addr", "$addr.base = $Rn_wb",
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001860 [/* For disassembly only; pattern left blank */]> {
1861 let Inst{21} = 1; // overwrite
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00001862 let AsmMatchConverter = "CvtStWriteBackRegAddrMode2";
1863}
1864
1865def STRBT : AI2stridxT<1, 0, (outs GPR:$Rn_wb), (ins GPR:$Rt, addrmode2:$addr),
1866 IndexModePost, StFrm, IIC_iStore_bh_ru,
1867 "strbt", "\t$Rt, $addr", "$addr.base = $Rn_wb",
1868 [/* For disassembly only; pattern left blank */]> {
1869 let Inst{21} = 1; // overwrite
1870 let AsmMatchConverter = "CvtStWriteBackRegAddrMode2";
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001871}
1872
Johnny Chenad4df4c2010-03-01 19:22:00 +00001873def STRHT: AI3sthpo<(outs GPR:$base_wb),
1874 (ins GPR:$src, GPR:$base,am3offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001875 StMiscFrm, IIC_iStore_bh_ru,
Johnny Chenad4df4c2010-03-01 19:22:00 +00001876 "strht", "\t$src, [$base], $offset", "$base = $base_wb",
1877 [/* For disassembly only; pattern left blank */]> {
1878 let Inst{21} = 1; // overwrite
1879}
1880
Evan Chenga8e29892007-01-19 07:51:42 +00001881//===----------------------------------------------------------------------===//
1882// Load / store multiple Instructions.
1883//
1884
Bill Wendling6c470b82010-11-13 09:09:38 +00001885multiclass arm_ldst_mult<string asm, bit L_bit, Format f,
1886 InstrItinClass itin, InstrItinClass itin_upd> {
Bill Wendling73fe34a2010-11-16 01:16:36 +00001887 def IA :
Bill Wendling6c470b82010-11-13 09:09:38 +00001888 AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1889 IndexModeNone, f, itin,
Bill Wendling73fe34a2010-11-16 01:16:36 +00001890 !strconcat(asm, "ia${p}\t$Rn, $regs"), "", []> {
Bill Wendling6c470b82010-11-13 09:09:38 +00001891 let Inst{24-23} = 0b01; // Increment After
1892 let Inst{21} = 0; // No writeback
1893 let Inst{20} = L_bit;
1894 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00001895 def IA_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00001896 AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1897 IndexModeUpd, f, itin_upd,
Bill Wendling73fe34a2010-11-16 01:16:36 +00001898 !strconcat(asm, "ia${p}\t$Rn!, $regs"), "$Rn = $wb", []> {
Bill Wendling6c470b82010-11-13 09:09:38 +00001899 let Inst{24-23} = 0b01; // Increment After
Bill Wendling73fe34a2010-11-16 01:16:36 +00001900 let Inst{21} = 1; // Writeback
Bill Wendling6c470b82010-11-13 09:09:38 +00001901 let Inst{20} = L_bit;
1902 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00001903 def DA :
Bill Wendling6c470b82010-11-13 09:09:38 +00001904 AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1905 IndexModeNone, f, itin,
1906 !strconcat(asm, "da${p}\t$Rn, $regs"), "", []> {
1907 let Inst{24-23} = 0b00; // Decrement After
1908 let Inst{21} = 0; // No writeback
1909 let Inst{20} = L_bit;
1910 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00001911 def DA_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00001912 AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1913 IndexModeUpd, f, itin_upd,
1914 !strconcat(asm, "da${p}\t$Rn!, $regs"), "$Rn = $wb", []> {
1915 let Inst{24-23} = 0b00; // Decrement After
Bill Wendling73fe34a2010-11-16 01:16:36 +00001916 let Inst{21} = 1; // Writeback
Bill Wendling6c470b82010-11-13 09:09:38 +00001917 let Inst{20} = L_bit;
1918 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00001919 def DB :
Bill Wendling6c470b82010-11-13 09:09:38 +00001920 AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1921 IndexModeNone, f, itin,
1922 !strconcat(asm, "db${p}\t$Rn, $regs"), "", []> {
1923 let Inst{24-23} = 0b10; // Decrement Before
1924 let Inst{21} = 0; // No writeback
1925 let Inst{20} = L_bit;
1926 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00001927 def DB_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00001928 AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1929 IndexModeUpd, f, itin_upd,
1930 !strconcat(asm, "db${p}\t$Rn!, $regs"), "$Rn = $wb", []> {
1931 let Inst{24-23} = 0b10; // Decrement Before
Bill Wendling73fe34a2010-11-16 01:16:36 +00001932 let Inst{21} = 1; // Writeback
Bill Wendling6c470b82010-11-13 09:09:38 +00001933 let Inst{20} = L_bit;
1934 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00001935 def IB :
Bill Wendling6c470b82010-11-13 09:09:38 +00001936 AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1937 IndexModeNone, f, itin,
1938 !strconcat(asm, "ib${p}\t$Rn, $regs"), "", []> {
1939 let Inst{24-23} = 0b11; // Increment Before
1940 let Inst{21} = 0; // No writeback
1941 let Inst{20} = L_bit;
1942 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00001943 def IB_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00001944 AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1945 IndexModeUpd, f, itin_upd,
1946 !strconcat(asm, "ib${p}\t$Rn!, $regs"), "$Rn = $wb", []> {
1947 let Inst{24-23} = 0b11; // Increment Before
Bill Wendling73fe34a2010-11-16 01:16:36 +00001948 let Inst{21} = 1; // Writeback
Bill Wendling6c470b82010-11-13 09:09:38 +00001949 let Inst{20} = L_bit;
1950 }
Owen Anderson19f6f502011-03-18 19:47:14 +00001951}
Bill Wendling6c470b82010-11-13 09:09:38 +00001952
Bill Wendlingc93989a2010-11-13 11:20:05 +00001953let neverHasSideEffects = 1 in {
Bill Wendlingddc918b2010-11-13 10:57:02 +00001954
1955let mayLoad = 1, hasExtraDefRegAllocReq = 1 in
1956defm LDM : arm_ldst_mult<"ldm", 1, LdStMulFrm, IIC_iLoad_m, IIC_iLoad_mu>;
1957
1958let mayStore = 1, hasExtraSrcRegAllocReq = 1 in
1959defm STM : arm_ldst_mult<"stm", 0, LdStMulFrm, IIC_iStore_m, IIC_iStore_mu>;
1960
1961} // neverHasSideEffects
1962
Bob Wilson0fef5842011-01-06 19:24:32 +00001963// Load / Store Multiple Mnemonic Aliases
Bill Wendling73fe34a2010-11-16 01:16:36 +00001964def : MnemonicAlias<"ldm", "ldmia">;
1965def : MnemonicAlias<"stm", "stmia">;
1966
1967// FIXME: remove when we have a way to marking a MI with these properties.
1968// FIXME: Should pc be an implicit operand like PICADD, etc?
1969let isReturn = 1, isTerminator = 1, isBarrier = 1, mayLoad = 1,
1970 hasExtraDefRegAllocReq = 1, isCodeGenOnly = 1 in
Jim Grosbachdd119882011-03-11 22:51:41 +00001971def LDMIA_RET : ARMPseudoInst<(outs GPR:$wb), (ins GPR:$Rn, pred:$p,
1972 reglist:$regs, variable_ops),
1973 Size4Bytes, IIC_iLoad_mBr, []>,
1974 RegConstraint<"$Rn = $wb">;
Evan Chenga8e29892007-01-19 07:51:42 +00001975
Evan Chenga8e29892007-01-19 07:51:42 +00001976//===----------------------------------------------------------------------===//
1977// Move Instructions.
1978//
1979
Evan Chengcd799b92009-06-12 20:46:18 +00001980let neverHasSideEffects = 1 in
Jim Grosbachf59818b2010-10-12 18:09:12 +00001981def MOVr : AsI1<0b1101, (outs GPR:$Rd), (ins GPR:$Rm), DPFrm, IIC_iMOVr,
1982 "mov", "\t$Rd, $Rm", []>, UnaryDP {
1983 bits<4> Rd;
1984 bits<4> Rm;
Jim Grosbach56ac9072010-10-08 21:45:55 +00001985
Johnny Chen04301522009-11-07 00:54:36 +00001986 let Inst{11-4} = 0b00000000;
Bob Wilson8e86b512009-10-14 19:00:24 +00001987 let Inst{25} = 0;
Jim Grosbachf59818b2010-10-12 18:09:12 +00001988 let Inst{3-0} = Rm;
1989 let Inst{15-12} = Rd;
Bob Wilson8e86b512009-10-14 19:00:24 +00001990}
1991
Dale Johannesen38d5f042010-06-15 22:24:08 +00001992// A version for the smaller set of tail call registers.
1993let neverHasSideEffects = 1 in
Jim Grosbacha9a968d2010-10-22 23:48:29 +00001994def MOVr_TC : AsI1<0b1101, (outs tcGPR:$Rd), (ins tcGPR:$Rm), DPFrm,
Jim Grosbachf59818b2010-10-12 18:09:12 +00001995 IIC_iMOVr, "mov", "\t$Rd, $Rm", []>, UnaryDP {
1996 bits<4> Rd;
1997 bits<4> Rm;
Jim Grosbach56ac9072010-10-08 21:45:55 +00001998
Dale Johannesen38d5f042010-06-15 22:24:08 +00001999 let Inst{11-4} = 0b00000000;
2000 let Inst{25} = 0;
Jim Grosbachf59818b2010-10-12 18:09:12 +00002001 let Inst{3-0} = Rm;
2002 let Inst{15-12} = Rd;
Dale Johannesen38d5f042010-06-15 22:24:08 +00002003}
2004
Evan Chengf40deed2010-10-27 23:41:30 +00002005def MOVs : AsI1<0b1101, (outs GPR:$Rd), (ins shift_so_reg:$src),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002006 DPSoRegFrm, IIC_iMOVsr,
Evan Chengf40deed2010-10-27 23:41:30 +00002007 "mov", "\t$Rd, $src", [(set GPR:$Rd, shift_so_reg:$src)]>,
2008 UnaryDP {
Jim Grosbach58456c02010-10-14 23:28:31 +00002009 bits<4> Rd;
Jim Grosbach1de588d2010-10-14 18:54:27 +00002010 bits<12> src;
Jim Grosbach58456c02010-10-14 23:28:31 +00002011 let Inst{15-12} = Rd;
Johnny Chen6da3fe62011-04-01 23:15:50 +00002012 let Inst{19-16} = 0b0000;
Jim Grosbach1de588d2010-10-14 18:54:27 +00002013 let Inst{11-0} = src;
Bob Wilson8e86b512009-10-14 19:00:24 +00002014 let Inst{25} = 0;
2015}
Evan Chenga2515702007-03-19 07:09:02 +00002016
Evan Chengc4af4632010-11-17 20:13:28 +00002017let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1 in
Jim Grosbach2a6a93d2010-10-12 23:18:08 +00002018def MOVi : AsI1<0b1101, (outs GPR:$Rd), (ins so_imm:$imm), DPFrm, IIC_iMOVi,
2019 "mov", "\t$Rd, $imm", [(set GPR:$Rd, so_imm:$imm)]>, UnaryDP {
Jim Grosbachf59818b2010-10-12 18:09:12 +00002020 bits<4> Rd;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +00002021 bits<12> imm;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002022 let Inst{25} = 1;
Jim Grosbachf59818b2010-10-12 18:09:12 +00002023 let Inst{15-12} = Rd;
2024 let Inst{19-16} = 0b0000;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +00002025 let Inst{11-0} = imm;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002026}
2027
Evan Chengc4af4632010-11-17 20:13:28 +00002028let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1 in
Evan Cheng75972122011-01-13 07:58:56 +00002029def MOVi16 : AI1<0b1000, (outs GPR:$Rd), (ins i32imm_hilo16:$imm),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002030 DPFrm, IIC_iMOVi,
Jim Grosbach1de588d2010-10-14 18:54:27 +00002031 "movw", "\t$Rd, $imm",
2032 [(set GPR:$Rd, imm0_65535:$imm)]>,
Johnny Chen92e63d82010-02-01 23:06:04 +00002033 Requires<[IsARM, HasV6T2]>, UnaryDP {
Jim Grosbach1de588d2010-10-14 18:54:27 +00002034 bits<4> Rd;
2035 bits<16> imm;
2036 let Inst{15-12} = Rd;
2037 let Inst{11-0} = imm{11-0};
2038 let Inst{19-16} = imm{15-12};
Bob Wilson5361cd22009-10-13 17:35:30 +00002039 let Inst{20} = 0;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002040 let Inst{25} = 1;
2041}
2042
Evan Cheng53519f02011-01-21 18:55:51 +00002043def MOVi16_ga_pcrel : PseudoInst<(outs GPR:$Rd),
2044 (ins i32imm:$addr, pclabel:$id), IIC_iMOVi, []>;
Evan Cheng5de5d4b2011-01-17 08:03:18 +00002045
2046let Constraints = "$src = $Rd" in {
Evan Cheng75972122011-01-13 07:58:56 +00002047def MOVTi16 : AI1<0b1010, (outs GPR:$Rd), (ins GPR:$src, i32imm_hilo16:$imm),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002048 DPFrm, IIC_iMOVi,
Jim Grosbach1de588d2010-10-14 18:54:27 +00002049 "movt", "\t$Rd, $imm",
2050 [(set GPR:$Rd,
Jim Grosbach64171712010-02-16 21:07:46 +00002051 (or (and GPR:$src, 0xffff),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002052 lo16AllZero:$imm))]>, UnaryDP,
2053 Requires<[IsARM, HasV6T2]> {
Jim Grosbach1de588d2010-10-14 18:54:27 +00002054 bits<4> Rd;
2055 bits<16> imm;
2056 let Inst{15-12} = Rd;
2057 let Inst{11-0} = imm{11-0};
2058 let Inst{19-16} = imm{15-12};
Bob Wilson5361cd22009-10-13 17:35:30 +00002059 let Inst{20} = 0;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002060 let Inst{25} = 1;
Evan Cheng7995ef32009-09-09 01:47:07 +00002061}
Evan Cheng13ab0202007-07-10 18:08:01 +00002062
Evan Cheng53519f02011-01-21 18:55:51 +00002063def MOVTi16_ga_pcrel : PseudoInst<(outs GPR:$Rd),
2064 (ins GPR:$src, i32imm:$addr, pclabel:$id), IIC_iMOVi, []>;
Evan Cheng5de5d4b2011-01-17 08:03:18 +00002065
2066} // Constraints
2067
Evan Cheng20956592009-10-21 08:15:52 +00002068def : ARMPat<(or GPR:$src, 0xffff0000), (MOVTi16 GPR:$src, 0xffff)>,
2069 Requires<[IsARM, HasV6T2]>;
2070
David Goodwinca01a8d2009-09-01 18:32:09 +00002071let Uses = [CPSR] in
Jim Grosbach99594eb2010-11-18 01:38:26 +00002072def RRX: PseudoInst<(outs GPR:$Rd), (ins GPR:$Rm), IIC_iMOVsi,
Jim Grosbach7032f922010-10-14 22:57:13 +00002073 [(set GPR:$Rd, (ARMrrx GPR:$Rm))]>, UnaryDP,
2074 Requires<[IsARM]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002075
2076// These aren't really mov instructions, but we have to define them this way
2077// due to flag operands.
2078
Evan Cheng071a2792007-09-11 19:55:27 +00002079let Defs = [CPSR] in {
Jim Grosbach99594eb2010-11-18 01:38:26 +00002080def MOVsrl_flag : PseudoInst<(outs GPR:$dst), (ins GPR:$src), IIC_iMOVsi,
Jim Grosbach7032f922010-10-14 22:57:13 +00002081 [(set GPR:$dst, (ARMsrl_flag GPR:$src))]>, UnaryDP,
2082 Requires<[IsARM]>;
Jim Grosbach99594eb2010-11-18 01:38:26 +00002083def MOVsra_flag : PseudoInst<(outs GPR:$dst), (ins GPR:$src), IIC_iMOVsi,
Jim Grosbach7032f922010-10-14 22:57:13 +00002084 [(set GPR:$dst, (ARMsra_flag GPR:$src))]>, UnaryDP,
2085 Requires<[IsARM]>;
Evan Cheng071a2792007-09-11 19:55:27 +00002086}
Evan Chenga8e29892007-01-19 07:51:42 +00002087
Evan Chenga8e29892007-01-19 07:51:42 +00002088//===----------------------------------------------------------------------===//
2089// Extend Instructions.
2090//
2091
2092// Sign extenders
2093
Evan Cheng576a3962010-09-25 00:49:35 +00002094defm SXTB : AI_ext_rrot<0b01101010,
2095 "sxtb", UnOpFrag<(sext_inreg node:$Src, i8)>>;
2096defm SXTH : AI_ext_rrot<0b01101011,
2097 "sxth", UnOpFrag<(sext_inreg node:$Src, i16)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00002098
Evan Cheng576a3962010-09-25 00:49:35 +00002099defm SXTAB : AI_exta_rrot<0b01101010,
Evan Cheng97f48c32008-11-06 22:15:19 +00002100 "sxtab", BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS, i8))>>;
Evan Cheng576a3962010-09-25 00:49:35 +00002101defm SXTAH : AI_exta_rrot<0b01101011,
Evan Cheng97f48c32008-11-06 22:15:19 +00002102 "sxtah", BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS,i16))>>;
Evan Chenga8e29892007-01-19 07:51:42 +00002103
Johnny Chen2ec5e492010-02-22 21:50:40 +00002104// For disassembly only
Evan Cheng576a3962010-09-25 00:49:35 +00002105defm SXTB16 : AI_ext_rrot_np<0b01101000, "sxtb16">;
Johnny Chen2ec5e492010-02-22 21:50:40 +00002106
2107// For disassembly only
Evan Cheng576a3962010-09-25 00:49:35 +00002108defm SXTAB16 : AI_exta_rrot_np<0b01101000, "sxtab16">;
Evan Chenga8e29892007-01-19 07:51:42 +00002109
2110// Zero extenders
2111
2112let AddedComplexity = 16 in {
Evan Cheng576a3962010-09-25 00:49:35 +00002113defm UXTB : AI_ext_rrot<0b01101110,
2114 "uxtb" , UnOpFrag<(and node:$Src, 0x000000FF)>>;
2115defm UXTH : AI_ext_rrot<0b01101111,
2116 "uxth" , UnOpFrag<(and node:$Src, 0x0000FFFF)>>;
2117defm UXTB16 : AI_ext_rrot<0b01101100,
2118 "uxtb16", UnOpFrag<(and node:$Src, 0x00FF00FF)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00002119
Jim Grosbach542f6422010-07-28 23:25:44 +00002120// FIXME: This pattern incorrectly assumes the shl operator is a rotate.
2121// The transformation should probably be done as a combiner action
2122// instead so we can include a check for masking back in the upper
2123// eight bits of the source into the lower eight bits of the result.
2124//def : ARMV6Pat<(and (shl GPR:$Src, (i32 8)), 0xFF00FF),
2125// (UXTB16r_rot GPR:$Src, 24)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002126def : ARMV6Pat<(and (srl GPR:$Src, (i32 8)), 0xFF00FF),
Evan Chenga8e29892007-01-19 07:51:42 +00002127 (UXTB16r_rot GPR:$Src, 8)>;
2128
Evan Cheng576a3962010-09-25 00:49:35 +00002129defm UXTAB : AI_exta_rrot<0b01101110, "uxtab",
Evan Chenga8e29892007-01-19 07:51:42 +00002130 BinOpFrag<(add node:$LHS, (and node:$RHS, 0x00FF))>>;
Evan Cheng576a3962010-09-25 00:49:35 +00002131defm UXTAH : AI_exta_rrot<0b01101111, "uxtah",
Evan Chenga8e29892007-01-19 07:51:42 +00002132 BinOpFrag<(add node:$LHS, (and node:$RHS, 0xFFFF))>>;
Rafael Espindola3c000bf2006-08-21 22:00:32 +00002133}
2134
Evan Chenga8e29892007-01-19 07:51:42 +00002135// This isn't safe in general, the add is two 16-bit units, not a 32-bit add.
Johnny Chen2ec5e492010-02-22 21:50:40 +00002136// For disassembly only
Evan Cheng576a3962010-09-25 00:49:35 +00002137defm UXTAB16 : AI_exta_rrot_np<0b01101100, "uxtab16">;
Rafael Espindola817e7fd2006-09-11 19:24:19 +00002138
Evan Chenga8e29892007-01-19 07:51:42 +00002139
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002140def SBFX : I<(outs GPR:$Rd),
2141 (ins GPR:$Rn, imm0_31:$lsb, imm0_31_m1:$width),
Evan Cheng0e55fd62010-09-30 01:08:25 +00002142 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002143 "sbfx", "\t$Rd, $Rn, $lsb, $width", "", []>,
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002144 Requires<[IsARM, HasV6T2]> {
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002145 bits<4> Rd;
2146 bits<4> Rn;
2147 bits<5> lsb;
2148 bits<5> width;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002149 let Inst{27-21} = 0b0111101;
2150 let Inst{6-4} = 0b101;
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002151 let Inst{20-16} = width;
2152 let Inst{15-12} = Rd;
2153 let Inst{11-7} = lsb;
2154 let Inst{3-0} = Rn;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002155}
2156
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002157def UBFX : I<(outs GPR:$Rd),
2158 (ins GPR:$Rn, imm0_31:$lsb, imm0_31_m1:$width),
Evan Cheng0e55fd62010-09-30 01:08:25 +00002159 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002160 "ubfx", "\t$Rd, $Rn, $lsb, $width", "", []>,
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002161 Requires<[IsARM, HasV6T2]> {
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002162 bits<4> Rd;
2163 bits<4> Rn;
2164 bits<5> lsb;
2165 bits<5> width;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002166 let Inst{27-21} = 0b0111111;
2167 let Inst{6-4} = 0b101;
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002168 let Inst{20-16} = width;
2169 let Inst{15-12} = Rd;
2170 let Inst{11-7} = lsb;
2171 let Inst{3-0} = Rn;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002172}
2173
Evan Chenga8e29892007-01-19 07:51:42 +00002174//===----------------------------------------------------------------------===//
2175// Arithmetic Instructions.
2176//
2177
Jim Grosbach26421962008-10-14 20:36:24 +00002178defm ADD : AsI1_bin_irs<0b0100, "add",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002179 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Evan Cheng8de898a2009-06-26 00:19:44 +00002180 BinOpFrag<(add node:$LHS, node:$RHS)>, 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00002181defm SUB : AsI1_bin_irs<0b0010, "sub",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002182 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Evan Cheng7fd7ca42008-09-17 07:53:38 +00002183 BinOpFrag<(sub node:$LHS, node:$RHS)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00002184
Evan Chengc85e8322007-07-05 07:13:32 +00002185// ADD and SUB with 's' bit set.
Jim Grosbache5165492009-11-09 00:11:35 +00002186defm ADDS : AI1_bin_s_irs<0b0100, "adds",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002187 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Jim Grosbache5165492009-11-09 00:11:35 +00002188 BinOpFrag<(addc node:$LHS, node:$RHS)>, 1>;
2189defm SUBS : AI1_bin_s_irs<0b0010, "subs",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002190 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Evan Cheng1e249e32009-06-25 20:59:23 +00002191 BinOpFrag<(subc node:$LHS, node:$RHS)>>;
Evan Cheng2c614c52007-06-06 10:17:05 +00002192
Evan Cheng62674222009-06-25 23:34:10 +00002193defm ADC : AI1_adde_sube_irs<0b0101, "adc",
Jim Grosbach0a145f32010-02-16 20:17:57 +00002194 BinOpFrag<(adde_dead_carry node:$LHS, node:$RHS)>, 1>;
Evan Cheng62674222009-06-25 23:34:10 +00002195defm SBC : AI1_adde_sube_irs<0b0110, "sbc",
Jim Grosbach0a145f32010-02-16 20:17:57 +00002196 BinOpFrag<(sube_dead_carry node:$LHS, node:$RHS)>>;
Daniel Dunbar238100a2011-01-10 15:26:35 +00002197
2198// ADC and SUBC with 's' bit set.
Jim Grosbache5165492009-11-09 00:11:35 +00002199defm ADCS : AI1_adde_sube_s_irs<0b0101, "adcs",
Jim Grosbach0a145f32010-02-16 20:17:57 +00002200 BinOpFrag<(adde_live_carry node:$LHS, node:$RHS)>, 1>;
Jim Grosbache5165492009-11-09 00:11:35 +00002201defm SBCS : AI1_adde_sube_s_irs<0b0110, "sbcs",
Jim Grosbach0a145f32010-02-16 20:17:57 +00002202 BinOpFrag<(sube_live_carry node:$LHS, node:$RHS) >>;
Evan Chenga8e29892007-01-19 07:51:42 +00002203
Jim Grosbach84760882010-10-15 18:42:41 +00002204def RSBri : AsI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm,
2205 IIC_iALUi, "rsb", "\t$Rd, $Rn, $imm",
2206 [(set GPR:$Rd, (sub so_imm:$imm, GPR:$Rn))]> {
2207 bits<4> Rd;
2208 bits<4> Rn;
2209 bits<12> imm;
2210 let Inst{25} = 1;
2211 let Inst{15-12} = Rd;
2212 let Inst{19-16} = Rn;
2213 let Inst{11-0} = imm;
Evan Cheng7995ef32009-09-09 01:47:07 +00002214}
Evan Cheng13ab0202007-07-10 18:08:01 +00002215
Bob Wilsoncff71782010-08-05 18:23:43 +00002216// The reg/reg form is only defined for the disassembler; for codegen it is
2217// equivalent to SUBrr.
Jim Grosbach84760882010-10-15 18:42:41 +00002218def RSBrr : AsI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm,
2219 IIC_iALUr, "rsb", "\t$Rd, $Rn, $Rm",
Bob Wilson751aaf82010-08-05 19:00:21 +00002220 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach84760882010-10-15 18:42:41 +00002221 bits<4> Rd;
2222 bits<4> Rn;
2223 bits<4> Rm;
2224 let Inst{11-4} = 0b00000000;
2225 let Inst{25} = 0;
2226 let Inst{3-0} = Rm;
2227 let Inst{15-12} = Rd;
2228 let Inst{19-16} = Rn;
Bob Wilsoncff71782010-08-05 18:23:43 +00002229}
2230
Jim Grosbach84760882010-10-15 18:42:41 +00002231def RSBrs : AsI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift),
2232 DPSoRegFrm, IIC_iALUsr, "rsb", "\t$Rd, $Rn, $shift",
2233 [(set GPR:$Rd, (sub so_reg:$shift, GPR:$Rn))]> {
2234 bits<4> Rd;
2235 bits<4> Rn;
2236 bits<12> shift;
2237 let Inst{25} = 0;
2238 let Inst{11-0} = shift;
2239 let Inst{15-12} = Rd;
2240 let Inst{19-16} = Rn;
Bob Wilson7e053bb2009-10-26 22:34:44 +00002241}
Evan Chengc85e8322007-07-05 07:13:32 +00002242
2243// RSB with 's' bit set.
Daniel Dunbar238100a2011-01-10 15:26:35 +00002244let isCodeGenOnly = 1, Defs = [CPSR] in {
Jim Grosbach84760882010-10-15 18:42:41 +00002245def RSBSri : AI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm,
2246 IIC_iALUi, "rsbs", "\t$Rd, $Rn, $imm",
2247 [(set GPR:$Rd, (subc so_imm:$imm, GPR:$Rn))]> {
2248 bits<4> Rd;
2249 bits<4> Rn;
2250 bits<12> imm;
2251 let Inst{25} = 1;
2252 let Inst{20} = 1;
2253 let Inst{15-12} = Rd;
2254 let Inst{19-16} = Rn;
2255 let Inst{11-0} = imm;
Evan Cheng7995ef32009-09-09 01:47:07 +00002256}
Kevin Enderbyd39647d2011-03-02 23:08:33 +00002257def RSBSrr : AI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm,
2258 IIC_iALUr, "rsbs", "\t$Rd, $Rn, $Rm",
2259 [/* For disassembly only; pattern left blank */]> {
2260 bits<4> Rd;
2261 bits<4> Rn;
2262 bits<4> Rm;
2263 let Inst{11-4} = 0b00000000;
2264 let Inst{25} = 0;
2265 let Inst{20} = 1;
2266 let Inst{3-0} = Rm;
2267 let Inst{15-12} = Rd;
2268 let Inst{19-16} = Rn;
2269}
Jim Grosbach84760882010-10-15 18:42:41 +00002270def RSBSrs : AI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift),
2271 DPSoRegFrm, IIC_iALUsr, "rsbs", "\t$Rd, $Rn, $shift",
2272 [(set GPR:$Rd, (subc so_reg:$shift, GPR:$Rn))]> {
2273 bits<4> Rd;
2274 bits<4> Rn;
2275 bits<12> shift;
2276 let Inst{25} = 0;
2277 let Inst{20} = 1;
2278 let Inst{11-0} = shift;
2279 let Inst{15-12} = Rd;
2280 let Inst{19-16} = Rn;
Bob Wilson7e053bb2009-10-26 22:34:44 +00002281}
Evan Cheng071a2792007-09-11 19:55:27 +00002282}
Evan Chengc85e8322007-07-05 07:13:32 +00002283
Evan Cheng62674222009-06-25 23:34:10 +00002284let Uses = [CPSR] in {
Jim Grosbach84760882010-10-15 18:42:41 +00002285def RSCri : AsI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
2286 DPFrm, IIC_iALUi, "rsc", "\t$Rd, $Rn, $imm",
2287 [(set GPR:$Rd, (sube_dead_carry so_imm:$imm, GPR:$Rn))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +00002288 Requires<[IsARM]> {
Jim Grosbach84760882010-10-15 18:42:41 +00002289 bits<4> Rd;
2290 bits<4> Rn;
2291 bits<12> imm;
2292 let Inst{25} = 1;
2293 let Inst{15-12} = Rd;
2294 let Inst{19-16} = Rn;
2295 let Inst{11-0} = imm;
Evan Cheng7995ef32009-09-09 01:47:07 +00002296}
Bob Wilsona1d410d2010-08-05 18:59:36 +00002297// The reg/reg form is only defined for the disassembler; for codegen it is
2298// equivalent to SUBrr.
Jim Grosbach84760882010-10-15 18:42:41 +00002299def RSCrr : AsI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2300 DPFrm, IIC_iALUr, "rsc", "\t$Rd, $Rn, $Rm",
Bob Wilsona1d410d2010-08-05 18:59:36 +00002301 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach84760882010-10-15 18:42:41 +00002302 bits<4> Rd;
2303 bits<4> Rn;
2304 bits<4> Rm;
2305 let Inst{11-4} = 0b00000000;
2306 let Inst{25} = 0;
2307 let Inst{3-0} = Rm;
2308 let Inst{15-12} = Rd;
2309 let Inst{19-16} = Rn;
Bob Wilsona1d410d2010-08-05 18:59:36 +00002310}
Jim Grosbach84760882010-10-15 18:42:41 +00002311def RSCrs : AsI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift),
2312 DPSoRegFrm, IIC_iALUsr, "rsc", "\t$Rd, $Rn, $shift",
2313 [(set GPR:$Rd, (sube_dead_carry so_reg:$shift, GPR:$Rn))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +00002314 Requires<[IsARM]> {
Jim Grosbach84760882010-10-15 18:42:41 +00002315 bits<4> Rd;
2316 bits<4> Rn;
2317 bits<12> shift;
2318 let Inst{25} = 0;
2319 let Inst{11-0} = shift;
2320 let Inst{15-12} = Rd;
2321 let Inst{19-16} = Rn;
Bob Wilsondda95832009-10-26 22:59:12 +00002322}
Evan Cheng62674222009-06-25 23:34:10 +00002323}
2324
2325// FIXME: Allow these to be predicated.
Daniel Dunbar238100a2011-01-10 15:26:35 +00002326let isCodeGenOnly = 1, Defs = [CPSR], Uses = [CPSR] in {
Jim Grosbach84760882010-10-15 18:42:41 +00002327def RSCSri : AXI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
2328 DPFrm, IIC_iALUi, "rscs\t$Rd, $Rn, $imm",
2329 [(set GPR:$Rd, (sube_dead_carry so_imm:$imm, GPR:$Rn))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +00002330 Requires<[IsARM]> {
Jim Grosbach84760882010-10-15 18:42:41 +00002331 bits<4> Rd;
2332 bits<4> Rn;
2333 bits<12> imm;
2334 let Inst{25} = 1;
2335 let Inst{20} = 1;
2336 let Inst{15-12} = Rd;
2337 let Inst{19-16} = Rn;
2338 let Inst{11-0} = imm;
Evan Cheng7995ef32009-09-09 01:47:07 +00002339}
Jim Grosbach84760882010-10-15 18:42:41 +00002340def RSCSrs : AXI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift),
2341 DPSoRegFrm, IIC_iALUsr, "rscs\t$Rd, $Rn, $shift",
2342 [(set GPR:$Rd, (sube_dead_carry so_reg:$shift, GPR:$Rn))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +00002343 Requires<[IsARM]> {
Jim Grosbach84760882010-10-15 18:42:41 +00002344 bits<4> Rd;
2345 bits<4> Rn;
2346 bits<12> shift;
2347 let Inst{25} = 0;
2348 let Inst{20} = 1;
2349 let Inst{11-0} = shift;
2350 let Inst{15-12} = Rd;
2351 let Inst{19-16} = Rn;
Bob Wilsondda95832009-10-26 22:59:12 +00002352}
Evan Cheng071a2792007-09-11 19:55:27 +00002353}
Evan Cheng2c614c52007-06-06 10:17:05 +00002354
Evan Chenga8e29892007-01-19 07:51:42 +00002355// (sub X, imm) gets canonicalized to (add X, -imm). Match this form.
Jim Grosbach502e0aa2010-07-14 17:45:16 +00002356// The assume-no-carry-in form uses the negation of the input since add/sub
2357// assume opposite meanings of the carry flag (i.e., carry == !borrow).
2358// See the definition of AddWithCarry() in the ARM ARM A2.2.1 for the gory
2359// details.
Evan Chenga8e29892007-01-19 07:51:42 +00002360def : ARMPat<(add GPR:$src, so_imm_neg:$imm),
2361 (SUBri GPR:$src, so_imm_neg:$imm)>;
Jim Grosbach502e0aa2010-07-14 17:45:16 +00002362def : ARMPat<(addc GPR:$src, so_imm_neg:$imm),
2363 (SUBSri GPR:$src, so_imm_neg:$imm)>;
2364// The with-carry-in form matches bitwise not instead of the negation.
2365// Effectively, the inverse interpretation of the carry flag already accounts
2366// for part of the negation.
2367def : ARMPat<(adde GPR:$src, so_imm_not:$imm),
2368 (SBCri GPR:$src, so_imm_not:$imm)>;
Evan Chenga8e29892007-01-19 07:51:42 +00002369
2370// Note: These are implemented in C++ code, because they have to generate
2371// ADD/SUBrs instructions, which use a complex pattern that a xform function
2372// cannot produce.
2373// (mul X, 2^n+1) -> (add (X << n), X)
2374// (mul X, 2^n-1) -> (rsb X, (X << n))
2375
Johnny Chen667d1272010-02-22 18:50:54 +00002376// ARM Arithmetic Instruction -- for disassembly only
Johnny Chen2faf3912010-02-14 06:32:20 +00002377// GPR:$dst = GPR:$a op GPR:$b
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002378class AAI<bits<8> op27_20, bits<8> op11_4, string opc,
Bruno Cardoso Lopes03016002011-01-21 14:07:40 +00002379 list<dag> pattern = [/* For disassembly only; pattern left blank */],
2380 dag iops = (ins GPR:$Rn, GPR:$Rm), string asm = "\t$Rd, $Rn, $Rm">
2381 : AI<(outs GPR:$Rd), iops, DPFrm, IIC_iALUr, opc, asm, pattern> {
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002382 bits<4> Rn;
Bruno Cardoso Lopes03016002011-01-21 14:07:40 +00002383 bits<4> Rd;
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002384 bits<4> Rm;
Johnny Chen08b85f32010-02-13 01:21:01 +00002385 let Inst{27-20} = op27_20;
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002386 let Inst{11-4} = op11_4;
2387 let Inst{19-16} = Rn;
2388 let Inst{15-12} = Rd;
2389 let Inst{3-0} = Rm;
Johnny Chen08b85f32010-02-13 01:21:01 +00002390}
2391
Johnny Chen667d1272010-02-22 18:50:54 +00002392// Saturating add/subtract -- for disassembly only
2393
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002394def QADD : AAI<0b00010000, 0b00000101, "qadd",
Bruno Cardoso Lopes03016002011-01-21 14:07:40 +00002395 [(set GPR:$Rd, (int_arm_qadd GPR:$Rm, GPR:$Rn))],
2396 (ins GPR:$Rm, GPR:$Rn), "\t$Rd, $Rm, $Rn">;
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002397def QSUB : AAI<0b00010010, 0b00000101, "qsub",
Bruno Cardoso Lopes03016002011-01-21 14:07:40 +00002398 [(set GPR:$Rd, (int_arm_qsub GPR:$Rm, GPR:$Rn))],
2399 (ins GPR:$Rm, GPR:$Rn), "\t$Rd, $Rm, $Rn">;
2400def QDADD : AAI<0b00010100, 0b00000101, "qdadd", [], (ins GPR:$Rm, GPR:$Rn),
2401 "\t$Rd, $Rm, $Rn">;
2402def QDSUB : AAI<0b00010110, 0b00000101, "qdsub", [], (ins GPR:$Rm, GPR:$Rn),
2403 "\t$Rd, $Rm, $Rn">;
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002404
2405def QADD16 : AAI<0b01100010, 0b11110001, "qadd16">;
2406def QADD8 : AAI<0b01100010, 0b11111001, "qadd8">;
2407def QASX : AAI<0b01100010, 0b11110011, "qasx">;
2408def QSAX : AAI<0b01100010, 0b11110101, "qsax">;
2409def QSUB16 : AAI<0b01100010, 0b11110111, "qsub16">;
2410def QSUB8 : AAI<0b01100010, 0b11111111, "qsub8">;
2411def UQADD16 : AAI<0b01100110, 0b11110001, "uqadd16">;
2412def UQADD8 : AAI<0b01100110, 0b11111001, "uqadd8">;
2413def UQASX : AAI<0b01100110, 0b11110011, "uqasx">;
2414def UQSAX : AAI<0b01100110, 0b11110101, "uqsax">;
2415def UQSUB16 : AAI<0b01100110, 0b11110111, "uqsub16">;
2416def UQSUB8 : AAI<0b01100110, 0b11111111, "uqsub8">;
Johnny Chen667d1272010-02-22 18:50:54 +00002417
2418// Signed/Unsigned add/subtract -- for disassembly only
2419
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002420def SASX : AAI<0b01100001, 0b11110011, "sasx">;
2421def SADD16 : AAI<0b01100001, 0b11110001, "sadd16">;
2422def SADD8 : AAI<0b01100001, 0b11111001, "sadd8">;
2423def SSAX : AAI<0b01100001, 0b11110101, "ssax">;
2424def SSUB16 : AAI<0b01100001, 0b11110111, "ssub16">;
2425def SSUB8 : AAI<0b01100001, 0b11111111, "ssub8">;
2426def UASX : AAI<0b01100101, 0b11110011, "uasx">;
2427def UADD16 : AAI<0b01100101, 0b11110001, "uadd16">;
2428def UADD8 : AAI<0b01100101, 0b11111001, "uadd8">;
2429def USAX : AAI<0b01100101, 0b11110101, "usax">;
2430def USUB16 : AAI<0b01100101, 0b11110111, "usub16">;
2431def USUB8 : AAI<0b01100101, 0b11111111, "usub8">;
Johnny Chen667d1272010-02-22 18:50:54 +00002432
2433// Signed/Unsigned halving add/subtract -- for disassembly only
2434
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002435def SHASX : AAI<0b01100011, 0b11110011, "shasx">;
2436def SHADD16 : AAI<0b01100011, 0b11110001, "shadd16">;
2437def SHADD8 : AAI<0b01100011, 0b11111001, "shadd8">;
2438def SHSAX : AAI<0b01100011, 0b11110101, "shsax">;
2439def SHSUB16 : AAI<0b01100011, 0b11110111, "shsub16">;
2440def SHSUB8 : AAI<0b01100011, 0b11111111, "shsub8">;
2441def UHASX : AAI<0b01100111, 0b11110011, "uhasx">;
2442def UHADD16 : AAI<0b01100111, 0b11110001, "uhadd16">;
2443def UHADD8 : AAI<0b01100111, 0b11111001, "uhadd8">;
2444def UHSAX : AAI<0b01100111, 0b11110101, "uhsax">;
2445def UHSUB16 : AAI<0b01100111, 0b11110111, "uhsub16">;
2446def UHSUB8 : AAI<0b01100111, 0b11111111, "uhsub8">;
Johnny Chen667d1272010-02-22 18:50:54 +00002447
Johnny Chenadc77332010-02-26 22:04:29 +00002448// Unsigned Sum of Absolute Differences [and Accumulate] -- for disassembly only
Johnny Chen667d1272010-02-22 18:50:54 +00002449
Jim Grosbach70987fb2010-10-18 23:35:38 +00002450def USAD8 : AI<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
Johnny Chen667d1272010-02-22 18:50:54 +00002451 MulFrm /* for convenience */, NoItinerary, "usad8",
Jim Grosbach70987fb2010-10-18 23:35:38 +00002452 "\t$Rd, $Rn, $Rm", []>,
Johnny Chen667d1272010-02-22 18:50:54 +00002453 Requires<[IsARM, HasV6]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002454 bits<4> Rd;
2455 bits<4> Rn;
2456 bits<4> Rm;
Johnny Chen667d1272010-02-22 18:50:54 +00002457 let Inst{27-20} = 0b01111000;
2458 let Inst{15-12} = 0b1111;
2459 let Inst{7-4} = 0b0001;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002460 let Inst{19-16} = Rd;
2461 let Inst{11-8} = Rm;
2462 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002463}
Jim Grosbach70987fb2010-10-18 23:35:38 +00002464def USADA8 : AI<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
Johnny Chen667d1272010-02-22 18:50:54 +00002465 MulFrm /* for convenience */, NoItinerary, "usada8",
Jim Grosbach70987fb2010-10-18 23:35:38 +00002466 "\t$Rd, $Rn, $Rm, $Ra", []>,
Johnny Chen667d1272010-02-22 18:50:54 +00002467 Requires<[IsARM, HasV6]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002468 bits<4> Rd;
2469 bits<4> Rn;
2470 bits<4> Rm;
2471 bits<4> Ra;
Johnny Chen667d1272010-02-22 18:50:54 +00002472 let Inst{27-20} = 0b01111000;
2473 let Inst{7-4} = 0b0001;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002474 let Inst{19-16} = Rd;
2475 let Inst{15-12} = Ra;
2476 let Inst{11-8} = Rm;
2477 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002478}
2479
2480// Signed/Unsigned saturate -- for disassembly only
2481
Jim Grosbach70987fb2010-10-18 23:35:38 +00002482def SSAT : AI<(outs GPR:$Rd), (ins i32imm:$sat_imm, GPR:$a, shift_imm:$sh),
2483 SatFrm, NoItinerary, "ssat", "\t$Rd, $sat_imm, $a$sh",
Bob Wilsoneaf1c982010-08-11 23:10:46 +00002484 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002485 bits<4> Rd;
2486 bits<5> sat_imm;
2487 bits<4> Rn;
2488 bits<8> sh;
Johnny Chen667d1272010-02-22 18:50:54 +00002489 let Inst{27-21} = 0b0110101;
Bob Wilsoneaf1c982010-08-11 23:10:46 +00002490 let Inst{5-4} = 0b01;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002491 let Inst{20-16} = sat_imm;
2492 let Inst{15-12} = Rd;
2493 let Inst{11-7} = sh{7-3};
2494 let Inst{6} = sh{0};
2495 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002496}
2497
Jim Grosbach70987fb2010-10-18 23:35:38 +00002498def SSAT16 : AI<(outs GPR:$Rd), (ins i32imm:$sat_imm, GPR:$Rn), SatFrm,
2499 NoItinerary, "ssat16", "\t$Rd, $sat_imm, $Rn",
Johnny Chen667d1272010-02-22 18:50:54 +00002500 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002501 bits<4> Rd;
2502 bits<4> sat_imm;
2503 bits<4> Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002504 let Inst{27-20} = 0b01101010;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002505 let Inst{11-4} = 0b11110011;
2506 let Inst{15-12} = Rd;
2507 let Inst{19-16} = sat_imm;
2508 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002509}
2510
Jim Grosbach70987fb2010-10-18 23:35:38 +00002511def USAT : AI<(outs GPR:$Rd), (ins i32imm:$sat_imm, GPR:$a, shift_imm:$sh),
2512 SatFrm, NoItinerary, "usat", "\t$Rd, $sat_imm, $a$sh",
Bob Wilsoneaf1c982010-08-11 23:10:46 +00002513 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002514 bits<4> Rd;
2515 bits<5> sat_imm;
2516 bits<4> Rn;
2517 bits<8> sh;
Johnny Chen667d1272010-02-22 18:50:54 +00002518 let Inst{27-21} = 0b0110111;
Bob Wilsoneaf1c982010-08-11 23:10:46 +00002519 let Inst{5-4} = 0b01;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002520 let Inst{15-12} = Rd;
2521 let Inst{11-7} = sh{7-3};
2522 let Inst{6} = sh{0};
2523 let Inst{20-16} = sat_imm;
2524 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002525}
2526
Jim Grosbach70987fb2010-10-18 23:35:38 +00002527def USAT16 : AI<(outs GPR:$Rd), (ins i32imm:$sat_imm, GPR:$a), SatFrm,
2528 NoItinerary, "usat16", "\t$Rd, $sat_imm, $a",
Johnny Chen667d1272010-02-22 18:50:54 +00002529 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002530 bits<4> Rd;
2531 bits<4> sat_imm;
2532 bits<4> Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002533 let Inst{27-20} = 0b01101110;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002534 let Inst{11-4} = 0b11110011;
2535 let Inst{15-12} = Rd;
2536 let Inst{19-16} = sat_imm;
2537 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002538}
Evan Chenga8e29892007-01-19 07:51:42 +00002539
Bob Wilsoneaf1c982010-08-11 23:10:46 +00002540def : ARMV6Pat<(int_arm_ssat GPR:$a, imm:$pos), (SSAT imm:$pos, GPR:$a, 0)>;
2541def : ARMV6Pat<(int_arm_usat GPR:$a, imm:$pos), (USAT imm:$pos, GPR:$a, 0)>;
Nate Begeman0e0a20e2010-07-29 22:48:09 +00002542
Evan Chenga8e29892007-01-19 07:51:42 +00002543//===----------------------------------------------------------------------===//
2544// Bitwise Instructions.
2545//
2546
Jim Grosbach26421962008-10-14 20:36:24 +00002547defm AND : AsI1_bin_irs<0b0000, "and",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002548 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Evan Cheng8de898a2009-06-26 00:19:44 +00002549 BinOpFrag<(and node:$LHS, node:$RHS)>, 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00002550defm ORR : AsI1_bin_irs<0b1100, "orr",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002551 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Evan Cheng8de898a2009-06-26 00:19:44 +00002552 BinOpFrag<(or node:$LHS, node:$RHS)>, 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00002553defm EOR : AsI1_bin_irs<0b0001, "eor",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002554 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Evan Cheng8de898a2009-06-26 00:19:44 +00002555 BinOpFrag<(xor node:$LHS, node:$RHS)>, 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00002556defm BIC : AsI1_bin_irs<0b1110, "bic",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002557 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Evan Cheng7fd7ca42008-09-17 07:53:38 +00002558 BinOpFrag<(and node:$LHS, (not node:$RHS))>>;
Evan Chenga8e29892007-01-19 07:51:42 +00002559
Jim Grosbach3fea191052010-10-21 22:03:21 +00002560def BFC : I<(outs GPR:$Rd), (ins GPR:$src, bf_inv_mask_imm:$imm),
David Goodwin2f54a2f2009-11-02 17:28:36 +00002561 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach3fea191052010-10-21 22:03:21 +00002562 "bfc", "\t$Rd, $imm", "$src = $Rd",
2563 [(set GPR:$Rd, (and GPR:$src, bf_inv_mask_imm:$imm))]>,
Evan Cheng36a0aeb2009-07-06 22:23:46 +00002564 Requires<[IsARM, HasV6T2]> {
Jim Grosbach3fea191052010-10-21 22:03:21 +00002565 bits<4> Rd;
2566 bits<10> imm;
Evan Cheng36a0aeb2009-07-06 22:23:46 +00002567 let Inst{27-21} = 0b0111110;
2568 let Inst{6-0} = 0b0011111;
Jim Grosbach3fea191052010-10-21 22:03:21 +00002569 let Inst{15-12} = Rd;
2570 let Inst{11-7} = imm{4-0}; // lsb
2571 let Inst{20-16} = imm{9-5}; // width
Evan Cheng36a0aeb2009-07-06 22:23:46 +00002572}
2573
Johnny Chenb2503c02010-02-17 06:31:48 +00002574// A8.6.18 BFI - Bitfield insert (Encoding A1)
Jim Grosbach3fea191052010-10-21 22:03:21 +00002575def BFI : I<(outs GPR:$Rd), (ins GPR:$src, GPR:$Rn, bf_inv_mask_imm:$imm),
Johnny Chenb2503c02010-02-17 06:31:48 +00002576 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach3fea191052010-10-21 22:03:21 +00002577 "bfi", "\t$Rd, $Rn, $imm", "$src = $Rd",
2578 [(set GPR:$Rd, (ARMbfi GPR:$src, GPR:$Rn,
Jim Grosbach469bbdb2010-07-16 23:05:05 +00002579 bf_inv_mask_imm:$imm))]>,
Johnny Chenb2503c02010-02-17 06:31:48 +00002580 Requires<[IsARM, HasV6T2]> {
Jim Grosbach3fea191052010-10-21 22:03:21 +00002581 bits<4> Rd;
2582 bits<4> Rn;
2583 bits<10> imm;
Johnny Chenb2503c02010-02-17 06:31:48 +00002584 let Inst{27-21} = 0b0111110;
2585 let Inst{6-4} = 0b001; // Rn: Inst{3-0} != 15
Jim Grosbach3fea191052010-10-21 22:03:21 +00002586 let Inst{15-12} = Rd;
2587 let Inst{11-7} = imm{4-0}; // lsb
2588 let Inst{20-16} = imm{9-5}; // width
2589 let Inst{3-0} = Rn;
Johnny Chenb2503c02010-02-17 06:31:48 +00002590}
2591
Bruno Cardoso Lopesa461d422011-01-18 20:45:56 +00002592// GNU as only supports this form of bfi (w/ 4 arguments)
2593let isAsmParserOnly = 1 in
2594def BFI4p : I<(outs GPR:$Rd), (ins GPR:$src, GPR:$Rn,
2595 lsb_pos_imm:$lsb, width_imm:$width),
2596 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iUNAsi,
2597 "bfi", "\t$Rd, $Rn, $lsb, $width", "$src = $Rd",
2598 []>, Requires<[IsARM, HasV6T2]> {
2599 bits<4> Rd;
2600 bits<4> Rn;
2601 bits<5> lsb;
2602 bits<5> width;
2603 let Inst{27-21} = 0b0111110;
2604 let Inst{6-4} = 0b001; // Rn: Inst{3-0} != 15
2605 let Inst{15-12} = Rd;
2606 let Inst{11-7} = lsb;
2607 let Inst{20-16} = width; // Custom encoder => lsb+width-1
2608 let Inst{3-0} = Rn;
2609}
2610
Jim Grosbach36860462010-10-21 22:19:32 +00002611def MVNr : AsI1<0b1111, (outs GPR:$Rd), (ins GPR:$Rm), DPFrm, IIC_iMVNr,
2612 "mvn", "\t$Rd, $Rm",
2613 [(set GPR:$Rd, (not GPR:$Rm))]>, UnaryDP {
2614 bits<4> Rd;
2615 bits<4> Rm;
Johnny Chen48d5ccf2010-01-31 11:22:28 +00002616 let Inst{25} = 0;
Jim Grosbach36860462010-10-21 22:19:32 +00002617 let Inst{19-16} = 0b0000;
Johnny Chen04301522009-11-07 00:54:36 +00002618 let Inst{11-4} = 0b00000000;
Jim Grosbach36860462010-10-21 22:19:32 +00002619 let Inst{15-12} = Rd;
2620 let Inst{3-0} = Rm;
Bob Wilson8e86b512009-10-14 19:00:24 +00002621}
Jim Grosbach36860462010-10-21 22:19:32 +00002622def MVNs : AsI1<0b1111, (outs GPR:$Rd), (ins so_reg:$shift), DPSoRegFrm,
2623 IIC_iMVNsr, "mvn", "\t$Rd, $shift",
2624 [(set GPR:$Rd, (not so_reg:$shift))]>, UnaryDP {
2625 bits<4> Rd;
Jim Grosbach36860462010-10-21 22:19:32 +00002626 bits<12> shift;
Johnny Chen48d5ccf2010-01-31 11:22:28 +00002627 let Inst{25} = 0;
Jim Grosbach36860462010-10-21 22:19:32 +00002628 let Inst{19-16} = 0b0000;
2629 let Inst{15-12} = Rd;
2630 let Inst{11-0} = shift;
Johnny Chen48d5ccf2010-01-31 11:22:28 +00002631}
Evan Chengc4af4632010-11-17 20:13:28 +00002632let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1 in
Jim Grosbach36860462010-10-21 22:19:32 +00002633def MVNi : AsI1<0b1111, (outs GPR:$Rd), (ins so_imm:$imm), DPFrm,
2634 IIC_iMVNi, "mvn", "\t$Rd, $imm",
2635 [(set GPR:$Rd, so_imm_not:$imm)]>,UnaryDP {
2636 bits<4> Rd;
Jim Grosbach36860462010-10-21 22:19:32 +00002637 bits<12> imm;
2638 let Inst{25} = 1;
2639 let Inst{19-16} = 0b0000;
2640 let Inst{15-12} = Rd;
2641 let Inst{11-0} = imm;
Evan Cheng7995ef32009-09-09 01:47:07 +00002642}
Evan Chenga8e29892007-01-19 07:51:42 +00002643
2644def : ARMPat<(and GPR:$src, so_imm_not:$imm),
2645 (BICri GPR:$src, so_imm_not:$imm)>;
2646
2647//===----------------------------------------------------------------------===//
2648// Multiply Instructions.
2649//
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002650class AsMul1I32<bits<7> opcod, dag oops, dag iops, InstrItinClass itin,
2651 string opc, string asm, list<dag> pattern>
2652 : AsMul1I<opcod, oops, iops, itin, opc, asm, pattern> {
2653 bits<4> Rd;
2654 bits<4> Rm;
2655 bits<4> Rn;
2656 let Inst{19-16} = Rd;
2657 let Inst{11-8} = Rm;
2658 let Inst{3-0} = Rn;
2659}
2660class AsMul1I64<bits<7> opcod, dag oops, dag iops, InstrItinClass itin,
2661 string opc, string asm, list<dag> pattern>
2662 : AsMul1I<opcod, oops, iops, itin, opc, asm, pattern> {
2663 bits<4> RdLo;
2664 bits<4> RdHi;
2665 bits<4> Rm;
2666 bits<4> Rn;
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002667 let Inst{19-16} = RdHi;
2668 let Inst{15-12} = RdLo;
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002669 let Inst{11-8} = Rm;
2670 let Inst{3-0} = Rn;
2671}
Evan Chenga8e29892007-01-19 07:51:42 +00002672
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002673let isCommutable = 1 in {
2674let Constraints = "@earlyclobber $Rd" in
Anton Korobeynikov1d8334e2011-01-16 21:28:33 +00002675def MULv5: ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm,
2676 pred:$p, cc_out:$s),
2677 Size4Bytes, IIC_iMUL32,
2678 [(set GPR:$Rd, (mul GPR:$Rn, GPR:$Rm))]>,
2679 Requires<[IsARM, NoV6]>;
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002680
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002681def MUL : AsMul1I32<0b0000000, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2682 IIC_iMUL32, "mul", "\t$Rd, $Rn, $Rm",
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002683 [(set GPR:$Rd, (mul GPR:$Rn, GPR:$Rm))]>,
2684 Requires<[IsARM, HasV6]>;
2685}
Evan Chenga8e29892007-01-19 07:51:42 +00002686
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002687let Constraints = "@earlyclobber $Rd" in
Anton Korobeynikov1d8334e2011-01-16 21:28:33 +00002688def MLAv5: ARMPseudoInst<(outs GPR:$Rd),
2689 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra, pred:$p, cc_out:$s),
Owen Anderson19f6f502011-03-18 19:47:14 +00002690 Size4Bytes, IIC_iMAC32,
2691 [(set GPR:$Rd, (add (mul GPR:$Rn, GPR:$Rm), GPR:$Ra))]>,
Anton Korobeynikov1d8334e2011-01-16 21:28:33 +00002692 Requires<[IsARM, NoV6]> {
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002693 bits<4> Ra;
2694 let Inst{15-12} = Ra;
2695}
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002696def MLA : AsMul1I32<0b0000001, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2697 IIC_iMAC32, "mla", "\t$Rd, $Rn, $Rm, $Ra",
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002698 [(set GPR:$Rd, (add (mul GPR:$Rn, GPR:$Rm), GPR:$Ra))]>,
2699 Requires<[IsARM, HasV6]> {
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002700 bits<4> Ra;
2701 let Inst{15-12} = Ra;
2702}
Evan Chenga8e29892007-01-19 07:51:42 +00002703
Jim Grosbach65711012010-11-19 22:22:37 +00002704def MLS : AMul1I<0b0000011, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2705 IIC_iMAC32, "mls", "\t$Rd, $Rn, $Rm, $Ra",
2706 [(set GPR:$Rd, (sub GPR:$Ra, (mul GPR:$Rn, GPR:$Rm)))]>,
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002707 Requires<[IsARM, HasV6T2]> {
2708 bits<4> Rd;
2709 bits<4> Rm;
2710 bits<4> Rn;
Jim Grosbach65711012010-11-19 22:22:37 +00002711 bits<4> Ra;
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002712 let Inst{19-16} = Rd;
Jim Grosbach65711012010-11-19 22:22:37 +00002713 let Inst{15-12} = Ra;
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002714 let Inst{11-8} = Rm;
2715 let Inst{3-0} = Rn;
2716}
Evan Chengedcbada2009-07-06 22:05:45 +00002717
Evan Chenga8e29892007-01-19 07:51:42 +00002718// Extra precision multiplies with low / high results
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002719
Evan Chengcd799b92009-06-12 20:46:18 +00002720let neverHasSideEffects = 1 in {
Evan Cheng8de898a2009-06-26 00:19:44 +00002721let isCommutable = 1 in {
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002722let Constraints = "@earlyclobber $RdLo,@earlyclobber $RdHi" in {
Anton Korobeynikov1d8334e2011-01-16 21:28:33 +00002723def SMULLv5 : ARMPseudoInst<(outs GPR:$RdLo, GPR:$RdHi),
Owen Anderson19f6f502011-03-18 19:47:14 +00002724 (ins GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s),
Anton Korobeynikov1d8334e2011-01-16 21:28:33 +00002725 Size4Bytes, IIC_iMUL64, []>,
2726 Requires<[IsARM, NoV6]>;
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002727
Anton Korobeynikov1d8334e2011-01-16 21:28:33 +00002728def UMULLv5 : ARMPseudoInst<(outs GPR:$RdLo, GPR:$RdHi),
2729 (ins GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s),
2730 Size4Bytes, IIC_iMUL64, []>,
2731 Requires<[IsARM, NoV6]>;
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002732}
2733
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002734def SMULL : AsMul1I64<0b0000110, (outs GPR:$RdLo, GPR:$RdHi),
2735 (ins GPR:$Rn, GPR:$Rm), IIC_iMUL64,
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002736 "smull", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
2737 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002738
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002739def UMULL : AsMul1I64<0b0000100, (outs GPR:$RdLo, GPR:$RdHi),
2740 (ins GPR:$Rn, GPR:$Rm), IIC_iMUL64,
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002741 "umull", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
2742 Requires<[IsARM, HasV6]>;
Evan Cheng8de898a2009-06-26 00:19:44 +00002743}
Evan Chenga8e29892007-01-19 07:51:42 +00002744
2745// Multiply + accumulate
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002746let Constraints = "@earlyclobber $RdLo,@earlyclobber $RdHi" in {
Anton Korobeynikov1d8334e2011-01-16 21:28:33 +00002747def SMLALv5 : ARMPseudoInst<(outs GPR:$RdLo, GPR:$RdHi),
Owen Anderson19f6f502011-03-18 19:47:14 +00002748 (ins GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s),
Anton Korobeynikov1d8334e2011-01-16 21:28:33 +00002749 Size4Bytes, IIC_iMAC64, []>,
2750 Requires<[IsARM, NoV6]>;
2751def UMLALv5 : ARMPseudoInst<(outs GPR:$RdLo, GPR:$RdHi),
Owen Anderson19f6f502011-03-18 19:47:14 +00002752 (ins GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s),
Anton Korobeynikov1d8334e2011-01-16 21:28:33 +00002753 Size4Bytes, IIC_iMAC64, []>,
2754 Requires<[IsARM, NoV6]>;
2755def UMAALv5 : ARMPseudoInst<(outs GPR:$RdLo, GPR:$RdHi),
Owen Anderson19f6f502011-03-18 19:47:14 +00002756 (ins GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s),
Anton Korobeynikov1d8334e2011-01-16 21:28:33 +00002757 Size4Bytes, IIC_iMAC64, []>,
2758 Requires<[IsARM, NoV6]>;
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002759
2760}
2761
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002762def SMLAL : AsMul1I64<0b0000111, (outs GPR:$RdLo, GPR:$RdHi),
2763 (ins GPR:$Rn, GPR:$Rm), IIC_iMAC64,
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002764 "smlal", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
2765 Requires<[IsARM, HasV6]>;
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002766def UMLAL : AsMul1I64<0b0000101, (outs GPR:$RdLo, GPR:$RdHi),
2767 (ins GPR:$Rn, GPR:$Rm), IIC_iMAC64,
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002768 "umlal", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
2769 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002770
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002771def UMAAL : AMul1I <0b0000010, (outs GPR:$RdLo, GPR:$RdHi),
2772 (ins GPR:$Rn, GPR:$Rm), IIC_iMAC64,
2773 "umaal", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
2774 Requires<[IsARM, HasV6]> {
2775 bits<4> RdLo;
2776 bits<4> RdHi;
2777 bits<4> Rm;
2778 bits<4> Rn;
2779 let Inst{19-16} = RdLo;
2780 let Inst{15-12} = RdHi;
2781 let Inst{11-8} = Rm;
2782 let Inst{3-0} = Rn;
2783}
Evan Chengcd799b92009-06-12 20:46:18 +00002784} // neverHasSideEffects
Evan Chenga8e29892007-01-19 07:51:42 +00002785
2786// Most significant word multiply
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002787def SMMUL : AMul2I <0b0111010, 0b0001, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2788 IIC_iMUL32, "smmul", "\t$Rd, $Rn, $Rm",
2789 [(set GPR:$Rd, (mulhs GPR:$Rn, GPR:$Rm))]>,
Evan Chengfbc9d412008-11-06 01:21:28 +00002790 Requires<[IsARM, HasV6]> {
Evan Chengfbc9d412008-11-06 01:21:28 +00002791 let Inst{15-12} = 0b1111;
2792}
Evan Cheng13ab0202007-07-10 18:08:01 +00002793
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002794def SMMULR : AMul2I <0b0111010, 0b0011, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2795 IIC_iMUL32, "smmulr", "\t$Rd, $Rn, $Rm",
Johnny Chen2ec5e492010-02-22 21:50:40 +00002796 [/* For disassembly only; pattern left blank */]>,
2797 Requires<[IsARM, HasV6]> {
Johnny Chen2ec5e492010-02-22 21:50:40 +00002798 let Inst{15-12} = 0b1111;
2799}
2800
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002801def SMMLA : AMul2Ia <0b0111010, 0b0001, (outs GPR:$Rd),
2802 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2803 IIC_iMAC32, "smmla", "\t$Rd, $Rn, $Rm, $Ra",
2804 [(set GPR:$Rd, (add (mulhs GPR:$Rn, GPR:$Rm), GPR:$Ra))]>,
2805 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002806
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002807def SMMLAR : AMul2Ia <0b0111010, 0b0011, (outs GPR:$Rd),
2808 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2809 IIC_iMAC32, "smmlar", "\t$Rd, $Rn, $Rm, $Ra",
Johnny Chen2ec5e492010-02-22 21:50:40 +00002810 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002811 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002812
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002813def SMMLS : AMul2Ia <0b0111010, 0b1101, (outs GPR:$Rd),
2814 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2815 IIC_iMAC32, "smmls", "\t$Rd, $Rn, $Rm, $Ra",
2816 [(set GPR:$Rd, (sub GPR:$Ra, (mulhs GPR:$Rn, GPR:$Rm)))]>,
2817 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002818
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002819def SMMLSR : AMul2Ia <0b0111010, 0b1111, (outs GPR:$Rd),
2820 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2821 IIC_iMAC32, "smmlsr", "\t$Rd, $Rn, $Rm, $Ra",
Johnny Chen2ec5e492010-02-22 21:50:40 +00002822 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002823 Requires<[IsARM, HasV6]>;
Johnny Chen2ec5e492010-02-22 21:50:40 +00002824
Raul Herbster37fb5b12007-08-30 23:25:47 +00002825multiclass AI_smul<string opc, PatFrag opnode> {
Jim Grosbach3870b752010-10-22 18:35:16 +00002826 def BB : AMulxyI<0b0001011, 0b00, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2827 IIC_iMUL16, !strconcat(opc, "bb"), "\t$Rd, $Rn, $Rm",
2828 [(set GPR:$Rd, (opnode (sext_inreg GPR:$Rn, i16),
2829 (sext_inreg GPR:$Rm, i16)))]>,
2830 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002831
Jim Grosbach3870b752010-10-22 18:35:16 +00002832 def BT : AMulxyI<0b0001011, 0b10, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2833 IIC_iMUL16, !strconcat(opc, "bt"), "\t$Rd, $Rn, $Rm",
2834 [(set GPR:$Rd, (opnode (sext_inreg GPR:$Rn, i16),
2835 (sra GPR:$Rm, (i32 16))))]>,
2836 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002837
Jim Grosbach3870b752010-10-22 18:35:16 +00002838 def TB : AMulxyI<0b0001011, 0b01, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2839 IIC_iMUL16, !strconcat(opc, "tb"), "\t$Rd, $Rn, $Rm",
2840 [(set GPR:$Rd, (opnode (sra GPR:$Rn, (i32 16)),
2841 (sext_inreg GPR:$Rm, i16)))]>,
2842 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002843
Jim Grosbach3870b752010-10-22 18:35:16 +00002844 def TT : AMulxyI<0b0001011, 0b11, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2845 IIC_iMUL16, !strconcat(opc, "tt"), "\t$Rd, $Rn, $Rm",
2846 [(set GPR:$Rd, (opnode (sra GPR:$Rn, (i32 16)),
2847 (sra GPR:$Rm, (i32 16))))]>,
2848 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002849
Jim Grosbach3870b752010-10-22 18:35:16 +00002850 def WB : AMulxyI<0b0001001, 0b01, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2851 IIC_iMUL16, !strconcat(opc, "wb"), "\t$Rd, $Rn, $Rm",
2852 [(set GPR:$Rd, (sra (opnode GPR:$Rn,
2853 (sext_inreg GPR:$Rm, i16)), (i32 16)))]>,
2854 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002855
Jim Grosbach3870b752010-10-22 18:35:16 +00002856 def WT : AMulxyI<0b0001001, 0b11, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2857 IIC_iMUL16, !strconcat(opc, "wt"), "\t$Rd, $Rn, $Rm",
2858 [(set GPR:$Rd, (sra (opnode GPR:$Rn,
2859 (sra GPR:$Rm, (i32 16))), (i32 16)))]>,
2860 Requires<[IsARM, HasV5TE]>;
Rafael Espindolabec2e382006-10-16 16:33:29 +00002861}
2862
Raul Herbster37fb5b12007-08-30 23:25:47 +00002863
2864multiclass AI_smla<string opc, PatFrag opnode> {
Jim Grosbachd507d1f2010-11-11 01:27:41 +00002865 def BB : AMulxyIa<0b0001000, 0b00, (outs GPR:$Rd),
Jim Grosbach3870b752010-10-22 18:35:16 +00002866 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2867 IIC_iMAC16, !strconcat(opc, "bb"), "\t$Rd, $Rn, $Rm, $Ra",
2868 [(set GPR:$Rd, (add GPR:$Ra,
2869 (opnode (sext_inreg GPR:$Rn, i16),
2870 (sext_inreg GPR:$Rm, i16))))]>,
2871 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002872
Jim Grosbachd507d1f2010-11-11 01:27:41 +00002873 def BT : AMulxyIa<0b0001000, 0b10, (outs GPR:$Rd),
Jim Grosbach3870b752010-10-22 18:35:16 +00002874 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2875 IIC_iMAC16, !strconcat(opc, "bt"), "\t$Rd, $Rn, $Rm, $Ra",
2876 [(set GPR:$Rd, (add GPR:$Ra, (opnode (sext_inreg GPR:$Rn, i16),
2877 (sra GPR:$Rm, (i32 16)))))]>,
2878 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002879
Jim Grosbachd507d1f2010-11-11 01:27:41 +00002880 def TB : AMulxyIa<0b0001000, 0b01, (outs GPR:$Rd),
Jim Grosbach3870b752010-10-22 18:35:16 +00002881 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2882 IIC_iMAC16, !strconcat(opc, "tb"), "\t$Rd, $Rn, $Rm, $Ra",
2883 [(set GPR:$Rd, (add GPR:$Ra, (opnode (sra GPR:$Rn, (i32 16)),
2884 (sext_inreg GPR:$Rm, i16))))]>,
2885 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002886
Jim Grosbachd507d1f2010-11-11 01:27:41 +00002887 def TT : AMulxyIa<0b0001000, 0b11, (outs GPR:$Rd),
Jim Grosbach3870b752010-10-22 18:35:16 +00002888 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2889 IIC_iMAC16, !strconcat(opc, "tt"), "\t$Rd, $Rn, $Rm, $Ra",
2890 [(set GPR:$Rd, (add GPR:$Ra, (opnode (sra GPR:$Rn, (i32 16)),
2891 (sra GPR:$Rm, (i32 16)))))]>,
2892 Requires<[IsARM, HasV5TE]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002893
Jim Grosbachd507d1f2010-11-11 01:27:41 +00002894 def WB : AMulxyIa<0b0001001, 0b00, (outs GPR:$Rd),
Jim Grosbach3870b752010-10-22 18:35:16 +00002895 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2896 IIC_iMAC16, !strconcat(opc, "wb"), "\t$Rd, $Rn, $Rm, $Ra",
2897 [(set GPR:$Rd, (add GPR:$Ra, (sra (opnode GPR:$Rn,
2898 (sext_inreg GPR:$Rm, i16)), (i32 16))))]>,
2899 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002900
Jim Grosbachd507d1f2010-11-11 01:27:41 +00002901 def WT : AMulxyIa<0b0001001, 0b10, (outs GPR:$Rd),
Jim Grosbach3870b752010-10-22 18:35:16 +00002902 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2903 IIC_iMAC16, !strconcat(opc, "wt"), "\t$Rd, $Rn, $Rm, $Ra",
2904 [(set GPR:$Rd, (add GPR:$Ra, (sra (opnode GPR:$Rn,
2905 (sra GPR:$Rm, (i32 16))), (i32 16))))]>,
2906 Requires<[IsARM, HasV5TE]>;
Rafael Espindola70673a12006-10-18 16:20:57 +00002907}
Rafael Espindola5c2aa0a2006-09-08 12:47:03 +00002908
Raul Herbster37fb5b12007-08-30 23:25:47 +00002909defm SMUL : AI_smul<"smul", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
2910defm SMLA : AI_smla<"smla", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
Rafael Espindola27185192006-09-29 21:20:16 +00002911
Johnny Chen83498e52010-02-12 21:59:23 +00002912// Halfword multiply accumulate long: SMLAL<x><y> -- for disassembly only
Jim Grosbach3870b752010-10-22 18:35:16 +00002913def SMLALBB : AMulxyI64<0b0001010, 0b00, (outs GPR:$RdLo, GPR:$RdHi),
2914 (ins GPR:$Rn, GPR:$Rm),
2915 IIC_iMAC64, "smlalbb", "\t$RdLo, $RdHi, $Rn, $Rm",
Johnny Chen83498e52010-02-12 21:59:23 +00002916 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00002917 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00002918
Jim Grosbach3870b752010-10-22 18:35:16 +00002919def SMLALBT : AMulxyI64<0b0001010, 0b10, (outs GPR:$RdLo, GPR:$RdHi),
2920 (ins GPR:$Rn, GPR:$Rm),
2921 IIC_iMAC64, "smlalbt", "\t$RdLo, $RdHi, $Rn, $Rm",
Johnny Chen83498e52010-02-12 21:59:23 +00002922 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00002923 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00002924
Jim Grosbach3870b752010-10-22 18:35:16 +00002925def SMLALTB : AMulxyI64<0b0001010, 0b01, (outs GPR:$RdLo, GPR:$RdHi),
2926 (ins GPR:$Rn, GPR:$Rm),
2927 IIC_iMAC64, "smlaltb", "\t$RdLo, $RdHi, $Rn, $Rm",
Johnny Chen83498e52010-02-12 21:59:23 +00002928 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00002929 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00002930
Jim Grosbach3870b752010-10-22 18:35:16 +00002931def SMLALTT : AMulxyI64<0b0001010, 0b11, (outs GPR:$RdLo, GPR:$RdHi),
2932 (ins GPR:$Rn, GPR:$Rm),
2933 IIC_iMAC64, "smlaltt", "\t$RdLo, $RdHi, $Rn, $Rm",
Johnny Chen83498e52010-02-12 21:59:23 +00002934 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00002935 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00002936
Johnny Chen667d1272010-02-22 18:50:54 +00002937// Helper class for AI_smld -- for disassembly only
Jim Grosbach385e1362010-10-22 19:15:30 +00002938class AMulDualIbase<bit long, bit sub, bit swap, dag oops, dag iops,
2939 InstrItinClass itin, string opc, string asm>
Johnny Chen667d1272010-02-22 18:50:54 +00002940 : AI<oops, iops, MulFrm, itin, opc, asm, []>, Requires<[IsARM, HasV6]> {
Jim Grosbach385e1362010-10-22 19:15:30 +00002941 bits<4> Rn;
2942 bits<4> Rm;
Johnny Chen667d1272010-02-22 18:50:54 +00002943 let Inst{4} = 1;
2944 let Inst{5} = swap;
2945 let Inst{6} = sub;
2946 let Inst{7} = 0;
2947 let Inst{21-20} = 0b00;
2948 let Inst{22} = long;
2949 let Inst{27-23} = 0b01110;
Jim Grosbach385e1362010-10-22 19:15:30 +00002950 let Inst{11-8} = Rm;
2951 let Inst{3-0} = Rn;
2952}
2953class AMulDualI<bit long, bit sub, bit swap, dag oops, dag iops,
2954 InstrItinClass itin, string opc, string asm>
2955 : AMulDualIbase<long, sub, swap, oops, iops, itin, opc, asm> {
2956 bits<4> Rd;
2957 let Inst{15-12} = 0b1111;
2958 let Inst{19-16} = Rd;
2959}
2960class AMulDualIa<bit long, bit sub, bit swap, dag oops, dag iops,
2961 InstrItinClass itin, string opc, string asm>
2962 : AMulDualIbase<long, sub, swap, oops, iops, itin, opc, asm> {
2963 bits<4> Ra;
2964 let Inst{15-12} = Ra;
2965}
2966class AMulDualI64<bit long, bit sub, bit swap, dag oops, dag iops,
2967 InstrItinClass itin, string opc, string asm>
2968 : AMulDualIbase<long, sub, swap, oops, iops, itin, opc, asm> {
2969 bits<4> RdLo;
2970 bits<4> RdHi;
2971 let Inst{19-16} = RdHi;
2972 let Inst{15-12} = RdLo;
Johnny Chen667d1272010-02-22 18:50:54 +00002973}
2974
2975multiclass AI_smld<bit sub, string opc> {
2976
Jim Grosbach385e1362010-10-22 19:15:30 +00002977 def D : AMulDualIa<0, sub, 0, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2978 NoItinerary, !strconcat(opc, "d"), "\t$Rd, $Rn, $Rm, $Ra">;
Johnny Chen667d1272010-02-22 18:50:54 +00002979
Jim Grosbach385e1362010-10-22 19:15:30 +00002980 def DX: AMulDualIa<0, sub, 1, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2981 NoItinerary, !strconcat(opc, "dx"), "\t$Rd, $Rn, $Rm, $Ra">;
Johnny Chen667d1272010-02-22 18:50:54 +00002982
Jim Grosbach385e1362010-10-22 19:15:30 +00002983 def LD: AMulDualI64<1, sub, 0, (outs GPR:$RdLo,GPR:$RdHi),
2984 (ins GPR:$Rn, GPR:$Rm), NoItinerary,
2985 !strconcat(opc, "ld"), "\t$RdLo, $RdHi, $Rn, $Rm">;
Johnny Chen667d1272010-02-22 18:50:54 +00002986
Jim Grosbach385e1362010-10-22 19:15:30 +00002987 def LDX : AMulDualI64<1, sub, 1, (outs GPR:$RdLo,GPR:$RdHi),
2988 (ins GPR:$Rn, GPR:$Rm), NoItinerary,
2989 !strconcat(opc, "ldx"),"\t$RdLo, $RdHi, $Rn, $Rm">;
Johnny Chen667d1272010-02-22 18:50:54 +00002990
2991}
2992
2993defm SMLA : AI_smld<0, "smla">;
2994defm SMLS : AI_smld<1, "smls">;
2995
Johnny Chen2ec5e492010-02-22 21:50:40 +00002996multiclass AI_sdml<bit sub, string opc> {
2997
Jim Grosbach385e1362010-10-22 19:15:30 +00002998 def D : AMulDualI<0, sub, 0, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2999 NoItinerary, !strconcat(opc, "d"), "\t$Rd, $Rn, $Rm">;
3000 def DX : AMulDualI<0, sub, 1, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3001 NoItinerary, !strconcat(opc, "dx"), "\t$Rd, $Rn, $Rm">;
Johnny Chen2ec5e492010-02-22 21:50:40 +00003002}
3003
3004defm SMUA : AI_sdml<0, "smua">;
3005defm SMUS : AI_sdml<1, "smus">;
Rafael Espindola42b62f32006-10-13 13:14:59 +00003006
Evan Chenga8e29892007-01-19 07:51:42 +00003007//===----------------------------------------------------------------------===//
3008// Misc. Arithmetic Instructions.
3009//
Rafael Espindola0d9fe762006-10-10 16:33:47 +00003010
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003011def CLZ : AMiscA1I<0b000010110, 0b0001, (outs GPR:$Rd), (ins GPR:$Rm),
3012 IIC_iUNAr, "clz", "\t$Rd, $Rm",
3013 [(set GPR:$Rd, (ctlz GPR:$Rm))]>, Requires<[IsARM, HasV5T]>;
Rafael Espindola199dd672006-10-17 13:13:23 +00003014
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003015def RBIT : AMiscA1I<0b01101111, 0b0011, (outs GPR:$Rd), (ins GPR:$Rm),
3016 IIC_iUNAr, "rbit", "\t$Rd, $Rm",
3017 [(set GPR:$Rd, (ARMrbit GPR:$Rm))]>,
3018 Requires<[IsARM, HasV6T2]>;
Jim Grosbach3482c802010-01-18 19:58:49 +00003019
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003020def REV : AMiscA1I<0b01101011, 0b0011, (outs GPR:$Rd), (ins GPR:$Rm),
3021 IIC_iUNAr, "rev", "\t$Rd, $Rm",
3022 [(set GPR:$Rd, (bswap GPR:$Rm))]>, Requires<[IsARM, HasV6]>;
Rafael Espindola199dd672006-10-17 13:13:23 +00003023
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003024def REV16 : AMiscA1I<0b01101011, 0b1011, (outs GPR:$Rd), (ins GPR:$Rm),
3025 IIC_iUNAr, "rev16", "\t$Rd, $Rm",
3026 [(set GPR:$Rd,
3027 (or (and (srl GPR:$Rm, (i32 8)), 0xFF),
3028 (or (and (shl GPR:$Rm, (i32 8)), 0xFF00),
3029 (or (and (srl GPR:$Rm, (i32 8)), 0xFF0000),
3030 (and (shl GPR:$Rm, (i32 8)), 0xFF000000)))))]>,
3031 Requires<[IsARM, HasV6]>;
Rafael Espindola27185192006-09-29 21:20:16 +00003032
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003033def REVSH : AMiscA1I<0b01101111, 0b1011, (outs GPR:$Rd), (ins GPR:$Rm),
3034 IIC_iUNAr, "revsh", "\t$Rd, $Rm",
3035 [(set GPR:$Rd,
Evan Chenga8e29892007-01-19 07:51:42 +00003036 (sext_inreg
Evan Cheng3f30af32011-03-18 21:52:42 +00003037 (or (srl GPR:$Rm, (i32 8)),
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003038 (shl GPR:$Rm, (i32 8))), i16))]>,
3039 Requires<[IsARM, HasV6]>;
Rafael Espindola27185192006-09-29 21:20:16 +00003040
Evan Cheng3f30af32011-03-18 21:52:42 +00003041def : ARMV6Pat<(sext_inreg (or (srl (and GPR:$Rm, 0xFF00), (i32 8)),
3042 (shl GPR:$Rm, (i32 8))), i16),
3043 (REVSH GPR:$Rm)>;
3044
3045// Need the AddedComplexity or else MOVs + REV would be chosen.
3046let AddedComplexity = 5 in
3047def : ARMV6Pat<(sra (bswap GPR:$Rm), (i32 16)), (REVSH GPR:$Rm)>;
3048
Bob Wilsonf955f292010-08-17 17:23:19 +00003049def lsl_shift_imm : SDNodeXForm<imm, [{
3050 unsigned Sh = ARM_AM::getSORegOpc(ARM_AM::lsl, N->getZExtValue());
3051 return CurDAG->getTargetConstant(Sh, MVT::i32);
3052}]>;
3053
3054def lsl_amt : PatLeaf<(i32 imm), [{
3055 return (N->getZExtValue() < 32);
3056}], lsl_shift_imm>;
3057
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003058def PKHBT : APKHI<0b01101000, 0, (outs GPR:$Rd),
3059 (ins GPR:$Rn, GPR:$Rm, shift_imm:$sh),
3060 IIC_iALUsi, "pkhbt", "\t$Rd, $Rn, $Rm$sh",
3061 [(set GPR:$Rd, (or (and GPR:$Rn, 0xFFFF),
3062 (and (shl GPR:$Rm, lsl_amt:$sh),
3063 0xFFFF0000)))]>,
3064 Requires<[IsARM, HasV6]>;
Rafael Espindola27185192006-09-29 21:20:16 +00003065
Evan Chenga8e29892007-01-19 07:51:42 +00003066// Alternate cases for PKHBT where identities eliminate some nodes.
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003067def : ARMV6Pat<(or (and GPR:$Rn, 0xFFFF), (and GPR:$Rm, 0xFFFF0000)),
3068 (PKHBT GPR:$Rn, GPR:$Rm, 0)>;
3069def : ARMV6Pat<(or (and GPR:$Rn, 0xFFFF), (shl GPR:$Rm, imm16_31:$sh)),
3070 (PKHBT GPR:$Rn, GPR:$Rm, (lsl_shift_imm imm16_31:$sh))>;
Rafael Espindola9e071f02006-10-02 19:30:56 +00003071
Bob Wilsonf955f292010-08-17 17:23:19 +00003072def asr_shift_imm : SDNodeXForm<imm, [{
3073 unsigned Sh = ARM_AM::getSORegOpc(ARM_AM::asr, N->getZExtValue());
3074 return CurDAG->getTargetConstant(Sh, MVT::i32);
3075}]>;
3076
3077def asr_amt : PatLeaf<(i32 imm), [{
3078 return (N->getZExtValue() <= 32);
3079}], asr_shift_imm>;
Rafael Espindolaa2845842006-10-05 16:48:49 +00003080
Bob Wilsondc66eda2010-08-16 22:26:55 +00003081// Note: Shifts of 1-15 bits will be transformed to srl instead of sra and
3082// will match the pattern below.
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003083def PKHTB : APKHI<0b01101000, 1, (outs GPR:$Rd),
3084 (ins GPR:$Rn, GPR:$Rm, shift_imm:$sh),
3085 IIC_iBITsi, "pkhtb", "\t$Rd, $Rn, $Rm$sh",
3086 [(set GPR:$Rd, (or (and GPR:$Rn, 0xFFFF0000),
3087 (and (sra GPR:$Rm, asr_amt:$sh),
3088 0xFFFF)))]>,
3089 Requires<[IsARM, HasV6]>;
Rafael Espindola9e071f02006-10-02 19:30:56 +00003090
Evan Chenga8e29892007-01-19 07:51:42 +00003091// Alternate cases for PKHTB where identities eliminate some nodes. Note that
3092// a shift amount of 0 is *not legal* here, it is PKHBT instead.
Bob Wilsondc66eda2010-08-16 22:26:55 +00003093def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF0000), (srl GPR:$src2, imm16_31:$sh)),
Bob Wilsonf955f292010-08-17 17:23:19 +00003094 (PKHTB GPR:$src1, GPR:$src2, (asr_shift_imm imm16_31:$sh))>;
Evan Chenga8e29892007-01-19 07:51:42 +00003095def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF0000),
Bob Wilsonf955f292010-08-17 17:23:19 +00003096 (and (srl GPR:$src2, imm1_15:$sh), 0xFFFF)),
3097 (PKHTB GPR:$src1, GPR:$src2, (asr_shift_imm imm1_15:$sh))>;
Rafael Espindolab47e1d02006-10-10 18:55:14 +00003098
Evan Chenga8e29892007-01-19 07:51:42 +00003099//===----------------------------------------------------------------------===//
3100// Comparison Instructions...
3101//
Rafael Espindolab47e1d02006-10-10 18:55:14 +00003102
Jim Grosbach26421962008-10-14 20:36:24 +00003103defm CMP : AI1_cmp_irs<0b1010, "cmp",
Evan Cheng5d42c562010-09-29 00:49:25 +00003104 IIC_iCMPi, IIC_iCMPr, IIC_iCMPsr,
Evan Cheng0ff94f72007-08-07 01:37:15 +00003105 BinOpFrag<(ARMcmp node:$LHS, node:$RHS)>>;
Bill Wendling6165e872010-08-26 18:33:51 +00003106
Jim Grosbach97a884d2010-12-07 20:41:06 +00003107// ARMcmpZ can re-use the above instruction definitions.
3108def : ARMPat<(ARMcmpZ GPR:$src, so_imm:$imm),
3109 (CMPri GPR:$src, so_imm:$imm)>;
3110def : ARMPat<(ARMcmpZ GPR:$src, GPR:$rhs),
3111 (CMPrr GPR:$src, GPR:$rhs)>;
3112def : ARMPat<(ARMcmpZ GPR:$src, so_reg:$rhs),
3113 (CMPrs GPR:$src, so_reg:$rhs)>;
3114
Bill Wendlingc8714bb2010-09-10 10:31:11 +00003115// FIXME: We have to be careful when using the CMN instruction and comparison
3116// with 0. One would expect these two pieces of code should give identical
Bill Wendling6165e872010-08-26 18:33:51 +00003117// results:
3118//
3119// rsbs r1, r1, 0
3120// cmp r0, r1
3121// mov r0, #0
3122// it ls
3123// mov r0, #1
3124//
3125// and:
Jim Grosbacha9a968d2010-10-22 23:48:29 +00003126//
Bill Wendling6165e872010-08-26 18:33:51 +00003127// cmn r0, r1
3128// mov r0, #0
3129// it ls
3130// mov r0, #1
3131//
3132// However, the CMN gives the *opposite* result when r1 is 0. This is because
3133// the carry flag is set in the CMP case but not in the CMN case. In short, the
3134// CMP instruction doesn't perform a truncate of the (logical) NOT of 0 plus the
3135// value of r0 and the carry bit (because the "carry bit" parameter to
3136// AddWithCarry is defined as 1 in this case, the carry flag will always be set
3137// when r0 >= 0). The CMN instruction doesn't perform a NOT of 0 so there is
3138// never a "carry" when this AddWithCarry is performed (because the "carry bit"
3139// parameter to AddWithCarry is defined as 0).
3140//
Bill Wendlingc8714bb2010-09-10 10:31:11 +00003141// When x is 0 and unsigned:
Bill Wendling6165e872010-08-26 18:33:51 +00003142//
3143// x = 0
3144// ~x = 0xFFFF FFFF
3145// ~x + 1 = 0x1 0000 0000
3146// (-x = 0) != (0x1 0000 0000 = ~x + 1)
3147//
Bill Wendlingc8714bb2010-09-10 10:31:11 +00003148// Therefore, we should disable CMN when comparing against zero, until we can
3149// limit when the CMN instruction is used (when we know that the RHS is not 0 or
3150// when it's a comparison which doesn't look at the 'carry' flag).
Bill Wendling6165e872010-08-26 18:33:51 +00003151//
3152// (See the ARM docs for the "AddWithCarry" pseudo-code.)
3153//
3154// This is related to <rdar://problem/7569620>.
3155//
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00003156//defm CMN : AI1_cmp_irs<0b1011, "cmn",
3157// BinOpFrag<(ARMcmp node:$LHS,(ineg node:$RHS))>>;
Rafael Espindolae5bbd6d2006-10-07 14:24:52 +00003158
Evan Chenga8e29892007-01-19 07:51:42 +00003159// Note that TST/TEQ don't set all the same flags that CMP does!
Evan Chengd87293c2008-11-06 08:47:38 +00003160defm TST : AI1_cmp_irs<0b1000, "tst",
Evan Cheng5d42c562010-09-29 00:49:25 +00003161 IIC_iTSTi, IIC_iTSTr, IIC_iTSTsr,
Evan Chengc4af4632010-11-17 20:13:28 +00003162 BinOpFrag<(ARMcmpZ (and_su node:$LHS, node:$RHS), 0)>, 1>;
Evan Chengd87293c2008-11-06 08:47:38 +00003163defm TEQ : AI1_cmp_irs<0b1001, "teq",
Evan Cheng5d42c562010-09-29 00:49:25 +00003164 IIC_iTSTi, IIC_iTSTr, IIC_iTSTsr,
Evan Chengc4af4632010-11-17 20:13:28 +00003165 BinOpFrag<(ARMcmpZ (xor_su node:$LHS, node:$RHS), 0)>, 1>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00003166
David Goodwinc0309b42009-06-29 15:33:01 +00003167defm CMNz : AI1_cmp_irs<0b1011, "cmn",
Evan Cheng5d42c562010-09-29 00:49:25 +00003168 IIC_iCMPi, IIC_iCMPr, IIC_iCMPsr,
David Goodwinc0309b42009-06-29 15:33:01 +00003169 BinOpFrag<(ARMcmpZ node:$LHS,(ineg node:$RHS))>>;
Evan Cheng2c614c52007-06-06 10:17:05 +00003170
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00003171//def : ARMPat<(ARMcmp GPR:$src, so_imm_neg:$imm),
3172// (CMNri GPR:$src, so_imm_neg:$imm)>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00003173
David Goodwinc0309b42009-06-29 15:33:01 +00003174def : ARMPat<(ARMcmpZ GPR:$src, so_imm_neg:$imm),
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00003175 (CMNzri GPR:$src, so_imm_neg:$imm)>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00003176
Evan Cheng218977b2010-07-13 19:27:42 +00003177// Pseudo i64 compares for some floating point compares.
3178let usesCustomInserter = 1, isBranch = 1, isTerminator = 1,
3179 Defs = [CPSR] in {
3180def BCCi64 : PseudoInst<(outs),
Jim Grosbachc5ed0132010-08-17 18:39:16 +00003181 (ins i32imm:$cc, GPR:$lhs1, GPR:$lhs2, GPR:$rhs1, GPR:$rhs2, brtarget:$dst),
Jim Grosbach99594eb2010-11-18 01:38:26 +00003182 IIC_Br,
Evan Cheng218977b2010-07-13 19:27:42 +00003183 [(ARMBcci64 imm:$cc, GPR:$lhs1, GPR:$lhs2, GPR:$rhs1, GPR:$rhs2, bb:$dst)]>;
3184
3185def BCCZi64 : PseudoInst<(outs),
Jim Grosbach99594eb2010-11-18 01:38:26 +00003186 (ins i32imm:$cc, GPR:$lhs1, GPR:$lhs2, brtarget:$dst), IIC_Br,
Evan Cheng218977b2010-07-13 19:27:42 +00003187 [(ARMBcci64 imm:$cc, GPR:$lhs1, GPR:$lhs2, 0, 0, bb:$dst)]>;
3188} // usesCustomInserter
3189
Rafael Espindolae5bbd6d2006-10-07 14:24:52 +00003190
Evan Chenga8e29892007-01-19 07:51:42 +00003191// Conditional moves
Evan Chengc85e8322007-07-05 07:13:32 +00003192// FIXME: should be able to write a pattern for ARMcmov, but can't use
Jim Grosbach64171712010-02-16 21:07:46 +00003193// a two-value operand where a dag node expects two operands. :(
Owen Andersonf523e472010-09-23 23:45:25 +00003194let neverHasSideEffects = 1 in {
Jim Grosbachd4a16ad2011-03-10 23:56:09 +00003195def MOVCCr : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$false, GPR:$Rm, pred:$p),
3196 Size4Bytes, IIC_iCMOVr,
3197 [/*(set GPR:$Rd, (ARMcmov GPR:$false, GPR:$Rm, imm:$cc, CCR:$ccr))*/]>,
3198 RegConstraint<"$false = $Rd">;
3199def MOVCCs : ARMPseudoInst<(outs GPR:$Rd),
3200 (ins GPR:$false, so_reg:$shift, pred:$p),
3201 Size4Bytes, IIC_iCMOVsr,
3202 [/*(set GPR:$Rd, (ARMcmov GPR:$false, so_reg:$shift, imm:$cc, CCR:$ccr))*/]>,
3203 RegConstraint<"$false = $Rd">;
Jim Grosbach3bbdcea2010-10-07 00:42:42 +00003204
Evan Chengc4af4632010-11-17 20:13:28 +00003205let isMoveImm = 1 in
Jim Grosbach39062762011-03-11 01:09:28 +00003206def MOVCCi16 : ARMPseudoInst<(outs GPR:$Rd),
3207 (ins GPR:$false, i32imm_hilo16:$imm, pred:$p),
3208 Size4Bytes, IIC_iMOVi,
3209 []>,
3210 RegConstraint<"$false = $Rd">, Requires<[IsARM, HasV6T2]>;
Jim Grosbach27e90082010-10-29 19:28:17 +00003211
Evan Chengc4af4632010-11-17 20:13:28 +00003212let isMoveImm = 1 in
Jim Grosbach39062762011-03-11 01:09:28 +00003213def MOVCCi : ARMPseudoInst<(outs GPR:$Rd),
3214 (ins GPR:$false, so_imm:$imm, pred:$p),
3215 Size4Bytes, IIC_iCMOVi,
Jim Grosbach27e90082010-10-29 19:28:17 +00003216 [/*(set GPR:$Rd, (ARMcmov GPR:$false, so_imm:$imm, imm:$cc, CCR:$ccr))*/]>,
Jim Grosbach39062762011-03-11 01:09:28 +00003217 RegConstraint<"$false = $Rd">;
Evan Cheng875a6ac2010-11-12 22:42:47 +00003218
Evan Cheng63f35442010-11-13 02:25:14 +00003219// Two instruction predicate mov immediate.
Evan Chengc4af4632010-11-17 20:13:28 +00003220let isMoveImm = 1 in
Jim Grosbacheb582d72011-03-11 18:00:42 +00003221def MOVCCi32imm : ARMPseudoInst<(outs GPR:$Rd),
3222 (ins GPR:$false, i32imm:$src, pred:$p),
3223 Size8Bytes, IIC_iCMOVix2, []>, RegConstraint<"$false = $Rd">;
Evan Cheng63f35442010-11-13 02:25:14 +00003224
Evan Chengc4af4632010-11-17 20:13:28 +00003225let isMoveImm = 1 in
Jim Grosbache672ff82011-03-11 19:55:55 +00003226def MVNCCi : ARMPseudoInst<(outs GPR:$Rd),
3227 (ins GPR:$false, so_imm:$imm, pred:$p),
3228 Size4Bytes, IIC_iCMOVi,
Evan Cheng875a6ac2010-11-12 22:42:47 +00003229 [/*(set GPR:$Rd, (ARMcmov GPR:$false, so_imm_not:$imm, imm:$cc, CCR:$ccr))*/]>,
Jim Grosbache672ff82011-03-11 19:55:55 +00003230 RegConstraint<"$false = $Rd">;
Owen Andersonf523e472010-09-23 23:45:25 +00003231} // neverHasSideEffects
Rafael Espindolad9ae7782006-10-07 13:46:42 +00003232
Jim Grosbach3728e962009-12-10 00:11:09 +00003233//===----------------------------------------------------------------------===//
3234// Atomic operations intrinsics
3235//
3236
Bob Wilsonf74a4292010-10-30 00:54:37 +00003237def memb_opt : Operand<i32> {
3238 let PrintMethod = "printMemBOption";
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +00003239 let ParserMatchClass = MemBarrierOptOperand;
Jim Grosbachcbd77d22009-12-10 18:35:32 +00003240}
Jim Grosbach3728e962009-12-10 00:11:09 +00003241
Bob Wilsonf74a4292010-10-30 00:54:37 +00003242// memory barriers protect the atomic sequences
3243let hasSideEffects = 1 in {
3244def DMB : AInoP<(outs), (ins memb_opt:$opt), MiscFrm, NoItinerary,
3245 "dmb", "\t$opt", [(ARMMemBarrier (i32 imm:$opt))]>,
3246 Requires<[IsARM, HasDB]> {
3247 bits<4> opt;
3248 let Inst{31-4} = 0xf57ff05;
3249 let Inst{3-0} = opt;
Jim Grosbachcbd77d22009-12-10 18:35:32 +00003250}
Jim Grosbach3728e962009-12-10 00:11:09 +00003251}
Rafael Espindola4b20fbc2006-10-10 12:56:00 +00003252
Bob Wilsonf74a4292010-10-30 00:54:37 +00003253def DSB : AInoP<(outs), (ins memb_opt:$opt), MiscFrm, NoItinerary,
3254 "dsb", "\t$opt",
3255 [/* For disassembly only; pattern left blank */]>,
3256 Requires<[IsARM, HasDB]> {
3257 bits<4> opt;
3258 let Inst{31-4} = 0xf57ff04;
3259 let Inst{3-0} = opt;
Johnny Chenfd6037d2010-02-18 00:19:08 +00003260}
3261
Johnny Chenfd6037d2010-02-18 00:19:08 +00003262// ISB has only full system option -- for disassembly only
Bob Wilsonf74a4292010-10-30 00:54:37 +00003263def ISB : AInoP<(outs), (ins), MiscFrm, NoItinerary, "isb", "", []>,
3264 Requires<[IsARM, HasDB]> {
Johnny Chen1adc40c2010-08-12 20:46:17 +00003265 let Inst{31-4} = 0xf57ff06;
Johnny Chenfd6037d2010-02-18 00:19:08 +00003266 let Inst{3-0} = 0b1111;
3267}
3268
Jim Grosbach66869102009-12-11 18:52:41 +00003269let usesCustomInserter = 1 in {
Jim Grosbache801dc42009-12-12 01:40:06 +00003270 let Uses = [CPSR] in {
3271 def ATOMIC_LOAD_ADD_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003272 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003273 [(set GPR:$dst, (atomic_load_add_8 GPR:$ptr, GPR:$incr))]>;
3274 def ATOMIC_LOAD_SUB_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003275 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003276 [(set GPR:$dst, (atomic_load_sub_8 GPR:$ptr, GPR:$incr))]>;
3277 def ATOMIC_LOAD_AND_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003278 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003279 [(set GPR:$dst, (atomic_load_and_8 GPR:$ptr, GPR:$incr))]>;
3280 def ATOMIC_LOAD_OR_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003281 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003282 [(set GPR:$dst, (atomic_load_or_8 GPR:$ptr, GPR:$incr))]>;
3283 def ATOMIC_LOAD_XOR_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003284 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003285 [(set GPR:$dst, (atomic_load_xor_8 GPR:$ptr, GPR:$incr))]>;
3286 def ATOMIC_LOAD_NAND_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003287 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003288 [(set GPR:$dst, (atomic_load_nand_8 GPR:$ptr, GPR:$incr))]>;
3289 def ATOMIC_LOAD_ADD_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003290 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003291 [(set GPR:$dst, (atomic_load_add_16 GPR:$ptr, GPR:$incr))]>;
3292 def ATOMIC_LOAD_SUB_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003293 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003294 [(set GPR:$dst, (atomic_load_sub_16 GPR:$ptr, GPR:$incr))]>;
3295 def ATOMIC_LOAD_AND_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003296 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003297 [(set GPR:$dst, (atomic_load_and_16 GPR:$ptr, GPR:$incr))]>;
3298 def ATOMIC_LOAD_OR_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003299 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003300 [(set GPR:$dst, (atomic_load_or_16 GPR:$ptr, GPR:$incr))]>;
3301 def ATOMIC_LOAD_XOR_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003302 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003303 [(set GPR:$dst, (atomic_load_xor_16 GPR:$ptr, GPR:$incr))]>;
3304 def ATOMIC_LOAD_NAND_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003305 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003306 [(set GPR:$dst, (atomic_load_nand_16 GPR:$ptr, GPR:$incr))]>;
3307 def ATOMIC_LOAD_ADD_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003308 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003309 [(set GPR:$dst, (atomic_load_add_32 GPR:$ptr, GPR:$incr))]>;
3310 def ATOMIC_LOAD_SUB_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003311 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003312 [(set GPR:$dst, (atomic_load_sub_32 GPR:$ptr, GPR:$incr))]>;
3313 def ATOMIC_LOAD_AND_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003314 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003315 [(set GPR:$dst, (atomic_load_and_32 GPR:$ptr, GPR:$incr))]>;
3316 def ATOMIC_LOAD_OR_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003317 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003318 [(set GPR:$dst, (atomic_load_or_32 GPR:$ptr, GPR:$incr))]>;
3319 def ATOMIC_LOAD_XOR_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003320 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003321 [(set GPR:$dst, (atomic_load_xor_32 GPR:$ptr, GPR:$incr))]>;
3322 def ATOMIC_LOAD_NAND_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003323 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003324 [(set GPR:$dst, (atomic_load_nand_32 GPR:$ptr, GPR:$incr))]>;
3325
3326 def ATOMIC_SWAP_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003327 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003328 [(set GPR:$dst, (atomic_swap_8 GPR:$ptr, GPR:$new))]>;
3329 def ATOMIC_SWAP_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003330 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003331 [(set GPR:$dst, (atomic_swap_16 GPR:$ptr, GPR:$new))]>;
3332 def ATOMIC_SWAP_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003333 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003334 [(set GPR:$dst, (atomic_swap_32 GPR:$ptr, GPR:$new))]>;
3335
Jim Grosbache801dc42009-12-12 01:40:06 +00003336 def ATOMIC_CMP_SWAP_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003337 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003338 [(set GPR:$dst, (atomic_cmp_swap_8 GPR:$ptr, GPR:$old, GPR:$new))]>;
3339 def ATOMIC_CMP_SWAP_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003340 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003341 [(set GPR:$dst, (atomic_cmp_swap_16 GPR:$ptr, GPR:$old, GPR:$new))]>;
3342 def ATOMIC_CMP_SWAP_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003343 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003344 [(set GPR:$dst, (atomic_cmp_swap_32 GPR:$ptr, GPR:$old, GPR:$new))]>;
3345}
Jim Grosbach5278eb82009-12-11 01:42:04 +00003346}
3347
3348let mayLoad = 1 in {
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00003349def LDREXB : AIldrex<0b10, (outs GPR:$Rt), (ins addrmode7:$addr), NoItinerary,
3350 "ldrexb", "\t$Rt, $addr", []>;
3351def LDREXH : AIldrex<0b11, (outs GPR:$Rt), (ins addrmode7:$addr), NoItinerary,
3352 "ldrexh", "\t$Rt, $addr", []>;
3353def LDREX : AIldrex<0b00, (outs GPR:$Rt), (ins addrmode7:$addr), NoItinerary,
3354 "ldrex", "\t$Rt, $addr", []>;
3355def LDREXD : AIldrex<0b01, (outs GPR:$Rt, GPR:$Rt2), (ins addrmode7:$addr),
3356 NoItinerary, "ldrexd", "\t$Rt, $Rt2, $addr", []>;
Jim Grosbach5278eb82009-12-11 01:42:04 +00003357}
3358
Jim Grosbach86875a22010-10-29 19:58:57 +00003359let mayStore = 1, Constraints = "@earlyclobber $Rd" in {
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00003360def STREXB : AIstrex<0b10, (outs GPR:$Rd), (ins GPR:$Rt, addrmode7:$addr),
3361 NoItinerary, "strexb", "\t$Rd, $Rt, $addr", []>;
3362def STREXH : AIstrex<0b11, (outs GPR:$Rd), (ins GPR:$Rt, addrmode7:$addr),
3363 NoItinerary, "strexh", "\t$Rd, $Rt, $addr", []>;
3364def STREX : AIstrex<0b00, (outs GPR:$Rd), (ins GPR:$Rt, addrmode7:$addr),
3365 NoItinerary, "strex", "\t$Rd, $Rt, $addr", []>;
Jim Grosbach86875a22010-10-29 19:58:57 +00003366def STREXD : AIstrex<0b01, (outs GPR:$Rd),
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00003367 (ins GPR:$Rt, GPR:$Rt2, addrmode7:$addr),
3368 NoItinerary, "strexd", "\t$Rd, $Rt, $Rt2, $addr", []>;
Jim Grosbach5278eb82009-12-11 01:42:04 +00003369}
3370
Johnny Chenb9436272010-02-17 22:37:58 +00003371// Clear-Exclusive is for disassembly only.
3372def CLREX : AXI<(outs), (ins), MiscFrm, NoItinerary, "clrex",
3373 [/* For disassembly only; pattern left blank */]>,
3374 Requires<[IsARM, HasV7]> {
Jim Grosbachf32ecc62010-10-29 20:21:36 +00003375 let Inst{31-0} = 0b11110101011111111111000000011111;
Johnny Chenb9436272010-02-17 22:37:58 +00003376}
3377
Johnny Chenb3e1bf52010-02-12 20:48:24 +00003378// SWP/SWPB are deprecated in V6/V7 and for disassembly only.
3379let mayLoad = 1 in {
Jim Grosbachf32ecc62010-10-29 20:21:36 +00003380def SWP : AIswp<0, (outs GPR:$Rt), (ins GPR:$Rt2, GPR:$Rn), "swp",
3381 [/* For disassembly only; pattern left blank */]>;
3382def SWPB : AIswp<1, (outs GPR:$Rt), (ins GPR:$Rt2, GPR:$Rn), "swpb",
3383 [/* For disassembly only; pattern left blank */]>;
Johnny Chenb3e1bf52010-02-12 20:48:24 +00003384}
3385
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00003386//===----------------------------------------------------------------------===//
Jim Grosbachbc908cf2011-03-10 19:21:08 +00003387// Coprocessor Instructions.
Johnny Chen906d57f2010-02-12 01:44:23 +00003388//
3389
Bruno Cardoso Lopesb32f7a52011-01-20 18:06:58 +00003390def CDP : ABI<0b1110, (outs), (ins p_imm:$cop, i32imm:$opc1,
3391 c_imm:$CRd, c_imm:$CRn, c_imm:$CRm, i32imm:$opc2),
3392 NoItinerary, "cdp", "\t$cop, $opc1, $CRd, $CRn, $CRm, $opc2",
3393 [/* For disassembly only; pattern left blank */]> {
3394 bits<4> opc1;
3395 bits<4> CRn;
3396 bits<4> CRd;
3397 bits<4> cop;
3398 bits<3> opc2;
3399 bits<4> CRm;
3400
3401 let Inst{3-0} = CRm;
3402 let Inst{4} = 0;
3403 let Inst{7-5} = opc2;
3404 let Inst{11-8} = cop;
3405 let Inst{15-12} = CRd;
3406 let Inst{19-16} = CRn;
3407 let Inst{23-20} = opc1;
Johnny Chen906d57f2010-02-12 01:44:23 +00003408}
3409
Bruno Cardoso Lopesb32f7a52011-01-20 18:06:58 +00003410def CDP2 : ABXI<0b1110, (outs), (ins p_imm:$cop, i32imm:$opc1,
3411 c_imm:$CRd, c_imm:$CRn, c_imm:$CRm, i32imm:$opc2),
3412 NoItinerary, "cdp2\t$cop, $opc1, $CRd, $CRn, $CRm, $opc2",
Johnny Chen906d57f2010-02-12 01:44:23 +00003413 [/* For disassembly only; pattern left blank */]> {
3414 let Inst{31-28} = 0b1111;
Bruno Cardoso Lopesb32f7a52011-01-20 18:06:58 +00003415 bits<4> opc1;
3416 bits<4> CRn;
3417 bits<4> CRd;
3418 bits<4> cop;
3419 bits<3> opc2;
3420 bits<4> CRm;
3421
3422 let Inst{3-0} = CRm;
3423 let Inst{4} = 0;
3424 let Inst{7-5} = opc2;
3425 let Inst{11-8} = cop;
3426 let Inst{15-12} = CRd;
3427 let Inst{19-16} = CRn;
3428 let Inst{23-20} = opc1;
Johnny Chen906d57f2010-02-12 01:44:23 +00003429}
3430
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00003431class ACI<dag oops, dag iops, string opc, string asm,
3432 IndexMode im = IndexModeNone>
3433 : I<oops, iops, AddrModeNone, Size4Bytes, im, BrFrm, NoItinerary,
Johnny Chen64dfb782010-02-16 20:04:27 +00003434 opc, asm, "", [/* For disassembly only; pattern left blank */]> {
3435 let Inst{27-25} = 0b110;
3436}
3437
3438multiclass LdStCop<bits<4> op31_28, bit load, string opc> {
3439
3440 def _OFFSET : ACI<(outs),
3441 (ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr),
3442 opc, "\tp$cop, cr$CRd, $addr"> {
3443 let Inst{31-28} = op31_28;
3444 let Inst{24} = 1; // P = 1
3445 let Inst{21} = 0; // W = 0
3446 let Inst{22} = 0; // D = 0
3447 let Inst{20} = load;
3448 }
3449
3450 def _PRE : ACI<(outs),
3451 (ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr),
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00003452 opc, "\tp$cop, cr$CRd, $addr!", IndexModePre> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003453 let Inst{31-28} = op31_28;
3454 let Inst{24} = 1; // P = 1
3455 let Inst{21} = 1; // W = 1
3456 let Inst{22} = 0; // D = 0
3457 let Inst{20} = load;
3458 }
3459
3460 def _POST : ACI<(outs),
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00003461 (ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr),
3462 opc, "\tp$cop, cr$CRd, $addr", IndexModePost> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003463 let Inst{31-28} = op31_28;
3464 let Inst{24} = 0; // P = 0
3465 let Inst{21} = 1; // W = 1
3466 let Inst{22} = 0; // D = 0
3467 let Inst{20} = load;
3468 }
3469
3470 def _OPTION : ACI<(outs),
Johnny Chen9eda5692011-03-29 19:49:38 +00003471 (ins nohash_imm:$cop, nohash_imm:$CRd, GPR:$base, nohash_imm:$option),
3472 opc, "\tp$cop, cr$CRd, [$base], \\{$option\\}"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003473 let Inst{31-28} = op31_28;
3474 let Inst{24} = 0; // P = 0
3475 let Inst{23} = 1; // U = 1
3476 let Inst{21} = 0; // W = 0
3477 let Inst{22} = 0; // D = 0
3478 let Inst{20} = load;
3479 }
3480
3481 def L_OFFSET : ACI<(outs),
3482 (ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr),
Johnny Chen2fb10f12010-04-16 19:33:23 +00003483 !strconcat(opc, "l"), "\tp$cop, cr$CRd, $addr"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003484 let Inst{31-28} = op31_28;
3485 let Inst{24} = 1; // P = 1
3486 let Inst{21} = 0; // W = 0
3487 let Inst{22} = 1; // D = 1
3488 let Inst{20} = load;
3489 }
3490
3491 def L_PRE : ACI<(outs),
3492 (ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr),
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00003493 !strconcat(opc, "l"), "\tp$cop, cr$CRd, $addr!", IndexModePre> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003494 let Inst{31-28} = op31_28;
3495 let Inst{24} = 1; // P = 1
3496 let Inst{21} = 1; // W = 1
3497 let Inst{22} = 1; // D = 1
3498 let Inst{20} = load;
3499 }
3500
3501 def L_POST : ACI<(outs),
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00003502 (ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr),
3503 !strconcat(opc, "l"), "\tp$cop, cr$CRd, $addr", IndexModePost> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003504 let Inst{31-28} = op31_28;
3505 let Inst{24} = 0; // P = 0
3506 let Inst{21} = 1; // W = 1
3507 let Inst{22} = 1; // D = 1
3508 let Inst{20} = load;
3509 }
3510
3511 def L_OPTION : ACI<(outs),
3512 (ins nohash_imm:$cop, nohash_imm:$CRd, GPR:$base, nohash_imm:$option),
Johnny Chen9eda5692011-03-29 19:49:38 +00003513 !strconcat(opc, "l"), "\tp$cop, cr$CRd, [$base], \\{$option\\}"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003514 let Inst{31-28} = op31_28;
3515 let Inst{24} = 0; // P = 0
3516 let Inst{23} = 1; // U = 1
3517 let Inst{21} = 0; // W = 0
3518 let Inst{22} = 1; // D = 1
3519 let Inst{20} = load;
3520 }
3521}
3522
3523defm LDC : LdStCop<{?,?,?,?}, 1, "ldc">;
3524defm LDC2 : LdStCop<0b1111, 1, "ldc2">;
3525defm STC : LdStCop<{?,?,?,?}, 0, "stc">;
3526defm STC2 : LdStCop<0b1111, 0, "stc2">;
3527
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003528//===----------------------------------------------------------------------===//
3529// Move between coprocessor and ARM core register -- for disassembly only
3530//
3531
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00003532class MovRCopro<string opc, bit direction, dag oops, dag iops>
3533 : ABI<0b1110, oops, iops, NoItinerary, opc,
3534 "\t$cop, $opc1, $Rt, $CRn, $CRm, $opc2",
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003535 [/* For disassembly only; pattern left blank */]> {
3536 let Inst{20} = direction;
Johnny Chen906d57f2010-02-12 01:44:23 +00003537 let Inst{4} = 1;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003538
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003539 bits<4> Rt;
3540 bits<4> cop;
3541 bits<3> opc1;
3542 bits<3> opc2;
3543 bits<4> CRm;
3544 bits<4> CRn;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003545
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003546 let Inst{15-12} = Rt;
3547 let Inst{11-8} = cop;
3548 let Inst{23-21} = opc1;
3549 let Inst{7-5} = opc2;
3550 let Inst{3-0} = CRm;
3551 let Inst{19-16} = CRn;
Johnny Chen906d57f2010-02-12 01:44:23 +00003552}
3553
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00003554def MCR : MovRCopro<"mcr", 0 /* from ARM core register to coprocessor */,
3555 (outs), (ins p_imm:$cop, i32imm:$opc1,
3556 GPR:$Rt, c_imm:$CRn, c_imm:$CRm,
3557 i32imm:$opc2)>;
3558def MRC : MovRCopro<"mrc", 1 /* from coprocessor to ARM core register */,
3559 (outs GPR:$Rt), (ins p_imm:$cop, i32imm:$opc1,
3560 c_imm:$CRn, c_imm:$CRm, i32imm:$opc2)>;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003561
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00003562class MovRCopro2<string opc, bit direction, dag oops, dag iops>
3563 : ABXI<0b1110, oops, iops, NoItinerary,
3564 !strconcat(opc, "\t$cop, $opc1, $Rt, $CRn, $CRm, $opc2"),
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003565 [/* For disassembly only; pattern left blank */]> {
Johnny Chen906d57f2010-02-12 01:44:23 +00003566 let Inst{31-28} = 0b1111;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003567 let Inst{20} = direction;
Johnny Chen906d57f2010-02-12 01:44:23 +00003568 let Inst{4} = 1;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003569
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003570 bits<4> Rt;
3571 bits<4> cop;
3572 bits<3> opc1;
3573 bits<3> opc2;
3574 bits<4> CRm;
3575 bits<4> CRn;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003576
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003577 let Inst{15-12} = Rt;
3578 let Inst{11-8} = cop;
3579 let Inst{23-21} = opc1;
3580 let Inst{7-5} = opc2;
3581 let Inst{3-0} = CRm;
3582 let Inst{19-16} = CRn;
Johnny Chen906d57f2010-02-12 01:44:23 +00003583}
3584
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00003585def MCR2 : MovRCopro2<"mcr2", 0 /* from ARM core register to coprocessor */,
3586 (outs), (ins p_imm:$cop, i32imm:$opc1,
3587 GPR:$Rt, c_imm:$CRn, c_imm:$CRm,
3588 i32imm:$opc2)>;
3589def MRC2 : MovRCopro2<"mrc2", 1 /* from coprocessor to ARM core register */,
3590 (outs GPR:$Rt), (ins p_imm:$cop, i32imm:$opc1,
3591 c_imm:$CRn, c_imm:$CRm,
3592 i32imm:$opc2)>;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003593
3594class MovRRCopro<string opc, bit direction>
3595 : ABI<0b1100, (outs), (ins p_imm:$cop, i32imm:$opc1,
3596 GPR:$Rt, GPR:$Rt2, c_imm:$CRm),
3597 NoItinerary, opc, "\t$cop, $opc1, $Rt, $Rt2, $CRm",
3598 [/* For disassembly only; pattern left blank */]> {
3599 let Inst{23-21} = 0b010;
3600 let Inst{20} = direction;
3601
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003602 bits<4> Rt;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003603 bits<4> Rt2;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003604 bits<4> cop;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003605 bits<4> opc1;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003606 bits<4> CRm;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003607
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003608 let Inst{15-12} = Rt;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003609 let Inst{19-16} = Rt2;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003610 let Inst{11-8} = cop;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003611 let Inst{7-4} = opc1;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003612 let Inst{3-0} = CRm;
Johnny Chen906d57f2010-02-12 01:44:23 +00003613}
3614
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003615def MCRR : MovRRCopro<"mcrr", 0 /* from ARM core register to coprocessor */>;
3616def MRRC : MovRRCopro<"mrrc", 1 /* from coprocessor to ARM core register */>;
3617
3618class MovRRCopro2<string opc, bit direction>
3619 : ABXI<0b1100, (outs), (ins p_imm:$cop, i32imm:$opc1,
3620 GPR:$Rt, GPR:$Rt2, c_imm:$CRm),
3621 NoItinerary, !strconcat(opc, "\t$cop, $opc1, $Rt, $Rt2, $CRm"),
3622 [/* For disassembly only; pattern left blank */]> {
Johnny Chen906d57f2010-02-12 01:44:23 +00003623 let Inst{31-28} = 0b1111;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003624 let Inst{23-21} = 0b010;
3625 let Inst{20} = direction;
Johnny Chen906d57f2010-02-12 01:44:23 +00003626
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003627 bits<4> Rt;
3628 bits<4> Rt2;
3629 bits<4> cop;
Bruno Cardoso Lopes3abd75b2011-01-19 16:56:52 +00003630 bits<4> opc1;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003631 bits<4> CRm;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003632
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003633 let Inst{15-12} = Rt;
3634 let Inst{19-16} = Rt2;
3635 let Inst{11-8} = cop;
Bruno Cardoso Lopes3abd75b2011-01-19 16:56:52 +00003636 let Inst{7-4} = opc1;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003637 let Inst{3-0} = CRm;
Johnny Chen906d57f2010-02-12 01:44:23 +00003638}
3639
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003640def MCRR2 : MovRRCopro2<"mcrr2", 0 /* from ARM core register to coprocessor */>;
3641def MRRC2 : MovRRCopro2<"mrrc2", 1 /* from coprocessor to ARM core register */>;
Johnny Chen906d57f2010-02-12 01:44:23 +00003642
Johnny Chenb98e1602010-02-12 18:55:33 +00003643//===----------------------------------------------------------------------===//
3644// Move between special register and ARM core register -- for disassembly only
3645//
3646
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00003647// Move to ARM core register from Special Register
Bruno Cardoso Lopese7255a82011-01-18 21:31:35 +00003648def MRS : ABI<0b0001, (outs GPR:$Rd), (ins), NoItinerary, "mrs", "\t$Rd, cpsr",
Johnny Chenb98e1602010-02-12 18:55:33 +00003649 [/* For disassembly only; pattern left blank */]> {
Bruno Cardoso Lopese7255a82011-01-18 21:31:35 +00003650 bits<4> Rd;
3651 let Inst{23-16} = 0b00001111;
3652 let Inst{15-12} = Rd;
Johnny Chenb98e1602010-02-12 18:55:33 +00003653 let Inst{7-4} = 0b0000;
3654}
3655
Bruno Cardoso Lopese7255a82011-01-18 21:31:35 +00003656def MRSsys : ABI<0b0001, (outs GPR:$Rd), (ins), NoItinerary,"mrs","\t$Rd, spsr",
Johnny Chenb98e1602010-02-12 18:55:33 +00003657 [/* For disassembly only; pattern left blank */]> {
Bruno Cardoso Lopese7255a82011-01-18 21:31:35 +00003658 bits<4> Rd;
3659 let Inst{23-16} = 0b01001111;
3660 let Inst{15-12} = Rd;
Johnny Chenb98e1602010-02-12 18:55:33 +00003661 let Inst{7-4} = 0b0000;
3662}
3663
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00003664// Move from ARM core register to Special Register
3665//
3666// No need to have both system and application versions, the encodings are the
3667// same and the assembly parser has no way to distinguish between them. The mask
3668// operand contains the special register (R Bit) in bit 4 and bits 3-0 contains
3669// the mask with the fields to be accessed in the special register.
3670def MSR : ABI<0b0001, (outs), (ins msr_mask:$mask, GPR:$Rn), NoItinerary,
3671 "msr", "\t$mask, $Rn",
Johnny Chenb98e1602010-02-12 18:55:33 +00003672 [/* For disassembly only; pattern left blank */]> {
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00003673 bits<5> mask;
3674 bits<4> Rn;
3675
3676 let Inst{23} = 0;
3677 let Inst{22} = mask{4}; // R bit
3678 let Inst{21-20} = 0b10;
3679 let Inst{19-16} = mask{3-0};
3680 let Inst{15-12} = 0b1111;
3681 let Inst{11-4} = 0b00000000;
3682 let Inst{3-0} = Rn;
Johnny Chenb98e1602010-02-12 18:55:33 +00003683}
3684
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00003685def MSRi : ABI<0b0011, (outs), (ins msr_mask:$mask, so_imm:$a), NoItinerary,
3686 "msr", "\t$mask, $a",
3687 [/* For disassembly only; pattern left blank */]> {
3688 bits<5> mask;
3689 bits<12> a;
Johnny Chen64dfb782010-02-16 20:04:27 +00003690
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00003691 let Inst{23} = 0;
3692 let Inst{22} = mask{4}; // R bit
3693 let Inst{21-20} = 0b10;
3694 let Inst{19-16} = mask{3-0};
3695 let Inst{15-12} = 0b1111;
3696 let Inst{11-0} = a;
Johnny Chenb98e1602010-02-12 18:55:33 +00003697}
Jim Grosbachbc908cf2011-03-10 19:21:08 +00003698
3699//===----------------------------------------------------------------------===//
3700// TLS Instructions
3701//
3702
3703// __aeabi_read_tp preserves the registers r1-r3.
Owen Anderson19f6f502011-03-18 19:47:14 +00003704// This is a pseudo inst so that we can get the encoding right,
Jim Grosbachbc908cf2011-03-10 19:21:08 +00003705// complete with fixup for the aeabi_read_tp function.
3706let isCall = 1,
3707 Defs = [R0, R12, LR, CPSR], Uses = [SP] in {
3708 def TPsoft : PseudoInst<(outs), (ins), IIC_Br,
3709 [(set R0, ARMthread_pointer)]>;
3710}
3711
3712//===----------------------------------------------------------------------===//
3713// SJLJ Exception handling intrinsics
3714// eh_sjlj_setjmp() is an instruction sequence to store the return
3715// address and save #0 in R0 for the non-longjmp case.
3716// Since by its nature we may be coming from some other function to get
3717// here, and we're using the stack frame for the containing function to
3718// save/restore registers, we can't keep anything live in regs across
3719// the eh_sjlj_setjmp(), else it will almost certainly have been tromped upon
3720// when we get here from a longjmp(). We force everthing out of registers
3721// except for our own input by listing the relevant registers in Defs. By
3722// doing so, we also cause the prologue/epilogue code to actively preserve
3723// all of the callee-saved resgisters, which is exactly what we want.
3724// A constant value is passed in $val, and we use the location as a scratch.
3725//
3726// These are pseudo-instructions and are lowered to individual MC-insts, so
3727// no encoding information is necessary.
3728let Defs =
3729 [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR, D0,
3730 D1, D2, D3, D4, D5, D6, D7, D8, D9, D10, D11, D12, D13, D14, D15,
3731 D16, D17, D18, D19, D20, D21, D22, D23, D24, D25, D26, D27, D28, D29, D30,
3732 D31 ], hasSideEffects = 1, isBarrier = 1 in {
3733 def Int_eh_sjlj_setjmp : PseudoInst<(outs), (ins GPR:$src, GPR:$val),
3734 NoItinerary,
3735 [(set R0, (ARMeh_sjlj_setjmp GPR:$src, GPR:$val))]>,
3736 Requires<[IsARM, HasVFP2]>;
3737}
3738
3739let Defs =
3740 [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR ],
3741 hasSideEffects = 1, isBarrier = 1 in {
3742 def Int_eh_sjlj_setjmp_nofp : PseudoInst<(outs), (ins GPR:$src, GPR:$val),
3743 NoItinerary,
3744 [(set R0, (ARMeh_sjlj_setjmp GPR:$src, GPR:$val))]>,
3745 Requires<[IsARM, NoVFP]>;
3746}
3747
3748// FIXME: Non-Darwin version(s)
3749let isBarrier = 1, hasSideEffects = 1, isTerminator = 1,
3750 Defs = [ R7, LR, SP ] in {
3751def Int_eh_sjlj_longjmp : PseudoInst<(outs), (ins GPR:$src, GPR:$scratch),
3752 NoItinerary,
3753 [(ARMeh_sjlj_longjmp GPR:$src, GPR:$scratch)]>,
3754 Requires<[IsARM, IsDarwin]>;
3755}
3756
3757// eh.sjlj.dispatchsetup pseudo-instruction.
3758// This pseudo is used for ARM, Thumb1 and Thumb2. Any differences are
3759// handled when the pseudo is expanded (which happens before any passes
3760// that need the instruction size).
3761let isBarrier = 1, hasSideEffects = 1 in
3762def Int_eh_sjlj_dispatchsetup :
3763 PseudoInst<(outs), (ins GPR:$src), NoItinerary,
3764 [(ARMeh_sjlj_dispatchsetup GPR:$src)]>,
3765 Requires<[IsDarwin]>;
3766
3767//===----------------------------------------------------------------------===//
3768// Non-Instruction Patterns
3769//
3770
3771// Large immediate handling.
3772
3773// 32-bit immediate using two piece so_imms or movw + movt.
3774// This is a single pseudo instruction, the benefit is that it can be remat'd
3775// as a single unit instead of having to handle reg inputs.
3776// FIXME: Remove this when we can do generalized remat.
3777let isReMaterializable = 1, isMoveImm = 1 in
3778def MOVi32imm : PseudoInst<(outs GPR:$dst), (ins i32imm:$src), IIC_iMOVix2,
3779 [(set GPR:$dst, (arm_i32imm:$src))]>,
3780 Requires<[IsARM]>;
3781
3782// Pseudo instruction that combines movw + movt + add pc (if PIC).
3783// It also makes it possible to rematerialize the instructions.
3784// FIXME: Remove this when we can do generalized remat and when machine licm
3785// can properly the instructions.
3786let isReMaterializable = 1 in {
3787def MOV_ga_pcrel : PseudoInst<(outs GPR:$dst), (ins i32imm:$addr),
3788 IIC_iMOVix2addpc,
3789 [(set GPR:$dst, (ARMWrapperPIC tglobaladdr:$addr))]>,
3790 Requires<[IsARM, UseMovt]>;
3791
3792def MOV_ga_dyn : PseudoInst<(outs GPR:$dst), (ins i32imm:$addr),
3793 IIC_iMOVix2,
3794 [(set GPR:$dst, (ARMWrapperDYN tglobaladdr:$addr))]>,
3795 Requires<[IsARM, UseMovt]>;
3796
3797let AddedComplexity = 10 in
3798def MOV_ga_pcrel_ldr : PseudoInst<(outs GPR:$dst), (ins i32imm:$addr),
3799 IIC_iMOVix2ld,
3800 [(set GPR:$dst, (load (ARMWrapperPIC tglobaladdr:$addr)))]>,
3801 Requires<[IsARM, UseMovt]>;
3802} // isReMaterializable
3803
3804// ConstantPool, GlobalAddress, and JumpTable
3805def : ARMPat<(ARMWrapper tglobaladdr :$dst), (LEApcrel tglobaladdr :$dst)>,
3806 Requires<[IsARM, DontUseMovt]>;
3807def : ARMPat<(ARMWrapper tconstpool :$dst), (LEApcrel tconstpool :$dst)>;
3808def : ARMPat<(ARMWrapper tglobaladdr :$dst), (MOVi32imm tglobaladdr :$dst)>,
3809 Requires<[IsARM, UseMovt]>;
3810def : ARMPat<(ARMWrapperJT tjumptable:$dst, imm:$id),
3811 (LEApcrelJT tjumptable:$dst, imm:$id)>;
3812
3813// TODO: add,sub,and, 3-instr forms?
3814
3815// Tail calls
3816def : ARMPat<(ARMtcret tcGPR:$dst),
3817 (TCRETURNri tcGPR:$dst)>, Requires<[IsDarwin]>;
3818
3819def : ARMPat<(ARMtcret (i32 tglobaladdr:$dst)),
3820 (TCRETURNdi texternalsym:$dst)>, Requires<[IsDarwin]>;
3821
3822def : ARMPat<(ARMtcret (i32 texternalsym:$dst)),
3823 (TCRETURNdi texternalsym:$dst)>, Requires<[IsDarwin]>;
3824
3825def : ARMPat<(ARMtcret tcGPR:$dst),
3826 (TCRETURNriND tcGPR:$dst)>, Requires<[IsNotDarwin]>;
3827
3828def : ARMPat<(ARMtcret (i32 tglobaladdr:$dst)),
3829 (TCRETURNdiND texternalsym:$dst)>, Requires<[IsNotDarwin]>;
3830
3831def : ARMPat<(ARMtcret (i32 texternalsym:$dst)),
3832 (TCRETURNdiND texternalsym:$dst)>, Requires<[IsNotDarwin]>;
3833
3834// Direct calls
3835def : ARMPat<(ARMcall texternalsym:$func), (BL texternalsym:$func)>,
3836 Requires<[IsARM, IsNotDarwin]>;
3837def : ARMPat<(ARMcall texternalsym:$func), (BLr9 texternalsym:$func)>,
3838 Requires<[IsARM, IsDarwin]>;
3839
3840// zextload i1 -> zextload i8
3841def : ARMPat<(zextloadi1 addrmode_imm12:$addr), (LDRBi12 addrmode_imm12:$addr)>;
3842def : ARMPat<(zextloadi1 ldst_so_reg:$addr), (LDRBrs ldst_so_reg:$addr)>;
3843
3844// extload -> zextload
3845def : ARMPat<(extloadi1 addrmode_imm12:$addr), (LDRBi12 addrmode_imm12:$addr)>;
3846def : ARMPat<(extloadi1 ldst_so_reg:$addr), (LDRBrs ldst_so_reg:$addr)>;
3847def : ARMPat<(extloadi8 addrmode_imm12:$addr), (LDRBi12 addrmode_imm12:$addr)>;
3848def : ARMPat<(extloadi8 ldst_so_reg:$addr), (LDRBrs ldst_so_reg:$addr)>;
3849
3850def : ARMPat<(extloadi16 addrmode3:$addr), (LDRH addrmode3:$addr)>;
3851
3852def : ARMPat<(extloadi8 addrmodepc:$addr), (PICLDRB addrmodepc:$addr)>;
3853def : ARMPat<(extloadi16 addrmodepc:$addr), (PICLDRH addrmodepc:$addr)>;
3854
3855// smul* and smla*
3856def : ARMV5TEPat<(mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
3857 (sra (shl GPR:$b, (i32 16)), (i32 16))),
3858 (SMULBB GPR:$a, GPR:$b)>;
3859def : ARMV5TEPat<(mul sext_16_node:$a, sext_16_node:$b),
3860 (SMULBB GPR:$a, GPR:$b)>;
3861def : ARMV5TEPat<(mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
3862 (sra GPR:$b, (i32 16))),
3863 (SMULBT GPR:$a, GPR:$b)>;
3864def : ARMV5TEPat<(mul sext_16_node:$a, (sra GPR:$b, (i32 16))),
3865 (SMULBT GPR:$a, GPR:$b)>;
3866def : ARMV5TEPat<(mul (sra GPR:$a, (i32 16)),
3867 (sra (shl GPR:$b, (i32 16)), (i32 16))),
3868 (SMULTB GPR:$a, GPR:$b)>;
3869def : ARMV5TEPat<(mul (sra GPR:$a, (i32 16)), sext_16_node:$b),
3870 (SMULTB GPR:$a, GPR:$b)>;
3871def : ARMV5TEPat<(sra (mul GPR:$a, (sra (shl GPR:$b, (i32 16)), (i32 16))),
3872 (i32 16)),
3873 (SMULWB GPR:$a, GPR:$b)>;
3874def : ARMV5TEPat<(sra (mul GPR:$a, sext_16_node:$b), (i32 16)),
3875 (SMULWB GPR:$a, GPR:$b)>;
3876
3877def : ARMV5TEPat<(add GPR:$acc,
3878 (mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
3879 (sra (shl GPR:$b, (i32 16)), (i32 16)))),
3880 (SMLABB GPR:$a, GPR:$b, GPR:$acc)>;
3881def : ARMV5TEPat<(add GPR:$acc,
3882 (mul sext_16_node:$a, sext_16_node:$b)),
3883 (SMLABB GPR:$a, GPR:$b, GPR:$acc)>;
3884def : ARMV5TEPat<(add GPR:$acc,
3885 (mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
3886 (sra GPR:$b, (i32 16)))),
3887 (SMLABT GPR:$a, GPR:$b, GPR:$acc)>;
3888def : ARMV5TEPat<(add GPR:$acc,
3889 (mul sext_16_node:$a, (sra GPR:$b, (i32 16)))),
3890 (SMLABT GPR:$a, GPR:$b, GPR:$acc)>;
3891def : ARMV5TEPat<(add GPR:$acc,
3892 (mul (sra GPR:$a, (i32 16)),
3893 (sra (shl GPR:$b, (i32 16)), (i32 16)))),
3894 (SMLATB GPR:$a, GPR:$b, GPR:$acc)>;
3895def : ARMV5TEPat<(add GPR:$acc,
3896 (mul (sra GPR:$a, (i32 16)), sext_16_node:$b)),
3897 (SMLATB GPR:$a, GPR:$b, GPR:$acc)>;
3898def : ARMV5TEPat<(add GPR:$acc,
3899 (sra (mul GPR:$a, (sra (shl GPR:$b, (i32 16)), (i32 16))),
3900 (i32 16))),
3901 (SMLAWB GPR:$a, GPR:$b, GPR:$acc)>;
3902def : ARMV5TEPat<(add GPR:$acc,
3903 (sra (mul GPR:$a, sext_16_node:$b), (i32 16))),
3904 (SMLAWB GPR:$a, GPR:$b, GPR:$acc)>;
3905
Jim Grosbacha4f809d2011-03-10 19:27:17 +00003906
3907// Pre-v7 uses MCR for synchronization barriers.
3908def : ARMPat<(ARMMemBarrierMCR GPR:$zero), (MCR 15, 0, GPR:$zero, 7, 10, 5)>,
3909 Requires<[IsARM, HasV6]>;
3910
3911
Jim Grosbachbc908cf2011-03-10 19:21:08 +00003912//===----------------------------------------------------------------------===//
3913// Thumb Support
3914//
3915
3916include "ARMInstrThumb.td"
3917
3918//===----------------------------------------------------------------------===//
3919// Thumb2 Support
3920//
3921
3922include "ARMInstrThumb2.td"
3923
3924//===----------------------------------------------------------------------===//
3925// Floating Point Support
3926//
3927
3928include "ARMInstrVFP.td"
3929
3930//===----------------------------------------------------------------------===//
3931// Advanced SIMD (NEON) Support
3932//
3933
3934include "ARMInstrNEON.td"
3935