blob: 434597d350086fd5a8f32dc8175089c7240868d8 [file] [log] [blame]
Eric Christopher49ac3d72011-05-09 18:16:46 +00001//===- MipsInstrInfo.td - Target Description for Mips Target -*- tablegen -*-=//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00007//
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00008//===----------------------------------------------------------------------===//
Eric Christopher49ac3d72011-05-09 18:16:46 +00009//
10// This file contains the Mips implementation of the TargetInstrInfo class.
11//
12//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000013
Akira Hatanaka4552c9a2011-04-15 21:51:11 +000014//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000015// Instruction format superclass
Akira Hatanaka4552c9a2011-04-15 21:51:11 +000016//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000017
18include "MipsInstrFormats.td"
19
Akira Hatanaka4552c9a2011-04-15 21:51:11 +000020//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000021// Mips profiles and nodes
Akira Hatanaka4552c9a2011-04-15 21:51:11 +000022//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000023
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +000024def SDT_MipsRet : SDTypeProfile<0, 1, [SDTCisInt<0>]>;
25def SDT_MipsJmpLink : SDTypeProfile<0, 1, [SDTCisVT<0, iPTR>]>;
Bruno Cardoso Lopes9e030612010-11-09 17:25:34 +000026def SDT_MipsCMov : SDTypeProfile<1, 4, [SDTCisSameAs<0, 1>,
Akira Hatanaka0bf3dfb2011-04-15 21:00:26 +000027 SDTCisSameAs<1, 2>,
28 SDTCisSameAs<3, 4>,
29 SDTCisInt<4>]>;
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +000030def SDT_MipsCallSeqStart : SDCallSeqStart<[SDTCisVT<0, i32>]>;
31def SDT_MipsCallSeqEnd : SDCallSeqEnd<[SDTCisVT<0, i32>, SDTCisVT<1, i32>]>;
Bruno Cardoso Lopes81092dc2011-03-04 17:51:39 +000032def SDT_MipsMAddMSub : SDTypeProfile<0, 4,
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +000033 [SDTCisVT<0, i32>, SDTCisSameAs<0, 1>,
Bruno Cardoso Lopes81092dc2011-03-04 17:51:39 +000034 SDTCisSameAs<1, 2>,
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +000035 SDTCisSameAs<2, 3>]>;
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +000036def SDT_MipsDivRem : SDTypeProfile<0, 2,
Akira Hatanakadda4a072011-10-03 21:06:13 +000037 [SDTCisInt<0>,
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +000038 SDTCisSameAs<0, 1>]>;
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +000039
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +000040def SDT_MipsThreadPointer : SDTypeProfile<1, 0, [SDTCisPtrTy<0>]>;
41
Akira Hatanakac742e4f2011-11-11 04:06:38 +000042def SDT_MipsDynAlloc : SDTypeProfile<1, 1, [SDTCisVT<0, iPTR>,
43 SDTCisSameAs<0, 1>]>;
Akira Hatanakadb548262011-07-19 23:30:50 +000044def SDT_Sync : SDTypeProfile<0, 1, [SDTCisVT<0, i32>]>;
Akira Hatanaka21afc632011-06-21 00:40:49 +000045
Akira Hatanaka40eda462011-09-22 23:31:54 +000046def SDT_Ext : SDTypeProfile<1, 3, [SDTCisInt<0>, SDTCisSameAs<0, 1>,
47 SDTCisVT<2, i32>, SDTCisSameAs<2, 3>]>;
48def SDT_Ins : SDTypeProfile<1, 4, [SDTCisInt<0>, SDTCisSameAs<0, 1>,
49 SDTCisVT<2, i32>, SDTCisSameAs<2, 3>,
Akira Hatanakabb15e112011-08-17 02:05:42 +000050 SDTCisSameAs<0, 4>]>;
51
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000052// Call
Bruno Cardoso Lopes9e030612010-11-09 17:25:34 +000053def MipsJmpLink : SDNode<"MipsISD::JmpLink",SDT_MipsJmpLink,
Chris Lattner036609b2010-12-23 18:28:41 +000054 [SDNPHasChain, SDNPOutGlue, SDNPOptInGlue,
Chris Lattner60e9eac2010-03-19 05:33:51 +000055 SDNPVariadic]>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000056
Bruno Cardoso Lopes9e030612010-11-09 17:25:34 +000057// Hi and Lo nodes are used to handle global addresses. Used on
58// MipsISelLowering to lower stuff like GlobalAddress, ExternalSymbol
Bruno Cardoso Lopesc7db5612007-11-05 03:02:32 +000059// static model. (nothing to do with Mips Registers Hi and Lo)
Bruno Cardoso Lopes91fd5322008-07-21 18:52:34 +000060def MipsHi : SDNode<"MipsISD::Hi", SDTIntUnaryOp>;
61def MipsLo : SDNode<"MipsISD::Lo", SDTIntUnaryOp>;
62def MipsGPRel : SDNode<"MipsISD::GPRel", SDTIntUnaryOp>;
Bruno Cardoso Lopese78080c2007-10-09 02:55:31 +000063
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +000064// TlsGd node is used to handle General Dynamic TLS
65def MipsTlsGd : SDNode<"MipsISD::TlsGd", SDTIntUnaryOp>;
66
67// TprelHi and TprelLo nodes are used to handle Local Exec TLS
68def MipsTprelHi : SDNode<"MipsISD::TprelHi", SDTIntUnaryOp>;
69def MipsTprelLo : SDNode<"MipsISD::TprelLo", SDTIntUnaryOp>;
70
71// Thread pointer
72def MipsThreadPointer: SDNode<"MipsISD::ThreadPointer", SDT_MipsThreadPointer>;
73
Eric Christopher3c999a22007-10-26 04:00:13 +000074// Return
Bruno Cardoso Lopes9e030612010-11-09 17:25:34 +000075def MipsRet : SDNode<"MipsISD::Ret", SDT_MipsRet, [SDNPHasChain,
Chris Lattner036609b2010-12-23 18:28:41 +000076 SDNPOptInGlue]>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000077
78// These are target-independent nodes, but have target-specific formats.
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +000079def callseq_start : SDNode<"ISD::CALLSEQ_START", SDT_MipsCallSeqStart,
Chris Lattner036609b2010-12-23 18:28:41 +000080 [SDNPHasChain, SDNPOutGlue]>;
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +000081def callseq_end : SDNode<"ISD::CALLSEQ_END", SDT_MipsCallSeqEnd,
Chris Lattner036609b2010-12-23 18:28:41 +000082 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue]>;
Bill Wendling0f8d9c02007-11-13 00:44:25 +000083
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +000084// MAdd*/MSub* nodes
85def MipsMAdd : SDNode<"MipsISD::MAdd", SDT_MipsMAddMSub,
86 [SDNPOptInGlue, SDNPOutGlue]>;
87def MipsMAddu : SDNode<"MipsISD::MAddu", SDT_MipsMAddMSub,
88 [SDNPOptInGlue, SDNPOutGlue]>;
89def MipsMSub : SDNode<"MipsISD::MSub", SDT_MipsMAddMSub,
90 [SDNPOptInGlue, SDNPOutGlue]>;
91def MipsMSubu : SDNode<"MipsISD::MSubu", SDT_MipsMAddMSub,
92 [SDNPOptInGlue, SDNPOutGlue]>;
93
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +000094// DivRem(u) nodes
95def MipsDivRem : SDNode<"MipsISD::DivRem", SDT_MipsDivRem,
96 [SDNPOutGlue]>;
97def MipsDivRemU : SDNode<"MipsISD::DivRemU", SDT_MipsDivRem,
98 [SDNPOutGlue]>;
99
Akira Hatanaka6cd4b4e2011-06-07 18:00:14 +0000100// Target constant nodes that are not part of any isel patterns and remain
101// unchanged can cause instructions with illegal operands to be emitted.
102// Wrapper node patterns give the instruction selector a chance to replace
103// target constant nodes that would otherwise remain unchanged with ADDiu
104// nodes. Without these wrapper node patterns, the following conditional move
105// instrucion is emitted when function cmov2 in test/CodeGen/Mips/cmov.ll is
106// compiled:
107// movn %got(d)($gp), %got(c)($gp), $4
108// This instruction is illegal since movn can take only register operands.
109
Akira Hatanaka6df7e232011-12-09 01:53:17 +0000110def MipsWrapper : SDNode<"MipsISD::Wrapper", SDTIntUnaryOp>;
Akira Hatanaka342837d2011-05-28 01:07:07 +0000111
Akira Hatanaka21afc632011-06-21 00:40:49 +0000112// Pointer to dynamically allocated stack area.
113def MipsDynAlloc : SDNode<"MipsISD::DynAlloc", SDT_MipsDynAlloc,
114 [SDNPHasChain, SDNPInGlue]>;
115
Akira Hatanakadb548262011-07-19 23:30:50 +0000116def MipsSync : SDNode<"MipsISD::Sync", SDT_Sync, [SDNPHasChain]>;
117
Akira Hatanakabb15e112011-08-17 02:05:42 +0000118def MipsExt : SDNode<"MipsISD::Ext", SDT_Ext>;
119def MipsIns : SDNode<"MipsISD::Ins", SDT_Ins>;
120
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000121//===----------------------------------------------------------------------===//
Bruno Cardoso Lopese78080c2007-10-09 02:55:31 +0000122// Mips Instruction Predicate Definitions.
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000123//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes65ad4522008-08-08 06:16:31 +0000124def HasSEInReg : Predicate<"Subtarget.hasSEInReg()">;
125def HasBitCount : Predicate<"Subtarget.hasBitCount()">;
Bruno Cardoso Lopes739e4412008-08-13 07:13:40 +0000126def HasSwap : Predicate<"Subtarget.hasSwap()">;
127def HasCondMov : Predicate<"Subtarget.hasCondMov()">;
Akira Hatanaka56633442011-09-20 23:53:09 +0000128def HasMips32 : Predicate<"Subtarget.hasMips32()">;
129def HasMips32r2 : Predicate<"Subtarget.hasMips32r2()">;
Akira Hatanaka1acb7df2011-10-11 01:12:52 +0000130def HasMips64 : Predicate<"Subtarget.hasMips64()">;
131def NotMips64 : Predicate<"!Subtarget.hasMips64()">;
132def HasMips64r2 : Predicate<"Subtarget.hasMips64r2()">;
Akira Hatanakad55bb382011-10-11 00:11:12 +0000133def IsN64 : Predicate<"Subtarget.isABI_N64()">;
134def NotN64 : Predicate<"!Subtarget.isABI_N64()">;
Bruno Cardoso Lopese78080c2007-10-09 02:55:31 +0000135
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000136//===----------------------------------------------------------------------===//
Bruno Cardoso Lopese78080c2007-10-09 02:55:31 +0000137// Mips Operand, Complex Patterns and Transformations Definitions.
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000138//===----------------------------------------------------------------------===//
Bruno Cardoso Lopese78080c2007-10-09 02:55:31 +0000139
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000140// Instruction operand types
Bruno Cardoso Lopes47b92f32011-11-11 22:58:42 +0000141def jmptarget : Operand<OtherVT> {
142 let EncoderMethod = "getJumpTargetOpValue";
143}
144def brtarget : Operand<OtherVT> {
145 let EncoderMethod = "getBranchTargetOpValue";
146 let OperandType = "OPERAND_PCREL";
147}
Akira Hatanaka421455f2011-11-23 22:19:28 +0000148def calltarget : Operand<iPTR> {
149 let EncoderMethod = "getJumpTargetOpValue";
150}
Akira Hatanaka642b1092011-11-11 04:03:54 +0000151def calltarget64: Operand<i64>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000152def simm16 : Operand<i32>;
Akira Hatanakad55bb382011-10-11 00:11:12 +0000153def simm16_64 : Operand<i64>;
Eric Christopher3c999a22007-10-26 04:00:13 +0000154def shamt : Operand<i32>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000155
Bruno Cardoso Lopes739e4412008-08-13 07:13:40 +0000156// Unsigned Operand
157def uimm16 : Operand<i32> {
158 let PrintMethod = "printUnsignedImm";
159}
160
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000161// Address operand
162def mem : Operand<i32> {
163 let PrintMethod = "printMemOperand";
Akira Hatanakad3ac47f2011-07-07 18:57:00 +0000164 let MIOperandInfo = (ops CPURegs, simm16);
Bruno Cardoso Lopesc3f16b32011-10-18 17:50:36 +0000165 let EncoderMethod = "getMemEncoding";
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000166}
167
Akira Hatanakad55bb382011-10-11 00:11:12 +0000168def mem64 : Operand<i64> {
169 let PrintMethod = "printMemOperand";
170 let MIOperandInfo = (ops CPU64Regs, simm16_64);
171}
172
Akira Hatanaka03236be2011-07-07 20:54:20 +0000173def mem_ea : Operand<i32> {
174 let PrintMethod = "printMemOperandEA";
175 let MIOperandInfo = (ops CPURegs, simm16);
Bruno Cardoso Lopesc3f16b32011-10-18 17:50:36 +0000176 let EncoderMethod = "getMemEncoding";
177}
178
Akira Hatanakac742e4f2011-11-11 04:06:38 +0000179def mem_ea_64 : Operand<i64> {
180 let PrintMethod = "printMemOperandEA";
181 let MIOperandInfo = (ops CPU64Regs, simm16_64);
182 let EncoderMethod = "getMemEncoding";
183}
184
Bruno Cardoso Lopesc3f16b32011-10-18 17:50:36 +0000185// size operand of ext instruction
186def size_ext : Operand<i32> {
187 let EncoderMethod = "getSizeExtEncoding";
188}
189
190// size operand of ins instruction
191def size_ins : Operand<i32> {
192 let EncoderMethod = "getSizeInsEncoding";
Akira Hatanaka03236be2011-07-07 20:54:20 +0000193}
194
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000195// Transformation Function - get the lower 16 bits.
196def LO16 : SDNodeXForm<imm, [{
Akira Hatanaka4d0eb632011-12-07 20:10:24 +0000197 return getImm(N, N->getZExtValue() & 0xFFFF);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000198}]>;
199
200// Transformation Function - get the higher 16 bits.
201def HI16 : SDNodeXForm<imm, [{
Akira Hatanaka4d0eb632011-12-07 20:10:24 +0000202 return getImm(N, (N->getZExtValue() >> 16) & 0xFFFF);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000203}]>;
204
205// Node immediate fits as 16-bit sign extended on target immediate.
206// e.g. addi, andi
Jakob Stoklund Olesen7552a3d2010-08-18 23:56:46 +0000207def immSExt16 : PatLeaf<(imm), [{ return isInt<16>(N->getSExtValue()); }]>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000208
209// Node immediate fits as 16-bit zero extended on target immediate.
210// The LO16 param means that only the lower 16 bits of the node
211// immediate are caught.
212// e.g. addiu, sltiu
213def immZExt16 : PatLeaf<(imm), [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000214 if (N->getValueType(0) == MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000215 return (uint32_t)N->getZExtValue() == (unsigned short)N->getZExtValue();
Eric Christopher3c999a22007-10-26 04:00:13 +0000216 else
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000217 return (uint64_t)N->getZExtValue() == (unsigned short)N->getZExtValue();
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000218}], LO16>;
219
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000220// shamt field must fit in 5 bits.
Akira Hatanakaa01820a2011-10-17 18:01:00 +0000221def immZExt5 : ImmLeaf<i32, [{return Imm == (Imm & 0x1f);}]>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000222
Eric Christopher3c999a22007-10-26 04:00:13 +0000223// Mips Address Mode! SDNode frameindex could possibily be a match
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000224// since load and store instructions from stack used it.
Chris Lattnereb079a32010-02-14 21:53:19 +0000225def addr : ComplexPattern<iPTR, 2, "SelectAddr", [frameindex], []>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000226
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000227//===----------------------------------------------------------------------===//
Akira Hatanakacb518ee2011-10-08 02:24:10 +0000228// Pattern fragment for load/store
229//===----------------------------------------------------------------------===//
230class UnalignedLoad<PatFrag Node> : PatFrag<(ops node:$ptr), (Node node:$ptr), [{
231 LoadSDNode *LD = cast<LoadSDNode>(N);
232 return LD->getMemoryVT().getSizeInBits()/8 > LD->getAlignment();
233}]>;
234
235class AlignedLoad<PatFrag Node> : PatFrag<(ops node:$ptr), (Node node:$ptr), [{
236 LoadSDNode *LD = cast<LoadSDNode>(N);
237 return LD->getMemoryVT().getSizeInBits()/8 <= LD->getAlignment();
238}]>;
239
240class UnalignedStore<PatFrag Node> : PatFrag<(ops node:$val, node:$ptr),
241 (Node node:$val, node:$ptr), [{
242 StoreSDNode *SD = cast<StoreSDNode>(N);
243 return SD->getMemoryVT().getSizeInBits()/8 > SD->getAlignment();
244}]>;
245
246class AlignedStore<PatFrag Node> : PatFrag<(ops node:$val, node:$ptr),
247 (Node node:$val, node:$ptr), [{
248 StoreSDNode *SD = cast<StoreSDNode>(N);
249 return SD->getMemoryVT().getSizeInBits()/8 <= SD->getAlignment();
250}]>;
251
252// Load/Store PatFrags.
253def sextloadi16_a : AlignedLoad<sextloadi16>;
254def zextloadi16_a : AlignedLoad<zextloadi16>;
255def extloadi16_a : AlignedLoad<extloadi16>;
256def load_a : AlignedLoad<load>;
Akira Hatanaka7bd19bd2011-10-11 00:27:28 +0000257def sextloadi32_a : AlignedLoad<sextloadi32>;
258def zextloadi32_a : AlignedLoad<zextloadi32>;
259def extloadi32_a : AlignedLoad<extloadi32>;
Akira Hatanakacb518ee2011-10-08 02:24:10 +0000260def truncstorei16_a : AlignedStore<truncstorei16>;
261def store_a : AlignedStore<store>;
Akira Hatanaka7bd19bd2011-10-11 00:27:28 +0000262def truncstorei32_a : AlignedStore<truncstorei32>;
Akira Hatanakacb518ee2011-10-08 02:24:10 +0000263def sextloadi16_u : UnalignedLoad<sextloadi16>;
264def zextloadi16_u : UnalignedLoad<zextloadi16>;
265def extloadi16_u : UnalignedLoad<extloadi16>;
266def load_u : UnalignedLoad<load>;
Akira Hatanaka7bd19bd2011-10-11 00:27:28 +0000267def sextloadi32_u : UnalignedLoad<sextloadi32>;
268def zextloadi32_u : UnalignedLoad<zextloadi32>;
269def extloadi32_u : UnalignedLoad<extloadi32>;
Akira Hatanakacb518ee2011-10-08 02:24:10 +0000270def truncstorei16_u : UnalignedStore<truncstorei16>;
271def store_u : UnalignedStore<store>;
Akira Hatanaka7bd19bd2011-10-11 00:27:28 +0000272def truncstorei32_u : UnalignedStore<truncstorei32>;
Akira Hatanakacb518ee2011-10-08 02:24:10 +0000273
274//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000275// Instructions specific format
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000276//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000277
Akira Hatanaka76d9f1c2011-10-11 23:12:12 +0000278// Arithmetic and logical instructions with 3 register operands.
Akira Hatanakac2f3ac92011-10-11 23:05:46 +0000279class ArithLogicR<bits<6> op, bits<6> func, string instr_asm, SDNode OpNode,
280 InstrItinClass itin, RegisterClass RC, bit isComm = 0>:
281 FR<op, func, (outs RC:$rd), (ins RC:$rs, RC:$rt),
282 !strconcat(instr_asm, "\t$rd, $rs, $rt"),
283 [(set RC:$rd, (OpNode RC:$rs, RC:$rt))], itin> {
284 let shamt = 0;
Akira Hatanaka01765eb2011-05-12 17:42:08 +0000285 let isCommutable = isComm;
286}
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000287
Akira Hatanaka80eb9942011-10-11 23:43:48 +0000288class ArithOverflowR<bits<6> op, bits<6> func, string instr_asm,
Akira Hatanakac2f3ac92011-10-11 23:05:46 +0000289 InstrItinClass itin, RegisterClass RC, bit isComm = 0>:
290 FR<op, func, (outs RC:$rd), (ins RC:$rs, RC:$rt),
291 !strconcat(instr_asm, "\t$rd, $rs, $rt"), [], itin> {
292 let shamt = 0;
Akira Hatanaka01765eb2011-05-12 17:42:08 +0000293 let isCommutable = isComm;
294}
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000295
Akira Hatanaka2dfd3a92011-10-11 23:38:52 +0000296// Arithmetic and logical instructions with 2 register operands.
297class ArithLogicI<bits<6> op, string instr_asm, SDNode OpNode,
298 Operand Od, PatLeaf imm_type, RegisterClass RC> :
Bruno Cardoso Lopesc3f16b32011-10-18 17:50:36 +0000299 FI<op, (outs RC:$rt), (ins RC:$rs, Od:$imm16),
300 !strconcat(instr_asm, "\t$rt, $rs, $imm16"),
301 [(set RC:$rt, (OpNode RC:$rs, imm_type:$imm16))], IIAlu>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000302
Bruno Cardoso Lopes739e4412008-08-13 07:13:40 +0000303class ArithOverflowI<bits<6> op, string instr_asm, SDNode OpNode,
Akira Hatanaka2dfd3a92011-10-11 23:38:52 +0000304 Operand Od, PatLeaf imm_type, RegisterClass RC> :
Bruno Cardoso Lopesc3f16b32011-10-18 17:50:36 +0000305 FI<op, (outs RC:$rt), (ins RC:$rs, Od:$imm16),
306 !strconcat(instr_asm, "\t$rt, $rs, $imm16"), [], IIAlu>;
Bruno Cardoso Lopes739e4412008-08-13 07:13:40 +0000307
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000308// Arithmetic Multiply ADD/SUB
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000309let rd = 0, shamt = 0, Defs = [HI, LO], Uses = [HI, LO] in
Akira Hatanaka01765eb2011-05-12 17:42:08 +0000310class MArithR<bits<6> func, string instr_asm, SDNode op, bit isComm = 0> :
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000311 FR<0x1c, func, (outs), (ins CPURegs:$rs, CPURegs:$rt),
Bruno Cardoso Lopes81092dc2011-03-04 17:51:39 +0000312 !strconcat(instr_asm, "\t$rs, $rt"),
Akira Hatanaka01765eb2011-05-12 17:42:08 +0000313 [(op CPURegs:$rs, CPURegs:$rt, LO, HI)], IIImul> {
Akira Hatanaka6baabc12011-10-12 00:56:06 +0000314 let rd = 0;
315 let shamt = 0;
Akira Hatanaka01765eb2011-05-12 17:42:08 +0000316 let isCommutable = isComm;
317}
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000318
319// Logical
Akira Hatanaka41f9a432011-10-12 01:05:13 +0000320class LogicNOR<bits<6> op, bits<6> func, string instr_asm, RegisterClass RC>:
321 FR<op, func, (outs RC:$rd), (ins RC:$rs, RC:$rt),
Akira Hatanaka6baabc12011-10-12 00:56:06 +0000322 !strconcat(instr_asm, "\t$rd, $rs, $rt"),
Akira Hatanaka41f9a432011-10-12 01:05:13 +0000323 [(set RC:$rd, (not (or RC:$rs, RC:$rt)))], IIAlu> {
Akira Hatanaka6baabc12011-10-12 00:56:06 +0000324 let shamt = 0;
325 let isCommutable = 1;
326}
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000327
328// Shifts
Akira Hatanaka36393462011-10-17 18:06:56 +0000329class shift_rotate_imm<bits<6> func, bits<5> isRotate, string instr_asm,
330 SDNode OpNode, PatFrag PF, Operand ImmOpnd,
331 RegisterClass RC>:
332 FR<0x00, func, (outs RC:$rd), (ins RC:$rt, ImmOpnd:$shamt),
Akira Hatanaka6baabc12011-10-12 00:56:06 +0000333 !strconcat(instr_asm, "\t$rd, $rt, $shamt"),
Akira Hatanaka36393462011-10-17 18:06:56 +0000334 [(set RC:$rd, (OpNode RC:$rt, PF:$shamt))], IIAlu> {
335 let rs = isRotate;
Bruno Cardoso Lopes908b6dd2010-12-09 17:32:30 +0000336}
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000337
Akira Hatanaka36393462011-10-17 18:06:56 +0000338// 32-bit shift instructions.
339class shift_rotate_imm32<bits<6> func, bits<5> isRotate, string instr_asm,
340 SDNode OpNode>:
341 shift_rotate_imm<func, isRotate, instr_asm, OpNode, immZExt5, shamt, CPURegs>;
342
Akira Hatanaka2d0a61d2011-10-17 18:17:58 +0000343class shift_rotate_reg<bits<6> func, bits<5> isRotate, string instr_asm,
344 SDNode OpNode, RegisterClass RC>:
Akira Hatanaka68698cc2011-11-07 18:59:49 +0000345 FR<0x00, func, (outs RC:$rd), (ins CPURegs:$rs, RC:$rt),
Akira Hatanaka6baabc12011-10-12 00:56:06 +0000346 !strconcat(instr_asm, "\t$rd, $rt, $rs"),
Akira Hatanaka68698cc2011-11-07 18:59:49 +0000347 [(set RC:$rd, (OpNode RC:$rt, CPURegs:$rs))], IIAlu> {
Akira Hatanaka6baabc12011-10-12 00:56:06 +0000348 let shamt = isRotate;
Bruno Cardoso Lopes908b6dd2010-12-09 17:32:30 +0000349}
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000350
351// Load Upper Imediate
Akira Hatanakad83d98d2011-11-07 19:10:49 +0000352class LoadUpper<bits<6> op, string instr_asm, RegisterClass RC, Operand Imm>:
353 FI<op, (outs RC:$rt), (ins Imm:$imm16),
Bruno Cardoso Lopesc3f16b32011-10-18 17:50:36 +0000354 !strconcat(instr_asm, "\t$rt, $imm16"), [], IIAlu> {
Akira Hatanaka6baabc12011-10-12 00:56:06 +0000355 let rs = 0;
356}
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000357
Bruno Cardoso Lopesc3f16b32011-10-18 17:50:36 +0000358class FMem<bits<6> op, dag outs, dag ins, string asmstr, list<dag> pattern,
359 InstrItinClass itin>: FFI<op, outs, ins, asmstr, pattern> {
360 bits<21> addr;
361 let Inst{25-21} = addr{20-16};
362 let Inst{15-0} = addr{15-0};
363}
364
Eric Christopher3c999a22007-10-26 04:00:13 +0000365// Memory Load/Store
Akira Hatanaka8ddf6532011-09-09 20:45:50 +0000366let canFoldAsLoad = 1 in
Akira Hatanakad55bb382011-10-11 00:11:12 +0000367class LoadM<bits<6> op, string instr_asm, PatFrag OpNode, RegisterClass RC,
368 Operand MemOpnd, bit Pseudo>:
Bruno Cardoso Lopesc3f16b32011-10-18 17:50:36 +0000369 FMem<op, (outs RC:$rt), (ins MemOpnd:$addr),
Akira Hatanaka6baabc12011-10-12 00:56:06 +0000370 !strconcat(instr_asm, "\t$rt, $addr"),
371 [(set RC:$rt, (OpNode addr:$addr))], IILoad> {
Akira Hatanakacb518ee2011-10-08 02:24:10 +0000372 let isPseudo = Pseudo;
373}
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000374
Akira Hatanakad55bb382011-10-11 00:11:12 +0000375class StoreM<bits<6> op, string instr_asm, PatFrag OpNode, RegisterClass RC,
376 Operand MemOpnd, bit Pseudo>:
Bruno Cardoso Lopesc3f16b32011-10-18 17:50:36 +0000377 FMem<op, (outs), (ins RC:$rt, MemOpnd:$addr),
Akira Hatanaka6baabc12011-10-12 00:56:06 +0000378 !strconcat(instr_asm, "\t$rt, $addr"),
379 [(OpNode RC:$rt, addr:$addr)], IIStore> {
Akira Hatanakacb518ee2011-10-08 02:24:10 +0000380 let isPseudo = Pseudo;
381}
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000382
Bruno Cardoso Lopesff452f52011-12-06 03:34:48 +0000383// Unaligned Memory Load/Store
Akira Hatanaka421455f2011-11-23 22:19:28 +0000384let canFoldAsLoad = 1 in
Bruno Cardoso Lopesff452f52011-12-06 03:34:48 +0000385class LoadUnAlign<bits<6> op, RegisterClass RC, Operand MemOpnd>:
386 FMem<op, (outs RC:$rt), (ins MemOpnd:$addr), "", [], IILoad> {}
Akira Hatanaka421455f2011-11-23 22:19:28 +0000387
Bruno Cardoso Lopesff452f52011-12-06 03:34:48 +0000388class StoreUnAlign<bits<6> op, RegisterClass RC, Operand MemOpnd>:
389 FMem<op, (outs), (ins RC:$rt, MemOpnd:$addr), "", [], IIStore> {}
Akira Hatanaka421455f2011-11-23 22:19:28 +0000390
Akira Hatanakad55bb382011-10-11 00:11:12 +0000391// 32-bit load.
392multiclass LoadM32<bits<6> op, string instr_asm, PatFrag OpNode,
393 bit Pseudo = 0> {
394 def #NAME# : LoadM<op, instr_asm, OpNode, CPURegs, mem, Pseudo>,
395 Requires<[NotN64]>;
396 def _P8 : LoadM<op, instr_asm, OpNode, CPURegs, mem64, Pseudo>,
397 Requires<[IsN64]>;
398}
399
400// 64-bit load.
401multiclass LoadM64<bits<6> op, string instr_asm, PatFrag OpNode,
402 bit Pseudo = 0> {
403 def #NAME# : LoadM<op, instr_asm, OpNode, CPU64Regs, mem, Pseudo>,
404 Requires<[NotN64]>;
405 def _P8 : LoadM<op, instr_asm, OpNode, CPU64Regs, mem64, Pseudo>,
406 Requires<[IsN64]>;
407}
408
Akira Hatanaka421455f2011-11-23 22:19:28 +0000409// 32-bit load.
Bruno Cardoso Lopesff452f52011-12-06 03:34:48 +0000410multiclass LoadUnAlign32<bits<6> op> {
411 def #NAME# : LoadUnAlign<op, CPURegs, mem>,
Akira Hatanaka421455f2011-11-23 22:19:28 +0000412 Requires<[NotN64]>;
Bruno Cardoso Lopesff452f52011-12-06 03:34:48 +0000413 def _P8 : LoadUnAlign<op, CPURegs, mem64>,
Akira Hatanaka421455f2011-11-23 22:19:28 +0000414 Requires<[IsN64]>;
415}
Akira Hatanakad55bb382011-10-11 00:11:12 +0000416// 32-bit store.
417multiclass StoreM32<bits<6> op, string instr_asm, PatFrag OpNode,
418 bit Pseudo = 0> {
419 def #NAME# : StoreM<op, instr_asm, OpNode, CPURegs, mem, Pseudo>,
420 Requires<[NotN64]>;
421 def _P8 : StoreM<op, instr_asm, OpNode, CPURegs, mem64, Pseudo>,
422 Requires<[IsN64]>;
423}
424
425// 64-bit store.
426multiclass StoreM64<bits<6> op, string instr_asm, PatFrag OpNode,
427 bit Pseudo = 0> {
428 def #NAME# : StoreM<op, instr_asm, OpNode, CPU64Regs, mem, Pseudo>,
429 Requires<[NotN64]>;
430 def _P8 : StoreM<op, instr_asm, OpNode, CPU64Regs, mem64, Pseudo>,
431 Requires<[IsN64]>;
432}
433
Akira Hatanaka421455f2011-11-23 22:19:28 +0000434// 32-bit store.
Bruno Cardoso Lopesff452f52011-12-06 03:34:48 +0000435multiclass StoreUnAlign32<bits<6> op> {
436 def #NAME# : StoreUnAlign<op, CPURegs, mem>,
Akira Hatanaka421455f2011-11-23 22:19:28 +0000437 Requires<[NotN64]>;
Bruno Cardoso Lopesff452f52011-12-06 03:34:48 +0000438 def _P8 : StoreUnAlign<op, CPURegs, mem64>,
Akira Hatanaka421455f2011-11-23 22:19:28 +0000439 Requires<[IsN64]>;
440}
441
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000442// Conditional Branch
Akira Hatanaka3e3427a2011-10-11 18:49:17 +0000443class CBranch<bits<6> op, string instr_asm, PatFrag cond_op, RegisterClass RC>:
Bruno Cardoso Lopesff452f52011-12-06 03:34:48 +0000444 BranchBase<op, (outs), (ins RC:$rs, RC:$rt, brtarget:$imm16),
445 !strconcat(instr_asm, "\t$rs, $rt, $imm16"),
446 [(brcond (i32 (cond_op RC:$rs, RC:$rt)), bb:$imm16)], IIBranch> {
Akira Hatanaka3e3427a2011-10-11 18:49:17 +0000447 let isBranch = 1;
448 let isTerminator = 1;
449 let hasDelaySlot = 1;
450}
Bruno Cardoso Lopes97105362007-08-18 02:37:46 +0000451
Akira Hatanaka3e3427a2011-10-11 18:49:17 +0000452class CBranchZero<bits<6> op, bits<5> _rt, string instr_asm, PatFrag cond_op,
453 RegisterClass RC>:
Bruno Cardoso Lopesff452f52011-12-06 03:34:48 +0000454 BranchBase<op, (outs), (ins RC:$rs, brtarget:$imm16),
455 !strconcat(instr_asm, "\t$rs, $imm16"),
456 [(brcond (i32 (cond_op RC:$rs, 0)), bb:$imm16)], IIBranch> {
Akira Hatanaka3e3427a2011-10-11 18:49:17 +0000457 let rt = _rt;
458 let isBranch = 1;
459 let isTerminator = 1;
460 let hasDelaySlot = 1;
Eric Christopher3c999a22007-10-26 04:00:13 +0000461}
Bruno Cardoso Lopes97105362007-08-18 02:37:46 +0000462
Eric Christopher3c999a22007-10-26 04:00:13 +0000463// SetCC
Akira Hatanaka8191f342011-10-11 18:53:46 +0000464class SetCC_R<bits<6> op, bits<6> func, string instr_asm, PatFrag cond_op,
465 RegisterClass RC>:
466 FR<op, func, (outs CPURegs:$rd), (ins RC:$rs, RC:$rt),
467 !strconcat(instr_asm, "\t$rd, $rs, $rt"),
468 [(set CPURegs:$rd, (cond_op RC:$rs, RC:$rt))],
Akira Hatanaka6baabc12011-10-12 00:56:06 +0000469 IIAlu> {
470 let shamt = 0;
471}
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000472
Akira Hatanaka8191f342011-10-11 18:53:46 +0000473class SetCC_I<bits<6> op, string instr_asm, PatFrag cond_op, Operand Od,
474 PatLeaf imm_type, RegisterClass RC>:
Bruno Cardoso Lopesc3f16b32011-10-18 17:50:36 +0000475 FI<op, (outs CPURegs:$rt), (ins RC:$rs, Od:$imm16),
476 !strconcat(instr_asm, "\t$rt, $rs, $imm16"),
477 [(set CPURegs:$rt, (cond_op RC:$rs, imm_type:$imm16))],
Bruno Cardoso Lopes9e030612010-11-09 17:25:34 +0000478 IIAlu>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000479
480// Unconditional branch
Bruno Cardoso Lopesff452f52011-12-06 03:34:48 +0000481class UncondBranch<bits<6> op, string instr_asm>:
482 BranchBase<op, (outs), (ins brtarget:$imm16),
483 !strconcat(instr_asm, "\t$imm16"), [(br bb:$imm16)], IIBranch> {
484 let rs = 0;
485 let rt = 0;
486 let isBranch = 1;
487 let isTerminator = 1;
488 let isBarrier = 1;
489 let hasDelaySlot = 1;
490}
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000491
Akira Hatanaka4fd40b32011-11-16 22:36:01 +0000492let isBranch=1, isTerminator=1, isBarrier=1, rd=0, hasDelaySlot = 1,
493 isIndirectBranch = 1 in
494class JumpFR<bits<6> op, bits<6> func, string instr_asm, RegisterClass RC>:
495 FR<op, func, (outs), (ins RC:$rs),
496 !strconcat(instr_asm, "\t$rs"), [(brind RC:$rs)], IIBranch> {
Akira Hatanaka6baabc12011-10-12 00:56:06 +0000497 let rt = 0;
498 let rd = 0;
499 let shamt = 0;
500}
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000501
502// Jump and Link (Call)
Eric Christopher3c999a22007-10-26 04:00:13 +0000503let isCall=1, hasDelaySlot=1,
Bruno Cardoso Lopes97105362007-08-18 02:37:46 +0000504 // All calls clobber the non-callee saved registers...
Jakob Stoklund Olesende12e432010-02-17 20:18:50 +0000505 Defs = [AT, V0, V1, A0, A1, A2, A3, T0, T1, T2, T3, T4, T5, T6, T7, T8, T9,
506 K0, K1, D0, D1, D2, D3, D4, D5, D6, D7, D8, D9], Uses = [GP] in {
Eric Christopher3c999a22007-10-26 04:00:13 +0000507 class JumpLink<bits<6> op, string instr_asm>:
Bruno Cardoso Lopes9e030612010-11-09 17:25:34 +0000508 FJ<op, (outs), (ins calltarget:$target, variable_ops),
509 !strconcat(instr_asm, "\t$target"), [(MipsJmpLink imm:$target)],
510 IIBranch>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000511
Bruno Cardoso Lopes97105362007-08-18 02:37:46 +0000512 class JumpLinkReg<bits<6> op, bits<6> func, string instr_asm>:
Bruno Cardoso Lopes9e030612010-11-09 17:25:34 +0000513 FR<op, func, (outs), (ins CPURegs:$rs, variable_ops),
Akira Hatanaka6baabc12011-10-12 00:56:06 +0000514 !strconcat(instr_asm, "\t$rs"), [(MipsJmpLink CPURegs:$rs)], IIBranch> {
515 let rt = 0;
516 let rd = 31;
517 let shamt = 0;
518 }
Bruno Cardoso Lopes97105362007-08-18 02:37:46 +0000519
520 class BranchLink<string instr_asm>:
Bruno Cardoso Lopesc3f16b32011-10-18 17:50:36 +0000521 FI<0x1, (outs), (ins CPURegs:$rs, brtarget:$imm16, variable_ops),
522 !strconcat(instr_asm, "\t$rs, $imm16"), [], IIBranch>;
Bruno Cardoso Lopes97105362007-08-18 02:37:46 +0000523}
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000524
Eric Christopher3c999a22007-10-26 04:00:13 +0000525// Mul, Div
Akira Hatanakaf1fddcd2011-10-17 18:21:24 +0000526class Mult<bits<6> func, string instr_asm, InstrItinClass itin,
527 RegisterClass RC, list<Register> DefRegs>:
528 FR<0x00, func, (outs), (ins RC:$rs, RC:$rt),
Akira Hatanaka6baabc12011-10-12 00:56:06 +0000529 !strconcat(instr_asm, "\t$rs, $rt"), [], itin> {
530 let rd = 0;
531 let shamt = 0;
532 let isCommutable = 1;
Akira Hatanakaf1fddcd2011-10-17 18:21:24 +0000533 let Defs = DefRegs;
Akira Hatanaka6baabc12011-10-12 00:56:06 +0000534}
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000535
Akira Hatanakaf1fddcd2011-10-17 18:21:24 +0000536class Mult32<bits<6> func, string instr_asm, InstrItinClass itin>:
537 Mult<func, instr_asm, itin, CPURegs, [HI, LO]>;
538
539class Div<SDNode op, bits<6> func, string instr_asm, InstrItinClass itin,
540 RegisterClass RC, list<Register> DefRegs>:
541 FR<0x00, func, (outs), (ins RC:$rs, RC:$rt),
542 !strconcat(instr_asm, "\t$$zero, $rs, $rt"),
543 [(op RC:$rs, RC:$rt)], itin> {
Akira Hatanaka6baabc12011-10-12 00:56:06 +0000544 let rd = 0;
545 let shamt = 0;
Akira Hatanakaf1fddcd2011-10-17 18:21:24 +0000546 let Defs = DefRegs;
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000547}
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000548
Akira Hatanakaf1fddcd2011-10-17 18:21:24 +0000549class Div32<SDNode op, bits<6> func, string instr_asm, InstrItinClass itin>:
550 Div<op, func, instr_asm, itin, CPURegs, [HI, LO]>;
551
Eric Christopher3c999a22007-10-26 04:00:13 +0000552// Move from Hi/Lo
Akira Hatanaka89d30662011-10-17 18:24:15 +0000553class MoveFromLOHI<bits<6> func, string instr_asm, RegisterClass RC,
554 list<Register> UseRegs>:
555 FR<0x00, func, (outs RC:$rd), (ins),
Akira Hatanaka6baabc12011-10-12 00:56:06 +0000556 !strconcat(instr_asm, "\t$rd"), [], IIHiLo> {
557 let rs = 0;
558 let rt = 0;
559 let shamt = 0;
Akira Hatanaka89d30662011-10-17 18:24:15 +0000560 let Uses = UseRegs;
Akira Hatanaka6baabc12011-10-12 00:56:06 +0000561}
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000562
Akira Hatanaka89d30662011-10-17 18:24:15 +0000563class MoveToLOHI<bits<6> func, string instr_asm, RegisterClass RC,
564 list<Register> DefRegs>:
565 FR<0x00, func, (outs), (ins RC:$rs),
Akira Hatanaka6baabc12011-10-12 00:56:06 +0000566 !strconcat(instr_asm, "\t$rs"), [], IIHiLo> {
567 let rt = 0;
568 let rd = 0;
569 let shamt = 0;
Akira Hatanaka89d30662011-10-17 18:24:15 +0000570 let Defs = DefRegs;
Akira Hatanaka36787932011-10-03 19:28:44 +0000571}
Bruno Cardoso Lopes91ef8492008-08-02 19:42:36 +0000572
Akira Hatanakac742e4f2011-11-11 04:06:38 +0000573class EffectiveAddress<string instr_asm, RegisterClass RC, Operand Mem> :
574 FMem<0x09, (outs RC:$rt), (ins Mem:$addr),
575 instr_asm, [(set RC:$rt, addr:$addr)], IIAlu>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000576
Bruno Cardoso Lopes65ad4522008-08-08 06:16:31 +0000577// Count Leading Ones/Zeros in Word
Akira Hatanakabdfd98a2011-10-17 18:26:37 +0000578class CountLeading0<bits<6> func, string instr_asm, RegisterClass RC>:
579 FR<0x1c, func, (outs RC:$rd), (ins RC:$rs),
580 !strconcat(instr_asm, "\t$rd, $rs"),
581 [(set RC:$rd, (ctlz RC:$rs))], IIAlu>,
582 Requires<[HasBitCount]> {
583 let shamt = 0;
584 let rt = rd;
585}
586
587class CountLeading1<bits<6> func, string instr_asm, RegisterClass RC>:
588 FR<0x1c, func, (outs RC:$rd), (ins RC:$rs),
589 !strconcat(instr_asm, "\t$rd, $rs"),
590 [(set RC:$rd, (ctlz (not RC:$rs)))], IIAlu>,
Bruno Cardoso Lopesc4bb67c2010-11-10 02:13:22 +0000591 Requires<[HasBitCount]> {
592 let shamt = 0;
593 let rt = rd;
594}
Bruno Cardoso Lopes65ad4522008-08-08 06:16:31 +0000595
596// Sign Extend in Register.
Akira Hatanaka6baabc12011-10-12 00:56:06 +0000597class SignExtInReg<bits<5> sa, string instr_asm, ValueType vt>:
Bruno Cardoso Lopesc3f16b32011-10-18 17:50:36 +0000598 FR<0x1f, 0x20, (outs CPURegs:$rd), (ins CPURegs:$rt),
Akira Hatanaka6baabc12011-10-12 00:56:06 +0000599 !strconcat(instr_asm, "\t$rd, $rt"),
600 [(set CPURegs:$rd, (sext_inreg CPURegs:$rt, vt))], NoItinerary> {
601 let rs = 0;
602 let shamt = sa;
603 let Predicates = [HasSEInReg];
604}
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000605
Bruno Cardoso Lopes739e4412008-08-13 07:13:40 +0000606// Byte Swap
Akira Hatanaka6baabc12011-10-12 00:56:06 +0000607class ByteSwap<bits<6> func, bits<5> sa, string instr_asm>:
608 FR<0x1f, func, (outs CPURegs:$rd), (ins CPURegs:$rt),
609 !strconcat(instr_asm, "\t$rd, $rt"),
610 [(set CPURegs:$rd, (bswap CPURegs:$rt))], NoItinerary> {
611 let rs = 0;
612 let shamt = sa;
613 let Predicates = [HasSwap];
614}
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000615
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +0000616// Read Hardware
Akira Hatanaka08a7d922011-12-07 23:31:26 +0000617class ReadHardware<RegisterClass CPURegClass, RegisterClass HWRegClass>
618 : FR<0x1f, 0x3b, (outs CPURegClass:$rt), (ins HWRegClass:$rd),
619 "rdhwr\t$rt, $rd", [], IIAlu> {
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +0000620 let rs = 0;
621 let shamt = 0;
622}
623
Akira Hatanaka667645f2011-08-17 22:59:46 +0000624// Ext and Ins
Akira Hatanakacee46ab2011-12-05 21:14:28 +0000625class ExtBase<bits<6> _funct, string instr_asm, RegisterClass RC>:
626 FR<0x1f, _funct, (outs RC:$rt), (ins RC:$rs, uimm16:$pos, size_ext:$sz),
627 !strconcat(instr_asm, " $rt, $rs, $pos, $sz"),
628 [(set RC:$rt, (MipsExt RC:$rs, imm:$pos, imm:$sz))], NoItinerary> {
Akira Hatanaka667645f2011-08-17 22:59:46 +0000629 bits<5> pos;
Bruno Cardoso Lopes44d12eb2011-08-18 16:30:49 +0000630 bits<5> sz;
631 let rd = sz;
Akira Hatanaka667645f2011-08-17 22:59:46 +0000632 let shamt = pos;
Akira Hatanakacee46ab2011-12-05 21:14:28 +0000633 let Predicates = [HasMips32r2];
634}
635
636class InsBase<bits<6> _funct, string instr_asm, RegisterClass RC>:
637 FR<0x1f, _funct, (outs RC:$rt),
638 (ins RC:$rs, uimm16:$pos, size_ins:$sz, RC:$src),
639 !strconcat(instr_asm, " $rt, $rs, $pos, $sz"),
640 [(set RC:$rt, (MipsIns RC:$rs, imm:$pos, imm:$sz, RC:$src))],
641 NoItinerary> {
642 bits<5> pos;
643 bits<5> sz;
644 let rd = sz;
645 let shamt = pos;
646 let Predicates = [HasMips32r2];
647 let Constraints = "$src = $rt";
Akira Hatanaka667645f2011-08-17 22:59:46 +0000648}
649
Akira Hatanaka32b7ebb2011-07-20 00:23:01 +0000650// Atomic instructions with 2 source operands (ATOMIC_SWAP & ATOMIC_LOAD_*).
Akira Hatanaka59068062011-11-11 04:14:30 +0000651class Atomic2Ops<PatFrag Op, string Opstr, RegisterClass DRC,
652 RegisterClass PRC> :
653 MipsPseudo<(outs DRC:$dst), (ins PRC:$ptr, DRC:$incr),
Akira Hatanaka32b7ebb2011-07-20 00:23:01 +0000654 !strconcat("atomic_", Opstr, "\t$dst, $ptr, $incr"),
Akira Hatanaka59068062011-11-11 04:14:30 +0000655 [(set DRC:$dst, (Op PRC:$ptr, DRC:$incr))]>;
656
657multiclass Atomic2Ops32<PatFrag Op, string Opstr> {
658 def #NAME# : Atomic2Ops<Op, Opstr, CPURegs, CPURegs>, Requires<[NotN64]>;
659 def _P8 : Atomic2Ops<Op, Opstr, CPURegs, CPU64Regs>, Requires<[IsN64]>;
660}
Akira Hatanaka32b7ebb2011-07-20 00:23:01 +0000661
662// Atomic Compare & Swap.
Akira Hatanaka59068062011-11-11 04:14:30 +0000663class AtomicCmpSwap<PatFrag Op, string Width, RegisterClass DRC,
664 RegisterClass PRC> :
665 MipsPseudo<(outs DRC:$dst), (ins PRC:$ptr, DRC:$cmp, DRC:$swap),
666 !strconcat("atomic_cmp_swap_", Width, "\t$dst, $ptr, $cmp, $swap"),
667 [(set DRC:$dst, (Op PRC:$ptr, DRC:$cmp, DRC:$swap))]>;
668
669multiclass AtomicCmpSwap32<PatFrag Op, string Width> {
670 def #NAME# : AtomicCmpSwap<Op, Width, CPURegs, CPURegs>, Requires<[NotN64]>;
671 def _P8 : AtomicCmpSwap<Op, Width, CPURegs, CPU64Regs>, Requires<[IsN64]>;
672}
673
674class LLBase<bits<6> Opc, string opstring, RegisterClass RC, Operand Mem> :
675 FMem<Opc, (outs RC:$rt), (ins Mem:$addr),
676 !strconcat(opstring, "\t$rt, $addr"), [], IILoad> {
677 let mayLoad = 1;
678}
679
680class SCBase<bits<6> Opc, string opstring, RegisterClass RC, Operand Mem> :
681 FMem<Opc, (outs RC:$dst), (ins RC:$rt, Mem:$addr),
682 !strconcat(opstring, "\t$rt, $addr"), [], IIStore> {
683 let mayStore = 1;
684 let Constraints = "$rt = $dst";
685}
Akira Hatanaka32b7ebb2011-07-20 00:23:01 +0000686
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000687//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000688// Pseudo instructions
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000689//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000690
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000691// As stack alignment is always done with addiu, we need a 16-bit immediate
Evan Cheng071a2792007-09-11 19:55:27 +0000692let Defs = [SP], Uses = [SP] in {
Bruno Cardoso Lopes07cec752008-06-06 00:58:26 +0000693def ADJCALLSTACKDOWN : MipsPseudo<(outs), (ins uimm16:$amt),
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000694 "!ADJCALLSTACKDOWN $amt",
Chris Lattnere563bbc2008-10-11 22:08:30 +0000695 [(callseq_start timm:$amt)]>;
Bruno Cardoso Lopes07cec752008-06-06 00:58:26 +0000696def ADJCALLSTACKUP : MipsPseudo<(outs), (ins uimm16:$amt1, uimm16:$amt2),
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000697 "!ADJCALLSTACKUP $amt1",
Chris Lattnere563bbc2008-10-11 22:08:30 +0000698 [(callseq_end timm:$amt1, timm:$amt2)]>;
Evan Cheng071a2792007-09-11 19:55:27 +0000699}
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000700
Bruno Cardoso Lopes43d526d2008-07-14 14:42:54 +0000701// Some assembly macros need to avoid pseudoinstructions and assembler
702// automatic reodering, we should reorder ourselves.
703def MACRO : MipsPseudo<(outs), (ins), ".set\tmacro", []>;
704def REORDER : MipsPseudo<(outs), (ins), ".set\treorder", []>;
705def NOMACRO : MipsPseudo<(outs), (ins), ".set\tnomacro", []>;
706def NOREORDER : MipsPseudo<(outs), (ins), ".set\tnoreorder", []>;
707
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000708// These macros are inserted to prevent GAS from complaining
Bruno Cardoso Lopes99027d72011-03-04 20:48:08 +0000709// when using the AT register.
710def NOAT : MipsPseudo<(outs), (ins), ".set\tnoat", []>;
711def ATMACRO : MipsPseudo<(outs), (ins), ".set\tat", []>;
712
Eric Christopher3c999a22007-10-26 04:00:13 +0000713// When handling PIC code the assembler needs .cpload and .cprestore
714// directives. If the real instructions corresponding these directives
715// are used, we have the same behavior, but get also a bunch of warnings
Bruno Cardoso Lopese78080c2007-10-09 02:55:31 +0000716// from the assembler.
Bruno Cardoso Lopes43d526d2008-07-14 14:42:54 +0000717def CPLOAD : MipsPseudo<(outs), (ins CPURegs:$picreg), ".cpload\t$picreg", []>;
Akira Hatanaka78d62b22011-07-07 22:06:18 +0000718def CPRESTORE : MipsPseudo<(outs), (ins i32imm:$loc), ".cprestore\t$loc", []>;
Bruno Cardoso Lopes07cec752008-06-06 00:58:26 +0000719
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000720let usesCustomInserter = 1 in {
Akira Hatanaka59068062011-11-11 04:14:30 +0000721 defm ATOMIC_LOAD_ADD_I8 : Atomic2Ops32<atomic_load_add_8, "load_add_8">;
722 defm ATOMIC_LOAD_ADD_I16 : Atomic2Ops32<atomic_load_add_16, "load_add_16">;
723 defm ATOMIC_LOAD_ADD_I32 : Atomic2Ops32<atomic_load_add_32, "load_add_32">;
724 defm ATOMIC_LOAD_SUB_I8 : Atomic2Ops32<atomic_load_sub_8, "load_sub_8">;
725 defm ATOMIC_LOAD_SUB_I16 : Atomic2Ops32<atomic_load_sub_16, "load_sub_16">;
726 defm ATOMIC_LOAD_SUB_I32 : Atomic2Ops32<atomic_load_sub_32, "load_sub_32">;
727 defm ATOMIC_LOAD_AND_I8 : Atomic2Ops32<atomic_load_and_8, "load_and_8">;
728 defm ATOMIC_LOAD_AND_I16 : Atomic2Ops32<atomic_load_and_16, "load_and_16">;
729 defm ATOMIC_LOAD_AND_I32 : Atomic2Ops32<atomic_load_and_32, "load_and_32">;
730 defm ATOMIC_LOAD_OR_I8 : Atomic2Ops32<atomic_load_or_8, "load_or_8">;
731 defm ATOMIC_LOAD_OR_I16 : Atomic2Ops32<atomic_load_or_16, "load_or_16">;
732 defm ATOMIC_LOAD_OR_I32 : Atomic2Ops32<atomic_load_or_32, "load_or_32">;
733 defm ATOMIC_LOAD_XOR_I8 : Atomic2Ops32<atomic_load_xor_8, "load_xor_8">;
734 defm ATOMIC_LOAD_XOR_I16 : Atomic2Ops32<atomic_load_xor_16, "load_xor_16">;
735 defm ATOMIC_LOAD_XOR_I32 : Atomic2Ops32<atomic_load_xor_32, "load_xor_32">;
736 defm ATOMIC_LOAD_NAND_I8 : Atomic2Ops32<atomic_load_nand_8, "load_nand_8">;
737 defm ATOMIC_LOAD_NAND_I16 : Atomic2Ops32<atomic_load_nand_16, "load_nand_16">;
738 defm ATOMIC_LOAD_NAND_I32 : Atomic2Ops32<atomic_load_nand_32, "load_nand_32">;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000739
Akira Hatanaka59068062011-11-11 04:14:30 +0000740 defm ATOMIC_SWAP_I8 : Atomic2Ops32<atomic_swap_8, "swap_8">;
741 defm ATOMIC_SWAP_I16 : Atomic2Ops32<atomic_swap_16, "swap_16">;
742 defm ATOMIC_SWAP_I32 : Atomic2Ops32<atomic_swap_32, "swap_32">;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000743
Akira Hatanaka59068062011-11-11 04:14:30 +0000744 defm ATOMIC_CMP_SWAP_I8 : AtomicCmpSwap32<atomic_cmp_swap_8, "8">;
745 defm ATOMIC_CMP_SWAP_I16 : AtomicCmpSwap32<atomic_cmp_swap_16, "16">;
746 defm ATOMIC_CMP_SWAP_I32 : AtomicCmpSwap32<atomic_cmp_swap_32, "32">;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000747}
748
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000749//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000750// Instruction definition
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000751//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000752
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000753//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes97105362007-08-18 02:37:46 +0000754// MipsI Instructions
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000755//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000756
Bruno Cardoso Lopesf7d66f72008-07-30 16:58:59 +0000757/// Arithmetic Instructions (ALU Immediate)
Akira Hatanaka2dfd3a92011-10-11 23:38:52 +0000758def ADDiu : ArithLogicI<0x09, "addiu", add, simm16, immSExt16, CPURegs>;
759def ADDi : ArithOverflowI<0x08, "addi", add, simm16, immSExt16, CPURegs>;
Akira Hatanaka8191f342011-10-11 18:53:46 +0000760def SLTi : SetCC_I<0x0a, "slti", setlt, simm16, immSExt16, CPURegs>;
761def SLTiu : SetCC_I<0x0b, "sltiu", setult, simm16, immSExt16, CPURegs>;
Akira Hatanaka2dfd3a92011-10-11 23:38:52 +0000762def ANDi : ArithLogicI<0x0c, "andi", and, uimm16, immZExt16, CPURegs>;
763def ORi : ArithLogicI<0x0d, "ori", or, uimm16, immZExt16, CPURegs>;
764def XORi : ArithLogicI<0x0e, "xori", xor, uimm16, immZExt16, CPURegs>;
Akira Hatanakad83d98d2011-11-07 19:10:49 +0000765def LUi : LoadUpper<0x0f, "lui", CPURegs, uimm16>;
Bruno Cardoso Lopesf7d66f72008-07-30 16:58:59 +0000766
767/// Arithmetic Instructions (3-Operand, R-Type)
Akira Hatanakac2f3ac92011-10-11 23:05:46 +0000768def ADDu : ArithLogicR<0x00, 0x21, "addu", add, IIAlu, CPURegs, 1>;
769def SUBu : ArithLogicR<0x00, 0x23, "subu", sub, IIAlu, CPURegs>;
Akira Hatanaka80eb9942011-10-11 23:43:48 +0000770def ADD : ArithOverflowR<0x00, 0x20, "add", IIAlu, CPURegs, 1>;
771def SUB : ArithOverflowR<0x00, 0x22, "sub", IIAlu, CPURegs>;
Akira Hatanaka8191f342011-10-11 18:53:46 +0000772def SLT : SetCC_R<0x00, 0x2a, "slt", setlt, CPURegs>;
773def SLTu : SetCC_R<0x00, 0x2b, "sltu", setult, CPURegs>;
Akira Hatanakac2f3ac92011-10-11 23:05:46 +0000774def AND : ArithLogicR<0x00, 0x24, "and", and, IIAlu, CPURegs, 1>;
775def OR : ArithLogicR<0x00, 0x25, "or", or, IIAlu, CPURegs, 1>;
776def XOR : ArithLogicR<0x00, 0x26, "xor", xor, IIAlu, CPURegs, 1>;
Akira Hatanaka41f9a432011-10-12 01:05:13 +0000777def NOR : LogicNOR<0x00, 0x27, "nor", CPURegs>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000778
Bruno Cardoso Lopesf7d66f72008-07-30 16:58:59 +0000779/// Shift Instructions
Akira Hatanaka36393462011-10-17 18:06:56 +0000780def SLL : shift_rotate_imm32<0x00, 0x00, "sll", shl>;
781def SRL : shift_rotate_imm32<0x02, 0x00, "srl", srl>;
782def SRA : shift_rotate_imm32<0x03, 0x00, "sra", sra>;
Akira Hatanaka2d0a61d2011-10-17 18:17:58 +0000783def SLLV : shift_rotate_reg<0x04, 0x00, "sllv", shl, CPURegs>;
784def SRLV : shift_rotate_reg<0x06, 0x00, "srlv", srl, CPURegs>;
785def SRAV : shift_rotate_reg<0x07, 0x00, "srav", sra, CPURegs>;
Bruno Cardoso Lopes908b6dd2010-12-09 17:32:30 +0000786
787// Rotate Instructions
Akira Hatanaka56633442011-09-20 23:53:09 +0000788let Predicates = [HasMips32r2] in {
Akira Hatanaka36393462011-10-17 18:06:56 +0000789 def ROTR : shift_rotate_imm32<0x02, 0x01, "rotr", rotr>;
Akira Hatanaka2d0a61d2011-10-17 18:17:58 +0000790 def ROTRV : shift_rotate_reg<0x06, 0x01, "rotrv", rotr, CPURegs>;
Bruno Cardoso Lopes908b6dd2010-12-09 17:32:30 +0000791}
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000792
Bruno Cardoso Lopesf7d66f72008-07-30 16:58:59 +0000793/// Load and Store Instructions
Akira Hatanakacb518ee2011-10-08 02:24:10 +0000794/// aligned
Akira Hatanakad55bb382011-10-11 00:11:12 +0000795defm LB : LoadM32<0x20, "lb", sextloadi8>;
796defm LBu : LoadM32<0x24, "lbu", zextloadi8>;
797defm LH : LoadM32<0x21, "lh", sextloadi16_a>;
798defm LHu : LoadM32<0x25, "lhu", zextloadi16_a>;
799defm LW : LoadM32<0x23, "lw", load_a>;
800defm SB : StoreM32<0x28, "sb", truncstorei8>;
801defm SH : StoreM32<0x29, "sh", truncstorei16_a>;
802defm SW : StoreM32<0x2b, "sw", store_a>;
Akira Hatanakacb518ee2011-10-08 02:24:10 +0000803
804/// unaligned
Akira Hatanakad55bb382011-10-11 00:11:12 +0000805defm ULH : LoadM32<0x21, "ulh", sextloadi16_u, 1>;
806defm ULHu : LoadM32<0x25, "ulhu", zextloadi16_u, 1>;
807defm ULW : LoadM32<0x23, "ulw", load_u, 1>;
808defm USH : StoreM32<0x29, "ush", truncstorei16_u, 1>;
809defm USW : StoreM32<0x2b, "usw", store_u, 1>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000810
Akira Hatanaka421455f2011-11-23 22:19:28 +0000811/// Primitives for unaligned
Bruno Cardoso Lopesff452f52011-12-06 03:34:48 +0000812defm LWL : LoadUnAlign32<0x22>;
813defm LWR : LoadUnAlign32<0x26>;
814defm SWL : StoreUnAlign32<0x2A>;
815defm SWR : StoreUnAlign32<0x2E>;
Akira Hatanaka421455f2011-11-23 22:19:28 +0000816
Akira Hatanakadb548262011-07-19 23:30:50 +0000817let hasSideEffects = 1 in
818def SYNC : MipsInst<(outs), (ins i32imm:$stype), "sync $stype",
Bruno Cardoso Lopesc3f16b32011-10-18 17:50:36 +0000819 [(MipsSync imm:$stype)], NoItinerary, FrmOther>
Akira Hatanakadb548262011-07-19 23:30:50 +0000820{
Bruno Cardoso Lopesc3f16b32011-10-18 17:50:36 +0000821 bits<5> stype;
822 let Opcode = 0;
Akira Hatanakadb548262011-07-19 23:30:50 +0000823 let Inst{25-11} = 0;
Bruno Cardoso Lopesc3f16b32011-10-18 17:50:36 +0000824 let Inst{10-6} = stype;
Akira Hatanakadb548262011-07-19 23:30:50 +0000825 let Inst{5-0} = 15;
826}
827
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000828/// Load-linked, Store-conditional
Akira Hatanaka59068062011-11-11 04:14:30 +0000829def LL : LLBase<0x30, "ll", CPURegs, mem>, Requires<[NotN64]>;
830def LL_P8 : LLBase<0x30, "ll", CPURegs, mem64>, Requires<[IsN64]>;
831def SC : SCBase<0x38, "sc", CPURegs, mem>, Requires<[NotN64]>;
832def SC_P8 : SCBase<0x38, "sc", CPURegs, mem64>, Requires<[IsN64]>;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000833
Bruno Cardoso Lopesf7d66f72008-07-30 16:58:59 +0000834/// Jump and Branch Instructions
Akira Hatanaka4fd40b32011-11-16 22:36:01 +0000835def JR : JumpFR<0x00, 0x08, "jr", CPURegs>;
Bruno Cardoso Lopesf7d66f72008-07-30 16:58:59 +0000836def JAL : JumpLink<0x03, "jal">;
837def JALR : JumpLinkReg<0x00, 0x09, "jalr">;
Bruno Cardoso Lopesff452f52011-12-06 03:34:48 +0000838def B : UncondBranch<0x04, "b">;
Akira Hatanaka3e3427a2011-10-11 18:49:17 +0000839def BEQ : CBranch<0x04, "beq", seteq, CPURegs>;
840def BNE : CBranch<0x05, "bne", setne, CPURegs>;
841def BGEZ : CBranchZero<0x01, 1, "bgez", setge, CPURegs>;
842def BGTZ : CBranchZero<0x07, 0, "bgtz", setgt, CPURegs>;
Bruno Cardoso Lopesc3f16b32011-10-18 17:50:36 +0000843def BLEZ : CBranchZero<0x06, 0, "blez", setle, CPURegs>;
Akira Hatanaka3e3427a2011-10-11 18:49:17 +0000844def BLTZ : CBranchZero<0x01, 0, "bltz", setlt, CPURegs>;
Bruno Cardoso Lopes97105362007-08-18 02:37:46 +0000845
Bruno Cardoso Lopesc3f16b32011-10-18 17:50:36 +0000846let rt=0x11 in
847 def BGEZAL : BranchLink<"bgezal">;
848let rt=0x10 in
849 def BLTZAL : BranchLink<"bltzal">;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000850
Bruno Cardoso Lopesf7d66f72008-07-30 16:58:59 +0000851let isReturn=1, isTerminator=1, hasDelaySlot=1,
Bruno Cardoso Lopesc3f16b32011-10-18 17:50:36 +0000852 isBarrier=1, hasCtrlDep=1, rd=0, rt=0, shamt=0 in
853 def RET : FR <0x00, 0x08, (outs), (ins CPURegs:$target),
Bruno Cardoso Lopesf7d66f72008-07-30 16:58:59 +0000854 "jr\t$target", [(MipsRet CPURegs:$target)], IIBranch>;
855
Bruno Cardoso Lopes9e030612010-11-09 17:25:34 +0000856/// Multiply and Divide Instructions.
Akira Hatanakaf1fddcd2011-10-17 18:21:24 +0000857def MULT : Mult32<0x18, "mult", IIImul>;
858def MULTu : Mult32<0x19, "multu", IIImul>;
859def SDIV : Div32<MipsDivRem, 0x1a, "div", IIIdiv>;
860def UDIV : Div32<MipsDivRemU, 0x1b, "divu", IIIdiv>;
Bruno Cardoso Lopes91ef8492008-08-02 19:42:36 +0000861
Akira Hatanaka89d30662011-10-17 18:24:15 +0000862def MTHI : MoveToLOHI<0x11, "mthi", CPURegs, [HI]>;
863def MTLO : MoveToLOHI<0x13, "mtlo", CPURegs, [LO]>;
864def MFHI : MoveFromLOHI<0x10, "mfhi", CPURegs, [HI]>;
865def MFLO : MoveFromLOHI<0x12, "mflo", CPURegs, [LO]>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000866
Bruno Cardoso Lopesf7d66f72008-07-30 16:58:59 +0000867/// Sign Ext In Register Instructions.
Akira Hatanaka6baabc12011-10-12 00:56:06 +0000868def SEB : SignExtInReg<0x10, "seb", i8>;
869def SEH : SignExtInReg<0x18, "seh", i16>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000870
Bruno Cardoso Lopes65ad4522008-08-08 06:16:31 +0000871/// Count Leading
Akira Hatanakabdfd98a2011-10-17 18:26:37 +0000872def CLZ : CountLeading0<0x20, "clz", CPURegs>;
873def CLO : CountLeading1<0x21, "clo", CPURegs>;
Bruno Cardoso Lopes739e4412008-08-13 07:13:40 +0000874
875/// Byte Swap
Akira Hatanaka6baabc12011-10-12 00:56:06 +0000876def WSBW : ByteSwap<0x20, 0x2, "wsbw">;
Bruno Cardoso Lopes739e4412008-08-13 07:13:40 +0000877
Bruno Cardoso Lopesf7d66f72008-07-30 16:58:59 +0000878/// No operation
879let addr=0 in
880 def NOP : FJ<0, (outs), (ins), "nop", [], IIAlu>;
881
Eric Christopher3c999a22007-10-26 04:00:13 +0000882// FrameIndexes are legalized when they are operands from load/store
Bruno Cardoso Lopesb42abeb2007-09-24 20:15:11 +0000883// instructions. The same not happens for stack address copies, so an
884// add op with mem ComplexPattern is used and the stack address copy
885// can be matched. It's similar to Sparc LEA_ADDRi
Akira Hatanakac742e4f2011-11-11 04:06:38 +0000886def LEA_ADDiu : EffectiveAddress<"addiu\t$rt, $addr", CPURegs, mem_ea>;
Bruno Cardoso Lopesb42abeb2007-09-24 20:15:11 +0000887
Akira Hatanaka21afc632011-06-21 00:40:49 +0000888// DynAlloc node points to dynamically allocated stack space.
889// $sp is added to the list of implicitly used registers to prevent dead code
890// elimination from removing instructions that modify $sp.
891let Uses = [SP] in
Akira Hatanakac742e4f2011-11-11 04:06:38 +0000892def DynAlloc : EffectiveAddress<"addiu\t$rt, $addr", CPURegs, mem_ea>;
Akira Hatanaka21afc632011-06-21 00:40:49 +0000893
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000894// MADD*/MSUB*
Akira Hatanaka01765eb2011-05-12 17:42:08 +0000895def MADD : MArithR<0, "madd", MipsMAdd, 1>;
896def MADDU : MArithR<1, "maddu", MipsMAddu, 1>;
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000897def MSUB : MArithR<4, "msub", MipsMSub>;
898def MSUBU : MArithR<5, "msubu", MipsMSubu>;
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000899
Bruno Cardoso Lopesf7d66f72008-07-30 16:58:59 +0000900// MUL is a assembly macro in the current used ISAs. In recent ISA's
901// it is a real instruction.
Akira Hatanakac2f3ac92011-10-11 23:05:46 +0000902def MUL : ArithLogicR<0x1c, 0x02, "mul", mul, IIImul, CPURegs, 1>,
903 Requires<[HasMips32]>;
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000904
Akira Hatanaka08a7d922011-12-07 23:31:26 +0000905def RDHWR : ReadHardware<CPURegs, HWRegs>;
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +0000906
Akira Hatanakacee46ab2011-12-05 21:14:28 +0000907def EXT : ExtBase<0, "ext", CPURegs>;
908def INS : InsBase<4, "ins", CPURegs>;
Akira Hatanakabb15e112011-08-17 02:05:42 +0000909
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000910//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000911// Arbitrary patterns that map to one or more instructions
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000912//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000913
914// Small immediates
Eric Christopher3c999a22007-10-26 04:00:13 +0000915def : Pat<(i32 immSExt16:$in),
Bruno Cardoso Lopes332a3d22007-07-11 22:47:02 +0000916 (ADDiu ZERO, imm:$in)>;
Eric Christopher3c999a22007-10-26 04:00:13 +0000917def : Pat<(i32 immZExt16:$in),
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000918 (ORi ZERO, imm:$in)>;
919
920// Arbitrary immediates
921def : Pat<(i32 imm:$imm),
922 (ORi (LUi (HI16 imm:$imm)), (LO16 imm:$imm))>;
923
Bruno Cardoso Lopes07cec752008-06-06 00:58:26 +0000924// Carry patterns
925def : Pat<(subc CPURegs:$lhs, CPURegs:$rhs),
926 (SUBu CPURegs:$lhs, CPURegs:$rhs)>;
927def : Pat<(addc CPURegs:$lhs, CPURegs:$rhs),
928 (ADDu CPURegs:$lhs, CPURegs:$rhs)>;
Bruno Cardoso Lopes911a9922011-03-04 17:59:18 +0000929def : Pat<(addc CPURegs:$src, immSExt16:$imm),
Bruno Cardoso Lopes07cec752008-06-06 00:58:26 +0000930 (ADDiu CPURegs:$src, imm:$imm)>;
931
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000932// Call
933def : Pat<(MipsJmpLink (i32 tglobaladdr:$dst)),
934 (JAL tglobaladdr:$dst)>;
935def : Pat<(MipsJmpLink (i32 texternalsym:$dst)),
936 (JAL texternalsym:$dst)>;
Chris Lattnere0d27532010-02-28 07:23:21 +0000937//def : Pat<(MipsJmpLink CPURegs:$dst),
938// (JALR CPURegs:$dst)>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000939
Bruno Cardoso Lopes92e87f22008-07-23 16:01:50 +0000940// hi/lo relocs
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000941def : Pat<(MipsHi tglobaladdr:$in), (LUi tglobaladdr:$in)>;
Akira Hatanakaf48eb532011-04-25 17:10:45 +0000942def : Pat<(MipsHi tblockaddress:$in), (LUi tblockaddress:$in)>;
Akira Hatanaka74c76342011-11-16 22:39:56 +0000943def : Pat<(MipsHi tjumptable:$in), (LUi tjumptable:$in)>;
944def : Pat<(MipsHi tconstpool:$in), (LUi tconstpool:$in)>;
Akira Hatanakaca074792011-12-08 20:34:32 +0000945def : Pat<(MipsHi tglobaltlsaddr:$in), (LUi tglobaltlsaddr:$in)>;
Akira Hatanaka74c76342011-11-16 22:39:56 +0000946
Akira Hatanakaa4b97f32011-09-13 20:13:58 +0000947def : Pat<(MipsLo tglobaladdr:$in), (ADDiu ZERO, tglobaladdr:$in)>;
948def : Pat<(MipsLo tblockaddress:$in), (ADDiu ZERO, tblockaddress:$in)>;
Akira Hatanaka74c76342011-11-16 22:39:56 +0000949def : Pat<(MipsLo tjumptable:$in), (ADDiu ZERO, tjumptable:$in)>;
950def : Pat<(MipsLo tconstpool:$in), (ADDiu ZERO, tconstpool:$in)>;
Akira Hatanakaca074792011-12-08 20:34:32 +0000951def : Pat<(MipsLo tglobaltlsaddr:$in), (ADDiu ZERO, tglobaltlsaddr:$in)>;
Akira Hatanaka74c76342011-11-16 22:39:56 +0000952
Bruno Cardoso Lopesc7db5612007-11-05 03:02:32 +0000953def : Pat<(add CPURegs:$hi, (MipsLo tglobaladdr:$lo)),
Bruno Cardoso Lopes97105362007-08-18 02:37:46 +0000954 (ADDiu CPURegs:$hi, tglobaladdr:$lo)>;
Bruno Cardoso Lopesca8a2aa2011-03-04 20:01:52 +0000955def : Pat<(add CPURegs:$hi, (MipsLo tblockaddress:$lo)),
956 (ADDiu CPURegs:$hi, tblockaddress:$lo)>;
Bruno Cardoso Lopes753a9872007-11-12 19:49:57 +0000957def : Pat<(add CPURegs:$hi, (MipsLo tjumptable:$lo)),
958 (ADDiu CPURegs:$hi, tjumptable:$lo)>;
Bruno Cardoso Lopes92e87f22008-07-23 16:01:50 +0000959def : Pat<(add CPURegs:$hi, (MipsLo tconstpool:$lo)),
960 (ADDiu CPURegs:$hi, tconstpool:$lo)>;
Akira Hatanakaca074792011-12-08 20:34:32 +0000961def : Pat<(add CPURegs:$hi, (MipsLo tglobaltlsaddr:$lo)),
962 (ADDiu CPURegs:$hi, tglobaltlsaddr:$lo)>;
Bruno Cardoso Lopes92e87f22008-07-23 16:01:50 +0000963
964// gp_rel relocs
Bruno Cardoso Lopes9e030612010-11-09 17:25:34 +0000965def : Pat<(add CPURegs:$gp, (MipsGPRel tglobaladdr:$in)),
Bruno Cardoso Lopes91fd5322008-07-21 18:52:34 +0000966 (ADDiu CPURegs:$gp, tglobaladdr:$in)>;
Bruno Cardoso Lopes9e030612010-11-09 17:25:34 +0000967def : Pat<(add CPURegs:$gp, (MipsGPRel tconstpool:$in)),
Bruno Cardoso Lopes92e87f22008-07-23 16:01:50 +0000968 (ADDiu CPURegs:$gp, tconstpool:$in)>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000969
Akira Hatanaka342837d2011-05-28 01:07:07 +0000970// wrapper_pic
Akira Hatanaka6df7e232011-12-09 01:53:17 +0000971class WrapperPat<SDNode node, Instruction ADDiuOp, Register GPReg>:
972 Pat<(MipsWrapper node:$in),
Akira Hatanaka20aa12a2011-12-07 21:54:54 +0000973 (ADDiuOp GPReg, node:$in)>;
Akira Hatanaka342837d2011-05-28 01:07:07 +0000974
Akira Hatanaka6df7e232011-12-09 01:53:17 +0000975def : WrapperPat<tglobaladdr, ADDiu, GP>;
976def : WrapperPat<tconstpool, ADDiu, GP>;
977def : WrapperPat<texternalsym, ADDiu, GP>;
978def : WrapperPat<tblockaddress, ADDiu, GP>;
979def : WrapperPat<tjumptable, ADDiu, GP>;
980def : WrapperPat<tglobaltlsaddr, ADDiu, GP>;
Akira Hatanaka342837d2011-05-28 01:07:07 +0000981
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000982// Mips does not have "not", so we expand our way
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000983def : Pat<(not CPURegs:$in),
Bruno Cardoso Lopes97105362007-08-18 02:37:46 +0000984 (NOR CPURegs:$in, ZERO)>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000985
Eric Christopher3c999a22007-10-26 04:00:13 +0000986// extended load and stores
Bruno Cardoso Lopes739e4412008-08-13 07:13:40 +0000987def : Pat<(extloadi1 addr:$src), (LBu addr:$src)>;
988def : Pat<(extloadi8 addr:$src), (LBu addr:$src)>;
Akira Hatanakacb518ee2011-10-08 02:24:10 +0000989def : Pat<(extloadi16_a addr:$src), (LHu addr:$src)>;
990def : Pat<(extloadi16_u addr:$src), (ULHu addr:$src)>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000991
Bruno Cardoso Lopes07cec752008-06-06 00:58:26 +0000992// peepholes
Bruno Cardoso Lopesc7db5612007-11-05 03:02:32 +0000993def : Pat<(store (i32 0), addr:$dst), (SW ZERO, addr:$dst)>;
994
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000995// brcond patterns
Akira Hatanaka06f82312011-10-11 19:09:09 +0000996multiclass BrcondPats<RegisterClass RC, Instruction BEQOp, Instruction BNEOp,
997 Instruction SLTOp, Instruction SLTuOp, Instruction SLTiOp,
998 Instruction SLTiuOp, Register ZEROReg> {
999def : Pat<(brcond (i32 (setne RC:$lhs, 0)), bb:$dst),
1000 (BNEOp RC:$lhs, ZEROReg, bb:$dst)>;
1001def : Pat<(brcond (i32 (seteq RC:$lhs, 0)), bb:$dst),
1002 (BEQOp RC:$lhs, ZEROReg, bb:$dst)>;
Bruno Cardoso Lopes332a3d22007-07-11 22:47:02 +00001003
Akira Hatanaka06f82312011-10-11 19:09:09 +00001004def : Pat<(brcond (i32 (setge RC:$lhs, RC:$rhs)), bb:$dst),
1005 (BEQ (SLTOp RC:$lhs, RC:$rhs), ZERO, bb:$dst)>;
1006def : Pat<(brcond (i32 (setuge RC:$lhs, RC:$rhs)), bb:$dst),
1007 (BEQ (SLTuOp RC:$lhs, RC:$rhs), ZERO, bb:$dst)>;
1008def : Pat<(brcond (i32 (setge RC:$lhs, immSExt16:$rhs)), bb:$dst),
1009 (BEQ (SLTiOp RC:$lhs, immSExt16:$rhs), ZERO, bb:$dst)>;
1010def : Pat<(brcond (i32 (setuge RC:$lhs, immSExt16:$rhs)), bb:$dst),
1011 (BEQ (SLTiuOp RC:$lhs, immSExt16:$rhs), ZERO, bb:$dst)>;
Bruno Cardoso Lopes97105362007-08-18 02:37:46 +00001012
Akira Hatanaka06f82312011-10-11 19:09:09 +00001013def : Pat<(brcond (i32 (setle RC:$lhs, RC:$rhs)), bb:$dst),
1014 (BEQ (SLTOp RC:$rhs, RC:$lhs), ZERO, bb:$dst)>;
1015def : Pat<(brcond (i32 (setule RC:$lhs, RC:$rhs)), bb:$dst),
1016 (BEQ (SLTuOp RC:$rhs, RC:$lhs), ZERO, bb:$dst)>;
Bruno Cardoso Lopes97105362007-08-18 02:37:46 +00001017
Akira Hatanaka06f82312011-10-11 19:09:09 +00001018def : Pat<(brcond RC:$cond, bb:$dst),
1019 (BNEOp RC:$cond, ZEROReg, bb:$dst)>;
1020}
1021
1022defm : BrcondPats<CPURegs, BEQ, BNE, SLT, SLTu, SLTi, SLTiu, ZERO>;
Bruno Cardoso Lopes97105362007-08-18 02:37:46 +00001023
Bruno Cardoso Lopes739e4412008-08-13 07:13:40 +00001024// setcc patterns
Akira Hatanaka395d76c2011-10-11 21:40:01 +00001025multiclass SeteqPats<RegisterClass RC, Instruction SLTiuOp, Instruction XOROp,
1026 Instruction SLTuOp, Register ZEROReg> {
1027 def : Pat<(seteq RC:$lhs, RC:$rhs),
1028 (SLTiuOp (XOROp RC:$lhs, RC:$rhs), 1)>;
1029 def : Pat<(setne RC:$lhs, RC:$rhs),
1030 (SLTuOp ZEROReg, (XOROp RC:$lhs, RC:$rhs))>;
1031}
Bruno Cardoso Lopes739e4412008-08-13 07:13:40 +00001032
Akira Hatanaka395d76c2011-10-11 21:40:01 +00001033multiclass SetlePats<RegisterClass RC, Instruction SLTOp, Instruction SLTuOp> {
1034 def : Pat<(setle RC:$lhs, RC:$rhs),
1035 (XORi (SLTOp RC:$rhs, RC:$lhs), 1)>;
1036 def : Pat<(setule RC:$lhs, RC:$rhs),
1037 (XORi (SLTuOp RC:$rhs, RC:$lhs), 1)>;
1038}
Bruno Cardoso Lopes97105362007-08-18 02:37:46 +00001039
Akira Hatanaka395d76c2011-10-11 21:40:01 +00001040multiclass SetgtPats<RegisterClass RC, Instruction SLTOp, Instruction SLTuOp> {
1041 def : Pat<(setgt RC:$lhs, RC:$rhs),
1042 (SLTOp RC:$rhs, RC:$lhs)>;
1043 def : Pat<(setugt RC:$lhs, RC:$rhs),
1044 (SLTuOp RC:$rhs, RC:$lhs)>;
1045}
Bruno Cardoso Lopes97105362007-08-18 02:37:46 +00001046
Akira Hatanaka395d76c2011-10-11 21:40:01 +00001047multiclass SetgePats<RegisterClass RC, Instruction SLTOp, Instruction SLTuOp> {
1048 def : Pat<(setge RC:$lhs, RC:$rhs),
1049 (XORi (SLTOp RC:$lhs, RC:$rhs), 1)>;
1050 def : Pat<(setuge RC:$lhs, RC:$rhs),
1051 (XORi (SLTuOp RC:$lhs, RC:$rhs), 1)>;
1052}
Bruno Cardoso Lopes97105362007-08-18 02:37:46 +00001053
Akira Hatanaka395d76c2011-10-11 21:40:01 +00001054multiclass SetgeImmPats<RegisterClass RC, Instruction SLTiOp,
1055 Instruction SLTiuOp> {
1056 def : Pat<(setge RC:$lhs, immSExt16:$rhs),
1057 (XORi (SLTiOp RC:$lhs, immSExt16:$rhs), 1)>;
1058 def : Pat<(setuge RC:$lhs, immSExt16:$rhs),
1059 (XORi (SLTiuOp RC:$lhs, immSExt16:$rhs), 1)>;
1060}
1061
1062defm : SeteqPats<CPURegs, SLTiu, XOR, SLTu, ZERO>;
1063defm : SetlePats<CPURegs, SLT, SLTu>;
1064defm : SetgtPats<CPURegs, SLT, SLTu>;
1065defm : SetgePats<CPURegs, SLT, SLTu>;
1066defm : SetgeImmPats<CPURegs, SLTi, SLTiu>;
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00001067
Akira Hatanaka21afc632011-06-21 00:40:49 +00001068// select MipsDynAlloc
1069def : Pat<(MipsDynAlloc addr:$f), (DynAlloc addr:$f)>;
1070
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001071//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00001072// Floating Point Support
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001073//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00001074
1075include "MipsInstrFPU.td"
Akira Hatanaka95934842011-09-24 01:34:44 +00001076include "Mips64InstrInfo.td"
Akira Hatanaka8ae330a2011-10-17 18:53:29 +00001077include "MipsCondMov.td"
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001078