blob: 599f2891e13efc7c57f7d8483297075a688b3f56 [file] [log] [blame]
Duraid Madina9b9d45f2005-03-17 18:17:03 +00001//===-- IA64ISelPattern.cpp - A pattern matching inst selector for IA64 ---===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file was developed by Duraid Madina and is distributed under the
6// University of Illinois Open Source License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file defines a pattern matching instruction selector for IA64.
11//
12//===----------------------------------------------------------------------===//
13
14#include "IA64.h"
15#include "IA64InstrBuilder.h"
16#include "IA64RegisterInfo.h"
17#include "IA64MachineFunctionInfo.h"
18#include "llvm/Constants.h" // FIXME: REMOVE
19#include "llvm/Function.h"
20#include "llvm/CodeGen/MachineConstantPool.h" // FIXME: REMOVE
21#include "llvm/CodeGen/MachineFunction.h"
22#include "llvm/CodeGen/MachineFrameInfo.h"
23#include "llvm/CodeGen/SelectionDAG.h"
24#include "llvm/CodeGen/SelectionDAGISel.h"
25#include "llvm/CodeGen/SSARegMap.h"
26#include "llvm/Target/TargetData.h"
27#include "llvm/Target/TargetLowering.h"
28#include "llvm/Support/MathExtras.h"
29#include "llvm/ADT/Statistic.h"
30#include <set>
31#include <algorithm>
32using namespace llvm;
33
34//===----------------------------------------------------------------------===//
35// IA64TargetLowering - IA64 Implementation of the TargetLowering interface
36namespace {
37 class IA64TargetLowering : public TargetLowering {
38 int VarArgsFrameIndex; // FrameIndex for start of varargs area.
39
40 //int ReturnAddrIndex; // FrameIndex for return slot.
41 unsigned GP, SP, RP; // FIXME - clean this mess up
42 public:
43
44 unsigned VirtGPR; // this is public so it can be accessed in the selector
45 // for ISD::RET down below. add an accessor instead? FIXME
46
47 IA64TargetLowering(TargetMachine &TM) : TargetLowering(TM) {
48
49 // register class for general registers
50 addRegisterClass(MVT::i64, IA64::GRRegisterClass);
51
52 // register class for FP registers
53 addRegisterClass(MVT::f64, IA64::FPRegisterClass);
54
55 // register class for predicate registers
56 addRegisterClass(MVT::i1, IA64::PRRegisterClass);
57
58 setOperationAction(ISD::FP_ROUND_INREG , MVT::f32 , Expand);
59
60 setSetCCResultType(MVT::i1);
61 setShiftAmountType(MVT::i64);
62
63 setOperationAction(ISD::EXTLOAD , MVT::i1 , Promote);
64 setOperationAction(ISD::EXTLOAD , MVT::f32 , Promote);
65
66 setOperationAction(ISD::ZEXTLOAD , MVT::i1 , Expand);
67 setOperationAction(ISD::ZEXTLOAD , MVT::i32 , Expand);
68
69 setOperationAction(ISD::SEXTLOAD , MVT::i1 , Expand);
70 setOperationAction(ISD::SEXTLOAD , MVT::i8 , Expand);
71 setOperationAction(ISD::SEXTLOAD , MVT::i16 , Expand);
72
73 setOperationAction(ISD::SREM , MVT::f32 , Expand);
74 setOperationAction(ISD::SREM , MVT::f64 , Expand);
75
76 setOperationAction(ISD::UREM , MVT::f32 , Expand);
77 setOperationAction(ISD::UREM , MVT::f64 , Expand);
78
79 setOperationAction(ISD::MEMMOVE , MVT::Other, Expand);
80 setOperationAction(ISD::MEMSET , MVT::Other, Expand);
81 setOperationAction(ISD::MEMCPY , MVT::Other, Expand);
82
Duraid Madina9b9d45f2005-03-17 18:17:03 +000083 computeRegisterProperties();
84
85 addLegalFPImmediate(+0.0);
86 addLegalFPImmediate(+1.0);
87 addLegalFPImmediate(-0.0);
88 addLegalFPImmediate(-1.0);
89 }
90
91 /// LowerArguments - This hook must be implemented to indicate how we should
92 /// lower the arguments for the specified function, into the specified DAG.
93 virtual std::vector<SDOperand>
94 LowerArguments(Function &F, SelectionDAG &DAG);
95
96 /// LowerCallTo - This hook lowers an abstract call to a function into an
97 /// actual call.
98 virtual std::pair<SDOperand, SDOperand>
Nate Begeman8e21e712005-03-26 01:29:23 +000099 LowerCallTo(SDOperand Chain, const Type *RetTy, bool isVarArg,
100 SDOperand Callee, ArgListTy &Args, SelectionDAG &DAG);
Duraid Madina9b9d45f2005-03-17 18:17:03 +0000101
102 virtual std::pair<SDOperand, SDOperand>
103 LowerVAStart(SDOperand Chain, SelectionDAG &DAG);
104
105 virtual std::pair<SDOperand,SDOperand>
106 LowerVAArgNext(bool isVANext, SDOperand Chain, SDOperand VAList,
107 const Type *ArgTy, SelectionDAG &DAG);
108
109 virtual std::pair<SDOperand, SDOperand>
110 LowerFrameReturnAddress(bool isFrameAddr, SDOperand Chain, unsigned Depth,
111 SelectionDAG &DAG);
112
113 void restoreGP_SP_RP(MachineBasicBlock* BB)
114 {
115 BuildMI(BB, IA64::MOV, 1, IA64::r1).addReg(GP);
116 BuildMI(BB, IA64::MOV, 1, IA64::r12).addReg(SP);
117 BuildMI(BB, IA64::MOV, 1, IA64::rp).addReg(RP);
118 }
119
Duraid Madinabeeaab22005-03-31 12:31:11 +0000120 void restoreSP_RP(MachineBasicBlock* BB)
121 {
122 BuildMI(BB, IA64::MOV, 1, IA64::r12).addReg(SP);
123 BuildMI(BB, IA64::MOV, 1, IA64::rp).addReg(RP);
124 }
125
Duraid Madina9b9d45f2005-03-17 18:17:03 +0000126 void restoreRP(MachineBasicBlock* BB)
127 {
128 BuildMI(BB, IA64::MOV, 1, IA64::rp).addReg(RP);
129 }
130
131 void restoreGP(MachineBasicBlock* BB)
132 {
133 BuildMI(BB, IA64::MOV, 1, IA64::r1).addReg(GP);
134 }
135
136 };
137}
138
139
140std::vector<SDOperand>
141IA64TargetLowering::LowerArguments(Function &F, SelectionDAG &DAG) {
142 std::vector<SDOperand> ArgValues;
143
144 //
145 // add beautiful description of IA64 stack frame format
146 // here (from intel 24535803.pdf most likely)
147 //
148 MachineFunction &MF = DAG.getMachineFunction();
149 MachineFrameInfo *MFI = MF.getFrameInfo();
150
151 GP = MF.getSSARegMap()->createVirtualRegister(getRegClassFor(MVT::i64));
152 SP = MF.getSSARegMap()->createVirtualRegister(getRegClassFor(MVT::i64));
153 RP = MF.getSSARegMap()->createVirtualRegister(getRegClassFor(MVT::i64));
154
155 MachineBasicBlock& BB = MF.front();
156
157 unsigned args_int[] = {IA64::r32, IA64::r33, IA64::r34, IA64::r35,
158 IA64::r36, IA64::r37, IA64::r38, IA64::r39};
159
160 unsigned args_FP[] = {IA64::F8, IA64::F9, IA64::F10, IA64::F11,
161 IA64::F12,IA64::F13,IA64::F14, IA64::F15};
162
163 unsigned argVreg[8];
164 unsigned argPreg[8];
165 unsigned argOpc[8];
166
Duraid Madinabeeaab22005-03-31 12:31:11 +0000167 unsigned used_FPArgs = 0; // how many FP args have been used so far?
168
169 unsigned ArgOffset = 0;
Duraid Madina9b9d45f2005-03-17 18:17:03 +0000170 int count = 0;
Duraid Madinabeeaab22005-03-31 12:31:11 +0000171
Alkis Evlogimenos12cf3852005-03-19 09:22:17 +0000172 for (Function::arg_iterator I = F.arg_begin(), E = F.arg_end(); I != E; ++I)
Duraid Madina9b9d45f2005-03-17 18:17:03 +0000173 {
174 SDOperand newroot, argt;
175 if(count < 8) { // need to fix this logic? maybe.
176
177 switch (getValueType(I->getType())) {
178 default:
179 std::cerr << "ERROR in LowerArgs: unknown type "
180 << getValueType(I->getType()) << "\n";
181 abort();
182 case MVT::f32:
183 // fixme? (well, will need to for weird FP structy stuff,
184 // see intel ABI docs)
185 case MVT::f64:
186 BuildMI(&BB, IA64::IDEF, 0, args_FP[used_FPArgs]);
187 // floating point args go into f8..f15 as-needed, the increment
188 argVreg[count] = // is below..:
189 MF.getSSARegMap()->createVirtualRegister(getRegClassFor(MVT::f64));
190 // FP args go into f8..f15 as needed: (hence the ++)
191 argPreg[count] = args_FP[used_FPArgs++];
192 argOpc[count] = IA64::FMOV;
193 argt = newroot = DAG.getCopyFromReg(argVreg[count],
194 getValueType(I->getType()), DAG.getRoot());
195 break;
196 case MVT::i1: // NOTE: as far as C abi stuff goes,
197 // bools are just boring old ints
198 case MVT::i8:
199 case MVT::i16:
200 case MVT::i32:
201 case MVT::i64:
202 BuildMI(&BB, IA64::IDEF, 0, args_int[count]);
203 argVreg[count] =
204 MF.getSSARegMap()->createVirtualRegister(getRegClassFor(MVT::i64));
205 argPreg[count] = args_int[count];
206 argOpc[count] = IA64::MOV;
207 argt = newroot =
208 DAG.getCopyFromReg(argVreg[count], MVT::i64, DAG.getRoot());
209 if ( getValueType(I->getType()) != MVT::i64)
210 argt = DAG.getNode(ISD::TRUNCATE, getValueType(I->getType()),
211 newroot);
212 break;
213 }
214 } else { // more than 8 args go into the frame
215 // Create the frame index object for this incoming parameter...
Duraid Madinabeeaab22005-03-31 12:31:11 +0000216 ArgOffset = 16 + 8 * (count - 8);
217 int FI = MFI->CreateFixedObject(8, ArgOffset);
218
Duraid Madina9b9d45f2005-03-17 18:17:03 +0000219 // Create the SelectionDAG nodes corresponding to a load
220 //from this parameter
221 SDOperand FIN = DAG.getFrameIndex(FI, MVT::i64);
222 argt = newroot = DAG.getLoad(getValueType(I->getType()),
223 DAG.getEntryNode(), FIN);
224 }
225 ++count;
226 DAG.setRoot(newroot.getValue(1));
227 ArgValues.push_back(argt);
228 }
Duraid Madinabeeaab22005-03-31 12:31:11 +0000229
230
231 // Create a vreg to hold the output of (what will become)
232 // the "alloc" instruction
Duraid Madina9b9d45f2005-03-17 18:17:03 +0000233 VirtGPR = MF.getSSARegMap()->createVirtualRegister(getRegClassFor(MVT::i64));
234 BuildMI(&BB, IA64::PSEUDO_ALLOC, 0, VirtGPR);
235 // we create a PSEUDO_ALLOC (pseudo)instruction for now
236
237 BuildMI(&BB, IA64::IDEF, 0, IA64::r1);
238
239 // hmm:
240 BuildMI(&BB, IA64::IDEF, 0, IA64::r12);
241 BuildMI(&BB, IA64::IDEF, 0, IA64::rp);
242 // ..hmm.
243
244 BuildMI(&BB, IA64::MOV, 1, GP).addReg(IA64::r1);
245
246 // hmm:
247 BuildMI(&BB, IA64::MOV, 1, SP).addReg(IA64::r12);
248 BuildMI(&BB, IA64::MOV, 1, RP).addReg(IA64::rp);
249 // ..hmm.
250
Duraid Madinabeeaab22005-03-31 12:31:11 +0000251 unsigned tempOffset=0;
252
253 // if this is a varargs function, we simply lower llvm.va_start by
254 // pointing to the first entry
255 if(F.isVarArg()) {
256 tempOffset=0;
257 VarArgsFrameIndex = MFI->CreateFixedObject(8, tempOffset);
Duraid Madina9b9d45f2005-03-17 18:17:03 +0000258 }
259
Duraid Madinabeeaab22005-03-31 12:31:11 +0000260 // here we actually do the moving of args, and store them to the stack
261 // too if this is a varargs function:
262 for (int i = 0; i < count && i < 8; ++i) {
263 BuildMI(&BB, argOpc[i], 1, argVreg[i]).addReg(argPreg[i]);
264 if(F.isVarArg()) {
265 // if this is a varargs function, we copy the input registers to the stack
266 int FI = MFI->CreateFixedObject(8, tempOffset);
267 tempOffset+=8; //XXX: is it safe to use r22 like this?
268 BuildMI(&BB, IA64::MOV, 1, IA64::r22).addFrameIndex(FI);
269 // FIXME: we should use st8.spill here, one day
270 BuildMI(&BB, IA64::ST8, 1, IA64::r22).addReg(argPreg[i]);
271 }
272 }
273
Duraid Madina9b9d45f2005-03-17 18:17:03 +0000274 return ArgValues;
275}
276
277std::pair<SDOperand, SDOperand>
278IA64TargetLowering::LowerCallTo(SDOperand Chain,
Nate Begeman8e21e712005-03-26 01:29:23 +0000279 const Type *RetTy, bool isVarArg,
280 SDOperand Callee, ArgListTy &Args, SelectionDAG &DAG) {
Duraid Madina9b9d45f2005-03-17 18:17:03 +0000281
282 MachineFunction &MF = DAG.getMachineFunction();
283
Duraid Madina9b9d45f2005-03-17 18:17:03 +0000284 unsigned NumBytes = 16;
Duraid Madinabeeaab22005-03-31 12:31:11 +0000285 unsigned outRegsUsed = 0;
286
287 if (Args.size() > 8) {
Duraid Madina9b9d45f2005-03-17 18:17:03 +0000288 NumBytes += (Args.size() - 8) * 8;
Duraid Madinabeeaab22005-03-31 12:31:11 +0000289 outRegsUsed = 8;
290 } else {
291 outRegsUsed = Args.size();
292 }
293
294 // FIXME? this WILL fail if we ever try to pass around an arg that
295 // consumes more than a single output slot (a 'real' double, int128
296 // some sort of aggregate etc.), as we'll underestimate how many 'outX'
297 // registers we use. Hopefully, the assembler will notice.
298 MF.getInfo<IA64FunctionInfo>()->outRegsUsed=
299 std::max(outRegsUsed, MF.getInfo<IA64FunctionInfo>()->outRegsUsed);
Duraid Madina9b9d45f2005-03-17 18:17:03 +0000300
301 Chain = DAG.getNode(ISD::ADJCALLSTACKDOWN, MVT::Other, Chain,
302 DAG.getConstant(NumBytes, getPointerTy()));
Duraid Madinabeeaab22005-03-31 12:31:11 +0000303
Duraid Madina9b9d45f2005-03-17 18:17:03 +0000304 std::vector<SDOperand> args_to_use;
305 for (unsigned i = 0, e = Args.size(); i != e; ++i)
306 {
307 switch (getValueType(Args[i].second)) {
308 default: assert(0 && "unexpected argument type!");
309 case MVT::i1:
310 case MVT::i8:
311 case MVT::i16:
312 case MVT::i32:
313 //promote to 64-bits, sign/zero extending based on type
314 //of the argument
315 if(Args[i].second->isSigned())
316 Args[i].first = DAG.getNode(ISD::SIGN_EXTEND, MVT::i64,
317 Args[i].first);
318 else
319 Args[i].first = DAG.getNode(ISD::ZERO_EXTEND, MVT::i64,
320 Args[i].first);
321 break;
322 case MVT::f32:
323 //promote to 64-bits
324 Args[i].first = DAG.getNode(ISD::FP_EXTEND, MVT::f64, Args[i].first);
325 case MVT::f64:
326 case MVT::i64:
327 break;
328 }
329 args_to_use.push_back(Args[i].first);
330 }
331
332 std::vector<MVT::ValueType> RetVals;
333 MVT::ValueType RetTyVT = getValueType(RetTy);
334 if (RetTyVT != MVT::isVoid)
335 RetVals.push_back(RetTyVT);
336 RetVals.push_back(MVT::Other);
337
338 SDOperand TheCall = SDOperand(DAG.getCall(RetVals, Chain,
339 Callee, args_to_use), 0);
340 Chain = TheCall.getValue(RetTyVT != MVT::isVoid);
341 Chain = DAG.getNode(ISD::ADJCALLSTACKUP, MVT::Other, Chain,
342 DAG.getConstant(NumBytes, getPointerTy()));
343 return std::make_pair(TheCall, Chain);
344}
345
346std::pair<SDOperand, SDOperand>
347IA64TargetLowering::LowerVAStart(SDOperand Chain, SelectionDAG &DAG) {
348 // vastart just returns the address of the VarArgsFrameIndex slot.
349 return std::make_pair(DAG.getFrameIndex(VarArgsFrameIndex, MVT::i64), Chain);
350}
351
352std::pair<SDOperand,SDOperand> IA64TargetLowering::
353LowerVAArgNext(bool isVANext, SDOperand Chain, SDOperand VAList,
354 const Type *ArgTy, SelectionDAG &DAG) {
Duraid Madinabeeaab22005-03-31 12:31:11 +0000355
356 MVT::ValueType ArgVT = getValueType(ArgTy);
357 SDOperand Result;
358 if (!isVANext) {
359 Result = DAG.getLoad(ArgVT, DAG.getEntryNode(), VAList);
360 } else {
361 unsigned Amt;
362 if (ArgVT == MVT::i32 || ArgVT == MVT::f32)
363 Amt = 8;
364 else {
365 assert((ArgVT == MVT::i64 || ArgVT == MVT::f64) &&
366 "Other types should have been promoted for varargs!");
367 Amt = 8;
368 }
369 Result = DAG.getNode(ISD::ADD, VAList.getValueType(), VAList,
370 DAG.getConstant(Amt, VAList.getValueType()));
371 }
372 return std::make_pair(Result, Chain);
Duraid Madina9b9d45f2005-03-17 18:17:03 +0000373}
Duraid Madina9b9d45f2005-03-17 18:17:03 +0000374
375std::pair<SDOperand, SDOperand> IA64TargetLowering::
376LowerFrameReturnAddress(bool isFrameAddress, SDOperand Chain, unsigned Depth,
377 SelectionDAG &DAG) {
378
379 assert(0 && "LowerFrameReturnAddress not done yet\n");
Duraid Madina817aed42005-03-17 19:00:40 +0000380 abort();
Duraid Madina9b9d45f2005-03-17 18:17:03 +0000381}
382
383
384namespace {
385
386 //===--------------------------------------------------------------------===//
387 /// ISel - IA64 specific code to select IA64 machine instructions for
388 /// SelectionDAG operations.
389 ///
390 class ISel : public SelectionDAGISel {
391 /// IA64Lowering - This object fully describes how to lower LLVM code to an
392 /// IA64-specific SelectionDAG.
393 IA64TargetLowering IA64Lowering;
394
395 /// ExprMap - As shared expressions are codegen'd, we keep track of which
396 /// vreg the value is produced in, so we only emit one copy of each compiled
397 /// tree.
398 std::map<SDOperand, unsigned> ExprMap;
399 std::set<SDOperand> LoweredTokens;
400
401 public:
402 ISel(TargetMachine &TM) : SelectionDAGISel(IA64Lowering), IA64Lowering(TM) {
403 }
404
405 /// InstructionSelectBasicBlock - This callback is invoked by
406 /// SelectionDAGISel when it has created a SelectionDAG for us to codegen.
407 virtual void InstructionSelectBasicBlock(SelectionDAG &DAG);
408
409// bool isFoldableLoad(SDOperand Op);
410// void EmitFoldedLoad(SDOperand Op, IA64AddressMode &AM);
411
412 unsigned SelectExpr(SDOperand N);
413 void Select(SDOperand N);
414 };
415}
416
417/// InstructionSelectBasicBlock - This callback is invoked by SelectionDAGISel
418/// when it has created a SelectionDAG for us to codegen.
419void ISel::InstructionSelectBasicBlock(SelectionDAG &DAG) {
420
421 // Codegen the basic block.
422 Select(DAG.getRoot());
423
424 // Clear state used for selection.
425 ExprMap.clear();
426 LoweredTokens.clear();
427}
428
429unsigned ISel::SelectExpr(SDOperand N) {
430 unsigned Result;
431 unsigned Tmp1, Tmp2, Tmp3;
432 unsigned Opc = 0;
433 MVT::ValueType DestType = N.getValueType();
434
435 unsigned opcode = N.getOpcode();
436
437 SDNode *Node = N.Val;
438 SDOperand Op0, Op1;
439
440 if (Node->getOpcode() == ISD::CopyFromReg)
441 // Just use the specified register as our input.
442 return dyn_cast<RegSDNode>(Node)->getReg();
443
444 unsigned &Reg = ExprMap[N];
445 if (Reg) return Reg;
446
447 if (N.getOpcode() != ISD::CALL)
448 Reg = Result = (N.getValueType() != MVT::Other) ?
449 MakeReg(N.getValueType()) : 1;
450 else {
451 // If this is a call instruction, make sure to prepare ALL of the result
452 // values as well as the chain.
453 if (Node->getNumValues() == 1)
454 Reg = Result = 1; // Void call, just a chain.
455 else {
456 Result = MakeReg(Node->getValueType(0));
457 ExprMap[N.getValue(0)] = Result;
458 for (unsigned i = 1, e = N.Val->getNumValues()-1; i != e; ++i)
459 ExprMap[N.getValue(i)] = MakeReg(Node->getValueType(i));
460 ExprMap[SDOperand(Node, Node->getNumValues()-1)] = 1;
461 }
462 }
463
464 switch (N.getOpcode()) {
465 default:
466 Node->dump();
467 assert(0 && "Node not handled!\n");
468
469 case ISD::FrameIndex: {
470 Tmp1 = cast<FrameIndexSDNode>(N)->getIndex();
471 BuildMI(BB, IA64::MOV, 1, Result).addFrameIndex(Tmp1);
472 return Result;
473 }
474
475 case ISD::ConstantPool: {
476 Tmp1 = cast<ConstantPoolSDNode>(N)->getIndex();
477 IA64Lowering.restoreGP(BB); // FIXME: do i really need this?
478 BuildMI(BB, IA64::ADD, 2, Result).addConstantPoolIndex(Tmp1)
479 .addReg(IA64::r1);
480 return Result;
481 }
482
483 case ISD::ConstantFP: {
484 Tmp1 = Result; // Intermediate Register
485 if (cast<ConstantFPSDNode>(N)->getValue() < 0.0 ||
486 cast<ConstantFPSDNode>(N)->isExactlyValue(-0.0))
487 Tmp1 = MakeReg(MVT::f64);
488
489 if (cast<ConstantFPSDNode>(N)->isExactlyValue(+0.0) ||
490 cast<ConstantFPSDNode>(N)->isExactlyValue(-0.0))
491 BuildMI(BB, IA64::FMOV, 1, Tmp1).addReg(IA64::F0); // load 0.0
492 else if (cast<ConstantFPSDNode>(N)->isExactlyValue(+1.0) ||
493 cast<ConstantFPSDNode>(N)->isExactlyValue(-1.0))
494 BuildMI(BB, IA64::FMOV, 1, Tmp1).addReg(IA64::F1); // load 1.0
495 else
496 assert(0 && "Unexpected FP constant!");
497 if (Tmp1 != Result)
498 // we multiply by +1.0, negate (this is FNMA), and then add 0.0
499 BuildMI(BB, IA64::FNMA, 3, Result).addReg(Tmp1).addReg(IA64::F1)
500 .addReg(IA64::F0);
501 return Result;
502 }
503
504 case ISD::DYNAMIC_STACKALLOC: {
505 // Generate both result values.
506 if (Result != 1)
507 ExprMap[N.getValue(1)] = 1; // Generate the token
508 else
509 Result = ExprMap[N.getValue(0)] = MakeReg(N.getValue(0).getValueType());
510
511 // FIXME: We are currently ignoring the requested alignment for handling
512 // greater than the stack alignment. This will need to be revisited at some
513 // point. Align = N.getOperand(2);
514
515 if (!isa<ConstantSDNode>(N.getOperand(2)) ||
516 cast<ConstantSDNode>(N.getOperand(2))->getValue() != 0) {
517 std::cerr << "Cannot allocate stack object with greater alignment than"
518 << " the stack alignment yet!";
519 abort();
520 }
Duraid Madinabeeaab22005-03-31 12:31:11 +0000521
522/*
Duraid Madina9b9d45f2005-03-17 18:17:03 +0000523 Select(N.getOperand(0));
524 if (ConstantSDNode* CN = dyn_cast<ConstantSDNode>(N.getOperand(1)))
525 {
526 if (CN->getValue() < 32000)
527 {
528 BuildMI(BB, IA64::ADDIMM22, 2, IA64::r12).addReg(IA64::r12)
529 .addImm(-CN->getValue());
530 } else {
531 Tmp1 = SelectExpr(N.getOperand(1));
532 // Subtract size from stack pointer, thereby allocating some space.
533 BuildMI(BB, IA64::SUB, 2, IA64::r12).addReg(IA64::r12).addReg(Tmp1);
534 }
535 } else {
536 Tmp1 = SelectExpr(N.getOperand(1));
537 // Subtract size from stack pointer, thereby allocating some space.
538 BuildMI(BB, IA64::SUB, 2, IA64::r12).addReg(IA64::r12).addReg(Tmp1);
539 }
Duraid Madinabeeaab22005-03-31 12:31:11 +0000540*/
541 Select(N.getOperand(0));
542 Tmp1 = SelectExpr(N.getOperand(1));
543 // Subtract size from stack pointer, thereby allocating some space.
544 BuildMI(BB, IA64::SUB, 2, IA64::r12).addReg(IA64::r12).addReg(Tmp1);
Duraid Madina9b9d45f2005-03-17 18:17:03 +0000545 // Put a pointer to the space into the result register, by copying the
546 // stack pointer.
547 BuildMI(BB, IA64::MOV, 1, Result).addReg(IA64::r12);
548 return Result;
549 }
550
551 case ISD::SELECT: {
552 Tmp1 = SelectExpr(N.getOperand(0)); //Cond
553 Tmp2 = SelectExpr(N.getOperand(1)); //Use if TRUE
554 Tmp3 = SelectExpr(N.getOperand(2)); //Use if FALSE
555
Duraid Madina9b9d45f2005-03-17 18:17:03 +0000556 unsigned bogoResult;
557
558 switch (N.getOperand(1).getValueType()) {
559 default: assert(0 &&
560 "ISD::SELECT: 'select'ing something other than i64 or f64!\n");
561 case MVT::i64:
562 bogoResult=MakeReg(MVT::i64);
563 break;
564 case MVT::f64:
565 bogoResult=MakeReg(MVT::f64);
566 break;
567 }
Duraid Madina69c8e202005-04-01 10:35:00 +0000568
569 BuildMI(BB, IA64::MOV, 1, bogoResult).addReg(Tmp3);
570 BuildMI(BB, IA64::CMOV, 2, Result).addReg(bogoResult).addReg(Tmp2)
571 .addReg(Tmp1); // FIXME: should be FMOV/FCMOV sometimes,
572 // though this will work for now (no JIT)
Duraid Madina9b9d45f2005-03-17 18:17:03 +0000573 return Result;
574 }
575
576 case ISD::Constant: {
577 unsigned depositPos=0;
578 unsigned depositLen=0;
579 switch (N.getValueType()) {
580 default: assert(0 && "Cannot use constants of this type!");
581 case MVT::i1: { // if a bool, we don't 'load' so much as generate
582 // the constant:
583 if(cast<ConstantSDNode>(N)->getValue()) // true:
584 BuildMI(BB, IA64::CMPEQ, 2, Result)
585 .addReg(IA64::r0).addReg(IA64::r0);
586 else // false:
587 BuildMI(BB, IA64::CMPNE, 2, Result)
588 .addReg(IA64::r0).addReg(IA64::r0);
589 return Result;
590 }
591 case MVT::i64: Opc = IA64::MOVLI32; break;
592 }
593
594 int64_t immediate = cast<ConstantSDNode>(N)->getValue();
595 if(immediate>>32) { // if our immediate really is big:
596 int highPart = immediate>>32;
597 int lowPart = immediate&0xFFFFFFFF;
598 unsigned dummy = MakeReg(MVT::i64);
599 unsigned dummy2 = MakeReg(MVT::i64);
600 unsigned dummy3 = MakeReg(MVT::i64);
601
602 BuildMI(BB, IA64::MOVLI32, 1, dummy).addImm(highPart);
603 BuildMI(BB, IA64::SHLI, 2, dummy2).addReg(dummy).addImm(32);
604 BuildMI(BB, IA64::MOVLI32, 1, dummy3).addImm(lowPart);
605 BuildMI(BB, IA64::ADD, 2, Result).addReg(dummy2).addReg(dummy3);
606 } else {
607 BuildMI(BB, IA64::MOVLI32, 1, Result).addImm(immediate);
608 }
609
610 return Result;
611 }
Duraid Madina75c9fcb2005-04-02 10:33:53 +0000612
613 case ISD::UNDEF: {
614 BuildMI(BB, IA64::IDEF, 0, Result);
615 return Result;
616 }
Duraid Madina9b9d45f2005-03-17 18:17:03 +0000617
618 case ISD::GlobalAddress: {
619 GlobalValue *GV = cast<GlobalAddressSDNode>(N)->getGlobal();
620 unsigned Tmp1 = MakeReg(MVT::i64);
Duraid Madinabeeaab22005-03-31 12:31:11 +0000621
Duraid Madina9b9d45f2005-03-17 18:17:03 +0000622 BuildMI(BB, IA64::ADD, 2, Tmp1).addGlobalAddress(GV).addReg(IA64::r1);
Duraid Madina9b9d45f2005-03-17 18:17:03 +0000623 BuildMI(BB, IA64::LD8, 1, Result).addReg(Tmp1);
Duraid Madinabeeaab22005-03-31 12:31:11 +0000624
Duraid Madina9b9d45f2005-03-17 18:17:03 +0000625 return Result;
626 }
627
628 case ISD::ExternalSymbol: {
629 const char *Sym = cast<ExternalSymbolSDNode>(N)->getSymbol();
Duraid Madinabeeaab22005-03-31 12:31:11 +0000630// assert(0 && "sorry, but what did you want an ExternalSymbol for again?");
631 BuildMI(BB, IA64::MOV, 1, Result).addExternalSymbol(Sym); // XXX
Duraid Madina9b9d45f2005-03-17 18:17:03 +0000632 return Result;
633 }
634
635 case ISD::FP_EXTEND: {
636 Tmp1 = SelectExpr(N.getOperand(0));
637 BuildMI(BB, IA64::FMOV, 1, Result).addReg(Tmp1);
638 return Result;
639 }
640
641 case ISD::ZERO_EXTEND: {
642 Tmp1 = SelectExpr(N.getOperand(0)); // value
643
644 switch (N.getOperand(0).getValueType()) {
645 default: assert(0 && "Cannot zero-extend this type!");
646 case MVT::i8: Opc = IA64::ZXT1; break;
647 case MVT::i16: Opc = IA64::ZXT2; break;
648 case MVT::i32: Opc = IA64::ZXT4; break;
649
650 // we handle bools differently! :
651 case MVT::i1: { // if the predicate reg has 1, we want a '1' in our GR.
652 unsigned dummy = MakeReg(MVT::i64);
653 // first load zero:
654 BuildMI(BB, IA64::MOV, 1, dummy).addReg(IA64::r0);
655 // ...then conditionally (PR:Tmp1) add 1:
656 BuildMI(BB, IA64::CADDIMM22, 3, Result).addReg(dummy)
657 .addImm(1).addReg(Tmp1);
658 return Result; // XXX early exit!
659 }
660 }
661
662 BuildMI(BB, Opc, 1, Result).addReg(Tmp1);
663 return Result;
664 }
665
666 case ISD::SIGN_EXTEND: { // we should only have to handle i1 -> i64 here!!!
667
668assert(0 && "hmm, ISD::SIGN_EXTEND: shouldn't ever be reached. bad luck!\n");
669
670 Tmp1 = SelectExpr(N.getOperand(0)); // value
671
672 switch (N.getOperand(0).getValueType()) {
673 default: assert(0 && "Cannot sign-extend this type!");
674 case MVT::i1: assert(0 && "trying to sign extend a bool? ow.\n");
675 Opc = IA64::SXT1; break;
676 // FIXME: for now, we treat bools the same as i8s
677 case MVT::i8: Opc = IA64::SXT1; break;
678 case MVT::i16: Opc = IA64::SXT2; break;
679 case MVT::i32: Opc = IA64::SXT4; break;
680 }
681
682 BuildMI(BB, Opc, 1, Result).addReg(Tmp1);
683 return Result;
684 }
685
686 case ISD::TRUNCATE: {
687 // we use the funky dep.z (deposit (zero)) instruction to deposit bits
688 // of R0 appropriately.
689 switch (N.getOperand(0).getValueType()) {
690 default: assert(0 && "Unknown truncate!");
691 case MVT::i64: break;
692 }
693 Tmp1 = SelectExpr(N.getOperand(0));
694 unsigned depositPos, depositLen;
695
696 switch (N.getValueType()) {
697 default: assert(0 && "Unknown truncate!");
698 case MVT::i1: {
699 // if input (normal reg) is 0, 0!=0 -> false (0), if 1, 1!=0 ->true (1):
700 BuildMI(BB, IA64::CMPNE, 2, Result).addReg(Tmp1)
701 .addReg(IA64::r0);
702 return Result; // XXX early exit!
703 }
704 case MVT::i8: depositPos=0; depositLen=8; break;
705 case MVT::i16: depositPos=0; depositLen=16; break;
706 case MVT::i32: depositPos=0; depositLen=32; break;
707 }
708 BuildMI(BB, IA64::DEPZ, 1, Result).addReg(Tmp1)
709 .addImm(depositPos).addImm(depositLen);
710 return Result;
711 }
712
713/*
714 case ISD::FP_ROUND: {
715 assert (DestType == MVT::f32 && N.getOperand(0).getValueType() == MVT::f64 &&
716 "error: trying to FP_ROUND something other than f64 -> f32!\n");
717 Tmp1 = SelectExpr(N.getOperand(0));
718 BuildMI(BB, IA64::FADDS, 2, Result).addReg(Tmp1).addReg(IA64::F0);
719 // we add 0.0 using a single precision add to do rounding
720 return Result;
721 }
722*/
723
724// FIXME: the following 4 cases need cleaning
725 case ISD::SINT_TO_FP: {
726 Tmp1 = SelectExpr(N.getOperand(0));
727 Tmp2 = MakeReg(MVT::f64);
728 unsigned dummy = MakeReg(MVT::f64);
729 BuildMI(BB, IA64::SETFSIG, 1, Tmp2).addReg(Tmp1);
730 BuildMI(BB, IA64::FCVTXF, 1, dummy).addReg(Tmp2);
731 BuildMI(BB, IA64::FNORMD, 1, Result).addReg(dummy);
732 return Result;
733 }
734
735 case ISD::UINT_TO_FP: {
736 Tmp1 = SelectExpr(N.getOperand(0));
737 Tmp2 = MakeReg(MVT::f64);
738 unsigned dummy = MakeReg(MVT::f64);
739 BuildMI(BB, IA64::SETFSIG, 1, Tmp2).addReg(Tmp1);
740 BuildMI(BB, IA64::FCVTXUF, 1, dummy).addReg(Tmp2);
741 BuildMI(BB, IA64::FNORMD, 1, Result).addReg(dummy);
742 return Result;
743 }
744
745 case ISD::FP_TO_SINT: {
746 Tmp1 = SelectExpr(N.getOperand(0));
747 Tmp2 = MakeReg(MVT::f64);
748 BuildMI(BB, IA64::FCVTFXTRUNC, 1, Tmp2).addReg(Tmp1);
749 BuildMI(BB, IA64::GETFSIG, 1, Result).addReg(Tmp2);
750 return Result;
751 }
752
753 case ISD::FP_TO_UINT: {
754 Tmp1 = SelectExpr(N.getOperand(0));
755 Tmp2 = MakeReg(MVT::f64);
756 BuildMI(BB, IA64::FCVTFXUTRUNC, 1, Tmp2).addReg(Tmp1);
757 BuildMI(BB, IA64::GETFSIG, 1, Result).addReg(Tmp2);
758 return Result;
759 }
760
761 case ISD::ADD: {
762 Tmp1 = SelectExpr(N.getOperand(0));
763 Tmp2 = SelectExpr(N.getOperand(1));
764 if(DestType != MVT::f64)
765 BuildMI(BB, IA64::ADD, 2, Result).addReg(Tmp1).addReg(Tmp2); // int
766 else
767 BuildMI(BB, IA64::FADD, 2, Result).addReg(Tmp1).addReg(Tmp2); // FP
768 return Result;
769 }
770
771 case ISD::MUL: {
772 Tmp1 = SelectExpr(N.getOperand(0));
773 Tmp2 = SelectExpr(N.getOperand(1));
774 if(DestType != MVT::f64) { // integer multiply, emit some code (FIXME)
775 unsigned TempFR1=MakeReg(MVT::f64);
776 unsigned TempFR2=MakeReg(MVT::f64);
777 unsigned TempFR3=MakeReg(MVT::f64);
778 BuildMI(BB, IA64::SETFSIG, 1, TempFR1).addReg(Tmp1);
779 BuildMI(BB, IA64::SETFSIG, 1, TempFR2).addReg(Tmp2);
780 BuildMI(BB, IA64::XMAL, 1, TempFR3).addReg(TempFR1).addReg(TempFR2)
781 .addReg(IA64::F0);
782 BuildMI(BB, IA64::GETFSIG, 1, Result).addReg(TempFR3);
783 }
784 else // floating point multiply
785 BuildMI(BB, IA64::FMPY, 2, Result).addReg(Tmp1).addReg(Tmp2);
786 return Result;
787 }
788
789 case ISD::SUB: {
790 Tmp1 = SelectExpr(N.getOperand(0));
791 Tmp2 = SelectExpr(N.getOperand(1));
792 if(DestType != MVT::f64)
793 BuildMI(BB, IA64::SUB, 2, Result).addReg(Tmp1).addReg(Tmp2);
794 else
795 BuildMI(BB, IA64::FSUB, 2, Result).addReg(Tmp1).addReg(Tmp2);
796 return Result;
797 }
Duraid Madinaa7ee8b82005-04-02 05:18:38 +0000798
799 case ISD::FABS: {
800 Tmp1 = SelectExpr(N.getOperand(0));
801 assert(DestType == MVT::f64 && "trying to fabs something other than f64?");
802 BuildMI(BB, IA64::FABS, 1, Result).addReg(Tmp1);
803 return Result;
804 }
805
806 case ISD::FNEG: {
Duraid Madinaa7ee8b82005-04-02 05:18:38 +0000807 assert(DestType == MVT::f64 && "trying to fneg something other than f64?");
Duraid Madina75c9fcb2005-04-02 10:33:53 +0000808
809 if (ISD::FABS == N.getOperand(0).getOpcode()) { // && hasOneUse()?
810 Tmp1 = SelectExpr(N.getOperand(0).getOperand(0));
811 BuildMI(BB, IA64::FNEGABS, 1, Result).addReg(Tmp1); // fold in abs
812 } else {
813 Tmp1 = SelectExpr(N.getOperand(0));
814 BuildMI(BB, IA64::FNEG, 1, Result).addReg(Tmp1); // plain old fneg
815 }
816
Duraid Madinaa7ee8b82005-04-02 05:18:38 +0000817 return Result;
818 }
819
Duraid Madina9b9d45f2005-03-17 18:17:03 +0000820 case ISD::AND: {
821 switch (N.getValueType()) {
822 default: assert(0 && "Cannot AND this type!");
823 case MVT::i1: { // if a bool, we emit a pseudocode AND
824 unsigned pA = SelectExpr(N.getOperand(0));
825 unsigned pB = SelectExpr(N.getOperand(1));
826
827/* our pseudocode for AND is:
828 *
829(pA) cmp.eq.unc pC,p0 = r0,r0 // pC = pA
830 cmp.eq pTemp,p0 = r0,r0 // pTemp = NOT pB
831 ;;
832(pB) cmp.ne pTemp,p0 = r0,r0
833 ;;
834(pTemp)cmp.ne pC,p0 = r0,r0 // if (NOT pB) pC = 0
835
836*/
837 unsigned pTemp = MakeReg(MVT::i1);
838
839 unsigned bogusTemp1 = MakeReg(MVT::i1);
840 unsigned bogusTemp2 = MakeReg(MVT::i1);
841 unsigned bogusTemp3 = MakeReg(MVT::i1);
842 unsigned bogusTemp4 = MakeReg(MVT::i1);
843
844 BuildMI(BB, IA64::PCMPEQUNC, 3, bogusTemp1)
845 .addReg(IA64::r0).addReg(IA64::r0).addReg(pA);
846 BuildMI(BB, IA64::CMPEQ, 2, bogusTemp2)
847 .addReg(IA64::r0).addReg(IA64::r0);
848 BuildMI(BB, IA64::TPCMPNE, 3, pTemp)
849 .addReg(bogusTemp2).addReg(IA64::r0).addReg(IA64::r0).addReg(pB);
850 BuildMI(BB, IA64::TPCMPNE, 3, Result)
851 .addReg(bogusTemp1).addReg(IA64::r0).addReg(IA64::r0).addReg(pTemp);
852 break;
853 }
854 // if not a bool, we just AND away:
855 case MVT::i8:
856 case MVT::i16:
857 case MVT::i32:
858 case MVT::i64: {
859 Tmp1 = SelectExpr(N.getOperand(0));
860 Tmp2 = SelectExpr(N.getOperand(1));
861 BuildMI(BB, IA64::AND, 2, Result).addReg(Tmp1).addReg(Tmp2);
862 break;
863 }
864 }
865 return Result;
866 }
867
868 case ISD::OR: {
869 switch (N.getValueType()) {
870 default: assert(0 && "Cannot OR this type!");
871 case MVT::i1: { // if a bool, we emit a pseudocode OR
872 unsigned pA = SelectExpr(N.getOperand(0));
873 unsigned pB = SelectExpr(N.getOperand(1));
874
875 unsigned pTemp1 = MakeReg(MVT::i1);
876
877/* our pseudocode for OR is:
878 *
879
880pC = pA OR pB
881-------------
882
883(pA) cmp.eq.unc pC,p0 = r0,r0 // pC = pA
884 ;;
885(pB) cmp.eq pC,p0 = r0,r0 // if (pB) pC = 1
886
887*/
888 BuildMI(BB, IA64::PCMPEQUNC, 3, pTemp1)
889 .addReg(IA64::r0).addReg(IA64::r0).addReg(pA);
890 BuildMI(BB, IA64::TPCMPEQ, 3, Result)
891 .addReg(pTemp1).addReg(IA64::r0).addReg(IA64::r0).addReg(pB);
892 break;
893 }
894 // if not a bool, we just OR away:
895 case MVT::i8:
896 case MVT::i16:
897 case MVT::i32:
898 case MVT::i64: {
899 Tmp1 = SelectExpr(N.getOperand(0));
900 Tmp2 = SelectExpr(N.getOperand(1));
901 BuildMI(BB, IA64::OR, 2, Result).addReg(Tmp1).addReg(Tmp2);
902 break;
903 }
904 }
905 return Result;
906 }
907
908 case ISD::XOR: {
909 switch (N.getValueType()) {
910 default: assert(0 && "Cannot XOR this type!");
911 case MVT::i1: { // if a bool, we emit a pseudocode XOR
912 unsigned pY = SelectExpr(N.getOperand(0));
913 unsigned pZ = SelectExpr(N.getOperand(1));
914
915/* one possible routine for XOR is:
916
917 // Compute px = py ^ pz
918 // using sum of products: px = (py & !pz) | (pz & !py)
919 // Uses 5 instructions in 3 cycles.
920 // cycle 1
921(pz) cmp.eq.unc px = r0, r0 // px = pz
922(py) cmp.eq.unc pt = r0, r0 // pt = py
923 ;;
924 // cycle 2
925(pt) cmp.ne.and px = r0, r0 // px = px & !pt (px = pz & !pt)
926(pz) cmp.ne.and pt = r0, r0 // pt = pt & !pz
927 ;;
928 } { .mmi
929 // cycle 3
930(pt) cmp.eq.or px = r0, r0 // px = px | pt
931
932*** Another, which we use here, requires one scratch GR. it is:
933
934 mov rt = 0 // initialize rt off critical path
935 ;;
936
937 // cycle 1
938(pz) cmp.eq.unc px = r0, r0 // px = pz
939(pz) mov rt = 1 // rt = pz
940 ;;
941 // cycle 2
942(py) cmp.ne px = 1, rt // if (py) px = !pz
943
944.. these routines kindly provided by Jim Hull
945*/
946 unsigned rt = MakeReg(MVT::i64);
947
948 // these two temporaries will never actually appear,
949 // due to the two-address form of some of the instructions below
950 unsigned bogoPR = MakeReg(MVT::i1); // becomes Result
951 unsigned bogoGR = MakeReg(MVT::i64); // becomes rt
952
953 BuildMI(BB, IA64::MOV, 1, bogoGR).addReg(IA64::r0);
954 BuildMI(BB, IA64::PCMPEQUNC, 3, bogoPR)
955 .addReg(IA64::r0).addReg(IA64::r0).addReg(pZ);
956 BuildMI(BB, IA64::TPCADDIMM22, 2, rt)
957 .addReg(bogoGR).addImm(1).addReg(pZ);
958 BuildMI(BB, IA64::TPCMPIMM8NE, 3, Result)
959 .addReg(bogoPR).addImm(1).addReg(rt).addReg(pY);
960 break;
961 }
962 // if not a bool, we just XOR away:
963 case MVT::i8:
964 case MVT::i16:
965 case MVT::i32:
966 case MVT::i64: {
967 Tmp1 = SelectExpr(N.getOperand(0));
968 Tmp2 = SelectExpr(N.getOperand(1));
969 BuildMI(BB, IA64::XOR, 2, Result).addReg(Tmp1).addReg(Tmp2);
970 break;
971 }
972 }
973 return Result;
974 }
975
976 case ISD::SHL: {
977 Tmp1 = SelectExpr(N.getOperand(0));
978 Tmp2 = SelectExpr(N.getOperand(1));
979 BuildMI(BB, IA64::SHL, 2, Result).addReg(Tmp1).addReg(Tmp2);
980 return Result;
981 }
982 case ISD::SRL: {
983 Tmp1 = SelectExpr(N.getOperand(0));
984 Tmp2 = SelectExpr(N.getOperand(1));
985 BuildMI(BB, IA64::SHRU, 2, Result).addReg(Tmp1).addReg(Tmp2);
986 return Result;
987 }
988 case ISD::SRA: {
989 Tmp1 = SelectExpr(N.getOperand(0));
990 Tmp2 = SelectExpr(N.getOperand(1));
991 BuildMI(BB, IA64::SHRS, 2, Result).addReg(Tmp1).addReg(Tmp2);
992 return Result;
993 }
994
995 case ISD::SDIV:
996 case ISD::UDIV:
997 case ISD::SREM:
998 case ISD::UREM: {
999
1000 Tmp1 = SelectExpr(N.getOperand(0));
1001 Tmp2 = SelectExpr(N.getOperand(1));
1002
1003 bool isFP=false;
1004
1005 if(DestType == MVT::f64) // XXX: we're not gonna be fed MVT::f32, are we?
1006 isFP=true;
1007
1008 bool isModulus=false; // is it a division or a modulus?
1009 bool isSigned=false;
1010
1011 switch(N.getOpcode()) {
1012 case ISD::SDIV: isModulus=false; isSigned=true; break;
1013 case ISD::UDIV: isModulus=false; isSigned=false; break;
1014 case ISD::SREM: isModulus=true; isSigned=true; break;
1015 case ISD::UREM: isModulus=true; isSigned=false; break;
1016 }
1017
Duraid Madinabeeaab22005-03-31 12:31:11 +00001018 unsigned TmpPR=MakeReg(MVT::i1); // we need two scratch
1019 unsigned TmpPR2=MakeReg(MVT::i1); // predicate registers,
Duraid Madina9b9d45f2005-03-17 18:17:03 +00001020 unsigned TmpF1=MakeReg(MVT::f64); // and one metric truckload of FP regs.
1021 unsigned TmpF2=MakeReg(MVT::f64); // lucky we have IA64?
1022 unsigned TmpF3=MakeReg(MVT::f64); // well, the real FIXME is to have
1023 unsigned TmpF4=MakeReg(MVT::f64); // isTwoAddress forms of these
1024 unsigned TmpF5=MakeReg(MVT::f64); // FP instructions so we can end up with
1025 unsigned TmpF6=MakeReg(MVT::f64); // stuff like setf.sig f10=f10 etc.
1026 unsigned TmpF7=MakeReg(MVT::f64);
1027 unsigned TmpF8=MakeReg(MVT::f64);
1028 unsigned TmpF9=MakeReg(MVT::f64);
1029 unsigned TmpF10=MakeReg(MVT::f64);
1030 unsigned TmpF11=MakeReg(MVT::f64);
1031 unsigned TmpF12=MakeReg(MVT::f64);
1032 unsigned TmpF13=MakeReg(MVT::f64);
1033 unsigned TmpF14=MakeReg(MVT::f64);
1034 unsigned TmpF15=MakeReg(MVT::f64);
Duraid Madinabeeaab22005-03-31 12:31:11 +00001035
Duraid Madina9b9d45f2005-03-17 18:17:03 +00001036 // OK, emit some code:
1037
1038 if(!isFP) {
1039 // first, load the inputs into FP regs.
1040 BuildMI(BB, IA64::SETFSIG, 1, TmpF1).addReg(Tmp1);
1041 BuildMI(BB, IA64::SETFSIG, 1, TmpF2).addReg(Tmp2);
1042
1043 // next, convert the inputs to FP
1044 if(isSigned) {
1045 BuildMI(BB, IA64::FCVTXF, 1, TmpF3).addReg(TmpF1);
1046 BuildMI(BB, IA64::FCVTXF, 1, TmpF4).addReg(TmpF2);
1047 } else {
1048 BuildMI(BB, IA64::FCVTXUFS1, 1, TmpF3).addReg(TmpF1);
1049 BuildMI(BB, IA64::FCVTXUFS1, 1, TmpF4).addReg(TmpF2);
1050 }
1051
1052 } else { // this is an FP divide/remainder, so we 'leak' some temp
1053 // regs and assign TmpF3=Tmp1, TmpF4=Tmp2
1054 TmpF3=Tmp1;
1055 TmpF4=Tmp2;
1056 }
1057
1058 // we start by computing an approximate reciprocal (good to 9 bits?)
1059 // note, this instruction writes _both_ TmpF5 (answer) and tmpPR (predicate)
1060 // FIXME: or at least, it should!!
1061 BuildMI(BB, IA64::FRCPAS1FLOAT, 2, TmpF5).addReg(TmpF3).addReg(TmpF4);
1062 BuildMI(BB, IA64::FRCPAS1PREDICATE, 2, TmpPR).addReg(TmpF3).addReg(TmpF4);
1063
Duraid Madinabeeaab22005-03-31 12:31:11 +00001064 if(!isModulus) { // if this is a divide, we worry about div-by-zero
1065 unsigned bogusPR=MakeReg(MVT::i1); // won't appear, due to twoAddress
1066 // TPCMPNE below
1067 BuildMI(BB, IA64::CMPEQ, 2, bogusPR).addReg(IA64::r0).addReg(IA64::r0);
1068 BuildMI(BB, IA64::TPCMPNE, 3, TmpPR2).addReg(bogusPR)
1069 .addReg(IA64::r0).addReg(IA64::r0).addReg(TmpPR);
1070 }
1071
Duraid Madina9b9d45f2005-03-17 18:17:03 +00001072 // now we apply newton's method, thrice! (FIXME: this is ~72 bits of
1073 // precision, don't need this much for f32/i32)
1074 BuildMI(BB, IA64::CFNMAS1, 4, TmpF6)
1075 .addReg(TmpF4).addReg(TmpF5).addReg(IA64::F1).addReg(TmpPR);
1076 BuildMI(BB, IA64::CFMAS1, 4, TmpF7)
1077 .addReg(TmpF3).addReg(TmpF5).addReg(IA64::F0).addReg(TmpPR);
1078 BuildMI(BB, IA64::CFMAS1, 4, TmpF8)
1079 .addReg(TmpF6).addReg(TmpF6).addReg(IA64::F0).addReg(TmpPR);
1080 BuildMI(BB, IA64::CFMAS1, 4, TmpF9)
1081 .addReg(TmpF6).addReg(TmpF7).addReg(TmpF7).addReg(TmpPR);
1082 BuildMI(BB, IA64::CFMAS1, 4,TmpF10)
1083 .addReg(TmpF6).addReg(TmpF5).addReg(TmpF5).addReg(TmpPR);
1084 BuildMI(BB, IA64::CFMAS1, 4,TmpF11)
1085 .addReg(TmpF8).addReg(TmpF9).addReg(TmpF9).addReg(TmpPR);
1086 BuildMI(BB, IA64::CFMAS1, 4,TmpF12)
1087 .addReg(TmpF8).addReg(TmpF10).addReg(TmpF10).addReg(TmpPR);
1088 BuildMI(BB, IA64::CFNMAS1, 4,TmpF13)
1089 .addReg(TmpF4).addReg(TmpF11).addReg(TmpF3).addReg(TmpPR);
1090 BuildMI(BB, IA64::CFMAS1, 4,TmpF14)
1091 .addReg(TmpF13).addReg(TmpF12).addReg(TmpF11).addReg(TmpPR);
1092
1093 if(!isFP) {
1094 // round to an integer
1095 if(isSigned)
1096 BuildMI(BB, IA64::FCVTFXTRUNCS1, 1, TmpF15).addReg(TmpF14);
1097 else
1098 BuildMI(BB, IA64::FCVTFXUTRUNCS1, 1, TmpF15).addReg(TmpF14);
1099 } else {
1100 BuildMI(BB, IA64::FMOV, 1, TmpF15).addReg(TmpF14);
1101 // EXERCISE: can you see why TmpF15=TmpF14 does not work here, and
1102 // we really do need the above FMOV? ;)
1103 }
1104
1105 if(!isModulus) {
Duraid Madinabeeaab22005-03-31 12:31:11 +00001106 if(isFP) { // extra worrying about div-by-zero
1107 unsigned bogoResult=MakeReg(MVT::f64);
1108
1109 // we do a 'conditional fmov' (of the correct result, depending
1110 // on how the frcpa predicate turned out)
1111 BuildMI(BB, IA64::PFMOV, 2, bogoResult)
1112 .addReg(TmpF12).addReg(TmpPR2);
1113 BuildMI(BB, IA64::CFMOV, 2, Result)
1114 .addReg(bogoResult).addReg(TmpF15).addReg(TmpPR);
1115 }
Duraid Madina9b9d45f2005-03-17 18:17:03 +00001116 else
1117 BuildMI(BB, IA64::GETFSIG, 1, Result).addReg(TmpF15);
1118 } else { // this is a modulus
1119 if(!isFP) {
1120 // answer = q * (-b) + a
1121 unsigned ModulusResult = MakeReg(MVT::f64);
1122 unsigned TmpF = MakeReg(MVT::f64);
1123 unsigned TmpI = MakeReg(MVT::i64);
1124 BuildMI(BB, IA64::SUB, 2, TmpI).addReg(IA64::r0).addReg(Tmp2);
1125 BuildMI(BB, IA64::SETFSIG, 1, TmpF).addReg(TmpI);
1126 BuildMI(BB, IA64::XMAL, 3, ModulusResult)
1127 .addReg(TmpF15).addReg(TmpF).addReg(TmpF1);
1128 BuildMI(BB, IA64::GETFSIG, 1, Result).addReg(ModulusResult);
1129 } else { // FP modulus! The horror... the horror....
1130 assert(0 && "sorry, no FP modulus just yet!\n!\n");
1131 }
1132 }
1133
1134 return Result;
1135 }
1136
1137 case ISD::ZERO_EXTEND_INREG: {
1138 Tmp1 = SelectExpr(N.getOperand(0));
1139 MVTSDNode* MVN = dyn_cast<MVTSDNode>(Node);
1140 switch(MVN->getExtraValueType())
1141 {
1142 default:
1143 Node->dump();
1144 assert(0 && "don't know how to zero extend this type");
1145 break;
1146 case MVT::i8: Opc = IA64::ZXT1; break;
1147 case MVT::i16: Opc = IA64::ZXT2; break;
1148 case MVT::i32: Opc = IA64::ZXT4; break;
1149 }
1150 BuildMI(BB, Opc, 1, Result).addReg(Tmp1);
1151 return Result;
1152 }
1153
1154 case ISD::SIGN_EXTEND_INREG: {
1155 Tmp1 = SelectExpr(N.getOperand(0));
1156 MVTSDNode* MVN = dyn_cast<MVTSDNode>(Node);
1157 switch(MVN->getExtraValueType())
1158 {
1159 default:
1160 Node->dump();
1161 assert(0 && "don't know how to sign extend this type");
1162 break;
1163 case MVT::i8: Opc = IA64::SXT1; break;
1164 case MVT::i16: Opc = IA64::SXT2; break;
1165 case MVT::i32: Opc = IA64::SXT4; break;
1166 }
1167 BuildMI(BB, Opc, 1, Result).addReg(Tmp1);
1168 return Result;
1169 }
1170
1171 case ISD::SETCC: {
1172 Tmp1 = SelectExpr(N.getOperand(0));
1173 Tmp2 = SelectExpr(N.getOperand(1));
1174 if (SetCCSDNode *SetCC = dyn_cast<SetCCSDNode>(Node)) {
1175 if (MVT::isInteger(SetCC->getOperand(0).getValueType())) {
1176 switch (SetCC->getCondition()) {
1177 default: assert(0 && "Unknown integer comparison!");
1178 case ISD::SETEQ:
1179 BuildMI(BB, IA64::CMPEQ, 2, Result).addReg(Tmp1).addReg(Tmp2);
1180 break;
1181 case ISD::SETGT:
1182 BuildMI(BB, IA64::CMPGT, 2, Result).addReg(Tmp1).addReg(Tmp2);
1183 break;
1184 case ISD::SETGE:
1185 BuildMI(BB, IA64::CMPGE, 2, Result).addReg(Tmp1).addReg(Tmp2);
1186 break;
1187 case ISD::SETLT:
1188 BuildMI(BB, IA64::CMPLT, 2, Result).addReg(Tmp1).addReg(Tmp2);
1189 break;
1190 case ISD::SETLE:
1191 BuildMI(BB, IA64::CMPLE, 2, Result).addReg(Tmp1).addReg(Tmp2);
1192 break;
1193 case ISD::SETNE:
1194 BuildMI(BB, IA64::CMPNE, 2, Result).addReg(Tmp1).addReg(Tmp2);
1195 break;
1196 case ISD::SETULT:
1197 BuildMI(BB, IA64::CMPLTU, 2, Result).addReg(Tmp1).addReg(Tmp2);
1198 break;
1199 case ISD::SETUGT:
1200 BuildMI(BB, IA64::CMPGTU, 2, Result).addReg(Tmp1).addReg(Tmp2);
1201 break;
1202 case ISD::SETULE:
1203 BuildMI(BB, IA64::CMPLEU, 2, Result).addReg(Tmp1).addReg(Tmp2);
1204 break;
1205 case ISD::SETUGE:
1206 BuildMI(BB, IA64::CMPGEU, 2, Result).addReg(Tmp1).addReg(Tmp2);
1207 break;
1208 }
1209 }
1210 else { // if not integer, should be FP. FIXME: what about bools? ;)
1211 assert(SetCC->getOperand(0).getValueType() != MVT::f32 &&
1212 "error: SETCC should have had incoming f32 promoted to f64!\n");
1213 switch (SetCC->getCondition()) {
1214 default: assert(0 && "Unknown FP comparison!");
1215 case ISD::SETEQ:
1216 BuildMI(BB, IA64::FCMPEQ, 2, Result).addReg(Tmp1).addReg(Tmp2);
1217 break;
1218 case ISD::SETGT:
1219 BuildMI(BB, IA64::FCMPGT, 2, Result).addReg(Tmp1).addReg(Tmp2);
1220 break;
1221 case ISD::SETGE:
1222 BuildMI(BB, IA64::FCMPGE, 2, Result).addReg(Tmp1).addReg(Tmp2);
1223 break;
1224 case ISD::SETLT:
1225 BuildMI(BB, IA64::FCMPLT, 2, Result).addReg(Tmp1).addReg(Tmp2);
1226 break;
1227 case ISD::SETLE:
1228 BuildMI(BB, IA64::FCMPLE, 2, Result).addReg(Tmp1).addReg(Tmp2);
1229 break;
1230 case ISD::SETNE:
1231 BuildMI(BB, IA64::FCMPNE, 2, Result).addReg(Tmp1).addReg(Tmp2);
1232 break;
1233 case ISD::SETULT:
1234 BuildMI(BB, IA64::FCMPLTU, 2, Result).addReg(Tmp1).addReg(Tmp2);
1235 break;
1236 case ISD::SETUGT:
1237 BuildMI(BB, IA64::FCMPGTU, 2, Result).addReg(Tmp1).addReg(Tmp2);
1238 break;
1239 case ISD::SETULE:
1240 BuildMI(BB, IA64::FCMPLEU, 2, Result).addReg(Tmp1).addReg(Tmp2);
1241 break;
1242 case ISD::SETUGE:
1243 BuildMI(BB, IA64::FCMPGEU, 2, Result).addReg(Tmp1).addReg(Tmp2);
1244 break;
1245 }
1246 }
1247 }
1248 else
1249 assert(0 && "this setcc not implemented yet");
1250
1251 return Result;
1252 }
1253
1254 case ISD::EXTLOAD:
1255 case ISD::ZEXTLOAD:
1256 case ISD::LOAD: {
1257 // Make sure we generate both values.
1258 if (Result != 1)
1259 ExprMap[N.getValue(1)] = 1; // Generate the token
1260 else
1261 Result = ExprMap[N.getValue(0)] = MakeReg(N.getValue(0).getValueType());
1262
1263 bool isBool=false;
1264
1265 if(opcode == ISD::LOAD) { // this is a LOAD
1266 switch (Node->getValueType(0)) {
1267 default: assert(0 && "Cannot load this type!");
1268 case MVT::i1: Opc = IA64::LD1; isBool=true; break;
1269 // FIXME: for now, we treat bool loads the same as i8 loads */
1270 case MVT::i8: Opc = IA64::LD1; break;
1271 case MVT::i16: Opc = IA64::LD2; break;
1272 case MVT::i32: Opc = IA64::LD4; break;
1273 case MVT::i64: Opc = IA64::LD8; break;
1274
1275 case MVT::f32: Opc = IA64::LDF4; break;
1276 case MVT::f64: Opc = IA64::LDF8; break;
1277 }
1278 } else { // this is an EXTLOAD or ZEXTLOAD
1279 MVT::ValueType TypeBeingLoaded = cast<MVTSDNode>(Node)->getExtraValueType();
1280 switch (TypeBeingLoaded) {
1281 default: assert(0 && "Cannot extload/zextload this type!");
1282 // FIXME: bools?
1283 case MVT::i8: Opc = IA64::LD1; break;
1284 case MVT::i16: Opc = IA64::LD2; break;
1285 case MVT::i32: Opc = IA64::LD4; break;
1286 case MVT::f32: Opc = IA64::LDF4; break;
1287 }
1288 }
1289
1290 SDOperand Chain = N.getOperand(0);
1291 SDOperand Address = N.getOperand(1);
1292
1293 if(Address.getOpcode() == ISD::GlobalAddress) {
1294 Select(Chain);
1295 unsigned dummy = MakeReg(MVT::i64);
1296 unsigned dummy2 = MakeReg(MVT::i64);
1297 BuildMI(BB, IA64::ADD, 2, dummy)
1298 .addGlobalAddress(cast<GlobalAddressSDNode>(Address)->getGlobal())
1299 .addReg(IA64::r1);
1300 BuildMI(BB, IA64::LD8, 1, dummy2).addReg(dummy);
1301 if(!isBool)
1302 BuildMI(BB, Opc, 1, Result).addReg(dummy2);
1303 else { // emit a little pseudocode to load a bool (stored in one byte)
1304 // into a predicate register
1305 assert(Opc==IA64::LD1 && "problem loading a bool");
1306 unsigned dummy3 = MakeReg(MVT::i64);
1307 BuildMI(BB, Opc, 1, dummy3).addReg(dummy2);
1308 // we compare to 0. true? 0. false? 1.
1309 BuildMI(BB, IA64::CMPNE, 2, Result).addReg(dummy3).addReg(IA64::r0);
1310 }
1311 } else if(ConstantPoolSDNode *CP = dyn_cast<ConstantPoolSDNode>(Address)) {
1312 Select(Chain);
1313 IA64Lowering.restoreGP(BB);
1314 unsigned dummy = MakeReg(MVT::i64);
1315 BuildMI(BB, IA64::ADD, 2, dummy).addConstantPoolIndex(CP->getIndex())
1316 .addReg(IA64::r1); // CPI+GP
1317 if(!isBool)
1318 BuildMI(BB, Opc, 1, Result).addReg(dummy);
1319 else { // emit a little pseudocode to load a bool (stored in one byte)
1320 // into a predicate register
1321 assert(Opc==IA64::LD1 && "problem loading a bool");
1322 unsigned dummy3 = MakeReg(MVT::i64);
1323 BuildMI(BB, Opc, 1, dummy3).addReg(dummy);
1324 // we compare to 0. true? 0. false? 1.
1325 BuildMI(BB, IA64::CMPNE, 2, Result).addReg(dummy3).addReg(IA64::r0);
1326 }
1327 } else if(Address.getOpcode() == ISD::FrameIndex) {
1328 Select(Chain); // FIXME ? what about bools?
1329 unsigned dummy = MakeReg(MVT::i64);
1330 BuildMI(BB, IA64::MOV, 1, dummy)
1331 .addFrameIndex(cast<FrameIndexSDNode>(Address)->getIndex());
1332 if(!isBool)
1333 BuildMI(BB, Opc, 1, Result).addReg(dummy);
1334 else { // emit a little pseudocode to load a bool (stored in one byte)
1335 // into a predicate register
1336 assert(Opc==IA64::LD1 && "problem loading a bool");
1337 unsigned dummy3 = MakeReg(MVT::i64);
1338 BuildMI(BB, Opc, 1, dummy3).addReg(dummy);
1339 // we compare to 0. true? 0. false? 1.
1340 BuildMI(BB, IA64::CMPNE, 2, Result).addReg(dummy3).addReg(IA64::r0);
1341 }
1342 } else { // none of the above...
1343 Select(Chain);
1344 Tmp2 = SelectExpr(Address);
1345 if(!isBool)
1346 BuildMI(BB, Opc, 1, Result).addReg(Tmp2);
1347 else { // emit a little pseudocode to load a bool (stored in one byte)
1348 // into a predicate register
1349 assert(Opc==IA64::LD1 && "problem loading a bool");
1350 unsigned dummy = MakeReg(MVT::i64);
1351 BuildMI(BB, Opc, 1, dummy).addReg(Tmp2);
1352 // we compare to 0. true? 0. false? 1.
1353 BuildMI(BB, IA64::CMPNE, 2, Result).addReg(dummy).addReg(IA64::r0);
1354 }
1355 }
1356
1357 return Result;
1358 }
1359
1360 case ISD::CopyFromReg: {
1361 if (Result == 1)
1362 Result = ExprMap[N.getValue(0)] =
1363 MakeReg(N.getValue(0).getValueType());
1364
1365 SDOperand Chain = N.getOperand(0);
1366
1367 Select(Chain);
1368 unsigned r = dyn_cast<RegSDNode>(Node)->getReg();
1369
1370 if(N.getValueType() == MVT::i1) // if a bool, we use pseudocode
1371 BuildMI(BB, IA64::PCMPEQUNC, 3, Result)
1372 .addReg(IA64::r0).addReg(IA64::r0).addReg(r);
1373 // (r) Result =cmp.eq.unc(r0,r0)
1374 else
1375 BuildMI(BB, IA64::MOV, 1, Result).addReg(r); // otherwise MOV
1376 return Result;
1377 }
1378
1379 case ISD::CALL: {
1380 Select(N.getOperand(0));
1381
1382 // The chain for this call is now lowered.
1383 ExprMap.insert(std::make_pair(N.getValue(Node->getNumValues()-1), 1));
1384
1385 //grab the arguments
1386 std::vector<unsigned> argvregs;
1387
1388 for(int i = 2, e = Node->getNumOperands(); i < e; ++i)
1389 argvregs.push_back(SelectExpr(N.getOperand(i)));
1390
1391 // see section 8.5.8 of "Itanium Software Conventions and
1392 // Runtime Architecture Guide to see some examples of what's going
1393 // on here. (in short: int args get mapped 1:1 'slot-wise' to out0->out7,
1394 // while FP args get mapped to F8->F15 as needed)
1395
1396 unsigned used_FPArgs=0; // how many FP Args have been used so far?
1397
1398 // in reg args
1399 for(int i = 0, e = std::min(8, (int)argvregs.size()); i < e; ++i)
1400 {
1401 unsigned intArgs[] = {IA64::out0, IA64::out1, IA64::out2, IA64::out3,
1402 IA64::out4, IA64::out5, IA64::out6, IA64::out7 };
1403 unsigned FPArgs[] = {IA64::F8, IA64::F9, IA64::F10, IA64::F11,
1404 IA64::F12, IA64::F13, IA64::F14, IA64::F15 };
1405
1406 switch(N.getOperand(i+2).getValueType())
1407 {
1408 default: // XXX do we need to support MVT::i1 here?
1409 Node->dump();
1410 N.getOperand(i).Val->dump();
1411 std::cerr << "Type for " << i << " is: " <<
1412 N.getOperand(i+2).getValueType() << std::endl;
1413 assert(0 && "Unknown value type for call");
1414 case MVT::i64:
1415 BuildMI(BB, IA64::MOV, 1, intArgs[i]).addReg(argvregs[i]);
1416 break;
1417 case MVT::f64:
1418 BuildMI(BB, IA64::FMOV, 1, FPArgs[used_FPArgs++])
1419 .addReg(argvregs[i]);
Duraid Madinabeeaab22005-03-31 12:31:11 +00001420 // FIXME: we don't need to do this _all_ the time:
Duraid Madina9b9d45f2005-03-17 18:17:03 +00001421 BuildMI(BB, IA64::GETFD, 1, intArgs[i]).addReg(argvregs[i]);
1422 break;
1423 }
1424 }
1425
1426 //in mem args
1427 for (int i = 8, e = argvregs.size(); i < e; ++i)
1428 {
1429 unsigned tempAddr = MakeReg(MVT::i64);
1430
1431 switch(N.getOperand(i+2).getValueType()) {
1432 default:
1433 Node->dump();
1434 N.getOperand(i).Val->dump();
1435 std::cerr << "Type for " << i << " is: " <<
1436 N.getOperand(i+2).getValueType() << "\n";
1437 assert(0 && "Unknown value type for call");
1438 case MVT::i1: // FIXME?
1439 case MVT::i8:
1440 case MVT::i16:
1441 case MVT::i32:
1442 case MVT::i64:
1443 BuildMI(BB, IA64::ADDIMM22, 2, tempAddr)
1444 .addReg(IA64::r12).addImm(16 + (i - 8) * 8); // r12 is SP
1445 BuildMI(BB, IA64::ST8, 2).addReg(tempAddr).addReg(argvregs[i]);
1446 break;
1447 case MVT::f32:
1448 case MVT::f64:
1449 BuildMI(BB, IA64::ADDIMM22, 2, tempAddr)
1450 .addReg(IA64::r12).addImm(16 + (i - 8) * 8); // r12 is SP
1451 BuildMI(BB, IA64::STF8, 2).addReg(tempAddr).addReg(argvregs[i]);
1452 break;
1453 }
1454 }
Duraid Madinabeeaab22005-03-31 12:31:11 +00001455
1456 /* XXX we want to re-enable direct branches! crippling them now
1457 * to stress-test indirect branches.:
Duraid Madina9b9d45f2005-03-17 18:17:03 +00001458 //build the right kind of call
1459 if (GlobalAddressSDNode *GASD =
1460 dyn_cast<GlobalAddressSDNode>(N.getOperand(1)))
1461 {
1462 BuildMI(BB, IA64::BRCALL, 1).addGlobalAddress(GASD->getGlobal(),true);
1463 IA64Lowering.restoreGP_SP_RP(BB);
1464 }
Duraid Madinabeeaab22005-03-31 12:31:11 +00001465 ^^^^^^^^^^^^^ we want this code one day XXX */
1466 if (ExternalSymbolSDNode *ESSDN =
Duraid Madina9b9d45f2005-03-17 18:17:03 +00001467 dyn_cast<ExternalSymbolSDNode>(N.getOperand(1)))
Duraid Madinabeeaab22005-03-31 12:31:11 +00001468 { // FIXME : currently need this case for correctness, to avoid
1469 // "non-pic code with imm relocation against dynamic symbol" errors
1470 BuildMI(BB, IA64::BRCALL, 1)
Duraid Madina9b9d45f2005-03-17 18:17:03 +00001471 .addExternalSymbol(ESSDN->getSymbol(), true);
1472 IA64Lowering.restoreGP_SP_RP(BB);
1473 }
1474 else {
Duraid Madina9b9d45f2005-03-17 18:17:03 +00001475 Tmp1 = SelectExpr(N.getOperand(1));
Duraid Madinabeeaab22005-03-31 12:31:11 +00001476
1477 unsigned targetEntryPoint=MakeReg(MVT::i64);
1478 unsigned targetGPAddr=MakeReg(MVT::i64);
1479 unsigned currentGP=MakeReg(MVT::i64);
1480
1481 // b6 is a scratch branch register, we load the target entry point
1482 // from the base of the function descriptor
1483 BuildMI(BB, IA64::LD8, 1, targetEntryPoint).addReg(Tmp1);
1484 BuildMI(BB, IA64::MOV, 1, IA64::B6).addReg(targetEntryPoint);
1485
1486 // save the current GP:
1487 BuildMI(BB, IA64::MOV, 1, currentGP).addReg(IA64::r1);
1488
1489 /* TODO: we need to make sure doing this never, ever loads a
1490 * bogus value into r1 (GP). */
1491 // load the target GP (which is at mem[functiondescriptor+8])
1492 BuildMI(BB, IA64::ADDIMM22, 2, targetGPAddr)
1493 .addReg(Tmp1).addImm(8); // FIXME: addimm22? why not postincrement ld
1494 BuildMI(BB, IA64::LD8, 1, IA64::r1).addReg(targetGPAddr);
1495
Duraid Madina9b9d45f2005-03-17 18:17:03 +00001496 // and then jump: (well, call)
1497 BuildMI(BB, IA64::BRCALL, 1).addReg(IA64::B6);
Duraid Madinabeeaab22005-03-31 12:31:11 +00001498 // and finally restore the old GP
1499 BuildMI(BB, IA64::MOV, 1, IA64::r1).addReg(currentGP);
1500 IA64Lowering.restoreSP_RP(BB);
1501 }
Duraid Madina9b9d45f2005-03-17 18:17:03 +00001502
1503 switch (Node->getValueType(0)) {
1504 default: assert(0 && "Unknown value type for call result!");
1505 case MVT::Other: return 1;
1506 case MVT::i1:
1507 BuildMI(BB, IA64::CMPNE, 2, Result)
1508 .addReg(IA64::r8).addReg(IA64::r0);
1509 break;
1510 case MVT::i8:
1511 case MVT::i16:
1512 case MVT::i32:
1513 case MVT::i64:
1514 BuildMI(BB, IA64::MOV, 1, Result).addReg(IA64::r8);
1515 break;
1516 case MVT::f64:
1517 BuildMI(BB, IA64::FMOV, 1, Result).addReg(IA64::F8);
1518 break;
1519 }
1520 return Result+N.ResNo;
1521 }
1522
1523 } // <- uhhh XXX
1524 return 0;
1525}
1526
1527void ISel::Select(SDOperand N) {
1528 unsigned Tmp1, Tmp2, Opc;
1529 unsigned opcode = N.getOpcode();
1530
Nate Begeman85fdeb22005-03-24 04:39:54 +00001531 if (!LoweredTokens.insert(N).second)
Duraid Madina9b9d45f2005-03-17 18:17:03 +00001532 return; // Already selected.
1533
1534 SDNode *Node = N.Val;
1535
1536 switch (Node->getOpcode()) {
1537 default:
1538 Node->dump(); std::cerr << "\n";
1539 assert(0 && "Node not handled yet!");
1540
1541 case ISD::EntryToken: return; // Noop
1542
1543 case ISD::TokenFactor: {
1544 for (unsigned i = 0, e = Node->getNumOperands(); i != e; ++i)
1545 Select(Node->getOperand(i));
1546 return;
1547 }
1548
1549 case ISD::CopyToReg: {
1550 Select(N.getOperand(0));
1551 Tmp1 = SelectExpr(N.getOperand(1));
1552 Tmp2 = cast<RegSDNode>(N)->getReg();
1553
1554 if (Tmp1 != Tmp2) {
1555 if(N.getValueType() == MVT::i1) // if a bool, we use pseudocode
1556 BuildMI(BB, IA64::PCMPEQUNC, 3, Tmp2)
1557 .addReg(IA64::r0).addReg(IA64::r0).addReg(Tmp1);
1558 // (Tmp1) Tmp2 = cmp.eq.unc(r0,r0)
1559 else
1560 BuildMI(BB, IA64::MOV, 1, Tmp2).addReg(Tmp1);
1561 // XXX is this the right way 'round? ;)
1562 }
1563 return;
1564 }
1565
1566 case ISD::RET: {
1567
1568 /* what the heck is going on here:
1569
1570<_sabre_> ret with two operands is obvious: chain and value
1571<camel_> yep
1572<_sabre_> ret with 3 values happens when 'expansion' occurs
1573<_sabre_> e.g. i64 gets split into 2x i32
1574<camel_> oh right
1575<_sabre_> you don't have this case on ia64
1576<camel_> yep
1577<_sabre_> so the two returned values go into EAX/EDX on ia32
1578<camel_> ahhh *memories*
1579<_sabre_> :)
1580<camel_> ok, thanks :)
1581<_sabre_> so yeah, everything that has a side effect takes a 'token chain'
1582<_sabre_> this is the first operand always
1583<_sabre_> these operand often define chains, they are the last operand
1584<_sabre_> they are printed as 'ch' if you do DAG.dump()
1585 */
1586
1587 switch (N.getNumOperands()) {
1588 default:
1589 assert(0 && "Unknown return instruction!");
1590 case 2:
1591 Select(N.getOperand(0));
1592 Tmp1 = SelectExpr(N.getOperand(1));
1593 switch (N.getOperand(1).getValueType()) {
1594 default: assert(0 && "All other types should have been promoted!!");
1595 // FIXME: do I need to add support for bools here?
1596 // (return '0' or '1' r8, basically...)
1597 case MVT::i64:
1598 BuildMI(BB, IA64::MOV, 1, IA64::r8).addReg(Tmp1);
1599 break;
1600 case MVT::f64:
1601 BuildMI(BB, IA64::FMOV, 1, IA64::F8).addReg(Tmp1);
1602 }
1603 break;
1604 case 1:
1605 Select(N.getOperand(0));
1606 break;
1607 }
1608 // before returning, restore the ar.pfs register (set by the 'alloc' up top)
1609 BuildMI(BB, IA64::MOV, 1).addReg(IA64::AR_PFS).addReg(IA64Lowering.VirtGPR);
1610 BuildMI(BB, IA64::RET, 0); // and then just emit a 'ret' instruction
1611 return;
1612 }
1613
1614 case ISD::BR: {
1615 Select(N.getOperand(0));
1616 MachineBasicBlock *Dest =
1617 cast<BasicBlockSDNode>(N.getOperand(1))->getBasicBlock();
1618 BuildMI(BB, IA64::BRLCOND_NOTCALL, 1).addReg(IA64::p0).addMBB(Dest);
1619 // XXX HACK! we do _not_ need long branches all the time
1620 return;
1621 }
1622
1623 case ISD::ImplicitDef: {
1624 Select(N.getOperand(0));
1625 BuildMI(BB, IA64::IDEF, 0, cast<RegSDNode>(N)->getReg());
1626 return;
1627 }
1628
1629 case ISD::BRCOND: {
1630 MachineBasicBlock *Dest =
1631 cast<BasicBlockSDNode>(N.getOperand(2))->getBasicBlock();
1632
1633 Select(N.getOperand(0));
1634 Tmp1 = SelectExpr(N.getOperand(1));
1635 BuildMI(BB, IA64::BRLCOND_NOTCALL, 1).addReg(Tmp1).addMBB(Dest);
1636 // XXX HACK! we do _not_ need long branches all the time
1637 return;
1638 }
1639
1640 case ISD::EXTLOAD:
1641 case ISD::ZEXTLOAD:
1642 case ISD::SEXTLOAD:
1643 case ISD::LOAD:
1644 case ISD::CALL:
1645 case ISD::CopyFromReg:
1646 case ISD::DYNAMIC_STACKALLOC:
1647 SelectExpr(N);
1648 return;
1649
1650 case ISD::TRUNCSTORE:
1651 case ISD::STORE: {
1652 Select(N.getOperand(0));
1653 Tmp1 = SelectExpr(N.getOperand(1)); // value
1654
1655 bool isBool=false;
1656
1657 if(opcode == ISD::STORE) {
1658 switch (N.getOperand(1).getValueType()) {
1659 default: assert(0 && "Cannot store this type!");
1660 case MVT::i1: Opc = IA64::ST1; isBool=true; break;
1661 // FIXME?: for now, we treat bool loads the same as i8 stores */
1662 case MVT::i8: Opc = IA64::ST1; break;
1663 case MVT::i16: Opc = IA64::ST2; break;
1664 case MVT::i32: Opc = IA64::ST4; break;
1665 case MVT::i64: Opc = IA64::ST8; break;
1666
1667 case MVT::f32: Opc = IA64::STF4; break;
1668 case MVT::f64: Opc = IA64::STF8; break;
1669 }
1670 } else { // truncstore
1671 switch(cast<MVTSDNode>(Node)->getExtraValueType()) {
1672 default: assert(0 && "unknown type in truncstore");
1673 case MVT::i1: Opc = IA64::ST1; isBool=true; break;
1674 //FIXME: DAG does not promote this load?
1675 case MVT::i8: Opc = IA64::ST1; break;
1676 case MVT::i16: Opc = IA64::ST2; break;
1677 case MVT::i32: Opc = IA64::ST4; break;
1678 case MVT::f32: Opc = IA64::STF4; break;
1679 }
1680 }
1681
1682 if(N.getOperand(2).getOpcode() == ISD::GlobalAddress) {
1683 unsigned dummy = MakeReg(MVT::i64);
1684 unsigned dummy2 = MakeReg(MVT::i64);
1685 BuildMI(BB, IA64::ADD, 2, dummy)
1686 .addGlobalAddress(cast<GlobalAddressSDNode>
1687 (N.getOperand(2))->getGlobal()).addReg(IA64::r1);
1688 BuildMI(BB, IA64::LD8, 1, dummy2).addReg(dummy);
1689
1690 if(!isBool)
1691 BuildMI(BB, Opc, 2).addReg(dummy2).addReg(Tmp1);
1692 else { // we are storing a bool, so emit a little pseudocode
1693 // to store a predicate register as one byte
1694 assert(Opc==IA64::ST1);
1695 unsigned dummy3 = MakeReg(MVT::i64);
1696 unsigned dummy4 = MakeReg(MVT::i64);
1697 BuildMI(BB, IA64::MOV, 1, dummy3).addReg(IA64::r0);
1698 BuildMI(BB, IA64::CADDIMM22, 3, dummy4)
1699 .addReg(dummy3).addImm(1).addReg(Tmp1); // if(Tmp1) dummy=0+1;
1700 BuildMI(BB, Opc, 2).addReg(dummy2).addReg(dummy4);
1701 }
1702 } else if(N.getOperand(2).getOpcode() == ISD::FrameIndex) {
1703
1704 // FIXME? (what about bools?)
1705
1706 unsigned dummy = MakeReg(MVT::i64);
1707 BuildMI(BB, IA64::MOV, 1, dummy)
1708 .addFrameIndex(cast<FrameIndexSDNode>(N.getOperand(2))->getIndex());
1709 BuildMI(BB, Opc, 2).addReg(dummy).addReg(Tmp1);
1710 } else { // otherwise
1711 Tmp2 = SelectExpr(N.getOperand(2)); //address
1712 if(!isBool)
1713 BuildMI(BB, Opc, 2).addReg(Tmp2).addReg(Tmp1);
1714 else { // we are storing a bool, so emit a little pseudocode
1715 // to store a predicate register as one byte
1716 assert(Opc==IA64::ST1);
1717 unsigned dummy3 = MakeReg(MVT::i64);
1718 unsigned dummy4 = MakeReg(MVT::i64);
1719 BuildMI(BB, IA64::MOV, 1, dummy3).addReg(IA64::r0);
1720 BuildMI(BB, IA64::CADDIMM22, 3, dummy4)
1721 .addReg(dummy3).addImm(1).addReg(Tmp1); // if(Tmp1) dummy=0+1;
1722 BuildMI(BB, Opc, 2).addReg(Tmp2).addReg(dummy4);
1723 }
1724 }
1725 return;
1726 }
1727
1728 case ISD::ADJCALLSTACKDOWN:
1729 case ISD::ADJCALLSTACKUP: {
1730 Select(N.getOperand(0));
1731 Tmp1 = cast<ConstantSDNode>(N.getOperand(1))->getValue();
1732
1733 Opc = N.getOpcode() == ISD::ADJCALLSTACKDOWN ? IA64::ADJUSTCALLSTACKDOWN :
1734 IA64::ADJUSTCALLSTACKUP;
1735 BuildMI(BB, Opc, 1).addImm(Tmp1);
1736 return;
1737 }
1738
1739 return;
1740 }
1741 assert(0 && "GAME OVER. INSERT COIN?");
1742}
1743
1744
1745/// createIA64PatternInstructionSelector - This pass converts an LLVM function
1746/// into a machine code representation using pattern matching and a machine
1747/// description file.
1748///
1749FunctionPass *llvm::createIA64PatternInstructionSelector(TargetMachine &TM) {
1750 return new ISel(TM);
1751}
1752
1753