blob: 9ac59df5bd9decc5691e96e42b0969299ebae81d [file] [log] [blame]
Arnold Schwaighofer92226dd2007-10-12 21:53:12 +00001//===-- X86ISelLowering.cpp - X86 DAG Lowering Implementation -------------===//
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the interfaces that X86 uses to lower LLVM code into a
11// selection DAG.
12//
13//===----------------------------------------------------------------------===//
14
15#include "X86.h"
Evan Cheng0cc39452006-01-16 21:21:29 +000016#include "X86InstrBuilder.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000017#include "X86ISelLowering.h"
Evan Chenge8bd0a32006-06-06 23:30:24 +000018#include "X86MachineFunctionInfo.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000019#include "X86TargetMachine.h"
20#include "llvm/CallingConv.h"
Evan Cheng223547a2006-01-31 22:28:30 +000021#include "llvm/Constants.h"
Evan Cheng347d5f72006-04-28 21:29:37 +000022#include "llvm/DerivedTypes.h"
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +000023#include "llvm/GlobalVariable.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000024#include "llvm/Function.h"
Evan Cheng6be2c582006-04-05 23:38:46 +000025#include "llvm/Intrinsics.h"
Evan Cheng14b32e12007-12-11 01:46:18 +000026#include "llvm/ADT/BitVector.h"
Evan Cheng30b37b52006-03-13 23:18:16 +000027#include "llvm/ADT/VectorExtras.h"
Chris Lattner362e98a2007-02-27 04:43:02 +000028#include "llvm/CodeGen/CallingConvLower.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000029#include "llvm/CodeGen/MachineFrameInfo.h"
Evan Cheng4a460802006-01-11 00:33:36 +000030#include "llvm/CodeGen/MachineFunction.h"
31#include "llvm/CodeGen/MachineInstrBuilder.h"
Evan Chenga844bde2008-02-02 04:07:54 +000032#include "llvm/CodeGen/MachineModuleInfo.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000033#include "llvm/CodeGen/MachineRegisterInfo.h"
Dan Gohman69de1932008-02-06 22:27:42 +000034#include "llvm/CodeGen/PseudoSourceValue.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000035#include "llvm/CodeGen/SelectionDAG.h"
Evan Chengef6ffb12006-01-31 03:14:29 +000036#include "llvm/Support/MathExtras.h"
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +000037#include "llvm/Support/Debug.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000038#include "llvm/Target/TargetOptions.h"
Evan Cheng14b32e12007-12-11 01:46:18 +000039#include "llvm/ADT/SmallSet.h"
Chris Lattner1a60aa72006-10-31 19:42:44 +000040#include "llvm/ADT/StringExtras.h"
Mon P Wang3c81d352008-11-23 04:37:22 +000041#include "llvm/Support/CommandLine.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000042using namespace llvm;
43
Mon P Wang3c81d352008-11-23 04:37:22 +000044static cl::opt<bool>
Mon P Wang9f22a4a2008-11-24 02:10:43 +000045DisableMMX("disable-mmx", cl::Hidden, cl::desc("Disable use of MMX"));
Mon P Wang3c81d352008-11-23 04:37:22 +000046
Evan Cheng10e86422008-04-25 19:11:04 +000047// Forward declarations.
Nate Begeman9008ca62009-04-27 18:41:29 +000048static SDValue getMOVL(SelectionDAG &DAG, DebugLoc dl, MVT VT, SDValue V1,
49 SDValue V2);
Evan Cheng10e86422008-04-25 19:11:04 +000050
Dan Gohmanc9f5f3f2008-05-14 01:58:56 +000051X86TargetLowering::X86TargetLowering(X86TargetMachine &TM)
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000052 : TargetLowering(TM) {
Evan Cheng559806f2006-01-27 08:10:46 +000053 Subtarget = &TM.getSubtarget<X86Subtarget>();
Dale Johannesenf1fc3a82007-09-23 14:52:20 +000054 X86ScalarSSEf64 = Subtarget->hasSSE2();
55 X86ScalarSSEf32 = Subtarget->hasSSE1();
Evan Cheng25ab6902006-09-08 06:48:29 +000056 X86StackPtr = Subtarget->is64Bit() ? X86::RSP : X86::ESP;
Anton Korobeynikovbff66b02008-09-09 18:22:57 +000057
Chris Lattnerd43d00c2008-01-24 08:07:48 +000058 bool Fast = false;
Evan Cheng559806f2006-01-27 08:10:46 +000059
Anton Korobeynikov2365f512007-07-14 14:06:15 +000060 RegInfo = TM.getRegisterInfo();
Anton Korobeynikovbff66b02008-09-09 18:22:57 +000061 TD = getTargetData();
Anton Korobeynikov2365f512007-07-14 14:06:15 +000062
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000063 // Set up the TargetLowering object.
64
65 // X86 is weird, it always uses i8 for shift amounts and setcc results.
66 setShiftAmountType(MVT::i8);
Duncan Sands03228082008-11-23 15:47:28 +000067 setBooleanContents(ZeroOrOneBooleanContent);
Evan Cheng0b2afbd2006-01-25 09:15:17 +000068 setSchedulingPreference(SchedulingForRegPressure);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000069 setShiftAmountFlavor(Mask); // shl X, 32 == shl X, 0
Evan Cheng25ab6902006-09-08 06:48:29 +000070 setStackPointerRegisterToSaveRestore(X86StackPtr);
Evan Cheng714554d2006-03-16 21:47:42 +000071
Anton Korobeynikovd27a2582006-12-10 23:12:42 +000072 if (Subtarget->isTargetDarwin()) {
Evan Chengdf57fa02006-03-17 20:31:41 +000073 // Darwin should use _setjmp/_longjmp instead of setjmp/longjmp.
Anton Korobeynikovd27a2582006-12-10 23:12:42 +000074 setUseUnderscoreSetJmp(false);
75 setUseUnderscoreLongJmp(false);
Anton Korobeynikov317848f2007-01-03 11:43:14 +000076 } else if (Subtarget->isTargetMingw()) {
Anton Korobeynikovd27a2582006-12-10 23:12:42 +000077 // MS runtime is weird: it exports _setjmp, but longjmp!
78 setUseUnderscoreSetJmp(true);
79 setUseUnderscoreLongJmp(false);
80 } else {
81 setUseUnderscoreSetJmp(true);
82 setUseUnderscoreLongJmp(true);
83 }
Scott Michelfdc40a02009-02-17 22:15:04 +000084
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000085 // Set up the register classes.
Evan Cheng069287d2006-05-16 07:21:53 +000086 addRegisterClass(MVT::i8, X86::GR8RegisterClass);
87 addRegisterClass(MVT::i16, X86::GR16RegisterClass);
88 addRegisterClass(MVT::i32, X86::GR32RegisterClass);
Evan Cheng25ab6902006-09-08 06:48:29 +000089 if (Subtarget->is64Bit())
90 addRegisterClass(MVT::i64, X86::GR64RegisterClass);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000091
Evan Cheng03294662008-10-14 21:26:46 +000092 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
Evan Chengc5484282006-10-04 00:56:09 +000093
Scott Michelfdc40a02009-02-17 22:15:04 +000094 // We don't accept any truncstore of integer registers.
Chris Lattnerddf89562008-01-17 19:59:44 +000095 setTruncStoreAction(MVT::i64, MVT::i32, Expand);
96 setTruncStoreAction(MVT::i64, MVT::i16, Expand);
97 setTruncStoreAction(MVT::i64, MVT::i8 , Expand);
98 setTruncStoreAction(MVT::i32, MVT::i16, Expand);
99 setTruncStoreAction(MVT::i32, MVT::i8 , Expand);
Evan Cheng7f042682008-10-15 02:05:31 +0000100 setTruncStoreAction(MVT::i16, MVT::i8, Expand);
101
102 // SETOEQ and SETUNE require checking two conditions.
103 setCondCodeAction(ISD::SETOEQ, MVT::f32, Expand);
104 setCondCodeAction(ISD::SETOEQ, MVT::f64, Expand);
105 setCondCodeAction(ISD::SETOEQ, MVT::f80, Expand);
106 setCondCodeAction(ISD::SETUNE, MVT::f32, Expand);
107 setCondCodeAction(ISD::SETUNE, MVT::f64, Expand);
108 setCondCodeAction(ISD::SETUNE, MVT::f80, Expand);
Chris Lattnerddf89562008-01-17 19:59:44 +0000109
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000110 // Promote all UINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have this
111 // operation.
112 setOperationAction(ISD::UINT_TO_FP , MVT::i1 , Promote);
113 setOperationAction(ISD::UINT_TO_FP , MVT::i8 , Promote);
114 setOperationAction(ISD::UINT_TO_FP , MVT::i16 , Promote);
Evan Cheng6892f282006-01-17 02:32:49 +0000115
Evan Cheng25ab6902006-09-08 06:48:29 +0000116 if (Subtarget->is64Bit()) {
Evan Cheng6892f282006-01-17 02:32:49 +0000117 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Promote);
Bill Wendling105be5a2009-03-13 08:41:47 +0000118 setOperationAction(ISD::UINT_TO_FP , MVT::i64 , Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000119 } else {
Bill Wendling105be5a2009-03-13 08:41:47 +0000120 if (!UseSoftFloat && !NoImplicitFloat && X86ScalarSSEf64) {
Dale Johannesen1c15bf52008-10-21 20:50:01 +0000121 // We have an impenetrably clever algorithm for ui64->double only.
122 setOperationAction(ISD::UINT_TO_FP , MVT::i64 , Custom);
Bill Wendling8b8a6362009-01-17 03:56:04 +0000123
124 // We have faster algorithm for ui32->single only.
125 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Custom);
Bill Wendling105be5a2009-03-13 08:41:47 +0000126 } else {
Evan Cheng25ab6902006-09-08 06:48:29 +0000127 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Promote);
Bill Wendling105be5a2009-03-13 08:41:47 +0000128 }
Evan Cheng25ab6902006-09-08 06:48:29 +0000129 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000130
131 // Promote i1/i8 SINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have
132 // this operation.
133 setOperationAction(ISD::SINT_TO_FP , MVT::i1 , Promote);
134 setOperationAction(ISD::SINT_TO_FP , MVT::i8 , Promote);
Bill Wendling105be5a2009-03-13 08:41:47 +0000135
136 if (!UseSoftFloat && !NoImplicitFloat) {
137 // SSE has no i16 to fp conversion, only i32
138 if (X86ScalarSSEf32) {
139 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Promote);
140 // f32 and f64 cases are Legal, f80 case is not
141 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Custom);
142 } else {
143 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Custom);
144 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Custom);
145 }
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +0000146 } else {
Bill Wendling105be5a2009-03-13 08:41:47 +0000147 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Promote);
148 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Promote);
Evan Cheng5298bcc2006-02-17 07:01:52 +0000149 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000150
Dale Johannesen73328d12007-09-19 23:55:34 +0000151 // In 32-bit mode these are custom lowered. In 64-bit mode F32 and F64
152 // are Legal, f80 is custom lowered.
153 setOperationAction(ISD::FP_TO_SINT , MVT::i64 , Custom);
154 setOperationAction(ISD::SINT_TO_FP , MVT::i64 , Custom);
Evan Cheng6dab0532006-01-30 08:02:57 +0000155
Evan Cheng02568ff2006-01-30 22:13:22 +0000156 // Promote i1/i8 FP_TO_SINT to larger FP_TO_SINTS's, as X86 doesn't have
157 // this operation.
158 setOperationAction(ISD::FP_TO_SINT , MVT::i1 , Promote);
159 setOperationAction(ISD::FP_TO_SINT , MVT::i8 , Promote);
160
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000161 if (X86ScalarSSEf32) {
Evan Cheng02568ff2006-01-30 22:13:22 +0000162 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Promote);
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +0000163 // f32 and f64 cases are Legal, f80 case is not
164 setOperationAction(ISD::FP_TO_SINT , MVT::i32 , Custom);
Evan Cheng02568ff2006-01-30 22:13:22 +0000165 } else {
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000166 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Custom);
Evan Cheng02568ff2006-01-30 22:13:22 +0000167 setOperationAction(ISD::FP_TO_SINT , MVT::i32 , Custom);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000168 }
169
170 // Handle FP_TO_UINT by promoting the destination to a larger signed
171 // conversion.
172 setOperationAction(ISD::FP_TO_UINT , MVT::i1 , Promote);
173 setOperationAction(ISD::FP_TO_UINT , MVT::i8 , Promote);
174 setOperationAction(ISD::FP_TO_UINT , MVT::i16 , Promote);
175
Evan Cheng25ab6902006-09-08 06:48:29 +0000176 if (Subtarget->is64Bit()) {
177 setOperationAction(ISD::FP_TO_UINT , MVT::i64 , Expand);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000178 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Promote);
Evan Cheng25ab6902006-09-08 06:48:29 +0000179 } else {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000180 if (X86ScalarSSEf32 && !Subtarget->hasSSE3())
Evan Cheng25ab6902006-09-08 06:48:29 +0000181 // Expand FP_TO_UINT into a select.
182 // FIXME: We would like to use a Custom expander here eventually to do
183 // the optimal thing for SSE vs. the default expansion in the legalizer.
184 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Expand);
185 else
186 // With SSE3 we can use fisttpll to convert to a signed i64.
187 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Promote);
188 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000189
Chris Lattner399610a2006-12-05 18:22:22 +0000190 // TODO: when we have SSE, these could be more efficient, by using movd/movq.
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000191 if (!X86ScalarSSEf64) {
Chris Lattnerf3597a12006-12-05 18:45:06 +0000192 setOperationAction(ISD::BIT_CONVERT , MVT::f32 , Expand);
193 setOperationAction(ISD::BIT_CONVERT , MVT::i32 , Expand);
194 }
Chris Lattner21f66852005-12-23 05:15:23 +0000195
Dan Gohmanb00ee212008-02-18 19:34:53 +0000196 // Scalar integer divide and remainder are lowered to use operations that
197 // produce two results, to match the available instructions. This exposes
198 // the two-result form to trivial CSE, which is able to combine x/y and x%y
199 // into a single instruction.
200 //
201 // Scalar integer multiply-high is also lowered to use two-result
202 // operations, to match the available instructions. However, plain multiply
203 // (low) operations are left as Legal, as there are single-result
204 // instructions for this in x86. Using the two-result multiply instructions
205 // when both high and low results are needed must be arranged by dagcombine.
Dan Gohman525178c2007-10-08 18:33:35 +0000206 setOperationAction(ISD::MULHS , MVT::i8 , Expand);
207 setOperationAction(ISD::MULHU , MVT::i8 , Expand);
208 setOperationAction(ISD::SDIV , MVT::i8 , Expand);
209 setOperationAction(ISD::UDIV , MVT::i8 , Expand);
210 setOperationAction(ISD::SREM , MVT::i8 , Expand);
211 setOperationAction(ISD::UREM , MVT::i8 , Expand);
Dan Gohman525178c2007-10-08 18:33:35 +0000212 setOperationAction(ISD::MULHS , MVT::i16 , Expand);
213 setOperationAction(ISD::MULHU , MVT::i16 , Expand);
214 setOperationAction(ISD::SDIV , MVT::i16 , Expand);
215 setOperationAction(ISD::UDIV , MVT::i16 , Expand);
216 setOperationAction(ISD::SREM , MVT::i16 , Expand);
217 setOperationAction(ISD::UREM , MVT::i16 , Expand);
Dan Gohman525178c2007-10-08 18:33:35 +0000218 setOperationAction(ISD::MULHS , MVT::i32 , Expand);
219 setOperationAction(ISD::MULHU , MVT::i32 , Expand);
220 setOperationAction(ISD::SDIV , MVT::i32 , Expand);
221 setOperationAction(ISD::UDIV , MVT::i32 , Expand);
222 setOperationAction(ISD::SREM , MVT::i32 , Expand);
223 setOperationAction(ISD::UREM , MVT::i32 , Expand);
Dan Gohman525178c2007-10-08 18:33:35 +0000224 setOperationAction(ISD::MULHS , MVT::i64 , Expand);
225 setOperationAction(ISD::MULHU , MVT::i64 , Expand);
226 setOperationAction(ISD::SDIV , MVT::i64 , Expand);
227 setOperationAction(ISD::UDIV , MVT::i64 , Expand);
228 setOperationAction(ISD::SREM , MVT::i64 , Expand);
229 setOperationAction(ISD::UREM , MVT::i64 , Expand);
Dan Gohmana37c9f72007-09-25 18:23:27 +0000230
Evan Chengc35497f2006-10-30 08:02:39 +0000231 setOperationAction(ISD::BR_JT , MVT::Other, Expand);
Evan Cheng5298bcc2006-02-17 07:01:52 +0000232 setOperationAction(ISD::BRCOND , MVT::Other, Custom);
Nate Begeman750ac1b2006-02-01 07:19:44 +0000233 setOperationAction(ISD::BR_CC , MVT::Other, Expand);
234 setOperationAction(ISD::SELECT_CC , MVT::Other, Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000235 if (Subtarget->is64Bit())
Christopher Lambc59e5212007-08-10 21:48:46 +0000236 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i32, Legal);
237 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i16 , Legal);
238 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i8 , Legal);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000239 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1 , Expand);
240 setOperationAction(ISD::FP_ROUND_INREG , MVT::f32 , Expand);
Chris Lattnerd1108222008-03-07 06:36:32 +0000241 setOperationAction(ISD::FREM , MVT::f32 , Expand);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000242 setOperationAction(ISD::FREM , MVT::f64 , Expand);
Chris Lattnerd1108222008-03-07 06:36:32 +0000243 setOperationAction(ISD::FREM , MVT::f80 , Expand);
Dan Gohman1a024862008-01-31 00:41:03 +0000244 setOperationAction(ISD::FLT_ROUNDS_ , MVT::i32 , Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000245
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000246 setOperationAction(ISD::CTPOP , MVT::i8 , Expand);
Evan Cheng18efe262007-12-14 02:13:44 +0000247 setOperationAction(ISD::CTTZ , MVT::i8 , Custom);
248 setOperationAction(ISD::CTLZ , MVT::i8 , Custom);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000249 setOperationAction(ISD::CTPOP , MVT::i16 , Expand);
Evan Cheng18efe262007-12-14 02:13:44 +0000250 setOperationAction(ISD::CTTZ , MVT::i16 , Custom);
251 setOperationAction(ISD::CTLZ , MVT::i16 , Custom);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000252 setOperationAction(ISD::CTPOP , MVT::i32 , Expand);
Evan Cheng18efe262007-12-14 02:13:44 +0000253 setOperationAction(ISD::CTTZ , MVT::i32 , Custom);
254 setOperationAction(ISD::CTLZ , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000255 if (Subtarget->is64Bit()) {
256 setOperationAction(ISD::CTPOP , MVT::i64 , Expand);
Evan Cheng18efe262007-12-14 02:13:44 +0000257 setOperationAction(ISD::CTTZ , MVT::i64 , Custom);
258 setOperationAction(ISD::CTLZ , MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000259 }
260
Andrew Lenharthb873ff32005-11-20 21:41:10 +0000261 setOperationAction(ISD::READCYCLECOUNTER , MVT::i64 , Custom);
Nate Begemand88fc032006-01-14 03:14:10 +0000262 setOperationAction(ISD::BSWAP , MVT::i16 , Expand);
Nate Begeman35ef9132006-01-11 21:21:00 +0000263
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000264 // These should be promoted to a larger select which is supported.
265 setOperationAction(ISD::SELECT , MVT::i1 , Promote);
266 setOperationAction(ISD::SELECT , MVT::i8 , Promote);
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000267 // X86 wants to expand cmov itself.
Evan Cheng5298bcc2006-02-17 07:01:52 +0000268 setOperationAction(ISD::SELECT , MVT::i16 , Custom);
269 setOperationAction(ISD::SELECT , MVT::i32 , Custom);
270 setOperationAction(ISD::SELECT , MVT::f32 , Custom);
271 setOperationAction(ISD::SELECT , MVT::f64 , Custom);
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +0000272 setOperationAction(ISD::SELECT , MVT::f80 , Custom);
Evan Cheng5298bcc2006-02-17 07:01:52 +0000273 setOperationAction(ISD::SETCC , MVT::i8 , Custom);
274 setOperationAction(ISD::SETCC , MVT::i16 , Custom);
275 setOperationAction(ISD::SETCC , MVT::i32 , Custom);
276 setOperationAction(ISD::SETCC , MVT::f32 , Custom);
277 setOperationAction(ISD::SETCC , MVT::f64 , Custom);
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +0000278 setOperationAction(ISD::SETCC , MVT::f80 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000279 if (Subtarget->is64Bit()) {
280 setOperationAction(ISD::SELECT , MVT::i64 , Custom);
281 setOperationAction(ISD::SETCC , MVT::i64 , Custom);
282 }
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000283 // X86 ret instruction may pop stack.
Evan Cheng5298bcc2006-02-17 07:01:52 +0000284 setOperationAction(ISD::RET , MVT::Other, Custom);
Anton Korobeynikov260a6b82008-09-08 21:12:11 +0000285 setOperationAction(ISD::EH_RETURN , MVT::Other, Custom);
Anton Korobeynikov2365f512007-07-14 14:06:15 +0000286
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000287 // Darwin ABI issue.
Evan Cheng7ccced62006-02-18 00:15:05 +0000288 setOperationAction(ISD::ConstantPool , MVT::i32 , Custom);
Nate Begeman37efe672006-04-22 18:53:45 +0000289 setOperationAction(ISD::JumpTable , MVT::i32 , Custom);
Evan Cheng5298bcc2006-02-17 07:01:52 +0000290 setOperationAction(ISD::GlobalAddress , MVT::i32 , Custom);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +0000291 setOperationAction(ISD::GlobalTLSAddress, MVT::i32 , Custom);
Anton Korobeynikov6625eff2008-05-04 21:36:32 +0000292 if (Subtarget->is64Bit())
293 setOperationAction(ISD::GlobalTLSAddress, MVT::i64, Custom);
Bill Wendling056292f2008-09-16 21:48:12 +0000294 setOperationAction(ISD::ExternalSymbol , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000295 if (Subtarget->is64Bit()) {
296 setOperationAction(ISD::ConstantPool , MVT::i64 , Custom);
297 setOperationAction(ISD::JumpTable , MVT::i64 , Custom);
298 setOperationAction(ISD::GlobalAddress , MVT::i64 , Custom);
Bill Wendling056292f2008-09-16 21:48:12 +0000299 setOperationAction(ISD::ExternalSymbol, MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000300 }
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000301 // 64-bit addm sub, shl, sra, srl (iff 32-bit x86)
Evan Cheng5298bcc2006-02-17 07:01:52 +0000302 setOperationAction(ISD::SHL_PARTS , MVT::i32 , Custom);
303 setOperationAction(ISD::SRA_PARTS , MVT::i32 , Custom);
304 setOperationAction(ISD::SRL_PARTS , MVT::i32 , Custom);
Dan Gohman4c1fa612008-03-03 22:22:09 +0000305 if (Subtarget->is64Bit()) {
306 setOperationAction(ISD::SHL_PARTS , MVT::i64 , Custom);
307 setOperationAction(ISD::SRA_PARTS , MVT::i64 , Custom);
308 setOperationAction(ISD::SRL_PARTS , MVT::i64 , Custom);
309 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000310
Evan Chengd2cde682008-03-10 19:38:10 +0000311 if (Subtarget->hasSSE1())
312 setOperationAction(ISD::PREFETCH , MVT::Other, Legal);
Evan Cheng27b7db52008-03-08 00:58:38 +0000313
Andrew Lenharthd497d9f2008-02-16 14:46:26 +0000314 if (!Subtarget->hasSSE2())
315 setOperationAction(ISD::MEMBARRIER , MVT::Other, Expand);
316
Mon P Wang63307c32008-05-05 19:05:59 +0000317 // Expand certain atomics
Dan Gohman0b1d4a72008-12-23 21:37:04 +0000318 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i8, Custom);
319 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i16, Custom);
320 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i32, Custom);
321 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i64, Custom);
Bill Wendling5bf1b4e2008-08-20 00:28:16 +0000322
Dan Gohman0b1d4a72008-12-23 21:37:04 +0000323 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i8, Custom);
324 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i16, Custom);
325 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i32, Custom);
326 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i64, Custom);
Andrew Lenharthd497d9f2008-02-16 14:46:26 +0000327
Dale Johannesen48c1bc22008-10-02 18:53:47 +0000328 if (!Subtarget->is64Bit()) {
Dan Gohman0b1d4a72008-12-23 21:37:04 +0000329 setOperationAction(ISD::ATOMIC_LOAD_ADD, MVT::i64, Custom);
330 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i64, Custom);
331 setOperationAction(ISD::ATOMIC_LOAD_AND, MVT::i64, Custom);
332 setOperationAction(ISD::ATOMIC_LOAD_OR, MVT::i64, Custom);
333 setOperationAction(ISD::ATOMIC_LOAD_XOR, MVT::i64, Custom);
334 setOperationAction(ISD::ATOMIC_LOAD_NAND, MVT::i64, Custom);
335 setOperationAction(ISD::ATOMIC_SWAP, MVT::i64, Custom);
Dale Johannesen48c1bc22008-10-02 18:53:47 +0000336 }
337
Dan Gohman7f460202008-06-30 20:59:49 +0000338 // Use the default ISD::DBG_STOPPOINT, ISD::DECLARE expansion.
339 setOperationAction(ISD::DBG_STOPPOINT, MVT::Other, Expand);
Evan Cheng3c992d22006-03-07 02:02:57 +0000340 // FIXME - use subtarget debug flags
Anton Korobeynikovab4022f2006-10-31 08:31:24 +0000341 if (!Subtarget->isTargetDarwin() &&
342 !Subtarget->isTargetELF() &&
Dan Gohman44066042008-07-01 00:05:16 +0000343 !Subtarget->isTargetCygMing()) {
344 setOperationAction(ISD::DBG_LABEL, MVT::Other, Expand);
345 setOperationAction(ISD::EH_LABEL, MVT::Other, Expand);
346 }
Chris Lattnerf73bae12005-11-29 06:16:21 +0000347
Anton Korobeynikovce3b4652007-05-02 19:53:33 +0000348 setOperationAction(ISD::EXCEPTIONADDR, MVT::i64, Expand);
349 setOperationAction(ISD::EHSELECTION, MVT::i64, Expand);
350 setOperationAction(ISD::EXCEPTIONADDR, MVT::i32, Expand);
351 setOperationAction(ISD::EHSELECTION, MVT::i32, Expand);
352 if (Subtarget->is64Bit()) {
Anton Korobeynikovce3b4652007-05-02 19:53:33 +0000353 setExceptionPointerRegister(X86::RAX);
354 setExceptionSelectorRegister(X86::RDX);
355 } else {
356 setExceptionPointerRegister(X86::EAX);
357 setExceptionSelectorRegister(X86::EDX);
358 }
Anton Korobeynikov38252622007-09-03 00:36:06 +0000359 setOperationAction(ISD::FRAME_TO_ARGS_OFFSET, MVT::i32, Custom);
Anton Korobeynikov260a6b82008-09-08 21:12:11 +0000360 setOperationAction(ISD::FRAME_TO_ARGS_OFFSET, MVT::i64, Custom);
361
Duncan Sandsf7331b32007-09-11 14:10:23 +0000362 setOperationAction(ISD::TRAMPOLINE, MVT::Other, Custom);
Duncan Sandsb116fac2007-07-27 20:02:49 +0000363
Chris Lattnerda68d302008-01-15 21:58:22 +0000364 setOperationAction(ISD::TRAP, MVT::Other, Legal);
Anton Korobeynikov66fac792008-01-15 07:02:33 +0000365
Nate Begemanacc398c2006-01-25 18:21:52 +0000366 // VASTART needs to be custom lowered to use the VarArgsFrameIndex
367 setOperationAction(ISD::VASTART , MVT::Other, Custom);
Nate Begemanacc398c2006-01-25 18:21:52 +0000368 setOperationAction(ISD::VAEND , MVT::Other, Expand);
Dan Gohman9018e832008-05-10 01:26:14 +0000369 if (Subtarget->is64Bit()) {
370 setOperationAction(ISD::VAARG , MVT::Other, Custom);
Evan Chengae642192007-03-02 23:16:35 +0000371 setOperationAction(ISD::VACOPY , MVT::Other, Custom);
Dan Gohman9018e832008-05-10 01:26:14 +0000372 } else {
373 setOperationAction(ISD::VAARG , MVT::Other, Expand);
Evan Chengae642192007-03-02 23:16:35 +0000374 setOperationAction(ISD::VACOPY , MVT::Other, Expand);
Dan Gohman9018e832008-05-10 01:26:14 +0000375 }
Evan Chengae642192007-03-02 23:16:35 +0000376
Anton Korobeynikov12c49af2006-11-21 00:01:06 +0000377 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
Chris Lattnere1125522006-01-15 09:00:21 +0000378 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000379 if (Subtarget->is64Bit())
380 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i64, Expand);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +0000381 if (Subtarget->isTargetCygMing())
382 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Custom);
383 else
384 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Expand);
Chris Lattnerb99329e2006-01-13 02:42:53 +0000385
Evan Chengc7ce29b2009-02-13 22:36:38 +0000386 if (!UseSoftFloat && X86ScalarSSEf64) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000387 // f32 and f64 use SSE.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000388 // Set up the FP register classes.
Evan Cheng5ee4ccc2006-01-12 08:27:59 +0000389 addRegisterClass(MVT::f32, X86::FR32RegisterClass);
390 addRegisterClass(MVT::f64, X86::FR64RegisterClass);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000391
Evan Cheng223547a2006-01-31 22:28:30 +0000392 // Use ANDPD to simulate FABS.
393 setOperationAction(ISD::FABS , MVT::f64, Custom);
394 setOperationAction(ISD::FABS , MVT::f32, Custom);
395
396 // Use XORP to simulate FNEG.
397 setOperationAction(ISD::FNEG , MVT::f64, Custom);
398 setOperationAction(ISD::FNEG , MVT::f32, Custom);
399
Evan Cheng68c47cb2007-01-05 07:55:56 +0000400 // Use ANDPD and ORPD to simulate FCOPYSIGN.
401 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Custom);
402 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
403
Evan Chengd25e9e82006-02-02 00:28:23 +0000404 // We don't support sin/cos/fmod
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000405 setOperationAction(ISD::FSIN , MVT::f64, Expand);
406 setOperationAction(ISD::FCOS , MVT::f64, Expand);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000407 setOperationAction(ISD::FSIN , MVT::f32, Expand);
408 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000409
Chris Lattnera54aa942006-01-29 06:26:08 +0000410 // Expand FP immediates into loads from the stack, except for the special
411 // cases we handle.
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000412 addLegalFPImmediate(APFloat(+0.0)); // xorpd
413 addLegalFPImmediate(APFloat(+0.0f)); // xorps
Dale Johannesen5411a392007-08-09 01:04:01 +0000414
Chris Lattnerd43d00c2008-01-24 08:07:48 +0000415 // Floating truncations from f80 and extensions to f80 go through memory.
416 // If optimizing, we lie about this though and handle it in
417 // InstructionSelectPreprocess so that dagcombine2 can hack on these.
418 if (Fast) {
419 setConvertAction(MVT::f32, MVT::f80, Expand);
420 setConvertAction(MVT::f64, MVT::f80, Expand);
421 setConvertAction(MVT::f80, MVT::f32, Expand);
422 setConvertAction(MVT::f80, MVT::f64, Expand);
423 }
Evan Chengc7ce29b2009-02-13 22:36:38 +0000424 } else if (!UseSoftFloat && X86ScalarSSEf32) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000425 // Use SSE for f32, x87 for f64.
426 // Set up the FP register classes.
427 addRegisterClass(MVT::f32, X86::FR32RegisterClass);
428 addRegisterClass(MVT::f64, X86::RFP64RegisterClass);
429
430 // Use ANDPS to simulate FABS.
431 setOperationAction(ISD::FABS , MVT::f32, Custom);
432
433 // Use XORP to simulate FNEG.
434 setOperationAction(ISD::FNEG , MVT::f32, Custom);
435
436 setOperationAction(ISD::UNDEF, MVT::f64, Expand);
437
438 // Use ANDPS and ORPS to simulate FCOPYSIGN.
439 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
440 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
441
442 // We don't support sin/cos/fmod
443 setOperationAction(ISD::FSIN , MVT::f32, Expand);
444 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000445
Nate Begemane1795842008-02-14 08:57:00 +0000446 // Special cases we handle for FP constants.
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000447 addLegalFPImmediate(APFloat(+0.0f)); // xorps
448 addLegalFPImmediate(APFloat(+0.0)); // FLD0
449 addLegalFPImmediate(APFloat(+1.0)); // FLD1
450 addLegalFPImmediate(APFloat(-0.0)); // FLD0/FCHS
451 addLegalFPImmediate(APFloat(-1.0)); // FLD1/FCHS
452
Chris Lattnerd43d00c2008-01-24 08:07:48 +0000453 // SSE <-> X87 conversions go through memory. If optimizing, we lie about
454 // this though and handle it in InstructionSelectPreprocess so that
455 // dagcombine2 can hack on these.
456 if (Fast) {
457 setConvertAction(MVT::f32, MVT::f64, Expand);
458 setConvertAction(MVT::f32, MVT::f80, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000459 setConvertAction(MVT::f80, MVT::f32, Expand);
Chris Lattnerd43d00c2008-01-24 08:07:48 +0000460 setConvertAction(MVT::f64, MVT::f32, Expand);
461 // And x87->x87 truncations also.
462 setConvertAction(MVT::f80, MVT::f64, Expand);
463 }
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000464
465 if (!UnsafeFPMath) {
466 setOperationAction(ISD::FSIN , MVT::f64 , Expand);
467 setOperationAction(ISD::FCOS , MVT::f64 , Expand);
468 }
Evan Chengc7ce29b2009-02-13 22:36:38 +0000469 } else if (!UseSoftFloat) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000470 // f32 and f64 in x87.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000471 // Set up the FP register classes.
Dale Johannesen849f2142007-07-03 00:53:03 +0000472 addRegisterClass(MVT::f64, X86::RFP64RegisterClass);
473 addRegisterClass(MVT::f32, X86::RFP32RegisterClass);
Anton Korobeynikov12c49af2006-11-21 00:01:06 +0000474
Evan Cheng68c47cb2007-01-05 07:55:56 +0000475 setOperationAction(ISD::UNDEF, MVT::f64, Expand);
Dale Johannesen849f2142007-07-03 00:53:03 +0000476 setOperationAction(ISD::UNDEF, MVT::f32, Expand);
Evan Cheng68c47cb2007-01-05 07:55:56 +0000477 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
478 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand);
Dale Johannesen5411a392007-08-09 01:04:01 +0000479
Chris Lattnerd43d00c2008-01-24 08:07:48 +0000480 // Floating truncations go through memory. If optimizing, we lie about
481 // this though and handle it in InstructionSelectPreprocess so that
482 // dagcombine2 can hack on these.
483 if (Fast) {
Scott Michelfdc40a02009-02-17 22:15:04 +0000484 setConvertAction(MVT::f80, MVT::f32, Expand);
Chris Lattnerd43d00c2008-01-24 08:07:48 +0000485 setConvertAction(MVT::f64, MVT::f32, Expand);
486 setConvertAction(MVT::f80, MVT::f64, Expand);
487 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +0000488
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000489 if (!UnsafeFPMath) {
490 setOperationAction(ISD::FSIN , MVT::f64 , Expand);
491 setOperationAction(ISD::FCOS , MVT::f64 , Expand);
492 }
Dale Johannesenf04afdb2007-08-30 00:23:21 +0000493 addLegalFPImmediate(APFloat(+0.0)); // FLD0
494 addLegalFPImmediate(APFloat(+1.0)); // FLD1
495 addLegalFPImmediate(APFloat(-0.0)); // FLD0/FCHS
496 addLegalFPImmediate(APFloat(-1.0)); // FLD1/FCHS
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000497 addLegalFPImmediate(APFloat(+0.0f)); // FLD0
498 addLegalFPImmediate(APFloat(+1.0f)); // FLD1
499 addLegalFPImmediate(APFloat(-0.0f)); // FLD0/FCHS
500 addLegalFPImmediate(APFloat(-1.0f)); // FLD1/FCHS
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000501 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000502
Dale Johannesen59a58732007-08-05 18:49:15 +0000503 // Long double always uses X87.
Evan Cheng92722532009-03-26 23:06:32 +0000504 if (!UseSoftFloat) {
Evan Chengc7ce29b2009-02-13 22:36:38 +0000505 addRegisterClass(MVT::f80, X86::RFP80RegisterClass);
506 setOperationAction(ISD::UNDEF, MVT::f80, Expand);
507 setOperationAction(ISD::FCOPYSIGN, MVT::f80, Expand);
508 {
509 bool ignored;
510 APFloat TmpFlt(+0.0);
511 TmpFlt.convert(APFloat::x87DoubleExtended, APFloat::rmNearestTiesToEven,
512 &ignored);
513 addLegalFPImmediate(TmpFlt); // FLD0
514 TmpFlt.changeSign();
515 addLegalFPImmediate(TmpFlt); // FLD0/FCHS
516 APFloat TmpFlt2(+1.0);
517 TmpFlt2.convert(APFloat::x87DoubleExtended, APFloat::rmNearestTiesToEven,
518 &ignored);
519 addLegalFPImmediate(TmpFlt2); // FLD1
520 TmpFlt2.changeSign();
521 addLegalFPImmediate(TmpFlt2); // FLD1/FCHS
522 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000523
Evan Chengc7ce29b2009-02-13 22:36:38 +0000524 if (!UnsafeFPMath) {
525 setOperationAction(ISD::FSIN , MVT::f80 , Expand);
526 setOperationAction(ISD::FCOS , MVT::f80 , Expand);
527 }
Dale Johannesen2f429012007-09-26 21:10:55 +0000528 }
Dale Johannesen59a58732007-08-05 18:49:15 +0000529
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000530 // Always use a library call for pow.
531 setOperationAction(ISD::FPOW , MVT::f32 , Expand);
532 setOperationAction(ISD::FPOW , MVT::f64 , Expand);
533 setOperationAction(ISD::FPOW , MVT::f80 , Expand);
534
Dale Johannesen7794f2a2008-09-04 00:47:13 +0000535 setOperationAction(ISD::FLOG, MVT::f80, Expand);
Dale Johannesen7794f2a2008-09-04 00:47:13 +0000536 setOperationAction(ISD::FLOG2, MVT::f80, Expand);
Dale Johannesen7794f2a2008-09-04 00:47:13 +0000537 setOperationAction(ISD::FLOG10, MVT::f80, Expand);
Dale Johannesen7794f2a2008-09-04 00:47:13 +0000538 setOperationAction(ISD::FEXP, MVT::f80, Expand);
Dale Johannesen7794f2a2008-09-04 00:47:13 +0000539 setOperationAction(ISD::FEXP2, MVT::f80, Expand);
540
Mon P Wangf007a8b2008-11-06 05:31:54 +0000541 // First set operation action for all vector types to either promote
Mon P Wang0c397192008-10-30 08:01:45 +0000542 // (for widening) or expand (for scalarization). Then we will selectively
543 // turn on ones that can be effectively codegen'd.
Dan Gohmanfa0f77d2007-05-18 18:44:07 +0000544 for (unsigned VT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
545 VT <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++VT) {
Duncan Sands83ec4b62008-06-06 12:08:01 +0000546 setOperationAction(ISD::ADD , (MVT::SimpleValueType)VT, Expand);
547 setOperationAction(ISD::SUB , (MVT::SimpleValueType)VT, Expand);
548 setOperationAction(ISD::FADD, (MVT::SimpleValueType)VT, Expand);
549 setOperationAction(ISD::FNEG, (MVT::SimpleValueType)VT, Expand);
550 setOperationAction(ISD::FSUB, (MVT::SimpleValueType)VT, Expand);
551 setOperationAction(ISD::MUL , (MVT::SimpleValueType)VT, Expand);
552 setOperationAction(ISD::FMUL, (MVT::SimpleValueType)VT, Expand);
553 setOperationAction(ISD::SDIV, (MVT::SimpleValueType)VT, Expand);
554 setOperationAction(ISD::UDIV, (MVT::SimpleValueType)VT, Expand);
555 setOperationAction(ISD::FDIV, (MVT::SimpleValueType)VT, Expand);
556 setOperationAction(ISD::SREM, (MVT::SimpleValueType)VT, Expand);
557 setOperationAction(ISD::UREM, (MVT::SimpleValueType)VT, Expand);
558 setOperationAction(ISD::LOAD, (MVT::SimpleValueType)VT, Expand);
Gabor Greif327ef032008-08-28 23:19:51 +0000559 setOperationAction(ISD::VECTOR_SHUFFLE, (MVT::SimpleValueType)VT, Expand);
560 setOperationAction(ISD::EXTRACT_VECTOR_ELT,(MVT::SimpleValueType)VT,Expand);
561 setOperationAction(ISD::INSERT_VECTOR_ELT,(MVT::SimpleValueType)VT, Expand);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000562 setOperationAction(ISD::FABS, (MVT::SimpleValueType)VT, Expand);
563 setOperationAction(ISD::FSIN, (MVT::SimpleValueType)VT, Expand);
564 setOperationAction(ISD::FCOS, (MVT::SimpleValueType)VT, Expand);
565 setOperationAction(ISD::FREM, (MVT::SimpleValueType)VT, Expand);
566 setOperationAction(ISD::FPOWI, (MVT::SimpleValueType)VT, Expand);
567 setOperationAction(ISD::FSQRT, (MVT::SimpleValueType)VT, Expand);
568 setOperationAction(ISD::FCOPYSIGN, (MVT::SimpleValueType)VT, Expand);
569 setOperationAction(ISD::SMUL_LOHI, (MVT::SimpleValueType)VT, Expand);
570 setOperationAction(ISD::UMUL_LOHI, (MVT::SimpleValueType)VT, Expand);
571 setOperationAction(ISD::SDIVREM, (MVT::SimpleValueType)VT, Expand);
572 setOperationAction(ISD::UDIVREM, (MVT::SimpleValueType)VT, Expand);
573 setOperationAction(ISD::FPOW, (MVT::SimpleValueType)VT, Expand);
574 setOperationAction(ISD::CTPOP, (MVT::SimpleValueType)VT, Expand);
575 setOperationAction(ISD::CTTZ, (MVT::SimpleValueType)VT, Expand);
576 setOperationAction(ISD::CTLZ, (MVT::SimpleValueType)VT, Expand);
577 setOperationAction(ISD::SHL, (MVT::SimpleValueType)VT, Expand);
578 setOperationAction(ISD::SRA, (MVT::SimpleValueType)VT, Expand);
579 setOperationAction(ISD::SRL, (MVT::SimpleValueType)VT, Expand);
580 setOperationAction(ISD::ROTL, (MVT::SimpleValueType)VT, Expand);
581 setOperationAction(ISD::ROTR, (MVT::SimpleValueType)VT, Expand);
582 setOperationAction(ISD::BSWAP, (MVT::SimpleValueType)VT, Expand);
583 setOperationAction(ISD::VSETCC, (MVT::SimpleValueType)VT, Expand);
Dale Johannesenfb0e1322008-09-10 17:31:40 +0000584 setOperationAction(ISD::FLOG, (MVT::SimpleValueType)VT, Expand);
585 setOperationAction(ISD::FLOG2, (MVT::SimpleValueType)VT, Expand);
586 setOperationAction(ISD::FLOG10, (MVT::SimpleValueType)VT, Expand);
587 setOperationAction(ISD::FEXP, (MVT::SimpleValueType)VT, Expand);
588 setOperationAction(ISD::FEXP2, (MVT::SimpleValueType)VT, Expand);
Evan Chengd30bf012006-03-01 01:11:20 +0000589 }
590
Evan Chengc7ce29b2009-02-13 22:36:38 +0000591 // FIXME: In order to prevent SSE instructions being expanded to MMX ones
592 // with -msoft-float, disable use of MMX as well.
Evan Cheng92722532009-03-26 23:06:32 +0000593 if (!UseSoftFloat && !DisableMMX && Subtarget->hasMMX()) {
Evan Cheng470a6ad2006-02-22 02:26:30 +0000594 addRegisterClass(MVT::v8i8, X86::VR64RegisterClass);
595 addRegisterClass(MVT::v4i16, X86::VR64RegisterClass);
596 addRegisterClass(MVT::v2i32, X86::VR64RegisterClass);
Dale Johannesena68f9012008-06-24 22:01:44 +0000597 addRegisterClass(MVT::v2f32, X86::VR64RegisterClass);
Bill Wendlingeebc8a12007-03-26 07:53:08 +0000598 addRegisterClass(MVT::v1i64, X86::VR64RegisterClass);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000599
Bill Wendling2f88dcd2007-03-08 22:09:11 +0000600 setOperationAction(ISD::ADD, MVT::v8i8, Legal);
601 setOperationAction(ISD::ADD, MVT::v4i16, Legal);
602 setOperationAction(ISD::ADD, MVT::v2i32, Legal);
Chris Lattner6c284d72007-04-12 04:14:49 +0000603 setOperationAction(ISD::ADD, MVT::v1i64, Legal);
Bill Wendling2f88dcd2007-03-08 22:09:11 +0000604
Bill Wendlingc1fb0472007-03-10 09:57:05 +0000605 setOperationAction(ISD::SUB, MVT::v8i8, Legal);
606 setOperationAction(ISD::SUB, MVT::v4i16, Legal);
607 setOperationAction(ISD::SUB, MVT::v2i32, Legal);
Dale Johannesen8d26e592007-10-30 01:18:38 +0000608 setOperationAction(ISD::SUB, MVT::v1i64, Legal);
Bill Wendlingc1fb0472007-03-10 09:57:05 +0000609
Bill Wendling74027e92007-03-15 21:24:36 +0000610 setOperationAction(ISD::MULHS, MVT::v4i16, Legal);
611 setOperationAction(ISD::MUL, MVT::v4i16, Legal);
612
Bill Wendling1b7a81d2007-03-16 09:44:46 +0000613 setOperationAction(ISD::AND, MVT::v8i8, Promote);
Bill Wendlingab5b49d2007-03-26 08:03:33 +0000614 AddPromotedToType (ISD::AND, MVT::v8i8, MVT::v1i64);
Bill Wendling1b7a81d2007-03-16 09:44:46 +0000615 setOperationAction(ISD::AND, MVT::v4i16, Promote);
Bill Wendlingab5b49d2007-03-26 08:03:33 +0000616 AddPromotedToType (ISD::AND, MVT::v4i16, MVT::v1i64);
617 setOperationAction(ISD::AND, MVT::v2i32, Promote);
618 AddPromotedToType (ISD::AND, MVT::v2i32, MVT::v1i64);
619 setOperationAction(ISD::AND, MVT::v1i64, Legal);
Bill Wendling1b7a81d2007-03-16 09:44:46 +0000620
621 setOperationAction(ISD::OR, MVT::v8i8, Promote);
Bill Wendlingab5b49d2007-03-26 08:03:33 +0000622 AddPromotedToType (ISD::OR, MVT::v8i8, MVT::v1i64);
Bill Wendling1b7a81d2007-03-16 09:44:46 +0000623 setOperationAction(ISD::OR, MVT::v4i16, Promote);
Bill Wendlingab5b49d2007-03-26 08:03:33 +0000624 AddPromotedToType (ISD::OR, MVT::v4i16, MVT::v1i64);
625 setOperationAction(ISD::OR, MVT::v2i32, Promote);
626 AddPromotedToType (ISD::OR, MVT::v2i32, MVT::v1i64);
627 setOperationAction(ISD::OR, MVT::v1i64, Legal);
Bill Wendling1b7a81d2007-03-16 09:44:46 +0000628
629 setOperationAction(ISD::XOR, MVT::v8i8, Promote);
Bill Wendlingab5b49d2007-03-26 08:03:33 +0000630 AddPromotedToType (ISD::XOR, MVT::v8i8, MVT::v1i64);
Bill Wendling1b7a81d2007-03-16 09:44:46 +0000631 setOperationAction(ISD::XOR, MVT::v4i16, Promote);
Bill Wendlingab5b49d2007-03-26 08:03:33 +0000632 AddPromotedToType (ISD::XOR, MVT::v4i16, MVT::v1i64);
633 setOperationAction(ISD::XOR, MVT::v2i32, Promote);
634 AddPromotedToType (ISD::XOR, MVT::v2i32, MVT::v1i64);
635 setOperationAction(ISD::XOR, MVT::v1i64, Legal);
Bill Wendling1b7a81d2007-03-16 09:44:46 +0000636
Bill Wendling2f88dcd2007-03-08 22:09:11 +0000637 setOperationAction(ISD::LOAD, MVT::v8i8, Promote);
Bill Wendlingeebc8a12007-03-26 07:53:08 +0000638 AddPromotedToType (ISD::LOAD, MVT::v8i8, MVT::v1i64);
Bill Wendling2f88dcd2007-03-08 22:09:11 +0000639 setOperationAction(ISD::LOAD, MVT::v4i16, Promote);
Bill Wendlingeebc8a12007-03-26 07:53:08 +0000640 AddPromotedToType (ISD::LOAD, MVT::v4i16, MVT::v1i64);
641 setOperationAction(ISD::LOAD, MVT::v2i32, Promote);
642 AddPromotedToType (ISD::LOAD, MVT::v2i32, MVT::v1i64);
Dale Johannesena68f9012008-06-24 22:01:44 +0000643 setOperationAction(ISD::LOAD, MVT::v2f32, Promote);
644 AddPromotedToType (ISD::LOAD, MVT::v2f32, MVT::v1i64);
Bill Wendlingeebc8a12007-03-26 07:53:08 +0000645 setOperationAction(ISD::LOAD, MVT::v1i64, Legal);
Bill Wendling2f88dcd2007-03-08 22:09:11 +0000646
Bill Wendlingccc44ad2007-03-27 20:22:40 +0000647 setOperationAction(ISD::BUILD_VECTOR, MVT::v8i8, Custom);
648 setOperationAction(ISD::BUILD_VECTOR, MVT::v4i16, Custom);
649 setOperationAction(ISD::BUILD_VECTOR, MVT::v2i32, Custom);
Dale Johannesena68f9012008-06-24 22:01:44 +0000650 setOperationAction(ISD::BUILD_VECTOR, MVT::v2f32, Custom);
Bill Wendlingccc44ad2007-03-27 20:22:40 +0000651 setOperationAction(ISD::BUILD_VECTOR, MVT::v1i64, Custom);
Bill Wendlinga348c562007-03-22 18:42:45 +0000652
653 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v8i8, Custom);
654 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4i16, Custom);
655 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2i32, Custom);
Bill Wendlingccc44ad2007-03-27 20:22:40 +0000656 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v1i64, Custom);
Bill Wendling826f36f2007-03-28 00:57:11 +0000657
Evan Cheng52672b82008-07-22 18:39:19 +0000658 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v2f32, Custom);
Bill Wendling826f36f2007-03-28 00:57:11 +0000659 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i8, Custom);
660 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4i16, Custom);
Bill Wendling2f9bb1a2007-04-24 21:16:55 +0000661 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v1i64, Custom);
Bill Wendling3180e202008-07-20 02:32:23 +0000662
663 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i16, Custom);
Mon P Wang9e5ecb82008-12-12 01:25:51 +0000664
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000665 setTruncStoreAction(MVT::v8i16, MVT::v8i8, Expand);
Mon P Wang9e5ecb82008-12-12 01:25:51 +0000666 setOperationAction(ISD::TRUNCATE, MVT::v8i8, Expand);
667 setOperationAction(ISD::SELECT, MVT::v8i8, Promote);
668 setOperationAction(ISD::SELECT, MVT::v4i16, Promote);
669 setOperationAction(ISD::SELECT, MVT::v2i32, Promote);
670 setOperationAction(ISD::SELECT, MVT::v1i64, Custom);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000671 }
672
Evan Cheng92722532009-03-26 23:06:32 +0000673 if (!UseSoftFloat && Subtarget->hasSSE1()) {
Evan Cheng470a6ad2006-02-22 02:26:30 +0000674 addRegisterClass(MVT::v4f32, X86::VR128RegisterClass);
675
Evan Cheng6bdb3f62006-10-27 18:49:08 +0000676 setOperationAction(ISD::FADD, MVT::v4f32, Legal);
677 setOperationAction(ISD::FSUB, MVT::v4f32, Legal);
678 setOperationAction(ISD::FMUL, MVT::v4f32, Legal);
679 setOperationAction(ISD::FDIV, MVT::v4f32, Legal);
Dan Gohman20382522007-07-10 00:05:58 +0000680 setOperationAction(ISD::FSQRT, MVT::v4f32, Legal);
681 setOperationAction(ISD::FNEG, MVT::v4f32, Custom);
Evan Chengf7c378e2006-04-10 07:23:14 +0000682 setOperationAction(ISD::LOAD, MVT::v4f32, Legal);
683 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f32, Custom);
684 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4f32, Custom);
Evan Cheng11e15b32006-04-03 20:53:28 +0000685 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f32, Custom);
Evan Chengf7c378e2006-04-10 07:23:14 +0000686 setOperationAction(ISD::SELECT, MVT::v4f32, Custom);
Nate Begeman30a0de92008-07-17 16:51:19 +0000687 setOperationAction(ISD::VSETCC, MVT::v4f32, Custom);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000688 }
689
Evan Cheng92722532009-03-26 23:06:32 +0000690 if (!UseSoftFloat && Subtarget->hasSSE2()) {
Evan Cheng470a6ad2006-02-22 02:26:30 +0000691 addRegisterClass(MVT::v2f64, X86::VR128RegisterClass);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000692
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000693 // FIXME: Unfortunately -soft-float and -no-implicit-float means XMM
694 // registers cannot be used even for integer operations.
Evan Cheng470a6ad2006-02-22 02:26:30 +0000695 addRegisterClass(MVT::v16i8, X86::VR128RegisterClass);
696 addRegisterClass(MVT::v8i16, X86::VR128RegisterClass);
697 addRegisterClass(MVT::v4i32, X86::VR128RegisterClass);
698 addRegisterClass(MVT::v2i64, X86::VR128RegisterClass);
699
Evan Chengf7c378e2006-04-10 07:23:14 +0000700 setOperationAction(ISD::ADD, MVT::v16i8, Legal);
701 setOperationAction(ISD::ADD, MVT::v8i16, Legal);
702 setOperationAction(ISD::ADD, MVT::v4i32, Legal);
Evan Cheng37e88562007-03-12 22:58:52 +0000703 setOperationAction(ISD::ADD, MVT::v2i64, Legal);
Mon P Wangaf9b9522008-12-18 21:42:19 +0000704 setOperationAction(ISD::MUL, MVT::v2i64, Custom);
Evan Chengf7c378e2006-04-10 07:23:14 +0000705 setOperationAction(ISD::SUB, MVT::v16i8, Legal);
706 setOperationAction(ISD::SUB, MVT::v8i16, Legal);
707 setOperationAction(ISD::SUB, MVT::v4i32, Legal);
Evan Cheng37e88562007-03-12 22:58:52 +0000708 setOperationAction(ISD::SUB, MVT::v2i64, Legal);
Evan Chengf9989842006-04-13 05:10:25 +0000709 setOperationAction(ISD::MUL, MVT::v8i16, Legal);
Evan Cheng6bdb3f62006-10-27 18:49:08 +0000710 setOperationAction(ISD::FADD, MVT::v2f64, Legal);
711 setOperationAction(ISD::FSUB, MVT::v2f64, Legal);
712 setOperationAction(ISD::FMUL, MVT::v2f64, Legal);
713 setOperationAction(ISD::FDIV, MVT::v2f64, Legal);
Dan Gohman20382522007-07-10 00:05:58 +0000714 setOperationAction(ISD::FSQRT, MVT::v2f64, Legal);
715 setOperationAction(ISD::FNEG, MVT::v2f64, Custom);
Evan Cheng2c3ae372006-04-12 21:21:57 +0000716
Nate Begeman30a0de92008-07-17 16:51:19 +0000717 setOperationAction(ISD::VSETCC, MVT::v2f64, Custom);
718 setOperationAction(ISD::VSETCC, MVT::v16i8, Custom);
719 setOperationAction(ISD::VSETCC, MVT::v8i16, Custom);
720 setOperationAction(ISD::VSETCC, MVT::v4i32, Custom);
Nate Begemanc2616e42008-05-12 20:34:32 +0000721
Evan Chengf7c378e2006-04-10 07:23:14 +0000722 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v16i8, Custom);
723 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i16, Custom);
Evan Chengb067a1e2006-03-31 19:22:53 +0000724 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i16, Custom);
Evan Cheng5edb8d22006-04-17 22:04:06 +0000725 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i32, Custom);
Evan Cheng5edb8d22006-04-17 22:04:06 +0000726 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f32, Custom);
Evan Chengf7c378e2006-04-10 07:23:14 +0000727
Evan Cheng2c3ae372006-04-12 21:21:57 +0000728 // Custom lower build_vector, vector_shuffle, and extract_vector_elt.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000729 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v2i64; ++i) {
730 MVT VT = (MVT::SimpleValueType)i;
Nate Begeman844e0f92007-12-11 01:41:33 +0000731 // Do not attempt to custom lower non-power-of-2 vectors
Duncan Sands83ec4b62008-06-06 12:08:01 +0000732 if (!isPowerOf2_32(VT.getVectorNumElements()))
Nate Begeman844e0f92007-12-11 01:41:33 +0000733 continue;
Duncan Sands83ec4b62008-06-06 12:08:01 +0000734 setOperationAction(ISD::BUILD_VECTOR, VT, Custom);
735 setOperationAction(ISD::VECTOR_SHUFFLE, VT, Custom);
736 setOperationAction(ISD::EXTRACT_VECTOR_ELT, VT, Custom);
Evan Cheng2c3ae372006-04-12 21:21:57 +0000737 }
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000738
Evan Cheng2c3ae372006-04-12 21:21:57 +0000739 setOperationAction(ISD::BUILD_VECTOR, MVT::v2f64, Custom);
740 setOperationAction(ISD::BUILD_VECTOR, MVT::v2i64, Custom);
741 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2f64, Custom);
742 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2i64, Custom);
Nate Begemancdd1eec2008-02-12 22:51:28 +0000743 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2f64, Custom);
Evan Cheng2c3ae372006-04-12 21:21:57 +0000744 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2f64, Custom);
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000745
Nate Begemancdd1eec2008-02-12 22:51:28 +0000746 if (Subtarget->is64Bit()) {
747 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2i64, Custom);
Dale Johannesen25f1d082007-10-31 00:32:36 +0000748 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i64, Custom);
Nate Begemancdd1eec2008-02-12 22:51:28 +0000749 }
Evan Cheng2c3ae372006-04-12 21:21:57 +0000750
Anton Korobeynikov12c49af2006-11-21 00:01:06 +0000751 // Promote v16i8, v8i16, v4i32 load, select, and, or, xor to v2i64.
Evan Cheng2c3ae372006-04-12 21:21:57 +0000752 for (unsigned VT = (unsigned)MVT::v16i8; VT != (unsigned)MVT::v2i64; VT++) {
Duncan Sands83ec4b62008-06-06 12:08:01 +0000753 setOperationAction(ISD::AND, (MVT::SimpleValueType)VT, Promote);
754 AddPromotedToType (ISD::AND, (MVT::SimpleValueType)VT, MVT::v2i64);
755 setOperationAction(ISD::OR, (MVT::SimpleValueType)VT, Promote);
756 AddPromotedToType (ISD::OR, (MVT::SimpleValueType)VT, MVT::v2i64);
757 setOperationAction(ISD::XOR, (MVT::SimpleValueType)VT, Promote);
758 AddPromotedToType (ISD::XOR, (MVT::SimpleValueType)VT, MVT::v2i64);
759 setOperationAction(ISD::LOAD, (MVT::SimpleValueType)VT, Promote);
760 AddPromotedToType (ISD::LOAD, (MVT::SimpleValueType)VT, MVT::v2i64);
761 setOperationAction(ISD::SELECT, (MVT::SimpleValueType)VT, Promote);
762 AddPromotedToType (ISD::SELECT, (MVT::SimpleValueType)VT, MVT::v2i64);
Evan Chengf7c378e2006-04-10 07:23:14 +0000763 }
Evan Cheng2c3ae372006-04-12 21:21:57 +0000764
Chris Lattnerddf89562008-01-17 19:59:44 +0000765 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Chris Lattnerd43d00c2008-01-24 08:07:48 +0000766
Evan Cheng2c3ae372006-04-12 21:21:57 +0000767 // Custom lower v2i64 and v2f64 selects.
768 setOperationAction(ISD::LOAD, MVT::v2f64, Legal);
Evan Cheng91b740d2006-04-12 17:12:36 +0000769 setOperationAction(ISD::LOAD, MVT::v2i64, Legal);
Evan Chengf7c378e2006-04-10 07:23:14 +0000770 setOperationAction(ISD::SELECT, MVT::v2f64, Custom);
Evan Cheng2c3ae372006-04-12 21:21:57 +0000771 setOperationAction(ISD::SELECT, MVT::v2i64, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000772
Evan Cheng470a6ad2006-02-22 02:26:30 +0000773 }
Evan Chengc7ce29b2009-02-13 22:36:38 +0000774
Nate Begeman14d12ca2008-02-11 04:19:36 +0000775 if (Subtarget->hasSSE41()) {
776 // FIXME: Do we need to handle scalar-to-vector here?
777 setOperationAction(ISD::MUL, MVT::v4i32, Legal);
778
779 // i8 and i16 vectors are custom , because the source register and source
780 // source memory operand types are not the same width. f32 vectors are
781 // custom since the immediate controlling the insert encodes additional
782 // information.
783 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v16i8, Custom);
784 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i16, Custom);
Mon P Wangf0fcdd82009-01-15 21:10:20 +0000785 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i32, Custom);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000786 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f32, Custom);
787
788 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v16i8, Custom);
789 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v8i16, Custom);
Mon P Wangf0fcdd82009-01-15 21:10:20 +0000790 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4i32, Custom);
Evan Cheng62a3f152008-03-24 21:52:23 +0000791 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f32, Custom);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000792
793 if (Subtarget->is64Bit()) {
Nate Begemancdd1eec2008-02-12 22:51:28 +0000794 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2i64, Legal);
795 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i64, Legal);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000796 }
797 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000798
Nate Begeman30a0de92008-07-17 16:51:19 +0000799 if (Subtarget->hasSSE42()) {
800 setOperationAction(ISD::VSETCC, MVT::v2i64, Custom);
801 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000802
Evan Cheng6be2c582006-04-05 23:38:46 +0000803 // We want to custom lower some of our intrinsics.
804 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
805
Bill Wendling74c37652008-12-09 22:08:41 +0000806 // Add/Sub/Mul with overflow operations are custom lowered.
Bill Wendling41ea7e72008-11-24 19:21:46 +0000807 setOperationAction(ISD::SADDO, MVT::i32, Custom);
808 setOperationAction(ISD::SADDO, MVT::i64, Custom);
809 setOperationAction(ISD::UADDO, MVT::i32, Custom);
810 setOperationAction(ISD::UADDO, MVT::i64, Custom);
Bill Wendling74c37652008-12-09 22:08:41 +0000811 setOperationAction(ISD::SSUBO, MVT::i32, Custom);
812 setOperationAction(ISD::SSUBO, MVT::i64, Custom);
813 setOperationAction(ISD::USUBO, MVT::i32, Custom);
814 setOperationAction(ISD::USUBO, MVT::i64, Custom);
815 setOperationAction(ISD::SMULO, MVT::i32, Custom);
816 setOperationAction(ISD::SMULO, MVT::i64, Custom);
817 setOperationAction(ISD::UMULO, MVT::i32, Custom);
818 setOperationAction(ISD::UMULO, MVT::i64, Custom);
Bill Wendling41ea7e72008-11-24 19:21:46 +0000819
Evan Chengd54f2d52009-03-31 19:38:51 +0000820 if (!Subtarget->is64Bit()) {
821 // These libcalls are not available in 32-bit.
822 setLibcallName(RTLIB::SHL_I128, 0);
823 setLibcallName(RTLIB::SRL_I128, 0);
824 setLibcallName(RTLIB::SRA_I128, 0);
825 }
826
Evan Cheng206ee9d2006-07-07 08:33:52 +0000827 // We have target-specific dag combine patterns for the following nodes:
828 setTargetDAGCombine(ISD::VECTOR_SHUFFLE);
Evan Chengd880b972008-05-09 21:53:03 +0000829 setTargetDAGCombine(ISD::BUILD_VECTOR);
Chris Lattner83e6c992006-10-04 06:57:07 +0000830 setTargetDAGCombine(ISD::SELECT);
Nate Begeman740ab032009-01-26 00:52:55 +0000831 setTargetDAGCombine(ISD::SHL);
832 setTargetDAGCombine(ISD::SRA);
833 setTargetDAGCombine(ISD::SRL);
Chris Lattner149a4e52008-02-22 02:09:43 +0000834 setTargetDAGCombine(ISD::STORE);
Evan Cheng0b0cd912009-03-28 05:57:29 +0000835 if (Subtarget->is64Bit())
836 setTargetDAGCombine(ISD::MUL);
Evan Cheng206ee9d2006-07-07 08:33:52 +0000837
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000838 computeRegisterProperties();
839
Evan Cheng87ed7162006-02-14 08:25:08 +0000840 // FIXME: These should be based on subtarget info. Plus, the values should
841 // be smaller when we are in optimizing for size mode.
Dan Gohman87060f52008-06-30 21:00:56 +0000842 maxStoresPerMemset = 16; // For @llvm.memset -> sequence of stores
843 maxStoresPerMemcpy = 16; // For @llvm.memcpy -> sequence of stores
844 maxStoresPerMemmove = 3; // For @llvm.memmove -> sequence of stores
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000845 allowUnalignedMemoryAccesses = true; // x86 supports it!
Evan Chengfb8075d2008-02-28 00:43:03 +0000846 setPrefLoopAlignment(16);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000847}
848
Scott Michel5b8f82e2008-03-10 15:42:14 +0000849
Duncan Sands5480c042009-01-01 15:52:00 +0000850MVT X86TargetLowering::getSetCCResultType(MVT VT) const {
Scott Michel5b8f82e2008-03-10 15:42:14 +0000851 return MVT::i8;
852}
853
854
Evan Cheng29286502008-01-23 23:17:41 +0000855/// getMaxByValAlign - Helper for getByValTypeAlignment to determine
856/// the desired ByVal argument alignment.
857static void getMaxByValAlign(const Type *Ty, unsigned &MaxAlign) {
858 if (MaxAlign == 16)
859 return;
860 if (const VectorType *VTy = dyn_cast<VectorType>(Ty)) {
861 if (VTy->getBitWidth() == 128)
862 MaxAlign = 16;
Evan Cheng29286502008-01-23 23:17:41 +0000863 } else if (const ArrayType *ATy = dyn_cast<ArrayType>(Ty)) {
864 unsigned EltAlign = 0;
865 getMaxByValAlign(ATy->getElementType(), EltAlign);
866 if (EltAlign > MaxAlign)
867 MaxAlign = EltAlign;
868 } else if (const StructType *STy = dyn_cast<StructType>(Ty)) {
869 for (unsigned i = 0, e = STy->getNumElements(); i != e; ++i) {
870 unsigned EltAlign = 0;
871 getMaxByValAlign(STy->getElementType(i), EltAlign);
872 if (EltAlign > MaxAlign)
873 MaxAlign = EltAlign;
874 if (MaxAlign == 16)
875 break;
876 }
877 }
878 return;
879}
880
881/// getByValTypeAlignment - Return the desired alignment for ByVal aggregate
882/// function arguments in the caller parameter area. For X86, aggregates
Dale Johannesen0c191872008-02-08 19:48:20 +0000883/// that contain SSE vectors are placed at 16-byte boundaries while the rest
884/// are at 4-byte boundaries.
Evan Cheng29286502008-01-23 23:17:41 +0000885unsigned X86TargetLowering::getByValTypeAlignment(const Type *Ty) const {
Evan Cheng1887c1c2008-08-21 21:00:15 +0000886 if (Subtarget->is64Bit()) {
887 // Max of 8 and alignment of type.
Anton Korobeynikovbff66b02008-09-09 18:22:57 +0000888 unsigned TyAlign = TD->getABITypeAlignment(Ty);
Evan Cheng1887c1c2008-08-21 21:00:15 +0000889 if (TyAlign > 8)
890 return TyAlign;
891 return 8;
892 }
893
Evan Cheng29286502008-01-23 23:17:41 +0000894 unsigned Align = 4;
Dale Johannesen0c191872008-02-08 19:48:20 +0000895 if (Subtarget->hasSSE1())
896 getMaxByValAlign(Ty, Align);
Evan Cheng29286502008-01-23 23:17:41 +0000897 return Align;
898}
Chris Lattner2b02a442007-02-25 08:29:00 +0000899
Evan Chengf0df0312008-05-15 08:39:06 +0000900/// getOptimalMemOpType - Returns the target specific optimal type for load
Evan Cheng0ef8de32008-05-15 22:13:02 +0000901/// and store operations as a result of memset, memcpy, and memmove
902/// lowering. It returns MVT::iAny if SelectionDAG should be responsible for
Evan Chengf0df0312008-05-15 08:39:06 +0000903/// determining it.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000904MVT
Evan Chengf0df0312008-05-15 08:39:06 +0000905X86TargetLowering::getOptimalMemOpType(uint64_t Size, unsigned Align,
906 bool isSrcConst, bool isSrcStr) const {
Chris Lattner4002a1b2008-10-28 05:49:35 +0000907 // FIXME: This turns off use of xmm stores for memset/memcpy on targets like
908 // linux. This is because the stack realignment code can't handle certain
909 // cases like PR2962. This should be removed when PR2962 is fixed.
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000910 if (!NoImplicitFloat && Subtarget->getStackAlignment() >= 16) {
Chris Lattner4002a1b2008-10-28 05:49:35 +0000911 if ((isSrcConst || isSrcStr) && Subtarget->hasSSE2() && Size >= 16)
912 return MVT::v4i32;
913 if ((isSrcConst || isSrcStr) && Subtarget->hasSSE1() && Size >= 16)
914 return MVT::v4f32;
915 }
Evan Chengf0df0312008-05-15 08:39:06 +0000916 if (Subtarget->is64Bit() && Size >= 8)
917 return MVT::i64;
918 return MVT::i32;
919}
920
Evan Chengcc415862007-11-09 01:32:10 +0000921/// getPICJumpTableRelocaBase - Returns relocation base for the given PIC
922/// jumptable.
Dan Gohman475871a2008-07-27 21:46:04 +0000923SDValue X86TargetLowering::getPICJumpTableRelocBase(SDValue Table,
Evan Chengcc415862007-11-09 01:32:10 +0000924 SelectionDAG &DAG) const {
925 if (usesGlobalOffsetTable())
Dale Johannesenb300d2a2009-02-07 00:55:49 +0000926 return DAG.getGLOBAL_OFFSET_TABLE(getPointerTy());
Evan Chengcc415862007-11-09 01:32:10 +0000927 if (!Subtarget->isPICStyleRIPRel())
Dale Johannesenb300d2a2009-02-07 00:55:49 +0000928 // This doesn't have DebugLoc associated with it, but is not really the
929 // same as a Register.
930 return DAG.getNode(X86ISD::GlobalBaseReg, DebugLoc::getUnknownLoc(),
931 getPointerTy());
Evan Chengcc415862007-11-09 01:32:10 +0000932 return Table;
933}
934
Chris Lattner2b02a442007-02-25 08:29:00 +0000935//===----------------------------------------------------------------------===//
936// Return Value Calling Convention Implementation
937//===----------------------------------------------------------------------===//
938
Chris Lattner59ed56b2007-02-28 04:55:35 +0000939#include "X86GenCallingConv.inc"
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +0000940
Chris Lattner2a9bdd72007-02-25 09:12:39 +0000941/// LowerRET - Lower an ISD::RET node.
Dan Gohman475871a2008-07-27 21:46:04 +0000942SDValue X86TargetLowering::LowerRET(SDValue Op, SelectionDAG &DAG) {
Dale Johannesen6f38cb62009-02-07 19:59:05 +0000943 DebugLoc dl = Op.getDebugLoc();
Chris Lattner2a9bdd72007-02-25 09:12:39 +0000944 assert((Op.getNumOperands() & 1) == 1 && "ISD::RET should have odd # args");
Scott Michelfdc40a02009-02-17 22:15:04 +0000945
Chris Lattner9774c912007-02-27 05:28:59 +0000946 SmallVector<CCValAssign, 16> RVLocs;
947 unsigned CC = DAG.getMachineFunction().getFunction()->getCallingConv();
Chris Lattner52387be2007-06-19 00:13:10 +0000948 bool isVarArg = DAG.getMachineFunction().getFunction()->isVarArg();
949 CCState CCInfo(CC, isVarArg, getTargetMachine(), RVLocs);
Gabor Greifba36cb52008-08-28 21:40:38 +0000950 CCInfo.AnalyzeReturn(Op.getNode(), RetCC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +0000951
Chris Lattner2a9bdd72007-02-25 09:12:39 +0000952 // If this is the first return lowered for this function, add the regs to the
953 // liveout set for the function.
Chris Lattner84bc5422007-12-31 04:13:23 +0000954 if (DAG.getMachineFunction().getRegInfo().liveout_empty()) {
Chris Lattner9774c912007-02-27 05:28:59 +0000955 for (unsigned i = 0; i != RVLocs.size(); ++i)
956 if (RVLocs[i].isRegLoc())
Chris Lattner84bc5422007-12-31 04:13:23 +0000957 DAG.getMachineFunction().getRegInfo().addLiveOut(RVLocs[i].getLocReg());
Chris Lattner2a9bdd72007-02-25 09:12:39 +0000958 }
Dan Gohman475871a2008-07-27 21:46:04 +0000959 SDValue Chain = Op.getOperand(0);
Scott Michelfdc40a02009-02-17 22:15:04 +0000960
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +0000961 // Handle tail call return.
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +0000962 Chain = GetPossiblePreceedingTailCall(Chain, X86ISD::TAILCALL);
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +0000963 if (Chain.getOpcode() == X86ISD::TAILCALL) {
Dan Gohman475871a2008-07-27 21:46:04 +0000964 SDValue TailCall = Chain;
965 SDValue TargetAddress = TailCall.getOperand(1);
966 SDValue StackAdjustment = TailCall.getOperand(2);
Chris Lattnerb4a6eaa2008-01-16 05:52:18 +0000967 assert(((TargetAddress.getOpcode() == ISD::Register &&
Arnold Schwaighofer290ae032008-09-22 14:50:07 +0000968 (cast<RegisterSDNode>(TargetAddress)->getReg() == X86::EAX ||
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +0000969 cast<RegisterSDNode>(TargetAddress)->getReg() == X86::R9)) ||
Bill Wendling056292f2008-09-16 21:48:12 +0000970 TargetAddress.getOpcode() == ISD::TargetExternalSymbol ||
Scott Michelfdc40a02009-02-17 22:15:04 +0000971 TargetAddress.getOpcode() == ISD::TargetGlobalAddress) &&
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +0000972 "Expecting an global address, external symbol, or register");
Chris Lattnerb4a6eaa2008-01-16 05:52:18 +0000973 assert(StackAdjustment.getOpcode() == ISD::Constant &&
974 "Expecting a const value");
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +0000975
Dan Gohman475871a2008-07-27 21:46:04 +0000976 SmallVector<SDValue,8> Operands;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +0000977 Operands.push_back(Chain.getOperand(0));
978 Operands.push_back(TargetAddress);
979 Operands.push_back(StackAdjustment);
980 // Copy registers used by the call. Last operand is a flag so it is not
981 // copied.
Arnold Schwaighofer448175f2007-10-16 09:05:00 +0000982 for (unsigned i=3; i < TailCall.getNumOperands()-1; i++) {
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +0000983 Operands.push_back(Chain.getOperand(i));
984 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000985 return DAG.getNode(X86ISD::TC_RETURN, dl, MVT::Other, &Operands[0],
Arnold Schwaighofer448175f2007-10-16 09:05:00 +0000986 Operands.size());
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +0000987 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000988
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +0000989 // Regular return.
Dan Gohman475871a2008-07-27 21:46:04 +0000990 SDValue Flag;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +0000991
Dan Gohman475871a2008-07-27 21:46:04 +0000992 SmallVector<SDValue, 6> RetOps;
Chris Lattner447ff682008-03-11 03:23:40 +0000993 RetOps.push_back(Chain); // Operand #0 = Chain (updated below)
994 // Operand #1 = Bytes To Pop
995 RetOps.push_back(DAG.getConstant(getBytesToPopOnReturn(), MVT::i16));
Scott Michelfdc40a02009-02-17 22:15:04 +0000996
Chris Lattner2a9bdd72007-02-25 09:12:39 +0000997 // Copy the result values into the output registers.
Chris Lattner8e6da152008-03-10 21:08:41 +0000998 for (unsigned i = 0; i != RVLocs.size(); ++i) {
999 CCValAssign &VA = RVLocs[i];
1000 assert(VA.isRegLoc() && "Can only return in registers!");
Dan Gohman475871a2008-07-27 21:46:04 +00001001 SDValue ValToCopy = Op.getOperand(i*2+1);
Scott Michelfdc40a02009-02-17 22:15:04 +00001002
Chris Lattner447ff682008-03-11 03:23:40 +00001003 // Returns in ST0/ST1 are handled specially: these are pushed as operands to
1004 // the RET instruction and handled by the FP Stackifier.
Dan Gohman37eed792009-02-04 17:28:58 +00001005 if (VA.getLocReg() == X86::ST0 ||
1006 VA.getLocReg() == X86::ST1) {
Chris Lattner447ff682008-03-11 03:23:40 +00001007 // If this is a copy from an xmm register to ST(0), use an FPExtend to
1008 // change the value to the FP stack register class.
Dan Gohman37eed792009-02-04 17:28:58 +00001009 if (isScalarFPTypeInSSEReg(VA.getValVT()))
Dale Johannesenace16102009-02-03 19:33:06 +00001010 ValToCopy = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f80, ValToCopy);
Chris Lattner447ff682008-03-11 03:23:40 +00001011 RetOps.push_back(ValToCopy);
1012 // Don't emit a copytoreg.
1013 continue;
1014 }
Dale Johannesena68f9012008-06-24 22:01:44 +00001015
Evan Cheng242b38b2009-02-23 09:03:22 +00001016 // 64-bit vector (MMX) values are returned in XMM0 / XMM1 except for v1i64
1017 // which is returned in RAX / RDX.
Evan Cheng6140a8b2009-02-22 08:05:12 +00001018 if (Subtarget->is64Bit()) {
1019 MVT ValVT = ValToCopy.getValueType();
Evan Cheng242b38b2009-02-23 09:03:22 +00001020 if (ValVT.isVector() && ValVT.getSizeInBits() == 64) {
Evan Cheng6140a8b2009-02-22 08:05:12 +00001021 ValToCopy = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i64, ValToCopy);
Evan Cheng242b38b2009-02-23 09:03:22 +00001022 if (VA.getLocReg() == X86::XMM0 || VA.getLocReg() == X86::XMM1)
1023 ValToCopy = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i64, ValToCopy);
1024 }
Evan Cheng6140a8b2009-02-22 08:05:12 +00001025 }
1026
Dale Johannesendd64c412009-02-04 00:33:20 +00001027 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), ValToCopy, Flag);
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001028 Flag = Chain.getValue(1);
1029 }
Dan Gohman61a92132008-04-21 23:59:07 +00001030
1031 // The x86-64 ABI for returning structs by value requires that we copy
1032 // the sret argument into %rax for the return. We saved the argument into
1033 // a virtual register in the entry block, so now we copy the value out
1034 // and into %rax.
1035 if (Subtarget->is64Bit() &&
1036 DAG.getMachineFunction().getFunction()->hasStructRetAttr()) {
1037 MachineFunction &MF = DAG.getMachineFunction();
1038 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
1039 unsigned Reg = FuncInfo->getSRetReturnReg();
1040 if (!Reg) {
1041 Reg = MF.getRegInfo().createVirtualRegister(getRegClassFor(MVT::i64));
1042 FuncInfo->setSRetReturnReg(Reg);
1043 }
Dale Johannesendd64c412009-02-04 00:33:20 +00001044 SDValue Val = DAG.getCopyFromReg(Chain, dl, Reg, getPointerTy());
Dan Gohman61a92132008-04-21 23:59:07 +00001045
Dale Johannesendd64c412009-02-04 00:33:20 +00001046 Chain = DAG.getCopyToReg(Chain, dl, X86::RAX, Val, Flag);
Dan Gohman61a92132008-04-21 23:59:07 +00001047 Flag = Chain.getValue(1);
1048 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001049
Chris Lattner447ff682008-03-11 03:23:40 +00001050 RetOps[0] = Chain; // Update chain.
1051
1052 // Add the flag if we have it.
Gabor Greifba36cb52008-08-28 21:40:38 +00001053 if (Flag.getNode())
Chris Lattner447ff682008-03-11 03:23:40 +00001054 RetOps.push_back(Flag);
Scott Michelfdc40a02009-02-17 22:15:04 +00001055
1056 return DAG.getNode(X86ISD::RET_FLAG, dl,
Dale Johannesenace16102009-02-03 19:33:06 +00001057 MVT::Other, &RetOps[0], RetOps.size());
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001058}
1059
1060
Chris Lattner3085e152007-02-25 08:59:22 +00001061/// LowerCallResult - Lower the result values of an ISD::CALL into the
1062/// appropriate copies out of appropriate physical registers. This assumes that
1063/// Chain/InFlag are the input chain/flag to use, and that TheCall is the call
1064/// being lowered. The returns a SDNode with the same number of values as the
1065/// ISD::CALL.
1066SDNode *X86TargetLowering::
Scott Michelfdc40a02009-02-17 22:15:04 +00001067LowerCallResult(SDValue Chain, SDValue InFlag, CallSDNode *TheCall,
Chris Lattner3085e152007-02-25 08:59:22 +00001068 unsigned CallingConv, SelectionDAG &DAG) {
Dale Johannesenace16102009-02-03 19:33:06 +00001069
Scott Michelfdc40a02009-02-17 22:15:04 +00001070 DebugLoc dl = TheCall->getDebugLoc();
Chris Lattnere32bbf62007-02-28 07:09:55 +00001071 // Assign locations to each value returned by this call.
Chris Lattner9774c912007-02-27 05:28:59 +00001072 SmallVector<CCValAssign, 16> RVLocs;
Dan Gohman095cc292008-09-13 01:54:27 +00001073 bool isVarArg = TheCall->isVarArg();
Torok Edwin3f142c32009-02-01 18:15:56 +00001074 bool Is64Bit = Subtarget->is64Bit();
Chris Lattner52387be2007-06-19 00:13:10 +00001075 CCState CCInfo(CallingConv, isVarArg, getTargetMachine(), RVLocs);
Chris Lattnere32bbf62007-02-28 07:09:55 +00001076 CCInfo.AnalyzeCallResult(TheCall, RetCC_X86);
1077
Dan Gohman475871a2008-07-27 21:46:04 +00001078 SmallVector<SDValue, 8> ResultVals;
Scott Michelfdc40a02009-02-17 22:15:04 +00001079
Chris Lattner3085e152007-02-25 08:59:22 +00001080 // Copy all of the result registers out of their specified physreg.
Chris Lattner8e6da152008-03-10 21:08:41 +00001081 for (unsigned i = 0; i != RVLocs.size(); ++i) {
Dan Gohman37eed792009-02-04 17:28:58 +00001082 CCValAssign &VA = RVLocs[i];
1083 MVT CopyVT = VA.getValVT();
Scott Michelfdc40a02009-02-17 22:15:04 +00001084
Torok Edwin3f142c32009-02-01 18:15:56 +00001085 // If this is x86-64, and we disabled SSE, we can't return FP values
Scott Michelfdc40a02009-02-17 22:15:04 +00001086 if ((CopyVT == MVT::f32 || CopyVT == MVT::f64) &&
Torok Edwin3f142c32009-02-01 18:15:56 +00001087 ((Is64Bit || TheCall->isInreg()) && !Subtarget->hasSSE1())) {
1088 cerr << "SSE register return with SSE disabled\n";
1089 exit(1);
1090 }
1091
Chris Lattner8e6da152008-03-10 21:08:41 +00001092 // If this is a call to a function that returns an fp value on the floating
1093 // point stack, but where we prefer to use the value in xmm registers, copy
1094 // it out as F80 and use a truncate to move it from fp stack reg to xmm reg.
Dan Gohman37eed792009-02-04 17:28:58 +00001095 if ((VA.getLocReg() == X86::ST0 ||
1096 VA.getLocReg() == X86::ST1) &&
1097 isScalarFPTypeInSSEReg(VA.getValVT())) {
Chris Lattner8e6da152008-03-10 21:08:41 +00001098 CopyVT = MVT::f80;
Chris Lattner3085e152007-02-25 08:59:22 +00001099 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001100
Evan Cheng79fb3b42009-02-20 20:43:02 +00001101 SDValue Val;
1102 if (Is64Bit && CopyVT.isVector() && CopyVT.getSizeInBits() == 64) {
Evan Cheng242b38b2009-02-23 09:03:22 +00001103 // For x86-64, MMX values are returned in XMM0 / XMM1 except for v1i64.
1104 if (VA.getLocReg() == X86::XMM0 || VA.getLocReg() == X86::XMM1) {
1105 Chain = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(),
1106 MVT::v2i64, InFlag).getValue(1);
1107 Val = Chain.getValue(0);
1108 Val = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i64,
1109 Val, DAG.getConstant(0, MVT::i64));
1110 } else {
1111 Chain = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(),
1112 MVT::i64, InFlag).getValue(1);
1113 Val = Chain.getValue(0);
1114 }
Evan Cheng79fb3b42009-02-20 20:43:02 +00001115 Val = DAG.getNode(ISD::BIT_CONVERT, dl, CopyVT, Val);
1116 } else {
1117 Chain = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(),
1118 CopyVT, InFlag).getValue(1);
1119 Val = Chain.getValue(0);
1120 }
Chris Lattner8e6da152008-03-10 21:08:41 +00001121 InFlag = Chain.getValue(2);
Chris Lattner112dedc2007-12-29 06:41:28 +00001122
Dan Gohman37eed792009-02-04 17:28:58 +00001123 if (CopyVT != VA.getValVT()) {
Chris Lattner8e6da152008-03-10 21:08:41 +00001124 // Round the F80 the right size, which also moves to the appropriate xmm
1125 // register.
Dan Gohman37eed792009-02-04 17:28:58 +00001126 Val = DAG.getNode(ISD::FP_ROUND, dl, VA.getValVT(), Val,
Chris Lattner8e6da152008-03-10 21:08:41 +00001127 // This truncation won't change the value.
1128 DAG.getIntPtrConstant(1));
1129 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001130
Chris Lattner8e6da152008-03-10 21:08:41 +00001131 ResultVals.push_back(Val);
Chris Lattner3085e152007-02-25 08:59:22 +00001132 }
Duncan Sands4bdcb612008-07-02 17:40:58 +00001133
Chris Lattner3085e152007-02-25 08:59:22 +00001134 // Merge everything together with a MERGE_VALUES node.
1135 ResultVals.push_back(Chain);
Dale Johannesenace16102009-02-03 19:33:06 +00001136 return DAG.getNode(ISD::MERGE_VALUES, dl, TheCall->getVTList(),
1137 &ResultVals[0], ResultVals.size()).getNode();
Chris Lattner2b02a442007-02-25 08:29:00 +00001138}
1139
1140
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001141//===----------------------------------------------------------------------===//
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001142// C & StdCall & Fast Calling Convention implementation
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001143//===----------------------------------------------------------------------===//
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001144// StdCall calling convention seems to be standard for many Windows' API
1145// routines and around. It differs from C calling convention just a little:
1146// callee should clean up the stack, not caller. Symbols should be also
1147// decorated in some fancy way :) It doesn't support any vector arguments.
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001148// For info on fast calling convention see Fast Calling Convention (tail call)
1149// implementation LowerX86_32FastCCCallTo.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001150
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001151/// CallIsStructReturn - Determines whether a CALL node uses struct return
1152/// semantics.
Dan Gohman095cc292008-09-13 01:54:27 +00001153static bool CallIsStructReturn(CallSDNode *TheCall) {
1154 unsigned NumOps = TheCall->getNumArgs();
Gordon Henriksen86737662008-01-05 16:56:59 +00001155 if (!NumOps)
1156 return false;
Duncan Sands276dcbd2008-03-21 09:14:45 +00001157
Dan Gohman095cc292008-09-13 01:54:27 +00001158 return TheCall->getArgFlags(0).isSRet();
Gordon Henriksen86737662008-01-05 16:56:59 +00001159}
1160
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001161/// ArgsAreStructReturn - Determines whether a FORMAL_ARGUMENTS node uses struct
1162/// return semantics.
Dan Gohman475871a2008-07-27 21:46:04 +00001163static bool ArgsAreStructReturn(SDValue Op) {
Gabor Greifba36cb52008-08-28 21:40:38 +00001164 unsigned NumArgs = Op.getNode()->getNumValues() - 1;
Gordon Henriksen86737662008-01-05 16:56:59 +00001165 if (!NumArgs)
1166 return false;
Duncan Sands276dcbd2008-03-21 09:14:45 +00001167
1168 return cast<ARG_FLAGSSDNode>(Op.getOperand(3))->getArgFlags().isSRet();
Gordon Henriksen86737662008-01-05 16:56:59 +00001169}
1170
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001171/// IsCalleePop - Determines whether a CALL or FORMAL_ARGUMENTS node requires
1172/// the callee to pop its own arguments. Callee pop is necessary to support tail
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001173/// calls.
Dan Gohman095cc292008-09-13 01:54:27 +00001174bool X86TargetLowering::IsCalleePop(bool IsVarArg, unsigned CallingConv) {
Gordon Henriksen86737662008-01-05 16:56:59 +00001175 if (IsVarArg)
1176 return false;
1177
Dan Gohman095cc292008-09-13 01:54:27 +00001178 switch (CallingConv) {
Gordon Henriksen86737662008-01-05 16:56:59 +00001179 default:
1180 return false;
1181 case CallingConv::X86_StdCall:
1182 return !Subtarget->is64Bit();
1183 case CallingConv::X86_FastCall:
1184 return !Subtarget->is64Bit();
1185 case CallingConv::Fast:
1186 return PerformTailCallOpt;
1187 }
1188}
1189
Dan Gohman095cc292008-09-13 01:54:27 +00001190/// CCAssignFnForNode - Selects the correct CCAssignFn for a the
1191/// given CallingConvention value.
1192CCAssignFn *X86TargetLowering::CCAssignFnForNode(unsigned CC) const {
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00001193 if (Subtarget->is64Bit()) {
Anton Korobeynikov1a979d92008-03-22 20:57:27 +00001194 if (Subtarget->isTargetWin64())
Anton Korobeynikov8f88cb02008-03-22 20:37:30 +00001195 return CC_X86_Win64_C;
Evan Chenge9ac9e62008-09-07 09:07:23 +00001196 else if (CC == CallingConv::Fast && PerformTailCallOpt)
1197 return CC_X86_64_TailCall;
1198 else
1199 return CC_X86_64_C;
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00001200 }
1201
Gordon Henriksen86737662008-01-05 16:56:59 +00001202 if (CC == CallingConv::X86_FastCall)
1203 return CC_X86_32_FastCall;
Evan Chengb188dd92008-09-10 18:25:29 +00001204 else if (CC == CallingConv::Fast)
1205 return CC_X86_32_FastCC;
Gordon Henriksen86737662008-01-05 16:56:59 +00001206 else
1207 return CC_X86_32_C;
1208}
1209
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001210/// NameDecorationForFORMAL_ARGUMENTS - Selects the appropriate decoration to
1211/// apply to a MachineFunction containing a given FORMAL_ARGUMENTS node.
Gordon Henriksen86737662008-01-05 16:56:59 +00001212NameDecorationStyle
Dan Gohman475871a2008-07-27 21:46:04 +00001213X86TargetLowering::NameDecorationForFORMAL_ARGUMENTS(SDValue Op) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001214 unsigned CC = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Gordon Henriksen86737662008-01-05 16:56:59 +00001215 if (CC == CallingConv::X86_FastCall)
1216 return FastCall;
1217 else if (CC == CallingConv::X86_StdCall)
1218 return StdCall;
1219 return None;
1220}
1221
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001222
Arnold Schwaighofer258bb1b2008-02-26 22:21:54 +00001223/// CallRequiresGOTInRegister - Check whether the call requires the GOT pointer
1224/// in a register before calling.
1225bool X86TargetLowering::CallRequiresGOTPtrInReg(bool Is64Bit, bool IsTailCall) {
1226 return !IsTailCall && !Is64Bit &&
1227 getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
1228 Subtarget->isPICStyleGOT();
1229}
1230
Arnold Schwaighofer258bb1b2008-02-26 22:21:54 +00001231/// CallRequiresFnAddressInReg - Check whether the call requires the function
1232/// address to be loaded in a register.
Scott Michelfdc40a02009-02-17 22:15:04 +00001233bool
Arnold Schwaighofer258bb1b2008-02-26 22:21:54 +00001234X86TargetLowering::CallRequiresFnAddressInReg(bool Is64Bit, bool IsTailCall) {
Scott Michelfdc40a02009-02-17 22:15:04 +00001235 return !Is64Bit && IsTailCall &&
Arnold Schwaighofer258bb1b2008-02-26 22:21:54 +00001236 getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
1237 Subtarget->isPICStyleGOT();
1238}
1239
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001240/// CreateCopyOfByValArgument - Make a copy of an aggregate at address specified
1241/// by "Src" to address "Dst" with size and alignment information specified by
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001242/// the specific parameter attribute. The copy will be passed as a byval
1243/// function parameter.
Scott Michelfdc40a02009-02-17 22:15:04 +00001244static SDValue
Dan Gohman475871a2008-07-27 21:46:04 +00001245CreateCopyOfByValArgument(SDValue Src, SDValue Dst, SDValue Chain,
Dale Johannesendd64c412009-02-04 00:33:20 +00001246 ISD::ArgFlagsTy Flags, SelectionDAG &DAG,
1247 DebugLoc dl) {
Dan Gohman475871a2008-07-27 21:46:04 +00001248 SDValue SizeNode = DAG.getConstant(Flags.getByValSize(), MVT::i32);
Dale Johannesendd64c412009-02-04 00:33:20 +00001249 return DAG.getMemcpy(Chain, dl, Dst, Src, SizeNode, Flags.getByValAlign(),
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001250 /*AlwaysInline=*/true, NULL, 0, NULL, 0);
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001251}
1252
Dan Gohman475871a2008-07-27 21:46:04 +00001253SDValue X86TargetLowering::LowerMemArgument(SDValue Op, SelectionDAG &DAG,
Rafael Espindola7effac52007-09-14 15:48:13 +00001254 const CCValAssign &VA,
1255 MachineFrameInfo *MFI,
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001256 unsigned CC,
Dan Gohman475871a2008-07-27 21:46:04 +00001257 SDValue Root, unsigned i) {
Rafael Espindola7effac52007-09-14 15:48:13 +00001258 // Create the nodes corresponding to a load from this parameter slot.
Duncan Sands276dcbd2008-03-21 09:14:45 +00001259 ISD::ArgFlagsTy Flags =
1260 cast<ARG_FLAGSSDNode>(Op.getOperand(3 + i))->getArgFlags();
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001261 bool AlwaysUseMutable = (CC==CallingConv::Fast) && PerformTailCallOpt;
Duncan Sands276dcbd2008-03-21 09:14:45 +00001262 bool isImmutable = !AlwaysUseMutable && !Flags.isByVal();
Evan Chenge70bb592008-01-10 02:24:25 +00001263
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001264 // FIXME: For now, all byval parameter objects are marked mutable. This can be
Scott Michelfdc40a02009-02-17 22:15:04 +00001265 // changed with more analysis.
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001266 // In case of tail call optimization mark all arguments mutable. Since they
1267 // could be overwritten by lowering of arguments in case of a tail call.
Duncan Sands83ec4b62008-06-06 12:08:01 +00001268 int FI = MFI->CreateFixedObject(VA.getValVT().getSizeInBits()/8,
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001269 VA.getLocMemOffset(), isImmutable);
Dan Gohman475871a2008-07-27 21:46:04 +00001270 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
Duncan Sands276dcbd2008-03-21 09:14:45 +00001271 if (Flags.isByVal())
Rafael Espindola7effac52007-09-14 15:48:13 +00001272 return FIN;
Dale Johannesen6f38cb62009-02-07 19:59:05 +00001273 return DAG.getLoad(VA.getValVT(), Op.getDebugLoc(), Root, FIN,
Dan Gohmana54cf172008-07-11 22:44:52 +00001274 PseudoSourceValue::getFixedStack(FI), 0);
Rafael Espindola7effac52007-09-14 15:48:13 +00001275}
1276
Dan Gohman475871a2008-07-27 21:46:04 +00001277SDValue
1278X86TargetLowering::LowerFORMAL_ARGUMENTS(SDValue Op, SelectionDAG &DAG) {
Evan Cheng1bc78042006-04-26 01:20:17 +00001279 MachineFunction &MF = DAG.getMachineFunction();
Gordon Henriksen86737662008-01-05 16:56:59 +00001280 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00001281 DebugLoc dl = Op.getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00001282
Gordon Henriksen86737662008-01-05 16:56:59 +00001283 const Function* Fn = MF.getFunction();
1284 if (Fn->hasExternalLinkage() &&
1285 Subtarget->isTargetCygMing() &&
1286 Fn->getName() == "main")
1287 FuncInfo->setForceFramePointer(true);
1288
1289 // Decorate the function name.
1290 FuncInfo->setDecorationStyle(NameDecorationForFORMAL_ARGUMENTS(Op));
Scott Michelfdc40a02009-02-17 22:15:04 +00001291
Evan Cheng1bc78042006-04-26 01:20:17 +00001292 MachineFrameInfo *MFI = MF.getFrameInfo();
Dan Gohman475871a2008-07-27 21:46:04 +00001293 SDValue Root = Op.getOperand(0);
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001294 bool isVarArg = cast<ConstantSDNode>(Op.getOperand(2))->getZExtValue() != 0;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001295 unsigned CC = MF.getFunction()->getCallingConv();
Gordon Henriksen86737662008-01-05 16:56:59 +00001296 bool Is64Bit = Subtarget->is64Bit();
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001297 bool IsWin64 = Subtarget->isTargetWin64();
Gordon Henriksenae636f82008-01-03 16:47:34 +00001298
1299 assert(!(isVarArg && CC == CallingConv::Fast) &&
1300 "Var args not supported with calling convention fastcc");
1301
Chris Lattner638402b2007-02-28 07:00:42 +00001302 // Assign locations to all of the incoming arguments.
Chris Lattnerf39f7712007-02-28 05:46:49 +00001303 SmallVector<CCValAssign, 16> ArgLocs;
Gordon Henriksenae636f82008-01-03 16:47:34 +00001304 CCState CCInfo(CC, isVarArg, getTargetMachine(), ArgLocs);
Dan Gohman095cc292008-09-13 01:54:27 +00001305 CCInfo.AnalyzeFormalArguments(Op.getNode(), CCAssignFnForNode(CC));
Scott Michelfdc40a02009-02-17 22:15:04 +00001306
Dan Gohman475871a2008-07-27 21:46:04 +00001307 SmallVector<SDValue, 8> ArgValues;
Chris Lattnerf39f7712007-02-28 05:46:49 +00001308 unsigned LastVal = ~0U;
1309 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1310 CCValAssign &VA = ArgLocs[i];
1311 // TODO: If an arg is passed in two places (e.g. reg and stack), skip later
1312 // places.
1313 assert(VA.getValNo() != LastVal &&
1314 "Don't support value assigned to multiple locs yet");
1315 LastVal = VA.getValNo();
Scott Michelfdc40a02009-02-17 22:15:04 +00001316
Chris Lattnerf39f7712007-02-28 05:46:49 +00001317 if (VA.isRegLoc()) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00001318 MVT RegVT = VA.getLocVT();
Devang Patel8a84e442009-01-05 17:31:22 +00001319 TargetRegisterClass *RC = NULL;
Chris Lattnerf39f7712007-02-28 05:46:49 +00001320 if (RegVT == MVT::i32)
1321 RC = X86::GR32RegisterClass;
Gordon Henriksen86737662008-01-05 16:56:59 +00001322 else if (Is64Bit && RegVT == MVT::i64)
1323 RC = X86::GR64RegisterClass;
Dale Johannesene672af12008-02-05 20:46:33 +00001324 else if (RegVT == MVT::f32)
Gordon Henriksen86737662008-01-05 16:56:59 +00001325 RC = X86::FR32RegisterClass;
Dale Johannesene672af12008-02-05 20:46:33 +00001326 else if (RegVT == MVT::f64)
Gordon Henriksen86737662008-01-05 16:56:59 +00001327 RC = X86::FR64RegisterClass;
Duncan Sands83ec4b62008-06-06 12:08:01 +00001328 else if (RegVT.isVector() && RegVT.getSizeInBits() == 128)
Evan Chengee472b12008-04-25 07:56:45 +00001329 RC = X86::VR128RegisterClass;
Duncan Sands83ec4b62008-06-06 12:08:01 +00001330 else if (RegVT.isVector()) {
1331 assert(RegVT.getSizeInBits() == 64);
Evan Chengee472b12008-04-25 07:56:45 +00001332 if (!Is64Bit)
1333 RC = X86::VR64RegisterClass; // MMX values are passed in MMXs.
1334 else {
1335 // Darwin calling convention passes MMX values in either GPRs or
1336 // XMMs in x86-64. Other targets pass them in memory.
1337 if (RegVT != MVT::v1i64 && Subtarget->hasSSE2()) {
1338 RC = X86::VR128RegisterClass; // MMX values are passed in XMMs.
1339 RegVT = MVT::v2i64;
1340 } else {
1341 RC = X86::GR64RegisterClass; // v1i64 values are passed in GPRs.
1342 RegVT = MVT::i64;
1343 }
1344 }
1345 } else {
1346 assert(0 && "Unknown argument type!");
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001347 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001348
Bob Wilson998e1252009-04-20 18:36:57 +00001349 unsigned Reg = DAG.getMachineFunction().addLiveIn(VA.getLocReg(), RC);
Dale Johannesendd64c412009-02-04 00:33:20 +00001350 SDValue ArgValue = DAG.getCopyFromReg(Root, dl, Reg, RegVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001351
Chris Lattnerf39f7712007-02-28 05:46:49 +00001352 // If this is an 8 or 16-bit value, it is really passed promoted to 32
1353 // bits. Insert an assert[sz]ext to capture this, then truncate to the
1354 // right size.
1355 if (VA.getLocInfo() == CCValAssign::SExt)
Dale Johannesenace16102009-02-03 19:33:06 +00001356 ArgValue = DAG.getNode(ISD::AssertSext, dl, RegVT, ArgValue,
Chris Lattnerf39f7712007-02-28 05:46:49 +00001357 DAG.getValueType(VA.getValVT()));
1358 else if (VA.getLocInfo() == CCValAssign::ZExt)
Dale Johannesenace16102009-02-03 19:33:06 +00001359 ArgValue = DAG.getNode(ISD::AssertZext, dl, RegVT, ArgValue,
Chris Lattnerf39f7712007-02-28 05:46:49 +00001360 DAG.getValueType(VA.getValVT()));
Scott Michelfdc40a02009-02-17 22:15:04 +00001361
Chris Lattnerf39f7712007-02-28 05:46:49 +00001362 if (VA.getLocInfo() != CCValAssign::Full)
Dale Johannesenace16102009-02-03 19:33:06 +00001363 ArgValue = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), ArgValue);
Scott Michelfdc40a02009-02-17 22:15:04 +00001364
Gordon Henriksen86737662008-01-05 16:56:59 +00001365 // Handle MMX values passed in GPRs.
Evan Cheng44c0fd12008-04-25 20:13:28 +00001366 if (Is64Bit && RegVT != VA.getLocVT()) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00001367 if (RegVT.getSizeInBits() == 64 && RC == X86::GR64RegisterClass)
Dale Johannesenace16102009-02-03 19:33:06 +00001368 ArgValue = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getLocVT(), ArgValue);
Evan Cheng44c0fd12008-04-25 20:13:28 +00001369 else if (RC == X86::VR128RegisterClass) {
Dale Johannesenace16102009-02-03 19:33:06 +00001370 ArgValue = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i64,
1371 ArgValue, DAG.getConstant(0, MVT::i64));
1372 ArgValue = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getLocVT(), ArgValue);
Evan Cheng44c0fd12008-04-25 20:13:28 +00001373 }
1374 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001375
Chris Lattnerf39f7712007-02-28 05:46:49 +00001376 ArgValues.push_back(ArgValue);
1377 } else {
1378 assert(VA.isMemLoc());
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001379 ArgValues.push_back(LowerMemArgument(Op, DAG, VA, MFI, CC, Root, i));
Evan Cheng1bc78042006-04-26 01:20:17 +00001380 }
Evan Cheng1bc78042006-04-26 01:20:17 +00001381 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001382
Dan Gohman61a92132008-04-21 23:59:07 +00001383 // The x86-64 ABI for returning structs by value requires that we copy
1384 // the sret argument into %rax for the return. Save the argument into
1385 // a virtual register so that we can access it from the return points.
1386 if (Is64Bit && DAG.getMachineFunction().getFunction()->hasStructRetAttr()) {
1387 MachineFunction &MF = DAG.getMachineFunction();
1388 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
1389 unsigned Reg = FuncInfo->getSRetReturnReg();
1390 if (!Reg) {
1391 Reg = MF.getRegInfo().createVirtualRegister(getRegClassFor(MVT::i64));
1392 FuncInfo->setSRetReturnReg(Reg);
1393 }
Dale Johannesendd64c412009-02-04 00:33:20 +00001394 SDValue Copy = DAG.getCopyToReg(DAG.getEntryNode(), dl, Reg, ArgValues[0]);
Dale Johannesenace16102009-02-03 19:33:06 +00001395 Root = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Copy, Root);
Dan Gohman61a92132008-04-21 23:59:07 +00001396 }
1397
Chris Lattnerf39f7712007-02-28 05:46:49 +00001398 unsigned StackSize = CCInfo.getNextStackOffset();
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001399 // align stack specially for tail calls
Evan Chenge9ac9e62008-09-07 09:07:23 +00001400 if (PerformTailCallOpt && CC == CallingConv::Fast)
Gordon Henriksenae636f82008-01-03 16:47:34 +00001401 StackSize = GetAlignedArgumentStackSize(StackSize, DAG);
Evan Cheng25caf632006-05-23 21:06:34 +00001402
Evan Cheng1bc78042006-04-26 01:20:17 +00001403 // If the function takes variable number of arguments, make a frame index for
1404 // the start of the first vararg value... for expansion of llvm.va_start.
Gordon Henriksenae636f82008-01-03 16:47:34 +00001405 if (isVarArg) {
Gordon Henriksen86737662008-01-05 16:56:59 +00001406 if (Is64Bit || CC != CallingConv::X86_FastCall) {
1407 VarArgsFrameIndex = MFI->CreateFixedObject(1, StackSize);
1408 }
1409 if (Is64Bit) {
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001410 unsigned TotalNumIntRegs = 0, TotalNumXMMRegs = 0;
1411
1412 // FIXME: We should really autogenerate these arrays
1413 static const unsigned GPR64ArgRegsWin64[] = {
1414 X86::RCX, X86::RDX, X86::R8, X86::R9
Gordon Henriksen86737662008-01-05 16:56:59 +00001415 };
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001416 static const unsigned XMMArgRegsWin64[] = {
1417 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3
1418 };
1419 static const unsigned GPR64ArgRegs64Bit[] = {
1420 X86::RDI, X86::RSI, X86::RDX, X86::RCX, X86::R8, X86::R9
1421 };
1422 static const unsigned XMMArgRegs64Bit[] = {
Gordon Henriksen86737662008-01-05 16:56:59 +00001423 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
1424 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
1425 };
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001426 const unsigned *GPR64ArgRegs, *XMMArgRegs;
1427
1428 if (IsWin64) {
1429 TotalNumIntRegs = 4; TotalNumXMMRegs = 4;
1430 GPR64ArgRegs = GPR64ArgRegsWin64;
1431 XMMArgRegs = XMMArgRegsWin64;
1432 } else {
1433 TotalNumIntRegs = 6; TotalNumXMMRegs = 8;
1434 GPR64ArgRegs = GPR64ArgRegs64Bit;
1435 XMMArgRegs = XMMArgRegs64Bit;
1436 }
1437 unsigned NumIntRegs = CCInfo.getFirstUnallocated(GPR64ArgRegs,
1438 TotalNumIntRegs);
1439 unsigned NumXMMRegs = CCInfo.getFirstUnallocated(XMMArgRegs,
1440 TotalNumXMMRegs);
1441
Evan Chengc7ce29b2009-02-13 22:36:38 +00001442 assert(!(NumXMMRegs && !Subtarget->hasSSE1()) &&
Torok Edwin3f142c32009-02-01 18:15:56 +00001443 "SSE register cannot be used when SSE is disabled!");
Bill Wendlingf9abd7e2009-03-11 22:30:01 +00001444 assert(!(NumXMMRegs && UseSoftFloat && NoImplicitFloat) &&
Evan Chengc7ce29b2009-02-13 22:36:38 +00001445 "SSE register cannot be used when SSE is disabled!");
Bill Wendlingf9abd7e2009-03-11 22:30:01 +00001446 if (UseSoftFloat || NoImplicitFloat || !Subtarget->hasSSE1())
Torok Edwin3f142c32009-02-01 18:15:56 +00001447 // Kernel mode asks for SSE to be disabled, so don't push them
1448 // on the stack.
1449 TotalNumXMMRegs = 0;
Bill Wendlingf9abd7e2009-03-11 22:30:01 +00001450
Gordon Henriksen86737662008-01-05 16:56:59 +00001451 // For X86-64, if there are vararg parameters that are passed via
1452 // registers, then we must store them to their spots on the stack so they
1453 // may be loaded by deferencing the result of va_next.
1454 VarArgsGPOffset = NumIntRegs * 8;
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001455 VarArgsFPOffset = TotalNumIntRegs * 8 + NumXMMRegs * 16;
1456 RegSaveFrameIndex = MFI->CreateStackObject(TotalNumIntRegs * 8 +
1457 TotalNumXMMRegs * 16, 16);
1458
Gordon Henriksen86737662008-01-05 16:56:59 +00001459 // Store the integer parameter registers.
Dan Gohman475871a2008-07-27 21:46:04 +00001460 SmallVector<SDValue, 8> MemOps;
1461 SDValue RSFIN = DAG.getFrameIndex(RegSaveFrameIndex, getPointerTy());
Dale Johannesenace16102009-02-03 19:33:06 +00001462 SDValue FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(), RSFIN,
Chris Lattner0bd48932008-01-17 07:00:52 +00001463 DAG.getIntPtrConstant(VarArgsGPOffset));
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001464 for (; NumIntRegs != TotalNumIntRegs; ++NumIntRegs) {
Bob Wilson998e1252009-04-20 18:36:57 +00001465 unsigned VReg = MF.addLiveIn(GPR64ArgRegs[NumIntRegs],
1466 X86::GR64RegisterClass);
Dale Johannesendd64c412009-02-04 00:33:20 +00001467 SDValue Val = DAG.getCopyFromReg(Root, dl, VReg, MVT::i64);
Dan Gohman475871a2008-07-27 21:46:04 +00001468 SDValue Store =
Dale Johannesenace16102009-02-03 19:33:06 +00001469 DAG.getStore(Val.getValue(1), dl, Val, FIN,
Dan Gohmana54cf172008-07-11 22:44:52 +00001470 PseudoSourceValue::getFixedStack(RegSaveFrameIndex), 0);
Gordon Henriksen86737662008-01-05 16:56:59 +00001471 MemOps.push_back(Store);
Dale Johannesenace16102009-02-03 19:33:06 +00001472 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(), FIN,
Chris Lattner0bd48932008-01-17 07:00:52 +00001473 DAG.getIntPtrConstant(8));
Gordon Henriksen86737662008-01-05 16:56:59 +00001474 }
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001475
Gordon Henriksen86737662008-01-05 16:56:59 +00001476 // Now store the XMM (fp + vector) parameter registers.
Dale Johannesenace16102009-02-03 19:33:06 +00001477 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(), RSFIN,
Chris Lattner0bd48932008-01-17 07:00:52 +00001478 DAG.getIntPtrConstant(VarArgsFPOffset));
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001479 for (; NumXMMRegs != TotalNumXMMRegs; ++NumXMMRegs) {
Bob Wilson998e1252009-04-20 18:36:57 +00001480 unsigned VReg = MF.addLiveIn(XMMArgRegs[NumXMMRegs],
1481 X86::VR128RegisterClass);
Dale Johannesendd64c412009-02-04 00:33:20 +00001482 SDValue Val = DAG.getCopyFromReg(Root, dl, VReg, MVT::v4f32);
Dan Gohman475871a2008-07-27 21:46:04 +00001483 SDValue Store =
Dale Johannesenace16102009-02-03 19:33:06 +00001484 DAG.getStore(Val.getValue(1), dl, Val, FIN,
Dan Gohmana54cf172008-07-11 22:44:52 +00001485 PseudoSourceValue::getFixedStack(RegSaveFrameIndex), 0);
Gordon Henriksen86737662008-01-05 16:56:59 +00001486 MemOps.push_back(Store);
Dale Johannesenace16102009-02-03 19:33:06 +00001487 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(), FIN,
Chris Lattner0bd48932008-01-17 07:00:52 +00001488 DAG.getIntPtrConstant(16));
Gordon Henriksen86737662008-01-05 16:56:59 +00001489 }
1490 if (!MemOps.empty())
Dale Johannesenace16102009-02-03 19:33:06 +00001491 Root = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Gordon Henriksen86737662008-01-05 16:56:59 +00001492 &MemOps[0], MemOps.size());
1493 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001494 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001495
Gordon Henriksenae636f82008-01-03 16:47:34 +00001496 ArgValues.push_back(Root);
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001497
Gordon Henriksen86737662008-01-05 16:56:59 +00001498 // Some CCs need callee pop.
Dan Gohman095cc292008-09-13 01:54:27 +00001499 if (IsCalleePop(isVarArg, CC)) {
Gordon Henriksen86737662008-01-05 16:56:59 +00001500 BytesToPopOnReturn = StackSize; // Callee pops everything.
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001501 BytesCallerReserves = 0;
1502 } else {
Anton Korobeynikov1d9bacc2007-03-06 08:12:33 +00001503 BytesToPopOnReturn = 0; // Callee pops nothing.
Chris Lattnerf39f7712007-02-28 05:46:49 +00001504 // If this is an sret function, the return should pop the hidden pointer.
Evan Chengb188dd92008-09-10 18:25:29 +00001505 if (!Is64Bit && CC != CallingConv::Fast && ArgsAreStructReturn(Op))
Scott Michelfdc40a02009-02-17 22:15:04 +00001506 BytesToPopOnReturn = 4;
Chris Lattnerf39f7712007-02-28 05:46:49 +00001507 BytesCallerReserves = StackSize;
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001508 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001509
Gordon Henriksen86737662008-01-05 16:56:59 +00001510 if (!Is64Bit) {
1511 RegSaveFrameIndex = 0xAAAAAAA; // RegSaveFrameIndex is X86-64 only.
1512 if (CC == CallingConv::X86_FastCall)
1513 VarArgsFrameIndex = 0xAAAAAAA; // fastcc functions can't have varargs.
1514 }
Evan Cheng25caf632006-05-23 21:06:34 +00001515
Anton Korobeynikova2780e12007-08-15 17:12:32 +00001516 FuncInfo->setBytesToPopOnReturn(BytesToPopOnReturn);
Evan Cheng1bc78042006-04-26 01:20:17 +00001517
Evan Cheng25caf632006-05-23 21:06:34 +00001518 // Return the new list of results.
Dale Johannesenace16102009-02-03 19:33:06 +00001519 return DAG.getNode(ISD::MERGE_VALUES, dl, Op.getNode()->getVTList(),
Duncan Sandsaaffa052008-12-01 11:41:29 +00001520 &ArgValues[0], ArgValues.size()).getValue(Op.getResNo());
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001521}
1522
Dan Gohman475871a2008-07-27 21:46:04 +00001523SDValue
Dan Gohman095cc292008-09-13 01:54:27 +00001524X86TargetLowering::LowerMemOpCallTo(CallSDNode *TheCall, SelectionDAG &DAG,
Dan Gohman475871a2008-07-27 21:46:04 +00001525 const SDValue &StackPtr,
Evan Chengdffbd832008-01-10 00:09:10 +00001526 const CCValAssign &VA,
Dan Gohman475871a2008-07-27 21:46:04 +00001527 SDValue Chain,
Dan Gohman095cc292008-09-13 01:54:27 +00001528 SDValue Arg, ISD::ArgFlagsTy Flags) {
Dale Johannesenace16102009-02-03 19:33:06 +00001529 DebugLoc dl = TheCall->getDebugLoc();
Dan Gohman4fdad172008-02-07 16:28:05 +00001530 unsigned LocMemOffset = VA.getLocMemOffset();
Dan Gohman475871a2008-07-27 21:46:04 +00001531 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
Dale Johannesenace16102009-02-03 19:33:06 +00001532 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
Duncan Sands276dcbd2008-03-21 09:14:45 +00001533 if (Flags.isByVal()) {
Dale Johannesendd64c412009-02-04 00:33:20 +00001534 return CreateCopyOfByValArgument(Arg, PtrOff, Chain, Flags, DAG, dl);
Evan Chengdffbd832008-01-10 00:09:10 +00001535 }
Dale Johannesenace16102009-02-03 19:33:06 +00001536 return DAG.getStore(Chain, dl, Arg, PtrOff,
Dan Gohman3069b872008-02-07 18:41:25 +00001537 PseudoSourceValue::getStack(), LocMemOffset);
Evan Chengdffbd832008-01-10 00:09:10 +00001538}
1539
Bill Wendling64e87322009-01-16 19:25:27 +00001540/// EmitTailCallLoadRetAddr - Emit a load of return address if tail call
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001541/// optimization is performed and it is required.
Scott Michelfdc40a02009-02-17 22:15:04 +00001542SDValue
1543X86TargetLowering::EmitTailCallLoadRetAddr(SelectionDAG &DAG,
Dan Gohman475871a2008-07-27 21:46:04 +00001544 SDValue &OutRetAddr,
Scott Michelfdc40a02009-02-17 22:15:04 +00001545 SDValue Chain,
1546 bool IsTailCall,
1547 bool Is64Bit,
Dale Johannesenace16102009-02-03 19:33:06 +00001548 int FPDiff,
1549 DebugLoc dl) {
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001550 if (!IsTailCall || FPDiff==0) return Chain;
1551
1552 // Adjust the Return address stack slot.
Duncan Sands83ec4b62008-06-06 12:08:01 +00001553 MVT VT = getPointerTy();
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001554 OutRetAddr = getReturnAddressFrameIndex(DAG);
Bill Wendling64e87322009-01-16 19:25:27 +00001555
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001556 // Load the "old" Return address.
Dale Johannesenace16102009-02-03 19:33:06 +00001557 OutRetAddr = DAG.getLoad(VT, dl, Chain, OutRetAddr, NULL, 0);
Gabor Greifba36cb52008-08-28 21:40:38 +00001558 return SDValue(OutRetAddr.getNode(), 1);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001559}
1560
1561/// EmitTailCallStoreRetAddr - Emit a store of the return adress if tail call
1562/// optimization is performed and it is required (FPDiff!=0).
Scott Michelfdc40a02009-02-17 22:15:04 +00001563static SDValue
1564EmitTailCallStoreRetAddr(SelectionDAG & DAG, MachineFunction &MF,
Dan Gohman475871a2008-07-27 21:46:04 +00001565 SDValue Chain, SDValue RetAddrFrIdx,
Dale Johannesenace16102009-02-03 19:33:06 +00001566 bool Is64Bit, int FPDiff, DebugLoc dl) {
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001567 // Store the return address to the appropriate stack slot.
1568 if (!FPDiff) return Chain;
1569 // Calculate the new stack slot for the return address.
1570 int SlotSize = Is64Bit ? 8 : 4;
Scott Michelfdc40a02009-02-17 22:15:04 +00001571 int NewReturnAddrFI =
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001572 MF.getFrameInfo()->CreateFixedObject(SlotSize, FPDiff-SlotSize);
Duncan Sands83ec4b62008-06-06 12:08:01 +00001573 MVT VT = Is64Bit ? MVT::i64 : MVT::i32;
Dan Gohman475871a2008-07-27 21:46:04 +00001574 SDValue NewRetAddrFrIdx = DAG.getFrameIndex(NewReturnAddrFI, VT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001575 Chain = DAG.getStore(Chain, dl, RetAddrFrIdx, NewRetAddrFrIdx,
Dan Gohmana54cf172008-07-11 22:44:52 +00001576 PseudoSourceValue::getFixedStack(NewReturnAddrFI), 0);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001577 return Chain;
1578}
1579
Dan Gohman475871a2008-07-27 21:46:04 +00001580SDValue X86TargetLowering::LowerCALL(SDValue Op, SelectionDAG &DAG) {
Gordon Henriksen86737662008-01-05 16:56:59 +00001581 MachineFunction &MF = DAG.getMachineFunction();
Dan Gohman095cc292008-09-13 01:54:27 +00001582 CallSDNode *TheCall = cast<CallSDNode>(Op.getNode());
1583 SDValue Chain = TheCall->getChain();
1584 unsigned CC = TheCall->getCallingConv();
1585 bool isVarArg = TheCall->isVarArg();
1586 bool IsTailCall = TheCall->isTailCall() &&
1587 CC == CallingConv::Fast && PerformTailCallOpt;
1588 SDValue Callee = TheCall->getCallee();
Gordon Henriksen86737662008-01-05 16:56:59 +00001589 bool Is64Bit = Subtarget->is64Bit();
Dan Gohman095cc292008-09-13 01:54:27 +00001590 bool IsStructRet = CallIsStructReturn(TheCall);
Dale Johannesenace16102009-02-03 19:33:06 +00001591 DebugLoc dl = TheCall->getDebugLoc();
Gordon Henriksenae636f82008-01-03 16:47:34 +00001592
1593 assert(!(isVarArg && CC == CallingConv::Fast) &&
1594 "Var args not supported with calling convention fastcc");
1595
Chris Lattner638402b2007-02-28 07:00:42 +00001596 // Analyze operands of the call, assigning locations to each operand.
Chris Lattner423c5f42007-02-28 05:31:48 +00001597 SmallVector<CCValAssign, 16> ArgLocs;
Chris Lattner52387be2007-06-19 00:13:10 +00001598 CCState CCInfo(CC, isVarArg, getTargetMachine(), ArgLocs);
Dan Gohman095cc292008-09-13 01:54:27 +00001599 CCInfo.AnalyzeCallOperands(TheCall, CCAssignFnForNode(CC));
Scott Michelfdc40a02009-02-17 22:15:04 +00001600
Chris Lattner423c5f42007-02-28 05:31:48 +00001601 // Get a count of how many bytes are to be pushed on the stack.
1602 unsigned NumBytes = CCInfo.getNextStackOffset();
Arnold Schwaighofer1fdc40f2008-09-11 20:28:43 +00001603 if (PerformTailCallOpt && CC == CallingConv::Fast)
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001604 NumBytes = GetAlignedArgumentStackSize(NumBytes, DAG);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001605
Gordon Henriksen86737662008-01-05 16:56:59 +00001606 int FPDiff = 0;
1607 if (IsTailCall) {
1608 // Lower arguments at fp - stackoffset + fpdiff.
Scott Michelfdc40a02009-02-17 22:15:04 +00001609 unsigned NumBytesCallerPushed =
Gordon Henriksen86737662008-01-05 16:56:59 +00001610 MF.getInfo<X86MachineFunctionInfo>()->getBytesToPopOnReturn();
1611 FPDiff = NumBytesCallerPushed - NumBytes;
1612
1613 // Set the delta of movement of the returnaddr stackslot.
1614 // But only set if delta is greater than previous delta.
1615 if (FPDiff < (MF.getInfo<X86MachineFunctionInfo>()->getTCReturnAddrDelta()))
1616 MF.getInfo<X86MachineFunctionInfo>()->setTCReturnAddrDelta(FPDiff);
1617 }
1618
Chris Lattnere563bbc2008-10-11 22:08:30 +00001619 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001620
Dan Gohman475871a2008-07-27 21:46:04 +00001621 SDValue RetAddrFrIdx;
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001622 // Load return adress for tail calls.
1623 Chain = EmitTailCallLoadRetAddr(DAG, RetAddrFrIdx, Chain, IsTailCall, Is64Bit,
Dale Johannesenace16102009-02-03 19:33:06 +00001624 FPDiff, dl);
Gordon Henriksen86737662008-01-05 16:56:59 +00001625
Dan Gohman475871a2008-07-27 21:46:04 +00001626 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
1627 SmallVector<SDValue, 8> MemOpChains;
1628 SDValue StackPtr;
Chris Lattner423c5f42007-02-28 05:31:48 +00001629
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001630 // Walk the register/memloc assignments, inserting copies/loads. In the case
1631 // of tail call optimization arguments are handle later.
Chris Lattner423c5f42007-02-28 05:31:48 +00001632 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1633 CCValAssign &VA = ArgLocs[i];
Dan Gohman095cc292008-09-13 01:54:27 +00001634 SDValue Arg = TheCall->getArg(i);
1635 ISD::ArgFlagsTy Flags = TheCall->getArgFlags(i);
1636 bool isByVal = Flags.isByVal();
Scott Michelfdc40a02009-02-17 22:15:04 +00001637
Chris Lattner423c5f42007-02-28 05:31:48 +00001638 // Promote the value if needed.
1639 switch (VA.getLocInfo()) {
1640 default: assert(0 && "Unknown loc info!");
1641 case CCValAssign::Full: break;
1642 case CCValAssign::SExt:
Dale Johannesenace16102009-02-03 19:33:06 +00001643 Arg = DAG.getNode(ISD::SIGN_EXTEND, dl, VA.getLocVT(), Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00001644 break;
1645 case CCValAssign::ZExt:
Dale Johannesenace16102009-02-03 19:33:06 +00001646 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, VA.getLocVT(), Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00001647 break;
1648 case CCValAssign::AExt:
Dale Johannesenace16102009-02-03 19:33:06 +00001649 Arg = DAG.getNode(ISD::ANY_EXTEND, dl, VA.getLocVT(), Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00001650 break;
Evan Cheng6b5783d2006-05-25 18:56:34 +00001651 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001652
Chris Lattner423c5f42007-02-28 05:31:48 +00001653 if (VA.isRegLoc()) {
Evan Cheng10e86422008-04-25 19:11:04 +00001654 if (Is64Bit) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00001655 MVT RegVT = VA.getLocVT();
1656 if (RegVT.isVector() && RegVT.getSizeInBits() == 64)
Evan Cheng10e86422008-04-25 19:11:04 +00001657 switch (VA.getLocReg()) {
1658 default:
1659 break;
1660 case X86::RDI: case X86::RSI: case X86::RDX: case X86::RCX:
1661 case X86::R8: {
1662 // Special case: passing MMX values in GPR registers.
Dale Johannesenace16102009-02-03 19:33:06 +00001663 Arg = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i64, Arg);
Evan Cheng10e86422008-04-25 19:11:04 +00001664 break;
1665 }
1666 case X86::XMM0: case X86::XMM1: case X86::XMM2: case X86::XMM3:
1667 case X86::XMM4: case X86::XMM5: case X86::XMM6: case X86::XMM7: {
1668 // Special case: passing MMX values in XMM registers.
Dale Johannesenace16102009-02-03 19:33:06 +00001669 Arg = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i64, Arg);
1670 Arg = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i64, Arg);
Nate Begeman9008ca62009-04-27 18:41:29 +00001671 Arg = getMOVL(DAG, dl, MVT::v2i64, DAG.getUNDEF(MVT::v2i64), Arg);
Evan Cheng10e86422008-04-25 19:11:04 +00001672 break;
1673 }
1674 }
1675 }
Chris Lattner423c5f42007-02-28 05:31:48 +00001676 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
1677 } else {
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001678 if (!IsTailCall || (IsTailCall && isByVal)) {
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001679 assert(VA.isMemLoc());
Gabor Greifba36cb52008-08-28 21:40:38 +00001680 if (StackPtr.getNode() == 0)
Dale Johannesendd64c412009-02-04 00:33:20 +00001681 StackPtr = DAG.getCopyFromReg(Chain, dl, X86StackPtr, getPointerTy());
Scott Michelfdc40a02009-02-17 22:15:04 +00001682
Dan Gohman095cc292008-09-13 01:54:27 +00001683 MemOpChains.push_back(LowerMemOpCallTo(TheCall, DAG, StackPtr, VA,
1684 Chain, Arg, Flags));
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001685 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001686 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001687 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001688
Evan Cheng32fe1032006-05-25 00:59:30 +00001689 if (!MemOpChains.empty())
Dale Johannesenace16102009-02-03 19:33:06 +00001690 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Chris Lattnerbd564bf2006-08-08 02:23:42 +00001691 &MemOpChains[0], MemOpChains.size());
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001692
Evan Cheng347d5f72006-04-28 21:29:37 +00001693 // Build a sequence of copy-to-reg nodes chained together with token chain
1694 // and flag operands which copy the outgoing args into registers.
Dan Gohman475871a2008-07-27 21:46:04 +00001695 SDValue InFlag;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001696 // Tail call byval lowering might overwrite argument registers so in case of
1697 // tail call optimization the copies to registers are lowered later.
1698 if (!IsTailCall)
1699 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michelfdc40a02009-02-17 22:15:04 +00001700 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesendd64c412009-02-04 00:33:20 +00001701 RegsToPass[i].second, InFlag);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001702 InFlag = Chain.getValue(1);
1703 }
Gordon Henriksen86737662008-01-05 16:56:59 +00001704
Evan Chengf4684712007-02-21 21:18:14 +00001705 // ELF / PIC requires GOT in the EBX register before function calls via PLT
Scott Michelfdc40a02009-02-17 22:15:04 +00001706 // GOT pointer.
Arnold Schwaighofer258bb1b2008-02-26 22:21:54 +00001707 if (CallRequiresGOTPtrInReg(Is64Bit, IsTailCall)) {
Dale Johannesendd64c412009-02-04 00:33:20 +00001708 Chain = DAG.getCopyToReg(Chain, dl, X86::EBX,
Scott Michelfdc40a02009-02-17 22:15:04 +00001709 DAG.getNode(X86ISD::GlobalBaseReg,
1710 DebugLoc::getUnknownLoc(),
Dale Johannesenb300d2a2009-02-07 00:55:49 +00001711 getPointerTy()),
Arnold Schwaighofer258bb1b2008-02-26 22:21:54 +00001712 InFlag);
1713 InFlag = Chain.getValue(1);
1714 }
Arnold Schwaighofera2a4b472008-02-26 10:21:54 +00001715 // If we are tail calling and generating PIC/GOT style code load the address
1716 // of the callee into ecx. The value in ecx is used as target of the tail
1717 // jump. This is done to circumvent the ebx/callee-saved problem for tail
1718 // calls on PIC/GOT architectures. Normally we would just put the address of
1719 // GOT into ebx and then call target@PLT. But for tail callss ebx would be
1720 // restored (since ebx is callee saved) before jumping to the target@PLT.
Arnold Schwaighofer258bb1b2008-02-26 22:21:54 +00001721 if (CallRequiresFnAddressInReg(Is64Bit, IsTailCall)) {
Arnold Schwaighofera2a4b472008-02-26 10:21:54 +00001722 // Note: The actual moving to ecx is done further down.
1723 GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee);
Evan Chengda43bcf2008-09-24 00:05:32 +00001724 if (G && !G->getGlobal()->hasHiddenVisibility() &&
Arnold Schwaighofera2a4b472008-02-26 10:21:54 +00001725 !G->getGlobal()->hasProtectedVisibility())
1726 Callee = LowerGlobalAddress(Callee, DAG);
Bill Wendling056292f2008-09-16 21:48:12 +00001727 else if (isa<ExternalSymbolSDNode>(Callee))
1728 Callee = LowerExternalSymbol(Callee,DAG);
Anton Korobeynikov7f705592007-01-12 19:20:47 +00001729 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001730
Gordon Henriksen86737662008-01-05 16:56:59 +00001731 if (Is64Bit && isVarArg) {
1732 // From AMD64 ABI document:
1733 // For calls that may call functions that use varargs or stdargs
1734 // (prototype-less calls or calls to functions containing ellipsis (...) in
1735 // the declaration) %al is used as hidden argument to specify the number
1736 // of SSE registers used. The contents of %al do not need to match exactly
1737 // the number of registers, but must be an ubound on the number of SSE
1738 // registers used and is in the range 0 - 8 inclusive.
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001739
1740 // FIXME: Verify this on Win64
Gordon Henriksen86737662008-01-05 16:56:59 +00001741 // Count the number of XMM registers allocated.
1742 static const unsigned XMMArgRegs[] = {
1743 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
1744 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
1745 };
1746 unsigned NumXMMRegs = CCInfo.getFirstUnallocated(XMMArgRegs, 8);
Scott Michelfdc40a02009-02-17 22:15:04 +00001747 assert((Subtarget->hasSSE1() || !NumXMMRegs)
Torok Edwin3f142c32009-02-01 18:15:56 +00001748 && "SSE registers cannot be used when SSE is disabled");
Scott Michelfdc40a02009-02-17 22:15:04 +00001749
Dale Johannesendd64c412009-02-04 00:33:20 +00001750 Chain = DAG.getCopyToReg(Chain, dl, X86::AL,
Gordon Henriksen86737662008-01-05 16:56:59 +00001751 DAG.getConstant(NumXMMRegs, MVT::i8), InFlag);
1752 InFlag = Chain.getValue(1);
1753 }
1754
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001755
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001756 // For tail calls lower the arguments to the 'real' stack slot.
Gordon Henriksen86737662008-01-05 16:56:59 +00001757 if (IsTailCall) {
Dan Gohman475871a2008-07-27 21:46:04 +00001758 SmallVector<SDValue, 8> MemOpChains2;
1759 SDValue FIN;
Gordon Henriksen86737662008-01-05 16:56:59 +00001760 int FI = 0;
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001761 // Do not flag preceeding copytoreg stuff together with the following stuff.
Dan Gohman475871a2008-07-27 21:46:04 +00001762 InFlag = SDValue();
Gordon Henriksen86737662008-01-05 16:56:59 +00001763 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1764 CCValAssign &VA = ArgLocs[i];
1765 if (!VA.isRegLoc()) {
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001766 assert(VA.isMemLoc());
Dan Gohman095cc292008-09-13 01:54:27 +00001767 SDValue Arg = TheCall->getArg(i);
1768 ISD::ArgFlagsTy Flags = TheCall->getArgFlags(i);
Gordon Henriksen86737662008-01-05 16:56:59 +00001769 // Create frame index.
1770 int32_t Offset = VA.getLocMemOffset()+FPDiff;
Duncan Sands83ec4b62008-06-06 12:08:01 +00001771 uint32_t OpSize = (VA.getLocVT().getSizeInBits()+7)/8;
Gordon Henriksen86737662008-01-05 16:56:59 +00001772 FI = MF.getFrameInfo()->CreateFixedObject(OpSize, Offset);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001773 FIN = DAG.getFrameIndex(FI, getPointerTy());
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001774
Duncan Sands276dcbd2008-03-21 09:14:45 +00001775 if (Flags.isByVal()) {
Evan Cheng8e5712b2008-01-12 01:08:07 +00001776 // Copy relative to framepointer.
Dan Gohman475871a2008-07-27 21:46:04 +00001777 SDValue Source = DAG.getIntPtrConstant(VA.getLocMemOffset());
Gabor Greifba36cb52008-08-28 21:40:38 +00001778 if (StackPtr.getNode() == 0)
Scott Michelfdc40a02009-02-17 22:15:04 +00001779 StackPtr = DAG.getCopyFromReg(Chain, dl, X86StackPtr,
Dale Johannesendd64c412009-02-04 00:33:20 +00001780 getPointerTy());
Dale Johannesenace16102009-02-03 19:33:06 +00001781 Source = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, Source);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001782
1783 MemOpChains2.push_back(CreateCopyOfByValArgument(Source, FIN, Chain,
Dale Johannesendd64c412009-02-04 00:33:20 +00001784 Flags, DAG, dl));
Gordon Henriksen86737662008-01-05 16:56:59 +00001785 } else {
Evan Cheng8e5712b2008-01-12 01:08:07 +00001786 // Store relative to framepointer.
Dan Gohman69de1932008-02-06 22:27:42 +00001787 MemOpChains2.push_back(
Dale Johannesenace16102009-02-03 19:33:06 +00001788 DAG.getStore(Chain, dl, Arg, FIN,
Dan Gohmana54cf172008-07-11 22:44:52 +00001789 PseudoSourceValue::getFixedStack(FI), 0));
Scott Michelfdc40a02009-02-17 22:15:04 +00001790 }
Gordon Henriksen86737662008-01-05 16:56:59 +00001791 }
1792 }
1793
1794 if (!MemOpChains2.empty())
Dale Johannesenace16102009-02-03 19:33:06 +00001795 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Arnold Schwaighofer719eb022008-01-11 14:34:56 +00001796 &MemOpChains2[0], MemOpChains2.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00001797
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001798 // Copy arguments to their registers.
1799 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michelfdc40a02009-02-17 22:15:04 +00001800 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesendd64c412009-02-04 00:33:20 +00001801 RegsToPass[i].second, InFlag);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001802 InFlag = Chain.getValue(1);
1803 }
Dan Gohman475871a2008-07-27 21:46:04 +00001804 InFlag =SDValue();
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001805
Gordon Henriksen86737662008-01-05 16:56:59 +00001806 // Store the return address to the appropriate stack slot.
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001807 Chain = EmitTailCallStoreRetAddr(DAG, MF, Chain, RetAddrFrIdx, Is64Bit,
Dale Johannesenace16102009-02-03 19:33:06 +00001808 FPDiff, dl);
Gordon Henriksen86737662008-01-05 16:56:59 +00001809 }
1810
Evan Cheng32fe1032006-05-25 00:59:30 +00001811 // If the callee is a GlobalAddress node (quite common, every direct call is)
1812 // turn it into a TargetGlobalAddress node so that legalize doesn't hack it.
Anton Korobeynikova5986852006-11-20 10:46:14 +00001813 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Anton Korobeynikov2b2bc682006-12-22 22:29:05 +00001814 // We should use extra load for direct calls to dllimported functions in
1815 // non-JIT mode.
Evan Cheng817a6a92008-07-16 01:34:02 +00001816 if (!Subtarget->GVRequiresExtraLoad(G->getGlobal(),
1817 getTargetMachine(), true))
Dan Gohman6520e202008-10-18 02:06:02 +00001818 Callee = DAG.getTargetGlobalAddress(G->getGlobal(), getPointerTy(),
1819 G->getOffset());
Bill Wendling056292f2008-09-16 21:48:12 +00001820 } else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
1821 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), getPointerTy());
Gordon Henriksen86737662008-01-05 16:56:59 +00001822 } else if (IsTailCall) {
Arnold Schwaighofer290ae032008-09-22 14:50:07 +00001823 unsigned Opc = Is64Bit ? X86::R9 : X86::EAX;
Gordon Henriksen86737662008-01-05 16:56:59 +00001824
Dale Johannesendd64c412009-02-04 00:33:20 +00001825 Chain = DAG.getCopyToReg(Chain, dl,
Scott Michelfdc40a02009-02-17 22:15:04 +00001826 DAG.getRegister(Opc, getPointerTy()),
Gordon Henriksen86737662008-01-05 16:56:59 +00001827 Callee,InFlag);
1828 Callee = DAG.getRegister(Opc, getPointerTy());
1829 // Add register as live out.
1830 DAG.getMachineFunction().getRegInfo().addLiveOut(Opc);
Gordon Henriksenae636f82008-01-03 16:47:34 +00001831 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001832
Chris Lattnerd96d0722007-02-25 06:40:16 +00001833 // Returns a chain & a flag for retval copy to use.
1834 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Dan Gohman475871a2008-07-27 21:46:04 +00001835 SmallVector<SDValue, 8> Ops;
Gordon Henriksen86737662008-01-05 16:56:59 +00001836
1837 if (IsTailCall) {
Dale Johannesene8d72302009-02-06 23:05:02 +00001838 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
1839 DAG.getIntPtrConstant(0, true), InFlag);
Gordon Henriksen86737662008-01-05 16:56:59 +00001840 InFlag = Chain.getValue(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00001841
Gordon Henriksen86737662008-01-05 16:56:59 +00001842 // Returns a chain & a flag for retval copy to use.
1843 NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
1844 Ops.clear();
1845 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001846
Nate Begeman4c5dcf52006-02-17 00:03:04 +00001847 Ops.push_back(Chain);
1848 Ops.push_back(Callee);
Evan Chengb69d1132006-06-14 18:17:40 +00001849
Gordon Henriksen86737662008-01-05 16:56:59 +00001850 if (IsTailCall)
1851 Ops.push_back(DAG.getConstant(FPDiff, MVT::i32));
Evan Chengf4684712007-02-21 21:18:14 +00001852
Gordon Henriksen86737662008-01-05 16:56:59 +00001853 // Add argument registers to the end of the list so that they are known live
1854 // into the call.
Evan Cheng9b449442008-01-07 23:08:23 +00001855 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
1856 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
1857 RegsToPass[i].second.getValueType()));
Scott Michelfdc40a02009-02-17 22:15:04 +00001858
Evan Cheng586ccac2008-03-18 23:36:35 +00001859 // Add an implicit use GOT pointer in EBX.
1860 if (!IsTailCall && !Is64Bit &&
1861 getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
1862 Subtarget->isPICStyleGOT())
1863 Ops.push_back(DAG.getRegister(X86::EBX, getPointerTy()));
1864
1865 // Add an implicit use of AL for x86 vararg functions.
1866 if (Is64Bit && isVarArg)
1867 Ops.push_back(DAG.getRegister(X86::AL, MVT::i8));
1868
Gabor Greifba36cb52008-08-28 21:40:38 +00001869 if (InFlag.getNode())
Evan Cheng347d5f72006-04-28 21:29:37 +00001870 Ops.push_back(InFlag);
Gordon Henriksenae636f82008-01-03 16:47:34 +00001871
Gordon Henriksen86737662008-01-05 16:56:59 +00001872 if (IsTailCall) {
Scott Michelfdc40a02009-02-17 22:15:04 +00001873 assert(InFlag.getNode() &&
Gordon Henriksen86737662008-01-05 16:56:59 +00001874 "Flag must be set. Depend on flag being set in LowerRET");
Dale Johannesenace16102009-02-03 19:33:06 +00001875 Chain = DAG.getNode(X86ISD::TAILCALL, dl,
Dan Gohman095cc292008-09-13 01:54:27 +00001876 TheCall->getVTList(), &Ops[0], Ops.size());
Scott Michelfdc40a02009-02-17 22:15:04 +00001877
Gabor Greifba36cb52008-08-28 21:40:38 +00001878 return SDValue(Chain.getNode(), Op.getResNo());
Gordon Henriksen86737662008-01-05 16:56:59 +00001879 }
1880
Dale Johannesenace16102009-02-03 19:33:06 +00001881 Chain = DAG.getNode(X86ISD::CALL, dl, NodeTys, &Ops[0], Ops.size());
Evan Cheng347d5f72006-04-28 21:29:37 +00001882 InFlag = Chain.getValue(1);
Evan Chengd90eb7f2006-01-05 00:27:02 +00001883
Chris Lattner2d297092006-05-23 18:50:38 +00001884 // Create the CALLSEQ_END node.
Gordon Henriksen86737662008-01-05 16:56:59 +00001885 unsigned NumBytesForCalleeToPush;
Dan Gohman095cc292008-09-13 01:54:27 +00001886 if (IsCalleePop(isVarArg, CC))
Gordon Henriksen86737662008-01-05 16:56:59 +00001887 NumBytesForCalleeToPush = NumBytes; // Callee pops everything
Evan Chengb188dd92008-09-10 18:25:29 +00001888 else if (!Is64Bit && CC != CallingConv::Fast && IsStructRet)
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001889 // If this is is a call to a struct-return function, the callee
1890 // pops the hidden struct pointer, so we have to push it back.
1891 // This is common for Darwin/X86, Linux & Mingw32 targets.
Gordon Henriksenae636f82008-01-03 16:47:34 +00001892 NumBytesForCalleeToPush = 4;
Gordon Henriksen86737662008-01-05 16:56:59 +00001893 else
Gordon Henriksenae636f82008-01-03 16:47:34 +00001894 NumBytesForCalleeToPush = 0; // Callee pops nothing.
Scott Michelfdc40a02009-02-17 22:15:04 +00001895
Gordon Henriksenae636f82008-01-03 16:47:34 +00001896 // Returns a flag for retval copy to use.
Bill Wendling0f8d9c02007-11-13 00:44:25 +00001897 Chain = DAG.getCALLSEQ_END(Chain,
Chris Lattnere563bbc2008-10-11 22:08:30 +00001898 DAG.getIntPtrConstant(NumBytes, true),
1899 DAG.getIntPtrConstant(NumBytesForCalleeToPush,
1900 true),
Bill Wendling0f8d9c02007-11-13 00:44:25 +00001901 InFlag);
Chris Lattner3085e152007-02-25 08:59:22 +00001902 InFlag = Chain.getValue(1);
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00001903
Chris Lattner3085e152007-02-25 08:59:22 +00001904 // Handle result values, copying them out of physregs into vregs that we
1905 // return.
Dan Gohman095cc292008-09-13 01:54:27 +00001906 return SDValue(LowerCallResult(Chain, InFlag, TheCall, CC, DAG),
Gabor Greif327ef032008-08-28 23:19:51 +00001907 Op.getResNo());
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001908}
1909
Evan Cheng25ab6902006-09-08 06:48:29 +00001910
1911//===----------------------------------------------------------------------===//
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001912// Fast Calling Convention (tail call) implementation
1913//===----------------------------------------------------------------------===//
1914
1915// Like std call, callee cleans arguments, convention except that ECX is
1916// reserved for storing the tail called function address. Only 2 registers are
1917// free for argument passing (inreg). Tail call optimization is performed
1918// provided:
1919// * tailcallopt is enabled
1920// * caller/callee are fastcc
Arnold Schwaighofera2a4b472008-02-26 10:21:54 +00001921// On X86_64 architecture with GOT-style position independent code only local
1922// (within module) calls are supported at the moment.
Arnold Schwaighofer48abc5c2007-10-12 21:30:57 +00001923// To keep the stack aligned according to platform abi the function
1924// GetAlignedArgumentStackSize ensures that argument delta is always multiples
1925// of stack alignment. (Dynamic linkers need this - darwin's dyld for example)
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001926// If a tail called function callee has more arguments than the caller the
1927// caller needs to make sure that there is room to move the RETADDR to. This is
Arnold Schwaighofer48abc5c2007-10-12 21:30:57 +00001928// achieved by reserving an area the size of the argument delta right after the
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001929// original REtADDR, but before the saved framepointer or the spilled registers
1930// e.g. caller(arg1, arg2) calls callee(arg1, arg2,arg3,arg4)
1931// stack layout:
1932// arg1
1933// arg2
1934// RETADDR
Scott Michelfdc40a02009-02-17 22:15:04 +00001935// [ new RETADDR
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001936// move area ]
1937// (possible EBP)
1938// ESI
1939// EDI
1940// local1 ..
1941
1942/// GetAlignedArgumentStackSize - Make the stack size align e.g 16n + 12 aligned
1943/// for a 16 byte align requirement.
Scott Michelfdc40a02009-02-17 22:15:04 +00001944unsigned X86TargetLowering::GetAlignedArgumentStackSize(unsigned StackSize,
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001945 SelectionDAG& DAG) {
Evan Chenge9ac9e62008-09-07 09:07:23 +00001946 MachineFunction &MF = DAG.getMachineFunction();
1947 const TargetMachine &TM = MF.getTarget();
1948 const TargetFrameInfo &TFI = *TM.getFrameInfo();
1949 unsigned StackAlignment = TFI.getStackAlignment();
Scott Michelfdc40a02009-02-17 22:15:04 +00001950 uint64_t AlignMask = StackAlignment - 1;
Evan Chenge9ac9e62008-09-07 09:07:23 +00001951 int64_t Offset = StackSize;
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00001952 uint64_t SlotSize = TD->getPointerSize();
Evan Chenge9ac9e62008-09-07 09:07:23 +00001953 if ( (Offset & AlignMask) <= (StackAlignment - SlotSize) ) {
1954 // Number smaller than 12 so just add the difference.
1955 Offset += ((StackAlignment - SlotSize) - (Offset & AlignMask));
1956 } else {
1957 // Mask out lower bits, add stackalignment once plus the 12 bytes.
Scott Michelfdc40a02009-02-17 22:15:04 +00001958 Offset = ((~AlignMask) & Offset) + StackAlignment +
Evan Chenge9ac9e62008-09-07 09:07:23 +00001959 (StackAlignment-SlotSize);
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001960 }
Evan Chenge9ac9e62008-09-07 09:07:23 +00001961 return Offset;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001962}
1963
1964/// IsEligibleForTailCallElimination - Check to see whether the next instruction
Evan Cheng9df7dc52007-11-02 01:26:22 +00001965/// following the call is a return. A function is eligible if caller/callee
1966/// calling conventions match, currently only fastcc supports tail calls, and
1967/// the function CALL is immediatly followed by a RET.
Dan Gohman095cc292008-09-13 01:54:27 +00001968bool X86TargetLowering::IsEligibleForTailCallOptimization(CallSDNode *TheCall,
Dan Gohman475871a2008-07-27 21:46:04 +00001969 SDValue Ret,
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001970 SelectionDAG& DAG) const {
Evan Cheng9df7dc52007-11-02 01:26:22 +00001971 if (!PerformTailCallOpt)
1972 return false;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001973
Dan Gohman095cc292008-09-13 01:54:27 +00001974 if (CheckTailCallReturnConstraints(TheCall, Ret)) {
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001975 MachineFunction &MF = DAG.getMachineFunction();
1976 unsigned CallerCC = MF.getFunction()->getCallingConv();
Dan Gohman095cc292008-09-13 01:54:27 +00001977 unsigned CalleeCC= TheCall->getCallingConv();
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001978 if (CalleeCC == CallingConv::Fast && CallerCC == CalleeCC) {
Dan Gohman095cc292008-09-13 01:54:27 +00001979 SDValue Callee = TheCall->getCallee();
Arnold Schwaighofera2a4b472008-02-26 10:21:54 +00001980 // On x86/32Bit PIC/GOT tail calls are supported.
Evan Cheng9df7dc52007-11-02 01:26:22 +00001981 if (getTargetMachine().getRelocationModel() != Reloc::PIC_ ||
Arnold Schwaighofera2a4b472008-02-26 10:21:54 +00001982 !Subtarget->isPICStyleGOT()|| !Subtarget->is64Bit())
Evan Cheng9df7dc52007-11-02 01:26:22 +00001983 return true;
1984
Arnold Schwaighofera2a4b472008-02-26 10:21:54 +00001985 // Can only do local tail calls (in same module, hidden or protected) on
1986 // x86_64 PIC/GOT at the moment.
Gordon Henriksen86737662008-01-05 16:56:59 +00001987 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee))
1988 return G->getGlobal()->hasHiddenVisibility()
1989 || G->getGlobal()->hasProtectedVisibility();
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001990 }
1991 }
Evan Cheng9df7dc52007-11-02 01:26:22 +00001992
1993 return false;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001994}
1995
Dan Gohman3df24e62008-09-03 23:12:08 +00001996FastISel *
1997X86TargetLowering::createFastISel(MachineFunction &mf,
Dan Gohmand57dd5f2008-09-23 21:53:34 +00001998 MachineModuleInfo *mmo,
Devang Patel83489bb2009-01-13 00:35:13 +00001999 DwarfWriter *dw,
Dan Gohman3df24e62008-09-03 23:12:08 +00002000 DenseMap<const Value *, unsigned> &vm,
2001 DenseMap<const BasicBlock *,
Dan Gohman0586d912008-09-10 20:11:02 +00002002 MachineBasicBlock *> &bm,
Dan Gohmandd5b58a2008-10-14 23:54:11 +00002003 DenseMap<const AllocaInst *, int> &am
2004#ifndef NDEBUG
2005 , SmallSet<Instruction*, 8> &cil
2006#endif
2007 ) {
Devang Patel83489bb2009-01-13 00:35:13 +00002008 return X86::createFastISel(mf, mmo, dw, vm, bm, am
Dan Gohmandd5b58a2008-10-14 23:54:11 +00002009#ifndef NDEBUG
2010 , cil
2011#endif
2012 );
Dan Gohmand9f3c482008-08-19 21:32:53 +00002013}
2014
2015
Chris Lattnerfcf1a3d2007-02-28 06:10:12 +00002016//===----------------------------------------------------------------------===//
2017// Other Lowering Hooks
2018//===----------------------------------------------------------------------===//
2019
2020
Dan Gohman475871a2008-07-27 21:46:04 +00002021SDValue X86TargetLowering::getReturnAddressFrameIndex(SelectionDAG &DAG) {
Anton Korobeynikova2780e12007-08-15 17:12:32 +00002022 MachineFunction &MF = DAG.getMachineFunction();
2023 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
2024 int ReturnAddrIndex = FuncInfo->getRAIndex();
2025
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002026 if (ReturnAddrIndex == 0) {
2027 // Set up a frame object for the return address.
Bill Wendling64e87322009-01-16 19:25:27 +00002028 uint64_t SlotSize = TD->getPointerSize();
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00002029 ReturnAddrIndex = MF.getFrameInfo()->CreateFixedObject(SlotSize, -SlotSize);
Anton Korobeynikova2780e12007-08-15 17:12:32 +00002030 FuncInfo->setRAIndex(ReturnAddrIndex);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002031 }
2032
Evan Cheng25ab6902006-09-08 06:48:29 +00002033 return DAG.getFrameIndex(ReturnAddrIndex, getPointerTy());
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002034}
2035
2036
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002037/// TranslateX86CC - do a one to one translation of a ISD::CondCode to the X86
2038/// specific condition code, returning the condition code and the LHS/RHS of the
2039/// comparison to make.
2040static unsigned TranslateX86CC(ISD::CondCode SetCCOpcode, bool isFP,
2041 SDValue &LHS, SDValue &RHS, SelectionDAG &DAG) {
Evan Chengd9558e02006-01-06 00:43:03 +00002042 if (!isFP) {
Chris Lattnerbfd68a72006-09-13 17:04:54 +00002043 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(RHS)) {
2044 if (SetCCOpcode == ISD::SETGT && RHSC->isAllOnesValue()) {
2045 // X > -1 -> X == 0, jump !sign.
2046 RHS = DAG.getConstant(0, RHS.getValueType());
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002047 return X86::COND_NS;
Chris Lattnerbfd68a72006-09-13 17:04:54 +00002048 } else if (SetCCOpcode == ISD::SETLT && RHSC->isNullValue()) {
2049 // X < 0 -> X == 0, jump on sign.
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002050 return X86::COND_S;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002051 } else if (SetCCOpcode == ISD::SETLT && RHSC->getZExtValue() == 1) {
Dan Gohman5f6913c2007-09-17 14:49:27 +00002052 // X < 1 -> X <= 0
2053 RHS = DAG.getConstant(0, RHS.getValueType());
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002054 return X86::COND_LE;
Chris Lattnerbfd68a72006-09-13 17:04:54 +00002055 }
Chris Lattnerf9570512006-09-13 03:22:10 +00002056 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00002057
Evan Chengd9558e02006-01-06 00:43:03 +00002058 switch (SetCCOpcode) {
Chris Lattner4c78e022008-12-23 23:42:27 +00002059 default: assert(0 && "Invalid integer condition!");
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002060 case ISD::SETEQ: return X86::COND_E;
2061 case ISD::SETGT: return X86::COND_G;
2062 case ISD::SETGE: return X86::COND_GE;
2063 case ISD::SETLT: return X86::COND_L;
2064 case ISD::SETLE: return X86::COND_LE;
2065 case ISD::SETNE: return X86::COND_NE;
2066 case ISD::SETULT: return X86::COND_B;
2067 case ISD::SETUGT: return X86::COND_A;
2068 case ISD::SETULE: return X86::COND_BE;
2069 case ISD::SETUGE: return X86::COND_AE;
Evan Chengd9558e02006-01-06 00:43:03 +00002070 }
Chris Lattner4c78e022008-12-23 23:42:27 +00002071 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002072
Chris Lattner4c78e022008-12-23 23:42:27 +00002073 // First determine if it is required or is profitable to flip the operands.
Duncan Sands4047f4a2008-10-24 13:03:10 +00002074
Chris Lattner4c78e022008-12-23 23:42:27 +00002075 // If LHS is a foldable load, but RHS is not, flip the condition.
2076 if ((ISD::isNON_EXTLoad(LHS.getNode()) && LHS.hasOneUse()) &&
2077 !(ISD::isNON_EXTLoad(RHS.getNode()) && RHS.hasOneUse())) {
2078 SetCCOpcode = getSetCCSwappedOperands(SetCCOpcode);
2079 std::swap(LHS, RHS);
Evan Cheng4d46d0a2008-08-28 23:48:31 +00002080 }
2081
Chris Lattner4c78e022008-12-23 23:42:27 +00002082 switch (SetCCOpcode) {
2083 default: break;
2084 case ISD::SETOLT:
2085 case ISD::SETOLE:
2086 case ISD::SETUGT:
2087 case ISD::SETUGE:
2088 std::swap(LHS, RHS);
2089 break;
2090 }
2091
2092 // On a floating point condition, the flags are set as follows:
2093 // ZF PF CF op
2094 // 0 | 0 | 0 | X > Y
2095 // 0 | 0 | 1 | X < Y
2096 // 1 | 0 | 0 | X == Y
2097 // 1 | 1 | 1 | unordered
2098 switch (SetCCOpcode) {
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002099 default: assert(0 && "Condcode should be pre-legalized away");
Chris Lattner4c78e022008-12-23 23:42:27 +00002100 case ISD::SETUEQ:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002101 case ISD::SETEQ: return X86::COND_E;
Chris Lattner4c78e022008-12-23 23:42:27 +00002102 case ISD::SETOLT: // flipped
2103 case ISD::SETOGT:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002104 case ISD::SETGT: return X86::COND_A;
Chris Lattner4c78e022008-12-23 23:42:27 +00002105 case ISD::SETOLE: // flipped
2106 case ISD::SETOGE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002107 case ISD::SETGE: return X86::COND_AE;
Chris Lattner4c78e022008-12-23 23:42:27 +00002108 case ISD::SETUGT: // flipped
2109 case ISD::SETULT:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002110 case ISD::SETLT: return X86::COND_B;
Chris Lattner4c78e022008-12-23 23:42:27 +00002111 case ISD::SETUGE: // flipped
2112 case ISD::SETULE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002113 case ISD::SETLE: return X86::COND_BE;
Chris Lattner4c78e022008-12-23 23:42:27 +00002114 case ISD::SETONE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002115 case ISD::SETNE: return X86::COND_NE;
2116 case ISD::SETUO: return X86::COND_P;
2117 case ISD::SETO: return X86::COND_NP;
Chris Lattner4c78e022008-12-23 23:42:27 +00002118 }
Evan Chengd9558e02006-01-06 00:43:03 +00002119}
2120
Evan Cheng4a460802006-01-11 00:33:36 +00002121/// hasFPCMov - is there a floating point cmov for the specific X86 condition
2122/// code. Current x86 isa includes the following FP cmov instructions:
Evan Chengaaca22c2006-01-10 20:26:56 +00002123/// fcmovb, fcomvbe, fcomve, fcmovu, fcmovae, fcmova, fcmovne, fcmovnu.
Evan Cheng4a460802006-01-11 00:33:36 +00002124static bool hasFPCMov(unsigned X86CC) {
Evan Chengaaca22c2006-01-10 20:26:56 +00002125 switch (X86CC) {
2126 default:
2127 return false;
Chris Lattner7fbe9722006-10-20 17:42:20 +00002128 case X86::COND_B:
2129 case X86::COND_BE:
2130 case X86::COND_E:
2131 case X86::COND_P:
2132 case X86::COND_A:
2133 case X86::COND_AE:
2134 case X86::COND_NE:
2135 case X86::COND_NP:
Evan Chengaaca22c2006-01-10 20:26:56 +00002136 return true;
2137 }
2138}
2139
Nate Begeman9008ca62009-04-27 18:41:29 +00002140/// isUndefOrInRange - Return true if Val is undef or if its value falls within
2141/// the specified range (L, H].
2142static bool isUndefOrInRange(int Val, int Low, int Hi) {
2143 return (Val < 0) || (Val >= Low && Val < Hi);
2144}
2145
2146/// isUndefOrEqual - Val is either less than zero (undef) or equal to the
2147/// specified value.
2148static bool isUndefOrEqual(int Val, int CmpVal) {
2149 if (Val < 0 || Val == CmpVal)
Evan Cheng5ced1d82006-04-06 23:23:56 +00002150 return true;
Nate Begeman9008ca62009-04-27 18:41:29 +00002151 return false;
Evan Chengc5cdff22006-04-07 21:53:05 +00002152}
2153
Nate Begeman9008ca62009-04-27 18:41:29 +00002154/// isPSHUFDMask - Return true if the node specifies a shuffle of elements that
2155/// is suitable for input to PSHUFD or PSHUFW. That is, it doesn't reference
2156/// the second operand.
Nate Begeman5a5ca152009-04-29 05:20:52 +00002157static bool isPSHUFDMask(const SmallVectorImpl<int> &Mask, MVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002158 if (VT == MVT::v4f32 || VT == MVT::v4i32 || VT == MVT::v4i16)
2159 return (Mask[0] < 4 && Mask[1] < 4 && Mask[2] < 4 && Mask[3] < 4);
2160 if (VT == MVT::v2f64 || VT == MVT::v2i64)
2161 return (Mask[0] < 2 && Mask[1] < 2);
2162 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002163}
2164
Nate Begeman9008ca62009-04-27 18:41:29 +00002165bool X86::isPSHUFDMask(ShuffleVectorSDNode *N) {
2166 SmallVector<int, 8> M;
2167 N->getMask(M);
2168 return ::isPSHUFDMask(M, N->getValueType(0));
2169}
Evan Cheng0188ecb2006-03-22 18:59:22 +00002170
Nate Begeman9008ca62009-04-27 18:41:29 +00002171/// isPSHUFHWMask - Return true if the node specifies a shuffle of elements that
2172/// is suitable for input to PSHUFHW.
Nate Begeman5a5ca152009-04-29 05:20:52 +00002173static bool isPSHUFHWMask(const SmallVectorImpl<int> &Mask, MVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002174 if (VT != MVT::v8i16)
Evan Cheng0188ecb2006-03-22 18:59:22 +00002175 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002176
2177 // Lower quadword copied in order or undef.
2178 for (int i = 0; i != 4; ++i)
2179 if (Mask[i] >= 0 && Mask[i] != i)
Evan Cheng506d3df2006-03-29 23:07:14 +00002180 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002181
Evan Cheng506d3df2006-03-29 23:07:14 +00002182 // Upper quadword shuffled.
Nate Begeman9008ca62009-04-27 18:41:29 +00002183 for (int i = 4; i != 8; ++i)
2184 if (Mask[i] >= 0 && (Mask[i] < 4 || Mask[i] > 7))
Evan Cheng506d3df2006-03-29 23:07:14 +00002185 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002186
Evan Cheng506d3df2006-03-29 23:07:14 +00002187 return true;
2188}
2189
Nate Begeman9008ca62009-04-27 18:41:29 +00002190bool X86::isPSHUFHWMask(ShuffleVectorSDNode *N) {
2191 SmallVector<int, 8> M;
2192 N->getMask(M);
2193 return ::isPSHUFHWMask(M, N->getValueType(0));
2194}
Evan Cheng506d3df2006-03-29 23:07:14 +00002195
Nate Begeman9008ca62009-04-27 18:41:29 +00002196/// isPSHUFLWMask - Return true if the node specifies a shuffle of elements that
2197/// is suitable for input to PSHUFLW.
Nate Begeman5a5ca152009-04-29 05:20:52 +00002198static bool isPSHUFLWMask(const SmallVectorImpl<int> &Mask, MVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002199 if (VT != MVT::v8i16)
Evan Cheng506d3df2006-03-29 23:07:14 +00002200 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002201
Rafael Espindola15684b22009-04-24 12:40:33 +00002202 // Upper quadword copied in order.
Nate Begeman9008ca62009-04-27 18:41:29 +00002203 for (int i = 4; i != 8; ++i)
2204 if (Mask[i] >= 0 && Mask[i] != i)
Rafael Espindola15684b22009-04-24 12:40:33 +00002205 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002206
Rafael Espindola15684b22009-04-24 12:40:33 +00002207 // Lower quadword shuffled.
Nate Begeman9008ca62009-04-27 18:41:29 +00002208 for (int i = 0; i != 4; ++i)
2209 if (Mask[i] >= 4)
Rafael Espindola15684b22009-04-24 12:40:33 +00002210 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002211
Rafael Espindola15684b22009-04-24 12:40:33 +00002212 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00002213}
2214
Nate Begeman9008ca62009-04-27 18:41:29 +00002215bool X86::isPSHUFLWMask(ShuffleVectorSDNode *N) {
2216 SmallVector<int, 8> M;
2217 N->getMask(M);
2218 return ::isPSHUFLWMask(M, N->getValueType(0));
2219}
2220
Evan Cheng14aed5e2006-03-24 01:18:28 +00002221/// isSHUFPMask - Return true if the specified VECTOR_SHUFFLE operand
2222/// specifies a shuffle of elements that is suitable for input to SHUFP*.
Nate Begeman5a5ca152009-04-29 05:20:52 +00002223static bool isSHUFPMask(const SmallVectorImpl<int> &Mask, MVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002224 int NumElems = VT.getVectorNumElements();
2225 if (NumElems != 2 && NumElems != 4)
2226 return false;
2227
2228 int Half = NumElems / 2;
2229 for (int i = 0; i < Half; ++i)
2230 if (!isUndefOrInRange(Mask[i], 0, NumElems))
Evan Cheng39623da2006-04-20 08:58:49 +00002231 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002232 for (int i = Half; i < NumElems; ++i)
2233 if (!isUndefOrInRange(Mask[i], NumElems, NumElems*2))
Evan Cheng39623da2006-04-20 08:58:49 +00002234 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002235
Evan Cheng14aed5e2006-03-24 01:18:28 +00002236 return true;
2237}
2238
Nate Begeman9008ca62009-04-27 18:41:29 +00002239bool X86::isSHUFPMask(ShuffleVectorSDNode *N) {
2240 SmallVector<int, 8> M;
2241 N->getMask(M);
2242 return ::isSHUFPMask(M, N->getValueType(0));
Evan Cheng39623da2006-04-20 08:58:49 +00002243}
2244
Evan Cheng213d2cf2007-05-17 18:45:50 +00002245/// isCommutedSHUFP - Returns true if the shuffle mask is exactly
Evan Cheng39623da2006-04-20 08:58:49 +00002246/// the reverse of what x86 shuffles want. x86 shuffles requires the lower
2247/// half elements to come from vector 1 (which would equal the dest.) and
2248/// the upper half to come from vector 2.
Nate Begeman5a5ca152009-04-29 05:20:52 +00002249static bool isCommutedSHUFPMask(const SmallVectorImpl<int> &Mask, MVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002250 int NumElems = VT.getVectorNumElements();
2251
2252 if (NumElems != 2 && NumElems != 4)
2253 return false;
2254
2255 int Half = NumElems / 2;
2256 for (int i = 0; i < Half; ++i)
2257 if (!isUndefOrInRange(Mask[i], NumElems, NumElems*2))
Evan Cheng39623da2006-04-20 08:58:49 +00002258 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002259 for (int i = Half; i < NumElems; ++i)
2260 if (!isUndefOrInRange(Mask[i], 0, NumElems))
Evan Cheng39623da2006-04-20 08:58:49 +00002261 return false;
2262 return true;
2263}
2264
Nate Begeman9008ca62009-04-27 18:41:29 +00002265static bool isCommutedSHUFP(ShuffleVectorSDNode *N) {
2266 SmallVector<int, 8> M;
2267 N->getMask(M);
2268 return isCommutedSHUFPMask(M, N->getValueType(0));
Evan Cheng39623da2006-04-20 08:58:49 +00002269}
2270
Evan Cheng2c0dbd02006-03-24 02:58:06 +00002271/// isMOVHLPSMask - Return true if the specified VECTOR_SHUFFLE operand
2272/// specifies a shuffle of elements that is suitable for input to MOVHLPS.
Nate Begeman9008ca62009-04-27 18:41:29 +00002273bool X86::isMOVHLPSMask(ShuffleVectorSDNode *N) {
2274 if (N->getValueType(0).getVectorNumElements() != 4)
Evan Cheng2c0dbd02006-03-24 02:58:06 +00002275 return false;
2276
Evan Cheng2064a2b2006-03-28 06:50:32 +00002277 // Expect bit0 == 6, bit1 == 7, bit2 == 2, bit3 == 3
Nate Begeman9008ca62009-04-27 18:41:29 +00002278 return isUndefOrEqual(N->getMaskElt(0), 6) &&
2279 isUndefOrEqual(N->getMaskElt(1), 7) &&
2280 isUndefOrEqual(N->getMaskElt(2), 2) &&
2281 isUndefOrEqual(N->getMaskElt(3), 3);
Evan Cheng6e56e2c2006-11-07 22:14:24 +00002282}
2283
Evan Cheng5ced1d82006-04-06 23:23:56 +00002284/// isMOVLPMask - Return true if the specified VECTOR_SHUFFLE operand
2285/// specifies a shuffle of elements that is suitable for input to MOVLP{S|D}.
Nate Begeman9008ca62009-04-27 18:41:29 +00002286bool X86::isMOVLPMask(ShuffleVectorSDNode *N) {
2287 unsigned NumElems = N->getValueType(0).getVectorNumElements();
Evan Cheng5ced1d82006-04-06 23:23:56 +00002288
Evan Cheng5ced1d82006-04-06 23:23:56 +00002289 if (NumElems != 2 && NumElems != 4)
2290 return false;
2291
Evan Chengc5cdff22006-04-07 21:53:05 +00002292 for (unsigned i = 0; i < NumElems/2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00002293 if (!isUndefOrEqual(N->getMaskElt(i), i + NumElems))
Evan Chengc5cdff22006-04-07 21:53:05 +00002294 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002295
Evan Chengc5cdff22006-04-07 21:53:05 +00002296 for (unsigned i = NumElems/2; i < NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00002297 if (!isUndefOrEqual(N->getMaskElt(i), i))
Evan Chengc5cdff22006-04-07 21:53:05 +00002298 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002299
2300 return true;
2301}
2302
2303/// isMOVHPMask - Return true if the specified VECTOR_SHUFFLE operand
Evan Cheng533a0aa2006-04-19 20:35:22 +00002304/// specifies a shuffle of elements that is suitable for input to MOVHP{S|D}
2305/// and MOVLHPS.
Nate Begeman9008ca62009-04-27 18:41:29 +00002306bool X86::isMOVHPMask(ShuffleVectorSDNode *N) {
2307 unsigned NumElems = N->getValueType(0).getVectorNumElements();
Evan Cheng5ced1d82006-04-06 23:23:56 +00002308
Evan Cheng5ced1d82006-04-06 23:23:56 +00002309 if (NumElems != 2 && NumElems != 4)
2310 return false;
2311
Evan Chengc5cdff22006-04-07 21:53:05 +00002312 for (unsigned i = 0; i < NumElems/2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00002313 if (!isUndefOrEqual(N->getMaskElt(i), i))
Evan Chengc5cdff22006-04-07 21:53:05 +00002314 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002315
Nate Begeman9008ca62009-04-27 18:41:29 +00002316 for (unsigned i = 0; i < NumElems/2; ++i)
2317 if (!isUndefOrEqual(N->getMaskElt(i + NumElems/2), i + NumElems))
Evan Chengc5cdff22006-04-07 21:53:05 +00002318 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002319
2320 return true;
2321}
2322
Nate Begeman9008ca62009-04-27 18:41:29 +00002323/// isMOVHLPS_v_undef_Mask - Special case of isMOVHLPSMask for canonical form
2324/// of vector_shuffle v, v, <2, 3, 2, 3>, i.e. vector_shuffle v, undef,
2325/// <2, 3, 2, 3>
2326bool X86::isMOVHLPS_v_undef_Mask(ShuffleVectorSDNode *N) {
2327 unsigned NumElems = N->getValueType(0).getVectorNumElements();
2328
2329 if (NumElems != 4)
2330 return false;
2331
2332 return isUndefOrEqual(N->getMaskElt(0), 2) &&
2333 isUndefOrEqual(N->getMaskElt(1), 3) &&
2334 isUndefOrEqual(N->getMaskElt(2), 2) &&
2335 isUndefOrEqual(N->getMaskElt(3), 3);
2336}
2337
Evan Cheng0038e592006-03-28 00:39:58 +00002338/// isUNPCKLMask - Return true if the specified VECTOR_SHUFFLE operand
2339/// specifies a shuffle of elements that is suitable for input to UNPCKL.
Nate Begeman5a5ca152009-04-29 05:20:52 +00002340static bool isUNPCKLMask(const SmallVectorImpl<int> &Mask, MVT VT,
Rafael Espindola15684b22009-04-24 12:40:33 +00002341 bool V2IsSplat = false) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002342 int NumElts = VT.getVectorNumElements();
Chris Lattner5a88b832007-02-25 07:10:00 +00002343 if (NumElts != 2 && NumElts != 4 && NumElts != 8 && NumElts != 16)
Evan Cheng0038e592006-03-28 00:39:58 +00002344 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002345
2346 for (int i = 0, j = 0; i != NumElts; i += 2, ++j) {
2347 int BitI = Mask[i];
2348 int BitI1 = Mask[i+1];
Evan Chengc5cdff22006-04-07 21:53:05 +00002349 if (!isUndefOrEqual(BitI, j))
2350 return false;
Evan Cheng39623da2006-04-20 08:58:49 +00002351 if (V2IsSplat) {
Mon P Wang7bcaefa2009-02-04 01:16:59 +00002352 if (!isUndefOrEqual(BitI1, NumElts))
Evan Cheng39623da2006-04-20 08:58:49 +00002353 return false;
2354 } else {
Chris Lattner5a88b832007-02-25 07:10:00 +00002355 if (!isUndefOrEqual(BitI1, j + NumElts))
Evan Cheng39623da2006-04-20 08:58:49 +00002356 return false;
2357 }
Evan Cheng0038e592006-03-28 00:39:58 +00002358 }
Evan Cheng0038e592006-03-28 00:39:58 +00002359 return true;
2360}
2361
Nate Begeman9008ca62009-04-27 18:41:29 +00002362bool X86::isUNPCKLMask(ShuffleVectorSDNode *N, bool V2IsSplat) {
2363 SmallVector<int, 8> M;
2364 N->getMask(M);
2365 return ::isUNPCKLMask(M, N->getValueType(0), V2IsSplat);
Evan Cheng39623da2006-04-20 08:58:49 +00002366}
2367
Evan Cheng4fcb9222006-03-28 02:43:26 +00002368/// isUNPCKHMask - Return true if the specified VECTOR_SHUFFLE operand
2369/// specifies a shuffle of elements that is suitable for input to UNPCKH.
Nate Begeman5a5ca152009-04-29 05:20:52 +00002370static bool isUNPCKHMask(const SmallVectorImpl<int> &Mask, MVT VT,
Rafael Espindola15684b22009-04-24 12:40:33 +00002371 bool V2IsSplat = false) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002372 int NumElts = VT.getVectorNumElements();
Chris Lattner5a88b832007-02-25 07:10:00 +00002373 if (NumElts != 2 && NumElts != 4 && NumElts != 8 && NumElts != 16)
Evan Cheng4fcb9222006-03-28 02:43:26 +00002374 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002375
2376 for (int i = 0, j = 0; i != NumElts; i += 2, ++j) {
2377 int BitI = Mask[i];
2378 int BitI1 = Mask[i+1];
Chris Lattner5a88b832007-02-25 07:10:00 +00002379 if (!isUndefOrEqual(BitI, j + NumElts/2))
Evan Chengc5cdff22006-04-07 21:53:05 +00002380 return false;
Evan Cheng39623da2006-04-20 08:58:49 +00002381 if (V2IsSplat) {
Chris Lattner5a88b832007-02-25 07:10:00 +00002382 if (isUndefOrEqual(BitI1, NumElts))
Evan Cheng39623da2006-04-20 08:58:49 +00002383 return false;
2384 } else {
Chris Lattner5a88b832007-02-25 07:10:00 +00002385 if (!isUndefOrEqual(BitI1, j + NumElts/2 + NumElts))
Evan Cheng39623da2006-04-20 08:58:49 +00002386 return false;
2387 }
Evan Cheng4fcb9222006-03-28 02:43:26 +00002388 }
Evan Cheng4fcb9222006-03-28 02:43:26 +00002389 return true;
2390}
2391
Nate Begeman9008ca62009-04-27 18:41:29 +00002392bool X86::isUNPCKHMask(ShuffleVectorSDNode *N, bool V2IsSplat) {
2393 SmallVector<int, 8> M;
2394 N->getMask(M);
2395 return ::isUNPCKHMask(M, N->getValueType(0), V2IsSplat);
Evan Cheng39623da2006-04-20 08:58:49 +00002396}
2397
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00002398/// isUNPCKL_v_undef_Mask - Special case of isUNPCKLMask for canonical form
2399/// of vector_shuffle v, v, <0, 4, 1, 5>, i.e. vector_shuffle v, undef,
2400/// <0, 0, 1, 1>
Nate Begeman5a5ca152009-04-29 05:20:52 +00002401static bool isUNPCKL_v_undef_Mask(const SmallVectorImpl<int> &Mask, MVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002402 int NumElems = VT.getVectorNumElements();
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00002403 if (NumElems != 2 && NumElems != 4 && NumElems != 8 && NumElems != 16)
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00002404 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002405
2406 for (int i = 0, j = 0; i != NumElems; i += 2, ++j) {
2407 int BitI = Mask[i];
2408 int BitI1 = Mask[i+1];
Evan Chengc5cdff22006-04-07 21:53:05 +00002409 if (!isUndefOrEqual(BitI, j))
2410 return false;
2411 if (!isUndefOrEqual(BitI1, j))
2412 return false;
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00002413 }
Rafael Espindola15684b22009-04-24 12:40:33 +00002414 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00002415}
2416
Nate Begeman9008ca62009-04-27 18:41:29 +00002417bool X86::isUNPCKL_v_undef_Mask(ShuffleVectorSDNode *N) {
2418 SmallVector<int, 8> M;
2419 N->getMask(M);
2420 return ::isUNPCKL_v_undef_Mask(M, N->getValueType(0));
2421}
2422
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00002423/// isUNPCKH_v_undef_Mask - Special case of isUNPCKHMask for canonical form
2424/// of vector_shuffle v, v, <2, 6, 3, 7>, i.e. vector_shuffle v, undef,
2425/// <2, 2, 3, 3>
Nate Begeman5a5ca152009-04-29 05:20:52 +00002426static bool isUNPCKH_v_undef_Mask(const SmallVectorImpl<int> &Mask, MVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002427 int NumElems = VT.getVectorNumElements();
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00002428 if (NumElems != 2 && NumElems != 4 && NumElems != 8 && NumElems != 16)
2429 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002430
2431 for (int i = 0, j = NumElems / 2; i != NumElems; i += 2, ++j) {
2432 int BitI = Mask[i];
2433 int BitI1 = Mask[i+1];
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00002434 if (!isUndefOrEqual(BitI, j))
2435 return false;
2436 if (!isUndefOrEqual(BitI1, j))
2437 return false;
2438 }
Rafael Espindola15684b22009-04-24 12:40:33 +00002439 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00002440}
2441
Nate Begeman9008ca62009-04-27 18:41:29 +00002442bool X86::isUNPCKH_v_undef_Mask(ShuffleVectorSDNode *N) {
2443 SmallVector<int, 8> M;
2444 N->getMask(M);
2445 return ::isUNPCKH_v_undef_Mask(M, N->getValueType(0));
2446}
2447
Evan Cheng017dcc62006-04-21 01:05:10 +00002448/// isMOVLMask - Return true if the specified VECTOR_SHUFFLE operand
2449/// specifies a shuffle of elements that is suitable for input to MOVSS,
2450/// MOVSD, and MOVD, i.e. setting the lowest element.
Nate Begeman5a5ca152009-04-29 05:20:52 +00002451static bool isMOVLMask(const SmallVectorImpl<int> &Mask, MVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002452 int NumElts = VT.getVectorNumElements();
Evan Cheng10762102007-12-06 22:14:22 +00002453 if (NumElts != 2 && NumElts != 4)
Evan Chengd6d1cbd2006-04-11 00:19:04 +00002454 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002455
2456 if (!isUndefOrEqual(Mask[0], NumElts))
Evan Chengd6d1cbd2006-04-11 00:19:04 +00002457 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002458
2459 for (int i = 1; i < NumElts; ++i)
2460 if (!isUndefOrEqual(Mask[i], i))
Evan Chengd6d1cbd2006-04-11 00:19:04 +00002461 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002462
Evan Chengd6d1cbd2006-04-11 00:19:04 +00002463 return true;
2464}
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00002465
Nate Begeman9008ca62009-04-27 18:41:29 +00002466bool X86::isMOVLMask(ShuffleVectorSDNode *N) {
2467 SmallVector<int, 8> M;
2468 N->getMask(M);
2469 return ::isMOVLMask(M, N->getValueType(0));
Evan Cheng39623da2006-04-20 08:58:49 +00002470}
2471
Evan Cheng017dcc62006-04-21 01:05:10 +00002472/// isCommutedMOVL - Returns true if the shuffle mask is except the reverse
2473/// of what x86 movss want. X86 movs requires the lowest element to be lowest
Evan Cheng39623da2006-04-20 08:58:49 +00002474/// element of vector 2 and the other elements to come from vector 1 in order.
Nate Begeman5a5ca152009-04-29 05:20:52 +00002475static bool isCommutedMOVLMask(const SmallVectorImpl<int> &Mask, MVT VT,
Nate Begeman9008ca62009-04-27 18:41:29 +00002476 bool V2IsSplat = false, bool V2IsUndef = false) {
2477 int NumOps = VT.getVectorNumElements();
Chris Lattner5a88b832007-02-25 07:10:00 +00002478 if (NumOps != 2 && NumOps != 4 && NumOps != 8 && NumOps != 16)
Evan Cheng39623da2006-04-20 08:58:49 +00002479 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002480
2481 if (!isUndefOrEqual(Mask[0], 0))
Evan Cheng39623da2006-04-20 08:58:49 +00002482 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002483
2484 for (int i = 1; i < NumOps; ++i)
2485 if (!(isUndefOrEqual(Mask[i], i+NumOps) ||
2486 (V2IsUndef && isUndefOrInRange(Mask[i], NumOps, NumOps*2)) ||
2487 (V2IsSplat && isUndefOrEqual(Mask[i], NumOps))))
Evan Cheng8cf723d2006-09-08 01:50:06 +00002488 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002489
Evan Cheng39623da2006-04-20 08:58:49 +00002490 return true;
2491}
2492
Nate Begeman9008ca62009-04-27 18:41:29 +00002493static bool isCommutedMOVL(ShuffleVectorSDNode *N, bool V2IsSplat = false,
Evan Cheng8cf723d2006-09-08 01:50:06 +00002494 bool V2IsUndef = false) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002495 SmallVector<int, 8> M;
2496 N->getMask(M);
2497 return isCommutedMOVLMask(M, N->getValueType(0), V2IsSplat, V2IsUndef);
Evan Cheng39623da2006-04-20 08:58:49 +00002498}
2499
Evan Chengd9539472006-04-14 21:59:03 +00002500/// isMOVSHDUPMask - Return true if the specified VECTOR_SHUFFLE operand
2501/// specifies a shuffle of elements that is suitable for input to MOVSHDUP.
Nate Begeman9008ca62009-04-27 18:41:29 +00002502bool X86::isMOVSHDUPMask(ShuffleVectorSDNode *N) {
2503 if (N->getValueType(0).getVectorNumElements() != 4)
Evan Chengd9539472006-04-14 21:59:03 +00002504 return false;
2505
2506 // Expect 1, 1, 3, 3
Rafael Espindola15684b22009-04-24 12:40:33 +00002507 for (unsigned i = 0; i < 2; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002508 int Elt = N->getMaskElt(i);
2509 if (Elt >= 0 && Elt != 1)
2510 return false;
Rafael Espindola15684b22009-04-24 12:40:33 +00002511 }
Evan Cheng57ebe9f2006-04-15 05:37:34 +00002512
2513 bool HasHi = false;
Evan Chengd9539472006-04-14 21:59:03 +00002514 for (unsigned i = 2; i < 4; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002515 int Elt = N->getMaskElt(i);
2516 if (Elt >= 0 && Elt != 3)
2517 return false;
2518 if (Elt == 3)
2519 HasHi = true;
Evan Chengd9539472006-04-14 21:59:03 +00002520 }
Evan Cheng57ebe9f2006-04-15 05:37:34 +00002521 // Don't use movshdup if it can be done with a shufps.
Nate Begeman9008ca62009-04-27 18:41:29 +00002522 // FIXME: verify that matching u, u, 3, 3 is what we want.
Evan Cheng57ebe9f2006-04-15 05:37:34 +00002523 return HasHi;
Evan Chengd9539472006-04-14 21:59:03 +00002524}
2525
2526/// isMOVSLDUPMask - Return true if the specified VECTOR_SHUFFLE operand
2527/// specifies a shuffle of elements that is suitable for input to MOVSLDUP.
Nate Begeman9008ca62009-04-27 18:41:29 +00002528bool X86::isMOVSLDUPMask(ShuffleVectorSDNode *N) {
2529 if (N->getValueType(0).getVectorNumElements() != 4)
Evan Chengd9539472006-04-14 21:59:03 +00002530 return false;
2531
2532 // Expect 0, 0, 2, 2
Nate Begeman9008ca62009-04-27 18:41:29 +00002533 for (unsigned i = 0; i < 2; ++i)
2534 if (N->getMaskElt(i) > 0)
2535 return false;
Evan Cheng57ebe9f2006-04-15 05:37:34 +00002536
2537 bool HasHi = false;
Evan Chengd9539472006-04-14 21:59:03 +00002538 for (unsigned i = 2; i < 4; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002539 int Elt = N->getMaskElt(i);
2540 if (Elt >= 0 && Elt != 2)
2541 return false;
2542 if (Elt == 2)
2543 HasHi = true;
Evan Chengd9539472006-04-14 21:59:03 +00002544 }
Nate Begeman9008ca62009-04-27 18:41:29 +00002545 // Don't use movsldup if it can be done with a shufps.
Evan Cheng57ebe9f2006-04-15 05:37:34 +00002546 return HasHi;
Evan Chengd9539472006-04-14 21:59:03 +00002547}
2548
Evan Cheng0b457f02008-09-25 20:50:48 +00002549/// isMOVDDUPMask - Return true if the specified VECTOR_SHUFFLE operand
2550/// specifies a shuffle of elements that is suitable for input to MOVDDUP.
Nate Begeman9008ca62009-04-27 18:41:29 +00002551bool X86::isMOVDDUPMask(ShuffleVectorSDNode *N) {
2552 int e = N->getValueType(0).getVectorNumElements() / 2;
2553
2554 for (int i = 0; i < e; ++i)
2555 if (!isUndefOrEqual(N->getMaskElt(i), i))
Evan Cheng0b457f02008-09-25 20:50:48 +00002556 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002557 for (int i = 0; i < e; ++i)
2558 if (!isUndefOrEqual(N->getMaskElt(e+i), i))
Evan Cheng0b457f02008-09-25 20:50:48 +00002559 return false;
2560 return true;
2561}
2562
Evan Cheng63d33002006-03-22 08:01:21 +00002563/// getShuffleSHUFImmediate - Return the appropriate immediate to shuffle
2564/// the specified isShuffleMask VECTOR_SHUFFLE mask with PSHUF* and SHUFP*
2565/// instructions.
2566unsigned X86::getShuffleSHUFImmediate(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002567 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
2568 int NumOperands = SVOp->getValueType(0).getVectorNumElements();
2569
Evan Chengb9df0ca2006-03-22 02:53:00 +00002570 unsigned Shift = (NumOperands == 4) ? 2 : 1;
2571 unsigned Mask = 0;
Nate Begeman9008ca62009-04-27 18:41:29 +00002572 for (int i = 0; i < NumOperands; ++i) {
2573 int Val = SVOp->getMaskElt(NumOperands-i-1);
2574 if (Val < 0) Val = 0;
Evan Cheng14aed5e2006-03-24 01:18:28 +00002575 if (Val >= NumOperands) Val -= NumOperands;
Evan Cheng63d33002006-03-22 08:01:21 +00002576 Mask |= Val;
Evan Cheng36b27f32006-03-28 23:41:33 +00002577 if (i != NumOperands - 1)
2578 Mask <<= Shift;
2579 }
Evan Cheng63d33002006-03-22 08:01:21 +00002580 return Mask;
2581}
2582
Evan Cheng506d3df2006-03-29 23:07:14 +00002583/// getShufflePSHUFHWImmediate - Return the appropriate immediate to shuffle
2584/// the specified isShuffleMask VECTOR_SHUFFLE mask with PSHUFHW
2585/// instructions.
2586unsigned X86::getShufflePSHUFHWImmediate(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002587 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
Evan Cheng506d3df2006-03-29 23:07:14 +00002588 unsigned Mask = 0;
2589 // 8 nodes, but we only care about the last 4.
2590 for (unsigned i = 7; i >= 4; --i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002591 int Val = SVOp->getMaskElt(i);
2592 if (Val >= 0)
Mon P Wang7bcaefa2009-02-04 01:16:59 +00002593 Mask |= (Val - 4);
Evan Cheng506d3df2006-03-29 23:07:14 +00002594 if (i != 4)
2595 Mask <<= 2;
2596 }
Evan Cheng506d3df2006-03-29 23:07:14 +00002597 return Mask;
2598}
2599
2600/// getShufflePSHUFLWImmediate - Return the appropriate immediate to shuffle
2601/// the specified isShuffleMask VECTOR_SHUFFLE mask with PSHUFLW
2602/// instructions.
2603unsigned X86::getShufflePSHUFLWImmediate(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002604 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
Evan Cheng506d3df2006-03-29 23:07:14 +00002605 unsigned Mask = 0;
2606 // 8 nodes, but we only care about the first 4.
2607 for (int i = 3; i >= 0; --i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002608 int Val = SVOp->getMaskElt(i);
2609 if (Val >= 0)
2610 Mask |= Val;
Evan Cheng506d3df2006-03-29 23:07:14 +00002611 if (i != 0)
2612 Mask <<= 2;
2613 }
Evan Cheng506d3df2006-03-29 23:07:14 +00002614 return Mask;
2615}
2616
Nate Begeman9008ca62009-04-27 18:41:29 +00002617/// CommuteVectorShuffle - Swap vector_shuffle operands as well as values in
2618/// their permute mask.
2619static SDValue CommuteVectorShuffle(ShuffleVectorSDNode *SVOp,
2620 SelectionDAG &DAG) {
2621 MVT VT = SVOp->getValueType(0);
Nate Begeman5a5ca152009-04-29 05:20:52 +00002622 unsigned NumElems = VT.getVectorNumElements();
Nate Begeman9008ca62009-04-27 18:41:29 +00002623 SmallVector<int, 8> MaskVec;
2624
Nate Begeman5a5ca152009-04-29 05:20:52 +00002625 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002626 int idx = SVOp->getMaskElt(i);
2627 if (idx < 0)
2628 MaskVec.push_back(idx);
Nate Begeman5a5ca152009-04-29 05:20:52 +00002629 else if (idx < (int)NumElems)
Nate Begeman9008ca62009-04-27 18:41:29 +00002630 MaskVec.push_back(idx + NumElems);
Evan Cheng5ced1d82006-04-06 23:23:56 +00002631 else
Nate Begeman9008ca62009-04-27 18:41:29 +00002632 MaskVec.push_back(idx - NumElems);
Evan Cheng5ced1d82006-04-06 23:23:56 +00002633 }
Nate Begeman9008ca62009-04-27 18:41:29 +00002634 return DAG.getVectorShuffle(VT, SVOp->getDebugLoc(), SVOp->getOperand(1),
2635 SVOp->getOperand(0), &MaskVec[0]);
Evan Cheng5ced1d82006-04-06 23:23:56 +00002636}
2637
Evan Cheng779ccea2007-12-07 21:30:01 +00002638/// CommuteVectorShuffleMask - Change values in a shuffle permute mask assuming
2639/// the two vector operands have swapped position.
Nate Begeman9008ca62009-04-27 18:41:29 +00002640static void CommuteVectorShuffleMask(SmallVectorImpl<int> &Mask, MVT VT) {
Nate Begeman5a5ca152009-04-29 05:20:52 +00002641 unsigned NumElems = VT.getVectorNumElements();
2642 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002643 int idx = Mask[i];
2644 if (idx < 0)
Evan Cheng8a86c3f2007-12-07 08:07:39 +00002645 continue;
Nate Begeman5a5ca152009-04-29 05:20:52 +00002646 else if (idx < (int)NumElems)
Nate Begeman9008ca62009-04-27 18:41:29 +00002647 Mask[i] = idx + NumElems;
Evan Cheng8a86c3f2007-12-07 08:07:39 +00002648 else
Nate Begeman9008ca62009-04-27 18:41:29 +00002649 Mask[i] = idx - NumElems;
Evan Cheng8a86c3f2007-12-07 08:07:39 +00002650 }
Evan Cheng8a86c3f2007-12-07 08:07:39 +00002651}
2652
Evan Cheng533a0aa2006-04-19 20:35:22 +00002653/// ShouldXformToMOVHLPS - Return true if the node should be transformed to
2654/// match movhlps. The lower half elements should come from upper half of
2655/// V1 (and in order), and the upper half elements should come from the upper
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00002656/// half of V2 (and in order).
Nate Begeman9008ca62009-04-27 18:41:29 +00002657static bool ShouldXformToMOVHLPS(ShuffleVectorSDNode *Op) {
2658 if (Op->getValueType(0).getVectorNumElements() != 4)
Evan Cheng533a0aa2006-04-19 20:35:22 +00002659 return false;
2660 for (unsigned i = 0, e = 2; i != e; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00002661 if (!isUndefOrEqual(Op->getMaskElt(i), i+2))
Evan Cheng533a0aa2006-04-19 20:35:22 +00002662 return false;
2663 for (unsigned i = 2; i != 4; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00002664 if (!isUndefOrEqual(Op->getMaskElt(i), i+4))
Evan Cheng533a0aa2006-04-19 20:35:22 +00002665 return false;
2666 return true;
2667}
2668
Evan Cheng5ced1d82006-04-06 23:23:56 +00002669/// isScalarLoadToVector - Returns true if the node is a scalar load that
Evan Cheng7e2ff772008-05-08 00:57:18 +00002670/// is promoted to a vector. It also returns the LoadSDNode by reference if
2671/// required.
2672static bool isScalarLoadToVector(SDNode *N, LoadSDNode **LD = NULL) {
Evan Cheng0b457f02008-09-25 20:50:48 +00002673 if (N->getOpcode() != ISD::SCALAR_TO_VECTOR)
2674 return false;
2675 N = N->getOperand(0).getNode();
2676 if (!ISD::isNON_EXTLoad(N))
2677 return false;
2678 if (LD)
2679 *LD = cast<LoadSDNode>(N);
2680 return true;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002681}
2682
Evan Cheng533a0aa2006-04-19 20:35:22 +00002683/// ShouldXformToMOVLP{S|D} - Return true if the node should be transformed to
2684/// match movlp{s|d}. The lower half elements should come from lower half of
2685/// V1 (and in order), and the upper half elements should come from the upper
2686/// half of V2 (and in order). And since V1 will become the source of the
2687/// MOVLP, it must be either a vector load or a scalar load to vector.
Nate Begeman9008ca62009-04-27 18:41:29 +00002688static bool ShouldXformToMOVLP(SDNode *V1, SDNode *V2,
2689 ShuffleVectorSDNode *Op) {
Evan Cheng466685d2006-10-09 20:57:25 +00002690 if (!ISD::isNON_EXTLoad(V1) && !isScalarLoadToVector(V1))
Evan Cheng533a0aa2006-04-19 20:35:22 +00002691 return false;
Evan Cheng23425f52006-10-09 21:39:25 +00002692 // Is V2 is a vector load, don't do this transformation. We will try to use
2693 // load folding shufps op.
2694 if (ISD::isNON_EXTLoad(V2))
2695 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002696
Nate Begeman5a5ca152009-04-29 05:20:52 +00002697 unsigned NumElems = Op->getValueType(0).getVectorNumElements();
Nate Begeman9008ca62009-04-27 18:41:29 +00002698
Evan Cheng533a0aa2006-04-19 20:35:22 +00002699 if (NumElems != 2 && NumElems != 4)
2700 return false;
Nate Begeman5a5ca152009-04-29 05:20:52 +00002701 for (unsigned i = 0, e = NumElems/2; i != e; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00002702 if (!isUndefOrEqual(Op->getMaskElt(i), i))
Evan Cheng533a0aa2006-04-19 20:35:22 +00002703 return false;
Nate Begeman5a5ca152009-04-29 05:20:52 +00002704 for (unsigned i = NumElems/2; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00002705 if (!isUndefOrEqual(Op->getMaskElt(i), i+NumElems))
Evan Cheng533a0aa2006-04-19 20:35:22 +00002706 return false;
2707 return true;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002708}
2709
Evan Cheng39623da2006-04-20 08:58:49 +00002710/// isSplatVector - Returns true if N is a BUILD_VECTOR node whose elements are
2711/// all the same.
2712static bool isSplatVector(SDNode *N) {
2713 if (N->getOpcode() != ISD::BUILD_VECTOR)
2714 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002715
Dan Gohman475871a2008-07-27 21:46:04 +00002716 SDValue SplatValue = N->getOperand(0);
Evan Cheng39623da2006-04-20 08:58:49 +00002717 for (unsigned i = 1, e = N->getNumOperands(); i != e; ++i)
2718 if (N->getOperand(i) != SplatValue)
Evan Cheng5ced1d82006-04-06 23:23:56 +00002719 return false;
2720 return true;
2721}
2722
Evan Cheng213d2cf2007-05-17 18:45:50 +00002723/// isZeroNode - Returns true if Elt is a constant zero or a floating point
2724/// constant +0.0.
Dan Gohman475871a2008-07-27 21:46:04 +00002725static inline bool isZeroNode(SDValue Elt) {
Evan Cheng213d2cf2007-05-17 18:45:50 +00002726 return ((isa<ConstantSDNode>(Elt) &&
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002727 cast<ConstantSDNode>(Elt)->getZExtValue() == 0) ||
Evan Cheng213d2cf2007-05-17 18:45:50 +00002728 (isa<ConstantFPSDNode>(Elt) &&
Dale Johanneseneaf08942007-08-31 04:03:46 +00002729 cast<ConstantFPSDNode>(Elt)->getValueAPF().isPosZero()));
Evan Cheng213d2cf2007-05-17 18:45:50 +00002730}
2731
2732/// isZeroShuffle - Returns true if N is a VECTOR_SHUFFLE that can be resolved
Nate Begeman9008ca62009-04-27 18:41:29 +00002733/// to an zero vector.
Nate Begeman5a5ca152009-04-29 05:20:52 +00002734/// FIXME: move to dag combiner / method on ShuffleVectorSDNode
Nate Begeman9008ca62009-04-27 18:41:29 +00002735static bool isZeroShuffle(ShuffleVectorSDNode *N) {
Dan Gohman475871a2008-07-27 21:46:04 +00002736 SDValue V1 = N->getOperand(0);
2737 SDValue V2 = N->getOperand(1);
Nate Begeman5a5ca152009-04-29 05:20:52 +00002738 unsigned NumElems = N->getValueType(0).getVectorNumElements();
2739 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002740 int Idx = N->getMaskElt(i);
Nate Begeman5a5ca152009-04-29 05:20:52 +00002741 if (Idx >= (int)NumElems) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002742 unsigned Opc = V2.getOpcode();
Rafael Espindola15684b22009-04-24 12:40:33 +00002743 if (Opc == ISD::UNDEF || ISD::isBuildVectorAllZeros(V2.getNode()))
2744 continue;
Nate Begeman9008ca62009-04-27 18:41:29 +00002745 if (Opc != ISD::BUILD_VECTOR || !isZeroNode(V2.getOperand(Idx-NumElems)))
2746 return false;
2747 } else if (Idx >= 0) {
2748 unsigned Opc = V1.getOpcode();
2749 if (Opc == ISD::UNDEF || ISD::isBuildVectorAllZeros(V1.getNode()))
2750 continue;
2751 if (Opc != ISD::BUILD_VECTOR || !isZeroNode(V1.getOperand(Idx)))
Chris Lattner8a594482007-11-25 00:24:49 +00002752 return false;
Evan Cheng213d2cf2007-05-17 18:45:50 +00002753 }
2754 }
2755 return true;
2756}
2757
2758/// getZeroVector - Returns a vector of specified type with all zero elements.
2759///
Dale Johannesenace16102009-02-03 19:33:06 +00002760static SDValue getZeroVector(MVT VT, bool HasSSE2, SelectionDAG &DAG,
2761 DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00002762 assert(VT.isVector() && "Expected a vector type");
Scott Michelfdc40a02009-02-17 22:15:04 +00002763
Chris Lattner8a594482007-11-25 00:24:49 +00002764 // Always build zero vectors as <4 x i32> or <2 x i32> bitcasted to their dest
2765 // type. This ensures they get CSE'd.
Dan Gohman475871a2008-07-27 21:46:04 +00002766 SDValue Vec;
Duncan Sands83ec4b62008-06-06 12:08:01 +00002767 if (VT.getSizeInBits() == 64) { // MMX
Dan Gohman475871a2008-07-27 21:46:04 +00002768 SDValue Cst = DAG.getTargetConstant(0, MVT::i32);
Evan Chenga87008d2009-02-25 22:49:59 +00002769 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v2i32, Cst, Cst);
Evan Chengf0df0312008-05-15 08:39:06 +00002770 } else if (HasSSE2) { // SSE2
Dan Gohman475871a2008-07-27 21:46:04 +00002771 SDValue Cst = DAG.getTargetConstant(0, MVT::i32);
Evan Chenga87008d2009-02-25 22:49:59 +00002772 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst);
Evan Chengf0df0312008-05-15 08:39:06 +00002773 } else { // SSE1
Dan Gohman475871a2008-07-27 21:46:04 +00002774 SDValue Cst = DAG.getTargetConstantFP(+0.0, MVT::f32);
Evan Chenga87008d2009-02-25 22:49:59 +00002775 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4f32, Cst, Cst, Cst, Cst);
Evan Chengf0df0312008-05-15 08:39:06 +00002776 }
Dale Johannesenace16102009-02-03 19:33:06 +00002777 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Vec);
Evan Cheng213d2cf2007-05-17 18:45:50 +00002778}
2779
Chris Lattner8a594482007-11-25 00:24:49 +00002780/// getOnesVector - Returns a vector of specified type with all bits set.
2781///
Dale Johannesenace16102009-02-03 19:33:06 +00002782static SDValue getOnesVector(MVT VT, SelectionDAG &DAG, DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00002783 assert(VT.isVector() && "Expected a vector type");
Scott Michelfdc40a02009-02-17 22:15:04 +00002784
Chris Lattner8a594482007-11-25 00:24:49 +00002785 // Always build ones vectors as <4 x i32> or <2 x i32> bitcasted to their dest
2786 // type. This ensures they get CSE'd.
Dan Gohman475871a2008-07-27 21:46:04 +00002787 SDValue Cst = DAG.getTargetConstant(~0U, MVT::i32);
2788 SDValue Vec;
Duncan Sands83ec4b62008-06-06 12:08:01 +00002789 if (VT.getSizeInBits() == 64) // MMX
Evan Chenga87008d2009-02-25 22:49:59 +00002790 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v2i32, Cst, Cst);
Chris Lattner8a594482007-11-25 00:24:49 +00002791 else // SSE
Evan Chenga87008d2009-02-25 22:49:59 +00002792 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst);
Dale Johannesenace16102009-02-03 19:33:06 +00002793 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Vec);
Chris Lattner8a594482007-11-25 00:24:49 +00002794}
2795
2796
Evan Cheng39623da2006-04-20 08:58:49 +00002797/// NormalizeMask - V2 is a splat, modify the mask (if needed) so all elements
2798/// that point to V2 points to its first element.
Nate Begeman9008ca62009-04-27 18:41:29 +00002799static SDValue NormalizeMask(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG) {
2800 MVT VT = SVOp->getValueType(0);
Nate Begeman5a5ca152009-04-29 05:20:52 +00002801 unsigned NumElems = VT.getVectorNumElements();
Nate Begeman9008ca62009-04-27 18:41:29 +00002802
Evan Cheng39623da2006-04-20 08:58:49 +00002803 bool Changed = false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002804 SmallVector<int, 8> MaskVec;
2805 SVOp->getMask(MaskVec);
2806
Nate Begeman5a5ca152009-04-29 05:20:52 +00002807 for (unsigned i = 0; i != NumElems; ++i) {
2808 if (MaskVec[i] > (int)NumElems) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002809 MaskVec[i] = NumElems;
2810 Changed = true;
Evan Cheng39623da2006-04-20 08:58:49 +00002811 }
Evan Cheng39623da2006-04-20 08:58:49 +00002812 }
Evan Cheng39623da2006-04-20 08:58:49 +00002813 if (Changed)
Nate Begeman9008ca62009-04-27 18:41:29 +00002814 return DAG.getVectorShuffle(VT, SVOp->getDebugLoc(), SVOp->getOperand(0),
2815 SVOp->getOperand(1), &MaskVec[0]);
2816 return SDValue(SVOp, 0);
Evan Cheng39623da2006-04-20 08:58:49 +00002817}
2818
Evan Cheng017dcc62006-04-21 01:05:10 +00002819/// getMOVLMask - Returns a vector_shuffle mask for an movs{s|d}, movd
2820/// operation of specified width.
Nate Begeman9008ca62009-04-27 18:41:29 +00002821static SDValue getMOVL(SelectionDAG &DAG, DebugLoc dl, MVT VT, SDValue V1,
2822 SDValue V2) {
2823 unsigned NumElems = VT.getVectorNumElements();
2824 SmallVector<int, 8> Mask;
2825 Mask.push_back(NumElems);
Evan Cheng39623da2006-04-20 08:58:49 +00002826 for (unsigned i = 1; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00002827 Mask.push_back(i);
2828 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Evan Cheng39623da2006-04-20 08:58:49 +00002829}
2830
Nate Begeman9008ca62009-04-27 18:41:29 +00002831/// getUnpackl - Returns a vector_shuffle node for an unpackl operation.
2832static SDValue getUnpackl(SelectionDAG &DAG, DebugLoc dl, MVT VT, SDValue V1,
2833 SDValue V2) {
2834 unsigned NumElems = VT.getVectorNumElements();
2835 SmallVector<int, 8> Mask;
Evan Chengc575ca22006-04-17 20:43:08 +00002836 for (unsigned i = 0, e = NumElems/2; i != e; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002837 Mask.push_back(i);
2838 Mask.push_back(i + NumElems);
Evan Chengc575ca22006-04-17 20:43:08 +00002839 }
Nate Begeman9008ca62009-04-27 18:41:29 +00002840 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Evan Chengc575ca22006-04-17 20:43:08 +00002841}
2842
Nate Begeman9008ca62009-04-27 18:41:29 +00002843/// getUnpackhMask - Returns a vector_shuffle node for an unpackh operation.
2844static SDValue getUnpackh(SelectionDAG &DAG, DebugLoc dl, MVT VT, SDValue V1,
2845 SDValue V2) {
2846 unsigned NumElems = VT.getVectorNumElements();
Evan Cheng39623da2006-04-20 08:58:49 +00002847 unsigned Half = NumElems/2;
Nate Begeman9008ca62009-04-27 18:41:29 +00002848 SmallVector<int, 8> Mask;
Evan Cheng39623da2006-04-20 08:58:49 +00002849 for (unsigned i = 0; i != Half; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002850 Mask.push_back(i + Half);
2851 Mask.push_back(i + NumElems + Half);
Evan Cheng39623da2006-04-20 08:58:49 +00002852 }
Nate Begeman9008ca62009-04-27 18:41:29 +00002853 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Chris Lattner62098042008-03-09 01:05:04 +00002854}
2855
Evan Cheng0c0f83f2008-04-05 00:30:36 +00002856/// PromoteSplat - Promote a splat of v4f32, v8i16 or v16i8 to v4i32.
Nate Begeman9008ca62009-04-27 18:41:29 +00002857static SDValue PromoteSplat(ShuffleVectorSDNode *SV, SelectionDAG &DAG,
2858 bool HasSSE2) {
2859 if (SV->getValueType(0).getVectorNumElements() <= 4)
2860 return SDValue(SV, 0);
2861
2862 MVT PVT = MVT::v4f32;
2863 MVT VT = SV->getValueType(0);
2864 DebugLoc dl = SV->getDebugLoc();
2865 SDValue V1 = SV->getOperand(0);
2866 int NumElems = VT.getVectorNumElements();
2867 int EltNo = SV->getSplatIndex();
Rafael Espindola15684b22009-04-24 12:40:33 +00002868
Nate Begeman9008ca62009-04-27 18:41:29 +00002869 // unpack elements to the correct location
2870 while (NumElems > 4) {
2871 if (EltNo < NumElems/2) {
2872 V1 = getUnpackl(DAG, dl, VT, V1, V1);
2873 } else {
2874 V1 = getUnpackh(DAG, dl, VT, V1, V1);
2875 EltNo -= NumElems/2;
2876 }
2877 NumElems >>= 1;
2878 }
2879
2880 // Perform the splat.
2881 int SplatMask[4] = { EltNo, EltNo, EltNo, EltNo };
Dale Johannesenace16102009-02-03 19:33:06 +00002882 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, PVT, V1);
Nate Begeman9008ca62009-04-27 18:41:29 +00002883 V1 = DAG.getVectorShuffle(PVT, dl, V1, DAG.getUNDEF(PVT), &SplatMask[0]);
2884 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, V1);
Evan Chengc575ca22006-04-17 20:43:08 +00002885}
2886
Evan Chengba05f722006-04-21 23:03:30 +00002887/// getShuffleVectorZeroOrUndef - Return a vector_shuffle of the specified
Chris Lattner8a594482007-11-25 00:24:49 +00002888/// vector of zero or undef vector. This produces a shuffle where the low
2889/// element of V2 is swizzled into the zero/undef vector, landing at element
2890/// Idx. This produces a shuffle mask like 4,1,2,3 (idx=0) or 0,1,2,4 (idx=3).
Dan Gohman475871a2008-07-27 21:46:04 +00002891static SDValue getShuffleVectorZeroOrUndef(SDValue V2, unsigned Idx,
Evan Chengf0df0312008-05-15 08:39:06 +00002892 bool isZero, bool HasSSE2,
2893 SelectionDAG &DAG) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00002894 MVT VT = V2.getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00002895 SDValue V1 = isZero
Nate Begeman9008ca62009-04-27 18:41:29 +00002896 ? getZeroVector(VT, HasSSE2, DAG, V2.getDebugLoc()) : DAG.getUNDEF(VT);
2897 unsigned NumElems = VT.getVectorNumElements();
2898 SmallVector<int, 16> MaskVec;
Chris Lattner8a594482007-11-25 00:24:49 +00002899 for (unsigned i = 0; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00002900 // If this is the insertion idx, put the low elt of V2 here.
2901 MaskVec.push_back(i == Idx ? NumElems : i);
2902 return DAG.getVectorShuffle(VT, V2.getDebugLoc(), V1, V2, &MaskVec[0]);
Evan Cheng017dcc62006-04-21 01:05:10 +00002903}
2904
Evan Chengf26ffe92008-05-29 08:22:04 +00002905/// getNumOfConsecutiveZeros - Return the number of elements in a result of
2906/// a shuffle that is zero.
2907static
Nate Begeman9008ca62009-04-27 18:41:29 +00002908unsigned getNumOfConsecutiveZeros(ShuffleVectorSDNode *SVOp, int NumElems,
2909 bool Low, SelectionDAG &DAG) {
Evan Chengf26ffe92008-05-29 08:22:04 +00002910 unsigned NumZeros = 0;
Nate Begeman9008ca62009-04-27 18:41:29 +00002911 for (int i = 0; i < NumElems; ++i) {
Evan Chengab262272008-06-25 20:52:59 +00002912 unsigned Index = Low ? i : NumElems-i-1;
Nate Begeman9008ca62009-04-27 18:41:29 +00002913 int Idx = SVOp->getMaskElt(Index);
2914 if (Idx < 0) {
Evan Chengf26ffe92008-05-29 08:22:04 +00002915 ++NumZeros;
2916 continue;
2917 }
Nate Begeman9008ca62009-04-27 18:41:29 +00002918 SDValue Elt = DAG.getShuffleScalarElt(SVOp, Index);
Gabor Greifba36cb52008-08-28 21:40:38 +00002919 if (Elt.getNode() && isZeroNode(Elt))
Evan Chengf26ffe92008-05-29 08:22:04 +00002920 ++NumZeros;
2921 else
2922 break;
2923 }
2924 return NumZeros;
2925}
2926
2927/// isVectorShift - Returns true if the shuffle can be implemented as a
2928/// logical left or right shift of a vector.
Nate Begeman9008ca62009-04-27 18:41:29 +00002929/// FIXME: split into pslldqi, psrldqi, palignr variants.
2930static bool isVectorShift(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG,
Dan Gohman475871a2008-07-27 21:46:04 +00002931 bool &isLeft, SDValue &ShVal, unsigned &ShAmt) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002932 int NumElems = SVOp->getValueType(0).getVectorNumElements();
Evan Chengf26ffe92008-05-29 08:22:04 +00002933
2934 isLeft = true;
Nate Begeman9008ca62009-04-27 18:41:29 +00002935 unsigned NumZeros = getNumOfConsecutiveZeros(SVOp, NumElems, true, DAG);
Evan Chengf26ffe92008-05-29 08:22:04 +00002936 if (!NumZeros) {
2937 isLeft = false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002938 NumZeros = getNumOfConsecutiveZeros(SVOp, NumElems, false, DAG);
Evan Chengf26ffe92008-05-29 08:22:04 +00002939 if (!NumZeros)
2940 return false;
2941 }
Evan Chengf26ffe92008-05-29 08:22:04 +00002942 bool SeenV1 = false;
2943 bool SeenV2 = false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002944 for (int i = NumZeros; i < NumElems; ++i) {
2945 int Val = isLeft ? (i - NumZeros) : i;
2946 int Idx = SVOp->getMaskElt(isLeft ? i : (i - NumZeros));
2947 if (Idx < 0)
Evan Chengf26ffe92008-05-29 08:22:04 +00002948 continue;
Nate Begeman9008ca62009-04-27 18:41:29 +00002949 if (Idx < NumElems)
Evan Chengf26ffe92008-05-29 08:22:04 +00002950 SeenV1 = true;
2951 else {
Nate Begeman9008ca62009-04-27 18:41:29 +00002952 Idx -= NumElems;
Evan Chengf26ffe92008-05-29 08:22:04 +00002953 SeenV2 = true;
2954 }
Nate Begeman9008ca62009-04-27 18:41:29 +00002955 if (Idx != Val)
Evan Chengf26ffe92008-05-29 08:22:04 +00002956 return false;
2957 }
2958 if (SeenV1 && SeenV2)
2959 return false;
2960
Nate Begeman9008ca62009-04-27 18:41:29 +00002961 ShVal = SeenV1 ? SVOp->getOperand(0) : SVOp->getOperand(1);
Evan Chengf26ffe92008-05-29 08:22:04 +00002962 ShAmt = NumZeros;
2963 return true;
2964}
2965
2966
Evan Chengc78d3b42006-04-24 18:01:45 +00002967/// LowerBuildVectorv16i8 - Custom lower build_vector of v16i8.
2968///
Dan Gohman475871a2008-07-27 21:46:04 +00002969static SDValue LowerBuildVectorv16i8(SDValue Op, unsigned NonZeros,
Evan Chengc78d3b42006-04-24 18:01:45 +00002970 unsigned NumNonZero, unsigned NumZero,
Evan Cheng25ab6902006-09-08 06:48:29 +00002971 SelectionDAG &DAG, TargetLowering &TLI) {
Evan Chengc78d3b42006-04-24 18:01:45 +00002972 if (NumNonZero > 8)
Dan Gohman475871a2008-07-27 21:46:04 +00002973 return SDValue();
Evan Chengc78d3b42006-04-24 18:01:45 +00002974
Dale Johannesen6f38cb62009-02-07 19:59:05 +00002975 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00002976 SDValue V(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00002977 bool First = true;
2978 for (unsigned i = 0; i < 16; ++i) {
2979 bool ThisIsNonZero = (NonZeros & (1 << i)) != 0;
2980 if (ThisIsNonZero && First) {
2981 if (NumZero)
Dale Johannesenace16102009-02-03 19:33:06 +00002982 V = getZeroVector(MVT::v8i16, true, DAG, dl);
Evan Chengc78d3b42006-04-24 18:01:45 +00002983 else
Dale Johannesene8d72302009-02-06 23:05:02 +00002984 V = DAG.getUNDEF(MVT::v8i16);
Evan Chengc78d3b42006-04-24 18:01:45 +00002985 First = false;
2986 }
2987
2988 if ((i & 1) != 0) {
Dan Gohman475871a2008-07-27 21:46:04 +00002989 SDValue ThisElt(0, 0), LastElt(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00002990 bool LastIsNonZero = (NonZeros & (1 << (i-1))) != 0;
2991 if (LastIsNonZero) {
Scott Michelfdc40a02009-02-17 22:15:04 +00002992 LastElt = DAG.getNode(ISD::ZERO_EXTEND, dl,
Dale Johannesenace16102009-02-03 19:33:06 +00002993 MVT::i16, Op.getOperand(i-1));
Evan Chengc78d3b42006-04-24 18:01:45 +00002994 }
2995 if (ThisIsNonZero) {
Dale Johannesenace16102009-02-03 19:33:06 +00002996 ThisElt = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i16, Op.getOperand(i));
2997 ThisElt = DAG.getNode(ISD::SHL, dl, MVT::i16,
Evan Chengc78d3b42006-04-24 18:01:45 +00002998 ThisElt, DAG.getConstant(8, MVT::i8));
2999 if (LastIsNonZero)
Dale Johannesenace16102009-02-03 19:33:06 +00003000 ThisElt = DAG.getNode(ISD::OR, dl, MVT::i16, ThisElt, LastElt);
Evan Chengc78d3b42006-04-24 18:01:45 +00003001 } else
3002 ThisElt = LastElt;
3003
Gabor Greifba36cb52008-08-28 21:40:38 +00003004 if (ThisElt.getNode())
Dale Johannesenace16102009-02-03 19:33:06 +00003005 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, V, ThisElt,
Chris Lattner0bd48932008-01-17 07:00:52 +00003006 DAG.getIntPtrConstant(i/2));
Evan Chengc78d3b42006-04-24 18:01:45 +00003007 }
3008 }
3009
Dale Johannesenace16102009-02-03 19:33:06 +00003010 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, V);
Evan Chengc78d3b42006-04-24 18:01:45 +00003011}
3012
Bill Wendlinga348c562007-03-22 18:42:45 +00003013/// LowerBuildVectorv8i16 - Custom lower build_vector of v8i16.
Evan Chengc78d3b42006-04-24 18:01:45 +00003014///
Dan Gohman475871a2008-07-27 21:46:04 +00003015static SDValue LowerBuildVectorv8i16(SDValue Op, unsigned NonZeros,
Evan Chengc78d3b42006-04-24 18:01:45 +00003016 unsigned NumNonZero, unsigned NumZero,
Evan Cheng25ab6902006-09-08 06:48:29 +00003017 SelectionDAG &DAG, TargetLowering &TLI) {
Evan Chengc78d3b42006-04-24 18:01:45 +00003018 if (NumNonZero > 4)
Dan Gohman475871a2008-07-27 21:46:04 +00003019 return SDValue();
Evan Chengc78d3b42006-04-24 18:01:45 +00003020
Dale Johannesen6f38cb62009-02-07 19:59:05 +00003021 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00003022 SDValue V(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00003023 bool First = true;
3024 for (unsigned i = 0; i < 8; ++i) {
3025 bool isNonZero = (NonZeros & (1 << i)) != 0;
3026 if (isNonZero) {
3027 if (First) {
3028 if (NumZero)
Dale Johannesenace16102009-02-03 19:33:06 +00003029 V = getZeroVector(MVT::v8i16, true, DAG, dl);
Evan Chengc78d3b42006-04-24 18:01:45 +00003030 else
Dale Johannesene8d72302009-02-06 23:05:02 +00003031 V = DAG.getUNDEF(MVT::v8i16);
Evan Chengc78d3b42006-04-24 18:01:45 +00003032 First = false;
3033 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003034 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl,
Dale Johannesenace16102009-02-03 19:33:06 +00003035 MVT::v8i16, V, Op.getOperand(i),
Chris Lattner0bd48932008-01-17 07:00:52 +00003036 DAG.getIntPtrConstant(i));
Evan Chengc78d3b42006-04-24 18:01:45 +00003037 }
3038 }
3039
3040 return V;
3041}
3042
Evan Chengf26ffe92008-05-29 08:22:04 +00003043/// getVShift - Return a vector logical shift node.
3044///
Dan Gohman475871a2008-07-27 21:46:04 +00003045static SDValue getVShift(bool isLeft, MVT VT, SDValue SrcOp,
Nate Begeman9008ca62009-04-27 18:41:29 +00003046 unsigned NumBits, SelectionDAG &DAG,
3047 const TargetLowering &TLI, DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003048 bool isMMX = VT.getSizeInBits() == 64;
3049 MVT ShVT = isMMX ? MVT::v1i64 : MVT::v2i64;
Evan Chengf26ffe92008-05-29 08:22:04 +00003050 unsigned Opc = isLeft ? X86ISD::VSHL : X86ISD::VSRL;
Dale Johannesenace16102009-02-03 19:33:06 +00003051 SrcOp = DAG.getNode(ISD::BIT_CONVERT, dl, ShVT, SrcOp);
3052 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
3053 DAG.getNode(Opc, dl, ShVT, SrcOp,
Gabor Greif327ef032008-08-28 23:19:51 +00003054 DAG.getConstant(NumBits, TLI.getShiftAmountTy())));
Evan Chengf26ffe92008-05-29 08:22:04 +00003055}
3056
Dan Gohman475871a2008-07-27 21:46:04 +00003057SDValue
3058X86TargetLowering::LowerBUILD_VECTOR(SDValue Op, SelectionDAG &DAG) {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00003059 DebugLoc dl = Op.getDebugLoc();
Chris Lattner8a594482007-11-25 00:24:49 +00003060 // All zero's are handled with pxor, all one's are handled with pcmpeqd.
Gabor Greif327ef032008-08-28 23:19:51 +00003061 if (ISD::isBuildVectorAllZeros(Op.getNode())
3062 || ISD::isBuildVectorAllOnes(Op.getNode())) {
Chris Lattner8a594482007-11-25 00:24:49 +00003063 // Canonicalize this to either <4 x i32> or <2 x i32> (SSE vs MMX) to
3064 // 1) ensure the zero vectors are CSE'd, and 2) ensure that i64 scalars are
3065 // eliminated on x86-32 hosts.
3066 if (Op.getValueType() == MVT::v4i32 || Op.getValueType() == MVT::v2i32)
3067 return Op;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003068
Gabor Greifba36cb52008-08-28 21:40:38 +00003069 if (ISD::isBuildVectorAllOnes(Op.getNode()))
Dale Johannesenace16102009-02-03 19:33:06 +00003070 return getOnesVector(Op.getValueType(), DAG, dl);
3071 return getZeroVector(Op.getValueType(), Subtarget->hasSSE2(), DAG, dl);
Chris Lattner8a594482007-11-25 00:24:49 +00003072 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00003073
Duncan Sands83ec4b62008-06-06 12:08:01 +00003074 MVT VT = Op.getValueType();
3075 MVT EVT = VT.getVectorElementType();
3076 unsigned EVTBits = EVT.getSizeInBits();
Evan Cheng0db9fe62006-04-25 20:13:52 +00003077
3078 unsigned NumElems = Op.getNumOperands();
3079 unsigned NumZero = 0;
3080 unsigned NumNonZero = 0;
3081 unsigned NonZeros = 0;
Chris Lattnerc9517fb2008-03-08 22:48:29 +00003082 bool IsAllConstants = true;
Dan Gohman475871a2008-07-27 21:46:04 +00003083 SmallSet<SDValue, 8> Values;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003084 for (unsigned i = 0; i < NumElems; ++i) {
Dan Gohman475871a2008-07-27 21:46:04 +00003085 SDValue Elt = Op.getOperand(i);
Evan Chengdb2d5242007-12-12 06:45:40 +00003086 if (Elt.getOpcode() == ISD::UNDEF)
3087 continue;
3088 Values.insert(Elt);
3089 if (Elt.getOpcode() != ISD::Constant &&
3090 Elt.getOpcode() != ISD::ConstantFP)
Chris Lattnerc9517fb2008-03-08 22:48:29 +00003091 IsAllConstants = false;
Evan Chengdb2d5242007-12-12 06:45:40 +00003092 if (isZeroNode(Elt))
3093 NumZero++;
3094 else {
3095 NonZeros |= (1 << i);
3096 NumNonZero++;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003097 }
3098 }
3099
Dan Gohman7f321562007-06-25 16:23:39 +00003100 if (NumNonZero == 0) {
Chris Lattner8a594482007-11-25 00:24:49 +00003101 // All undef vector. Return an UNDEF. All zero vectors were handled above.
Dale Johannesene8d72302009-02-06 23:05:02 +00003102 return DAG.getUNDEF(VT);
Dan Gohman7f321562007-06-25 16:23:39 +00003103 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00003104
Chris Lattner67f453a2008-03-09 05:42:06 +00003105 // Special case for single non-zero, non-undef, element.
Evan Chengdb2d5242007-12-12 06:45:40 +00003106 if (NumNonZero == 1 && NumElems <= 4) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00003107 unsigned Idx = CountTrailingZeros_32(NonZeros);
Dan Gohman475871a2008-07-27 21:46:04 +00003108 SDValue Item = Op.getOperand(Idx);
Scott Michelfdc40a02009-02-17 22:15:04 +00003109
Chris Lattner62098042008-03-09 01:05:04 +00003110 // If this is an insertion of an i64 value on x86-32, and if the top bits of
3111 // the value are obviously zero, truncate the value to i32 and do the
3112 // insertion that way. Only do this if the value is non-constant or if the
3113 // value is a constant being inserted into element 0. It is cheaper to do
3114 // a constant pool load than it is to do a movd + shuffle.
3115 if (EVT == MVT::i64 && !Subtarget->is64Bit() &&
3116 (!IsAllConstants || Idx == 0)) {
3117 if (DAG.MaskedValueIsZero(Item, APInt::getBitsSet(64, 32, 64))) {
3118 // Handle MMX and SSE both.
Duncan Sands83ec4b62008-06-06 12:08:01 +00003119 MVT VecVT = VT == MVT::v2i64 ? MVT::v4i32 : MVT::v2i32;
3120 unsigned VecElts = VT == MVT::v2i64 ? 4 : 2;
Scott Michelfdc40a02009-02-17 22:15:04 +00003121
Chris Lattner62098042008-03-09 01:05:04 +00003122 // Truncate the value (which may itself be a constant) to i32, and
3123 // convert it to a vector with movd (S2V+shuffle to zero extend).
Dale Johannesenace16102009-02-03 19:33:06 +00003124 Item = DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, Item);
3125 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VecVT, Item);
Evan Chengf0df0312008-05-15 08:39:06 +00003126 Item = getShuffleVectorZeroOrUndef(Item, 0, true,
3127 Subtarget->hasSSE2(), DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00003128
Chris Lattner62098042008-03-09 01:05:04 +00003129 // Now we have our 32-bit value zero extended in the low element of
3130 // a vector. If Idx != 0, swizzle it into place.
3131 if (Idx != 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003132 SmallVector<int, 4> Mask;
3133 Mask.push_back(Idx);
3134 for (unsigned i = 1; i != VecElts; ++i)
3135 Mask.push_back(i);
3136 Item = DAG.getVectorShuffle(VecVT, dl, Item,
3137 DAG.getUNDEF(Item.getValueType()),
3138 &Mask[0]);
Chris Lattner62098042008-03-09 01:05:04 +00003139 }
Dale Johannesenace16102009-02-03 19:33:06 +00003140 return DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(), Item);
Chris Lattner62098042008-03-09 01:05:04 +00003141 }
3142 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003143
Chris Lattner19f79692008-03-08 22:59:52 +00003144 // If we have a constant or non-constant insertion into the low element of
3145 // a vector, we can do this with SCALAR_TO_VECTOR + shuffle of zero into
3146 // the rest of the elements. This will be matched as movd/movq/movss/movsd
3147 // depending on what the source datatype is. Because we can only get here
3148 // when NumElems <= 4, this only needs to handle i32/f32/i64/f64.
3149 if (Idx == 0 &&
3150 // Don't do this for i64 values on x86-32.
3151 (EVT != MVT::i64 || Subtarget->is64Bit())) {
Dale Johannesenace16102009-02-03 19:33:06 +00003152 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003153 // Turn it into a MOVL (i.e. movss, movsd, or movd) to a zero vector.
Evan Chengf0df0312008-05-15 08:39:06 +00003154 return getShuffleVectorZeroOrUndef(Item, 0, NumZero > 0,
3155 Subtarget->hasSSE2(), DAG);
Chris Lattnerc9517fb2008-03-08 22:48:29 +00003156 }
Evan Chengf26ffe92008-05-29 08:22:04 +00003157
3158 // Is it a vector logical left shift?
3159 if (NumElems == 2 && Idx == 1 &&
3160 isZeroNode(Op.getOperand(0)) && !isZeroNode(Op.getOperand(1))) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003161 unsigned NumBits = VT.getSizeInBits();
Evan Chengf26ffe92008-05-29 08:22:04 +00003162 return getVShift(true, VT,
Scott Michelfdc40a02009-02-17 22:15:04 +00003163 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Dale Johannesenb300d2a2009-02-07 00:55:49 +00003164 VT, Op.getOperand(1)),
Dale Johannesenace16102009-02-03 19:33:06 +00003165 NumBits/2, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00003166 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003167
Chris Lattnerc9517fb2008-03-08 22:48:29 +00003168 if (IsAllConstants) // Otherwise, it's better to do a constpool load.
Dan Gohman475871a2008-07-27 21:46:04 +00003169 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00003170
Chris Lattner19f79692008-03-08 22:59:52 +00003171 // Otherwise, if this is a vector with i32 or f32 elements, and the element
3172 // is a non-constant being inserted into an element other than the low one,
3173 // we can't use a constant pool load. Instead, use SCALAR_TO_VECTOR (aka
3174 // movd/movss) to move this into the low element, then shuffle it into
3175 // place.
Evan Cheng0db9fe62006-04-25 20:13:52 +00003176 if (EVTBits == 32) {
Dale Johannesenace16102009-02-03 19:33:06 +00003177 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
Scott Michelfdc40a02009-02-17 22:15:04 +00003178
Evan Cheng0db9fe62006-04-25 20:13:52 +00003179 // Turn it into a shuffle of zero and zero-extended scalar to vector.
Evan Chengf0df0312008-05-15 08:39:06 +00003180 Item = getShuffleVectorZeroOrUndef(Item, 0, NumZero > 0,
3181 Subtarget->hasSSE2(), DAG);
Nate Begeman9008ca62009-04-27 18:41:29 +00003182 SmallVector<int, 8> MaskVec;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003183 for (unsigned i = 0; i < NumElems; i++)
Nate Begeman9008ca62009-04-27 18:41:29 +00003184 MaskVec.push_back(i == Idx ? 0 : 1);
3185 return DAG.getVectorShuffle(VT, dl, Item, DAG.getUNDEF(VT), &MaskVec[0]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003186 }
3187 }
3188
Chris Lattner67f453a2008-03-09 05:42:06 +00003189 // Splat is obviously ok. Let legalizer expand it to a shuffle.
3190 if (Values.size() == 1)
Dan Gohman475871a2008-07-27 21:46:04 +00003191 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00003192
Dan Gohmana3941172007-07-24 22:55:08 +00003193 // A vector full of immediates; various special cases are already
3194 // handled, so this is best done with a single constant-pool load.
Chris Lattnerc9517fb2008-03-08 22:48:29 +00003195 if (IsAllConstants)
Dan Gohman475871a2008-07-27 21:46:04 +00003196 return SDValue();
Dan Gohmana3941172007-07-24 22:55:08 +00003197
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00003198 // Let legalizer expand 2-wide build_vectors.
Evan Cheng7e2ff772008-05-08 00:57:18 +00003199 if (EVTBits == 64) {
3200 if (NumNonZero == 1) {
3201 // One half is zero or undef.
3202 unsigned Idx = CountTrailingZeros_32(NonZeros);
Dale Johannesenace16102009-02-03 19:33:06 +00003203 SDValue V2 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT,
Evan Cheng7e2ff772008-05-08 00:57:18 +00003204 Op.getOperand(Idx));
Evan Chengf0df0312008-05-15 08:39:06 +00003205 return getShuffleVectorZeroOrUndef(V2, Idx, true,
3206 Subtarget->hasSSE2(), DAG);
Evan Cheng7e2ff772008-05-08 00:57:18 +00003207 }
Dan Gohman475871a2008-07-27 21:46:04 +00003208 return SDValue();
Evan Cheng7e2ff772008-05-08 00:57:18 +00003209 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00003210
3211 // If element VT is < 32 bits, convert it to inserts into a zero vector.
Bill Wendling826f36f2007-03-28 00:57:11 +00003212 if (EVTBits == 8 && NumElems == 16) {
Dan Gohman475871a2008-07-27 21:46:04 +00003213 SDValue V = LowerBuildVectorv16i8(Op, NonZeros,NumNonZero,NumZero, DAG,
Evan Cheng25ab6902006-09-08 06:48:29 +00003214 *this);
Gabor Greifba36cb52008-08-28 21:40:38 +00003215 if (V.getNode()) return V;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003216 }
3217
Bill Wendling826f36f2007-03-28 00:57:11 +00003218 if (EVTBits == 16 && NumElems == 8) {
Dan Gohman475871a2008-07-27 21:46:04 +00003219 SDValue V = LowerBuildVectorv8i16(Op, NonZeros,NumNonZero,NumZero, DAG,
Evan Cheng25ab6902006-09-08 06:48:29 +00003220 *this);
Gabor Greifba36cb52008-08-28 21:40:38 +00003221 if (V.getNode()) return V;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003222 }
3223
3224 // If element VT is == 32 bits, turn it into a number of shuffles.
Dan Gohman475871a2008-07-27 21:46:04 +00003225 SmallVector<SDValue, 8> V;
Chris Lattner5a88b832007-02-25 07:10:00 +00003226 V.resize(NumElems);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003227 if (NumElems == 4 && NumZero > 0) {
3228 for (unsigned i = 0; i < 4; ++i) {
3229 bool isZero = !(NonZeros & (1 << i));
3230 if (isZero)
Dale Johannesenace16102009-02-03 19:33:06 +00003231 V[i] = getZeroVector(VT, Subtarget->hasSSE2(), DAG, dl);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003232 else
Dale Johannesenace16102009-02-03 19:33:06 +00003233 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(i));
Evan Cheng0db9fe62006-04-25 20:13:52 +00003234 }
3235
3236 for (unsigned i = 0; i < 2; ++i) {
3237 switch ((NonZeros & (0x3 << i*2)) >> (i*2)) {
3238 default: break;
3239 case 0:
3240 V[i] = V[i*2]; // Must be a zero vector.
3241 break;
3242 case 1:
Nate Begeman9008ca62009-04-27 18:41:29 +00003243 V[i] = getMOVL(DAG, dl, VT, V[i*2+1], V[i*2]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003244 break;
3245 case 2:
Nate Begeman9008ca62009-04-27 18:41:29 +00003246 V[i] = getMOVL(DAG, dl, VT, V[i*2], V[i*2+1]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003247 break;
3248 case 3:
Nate Begeman9008ca62009-04-27 18:41:29 +00003249 V[i] = getUnpackl(DAG, dl, VT, V[i*2], V[i*2+1]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003250 break;
3251 }
3252 }
3253
Nate Begeman9008ca62009-04-27 18:41:29 +00003254 SmallVector<int, 8> MaskVec;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003255 bool Reverse = (NonZeros & 0x3) == 2;
3256 for (unsigned i = 0; i < 2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003257 MaskVec.push_back(Reverse ? 1-i : i);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003258 Reverse = ((NonZeros & (0x3 << 2)) >> 2) == 2;
3259 for (unsigned i = 0; i < 2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003260 MaskVec.push_back(Reverse ? 1-i+NumElems : i+NumElems);
3261 return DAG.getVectorShuffle(VT, dl, V[0], V[1], &MaskVec[0]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003262 }
3263
3264 if (Values.size() > 2) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003265 // If we have SSE 4.1, Expand into a number of inserts unless the number of
3266 // values to be inserted is equal to the number of elements, in which case
3267 // use the unpack code below in the hopes of matching the consecutive elts
3268 // load merge pattern for shuffles.
3269 // FIXME: We could probably just check that here directly.
3270 if (Values.size() < NumElems && VT.getSizeInBits() == 128 &&
3271 getSubtarget()->hasSSE41()) {
3272 V[0] = DAG.getUNDEF(VT);
3273 for (unsigned i = 0; i < NumElems; ++i)
3274 if (Op.getOperand(i).getOpcode() != ISD::UNDEF)
3275 V[0] = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, VT, V[0],
3276 Op.getOperand(i), DAG.getIntPtrConstant(i));
3277 return V[0];
3278 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00003279 // Expand into a number of unpckl*.
3280 // e.g. for v4f32
3281 // Step 1: unpcklps 0, 2 ==> X: <?, ?, 2, 0>
3282 // : unpcklps 1, 3 ==> Y: <?, ?, 3, 1>
3283 // Step 2: unpcklps X, Y ==> <3, 2, 1, 0>
Evan Cheng0db9fe62006-04-25 20:13:52 +00003284 for (unsigned i = 0; i < NumElems; ++i)
Dale Johannesenace16102009-02-03 19:33:06 +00003285 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(i));
Evan Cheng0db9fe62006-04-25 20:13:52 +00003286 NumElems >>= 1;
3287 while (NumElems != 0) {
3288 for (unsigned i = 0; i < NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003289 V[i] = getUnpackl(DAG, dl, VT, V[i], V[i + NumElems]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003290 NumElems >>= 1;
3291 }
3292 return V[0];
3293 }
3294
Dan Gohman475871a2008-07-27 21:46:04 +00003295 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00003296}
3297
Nate Begemanb9a47b82009-02-23 08:49:38 +00003298// v8i16 shuffles - Prefer shuffles in the following order:
3299// 1. [all] pshuflw, pshufhw, optional move
3300// 2. [ssse3] 1 x pshufb
3301// 3. [ssse3] 2 x pshufb + 1 x por
3302// 4. [all] mov + pshuflw + pshufhw + N x (pextrw + pinsrw)
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003303static
Nate Begeman9008ca62009-04-27 18:41:29 +00003304SDValue LowerVECTOR_SHUFFLEv8i16(ShuffleVectorSDNode *SVOp,
3305 SelectionDAG &DAG, X86TargetLowering &TLI) {
3306 SDValue V1 = SVOp->getOperand(0);
3307 SDValue V2 = SVOp->getOperand(1);
3308 DebugLoc dl = SVOp->getDebugLoc();
Nate Begemanb9a47b82009-02-23 08:49:38 +00003309 SmallVector<int, 8> MaskVals;
Evan Cheng14b32e12007-12-11 01:46:18 +00003310
Nate Begemanb9a47b82009-02-23 08:49:38 +00003311 // Determine if more than 1 of the words in each of the low and high quadwords
3312 // of the result come from the same quadword of one of the two inputs. Undef
3313 // mask values count as coming from any quadword, for better codegen.
3314 SmallVector<unsigned, 4> LoQuad(4);
3315 SmallVector<unsigned, 4> HiQuad(4);
3316 BitVector InputQuads(4);
3317 for (unsigned i = 0; i < 8; ++i) {
3318 SmallVectorImpl<unsigned> &Quad = i < 4 ? LoQuad : HiQuad;
Nate Begeman9008ca62009-04-27 18:41:29 +00003319 int EltIdx = SVOp->getMaskElt(i);
Nate Begemanb9a47b82009-02-23 08:49:38 +00003320 MaskVals.push_back(EltIdx);
3321 if (EltIdx < 0) {
3322 ++Quad[0];
3323 ++Quad[1];
3324 ++Quad[2];
3325 ++Quad[3];
Evan Cheng14b32e12007-12-11 01:46:18 +00003326 continue;
Nate Begemanb9a47b82009-02-23 08:49:38 +00003327 }
3328 ++Quad[EltIdx / 4];
3329 InputQuads.set(EltIdx / 4);
Evan Cheng14b32e12007-12-11 01:46:18 +00003330 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00003331
Nate Begemanb9a47b82009-02-23 08:49:38 +00003332 int BestLoQuad = -1;
Evan Cheng14b32e12007-12-11 01:46:18 +00003333 unsigned MaxQuad = 1;
3334 for (unsigned i = 0; i < 4; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00003335 if (LoQuad[i] > MaxQuad) {
3336 BestLoQuad = i;
3337 MaxQuad = LoQuad[i];
Evan Cheng14b32e12007-12-11 01:46:18 +00003338 }
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003339 }
3340
Nate Begemanb9a47b82009-02-23 08:49:38 +00003341 int BestHiQuad = -1;
Evan Cheng14b32e12007-12-11 01:46:18 +00003342 MaxQuad = 1;
3343 for (unsigned i = 0; i < 4; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00003344 if (HiQuad[i] > MaxQuad) {
3345 BestHiQuad = i;
3346 MaxQuad = HiQuad[i];
Evan Cheng14b32e12007-12-11 01:46:18 +00003347 }
3348 }
3349
Nate Begemanb9a47b82009-02-23 08:49:38 +00003350 // For SSSE3, If all 8 words of the result come from only 1 quadword of each
3351 // of the two input vectors, shuffle them into one input vector so only a
3352 // single pshufb instruction is necessary. If There are more than 2 input
3353 // quads, disable the next transformation since it does not help SSSE3.
3354 bool V1Used = InputQuads[0] || InputQuads[1];
3355 bool V2Used = InputQuads[2] || InputQuads[3];
3356 if (TLI.getSubtarget()->hasSSSE3()) {
3357 if (InputQuads.count() == 2 && V1Used && V2Used) {
3358 BestLoQuad = InputQuads.find_first();
3359 BestHiQuad = InputQuads.find_next(BestLoQuad);
3360 }
3361 if (InputQuads.count() > 2) {
3362 BestLoQuad = -1;
3363 BestHiQuad = -1;
3364 }
3365 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00003366
Nate Begemanb9a47b82009-02-23 08:49:38 +00003367 // If BestLoQuad or BestHiQuad are set, shuffle the quads together and update
3368 // the shuffle mask. If a quad is scored as -1, that means that it contains
3369 // words from all 4 input quadwords.
3370 SDValue NewV;
3371 if (BestLoQuad >= 0 || BestHiQuad >= 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003372 SmallVector<int, 8> MaskV;
3373 MaskV.push_back(BestLoQuad < 0 ? 0 : BestLoQuad);
3374 MaskV.push_back(BestHiQuad < 0 ? 1 : BestHiQuad);
3375 NewV = DAG.getVectorShuffle(MVT::v2i64, dl,
3376 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64, V1),
3377 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64, V2), &MaskV[0]);
Dale Johannesenace16102009-02-03 19:33:06 +00003378 NewV = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, NewV);
Evan Cheng14b32e12007-12-11 01:46:18 +00003379
Nate Begemanb9a47b82009-02-23 08:49:38 +00003380 // Rewrite the MaskVals and assign NewV to V1 if NewV now contains all the
3381 // source words for the shuffle, to aid later transformations.
3382 bool AllWordsInNewV = true;
Mon P Wang37b9a192009-03-11 06:35:11 +00003383 bool InOrder[2] = { true, true };
Evan Cheng14b32e12007-12-11 01:46:18 +00003384 for (unsigned i = 0; i != 8; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00003385 int idx = MaskVals[i];
Mon P Wang37b9a192009-03-11 06:35:11 +00003386 if (idx != (int)i)
3387 InOrder[i/4] = false;
Nate Begemanb9a47b82009-02-23 08:49:38 +00003388 if (idx < 0 || (idx/4) == BestLoQuad || (idx/4) == BestHiQuad)
Evan Cheng14b32e12007-12-11 01:46:18 +00003389 continue;
Nate Begemanb9a47b82009-02-23 08:49:38 +00003390 AllWordsInNewV = false;
3391 break;
Evan Cheng14b32e12007-12-11 01:46:18 +00003392 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00003393
Nate Begemanb9a47b82009-02-23 08:49:38 +00003394 bool pshuflw = AllWordsInNewV, pshufhw = AllWordsInNewV;
3395 if (AllWordsInNewV) {
3396 for (int i = 0; i != 8; ++i) {
3397 int idx = MaskVals[i];
3398 if (idx < 0)
Evan Cheng14b32e12007-12-11 01:46:18 +00003399 continue;
Nate Begemanb9a47b82009-02-23 08:49:38 +00003400 idx = MaskVals[i] = (idx / 4) == BestLoQuad ? (idx & 3) : (idx & 3) + 4;
3401 if ((idx != i) && idx < 4)
3402 pshufhw = false;
3403 if ((idx != i) && idx > 3)
3404 pshuflw = false;
Evan Cheng14b32e12007-12-11 01:46:18 +00003405 }
Nate Begemanb9a47b82009-02-23 08:49:38 +00003406 V1 = NewV;
3407 V2Used = false;
3408 BestLoQuad = 0;
3409 BestHiQuad = 1;
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003410 }
Evan Cheng14b32e12007-12-11 01:46:18 +00003411
Nate Begemanb9a47b82009-02-23 08:49:38 +00003412 // If we've eliminated the use of V2, and the new mask is a pshuflw or
3413 // pshufhw, that's as cheap as it gets. Return the new shuffle.
Mon P Wang37b9a192009-03-11 06:35:11 +00003414 if ((pshufhw && InOrder[0]) || (pshuflw && InOrder[1])) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003415 return DAG.getVectorShuffle(MVT::v8i16, dl, NewV,
3416 DAG.getUNDEF(MVT::v8i16), &MaskVals[0]);
Evan Cheng14b32e12007-12-11 01:46:18 +00003417 }
Evan Cheng14b32e12007-12-11 01:46:18 +00003418 }
Nate Begemanb9a47b82009-02-23 08:49:38 +00003419
3420 // If we have SSSE3, and all words of the result are from 1 input vector,
3421 // case 2 is generated, otherwise case 3 is generated. If no SSSE3
3422 // is present, fall back to case 4.
3423 if (TLI.getSubtarget()->hasSSSE3()) {
3424 SmallVector<SDValue,16> pshufbMask;
3425
3426 // If we have elements from both input vectors, set the high bit of the
3427 // shuffle mask element to zero out elements that come from V2 in the V1
3428 // mask, and elements that come from V1 in the V2 mask, so that the two
3429 // results can be OR'd together.
3430 bool TwoInputs = V1Used && V2Used;
3431 for (unsigned i = 0; i != 8; ++i) {
3432 int EltIdx = MaskVals[i] * 2;
3433 if (TwoInputs && (EltIdx >= 16)) {
3434 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
3435 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
3436 continue;
3437 }
3438 pshufbMask.push_back(DAG.getConstant(EltIdx, MVT::i8));
3439 pshufbMask.push_back(DAG.getConstant(EltIdx+1, MVT::i8));
3440 }
3441 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, V1);
3442 V1 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V1,
Evan Chenga87008d2009-02-25 22:49:59 +00003443 DAG.getNode(ISD::BUILD_VECTOR, dl,
3444 MVT::v16i8, &pshufbMask[0], 16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00003445 if (!TwoInputs)
3446 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, V1);
3447
3448 // Calculate the shuffle mask for the second input, shuffle it, and
3449 // OR it with the first shuffled input.
3450 pshufbMask.clear();
3451 for (unsigned i = 0; i != 8; ++i) {
3452 int EltIdx = MaskVals[i] * 2;
3453 if (EltIdx < 16) {
3454 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
3455 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
3456 continue;
3457 }
3458 pshufbMask.push_back(DAG.getConstant(EltIdx - 16, MVT::i8));
3459 pshufbMask.push_back(DAG.getConstant(EltIdx - 15, MVT::i8));
3460 }
3461 V2 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, V2);
3462 V2 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V2,
Evan Chenga87008d2009-02-25 22:49:59 +00003463 DAG.getNode(ISD::BUILD_VECTOR, dl,
3464 MVT::v16i8, &pshufbMask[0], 16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00003465 V1 = DAG.getNode(ISD::OR, dl, MVT::v16i8, V1, V2);
3466 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, V1);
3467 }
3468
3469 // If BestLoQuad >= 0, generate a pshuflw to put the low elements in order,
3470 // and update MaskVals with new element order.
3471 BitVector InOrder(8);
3472 if (BestLoQuad >= 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003473 SmallVector<int, 8> MaskV;
Nate Begemanb9a47b82009-02-23 08:49:38 +00003474 for (int i = 0; i != 4; ++i) {
3475 int idx = MaskVals[i];
3476 if (idx < 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003477 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00003478 InOrder.set(i);
3479 } else if ((idx / 4) == BestLoQuad) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003480 MaskV.push_back(idx & 3);
Nate Begemanb9a47b82009-02-23 08:49:38 +00003481 InOrder.set(i);
3482 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00003483 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00003484 }
3485 }
3486 for (unsigned i = 4; i != 8; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003487 MaskV.push_back(i);
3488 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV, DAG.getUNDEF(MVT::v8i16),
3489 &MaskV[0]);
Nate Begemanb9a47b82009-02-23 08:49:38 +00003490 }
3491
3492 // If BestHi >= 0, generate a pshufhw to put the high elements in order,
3493 // and update MaskVals with the new element order.
3494 if (BestHiQuad >= 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003495 SmallVector<int, 8> MaskV;
Nate Begemanb9a47b82009-02-23 08:49:38 +00003496 for (unsigned i = 0; i != 4; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003497 MaskV.push_back(i);
Nate Begemanb9a47b82009-02-23 08:49:38 +00003498 for (unsigned i = 4; i != 8; ++i) {
3499 int idx = MaskVals[i];
3500 if (idx < 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003501 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00003502 InOrder.set(i);
3503 } else if ((idx / 4) == BestHiQuad) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003504 MaskV.push_back((idx & 3) + 4);
Nate Begemanb9a47b82009-02-23 08:49:38 +00003505 InOrder.set(i);
3506 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00003507 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00003508 }
3509 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003510 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV, DAG.getUNDEF(MVT::v8i16),
3511 &MaskV[0]);
Nate Begemanb9a47b82009-02-23 08:49:38 +00003512 }
3513
3514 // In case BestHi & BestLo were both -1, which means each quadword has a word
3515 // from each of the four input quadwords, calculate the InOrder bitvector now
3516 // before falling through to the insert/extract cleanup.
3517 if (BestLoQuad == -1 && BestHiQuad == -1) {
3518 NewV = V1;
3519 for (int i = 0; i != 8; ++i)
3520 if (MaskVals[i] < 0 || MaskVals[i] == i)
3521 InOrder.set(i);
3522 }
3523
3524 // The other elements are put in the right place using pextrw and pinsrw.
3525 for (unsigned i = 0; i != 8; ++i) {
3526 if (InOrder[i])
3527 continue;
3528 int EltIdx = MaskVals[i];
3529 if (EltIdx < 0)
3530 continue;
3531 SDValue ExtOp = (EltIdx < 8)
3532 ? DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, V1,
3533 DAG.getIntPtrConstant(EltIdx))
3534 : DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, V2,
3535 DAG.getIntPtrConstant(EltIdx - 8));
3536 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, ExtOp,
3537 DAG.getIntPtrConstant(i));
3538 }
3539 return NewV;
3540}
3541
3542// v16i8 shuffles - Prefer shuffles in the following order:
3543// 1. [ssse3] 1 x pshufb
3544// 2. [ssse3] 2 x pshufb + 1 x por
3545// 3. [all] v8i16 shuffle + N x pextrw + rotate + pinsrw
3546static
Nate Begeman9008ca62009-04-27 18:41:29 +00003547SDValue LowerVECTOR_SHUFFLEv16i8(ShuffleVectorSDNode *SVOp,
3548 SelectionDAG &DAG, X86TargetLowering &TLI) {
3549 SDValue V1 = SVOp->getOperand(0);
3550 SDValue V2 = SVOp->getOperand(1);
3551 DebugLoc dl = SVOp->getDebugLoc();
Nate Begemanb9a47b82009-02-23 08:49:38 +00003552 SmallVector<int, 16> MaskVals;
Nate Begeman9008ca62009-04-27 18:41:29 +00003553 SVOp->getMask(MaskVals);
Nate Begemanb9a47b82009-02-23 08:49:38 +00003554
3555 // If we have SSSE3, case 1 is generated when all result bytes come from
3556 // one of the inputs. Otherwise, case 2 is generated. If no SSSE3 is
3557 // present, fall back to case 3.
3558 // FIXME: kill V2Only once shuffles are canonizalized by getNode.
3559 bool V1Only = true;
3560 bool V2Only = true;
3561 for (unsigned i = 0; i < 16; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003562 int EltIdx = MaskVals[i];
Nate Begemanb9a47b82009-02-23 08:49:38 +00003563 if (EltIdx < 0)
3564 continue;
3565 if (EltIdx < 16)
3566 V2Only = false;
3567 else
3568 V1Only = false;
3569 }
3570
3571 // If SSSE3, use 1 pshufb instruction per vector with elements in the result.
3572 if (TLI.getSubtarget()->hasSSSE3()) {
3573 SmallVector<SDValue,16> pshufbMask;
3574
3575 // If all result elements are from one input vector, then only translate
3576 // undef mask values to 0x80 (zero out result) in the pshufb mask.
3577 //
3578 // Otherwise, we have elements from both input vectors, and must zero out
3579 // elements that come from V2 in the first mask, and V1 in the second mask
3580 // so that we can OR them together.
3581 bool TwoInputs = !(V1Only || V2Only);
3582 for (unsigned i = 0; i != 16; ++i) {
3583 int EltIdx = MaskVals[i];
3584 if (EltIdx < 0 || (TwoInputs && EltIdx >= 16)) {
3585 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
3586 continue;
3587 }
3588 pshufbMask.push_back(DAG.getConstant(EltIdx, MVT::i8));
3589 }
3590 // If all the elements are from V2, assign it to V1 and return after
3591 // building the first pshufb.
3592 if (V2Only)
3593 V1 = V2;
3594 V1 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V1,
Evan Chenga87008d2009-02-25 22:49:59 +00003595 DAG.getNode(ISD::BUILD_VECTOR, dl,
3596 MVT::v16i8, &pshufbMask[0], 16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00003597 if (!TwoInputs)
3598 return V1;
3599
3600 // Calculate the shuffle mask for the second input, shuffle it, and
3601 // OR it with the first shuffled input.
3602 pshufbMask.clear();
3603 for (unsigned i = 0; i != 16; ++i) {
3604 int EltIdx = MaskVals[i];
3605 if (EltIdx < 16) {
3606 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
3607 continue;
3608 }
3609 pshufbMask.push_back(DAG.getConstant(EltIdx - 16, MVT::i8));
3610 }
3611 V2 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V2,
Evan Chenga87008d2009-02-25 22:49:59 +00003612 DAG.getNode(ISD::BUILD_VECTOR, dl,
3613 MVT::v16i8, &pshufbMask[0], 16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00003614 return DAG.getNode(ISD::OR, dl, MVT::v16i8, V1, V2);
3615 }
3616
3617 // No SSSE3 - Calculate in place words and then fix all out of place words
3618 // With 0-16 extracts & inserts. Worst case is 16 bytes out of order from
3619 // the 16 different words that comprise the two doublequadword input vectors.
3620 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, V1);
3621 V2 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, V2);
3622 SDValue NewV = V2Only ? V2 : V1;
3623 for (int i = 0; i != 8; ++i) {
3624 int Elt0 = MaskVals[i*2];
3625 int Elt1 = MaskVals[i*2+1];
3626
3627 // This word of the result is all undef, skip it.
3628 if (Elt0 < 0 && Elt1 < 0)
3629 continue;
3630
3631 // This word of the result is already in the correct place, skip it.
3632 if (V1Only && (Elt0 == i*2) && (Elt1 == i*2+1))
3633 continue;
3634 if (V2Only && (Elt0 == i*2+16) && (Elt1 == i*2+17))
3635 continue;
3636
3637 SDValue Elt0Src = Elt0 < 16 ? V1 : V2;
3638 SDValue Elt1Src = Elt1 < 16 ? V1 : V2;
3639 SDValue InsElt;
Mon P Wang6b3ef692009-03-11 18:47:57 +00003640
3641 // If Elt0 and Elt1 are defined, are consecutive, and can be load
3642 // using a single extract together, load it and store it.
3643 if ((Elt0 >= 0) && ((Elt0 + 1) == Elt1) && ((Elt0 & 1) == 0)) {
3644 InsElt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, Elt1Src,
3645 DAG.getIntPtrConstant(Elt1 / 2));
3646 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, InsElt,
3647 DAG.getIntPtrConstant(i));
3648 continue;
3649 }
3650
Nate Begemanb9a47b82009-02-23 08:49:38 +00003651 // If Elt1 is defined, extract it from the appropriate source. If the
Mon P Wang6b3ef692009-03-11 18:47:57 +00003652 // source byte is not also odd, shift the extracted word left 8 bits
3653 // otherwise clear the bottom 8 bits if we need to do an or.
Nate Begemanb9a47b82009-02-23 08:49:38 +00003654 if (Elt1 >= 0) {
3655 InsElt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, Elt1Src,
3656 DAG.getIntPtrConstant(Elt1 / 2));
3657 if ((Elt1 & 1) == 0)
3658 InsElt = DAG.getNode(ISD::SHL, dl, MVT::i16, InsElt,
3659 DAG.getConstant(8, TLI.getShiftAmountTy()));
Mon P Wang6b3ef692009-03-11 18:47:57 +00003660 else if (Elt0 >= 0)
3661 InsElt = DAG.getNode(ISD::AND, dl, MVT::i16, InsElt,
3662 DAG.getConstant(0xFF00, MVT::i16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00003663 }
3664 // If Elt0 is defined, extract it from the appropriate source. If the
3665 // source byte is not also even, shift the extracted word right 8 bits. If
3666 // Elt1 was also defined, OR the extracted values together before
3667 // inserting them in the result.
3668 if (Elt0 >= 0) {
3669 SDValue InsElt0 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16,
3670 Elt0Src, DAG.getIntPtrConstant(Elt0 / 2));
3671 if ((Elt0 & 1) != 0)
3672 InsElt0 = DAG.getNode(ISD::SRL, dl, MVT::i16, InsElt0,
3673 DAG.getConstant(8, TLI.getShiftAmountTy()));
Mon P Wang6b3ef692009-03-11 18:47:57 +00003674 else if (Elt1 >= 0)
3675 InsElt0 = DAG.getNode(ISD::AND, dl, MVT::i16, InsElt0,
3676 DAG.getConstant(0x00FF, MVT::i16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00003677 InsElt = Elt1 >= 0 ? DAG.getNode(ISD::OR, dl, MVT::i16, InsElt, InsElt0)
3678 : InsElt0;
3679 }
3680 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, InsElt,
3681 DAG.getIntPtrConstant(i));
3682 }
3683 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, NewV);
Evan Cheng14b32e12007-12-11 01:46:18 +00003684}
3685
Evan Cheng7a831ce2007-12-15 03:00:47 +00003686/// RewriteAsNarrowerShuffle - Try rewriting v8i16 and v16i8 shuffles as 4 wide
3687/// ones, or rewriting v4i32 / v2f32 as 2 wide ones if possible. This can be
3688/// done when every pair / quad of shuffle mask elements point to elements in
3689/// the right sequence. e.g.
Evan Cheng14b32e12007-12-11 01:46:18 +00003690/// vector_shuffle <>, <>, < 3, 4, | 10, 11, | 0, 1, | 14, 15>
3691static
Nate Begeman9008ca62009-04-27 18:41:29 +00003692SDValue RewriteAsNarrowerShuffle(ShuffleVectorSDNode *SVOp,
3693 SelectionDAG &DAG,
3694 TargetLowering &TLI, DebugLoc dl) {
3695 MVT VT = SVOp->getValueType(0);
3696 SDValue V1 = SVOp->getOperand(0);
3697 SDValue V2 = SVOp->getOperand(1);
3698 unsigned NumElems = VT.getVectorNumElements();
Evan Cheng7a831ce2007-12-15 03:00:47 +00003699 unsigned NewWidth = (NumElems == 4) ? 2 : 4;
Duncan Sands83ec4b62008-06-06 12:08:01 +00003700 MVT MaskVT = MVT::getIntVectorWithNumElements(NewWidth);
Duncan Sandsd038e042008-07-21 10:20:31 +00003701 MVT MaskEltVT = MaskVT.getVectorElementType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00003702 MVT NewVT = MaskVT;
3703 switch (VT.getSimpleVT()) {
3704 default: assert(false && "Unexpected!");
Evan Cheng7a831ce2007-12-15 03:00:47 +00003705 case MVT::v4f32: NewVT = MVT::v2f64; break;
3706 case MVT::v4i32: NewVT = MVT::v2i64; break;
3707 case MVT::v8i16: NewVT = MVT::v4i32; break;
3708 case MVT::v16i8: NewVT = MVT::v4i32; break;
Evan Cheng7a831ce2007-12-15 03:00:47 +00003709 }
3710
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00003711 if (NewWidth == 2) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003712 if (VT.isInteger())
Evan Cheng7a831ce2007-12-15 03:00:47 +00003713 NewVT = MVT::v2i64;
3714 else
3715 NewVT = MVT::v2f64;
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00003716 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003717 int Scale = NumElems / NewWidth;
3718 SmallVector<int, 8> MaskVec;
Evan Cheng14b32e12007-12-11 01:46:18 +00003719 for (unsigned i = 0; i < NumElems; i += Scale) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003720 int StartIdx = -1;
3721 for (int j = 0; j < Scale; ++j) {
3722 int EltIdx = SVOp->getMaskElt(i+j);
3723 if (EltIdx < 0)
Evan Cheng14b32e12007-12-11 01:46:18 +00003724 continue;
Nate Begeman9008ca62009-04-27 18:41:29 +00003725 if (StartIdx == -1)
Evan Cheng14b32e12007-12-11 01:46:18 +00003726 StartIdx = EltIdx - (EltIdx % Scale);
3727 if (EltIdx != StartIdx + j)
Dan Gohman475871a2008-07-27 21:46:04 +00003728 return SDValue();
Evan Cheng14b32e12007-12-11 01:46:18 +00003729 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003730 if (StartIdx == -1)
3731 MaskVec.push_back(-1);
Evan Cheng14b32e12007-12-11 01:46:18 +00003732 else
Nate Begeman9008ca62009-04-27 18:41:29 +00003733 MaskVec.push_back(StartIdx / Scale);
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003734 }
3735
Dale Johannesenace16102009-02-03 19:33:06 +00003736 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, NewVT, V1);
3737 V2 = DAG.getNode(ISD::BIT_CONVERT, dl, NewVT, V2);
Nate Begeman9008ca62009-04-27 18:41:29 +00003738 return DAG.getVectorShuffle(NewVT, dl, V1, V2, &MaskVec[0]);
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003739}
3740
Evan Chengd880b972008-05-09 21:53:03 +00003741/// getVZextMovL - Return a zero-extending vector move low node.
Evan Cheng7e2ff772008-05-08 00:57:18 +00003742///
Dan Gohman475871a2008-07-27 21:46:04 +00003743static SDValue getVZextMovL(MVT VT, MVT OpVT,
Nate Begeman9008ca62009-04-27 18:41:29 +00003744 SDValue SrcOp, SelectionDAG &DAG,
3745 const X86Subtarget *Subtarget, DebugLoc dl) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00003746 if (VT == MVT::v2f64 || VT == MVT::v4f32) {
3747 LoadSDNode *LD = NULL;
Gabor Greifba36cb52008-08-28 21:40:38 +00003748 if (!isScalarLoadToVector(SrcOp.getNode(), &LD))
Evan Cheng7e2ff772008-05-08 00:57:18 +00003749 LD = dyn_cast<LoadSDNode>(SrcOp);
3750 if (!LD) {
3751 // movssrr and movsdrr do not clear top bits. Try to use movd, movq
3752 // instead.
Duncan Sands83ec4b62008-06-06 12:08:01 +00003753 MVT EVT = (OpVT == MVT::v2f64) ? MVT::i64 : MVT::i32;
Evan Cheng7e2ff772008-05-08 00:57:18 +00003754 if ((EVT != MVT::i64 || Subtarget->is64Bit()) &&
3755 SrcOp.getOpcode() == ISD::SCALAR_TO_VECTOR &&
3756 SrcOp.getOperand(0).getOpcode() == ISD::BIT_CONVERT &&
3757 SrcOp.getOperand(0).getOperand(0).getValueType() == EVT) {
3758 // PR2108
3759 OpVT = (OpVT == MVT::v2f64) ? MVT::v2i64 : MVT::v4i32;
Dale Johannesenace16102009-02-03 19:33:06 +00003760 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
3761 DAG.getNode(X86ISD::VZEXT_MOVL, dl, OpVT,
3762 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
3763 OpVT,
Gabor Greif327ef032008-08-28 23:19:51 +00003764 SrcOp.getOperand(0)
3765 .getOperand(0))));
Evan Cheng7e2ff772008-05-08 00:57:18 +00003766 }
3767 }
3768 }
3769
Dale Johannesenace16102009-02-03 19:33:06 +00003770 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
3771 DAG.getNode(X86ISD::VZEXT_MOVL, dl, OpVT,
Scott Michelfdc40a02009-02-17 22:15:04 +00003772 DAG.getNode(ISD::BIT_CONVERT, dl,
Dale Johannesenace16102009-02-03 19:33:06 +00003773 OpVT, SrcOp)));
Evan Cheng7e2ff772008-05-08 00:57:18 +00003774}
3775
Evan Chengace3c172008-07-22 21:13:36 +00003776/// LowerVECTOR_SHUFFLE_4wide - Handle all 4 wide cases with a number of
3777/// shuffles.
Dan Gohman475871a2008-07-27 21:46:04 +00003778static SDValue
Nate Begeman9008ca62009-04-27 18:41:29 +00003779LowerVECTOR_SHUFFLE_4wide(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG) {
3780 SDValue V1 = SVOp->getOperand(0);
3781 SDValue V2 = SVOp->getOperand(1);
3782 DebugLoc dl = SVOp->getDebugLoc();
3783 MVT VT = SVOp->getValueType(0);
3784
Evan Chengace3c172008-07-22 21:13:36 +00003785 SmallVector<std::pair<int, int>, 8> Locs;
Rafael Espindola833a9902008-08-28 18:32:53 +00003786 Locs.resize(4);
Nate Begeman9008ca62009-04-27 18:41:29 +00003787 SmallVector<int, 8> Mask1(4U, -1);
3788 SmallVector<int, 8> PermMask;
3789 SVOp->getMask(PermMask);
3790
Evan Chengace3c172008-07-22 21:13:36 +00003791 unsigned NumHi = 0;
3792 unsigned NumLo = 0;
Evan Chengace3c172008-07-22 21:13:36 +00003793 for (unsigned i = 0; i != 4; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003794 int Idx = PermMask[i];
3795 if (Idx < 0) {
Evan Chengace3c172008-07-22 21:13:36 +00003796 Locs[i] = std::make_pair(-1, -1);
3797 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00003798 assert(Idx < 8 && "Invalid VECTOR_SHUFFLE index!");
3799 if (Idx < 4) {
Evan Chengace3c172008-07-22 21:13:36 +00003800 Locs[i] = std::make_pair(0, NumLo);
Nate Begeman9008ca62009-04-27 18:41:29 +00003801 Mask1[NumLo] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00003802 NumLo++;
3803 } else {
3804 Locs[i] = std::make_pair(1, NumHi);
3805 if (2+NumHi < 4)
Nate Begeman9008ca62009-04-27 18:41:29 +00003806 Mask1[2+NumHi] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00003807 NumHi++;
3808 }
3809 }
3810 }
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00003811
Evan Chengace3c172008-07-22 21:13:36 +00003812 if (NumLo <= 2 && NumHi <= 2) {
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00003813 // If no more than two elements come from either vector. This can be
3814 // implemented with two shuffles. First shuffle gather the elements.
3815 // The second shuffle, which takes the first shuffle as both of its
3816 // vector operands, put the elements into the right order.
Nate Begeman9008ca62009-04-27 18:41:29 +00003817 V1 = DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00003818
Nate Begeman9008ca62009-04-27 18:41:29 +00003819 SmallVector<int, 8> Mask2(4U, -1);
3820
Evan Chengace3c172008-07-22 21:13:36 +00003821 for (unsigned i = 0; i != 4; ++i) {
3822 if (Locs[i].first == -1)
3823 continue;
3824 else {
3825 unsigned Idx = (i < 2) ? 0 : 4;
3826 Idx += Locs[i].first * 2 + Locs[i].second;
Nate Begeman9008ca62009-04-27 18:41:29 +00003827 Mask2[i] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00003828 }
3829 }
3830
Nate Begeman9008ca62009-04-27 18:41:29 +00003831 return DAG.getVectorShuffle(VT, dl, V1, V1, &Mask2[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00003832 } else if (NumLo == 3 || NumHi == 3) {
3833 // Otherwise, we must have three elements from one vector, call it X, and
3834 // one element from the other, call it Y. First, use a shufps to build an
3835 // intermediate vector with the one element from Y and the element from X
3836 // that will be in the same half in the final destination (the indexes don't
3837 // matter). Then, use a shufps to build the final vector, taking the half
3838 // containing the element from Y from the intermediate, and the other half
3839 // from X.
3840 if (NumHi == 3) {
3841 // Normalize it so the 3 elements come from V1.
Nate Begeman9008ca62009-04-27 18:41:29 +00003842 CommuteVectorShuffleMask(PermMask, VT);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00003843 std::swap(V1, V2);
3844 }
3845
3846 // Find the element from V2.
3847 unsigned HiIndex;
3848 for (HiIndex = 0; HiIndex < 3; ++HiIndex) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003849 int Val = PermMask[HiIndex];
3850 if (Val < 0)
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00003851 continue;
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00003852 if (Val >= 4)
3853 break;
3854 }
3855
Nate Begeman9008ca62009-04-27 18:41:29 +00003856 Mask1[0] = PermMask[HiIndex];
3857 Mask1[1] = -1;
3858 Mask1[2] = PermMask[HiIndex^1];
3859 Mask1[3] = -1;
3860 V2 = DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00003861
3862 if (HiIndex >= 2) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003863 Mask1[0] = PermMask[0];
3864 Mask1[1] = PermMask[1];
3865 Mask1[2] = HiIndex & 1 ? 6 : 4;
3866 Mask1[3] = HiIndex & 1 ? 4 : 6;
3867 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00003868 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00003869 Mask1[0] = HiIndex & 1 ? 2 : 0;
3870 Mask1[1] = HiIndex & 1 ? 0 : 2;
3871 Mask1[2] = PermMask[2];
3872 Mask1[3] = PermMask[3];
3873 if (Mask1[2] >= 0)
3874 Mask1[2] += 4;
3875 if (Mask1[3] >= 0)
3876 Mask1[3] += 4;
3877 return DAG.getVectorShuffle(VT, dl, V2, V1, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00003878 }
Evan Chengace3c172008-07-22 21:13:36 +00003879 }
3880
3881 // Break it into (shuffle shuffle_hi, shuffle_lo).
3882 Locs.clear();
Nate Begeman9008ca62009-04-27 18:41:29 +00003883 SmallVector<int,8> LoMask(4U, -1);
3884 SmallVector<int,8> HiMask(4U, -1);
3885
3886 SmallVector<int,8> *MaskPtr = &LoMask;
Evan Chengace3c172008-07-22 21:13:36 +00003887 unsigned MaskIdx = 0;
3888 unsigned LoIdx = 0;
3889 unsigned HiIdx = 2;
3890 for (unsigned i = 0; i != 4; ++i) {
3891 if (i == 2) {
3892 MaskPtr = &HiMask;
3893 MaskIdx = 1;
3894 LoIdx = 0;
3895 HiIdx = 2;
3896 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003897 int Idx = PermMask[i];
3898 if (Idx < 0) {
Evan Chengace3c172008-07-22 21:13:36 +00003899 Locs[i] = std::make_pair(-1, -1);
Nate Begeman9008ca62009-04-27 18:41:29 +00003900 } else if (Idx < 4) {
Evan Chengace3c172008-07-22 21:13:36 +00003901 Locs[i] = std::make_pair(MaskIdx, LoIdx);
Nate Begeman9008ca62009-04-27 18:41:29 +00003902 (*MaskPtr)[LoIdx] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00003903 LoIdx++;
3904 } else {
3905 Locs[i] = std::make_pair(MaskIdx, HiIdx);
Nate Begeman9008ca62009-04-27 18:41:29 +00003906 (*MaskPtr)[HiIdx] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00003907 HiIdx++;
3908 }
3909 }
3910
Nate Begeman9008ca62009-04-27 18:41:29 +00003911 SDValue LoShuffle = DAG.getVectorShuffle(VT, dl, V1, V2, &LoMask[0]);
3912 SDValue HiShuffle = DAG.getVectorShuffle(VT, dl, V1, V2, &HiMask[0]);
3913 SmallVector<int, 8> MaskOps;
Evan Chengace3c172008-07-22 21:13:36 +00003914 for (unsigned i = 0; i != 4; ++i) {
3915 if (Locs[i].first == -1) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003916 MaskOps.push_back(-1);
Evan Chengace3c172008-07-22 21:13:36 +00003917 } else {
3918 unsigned Idx = Locs[i].first * 4 + Locs[i].second;
Nate Begeman9008ca62009-04-27 18:41:29 +00003919 MaskOps.push_back(Idx);
Evan Chengace3c172008-07-22 21:13:36 +00003920 }
3921 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003922 return DAG.getVectorShuffle(VT, dl, LoShuffle, HiShuffle, &MaskOps[0]);
Evan Chengace3c172008-07-22 21:13:36 +00003923}
3924
Dan Gohman475871a2008-07-27 21:46:04 +00003925SDValue
3926X86TargetLowering::LowerVECTOR_SHUFFLE(SDValue Op, SelectionDAG &DAG) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003927 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
Dan Gohman475871a2008-07-27 21:46:04 +00003928 SDValue V1 = Op.getOperand(0);
3929 SDValue V2 = Op.getOperand(1);
Duncan Sands83ec4b62008-06-06 12:08:01 +00003930 MVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00003931 DebugLoc dl = Op.getDebugLoc();
Nate Begeman9008ca62009-04-27 18:41:29 +00003932 unsigned NumElems = VT.getVectorNumElements();
Duncan Sands83ec4b62008-06-06 12:08:01 +00003933 bool isMMX = VT.getSizeInBits() == 64;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003934 bool V1IsUndef = V1.getOpcode() == ISD::UNDEF;
3935 bool V2IsUndef = V2.getOpcode() == ISD::UNDEF;
Evan Chengd9b8e402006-10-16 06:36:00 +00003936 bool V1IsSplat = false;
3937 bool V2IsSplat = false;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003938
Nate Begeman9008ca62009-04-27 18:41:29 +00003939 if (isZeroShuffle(SVOp))
Dale Johannesenace16102009-02-03 19:33:06 +00003940 return getZeroVector(VT, Subtarget->hasSSE2(), DAG, dl);
Evan Cheng213d2cf2007-05-17 18:45:50 +00003941
Nate Begeman9008ca62009-04-27 18:41:29 +00003942 // Promote splats to v4f32.
3943 if (SVOp->isSplat()) {
3944 if (isMMX || NumElems < 4)
3945 return Op;
3946 return PromoteSplat(SVOp, DAG, Subtarget->hasSSE2());
Evan Cheng0db9fe62006-04-25 20:13:52 +00003947 }
3948
Evan Cheng7a831ce2007-12-15 03:00:47 +00003949 // If the shuffle can be profitably rewritten as a narrower shuffle, then
3950 // do it!
3951 if (VT == MVT::v8i16 || VT == MVT::v16i8) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003952 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, *this, dl);
Gabor Greifba36cb52008-08-28 21:40:38 +00003953 if (NewOp.getNode())
Scott Michelfdc40a02009-02-17 22:15:04 +00003954 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
Dale Johannesenace16102009-02-03 19:33:06 +00003955 LowerVECTOR_SHUFFLE(NewOp, DAG));
Evan Cheng7a831ce2007-12-15 03:00:47 +00003956 } else if ((VT == MVT::v4i32 || (VT == MVT::v4f32 && Subtarget->hasSSE2()))) {
3957 // FIXME: Figure out a cleaner way to do this.
3958 // Try to make use of movq to zero out the top part.
Gabor Greifba36cb52008-08-28 21:40:38 +00003959 if (ISD::isBuildVectorAllZeros(V2.getNode())) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003960 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, *this, dl);
Gabor Greifba36cb52008-08-28 21:40:38 +00003961 if (NewOp.getNode()) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003962 if (isCommutedMOVL(cast<ShuffleVectorSDNode>(NewOp), true, false))
3963 return getVZextMovL(VT, NewOp.getValueType(), NewOp.getOperand(0),
3964 DAG, Subtarget, dl);
Evan Cheng7a831ce2007-12-15 03:00:47 +00003965 }
Gabor Greifba36cb52008-08-28 21:40:38 +00003966 } else if (ISD::isBuildVectorAllZeros(V1.getNode())) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003967 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, *this, dl);
3968 if (NewOp.getNode() && X86::isMOVLMask(cast<ShuffleVectorSDNode>(NewOp)))
Evan Chengd880b972008-05-09 21:53:03 +00003969 return getVZextMovL(VT, NewOp.getValueType(), NewOp.getOperand(1),
Nate Begeman9008ca62009-04-27 18:41:29 +00003970 DAG, Subtarget, dl);
Evan Cheng7a831ce2007-12-15 03:00:47 +00003971 }
3972 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003973
3974 if (X86::isPSHUFDMask(SVOp))
3975 return Op;
3976
Evan Chengf26ffe92008-05-29 08:22:04 +00003977 // Check if this can be converted into a logical shift.
3978 bool isLeft = false;
3979 unsigned ShAmt = 0;
Dan Gohman475871a2008-07-27 21:46:04 +00003980 SDValue ShVal;
Nate Begeman9008ca62009-04-27 18:41:29 +00003981 bool isShift = getSubtarget()->hasSSE2() &&
3982 isVectorShift(SVOp, DAG, isLeft, ShVal, ShAmt);
Evan Chengf26ffe92008-05-29 08:22:04 +00003983 if (isShift && ShVal.hasOneUse()) {
Scott Michelfdc40a02009-02-17 22:15:04 +00003984 // If the shifted value has multiple uses, it may be cheaper to use
Evan Chengf26ffe92008-05-29 08:22:04 +00003985 // v_set0 + movlhps or movhlps, etc.
Duncan Sands83ec4b62008-06-06 12:08:01 +00003986 MVT EVT = VT.getVectorElementType();
3987 ShAmt *= EVT.getSizeInBits();
Dale Johannesenace16102009-02-03 19:33:06 +00003988 return getVShift(isLeft, VT, ShVal, ShAmt, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00003989 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003990
3991 if (X86::isMOVLMask(SVOp)) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00003992 if (V1IsUndef)
3993 return V2;
Gabor Greifba36cb52008-08-28 21:40:38 +00003994 if (ISD::isBuildVectorAllZeros(V1.getNode()))
Dale Johannesenace16102009-02-03 19:33:06 +00003995 return getVZextMovL(VT, VT, V2, DAG, Subtarget, dl);
Nate Begemanfb8ead02008-07-25 19:05:58 +00003996 if (!isMMX)
3997 return Op;
Evan Cheng7e2ff772008-05-08 00:57:18 +00003998 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003999
4000 // FIXME: fold these into legal mask.
4001 if (!isMMX && (X86::isMOVSHDUPMask(SVOp) ||
4002 X86::isMOVSLDUPMask(SVOp) ||
4003 X86::isMOVHLPSMask(SVOp) ||
4004 X86::isMOVHPMask(SVOp) ||
4005 X86::isMOVLPMask(SVOp)))
Evan Cheng9bbbb982006-10-25 20:48:19 +00004006 return Op;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004007
Nate Begeman9008ca62009-04-27 18:41:29 +00004008 if (ShouldXformToMOVHLPS(SVOp) ||
4009 ShouldXformToMOVLP(V1.getNode(), V2.getNode(), SVOp))
4010 return CommuteVectorShuffle(SVOp, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004011
Evan Chengf26ffe92008-05-29 08:22:04 +00004012 if (isShift) {
4013 // No better options. Use a vshl / vsrl.
Duncan Sands83ec4b62008-06-06 12:08:01 +00004014 MVT EVT = VT.getVectorElementType();
4015 ShAmt *= EVT.getSizeInBits();
Dale Johannesenace16102009-02-03 19:33:06 +00004016 return getVShift(isLeft, VT, ShVal, ShAmt, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00004017 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004018
Evan Cheng9eca5e82006-10-25 21:49:50 +00004019 bool Commuted = false;
Chris Lattner8a594482007-11-25 00:24:49 +00004020 // FIXME: This should also accept a bitcast of a splat? Be careful, not
4021 // 1,1,1,1 -> v8i16 though.
Gabor Greifba36cb52008-08-28 21:40:38 +00004022 V1IsSplat = isSplatVector(V1.getNode());
4023 V2IsSplat = isSplatVector(V2.getNode());
Scott Michelfdc40a02009-02-17 22:15:04 +00004024
Chris Lattner8a594482007-11-25 00:24:49 +00004025 // Canonicalize the splat or undef, if present, to be on the RHS.
Evan Cheng9bbbb982006-10-25 20:48:19 +00004026 if ((V1IsSplat || V1IsUndef) && !(V2IsSplat || V2IsUndef)) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004027 Op = CommuteVectorShuffle(SVOp, DAG);
4028 SVOp = cast<ShuffleVectorSDNode>(Op);
4029 V1 = SVOp->getOperand(0);
4030 V2 = SVOp->getOperand(1);
Evan Cheng9bbbb982006-10-25 20:48:19 +00004031 std::swap(V1IsSplat, V2IsSplat);
4032 std::swap(V1IsUndef, V2IsUndef);
Evan Cheng9eca5e82006-10-25 21:49:50 +00004033 Commuted = true;
Evan Cheng9bbbb982006-10-25 20:48:19 +00004034 }
4035
Nate Begeman9008ca62009-04-27 18:41:29 +00004036 if (isCommutedMOVL(SVOp, V2IsSplat, V2IsUndef)) {
4037 // Shuffling low element of v1 into undef, just return v1.
4038 if (V2IsUndef)
4039 return V1;
4040 // If V2 is a splat, the mask may be malformed such as <4,3,3,3>, which
4041 // the instruction selector will not match, so get a canonical MOVL with
4042 // swapped operands to undo the commute.
4043 return getMOVL(DAG, dl, VT, V2, V1);
Evan Chengd9b8e402006-10-16 06:36:00 +00004044 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00004045
Nate Begeman9008ca62009-04-27 18:41:29 +00004046 if (X86::isUNPCKL_v_undef_Mask(SVOp) ||
4047 X86::isUNPCKH_v_undef_Mask(SVOp) ||
4048 X86::isUNPCKLMask(SVOp) ||
4049 X86::isUNPCKHMask(SVOp))
Evan Chengd9b8e402006-10-16 06:36:00 +00004050 return Op;
Evan Chenge1113032006-10-04 18:33:38 +00004051
Evan Cheng9bbbb982006-10-25 20:48:19 +00004052 if (V2IsSplat) {
4053 // Normalize mask so all entries that point to V2 points to its first
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00004054 // element then try to match unpck{h|l} again. If match, return a
Evan Cheng9bbbb982006-10-25 20:48:19 +00004055 // new vector_shuffle with the corrected mask.
Nate Begeman9008ca62009-04-27 18:41:29 +00004056 SDValue NewMask = NormalizeMask(SVOp, DAG);
4057 ShuffleVectorSDNode *NSVOp = cast<ShuffleVectorSDNode>(NewMask);
4058 if (NSVOp != SVOp) {
4059 if (X86::isUNPCKLMask(NSVOp, true)) {
4060 return NewMask;
4061 } else if (X86::isUNPCKHMask(NSVOp, true)) {
4062 return NewMask;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004063 }
4064 }
4065 }
4066
Evan Cheng9eca5e82006-10-25 21:49:50 +00004067 if (Commuted) {
4068 // Commute is back and try unpck* again.
Nate Begeman9008ca62009-04-27 18:41:29 +00004069 // FIXME: this seems wrong.
4070 SDValue NewOp = CommuteVectorShuffle(SVOp, DAG);
4071 ShuffleVectorSDNode *NewSVOp = cast<ShuffleVectorSDNode>(NewOp);
4072 if (X86::isUNPCKL_v_undef_Mask(NewSVOp) ||
4073 X86::isUNPCKH_v_undef_Mask(NewSVOp) ||
4074 X86::isUNPCKLMask(NewSVOp) ||
4075 X86::isUNPCKHMask(NewSVOp))
4076 return NewOp;
Evan Cheng9eca5e82006-10-25 21:49:50 +00004077 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00004078
Nate Begemanb9a47b82009-02-23 08:49:38 +00004079 // FIXME: for mmx, bitcast v2i32 to v4i16 for shuffle.
Nate Begeman9008ca62009-04-27 18:41:29 +00004080
4081 // Normalize the node to match x86 shuffle ops if needed
4082 if (!isMMX && V2.getOpcode() != ISD::UNDEF && isCommutedSHUFP(SVOp))
4083 return CommuteVectorShuffle(SVOp, DAG);
4084
4085 // Check for legal shuffle and return?
4086 SmallVector<int, 16> PermMask;
4087 SVOp->getMask(PermMask);
4088 if (isShuffleMaskLegal(PermMask, VT))
Evan Cheng0c0f83f2008-04-05 00:30:36 +00004089 return Op;
Nate Begeman9008ca62009-04-27 18:41:29 +00004090
Evan Cheng14b32e12007-12-11 01:46:18 +00004091 // Handle v8i16 specifically since SSE can do byte extraction and insertion.
4092 if (VT == MVT::v8i16) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004093 SDValue NewOp = LowerVECTOR_SHUFFLEv8i16(SVOp, DAG, *this);
Gabor Greifba36cb52008-08-28 21:40:38 +00004094 if (NewOp.getNode())
Evan Cheng14b32e12007-12-11 01:46:18 +00004095 return NewOp;
4096 }
4097
Nate Begemanb9a47b82009-02-23 08:49:38 +00004098 if (VT == MVT::v16i8) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004099 SDValue NewOp = LowerVECTOR_SHUFFLEv16i8(SVOp, DAG, *this);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004100 if (NewOp.getNode())
4101 return NewOp;
4102 }
4103
Evan Chengace3c172008-07-22 21:13:36 +00004104 // Handle all 4 wide cases with a number of shuffles except for MMX.
4105 if (NumElems == 4 && !isMMX)
Nate Begeman9008ca62009-04-27 18:41:29 +00004106 return LowerVECTOR_SHUFFLE_4wide(SVOp, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004107
Dan Gohman475871a2008-07-27 21:46:04 +00004108 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004109}
4110
Dan Gohman475871a2008-07-27 21:46:04 +00004111SDValue
4112X86TargetLowering::LowerEXTRACT_VECTOR_ELT_SSE4(SDValue Op,
Nate Begeman14d12ca2008-02-11 04:19:36 +00004113 SelectionDAG &DAG) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00004114 MVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004115 DebugLoc dl = Op.getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +00004116 if (VT.getSizeInBits() == 8) {
Dale Johannesenace16102009-02-03 19:33:06 +00004117 SDValue Extract = DAG.getNode(X86ISD::PEXTRB, dl, MVT::i32,
Nate Begeman14d12ca2008-02-11 04:19:36 +00004118 Op.getOperand(0), Op.getOperand(1));
Dale Johannesenace16102009-02-03 19:33:06 +00004119 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, MVT::i32, Extract,
Nate Begeman14d12ca2008-02-11 04:19:36 +00004120 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00004121 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Duncan Sands83ec4b62008-06-06 12:08:01 +00004122 } else if (VT.getSizeInBits() == 16) {
Evan Cheng52ceafa2009-01-02 05:29:08 +00004123 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
4124 // If Idx is 0, it's cheaper to do a move instead of a pextrw.
4125 if (Idx == 0)
Dale Johannesenace16102009-02-03 19:33:06 +00004126 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i16,
4127 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
4128 DAG.getNode(ISD::BIT_CONVERT, dl,
4129 MVT::v4i32,
Evan Cheng52ceafa2009-01-02 05:29:08 +00004130 Op.getOperand(0)),
4131 Op.getOperand(1)));
Dale Johannesenace16102009-02-03 19:33:06 +00004132 SDValue Extract = DAG.getNode(X86ISD::PEXTRW, dl, MVT::i32,
Nate Begeman14d12ca2008-02-11 04:19:36 +00004133 Op.getOperand(0), Op.getOperand(1));
Dale Johannesenace16102009-02-03 19:33:06 +00004134 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, MVT::i32, Extract,
Nate Begeman14d12ca2008-02-11 04:19:36 +00004135 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00004136 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Evan Cheng62a3f152008-03-24 21:52:23 +00004137 } else if (VT == MVT::f32) {
4138 // EXTRACTPS outputs to a GPR32 register which will require a movd to copy
4139 // the result back to FR32 register. It's only worth matching if the
Dan Gohmand17cfbe2008-10-31 00:57:24 +00004140 // result has a single use which is a store or a bitcast to i32. And in
4141 // the case of a store, it's not worth it if the index is a constant 0,
4142 // because a MOVSSmr can be used instead, which is smaller and faster.
Evan Cheng62a3f152008-03-24 21:52:23 +00004143 if (!Op.hasOneUse())
Dan Gohman475871a2008-07-27 21:46:04 +00004144 return SDValue();
Gabor Greifba36cb52008-08-28 21:40:38 +00004145 SDNode *User = *Op.getNode()->use_begin();
Dan Gohmand17cfbe2008-10-31 00:57:24 +00004146 if ((User->getOpcode() != ISD::STORE ||
4147 (isa<ConstantSDNode>(Op.getOperand(1)) &&
4148 cast<ConstantSDNode>(Op.getOperand(1))->isNullValue())) &&
Dan Gohman171c11e2008-04-16 02:32:24 +00004149 (User->getOpcode() != ISD::BIT_CONVERT ||
4150 User->getValueType(0) != MVT::i32))
Dan Gohman475871a2008-07-27 21:46:04 +00004151 return SDValue();
Dale Johannesenace16102009-02-03 19:33:06 +00004152 SDValue Extract = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Scott Michelfdc40a02009-02-17 22:15:04 +00004153 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v4i32,
Dale Johannesenace16102009-02-03 19:33:06 +00004154 Op.getOperand(0)),
4155 Op.getOperand(1));
4156 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::f32, Extract);
Mon P Wangf0fcdd82009-01-15 21:10:20 +00004157 } else if (VT == MVT::i32) {
4158 // ExtractPS works with constant index.
4159 if (isa<ConstantSDNode>(Op.getOperand(1)))
4160 return Op;
Nate Begeman14d12ca2008-02-11 04:19:36 +00004161 }
Dan Gohman475871a2008-07-27 21:46:04 +00004162 return SDValue();
Nate Begeman14d12ca2008-02-11 04:19:36 +00004163}
4164
4165
Dan Gohman475871a2008-07-27 21:46:04 +00004166SDValue
4167X86TargetLowering::LowerEXTRACT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00004168 if (!isa<ConstantSDNode>(Op.getOperand(1)))
Dan Gohman475871a2008-07-27 21:46:04 +00004169 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004170
Evan Cheng62a3f152008-03-24 21:52:23 +00004171 if (Subtarget->hasSSE41()) {
Dan Gohman475871a2008-07-27 21:46:04 +00004172 SDValue Res = LowerEXTRACT_VECTOR_ELT_SSE4(Op, DAG);
Gabor Greifba36cb52008-08-28 21:40:38 +00004173 if (Res.getNode())
Evan Cheng62a3f152008-03-24 21:52:23 +00004174 return Res;
4175 }
Nate Begeman14d12ca2008-02-11 04:19:36 +00004176
Duncan Sands83ec4b62008-06-06 12:08:01 +00004177 MVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004178 DebugLoc dl = Op.getDebugLoc();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004179 // TODO: handle v16i8.
Duncan Sands83ec4b62008-06-06 12:08:01 +00004180 if (VT.getSizeInBits() == 16) {
Dan Gohman475871a2008-07-27 21:46:04 +00004181 SDValue Vec = Op.getOperand(0);
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004182 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng14b32e12007-12-11 01:46:18 +00004183 if (Idx == 0)
Dale Johannesenace16102009-02-03 19:33:06 +00004184 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i16,
4185 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Scott Michelfdc40a02009-02-17 22:15:04 +00004186 DAG.getNode(ISD::BIT_CONVERT, dl,
Dale Johannesenace16102009-02-03 19:33:06 +00004187 MVT::v4i32, Vec),
Evan Cheng14b32e12007-12-11 01:46:18 +00004188 Op.getOperand(1)));
Evan Cheng0db9fe62006-04-25 20:13:52 +00004189 // Transform it so it match pextrw which produces a 32-bit result.
Duncan Sands83ec4b62008-06-06 12:08:01 +00004190 MVT EVT = (MVT::SimpleValueType)(VT.getSimpleVT()+1);
Dale Johannesenace16102009-02-03 19:33:06 +00004191 SDValue Extract = DAG.getNode(X86ISD::PEXTRW, dl, EVT,
Evan Cheng0db9fe62006-04-25 20:13:52 +00004192 Op.getOperand(0), Op.getOperand(1));
Dale Johannesenace16102009-02-03 19:33:06 +00004193 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, EVT, Extract,
Evan Cheng0db9fe62006-04-25 20:13:52 +00004194 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00004195 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Duncan Sands83ec4b62008-06-06 12:08:01 +00004196 } else if (VT.getSizeInBits() == 32) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004197 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004198 if (Idx == 0)
4199 return Op;
Nate Begeman9008ca62009-04-27 18:41:29 +00004200
Evan Cheng0db9fe62006-04-25 20:13:52 +00004201 // SHUFPS the element to the lowest double word, then movss.
Nate Begeman9008ca62009-04-27 18:41:29 +00004202 int Mask[4] = { Idx, -1, -1, -1 };
4203 MVT VVT = Op.getOperand(0).getValueType();
4204 SDValue Vec = DAG.getVectorShuffle(VVT, dl, Op.getOperand(0),
4205 DAG.getUNDEF(VVT), Mask);
Dale Johannesenace16102009-02-03 19:33:06 +00004206 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, VT, Vec,
Chris Lattner0bd48932008-01-17 07:00:52 +00004207 DAG.getIntPtrConstant(0));
Duncan Sands83ec4b62008-06-06 12:08:01 +00004208 } else if (VT.getSizeInBits() == 64) {
Nate Begeman14d12ca2008-02-11 04:19:36 +00004209 // FIXME: .td only matches this for <2 x f64>, not <2 x i64> on 32b
4210 // FIXME: seems like this should be unnecessary if mov{h,l}pd were taught
4211 // to match extract_elt for f64.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004212 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004213 if (Idx == 0)
4214 return Op;
4215
4216 // UNPCKHPD the element to the lowest double word, then movsd.
4217 // Note if the lower 64 bits of the result of the UNPCKHPD is then stored
4218 // to a f64mem, the whole operation is folded into a single MOVHPDmr.
Nate Begeman9008ca62009-04-27 18:41:29 +00004219 int Mask[2] = { 1, -1 };
4220 MVT VVT = Op.getOperand(0).getValueType();
4221 SDValue Vec = DAG.getVectorShuffle(VVT, dl, Op.getOperand(0),
4222 DAG.getUNDEF(VVT), Mask);
Dale Johannesenace16102009-02-03 19:33:06 +00004223 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, VT, Vec,
Chris Lattner0bd48932008-01-17 07:00:52 +00004224 DAG.getIntPtrConstant(0));
Evan Cheng0db9fe62006-04-25 20:13:52 +00004225 }
4226
Dan Gohman475871a2008-07-27 21:46:04 +00004227 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004228}
4229
Dan Gohman475871a2008-07-27 21:46:04 +00004230SDValue
4231X86TargetLowering::LowerINSERT_VECTOR_ELT_SSE4(SDValue Op, SelectionDAG &DAG){
Duncan Sands83ec4b62008-06-06 12:08:01 +00004232 MVT VT = Op.getValueType();
4233 MVT EVT = VT.getVectorElementType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004234 DebugLoc dl = Op.getDebugLoc();
Nate Begeman14d12ca2008-02-11 04:19:36 +00004235
Dan Gohman475871a2008-07-27 21:46:04 +00004236 SDValue N0 = Op.getOperand(0);
4237 SDValue N1 = Op.getOperand(1);
4238 SDValue N2 = Op.getOperand(2);
Nate Begeman14d12ca2008-02-11 04:19:36 +00004239
Dan Gohmanef521f12008-08-14 22:53:18 +00004240 if ((EVT.getSizeInBits() == 8 || EVT.getSizeInBits() == 16) &&
4241 isa<ConstantSDNode>(N2)) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00004242 unsigned Opc = (EVT.getSizeInBits() == 8) ? X86ISD::PINSRB
Nate Begemanb9a47b82009-02-23 08:49:38 +00004243 : X86ISD::PINSRW;
Nate Begeman14d12ca2008-02-11 04:19:36 +00004244 // Transform it so it match pinsr{b,w} which expects a GR32 as its second
4245 // argument.
4246 if (N1.getValueType() != MVT::i32)
Dale Johannesenace16102009-02-03 19:33:06 +00004247 N1 = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, N1);
Nate Begeman14d12ca2008-02-11 04:19:36 +00004248 if (N2.getValueType() != MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004249 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue());
Dale Johannesenace16102009-02-03 19:33:06 +00004250 return DAG.getNode(Opc, dl, VT, N0, N1, N2);
Dan Gohmanc0573b12008-08-14 22:43:26 +00004251 } else if (EVT == MVT::f32 && isa<ConstantSDNode>(N2)) {
Nate Begeman14d12ca2008-02-11 04:19:36 +00004252 // Bits [7:6] of the constant are the source select. This will always be
4253 // zero here. The DAG Combiner may combine an extract_elt index into these
4254 // bits. For example (insert (extract, 3), 2) could be matched by putting
4255 // the '3' into bits [7:6] of X86ISD::INSERTPS.
Scott Michelfdc40a02009-02-17 22:15:04 +00004256 // Bits [5:4] of the constant are the destination select. This is the
Nate Begeman14d12ca2008-02-11 04:19:36 +00004257 // value of the incoming immediate.
Scott Michelfdc40a02009-02-17 22:15:04 +00004258 // Bits [3:0] of the constant are the zero mask. The DAG Combiner may
Nate Begeman14d12ca2008-02-11 04:19:36 +00004259 // combine either bitwise AND or insert of float 0.0 to set these bits.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004260 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue() << 4);
Dale Johannesenace16102009-02-03 19:33:06 +00004261 return DAG.getNode(X86ISD::INSERTPS, dl, VT, N0, N1, N2);
Mon P Wangf0fcdd82009-01-15 21:10:20 +00004262 } else if (EVT == MVT::i32) {
4263 // InsertPS works with constant index.
4264 if (isa<ConstantSDNode>(N2))
4265 return Op;
Nate Begeman14d12ca2008-02-11 04:19:36 +00004266 }
Dan Gohman475871a2008-07-27 21:46:04 +00004267 return SDValue();
Nate Begeman14d12ca2008-02-11 04:19:36 +00004268}
4269
Dan Gohman475871a2008-07-27 21:46:04 +00004270SDValue
4271X86TargetLowering::LowerINSERT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00004272 MVT VT = Op.getValueType();
4273 MVT EVT = VT.getVectorElementType();
Nate Begeman14d12ca2008-02-11 04:19:36 +00004274
4275 if (Subtarget->hasSSE41())
4276 return LowerINSERT_VECTOR_ELT_SSE4(Op, DAG);
4277
Evan Cheng794405e2007-12-12 07:55:34 +00004278 if (EVT == MVT::i8)
Dan Gohman475871a2008-07-27 21:46:04 +00004279 return SDValue();
Evan Cheng794405e2007-12-12 07:55:34 +00004280
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004281 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00004282 SDValue N0 = Op.getOperand(0);
4283 SDValue N1 = Op.getOperand(1);
4284 SDValue N2 = Op.getOperand(2);
Evan Cheng794405e2007-12-12 07:55:34 +00004285
Duncan Sands83ec4b62008-06-06 12:08:01 +00004286 if (EVT.getSizeInBits() == 16) {
Evan Cheng794405e2007-12-12 07:55:34 +00004287 // Transform it so it match pinsrw which expects a 16-bit value in a GR32
4288 // as its second argument.
Evan Cheng0db9fe62006-04-25 20:13:52 +00004289 if (N1.getValueType() != MVT::i32)
Dale Johannesenace16102009-02-03 19:33:06 +00004290 N1 = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, N1);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004291 if (N2.getValueType() != MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004292 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue());
Dale Johannesenace16102009-02-03 19:33:06 +00004293 return DAG.getNode(X86ISD::PINSRW, dl, VT, N0, N1, N2);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004294 }
Dan Gohman475871a2008-07-27 21:46:04 +00004295 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004296}
4297
Dan Gohman475871a2008-07-27 21:46:04 +00004298SDValue
4299X86TargetLowering::LowerSCALAR_TO_VECTOR(SDValue Op, SelectionDAG &DAG) {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004300 DebugLoc dl = Op.getDebugLoc();
Evan Cheng52672b82008-07-22 18:39:19 +00004301 if (Op.getValueType() == MVT::v2f32)
Dale Johannesenace16102009-02-03 19:33:06 +00004302 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f32,
4303 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i32,
4304 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i32,
Evan Cheng52672b82008-07-22 18:39:19 +00004305 Op.getOperand(0))));
4306
Dale Johannesenace16102009-02-03 19:33:06 +00004307 SDValue AnyExt = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, Op.getOperand(0));
Duncan Sands83ec4b62008-06-06 12:08:01 +00004308 MVT VT = MVT::v2i32;
4309 switch (Op.getValueType().getSimpleVT()) {
Evan Chengefec7512008-02-18 23:04:32 +00004310 default: break;
4311 case MVT::v16i8:
4312 case MVT::v8i16:
4313 VT = MVT::v4i32;
4314 break;
4315 }
Dale Johannesenace16102009-02-03 19:33:06 +00004316 return DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(),
4317 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, AnyExt));
Evan Cheng0db9fe62006-04-25 20:13:52 +00004318}
4319
Bill Wendling056292f2008-09-16 21:48:12 +00004320// ConstantPool, JumpTable, GlobalAddress, and ExternalSymbol are lowered as
4321// their target countpart wrapped in the X86ISD::Wrapper node. Suppose N is
4322// one of the above mentioned nodes. It has to be wrapped because otherwise
4323// Select(N) returns N. So the raw TargetGlobalAddress nodes, etc. can only
4324// be used to form addressing mode. These wrapped nodes will be selected
4325// into MOV32ri.
Dan Gohman475871a2008-07-27 21:46:04 +00004326SDValue
4327X86TargetLowering::LowerConstantPool(SDValue Op, SelectionDAG &DAG) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00004328 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Dale Johannesende064702009-02-06 21:50:26 +00004329 // FIXME there isn't really any debug info here, should come from the parent
4330 DebugLoc dl = CP->getDebugLoc();
Evan Cheng1606e8e2009-03-13 07:51:59 +00004331 SDValue Result = DAG.getTargetConstantPool(CP->getConstVal(), getPointerTy(),
4332 CP->getAlignment());
Dale Johannesenb300d2a2009-02-07 00:55:49 +00004333 Result = DAG.getNode(X86ISD::Wrapper, dl, getPointerTy(), Result);
Anton Korobeynikov7f705592007-01-12 19:20:47 +00004334 // With PIC, the address is actually $g + Offset.
4335 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
4336 !Subtarget->isPICStyleRIPRel()) {
Dale Johannesende064702009-02-06 21:50:26 +00004337 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesenb300d2a2009-02-07 00:55:49 +00004338 DAG.getNode(X86ISD::GlobalBaseReg,
4339 DebugLoc::getUnknownLoc(),
4340 getPointerTy()),
Anton Korobeynikov7f705592007-01-12 19:20:47 +00004341 Result);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004342 }
4343
4344 return Result;
4345}
4346
Dan Gohman475871a2008-07-27 21:46:04 +00004347SDValue
Dale Johannesen33c960f2009-02-04 20:06:27 +00004348X86TargetLowering::LowerGlobalAddress(const GlobalValue *GV, DebugLoc dl,
Dan Gohman6520e202008-10-18 02:06:02 +00004349 int64_t Offset,
Evan Chengda43bcf2008-09-24 00:05:32 +00004350 SelectionDAG &DAG) const {
Dan Gohman6520e202008-10-18 02:06:02 +00004351 bool IsPic = getTargetMachine().getRelocationModel() == Reloc::PIC_;
4352 bool ExtraLoadRequired =
4353 Subtarget->GVRequiresExtraLoad(GV, getTargetMachine(), false);
4354
4355 // Create the TargetGlobalAddress node, folding in the constant
4356 // offset if it is legal.
4357 SDValue Result;
Dan Gohman44013612008-10-21 03:38:42 +00004358 if (!IsPic && !ExtraLoadRequired && isInt32(Offset)) {
Dan Gohman6520e202008-10-18 02:06:02 +00004359 Result = DAG.getTargetGlobalAddress(GV, getPointerTy(), Offset);
4360 Offset = 0;
4361 } else
4362 Result = DAG.getTargetGlobalAddress(GV, getPointerTy(), 0);
Dale Johannesenb300d2a2009-02-07 00:55:49 +00004363 Result = DAG.getNode(X86ISD::Wrapper, dl, getPointerTy(), Result);
Dan Gohman6520e202008-10-18 02:06:02 +00004364
Anton Korobeynikov7f705592007-01-12 19:20:47 +00004365 // With PIC, the address is actually $g + Offset.
Dan Gohman6520e202008-10-18 02:06:02 +00004366 if (IsPic && !Subtarget->isPICStyleRIPRel()) {
Dale Johannesen33c960f2009-02-04 20:06:27 +00004367 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(),
4368 DAG.getNode(X86ISD::GlobalBaseReg, dl, getPointerTy()),
Anton Korobeynikov7f705592007-01-12 19:20:47 +00004369 Result);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004370 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004371
Anton Korobeynikov2b2bc682006-12-22 22:29:05 +00004372 // For Darwin & Mingw32, external and weak symbols are indirect, so we want to
4373 // load the value at address GV, not the value of GV itself. This means that
4374 // the GlobalAddress must be in the base or index register of the address, not
4375 // the GV offset field. Platform check is inside GVRequiresExtraLoad() call
Anton Korobeynikov7f705592007-01-12 19:20:47 +00004376 // The same applies for external symbols during PIC codegen
Dan Gohman6520e202008-10-18 02:06:02 +00004377 if (ExtraLoadRequired)
Dale Johannesen33c960f2009-02-04 20:06:27 +00004378 Result = DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(), Result,
Dan Gohman3069b872008-02-07 18:41:25 +00004379 PseudoSourceValue::getGOT(), 0);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004380
Dan Gohman6520e202008-10-18 02:06:02 +00004381 // If there was a non-zero offset that we didn't fold, create an explicit
4382 // addition for it.
4383 if (Offset != 0)
Dale Johannesen33c960f2009-02-04 20:06:27 +00004384 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(), Result,
Dan Gohman6520e202008-10-18 02:06:02 +00004385 DAG.getConstant(Offset, getPointerTy()));
4386
Evan Cheng0db9fe62006-04-25 20:13:52 +00004387 return Result;
4388}
4389
Evan Chengda43bcf2008-09-24 00:05:32 +00004390SDValue
4391X86TargetLowering::LowerGlobalAddress(SDValue Op, SelectionDAG &DAG) {
4392 const GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
Dan Gohman6520e202008-10-18 02:06:02 +00004393 int64_t Offset = cast<GlobalAddressSDNode>(Op)->getOffset();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004394 return LowerGlobalAddress(GV, Op.getDebugLoc(), Offset, DAG);
Evan Chengda43bcf2008-09-24 00:05:32 +00004395}
4396
Rafael Espindola2ee3db32009-04-17 14:35:58 +00004397static SDValue
4398GetTLSADDR(SelectionDAG &DAG, SDValue Chain, GlobalAddressSDNode *GA,
Rafael Espindola15f1b662009-04-24 12:59:40 +00004399 SDValue *InFlag, const MVT PtrVT, unsigned ReturnReg) {
Rafael Espindola2ee3db32009-04-17 14:35:58 +00004400 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
4401 DebugLoc dl = GA->getDebugLoc();
4402 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(),
4403 GA->getValueType(0),
4404 GA->getOffset());
4405 if (InFlag) {
4406 SDValue Ops[] = { Chain, TGA, *InFlag };
Rafael Espindola15f1b662009-04-24 12:59:40 +00004407 Chain = DAG.getNode(X86ISD::TLSADDR, dl, NodeTys, Ops, 3);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00004408 } else {
4409 SDValue Ops[] = { Chain, TGA };
Rafael Espindola15f1b662009-04-24 12:59:40 +00004410 Chain = DAG.getNode(X86ISD::TLSADDR, dl, NodeTys, Ops, 2);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00004411 }
Rafael Espindola15f1b662009-04-24 12:59:40 +00004412 SDValue Flag = Chain.getValue(1);
4413 return DAG.getCopyFromReg(Chain, dl, ReturnReg, PtrVT, Flag);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00004414}
4415
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00004416// Lower ISD::GlobalTLSAddress using the "general dynamic" model, 32 bit
Dan Gohman475871a2008-07-27 21:46:04 +00004417static SDValue
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00004418LowerToTLSGeneralDynamicModel32(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Duncan Sands83ec4b62008-06-06 12:08:01 +00004419 const MVT PtrVT) {
Dan Gohman475871a2008-07-27 21:46:04 +00004420 SDValue InFlag;
Dale Johannesendd64c412009-02-04 00:33:20 +00004421 DebugLoc dl = GA->getDebugLoc(); // ? function entry point might be better
4422 SDValue Chain = DAG.getCopyToReg(DAG.getEntryNode(), dl, X86::EBX,
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00004423 DAG.getNode(X86ISD::GlobalBaseReg,
Dale Johannesenb300d2a2009-02-07 00:55:49 +00004424 DebugLoc::getUnknownLoc(),
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00004425 PtrVT), InFlag);
4426 InFlag = Chain.getValue(1);
4427
Rafael Espindola15f1b662009-04-24 12:59:40 +00004428 return GetTLSADDR(DAG, Chain, GA, &InFlag, PtrVT, X86::EAX);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00004429}
4430
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00004431// Lower ISD::GlobalTLSAddress using the "general dynamic" model, 64 bit
Dan Gohman475871a2008-07-27 21:46:04 +00004432static SDValue
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00004433LowerToTLSGeneralDynamicModel64(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Duncan Sands83ec4b62008-06-06 12:08:01 +00004434 const MVT PtrVT) {
Rafael Espindola15f1b662009-04-24 12:59:40 +00004435 return GetTLSADDR(DAG, DAG.getEntryNode(), GA, NULL, PtrVT, X86::RAX);
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00004436}
4437
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00004438// Lower ISD::GlobalTLSAddress using the "initial exec" (for no-pic) or
4439// "local exec" model.
Dan Gohman475871a2008-07-27 21:46:04 +00004440static SDValue LowerToTLSExecModel(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Rafael Espindola7ff5bff2009-04-13 13:02:49 +00004441 const MVT PtrVT, TLSModel::Model model,
4442 bool is64Bit) {
Dale Johannesen33c960f2009-02-04 20:06:27 +00004443 DebugLoc dl = GA->getDebugLoc();
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00004444 // Get the Thread Pointer
Rafael Espindola094fad32009-04-08 21:14:34 +00004445 SDValue Base = DAG.getNode(X86ISD::SegmentBaseAddress,
4446 DebugLoc::getUnknownLoc(), PtrVT,
Rafael Espindola7ff5bff2009-04-13 13:02:49 +00004447 DAG.getRegister(is64Bit? X86::FS : X86::GS,
4448 MVT::i32));
Rafael Espindola094fad32009-04-08 21:14:34 +00004449
4450 SDValue ThreadPointer = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), Base,
4451 NULL, 0);
4452
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00004453 // emit "addl x@ntpoff,%eax" (local exec) or "addl x@indntpoff,%eax" (initial
4454 // exec)
Dan Gohman475871a2008-07-27 21:46:04 +00004455 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(),
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00004456 GA->getValueType(0),
4457 GA->getOffset());
Dale Johannesenb300d2a2009-02-07 00:55:49 +00004458 SDValue Offset = DAG.getNode(X86ISD::Wrapper, dl, PtrVT, TGA);
Lauro Ramos Venancio7d2cc2b2007-04-22 22:50:52 +00004459
Rafael Espindola9a580232009-02-27 13:37:18 +00004460 if (model == TLSModel::InitialExec)
Dale Johannesen33c960f2009-02-04 20:06:27 +00004461 Offset = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), Offset,
Dan Gohman3069b872008-02-07 18:41:25 +00004462 PseudoSourceValue::getGOT(), 0);
Lauro Ramos Venancio7d2cc2b2007-04-22 22:50:52 +00004463
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00004464 // The address of the thread local variable is the add of the thread
4465 // pointer with the offset of the variable.
Dale Johannesen33c960f2009-02-04 20:06:27 +00004466 return DAG.getNode(ISD::ADD, dl, PtrVT, ThreadPointer, Offset);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00004467}
4468
Dan Gohman475871a2008-07-27 21:46:04 +00004469SDValue
4470X86TargetLowering::LowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG) {
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00004471 // TODO: implement the "local dynamic" model
Lauro Ramos Venancio2c5c1112007-04-21 20:56:26 +00004472 // TODO: implement the "initial exec"model for pic executables
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00004473 assert(Subtarget->isTargetELF() &&
4474 "TLS not implemented for non-ELF targets");
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00004475 GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op);
Rafael Espindola9a580232009-02-27 13:37:18 +00004476 GlobalValue *GV = GA->getGlobal();
4477 TLSModel::Model model =
4478 getTLSModel (GV, getTargetMachine().getRelocationModel());
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00004479 if (Subtarget->is64Bit()) {
Rafael Espindola9a580232009-02-27 13:37:18 +00004480 switch (model) {
4481 case TLSModel::GeneralDynamic:
4482 case TLSModel::LocalDynamic: // not implemented
Rafael Espindola9a580232009-02-27 13:37:18 +00004483 return LowerToTLSGeneralDynamicModel64(GA, DAG, getPointerTy());
Rafael Espindola7ff5bff2009-04-13 13:02:49 +00004484
4485 case TLSModel::InitialExec:
4486 case TLSModel::LocalExec:
4487 return LowerToTLSExecModel(GA, DAG, getPointerTy(), model, true);
Rafael Espindola9a580232009-02-27 13:37:18 +00004488 }
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00004489 } else {
Rafael Espindola9a580232009-02-27 13:37:18 +00004490 switch (model) {
4491 case TLSModel::GeneralDynamic:
4492 case TLSModel::LocalDynamic: // not implemented
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00004493 return LowerToTLSGeneralDynamicModel32(GA, DAG, getPointerTy());
Rafael Espindola9a580232009-02-27 13:37:18 +00004494
4495 case TLSModel::InitialExec:
4496 case TLSModel::LocalExec:
Rafael Espindola7ff5bff2009-04-13 13:02:49 +00004497 return LowerToTLSExecModel(GA, DAG, getPointerTy(), model, false);
Rafael Espindola9a580232009-02-27 13:37:18 +00004498 }
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00004499 }
Chris Lattner5867de12009-04-01 22:14:45 +00004500 assert(0 && "Unreachable");
4501 return SDValue();
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00004502}
4503
Dan Gohman475871a2008-07-27 21:46:04 +00004504SDValue
4505X86TargetLowering::LowerExternalSymbol(SDValue Op, SelectionDAG &DAG) {
Dale Johannesende064702009-02-06 21:50:26 +00004506 // FIXME there isn't really any debug info here
4507 DebugLoc dl = Op.getDebugLoc();
Bill Wendling056292f2008-09-16 21:48:12 +00004508 const char *Sym = cast<ExternalSymbolSDNode>(Op)->getSymbol();
4509 SDValue Result = DAG.getTargetExternalSymbol(Sym, getPointerTy());
Dale Johannesenb300d2a2009-02-07 00:55:49 +00004510 Result = DAG.getNode(X86ISD::Wrapper, dl, getPointerTy(), Result);
Anton Korobeynikov7f705592007-01-12 19:20:47 +00004511 // With PIC, the address is actually $g + Offset.
4512 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
4513 !Subtarget->isPICStyleRIPRel()) {
Dale Johannesende064702009-02-06 21:50:26 +00004514 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(),
Scott Michelfdc40a02009-02-17 22:15:04 +00004515 DAG.getNode(X86ISD::GlobalBaseReg,
Dale Johannesenb300d2a2009-02-07 00:55:49 +00004516 DebugLoc::getUnknownLoc(),
4517 getPointerTy()),
Anton Korobeynikov7f705592007-01-12 19:20:47 +00004518 Result);
4519 }
4520
4521 return Result;
4522}
4523
Dan Gohman475871a2008-07-27 21:46:04 +00004524SDValue X86TargetLowering::LowerJumpTable(SDValue Op, SelectionDAG &DAG) {
Anton Korobeynikov7f705592007-01-12 19:20:47 +00004525 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
Dale Johannesende064702009-02-06 21:50:26 +00004526 // FIXME there isn't really any debug into here
4527 DebugLoc dl = JT->getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00004528 SDValue Result = DAG.getTargetJumpTable(JT->getIndex(), getPointerTy());
Dale Johannesenb300d2a2009-02-07 00:55:49 +00004529 Result = DAG.getNode(X86ISD::Wrapper, dl, getPointerTy(), Result);
Anton Korobeynikov7f705592007-01-12 19:20:47 +00004530 // With PIC, the address is actually $g + Offset.
4531 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
4532 !Subtarget->isPICStyleRIPRel()) {
Dale Johannesende064702009-02-06 21:50:26 +00004533 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesenb300d2a2009-02-07 00:55:49 +00004534 DAG.getNode(X86ISD::GlobalBaseReg,
4535 DebugLoc::getUnknownLoc(),
4536 getPointerTy()),
Anton Korobeynikov7f705592007-01-12 19:20:47 +00004537 Result);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004538 }
4539
4540 return Result;
4541}
4542
Chris Lattner2ff75ee2007-10-17 06:02:13 +00004543/// LowerShift - Lower SRA_PARTS and friends, which return two i32 values and
Scott Michelfdc40a02009-02-17 22:15:04 +00004544/// take a 2 x i32 value to shift plus a shift amount.
Dan Gohman475871a2008-07-27 21:46:04 +00004545SDValue X86TargetLowering::LowerShift(SDValue Op, SelectionDAG &DAG) {
Dan Gohman4c1fa612008-03-03 22:22:09 +00004546 assert(Op.getNumOperands() == 3 && "Not a double-shift!");
Duncan Sands83ec4b62008-06-06 12:08:01 +00004547 MVT VT = Op.getValueType();
4548 unsigned VTBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004549 DebugLoc dl = Op.getDebugLoc();
Chris Lattner2ff75ee2007-10-17 06:02:13 +00004550 bool isSRA = Op.getOpcode() == ISD::SRA_PARTS;
Dan Gohman475871a2008-07-27 21:46:04 +00004551 SDValue ShOpLo = Op.getOperand(0);
4552 SDValue ShOpHi = Op.getOperand(1);
4553 SDValue ShAmt = Op.getOperand(2);
4554 SDValue Tmp1 = isSRA ?
Scott Michelfdc40a02009-02-17 22:15:04 +00004555 DAG.getNode(ISD::SRA, dl, VT, ShOpHi,
Dale Johannesenace16102009-02-03 19:33:06 +00004556 DAG.getConstant(VTBits - 1, MVT::i8)) :
Dan Gohman4c1fa612008-03-03 22:22:09 +00004557 DAG.getConstant(0, VT);
Evan Chenge3413162006-01-09 18:33:28 +00004558
Dan Gohman475871a2008-07-27 21:46:04 +00004559 SDValue Tmp2, Tmp3;
Chris Lattner2ff75ee2007-10-17 06:02:13 +00004560 if (Op.getOpcode() == ISD::SHL_PARTS) {
Dale Johannesenace16102009-02-03 19:33:06 +00004561 Tmp2 = DAG.getNode(X86ISD::SHLD, dl, VT, ShOpHi, ShOpLo, ShAmt);
4562 Tmp3 = DAG.getNode(ISD::SHL, dl, VT, ShOpLo, ShAmt);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00004563 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00004564 Tmp2 = DAG.getNode(X86ISD::SHRD, dl, VT, ShOpLo, ShOpHi, ShAmt);
4565 Tmp3 = DAG.getNode(isSRA ? ISD::SRA : ISD::SRL, dl, VT, ShOpHi, ShAmt);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00004566 }
Evan Chenge3413162006-01-09 18:33:28 +00004567
Dale Johannesenace16102009-02-03 19:33:06 +00004568 SDValue AndNode = DAG.getNode(ISD::AND, dl, MVT::i8, ShAmt,
Dan Gohman4c1fa612008-03-03 22:22:09 +00004569 DAG.getConstant(VTBits, MVT::i8));
Dale Johannesenace16102009-02-03 19:33:06 +00004570 SDValue Cond = DAG.getNode(X86ISD::CMP, dl, VT,
Chris Lattner2ff75ee2007-10-17 06:02:13 +00004571 AndNode, DAG.getConstant(0, MVT::i8));
Evan Chenge3413162006-01-09 18:33:28 +00004572
Dan Gohman475871a2008-07-27 21:46:04 +00004573 SDValue Hi, Lo;
4574 SDValue CC = DAG.getConstant(X86::COND_NE, MVT::i8);
4575 SDValue Ops0[4] = { Tmp2, Tmp3, CC, Cond };
4576 SDValue Ops1[4] = { Tmp3, Tmp1, CC, Cond };
Duncan Sandsf9516202008-06-30 10:19:09 +00004577
Chris Lattner2ff75ee2007-10-17 06:02:13 +00004578 if (Op.getOpcode() == ISD::SHL_PARTS) {
Dale Johannesenace16102009-02-03 19:33:06 +00004579 Hi = DAG.getNode(X86ISD::CMOV, dl, VT, Ops0, 4);
4580 Lo = DAG.getNode(X86ISD::CMOV, dl, VT, Ops1, 4);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00004581 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00004582 Lo = DAG.getNode(X86ISD::CMOV, dl, VT, Ops0, 4);
4583 Hi = DAG.getNode(X86ISD::CMOV, dl, VT, Ops1, 4);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00004584 }
4585
Dan Gohman475871a2008-07-27 21:46:04 +00004586 SDValue Ops[2] = { Lo, Hi };
Dale Johannesenace16102009-02-03 19:33:06 +00004587 return DAG.getMergeValues(Ops, 2, dl);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004588}
Evan Chenga3195e82006-01-12 22:54:21 +00004589
Dan Gohman475871a2008-07-27 21:46:04 +00004590SDValue X86TargetLowering::LowerSINT_TO_FP(SDValue Op, SelectionDAG &DAG) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00004591 MVT SrcVT = Op.getOperand(0).getValueType();
Duncan Sands8e4eb092008-06-08 20:54:56 +00004592 assert(SrcVT.getSimpleVT() <= MVT::i64 && SrcVT.getSimpleVT() >= MVT::i16 &&
Chris Lattnerb09916b2008-02-27 05:57:41 +00004593 "Unknown SINT_TO_FP to lower!");
Scott Michelfdc40a02009-02-17 22:15:04 +00004594
Chris Lattnerb09916b2008-02-27 05:57:41 +00004595 // These are really Legal; caller falls through into that case.
4596 if (SrcVT == MVT::i32 && isScalarFPTypeInSSEReg(Op.getValueType()))
Dan Gohman475871a2008-07-27 21:46:04 +00004597 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00004598 if (SrcVT == MVT::i64 && Op.getValueType() != MVT::f80 &&
Chris Lattnerb09916b2008-02-27 05:57:41 +00004599 Subtarget->is64Bit())
Dan Gohman475871a2008-07-27 21:46:04 +00004600 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00004601
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004602 DebugLoc dl = Op.getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +00004603 unsigned Size = SrcVT.getSizeInBits()/8;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004604 MachineFunction &MF = DAG.getMachineFunction();
4605 int SSFI = MF.getFrameInfo()->CreateStackObject(Size, Size);
Dan Gohman475871a2008-07-27 21:46:04 +00004606 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Dale Johannesenace16102009-02-03 19:33:06 +00004607 SDValue Chain = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
Bill Wendling105be5a2009-03-13 08:41:47 +00004608 StackSlot,
4609 PseudoSourceValue::getFixedStack(SSFI), 0);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004610
4611 // Build the FILD
Chris Lattner5a88b832007-02-25 07:10:00 +00004612 SDVTList Tys;
Chris Lattner78631162008-01-16 06:24:21 +00004613 bool useSSE = isScalarFPTypeInSSEReg(Op.getValueType());
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00004614 if (useSSE)
Chris Lattner5a88b832007-02-25 07:10:00 +00004615 Tys = DAG.getVTList(MVT::f64, MVT::Other, MVT::Flag);
4616 else
Dale Johannesen849f2142007-07-03 00:53:03 +00004617 Tys = DAG.getVTList(Op.getValueType(), MVT::Other);
Dan Gohman475871a2008-07-27 21:46:04 +00004618 SmallVector<SDValue, 8> Ops;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004619 Ops.push_back(Chain);
4620 Ops.push_back(StackSlot);
4621 Ops.push_back(DAG.getValueType(SrcVT));
Dale Johannesenace16102009-02-03 19:33:06 +00004622 SDValue Result = DAG.getNode(useSSE ? X86ISD::FILD_FLAG : X86ISD::FILD, dl,
Chris Lattnerb09916b2008-02-27 05:57:41 +00004623 Tys, &Ops[0], Ops.size());
Evan Cheng0db9fe62006-04-25 20:13:52 +00004624
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00004625 if (useSSE) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00004626 Chain = Result.getValue(1);
Dan Gohman475871a2008-07-27 21:46:04 +00004627 SDValue InFlag = Result.getValue(2);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004628
4629 // FIXME: Currently the FST is flagged to the FILD_FLAG. This
4630 // shouldn't be necessary except that RFP cannot be live across
4631 // multiple blocks. When stackifier is fixed, they can be uncoupled.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00004632 MachineFunction &MF = DAG.getMachineFunction();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004633 int SSFI = MF.getFrameInfo()->CreateStackObject(8, 8);
Dan Gohman475871a2008-07-27 21:46:04 +00004634 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Chris Lattner5a88b832007-02-25 07:10:00 +00004635 Tys = DAG.getVTList(MVT::Other);
Dan Gohman475871a2008-07-27 21:46:04 +00004636 SmallVector<SDValue, 8> Ops;
Evan Chenga3195e82006-01-12 22:54:21 +00004637 Ops.push_back(Chain);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004638 Ops.push_back(Result);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00004639 Ops.push_back(StackSlot);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004640 Ops.push_back(DAG.getValueType(Op.getValueType()));
4641 Ops.push_back(InFlag);
Dale Johannesenace16102009-02-03 19:33:06 +00004642 Chain = DAG.getNode(X86ISD::FST, dl, Tys, &Ops[0], Ops.size());
4643 Result = DAG.getLoad(Op.getValueType(), dl, Chain, StackSlot,
Dan Gohmana54cf172008-07-11 22:44:52 +00004644 PseudoSourceValue::getFixedStack(SSFI), 0);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00004645 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00004646
Evan Cheng0db9fe62006-04-25 20:13:52 +00004647 return Result;
4648}
4649
Bill Wendling8b8a6362009-01-17 03:56:04 +00004650// LowerUINT_TO_FP_i64 - 64-bit unsigned integer to double expansion.
4651SDValue X86TargetLowering::LowerUINT_TO_FP_i64(SDValue Op, SelectionDAG &DAG) {
4652 // This algorithm is not obvious. Here it is in C code, more or less:
4653 /*
4654 double uint64_to_double( uint32_t hi, uint32_t lo ) {
4655 static const __m128i exp = { 0x4330000045300000ULL, 0 };
4656 static const __m128d bias = { 0x1.0p84, 0x1.0p52 };
Dale Johannesen040225f2008-10-21 23:07:49 +00004657
Bill Wendling8b8a6362009-01-17 03:56:04 +00004658 // Copy ints to xmm registers.
4659 __m128i xh = _mm_cvtsi32_si128( hi );
4660 __m128i xl = _mm_cvtsi32_si128( lo );
Dale Johannesen040225f2008-10-21 23:07:49 +00004661
Bill Wendling8b8a6362009-01-17 03:56:04 +00004662 // Combine into low half of a single xmm register.
4663 __m128i x = _mm_unpacklo_epi32( xh, xl );
4664 __m128d d;
4665 double sd;
Dale Johannesen040225f2008-10-21 23:07:49 +00004666
Bill Wendling8b8a6362009-01-17 03:56:04 +00004667 // Merge in appropriate exponents to give the integer bits the right
4668 // magnitude.
4669 x = _mm_unpacklo_epi32( x, exp );
Dale Johannesen040225f2008-10-21 23:07:49 +00004670
Bill Wendling8b8a6362009-01-17 03:56:04 +00004671 // Subtract away the biases to deal with the IEEE-754 double precision
4672 // implicit 1.
4673 d = _mm_sub_pd( (__m128d) x, bias );
Dale Johannesen040225f2008-10-21 23:07:49 +00004674
Bill Wendling8b8a6362009-01-17 03:56:04 +00004675 // All conversions up to here are exact. The correctly rounded result is
4676 // calculated using the current rounding mode using the following
4677 // horizontal add.
4678 d = _mm_add_sd( d, _mm_unpackhi_pd( d, d ) );
4679 _mm_store_sd( &sd, d ); // Because we are returning doubles in XMM, this
4680 // store doesn't really need to be here (except
4681 // maybe to zero the other double)
4682 return sd;
4683 }
4684 */
Dale Johannesen040225f2008-10-21 23:07:49 +00004685
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004686 DebugLoc dl = Op.getDebugLoc();
Dale Johannesenace16102009-02-03 19:33:06 +00004687
Dale Johannesen1c15bf52008-10-21 20:50:01 +00004688 // Build some magic constants.
Bill Wendling8b8a6362009-01-17 03:56:04 +00004689 std::vector<Constant*> CV0;
Dale Johannesen1c15bf52008-10-21 20:50:01 +00004690 CV0.push_back(ConstantInt::get(APInt(32, 0x45300000)));
4691 CV0.push_back(ConstantInt::get(APInt(32, 0x43300000)));
4692 CV0.push_back(ConstantInt::get(APInt(32, 0)));
4693 CV0.push_back(ConstantInt::get(APInt(32, 0)));
4694 Constant *C0 = ConstantVector::get(CV0);
Evan Cheng1606e8e2009-03-13 07:51:59 +00004695 SDValue CPIdx0 = DAG.getConstantPool(C0, getPointerTy(), 16);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00004696
Bill Wendling8b8a6362009-01-17 03:56:04 +00004697 std::vector<Constant*> CV1;
Dale Johannesen1c15bf52008-10-21 20:50:01 +00004698 CV1.push_back(ConstantFP::get(APFloat(APInt(64, 0x4530000000000000ULL))));
4699 CV1.push_back(ConstantFP::get(APFloat(APInt(64, 0x4330000000000000ULL))));
4700 Constant *C1 = ConstantVector::get(CV1);
Evan Cheng1606e8e2009-03-13 07:51:59 +00004701 SDValue CPIdx1 = DAG.getConstantPool(C1, getPointerTy(), 16);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00004702
Dale Johannesenace16102009-02-03 19:33:06 +00004703 SDValue XR1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
4704 DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands6b6aeb32008-10-22 11:24:12 +00004705 Op.getOperand(0),
4706 DAG.getIntPtrConstant(1)));
Dale Johannesenace16102009-02-03 19:33:06 +00004707 SDValue XR2 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
4708 DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands6b6aeb32008-10-22 11:24:12 +00004709 Op.getOperand(0),
4710 DAG.getIntPtrConstant(0)));
Nate Begeman9008ca62009-04-27 18:41:29 +00004711 SDValue Unpck1 = getUnpackl(DAG, dl, MVT::v4i32, XR1, XR2);
Dale Johannesenace16102009-02-03 19:33:06 +00004712 SDValue CLod0 = DAG.getLoad(MVT::v4i32, dl, DAG.getEntryNode(), CPIdx0,
Bill Wendling8b8a6362009-01-17 03:56:04 +00004713 PseudoSourceValue::getConstantPool(), 0,
4714 false, 16);
Nate Begeman9008ca62009-04-27 18:41:29 +00004715 SDValue Unpck2 = getUnpackl(DAG, dl, MVT::v4i32, Unpck1, CLod0);
Dale Johannesenace16102009-02-03 19:33:06 +00004716 SDValue XR2F = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f64, Unpck2);
4717 SDValue CLod1 = DAG.getLoad(MVT::v2f64, dl, CLod0.getValue(1), CPIdx1,
Bill Wendling8b8a6362009-01-17 03:56:04 +00004718 PseudoSourceValue::getConstantPool(), 0,
4719 false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00004720 SDValue Sub = DAG.getNode(ISD::FSUB, dl, MVT::v2f64, XR2F, CLod1);
Bill Wendling8b8a6362009-01-17 03:56:04 +00004721
Dale Johannesen1c15bf52008-10-21 20:50:01 +00004722 // Add the halves; easiest way is to swap them into another reg first.
Nate Begeman9008ca62009-04-27 18:41:29 +00004723 int ShufMask[2] = { 1, -1 };
4724 SDValue Shuf = DAG.getVectorShuffle(MVT::v2f64, dl, Sub,
4725 DAG.getUNDEF(MVT::v2f64), ShufMask);
Dale Johannesenace16102009-02-03 19:33:06 +00004726 SDValue Add = DAG.getNode(ISD::FADD, dl, MVT::v2f64, Shuf, Sub);
4727 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Add,
Dale Johannesen1c15bf52008-10-21 20:50:01 +00004728 DAG.getIntPtrConstant(0));
4729}
4730
Bill Wendling8b8a6362009-01-17 03:56:04 +00004731// LowerUINT_TO_FP_i32 - 32-bit unsigned integer to float expansion.
4732SDValue X86TargetLowering::LowerUINT_TO_FP_i32(SDValue Op, SelectionDAG &DAG) {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004733 DebugLoc dl = Op.getDebugLoc();
Bill Wendling8b8a6362009-01-17 03:56:04 +00004734 // FP constant to bias correct the final result.
4735 SDValue Bias = DAG.getConstantFP(BitsToDouble(0x4330000000000000ULL),
4736 MVT::f64);
4737
4738 // Load the 32-bit value into an XMM register.
Dale Johannesenace16102009-02-03 19:33:06 +00004739 SDValue Load = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
4740 DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Bill Wendling8b8a6362009-01-17 03:56:04 +00004741 Op.getOperand(0),
4742 DAG.getIntPtrConstant(0)));
4743
Dale Johannesenace16102009-02-03 19:33:06 +00004744 Load = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64,
4745 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f64, Load),
Bill Wendling8b8a6362009-01-17 03:56:04 +00004746 DAG.getIntPtrConstant(0));
4747
4748 // Or the load with the bias.
Dale Johannesenace16102009-02-03 19:33:06 +00004749 SDValue Or = DAG.getNode(ISD::OR, dl, MVT::v2i64,
4750 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64,
4751 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Evan Cheng50c3dfe2009-01-19 08:19:57 +00004752 MVT::v2f64, Load)),
Dale Johannesenace16102009-02-03 19:33:06 +00004753 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64,
4754 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Evan Cheng50c3dfe2009-01-19 08:19:57 +00004755 MVT::v2f64, Bias)));
Dale Johannesenace16102009-02-03 19:33:06 +00004756 Or = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64,
4757 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f64, Or),
Bill Wendling8b8a6362009-01-17 03:56:04 +00004758 DAG.getIntPtrConstant(0));
4759
4760 // Subtract the bias.
Dale Johannesenace16102009-02-03 19:33:06 +00004761 SDValue Sub = DAG.getNode(ISD::FSUB, dl, MVT::f64, Or, Bias);
Bill Wendling8b8a6362009-01-17 03:56:04 +00004762
4763 // Handle final rounding.
Bill Wendling030939c2009-01-17 07:40:19 +00004764 MVT DestVT = Op.getValueType();
4765
4766 if (DestVT.bitsLT(MVT::f64)) {
Dale Johannesenace16102009-02-03 19:33:06 +00004767 return DAG.getNode(ISD::FP_ROUND, dl, DestVT, Sub,
Bill Wendling030939c2009-01-17 07:40:19 +00004768 DAG.getIntPtrConstant(0));
4769 } else if (DestVT.bitsGT(MVT::f64)) {
Dale Johannesenace16102009-02-03 19:33:06 +00004770 return DAG.getNode(ISD::FP_EXTEND, dl, DestVT, Sub);
Bill Wendling030939c2009-01-17 07:40:19 +00004771 }
4772
4773 // Handle final rounding.
4774 return Sub;
Bill Wendling8b8a6362009-01-17 03:56:04 +00004775}
4776
4777SDValue X86TargetLowering::LowerUINT_TO_FP(SDValue Op, SelectionDAG &DAG) {
Evan Chenga06ec9e2009-01-19 08:08:22 +00004778 SDValue N0 = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004779 DebugLoc dl = Op.getDebugLoc();
Bill Wendling8b8a6362009-01-17 03:56:04 +00004780
Evan Chenga06ec9e2009-01-19 08:08:22 +00004781 // Now not UINT_TO_FP is legal (it's marked custom), dag combiner won't
4782 // optimize it to a SINT_TO_FP when the sign bit is known zero. Perform
4783 // the optimization here.
4784 if (DAG.SignBitIsZero(N0))
Dale Johannesenace16102009-02-03 19:33:06 +00004785 return DAG.getNode(ISD::SINT_TO_FP, dl, Op.getValueType(), N0);
Evan Chenga06ec9e2009-01-19 08:08:22 +00004786
4787 MVT SrcVT = N0.getValueType();
Bill Wendling8b8a6362009-01-17 03:56:04 +00004788 if (SrcVT == MVT::i64) {
4789 // We only handle SSE2 f64 target here; caller can handle the rest.
4790 if (Op.getValueType() != MVT::f64 || !X86ScalarSSEf64)
4791 return SDValue();
Bill Wendling030939c2009-01-17 07:40:19 +00004792
Bill Wendling8b8a6362009-01-17 03:56:04 +00004793 return LowerUINT_TO_FP_i64(Op, DAG);
4794 } else if (SrcVT == MVT::i32) {
Bill Wendling8b8a6362009-01-17 03:56:04 +00004795 return LowerUINT_TO_FP_i32(Op, DAG);
4796 }
4797
4798 assert(0 && "Unknown UINT_TO_FP to lower!");
4799 return SDValue();
4800}
4801
Dan Gohman475871a2008-07-27 21:46:04 +00004802std::pair<SDValue,SDValue> X86TargetLowering::
4803FP_TO_SINTHelper(SDValue Op, SelectionDAG &DAG) {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004804 DebugLoc dl = Op.getDebugLoc();
Duncan Sands8e4eb092008-06-08 20:54:56 +00004805 assert(Op.getValueType().getSimpleVT() <= MVT::i64 &&
4806 Op.getValueType().getSimpleVT() >= MVT::i16 &&
Evan Cheng0db9fe62006-04-25 20:13:52 +00004807 "Unknown FP_TO_SINT to lower!");
Evan Cheng0db9fe62006-04-25 20:13:52 +00004808
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00004809 // These are really Legal.
Scott Michelfdc40a02009-02-17 22:15:04 +00004810 if (Op.getValueType() == MVT::i32 &&
Chris Lattner78631162008-01-16 06:24:21 +00004811 isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType()))
Dan Gohman475871a2008-07-27 21:46:04 +00004812 return std::make_pair(SDValue(), SDValue());
Dale Johannesen73328d12007-09-19 23:55:34 +00004813 if (Subtarget->is64Bit() &&
4814 Op.getValueType() == MVT::i64 &&
4815 Op.getOperand(0).getValueType() != MVT::f80)
Dan Gohman475871a2008-07-27 21:46:04 +00004816 return std::make_pair(SDValue(), SDValue());
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00004817
Evan Cheng87c89352007-10-15 20:11:21 +00004818 // We lower FP->sint64 into FISTP64, followed by a load, all to a temporary
4819 // stack slot.
4820 MachineFunction &MF = DAG.getMachineFunction();
Duncan Sands83ec4b62008-06-06 12:08:01 +00004821 unsigned MemSize = Op.getValueType().getSizeInBits()/8;
Evan Cheng87c89352007-10-15 20:11:21 +00004822 int SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize);
Dan Gohman475871a2008-07-27 21:46:04 +00004823 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Evan Cheng0db9fe62006-04-25 20:13:52 +00004824 unsigned Opc;
Duncan Sands83ec4b62008-06-06 12:08:01 +00004825 switch (Op.getValueType().getSimpleVT()) {
Chris Lattner27a6c732007-11-24 07:07:01 +00004826 default: assert(0 && "Invalid FP_TO_SINT to lower!");
4827 case MVT::i16: Opc = X86ISD::FP_TO_INT16_IN_MEM; break;
4828 case MVT::i32: Opc = X86ISD::FP_TO_INT32_IN_MEM; break;
4829 case MVT::i64: Opc = X86ISD::FP_TO_INT64_IN_MEM; break;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004830 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00004831
Dan Gohman475871a2008-07-27 21:46:04 +00004832 SDValue Chain = DAG.getEntryNode();
4833 SDValue Value = Op.getOperand(0);
Chris Lattner78631162008-01-16 06:24:21 +00004834 if (isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType())) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00004835 assert(Op.getValueType() == MVT::i64 && "Invalid FP_TO_SINT to lower!");
Dale Johannesenace16102009-02-03 19:33:06 +00004836 Chain = DAG.getStore(Chain, dl, Value, StackSlot,
Dan Gohmana54cf172008-07-11 22:44:52 +00004837 PseudoSourceValue::getFixedStack(SSFI), 0);
Dale Johannesen849f2142007-07-03 00:53:03 +00004838 SDVTList Tys = DAG.getVTList(Op.getOperand(0).getValueType(), MVT::Other);
Dan Gohman475871a2008-07-27 21:46:04 +00004839 SDValue Ops[] = {
Chris Lattner5a88b832007-02-25 07:10:00 +00004840 Chain, StackSlot, DAG.getValueType(Op.getOperand(0).getValueType())
4841 };
Dale Johannesenace16102009-02-03 19:33:06 +00004842 Value = DAG.getNode(X86ISD::FLD, dl, Tys, Ops, 3);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004843 Chain = Value.getValue(1);
4844 SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize);
4845 StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
4846 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00004847
Evan Cheng0db9fe62006-04-25 20:13:52 +00004848 // Build the FP_TO_INT*_IN_MEM
Dan Gohman475871a2008-07-27 21:46:04 +00004849 SDValue Ops[] = { Chain, Value, StackSlot };
Dale Johannesenace16102009-02-03 19:33:06 +00004850 SDValue FIST = DAG.getNode(Opc, dl, MVT::Other, Ops, 3);
Evan Chengd9558e02006-01-06 00:43:03 +00004851
Chris Lattner27a6c732007-11-24 07:07:01 +00004852 return std::make_pair(FIST, StackSlot);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004853}
4854
Dan Gohman475871a2008-07-27 21:46:04 +00004855SDValue X86TargetLowering::LowerFP_TO_SINT(SDValue Op, SelectionDAG &DAG) {
4856 std::pair<SDValue,SDValue> Vals = FP_TO_SINTHelper(Op, DAG);
4857 SDValue FIST = Vals.first, StackSlot = Vals.second;
Gabor Greifba36cb52008-08-28 21:40:38 +00004858 if (FIST.getNode() == 0) return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00004859
Chris Lattner27a6c732007-11-24 07:07:01 +00004860 // Load the result.
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004861 return DAG.getLoad(Op.getValueType(), Op.getDebugLoc(),
Dale Johannesenace16102009-02-03 19:33:06 +00004862 FIST, StackSlot, NULL, 0);
Chris Lattner27a6c732007-11-24 07:07:01 +00004863}
4864
Dan Gohman475871a2008-07-27 21:46:04 +00004865SDValue X86TargetLowering::LowerFABS(SDValue Op, SelectionDAG &DAG) {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004866 DebugLoc dl = Op.getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +00004867 MVT VT = Op.getValueType();
4868 MVT EltVT = VT;
4869 if (VT.isVector())
4870 EltVT = VT.getVectorElementType();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004871 std::vector<Constant*> CV;
Dan Gohman20382522007-07-10 00:05:58 +00004872 if (EltVT == MVT::f64) {
Chris Lattner02a260a2008-04-20 00:41:09 +00004873 Constant *C = ConstantFP::get(APFloat(APInt(64, ~(1ULL << 63))));
Dan Gohman20382522007-07-10 00:05:58 +00004874 CV.push_back(C);
4875 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004876 } else {
Chris Lattner02a260a2008-04-20 00:41:09 +00004877 Constant *C = ConstantFP::get(APFloat(APInt(32, ~(1U << 31))));
Dan Gohman20382522007-07-10 00:05:58 +00004878 CV.push_back(C);
4879 CV.push_back(C);
4880 CV.push_back(C);
4881 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004882 }
Dan Gohmand3006222007-07-27 17:16:43 +00004883 Constant *C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00004884 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00004885 SDValue Mask = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Dan Gohman3069b872008-02-07 18:41:25 +00004886 PseudoSourceValue::getConstantPool(), 0,
Dan Gohmand3006222007-07-27 17:16:43 +00004887 false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00004888 return DAG.getNode(X86ISD::FAND, dl, VT, Op.getOperand(0), Mask);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004889}
4890
Dan Gohman475871a2008-07-27 21:46:04 +00004891SDValue X86TargetLowering::LowerFNEG(SDValue Op, SelectionDAG &DAG) {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004892 DebugLoc dl = Op.getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +00004893 MVT VT = Op.getValueType();
4894 MVT EltVT = VT;
Evan Chengd4d01b72007-07-19 23:36:01 +00004895 unsigned EltNum = 1;
Duncan Sands83ec4b62008-06-06 12:08:01 +00004896 if (VT.isVector()) {
4897 EltVT = VT.getVectorElementType();
4898 EltNum = VT.getVectorNumElements();
Evan Chengd4d01b72007-07-19 23:36:01 +00004899 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00004900 std::vector<Constant*> CV;
Dan Gohman20382522007-07-10 00:05:58 +00004901 if (EltVT == MVT::f64) {
Chris Lattner02a260a2008-04-20 00:41:09 +00004902 Constant *C = ConstantFP::get(APFloat(APInt(64, 1ULL << 63)));
Dan Gohman20382522007-07-10 00:05:58 +00004903 CV.push_back(C);
4904 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004905 } else {
Chris Lattner02a260a2008-04-20 00:41:09 +00004906 Constant *C = ConstantFP::get(APFloat(APInt(32, 1U << 31)));
Dan Gohman20382522007-07-10 00:05:58 +00004907 CV.push_back(C);
4908 CV.push_back(C);
4909 CV.push_back(C);
4910 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004911 }
Dan Gohmand3006222007-07-27 17:16:43 +00004912 Constant *C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00004913 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00004914 SDValue Mask = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Dan Gohman3069b872008-02-07 18:41:25 +00004915 PseudoSourceValue::getConstantPool(), 0,
Dan Gohmand3006222007-07-27 17:16:43 +00004916 false, 16);
Duncan Sands83ec4b62008-06-06 12:08:01 +00004917 if (VT.isVector()) {
Dale Johannesenace16102009-02-03 19:33:06 +00004918 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
4919 DAG.getNode(ISD::XOR, dl, MVT::v2i64,
Scott Michelfdc40a02009-02-17 22:15:04 +00004920 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64,
Dale Johannesenace16102009-02-03 19:33:06 +00004921 Op.getOperand(0)),
4922 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64, Mask)));
Evan Chengd4d01b72007-07-19 23:36:01 +00004923 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00004924 return DAG.getNode(X86ISD::FXOR, dl, VT, Op.getOperand(0), Mask);
Evan Chengd4d01b72007-07-19 23:36:01 +00004925 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00004926}
4927
Dan Gohman475871a2008-07-27 21:46:04 +00004928SDValue X86TargetLowering::LowerFCOPYSIGN(SDValue Op, SelectionDAG &DAG) {
4929 SDValue Op0 = Op.getOperand(0);
4930 SDValue Op1 = Op.getOperand(1);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004931 DebugLoc dl = Op.getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +00004932 MVT VT = Op.getValueType();
4933 MVT SrcVT = Op1.getValueType();
Evan Cheng73d6cf12007-01-05 21:37:56 +00004934
4935 // If second operand is smaller, extend it first.
Duncan Sands8e4eb092008-06-08 20:54:56 +00004936 if (SrcVT.bitsLT(VT)) {
Dale Johannesenace16102009-02-03 19:33:06 +00004937 Op1 = DAG.getNode(ISD::FP_EXTEND, dl, VT, Op1);
Evan Cheng73d6cf12007-01-05 21:37:56 +00004938 SrcVT = VT;
4939 }
Dale Johannesen61c7ef32007-10-21 01:07:44 +00004940 // And if it is bigger, shrink it first.
Duncan Sands8e4eb092008-06-08 20:54:56 +00004941 if (SrcVT.bitsGT(VT)) {
Dale Johannesenace16102009-02-03 19:33:06 +00004942 Op1 = DAG.getNode(ISD::FP_ROUND, dl, VT, Op1, DAG.getIntPtrConstant(1));
Dale Johannesen61c7ef32007-10-21 01:07:44 +00004943 SrcVT = VT;
Dale Johannesen61c7ef32007-10-21 01:07:44 +00004944 }
4945
4946 // At this point the operands and the result should have the same
4947 // type, and that won't be f80 since that is not custom lowered.
Evan Cheng73d6cf12007-01-05 21:37:56 +00004948
Evan Cheng68c47cb2007-01-05 07:55:56 +00004949 // First get the sign bit of second operand.
4950 std::vector<Constant*> CV;
4951 if (SrcVT == MVT::f64) {
Chris Lattner02a260a2008-04-20 00:41:09 +00004952 CV.push_back(ConstantFP::get(APFloat(APInt(64, 1ULL << 63))));
4953 CV.push_back(ConstantFP::get(APFloat(APInt(64, 0))));
Evan Cheng68c47cb2007-01-05 07:55:56 +00004954 } else {
Chris Lattner02a260a2008-04-20 00:41:09 +00004955 CV.push_back(ConstantFP::get(APFloat(APInt(32, 1U << 31))));
4956 CV.push_back(ConstantFP::get(APFloat(APInt(32, 0))));
4957 CV.push_back(ConstantFP::get(APFloat(APInt(32, 0))));
4958 CV.push_back(ConstantFP::get(APFloat(APInt(32, 0))));
Evan Cheng68c47cb2007-01-05 07:55:56 +00004959 }
Dan Gohmand3006222007-07-27 17:16:43 +00004960 Constant *C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00004961 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00004962 SDValue Mask1 = DAG.getLoad(SrcVT, dl, DAG.getEntryNode(), CPIdx,
Dan Gohman3069b872008-02-07 18:41:25 +00004963 PseudoSourceValue::getConstantPool(), 0,
Dan Gohmand3006222007-07-27 17:16:43 +00004964 false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00004965 SDValue SignBit = DAG.getNode(X86ISD::FAND, dl, SrcVT, Op1, Mask1);
Evan Cheng68c47cb2007-01-05 07:55:56 +00004966
4967 // Shift sign bit right or left if the two operands have different types.
Duncan Sands8e4eb092008-06-08 20:54:56 +00004968 if (SrcVT.bitsGT(VT)) {
Evan Cheng68c47cb2007-01-05 07:55:56 +00004969 // Op0 is MVT::f32, Op1 is MVT::f64.
Dale Johannesenace16102009-02-03 19:33:06 +00004970 SignBit = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2f64, SignBit);
4971 SignBit = DAG.getNode(X86ISD::FSRL, dl, MVT::v2f64, SignBit,
Evan Cheng68c47cb2007-01-05 07:55:56 +00004972 DAG.getConstant(32, MVT::i32));
Dale Johannesenace16102009-02-03 19:33:06 +00004973 SignBit = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v4f32, SignBit);
4974 SignBit = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f32, SignBit,
Chris Lattner0bd48932008-01-17 07:00:52 +00004975 DAG.getIntPtrConstant(0));
Evan Cheng68c47cb2007-01-05 07:55:56 +00004976 }
4977
Evan Cheng73d6cf12007-01-05 21:37:56 +00004978 // Clear first operand sign bit.
4979 CV.clear();
4980 if (VT == MVT::f64) {
Chris Lattner02a260a2008-04-20 00:41:09 +00004981 CV.push_back(ConstantFP::get(APFloat(APInt(64, ~(1ULL << 63)))));
4982 CV.push_back(ConstantFP::get(APFloat(APInt(64, 0))));
Evan Cheng73d6cf12007-01-05 21:37:56 +00004983 } else {
Chris Lattner02a260a2008-04-20 00:41:09 +00004984 CV.push_back(ConstantFP::get(APFloat(APInt(32, ~(1U << 31)))));
4985 CV.push_back(ConstantFP::get(APFloat(APInt(32, 0))));
4986 CV.push_back(ConstantFP::get(APFloat(APInt(32, 0))));
4987 CV.push_back(ConstantFP::get(APFloat(APInt(32, 0))));
Evan Cheng73d6cf12007-01-05 21:37:56 +00004988 }
Dan Gohmand3006222007-07-27 17:16:43 +00004989 C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00004990 CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00004991 SDValue Mask2 = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Dan Gohman3069b872008-02-07 18:41:25 +00004992 PseudoSourceValue::getConstantPool(), 0,
Dan Gohmand3006222007-07-27 17:16:43 +00004993 false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00004994 SDValue Val = DAG.getNode(X86ISD::FAND, dl, VT, Op0, Mask2);
Evan Cheng73d6cf12007-01-05 21:37:56 +00004995
4996 // Or the value with the sign bit.
Dale Johannesenace16102009-02-03 19:33:06 +00004997 return DAG.getNode(X86ISD::FOR, dl, VT, Val, SignBit);
Evan Cheng68c47cb2007-01-05 07:55:56 +00004998}
4999
Dan Gohman076aee32009-03-04 19:44:21 +00005000/// Emit nodes that will be selected as "test Op0,Op0", or something
5001/// equivalent.
Dan Gohman31125812009-03-07 01:58:32 +00005002SDValue X86TargetLowering::EmitTest(SDValue Op, unsigned X86CC,
5003 SelectionDAG &DAG) {
Dan Gohman076aee32009-03-04 19:44:21 +00005004 DebugLoc dl = Op.getDebugLoc();
5005
Dan Gohman31125812009-03-07 01:58:32 +00005006 // CF and OF aren't always set the way we want. Determine which
5007 // of these we need.
5008 bool NeedCF = false;
5009 bool NeedOF = false;
5010 switch (X86CC) {
5011 case X86::COND_A: case X86::COND_AE:
5012 case X86::COND_B: case X86::COND_BE:
5013 NeedCF = true;
5014 break;
5015 case X86::COND_G: case X86::COND_GE:
5016 case X86::COND_L: case X86::COND_LE:
5017 case X86::COND_O: case X86::COND_NO:
5018 NeedOF = true;
5019 break;
5020 default: break;
5021 }
5022
Dan Gohman076aee32009-03-04 19:44:21 +00005023 // See if we can use the EFLAGS value from the operand instead of
Dan Gohman31125812009-03-07 01:58:32 +00005024 // doing a separate TEST. TEST always sets OF and CF to 0, so unless
5025 // we prove that the arithmetic won't overflow, we can't use OF or CF.
5026 if (Op.getResNo() == 0 && !NeedOF && !NeedCF) {
Dan Gohman076aee32009-03-04 19:44:21 +00005027 unsigned Opcode = 0;
Dan Gohman51bb4742009-03-05 21:29:28 +00005028 unsigned NumOperands = 0;
Dan Gohman076aee32009-03-04 19:44:21 +00005029 switch (Op.getNode()->getOpcode()) {
5030 case ISD::ADD:
5031 // Due to an isel shortcoming, be conservative if this add is likely to
5032 // be selected as part of a load-modify-store instruction. When the root
5033 // node in a match is a store, isel doesn't know how to remap non-chain
5034 // non-flag uses of other nodes in the match, such as the ADD in this
5035 // case. This leads to the ADD being left around and reselected, with
5036 // the result being two adds in the output.
5037 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
5038 UE = Op.getNode()->use_end(); UI != UE; ++UI)
5039 if (UI->getOpcode() == ISD::STORE)
5040 goto default_case;
Dan Gohman076aee32009-03-04 19:44:21 +00005041 if (ConstantSDNode *C =
Dan Gohman4bfcf2a2009-03-05 19:32:48 +00005042 dyn_cast<ConstantSDNode>(Op.getNode()->getOperand(1))) {
5043 // An add of one will be selected as an INC.
Dan Gohman076aee32009-03-04 19:44:21 +00005044 if (C->getAPIntValue() == 1) {
5045 Opcode = X86ISD::INC;
Dan Gohman51bb4742009-03-05 21:29:28 +00005046 NumOperands = 1;
Dan Gohman076aee32009-03-04 19:44:21 +00005047 break;
5048 }
Dan Gohman4bfcf2a2009-03-05 19:32:48 +00005049 // An add of negative one (subtract of one) will be selected as a DEC.
5050 if (C->getAPIntValue().isAllOnesValue()) {
5051 Opcode = X86ISD::DEC;
Dan Gohman51bb4742009-03-05 21:29:28 +00005052 NumOperands = 1;
Dan Gohman4bfcf2a2009-03-05 19:32:48 +00005053 break;
5054 }
5055 }
Dan Gohman076aee32009-03-04 19:44:21 +00005056 // Otherwise use a regular EFLAGS-setting add.
5057 Opcode = X86ISD::ADD;
Dan Gohman51bb4742009-03-05 21:29:28 +00005058 NumOperands = 2;
Dan Gohman076aee32009-03-04 19:44:21 +00005059 break;
5060 case ISD::SUB:
5061 // Due to the ISEL shortcoming noted above, be conservative if this sub is
5062 // likely to be selected as part of a load-modify-store instruction.
5063 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
5064 UE = Op.getNode()->use_end(); UI != UE; ++UI)
5065 if (UI->getOpcode() == ISD::STORE)
5066 goto default_case;
Dan Gohman076aee32009-03-04 19:44:21 +00005067 // Otherwise use a regular EFLAGS-setting sub.
5068 Opcode = X86ISD::SUB;
Dan Gohman51bb4742009-03-05 21:29:28 +00005069 NumOperands = 2;
Dan Gohman076aee32009-03-04 19:44:21 +00005070 break;
5071 case X86ISD::ADD:
5072 case X86ISD::SUB:
5073 case X86ISD::INC:
5074 case X86ISD::DEC:
5075 return SDValue(Op.getNode(), 1);
5076 default:
5077 default_case:
5078 break;
5079 }
5080 if (Opcode != 0) {
Dan Gohmanfc166572009-04-09 23:54:40 +00005081 SDVTList VTs = DAG.getVTList(Op.getValueType(), MVT::i32);
Dan Gohman076aee32009-03-04 19:44:21 +00005082 SmallVector<SDValue, 4> Ops;
Dan Gohman31125812009-03-07 01:58:32 +00005083 for (unsigned i = 0; i != NumOperands; ++i)
Dan Gohman076aee32009-03-04 19:44:21 +00005084 Ops.push_back(Op.getOperand(i));
Dan Gohmanfc166572009-04-09 23:54:40 +00005085 SDValue New = DAG.getNode(Opcode, dl, VTs, &Ops[0], NumOperands);
Dan Gohman076aee32009-03-04 19:44:21 +00005086 DAG.ReplaceAllUsesWith(Op, New);
5087 return SDValue(New.getNode(), 1);
5088 }
5089 }
5090
5091 // Otherwise just emit a CMP with 0, which is the TEST pattern.
5092 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op,
5093 DAG.getConstant(0, Op.getValueType()));
5094}
5095
5096/// Emit nodes that will be selected as "cmp Op0,Op1", or something
5097/// equivalent.
Dan Gohman31125812009-03-07 01:58:32 +00005098SDValue X86TargetLowering::EmitCmp(SDValue Op0, SDValue Op1, unsigned X86CC,
5099 SelectionDAG &DAG) {
Dan Gohman076aee32009-03-04 19:44:21 +00005100 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op1))
5101 if (C->getAPIntValue() == 0)
Dan Gohman31125812009-03-07 01:58:32 +00005102 return EmitTest(Op0, X86CC, DAG);
Dan Gohman076aee32009-03-04 19:44:21 +00005103
5104 DebugLoc dl = Op0.getDebugLoc();
5105 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op0, Op1);
5106}
5107
Dan Gohman475871a2008-07-27 21:46:04 +00005108SDValue X86TargetLowering::LowerSETCC(SDValue Op, SelectionDAG &DAG) {
Evan Cheng0488db92007-09-25 01:57:46 +00005109 assert(Op.getValueType() == MVT::i8 && "SetCC type must be 8-bit integer");
Dan Gohman475871a2008-07-27 21:46:04 +00005110 SDValue Op0 = Op.getOperand(0);
5111 SDValue Op1 = Op.getOperand(1);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005112 DebugLoc dl = Op.getDebugLoc();
Chris Lattnere55484e2008-12-25 05:34:37 +00005113 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(2))->get();
Scott Michelfdc40a02009-02-17 22:15:04 +00005114
Dan Gohmane5af2d32009-01-29 01:59:02 +00005115 // Lower (X & (1 << N)) == 0 to BT(X, N).
5116 // Lower ((X >>u N) & 1) != 0 to BT(X, N).
5117 // Lower ((X >>s N) & 1) != 0 to BT(X, N).
Dan Gohman286575c2009-01-13 23:25:30 +00005118 if (Op0.getOpcode() == ISD::AND &&
5119 Op0.hasOneUse() &&
5120 Op1.getOpcode() == ISD::Constant &&
Dan Gohmane5af2d32009-01-29 01:59:02 +00005121 cast<ConstantSDNode>(Op1)->getZExtValue() == 0 &&
Chris Lattnere55484e2008-12-25 05:34:37 +00005122 (CC == ISD::SETEQ || CC == ISD::SETNE)) {
Dan Gohmane5af2d32009-01-29 01:59:02 +00005123 SDValue LHS, RHS;
5124 if (Op0.getOperand(1).getOpcode() == ISD::SHL) {
5125 if (ConstantSDNode *Op010C =
5126 dyn_cast<ConstantSDNode>(Op0.getOperand(1).getOperand(0)))
5127 if (Op010C->getZExtValue() == 1) {
5128 LHS = Op0.getOperand(0);
5129 RHS = Op0.getOperand(1).getOperand(1);
5130 }
5131 } else if (Op0.getOperand(0).getOpcode() == ISD::SHL) {
5132 if (ConstantSDNode *Op000C =
5133 dyn_cast<ConstantSDNode>(Op0.getOperand(0).getOperand(0)))
5134 if (Op000C->getZExtValue() == 1) {
5135 LHS = Op0.getOperand(1);
5136 RHS = Op0.getOperand(0).getOperand(1);
5137 }
5138 } else if (Op0.getOperand(1).getOpcode() == ISD::Constant) {
5139 ConstantSDNode *AndRHS = cast<ConstantSDNode>(Op0.getOperand(1));
5140 SDValue AndLHS = Op0.getOperand(0);
5141 if (AndRHS->getZExtValue() == 1 && AndLHS.getOpcode() == ISD::SRL) {
5142 LHS = AndLHS.getOperand(0);
5143 RHS = AndLHS.getOperand(1);
5144 }
5145 }
Evan Cheng0488db92007-09-25 01:57:46 +00005146
Dan Gohmane5af2d32009-01-29 01:59:02 +00005147 if (LHS.getNode()) {
Chris Lattnere55484e2008-12-25 05:34:37 +00005148 // If LHS is i8, promote it to i16 with any_extend. There is no i8 BT
5149 // instruction. Since the shift amount is in-range-or-undefined, we know
5150 // that doing a bittest on the i16 value is ok. We extend to i32 because
5151 // the encoding for the i16 version is larger than the i32 version.
5152 if (LHS.getValueType() == MVT::i8)
Dale Johannesenace16102009-02-03 19:33:06 +00005153 LHS = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, LHS);
Chris Lattnere55484e2008-12-25 05:34:37 +00005154
5155 // If the operand types disagree, extend the shift amount to match. Since
5156 // BT ignores high bits (like shifts) we can use anyextend.
5157 if (LHS.getValueType() != RHS.getValueType())
Dale Johannesenace16102009-02-03 19:33:06 +00005158 RHS = DAG.getNode(ISD::ANY_EXTEND, dl, LHS.getValueType(), RHS);
Dan Gohmane5af2d32009-01-29 01:59:02 +00005159
Dale Johannesenace16102009-02-03 19:33:06 +00005160 SDValue BT = DAG.getNode(X86ISD::BT, dl, MVT::i32, LHS, RHS);
Dan Gohman653456c2009-01-07 00:15:08 +00005161 unsigned Cond = CC == ISD::SETEQ ? X86::COND_AE : X86::COND_B;
Dale Johannesenace16102009-02-03 19:33:06 +00005162 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
Chris Lattnere55484e2008-12-25 05:34:37 +00005163 DAG.getConstant(Cond, MVT::i8), BT);
5164 }
5165 }
5166
5167 bool isFP = Op.getOperand(1).getValueType().isFloatingPoint();
5168 unsigned X86CC = TranslateX86CC(CC, isFP, Op0, Op1, DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00005169
Dan Gohman31125812009-03-07 01:58:32 +00005170 SDValue Cond = EmitCmp(Op0, Op1, X86CC, DAG);
Dale Johannesenace16102009-02-03 19:33:06 +00005171 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
Chris Lattner43287082008-12-24 00:11:37 +00005172 DAG.getConstant(X86CC, MVT::i8), Cond);
Evan Cheng0488db92007-09-25 01:57:46 +00005173}
5174
Dan Gohman475871a2008-07-27 21:46:04 +00005175SDValue X86TargetLowering::LowerVSETCC(SDValue Op, SelectionDAG &DAG) {
5176 SDValue Cond;
5177 SDValue Op0 = Op.getOperand(0);
5178 SDValue Op1 = Op.getOperand(1);
5179 SDValue CC = Op.getOperand(2);
Nate Begeman30a0de92008-07-17 16:51:19 +00005180 MVT VT = Op.getValueType();
5181 ISD::CondCode SetCCOpcode = cast<CondCodeSDNode>(CC)->get();
5182 bool isFP = Op.getOperand(1).getValueType().isFloatingPoint();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005183 DebugLoc dl = Op.getDebugLoc();
Nate Begeman30a0de92008-07-17 16:51:19 +00005184
5185 if (isFP) {
5186 unsigned SSECC = 8;
Evan Chenge9d50352008-08-05 22:19:15 +00005187 MVT VT0 = Op0.getValueType();
5188 assert(VT0 == MVT::v4f32 || VT0 == MVT::v2f64);
5189 unsigned Opc = VT0 == MVT::v4f32 ? X86ISD::CMPPS : X86ISD::CMPPD;
Nate Begeman30a0de92008-07-17 16:51:19 +00005190 bool Swap = false;
5191
5192 switch (SetCCOpcode) {
5193 default: break;
Nate Begemanfb8ead02008-07-25 19:05:58 +00005194 case ISD::SETOEQ:
Nate Begeman30a0de92008-07-17 16:51:19 +00005195 case ISD::SETEQ: SSECC = 0; break;
Scott Michelfdc40a02009-02-17 22:15:04 +00005196 case ISD::SETOGT:
Nate Begeman30a0de92008-07-17 16:51:19 +00005197 case ISD::SETGT: Swap = true; // Fallthrough
5198 case ISD::SETLT:
5199 case ISD::SETOLT: SSECC = 1; break;
5200 case ISD::SETOGE:
5201 case ISD::SETGE: Swap = true; // Fallthrough
5202 case ISD::SETLE:
5203 case ISD::SETOLE: SSECC = 2; break;
5204 case ISD::SETUO: SSECC = 3; break;
Nate Begemanfb8ead02008-07-25 19:05:58 +00005205 case ISD::SETUNE:
Nate Begeman30a0de92008-07-17 16:51:19 +00005206 case ISD::SETNE: SSECC = 4; break;
5207 case ISD::SETULE: Swap = true;
5208 case ISD::SETUGE: SSECC = 5; break;
5209 case ISD::SETULT: Swap = true;
5210 case ISD::SETUGT: SSECC = 6; break;
5211 case ISD::SETO: SSECC = 7; break;
5212 }
5213 if (Swap)
5214 std::swap(Op0, Op1);
5215
Nate Begemanfb8ead02008-07-25 19:05:58 +00005216 // In the two special cases we can't handle, emit two comparisons.
Nate Begeman30a0de92008-07-17 16:51:19 +00005217 if (SSECC == 8) {
Nate Begemanfb8ead02008-07-25 19:05:58 +00005218 if (SetCCOpcode == ISD::SETUEQ) {
Dan Gohman475871a2008-07-27 21:46:04 +00005219 SDValue UNORD, EQ;
Dale Johannesenace16102009-02-03 19:33:06 +00005220 UNORD = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(3, MVT::i8));
5221 EQ = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(0, MVT::i8));
5222 return DAG.getNode(ISD::OR, dl, VT, UNORD, EQ);
Nate Begemanfb8ead02008-07-25 19:05:58 +00005223 }
5224 else if (SetCCOpcode == ISD::SETONE) {
Dan Gohman475871a2008-07-27 21:46:04 +00005225 SDValue ORD, NEQ;
Dale Johannesenace16102009-02-03 19:33:06 +00005226 ORD = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(7, MVT::i8));
5227 NEQ = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(4, MVT::i8));
5228 return DAG.getNode(ISD::AND, dl, VT, ORD, NEQ);
Nate Begemanfb8ead02008-07-25 19:05:58 +00005229 }
5230 assert(0 && "Illegal FP comparison");
Nate Begeman30a0de92008-07-17 16:51:19 +00005231 }
5232 // Handle all other FP comparisons here.
Dale Johannesenace16102009-02-03 19:33:06 +00005233 return DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(SSECC, MVT::i8));
Nate Begeman30a0de92008-07-17 16:51:19 +00005234 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005235
Nate Begeman30a0de92008-07-17 16:51:19 +00005236 // We are handling one of the integer comparisons here. Since SSE only has
5237 // GT and EQ comparisons for integer, swapping operands and multiple
5238 // operations may be required for some comparisons.
5239 unsigned Opc = 0, EQOpc = 0, GTOpc = 0;
5240 bool Swap = false, Invert = false, FlipSigns = false;
Scott Michelfdc40a02009-02-17 22:15:04 +00005241
Nate Begeman30a0de92008-07-17 16:51:19 +00005242 switch (VT.getSimpleVT()) {
5243 default: break;
5244 case MVT::v16i8: EQOpc = X86ISD::PCMPEQB; GTOpc = X86ISD::PCMPGTB; break;
5245 case MVT::v8i16: EQOpc = X86ISD::PCMPEQW; GTOpc = X86ISD::PCMPGTW; break;
5246 case MVT::v4i32: EQOpc = X86ISD::PCMPEQD; GTOpc = X86ISD::PCMPGTD; break;
5247 case MVT::v2i64: EQOpc = X86ISD::PCMPEQQ; GTOpc = X86ISD::PCMPGTQ; break;
5248 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005249
Nate Begeman30a0de92008-07-17 16:51:19 +00005250 switch (SetCCOpcode) {
5251 default: break;
5252 case ISD::SETNE: Invert = true;
5253 case ISD::SETEQ: Opc = EQOpc; break;
5254 case ISD::SETLT: Swap = true;
5255 case ISD::SETGT: Opc = GTOpc; break;
5256 case ISD::SETGE: Swap = true;
5257 case ISD::SETLE: Opc = GTOpc; Invert = true; break;
5258 case ISD::SETULT: Swap = true;
5259 case ISD::SETUGT: Opc = GTOpc; FlipSigns = true; break;
5260 case ISD::SETUGE: Swap = true;
5261 case ISD::SETULE: Opc = GTOpc; FlipSigns = true; Invert = true; break;
5262 }
5263 if (Swap)
5264 std::swap(Op0, Op1);
Scott Michelfdc40a02009-02-17 22:15:04 +00005265
Nate Begeman30a0de92008-07-17 16:51:19 +00005266 // Since SSE has no unsigned integer comparisons, we need to flip the sign
5267 // bits of the inputs before performing those operations.
5268 if (FlipSigns) {
5269 MVT EltVT = VT.getVectorElementType();
Duncan Sandsb0d5cdd2009-02-01 18:06:53 +00005270 SDValue SignBit = DAG.getConstant(APInt::getSignBit(EltVT.getSizeInBits()),
5271 EltVT);
Dan Gohman475871a2008-07-27 21:46:04 +00005272 std::vector<SDValue> SignBits(VT.getVectorNumElements(), SignBit);
Evan Chenga87008d2009-02-25 22:49:59 +00005273 SDValue SignVec = DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &SignBits[0],
5274 SignBits.size());
Dale Johannesenace16102009-02-03 19:33:06 +00005275 Op0 = DAG.getNode(ISD::XOR, dl, VT, Op0, SignVec);
5276 Op1 = DAG.getNode(ISD::XOR, dl, VT, Op1, SignVec);
Nate Begeman30a0de92008-07-17 16:51:19 +00005277 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005278
Dale Johannesenace16102009-02-03 19:33:06 +00005279 SDValue Result = DAG.getNode(Opc, dl, VT, Op0, Op1);
Nate Begeman30a0de92008-07-17 16:51:19 +00005280
5281 // If the logical-not of the result is required, perform that now.
Bob Wilson4c245462009-01-22 17:39:32 +00005282 if (Invert)
Dale Johannesenace16102009-02-03 19:33:06 +00005283 Result = DAG.getNOT(dl, Result, VT);
Bob Wilson4c245462009-01-22 17:39:32 +00005284
Nate Begeman30a0de92008-07-17 16:51:19 +00005285 return Result;
5286}
Evan Cheng0488db92007-09-25 01:57:46 +00005287
Evan Cheng370e5342008-12-03 08:38:43 +00005288// isX86LogicalCmp - Return true if opcode is a X86 logical comparison.
Dan Gohman076aee32009-03-04 19:44:21 +00005289static bool isX86LogicalCmp(SDValue Op) {
5290 unsigned Opc = Op.getNode()->getOpcode();
5291 if (Opc == X86ISD::CMP || Opc == X86ISD::COMI || Opc == X86ISD::UCOMI)
5292 return true;
5293 if (Op.getResNo() == 1 &&
5294 (Opc == X86ISD::ADD ||
5295 Opc == X86ISD::SUB ||
5296 Opc == X86ISD::SMUL ||
5297 Opc == X86ISD::UMUL ||
5298 Opc == X86ISD::INC ||
5299 Opc == X86ISD::DEC))
5300 return true;
5301
5302 return false;
Evan Cheng370e5342008-12-03 08:38:43 +00005303}
5304
Dan Gohman475871a2008-07-27 21:46:04 +00005305SDValue X86TargetLowering::LowerSELECT(SDValue Op, SelectionDAG &DAG) {
Evan Cheng734503b2006-09-11 02:19:56 +00005306 bool addTest = true;
Dan Gohman475871a2008-07-27 21:46:04 +00005307 SDValue Cond = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005308 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00005309 SDValue CC;
Evan Cheng9bba8942006-01-26 02:13:10 +00005310
Evan Cheng734503b2006-09-11 02:19:56 +00005311 if (Cond.getOpcode() == ISD::SETCC)
Evan Chenge5f62042007-09-29 00:00:36 +00005312 Cond = LowerSETCC(Cond, DAG);
Evan Cheng734503b2006-09-11 02:19:56 +00005313
Evan Cheng3f41d662007-10-08 22:16:29 +00005314 // If condition flag is set by a X86ISD::CMP, then use it as the condition
5315 // setting operand in place of the X86ISD::SETCC.
Evan Cheng734503b2006-09-11 02:19:56 +00005316 if (Cond.getOpcode() == X86ISD::SETCC) {
5317 CC = Cond.getOperand(0);
5318
Dan Gohman475871a2008-07-27 21:46:04 +00005319 SDValue Cmp = Cond.getOperand(1);
Evan Cheng734503b2006-09-11 02:19:56 +00005320 unsigned Opc = Cmp.getOpcode();
Duncan Sands83ec4b62008-06-06 12:08:01 +00005321 MVT VT = Op.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00005322
Evan Cheng3f41d662007-10-08 22:16:29 +00005323 bool IllegalFPCMov = false;
Duncan Sands83ec4b62008-06-06 12:08:01 +00005324 if (VT.isFloatingPoint() && !VT.isVector() &&
Chris Lattner78631162008-01-16 06:24:21 +00005325 !isScalarFPTypeInSSEReg(VT)) // FPStack?
Dan Gohman7810bfe2008-09-26 21:54:37 +00005326 IllegalFPCMov = !hasFPCMov(cast<ConstantSDNode>(CC)->getSExtValue());
Scott Michelfdc40a02009-02-17 22:15:04 +00005327
Chris Lattnerd1980a52009-03-12 06:52:53 +00005328 if ((isX86LogicalCmp(Cmp) && !IllegalFPCMov) ||
5329 Opc == X86ISD::BT) { // FIXME
Evan Cheng3f41d662007-10-08 22:16:29 +00005330 Cond = Cmp;
Evan Cheng0488db92007-09-25 01:57:46 +00005331 addTest = false;
5332 }
5333 }
5334
5335 if (addTest) {
5336 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Dan Gohman31125812009-03-07 01:58:32 +00005337 Cond = EmitTest(Cond, X86::COND_NE, DAG);
Evan Cheng0488db92007-09-25 01:57:46 +00005338 }
5339
Dan Gohmanfc166572009-04-09 23:54:40 +00005340 SDVTList VTs = DAG.getVTList(Op.getValueType(), MVT::Flag);
Dan Gohman475871a2008-07-27 21:46:04 +00005341 SmallVector<SDValue, 4> Ops;
Evan Cheng0488db92007-09-25 01:57:46 +00005342 // X86ISD::CMOV means set the result (which is operand 1) to the RHS if
5343 // condition is true.
5344 Ops.push_back(Op.getOperand(2));
5345 Ops.push_back(Op.getOperand(1));
5346 Ops.push_back(CC);
5347 Ops.push_back(Cond);
Dan Gohmanfc166572009-04-09 23:54:40 +00005348 return DAG.getNode(X86ISD::CMOV, dl, VTs, &Ops[0], Ops.size());
Evan Cheng0488db92007-09-25 01:57:46 +00005349}
5350
Evan Cheng370e5342008-12-03 08:38:43 +00005351// isAndOrOfSingleUseSetCCs - Return true if node is an ISD::AND or
5352// ISD::OR of two X86ISD::SETCC nodes each of which has no other use apart
5353// from the AND / OR.
5354static bool isAndOrOfSetCCs(SDValue Op, unsigned &Opc) {
5355 Opc = Op.getOpcode();
5356 if (Opc != ISD::OR && Opc != ISD::AND)
5357 return false;
5358 return (Op.getOperand(0).getOpcode() == X86ISD::SETCC &&
5359 Op.getOperand(0).hasOneUse() &&
5360 Op.getOperand(1).getOpcode() == X86ISD::SETCC &&
5361 Op.getOperand(1).hasOneUse());
5362}
5363
Evan Cheng961d6d42009-02-02 08:19:07 +00005364// isXor1OfSetCC - Return true if node is an ISD::XOR of a X86ISD::SETCC and
5365// 1 and that the SETCC node has a single use.
Evan Cheng67ad9db2009-02-02 08:07:36 +00005366static bool isXor1OfSetCC(SDValue Op) {
5367 if (Op.getOpcode() != ISD::XOR)
5368 return false;
5369 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(Op.getOperand(1));
5370 if (N1C && N1C->getAPIntValue() == 1) {
5371 return Op.getOperand(0).getOpcode() == X86ISD::SETCC &&
5372 Op.getOperand(0).hasOneUse();
5373 }
5374 return false;
5375}
5376
Dan Gohman475871a2008-07-27 21:46:04 +00005377SDValue X86TargetLowering::LowerBRCOND(SDValue Op, SelectionDAG &DAG) {
Evan Cheng734503b2006-09-11 02:19:56 +00005378 bool addTest = true;
Dan Gohman475871a2008-07-27 21:46:04 +00005379 SDValue Chain = Op.getOperand(0);
5380 SDValue Cond = Op.getOperand(1);
5381 SDValue Dest = Op.getOperand(2);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005382 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00005383 SDValue CC;
Evan Cheng734503b2006-09-11 02:19:56 +00005384
Evan Cheng0db9fe62006-04-25 20:13:52 +00005385 if (Cond.getOpcode() == ISD::SETCC)
Evan Chenge5f62042007-09-29 00:00:36 +00005386 Cond = LowerSETCC(Cond, DAG);
Chris Lattnere55484e2008-12-25 05:34:37 +00005387#if 0
5388 // FIXME: LowerXALUO doesn't handle these!!
Bill Wendlingd350e022008-12-12 21:15:41 +00005389 else if (Cond.getOpcode() == X86ISD::ADD ||
5390 Cond.getOpcode() == X86ISD::SUB ||
5391 Cond.getOpcode() == X86ISD::SMUL ||
5392 Cond.getOpcode() == X86ISD::UMUL)
Bill Wendling74c37652008-12-09 22:08:41 +00005393 Cond = LowerXALUO(Cond, DAG);
Chris Lattnere55484e2008-12-25 05:34:37 +00005394#endif
Scott Michelfdc40a02009-02-17 22:15:04 +00005395
Evan Cheng3f41d662007-10-08 22:16:29 +00005396 // If condition flag is set by a X86ISD::CMP, then use it as the condition
5397 // setting operand in place of the X86ISD::SETCC.
Evan Cheng0db9fe62006-04-25 20:13:52 +00005398 if (Cond.getOpcode() == X86ISD::SETCC) {
Evan Cheng734503b2006-09-11 02:19:56 +00005399 CC = Cond.getOperand(0);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005400
Dan Gohman475871a2008-07-27 21:46:04 +00005401 SDValue Cmp = Cond.getOperand(1);
Evan Cheng734503b2006-09-11 02:19:56 +00005402 unsigned Opc = Cmp.getOpcode();
Chris Lattnere55484e2008-12-25 05:34:37 +00005403 // FIXME: WHY THE SPECIAL CASING OF LogicalCmp??
Dan Gohman076aee32009-03-04 19:44:21 +00005404 if (isX86LogicalCmp(Cmp) || Opc == X86ISD::BT) {
Evan Cheng3f41d662007-10-08 22:16:29 +00005405 Cond = Cmp;
Evan Cheng0488db92007-09-25 01:57:46 +00005406 addTest = false;
Bill Wendling61edeb52008-12-02 01:06:39 +00005407 } else {
Evan Cheng370e5342008-12-03 08:38:43 +00005408 switch (cast<ConstantSDNode>(CC)->getZExtValue()) {
Bill Wendling0ea25cb2008-12-03 08:32:02 +00005409 default: break;
5410 case X86::COND_O:
Dan Gohman653456c2009-01-07 00:15:08 +00005411 case X86::COND_B:
Chris Lattnere55484e2008-12-25 05:34:37 +00005412 // These can only come from an arithmetic instruction with overflow,
5413 // e.g. SADDO, UADDO.
Bill Wendling0ea25cb2008-12-03 08:32:02 +00005414 Cond = Cond.getNode()->getOperand(1);
5415 addTest = false;
5416 break;
Bill Wendling61edeb52008-12-02 01:06:39 +00005417 }
Evan Cheng0488db92007-09-25 01:57:46 +00005418 }
Evan Cheng370e5342008-12-03 08:38:43 +00005419 } else {
5420 unsigned CondOpc;
5421 if (Cond.hasOneUse() && isAndOrOfSetCCs(Cond, CondOpc)) {
5422 SDValue Cmp = Cond.getOperand(0).getOperand(1);
Evan Cheng370e5342008-12-03 08:38:43 +00005423 if (CondOpc == ISD::OR) {
5424 // Also, recognize the pattern generated by an FCMP_UNE. We can emit
5425 // two branches instead of an explicit OR instruction with a
5426 // separate test.
5427 if (Cmp == Cond.getOperand(1).getOperand(1) &&
Dan Gohman076aee32009-03-04 19:44:21 +00005428 isX86LogicalCmp(Cmp)) {
Evan Cheng370e5342008-12-03 08:38:43 +00005429 CC = Cond.getOperand(0).getOperand(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00005430 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Evan Cheng370e5342008-12-03 08:38:43 +00005431 Chain, Dest, CC, Cmp);
5432 CC = Cond.getOperand(1).getOperand(0);
5433 Cond = Cmp;
5434 addTest = false;
5435 }
5436 } else { // ISD::AND
5437 // Also, recognize the pattern generated by an FCMP_OEQ. We can emit
5438 // two branches instead of an explicit AND instruction with a
5439 // separate test. However, we only do this if this block doesn't
5440 // have a fall-through edge, because this requires an explicit
5441 // jmp when the condition is false.
5442 if (Cmp == Cond.getOperand(1).getOperand(1) &&
Dan Gohman076aee32009-03-04 19:44:21 +00005443 isX86LogicalCmp(Cmp) &&
Evan Cheng370e5342008-12-03 08:38:43 +00005444 Op.getNode()->hasOneUse()) {
5445 X86::CondCode CCode =
5446 (X86::CondCode)Cond.getOperand(0).getConstantOperandVal(0);
5447 CCode = X86::GetOppositeBranchCondition(CCode);
5448 CC = DAG.getConstant(CCode, MVT::i8);
5449 SDValue User = SDValue(*Op.getNode()->use_begin(), 0);
5450 // Look for an unconditional branch following this conditional branch.
5451 // We need this because we need to reverse the successors in order
5452 // to implement FCMP_OEQ.
5453 if (User.getOpcode() == ISD::BR) {
5454 SDValue FalseBB = User.getOperand(1);
5455 SDValue NewBR =
5456 DAG.UpdateNodeOperands(User, User.getOperand(0), Dest);
5457 assert(NewBR == User);
5458 Dest = FalseBB;
Dan Gohman279c22e2008-10-21 03:29:32 +00005459
Dale Johannesene4d209d2009-02-03 20:21:25 +00005460 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Evan Cheng370e5342008-12-03 08:38:43 +00005461 Chain, Dest, CC, Cmp);
5462 X86::CondCode CCode =
5463 (X86::CondCode)Cond.getOperand(1).getConstantOperandVal(0);
5464 CCode = X86::GetOppositeBranchCondition(CCode);
5465 CC = DAG.getConstant(CCode, MVT::i8);
5466 Cond = Cmp;
5467 addTest = false;
5468 }
5469 }
Dan Gohman279c22e2008-10-21 03:29:32 +00005470 }
Evan Cheng67ad9db2009-02-02 08:07:36 +00005471 } else if (Cond.hasOneUse() && isXor1OfSetCC(Cond)) {
5472 // Recognize for xorb (setcc), 1 patterns. The xor inverts the condition.
5473 // It should be transformed during dag combiner except when the condition
5474 // is set by a arithmetics with overflow node.
5475 X86::CondCode CCode =
5476 (X86::CondCode)Cond.getOperand(0).getConstantOperandVal(0);
5477 CCode = X86::GetOppositeBranchCondition(CCode);
5478 CC = DAG.getConstant(CCode, MVT::i8);
5479 Cond = Cond.getOperand(0).getOperand(1);
5480 addTest = false;
Dan Gohman279c22e2008-10-21 03:29:32 +00005481 }
Evan Cheng0488db92007-09-25 01:57:46 +00005482 }
5483
5484 if (addTest) {
5485 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Dan Gohman31125812009-03-07 01:58:32 +00005486 Cond = EmitTest(Cond, X86::COND_NE, DAG);
Evan Cheng0488db92007-09-25 01:57:46 +00005487 }
Dale Johannesene4d209d2009-02-03 20:21:25 +00005488 return DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Dan Gohman279c22e2008-10-21 03:29:32 +00005489 Chain, Dest, CC, Cond);
Evan Cheng0488db92007-09-25 01:57:46 +00005490}
5491
Anton Korobeynikove060b532007-04-17 19:34:00 +00005492
5493// Lower dynamic stack allocation to _alloca call for Cygwin/Mingw targets.
5494// Calls to _alloca is needed to probe the stack when allocating more than 4k
5495// bytes in one go. Touching the stack at 4K increments is necessary to ensure
5496// that the guard pages used by the OS virtual memory manager are allocated in
5497// correct sequence.
Dan Gohman475871a2008-07-27 21:46:04 +00005498SDValue
5499X86TargetLowering::LowerDYNAMIC_STACKALLOC(SDValue Op,
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00005500 SelectionDAG &DAG) {
Anton Korobeynikove060b532007-04-17 19:34:00 +00005501 assert(Subtarget->isTargetCygMing() &&
5502 "This should be used only on Cygwin/Mingw targets");
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005503 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov096b4612008-06-11 20:16:42 +00005504
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00005505 // Get the inputs.
Dan Gohman475871a2008-07-27 21:46:04 +00005506 SDValue Chain = Op.getOperand(0);
5507 SDValue Size = Op.getOperand(1);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00005508 // FIXME: Ensure alignment here
5509
Dan Gohman475871a2008-07-27 21:46:04 +00005510 SDValue Flag;
Anton Korobeynikov096b4612008-06-11 20:16:42 +00005511
Duncan Sands83ec4b62008-06-06 12:08:01 +00005512 MVT IntPtr = getPointerTy();
5513 MVT SPTy = Subtarget->is64Bit() ? MVT::i64 : MVT::i32;
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00005514
Chris Lattnere563bbc2008-10-11 22:08:30 +00005515 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(0, true));
Anton Korobeynikov096b4612008-06-11 20:16:42 +00005516
Dale Johannesendd64c412009-02-04 00:33:20 +00005517 Chain = DAG.getCopyToReg(Chain, dl, X86::EAX, Size, Flag);
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00005518 Flag = Chain.getValue(1);
5519
5520 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Dan Gohman475871a2008-07-27 21:46:04 +00005521 SDValue Ops[] = { Chain,
Bill Wendling056292f2008-09-16 21:48:12 +00005522 DAG.getTargetExternalSymbol("_alloca", IntPtr),
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00005523 DAG.getRegister(X86::EAX, IntPtr),
Anton Korobeynikov096b4612008-06-11 20:16:42 +00005524 DAG.getRegister(X86StackPtr, SPTy),
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00005525 Flag };
Dale Johannesene4d209d2009-02-03 20:21:25 +00005526 Chain = DAG.getNode(X86ISD::CALL, dl, NodeTys, Ops, 5);
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00005527 Flag = Chain.getValue(1);
5528
Anton Korobeynikov096b4612008-06-11 20:16:42 +00005529 Chain = DAG.getCALLSEQ_END(Chain,
Chris Lattnere563bbc2008-10-11 22:08:30 +00005530 DAG.getIntPtrConstant(0, true),
5531 DAG.getIntPtrConstant(0, true),
Anton Korobeynikov096b4612008-06-11 20:16:42 +00005532 Flag);
5533
Dale Johannesendd64c412009-02-04 00:33:20 +00005534 Chain = DAG.getCopyFromReg(Chain, dl, X86StackPtr, SPTy).getValue(1);
Anton Korobeynikov096b4612008-06-11 20:16:42 +00005535
Dan Gohman475871a2008-07-27 21:46:04 +00005536 SDValue Ops1[2] = { Chain.getValue(0), Chain };
Dale Johannesene4d209d2009-02-03 20:21:25 +00005537 return DAG.getMergeValues(Ops1, 2, dl);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00005538}
5539
Dan Gohman475871a2008-07-27 21:46:04 +00005540SDValue
Dale Johannesen0f502f62009-02-03 22:26:09 +00005541X86TargetLowering::EmitTargetCodeForMemset(SelectionDAG &DAG, DebugLoc dl,
Bill Wendling6f287b22008-09-30 21:22:07 +00005542 SDValue Chain,
5543 SDValue Dst, SDValue Src,
5544 SDValue Size, unsigned Align,
5545 const Value *DstSV,
Bill Wendling6158d842008-10-01 00:59:58 +00005546 uint64_t DstSVOff) {
Dan Gohman707e0182008-04-12 04:36:06 +00005547 ConstantSDNode *ConstantSize = dyn_cast<ConstantSDNode>(Size);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005548
Bill Wendling6f287b22008-09-30 21:22:07 +00005549 // If not DWORD aligned or size is more than the threshold, call the library.
5550 // The libc version is likely to be faster for these cases. It can use the
5551 // address value and run time information about the CPU.
Evan Cheng1887c1c2008-08-21 21:00:15 +00005552 if ((Align & 3) != 0 ||
Dan Gohman707e0182008-04-12 04:36:06 +00005553 !ConstantSize ||
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005554 ConstantSize->getZExtValue() >
5555 getSubtarget()->getMaxInlineSizeThreshold()) {
Dan Gohman475871a2008-07-27 21:46:04 +00005556 SDValue InFlag(0, 0);
Dan Gohman68d599d2008-04-01 20:38:36 +00005557
5558 // Check to see if there is a specialized entry-point for memory zeroing.
Dan Gohman707e0182008-04-12 04:36:06 +00005559 ConstantSDNode *V = dyn_cast<ConstantSDNode>(Src);
Bill Wendling6f287b22008-09-30 21:22:07 +00005560
Bill Wendling6158d842008-10-01 00:59:58 +00005561 if (const char *bzeroEntry = V &&
5562 V->isNullValue() ? Subtarget->getBZeroEntry() : 0) {
5563 MVT IntPtr = getPointerTy();
5564 const Type *IntPtrTy = TD->getIntPtrType();
Scott Michelfdc40a02009-02-17 22:15:04 +00005565 TargetLowering::ArgListTy Args;
Bill Wendling6158d842008-10-01 00:59:58 +00005566 TargetLowering::ArgListEntry Entry;
5567 Entry.Node = Dst;
5568 Entry.Ty = IntPtrTy;
5569 Args.push_back(Entry);
5570 Entry.Node = Size;
5571 Args.push_back(Entry);
5572 std::pair<SDValue,SDValue> CallResult =
Scott Michelfdc40a02009-02-17 22:15:04 +00005573 LowerCallTo(Chain, Type::VoidTy, false, false, false, false,
5574 CallingConv::C, false,
Dale Johannesen0f502f62009-02-03 22:26:09 +00005575 DAG.getExternalSymbol(bzeroEntry, IntPtr), Args, DAG, dl);
Bill Wendling6158d842008-10-01 00:59:58 +00005576 return CallResult.second;
Dan Gohman68d599d2008-04-01 20:38:36 +00005577 }
5578
Dan Gohman707e0182008-04-12 04:36:06 +00005579 // Otherwise have the target-independent code call memset.
Dan Gohman475871a2008-07-27 21:46:04 +00005580 return SDValue();
Evan Cheng48090aa2006-03-21 23:01:21 +00005581 }
Evan Chengb9df0ca2006-03-22 02:53:00 +00005582
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005583 uint64_t SizeVal = ConstantSize->getZExtValue();
Dan Gohman475871a2008-07-27 21:46:04 +00005584 SDValue InFlag(0, 0);
Duncan Sands83ec4b62008-06-06 12:08:01 +00005585 MVT AVT;
Dan Gohman475871a2008-07-27 21:46:04 +00005586 SDValue Count;
Dan Gohman707e0182008-04-12 04:36:06 +00005587 ConstantSDNode *ValC = dyn_cast<ConstantSDNode>(Src);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005588 unsigned BytesLeft = 0;
5589 bool TwoRepStos = false;
5590 if (ValC) {
5591 unsigned ValReg;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005592 uint64_t Val = ValC->getZExtValue() & 255;
Evan Cheng5ced1d82006-04-06 23:23:56 +00005593
Evan Cheng0db9fe62006-04-25 20:13:52 +00005594 // If the value is a constant, then we can potentially use larger sets.
5595 switch (Align & 3) {
Evan Cheng1887c1c2008-08-21 21:00:15 +00005596 case 2: // WORD aligned
5597 AVT = MVT::i16;
5598 ValReg = X86::AX;
5599 Val = (Val << 8) | Val;
5600 break;
5601 case 0: // DWORD aligned
5602 AVT = MVT::i32;
5603 ValReg = X86::EAX;
5604 Val = (Val << 8) | Val;
5605 Val = (Val << 16) | Val;
5606 if (Subtarget->is64Bit() && ((Align & 0x7) == 0)) { // QWORD aligned
5607 AVT = MVT::i64;
5608 ValReg = X86::RAX;
5609 Val = (Val << 32) | Val;
5610 }
5611 break;
5612 default: // Byte aligned
5613 AVT = MVT::i8;
5614 ValReg = X86::AL;
5615 Count = DAG.getIntPtrConstant(SizeVal);
5616 break;
Evan Cheng80d428c2006-04-19 22:48:17 +00005617 }
5618
Duncan Sands8e4eb092008-06-08 20:54:56 +00005619 if (AVT.bitsGT(MVT::i8)) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00005620 unsigned UBytes = AVT.getSizeInBits() / 8;
Dan Gohman707e0182008-04-12 04:36:06 +00005621 Count = DAG.getIntPtrConstant(SizeVal / UBytes);
5622 BytesLeft = SizeVal % UBytes;
Evan Cheng25ab6902006-09-08 06:48:29 +00005623 }
5624
Dale Johannesen0f502f62009-02-03 22:26:09 +00005625 Chain = DAG.getCopyToReg(Chain, dl, ValReg, DAG.getConstant(Val, AVT),
Evan Cheng0db9fe62006-04-25 20:13:52 +00005626 InFlag);
5627 InFlag = Chain.getValue(1);
5628 } else {
5629 AVT = MVT::i8;
Dan Gohmanbcda2852008-04-16 01:32:32 +00005630 Count = DAG.getIntPtrConstant(SizeVal);
Dale Johannesen0f502f62009-02-03 22:26:09 +00005631 Chain = DAG.getCopyToReg(Chain, dl, X86::AL, Src, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005632 InFlag = Chain.getValue(1);
Evan Chengb9df0ca2006-03-22 02:53:00 +00005633 }
Evan Chengc78d3b42006-04-24 18:01:45 +00005634
Scott Michelfdc40a02009-02-17 22:15:04 +00005635 Chain = DAG.getCopyToReg(Chain, dl, Subtarget->is64Bit() ? X86::RCX :
Dale Johannesen0f502f62009-02-03 22:26:09 +00005636 X86::ECX,
Evan Cheng25ab6902006-09-08 06:48:29 +00005637 Count, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005638 InFlag = Chain.getValue(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00005639 Chain = DAG.getCopyToReg(Chain, dl, Subtarget->is64Bit() ? X86::RDI :
Dale Johannesen0f502f62009-02-03 22:26:09 +00005640 X86::EDI,
Dan Gohman707e0182008-04-12 04:36:06 +00005641 Dst, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005642 InFlag = Chain.getValue(1);
Evan Chenga0b3afb2006-03-27 07:00:16 +00005643
Chris Lattnerd96d0722007-02-25 06:40:16 +00005644 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Dan Gohman475871a2008-07-27 21:46:04 +00005645 SmallVector<SDValue, 8> Ops;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005646 Ops.push_back(Chain);
5647 Ops.push_back(DAG.getValueType(AVT));
5648 Ops.push_back(InFlag);
Dale Johannesen0f502f62009-02-03 22:26:09 +00005649 Chain = DAG.getNode(X86ISD::REP_STOS, dl, Tys, &Ops[0], Ops.size());
Evan Chengc78d3b42006-04-24 18:01:45 +00005650
Evan Cheng0db9fe62006-04-25 20:13:52 +00005651 if (TwoRepStos) {
5652 InFlag = Chain.getValue(1);
Dan Gohman707e0182008-04-12 04:36:06 +00005653 Count = Size;
Duncan Sands83ec4b62008-06-06 12:08:01 +00005654 MVT CVT = Count.getValueType();
Dale Johannesen0f502f62009-02-03 22:26:09 +00005655 SDValue Left = DAG.getNode(ISD::AND, dl, CVT, Count,
Evan Cheng25ab6902006-09-08 06:48:29 +00005656 DAG.getConstant((AVT == MVT::i64) ? 7 : 3, CVT));
Scott Michelfdc40a02009-02-17 22:15:04 +00005657 Chain = DAG.getCopyToReg(Chain, dl, (CVT == MVT::i64) ? X86::RCX :
Dale Johannesen0f502f62009-02-03 22:26:09 +00005658 X86::ECX,
Evan Cheng25ab6902006-09-08 06:48:29 +00005659 Left, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005660 InFlag = Chain.getValue(1);
Chris Lattnerd96d0722007-02-25 06:40:16 +00005661 Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005662 Ops.clear();
5663 Ops.push_back(Chain);
5664 Ops.push_back(DAG.getValueType(MVT::i8));
5665 Ops.push_back(InFlag);
Dale Johannesen0f502f62009-02-03 22:26:09 +00005666 Chain = DAG.getNode(X86ISD::REP_STOS, dl, Tys, &Ops[0], Ops.size());
Evan Cheng0db9fe62006-04-25 20:13:52 +00005667 } else if (BytesLeft) {
Dan Gohman707e0182008-04-12 04:36:06 +00005668 // Handle the last 1 - 7 bytes.
5669 unsigned Offset = SizeVal - BytesLeft;
Duncan Sands83ec4b62008-06-06 12:08:01 +00005670 MVT AddrVT = Dst.getValueType();
5671 MVT SizeVT = Size.getValueType();
Dan Gohman707e0182008-04-12 04:36:06 +00005672
Dale Johannesen0f502f62009-02-03 22:26:09 +00005673 Chain = DAG.getMemset(Chain, dl,
5674 DAG.getNode(ISD::ADD, dl, AddrVT, Dst,
Dan Gohman707e0182008-04-12 04:36:06 +00005675 DAG.getConstant(Offset, AddrVT)),
5676 Src,
5677 DAG.getConstant(BytesLeft, SizeVT),
Dan Gohman1f13c682008-04-28 17:15:20 +00005678 Align, DstSV, DstSVOff + Offset);
Evan Cheng386031a2006-03-24 07:29:27 +00005679 }
Evan Cheng11e15b32006-04-03 20:53:28 +00005680
Dan Gohman707e0182008-04-12 04:36:06 +00005681 // TODO: Use a Tokenfactor, as in memcpy, instead of a single chain.
Evan Cheng0db9fe62006-04-25 20:13:52 +00005682 return Chain;
5683}
Evan Cheng11e15b32006-04-03 20:53:28 +00005684
Dan Gohman475871a2008-07-27 21:46:04 +00005685SDValue
Dale Johannesen0f502f62009-02-03 22:26:09 +00005686X86TargetLowering::EmitTargetCodeForMemcpy(SelectionDAG &DAG, DebugLoc dl,
Evan Cheng1887c1c2008-08-21 21:00:15 +00005687 SDValue Chain, SDValue Dst, SDValue Src,
5688 SDValue Size, unsigned Align,
5689 bool AlwaysInline,
5690 const Value *DstSV, uint64_t DstSVOff,
Scott Michelfdc40a02009-02-17 22:15:04 +00005691 const Value *SrcSV, uint64_t SrcSVOff) {
Dan Gohman707e0182008-04-12 04:36:06 +00005692 // This requires the copy size to be a constant, preferrably
5693 // within a subtarget-specific limit.
5694 ConstantSDNode *ConstantSize = dyn_cast<ConstantSDNode>(Size);
5695 if (!ConstantSize)
Dan Gohman475871a2008-07-27 21:46:04 +00005696 return SDValue();
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005697 uint64_t SizeVal = ConstantSize->getZExtValue();
Dan Gohman707e0182008-04-12 04:36:06 +00005698 if (!AlwaysInline && SizeVal > getSubtarget()->getMaxInlineSizeThreshold())
Dan Gohman475871a2008-07-27 21:46:04 +00005699 return SDValue();
Dan Gohman707e0182008-04-12 04:36:06 +00005700
Evan Cheng1887c1c2008-08-21 21:00:15 +00005701 /// If not DWORD aligned, call the library.
5702 if ((Align & 3) != 0)
5703 return SDValue();
5704
5705 // DWORD aligned
5706 MVT AVT = MVT::i32;
5707 if (Subtarget->is64Bit() && ((Align & 0x7) == 0)) // QWORD aligned
Dan Gohman707e0182008-04-12 04:36:06 +00005708 AVT = MVT::i64;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005709
Duncan Sands83ec4b62008-06-06 12:08:01 +00005710 unsigned UBytes = AVT.getSizeInBits() / 8;
Dan Gohman707e0182008-04-12 04:36:06 +00005711 unsigned CountVal = SizeVal / UBytes;
Dan Gohman475871a2008-07-27 21:46:04 +00005712 SDValue Count = DAG.getIntPtrConstant(CountVal);
Evan Cheng1887c1c2008-08-21 21:00:15 +00005713 unsigned BytesLeft = SizeVal % UBytes;
Evan Cheng25ab6902006-09-08 06:48:29 +00005714
Dan Gohman475871a2008-07-27 21:46:04 +00005715 SDValue InFlag(0, 0);
Scott Michelfdc40a02009-02-17 22:15:04 +00005716 Chain = DAG.getCopyToReg(Chain, dl, Subtarget->is64Bit() ? X86::RCX :
Dale Johannesen0f502f62009-02-03 22:26:09 +00005717 X86::ECX,
Evan Cheng25ab6902006-09-08 06:48:29 +00005718 Count, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005719 InFlag = Chain.getValue(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00005720 Chain = DAG.getCopyToReg(Chain, dl, Subtarget->is64Bit() ? X86::RDI :
Dale Johannesen0f502f62009-02-03 22:26:09 +00005721 X86::EDI,
Dan Gohman707e0182008-04-12 04:36:06 +00005722 Dst, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005723 InFlag = Chain.getValue(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00005724 Chain = DAG.getCopyToReg(Chain, dl, Subtarget->is64Bit() ? X86::RSI :
Dale Johannesen0f502f62009-02-03 22:26:09 +00005725 X86::ESI,
Dan Gohman707e0182008-04-12 04:36:06 +00005726 Src, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005727 InFlag = Chain.getValue(1);
5728
Chris Lattnerd96d0722007-02-25 06:40:16 +00005729 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Dan Gohman475871a2008-07-27 21:46:04 +00005730 SmallVector<SDValue, 8> Ops;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005731 Ops.push_back(Chain);
5732 Ops.push_back(DAG.getValueType(AVT));
5733 Ops.push_back(InFlag);
Dale Johannesen0f502f62009-02-03 22:26:09 +00005734 SDValue RepMovs = DAG.getNode(X86ISD::REP_MOVS, dl, Tys, &Ops[0], Ops.size());
Evan Cheng0db9fe62006-04-25 20:13:52 +00005735
Dan Gohman475871a2008-07-27 21:46:04 +00005736 SmallVector<SDValue, 4> Results;
Evan Cheng2749c722008-04-25 00:26:43 +00005737 Results.push_back(RepMovs);
Rafael Espindola068317b2007-09-28 12:53:01 +00005738 if (BytesLeft) {
Dan Gohman707e0182008-04-12 04:36:06 +00005739 // Handle the last 1 - 7 bytes.
5740 unsigned Offset = SizeVal - BytesLeft;
Duncan Sands83ec4b62008-06-06 12:08:01 +00005741 MVT DstVT = Dst.getValueType();
5742 MVT SrcVT = Src.getValueType();
5743 MVT SizeVT = Size.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00005744 Results.push_back(DAG.getMemcpy(Chain, dl,
Dale Johannesen0f502f62009-02-03 22:26:09 +00005745 DAG.getNode(ISD::ADD, dl, DstVT, Dst,
Evan Cheng2749c722008-04-25 00:26:43 +00005746 DAG.getConstant(Offset, DstVT)),
Dale Johannesen0f502f62009-02-03 22:26:09 +00005747 DAG.getNode(ISD::ADD, dl, SrcVT, Src,
Evan Cheng2749c722008-04-25 00:26:43 +00005748 DAG.getConstant(Offset, SrcVT)),
Dan Gohman707e0182008-04-12 04:36:06 +00005749 DAG.getConstant(BytesLeft, SizeVT),
5750 Align, AlwaysInline,
Dan Gohman1f13c682008-04-28 17:15:20 +00005751 DstSV, DstSVOff + Offset,
5752 SrcSV, SrcSVOff + Offset));
Evan Chengb067a1e2006-03-31 19:22:53 +00005753 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00005754
Scott Michelfdc40a02009-02-17 22:15:04 +00005755 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Dale Johannesen0f502f62009-02-03 22:26:09 +00005756 &Results[0], Results.size());
Evan Cheng0db9fe62006-04-25 20:13:52 +00005757}
5758
Dan Gohman475871a2008-07-27 21:46:04 +00005759SDValue X86TargetLowering::LowerVASTART(SDValue Op, SelectionDAG &DAG) {
Dan Gohman69de1932008-02-06 22:27:42 +00005760 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005761 DebugLoc dl = Op.getDebugLoc();
Evan Cheng8b2794a2006-10-13 21:14:26 +00005762
Evan Cheng25ab6902006-09-08 06:48:29 +00005763 if (!Subtarget->is64Bit()) {
5764 // vastart just stores the address of the VarArgsFrameIndex slot into the
5765 // memory location argument.
Dan Gohman475871a2008-07-27 21:46:04 +00005766 SDValue FR = DAG.getFrameIndex(VarArgsFrameIndex, getPointerTy());
Dale Johannesene4d209d2009-02-03 20:21:25 +00005767 return DAG.getStore(Op.getOperand(0), dl, FR, Op.getOperand(1), SV, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00005768 }
5769
5770 // __va_list_tag:
5771 // gp_offset (0 - 6 * 8)
5772 // fp_offset (48 - 48 + 8 * 16)
5773 // overflow_arg_area (point to parameters coming in memory).
5774 // reg_save_area
Dan Gohman475871a2008-07-27 21:46:04 +00005775 SmallVector<SDValue, 8> MemOps;
5776 SDValue FIN = Op.getOperand(1);
Evan Cheng25ab6902006-09-08 06:48:29 +00005777 // Store gp_offset
Dale Johannesene4d209d2009-02-03 20:21:25 +00005778 SDValue Store = DAG.getStore(Op.getOperand(0), dl,
Evan Cheng786225a2006-10-05 23:01:46 +00005779 DAG.getConstant(VarArgsGPOffset, MVT::i32),
Dan Gohman69de1932008-02-06 22:27:42 +00005780 FIN, SV, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00005781 MemOps.push_back(Store);
5782
5783 // Store fp_offset
Scott Michelfdc40a02009-02-17 22:15:04 +00005784 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00005785 FIN, DAG.getIntPtrConstant(4));
5786 Store = DAG.getStore(Op.getOperand(0), dl,
Evan Cheng786225a2006-10-05 23:01:46 +00005787 DAG.getConstant(VarArgsFPOffset, MVT::i32),
Dan Gohman69de1932008-02-06 22:27:42 +00005788 FIN, SV, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00005789 MemOps.push_back(Store);
5790
5791 // Store ptr to overflow_arg_area
Scott Michelfdc40a02009-02-17 22:15:04 +00005792 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00005793 FIN, DAG.getIntPtrConstant(4));
Dan Gohman475871a2008-07-27 21:46:04 +00005794 SDValue OVFIN = DAG.getFrameIndex(VarArgsFrameIndex, getPointerTy());
Dale Johannesene4d209d2009-02-03 20:21:25 +00005795 Store = DAG.getStore(Op.getOperand(0), dl, OVFIN, FIN, SV, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00005796 MemOps.push_back(Store);
5797
5798 // Store ptr to reg_save_area.
Scott Michelfdc40a02009-02-17 22:15:04 +00005799 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00005800 FIN, DAG.getIntPtrConstant(8));
Dan Gohman475871a2008-07-27 21:46:04 +00005801 SDValue RSFIN = DAG.getFrameIndex(RegSaveFrameIndex, getPointerTy());
Dale Johannesene4d209d2009-02-03 20:21:25 +00005802 Store = DAG.getStore(Op.getOperand(0), dl, RSFIN, FIN, SV, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00005803 MemOps.push_back(Store);
Scott Michelfdc40a02009-02-17 22:15:04 +00005804 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Dale Johannesene4d209d2009-02-03 20:21:25 +00005805 &MemOps[0], MemOps.size());
Evan Cheng0db9fe62006-04-25 20:13:52 +00005806}
5807
Dan Gohman475871a2008-07-27 21:46:04 +00005808SDValue X86TargetLowering::LowerVAARG(SDValue Op, SelectionDAG &DAG) {
Dan Gohman9018e832008-05-10 01:26:14 +00005809 // X86-64 va_list is a struct { i32, i32, i8*, i8* }.
5810 assert(Subtarget->is64Bit() && "This code only handles 64-bit va_arg!");
Dan Gohman475871a2008-07-27 21:46:04 +00005811 SDValue Chain = Op.getOperand(0);
5812 SDValue SrcPtr = Op.getOperand(1);
5813 SDValue SrcSV = Op.getOperand(2);
Dan Gohman9018e832008-05-10 01:26:14 +00005814
5815 assert(0 && "VAArgInst is not yet implemented for x86-64!");
5816 abort();
Dan Gohman475871a2008-07-27 21:46:04 +00005817 return SDValue();
Dan Gohman9018e832008-05-10 01:26:14 +00005818}
5819
Dan Gohman475871a2008-07-27 21:46:04 +00005820SDValue X86TargetLowering::LowerVACOPY(SDValue Op, SelectionDAG &DAG) {
Evan Chengae642192007-03-02 23:16:35 +00005821 // X86-64 va_list is a struct { i32, i32, i8*, i8* }.
Dan Gohman28269132008-04-18 20:55:41 +00005822 assert(Subtarget->is64Bit() && "This code only handles 64-bit va_copy!");
Dan Gohman475871a2008-07-27 21:46:04 +00005823 SDValue Chain = Op.getOperand(0);
5824 SDValue DstPtr = Op.getOperand(1);
5825 SDValue SrcPtr = Op.getOperand(2);
Dan Gohman69de1932008-02-06 22:27:42 +00005826 const Value *DstSV = cast<SrcValueSDNode>(Op.getOperand(3))->getValue();
5827 const Value *SrcSV = cast<SrcValueSDNode>(Op.getOperand(4))->getValue();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005828 DebugLoc dl = Op.getDebugLoc();
Evan Chengae642192007-03-02 23:16:35 +00005829
Dale Johannesendd64c412009-02-04 00:33:20 +00005830 return DAG.getMemcpy(Chain, dl, DstPtr, SrcPtr,
Dan Gohman28269132008-04-18 20:55:41 +00005831 DAG.getIntPtrConstant(24), 8, false,
5832 DstSV, 0, SrcSV, 0);
Evan Chengae642192007-03-02 23:16:35 +00005833}
5834
Dan Gohman475871a2008-07-27 21:46:04 +00005835SDValue
5836X86TargetLowering::LowerINTRINSIC_WO_CHAIN(SDValue Op, SelectionDAG &DAG) {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005837 DebugLoc dl = Op.getDebugLoc();
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005838 unsigned IntNo = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005839 switch (IntNo) {
Dan Gohman475871a2008-07-27 21:46:04 +00005840 default: return SDValue(); // Don't custom lower most intrinsics.
Evan Cheng5759f972008-05-04 09:15:50 +00005841 // Comparison intrinsics.
Evan Cheng0db9fe62006-04-25 20:13:52 +00005842 case Intrinsic::x86_sse_comieq_ss:
5843 case Intrinsic::x86_sse_comilt_ss:
5844 case Intrinsic::x86_sse_comile_ss:
5845 case Intrinsic::x86_sse_comigt_ss:
5846 case Intrinsic::x86_sse_comige_ss:
5847 case Intrinsic::x86_sse_comineq_ss:
5848 case Intrinsic::x86_sse_ucomieq_ss:
5849 case Intrinsic::x86_sse_ucomilt_ss:
5850 case Intrinsic::x86_sse_ucomile_ss:
5851 case Intrinsic::x86_sse_ucomigt_ss:
5852 case Intrinsic::x86_sse_ucomige_ss:
5853 case Intrinsic::x86_sse_ucomineq_ss:
5854 case Intrinsic::x86_sse2_comieq_sd:
5855 case Intrinsic::x86_sse2_comilt_sd:
5856 case Intrinsic::x86_sse2_comile_sd:
5857 case Intrinsic::x86_sse2_comigt_sd:
5858 case Intrinsic::x86_sse2_comige_sd:
5859 case Intrinsic::x86_sse2_comineq_sd:
5860 case Intrinsic::x86_sse2_ucomieq_sd:
5861 case Intrinsic::x86_sse2_ucomilt_sd:
5862 case Intrinsic::x86_sse2_ucomile_sd:
5863 case Intrinsic::x86_sse2_ucomigt_sd:
5864 case Intrinsic::x86_sse2_ucomige_sd:
5865 case Intrinsic::x86_sse2_ucomineq_sd: {
5866 unsigned Opc = 0;
5867 ISD::CondCode CC = ISD::SETCC_INVALID;
5868 switch (IntNo) {
5869 default: break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00005870 case Intrinsic::x86_sse_comieq_ss:
5871 case Intrinsic::x86_sse2_comieq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00005872 Opc = X86ISD::COMI;
5873 CC = ISD::SETEQ;
5874 break;
Evan Cheng6be2c582006-04-05 23:38:46 +00005875 case Intrinsic::x86_sse_comilt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00005876 case Intrinsic::x86_sse2_comilt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00005877 Opc = X86ISD::COMI;
5878 CC = ISD::SETLT;
5879 break;
5880 case Intrinsic::x86_sse_comile_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00005881 case Intrinsic::x86_sse2_comile_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00005882 Opc = X86ISD::COMI;
5883 CC = ISD::SETLE;
5884 break;
5885 case Intrinsic::x86_sse_comigt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00005886 case Intrinsic::x86_sse2_comigt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00005887 Opc = X86ISD::COMI;
5888 CC = ISD::SETGT;
5889 break;
5890 case Intrinsic::x86_sse_comige_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00005891 case Intrinsic::x86_sse2_comige_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00005892 Opc = X86ISD::COMI;
5893 CC = ISD::SETGE;
5894 break;
5895 case Intrinsic::x86_sse_comineq_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00005896 case Intrinsic::x86_sse2_comineq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00005897 Opc = X86ISD::COMI;
5898 CC = ISD::SETNE;
5899 break;
5900 case Intrinsic::x86_sse_ucomieq_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00005901 case Intrinsic::x86_sse2_ucomieq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00005902 Opc = X86ISD::UCOMI;
5903 CC = ISD::SETEQ;
5904 break;
5905 case Intrinsic::x86_sse_ucomilt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00005906 case Intrinsic::x86_sse2_ucomilt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00005907 Opc = X86ISD::UCOMI;
5908 CC = ISD::SETLT;
5909 break;
5910 case Intrinsic::x86_sse_ucomile_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00005911 case Intrinsic::x86_sse2_ucomile_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00005912 Opc = X86ISD::UCOMI;
5913 CC = ISD::SETLE;
5914 break;
5915 case Intrinsic::x86_sse_ucomigt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00005916 case Intrinsic::x86_sse2_ucomigt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00005917 Opc = X86ISD::UCOMI;
5918 CC = ISD::SETGT;
5919 break;
5920 case Intrinsic::x86_sse_ucomige_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00005921 case Intrinsic::x86_sse2_ucomige_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00005922 Opc = X86ISD::UCOMI;
5923 CC = ISD::SETGE;
5924 break;
5925 case Intrinsic::x86_sse_ucomineq_ss:
5926 case Intrinsic::x86_sse2_ucomineq_sd:
5927 Opc = X86ISD::UCOMI;
5928 CC = ISD::SETNE;
5929 break;
Evan Cheng6be2c582006-04-05 23:38:46 +00005930 }
Evan Cheng734503b2006-09-11 02:19:56 +00005931
Dan Gohman475871a2008-07-27 21:46:04 +00005932 SDValue LHS = Op.getOperand(1);
5933 SDValue RHS = Op.getOperand(2);
Chris Lattner1c39d4c2008-12-24 23:53:05 +00005934 unsigned X86CC = TranslateX86CC(CC, true, LHS, RHS, DAG);
Dale Johannesene4d209d2009-02-03 20:21:25 +00005935 SDValue Cond = DAG.getNode(Opc, dl, MVT::i32, LHS, RHS);
5936 SDValue SetCC = DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
Evan Cheng0ac3fc22008-08-17 19:22:34 +00005937 DAG.getConstant(X86CC, MVT::i8), Cond);
Dale Johannesene4d209d2009-02-03 20:21:25 +00005938 return DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, SetCC);
Evan Cheng6be2c582006-04-05 23:38:46 +00005939 }
Evan Cheng5759f972008-05-04 09:15:50 +00005940
5941 // Fix vector shift instructions where the last operand is a non-immediate
5942 // i32 value.
5943 case Intrinsic::x86_sse2_pslli_w:
5944 case Intrinsic::x86_sse2_pslli_d:
5945 case Intrinsic::x86_sse2_pslli_q:
5946 case Intrinsic::x86_sse2_psrli_w:
5947 case Intrinsic::x86_sse2_psrli_d:
5948 case Intrinsic::x86_sse2_psrli_q:
5949 case Intrinsic::x86_sse2_psrai_w:
5950 case Intrinsic::x86_sse2_psrai_d:
5951 case Intrinsic::x86_mmx_pslli_w:
5952 case Intrinsic::x86_mmx_pslli_d:
5953 case Intrinsic::x86_mmx_pslli_q:
5954 case Intrinsic::x86_mmx_psrli_w:
5955 case Intrinsic::x86_mmx_psrli_d:
5956 case Intrinsic::x86_mmx_psrli_q:
5957 case Intrinsic::x86_mmx_psrai_w:
5958 case Intrinsic::x86_mmx_psrai_d: {
Dan Gohman475871a2008-07-27 21:46:04 +00005959 SDValue ShAmt = Op.getOperand(2);
Evan Cheng5759f972008-05-04 09:15:50 +00005960 if (isa<ConstantSDNode>(ShAmt))
Dan Gohman475871a2008-07-27 21:46:04 +00005961 return SDValue();
Evan Cheng5759f972008-05-04 09:15:50 +00005962
5963 unsigned NewIntNo = 0;
Duncan Sands83ec4b62008-06-06 12:08:01 +00005964 MVT ShAmtVT = MVT::v4i32;
Evan Cheng5759f972008-05-04 09:15:50 +00005965 switch (IntNo) {
5966 case Intrinsic::x86_sse2_pslli_w:
5967 NewIntNo = Intrinsic::x86_sse2_psll_w;
5968 break;
5969 case Intrinsic::x86_sse2_pslli_d:
5970 NewIntNo = Intrinsic::x86_sse2_psll_d;
5971 break;
5972 case Intrinsic::x86_sse2_pslli_q:
5973 NewIntNo = Intrinsic::x86_sse2_psll_q;
5974 break;
5975 case Intrinsic::x86_sse2_psrli_w:
5976 NewIntNo = Intrinsic::x86_sse2_psrl_w;
5977 break;
5978 case Intrinsic::x86_sse2_psrli_d:
5979 NewIntNo = Intrinsic::x86_sse2_psrl_d;
5980 break;
5981 case Intrinsic::x86_sse2_psrli_q:
5982 NewIntNo = Intrinsic::x86_sse2_psrl_q;
5983 break;
5984 case Intrinsic::x86_sse2_psrai_w:
5985 NewIntNo = Intrinsic::x86_sse2_psra_w;
5986 break;
5987 case Intrinsic::x86_sse2_psrai_d:
5988 NewIntNo = Intrinsic::x86_sse2_psra_d;
5989 break;
5990 default: {
5991 ShAmtVT = MVT::v2i32;
5992 switch (IntNo) {
5993 case Intrinsic::x86_mmx_pslli_w:
5994 NewIntNo = Intrinsic::x86_mmx_psll_w;
5995 break;
5996 case Intrinsic::x86_mmx_pslli_d:
5997 NewIntNo = Intrinsic::x86_mmx_psll_d;
5998 break;
5999 case Intrinsic::x86_mmx_pslli_q:
6000 NewIntNo = Intrinsic::x86_mmx_psll_q;
6001 break;
6002 case Intrinsic::x86_mmx_psrli_w:
6003 NewIntNo = Intrinsic::x86_mmx_psrl_w;
6004 break;
6005 case Intrinsic::x86_mmx_psrli_d:
6006 NewIntNo = Intrinsic::x86_mmx_psrl_d;
6007 break;
6008 case Intrinsic::x86_mmx_psrli_q:
6009 NewIntNo = Intrinsic::x86_mmx_psrl_q;
6010 break;
6011 case Intrinsic::x86_mmx_psrai_w:
6012 NewIntNo = Intrinsic::x86_mmx_psra_w;
6013 break;
6014 case Intrinsic::x86_mmx_psrai_d:
6015 NewIntNo = Intrinsic::x86_mmx_psra_d;
6016 break;
6017 default: abort(); // Can't reach here.
6018 }
6019 break;
6020 }
6021 }
Duncan Sands83ec4b62008-06-06 12:08:01 +00006022 MVT VT = Op.getValueType();
Dale Johannesene4d209d2009-02-03 20:21:25 +00006023 ShAmt = DAG.getNode(ISD::BIT_CONVERT, dl, VT,
6024 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, ShAmtVT, ShAmt));
6025 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Evan Cheng5759f972008-05-04 09:15:50 +00006026 DAG.getConstant(NewIntNo, MVT::i32),
6027 Op.getOperand(1), ShAmt);
6028 }
Evan Cheng38bcbaf2005-12-23 07:31:11 +00006029 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00006030}
Evan Cheng72261582005-12-20 06:22:03 +00006031
Dan Gohman475871a2008-07-27 21:46:04 +00006032SDValue X86TargetLowering::LowerRETURNADDR(SDValue Op, SelectionDAG &DAG) {
Bill Wendling64e87322009-01-16 19:25:27 +00006033 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006034 DebugLoc dl = Op.getDebugLoc();
Bill Wendling64e87322009-01-16 19:25:27 +00006035
6036 if (Depth > 0) {
6037 SDValue FrameAddr = LowerFRAMEADDR(Op, DAG);
6038 SDValue Offset =
6039 DAG.getConstant(TD->getPointerSize(),
6040 Subtarget->is64Bit() ? MVT::i64 : MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006041 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
Scott Michelfdc40a02009-02-17 22:15:04 +00006042 DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00006043 FrameAddr, Offset),
Bill Wendling64e87322009-01-16 19:25:27 +00006044 NULL, 0);
6045 }
6046
6047 // Just load the return address.
Dan Gohman475871a2008-07-27 21:46:04 +00006048 SDValue RetAddrFI = getReturnAddressFrameIndex(DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00006049 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00006050 RetAddrFI, NULL, 0);
Nate Begemanbcc5f362007-01-29 22:58:52 +00006051}
6052
Dan Gohman475871a2008-07-27 21:46:04 +00006053SDValue X86TargetLowering::LowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) {
Evan Cheng184793f2008-09-27 01:56:22 +00006054 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
6055 MFI->setFrameAddressIsTaken(true);
6056 MVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006057 DebugLoc dl = Op.getDebugLoc(); // FIXME probably not meaningful
Evan Cheng184793f2008-09-27 01:56:22 +00006058 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
6059 unsigned FrameReg = Subtarget->is64Bit() ? X86::RBP : X86::EBP;
Dale Johannesendd64c412009-02-04 00:33:20 +00006060 SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl, FrameReg, VT);
Evan Cheng184793f2008-09-27 01:56:22 +00006061 while (Depth--)
Dale Johannesendd64c412009-02-04 00:33:20 +00006062 FrameAddr = DAG.getLoad(VT, dl, DAG.getEntryNode(), FrameAddr, NULL, 0);
Evan Cheng184793f2008-09-27 01:56:22 +00006063 return FrameAddr;
Nate Begemanbcc5f362007-01-29 22:58:52 +00006064}
6065
Dan Gohman475871a2008-07-27 21:46:04 +00006066SDValue X86TargetLowering::LowerFRAME_TO_ARGS_OFFSET(SDValue Op,
Anton Korobeynikov260a6b82008-09-08 21:12:11 +00006067 SelectionDAG &DAG) {
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00006068 return DAG.getIntPtrConstant(2*TD->getPointerSize());
Anton Korobeynikov2365f512007-07-14 14:06:15 +00006069}
6070
Dan Gohman475871a2008-07-27 21:46:04 +00006071SDValue X86TargetLowering::LowerEH_RETURN(SDValue Op, SelectionDAG &DAG)
Anton Korobeynikov2365f512007-07-14 14:06:15 +00006072{
Anton Korobeynikov2365f512007-07-14 14:06:15 +00006073 MachineFunction &MF = DAG.getMachineFunction();
Dan Gohman475871a2008-07-27 21:46:04 +00006074 SDValue Chain = Op.getOperand(0);
6075 SDValue Offset = Op.getOperand(1);
6076 SDValue Handler = Op.getOperand(2);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006077 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov2365f512007-07-14 14:06:15 +00006078
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00006079 SDValue Frame = DAG.getRegister(Subtarget->is64Bit() ? X86::RBP : X86::EBP,
6080 getPointerTy());
6081 unsigned StoreAddrReg = (Subtarget->is64Bit() ? X86::RCX : X86::ECX);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00006082
Dale Johannesene4d209d2009-02-03 20:21:25 +00006083 SDValue StoreAddr = DAG.getNode(ISD::SUB, dl, getPointerTy(), Frame,
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00006084 DAG.getIntPtrConstant(-TD->getPointerSize()));
Dale Johannesene4d209d2009-02-03 20:21:25 +00006085 StoreAddr = DAG.getNode(ISD::ADD, dl, getPointerTy(), StoreAddr, Offset);
6086 Chain = DAG.getStore(Chain, dl, Handler, StoreAddr, NULL, 0);
Dale Johannesendd64c412009-02-04 00:33:20 +00006087 Chain = DAG.getCopyToReg(Chain, dl, StoreAddrReg, StoreAddr);
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00006088 MF.getRegInfo().addLiveOut(StoreAddrReg);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00006089
Dale Johannesene4d209d2009-02-03 20:21:25 +00006090 return DAG.getNode(X86ISD::EH_RETURN, dl,
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00006091 MVT::Other,
6092 Chain, DAG.getRegister(StoreAddrReg, getPointerTy()));
Anton Korobeynikov2365f512007-07-14 14:06:15 +00006093}
6094
Dan Gohman475871a2008-07-27 21:46:04 +00006095SDValue X86TargetLowering::LowerTRAMPOLINE(SDValue Op,
Duncan Sandsb116fac2007-07-27 20:02:49 +00006096 SelectionDAG &DAG) {
Dan Gohman475871a2008-07-27 21:46:04 +00006097 SDValue Root = Op.getOperand(0);
6098 SDValue Trmp = Op.getOperand(1); // trampoline
6099 SDValue FPtr = Op.getOperand(2); // nested function
6100 SDValue Nest = Op.getOperand(3); // 'nest' parameter value
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006101 DebugLoc dl = Op.getDebugLoc();
Duncan Sandsb116fac2007-07-27 20:02:49 +00006102
Dan Gohman69de1932008-02-06 22:27:42 +00006103 const Value *TrmpAddr = cast<SrcValueSDNode>(Op.getOperand(4))->getValue();
Duncan Sandsb116fac2007-07-27 20:02:49 +00006104
Duncan Sands339e14f2008-01-16 22:55:25 +00006105 const X86InstrInfo *TII =
6106 ((X86TargetMachine&)getTargetMachine()).getInstrInfo();
6107
Duncan Sandsb116fac2007-07-27 20:02:49 +00006108 if (Subtarget->is64Bit()) {
Dan Gohman475871a2008-07-27 21:46:04 +00006109 SDValue OutChains[6];
Duncan Sands339e14f2008-01-16 22:55:25 +00006110
6111 // Large code-model.
6112
6113 const unsigned char JMP64r = TII->getBaseOpcodeFor(X86::JMP64r);
6114 const unsigned char MOV64ri = TII->getBaseOpcodeFor(X86::MOV64ri);
6115
Dan Gohmanc9f5f3f2008-05-14 01:58:56 +00006116 const unsigned char N86R10 = RegInfo->getX86RegNum(X86::R10);
6117 const unsigned char N86R11 = RegInfo->getX86RegNum(X86::R11);
Duncan Sands339e14f2008-01-16 22:55:25 +00006118
6119 const unsigned char REX_WB = 0x40 | 0x08 | 0x01; // REX prefix
6120
6121 // Load the pointer to the nested function into R11.
6122 unsigned OpCode = ((MOV64ri | N86R11) << 8) | REX_WB; // movabsq r11
Dan Gohman475871a2008-07-27 21:46:04 +00006123 SDValue Addr = Trmp;
Dale Johannesene4d209d2009-02-03 20:21:25 +00006124 OutChains[0] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
6125 Addr, TrmpAddr, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00006126
Scott Michelfdc40a02009-02-17 22:15:04 +00006127 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
Dale Johannesene4d209d2009-02-03 20:21:25 +00006128 DAG.getConstant(2, MVT::i64));
6129 OutChains[1] = DAG.getStore(Root, dl, FPtr, Addr, TrmpAddr, 2, false, 2);
Duncan Sands339e14f2008-01-16 22:55:25 +00006130
6131 // Load the 'nest' parameter value into R10.
6132 // R10 is specified in X86CallingConv.td
6133 OpCode = ((MOV64ri | N86R10) << 8) | REX_WB; // movabsq r10
Scott Michelfdc40a02009-02-17 22:15:04 +00006134 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
Dale Johannesene4d209d2009-02-03 20:21:25 +00006135 DAG.getConstant(10, MVT::i64));
6136 OutChains[2] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
6137 Addr, TrmpAddr, 10);
Duncan Sands339e14f2008-01-16 22:55:25 +00006138
Scott Michelfdc40a02009-02-17 22:15:04 +00006139 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
Dale Johannesene4d209d2009-02-03 20:21:25 +00006140 DAG.getConstant(12, MVT::i64));
6141 OutChains[3] = DAG.getStore(Root, dl, Nest, Addr, TrmpAddr, 12, false, 2);
Duncan Sands339e14f2008-01-16 22:55:25 +00006142
6143 // Jump to the nested function.
6144 OpCode = (JMP64r << 8) | REX_WB; // jmpq *...
Scott Michelfdc40a02009-02-17 22:15:04 +00006145 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
Dale Johannesene4d209d2009-02-03 20:21:25 +00006146 DAG.getConstant(20, MVT::i64));
6147 OutChains[4] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
6148 Addr, TrmpAddr, 20);
Duncan Sands339e14f2008-01-16 22:55:25 +00006149
6150 unsigned char ModRM = N86R11 | (4 << 3) | (3 << 6); // ...r11
Scott Michelfdc40a02009-02-17 22:15:04 +00006151 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
Dale Johannesene4d209d2009-02-03 20:21:25 +00006152 DAG.getConstant(22, MVT::i64));
6153 OutChains[5] = DAG.getStore(Root, dl, DAG.getConstant(ModRM, MVT::i8), Addr,
Dan Gohman69de1932008-02-06 22:27:42 +00006154 TrmpAddr, 22);
Duncan Sands339e14f2008-01-16 22:55:25 +00006155
Dan Gohman475871a2008-07-27 21:46:04 +00006156 SDValue Ops[] =
Dale Johannesene4d209d2009-02-03 20:21:25 +00006157 { Trmp, DAG.getNode(ISD::TokenFactor, dl, MVT::Other, OutChains, 6) };
6158 return DAG.getMergeValues(Ops, 2, dl);
Duncan Sandsb116fac2007-07-27 20:02:49 +00006159 } else {
Dan Gohmanbbfb9c52008-01-31 01:01:48 +00006160 const Function *Func =
Duncan Sandsb116fac2007-07-27 20:02:49 +00006161 cast<Function>(cast<SrcValueSDNode>(Op.getOperand(5))->getValue());
6162 unsigned CC = Func->getCallingConv();
Duncan Sandsee465742007-08-29 19:01:20 +00006163 unsigned NestReg;
Duncan Sandsb116fac2007-07-27 20:02:49 +00006164
6165 switch (CC) {
6166 default:
6167 assert(0 && "Unsupported calling convention");
6168 case CallingConv::C:
Duncan Sandsb116fac2007-07-27 20:02:49 +00006169 case CallingConv::X86_StdCall: {
6170 // Pass 'nest' parameter in ECX.
6171 // Must be kept in sync with X86CallingConv.td
Duncan Sandsee465742007-08-29 19:01:20 +00006172 NestReg = X86::ECX;
Duncan Sandsb116fac2007-07-27 20:02:49 +00006173
6174 // Check that ECX wasn't needed by an 'inreg' parameter.
6175 const FunctionType *FTy = Func->getFunctionType();
Devang Patel05988662008-09-25 21:00:45 +00006176 const AttrListPtr &Attrs = Func->getAttributes();
Duncan Sandsb116fac2007-07-27 20:02:49 +00006177
Chris Lattner58d74912008-03-12 17:45:29 +00006178 if (!Attrs.isEmpty() && !Func->isVarArg()) {
Duncan Sandsb116fac2007-07-27 20:02:49 +00006179 unsigned InRegCount = 0;
6180 unsigned Idx = 1;
6181
6182 for (FunctionType::param_iterator I = FTy->param_begin(),
6183 E = FTy->param_end(); I != E; ++I, ++Idx)
Devang Patel05988662008-09-25 21:00:45 +00006184 if (Attrs.paramHasAttr(Idx, Attribute::InReg))
Duncan Sandsb116fac2007-07-27 20:02:49 +00006185 // FIXME: should only count parameters that are lowered to integers.
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00006186 InRegCount += (TD->getTypeSizeInBits(*I) + 31) / 32;
Duncan Sandsb116fac2007-07-27 20:02:49 +00006187
6188 if (InRegCount > 2) {
6189 cerr << "Nest register in use - reduce number of inreg parameters!\n";
6190 abort();
6191 }
6192 }
6193 break;
6194 }
6195 case CallingConv::X86_FastCall:
Duncan Sandsbf53c292008-09-10 13:22:10 +00006196 case CallingConv::Fast:
Duncan Sandsb116fac2007-07-27 20:02:49 +00006197 // Pass 'nest' parameter in EAX.
6198 // Must be kept in sync with X86CallingConv.td
Duncan Sandsee465742007-08-29 19:01:20 +00006199 NestReg = X86::EAX;
Duncan Sandsb116fac2007-07-27 20:02:49 +00006200 break;
6201 }
6202
Dan Gohman475871a2008-07-27 21:46:04 +00006203 SDValue OutChains[4];
6204 SDValue Addr, Disp;
Duncan Sandsb116fac2007-07-27 20:02:49 +00006205
Scott Michelfdc40a02009-02-17 22:15:04 +00006206 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
Dale Johannesene4d209d2009-02-03 20:21:25 +00006207 DAG.getConstant(10, MVT::i32));
6208 Disp = DAG.getNode(ISD::SUB, dl, MVT::i32, FPtr, Addr);
Duncan Sandsb116fac2007-07-27 20:02:49 +00006209
Duncan Sands339e14f2008-01-16 22:55:25 +00006210 const unsigned char MOV32ri = TII->getBaseOpcodeFor(X86::MOV32ri);
Dan Gohmanc9f5f3f2008-05-14 01:58:56 +00006211 const unsigned char N86Reg = RegInfo->getX86RegNum(NestReg);
Scott Michelfdc40a02009-02-17 22:15:04 +00006212 OutChains[0] = DAG.getStore(Root, dl,
Dale Johannesene4d209d2009-02-03 20:21:25 +00006213 DAG.getConstant(MOV32ri|N86Reg, MVT::i8),
Dan Gohman69de1932008-02-06 22:27:42 +00006214 Trmp, TrmpAddr, 0);
Duncan Sandsb116fac2007-07-27 20:02:49 +00006215
Scott Michelfdc40a02009-02-17 22:15:04 +00006216 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
Dale Johannesene4d209d2009-02-03 20:21:25 +00006217 DAG.getConstant(1, MVT::i32));
6218 OutChains[1] = DAG.getStore(Root, dl, Nest, Addr, TrmpAddr, 1, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00006219
Duncan Sands339e14f2008-01-16 22:55:25 +00006220 const unsigned char JMP = TII->getBaseOpcodeFor(X86::JMP);
Scott Michelfdc40a02009-02-17 22:15:04 +00006221 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
Dale Johannesene4d209d2009-02-03 20:21:25 +00006222 DAG.getConstant(5, MVT::i32));
6223 OutChains[2] = DAG.getStore(Root, dl, DAG.getConstant(JMP, MVT::i8), Addr,
Dan Gohman69de1932008-02-06 22:27:42 +00006224 TrmpAddr, 5, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00006225
Scott Michelfdc40a02009-02-17 22:15:04 +00006226 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
Dale Johannesene4d209d2009-02-03 20:21:25 +00006227 DAG.getConstant(6, MVT::i32));
6228 OutChains[3] = DAG.getStore(Root, dl, Disp, Addr, TrmpAddr, 6, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00006229
Dan Gohman475871a2008-07-27 21:46:04 +00006230 SDValue Ops[] =
Dale Johannesene4d209d2009-02-03 20:21:25 +00006231 { Trmp, DAG.getNode(ISD::TokenFactor, dl, MVT::Other, OutChains, 4) };
6232 return DAG.getMergeValues(Ops, 2, dl);
Duncan Sandsb116fac2007-07-27 20:02:49 +00006233 }
6234}
6235
Dan Gohman475871a2008-07-27 21:46:04 +00006236SDValue X86TargetLowering::LowerFLT_ROUNDS_(SDValue Op, SelectionDAG &DAG) {
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00006237 /*
6238 The rounding mode is in bits 11:10 of FPSR, and has the following
6239 settings:
6240 00 Round to nearest
6241 01 Round to -inf
6242 10 Round to +inf
6243 11 Round to 0
6244
6245 FLT_ROUNDS, on the other hand, expects the following:
6246 -1 Undefined
6247 0 Round to 0
6248 1 Round to nearest
6249 2 Round to +inf
6250 3 Round to -inf
6251
6252 To perform the conversion, we do:
6253 (((((FPSR & 0x800) >> 11) | ((FPSR & 0x400) >> 9)) + 1) & 3)
6254 */
6255
6256 MachineFunction &MF = DAG.getMachineFunction();
6257 const TargetMachine &TM = MF.getTarget();
6258 const TargetFrameInfo &TFI = *TM.getFrameInfo();
6259 unsigned StackAlignment = TFI.getStackAlignment();
Duncan Sands83ec4b62008-06-06 12:08:01 +00006260 MVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006261 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00006262
6263 // Save FP Control Word to stack slot
6264 int SSFI = MF.getFrameInfo()->CreateStackObject(2, StackAlignment);
Dan Gohman475871a2008-07-27 21:46:04 +00006265 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00006266
Dale Johannesene4d209d2009-02-03 20:21:25 +00006267 SDValue Chain = DAG.getNode(X86ISD::FNSTCW16m, dl, MVT::Other,
Evan Cheng8a186ae2008-09-24 23:26:36 +00006268 DAG.getEntryNode(), StackSlot);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00006269
6270 // Load FP Control Word from stack slot
Dale Johannesene4d209d2009-02-03 20:21:25 +00006271 SDValue CWD = DAG.getLoad(MVT::i16, dl, Chain, StackSlot, NULL, 0);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00006272
6273 // Transform as necessary
Dan Gohman475871a2008-07-27 21:46:04 +00006274 SDValue CWD1 =
Dale Johannesene4d209d2009-02-03 20:21:25 +00006275 DAG.getNode(ISD::SRL, dl, MVT::i16,
6276 DAG.getNode(ISD::AND, dl, MVT::i16,
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00006277 CWD, DAG.getConstant(0x800, MVT::i16)),
6278 DAG.getConstant(11, MVT::i8));
Dan Gohman475871a2008-07-27 21:46:04 +00006279 SDValue CWD2 =
Dale Johannesene4d209d2009-02-03 20:21:25 +00006280 DAG.getNode(ISD::SRL, dl, MVT::i16,
6281 DAG.getNode(ISD::AND, dl, MVT::i16,
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00006282 CWD, DAG.getConstant(0x400, MVT::i16)),
6283 DAG.getConstant(9, MVT::i8));
6284
Dan Gohman475871a2008-07-27 21:46:04 +00006285 SDValue RetVal =
Dale Johannesene4d209d2009-02-03 20:21:25 +00006286 DAG.getNode(ISD::AND, dl, MVT::i16,
6287 DAG.getNode(ISD::ADD, dl, MVT::i16,
6288 DAG.getNode(ISD::OR, dl, MVT::i16, CWD1, CWD2),
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00006289 DAG.getConstant(1, MVT::i16)),
6290 DAG.getConstant(3, MVT::i16));
6291
6292
Duncan Sands83ec4b62008-06-06 12:08:01 +00006293 return DAG.getNode((VT.getSizeInBits() < 16 ?
Dale Johannesenb300d2a2009-02-07 00:55:49 +00006294 ISD::TRUNCATE : ISD::ZERO_EXTEND), dl, VT, RetVal);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00006295}
6296
Dan Gohman475871a2008-07-27 21:46:04 +00006297SDValue X86TargetLowering::LowerCTLZ(SDValue Op, SelectionDAG &DAG) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00006298 MVT VT = Op.getValueType();
6299 MVT OpVT = VT;
6300 unsigned NumBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006301 DebugLoc dl = Op.getDebugLoc();
Evan Cheng18efe262007-12-14 02:13:44 +00006302
6303 Op = Op.getOperand(0);
6304 if (VT == MVT::i8) {
Evan Cheng152804e2007-12-14 08:30:15 +00006305 // Zero extend to i32 since there is not an i8 bsr.
Evan Cheng18efe262007-12-14 02:13:44 +00006306 OpVT = MVT::i32;
Dale Johannesene4d209d2009-02-03 20:21:25 +00006307 Op = DAG.getNode(ISD::ZERO_EXTEND, dl, OpVT, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00006308 }
Evan Cheng18efe262007-12-14 02:13:44 +00006309
Evan Cheng152804e2007-12-14 08:30:15 +00006310 // Issue a bsr (scan bits in reverse) which also sets EFLAGS.
6311 SDVTList VTs = DAG.getVTList(OpVT, MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006312 Op = DAG.getNode(X86ISD::BSR, dl, VTs, Op);
Evan Cheng152804e2007-12-14 08:30:15 +00006313
6314 // If src is zero (i.e. bsr sets ZF), returns NumBits.
Dan Gohman475871a2008-07-27 21:46:04 +00006315 SmallVector<SDValue, 4> Ops;
Evan Cheng152804e2007-12-14 08:30:15 +00006316 Ops.push_back(Op);
6317 Ops.push_back(DAG.getConstant(NumBits+NumBits-1, OpVT));
6318 Ops.push_back(DAG.getConstant(X86::COND_E, MVT::i8));
6319 Ops.push_back(Op.getValue(1));
Dale Johannesene4d209d2009-02-03 20:21:25 +00006320 Op = DAG.getNode(X86ISD::CMOV, dl, OpVT, &Ops[0], 4);
Evan Cheng152804e2007-12-14 08:30:15 +00006321
6322 // Finally xor with NumBits-1.
Dale Johannesene4d209d2009-02-03 20:21:25 +00006323 Op = DAG.getNode(ISD::XOR, dl, OpVT, Op, DAG.getConstant(NumBits-1, OpVT));
Evan Cheng152804e2007-12-14 08:30:15 +00006324
Evan Cheng18efe262007-12-14 02:13:44 +00006325 if (VT == MVT::i8)
Dale Johannesene4d209d2009-02-03 20:21:25 +00006326 Op = DAG.getNode(ISD::TRUNCATE, dl, MVT::i8, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00006327 return Op;
6328}
6329
Dan Gohman475871a2008-07-27 21:46:04 +00006330SDValue X86TargetLowering::LowerCTTZ(SDValue Op, SelectionDAG &DAG) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00006331 MVT VT = Op.getValueType();
6332 MVT OpVT = VT;
6333 unsigned NumBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006334 DebugLoc dl = Op.getDebugLoc();
Evan Cheng18efe262007-12-14 02:13:44 +00006335
6336 Op = Op.getOperand(0);
6337 if (VT == MVT::i8) {
6338 OpVT = MVT::i32;
Dale Johannesene4d209d2009-02-03 20:21:25 +00006339 Op = DAG.getNode(ISD::ZERO_EXTEND, dl, OpVT, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00006340 }
Evan Cheng152804e2007-12-14 08:30:15 +00006341
6342 // Issue a bsf (scan bits forward) which also sets EFLAGS.
6343 SDVTList VTs = DAG.getVTList(OpVT, MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006344 Op = DAG.getNode(X86ISD::BSF, dl, VTs, Op);
Evan Cheng152804e2007-12-14 08:30:15 +00006345
6346 // If src is zero (i.e. bsf sets ZF), returns NumBits.
Dan Gohman475871a2008-07-27 21:46:04 +00006347 SmallVector<SDValue, 4> Ops;
Evan Cheng152804e2007-12-14 08:30:15 +00006348 Ops.push_back(Op);
6349 Ops.push_back(DAG.getConstant(NumBits, OpVT));
6350 Ops.push_back(DAG.getConstant(X86::COND_E, MVT::i8));
6351 Ops.push_back(Op.getValue(1));
Dale Johannesene4d209d2009-02-03 20:21:25 +00006352 Op = DAG.getNode(X86ISD::CMOV, dl, OpVT, &Ops[0], 4);
Evan Cheng152804e2007-12-14 08:30:15 +00006353
Evan Cheng18efe262007-12-14 02:13:44 +00006354 if (VT == MVT::i8)
Dale Johannesene4d209d2009-02-03 20:21:25 +00006355 Op = DAG.getNode(ISD::TRUNCATE, dl, MVT::i8, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00006356 return Op;
6357}
6358
Mon P Wangaf9b9522008-12-18 21:42:19 +00006359SDValue X86TargetLowering::LowerMUL_V2I64(SDValue Op, SelectionDAG &DAG) {
6360 MVT VT = Op.getValueType();
6361 assert(VT == MVT::v2i64 && "Only know how to lower V2I64 multiply");
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006362 DebugLoc dl = Op.getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00006363
Mon P Wangaf9b9522008-12-18 21:42:19 +00006364 // ulong2 Ahi = __builtin_ia32_psrlqi128( a, 32);
6365 // ulong2 Bhi = __builtin_ia32_psrlqi128( b, 32);
6366 // ulong2 AloBlo = __builtin_ia32_pmuludq128( a, b );
6367 // ulong2 AloBhi = __builtin_ia32_pmuludq128( a, Bhi );
6368 // ulong2 AhiBlo = __builtin_ia32_pmuludq128( Ahi, b );
6369 //
6370 // AloBhi = __builtin_ia32_psllqi128( AloBhi, 32 );
6371 // AhiBlo = __builtin_ia32_psllqi128( AhiBlo, 32 );
6372 // return AloBlo + AloBhi + AhiBlo;
6373
6374 SDValue A = Op.getOperand(0);
6375 SDValue B = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00006376
Dale Johannesene4d209d2009-02-03 20:21:25 +00006377 SDValue Ahi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Mon P Wangaf9b9522008-12-18 21:42:19 +00006378 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
6379 A, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00006380 SDValue Bhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Mon P Wangaf9b9522008-12-18 21:42:19 +00006381 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
6382 B, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00006383 SDValue AloBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Mon P Wangaf9b9522008-12-18 21:42:19 +00006384 DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32),
6385 A, B);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006386 SDValue AloBhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Mon P Wangaf9b9522008-12-18 21:42:19 +00006387 DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32),
6388 A, Bhi);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006389 SDValue AhiBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Mon P Wangaf9b9522008-12-18 21:42:19 +00006390 DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32),
6391 Ahi, B);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006392 AloBhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Mon P Wangaf9b9522008-12-18 21:42:19 +00006393 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
6394 AloBhi, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00006395 AhiBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Mon P Wangaf9b9522008-12-18 21:42:19 +00006396 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
6397 AhiBlo, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00006398 SDValue Res = DAG.getNode(ISD::ADD, dl, VT, AloBlo, AloBhi);
6399 Res = DAG.getNode(ISD::ADD, dl, VT, Res, AhiBlo);
Mon P Wangaf9b9522008-12-18 21:42:19 +00006400 return Res;
6401}
6402
6403
Bill Wendling74c37652008-12-09 22:08:41 +00006404SDValue X86TargetLowering::LowerXALUO(SDValue Op, SelectionDAG &DAG) {
6405 // Lower the "add/sub/mul with overflow" instruction into a regular ins plus
6406 // a "setcc" instruction that checks the overflow flag. The "brcond" lowering
Bill Wendling61edeb52008-12-02 01:06:39 +00006407 // looks for this combo and may remove the "setcc" instruction if the "setcc"
6408 // has only one use.
Bill Wendling3fafd932008-11-26 22:37:40 +00006409 SDNode *N = Op.getNode();
Bill Wendling61edeb52008-12-02 01:06:39 +00006410 SDValue LHS = N->getOperand(0);
6411 SDValue RHS = N->getOperand(1);
Bill Wendling74c37652008-12-09 22:08:41 +00006412 unsigned BaseOp = 0;
6413 unsigned Cond = 0;
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006414 DebugLoc dl = Op.getDebugLoc();
Bill Wendling74c37652008-12-09 22:08:41 +00006415
6416 switch (Op.getOpcode()) {
6417 default: assert(0 && "Unknown ovf instruction!");
6418 case ISD::SADDO:
Dan Gohman076aee32009-03-04 19:44:21 +00006419 // A subtract of one will be selected as a INC. Note that INC doesn't
6420 // set CF, so we can't do this for UADDO.
6421 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op))
6422 if (C->getAPIntValue() == 1) {
6423 BaseOp = X86ISD::INC;
6424 Cond = X86::COND_O;
6425 break;
6426 }
Bill Wendlingab55ebd2008-12-12 00:56:36 +00006427 BaseOp = X86ISD::ADD;
Bill Wendling74c37652008-12-09 22:08:41 +00006428 Cond = X86::COND_O;
6429 break;
6430 case ISD::UADDO:
Bill Wendlingab55ebd2008-12-12 00:56:36 +00006431 BaseOp = X86ISD::ADD;
Dan Gohman653456c2009-01-07 00:15:08 +00006432 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +00006433 break;
6434 case ISD::SSUBO:
Dan Gohman076aee32009-03-04 19:44:21 +00006435 // A subtract of one will be selected as a DEC. Note that DEC doesn't
6436 // set CF, so we can't do this for USUBO.
6437 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op))
6438 if (C->getAPIntValue() == 1) {
6439 BaseOp = X86ISD::DEC;
6440 Cond = X86::COND_O;
6441 break;
6442 }
Bill Wendlingab55ebd2008-12-12 00:56:36 +00006443 BaseOp = X86ISD::SUB;
Bill Wendling74c37652008-12-09 22:08:41 +00006444 Cond = X86::COND_O;
6445 break;
6446 case ISD::USUBO:
Bill Wendlingab55ebd2008-12-12 00:56:36 +00006447 BaseOp = X86ISD::SUB;
Dan Gohman653456c2009-01-07 00:15:08 +00006448 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +00006449 break;
6450 case ISD::SMULO:
Bill Wendlingd350e022008-12-12 21:15:41 +00006451 BaseOp = X86ISD::SMUL;
Bill Wendling74c37652008-12-09 22:08:41 +00006452 Cond = X86::COND_O;
6453 break;
6454 case ISD::UMULO:
Bill Wendlingd350e022008-12-12 21:15:41 +00006455 BaseOp = X86ISD::UMUL;
Dan Gohman653456c2009-01-07 00:15:08 +00006456 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +00006457 break;
6458 }
Bill Wendling3fafd932008-11-26 22:37:40 +00006459
Bill Wendling61edeb52008-12-02 01:06:39 +00006460 // Also sets EFLAGS.
6461 SDVTList VTs = DAG.getVTList(N->getValueType(0), MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006462 SDValue Sum = DAG.getNode(BaseOp, dl, VTs, LHS, RHS);
Bill Wendling3fafd932008-11-26 22:37:40 +00006463
Bill Wendling61edeb52008-12-02 01:06:39 +00006464 SDValue SetCC =
Dale Johannesene4d209d2009-02-03 20:21:25 +00006465 DAG.getNode(X86ISD::SETCC, dl, N->getValueType(1),
Bill Wendlingbc5e15e2008-12-10 02:01:32 +00006466 DAG.getConstant(Cond, MVT::i32), SDValue(Sum.getNode(), 1));
Bill Wendling3fafd932008-11-26 22:37:40 +00006467
Bill Wendling61edeb52008-12-02 01:06:39 +00006468 DAG.ReplaceAllUsesOfValueWith(SDValue(N, 1), SetCC);
6469 return Sum;
Bill Wendling41ea7e72008-11-24 19:21:46 +00006470}
6471
Dan Gohman475871a2008-07-27 21:46:04 +00006472SDValue X86TargetLowering::LowerCMP_SWAP(SDValue Op, SelectionDAG &DAG) {
Dan Gohmanfd4418f2008-06-25 16:07:49 +00006473 MVT T = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006474 DebugLoc dl = Op.getDebugLoc();
Andrew Lenhartha76e2f02008-03-04 21:13:33 +00006475 unsigned Reg = 0;
6476 unsigned size = 0;
Duncan Sands83ec4b62008-06-06 12:08:01 +00006477 switch(T.getSimpleVT()) {
6478 default:
6479 assert(false && "Invalid value type!");
Andrew Lenharth26ed8692008-03-01 21:52:34 +00006480 case MVT::i8: Reg = X86::AL; size = 1; break;
6481 case MVT::i16: Reg = X86::AX; size = 2; break;
6482 case MVT::i32: Reg = X86::EAX; size = 4; break;
Scott Michelfdc40a02009-02-17 22:15:04 +00006483 case MVT::i64:
Duncan Sands1607f052008-12-01 11:39:25 +00006484 assert(Subtarget->is64Bit() && "Node not type legal!");
6485 Reg = X86::RAX; size = 8;
Andrew Lenharthd19189e2008-03-05 01:15:49 +00006486 break;
Bill Wendling61edeb52008-12-02 01:06:39 +00006487 }
Dale Johannesendd64c412009-02-04 00:33:20 +00006488 SDValue cpIn = DAG.getCopyToReg(Op.getOperand(0), dl, Reg,
Dale Johannesend18a4622008-09-11 03:12:59 +00006489 Op.getOperand(2), SDValue());
Dan Gohman475871a2008-07-27 21:46:04 +00006490 SDValue Ops[] = { cpIn.getValue(0),
Evan Cheng8a186ae2008-09-24 23:26:36 +00006491 Op.getOperand(1),
6492 Op.getOperand(3),
6493 DAG.getTargetConstant(size, MVT::i8),
6494 cpIn.getValue(1) };
Andrew Lenharth26ed8692008-03-01 21:52:34 +00006495 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006496 SDValue Result = DAG.getNode(X86ISD::LCMPXCHG_DAG, dl, Tys, Ops, 5);
Scott Michelfdc40a02009-02-17 22:15:04 +00006497 SDValue cpOut =
Dale Johannesendd64c412009-02-04 00:33:20 +00006498 DAG.getCopyFromReg(Result.getValue(0), dl, Reg, T, Result.getValue(1));
Andrew Lenharth26ed8692008-03-01 21:52:34 +00006499 return cpOut;
6500}
6501
Duncan Sands1607f052008-12-01 11:39:25 +00006502SDValue X86TargetLowering::LowerREADCYCLECOUNTER(SDValue Op,
Gabor Greif327ef032008-08-28 23:19:51 +00006503 SelectionDAG &DAG) {
Duncan Sands1607f052008-12-01 11:39:25 +00006504 assert(Subtarget->is64Bit() && "Result not type legalized?");
Andrew Lenharthd19189e2008-03-05 01:15:49 +00006505 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Duncan Sands1607f052008-12-01 11:39:25 +00006506 SDValue TheChain = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006507 DebugLoc dl = Op.getDebugLoc();
Dale Johannesene4d209d2009-02-03 20:21:25 +00006508 SDValue rd = DAG.getNode(X86ISD::RDTSC_DAG, dl, Tys, &TheChain, 1);
Dale Johannesendd64c412009-02-04 00:33:20 +00006509 SDValue rax = DAG.getCopyFromReg(rd, dl, X86::RAX, MVT::i64, rd.getValue(1));
6510 SDValue rdx = DAG.getCopyFromReg(rax.getValue(1), dl, X86::RDX, MVT::i64,
Duncan Sands1607f052008-12-01 11:39:25 +00006511 rax.getValue(2));
Dale Johannesene4d209d2009-02-03 20:21:25 +00006512 SDValue Tmp = DAG.getNode(ISD::SHL, dl, MVT::i64, rdx,
Duncan Sands1607f052008-12-01 11:39:25 +00006513 DAG.getConstant(32, MVT::i8));
6514 SDValue Ops[] = {
Dale Johannesene4d209d2009-02-03 20:21:25 +00006515 DAG.getNode(ISD::OR, dl, MVT::i64, rax, Tmp),
Duncan Sands1607f052008-12-01 11:39:25 +00006516 rdx.getValue(1)
6517 };
Dale Johannesene4d209d2009-02-03 20:21:25 +00006518 return DAG.getMergeValues(Ops, 2, dl);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00006519}
6520
Dale Johannesen71d1bf52008-09-29 22:25:26 +00006521SDValue X86TargetLowering::LowerLOAD_SUB(SDValue Op, SelectionDAG &DAG) {
6522 SDNode *Node = Op.getNode();
Dale Johannesene4d209d2009-02-03 20:21:25 +00006523 DebugLoc dl = Node->getDebugLoc();
Dale Johannesen71d1bf52008-09-29 22:25:26 +00006524 MVT T = Node->getValueType(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006525 SDValue negOp = DAG.getNode(ISD::SUB, dl, T,
Evan Cheng242b38b2009-02-23 09:03:22 +00006526 DAG.getConstant(0, T), Node->getOperand(2));
Dale Johannesene4d209d2009-02-03 20:21:25 +00006527 return DAG.getAtomic(ISD::ATOMIC_LOAD_ADD, dl,
Dan Gohman0b1d4a72008-12-23 21:37:04 +00006528 cast<AtomicSDNode>(Node)->getMemoryVT(),
Dale Johannesen71d1bf52008-09-29 22:25:26 +00006529 Node->getOperand(0),
6530 Node->getOperand(1), negOp,
6531 cast<AtomicSDNode>(Node)->getSrcValue(),
6532 cast<AtomicSDNode>(Node)->getAlignment());
Mon P Wang63307c32008-05-05 19:05:59 +00006533}
6534
Evan Cheng0db9fe62006-04-25 20:13:52 +00006535/// LowerOperation - Provide custom lowering hooks for some operations.
6536///
Dan Gohman475871a2008-07-27 21:46:04 +00006537SDValue X86TargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00006538 switch (Op.getOpcode()) {
6539 default: assert(0 && "Should not custom lower this!");
Dan Gohman0b1d4a72008-12-23 21:37:04 +00006540 case ISD::ATOMIC_CMP_SWAP: return LowerCMP_SWAP(Op,DAG);
6541 case ISD::ATOMIC_LOAD_SUB: return LowerLOAD_SUB(Op,DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006542 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG);
6543 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
6544 case ISD::EXTRACT_VECTOR_ELT: return LowerEXTRACT_VECTOR_ELT(Op, DAG);
6545 case ISD::INSERT_VECTOR_ELT: return LowerINSERT_VECTOR_ELT(Op, DAG);
6546 case ISD::SCALAR_TO_VECTOR: return LowerSCALAR_TO_VECTOR(Op, DAG);
6547 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
6548 case ISD::GlobalAddress: return LowerGlobalAddress(Op, DAG);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00006549 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
Bill Wendling056292f2008-09-16 21:48:12 +00006550 case ISD::ExternalSymbol: return LowerExternalSymbol(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006551 case ISD::SHL_PARTS:
6552 case ISD::SRA_PARTS:
6553 case ISD::SRL_PARTS: return LowerShift(Op, DAG);
6554 case ISD::SINT_TO_FP: return LowerSINT_TO_FP(Op, DAG);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00006555 case ISD::UINT_TO_FP: return LowerUINT_TO_FP(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006556 case ISD::FP_TO_SINT: return LowerFP_TO_SINT(Op, DAG);
6557 case ISD::FABS: return LowerFABS(Op, DAG);
6558 case ISD::FNEG: return LowerFNEG(Op, DAG);
Evan Cheng68c47cb2007-01-05 07:55:56 +00006559 case ISD::FCOPYSIGN: return LowerFCOPYSIGN(Op, DAG);
Evan Chenge5f62042007-09-29 00:00:36 +00006560 case ISD::SETCC: return LowerSETCC(Op, DAG);
Nate Begeman30a0de92008-07-17 16:51:19 +00006561 case ISD::VSETCC: return LowerVSETCC(Op, DAG);
Evan Chenge5f62042007-09-29 00:00:36 +00006562 case ISD::SELECT: return LowerSELECT(Op, DAG);
6563 case ISD::BRCOND: return LowerBRCOND(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006564 case ISD::JumpTable: return LowerJumpTable(Op, DAG);
Evan Cheng32fe1032006-05-25 00:59:30 +00006565 case ISD::CALL: return LowerCALL(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006566 case ISD::RET: return LowerRET(Op, DAG);
Evan Cheng1bc78042006-04-26 01:20:17 +00006567 case ISD::FORMAL_ARGUMENTS: return LowerFORMAL_ARGUMENTS(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006568 case ISD::VASTART: return LowerVASTART(Op, DAG);
Dan Gohman9018e832008-05-10 01:26:14 +00006569 case ISD::VAARG: return LowerVAARG(Op, DAG);
Evan Chengae642192007-03-02 23:16:35 +00006570 case ISD::VACOPY: return LowerVACOPY(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006571 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG);
Nate Begemanbcc5f362007-01-29 22:58:52 +00006572 case ISD::RETURNADDR: return LowerRETURNADDR(Op, DAG);
6573 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00006574 case ISD::FRAME_TO_ARGS_OFFSET:
6575 return LowerFRAME_TO_ARGS_OFFSET(Op, DAG);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00006576 case ISD::DYNAMIC_STACKALLOC: return LowerDYNAMIC_STACKALLOC(Op, DAG);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00006577 case ISD::EH_RETURN: return LowerEH_RETURN(Op, DAG);
Duncan Sandsb116fac2007-07-27 20:02:49 +00006578 case ISD::TRAMPOLINE: return LowerTRAMPOLINE(Op, DAG);
Dan Gohman1a024862008-01-31 00:41:03 +00006579 case ISD::FLT_ROUNDS_: return LowerFLT_ROUNDS_(Op, DAG);
Evan Cheng18efe262007-12-14 02:13:44 +00006580 case ISD::CTLZ: return LowerCTLZ(Op, DAG);
6581 case ISD::CTTZ: return LowerCTTZ(Op, DAG);
Mon P Wangaf9b9522008-12-18 21:42:19 +00006582 case ISD::MUL: return LowerMUL_V2I64(Op, DAG);
Bill Wendling74c37652008-12-09 22:08:41 +00006583 case ISD::SADDO:
6584 case ISD::UADDO:
6585 case ISD::SSUBO:
6586 case ISD::USUBO:
6587 case ISD::SMULO:
6588 case ISD::UMULO: return LowerXALUO(Op, DAG);
Duncan Sands1607f052008-12-01 11:39:25 +00006589 case ISD::READCYCLECOUNTER: return LowerREADCYCLECOUNTER(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006590 }
Chris Lattner27a6c732007-11-24 07:07:01 +00006591}
6592
Duncan Sands1607f052008-12-01 11:39:25 +00006593void X86TargetLowering::
6594ReplaceATOMIC_BINARY_64(SDNode *Node, SmallVectorImpl<SDValue>&Results,
6595 SelectionDAG &DAG, unsigned NewOp) {
6596 MVT T = Node->getValueType(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006597 DebugLoc dl = Node->getDebugLoc();
Duncan Sands1607f052008-12-01 11:39:25 +00006598 assert (T == MVT::i64 && "Only know how to expand i64 atomics");
6599
6600 SDValue Chain = Node->getOperand(0);
6601 SDValue In1 = Node->getOperand(1);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006602 SDValue In2L = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +00006603 Node->getOperand(2), DAG.getIntPtrConstant(0));
Dale Johannesene4d209d2009-02-03 20:21:25 +00006604 SDValue In2H = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +00006605 Node->getOperand(2), DAG.getIntPtrConstant(1));
6606 // This is a generalized SDNode, not an AtomicSDNode, so it doesn't
6607 // have a MemOperand. Pass the info through as a normal operand.
6608 SDValue LSI = DAG.getMemOperand(cast<MemSDNode>(Node)->getMemOperand());
6609 SDValue Ops[] = { Chain, In1, In2L, In2H, LSI };
6610 SDVTList Tys = DAG.getVTList(MVT::i32, MVT::i32, MVT::Other);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006611 SDValue Result = DAG.getNode(NewOp, dl, Tys, Ops, 5);
Duncan Sands1607f052008-12-01 11:39:25 +00006612 SDValue OpsF[] = { Result.getValue(0), Result.getValue(1)};
Dale Johannesene4d209d2009-02-03 20:21:25 +00006613 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, OpsF, 2));
Duncan Sands1607f052008-12-01 11:39:25 +00006614 Results.push_back(Result.getValue(2));
6615}
6616
Duncan Sands126d9072008-07-04 11:47:58 +00006617/// ReplaceNodeResults - Replace a node with an illegal result type
6618/// with a new node built out of custom code.
Duncan Sands1607f052008-12-01 11:39:25 +00006619void X86TargetLowering::ReplaceNodeResults(SDNode *N,
6620 SmallVectorImpl<SDValue>&Results,
6621 SelectionDAG &DAG) {
Dale Johannesene4d209d2009-02-03 20:21:25 +00006622 DebugLoc dl = N->getDebugLoc();
Chris Lattner27a6c732007-11-24 07:07:01 +00006623 switch (N->getOpcode()) {
Duncan Sandsed294c42008-10-20 15:56:33 +00006624 default:
Duncan Sands1607f052008-12-01 11:39:25 +00006625 assert(false && "Do not know how to custom type legalize this operation!");
6626 return;
6627 case ISD::FP_TO_SINT: {
6628 std::pair<SDValue,SDValue> Vals = FP_TO_SINTHelper(SDValue(N, 0), DAG);
6629 SDValue FIST = Vals.first, StackSlot = Vals.second;
6630 if (FIST.getNode() != 0) {
6631 MVT VT = N->getValueType(0);
6632 // Return a load from the stack slot.
Dale Johannesene4d209d2009-02-03 20:21:25 +00006633 Results.push_back(DAG.getLoad(VT, dl, FIST, StackSlot, NULL, 0));
Duncan Sands1607f052008-12-01 11:39:25 +00006634 }
6635 return;
6636 }
6637 case ISD::READCYCLECOUNTER: {
6638 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
6639 SDValue TheChain = N->getOperand(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006640 SDValue rd = DAG.getNode(X86ISD::RDTSC_DAG, dl, Tys, &TheChain, 1);
Scott Michelfdc40a02009-02-17 22:15:04 +00006641 SDValue eax = DAG.getCopyFromReg(rd, dl, X86::EAX, MVT::i32,
Dale Johannesendd64c412009-02-04 00:33:20 +00006642 rd.getValue(1));
6643 SDValue edx = DAG.getCopyFromReg(eax.getValue(1), dl, X86::EDX, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +00006644 eax.getValue(2));
6645 // Use a buildpair to merge the two 32-bit values into a 64-bit one.
6646 SDValue Ops[] = { eax, edx };
Dale Johannesene4d209d2009-02-03 20:21:25 +00006647 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, Ops, 2));
Duncan Sands1607f052008-12-01 11:39:25 +00006648 Results.push_back(edx.getValue(1));
6649 return;
6650 }
Dan Gohman0b1d4a72008-12-23 21:37:04 +00006651 case ISD::ATOMIC_CMP_SWAP: {
Duncan Sands1607f052008-12-01 11:39:25 +00006652 MVT T = N->getValueType(0);
6653 assert (T == MVT::i64 && "Only know how to expand i64 Cmp and Swap");
6654 SDValue cpInL, cpInH;
Dale Johannesene4d209d2009-02-03 20:21:25 +00006655 cpInL = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(2),
Duncan Sands1607f052008-12-01 11:39:25 +00006656 DAG.getConstant(0, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00006657 cpInH = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(2),
Duncan Sands1607f052008-12-01 11:39:25 +00006658 DAG.getConstant(1, MVT::i32));
Dale Johannesendd64c412009-02-04 00:33:20 +00006659 cpInL = DAG.getCopyToReg(N->getOperand(0), dl, X86::EAX, cpInL, SDValue());
6660 cpInH = DAG.getCopyToReg(cpInL.getValue(0), dl, X86::EDX, cpInH,
Duncan Sands1607f052008-12-01 11:39:25 +00006661 cpInL.getValue(1));
6662 SDValue swapInL, swapInH;
Dale Johannesene4d209d2009-02-03 20:21:25 +00006663 swapInL = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(3),
Duncan Sands1607f052008-12-01 11:39:25 +00006664 DAG.getConstant(0, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00006665 swapInH = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(3),
Duncan Sands1607f052008-12-01 11:39:25 +00006666 DAG.getConstant(1, MVT::i32));
Dale Johannesendd64c412009-02-04 00:33:20 +00006667 swapInL = DAG.getCopyToReg(cpInH.getValue(0), dl, X86::EBX, swapInL,
Duncan Sands1607f052008-12-01 11:39:25 +00006668 cpInH.getValue(1));
Dale Johannesendd64c412009-02-04 00:33:20 +00006669 swapInH = DAG.getCopyToReg(swapInL.getValue(0), dl, X86::ECX, swapInH,
Duncan Sands1607f052008-12-01 11:39:25 +00006670 swapInL.getValue(1));
6671 SDValue Ops[] = { swapInH.getValue(0),
6672 N->getOperand(1),
6673 swapInH.getValue(1) };
6674 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006675 SDValue Result = DAG.getNode(X86ISD::LCMPXCHG8_DAG, dl, Tys, Ops, 3);
Dale Johannesendd64c412009-02-04 00:33:20 +00006676 SDValue cpOutL = DAG.getCopyFromReg(Result.getValue(0), dl, X86::EAX,
6677 MVT::i32, Result.getValue(1));
6678 SDValue cpOutH = DAG.getCopyFromReg(cpOutL.getValue(1), dl, X86::EDX,
6679 MVT::i32, cpOutL.getValue(2));
Duncan Sands1607f052008-12-01 11:39:25 +00006680 SDValue OpsF[] = { cpOutL.getValue(0), cpOutH.getValue(0)};
Dale Johannesene4d209d2009-02-03 20:21:25 +00006681 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, OpsF, 2));
Duncan Sands1607f052008-12-01 11:39:25 +00006682 Results.push_back(cpOutH.getValue(1));
6683 return;
6684 }
Dan Gohman0b1d4a72008-12-23 21:37:04 +00006685 case ISD::ATOMIC_LOAD_ADD:
Duncan Sands1607f052008-12-01 11:39:25 +00006686 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMADD64_DAG);
6687 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00006688 case ISD::ATOMIC_LOAD_AND:
Duncan Sands1607f052008-12-01 11:39:25 +00006689 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMAND64_DAG);
6690 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00006691 case ISD::ATOMIC_LOAD_NAND:
Duncan Sands1607f052008-12-01 11:39:25 +00006692 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMNAND64_DAG);
6693 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00006694 case ISD::ATOMIC_LOAD_OR:
Duncan Sands1607f052008-12-01 11:39:25 +00006695 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMOR64_DAG);
6696 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00006697 case ISD::ATOMIC_LOAD_SUB:
Duncan Sands1607f052008-12-01 11:39:25 +00006698 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMSUB64_DAG);
6699 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00006700 case ISD::ATOMIC_LOAD_XOR:
Duncan Sands1607f052008-12-01 11:39:25 +00006701 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMXOR64_DAG);
6702 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00006703 case ISD::ATOMIC_SWAP:
Duncan Sands1607f052008-12-01 11:39:25 +00006704 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMSWAP64_DAG);
6705 return;
Chris Lattner27a6c732007-11-24 07:07:01 +00006706 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00006707}
6708
Evan Cheng72261582005-12-20 06:22:03 +00006709const char *X86TargetLowering::getTargetNodeName(unsigned Opcode) const {
6710 switch (Opcode) {
6711 default: return NULL;
Evan Cheng18efe262007-12-14 02:13:44 +00006712 case X86ISD::BSF: return "X86ISD::BSF";
6713 case X86ISD::BSR: return "X86ISD::BSR";
Evan Chenge3413162006-01-09 18:33:28 +00006714 case X86ISD::SHLD: return "X86ISD::SHLD";
6715 case X86ISD::SHRD: return "X86ISD::SHRD";
Evan Chengef6ffb12006-01-31 03:14:29 +00006716 case X86ISD::FAND: return "X86ISD::FAND";
Evan Cheng68c47cb2007-01-05 07:55:56 +00006717 case X86ISD::FOR: return "X86ISD::FOR";
Evan Cheng223547a2006-01-31 22:28:30 +00006718 case X86ISD::FXOR: return "X86ISD::FXOR";
Evan Cheng68c47cb2007-01-05 07:55:56 +00006719 case X86ISD::FSRL: return "X86ISD::FSRL";
Evan Chenga3195e82006-01-12 22:54:21 +00006720 case X86ISD::FILD: return "X86ISD::FILD";
Evan Chenge3de85b2006-02-04 02:20:30 +00006721 case X86ISD::FILD_FLAG: return "X86ISD::FILD_FLAG";
Evan Cheng72261582005-12-20 06:22:03 +00006722 case X86ISD::FP_TO_INT16_IN_MEM: return "X86ISD::FP_TO_INT16_IN_MEM";
6723 case X86ISD::FP_TO_INT32_IN_MEM: return "X86ISD::FP_TO_INT32_IN_MEM";
6724 case X86ISD::FP_TO_INT64_IN_MEM: return "X86ISD::FP_TO_INT64_IN_MEM";
Evan Chengb077b842005-12-21 02:39:21 +00006725 case X86ISD::FLD: return "X86ISD::FLD";
Evan Chengd90eb7f2006-01-05 00:27:02 +00006726 case X86ISD::FST: return "X86ISD::FST";
Evan Cheng72261582005-12-20 06:22:03 +00006727 case X86ISD::CALL: return "X86ISD::CALL";
6728 case X86ISD::TAILCALL: return "X86ISD::TAILCALL";
6729 case X86ISD::RDTSC_DAG: return "X86ISD::RDTSC_DAG";
Dan Gohmanc7a37d42008-12-23 22:45:23 +00006730 case X86ISD::BT: return "X86ISD::BT";
Evan Cheng72261582005-12-20 06:22:03 +00006731 case X86ISD::CMP: return "X86ISD::CMP";
Evan Cheng6be2c582006-04-05 23:38:46 +00006732 case X86ISD::COMI: return "X86ISD::COMI";
6733 case X86ISD::UCOMI: return "X86ISD::UCOMI";
Evan Chengd5781fc2005-12-21 20:21:51 +00006734 case X86ISD::SETCC: return "X86ISD::SETCC";
Evan Cheng72261582005-12-20 06:22:03 +00006735 case X86ISD::CMOV: return "X86ISD::CMOV";
6736 case X86ISD::BRCOND: return "X86ISD::BRCOND";
Evan Chengb077b842005-12-21 02:39:21 +00006737 case X86ISD::RET_FLAG: return "X86ISD::RET_FLAG";
Evan Cheng8df346b2006-03-04 01:12:00 +00006738 case X86ISD::REP_STOS: return "X86ISD::REP_STOS";
6739 case X86ISD::REP_MOVS: return "X86ISD::REP_MOVS";
Evan Cheng7ccced62006-02-18 00:15:05 +00006740 case X86ISD::GlobalBaseReg: return "X86ISD::GlobalBaseReg";
Evan Cheng020d2e82006-02-23 20:41:18 +00006741 case X86ISD::Wrapper: return "X86ISD::Wrapper";
Nate Begeman14d12ca2008-02-11 04:19:36 +00006742 case X86ISD::PEXTRB: return "X86ISD::PEXTRB";
Evan Chengb067a1e2006-03-31 19:22:53 +00006743 case X86ISD::PEXTRW: return "X86ISD::PEXTRW";
Nate Begeman14d12ca2008-02-11 04:19:36 +00006744 case X86ISD::INSERTPS: return "X86ISD::INSERTPS";
6745 case X86ISD::PINSRB: return "X86ISD::PINSRB";
Evan Cheng653159f2006-03-31 21:55:24 +00006746 case X86ISD::PINSRW: return "X86ISD::PINSRW";
Nate Begemanb9a47b82009-02-23 08:49:38 +00006747 case X86ISD::PSHUFB: return "X86ISD::PSHUFB";
Evan Cheng8ca29322006-11-10 21:43:37 +00006748 case X86ISD::FMAX: return "X86ISD::FMAX";
6749 case X86ISD::FMIN: return "X86ISD::FMIN";
Dan Gohman20382522007-07-10 00:05:58 +00006750 case X86ISD::FRSQRT: return "X86ISD::FRSQRT";
6751 case X86ISD::FRCP: return "X86ISD::FRCP";
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00006752 case X86ISD::TLSADDR: return "X86ISD::TLSADDR";
Rafael Espindola094fad32009-04-08 21:14:34 +00006753 case X86ISD::SegmentBaseAddress: return "X86ISD::SegmentBaseAddress";
Anton Korobeynikov2365f512007-07-14 14:06:15 +00006754 case X86ISD::EH_RETURN: return "X86ISD::EH_RETURN";
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00006755 case X86ISD::TC_RETURN: return "X86ISD::TC_RETURN";
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00006756 case X86ISD::FNSTCW16m: return "X86ISD::FNSTCW16m";
Evan Cheng7e2ff772008-05-08 00:57:18 +00006757 case X86ISD::LCMPXCHG_DAG: return "X86ISD::LCMPXCHG_DAG";
6758 case X86ISD::LCMPXCHG8_DAG: return "X86ISD::LCMPXCHG8_DAG";
Dale Johannesen48c1bc22008-10-02 18:53:47 +00006759 case X86ISD::ATOMADD64_DAG: return "X86ISD::ATOMADD64_DAG";
6760 case X86ISD::ATOMSUB64_DAG: return "X86ISD::ATOMSUB64_DAG";
6761 case X86ISD::ATOMOR64_DAG: return "X86ISD::ATOMOR64_DAG";
6762 case X86ISD::ATOMXOR64_DAG: return "X86ISD::ATOMXOR64_DAG";
6763 case X86ISD::ATOMAND64_DAG: return "X86ISD::ATOMAND64_DAG";
6764 case X86ISD::ATOMNAND64_DAG: return "X86ISD::ATOMNAND64_DAG";
Evan Chengd880b972008-05-09 21:53:03 +00006765 case X86ISD::VZEXT_MOVL: return "X86ISD::VZEXT_MOVL";
6766 case X86ISD::VZEXT_LOAD: return "X86ISD::VZEXT_LOAD";
Evan Chengf26ffe92008-05-29 08:22:04 +00006767 case X86ISD::VSHL: return "X86ISD::VSHL";
6768 case X86ISD::VSRL: return "X86ISD::VSRL";
Nate Begeman30a0de92008-07-17 16:51:19 +00006769 case X86ISD::CMPPD: return "X86ISD::CMPPD";
6770 case X86ISD::CMPPS: return "X86ISD::CMPPS";
6771 case X86ISD::PCMPEQB: return "X86ISD::PCMPEQB";
6772 case X86ISD::PCMPEQW: return "X86ISD::PCMPEQW";
6773 case X86ISD::PCMPEQD: return "X86ISD::PCMPEQD";
6774 case X86ISD::PCMPEQQ: return "X86ISD::PCMPEQQ";
6775 case X86ISD::PCMPGTB: return "X86ISD::PCMPGTB";
6776 case X86ISD::PCMPGTW: return "X86ISD::PCMPGTW";
6777 case X86ISD::PCMPGTD: return "X86ISD::PCMPGTD";
6778 case X86ISD::PCMPGTQ: return "X86ISD::PCMPGTQ";
Bill Wendlingab55ebd2008-12-12 00:56:36 +00006779 case X86ISD::ADD: return "X86ISD::ADD";
6780 case X86ISD::SUB: return "X86ISD::SUB";
Bill Wendlingd350e022008-12-12 21:15:41 +00006781 case X86ISD::SMUL: return "X86ISD::SMUL";
6782 case X86ISD::UMUL: return "X86ISD::UMUL";
Dan Gohman076aee32009-03-04 19:44:21 +00006783 case X86ISD::INC: return "X86ISD::INC";
6784 case X86ISD::DEC: return "X86ISD::DEC";
Evan Cheng73f24c92009-03-30 21:36:47 +00006785 case X86ISD::MUL_IMM: return "X86ISD::MUL_IMM";
Evan Cheng72261582005-12-20 06:22:03 +00006786 }
6787}
Evan Cheng3a03ebb2005-12-21 23:05:39 +00006788
Chris Lattnerc9addb72007-03-30 23:15:24 +00006789// isLegalAddressingMode - Return true if the addressing mode represented
6790// by AM is legal for this target, for a load/store of the specified type.
Scott Michelfdc40a02009-02-17 22:15:04 +00006791bool X86TargetLowering::isLegalAddressingMode(const AddrMode &AM,
Chris Lattnerc9addb72007-03-30 23:15:24 +00006792 const Type *Ty) const {
6793 // X86 supports extremely general addressing modes.
Scott Michelfdc40a02009-02-17 22:15:04 +00006794
Chris Lattnerc9addb72007-03-30 23:15:24 +00006795 // X86 allows a sign-extended 32-bit immediate field as a displacement.
6796 if (AM.BaseOffs <= -(1LL << 32) || AM.BaseOffs >= (1LL << 32)-1)
6797 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00006798
Chris Lattnerc9addb72007-03-30 23:15:24 +00006799 if (AM.BaseGV) {
Evan Cheng52787842007-08-01 23:46:47 +00006800 // We can only fold this if we don't need an extra load.
Chris Lattnerc9addb72007-03-30 23:15:24 +00006801 if (Subtarget->GVRequiresExtraLoad(AM.BaseGV, getTargetMachine(), false))
6802 return false;
Dale Johannesen203af582008-12-05 21:47:27 +00006803 // If BaseGV requires a register, we cannot also have a BaseReg.
6804 if (Subtarget->GVRequiresRegister(AM.BaseGV, getTargetMachine(), false) &&
6805 AM.HasBaseReg)
6806 return false;
Evan Cheng52787842007-08-01 23:46:47 +00006807
6808 // X86-64 only supports addr of globals in small code model.
6809 if (Subtarget->is64Bit()) {
6810 if (getTargetMachine().getCodeModel() != CodeModel::Small)
6811 return false;
6812 // If lower 4G is not available, then we must use rip-relative addressing.
6813 if (AM.BaseOffs || AM.Scale > 1)
6814 return false;
6815 }
Chris Lattnerc9addb72007-03-30 23:15:24 +00006816 }
Scott Michelfdc40a02009-02-17 22:15:04 +00006817
Chris Lattnerc9addb72007-03-30 23:15:24 +00006818 switch (AM.Scale) {
6819 case 0:
6820 case 1:
6821 case 2:
6822 case 4:
6823 case 8:
6824 // These scales always work.
6825 break;
6826 case 3:
6827 case 5:
6828 case 9:
6829 // These scales are formed with basereg+scalereg. Only accept if there is
6830 // no basereg yet.
6831 if (AM.HasBaseReg)
6832 return false;
6833 break;
6834 default: // Other stuff never works.
6835 return false;
6836 }
Scott Michelfdc40a02009-02-17 22:15:04 +00006837
Chris Lattnerc9addb72007-03-30 23:15:24 +00006838 return true;
6839}
6840
6841
Evan Cheng2bd122c2007-10-26 01:56:11 +00006842bool X86TargetLowering::isTruncateFree(const Type *Ty1, const Type *Ty2) const {
6843 if (!Ty1->isInteger() || !Ty2->isInteger())
6844 return false;
Evan Chenge127a732007-10-29 07:57:50 +00006845 unsigned NumBits1 = Ty1->getPrimitiveSizeInBits();
6846 unsigned NumBits2 = Ty2->getPrimitiveSizeInBits();
Evan Cheng260e07e2008-03-20 02:18:41 +00006847 if (NumBits1 <= NumBits2)
Evan Chenge127a732007-10-29 07:57:50 +00006848 return false;
6849 return Subtarget->is64Bit() || NumBits1 < 64;
Evan Cheng2bd122c2007-10-26 01:56:11 +00006850}
6851
Duncan Sands83ec4b62008-06-06 12:08:01 +00006852bool X86TargetLowering::isTruncateFree(MVT VT1, MVT VT2) const {
6853 if (!VT1.isInteger() || !VT2.isInteger())
Evan Cheng3c3ddb32007-10-29 19:58:20 +00006854 return false;
Duncan Sands83ec4b62008-06-06 12:08:01 +00006855 unsigned NumBits1 = VT1.getSizeInBits();
6856 unsigned NumBits2 = VT2.getSizeInBits();
Evan Cheng260e07e2008-03-20 02:18:41 +00006857 if (NumBits1 <= NumBits2)
Evan Cheng3c3ddb32007-10-29 19:58:20 +00006858 return false;
6859 return Subtarget->is64Bit() || NumBits1 < 64;
6860}
Evan Cheng2bd122c2007-10-26 01:56:11 +00006861
Dan Gohman97121ba2009-04-08 00:15:30 +00006862bool X86TargetLowering::isZExtFree(const Type *Ty1, const Type *Ty2) const {
Dan Gohman349ba492009-04-09 02:06:09 +00006863 // x86-64 implicitly zero-extends 32-bit results in 64-bit registers.
Dan Gohman97121ba2009-04-08 00:15:30 +00006864 return Ty1 == Type::Int32Ty && Ty2 == Type::Int64Ty && Subtarget->is64Bit();
6865}
6866
6867bool X86TargetLowering::isZExtFree(MVT VT1, MVT VT2) const {
Dan Gohman349ba492009-04-09 02:06:09 +00006868 // x86-64 implicitly zero-extends 32-bit results in 64-bit registers.
Dan Gohman97121ba2009-04-08 00:15:30 +00006869 return VT1 == MVT::i32 && VT2 == MVT::i64 && Subtarget->is64Bit();
6870}
6871
Evan Cheng60c07e12006-07-05 22:17:51 +00006872/// isShuffleMaskLegal - Targets can use this to indicate that they only
6873/// support *some* VECTOR_SHUFFLE operations, those with specific masks.
6874/// By default, if a target supports the VECTOR_SHUFFLE node, all mask values
6875/// are assumed to be legal.
6876bool
Nate Begeman5a5ca152009-04-29 05:20:52 +00006877X86TargetLowering::isShuffleMaskLegal(const SmallVectorImpl<int> &M,
6878 MVT VT) const {
Evan Cheng60c07e12006-07-05 22:17:51 +00006879 // Only do shuffles on 128-bit vector types for now.
Nate Begeman9008ca62009-04-27 18:41:29 +00006880 if (VT.getSizeInBits() == 64)
6881 return false;
6882
6883 // FIXME: pshufb, blends, palignr, shifts.
6884 return (VT.getVectorNumElements() == 2 ||
6885 ShuffleVectorSDNode::isSplatMask(&M[0], VT) ||
6886 isMOVLMask(M, VT) ||
6887 isSHUFPMask(M, VT) ||
6888 isPSHUFDMask(M, VT) ||
6889 isPSHUFHWMask(M, VT) ||
6890 isPSHUFLWMask(M, VT) ||
6891 isUNPCKLMask(M, VT) ||
6892 isUNPCKHMask(M, VT) ||
6893 isUNPCKL_v_undef_Mask(M, VT) ||
6894 isUNPCKH_v_undef_Mask(M, VT));
Evan Cheng60c07e12006-07-05 22:17:51 +00006895}
6896
Dan Gohman7d8143f2008-04-09 20:09:42 +00006897bool
Nate Begeman5a5ca152009-04-29 05:20:52 +00006898X86TargetLowering::isVectorClearMaskLegal(const SmallVectorImpl<int> &Mask,
Nate Begeman9008ca62009-04-27 18:41:29 +00006899 MVT VT) const {
6900 unsigned NumElts = VT.getVectorNumElements();
6901 // FIXME: This collection of masks seems suspect.
6902 if (NumElts == 2)
6903 return true;
6904 if (NumElts == 4 && VT.getSizeInBits() == 128) {
6905 return (isMOVLMask(Mask, VT) ||
6906 isCommutedMOVLMask(Mask, VT, true) ||
6907 isSHUFPMask(Mask, VT) ||
6908 isCommutedSHUFPMask(Mask, VT));
Evan Cheng60c07e12006-07-05 22:17:51 +00006909 }
6910 return false;
6911}
6912
6913//===----------------------------------------------------------------------===//
6914// X86 Scheduler Hooks
6915//===----------------------------------------------------------------------===//
6916
Mon P Wang63307c32008-05-05 19:05:59 +00006917// private utility function
6918MachineBasicBlock *
6919X86TargetLowering::EmitAtomicBitwiseWithCustomInserter(MachineInstr *bInstr,
6920 MachineBasicBlock *MBB,
6921 unsigned regOpc,
Andrew Lenharth507a58a2008-06-14 05:48:15 +00006922 unsigned immOpc,
Dale Johannesen140be2d2008-08-19 18:47:28 +00006923 unsigned LoadOpc,
6924 unsigned CXchgOpc,
6925 unsigned copyOpc,
6926 unsigned notOpc,
6927 unsigned EAXreg,
6928 TargetRegisterClass *RC,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00006929 bool invSrc) const {
Mon P Wang63307c32008-05-05 19:05:59 +00006930 // For the atomic bitwise operator, we generate
6931 // thisMBB:
6932 // newMBB:
Mon P Wangab3e7472008-05-05 22:56:23 +00006933 // ld t1 = [bitinstr.addr]
6934 // op t2 = t1, [bitinstr.val]
6935 // mov EAX = t1
Mon P Wang63307c32008-05-05 19:05:59 +00006936 // lcs dest = [bitinstr.addr], t2 [EAX is implicit]
6937 // bz newMBB
6938 // fallthrough -->nextMBB
6939 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
6940 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +00006941 MachineFunction::iterator MBBIter = MBB;
Mon P Wang63307c32008-05-05 19:05:59 +00006942 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +00006943
Mon P Wang63307c32008-05-05 19:05:59 +00006944 /// First build the CFG
6945 MachineFunction *F = MBB->getParent();
6946 MachineBasicBlock *thisMBB = MBB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +00006947 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
6948 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
6949 F->insert(MBBIter, newMBB);
6950 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00006951
Mon P Wang63307c32008-05-05 19:05:59 +00006952 // Move all successors to thisMBB to nextMBB
6953 nextMBB->transferSuccessors(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00006954
Mon P Wang63307c32008-05-05 19:05:59 +00006955 // Update thisMBB to fall through to newMBB
6956 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00006957
Mon P Wang63307c32008-05-05 19:05:59 +00006958 // newMBB jumps to itself and fall through to nextMBB
6959 newMBB->addSuccessor(nextMBB);
6960 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00006961
Mon P Wang63307c32008-05-05 19:05:59 +00006962 // Insert instructions into newMBB based on incoming instruction
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00006963 assert(bInstr->getNumOperands() < X86AddrNumOperands + 4 &&
6964 "unexpected number of operands");
Dale Johannesene4d209d2009-02-03 20:21:25 +00006965 DebugLoc dl = bInstr->getDebugLoc();
Mon P Wang63307c32008-05-05 19:05:59 +00006966 MachineOperand& destOper = bInstr->getOperand(0);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00006967 MachineOperand* argOpers[2 + X86AddrNumOperands];
Mon P Wang63307c32008-05-05 19:05:59 +00006968 int numArgs = bInstr->getNumOperands() - 1;
6969 for (int i=0; i < numArgs; ++i)
6970 argOpers[i] = &bInstr->getOperand(i+1);
6971
6972 // x86 address has 4 operands: base, index, scale, and displacement
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00006973 int lastAddrIndx = X86AddrNumOperands - 1; // [0,3]
6974 int valArgIndx = lastAddrIndx + 1;
Scott Michelfdc40a02009-02-17 22:15:04 +00006975
Dale Johannesen140be2d2008-08-19 18:47:28 +00006976 unsigned t1 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006977 MachineInstrBuilder MIB = BuildMI(newMBB, dl, TII->get(LoadOpc), t1);
Mon P Wang63307c32008-05-05 19:05:59 +00006978 for (int i=0; i <= lastAddrIndx; ++i)
6979 (*MIB).addOperand(*argOpers[i]);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00006980
Dale Johannesen140be2d2008-08-19 18:47:28 +00006981 unsigned tt = F->getRegInfo().createVirtualRegister(RC);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00006982 if (invSrc) {
Dale Johannesene4d209d2009-02-03 20:21:25 +00006983 MIB = BuildMI(newMBB, dl, TII->get(notOpc), tt).addReg(t1);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00006984 }
Scott Michelfdc40a02009-02-17 22:15:04 +00006985 else
Andrew Lenharth507a58a2008-06-14 05:48:15 +00006986 tt = t1;
6987
Dale Johannesen140be2d2008-08-19 18:47:28 +00006988 unsigned t2 = F->getRegInfo().createVirtualRegister(RC);
Dan Gohmand735b802008-10-03 15:45:36 +00006989 assert((argOpers[valArgIndx]->isReg() ||
6990 argOpers[valArgIndx]->isImm()) &&
Dan Gohman014278e2008-09-13 17:58:21 +00006991 "invalid operand");
Dan Gohmand735b802008-10-03 15:45:36 +00006992 if (argOpers[valArgIndx]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +00006993 MIB = BuildMI(newMBB, dl, TII->get(regOpc), t2);
Mon P Wang63307c32008-05-05 19:05:59 +00006994 else
Dale Johannesene4d209d2009-02-03 20:21:25 +00006995 MIB = BuildMI(newMBB, dl, TII->get(immOpc), t2);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00006996 MIB.addReg(tt);
Mon P Wang63307c32008-05-05 19:05:59 +00006997 (*MIB).addOperand(*argOpers[valArgIndx]);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00006998
Dale Johannesene4d209d2009-02-03 20:21:25 +00006999 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), EAXreg);
Mon P Wangab3e7472008-05-05 22:56:23 +00007000 MIB.addReg(t1);
Scott Michelfdc40a02009-02-17 22:15:04 +00007001
Dale Johannesene4d209d2009-02-03 20:21:25 +00007002 MIB = BuildMI(newMBB, dl, TII->get(CXchgOpc));
Mon P Wang63307c32008-05-05 19:05:59 +00007003 for (int i=0; i <= lastAddrIndx; ++i)
7004 (*MIB).addOperand(*argOpers[i]);
7005 MIB.addReg(t2);
Mon P Wangf5952662008-07-17 04:54:06 +00007006 assert(bInstr->hasOneMemOperand() && "Unexpected number of memoperand");
7007 (*MIB).addMemOperand(*F, *bInstr->memoperands_begin());
7008
Dale Johannesene4d209d2009-02-03 20:21:25 +00007009 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), destOper.getReg());
Dale Johannesen140be2d2008-08-19 18:47:28 +00007010 MIB.addReg(EAXreg);
Scott Michelfdc40a02009-02-17 22:15:04 +00007011
Mon P Wang63307c32008-05-05 19:05:59 +00007012 // insert branch
Dale Johannesene4d209d2009-02-03 20:21:25 +00007013 BuildMI(newMBB, dl, TII->get(X86::JNE)).addMBB(newMBB);
Mon P Wang63307c32008-05-05 19:05:59 +00007014
Dan Gohman8e5f2c62008-07-07 23:14:23 +00007015 F->DeleteMachineInstr(bInstr); // The pseudo instruction is gone now.
Mon P Wang63307c32008-05-05 19:05:59 +00007016 return nextMBB;
7017}
7018
Dale Johannesen1b54c7f2008-10-03 19:41:08 +00007019// private utility function: 64 bit atomics on 32 bit host.
Mon P Wang63307c32008-05-05 19:05:59 +00007020MachineBasicBlock *
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007021X86TargetLowering::EmitAtomicBit6432WithCustomInserter(MachineInstr *bInstr,
7022 MachineBasicBlock *MBB,
7023 unsigned regOpcL,
7024 unsigned regOpcH,
7025 unsigned immOpcL,
7026 unsigned immOpcH,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00007027 bool invSrc) const {
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007028 // For the atomic bitwise operator, we generate
7029 // thisMBB (instructions are in pairs, except cmpxchg8b)
7030 // ld t1,t2 = [bitinstr.addr]
7031 // newMBB:
7032 // out1, out2 = phi (thisMBB, t1/t2) (newMBB, t3/t4)
7033 // op t5, t6 <- out1, out2, [bitinstr.val]
Dale Johannesen880ae362008-10-03 22:25:52 +00007034 // (for SWAP, substitute: mov t5, t6 <- [bitinstr.val])
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007035 // mov ECX, EBX <- t5, t6
7036 // mov EAX, EDX <- t1, t2
7037 // cmpxchg8b [bitinstr.addr] [EAX, EDX, EBX, ECX implicit]
7038 // mov t3, t4 <- EAX, EDX
7039 // bz newMBB
7040 // result in out1, out2
7041 // fallthrough -->nextMBB
7042
7043 const TargetRegisterClass *RC = X86::GR32RegisterClass;
7044 const unsigned LoadOpc = X86::MOV32rm;
7045 const unsigned copyOpc = X86::MOV32rr;
7046 const unsigned NotOpc = X86::NOT32r;
7047 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
7048 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
7049 MachineFunction::iterator MBBIter = MBB;
7050 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +00007051
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007052 /// First build the CFG
7053 MachineFunction *F = MBB->getParent();
7054 MachineBasicBlock *thisMBB = MBB;
7055 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
7056 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
7057 F->insert(MBBIter, newMBB);
7058 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007059
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007060 // Move all successors to thisMBB to nextMBB
7061 nextMBB->transferSuccessors(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007062
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007063 // Update thisMBB to fall through to newMBB
7064 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007065
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007066 // newMBB jumps to itself and fall through to nextMBB
7067 newMBB->addSuccessor(nextMBB);
7068 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007069
Dale Johannesene4d209d2009-02-03 20:21:25 +00007070 DebugLoc dl = bInstr->getDebugLoc();
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007071 // Insert instructions into newMBB based on incoming instruction
7072 // There are 8 "real" operands plus 9 implicit def/uses, ignored here.
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007073 assert(bInstr->getNumOperands() < X86AddrNumOperands + 14 &&
7074 "unexpected number of operands");
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007075 MachineOperand& dest1Oper = bInstr->getOperand(0);
7076 MachineOperand& dest2Oper = bInstr->getOperand(1);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007077 MachineOperand* argOpers[2 + X86AddrNumOperands];
7078 for (int i=0; i < 2 + X86AddrNumOperands; ++i)
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007079 argOpers[i] = &bInstr->getOperand(i+2);
7080
7081 // x86 address has 4 operands: base, index, scale, and displacement
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007082 int lastAddrIndx = X86AddrNumOperands - 1; // [0,3]
Scott Michelfdc40a02009-02-17 22:15:04 +00007083
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007084 unsigned t1 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007085 MachineInstrBuilder MIB = BuildMI(thisMBB, dl, TII->get(LoadOpc), t1);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007086 for (int i=0; i <= lastAddrIndx; ++i)
7087 (*MIB).addOperand(*argOpers[i]);
7088 unsigned t2 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007089 MIB = BuildMI(thisMBB, dl, TII->get(LoadOpc), t2);
Dale Johannesen880ae362008-10-03 22:25:52 +00007090 // add 4 to displacement.
Rafael Espindola094fad32009-04-08 21:14:34 +00007091 for (int i=0; i <= lastAddrIndx-2; ++i)
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007092 (*MIB).addOperand(*argOpers[i]);
Dale Johannesen880ae362008-10-03 22:25:52 +00007093 MachineOperand newOp3 = *(argOpers[3]);
7094 if (newOp3.isImm())
7095 newOp3.setImm(newOp3.getImm()+4);
7096 else
7097 newOp3.setOffset(newOp3.getOffset()+4);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007098 (*MIB).addOperand(newOp3);
Rafael Espindola094fad32009-04-08 21:14:34 +00007099 (*MIB).addOperand(*argOpers[lastAddrIndx]);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007100
7101 // t3/4 are defined later, at the bottom of the loop
7102 unsigned t3 = F->getRegInfo().createVirtualRegister(RC);
7103 unsigned t4 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007104 BuildMI(newMBB, dl, TII->get(X86::PHI), dest1Oper.getReg())
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007105 .addReg(t1).addMBB(thisMBB).addReg(t3).addMBB(newMBB);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007106 BuildMI(newMBB, dl, TII->get(X86::PHI), dest2Oper.getReg())
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007107 .addReg(t2).addMBB(thisMBB).addReg(t4).addMBB(newMBB);
7108
7109 unsigned tt1 = F->getRegInfo().createVirtualRegister(RC);
7110 unsigned tt2 = F->getRegInfo().createVirtualRegister(RC);
Scott Michelfdc40a02009-02-17 22:15:04 +00007111 if (invSrc) {
Dale Johannesene4d209d2009-02-03 20:21:25 +00007112 MIB = BuildMI(newMBB, dl, TII->get(NotOpc), tt1).addReg(t1);
7113 MIB = BuildMI(newMBB, dl, TII->get(NotOpc), tt2).addReg(t2);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007114 } else {
7115 tt1 = t1;
7116 tt2 = t2;
7117 }
7118
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007119 int valArgIndx = lastAddrIndx + 1;
7120 assert((argOpers[valArgIndx]->isReg() ||
7121 argOpers[valArgIndx]->isImm()) &&
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007122 "invalid operand");
7123 unsigned t5 = F->getRegInfo().createVirtualRegister(RC);
7124 unsigned t6 = F->getRegInfo().createVirtualRegister(RC);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007125 if (argOpers[valArgIndx]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +00007126 MIB = BuildMI(newMBB, dl, TII->get(regOpcL), t5);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007127 else
Dale Johannesene4d209d2009-02-03 20:21:25 +00007128 MIB = BuildMI(newMBB, dl, TII->get(immOpcL), t5);
Dale Johannesen880ae362008-10-03 22:25:52 +00007129 if (regOpcL != X86::MOV32rr)
7130 MIB.addReg(tt1);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007131 (*MIB).addOperand(*argOpers[valArgIndx]);
7132 assert(argOpers[valArgIndx + 1]->isReg() ==
7133 argOpers[valArgIndx]->isReg());
7134 assert(argOpers[valArgIndx + 1]->isImm() ==
7135 argOpers[valArgIndx]->isImm());
7136 if (argOpers[valArgIndx + 1]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +00007137 MIB = BuildMI(newMBB, dl, TII->get(regOpcH), t6);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007138 else
Dale Johannesene4d209d2009-02-03 20:21:25 +00007139 MIB = BuildMI(newMBB, dl, TII->get(immOpcH), t6);
Dale Johannesen880ae362008-10-03 22:25:52 +00007140 if (regOpcH != X86::MOV32rr)
7141 MIB.addReg(tt2);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007142 (*MIB).addOperand(*argOpers[valArgIndx + 1]);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007143
Dale Johannesene4d209d2009-02-03 20:21:25 +00007144 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), X86::EAX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007145 MIB.addReg(t1);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007146 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), X86::EDX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007147 MIB.addReg(t2);
7148
Dale Johannesene4d209d2009-02-03 20:21:25 +00007149 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), X86::EBX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007150 MIB.addReg(t5);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007151 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), X86::ECX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007152 MIB.addReg(t6);
Scott Michelfdc40a02009-02-17 22:15:04 +00007153
Dale Johannesene4d209d2009-02-03 20:21:25 +00007154 MIB = BuildMI(newMBB, dl, TII->get(X86::LCMPXCHG8B));
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007155 for (int i=0; i <= lastAddrIndx; ++i)
7156 (*MIB).addOperand(*argOpers[i]);
7157
7158 assert(bInstr->hasOneMemOperand() && "Unexpected number of memoperand");
7159 (*MIB).addMemOperand(*F, *bInstr->memoperands_begin());
7160
Dale Johannesene4d209d2009-02-03 20:21:25 +00007161 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), t3);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007162 MIB.addReg(X86::EAX);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007163 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), t4);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007164 MIB.addReg(X86::EDX);
Scott Michelfdc40a02009-02-17 22:15:04 +00007165
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007166 // insert branch
Dale Johannesene4d209d2009-02-03 20:21:25 +00007167 BuildMI(newMBB, dl, TII->get(X86::JNE)).addMBB(newMBB);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007168
7169 F->DeleteMachineInstr(bInstr); // The pseudo instruction is gone now.
7170 return nextMBB;
7171}
7172
7173// private utility function
7174MachineBasicBlock *
Mon P Wang63307c32008-05-05 19:05:59 +00007175X86TargetLowering::EmitAtomicMinMaxWithCustomInserter(MachineInstr *mInstr,
7176 MachineBasicBlock *MBB,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00007177 unsigned cmovOpc) const {
Mon P Wang63307c32008-05-05 19:05:59 +00007178 // For the atomic min/max operator, we generate
7179 // thisMBB:
7180 // newMBB:
Mon P Wangab3e7472008-05-05 22:56:23 +00007181 // ld t1 = [min/max.addr]
Scott Michelfdc40a02009-02-17 22:15:04 +00007182 // mov t2 = [min/max.val]
Mon P Wang63307c32008-05-05 19:05:59 +00007183 // cmp t1, t2
7184 // cmov[cond] t2 = t1
Mon P Wangab3e7472008-05-05 22:56:23 +00007185 // mov EAX = t1
Mon P Wang63307c32008-05-05 19:05:59 +00007186 // lcs dest = [bitinstr.addr], t2 [EAX is implicit]
7187 // bz newMBB
7188 // fallthrough -->nextMBB
7189 //
7190 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
7191 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +00007192 MachineFunction::iterator MBBIter = MBB;
Mon P Wang63307c32008-05-05 19:05:59 +00007193 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +00007194
Mon P Wang63307c32008-05-05 19:05:59 +00007195 /// First build the CFG
7196 MachineFunction *F = MBB->getParent();
7197 MachineBasicBlock *thisMBB = MBB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +00007198 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
7199 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
7200 F->insert(MBBIter, newMBB);
7201 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007202
Mon P Wang63307c32008-05-05 19:05:59 +00007203 // Move all successors to thisMBB to nextMBB
7204 nextMBB->transferSuccessors(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007205
Mon P Wang63307c32008-05-05 19:05:59 +00007206 // Update thisMBB to fall through to newMBB
7207 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007208
Mon P Wang63307c32008-05-05 19:05:59 +00007209 // newMBB jumps to newMBB and fall through to nextMBB
7210 newMBB->addSuccessor(nextMBB);
7211 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007212
Dale Johannesene4d209d2009-02-03 20:21:25 +00007213 DebugLoc dl = mInstr->getDebugLoc();
Mon P Wang63307c32008-05-05 19:05:59 +00007214 // Insert instructions into newMBB based on incoming instruction
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007215 assert(mInstr->getNumOperands() < X86AddrNumOperands + 4 &&
7216 "unexpected number of operands");
Mon P Wang63307c32008-05-05 19:05:59 +00007217 MachineOperand& destOper = mInstr->getOperand(0);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007218 MachineOperand* argOpers[2 + X86AddrNumOperands];
Mon P Wang63307c32008-05-05 19:05:59 +00007219 int numArgs = mInstr->getNumOperands() - 1;
7220 for (int i=0; i < numArgs; ++i)
7221 argOpers[i] = &mInstr->getOperand(i+1);
Scott Michelfdc40a02009-02-17 22:15:04 +00007222
Mon P Wang63307c32008-05-05 19:05:59 +00007223 // x86 address has 4 operands: base, index, scale, and displacement
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007224 int lastAddrIndx = X86AddrNumOperands - 1; // [0,3]
7225 int valArgIndx = lastAddrIndx + 1;
Scott Michelfdc40a02009-02-17 22:15:04 +00007226
Mon P Wangab3e7472008-05-05 22:56:23 +00007227 unsigned t1 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007228 MachineInstrBuilder MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rm), t1);
Mon P Wang63307c32008-05-05 19:05:59 +00007229 for (int i=0; i <= lastAddrIndx; ++i)
7230 (*MIB).addOperand(*argOpers[i]);
Mon P Wangab3e7472008-05-05 22:56:23 +00007231
Mon P Wang63307c32008-05-05 19:05:59 +00007232 // We only support register and immediate values
Dan Gohmand735b802008-10-03 15:45:36 +00007233 assert((argOpers[valArgIndx]->isReg() ||
7234 argOpers[valArgIndx]->isImm()) &&
Dan Gohman014278e2008-09-13 17:58:21 +00007235 "invalid operand");
Scott Michelfdc40a02009-02-17 22:15:04 +00007236
7237 unsigned t2 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dan Gohmand735b802008-10-03 15:45:36 +00007238 if (argOpers[valArgIndx]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +00007239 MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rr), t2);
Scott Michelfdc40a02009-02-17 22:15:04 +00007240 else
Dale Johannesene4d209d2009-02-03 20:21:25 +00007241 MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rr), t2);
Mon P Wang63307c32008-05-05 19:05:59 +00007242 (*MIB).addOperand(*argOpers[valArgIndx]);
7243
Dale Johannesene4d209d2009-02-03 20:21:25 +00007244 MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rr), X86::EAX);
Mon P Wangab3e7472008-05-05 22:56:23 +00007245 MIB.addReg(t1);
7246
Dale Johannesene4d209d2009-02-03 20:21:25 +00007247 MIB = BuildMI(newMBB, dl, TII->get(X86::CMP32rr));
Mon P Wang63307c32008-05-05 19:05:59 +00007248 MIB.addReg(t1);
7249 MIB.addReg(t2);
7250
7251 // Generate movc
7252 unsigned t3 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007253 MIB = BuildMI(newMBB, dl, TII->get(cmovOpc),t3);
Mon P Wang63307c32008-05-05 19:05:59 +00007254 MIB.addReg(t2);
7255 MIB.addReg(t1);
7256
7257 // Cmp and exchange if none has modified the memory location
Dale Johannesene4d209d2009-02-03 20:21:25 +00007258 MIB = BuildMI(newMBB, dl, TII->get(X86::LCMPXCHG32));
Mon P Wang63307c32008-05-05 19:05:59 +00007259 for (int i=0; i <= lastAddrIndx; ++i)
7260 (*MIB).addOperand(*argOpers[i]);
7261 MIB.addReg(t3);
Mon P Wangf5952662008-07-17 04:54:06 +00007262 assert(mInstr->hasOneMemOperand() && "Unexpected number of memoperand");
7263 (*MIB).addMemOperand(*F, *mInstr->memoperands_begin());
Scott Michelfdc40a02009-02-17 22:15:04 +00007264
Dale Johannesene4d209d2009-02-03 20:21:25 +00007265 MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rr), destOper.getReg());
Mon P Wang63307c32008-05-05 19:05:59 +00007266 MIB.addReg(X86::EAX);
Scott Michelfdc40a02009-02-17 22:15:04 +00007267
Mon P Wang63307c32008-05-05 19:05:59 +00007268 // insert branch
Dale Johannesene4d209d2009-02-03 20:21:25 +00007269 BuildMI(newMBB, dl, TII->get(X86::JNE)).addMBB(newMBB);
Mon P Wang63307c32008-05-05 19:05:59 +00007270
Dan Gohman8e5f2c62008-07-07 23:14:23 +00007271 F->DeleteMachineInstr(mInstr); // The pseudo instruction is gone now.
Mon P Wang63307c32008-05-05 19:05:59 +00007272 return nextMBB;
7273}
7274
7275
Evan Cheng60c07e12006-07-05 22:17:51 +00007276MachineBasicBlock *
Evan Chengff9b3732008-01-30 18:18:23 +00007277X86TargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00007278 MachineBasicBlock *BB) const {
Dale Johannesene4d209d2009-02-03 20:21:25 +00007279 DebugLoc dl = MI->getDebugLoc();
Evan Chengc0f64ff2006-11-27 23:37:22 +00007280 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
Evan Cheng60c07e12006-07-05 22:17:51 +00007281 switch (MI->getOpcode()) {
7282 default: assert(false && "Unexpected instr type to insert");
Mon P Wang9e5ecb82008-12-12 01:25:51 +00007283 case X86::CMOV_V1I64:
Evan Cheng60c07e12006-07-05 22:17:51 +00007284 case X86::CMOV_FR32:
7285 case X86::CMOV_FR64:
7286 case X86::CMOV_V4F32:
7287 case X86::CMOV_V2F64:
Evan Chenge5f62042007-09-29 00:00:36 +00007288 case X86::CMOV_V2I64: {
Evan Cheng60c07e12006-07-05 22:17:51 +00007289 // To "insert" a SELECT_CC instruction, we actually have to insert the
7290 // diamond control-flow pattern. The incoming instruction knows the
7291 // destination vreg to set, the condition code register to branch on, the
7292 // true/false values to select between, and a branch opcode to use.
7293 const BasicBlock *LLVM_BB = BB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +00007294 MachineFunction::iterator It = BB;
Evan Cheng60c07e12006-07-05 22:17:51 +00007295 ++It;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00007296
Evan Cheng60c07e12006-07-05 22:17:51 +00007297 // thisMBB:
7298 // ...
7299 // TrueVal = ...
7300 // cmpTY ccX, r1, r2
7301 // bCC copy1MBB
7302 // fallthrough --> copy0MBB
7303 MachineBasicBlock *thisMBB = BB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +00007304 MachineFunction *F = BB->getParent();
7305 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
7306 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00007307 unsigned Opc =
Chris Lattner7fbe9722006-10-20 17:42:20 +00007308 X86::GetCondBranchFromCond((X86::CondCode)MI->getOperand(3).getImm());
Dale Johannesene4d209d2009-02-03 20:21:25 +00007309 BuildMI(BB, dl, TII->get(Opc)).addMBB(sinkMBB);
Dan Gohman8e5f2c62008-07-07 23:14:23 +00007310 F->insert(It, copy0MBB);
7311 F->insert(It, sinkMBB);
Mon P Wang63307c32008-05-05 19:05:59 +00007312 // Update machine-CFG edges by transferring all successors of the current
Evan Cheng60c07e12006-07-05 22:17:51 +00007313 // block to the new block which will contain the Phi node for the select.
Mon P Wang63307c32008-05-05 19:05:59 +00007314 sinkMBB->transferSuccessors(BB);
7315
7316 // Add the true and fallthrough blocks as its successors.
Evan Cheng60c07e12006-07-05 22:17:51 +00007317 BB->addSuccessor(copy0MBB);
7318 BB->addSuccessor(sinkMBB);
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00007319
Evan Cheng60c07e12006-07-05 22:17:51 +00007320 // copy0MBB:
7321 // %FalseValue = ...
7322 // # fallthrough to sinkMBB
7323 BB = copy0MBB;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00007324
Evan Cheng60c07e12006-07-05 22:17:51 +00007325 // Update machine-CFG edges
7326 BB->addSuccessor(sinkMBB);
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00007327
Evan Cheng60c07e12006-07-05 22:17:51 +00007328 // sinkMBB:
7329 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
7330 // ...
7331 BB = sinkMBB;
Dale Johannesene4d209d2009-02-03 20:21:25 +00007332 BuildMI(BB, dl, TII->get(X86::PHI), MI->getOperand(0).getReg())
Evan Cheng60c07e12006-07-05 22:17:51 +00007333 .addReg(MI->getOperand(1).getReg()).addMBB(copy0MBB)
7334 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
7335
Dan Gohman8e5f2c62008-07-07 23:14:23 +00007336 F->DeleteMachineInstr(MI); // The pseudo instruction is gone now.
Evan Cheng60c07e12006-07-05 22:17:51 +00007337 return BB;
7338 }
7339
Dale Johannesen849f2142007-07-03 00:53:03 +00007340 case X86::FP32_TO_INT16_IN_MEM:
7341 case X86::FP32_TO_INT32_IN_MEM:
7342 case X86::FP32_TO_INT64_IN_MEM:
7343 case X86::FP64_TO_INT16_IN_MEM:
7344 case X86::FP64_TO_INT32_IN_MEM:
Dale Johannesena996d522007-08-07 01:17:37 +00007345 case X86::FP64_TO_INT64_IN_MEM:
7346 case X86::FP80_TO_INT16_IN_MEM:
7347 case X86::FP80_TO_INT32_IN_MEM:
7348 case X86::FP80_TO_INT64_IN_MEM: {
Evan Cheng60c07e12006-07-05 22:17:51 +00007349 // Change the floating point control register to use "round towards zero"
7350 // mode when truncating to an integer value.
7351 MachineFunction *F = BB->getParent();
7352 int CWFrameIdx = F->getFrameInfo()->CreateStackObject(2, 2);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007353 addFrameReference(BuildMI(BB, dl, TII->get(X86::FNSTCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +00007354
7355 // Load the old value of the high byte of the control word...
7356 unsigned OldCW =
Chris Lattner84bc5422007-12-31 04:13:23 +00007357 F->getRegInfo().createVirtualRegister(X86::GR16RegisterClass);
Scott Michelfdc40a02009-02-17 22:15:04 +00007358 addFrameReference(BuildMI(BB, dl, TII->get(X86::MOV16rm), OldCW),
Dale Johannesene4d209d2009-02-03 20:21:25 +00007359 CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +00007360
7361 // Set the high part to be round to zero...
Dale Johannesene4d209d2009-02-03 20:21:25 +00007362 addFrameReference(BuildMI(BB, dl, TII->get(X86::MOV16mi)), CWFrameIdx)
Evan Chengc0f64ff2006-11-27 23:37:22 +00007363 .addImm(0xC7F);
Evan Cheng60c07e12006-07-05 22:17:51 +00007364
7365 // Reload the modified control word now...
Dale Johannesene4d209d2009-02-03 20:21:25 +00007366 addFrameReference(BuildMI(BB, dl, TII->get(X86::FLDCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +00007367
7368 // Restore the memory image of control word to original value
Dale Johannesene4d209d2009-02-03 20:21:25 +00007369 addFrameReference(BuildMI(BB, dl, TII->get(X86::MOV16mr)), CWFrameIdx)
Evan Chengc0f64ff2006-11-27 23:37:22 +00007370 .addReg(OldCW);
Evan Cheng60c07e12006-07-05 22:17:51 +00007371
7372 // Get the X86 opcode to use.
7373 unsigned Opc;
7374 switch (MI->getOpcode()) {
7375 default: assert(0 && "illegal opcode!");
Dale Johannesene377d4d2007-07-04 21:07:47 +00007376 case X86::FP32_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m32; break;
7377 case X86::FP32_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m32; break;
7378 case X86::FP32_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m32; break;
7379 case X86::FP64_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m64; break;
7380 case X86::FP64_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m64; break;
7381 case X86::FP64_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m64; break;
Dale Johannesena996d522007-08-07 01:17:37 +00007382 case X86::FP80_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m80; break;
7383 case X86::FP80_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m80; break;
7384 case X86::FP80_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m80; break;
Evan Cheng60c07e12006-07-05 22:17:51 +00007385 }
7386
7387 X86AddressMode AM;
7388 MachineOperand &Op = MI->getOperand(0);
Dan Gohmand735b802008-10-03 15:45:36 +00007389 if (Op.isReg()) {
Evan Cheng60c07e12006-07-05 22:17:51 +00007390 AM.BaseType = X86AddressMode::RegBase;
7391 AM.Base.Reg = Op.getReg();
7392 } else {
7393 AM.BaseType = X86AddressMode::FrameIndexBase;
Chris Lattner8aa797a2007-12-30 23:10:15 +00007394 AM.Base.FrameIndex = Op.getIndex();
Evan Cheng60c07e12006-07-05 22:17:51 +00007395 }
7396 Op = MI->getOperand(1);
Dan Gohmand735b802008-10-03 15:45:36 +00007397 if (Op.isImm())
Chris Lattner7fbe9722006-10-20 17:42:20 +00007398 AM.Scale = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +00007399 Op = MI->getOperand(2);
Dan Gohmand735b802008-10-03 15:45:36 +00007400 if (Op.isImm())
Chris Lattner7fbe9722006-10-20 17:42:20 +00007401 AM.IndexReg = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +00007402 Op = MI->getOperand(3);
Dan Gohmand735b802008-10-03 15:45:36 +00007403 if (Op.isGlobal()) {
Evan Cheng60c07e12006-07-05 22:17:51 +00007404 AM.GV = Op.getGlobal();
7405 } else {
Chris Lattner7fbe9722006-10-20 17:42:20 +00007406 AM.Disp = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +00007407 }
Dale Johannesene4d209d2009-02-03 20:21:25 +00007408 addFullAddress(BuildMI(BB, dl, TII->get(Opc)), AM)
Rafael Espindola8ef2b892009-04-08 08:09:33 +00007409 .addReg(MI->getOperand(X86AddrNumOperands).getReg());
Evan Cheng60c07e12006-07-05 22:17:51 +00007410
7411 // Reload the original control word now.
Dale Johannesene4d209d2009-02-03 20:21:25 +00007412 addFrameReference(BuildMI(BB, dl, TII->get(X86::FLDCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +00007413
Dan Gohman8e5f2c62008-07-07 23:14:23 +00007414 F->DeleteMachineInstr(MI); // The pseudo instruction is gone now.
Evan Cheng60c07e12006-07-05 22:17:51 +00007415 return BB;
7416 }
Mon P Wang63307c32008-05-05 19:05:59 +00007417 case X86::ATOMAND32:
7418 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND32rr,
Scott Michelfdc40a02009-02-17 22:15:04 +00007419 X86::AND32ri, X86::MOV32rm,
Dale Johannesen140be2d2008-08-19 18:47:28 +00007420 X86::LCMPXCHG32, X86::MOV32rr,
7421 X86::NOT32r, X86::EAX,
7422 X86::GR32RegisterClass);
Mon P Wang63307c32008-05-05 19:05:59 +00007423 case X86::ATOMOR32:
Scott Michelfdc40a02009-02-17 22:15:04 +00007424 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR32rr,
7425 X86::OR32ri, X86::MOV32rm,
Dale Johannesen140be2d2008-08-19 18:47:28 +00007426 X86::LCMPXCHG32, X86::MOV32rr,
7427 X86::NOT32r, X86::EAX,
7428 X86::GR32RegisterClass);
Mon P Wang63307c32008-05-05 19:05:59 +00007429 case X86::ATOMXOR32:
7430 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR32rr,
Scott Michelfdc40a02009-02-17 22:15:04 +00007431 X86::XOR32ri, X86::MOV32rm,
Dale Johannesen140be2d2008-08-19 18:47:28 +00007432 X86::LCMPXCHG32, X86::MOV32rr,
7433 X86::NOT32r, X86::EAX,
7434 X86::GR32RegisterClass);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00007435 case X86::ATOMNAND32:
7436 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND32rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +00007437 X86::AND32ri, X86::MOV32rm,
7438 X86::LCMPXCHG32, X86::MOV32rr,
7439 X86::NOT32r, X86::EAX,
7440 X86::GR32RegisterClass, true);
Mon P Wang63307c32008-05-05 19:05:59 +00007441 case X86::ATOMMIN32:
7442 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL32rr);
7443 case X86::ATOMMAX32:
7444 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG32rr);
7445 case X86::ATOMUMIN32:
7446 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB32rr);
7447 case X86::ATOMUMAX32:
7448 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA32rr);
Dale Johannesen140be2d2008-08-19 18:47:28 +00007449
7450 case X86::ATOMAND16:
7451 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND16rr,
7452 X86::AND16ri, X86::MOV16rm,
7453 X86::LCMPXCHG16, X86::MOV16rr,
7454 X86::NOT16r, X86::AX,
7455 X86::GR16RegisterClass);
7456 case X86::ATOMOR16:
Scott Michelfdc40a02009-02-17 22:15:04 +00007457 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR16rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +00007458 X86::OR16ri, X86::MOV16rm,
7459 X86::LCMPXCHG16, X86::MOV16rr,
7460 X86::NOT16r, X86::AX,
7461 X86::GR16RegisterClass);
7462 case X86::ATOMXOR16:
7463 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR16rr,
7464 X86::XOR16ri, X86::MOV16rm,
7465 X86::LCMPXCHG16, X86::MOV16rr,
7466 X86::NOT16r, X86::AX,
7467 X86::GR16RegisterClass);
7468 case X86::ATOMNAND16:
7469 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND16rr,
7470 X86::AND16ri, X86::MOV16rm,
7471 X86::LCMPXCHG16, X86::MOV16rr,
7472 X86::NOT16r, X86::AX,
7473 X86::GR16RegisterClass, true);
7474 case X86::ATOMMIN16:
7475 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL16rr);
7476 case X86::ATOMMAX16:
7477 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG16rr);
7478 case X86::ATOMUMIN16:
7479 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB16rr);
7480 case X86::ATOMUMAX16:
7481 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA16rr);
7482
7483 case X86::ATOMAND8:
7484 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND8rr,
7485 X86::AND8ri, X86::MOV8rm,
7486 X86::LCMPXCHG8, X86::MOV8rr,
7487 X86::NOT8r, X86::AL,
7488 X86::GR8RegisterClass);
7489 case X86::ATOMOR8:
Scott Michelfdc40a02009-02-17 22:15:04 +00007490 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR8rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +00007491 X86::OR8ri, X86::MOV8rm,
7492 X86::LCMPXCHG8, X86::MOV8rr,
7493 X86::NOT8r, X86::AL,
7494 X86::GR8RegisterClass);
7495 case X86::ATOMXOR8:
7496 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR8rr,
7497 X86::XOR8ri, X86::MOV8rm,
7498 X86::LCMPXCHG8, X86::MOV8rr,
7499 X86::NOT8r, X86::AL,
7500 X86::GR8RegisterClass);
7501 case X86::ATOMNAND8:
7502 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND8rr,
7503 X86::AND8ri, X86::MOV8rm,
7504 X86::LCMPXCHG8, X86::MOV8rr,
7505 X86::NOT8r, X86::AL,
7506 X86::GR8RegisterClass, true);
7507 // FIXME: There are no CMOV8 instructions; MIN/MAX need some other way.
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007508 // This group is for 64-bit host.
Dale Johannesena99e3842008-08-20 00:48:50 +00007509 case X86::ATOMAND64:
7510 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND64rr,
Scott Michelfdc40a02009-02-17 22:15:04 +00007511 X86::AND64ri32, X86::MOV64rm,
Dale Johannesena99e3842008-08-20 00:48:50 +00007512 X86::LCMPXCHG64, X86::MOV64rr,
7513 X86::NOT64r, X86::RAX,
7514 X86::GR64RegisterClass);
7515 case X86::ATOMOR64:
Scott Michelfdc40a02009-02-17 22:15:04 +00007516 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR64rr,
7517 X86::OR64ri32, X86::MOV64rm,
Dale Johannesena99e3842008-08-20 00:48:50 +00007518 X86::LCMPXCHG64, X86::MOV64rr,
7519 X86::NOT64r, X86::RAX,
7520 X86::GR64RegisterClass);
7521 case X86::ATOMXOR64:
7522 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR64rr,
Scott Michelfdc40a02009-02-17 22:15:04 +00007523 X86::XOR64ri32, X86::MOV64rm,
Dale Johannesena99e3842008-08-20 00:48:50 +00007524 X86::LCMPXCHG64, X86::MOV64rr,
7525 X86::NOT64r, X86::RAX,
7526 X86::GR64RegisterClass);
7527 case X86::ATOMNAND64:
7528 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND64rr,
7529 X86::AND64ri32, X86::MOV64rm,
7530 X86::LCMPXCHG64, X86::MOV64rr,
7531 X86::NOT64r, X86::RAX,
7532 X86::GR64RegisterClass, true);
7533 case X86::ATOMMIN64:
7534 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL64rr);
7535 case X86::ATOMMAX64:
7536 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG64rr);
7537 case X86::ATOMUMIN64:
7538 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB64rr);
7539 case X86::ATOMUMAX64:
7540 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA64rr);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007541
7542 // This group does 64-bit operations on a 32-bit host.
7543 case X86::ATOMAND6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00007544 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007545 X86::AND32rr, X86::AND32rr,
7546 X86::AND32ri, X86::AND32ri,
7547 false);
7548 case X86::ATOMOR6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00007549 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007550 X86::OR32rr, X86::OR32rr,
7551 X86::OR32ri, X86::OR32ri,
7552 false);
7553 case X86::ATOMXOR6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00007554 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007555 X86::XOR32rr, X86::XOR32rr,
7556 X86::XOR32ri, X86::XOR32ri,
7557 false);
7558 case X86::ATOMNAND6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00007559 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007560 X86::AND32rr, X86::AND32rr,
7561 X86::AND32ri, X86::AND32ri,
7562 true);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007563 case X86::ATOMADD6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00007564 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007565 X86::ADD32rr, X86::ADC32rr,
7566 X86::ADD32ri, X86::ADC32ri,
7567 false);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007568 case X86::ATOMSUB6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00007569 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007570 X86::SUB32rr, X86::SBB32rr,
7571 X86::SUB32ri, X86::SBB32ri,
7572 false);
Dale Johannesen880ae362008-10-03 22:25:52 +00007573 case X86::ATOMSWAP6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00007574 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen880ae362008-10-03 22:25:52 +00007575 X86::MOV32rr, X86::MOV32rr,
7576 X86::MOV32ri, X86::MOV32ri,
7577 false);
Evan Cheng60c07e12006-07-05 22:17:51 +00007578 }
7579}
7580
7581//===----------------------------------------------------------------------===//
7582// X86 Optimization Hooks
7583//===----------------------------------------------------------------------===//
7584
Dan Gohman475871a2008-07-27 21:46:04 +00007585void X86TargetLowering::computeMaskedBitsForTargetNode(const SDValue Op,
Dan Gohman977a76f2008-02-13 22:28:48 +00007586 const APInt &Mask,
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00007587 APInt &KnownZero,
7588 APInt &KnownOne,
Dan Gohmanea859be2007-06-22 14:59:07 +00007589 const SelectionDAG &DAG,
Nate Begeman368e18d2006-02-16 21:11:51 +00007590 unsigned Depth) const {
Evan Cheng3a03ebb2005-12-21 23:05:39 +00007591 unsigned Opc = Op.getOpcode();
Evan Cheng865f0602006-04-05 06:11:20 +00007592 assert((Opc >= ISD::BUILTIN_OP_END ||
7593 Opc == ISD::INTRINSIC_WO_CHAIN ||
7594 Opc == ISD::INTRINSIC_W_CHAIN ||
7595 Opc == ISD::INTRINSIC_VOID) &&
7596 "Should use MaskedValueIsZero if you don't know whether Op"
7597 " is a target node!");
Evan Cheng3a03ebb2005-12-21 23:05:39 +00007598
Dan Gohmanf4f92f52008-02-13 23:07:24 +00007599 KnownZero = KnownOne = APInt(Mask.getBitWidth(), 0); // Don't know anything.
Evan Cheng3a03ebb2005-12-21 23:05:39 +00007600 switch (Opc) {
Evan Cheng865f0602006-04-05 06:11:20 +00007601 default: break;
Evan Cheng97d0e0e2009-02-02 09:15:04 +00007602 case X86ISD::ADD:
7603 case X86ISD::SUB:
7604 case X86ISD::SMUL:
7605 case X86ISD::UMUL:
Dan Gohman076aee32009-03-04 19:44:21 +00007606 case X86ISD::INC:
7607 case X86ISD::DEC:
Evan Cheng97d0e0e2009-02-02 09:15:04 +00007608 // These nodes' second result is a boolean.
7609 if (Op.getResNo() == 0)
7610 break;
7611 // Fallthrough
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00007612 case X86ISD::SETCC:
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00007613 KnownZero |= APInt::getHighBitsSet(Mask.getBitWidth(),
7614 Mask.getBitWidth() - 1);
Nate Begeman368e18d2006-02-16 21:11:51 +00007615 break;
Evan Cheng3a03ebb2005-12-21 23:05:39 +00007616 }
Evan Cheng3a03ebb2005-12-21 23:05:39 +00007617}
Chris Lattner259e97c2006-01-31 19:43:35 +00007618
Evan Cheng206ee9d2006-07-07 08:33:52 +00007619/// isGAPlusOffset - Returns true (and the GlobalValue and the offset) if the
Evan Chengad4196b2008-05-12 19:56:52 +00007620/// node is a GlobalAddress + offset.
7621bool X86TargetLowering::isGAPlusOffset(SDNode *N,
7622 GlobalValue* &GA, int64_t &Offset) const{
7623 if (N->getOpcode() == X86ISD::Wrapper) {
7624 if (isa<GlobalAddressSDNode>(N->getOperand(0))) {
Evan Cheng206ee9d2006-07-07 08:33:52 +00007625 GA = cast<GlobalAddressSDNode>(N->getOperand(0))->getGlobal();
Dan Gohman6520e202008-10-18 02:06:02 +00007626 Offset = cast<GlobalAddressSDNode>(N->getOperand(0))->getOffset();
Evan Cheng206ee9d2006-07-07 08:33:52 +00007627 return true;
7628 }
Evan Cheng206ee9d2006-07-07 08:33:52 +00007629 }
Evan Chengad4196b2008-05-12 19:56:52 +00007630 return TargetLowering::isGAPlusOffset(N, GA, Offset);
Evan Cheng206ee9d2006-07-07 08:33:52 +00007631}
7632
Evan Chengad4196b2008-05-12 19:56:52 +00007633static bool isBaseAlignmentOfN(unsigned N, SDNode *Base,
7634 const TargetLowering &TLI) {
Evan Cheng206ee9d2006-07-07 08:33:52 +00007635 GlobalValue *GV;
Nick Lewycky916a9f02008-02-02 08:29:58 +00007636 int64_t Offset = 0;
Evan Chengad4196b2008-05-12 19:56:52 +00007637 if (TLI.isGAPlusOffset(Base, GV, Offset))
Evan Cheng7e2ff772008-05-08 00:57:18 +00007638 return (GV->getAlignment() >= N && (Offset % N) == 0);
Chris Lattnerba96fbc2008-01-26 20:07:42 +00007639 // DAG combine handles the stack object case.
Evan Cheng206ee9d2006-07-07 08:33:52 +00007640 return false;
7641}
7642
Nate Begeman9008ca62009-04-27 18:41:29 +00007643static bool EltsFromConsecutiveLoads(ShuffleVectorSDNode *N, unsigned NumElems,
7644 MVT EVT, SDNode *&Base,
Evan Chengad4196b2008-05-12 19:56:52 +00007645 SelectionDAG &DAG, MachineFrameInfo *MFI,
7646 const TargetLowering &TLI) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00007647 Base = NULL;
7648 for (unsigned i = 0; i < NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00007649 if (N->getMaskElt(i) < 0) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00007650 if (!Base)
7651 return false;
7652 continue;
7653 }
7654
Dan Gohman475871a2008-07-27 21:46:04 +00007655 SDValue Elt = DAG.getShuffleScalarElt(N, i);
Gabor Greifba36cb52008-08-28 21:40:38 +00007656 if (!Elt.getNode() ||
7657 (Elt.getOpcode() != ISD::UNDEF && !ISD::isNON_EXTLoad(Elt.getNode())))
Evan Cheng7e2ff772008-05-08 00:57:18 +00007658 return false;
7659 if (!Base) {
Gabor Greifba36cb52008-08-28 21:40:38 +00007660 Base = Elt.getNode();
Evan Cheng50d9e722008-05-10 06:46:49 +00007661 if (Base->getOpcode() == ISD::UNDEF)
7662 return false;
Evan Cheng7e2ff772008-05-08 00:57:18 +00007663 continue;
7664 }
7665 if (Elt.getOpcode() == ISD::UNDEF)
7666 continue;
7667
Gabor Greifba36cb52008-08-28 21:40:38 +00007668 if (!TLI.isConsecutiveLoad(Elt.getNode(), Base,
Duncan Sands83ec4b62008-06-06 12:08:01 +00007669 EVT.getSizeInBits()/8, i, MFI))
Evan Cheng7e2ff772008-05-08 00:57:18 +00007670 return false;
7671 }
7672 return true;
7673}
Evan Cheng206ee9d2006-07-07 08:33:52 +00007674
7675/// PerformShuffleCombine - Combine a vector_shuffle that is equal to
7676/// build_vector load1, load2, load3, load4, <0, 1, 2, 3> into a 128-bit load
7677/// if the load addresses are consecutive, non-overlapping, and in the right
Mon P Wang1e955802009-04-03 02:43:30 +00007678/// order. In the case of v2i64, it will see if it can rewrite the
7679/// shuffle to be an appropriate build vector so it can take advantage of
7680// performBuildVectorCombine.
Dan Gohman475871a2008-07-27 21:46:04 +00007681static SDValue PerformShuffleCombine(SDNode *N, SelectionDAG &DAG,
Nate Begeman9008ca62009-04-27 18:41:29 +00007682 const TargetLowering &TLI) {
Dale Johannesene4d209d2009-02-03 20:21:25 +00007683 DebugLoc dl = N->getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +00007684 MVT VT = N->getValueType(0);
7685 MVT EVT = VT.getVectorElementType();
Nate Begeman9008ca62009-04-27 18:41:29 +00007686 ShuffleVectorSDNode *SVN = cast<ShuffleVectorSDNode>(N);
7687 unsigned NumElems = VT.getVectorNumElements();
Mon P Wang1e955802009-04-03 02:43:30 +00007688
7689 // For x86-32 machines, if we see an insert and then a shuffle in a v2i64
7690 // where the upper half is 0, it is advantageous to rewrite it as a build
7691 // vector of (0, val) so it can use movq.
7692 if (VT == MVT::v2i64) {
7693 SDValue In[2];
7694 In[0] = N->getOperand(0);
7695 In[1] = N->getOperand(1);
Nate Begeman9008ca62009-04-27 18:41:29 +00007696 int Idx0 = SVN->getMaskElt(0);
7697 int Idx1 = SVN->getMaskElt(1);
7698 // FIXME: can we take advantage of undef index?
7699 if (Idx0 >= 0 && Idx1 >= 0 &&
Mon P Wang1e955802009-04-03 02:43:30 +00007700 In[Idx0/2].getOpcode() == ISD::INSERT_VECTOR_ELT &&
7701 In[Idx1/2].getOpcode() == ISD::BUILD_VECTOR) {
7702 ConstantSDNode* InsertVecIdx =
7703 dyn_cast<ConstantSDNode>(In[Idx0/2].getOperand(2));
7704 if (InsertVecIdx &&
Nate Begeman9008ca62009-04-27 18:41:29 +00007705 InsertVecIdx->getZExtValue() == (unsigned)(Idx0 % 2) &&
Mon P Wang1e955802009-04-03 02:43:30 +00007706 isZeroNode(In[Idx1/2].getOperand(Idx1 % 2))) {
7707 return DAG.getNode(ISD::BUILD_VECTOR, dl, VT,
7708 In[Idx0/2].getOperand(1),
7709 In[Idx1/2].getOperand(Idx1 % 2));
7710 }
7711 }
7712 }
7713
7714 // Try to combine a vector_shuffle into a 128-bit load.
7715 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
Evan Cheng206ee9d2006-07-07 08:33:52 +00007716 SDNode *Base = NULL;
Nate Begeman9008ca62009-04-27 18:41:29 +00007717 if (!EltsFromConsecutiveLoads(SVN, NumElems, EVT, Base, DAG, MFI, TLI))
Dan Gohman475871a2008-07-27 21:46:04 +00007718 return SDValue();
Evan Cheng206ee9d2006-07-07 08:33:52 +00007719
Dan Gohmand3006222007-07-27 17:16:43 +00007720 LoadSDNode *LD = cast<LoadSDNode>(Base);
Gabor Greifba36cb52008-08-28 21:40:38 +00007721 if (isBaseAlignmentOfN(16, Base->getOperand(1).getNode(), TLI))
Dale Johannesene4d209d2009-02-03 20:21:25 +00007722 return DAG.getLoad(VT, dl, LD->getChain(), LD->getBasePtr(),
Scott Michelfdc40a02009-02-17 22:15:04 +00007723 LD->getSrcValue(), LD->getSrcValueOffset(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00007724 LD->isVolatile());
7725 return DAG.getLoad(VT, dl, LD->getChain(), LD->getBasePtr(),
7726 LD->getSrcValue(), LD->getSrcValueOffset(),
7727 LD->isVolatile(), LD->getAlignment());
Evan Cheng206ee9d2006-07-07 08:33:52 +00007728}
7729
Evan Cheng9bfa03c2008-05-12 23:04:07 +00007730/// PerformBuildVectorCombine - build_vector 0,(load i64 / f64) -> movq / movsd.
Dan Gohman475871a2008-07-27 21:46:04 +00007731static SDValue PerformBuildVectorCombine(SDNode *N, SelectionDAG &DAG,
Dan Gohmane5af2d32009-01-29 01:59:02 +00007732 TargetLowering::DAGCombinerInfo &DCI,
Evan Cheng8a186ae2008-09-24 23:26:36 +00007733 const X86Subtarget *Subtarget,
7734 const TargetLowering &TLI) {
Evan Chengf26ffe92008-05-29 08:22:04 +00007735 unsigned NumOps = N->getNumOperands();
Dale Johannesene4d209d2009-02-03 20:21:25 +00007736 DebugLoc dl = N->getDebugLoc();
Evan Chengf26ffe92008-05-29 08:22:04 +00007737
Evan Chengd880b972008-05-09 21:53:03 +00007738 // Ignore single operand BUILD_VECTOR.
Evan Chengf26ffe92008-05-29 08:22:04 +00007739 if (NumOps == 1)
Dan Gohman475871a2008-07-27 21:46:04 +00007740 return SDValue();
Evan Chengd880b972008-05-09 21:53:03 +00007741
Duncan Sands83ec4b62008-06-06 12:08:01 +00007742 MVT VT = N->getValueType(0);
7743 MVT EVT = VT.getVectorElementType();
Evan Chengd880b972008-05-09 21:53:03 +00007744 if ((EVT != MVT::i64 && EVT != MVT::f64) || Subtarget->is64Bit())
7745 // We are looking for load i64 and zero extend. We want to transform
7746 // it before legalizer has a chance to expand it. Also look for i64
7747 // BUILD_PAIR bit casted to f64.
Dan Gohman475871a2008-07-27 21:46:04 +00007748 return SDValue();
Evan Chengd880b972008-05-09 21:53:03 +00007749 // This must be an insertion into a zero vector.
Dan Gohman475871a2008-07-27 21:46:04 +00007750 SDValue HighElt = N->getOperand(1);
Evan Cheng25210da2008-05-10 00:58:41 +00007751 if (!isZeroNode(HighElt))
Dan Gohman475871a2008-07-27 21:46:04 +00007752 return SDValue();
Evan Chengd880b972008-05-09 21:53:03 +00007753
7754 // Value must be a load.
Gabor Greifba36cb52008-08-28 21:40:38 +00007755 SDNode *Base = N->getOperand(0).getNode();
Evan Chengd880b972008-05-09 21:53:03 +00007756 if (!isa<LoadSDNode>(Base)) {
Evan Cheng9bfa03c2008-05-12 23:04:07 +00007757 if (Base->getOpcode() != ISD::BIT_CONVERT)
Dan Gohman475871a2008-07-27 21:46:04 +00007758 return SDValue();
Gabor Greifba36cb52008-08-28 21:40:38 +00007759 Base = Base->getOperand(0).getNode();
Evan Cheng9bfa03c2008-05-12 23:04:07 +00007760 if (!isa<LoadSDNode>(Base))
Dan Gohman475871a2008-07-27 21:46:04 +00007761 return SDValue();
Evan Chengd880b972008-05-09 21:53:03 +00007762 }
Evan Chengd880b972008-05-09 21:53:03 +00007763
7764 // Transform it into VZEXT_LOAD addr.
Evan Cheng9bfa03c2008-05-12 23:04:07 +00007765 LoadSDNode *LD = cast<LoadSDNode>(Base);
Scott Michelfdc40a02009-02-17 22:15:04 +00007766
Nate Begemanf7333bf2008-05-28 00:24:25 +00007767 // Load must not be an extload.
7768 if (LD->getExtensionType() != ISD::NON_EXTLOAD)
Dan Gohman475871a2008-07-27 21:46:04 +00007769 return SDValue();
Mon P Wang7ad9b512009-01-30 07:07:40 +00007770
7771 // Load type should legal type so we don't have to legalize it.
7772 if (!TLI.isTypeLegal(VT))
7773 return SDValue();
7774
Evan Cheng8a186ae2008-09-24 23:26:36 +00007775 SDVTList Tys = DAG.getVTList(VT, MVT::Other);
7776 SDValue Ops[] = { LD->getChain(), LD->getBasePtr() };
Dale Johannesene4d209d2009-02-03 20:21:25 +00007777 SDValue ResNode = DAG.getNode(X86ISD::VZEXT_LOAD, dl, Tys, Ops, 2);
Dan Gohmane5af2d32009-01-29 01:59:02 +00007778 TargetLowering::TargetLoweringOpt TLO(DAG);
7779 TLO.CombineTo(SDValue(Base, 1), ResNode.getValue(1));
7780 DCI.CommitTargetLoweringOpt(TLO);
Evan Cheng8a186ae2008-09-24 23:26:36 +00007781 return ResNode;
Scott Michelfdc40a02009-02-17 22:15:04 +00007782}
Evan Chengd880b972008-05-09 21:53:03 +00007783
Chris Lattner83e6c992006-10-04 06:57:07 +00007784/// PerformSELECTCombine - Do target-specific dag combines on SELECT nodes.
Dan Gohman475871a2008-07-27 21:46:04 +00007785static SDValue PerformSELECTCombine(SDNode *N, SelectionDAG &DAG,
Chris Lattner47b4ce82009-03-11 05:48:52 +00007786 const X86Subtarget *Subtarget) {
7787 DebugLoc DL = N->getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00007788 SDValue Cond = N->getOperand(0);
Chris Lattner47b4ce82009-03-11 05:48:52 +00007789 // Get the LHS/RHS of the select.
7790 SDValue LHS = N->getOperand(1);
7791 SDValue RHS = N->getOperand(2);
7792
Chris Lattner83e6c992006-10-04 06:57:07 +00007793 // If we have SSE[12] support, try to form min/max nodes.
7794 if (Subtarget->hasSSE2() &&
Chris Lattner47b4ce82009-03-11 05:48:52 +00007795 (LHS.getValueType() == MVT::f32 || LHS.getValueType() == MVT::f64) &&
7796 Cond.getOpcode() == ISD::SETCC) {
7797 ISD::CondCode CC = cast<CondCodeSDNode>(Cond.getOperand(2))->get();
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00007798
Chris Lattner47b4ce82009-03-11 05:48:52 +00007799 unsigned Opcode = 0;
7800 if (LHS == Cond.getOperand(0) && RHS == Cond.getOperand(1)) {
7801 switch (CC) {
7802 default: break;
7803 case ISD::SETOLE: // (X <= Y) ? X : Y -> min
7804 case ISD::SETULE:
7805 case ISD::SETLE:
7806 if (!UnsafeFPMath) break;
7807 // FALL THROUGH.
7808 case ISD::SETOLT: // (X olt/lt Y) ? X : Y -> min
7809 case ISD::SETLT:
7810 Opcode = X86ISD::FMIN;
7811 break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00007812
Chris Lattner47b4ce82009-03-11 05:48:52 +00007813 case ISD::SETOGT: // (X > Y) ? X : Y -> max
7814 case ISD::SETUGT:
7815 case ISD::SETGT:
7816 if (!UnsafeFPMath) break;
7817 // FALL THROUGH.
7818 case ISD::SETUGE: // (X uge/ge Y) ? X : Y -> max
7819 case ISD::SETGE:
7820 Opcode = X86ISD::FMAX;
7821 break;
Chris Lattner83e6c992006-10-04 06:57:07 +00007822 }
Chris Lattner47b4ce82009-03-11 05:48:52 +00007823 } else if (LHS == Cond.getOperand(1) && RHS == Cond.getOperand(0)) {
7824 switch (CC) {
7825 default: break;
7826 case ISD::SETOGT: // (X > Y) ? Y : X -> min
7827 case ISD::SETUGT:
7828 case ISD::SETGT:
7829 if (!UnsafeFPMath) break;
7830 // FALL THROUGH.
7831 case ISD::SETUGE: // (X uge/ge Y) ? Y : X -> min
7832 case ISD::SETGE:
7833 Opcode = X86ISD::FMIN;
7834 break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00007835
Chris Lattner47b4ce82009-03-11 05:48:52 +00007836 case ISD::SETOLE: // (X <= Y) ? Y : X -> max
7837 case ISD::SETULE:
7838 case ISD::SETLE:
7839 if (!UnsafeFPMath) break;
7840 // FALL THROUGH.
7841 case ISD::SETOLT: // (X olt/lt Y) ? Y : X -> max
7842 case ISD::SETLT:
7843 Opcode = X86ISD::FMAX;
7844 break;
7845 }
Chris Lattner83e6c992006-10-04 06:57:07 +00007846 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00007847
Chris Lattner47b4ce82009-03-11 05:48:52 +00007848 if (Opcode)
7849 return DAG.getNode(Opcode, DL, N->getValueType(0), LHS, RHS);
Chris Lattner83e6c992006-10-04 06:57:07 +00007850 }
Chris Lattner47b4ce82009-03-11 05:48:52 +00007851
Chris Lattnerd1980a52009-03-12 06:52:53 +00007852 // If this is a select between two integer constants, try to do some
7853 // optimizations.
Chris Lattnercee56e72009-03-13 05:53:31 +00007854 if (ConstantSDNode *TrueC = dyn_cast<ConstantSDNode>(LHS)) {
7855 if (ConstantSDNode *FalseC = dyn_cast<ConstantSDNode>(RHS))
Chris Lattnerd1980a52009-03-12 06:52:53 +00007856 // Don't do this for crazy integer types.
7857 if (DAG.getTargetLoweringInfo().isTypeLegal(LHS.getValueType())) {
7858 // If this is efficiently invertible, canonicalize the LHSC/RHSC values
Chris Lattnercee56e72009-03-13 05:53:31 +00007859 // so that TrueC (the true value) is larger than FalseC.
Chris Lattnerd1980a52009-03-12 06:52:53 +00007860 bool NeedsCondInvert = false;
7861
Chris Lattnercee56e72009-03-13 05:53:31 +00007862 if (TrueC->getAPIntValue().ult(FalseC->getAPIntValue()) &&
Chris Lattnerd1980a52009-03-12 06:52:53 +00007863 // Efficiently invertible.
7864 (Cond.getOpcode() == ISD::SETCC || // setcc -> invertible.
7865 (Cond.getOpcode() == ISD::XOR && // xor(X, C) -> invertible.
7866 isa<ConstantSDNode>(Cond.getOperand(1))))) {
7867 NeedsCondInvert = true;
Chris Lattnercee56e72009-03-13 05:53:31 +00007868 std::swap(TrueC, FalseC);
Chris Lattnerd1980a52009-03-12 06:52:53 +00007869 }
7870
7871 // Optimize C ? 8 : 0 -> zext(C) << 3. Likewise for any pow2/0.
Chris Lattnercee56e72009-03-13 05:53:31 +00007872 if (FalseC->getAPIntValue() == 0 &&
7873 TrueC->getAPIntValue().isPowerOf2()) {
Chris Lattnerd1980a52009-03-12 06:52:53 +00007874 if (NeedsCondInvert) // Invert the condition if needed.
7875 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
7876 DAG.getConstant(1, Cond.getValueType()));
7877
7878 // Zero extend the condition if needed.
7879 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, LHS.getValueType(), Cond);
7880
Chris Lattnercee56e72009-03-13 05:53:31 +00007881 unsigned ShAmt = TrueC->getAPIntValue().logBase2();
Chris Lattnerd1980a52009-03-12 06:52:53 +00007882 return DAG.getNode(ISD::SHL, DL, LHS.getValueType(), Cond,
7883 DAG.getConstant(ShAmt, MVT::i8));
7884 }
Chris Lattner97a29a52009-03-13 05:22:11 +00007885
7886 // Optimize Cond ? cst+1 : cst -> zext(setcc(C)+cst.
Chris Lattnercee56e72009-03-13 05:53:31 +00007887 if (FalseC->getAPIntValue()+1 == TrueC->getAPIntValue()) {
Chris Lattner97a29a52009-03-13 05:22:11 +00007888 if (NeedsCondInvert) // Invert the condition if needed.
7889 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
7890 DAG.getConstant(1, Cond.getValueType()));
7891
7892 // Zero extend the condition if needed.
Chris Lattnercee56e72009-03-13 05:53:31 +00007893 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL,
7894 FalseC->getValueType(0), Cond);
Chris Lattner97a29a52009-03-13 05:22:11 +00007895 return DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
Chris Lattnercee56e72009-03-13 05:53:31 +00007896 SDValue(FalseC, 0));
Chris Lattner97a29a52009-03-13 05:22:11 +00007897 }
Chris Lattnercee56e72009-03-13 05:53:31 +00007898
7899 // Optimize cases that will turn into an LEA instruction. This requires
7900 // an i32 or i64 and an efficient multiplier (1, 2, 3, 4, 5, 8, 9).
7901 if (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i64) {
7902 uint64_t Diff = TrueC->getZExtValue()-FalseC->getZExtValue();
7903 if (N->getValueType(0) == MVT::i32) Diff = (unsigned)Diff;
7904
7905 bool isFastMultiplier = false;
7906 if (Diff < 10) {
7907 switch ((unsigned char)Diff) {
7908 default: break;
7909 case 1: // result = add base, cond
7910 case 2: // result = lea base( , cond*2)
7911 case 3: // result = lea base(cond, cond*2)
7912 case 4: // result = lea base( , cond*4)
7913 case 5: // result = lea base(cond, cond*4)
7914 case 8: // result = lea base( , cond*8)
7915 case 9: // result = lea base(cond, cond*8)
7916 isFastMultiplier = true;
7917 break;
7918 }
7919 }
7920
7921 if (isFastMultiplier) {
7922 APInt Diff = TrueC->getAPIntValue()-FalseC->getAPIntValue();
7923 if (NeedsCondInvert) // Invert the condition if needed.
7924 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
7925 DAG.getConstant(1, Cond.getValueType()));
7926
7927 // Zero extend the condition if needed.
7928 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, FalseC->getValueType(0),
7929 Cond);
7930 // Scale the condition by the difference.
7931 if (Diff != 1)
7932 Cond = DAG.getNode(ISD::MUL, DL, Cond.getValueType(), Cond,
7933 DAG.getConstant(Diff, Cond.getValueType()));
7934
7935 // Add the base if non-zero.
7936 if (FalseC->getAPIntValue() != 0)
7937 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
7938 SDValue(FalseC, 0));
7939 return Cond;
7940 }
7941 }
Chris Lattnerd1980a52009-03-12 06:52:53 +00007942 }
7943 }
7944
Dan Gohman475871a2008-07-27 21:46:04 +00007945 return SDValue();
Chris Lattner83e6c992006-10-04 06:57:07 +00007946}
7947
Chris Lattnerd1980a52009-03-12 06:52:53 +00007948/// Optimize X86ISD::CMOV [LHS, RHS, CONDCODE (e.g. X86::COND_NE), CONDVAL]
7949static SDValue PerformCMOVCombine(SDNode *N, SelectionDAG &DAG,
7950 TargetLowering::DAGCombinerInfo &DCI) {
7951 DebugLoc DL = N->getDebugLoc();
7952
7953 // If the flag operand isn't dead, don't touch this CMOV.
7954 if (N->getNumValues() == 2 && !SDValue(N, 1).use_empty())
7955 return SDValue();
7956
7957 // If this is a select between two integer constants, try to do some
7958 // optimizations. Note that the operands are ordered the opposite of SELECT
7959 // operands.
7960 if (ConstantSDNode *TrueC = dyn_cast<ConstantSDNode>(N->getOperand(1))) {
7961 if (ConstantSDNode *FalseC = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
7962 // Canonicalize the TrueC/FalseC values so that TrueC (the true value) is
7963 // larger than FalseC (the false value).
7964 X86::CondCode CC = (X86::CondCode)N->getConstantOperandVal(2);
7965
7966 if (TrueC->getAPIntValue().ult(FalseC->getAPIntValue())) {
7967 CC = X86::GetOppositeBranchCondition(CC);
7968 std::swap(TrueC, FalseC);
7969 }
7970
7971 // Optimize C ? 8 : 0 -> zext(setcc(C)) << 3. Likewise for any pow2/0.
Chris Lattnercee56e72009-03-13 05:53:31 +00007972 // This is efficient for any integer data type (including i8/i16) and
7973 // shift amount.
Chris Lattnerd1980a52009-03-12 06:52:53 +00007974 if (FalseC->getAPIntValue() == 0 && TrueC->getAPIntValue().isPowerOf2()) {
7975 SDValue Cond = N->getOperand(3);
7976 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
7977 DAG.getConstant(CC, MVT::i8), Cond);
7978
7979 // Zero extend the condition if needed.
7980 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, TrueC->getValueType(0), Cond);
7981
7982 unsigned ShAmt = TrueC->getAPIntValue().logBase2();
7983 Cond = DAG.getNode(ISD::SHL, DL, Cond.getValueType(), Cond,
7984 DAG.getConstant(ShAmt, MVT::i8));
7985 if (N->getNumValues() == 2) // Dead flag value?
7986 return DCI.CombineTo(N, Cond, SDValue());
7987 return Cond;
7988 }
Chris Lattnercee56e72009-03-13 05:53:31 +00007989
7990 // Optimize Cond ? cst+1 : cst -> zext(setcc(C)+cst. This is efficient
7991 // for any integer data type, including i8/i16.
Chris Lattner97a29a52009-03-13 05:22:11 +00007992 if (FalseC->getAPIntValue()+1 == TrueC->getAPIntValue()) {
7993 SDValue Cond = N->getOperand(3);
7994 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
7995 DAG.getConstant(CC, MVT::i8), Cond);
7996
7997 // Zero extend the condition if needed.
Chris Lattnercee56e72009-03-13 05:53:31 +00007998 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL,
7999 FalseC->getValueType(0), Cond);
Chris Lattner97a29a52009-03-13 05:22:11 +00008000 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
8001 SDValue(FalseC, 0));
Chris Lattnercee56e72009-03-13 05:53:31 +00008002
Chris Lattner97a29a52009-03-13 05:22:11 +00008003 if (N->getNumValues() == 2) // Dead flag value?
8004 return DCI.CombineTo(N, Cond, SDValue());
8005 return Cond;
8006 }
Chris Lattnercee56e72009-03-13 05:53:31 +00008007
8008 // Optimize cases that will turn into an LEA instruction. This requires
8009 // an i32 or i64 and an efficient multiplier (1, 2, 3, 4, 5, 8, 9).
8010 if (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i64) {
8011 uint64_t Diff = TrueC->getZExtValue()-FalseC->getZExtValue();
8012 if (N->getValueType(0) == MVT::i32) Diff = (unsigned)Diff;
8013
8014 bool isFastMultiplier = false;
8015 if (Diff < 10) {
8016 switch ((unsigned char)Diff) {
8017 default: break;
8018 case 1: // result = add base, cond
8019 case 2: // result = lea base( , cond*2)
8020 case 3: // result = lea base(cond, cond*2)
8021 case 4: // result = lea base( , cond*4)
8022 case 5: // result = lea base(cond, cond*4)
8023 case 8: // result = lea base( , cond*8)
8024 case 9: // result = lea base(cond, cond*8)
8025 isFastMultiplier = true;
8026 break;
8027 }
8028 }
8029
8030 if (isFastMultiplier) {
8031 APInt Diff = TrueC->getAPIntValue()-FalseC->getAPIntValue();
8032 SDValue Cond = N->getOperand(3);
8033 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
8034 DAG.getConstant(CC, MVT::i8), Cond);
8035 // Zero extend the condition if needed.
8036 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, FalseC->getValueType(0),
8037 Cond);
8038 // Scale the condition by the difference.
8039 if (Diff != 1)
8040 Cond = DAG.getNode(ISD::MUL, DL, Cond.getValueType(), Cond,
8041 DAG.getConstant(Diff, Cond.getValueType()));
8042
8043 // Add the base if non-zero.
8044 if (FalseC->getAPIntValue() != 0)
8045 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
8046 SDValue(FalseC, 0));
8047 if (N->getNumValues() == 2) // Dead flag value?
8048 return DCI.CombineTo(N, Cond, SDValue());
8049 return Cond;
8050 }
8051 }
Chris Lattnerd1980a52009-03-12 06:52:53 +00008052 }
8053 }
8054 return SDValue();
8055}
8056
8057
Evan Cheng0b0cd912009-03-28 05:57:29 +00008058/// PerformMulCombine - Optimize a single multiply with constant into two
8059/// in order to implement it with two cheaper instructions, e.g.
8060/// LEA + SHL, LEA + LEA.
8061static SDValue PerformMulCombine(SDNode *N, SelectionDAG &DAG,
8062 TargetLowering::DAGCombinerInfo &DCI) {
8063 if (DAG.getMachineFunction().
8064 getFunction()->hasFnAttr(Attribute::OptimizeForSize))
8065 return SDValue();
8066
8067 if (DCI.isBeforeLegalize() || DCI.isCalledByLegalizer())
8068 return SDValue();
8069
8070 MVT VT = N->getValueType(0);
8071 if (VT != MVT::i64)
8072 return SDValue();
8073
8074 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(1));
8075 if (!C)
8076 return SDValue();
8077 uint64_t MulAmt = C->getZExtValue();
8078 if (isPowerOf2_64(MulAmt) || MulAmt == 3 || MulAmt == 5 || MulAmt == 9)
8079 return SDValue();
8080
8081 uint64_t MulAmt1 = 0;
8082 uint64_t MulAmt2 = 0;
8083 if ((MulAmt % 9) == 0) {
8084 MulAmt1 = 9;
8085 MulAmt2 = MulAmt / 9;
8086 } else if ((MulAmt % 5) == 0) {
8087 MulAmt1 = 5;
8088 MulAmt2 = MulAmt / 5;
8089 } else if ((MulAmt % 3) == 0) {
8090 MulAmt1 = 3;
8091 MulAmt2 = MulAmt / 3;
8092 }
8093 if (MulAmt2 &&
8094 (isPowerOf2_64(MulAmt2) || MulAmt2 == 3 || MulAmt2 == 5 || MulAmt2 == 9)){
8095 DebugLoc DL = N->getDebugLoc();
8096
8097 if (isPowerOf2_64(MulAmt2) &&
8098 !(N->hasOneUse() && N->use_begin()->getOpcode() == ISD::ADD))
8099 // If second multiplifer is pow2, issue it first. We want the multiply by
8100 // 3, 5, or 9 to be folded into the addressing mode unless the lone use
8101 // is an add.
8102 std::swap(MulAmt1, MulAmt2);
8103
8104 SDValue NewMul;
8105 if (isPowerOf2_64(MulAmt1))
8106 NewMul = DAG.getNode(ISD::SHL, DL, VT, N->getOperand(0),
8107 DAG.getConstant(Log2_64(MulAmt1), MVT::i8));
8108 else
Evan Cheng73f24c92009-03-30 21:36:47 +00008109 NewMul = DAG.getNode(X86ISD::MUL_IMM, DL, VT, N->getOperand(0),
Evan Cheng0b0cd912009-03-28 05:57:29 +00008110 DAG.getConstant(MulAmt1, VT));
8111
8112 if (isPowerOf2_64(MulAmt2))
8113 NewMul = DAG.getNode(ISD::SHL, DL, VT, NewMul,
8114 DAG.getConstant(Log2_64(MulAmt2), MVT::i8));
8115 else
Evan Cheng73f24c92009-03-30 21:36:47 +00008116 NewMul = DAG.getNode(X86ISD::MUL_IMM, DL, VT, NewMul,
Evan Cheng0b0cd912009-03-28 05:57:29 +00008117 DAG.getConstant(MulAmt2, VT));
8118
8119 // Do not add new nodes to DAG combiner worklist.
8120 DCI.CombineTo(N, NewMul, false);
8121 }
8122 return SDValue();
8123}
8124
8125
Nate Begeman740ab032009-01-26 00:52:55 +00008126/// PerformShiftCombine - Transforms vector shift nodes to use vector shifts
8127/// when possible.
8128static SDValue PerformShiftCombine(SDNode* N, SelectionDAG &DAG,
8129 const X86Subtarget *Subtarget) {
8130 // On X86 with SSE2 support, we can transform this to a vector shift if
8131 // all elements are shifted by the same amount. We can't do this in legalize
8132 // because the a constant vector is typically transformed to a constant pool
8133 // so we have no knowledge of the shift amount.
Nate Begemanc2fd67f2009-01-26 03:15:31 +00008134 if (!Subtarget->hasSSE2())
8135 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00008136
Nate Begeman740ab032009-01-26 00:52:55 +00008137 MVT VT = N->getValueType(0);
Nate Begemanc2fd67f2009-01-26 03:15:31 +00008138 if (VT != MVT::v2i64 && VT != MVT::v4i32 && VT != MVT::v8i16)
8139 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00008140
Mon P Wang3becd092009-01-28 08:12:05 +00008141 SDValue ShAmtOp = N->getOperand(1);
8142 MVT EltVT = VT.getVectorElementType();
Chris Lattner47b4ce82009-03-11 05:48:52 +00008143 DebugLoc DL = N->getDebugLoc();
Mon P Wang3becd092009-01-28 08:12:05 +00008144 SDValue BaseShAmt;
8145 if (ShAmtOp.getOpcode() == ISD::BUILD_VECTOR) {
8146 unsigned NumElts = VT.getVectorNumElements();
8147 unsigned i = 0;
8148 for (; i != NumElts; ++i) {
8149 SDValue Arg = ShAmtOp.getOperand(i);
8150 if (Arg.getOpcode() == ISD::UNDEF) continue;
8151 BaseShAmt = Arg;
8152 break;
8153 }
8154 for (; i != NumElts; ++i) {
8155 SDValue Arg = ShAmtOp.getOperand(i);
8156 if (Arg.getOpcode() == ISD::UNDEF) continue;
8157 if (Arg != BaseShAmt) {
8158 return SDValue();
8159 }
8160 }
8161 } else if (ShAmtOp.getOpcode() == ISD::VECTOR_SHUFFLE &&
Nate Begeman9008ca62009-04-27 18:41:29 +00008162 cast<ShuffleVectorSDNode>(ShAmtOp)->isSplat()) {
8163 BaseShAmt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL, EltVT, ShAmtOp,
8164 DAG.getIntPtrConstant(0));
Mon P Wang3becd092009-01-28 08:12:05 +00008165 } else
Nate Begemanc2fd67f2009-01-26 03:15:31 +00008166 return SDValue();
Nate Begeman740ab032009-01-26 00:52:55 +00008167
Nate Begemanc2fd67f2009-01-26 03:15:31 +00008168 if (EltVT.bitsGT(MVT::i32))
Chris Lattner47b4ce82009-03-11 05:48:52 +00008169 BaseShAmt = DAG.getNode(ISD::TRUNCATE, DL, MVT::i32, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +00008170 else if (EltVT.bitsLT(MVT::i32))
Chris Lattner47b4ce82009-03-11 05:48:52 +00008171 BaseShAmt = DAG.getNode(ISD::ANY_EXTEND, DL, MVT::i32, BaseShAmt);
Nate Begeman740ab032009-01-26 00:52:55 +00008172
Nate Begemanc2fd67f2009-01-26 03:15:31 +00008173 // The shift amount is identical so we can do a vector shift.
8174 SDValue ValOp = N->getOperand(0);
8175 switch (N->getOpcode()) {
8176 default:
8177 assert(0 && "Unknown shift opcode!");
8178 break;
8179 case ISD::SHL:
8180 if (VT == MVT::v2i64)
Chris Lattner47b4ce82009-03-11 05:48:52 +00008181 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Nate Begeman740ab032009-01-26 00:52:55 +00008182 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
8183 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +00008184 if (VT == MVT::v4i32)
Chris Lattner47b4ce82009-03-11 05:48:52 +00008185 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Nate Begeman740ab032009-01-26 00:52:55 +00008186 DAG.getConstant(Intrinsic::x86_sse2_pslli_d, MVT::i32),
8187 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +00008188 if (VT == MVT::v8i16)
Chris Lattner47b4ce82009-03-11 05:48:52 +00008189 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Nate Begeman740ab032009-01-26 00:52:55 +00008190 DAG.getConstant(Intrinsic::x86_sse2_pslli_w, MVT::i32),
8191 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +00008192 break;
8193 case ISD::SRA:
8194 if (VT == MVT::v4i32)
Chris Lattner47b4ce82009-03-11 05:48:52 +00008195 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Nate Begeman740ab032009-01-26 00:52:55 +00008196 DAG.getConstant(Intrinsic::x86_sse2_psrai_d, MVT::i32),
8197 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +00008198 if (VT == MVT::v8i16)
Chris Lattner47b4ce82009-03-11 05:48:52 +00008199 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Nate Begeman740ab032009-01-26 00:52:55 +00008200 DAG.getConstant(Intrinsic::x86_sse2_psrai_w, MVT::i32),
8201 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +00008202 break;
8203 case ISD::SRL:
8204 if (VT == MVT::v2i64)
Chris Lattner47b4ce82009-03-11 05:48:52 +00008205 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Nate Begeman740ab032009-01-26 00:52:55 +00008206 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
8207 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +00008208 if (VT == MVT::v4i32)
Chris Lattner47b4ce82009-03-11 05:48:52 +00008209 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Nate Begeman740ab032009-01-26 00:52:55 +00008210 DAG.getConstant(Intrinsic::x86_sse2_psrli_d, MVT::i32),
8211 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +00008212 if (VT == MVT::v8i16)
Chris Lattner47b4ce82009-03-11 05:48:52 +00008213 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Nate Begeman740ab032009-01-26 00:52:55 +00008214 DAG.getConstant(Intrinsic::x86_sse2_psrli_w, MVT::i32),
8215 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +00008216 break;
Nate Begeman740ab032009-01-26 00:52:55 +00008217 }
8218 return SDValue();
8219}
8220
Chris Lattner149a4e52008-02-22 02:09:43 +00008221/// PerformSTORECombine - Do target-specific dag combines on STORE nodes.
Dan Gohman475871a2008-07-27 21:46:04 +00008222static SDValue PerformSTORECombine(SDNode *N, SelectionDAG &DAG,
Evan Cheng536e6672009-03-12 05:59:15 +00008223 const X86Subtarget *Subtarget) {
Chris Lattner149a4e52008-02-22 02:09:43 +00008224 // Turn load->store of MMX types into GPR load/stores. This avoids clobbering
8225 // the FP state in cases where an emms may be missing.
Dale Johannesen079f2a62008-02-25 19:20:14 +00008226 // A preferable solution to the general problem is to figure out the right
8227 // places to insert EMMS. This qualifies as a quick hack.
Evan Cheng536e6672009-03-12 05:59:15 +00008228
8229 // Similarly, turn load->store of i64 into double load/stores in 32-bit mode.
Evan Cheng7e2ff772008-05-08 00:57:18 +00008230 StoreSDNode *St = cast<StoreSDNode>(N);
Evan Cheng536e6672009-03-12 05:59:15 +00008231 MVT VT = St->getValue().getValueType();
8232 if (VT.getSizeInBits() != 64)
8233 return SDValue();
8234
8235 bool F64IsLegal = !UseSoftFloat && !NoImplicitFloat && Subtarget->hasSSE2();
8236 if ((VT.isVector() ||
8237 (VT == MVT::i64 && F64IsLegal && !Subtarget->is64Bit())) &&
Dale Johannesen079f2a62008-02-25 19:20:14 +00008238 isa<LoadSDNode>(St->getValue()) &&
8239 !cast<LoadSDNode>(St->getValue())->isVolatile() &&
8240 St->getChain().hasOneUse() && !St->isVolatile()) {
Gabor Greifba36cb52008-08-28 21:40:38 +00008241 SDNode* LdVal = St->getValue().getNode();
Dale Johannesen079f2a62008-02-25 19:20:14 +00008242 LoadSDNode *Ld = 0;
8243 int TokenFactorIndex = -1;
Dan Gohman475871a2008-07-27 21:46:04 +00008244 SmallVector<SDValue, 8> Ops;
Gabor Greifba36cb52008-08-28 21:40:38 +00008245 SDNode* ChainVal = St->getChain().getNode();
Dale Johannesen079f2a62008-02-25 19:20:14 +00008246 // Must be a store of a load. We currently handle two cases: the load
8247 // is a direct child, and it's under an intervening TokenFactor. It is
8248 // possible to dig deeper under nested TokenFactors.
Dale Johannesen14e2ea92008-02-25 22:29:22 +00008249 if (ChainVal == LdVal)
Dale Johannesen079f2a62008-02-25 19:20:14 +00008250 Ld = cast<LoadSDNode>(St->getChain());
8251 else if (St->getValue().hasOneUse() &&
8252 ChainVal->getOpcode() == ISD::TokenFactor) {
8253 for (unsigned i=0, e = ChainVal->getNumOperands(); i != e; ++i) {
Gabor Greifba36cb52008-08-28 21:40:38 +00008254 if (ChainVal->getOperand(i).getNode() == LdVal) {
Dale Johannesen079f2a62008-02-25 19:20:14 +00008255 TokenFactorIndex = i;
8256 Ld = cast<LoadSDNode>(St->getValue());
8257 } else
8258 Ops.push_back(ChainVal->getOperand(i));
8259 }
8260 }
Dale Johannesen079f2a62008-02-25 19:20:14 +00008261
Evan Cheng536e6672009-03-12 05:59:15 +00008262 if (!Ld || !ISD::isNormalLoad(Ld))
8263 return SDValue();
Dale Johannesen079f2a62008-02-25 19:20:14 +00008264
Evan Cheng536e6672009-03-12 05:59:15 +00008265 // If this is not the MMX case, i.e. we are just turning i64 load/store
8266 // into f64 load/store, avoid the transformation if there are multiple
8267 // uses of the loaded value.
8268 if (!VT.isVector() && !Ld->hasNUsesOfValue(1, 0))
8269 return SDValue();
Dale Johannesen079f2a62008-02-25 19:20:14 +00008270
Evan Cheng536e6672009-03-12 05:59:15 +00008271 DebugLoc LdDL = Ld->getDebugLoc();
8272 DebugLoc StDL = N->getDebugLoc();
8273 // If we are a 64-bit capable x86, lower to a single movq load/store pair.
8274 // Otherwise, if it's legal to use f64 SSE instructions, use f64 load/store
8275 // pair instead.
8276 if (Subtarget->is64Bit() || F64IsLegal) {
8277 MVT LdVT = Subtarget->is64Bit() ? MVT::i64 : MVT::f64;
8278 SDValue NewLd = DAG.getLoad(LdVT, LdDL, Ld->getChain(),
8279 Ld->getBasePtr(), Ld->getSrcValue(),
8280 Ld->getSrcValueOffset(), Ld->isVolatile(),
8281 Ld->getAlignment());
8282 SDValue NewChain = NewLd.getValue(1);
Dale Johannesen079f2a62008-02-25 19:20:14 +00008283 if (TokenFactorIndex != -1) {
Evan Cheng536e6672009-03-12 05:59:15 +00008284 Ops.push_back(NewChain);
8285 NewChain = DAG.getNode(ISD::TokenFactor, LdDL, MVT::Other, &Ops[0],
Dale Johannesen079f2a62008-02-25 19:20:14 +00008286 Ops.size());
8287 }
Evan Cheng536e6672009-03-12 05:59:15 +00008288 return DAG.getStore(NewChain, StDL, NewLd, St->getBasePtr(),
Chris Lattner149a4e52008-02-22 02:09:43 +00008289 St->getSrcValue(), St->getSrcValueOffset(),
8290 St->isVolatile(), St->getAlignment());
8291 }
Evan Cheng536e6672009-03-12 05:59:15 +00008292
8293 // Otherwise, lower to two pairs of 32-bit loads / stores.
8294 SDValue LoAddr = Ld->getBasePtr();
8295 SDValue HiAddr = DAG.getNode(ISD::ADD, LdDL, MVT::i32, LoAddr,
8296 DAG.getConstant(4, MVT::i32));
8297
8298 SDValue LoLd = DAG.getLoad(MVT::i32, LdDL, Ld->getChain(), LoAddr,
8299 Ld->getSrcValue(), Ld->getSrcValueOffset(),
8300 Ld->isVolatile(), Ld->getAlignment());
8301 SDValue HiLd = DAG.getLoad(MVT::i32, LdDL, Ld->getChain(), HiAddr,
8302 Ld->getSrcValue(), Ld->getSrcValueOffset()+4,
8303 Ld->isVolatile(),
8304 MinAlign(Ld->getAlignment(), 4));
8305
8306 SDValue NewChain = LoLd.getValue(1);
8307 if (TokenFactorIndex != -1) {
8308 Ops.push_back(LoLd);
8309 Ops.push_back(HiLd);
8310 NewChain = DAG.getNode(ISD::TokenFactor, LdDL, MVT::Other, &Ops[0],
8311 Ops.size());
8312 }
8313
8314 LoAddr = St->getBasePtr();
8315 HiAddr = DAG.getNode(ISD::ADD, StDL, MVT::i32, LoAddr,
8316 DAG.getConstant(4, MVT::i32));
8317
8318 SDValue LoSt = DAG.getStore(NewChain, StDL, LoLd, LoAddr,
8319 St->getSrcValue(), St->getSrcValueOffset(),
8320 St->isVolatile(), St->getAlignment());
8321 SDValue HiSt = DAG.getStore(NewChain, StDL, HiLd, HiAddr,
8322 St->getSrcValue(),
8323 St->getSrcValueOffset() + 4,
8324 St->isVolatile(),
8325 MinAlign(St->getAlignment(), 4));
8326 return DAG.getNode(ISD::TokenFactor, StDL, MVT::Other, LoSt, HiSt);
Chris Lattner149a4e52008-02-22 02:09:43 +00008327 }
Dan Gohman475871a2008-07-27 21:46:04 +00008328 return SDValue();
Chris Lattner149a4e52008-02-22 02:09:43 +00008329}
8330
Chris Lattner6cf73262008-01-25 06:14:17 +00008331/// PerformFORCombine - Do target-specific dag combines on X86ISD::FOR and
8332/// X86ISD::FXOR nodes.
Dan Gohman475871a2008-07-27 21:46:04 +00008333static SDValue PerformFORCombine(SDNode *N, SelectionDAG &DAG) {
Chris Lattner6cf73262008-01-25 06:14:17 +00008334 assert(N->getOpcode() == X86ISD::FOR || N->getOpcode() == X86ISD::FXOR);
8335 // F[X]OR(0.0, x) -> x
8336 // F[X]OR(x, 0.0) -> x
Chris Lattneraf723b92008-01-25 05:46:26 +00008337 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
8338 if (C->getValueAPF().isPosZero())
8339 return N->getOperand(1);
8340 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(1)))
8341 if (C->getValueAPF().isPosZero())
8342 return N->getOperand(0);
Dan Gohman475871a2008-07-27 21:46:04 +00008343 return SDValue();
Chris Lattneraf723b92008-01-25 05:46:26 +00008344}
8345
8346/// PerformFANDCombine - Do target-specific dag combines on X86ISD::FAND nodes.
Dan Gohman475871a2008-07-27 21:46:04 +00008347static SDValue PerformFANDCombine(SDNode *N, SelectionDAG &DAG) {
Chris Lattneraf723b92008-01-25 05:46:26 +00008348 // FAND(0.0, x) -> 0.0
8349 // FAND(x, 0.0) -> 0.0
8350 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
8351 if (C->getValueAPF().isPosZero())
8352 return N->getOperand(0);
8353 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(1)))
8354 if (C->getValueAPF().isPosZero())
8355 return N->getOperand(1);
Dan Gohman475871a2008-07-27 21:46:04 +00008356 return SDValue();
Chris Lattneraf723b92008-01-25 05:46:26 +00008357}
8358
Dan Gohmane5af2d32009-01-29 01:59:02 +00008359static SDValue PerformBTCombine(SDNode *N,
8360 SelectionDAG &DAG,
8361 TargetLowering::DAGCombinerInfo &DCI) {
8362 // BT ignores high bits in the bit index operand.
8363 SDValue Op1 = N->getOperand(1);
8364 if (Op1.hasOneUse()) {
8365 unsigned BitWidth = Op1.getValueSizeInBits();
8366 APInt DemandedMask = APInt::getLowBitsSet(BitWidth, Log2_32(BitWidth));
8367 APInt KnownZero, KnownOne;
8368 TargetLowering::TargetLoweringOpt TLO(DAG);
8369 TargetLowering &TLI = DAG.getTargetLoweringInfo();
8370 if (TLO.ShrinkDemandedConstant(Op1, DemandedMask) ||
8371 TLI.SimplifyDemandedBits(Op1, DemandedMask, KnownZero, KnownOne, TLO))
8372 DCI.CommitTargetLoweringOpt(TLO);
8373 }
8374 return SDValue();
8375}
Chris Lattner83e6c992006-10-04 06:57:07 +00008376
Dan Gohman475871a2008-07-27 21:46:04 +00008377SDValue X86TargetLowering::PerformDAGCombine(SDNode *N,
Evan Cheng9dd93b32008-11-05 06:03:38 +00008378 DAGCombinerInfo &DCI) const {
Evan Cheng206ee9d2006-07-07 08:33:52 +00008379 SelectionDAG &DAG = DCI.DAG;
8380 switch (N->getOpcode()) {
8381 default: break;
Evan Chengad4196b2008-05-12 19:56:52 +00008382 case ISD::VECTOR_SHUFFLE: return PerformShuffleCombine(N, DAG, *this);
8383 case ISD::BUILD_VECTOR:
Dan Gohmane5af2d32009-01-29 01:59:02 +00008384 return PerformBuildVectorCombine(N, DAG, DCI, Subtarget, *this);
Chris Lattneraf723b92008-01-25 05:46:26 +00008385 case ISD::SELECT: return PerformSELECTCombine(N, DAG, Subtarget);
Chris Lattnerd1980a52009-03-12 06:52:53 +00008386 case X86ISD::CMOV: return PerformCMOVCombine(N, DAG, DCI);
Evan Cheng0b0cd912009-03-28 05:57:29 +00008387 case ISD::MUL: return PerformMulCombine(N, DAG, DCI);
Nate Begeman740ab032009-01-26 00:52:55 +00008388 case ISD::SHL:
8389 case ISD::SRA:
8390 case ISD::SRL: return PerformShiftCombine(N, DAG, Subtarget);
Evan Cheng7e2ff772008-05-08 00:57:18 +00008391 case ISD::STORE: return PerformSTORECombine(N, DAG, Subtarget);
Chris Lattner6cf73262008-01-25 06:14:17 +00008392 case X86ISD::FXOR:
Chris Lattneraf723b92008-01-25 05:46:26 +00008393 case X86ISD::FOR: return PerformFORCombine(N, DAG);
8394 case X86ISD::FAND: return PerformFANDCombine(N, DAG);
Dan Gohmane5af2d32009-01-29 01:59:02 +00008395 case X86ISD::BT: return PerformBTCombine(N, DAG, DCI);
Evan Cheng206ee9d2006-07-07 08:33:52 +00008396 }
8397
Dan Gohman475871a2008-07-27 21:46:04 +00008398 return SDValue();
Evan Cheng206ee9d2006-07-07 08:33:52 +00008399}
8400
Evan Cheng60c07e12006-07-05 22:17:51 +00008401//===----------------------------------------------------------------------===//
8402// X86 Inline Assembly Support
8403//===----------------------------------------------------------------------===//
8404
Chris Lattnerf4dff842006-07-11 02:54:03 +00008405/// getConstraintType - Given a constraint letter, return the type of
8406/// constraint it is for this target.
8407X86TargetLowering::ConstraintType
Chris Lattner4234f572007-03-25 02:14:49 +00008408X86TargetLowering::getConstraintType(const std::string &Constraint) const {
8409 if (Constraint.size() == 1) {
8410 switch (Constraint[0]) {
8411 case 'A':
Dale Johannesen330169f2008-11-13 21:52:36 +00008412 return C_Register;
Chris Lattnerfce84ac2008-03-11 19:06:29 +00008413 case 'f':
Chris Lattner4234f572007-03-25 02:14:49 +00008414 case 'r':
8415 case 'R':
8416 case 'l':
8417 case 'q':
8418 case 'Q':
8419 case 'x':
Dale Johannesen2ffbcac2008-04-01 00:57:48 +00008420 case 'y':
Chris Lattner4234f572007-03-25 02:14:49 +00008421 case 'Y':
8422 return C_RegisterClass;
Dale Johannesen78e3e522009-02-12 20:58:09 +00008423 case 'e':
8424 case 'Z':
8425 return C_Other;
Chris Lattner4234f572007-03-25 02:14:49 +00008426 default:
8427 break;
8428 }
Chris Lattnerf4dff842006-07-11 02:54:03 +00008429 }
Chris Lattner4234f572007-03-25 02:14:49 +00008430 return TargetLowering::getConstraintType(Constraint);
Chris Lattnerf4dff842006-07-11 02:54:03 +00008431}
8432
Dale Johannesenba2a0b92008-01-29 02:21:21 +00008433/// LowerXConstraint - try to replace an X constraint, which matches anything,
8434/// with another that has more specific requirements based on the type of the
8435/// corresponding operand.
Chris Lattner5e764232008-04-26 23:02:14 +00008436const char *X86TargetLowering::
Duncan Sands83ec4b62008-06-06 12:08:01 +00008437LowerXConstraint(MVT ConstraintVT) const {
Chris Lattner5e764232008-04-26 23:02:14 +00008438 // FP X constraints get lowered to SSE1/2 registers if available, otherwise
8439 // 'f' like normal targets.
Duncan Sands83ec4b62008-06-06 12:08:01 +00008440 if (ConstraintVT.isFloatingPoint()) {
Dale Johannesenba2a0b92008-01-29 02:21:21 +00008441 if (Subtarget->hasSSE2())
Chris Lattner5e764232008-04-26 23:02:14 +00008442 return "Y";
8443 if (Subtarget->hasSSE1())
8444 return "x";
8445 }
Scott Michelfdc40a02009-02-17 22:15:04 +00008446
Chris Lattner5e764232008-04-26 23:02:14 +00008447 return TargetLowering::LowerXConstraint(ConstraintVT);
Dale Johannesenba2a0b92008-01-29 02:21:21 +00008448}
8449
Chris Lattner48884cd2007-08-25 00:47:38 +00008450/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
8451/// vector. If it is invalid, don't add anything to Ops.
Dan Gohman475871a2008-07-27 21:46:04 +00008452void X86TargetLowering::LowerAsmOperandForConstraint(SDValue Op,
Chris Lattner48884cd2007-08-25 00:47:38 +00008453 char Constraint,
Evan Chengda43bcf2008-09-24 00:05:32 +00008454 bool hasMemory,
Dan Gohman475871a2008-07-27 21:46:04 +00008455 std::vector<SDValue>&Ops,
Chris Lattner5e764232008-04-26 23:02:14 +00008456 SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +00008457 SDValue Result(0, 0);
Scott Michelfdc40a02009-02-17 22:15:04 +00008458
Chris Lattner22aaf1d2006-10-31 20:13:11 +00008459 switch (Constraint) {
8460 default: break;
Devang Patel84f7fd22007-03-17 00:13:28 +00008461 case 'I':
Chris Lattner188b9fe2007-03-25 01:57:35 +00008462 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00008463 if (C->getZExtValue() <= 31) {
8464 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
Chris Lattner48884cd2007-08-25 00:47:38 +00008465 break;
8466 }
Devang Patel84f7fd22007-03-17 00:13:28 +00008467 }
Chris Lattner48884cd2007-08-25 00:47:38 +00008468 return;
Evan Cheng364091e2008-09-22 23:57:37 +00008469 case 'J':
8470 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
8471 if (C->getZExtValue() <= 63) {
8472 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
8473 break;
8474 }
8475 }
8476 return;
Chris Lattner188b9fe2007-03-25 01:57:35 +00008477 case 'N':
8478 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00008479 if (C->getZExtValue() <= 255) {
8480 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
Chris Lattner48884cd2007-08-25 00:47:38 +00008481 break;
8482 }
Chris Lattner188b9fe2007-03-25 01:57:35 +00008483 }
Chris Lattner48884cd2007-08-25 00:47:38 +00008484 return;
Dale Johannesen78e3e522009-02-12 20:58:09 +00008485 case 'e': {
8486 // 32-bit signed value
8487 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
8488 const ConstantInt *CI = C->getConstantIntValue();
8489 if (CI->isValueValidForType(Type::Int32Ty, C->getSExtValue())) {
8490 // Widen to 64 bits here to get it sign extended.
8491 Result = DAG.getTargetConstant(C->getSExtValue(), MVT::i64);
8492 break;
8493 }
8494 // FIXME gcc accepts some relocatable values here too, but only in certain
8495 // memory models; it's complicated.
8496 }
8497 return;
8498 }
8499 case 'Z': {
8500 // 32-bit unsigned value
8501 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
8502 const ConstantInt *CI = C->getConstantIntValue();
8503 if (CI->isValueValidForType(Type::Int32Ty, C->getZExtValue())) {
8504 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
8505 break;
8506 }
8507 }
8508 // FIXME gcc accepts some relocatable values here too, but only in certain
8509 // memory models; it's complicated.
8510 return;
8511 }
Chris Lattnerdc43a882007-05-03 16:52:29 +00008512 case 'i': {
Chris Lattner22aaf1d2006-10-31 20:13:11 +00008513 // Literal immediates are always ok.
Chris Lattner48884cd2007-08-25 00:47:38 +00008514 if (ConstantSDNode *CST = dyn_cast<ConstantSDNode>(Op)) {
Dale Johannesen78e3e522009-02-12 20:58:09 +00008515 // Widen to 64 bits here to get it sign extended.
8516 Result = DAG.getTargetConstant(CST->getSExtValue(), MVT::i64);
Chris Lattner48884cd2007-08-25 00:47:38 +00008517 break;
8518 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00008519
Chris Lattnerdc43a882007-05-03 16:52:29 +00008520 // If we are in non-pic codegen mode, we allow the address of a global (with
8521 // an optional displacement) to be used with 'i'.
Chris Lattner49921962009-05-08 18:23:14 +00008522 GlobalAddressSDNode *GA = 0;
Chris Lattnerdc43a882007-05-03 16:52:29 +00008523 int64_t Offset = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +00008524
Chris Lattner49921962009-05-08 18:23:14 +00008525 // Match either (GA), (GA+C), (GA+C1+C2), etc.
8526 while (1) {
8527 if ((GA = dyn_cast<GlobalAddressSDNode>(Op))) {
8528 Offset += GA->getOffset();
8529 break;
8530 } else if (Op.getOpcode() == ISD::ADD) {
8531 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
8532 Offset += C->getZExtValue();
8533 Op = Op.getOperand(0);
8534 continue;
8535 }
8536 } else if (Op.getOpcode() == ISD::SUB) {
8537 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
8538 Offset += -C->getZExtValue();
8539 Op = Op.getOperand(0);
8540 continue;
8541 }
Chris Lattnerdc43a882007-05-03 16:52:29 +00008542 }
Chris Lattner49921962009-05-08 18:23:14 +00008543
8544 // Otherwise, this isn't something we can handle, reject it.
8545 return;
Chris Lattnerdc43a882007-05-03 16:52:29 +00008546 }
Scott Michelfdc40a02009-02-17 22:15:04 +00008547
Chris Lattner49921962009-05-08 18:23:14 +00008548 if (hasMemory)
8549 Op = LowerGlobalAddress(GA->getGlobal(), Op.getDebugLoc(), Offset, DAG);
8550 else
8551 Op = DAG.getTargetGlobalAddress(GA->getGlobal(), GA->getValueType(0),
8552 Offset);
8553 Result = Op;
8554 break;
Chris Lattner22aaf1d2006-10-31 20:13:11 +00008555 }
Chris Lattnerdc43a882007-05-03 16:52:29 +00008556 }
Scott Michelfdc40a02009-02-17 22:15:04 +00008557
Gabor Greifba36cb52008-08-28 21:40:38 +00008558 if (Result.getNode()) {
Chris Lattner48884cd2007-08-25 00:47:38 +00008559 Ops.push_back(Result);
8560 return;
8561 }
Evan Chengda43bcf2008-09-24 00:05:32 +00008562 return TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, hasMemory,
8563 Ops, DAG);
Chris Lattner22aaf1d2006-10-31 20:13:11 +00008564}
8565
Chris Lattner259e97c2006-01-31 19:43:35 +00008566std::vector<unsigned> X86TargetLowering::
Chris Lattner1efa40f2006-02-22 00:56:39 +00008567getRegClassForInlineAsmConstraint(const std::string &Constraint,
Duncan Sands83ec4b62008-06-06 12:08:01 +00008568 MVT VT) const {
Chris Lattner259e97c2006-01-31 19:43:35 +00008569 if (Constraint.size() == 1) {
8570 // FIXME: not handling fp-stack yet!
Chris Lattner259e97c2006-01-31 19:43:35 +00008571 switch (Constraint[0]) { // GCC X86 Constraint Letters
Chris Lattnerf4dff842006-07-11 02:54:03 +00008572 default: break; // Unknown constraint letter
Chris Lattner259e97c2006-01-31 19:43:35 +00008573 case 'q': // Q_REGS (GENERAL_REGS in 64-bit mode)
8574 case 'Q': // Q_REGS
Chris Lattner80a7ecc2006-05-06 00:29:37 +00008575 if (VT == MVT::i32)
8576 return make_vector<unsigned>(X86::EAX, X86::EDX, X86::ECX, X86::EBX, 0);
8577 else if (VT == MVT::i16)
8578 return make_vector<unsigned>(X86::AX, X86::DX, X86::CX, X86::BX, 0);
8579 else if (VT == MVT::i8)
Evan Cheng12914382007-08-13 23:27:11 +00008580 return make_vector<unsigned>(X86::AL, X86::DL, X86::CL, X86::BL, 0);
Chris Lattner03e6c702007-11-04 06:51:12 +00008581 else if (VT == MVT::i64)
8582 return make_vector<unsigned>(X86::RAX, X86::RDX, X86::RCX, X86::RBX, 0);
8583 break;
Chris Lattner259e97c2006-01-31 19:43:35 +00008584 }
8585 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00008586
Chris Lattner1efa40f2006-02-22 00:56:39 +00008587 return std::vector<unsigned>();
Chris Lattner259e97c2006-01-31 19:43:35 +00008588}
Chris Lattnerf76d1802006-07-31 23:26:50 +00008589
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00008590std::pair<unsigned, const TargetRegisterClass*>
Chris Lattnerf76d1802006-07-31 23:26:50 +00008591X86TargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
Duncan Sands83ec4b62008-06-06 12:08:01 +00008592 MVT VT) const {
Chris Lattnerad043e82007-04-09 05:11:28 +00008593 // First, see if this is a constraint that directly corresponds to an LLVM
8594 // register class.
8595 if (Constraint.size() == 1) {
8596 // GCC Constraint Letters
8597 switch (Constraint[0]) {
8598 default: break;
Chris Lattner0f65cad2007-04-09 05:49:22 +00008599 case 'r': // GENERAL_REGS
8600 case 'R': // LEGACY_REGS
8601 case 'l': // INDEX_REGS
Chris Lattner1fa71982008-10-17 18:15:05 +00008602 if (VT == MVT::i8)
Chris Lattner0f65cad2007-04-09 05:49:22 +00008603 return std::make_pair(0U, X86::GR8RegisterClass);
Chris Lattner1fa71982008-10-17 18:15:05 +00008604 if (VT == MVT::i16)
8605 return std::make_pair(0U, X86::GR16RegisterClass);
8606 if (VT == MVT::i32 || !Subtarget->is64Bit())
Scott Michelfdc40a02009-02-17 22:15:04 +00008607 return std::make_pair(0U, X86::GR32RegisterClass);
Chris Lattner1fa71982008-10-17 18:15:05 +00008608 return std::make_pair(0U, X86::GR64RegisterClass);
Chris Lattnerfce84ac2008-03-11 19:06:29 +00008609 case 'f': // FP Stack registers.
8610 // If SSE is enabled for this VT, use f80 to ensure the isel moves the
8611 // value to the correct fpstack register class.
8612 if (VT == MVT::f32 && !isScalarFPTypeInSSEReg(VT))
8613 return std::make_pair(0U, X86::RFP32RegisterClass);
8614 if (VT == MVT::f64 && !isScalarFPTypeInSSEReg(VT))
8615 return std::make_pair(0U, X86::RFP64RegisterClass);
8616 return std::make_pair(0U, X86::RFP80RegisterClass);
Chris Lattner6c284d72007-04-12 04:14:49 +00008617 case 'y': // MMX_REGS if MMX allowed.
8618 if (!Subtarget->hasMMX()) break;
8619 return std::make_pair(0U, X86::VR64RegisterClass);
Chris Lattner0f65cad2007-04-09 05:49:22 +00008620 case 'Y': // SSE_REGS if SSE2 allowed
8621 if (!Subtarget->hasSSE2()) break;
8622 // FALL THROUGH.
8623 case 'x': // SSE_REGS if SSE1 allowed
8624 if (!Subtarget->hasSSE1()) break;
Duncan Sands83ec4b62008-06-06 12:08:01 +00008625
8626 switch (VT.getSimpleVT()) {
Chris Lattner0f65cad2007-04-09 05:49:22 +00008627 default: break;
8628 // Scalar SSE types.
8629 case MVT::f32:
8630 case MVT::i32:
Chris Lattnerad043e82007-04-09 05:11:28 +00008631 return std::make_pair(0U, X86::FR32RegisterClass);
Chris Lattner0f65cad2007-04-09 05:49:22 +00008632 case MVT::f64:
8633 case MVT::i64:
Chris Lattnerad043e82007-04-09 05:11:28 +00008634 return std::make_pair(0U, X86::FR64RegisterClass);
Chris Lattner0f65cad2007-04-09 05:49:22 +00008635 // Vector types.
Chris Lattner0f65cad2007-04-09 05:49:22 +00008636 case MVT::v16i8:
8637 case MVT::v8i16:
8638 case MVT::v4i32:
8639 case MVT::v2i64:
8640 case MVT::v4f32:
8641 case MVT::v2f64:
8642 return std::make_pair(0U, X86::VR128RegisterClass);
8643 }
Chris Lattnerad043e82007-04-09 05:11:28 +00008644 break;
8645 }
8646 }
Scott Michelfdc40a02009-02-17 22:15:04 +00008647
Chris Lattnerf76d1802006-07-31 23:26:50 +00008648 // Use the default implementation in TargetLowering to convert the register
8649 // constraint into a member of a register class.
8650 std::pair<unsigned, const TargetRegisterClass*> Res;
8651 Res = TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
Chris Lattner1a60aa72006-10-31 19:42:44 +00008652
8653 // Not found as a standard register?
8654 if (Res.second == 0) {
8655 // GCC calls "st(0)" just plain "st".
8656 if (StringsEqualNoCase("{st}", Constraint)) {
8657 Res.first = X86::ST0;
Chris Lattner9b4baf12007-09-24 05:27:37 +00008658 Res.second = X86::RFP80RegisterClass;
Chris Lattner1a60aa72006-10-31 19:42:44 +00008659 }
Dale Johannesen330169f2008-11-13 21:52:36 +00008660 // 'A' means EAX + EDX.
8661 if (Constraint == "A") {
8662 Res.first = X86::EAX;
8663 Res.second = X86::GRADRegisterClass;
8664 }
Chris Lattner1a60aa72006-10-31 19:42:44 +00008665 return Res;
8666 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00008667
Chris Lattnerf76d1802006-07-31 23:26:50 +00008668 // Otherwise, check to see if this is a register class of the wrong value
8669 // type. For example, we want to map "{ax},i32" -> {eax}, we don't want it to
8670 // turn into {ax},{dx}.
8671 if (Res.second->hasType(VT))
8672 return Res; // Correct type already, nothing to do.
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00008673
Chris Lattnerf76d1802006-07-31 23:26:50 +00008674 // All of the single-register GCC register classes map their values onto
8675 // 16-bit register pieces "ax","dx","cx","bx","si","di","bp","sp". If we
8676 // really want an 8-bit or 32-bit register, map to the appropriate register
8677 // class and return the appropriate register.
Chris Lattner6ba50a92008-08-26 06:19:02 +00008678 if (Res.second == X86::GR16RegisterClass) {
8679 if (VT == MVT::i8) {
8680 unsigned DestReg = 0;
8681 switch (Res.first) {
8682 default: break;
8683 case X86::AX: DestReg = X86::AL; break;
8684 case X86::DX: DestReg = X86::DL; break;
8685 case X86::CX: DestReg = X86::CL; break;
8686 case X86::BX: DestReg = X86::BL; break;
8687 }
8688 if (DestReg) {
8689 Res.first = DestReg;
Duncan Sands005e7982009-04-21 09:44:39 +00008690 Res.second = X86::GR8RegisterClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +00008691 }
8692 } else if (VT == MVT::i32) {
8693 unsigned DestReg = 0;
8694 switch (Res.first) {
8695 default: break;
8696 case X86::AX: DestReg = X86::EAX; break;
8697 case X86::DX: DestReg = X86::EDX; break;
8698 case X86::CX: DestReg = X86::ECX; break;
8699 case X86::BX: DestReg = X86::EBX; break;
8700 case X86::SI: DestReg = X86::ESI; break;
8701 case X86::DI: DestReg = X86::EDI; break;
8702 case X86::BP: DestReg = X86::EBP; break;
8703 case X86::SP: DestReg = X86::ESP; break;
8704 }
8705 if (DestReg) {
8706 Res.first = DestReg;
Duncan Sands005e7982009-04-21 09:44:39 +00008707 Res.second = X86::GR32RegisterClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +00008708 }
8709 } else if (VT == MVT::i64) {
8710 unsigned DestReg = 0;
8711 switch (Res.first) {
8712 default: break;
8713 case X86::AX: DestReg = X86::RAX; break;
8714 case X86::DX: DestReg = X86::RDX; break;
8715 case X86::CX: DestReg = X86::RCX; break;
8716 case X86::BX: DestReg = X86::RBX; break;
8717 case X86::SI: DestReg = X86::RSI; break;
8718 case X86::DI: DestReg = X86::RDI; break;
8719 case X86::BP: DestReg = X86::RBP; break;
8720 case X86::SP: DestReg = X86::RSP; break;
8721 }
8722 if (DestReg) {
8723 Res.first = DestReg;
Duncan Sands005e7982009-04-21 09:44:39 +00008724 Res.second = X86::GR64RegisterClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +00008725 }
Chris Lattnerf76d1802006-07-31 23:26:50 +00008726 }
Chris Lattner6ba50a92008-08-26 06:19:02 +00008727 } else if (Res.second == X86::FR32RegisterClass ||
8728 Res.second == X86::FR64RegisterClass ||
8729 Res.second == X86::VR128RegisterClass) {
8730 // Handle references to XMM physical registers that got mapped into the
8731 // wrong class. This can happen with constraints like {xmm0} where the
8732 // target independent register mapper will just pick the first match it can
8733 // find, ignoring the required type.
8734 if (VT == MVT::f32)
8735 Res.second = X86::FR32RegisterClass;
8736 else if (VT == MVT::f64)
8737 Res.second = X86::FR64RegisterClass;
8738 else if (X86::VR128RegisterClass->hasType(VT))
8739 Res.second = X86::VR128RegisterClass;
Chris Lattnerf76d1802006-07-31 23:26:50 +00008740 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00008741
Chris Lattnerf76d1802006-07-31 23:26:50 +00008742 return Res;
8743}
Mon P Wang0c397192008-10-30 08:01:45 +00008744
8745//===----------------------------------------------------------------------===//
8746// X86 Widen vector type
8747//===----------------------------------------------------------------------===//
8748
8749/// getWidenVectorType: given a vector type, returns the type to widen
8750/// to (e.g., v7i8 to v8i8). If the vector type is legal, it returns itself.
8751/// If there is no vector type that we want to widen to, returns MVT::Other
Mon P Wangf007a8b2008-11-06 05:31:54 +00008752/// When and where to widen is target dependent based on the cost of
Mon P Wang0c397192008-10-30 08:01:45 +00008753/// scalarizing vs using the wider vector type.
8754
Dan Gohmanc13cf132009-01-15 17:34:08 +00008755MVT X86TargetLowering::getWidenVectorType(MVT VT) const {
Mon P Wang0c397192008-10-30 08:01:45 +00008756 assert(VT.isVector());
8757 if (isTypeLegal(VT))
8758 return VT;
Scott Michelfdc40a02009-02-17 22:15:04 +00008759
Mon P Wang0c397192008-10-30 08:01:45 +00008760 // TODO: In computeRegisterProperty, we can compute the list of legal vector
8761 // type based on element type. This would speed up our search (though
8762 // it may not be worth it since the size of the list is relatively
8763 // small).
8764 MVT EltVT = VT.getVectorElementType();
8765 unsigned NElts = VT.getVectorNumElements();
Scott Michelfdc40a02009-02-17 22:15:04 +00008766
Mon P Wang0c397192008-10-30 08:01:45 +00008767 // On X86, it make sense to widen any vector wider than 1
8768 if (NElts <= 1)
8769 return MVT::Other;
Scott Michelfdc40a02009-02-17 22:15:04 +00008770
8771 for (unsigned nVT = MVT::FIRST_VECTOR_VALUETYPE;
Mon P Wang0c397192008-10-30 08:01:45 +00008772 nVT <= MVT::LAST_VECTOR_VALUETYPE; ++nVT) {
8773 MVT SVT = (MVT::SimpleValueType)nVT;
Scott Michelfdc40a02009-02-17 22:15:04 +00008774
8775 if (isTypeLegal(SVT) &&
8776 SVT.getVectorElementType() == EltVT &&
Mon P Wang0c397192008-10-30 08:01:45 +00008777 SVT.getVectorNumElements() > NElts)
8778 return SVT;
8779 }
8780 return MVT::Other;
8781}