| Arnold Schwaighofer | 92226dd | 2007-10-12 21:53:12 +0000 | [diff] [blame] | 1 | //===-- X86ISelLowering.cpp - X86 DAG Lowering Implementation -------------===// | 
| Chris Lattner | dbdbf0c | 2005-11-15 00:40:23 +0000 | [diff] [blame] | 2 | // | 
|  | 3 | //                     The LLVM Compiler Infrastructure | 
|  | 4 | // | 
| Chris Lattner | 4ee451d | 2007-12-29 20:36:04 +0000 | [diff] [blame] | 5 | // This file is distributed under the University of Illinois Open Source | 
|  | 6 | // License. See LICENSE.TXT for details. | 
| Chris Lattner | dbdbf0c | 2005-11-15 00:40:23 +0000 | [diff] [blame] | 7 | // | 
|  | 8 | //===----------------------------------------------------------------------===// | 
|  | 9 | // | 
|  | 10 | // This file defines the interfaces that X86 uses to lower LLVM code into a | 
|  | 11 | // selection DAG. | 
|  | 12 | // | 
|  | 13 | //===----------------------------------------------------------------------===// | 
|  | 14 |  | 
|  | 15 | #include "X86.h" | 
| Evan Cheng | 0cc3945 | 2006-01-16 21:21:29 +0000 | [diff] [blame] | 16 | #include "X86InstrBuilder.h" | 
| Chris Lattner | dbdbf0c | 2005-11-15 00:40:23 +0000 | [diff] [blame] | 17 | #include "X86ISelLowering.h" | 
| Evan Cheng | e8bd0a3 | 2006-06-06 23:30:24 +0000 | [diff] [blame] | 18 | #include "X86MachineFunctionInfo.h" | 
| Chris Lattner | dbdbf0c | 2005-11-15 00:40:23 +0000 | [diff] [blame] | 19 | #include "X86TargetMachine.h" | 
|  | 20 | #include "llvm/CallingConv.h" | 
| Evan Cheng | 223547a | 2006-01-31 22:28:30 +0000 | [diff] [blame] | 21 | #include "llvm/Constants.h" | 
| Evan Cheng | 347d5f7 | 2006-04-28 21:29:37 +0000 | [diff] [blame] | 22 | #include "llvm/DerivedTypes.h" | 
| Lauro Ramos Venancio | b3a0417 | 2007-04-20 21:38:10 +0000 | [diff] [blame] | 23 | #include "llvm/GlobalVariable.h" | 
| Chris Lattner | dbdbf0c | 2005-11-15 00:40:23 +0000 | [diff] [blame] | 24 | #include "llvm/Function.h" | 
| Evan Cheng | 6be2c58 | 2006-04-05 23:38:46 +0000 | [diff] [blame] | 25 | #include "llvm/Intrinsics.h" | 
| Evan Cheng | 14b32e1 | 2007-12-11 01:46:18 +0000 | [diff] [blame] | 26 | #include "llvm/ADT/BitVector.h" | 
| Evan Cheng | 30b37b5 | 2006-03-13 23:18:16 +0000 | [diff] [blame] | 27 | #include "llvm/ADT/VectorExtras.h" | 
| Chris Lattner | 362e98a | 2007-02-27 04:43:02 +0000 | [diff] [blame] | 28 | #include "llvm/CodeGen/CallingConvLower.h" | 
| Chris Lattner | dbdbf0c | 2005-11-15 00:40:23 +0000 | [diff] [blame] | 29 | #include "llvm/CodeGen/MachineFrameInfo.h" | 
| Evan Cheng | 4a46080 | 2006-01-11 00:33:36 +0000 | [diff] [blame] | 30 | #include "llvm/CodeGen/MachineFunction.h" | 
|  | 31 | #include "llvm/CodeGen/MachineInstrBuilder.h" | 
| Evan Cheng | a844bde | 2008-02-02 04:07:54 +0000 | [diff] [blame] | 32 | #include "llvm/CodeGen/MachineModuleInfo.h" | 
| Chris Lattner | 84bc542 | 2007-12-31 04:13:23 +0000 | [diff] [blame] | 33 | #include "llvm/CodeGen/MachineRegisterInfo.h" | 
| Dan Gohman | 69de193 | 2008-02-06 22:27:42 +0000 | [diff] [blame] | 34 | #include "llvm/CodeGen/PseudoSourceValue.h" | 
| Chris Lattner | dbdbf0c | 2005-11-15 00:40:23 +0000 | [diff] [blame] | 35 | #include "llvm/CodeGen/SelectionDAG.h" | 
| Evan Cheng | ef6ffb1 | 2006-01-31 03:14:29 +0000 | [diff] [blame] | 36 | #include "llvm/Support/MathExtras.h" | 
| Arnold Schwaighofer | c85e171 | 2007-10-11 19:40:01 +0000 | [diff] [blame] | 37 | #include "llvm/Support/Debug.h" | 
| Chris Lattner | dbdbf0c | 2005-11-15 00:40:23 +0000 | [diff] [blame] | 38 | #include "llvm/Target/TargetOptions.h" | 
| Evan Cheng | 14b32e1 | 2007-12-11 01:46:18 +0000 | [diff] [blame] | 39 | #include "llvm/ADT/SmallSet.h" | 
| Chris Lattner | 1a60aa7 | 2006-10-31 19:42:44 +0000 | [diff] [blame] | 40 | #include "llvm/ADT/StringExtras.h" | 
| Mon P Wang | 3c81d35 | 2008-11-23 04:37:22 +0000 | [diff] [blame] | 41 | #include "llvm/Support/CommandLine.h" | 
| Chris Lattner | dbdbf0c | 2005-11-15 00:40:23 +0000 | [diff] [blame] | 42 | using namespace llvm; | 
|  | 43 |  | 
| Mon P Wang | 3c81d35 | 2008-11-23 04:37:22 +0000 | [diff] [blame] | 44 | static cl::opt<bool> | 
| Mon P Wang | 9f22a4a | 2008-11-24 02:10:43 +0000 | [diff] [blame] | 45 | DisableMMX("disable-mmx", cl::Hidden, cl::desc("Disable use of MMX")); | 
| Mon P Wang | 3c81d35 | 2008-11-23 04:37:22 +0000 | [diff] [blame] | 46 |  | 
| Evan Cheng | 10e8642 | 2008-04-25 19:11:04 +0000 | [diff] [blame] | 47 | // Forward declarations. | 
| Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 48 | static SDValue getMOVL(SelectionDAG &DAG, DebugLoc dl, MVT VT, SDValue V1, | 
|  | 49 | SDValue V2); | 
| Evan Cheng | 10e8642 | 2008-04-25 19:11:04 +0000 | [diff] [blame] | 50 |  | 
| Dan Gohman | c9f5f3f | 2008-05-14 01:58:56 +0000 | [diff] [blame] | 51 | X86TargetLowering::X86TargetLowering(X86TargetMachine &TM) | 
| Chris Lattner | dbdbf0c | 2005-11-15 00:40:23 +0000 | [diff] [blame] | 52 | : TargetLowering(TM) { | 
| Evan Cheng | 559806f | 2006-01-27 08:10:46 +0000 | [diff] [blame] | 53 | Subtarget = &TM.getSubtarget<X86Subtarget>(); | 
| Dale Johannesen | f1fc3a8 | 2007-09-23 14:52:20 +0000 | [diff] [blame] | 54 | X86ScalarSSEf64 = Subtarget->hasSSE2(); | 
|  | 55 | X86ScalarSSEf32 = Subtarget->hasSSE1(); | 
| Evan Cheng | 25ab690 | 2006-09-08 06:48:29 +0000 | [diff] [blame] | 56 | X86StackPtr = Subtarget->is64Bit() ? X86::RSP : X86::ESP; | 
| Anton Korobeynikov | bff66b0 | 2008-09-09 18:22:57 +0000 | [diff] [blame] | 57 |  | 
| Chris Lattner | d43d00c | 2008-01-24 08:07:48 +0000 | [diff] [blame] | 58 | bool Fast = false; | 
| Evan Cheng | 559806f | 2006-01-27 08:10:46 +0000 | [diff] [blame] | 59 |  | 
| Anton Korobeynikov | 2365f51 | 2007-07-14 14:06:15 +0000 | [diff] [blame] | 60 | RegInfo = TM.getRegisterInfo(); | 
| Anton Korobeynikov | bff66b0 | 2008-09-09 18:22:57 +0000 | [diff] [blame] | 61 | TD = getTargetData(); | 
| Anton Korobeynikov | 2365f51 | 2007-07-14 14:06:15 +0000 | [diff] [blame] | 62 |  | 
| Chris Lattner | dbdbf0c | 2005-11-15 00:40:23 +0000 | [diff] [blame] | 63 | // Set up the TargetLowering object. | 
|  | 64 |  | 
|  | 65 | // X86 is weird, it always uses i8 for shift amounts and setcc results. | 
|  | 66 | setShiftAmountType(MVT::i8); | 
| Duncan Sands | 0322808 | 2008-11-23 15:47:28 +0000 | [diff] [blame] | 67 | setBooleanContents(ZeroOrOneBooleanContent); | 
| Evan Cheng | 0b2afbd | 2006-01-25 09:15:17 +0000 | [diff] [blame] | 68 | setSchedulingPreference(SchedulingForRegPressure); | 
| Chris Lattner | dbdbf0c | 2005-11-15 00:40:23 +0000 | [diff] [blame] | 69 | setShiftAmountFlavor(Mask);   // shl X, 32 == shl X, 0 | 
| Evan Cheng | 25ab690 | 2006-09-08 06:48:29 +0000 | [diff] [blame] | 70 | setStackPointerRegisterToSaveRestore(X86StackPtr); | 
| Evan Cheng | 714554d | 2006-03-16 21:47:42 +0000 | [diff] [blame] | 71 |  | 
| Anton Korobeynikov | d27a258 | 2006-12-10 23:12:42 +0000 | [diff] [blame] | 72 | if (Subtarget->isTargetDarwin()) { | 
| Evan Cheng | df57fa0 | 2006-03-17 20:31:41 +0000 | [diff] [blame] | 73 | // Darwin should use _setjmp/_longjmp instead of setjmp/longjmp. | 
| Anton Korobeynikov | d27a258 | 2006-12-10 23:12:42 +0000 | [diff] [blame] | 74 | setUseUnderscoreSetJmp(false); | 
|  | 75 | setUseUnderscoreLongJmp(false); | 
| Anton Korobeynikov | 317848f | 2007-01-03 11:43:14 +0000 | [diff] [blame] | 76 | } else if (Subtarget->isTargetMingw()) { | 
| Anton Korobeynikov | d27a258 | 2006-12-10 23:12:42 +0000 | [diff] [blame] | 77 | // MS runtime is weird: it exports _setjmp, but longjmp! | 
|  | 78 | setUseUnderscoreSetJmp(true); | 
|  | 79 | setUseUnderscoreLongJmp(false); | 
|  | 80 | } else { | 
|  | 81 | setUseUnderscoreSetJmp(true); | 
|  | 82 | setUseUnderscoreLongJmp(true); | 
|  | 83 | } | 
| Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 84 |  | 
| Chris Lattner | dbdbf0c | 2005-11-15 00:40:23 +0000 | [diff] [blame] | 85 | // Set up the register classes. | 
| Evan Cheng | 069287d | 2006-05-16 07:21:53 +0000 | [diff] [blame] | 86 | addRegisterClass(MVT::i8, X86::GR8RegisterClass); | 
|  | 87 | addRegisterClass(MVT::i16, X86::GR16RegisterClass); | 
|  | 88 | addRegisterClass(MVT::i32, X86::GR32RegisterClass); | 
| Evan Cheng | 25ab690 | 2006-09-08 06:48:29 +0000 | [diff] [blame] | 89 | if (Subtarget->is64Bit()) | 
|  | 90 | addRegisterClass(MVT::i64, X86::GR64RegisterClass); | 
| Chris Lattner | dbdbf0c | 2005-11-15 00:40:23 +0000 | [diff] [blame] | 91 |  | 
| Evan Cheng | 0329466 | 2008-10-14 21:26:46 +0000 | [diff] [blame] | 92 | setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote); | 
| Evan Cheng | c548428 | 2006-10-04 00:56:09 +0000 | [diff] [blame] | 93 |  | 
| Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 94 | // We don't accept any truncstore of integer registers. | 
| Chris Lattner | ddf8956 | 2008-01-17 19:59:44 +0000 | [diff] [blame] | 95 | setTruncStoreAction(MVT::i64, MVT::i32, Expand); | 
|  | 96 | setTruncStoreAction(MVT::i64, MVT::i16, Expand); | 
|  | 97 | setTruncStoreAction(MVT::i64, MVT::i8 , Expand); | 
|  | 98 | setTruncStoreAction(MVT::i32, MVT::i16, Expand); | 
|  | 99 | setTruncStoreAction(MVT::i32, MVT::i8 , Expand); | 
| Evan Cheng | 7f04268 | 2008-10-15 02:05:31 +0000 | [diff] [blame] | 100 | setTruncStoreAction(MVT::i16, MVT::i8,  Expand); | 
|  | 101 |  | 
|  | 102 | // SETOEQ and SETUNE require checking two conditions. | 
|  | 103 | setCondCodeAction(ISD::SETOEQ, MVT::f32, Expand); | 
|  | 104 | setCondCodeAction(ISD::SETOEQ, MVT::f64, Expand); | 
|  | 105 | setCondCodeAction(ISD::SETOEQ, MVT::f80, Expand); | 
|  | 106 | setCondCodeAction(ISD::SETUNE, MVT::f32, Expand); | 
|  | 107 | setCondCodeAction(ISD::SETUNE, MVT::f64, Expand); | 
|  | 108 | setCondCodeAction(ISD::SETUNE, MVT::f80, Expand); | 
| Chris Lattner | ddf8956 | 2008-01-17 19:59:44 +0000 | [diff] [blame] | 109 |  | 
| Chris Lattner | dbdbf0c | 2005-11-15 00:40:23 +0000 | [diff] [blame] | 110 | // Promote all UINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have this | 
|  | 111 | // operation. | 
|  | 112 | setOperationAction(ISD::UINT_TO_FP       , MVT::i1   , Promote); | 
|  | 113 | setOperationAction(ISD::UINT_TO_FP       , MVT::i8   , Promote); | 
|  | 114 | setOperationAction(ISD::UINT_TO_FP       , MVT::i16  , Promote); | 
| Evan Cheng | 6892f28 | 2006-01-17 02:32:49 +0000 | [diff] [blame] | 115 |  | 
| Evan Cheng | 25ab690 | 2006-09-08 06:48:29 +0000 | [diff] [blame] | 116 | if (Subtarget->is64Bit()) { | 
| Evan Cheng | 6892f28 | 2006-01-17 02:32:49 +0000 | [diff] [blame] | 117 | setOperationAction(ISD::UINT_TO_FP     , MVT::i32  , Promote); | 
| Bill Wendling | 105be5a | 2009-03-13 08:41:47 +0000 | [diff] [blame] | 118 | setOperationAction(ISD::UINT_TO_FP     , MVT::i64  , Expand); | 
| Evan Cheng | 25ab690 | 2006-09-08 06:48:29 +0000 | [diff] [blame] | 119 | } else { | 
| Bill Wendling | 105be5a | 2009-03-13 08:41:47 +0000 | [diff] [blame] | 120 | if (!UseSoftFloat && !NoImplicitFloat && X86ScalarSSEf64) { | 
| Dale Johannesen | 1c15bf5 | 2008-10-21 20:50:01 +0000 | [diff] [blame] | 121 | // We have an impenetrably clever algorithm for ui64->double only. | 
|  | 122 | setOperationAction(ISD::UINT_TO_FP   , MVT::i64  , Custom); | 
| Bill Wendling | 8b8a636 | 2009-01-17 03:56:04 +0000 | [diff] [blame] | 123 |  | 
|  | 124 | // We have faster algorithm for ui32->single only. | 
|  | 125 | setOperationAction(ISD::UINT_TO_FP   , MVT::i32  , Custom); | 
| Bill Wendling | 105be5a | 2009-03-13 08:41:47 +0000 | [diff] [blame] | 126 | } else { | 
| Evan Cheng | 25ab690 | 2006-09-08 06:48:29 +0000 | [diff] [blame] | 127 | setOperationAction(ISD::UINT_TO_FP   , MVT::i32  , Promote); | 
| Bill Wendling | 105be5a | 2009-03-13 08:41:47 +0000 | [diff] [blame] | 128 | } | 
| Evan Cheng | 25ab690 | 2006-09-08 06:48:29 +0000 | [diff] [blame] | 129 | } | 
| Chris Lattner | dbdbf0c | 2005-11-15 00:40:23 +0000 | [diff] [blame] | 130 |  | 
|  | 131 | // Promote i1/i8 SINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have | 
|  | 132 | // this operation. | 
|  | 133 | setOperationAction(ISD::SINT_TO_FP       , MVT::i1   , Promote); | 
|  | 134 | setOperationAction(ISD::SINT_TO_FP       , MVT::i8   , Promote); | 
| Bill Wendling | 105be5a | 2009-03-13 08:41:47 +0000 | [diff] [blame] | 135 |  | 
|  | 136 | if (!UseSoftFloat && !NoImplicitFloat) { | 
|  | 137 | // SSE has no i16 to fp conversion, only i32 | 
|  | 138 | if (X86ScalarSSEf32) { | 
|  | 139 | setOperationAction(ISD::SINT_TO_FP     , MVT::i16  , Promote); | 
|  | 140 | // f32 and f64 cases are Legal, f80 case is not | 
|  | 141 | setOperationAction(ISD::SINT_TO_FP     , MVT::i32  , Custom); | 
|  | 142 | } else { | 
|  | 143 | setOperationAction(ISD::SINT_TO_FP     , MVT::i16  , Custom); | 
|  | 144 | setOperationAction(ISD::SINT_TO_FP     , MVT::i32  , Custom); | 
|  | 145 | } | 
| Dale Johannesen | 9e3d3ab | 2007-09-14 22:26:36 +0000 | [diff] [blame] | 146 | } else { | 
| Bill Wendling | 105be5a | 2009-03-13 08:41:47 +0000 | [diff] [blame] | 147 | setOperationAction(ISD::SINT_TO_FP     , MVT::i16  , Promote); | 
|  | 148 | setOperationAction(ISD::SINT_TO_FP     , MVT::i32  , Promote); | 
| Evan Cheng | 5298bcc | 2006-02-17 07:01:52 +0000 | [diff] [blame] | 149 | } | 
| Chris Lattner | dbdbf0c | 2005-11-15 00:40:23 +0000 | [diff] [blame] | 150 |  | 
| Dale Johannesen | 73328d1 | 2007-09-19 23:55:34 +0000 | [diff] [blame] | 151 | // In 32-bit mode these are custom lowered.  In 64-bit mode F32 and F64 | 
|  | 152 | // are Legal, f80 is custom lowered. | 
|  | 153 | setOperationAction(ISD::FP_TO_SINT     , MVT::i64  , Custom); | 
|  | 154 | setOperationAction(ISD::SINT_TO_FP     , MVT::i64  , Custom); | 
| Evan Cheng | 6dab053 | 2006-01-30 08:02:57 +0000 | [diff] [blame] | 155 |  | 
| Evan Cheng | 02568ff | 2006-01-30 22:13:22 +0000 | [diff] [blame] | 156 | // Promote i1/i8 FP_TO_SINT to larger FP_TO_SINTS's, as X86 doesn't have | 
|  | 157 | // this operation. | 
|  | 158 | setOperationAction(ISD::FP_TO_SINT       , MVT::i1   , Promote); | 
|  | 159 | setOperationAction(ISD::FP_TO_SINT       , MVT::i8   , Promote); | 
|  | 160 |  | 
| Dale Johannesen | f1fc3a8 | 2007-09-23 14:52:20 +0000 | [diff] [blame] | 161 | if (X86ScalarSSEf32) { | 
| Evan Cheng | 02568ff | 2006-01-30 22:13:22 +0000 | [diff] [blame] | 162 | setOperationAction(ISD::FP_TO_SINT     , MVT::i16  , Promote); | 
| Dale Johannesen | 9e3d3ab | 2007-09-14 22:26:36 +0000 | [diff] [blame] | 163 | // f32 and f64 cases are Legal, f80 case is not | 
|  | 164 | setOperationAction(ISD::FP_TO_SINT     , MVT::i32  , Custom); | 
| Evan Cheng | 02568ff | 2006-01-30 22:13:22 +0000 | [diff] [blame] | 165 | } else { | 
| Chris Lattner | dbdbf0c | 2005-11-15 00:40:23 +0000 | [diff] [blame] | 166 | setOperationAction(ISD::FP_TO_SINT     , MVT::i16  , Custom); | 
| Evan Cheng | 02568ff | 2006-01-30 22:13:22 +0000 | [diff] [blame] | 167 | setOperationAction(ISD::FP_TO_SINT     , MVT::i32  , Custom); | 
| Chris Lattner | dbdbf0c | 2005-11-15 00:40:23 +0000 | [diff] [blame] | 168 | } | 
|  | 169 |  | 
|  | 170 | // Handle FP_TO_UINT by promoting the destination to a larger signed | 
|  | 171 | // conversion. | 
|  | 172 | setOperationAction(ISD::FP_TO_UINT       , MVT::i1   , Promote); | 
|  | 173 | setOperationAction(ISD::FP_TO_UINT       , MVT::i8   , Promote); | 
|  | 174 | setOperationAction(ISD::FP_TO_UINT       , MVT::i16  , Promote); | 
|  | 175 |  | 
| Evan Cheng | 25ab690 | 2006-09-08 06:48:29 +0000 | [diff] [blame] | 176 | if (Subtarget->is64Bit()) { | 
|  | 177 | setOperationAction(ISD::FP_TO_UINT     , MVT::i64  , Expand); | 
| Chris Lattner | dbdbf0c | 2005-11-15 00:40:23 +0000 | [diff] [blame] | 178 | setOperationAction(ISD::FP_TO_UINT     , MVT::i32  , Promote); | 
| Evan Cheng | 25ab690 | 2006-09-08 06:48:29 +0000 | [diff] [blame] | 179 | } else { | 
| Dale Johannesen | f1fc3a8 | 2007-09-23 14:52:20 +0000 | [diff] [blame] | 180 | if (X86ScalarSSEf32 && !Subtarget->hasSSE3()) | 
| Evan Cheng | 25ab690 | 2006-09-08 06:48:29 +0000 | [diff] [blame] | 181 | // Expand FP_TO_UINT into a select. | 
|  | 182 | // FIXME: We would like to use a Custom expander here eventually to do | 
|  | 183 | // the optimal thing for SSE vs. the default expansion in the legalizer. | 
|  | 184 | setOperationAction(ISD::FP_TO_UINT   , MVT::i32  , Expand); | 
|  | 185 | else | 
|  | 186 | // With SSE3 we can use fisttpll to convert to a signed i64. | 
|  | 187 | setOperationAction(ISD::FP_TO_UINT   , MVT::i32  , Promote); | 
|  | 188 | } | 
| Chris Lattner | dbdbf0c | 2005-11-15 00:40:23 +0000 | [diff] [blame] | 189 |  | 
| Chris Lattner | 399610a | 2006-12-05 18:22:22 +0000 | [diff] [blame] | 190 | // TODO: when we have SSE, these could be more efficient, by using movd/movq. | 
| Dale Johannesen | f1fc3a8 | 2007-09-23 14:52:20 +0000 | [diff] [blame] | 191 | if (!X86ScalarSSEf64) { | 
| Chris Lattner | f3597a1 | 2006-12-05 18:45:06 +0000 | [diff] [blame] | 192 | setOperationAction(ISD::BIT_CONVERT      , MVT::f32  , Expand); | 
|  | 193 | setOperationAction(ISD::BIT_CONVERT      , MVT::i32  , Expand); | 
|  | 194 | } | 
| Chris Lattner | 21f6685 | 2005-12-23 05:15:23 +0000 | [diff] [blame] | 195 |  | 
| Dan Gohman | b00ee21 | 2008-02-18 19:34:53 +0000 | [diff] [blame] | 196 | // Scalar integer divide and remainder are lowered to use operations that | 
|  | 197 | // produce two results, to match the available instructions. This exposes | 
|  | 198 | // the two-result form to trivial CSE, which is able to combine x/y and x%y | 
|  | 199 | // into a single instruction. | 
|  | 200 | // | 
|  | 201 | // Scalar integer multiply-high is also lowered to use two-result | 
|  | 202 | // operations, to match the available instructions. However, plain multiply | 
|  | 203 | // (low) operations are left as Legal, as there are single-result | 
|  | 204 | // instructions for this in x86. Using the two-result multiply instructions | 
|  | 205 | // when both high and low results are needed must be arranged by dagcombine. | 
| Dan Gohman | 525178c | 2007-10-08 18:33:35 +0000 | [diff] [blame] | 206 | setOperationAction(ISD::MULHS           , MVT::i8    , Expand); | 
|  | 207 | setOperationAction(ISD::MULHU           , MVT::i8    , Expand); | 
|  | 208 | setOperationAction(ISD::SDIV            , MVT::i8    , Expand); | 
|  | 209 | setOperationAction(ISD::UDIV            , MVT::i8    , Expand); | 
|  | 210 | setOperationAction(ISD::SREM            , MVT::i8    , Expand); | 
|  | 211 | setOperationAction(ISD::UREM            , MVT::i8    , Expand); | 
| Dan Gohman | 525178c | 2007-10-08 18:33:35 +0000 | [diff] [blame] | 212 | setOperationAction(ISD::MULHS           , MVT::i16   , Expand); | 
|  | 213 | setOperationAction(ISD::MULHU           , MVT::i16   , Expand); | 
|  | 214 | setOperationAction(ISD::SDIV            , MVT::i16   , Expand); | 
|  | 215 | setOperationAction(ISD::UDIV            , MVT::i16   , Expand); | 
|  | 216 | setOperationAction(ISD::SREM            , MVT::i16   , Expand); | 
|  | 217 | setOperationAction(ISD::UREM            , MVT::i16   , Expand); | 
| Dan Gohman | 525178c | 2007-10-08 18:33:35 +0000 | [diff] [blame] | 218 | setOperationAction(ISD::MULHS           , MVT::i32   , Expand); | 
|  | 219 | setOperationAction(ISD::MULHU           , MVT::i32   , Expand); | 
|  | 220 | setOperationAction(ISD::SDIV            , MVT::i32   , Expand); | 
|  | 221 | setOperationAction(ISD::UDIV            , MVT::i32   , Expand); | 
|  | 222 | setOperationAction(ISD::SREM            , MVT::i32   , Expand); | 
|  | 223 | setOperationAction(ISD::UREM            , MVT::i32   , Expand); | 
| Dan Gohman | 525178c | 2007-10-08 18:33:35 +0000 | [diff] [blame] | 224 | setOperationAction(ISD::MULHS           , MVT::i64   , Expand); | 
|  | 225 | setOperationAction(ISD::MULHU           , MVT::i64   , Expand); | 
|  | 226 | setOperationAction(ISD::SDIV            , MVT::i64   , Expand); | 
|  | 227 | setOperationAction(ISD::UDIV            , MVT::i64   , Expand); | 
|  | 228 | setOperationAction(ISD::SREM            , MVT::i64   , Expand); | 
|  | 229 | setOperationAction(ISD::UREM            , MVT::i64   , Expand); | 
| Dan Gohman | a37c9f7 | 2007-09-25 18:23:27 +0000 | [diff] [blame] | 230 |  | 
| Evan Cheng | c35497f | 2006-10-30 08:02:39 +0000 | [diff] [blame] | 231 | setOperationAction(ISD::BR_JT            , MVT::Other, Expand); | 
| Evan Cheng | 5298bcc | 2006-02-17 07:01:52 +0000 | [diff] [blame] | 232 | setOperationAction(ISD::BRCOND           , MVT::Other, Custom); | 
| Nate Begeman | 750ac1b | 2006-02-01 07:19:44 +0000 | [diff] [blame] | 233 | setOperationAction(ISD::BR_CC            , MVT::Other, Expand); | 
|  | 234 | setOperationAction(ISD::SELECT_CC        , MVT::Other, Expand); | 
| Evan Cheng | 25ab690 | 2006-09-08 06:48:29 +0000 | [diff] [blame] | 235 | if (Subtarget->is64Bit()) | 
| Christopher Lamb | c59e521 | 2007-08-10 21:48:46 +0000 | [diff] [blame] | 236 | setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i32, Legal); | 
|  | 237 | setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i16  , Legal); | 
|  | 238 | setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i8   , Legal); | 
| Chris Lattner | dbdbf0c | 2005-11-15 00:40:23 +0000 | [diff] [blame] | 239 | setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1   , Expand); | 
|  | 240 | setOperationAction(ISD::FP_ROUND_INREG   , MVT::f32  , Expand); | 
| Chris Lattner | d110822 | 2008-03-07 06:36:32 +0000 | [diff] [blame] | 241 | setOperationAction(ISD::FREM             , MVT::f32  , Expand); | 
| Chris Lattner | dbdbf0c | 2005-11-15 00:40:23 +0000 | [diff] [blame] | 242 | setOperationAction(ISD::FREM             , MVT::f64  , Expand); | 
| Chris Lattner | d110822 | 2008-03-07 06:36:32 +0000 | [diff] [blame] | 243 | setOperationAction(ISD::FREM             , MVT::f80  , Expand); | 
| Dan Gohman | 1a02486 | 2008-01-31 00:41:03 +0000 | [diff] [blame] | 244 | setOperationAction(ISD::FLT_ROUNDS_      , MVT::i32  , Custom); | 
| Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 245 |  | 
| Chris Lattner | dbdbf0c | 2005-11-15 00:40:23 +0000 | [diff] [blame] | 246 | setOperationAction(ISD::CTPOP            , MVT::i8   , Expand); | 
| Evan Cheng | 18efe26 | 2007-12-14 02:13:44 +0000 | [diff] [blame] | 247 | setOperationAction(ISD::CTTZ             , MVT::i8   , Custom); | 
|  | 248 | setOperationAction(ISD::CTLZ             , MVT::i8   , Custom); | 
| Chris Lattner | dbdbf0c | 2005-11-15 00:40:23 +0000 | [diff] [blame] | 249 | setOperationAction(ISD::CTPOP            , MVT::i16  , Expand); | 
| Evan Cheng | 18efe26 | 2007-12-14 02:13:44 +0000 | [diff] [blame] | 250 | setOperationAction(ISD::CTTZ             , MVT::i16  , Custom); | 
|  | 251 | setOperationAction(ISD::CTLZ             , MVT::i16  , Custom); | 
| Chris Lattner | dbdbf0c | 2005-11-15 00:40:23 +0000 | [diff] [blame] | 252 | setOperationAction(ISD::CTPOP            , MVT::i32  , Expand); | 
| Evan Cheng | 18efe26 | 2007-12-14 02:13:44 +0000 | [diff] [blame] | 253 | setOperationAction(ISD::CTTZ             , MVT::i32  , Custom); | 
|  | 254 | setOperationAction(ISD::CTLZ             , MVT::i32  , Custom); | 
| Evan Cheng | 25ab690 | 2006-09-08 06:48:29 +0000 | [diff] [blame] | 255 | if (Subtarget->is64Bit()) { | 
|  | 256 | setOperationAction(ISD::CTPOP          , MVT::i64  , Expand); | 
| Evan Cheng | 18efe26 | 2007-12-14 02:13:44 +0000 | [diff] [blame] | 257 | setOperationAction(ISD::CTTZ           , MVT::i64  , Custom); | 
|  | 258 | setOperationAction(ISD::CTLZ           , MVT::i64  , Custom); | 
| Evan Cheng | 25ab690 | 2006-09-08 06:48:29 +0000 | [diff] [blame] | 259 | } | 
|  | 260 |  | 
| Andrew Lenharth | b873ff3 | 2005-11-20 21:41:10 +0000 | [diff] [blame] | 261 | setOperationAction(ISD::READCYCLECOUNTER , MVT::i64  , Custom); | 
| Nate Begeman | d88fc03 | 2006-01-14 03:14:10 +0000 | [diff] [blame] | 262 | setOperationAction(ISD::BSWAP            , MVT::i16  , Expand); | 
| Nate Begeman | 35ef913 | 2006-01-11 21:21:00 +0000 | [diff] [blame] | 263 |  | 
| Chris Lattner | dbdbf0c | 2005-11-15 00:40:23 +0000 | [diff] [blame] | 264 | // These should be promoted to a larger select which is supported. | 
|  | 265 | setOperationAction(ISD::SELECT           , MVT::i1   , Promote); | 
|  | 266 | setOperationAction(ISD::SELECT           , MVT::i8   , Promote); | 
| Nate Begeman | 4c5dcf5 | 2006-02-17 00:03:04 +0000 | [diff] [blame] | 267 | // X86 wants to expand cmov itself. | 
| Evan Cheng | 5298bcc | 2006-02-17 07:01:52 +0000 | [diff] [blame] | 268 | setOperationAction(ISD::SELECT          , MVT::i16  , Custom); | 
|  | 269 | setOperationAction(ISD::SELECT          , MVT::i32  , Custom); | 
|  | 270 | setOperationAction(ISD::SELECT          , MVT::f32  , Custom); | 
|  | 271 | setOperationAction(ISD::SELECT          , MVT::f64  , Custom); | 
| Dale Johannesen | 9e3d3ab | 2007-09-14 22:26:36 +0000 | [diff] [blame] | 272 | setOperationAction(ISD::SELECT          , MVT::f80  , Custom); | 
| Evan Cheng | 5298bcc | 2006-02-17 07:01:52 +0000 | [diff] [blame] | 273 | setOperationAction(ISD::SETCC           , MVT::i8   , Custom); | 
|  | 274 | setOperationAction(ISD::SETCC           , MVT::i16  , Custom); | 
|  | 275 | setOperationAction(ISD::SETCC           , MVT::i32  , Custom); | 
|  | 276 | setOperationAction(ISD::SETCC           , MVT::f32  , Custom); | 
|  | 277 | setOperationAction(ISD::SETCC           , MVT::f64  , Custom); | 
| Dale Johannesen | 9e3d3ab | 2007-09-14 22:26:36 +0000 | [diff] [blame] | 278 | setOperationAction(ISD::SETCC           , MVT::f80  , Custom); | 
| Evan Cheng | 25ab690 | 2006-09-08 06:48:29 +0000 | [diff] [blame] | 279 | if (Subtarget->is64Bit()) { | 
|  | 280 | setOperationAction(ISD::SELECT        , MVT::i64  , Custom); | 
|  | 281 | setOperationAction(ISD::SETCC         , MVT::i64  , Custom); | 
|  | 282 | } | 
| Nate Begeman | 4c5dcf5 | 2006-02-17 00:03:04 +0000 | [diff] [blame] | 283 | // X86 ret instruction may pop stack. | 
| Evan Cheng | 5298bcc | 2006-02-17 07:01:52 +0000 | [diff] [blame] | 284 | setOperationAction(ISD::RET             , MVT::Other, Custom); | 
| Anton Korobeynikov | 260a6b8 | 2008-09-08 21:12:11 +0000 | [diff] [blame] | 285 | setOperationAction(ISD::EH_RETURN       , MVT::Other, Custom); | 
| Anton Korobeynikov | 2365f51 | 2007-07-14 14:06:15 +0000 | [diff] [blame] | 286 |  | 
| Nate Begeman | 4c5dcf5 | 2006-02-17 00:03:04 +0000 | [diff] [blame] | 287 | // Darwin ABI issue. | 
| Evan Cheng | 7ccced6 | 2006-02-18 00:15:05 +0000 | [diff] [blame] | 288 | setOperationAction(ISD::ConstantPool    , MVT::i32  , Custom); | 
| Nate Begeman | 37efe67 | 2006-04-22 18:53:45 +0000 | [diff] [blame] | 289 | setOperationAction(ISD::JumpTable       , MVT::i32  , Custom); | 
| Evan Cheng | 5298bcc | 2006-02-17 07:01:52 +0000 | [diff] [blame] | 290 | setOperationAction(ISD::GlobalAddress   , MVT::i32  , Custom); | 
| Lauro Ramos Venancio | b3a0417 | 2007-04-20 21:38:10 +0000 | [diff] [blame] | 291 | setOperationAction(ISD::GlobalTLSAddress, MVT::i32  , Custom); | 
| Anton Korobeynikov | 6625eff | 2008-05-04 21:36:32 +0000 | [diff] [blame] | 292 | if (Subtarget->is64Bit()) | 
|  | 293 | setOperationAction(ISD::GlobalTLSAddress, MVT::i64, Custom); | 
| Bill Wendling | 056292f | 2008-09-16 21:48:12 +0000 | [diff] [blame] | 294 | setOperationAction(ISD::ExternalSymbol  , MVT::i32  , Custom); | 
| Evan Cheng | 25ab690 | 2006-09-08 06:48:29 +0000 | [diff] [blame] | 295 | if (Subtarget->is64Bit()) { | 
|  | 296 | setOperationAction(ISD::ConstantPool  , MVT::i64  , Custom); | 
|  | 297 | setOperationAction(ISD::JumpTable     , MVT::i64  , Custom); | 
|  | 298 | setOperationAction(ISD::GlobalAddress , MVT::i64  , Custom); | 
| Bill Wendling | 056292f | 2008-09-16 21:48:12 +0000 | [diff] [blame] | 299 | setOperationAction(ISD::ExternalSymbol, MVT::i64  , Custom); | 
| Evan Cheng | 25ab690 | 2006-09-08 06:48:29 +0000 | [diff] [blame] | 300 | } | 
| Nate Begeman | 4c5dcf5 | 2006-02-17 00:03:04 +0000 | [diff] [blame] | 301 | // 64-bit addm sub, shl, sra, srl (iff 32-bit x86) | 
| Evan Cheng | 5298bcc | 2006-02-17 07:01:52 +0000 | [diff] [blame] | 302 | setOperationAction(ISD::SHL_PARTS       , MVT::i32  , Custom); | 
|  | 303 | setOperationAction(ISD::SRA_PARTS       , MVT::i32  , Custom); | 
|  | 304 | setOperationAction(ISD::SRL_PARTS       , MVT::i32  , Custom); | 
| Dan Gohman | 4c1fa61 | 2008-03-03 22:22:09 +0000 | [diff] [blame] | 305 | if (Subtarget->is64Bit()) { | 
|  | 306 | setOperationAction(ISD::SHL_PARTS     , MVT::i64  , Custom); | 
|  | 307 | setOperationAction(ISD::SRA_PARTS     , MVT::i64  , Custom); | 
|  | 308 | setOperationAction(ISD::SRL_PARTS     , MVT::i64  , Custom); | 
|  | 309 | } | 
| Chris Lattner | dbdbf0c | 2005-11-15 00:40:23 +0000 | [diff] [blame] | 310 |  | 
| Evan Cheng | d2cde68 | 2008-03-10 19:38:10 +0000 | [diff] [blame] | 311 | if (Subtarget->hasSSE1()) | 
|  | 312 | setOperationAction(ISD::PREFETCH      , MVT::Other, Legal); | 
| Evan Cheng | 27b7db5 | 2008-03-08 00:58:38 +0000 | [diff] [blame] | 313 |  | 
| Andrew Lenharth | d497d9f | 2008-02-16 14:46:26 +0000 | [diff] [blame] | 314 | if (!Subtarget->hasSSE2()) | 
|  | 315 | setOperationAction(ISD::MEMBARRIER    , MVT::Other, Expand); | 
|  | 316 |  | 
| Mon P Wang | 63307c3 | 2008-05-05 19:05:59 +0000 | [diff] [blame] | 317 | // Expand certain atomics | 
| Dan Gohman | 0b1d4a7 | 2008-12-23 21:37:04 +0000 | [diff] [blame] | 318 | setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i8, Custom); | 
|  | 319 | setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i16, Custom); | 
|  | 320 | setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i32, Custom); | 
|  | 321 | setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i64, Custom); | 
| Bill Wendling | 5bf1b4e | 2008-08-20 00:28:16 +0000 | [diff] [blame] | 322 |  | 
| Dan Gohman | 0b1d4a7 | 2008-12-23 21:37:04 +0000 | [diff] [blame] | 323 | setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i8, Custom); | 
|  | 324 | setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i16, Custom); | 
|  | 325 | setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i32, Custom); | 
|  | 326 | setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i64, Custom); | 
| Andrew Lenharth | d497d9f | 2008-02-16 14:46:26 +0000 | [diff] [blame] | 327 |  | 
| Dale Johannesen | 48c1bc2 | 2008-10-02 18:53:47 +0000 | [diff] [blame] | 328 | if (!Subtarget->is64Bit()) { | 
| Dan Gohman | 0b1d4a7 | 2008-12-23 21:37:04 +0000 | [diff] [blame] | 329 | setOperationAction(ISD::ATOMIC_LOAD_ADD, MVT::i64, Custom); | 
|  | 330 | setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i64, Custom); | 
|  | 331 | setOperationAction(ISD::ATOMIC_LOAD_AND, MVT::i64, Custom); | 
|  | 332 | setOperationAction(ISD::ATOMIC_LOAD_OR, MVT::i64, Custom); | 
|  | 333 | setOperationAction(ISD::ATOMIC_LOAD_XOR, MVT::i64, Custom); | 
|  | 334 | setOperationAction(ISD::ATOMIC_LOAD_NAND, MVT::i64, Custom); | 
|  | 335 | setOperationAction(ISD::ATOMIC_SWAP, MVT::i64, Custom); | 
| Dale Johannesen | 48c1bc2 | 2008-10-02 18:53:47 +0000 | [diff] [blame] | 336 | } | 
|  | 337 |  | 
| Dan Gohman | 7f46020 | 2008-06-30 20:59:49 +0000 | [diff] [blame] | 338 | // Use the default ISD::DBG_STOPPOINT, ISD::DECLARE expansion. | 
|  | 339 | setOperationAction(ISD::DBG_STOPPOINT, MVT::Other, Expand); | 
| Evan Cheng | 3c992d2 | 2006-03-07 02:02:57 +0000 | [diff] [blame] | 340 | // FIXME - use subtarget debug flags | 
| Anton Korobeynikov | ab4022f | 2006-10-31 08:31:24 +0000 | [diff] [blame] | 341 | if (!Subtarget->isTargetDarwin() && | 
|  | 342 | !Subtarget->isTargetELF() && | 
| Dan Gohman | 4406604 | 2008-07-01 00:05:16 +0000 | [diff] [blame] | 343 | !Subtarget->isTargetCygMing()) { | 
|  | 344 | setOperationAction(ISD::DBG_LABEL, MVT::Other, Expand); | 
|  | 345 | setOperationAction(ISD::EH_LABEL, MVT::Other, Expand); | 
|  | 346 | } | 
| Chris Lattner | f73bae1 | 2005-11-29 06:16:21 +0000 | [diff] [blame] | 347 |  | 
| Anton Korobeynikov | ce3b465 | 2007-05-02 19:53:33 +0000 | [diff] [blame] | 348 | setOperationAction(ISD::EXCEPTIONADDR, MVT::i64, Expand); | 
|  | 349 | setOperationAction(ISD::EHSELECTION,   MVT::i64, Expand); | 
|  | 350 | setOperationAction(ISD::EXCEPTIONADDR, MVT::i32, Expand); | 
|  | 351 | setOperationAction(ISD::EHSELECTION,   MVT::i32, Expand); | 
|  | 352 | if (Subtarget->is64Bit()) { | 
| Anton Korobeynikov | ce3b465 | 2007-05-02 19:53:33 +0000 | [diff] [blame] | 353 | setExceptionPointerRegister(X86::RAX); | 
|  | 354 | setExceptionSelectorRegister(X86::RDX); | 
|  | 355 | } else { | 
|  | 356 | setExceptionPointerRegister(X86::EAX); | 
|  | 357 | setExceptionSelectorRegister(X86::EDX); | 
|  | 358 | } | 
| Anton Korobeynikov | 3825262 | 2007-09-03 00:36:06 +0000 | [diff] [blame] | 359 | setOperationAction(ISD::FRAME_TO_ARGS_OFFSET, MVT::i32, Custom); | 
| Anton Korobeynikov | 260a6b8 | 2008-09-08 21:12:11 +0000 | [diff] [blame] | 360 | setOperationAction(ISD::FRAME_TO_ARGS_OFFSET, MVT::i64, Custom); | 
|  | 361 |  | 
| Duncan Sands | f7331b3 | 2007-09-11 14:10:23 +0000 | [diff] [blame] | 362 | setOperationAction(ISD::TRAMPOLINE, MVT::Other, Custom); | 
| Duncan Sands | b116fac | 2007-07-27 20:02:49 +0000 | [diff] [blame] | 363 |  | 
| Chris Lattner | da68d30 | 2008-01-15 21:58:22 +0000 | [diff] [blame] | 364 | setOperationAction(ISD::TRAP, MVT::Other, Legal); | 
| Anton Korobeynikov | 66fac79 | 2008-01-15 07:02:33 +0000 | [diff] [blame] | 365 |  | 
| Nate Begeman | acc398c | 2006-01-25 18:21:52 +0000 | [diff] [blame] | 366 | // VASTART needs to be custom lowered to use the VarArgsFrameIndex | 
|  | 367 | setOperationAction(ISD::VASTART           , MVT::Other, Custom); | 
| Nate Begeman | acc398c | 2006-01-25 18:21:52 +0000 | [diff] [blame] | 368 | setOperationAction(ISD::VAEND             , MVT::Other, Expand); | 
| Dan Gohman | 9018e83 | 2008-05-10 01:26:14 +0000 | [diff] [blame] | 369 | if (Subtarget->is64Bit()) { | 
|  | 370 | setOperationAction(ISD::VAARG           , MVT::Other, Custom); | 
| Evan Cheng | ae64219 | 2007-03-02 23:16:35 +0000 | [diff] [blame] | 371 | setOperationAction(ISD::VACOPY          , MVT::Other, Custom); | 
| Dan Gohman | 9018e83 | 2008-05-10 01:26:14 +0000 | [diff] [blame] | 372 | } else { | 
|  | 373 | setOperationAction(ISD::VAARG           , MVT::Other, Expand); | 
| Evan Cheng | ae64219 | 2007-03-02 23:16:35 +0000 | [diff] [blame] | 374 | setOperationAction(ISD::VACOPY          , MVT::Other, Expand); | 
| Dan Gohman | 9018e83 | 2008-05-10 01:26:14 +0000 | [diff] [blame] | 375 | } | 
| Evan Cheng | ae64219 | 2007-03-02 23:16:35 +0000 | [diff] [blame] | 376 |  | 
| Anton Korobeynikov | 12c49af | 2006-11-21 00:01:06 +0000 | [diff] [blame] | 377 | setOperationAction(ISD::STACKSAVE,          MVT::Other, Expand); | 
| Chris Lattner | e112552 | 2006-01-15 09:00:21 +0000 | [diff] [blame] | 378 | setOperationAction(ISD::STACKRESTORE,       MVT::Other, Expand); | 
| Evan Cheng | 25ab690 | 2006-09-08 06:48:29 +0000 | [diff] [blame] | 379 | if (Subtarget->is64Bit()) | 
|  | 380 | setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i64, Expand); | 
| Anton Korobeynikov | 57fc00d | 2007-04-17 09:20:00 +0000 | [diff] [blame] | 381 | if (Subtarget->isTargetCygMing()) | 
|  | 382 | setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Custom); | 
|  | 383 | else | 
|  | 384 | setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Expand); | 
| Chris Lattner | b99329e | 2006-01-13 02:42:53 +0000 | [diff] [blame] | 385 |  | 
| Evan Cheng | c7ce29b | 2009-02-13 22:36:38 +0000 | [diff] [blame] | 386 | if (!UseSoftFloat && X86ScalarSSEf64) { | 
| Dale Johannesen | f1fc3a8 | 2007-09-23 14:52:20 +0000 | [diff] [blame] | 387 | // f32 and f64 use SSE. | 
| Chris Lattner | dbdbf0c | 2005-11-15 00:40:23 +0000 | [diff] [blame] | 388 | // Set up the FP register classes. | 
| Evan Cheng | 5ee4ccc | 2006-01-12 08:27:59 +0000 | [diff] [blame] | 389 | addRegisterClass(MVT::f32, X86::FR32RegisterClass); | 
|  | 390 | addRegisterClass(MVT::f64, X86::FR64RegisterClass); | 
| Chris Lattner | dbdbf0c | 2005-11-15 00:40:23 +0000 | [diff] [blame] | 391 |  | 
| Evan Cheng | 223547a | 2006-01-31 22:28:30 +0000 | [diff] [blame] | 392 | // Use ANDPD to simulate FABS. | 
|  | 393 | setOperationAction(ISD::FABS , MVT::f64, Custom); | 
|  | 394 | setOperationAction(ISD::FABS , MVT::f32, Custom); | 
|  | 395 |  | 
|  | 396 | // Use XORP to simulate FNEG. | 
|  | 397 | setOperationAction(ISD::FNEG , MVT::f64, Custom); | 
|  | 398 | setOperationAction(ISD::FNEG , MVT::f32, Custom); | 
|  | 399 |  | 
| Evan Cheng | 68c47cb | 2007-01-05 07:55:56 +0000 | [diff] [blame] | 400 | // Use ANDPD and ORPD to simulate FCOPYSIGN. | 
|  | 401 | setOperationAction(ISD::FCOPYSIGN, MVT::f64, Custom); | 
|  | 402 | setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom); | 
|  | 403 |  | 
| Evan Cheng | d25e9e8 | 2006-02-02 00:28:23 +0000 | [diff] [blame] | 404 | // We don't support sin/cos/fmod | 
| Chris Lattner | dbdbf0c | 2005-11-15 00:40:23 +0000 | [diff] [blame] | 405 | setOperationAction(ISD::FSIN , MVT::f64, Expand); | 
|  | 406 | setOperationAction(ISD::FCOS , MVT::f64, Expand); | 
| Chris Lattner | dbdbf0c | 2005-11-15 00:40:23 +0000 | [diff] [blame] | 407 | setOperationAction(ISD::FSIN , MVT::f32, Expand); | 
|  | 408 | setOperationAction(ISD::FCOS , MVT::f32, Expand); | 
| Chris Lattner | dbdbf0c | 2005-11-15 00:40:23 +0000 | [diff] [blame] | 409 |  | 
| Chris Lattner | a54aa94 | 2006-01-29 06:26:08 +0000 | [diff] [blame] | 410 | // Expand FP immediates into loads from the stack, except for the special | 
|  | 411 | // cases we handle. | 
| Dale Johannesen | f1fc3a8 | 2007-09-23 14:52:20 +0000 | [diff] [blame] | 412 | addLegalFPImmediate(APFloat(+0.0)); // xorpd | 
|  | 413 | addLegalFPImmediate(APFloat(+0.0f)); // xorps | 
| Dale Johannesen | 5411a39 | 2007-08-09 01:04:01 +0000 | [diff] [blame] | 414 |  | 
| Chris Lattner | d43d00c | 2008-01-24 08:07:48 +0000 | [diff] [blame] | 415 | // Floating truncations from f80 and extensions to f80 go through memory. | 
|  | 416 | // If optimizing, we lie about this though and handle it in | 
|  | 417 | // InstructionSelectPreprocess so that dagcombine2 can hack on these. | 
|  | 418 | if (Fast) { | 
|  | 419 | setConvertAction(MVT::f32, MVT::f80, Expand); | 
|  | 420 | setConvertAction(MVT::f64, MVT::f80, Expand); | 
|  | 421 | setConvertAction(MVT::f80, MVT::f32, Expand); | 
|  | 422 | setConvertAction(MVT::f80, MVT::f64, Expand); | 
|  | 423 | } | 
| Evan Cheng | c7ce29b | 2009-02-13 22:36:38 +0000 | [diff] [blame] | 424 | } else if (!UseSoftFloat && X86ScalarSSEf32) { | 
| Dale Johannesen | f1fc3a8 | 2007-09-23 14:52:20 +0000 | [diff] [blame] | 425 | // Use SSE for f32, x87 for f64. | 
|  | 426 | // Set up the FP register classes. | 
|  | 427 | addRegisterClass(MVT::f32, X86::FR32RegisterClass); | 
|  | 428 | addRegisterClass(MVT::f64, X86::RFP64RegisterClass); | 
|  | 429 |  | 
|  | 430 | // Use ANDPS to simulate FABS. | 
|  | 431 | setOperationAction(ISD::FABS , MVT::f32, Custom); | 
|  | 432 |  | 
|  | 433 | // Use XORP to simulate FNEG. | 
|  | 434 | setOperationAction(ISD::FNEG , MVT::f32, Custom); | 
|  | 435 |  | 
|  | 436 | setOperationAction(ISD::UNDEF,     MVT::f64, Expand); | 
|  | 437 |  | 
|  | 438 | // Use ANDPS and ORPS to simulate FCOPYSIGN. | 
|  | 439 | setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand); | 
|  | 440 | setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom); | 
|  | 441 |  | 
|  | 442 | // We don't support sin/cos/fmod | 
|  | 443 | setOperationAction(ISD::FSIN , MVT::f32, Expand); | 
|  | 444 | setOperationAction(ISD::FCOS , MVT::f32, Expand); | 
| Dale Johannesen | f1fc3a8 | 2007-09-23 14:52:20 +0000 | [diff] [blame] | 445 |  | 
| Nate Begeman | e179584 | 2008-02-14 08:57:00 +0000 | [diff] [blame] | 446 | // Special cases we handle for FP constants. | 
| Dale Johannesen | f1fc3a8 | 2007-09-23 14:52:20 +0000 | [diff] [blame] | 447 | addLegalFPImmediate(APFloat(+0.0f)); // xorps | 
|  | 448 | addLegalFPImmediate(APFloat(+0.0)); // FLD0 | 
|  | 449 | addLegalFPImmediate(APFloat(+1.0)); // FLD1 | 
|  | 450 | addLegalFPImmediate(APFloat(-0.0)); // FLD0/FCHS | 
|  | 451 | addLegalFPImmediate(APFloat(-1.0)); // FLD1/FCHS | 
|  | 452 |  | 
| Chris Lattner | d43d00c | 2008-01-24 08:07:48 +0000 | [diff] [blame] | 453 | // SSE <-> X87 conversions go through memory.  If optimizing, we lie about | 
|  | 454 | // this though and handle it in InstructionSelectPreprocess so that | 
|  | 455 | // dagcombine2 can hack on these. | 
|  | 456 | if (Fast) { | 
|  | 457 | setConvertAction(MVT::f32, MVT::f64, Expand); | 
|  | 458 | setConvertAction(MVT::f32, MVT::f80, Expand); | 
| Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 459 | setConvertAction(MVT::f80, MVT::f32, Expand); | 
| Chris Lattner | d43d00c | 2008-01-24 08:07:48 +0000 | [diff] [blame] | 460 | setConvertAction(MVT::f64, MVT::f32, Expand); | 
|  | 461 | // And x87->x87 truncations also. | 
|  | 462 | setConvertAction(MVT::f80, MVT::f64, Expand); | 
|  | 463 | } | 
| Dale Johannesen | f1fc3a8 | 2007-09-23 14:52:20 +0000 | [diff] [blame] | 464 |  | 
|  | 465 | if (!UnsafeFPMath) { | 
|  | 466 | setOperationAction(ISD::FSIN           , MVT::f64  , Expand); | 
|  | 467 | setOperationAction(ISD::FCOS           , MVT::f64  , Expand); | 
|  | 468 | } | 
| Evan Cheng | c7ce29b | 2009-02-13 22:36:38 +0000 | [diff] [blame] | 469 | } else if (!UseSoftFloat) { | 
| Dale Johannesen | f1fc3a8 | 2007-09-23 14:52:20 +0000 | [diff] [blame] | 470 | // f32 and f64 in x87. | 
| Chris Lattner | dbdbf0c | 2005-11-15 00:40:23 +0000 | [diff] [blame] | 471 | // Set up the FP register classes. | 
| Dale Johannesen | 849f214 | 2007-07-03 00:53:03 +0000 | [diff] [blame] | 472 | addRegisterClass(MVT::f64, X86::RFP64RegisterClass); | 
|  | 473 | addRegisterClass(MVT::f32, X86::RFP32RegisterClass); | 
| Anton Korobeynikov | 12c49af | 2006-11-21 00:01:06 +0000 | [diff] [blame] | 474 |  | 
| Evan Cheng | 68c47cb | 2007-01-05 07:55:56 +0000 | [diff] [blame] | 475 | setOperationAction(ISD::UNDEF,     MVT::f64, Expand); | 
| Dale Johannesen | 849f214 | 2007-07-03 00:53:03 +0000 | [diff] [blame] | 476 | setOperationAction(ISD::UNDEF,     MVT::f32, Expand); | 
| Evan Cheng | 68c47cb | 2007-01-05 07:55:56 +0000 | [diff] [blame] | 477 | setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand); | 
|  | 478 | setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand); | 
| Dale Johannesen | 5411a39 | 2007-08-09 01:04:01 +0000 | [diff] [blame] | 479 |  | 
| Chris Lattner | d43d00c | 2008-01-24 08:07:48 +0000 | [diff] [blame] | 480 | // Floating truncations go through memory.  If optimizing, we lie about | 
|  | 481 | // this though and handle it in InstructionSelectPreprocess so that | 
|  | 482 | // dagcombine2 can hack on these. | 
|  | 483 | if (Fast) { | 
| Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 484 | setConvertAction(MVT::f80, MVT::f32, Expand); | 
| Chris Lattner | d43d00c | 2008-01-24 08:07:48 +0000 | [diff] [blame] | 485 | setConvertAction(MVT::f64, MVT::f32, Expand); | 
|  | 486 | setConvertAction(MVT::f80, MVT::f64, Expand); | 
|  | 487 | } | 
| Anton Korobeynikov | 12c49af | 2006-11-21 00:01:06 +0000 | [diff] [blame] | 488 |  | 
| Chris Lattner | dbdbf0c | 2005-11-15 00:40:23 +0000 | [diff] [blame] | 489 | if (!UnsafeFPMath) { | 
|  | 490 | setOperationAction(ISD::FSIN           , MVT::f64  , Expand); | 
|  | 491 | setOperationAction(ISD::FCOS           , MVT::f64  , Expand); | 
|  | 492 | } | 
| Dale Johannesen | f04afdb | 2007-08-30 00:23:21 +0000 | [diff] [blame] | 493 | addLegalFPImmediate(APFloat(+0.0)); // FLD0 | 
|  | 494 | addLegalFPImmediate(APFloat(+1.0)); // FLD1 | 
|  | 495 | addLegalFPImmediate(APFloat(-0.0)); // FLD0/FCHS | 
|  | 496 | addLegalFPImmediate(APFloat(-1.0)); // FLD1/FCHS | 
| Dale Johannesen | f1fc3a8 | 2007-09-23 14:52:20 +0000 | [diff] [blame] | 497 | addLegalFPImmediate(APFloat(+0.0f)); // FLD0 | 
|  | 498 | addLegalFPImmediate(APFloat(+1.0f)); // FLD1 | 
|  | 499 | addLegalFPImmediate(APFloat(-0.0f)); // FLD0/FCHS | 
|  | 500 | addLegalFPImmediate(APFloat(-1.0f)); // FLD1/FCHS | 
| Chris Lattner | dbdbf0c | 2005-11-15 00:40:23 +0000 | [diff] [blame] | 501 | } | 
| Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 502 |  | 
| Dale Johannesen | 59a5873 | 2007-08-05 18:49:15 +0000 | [diff] [blame] | 503 | // Long double always uses X87. | 
| Evan Cheng | 9272253 | 2009-03-26 23:06:32 +0000 | [diff] [blame] | 504 | if (!UseSoftFloat) { | 
| Evan Cheng | c7ce29b | 2009-02-13 22:36:38 +0000 | [diff] [blame] | 505 | addRegisterClass(MVT::f80, X86::RFP80RegisterClass); | 
|  | 506 | setOperationAction(ISD::UNDEF,     MVT::f80, Expand); | 
|  | 507 | setOperationAction(ISD::FCOPYSIGN, MVT::f80, Expand); | 
|  | 508 | { | 
|  | 509 | bool ignored; | 
|  | 510 | APFloat TmpFlt(+0.0); | 
|  | 511 | TmpFlt.convert(APFloat::x87DoubleExtended, APFloat::rmNearestTiesToEven, | 
|  | 512 | &ignored); | 
|  | 513 | addLegalFPImmediate(TmpFlt);  // FLD0 | 
|  | 514 | TmpFlt.changeSign(); | 
|  | 515 | addLegalFPImmediate(TmpFlt);  // FLD0/FCHS | 
|  | 516 | APFloat TmpFlt2(+1.0); | 
|  | 517 | TmpFlt2.convert(APFloat::x87DoubleExtended, APFloat::rmNearestTiesToEven, | 
|  | 518 | &ignored); | 
|  | 519 | addLegalFPImmediate(TmpFlt2);  // FLD1 | 
|  | 520 | TmpFlt2.changeSign(); | 
|  | 521 | addLegalFPImmediate(TmpFlt2);  // FLD1/FCHS | 
|  | 522 | } | 
| Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 523 |  | 
| Evan Cheng | c7ce29b | 2009-02-13 22:36:38 +0000 | [diff] [blame] | 524 | if (!UnsafeFPMath) { | 
|  | 525 | setOperationAction(ISD::FSIN           , MVT::f80  , Expand); | 
|  | 526 | setOperationAction(ISD::FCOS           , MVT::f80  , Expand); | 
|  | 527 | } | 
| Dale Johannesen | 2f42901 | 2007-09-26 21:10:55 +0000 | [diff] [blame] | 528 | } | 
| Dale Johannesen | 59a5873 | 2007-08-05 18:49:15 +0000 | [diff] [blame] | 529 |  | 
| Dan Gohman | f96e4de | 2007-10-11 23:21:31 +0000 | [diff] [blame] | 530 | // Always use a library call for pow. | 
|  | 531 | setOperationAction(ISD::FPOW             , MVT::f32  , Expand); | 
|  | 532 | setOperationAction(ISD::FPOW             , MVT::f64  , Expand); | 
|  | 533 | setOperationAction(ISD::FPOW             , MVT::f80  , Expand); | 
|  | 534 |  | 
| Dale Johannesen | 7794f2a | 2008-09-04 00:47:13 +0000 | [diff] [blame] | 535 | setOperationAction(ISD::FLOG, MVT::f80, Expand); | 
| Dale Johannesen | 7794f2a | 2008-09-04 00:47:13 +0000 | [diff] [blame] | 536 | setOperationAction(ISD::FLOG2, MVT::f80, Expand); | 
| Dale Johannesen | 7794f2a | 2008-09-04 00:47:13 +0000 | [diff] [blame] | 537 | setOperationAction(ISD::FLOG10, MVT::f80, Expand); | 
| Dale Johannesen | 7794f2a | 2008-09-04 00:47:13 +0000 | [diff] [blame] | 538 | setOperationAction(ISD::FEXP, MVT::f80, Expand); | 
| Dale Johannesen | 7794f2a | 2008-09-04 00:47:13 +0000 | [diff] [blame] | 539 | setOperationAction(ISD::FEXP2, MVT::f80, Expand); | 
|  | 540 |  | 
| Mon P Wang | f007a8b | 2008-11-06 05:31:54 +0000 | [diff] [blame] | 541 | // First set operation action for all vector types to either promote | 
| Mon P Wang | 0c39719 | 2008-10-30 08:01:45 +0000 | [diff] [blame] | 542 | // (for widening) or expand (for scalarization). Then we will selectively | 
|  | 543 | // turn on ones that can be effectively codegen'd. | 
| Dan Gohman | fa0f77d | 2007-05-18 18:44:07 +0000 | [diff] [blame] | 544 | for (unsigned VT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE; | 
|  | 545 | VT <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++VT) { | 
| Duncan Sands | 83ec4b6 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 546 | setOperationAction(ISD::ADD , (MVT::SimpleValueType)VT, Expand); | 
|  | 547 | setOperationAction(ISD::SUB , (MVT::SimpleValueType)VT, Expand); | 
|  | 548 | setOperationAction(ISD::FADD, (MVT::SimpleValueType)VT, Expand); | 
|  | 549 | setOperationAction(ISD::FNEG, (MVT::SimpleValueType)VT, Expand); | 
|  | 550 | setOperationAction(ISD::FSUB, (MVT::SimpleValueType)VT, Expand); | 
|  | 551 | setOperationAction(ISD::MUL , (MVT::SimpleValueType)VT, Expand); | 
|  | 552 | setOperationAction(ISD::FMUL, (MVT::SimpleValueType)VT, Expand); | 
|  | 553 | setOperationAction(ISD::SDIV, (MVT::SimpleValueType)VT, Expand); | 
|  | 554 | setOperationAction(ISD::UDIV, (MVT::SimpleValueType)VT, Expand); | 
|  | 555 | setOperationAction(ISD::FDIV, (MVT::SimpleValueType)VT, Expand); | 
|  | 556 | setOperationAction(ISD::SREM, (MVT::SimpleValueType)VT, Expand); | 
|  | 557 | setOperationAction(ISD::UREM, (MVT::SimpleValueType)VT, Expand); | 
|  | 558 | setOperationAction(ISD::LOAD, (MVT::SimpleValueType)VT, Expand); | 
| Gabor Greif | 327ef03 | 2008-08-28 23:19:51 +0000 | [diff] [blame] | 559 | setOperationAction(ISD::VECTOR_SHUFFLE, (MVT::SimpleValueType)VT, Expand); | 
|  | 560 | setOperationAction(ISD::EXTRACT_VECTOR_ELT,(MVT::SimpleValueType)VT,Expand); | 
|  | 561 | setOperationAction(ISD::INSERT_VECTOR_ELT,(MVT::SimpleValueType)VT, Expand); | 
| Duncan Sands | 83ec4b6 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 562 | setOperationAction(ISD::FABS, (MVT::SimpleValueType)VT, Expand); | 
|  | 563 | setOperationAction(ISD::FSIN, (MVT::SimpleValueType)VT, Expand); | 
|  | 564 | setOperationAction(ISD::FCOS, (MVT::SimpleValueType)VT, Expand); | 
|  | 565 | setOperationAction(ISD::FREM, (MVT::SimpleValueType)VT, Expand); | 
|  | 566 | setOperationAction(ISD::FPOWI, (MVT::SimpleValueType)VT, Expand); | 
|  | 567 | setOperationAction(ISD::FSQRT, (MVT::SimpleValueType)VT, Expand); | 
|  | 568 | setOperationAction(ISD::FCOPYSIGN, (MVT::SimpleValueType)VT, Expand); | 
|  | 569 | setOperationAction(ISD::SMUL_LOHI, (MVT::SimpleValueType)VT, Expand); | 
|  | 570 | setOperationAction(ISD::UMUL_LOHI, (MVT::SimpleValueType)VT, Expand); | 
|  | 571 | setOperationAction(ISD::SDIVREM, (MVT::SimpleValueType)VT, Expand); | 
|  | 572 | setOperationAction(ISD::UDIVREM, (MVT::SimpleValueType)VT, Expand); | 
|  | 573 | setOperationAction(ISD::FPOW, (MVT::SimpleValueType)VT, Expand); | 
|  | 574 | setOperationAction(ISD::CTPOP, (MVT::SimpleValueType)VT, Expand); | 
|  | 575 | setOperationAction(ISD::CTTZ, (MVT::SimpleValueType)VT, Expand); | 
|  | 576 | setOperationAction(ISD::CTLZ, (MVT::SimpleValueType)VT, Expand); | 
|  | 577 | setOperationAction(ISD::SHL, (MVT::SimpleValueType)VT, Expand); | 
|  | 578 | setOperationAction(ISD::SRA, (MVT::SimpleValueType)VT, Expand); | 
|  | 579 | setOperationAction(ISD::SRL, (MVT::SimpleValueType)VT, Expand); | 
|  | 580 | setOperationAction(ISD::ROTL, (MVT::SimpleValueType)VT, Expand); | 
|  | 581 | setOperationAction(ISD::ROTR, (MVT::SimpleValueType)VT, Expand); | 
|  | 582 | setOperationAction(ISD::BSWAP, (MVT::SimpleValueType)VT, Expand); | 
|  | 583 | setOperationAction(ISD::VSETCC, (MVT::SimpleValueType)VT, Expand); | 
| Dale Johannesen | fb0e132 | 2008-09-10 17:31:40 +0000 | [diff] [blame] | 584 | setOperationAction(ISD::FLOG, (MVT::SimpleValueType)VT, Expand); | 
|  | 585 | setOperationAction(ISD::FLOG2, (MVT::SimpleValueType)VT, Expand); | 
|  | 586 | setOperationAction(ISD::FLOG10, (MVT::SimpleValueType)VT, Expand); | 
|  | 587 | setOperationAction(ISD::FEXP, (MVT::SimpleValueType)VT, Expand); | 
|  | 588 | setOperationAction(ISD::FEXP2, (MVT::SimpleValueType)VT, Expand); | 
| Evan Cheng | d30bf01 | 2006-03-01 01:11:20 +0000 | [diff] [blame] | 589 | } | 
|  | 590 |  | 
| Evan Cheng | c7ce29b | 2009-02-13 22:36:38 +0000 | [diff] [blame] | 591 | // FIXME: In order to prevent SSE instructions being expanded to MMX ones | 
|  | 592 | // with -msoft-float, disable use of MMX as well. | 
| Evan Cheng | 9272253 | 2009-03-26 23:06:32 +0000 | [diff] [blame] | 593 | if (!UseSoftFloat && !DisableMMX && Subtarget->hasMMX()) { | 
| Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 594 | addRegisterClass(MVT::v8i8,  X86::VR64RegisterClass); | 
|  | 595 | addRegisterClass(MVT::v4i16, X86::VR64RegisterClass); | 
|  | 596 | addRegisterClass(MVT::v2i32, X86::VR64RegisterClass); | 
| Dale Johannesen | a68f901 | 2008-06-24 22:01:44 +0000 | [diff] [blame] | 597 | addRegisterClass(MVT::v2f32, X86::VR64RegisterClass); | 
| Bill Wendling | eebc8a1 | 2007-03-26 07:53:08 +0000 | [diff] [blame] | 598 | addRegisterClass(MVT::v1i64, X86::VR64RegisterClass); | 
| Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 599 |  | 
| Bill Wendling | 2f88dcd | 2007-03-08 22:09:11 +0000 | [diff] [blame] | 600 | setOperationAction(ISD::ADD,                MVT::v8i8,  Legal); | 
|  | 601 | setOperationAction(ISD::ADD,                MVT::v4i16, Legal); | 
|  | 602 | setOperationAction(ISD::ADD,                MVT::v2i32, Legal); | 
| Chris Lattner | 6c284d7 | 2007-04-12 04:14:49 +0000 | [diff] [blame] | 603 | setOperationAction(ISD::ADD,                MVT::v1i64, Legal); | 
| Bill Wendling | 2f88dcd | 2007-03-08 22:09:11 +0000 | [diff] [blame] | 604 |  | 
| Bill Wendling | c1fb047 | 2007-03-10 09:57:05 +0000 | [diff] [blame] | 605 | setOperationAction(ISD::SUB,                MVT::v8i8,  Legal); | 
|  | 606 | setOperationAction(ISD::SUB,                MVT::v4i16, Legal); | 
|  | 607 | setOperationAction(ISD::SUB,                MVT::v2i32, Legal); | 
| Dale Johannesen | 8d26e59 | 2007-10-30 01:18:38 +0000 | [diff] [blame] | 608 | setOperationAction(ISD::SUB,                MVT::v1i64, Legal); | 
| Bill Wendling | c1fb047 | 2007-03-10 09:57:05 +0000 | [diff] [blame] | 609 |  | 
| Bill Wendling | 74027e9 | 2007-03-15 21:24:36 +0000 | [diff] [blame] | 610 | setOperationAction(ISD::MULHS,              MVT::v4i16, Legal); | 
|  | 611 | setOperationAction(ISD::MUL,                MVT::v4i16, Legal); | 
|  | 612 |  | 
| Bill Wendling | 1b7a81d | 2007-03-16 09:44:46 +0000 | [diff] [blame] | 613 | setOperationAction(ISD::AND,                MVT::v8i8,  Promote); | 
| Bill Wendling | ab5b49d | 2007-03-26 08:03:33 +0000 | [diff] [blame] | 614 | AddPromotedToType (ISD::AND,                MVT::v8i8,  MVT::v1i64); | 
| Bill Wendling | 1b7a81d | 2007-03-16 09:44:46 +0000 | [diff] [blame] | 615 | setOperationAction(ISD::AND,                MVT::v4i16, Promote); | 
| Bill Wendling | ab5b49d | 2007-03-26 08:03:33 +0000 | [diff] [blame] | 616 | AddPromotedToType (ISD::AND,                MVT::v4i16, MVT::v1i64); | 
|  | 617 | setOperationAction(ISD::AND,                MVT::v2i32, Promote); | 
|  | 618 | AddPromotedToType (ISD::AND,                MVT::v2i32, MVT::v1i64); | 
|  | 619 | setOperationAction(ISD::AND,                MVT::v1i64, Legal); | 
| Bill Wendling | 1b7a81d | 2007-03-16 09:44:46 +0000 | [diff] [blame] | 620 |  | 
|  | 621 | setOperationAction(ISD::OR,                 MVT::v8i8,  Promote); | 
| Bill Wendling | ab5b49d | 2007-03-26 08:03:33 +0000 | [diff] [blame] | 622 | AddPromotedToType (ISD::OR,                 MVT::v8i8,  MVT::v1i64); | 
| Bill Wendling | 1b7a81d | 2007-03-16 09:44:46 +0000 | [diff] [blame] | 623 | setOperationAction(ISD::OR,                 MVT::v4i16, Promote); | 
| Bill Wendling | ab5b49d | 2007-03-26 08:03:33 +0000 | [diff] [blame] | 624 | AddPromotedToType (ISD::OR,                 MVT::v4i16, MVT::v1i64); | 
|  | 625 | setOperationAction(ISD::OR,                 MVT::v2i32, Promote); | 
|  | 626 | AddPromotedToType (ISD::OR,                 MVT::v2i32, MVT::v1i64); | 
|  | 627 | setOperationAction(ISD::OR,                 MVT::v1i64, Legal); | 
| Bill Wendling | 1b7a81d | 2007-03-16 09:44:46 +0000 | [diff] [blame] | 628 |  | 
|  | 629 | setOperationAction(ISD::XOR,                MVT::v8i8,  Promote); | 
| Bill Wendling | ab5b49d | 2007-03-26 08:03:33 +0000 | [diff] [blame] | 630 | AddPromotedToType (ISD::XOR,                MVT::v8i8,  MVT::v1i64); | 
| Bill Wendling | 1b7a81d | 2007-03-16 09:44:46 +0000 | [diff] [blame] | 631 | setOperationAction(ISD::XOR,                MVT::v4i16, Promote); | 
| Bill Wendling | ab5b49d | 2007-03-26 08:03:33 +0000 | [diff] [blame] | 632 | AddPromotedToType (ISD::XOR,                MVT::v4i16, MVT::v1i64); | 
|  | 633 | setOperationAction(ISD::XOR,                MVT::v2i32, Promote); | 
|  | 634 | AddPromotedToType (ISD::XOR,                MVT::v2i32, MVT::v1i64); | 
|  | 635 | setOperationAction(ISD::XOR,                MVT::v1i64, Legal); | 
| Bill Wendling | 1b7a81d | 2007-03-16 09:44:46 +0000 | [diff] [blame] | 636 |  | 
| Bill Wendling | 2f88dcd | 2007-03-08 22:09:11 +0000 | [diff] [blame] | 637 | setOperationAction(ISD::LOAD,               MVT::v8i8,  Promote); | 
| Bill Wendling | eebc8a1 | 2007-03-26 07:53:08 +0000 | [diff] [blame] | 638 | AddPromotedToType (ISD::LOAD,               MVT::v8i8,  MVT::v1i64); | 
| Bill Wendling | 2f88dcd | 2007-03-08 22:09:11 +0000 | [diff] [blame] | 639 | setOperationAction(ISD::LOAD,               MVT::v4i16, Promote); | 
| Bill Wendling | eebc8a1 | 2007-03-26 07:53:08 +0000 | [diff] [blame] | 640 | AddPromotedToType (ISD::LOAD,               MVT::v4i16, MVT::v1i64); | 
|  | 641 | setOperationAction(ISD::LOAD,               MVT::v2i32, Promote); | 
|  | 642 | AddPromotedToType (ISD::LOAD,               MVT::v2i32, MVT::v1i64); | 
| Dale Johannesen | a68f901 | 2008-06-24 22:01:44 +0000 | [diff] [blame] | 643 | setOperationAction(ISD::LOAD,               MVT::v2f32, Promote); | 
|  | 644 | AddPromotedToType (ISD::LOAD,               MVT::v2f32, MVT::v1i64); | 
| Bill Wendling | eebc8a1 | 2007-03-26 07:53:08 +0000 | [diff] [blame] | 645 | setOperationAction(ISD::LOAD,               MVT::v1i64, Legal); | 
| Bill Wendling | 2f88dcd | 2007-03-08 22:09:11 +0000 | [diff] [blame] | 646 |  | 
| Bill Wendling | ccc44ad | 2007-03-27 20:22:40 +0000 | [diff] [blame] | 647 | setOperationAction(ISD::BUILD_VECTOR,       MVT::v8i8,  Custom); | 
|  | 648 | setOperationAction(ISD::BUILD_VECTOR,       MVT::v4i16, Custom); | 
|  | 649 | setOperationAction(ISD::BUILD_VECTOR,       MVT::v2i32, Custom); | 
| Dale Johannesen | a68f901 | 2008-06-24 22:01:44 +0000 | [diff] [blame] | 650 | setOperationAction(ISD::BUILD_VECTOR,       MVT::v2f32, Custom); | 
| Bill Wendling | ccc44ad | 2007-03-27 20:22:40 +0000 | [diff] [blame] | 651 | setOperationAction(ISD::BUILD_VECTOR,       MVT::v1i64, Custom); | 
| Bill Wendling | a348c56 | 2007-03-22 18:42:45 +0000 | [diff] [blame] | 652 |  | 
|  | 653 | setOperationAction(ISD::VECTOR_SHUFFLE,     MVT::v8i8,  Custom); | 
|  | 654 | setOperationAction(ISD::VECTOR_SHUFFLE,     MVT::v4i16, Custom); | 
|  | 655 | setOperationAction(ISD::VECTOR_SHUFFLE,     MVT::v2i32, Custom); | 
| Bill Wendling | ccc44ad | 2007-03-27 20:22:40 +0000 | [diff] [blame] | 656 | setOperationAction(ISD::VECTOR_SHUFFLE,     MVT::v1i64, Custom); | 
| Bill Wendling | 826f36f | 2007-03-28 00:57:11 +0000 | [diff] [blame] | 657 |  | 
| Evan Cheng | 52672b8 | 2008-07-22 18:39:19 +0000 | [diff] [blame] | 658 | setOperationAction(ISD::SCALAR_TO_VECTOR,   MVT::v2f32, Custom); | 
| Bill Wendling | 826f36f | 2007-03-28 00:57:11 +0000 | [diff] [blame] | 659 | setOperationAction(ISD::SCALAR_TO_VECTOR,   MVT::v8i8,  Custom); | 
|  | 660 | setOperationAction(ISD::SCALAR_TO_VECTOR,   MVT::v4i16, Custom); | 
| Bill Wendling | 2f9bb1a | 2007-04-24 21:16:55 +0000 | [diff] [blame] | 661 | setOperationAction(ISD::SCALAR_TO_VECTOR,   MVT::v1i64, Custom); | 
| Bill Wendling | 3180e20 | 2008-07-20 02:32:23 +0000 | [diff] [blame] | 662 |  | 
|  | 663 | setOperationAction(ISD::INSERT_VECTOR_ELT,  MVT::v4i16, Custom); | 
| Mon P Wang | 9e5ecb8 | 2008-12-12 01:25:51 +0000 | [diff] [blame] | 664 |  | 
| Bill Wendling | f9abd7e | 2009-03-11 22:30:01 +0000 | [diff] [blame] | 665 | setTruncStoreAction(MVT::v8i16,             MVT::v8i8, Expand); | 
| Mon P Wang | 9e5ecb8 | 2008-12-12 01:25:51 +0000 | [diff] [blame] | 666 | setOperationAction(ISD::TRUNCATE,           MVT::v8i8, Expand); | 
|  | 667 | setOperationAction(ISD::SELECT,             MVT::v8i8, Promote); | 
|  | 668 | setOperationAction(ISD::SELECT,             MVT::v4i16, Promote); | 
|  | 669 | setOperationAction(ISD::SELECT,             MVT::v2i32, Promote); | 
|  | 670 | setOperationAction(ISD::SELECT,             MVT::v1i64, Custom); | 
| Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 671 | } | 
|  | 672 |  | 
| Evan Cheng | 9272253 | 2009-03-26 23:06:32 +0000 | [diff] [blame] | 673 | if (!UseSoftFloat && Subtarget->hasSSE1()) { | 
| Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 674 | addRegisterClass(MVT::v4f32, X86::VR128RegisterClass); | 
|  | 675 |  | 
| Evan Cheng | 6bdb3f6 | 2006-10-27 18:49:08 +0000 | [diff] [blame] | 676 | setOperationAction(ISD::FADD,               MVT::v4f32, Legal); | 
|  | 677 | setOperationAction(ISD::FSUB,               MVT::v4f32, Legal); | 
|  | 678 | setOperationAction(ISD::FMUL,               MVT::v4f32, Legal); | 
|  | 679 | setOperationAction(ISD::FDIV,               MVT::v4f32, Legal); | 
| Dan Gohman | 2038252 | 2007-07-10 00:05:58 +0000 | [diff] [blame] | 680 | setOperationAction(ISD::FSQRT,              MVT::v4f32, Legal); | 
|  | 681 | setOperationAction(ISD::FNEG,               MVT::v4f32, Custom); | 
| Evan Cheng | f7c378e | 2006-04-10 07:23:14 +0000 | [diff] [blame] | 682 | setOperationAction(ISD::LOAD,               MVT::v4f32, Legal); | 
|  | 683 | setOperationAction(ISD::BUILD_VECTOR,       MVT::v4f32, Custom); | 
|  | 684 | setOperationAction(ISD::VECTOR_SHUFFLE,     MVT::v4f32, Custom); | 
| Evan Cheng | 11e15b3 | 2006-04-03 20:53:28 +0000 | [diff] [blame] | 685 | setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f32, Custom); | 
| Evan Cheng | f7c378e | 2006-04-10 07:23:14 +0000 | [diff] [blame] | 686 | setOperationAction(ISD::SELECT,             MVT::v4f32, Custom); | 
| Nate Begeman | 30a0de9 | 2008-07-17 16:51:19 +0000 | [diff] [blame] | 687 | setOperationAction(ISD::VSETCC,             MVT::v4f32, Custom); | 
| Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 688 | } | 
|  | 689 |  | 
| Evan Cheng | 9272253 | 2009-03-26 23:06:32 +0000 | [diff] [blame] | 690 | if (!UseSoftFloat && Subtarget->hasSSE2()) { | 
| Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 691 | addRegisterClass(MVT::v2f64, X86::VR128RegisterClass); | 
| Evan Cheng | c7ce29b | 2009-02-13 22:36:38 +0000 | [diff] [blame] | 692 |  | 
| Bill Wendling | f9abd7e | 2009-03-11 22:30:01 +0000 | [diff] [blame] | 693 | // FIXME: Unfortunately -soft-float and -no-implicit-float means XMM | 
|  | 694 | // registers cannot be used even for integer operations. | 
| Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 695 | addRegisterClass(MVT::v16i8, X86::VR128RegisterClass); | 
|  | 696 | addRegisterClass(MVT::v8i16, X86::VR128RegisterClass); | 
|  | 697 | addRegisterClass(MVT::v4i32, X86::VR128RegisterClass); | 
|  | 698 | addRegisterClass(MVT::v2i64, X86::VR128RegisterClass); | 
|  | 699 |  | 
| Evan Cheng | f7c378e | 2006-04-10 07:23:14 +0000 | [diff] [blame] | 700 | setOperationAction(ISD::ADD,                MVT::v16i8, Legal); | 
|  | 701 | setOperationAction(ISD::ADD,                MVT::v8i16, Legal); | 
|  | 702 | setOperationAction(ISD::ADD,                MVT::v4i32, Legal); | 
| Evan Cheng | 37e8856 | 2007-03-12 22:58:52 +0000 | [diff] [blame] | 703 | setOperationAction(ISD::ADD,                MVT::v2i64, Legal); | 
| Mon P Wang | af9b952 | 2008-12-18 21:42:19 +0000 | [diff] [blame] | 704 | setOperationAction(ISD::MUL,                MVT::v2i64, Custom); | 
| Evan Cheng | f7c378e | 2006-04-10 07:23:14 +0000 | [diff] [blame] | 705 | setOperationAction(ISD::SUB,                MVT::v16i8, Legal); | 
|  | 706 | setOperationAction(ISD::SUB,                MVT::v8i16, Legal); | 
|  | 707 | setOperationAction(ISD::SUB,                MVT::v4i32, Legal); | 
| Evan Cheng | 37e8856 | 2007-03-12 22:58:52 +0000 | [diff] [blame] | 708 | setOperationAction(ISD::SUB,                MVT::v2i64, Legal); | 
| Evan Cheng | f998984 | 2006-04-13 05:10:25 +0000 | [diff] [blame] | 709 | setOperationAction(ISD::MUL,                MVT::v8i16, Legal); | 
| Evan Cheng | 6bdb3f6 | 2006-10-27 18:49:08 +0000 | [diff] [blame] | 710 | setOperationAction(ISD::FADD,               MVT::v2f64, Legal); | 
|  | 711 | setOperationAction(ISD::FSUB,               MVT::v2f64, Legal); | 
|  | 712 | setOperationAction(ISD::FMUL,               MVT::v2f64, Legal); | 
|  | 713 | setOperationAction(ISD::FDIV,               MVT::v2f64, Legal); | 
| Dan Gohman | 2038252 | 2007-07-10 00:05:58 +0000 | [diff] [blame] | 714 | setOperationAction(ISD::FSQRT,              MVT::v2f64, Legal); | 
|  | 715 | setOperationAction(ISD::FNEG,               MVT::v2f64, Custom); | 
| Evan Cheng | 2c3ae37 | 2006-04-12 21:21:57 +0000 | [diff] [blame] | 716 |  | 
| Nate Begeman | 30a0de9 | 2008-07-17 16:51:19 +0000 | [diff] [blame] | 717 | setOperationAction(ISD::VSETCC,             MVT::v2f64, Custom); | 
|  | 718 | setOperationAction(ISD::VSETCC,             MVT::v16i8, Custom); | 
|  | 719 | setOperationAction(ISD::VSETCC,             MVT::v8i16, Custom); | 
|  | 720 | setOperationAction(ISD::VSETCC,             MVT::v4i32, Custom); | 
| Nate Begeman | c2616e4 | 2008-05-12 20:34:32 +0000 | [diff] [blame] | 721 |  | 
| Evan Cheng | f7c378e | 2006-04-10 07:23:14 +0000 | [diff] [blame] | 722 | setOperationAction(ISD::SCALAR_TO_VECTOR,   MVT::v16i8, Custom); | 
|  | 723 | setOperationAction(ISD::SCALAR_TO_VECTOR,   MVT::v8i16, Custom); | 
| Evan Cheng | b067a1e | 2006-03-31 19:22:53 +0000 | [diff] [blame] | 724 | setOperationAction(ISD::INSERT_VECTOR_ELT,  MVT::v8i16, Custom); | 
| Evan Cheng | 5edb8d2 | 2006-04-17 22:04:06 +0000 | [diff] [blame] | 725 | setOperationAction(ISD::INSERT_VECTOR_ELT,  MVT::v4i32, Custom); | 
| Evan Cheng | 5edb8d2 | 2006-04-17 22:04:06 +0000 | [diff] [blame] | 726 | setOperationAction(ISD::INSERT_VECTOR_ELT,  MVT::v4f32, Custom); | 
| Evan Cheng | f7c378e | 2006-04-10 07:23:14 +0000 | [diff] [blame] | 727 |  | 
| Evan Cheng | 2c3ae37 | 2006-04-12 21:21:57 +0000 | [diff] [blame] | 728 | // Custom lower build_vector, vector_shuffle, and extract_vector_elt. | 
| Duncan Sands | 83ec4b6 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 729 | for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v2i64; ++i) { | 
|  | 730 | MVT VT = (MVT::SimpleValueType)i; | 
| Nate Begeman | 844e0f9 | 2007-12-11 01:41:33 +0000 | [diff] [blame] | 731 | // Do not attempt to custom lower non-power-of-2 vectors | 
| Duncan Sands | 83ec4b6 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 732 | if (!isPowerOf2_32(VT.getVectorNumElements())) | 
| Nate Begeman | 844e0f9 | 2007-12-11 01:41:33 +0000 | [diff] [blame] | 733 | continue; | 
| Duncan Sands | 83ec4b6 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 734 | setOperationAction(ISD::BUILD_VECTOR,       VT, Custom); | 
|  | 735 | setOperationAction(ISD::VECTOR_SHUFFLE,     VT, Custom); | 
|  | 736 | setOperationAction(ISD::EXTRACT_VECTOR_ELT, VT, Custom); | 
| Evan Cheng | 2c3ae37 | 2006-04-12 21:21:57 +0000 | [diff] [blame] | 737 | } | 
| Bill Wendling | f9abd7e | 2009-03-11 22:30:01 +0000 | [diff] [blame] | 738 |  | 
| Evan Cheng | 2c3ae37 | 2006-04-12 21:21:57 +0000 | [diff] [blame] | 739 | setOperationAction(ISD::BUILD_VECTOR,       MVT::v2f64, Custom); | 
|  | 740 | setOperationAction(ISD::BUILD_VECTOR,       MVT::v2i64, Custom); | 
|  | 741 | setOperationAction(ISD::VECTOR_SHUFFLE,     MVT::v2f64, Custom); | 
|  | 742 | setOperationAction(ISD::VECTOR_SHUFFLE,     MVT::v2i64, Custom); | 
| Nate Begeman | cdd1eec | 2008-02-12 22:51:28 +0000 | [diff] [blame] | 743 | setOperationAction(ISD::INSERT_VECTOR_ELT,  MVT::v2f64, Custom); | 
| Evan Cheng | 2c3ae37 | 2006-04-12 21:21:57 +0000 | [diff] [blame] | 744 | setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2f64, Custom); | 
| Bill Wendling | f9abd7e | 2009-03-11 22:30:01 +0000 | [diff] [blame] | 745 |  | 
| Nate Begeman | cdd1eec | 2008-02-12 22:51:28 +0000 | [diff] [blame] | 746 | if (Subtarget->is64Bit()) { | 
|  | 747 | setOperationAction(ISD::INSERT_VECTOR_ELT,  MVT::v2i64, Custom); | 
| Dale Johannesen | 25f1d08 | 2007-10-31 00:32:36 +0000 | [diff] [blame] | 748 | setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i64, Custom); | 
| Nate Begeman | cdd1eec | 2008-02-12 22:51:28 +0000 | [diff] [blame] | 749 | } | 
| Evan Cheng | 2c3ae37 | 2006-04-12 21:21:57 +0000 | [diff] [blame] | 750 |  | 
| Anton Korobeynikov | 12c49af | 2006-11-21 00:01:06 +0000 | [diff] [blame] | 751 | // Promote v16i8, v8i16, v4i32 load, select, and, or, xor to v2i64. | 
| Evan Cheng | 2c3ae37 | 2006-04-12 21:21:57 +0000 | [diff] [blame] | 752 | for (unsigned VT = (unsigned)MVT::v16i8; VT != (unsigned)MVT::v2i64; VT++) { | 
| Duncan Sands | 83ec4b6 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 753 | setOperationAction(ISD::AND,    (MVT::SimpleValueType)VT, Promote); | 
|  | 754 | AddPromotedToType (ISD::AND,    (MVT::SimpleValueType)VT, MVT::v2i64); | 
|  | 755 | setOperationAction(ISD::OR,     (MVT::SimpleValueType)VT, Promote); | 
|  | 756 | AddPromotedToType (ISD::OR,     (MVT::SimpleValueType)VT, MVT::v2i64); | 
|  | 757 | setOperationAction(ISD::XOR,    (MVT::SimpleValueType)VT, Promote); | 
|  | 758 | AddPromotedToType (ISD::XOR,    (MVT::SimpleValueType)VT, MVT::v2i64); | 
|  | 759 | setOperationAction(ISD::LOAD,   (MVT::SimpleValueType)VT, Promote); | 
|  | 760 | AddPromotedToType (ISD::LOAD,   (MVT::SimpleValueType)VT, MVT::v2i64); | 
|  | 761 | setOperationAction(ISD::SELECT, (MVT::SimpleValueType)VT, Promote); | 
|  | 762 | AddPromotedToType (ISD::SELECT, (MVT::SimpleValueType)VT, MVT::v2i64); | 
| Evan Cheng | f7c378e | 2006-04-10 07:23:14 +0000 | [diff] [blame] | 763 | } | 
| Evan Cheng | 2c3ae37 | 2006-04-12 21:21:57 +0000 | [diff] [blame] | 764 |  | 
| Chris Lattner | ddf8956 | 2008-01-17 19:59:44 +0000 | [diff] [blame] | 765 | setTruncStoreAction(MVT::f64, MVT::f32, Expand); | 
| Chris Lattner | d43d00c | 2008-01-24 08:07:48 +0000 | [diff] [blame] | 766 |  | 
| Evan Cheng | 2c3ae37 | 2006-04-12 21:21:57 +0000 | [diff] [blame] | 767 | // Custom lower v2i64 and v2f64 selects. | 
|  | 768 | setOperationAction(ISD::LOAD,               MVT::v2f64, Legal); | 
| Evan Cheng | 91b740d | 2006-04-12 17:12:36 +0000 | [diff] [blame] | 769 | setOperationAction(ISD::LOAD,               MVT::v2i64, Legal); | 
| Evan Cheng | f7c378e | 2006-04-10 07:23:14 +0000 | [diff] [blame] | 770 | setOperationAction(ISD::SELECT,             MVT::v2f64, Custom); | 
| Evan Cheng | 2c3ae37 | 2006-04-12 21:21:57 +0000 | [diff] [blame] | 771 | setOperationAction(ISD::SELECT,             MVT::v2i64, Custom); | 
| Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 772 |  | 
| Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 773 | } | 
| Evan Cheng | c7ce29b | 2009-02-13 22:36:38 +0000 | [diff] [blame] | 774 |  | 
| Nate Begeman | 14d12ca | 2008-02-11 04:19:36 +0000 | [diff] [blame] | 775 | if (Subtarget->hasSSE41()) { | 
|  | 776 | // FIXME: Do we need to handle scalar-to-vector here? | 
|  | 777 | setOperationAction(ISD::MUL,                MVT::v4i32, Legal); | 
|  | 778 |  | 
|  | 779 | // i8 and i16 vectors are custom , because the source register and source | 
|  | 780 | // source memory operand types are not the same width.  f32 vectors are | 
|  | 781 | // custom since the immediate controlling the insert encodes additional | 
|  | 782 | // information. | 
|  | 783 | setOperationAction(ISD::INSERT_VECTOR_ELT,  MVT::v16i8, Custom); | 
|  | 784 | setOperationAction(ISD::INSERT_VECTOR_ELT,  MVT::v8i16, Custom); | 
| Mon P Wang | f0fcdd8 | 2009-01-15 21:10:20 +0000 | [diff] [blame] | 785 | setOperationAction(ISD::INSERT_VECTOR_ELT,  MVT::v4i32, Custom); | 
| Nate Begeman | 14d12ca | 2008-02-11 04:19:36 +0000 | [diff] [blame] | 786 | setOperationAction(ISD::INSERT_VECTOR_ELT,  MVT::v4f32, Custom); | 
|  | 787 |  | 
|  | 788 | setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v16i8, Custom); | 
|  | 789 | setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v8i16, Custom); | 
| Mon P Wang | f0fcdd8 | 2009-01-15 21:10:20 +0000 | [diff] [blame] | 790 | setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4i32, Custom); | 
| Evan Cheng | 62a3f15 | 2008-03-24 21:52:23 +0000 | [diff] [blame] | 791 | setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f32, Custom); | 
| Nate Begeman | 14d12ca | 2008-02-11 04:19:36 +0000 | [diff] [blame] | 792 |  | 
|  | 793 | if (Subtarget->is64Bit()) { | 
| Nate Begeman | cdd1eec | 2008-02-12 22:51:28 +0000 | [diff] [blame] | 794 | setOperationAction(ISD::INSERT_VECTOR_ELT,  MVT::v2i64, Legal); | 
|  | 795 | setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i64, Legal); | 
| Nate Begeman | 14d12ca | 2008-02-11 04:19:36 +0000 | [diff] [blame] | 796 | } | 
|  | 797 | } | 
| Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 798 |  | 
| Nate Begeman | 30a0de9 | 2008-07-17 16:51:19 +0000 | [diff] [blame] | 799 | if (Subtarget->hasSSE42()) { | 
|  | 800 | setOperationAction(ISD::VSETCC,             MVT::v2i64, Custom); | 
|  | 801 | } | 
| Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 802 |  | 
| Evan Cheng | 6be2c58 | 2006-04-05 23:38:46 +0000 | [diff] [blame] | 803 | // We want to custom lower some of our intrinsics. | 
|  | 804 | setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom); | 
|  | 805 |  | 
| Bill Wendling | 74c3765 | 2008-12-09 22:08:41 +0000 | [diff] [blame] | 806 | // Add/Sub/Mul with overflow operations are custom lowered. | 
| Bill Wendling | 41ea7e7 | 2008-11-24 19:21:46 +0000 | [diff] [blame] | 807 | setOperationAction(ISD::SADDO, MVT::i32, Custom); | 
|  | 808 | setOperationAction(ISD::SADDO, MVT::i64, Custom); | 
|  | 809 | setOperationAction(ISD::UADDO, MVT::i32, Custom); | 
|  | 810 | setOperationAction(ISD::UADDO, MVT::i64, Custom); | 
| Bill Wendling | 74c3765 | 2008-12-09 22:08:41 +0000 | [diff] [blame] | 811 | setOperationAction(ISD::SSUBO, MVT::i32, Custom); | 
|  | 812 | setOperationAction(ISD::SSUBO, MVT::i64, Custom); | 
|  | 813 | setOperationAction(ISD::USUBO, MVT::i32, Custom); | 
|  | 814 | setOperationAction(ISD::USUBO, MVT::i64, Custom); | 
|  | 815 | setOperationAction(ISD::SMULO, MVT::i32, Custom); | 
|  | 816 | setOperationAction(ISD::SMULO, MVT::i64, Custom); | 
|  | 817 | setOperationAction(ISD::UMULO, MVT::i32, Custom); | 
|  | 818 | setOperationAction(ISD::UMULO, MVT::i64, Custom); | 
| Bill Wendling | 41ea7e7 | 2008-11-24 19:21:46 +0000 | [diff] [blame] | 819 |  | 
| Evan Cheng | d54f2d5 | 2009-03-31 19:38:51 +0000 | [diff] [blame] | 820 | if (!Subtarget->is64Bit()) { | 
|  | 821 | // These libcalls are not available in 32-bit. | 
|  | 822 | setLibcallName(RTLIB::SHL_I128, 0); | 
|  | 823 | setLibcallName(RTLIB::SRL_I128, 0); | 
|  | 824 | setLibcallName(RTLIB::SRA_I128, 0); | 
|  | 825 | } | 
|  | 826 |  | 
| Evan Cheng | 206ee9d | 2006-07-07 08:33:52 +0000 | [diff] [blame] | 827 | // We have target-specific dag combine patterns for the following nodes: | 
|  | 828 | setTargetDAGCombine(ISD::VECTOR_SHUFFLE); | 
| Evan Cheng | d880b97 | 2008-05-09 21:53:03 +0000 | [diff] [blame] | 829 | setTargetDAGCombine(ISD::BUILD_VECTOR); | 
| Chris Lattner | 83e6c99 | 2006-10-04 06:57:07 +0000 | [diff] [blame] | 830 | setTargetDAGCombine(ISD::SELECT); | 
| Nate Begeman | 740ab03 | 2009-01-26 00:52:55 +0000 | [diff] [blame] | 831 | setTargetDAGCombine(ISD::SHL); | 
|  | 832 | setTargetDAGCombine(ISD::SRA); | 
|  | 833 | setTargetDAGCombine(ISD::SRL); | 
| Chris Lattner | 149a4e5 | 2008-02-22 02:09:43 +0000 | [diff] [blame] | 834 | setTargetDAGCombine(ISD::STORE); | 
| Evan Cheng | 0b0cd91 | 2009-03-28 05:57:29 +0000 | [diff] [blame] | 835 | if (Subtarget->is64Bit()) | 
|  | 836 | setTargetDAGCombine(ISD::MUL); | 
| Evan Cheng | 206ee9d | 2006-07-07 08:33:52 +0000 | [diff] [blame] | 837 |  | 
| Chris Lattner | dbdbf0c | 2005-11-15 00:40:23 +0000 | [diff] [blame] | 838 | computeRegisterProperties(); | 
|  | 839 |  | 
| Evan Cheng | 87ed716 | 2006-02-14 08:25:08 +0000 | [diff] [blame] | 840 | // FIXME: These should be based on subtarget info. Plus, the values should | 
|  | 841 | // be smaller when we are in optimizing for size mode. | 
| Dan Gohman | 87060f5 | 2008-06-30 21:00:56 +0000 | [diff] [blame] | 842 | maxStoresPerMemset = 16; // For @llvm.memset -> sequence of stores | 
|  | 843 | maxStoresPerMemcpy = 16; // For @llvm.memcpy -> sequence of stores | 
|  | 844 | maxStoresPerMemmove = 3; // For @llvm.memmove -> sequence of stores | 
| Chris Lattner | dbdbf0c | 2005-11-15 00:40:23 +0000 | [diff] [blame] | 845 | allowUnalignedMemoryAccesses = true; // x86 supports it! | 
| Evan Cheng | fb8075d | 2008-02-28 00:43:03 +0000 | [diff] [blame] | 846 | setPrefLoopAlignment(16); | 
| Chris Lattner | dbdbf0c | 2005-11-15 00:40:23 +0000 | [diff] [blame] | 847 | } | 
|  | 848 |  | 
| Scott Michel | 5b8f82e | 2008-03-10 15:42:14 +0000 | [diff] [blame] | 849 |  | 
| Duncan Sands | 5480c04 | 2009-01-01 15:52:00 +0000 | [diff] [blame] | 850 | MVT X86TargetLowering::getSetCCResultType(MVT VT) const { | 
| Scott Michel | 5b8f82e | 2008-03-10 15:42:14 +0000 | [diff] [blame] | 851 | return MVT::i8; | 
|  | 852 | } | 
|  | 853 |  | 
|  | 854 |  | 
| Evan Cheng | 2928650 | 2008-01-23 23:17:41 +0000 | [diff] [blame] | 855 | /// getMaxByValAlign - Helper for getByValTypeAlignment to determine | 
|  | 856 | /// the desired ByVal argument alignment. | 
|  | 857 | static void getMaxByValAlign(const Type *Ty, unsigned &MaxAlign) { | 
|  | 858 | if (MaxAlign == 16) | 
|  | 859 | return; | 
|  | 860 | if (const VectorType *VTy = dyn_cast<VectorType>(Ty)) { | 
|  | 861 | if (VTy->getBitWidth() == 128) | 
|  | 862 | MaxAlign = 16; | 
| Evan Cheng | 2928650 | 2008-01-23 23:17:41 +0000 | [diff] [blame] | 863 | } else if (const ArrayType *ATy = dyn_cast<ArrayType>(Ty)) { | 
|  | 864 | unsigned EltAlign = 0; | 
|  | 865 | getMaxByValAlign(ATy->getElementType(), EltAlign); | 
|  | 866 | if (EltAlign > MaxAlign) | 
|  | 867 | MaxAlign = EltAlign; | 
|  | 868 | } else if (const StructType *STy = dyn_cast<StructType>(Ty)) { | 
|  | 869 | for (unsigned i = 0, e = STy->getNumElements(); i != e; ++i) { | 
|  | 870 | unsigned EltAlign = 0; | 
|  | 871 | getMaxByValAlign(STy->getElementType(i), EltAlign); | 
|  | 872 | if (EltAlign > MaxAlign) | 
|  | 873 | MaxAlign = EltAlign; | 
|  | 874 | if (MaxAlign == 16) | 
|  | 875 | break; | 
|  | 876 | } | 
|  | 877 | } | 
|  | 878 | return; | 
|  | 879 | } | 
|  | 880 |  | 
|  | 881 | /// getByValTypeAlignment - Return the desired alignment for ByVal aggregate | 
|  | 882 | /// function arguments in the caller parameter area. For X86, aggregates | 
| Dale Johannesen | 0c19187 | 2008-02-08 19:48:20 +0000 | [diff] [blame] | 883 | /// that contain SSE vectors are placed at 16-byte boundaries while the rest | 
|  | 884 | /// are at 4-byte boundaries. | 
| Evan Cheng | 2928650 | 2008-01-23 23:17:41 +0000 | [diff] [blame] | 885 | unsigned X86TargetLowering::getByValTypeAlignment(const Type *Ty) const { | 
| Evan Cheng | 1887c1c | 2008-08-21 21:00:15 +0000 | [diff] [blame] | 886 | if (Subtarget->is64Bit()) { | 
|  | 887 | // Max of 8 and alignment of type. | 
| Anton Korobeynikov | bff66b0 | 2008-09-09 18:22:57 +0000 | [diff] [blame] | 888 | unsigned TyAlign = TD->getABITypeAlignment(Ty); | 
| Evan Cheng | 1887c1c | 2008-08-21 21:00:15 +0000 | [diff] [blame] | 889 | if (TyAlign > 8) | 
|  | 890 | return TyAlign; | 
|  | 891 | return 8; | 
|  | 892 | } | 
|  | 893 |  | 
| Evan Cheng | 2928650 | 2008-01-23 23:17:41 +0000 | [diff] [blame] | 894 | unsigned Align = 4; | 
| Dale Johannesen | 0c19187 | 2008-02-08 19:48:20 +0000 | [diff] [blame] | 895 | if (Subtarget->hasSSE1()) | 
|  | 896 | getMaxByValAlign(Ty, Align); | 
| Evan Cheng | 2928650 | 2008-01-23 23:17:41 +0000 | [diff] [blame] | 897 | return Align; | 
|  | 898 | } | 
| Chris Lattner | 2b02a44 | 2007-02-25 08:29:00 +0000 | [diff] [blame] | 899 |  | 
| Evan Cheng | f0df031 | 2008-05-15 08:39:06 +0000 | [diff] [blame] | 900 | /// getOptimalMemOpType - Returns the target specific optimal type for load | 
| Evan Cheng | 0ef8de3 | 2008-05-15 22:13:02 +0000 | [diff] [blame] | 901 | /// and store operations as a result of memset, memcpy, and memmove | 
|  | 902 | /// lowering. It returns MVT::iAny if SelectionDAG should be responsible for | 
| Evan Cheng | f0df031 | 2008-05-15 08:39:06 +0000 | [diff] [blame] | 903 | /// determining it. | 
| Duncan Sands | 83ec4b6 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 904 | MVT | 
| Evan Cheng | f0df031 | 2008-05-15 08:39:06 +0000 | [diff] [blame] | 905 | X86TargetLowering::getOptimalMemOpType(uint64_t Size, unsigned Align, | 
|  | 906 | bool isSrcConst, bool isSrcStr) const { | 
| Chris Lattner | 4002a1b | 2008-10-28 05:49:35 +0000 | [diff] [blame] | 907 | // FIXME: This turns off use of xmm stores for memset/memcpy on targets like | 
|  | 908 | // linux.  This is because the stack realignment code can't handle certain | 
|  | 909 | // cases like PR2962.  This should be removed when PR2962 is fixed. | 
| Bill Wendling | f9abd7e | 2009-03-11 22:30:01 +0000 | [diff] [blame] | 910 | if (!NoImplicitFloat && Subtarget->getStackAlignment() >= 16) { | 
| Chris Lattner | 4002a1b | 2008-10-28 05:49:35 +0000 | [diff] [blame] | 911 | if ((isSrcConst || isSrcStr) && Subtarget->hasSSE2() && Size >= 16) | 
|  | 912 | return MVT::v4i32; | 
|  | 913 | if ((isSrcConst || isSrcStr) && Subtarget->hasSSE1() && Size >= 16) | 
|  | 914 | return MVT::v4f32; | 
|  | 915 | } | 
| Evan Cheng | f0df031 | 2008-05-15 08:39:06 +0000 | [diff] [blame] | 916 | if (Subtarget->is64Bit() && Size >= 8) | 
|  | 917 | return MVT::i64; | 
|  | 918 | return MVT::i32; | 
|  | 919 | } | 
|  | 920 |  | 
| Evan Cheng | cc41586 | 2007-11-09 01:32:10 +0000 | [diff] [blame] | 921 | /// getPICJumpTableRelocaBase - Returns relocation base for the given PIC | 
|  | 922 | /// jumptable. | 
| Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 923 | SDValue X86TargetLowering::getPICJumpTableRelocBase(SDValue Table, | 
| Evan Cheng | cc41586 | 2007-11-09 01:32:10 +0000 | [diff] [blame] | 924 | SelectionDAG &DAG) const { | 
|  | 925 | if (usesGlobalOffsetTable()) | 
| Dale Johannesen | b300d2a | 2009-02-07 00:55:49 +0000 | [diff] [blame] | 926 | return DAG.getGLOBAL_OFFSET_TABLE(getPointerTy()); | 
| Evan Cheng | cc41586 | 2007-11-09 01:32:10 +0000 | [diff] [blame] | 927 | if (!Subtarget->isPICStyleRIPRel()) | 
| Dale Johannesen | b300d2a | 2009-02-07 00:55:49 +0000 | [diff] [blame] | 928 | // This doesn't have DebugLoc associated with it, but is not really the | 
|  | 929 | // same as a Register. | 
|  | 930 | return DAG.getNode(X86ISD::GlobalBaseReg, DebugLoc::getUnknownLoc(), | 
|  | 931 | getPointerTy()); | 
| Evan Cheng | cc41586 | 2007-11-09 01:32:10 +0000 | [diff] [blame] | 932 | return Table; | 
|  | 933 | } | 
|  | 934 |  | 
| Chris Lattner | 2b02a44 | 2007-02-25 08:29:00 +0000 | [diff] [blame] | 935 | //===----------------------------------------------------------------------===// | 
|  | 936 | //               Return Value Calling Convention Implementation | 
|  | 937 | //===----------------------------------------------------------------------===// | 
|  | 938 |  | 
| Chris Lattner | 59ed56b | 2007-02-28 04:55:35 +0000 | [diff] [blame] | 939 | #include "X86GenCallingConv.inc" | 
| Arnold Schwaighofer | c85e171 | 2007-10-11 19:40:01 +0000 | [diff] [blame] | 940 |  | 
| Chris Lattner | 2a9bdd7 | 2007-02-25 09:12:39 +0000 | [diff] [blame] | 941 | /// LowerRET - Lower an ISD::RET node. | 
| Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 942 | SDValue X86TargetLowering::LowerRET(SDValue Op, SelectionDAG &DAG) { | 
| Dale Johannesen | 6f38cb6 | 2009-02-07 19:59:05 +0000 | [diff] [blame] | 943 | DebugLoc dl = Op.getDebugLoc(); | 
| Chris Lattner | 2a9bdd7 | 2007-02-25 09:12:39 +0000 | [diff] [blame] | 944 | assert((Op.getNumOperands() & 1) == 1 && "ISD::RET should have odd # args"); | 
| Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 945 |  | 
| Chris Lattner | 9774c91 | 2007-02-27 05:28:59 +0000 | [diff] [blame] | 946 | SmallVector<CCValAssign, 16> RVLocs; | 
|  | 947 | unsigned CC = DAG.getMachineFunction().getFunction()->getCallingConv(); | 
| Chris Lattner | 52387be | 2007-06-19 00:13:10 +0000 | [diff] [blame] | 948 | bool isVarArg = DAG.getMachineFunction().getFunction()->isVarArg(); | 
|  | 949 | CCState CCInfo(CC, isVarArg, getTargetMachine(), RVLocs); | 
| Gabor Greif | ba36cb5 | 2008-08-28 21:40:38 +0000 | [diff] [blame] | 950 | CCInfo.AnalyzeReturn(Op.getNode(), RetCC_X86); | 
| Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 951 |  | 
| Chris Lattner | 2a9bdd7 | 2007-02-25 09:12:39 +0000 | [diff] [blame] | 952 | // If this is the first return lowered for this function, add the regs to the | 
|  | 953 | // liveout set for the function. | 
| Chris Lattner | 84bc542 | 2007-12-31 04:13:23 +0000 | [diff] [blame] | 954 | if (DAG.getMachineFunction().getRegInfo().liveout_empty()) { | 
| Chris Lattner | 9774c91 | 2007-02-27 05:28:59 +0000 | [diff] [blame] | 955 | for (unsigned i = 0; i != RVLocs.size(); ++i) | 
|  | 956 | if (RVLocs[i].isRegLoc()) | 
| Chris Lattner | 84bc542 | 2007-12-31 04:13:23 +0000 | [diff] [blame] | 957 | DAG.getMachineFunction().getRegInfo().addLiveOut(RVLocs[i].getLocReg()); | 
| Chris Lattner | 2a9bdd7 | 2007-02-25 09:12:39 +0000 | [diff] [blame] | 958 | } | 
| Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 959 | SDValue Chain = Op.getOperand(0); | 
| Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 960 |  | 
| Arnold Schwaighofer | c85e171 | 2007-10-11 19:40:01 +0000 | [diff] [blame] | 961 | // Handle tail call return. | 
| Arnold Schwaighofer | 30e62c0 | 2008-04-30 09:16:33 +0000 | [diff] [blame] | 962 | Chain = GetPossiblePreceedingTailCall(Chain, X86ISD::TAILCALL); | 
| Arnold Schwaighofer | c85e171 | 2007-10-11 19:40:01 +0000 | [diff] [blame] | 963 | if (Chain.getOpcode() == X86ISD::TAILCALL) { | 
| Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 964 | SDValue TailCall = Chain; | 
|  | 965 | SDValue TargetAddress = TailCall.getOperand(1); | 
|  | 966 | SDValue StackAdjustment = TailCall.getOperand(2); | 
| Chris Lattner | b4a6eaa | 2008-01-16 05:52:18 +0000 | [diff] [blame] | 967 | assert(((TargetAddress.getOpcode() == ISD::Register && | 
| Arnold Schwaighofer | 290ae03 | 2008-09-22 14:50:07 +0000 | [diff] [blame] | 968 | (cast<RegisterSDNode>(TargetAddress)->getReg() == X86::EAX || | 
| Arnold Schwaighofer | c85e171 | 2007-10-11 19:40:01 +0000 | [diff] [blame] | 969 | cast<RegisterSDNode>(TargetAddress)->getReg() == X86::R9)) || | 
| Bill Wendling | 056292f | 2008-09-16 21:48:12 +0000 | [diff] [blame] | 970 | TargetAddress.getOpcode() == ISD::TargetExternalSymbol || | 
| Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 971 | TargetAddress.getOpcode() == ISD::TargetGlobalAddress) && | 
| Arnold Schwaighofer | c85e171 | 2007-10-11 19:40:01 +0000 | [diff] [blame] | 972 | "Expecting an global address, external symbol, or register"); | 
| Chris Lattner | b4a6eaa | 2008-01-16 05:52:18 +0000 | [diff] [blame] | 973 | assert(StackAdjustment.getOpcode() == ISD::Constant && | 
|  | 974 | "Expecting a const value"); | 
| Arnold Schwaighofer | c85e171 | 2007-10-11 19:40:01 +0000 | [diff] [blame] | 975 |  | 
| Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 976 | SmallVector<SDValue,8> Operands; | 
| Arnold Schwaighofer | c85e171 | 2007-10-11 19:40:01 +0000 | [diff] [blame] | 977 | Operands.push_back(Chain.getOperand(0)); | 
|  | 978 | Operands.push_back(TargetAddress); | 
|  | 979 | Operands.push_back(StackAdjustment); | 
|  | 980 | // Copy registers used by the call. Last operand is a flag so it is not | 
|  | 981 | // copied. | 
| Arnold Schwaighofer | 448175f | 2007-10-16 09:05:00 +0000 | [diff] [blame] | 982 | for (unsigned i=3; i < TailCall.getNumOperands()-1; i++) { | 
| Arnold Schwaighofer | c85e171 | 2007-10-11 19:40:01 +0000 | [diff] [blame] | 983 | Operands.push_back(Chain.getOperand(i)); | 
|  | 984 | } | 
| Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 985 | return DAG.getNode(X86ISD::TC_RETURN, dl, MVT::Other, &Operands[0], | 
| Arnold Schwaighofer | 448175f | 2007-10-16 09:05:00 +0000 | [diff] [blame] | 986 | Operands.size()); | 
| Arnold Schwaighofer | c85e171 | 2007-10-11 19:40:01 +0000 | [diff] [blame] | 987 | } | 
| Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 988 |  | 
| Arnold Schwaighofer | c85e171 | 2007-10-11 19:40:01 +0000 | [diff] [blame] | 989 | // Regular return. | 
| Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 990 | SDValue Flag; | 
| Arnold Schwaighofer | c85e171 | 2007-10-11 19:40:01 +0000 | [diff] [blame] | 991 |  | 
| Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 992 | SmallVector<SDValue, 6> RetOps; | 
| Chris Lattner | 447ff68 | 2008-03-11 03:23:40 +0000 | [diff] [blame] | 993 | RetOps.push_back(Chain); // Operand #0 = Chain (updated below) | 
|  | 994 | // Operand #1 = Bytes To Pop | 
|  | 995 | RetOps.push_back(DAG.getConstant(getBytesToPopOnReturn(), MVT::i16)); | 
| Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 996 |  | 
| Chris Lattner | 2a9bdd7 | 2007-02-25 09:12:39 +0000 | [diff] [blame] | 997 | // Copy the result values into the output registers. | 
| Chris Lattner | 8e6da15 | 2008-03-10 21:08:41 +0000 | [diff] [blame] | 998 | for (unsigned i = 0; i != RVLocs.size(); ++i) { | 
|  | 999 | CCValAssign &VA = RVLocs[i]; | 
|  | 1000 | assert(VA.isRegLoc() && "Can only return in registers!"); | 
| Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1001 | SDValue ValToCopy = Op.getOperand(i*2+1); | 
| Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 1002 |  | 
| Chris Lattner | 447ff68 | 2008-03-11 03:23:40 +0000 | [diff] [blame] | 1003 | // Returns in ST0/ST1 are handled specially: these are pushed as operands to | 
|  | 1004 | // the RET instruction and handled by the FP Stackifier. | 
| Dan Gohman | 37eed79 | 2009-02-04 17:28:58 +0000 | [diff] [blame] | 1005 | if (VA.getLocReg() == X86::ST0 || | 
|  | 1006 | VA.getLocReg() == X86::ST1) { | 
| Chris Lattner | 447ff68 | 2008-03-11 03:23:40 +0000 | [diff] [blame] | 1007 | // If this is a copy from an xmm register to ST(0), use an FPExtend to | 
|  | 1008 | // change the value to the FP stack register class. | 
| Dan Gohman | 37eed79 | 2009-02-04 17:28:58 +0000 | [diff] [blame] | 1009 | if (isScalarFPTypeInSSEReg(VA.getValVT())) | 
| Dale Johannesen | ace1610 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 1010 | ValToCopy = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f80, ValToCopy); | 
| Chris Lattner | 447ff68 | 2008-03-11 03:23:40 +0000 | [diff] [blame] | 1011 | RetOps.push_back(ValToCopy); | 
|  | 1012 | // Don't emit a copytoreg. | 
|  | 1013 | continue; | 
|  | 1014 | } | 
| Dale Johannesen | a68f901 | 2008-06-24 22:01:44 +0000 | [diff] [blame] | 1015 |  | 
| Evan Cheng | 242b38b | 2009-02-23 09:03:22 +0000 | [diff] [blame] | 1016 | // 64-bit vector (MMX) values are returned in XMM0 / XMM1 except for v1i64 | 
|  | 1017 | // which is returned in RAX / RDX. | 
| Evan Cheng | 6140a8b | 2009-02-22 08:05:12 +0000 | [diff] [blame] | 1018 | if (Subtarget->is64Bit()) { | 
|  | 1019 | MVT ValVT = ValToCopy.getValueType(); | 
| Evan Cheng | 242b38b | 2009-02-23 09:03:22 +0000 | [diff] [blame] | 1020 | if (ValVT.isVector() && ValVT.getSizeInBits() == 64) { | 
| Evan Cheng | 6140a8b | 2009-02-22 08:05:12 +0000 | [diff] [blame] | 1021 | ValToCopy = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i64, ValToCopy); | 
| Evan Cheng | 242b38b | 2009-02-23 09:03:22 +0000 | [diff] [blame] | 1022 | if (VA.getLocReg() == X86::XMM0 || VA.getLocReg() == X86::XMM1) | 
|  | 1023 | ValToCopy = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i64, ValToCopy); | 
|  | 1024 | } | 
| Evan Cheng | 6140a8b | 2009-02-22 08:05:12 +0000 | [diff] [blame] | 1025 | } | 
|  | 1026 |  | 
| Dale Johannesen | dd64c41 | 2009-02-04 00:33:20 +0000 | [diff] [blame] | 1027 | Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), ValToCopy, Flag); | 
| Chris Lattner | 2a9bdd7 | 2007-02-25 09:12:39 +0000 | [diff] [blame] | 1028 | Flag = Chain.getValue(1); | 
|  | 1029 | } | 
| Dan Gohman | 61a9213 | 2008-04-21 23:59:07 +0000 | [diff] [blame] | 1030 |  | 
|  | 1031 | // The x86-64 ABI for returning structs by value requires that we copy | 
|  | 1032 | // the sret argument into %rax for the return. We saved the argument into | 
|  | 1033 | // a virtual register in the entry block, so now we copy the value out | 
|  | 1034 | // and into %rax. | 
|  | 1035 | if (Subtarget->is64Bit() && | 
|  | 1036 | DAG.getMachineFunction().getFunction()->hasStructRetAttr()) { | 
|  | 1037 | MachineFunction &MF = DAG.getMachineFunction(); | 
|  | 1038 | X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>(); | 
|  | 1039 | unsigned Reg = FuncInfo->getSRetReturnReg(); | 
|  | 1040 | if (!Reg) { | 
|  | 1041 | Reg = MF.getRegInfo().createVirtualRegister(getRegClassFor(MVT::i64)); | 
|  | 1042 | FuncInfo->setSRetReturnReg(Reg); | 
|  | 1043 | } | 
| Dale Johannesen | dd64c41 | 2009-02-04 00:33:20 +0000 | [diff] [blame] | 1044 | SDValue Val = DAG.getCopyFromReg(Chain, dl, Reg, getPointerTy()); | 
| Dan Gohman | 61a9213 | 2008-04-21 23:59:07 +0000 | [diff] [blame] | 1045 |  | 
| Dale Johannesen | dd64c41 | 2009-02-04 00:33:20 +0000 | [diff] [blame] | 1046 | Chain = DAG.getCopyToReg(Chain, dl, X86::RAX, Val, Flag); | 
| Dan Gohman | 61a9213 | 2008-04-21 23:59:07 +0000 | [diff] [blame] | 1047 | Flag = Chain.getValue(1); | 
|  | 1048 | } | 
| Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 1049 |  | 
| Chris Lattner | 447ff68 | 2008-03-11 03:23:40 +0000 | [diff] [blame] | 1050 | RetOps[0] = Chain;  // Update chain. | 
|  | 1051 |  | 
|  | 1052 | // Add the flag if we have it. | 
| Gabor Greif | ba36cb5 | 2008-08-28 21:40:38 +0000 | [diff] [blame] | 1053 | if (Flag.getNode()) | 
| Chris Lattner | 447ff68 | 2008-03-11 03:23:40 +0000 | [diff] [blame] | 1054 | RetOps.push_back(Flag); | 
| Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 1055 |  | 
|  | 1056 | return DAG.getNode(X86ISD::RET_FLAG, dl, | 
| Dale Johannesen | ace1610 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 1057 | MVT::Other, &RetOps[0], RetOps.size()); | 
| Chris Lattner | 2a9bdd7 | 2007-02-25 09:12:39 +0000 | [diff] [blame] | 1058 | } | 
|  | 1059 |  | 
|  | 1060 |  | 
| Chris Lattner | 3085e15 | 2007-02-25 08:59:22 +0000 | [diff] [blame] | 1061 | /// LowerCallResult - Lower the result values of an ISD::CALL into the | 
|  | 1062 | /// appropriate copies out of appropriate physical registers.  This assumes that | 
|  | 1063 | /// Chain/InFlag are the input chain/flag to use, and that TheCall is the call | 
|  | 1064 | /// being lowered.  The returns a SDNode with the same number of values as the | 
|  | 1065 | /// ISD::CALL. | 
|  | 1066 | SDNode *X86TargetLowering:: | 
| Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 1067 | LowerCallResult(SDValue Chain, SDValue InFlag, CallSDNode *TheCall, | 
| Chris Lattner | 3085e15 | 2007-02-25 08:59:22 +0000 | [diff] [blame] | 1068 | unsigned CallingConv, SelectionDAG &DAG) { | 
| Dale Johannesen | ace1610 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 1069 |  | 
| Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 1070 | DebugLoc dl = TheCall->getDebugLoc(); | 
| Chris Lattner | e32bbf6 | 2007-02-28 07:09:55 +0000 | [diff] [blame] | 1071 | // Assign locations to each value returned by this call. | 
| Chris Lattner | 9774c91 | 2007-02-27 05:28:59 +0000 | [diff] [blame] | 1072 | SmallVector<CCValAssign, 16> RVLocs; | 
| Dan Gohman | 095cc29 | 2008-09-13 01:54:27 +0000 | [diff] [blame] | 1073 | bool isVarArg = TheCall->isVarArg(); | 
| Torok Edwin | 3f142c3 | 2009-02-01 18:15:56 +0000 | [diff] [blame] | 1074 | bool Is64Bit = Subtarget->is64Bit(); | 
| Chris Lattner | 52387be | 2007-06-19 00:13:10 +0000 | [diff] [blame] | 1075 | CCState CCInfo(CallingConv, isVarArg, getTargetMachine(), RVLocs); | 
| Chris Lattner | e32bbf6 | 2007-02-28 07:09:55 +0000 | [diff] [blame] | 1076 | CCInfo.AnalyzeCallResult(TheCall, RetCC_X86); | 
|  | 1077 |  | 
| Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1078 | SmallVector<SDValue, 8> ResultVals; | 
| Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 1079 |  | 
| Chris Lattner | 3085e15 | 2007-02-25 08:59:22 +0000 | [diff] [blame] | 1080 | // Copy all of the result registers out of their specified physreg. | 
| Chris Lattner | 8e6da15 | 2008-03-10 21:08:41 +0000 | [diff] [blame] | 1081 | for (unsigned i = 0; i != RVLocs.size(); ++i) { | 
| Dan Gohman | 37eed79 | 2009-02-04 17:28:58 +0000 | [diff] [blame] | 1082 | CCValAssign &VA = RVLocs[i]; | 
|  | 1083 | MVT CopyVT = VA.getValVT(); | 
| Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 1084 |  | 
| Torok Edwin | 3f142c3 | 2009-02-01 18:15:56 +0000 | [diff] [blame] | 1085 | // If this is x86-64, and we disabled SSE, we can't return FP values | 
| Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 1086 | if ((CopyVT == MVT::f32 || CopyVT == MVT::f64) && | 
| Torok Edwin | 3f142c3 | 2009-02-01 18:15:56 +0000 | [diff] [blame] | 1087 | ((Is64Bit || TheCall->isInreg()) && !Subtarget->hasSSE1())) { | 
|  | 1088 | cerr << "SSE register return with SSE disabled\n"; | 
|  | 1089 | exit(1); | 
|  | 1090 | } | 
|  | 1091 |  | 
| Chris Lattner | 8e6da15 | 2008-03-10 21:08:41 +0000 | [diff] [blame] | 1092 | // If this is a call to a function that returns an fp value on the floating | 
|  | 1093 | // point stack, but where we prefer to use the value in xmm registers, copy | 
|  | 1094 | // it out as F80 and use a truncate to move it from fp stack reg to xmm reg. | 
| Dan Gohman | 37eed79 | 2009-02-04 17:28:58 +0000 | [diff] [blame] | 1095 | if ((VA.getLocReg() == X86::ST0 || | 
|  | 1096 | VA.getLocReg() == X86::ST1) && | 
|  | 1097 | isScalarFPTypeInSSEReg(VA.getValVT())) { | 
| Chris Lattner | 8e6da15 | 2008-03-10 21:08:41 +0000 | [diff] [blame] | 1098 | CopyVT = MVT::f80; | 
| Chris Lattner | 3085e15 | 2007-02-25 08:59:22 +0000 | [diff] [blame] | 1099 | } | 
| Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 1100 |  | 
| Evan Cheng | 79fb3b4 | 2009-02-20 20:43:02 +0000 | [diff] [blame] | 1101 | SDValue Val; | 
|  | 1102 | if (Is64Bit && CopyVT.isVector() && CopyVT.getSizeInBits() == 64) { | 
| Evan Cheng | 242b38b | 2009-02-23 09:03:22 +0000 | [diff] [blame] | 1103 | // For x86-64, MMX values are returned in XMM0 / XMM1 except for v1i64. | 
|  | 1104 | if (VA.getLocReg() == X86::XMM0 || VA.getLocReg() == X86::XMM1) { | 
|  | 1105 | Chain = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), | 
|  | 1106 | MVT::v2i64, InFlag).getValue(1); | 
|  | 1107 | Val = Chain.getValue(0); | 
|  | 1108 | Val = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i64, | 
|  | 1109 | Val, DAG.getConstant(0, MVT::i64)); | 
|  | 1110 | } else { | 
|  | 1111 | Chain = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), | 
|  | 1112 | MVT::i64, InFlag).getValue(1); | 
|  | 1113 | Val = Chain.getValue(0); | 
|  | 1114 | } | 
| Evan Cheng | 79fb3b4 | 2009-02-20 20:43:02 +0000 | [diff] [blame] | 1115 | Val = DAG.getNode(ISD::BIT_CONVERT, dl, CopyVT, Val); | 
|  | 1116 | } else { | 
|  | 1117 | Chain = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), | 
|  | 1118 | CopyVT, InFlag).getValue(1); | 
|  | 1119 | Val = Chain.getValue(0); | 
|  | 1120 | } | 
| Chris Lattner | 8e6da15 | 2008-03-10 21:08:41 +0000 | [diff] [blame] | 1121 | InFlag = Chain.getValue(2); | 
| Chris Lattner | 112dedc | 2007-12-29 06:41:28 +0000 | [diff] [blame] | 1122 |  | 
| Dan Gohman | 37eed79 | 2009-02-04 17:28:58 +0000 | [diff] [blame] | 1123 | if (CopyVT != VA.getValVT()) { | 
| Chris Lattner | 8e6da15 | 2008-03-10 21:08:41 +0000 | [diff] [blame] | 1124 | // Round the F80 the right size, which also moves to the appropriate xmm | 
|  | 1125 | // register. | 
| Dan Gohman | 37eed79 | 2009-02-04 17:28:58 +0000 | [diff] [blame] | 1126 | Val = DAG.getNode(ISD::FP_ROUND, dl, VA.getValVT(), Val, | 
| Chris Lattner | 8e6da15 | 2008-03-10 21:08:41 +0000 | [diff] [blame] | 1127 | // This truncation won't change the value. | 
|  | 1128 | DAG.getIntPtrConstant(1)); | 
|  | 1129 | } | 
| Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 1130 |  | 
| Chris Lattner | 8e6da15 | 2008-03-10 21:08:41 +0000 | [diff] [blame] | 1131 | ResultVals.push_back(Val); | 
| Chris Lattner | 3085e15 | 2007-02-25 08:59:22 +0000 | [diff] [blame] | 1132 | } | 
| Duncan Sands | 4bdcb61 | 2008-07-02 17:40:58 +0000 | [diff] [blame] | 1133 |  | 
| Chris Lattner | 3085e15 | 2007-02-25 08:59:22 +0000 | [diff] [blame] | 1134 | // Merge everything together with a MERGE_VALUES node. | 
|  | 1135 | ResultVals.push_back(Chain); | 
| Dale Johannesen | ace1610 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 1136 | return DAG.getNode(ISD::MERGE_VALUES, dl, TheCall->getVTList(), | 
|  | 1137 | &ResultVals[0], ResultVals.size()).getNode(); | 
| Chris Lattner | 2b02a44 | 2007-02-25 08:29:00 +0000 | [diff] [blame] | 1138 | } | 
|  | 1139 |  | 
|  | 1140 |  | 
| Chris Lattner | dbdbf0c | 2005-11-15 00:40:23 +0000 | [diff] [blame] | 1141 | //===----------------------------------------------------------------------===// | 
| Arnold Schwaighofer | c85e171 | 2007-10-11 19:40:01 +0000 | [diff] [blame] | 1142 | //                C & StdCall & Fast Calling Convention implementation | 
| Chris Lattner | dbdbf0c | 2005-11-15 00:40:23 +0000 | [diff] [blame] | 1143 | //===----------------------------------------------------------------------===// | 
| Anton Korobeynikov | b10308e | 2007-01-28 13:31:35 +0000 | [diff] [blame] | 1144 | //  StdCall calling convention seems to be standard for many Windows' API | 
|  | 1145 | //  routines and around. It differs from C calling convention just a little: | 
|  | 1146 | //  callee should clean up the stack, not caller. Symbols should be also | 
|  | 1147 | //  decorated in some fancy way :) It doesn't support any vector arguments. | 
| Arnold Schwaighofer | c85e171 | 2007-10-11 19:40:01 +0000 | [diff] [blame] | 1148 | //  For info on fast calling convention see Fast Calling Convention (tail call) | 
|  | 1149 | //  implementation LowerX86_32FastCCCallTo. | 
| Chris Lattner | dbdbf0c | 2005-11-15 00:40:23 +0000 | [diff] [blame] | 1150 |  | 
| Arnold Schwaighofer | 16a3e52 | 2008-02-26 17:50:59 +0000 | [diff] [blame] | 1151 | /// CallIsStructReturn - Determines whether a CALL node uses struct return | 
|  | 1152 | /// semantics. | 
| Dan Gohman | 095cc29 | 2008-09-13 01:54:27 +0000 | [diff] [blame] | 1153 | static bool CallIsStructReturn(CallSDNode *TheCall) { | 
|  | 1154 | unsigned NumOps = TheCall->getNumArgs(); | 
| Gordon Henriksen | 8673766 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 1155 | if (!NumOps) | 
|  | 1156 | return false; | 
| Duncan Sands | 276dcbd | 2008-03-21 09:14:45 +0000 | [diff] [blame] | 1157 |  | 
| Dan Gohman | 095cc29 | 2008-09-13 01:54:27 +0000 | [diff] [blame] | 1158 | return TheCall->getArgFlags(0).isSRet(); | 
| Gordon Henriksen | 8673766 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 1159 | } | 
|  | 1160 |  | 
| Arnold Schwaighofer | 16a3e52 | 2008-02-26 17:50:59 +0000 | [diff] [blame] | 1161 | /// ArgsAreStructReturn - Determines whether a FORMAL_ARGUMENTS node uses struct | 
|  | 1162 | /// return semantics. | 
| Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1163 | static bool ArgsAreStructReturn(SDValue Op) { | 
| Gabor Greif | ba36cb5 | 2008-08-28 21:40:38 +0000 | [diff] [blame] | 1164 | unsigned NumArgs = Op.getNode()->getNumValues() - 1; | 
| Gordon Henriksen | 8673766 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 1165 | if (!NumArgs) | 
|  | 1166 | return false; | 
| Duncan Sands | 276dcbd | 2008-03-21 09:14:45 +0000 | [diff] [blame] | 1167 |  | 
|  | 1168 | return cast<ARG_FLAGSSDNode>(Op.getOperand(3))->getArgFlags().isSRet(); | 
| Gordon Henriksen | 8673766 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 1169 | } | 
|  | 1170 |  | 
| Arnold Schwaighofer | 4b5324a | 2008-04-12 18:11:06 +0000 | [diff] [blame] | 1171 | /// IsCalleePop - Determines whether a CALL or FORMAL_ARGUMENTS node requires | 
|  | 1172 | /// the callee to pop its own arguments. Callee pop is necessary to support tail | 
| Arnold Schwaighofer | 16a3e52 | 2008-02-26 17:50:59 +0000 | [diff] [blame] | 1173 | /// calls. | 
| Dan Gohman | 095cc29 | 2008-09-13 01:54:27 +0000 | [diff] [blame] | 1174 | bool X86TargetLowering::IsCalleePop(bool IsVarArg, unsigned CallingConv) { | 
| Gordon Henriksen | 8673766 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 1175 | if (IsVarArg) | 
|  | 1176 | return false; | 
|  | 1177 |  | 
| Dan Gohman | 095cc29 | 2008-09-13 01:54:27 +0000 | [diff] [blame] | 1178 | switch (CallingConv) { | 
| Gordon Henriksen | 8673766 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 1179 | default: | 
|  | 1180 | return false; | 
|  | 1181 | case CallingConv::X86_StdCall: | 
|  | 1182 | return !Subtarget->is64Bit(); | 
|  | 1183 | case CallingConv::X86_FastCall: | 
|  | 1184 | return !Subtarget->is64Bit(); | 
|  | 1185 | case CallingConv::Fast: | 
|  | 1186 | return PerformTailCallOpt; | 
|  | 1187 | } | 
|  | 1188 | } | 
|  | 1189 |  | 
| Dan Gohman | 095cc29 | 2008-09-13 01:54:27 +0000 | [diff] [blame] | 1190 | /// CCAssignFnForNode - Selects the correct CCAssignFn for a the | 
|  | 1191 | /// given CallingConvention value. | 
|  | 1192 | CCAssignFn *X86TargetLowering::CCAssignFnForNode(unsigned CC) const { | 
| Anton Korobeynikov | 7c1c261 | 2008-02-20 11:22:39 +0000 | [diff] [blame] | 1193 | if (Subtarget->is64Bit()) { | 
| Anton Korobeynikov | 1a979d9 | 2008-03-22 20:57:27 +0000 | [diff] [blame] | 1194 | if (Subtarget->isTargetWin64()) | 
| Anton Korobeynikov | 8f88cb0 | 2008-03-22 20:37:30 +0000 | [diff] [blame] | 1195 | return CC_X86_Win64_C; | 
| Evan Cheng | e9ac9e6 | 2008-09-07 09:07:23 +0000 | [diff] [blame] | 1196 | else if (CC == CallingConv::Fast && PerformTailCallOpt) | 
|  | 1197 | return CC_X86_64_TailCall; | 
|  | 1198 | else | 
|  | 1199 | return CC_X86_64_C; | 
| Anton Korobeynikov | 7c1c261 | 2008-02-20 11:22:39 +0000 | [diff] [blame] | 1200 | } | 
|  | 1201 |  | 
| Gordon Henriksen | 8673766 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 1202 | if (CC == CallingConv::X86_FastCall) | 
|  | 1203 | return CC_X86_32_FastCall; | 
| Evan Cheng | b188dd9 | 2008-09-10 18:25:29 +0000 | [diff] [blame] | 1204 | else if (CC == CallingConv::Fast) | 
|  | 1205 | return CC_X86_32_FastCC; | 
| Gordon Henriksen | 8673766 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 1206 | else | 
|  | 1207 | return CC_X86_32_C; | 
|  | 1208 | } | 
|  | 1209 |  | 
| Arnold Schwaighofer | 16a3e52 | 2008-02-26 17:50:59 +0000 | [diff] [blame] | 1210 | /// NameDecorationForFORMAL_ARGUMENTS - Selects the appropriate decoration to | 
|  | 1211 | /// apply to a MachineFunction containing a given FORMAL_ARGUMENTS node. | 
| Gordon Henriksen | 8673766 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 1212 | NameDecorationStyle | 
| Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1213 | X86TargetLowering::NameDecorationForFORMAL_ARGUMENTS(SDValue Op) { | 
| Dan Gohman | f5aeb1a | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 1214 | unsigned CC = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue(); | 
| Gordon Henriksen | 8673766 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 1215 | if (CC == CallingConv::X86_FastCall) | 
|  | 1216 | return FastCall; | 
|  | 1217 | else if (CC == CallingConv::X86_StdCall) | 
|  | 1218 | return StdCall; | 
|  | 1219 | return None; | 
|  | 1220 | } | 
|  | 1221 |  | 
| Arnold Schwaighofer | c8ab8cd | 2008-01-11 16:49:42 +0000 | [diff] [blame] | 1222 |  | 
| Arnold Schwaighofer | 258bb1b | 2008-02-26 22:21:54 +0000 | [diff] [blame] | 1223 | /// CallRequiresGOTInRegister - Check whether the call requires the GOT pointer | 
|  | 1224 | /// in a register before calling. | 
|  | 1225 | bool X86TargetLowering::CallRequiresGOTPtrInReg(bool Is64Bit, bool IsTailCall) { | 
|  | 1226 | return !IsTailCall && !Is64Bit && | 
|  | 1227 | getTargetMachine().getRelocationModel() == Reloc::PIC_ && | 
|  | 1228 | Subtarget->isPICStyleGOT(); | 
|  | 1229 | } | 
|  | 1230 |  | 
| Arnold Schwaighofer | 258bb1b | 2008-02-26 22:21:54 +0000 | [diff] [blame] | 1231 | /// CallRequiresFnAddressInReg - Check whether the call requires the function | 
|  | 1232 | /// address to be loaded in a register. | 
| Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 1233 | bool | 
| Arnold Schwaighofer | 258bb1b | 2008-02-26 22:21:54 +0000 | [diff] [blame] | 1234 | X86TargetLowering::CallRequiresFnAddressInReg(bool Is64Bit, bool IsTailCall) { | 
| Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 1235 | return !Is64Bit && IsTailCall && | 
| Arnold Schwaighofer | 258bb1b | 2008-02-26 22:21:54 +0000 | [diff] [blame] | 1236 | getTargetMachine().getRelocationModel() == Reloc::PIC_ && | 
|  | 1237 | Subtarget->isPICStyleGOT(); | 
|  | 1238 | } | 
|  | 1239 |  | 
| Arnold Schwaighofer | 16a3e52 | 2008-02-26 17:50:59 +0000 | [diff] [blame] | 1240 | /// CreateCopyOfByValArgument - Make a copy of an aggregate at address specified | 
|  | 1241 | /// by "Src" to address "Dst" with size and alignment information specified by | 
| Arnold Schwaighofer | 4b5324a | 2008-04-12 18:11:06 +0000 | [diff] [blame] | 1242 | /// the specific parameter attribute. The copy will be passed as a byval | 
|  | 1243 | /// function parameter. | 
| Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 1244 | static SDValue | 
| Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1245 | CreateCopyOfByValArgument(SDValue Src, SDValue Dst, SDValue Chain, | 
| Dale Johannesen | dd64c41 | 2009-02-04 00:33:20 +0000 | [diff] [blame] | 1246 | ISD::ArgFlagsTy Flags, SelectionDAG &DAG, | 
|  | 1247 | DebugLoc dl) { | 
| Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1248 | SDValue SizeNode     = DAG.getConstant(Flags.getByValSize(), MVT::i32); | 
| Dale Johannesen | dd64c41 | 2009-02-04 00:33:20 +0000 | [diff] [blame] | 1249 | return DAG.getMemcpy(Chain, dl, Dst, Src, SizeNode, Flags.getByValAlign(), | 
| Arnold Schwaighofer | 30e62c0 | 2008-04-30 09:16:33 +0000 | [diff] [blame] | 1250 | /*AlwaysInline=*/true, NULL, 0, NULL, 0); | 
| Arnold Schwaighofer | c8ab8cd | 2008-01-11 16:49:42 +0000 | [diff] [blame] | 1251 | } | 
|  | 1252 |  | 
| Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1253 | SDValue X86TargetLowering::LowerMemArgument(SDValue Op, SelectionDAG &DAG, | 
| Rafael Espindola | 7effac5 | 2007-09-14 15:48:13 +0000 | [diff] [blame] | 1254 | const CCValAssign &VA, | 
|  | 1255 | MachineFrameInfo *MFI, | 
| Arnold Schwaighofer | 865c681 | 2008-02-26 09:19:59 +0000 | [diff] [blame] | 1256 | unsigned CC, | 
| Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1257 | SDValue Root, unsigned i) { | 
| Rafael Espindola | 7effac5 | 2007-09-14 15:48:13 +0000 | [diff] [blame] | 1258 | // Create the nodes corresponding to a load from this parameter slot. | 
| Duncan Sands | 276dcbd | 2008-03-21 09:14:45 +0000 | [diff] [blame] | 1259 | ISD::ArgFlagsTy Flags = | 
|  | 1260 | cast<ARG_FLAGSSDNode>(Op.getOperand(3 + i))->getArgFlags(); | 
| Arnold Schwaighofer | 865c681 | 2008-02-26 09:19:59 +0000 | [diff] [blame] | 1261 | bool AlwaysUseMutable = (CC==CallingConv::Fast) && PerformTailCallOpt; | 
| Duncan Sands | 276dcbd | 2008-03-21 09:14:45 +0000 | [diff] [blame] | 1262 | bool isImmutable = !AlwaysUseMutable && !Flags.isByVal(); | 
| Evan Cheng | e70bb59 | 2008-01-10 02:24:25 +0000 | [diff] [blame] | 1263 |  | 
| Arnold Schwaighofer | 865c681 | 2008-02-26 09:19:59 +0000 | [diff] [blame] | 1264 | // FIXME: For now, all byval parameter objects are marked mutable. This can be | 
| Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 1265 | // changed with more analysis. | 
| Arnold Schwaighofer | 865c681 | 2008-02-26 09:19:59 +0000 | [diff] [blame] | 1266 | // In case of tail call optimization mark all arguments mutable. Since they | 
|  | 1267 | // could be overwritten by lowering of arguments in case of a tail call. | 
| Duncan Sands | 83ec4b6 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 1268 | int FI = MFI->CreateFixedObject(VA.getValVT().getSizeInBits()/8, | 
| Arnold Schwaighofer | 865c681 | 2008-02-26 09:19:59 +0000 | [diff] [blame] | 1269 | VA.getLocMemOffset(), isImmutable); | 
| Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1270 | SDValue FIN = DAG.getFrameIndex(FI, getPointerTy()); | 
| Duncan Sands | 276dcbd | 2008-03-21 09:14:45 +0000 | [diff] [blame] | 1271 | if (Flags.isByVal()) | 
| Rafael Espindola | 7effac5 | 2007-09-14 15:48:13 +0000 | [diff] [blame] | 1272 | return FIN; | 
| Dale Johannesen | 6f38cb6 | 2009-02-07 19:59:05 +0000 | [diff] [blame] | 1273 | return DAG.getLoad(VA.getValVT(), Op.getDebugLoc(), Root, FIN, | 
| Dan Gohman | a54cf17 | 2008-07-11 22:44:52 +0000 | [diff] [blame] | 1274 | PseudoSourceValue::getFixedStack(FI), 0); | 
| Rafael Espindola | 7effac5 | 2007-09-14 15:48:13 +0000 | [diff] [blame] | 1275 | } | 
|  | 1276 |  | 
| Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1277 | SDValue | 
|  | 1278 | X86TargetLowering::LowerFORMAL_ARGUMENTS(SDValue Op, SelectionDAG &DAG) { | 
| Evan Cheng | 1bc7804 | 2006-04-26 01:20:17 +0000 | [diff] [blame] | 1279 | MachineFunction &MF = DAG.getMachineFunction(); | 
| Gordon Henriksen | 8673766 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 1280 | X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>(); | 
| Dale Johannesen | 6f38cb6 | 2009-02-07 19:59:05 +0000 | [diff] [blame] | 1281 | DebugLoc dl = Op.getDebugLoc(); | 
| Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 1282 |  | 
| Gordon Henriksen | 8673766 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 1283 | const Function* Fn = MF.getFunction(); | 
|  | 1284 | if (Fn->hasExternalLinkage() && | 
|  | 1285 | Subtarget->isTargetCygMing() && | 
|  | 1286 | Fn->getName() == "main") | 
|  | 1287 | FuncInfo->setForceFramePointer(true); | 
|  | 1288 |  | 
|  | 1289 | // Decorate the function name. | 
|  | 1290 | FuncInfo->setDecorationStyle(NameDecorationForFORMAL_ARGUMENTS(Op)); | 
| Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 1291 |  | 
| Evan Cheng | 1bc7804 | 2006-04-26 01:20:17 +0000 | [diff] [blame] | 1292 | MachineFrameInfo *MFI = MF.getFrameInfo(); | 
| Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1293 | SDValue Root = Op.getOperand(0); | 
| Dan Gohman | f5aeb1a | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 1294 | bool isVarArg = cast<ConstantSDNode>(Op.getOperand(2))->getZExtValue() != 0; | 
| Arnold Schwaighofer | c85e171 | 2007-10-11 19:40:01 +0000 | [diff] [blame] | 1295 | unsigned CC = MF.getFunction()->getCallingConv(); | 
| Gordon Henriksen | 8673766 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 1296 | bool Is64Bit = Subtarget->is64Bit(); | 
| Anton Korobeynikov | 998a5bc | 2008-04-27 23:15:03 +0000 | [diff] [blame] | 1297 | bool IsWin64 = Subtarget->isTargetWin64(); | 
| Gordon Henriksen | ae636f8 | 2008-01-03 16:47:34 +0000 | [diff] [blame] | 1298 |  | 
|  | 1299 | assert(!(isVarArg && CC == CallingConv::Fast) && | 
|  | 1300 | "Var args not supported with calling convention fastcc"); | 
|  | 1301 |  | 
| Chris Lattner | 638402b | 2007-02-28 07:00:42 +0000 | [diff] [blame] | 1302 | // Assign locations to all of the incoming arguments. | 
| Chris Lattner | f39f771 | 2007-02-28 05:46:49 +0000 | [diff] [blame] | 1303 | SmallVector<CCValAssign, 16> ArgLocs; | 
| Gordon Henriksen | ae636f8 | 2008-01-03 16:47:34 +0000 | [diff] [blame] | 1304 | CCState CCInfo(CC, isVarArg, getTargetMachine(), ArgLocs); | 
| Dan Gohman | 095cc29 | 2008-09-13 01:54:27 +0000 | [diff] [blame] | 1305 | CCInfo.AnalyzeFormalArguments(Op.getNode(), CCAssignFnForNode(CC)); | 
| Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 1306 |  | 
| Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1307 | SmallVector<SDValue, 8> ArgValues; | 
| Chris Lattner | f39f771 | 2007-02-28 05:46:49 +0000 | [diff] [blame] | 1308 | unsigned LastVal = ~0U; | 
|  | 1309 | for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) { | 
|  | 1310 | CCValAssign &VA = ArgLocs[i]; | 
|  | 1311 | // TODO: If an arg is passed in two places (e.g. reg and stack), skip later | 
|  | 1312 | // places. | 
|  | 1313 | assert(VA.getValNo() != LastVal && | 
|  | 1314 | "Don't support value assigned to multiple locs yet"); | 
|  | 1315 | LastVal = VA.getValNo(); | 
| Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 1316 |  | 
| Chris Lattner | f39f771 | 2007-02-28 05:46:49 +0000 | [diff] [blame] | 1317 | if (VA.isRegLoc()) { | 
| Duncan Sands | 83ec4b6 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 1318 | MVT RegVT = VA.getLocVT(); | 
| Devang Patel | 8a84e44 | 2009-01-05 17:31:22 +0000 | [diff] [blame] | 1319 | TargetRegisterClass *RC = NULL; | 
| Chris Lattner | f39f771 | 2007-02-28 05:46:49 +0000 | [diff] [blame] | 1320 | if (RegVT == MVT::i32) | 
|  | 1321 | RC = X86::GR32RegisterClass; | 
| Gordon Henriksen | 8673766 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 1322 | else if (Is64Bit && RegVT == MVT::i64) | 
|  | 1323 | RC = X86::GR64RegisterClass; | 
| Dale Johannesen | e672af1 | 2008-02-05 20:46:33 +0000 | [diff] [blame] | 1324 | else if (RegVT == MVT::f32) | 
| Gordon Henriksen | 8673766 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 1325 | RC = X86::FR32RegisterClass; | 
| Dale Johannesen | e672af1 | 2008-02-05 20:46:33 +0000 | [diff] [blame] | 1326 | else if (RegVT == MVT::f64) | 
| Gordon Henriksen | 8673766 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 1327 | RC = X86::FR64RegisterClass; | 
| Duncan Sands | 83ec4b6 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 1328 | else if (RegVT.isVector() && RegVT.getSizeInBits() == 128) | 
| Evan Cheng | ee472b1 | 2008-04-25 07:56:45 +0000 | [diff] [blame] | 1329 | RC = X86::VR128RegisterClass; | 
| Duncan Sands | 83ec4b6 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 1330 | else if (RegVT.isVector()) { | 
|  | 1331 | assert(RegVT.getSizeInBits() == 64); | 
| Evan Cheng | ee472b1 | 2008-04-25 07:56:45 +0000 | [diff] [blame] | 1332 | if (!Is64Bit) | 
|  | 1333 | RC = X86::VR64RegisterClass;     // MMX values are passed in MMXs. | 
|  | 1334 | else { | 
|  | 1335 | // Darwin calling convention passes MMX values in either GPRs or | 
|  | 1336 | // XMMs in x86-64. Other targets pass them in memory. | 
|  | 1337 | if (RegVT != MVT::v1i64 && Subtarget->hasSSE2()) { | 
|  | 1338 | RC = X86::VR128RegisterClass;  // MMX values are passed in XMMs. | 
|  | 1339 | RegVT = MVT::v2i64; | 
|  | 1340 | } else { | 
|  | 1341 | RC = X86::GR64RegisterClass;   // v1i64 values are passed in GPRs. | 
|  | 1342 | RegVT = MVT::i64; | 
|  | 1343 | } | 
|  | 1344 | } | 
|  | 1345 | } else { | 
|  | 1346 | assert(0 && "Unknown argument type!"); | 
| Anton Korobeynikov | b10308e | 2007-01-28 13:31:35 +0000 | [diff] [blame] | 1347 | } | 
| Gordon Henriksen | ae636f8 | 2008-01-03 16:47:34 +0000 | [diff] [blame] | 1348 |  | 
| Bob Wilson | 998e125 | 2009-04-20 18:36:57 +0000 | [diff] [blame] | 1349 | unsigned Reg = DAG.getMachineFunction().addLiveIn(VA.getLocReg(), RC); | 
| Dale Johannesen | dd64c41 | 2009-02-04 00:33:20 +0000 | [diff] [blame] | 1350 | SDValue ArgValue = DAG.getCopyFromReg(Root, dl, Reg, RegVT); | 
| Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 1351 |  | 
| Chris Lattner | f39f771 | 2007-02-28 05:46:49 +0000 | [diff] [blame] | 1352 | // If this is an 8 or 16-bit value, it is really passed promoted to 32 | 
|  | 1353 | // bits.  Insert an assert[sz]ext to capture this, then truncate to the | 
|  | 1354 | // right size. | 
|  | 1355 | if (VA.getLocInfo() == CCValAssign::SExt) | 
| Dale Johannesen | ace1610 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 1356 | ArgValue = DAG.getNode(ISD::AssertSext, dl, RegVT, ArgValue, | 
| Chris Lattner | f39f771 | 2007-02-28 05:46:49 +0000 | [diff] [blame] | 1357 | DAG.getValueType(VA.getValVT())); | 
|  | 1358 | else if (VA.getLocInfo() == CCValAssign::ZExt) | 
| Dale Johannesen | ace1610 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 1359 | ArgValue = DAG.getNode(ISD::AssertZext, dl, RegVT, ArgValue, | 
| Chris Lattner | f39f771 | 2007-02-28 05:46:49 +0000 | [diff] [blame] | 1360 | DAG.getValueType(VA.getValVT())); | 
| Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 1361 |  | 
| Chris Lattner | f39f771 | 2007-02-28 05:46:49 +0000 | [diff] [blame] | 1362 | if (VA.getLocInfo() != CCValAssign::Full) | 
| Dale Johannesen | ace1610 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 1363 | ArgValue = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), ArgValue); | 
| Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 1364 |  | 
| Gordon Henriksen | 8673766 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 1365 | // Handle MMX values passed in GPRs. | 
| Evan Cheng | 44c0fd1 | 2008-04-25 20:13:28 +0000 | [diff] [blame] | 1366 | if (Is64Bit && RegVT != VA.getLocVT()) { | 
| Duncan Sands | 83ec4b6 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 1367 | if (RegVT.getSizeInBits() == 64 && RC == X86::GR64RegisterClass) | 
| Dale Johannesen | ace1610 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 1368 | ArgValue = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getLocVT(), ArgValue); | 
| Evan Cheng | 44c0fd1 | 2008-04-25 20:13:28 +0000 | [diff] [blame] | 1369 | else if (RC == X86::VR128RegisterClass) { | 
| Dale Johannesen | ace1610 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 1370 | ArgValue = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i64, | 
|  | 1371 | ArgValue, DAG.getConstant(0, MVT::i64)); | 
|  | 1372 | ArgValue = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getLocVT(), ArgValue); | 
| Evan Cheng | 44c0fd1 | 2008-04-25 20:13:28 +0000 | [diff] [blame] | 1373 | } | 
|  | 1374 | } | 
| Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 1375 |  | 
| Chris Lattner | f39f771 | 2007-02-28 05:46:49 +0000 | [diff] [blame] | 1376 | ArgValues.push_back(ArgValue); | 
|  | 1377 | } else { | 
|  | 1378 | assert(VA.isMemLoc()); | 
| Arnold Schwaighofer | 865c681 | 2008-02-26 09:19:59 +0000 | [diff] [blame] | 1379 | ArgValues.push_back(LowerMemArgument(Op, DAG, VA, MFI, CC, Root, i)); | 
| Evan Cheng | 1bc7804 | 2006-04-26 01:20:17 +0000 | [diff] [blame] | 1380 | } | 
| Evan Cheng | 1bc7804 | 2006-04-26 01:20:17 +0000 | [diff] [blame] | 1381 | } | 
| Gordon Henriksen | ae636f8 | 2008-01-03 16:47:34 +0000 | [diff] [blame] | 1382 |  | 
| Dan Gohman | 61a9213 | 2008-04-21 23:59:07 +0000 | [diff] [blame] | 1383 | // The x86-64 ABI for returning structs by value requires that we copy | 
|  | 1384 | // the sret argument into %rax for the return. Save the argument into | 
|  | 1385 | // a virtual register so that we can access it from the return points. | 
|  | 1386 | if (Is64Bit && DAG.getMachineFunction().getFunction()->hasStructRetAttr()) { | 
|  | 1387 | MachineFunction &MF = DAG.getMachineFunction(); | 
|  | 1388 | X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>(); | 
|  | 1389 | unsigned Reg = FuncInfo->getSRetReturnReg(); | 
|  | 1390 | if (!Reg) { | 
|  | 1391 | Reg = MF.getRegInfo().createVirtualRegister(getRegClassFor(MVT::i64)); | 
|  | 1392 | FuncInfo->setSRetReturnReg(Reg); | 
|  | 1393 | } | 
| Dale Johannesen | dd64c41 | 2009-02-04 00:33:20 +0000 | [diff] [blame] | 1394 | SDValue Copy = DAG.getCopyToReg(DAG.getEntryNode(), dl, Reg, ArgValues[0]); | 
| Dale Johannesen | ace1610 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 1395 | Root = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Copy, Root); | 
| Dan Gohman | 61a9213 | 2008-04-21 23:59:07 +0000 | [diff] [blame] | 1396 | } | 
|  | 1397 |  | 
| Chris Lattner | f39f771 | 2007-02-28 05:46:49 +0000 | [diff] [blame] | 1398 | unsigned StackSize = CCInfo.getNextStackOffset(); | 
| Arnold Schwaighofer | c85e171 | 2007-10-11 19:40:01 +0000 | [diff] [blame] | 1399 | // align stack specially for tail calls | 
| Evan Cheng | e9ac9e6 | 2008-09-07 09:07:23 +0000 | [diff] [blame] | 1400 | if (PerformTailCallOpt && CC == CallingConv::Fast) | 
| Gordon Henriksen | ae636f8 | 2008-01-03 16:47:34 +0000 | [diff] [blame] | 1401 | StackSize = GetAlignedArgumentStackSize(StackSize, DAG); | 
| Evan Cheng | 25caf63 | 2006-05-23 21:06:34 +0000 | [diff] [blame] | 1402 |  | 
| Evan Cheng | 1bc7804 | 2006-04-26 01:20:17 +0000 | [diff] [blame] | 1403 | // If the function takes variable number of arguments, make a frame index for | 
|  | 1404 | // the start of the first vararg value... for expansion of llvm.va_start. | 
| Gordon Henriksen | ae636f8 | 2008-01-03 16:47:34 +0000 | [diff] [blame] | 1405 | if (isVarArg) { | 
| Gordon Henriksen | 8673766 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 1406 | if (Is64Bit || CC != CallingConv::X86_FastCall) { | 
|  | 1407 | VarArgsFrameIndex = MFI->CreateFixedObject(1, StackSize); | 
|  | 1408 | } | 
|  | 1409 | if (Is64Bit) { | 
| Anton Korobeynikov | 998a5bc | 2008-04-27 23:15:03 +0000 | [diff] [blame] | 1410 | unsigned TotalNumIntRegs = 0, TotalNumXMMRegs = 0; | 
|  | 1411 |  | 
|  | 1412 | // FIXME: We should really autogenerate these arrays | 
|  | 1413 | static const unsigned GPR64ArgRegsWin64[] = { | 
|  | 1414 | X86::RCX, X86::RDX, X86::R8,  X86::R9 | 
| Gordon Henriksen | 8673766 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 1415 | }; | 
| Anton Korobeynikov | 998a5bc | 2008-04-27 23:15:03 +0000 | [diff] [blame] | 1416 | static const unsigned XMMArgRegsWin64[] = { | 
|  | 1417 | X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3 | 
|  | 1418 | }; | 
|  | 1419 | static const unsigned GPR64ArgRegs64Bit[] = { | 
|  | 1420 | X86::RDI, X86::RSI, X86::RDX, X86::RCX, X86::R8, X86::R9 | 
|  | 1421 | }; | 
|  | 1422 | static const unsigned XMMArgRegs64Bit[] = { | 
| Gordon Henriksen | 8673766 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 1423 | X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3, | 
|  | 1424 | X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7 | 
|  | 1425 | }; | 
| Anton Korobeynikov | 998a5bc | 2008-04-27 23:15:03 +0000 | [diff] [blame] | 1426 | const unsigned *GPR64ArgRegs, *XMMArgRegs; | 
|  | 1427 |  | 
|  | 1428 | if (IsWin64) { | 
|  | 1429 | TotalNumIntRegs = 4; TotalNumXMMRegs = 4; | 
|  | 1430 | GPR64ArgRegs = GPR64ArgRegsWin64; | 
|  | 1431 | XMMArgRegs = XMMArgRegsWin64; | 
|  | 1432 | } else { | 
|  | 1433 | TotalNumIntRegs = 6; TotalNumXMMRegs = 8; | 
|  | 1434 | GPR64ArgRegs = GPR64ArgRegs64Bit; | 
|  | 1435 | XMMArgRegs = XMMArgRegs64Bit; | 
|  | 1436 | } | 
|  | 1437 | unsigned NumIntRegs = CCInfo.getFirstUnallocated(GPR64ArgRegs, | 
|  | 1438 | TotalNumIntRegs); | 
|  | 1439 | unsigned NumXMMRegs = CCInfo.getFirstUnallocated(XMMArgRegs, | 
|  | 1440 | TotalNumXMMRegs); | 
|  | 1441 |  | 
| Evan Cheng | c7ce29b | 2009-02-13 22:36:38 +0000 | [diff] [blame] | 1442 | assert(!(NumXMMRegs && !Subtarget->hasSSE1()) && | 
| Torok Edwin | 3f142c3 | 2009-02-01 18:15:56 +0000 | [diff] [blame] | 1443 | "SSE register cannot be used when SSE is disabled!"); | 
| Bill Wendling | f9abd7e | 2009-03-11 22:30:01 +0000 | [diff] [blame] | 1444 | assert(!(NumXMMRegs && UseSoftFloat && NoImplicitFloat) && | 
| Evan Cheng | c7ce29b | 2009-02-13 22:36:38 +0000 | [diff] [blame] | 1445 | "SSE register cannot be used when SSE is disabled!"); | 
| Bill Wendling | f9abd7e | 2009-03-11 22:30:01 +0000 | [diff] [blame] | 1446 | if (UseSoftFloat || NoImplicitFloat || !Subtarget->hasSSE1()) | 
| Torok Edwin | 3f142c3 | 2009-02-01 18:15:56 +0000 | [diff] [blame] | 1447 | // Kernel mode asks for SSE to be disabled, so don't push them | 
|  | 1448 | // on the stack. | 
|  | 1449 | TotalNumXMMRegs = 0; | 
| Bill Wendling | f9abd7e | 2009-03-11 22:30:01 +0000 | [diff] [blame] | 1450 |  | 
| Gordon Henriksen | 8673766 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 1451 | // For X86-64, if there are vararg parameters that are passed via | 
|  | 1452 | // registers, then we must store them to their spots on the stack so they | 
|  | 1453 | // may be loaded by deferencing the result of va_next. | 
|  | 1454 | VarArgsGPOffset = NumIntRegs * 8; | 
| Anton Korobeynikov | 998a5bc | 2008-04-27 23:15:03 +0000 | [diff] [blame] | 1455 | VarArgsFPOffset = TotalNumIntRegs * 8 + NumXMMRegs * 16; | 
|  | 1456 | RegSaveFrameIndex = MFI->CreateStackObject(TotalNumIntRegs * 8 + | 
|  | 1457 | TotalNumXMMRegs * 16, 16); | 
|  | 1458 |  | 
| Gordon Henriksen | 8673766 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 1459 | // Store the integer parameter registers. | 
| Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1460 | SmallVector<SDValue, 8> MemOps; | 
|  | 1461 | SDValue RSFIN = DAG.getFrameIndex(RegSaveFrameIndex, getPointerTy()); | 
| Dale Johannesen | ace1610 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 1462 | SDValue FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(), RSFIN, | 
| Chris Lattner | 0bd4893 | 2008-01-17 07:00:52 +0000 | [diff] [blame] | 1463 | DAG.getIntPtrConstant(VarArgsGPOffset)); | 
| Anton Korobeynikov | 998a5bc | 2008-04-27 23:15:03 +0000 | [diff] [blame] | 1464 | for (; NumIntRegs != TotalNumIntRegs; ++NumIntRegs) { | 
| Bob Wilson | 998e125 | 2009-04-20 18:36:57 +0000 | [diff] [blame] | 1465 | unsigned VReg = MF.addLiveIn(GPR64ArgRegs[NumIntRegs], | 
|  | 1466 | X86::GR64RegisterClass); | 
| Dale Johannesen | dd64c41 | 2009-02-04 00:33:20 +0000 | [diff] [blame] | 1467 | SDValue Val = DAG.getCopyFromReg(Root, dl, VReg, MVT::i64); | 
| Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1468 | SDValue Store = | 
| Dale Johannesen | ace1610 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 1469 | DAG.getStore(Val.getValue(1), dl, Val, FIN, | 
| Dan Gohman | a54cf17 | 2008-07-11 22:44:52 +0000 | [diff] [blame] | 1470 | PseudoSourceValue::getFixedStack(RegSaveFrameIndex), 0); | 
| Gordon Henriksen | 8673766 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 1471 | MemOps.push_back(Store); | 
| Dale Johannesen | ace1610 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 1472 | FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(), FIN, | 
| Chris Lattner | 0bd4893 | 2008-01-17 07:00:52 +0000 | [diff] [blame] | 1473 | DAG.getIntPtrConstant(8)); | 
| Gordon Henriksen | 8673766 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 1474 | } | 
| Anton Korobeynikov | 998a5bc | 2008-04-27 23:15:03 +0000 | [diff] [blame] | 1475 |  | 
| Gordon Henriksen | 8673766 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 1476 | // Now store the XMM (fp + vector) parameter registers. | 
| Dale Johannesen | ace1610 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 1477 | FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(), RSFIN, | 
| Chris Lattner | 0bd4893 | 2008-01-17 07:00:52 +0000 | [diff] [blame] | 1478 | DAG.getIntPtrConstant(VarArgsFPOffset)); | 
| Anton Korobeynikov | 998a5bc | 2008-04-27 23:15:03 +0000 | [diff] [blame] | 1479 | for (; NumXMMRegs != TotalNumXMMRegs; ++NumXMMRegs) { | 
| Bob Wilson | 998e125 | 2009-04-20 18:36:57 +0000 | [diff] [blame] | 1480 | unsigned VReg = MF.addLiveIn(XMMArgRegs[NumXMMRegs], | 
|  | 1481 | X86::VR128RegisterClass); | 
| Dale Johannesen | dd64c41 | 2009-02-04 00:33:20 +0000 | [diff] [blame] | 1482 | SDValue Val = DAG.getCopyFromReg(Root, dl, VReg, MVT::v4f32); | 
| Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1483 | SDValue Store = | 
| Dale Johannesen | ace1610 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 1484 | DAG.getStore(Val.getValue(1), dl, Val, FIN, | 
| Dan Gohman | a54cf17 | 2008-07-11 22:44:52 +0000 | [diff] [blame] | 1485 | PseudoSourceValue::getFixedStack(RegSaveFrameIndex), 0); | 
| Gordon Henriksen | 8673766 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 1486 | MemOps.push_back(Store); | 
| Dale Johannesen | ace1610 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 1487 | FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(), FIN, | 
| Chris Lattner | 0bd4893 | 2008-01-17 07:00:52 +0000 | [diff] [blame] | 1488 | DAG.getIntPtrConstant(16)); | 
| Gordon Henriksen | 8673766 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 1489 | } | 
|  | 1490 | if (!MemOps.empty()) | 
| Dale Johannesen | ace1610 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 1491 | Root = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, | 
| Gordon Henriksen | 8673766 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 1492 | &MemOps[0], MemOps.size()); | 
|  | 1493 | } | 
| Gordon Henriksen | ae636f8 | 2008-01-03 16:47:34 +0000 | [diff] [blame] | 1494 | } | 
| Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 1495 |  | 
| Gordon Henriksen | ae636f8 | 2008-01-03 16:47:34 +0000 | [diff] [blame] | 1496 | ArgValues.push_back(Root); | 
| Arnold Schwaighofer | c85e171 | 2007-10-11 19:40:01 +0000 | [diff] [blame] | 1497 |  | 
| Gordon Henriksen | 8673766 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 1498 | // Some CCs need callee pop. | 
| Dan Gohman | 095cc29 | 2008-09-13 01:54:27 +0000 | [diff] [blame] | 1499 | if (IsCalleePop(isVarArg, CC)) { | 
| Gordon Henriksen | 8673766 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 1500 | BytesToPopOnReturn  = StackSize; // Callee pops everything. | 
| Anton Korobeynikov | b10308e | 2007-01-28 13:31:35 +0000 | [diff] [blame] | 1501 | BytesCallerReserves = 0; | 
|  | 1502 | } else { | 
| Anton Korobeynikov | 1d9bacc | 2007-03-06 08:12:33 +0000 | [diff] [blame] | 1503 | BytesToPopOnReturn  = 0; // Callee pops nothing. | 
| Chris Lattner | f39f771 | 2007-02-28 05:46:49 +0000 | [diff] [blame] | 1504 | // If this is an sret function, the return should pop the hidden pointer. | 
| Evan Cheng | b188dd9 | 2008-09-10 18:25:29 +0000 | [diff] [blame] | 1505 | if (!Is64Bit && CC != CallingConv::Fast && ArgsAreStructReturn(Op)) | 
| Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 1506 | BytesToPopOnReturn = 4; | 
| Chris Lattner | f39f771 | 2007-02-28 05:46:49 +0000 | [diff] [blame] | 1507 | BytesCallerReserves = StackSize; | 
| Anton Korobeynikov | b10308e | 2007-01-28 13:31:35 +0000 | [diff] [blame] | 1508 | } | 
| Gordon Henriksen | ae636f8 | 2008-01-03 16:47:34 +0000 | [diff] [blame] | 1509 |  | 
| Gordon Henriksen | 8673766 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 1510 | if (!Is64Bit) { | 
|  | 1511 | RegSaveFrameIndex = 0xAAAAAAA;   // RegSaveFrameIndex is X86-64 only. | 
|  | 1512 | if (CC == CallingConv::X86_FastCall) | 
|  | 1513 | VarArgsFrameIndex = 0xAAAAAAA;   // fastcc functions can't have varargs. | 
|  | 1514 | } | 
| Evan Cheng | 25caf63 | 2006-05-23 21:06:34 +0000 | [diff] [blame] | 1515 |  | 
| Anton Korobeynikov | a2780e1 | 2007-08-15 17:12:32 +0000 | [diff] [blame] | 1516 | FuncInfo->setBytesToPopOnReturn(BytesToPopOnReturn); | 
| Evan Cheng | 1bc7804 | 2006-04-26 01:20:17 +0000 | [diff] [blame] | 1517 |  | 
| Evan Cheng | 25caf63 | 2006-05-23 21:06:34 +0000 | [diff] [blame] | 1518 | // Return the new list of results. | 
| Dale Johannesen | ace1610 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 1519 | return DAG.getNode(ISD::MERGE_VALUES, dl, Op.getNode()->getVTList(), | 
| Duncan Sands | aaffa05 | 2008-12-01 11:41:29 +0000 | [diff] [blame] | 1520 | &ArgValues[0], ArgValues.size()).getValue(Op.getResNo()); | 
| Chris Lattner | dbdbf0c | 2005-11-15 00:40:23 +0000 | [diff] [blame] | 1521 | } | 
|  | 1522 |  | 
| Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1523 | SDValue | 
| Dan Gohman | 095cc29 | 2008-09-13 01:54:27 +0000 | [diff] [blame] | 1524 | X86TargetLowering::LowerMemOpCallTo(CallSDNode *TheCall, SelectionDAG &DAG, | 
| Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1525 | const SDValue &StackPtr, | 
| Evan Cheng | dffbd83 | 2008-01-10 00:09:10 +0000 | [diff] [blame] | 1526 | const CCValAssign &VA, | 
| Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1527 | SDValue Chain, | 
| Dan Gohman | 095cc29 | 2008-09-13 01:54:27 +0000 | [diff] [blame] | 1528 | SDValue Arg, ISD::ArgFlagsTy Flags) { | 
| Dale Johannesen | ace1610 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 1529 | DebugLoc dl = TheCall->getDebugLoc(); | 
| Dan Gohman | 4fdad17 | 2008-02-07 16:28:05 +0000 | [diff] [blame] | 1530 | unsigned LocMemOffset = VA.getLocMemOffset(); | 
| Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1531 | SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset); | 
| Dale Johannesen | ace1610 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 1532 | PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff); | 
| Duncan Sands | 276dcbd | 2008-03-21 09:14:45 +0000 | [diff] [blame] | 1533 | if (Flags.isByVal()) { | 
| Dale Johannesen | dd64c41 | 2009-02-04 00:33:20 +0000 | [diff] [blame] | 1534 | return CreateCopyOfByValArgument(Arg, PtrOff, Chain, Flags, DAG, dl); | 
| Evan Cheng | dffbd83 | 2008-01-10 00:09:10 +0000 | [diff] [blame] | 1535 | } | 
| Dale Johannesen | ace1610 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 1536 | return DAG.getStore(Chain, dl, Arg, PtrOff, | 
| Dan Gohman | 3069b87 | 2008-02-07 18:41:25 +0000 | [diff] [blame] | 1537 | PseudoSourceValue::getStack(), LocMemOffset); | 
| Evan Cheng | dffbd83 | 2008-01-10 00:09:10 +0000 | [diff] [blame] | 1538 | } | 
|  | 1539 |  | 
| Bill Wendling | 64e8732 | 2009-01-16 19:25:27 +0000 | [diff] [blame] | 1540 | /// EmitTailCallLoadRetAddr - Emit a load of return address if tail call | 
| Arnold Schwaighofer | 4b5324a | 2008-04-12 18:11:06 +0000 | [diff] [blame] | 1541 | /// optimization is performed and it is required. | 
| Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 1542 | SDValue | 
|  | 1543 | X86TargetLowering::EmitTailCallLoadRetAddr(SelectionDAG &DAG, | 
| Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1544 | SDValue &OutRetAddr, | 
| Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 1545 | SDValue Chain, | 
|  | 1546 | bool IsTailCall, | 
|  | 1547 | bool Is64Bit, | 
| Dale Johannesen | ace1610 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 1548 | int FPDiff, | 
|  | 1549 | DebugLoc dl) { | 
| Arnold Schwaighofer | 4b5324a | 2008-04-12 18:11:06 +0000 | [diff] [blame] | 1550 | if (!IsTailCall || FPDiff==0) return Chain; | 
|  | 1551 |  | 
|  | 1552 | // Adjust the Return address stack slot. | 
| Duncan Sands | 83ec4b6 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 1553 | MVT VT = getPointerTy(); | 
| Arnold Schwaighofer | 4b5324a | 2008-04-12 18:11:06 +0000 | [diff] [blame] | 1554 | OutRetAddr = getReturnAddressFrameIndex(DAG); | 
| Bill Wendling | 64e8732 | 2009-01-16 19:25:27 +0000 | [diff] [blame] | 1555 |  | 
| Arnold Schwaighofer | 4b5324a | 2008-04-12 18:11:06 +0000 | [diff] [blame] | 1556 | // Load the "old" Return address. | 
| Dale Johannesen | ace1610 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 1557 | OutRetAddr = DAG.getLoad(VT, dl, Chain, OutRetAddr, NULL, 0); | 
| Gabor Greif | ba36cb5 | 2008-08-28 21:40:38 +0000 | [diff] [blame] | 1558 | return SDValue(OutRetAddr.getNode(), 1); | 
| Arnold Schwaighofer | 4b5324a | 2008-04-12 18:11:06 +0000 | [diff] [blame] | 1559 | } | 
|  | 1560 |  | 
|  | 1561 | /// EmitTailCallStoreRetAddr - Emit a store of the return adress if tail call | 
|  | 1562 | /// optimization is performed and it is required (FPDiff!=0). | 
| Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 1563 | static SDValue | 
|  | 1564 | EmitTailCallStoreRetAddr(SelectionDAG & DAG, MachineFunction &MF, | 
| Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1565 | SDValue Chain, SDValue RetAddrFrIdx, | 
| Dale Johannesen | ace1610 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 1566 | bool Is64Bit, int FPDiff, DebugLoc dl) { | 
| Arnold Schwaighofer | 4b5324a | 2008-04-12 18:11:06 +0000 | [diff] [blame] | 1567 | // Store the return address to the appropriate stack slot. | 
|  | 1568 | if (!FPDiff) return Chain; | 
|  | 1569 | // Calculate the new stack slot for the return address. | 
|  | 1570 | int SlotSize = Is64Bit ? 8 : 4; | 
| Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 1571 | int NewReturnAddrFI = | 
| Arnold Schwaighofer | 4b5324a | 2008-04-12 18:11:06 +0000 | [diff] [blame] | 1572 | MF.getFrameInfo()->CreateFixedObject(SlotSize, FPDiff-SlotSize); | 
| Duncan Sands | 83ec4b6 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 1573 | MVT VT = Is64Bit ? MVT::i64 : MVT::i32; | 
| Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1574 | SDValue NewRetAddrFrIdx = DAG.getFrameIndex(NewReturnAddrFI, VT); | 
| Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 1575 | Chain = DAG.getStore(Chain, dl, RetAddrFrIdx, NewRetAddrFrIdx, | 
| Dan Gohman | a54cf17 | 2008-07-11 22:44:52 +0000 | [diff] [blame] | 1576 | PseudoSourceValue::getFixedStack(NewReturnAddrFI), 0); | 
| Arnold Schwaighofer | 4b5324a | 2008-04-12 18:11:06 +0000 | [diff] [blame] | 1577 | return Chain; | 
|  | 1578 | } | 
|  | 1579 |  | 
| Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1580 | SDValue X86TargetLowering::LowerCALL(SDValue Op, SelectionDAG &DAG) { | 
| Gordon Henriksen | 8673766 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 1581 | MachineFunction &MF = DAG.getMachineFunction(); | 
| Dan Gohman | 095cc29 | 2008-09-13 01:54:27 +0000 | [diff] [blame] | 1582 | CallSDNode *TheCall = cast<CallSDNode>(Op.getNode()); | 
|  | 1583 | SDValue Chain       = TheCall->getChain(); | 
|  | 1584 | unsigned CC         = TheCall->getCallingConv(); | 
|  | 1585 | bool isVarArg       = TheCall->isVarArg(); | 
|  | 1586 | bool IsTailCall     = TheCall->isTailCall() && | 
|  | 1587 | CC == CallingConv::Fast && PerformTailCallOpt; | 
|  | 1588 | SDValue Callee      = TheCall->getCallee(); | 
| Gordon Henriksen | 8673766 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 1589 | bool Is64Bit        = Subtarget->is64Bit(); | 
| Dan Gohman | 095cc29 | 2008-09-13 01:54:27 +0000 | [diff] [blame] | 1590 | bool IsStructRet    = CallIsStructReturn(TheCall); | 
| Dale Johannesen | ace1610 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 1591 | DebugLoc dl         = TheCall->getDebugLoc(); | 
| Gordon Henriksen | ae636f8 | 2008-01-03 16:47:34 +0000 | [diff] [blame] | 1592 |  | 
|  | 1593 | assert(!(isVarArg && CC == CallingConv::Fast) && | 
|  | 1594 | "Var args not supported with calling convention fastcc"); | 
|  | 1595 |  | 
| Chris Lattner | 638402b | 2007-02-28 07:00:42 +0000 | [diff] [blame] | 1596 | // Analyze operands of the call, assigning locations to each operand. | 
| Chris Lattner | 423c5f4 | 2007-02-28 05:31:48 +0000 | [diff] [blame] | 1597 | SmallVector<CCValAssign, 16> ArgLocs; | 
| Chris Lattner | 52387be | 2007-06-19 00:13:10 +0000 | [diff] [blame] | 1598 | CCState CCInfo(CC, isVarArg, getTargetMachine(), ArgLocs); | 
| Dan Gohman | 095cc29 | 2008-09-13 01:54:27 +0000 | [diff] [blame] | 1599 | CCInfo.AnalyzeCallOperands(TheCall, CCAssignFnForNode(CC)); | 
| Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 1600 |  | 
| Chris Lattner | 423c5f4 | 2007-02-28 05:31:48 +0000 | [diff] [blame] | 1601 | // Get a count of how many bytes are to be pushed on the stack. | 
|  | 1602 | unsigned NumBytes = CCInfo.getNextStackOffset(); | 
| Arnold Schwaighofer | 1fdc40f | 2008-09-11 20:28:43 +0000 | [diff] [blame] | 1603 | if (PerformTailCallOpt && CC == CallingConv::Fast) | 
| Arnold Schwaighofer | c85e171 | 2007-10-11 19:40:01 +0000 | [diff] [blame] | 1604 | NumBytes = GetAlignedArgumentStackSize(NumBytes, DAG); | 
| Chris Lattner | dbdbf0c | 2005-11-15 00:40:23 +0000 | [diff] [blame] | 1605 |  | 
| Gordon Henriksen | 8673766 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 1606 | int FPDiff = 0; | 
|  | 1607 | if (IsTailCall) { | 
|  | 1608 | // Lower arguments at fp - stackoffset + fpdiff. | 
| Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 1609 | unsigned NumBytesCallerPushed = | 
| Gordon Henriksen | 8673766 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 1610 | MF.getInfo<X86MachineFunctionInfo>()->getBytesToPopOnReturn(); | 
|  | 1611 | FPDiff = NumBytesCallerPushed - NumBytes; | 
|  | 1612 |  | 
|  | 1613 | // Set the delta of movement of the returnaddr stackslot. | 
|  | 1614 | // But only set if delta is greater than previous delta. | 
|  | 1615 | if (FPDiff < (MF.getInfo<X86MachineFunctionInfo>()->getTCReturnAddrDelta())) | 
|  | 1616 | MF.getInfo<X86MachineFunctionInfo>()->setTCReturnAddrDelta(FPDiff); | 
|  | 1617 | } | 
|  | 1618 |  | 
| Chris Lattner | e563bbc | 2008-10-11 22:08:30 +0000 | [diff] [blame] | 1619 | Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true)); | 
| Chris Lattner | dbdbf0c | 2005-11-15 00:40:23 +0000 | [diff] [blame] | 1620 |  | 
| Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1621 | SDValue RetAddrFrIdx; | 
| Arnold Schwaighofer | 4b5324a | 2008-04-12 18:11:06 +0000 | [diff] [blame] | 1622 | // Load return adress for tail calls. | 
|  | 1623 | Chain = EmitTailCallLoadRetAddr(DAG, RetAddrFrIdx, Chain, IsTailCall, Is64Bit, | 
| Dale Johannesen | ace1610 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 1624 | FPDiff, dl); | 
| Gordon Henriksen | 8673766 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 1625 |  | 
| Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1626 | SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass; | 
|  | 1627 | SmallVector<SDValue, 8> MemOpChains; | 
|  | 1628 | SDValue StackPtr; | 
| Chris Lattner | 423c5f4 | 2007-02-28 05:31:48 +0000 | [diff] [blame] | 1629 |  | 
| Arnold Schwaighofer | 30e62c0 | 2008-04-30 09:16:33 +0000 | [diff] [blame] | 1630 | // Walk the register/memloc assignments, inserting copies/loads.  In the case | 
|  | 1631 | // of tail call optimization arguments are handle later. | 
| Chris Lattner | 423c5f4 | 2007-02-28 05:31:48 +0000 | [diff] [blame] | 1632 | for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) { | 
|  | 1633 | CCValAssign &VA = ArgLocs[i]; | 
| Dan Gohman | 095cc29 | 2008-09-13 01:54:27 +0000 | [diff] [blame] | 1634 | SDValue Arg = TheCall->getArg(i); | 
|  | 1635 | ISD::ArgFlagsTy Flags = TheCall->getArgFlags(i); | 
|  | 1636 | bool isByVal = Flags.isByVal(); | 
| Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 1637 |  | 
| Chris Lattner | 423c5f4 | 2007-02-28 05:31:48 +0000 | [diff] [blame] | 1638 | // Promote the value if needed. | 
|  | 1639 | switch (VA.getLocInfo()) { | 
|  | 1640 | default: assert(0 && "Unknown loc info!"); | 
|  | 1641 | case CCValAssign::Full: break; | 
|  | 1642 | case CCValAssign::SExt: | 
| Dale Johannesen | ace1610 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 1643 | Arg = DAG.getNode(ISD::SIGN_EXTEND, dl, VA.getLocVT(), Arg); | 
| Chris Lattner | 423c5f4 | 2007-02-28 05:31:48 +0000 | [diff] [blame] | 1644 | break; | 
|  | 1645 | case CCValAssign::ZExt: | 
| Dale Johannesen | ace1610 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 1646 | Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, VA.getLocVT(), Arg); | 
| Chris Lattner | 423c5f4 | 2007-02-28 05:31:48 +0000 | [diff] [blame] | 1647 | break; | 
|  | 1648 | case CCValAssign::AExt: | 
| Dale Johannesen | ace1610 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 1649 | Arg = DAG.getNode(ISD::ANY_EXTEND, dl, VA.getLocVT(), Arg); | 
| Chris Lattner | 423c5f4 | 2007-02-28 05:31:48 +0000 | [diff] [blame] | 1650 | break; | 
| Evan Cheng | 6b5783d | 2006-05-25 18:56:34 +0000 | [diff] [blame] | 1651 | } | 
| Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 1652 |  | 
| Chris Lattner | 423c5f4 | 2007-02-28 05:31:48 +0000 | [diff] [blame] | 1653 | if (VA.isRegLoc()) { | 
| Evan Cheng | 10e8642 | 2008-04-25 19:11:04 +0000 | [diff] [blame] | 1654 | if (Is64Bit) { | 
| Duncan Sands | 83ec4b6 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 1655 | MVT RegVT = VA.getLocVT(); | 
|  | 1656 | if (RegVT.isVector() && RegVT.getSizeInBits() == 64) | 
| Evan Cheng | 10e8642 | 2008-04-25 19:11:04 +0000 | [diff] [blame] | 1657 | switch (VA.getLocReg()) { | 
|  | 1658 | default: | 
|  | 1659 | break; | 
|  | 1660 | case X86::RDI: case X86::RSI: case X86::RDX: case X86::RCX: | 
|  | 1661 | case X86::R8: { | 
|  | 1662 | // Special case: passing MMX values in GPR registers. | 
| Dale Johannesen | ace1610 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 1663 | Arg = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i64, Arg); | 
| Evan Cheng | 10e8642 | 2008-04-25 19:11:04 +0000 | [diff] [blame] | 1664 | break; | 
|  | 1665 | } | 
|  | 1666 | case X86::XMM0: case X86::XMM1: case X86::XMM2: case X86::XMM3: | 
|  | 1667 | case X86::XMM4: case X86::XMM5: case X86::XMM6: case X86::XMM7: { | 
|  | 1668 | // Special case: passing MMX values in XMM registers. | 
| Dale Johannesen | ace1610 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 1669 | Arg = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i64, Arg); | 
|  | 1670 | Arg = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i64, Arg); | 
| Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 1671 | Arg = getMOVL(DAG, dl, MVT::v2i64, DAG.getUNDEF(MVT::v2i64), Arg); | 
| Evan Cheng | 10e8642 | 2008-04-25 19:11:04 +0000 | [diff] [blame] | 1672 | break; | 
|  | 1673 | } | 
|  | 1674 | } | 
|  | 1675 | } | 
| Chris Lattner | 423c5f4 | 2007-02-28 05:31:48 +0000 | [diff] [blame] | 1676 | RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg)); | 
|  | 1677 | } else { | 
| Arnold Schwaighofer | 4b5324a | 2008-04-12 18:11:06 +0000 | [diff] [blame] | 1678 | if (!IsTailCall || (IsTailCall && isByVal)) { | 
| Arnold Schwaighofer | c8ab8cd | 2008-01-11 16:49:42 +0000 | [diff] [blame] | 1679 | assert(VA.isMemLoc()); | 
| Gabor Greif | ba36cb5 | 2008-08-28 21:40:38 +0000 | [diff] [blame] | 1680 | if (StackPtr.getNode() == 0) | 
| Dale Johannesen | dd64c41 | 2009-02-04 00:33:20 +0000 | [diff] [blame] | 1681 | StackPtr = DAG.getCopyFromReg(Chain, dl, X86StackPtr, getPointerTy()); | 
| Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 1682 |  | 
| Dan Gohman | 095cc29 | 2008-09-13 01:54:27 +0000 | [diff] [blame] | 1683 | MemOpChains.push_back(LowerMemOpCallTo(TheCall, DAG, StackPtr, VA, | 
|  | 1684 | Chain, Arg, Flags)); | 
| Arnold Schwaighofer | c8ab8cd | 2008-01-11 16:49:42 +0000 | [diff] [blame] | 1685 | } | 
| Chris Lattner | dbdbf0c | 2005-11-15 00:40:23 +0000 | [diff] [blame] | 1686 | } | 
| Chris Lattner | dbdbf0c | 2005-11-15 00:40:23 +0000 | [diff] [blame] | 1687 | } | 
| Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 1688 |  | 
| Evan Cheng | 32fe103 | 2006-05-25 00:59:30 +0000 | [diff] [blame] | 1689 | if (!MemOpChains.empty()) | 
| Dale Johannesen | ace1610 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 1690 | Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, | 
| Chris Lattner | bd564bf | 2006-08-08 02:23:42 +0000 | [diff] [blame] | 1691 | &MemOpChains[0], MemOpChains.size()); | 
| Chris Lattner | dbdbf0c | 2005-11-15 00:40:23 +0000 | [diff] [blame] | 1692 |  | 
| Evan Cheng | 347d5f7 | 2006-04-28 21:29:37 +0000 | [diff] [blame] | 1693 | // Build a sequence of copy-to-reg nodes chained together with token chain | 
|  | 1694 | // and flag operands which copy the outgoing args into registers. | 
| Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1695 | SDValue InFlag; | 
| Arnold Schwaighofer | 30e62c0 | 2008-04-30 09:16:33 +0000 | [diff] [blame] | 1696 | // Tail call byval lowering might overwrite argument registers so in case of | 
|  | 1697 | // tail call optimization the copies to registers are lowered later. | 
|  | 1698 | if (!IsTailCall) | 
|  | 1699 | for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) { | 
| Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 1700 | Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first, | 
| Dale Johannesen | dd64c41 | 2009-02-04 00:33:20 +0000 | [diff] [blame] | 1701 | RegsToPass[i].second, InFlag); | 
| Arnold Schwaighofer | 30e62c0 | 2008-04-30 09:16:33 +0000 | [diff] [blame] | 1702 | InFlag = Chain.getValue(1); | 
|  | 1703 | } | 
| Gordon Henriksen | 8673766 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 1704 |  | 
| Evan Cheng | f468471 | 2007-02-21 21:18:14 +0000 | [diff] [blame] | 1705 | // ELF / PIC requires GOT in the EBX register before function calls via PLT | 
| Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 1706 | // GOT pointer. | 
| Arnold Schwaighofer | 258bb1b | 2008-02-26 22:21:54 +0000 | [diff] [blame] | 1707 | if (CallRequiresGOTPtrInReg(Is64Bit, IsTailCall)) { | 
| Dale Johannesen | dd64c41 | 2009-02-04 00:33:20 +0000 | [diff] [blame] | 1708 | Chain = DAG.getCopyToReg(Chain, dl, X86::EBX, | 
| Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 1709 | DAG.getNode(X86ISD::GlobalBaseReg, | 
|  | 1710 | DebugLoc::getUnknownLoc(), | 
| Dale Johannesen | b300d2a | 2009-02-07 00:55:49 +0000 | [diff] [blame] | 1711 | getPointerTy()), | 
| Arnold Schwaighofer | 258bb1b | 2008-02-26 22:21:54 +0000 | [diff] [blame] | 1712 | InFlag); | 
|  | 1713 | InFlag = Chain.getValue(1); | 
|  | 1714 | } | 
| Arnold Schwaighofer | a2a4b47 | 2008-02-26 10:21:54 +0000 | [diff] [blame] | 1715 | // If we are tail calling and generating PIC/GOT style code load the address | 
|  | 1716 | // of the callee into ecx. The value in ecx is used as target of the tail | 
|  | 1717 | // jump. This is done to circumvent the ebx/callee-saved problem for tail | 
|  | 1718 | // calls on PIC/GOT architectures. Normally we would just put the address of | 
|  | 1719 | // GOT into ebx and then call target@PLT. But for tail callss ebx would be | 
|  | 1720 | // restored (since ebx is callee saved) before jumping to the target@PLT. | 
| Arnold Schwaighofer | 258bb1b | 2008-02-26 22:21:54 +0000 | [diff] [blame] | 1721 | if (CallRequiresFnAddressInReg(Is64Bit, IsTailCall)) { | 
| Arnold Schwaighofer | a2a4b47 | 2008-02-26 10:21:54 +0000 | [diff] [blame] | 1722 | // Note: The actual moving to ecx is done further down. | 
|  | 1723 | GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee); | 
| Evan Cheng | da43bcf | 2008-09-24 00:05:32 +0000 | [diff] [blame] | 1724 | if (G && !G->getGlobal()->hasHiddenVisibility() && | 
| Arnold Schwaighofer | a2a4b47 | 2008-02-26 10:21:54 +0000 | [diff] [blame] | 1725 | !G->getGlobal()->hasProtectedVisibility()) | 
|  | 1726 | Callee =  LowerGlobalAddress(Callee, DAG); | 
| Bill Wendling | 056292f | 2008-09-16 21:48:12 +0000 | [diff] [blame] | 1727 | else if (isa<ExternalSymbolSDNode>(Callee)) | 
|  | 1728 | Callee = LowerExternalSymbol(Callee,DAG); | 
| Anton Korobeynikov | 7f70559 | 2007-01-12 19:20:47 +0000 | [diff] [blame] | 1729 | } | 
| Gordon Henriksen | ae636f8 | 2008-01-03 16:47:34 +0000 | [diff] [blame] | 1730 |  | 
| Gordon Henriksen | 8673766 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 1731 | if (Is64Bit && isVarArg) { | 
|  | 1732 | // From AMD64 ABI document: | 
|  | 1733 | // For calls that may call functions that use varargs or stdargs | 
|  | 1734 | // (prototype-less calls or calls to functions containing ellipsis (...) in | 
|  | 1735 | // the declaration) %al is used as hidden argument to specify the number | 
|  | 1736 | // of SSE registers used. The contents of %al do not need to match exactly | 
|  | 1737 | // the number of registers, but must be an ubound on the number of SSE | 
|  | 1738 | // registers used and is in the range 0 - 8 inclusive. | 
| Anton Korobeynikov | 998a5bc | 2008-04-27 23:15:03 +0000 | [diff] [blame] | 1739 |  | 
|  | 1740 | // FIXME: Verify this on Win64 | 
| Gordon Henriksen | 8673766 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 1741 | // Count the number of XMM registers allocated. | 
|  | 1742 | static const unsigned XMMArgRegs[] = { | 
|  | 1743 | X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3, | 
|  | 1744 | X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7 | 
|  | 1745 | }; | 
|  | 1746 | unsigned NumXMMRegs = CCInfo.getFirstUnallocated(XMMArgRegs, 8); | 
| Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 1747 | assert((Subtarget->hasSSE1() || !NumXMMRegs) | 
| Torok Edwin | 3f142c3 | 2009-02-01 18:15:56 +0000 | [diff] [blame] | 1748 | && "SSE registers cannot be used when SSE is disabled"); | 
| Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 1749 |  | 
| Dale Johannesen | dd64c41 | 2009-02-04 00:33:20 +0000 | [diff] [blame] | 1750 | Chain = DAG.getCopyToReg(Chain, dl, X86::AL, | 
| Gordon Henriksen | 8673766 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 1751 | DAG.getConstant(NumXMMRegs, MVT::i8), InFlag); | 
|  | 1752 | InFlag = Chain.getValue(1); | 
|  | 1753 | } | 
|  | 1754 |  | 
| Arnold Schwaighofer | 865c681 | 2008-02-26 09:19:59 +0000 | [diff] [blame] | 1755 |  | 
| Arnold Schwaighofer | c8ab8cd | 2008-01-11 16:49:42 +0000 | [diff] [blame] | 1756 | // For tail calls lower the arguments to the 'real' stack slot. | 
| Gordon Henriksen | 8673766 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 1757 | if (IsTailCall) { | 
| Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1758 | SmallVector<SDValue, 8> MemOpChains2; | 
|  | 1759 | SDValue FIN; | 
| Gordon Henriksen | 8673766 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 1760 | int FI = 0; | 
| Arnold Schwaighofer | 865c681 | 2008-02-26 09:19:59 +0000 | [diff] [blame] | 1761 | // Do not flag preceeding copytoreg stuff together with the following stuff. | 
| Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1762 | InFlag = SDValue(); | 
| Gordon Henriksen | 8673766 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 1763 | for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) { | 
|  | 1764 | CCValAssign &VA = ArgLocs[i]; | 
|  | 1765 | if (!VA.isRegLoc()) { | 
| Arnold Schwaighofer | c8ab8cd | 2008-01-11 16:49:42 +0000 | [diff] [blame] | 1766 | assert(VA.isMemLoc()); | 
| Dan Gohman | 095cc29 | 2008-09-13 01:54:27 +0000 | [diff] [blame] | 1767 | SDValue Arg = TheCall->getArg(i); | 
|  | 1768 | ISD::ArgFlagsTy Flags = TheCall->getArgFlags(i); | 
| Gordon Henriksen | 8673766 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 1769 | // Create frame index. | 
|  | 1770 | int32_t Offset = VA.getLocMemOffset()+FPDiff; | 
| Duncan Sands | 83ec4b6 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 1771 | uint32_t OpSize = (VA.getLocVT().getSizeInBits()+7)/8; | 
| Gordon Henriksen | 8673766 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 1772 | FI = MF.getFrameInfo()->CreateFixedObject(OpSize, Offset); | 
| Arnold Schwaighofer | 4b5324a | 2008-04-12 18:11:06 +0000 | [diff] [blame] | 1773 | FIN = DAG.getFrameIndex(FI, getPointerTy()); | 
| Arnold Schwaighofer | c8ab8cd | 2008-01-11 16:49:42 +0000 | [diff] [blame] | 1774 |  | 
| Duncan Sands | 276dcbd | 2008-03-21 09:14:45 +0000 | [diff] [blame] | 1775 | if (Flags.isByVal()) { | 
| Evan Cheng | 8e5712b | 2008-01-12 01:08:07 +0000 | [diff] [blame] | 1776 | // Copy relative to framepointer. | 
| Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1777 | SDValue Source = DAG.getIntPtrConstant(VA.getLocMemOffset()); | 
| Gabor Greif | ba36cb5 | 2008-08-28 21:40:38 +0000 | [diff] [blame] | 1778 | if (StackPtr.getNode() == 0) | 
| Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 1779 | StackPtr = DAG.getCopyFromReg(Chain, dl, X86StackPtr, | 
| Dale Johannesen | dd64c41 | 2009-02-04 00:33:20 +0000 | [diff] [blame] | 1780 | getPointerTy()); | 
| Dale Johannesen | ace1610 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 1781 | Source = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, Source); | 
| Arnold Schwaighofer | 4b5324a | 2008-04-12 18:11:06 +0000 | [diff] [blame] | 1782 |  | 
|  | 1783 | MemOpChains2.push_back(CreateCopyOfByValArgument(Source, FIN, Chain, | 
| Dale Johannesen | dd64c41 | 2009-02-04 00:33:20 +0000 | [diff] [blame] | 1784 | Flags, DAG, dl)); | 
| Gordon Henriksen | 8673766 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 1785 | } else { | 
| Evan Cheng | 8e5712b | 2008-01-12 01:08:07 +0000 | [diff] [blame] | 1786 | // Store relative to framepointer. | 
| Dan Gohman | 69de193 | 2008-02-06 22:27:42 +0000 | [diff] [blame] | 1787 | MemOpChains2.push_back( | 
| Dale Johannesen | ace1610 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 1788 | DAG.getStore(Chain, dl, Arg, FIN, | 
| Dan Gohman | a54cf17 | 2008-07-11 22:44:52 +0000 | [diff] [blame] | 1789 | PseudoSourceValue::getFixedStack(FI), 0)); | 
| Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 1790 | } | 
| Gordon Henriksen | 8673766 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 1791 | } | 
|  | 1792 | } | 
|  | 1793 |  | 
|  | 1794 | if (!MemOpChains2.empty()) | 
| Dale Johannesen | ace1610 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 1795 | Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, | 
| Arnold Schwaighofer | 719eb02 | 2008-01-11 14:34:56 +0000 | [diff] [blame] | 1796 | &MemOpChains2[0], MemOpChains2.size()); | 
| Gordon Henriksen | 8673766 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 1797 |  | 
| Arnold Schwaighofer | 30e62c0 | 2008-04-30 09:16:33 +0000 | [diff] [blame] | 1798 | // Copy arguments to their registers. | 
|  | 1799 | for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) { | 
| Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 1800 | Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first, | 
| Dale Johannesen | dd64c41 | 2009-02-04 00:33:20 +0000 | [diff] [blame] | 1801 | RegsToPass[i].second, InFlag); | 
| Arnold Schwaighofer | 30e62c0 | 2008-04-30 09:16:33 +0000 | [diff] [blame] | 1802 | InFlag = Chain.getValue(1); | 
|  | 1803 | } | 
| Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1804 | InFlag =SDValue(); | 
| Arnold Schwaighofer | 4b5324a | 2008-04-12 18:11:06 +0000 | [diff] [blame] | 1805 |  | 
| Gordon Henriksen | 8673766 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 1806 | // Store the return address to the appropriate stack slot. | 
| Arnold Schwaighofer | 4b5324a | 2008-04-12 18:11:06 +0000 | [diff] [blame] | 1807 | Chain = EmitTailCallStoreRetAddr(DAG, MF, Chain, RetAddrFrIdx, Is64Bit, | 
| Dale Johannesen | ace1610 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 1808 | FPDiff, dl); | 
| Gordon Henriksen | 8673766 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 1809 | } | 
|  | 1810 |  | 
| Evan Cheng | 32fe103 | 2006-05-25 00:59:30 +0000 | [diff] [blame] | 1811 | // If the callee is a GlobalAddress node (quite common, every direct call is) | 
|  | 1812 | // turn it into a TargetGlobalAddress node so that legalize doesn't hack it. | 
| Anton Korobeynikov | a598685 | 2006-11-20 10:46:14 +0000 | [diff] [blame] | 1813 | if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) { | 
| Anton Korobeynikov | 2b2bc68 | 2006-12-22 22:29:05 +0000 | [diff] [blame] | 1814 | // We should use extra load for direct calls to dllimported functions in | 
|  | 1815 | // non-JIT mode. | 
| Evan Cheng | 817a6a9 | 2008-07-16 01:34:02 +0000 | [diff] [blame] | 1816 | if (!Subtarget->GVRequiresExtraLoad(G->getGlobal(), | 
|  | 1817 | getTargetMachine(), true)) | 
| Dan Gohman | 6520e20 | 2008-10-18 02:06:02 +0000 | [diff] [blame] | 1818 | Callee = DAG.getTargetGlobalAddress(G->getGlobal(), getPointerTy(), | 
|  | 1819 | G->getOffset()); | 
| Bill Wendling | 056292f | 2008-09-16 21:48:12 +0000 | [diff] [blame] | 1820 | } else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) { | 
|  | 1821 | Callee = DAG.getTargetExternalSymbol(S->getSymbol(), getPointerTy()); | 
| Gordon Henriksen | 8673766 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 1822 | } else if (IsTailCall) { | 
| Arnold Schwaighofer | 290ae03 | 2008-09-22 14:50:07 +0000 | [diff] [blame] | 1823 | unsigned Opc = Is64Bit ? X86::R9 : X86::EAX; | 
| Gordon Henriksen | 8673766 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 1824 |  | 
| Dale Johannesen | dd64c41 | 2009-02-04 00:33:20 +0000 | [diff] [blame] | 1825 | Chain = DAG.getCopyToReg(Chain,  dl, | 
| Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 1826 | DAG.getRegister(Opc, getPointerTy()), | 
| Gordon Henriksen | 8673766 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 1827 | Callee,InFlag); | 
|  | 1828 | Callee = DAG.getRegister(Opc, getPointerTy()); | 
|  | 1829 | // Add register as live out. | 
|  | 1830 | DAG.getMachineFunction().getRegInfo().addLiveOut(Opc); | 
| Gordon Henriksen | ae636f8 | 2008-01-03 16:47:34 +0000 | [diff] [blame] | 1831 | } | 
| Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 1832 |  | 
| Chris Lattner | d96d072 | 2007-02-25 06:40:16 +0000 | [diff] [blame] | 1833 | // Returns a chain & a flag for retval copy to use. | 
|  | 1834 | SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag); | 
| Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1835 | SmallVector<SDValue, 8> Ops; | 
| Gordon Henriksen | 8673766 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 1836 |  | 
|  | 1837 | if (IsTailCall) { | 
| Dale Johannesen | e8d7230 | 2009-02-06 23:05:02 +0000 | [diff] [blame] | 1838 | Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true), | 
|  | 1839 | DAG.getIntPtrConstant(0, true), InFlag); | 
| Gordon Henriksen | 8673766 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 1840 | InFlag = Chain.getValue(1); | 
| Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 1841 |  | 
| Gordon Henriksen | 8673766 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 1842 | // Returns a chain & a flag for retval copy to use. | 
|  | 1843 | NodeTys = DAG.getVTList(MVT::Other, MVT::Flag); | 
|  | 1844 | Ops.clear(); | 
|  | 1845 | } | 
| Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 1846 |  | 
| Nate Begeman | 4c5dcf5 | 2006-02-17 00:03:04 +0000 | [diff] [blame] | 1847 | Ops.push_back(Chain); | 
|  | 1848 | Ops.push_back(Callee); | 
| Evan Cheng | b69d113 | 2006-06-14 18:17:40 +0000 | [diff] [blame] | 1849 |  | 
| Gordon Henriksen | 8673766 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 1850 | if (IsTailCall) | 
|  | 1851 | Ops.push_back(DAG.getConstant(FPDiff, MVT::i32)); | 
| Evan Cheng | f468471 | 2007-02-21 21:18:14 +0000 | [diff] [blame] | 1852 |  | 
| Gordon Henriksen | 8673766 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 1853 | // Add argument registers to the end of the list so that they are known live | 
|  | 1854 | // into the call. | 
| Evan Cheng | 9b44944 | 2008-01-07 23:08:23 +0000 | [diff] [blame] | 1855 | for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) | 
|  | 1856 | Ops.push_back(DAG.getRegister(RegsToPass[i].first, | 
|  | 1857 | RegsToPass[i].second.getValueType())); | 
| Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 1858 |  | 
| Evan Cheng | 586ccac | 2008-03-18 23:36:35 +0000 | [diff] [blame] | 1859 | // Add an implicit use GOT pointer in EBX. | 
|  | 1860 | if (!IsTailCall && !Is64Bit && | 
|  | 1861 | getTargetMachine().getRelocationModel() == Reloc::PIC_ && | 
|  | 1862 | Subtarget->isPICStyleGOT()) | 
|  | 1863 | Ops.push_back(DAG.getRegister(X86::EBX, getPointerTy())); | 
|  | 1864 |  | 
|  | 1865 | // Add an implicit use of AL for x86 vararg functions. | 
|  | 1866 | if (Is64Bit && isVarArg) | 
|  | 1867 | Ops.push_back(DAG.getRegister(X86::AL, MVT::i8)); | 
|  | 1868 |  | 
| Gabor Greif | ba36cb5 | 2008-08-28 21:40:38 +0000 | [diff] [blame] | 1869 | if (InFlag.getNode()) | 
| Evan Cheng | 347d5f7 | 2006-04-28 21:29:37 +0000 | [diff] [blame] | 1870 | Ops.push_back(InFlag); | 
| Gordon Henriksen | ae636f8 | 2008-01-03 16:47:34 +0000 | [diff] [blame] | 1871 |  | 
| Gordon Henriksen | 8673766 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 1872 | if (IsTailCall) { | 
| Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 1873 | assert(InFlag.getNode() && | 
| Gordon Henriksen | 8673766 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 1874 | "Flag must be set. Depend on flag being set in LowerRET"); | 
| Dale Johannesen | ace1610 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 1875 | Chain = DAG.getNode(X86ISD::TAILCALL, dl, | 
| Dan Gohman | 095cc29 | 2008-09-13 01:54:27 +0000 | [diff] [blame] | 1876 | TheCall->getVTList(), &Ops[0], Ops.size()); | 
| Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 1877 |  | 
| Gabor Greif | ba36cb5 | 2008-08-28 21:40:38 +0000 | [diff] [blame] | 1878 | return SDValue(Chain.getNode(), Op.getResNo()); | 
| Gordon Henriksen | 8673766 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 1879 | } | 
|  | 1880 |  | 
| Dale Johannesen | ace1610 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 1881 | Chain = DAG.getNode(X86ISD::CALL, dl, NodeTys, &Ops[0], Ops.size()); | 
| Evan Cheng | 347d5f7 | 2006-04-28 21:29:37 +0000 | [diff] [blame] | 1882 | InFlag = Chain.getValue(1); | 
| Evan Cheng | d90eb7f | 2006-01-05 00:27:02 +0000 | [diff] [blame] | 1883 |  | 
| Chris Lattner | 2d29709 | 2006-05-23 18:50:38 +0000 | [diff] [blame] | 1884 | // Create the CALLSEQ_END node. | 
| Gordon Henriksen | 8673766 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 1885 | unsigned NumBytesForCalleeToPush; | 
| Dan Gohman | 095cc29 | 2008-09-13 01:54:27 +0000 | [diff] [blame] | 1886 | if (IsCalleePop(isVarArg, CC)) | 
| Gordon Henriksen | 8673766 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 1887 | NumBytesForCalleeToPush = NumBytes;    // Callee pops everything | 
| Evan Cheng | b188dd9 | 2008-09-10 18:25:29 +0000 | [diff] [blame] | 1888 | else if (!Is64Bit && CC != CallingConv::Fast && IsStructRet) | 
| Anton Korobeynikov | b10308e | 2007-01-28 13:31:35 +0000 | [diff] [blame] | 1889 | // If this is is a call to a struct-return function, the callee | 
|  | 1890 | // pops the hidden struct pointer, so we have to push it back. | 
|  | 1891 | // This is common for Darwin/X86, Linux & Mingw32 targets. | 
| Gordon Henriksen | ae636f8 | 2008-01-03 16:47:34 +0000 | [diff] [blame] | 1892 | NumBytesForCalleeToPush = 4; | 
| Gordon Henriksen | 8673766 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 1893 | else | 
| Gordon Henriksen | ae636f8 | 2008-01-03 16:47:34 +0000 | [diff] [blame] | 1894 | NumBytesForCalleeToPush = 0;  // Callee pops nothing. | 
| Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 1895 |  | 
| Gordon Henriksen | ae636f8 | 2008-01-03 16:47:34 +0000 | [diff] [blame] | 1896 | // Returns a flag for retval copy to use. | 
| Bill Wendling | 0f8d9c0 | 2007-11-13 00:44:25 +0000 | [diff] [blame] | 1897 | Chain = DAG.getCALLSEQ_END(Chain, | 
| Chris Lattner | e563bbc | 2008-10-11 22:08:30 +0000 | [diff] [blame] | 1898 | DAG.getIntPtrConstant(NumBytes, true), | 
|  | 1899 | DAG.getIntPtrConstant(NumBytesForCalleeToPush, | 
|  | 1900 | true), | 
| Bill Wendling | 0f8d9c0 | 2007-11-13 00:44:25 +0000 | [diff] [blame] | 1901 | InFlag); | 
| Chris Lattner | 3085e15 | 2007-02-25 08:59:22 +0000 | [diff] [blame] | 1902 | InFlag = Chain.getValue(1); | 
| Anton Korobeynikov | 12c49af | 2006-11-21 00:01:06 +0000 | [diff] [blame] | 1903 |  | 
| Chris Lattner | 3085e15 | 2007-02-25 08:59:22 +0000 | [diff] [blame] | 1904 | // Handle result values, copying them out of physregs into vregs that we | 
|  | 1905 | // return. | 
| Dan Gohman | 095cc29 | 2008-09-13 01:54:27 +0000 | [diff] [blame] | 1906 | return SDValue(LowerCallResult(Chain, InFlag, TheCall, CC, DAG), | 
| Gabor Greif | 327ef03 | 2008-08-28 23:19:51 +0000 | [diff] [blame] | 1907 | Op.getResNo()); | 
| Chris Lattner | dbdbf0c | 2005-11-15 00:40:23 +0000 | [diff] [blame] | 1908 | } | 
|  | 1909 |  | 
| Evan Cheng | 25ab690 | 2006-09-08 06:48:29 +0000 | [diff] [blame] | 1910 |  | 
|  | 1911 | //===----------------------------------------------------------------------===// | 
| Arnold Schwaighofer | c85e171 | 2007-10-11 19:40:01 +0000 | [diff] [blame] | 1912 | //                Fast Calling Convention (tail call) implementation | 
|  | 1913 | //===----------------------------------------------------------------------===// | 
|  | 1914 |  | 
|  | 1915 | //  Like std call, callee cleans arguments, convention except that ECX is | 
|  | 1916 | //  reserved for storing the tail called function address. Only 2 registers are | 
|  | 1917 | //  free for argument passing (inreg). Tail call optimization is performed | 
|  | 1918 | //  provided: | 
|  | 1919 | //                * tailcallopt is enabled | 
|  | 1920 | //                * caller/callee are fastcc | 
| Arnold Schwaighofer | a2a4b47 | 2008-02-26 10:21:54 +0000 | [diff] [blame] | 1921 | //  On X86_64 architecture with GOT-style position independent code only local | 
|  | 1922 | //  (within module) calls are supported at the moment. | 
| Arnold Schwaighofer | 48abc5c | 2007-10-12 21:30:57 +0000 | [diff] [blame] | 1923 | //  To keep the stack aligned according to platform abi the function | 
|  | 1924 | //  GetAlignedArgumentStackSize ensures that argument delta is always multiples | 
|  | 1925 | //  of stack alignment. (Dynamic linkers need this - darwin's dyld for example) | 
| Arnold Schwaighofer | c85e171 | 2007-10-11 19:40:01 +0000 | [diff] [blame] | 1926 | //  If a tail called function callee has more arguments than the caller the | 
|  | 1927 | //  caller needs to make sure that there is room to move the RETADDR to. This is | 
| Arnold Schwaighofer | 48abc5c | 2007-10-12 21:30:57 +0000 | [diff] [blame] | 1928 | //  achieved by reserving an area the size of the argument delta right after the | 
| Arnold Schwaighofer | c85e171 | 2007-10-11 19:40:01 +0000 | [diff] [blame] | 1929 | //  original REtADDR, but before the saved framepointer or the spilled registers | 
|  | 1930 | //  e.g. caller(arg1, arg2) calls callee(arg1, arg2,arg3,arg4) | 
|  | 1931 | //  stack layout: | 
|  | 1932 | //    arg1 | 
|  | 1933 | //    arg2 | 
|  | 1934 | //    RETADDR | 
| Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 1935 | //    [ new RETADDR | 
| Arnold Schwaighofer | c85e171 | 2007-10-11 19:40:01 +0000 | [diff] [blame] | 1936 | //      move area ] | 
|  | 1937 | //    (possible EBP) | 
|  | 1938 | //    ESI | 
|  | 1939 | //    EDI | 
|  | 1940 | //    local1 .. | 
|  | 1941 |  | 
|  | 1942 | /// GetAlignedArgumentStackSize - Make the stack size align e.g 16n + 12 aligned | 
|  | 1943 | /// for a 16 byte align requirement. | 
| Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 1944 | unsigned X86TargetLowering::GetAlignedArgumentStackSize(unsigned StackSize, | 
| Arnold Schwaighofer | c85e171 | 2007-10-11 19:40:01 +0000 | [diff] [blame] | 1945 | SelectionDAG& DAG) { | 
| Evan Cheng | e9ac9e6 | 2008-09-07 09:07:23 +0000 | [diff] [blame] | 1946 | MachineFunction &MF = DAG.getMachineFunction(); | 
|  | 1947 | const TargetMachine &TM = MF.getTarget(); | 
|  | 1948 | const TargetFrameInfo &TFI = *TM.getFrameInfo(); | 
|  | 1949 | unsigned StackAlignment = TFI.getStackAlignment(); | 
| Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 1950 | uint64_t AlignMask = StackAlignment - 1; | 
| Evan Cheng | e9ac9e6 | 2008-09-07 09:07:23 +0000 | [diff] [blame] | 1951 | int64_t Offset = StackSize; | 
| Anton Korobeynikov | bff66b0 | 2008-09-09 18:22:57 +0000 | [diff] [blame] | 1952 | uint64_t SlotSize = TD->getPointerSize(); | 
| Evan Cheng | e9ac9e6 | 2008-09-07 09:07:23 +0000 | [diff] [blame] | 1953 | if ( (Offset & AlignMask) <= (StackAlignment - SlotSize) ) { | 
|  | 1954 | // Number smaller than 12 so just add the difference. | 
|  | 1955 | Offset += ((StackAlignment - SlotSize) - (Offset & AlignMask)); | 
|  | 1956 | } else { | 
|  | 1957 | // Mask out lower bits, add stackalignment once plus the 12 bytes. | 
| Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 1958 | Offset = ((~AlignMask) & Offset) + StackAlignment + | 
| Evan Cheng | e9ac9e6 | 2008-09-07 09:07:23 +0000 | [diff] [blame] | 1959 | (StackAlignment-SlotSize); | 
| Arnold Schwaighofer | c85e171 | 2007-10-11 19:40:01 +0000 | [diff] [blame] | 1960 | } | 
| Evan Cheng | e9ac9e6 | 2008-09-07 09:07:23 +0000 | [diff] [blame] | 1961 | return Offset; | 
| Arnold Schwaighofer | c85e171 | 2007-10-11 19:40:01 +0000 | [diff] [blame] | 1962 | } | 
|  | 1963 |  | 
|  | 1964 | /// IsEligibleForTailCallElimination - Check to see whether the next instruction | 
| Evan Cheng | 9df7dc5 | 2007-11-02 01:26:22 +0000 | [diff] [blame] | 1965 | /// following the call is a return. A function is eligible if caller/callee | 
|  | 1966 | /// calling conventions match, currently only fastcc supports tail calls, and | 
|  | 1967 | /// the function CALL is immediatly followed by a RET. | 
| Dan Gohman | 095cc29 | 2008-09-13 01:54:27 +0000 | [diff] [blame] | 1968 | bool X86TargetLowering::IsEligibleForTailCallOptimization(CallSDNode *TheCall, | 
| Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1969 | SDValue Ret, | 
| Arnold Schwaighofer | c85e171 | 2007-10-11 19:40:01 +0000 | [diff] [blame] | 1970 | SelectionDAG& DAG) const { | 
| Evan Cheng | 9df7dc5 | 2007-11-02 01:26:22 +0000 | [diff] [blame] | 1971 | if (!PerformTailCallOpt) | 
|  | 1972 | return false; | 
| Arnold Schwaighofer | c85e171 | 2007-10-11 19:40:01 +0000 | [diff] [blame] | 1973 |  | 
| Dan Gohman | 095cc29 | 2008-09-13 01:54:27 +0000 | [diff] [blame] | 1974 | if (CheckTailCallReturnConstraints(TheCall, Ret)) { | 
| Arnold Schwaighofer | c85e171 | 2007-10-11 19:40:01 +0000 | [diff] [blame] | 1975 | MachineFunction &MF = DAG.getMachineFunction(); | 
|  | 1976 | unsigned CallerCC = MF.getFunction()->getCallingConv(); | 
| Dan Gohman | 095cc29 | 2008-09-13 01:54:27 +0000 | [diff] [blame] | 1977 | unsigned CalleeCC= TheCall->getCallingConv(); | 
| Arnold Schwaighofer | c85e171 | 2007-10-11 19:40:01 +0000 | [diff] [blame] | 1978 | if (CalleeCC == CallingConv::Fast && CallerCC == CalleeCC) { | 
| Dan Gohman | 095cc29 | 2008-09-13 01:54:27 +0000 | [diff] [blame] | 1979 | SDValue Callee = TheCall->getCallee(); | 
| Arnold Schwaighofer | a2a4b47 | 2008-02-26 10:21:54 +0000 | [diff] [blame] | 1980 | // On x86/32Bit PIC/GOT  tail calls are supported. | 
| Evan Cheng | 9df7dc5 | 2007-11-02 01:26:22 +0000 | [diff] [blame] | 1981 | if (getTargetMachine().getRelocationModel() != Reloc::PIC_ || | 
| Arnold Schwaighofer | a2a4b47 | 2008-02-26 10:21:54 +0000 | [diff] [blame] | 1982 | !Subtarget->isPICStyleGOT()|| !Subtarget->is64Bit()) | 
| Evan Cheng | 9df7dc5 | 2007-11-02 01:26:22 +0000 | [diff] [blame] | 1983 | return true; | 
|  | 1984 |  | 
| Arnold Schwaighofer | a2a4b47 | 2008-02-26 10:21:54 +0000 | [diff] [blame] | 1985 | // Can only do local tail calls (in same module, hidden or protected) on | 
|  | 1986 | // x86_64 PIC/GOT at the moment. | 
| Gordon Henriksen | 8673766 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 1987 | if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) | 
|  | 1988 | return G->getGlobal()->hasHiddenVisibility() | 
|  | 1989 | || G->getGlobal()->hasProtectedVisibility(); | 
| Arnold Schwaighofer | c85e171 | 2007-10-11 19:40:01 +0000 | [diff] [blame] | 1990 | } | 
|  | 1991 | } | 
| Evan Cheng | 9df7dc5 | 2007-11-02 01:26:22 +0000 | [diff] [blame] | 1992 |  | 
|  | 1993 | return false; | 
| Arnold Schwaighofer | c85e171 | 2007-10-11 19:40:01 +0000 | [diff] [blame] | 1994 | } | 
|  | 1995 |  | 
| Dan Gohman | 3df24e6 | 2008-09-03 23:12:08 +0000 | [diff] [blame] | 1996 | FastISel * | 
|  | 1997 | X86TargetLowering::createFastISel(MachineFunction &mf, | 
| Dan Gohman | d57dd5f | 2008-09-23 21:53:34 +0000 | [diff] [blame] | 1998 | MachineModuleInfo *mmo, | 
| Devang Patel | 83489bb | 2009-01-13 00:35:13 +0000 | [diff] [blame] | 1999 | DwarfWriter *dw, | 
| Dan Gohman | 3df24e6 | 2008-09-03 23:12:08 +0000 | [diff] [blame] | 2000 | DenseMap<const Value *, unsigned> &vm, | 
|  | 2001 | DenseMap<const BasicBlock *, | 
| Dan Gohman | 0586d91 | 2008-09-10 20:11:02 +0000 | [diff] [blame] | 2002 | MachineBasicBlock *> &bm, | 
| Dan Gohman | dd5b58a | 2008-10-14 23:54:11 +0000 | [diff] [blame] | 2003 | DenseMap<const AllocaInst *, int> &am | 
|  | 2004 | #ifndef NDEBUG | 
|  | 2005 | , SmallSet<Instruction*, 8> &cil | 
|  | 2006 | #endif | 
|  | 2007 | ) { | 
| Devang Patel | 83489bb | 2009-01-13 00:35:13 +0000 | [diff] [blame] | 2008 | return X86::createFastISel(mf, mmo, dw, vm, bm, am | 
| Dan Gohman | dd5b58a | 2008-10-14 23:54:11 +0000 | [diff] [blame] | 2009 | #ifndef NDEBUG | 
|  | 2010 | , cil | 
|  | 2011 | #endif | 
|  | 2012 | ); | 
| Dan Gohman | d9f3c48 | 2008-08-19 21:32:53 +0000 | [diff] [blame] | 2013 | } | 
|  | 2014 |  | 
|  | 2015 |  | 
| Chris Lattner | fcf1a3d | 2007-02-28 06:10:12 +0000 | [diff] [blame] | 2016 | //===----------------------------------------------------------------------===// | 
|  | 2017 | //                           Other Lowering Hooks | 
|  | 2018 | //===----------------------------------------------------------------------===// | 
|  | 2019 |  | 
|  | 2020 |  | 
| Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 2021 | SDValue X86TargetLowering::getReturnAddressFrameIndex(SelectionDAG &DAG) { | 
| Anton Korobeynikov | a2780e1 | 2007-08-15 17:12:32 +0000 | [diff] [blame] | 2022 | MachineFunction &MF = DAG.getMachineFunction(); | 
|  | 2023 | X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>(); | 
|  | 2024 | int ReturnAddrIndex = FuncInfo->getRAIndex(); | 
|  | 2025 |  | 
| Chris Lattner | dbdbf0c | 2005-11-15 00:40:23 +0000 | [diff] [blame] | 2026 | if (ReturnAddrIndex == 0) { | 
|  | 2027 | // Set up a frame object for the return address. | 
| Bill Wendling | 64e8732 | 2009-01-16 19:25:27 +0000 | [diff] [blame] | 2028 | uint64_t SlotSize = TD->getPointerSize(); | 
| Anton Korobeynikov | bff66b0 | 2008-09-09 18:22:57 +0000 | [diff] [blame] | 2029 | ReturnAddrIndex = MF.getFrameInfo()->CreateFixedObject(SlotSize, -SlotSize); | 
| Anton Korobeynikov | a2780e1 | 2007-08-15 17:12:32 +0000 | [diff] [blame] | 2030 | FuncInfo->setRAIndex(ReturnAddrIndex); | 
| Chris Lattner | dbdbf0c | 2005-11-15 00:40:23 +0000 | [diff] [blame] | 2031 | } | 
|  | 2032 |  | 
| Evan Cheng | 25ab690 | 2006-09-08 06:48:29 +0000 | [diff] [blame] | 2033 | return DAG.getFrameIndex(ReturnAddrIndex, getPointerTy()); | 
| Chris Lattner | dbdbf0c | 2005-11-15 00:40:23 +0000 | [diff] [blame] | 2034 | } | 
|  | 2035 |  | 
|  | 2036 |  | 
| Chris Lattner | 1c39d4c | 2008-12-24 23:53:05 +0000 | [diff] [blame] | 2037 | /// TranslateX86CC - do a one to one translation of a ISD::CondCode to the X86 | 
|  | 2038 | /// specific condition code, returning the condition code and the LHS/RHS of the | 
|  | 2039 | /// comparison to make. | 
|  | 2040 | static unsigned TranslateX86CC(ISD::CondCode SetCCOpcode, bool isFP, | 
|  | 2041 | SDValue &LHS, SDValue &RHS, SelectionDAG &DAG) { | 
| Evan Cheng | d9558e0 | 2006-01-06 00:43:03 +0000 | [diff] [blame] | 2042 | if (!isFP) { | 
| Chris Lattner | bfd68a7 | 2006-09-13 17:04:54 +0000 | [diff] [blame] | 2043 | if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(RHS)) { | 
|  | 2044 | if (SetCCOpcode == ISD::SETGT && RHSC->isAllOnesValue()) { | 
|  | 2045 | // X > -1   -> X == 0, jump !sign. | 
|  | 2046 | RHS = DAG.getConstant(0, RHS.getValueType()); | 
| Chris Lattner | 1c39d4c | 2008-12-24 23:53:05 +0000 | [diff] [blame] | 2047 | return X86::COND_NS; | 
| Chris Lattner | bfd68a7 | 2006-09-13 17:04:54 +0000 | [diff] [blame] | 2048 | } else if (SetCCOpcode == ISD::SETLT && RHSC->isNullValue()) { | 
|  | 2049 | // X < 0   -> X == 0, jump on sign. | 
| Chris Lattner | 1c39d4c | 2008-12-24 23:53:05 +0000 | [diff] [blame] | 2050 | return X86::COND_S; | 
| Dan Gohman | f5aeb1a | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 2051 | } else if (SetCCOpcode == ISD::SETLT && RHSC->getZExtValue() == 1) { | 
| Dan Gohman | 5f6913c | 2007-09-17 14:49:27 +0000 | [diff] [blame] | 2052 | // X < 1   -> X <= 0 | 
|  | 2053 | RHS = DAG.getConstant(0, RHS.getValueType()); | 
| Chris Lattner | 1c39d4c | 2008-12-24 23:53:05 +0000 | [diff] [blame] | 2054 | return X86::COND_LE; | 
| Chris Lattner | bfd68a7 | 2006-09-13 17:04:54 +0000 | [diff] [blame] | 2055 | } | 
| Chris Lattner | f957051 | 2006-09-13 03:22:10 +0000 | [diff] [blame] | 2056 | } | 
| Anton Korobeynikov | 12c49af | 2006-11-21 00:01:06 +0000 | [diff] [blame] | 2057 |  | 
| Evan Cheng | d9558e0 | 2006-01-06 00:43:03 +0000 | [diff] [blame] | 2058 | switch (SetCCOpcode) { | 
| Chris Lattner | 4c78e02 | 2008-12-23 23:42:27 +0000 | [diff] [blame] | 2059 | default: assert(0 && "Invalid integer condition!"); | 
| Chris Lattner | 1c39d4c | 2008-12-24 23:53:05 +0000 | [diff] [blame] | 2060 | case ISD::SETEQ:  return X86::COND_E; | 
|  | 2061 | case ISD::SETGT:  return X86::COND_G; | 
|  | 2062 | case ISD::SETGE:  return X86::COND_GE; | 
|  | 2063 | case ISD::SETLT:  return X86::COND_L; | 
|  | 2064 | case ISD::SETLE:  return X86::COND_LE; | 
|  | 2065 | case ISD::SETNE:  return X86::COND_NE; | 
|  | 2066 | case ISD::SETULT: return X86::COND_B; | 
|  | 2067 | case ISD::SETUGT: return X86::COND_A; | 
|  | 2068 | case ISD::SETULE: return X86::COND_BE; | 
|  | 2069 | case ISD::SETUGE: return X86::COND_AE; | 
| Evan Cheng | d9558e0 | 2006-01-06 00:43:03 +0000 | [diff] [blame] | 2070 | } | 
| Chris Lattner | 4c78e02 | 2008-12-23 23:42:27 +0000 | [diff] [blame] | 2071 | } | 
| Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 2072 |  | 
| Chris Lattner | 4c78e02 | 2008-12-23 23:42:27 +0000 | [diff] [blame] | 2073 | // First determine if it is required or is profitable to flip the operands. | 
| Duncan Sands | 4047f4a | 2008-10-24 13:03:10 +0000 | [diff] [blame] | 2074 |  | 
| Chris Lattner | 4c78e02 | 2008-12-23 23:42:27 +0000 | [diff] [blame] | 2075 | // If LHS is a foldable load, but RHS is not, flip the condition. | 
|  | 2076 | if ((ISD::isNON_EXTLoad(LHS.getNode()) && LHS.hasOneUse()) && | 
|  | 2077 | !(ISD::isNON_EXTLoad(RHS.getNode()) && RHS.hasOneUse())) { | 
|  | 2078 | SetCCOpcode = getSetCCSwappedOperands(SetCCOpcode); | 
|  | 2079 | std::swap(LHS, RHS); | 
| Evan Cheng | 4d46d0a | 2008-08-28 23:48:31 +0000 | [diff] [blame] | 2080 | } | 
|  | 2081 |  | 
| Chris Lattner | 4c78e02 | 2008-12-23 23:42:27 +0000 | [diff] [blame] | 2082 | switch (SetCCOpcode) { | 
|  | 2083 | default: break; | 
|  | 2084 | case ISD::SETOLT: | 
|  | 2085 | case ISD::SETOLE: | 
|  | 2086 | case ISD::SETUGT: | 
|  | 2087 | case ISD::SETUGE: | 
|  | 2088 | std::swap(LHS, RHS); | 
|  | 2089 | break; | 
|  | 2090 | } | 
|  | 2091 |  | 
|  | 2092 | // On a floating point condition, the flags are set as follows: | 
|  | 2093 | // ZF  PF  CF   op | 
|  | 2094 | //  0 | 0 | 0 | X > Y | 
|  | 2095 | //  0 | 0 | 1 | X < Y | 
|  | 2096 | //  1 | 0 | 0 | X == Y | 
|  | 2097 | //  1 | 1 | 1 | unordered | 
|  | 2098 | switch (SetCCOpcode) { | 
| Chris Lattner | 1c39d4c | 2008-12-24 23:53:05 +0000 | [diff] [blame] | 2099 | default: assert(0 && "Condcode should be pre-legalized away"); | 
| Chris Lattner | 4c78e02 | 2008-12-23 23:42:27 +0000 | [diff] [blame] | 2100 | case ISD::SETUEQ: | 
| Chris Lattner | 1c39d4c | 2008-12-24 23:53:05 +0000 | [diff] [blame] | 2101 | case ISD::SETEQ:   return X86::COND_E; | 
| Chris Lattner | 4c78e02 | 2008-12-23 23:42:27 +0000 | [diff] [blame] | 2102 | case ISD::SETOLT:              // flipped | 
|  | 2103 | case ISD::SETOGT: | 
| Chris Lattner | 1c39d4c | 2008-12-24 23:53:05 +0000 | [diff] [blame] | 2104 | case ISD::SETGT:   return X86::COND_A; | 
| Chris Lattner | 4c78e02 | 2008-12-23 23:42:27 +0000 | [diff] [blame] | 2105 | case ISD::SETOLE:              // flipped | 
|  | 2106 | case ISD::SETOGE: | 
| Chris Lattner | 1c39d4c | 2008-12-24 23:53:05 +0000 | [diff] [blame] | 2107 | case ISD::SETGE:   return X86::COND_AE; | 
| Chris Lattner | 4c78e02 | 2008-12-23 23:42:27 +0000 | [diff] [blame] | 2108 | case ISD::SETUGT:              // flipped | 
|  | 2109 | case ISD::SETULT: | 
| Chris Lattner | 1c39d4c | 2008-12-24 23:53:05 +0000 | [diff] [blame] | 2110 | case ISD::SETLT:   return X86::COND_B; | 
| Chris Lattner | 4c78e02 | 2008-12-23 23:42:27 +0000 | [diff] [blame] | 2111 | case ISD::SETUGE:              // flipped | 
|  | 2112 | case ISD::SETULE: | 
| Chris Lattner | 1c39d4c | 2008-12-24 23:53:05 +0000 | [diff] [blame] | 2113 | case ISD::SETLE:   return X86::COND_BE; | 
| Chris Lattner | 4c78e02 | 2008-12-23 23:42:27 +0000 | [diff] [blame] | 2114 | case ISD::SETONE: | 
| Chris Lattner | 1c39d4c | 2008-12-24 23:53:05 +0000 | [diff] [blame] | 2115 | case ISD::SETNE:   return X86::COND_NE; | 
|  | 2116 | case ISD::SETUO:   return X86::COND_P; | 
|  | 2117 | case ISD::SETO:    return X86::COND_NP; | 
| Chris Lattner | 4c78e02 | 2008-12-23 23:42:27 +0000 | [diff] [blame] | 2118 | } | 
| Evan Cheng | d9558e0 | 2006-01-06 00:43:03 +0000 | [diff] [blame] | 2119 | } | 
|  | 2120 |  | 
| Evan Cheng | 4a46080 | 2006-01-11 00:33:36 +0000 | [diff] [blame] | 2121 | /// hasFPCMov - is there a floating point cmov for the specific X86 condition | 
|  | 2122 | /// code. Current x86 isa includes the following FP cmov instructions: | 
| Evan Cheng | aaca22c | 2006-01-10 20:26:56 +0000 | [diff] [blame] | 2123 | /// fcmovb, fcomvbe, fcomve, fcmovu, fcmovae, fcmova, fcmovne, fcmovnu. | 
| Evan Cheng | 4a46080 | 2006-01-11 00:33:36 +0000 | [diff] [blame] | 2124 | static bool hasFPCMov(unsigned X86CC) { | 
| Evan Cheng | aaca22c | 2006-01-10 20:26:56 +0000 | [diff] [blame] | 2125 | switch (X86CC) { | 
|  | 2126 | default: | 
|  | 2127 | return false; | 
| Chris Lattner | 7fbe972 | 2006-10-20 17:42:20 +0000 | [diff] [blame] | 2128 | case X86::COND_B: | 
|  | 2129 | case X86::COND_BE: | 
|  | 2130 | case X86::COND_E: | 
|  | 2131 | case X86::COND_P: | 
|  | 2132 | case X86::COND_A: | 
|  | 2133 | case X86::COND_AE: | 
|  | 2134 | case X86::COND_NE: | 
|  | 2135 | case X86::COND_NP: | 
| Evan Cheng | aaca22c | 2006-01-10 20:26:56 +0000 | [diff] [blame] | 2136 | return true; | 
|  | 2137 | } | 
|  | 2138 | } | 
|  | 2139 |  | 
| Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2140 | /// isUndefOrInRange - Return true if Val is undef or if its value falls within | 
|  | 2141 | /// the specified range (L, H]. | 
|  | 2142 | static bool isUndefOrInRange(int Val, int Low, int Hi) { | 
|  | 2143 | return (Val < 0) || (Val >= Low && Val < Hi); | 
|  | 2144 | } | 
|  | 2145 |  | 
|  | 2146 | /// isUndefOrEqual - Val is either less than zero (undef) or equal to the | 
|  | 2147 | /// specified value. | 
|  | 2148 | static bool isUndefOrEqual(int Val, int CmpVal) { | 
|  | 2149 | if (Val < 0 || Val == CmpVal) | 
| Evan Cheng | 5ced1d8 | 2006-04-06 23:23:56 +0000 | [diff] [blame] | 2150 | return true; | 
| Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2151 | return false; | 
| Evan Cheng | c5cdff2 | 2006-04-07 21:53:05 +0000 | [diff] [blame] | 2152 | } | 
|  | 2153 |  | 
| Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2154 | /// isPSHUFDMask - Return true if the node specifies a shuffle of elements that | 
|  | 2155 | /// is suitable for input to PSHUFD or PSHUFW.  That is, it doesn't reference | 
|  | 2156 | /// the second operand. | 
| Nate Begeman | 5a5ca15 | 2009-04-29 05:20:52 +0000 | [diff] [blame] | 2157 | static bool isPSHUFDMask(const SmallVectorImpl<int> &Mask, MVT VT) { | 
| Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2158 | if (VT == MVT::v4f32 || VT == MVT::v4i32 || VT == MVT::v4i16) | 
|  | 2159 | return (Mask[0] < 4 && Mask[1] < 4 && Mask[2] < 4 && Mask[3] < 4); | 
|  | 2160 | if (VT == MVT::v2f64 || VT == MVT::v2i64) | 
|  | 2161 | return (Mask[0] < 2 && Mask[1] < 2); | 
|  | 2162 | return false; | 
| Evan Cheng | 5ced1d8 | 2006-04-06 23:23:56 +0000 | [diff] [blame] | 2163 | } | 
|  | 2164 |  | 
| Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2165 | bool X86::isPSHUFDMask(ShuffleVectorSDNode *N) { | 
|  | 2166 | SmallVector<int, 8> M; | 
|  | 2167 | N->getMask(M); | 
|  | 2168 | return ::isPSHUFDMask(M, N->getValueType(0)); | 
|  | 2169 | } | 
| Evan Cheng | 0188ecb | 2006-03-22 18:59:22 +0000 | [diff] [blame] | 2170 |  | 
| Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2171 | /// isPSHUFHWMask - Return true if the node specifies a shuffle of elements that | 
|  | 2172 | /// is suitable for input to PSHUFHW. | 
| Nate Begeman | 5a5ca15 | 2009-04-29 05:20:52 +0000 | [diff] [blame] | 2173 | static bool isPSHUFHWMask(const SmallVectorImpl<int> &Mask, MVT VT) { | 
| Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2174 | if (VT != MVT::v8i16) | 
| Evan Cheng | 0188ecb | 2006-03-22 18:59:22 +0000 | [diff] [blame] | 2175 | return false; | 
| Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2176 |  | 
|  | 2177 | // Lower quadword copied in order or undef. | 
|  | 2178 | for (int i = 0; i != 4; ++i) | 
|  | 2179 | if (Mask[i] >= 0 && Mask[i] != i) | 
| Evan Cheng | 506d3df | 2006-03-29 23:07:14 +0000 | [diff] [blame] | 2180 | return false; | 
| Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2181 |  | 
| Evan Cheng | 506d3df | 2006-03-29 23:07:14 +0000 | [diff] [blame] | 2182 | // Upper quadword shuffled. | 
| Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2183 | for (int i = 4; i != 8; ++i) | 
|  | 2184 | if (Mask[i] >= 0 && (Mask[i] < 4 || Mask[i] > 7)) | 
| Evan Cheng | 506d3df | 2006-03-29 23:07:14 +0000 | [diff] [blame] | 2185 | return false; | 
| Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2186 |  | 
| Evan Cheng | 506d3df | 2006-03-29 23:07:14 +0000 | [diff] [blame] | 2187 | return true; | 
|  | 2188 | } | 
|  | 2189 |  | 
| Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2190 | bool X86::isPSHUFHWMask(ShuffleVectorSDNode *N) { | 
|  | 2191 | SmallVector<int, 8> M; | 
|  | 2192 | N->getMask(M); | 
|  | 2193 | return ::isPSHUFHWMask(M, N->getValueType(0)); | 
|  | 2194 | } | 
| Evan Cheng | 506d3df | 2006-03-29 23:07:14 +0000 | [diff] [blame] | 2195 |  | 
| Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2196 | /// isPSHUFLWMask - Return true if the node specifies a shuffle of elements that | 
|  | 2197 | /// is suitable for input to PSHUFLW. | 
| Nate Begeman | 5a5ca15 | 2009-04-29 05:20:52 +0000 | [diff] [blame] | 2198 | static bool isPSHUFLWMask(const SmallVectorImpl<int> &Mask, MVT VT) { | 
| Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2199 | if (VT != MVT::v8i16) | 
| Evan Cheng | 506d3df | 2006-03-29 23:07:14 +0000 | [diff] [blame] | 2200 | return false; | 
| Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2201 |  | 
| Rafael Espindola | 15684b2 | 2009-04-24 12:40:33 +0000 | [diff] [blame] | 2202 | // Upper quadword copied in order. | 
| Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2203 | for (int i = 4; i != 8; ++i) | 
|  | 2204 | if (Mask[i] >= 0 && Mask[i] != i) | 
| Rafael Espindola | 15684b2 | 2009-04-24 12:40:33 +0000 | [diff] [blame] | 2205 | return false; | 
| Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2206 |  | 
| Rafael Espindola | 15684b2 | 2009-04-24 12:40:33 +0000 | [diff] [blame] | 2207 | // Lower quadword shuffled. | 
| Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2208 | for (int i = 0; i != 4; ++i) | 
|  | 2209 | if (Mask[i] >= 4) | 
| Rafael Espindola | 15684b2 | 2009-04-24 12:40:33 +0000 | [diff] [blame] | 2210 | return false; | 
| Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2211 |  | 
| Rafael Espindola | 15684b2 | 2009-04-24 12:40:33 +0000 | [diff] [blame] | 2212 | return true; | 
| Nate Begeman | b706d29 | 2009-04-24 03:42:54 +0000 | [diff] [blame] | 2213 | } | 
|  | 2214 |  | 
| Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2215 | bool X86::isPSHUFLWMask(ShuffleVectorSDNode *N) { | 
|  | 2216 | SmallVector<int, 8> M; | 
|  | 2217 | N->getMask(M); | 
|  | 2218 | return ::isPSHUFLWMask(M, N->getValueType(0)); | 
|  | 2219 | } | 
|  | 2220 |  | 
| Evan Cheng | 14aed5e | 2006-03-24 01:18:28 +0000 | [diff] [blame] | 2221 | /// isSHUFPMask - Return true if the specified VECTOR_SHUFFLE operand | 
|  | 2222 | /// specifies a shuffle of elements that is suitable for input to SHUFP*. | 
| Nate Begeman | 5a5ca15 | 2009-04-29 05:20:52 +0000 | [diff] [blame] | 2223 | static bool isSHUFPMask(const SmallVectorImpl<int> &Mask, MVT VT) { | 
| Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2224 | int NumElems = VT.getVectorNumElements(); | 
|  | 2225 | if (NumElems != 2 && NumElems != 4) | 
|  | 2226 | return false; | 
|  | 2227 |  | 
|  | 2228 | int Half = NumElems / 2; | 
|  | 2229 | for (int i = 0; i < Half; ++i) | 
|  | 2230 | if (!isUndefOrInRange(Mask[i], 0, NumElems)) | 
| Evan Cheng | 39623da | 2006-04-20 08:58:49 +0000 | [diff] [blame] | 2231 | return false; | 
| Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2232 | for (int i = Half; i < NumElems; ++i) | 
|  | 2233 | if (!isUndefOrInRange(Mask[i], NumElems, NumElems*2)) | 
| Evan Cheng | 39623da | 2006-04-20 08:58:49 +0000 | [diff] [blame] | 2234 | return false; | 
| Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2235 |  | 
| Evan Cheng | 14aed5e | 2006-03-24 01:18:28 +0000 | [diff] [blame] | 2236 | return true; | 
|  | 2237 | } | 
|  | 2238 |  | 
| Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2239 | bool X86::isSHUFPMask(ShuffleVectorSDNode *N) { | 
|  | 2240 | SmallVector<int, 8> M; | 
|  | 2241 | N->getMask(M); | 
|  | 2242 | return ::isSHUFPMask(M, N->getValueType(0)); | 
| Evan Cheng | 39623da | 2006-04-20 08:58:49 +0000 | [diff] [blame] | 2243 | } | 
|  | 2244 |  | 
| Evan Cheng | 213d2cf | 2007-05-17 18:45:50 +0000 | [diff] [blame] | 2245 | /// isCommutedSHUFP - Returns true if the shuffle mask is exactly | 
| Evan Cheng | 39623da | 2006-04-20 08:58:49 +0000 | [diff] [blame] | 2246 | /// the reverse of what x86 shuffles want. x86 shuffles requires the lower | 
|  | 2247 | /// half elements to come from vector 1 (which would equal the dest.) and | 
|  | 2248 | /// the upper half to come from vector 2. | 
| Nate Begeman | 5a5ca15 | 2009-04-29 05:20:52 +0000 | [diff] [blame] | 2249 | static bool isCommutedSHUFPMask(const SmallVectorImpl<int> &Mask, MVT VT) { | 
| Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2250 | int NumElems = VT.getVectorNumElements(); | 
|  | 2251 |  | 
|  | 2252 | if (NumElems != 2 && NumElems != 4) | 
|  | 2253 | return false; | 
|  | 2254 |  | 
|  | 2255 | int Half = NumElems / 2; | 
|  | 2256 | for (int i = 0; i < Half; ++i) | 
|  | 2257 | if (!isUndefOrInRange(Mask[i], NumElems, NumElems*2)) | 
| Evan Cheng | 39623da | 2006-04-20 08:58:49 +0000 | [diff] [blame] | 2258 | return false; | 
| Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2259 | for (int i = Half; i < NumElems; ++i) | 
|  | 2260 | if (!isUndefOrInRange(Mask[i], 0, NumElems)) | 
| Evan Cheng | 39623da | 2006-04-20 08:58:49 +0000 | [diff] [blame] | 2261 | return false; | 
|  | 2262 | return true; | 
|  | 2263 | } | 
|  | 2264 |  | 
| Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2265 | static bool isCommutedSHUFP(ShuffleVectorSDNode *N) { | 
|  | 2266 | SmallVector<int, 8> M; | 
|  | 2267 | N->getMask(M); | 
|  | 2268 | return isCommutedSHUFPMask(M, N->getValueType(0)); | 
| Evan Cheng | 39623da | 2006-04-20 08:58:49 +0000 | [diff] [blame] | 2269 | } | 
|  | 2270 |  | 
| Evan Cheng | 2c0dbd0 | 2006-03-24 02:58:06 +0000 | [diff] [blame] | 2271 | /// isMOVHLPSMask - Return true if the specified VECTOR_SHUFFLE operand | 
|  | 2272 | /// specifies a shuffle of elements that is suitable for input to MOVHLPS. | 
| Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2273 | bool X86::isMOVHLPSMask(ShuffleVectorSDNode *N) { | 
|  | 2274 | if (N->getValueType(0).getVectorNumElements() != 4) | 
| Evan Cheng | 2c0dbd0 | 2006-03-24 02:58:06 +0000 | [diff] [blame] | 2275 | return false; | 
|  | 2276 |  | 
| Evan Cheng | 2064a2b | 2006-03-28 06:50:32 +0000 | [diff] [blame] | 2277 | // Expect bit0 == 6, bit1 == 7, bit2 == 2, bit3 == 3 | 
| Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2278 | return isUndefOrEqual(N->getMaskElt(0), 6) && | 
|  | 2279 | isUndefOrEqual(N->getMaskElt(1), 7) && | 
|  | 2280 | isUndefOrEqual(N->getMaskElt(2), 2) && | 
|  | 2281 | isUndefOrEqual(N->getMaskElt(3), 3); | 
| Evan Cheng | 6e56e2c | 2006-11-07 22:14:24 +0000 | [diff] [blame] | 2282 | } | 
|  | 2283 |  | 
| Evan Cheng | 5ced1d8 | 2006-04-06 23:23:56 +0000 | [diff] [blame] | 2284 | /// isMOVLPMask - Return true if the specified VECTOR_SHUFFLE operand | 
|  | 2285 | /// specifies a shuffle of elements that is suitable for input to MOVLP{S|D}. | 
| Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2286 | bool X86::isMOVLPMask(ShuffleVectorSDNode *N) { | 
|  | 2287 | unsigned NumElems = N->getValueType(0).getVectorNumElements(); | 
| Evan Cheng | 5ced1d8 | 2006-04-06 23:23:56 +0000 | [diff] [blame] | 2288 |  | 
| Evan Cheng | 5ced1d8 | 2006-04-06 23:23:56 +0000 | [diff] [blame] | 2289 | if (NumElems != 2 && NumElems != 4) | 
|  | 2290 | return false; | 
|  | 2291 |  | 
| Evan Cheng | c5cdff2 | 2006-04-07 21:53:05 +0000 | [diff] [blame] | 2292 | for (unsigned i = 0; i < NumElems/2; ++i) | 
| Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2293 | if (!isUndefOrEqual(N->getMaskElt(i), i + NumElems)) | 
| Evan Cheng | c5cdff2 | 2006-04-07 21:53:05 +0000 | [diff] [blame] | 2294 | return false; | 
| Evan Cheng | 5ced1d8 | 2006-04-06 23:23:56 +0000 | [diff] [blame] | 2295 |  | 
| Evan Cheng | c5cdff2 | 2006-04-07 21:53:05 +0000 | [diff] [blame] | 2296 | for (unsigned i = NumElems/2; i < NumElems; ++i) | 
| Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2297 | if (!isUndefOrEqual(N->getMaskElt(i), i)) | 
| Evan Cheng | c5cdff2 | 2006-04-07 21:53:05 +0000 | [diff] [blame] | 2298 | return false; | 
| Evan Cheng | 5ced1d8 | 2006-04-06 23:23:56 +0000 | [diff] [blame] | 2299 |  | 
|  | 2300 | return true; | 
|  | 2301 | } | 
|  | 2302 |  | 
|  | 2303 | /// isMOVHPMask - Return true if the specified VECTOR_SHUFFLE operand | 
| Evan Cheng | 533a0aa | 2006-04-19 20:35:22 +0000 | [diff] [blame] | 2304 | /// specifies a shuffle of elements that is suitable for input to MOVHP{S|D} | 
|  | 2305 | /// and MOVLHPS. | 
| Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2306 | bool X86::isMOVHPMask(ShuffleVectorSDNode *N) { | 
|  | 2307 | unsigned NumElems = N->getValueType(0).getVectorNumElements(); | 
| Evan Cheng | 5ced1d8 | 2006-04-06 23:23:56 +0000 | [diff] [blame] | 2308 |  | 
| Evan Cheng | 5ced1d8 | 2006-04-06 23:23:56 +0000 | [diff] [blame] | 2309 | if (NumElems != 2 && NumElems != 4) | 
|  | 2310 | return false; | 
|  | 2311 |  | 
| Evan Cheng | c5cdff2 | 2006-04-07 21:53:05 +0000 | [diff] [blame] | 2312 | for (unsigned i = 0; i < NumElems/2; ++i) | 
| Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2313 | if (!isUndefOrEqual(N->getMaskElt(i), i)) | 
| Evan Cheng | c5cdff2 | 2006-04-07 21:53:05 +0000 | [diff] [blame] | 2314 | return false; | 
| Evan Cheng | 5ced1d8 | 2006-04-06 23:23:56 +0000 | [diff] [blame] | 2315 |  | 
| Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2316 | for (unsigned i = 0; i < NumElems/2; ++i) | 
|  | 2317 | if (!isUndefOrEqual(N->getMaskElt(i + NumElems/2), i + NumElems)) | 
| Evan Cheng | c5cdff2 | 2006-04-07 21:53:05 +0000 | [diff] [blame] | 2318 | return false; | 
| Evan Cheng | 5ced1d8 | 2006-04-06 23:23:56 +0000 | [diff] [blame] | 2319 |  | 
|  | 2320 | return true; | 
|  | 2321 | } | 
|  | 2322 |  | 
| Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2323 | /// isMOVHLPS_v_undef_Mask - Special case of isMOVHLPSMask for canonical form | 
|  | 2324 | /// of vector_shuffle v, v, <2, 3, 2, 3>, i.e. vector_shuffle v, undef, | 
|  | 2325 | /// <2, 3, 2, 3> | 
|  | 2326 | bool X86::isMOVHLPS_v_undef_Mask(ShuffleVectorSDNode *N) { | 
|  | 2327 | unsigned NumElems = N->getValueType(0).getVectorNumElements(); | 
|  | 2328 |  | 
|  | 2329 | if (NumElems != 4) | 
|  | 2330 | return false; | 
|  | 2331 |  | 
|  | 2332 | return isUndefOrEqual(N->getMaskElt(0), 2) && | 
|  | 2333 | isUndefOrEqual(N->getMaskElt(1), 3) && | 
|  | 2334 | isUndefOrEqual(N->getMaskElt(2), 2) && | 
|  | 2335 | isUndefOrEqual(N->getMaskElt(3), 3); | 
|  | 2336 | } | 
|  | 2337 |  | 
| Evan Cheng | 0038e59 | 2006-03-28 00:39:58 +0000 | [diff] [blame] | 2338 | /// isUNPCKLMask - Return true if the specified VECTOR_SHUFFLE operand | 
|  | 2339 | /// specifies a shuffle of elements that is suitable for input to UNPCKL. | 
| Nate Begeman | 5a5ca15 | 2009-04-29 05:20:52 +0000 | [diff] [blame] | 2340 | static bool isUNPCKLMask(const SmallVectorImpl<int> &Mask, MVT VT, | 
| Rafael Espindola | 15684b2 | 2009-04-24 12:40:33 +0000 | [diff] [blame] | 2341 | bool V2IsSplat = false) { | 
| Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2342 | int NumElts = VT.getVectorNumElements(); | 
| Chris Lattner | 5a88b83 | 2007-02-25 07:10:00 +0000 | [diff] [blame] | 2343 | if (NumElts != 2 && NumElts != 4 && NumElts != 8 && NumElts != 16) | 
| Evan Cheng | 0038e59 | 2006-03-28 00:39:58 +0000 | [diff] [blame] | 2344 | return false; | 
| Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2345 |  | 
|  | 2346 | for (int i = 0, j = 0; i != NumElts; i += 2, ++j) { | 
|  | 2347 | int BitI  = Mask[i]; | 
|  | 2348 | int BitI1 = Mask[i+1]; | 
| Evan Cheng | c5cdff2 | 2006-04-07 21:53:05 +0000 | [diff] [blame] | 2349 | if (!isUndefOrEqual(BitI, j)) | 
|  | 2350 | return false; | 
| Evan Cheng | 39623da | 2006-04-20 08:58:49 +0000 | [diff] [blame] | 2351 | if (V2IsSplat) { | 
| Mon P Wang | 7bcaefa | 2009-02-04 01:16:59 +0000 | [diff] [blame] | 2352 | if (!isUndefOrEqual(BitI1, NumElts)) | 
| Evan Cheng | 39623da | 2006-04-20 08:58:49 +0000 | [diff] [blame] | 2353 | return false; | 
|  | 2354 | } else { | 
| Chris Lattner | 5a88b83 | 2007-02-25 07:10:00 +0000 | [diff] [blame] | 2355 | if (!isUndefOrEqual(BitI1, j + NumElts)) | 
| Evan Cheng | 39623da | 2006-04-20 08:58:49 +0000 | [diff] [blame] | 2356 | return false; | 
|  | 2357 | } | 
| Evan Cheng | 0038e59 | 2006-03-28 00:39:58 +0000 | [diff] [blame] | 2358 | } | 
| Evan Cheng | 0038e59 | 2006-03-28 00:39:58 +0000 | [diff] [blame] | 2359 | return true; | 
|  | 2360 | } | 
|  | 2361 |  | 
| Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2362 | bool X86::isUNPCKLMask(ShuffleVectorSDNode *N, bool V2IsSplat) { | 
|  | 2363 | SmallVector<int, 8> M; | 
|  | 2364 | N->getMask(M); | 
|  | 2365 | return ::isUNPCKLMask(M, N->getValueType(0), V2IsSplat); | 
| Evan Cheng | 39623da | 2006-04-20 08:58:49 +0000 | [diff] [blame] | 2366 | } | 
|  | 2367 |  | 
| Evan Cheng | 4fcb922 | 2006-03-28 02:43:26 +0000 | [diff] [blame] | 2368 | /// isUNPCKHMask - Return true if the specified VECTOR_SHUFFLE operand | 
|  | 2369 | /// specifies a shuffle of elements that is suitable for input to UNPCKH. | 
| Nate Begeman | 5a5ca15 | 2009-04-29 05:20:52 +0000 | [diff] [blame] | 2370 | static bool isUNPCKHMask(const SmallVectorImpl<int> &Mask, MVT VT, | 
| Rafael Espindola | 15684b2 | 2009-04-24 12:40:33 +0000 | [diff] [blame] | 2371 | bool V2IsSplat = false) { | 
| Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2372 | int NumElts = VT.getVectorNumElements(); | 
| Chris Lattner | 5a88b83 | 2007-02-25 07:10:00 +0000 | [diff] [blame] | 2373 | if (NumElts != 2 && NumElts != 4 && NumElts != 8 && NumElts != 16) | 
| Evan Cheng | 4fcb922 | 2006-03-28 02:43:26 +0000 | [diff] [blame] | 2374 | return false; | 
| Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2375 |  | 
|  | 2376 | for (int i = 0, j = 0; i != NumElts; i += 2, ++j) { | 
|  | 2377 | int BitI  = Mask[i]; | 
|  | 2378 | int BitI1 = Mask[i+1]; | 
| Chris Lattner | 5a88b83 | 2007-02-25 07:10:00 +0000 | [diff] [blame] | 2379 | if (!isUndefOrEqual(BitI, j + NumElts/2)) | 
| Evan Cheng | c5cdff2 | 2006-04-07 21:53:05 +0000 | [diff] [blame] | 2380 | return false; | 
| Evan Cheng | 39623da | 2006-04-20 08:58:49 +0000 | [diff] [blame] | 2381 | if (V2IsSplat) { | 
| Chris Lattner | 5a88b83 | 2007-02-25 07:10:00 +0000 | [diff] [blame] | 2382 | if (isUndefOrEqual(BitI1, NumElts)) | 
| Evan Cheng | 39623da | 2006-04-20 08:58:49 +0000 | [diff] [blame] | 2383 | return false; | 
|  | 2384 | } else { | 
| Chris Lattner | 5a88b83 | 2007-02-25 07:10:00 +0000 | [diff] [blame] | 2385 | if (!isUndefOrEqual(BitI1, j + NumElts/2 + NumElts)) | 
| Evan Cheng | 39623da | 2006-04-20 08:58:49 +0000 | [diff] [blame] | 2386 | return false; | 
|  | 2387 | } | 
| Evan Cheng | 4fcb922 | 2006-03-28 02:43:26 +0000 | [diff] [blame] | 2388 | } | 
| Evan Cheng | 4fcb922 | 2006-03-28 02:43:26 +0000 | [diff] [blame] | 2389 | return true; | 
|  | 2390 | } | 
|  | 2391 |  | 
| Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2392 | bool X86::isUNPCKHMask(ShuffleVectorSDNode *N, bool V2IsSplat) { | 
|  | 2393 | SmallVector<int, 8> M; | 
|  | 2394 | N->getMask(M); | 
|  | 2395 | return ::isUNPCKHMask(M, N->getValueType(0), V2IsSplat); | 
| Evan Cheng | 39623da | 2006-04-20 08:58:49 +0000 | [diff] [blame] | 2396 | } | 
|  | 2397 |  | 
| Evan Cheng | 1d5a8cc | 2006-04-05 07:20:06 +0000 | [diff] [blame] | 2398 | /// isUNPCKL_v_undef_Mask - Special case of isUNPCKLMask for canonical form | 
|  | 2399 | /// of vector_shuffle v, v, <0, 4, 1, 5>, i.e. vector_shuffle v, undef, | 
|  | 2400 | /// <0, 0, 1, 1> | 
| Nate Begeman | 5a5ca15 | 2009-04-29 05:20:52 +0000 | [diff] [blame] | 2401 | static bool isUNPCKL_v_undef_Mask(const SmallVectorImpl<int> &Mask, MVT VT) { | 
| Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2402 | int NumElems = VT.getVectorNumElements(); | 
| Bill Wendling | 2f9bb1a | 2007-04-24 21:16:55 +0000 | [diff] [blame] | 2403 | if (NumElems != 2 && NumElems != 4 && NumElems != 8 && NumElems != 16) | 
| Evan Cheng | 1d5a8cc | 2006-04-05 07:20:06 +0000 | [diff] [blame] | 2404 | return false; | 
| Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2405 |  | 
|  | 2406 | for (int i = 0, j = 0; i != NumElems; i += 2, ++j) { | 
|  | 2407 | int BitI  = Mask[i]; | 
|  | 2408 | int BitI1 = Mask[i+1]; | 
| Evan Cheng | c5cdff2 | 2006-04-07 21:53:05 +0000 | [diff] [blame] | 2409 | if (!isUndefOrEqual(BitI, j)) | 
|  | 2410 | return false; | 
|  | 2411 | if (!isUndefOrEqual(BitI1, j)) | 
|  | 2412 | return false; | 
| Evan Cheng | 1d5a8cc | 2006-04-05 07:20:06 +0000 | [diff] [blame] | 2413 | } | 
| Rafael Espindola | 15684b2 | 2009-04-24 12:40:33 +0000 | [diff] [blame] | 2414 | return true; | 
| Nate Begeman | b706d29 | 2009-04-24 03:42:54 +0000 | [diff] [blame] | 2415 | } | 
|  | 2416 |  | 
| Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2417 | bool X86::isUNPCKL_v_undef_Mask(ShuffleVectorSDNode *N) { | 
|  | 2418 | SmallVector<int, 8> M; | 
|  | 2419 | N->getMask(M); | 
|  | 2420 | return ::isUNPCKL_v_undef_Mask(M, N->getValueType(0)); | 
|  | 2421 | } | 
|  | 2422 |  | 
| Bill Wendling | 2f9bb1a | 2007-04-24 21:16:55 +0000 | [diff] [blame] | 2423 | /// isUNPCKH_v_undef_Mask - Special case of isUNPCKHMask for canonical form | 
|  | 2424 | /// of vector_shuffle v, v, <2, 6, 3, 7>, i.e. vector_shuffle v, undef, | 
|  | 2425 | /// <2, 2, 3, 3> | 
| Nate Begeman | 5a5ca15 | 2009-04-29 05:20:52 +0000 | [diff] [blame] | 2426 | static bool isUNPCKH_v_undef_Mask(const SmallVectorImpl<int> &Mask, MVT VT) { | 
| Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2427 | int NumElems = VT.getVectorNumElements(); | 
| Bill Wendling | 2f9bb1a | 2007-04-24 21:16:55 +0000 | [diff] [blame] | 2428 | if (NumElems != 2 && NumElems != 4 && NumElems != 8 && NumElems != 16) | 
|  | 2429 | return false; | 
| Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2430 |  | 
|  | 2431 | for (int i = 0, j = NumElems / 2; i != NumElems; i += 2, ++j) { | 
|  | 2432 | int BitI  = Mask[i]; | 
|  | 2433 | int BitI1 = Mask[i+1]; | 
| Bill Wendling | 2f9bb1a | 2007-04-24 21:16:55 +0000 | [diff] [blame] | 2434 | if (!isUndefOrEqual(BitI, j)) | 
|  | 2435 | return false; | 
|  | 2436 | if (!isUndefOrEqual(BitI1, j)) | 
|  | 2437 | return false; | 
|  | 2438 | } | 
| Rafael Espindola | 15684b2 | 2009-04-24 12:40:33 +0000 | [diff] [blame] | 2439 | return true; | 
| Nate Begeman | b706d29 | 2009-04-24 03:42:54 +0000 | [diff] [blame] | 2440 | } | 
|  | 2441 |  | 
| Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2442 | bool X86::isUNPCKH_v_undef_Mask(ShuffleVectorSDNode *N) { | 
|  | 2443 | SmallVector<int, 8> M; | 
|  | 2444 | N->getMask(M); | 
|  | 2445 | return ::isUNPCKH_v_undef_Mask(M, N->getValueType(0)); | 
|  | 2446 | } | 
|  | 2447 |  | 
| Evan Cheng | 017dcc6 | 2006-04-21 01:05:10 +0000 | [diff] [blame] | 2448 | /// isMOVLMask - Return true if the specified VECTOR_SHUFFLE operand | 
|  | 2449 | /// specifies a shuffle of elements that is suitable for input to MOVSS, | 
|  | 2450 | /// MOVSD, and MOVD, i.e. setting the lowest element. | 
| Nate Begeman | 5a5ca15 | 2009-04-29 05:20:52 +0000 | [diff] [blame] | 2451 | static bool isMOVLMask(const SmallVectorImpl<int> &Mask, MVT VT) { | 
| Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2452 | int NumElts = VT.getVectorNumElements(); | 
| Evan Cheng | 1076210 | 2007-12-06 22:14:22 +0000 | [diff] [blame] | 2453 | if (NumElts != 2 && NumElts != 4) | 
| Evan Cheng | d6d1cbd | 2006-04-11 00:19:04 +0000 | [diff] [blame] | 2454 | return false; | 
| Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2455 |  | 
|  | 2456 | if (!isUndefOrEqual(Mask[0], NumElts)) | 
| Evan Cheng | d6d1cbd | 2006-04-11 00:19:04 +0000 | [diff] [blame] | 2457 | return false; | 
| Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2458 |  | 
|  | 2459 | for (int i = 1; i < NumElts; ++i) | 
|  | 2460 | if (!isUndefOrEqual(Mask[i], i)) | 
| Evan Cheng | d6d1cbd | 2006-04-11 00:19:04 +0000 | [diff] [blame] | 2461 | return false; | 
| Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2462 |  | 
| Evan Cheng | d6d1cbd | 2006-04-11 00:19:04 +0000 | [diff] [blame] | 2463 | return true; | 
|  | 2464 | } | 
| Evan Cheng | 1d5a8cc | 2006-04-05 07:20:06 +0000 | [diff] [blame] | 2465 |  | 
| Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2466 | bool X86::isMOVLMask(ShuffleVectorSDNode *N) { | 
|  | 2467 | SmallVector<int, 8> M; | 
|  | 2468 | N->getMask(M); | 
|  | 2469 | return ::isMOVLMask(M, N->getValueType(0)); | 
| Evan Cheng | 39623da | 2006-04-20 08:58:49 +0000 | [diff] [blame] | 2470 | } | 
|  | 2471 |  | 
| Evan Cheng | 017dcc6 | 2006-04-21 01:05:10 +0000 | [diff] [blame] | 2472 | /// isCommutedMOVL - Returns true if the shuffle mask is except the reverse | 
|  | 2473 | /// of what x86 movss want. X86 movs requires the lowest  element to be lowest | 
| Evan Cheng | 39623da | 2006-04-20 08:58:49 +0000 | [diff] [blame] | 2474 | /// element of vector 2 and the other elements to come from vector 1 in order. | 
| Nate Begeman | 5a5ca15 | 2009-04-29 05:20:52 +0000 | [diff] [blame] | 2475 | static bool isCommutedMOVLMask(const SmallVectorImpl<int> &Mask, MVT VT, | 
| Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2476 | bool V2IsSplat = false, bool V2IsUndef = false) { | 
|  | 2477 | int NumOps = VT.getVectorNumElements(); | 
| Chris Lattner | 5a88b83 | 2007-02-25 07:10:00 +0000 | [diff] [blame] | 2478 | if (NumOps != 2 && NumOps != 4 && NumOps != 8 && NumOps != 16) | 
| Evan Cheng | 39623da | 2006-04-20 08:58:49 +0000 | [diff] [blame] | 2479 | return false; | 
| Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2480 |  | 
|  | 2481 | if (!isUndefOrEqual(Mask[0], 0)) | 
| Evan Cheng | 39623da | 2006-04-20 08:58:49 +0000 | [diff] [blame] | 2482 | return false; | 
| Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2483 |  | 
|  | 2484 | for (int i = 1; i < NumOps; ++i) | 
|  | 2485 | if (!(isUndefOrEqual(Mask[i], i+NumOps) || | 
|  | 2486 | (V2IsUndef && isUndefOrInRange(Mask[i], NumOps, NumOps*2)) || | 
|  | 2487 | (V2IsSplat && isUndefOrEqual(Mask[i], NumOps)))) | 
| Evan Cheng | 8cf723d | 2006-09-08 01:50:06 +0000 | [diff] [blame] | 2488 | return false; | 
| Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2489 |  | 
| Evan Cheng | 39623da | 2006-04-20 08:58:49 +0000 | [diff] [blame] | 2490 | return true; | 
|  | 2491 | } | 
|  | 2492 |  | 
| Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2493 | static bool isCommutedMOVL(ShuffleVectorSDNode *N, bool V2IsSplat = false, | 
| Evan Cheng | 8cf723d | 2006-09-08 01:50:06 +0000 | [diff] [blame] | 2494 | bool V2IsUndef = false) { | 
| Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2495 | SmallVector<int, 8> M; | 
|  | 2496 | N->getMask(M); | 
|  | 2497 | return isCommutedMOVLMask(M, N->getValueType(0), V2IsSplat, V2IsUndef); | 
| Evan Cheng | 39623da | 2006-04-20 08:58:49 +0000 | [diff] [blame] | 2498 | } | 
|  | 2499 |  | 
| Evan Cheng | d953947 | 2006-04-14 21:59:03 +0000 | [diff] [blame] | 2500 | /// isMOVSHDUPMask - Return true if the specified VECTOR_SHUFFLE operand | 
|  | 2501 | /// specifies a shuffle of elements that is suitable for input to MOVSHDUP. | 
| Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2502 | bool X86::isMOVSHDUPMask(ShuffleVectorSDNode *N) { | 
|  | 2503 | if (N->getValueType(0).getVectorNumElements() != 4) | 
| Evan Cheng | d953947 | 2006-04-14 21:59:03 +0000 | [diff] [blame] | 2504 | return false; | 
|  | 2505 |  | 
|  | 2506 | // Expect 1, 1, 3, 3 | 
| Rafael Espindola | 15684b2 | 2009-04-24 12:40:33 +0000 | [diff] [blame] | 2507 | for (unsigned i = 0; i < 2; ++i) { | 
| Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2508 | int Elt = N->getMaskElt(i); | 
|  | 2509 | if (Elt >= 0 && Elt != 1) | 
|  | 2510 | return false; | 
| Rafael Espindola | 15684b2 | 2009-04-24 12:40:33 +0000 | [diff] [blame] | 2511 | } | 
| Evan Cheng | 57ebe9f | 2006-04-15 05:37:34 +0000 | [diff] [blame] | 2512 |  | 
|  | 2513 | bool HasHi = false; | 
| Evan Cheng | d953947 | 2006-04-14 21:59:03 +0000 | [diff] [blame] | 2514 | for (unsigned i = 2; i < 4; ++i) { | 
| Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2515 | int Elt = N->getMaskElt(i); | 
|  | 2516 | if (Elt >= 0 && Elt != 3) | 
|  | 2517 | return false; | 
|  | 2518 | if (Elt == 3) | 
|  | 2519 | HasHi = true; | 
| Evan Cheng | d953947 | 2006-04-14 21:59:03 +0000 | [diff] [blame] | 2520 | } | 
| Evan Cheng | 57ebe9f | 2006-04-15 05:37:34 +0000 | [diff] [blame] | 2521 | // Don't use movshdup if it can be done with a shufps. | 
| Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2522 | // FIXME: verify that matching u, u, 3, 3 is what we want. | 
| Evan Cheng | 57ebe9f | 2006-04-15 05:37:34 +0000 | [diff] [blame] | 2523 | return HasHi; | 
| Evan Cheng | d953947 | 2006-04-14 21:59:03 +0000 | [diff] [blame] | 2524 | } | 
|  | 2525 |  | 
|  | 2526 | /// isMOVSLDUPMask - Return true if the specified VECTOR_SHUFFLE operand | 
|  | 2527 | /// specifies a shuffle of elements that is suitable for input to MOVSLDUP. | 
| Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2528 | bool X86::isMOVSLDUPMask(ShuffleVectorSDNode *N) { | 
|  | 2529 | if (N->getValueType(0).getVectorNumElements() != 4) | 
| Evan Cheng | d953947 | 2006-04-14 21:59:03 +0000 | [diff] [blame] | 2530 | return false; | 
|  | 2531 |  | 
|  | 2532 | // Expect 0, 0, 2, 2 | 
| Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2533 | for (unsigned i = 0; i < 2; ++i) | 
|  | 2534 | if (N->getMaskElt(i) > 0) | 
|  | 2535 | return false; | 
| Evan Cheng | 57ebe9f | 2006-04-15 05:37:34 +0000 | [diff] [blame] | 2536 |  | 
|  | 2537 | bool HasHi = false; | 
| Evan Cheng | d953947 | 2006-04-14 21:59:03 +0000 | [diff] [blame] | 2538 | for (unsigned i = 2; i < 4; ++i) { | 
| Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2539 | int Elt = N->getMaskElt(i); | 
|  | 2540 | if (Elt >= 0 && Elt != 2) | 
|  | 2541 | return false; | 
|  | 2542 | if (Elt == 2) | 
|  | 2543 | HasHi = true; | 
| Evan Cheng | d953947 | 2006-04-14 21:59:03 +0000 | [diff] [blame] | 2544 | } | 
| Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2545 | // Don't use movsldup if it can be done with a shufps. | 
| Evan Cheng | 57ebe9f | 2006-04-15 05:37:34 +0000 | [diff] [blame] | 2546 | return HasHi; | 
| Evan Cheng | d953947 | 2006-04-14 21:59:03 +0000 | [diff] [blame] | 2547 | } | 
|  | 2548 |  | 
| Evan Cheng | 0b457f0 | 2008-09-25 20:50:48 +0000 | [diff] [blame] | 2549 | /// isMOVDDUPMask - Return true if the specified VECTOR_SHUFFLE operand | 
|  | 2550 | /// specifies a shuffle of elements that is suitable for input to MOVDDUP. | 
| Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2551 | bool X86::isMOVDDUPMask(ShuffleVectorSDNode *N) { | 
|  | 2552 | int e = N->getValueType(0).getVectorNumElements() / 2; | 
|  | 2553 |  | 
|  | 2554 | for (int i = 0; i < e; ++i) | 
|  | 2555 | if (!isUndefOrEqual(N->getMaskElt(i), i)) | 
| Evan Cheng | 0b457f0 | 2008-09-25 20:50:48 +0000 | [diff] [blame] | 2556 | return false; | 
| Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2557 | for (int i = 0; i < e; ++i) | 
|  | 2558 | if (!isUndefOrEqual(N->getMaskElt(e+i), i)) | 
| Evan Cheng | 0b457f0 | 2008-09-25 20:50:48 +0000 | [diff] [blame] | 2559 | return false; | 
|  | 2560 | return true; | 
|  | 2561 | } | 
|  | 2562 |  | 
| Evan Cheng | 63d3300 | 2006-03-22 08:01:21 +0000 | [diff] [blame] | 2563 | /// getShuffleSHUFImmediate - Return the appropriate immediate to shuffle | 
|  | 2564 | /// the specified isShuffleMask VECTOR_SHUFFLE mask with PSHUF* and SHUFP* | 
|  | 2565 | /// instructions. | 
|  | 2566 | unsigned X86::getShuffleSHUFImmediate(SDNode *N) { | 
| Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2567 | ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N); | 
|  | 2568 | int NumOperands = SVOp->getValueType(0).getVectorNumElements(); | 
|  | 2569 |  | 
| Evan Cheng | b9df0ca | 2006-03-22 02:53:00 +0000 | [diff] [blame] | 2570 | unsigned Shift = (NumOperands == 4) ? 2 : 1; | 
|  | 2571 | unsigned Mask = 0; | 
| Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2572 | for (int i = 0; i < NumOperands; ++i) { | 
|  | 2573 | int Val = SVOp->getMaskElt(NumOperands-i-1); | 
|  | 2574 | if (Val < 0) Val = 0; | 
| Evan Cheng | 14aed5e | 2006-03-24 01:18:28 +0000 | [diff] [blame] | 2575 | if (Val >= NumOperands) Val -= NumOperands; | 
| Evan Cheng | 63d3300 | 2006-03-22 08:01:21 +0000 | [diff] [blame] | 2576 | Mask |= Val; | 
| Evan Cheng | 36b27f3 | 2006-03-28 23:41:33 +0000 | [diff] [blame] | 2577 | if (i != NumOperands - 1) | 
|  | 2578 | Mask <<= Shift; | 
|  | 2579 | } | 
| Evan Cheng | 63d3300 | 2006-03-22 08:01:21 +0000 | [diff] [blame] | 2580 | return Mask; | 
|  | 2581 | } | 
|  | 2582 |  | 
| Evan Cheng | 506d3df | 2006-03-29 23:07:14 +0000 | [diff] [blame] | 2583 | /// getShufflePSHUFHWImmediate - Return the appropriate immediate to shuffle | 
|  | 2584 | /// the specified isShuffleMask VECTOR_SHUFFLE mask with PSHUFHW | 
|  | 2585 | /// instructions. | 
|  | 2586 | unsigned X86::getShufflePSHUFHWImmediate(SDNode *N) { | 
| Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2587 | ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N); | 
| Evan Cheng | 506d3df | 2006-03-29 23:07:14 +0000 | [diff] [blame] | 2588 | unsigned Mask = 0; | 
|  | 2589 | // 8 nodes, but we only care about the last 4. | 
|  | 2590 | for (unsigned i = 7; i >= 4; --i) { | 
| Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2591 | int Val = SVOp->getMaskElt(i); | 
|  | 2592 | if (Val >= 0) | 
| Mon P Wang | 7bcaefa | 2009-02-04 01:16:59 +0000 | [diff] [blame] | 2593 | Mask |= (Val - 4); | 
| Evan Cheng | 506d3df | 2006-03-29 23:07:14 +0000 | [diff] [blame] | 2594 | if (i != 4) | 
|  | 2595 | Mask <<= 2; | 
|  | 2596 | } | 
| Evan Cheng | 506d3df | 2006-03-29 23:07:14 +0000 | [diff] [blame] | 2597 | return Mask; | 
|  | 2598 | } | 
|  | 2599 |  | 
|  | 2600 | /// getShufflePSHUFLWImmediate - Return the appropriate immediate to shuffle | 
|  | 2601 | /// the specified isShuffleMask VECTOR_SHUFFLE mask with PSHUFLW | 
|  | 2602 | /// instructions. | 
|  | 2603 | unsigned X86::getShufflePSHUFLWImmediate(SDNode *N) { | 
| Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2604 | ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N); | 
| Evan Cheng | 506d3df | 2006-03-29 23:07:14 +0000 | [diff] [blame] | 2605 | unsigned Mask = 0; | 
|  | 2606 | // 8 nodes, but we only care about the first 4. | 
|  | 2607 | for (int i = 3; i >= 0; --i) { | 
| Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2608 | int Val = SVOp->getMaskElt(i); | 
|  | 2609 | if (Val >= 0) | 
|  | 2610 | Mask |= Val; | 
| Evan Cheng | 506d3df | 2006-03-29 23:07:14 +0000 | [diff] [blame] | 2611 | if (i != 0) | 
|  | 2612 | Mask <<= 2; | 
|  | 2613 | } | 
| Evan Cheng | 506d3df | 2006-03-29 23:07:14 +0000 | [diff] [blame] | 2614 | return Mask; | 
|  | 2615 | } | 
|  | 2616 |  | 
| Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2617 | /// CommuteVectorShuffle - Swap vector_shuffle operands as well as values in | 
|  | 2618 | /// their permute mask. | 
|  | 2619 | static SDValue CommuteVectorShuffle(ShuffleVectorSDNode *SVOp, | 
|  | 2620 | SelectionDAG &DAG) { | 
|  | 2621 | MVT VT = SVOp->getValueType(0); | 
| Nate Begeman | 5a5ca15 | 2009-04-29 05:20:52 +0000 | [diff] [blame] | 2622 | unsigned NumElems = VT.getVectorNumElements(); | 
| Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2623 | SmallVector<int, 8> MaskVec; | 
|  | 2624 |  | 
| Nate Begeman | 5a5ca15 | 2009-04-29 05:20:52 +0000 | [diff] [blame] | 2625 | for (unsigned i = 0; i != NumElems; ++i) { | 
| Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2626 | int idx = SVOp->getMaskElt(i); | 
|  | 2627 | if (idx < 0) | 
|  | 2628 | MaskVec.push_back(idx); | 
| Nate Begeman | 5a5ca15 | 2009-04-29 05:20:52 +0000 | [diff] [blame] | 2629 | else if (idx < (int)NumElems) | 
| Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2630 | MaskVec.push_back(idx + NumElems); | 
| Evan Cheng | 5ced1d8 | 2006-04-06 23:23:56 +0000 | [diff] [blame] | 2631 | else | 
| Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2632 | MaskVec.push_back(idx - NumElems); | 
| Evan Cheng | 5ced1d8 | 2006-04-06 23:23:56 +0000 | [diff] [blame] | 2633 | } | 
| Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2634 | return DAG.getVectorShuffle(VT, SVOp->getDebugLoc(), SVOp->getOperand(1), | 
|  | 2635 | SVOp->getOperand(0), &MaskVec[0]); | 
| Evan Cheng | 5ced1d8 | 2006-04-06 23:23:56 +0000 | [diff] [blame] | 2636 | } | 
|  | 2637 |  | 
| Evan Cheng | 779ccea | 2007-12-07 21:30:01 +0000 | [diff] [blame] | 2638 | /// CommuteVectorShuffleMask - Change values in a shuffle permute mask assuming | 
|  | 2639 | /// the two vector operands have swapped position. | 
| Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2640 | static void CommuteVectorShuffleMask(SmallVectorImpl<int> &Mask, MVT VT) { | 
| Nate Begeman | 5a5ca15 | 2009-04-29 05:20:52 +0000 | [diff] [blame] | 2641 | unsigned NumElems = VT.getVectorNumElements(); | 
|  | 2642 | for (unsigned i = 0; i != NumElems; ++i) { | 
| Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2643 | int idx = Mask[i]; | 
|  | 2644 | if (idx < 0) | 
| Evan Cheng | 8a86c3f | 2007-12-07 08:07:39 +0000 | [diff] [blame] | 2645 | continue; | 
| Nate Begeman | 5a5ca15 | 2009-04-29 05:20:52 +0000 | [diff] [blame] | 2646 | else if (idx < (int)NumElems) | 
| Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2647 | Mask[i] = idx + NumElems; | 
| Evan Cheng | 8a86c3f | 2007-12-07 08:07:39 +0000 | [diff] [blame] | 2648 | else | 
| Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2649 | Mask[i] = idx - NumElems; | 
| Evan Cheng | 8a86c3f | 2007-12-07 08:07:39 +0000 | [diff] [blame] | 2650 | } | 
| Evan Cheng | 8a86c3f | 2007-12-07 08:07:39 +0000 | [diff] [blame] | 2651 | } | 
|  | 2652 |  | 
| Evan Cheng | 533a0aa | 2006-04-19 20:35:22 +0000 | [diff] [blame] | 2653 | /// ShouldXformToMOVHLPS - Return true if the node should be transformed to | 
|  | 2654 | /// match movhlps. The lower half elements should come from upper half of | 
|  | 2655 | /// V1 (and in order), and the upper half elements should come from the upper | 
| Anton Korobeynikov | 12c49af | 2006-11-21 00:01:06 +0000 | [diff] [blame] | 2656 | /// half of V2 (and in order). | 
| Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2657 | static bool ShouldXformToMOVHLPS(ShuffleVectorSDNode *Op) { | 
|  | 2658 | if (Op->getValueType(0).getVectorNumElements() != 4) | 
| Evan Cheng | 533a0aa | 2006-04-19 20:35:22 +0000 | [diff] [blame] | 2659 | return false; | 
|  | 2660 | for (unsigned i = 0, e = 2; i != e; ++i) | 
| Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2661 | if (!isUndefOrEqual(Op->getMaskElt(i), i+2)) | 
| Evan Cheng | 533a0aa | 2006-04-19 20:35:22 +0000 | [diff] [blame] | 2662 | return false; | 
|  | 2663 | for (unsigned i = 2; i != 4; ++i) | 
| Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2664 | if (!isUndefOrEqual(Op->getMaskElt(i), i+4)) | 
| Evan Cheng | 533a0aa | 2006-04-19 20:35:22 +0000 | [diff] [blame] | 2665 | return false; | 
|  | 2666 | return true; | 
|  | 2667 | } | 
|  | 2668 |  | 
| Evan Cheng | 5ced1d8 | 2006-04-06 23:23:56 +0000 | [diff] [blame] | 2669 | /// isScalarLoadToVector - Returns true if the node is a scalar load that | 
| Evan Cheng | 7e2ff77 | 2008-05-08 00:57:18 +0000 | [diff] [blame] | 2670 | /// is promoted to a vector. It also returns the LoadSDNode by reference if | 
|  | 2671 | /// required. | 
|  | 2672 | static bool isScalarLoadToVector(SDNode *N, LoadSDNode **LD = NULL) { | 
| Evan Cheng | 0b457f0 | 2008-09-25 20:50:48 +0000 | [diff] [blame] | 2673 | if (N->getOpcode() != ISD::SCALAR_TO_VECTOR) | 
|  | 2674 | return false; | 
|  | 2675 | N = N->getOperand(0).getNode(); | 
|  | 2676 | if (!ISD::isNON_EXTLoad(N)) | 
|  | 2677 | return false; | 
|  | 2678 | if (LD) | 
|  | 2679 | *LD = cast<LoadSDNode>(N); | 
|  | 2680 | return true; | 
| Evan Cheng | 5ced1d8 | 2006-04-06 23:23:56 +0000 | [diff] [blame] | 2681 | } | 
|  | 2682 |  | 
| Evan Cheng | 533a0aa | 2006-04-19 20:35:22 +0000 | [diff] [blame] | 2683 | /// ShouldXformToMOVLP{S|D} - Return true if the node should be transformed to | 
|  | 2684 | /// match movlp{s|d}. The lower half elements should come from lower half of | 
|  | 2685 | /// V1 (and in order), and the upper half elements should come from the upper | 
|  | 2686 | /// half of V2 (and in order). And since V1 will become the source of the | 
|  | 2687 | /// MOVLP, it must be either a vector load or a scalar load to vector. | 
| Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2688 | static bool ShouldXformToMOVLP(SDNode *V1, SDNode *V2, | 
|  | 2689 | ShuffleVectorSDNode *Op) { | 
| Evan Cheng | 466685d | 2006-10-09 20:57:25 +0000 | [diff] [blame] | 2690 | if (!ISD::isNON_EXTLoad(V1) && !isScalarLoadToVector(V1)) | 
| Evan Cheng | 533a0aa | 2006-04-19 20:35:22 +0000 | [diff] [blame] | 2691 | return false; | 
| Evan Cheng | 23425f5 | 2006-10-09 21:39:25 +0000 | [diff] [blame] | 2692 | // Is V2 is a vector load, don't do this transformation. We will try to use | 
|  | 2693 | // load folding shufps op. | 
|  | 2694 | if (ISD::isNON_EXTLoad(V2)) | 
|  | 2695 | return false; | 
| Evan Cheng | 5ced1d8 | 2006-04-06 23:23:56 +0000 | [diff] [blame] | 2696 |  | 
| Nate Begeman | 5a5ca15 | 2009-04-29 05:20:52 +0000 | [diff] [blame] | 2697 | unsigned NumElems = Op->getValueType(0).getVectorNumElements(); | 
| Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2698 |  | 
| Evan Cheng | 533a0aa | 2006-04-19 20:35:22 +0000 | [diff] [blame] | 2699 | if (NumElems != 2 && NumElems != 4) | 
|  | 2700 | return false; | 
| Nate Begeman | 5a5ca15 | 2009-04-29 05:20:52 +0000 | [diff] [blame] | 2701 | for (unsigned i = 0, e = NumElems/2; i != e; ++i) | 
| Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2702 | if (!isUndefOrEqual(Op->getMaskElt(i), i)) | 
| Evan Cheng | 533a0aa | 2006-04-19 20:35:22 +0000 | [diff] [blame] | 2703 | return false; | 
| Nate Begeman | 5a5ca15 | 2009-04-29 05:20:52 +0000 | [diff] [blame] | 2704 | for (unsigned i = NumElems/2; i != NumElems; ++i) | 
| Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2705 | if (!isUndefOrEqual(Op->getMaskElt(i), i+NumElems)) | 
| Evan Cheng | 533a0aa | 2006-04-19 20:35:22 +0000 | [diff] [blame] | 2706 | return false; | 
|  | 2707 | return true; | 
| Evan Cheng | 5ced1d8 | 2006-04-06 23:23:56 +0000 | [diff] [blame] | 2708 | } | 
|  | 2709 |  | 
| Evan Cheng | 39623da | 2006-04-20 08:58:49 +0000 | [diff] [blame] | 2710 | /// isSplatVector - Returns true if N is a BUILD_VECTOR node whose elements are | 
|  | 2711 | /// all the same. | 
|  | 2712 | static bool isSplatVector(SDNode *N) { | 
|  | 2713 | if (N->getOpcode() != ISD::BUILD_VECTOR) | 
|  | 2714 | return false; | 
| Evan Cheng | 5ced1d8 | 2006-04-06 23:23:56 +0000 | [diff] [blame] | 2715 |  | 
| Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 2716 | SDValue SplatValue = N->getOperand(0); | 
| Evan Cheng | 39623da | 2006-04-20 08:58:49 +0000 | [diff] [blame] | 2717 | for (unsigned i = 1, e = N->getNumOperands(); i != e; ++i) | 
|  | 2718 | if (N->getOperand(i) != SplatValue) | 
| Evan Cheng | 5ced1d8 | 2006-04-06 23:23:56 +0000 | [diff] [blame] | 2719 | return false; | 
|  | 2720 | return true; | 
|  | 2721 | } | 
|  | 2722 |  | 
| Evan Cheng | 213d2cf | 2007-05-17 18:45:50 +0000 | [diff] [blame] | 2723 | /// isZeroNode - Returns true if Elt is a constant zero or a floating point | 
|  | 2724 | /// constant +0.0. | 
| Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 2725 | static inline bool isZeroNode(SDValue Elt) { | 
| Evan Cheng | 213d2cf | 2007-05-17 18:45:50 +0000 | [diff] [blame] | 2726 | return ((isa<ConstantSDNode>(Elt) && | 
| Dan Gohman | f5aeb1a | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 2727 | cast<ConstantSDNode>(Elt)->getZExtValue() == 0) || | 
| Evan Cheng | 213d2cf | 2007-05-17 18:45:50 +0000 | [diff] [blame] | 2728 | (isa<ConstantFPSDNode>(Elt) && | 
| Dale Johannesen | eaf0894 | 2007-08-31 04:03:46 +0000 | [diff] [blame] | 2729 | cast<ConstantFPSDNode>(Elt)->getValueAPF().isPosZero())); | 
| Evan Cheng | 213d2cf | 2007-05-17 18:45:50 +0000 | [diff] [blame] | 2730 | } | 
|  | 2731 |  | 
|  | 2732 | /// isZeroShuffle - Returns true if N is a VECTOR_SHUFFLE that can be resolved | 
| Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2733 | /// to an zero vector. | 
| Nate Begeman | 5a5ca15 | 2009-04-29 05:20:52 +0000 | [diff] [blame] | 2734 | /// FIXME: move to dag combiner / method on ShuffleVectorSDNode | 
| Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2735 | static bool isZeroShuffle(ShuffleVectorSDNode *N) { | 
| Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 2736 | SDValue V1 = N->getOperand(0); | 
|  | 2737 | SDValue V2 = N->getOperand(1); | 
| Nate Begeman | 5a5ca15 | 2009-04-29 05:20:52 +0000 | [diff] [blame] | 2738 | unsigned NumElems = N->getValueType(0).getVectorNumElements(); | 
|  | 2739 | for (unsigned i = 0; i != NumElems; ++i) { | 
| Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2740 | int Idx = N->getMaskElt(i); | 
| Nate Begeman | 5a5ca15 | 2009-04-29 05:20:52 +0000 | [diff] [blame] | 2741 | if (Idx >= (int)NumElems) { | 
| Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2742 | unsigned Opc = V2.getOpcode(); | 
| Rafael Espindola | 15684b2 | 2009-04-24 12:40:33 +0000 | [diff] [blame] | 2743 | if (Opc == ISD::UNDEF || ISD::isBuildVectorAllZeros(V2.getNode())) | 
|  | 2744 | continue; | 
| Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2745 | if (Opc != ISD::BUILD_VECTOR || !isZeroNode(V2.getOperand(Idx-NumElems))) | 
|  | 2746 | return false; | 
|  | 2747 | } else if (Idx >= 0) { | 
|  | 2748 | unsigned Opc = V1.getOpcode(); | 
|  | 2749 | if (Opc == ISD::UNDEF || ISD::isBuildVectorAllZeros(V1.getNode())) | 
|  | 2750 | continue; | 
|  | 2751 | if (Opc != ISD::BUILD_VECTOR || !isZeroNode(V1.getOperand(Idx))) | 
| Chris Lattner | 8a59448 | 2007-11-25 00:24:49 +0000 | [diff] [blame] | 2752 | return false; | 
| Evan Cheng | 213d2cf | 2007-05-17 18:45:50 +0000 | [diff] [blame] | 2753 | } | 
|  | 2754 | } | 
|  | 2755 | return true; | 
|  | 2756 | } | 
|  | 2757 |  | 
|  | 2758 | /// getZeroVector - Returns a vector of specified type with all zero elements. | 
|  | 2759 | /// | 
| Dale Johannesen | ace1610 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 2760 | static SDValue getZeroVector(MVT VT, bool HasSSE2, SelectionDAG &DAG, | 
|  | 2761 | DebugLoc dl) { | 
| Duncan Sands | 83ec4b6 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 2762 | assert(VT.isVector() && "Expected a vector type"); | 
| Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 2763 |  | 
| Chris Lattner | 8a59448 | 2007-11-25 00:24:49 +0000 | [diff] [blame] | 2764 | // Always build zero vectors as <4 x i32> or <2 x i32> bitcasted to their dest | 
|  | 2765 | // type.  This ensures they get CSE'd. | 
| Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 2766 | SDValue Vec; | 
| Duncan Sands | 83ec4b6 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 2767 | if (VT.getSizeInBits() == 64) { // MMX | 
| Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 2768 | SDValue Cst = DAG.getTargetConstant(0, MVT::i32); | 
| Evan Cheng | a87008d | 2009-02-25 22:49:59 +0000 | [diff] [blame] | 2769 | Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v2i32, Cst, Cst); | 
| Evan Cheng | f0df031 | 2008-05-15 08:39:06 +0000 | [diff] [blame] | 2770 | } else if (HasSSE2) {  // SSE2 | 
| Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 2771 | SDValue Cst = DAG.getTargetConstant(0, MVT::i32); | 
| Evan Cheng | a87008d | 2009-02-25 22:49:59 +0000 | [diff] [blame] | 2772 | Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst); | 
| Evan Cheng | f0df031 | 2008-05-15 08:39:06 +0000 | [diff] [blame] | 2773 | } else { // SSE1 | 
| Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 2774 | SDValue Cst = DAG.getTargetConstantFP(+0.0, MVT::f32); | 
| Evan Cheng | a87008d | 2009-02-25 22:49:59 +0000 | [diff] [blame] | 2775 | Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4f32, Cst, Cst, Cst, Cst); | 
| Evan Cheng | f0df031 | 2008-05-15 08:39:06 +0000 | [diff] [blame] | 2776 | } | 
| Dale Johannesen | ace1610 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 2777 | return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Vec); | 
| Evan Cheng | 213d2cf | 2007-05-17 18:45:50 +0000 | [diff] [blame] | 2778 | } | 
|  | 2779 |  | 
| Chris Lattner | 8a59448 | 2007-11-25 00:24:49 +0000 | [diff] [blame] | 2780 | /// getOnesVector - Returns a vector of specified type with all bits set. | 
|  | 2781 | /// | 
| Dale Johannesen | ace1610 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 2782 | static SDValue getOnesVector(MVT VT, SelectionDAG &DAG, DebugLoc dl) { | 
| Duncan Sands | 83ec4b6 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 2783 | assert(VT.isVector() && "Expected a vector type"); | 
| Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 2784 |  | 
| Chris Lattner | 8a59448 | 2007-11-25 00:24:49 +0000 | [diff] [blame] | 2785 | // Always build ones vectors as <4 x i32> or <2 x i32> bitcasted to their dest | 
|  | 2786 | // type.  This ensures they get CSE'd. | 
| Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 2787 | SDValue Cst = DAG.getTargetConstant(~0U, MVT::i32); | 
|  | 2788 | SDValue Vec; | 
| Duncan Sands | 83ec4b6 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 2789 | if (VT.getSizeInBits() == 64)  // MMX | 
| Evan Cheng | a87008d | 2009-02-25 22:49:59 +0000 | [diff] [blame] | 2790 | Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v2i32, Cst, Cst); | 
| Chris Lattner | 8a59448 | 2007-11-25 00:24:49 +0000 | [diff] [blame] | 2791 | else                                              // SSE | 
| Evan Cheng | a87008d | 2009-02-25 22:49:59 +0000 | [diff] [blame] | 2792 | Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst); | 
| Dale Johannesen | ace1610 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 2793 | return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Vec); | 
| Chris Lattner | 8a59448 | 2007-11-25 00:24:49 +0000 | [diff] [blame] | 2794 | } | 
|  | 2795 |  | 
|  | 2796 |  | 
| Evan Cheng | 39623da | 2006-04-20 08:58:49 +0000 | [diff] [blame] | 2797 | /// NormalizeMask - V2 is a splat, modify the mask (if needed) so all elements | 
|  | 2798 | /// that point to V2 points to its first element. | 
| Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2799 | static SDValue NormalizeMask(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG) { | 
|  | 2800 | MVT VT = SVOp->getValueType(0); | 
| Nate Begeman | 5a5ca15 | 2009-04-29 05:20:52 +0000 | [diff] [blame] | 2801 | unsigned NumElems = VT.getVectorNumElements(); | 
| Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2802 |  | 
| Evan Cheng | 39623da | 2006-04-20 08:58:49 +0000 | [diff] [blame] | 2803 | bool Changed = false; | 
| Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2804 | SmallVector<int, 8> MaskVec; | 
|  | 2805 | SVOp->getMask(MaskVec); | 
|  | 2806 |  | 
| Nate Begeman | 5a5ca15 | 2009-04-29 05:20:52 +0000 | [diff] [blame] | 2807 | for (unsigned i = 0; i != NumElems; ++i) { | 
|  | 2808 | if (MaskVec[i] > (int)NumElems) { | 
| Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2809 | MaskVec[i] = NumElems; | 
|  | 2810 | Changed = true; | 
| Evan Cheng | 39623da | 2006-04-20 08:58:49 +0000 | [diff] [blame] | 2811 | } | 
| Evan Cheng | 39623da | 2006-04-20 08:58:49 +0000 | [diff] [blame] | 2812 | } | 
| Evan Cheng | 39623da | 2006-04-20 08:58:49 +0000 | [diff] [blame] | 2813 | if (Changed) | 
| Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2814 | return DAG.getVectorShuffle(VT, SVOp->getDebugLoc(), SVOp->getOperand(0), | 
|  | 2815 | SVOp->getOperand(1), &MaskVec[0]); | 
|  | 2816 | return SDValue(SVOp, 0); | 
| Evan Cheng | 39623da | 2006-04-20 08:58:49 +0000 | [diff] [blame] | 2817 | } | 
|  | 2818 |  | 
| Evan Cheng | 017dcc6 | 2006-04-21 01:05:10 +0000 | [diff] [blame] | 2819 | /// getMOVLMask - Returns a vector_shuffle mask for an movs{s|d}, movd | 
|  | 2820 | /// operation of specified width. | 
| Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2821 | static SDValue getMOVL(SelectionDAG &DAG, DebugLoc dl, MVT VT, SDValue V1, | 
|  | 2822 | SDValue V2) { | 
|  | 2823 | unsigned NumElems = VT.getVectorNumElements(); | 
|  | 2824 | SmallVector<int, 8> Mask; | 
|  | 2825 | Mask.push_back(NumElems); | 
| Evan Cheng | 39623da | 2006-04-20 08:58:49 +0000 | [diff] [blame] | 2826 | for (unsigned i = 1; i != NumElems; ++i) | 
| Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2827 | Mask.push_back(i); | 
|  | 2828 | return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]); | 
| Evan Cheng | 39623da | 2006-04-20 08:58:49 +0000 | [diff] [blame] | 2829 | } | 
|  | 2830 |  | 
| Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2831 | /// getUnpackl - Returns a vector_shuffle node for an unpackl operation. | 
|  | 2832 | static SDValue getUnpackl(SelectionDAG &DAG, DebugLoc dl, MVT VT, SDValue V1, | 
|  | 2833 | SDValue V2) { | 
|  | 2834 | unsigned NumElems = VT.getVectorNumElements(); | 
|  | 2835 | SmallVector<int, 8> Mask; | 
| Evan Cheng | c575ca2 | 2006-04-17 20:43:08 +0000 | [diff] [blame] | 2836 | for (unsigned i = 0, e = NumElems/2; i != e; ++i) { | 
| Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2837 | Mask.push_back(i); | 
|  | 2838 | Mask.push_back(i + NumElems); | 
| Evan Cheng | c575ca2 | 2006-04-17 20:43:08 +0000 | [diff] [blame] | 2839 | } | 
| Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2840 | return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]); | 
| Evan Cheng | c575ca2 | 2006-04-17 20:43:08 +0000 | [diff] [blame] | 2841 | } | 
|  | 2842 |  | 
| Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2843 | /// getUnpackhMask - Returns a vector_shuffle node for an unpackh operation. | 
|  | 2844 | static SDValue getUnpackh(SelectionDAG &DAG, DebugLoc dl, MVT VT, SDValue V1, | 
|  | 2845 | SDValue V2) { | 
|  | 2846 | unsigned NumElems = VT.getVectorNumElements(); | 
| Evan Cheng | 39623da | 2006-04-20 08:58:49 +0000 | [diff] [blame] | 2847 | unsigned Half = NumElems/2; | 
| Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2848 | SmallVector<int, 8> Mask; | 
| Evan Cheng | 39623da | 2006-04-20 08:58:49 +0000 | [diff] [blame] | 2849 | for (unsigned i = 0; i != Half; ++i) { | 
| Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2850 | Mask.push_back(i + Half); | 
|  | 2851 | Mask.push_back(i + NumElems + Half); | 
| Evan Cheng | 39623da | 2006-04-20 08:58:49 +0000 | [diff] [blame] | 2852 | } | 
| Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2853 | return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]); | 
| Chris Lattner | 6209804 | 2008-03-09 01:05:04 +0000 | [diff] [blame] | 2854 | } | 
|  | 2855 |  | 
| Evan Cheng | 0c0f83f | 2008-04-05 00:30:36 +0000 | [diff] [blame] | 2856 | /// PromoteSplat - Promote a splat of v4f32, v8i16 or v16i8 to v4i32. | 
| Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2857 | static SDValue PromoteSplat(ShuffleVectorSDNode *SV, SelectionDAG &DAG, | 
|  | 2858 | bool HasSSE2) { | 
|  | 2859 | if (SV->getValueType(0).getVectorNumElements() <= 4) | 
|  | 2860 | return SDValue(SV, 0); | 
|  | 2861 |  | 
|  | 2862 | MVT PVT = MVT::v4f32; | 
|  | 2863 | MVT VT = SV->getValueType(0); | 
|  | 2864 | DebugLoc dl = SV->getDebugLoc(); | 
|  | 2865 | SDValue V1 = SV->getOperand(0); | 
|  | 2866 | int NumElems = VT.getVectorNumElements(); | 
|  | 2867 | int EltNo = SV->getSplatIndex(); | 
| Rafael Espindola | 15684b2 | 2009-04-24 12:40:33 +0000 | [diff] [blame] | 2868 |  | 
| Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2869 | // unpack elements to the correct location | 
|  | 2870 | while (NumElems > 4) { | 
|  | 2871 | if (EltNo < NumElems/2) { | 
|  | 2872 | V1 = getUnpackl(DAG, dl, VT, V1, V1); | 
|  | 2873 | } else { | 
|  | 2874 | V1 = getUnpackh(DAG, dl, VT, V1, V1); | 
|  | 2875 | EltNo -= NumElems/2; | 
|  | 2876 | } | 
|  | 2877 | NumElems >>= 1; | 
|  | 2878 | } | 
|  | 2879 |  | 
|  | 2880 | // Perform the splat. | 
|  | 2881 | int SplatMask[4] = { EltNo, EltNo, EltNo, EltNo }; | 
| Dale Johannesen | ace1610 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 2882 | V1 = DAG.getNode(ISD::BIT_CONVERT, dl, PVT, V1); | 
| Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2883 | V1 = DAG.getVectorShuffle(PVT, dl, V1, DAG.getUNDEF(PVT), &SplatMask[0]); | 
|  | 2884 | return DAG.getNode(ISD::BIT_CONVERT, dl, VT, V1); | 
| Evan Cheng | c575ca2 | 2006-04-17 20:43:08 +0000 | [diff] [blame] | 2885 | } | 
|  | 2886 |  | 
| Evan Cheng | ba05f72 | 2006-04-21 23:03:30 +0000 | [diff] [blame] | 2887 | /// getShuffleVectorZeroOrUndef - Return a vector_shuffle of the specified | 
| Chris Lattner | 8a59448 | 2007-11-25 00:24:49 +0000 | [diff] [blame] | 2888 | /// vector of zero or undef vector.  This produces a shuffle where the low | 
|  | 2889 | /// element of V2 is swizzled into the zero/undef vector, landing at element | 
|  | 2890 | /// Idx.  This produces a shuffle mask like 4,1,2,3 (idx=0) or  0,1,2,4 (idx=3). | 
| Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 2891 | static SDValue getShuffleVectorZeroOrUndef(SDValue V2, unsigned Idx, | 
| Evan Cheng | f0df031 | 2008-05-15 08:39:06 +0000 | [diff] [blame] | 2892 | bool isZero, bool HasSSE2, | 
|  | 2893 | SelectionDAG &DAG) { | 
| Duncan Sands | 83ec4b6 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 2894 | MVT VT = V2.getValueType(); | 
| Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 2895 | SDValue V1 = isZero | 
| Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2896 | ? getZeroVector(VT, HasSSE2, DAG, V2.getDebugLoc()) : DAG.getUNDEF(VT); | 
|  | 2897 | unsigned NumElems = VT.getVectorNumElements(); | 
|  | 2898 | SmallVector<int, 16> MaskVec; | 
| Chris Lattner | 8a59448 | 2007-11-25 00:24:49 +0000 | [diff] [blame] | 2899 | for (unsigned i = 0; i != NumElems; ++i) | 
| Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2900 | // If this is the insertion idx, put the low elt of V2 here. | 
|  | 2901 | MaskVec.push_back(i == Idx ? NumElems : i); | 
|  | 2902 | return DAG.getVectorShuffle(VT, V2.getDebugLoc(), V1, V2, &MaskVec[0]); | 
| Evan Cheng | 017dcc6 | 2006-04-21 01:05:10 +0000 | [diff] [blame] | 2903 | } | 
|  | 2904 |  | 
| Evan Cheng | f26ffe9 | 2008-05-29 08:22:04 +0000 | [diff] [blame] | 2905 | /// getNumOfConsecutiveZeros - Return the number of elements in a result of | 
|  | 2906 | /// a shuffle that is zero. | 
|  | 2907 | static | 
| Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2908 | unsigned getNumOfConsecutiveZeros(ShuffleVectorSDNode *SVOp, int NumElems, | 
|  | 2909 | bool Low, SelectionDAG &DAG) { | 
| Evan Cheng | f26ffe9 | 2008-05-29 08:22:04 +0000 | [diff] [blame] | 2910 | unsigned NumZeros = 0; | 
| Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2911 | for (int i = 0; i < NumElems; ++i) { | 
| Evan Cheng | ab26227 | 2008-06-25 20:52:59 +0000 | [diff] [blame] | 2912 | unsigned Index = Low ? i : NumElems-i-1; | 
| Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2913 | int Idx = SVOp->getMaskElt(Index); | 
|  | 2914 | if (Idx < 0) { | 
| Evan Cheng | f26ffe9 | 2008-05-29 08:22:04 +0000 | [diff] [blame] | 2915 | ++NumZeros; | 
|  | 2916 | continue; | 
|  | 2917 | } | 
| Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2918 | SDValue Elt = DAG.getShuffleScalarElt(SVOp, Index); | 
| Gabor Greif | ba36cb5 | 2008-08-28 21:40:38 +0000 | [diff] [blame] | 2919 | if (Elt.getNode() && isZeroNode(Elt)) | 
| Evan Cheng | f26ffe9 | 2008-05-29 08:22:04 +0000 | [diff] [blame] | 2920 | ++NumZeros; | 
|  | 2921 | else | 
|  | 2922 | break; | 
|  | 2923 | } | 
|  | 2924 | return NumZeros; | 
|  | 2925 | } | 
|  | 2926 |  | 
|  | 2927 | /// isVectorShift - Returns true if the shuffle can be implemented as a | 
|  | 2928 | /// logical left or right shift of a vector. | 
| Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2929 | /// FIXME: split into pslldqi, psrldqi, palignr variants. | 
|  | 2930 | static bool isVectorShift(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG, | 
| Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 2931 | bool &isLeft, SDValue &ShVal, unsigned &ShAmt) { | 
| Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2932 | int NumElems = SVOp->getValueType(0).getVectorNumElements(); | 
| Evan Cheng | f26ffe9 | 2008-05-29 08:22:04 +0000 | [diff] [blame] | 2933 |  | 
|  | 2934 | isLeft = true; | 
| Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2935 | unsigned NumZeros = getNumOfConsecutiveZeros(SVOp, NumElems, true, DAG); | 
| Evan Cheng | f26ffe9 | 2008-05-29 08:22:04 +0000 | [diff] [blame] | 2936 | if (!NumZeros) { | 
|  | 2937 | isLeft = false; | 
| Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2938 | NumZeros = getNumOfConsecutiveZeros(SVOp, NumElems, false, DAG); | 
| Evan Cheng | f26ffe9 | 2008-05-29 08:22:04 +0000 | [diff] [blame] | 2939 | if (!NumZeros) | 
|  | 2940 | return false; | 
|  | 2941 | } | 
| Evan Cheng | f26ffe9 | 2008-05-29 08:22:04 +0000 | [diff] [blame] | 2942 | bool SeenV1 = false; | 
|  | 2943 | bool SeenV2 = false; | 
| Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2944 | for (int i = NumZeros; i < NumElems; ++i) { | 
|  | 2945 | int Val = isLeft ? (i - NumZeros) : i; | 
|  | 2946 | int Idx = SVOp->getMaskElt(isLeft ? i : (i - NumZeros)); | 
|  | 2947 | if (Idx < 0) | 
| Evan Cheng | f26ffe9 | 2008-05-29 08:22:04 +0000 | [diff] [blame] | 2948 | continue; | 
| Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2949 | if (Idx < NumElems) | 
| Evan Cheng | f26ffe9 | 2008-05-29 08:22:04 +0000 | [diff] [blame] | 2950 | SeenV1 = true; | 
|  | 2951 | else { | 
| Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2952 | Idx -= NumElems; | 
| Evan Cheng | f26ffe9 | 2008-05-29 08:22:04 +0000 | [diff] [blame] | 2953 | SeenV2 = true; | 
|  | 2954 | } | 
| Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2955 | if (Idx != Val) | 
| Evan Cheng | f26ffe9 | 2008-05-29 08:22:04 +0000 | [diff] [blame] | 2956 | return false; | 
|  | 2957 | } | 
|  | 2958 | if (SeenV1 && SeenV2) | 
|  | 2959 | return false; | 
|  | 2960 |  | 
| Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2961 | ShVal = SeenV1 ? SVOp->getOperand(0) : SVOp->getOperand(1); | 
| Evan Cheng | f26ffe9 | 2008-05-29 08:22:04 +0000 | [diff] [blame] | 2962 | ShAmt = NumZeros; | 
|  | 2963 | return true; | 
|  | 2964 | } | 
|  | 2965 |  | 
|  | 2966 |  | 
| Evan Cheng | c78d3b4 | 2006-04-24 18:01:45 +0000 | [diff] [blame] | 2967 | /// LowerBuildVectorv16i8 - Custom lower build_vector of v16i8. | 
|  | 2968 | /// | 
| Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 2969 | static SDValue LowerBuildVectorv16i8(SDValue Op, unsigned NonZeros, | 
| Evan Cheng | c78d3b4 | 2006-04-24 18:01:45 +0000 | [diff] [blame] | 2970 | unsigned NumNonZero, unsigned NumZero, | 
| Evan Cheng | 25ab690 | 2006-09-08 06:48:29 +0000 | [diff] [blame] | 2971 | SelectionDAG &DAG, TargetLowering &TLI) { | 
| Evan Cheng | c78d3b4 | 2006-04-24 18:01:45 +0000 | [diff] [blame] | 2972 | if (NumNonZero > 8) | 
| Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 2973 | return SDValue(); | 
| Evan Cheng | c78d3b4 | 2006-04-24 18:01:45 +0000 | [diff] [blame] | 2974 |  | 
| Dale Johannesen | 6f38cb6 | 2009-02-07 19:59:05 +0000 | [diff] [blame] | 2975 | DebugLoc dl = Op.getDebugLoc(); | 
| Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 2976 | SDValue V(0, 0); | 
| Evan Cheng | c78d3b4 | 2006-04-24 18:01:45 +0000 | [diff] [blame] | 2977 | bool First = true; | 
|  | 2978 | for (unsigned i = 0; i < 16; ++i) { | 
|  | 2979 | bool ThisIsNonZero = (NonZeros & (1 << i)) != 0; | 
|  | 2980 | if (ThisIsNonZero && First) { | 
|  | 2981 | if (NumZero) | 
| Dale Johannesen | ace1610 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 2982 | V = getZeroVector(MVT::v8i16, true, DAG, dl); | 
| Evan Cheng | c78d3b4 | 2006-04-24 18:01:45 +0000 | [diff] [blame] | 2983 | else | 
| Dale Johannesen | e8d7230 | 2009-02-06 23:05:02 +0000 | [diff] [blame] | 2984 | V = DAG.getUNDEF(MVT::v8i16); | 
| Evan Cheng | c78d3b4 | 2006-04-24 18:01:45 +0000 | [diff] [blame] | 2985 | First = false; | 
|  | 2986 | } | 
|  | 2987 |  | 
|  | 2988 | if ((i & 1) != 0) { | 
| Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 2989 | SDValue ThisElt(0, 0), LastElt(0, 0); | 
| Evan Cheng | c78d3b4 | 2006-04-24 18:01:45 +0000 | [diff] [blame] | 2990 | bool LastIsNonZero = (NonZeros & (1 << (i-1))) != 0; | 
|  | 2991 | if (LastIsNonZero) { | 
| Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 2992 | LastElt = DAG.getNode(ISD::ZERO_EXTEND, dl, | 
| Dale Johannesen | ace1610 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 2993 | MVT::i16, Op.getOperand(i-1)); | 
| Evan Cheng | c78d3b4 | 2006-04-24 18:01:45 +0000 | [diff] [blame] | 2994 | } | 
|  | 2995 | if (ThisIsNonZero) { | 
| Dale Johannesen | ace1610 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 2996 | ThisElt = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i16, Op.getOperand(i)); | 
|  | 2997 | ThisElt = DAG.getNode(ISD::SHL, dl, MVT::i16, | 
| Evan Cheng | c78d3b4 | 2006-04-24 18:01:45 +0000 | [diff] [blame] | 2998 | ThisElt, DAG.getConstant(8, MVT::i8)); | 
|  | 2999 | if (LastIsNonZero) | 
| Dale Johannesen | ace1610 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 3000 | ThisElt = DAG.getNode(ISD::OR, dl, MVT::i16, ThisElt, LastElt); | 
| Evan Cheng | c78d3b4 | 2006-04-24 18:01:45 +0000 | [diff] [blame] | 3001 | } else | 
|  | 3002 | ThisElt = LastElt; | 
|  | 3003 |  | 
| Gabor Greif | ba36cb5 | 2008-08-28 21:40:38 +0000 | [diff] [blame] | 3004 | if (ThisElt.getNode()) | 
| Dale Johannesen | ace1610 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 3005 | V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, V, ThisElt, | 
| Chris Lattner | 0bd4893 | 2008-01-17 07:00:52 +0000 | [diff] [blame] | 3006 | DAG.getIntPtrConstant(i/2)); | 
| Evan Cheng | c78d3b4 | 2006-04-24 18:01:45 +0000 | [diff] [blame] | 3007 | } | 
|  | 3008 | } | 
|  | 3009 |  | 
| Dale Johannesen | ace1610 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 3010 | return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, V); | 
| Evan Cheng | c78d3b4 | 2006-04-24 18:01:45 +0000 | [diff] [blame] | 3011 | } | 
|  | 3012 |  | 
| Bill Wendling | a348c56 | 2007-03-22 18:42:45 +0000 | [diff] [blame] | 3013 | /// LowerBuildVectorv8i16 - Custom lower build_vector of v8i16. | 
| Evan Cheng | c78d3b4 | 2006-04-24 18:01:45 +0000 | [diff] [blame] | 3014 | /// | 
| Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 3015 | static SDValue LowerBuildVectorv8i16(SDValue Op, unsigned NonZeros, | 
| Evan Cheng | c78d3b4 | 2006-04-24 18:01:45 +0000 | [diff] [blame] | 3016 | unsigned NumNonZero, unsigned NumZero, | 
| Evan Cheng | 25ab690 | 2006-09-08 06:48:29 +0000 | [diff] [blame] | 3017 | SelectionDAG &DAG, TargetLowering &TLI) { | 
| Evan Cheng | c78d3b4 | 2006-04-24 18:01:45 +0000 | [diff] [blame] | 3018 | if (NumNonZero > 4) | 
| Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 3019 | return SDValue(); | 
| Evan Cheng | c78d3b4 | 2006-04-24 18:01:45 +0000 | [diff] [blame] | 3020 |  | 
| Dale Johannesen | 6f38cb6 | 2009-02-07 19:59:05 +0000 | [diff] [blame] | 3021 | DebugLoc dl = Op.getDebugLoc(); | 
| Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 3022 | SDValue V(0, 0); | 
| Evan Cheng | c78d3b4 | 2006-04-24 18:01:45 +0000 | [diff] [blame] | 3023 | bool First = true; | 
|  | 3024 | for (unsigned i = 0; i < 8; ++i) { | 
|  | 3025 | bool isNonZero = (NonZeros & (1 << i)) != 0; | 
|  | 3026 | if (isNonZero) { | 
|  | 3027 | if (First) { | 
|  | 3028 | if (NumZero) | 
| Dale Johannesen | ace1610 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 3029 | V = getZeroVector(MVT::v8i16, true, DAG, dl); | 
| Evan Cheng | c78d3b4 | 2006-04-24 18:01:45 +0000 | [diff] [blame] | 3030 | else | 
| Dale Johannesen | e8d7230 | 2009-02-06 23:05:02 +0000 | [diff] [blame] | 3031 | V = DAG.getUNDEF(MVT::v8i16); | 
| Evan Cheng | c78d3b4 | 2006-04-24 18:01:45 +0000 | [diff] [blame] | 3032 | First = false; | 
|  | 3033 | } | 
| Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 3034 | V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, | 
| Dale Johannesen | ace1610 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 3035 | MVT::v8i16, V, Op.getOperand(i), | 
| Chris Lattner | 0bd4893 | 2008-01-17 07:00:52 +0000 | [diff] [blame] | 3036 | DAG.getIntPtrConstant(i)); | 
| Evan Cheng | c78d3b4 | 2006-04-24 18:01:45 +0000 | [diff] [blame] | 3037 | } | 
|  | 3038 | } | 
|  | 3039 |  | 
|  | 3040 | return V; | 
|  | 3041 | } | 
|  | 3042 |  | 
| Evan Cheng | f26ffe9 | 2008-05-29 08:22:04 +0000 | [diff] [blame] | 3043 | /// getVShift - Return a vector logical shift node. | 
|  | 3044 | /// | 
| Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 3045 | static SDValue getVShift(bool isLeft, MVT VT, SDValue SrcOp, | 
| Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3046 | unsigned NumBits, SelectionDAG &DAG, | 
|  | 3047 | const TargetLowering &TLI, DebugLoc dl) { | 
| Duncan Sands | 83ec4b6 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 3048 | bool isMMX = VT.getSizeInBits() == 64; | 
|  | 3049 | MVT ShVT = isMMX ? MVT::v1i64 : MVT::v2i64; | 
| Evan Cheng | f26ffe9 | 2008-05-29 08:22:04 +0000 | [diff] [blame] | 3050 | unsigned Opc = isLeft ? X86ISD::VSHL : X86ISD::VSRL; | 
| Dale Johannesen | ace1610 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 3051 | SrcOp = DAG.getNode(ISD::BIT_CONVERT, dl, ShVT, SrcOp); | 
|  | 3052 | return DAG.getNode(ISD::BIT_CONVERT, dl, VT, | 
|  | 3053 | DAG.getNode(Opc, dl, ShVT, SrcOp, | 
| Gabor Greif | 327ef03 | 2008-08-28 23:19:51 +0000 | [diff] [blame] | 3054 | DAG.getConstant(NumBits, TLI.getShiftAmountTy()))); | 
| Evan Cheng | f26ffe9 | 2008-05-29 08:22:04 +0000 | [diff] [blame] | 3055 | } | 
|  | 3056 |  | 
| Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 3057 | SDValue | 
|  | 3058 | X86TargetLowering::LowerBUILD_VECTOR(SDValue Op, SelectionDAG &DAG) { | 
| Dale Johannesen | 6f38cb6 | 2009-02-07 19:59:05 +0000 | [diff] [blame] | 3059 | DebugLoc dl = Op.getDebugLoc(); | 
| Chris Lattner | 8a59448 | 2007-11-25 00:24:49 +0000 | [diff] [blame] | 3060 | // All zero's are handled with pxor, all one's are handled with pcmpeqd. | 
| Gabor Greif | 327ef03 | 2008-08-28 23:19:51 +0000 | [diff] [blame] | 3061 | if (ISD::isBuildVectorAllZeros(Op.getNode()) | 
|  | 3062 | || ISD::isBuildVectorAllOnes(Op.getNode())) { | 
| Chris Lattner | 8a59448 | 2007-11-25 00:24:49 +0000 | [diff] [blame] | 3063 | // Canonicalize this to either <4 x i32> or <2 x i32> (SSE vs MMX) to | 
|  | 3064 | // 1) ensure the zero vectors are CSE'd, and 2) ensure that i64 scalars are | 
|  | 3065 | // eliminated on x86-32 hosts. | 
|  | 3066 | if (Op.getValueType() == MVT::v4i32 || Op.getValueType() == MVT::v2i32) | 
|  | 3067 | return Op; | 
| Evan Cheng | 0db9fe6 | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 3068 |  | 
| Gabor Greif | ba36cb5 | 2008-08-28 21:40:38 +0000 | [diff] [blame] | 3069 | if (ISD::isBuildVectorAllOnes(Op.getNode())) | 
| Dale Johannesen | ace1610 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 3070 | return getOnesVector(Op.getValueType(), DAG, dl); | 
|  | 3071 | return getZeroVector(Op.getValueType(), Subtarget->hasSSE2(), DAG, dl); | 
| Chris Lattner | 8a59448 | 2007-11-25 00:24:49 +0000 | [diff] [blame] | 3072 | } | 
| Evan Cheng | 0db9fe6 | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 3073 |  | 
| Duncan Sands | 83ec4b6 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 3074 | MVT VT = Op.getValueType(); | 
|  | 3075 | MVT EVT = VT.getVectorElementType(); | 
|  | 3076 | unsigned EVTBits = EVT.getSizeInBits(); | 
| Evan Cheng | 0db9fe6 | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 3077 |  | 
|  | 3078 | unsigned NumElems = Op.getNumOperands(); | 
|  | 3079 | unsigned NumZero  = 0; | 
|  | 3080 | unsigned NumNonZero = 0; | 
|  | 3081 | unsigned NonZeros = 0; | 
| Chris Lattner | c9517fb | 2008-03-08 22:48:29 +0000 | [diff] [blame] | 3082 | bool IsAllConstants = true; | 
| Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 3083 | SmallSet<SDValue, 8> Values; | 
| Evan Cheng | 0db9fe6 | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 3084 | for (unsigned i = 0; i < NumElems; ++i) { | 
| Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 3085 | SDValue Elt = Op.getOperand(i); | 
| Evan Cheng | db2d524 | 2007-12-12 06:45:40 +0000 | [diff] [blame] | 3086 | if (Elt.getOpcode() == ISD::UNDEF) | 
|  | 3087 | continue; | 
|  | 3088 | Values.insert(Elt); | 
|  | 3089 | if (Elt.getOpcode() != ISD::Constant && | 
|  | 3090 | Elt.getOpcode() != ISD::ConstantFP) | 
| Chris Lattner | c9517fb | 2008-03-08 22:48:29 +0000 | [diff] [blame] | 3091 | IsAllConstants = false; | 
| Evan Cheng | db2d524 | 2007-12-12 06:45:40 +0000 | [diff] [blame] | 3092 | if (isZeroNode(Elt)) | 
|  | 3093 | NumZero++; | 
|  | 3094 | else { | 
|  | 3095 | NonZeros |= (1 << i); | 
|  | 3096 | NumNonZero++; | 
| Evan Cheng | 0db9fe6 | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 3097 | } | 
|  | 3098 | } | 
|  | 3099 |  | 
| Dan Gohman | 7f32156 | 2007-06-25 16:23:39 +0000 | [diff] [blame] | 3100 | if (NumNonZero == 0) { | 
| Chris Lattner | 8a59448 | 2007-11-25 00:24:49 +0000 | [diff] [blame] | 3101 | // All undef vector. Return an UNDEF.  All zero vectors were handled above. | 
| Dale Johannesen | e8d7230 | 2009-02-06 23:05:02 +0000 | [diff] [blame] | 3102 | return DAG.getUNDEF(VT); | 
| Dan Gohman | 7f32156 | 2007-06-25 16:23:39 +0000 | [diff] [blame] | 3103 | } | 
| Evan Cheng | 0db9fe6 | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 3104 |  | 
| Chris Lattner | 67f453a | 2008-03-09 05:42:06 +0000 | [diff] [blame] | 3105 | // Special case for single non-zero, non-undef, element. | 
| Evan Cheng | db2d524 | 2007-12-12 06:45:40 +0000 | [diff] [blame] | 3106 | if (NumNonZero == 1 && NumElems <= 4) { | 
| Evan Cheng | 0db9fe6 | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 3107 | unsigned Idx = CountTrailingZeros_32(NonZeros); | 
| Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 3108 | SDValue Item = Op.getOperand(Idx); | 
| Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 3109 |  | 
| Chris Lattner | 6209804 | 2008-03-09 01:05:04 +0000 | [diff] [blame] | 3110 | // If this is an insertion of an i64 value on x86-32, and if the top bits of | 
|  | 3111 | // the value are obviously zero, truncate the value to i32 and do the | 
|  | 3112 | // insertion that way.  Only do this if the value is non-constant or if the | 
|  | 3113 | // value is a constant being inserted into element 0.  It is cheaper to do | 
|  | 3114 | // a constant pool load than it is to do a movd + shuffle. | 
|  | 3115 | if (EVT == MVT::i64 && !Subtarget->is64Bit() && | 
|  | 3116 | (!IsAllConstants || Idx == 0)) { | 
|  | 3117 | if (DAG.MaskedValueIsZero(Item, APInt::getBitsSet(64, 32, 64))) { | 
|  | 3118 | // Handle MMX and SSE both. | 
| Duncan Sands | 83ec4b6 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 3119 | MVT VecVT = VT == MVT::v2i64 ? MVT::v4i32 : MVT::v2i32; | 
|  | 3120 | unsigned VecElts = VT == MVT::v2i64 ? 4 : 2; | 
| Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 3121 |  | 
| Chris Lattner | 6209804 | 2008-03-09 01:05:04 +0000 | [diff] [blame] | 3122 | // Truncate the value (which may itself be a constant) to i32, and | 
|  | 3123 | // convert it to a vector with movd (S2V+shuffle to zero extend). | 
| Dale Johannesen | ace1610 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 3124 | Item = DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, Item); | 
|  | 3125 | Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VecVT, Item); | 
| Evan Cheng | f0df031 | 2008-05-15 08:39:06 +0000 | [diff] [blame] | 3126 | Item = getShuffleVectorZeroOrUndef(Item, 0, true, | 
|  | 3127 | Subtarget->hasSSE2(), DAG); | 
| Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 3128 |  | 
| Chris Lattner | 6209804 | 2008-03-09 01:05:04 +0000 | [diff] [blame] | 3129 | // Now we have our 32-bit value zero extended in the low element of | 
|  | 3130 | // a vector.  If Idx != 0, swizzle it into place. | 
|  | 3131 | if (Idx != 0) { | 
| Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3132 | SmallVector<int, 4> Mask; | 
|  | 3133 | Mask.push_back(Idx); | 
|  | 3134 | for (unsigned i = 1; i != VecElts; ++i) | 
|  | 3135 | Mask.push_back(i); | 
|  | 3136 | Item = DAG.getVectorShuffle(VecVT, dl, Item, | 
|  | 3137 | DAG.getUNDEF(Item.getValueType()), | 
|  | 3138 | &Mask[0]); | 
| Chris Lattner | 6209804 | 2008-03-09 01:05:04 +0000 | [diff] [blame] | 3139 | } | 
| Dale Johannesen | ace1610 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 3140 | return DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(), Item); | 
| Chris Lattner | 6209804 | 2008-03-09 01:05:04 +0000 | [diff] [blame] | 3141 | } | 
|  | 3142 | } | 
| Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 3143 |  | 
| Chris Lattner | 19f7969 | 2008-03-08 22:59:52 +0000 | [diff] [blame] | 3144 | // If we have a constant or non-constant insertion into the low element of | 
|  | 3145 | // a vector, we can do this with SCALAR_TO_VECTOR + shuffle of zero into | 
|  | 3146 | // the rest of the elements.  This will be matched as movd/movq/movss/movsd | 
|  | 3147 | // depending on what the source datatype is.  Because we can only get here | 
|  | 3148 | // when NumElems <= 4, this only needs to handle i32/f32/i64/f64. | 
|  | 3149 | if (Idx == 0 && | 
|  | 3150 | // Don't do this for i64 values on x86-32. | 
|  | 3151 | (EVT != MVT::i64 || Subtarget->is64Bit())) { | 
| Dale Johannesen | ace1610 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 3152 | Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item); | 
| Evan Cheng | 0db9fe6 | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 3153 | // Turn it into a MOVL (i.e. movss, movsd, or movd) to a zero vector. | 
| Evan Cheng | f0df031 | 2008-05-15 08:39:06 +0000 | [diff] [blame] | 3154 | return getShuffleVectorZeroOrUndef(Item, 0, NumZero > 0, | 
|  | 3155 | Subtarget->hasSSE2(), DAG); | 
| Chris Lattner | c9517fb | 2008-03-08 22:48:29 +0000 | [diff] [blame] | 3156 | } | 
| Evan Cheng | f26ffe9 | 2008-05-29 08:22:04 +0000 | [diff] [blame] | 3157 |  | 
|  | 3158 | // Is it a vector logical left shift? | 
|  | 3159 | if (NumElems == 2 && Idx == 1 && | 
|  | 3160 | isZeroNode(Op.getOperand(0)) && !isZeroNode(Op.getOperand(1))) { | 
| Duncan Sands | 83ec4b6 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 3161 | unsigned NumBits = VT.getSizeInBits(); | 
| Evan Cheng | f26ffe9 | 2008-05-29 08:22:04 +0000 | [diff] [blame] | 3162 | return getVShift(true, VT, | 
| Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 3163 | DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, | 
| Dale Johannesen | b300d2a | 2009-02-07 00:55:49 +0000 | [diff] [blame] | 3164 | VT, Op.getOperand(1)), | 
| Dale Johannesen | ace1610 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 3165 | NumBits/2, DAG, *this, dl); | 
| Evan Cheng | f26ffe9 | 2008-05-29 08:22:04 +0000 | [diff] [blame] | 3166 | } | 
| Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 3167 |  | 
| Chris Lattner | c9517fb | 2008-03-08 22:48:29 +0000 | [diff] [blame] | 3168 | if (IsAllConstants) // Otherwise, it's better to do a constpool load. | 
| Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 3169 | return SDValue(); | 
| Evan Cheng | 0db9fe6 | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 3170 |  | 
| Chris Lattner | 19f7969 | 2008-03-08 22:59:52 +0000 | [diff] [blame] | 3171 | // Otherwise, if this is a vector with i32 or f32 elements, and the element | 
|  | 3172 | // is a non-constant being inserted into an element other than the low one, | 
|  | 3173 | // we can't use a constant pool load.  Instead, use SCALAR_TO_VECTOR (aka | 
|  | 3174 | // movd/movss) to move this into the low element, then shuffle it into | 
|  | 3175 | // place. | 
| Evan Cheng | 0db9fe6 | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 3176 | if (EVTBits == 32) { | 
| Dale Johannesen | ace1610 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 3177 | Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item); | 
| Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 3178 |  | 
| Evan Cheng | 0db9fe6 | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 3179 | // Turn it into a shuffle of zero and zero-extended scalar to vector. | 
| Evan Cheng | f0df031 | 2008-05-15 08:39:06 +0000 | [diff] [blame] | 3180 | Item = getShuffleVectorZeroOrUndef(Item, 0, NumZero > 0, | 
|  | 3181 | Subtarget->hasSSE2(), DAG); | 
| Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3182 | SmallVector<int, 8> MaskVec; | 
| Evan Cheng | 0db9fe6 | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 3183 | for (unsigned i = 0; i < NumElems; i++) | 
| Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3184 | MaskVec.push_back(i == Idx ? 0 : 1); | 
|  | 3185 | return DAG.getVectorShuffle(VT, dl, Item, DAG.getUNDEF(VT), &MaskVec[0]); | 
| Evan Cheng | 0db9fe6 | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 3186 | } | 
|  | 3187 | } | 
|  | 3188 |  | 
| Chris Lattner | 67f453a | 2008-03-09 05:42:06 +0000 | [diff] [blame] | 3189 | // Splat is obviously ok. Let legalizer expand it to a shuffle. | 
|  | 3190 | if (Values.size() == 1) | 
| Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 3191 | return SDValue(); | 
| Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 3192 |  | 
| Dan Gohman | a394117 | 2007-07-24 22:55:08 +0000 | [diff] [blame] | 3193 | // A vector full of immediates; various special cases are already | 
|  | 3194 | // handled, so this is best done with a single constant-pool load. | 
| Chris Lattner | c9517fb | 2008-03-08 22:48:29 +0000 | [diff] [blame] | 3195 | if (IsAllConstants) | 
| Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 3196 | return SDValue(); | 
| Dan Gohman | a394117 | 2007-07-24 22:55:08 +0000 | [diff] [blame] | 3197 |  | 
| Bill Wendling | 2f9bb1a | 2007-04-24 21:16:55 +0000 | [diff] [blame] | 3198 | // Let legalizer expand 2-wide build_vectors. | 
| Evan Cheng | 7e2ff77 | 2008-05-08 00:57:18 +0000 | [diff] [blame] | 3199 | if (EVTBits == 64) { | 
|  | 3200 | if (NumNonZero == 1) { | 
|  | 3201 | // One half is zero or undef. | 
|  | 3202 | unsigned Idx = CountTrailingZeros_32(NonZeros); | 
| Dale Johannesen | ace1610 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 3203 | SDValue V2 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, | 
| Evan Cheng | 7e2ff77 | 2008-05-08 00:57:18 +0000 | [diff] [blame] | 3204 | Op.getOperand(Idx)); | 
| Evan Cheng | f0df031 | 2008-05-15 08:39:06 +0000 | [diff] [blame] | 3205 | return getShuffleVectorZeroOrUndef(V2, Idx, true, | 
|  | 3206 | Subtarget->hasSSE2(), DAG); | 
| Evan Cheng | 7e2ff77 | 2008-05-08 00:57:18 +0000 | [diff] [blame] | 3207 | } | 
| Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 3208 | return SDValue(); | 
| Evan Cheng | 7e2ff77 | 2008-05-08 00:57:18 +0000 | [diff] [blame] | 3209 | } | 
| Evan Cheng | 0db9fe6 | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 3210 |  | 
|  | 3211 | // If element VT is < 32 bits, convert it to inserts into a zero vector. | 
| Bill Wendling | 826f36f | 2007-03-28 00:57:11 +0000 | [diff] [blame] | 3212 | if (EVTBits == 8 && NumElems == 16) { | 
| Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 3213 | SDValue V = LowerBuildVectorv16i8(Op, NonZeros,NumNonZero,NumZero, DAG, | 
| Evan Cheng | 25ab690 | 2006-09-08 06:48:29 +0000 | [diff] [blame] | 3214 | *this); | 
| Gabor Greif | ba36cb5 | 2008-08-28 21:40:38 +0000 | [diff] [blame] | 3215 | if (V.getNode()) return V; | 
| Evan Cheng | 0db9fe6 | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 3216 | } | 
|  | 3217 |  | 
| Bill Wendling | 826f36f | 2007-03-28 00:57:11 +0000 | [diff] [blame] | 3218 | if (EVTBits == 16 && NumElems == 8) { | 
| Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 3219 | SDValue V = LowerBuildVectorv8i16(Op, NonZeros,NumNonZero,NumZero, DAG, | 
| Evan Cheng | 25ab690 | 2006-09-08 06:48:29 +0000 | [diff] [blame] | 3220 | *this); | 
| Gabor Greif | ba36cb5 | 2008-08-28 21:40:38 +0000 | [diff] [blame] | 3221 | if (V.getNode()) return V; | 
| Evan Cheng | 0db9fe6 | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 3222 | } | 
|  | 3223 |  | 
|  | 3224 | // If element VT is == 32 bits, turn it into a number of shuffles. | 
| Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 3225 | SmallVector<SDValue, 8> V; | 
| Chris Lattner | 5a88b83 | 2007-02-25 07:10:00 +0000 | [diff] [blame] | 3226 | V.resize(NumElems); | 
| Evan Cheng | 0db9fe6 | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 3227 | if (NumElems == 4 && NumZero > 0) { | 
|  | 3228 | for (unsigned i = 0; i < 4; ++i) { | 
|  | 3229 | bool isZero = !(NonZeros & (1 << i)); | 
|  | 3230 | if (isZero) | 
| Dale Johannesen | ace1610 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 3231 | V[i] = getZeroVector(VT, Subtarget->hasSSE2(), DAG, dl); | 
| Evan Cheng | 0db9fe6 | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 3232 | else | 
| Dale Johannesen | ace1610 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 3233 | V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(i)); | 
| Evan Cheng | 0db9fe6 | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 3234 | } | 
|  | 3235 |  | 
|  | 3236 | for (unsigned i = 0; i < 2; ++i) { | 
|  | 3237 | switch ((NonZeros & (0x3 << i*2)) >> (i*2)) { | 
|  | 3238 | default: break; | 
|  | 3239 | case 0: | 
|  | 3240 | V[i] = V[i*2];  // Must be a zero vector. | 
|  | 3241 | break; | 
|  | 3242 | case 1: | 
| Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3243 | V[i] = getMOVL(DAG, dl, VT, V[i*2+1], V[i*2]); | 
| Evan Cheng | 0db9fe6 | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 3244 | break; | 
|  | 3245 | case 2: | 
| Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3246 | V[i] = getMOVL(DAG, dl, VT, V[i*2], V[i*2+1]); | 
| Evan Cheng | 0db9fe6 | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 3247 | break; | 
|  | 3248 | case 3: | 
| Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3249 | V[i] = getUnpackl(DAG, dl, VT, V[i*2], V[i*2+1]); | 
| Evan Cheng | 0db9fe6 | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 3250 | break; | 
|  | 3251 | } | 
|  | 3252 | } | 
|  | 3253 |  | 
| Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3254 | SmallVector<int, 8> MaskVec; | 
| Evan Cheng | 0db9fe6 | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 3255 | bool Reverse = (NonZeros & 0x3) == 2; | 
|  | 3256 | for (unsigned i = 0; i < 2; ++i) | 
| Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3257 | MaskVec.push_back(Reverse ? 1-i : i); | 
| Evan Cheng | 0db9fe6 | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 3258 | Reverse = ((NonZeros & (0x3 << 2)) >> 2) == 2; | 
|  | 3259 | for (unsigned i = 0; i < 2; ++i) | 
| Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3260 | MaskVec.push_back(Reverse ? 1-i+NumElems : i+NumElems); | 
|  | 3261 | return DAG.getVectorShuffle(VT, dl, V[0], V[1], &MaskVec[0]); | 
| Evan Cheng | 0db9fe6 | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 3262 | } | 
|  | 3263 |  | 
|  | 3264 | if (Values.size() > 2) { | 
| Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3265 | // If we have SSE 4.1, Expand into a number of inserts unless the number of | 
|  | 3266 | // values to be inserted is equal to the number of elements, in which case | 
|  | 3267 | // use the unpack code below in the hopes of matching the consecutive elts | 
|  | 3268 | // load merge pattern for shuffles. | 
|  | 3269 | // FIXME: We could probably just check that here directly. | 
|  | 3270 | if (Values.size() < NumElems && VT.getSizeInBits() == 128 && | 
|  | 3271 | getSubtarget()->hasSSE41()) { | 
|  | 3272 | V[0] = DAG.getUNDEF(VT); | 
|  | 3273 | for (unsigned i = 0; i < NumElems; ++i) | 
|  | 3274 | if (Op.getOperand(i).getOpcode() != ISD::UNDEF) | 
|  | 3275 | V[0] = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, VT, V[0], | 
|  | 3276 | Op.getOperand(i), DAG.getIntPtrConstant(i)); | 
|  | 3277 | return V[0]; | 
|  | 3278 | } | 
| Evan Cheng | 0db9fe6 | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 3279 | // Expand into a number of unpckl*. | 
|  | 3280 | // e.g. for v4f32 | 
|  | 3281 | //   Step 1: unpcklps 0, 2 ==> X: <?, ?, 2, 0> | 
|  | 3282 | //         : unpcklps 1, 3 ==> Y: <?, ?, 3, 1> | 
|  | 3283 | //   Step 2: unpcklps X, Y ==>    <3, 2, 1, 0> | 
| Evan Cheng | 0db9fe6 | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 3284 | for (unsigned i = 0; i < NumElems; ++i) | 
| Dale Johannesen | ace1610 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 3285 | V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(i)); | 
| Evan Cheng | 0db9fe6 | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 3286 | NumElems >>= 1; | 
|  | 3287 | while (NumElems != 0) { | 
|  | 3288 | for (unsigned i = 0; i < NumElems; ++i) | 
| Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3289 | V[i] = getUnpackl(DAG, dl, VT, V[i], V[i + NumElems]); | 
| Evan Cheng | 0db9fe6 | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 3290 | NumElems >>= 1; | 
|  | 3291 | } | 
|  | 3292 | return V[0]; | 
|  | 3293 | } | 
|  | 3294 |  | 
| Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 3295 | return SDValue(); | 
| Evan Cheng | 0db9fe6 | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 3296 | } | 
|  | 3297 |  | 
| Nate Begeman | b9a47b8 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 3298 | // v8i16 shuffles - Prefer shuffles in the following order: | 
|  | 3299 | // 1. [all]   pshuflw, pshufhw, optional move | 
|  | 3300 | // 2. [ssse3] 1 x pshufb | 
|  | 3301 | // 3. [ssse3] 2 x pshufb + 1 x por | 
|  | 3302 | // 4. [all]   mov + pshuflw + pshufhw + N x (pextrw + pinsrw) | 
| Evan Cheng | 8a86c3f | 2007-12-07 08:07:39 +0000 | [diff] [blame] | 3303 | static | 
| Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3304 | SDValue LowerVECTOR_SHUFFLEv8i16(ShuffleVectorSDNode *SVOp, | 
|  | 3305 | SelectionDAG &DAG, X86TargetLowering &TLI) { | 
|  | 3306 | SDValue V1 = SVOp->getOperand(0); | 
|  | 3307 | SDValue V2 = SVOp->getOperand(1); | 
|  | 3308 | DebugLoc dl = SVOp->getDebugLoc(); | 
| Nate Begeman | b9a47b8 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 3309 | SmallVector<int, 8> MaskVals; | 
| Evan Cheng | 14b32e1 | 2007-12-11 01:46:18 +0000 | [diff] [blame] | 3310 |  | 
| Nate Begeman | b9a47b8 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 3311 | // Determine if more than 1 of the words in each of the low and high quadwords | 
|  | 3312 | // of the result come from the same quadword of one of the two inputs.  Undef | 
|  | 3313 | // mask values count as coming from any quadword, for better codegen. | 
|  | 3314 | SmallVector<unsigned, 4> LoQuad(4); | 
|  | 3315 | SmallVector<unsigned, 4> HiQuad(4); | 
|  | 3316 | BitVector InputQuads(4); | 
|  | 3317 | for (unsigned i = 0; i < 8; ++i) { | 
|  | 3318 | SmallVectorImpl<unsigned> &Quad = i < 4 ? LoQuad : HiQuad; | 
| Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3319 | int EltIdx = SVOp->getMaskElt(i); | 
| Nate Begeman | b9a47b8 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 3320 | MaskVals.push_back(EltIdx); | 
|  | 3321 | if (EltIdx < 0) { | 
|  | 3322 | ++Quad[0]; | 
|  | 3323 | ++Quad[1]; | 
|  | 3324 | ++Quad[2]; | 
|  | 3325 | ++Quad[3]; | 
| Evan Cheng | 14b32e1 | 2007-12-11 01:46:18 +0000 | [diff] [blame] | 3326 | continue; | 
| Nate Begeman | b9a47b8 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 3327 | } | 
|  | 3328 | ++Quad[EltIdx / 4]; | 
|  | 3329 | InputQuads.set(EltIdx / 4); | 
| Evan Cheng | 14b32e1 | 2007-12-11 01:46:18 +0000 | [diff] [blame] | 3330 | } | 
| Bill Wendling | e85dc49 | 2008-08-21 22:35:37 +0000 | [diff] [blame] | 3331 |  | 
| Nate Begeman | b9a47b8 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 3332 | int BestLoQuad = -1; | 
| Evan Cheng | 14b32e1 | 2007-12-11 01:46:18 +0000 | [diff] [blame] | 3333 | unsigned MaxQuad = 1; | 
|  | 3334 | for (unsigned i = 0; i < 4; ++i) { | 
| Nate Begeman | b9a47b8 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 3335 | if (LoQuad[i] > MaxQuad) { | 
|  | 3336 | BestLoQuad = i; | 
|  | 3337 | MaxQuad = LoQuad[i]; | 
| Evan Cheng | 14b32e1 | 2007-12-11 01:46:18 +0000 | [diff] [blame] | 3338 | } | 
| Evan Cheng | 8a86c3f | 2007-12-07 08:07:39 +0000 | [diff] [blame] | 3339 | } | 
|  | 3340 |  | 
| Nate Begeman | b9a47b8 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 3341 | int BestHiQuad = -1; | 
| Evan Cheng | 14b32e1 | 2007-12-11 01:46:18 +0000 | [diff] [blame] | 3342 | MaxQuad = 1; | 
|  | 3343 | for (unsigned i = 0; i < 4; ++i) { | 
| Nate Begeman | b9a47b8 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 3344 | if (HiQuad[i] > MaxQuad) { | 
|  | 3345 | BestHiQuad = i; | 
|  | 3346 | MaxQuad = HiQuad[i]; | 
| Evan Cheng | 14b32e1 | 2007-12-11 01:46:18 +0000 | [diff] [blame] | 3347 | } | 
|  | 3348 | } | 
|  | 3349 |  | 
| Nate Begeman | b9a47b8 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 3350 | // For SSSE3, If all 8 words of the result come from only 1 quadword of each | 
|  | 3351 | // of the two input vectors, shuffle them into one input vector so only a | 
|  | 3352 | // single pshufb instruction is necessary. If There are more than 2 input | 
|  | 3353 | // quads, disable the next transformation since it does not help SSSE3. | 
|  | 3354 | bool V1Used = InputQuads[0] || InputQuads[1]; | 
|  | 3355 | bool V2Used = InputQuads[2] || InputQuads[3]; | 
|  | 3356 | if (TLI.getSubtarget()->hasSSSE3()) { | 
|  | 3357 | if (InputQuads.count() == 2 && V1Used && V2Used) { | 
|  | 3358 | BestLoQuad = InputQuads.find_first(); | 
|  | 3359 | BestHiQuad = InputQuads.find_next(BestLoQuad); | 
|  | 3360 | } | 
|  | 3361 | if (InputQuads.count() > 2) { | 
|  | 3362 | BestLoQuad = -1; | 
|  | 3363 | BestHiQuad = -1; | 
|  | 3364 | } | 
|  | 3365 | } | 
| Bill Wendling | e85dc49 | 2008-08-21 22:35:37 +0000 | [diff] [blame] | 3366 |  | 
| Nate Begeman | b9a47b8 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 3367 | // If BestLoQuad or BestHiQuad are set, shuffle the quads together and update | 
|  | 3368 | // the shuffle mask.  If a quad is scored as -1, that means that it contains | 
|  | 3369 | // words from all 4 input quadwords. | 
|  | 3370 | SDValue NewV; | 
|  | 3371 | if (BestLoQuad >= 0 || BestHiQuad >= 0) { | 
| Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3372 | SmallVector<int, 8> MaskV; | 
|  | 3373 | MaskV.push_back(BestLoQuad < 0 ? 0 : BestLoQuad); | 
|  | 3374 | MaskV.push_back(BestHiQuad < 0 ? 1 : BestHiQuad); | 
|  | 3375 | NewV = DAG.getVectorShuffle(MVT::v2i64, dl, | 
|  | 3376 | DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64, V1), | 
|  | 3377 | DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64, V2), &MaskV[0]); | 
| Dale Johannesen | ace1610 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 3378 | NewV = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, NewV); | 
| Evan Cheng | 14b32e1 | 2007-12-11 01:46:18 +0000 | [diff] [blame] | 3379 |  | 
| Nate Begeman | b9a47b8 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 3380 | // Rewrite the MaskVals and assign NewV to V1 if NewV now contains all the | 
|  | 3381 | // source words for the shuffle, to aid later transformations. | 
|  | 3382 | bool AllWordsInNewV = true; | 
| Mon P Wang | 37b9a19 | 2009-03-11 06:35:11 +0000 | [diff] [blame] | 3383 | bool InOrder[2] = { true, true }; | 
| Evan Cheng | 14b32e1 | 2007-12-11 01:46:18 +0000 | [diff] [blame] | 3384 | for (unsigned i = 0; i != 8; ++i) { | 
| Nate Begeman | b9a47b8 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 3385 | int idx = MaskVals[i]; | 
| Mon P Wang | 37b9a19 | 2009-03-11 06:35:11 +0000 | [diff] [blame] | 3386 | if (idx != (int)i) | 
|  | 3387 | InOrder[i/4] = false; | 
| Nate Begeman | b9a47b8 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 3388 | if (idx < 0 || (idx/4) == BestLoQuad || (idx/4) == BestHiQuad) | 
| Evan Cheng | 14b32e1 | 2007-12-11 01:46:18 +0000 | [diff] [blame] | 3389 | continue; | 
| Nate Begeman | b9a47b8 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 3390 | AllWordsInNewV = false; | 
|  | 3391 | break; | 
| Evan Cheng | 14b32e1 | 2007-12-11 01:46:18 +0000 | [diff] [blame] | 3392 | } | 
| Bill Wendling | e85dc49 | 2008-08-21 22:35:37 +0000 | [diff] [blame] | 3393 |  | 
| Nate Begeman | b9a47b8 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 3394 | bool pshuflw = AllWordsInNewV, pshufhw = AllWordsInNewV; | 
|  | 3395 | if (AllWordsInNewV) { | 
|  | 3396 | for (int i = 0; i != 8; ++i) { | 
|  | 3397 | int idx = MaskVals[i]; | 
|  | 3398 | if (idx < 0) | 
| Evan Cheng | 14b32e1 | 2007-12-11 01:46:18 +0000 | [diff] [blame] | 3399 | continue; | 
| Nate Begeman | b9a47b8 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 3400 | idx = MaskVals[i] = (idx / 4) == BestLoQuad ? (idx & 3) : (idx & 3) + 4; | 
|  | 3401 | if ((idx != i) && idx < 4) | 
|  | 3402 | pshufhw = false; | 
|  | 3403 | if ((idx != i) && idx > 3) | 
|  | 3404 | pshuflw = false; | 
| Evan Cheng | 14b32e1 | 2007-12-11 01:46:18 +0000 | [diff] [blame] | 3405 | } | 
| Nate Begeman | b9a47b8 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 3406 | V1 = NewV; | 
|  | 3407 | V2Used = false; | 
|  | 3408 | BestLoQuad = 0; | 
|  | 3409 | BestHiQuad = 1; | 
| Evan Cheng | 8a86c3f | 2007-12-07 08:07:39 +0000 | [diff] [blame] | 3410 | } | 
| Evan Cheng | 14b32e1 | 2007-12-11 01:46:18 +0000 | [diff] [blame] | 3411 |  | 
| Nate Begeman | b9a47b8 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 3412 | // If we've eliminated the use of V2, and the new mask is a pshuflw or | 
|  | 3413 | // pshufhw, that's as cheap as it gets.  Return the new shuffle. | 
| Mon P Wang | 37b9a19 | 2009-03-11 06:35:11 +0000 | [diff] [blame] | 3414 | if ((pshufhw && InOrder[0]) || (pshuflw && InOrder[1])) { | 
| Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3415 | return DAG.getVectorShuffle(MVT::v8i16, dl, NewV, | 
|  | 3416 | DAG.getUNDEF(MVT::v8i16), &MaskVals[0]); | 
| Evan Cheng | 14b32e1 | 2007-12-11 01:46:18 +0000 | [diff] [blame] | 3417 | } | 
| Evan Cheng | 14b32e1 | 2007-12-11 01:46:18 +0000 | [diff] [blame] | 3418 | } | 
| Nate Begeman | b9a47b8 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 3419 |  | 
|  | 3420 | // If we have SSSE3, and all words of the result are from 1 input vector, | 
|  | 3421 | // case 2 is generated, otherwise case 3 is generated.  If no SSSE3 | 
|  | 3422 | // is present, fall back to case 4. | 
|  | 3423 | if (TLI.getSubtarget()->hasSSSE3()) { | 
|  | 3424 | SmallVector<SDValue,16> pshufbMask; | 
|  | 3425 |  | 
|  | 3426 | // If we have elements from both input vectors, set the high bit of the | 
|  | 3427 | // shuffle mask element to zero out elements that come from V2 in the V1 | 
|  | 3428 | // mask, and elements that come from V1 in the V2 mask, so that the two | 
|  | 3429 | // results can be OR'd together. | 
|  | 3430 | bool TwoInputs = V1Used && V2Used; | 
|  | 3431 | for (unsigned i = 0; i != 8; ++i) { | 
|  | 3432 | int EltIdx = MaskVals[i] * 2; | 
|  | 3433 | if (TwoInputs && (EltIdx >= 16)) { | 
|  | 3434 | pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8)); | 
|  | 3435 | pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8)); | 
|  | 3436 | continue; | 
|  | 3437 | } | 
|  | 3438 | pshufbMask.push_back(DAG.getConstant(EltIdx,   MVT::i8)); | 
|  | 3439 | pshufbMask.push_back(DAG.getConstant(EltIdx+1, MVT::i8)); | 
|  | 3440 | } | 
|  | 3441 | V1 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, V1); | 
|  | 3442 | V1 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V1, | 
| Evan Cheng | a87008d | 2009-02-25 22:49:59 +0000 | [diff] [blame] | 3443 | DAG.getNode(ISD::BUILD_VECTOR, dl, | 
|  | 3444 | MVT::v16i8, &pshufbMask[0], 16)); | 
| Nate Begeman | b9a47b8 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 3445 | if (!TwoInputs) | 
|  | 3446 | return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, V1); | 
|  | 3447 |  | 
|  | 3448 | // Calculate the shuffle mask for the second input, shuffle it, and | 
|  | 3449 | // OR it with the first shuffled input. | 
|  | 3450 | pshufbMask.clear(); | 
|  | 3451 | for (unsigned i = 0; i != 8; ++i) { | 
|  | 3452 | int EltIdx = MaskVals[i] * 2; | 
|  | 3453 | if (EltIdx < 16) { | 
|  | 3454 | pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8)); | 
|  | 3455 | pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8)); | 
|  | 3456 | continue; | 
|  | 3457 | } | 
|  | 3458 | pshufbMask.push_back(DAG.getConstant(EltIdx - 16, MVT::i8)); | 
|  | 3459 | pshufbMask.push_back(DAG.getConstant(EltIdx - 15, MVT::i8)); | 
|  | 3460 | } | 
|  | 3461 | V2 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, V2); | 
|  | 3462 | V2 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V2, | 
| Evan Cheng | a87008d | 2009-02-25 22:49:59 +0000 | [diff] [blame] | 3463 | DAG.getNode(ISD::BUILD_VECTOR, dl, | 
|  | 3464 | MVT::v16i8, &pshufbMask[0], 16)); | 
| Nate Begeman | b9a47b8 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 3465 | V1 = DAG.getNode(ISD::OR, dl, MVT::v16i8, V1, V2); | 
|  | 3466 | return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, V1); | 
|  | 3467 | } | 
|  | 3468 |  | 
|  | 3469 | // If BestLoQuad >= 0, generate a pshuflw to put the low elements in order, | 
|  | 3470 | // and update MaskVals with new element order. | 
|  | 3471 | BitVector InOrder(8); | 
|  | 3472 | if (BestLoQuad >= 0) { | 
| Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3473 | SmallVector<int, 8> MaskV; | 
| Nate Begeman | b9a47b8 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 3474 | for (int i = 0; i != 4; ++i) { | 
|  | 3475 | int idx = MaskVals[i]; | 
|  | 3476 | if (idx < 0) { | 
| Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3477 | MaskV.push_back(-1); | 
| Nate Begeman | b9a47b8 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 3478 | InOrder.set(i); | 
|  | 3479 | } else if ((idx / 4) == BestLoQuad) { | 
| Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3480 | MaskV.push_back(idx & 3); | 
| Nate Begeman | b9a47b8 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 3481 | InOrder.set(i); | 
|  | 3482 | } else { | 
| Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3483 | MaskV.push_back(-1); | 
| Nate Begeman | b9a47b8 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 3484 | } | 
|  | 3485 | } | 
|  | 3486 | for (unsigned i = 4; i != 8; ++i) | 
| Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3487 | MaskV.push_back(i); | 
|  | 3488 | NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV, DAG.getUNDEF(MVT::v8i16), | 
|  | 3489 | &MaskV[0]); | 
| Nate Begeman | b9a47b8 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 3490 | } | 
|  | 3491 |  | 
|  | 3492 | // If BestHi >= 0, generate a pshufhw to put the high elements in order, | 
|  | 3493 | // and update MaskVals with the new element order. | 
|  | 3494 | if (BestHiQuad >= 0) { | 
| Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3495 | SmallVector<int, 8> MaskV; | 
| Nate Begeman | b9a47b8 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 3496 | for (unsigned i = 0; i != 4; ++i) | 
| Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3497 | MaskV.push_back(i); | 
| Nate Begeman | b9a47b8 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 3498 | for (unsigned i = 4; i != 8; ++i) { | 
|  | 3499 | int idx = MaskVals[i]; | 
|  | 3500 | if (idx < 0) { | 
| Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3501 | MaskV.push_back(-1); | 
| Nate Begeman | b9a47b8 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 3502 | InOrder.set(i); | 
|  | 3503 | } else if ((idx / 4) == BestHiQuad) { | 
| Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3504 | MaskV.push_back((idx & 3) + 4); | 
| Nate Begeman | b9a47b8 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 3505 | InOrder.set(i); | 
|  | 3506 | } else { | 
| Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3507 | MaskV.push_back(-1); | 
| Nate Begeman | b9a47b8 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 3508 | } | 
|  | 3509 | } | 
| Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3510 | NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV, DAG.getUNDEF(MVT::v8i16), | 
|  | 3511 | &MaskV[0]); | 
| Nate Begeman | b9a47b8 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 3512 | } | 
|  | 3513 |  | 
|  | 3514 | // In case BestHi & BestLo were both -1, which means each quadword has a word | 
|  | 3515 | // from each of the four input quadwords, calculate the InOrder bitvector now | 
|  | 3516 | // before falling through to the insert/extract cleanup. | 
|  | 3517 | if (BestLoQuad == -1 && BestHiQuad == -1) { | 
|  | 3518 | NewV = V1; | 
|  | 3519 | for (int i = 0; i != 8; ++i) | 
|  | 3520 | if (MaskVals[i] < 0 || MaskVals[i] == i) | 
|  | 3521 | InOrder.set(i); | 
|  | 3522 | } | 
|  | 3523 |  | 
|  | 3524 | // The other elements are put in the right place using pextrw and pinsrw. | 
|  | 3525 | for (unsigned i = 0; i != 8; ++i) { | 
|  | 3526 | if (InOrder[i]) | 
|  | 3527 | continue; | 
|  | 3528 | int EltIdx = MaskVals[i]; | 
|  | 3529 | if (EltIdx < 0) | 
|  | 3530 | continue; | 
|  | 3531 | SDValue ExtOp = (EltIdx < 8) | 
|  | 3532 | ? DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, V1, | 
|  | 3533 | DAG.getIntPtrConstant(EltIdx)) | 
|  | 3534 | : DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, V2, | 
|  | 3535 | DAG.getIntPtrConstant(EltIdx - 8)); | 
|  | 3536 | NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, ExtOp, | 
|  | 3537 | DAG.getIntPtrConstant(i)); | 
|  | 3538 | } | 
|  | 3539 | return NewV; | 
|  | 3540 | } | 
|  | 3541 |  | 
|  | 3542 | // v16i8 shuffles - Prefer shuffles in the following order: | 
|  | 3543 | // 1. [ssse3] 1 x pshufb | 
|  | 3544 | // 2. [ssse3] 2 x pshufb + 1 x por | 
|  | 3545 | // 3. [all]   v8i16 shuffle + N x pextrw + rotate + pinsrw | 
|  | 3546 | static | 
| Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3547 | SDValue LowerVECTOR_SHUFFLEv16i8(ShuffleVectorSDNode *SVOp, | 
|  | 3548 | SelectionDAG &DAG, X86TargetLowering &TLI) { | 
|  | 3549 | SDValue V1 = SVOp->getOperand(0); | 
|  | 3550 | SDValue V2 = SVOp->getOperand(1); | 
|  | 3551 | DebugLoc dl = SVOp->getDebugLoc(); | 
| Nate Begeman | b9a47b8 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 3552 | SmallVector<int, 16> MaskVals; | 
| Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3553 | SVOp->getMask(MaskVals); | 
| Nate Begeman | b9a47b8 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 3554 |  | 
|  | 3555 | // If we have SSSE3, case 1 is generated when all result bytes come from | 
|  | 3556 | // one of  the inputs.  Otherwise, case 2 is generated.  If no SSSE3 is | 
|  | 3557 | // present, fall back to case 3. | 
|  | 3558 | // FIXME: kill V2Only once shuffles are canonizalized by getNode. | 
|  | 3559 | bool V1Only = true; | 
|  | 3560 | bool V2Only = true; | 
|  | 3561 | for (unsigned i = 0; i < 16; ++i) { | 
| Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3562 | int EltIdx = MaskVals[i]; | 
| Nate Begeman | b9a47b8 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 3563 | if (EltIdx < 0) | 
|  | 3564 | continue; | 
|  | 3565 | if (EltIdx < 16) | 
|  | 3566 | V2Only = false; | 
|  | 3567 | else | 
|  | 3568 | V1Only = false; | 
|  | 3569 | } | 
|  | 3570 |  | 
|  | 3571 | // If SSSE3, use 1 pshufb instruction per vector with elements in the result. | 
|  | 3572 | if (TLI.getSubtarget()->hasSSSE3()) { | 
|  | 3573 | SmallVector<SDValue,16> pshufbMask; | 
|  | 3574 |  | 
|  | 3575 | // If all result elements are from one input vector, then only translate | 
|  | 3576 | // undef mask values to 0x80 (zero out result) in the pshufb mask. | 
|  | 3577 | // | 
|  | 3578 | // Otherwise, we have elements from both input vectors, and must zero out | 
|  | 3579 | // elements that come from V2 in the first mask, and V1 in the second mask | 
|  | 3580 | // so that we can OR them together. | 
|  | 3581 | bool TwoInputs = !(V1Only || V2Only); | 
|  | 3582 | for (unsigned i = 0; i != 16; ++i) { | 
|  | 3583 | int EltIdx = MaskVals[i]; | 
|  | 3584 | if (EltIdx < 0 || (TwoInputs && EltIdx >= 16)) { | 
|  | 3585 | pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8)); | 
|  | 3586 | continue; | 
|  | 3587 | } | 
|  | 3588 | pshufbMask.push_back(DAG.getConstant(EltIdx, MVT::i8)); | 
|  | 3589 | } | 
|  | 3590 | // If all the elements are from V2, assign it to V1 and return after | 
|  | 3591 | // building the first pshufb. | 
|  | 3592 | if (V2Only) | 
|  | 3593 | V1 = V2; | 
|  | 3594 | V1 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V1, | 
| Evan Cheng | a87008d | 2009-02-25 22:49:59 +0000 | [diff] [blame] | 3595 | DAG.getNode(ISD::BUILD_VECTOR, dl, | 
|  | 3596 | MVT::v16i8, &pshufbMask[0], 16)); | 
| Nate Begeman | b9a47b8 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 3597 | if (!TwoInputs) | 
|  | 3598 | return V1; | 
|  | 3599 |  | 
|  | 3600 | // Calculate the shuffle mask for the second input, shuffle it, and | 
|  | 3601 | // OR it with the first shuffled input. | 
|  | 3602 | pshufbMask.clear(); | 
|  | 3603 | for (unsigned i = 0; i != 16; ++i) { | 
|  | 3604 | int EltIdx = MaskVals[i]; | 
|  | 3605 | if (EltIdx < 16) { | 
|  | 3606 | pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8)); | 
|  | 3607 | continue; | 
|  | 3608 | } | 
|  | 3609 | pshufbMask.push_back(DAG.getConstant(EltIdx - 16, MVT::i8)); | 
|  | 3610 | } | 
|  | 3611 | V2 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V2, | 
| Evan Cheng | a87008d | 2009-02-25 22:49:59 +0000 | [diff] [blame] | 3612 | DAG.getNode(ISD::BUILD_VECTOR, dl, | 
|  | 3613 | MVT::v16i8, &pshufbMask[0], 16)); | 
| Nate Begeman | b9a47b8 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 3614 | return DAG.getNode(ISD::OR, dl, MVT::v16i8, V1, V2); | 
|  | 3615 | } | 
|  | 3616 |  | 
|  | 3617 | // No SSSE3 - Calculate in place words and then fix all out of place words | 
|  | 3618 | // With 0-16 extracts & inserts.  Worst case is 16 bytes out of order from | 
|  | 3619 | // the 16 different words that comprise the two doublequadword input vectors. | 
|  | 3620 | V1 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, V1); | 
|  | 3621 | V2 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, V2); | 
|  | 3622 | SDValue NewV = V2Only ? V2 : V1; | 
|  | 3623 | for (int i = 0; i != 8; ++i) { | 
|  | 3624 | int Elt0 = MaskVals[i*2]; | 
|  | 3625 | int Elt1 = MaskVals[i*2+1]; | 
|  | 3626 |  | 
|  | 3627 | // This word of the result is all undef, skip it. | 
|  | 3628 | if (Elt0 < 0 && Elt1 < 0) | 
|  | 3629 | continue; | 
|  | 3630 |  | 
|  | 3631 | // This word of the result is already in the correct place, skip it. | 
|  | 3632 | if (V1Only && (Elt0 == i*2) && (Elt1 == i*2+1)) | 
|  | 3633 | continue; | 
|  | 3634 | if (V2Only && (Elt0 == i*2+16) && (Elt1 == i*2+17)) | 
|  | 3635 | continue; | 
|  | 3636 |  | 
|  | 3637 | SDValue Elt0Src = Elt0 < 16 ? V1 : V2; | 
|  | 3638 | SDValue Elt1Src = Elt1 < 16 ? V1 : V2; | 
|  | 3639 | SDValue InsElt; | 
| Mon P Wang | 6b3ef69 | 2009-03-11 18:47:57 +0000 | [diff] [blame] | 3640 |  | 
|  | 3641 | // If Elt0 and Elt1 are defined, are consecutive, and can be load | 
|  | 3642 | // using a single extract together, load it and store it. | 
|  | 3643 | if ((Elt0 >= 0) && ((Elt0 + 1) == Elt1) && ((Elt0 & 1) == 0)) { | 
|  | 3644 | InsElt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, Elt1Src, | 
|  | 3645 | DAG.getIntPtrConstant(Elt1 / 2)); | 
|  | 3646 | NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, InsElt, | 
|  | 3647 | DAG.getIntPtrConstant(i)); | 
|  | 3648 | continue; | 
|  | 3649 | } | 
|  | 3650 |  | 
| Nate Begeman | b9a47b8 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 3651 | // If Elt1 is defined, extract it from the appropriate source.  If the | 
| Mon P Wang | 6b3ef69 | 2009-03-11 18:47:57 +0000 | [diff] [blame] | 3652 | // source byte is not also odd, shift the extracted word left 8 bits | 
|  | 3653 | // otherwise clear the bottom 8 bits if we need to do an or. | 
| Nate Begeman | b9a47b8 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 3654 | if (Elt1 >= 0) { | 
|  | 3655 | InsElt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, Elt1Src, | 
|  | 3656 | DAG.getIntPtrConstant(Elt1 / 2)); | 
|  | 3657 | if ((Elt1 & 1) == 0) | 
|  | 3658 | InsElt = DAG.getNode(ISD::SHL, dl, MVT::i16, InsElt, | 
|  | 3659 | DAG.getConstant(8, TLI.getShiftAmountTy())); | 
| Mon P Wang | 6b3ef69 | 2009-03-11 18:47:57 +0000 | [diff] [blame] | 3660 | else if (Elt0 >= 0) | 
|  | 3661 | InsElt = DAG.getNode(ISD::AND, dl, MVT::i16, InsElt, | 
|  | 3662 | DAG.getConstant(0xFF00, MVT::i16)); | 
| Nate Begeman | b9a47b8 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 3663 | } | 
|  | 3664 | // If Elt0 is defined, extract it from the appropriate source.  If the | 
|  | 3665 | // source byte is not also even, shift the extracted word right 8 bits. If | 
|  | 3666 | // Elt1 was also defined, OR the extracted values together before | 
|  | 3667 | // inserting them in the result. | 
|  | 3668 | if (Elt0 >= 0) { | 
|  | 3669 | SDValue InsElt0 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, | 
|  | 3670 | Elt0Src, DAG.getIntPtrConstant(Elt0 / 2)); | 
|  | 3671 | if ((Elt0 & 1) != 0) | 
|  | 3672 | InsElt0 = DAG.getNode(ISD::SRL, dl, MVT::i16, InsElt0, | 
|  | 3673 | DAG.getConstant(8, TLI.getShiftAmountTy())); | 
| Mon P Wang | 6b3ef69 | 2009-03-11 18:47:57 +0000 | [diff] [blame] | 3674 | else if (Elt1 >= 0) | 
|  | 3675 | InsElt0 = DAG.getNode(ISD::AND, dl, MVT::i16, InsElt0, | 
|  | 3676 | DAG.getConstant(0x00FF, MVT::i16)); | 
| Nate Begeman | b9a47b8 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 3677 | InsElt = Elt1 >= 0 ? DAG.getNode(ISD::OR, dl, MVT::i16, InsElt, InsElt0) | 
|  | 3678 | : InsElt0; | 
|  | 3679 | } | 
|  | 3680 | NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, InsElt, | 
|  | 3681 | DAG.getIntPtrConstant(i)); | 
|  | 3682 | } | 
|  | 3683 | return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, NewV); | 
| Evan Cheng | 14b32e1 | 2007-12-11 01:46:18 +0000 | [diff] [blame] | 3684 | } | 
|  | 3685 |  | 
| Evan Cheng | 7a831ce | 2007-12-15 03:00:47 +0000 | [diff] [blame] | 3686 | /// RewriteAsNarrowerShuffle - Try rewriting v8i16 and v16i8 shuffles as 4 wide | 
|  | 3687 | /// ones, or rewriting v4i32 / v2f32 as 2 wide ones if possible. This can be | 
|  | 3688 | /// done when every pair / quad of shuffle mask elements point to elements in | 
|  | 3689 | /// the right sequence. e.g. | 
| Evan Cheng | 14b32e1 | 2007-12-11 01:46:18 +0000 | [diff] [blame] | 3690 | /// vector_shuffle <>, <>, < 3, 4, | 10, 11, | 0, 1, | 14, 15> | 
|  | 3691 | static | 
| Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3692 | SDValue RewriteAsNarrowerShuffle(ShuffleVectorSDNode *SVOp, | 
|  | 3693 | SelectionDAG &DAG, | 
|  | 3694 | TargetLowering &TLI, DebugLoc dl) { | 
|  | 3695 | MVT VT = SVOp->getValueType(0); | 
|  | 3696 | SDValue V1 = SVOp->getOperand(0); | 
|  | 3697 | SDValue V2 = SVOp->getOperand(1); | 
|  | 3698 | unsigned NumElems = VT.getVectorNumElements(); | 
| Evan Cheng | 7a831ce | 2007-12-15 03:00:47 +0000 | [diff] [blame] | 3699 | unsigned NewWidth = (NumElems == 4) ? 2 : 4; | 
| Duncan Sands | 83ec4b6 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 3700 | MVT MaskVT = MVT::getIntVectorWithNumElements(NewWidth); | 
| Duncan Sands | d038e04 | 2008-07-21 10:20:31 +0000 | [diff] [blame] | 3701 | MVT MaskEltVT = MaskVT.getVectorElementType(); | 
| Duncan Sands | 83ec4b6 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 3702 | MVT NewVT = MaskVT; | 
|  | 3703 | switch (VT.getSimpleVT()) { | 
|  | 3704 | default: assert(false && "Unexpected!"); | 
| Evan Cheng | 7a831ce | 2007-12-15 03:00:47 +0000 | [diff] [blame] | 3705 | case MVT::v4f32: NewVT = MVT::v2f64; break; | 
|  | 3706 | case MVT::v4i32: NewVT = MVT::v2i64; break; | 
|  | 3707 | case MVT::v8i16: NewVT = MVT::v4i32; break; | 
|  | 3708 | case MVT::v16i8: NewVT = MVT::v4i32; break; | 
| Evan Cheng | 7a831ce | 2007-12-15 03:00:47 +0000 | [diff] [blame] | 3709 | } | 
|  | 3710 |  | 
| Anton Korobeynikov | 7c1c261 | 2008-02-20 11:22:39 +0000 | [diff] [blame] | 3711 | if (NewWidth == 2) { | 
| Duncan Sands | 83ec4b6 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 3712 | if (VT.isInteger()) | 
| Evan Cheng | 7a831ce | 2007-12-15 03:00:47 +0000 | [diff] [blame] | 3713 | NewVT = MVT::v2i64; | 
|  | 3714 | else | 
|  | 3715 | NewVT = MVT::v2f64; | 
| Anton Korobeynikov | 7c1c261 | 2008-02-20 11:22:39 +0000 | [diff] [blame] | 3716 | } | 
| Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3717 | int Scale = NumElems / NewWidth; | 
|  | 3718 | SmallVector<int, 8> MaskVec; | 
| Evan Cheng | 14b32e1 | 2007-12-11 01:46:18 +0000 | [diff] [blame] | 3719 | for (unsigned i = 0; i < NumElems; i += Scale) { | 
| Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3720 | int StartIdx = -1; | 
|  | 3721 | for (int j = 0; j < Scale; ++j) { | 
|  | 3722 | int EltIdx = SVOp->getMaskElt(i+j); | 
|  | 3723 | if (EltIdx < 0) | 
| Evan Cheng | 14b32e1 | 2007-12-11 01:46:18 +0000 | [diff] [blame] | 3724 | continue; | 
| Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3725 | if (StartIdx == -1) | 
| Evan Cheng | 14b32e1 | 2007-12-11 01:46:18 +0000 | [diff] [blame] | 3726 | StartIdx = EltIdx - (EltIdx % Scale); | 
|  | 3727 | if (EltIdx != StartIdx + j) | 
| Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 3728 | return SDValue(); | 
| Evan Cheng | 14b32e1 | 2007-12-11 01:46:18 +0000 | [diff] [blame] | 3729 | } | 
| Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3730 | if (StartIdx == -1) | 
|  | 3731 | MaskVec.push_back(-1); | 
| Evan Cheng | 14b32e1 | 2007-12-11 01:46:18 +0000 | [diff] [blame] | 3732 | else | 
| Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3733 | MaskVec.push_back(StartIdx / Scale); | 
| Evan Cheng | 8a86c3f | 2007-12-07 08:07:39 +0000 | [diff] [blame] | 3734 | } | 
|  | 3735 |  | 
| Dale Johannesen | ace1610 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 3736 | V1 = DAG.getNode(ISD::BIT_CONVERT, dl, NewVT, V1); | 
|  | 3737 | V2 = DAG.getNode(ISD::BIT_CONVERT, dl, NewVT, V2); | 
| Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3738 | return DAG.getVectorShuffle(NewVT, dl, V1, V2, &MaskVec[0]); | 
| Evan Cheng | 8a86c3f | 2007-12-07 08:07:39 +0000 | [diff] [blame] | 3739 | } | 
|  | 3740 |  | 
| Evan Cheng | d880b97 | 2008-05-09 21:53:03 +0000 | [diff] [blame] | 3741 | /// getVZextMovL - Return a zero-extending vector move low node. | 
| Evan Cheng | 7e2ff77 | 2008-05-08 00:57:18 +0000 | [diff] [blame] | 3742 | /// | 
| Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 3743 | static SDValue getVZextMovL(MVT VT, MVT OpVT, | 
| Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3744 | SDValue SrcOp, SelectionDAG &DAG, | 
|  | 3745 | const X86Subtarget *Subtarget, DebugLoc dl) { | 
| Evan Cheng | 7e2ff77 | 2008-05-08 00:57:18 +0000 | [diff] [blame] | 3746 | if (VT == MVT::v2f64 || VT == MVT::v4f32) { | 
|  | 3747 | LoadSDNode *LD = NULL; | 
| Gabor Greif | ba36cb5 | 2008-08-28 21:40:38 +0000 | [diff] [blame] | 3748 | if (!isScalarLoadToVector(SrcOp.getNode(), &LD)) | 
| Evan Cheng | 7e2ff77 | 2008-05-08 00:57:18 +0000 | [diff] [blame] | 3749 | LD = dyn_cast<LoadSDNode>(SrcOp); | 
|  | 3750 | if (!LD) { | 
|  | 3751 | // movssrr and movsdrr do not clear top bits. Try to use movd, movq | 
|  | 3752 | // instead. | 
| Duncan Sands | 83ec4b6 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 3753 | MVT EVT = (OpVT == MVT::v2f64) ? MVT::i64 : MVT::i32; | 
| Evan Cheng | 7e2ff77 | 2008-05-08 00:57:18 +0000 | [diff] [blame] | 3754 | if ((EVT != MVT::i64 || Subtarget->is64Bit()) && | 
|  | 3755 | SrcOp.getOpcode() == ISD::SCALAR_TO_VECTOR && | 
|  | 3756 | SrcOp.getOperand(0).getOpcode() == ISD::BIT_CONVERT && | 
|  | 3757 | SrcOp.getOperand(0).getOperand(0).getValueType() == EVT) { | 
|  | 3758 | // PR2108 | 
|  | 3759 | OpVT = (OpVT == MVT::v2f64) ? MVT::v2i64 : MVT::v4i32; | 
| Dale Johannesen | ace1610 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 3760 | return DAG.getNode(ISD::BIT_CONVERT, dl, VT, | 
|  | 3761 | DAG.getNode(X86ISD::VZEXT_MOVL, dl, OpVT, | 
|  | 3762 | DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, | 
|  | 3763 | OpVT, | 
| Gabor Greif | 327ef03 | 2008-08-28 23:19:51 +0000 | [diff] [blame] | 3764 | SrcOp.getOperand(0) | 
|  | 3765 | .getOperand(0)))); | 
| Evan Cheng | 7e2ff77 | 2008-05-08 00:57:18 +0000 | [diff] [blame] | 3766 | } | 
|  | 3767 | } | 
|  | 3768 | } | 
|  | 3769 |  | 
| Dale Johannesen | ace1610 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 3770 | return DAG.getNode(ISD::BIT_CONVERT, dl, VT, | 
|  | 3771 | DAG.getNode(X86ISD::VZEXT_MOVL, dl, OpVT, | 
| Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 3772 | DAG.getNode(ISD::BIT_CONVERT, dl, | 
| Dale Johannesen | ace1610 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 3773 | OpVT, SrcOp))); | 
| Evan Cheng | 7e2ff77 | 2008-05-08 00:57:18 +0000 | [diff] [blame] | 3774 | } | 
|  | 3775 |  | 
| Evan Cheng | ace3c17 | 2008-07-22 21:13:36 +0000 | [diff] [blame] | 3776 | /// LowerVECTOR_SHUFFLE_4wide - Handle all 4 wide cases with a number of | 
|  | 3777 | /// shuffles. | 
| Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 3778 | static SDValue | 
| Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3779 | LowerVECTOR_SHUFFLE_4wide(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG) { | 
|  | 3780 | SDValue V1 = SVOp->getOperand(0); | 
|  | 3781 | SDValue V2 = SVOp->getOperand(1); | 
|  | 3782 | DebugLoc dl = SVOp->getDebugLoc(); | 
|  | 3783 | MVT VT = SVOp->getValueType(0); | 
|  | 3784 |  | 
| Evan Cheng | ace3c17 | 2008-07-22 21:13:36 +0000 | [diff] [blame] | 3785 | SmallVector<std::pair<int, int>, 8> Locs; | 
| Rafael Espindola | 833a990 | 2008-08-28 18:32:53 +0000 | [diff] [blame] | 3786 | Locs.resize(4); | 
| Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3787 | SmallVector<int, 8> Mask1(4U, -1); | 
|  | 3788 | SmallVector<int, 8> PermMask; | 
|  | 3789 | SVOp->getMask(PermMask); | 
|  | 3790 |  | 
| Evan Cheng | ace3c17 | 2008-07-22 21:13:36 +0000 | [diff] [blame] | 3791 | unsigned NumHi = 0; | 
|  | 3792 | unsigned NumLo = 0; | 
| Evan Cheng | ace3c17 | 2008-07-22 21:13:36 +0000 | [diff] [blame] | 3793 | for (unsigned i = 0; i != 4; ++i) { | 
| Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3794 | int Idx = PermMask[i]; | 
|  | 3795 | if (Idx < 0) { | 
| Evan Cheng | ace3c17 | 2008-07-22 21:13:36 +0000 | [diff] [blame] | 3796 | Locs[i] = std::make_pair(-1, -1); | 
|  | 3797 | } else { | 
| Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3798 | assert(Idx < 8 && "Invalid VECTOR_SHUFFLE index!"); | 
|  | 3799 | if (Idx < 4) { | 
| Evan Cheng | ace3c17 | 2008-07-22 21:13:36 +0000 | [diff] [blame] | 3800 | Locs[i] = std::make_pair(0, NumLo); | 
| Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3801 | Mask1[NumLo] = Idx; | 
| Evan Cheng | ace3c17 | 2008-07-22 21:13:36 +0000 | [diff] [blame] | 3802 | NumLo++; | 
|  | 3803 | } else { | 
|  | 3804 | Locs[i] = std::make_pair(1, NumHi); | 
|  | 3805 | if (2+NumHi < 4) | 
| Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3806 | Mask1[2+NumHi] = Idx; | 
| Evan Cheng | ace3c17 | 2008-07-22 21:13:36 +0000 | [diff] [blame] | 3807 | NumHi++; | 
|  | 3808 | } | 
|  | 3809 | } | 
|  | 3810 | } | 
| Evan Cheng | 5e6ebaf | 2008-07-23 00:22:17 +0000 | [diff] [blame] | 3811 |  | 
| Evan Cheng | ace3c17 | 2008-07-22 21:13:36 +0000 | [diff] [blame] | 3812 | if (NumLo <= 2 && NumHi <= 2) { | 
| Evan Cheng | 5e6ebaf | 2008-07-23 00:22:17 +0000 | [diff] [blame] | 3813 | // If no more than two elements come from either vector. This can be | 
|  | 3814 | // implemented with two shuffles. First shuffle gather the elements. | 
|  | 3815 | // The second shuffle, which takes the first shuffle as both of its | 
|  | 3816 | // vector operands, put the elements into the right order. | 
| Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3817 | V1 = DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]); | 
| Evan Cheng | 5e6ebaf | 2008-07-23 00:22:17 +0000 | [diff] [blame] | 3818 |  | 
| Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3819 | SmallVector<int, 8> Mask2(4U, -1); | 
|  | 3820 |  | 
| Evan Cheng | ace3c17 | 2008-07-22 21:13:36 +0000 | [diff] [blame] | 3821 | for (unsigned i = 0; i != 4; ++i) { | 
|  | 3822 | if (Locs[i].first == -1) | 
|  | 3823 | continue; | 
|  | 3824 | else { | 
|  | 3825 | unsigned Idx = (i < 2) ? 0 : 4; | 
|  | 3826 | Idx += Locs[i].first * 2 + Locs[i].second; | 
| Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3827 | Mask2[i] = Idx; | 
| Evan Cheng | ace3c17 | 2008-07-22 21:13:36 +0000 | [diff] [blame] | 3828 | } | 
|  | 3829 | } | 
|  | 3830 |  | 
| Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3831 | return DAG.getVectorShuffle(VT, dl, V1, V1, &Mask2[0]); | 
| Evan Cheng | 5e6ebaf | 2008-07-23 00:22:17 +0000 | [diff] [blame] | 3832 | } else if (NumLo == 3 || NumHi == 3) { | 
|  | 3833 | // Otherwise, we must have three elements from one vector, call it X, and | 
|  | 3834 | // one element from the other, call it Y.  First, use a shufps to build an | 
|  | 3835 | // intermediate vector with the one element from Y and the element from X | 
|  | 3836 | // that will be in the same half in the final destination (the indexes don't | 
|  | 3837 | // matter). Then, use a shufps to build the final vector, taking the half | 
|  | 3838 | // containing the element from Y from the intermediate, and the other half | 
|  | 3839 | // from X. | 
|  | 3840 | if (NumHi == 3) { | 
|  | 3841 | // Normalize it so the 3 elements come from V1. | 
| Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3842 | CommuteVectorShuffleMask(PermMask, VT); | 
| Evan Cheng | 5e6ebaf | 2008-07-23 00:22:17 +0000 | [diff] [blame] | 3843 | std::swap(V1, V2); | 
|  | 3844 | } | 
|  | 3845 |  | 
|  | 3846 | // Find the element from V2. | 
|  | 3847 | unsigned HiIndex; | 
|  | 3848 | for (HiIndex = 0; HiIndex < 3; ++HiIndex) { | 
| Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3849 | int Val = PermMask[HiIndex]; | 
|  | 3850 | if (Val < 0) | 
| Evan Cheng | 5e6ebaf | 2008-07-23 00:22:17 +0000 | [diff] [blame] | 3851 | continue; | 
| Evan Cheng | 5e6ebaf | 2008-07-23 00:22:17 +0000 | [diff] [blame] | 3852 | if (Val >= 4) | 
|  | 3853 | break; | 
|  | 3854 | } | 
|  | 3855 |  | 
| Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3856 | Mask1[0] = PermMask[HiIndex]; | 
|  | 3857 | Mask1[1] = -1; | 
|  | 3858 | Mask1[2] = PermMask[HiIndex^1]; | 
|  | 3859 | Mask1[3] = -1; | 
|  | 3860 | V2 = DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]); | 
| Evan Cheng | 5e6ebaf | 2008-07-23 00:22:17 +0000 | [diff] [blame] | 3861 |  | 
|  | 3862 | if (HiIndex >= 2) { | 
| Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3863 | Mask1[0] = PermMask[0]; | 
|  | 3864 | Mask1[1] = PermMask[1]; | 
|  | 3865 | Mask1[2] = HiIndex & 1 ? 6 : 4; | 
|  | 3866 | Mask1[3] = HiIndex & 1 ? 4 : 6; | 
|  | 3867 | return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]); | 
| Evan Cheng | 5e6ebaf | 2008-07-23 00:22:17 +0000 | [diff] [blame] | 3868 | } else { | 
| Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3869 | Mask1[0] = HiIndex & 1 ? 2 : 0; | 
|  | 3870 | Mask1[1] = HiIndex & 1 ? 0 : 2; | 
|  | 3871 | Mask1[2] = PermMask[2]; | 
|  | 3872 | Mask1[3] = PermMask[3]; | 
|  | 3873 | if (Mask1[2] >= 0) | 
|  | 3874 | Mask1[2] += 4; | 
|  | 3875 | if (Mask1[3] >= 0) | 
|  | 3876 | Mask1[3] += 4; | 
|  | 3877 | return DAG.getVectorShuffle(VT, dl, V2, V1, &Mask1[0]); | 
| Evan Cheng | 5e6ebaf | 2008-07-23 00:22:17 +0000 | [diff] [blame] | 3878 | } | 
| Evan Cheng | ace3c17 | 2008-07-22 21:13:36 +0000 | [diff] [blame] | 3879 | } | 
|  | 3880 |  | 
|  | 3881 | // Break it into (shuffle shuffle_hi, shuffle_lo). | 
|  | 3882 | Locs.clear(); | 
| Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3883 | SmallVector<int,8> LoMask(4U, -1); | 
|  | 3884 | SmallVector<int,8> HiMask(4U, -1); | 
|  | 3885 |  | 
|  | 3886 | SmallVector<int,8> *MaskPtr = &LoMask; | 
| Evan Cheng | ace3c17 | 2008-07-22 21:13:36 +0000 | [diff] [blame] | 3887 | unsigned MaskIdx = 0; | 
|  | 3888 | unsigned LoIdx = 0; | 
|  | 3889 | unsigned HiIdx = 2; | 
|  | 3890 | for (unsigned i = 0; i != 4; ++i) { | 
|  | 3891 | if (i == 2) { | 
|  | 3892 | MaskPtr = &HiMask; | 
|  | 3893 | MaskIdx = 1; | 
|  | 3894 | LoIdx = 0; | 
|  | 3895 | HiIdx = 2; | 
|  | 3896 | } | 
| Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3897 | int Idx = PermMask[i]; | 
|  | 3898 | if (Idx < 0) { | 
| Evan Cheng | ace3c17 | 2008-07-22 21:13:36 +0000 | [diff] [blame] | 3899 | Locs[i] = std::make_pair(-1, -1); | 
| Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3900 | } else if (Idx < 4) { | 
| Evan Cheng | ace3c17 | 2008-07-22 21:13:36 +0000 | [diff] [blame] | 3901 | Locs[i] = std::make_pair(MaskIdx, LoIdx); | 
| Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3902 | (*MaskPtr)[LoIdx] = Idx; | 
| Evan Cheng | ace3c17 | 2008-07-22 21:13:36 +0000 | [diff] [blame] | 3903 | LoIdx++; | 
|  | 3904 | } else { | 
|  | 3905 | Locs[i] = std::make_pair(MaskIdx, HiIdx); | 
| Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3906 | (*MaskPtr)[HiIdx] = Idx; | 
| Evan Cheng | ace3c17 | 2008-07-22 21:13:36 +0000 | [diff] [blame] | 3907 | HiIdx++; | 
|  | 3908 | } | 
|  | 3909 | } | 
|  | 3910 |  | 
| Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3911 | SDValue LoShuffle = DAG.getVectorShuffle(VT, dl, V1, V2, &LoMask[0]); | 
|  | 3912 | SDValue HiShuffle = DAG.getVectorShuffle(VT, dl, V1, V2, &HiMask[0]); | 
|  | 3913 | SmallVector<int, 8> MaskOps; | 
| Evan Cheng | ace3c17 | 2008-07-22 21:13:36 +0000 | [diff] [blame] | 3914 | for (unsigned i = 0; i != 4; ++i) { | 
|  | 3915 | if (Locs[i].first == -1) { | 
| Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3916 | MaskOps.push_back(-1); | 
| Evan Cheng | ace3c17 | 2008-07-22 21:13:36 +0000 | [diff] [blame] | 3917 | } else { | 
|  | 3918 | unsigned Idx = Locs[i].first * 4 + Locs[i].second; | 
| Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3919 | MaskOps.push_back(Idx); | 
| Evan Cheng | ace3c17 | 2008-07-22 21:13:36 +0000 | [diff] [blame] | 3920 | } | 
|  | 3921 | } | 
| Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3922 | return DAG.getVectorShuffle(VT, dl, LoShuffle, HiShuffle, &MaskOps[0]); | 
| Evan Cheng | ace3c17 | 2008-07-22 21:13:36 +0000 | [diff] [blame] | 3923 | } | 
|  | 3924 |  | 
| Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 3925 | SDValue | 
|  | 3926 | X86TargetLowering::LowerVECTOR_SHUFFLE(SDValue Op, SelectionDAG &DAG) { | 
| Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3927 | ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op); | 
| Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 3928 | SDValue V1 = Op.getOperand(0); | 
|  | 3929 | SDValue V2 = Op.getOperand(1); | 
| Duncan Sands | 83ec4b6 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 3930 | MVT VT = Op.getValueType(); | 
| Dale Johannesen | 6f38cb6 | 2009-02-07 19:59:05 +0000 | [diff] [blame] | 3931 | DebugLoc dl = Op.getDebugLoc(); | 
| Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3932 | unsigned NumElems = VT.getVectorNumElements(); | 
| Duncan Sands | 83ec4b6 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 3933 | bool isMMX = VT.getSizeInBits() == 64; | 
| Evan Cheng | 0db9fe6 | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 3934 | bool V1IsUndef = V1.getOpcode() == ISD::UNDEF; | 
|  | 3935 | bool V2IsUndef = V2.getOpcode() == ISD::UNDEF; | 
| Evan Cheng | d9b8e40 | 2006-10-16 06:36:00 +0000 | [diff] [blame] | 3936 | bool V1IsSplat = false; | 
|  | 3937 | bool V2IsSplat = false; | 
| Evan Cheng | 0db9fe6 | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 3938 |  | 
| Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3939 | if (isZeroShuffle(SVOp)) | 
| Dale Johannesen | ace1610 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 3940 | return getZeroVector(VT, Subtarget->hasSSE2(), DAG, dl); | 
| Evan Cheng | 213d2cf | 2007-05-17 18:45:50 +0000 | [diff] [blame] | 3941 |  | 
| Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3942 | // Promote splats to v4f32. | 
|  | 3943 | if (SVOp->isSplat()) { | 
|  | 3944 | if (isMMX || NumElems < 4) | 
|  | 3945 | return Op; | 
|  | 3946 | return PromoteSplat(SVOp, DAG, Subtarget->hasSSE2()); | 
| Evan Cheng | 0db9fe6 | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 3947 | } | 
|  | 3948 |  | 
| Evan Cheng | 7a831ce | 2007-12-15 03:00:47 +0000 | [diff] [blame] | 3949 | // If the shuffle can be profitably rewritten as a narrower shuffle, then | 
|  | 3950 | // do it! | 
|  | 3951 | if (VT == MVT::v8i16 || VT == MVT::v16i8) { | 
| Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3952 | SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, *this, dl); | 
| Gabor Greif | ba36cb5 | 2008-08-28 21:40:38 +0000 | [diff] [blame] | 3953 | if (NewOp.getNode()) | 
| Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 3954 | return DAG.getNode(ISD::BIT_CONVERT, dl, VT, | 
| Dale Johannesen | ace1610 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 3955 | LowerVECTOR_SHUFFLE(NewOp, DAG)); | 
| Evan Cheng | 7a831ce | 2007-12-15 03:00:47 +0000 | [diff] [blame] | 3956 | } else if ((VT == MVT::v4i32 || (VT == MVT::v4f32 && Subtarget->hasSSE2()))) { | 
|  | 3957 | // FIXME: Figure out a cleaner way to do this. | 
|  | 3958 | // Try to make use of movq to zero out the top part. | 
| Gabor Greif | ba36cb5 | 2008-08-28 21:40:38 +0000 | [diff] [blame] | 3959 | if (ISD::isBuildVectorAllZeros(V2.getNode())) { | 
| Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3960 | SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, *this, dl); | 
| Gabor Greif | ba36cb5 | 2008-08-28 21:40:38 +0000 | [diff] [blame] | 3961 | if (NewOp.getNode()) { | 
| Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3962 | if (isCommutedMOVL(cast<ShuffleVectorSDNode>(NewOp), true, false)) | 
|  | 3963 | return getVZextMovL(VT, NewOp.getValueType(), NewOp.getOperand(0), | 
|  | 3964 | DAG, Subtarget, dl); | 
| Evan Cheng | 7a831ce | 2007-12-15 03:00:47 +0000 | [diff] [blame] | 3965 | } | 
| Gabor Greif | ba36cb5 | 2008-08-28 21:40:38 +0000 | [diff] [blame] | 3966 | } else if (ISD::isBuildVectorAllZeros(V1.getNode())) { | 
| Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3967 | SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, *this, dl); | 
|  | 3968 | if (NewOp.getNode() && X86::isMOVLMask(cast<ShuffleVectorSDNode>(NewOp))) | 
| Evan Cheng | d880b97 | 2008-05-09 21:53:03 +0000 | [diff] [blame] | 3969 | return getVZextMovL(VT, NewOp.getValueType(), NewOp.getOperand(1), | 
| Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3970 | DAG, Subtarget, dl); | 
| Evan Cheng | 7a831ce | 2007-12-15 03:00:47 +0000 | [diff] [blame] | 3971 | } | 
|  | 3972 | } | 
| Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3973 |  | 
|  | 3974 | if (X86::isPSHUFDMask(SVOp)) | 
|  | 3975 | return Op; | 
|  | 3976 |  | 
| Evan Cheng | f26ffe9 | 2008-05-29 08:22:04 +0000 | [diff] [blame] | 3977 | // Check if this can be converted into a logical shift. | 
|  | 3978 | bool isLeft = false; | 
|  | 3979 | unsigned ShAmt = 0; | 
| Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 3980 | SDValue ShVal; | 
| Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3981 | bool isShift = getSubtarget()->hasSSE2() && | 
|  | 3982 | isVectorShift(SVOp, DAG, isLeft, ShVal, ShAmt); | 
| Evan Cheng | f26ffe9 | 2008-05-29 08:22:04 +0000 | [diff] [blame] | 3983 | if (isShift && ShVal.hasOneUse()) { | 
| Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 3984 | // If the shifted value has multiple uses, it may be cheaper to use | 
| Evan Cheng | f26ffe9 | 2008-05-29 08:22:04 +0000 | [diff] [blame] | 3985 | // v_set0 + movlhps or movhlps, etc. | 
| Duncan Sands | 83ec4b6 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 3986 | MVT EVT = VT.getVectorElementType(); | 
|  | 3987 | ShAmt *= EVT.getSizeInBits(); | 
| Dale Johannesen | ace1610 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 3988 | return getVShift(isLeft, VT, ShVal, ShAmt, DAG, *this, dl); | 
| Evan Cheng | f26ffe9 | 2008-05-29 08:22:04 +0000 | [diff] [blame] | 3989 | } | 
| Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3990 |  | 
|  | 3991 | if (X86::isMOVLMask(SVOp)) { | 
| Evan Cheng | 7e2ff77 | 2008-05-08 00:57:18 +0000 | [diff] [blame] | 3992 | if (V1IsUndef) | 
|  | 3993 | return V2; | 
| Gabor Greif | ba36cb5 | 2008-08-28 21:40:38 +0000 | [diff] [blame] | 3994 | if (ISD::isBuildVectorAllZeros(V1.getNode())) | 
| Dale Johannesen | ace1610 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 3995 | return getVZextMovL(VT, VT, V2, DAG, Subtarget, dl); | 
| Nate Begeman | fb8ead0 | 2008-07-25 19:05:58 +0000 | [diff] [blame] | 3996 | if (!isMMX) | 
|  | 3997 | return Op; | 
| Evan Cheng | 7e2ff77 | 2008-05-08 00:57:18 +0000 | [diff] [blame] | 3998 | } | 
| Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3999 |  | 
|  | 4000 | // FIXME: fold these into legal mask. | 
|  | 4001 | if (!isMMX && (X86::isMOVSHDUPMask(SVOp) || | 
|  | 4002 | X86::isMOVSLDUPMask(SVOp) || | 
|  | 4003 | X86::isMOVHLPSMask(SVOp) || | 
|  | 4004 | X86::isMOVHPMask(SVOp) || | 
|  | 4005 | X86::isMOVLPMask(SVOp))) | 
| Evan Cheng | 9bbbb98 | 2006-10-25 20:48:19 +0000 | [diff] [blame] | 4006 | return Op; | 
| Evan Cheng | 0db9fe6 | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 4007 |  | 
| Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 4008 | if (ShouldXformToMOVHLPS(SVOp) || | 
|  | 4009 | ShouldXformToMOVLP(V1.getNode(), V2.getNode(), SVOp)) | 
|  | 4010 | return CommuteVectorShuffle(SVOp, DAG); | 
| Evan Cheng | 0db9fe6 | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 4011 |  | 
| Evan Cheng | f26ffe9 | 2008-05-29 08:22:04 +0000 | [diff] [blame] | 4012 | if (isShift) { | 
|  | 4013 | // No better options. Use a vshl / vsrl. | 
| Duncan Sands | 83ec4b6 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 4014 | MVT EVT = VT.getVectorElementType(); | 
|  | 4015 | ShAmt *= EVT.getSizeInBits(); | 
| Dale Johannesen | ace1610 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 4016 | return getVShift(isLeft, VT, ShVal, ShAmt, DAG, *this, dl); | 
| Evan Cheng | f26ffe9 | 2008-05-29 08:22:04 +0000 | [diff] [blame] | 4017 | } | 
| Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 4018 |  | 
| Evan Cheng | 9eca5e8 | 2006-10-25 21:49:50 +0000 | [diff] [blame] | 4019 | bool Commuted = false; | 
| Chris Lattner | 8a59448 | 2007-11-25 00:24:49 +0000 | [diff] [blame] | 4020 | // FIXME: This should also accept a bitcast of a splat?  Be careful, not | 
|  | 4021 | // 1,1,1,1 -> v8i16 though. | 
| Gabor Greif | ba36cb5 | 2008-08-28 21:40:38 +0000 | [diff] [blame] | 4022 | V1IsSplat = isSplatVector(V1.getNode()); | 
|  | 4023 | V2IsSplat = isSplatVector(V2.getNode()); | 
| Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 4024 |  | 
| Chris Lattner | 8a59448 | 2007-11-25 00:24:49 +0000 | [diff] [blame] | 4025 | // Canonicalize the splat or undef, if present, to be on the RHS. | 
| Evan Cheng | 9bbbb98 | 2006-10-25 20:48:19 +0000 | [diff] [blame] | 4026 | if ((V1IsSplat || V1IsUndef) && !(V2IsSplat || V2IsUndef)) { | 
| Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 4027 | Op = CommuteVectorShuffle(SVOp, DAG); | 
|  | 4028 | SVOp = cast<ShuffleVectorSDNode>(Op); | 
|  | 4029 | V1 = SVOp->getOperand(0); | 
|  | 4030 | V2 = SVOp->getOperand(1); | 
| Evan Cheng | 9bbbb98 | 2006-10-25 20:48:19 +0000 | [diff] [blame] | 4031 | std::swap(V1IsSplat, V2IsSplat); | 
|  | 4032 | std::swap(V1IsUndef, V2IsUndef); | 
| Evan Cheng | 9eca5e8 | 2006-10-25 21:49:50 +0000 | [diff] [blame] | 4033 | Commuted = true; | 
| Evan Cheng | 9bbbb98 | 2006-10-25 20:48:19 +0000 | [diff] [blame] | 4034 | } | 
|  | 4035 |  | 
| Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 4036 | if (isCommutedMOVL(SVOp, V2IsSplat, V2IsUndef)) { | 
|  | 4037 | // Shuffling low element of v1 into undef, just return v1. | 
|  | 4038 | if (V2IsUndef) | 
|  | 4039 | return V1; | 
|  | 4040 | // If V2 is a splat, the mask may be malformed such as <4,3,3,3>, which | 
|  | 4041 | // the instruction selector will not match, so get a canonical MOVL with | 
|  | 4042 | // swapped operands to undo the commute. | 
|  | 4043 | return getMOVL(DAG, dl, VT, V2, V1); | 
| Evan Cheng | d9b8e40 | 2006-10-16 06:36:00 +0000 | [diff] [blame] | 4044 | } | 
| Evan Cheng | 0db9fe6 | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 4045 |  | 
| Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 4046 | if (X86::isUNPCKL_v_undef_Mask(SVOp) || | 
|  | 4047 | X86::isUNPCKH_v_undef_Mask(SVOp) || | 
|  | 4048 | X86::isUNPCKLMask(SVOp) || | 
|  | 4049 | X86::isUNPCKHMask(SVOp)) | 
| Evan Cheng | d9b8e40 | 2006-10-16 06:36:00 +0000 | [diff] [blame] | 4050 | return Op; | 
| Evan Cheng | e111303 | 2006-10-04 18:33:38 +0000 | [diff] [blame] | 4051 |  | 
| Evan Cheng | 9bbbb98 | 2006-10-25 20:48:19 +0000 | [diff] [blame] | 4052 | if (V2IsSplat) { | 
|  | 4053 | // Normalize mask so all entries that point to V2 points to its first | 
| Anton Korobeynikov | 12c49af | 2006-11-21 00:01:06 +0000 | [diff] [blame] | 4054 | // element then try to match unpck{h|l} again. If match, return a | 
| Evan Cheng | 9bbbb98 | 2006-10-25 20:48:19 +0000 | [diff] [blame] | 4055 | // new vector_shuffle with the corrected mask. | 
| Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 4056 | SDValue NewMask = NormalizeMask(SVOp, DAG); | 
|  | 4057 | ShuffleVectorSDNode *NSVOp = cast<ShuffleVectorSDNode>(NewMask); | 
|  | 4058 | if (NSVOp != SVOp) { | 
|  | 4059 | if (X86::isUNPCKLMask(NSVOp, true)) { | 
|  | 4060 | return NewMask; | 
|  | 4061 | } else if (X86::isUNPCKHMask(NSVOp, true)) { | 
|  | 4062 | return NewMask; | 
| Evan Cheng | 0db9fe6 | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 4063 | } | 
|  | 4064 | } | 
|  | 4065 | } | 
|  | 4066 |  | 
| Evan Cheng | 9eca5e8 | 2006-10-25 21:49:50 +0000 | [diff] [blame] | 4067 | if (Commuted) { | 
|  | 4068 | // Commute is back and try unpck* again. | 
| Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 4069 | // FIXME: this seems wrong. | 
|  | 4070 | SDValue NewOp = CommuteVectorShuffle(SVOp, DAG); | 
|  | 4071 | ShuffleVectorSDNode *NewSVOp = cast<ShuffleVectorSDNode>(NewOp); | 
|  | 4072 | if (X86::isUNPCKL_v_undef_Mask(NewSVOp) || | 
|  | 4073 | X86::isUNPCKH_v_undef_Mask(NewSVOp) || | 
|  | 4074 | X86::isUNPCKLMask(NewSVOp) || | 
|  | 4075 | X86::isUNPCKHMask(NewSVOp)) | 
|  | 4076 | return NewOp; | 
| Evan Cheng | 9eca5e8 | 2006-10-25 21:49:50 +0000 | [diff] [blame] | 4077 | } | 
| Evan Cheng | 0db9fe6 | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 4078 |  | 
| Nate Begeman | b9a47b8 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 4079 | // FIXME: for mmx, bitcast v2i32 to v4i16 for shuffle. | 
| Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 4080 |  | 
|  | 4081 | // Normalize the node to match x86 shuffle ops if needed | 
|  | 4082 | if (!isMMX && V2.getOpcode() != ISD::UNDEF && isCommutedSHUFP(SVOp)) | 
|  | 4083 | return CommuteVectorShuffle(SVOp, DAG); | 
|  | 4084 |  | 
|  | 4085 | // Check for legal shuffle and return? | 
|  | 4086 | SmallVector<int, 16> PermMask; | 
|  | 4087 | SVOp->getMask(PermMask); | 
|  | 4088 | if (isShuffleMaskLegal(PermMask, VT)) | 
| Evan Cheng | 0c0f83f | 2008-04-05 00:30:36 +0000 | [diff] [blame] | 4089 | return Op; | 
| Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 4090 |  | 
| Evan Cheng | 14b32e1 | 2007-12-11 01:46:18 +0000 | [diff] [blame] | 4091 | // Handle v8i16 specifically since SSE can do byte extraction and insertion. | 
|  | 4092 | if (VT == MVT::v8i16) { | 
| Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 4093 | SDValue NewOp = LowerVECTOR_SHUFFLEv8i16(SVOp, DAG, *this); | 
| Gabor Greif | ba36cb5 | 2008-08-28 21:40:38 +0000 | [diff] [blame] | 4094 | if (NewOp.getNode()) | 
| Evan Cheng | 14b32e1 | 2007-12-11 01:46:18 +0000 | [diff] [blame] | 4095 | return NewOp; | 
|  | 4096 | } | 
|  | 4097 |  | 
| Nate Begeman | b9a47b8 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 4098 | if (VT == MVT::v16i8) { | 
| Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 4099 | SDValue NewOp = LowerVECTOR_SHUFFLEv16i8(SVOp, DAG, *this); | 
| Nate Begeman | b9a47b8 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 4100 | if (NewOp.getNode()) | 
|  | 4101 | return NewOp; | 
|  | 4102 | } | 
|  | 4103 |  | 
| Evan Cheng | ace3c17 | 2008-07-22 21:13:36 +0000 | [diff] [blame] | 4104 | // Handle all 4 wide cases with a number of shuffles except for MMX. | 
|  | 4105 | if (NumElems == 4 && !isMMX) | 
| Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 4106 | return LowerVECTOR_SHUFFLE_4wide(SVOp, DAG); | 
| Evan Cheng | 0db9fe6 | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 4107 |  | 
| Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 4108 | return SDValue(); | 
| Evan Cheng | 0db9fe6 | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 4109 | } | 
|  | 4110 |  | 
| Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 4111 | SDValue | 
|  | 4112 | X86TargetLowering::LowerEXTRACT_VECTOR_ELT_SSE4(SDValue Op, | 
| Nate Begeman | 14d12ca | 2008-02-11 04:19:36 +0000 | [diff] [blame] | 4113 | SelectionDAG &DAG) { | 
| Duncan Sands | 83ec4b6 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 4114 | MVT VT = Op.getValueType(); | 
| Dale Johannesen | 6f38cb6 | 2009-02-07 19:59:05 +0000 | [diff] [blame] | 4115 | DebugLoc dl = Op.getDebugLoc(); | 
| Duncan Sands | 83ec4b6 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 4116 | if (VT.getSizeInBits() == 8) { | 
| Dale Johannesen | ace1610 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 4117 | SDValue Extract = DAG.getNode(X86ISD::PEXTRB, dl, MVT::i32, | 
| Nate Begeman | 14d12ca | 2008-02-11 04:19:36 +0000 | [diff] [blame] | 4118 | Op.getOperand(0), Op.getOperand(1)); | 
| Dale Johannesen | ace1610 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 4119 | SDValue Assert  = DAG.getNode(ISD::AssertZext, dl, MVT::i32, Extract, | 
| Nate Begeman | 14d12ca | 2008-02-11 04:19:36 +0000 | [diff] [blame] | 4120 | DAG.getValueType(VT)); | 
| Dale Johannesen | ace1610 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 4121 | return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert); | 
| Duncan Sands | 83ec4b6 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 4122 | } else if (VT.getSizeInBits() == 16) { | 
| Evan Cheng | 52ceafa | 2009-01-02 05:29:08 +0000 | [diff] [blame] | 4123 | unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue(); | 
|  | 4124 | // If Idx is 0, it's cheaper to do a move instead of a pextrw. | 
|  | 4125 | if (Idx == 0) | 
| Dale Johannesen | ace1610 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 4126 | return DAG.getNode(ISD::TRUNCATE, dl, MVT::i16, | 
|  | 4127 | DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32, | 
|  | 4128 | DAG.getNode(ISD::BIT_CONVERT, dl, | 
|  | 4129 | MVT::v4i32, | 
| Evan Cheng | 52ceafa | 2009-01-02 05:29:08 +0000 | [diff] [blame] | 4130 | Op.getOperand(0)), | 
|  | 4131 | Op.getOperand(1))); | 
| Dale Johannesen | ace1610 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 4132 | SDValue Extract = DAG.getNode(X86ISD::PEXTRW, dl, MVT::i32, | 
| Nate Begeman | 14d12ca | 2008-02-11 04:19:36 +0000 | [diff] [blame] | 4133 | Op.getOperand(0), Op.getOperand(1)); | 
| Dale Johannesen | ace1610 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 4134 | SDValue Assert  = DAG.getNode(ISD::AssertZext, dl, MVT::i32, Extract, | 
| Nate Begeman | 14d12ca | 2008-02-11 04:19:36 +0000 | [diff] [blame] | 4135 | DAG.getValueType(VT)); | 
| Dale Johannesen | ace1610 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 4136 | return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert); | 
| Evan Cheng | 62a3f15 | 2008-03-24 21:52:23 +0000 | [diff] [blame] | 4137 | } else if (VT == MVT::f32) { | 
|  | 4138 | // EXTRACTPS outputs to a GPR32 register which will require a movd to copy | 
|  | 4139 | // the result back to FR32 register. It's only worth matching if the | 
| Dan Gohman | d17cfbe | 2008-10-31 00:57:24 +0000 | [diff] [blame] | 4140 | // result has a single use which is a store or a bitcast to i32.  And in | 
|  | 4141 | // the case of a store, it's not worth it if the index is a constant 0, | 
|  | 4142 | // because a MOVSSmr can be used instead, which is smaller and faster. | 
| Evan Cheng | 62a3f15 | 2008-03-24 21:52:23 +0000 | [diff] [blame] | 4143 | if (!Op.hasOneUse()) | 
| Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 4144 | return SDValue(); | 
| Gabor Greif | ba36cb5 | 2008-08-28 21:40:38 +0000 | [diff] [blame] | 4145 | SDNode *User = *Op.getNode()->use_begin(); | 
| Dan Gohman | d17cfbe | 2008-10-31 00:57:24 +0000 | [diff] [blame] | 4146 | if ((User->getOpcode() != ISD::STORE || | 
|  | 4147 | (isa<ConstantSDNode>(Op.getOperand(1)) && | 
|  | 4148 | cast<ConstantSDNode>(Op.getOperand(1))->isNullValue())) && | 
| Dan Gohman | 171c11e | 2008-04-16 02:32:24 +0000 | [diff] [blame] | 4149 | (User->getOpcode() != ISD::BIT_CONVERT || | 
|  | 4150 | User->getValueType(0) != MVT::i32)) | 
| Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 4151 | return SDValue(); | 
| Dale Johannesen | ace1610 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 4152 | SDValue Extract = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32, | 
| Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 4153 | DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v4i32, | 
| Dale Johannesen | ace1610 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 4154 | Op.getOperand(0)), | 
|  | 4155 | Op.getOperand(1)); | 
|  | 4156 | return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::f32, Extract); | 
| Mon P Wang | f0fcdd8 | 2009-01-15 21:10:20 +0000 | [diff] [blame] | 4157 | } else if (VT == MVT::i32) { | 
|  | 4158 | // ExtractPS works with constant index. | 
|  | 4159 | if (isa<ConstantSDNode>(Op.getOperand(1))) | 
|  | 4160 | return Op; | 
| Nate Begeman | 14d12ca | 2008-02-11 04:19:36 +0000 | [diff] [blame] | 4161 | } | 
| Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 4162 | return SDValue(); | 
| Nate Begeman | 14d12ca | 2008-02-11 04:19:36 +0000 | [diff] [blame] | 4163 | } | 
|  | 4164 |  | 
|  | 4165 |  | 
| Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 4166 | SDValue | 
|  | 4167 | X86TargetLowering::LowerEXTRACT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) { | 
| Evan Cheng | 0db9fe6 | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 4168 | if (!isa<ConstantSDNode>(Op.getOperand(1))) | 
| Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 4169 | return SDValue(); | 
| Evan Cheng | 0db9fe6 | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 4170 |  | 
| Evan Cheng | 62a3f15 | 2008-03-24 21:52:23 +0000 | [diff] [blame] | 4171 | if (Subtarget->hasSSE41()) { | 
| Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 4172 | SDValue Res = LowerEXTRACT_VECTOR_ELT_SSE4(Op, DAG); | 
| Gabor Greif | ba36cb5 | 2008-08-28 21:40:38 +0000 | [diff] [blame] | 4173 | if (Res.getNode()) | 
| Evan Cheng | 62a3f15 | 2008-03-24 21:52:23 +0000 | [diff] [blame] | 4174 | return Res; | 
|  | 4175 | } | 
| Nate Begeman | 14d12ca | 2008-02-11 04:19:36 +0000 | [diff] [blame] | 4176 |  | 
| Duncan Sands | 83ec4b6 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 4177 | MVT VT = Op.getValueType(); | 
| Dale Johannesen | 6f38cb6 | 2009-02-07 19:59:05 +0000 | [diff] [blame] | 4178 | DebugLoc dl = Op.getDebugLoc(); | 
| Evan Cheng | 0db9fe6 | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 4179 | // TODO: handle v16i8. | 
| Duncan Sands | 83ec4b6 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 4180 | if (VT.getSizeInBits() == 16) { | 
| Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 4181 | SDValue Vec = Op.getOperand(0); | 
| Dan Gohman | f5aeb1a | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 4182 | unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue(); | 
| Evan Cheng | 14b32e1 | 2007-12-11 01:46:18 +0000 | [diff] [blame] | 4183 | if (Idx == 0) | 
| Dale Johannesen | ace1610 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 4184 | return DAG.getNode(ISD::TRUNCATE, dl, MVT::i16, | 
|  | 4185 | DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32, | 
| Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 4186 | DAG.getNode(ISD::BIT_CONVERT, dl, | 
| Dale Johannesen | ace1610 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 4187 | MVT::v4i32, Vec), | 
| Evan Cheng | 14b32e1 | 2007-12-11 01:46:18 +0000 | [diff] [blame] | 4188 | Op.getOperand(1))); | 
| Evan Cheng | 0db9fe6 | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 4189 | // Transform it so it match pextrw which produces a 32-bit result. | 
| Duncan Sands | 83ec4b6 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 4190 | MVT EVT = (MVT::SimpleValueType)(VT.getSimpleVT()+1); | 
| Dale Johannesen | ace1610 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 4191 | SDValue Extract = DAG.getNode(X86ISD::PEXTRW, dl, EVT, | 
| Evan Cheng | 0db9fe6 | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 4192 | Op.getOperand(0), Op.getOperand(1)); | 
| Dale Johannesen | ace1610 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 4193 | SDValue Assert  = DAG.getNode(ISD::AssertZext, dl, EVT, Extract, | 
| Evan Cheng | 0db9fe6 | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 4194 | DAG.getValueType(VT)); | 
| Dale Johannesen | ace1610 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 4195 | return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert); | 
| Duncan Sands | 83ec4b6 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 4196 | } else if (VT.getSizeInBits() == 32) { | 
| Dan Gohman | f5aeb1a | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 4197 | unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue(); | 
| Evan Cheng | 0db9fe6 | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 4198 | if (Idx == 0) | 
|  | 4199 | return Op; | 
| Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 4200 |  | 
| Evan Cheng | 0db9fe6 | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 4201 | // SHUFPS the element to the lowest double word, then movss. | 
| Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 4202 | int Mask[4] = { Idx, -1, -1, -1 }; | 
|  | 4203 | MVT VVT = Op.getOperand(0).getValueType(); | 
|  | 4204 | SDValue Vec = DAG.getVectorShuffle(VVT, dl, Op.getOperand(0), | 
|  | 4205 | DAG.getUNDEF(VVT), Mask); | 
| Dale Johannesen | ace1610 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 4206 | return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, VT, Vec, | 
| Chris Lattner | 0bd4893 | 2008-01-17 07:00:52 +0000 | [diff] [blame] | 4207 | DAG.getIntPtrConstant(0)); | 
| Duncan Sands | 83ec4b6 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 4208 | } else if (VT.getSizeInBits() == 64) { | 
| Nate Begeman | 14d12ca | 2008-02-11 04:19:36 +0000 | [diff] [blame] | 4209 | // FIXME: .td only matches this for <2 x f64>, not <2 x i64> on 32b | 
|  | 4210 | // FIXME: seems like this should be unnecessary if mov{h,l}pd were taught | 
|  | 4211 | //        to match extract_elt for f64. | 
| Dan Gohman | f5aeb1a | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 4212 | unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue(); | 
| Evan Cheng | 0db9fe6 | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 4213 | if (Idx == 0) | 
|  | 4214 | return Op; | 
|  | 4215 |  | 
|  | 4216 | // UNPCKHPD the element to the lowest double word, then movsd. | 
|  | 4217 | // Note if the lower 64 bits of the result of the UNPCKHPD is then stored | 
|  | 4218 | // to a f64mem, the whole operation is folded into a single MOVHPDmr. | 
| Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 4219 | int Mask[2] = { 1, -1 }; | 
|  | 4220 | MVT VVT = Op.getOperand(0).getValueType(); | 
|  | 4221 | SDValue Vec = DAG.getVectorShuffle(VVT, dl, Op.getOperand(0), | 
|  | 4222 | DAG.getUNDEF(VVT), Mask); | 
| Dale Johannesen | ace1610 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 4223 | return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, VT, Vec, | 
| Chris Lattner | 0bd4893 | 2008-01-17 07:00:52 +0000 | [diff] [blame] | 4224 | DAG.getIntPtrConstant(0)); | 
| Evan Cheng | 0db9fe6 | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 4225 | } | 
|  | 4226 |  | 
| Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 4227 | return SDValue(); | 
| Evan Cheng | 0db9fe6 | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 4228 | } | 
|  | 4229 |  | 
| Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 4230 | SDValue | 
|  | 4231 | X86TargetLowering::LowerINSERT_VECTOR_ELT_SSE4(SDValue Op, SelectionDAG &DAG){ | 
| Duncan Sands | 83ec4b6 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 4232 | MVT VT = Op.getValueType(); | 
|  | 4233 | MVT EVT = VT.getVectorElementType(); | 
| Dale Johannesen | 6f38cb6 | 2009-02-07 19:59:05 +0000 | [diff] [blame] | 4234 | DebugLoc dl = Op.getDebugLoc(); | 
| Nate Begeman | 14d12ca | 2008-02-11 04:19:36 +0000 | [diff] [blame] | 4235 |  | 
| Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 4236 | SDValue N0 = Op.getOperand(0); | 
|  | 4237 | SDValue N1 = Op.getOperand(1); | 
|  | 4238 | SDValue N2 = Op.getOperand(2); | 
| Nate Begeman | 14d12ca | 2008-02-11 04:19:36 +0000 | [diff] [blame] | 4239 |  | 
| Dan Gohman | ef521f1 | 2008-08-14 22:53:18 +0000 | [diff] [blame] | 4240 | if ((EVT.getSizeInBits() == 8 || EVT.getSizeInBits() == 16) && | 
|  | 4241 | isa<ConstantSDNode>(N2)) { | 
| Duncan Sands | 83ec4b6 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 4242 | unsigned Opc = (EVT.getSizeInBits() == 8) ? X86ISD::PINSRB | 
| Nate Begeman | b9a47b8 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 4243 | : X86ISD::PINSRW; | 
| Nate Begeman | 14d12ca | 2008-02-11 04:19:36 +0000 | [diff] [blame] | 4244 | // Transform it so it match pinsr{b,w} which expects a GR32 as its second | 
|  | 4245 | // argument. | 
|  | 4246 | if (N1.getValueType() != MVT::i32) | 
| Dale Johannesen | ace1610 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 4247 | N1 = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, N1); | 
| Nate Begeman | 14d12ca | 2008-02-11 04:19:36 +0000 | [diff] [blame] | 4248 | if (N2.getValueType() != MVT::i32) | 
| Dan Gohman | f5aeb1a | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 4249 | N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue()); | 
| Dale Johannesen | ace1610 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 4250 | return DAG.getNode(Opc, dl, VT, N0, N1, N2); | 
| Dan Gohman | c0573b1 | 2008-08-14 22:43:26 +0000 | [diff] [blame] | 4251 | } else if (EVT == MVT::f32 && isa<ConstantSDNode>(N2)) { | 
| Nate Begeman | 14d12ca | 2008-02-11 04:19:36 +0000 | [diff] [blame] | 4252 | // Bits [7:6] of the constant are the source select.  This will always be | 
|  | 4253 | //  zero here.  The DAG Combiner may combine an extract_elt index into these | 
|  | 4254 | //  bits.  For example (insert (extract, 3), 2) could be matched by putting | 
|  | 4255 | //  the '3' into bits [7:6] of X86ISD::INSERTPS. | 
| Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 4256 | // Bits [5:4] of the constant are the destination select.  This is the | 
| Nate Begeman | 14d12ca | 2008-02-11 04:19:36 +0000 | [diff] [blame] | 4257 | //  value of the incoming immediate. | 
| Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 4258 | // Bits [3:0] of the constant are the zero mask.  The DAG Combiner may | 
| Nate Begeman | 14d12ca | 2008-02-11 04:19:36 +0000 | [diff] [blame] | 4259 | //   combine either bitwise AND or insert of float 0.0 to set these bits. | 
| Dan Gohman | f5aeb1a | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 4260 | N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue() << 4); | 
| Dale Johannesen | ace1610 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 4261 | return DAG.getNode(X86ISD::INSERTPS, dl, VT, N0, N1, N2); | 
| Mon P Wang | f0fcdd8 | 2009-01-15 21:10:20 +0000 | [diff] [blame] | 4262 | } else if (EVT == MVT::i32) { | 
|  | 4263 | // InsertPS works with constant index. | 
|  | 4264 | if (isa<ConstantSDNode>(N2)) | 
|  | 4265 | return Op; | 
| Nate Begeman | 14d12ca | 2008-02-11 04:19:36 +0000 | [diff] [blame] | 4266 | } | 
| Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 4267 | return SDValue(); | 
| Nate Begeman | 14d12ca | 2008-02-11 04:19:36 +0000 | [diff] [blame] | 4268 | } | 
|  | 4269 |  | 
| Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 4270 | SDValue | 
|  | 4271 | X86TargetLowering::LowerINSERT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) { | 
| Duncan Sands | 83ec4b6 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 4272 | MVT VT = Op.getValueType(); | 
|  | 4273 | MVT EVT = VT.getVectorElementType(); | 
| Nate Begeman | 14d12ca | 2008-02-11 04:19:36 +0000 | [diff] [blame] | 4274 |  | 
|  | 4275 | if (Subtarget->hasSSE41()) | 
|  | 4276 | return LowerINSERT_VECTOR_ELT_SSE4(Op, DAG); | 
|  | 4277 |  | 
| Evan Cheng | 794405e | 2007-12-12 07:55:34 +0000 | [diff] [blame] | 4278 | if (EVT == MVT::i8) | 
| Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 4279 | return SDValue(); | 
| Evan Cheng | 794405e | 2007-12-12 07:55:34 +0000 | [diff] [blame] | 4280 |  | 
| Dale Johannesen | 6f38cb6 | 2009-02-07 19:59:05 +0000 | [diff] [blame] | 4281 | DebugLoc dl = Op.getDebugLoc(); | 
| Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 4282 | SDValue N0 = Op.getOperand(0); | 
|  | 4283 | SDValue N1 = Op.getOperand(1); | 
|  | 4284 | SDValue N2 = Op.getOperand(2); | 
| Evan Cheng | 794405e | 2007-12-12 07:55:34 +0000 | [diff] [blame] | 4285 |  | 
| Duncan Sands | 83ec4b6 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 4286 | if (EVT.getSizeInBits() == 16) { | 
| Evan Cheng | 794405e | 2007-12-12 07:55:34 +0000 | [diff] [blame] | 4287 | // Transform it so it match pinsrw which expects a 16-bit value in a GR32 | 
|  | 4288 | // as its second argument. | 
| Evan Cheng | 0db9fe6 | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 4289 | if (N1.getValueType() != MVT::i32) | 
| Dale Johannesen | ace1610 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 4290 | N1 = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, N1); | 
| Evan Cheng | 0db9fe6 | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 4291 | if (N2.getValueType() != MVT::i32) | 
| Dan Gohman | f5aeb1a | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 4292 | N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue()); | 
| Dale Johannesen | ace1610 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 4293 | return DAG.getNode(X86ISD::PINSRW, dl, VT, N0, N1, N2); | 
| Evan Cheng | 0db9fe6 | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 4294 | } | 
| Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 4295 | return SDValue(); | 
| Evan Cheng | 0db9fe6 | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 4296 | } | 
|  | 4297 |  | 
| Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 4298 | SDValue | 
|  | 4299 | X86TargetLowering::LowerSCALAR_TO_VECTOR(SDValue Op, SelectionDAG &DAG) { | 
| Dale Johannesen | 6f38cb6 | 2009-02-07 19:59:05 +0000 | [diff] [blame] | 4300 | DebugLoc dl = Op.getDebugLoc(); | 
| Evan Cheng | 52672b8 | 2008-07-22 18:39:19 +0000 | [diff] [blame] | 4301 | if (Op.getValueType() == MVT::v2f32) | 
| Dale Johannesen | ace1610 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 4302 | return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f32, | 
|  | 4303 | DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i32, | 
|  | 4304 | DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i32, | 
| Evan Cheng | 52672b8 | 2008-07-22 18:39:19 +0000 | [diff] [blame] | 4305 | Op.getOperand(0)))); | 
|  | 4306 |  | 
| Dale Johannesen | ace1610 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 4307 | SDValue AnyExt = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, Op.getOperand(0)); | 
| Duncan Sands | 83ec4b6 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 4308 | MVT VT = MVT::v2i32; | 
|  | 4309 | switch (Op.getValueType().getSimpleVT()) { | 
| Evan Cheng | efec751 | 2008-02-18 23:04:32 +0000 | [diff] [blame] | 4310 | default: break; | 
|  | 4311 | case MVT::v16i8: | 
|  | 4312 | case MVT::v8i16: | 
|  | 4313 | VT = MVT::v4i32; | 
|  | 4314 | break; | 
|  | 4315 | } | 
| Dale Johannesen | ace1610 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 4316 | return DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(), | 
|  | 4317 | DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, AnyExt)); | 
| Evan Cheng | 0db9fe6 | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 4318 | } | 
|  | 4319 |  | 
| Bill Wendling | 056292f | 2008-09-16 21:48:12 +0000 | [diff] [blame] | 4320 | // ConstantPool, JumpTable, GlobalAddress, and ExternalSymbol are lowered as | 
|  | 4321 | // their target countpart wrapped in the X86ISD::Wrapper node. Suppose N is | 
|  | 4322 | // one of the above mentioned nodes. It has to be wrapped because otherwise | 
|  | 4323 | // Select(N) returns N. So the raw TargetGlobalAddress nodes, etc. can only | 
|  | 4324 | // be used to form addressing mode. These wrapped nodes will be selected | 
|  | 4325 | // into MOV32ri. | 
| Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 4326 | SDValue | 
|  | 4327 | X86TargetLowering::LowerConstantPool(SDValue Op, SelectionDAG &DAG) { | 
| Evan Cheng | 0db9fe6 | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 4328 | ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op); | 
| Dale Johannesen | de06470 | 2009-02-06 21:50:26 +0000 | [diff] [blame] | 4329 | // FIXME there isn't really any debug info here, should come from the parent | 
|  | 4330 | DebugLoc dl = CP->getDebugLoc(); | 
| Evan Cheng | 1606e8e | 2009-03-13 07:51:59 +0000 | [diff] [blame] | 4331 | SDValue Result = DAG.getTargetConstantPool(CP->getConstVal(), getPointerTy(), | 
|  | 4332 | CP->getAlignment()); | 
| Dale Johannesen | b300d2a | 2009-02-07 00:55:49 +0000 | [diff] [blame] | 4333 | Result = DAG.getNode(X86ISD::Wrapper, dl, getPointerTy(), Result); | 
| Anton Korobeynikov | 7f70559 | 2007-01-12 19:20:47 +0000 | [diff] [blame] | 4334 | // With PIC, the address is actually $g + Offset. | 
|  | 4335 | if (getTargetMachine().getRelocationModel() == Reloc::PIC_ && | 
|  | 4336 | !Subtarget->isPICStyleRIPRel()) { | 
| Dale Johannesen | de06470 | 2009-02-06 21:50:26 +0000 | [diff] [blame] | 4337 | Result = DAG.getNode(ISD::ADD, dl, getPointerTy(), | 
| Dale Johannesen | b300d2a | 2009-02-07 00:55:49 +0000 | [diff] [blame] | 4338 | DAG.getNode(X86ISD::GlobalBaseReg, | 
|  | 4339 | DebugLoc::getUnknownLoc(), | 
|  | 4340 | getPointerTy()), | 
| Anton Korobeynikov | 7f70559 | 2007-01-12 19:20:47 +0000 | [diff] [blame] | 4341 | Result); | 
| Evan Cheng | 0db9fe6 | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 4342 | } | 
|  | 4343 |  | 
|  | 4344 | return Result; | 
|  | 4345 | } | 
|  | 4346 |  | 
| Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 4347 | SDValue | 
| Dale Johannesen | 33c960f | 2009-02-04 20:06:27 +0000 | [diff] [blame] | 4348 | X86TargetLowering::LowerGlobalAddress(const GlobalValue *GV, DebugLoc dl, | 
| Dan Gohman | 6520e20 | 2008-10-18 02:06:02 +0000 | [diff] [blame] | 4349 | int64_t Offset, | 
| Evan Cheng | da43bcf | 2008-09-24 00:05:32 +0000 | [diff] [blame] | 4350 | SelectionDAG &DAG) const { | 
| Dan Gohman | 6520e20 | 2008-10-18 02:06:02 +0000 | [diff] [blame] | 4351 | bool IsPic = getTargetMachine().getRelocationModel() == Reloc::PIC_; | 
|  | 4352 | bool ExtraLoadRequired = | 
|  | 4353 | Subtarget->GVRequiresExtraLoad(GV, getTargetMachine(), false); | 
|  | 4354 |  | 
|  | 4355 | // Create the TargetGlobalAddress node, folding in the constant | 
|  | 4356 | // offset if it is legal. | 
|  | 4357 | SDValue Result; | 
| Dan Gohman | 4401361 | 2008-10-21 03:38:42 +0000 | [diff] [blame] | 4358 | if (!IsPic && !ExtraLoadRequired && isInt32(Offset)) { | 
| Dan Gohman | 6520e20 | 2008-10-18 02:06:02 +0000 | [diff] [blame] | 4359 | Result = DAG.getTargetGlobalAddress(GV, getPointerTy(), Offset); | 
|  | 4360 | Offset = 0; | 
|  | 4361 | } else | 
|  | 4362 | Result = DAG.getTargetGlobalAddress(GV, getPointerTy(), 0); | 
| Dale Johannesen | b300d2a | 2009-02-07 00:55:49 +0000 | [diff] [blame] | 4363 | Result = DAG.getNode(X86ISD::Wrapper, dl, getPointerTy(), Result); | 
| Dan Gohman | 6520e20 | 2008-10-18 02:06:02 +0000 | [diff] [blame] | 4364 |  | 
| Anton Korobeynikov | 7f70559 | 2007-01-12 19:20:47 +0000 | [diff] [blame] | 4365 | // With PIC, the address is actually $g + Offset. | 
| Dan Gohman | 6520e20 | 2008-10-18 02:06:02 +0000 | [diff] [blame] | 4366 | if (IsPic && !Subtarget->isPICStyleRIPRel()) { | 
| Dale Johannesen | 33c960f | 2009-02-04 20:06:27 +0000 | [diff] [blame] | 4367 | Result = DAG.getNode(ISD::ADD, dl, getPointerTy(), | 
|  | 4368 | DAG.getNode(X86ISD::GlobalBaseReg, dl, getPointerTy()), | 
| Anton Korobeynikov | 7f70559 | 2007-01-12 19:20:47 +0000 | [diff] [blame] | 4369 | Result); | 
| Evan Cheng | 0db9fe6 | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 4370 | } | 
| Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 4371 |  | 
| Anton Korobeynikov | 2b2bc68 | 2006-12-22 22:29:05 +0000 | [diff] [blame] | 4372 | // For Darwin & Mingw32, external and weak symbols are indirect, so we want to | 
|  | 4373 | // load the value at address GV, not the value of GV itself. This means that | 
|  | 4374 | // the GlobalAddress must be in the base or index register of the address, not | 
|  | 4375 | // the GV offset field. Platform check is inside GVRequiresExtraLoad() call | 
| Anton Korobeynikov | 7f70559 | 2007-01-12 19:20:47 +0000 | [diff] [blame] | 4376 | // The same applies for external symbols during PIC codegen | 
| Dan Gohman | 6520e20 | 2008-10-18 02:06:02 +0000 | [diff] [blame] | 4377 | if (ExtraLoadRequired) | 
| Dale Johannesen | 33c960f | 2009-02-04 20:06:27 +0000 | [diff] [blame] | 4378 | Result = DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(), Result, | 
| Dan Gohman | 3069b87 | 2008-02-07 18:41:25 +0000 | [diff] [blame] | 4379 | PseudoSourceValue::getGOT(), 0); | 
| Evan Cheng | 0db9fe6 | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 4380 |  | 
| Dan Gohman | 6520e20 | 2008-10-18 02:06:02 +0000 | [diff] [blame] | 4381 | // If there was a non-zero offset that we didn't fold, create an explicit | 
|  | 4382 | // addition for it. | 
|  | 4383 | if (Offset != 0) | 
| Dale Johannesen | 33c960f | 2009-02-04 20:06:27 +0000 | [diff] [blame] | 4384 | Result = DAG.getNode(ISD::ADD, dl, getPointerTy(), Result, | 
| Dan Gohman | 6520e20 | 2008-10-18 02:06:02 +0000 | [diff] [blame] | 4385 | DAG.getConstant(Offset, getPointerTy())); | 
|  | 4386 |  | 
| Evan Cheng | 0db9fe6 | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 4387 | return Result; | 
|  | 4388 | } | 
|  | 4389 |  | 
| Evan Cheng | da43bcf | 2008-09-24 00:05:32 +0000 | [diff] [blame] | 4390 | SDValue | 
|  | 4391 | X86TargetLowering::LowerGlobalAddress(SDValue Op, SelectionDAG &DAG) { | 
|  | 4392 | const GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal(); | 
| Dan Gohman | 6520e20 | 2008-10-18 02:06:02 +0000 | [diff] [blame] | 4393 | int64_t Offset = cast<GlobalAddressSDNode>(Op)->getOffset(); | 
| Dale Johannesen | 6f38cb6 | 2009-02-07 19:59:05 +0000 | [diff] [blame] | 4394 | return LowerGlobalAddress(GV, Op.getDebugLoc(), Offset, DAG); | 
| Evan Cheng | da43bcf | 2008-09-24 00:05:32 +0000 | [diff] [blame] | 4395 | } | 
|  | 4396 |  | 
| Rafael Espindola | 2ee3db3 | 2009-04-17 14:35:58 +0000 | [diff] [blame] | 4397 | static SDValue | 
|  | 4398 | GetTLSADDR(SelectionDAG &DAG, SDValue Chain, GlobalAddressSDNode *GA, | 
| Rafael Espindola | 15f1b66 | 2009-04-24 12:59:40 +0000 | [diff] [blame] | 4399 | SDValue *InFlag, const MVT PtrVT, unsigned ReturnReg) { | 
| Rafael Espindola | 2ee3db3 | 2009-04-17 14:35:58 +0000 | [diff] [blame] | 4400 | SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag); | 
|  | 4401 | DebugLoc dl = GA->getDebugLoc(); | 
|  | 4402 | SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(), | 
|  | 4403 | GA->getValueType(0), | 
|  | 4404 | GA->getOffset()); | 
|  | 4405 | if (InFlag) { | 
|  | 4406 | SDValue Ops[] = { Chain,  TGA, *InFlag }; | 
| Rafael Espindola | 15f1b66 | 2009-04-24 12:59:40 +0000 | [diff] [blame] | 4407 | Chain = DAG.getNode(X86ISD::TLSADDR, dl, NodeTys, Ops, 3); | 
| Rafael Espindola | 2ee3db3 | 2009-04-17 14:35:58 +0000 | [diff] [blame] | 4408 | } else { | 
|  | 4409 | SDValue Ops[]  = { Chain, TGA }; | 
| Rafael Espindola | 15f1b66 | 2009-04-24 12:59:40 +0000 | [diff] [blame] | 4410 | Chain = DAG.getNode(X86ISD::TLSADDR, dl, NodeTys, Ops, 2); | 
| Rafael Espindola | 2ee3db3 | 2009-04-17 14:35:58 +0000 | [diff] [blame] | 4411 | } | 
| Rafael Espindola | 15f1b66 | 2009-04-24 12:59:40 +0000 | [diff] [blame] | 4412 | SDValue Flag = Chain.getValue(1); | 
|  | 4413 | return DAG.getCopyFromReg(Chain, dl, ReturnReg, PtrVT, Flag); | 
| Rafael Espindola | 2ee3db3 | 2009-04-17 14:35:58 +0000 | [diff] [blame] | 4414 | } | 
|  | 4415 |  | 
| Anton Korobeynikov | 6625eff | 2008-05-04 21:36:32 +0000 | [diff] [blame] | 4416 | // Lower ISD::GlobalTLSAddress using the "general dynamic" model, 32 bit | 
| Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 4417 | static SDValue | 
| Anton Korobeynikov | 6625eff | 2008-05-04 21:36:32 +0000 | [diff] [blame] | 4418 | LowerToTLSGeneralDynamicModel32(GlobalAddressSDNode *GA, SelectionDAG &DAG, | 
| Duncan Sands | 83ec4b6 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 4419 | const MVT PtrVT) { | 
| Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 4420 | SDValue InFlag; | 
| Dale Johannesen | dd64c41 | 2009-02-04 00:33:20 +0000 | [diff] [blame] | 4421 | DebugLoc dl = GA->getDebugLoc();  // ? function entry point might be better | 
|  | 4422 | SDValue Chain = DAG.getCopyToReg(DAG.getEntryNode(), dl, X86::EBX, | 
| Lauro Ramos Venancio | b3a0417 | 2007-04-20 21:38:10 +0000 | [diff] [blame] | 4423 | DAG.getNode(X86ISD::GlobalBaseReg, | 
| Dale Johannesen | b300d2a | 2009-02-07 00:55:49 +0000 | [diff] [blame] | 4424 | DebugLoc::getUnknownLoc(), | 
| Lauro Ramos Venancio | b3a0417 | 2007-04-20 21:38:10 +0000 | [diff] [blame] | 4425 | PtrVT), InFlag); | 
|  | 4426 | InFlag = Chain.getValue(1); | 
|  | 4427 |  | 
| Rafael Espindola | 15f1b66 | 2009-04-24 12:59:40 +0000 | [diff] [blame] | 4428 | return GetTLSADDR(DAG, Chain, GA, &InFlag, PtrVT, X86::EAX); | 
| Lauro Ramos Venancio | b3a0417 | 2007-04-20 21:38:10 +0000 | [diff] [blame] | 4429 | } | 
|  | 4430 |  | 
| Anton Korobeynikov | 6625eff | 2008-05-04 21:36:32 +0000 | [diff] [blame] | 4431 | // Lower ISD::GlobalTLSAddress using the "general dynamic" model, 64 bit | 
| Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 4432 | static SDValue | 
| Anton Korobeynikov | 6625eff | 2008-05-04 21:36:32 +0000 | [diff] [blame] | 4433 | LowerToTLSGeneralDynamicModel64(GlobalAddressSDNode *GA, SelectionDAG &DAG, | 
| Duncan Sands | 83ec4b6 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 4434 | const MVT PtrVT) { | 
| Rafael Espindola | 15f1b66 | 2009-04-24 12:59:40 +0000 | [diff] [blame] | 4435 | return GetTLSADDR(DAG, DAG.getEntryNode(), GA, NULL, PtrVT, X86::RAX); | 
| Anton Korobeynikov | 6625eff | 2008-05-04 21:36:32 +0000 | [diff] [blame] | 4436 | } | 
|  | 4437 |  | 
| Lauro Ramos Venancio | b3a0417 | 2007-04-20 21:38:10 +0000 | [diff] [blame] | 4438 | // Lower ISD::GlobalTLSAddress using the "initial exec" (for no-pic) or | 
|  | 4439 | // "local exec" model. | 
| Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 4440 | static SDValue LowerToTLSExecModel(GlobalAddressSDNode *GA, SelectionDAG &DAG, | 
| Rafael Espindola | 7ff5bff | 2009-04-13 13:02:49 +0000 | [diff] [blame] | 4441 | const MVT PtrVT, TLSModel::Model model, | 
|  | 4442 | bool is64Bit) { | 
| Dale Johannesen | 33c960f | 2009-02-04 20:06:27 +0000 | [diff] [blame] | 4443 | DebugLoc dl = GA->getDebugLoc(); | 
| Lauro Ramos Venancio | b3a0417 | 2007-04-20 21:38:10 +0000 | [diff] [blame] | 4444 | // Get the Thread Pointer | 
| Rafael Espindola | 094fad3 | 2009-04-08 21:14:34 +0000 | [diff] [blame] | 4445 | SDValue Base = DAG.getNode(X86ISD::SegmentBaseAddress, | 
|  | 4446 | DebugLoc::getUnknownLoc(), PtrVT, | 
| Rafael Espindola | 7ff5bff | 2009-04-13 13:02:49 +0000 | [diff] [blame] | 4447 | DAG.getRegister(is64Bit? X86::FS : X86::GS, | 
|  | 4448 | MVT::i32)); | 
| Rafael Espindola | 094fad3 | 2009-04-08 21:14:34 +0000 | [diff] [blame] | 4449 |  | 
|  | 4450 | SDValue ThreadPointer = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), Base, | 
|  | 4451 | NULL, 0); | 
|  | 4452 |  | 
| Lauro Ramos Venancio | b3a0417 | 2007-04-20 21:38:10 +0000 | [diff] [blame] | 4453 | // emit "addl x@ntpoff,%eax" (local exec) or "addl x@indntpoff,%eax" (initial | 
|  | 4454 | // exec) | 
| Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 4455 | SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(), | 
| Lauro Ramos Venancio | b3a0417 | 2007-04-20 21:38:10 +0000 | [diff] [blame] | 4456 | GA->getValueType(0), | 
|  | 4457 | GA->getOffset()); | 
| Dale Johannesen | b300d2a | 2009-02-07 00:55:49 +0000 | [diff] [blame] | 4458 | SDValue Offset = DAG.getNode(X86ISD::Wrapper, dl, PtrVT, TGA); | 
| Lauro Ramos Venancio | 7d2cc2b | 2007-04-22 22:50:52 +0000 | [diff] [blame] | 4459 |  | 
| Rafael Espindola | 9a58023 | 2009-02-27 13:37:18 +0000 | [diff] [blame] | 4460 | if (model == TLSModel::InitialExec) | 
| Dale Johannesen | 33c960f | 2009-02-04 20:06:27 +0000 | [diff] [blame] | 4461 | Offset = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), Offset, | 
| Dan Gohman | 3069b87 | 2008-02-07 18:41:25 +0000 | [diff] [blame] | 4462 | PseudoSourceValue::getGOT(), 0); | 
| Lauro Ramos Venancio | 7d2cc2b | 2007-04-22 22:50:52 +0000 | [diff] [blame] | 4463 |  | 
| Lauro Ramos Venancio | b3a0417 | 2007-04-20 21:38:10 +0000 | [diff] [blame] | 4464 | // The address of the thread local variable is the add of the thread | 
|  | 4465 | // pointer with the offset of the variable. | 
| Dale Johannesen | 33c960f | 2009-02-04 20:06:27 +0000 | [diff] [blame] | 4466 | return DAG.getNode(ISD::ADD, dl, PtrVT, ThreadPointer, Offset); | 
| Lauro Ramos Venancio | b3a0417 | 2007-04-20 21:38:10 +0000 | [diff] [blame] | 4467 | } | 
|  | 4468 |  | 
| Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 4469 | SDValue | 
|  | 4470 | X86TargetLowering::LowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG) { | 
| Lauro Ramos Venancio | b3a0417 | 2007-04-20 21:38:10 +0000 | [diff] [blame] | 4471 | // TODO: implement the "local dynamic" model | 
| Lauro Ramos Venancio | 2c5c111 | 2007-04-21 20:56:26 +0000 | [diff] [blame] | 4472 | // TODO: implement the "initial exec"model for pic executables | 
| Anton Korobeynikov | 6625eff | 2008-05-04 21:36:32 +0000 | [diff] [blame] | 4473 | assert(Subtarget->isTargetELF() && | 
|  | 4474 | "TLS not implemented for non-ELF targets"); | 
| Lauro Ramos Venancio | b3a0417 | 2007-04-20 21:38:10 +0000 | [diff] [blame] | 4475 | GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op); | 
| Rafael Espindola | 9a58023 | 2009-02-27 13:37:18 +0000 | [diff] [blame] | 4476 | GlobalValue *GV = GA->getGlobal(); | 
|  | 4477 | TLSModel::Model model = | 
|  | 4478 | getTLSModel (GV, getTargetMachine().getRelocationModel()); | 
| Anton Korobeynikov | 6625eff | 2008-05-04 21:36:32 +0000 | [diff] [blame] | 4479 | if (Subtarget->is64Bit()) { | 
| Rafael Espindola | 9a58023 | 2009-02-27 13:37:18 +0000 | [diff] [blame] | 4480 | switch (model) { | 
|  | 4481 | case TLSModel::GeneralDynamic: | 
|  | 4482 | case TLSModel::LocalDynamic: // not implemented | 
| Rafael Espindola | 9a58023 | 2009-02-27 13:37:18 +0000 | [diff] [blame] | 4483 | return LowerToTLSGeneralDynamicModel64(GA, DAG, getPointerTy()); | 
| Rafael Espindola | 7ff5bff | 2009-04-13 13:02:49 +0000 | [diff] [blame] | 4484 |  | 
|  | 4485 | case TLSModel::InitialExec: | 
|  | 4486 | case TLSModel::LocalExec: | 
|  | 4487 | return LowerToTLSExecModel(GA, DAG, getPointerTy(), model, true); | 
| Rafael Espindola | 9a58023 | 2009-02-27 13:37:18 +0000 | [diff] [blame] | 4488 | } | 
| Anton Korobeynikov | 6625eff | 2008-05-04 21:36:32 +0000 | [diff] [blame] | 4489 | } else { | 
| Rafael Espindola | 9a58023 | 2009-02-27 13:37:18 +0000 | [diff] [blame] | 4490 | switch (model) { | 
|  | 4491 | case TLSModel::GeneralDynamic: | 
|  | 4492 | case TLSModel::LocalDynamic: // not implemented | 
| Anton Korobeynikov | 6625eff | 2008-05-04 21:36:32 +0000 | [diff] [blame] | 4493 | return LowerToTLSGeneralDynamicModel32(GA, DAG, getPointerTy()); | 
| Rafael Espindola | 9a58023 | 2009-02-27 13:37:18 +0000 | [diff] [blame] | 4494 |  | 
|  | 4495 | case TLSModel::InitialExec: | 
|  | 4496 | case TLSModel::LocalExec: | 
| Rafael Espindola | 7ff5bff | 2009-04-13 13:02:49 +0000 | [diff] [blame] | 4497 | return LowerToTLSExecModel(GA, DAG, getPointerTy(), model, false); | 
| Rafael Espindola | 9a58023 | 2009-02-27 13:37:18 +0000 | [diff] [blame] | 4498 | } | 
| Anton Korobeynikov | 6625eff | 2008-05-04 21:36:32 +0000 | [diff] [blame] | 4499 | } | 
| Chris Lattner | 5867de1 | 2009-04-01 22:14:45 +0000 | [diff] [blame] | 4500 | assert(0 && "Unreachable"); | 
|  | 4501 | return SDValue(); | 
| Lauro Ramos Venancio | b3a0417 | 2007-04-20 21:38:10 +0000 | [diff] [blame] | 4502 | } | 
|  | 4503 |  | 
| Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 4504 | SDValue | 
|  | 4505 | X86TargetLowering::LowerExternalSymbol(SDValue Op, SelectionDAG &DAG) { | 
| Dale Johannesen | de06470 | 2009-02-06 21:50:26 +0000 | [diff] [blame] | 4506 | // FIXME there isn't really any debug info here | 
|  | 4507 | DebugLoc dl = Op.getDebugLoc(); | 
| Bill Wendling | 056292f | 2008-09-16 21:48:12 +0000 | [diff] [blame] | 4508 | const char *Sym = cast<ExternalSymbolSDNode>(Op)->getSymbol(); | 
|  | 4509 | SDValue Result = DAG.getTargetExternalSymbol(Sym, getPointerTy()); | 
| Dale Johannesen | b300d2a | 2009-02-07 00:55:49 +0000 | [diff] [blame] | 4510 | Result = DAG.getNode(X86ISD::Wrapper, dl, getPointerTy(), Result); | 
| Anton Korobeynikov | 7f70559 | 2007-01-12 19:20:47 +0000 | [diff] [blame] | 4511 | // With PIC, the address is actually $g + Offset. | 
|  | 4512 | if (getTargetMachine().getRelocationModel() == Reloc::PIC_ && | 
|  | 4513 | !Subtarget->isPICStyleRIPRel()) { | 
| Dale Johannesen | de06470 | 2009-02-06 21:50:26 +0000 | [diff] [blame] | 4514 | Result = DAG.getNode(ISD::ADD, dl, getPointerTy(), | 
| Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 4515 | DAG.getNode(X86ISD::GlobalBaseReg, | 
| Dale Johannesen | b300d2a | 2009-02-07 00:55:49 +0000 | [diff] [blame] | 4516 | DebugLoc::getUnknownLoc(), | 
|  | 4517 | getPointerTy()), | 
| Anton Korobeynikov | 7f70559 | 2007-01-12 19:20:47 +0000 | [diff] [blame] | 4518 | Result); | 
|  | 4519 | } | 
|  | 4520 |  | 
|  | 4521 | return Result; | 
|  | 4522 | } | 
|  | 4523 |  | 
| Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 4524 | SDValue X86TargetLowering::LowerJumpTable(SDValue Op, SelectionDAG &DAG) { | 
| Anton Korobeynikov | 7f70559 | 2007-01-12 19:20:47 +0000 | [diff] [blame] | 4525 | JumpTableSDNode *JT = cast<JumpTableSDNode>(Op); | 
| Dale Johannesen | de06470 | 2009-02-06 21:50:26 +0000 | [diff] [blame] | 4526 | // FIXME there isn't really any debug into here | 
|  | 4527 | DebugLoc dl = JT->getDebugLoc(); | 
| Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 4528 | SDValue Result = DAG.getTargetJumpTable(JT->getIndex(), getPointerTy()); | 
| Dale Johannesen | b300d2a | 2009-02-07 00:55:49 +0000 | [diff] [blame] | 4529 | Result = DAG.getNode(X86ISD::Wrapper, dl, getPointerTy(), Result); | 
| Anton Korobeynikov | 7f70559 | 2007-01-12 19:20:47 +0000 | [diff] [blame] | 4530 | // With PIC, the address is actually $g + Offset. | 
|  | 4531 | if (getTargetMachine().getRelocationModel() == Reloc::PIC_ && | 
|  | 4532 | !Subtarget->isPICStyleRIPRel()) { | 
| Dale Johannesen | de06470 | 2009-02-06 21:50:26 +0000 | [diff] [blame] | 4533 | Result = DAG.getNode(ISD::ADD, dl, getPointerTy(), | 
| Dale Johannesen | b300d2a | 2009-02-07 00:55:49 +0000 | [diff] [blame] | 4534 | DAG.getNode(X86ISD::GlobalBaseReg, | 
|  | 4535 | DebugLoc::getUnknownLoc(), | 
|  | 4536 | getPointerTy()), | 
| Anton Korobeynikov | 7f70559 | 2007-01-12 19:20:47 +0000 | [diff] [blame] | 4537 | Result); | 
| Evan Cheng | 0db9fe6 | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 4538 | } | 
|  | 4539 |  | 
|  | 4540 | return Result; | 
|  | 4541 | } | 
|  | 4542 |  | 
| Chris Lattner | 2ff75ee | 2007-10-17 06:02:13 +0000 | [diff] [blame] | 4543 | /// LowerShift - Lower SRA_PARTS and friends, which return two i32 values and | 
| Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 4544 | /// take a 2 x i32 value to shift plus a shift amount. | 
| Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 4545 | SDValue X86TargetLowering::LowerShift(SDValue Op, SelectionDAG &DAG) { | 
| Dan Gohman | 4c1fa61 | 2008-03-03 22:22:09 +0000 | [diff] [blame] | 4546 | assert(Op.getNumOperands() == 3 && "Not a double-shift!"); | 
| Duncan Sands | 83ec4b6 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 4547 | MVT VT = Op.getValueType(); | 
|  | 4548 | unsigned VTBits = VT.getSizeInBits(); | 
| Dale Johannesen | 6f38cb6 | 2009-02-07 19:59:05 +0000 | [diff] [blame] | 4549 | DebugLoc dl = Op.getDebugLoc(); | 
| Chris Lattner | 2ff75ee | 2007-10-17 06:02:13 +0000 | [diff] [blame] | 4550 | bool isSRA = Op.getOpcode() == ISD::SRA_PARTS; | 
| Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 4551 | SDValue ShOpLo = Op.getOperand(0); | 
|  | 4552 | SDValue ShOpHi = Op.getOperand(1); | 
|  | 4553 | SDValue ShAmt  = Op.getOperand(2); | 
|  | 4554 | SDValue Tmp1 = isSRA ? | 
| Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 4555 | DAG.getNode(ISD::SRA, dl, VT, ShOpHi, | 
| Dale Johannesen | ace1610 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 4556 | DAG.getConstant(VTBits - 1, MVT::i8)) : | 
| Dan Gohman | 4c1fa61 | 2008-03-03 22:22:09 +0000 | [diff] [blame] | 4557 | DAG.getConstant(0, VT); | 
| Evan Cheng | e341316 | 2006-01-09 18:33:28 +0000 | [diff] [blame] | 4558 |  | 
| Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 4559 | SDValue Tmp2, Tmp3; | 
| Chris Lattner | 2ff75ee | 2007-10-17 06:02:13 +0000 | [diff] [blame] | 4560 | if (Op.getOpcode() == ISD::SHL_PARTS) { | 
| Dale Johannesen | ace1610 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 4561 | Tmp2 = DAG.getNode(X86ISD::SHLD, dl, VT, ShOpHi, ShOpLo, ShAmt); | 
|  | 4562 | Tmp3 = DAG.getNode(ISD::SHL, dl, VT, ShOpLo, ShAmt); | 
| Chris Lattner | 2ff75ee | 2007-10-17 06:02:13 +0000 | [diff] [blame] | 4563 | } else { | 
| Dale Johannesen | ace1610 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 4564 | Tmp2 = DAG.getNode(X86ISD::SHRD, dl, VT, ShOpLo, ShOpHi, ShAmt); | 
|  | 4565 | Tmp3 = DAG.getNode(isSRA ? ISD::SRA : ISD::SRL, dl, VT, ShOpHi, ShAmt); | 
| Chris Lattner | 2ff75ee | 2007-10-17 06:02:13 +0000 | [diff] [blame] | 4566 | } | 
| Evan Cheng | e341316 | 2006-01-09 18:33:28 +0000 | [diff] [blame] | 4567 |  | 
| Dale Johannesen | ace1610 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 4568 | SDValue AndNode = DAG.getNode(ISD::AND, dl, MVT::i8, ShAmt, | 
| Dan Gohman | 4c1fa61 | 2008-03-03 22:22:09 +0000 | [diff] [blame] | 4569 | DAG.getConstant(VTBits, MVT::i8)); | 
| Dale Johannesen | ace1610 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 4570 | SDValue Cond = DAG.getNode(X86ISD::CMP, dl, VT, | 
| Chris Lattner | 2ff75ee | 2007-10-17 06:02:13 +0000 | [diff] [blame] | 4571 | AndNode, DAG.getConstant(0, MVT::i8)); | 
| Evan Cheng | e341316 | 2006-01-09 18:33:28 +0000 | [diff] [blame] | 4572 |  | 
| Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 4573 | SDValue Hi, Lo; | 
|  | 4574 | SDValue CC = DAG.getConstant(X86::COND_NE, MVT::i8); | 
|  | 4575 | SDValue Ops0[4] = { Tmp2, Tmp3, CC, Cond }; | 
|  | 4576 | SDValue Ops1[4] = { Tmp3, Tmp1, CC, Cond }; | 
| Duncan Sands | f951620 | 2008-06-30 10:19:09 +0000 | [diff] [blame] | 4577 |  | 
| Chris Lattner | 2ff75ee | 2007-10-17 06:02:13 +0000 | [diff] [blame] | 4578 | if (Op.getOpcode() == ISD::SHL_PARTS) { | 
| Dale Johannesen | ace1610 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 4579 | Hi = DAG.getNode(X86ISD::CMOV, dl, VT, Ops0, 4); | 
|  | 4580 | Lo = DAG.getNode(X86ISD::CMOV, dl, VT, Ops1, 4); | 
| Chris Lattner | 2ff75ee | 2007-10-17 06:02:13 +0000 | [diff] [blame] | 4581 | } else { | 
| Dale Johannesen | ace1610 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 4582 | Lo = DAG.getNode(X86ISD::CMOV, dl, VT, Ops0, 4); | 
|  | 4583 | Hi = DAG.getNode(X86ISD::CMOV, dl, VT, Ops1, 4); | 
| Chris Lattner | 2ff75ee | 2007-10-17 06:02:13 +0000 | [diff] [blame] | 4584 | } | 
|  | 4585 |  | 
| Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 4586 | SDValue Ops[2] = { Lo, Hi }; | 
| Dale Johannesen | ace1610 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 4587 | return DAG.getMergeValues(Ops, 2, dl); | 
| Evan Cheng | 0db9fe6 | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 4588 | } | 
| Evan Cheng | a3195e8 | 2006-01-12 22:54:21 +0000 | [diff] [blame] | 4589 |  | 
| Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 4590 | SDValue X86TargetLowering::LowerSINT_TO_FP(SDValue Op, SelectionDAG &DAG) { | 
| Duncan Sands | 83ec4b6 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 4591 | MVT SrcVT = Op.getOperand(0).getValueType(); | 
| Duncan Sands | 8e4eb09 | 2008-06-08 20:54:56 +0000 | [diff] [blame] | 4592 | assert(SrcVT.getSimpleVT() <= MVT::i64 && SrcVT.getSimpleVT() >= MVT::i16 && | 
| Chris Lattner | b09916b | 2008-02-27 05:57:41 +0000 | [diff] [blame] | 4593 | "Unknown SINT_TO_FP to lower!"); | 
| Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 4594 |  | 
| Chris Lattner | b09916b | 2008-02-27 05:57:41 +0000 | [diff] [blame] | 4595 | // These are really Legal; caller falls through into that case. | 
|  | 4596 | if (SrcVT == MVT::i32 && isScalarFPTypeInSSEReg(Op.getValueType())) | 
| Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 4597 | return SDValue(); | 
| Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 4598 | if (SrcVT == MVT::i64 && Op.getValueType() != MVT::f80 && | 
| Chris Lattner | b09916b | 2008-02-27 05:57:41 +0000 | [diff] [blame] | 4599 | Subtarget->is64Bit()) | 
| Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 4600 | return SDValue(); | 
| Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 4601 |  | 
| Dale Johannesen | 6f38cb6 | 2009-02-07 19:59:05 +0000 | [diff] [blame] | 4602 | DebugLoc dl = Op.getDebugLoc(); | 
| Duncan Sands | 83ec4b6 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 4603 | unsigned Size = SrcVT.getSizeInBits()/8; | 
| Evan Cheng | 0db9fe6 | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 4604 | MachineFunction &MF = DAG.getMachineFunction(); | 
|  | 4605 | int SSFI = MF.getFrameInfo()->CreateStackObject(Size, Size); | 
| Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 4606 | SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy()); | 
| Dale Johannesen | ace1610 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 4607 | SDValue Chain = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0), | 
| Bill Wendling | 105be5a | 2009-03-13 08:41:47 +0000 | [diff] [blame] | 4608 | StackSlot, | 
|  | 4609 | PseudoSourceValue::getFixedStack(SSFI), 0); | 
| Evan Cheng | 0db9fe6 | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 4610 |  | 
|  | 4611 | // Build the FILD | 
| Chris Lattner | 5a88b83 | 2007-02-25 07:10:00 +0000 | [diff] [blame] | 4612 | SDVTList Tys; | 
| Chris Lattner | 7863116 | 2008-01-16 06:24:21 +0000 | [diff] [blame] | 4613 | bool useSSE = isScalarFPTypeInSSEReg(Op.getValueType()); | 
| Dale Johannesen | 9e3d3ab | 2007-09-14 22:26:36 +0000 | [diff] [blame] | 4614 | if (useSSE) | 
| Chris Lattner | 5a88b83 | 2007-02-25 07:10:00 +0000 | [diff] [blame] | 4615 | Tys = DAG.getVTList(MVT::f64, MVT::Other, MVT::Flag); | 
|  | 4616 | else | 
| Dale Johannesen | 849f214 | 2007-07-03 00:53:03 +0000 | [diff] [blame] | 4617 | Tys = DAG.getVTList(Op.getValueType(), MVT::Other); | 
| Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 4618 | SmallVector<SDValue, 8> Ops; | 
| Evan Cheng | 0db9fe6 | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 4619 | Ops.push_back(Chain); | 
|  | 4620 | Ops.push_back(StackSlot); | 
|  | 4621 | Ops.push_back(DAG.getValueType(SrcVT)); | 
| Dale Johannesen | ace1610 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 4622 | SDValue Result = DAG.getNode(useSSE ? X86ISD::FILD_FLAG : X86ISD::FILD, dl, | 
| Chris Lattner | b09916b | 2008-02-27 05:57:41 +0000 | [diff] [blame] | 4623 | Tys, &Ops[0], Ops.size()); | 
| Evan Cheng | 0db9fe6 | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 4624 |  | 
| Dale Johannesen | 9e3d3ab | 2007-09-14 22:26:36 +0000 | [diff] [blame] | 4625 | if (useSSE) { | 
| Evan Cheng | 0db9fe6 | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 4626 | Chain = Result.getValue(1); | 
| Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 4627 | SDValue InFlag = Result.getValue(2); | 
| Evan Cheng | 0db9fe6 | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 4628 |  | 
|  | 4629 | // FIXME: Currently the FST is flagged to the FILD_FLAG. This | 
|  | 4630 | // shouldn't be necessary except that RFP cannot be live across | 
|  | 4631 | // multiple blocks. When stackifier is fixed, they can be uncoupled. | 
| Chris Lattner | dbdbf0c | 2005-11-15 00:40:23 +0000 | [diff] [blame] | 4632 | MachineFunction &MF = DAG.getMachineFunction(); | 
| Evan Cheng | 0db9fe6 | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 4633 | int SSFI = MF.getFrameInfo()->CreateStackObject(8, 8); | 
| Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 4634 | SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy()); | 
| Chris Lattner | 5a88b83 | 2007-02-25 07:10:00 +0000 | [diff] [blame] | 4635 | Tys = DAG.getVTList(MVT::Other); | 
| Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 4636 | SmallVector<SDValue, 8> Ops; | 
| Evan Cheng | a3195e8 | 2006-01-12 22:54:21 +0000 | [diff] [blame] | 4637 | Ops.push_back(Chain); | 
| Evan Cheng | 0db9fe6 | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 4638 | Ops.push_back(Result); | 
| Chris Lattner | dbdbf0c | 2005-11-15 00:40:23 +0000 | [diff] [blame] | 4639 | Ops.push_back(StackSlot); | 
| Evan Cheng | 0db9fe6 | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 4640 | Ops.push_back(DAG.getValueType(Op.getValueType())); | 
|  | 4641 | Ops.push_back(InFlag); | 
| Dale Johannesen | ace1610 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 4642 | Chain = DAG.getNode(X86ISD::FST, dl, Tys, &Ops[0], Ops.size()); | 
|  | 4643 | Result = DAG.getLoad(Op.getValueType(), dl, Chain, StackSlot, | 
| Dan Gohman | a54cf17 | 2008-07-11 22:44:52 +0000 | [diff] [blame] | 4644 | PseudoSourceValue::getFixedStack(SSFI), 0); | 
| Chris Lattner | dbdbf0c | 2005-11-15 00:40:23 +0000 | [diff] [blame] | 4645 | } | 
| Chris Lattner | dbdbf0c | 2005-11-15 00:40:23 +0000 | [diff] [blame] | 4646 |  | 
| Evan Cheng | 0db9fe6 | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 4647 | return Result; | 
|  | 4648 | } | 
|  | 4649 |  | 
| Bill Wendling | 8b8a636 | 2009-01-17 03:56:04 +0000 | [diff] [blame] | 4650 | // LowerUINT_TO_FP_i64 - 64-bit unsigned integer to double expansion. | 
|  | 4651 | SDValue X86TargetLowering::LowerUINT_TO_FP_i64(SDValue Op, SelectionDAG &DAG) { | 
|  | 4652 | // This algorithm is not obvious. Here it is in C code, more or less: | 
|  | 4653 | /* | 
|  | 4654 | double uint64_to_double( uint32_t hi, uint32_t lo ) { | 
|  | 4655 | static const __m128i exp = { 0x4330000045300000ULL, 0 }; | 
|  | 4656 | static const __m128d bias = { 0x1.0p84, 0x1.0p52 }; | 
| Dale Johannesen | 040225f | 2008-10-21 23:07:49 +0000 | [diff] [blame] | 4657 |  | 
| Bill Wendling | 8b8a636 | 2009-01-17 03:56:04 +0000 | [diff] [blame] | 4658 | // Copy ints to xmm registers. | 
|  | 4659 | __m128i xh = _mm_cvtsi32_si128( hi ); | 
|  | 4660 | __m128i xl = _mm_cvtsi32_si128( lo ); | 
| Dale Johannesen | 040225f | 2008-10-21 23:07:49 +0000 | [diff] [blame] | 4661 |  | 
| Bill Wendling | 8b8a636 | 2009-01-17 03:56:04 +0000 | [diff] [blame] | 4662 | // Combine into low half of a single xmm register. | 
|  | 4663 | __m128i x = _mm_unpacklo_epi32( xh, xl ); | 
|  | 4664 | __m128d d; | 
|  | 4665 | double sd; | 
| Dale Johannesen | 040225f | 2008-10-21 23:07:49 +0000 | [diff] [blame] | 4666 |  | 
| Bill Wendling | 8b8a636 | 2009-01-17 03:56:04 +0000 | [diff] [blame] | 4667 | // Merge in appropriate exponents to give the integer bits the right | 
|  | 4668 | // magnitude. | 
|  | 4669 | x = _mm_unpacklo_epi32( x, exp ); | 
| Dale Johannesen | 040225f | 2008-10-21 23:07:49 +0000 | [diff] [blame] | 4670 |  | 
| Bill Wendling | 8b8a636 | 2009-01-17 03:56:04 +0000 | [diff] [blame] | 4671 | // Subtract away the biases to deal with the IEEE-754 double precision | 
|  | 4672 | // implicit 1. | 
|  | 4673 | d = _mm_sub_pd( (__m128d) x, bias ); | 
| Dale Johannesen | 040225f | 2008-10-21 23:07:49 +0000 | [diff] [blame] | 4674 |  | 
| Bill Wendling | 8b8a636 | 2009-01-17 03:56:04 +0000 | [diff] [blame] | 4675 | // All conversions up to here are exact. The correctly rounded result is | 
|  | 4676 | // calculated using the current rounding mode using the following | 
|  | 4677 | // horizontal add. | 
|  | 4678 | d = _mm_add_sd( d, _mm_unpackhi_pd( d, d ) ); | 
|  | 4679 | _mm_store_sd( &sd, d );   // Because we are returning doubles in XMM, this | 
|  | 4680 | // store doesn't really need to be here (except | 
|  | 4681 | // maybe to zero the other double) | 
|  | 4682 | return sd; | 
|  | 4683 | } | 
|  | 4684 | */ | 
| Dale Johannesen | 040225f | 2008-10-21 23:07:49 +0000 | [diff] [blame] | 4685 |  | 
| Dale Johannesen | 6f38cb6 | 2009-02-07 19:59:05 +0000 | [diff] [blame] | 4686 | DebugLoc dl = Op.getDebugLoc(); | 
| Dale Johannesen | ace1610 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 4687 |  | 
| Dale Johannesen | 1c15bf5 | 2008-10-21 20:50:01 +0000 | [diff] [blame] | 4688 | // Build some magic constants. | 
| Bill Wendling | 8b8a636 | 2009-01-17 03:56:04 +0000 | [diff] [blame] | 4689 | std::vector<Constant*> CV0; | 
| Dale Johannesen | 1c15bf5 | 2008-10-21 20:50:01 +0000 | [diff] [blame] | 4690 | CV0.push_back(ConstantInt::get(APInt(32, 0x45300000))); | 
|  | 4691 | CV0.push_back(ConstantInt::get(APInt(32, 0x43300000))); | 
|  | 4692 | CV0.push_back(ConstantInt::get(APInt(32, 0))); | 
|  | 4693 | CV0.push_back(ConstantInt::get(APInt(32, 0))); | 
|  | 4694 | Constant *C0 = ConstantVector::get(CV0); | 
| Evan Cheng | 1606e8e | 2009-03-13 07:51:59 +0000 | [diff] [blame] | 4695 | SDValue CPIdx0 = DAG.getConstantPool(C0, getPointerTy(), 16); | 
| Dale Johannesen | 1c15bf5 | 2008-10-21 20:50:01 +0000 | [diff] [blame] | 4696 |  | 
| Bill Wendling | 8b8a636 | 2009-01-17 03:56:04 +0000 | [diff] [blame] | 4697 | std::vector<Constant*> CV1; | 
| Dale Johannesen | 1c15bf5 | 2008-10-21 20:50:01 +0000 | [diff] [blame] | 4698 | CV1.push_back(ConstantFP::get(APFloat(APInt(64, 0x4530000000000000ULL)))); | 
|  | 4699 | CV1.push_back(ConstantFP::get(APFloat(APInt(64, 0x4330000000000000ULL)))); | 
|  | 4700 | Constant *C1 = ConstantVector::get(CV1); | 
| Evan Cheng | 1606e8e | 2009-03-13 07:51:59 +0000 | [diff] [blame] | 4701 | SDValue CPIdx1 = DAG.getConstantPool(C1, getPointerTy(), 16); | 
| Dale Johannesen | 1c15bf5 | 2008-10-21 20:50:01 +0000 | [diff] [blame] | 4702 |  | 
| Dale Johannesen | ace1610 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 4703 | SDValue XR1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32, | 
|  | 4704 | DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, | 
| Duncan Sands | 6b6aeb3 | 2008-10-22 11:24:12 +0000 | [diff] [blame] | 4705 | Op.getOperand(0), | 
|  | 4706 | DAG.getIntPtrConstant(1))); | 
| Dale Johannesen | ace1610 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 4707 | SDValue XR2 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32, | 
|  | 4708 | DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, | 
| Duncan Sands | 6b6aeb3 | 2008-10-22 11:24:12 +0000 | [diff] [blame] | 4709 | Op.getOperand(0), | 
|  | 4710 | DAG.getIntPtrConstant(0))); | 
| Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 4711 | SDValue Unpck1 = getUnpackl(DAG, dl, MVT::v4i32, XR1, XR2); | 
| Dale Johannesen | ace1610 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 4712 | SDValue CLod0 = DAG.getLoad(MVT::v4i32, dl, DAG.getEntryNode(), CPIdx0, | 
| Bill Wendling | 8b8a636 | 2009-01-17 03:56:04 +0000 | [diff] [blame] | 4713 | PseudoSourceValue::getConstantPool(), 0, | 
|  | 4714 | false, 16); | 
| Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 4715 | SDValue Unpck2 = getUnpackl(DAG, dl, MVT::v4i32, Unpck1, CLod0); | 
| Dale Johannesen | ace1610 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 4716 | SDValue XR2F = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f64, Unpck2); | 
|  | 4717 | SDValue CLod1 = DAG.getLoad(MVT::v2f64, dl, CLod0.getValue(1), CPIdx1, | 
| Bill Wendling | 8b8a636 | 2009-01-17 03:56:04 +0000 | [diff] [blame] | 4718 | PseudoSourceValue::getConstantPool(), 0, | 
|  | 4719 | false, 16); | 
| Dale Johannesen | ace1610 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 4720 | SDValue Sub = DAG.getNode(ISD::FSUB, dl, MVT::v2f64, XR2F, CLod1); | 
| Bill Wendling | 8b8a636 | 2009-01-17 03:56:04 +0000 | [diff] [blame] | 4721 |  | 
| Dale Johannesen | 1c15bf5 | 2008-10-21 20:50:01 +0000 | [diff] [blame] | 4722 | // Add the halves; easiest way is to swap them into another reg first. | 
| Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 4723 | int ShufMask[2] = { 1, -1 }; | 
|  | 4724 | SDValue Shuf = DAG.getVectorShuffle(MVT::v2f64, dl, Sub, | 
|  | 4725 | DAG.getUNDEF(MVT::v2f64), ShufMask); | 
| Dale Johannesen | ace1610 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 4726 | SDValue Add = DAG.getNode(ISD::FADD, dl, MVT::v2f64, Shuf, Sub); | 
|  | 4727 | return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Add, | 
| Dale Johannesen | 1c15bf5 | 2008-10-21 20:50:01 +0000 | [diff] [blame] | 4728 | DAG.getIntPtrConstant(0)); | 
|  | 4729 | } | 
|  | 4730 |  | 
| Bill Wendling | 8b8a636 | 2009-01-17 03:56:04 +0000 | [diff] [blame] | 4731 | // LowerUINT_TO_FP_i32 - 32-bit unsigned integer to float expansion. | 
|  | 4732 | SDValue X86TargetLowering::LowerUINT_TO_FP_i32(SDValue Op, SelectionDAG &DAG) { | 
| Dale Johannesen | 6f38cb6 | 2009-02-07 19:59:05 +0000 | [diff] [blame] | 4733 | DebugLoc dl = Op.getDebugLoc(); | 
| Bill Wendling | 8b8a636 | 2009-01-17 03:56:04 +0000 | [diff] [blame] | 4734 | // FP constant to bias correct the final result. | 
|  | 4735 | SDValue Bias = DAG.getConstantFP(BitsToDouble(0x4330000000000000ULL), | 
|  | 4736 | MVT::f64); | 
|  | 4737 |  | 
|  | 4738 | // Load the 32-bit value into an XMM register. | 
| Dale Johannesen | ace1610 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 4739 | SDValue Load = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32, | 
|  | 4740 | DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, | 
| Bill Wendling | 8b8a636 | 2009-01-17 03:56:04 +0000 | [diff] [blame] | 4741 | Op.getOperand(0), | 
|  | 4742 | DAG.getIntPtrConstant(0))); | 
|  | 4743 |  | 
| Dale Johannesen | ace1610 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 4744 | Load = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, | 
|  | 4745 | DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f64, Load), | 
| Bill Wendling | 8b8a636 | 2009-01-17 03:56:04 +0000 | [diff] [blame] | 4746 | DAG.getIntPtrConstant(0)); | 
|  | 4747 |  | 
|  | 4748 | // Or the load with the bias. | 
| Dale Johannesen | ace1610 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 4749 | SDValue Or = DAG.getNode(ISD::OR, dl, MVT::v2i64, | 
|  | 4750 | DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64, | 
|  | 4751 | DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, | 
| Evan Cheng | 50c3dfe | 2009-01-19 08:19:57 +0000 | [diff] [blame] | 4752 | MVT::v2f64, Load)), | 
| Dale Johannesen | ace1610 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 4753 | DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64, | 
|  | 4754 | DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, | 
| Evan Cheng | 50c3dfe | 2009-01-19 08:19:57 +0000 | [diff] [blame] | 4755 | MVT::v2f64, Bias))); | 
| Dale Johannesen | ace1610 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 4756 | Or = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, | 
|  | 4757 | DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f64, Or), | 
| Bill Wendling | 8b8a636 | 2009-01-17 03:56:04 +0000 | [diff] [blame] | 4758 | DAG.getIntPtrConstant(0)); | 
|  | 4759 |  | 
|  | 4760 | // Subtract the bias. | 
| Dale Johannesen | ace1610 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 4761 | SDValue Sub = DAG.getNode(ISD::FSUB, dl, MVT::f64, Or, Bias); | 
| Bill Wendling | 8b8a636 | 2009-01-17 03:56:04 +0000 | [diff] [blame] | 4762 |  | 
|  | 4763 | // Handle final rounding. | 
| Bill Wendling | 030939c | 2009-01-17 07:40:19 +0000 | [diff] [blame] | 4764 | MVT DestVT = Op.getValueType(); | 
|  | 4765 |  | 
|  | 4766 | if (DestVT.bitsLT(MVT::f64)) { | 
| Dale Johannesen | ace1610 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 4767 | return DAG.getNode(ISD::FP_ROUND, dl, DestVT, Sub, | 
| Bill Wendling | 030939c | 2009-01-17 07:40:19 +0000 | [diff] [blame] | 4768 | DAG.getIntPtrConstant(0)); | 
|  | 4769 | } else if (DestVT.bitsGT(MVT::f64)) { | 
| Dale Johannesen | ace1610 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 4770 | return DAG.getNode(ISD::FP_EXTEND, dl, DestVT, Sub); | 
| Bill Wendling | 030939c | 2009-01-17 07:40:19 +0000 | [diff] [blame] | 4771 | } | 
|  | 4772 |  | 
|  | 4773 | // Handle final rounding. | 
|  | 4774 | return Sub; | 
| Bill Wendling | 8b8a636 | 2009-01-17 03:56:04 +0000 | [diff] [blame] | 4775 | } | 
|  | 4776 |  | 
|  | 4777 | SDValue X86TargetLowering::LowerUINT_TO_FP(SDValue Op, SelectionDAG &DAG) { | 
| Evan Cheng | a06ec9e | 2009-01-19 08:08:22 +0000 | [diff] [blame] | 4778 | SDValue N0 = Op.getOperand(0); | 
| Dale Johannesen | 6f38cb6 | 2009-02-07 19:59:05 +0000 | [diff] [blame] | 4779 | DebugLoc dl = Op.getDebugLoc(); | 
| Bill Wendling | 8b8a636 | 2009-01-17 03:56:04 +0000 | [diff] [blame] | 4780 |  | 
| Evan Cheng | a06ec9e | 2009-01-19 08:08:22 +0000 | [diff] [blame] | 4781 | // Now not UINT_TO_FP is legal (it's marked custom), dag combiner won't | 
|  | 4782 | // optimize it to a SINT_TO_FP when the sign bit is known zero. Perform | 
|  | 4783 | // the optimization here. | 
|  | 4784 | if (DAG.SignBitIsZero(N0)) | 
| Dale Johannesen | ace1610 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 4785 | return DAG.getNode(ISD::SINT_TO_FP, dl, Op.getValueType(), N0); | 
| Evan Cheng | a06ec9e | 2009-01-19 08:08:22 +0000 | [diff] [blame] | 4786 |  | 
|  | 4787 | MVT SrcVT = N0.getValueType(); | 
| Bill Wendling | 8b8a636 | 2009-01-17 03:56:04 +0000 | [diff] [blame] | 4788 | if (SrcVT == MVT::i64) { | 
|  | 4789 | // We only handle SSE2 f64 target here; caller can handle the rest. | 
|  | 4790 | if (Op.getValueType() != MVT::f64 || !X86ScalarSSEf64) | 
|  | 4791 | return SDValue(); | 
| Bill Wendling | 030939c | 2009-01-17 07:40:19 +0000 | [diff] [blame] | 4792 |  | 
| Bill Wendling | 8b8a636 | 2009-01-17 03:56:04 +0000 | [diff] [blame] | 4793 | return LowerUINT_TO_FP_i64(Op, DAG); | 
|  | 4794 | } else if (SrcVT == MVT::i32) { | 
| Bill Wendling | 8b8a636 | 2009-01-17 03:56:04 +0000 | [diff] [blame] | 4795 | return LowerUINT_TO_FP_i32(Op, DAG); | 
|  | 4796 | } | 
|  | 4797 |  | 
|  | 4798 | assert(0 && "Unknown UINT_TO_FP to lower!"); | 
|  | 4799 | return SDValue(); | 
|  | 4800 | } | 
|  | 4801 |  | 
| Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 4802 | std::pair<SDValue,SDValue> X86TargetLowering:: | 
|  | 4803 | FP_TO_SINTHelper(SDValue Op, SelectionDAG &DAG) { | 
| Dale Johannesen | 6f38cb6 | 2009-02-07 19:59:05 +0000 | [diff] [blame] | 4804 | DebugLoc dl = Op.getDebugLoc(); | 
| Duncan Sands | 8e4eb09 | 2008-06-08 20:54:56 +0000 | [diff] [blame] | 4805 | assert(Op.getValueType().getSimpleVT() <= MVT::i64 && | 
|  | 4806 | Op.getValueType().getSimpleVT() >= MVT::i16 && | 
| Evan Cheng | 0db9fe6 | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 4807 | "Unknown FP_TO_SINT to lower!"); | 
| Evan Cheng | 0db9fe6 | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 4808 |  | 
| Dale Johannesen | 9e3d3ab | 2007-09-14 22:26:36 +0000 | [diff] [blame] | 4809 | // These are really Legal. | 
| Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 4810 | if (Op.getValueType() == MVT::i32 && | 
| Chris Lattner | 7863116 | 2008-01-16 06:24:21 +0000 | [diff] [blame] | 4811 | isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType())) | 
| Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 4812 | return std::make_pair(SDValue(), SDValue()); | 
| Dale Johannesen | 73328d1 | 2007-09-19 23:55:34 +0000 | [diff] [blame] | 4813 | if (Subtarget->is64Bit() && | 
|  | 4814 | Op.getValueType() == MVT::i64 && | 
|  | 4815 | Op.getOperand(0).getValueType() != MVT::f80) | 
| Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 4816 | return std::make_pair(SDValue(), SDValue()); | 
| Dale Johannesen | 9e3d3ab | 2007-09-14 22:26:36 +0000 | [diff] [blame] | 4817 |  | 
| Evan Cheng | 87c8935 | 2007-10-15 20:11:21 +0000 | [diff] [blame] | 4818 | // We lower FP->sint64 into FISTP64, followed by a load, all to a temporary | 
|  | 4819 | // stack slot. | 
|  | 4820 | MachineFunction &MF = DAG.getMachineFunction(); | 
| Duncan Sands | 83ec4b6 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 4821 | unsigned MemSize = Op.getValueType().getSizeInBits()/8; | 
| Evan Cheng | 87c8935 | 2007-10-15 20:11:21 +0000 | [diff] [blame] | 4822 | int SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize); | 
| Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 4823 | SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy()); | 
| Evan Cheng | 0db9fe6 | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 4824 | unsigned Opc; | 
| Duncan Sands | 83ec4b6 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 4825 | switch (Op.getValueType().getSimpleVT()) { | 
| Chris Lattner | 27a6c73 | 2007-11-24 07:07:01 +0000 | [diff] [blame] | 4826 | default: assert(0 && "Invalid FP_TO_SINT to lower!"); | 
|  | 4827 | case MVT::i16: Opc = X86ISD::FP_TO_INT16_IN_MEM; break; | 
|  | 4828 | case MVT::i32: Opc = X86ISD::FP_TO_INT32_IN_MEM; break; | 
|  | 4829 | case MVT::i64: Opc = X86ISD::FP_TO_INT64_IN_MEM; break; | 
| Evan Cheng | 0db9fe6 | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 4830 | } | 
| Chris Lattner | dbdbf0c | 2005-11-15 00:40:23 +0000 | [diff] [blame] | 4831 |  | 
| Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 4832 | SDValue Chain = DAG.getEntryNode(); | 
|  | 4833 | SDValue Value = Op.getOperand(0); | 
| Chris Lattner | 7863116 | 2008-01-16 06:24:21 +0000 | [diff] [blame] | 4834 | if (isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType())) { | 
| Evan Cheng | 0db9fe6 | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 4835 | assert(Op.getValueType() == MVT::i64 && "Invalid FP_TO_SINT to lower!"); | 
| Dale Johannesen | ace1610 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 4836 | Chain = DAG.getStore(Chain, dl, Value, StackSlot, | 
| Dan Gohman | a54cf17 | 2008-07-11 22:44:52 +0000 | [diff] [blame] | 4837 | PseudoSourceValue::getFixedStack(SSFI), 0); | 
| Dale Johannesen | 849f214 | 2007-07-03 00:53:03 +0000 | [diff] [blame] | 4838 | SDVTList Tys = DAG.getVTList(Op.getOperand(0).getValueType(), MVT::Other); | 
| Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 4839 | SDValue Ops[] = { | 
| Chris Lattner | 5a88b83 | 2007-02-25 07:10:00 +0000 | [diff] [blame] | 4840 | Chain, StackSlot, DAG.getValueType(Op.getOperand(0).getValueType()) | 
|  | 4841 | }; | 
| Dale Johannesen | ace1610 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 4842 | Value = DAG.getNode(X86ISD::FLD, dl, Tys, Ops, 3); | 
| Evan Cheng | 0db9fe6 | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 4843 | Chain = Value.getValue(1); | 
|  | 4844 | SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize); | 
|  | 4845 | StackSlot = DAG.getFrameIndex(SSFI, getPointerTy()); | 
|  | 4846 | } | 
| Chris Lattner | dbdbf0c | 2005-11-15 00:40:23 +0000 | [diff] [blame] | 4847 |  | 
| Evan Cheng | 0db9fe6 | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 4848 | // Build the FP_TO_INT*_IN_MEM | 
| Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 4849 | SDValue Ops[] = { Chain, Value, StackSlot }; | 
| Dale Johannesen | ace1610 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 4850 | SDValue FIST = DAG.getNode(Opc, dl, MVT::Other, Ops, 3); | 
| Evan Cheng | d9558e0 | 2006-01-06 00:43:03 +0000 | [diff] [blame] | 4851 |  | 
| Chris Lattner | 27a6c73 | 2007-11-24 07:07:01 +0000 | [diff] [blame] | 4852 | return std::make_pair(FIST, StackSlot); | 
| Evan Cheng | 0db9fe6 | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 4853 | } | 
|  | 4854 |  | 
| Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 4855 | SDValue X86TargetLowering::LowerFP_TO_SINT(SDValue Op, SelectionDAG &DAG) { | 
|  | 4856 | std::pair<SDValue,SDValue> Vals = FP_TO_SINTHelper(Op, DAG); | 
|  | 4857 | SDValue FIST = Vals.first, StackSlot = Vals.second; | 
| Gabor Greif | ba36cb5 | 2008-08-28 21:40:38 +0000 | [diff] [blame] | 4858 | if (FIST.getNode() == 0) return SDValue(); | 
| Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 4859 |  | 
| Chris Lattner | 27a6c73 | 2007-11-24 07:07:01 +0000 | [diff] [blame] | 4860 | // Load the result. | 
| Dale Johannesen | 6f38cb6 | 2009-02-07 19:59:05 +0000 | [diff] [blame] | 4861 | return DAG.getLoad(Op.getValueType(), Op.getDebugLoc(), | 
| Dale Johannesen | ace1610 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 4862 | FIST, StackSlot, NULL, 0); | 
| Chris Lattner | 27a6c73 | 2007-11-24 07:07:01 +0000 | [diff] [blame] | 4863 | } | 
|  | 4864 |  | 
| Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 4865 | SDValue X86TargetLowering::LowerFABS(SDValue Op, SelectionDAG &DAG) { | 
| Dale Johannesen | 6f38cb6 | 2009-02-07 19:59:05 +0000 | [diff] [blame] | 4866 | DebugLoc dl = Op.getDebugLoc(); | 
| Duncan Sands | 83ec4b6 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 4867 | MVT VT = Op.getValueType(); | 
|  | 4868 | MVT EltVT = VT; | 
|  | 4869 | if (VT.isVector()) | 
|  | 4870 | EltVT = VT.getVectorElementType(); | 
| Evan Cheng | 0db9fe6 | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 4871 | std::vector<Constant*> CV; | 
| Dan Gohman | 2038252 | 2007-07-10 00:05:58 +0000 | [diff] [blame] | 4872 | if (EltVT == MVT::f64) { | 
| Chris Lattner | 02a260a | 2008-04-20 00:41:09 +0000 | [diff] [blame] | 4873 | Constant *C = ConstantFP::get(APFloat(APInt(64, ~(1ULL << 63)))); | 
| Dan Gohman | 2038252 | 2007-07-10 00:05:58 +0000 | [diff] [blame] | 4874 | CV.push_back(C); | 
|  | 4875 | CV.push_back(C); | 
| Evan Cheng | 0db9fe6 | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 4876 | } else { | 
| Chris Lattner | 02a260a | 2008-04-20 00:41:09 +0000 | [diff] [blame] | 4877 | Constant *C = ConstantFP::get(APFloat(APInt(32, ~(1U << 31)))); | 
| Dan Gohman | 2038252 | 2007-07-10 00:05:58 +0000 | [diff] [blame] | 4878 | CV.push_back(C); | 
|  | 4879 | CV.push_back(C); | 
|  | 4880 | CV.push_back(C); | 
|  | 4881 | CV.push_back(C); | 
| Evan Cheng | 0db9fe6 | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 4882 | } | 
| Dan Gohman | d300622 | 2007-07-27 17:16:43 +0000 | [diff] [blame] | 4883 | Constant *C = ConstantVector::get(CV); | 
| Evan Cheng | 1606e8e | 2009-03-13 07:51:59 +0000 | [diff] [blame] | 4884 | SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16); | 
| Dale Johannesen | ace1610 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 4885 | SDValue Mask = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx, | 
| Dan Gohman | 3069b87 | 2008-02-07 18:41:25 +0000 | [diff] [blame] | 4886 | PseudoSourceValue::getConstantPool(), 0, | 
| Dan Gohman | d300622 | 2007-07-27 17:16:43 +0000 | [diff] [blame] | 4887 | false, 16); | 
| Dale Johannesen | ace1610 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 4888 | return DAG.getNode(X86ISD::FAND, dl, VT, Op.getOperand(0), Mask); | 
| Evan Cheng | 0db9fe6 | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 4889 | } | 
|  | 4890 |  | 
| Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 4891 | SDValue X86TargetLowering::LowerFNEG(SDValue Op, SelectionDAG &DAG) { | 
| Dale Johannesen | 6f38cb6 | 2009-02-07 19:59:05 +0000 | [diff] [blame] | 4892 | DebugLoc dl = Op.getDebugLoc(); | 
| Duncan Sands | 83ec4b6 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 4893 | MVT VT = Op.getValueType(); | 
|  | 4894 | MVT EltVT = VT; | 
| Evan Cheng | d4d01b7 | 2007-07-19 23:36:01 +0000 | [diff] [blame] | 4895 | unsigned EltNum = 1; | 
| Duncan Sands | 83ec4b6 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 4896 | if (VT.isVector()) { | 
|  | 4897 | EltVT = VT.getVectorElementType(); | 
|  | 4898 | EltNum = VT.getVectorNumElements(); | 
| Evan Cheng | d4d01b7 | 2007-07-19 23:36:01 +0000 | [diff] [blame] | 4899 | } | 
| Evan Cheng | 0db9fe6 | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 4900 | std::vector<Constant*> CV; | 
| Dan Gohman | 2038252 | 2007-07-10 00:05:58 +0000 | [diff] [blame] | 4901 | if (EltVT == MVT::f64) { | 
| Chris Lattner | 02a260a | 2008-04-20 00:41:09 +0000 | [diff] [blame] | 4902 | Constant *C = ConstantFP::get(APFloat(APInt(64, 1ULL << 63))); | 
| Dan Gohman | 2038252 | 2007-07-10 00:05:58 +0000 | [diff] [blame] | 4903 | CV.push_back(C); | 
|  | 4904 | CV.push_back(C); | 
| Evan Cheng | 0db9fe6 | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 4905 | } else { | 
| Chris Lattner | 02a260a | 2008-04-20 00:41:09 +0000 | [diff] [blame] | 4906 | Constant *C = ConstantFP::get(APFloat(APInt(32, 1U << 31))); | 
| Dan Gohman | 2038252 | 2007-07-10 00:05:58 +0000 | [diff] [blame] | 4907 | CV.push_back(C); | 
|  | 4908 | CV.push_back(C); | 
|  | 4909 | CV.push_back(C); | 
|  | 4910 | CV.push_back(C); | 
| Evan Cheng | 0db9fe6 | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 4911 | } | 
| Dan Gohman | d300622 | 2007-07-27 17:16:43 +0000 | [diff] [blame] | 4912 | Constant *C = ConstantVector::get(CV); | 
| Evan Cheng | 1606e8e | 2009-03-13 07:51:59 +0000 | [diff] [blame] | 4913 | SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16); | 
| Dale Johannesen | ace1610 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 4914 | SDValue Mask = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx, | 
| Dan Gohman | 3069b87 | 2008-02-07 18:41:25 +0000 | [diff] [blame] | 4915 | PseudoSourceValue::getConstantPool(), 0, | 
| Dan Gohman | d300622 | 2007-07-27 17:16:43 +0000 | [diff] [blame] | 4916 | false, 16); | 
| Duncan Sands | 83ec4b6 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 4917 | if (VT.isVector()) { | 
| Dale Johannesen | ace1610 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 4918 | return DAG.getNode(ISD::BIT_CONVERT, dl, VT, | 
|  | 4919 | DAG.getNode(ISD::XOR, dl, MVT::v2i64, | 
| Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 4920 | DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64, | 
| Dale Johannesen | ace1610 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 4921 | Op.getOperand(0)), | 
|  | 4922 | DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64, Mask))); | 
| Evan Cheng | d4d01b7 | 2007-07-19 23:36:01 +0000 | [diff] [blame] | 4923 | } else { | 
| Dale Johannesen | ace1610 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 4924 | return DAG.getNode(X86ISD::FXOR, dl, VT, Op.getOperand(0), Mask); | 
| Evan Cheng | d4d01b7 | 2007-07-19 23:36:01 +0000 | [diff] [blame] | 4925 | } | 
| Evan Cheng | 0db9fe6 | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 4926 | } | 
|  | 4927 |  | 
| Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 4928 | SDValue X86TargetLowering::LowerFCOPYSIGN(SDValue Op, SelectionDAG &DAG) { | 
|  | 4929 | SDValue Op0 = Op.getOperand(0); | 
|  | 4930 | SDValue Op1 = Op.getOperand(1); | 
| Dale Johannesen | 6f38cb6 | 2009-02-07 19:59:05 +0000 | [diff] [blame] | 4931 | DebugLoc dl = Op.getDebugLoc(); | 
| Duncan Sands | 83ec4b6 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 4932 | MVT VT = Op.getValueType(); | 
|  | 4933 | MVT SrcVT = Op1.getValueType(); | 
| Evan Cheng | 73d6cf1 | 2007-01-05 21:37:56 +0000 | [diff] [blame] | 4934 |  | 
|  | 4935 | // If second operand is smaller, extend it first. | 
| Duncan Sands | 8e4eb09 | 2008-06-08 20:54:56 +0000 | [diff] [blame] | 4936 | if (SrcVT.bitsLT(VT)) { | 
| Dale Johannesen | ace1610 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 4937 | Op1 = DAG.getNode(ISD::FP_EXTEND, dl, VT, Op1); | 
| Evan Cheng | 73d6cf1 | 2007-01-05 21:37:56 +0000 | [diff] [blame] | 4938 | SrcVT = VT; | 
|  | 4939 | } | 
| Dale Johannesen | 61c7ef3 | 2007-10-21 01:07:44 +0000 | [diff] [blame] | 4940 | // And if it is bigger, shrink it first. | 
| Duncan Sands | 8e4eb09 | 2008-06-08 20:54:56 +0000 | [diff] [blame] | 4941 | if (SrcVT.bitsGT(VT)) { | 
| Dale Johannesen | ace1610 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 4942 | Op1 = DAG.getNode(ISD::FP_ROUND, dl, VT, Op1, DAG.getIntPtrConstant(1)); | 
| Dale Johannesen | 61c7ef3 | 2007-10-21 01:07:44 +0000 | [diff] [blame] | 4943 | SrcVT = VT; | 
| Dale Johannesen | 61c7ef3 | 2007-10-21 01:07:44 +0000 | [diff] [blame] | 4944 | } | 
|  | 4945 |  | 
|  | 4946 | // At this point the operands and the result should have the same | 
|  | 4947 | // type, and that won't be f80 since that is not custom lowered. | 
| Evan Cheng | 73d6cf1 | 2007-01-05 21:37:56 +0000 | [diff] [blame] | 4948 |  | 
| Evan Cheng | 68c47cb | 2007-01-05 07:55:56 +0000 | [diff] [blame] | 4949 | // First get the sign bit of second operand. | 
|  | 4950 | std::vector<Constant*> CV; | 
|  | 4951 | if (SrcVT == MVT::f64) { | 
| Chris Lattner | 02a260a | 2008-04-20 00:41:09 +0000 | [diff] [blame] | 4952 | CV.push_back(ConstantFP::get(APFloat(APInt(64, 1ULL << 63)))); | 
|  | 4953 | CV.push_back(ConstantFP::get(APFloat(APInt(64, 0)))); | 
| Evan Cheng | 68c47cb | 2007-01-05 07:55:56 +0000 | [diff] [blame] | 4954 | } else { | 
| Chris Lattner | 02a260a | 2008-04-20 00:41:09 +0000 | [diff] [blame] | 4955 | CV.push_back(ConstantFP::get(APFloat(APInt(32, 1U << 31)))); | 
|  | 4956 | CV.push_back(ConstantFP::get(APFloat(APInt(32, 0)))); | 
|  | 4957 | CV.push_back(ConstantFP::get(APFloat(APInt(32, 0)))); | 
|  | 4958 | CV.push_back(ConstantFP::get(APFloat(APInt(32, 0)))); | 
| Evan Cheng | 68c47cb | 2007-01-05 07:55:56 +0000 | [diff] [blame] | 4959 | } | 
| Dan Gohman | d300622 | 2007-07-27 17:16:43 +0000 | [diff] [blame] | 4960 | Constant *C = ConstantVector::get(CV); | 
| Evan Cheng | 1606e8e | 2009-03-13 07:51:59 +0000 | [diff] [blame] | 4961 | SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16); | 
| Dale Johannesen | ace1610 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 4962 | SDValue Mask1 = DAG.getLoad(SrcVT, dl, DAG.getEntryNode(), CPIdx, | 
| Dan Gohman | 3069b87 | 2008-02-07 18:41:25 +0000 | [diff] [blame] | 4963 | PseudoSourceValue::getConstantPool(), 0, | 
| Dan Gohman | d300622 | 2007-07-27 17:16:43 +0000 | [diff] [blame] | 4964 | false, 16); | 
| Dale Johannesen | ace1610 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 4965 | SDValue SignBit = DAG.getNode(X86ISD::FAND, dl, SrcVT, Op1, Mask1); | 
| Evan Cheng | 68c47cb | 2007-01-05 07:55:56 +0000 | [diff] [blame] | 4966 |  | 
|  | 4967 | // Shift sign bit right or left if the two operands have different types. | 
| Duncan Sands | 8e4eb09 | 2008-06-08 20:54:56 +0000 | [diff] [blame] | 4968 | if (SrcVT.bitsGT(VT)) { | 
| Evan Cheng | 68c47cb | 2007-01-05 07:55:56 +0000 | [diff] [blame] | 4969 | // Op0 is MVT::f32, Op1 is MVT::f64. | 
| Dale Johannesen | ace1610 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 4970 | SignBit = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2f64, SignBit); | 
|  | 4971 | SignBit = DAG.getNode(X86ISD::FSRL, dl, MVT::v2f64, SignBit, | 
| Evan Cheng | 68c47cb | 2007-01-05 07:55:56 +0000 | [diff] [blame] | 4972 | DAG.getConstant(32, MVT::i32)); | 
| Dale Johannesen | ace1610 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 4973 | SignBit = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v4f32, SignBit); | 
|  | 4974 | SignBit = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f32, SignBit, | 
| Chris Lattner | 0bd4893 | 2008-01-17 07:00:52 +0000 | [diff] [blame] | 4975 | DAG.getIntPtrConstant(0)); | 
| Evan Cheng | 68c47cb | 2007-01-05 07:55:56 +0000 | [diff] [blame] | 4976 | } | 
|  | 4977 |  | 
| Evan Cheng | 73d6cf1 | 2007-01-05 21:37:56 +0000 | [diff] [blame] | 4978 | // Clear first operand sign bit. | 
|  | 4979 | CV.clear(); | 
|  | 4980 | if (VT == MVT::f64) { | 
| Chris Lattner | 02a260a | 2008-04-20 00:41:09 +0000 | [diff] [blame] | 4981 | CV.push_back(ConstantFP::get(APFloat(APInt(64, ~(1ULL << 63))))); | 
|  | 4982 | CV.push_back(ConstantFP::get(APFloat(APInt(64, 0)))); | 
| Evan Cheng | 73d6cf1 | 2007-01-05 21:37:56 +0000 | [diff] [blame] | 4983 | } else { | 
| Chris Lattner | 02a260a | 2008-04-20 00:41:09 +0000 | [diff] [blame] | 4984 | CV.push_back(ConstantFP::get(APFloat(APInt(32, ~(1U << 31))))); | 
|  | 4985 | CV.push_back(ConstantFP::get(APFloat(APInt(32, 0)))); | 
|  | 4986 | CV.push_back(ConstantFP::get(APFloat(APInt(32, 0)))); | 
|  | 4987 | CV.push_back(ConstantFP::get(APFloat(APInt(32, 0)))); | 
| Evan Cheng | 73d6cf1 | 2007-01-05 21:37:56 +0000 | [diff] [blame] | 4988 | } | 
| Dan Gohman | d300622 | 2007-07-27 17:16:43 +0000 | [diff] [blame] | 4989 | C = ConstantVector::get(CV); | 
| Evan Cheng | 1606e8e | 2009-03-13 07:51:59 +0000 | [diff] [blame] | 4990 | CPIdx = DAG.getConstantPool(C, getPointerTy(), 16); | 
| Dale Johannesen | ace1610 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 4991 | SDValue Mask2 = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx, | 
| Dan Gohman | 3069b87 | 2008-02-07 18:41:25 +0000 | [diff] [blame] | 4992 | PseudoSourceValue::getConstantPool(), 0, | 
| Dan Gohman | d300622 | 2007-07-27 17:16:43 +0000 | [diff] [blame] | 4993 | false, 16); | 
| Dale Johannesen | ace1610 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 4994 | SDValue Val = DAG.getNode(X86ISD::FAND, dl, VT, Op0, Mask2); | 
| Evan Cheng | 73d6cf1 | 2007-01-05 21:37:56 +0000 | [diff] [blame] | 4995 |  | 
|  | 4996 | // Or the value with the sign bit. | 
| Dale Johannesen | ace1610 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 4997 | return DAG.getNode(X86ISD::FOR, dl, VT, Val, SignBit); | 
| Evan Cheng | 68c47cb | 2007-01-05 07:55:56 +0000 | [diff] [blame] | 4998 | } | 
|  | 4999 |  | 
| Dan Gohman | 076aee3 | 2009-03-04 19:44:21 +0000 | [diff] [blame] | 5000 | /// Emit nodes that will be selected as "test Op0,Op0", or something | 
|  | 5001 | /// equivalent. | 
| Dan Gohman | 3112581 | 2009-03-07 01:58:32 +0000 | [diff] [blame] | 5002 | SDValue X86TargetLowering::EmitTest(SDValue Op, unsigned X86CC, | 
|  | 5003 | SelectionDAG &DAG) { | 
| Dan Gohman | 076aee3 | 2009-03-04 19:44:21 +0000 | [diff] [blame] | 5004 | DebugLoc dl = Op.getDebugLoc(); | 
|  | 5005 |  | 
| Dan Gohman | 3112581 | 2009-03-07 01:58:32 +0000 | [diff] [blame] | 5006 | // CF and OF aren't always set the way we want. Determine which | 
|  | 5007 | // of these we need. | 
|  | 5008 | bool NeedCF = false; | 
|  | 5009 | bool NeedOF = false; | 
|  | 5010 | switch (X86CC) { | 
|  | 5011 | case X86::COND_A: case X86::COND_AE: | 
|  | 5012 | case X86::COND_B: case X86::COND_BE: | 
|  | 5013 | NeedCF = true; | 
|  | 5014 | break; | 
|  | 5015 | case X86::COND_G: case X86::COND_GE: | 
|  | 5016 | case X86::COND_L: case X86::COND_LE: | 
|  | 5017 | case X86::COND_O: case X86::COND_NO: | 
|  | 5018 | NeedOF = true; | 
|  | 5019 | break; | 
|  | 5020 | default: break; | 
|  | 5021 | } | 
|  | 5022 |  | 
| Dan Gohman | 076aee3 | 2009-03-04 19:44:21 +0000 | [diff] [blame] | 5023 | // See if we can use the EFLAGS value from the operand instead of | 
| Dan Gohman | 3112581 | 2009-03-07 01:58:32 +0000 | [diff] [blame] | 5024 | // doing a separate TEST. TEST always sets OF and CF to 0, so unless | 
|  | 5025 | // we prove that the arithmetic won't overflow, we can't use OF or CF. | 
|  | 5026 | if (Op.getResNo() == 0 && !NeedOF && !NeedCF) { | 
| Dan Gohman | 076aee3 | 2009-03-04 19:44:21 +0000 | [diff] [blame] | 5027 | unsigned Opcode = 0; | 
| Dan Gohman | 51bb474 | 2009-03-05 21:29:28 +0000 | [diff] [blame] | 5028 | unsigned NumOperands = 0; | 
| Dan Gohman | 076aee3 | 2009-03-04 19:44:21 +0000 | [diff] [blame] | 5029 | switch (Op.getNode()->getOpcode()) { | 
|  | 5030 | case ISD::ADD: | 
|  | 5031 | // Due to an isel shortcoming, be conservative if this add is likely to | 
|  | 5032 | // be selected as part of a load-modify-store instruction. When the root | 
|  | 5033 | // node in a match is a store, isel doesn't know how to remap non-chain | 
|  | 5034 | // non-flag uses of other nodes in the match, such as the ADD in this | 
|  | 5035 | // case. This leads to the ADD being left around and reselected, with | 
|  | 5036 | // the result being two adds in the output. | 
|  | 5037 | for (SDNode::use_iterator UI = Op.getNode()->use_begin(), | 
|  | 5038 | UE = Op.getNode()->use_end(); UI != UE; ++UI) | 
|  | 5039 | if (UI->getOpcode() == ISD::STORE) | 
|  | 5040 | goto default_case; | 
| Dan Gohman | 076aee3 | 2009-03-04 19:44:21 +0000 | [diff] [blame] | 5041 | if (ConstantSDNode *C = | 
| Dan Gohman | 4bfcf2a | 2009-03-05 19:32:48 +0000 | [diff] [blame] | 5042 | dyn_cast<ConstantSDNode>(Op.getNode()->getOperand(1))) { | 
|  | 5043 | // An add of one will be selected as an INC. | 
| Dan Gohman | 076aee3 | 2009-03-04 19:44:21 +0000 | [diff] [blame] | 5044 | if (C->getAPIntValue() == 1) { | 
|  | 5045 | Opcode = X86ISD::INC; | 
| Dan Gohman | 51bb474 | 2009-03-05 21:29:28 +0000 | [diff] [blame] | 5046 | NumOperands = 1; | 
| Dan Gohman | 076aee3 | 2009-03-04 19:44:21 +0000 | [diff] [blame] | 5047 | break; | 
|  | 5048 | } | 
| Dan Gohman | 4bfcf2a | 2009-03-05 19:32:48 +0000 | [diff] [blame] | 5049 | // An add of negative one (subtract of one) will be selected as a DEC. | 
|  | 5050 | if (C->getAPIntValue().isAllOnesValue()) { | 
|  | 5051 | Opcode = X86ISD::DEC; | 
| Dan Gohman | 51bb474 | 2009-03-05 21:29:28 +0000 | [diff] [blame] | 5052 | NumOperands = 1; | 
| Dan Gohman | 4bfcf2a | 2009-03-05 19:32:48 +0000 | [diff] [blame] | 5053 | break; | 
|  | 5054 | } | 
|  | 5055 | } | 
| Dan Gohman | 076aee3 | 2009-03-04 19:44:21 +0000 | [diff] [blame] | 5056 | // Otherwise use a regular EFLAGS-setting add. | 
|  | 5057 | Opcode = X86ISD::ADD; | 
| Dan Gohman | 51bb474 | 2009-03-05 21:29:28 +0000 | [diff] [blame] | 5058 | NumOperands = 2; | 
| Dan Gohman | 076aee3 | 2009-03-04 19:44:21 +0000 | [diff] [blame] | 5059 | break; | 
|  | 5060 | case ISD::SUB: | 
|  | 5061 | // Due to the ISEL shortcoming noted above, be conservative if this sub is | 
|  | 5062 | // likely to be selected as part of a load-modify-store instruction. | 
|  | 5063 | for (SDNode::use_iterator UI = Op.getNode()->use_begin(), | 
|  | 5064 | UE = Op.getNode()->use_end(); UI != UE; ++UI) | 
|  | 5065 | if (UI->getOpcode() == ISD::STORE) | 
|  | 5066 | goto default_case; | 
| Dan Gohman | 076aee3 | 2009-03-04 19:44:21 +0000 | [diff] [blame] | 5067 | // Otherwise use a regular EFLAGS-setting sub. | 
|  | 5068 | Opcode = X86ISD::SUB; | 
| Dan Gohman | 51bb474 | 2009-03-05 21:29:28 +0000 | [diff] [blame] | 5069 | NumOperands = 2; | 
| Dan Gohman | 076aee3 | 2009-03-04 19:44:21 +0000 | [diff] [blame] | 5070 | break; | 
|  | 5071 | case X86ISD::ADD: | 
|  | 5072 | case X86ISD::SUB: | 
|  | 5073 | case X86ISD::INC: | 
|  | 5074 | case X86ISD::DEC: | 
|  | 5075 | return SDValue(Op.getNode(), 1); | 
|  | 5076 | default: | 
|  | 5077 | default_case: | 
|  | 5078 | break; | 
|  | 5079 | } | 
|  | 5080 | if (Opcode != 0) { | 
| Dan Gohman | fc16657 | 2009-04-09 23:54:40 +0000 | [diff] [blame] | 5081 | SDVTList VTs = DAG.getVTList(Op.getValueType(), MVT::i32); | 
| Dan Gohman | 076aee3 | 2009-03-04 19:44:21 +0000 | [diff] [blame] | 5082 | SmallVector<SDValue, 4> Ops; | 
| Dan Gohman | 3112581 | 2009-03-07 01:58:32 +0000 | [diff] [blame] | 5083 | for (unsigned i = 0; i != NumOperands; ++i) | 
| Dan Gohman | 076aee3 | 2009-03-04 19:44:21 +0000 | [diff] [blame] | 5084 | Ops.push_back(Op.getOperand(i)); | 
| Dan Gohman | fc16657 | 2009-04-09 23:54:40 +0000 | [diff] [blame] | 5085 | SDValue New = DAG.getNode(Opcode, dl, VTs, &Ops[0], NumOperands); | 
| Dan Gohman | 076aee3 | 2009-03-04 19:44:21 +0000 | [diff] [blame] | 5086 | DAG.ReplaceAllUsesWith(Op, New); | 
|  | 5087 | return SDValue(New.getNode(), 1); | 
|  | 5088 | } | 
|  | 5089 | } | 
|  | 5090 |  | 
|  | 5091 | // Otherwise just emit a CMP with 0, which is the TEST pattern. | 
|  | 5092 | return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op, | 
|  | 5093 | DAG.getConstant(0, Op.getValueType())); | 
|  | 5094 | } | 
|  | 5095 |  | 
|  | 5096 | /// Emit nodes that will be selected as "cmp Op0,Op1", or something | 
|  | 5097 | /// equivalent. | 
| Dan Gohman | 3112581 | 2009-03-07 01:58:32 +0000 | [diff] [blame] | 5098 | SDValue X86TargetLowering::EmitCmp(SDValue Op0, SDValue Op1, unsigned X86CC, | 
|  | 5099 | SelectionDAG &DAG) { | 
| Dan Gohman | 076aee3 | 2009-03-04 19:44:21 +0000 | [diff] [blame] | 5100 | if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op1)) | 
|  | 5101 | if (C->getAPIntValue() == 0) | 
| Dan Gohman | 3112581 | 2009-03-07 01:58:32 +0000 | [diff] [blame] | 5102 | return EmitTest(Op0, X86CC, DAG); | 
| Dan Gohman | 076aee3 | 2009-03-04 19:44:21 +0000 | [diff] [blame] | 5103 |  | 
|  | 5104 | DebugLoc dl = Op0.getDebugLoc(); | 
|  | 5105 | return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op0, Op1); | 
|  | 5106 | } | 
|  | 5107 |  | 
| Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 5108 | SDValue X86TargetLowering::LowerSETCC(SDValue Op, SelectionDAG &DAG) { | 
| Evan Cheng | 0488db9 | 2007-09-25 01:57:46 +0000 | [diff] [blame] | 5109 | assert(Op.getValueType() == MVT::i8 && "SetCC type must be 8-bit integer"); | 
| Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 5110 | SDValue Op0 = Op.getOperand(0); | 
|  | 5111 | SDValue Op1 = Op.getOperand(1); | 
| Dale Johannesen | 6f38cb6 | 2009-02-07 19:59:05 +0000 | [diff] [blame] | 5112 | DebugLoc dl = Op.getDebugLoc(); | 
| Chris Lattner | e55484e | 2008-12-25 05:34:37 +0000 | [diff] [blame] | 5113 | ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(2))->get(); | 
| Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 5114 |  | 
| Dan Gohman | e5af2d3 | 2009-01-29 01:59:02 +0000 | [diff] [blame] | 5115 | // Lower (X & (1 << N)) == 0 to BT(X, N). | 
|  | 5116 | // Lower ((X >>u N) & 1) != 0 to BT(X, N). | 
|  | 5117 | // Lower ((X >>s N) & 1) != 0 to BT(X, N). | 
| Dan Gohman | 286575c | 2009-01-13 23:25:30 +0000 | [diff] [blame] | 5118 | if (Op0.getOpcode() == ISD::AND && | 
|  | 5119 | Op0.hasOneUse() && | 
|  | 5120 | Op1.getOpcode() == ISD::Constant && | 
| Dan Gohman | e5af2d3 | 2009-01-29 01:59:02 +0000 | [diff] [blame] | 5121 | cast<ConstantSDNode>(Op1)->getZExtValue() == 0 && | 
| Chris Lattner | e55484e | 2008-12-25 05:34:37 +0000 | [diff] [blame] | 5122 | (CC == ISD::SETEQ || CC == ISD::SETNE)) { | 
| Dan Gohman | e5af2d3 | 2009-01-29 01:59:02 +0000 | [diff] [blame] | 5123 | SDValue LHS, RHS; | 
|  | 5124 | if (Op0.getOperand(1).getOpcode() == ISD::SHL) { | 
|  | 5125 | if (ConstantSDNode *Op010C = | 
|  | 5126 | dyn_cast<ConstantSDNode>(Op0.getOperand(1).getOperand(0))) | 
|  | 5127 | if (Op010C->getZExtValue() == 1) { | 
|  | 5128 | LHS = Op0.getOperand(0); | 
|  | 5129 | RHS = Op0.getOperand(1).getOperand(1); | 
|  | 5130 | } | 
|  | 5131 | } else if (Op0.getOperand(0).getOpcode() == ISD::SHL) { | 
|  | 5132 | if (ConstantSDNode *Op000C = | 
|  | 5133 | dyn_cast<ConstantSDNode>(Op0.getOperand(0).getOperand(0))) | 
|  | 5134 | if (Op000C->getZExtValue() == 1) { | 
|  | 5135 | LHS = Op0.getOperand(1); | 
|  | 5136 | RHS = Op0.getOperand(0).getOperand(1); | 
|  | 5137 | } | 
|  | 5138 | } else if (Op0.getOperand(1).getOpcode() == ISD::Constant) { | 
|  | 5139 | ConstantSDNode *AndRHS = cast<ConstantSDNode>(Op0.getOperand(1)); | 
|  | 5140 | SDValue AndLHS = Op0.getOperand(0); | 
|  | 5141 | if (AndRHS->getZExtValue() == 1 && AndLHS.getOpcode() == ISD::SRL) { | 
|  | 5142 | LHS = AndLHS.getOperand(0); | 
|  | 5143 | RHS = AndLHS.getOperand(1); | 
|  | 5144 | } | 
|  | 5145 | } | 
| Evan Cheng | 0488db9 | 2007-09-25 01:57:46 +0000 | [diff] [blame] | 5146 |  | 
| Dan Gohman | e5af2d3 | 2009-01-29 01:59:02 +0000 | [diff] [blame] | 5147 | if (LHS.getNode()) { | 
| Chris Lattner | e55484e | 2008-12-25 05:34:37 +0000 | [diff] [blame] | 5148 | // If LHS is i8, promote it to i16 with any_extend.  There is no i8 BT | 
|  | 5149 | // instruction.  Since the shift amount is in-range-or-undefined, we know | 
|  | 5150 | // that doing a bittest on the i16 value is ok.  We extend to i32 because | 
|  | 5151 | // the encoding for the i16 version is larger than the i32 version. | 
|  | 5152 | if (LHS.getValueType() == MVT::i8) | 
| Dale Johannesen | ace1610 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 5153 | LHS = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, LHS); | 
| Chris Lattner | e55484e | 2008-12-25 05:34:37 +0000 | [diff] [blame] | 5154 |  | 
|  | 5155 | // If the operand types disagree, extend the shift amount to match.  Since | 
|  | 5156 | // BT ignores high bits (like shifts) we can use anyextend. | 
|  | 5157 | if (LHS.getValueType() != RHS.getValueType()) | 
| Dale Johannesen | ace1610 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 5158 | RHS = DAG.getNode(ISD::ANY_EXTEND, dl, LHS.getValueType(), RHS); | 
| Dan Gohman | e5af2d3 | 2009-01-29 01:59:02 +0000 | [diff] [blame] | 5159 |  | 
| Dale Johannesen | ace1610 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 5160 | SDValue BT = DAG.getNode(X86ISD::BT, dl, MVT::i32, LHS, RHS); | 
| Dan Gohman | 653456c | 2009-01-07 00:15:08 +0000 | [diff] [blame] | 5161 | unsigned Cond = CC == ISD::SETEQ ? X86::COND_AE : X86::COND_B; | 
| Dale Johannesen | ace1610 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 5162 | return DAG.getNode(X86ISD::SETCC, dl, MVT::i8, | 
| Chris Lattner | e55484e | 2008-12-25 05:34:37 +0000 | [diff] [blame] | 5163 | DAG.getConstant(Cond, MVT::i8), BT); | 
|  | 5164 | } | 
|  | 5165 | } | 
|  | 5166 |  | 
|  | 5167 | bool isFP = Op.getOperand(1).getValueType().isFloatingPoint(); | 
|  | 5168 | unsigned X86CC = TranslateX86CC(CC, isFP, Op0, Op1, DAG); | 
| Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 5169 |  | 
| Dan Gohman | 3112581 | 2009-03-07 01:58:32 +0000 | [diff] [blame] | 5170 | SDValue Cond = EmitCmp(Op0, Op1, X86CC, DAG); | 
| Dale Johannesen | ace1610 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 5171 | return DAG.getNode(X86ISD::SETCC, dl, MVT::i8, | 
| Chris Lattner | 4328708 | 2008-12-24 00:11:37 +0000 | [diff] [blame] | 5172 | DAG.getConstant(X86CC, MVT::i8), Cond); | 
| Evan Cheng | 0488db9 | 2007-09-25 01:57:46 +0000 | [diff] [blame] | 5173 | } | 
|  | 5174 |  | 
| Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 5175 | SDValue X86TargetLowering::LowerVSETCC(SDValue Op, SelectionDAG &DAG) { | 
|  | 5176 | SDValue Cond; | 
|  | 5177 | SDValue Op0 = Op.getOperand(0); | 
|  | 5178 | SDValue Op1 = Op.getOperand(1); | 
|  | 5179 | SDValue CC = Op.getOperand(2); | 
| Nate Begeman | 30a0de9 | 2008-07-17 16:51:19 +0000 | [diff] [blame] | 5180 | MVT VT = Op.getValueType(); | 
|  | 5181 | ISD::CondCode SetCCOpcode = cast<CondCodeSDNode>(CC)->get(); | 
|  | 5182 | bool isFP = Op.getOperand(1).getValueType().isFloatingPoint(); | 
| Dale Johannesen | 6f38cb6 | 2009-02-07 19:59:05 +0000 | [diff] [blame] | 5183 | DebugLoc dl = Op.getDebugLoc(); | 
| Nate Begeman | 30a0de9 | 2008-07-17 16:51:19 +0000 | [diff] [blame] | 5184 |  | 
|  | 5185 | if (isFP) { | 
|  | 5186 | unsigned SSECC = 8; | 
| Evan Cheng | e9d5035 | 2008-08-05 22:19:15 +0000 | [diff] [blame] | 5187 | MVT VT0 = Op0.getValueType(); | 
|  | 5188 | assert(VT0 == MVT::v4f32 || VT0 == MVT::v2f64); | 
|  | 5189 | unsigned Opc = VT0 == MVT::v4f32 ? X86ISD::CMPPS : X86ISD::CMPPD; | 
| Nate Begeman | 30a0de9 | 2008-07-17 16:51:19 +0000 | [diff] [blame] | 5190 | bool Swap = false; | 
|  | 5191 |  | 
|  | 5192 | switch (SetCCOpcode) { | 
|  | 5193 | default: break; | 
| Nate Begeman | fb8ead0 | 2008-07-25 19:05:58 +0000 | [diff] [blame] | 5194 | case ISD::SETOEQ: | 
| Nate Begeman | 30a0de9 | 2008-07-17 16:51:19 +0000 | [diff] [blame] | 5195 | case ISD::SETEQ:  SSECC = 0; break; | 
| Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 5196 | case ISD::SETOGT: | 
| Nate Begeman | 30a0de9 | 2008-07-17 16:51:19 +0000 | [diff] [blame] | 5197 | case ISD::SETGT: Swap = true; // Fallthrough | 
|  | 5198 | case ISD::SETLT: | 
|  | 5199 | case ISD::SETOLT: SSECC = 1; break; | 
|  | 5200 | case ISD::SETOGE: | 
|  | 5201 | case ISD::SETGE: Swap = true; // Fallthrough | 
|  | 5202 | case ISD::SETLE: | 
|  | 5203 | case ISD::SETOLE: SSECC = 2; break; | 
|  | 5204 | case ISD::SETUO:  SSECC = 3; break; | 
| Nate Begeman | fb8ead0 | 2008-07-25 19:05:58 +0000 | [diff] [blame] | 5205 | case ISD::SETUNE: | 
| Nate Begeman | 30a0de9 | 2008-07-17 16:51:19 +0000 | [diff] [blame] | 5206 | case ISD::SETNE:  SSECC = 4; break; | 
|  | 5207 | case ISD::SETULE: Swap = true; | 
|  | 5208 | case ISD::SETUGE: SSECC = 5; break; | 
|  | 5209 | case ISD::SETULT: Swap = true; | 
|  | 5210 | case ISD::SETUGT: SSECC = 6; break; | 
|  | 5211 | case ISD::SETO:   SSECC = 7; break; | 
|  | 5212 | } | 
|  | 5213 | if (Swap) | 
|  | 5214 | std::swap(Op0, Op1); | 
|  | 5215 |  | 
| Nate Begeman | fb8ead0 | 2008-07-25 19:05:58 +0000 | [diff] [blame] | 5216 | // In the two special cases we can't handle, emit two comparisons. | 
| Nate Begeman | 30a0de9 | 2008-07-17 16:51:19 +0000 | [diff] [blame] | 5217 | if (SSECC == 8) { | 
| Nate Begeman | fb8ead0 | 2008-07-25 19:05:58 +0000 | [diff] [blame] | 5218 | if (SetCCOpcode == ISD::SETUEQ) { | 
| Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 5219 | SDValue UNORD, EQ; | 
| Dale Johannesen | ace1610 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 5220 | UNORD = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(3, MVT::i8)); | 
|  | 5221 | EQ = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(0, MVT::i8)); | 
|  | 5222 | return DAG.getNode(ISD::OR, dl, VT, UNORD, EQ); | 
| Nate Begeman | fb8ead0 | 2008-07-25 19:05:58 +0000 | [diff] [blame] | 5223 | } | 
|  | 5224 | else if (SetCCOpcode == ISD::SETONE) { | 
| Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 5225 | SDValue ORD, NEQ; | 
| Dale Johannesen | ace1610 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 5226 | ORD = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(7, MVT::i8)); | 
|  | 5227 | NEQ = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(4, MVT::i8)); | 
|  | 5228 | return DAG.getNode(ISD::AND, dl, VT, ORD, NEQ); | 
| Nate Begeman | fb8ead0 | 2008-07-25 19:05:58 +0000 | [diff] [blame] | 5229 | } | 
|  | 5230 | assert(0 && "Illegal FP comparison"); | 
| Nate Begeman | 30a0de9 | 2008-07-17 16:51:19 +0000 | [diff] [blame] | 5231 | } | 
|  | 5232 | // Handle all other FP comparisons here. | 
| Dale Johannesen | ace1610 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 5233 | return DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(SSECC, MVT::i8)); | 
| Nate Begeman | 30a0de9 | 2008-07-17 16:51:19 +0000 | [diff] [blame] | 5234 | } | 
| Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 5235 |  | 
| Nate Begeman | 30a0de9 | 2008-07-17 16:51:19 +0000 | [diff] [blame] | 5236 | // We are handling one of the integer comparisons here.  Since SSE only has | 
|  | 5237 | // GT and EQ comparisons for integer, swapping operands and multiple | 
|  | 5238 | // operations may be required for some comparisons. | 
|  | 5239 | unsigned Opc = 0, EQOpc = 0, GTOpc = 0; | 
|  | 5240 | bool Swap = false, Invert = false, FlipSigns = false; | 
| Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 5241 |  | 
| Nate Begeman | 30a0de9 | 2008-07-17 16:51:19 +0000 | [diff] [blame] | 5242 | switch (VT.getSimpleVT()) { | 
|  | 5243 | default: break; | 
|  | 5244 | case MVT::v16i8: EQOpc = X86ISD::PCMPEQB; GTOpc = X86ISD::PCMPGTB; break; | 
|  | 5245 | case MVT::v8i16: EQOpc = X86ISD::PCMPEQW; GTOpc = X86ISD::PCMPGTW; break; | 
|  | 5246 | case MVT::v4i32: EQOpc = X86ISD::PCMPEQD; GTOpc = X86ISD::PCMPGTD; break; | 
|  | 5247 | case MVT::v2i64: EQOpc = X86ISD::PCMPEQQ; GTOpc = X86ISD::PCMPGTQ; break; | 
|  | 5248 | } | 
| Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 5249 |  | 
| Nate Begeman | 30a0de9 | 2008-07-17 16:51:19 +0000 | [diff] [blame] | 5250 | switch (SetCCOpcode) { | 
|  | 5251 | default: break; | 
|  | 5252 | case ISD::SETNE:  Invert = true; | 
|  | 5253 | case ISD::SETEQ:  Opc = EQOpc; break; | 
|  | 5254 | case ISD::SETLT:  Swap = true; | 
|  | 5255 | case ISD::SETGT:  Opc = GTOpc; break; | 
|  | 5256 | case ISD::SETGE:  Swap = true; | 
|  | 5257 | case ISD::SETLE:  Opc = GTOpc; Invert = true; break; | 
|  | 5258 | case ISD::SETULT: Swap = true; | 
|  | 5259 | case ISD::SETUGT: Opc = GTOpc; FlipSigns = true; break; | 
|  | 5260 | case ISD::SETUGE: Swap = true; | 
|  | 5261 | case ISD::SETULE: Opc = GTOpc; FlipSigns = true; Invert = true; break; | 
|  | 5262 | } | 
|  | 5263 | if (Swap) | 
|  | 5264 | std::swap(Op0, Op1); | 
| Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 5265 |  | 
| Nate Begeman | 30a0de9 | 2008-07-17 16:51:19 +0000 | [diff] [blame] | 5266 | // Since SSE has no unsigned integer comparisons, we need to flip  the sign | 
|  | 5267 | // bits of the inputs before performing those operations. | 
|  | 5268 | if (FlipSigns) { | 
|  | 5269 | MVT EltVT = VT.getVectorElementType(); | 
| Duncan Sands | b0d5cdd | 2009-02-01 18:06:53 +0000 | [diff] [blame] | 5270 | SDValue SignBit = DAG.getConstant(APInt::getSignBit(EltVT.getSizeInBits()), | 
|  | 5271 | EltVT); | 
| Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 5272 | std::vector<SDValue> SignBits(VT.getVectorNumElements(), SignBit); | 
| Evan Cheng | a87008d | 2009-02-25 22:49:59 +0000 | [diff] [blame] | 5273 | SDValue SignVec = DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &SignBits[0], | 
|  | 5274 | SignBits.size()); | 
| Dale Johannesen | ace1610 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 5275 | Op0 = DAG.getNode(ISD::XOR, dl, VT, Op0, SignVec); | 
|  | 5276 | Op1 = DAG.getNode(ISD::XOR, dl, VT, Op1, SignVec); | 
| Nate Begeman | 30a0de9 | 2008-07-17 16:51:19 +0000 | [diff] [blame] | 5277 | } | 
| Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 5278 |  | 
| Dale Johannesen | ace1610 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 5279 | SDValue Result = DAG.getNode(Opc, dl, VT, Op0, Op1); | 
| Nate Begeman | 30a0de9 | 2008-07-17 16:51:19 +0000 | [diff] [blame] | 5280 |  | 
|  | 5281 | // If the logical-not of the result is required, perform that now. | 
| Bob Wilson | 4c24546 | 2009-01-22 17:39:32 +0000 | [diff] [blame] | 5282 | if (Invert) | 
| Dale Johannesen | ace1610 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 5283 | Result = DAG.getNOT(dl, Result, VT); | 
| Bob Wilson | 4c24546 | 2009-01-22 17:39:32 +0000 | [diff] [blame] | 5284 |  | 
| Nate Begeman | 30a0de9 | 2008-07-17 16:51:19 +0000 | [diff] [blame] | 5285 | return Result; | 
|  | 5286 | } | 
| Evan Cheng | 0488db9 | 2007-09-25 01:57:46 +0000 | [diff] [blame] | 5287 |  | 
| Evan Cheng | 370e534 | 2008-12-03 08:38:43 +0000 | [diff] [blame] | 5288 | // isX86LogicalCmp - Return true if opcode is a X86 logical comparison. | 
| Dan Gohman | 076aee3 | 2009-03-04 19:44:21 +0000 | [diff] [blame] | 5289 | static bool isX86LogicalCmp(SDValue Op) { | 
|  | 5290 | unsigned Opc = Op.getNode()->getOpcode(); | 
|  | 5291 | if (Opc == X86ISD::CMP || Opc == X86ISD::COMI || Opc == X86ISD::UCOMI) | 
|  | 5292 | return true; | 
|  | 5293 | if (Op.getResNo() == 1 && | 
|  | 5294 | (Opc == X86ISD::ADD || | 
|  | 5295 | Opc == X86ISD::SUB || | 
|  | 5296 | Opc == X86ISD::SMUL || | 
|  | 5297 | Opc == X86ISD::UMUL || | 
|  | 5298 | Opc == X86ISD::INC || | 
|  | 5299 | Opc == X86ISD::DEC)) | 
|  | 5300 | return true; | 
|  | 5301 |  | 
|  | 5302 | return false; | 
| Evan Cheng | 370e534 | 2008-12-03 08:38:43 +0000 | [diff] [blame] | 5303 | } | 
|  | 5304 |  | 
| Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 5305 | SDValue X86TargetLowering::LowerSELECT(SDValue Op, SelectionDAG &DAG) { | 
| Evan Cheng | 734503b | 2006-09-11 02:19:56 +0000 | [diff] [blame] | 5306 | bool addTest = true; | 
| Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 5307 | SDValue Cond  = Op.getOperand(0); | 
| Dale Johannesen | 6f38cb6 | 2009-02-07 19:59:05 +0000 | [diff] [blame] | 5308 | DebugLoc dl = Op.getDebugLoc(); | 
| Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 5309 | SDValue CC; | 
| Evan Cheng | 9bba894 | 2006-01-26 02:13:10 +0000 | [diff] [blame] | 5310 |  | 
| Evan Cheng | 734503b | 2006-09-11 02:19:56 +0000 | [diff] [blame] | 5311 | if (Cond.getOpcode() == ISD::SETCC) | 
| Evan Cheng | e5f6204 | 2007-09-29 00:00:36 +0000 | [diff] [blame] | 5312 | Cond = LowerSETCC(Cond, DAG); | 
| Evan Cheng | 734503b | 2006-09-11 02:19:56 +0000 | [diff] [blame] | 5313 |  | 
| Evan Cheng | 3f41d66 | 2007-10-08 22:16:29 +0000 | [diff] [blame] | 5314 | // If condition flag is set by a X86ISD::CMP, then use it as the condition | 
|  | 5315 | // setting operand in place of the X86ISD::SETCC. | 
| Evan Cheng | 734503b | 2006-09-11 02:19:56 +0000 | [diff] [blame] | 5316 | if (Cond.getOpcode() == X86ISD::SETCC) { | 
|  | 5317 | CC = Cond.getOperand(0); | 
|  | 5318 |  | 
| Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 5319 | SDValue Cmp = Cond.getOperand(1); | 
| Evan Cheng | 734503b | 2006-09-11 02:19:56 +0000 | [diff] [blame] | 5320 | unsigned Opc = Cmp.getOpcode(); | 
| Duncan Sands | 83ec4b6 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 5321 | MVT VT = Op.getValueType(); | 
| Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 5322 |  | 
| Evan Cheng | 3f41d66 | 2007-10-08 22:16:29 +0000 | [diff] [blame] | 5323 | bool IllegalFPCMov = false; | 
| Duncan Sands | 83ec4b6 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 5324 | if (VT.isFloatingPoint() && !VT.isVector() && | 
| Chris Lattner | 7863116 | 2008-01-16 06:24:21 +0000 | [diff] [blame] | 5325 | !isScalarFPTypeInSSEReg(VT))  // FPStack? | 
| Dan Gohman | 7810bfe | 2008-09-26 21:54:37 +0000 | [diff] [blame] | 5326 | IllegalFPCMov = !hasFPCMov(cast<ConstantSDNode>(CC)->getSExtValue()); | 
| Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 5327 |  | 
| Chris Lattner | d1980a5 | 2009-03-12 06:52:53 +0000 | [diff] [blame] | 5328 | if ((isX86LogicalCmp(Cmp) && !IllegalFPCMov) || | 
|  | 5329 | Opc == X86ISD::BT) { // FIXME | 
| Evan Cheng | 3f41d66 | 2007-10-08 22:16:29 +0000 | [diff] [blame] | 5330 | Cond = Cmp; | 
| Evan Cheng | 0488db9 | 2007-09-25 01:57:46 +0000 | [diff] [blame] | 5331 | addTest = false; | 
|  | 5332 | } | 
|  | 5333 | } | 
|  | 5334 |  | 
|  | 5335 | if (addTest) { | 
|  | 5336 | CC = DAG.getConstant(X86::COND_NE, MVT::i8); | 
| Dan Gohman | 3112581 | 2009-03-07 01:58:32 +0000 | [diff] [blame] | 5337 | Cond = EmitTest(Cond, X86::COND_NE, DAG); | 
| Evan Cheng | 0488db9 | 2007-09-25 01:57:46 +0000 | [diff] [blame] | 5338 | } | 
|  | 5339 |  | 
| Dan Gohman | fc16657 | 2009-04-09 23:54:40 +0000 | [diff] [blame] | 5340 | SDVTList VTs = DAG.getVTList(Op.getValueType(), MVT::Flag); | 
| Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 5341 | SmallVector<SDValue, 4> Ops; | 
| Evan Cheng | 0488db9 | 2007-09-25 01:57:46 +0000 | [diff] [blame] | 5342 | // X86ISD::CMOV means set the result (which is operand 1) to the RHS if | 
|  | 5343 | // condition is true. | 
|  | 5344 | Ops.push_back(Op.getOperand(2)); | 
|  | 5345 | Ops.push_back(Op.getOperand(1)); | 
|  | 5346 | Ops.push_back(CC); | 
|  | 5347 | Ops.push_back(Cond); | 
| Dan Gohman | fc16657 | 2009-04-09 23:54:40 +0000 | [diff] [blame] | 5348 | return DAG.getNode(X86ISD::CMOV, dl, VTs, &Ops[0], Ops.size()); | 
| Evan Cheng | 0488db9 | 2007-09-25 01:57:46 +0000 | [diff] [blame] | 5349 | } | 
|  | 5350 |  | 
| Evan Cheng | 370e534 | 2008-12-03 08:38:43 +0000 | [diff] [blame] | 5351 | // isAndOrOfSingleUseSetCCs - Return true if node is an ISD::AND or | 
|  | 5352 | // ISD::OR of two X86ISD::SETCC nodes each of which has no other use apart | 
|  | 5353 | // from the AND / OR. | 
|  | 5354 | static bool isAndOrOfSetCCs(SDValue Op, unsigned &Opc) { | 
|  | 5355 | Opc = Op.getOpcode(); | 
|  | 5356 | if (Opc != ISD::OR && Opc != ISD::AND) | 
|  | 5357 | return false; | 
|  | 5358 | return (Op.getOperand(0).getOpcode() == X86ISD::SETCC && | 
|  | 5359 | Op.getOperand(0).hasOneUse() && | 
|  | 5360 | Op.getOperand(1).getOpcode() == X86ISD::SETCC && | 
|  | 5361 | Op.getOperand(1).hasOneUse()); | 
|  | 5362 | } | 
|  | 5363 |  | 
| Evan Cheng | 961d6d4 | 2009-02-02 08:19:07 +0000 | [diff] [blame] | 5364 | // isXor1OfSetCC - Return true if node is an ISD::XOR of a X86ISD::SETCC and | 
|  | 5365 | // 1 and that the SETCC node has a single use. | 
| Evan Cheng | 67ad9db | 2009-02-02 08:07:36 +0000 | [diff] [blame] | 5366 | static bool isXor1OfSetCC(SDValue Op) { | 
|  | 5367 | if (Op.getOpcode() != ISD::XOR) | 
|  | 5368 | return false; | 
|  | 5369 | ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(Op.getOperand(1)); | 
|  | 5370 | if (N1C && N1C->getAPIntValue() == 1) { | 
|  | 5371 | return Op.getOperand(0).getOpcode() == X86ISD::SETCC && | 
|  | 5372 | Op.getOperand(0).hasOneUse(); | 
|  | 5373 | } | 
|  | 5374 | return false; | 
|  | 5375 | } | 
|  | 5376 |  | 
| Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 5377 | SDValue X86TargetLowering::LowerBRCOND(SDValue Op, SelectionDAG &DAG) { | 
| Evan Cheng | 734503b | 2006-09-11 02:19:56 +0000 | [diff] [blame] | 5378 | bool addTest = true; | 
| Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 5379 | SDValue Chain = Op.getOperand(0); | 
|  | 5380 | SDValue Cond  = Op.getOperand(1); | 
|  | 5381 | SDValue Dest  = Op.getOperand(2); | 
| Dale Johannesen | 6f38cb6 | 2009-02-07 19:59:05 +0000 | [diff] [blame] | 5382 | DebugLoc dl = Op.getDebugLoc(); | 
| Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 5383 | SDValue CC; | 
| Evan Cheng | 734503b | 2006-09-11 02:19:56 +0000 | [diff] [blame] | 5384 |  | 
| Evan Cheng | 0db9fe6 | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 5385 | if (Cond.getOpcode() == ISD::SETCC) | 
| Evan Cheng | e5f6204 | 2007-09-29 00:00:36 +0000 | [diff] [blame] | 5386 | Cond = LowerSETCC(Cond, DAG); | 
| Chris Lattner | e55484e | 2008-12-25 05:34:37 +0000 | [diff] [blame] | 5387 | #if 0 | 
|  | 5388 | // FIXME: LowerXALUO doesn't handle these!! | 
| Bill Wendling | d350e02 | 2008-12-12 21:15:41 +0000 | [diff] [blame] | 5389 | else if (Cond.getOpcode() == X86ISD::ADD  || | 
|  | 5390 | Cond.getOpcode() == X86ISD::SUB  || | 
|  | 5391 | Cond.getOpcode() == X86ISD::SMUL || | 
|  | 5392 | Cond.getOpcode() == X86ISD::UMUL) | 
| Bill Wendling | 74c3765 | 2008-12-09 22:08:41 +0000 | [diff] [blame] | 5393 | Cond = LowerXALUO(Cond, DAG); | 
| Chris Lattner | e55484e | 2008-12-25 05:34:37 +0000 | [diff] [blame] | 5394 | #endif | 
| Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 5395 |  | 
| Evan Cheng | 3f41d66 | 2007-10-08 22:16:29 +0000 | [diff] [blame] | 5396 | // If condition flag is set by a X86ISD::CMP, then use it as the condition | 
|  | 5397 | // setting operand in place of the X86ISD::SETCC. | 
| Evan Cheng | 0db9fe6 | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 5398 | if (Cond.getOpcode() == X86ISD::SETCC) { | 
| Evan Cheng | 734503b | 2006-09-11 02:19:56 +0000 | [diff] [blame] | 5399 | CC = Cond.getOperand(0); | 
| Evan Cheng | 0db9fe6 | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 5400 |  | 
| Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 5401 | SDValue Cmp = Cond.getOperand(1); | 
| Evan Cheng | 734503b | 2006-09-11 02:19:56 +0000 | [diff] [blame] | 5402 | unsigned Opc = Cmp.getOpcode(); | 
| Chris Lattner | e55484e | 2008-12-25 05:34:37 +0000 | [diff] [blame] | 5403 | // FIXME: WHY THE SPECIAL CASING OF LogicalCmp?? | 
| Dan Gohman | 076aee3 | 2009-03-04 19:44:21 +0000 | [diff] [blame] | 5404 | if (isX86LogicalCmp(Cmp) || Opc == X86ISD::BT) { | 
| Evan Cheng | 3f41d66 | 2007-10-08 22:16:29 +0000 | [diff] [blame] | 5405 | Cond = Cmp; | 
| Evan Cheng | 0488db9 | 2007-09-25 01:57:46 +0000 | [diff] [blame] | 5406 | addTest = false; | 
| Bill Wendling | 61edeb5 | 2008-12-02 01:06:39 +0000 | [diff] [blame] | 5407 | } else { | 
| Evan Cheng | 370e534 | 2008-12-03 08:38:43 +0000 | [diff] [blame] | 5408 | switch (cast<ConstantSDNode>(CC)->getZExtValue()) { | 
| Bill Wendling | 0ea25cb | 2008-12-03 08:32:02 +0000 | [diff] [blame] | 5409 | default: break; | 
|  | 5410 | case X86::COND_O: | 
| Dan Gohman | 653456c | 2009-01-07 00:15:08 +0000 | [diff] [blame] | 5411 | case X86::COND_B: | 
| Chris Lattner | e55484e | 2008-12-25 05:34:37 +0000 | [diff] [blame] | 5412 | // These can only come from an arithmetic instruction with overflow, | 
|  | 5413 | // e.g. SADDO, UADDO. | 
| Bill Wendling | 0ea25cb | 2008-12-03 08:32:02 +0000 | [diff] [blame] | 5414 | Cond = Cond.getNode()->getOperand(1); | 
|  | 5415 | addTest = false; | 
|  | 5416 | break; | 
| Bill Wendling | 61edeb5 | 2008-12-02 01:06:39 +0000 | [diff] [blame] | 5417 | } | 
| Evan Cheng | 0488db9 | 2007-09-25 01:57:46 +0000 | [diff] [blame] | 5418 | } | 
| Evan Cheng | 370e534 | 2008-12-03 08:38:43 +0000 | [diff] [blame] | 5419 | } else { | 
|  | 5420 | unsigned CondOpc; | 
|  | 5421 | if (Cond.hasOneUse() && isAndOrOfSetCCs(Cond, CondOpc)) { | 
|  | 5422 | SDValue Cmp = Cond.getOperand(0).getOperand(1); | 
| Evan Cheng | 370e534 | 2008-12-03 08:38:43 +0000 | [diff] [blame] | 5423 | if (CondOpc == ISD::OR) { | 
|  | 5424 | // Also, recognize the pattern generated by an FCMP_UNE. We can emit | 
|  | 5425 | // two branches instead of an explicit OR instruction with a | 
|  | 5426 | // separate test. | 
|  | 5427 | if (Cmp == Cond.getOperand(1).getOperand(1) && | 
| Dan Gohman | 076aee3 | 2009-03-04 19:44:21 +0000 | [diff] [blame] | 5428 | isX86LogicalCmp(Cmp)) { | 
| Evan Cheng | 370e534 | 2008-12-03 08:38:43 +0000 | [diff] [blame] | 5429 | CC = Cond.getOperand(0).getOperand(0); | 
| Dale Johannesen | e4d209d | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 5430 | Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(), | 
| Evan Cheng | 370e534 | 2008-12-03 08:38:43 +0000 | [diff] [blame] | 5431 | Chain, Dest, CC, Cmp); | 
|  | 5432 | CC = Cond.getOperand(1).getOperand(0); | 
|  | 5433 | Cond = Cmp; | 
|  | 5434 | addTest = false; | 
|  | 5435 | } | 
|  | 5436 | } else { // ISD::AND | 
|  | 5437 | // Also, recognize the pattern generated by an FCMP_OEQ. We can emit | 
|  | 5438 | // two branches instead of an explicit AND instruction with a | 
|  | 5439 | // separate test. However, we only do this if this block doesn't | 
|  | 5440 | // have a fall-through edge, because this requires an explicit | 
|  | 5441 | // jmp when the condition is false. | 
|  | 5442 | if (Cmp == Cond.getOperand(1).getOperand(1) && | 
| Dan Gohman | 076aee3 | 2009-03-04 19:44:21 +0000 | [diff] [blame] | 5443 | isX86LogicalCmp(Cmp) && | 
| Evan Cheng | 370e534 | 2008-12-03 08:38:43 +0000 | [diff] [blame] | 5444 | Op.getNode()->hasOneUse()) { | 
|  | 5445 | X86::CondCode CCode = | 
|  | 5446 | (X86::CondCode)Cond.getOperand(0).getConstantOperandVal(0); | 
|  | 5447 | CCode = X86::GetOppositeBranchCondition(CCode); | 
|  | 5448 | CC = DAG.getConstant(CCode, MVT::i8); | 
|  | 5449 | SDValue User = SDValue(*Op.getNode()->use_begin(), 0); | 
|  | 5450 | // Look for an unconditional branch following this conditional branch. | 
|  | 5451 | // We need this because we need to reverse the successors in order | 
|  | 5452 | // to implement FCMP_OEQ. | 
|  | 5453 | if (User.getOpcode() == ISD::BR) { | 
|  | 5454 | SDValue FalseBB = User.getOperand(1); | 
|  | 5455 | SDValue NewBR = | 
|  | 5456 | DAG.UpdateNodeOperands(User, User.getOperand(0), Dest); | 
|  | 5457 | assert(NewBR == User); | 
|  | 5458 | Dest = FalseBB; | 
| Dan Gohman | 279c22e | 2008-10-21 03:29:32 +0000 | [diff] [blame] | 5459 |  | 
| Dale Johannesen | e4d209d | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 5460 | Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(), | 
| Evan Cheng | 370e534 | 2008-12-03 08:38:43 +0000 | [diff] [blame] | 5461 | Chain, Dest, CC, Cmp); | 
|  | 5462 | X86::CondCode CCode = | 
|  | 5463 | (X86::CondCode)Cond.getOperand(1).getConstantOperandVal(0); | 
|  | 5464 | CCode = X86::GetOppositeBranchCondition(CCode); | 
|  | 5465 | CC = DAG.getConstant(CCode, MVT::i8); | 
|  | 5466 | Cond = Cmp; | 
|  | 5467 | addTest = false; | 
|  | 5468 | } | 
|  | 5469 | } | 
| Dan Gohman | 279c22e | 2008-10-21 03:29:32 +0000 | [diff] [blame] | 5470 | } | 
| Evan Cheng | 67ad9db | 2009-02-02 08:07:36 +0000 | [diff] [blame] | 5471 | } else if (Cond.hasOneUse() && isXor1OfSetCC(Cond)) { | 
|  | 5472 | // Recognize for xorb (setcc), 1 patterns. The xor inverts the condition. | 
|  | 5473 | // It should be transformed during dag combiner except when the condition | 
|  | 5474 | // is set by a arithmetics with overflow node. | 
|  | 5475 | X86::CondCode CCode = | 
|  | 5476 | (X86::CondCode)Cond.getOperand(0).getConstantOperandVal(0); | 
|  | 5477 | CCode = X86::GetOppositeBranchCondition(CCode); | 
|  | 5478 | CC = DAG.getConstant(CCode, MVT::i8); | 
|  | 5479 | Cond = Cond.getOperand(0).getOperand(1); | 
|  | 5480 | addTest = false; | 
| Dan Gohman | 279c22e | 2008-10-21 03:29:32 +0000 | [diff] [blame] | 5481 | } | 
| Evan Cheng | 0488db9 | 2007-09-25 01:57:46 +0000 | [diff] [blame] | 5482 | } | 
|  | 5483 |  | 
|  | 5484 | if (addTest) { | 
|  | 5485 | CC = DAG.getConstant(X86::COND_NE, MVT::i8); | 
| Dan Gohman | 3112581 | 2009-03-07 01:58:32 +0000 | [diff] [blame] | 5486 | Cond = EmitTest(Cond, X86::COND_NE, DAG); | 
| Evan Cheng | 0488db9 | 2007-09-25 01:57:46 +0000 | [diff] [blame] | 5487 | } | 
| Dale Johannesen | e4d209d | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 5488 | return DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(), | 
| Dan Gohman | 279c22e | 2008-10-21 03:29:32 +0000 | [diff] [blame] | 5489 | Chain, Dest, CC, Cond); | 
| Evan Cheng | 0488db9 | 2007-09-25 01:57:46 +0000 | [diff] [blame] | 5490 | } | 
|  | 5491 |  | 
| Anton Korobeynikov | e060b53 | 2007-04-17 19:34:00 +0000 | [diff] [blame] | 5492 |  | 
|  | 5493 | // Lower dynamic stack allocation to _alloca call for Cygwin/Mingw targets. | 
|  | 5494 | // Calls to _alloca is needed to probe the stack when allocating more than 4k | 
|  | 5495 | // bytes in one go. Touching the stack at 4K increments is necessary to ensure | 
|  | 5496 | // that the guard pages used by the OS virtual memory manager are allocated in | 
|  | 5497 | // correct sequence. | 
| Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 5498 | SDValue | 
|  | 5499 | X86TargetLowering::LowerDYNAMIC_STACKALLOC(SDValue Op, | 
| Anton Korobeynikov | 4304bcc | 2007-07-05 20:36:08 +0000 | [diff] [blame] | 5500 | SelectionDAG &DAG) { | 
| Anton Korobeynikov | e060b53 | 2007-04-17 19:34:00 +0000 | [diff] [blame] | 5501 | assert(Subtarget->isTargetCygMing() && | 
|  | 5502 | "This should be used only on Cygwin/Mingw targets"); | 
| Dale Johannesen | 6f38cb6 | 2009-02-07 19:59:05 +0000 | [diff] [blame] | 5503 | DebugLoc dl = Op.getDebugLoc(); | 
| Anton Korobeynikov | 096b461 | 2008-06-11 20:16:42 +0000 | [diff] [blame] | 5504 |  | 
| Anton Korobeynikov | 57fc00d | 2007-04-17 09:20:00 +0000 | [diff] [blame] | 5505 | // Get the inputs. | 
| Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 5506 | SDValue Chain = Op.getOperand(0); | 
|  | 5507 | SDValue Size  = Op.getOperand(1); | 
| Anton Korobeynikov | 57fc00d | 2007-04-17 09:20:00 +0000 | [diff] [blame] | 5508 | // FIXME: Ensure alignment here | 
|  | 5509 |  | 
| Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 5510 | SDValue Flag; | 
| Anton Korobeynikov | 096b461 | 2008-06-11 20:16:42 +0000 | [diff] [blame] | 5511 |  | 
| Duncan Sands | 83ec4b6 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 5512 | MVT IntPtr = getPointerTy(); | 
|  | 5513 | MVT SPTy = Subtarget->is64Bit() ? MVT::i64 : MVT::i32; | 
| Anton Korobeynikov | 57fc00d | 2007-04-17 09:20:00 +0000 | [diff] [blame] | 5514 |  | 
| Chris Lattner | e563bbc | 2008-10-11 22:08:30 +0000 | [diff] [blame] | 5515 | Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(0, true)); | 
| Anton Korobeynikov | 096b461 | 2008-06-11 20:16:42 +0000 | [diff] [blame] | 5516 |  | 
| Dale Johannesen | dd64c41 | 2009-02-04 00:33:20 +0000 | [diff] [blame] | 5517 | Chain = DAG.getCopyToReg(Chain, dl, X86::EAX, Size, Flag); | 
| Anton Korobeynikov | 4304bcc | 2007-07-05 20:36:08 +0000 | [diff] [blame] | 5518 | Flag = Chain.getValue(1); | 
|  | 5519 |  | 
|  | 5520 | SDVTList  NodeTys = DAG.getVTList(MVT::Other, MVT::Flag); | 
| Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 5521 | SDValue Ops[] = { Chain, | 
| Bill Wendling | 056292f | 2008-09-16 21:48:12 +0000 | [diff] [blame] | 5522 | DAG.getTargetExternalSymbol("_alloca", IntPtr), | 
| Anton Korobeynikov | 4304bcc | 2007-07-05 20:36:08 +0000 | [diff] [blame] | 5523 | DAG.getRegister(X86::EAX, IntPtr), | 
| Anton Korobeynikov | 096b461 | 2008-06-11 20:16:42 +0000 | [diff] [blame] | 5524 | DAG.getRegister(X86StackPtr, SPTy), | 
| Anton Korobeynikov | 4304bcc | 2007-07-05 20:36:08 +0000 | [diff] [blame] | 5525 | Flag }; | 
| Dale Johannesen | e4d209d | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 5526 | Chain = DAG.getNode(X86ISD::CALL, dl, NodeTys, Ops, 5); | 
| Anton Korobeynikov | 4304bcc | 2007-07-05 20:36:08 +0000 | [diff] [blame] | 5527 | Flag = Chain.getValue(1); | 
|  | 5528 |  | 
| Anton Korobeynikov | 096b461 | 2008-06-11 20:16:42 +0000 | [diff] [blame] | 5529 | Chain = DAG.getCALLSEQ_END(Chain, | 
| Chris Lattner | e563bbc | 2008-10-11 22:08:30 +0000 | [diff] [blame] | 5530 | DAG.getIntPtrConstant(0, true), | 
|  | 5531 | DAG.getIntPtrConstant(0, true), | 
| Anton Korobeynikov | 096b461 | 2008-06-11 20:16:42 +0000 | [diff] [blame] | 5532 | Flag); | 
|  | 5533 |  | 
| Dale Johannesen | dd64c41 | 2009-02-04 00:33:20 +0000 | [diff] [blame] | 5534 | Chain = DAG.getCopyFromReg(Chain, dl, X86StackPtr, SPTy).getValue(1); | 
| Anton Korobeynikov | 096b461 | 2008-06-11 20:16:42 +0000 | [diff] [blame] | 5535 |  | 
| Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 5536 | SDValue Ops1[2] = { Chain.getValue(0), Chain }; | 
| Dale Johannesen | e4d209d | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 5537 | return DAG.getMergeValues(Ops1, 2, dl); | 
| Anton Korobeynikov | 57fc00d | 2007-04-17 09:20:00 +0000 | [diff] [blame] | 5538 | } | 
|  | 5539 |  | 
| Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 5540 | SDValue | 
| Dale Johannesen | 0f502f6 | 2009-02-03 22:26:09 +0000 | [diff] [blame] | 5541 | X86TargetLowering::EmitTargetCodeForMemset(SelectionDAG &DAG, DebugLoc dl, | 
| Bill Wendling | 6f287b2 | 2008-09-30 21:22:07 +0000 | [diff] [blame] | 5542 | SDValue Chain, | 
|  | 5543 | SDValue Dst, SDValue Src, | 
|  | 5544 | SDValue Size, unsigned Align, | 
|  | 5545 | const Value *DstSV, | 
| Bill Wendling | 6158d84 | 2008-10-01 00:59:58 +0000 | [diff] [blame] | 5546 | uint64_t DstSVOff) { | 
| Dan Gohman | 707e018 | 2008-04-12 04:36:06 +0000 | [diff] [blame] | 5547 | ConstantSDNode *ConstantSize = dyn_cast<ConstantSDNode>(Size); | 
| Evan Cheng | 0db9fe6 | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 5548 |  | 
| Bill Wendling | 6f287b2 | 2008-09-30 21:22:07 +0000 | [diff] [blame] | 5549 | // If not DWORD aligned or size is more than the threshold, call the library. | 
|  | 5550 | // The libc version is likely to be faster for these cases. It can use the | 
|  | 5551 | // address value and run time information about the CPU. | 
| Evan Cheng | 1887c1c | 2008-08-21 21:00:15 +0000 | [diff] [blame] | 5552 | if ((Align & 3) != 0 || | 
| Dan Gohman | 707e018 | 2008-04-12 04:36:06 +0000 | [diff] [blame] | 5553 | !ConstantSize || | 
| Dan Gohman | f5aeb1a | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 5554 | ConstantSize->getZExtValue() > | 
|  | 5555 | getSubtarget()->getMaxInlineSizeThreshold()) { | 
| Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 5556 | SDValue InFlag(0, 0); | 
| Dan Gohman | 68d599d | 2008-04-01 20:38:36 +0000 | [diff] [blame] | 5557 |  | 
|  | 5558 | // Check to see if there is a specialized entry-point for memory zeroing. | 
| Dan Gohman | 707e018 | 2008-04-12 04:36:06 +0000 | [diff] [blame] | 5559 | ConstantSDNode *V = dyn_cast<ConstantSDNode>(Src); | 
| Bill Wendling | 6f287b2 | 2008-09-30 21:22:07 +0000 | [diff] [blame] | 5560 |  | 
| Bill Wendling | 6158d84 | 2008-10-01 00:59:58 +0000 | [diff] [blame] | 5561 | if (const char *bzeroEntry =  V && | 
|  | 5562 | V->isNullValue() ? Subtarget->getBZeroEntry() : 0) { | 
|  | 5563 | MVT IntPtr = getPointerTy(); | 
|  | 5564 | const Type *IntPtrTy = TD->getIntPtrType(); | 
| Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 5565 | TargetLowering::ArgListTy Args; | 
| Bill Wendling | 6158d84 | 2008-10-01 00:59:58 +0000 | [diff] [blame] | 5566 | TargetLowering::ArgListEntry Entry; | 
|  | 5567 | Entry.Node = Dst; | 
|  | 5568 | Entry.Ty = IntPtrTy; | 
|  | 5569 | Args.push_back(Entry); | 
|  | 5570 | Entry.Node = Size; | 
|  | 5571 | Args.push_back(Entry); | 
|  | 5572 | std::pair<SDValue,SDValue> CallResult = | 
| Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 5573 | LowerCallTo(Chain, Type::VoidTy, false, false, false, false, | 
|  | 5574 | CallingConv::C, false, | 
| Dale Johannesen | 0f502f6 | 2009-02-03 22:26:09 +0000 | [diff] [blame] | 5575 | DAG.getExternalSymbol(bzeroEntry, IntPtr), Args, DAG, dl); | 
| Bill Wendling | 6158d84 | 2008-10-01 00:59:58 +0000 | [diff] [blame] | 5576 | return CallResult.second; | 
| Dan Gohman | 68d599d | 2008-04-01 20:38:36 +0000 | [diff] [blame] | 5577 | } | 
|  | 5578 |  | 
| Dan Gohman | 707e018 | 2008-04-12 04:36:06 +0000 | [diff] [blame] | 5579 | // Otherwise have the target-independent code call memset. | 
| Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 5580 | return SDValue(); | 
| Evan Cheng | 48090aa | 2006-03-21 23:01:21 +0000 | [diff] [blame] | 5581 | } | 
| Evan Cheng | b9df0ca | 2006-03-22 02:53:00 +0000 | [diff] [blame] | 5582 |  | 
| Dan Gohman | f5aeb1a | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 5583 | uint64_t SizeVal = ConstantSize->getZExtValue(); | 
| Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 5584 | SDValue InFlag(0, 0); | 
| Duncan Sands | 83ec4b6 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 5585 | MVT AVT; | 
| Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 5586 | SDValue Count; | 
| Dan Gohman | 707e018 | 2008-04-12 04:36:06 +0000 | [diff] [blame] | 5587 | ConstantSDNode *ValC = dyn_cast<ConstantSDNode>(Src); | 
| Evan Cheng | 0db9fe6 | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 5588 | unsigned BytesLeft = 0; | 
|  | 5589 | bool TwoRepStos = false; | 
|  | 5590 | if (ValC) { | 
|  | 5591 | unsigned ValReg; | 
| Dan Gohman | f5aeb1a | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 5592 | uint64_t Val = ValC->getZExtValue() & 255; | 
| Evan Cheng | 5ced1d8 | 2006-04-06 23:23:56 +0000 | [diff] [blame] | 5593 |  | 
| Evan Cheng | 0db9fe6 | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 5594 | // If the value is a constant, then we can potentially use larger sets. | 
|  | 5595 | switch (Align & 3) { | 
| Evan Cheng | 1887c1c | 2008-08-21 21:00:15 +0000 | [diff] [blame] | 5596 | case 2:   // WORD aligned | 
|  | 5597 | AVT = MVT::i16; | 
|  | 5598 | ValReg = X86::AX; | 
|  | 5599 | Val = (Val << 8) | Val; | 
|  | 5600 | break; | 
|  | 5601 | case 0:  // DWORD aligned | 
|  | 5602 | AVT = MVT::i32; | 
|  | 5603 | ValReg = X86::EAX; | 
|  | 5604 | Val = (Val << 8)  | Val; | 
|  | 5605 | Val = (Val << 16) | Val; | 
|  | 5606 | if (Subtarget->is64Bit() && ((Align & 0x7) == 0)) {  // QWORD aligned | 
|  | 5607 | AVT = MVT::i64; | 
|  | 5608 | ValReg = X86::RAX; | 
|  | 5609 | Val = (Val << 32) | Val; | 
|  | 5610 | } | 
|  | 5611 | break; | 
|  | 5612 | default:  // Byte aligned | 
|  | 5613 | AVT = MVT::i8; | 
|  | 5614 | ValReg = X86::AL; | 
|  | 5615 | Count = DAG.getIntPtrConstant(SizeVal); | 
|  | 5616 | break; | 
| Evan Cheng | 80d428c | 2006-04-19 22:48:17 +0000 | [diff] [blame] | 5617 | } | 
|  | 5618 |  | 
| Duncan Sands | 8e4eb09 | 2008-06-08 20:54:56 +0000 | [diff] [blame] | 5619 | if (AVT.bitsGT(MVT::i8)) { | 
| Duncan Sands | 83ec4b6 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 5620 | unsigned UBytes = AVT.getSizeInBits() / 8; | 
| Dan Gohman | 707e018 | 2008-04-12 04:36:06 +0000 | [diff] [blame] | 5621 | Count = DAG.getIntPtrConstant(SizeVal / UBytes); | 
|  | 5622 | BytesLeft = SizeVal % UBytes; | 
| Evan Cheng | 25ab690 | 2006-09-08 06:48:29 +0000 | [diff] [blame] | 5623 | } | 
|  | 5624 |  | 
| Dale Johannesen | 0f502f6 | 2009-02-03 22:26:09 +0000 | [diff] [blame] | 5625 | Chain  = DAG.getCopyToReg(Chain, dl, ValReg, DAG.getConstant(Val, AVT), | 
| Evan Cheng | 0db9fe6 | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 5626 | InFlag); | 
|  | 5627 | InFlag = Chain.getValue(1); | 
|  | 5628 | } else { | 
|  | 5629 | AVT = MVT::i8; | 
| Dan Gohman | bcda285 | 2008-04-16 01:32:32 +0000 | [diff] [blame] | 5630 | Count  = DAG.getIntPtrConstant(SizeVal); | 
| Dale Johannesen | 0f502f6 | 2009-02-03 22:26:09 +0000 | [diff] [blame] | 5631 | Chain  = DAG.getCopyToReg(Chain, dl, X86::AL, Src, InFlag); | 
| Evan Cheng | 0db9fe6 | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 5632 | InFlag = Chain.getValue(1); | 
| Evan Cheng | b9df0ca | 2006-03-22 02:53:00 +0000 | [diff] [blame] | 5633 | } | 
| Evan Cheng | c78d3b4 | 2006-04-24 18:01:45 +0000 | [diff] [blame] | 5634 |  | 
| Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 5635 | Chain  = DAG.getCopyToReg(Chain, dl, Subtarget->is64Bit() ? X86::RCX : | 
| Dale Johannesen | 0f502f6 | 2009-02-03 22:26:09 +0000 | [diff] [blame] | 5636 | X86::ECX, | 
| Evan Cheng | 25ab690 | 2006-09-08 06:48:29 +0000 | [diff] [blame] | 5637 | Count, InFlag); | 
| Evan Cheng | 0db9fe6 | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 5638 | InFlag = Chain.getValue(1); | 
| Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 5639 | Chain  = DAG.getCopyToReg(Chain, dl, Subtarget->is64Bit() ? X86::RDI : | 
| Dale Johannesen | 0f502f6 | 2009-02-03 22:26:09 +0000 | [diff] [blame] | 5640 | X86::EDI, | 
| Dan Gohman | 707e018 | 2008-04-12 04:36:06 +0000 | [diff] [blame] | 5641 | Dst, InFlag); | 
| Evan Cheng | 0db9fe6 | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 5642 | InFlag = Chain.getValue(1); | 
| Evan Cheng | a0b3afb | 2006-03-27 07:00:16 +0000 | [diff] [blame] | 5643 |  | 
| Chris Lattner | d96d072 | 2007-02-25 06:40:16 +0000 | [diff] [blame] | 5644 | SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag); | 
| Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 5645 | SmallVector<SDValue, 8> Ops; | 
| Evan Cheng | 0db9fe6 | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 5646 | Ops.push_back(Chain); | 
|  | 5647 | Ops.push_back(DAG.getValueType(AVT)); | 
|  | 5648 | Ops.push_back(InFlag); | 
| Dale Johannesen | 0f502f6 | 2009-02-03 22:26:09 +0000 | [diff] [blame] | 5649 | Chain  = DAG.getNode(X86ISD::REP_STOS, dl, Tys, &Ops[0], Ops.size()); | 
| Evan Cheng | c78d3b4 | 2006-04-24 18:01:45 +0000 | [diff] [blame] | 5650 |  | 
| Evan Cheng | 0db9fe6 | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 5651 | if (TwoRepStos) { | 
|  | 5652 | InFlag = Chain.getValue(1); | 
| Dan Gohman | 707e018 | 2008-04-12 04:36:06 +0000 | [diff] [blame] | 5653 | Count  = Size; | 
| Duncan Sands | 83ec4b6 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 5654 | MVT CVT = Count.getValueType(); | 
| Dale Johannesen | 0f502f6 | 2009-02-03 22:26:09 +0000 | [diff] [blame] | 5655 | SDValue Left = DAG.getNode(ISD::AND, dl, CVT, Count, | 
| Evan Cheng | 25ab690 | 2006-09-08 06:48:29 +0000 | [diff] [blame] | 5656 | DAG.getConstant((AVT == MVT::i64) ? 7 : 3, CVT)); | 
| Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 5657 | Chain  = DAG.getCopyToReg(Chain, dl, (CVT == MVT::i64) ? X86::RCX : | 
| Dale Johannesen | 0f502f6 | 2009-02-03 22:26:09 +0000 | [diff] [blame] | 5658 | X86::ECX, | 
| Evan Cheng | 25ab690 | 2006-09-08 06:48:29 +0000 | [diff] [blame] | 5659 | Left, InFlag); | 
| Evan Cheng | 0db9fe6 | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 5660 | InFlag = Chain.getValue(1); | 
| Chris Lattner | d96d072 | 2007-02-25 06:40:16 +0000 | [diff] [blame] | 5661 | Tys = DAG.getVTList(MVT::Other, MVT::Flag); | 
| Evan Cheng | 0db9fe6 | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 5662 | Ops.clear(); | 
|  | 5663 | Ops.push_back(Chain); | 
|  | 5664 | Ops.push_back(DAG.getValueType(MVT::i8)); | 
|  | 5665 | Ops.push_back(InFlag); | 
| Dale Johannesen | 0f502f6 | 2009-02-03 22:26:09 +0000 | [diff] [blame] | 5666 | Chain  = DAG.getNode(X86ISD::REP_STOS, dl, Tys, &Ops[0], Ops.size()); | 
| Evan Cheng | 0db9fe6 | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 5667 | } else if (BytesLeft) { | 
| Dan Gohman | 707e018 | 2008-04-12 04:36:06 +0000 | [diff] [blame] | 5668 | // Handle the last 1 - 7 bytes. | 
|  | 5669 | unsigned Offset = SizeVal - BytesLeft; | 
| Duncan Sands | 83ec4b6 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 5670 | MVT AddrVT = Dst.getValueType(); | 
|  | 5671 | MVT SizeVT = Size.getValueType(); | 
| Dan Gohman | 707e018 | 2008-04-12 04:36:06 +0000 | [diff] [blame] | 5672 |  | 
| Dale Johannesen | 0f502f6 | 2009-02-03 22:26:09 +0000 | [diff] [blame] | 5673 | Chain = DAG.getMemset(Chain, dl, | 
|  | 5674 | DAG.getNode(ISD::ADD, dl, AddrVT, Dst, | 
| Dan Gohman | 707e018 | 2008-04-12 04:36:06 +0000 | [diff] [blame] | 5675 | DAG.getConstant(Offset, AddrVT)), | 
|  | 5676 | Src, | 
|  | 5677 | DAG.getConstant(BytesLeft, SizeVT), | 
| Dan Gohman | 1f13c68 | 2008-04-28 17:15:20 +0000 | [diff] [blame] | 5678 | Align, DstSV, DstSVOff + Offset); | 
| Evan Cheng | 386031a | 2006-03-24 07:29:27 +0000 | [diff] [blame] | 5679 | } | 
| Evan Cheng | 11e15b3 | 2006-04-03 20:53:28 +0000 | [diff] [blame] | 5680 |  | 
| Dan Gohman | 707e018 | 2008-04-12 04:36:06 +0000 | [diff] [blame] | 5681 | // TODO: Use a Tokenfactor, as in memcpy, instead of a single chain. | 
| Evan Cheng | 0db9fe6 | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 5682 | return Chain; | 
|  | 5683 | } | 
| Evan Cheng | 11e15b3 | 2006-04-03 20:53:28 +0000 | [diff] [blame] | 5684 |  | 
| Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 5685 | SDValue | 
| Dale Johannesen | 0f502f6 | 2009-02-03 22:26:09 +0000 | [diff] [blame] | 5686 | X86TargetLowering::EmitTargetCodeForMemcpy(SelectionDAG &DAG, DebugLoc dl, | 
| Evan Cheng | 1887c1c | 2008-08-21 21:00:15 +0000 | [diff] [blame] | 5687 | SDValue Chain, SDValue Dst, SDValue Src, | 
|  | 5688 | SDValue Size, unsigned Align, | 
|  | 5689 | bool AlwaysInline, | 
|  | 5690 | const Value *DstSV, uint64_t DstSVOff, | 
| Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 5691 | const Value *SrcSV, uint64_t SrcSVOff) { | 
| Dan Gohman | 707e018 | 2008-04-12 04:36:06 +0000 | [diff] [blame] | 5692 | // This requires the copy size to be a constant, preferrably | 
|  | 5693 | // within a subtarget-specific limit. | 
|  | 5694 | ConstantSDNode *ConstantSize = dyn_cast<ConstantSDNode>(Size); | 
|  | 5695 | if (!ConstantSize) | 
| Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 5696 | return SDValue(); | 
| Dan Gohman | f5aeb1a | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 5697 | uint64_t SizeVal = ConstantSize->getZExtValue(); | 
| Dan Gohman | 707e018 | 2008-04-12 04:36:06 +0000 | [diff] [blame] | 5698 | if (!AlwaysInline && SizeVal > getSubtarget()->getMaxInlineSizeThreshold()) | 
| Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 5699 | return SDValue(); | 
| Dan Gohman | 707e018 | 2008-04-12 04:36:06 +0000 | [diff] [blame] | 5700 |  | 
| Evan Cheng | 1887c1c | 2008-08-21 21:00:15 +0000 | [diff] [blame] | 5701 | /// If not DWORD aligned, call the library. | 
|  | 5702 | if ((Align & 3) != 0) | 
|  | 5703 | return SDValue(); | 
|  | 5704 |  | 
|  | 5705 | // DWORD aligned | 
|  | 5706 | MVT AVT = MVT::i32; | 
|  | 5707 | if (Subtarget->is64Bit() && ((Align & 0x7) == 0))  // QWORD aligned | 
| Dan Gohman | 707e018 | 2008-04-12 04:36:06 +0000 | [diff] [blame] | 5708 | AVT = MVT::i64; | 
| Evan Cheng | 0db9fe6 | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 5709 |  | 
| Duncan Sands | 83ec4b6 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 5710 | unsigned UBytes = AVT.getSizeInBits() / 8; | 
| Dan Gohman | 707e018 | 2008-04-12 04:36:06 +0000 | [diff] [blame] | 5711 | unsigned CountVal = SizeVal / UBytes; | 
| Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 5712 | SDValue Count = DAG.getIntPtrConstant(CountVal); | 
| Evan Cheng | 1887c1c | 2008-08-21 21:00:15 +0000 | [diff] [blame] | 5713 | unsigned BytesLeft = SizeVal % UBytes; | 
| Evan Cheng | 25ab690 | 2006-09-08 06:48:29 +0000 | [diff] [blame] | 5714 |  | 
| Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 5715 | SDValue InFlag(0, 0); | 
| Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 5716 | Chain  = DAG.getCopyToReg(Chain, dl, Subtarget->is64Bit() ? X86::RCX : | 
| Dale Johannesen | 0f502f6 | 2009-02-03 22:26:09 +0000 | [diff] [blame] | 5717 | X86::ECX, | 
| Evan Cheng | 25ab690 | 2006-09-08 06:48:29 +0000 | [diff] [blame] | 5718 | Count, InFlag); | 
| Evan Cheng | 0db9fe6 | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 5719 | InFlag = Chain.getValue(1); | 
| Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 5720 | Chain  = DAG.getCopyToReg(Chain, dl, Subtarget->is64Bit() ? X86::RDI : | 
| Dale Johannesen | 0f502f6 | 2009-02-03 22:26:09 +0000 | [diff] [blame] | 5721 | X86::EDI, | 
| Dan Gohman | 707e018 | 2008-04-12 04:36:06 +0000 | [diff] [blame] | 5722 | Dst, InFlag); | 
| Evan Cheng | 0db9fe6 | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 5723 | InFlag = Chain.getValue(1); | 
| Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 5724 | Chain  = DAG.getCopyToReg(Chain, dl, Subtarget->is64Bit() ? X86::RSI : | 
| Dale Johannesen | 0f502f6 | 2009-02-03 22:26:09 +0000 | [diff] [blame] | 5725 | X86::ESI, | 
| Dan Gohman | 707e018 | 2008-04-12 04:36:06 +0000 | [diff] [blame] | 5726 | Src, InFlag); | 
| Evan Cheng | 0db9fe6 | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 5727 | InFlag = Chain.getValue(1); | 
|  | 5728 |  | 
| Chris Lattner | d96d072 | 2007-02-25 06:40:16 +0000 | [diff] [blame] | 5729 | SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag); | 
| Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 5730 | SmallVector<SDValue, 8> Ops; | 
| Evan Cheng | 0db9fe6 | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 5731 | Ops.push_back(Chain); | 
|  | 5732 | Ops.push_back(DAG.getValueType(AVT)); | 
|  | 5733 | Ops.push_back(InFlag); | 
| Dale Johannesen | 0f502f6 | 2009-02-03 22:26:09 +0000 | [diff] [blame] | 5734 | SDValue RepMovs = DAG.getNode(X86ISD::REP_MOVS, dl, Tys, &Ops[0], Ops.size()); | 
| Evan Cheng | 0db9fe6 | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 5735 |  | 
| Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 5736 | SmallVector<SDValue, 4> Results; | 
| Evan Cheng | 2749c72 | 2008-04-25 00:26:43 +0000 | [diff] [blame] | 5737 | Results.push_back(RepMovs); | 
| Rafael Espindola | 068317b | 2007-09-28 12:53:01 +0000 | [diff] [blame] | 5738 | if (BytesLeft) { | 
| Dan Gohman | 707e018 | 2008-04-12 04:36:06 +0000 | [diff] [blame] | 5739 | // Handle the last 1 - 7 bytes. | 
|  | 5740 | unsigned Offset = SizeVal - BytesLeft; | 
| Duncan Sands | 83ec4b6 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 5741 | MVT DstVT = Dst.getValueType(); | 
|  | 5742 | MVT SrcVT = Src.getValueType(); | 
|  | 5743 | MVT SizeVT = Size.getValueType(); | 
| Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 5744 | Results.push_back(DAG.getMemcpy(Chain, dl, | 
| Dale Johannesen | 0f502f6 | 2009-02-03 22:26:09 +0000 | [diff] [blame] | 5745 | DAG.getNode(ISD::ADD, dl, DstVT, Dst, | 
| Evan Cheng | 2749c72 | 2008-04-25 00:26:43 +0000 | [diff] [blame] | 5746 | DAG.getConstant(Offset, DstVT)), | 
| Dale Johannesen | 0f502f6 | 2009-02-03 22:26:09 +0000 | [diff] [blame] | 5747 | DAG.getNode(ISD::ADD, dl, SrcVT, Src, | 
| Evan Cheng | 2749c72 | 2008-04-25 00:26:43 +0000 | [diff] [blame] | 5748 | DAG.getConstant(Offset, SrcVT)), | 
| Dan Gohman | 707e018 | 2008-04-12 04:36:06 +0000 | [diff] [blame] | 5749 | DAG.getConstant(BytesLeft, SizeVT), | 
|  | 5750 | Align, AlwaysInline, | 
| Dan Gohman | 1f13c68 | 2008-04-28 17:15:20 +0000 | [diff] [blame] | 5751 | DstSV, DstSVOff + Offset, | 
|  | 5752 | SrcSV, SrcSVOff + Offset)); | 
| Evan Cheng | b067a1e | 2006-03-31 19:22:53 +0000 | [diff] [blame] | 5753 | } | 
| Evan Cheng | 0db9fe6 | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 5754 |  | 
| Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 5755 | return DAG.getNode(ISD::TokenFactor, dl, MVT::Other, | 
| Dale Johannesen | 0f502f6 | 2009-02-03 22:26:09 +0000 | [diff] [blame] | 5756 | &Results[0], Results.size()); | 
| Evan Cheng | 0db9fe6 | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 5757 | } | 
|  | 5758 |  | 
| Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 5759 | SDValue X86TargetLowering::LowerVASTART(SDValue Op, SelectionDAG &DAG) { | 
| Dan Gohman | 69de193 | 2008-02-06 22:27:42 +0000 | [diff] [blame] | 5760 | const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue(); | 
| Dale Johannesen | 6f38cb6 | 2009-02-07 19:59:05 +0000 | [diff] [blame] | 5761 | DebugLoc dl = Op.getDebugLoc(); | 
| Evan Cheng | 8b2794a | 2006-10-13 21:14:26 +0000 | [diff] [blame] | 5762 |  | 
| Evan Cheng | 25ab690 | 2006-09-08 06:48:29 +0000 | [diff] [blame] | 5763 | if (!Subtarget->is64Bit()) { | 
|  | 5764 | // vastart just stores the address of the VarArgsFrameIndex slot into the | 
|  | 5765 | // memory location argument. | 
| Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 5766 | SDValue FR = DAG.getFrameIndex(VarArgsFrameIndex, getPointerTy()); | 
| Dale Johannesen | e4d209d | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 5767 | return DAG.getStore(Op.getOperand(0), dl, FR, Op.getOperand(1), SV, 0); | 
| Evan Cheng | 25ab690 | 2006-09-08 06:48:29 +0000 | [diff] [blame] | 5768 | } | 
|  | 5769 |  | 
|  | 5770 | // __va_list_tag: | 
|  | 5771 | //   gp_offset         (0 - 6 * 8) | 
|  | 5772 | //   fp_offset         (48 - 48 + 8 * 16) | 
|  | 5773 | //   overflow_arg_area (point to parameters coming in memory). | 
|  | 5774 | //   reg_save_area | 
| Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 5775 | SmallVector<SDValue, 8> MemOps; | 
|  | 5776 | SDValue FIN = Op.getOperand(1); | 
| Evan Cheng | 25ab690 | 2006-09-08 06:48:29 +0000 | [diff] [blame] | 5777 | // Store gp_offset | 
| Dale Johannesen | e4d209d | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 5778 | SDValue Store = DAG.getStore(Op.getOperand(0), dl, | 
| Evan Cheng | 786225a | 2006-10-05 23:01:46 +0000 | [diff] [blame] | 5779 | DAG.getConstant(VarArgsGPOffset, MVT::i32), | 
| Dan Gohman | 69de193 | 2008-02-06 22:27:42 +0000 | [diff] [blame] | 5780 | FIN, SV, 0); | 
| Evan Cheng | 25ab690 | 2006-09-08 06:48:29 +0000 | [diff] [blame] | 5781 | MemOps.push_back(Store); | 
|  | 5782 |  | 
|  | 5783 | // Store fp_offset | 
| Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 5784 | FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(), | 
| Dale Johannesen | e4d209d | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 5785 | FIN, DAG.getIntPtrConstant(4)); | 
|  | 5786 | Store = DAG.getStore(Op.getOperand(0), dl, | 
| Evan Cheng | 786225a | 2006-10-05 23:01:46 +0000 | [diff] [blame] | 5787 | DAG.getConstant(VarArgsFPOffset, MVT::i32), | 
| Dan Gohman | 69de193 | 2008-02-06 22:27:42 +0000 | [diff] [blame] | 5788 | FIN, SV, 0); | 
| Evan Cheng | 25ab690 | 2006-09-08 06:48:29 +0000 | [diff] [blame] | 5789 | MemOps.push_back(Store); | 
|  | 5790 |  | 
|  | 5791 | // Store ptr to overflow_arg_area | 
| Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 5792 | FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(), | 
| Dale Johannesen | e4d209d | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 5793 | FIN, DAG.getIntPtrConstant(4)); | 
| Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 5794 | SDValue OVFIN = DAG.getFrameIndex(VarArgsFrameIndex, getPointerTy()); | 
| Dale Johannesen | e4d209d | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 5795 | Store = DAG.getStore(Op.getOperand(0), dl, OVFIN, FIN, SV, 0); | 
| Evan Cheng | 25ab690 | 2006-09-08 06:48:29 +0000 | [diff] [blame] | 5796 | MemOps.push_back(Store); | 
|  | 5797 |  | 
|  | 5798 | // Store ptr to reg_save_area. | 
| Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 5799 | FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(), | 
| Dale Johannesen | e4d209d | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 5800 | FIN, DAG.getIntPtrConstant(8)); | 
| Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 5801 | SDValue RSFIN = DAG.getFrameIndex(RegSaveFrameIndex, getPointerTy()); | 
| Dale Johannesen | e4d209d | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 5802 | Store = DAG.getStore(Op.getOperand(0), dl, RSFIN, FIN, SV, 0); | 
| Evan Cheng | 25ab690 | 2006-09-08 06:48:29 +0000 | [diff] [blame] | 5803 | MemOps.push_back(Store); | 
| Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 5804 | return DAG.getNode(ISD::TokenFactor, dl, MVT::Other, | 
| Dale Johannesen | e4d209d | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 5805 | &MemOps[0], MemOps.size()); | 
| Evan Cheng | 0db9fe6 | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 5806 | } | 
|  | 5807 |  | 
| Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 5808 | SDValue X86TargetLowering::LowerVAARG(SDValue Op, SelectionDAG &DAG) { | 
| Dan Gohman | 9018e83 | 2008-05-10 01:26:14 +0000 | [diff] [blame] | 5809 | // X86-64 va_list is a struct { i32, i32, i8*, i8* }. | 
|  | 5810 | assert(Subtarget->is64Bit() && "This code only handles 64-bit va_arg!"); | 
| Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 5811 | SDValue Chain = Op.getOperand(0); | 
|  | 5812 | SDValue SrcPtr = Op.getOperand(1); | 
|  | 5813 | SDValue SrcSV = Op.getOperand(2); | 
| Dan Gohman | 9018e83 | 2008-05-10 01:26:14 +0000 | [diff] [blame] | 5814 |  | 
|  | 5815 | assert(0 && "VAArgInst is not yet implemented for x86-64!"); | 
|  | 5816 | abort(); | 
| Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 5817 | return SDValue(); | 
| Dan Gohman | 9018e83 | 2008-05-10 01:26:14 +0000 | [diff] [blame] | 5818 | } | 
|  | 5819 |  | 
| Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 5820 | SDValue X86TargetLowering::LowerVACOPY(SDValue Op, SelectionDAG &DAG) { | 
| Evan Cheng | ae64219 | 2007-03-02 23:16:35 +0000 | [diff] [blame] | 5821 | // X86-64 va_list is a struct { i32, i32, i8*, i8* }. | 
| Dan Gohman | 2826913 | 2008-04-18 20:55:41 +0000 | [diff] [blame] | 5822 | assert(Subtarget->is64Bit() && "This code only handles 64-bit va_copy!"); | 
| Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 5823 | SDValue Chain = Op.getOperand(0); | 
|  | 5824 | SDValue DstPtr = Op.getOperand(1); | 
|  | 5825 | SDValue SrcPtr = Op.getOperand(2); | 
| Dan Gohman | 69de193 | 2008-02-06 22:27:42 +0000 | [diff] [blame] | 5826 | const Value *DstSV = cast<SrcValueSDNode>(Op.getOperand(3))->getValue(); | 
|  | 5827 | const Value *SrcSV = cast<SrcValueSDNode>(Op.getOperand(4))->getValue(); | 
| Dale Johannesen | 6f38cb6 | 2009-02-07 19:59:05 +0000 | [diff] [blame] | 5828 | DebugLoc dl = Op.getDebugLoc(); | 
| Evan Cheng | ae64219 | 2007-03-02 23:16:35 +0000 | [diff] [blame] | 5829 |  | 
| Dale Johannesen | dd64c41 | 2009-02-04 00:33:20 +0000 | [diff] [blame] | 5830 | return DAG.getMemcpy(Chain, dl, DstPtr, SrcPtr, | 
| Dan Gohman | 2826913 | 2008-04-18 20:55:41 +0000 | [diff] [blame] | 5831 | DAG.getIntPtrConstant(24), 8, false, | 
|  | 5832 | DstSV, 0, SrcSV, 0); | 
| Evan Cheng | ae64219 | 2007-03-02 23:16:35 +0000 | [diff] [blame] | 5833 | } | 
|  | 5834 |  | 
| Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 5835 | SDValue | 
|  | 5836 | X86TargetLowering::LowerINTRINSIC_WO_CHAIN(SDValue Op, SelectionDAG &DAG) { | 
| Dale Johannesen | 6f38cb6 | 2009-02-07 19:59:05 +0000 | [diff] [blame] | 5837 | DebugLoc dl = Op.getDebugLoc(); | 
| Dan Gohman | f5aeb1a | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 5838 | unsigned IntNo = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue(); | 
| Evan Cheng | 0db9fe6 | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 5839 | switch (IntNo) { | 
| Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 5840 | default: return SDValue();    // Don't custom lower most intrinsics. | 
| Evan Cheng | 5759f97 | 2008-05-04 09:15:50 +0000 | [diff] [blame] | 5841 | // Comparison intrinsics. | 
| Evan Cheng | 0db9fe6 | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 5842 | case Intrinsic::x86_sse_comieq_ss: | 
|  | 5843 | case Intrinsic::x86_sse_comilt_ss: | 
|  | 5844 | case Intrinsic::x86_sse_comile_ss: | 
|  | 5845 | case Intrinsic::x86_sse_comigt_ss: | 
|  | 5846 | case Intrinsic::x86_sse_comige_ss: | 
|  | 5847 | case Intrinsic::x86_sse_comineq_ss: | 
|  | 5848 | case Intrinsic::x86_sse_ucomieq_ss: | 
|  | 5849 | case Intrinsic::x86_sse_ucomilt_ss: | 
|  | 5850 | case Intrinsic::x86_sse_ucomile_ss: | 
|  | 5851 | case Intrinsic::x86_sse_ucomigt_ss: | 
|  | 5852 | case Intrinsic::x86_sse_ucomige_ss: | 
|  | 5853 | case Intrinsic::x86_sse_ucomineq_ss: | 
|  | 5854 | case Intrinsic::x86_sse2_comieq_sd: | 
|  | 5855 | case Intrinsic::x86_sse2_comilt_sd: | 
|  | 5856 | case Intrinsic::x86_sse2_comile_sd: | 
|  | 5857 | case Intrinsic::x86_sse2_comigt_sd: | 
|  | 5858 | case Intrinsic::x86_sse2_comige_sd: | 
|  | 5859 | case Intrinsic::x86_sse2_comineq_sd: | 
|  | 5860 | case Intrinsic::x86_sse2_ucomieq_sd: | 
|  | 5861 | case Intrinsic::x86_sse2_ucomilt_sd: | 
|  | 5862 | case Intrinsic::x86_sse2_ucomile_sd: | 
|  | 5863 | case Intrinsic::x86_sse2_ucomigt_sd: | 
|  | 5864 | case Intrinsic::x86_sse2_ucomige_sd: | 
|  | 5865 | case Intrinsic::x86_sse2_ucomineq_sd: { | 
|  | 5866 | unsigned Opc = 0; | 
|  | 5867 | ISD::CondCode CC = ISD::SETCC_INVALID; | 
|  | 5868 | switch (IntNo) { | 
|  | 5869 | default: break; | 
| Anton Korobeynikov | 12c49af | 2006-11-21 00:01:06 +0000 | [diff] [blame] | 5870 | case Intrinsic::x86_sse_comieq_ss: | 
|  | 5871 | case Intrinsic::x86_sse2_comieq_sd: | 
| Evan Cheng | 0db9fe6 | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 5872 | Opc = X86ISD::COMI; | 
|  | 5873 | CC = ISD::SETEQ; | 
|  | 5874 | break; | 
| Evan Cheng | 6be2c58 | 2006-04-05 23:38:46 +0000 | [diff] [blame] | 5875 | case Intrinsic::x86_sse_comilt_ss: | 
| Evan Cheng | 6be2c58 | 2006-04-05 23:38:46 +0000 | [diff] [blame] | 5876 | case Intrinsic::x86_sse2_comilt_sd: | 
| Evan Cheng | 0db9fe6 | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 5877 | Opc = X86ISD::COMI; | 
|  | 5878 | CC = ISD::SETLT; | 
|  | 5879 | break; | 
|  | 5880 | case Intrinsic::x86_sse_comile_ss: | 
| Evan Cheng | 6be2c58 | 2006-04-05 23:38:46 +0000 | [diff] [blame] | 5881 | case Intrinsic::x86_sse2_comile_sd: | 
| Evan Cheng | 0db9fe6 | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 5882 | Opc = X86ISD::COMI; | 
|  | 5883 | CC = ISD::SETLE; | 
|  | 5884 | break; | 
|  | 5885 | case Intrinsic::x86_sse_comigt_ss: | 
| Evan Cheng | 6be2c58 | 2006-04-05 23:38:46 +0000 | [diff] [blame] | 5886 | case Intrinsic::x86_sse2_comigt_sd: | 
| Evan Cheng | 0db9fe6 | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 5887 | Opc = X86ISD::COMI; | 
|  | 5888 | CC = ISD::SETGT; | 
|  | 5889 | break; | 
|  | 5890 | case Intrinsic::x86_sse_comige_ss: | 
| Evan Cheng | 6be2c58 | 2006-04-05 23:38:46 +0000 | [diff] [blame] | 5891 | case Intrinsic::x86_sse2_comige_sd: | 
| Evan Cheng | 0db9fe6 | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 5892 | Opc = X86ISD::COMI; | 
|  | 5893 | CC = ISD::SETGE; | 
|  | 5894 | break; | 
|  | 5895 | case Intrinsic::x86_sse_comineq_ss: | 
| Evan Cheng | 6be2c58 | 2006-04-05 23:38:46 +0000 | [diff] [blame] | 5896 | case Intrinsic::x86_sse2_comineq_sd: | 
| Evan Cheng | 0db9fe6 | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 5897 | Opc = X86ISD::COMI; | 
|  | 5898 | CC = ISD::SETNE; | 
|  | 5899 | break; | 
|  | 5900 | case Intrinsic::x86_sse_ucomieq_ss: | 
| Evan Cheng | 6be2c58 | 2006-04-05 23:38:46 +0000 | [diff] [blame] | 5901 | case Intrinsic::x86_sse2_ucomieq_sd: | 
| Evan Cheng | 0db9fe6 | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 5902 | Opc = X86ISD::UCOMI; | 
|  | 5903 | CC = ISD::SETEQ; | 
|  | 5904 | break; | 
|  | 5905 | case Intrinsic::x86_sse_ucomilt_ss: | 
| Evan Cheng | 6be2c58 | 2006-04-05 23:38:46 +0000 | [diff] [blame] | 5906 | case Intrinsic::x86_sse2_ucomilt_sd: | 
| Evan Cheng | 0db9fe6 | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 5907 | Opc = X86ISD::UCOMI; | 
|  | 5908 | CC = ISD::SETLT; | 
|  | 5909 | break; | 
|  | 5910 | case Intrinsic::x86_sse_ucomile_ss: | 
| Evan Cheng | 6be2c58 | 2006-04-05 23:38:46 +0000 | [diff] [blame] | 5911 | case Intrinsic::x86_sse2_ucomile_sd: | 
| Evan Cheng | 0db9fe6 | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 5912 | Opc = X86ISD::UCOMI; | 
|  | 5913 | CC = ISD::SETLE; | 
|  | 5914 | break; | 
|  | 5915 | case Intrinsic::x86_sse_ucomigt_ss: | 
| Evan Cheng | 6be2c58 | 2006-04-05 23:38:46 +0000 | [diff] [blame] | 5916 | case Intrinsic::x86_sse2_ucomigt_sd: | 
| Evan Cheng | 0db9fe6 | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 5917 | Opc = X86ISD::UCOMI; | 
|  | 5918 | CC = ISD::SETGT; | 
|  | 5919 | break; | 
|  | 5920 | case Intrinsic::x86_sse_ucomige_ss: | 
| Evan Cheng | 6be2c58 | 2006-04-05 23:38:46 +0000 | [diff] [blame] | 5921 | case Intrinsic::x86_sse2_ucomige_sd: | 
| Evan Cheng | 0db9fe6 | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 5922 | Opc = X86ISD::UCOMI; | 
|  | 5923 | CC = ISD::SETGE; | 
|  | 5924 | break; | 
|  | 5925 | case Intrinsic::x86_sse_ucomineq_ss: | 
|  | 5926 | case Intrinsic::x86_sse2_ucomineq_sd: | 
|  | 5927 | Opc = X86ISD::UCOMI; | 
|  | 5928 | CC = ISD::SETNE; | 
|  | 5929 | break; | 
| Evan Cheng | 6be2c58 | 2006-04-05 23:38:46 +0000 | [diff] [blame] | 5930 | } | 
| Evan Cheng | 734503b | 2006-09-11 02:19:56 +0000 | [diff] [blame] | 5931 |  | 
| Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 5932 | SDValue LHS = Op.getOperand(1); | 
|  | 5933 | SDValue RHS = Op.getOperand(2); | 
| Chris Lattner | 1c39d4c | 2008-12-24 23:53:05 +0000 | [diff] [blame] | 5934 | unsigned X86CC = TranslateX86CC(CC, true, LHS, RHS, DAG); | 
| Dale Johannesen | e4d209d | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 5935 | SDValue Cond = DAG.getNode(Opc, dl, MVT::i32, LHS, RHS); | 
|  | 5936 | SDValue SetCC = DAG.getNode(X86ISD::SETCC, dl, MVT::i8, | 
| Evan Cheng | 0ac3fc2 | 2008-08-17 19:22:34 +0000 | [diff] [blame] | 5937 | DAG.getConstant(X86CC, MVT::i8), Cond); | 
| Dale Johannesen | e4d209d | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 5938 | return DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, SetCC); | 
| Evan Cheng | 6be2c58 | 2006-04-05 23:38:46 +0000 | [diff] [blame] | 5939 | } | 
| Evan Cheng | 5759f97 | 2008-05-04 09:15:50 +0000 | [diff] [blame] | 5940 |  | 
|  | 5941 | // Fix vector shift instructions where the last operand is a non-immediate | 
|  | 5942 | // i32 value. | 
|  | 5943 | case Intrinsic::x86_sse2_pslli_w: | 
|  | 5944 | case Intrinsic::x86_sse2_pslli_d: | 
|  | 5945 | case Intrinsic::x86_sse2_pslli_q: | 
|  | 5946 | case Intrinsic::x86_sse2_psrli_w: | 
|  | 5947 | case Intrinsic::x86_sse2_psrli_d: | 
|  | 5948 | case Intrinsic::x86_sse2_psrli_q: | 
|  | 5949 | case Intrinsic::x86_sse2_psrai_w: | 
|  | 5950 | case Intrinsic::x86_sse2_psrai_d: | 
|  | 5951 | case Intrinsic::x86_mmx_pslli_w: | 
|  | 5952 | case Intrinsic::x86_mmx_pslli_d: | 
|  | 5953 | case Intrinsic::x86_mmx_pslli_q: | 
|  | 5954 | case Intrinsic::x86_mmx_psrli_w: | 
|  | 5955 | case Intrinsic::x86_mmx_psrli_d: | 
|  | 5956 | case Intrinsic::x86_mmx_psrli_q: | 
|  | 5957 | case Intrinsic::x86_mmx_psrai_w: | 
|  | 5958 | case Intrinsic::x86_mmx_psrai_d: { | 
| Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 5959 | SDValue ShAmt = Op.getOperand(2); | 
| Evan Cheng | 5759f97 | 2008-05-04 09:15:50 +0000 | [diff] [blame] | 5960 | if (isa<ConstantSDNode>(ShAmt)) | 
| Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 5961 | return SDValue(); | 
| Evan Cheng | 5759f97 | 2008-05-04 09:15:50 +0000 | [diff] [blame] | 5962 |  | 
|  | 5963 | unsigned NewIntNo = 0; | 
| Duncan Sands | 83ec4b6 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 5964 | MVT ShAmtVT = MVT::v4i32; | 
| Evan Cheng | 5759f97 | 2008-05-04 09:15:50 +0000 | [diff] [blame] | 5965 | switch (IntNo) { | 
|  | 5966 | case Intrinsic::x86_sse2_pslli_w: | 
|  | 5967 | NewIntNo = Intrinsic::x86_sse2_psll_w; | 
|  | 5968 | break; | 
|  | 5969 | case Intrinsic::x86_sse2_pslli_d: | 
|  | 5970 | NewIntNo = Intrinsic::x86_sse2_psll_d; | 
|  | 5971 | break; | 
|  | 5972 | case Intrinsic::x86_sse2_pslli_q: | 
|  | 5973 | NewIntNo = Intrinsic::x86_sse2_psll_q; | 
|  | 5974 | break; | 
|  | 5975 | case Intrinsic::x86_sse2_psrli_w: | 
|  | 5976 | NewIntNo = Intrinsic::x86_sse2_psrl_w; | 
|  | 5977 | break; | 
|  | 5978 | case Intrinsic::x86_sse2_psrli_d: | 
|  | 5979 | NewIntNo = Intrinsic::x86_sse2_psrl_d; | 
|  | 5980 | break; | 
|  | 5981 | case Intrinsic::x86_sse2_psrli_q: | 
|  | 5982 | NewIntNo = Intrinsic::x86_sse2_psrl_q; | 
|  | 5983 | break; | 
|  | 5984 | case Intrinsic::x86_sse2_psrai_w: | 
|  | 5985 | NewIntNo = Intrinsic::x86_sse2_psra_w; | 
|  | 5986 | break; | 
|  | 5987 | case Intrinsic::x86_sse2_psrai_d: | 
|  | 5988 | NewIntNo = Intrinsic::x86_sse2_psra_d; | 
|  | 5989 | break; | 
|  | 5990 | default: { | 
|  | 5991 | ShAmtVT = MVT::v2i32; | 
|  | 5992 | switch (IntNo) { | 
|  | 5993 | case Intrinsic::x86_mmx_pslli_w: | 
|  | 5994 | NewIntNo = Intrinsic::x86_mmx_psll_w; | 
|  | 5995 | break; | 
|  | 5996 | case Intrinsic::x86_mmx_pslli_d: | 
|  | 5997 | NewIntNo = Intrinsic::x86_mmx_psll_d; | 
|  | 5998 | break; | 
|  | 5999 | case Intrinsic::x86_mmx_pslli_q: | 
|  | 6000 | NewIntNo = Intrinsic::x86_mmx_psll_q; | 
|  | 6001 | break; | 
|  | 6002 | case Intrinsic::x86_mmx_psrli_w: | 
|  | 6003 | NewIntNo = Intrinsic::x86_mmx_psrl_w; | 
|  | 6004 | break; | 
|  | 6005 | case Intrinsic::x86_mmx_psrli_d: | 
|  | 6006 | NewIntNo = Intrinsic::x86_mmx_psrl_d; | 
|  | 6007 | break; | 
|  | 6008 | case Intrinsic::x86_mmx_psrli_q: | 
|  | 6009 | NewIntNo = Intrinsic::x86_mmx_psrl_q; | 
|  | 6010 | break; | 
|  | 6011 | case Intrinsic::x86_mmx_psrai_w: | 
|  | 6012 | NewIntNo = Intrinsic::x86_mmx_psra_w; | 
|  | 6013 | break; | 
|  | 6014 | case Intrinsic::x86_mmx_psrai_d: | 
|  | 6015 | NewIntNo = Intrinsic::x86_mmx_psra_d; | 
|  | 6016 | break; | 
|  | 6017 | default: abort();  // Can't reach here. | 
|  | 6018 | } | 
|  | 6019 | break; | 
|  | 6020 | } | 
|  | 6021 | } | 
| Duncan Sands | 83ec4b6 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 6022 | MVT VT = Op.getValueType(); | 
| Dale Johannesen | e4d209d | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 6023 | ShAmt = DAG.getNode(ISD::BIT_CONVERT, dl, VT, | 
|  | 6024 | DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, ShAmtVT, ShAmt)); | 
|  | 6025 | return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT, | 
| Evan Cheng | 5759f97 | 2008-05-04 09:15:50 +0000 | [diff] [blame] | 6026 | DAG.getConstant(NewIntNo, MVT::i32), | 
|  | 6027 | Op.getOperand(1), ShAmt); | 
|  | 6028 | } | 
| Evan Cheng | 38bcbaf | 2005-12-23 07:31:11 +0000 | [diff] [blame] | 6029 | } | 
| Chris Lattner | dbdbf0c | 2005-11-15 00:40:23 +0000 | [diff] [blame] | 6030 | } | 
| Evan Cheng | 7226158 | 2005-12-20 06:22:03 +0000 | [diff] [blame] | 6031 |  | 
| Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 6032 | SDValue X86TargetLowering::LowerRETURNADDR(SDValue Op, SelectionDAG &DAG) { | 
| Bill Wendling | 64e8732 | 2009-01-16 19:25:27 +0000 | [diff] [blame] | 6033 | unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue(); | 
| Dale Johannesen | 6f38cb6 | 2009-02-07 19:59:05 +0000 | [diff] [blame] | 6034 | DebugLoc dl = Op.getDebugLoc(); | 
| Bill Wendling | 64e8732 | 2009-01-16 19:25:27 +0000 | [diff] [blame] | 6035 |  | 
|  | 6036 | if (Depth > 0) { | 
|  | 6037 | SDValue FrameAddr = LowerFRAMEADDR(Op, DAG); | 
|  | 6038 | SDValue Offset = | 
|  | 6039 | DAG.getConstant(TD->getPointerSize(), | 
|  | 6040 | Subtarget->is64Bit() ? MVT::i64 : MVT::i32); | 
| Dale Johannesen | e4d209d | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 6041 | return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(), | 
| Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 6042 | DAG.getNode(ISD::ADD, dl, getPointerTy(), | 
| Dale Johannesen | e4d209d | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 6043 | FrameAddr, Offset), | 
| Bill Wendling | 64e8732 | 2009-01-16 19:25:27 +0000 | [diff] [blame] | 6044 | NULL, 0); | 
|  | 6045 | } | 
|  | 6046 |  | 
|  | 6047 | // Just load the return address. | 
| Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 6048 | SDValue RetAddrFI = getReturnAddressFrameIndex(DAG); | 
| Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 6049 | return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(), | 
| Dale Johannesen | e4d209d | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 6050 | RetAddrFI, NULL, 0); | 
| Nate Begeman | bcc5f36 | 2007-01-29 22:58:52 +0000 | [diff] [blame] | 6051 | } | 
|  | 6052 |  | 
| Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 6053 | SDValue X86TargetLowering::LowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) { | 
| Evan Cheng | 184793f | 2008-09-27 01:56:22 +0000 | [diff] [blame] | 6054 | MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo(); | 
|  | 6055 | MFI->setFrameAddressIsTaken(true); | 
|  | 6056 | MVT VT = Op.getValueType(); | 
| Dale Johannesen | 6f38cb6 | 2009-02-07 19:59:05 +0000 | [diff] [blame] | 6057 | DebugLoc dl = Op.getDebugLoc();  // FIXME probably not meaningful | 
| Evan Cheng | 184793f | 2008-09-27 01:56:22 +0000 | [diff] [blame] | 6058 | unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue(); | 
|  | 6059 | unsigned FrameReg = Subtarget->is64Bit() ? X86::RBP : X86::EBP; | 
| Dale Johannesen | dd64c41 | 2009-02-04 00:33:20 +0000 | [diff] [blame] | 6060 | SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl, FrameReg, VT); | 
| Evan Cheng | 184793f | 2008-09-27 01:56:22 +0000 | [diff] [blame] | 6061 | while (Depth--) | 
| Dale Johannesen | dd64c41 | 2009-02-04 00:33:20 +0000 | [diff] [blame] | 6062 | FrameAddr = DAG.getLoad(VT, dl, DAG.getEntryNode(), FrameAddr, NULL, 0); | 
| Evan Cheng | 184793f | 2008-09-27 01:56:22 +0000 | [diff] [blame] | 6063 | return FrameAddr; | 
| Nate Begeman | bcc5f36 | 2007-01-29 22:58:52 +0000 | [diff] [blame] | 6064 | } | 
|  | 6065 |  | 
| Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 6066 | SDValue X86TargetLowering::LowerFRAME_TO_ARGS_OFFSET(SDValue Op, | 
| Anton Korobeynikov | 260a6b8 | 2008-09-08 21:12:11 +0000 | [diff] [blame] | 6067 | SelectionDAG &DAG) { | 
| Anton Korobeynikov | bff66b0 | 2008-09-09 18:22:57 +0000 | [diff] [blame] | 6068 | return DAG.getIntPtrConstant(2*TD->getPointerSize()); | 
| Anton Korobeynikov | 2365f51 | 2007-07-14 14:06:15 +0000 | [diff] [blame] | 6069 | } | 
|  | 6070 |  | 
| Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 6071 | SDValue X86TargetLowering::LowerEH_RETURN(SDValue Op, SelectionDAG &DAG) | 
| Anton Korobeynikov | 2365f51 | 2007-07-14 14:06:15 +0000 | [diff] [blame] | 6072 | { | 
| Anton Korobeynikov | 2365f51 | 2007-07-14 14:06:15 +0000 | [diff] [blame] | 6073 | MachineFunction &MF = DAG.getMachineFunction(); | 
| Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 6074 | SDValue Chain     = Op.getOperand(0); | 
|  | 6075 | SDValue Offset    = Op.getOperand(1); | 
|  | 6076 | SDValue Handler   = Op.getOperand(2); | 
| Dale Johannesen | 6f38cb6 | 2009-02-07 19:59:05 +0000 | [diff] [blame] | 6077 | DebugLoc dl       = Op.getDebugLoc(); | 
| Anton Korobeynikov | 2365f51 | 2007-07-14 14:06:15 +0000 | [diff] [blame] | 6078 |  | 
| Anton Korobeynikov | b84c167 | 2008-09-08 21:12:47 +0000 | [diff] [blame] | 6079 | SDValue Frame = DAG.getRegister(Subtarget->is64Bit() ? X86::RBP : X86::EBP, | 
|  | 6080 | getPointerTy()); | 
|  | 6081 | unsigned StoreAddrReg = (Subtarget->is64Bit() ? X86::RCX : X86::ECX); | 
| Anton Korobeynikov | 2365f51 | 2007-07-14 14:06:15 +0000 | [diff] [blame] | 6082 |  | 
| Dale Johannesen | e4d209d | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 6083 | SDValue StoreAddr = DAG.getNode(ISD::SUB, dl, getPointerTy(), Frame, | 
| Anton Korobeynikov | bff66b0 | 2008-09-09 18:22:57 +0000 | [diff] [blame] | 6084 | DAG.getIntPtrConstant(-TD->getPointerSize())); | 
| Dale Johannesen | e4d209d | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 6085 | StoreAddr = DAG.getNode(ISD::ADD, dl, getPointerTy(), StoreAddr, Offset); | 
|  | 6086 | Chain = DAG.getStore(Chain, dl, Handler, StoreAddr, NULL, 0); | 
| Dale Johannesen | dd64c41 | 2009-02-04 00:33:20 +0000 | [diff] [blame] | 6087 | Chain = DAG.getCopyToReg(Chain, dl, StoreAddrReg, StoreAddr); | 
| Anton Korobeynikov | b84c167 | 2008-09-08 21:12:47 +0000 | [diff] [blame] | 6088 | MF.getRegInfo().addLiveOut(StoreAddrReg); | 
| Anton Korobeynikov | 2365f51 | 2007-07-14 14:06:15 +0000 | [diff] [blame] | 6089 |  | 
| Dale Johannesen | e4d209d | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 6090 | return DAG.getNode(X86ISD::EH_RETURN, dl, | 
| Anton Korobeynikov | b84c167 | 2008-09-08 21:12:47 +0000 | [diff] [blame] | 6091 | MVT::Other, | 
|  | 6092 | Chain, DAG.getRegister(StoreAddrReg, getPointerTy())); | 
| Anton Korobeynikov | 2365f51 | 2007-07-14 14:06:15 +0000 | [diff] [blame] | 6093 | } | 
|  | 6094 |  | 
| Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 6095 | SDValue X86TargetLowering::LowerTRAMPOLINE(SDValue Op, | 
| Duncan Sands | b116fac | 2007-07-27 20:02:49 +0000 | [diff] [blame] | 6096 | SelectionDAG &DAG) { | 
| Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 6097 | SDValue Root = Op.getOperand(0); | 
|  | 6098 | SDValue Trmp = Op.getOperand(1); // trampoline | 
|  | 6099 | SDValue FPtr = Op.getOperand(2); // nested function | 
|  | 6100 | SDValue Nest = Op.getOperand(3); // 'nest' parameter value | 
| Dale Johannesen | 6f38cb6 | 2009-02-07 19:59:05 +0000 | [diff] [blame] | 6101 | DebugLoc dl  = Op.getDebugLoc(); | 
| Duncan Sands | b116fac | 2007-07-27 20:02:49 +0000 | [diff] [blame] | 6102 |  | 
| Dan Gohman | 69de193 | 2008-02-06 22:27:42 +0000 | [diff] [blame] | 6103 | const Value *TrmpAddr = cast<SrcValueSDNode>(Op.getOperand(4))->getValue(); | 
| Duncan Sands | b116fac | 2007-07-27 20:02:49 +0000 | [diff] [blame] | 6104 |  | 
| Duncan Sands | 339e14f | 2008-01-16 22:55:25 +0000 | [diff] [blame] | 6105 | const X86InstrInfo *TII = | 
|  | 6106 | ((X86TargetMachine&)getTargetMachine()).getInstrInfo(); | 
|  | 6107 |  | 
| Duncan Sands | b116fac | 2007-07-27 20:02:49 +0000 | [diff] [blame] | 6108 | if (Subtarget->is64Bit()) { | 
| Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 6109 | SDValue OutChains[6]; | 
| Duncan Sands | 339e14f | 2008-01-16 22:55:25 +0000 | [diff] [blame] | 6110 |  | 
|  | 6111 | // Large code-model. | 
|  | 6112 |  | 
|  | 6113 | const unsigned char JMP64r  = TII->getBaseOpcodeFor(X86::JMP64r); | 
|  | 6114 | const unsigned char MOV64ri = TII->getBaseOpcodeFor(X86::MOV64ri); | 
|  | 6115 |  | 
| Dan Gohman | c9f5f3f | 2008-05-14 01:58:56 +0000 | [diff] [blame] | 6116 | const unsigned char N86R10 = RegInfo->getX86RegNum(X86::R10); | 
|  | 6117 | const unsigned char N86R11 = RegInfo->getX86RegNum(X86::R11); | 
| Duncan Sands | 339e14f | 2008-01-16 22:55:25 +0000 | [diff] [blame] | 6118 |  | 
|  | 6119 | const unsigned char REX_WB = 0x40 | 0x08 | 0x01; // REX prefix | 
|  | 6120 |  | 
|  | 6121 | // Load the pointer to the nested function into R11. | 
|  | 6122 | unsigned OpCode = ((MOV64ri | N86R11) << 8) | REX_WB; // movabsq r11 | 
| Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 6123 | SDValue Addr = Trmp; | 
| Dale Johannesen | e4d209d | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 6124 | OutChains[0] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16), | 
|  | 6125 | Addr, TrmpAddr, 0); | 
| Duncan Sands | 339e14f | 2008-01-16 22:55:25 +0000 | [diff] [blame] | 6126 |  | 
| Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 6127 | Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp, | 
| Dale Johannesen | e4d209d | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 6128 | DAG.getConstant(2, MVT::i64)); | 
|  | 6129 | OutChains[1] = DAG.getStore(Root, dl, FPtr, Addr, TrmpAddr, 2, false, 2); | 
| Duncan Sands | 339e14f | 2008-01-16 22:55:25 +0000 | [diff] [blame] | 6130 |  | 
|  | 6131 | // Load the 'nest' parameter value into R10. | 
|  | 6132 | // R10 is specified in X86CallingConv.td | 
|  | 6133 | OpCode = ((MOV64ri | N86R10) << 8) | REX_WB; // movabsq r10 | 
| Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 6134 | Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp, | 
| Dale Johannesen | e4d209d | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 6135 | DAG.getConstant(10, MVT::i64)); | 
|  | 6136 | OutChains[2] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16), | 
|  | 6137 | Addr, TrmpAddr, 10); | 
| Duncan Sands | 339e14f | 2008-01-16 22:55:25 +0000 | [diff] [blame] | 6138 |  | 
| Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 6139 | Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp, | 
| Dale Johannesen | e4d209d | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 6140 | DAG.getConstant(12, MVT::i64)); | 
|  | 6141 | OutChains[3] = DAG.getStore(Root, dl, Nest, Addr, TrmpAddr, 12, false, 2); | 
| Duncan Sands | 339e14f | 2008-01-16 22:55:25 +0000 | [diff] [blame] | 6142 |  | 
|  | 6143 | // Jump to the nested function. | 
|  | 6144 | OpCode = (JMP64r << 8) | REX_WB; // jmpq *... | 
| Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 6145 | Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp, | 
| Dale Johannesen | e4d209d | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 6146 | DAG.getConstant(20, MVT::i64)); | 
|  | 6147 | OutChains[4] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16), | 
|  | 6148 | Addr, TrmpAddr, 20); | 
| Duncan Sands | 339e14f | 2008-01-16 22:55:25 +0000 | [diff] [blame] | 6149 |  | 
|  | 6150 | unsigned char ModRM = N86R11 | (4 << 3) | (3 << 6); // ...r11 | 
| Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 6151 | Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp, | 
| Dale Johannesen | e4d209d | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 6152 | DAG.getConstant(22, MVT::i64)); | 
|  | 6153 | OutChains[5] = DAG.getStore(Root, dl, DAG.getConstant(ModRM, MVT::i8), Addr, | 
| Dan Gohman | 69de193 | 2008-02-06 22:27:42 +0000 | [diff] [blame] | 6154 | TrmpAddr, 22); | 
| Duncan Sands | 339e14f | 2008-01-16 22:55:25 +0000 | [diff] [blame] | 6155 |  | 
| Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 6156 | SDValue Ops[] = | 
| Dale Johannesen | e4d209d | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 6157 | { Trmp, DAG.getNode(ISD::TokenFactor, dl, MVT::Other, OutChains, 6) }; | 
|  | 6158 | return DAG.getMergeValues(Ops, 2, dl); | 
| Duncan Sands | b116fac | 2007-07-27 20:02:49 +0000 | [diff] [blame] | 6159 | } else { | 
| Dan Gohman | bbfb9c5 | 2008-01-31 01:01:48 +0000 | [diff] [blame] | 6160 | const Function *Func = | 
| Duncan Sands | b116fac | 2007-07-27 20:02:49 +0000 | [diff] [blame] | 6161 | cast<Function>(cast<SrcValueSDNode>(Op.getOperand(5))->getValue()); | 
|  | 6162 | unsigned CC = Func->getCallingConv(); | 
| Duncan Sands | ee46574 | 2007-08-29 19:01:20 +0000 | [diff] [blame] | 6163 | unsigned NestReg; | 
| Duncan Sands | b116fac | 2007-07-27 20:02:49 +0000 | [diff] [blame] | 6164 |  | 
|  | 6165 | switch (CC) { | 
|  | 6166 | default: | 
|  | 6167 | assert(0 && "Unsupported calling convention"); | 
|  | 6168 | case CallingConv::C: | 
| Duncan Sands | b116fac | 2007-07-27 20:02:49 +0000 | [diff] [blame] | 6169 | case CallingConv::X86_StdCall: { | 
|  | 6170 | // Pass 'nest' parameter in ECX. | 
|  | 6171 | // Must be kept in sync with X86CallingConv.td | 
| Duncan Sands | ee46574 | 2007-08-29 19:01:20 +0000 | [diff] [blame] | 6172 | NestReg = X86::ECX; | 
| Duncan Sands | b116fac | 2007-07-27 20:02:49 +0000 | [diff] [blame] | 6173 |  | 
|  | 6174 | // Check that ECX wasn't needed by an 'inreg' parameter. | 
|  | 6175 | const FunctionType *FTy = Func->getFunctionType(); | 
| Devang Patel | 0598866 | 2008-09-25 21:00:45 +0000 | [diff] [blame] | 6176 | const AttrListPtr &Attrs = Func->getAttributes(); | 
| Duncan Sands | b116fac | 2007-07-27 20:02:49 +0000 | [diff] [blame] | 6177 |  | 
| Chris Lattner | 58d7491 | 2008-03-12 17:45:29 +0000 | [diff] [blame] | 6178 | if (!Attrs.isEmpty() && !Func->isVarArg()) { | 
| Duncan Sands | b116fac | 2007-07-27 20:02:49 +0000 | [diff] [blame] | 6179 | unsigned InRegCount = 0; | 
|  | 6180 | unsigned Idx = 1; | 
|  | 6181 |  | 
|  | 6182 | for (FunctionType::param_iterator I = FTy->param_begin(), | 
|  | 6183 | E = FTy->param_end(); I != E; ++I, ++Idx) | 
| Devang Patel | 0598866 | 2008-09-25 21:00:45 +0000 | [diff] [blame] | 6184 | if (Attrs.paramHasAttr(Idx, Attribute::InReg)) | 
| Duncan Sands | b116fac | 2007-07-27 20:02:49 +0000 | [diff] [blame] | 6185 | // FIXME: should only count parameters that are lowered to integers. | 
| Anton Korobeynikov | bff66b0 | 2008-09-09 18:22:57 +0000 | [diff] [blame] | 6186 | InRegCount += (TD->getTypeSizeInBits(*I) + 31) / 32; | 
| Duncan Sands | b116fac | 2007-07-27 20:02:49 +0000 | [diff] [blame] | 6187 |  | 
|  | 6188 | if (InRegCount > 2) { | 
|  | 6189 | cerr << "Nest register in use - reduce number of inreg parameters!\n"; | 
|  | 6190 | abort(); | 
|  | 6191 | } | 
|  | 6192 | } | 
|  | 6193 | break; | 
|  | 6194 | } | 
|  | 6195 | case CallingConv::X86_FastCall: | 
| Duncan Sands | bf53c29 | 2008-09-10 13:22:10 +0000 | [diff] [blame] | 6196 | case CallingConv::Fast: | 
| Duncan Sands | b116fac | 2007-07-27 20:02:49 +0000 | [diff] [blame] | 6197 | // Pass 'nest' parameter in EAX. | 
|  | 6198 | // Must be kept in sync with X86CallingConv.td | 
| Duncan Sands | ee46574 | 2007-08-29 19:01:20 +0000 | [diff] [blame] | 6199 | NestReg = X86::EAX; | 
| Duncan Sands | b116fac | 2007-07-27 20:02:49 +0000 | [diff] [blame] | 6200 | break; | 
|  | 6201 | } | 
|  | 6202 |  | 
| Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 6203 | SDValue OutChains[4]; | 
|  | 6204 | SDValue Addr, Disp; | 
| Duncan Sands | b116fac | 2007-07-27 20:02:49 +0000 | [diff] [blame] | 6205 |  | 
| Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 6206 | Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp, | 
| Dale Johannesen | e4d209d | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 6207 | DAG.getConstant(10, MVT::i32)); | 
|  | 6208 | Disp = DAG.getNode(ISD::SUB, dl, MVT::i32, FPtr, Addr); | 
| Duncan Sands | b116fac | 2007-07-27 20:02:49 +0000 | [diff] [blame] | 6209 |  | 
| Duncan Sands | 339e14f | 2008-01-16 22:55:25 +0000 | [diff] [blame] | 6210 | const unsigned char MOV32ri = TII->getBaseOpcodeFor(X86::MOV32ri); | 
| Dan Gohman | c9f5f3f | 2008-05-14 01:58:56 +0000 | [diff] [blame] | 6211 | const unsigned char N86Reg = RegInfo->getX86RegNum(NestReg); | 
| Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 6212 | OutChains[0] = DAG.getStore(Root, dl, | 
| Dale Johannesen | e4d209d | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 6213 | DAG.getConstant(MOV32ri|N86Reg, MVT::i8), | 
| Dan Gohman | 69de193 | 2008-02-06 22:27:42 +0000 | [diff] [blame] | 6214 | Trmp, TrmpAddr, 0); | 
| Duncan Sands | b116fac | 2007-07-27 20:02:49 +0000 | [diff] [blame] | 6215 |  | 
| Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 6216 | Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp, | 
| Dale Johannesen | e4d209d | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 6217 | DAG.getConstant(1, MVT::i32)); | 
|  | 6218 | OutChains[1] = DAG.getStore(Root, dl, Nest, Addr, TrmpAddr, 1, false, 1); | 
| Duncan Sands | b116fac | 2007-07-27 20:02:49 +0000 | [diff] [blame] | 6219 |  | 
| Duncan Sands | 339e14f | 2008-01-16 22:55:25 +0000 | [diff] [blame] | 6220 | const unsigned char JMP = TII->getBaseOpcodeFor(X86::JMP); | 
| Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 6221 | Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp, | 
| Dale Johannesen | e4d209d | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 6222 | DAG.getConstant(5, MVT::i32)); | 
|  | 6223 | OutChains[2] = DAG.getStore(Root, dl, DAG.getConstant(JMP, MVT::i8), Addr, | 
| Dan Gohman | 69de193 | 2008-02-06 22:27:42 +0000 | [diff] [blame] | 6224 | TrmpAddr, 5, false, 1); | 
| Duncan Sands | b116fac | 2007-07-27 20:02:49 +0000 | [diff] [blame] | 6225 |  | 
| Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 6226 | Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp, | 
| Dale Johannesen | e4d209d | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 6227 | DAG.getConstant(6, MVT::i32)); | 
|  | 6228 | OutChains[3] = DAG.getStore(Root, dl, Disp, Addr, TrmpAddr, 6, false, 1); | 
| Duncan Sands | b116fac | 2007-07-27 20:02:49 +0000 | [diff] [blame] | 6229 |  | 
| Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 6230 | SDValue Ops[] = | 
| Dale Johannesen | e4d209d | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 6231 | { Trmp, DAG.getNode(ISD::TokenFactor, dl, MVT::Other, OutChains, 4) }; | 
|  | 6232 | return DAG.getMergeValues(Ops, 2, dl); | 
| Duncan Sands | b116fac | 2007-07-27 20:02:49 +0000 | [diff] [blame] | 6233 | } | 
|  | 6234 | } | 
|  | 6235 |  | 
| Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 6236 | SDValue X86TargetLowering::LowerFLT_ROUNDS_(SDValue Op, SelectionDAG &DAG) { | 
| Anton Korobeynikov | 45b22fa | 2007-11-16 01:31:51 +0000 | [diff] [blame] | 6237 | /* | 
|  | 6238 | The rounding mode is in bits 11:10 of FPSR, and has the following | 
|  | 6239 | settings: | 
|  | 6240 | 00 Round to nearest | 
|  | 6241 | 01 Round to -inf | 
|  | 6242 | 10 Round to +inf | 
|  | 6243 | 11 Round to 0 | 
|  | 6244 |  | 
|  | 6245 | FLT_ROUNDS, on the other hand, expects the following: | 
|  | 6246 | -1 Undefined | 
|  | 6247 | 0 Round to 0 | 
|  | 6248 | 1 Round to nearest | 
|  | 6249 | 2 Round to +inf | 
|  | 6250 | 3 Round to -inf | 
|  | 6251 |  | 
|  | 6252 | To perform the conversion, we do: | 
|  | 6253 | (((((FPSR & 0x800) >> 11) | ((FPSR & 0x400) >> 9)) + 1) & 3) | 
|  | 6254 | */ | 
|  | 6255 |  | 
|  | 6256 | MachineFunction &MF = DAG.getMachineFunction(); | 
|  | 6257 | const TargetMachine &TM = MF.getTarget(); | 
|  | 6258 | const TargetFrameInfo &TFI = *TM.getFrameInfo(); | 
|  | 6259 | unsigned StackAlignment = TFI.getStackAlignment(); | 
| Duncan Sands | 83ec4b6 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 6260 | MVT VT = Op.getValueType(); | 
| Dale Johannesen | 6f38cb6 | 2009-02-07 19:59:05 +0000 | [diff] [blame] | 6261 | DebugLoc dl = Op.getDebugLoc(); | 
| Anton Korobeynikov | 45b22fa | 2007-11-16 01:31:51 +0000 | [diff] [blame] | 6262 |  | 
|  | 6263 | // Save FP Control Word to stack slot | 
|  | 6264 | int SSFI = MF.getFrameInfo()->CreateStackObject(2, StackAlignment); | 
| Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 6265 | SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy()); | 
| Anton Korobeynikov | 45b22fa | 2007-11-16 01:31:51 +0000 | [diff] [blame] | 6266 |  | 
| Dale Johannesen | e4d209d | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 6267 | SDValue Chain = DAG.getNode(X86ISD::FNSTCW16m, dl, MVT::Other, | 
| Evan Cheng | 8a186ae | 2008-09-24 23:26:36 +0000 | [diff] [blame] | 6268 | DAG.getEntryNode(), StackSlot); | 
| Anton Korobeynikov | 45b22fa | 2007-11-16 01:31:51 +0000 | [diff] [blame] | 6269 |  | 
|  | 6270 | // Load FP Control Word from stack slot | 
| Dale Johannesen | e4d209d | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 6271 | SDValue CWD = DAG.getLoad(MVT::i16, dl, Chain, StackSlot, NULL, 0); | 
| Anton Korobeynikov | 45b22fa | 2007-11-16 01:31:51 +0000 | [diff] [blame] | 6272 |  | 
|  | 6273 | // Transform as necessary | 
| Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 6274 | SDValue CWD1 = | 
| Dale Johannesen | e4d209d | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 6275 | DAG.getNode(ISD::SRL, dl, MVT::i16, | 
|  | 6276 | DAG.getNode(ISD::AND, dl, MVT::i16, | 
| Anton Korobeynikov | 45b22fa | 2007-11-16 01:31:51 +0000 | [diff] [blame] | 6277 | CWD, DAG.getConstant(0x800, MVT::i16)), | 
|  | 6278 | DAG.getConstant(11, MVT::i8)); | 
| Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 6279 | SDValue CWD2 = | 
| Dale Johannesen | e4d209d | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 6280 | DAG.getNode(ISD::SRL, dl, MVT::i16, | 
|  | 6281 | DAG.getNode(ISD::AND, dl, MVT::i16, | 
| Anton Korobeynikov | 45b22fa | 2007-11-16 01:31:51 +0000 | [diff] [blame] | 6282 | CWD, DAG.getConstant(0x400, MVT::i16)), | 
|  | 6283 | DAG.getConstant(9, MVT::i8)); | 
|  | 6284 |  | 
| Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 6285 | SDValue RetVal = | 
| Dale Johannesen | e4d209d | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 6286 | DAG.getNode(ISD::AND, dl, MVT::i16, | 
|  | 6287 | DAG.getNode(ISD::ADD, dl, MVT::i16, | 
|  | 6288 | DAG.getNode(ISD::OR, dl, MVT::i16, CWD1, CWD2), | 
| Anton Korobeynikov | 45b22fa | 2007-11-16 01:31:51 +0000 | [diff] [blame] | 6289 | DAG.getConstant(1, MVT::i16)), | 
|  | 6290 | DAG.getConstant(3, MVT::i16)); | 
|  | 6291 |  | 
|  | 6292 |  | 
| Duncan Sands | 83ec4b6 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 6293 | return DAG.getNode((VT.getSizeInBits() < 16 ? | 
| Dale Johannesen | b300d2a | 2009-02-07 00:55:49 +0000 | [diff] [blame] | 6294 | ISD::TRUNCATE : ISD::ZERO_EXTEND), dl, VT, RetVal); | 
| Anton Korobeynikov | 45b22fa | 2007-11-16 01:31:51 +0000 | [diff] [blame] | 6295 | } | 
|  | 6296 |  | 
| Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 6297 | SDValue X86TargetLowering::LowerCTLZ(SDValue Op, SelectionDAG &DAG) { | 
| Duncan Sands | 83ec4b6 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 6298 | MVT VT = Op.getValueType(); | 
|  | 6299 | MVT OpVT = VT; | 
|  | 6300 | unsigned NumBits = VT.getSizeInBits(); | 
| Dale Johannesen | 6f38cb6 | 2009-02-07 19:59:05 +0000 | [diff] [blame] | 6301 | DebugLoc dl = Op.getDebugLoc(); | 
| Evan Cheng | 18efe26 | 2007-12-14 02:13:44 +0000 | [diff] [blame] | 6302 |  | 
|  | 6303 | Op = Op.getOperand(0); | 
|  | 6304 | if (VT == MVT::i8) { | 
| Evan Cheng | 152804e | 2007-12-14 08:30:15 +0000 | [diff] [blame] | 6305 | // Zero extend to i32 since there is not an i8 bsr. | 
| Evan Cheng | 18efe26 | 2007-12-14 02:13:44 +0000 | [diff] [blame] | 6306 | OpVT = MVT::i32; | 
| Dale Johannesen | e4d209d | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 6307 | Op = DAG.getNode(ISD::ZERO_EXTEND, dl, OpVT, Op); | 
| Evan Cheng | 18efe26 | 2007-12-14 02:13:44 +0000 | [diff] [blame] | 6308 | } | 
| Evan Cheng | 18efe26 | 2007-12-14 02:13:44 +0000 | [diff] [blame] | 6309 |  | 
| Evan Cheng | 152804e | 2007-12-14 08:30:15 +0000 | [diff] [blame] | 6310 | // Issue a bsr (scan bits in reverse) which also sets EFLAGS. | 
|  | 6311 | SDVTList VTs = DAG.getVTList(OpVT, MVT::i32); | 
| Dale Johannesen | e4d209d | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 6312 | Op = DAG.getNode(X86ISD::BSR, dl, VTs, Op); | 
| Evan Cheng | 152804e | 2007-12-14 08:30:15 +0000 | [diff] [blame] | 6313 |  | 
|  | 6314 | // If src is zero (i.e. bsr sets ZF), returns NumBits. | 
| Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 6315 | SmallVector<SDValue, 4> Ops; | 
| Evan Cheng | 152804e | 2007-12-14 08:30:15 +0000 | [diff] [blame] | 6316 | Ops.push_back(Op); | 
|  | 6317 | Ops.push_back(DAG.getConstant(NumBits+NumBits-1, OpVT)); | 
|  | 6318 | Ops.push_back(DAG.getConstant(X86::COND_E, MVT::i8)); | 
|  | 6319 | Ops.push_back(Op.getValue(1)); | 
| Dale Johannesen | e4d209d | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 6320 | Op = DAG.getNode(X86ISD::CMOV, dl, OpVT, &Ops[0], 4); | 
| Evan Cheng | 152804e | 2007-12-14 08:30:15 +0000 | [diff] [blame] | 6321 |  | 
|  | 6322 | // Finally xor with NumBits-1. | 
| Dale Johannesen | e4d209d | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 6323 | Op = DAG.getNode(ISD::XOR, dl, OpVT, Op, DAG.getConstant(NumBits-1, OpVT)); | 
| Evan Cheng | 152804e | 2007-12-14 08:30:15 +0000 | [diff] [blame] | 6324 |  | 
| Evan Cheng | 18efe26 | 2007-12-14 02:13:44 +0000 | [diff] [blame] | 6325 | if (VT == MVT::i8) | 
| Dale Johannesen | e4d209d | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 6326 | Op = DAG.getNode(ISD::TRUNCATE, dl, MVT::i8, Op); | 
| Evan Cheng | 18efe26 | 2007-12-14 02:13:44 +0000 | [diff] [blame] | 6327 | return Op; | 
|  | 6328 | } | 
|  | 6329 |  | 
| Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 6330 | SDValue X86TargetLowering::LowerCTTZ(SDValue Op, SelectionDAG &DAG) { | 
| Duncan Sands | 83ec4b6 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 6331 | MVT VT = Op.getValueType(); | 
|  | 6332 | MVT OpVT = VT; | 
|  | 6333 | unsigned NumBits = VT.getSizeInBits(); | 
| Dale Johannesen | 6f38cb6 | 2009-02-07 19:59:05 +0000 | [diff] [blame] | 6334 | DebugLoc dl = Op.getDebugLoc(); | 
| Evan Cheng | 18efe26 | 2007-12-14 02:13:44 +0000 | [diff] [blame] | 6335 |  | 
|  | 6336 | Op = Op.getOperand(0); | 
|  | 6337 | if (VT == MVT::i8) { | 
|  | 6338 | OpVT = MVT::i32; | 
| Dale Johannesen | e4d209d | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 6339 | Op = DAG.getNode(ISD::ZERO_EXTEND, dl, OpVT, Op); | 
| Evan Cheng | 18efe26 | 2007-12-14 02:13:44 +0000 | [diff] [blame] | 6340 | } | 
| Evan Cheng | 152804e | 2007-12-14 08:30:15 +0000 | [diff] [blame] | 6341 |  | 
|  | 6342 | // Issue a bsf (scan bits forward) which also sets EFLAGS. | 
|  | 6343 | SDVTList VTs = DAG.getVTList(OpVT, MVT::i32); | 
| Dale Johannesen | e4d209d | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 6344 | Op = DAG.getNode(X86ISD::BSF, dl, VTs, Op); | 
| Evan Cheng | 152804e | 2007-12-14 08:30:15 +0000 | [diff] [blame] | 6345 |  | 
|  | 6346 | // If src is zero (i.e. bsf sets ZF), returns NumBits. | 
| Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 6347 | SmallVector<SDValue, 4> Ops; | 
| Evan Cheng | 152804e | 2007-12-14 08:30:15 +0000 | [diff] [blame] | 6348 | Ops.push_back(Op); | 
|  | 6349 | Ops.push_back(DAG.getConstant(NumBits, OpVT)); | 
|  | 6350 | Ops.push_back(DAG.getConstant(X86::COND_E, MVT::i8)); | 
|  | 6351 | Ops.push_back(Op.getValue(1)); | 
| Dale Johannesen | e4d209d | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 6352 | Op = DAG.getNode(X86ISD::CMOV, dl, OpVT, &Ops[0], 4); | 
| Evan Cheng | 152804e | 2007-12-14 08:30:15 +0000 | [diff] [blame] | 6353 |  | 
| Evan Cheng | 18efe26 | 2007-12-14 02:13:44 +0000 | [diff] [blame] | 6354 | if (VT == MVT::i8) | 
| Dale Johannesen | e4d209d | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 6355 | Op = DAG.getNode(ISD::TRUNCATE, dl, MVT::i8, Op); | 
| Evan Cheng | 18efe26 | 2007-12-14 02:13:44 +0000 | [diff] [blame] | 6356 | return Op; | 
|  | 6357 | } | 
|  | 6358 |  | 
| Mon P Wang | af9b952 | 2008-12-18 21:42:19 +0000 | [diff] [blame] | 6359 | SDValue X86TargetLowering::LowerMUL_V2I64(SDValue Op, SelectionDAG &DAG) { | 
|  | 6360 | MVT VT = Op.getValueType(); | 
|  | 6361 | assert(VT == MVT::v2i64 && "Only know how to lower V2I64 multiply"); | 
| Dale Johannesen | 6f38cb6 | 2009-02-07 19:59:05 +0000 | [diff] [blame] | 6362 | DebugLoc dl = Op.getDebugLoc(); | 
| Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 6363 |  | 
| Mon P Wang | af9b952 | 2008-12-18 21:42:19 +0000 | [diff] [blame] | 6364 | //  ulong2 Ahi = __builtin_ia32_psrlqi128( a, 32); | 
|  | 6365 | //  ulong2 Bhi = __builtin_ia32_psrlqi128( b, 32); | 
|  | 6366 | //  ulong2 AloBlo = __builtin_ia32_pmuludq128( a, b ); | 
|  | 6367 | //  ulong2 AloBhi = __builtin_ia32_pmuludq128( a, Bhi ); | 
|  | 6368 | //  ulong2 AhiBlo = __builtin_ia32_pmuludq128( Ahi, b ); | 
|  | 6369 | // | 
|  | 6370 | //  AloBhi = __builtin_ia32_psllqi128( AloBhi, 32 ); | 
|  | 6371 | //  AhiBlo = __builtin_ia32_psllqi128( AhiBlo, 32 ); | 
|  | 6372 | //  return AloBlo + AloBhi + AhiBlo; | 
|  | 6373 |  | 
|  | 6374 | SDValue A = Op.getOperand(0); | 
|  | 6375 | SDValue B = Op.getOperand(1); | 
| Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 6376 |  | 
| Dale Johannesen | e4d209d | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 6377 | SDValue Ahi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT, | 
| Mon P Wang | af9b952 | 2008-12-18 21:42:19 +0000 | [diff] [blame] | 6378 | DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32), | 
|  | 6379 | A, DAG.getConstant(32, MVT::i32)); | 
| Dale Johannesen | e4d209d | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 6380 | SDValue Bhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT, | 
| Mon P Wang | af9b952 | 2008-12-18 21:42:19 +0000 | [diff] [blame] | 6381 | DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32), | 
|  | 6382 | B, DAG.getConstant(32, MVT::i32)); | 
| Dale Johannesen | e4d209d | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 6383 | SDValue AloBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT, | 
| Mon P Wang | af9b952 | 2008-12-18 21:42:19 +0000 | [diff] [blame] | 6384 | DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32), | 
|  | 6385 | A, B); | 
| Dale Johannesen | e4d209d | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 6386 | SDValue AloBhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT, | 
| Mon P Wang | af9b952 | 2008-12-18 21:42:19 +0000 | [diff] [blame] | 6387 | DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32), | 
|  | 6388 | A, Bhi); | 
| Dale Johannesen | e4d209d | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 6389 | SDValue AhiBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT, | 
| Mon P Wang | af9b952 | 2008-12-18 21:42:19 +0000 | [diff] [blame] | 6390 | DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32), | 
|  | 6391 | Ahi, B); | 
| Dale Johannesen | e4d209d | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 6392 | AloBhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT, | 
| Mon P Wang | af9b952 | 2008-12-18 21:42:19 +0000 | [diff] [blame] | 6393 | DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32), | 
|  | 6394 | AloBhi, DAG.getConstant(32, MVT::i32)); | 
| Dale Johannesen | e4d209d | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 6395 | AhiBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT, | 
| Mon P Wang | af9b952 | 2008-12-18 21:42:19 +0000 | [diff] [blame] | 6396 | DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32), | 
|  | 6397 | AhiBlo, DAG.getConstant(32, MVT::i32)); | 
| Dale Johannesen | e4d209d | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 6398 | SDValue Res = DAG.getNode(ISD::ADD, dl, VT, AloBlo, AloBhi); | 
|  | 6399 | Res = DAG.getNode(ISD::ADD, dl, VT, Res, AhiBlo); | 
| Mon P Wang | af9b952 | 2008-12-18 21:42:19 +0000 | [diff] [blame] | 6400 | return Res; | 
|  | 6401 | } | 
|  | 6402 |  | 
|  | 6403 |  | 
| Bill Wendling | 74c3765 | 2008-12-09 22:08:41 +0000 | [diff] [blame] | 6404 | SDValue X86TargetLowering::LowerXALUO(SDValue Op, SelectionDAG &DAG) { | 
|  | 6405 | // Lower the "add/sub/mul with overflow" instruction into a regular ins plus | 
|  | 6406 | // a "setcc" instruction that checks the overflow flag. The "brcond" lowering | 
| Bill Wendling | 61edeb5 | 2008-12-02 01:06:39 +0000 | [diff] [blame] | 6407 | // looks for this combo and may remove the "setcc" instruction if the "setcc" | 
|  | 6408 | // has only one use. | 
| Bill Wendling | 3fafd93 | 2008-11-26 22:37:40 +0000 | [diff] [blame] | 6409 | SDNode *N = Op.getNode(); | 
| Bill Wendling | 61edeb5 | 2008-12-02 01:06:39 +0000 | [diff] [blame] | 6410 | SDValue LHS = N->getOperand(0); | 
|  | 6411 | SDValue RHS = N->getOperand(1); | 
| Bill Wendling | 74c3765 | 2008-12-09 22:08:41 +0000 | [diff] [blame] | 6412 | unsigned BaseOp = 0; | 
|  | 6413 | unsigned Cond = 0; | 
| Dale Johannesen | 6f38cb6 | 2009-02-07 19:59:05 +0000 | [diff] [blame] | 6414 | DebugLoc dl = Op.getDebugLoc(); | 
| Bill Wendling | 74c3765 | 2008-12-09 22:08:41 +0000 | [diff] [blame] | 6415 |  | 
|  | 6416 | switch (Op.getOpcode()) { | 
|  | 6417 | default: assert(0 && "Unknown ovf instruction!"); | 
|  | 6418 | case ISD::SADDO: | 
| Dan Gohman | 076aee3 | 2009-03-04 19:44:21 +0000 | [diff] [blame] | 6419 | // A subtract of one will be selected as a INC. Note that INC doesn't | 
|  | 6420 | // set CF, so we can't do this for UADDO. | 
|  | 6421 | if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) | 
|  | 6422 | if (C->getAPIntValue() == 1) { | 
|  | 6423 | BaseOp = X86ISD::INC; | 
|  | 6424 | Cond = X86::COND_O; | 
|  | 6425 | break; | 
|  | 6426 | } | 
| Bill Wendling | ab55ebd | 2008-12-12 00:56:36 +0000 | [diff] [blame] | 6427 | BaseOp = X86ISD::ADD; | 
| Bill Wendling | 74c3765 | 2008-12-09 22:08:41 +0000 | [diff] [blame] | 6428 | Cond = X86::COND_O; | 
|  | 6429 | break; | 
|  | 6430 | case ISD::UADDO: | 
| Bill Wendling | ab55ebd | 2008-12-12 00:56:36 +0000 | [diff] [blame] | 6431 | BaseOp = X86ISD::ADD; | 
| Dan Gohman | 653456c | 2009-01-07 00:15:08 +0000 | [diff] [blame] | 6432 | Cond = X86::COND_B; | 
| Bill Wendling | 74c3765 | 2008-12-09 22:08:41 +0000 | [diff] [blame] | 6433 | break; | 
|  | 6434 | case ISD::SSUBO: | 
| Dan Gohman | 076aee3 | 2009-03-04 19:44:21 +0000 | [diff] [blame] | 6435 | // A subtract of one will be selected as a DEC. Note that DEC doesn't | 
|  | 6436 | // set CF, so we can't do this for USUBO. | 
|  | 6437 | if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) | 
|  | 6438 | if (C->getAPIntValue() == 1) { | 
|  | 6439 | BaseOp = X86ISD::DEC; | 
|  | 6440 | Cond = X86::COND_O; | 
|  | 6441 | break; | 
|  | 6442 | } | 
| Bill Wendling | ab55ebd | 2008-12-12 00:56:36 +0000 | [diff] [blame] | 6443 | BaseOp = X86ISD::SUB; | 
| Bill Wendling | 74c3765 | 2008-12-09 22:08:41 +0000 | [diff] [blame] | 6444 | Cond = X86::COND_O; | 
|  | 6445 | break; | 
|  | 6446 | case ISD::USUBO: | 
| Bill Wendling | ab55ebd | 2008-12-12 00:56:36 +0000 | [diff] [blame] | 6447 | BaseOp = X86ISD::SUB; | 
| Dan Gohman | 653456c | 2009-01-07 00:15:08 +0000 | [diff] [blame] | 6448 | Cond = X86::COND_B; | 
| Bill Wendling | 74c3765 | 2008-12-09 22:08:41 +0000 | [diff] [blame] | 6449 | break; | 
|  | 6450 | case ISD::SMULO: | 
| Bill Wendling | d350e02 | 2008-12-12 21:15:41 +0000 | [diff] [blame] | 6451 | BaseOp = X86ISD::SMUL; | 
| Bill Wendling | 74c3765 | 2008-12-09 22:08:41 +0000 | [diff] [blame] | 6452 | Cond = X86::COND_O; | 
|  | 6453 | break; | 
|  | 6454 | case ISD::UMULO: | 
| Bill Wendling | d350e02 | 2008-12-12 21:15:41 +0000 | [diff] [blame] | 6455 | BaseOp = X86ISD::UMUL; | 
| Dan Gohman | 653456c | 2009-01-07 00:15:08 +0000 | [diff] [blame] | 6456 | Cond = X86::COND_B; | 
| Bill Wendling | 74c3765 | 2008-12-09 22:08:41 +0000 | [diff] [blame] | 6457 | break; | 
|  | 6458 | } | 
| Bill Wendling | 3fafd93 | 2008-11-26 22:37:40 +0000 | [diff] [blame] | 6459 |  | 
| Bill Wendling | 61edeb5 | 2008-12-02 01:06:39 +0000 | [diff] [blame] | 6460 | // Also sets EFLAGS. | 
|  | 6461 | SDVTList VTs = DAG.getVTList(N->getValueType(0), MVT::i32); | 
| Dale Johannesen | e4d209d | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 6462 | SDValue Sum = DAG.getNode(BaseOp, dl, VTs, LHS, RHS); | 
| Bill Wendling | 3fafd93 | 2008-11-26 22:37:40 +0000 | [diff] [blame] | 6463 |  | 
| Bill Wendling | 61edeb5 | 2008-12-02 01:06:39 +0000 | [diff] [blame] | 6464 | SDValue SetCC = | 
| Dale Johannesen | e4d209d | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 6465 | DAG.getNode(X86ISD::SETCC, dl, N->getValueType(1), | 
| Bill Wendling | bc5e15e | 2008-12-10 02:01:32 +0000 | [diff] [blame] | 6466 | DAG.getConstant(Cond, MVT::i32), SDValue(Sum.getNode(), 1)); | 
| Bill Wendling | 3fafd93 | 2008-11-26 22:37:40 +0000 | [diff] [blame] | 6467 |  | 
| Bill Wendling | 61edeb5 | 2008-12-02 01:06:39 +0000 | [diff] [blame] | 6468 | DAG.ReplaceAllUsesOfValueWith(SDValue(N, 1), SetCC); | 
|  | 6469 | return Sum; | 
| Bill Wendling | 41ea7e7 | 2008-11-24 19:21:46 +0000 | [diff] [blame] | 6470 | } | 
|  | 6471 |  | 
| Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 6472 | SDValue X86TargetLowering::LowerCMP_SWAP(SDValue Op, SelectionDAG &DAG) { | 
| Dan Gohman | fd4418f | 2008-06-25 16:07:49 +0000 | [diff] [blame] | 6473 | MVT T = Op.getValueType(); | 
| Dale Johannesen | 6f38cb6 | 2009-02-07 19:59:05 +0000 | [diff] [blame] | 6474 | DebugLoc dl = Op.getDebugLoc(); | 
| Andrew Lenharth | a76e2f0 | 2008-03-04 21:13:33 +0000 | [diff] [blame] | 6475 | unsigned Reg = 0; | 
|  | 6476 | unsigned size = 0; | 
| Duncan Sands | 83ec4b6 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 6477 | switch(T.getSimpleVT()) { | 
|  | 6478 | default: | 
|  | 6479 | assert(false && "Invalid value type!"); | 
| Andrew Lenharth | 26ed869 | 2008-03-01 21:52:34 +0000 | [diff] [blame] | 6480 | case MVT::i8:  Reg = X86::AL;  size = 1; break; | 
|  | 6481 | case MVT::i16: Reg = X86::AX;  size = 2; break; | 
|  | 6482 | case MVT::i32: Reg = X86::EAX; size = 4; break; | 
| Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 6483 | case MVT::i64: | 
| Duncan Sands | 1607f05 | 2008-12-01 11:39:25 +0000 | [diff] [blame] | 6484 | assert(Subtarget->is64Bit() && "Node not type legal!"); | 
|  | 6485 | Reg = X86::RAX; size = 8; | 
| Andrew Lenharth | d19189e | 2008-03-05 01:15:49 +0000 | [diff] [blame] | 6486 | break; | 
| Bill Wendling | 61edeb5 | 2008-12-02 01:06:39 +0000 | [diff] [blame] | 6487 | } | 
| Dale Johannesen | dd64c41 | 2009-02-04 00:33:20 +0000 | [diff] [blame] | 6488 | SDValue cpIn = DAG.getCopyToReg(Op.getOperand(0), dl, Reg, | 
| Dale Johannesen | d18a462 | 2008-09-11 03:12:59 +0000 | [diff] [blame] | 6489 | Op.getOperand(2), SDValue()); | 
| Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 6490 | SDValue Ops[] = { cpIn.getValue(0), | 
| Evan Cheng | 8a186ae | 2008-09-24 23:26:36 +0000 | [diff] [blame] | 6491 | Op.getOperand(1), | 
|  | 6492 | Op.getOperand(3), | 
|  | 6493 | DAG.getTargetConstant(size, MVT::i8), | 
|  | 6494 | cpIn.getValue(1) }; | 
| Andrew Lenharth | 26ed869 | 2008-03-01 21:52:34 +0000 | [diff] [blame] | 6495 | SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag); | 
| Dale Johannesen | e4d209d | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 6496 | SDValue Result = DAG.getNode(X86ISD::LCMPXCHG_DAG, dl, Tys, Ops, 5); | 
| Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 6497 | SDValue cpOut = | 
| Dale Johannesen | dd64c41 | 2009-02-04 00:33:20 +0000 | [diff] [blame] | 6498 | DAG.getCopyFromReg(Result.getValue(0), dl, Reg, T, Result.getValue(1)); | 
| Andrew Lenharth | 26ed869 | 2008-03-01 21:52:34 +0000 | [diff] [blame] | 6499 | return cpOut; | 
|  | 6500 | } | 
|  | 6501 |  | 
| Duncan Sands | 1607f05 | 2008-12-01 11:39:25 +0000 | [diff] [blame] | 6502 | SDValue X86TargetLowering::LowerREADCYCLECOUNTER(SDValue Op, | 
| Gabor Greif | 327ef03 | 2008-08-28 23:19:51 +0000 | [diff] [blame] | 6503 | SelectionDAG &DAG) { | 
| Duncan Sands | 1607f05 | 2008-12-01 11:39:25 +0000 | [diff] [blame] | 6504 | assert(Subtarget->is64Bit() && "Result not type legalized?"); | 
| Andrew Lenharth | d19189e | 2008-03-05 01:15:49 +0000 | [diff] [blame] | 6505 | SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag); | 
| Duncan Sands | 1607f05 | 2008-12-01 11:39:25 +0000 | [diff] [blame] | 6506 | SDValue TheChain = Op.getOperand(0); | 
| Dale Johannesen | 6f38cb6 | 2009-02-07 19:59:05 +0000 | [diff] [blame] | 6507 | DebugLoc dl = Op.getDebugLoc(); | 
| Dale Johannesen | e4d209d | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 6508 | SDValue rd = DAG.getNode(X86ISD::RDTSC_DAG, dl, Tys, &TheChain, 1); | 
| Dale Johannesen | dd64c41 | 2009-02-04 00:33:20 +0000 | [diff] [blame] | 6509 | SDValue rax = DAG.getCopyFromReg(rd, dl, X86::RAX, MVT::i64, rd.getValue(1)); | 
|  | 6510 | SDValue rdx = DAG.getCopyFromReg(rax.getValue(1), dl, X86::RDX, MVT::i64, | 
| Duncan Sands | 1607f05 | 2008-12-01 11:39:25 +0000 | [diff] [blame] | 6511 | rax.getValue(2)); | 
| Dale Johannesen | e4d209d | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 6512 | SDValue Tmp = DAG.getNode(ISD::SHL, dl, MVT::i64, rdx, | 
| Duncan Sands | 1607f05 | 2008-12-01 11:39:25 +0000 | [diff] [blame] | 6513 | DAG.getConstant(32, MVT::i8)); | 
|  | 6514 | SDValue Ops[] = { | 
| Dale Johannesen | e4d209d | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 6515 | DAG.getNode(ISD::OR, dl, MVT::i64, rax, Tmp), | 
| Duncan Sands | 1607f05 | 2008-12-01 11:39:25 +0000 | [diff] [blame] | 6516 | rdx.getValue(1) | 
|  | 6517 | }; | 
| Dale Johannesen | e4d209d | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 6518 | return DAG.getMergeValues(Ops, 2, dl); | 
| Dale Johannesen | 48c1bc2 | 2008-10-02 18:53:47 +0000 | [diff] [blame] | 6519 | } | 
|  | 6520 |  | 
| Dale Johannesen | 71d1bf5 | 2008-09-29 22:25:26 +0000 | [diff] [blame] | 6521 | SDValue X86TargetLowering::LowerLOAD_SUB(SDValue Op, SelectionDAG &DAG) { | 
|  | 6522 | SDNode *Node = Op.getNode(); | 
| Dale Johannesen | e4d209d | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 6523 | DebugLoc dl = Node->getDebugLoc(); | 
| Dale Johannesen | 71d1bf5 | 2008-09-29 22:25:26 +0000 | [diff] [blame] | 6524 | MVT T = Node->getValueType(0); | 
| Dale Johannesen | e4d209d | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 6525 | SDValue negOp = DAG.getNode(ISD::SUB, dl, T, | 
| Evan Cheng | 242b38b | 2009-02-23 09:03:22 +0000 | [diff] [blame] | 6526 | DAG.getConstant(0, T), Node->getOperand(2)); | 
| Dale Johannesen | e4d209d | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 6527 | return DAG.getAtomic(ISD::ATOMIC_LOAD_ADD, dl, | 
| Dan Gohman | 0b1d4a7 | 2008-12-23 21:37:04 +0000 | [diff] [blame] | 6528 | cast<AtomicSDNode>(Node)->getMemoryVT(), | 
| Dale Johannesen | 71d1bf5 | 2008-09-29 22:25:26 +0000 | [diff] [blame] | 6529 | Node->getOperand(0), | 
|  | 6530 | Node->getOperand(1), negOp, | 
|  | 6531 | cast<AtomicSDNode>(Node)->getSrcValue(), | 
|  | 6532 | cast<AtomicSDNode>(Node)->getAlignment()); | 
| Mon P Wang | 63307c3 | 2008-05-05 19:05:59 +0000 | [diff] [blame] | 6533 | } | 
|  | 6534 |  | 
| Evan Cheng | 0db9fe6 | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 6535 | /// LowerOperation - Provide custom lowering hooks for some operations. | 
|  | 6536 | /// | 
| Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 6537 | SDValue X86TargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) { | 
| Evan Cheng | 0db9fe6 | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 6538 | switch (Op.getOpcode()) { | 
|  | 6539 | default: assert(0 && "Should not custom lower this!"); | 
| Dan Gohman | 0b1d4a7 | 2008-12-23 21:37:04 +0000 | [diff] [blame] | 6540 | case ISD::ATOMIC_CMP_SWAP:    return LowerCMP_SWAP(Op,DAG); | 
|  | 6541 | case ISD::ATOMIC_LOAD_SUB:    return LowerLOAD_SUB(Op,DAG); | 
| Evan Cheng | 0db9fe6 | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 6542 | case ISD::BUILD_VECTOR:       return LowerBUILD_VECTOR(Op, DAG); | 
|  | 6543 | case ISD::VECTOR_SHUFFLE:     return LowerVECTOR_SHUFFLE(Op, DAG); | 
|  | 6544 | case ISD::EXTRACT_VECTOR_ELT: return LowerEXTRACT_VECTOR_ELT(Op, DAG); | 
|  | 6545 | case ISD::INSERT_VECTOR_ELT:  return LowerINSERT_VECTOR_ELT(Op, DAG); | 
|  | 6546 | case ISD::SCALAR_TO_VECTOR:   return LowerSCALAR_TO_VECTOR(Op, DAG); | 
|  | 6547 | case ISD::ConstantPool:       return LowerConstantPool(Op, DAG); | 
|  | 6548 | case ISD::GlobalAddress:      return LowerGlobalAddress(Op, DAG); | 
| Lauro Ramos Venancio | b3a0417 | 2007-04-20 21:38:10 +0000 | [diff] [blame] | 6549 | case ISD::GlobalTLSAddress:   return LowerGlobalTLSAddress(Op, DAG); | 
| Bill Wendling | 056292f | 2008-09-16 21:48:12 +0000 | [diff] [blame] | 6550 | case ISD::ExternalSymbol:     return LowerExternalSymbol(Op, DAG); | 
| Evan Cheng | 0db9fe6 | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 6551 | case ISD::SHL_PARTS: | 
|  | 6552 | case ISD::SRA_PARTS: | 
|  | 6553 | case ISD::SRL_PARTS:          return LowerShift(Op, DAG); | 
|  | 6554 | case ISD::SINT_TO_FP:         return LowerSINT_TO_FP(Op, DAG); | 
| Dale Johannesen | 1c15bf5 | 2008-10-21 20:50:01 +0000 | [diff] [blame] | 6555 | case ISD::UINT_TO_FP:         return LowerUINT_TO_FP(Op, DAG); | 
| Evan Cheng | 0db9fe6 | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 6556 | case ISD::FP_TO_SINT:         return LowerFP_TO_SINT(Op, DAG); | 
|  | 6557 | case ISD::FABS:               return LowerFABS(Op, DAG); | 
|  | 6558 | case ISD::FNEG:               return LowerFNEG(Op, DAG); | 
| Evan Cheng | 68c47cb | 2007-01-05 07:55:56 +0000 | [diff] [blame] | 6559 | case ISD::FCOPYSIGN:          return LowerFCOPYSIGN(Op, DAG); | 
| Evan Cheng | e5f6204 | 2007-09-29 00:00:36 +0000 | [diff] [blame] | 6560 | case ISD::SETCC:              return LowerSETCC(Op, DAG); | 
| Nate Begeman | 30a0de9 | 2008-07-17 16:51:19 +0000 | [diff] [blame] | 6561 | case ISD::VSETCC:             return LowerVSETCC(Op, DAG); | 
| Evan Cheng | e5f6204 | 2007-09-29 00:00:36 +0000 | [diff] [blame] | 6562 | case ISD::SELECT:             return LowerSELECT(Op, DAG); | 
|  | 6563 | case ISD::BRCOND:             return LowerBRCOND(Op, DAG); | 
| Evan Cheng | 0db9fe6 | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 6564 | case ISD::JumpTable:          return LowerJumpTable(Op, DAG); | 
| Evan Cheng | 32fe103 | 2006-05-25 00:59:30 +0000 | [diff] [blame] | 6565 | case ISD::CALL:               return LowerCALL(Op, DAG); | 
| Evan Cheng | 0db9fe6 | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 6566 | case ISD::RET:                return LowerRET(Op, DAG); | 
| Evan Cheng | 1bc7804 | 2006-04-26 01:20:17 +0000 | [diff] [blame] | 6567 | case ISD::FORMAL_ARGUMENTS:   return LowerFORMAL_ARGUMENTS(Op, DAG); | 
| Evan Cheng | 0db9fe6 | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 6568 | case ISD::VASTART:            return LowerVASTART(Op, DAG); | 
| Dan Gohman | 9018e83 | 2008-05-10 01:26:14 +0000 | [diff] [blame] | 6569 | case ISD::VAARG:              return LowerVAARG(Op, DAG); | 
| Evan Cheng | ae64219 | 2007-03-02 23:16:35 +0000 | [diff] [blame] | 6570 | case ISD::VACOPY:             return LowerVACOPY(Op, DAG); | 
| Evan Cheng | 0db9fe6 | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 6571 | case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG); | 
| Nate Begeman | bcc5f36 | 2007-01-29 22:58:52 +0000 | [diff] [blame] | 6572 | case ISD::RETURNADDR:         return LowerRETURNADDR(Op, DAG); | 
|  | 6573 | case ISD::FRAMEADDR:          return LowerFRAMEADDR(Op, DAG); | 
| Anton Korobeynikov | 2365f51 | 2007-07-14 14:06:15 +0000 | [diff] [blame] | 6574 | case ISD::FRAME_TO_ARGS_OFFSET: | 
|  | 6575 | return LowerFRAME_TO_ARGS_OFFSET(Op, DAG); | 
| Anton Korobeynikov | 57fc00d | 2007-04-17 09:20:00 +0000 | [diff] [blame] | 6576 | case ISD::DYNAMIC_STACKALLOC: return LowerDYNAMIC_STACKALLOC(Op, DAG); | 
| Anton Korobeynikov | 2365f51 | 2007-07-14 14:06:15 +0000 | [diff] [blame] | 6577 | case ISD::EH_RETURN:          return LowerEH_RETURN(Op, DAG); | 
| Duncan Sands | b116fac | 2007-07-27 20:02:49 +0000 | [diff] [blame] | 6578 | case ISD::TRAMPOLINE:         return LowerTRAMPOLINE(Op, DAG); | 
| Dan Gohman | 1a02486 | 2008-01-31 00:41:03 +0000 | [diff] [blame] | 6579 | case ISD::FLT_ROUNDS_:        return LowerFLT_ROUNDS_(Op, DAG); | 
| Evan Cheng | 18efe26 | 2007-12-14 02:13:44 +0000 | [diff] [blame] | 6580 | case ISD::CTLZ:               return LowerCTLZ(Op, DAG); | 
|  | 6581 | case ISD::CTTZ:               return LowerCTTZ(Op, DAG); | 
| Mon P Wang | af9b952 | 2008-12-18 21:42:19 +0000 | [diff] [blame] | 6582 | case ISD::MUL:                return LowerMUL_V2I64(Op, DAG); | 
| Bill Wendling | 74c3765 | 2008-12-09 22:08:41 +0000 | [diff] [blame] | 6583 | case ISD::SADDO: | 
|  | 6584 | case ISD::UADDO: | 
|  | 6585 | case ISD::SSUBO: | 
|  | 6586 | case ISD::USUBO: | 
|  | 6587 | case ISD::SMULO: | 
|  | 6588 | case ISD::UMULO:              return LowerXALUO(Op, DAG); | 
| Duncan Sands | 1607f05 | 2008-12-01 11:39:25 +0000 | [diff] [blame] | 6589 | case ISD::READCYCLECOUNTER:   return LowerREADCYCLECOUNTER(Op, DAG); | 
| Evan Cheng | 0db9fe6 | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 6590 | } | 
| Chris Lattner | 27a6c73 | 2007-11-24 07:07:01 +0000 | [diff] [blame] | 6591 | } | 
|  | 6592 |  | 
| Duncan Sands | 1607f05 | 2008-12-01 11:39:25 +0000 | [diff] [blame] | 6593 | void X86TargetLowering:: | 
|  | 6594 | ReplaceATOMIC_BINARY_64(SDNode *Node, SmallVectorImpl<SDValue>&Results, | 
|  | 6595 | SelectionDAG &DAG, unsigned NewOp) { | 
|  | 6596 | MVT T = Node->getValueType(0); | 
| Dale Johannesen | e4d209d | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 6597 | DebugLoc dl = Node->getDebugLoc(); | 
| Duncan Sands | 1607f05 | 2008-12-01 11:39:25 +0000 | [diff] [blame] | 6598 | assert (T == MVT::i64 && "Only know how to expand i64 atomics"); | 
|  | 6599 |  | 
|  | 6600 | SDValue Chain = Node->getOperand(0); | 
|  | 6601 | SDValue In1 = Node->getOperand(1); | 
| Dale Johannesen | e4d209d | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 6602 | SDValue In2L = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, | 
| Duncan Sands | 1607f05 | 2008-12-01 11:39:25 +0000 | [diff] [blame] | 6603 | Node->getOperand(2), DAG.getIntPtrConstant(0)); | 
| Dale Johannesen | e4d209d | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 6604 | SDValue In2H = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, | 
| Duncan Sands | 1607f05 | 2008-12-01 11:39:25 +0000 | [diff] [blame] | 6605 | Node->getOperand(2), DAG.getIntPtrConstant(1)); | 
|  | 6606 | // This is a generalized SDNode, not an AtomicSDNode, so it doesn't | 
|  | 6607 | // have a MemOperand.  Pass the info through as a normal operand. | 
|  | 6608 | SDValue LSI = DAG.getMemOperand(cast<MemSDNode>(Node)->getMemOperand()); | 
|  | 6609 | SDValue Ops[] = { Chain, In1, In2L, In2H, LSI }; | 
|  | 6610 | SDVTList Tys = DAG.getVTList(MVT::i32, MVT::i32, MVT::Other); | 
| Dale Johannesen | e4d209d | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 6611 | SDValue Result = DAG.getNode(NewOp, dl, Tys, Ops, 5); | 
| Duncan Sands | 1607f05 | 2008-12-01 11:39:25 +0000 | [diff] [blame] | 6612 | SDValue OpsF[] = { Result.getValue(0), Result.getValue(1)}; | 
| Dale Johannesen | e4d209d | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 6613 | Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, OpsF, 2)); | 
| Duncan Sands | 1607f05 | 2008-12-01 11:39:25 +0000 | [diff] [blame] | 6614 | Results.push_back(Result.getValue(2)); | 
|  | 6615 | } | 
|  | 6616 |  | 
| Duncan Sands | 126d907 | 2008-07-04 11:47:58 +0000 | [diff] [blame] | 6617 | /// ReplaceNodeResults - Replace a node with an illegal result type | 
|  | 6618 | /// with a new node built out of custom code. | 
| Duncan Sands | 1607f05 | 2008-12-01 11:39:25 +0000 | [diff] [blame] | 6619 | void X86TargetLowering::ReplaceNodeResults(SDNode *N, | 
|  | 6620 | SmallVectorImpl<SDValue>&Results, | 
|  | 6621 | SelectionDAG &DAG) { | 
| Dale Johannesen | e4d209d | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 6622 | DebugLoc dl = N->getDebugLoc(); | 
| Chris Lattner | 27a6c73 | 2007-11-24 07:07:01 +0000 | [diff] [blame] | 6623 | switch (N->getOpcode()) { | 
| Duncan Sands | ed294c4 | 2008-10-20 15:56:33 +0000 | [diff] [blame] | 6624 | default: | 
| Duncan Sands | 1607f05 | 2008-12-01 11:39:25 +0000 | [diff] [blame] | 6625 | assert(false && "Do not know how to custom type legalize this operation!"); | 
|  | 6626 | return; | 
|  | 6627 | case ISD::FP_TO_SINT: { | 
|  | 6628 | std::pair<SDValue,SDValue> Vals = FP_TO_SINTHelper(SDValue(N, 0), DAG); | 
|  | 6629 | SDValue FIST = Vals.first, StackSlot = Vals.second; | 
|  | 6630 | if (FIST.getNode() != 0) { | 
|  | 6631 | MVT VT = N->getValueType(0); | 
|  | 6632 | // Return a load from the stack slot. | 
| Dale Johannesen | e4d209d | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 6633 | Results.push_back(DAG.getLoad(VT, dl, FIST, StackSlot, NULL, 0)); | 
| Duncan Sands | 1607f05 | 2008-12-01 11:39:25 +0000 | [diff] [blame] | 6634 | } | 
|  | 6635 | return; | 
|  | 6636 | } | 
|  | 6637 | case ISD::READCYCLECOUNTER: { | 
|  | 6638 | SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag); | 
|  | 6639 | SDValue TheChain = N->getOperand(0); | 
| Dale Johannesen | e4d209d | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 6640 | SDValue rd = DAG.getNode(X86ISD::RDTSC_DAG, dl, Tys, &TheChain, 1); | 
| Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 6641 | SDValue eax = DAG.getCopyFromReg(rd, dl, X86::EAX, MVT::i32, | 
| Dale Johannesen | dd64c41 | 2009-02-04 00:33:20 +0000 | [diff] [blame] | 6642 | rd.getValue(1)); | 
|  | 6643 | SDValue edx = DAG.getCopyFromReg(eax.getValue(1), dl, X86::EDX, MVT::i32, | 
| Duncan Sands | 1607f05 | 2008-12-01 11:39:25 +0000 | [diff] [blame] | 6644 | eax.getValue(2)); | 
|  | 6645 | // Use a buildpair to merge the two 32-bit values into a 64-bit one. | 
|  | 6646 | SDValue Ops[] = { eax, edx }; | 
| Dale Johannesen | e4d209d | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 6647 | Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, Ops, 2)); | 
| Duncan Sands | 1607f05 | 2008-12-01 11:39:25 +0000 | [diff] [blame] | 6648 | Results.push_back(edx.getValue(1)); | 
|  | 6649 | return; | 
|  | 6650 | } | 
| Dan Gohman | 0b1d4a7 | 2008-12-23 21:37:04 +0000 | [diff] [blame] | 6651 | case ISD::ATOMIC_CMP_SWAP: { | 
| Duncan Sands | 1607f05 | 2008-12-01 11:39:25 +0000 | [diff] [blame] | 6652 | MVT T = N->getValueType(0); | 
|  | 6653 | assert (T == MVT::i64 && "Only know how to expand i64 Cmp and Swap"); | 
|  | 6654 | SDValue cpInL, cpInH; | 
| Dale Johannesen | e4d209d | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 6655 | cpInL = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(2), | 
| Duncan Sands | 1607f05 | 2008-12-01 11:39:25 +0000 | [diff] [blame] | 6656 | DAG.getConstant(0, MVT::i32)); | 
| Dale Johannesen | e4d209d | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 6657 | cpInH = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(2), | 
| Duncan Sands | 1607f05 | 2008-12-01 11:39:25 +0000 | [diff] [blame] | 6658 | DAG.getConstant(1, MVT::i32)); | 
| Dale Johannesen | dd64c41 | 2009-02-04 00:33:20 +0000 | [diff] [blame] | 6659 | cpInL = DAG.getCopyToReg(N->getOperand(0), dl, X86::EAX, cpInL, SDValue()); | 
|  | 6660 | cpInH = DAG.getCopyToReg(cpInL.getValue(0), dl, X86::EDX, cpInH, | 
| Duncan Sands | 1607f05 | 2008-12-01 11:39:25 +0000 | [diff] [blame] | 6661 | cpInL.getValue(1)); | 
|  | 6662 | SDValue swapInL, swapInH; | 
| Dale Johannesen | e4d209d | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 6663 | swapInL = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(3), | 
| Duncan Sands | 1607f05 | 2008-12-01 11:39:25 +0000 | [diff] [blame] | 6664 | DAG.getConstant(0, MVT::i32)); | 
| Dale Johannesen | e4d209d | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 6665 | swapInH = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(3), | 
| Duncan Sands | 1607f05 | 2008-12-01 11:39:25 +0000 | [diff] [blame] | 6666 | DAG.getConstant(1, MVT::i32)); | 
| Dale Johannesen | dd64c41 | 2009-02-04 00:33:20 +0000 | [diff] [blame] | 6667 | swapInL = DAG.getCopyToReg(cpInH.getValue(0), dl, X86::EBX, swapInL, | 
| Duncan Sands | 1607f05 | 2008-12-01 11:39:25 +0000 | [diff] [blame] | 6668 | cpInH.getValue(1)); | 
| Dale Johannesen | dd64c41 | 2009-02-04 00:33:20 +0000 | [diff] [blame] | 6669 | swapInH = DAG.getCopyToReg(swapInL.getValue(0), dl, X86::ECX, swapInH, | 
| Duncan Sands | 1607f05 | 2008-12-01 11:39:25 +0000 | [diff] [blame] | 6670 | swapInL.getValue(1)); | 
|  | 6671 | SDValue Ops[] = { swapInH.getValue(0), | 
|  | 6672 | N->getOperand(1), | 
|  | 6673 | swapInH.getValue(1) }; | 
|  | 6674 | SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag); | 
| Dale Johannesen | e4d209d | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 6675 | SDValue Result = DAG.getNode(X86ISD::LCMPXCHG8_DAG, dl, Tys, Ops, 3); | 
| Dale Johannesen | dd64c41 | 2009-02-04 00:33:20 +0000 | [diff] [blame] | 6676 | SDValue cpOutL = DAG.getCopyFromReg(Result.getValue(0), dl, X86::EAX, | 
|  | 6677 | MVT::i32, Result.getValue(1)); | 
|  | 6678 | SDValue cpOutH = DAG.getCopyFromReg(cpOutL.getValue(1), dl, X86::EDX, | 
|  | 6679 | MVT::i32, cpOutL.getValue(2)); | 
| Duncan Sands | 1607f05 | 2008-12-01 11:39:25 +0000 | [diff] [blame] | 6680 | SDValue OpsF[] = { cpOutL.getValue(0), cpOutH.getValue(0)}; | 
| Dale Johannesen | e4d209d | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 6681 | Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, OpsF, 2)); | 
| Duncan Sands | 1607f05 | 2008-12-01 11:39:25 +0000 | [diff] [blame] | 6682 | Results.push_back(cpOutH.getValue(1)); | 
|  | 6683 | return; | 
|  | 6684 | } | 
| Dan Gohman | 0b1d4a7 | 2008-12-23 21:37:04 +0000 | [diff] [blame] | 6685 | case ISD::ATOMIC_LOAD_ADD: | 
| Duncan Sands | 1607f05 | 2008-12-01 11:39:25 +0000 | [diff] [blame] | 6686 | ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMADD64_DAG); | 
|  | 6687 | return; | 
| Dan Gohman | 0b1d4a7 | 2008-12-23 21:37:04 +0000 | [diff] [blame] | 6688 | case ISD::ATOMIC_LOAD_AND: | 
| Duncan Sands | 1607f05 | 2008-12-01 11:39:25 +0000 | [diff] [blame] | 6689 | ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMAND64_DAG); | 
|  | 6690 | return; | 
| Dan Gohman | 0b1d4a7 | 2008-12-23 21:37:04 +0000 | [diff] [blame] | 6691 | case ISD::ATOMIC_LOAD_NAND: | 
| Duncan Sands | 1607f05 | 2008-12-01 11:39:25 +0000 | [diff] [blame] | 6692 | ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMNAND64_DAG); | 
|  | 6693 | return; | 
| Dan Gohman | 0b1d4a7 | 2008-12-23 21:37:04 +0000 | [diff] [blame] | 6694 | case ISD::ATOMIC_LOAD_OR: | 
| Duncan Sands | 1607f05 | 2008-12-01 11:39:25 +0000 | [diff] [blame] | 6695 | ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMOR64_DAG); | 
|  | 6696 | return; | 
| Dan Gohman | 0b1d4a7 | 2008-12-23 21:37:04 +0000 | [diff] [blame] | 6697 | case ISD::ATOMIC_LOAD_SUB: | 
| Duncan Sands | 1607f05 | 2008-12-01 11:39:25 +0000 | [diff] [blame] | 6698 | ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMSUB64_DAG); | 
|  | 6699 | return; | 
| Dan Gohman | 0b1d4a7 | 2008-12-23 21:37:04 +0000 | [diff] [blame] | 6700 | case ISD::ATOMIC_LOAD_XOR: | 
| Duncan Sands | 1607f05 | 2008-12-01 11:39:25 +0000 | [diff] [blame] | 6701 | ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMXOR64_DAG); | 
|  | 6702 | return; | 
| Dan Gohman | 0b1d4a7 | 2008-12-23 21:37:04 +0000 | [diff] [blame] | 6703 | case ISD::ATOMIC_SWAP: | 
| Duncan Sands | 1607f05 | 2008-12-01 11:39:25 +0000 | [diff] [blame] | 6704 | ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMSWAP64_DAG); | 
|  | 6705 | return; | 
| Chris Lattner | 27a6c73 | 2007-11-24 07:07:01 +0000 | [diff] [blame] | 6706 | } | 
| Evan Cheng | 0db9fe6 | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 6707 | } | 
|  | 6708 |  | 
| Evan Cheng | 7226158 | 2005-12-20 06:22:03 +0000 | [diff] [blame] | 6709 | const char *X86TargetLowering::getTargetNodeName(unsigned Opcode) const { | 
|  | 6710 | switch (Opcode) { | 
|  | 6711 | default: return NULL; | 
| Evan Cheng | 18efe26 | 2007-12-14 02:13:44 +0000 | [diff] [blame] | 6712 | case X86ISD::BSF:                return "X86ISD::BSF"; | 
|  | 6713 | case X86ISD::BSR:                return "X86ISD::BSR"; | 
| Evan Cheng | e341316 | 2006-01-09 18:33:28 +0000 | [diff] [blame] | 6714 | case X86ISD::SHLD:               return "X86ISD::SHLD"; | 
|  | 6715 | case X86ISD::SHRD:               return "X86ISD::SHRD"; | 
| Evan Cheng | ef6ffb1 | 2006-01-31 03:14:29 +0000 | [diff] [blame] | 6716 | case X86ISD::FAND:               return "X86ISD::FAND"; | 
| Evan Cheng | 68c47cb | 2007-01-05 07:55:56 +0000 | [diff] [blame] | 6717 | case X86ISD::FOR:                return "X86ISD::FOR"; | 
| Evan Cheng | 223547a | 2006-01-31 22:28:30 +0000 | [diff] [blame] | 6718 | case X86ISD::FXOR:               return "X86ISD::FXOR"; | 
| Evan Cheng | 68c47cb | 2007-01-05 07:55:56 +0000 | [diff] [blame] | 6719 | case X86ISD::FSRL:               return "X86ISD::FSRL"; | 
| Evan Cheng | a3195e8 | 2006-01-12 22:54:21 +0000 | [diff] [blame] | 6720 | case X86ISD::FILD:               return "X86ISD::FILD"; | 
| Evan Cheng | e3de85b | 2006-02-04 02:20:30 +0000 | [diff] [blame] | 6721 | case X86ISD::FILD_FLAG:          return "X86ISD::FILD_FLAG"; | 
| Evan Cheng | 7226158 | 2005-12-20 06:22:03 +0000 | [diff] [blame] | 6722 | case X86ISD::FP_TO_INT16_IN_MEM: return "X86ISD::FP_TO_INT16_IN_MEM"; | 
|  | 6723 | case X86ISD::FP_TO_INT32_IN_MEM: return "X86ISD::FP_TO_INT32_IN_MEM"; | 
|  | 6724 | case X86ISD::FP_TO_INT64_IN_MEM: return "X86ISD::FP_TO_INT64_IN_MEM"; | 
| Evan Cheng | b077b84 | 2005-12-21 02:39:21 +0000 | [diff] [blame] | 6725 | case X86ISD::FLD:                return "X86ISD::FLD"; | 
| Evan Cheng | d90eb7f | 2006-01-05 00:27:02 +0000 | [diff] [blame] | 6726 | case X86ISD::FST:                return "X86ISD::FST"; | 
| Evan Cheng | 7226158 | 2005-12-20 06:22:03 +0000 | [diff] [blame] | 6727 | case X86ISD::CALL:               return "X86ISD::CALL"; | 
|  | 6728 | case X86ISD::TAILCALL:           return "X86ISD::TAILCALL"; | 
|  | 6729 | case X86ISD::RDTSC_DAG:          return "X86ISD::RDTSC_DAG"; | 
| Dan Gohman | c7a37d4 | 2008-12-23 22:45:23 +0000 | [diff] [blame] | 6730 | case X86ISD::BT:                 return "X86ISD::BT"; | 
| Evan Cheng | 7226158 | 2005-12-20 06:22:03 +0000 | [diff] [blame] | 6731 | case X86ISD::CMP:                return "X86ISD::CMP"; | 
| Evan Cheng | 6be2c58 | 2006-04-05 23:38:46 +0000 | [diff] [blame] | 6732 | case X86ISD::COMI:               return "X86ISD::COMI"; | 
|  | 6733 | case X86ISD::UCOMI:              return "X86ISD::UCOMI"; | 
| Evan Cheng | d5781fc | 2005-12-21 20:21:51 +0000 | [diff] [blame] | 6734 | case X86ISD::SETCC:              return "X86ISD::SETCC"; | 
| Evan Cheng | 7226158 | 2005-12-20 06:22:03 +0000 | [diff] [blame] | 6735 | case X86ISD::CMOV:               return "X86ISD::CMOV"; | 
|  | 6736 | case X86ISD::BRCOND:             return "X86ISD::BRCOND"; | 
| Evan Cheng | b077b84 | 2005-12-21 02:39:21 +0000 | [diff] [blame] | 6737 | case X86ISD::RET_FLAG:           return "X86ISD::RET_FLAG"; | 
| Evan Cheng | 8df346b | 2006-03-04 01:12:00 +0000 | [diff] [blame] | 6738 | case X86ISD::REP_STOS:           return "X86ISD::REP_STOS"; | 
|  | 6739 | case X86ISD::REP_MOVS:           return "X86ISD::REP_MOVS"; | 
| Evan Cheng | 7ccced6 | 2006-02-18 00:15:05 +0000 | [diff] [blame] | 6740 | case X86ISD::GlobalBaseReg:      return "X86ISD::GlobalBaseReg"; | 
| Evan Cheng | 020d2e8 | 2006-02-23 20:41:18 +0000 | [diff] [blame] | 6741 | case X86ISD::Wrapper:            return "X86ISD::Wrapper"; | 
| Nate Begeman | 14d12ca | 2008-02-11 04:19:36 +0000 | [diff] [blame] | 6742 | case X86ISD::PEXTRB:             return "X86ISD::PEXTRB"; | 
| Evan Cheng | b067a1e | 2006-03-31 19:22:53 +0000 | [diff] [blame] | 6743 | case X86ISD::PEXTRW:             return "X86ISD::PEXTRW"; | 
| Nate Begeman | 14d12ca | 2008-02-11 04:19:36 +0000 | [diff] [blame] | 6744 | case X86ISD::INSERTPS:           return "X86ISD::INSERTPS"; | 
|  | 6745 | case X86ISD::PINSRB:             return "X86ISD::PINSRB"; | 
| Evan Cheng | 653159f | 2006-03-31 21:55:24 +0000 | [diff] [blame] | 6746 | case X86ISD::PINSRW:             return "X86ISD::PINSRW"; | 
| Nate Begeman | b9a47b8 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 6747 | case X86ISD::PSHUFB:             return "X86ISD::PSHUFB"; | 
| Evan Cheng | 8ca2932 | 2006-11-10 21:43:37 +0000 | [diff] [blame] | 6748 | case X86ISD::FMAX:               return "X86ISD::FMAX"; | 
|  | 6749 | case X86ISD::FMIN:               return "X86ISD::FMIN"; | 
| Dan Gohman | 2038252 | 2007-07-10 00:05:58 +0000 | [diff] [blame] | 6750 | case X86ISD::FRSQRT:             return "X86ISD::FRSQRT"; | 
|  | 6751 | case X86ISD::FRCP:               return "X86ISD::FRCP"; | 
| Lauro Ramos Venancio | b3a0417 | 2007-04-20 21:38:10 +0000 | [diff] [blame] | 6752 | case X86ISD::TLSADDR:            return "X86ISD::TLSADDR"; | 
| Rafael Espindola | 094fad3 | 2009-04-08 21:14:34 +0000 | [diff] [blame] | 6753 | case X86ISD::SegmentBaseAddress: return "X86ISD::SegmentBaseAddress"; | 
| Anton Korobeynikov | 2365f51 | 2007-07-14 14:06:15 +0000 | [diff] [blame] | 6754 | case X86ISD::EH_RETURN:          return "X86ISD::EH_RETURN"; | 
| Arnold Schwaighofer | c85e171 | 2007-10-11 19:40:01 +0000 | [diff] [blame] | 6755 | case X86ISD::TC_RETURN:          return "X86ISD::TC_RETURN"; | 
| Anton Korobeynikov | 45b22fa | 2007-11-16 01:31:51 +0000 | [diff] [blame] | 6756 | case X86ISD::FNSTCW16m:          return "X86ISD::FNSTCW16m"; | 
| Evan Cheng | 7e2ff77 | 2008-05-08 00:57:18 +0000 | [diff] [blame] | 6757 | case X86ISD::LCMPXCHG_DAG:       return "X86ISD::LCMPXCHG_DAG"; | 
|  | 6758 | case X86ISD::LCMPXCHG8_DAG:      return "X86ISD::LCMPXCHG8_DAG"; | 
| Dale Johannesen | 48c1bc2 | 2008-10-02 18:53:47 +0000 | [diff] [blame] | 6759 | case X86ISD::ATOMADD64_DAG:      return "X86ISD::ATOMADD64_DAG"; | 
|  | 6760 | case X86ISD::ATOMSUB64_DAG:      return "X86ISD::ATOMSUB64_DAG"; | 
|  | 6761 | case X86ISD::ATOMOR64_DAG:       return "X86ISD::ATOMOR64_DAG"; | 
|  | 6762 | case X86ISD::ATOMXOR64_DAG:      return "X86ISD::ATOMXOR64_DAG"; | 
|  | 6763 | case X86ISD::ATOMAND64_DAG:      return "X86ISD::ATOMAND64_DAG"; | 
|  | 6764 | case X86ISD::ATOMNAND64_DAG:     return "X86ISD::ATOMNAND64_DAG"; | 
| Evan Cheng | d880b97 | 2008-05-09 21:53:03 +0000 | [diff] [blame] | 6765 | case X86ISD::VZEXT_MOVL:         return "X86ISD::VZEXT_MOVL"; | 
|  | 6766 | case X86ISD::VZEXT_LOAD:         return "X86ISD::VZEXT_LOAD"; | 
| Evan Cheng | f26ffe9 | 2008-05-29 08:22:04 +0000 | [diff] [blame] | 6767 | case X86ISD::VSHL:               return "X86ISD::VSHL"; | 
|  | 6768 | case X86ISD::VSRL:               return "X86ISD::VSRL"; | 
| Nate Begeman | 30a0de9 | 2008-07-17 16:51:19 +0000 | [diff] [blame] | 6769 | case X86ISD::CMPPD:              return "X86ISD::CMPPD"; | 
|  | 6770 | case X86ISD::CMPPS:              return "X86ISD::CMPPS"; | 
|  | 6771 | case X86ISD::PCMPEQB:            return "X86ISD::PCMPEQB"; | 
|  | 6772 | case X86ISD::PCMPEQW:            return "X86ISD::PCMPEQW"; | 
|  | 6773 | case X86ISD::PCMPEQD:            return "X86ISD::PCMPEQD"; | 
|  | 6774 | case X86ISD::PCMPEQQ:            return "X86ISD::PCMPEQQ"; | 
|  | 6775 | case X86ISD::PCMPGTB:            return "X86ISD::PCMPGTB"; | 
|  | 6776 | case X86ISD::PCMPGTW:            return "X86ISD::PCMPGTW"; | 
|  | 6777 | case X86ISD::PCMPGTD:            return "X86ISD::PCMPGTD"; | 
|  | 6778 | case X86ISD::PCMPGTQ:            return "X86ISD::PCMPGTQ"; | 
| Bill Wendling | ab55ebd | 2008-12-12 00:56:36 +0000 | [diff] [blame] | 6779 | case X86ISD::ADD:                return "X86ISD::ADD"; | 
|  | 6780 | case X86ISD::SUB:                return "X86ISD::SUB"; | 
| Bill Wendling | d350e02 | 2008-12-12 21:15:41 +0000 | [diff] [blame] | 6781 | case X86ISD::SMUL:               return "X86ISD::SMUL"; | 
|  | 6782 | case X86ISD::UMUL:               return "X86ISD::UMUL"; | 
| Dan Gohman | 076aee3 | 2009-03-04 19:44:21 +0000 | [diff] [blame] | 6783 | case X86ISD::INC:                return "X86ISD::INC"; | 
|  | 6784 | case X86ISD::DEC:                return "X86ISD::DEC"; | 
| Evan Cheng | 73f24c9 | 2009-03-30 21:36:47 +0000 | [diff] [blame] | 6785 | case X86ISD::MUL_IMM:            return "X86ISD::MUL_IMM"; | 
| Evan Cheng | 7226158 | 2005-12-20 06:22:03 +0000 | [diff] [blame] | 6786 | } | 
|  | 6787 | } | 
| Evan Cheng | 3a03ebb | 2005-12-21 23:05:39 +0000 | [diff] [blame] | 6788 |  | 
| Chris Lattner | c9addb7 | 2007-03-30 23:15:24 +0000 | [diff] [blame] | 6789 | // isLegalAddressingMode - Return true if the addressing mode represented | 
|  | 6790 | // by AM is legal for this target, for a load/store of the specified type. | 
| Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 6791 | bool X86TargetLowering::isLegalAddressingMode(const AddrMode &AM, | 
| Chris Lattner | c9addb7 | 2007-03-30 23:15:24 +0000 | [diff] [blame] | 6792 | const Type *Ty) const { | 
|  | 6793 | // X86 supports extremely general addressing modes. | 
| Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 6794 |  | 
| Chris Lattner | c9addb7 | 2007-03-30 23:15:24 +0000 | [diff] [blame] | 6795 | // X86 allows a sign-extended 32-bit immediate field as a displacement. | 
|  | 6796 | if (AM.BaseOffs <= -(1LL << 32) || AM.BaseOffs >= (1LL << 32)-1) | 
|  | 6797 | return false; | 
| Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 6798 |  | 
| Chris Lattner | c9addb7 | 2007-03-30 23:15:24 +0000 | [diff] [blame] | 6799 | if (AM.BaseGV) { | 
| Evan Cheng | 5278784 | 2007-08-01 23:46:47 +0000 | [diff] [blame] | 6800 | // We can only fold this if we don't need an extra load. | 
| Chris Lattner | c9addb7 | 2007-03-30 23:15:24 +0000 | [diff] [blame] | 6801 | if (Subtarget->GVRequiresExtraLoad(AM.BaseGV, getTargetMachine(), false)) | 
|  | 6802 | return false; | 
| Dale Johannesen | 203af58 | 2008-12-05 21:47:27 +0000 | [diff] [blame] | 6803 | // If BaseGV requires a register, we cannot also have a BaseReg. | 
|  | 6804 | if (Subtarget->GVRequiresRegister(AM.BaseGV, getTargetMachine(), false) && | 
|  | 6805 | AM.HasBaseReg) | 
|  | 6806 | return false; | 
| Evan Cheng | 5278784 | 2007-08-01 23:46:47 +0000 | [diff] [blame] | 6807 |  | 
|  | 6808 | // X86-64 only supports addr of globals in small code model. | 
|  | 6809 | if (Subtarget->is64Bit()) { | 
|  | 6810 | if (getTargetMachine().getCodeModel() != CodeModel::Small) | 
|  | 6811 | return false; | 
|  | 6812 | // If lower 4G is not available, then we must use rip-relative addressing. | 
|  | 6813 | if (AM.BaseOffs || AM.Scale > 1) | 
|  | 6814 | return false; | 
|  | 6815 | } | 
| Chris Lattner | c9addb7 | 2007-03-30 23:15:24 +0000 | [diff] [blame] | 6816 | } | 
| Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 6817 |  | 
| Chris Lattner | c9addb7 | 2007-03-30 23:15:24 +0000 | [diff] [blame] | 6818 | switch (AM.Scale) { | 
|  | 6819 | case 0: | 
|  | 6820 | case 1: | 
|  | 6821 | case 2: | 
|  | 6822 | case 4: | 
|  | 6823 | case 8: | 
|  | 6824 | // These scales always work. | 
|  | 6825 | break; | 
|  | 6826 | case 3: | 
|  | 6827 | case 5: | 
|  | 6828 | case 9: | 
|  | 6829 | // These scales are formed with basereg+scalereg.  Only accept if there is | 
|  | 6830 | // no basereg yet. | 
|  | 6831 | if (AM.HasBaseReg) | 
|  | 6832 | return false; | 
|  | 6833 | break; | 
|  | 6834 | default:  // Other stuff never works. | 
|  | 6835 | return false; | 
|  | 6836 | } | 
| Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 6837 |  | 
| Chris Lattner | c9addb7 | 2007-03-30 23:15:24 +0000 | [diff] [blame] | 6838 | return true; | 
|  | 6839 | } | 
|  | 6840 |  | 
|  | 6841 |  | 
| Evan Cheng | 2bd122c | 2007-10-26 01:56:11 +0000 | [diff] [blame] | 6842 | bool X86TargetLowering::isTruncateFree(const Type *Ty1, const Type *Ty2) const { | 
|  | 6843 | if (!Ty1->isInteger() || !Ty2->isInteger()) | 
|  | 6844 | return false; | 
| Evan Cheng | e127a73 | 2007-10-29 07:57:50 +0000 | [diff] [blame] | 6845 | unsigned NumBits1 = Ty1->getPrimitiveSizeInBits(); | 
|  | 6846 | unsigned NumBits2 = Ty2->getPrimitiveSizeInBits(); | 
| Evan Cheng | 260e07e | 2008-03-20 02:18:41 +0000 | [diff] [blame] | 6847 | if (NumBits1 <= NumBits2) | 
| Evan Cheng | e127a73 | 2007-10-29 07:57:50 +0000 | [diff] [blame] | 6848 | return false; | 
|  | 6849 | return Subtarget->is64Bit() || NumBits1 < 64; | 
| Evan Cheng | 2bd122c | 2007-10-26 01:56:11 +0000 | [diff] [blame] | 6850 | } | 
|  | 6851 |  | 
| Duncan Sands | 83ec4b6 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 6852 | bool X86TargetLowering::isTruncateFree(MVT VT1, MVT VT2) const { | 
|  | 6853 | if (!VT1.isInteger() || !VT2.isInteger()) | 
| Evan Cheng | 3c3ddb3 | 2007-10-29 19:58:20 +0000 | [diff] [blame] | 6854 | return false; | 
| Duncan Sands | 83ec4b6 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 6855 | unsigned NumBits1 = VT1.getSizeInBits(); | 
|  | 6856 | unsigned NumBits2 = VT2.getSizeInBits(); | 
| Evan Cheng | 260e07e | 2008-03-20 02:18:41 +0000 | [diff] [blame] | 6857 | if (NumBits1 <= NumBits2) | 
| Evan Cheng | 3c3ddb3 | 2007-10-29 19:58:20 +0000 | [diff] [blame] | 6858 | return false; | 
|  | 6859 | return Subtarget->is64Bit() || NumBits1 < 64; | 
|  | 6860 | } | 
| Evan Cheng | 2bd122c | 2007-10-26 01:56:11 +0000 | [diff] [blame] | 6861 |  | 
| Dan Gohman | 97121ba | 2009-04-08 00:15:30 +0000 | [diff] [blame] | 6862 | bool X86TargetLowering::isZExtFree(const Type *Ty1, const Type *Ty2) const { | 
| Dan Gohman | 349ba49 | 2009-04-09 02:06:09 +0000 | [diff] [blame] | 6863 | // x86-64 implicitly zero-extends 32-bit results in 64-bit registers. | 
| Dan Gohman | 97121ba | 2009-04-08 00:15:30 +0000 | [diff] [blame] | 6864 | return Ty1 == Type::Int32Ty && Ty2 == Type::Int64Ty && Subtarget->is64Bit(); | 
|  | 6865 | } | 
|  | 6866 |  | 
|  | 6867 | bool X86TargetLowering::isZExtFree(MVT VT1, MVT VT2) const { | 
| Dan Gohman | 349ba49 | 2009-04-09 02:06:09 +0000 | [diff] [blame] | 6868 | // x86-64 implicitly zero-extends 32-bit results in 64-bit registers. | 
| Dan Gohman | 97121ba | 2009-04-08 00:15:30 +0000 | [diff] [blame] | 6869 | return VT1 == MVT::i32 && VT2 == MVT::i64 && Subtarget->is64Bit(); | 
|  | 6870 | } | 
|  | 6871 |  | 
| Evan Cheng | 60c07e1 | 2006-07-05 22:17:51 +0000 | [diff] [blame] | 6872 | /// isShuffleMaskLegal - Targets can use this to indicate that they only | 
|  | 6873 | /// support *some* VECTOR_SHUFFLE operations, those with specific masks. | 
|  | 6874 | /// By default, if a target supports the VECTOR_SHUFFLE node, all mask values | 
|  | 6875 | /// are assumed to be legal. | 
|  | 6876 | bool | 
| Nate Begeman | 5a5ca15 | 2009-04-29 05:20:52 +0000 | [diff] [blame] | 6877 | X86TargetLowering::isShuffleMaskLegal(const SmallVectorImpl<int> &M, | 
|  | 6878 | MVT VT) const { | 
| Evan Cheng | 60c07e1 | 2006-07-05 22:17:51 +0000 | [diff] [blame] | 6879 | // Only do shuffles on 128-bit vector types for now. | 
| Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 6880 | if (VT.getSizeInBits() == 64) | 
|  | 6881 | return false; | 
|  | 6882 |  | 
|  | 6883 | // FIXME: pshufb, blends, palignr, shifts. | 
|  | 6884 | return (VT.getVectorNumElements() == 2 || | 
|  | 6885 | ShuffleVectorSDNode::isSplatMask(&M[0], VT) || | 
|  | 6886 | isMOVLMask(M, VT) || | 
|  | 6887 | isSHUFPMask(M, VT) || | 
|  | 6888 | isPSHUFDMask(M, VT) || | 
|  | 6889 | isPSHUFHWMask(M, VT) || | 
|  | 6890 | isPSHUFLWMask(M, VT) || | 
|  | 6891 | isUNPCKLMask(M, VT) || | 
|  | 6892 | isUNPCKHMask(M, VT) || | 
|  | 6893 | isUNPCKL_v_undef_Mask(M, VT) || | 
|  | 6894 | isUNPCKH_v_undef_Mask(M, VT)); | 
| Evan Cheng | 60c07e1 | 2006-07-05 22:17:51 +0000 | [diff] [blame] | 6895 | } | 
|  | 6896 |  | 
| Dan Gohman | 7d8143f | 2008-04-09 20:09:42 +0000 | [diff] [blame] | 6897 | bool | 
| Nate Begeman | 5a5ca15 | 2009-04-29 05:20:52 +0000 | [diff] [blame] | 6898 | X86TargetLowering::isVectorClearMaskLegal(const SmallVectorImpl<int> &Mask, | 
| Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 6899 | MVT VT) const { | 
|  | 6900 | unsigned NumElts = VT.getVectorNumElements(); | 
|  | 6901 | // FIXME: This collection of masks seems suspect. | 
|  | 6902 | if (NumElts == 2) | 
|  | 6903 | return true; | 
|  | 6904 | if (NumElts == 4 && VT.getSizeInBits() == 128) { | 
|  | 6905 | return (isMOVLMask(Mask, VT)  || | 
|  | 6906 | isCommutedMOVLMask(Mask, VT, true) || | 
|  | 6907 | isSHUFPMask(Mask, VT) || | 
|  | 6908 | isCommutedSHUFPMask(Mask, VT)); | 
| Evan Cheng | 60c07e1 | 2006-07-05 22:17:51 +0000 | [diff] [blame] | 6909 | } | 
|  | 6910 | return false; | 
|  | 6911 | } | 
|  | 6912 |  | 
|  | 6913 | //===----------------------------------------------------------------------===// | 
|  | 6914 | //                           X86 Scheduler Hooks | 
|  | 6915 | //===----------------------------------------------------------------------===// | 
|  | 6916 |  | 
| Mon P Wang | 63307c3 | 2008-05-05 19:05:59 +0000 | [diff] [blame] | 6917 | // private utility function | 
|  | 6918 | MachineBasicBlock * | 
|  | 6919 | X86TargetLowering::EmitAtomicBitwiseWithCustomInserter(MachineInstr *bInstr, | 
|  | 6920 | MachineBasicBlock *MBB, | 
|  | 6921 | unsigned regOpc, | 
| Andrew Lenharth | 507a58a | 2008-06-14 05:48:15 +0000 | [diff] [blame] | 6922 | unsigned immOpc, | 
| Dale Johannesen | 140be2d | 2008-08-19 18:47:28 +0000 | [diff] [blame] | 6923 | unsigned LoadOpc, | 
|  | 6924 | unsigned CXchgOpc, | 
|  | 6925 | unsigned copyOpc, | 
|  | 6926 | unsigned notOpc, | 
|  | 6927 | unsigned EAXreg, | 
|  | 6928 | TargetRegisterClass *RC, | 
| Dan Gohman | 1fdbc1d | 2009-02-07 16:15:20 +0000 | [diff] [blame] | 6929 | bool invSrc) const { | 
| Mon P Wang | 63307c3 | 2008-05-05 19:05:59 +0000 | [diff] [blame] | 6930 | // For the atomic bitwise operator, we generate | 
|  | 6931 | //   thisMBB: | 
|  | 6932 | //   newMBB: | 
| Mon P Wang | ab3e747 | 2008-05-05 22:56:23 +0000 | [diff] [blame] | 6933 | //     ld  t1 = [bitinstr.addr] | 
|  | 6934 | //     op  t2 = t1, [bitinstr.val] | 
|  | 6935 | //     mov EAX = t1 | 
| Mon P Wang | 63307c3 | 2008-05-05 19:05:59 +0000 | [diff] [blame] | 6936 | //     lcs dest = [bitinstr.addr], t2  [EAX is implicit] | 
|  | 6937 | //     bz  newMBB | 
|  | 6938 | //     fallthrough -->nextMBB | 
|  | 6939 | const TargetInstrInfo *TII = getTargetMachine().getInstrInfo(); | 
|  | 6940 | const BasicBlock *LLVM_BB = MBB->getBasicBlock(); | 
| Dan Gohman | 8e5f2c6 | 2008-07-07 23:14:23 +0000 | [diff] [blame] | 6941 | MachineFunction::iterator MBBIter = MBB; | 
| Mon P Wang | 63307c3 | 2008-05-05 19:05:59 +0000 | [diff] [blame] | 6942 | ++MBBIter; | 
| Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 6943 |  | 
| Mon P Wang | 63307c3 | 2008-05-05 19:05:59 +0000 | [diff] [blame] | 6944 | /// First build the CFG | 
|  | 6945 | MachineFunction *F = MBB->getParent(); | 
|  | 6946 | MachineBasicBlock *thisMBB = MBB; | 
| Dan Gohman | 8e5f2c6 | 2008-07-07 23:14:23 +0000 | [diff] [blame] | 6947 | MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB); | 
|  | 6948 | MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB); | 
|  | 6949 | F->insert(MBBIter, newMBB); | 
|  | 6950 | F->insert(MBBIter, nextMBB); | 
| Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 6951 |  | 
| Mon P Wang | 63307c3 | 2008-05-05 19:05:59 +0000 | [diff] [blame] | 6952 | // Move all successors to thisMBB to nextMBB | 
|  | 6953 | nextMBB->transferSuccessors(thisMBB); | 
| Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 6954 |  | 
| Mon P Wang | 63307c3 | 2008-05-05 19:05:59 +0000 | [diff] [blame] | 6955 | // Update thisMBB to fall through to newMBB | 
|  | 6956 | thisMBB->addSuccessor(newMBB); | 
| Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 6957 |  | 
| Mon P Wang | 63307c3 | 2008-05-05 19:05:59 +0000 | [diff] [blame] | 6958 | // newMBB jumps to itself and fall through to nextMBB | 
|  | 6959 | newMBB->addSuccessor(nextMBB); | 
|  | 6960 | newMBB->addSuccessor(newMBB); | 
| Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 6961 |  | 
| Mon P Wang | 63307c3 | 2008-05-05 19:05:59 +0000 | [diff] [blame] | 6962 | // Insert instructions into newMBB based on incoming instruction | 
| Rafael Espindola | a82dfca | 2009-03-27 15:26:30 +0000 | [diff] [blame] | 6963 | assert(bInstr->getNumOperands() < X86AddrNumOperands + 4 && | 
|  | 6964 | "unexpected number of operands"); | 
| Dale Johannesen | e4d209d | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 6965 | DebugLoc dl = bInstr->getDebugLoc(); | 
| Mon P Wang | 63307c3 | 2008-05-05 19:05:59 +0000 | [diff] [blame] | 6966 | MachineOperand& destOper = bInstr->getOperand(0); | 
| Rafael Espindola | a82dfca | 2009-03-27 15:26:30 +0000 | [diff] [blame] | 6967 | MachineOperand* argOpers[2 + X86AddrNumOperands]; | 
| Mon P Wang | 63307c3 | 2008-05-05 19:05:59 +0000 | [diff] [blame] | 6968 | int numArgs = bInstr->getNumOperands() - 1; | 
|  | 6969 | for (int i=0; i < numArgs; ++i) | 
|  | 6970 | argOpers[i] = &bInstr->getOperand(i+1); | 
|  | 6971 |  | 
|  | 6972 | // x86 address has 4 operands: base, index, scale, and displacement | 
| Rafael Espindola | a82dfca | 2009-03-27 15:26:30 +0000 | [diff] [blame] | 6973 | int lastAddrIndx = X86AddrNumOperands - 1; // [0,3] | 
|  | 6974 | int valArgIndx = lastAddrIndx + 1; | 
| Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 6975 |  | 
| Dale Johannesen | 140be2d | 2008-08-19 18:47:28 +0000 | [diff] [blame] | 6976 | unsigned t1 = F->getRegInfo().createVirtualRegister(RC); | 
| Dale Johannesen | e4d209d | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 6977 | MachineInstrBuilder MIB = BuildMI(newMBB, dl, TII->get(LoadOpc), t1); | 
| Mon P Wang | 63307c3 | 2008-05-05 19:05:59 +0000 | [diff] [blame] | 6978 | for (int i=0; i <= lastAddrIndx; ++i) | 
|  | 6979 | (*MIB).addOperand(*argOpers[i]); | 
| Andrew Lenharth | 507a58a | 2008-06-14 05:48:15 +0000 | [diff] [blame] | 6980 |  | 
| Dale Johannesen | 140be2d | 2008-08-19 18:47:28 +0000 | [diff] [blame] | 6981 | unsigned tt = F->getRegInfo().createVirtualRegister(RC); | 
| Andrew Lenharth | 507a58a | 2008-06-14 05:48:15 +0000 | [diff] [blame] | 6982 | if (invSrc) { | 
| Dale Johannesen | e4d209d | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 6983 | MIB = BuildMI(newMBB, dl, TII->get(notOpc), tt).addReg(t1); | 
| Andrew Lenharth | 507a58a | 2008-06-14 05:48:15 +0000 | [diff] [blame] | 6984 | } | 
| Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 6985 | else | 
| Andrew Lenharth | 507a58a | 2008-06-14 05:48:15 +0000 | [diff] [blame] | 6986 | tt = t1; | 
|  | 6987 |  | 
| Dale Johannesen | 140be2d | 2008-08-19 18:47:28 +0000 | [diff] [blame] | 6988 | unsigned t2 = F->getRegInfo().createVirtualRegister(RC); | 
| Dan Gohman | d735b80 | 2008-10-03 15:45:36 +0000 | [diff] [blame] | 6989 | assert((argOpers[valArgIndx]->isReg() || | 
|  | 6990 | argOpers[valArgIndx]->isImm()) && | 
| Dan Gohman | 014278e | 2008-09-13 17:58:21 +0000 | [diff] [blame] | 6991 | "invalid operand"); | 
| Dan Gohman | d735b80 | 2008-10-03 15:45:36 +0000 | [diff] [blame] | 6992 | if (argOpers[valArgIndx]->isReg()) | 
| Dale Johannesen | e4d209d | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 6993 | MIB = BuildMI(newMBB, dl, TII->get(regOpc), t2); | 
| Mon P Wang | 63307c3 | 2008-05-05 19:05:59 +0000 | [diff] [blame] | 6994 | else | 
| Dale Johannesen | e4d209d | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 6995 | MIB = BuildMI(newMBB, dl, TII->get(immOpc), t2); | 
| Andrew Lenharth | 507a58a | 2008-06-14 05:48:15 +0000 | [diff] [blame] | 6996 | MIB.addReg(tt); | 
| Mon P Wang | 63307c3 | 2008-05-05 19:05:59 +0000 | [diff] [blame] | 6997 | (*MIB).addOperand(*argOpers[valArgIndx]); | 
| Andrew Lenharth | 507a58a | 2008-06-14 05:48:15 +0000 | [diff] [blame] | 6998 |  | 
| Dale Johannesen | e4d209d | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 6999 | MIB = BuildMI(newMBB, dl, TII->get(copyOpc), EAXreg); | 
| Mon P Wang | ab3e747 | 2008-05-05 22:56:23 +0000 | [diff] [blame] | 7000 | MIB.addReg(t1); | 
| Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 7001 |  | 
| Dale Johannesen | e4d209d | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 7002 | MIB = BuildMI(newMBB, dl, TII->get(CXchgOpc)); | 
| Mon P Wang | 63307c3 | 2008-05-05 19:05:59 +0000 | [diff] [blame] | 7003 | for (int i=0; i <= lastAddrIndx; ++i) | 
|  | 7004 | (*MIB).addOperand(*argOpers[i]); | 
|  | 7005 | MIB.addReg(t2); | 
| Mon P Wang | f595266 | 2008-07-17 04:54:06 +0000 | [diff] [blame] | 7006 | assert(bInstr->hasOneMemOperand() && "Unexpected number of memoperand"); | 
|  | 7007 | (*MIB).addMemOperand(*F, *bInstr->memoperands_begin()); | 
|  | 7008 |  | 
| Dale Johannesen | e4d209d | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 7009 | MIB = BuildMI(newMBB, dl, TII->get(copyOpc), destOper.getReg()); | 
| Dale Johannesen | 140be2d | 2008-08-19 18:47:28 +0000 | [diff] [blame] | 7010 | MIB.addReg(EAXreg); | 
| Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 7011 |  | 
| Mon P Wang | 63307c3 | 2008-05-05 19:05:59 +0000 | [diff] [blame] | 7012 | // insert branch | 
| Dale Johannesen | e4d209d | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 7013 | BuildMI(newMBB, dl, TII->get(X86::JNE)).addMBB(newMBB); | 
| Mon P Wang | 63307c3 | 2008-05-05 19:05:59 +0000 | [diff] [blame] | 7014 |  | 
| Dan Gohman | 8e5f2c6 | 2008-07-07 23:14:23 +0000 | [diff] [blame] | 7015 | F->DeleteMachineInstr(bInstr);   // The pseudo instruction is gone now. | 
| Mon P Wang | 63307c3 | 2008-05-05 19:05:59 +0000 | [diff] [blame] | 7016 | return nextMBB; | 
|  | 7017 | } | 
|  | 7018 |  | 
| Dale Johannesen | 1b54c7f | 2008-10-03 19:41:08 +0000 | [diff] [blame] | 7019 | // private utility function:  64 bit atomics on 32 bit host. | 
| Mon P Wang | 63307c3 | 2008-05-05 19:05:59 +0000 | [diff] [blame] | 7020 | MachineBasicBlock * | 
| Dale Johannesen | 48c1bc2 | 2008-10-02 18:53:47 +0000 | [diff] [blame] | 7021 | X86TargetLowering::EmitAtomicBit6432WithCustomInserter(MachineInstr *bInstr, | 
|  | 7022 | MachineBasicBlock *MBB, | 
|  | 7023 | unsigned regOpcL, | 
|  | 7024 | unsigned regOpcH, | 
|  | 7025 | unsigned immOpcL, | 
|  | 7026 | unsigned immOpcH, | 
| Dan Gohman | 1fdbc1d | 2009-02-07 16:15:20 +0000 | [diff] [blame] | 7027 | bool invSrc) const { | 
| Dale Johannesen | 48c1bc2 | 2008-10-02 18:53:47 +0000 | [diff] [blame] | 7028 | // For the atomic bitwise operator, we generate | 
|  | 7029 | //   thisMBB (instructions are in pairs, except cmpxchg8b) | 
|  | 7030 | //     ld t1,t2 = [bitinstr.addr] | 
|  | 7031 | //   newMBB: | 
|  | 7032 | //     out1, out2 = phi (thisMBB, t1/t2) (newMBB, t3/t4) | 
|  | 7033 | //     op  t5, t6 <- out1, out2, [bitinstr.val] | 
| Dale Johannesen | 880ae36 | 2008-10-03 22:25:52 +0000 | [diff] [blame] | 7034 | //      (for SWAP, substitute:  mov t5, t6 <- [bitinstr.val]) | 
| Dale Johannesen | 48c1bc2 | 2008-10-02 18:53:47 +0000 | [diff] [blame] | 7035 | //     mov ECX, EBX <- t5, t6 | 
|  | 7036 | //     mov EAX, EDX <- t1, t2 | 
|  | 7037 | //     cmpxchg8b [bitinstr.addr]  [EAX, EDX, EBX, ECX implicit] | 
|  | 7038 | //     mov t3, t4 <- EAX, EDX | 
|  | 7039 | //     bz  newMBB | 
|  | 7040 | //     result in out1, out2 | 
|  | 7041 | //     fallthrough -->nextMBB | 
|  | 7042 |  | 
|  | 7043 | const TargetRegisterClass *RC = X86::GR32RegisterClass; | 
|  | 7044 | const unsigned LoadOpc = X86::MOV32rm; | 
|  | 7045 | const unsigned copyOpc = X86::MOV32rr; | 
|  | 7046 | const unsigned NotOpc = X86::NOT32r; | 
|  | 7047 | const TargetInstrInfo *TII = getTargetMachine().getInstrInfo(); | 
|  | 7048 | const BasicBlock *LLVM_BB = MBB->getBasicBlock(); | 
|  | 7049 | MachineFunction::iterator MBBIter = MBB; | 
|  | 7050 | ++MBBIter; | 
| Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 7051 |  | 
| Dale Johannesen | 48c1bc2 | 2008-10-02 18:53:47 +0000 | [diff] [blame] | 7052 | /// First build the CFG | 
|  | 7053 | MachineFunction *F = MBB->getParent(); | 
|  | 7054 | MachineBasicBlock *thisMBB = MBB; | 
|  | 7055 | MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB); | 
|  | 7056 | MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB); | 
|  | 7057 | F->insert(MBBIter, newMBB); | 
|  | 7058 | F->insert(MBBIter, nextMBB); | 
| Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 7059 |  | 
| Dale Johannesen | 48c1bc2 | 2008-10-02 18:53:47 +0000 | [diff] [blame] | 7060 | // Move all successors to thisMBB to nextMBB | 
|  | 7061 | nextMBB->transferSuccessors(thisMBB); | 
| Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 7062 |  | 
| Dale Johannesen | 48c1bc2 | 2008-10-02 18:53:47 +0000 | [diff] [blame] | 7063 | // Update thisMBB to fall through to newMBB | 
|  | 7064 | thisMBB->addSuccessor(newMBB); | 
| Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 7065 |  | 
| Dale Johannesen | 48c1bc2 | 2008-10-02 18:53:47 +0000 | [diff] [blame] | 7066 | // newMBB jumps to itself and fall through to nextMBB | 
|  | 7067 | newMBB->addSuccessor(nextMBB); | 
|  | 7068 | newMBB->addSuccessor(newMBB); | 
| Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 7069 |  | 
| Dale Johannesen | e4d209d | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 7070 | DebugLoc dl = bInstr->getDebugLoc(); | 
| Dale Johannesen | 48c1bc2 | 2008-10-02 18:53:47 +0000 | [diff] [blame] | 7071 | // Insert instructions into newMBB based on incoming instruction | 
|  | 7072 | // There are 8 "real" operands plus 9 implicit def/uses, ignored here. | 
| Rafael Espindola | a82dfca | 2009-03-27 15:26:30 +0000 | [diff] [blame] | 7073 | assert(bInstr->getNumOperands() < X86AddrNumOperands + 14 && | 
|  | 7074 | "unexpected number of operands"); | 
| Dale Johannesen | 48c1bc2 | 2008-10-02 18:53:47 +0000 | [diff] [blame] | 7075 | MachineOperand& dest1Oper = bInstr->getOperand(0); | 
|  | 7076 | MachineOperand& dest2Oper = bInstr->getOperand(1); | 
| Rafael Espindola | a82dfca | 2009-03-27 15:26:30 +0000 | [diff] [blame] | 7077 | MachineOperand* argOpers[2 + X86AddrNumOperands]; | 
|  | 7078 | for (int i=0; i < 2 + X86AddrNumOperands; ++i) | 
| Dale Johannesen | 48c1bc2 | 2008-10-02 18:53:47 +0000 | [diff] [blame] | 7079 | argOpers[i] = &bInstr->getOperand(i+2); | 
|  | 7080 |  | 
|  | 7081 | // x86 address has 4 operands: base, index, scale, and displacement | 
| Rafael Espindola | a82dfca | 2009-03-27 15:26:30 +0000 | [diff] [blame] | 7082 | int lastAddrIndx = X86AddrNumOperands - 1; // [0,3] | 
| Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 7083 |  | 
| Dale Johannesen | 48c1bc2 | 2008-10-02 18:53:47 +0000 | [diff] [blame] | 7084 | unsigned t1 = F->getRegInfo().createVirtualRegister(RC); | 
| Dale Johannesen | e4d209d | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 7085 | MachineInstrBuilder MIB = BuildMI(thisMBB, dl, TII->get(LoadOpc), t1); | 
| Dale Johannesen | 48c1bc2 | 2008-10-02 18:53:47 +0000 | [diff] [blame] | 7086 | for (int i=0; i <= lastAddrIndx; ++i) | 
|  | 7087 | (*MIB).addOperand(*argOpers[i]); | 
|  | 7088 | unsigned t2 = F->getRegInfo().createVirtualRegister(RC); | 
| Dale Johannesen | e4d209d | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 7089 | MIB = BuildMI(thisMBB, dl, TII->get(LoadOpc), t2); | 
| Dale Johannesen | 880ae36 | 2008-10-03 22:25:52 +0000 | [diff] [blame] | 7090 | // add 4 to displacement. | 
| Rafael Espindola | 094fad3 | 2009-04-08 21:14:34 +0000 | [diff] [blame] | 7091 | for (int i=0; i <= lastAddrIndx-2; ++i) | 
| Dale Johannesen | 48c1bc2 | 2008-10-02 18:53:47 +0000 | [diff] [blame] | 7092 | (*MIB).addOperand(*argOpers[i]); | 
| Dale Johannesen | 880ae36 | 2008-10-03 22:25:52 +0000 | [diff] [blame] | 7093 | MachineOperand newOp3 = *(argOpers[3]); | 
|  | 7094 | if (newOp3.isImm()) | 
|  | 7095 | newOp3.setImm(newOp3.getImm()+4); | 
|  | 7096 | else | 
|  | 7097 | newOp3.setOffset(newOp3.getOffset()+4); | 
| Dale Johannesen | 48c1bc2 | 2008-10-02 18:53:47 +0000 | [diff] [blame] | 7098 | (*MIB).addOperand(newOp3); | 
| Rafael Espindola | 094fad3 | 2009-04-08 21:14:34 +0000 | [diff] [blame] | 7099 | (*MIB).addOperand(*argOpers[lastAddrIndx]); | 
| Dale Johannesen | 48c1bc2 | 2008-10-02 18:53:47 +0000 | [diff] [blame] | 7100 |  | 
|  | 7101 | // t3/4 are defined later, at the bottom of the loop | 
|  | 7102 | unsigned t3 = F->getRegInfo().createVirtualRegister(RC); | 
|  | 7103 | unsigned t4 = F->getRegInfo().createVirtualRegister(RC); | 
| Dale Johannesen | e4d209d | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 7104 | BuildMI(newMBB, dl, TII->get(X86::PHI), dest1Oper.getReg()) | 
| Dale Johannesen | 48c1bc2 | 2008-10-02 18:53:47 +0000 | [diff] [blame] | 7105 | .addReg(t1).addMBB(thisMBB).addReg(t3).addMBB(newMBB); | 
| Dale Johannesen | e4d209d | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 7106 | BuildMI(newMBB, dl, TII->get(X86::PHI), dest2Oper.getReg()) | 
| Dale Johannesen | 48c1bc2 | 2008-10-02 18:53:47 +0000 | [diff] [blame] | 7107 | .addReg(t2).addMBB(thisMBB).addReg(t4).addMBB(newMBB); | 
|  | 7108 |  | 
|  | 7109 | unsigned tt1 = F->getRegInfo().createVirtualRegister(RC); | 
|  | 7110 | unsigned tt2 = F->getRegInfo().createVirtualRegister(RC); | 
| Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 7111 | if (invSrc) { | 
| Dale Johannesen | e4d209d | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 7112 | MIB = BuildMI(newMBB, dl, TII->get(NotOpc), tt1).addReg(t1); | 
|  | 7113 | MIB = BuildMI(newMBB, dl, TII->get(NotOpc), tt2).addReg(t2); | 
| Dale Johannesen | 48c1bc2 | 2008-10-02 18:53:47 +0000 | [diff] [blame] | 7114 | } else { | 
|  | 7115 | tt1 = t1; | 
|  | 7116 | tt2 = t2; | 
|  | 7117 | } | 
|  | 7118 |  | 
| Rafael Espindola | a82dfca | 2009-03-27 15:26:30 +0000 | [diff] [blame] | 7119 | int valArgIndx = lastAddrIndx + 1; | 
|  | 7120 | assert((argOpers[valArgIndx]->isReg() || | 
|  | 7121 | argOpers[valArgIndx]->isImm()) && | 
| Dale Johannesen | 48c1bc2 | 2008-10-02 18:53:47 +0000 | [diff] [blame] | 7122 | "invalid operand"); | 
|  | 7123 | unsigned t5 = F->getRegInfo().createVirtualRegister(RC); | 
|  | 7124 | unsigned t6 = F->getRegInfo().createVirtualRegister(RC); | 
| Rafael Espindola | a82dfca | 2009-03-27 15:26:30 +0000 | [diff] [blame] | 7125 | if (argOpers[valArgIndx]->isReg()) | 
| Dale Johannesen | e4d209d | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 7126 | MIB = BuildMI(newMBB, dl, TII->get(regOpcL), t5); | 
| Dale Johannesen | 48c1bc2 | 2008-10-02 18:53:47 +0000 | [diff] [blame] | 7127 | else | 
| Dale Johannesen | e4d209d | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 7128 | MIB = BuildMI(newMBB, dl, TII->get(immOpcL), t5); | 
| Dale Johannesen | 880ae36 | 2008-10-03 22:25:52 +0000 | [diff] [blame] | 7129 | if (regOpcL != X86::MOV32rr) | 
|  | 7130 | MIB.addReg(tt1); | 
| Rafael Espindola | a82dfca | 2009-03-27 15:26:30 +0000 | [diff] [blame] | 7131 | (*MIB).addOperand(*argOpers[valArgIndx]); | 
|  | 7132 | assert(argOpers[valArgIndx + 1]->isReg() == | 
|  | 7133 | argOpers[valArgIndx]->isReg()); | 
|  | 7134 | assert(argOpers[valArgIndx + 1]->isImm() == | 
|  | 7135 | argOpers[valArgIndx]->isImm()); | 
|  | 7136 | if (argOpers[valArgIndx + 1]->isReg()) | 
| Dale Johannesen | e4d209d | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 7137 | MIB = BuildMI(newMBB, dl, TII->get(regOpcH), t6); | 
| Dale Johannesen | 48c1bc2 | 2008-10-02 18:53:47 +0000 | [diff] [blame] | 7138 | else | 
| Dale Johannesen | e4d209d | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 7139 | MIB = BuildMI(newMBB, dl, TII->get(immOpcH), t6); | 
| Dale Johannesen | 880ae36 | 2008-10-03 22:25:52 +0000 | [diff] [blame] | 7140 | if (regOpcH != X86::MOV32rr) | 
|  | 7141 | MIB.addReg(tt2); | 
| Rafael Espindola | a82dfca | 2009-03-27 15:26:30 +0000 | [diff] [blame] | 7142 | (*MIB).addOperand(*argOpers[valArgIndx + 1]); | 
| Dale Johannesen | 48c1bc2 | 2008-10-02 18:53:47 +0000 | [diff] [blame] | 7143 |  | 
| Dale Johannesen | e4d209d | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 7144 | MIB = BuildMI(newMBB, dl, TII->get(copyOpc), X86::EAX); | 
| Dale Johannesen | 48c1bc2 | 2008-10-02 18:53:47 +0000 | [diff] [blame] | 7145 | MIB.addReg(t1); | 
| Dale Johannesen | e4d209d | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 7146 | MIB = BuildMI(newMBB, dl, TII->get(copyOpc), X86::EDX); | 
| Dale Johannesen | 48c1bc2 | 2008-10-02 18:53:47 +0000 | [diff] [blame] | 7147 | MIB.addReg(t2); | 
|  | 7148 |  | 
| Dale Johannesen | e4d209d | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 7149 | MIB = BuildMI(newMBB, dl, TII->get(copyOpc), X86::EBX); | 
| Dale Johannesen | 48c1bc2 | 2008-10-02 18:53:47 +0000 | [diff] [blame] | 7150 | MIB.addReg(t5); | 
| Dale Johannesen | e4d209d | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 7151 | MIB = BuildMI(newMBB, dl, TII->get(copyOpc), X86::ECX); | 
| Dale Johannesen | 48c1bc2 | 2008-10-02 18:53:47 +0000 | [diff] [blame] | 7152 | MIB.addReg(t6); | 
| Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 7153 |  | 
| Dale Johannesen | e4d209d | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 7154 | MIB = BuildMI(newMBB, dl, TII->get(X86::LCMPXCHG8B)); | 
| Dale Johannesen | 48c1bc2 | 2008-10-02 18:53:47 +0000 | [diff] [blame] | 7155 | for (int i=0; i <= lastAddrIndx; ++i) | 
|  | 7156 | (*MIB).addOperand(*argOpers[i]); | 
|  | 7157 |  | 
|  | 7158 | assert(bInstr->hasOneMemOperand() && "Unexpected number of memoperand"); | 
|  | 7159 | (*MIB).addMemOperand(*F, *bInstr->memoperands_begin()); | 
|  | 7160 |  | 
| Dale Johannesen | e4d209d | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 7161 | MIB = BuildMI(newMBB, dl, TII->get(copyOpc), t3); | 
| Dale Johannesen | 48c1bc2 | 2008-10-02 18:53:47 +0000 | [diff] [blame] | 7162 | MIB.addReg(X86::EAX); | 
| Dale Johannesen | e4d209d | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 7163 | MIB = BuildMI(newMBB, dl, TII->get(copyOpc), t4); | 
| Dale Johannesen | 48c1bc2 | 2008-10-02 18:53:47 +0000 | [diff] [blame] | 7164 | MIB.addReg(X86::EDX); | 
| Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 7165 |  | 
| Dale Johannesen | 48c1bc2 | 2008-10-02 18:53:47 +0000 | [diff] [blame] | 7166 | // insert branch | 
| Dale Johannesen | e4d209d | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 7167 | BuildMI(newMBB, dl, TII->get(X86::JNE)).addMBB(newMBB); | 
| Dale Johannesen | 48c1bc2 | 2008-10-02 18:53:47 +0000 | [diff] [blame] | 7168 |  | 
|  | 7169 | F->DeleteMachineInstr(bInstr);   // The pseudo instruction is gone now. | 
|  | 7170 | return nextMBB; | 
|  | 7171 | } | 
|  | 7172 |  | 
|  | 7173 | // private utility function | 
|  | 7174 | MachineBasicBlock * | 
| Mon P Wang | 63307c3 | 2008-05-05 19:05:59 +0000 | [diff] [blame] | 7175 | X86TargetLowering::EmitAtomicMinMaxWithCustomInserter(MachineInstr *mInstr, | 
|  | 7176 | MachineBasicBlock *MBB, | 
| Dan Gohman | 1fdbc1d | 2009-02-07 16:15:20 +0000 | [diff] [blame] | 7177 | unsigned cmovOpc) const { | 
| Mon P Wang | 63307c3 | 2008-05-05 19:05:59 +0000 | [diff] [blame] | 7178 | // For the atomic min/max operator, we generate | 
|  | 7179 | //   thisMBB: | 
|  | 7180 | //   newMBB: | 
| Mon P Wang | ab3e747 | 2008-05-05 22:56:23 +0000 | [diff] [blame] | 7181 | //     ld t1 = [min/max.addr] | 
| Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 7182 | //     mov t2 = [min/max.val] | 
| Mon P Wang | 63307c3 | 2008-05-05 19:05:59 +0000 | [diff] [blame] | 7183 | //     cmp  t1, t2 | 
|  | 7184 | //     cmov[cond] t2 = t1 | 
| Mon P Wang | ab3e747 | 2008-05-05 22:56:23 +0000 | [diff] [blame] | 7185 | //     mov EAX = t1 | 
| Mon P Wang | 63307c3 | 2008-05-05 19:05:59 +0000 | [diff] [blame] | 7186 | //     lcs dest = [bitinstr.addr], t2  [EAX is implicit] | 
|  | 7187 | //     bz   newMBB | 
|  | 7188 | //     fallthrough -->nextMBB | 
|  | 7189 | // | 
|  | 7190 | const TargetInstrInfo *TII = getTargetMachine().getInstrInfo(); | 
|  | 7191 | const BasicBlock *LLVM_BB = MBB->getBasicBlock(); | 
| Dan Gohman | 8e5f2c6 | 2008-07-07 23:14:23 +0000 | [diff] [blame] | 7192 | MachineFunction::iterator MBBIter = MBB; | 
| Mon P Wang | 63307c3 | 2008-05-05 19:05:59 +0000 | [diff] [blame] | 7193 | ++MBBIter; | 
| Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 7194 |  | 
| Mon P Wang | 63307c3 | 2008-05-05 19:05:59 +0000 | [diff] [blame] | 7195 | /// First build the CFG | 
|  | 7196 | MachineFunction *F = MBB->getParent(); | 
|  | 7197 | MachineBasicBlock *thisMBB = MBB; | 
| Dan Gohman | 8e5f2c6 | 2008-07-07 23:14:23 +0000 | [diff] [blame] | 7198 | MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB); | 
|  | 7199 | MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB); | 
|  | 7200 | F->insert(MBBIter, newMBB); | 
|  | 7201 | F->insert(MBBIter, nextMBB); | 
| Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 7202 |  | 
| Mon P Wang | 63307c3 | 2008-05-05 19:05:59 +0000 | [diff] [blame] | 7203 | // Move all successors to thisMBB to nextMBB | 
|  | 7204 | nextMBB->transferSuccessors(thisMBB); | 
| Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 7205 |  | 
| Mon P Wang | 63307c3 | 2008-05-05 19:05:59 +0000 | [diff] [blame] | 7206 | // Update thisMBB to fall through to newMBB | 
|  | 7207 | thisMBB->addSuccessor(newMBB); | 
| Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 7208 |  | 
| Mon P Wang | 63307c3 | 2008-05-05 19:05:59 +0000 | [diff] [blame] | 7209 | // newMBB jumps to newMBB and fall through to nextMBB | 
|  | 7210 | newMBB->addSuccessor(nextMBB); | 
|  | 7211 | newMBB->addSuccessor(newMBB); | 
| Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 7212 |  | 
| Dale Johannesen | e4d209d | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 7213 | DebugLoc dl = mInstr->getDebugLoc(); | 
| Mon P Wang | 63307c3 | 2008-05-05 19:05:59 +0000 | [diff] [blame] | 7214 | // Insert instructions into newMBB based on incoming instruction | 
| Rafael Espindola | a82dfca | 2009-03-27 15:26:30 +0000 | [diff] [blame] | 7215 | assert(mInstr->getNumOperands() < X86AddrNumOperands + 4 && | 
|  | 7216 | "unexpected number of operands"); | 
| Mon P Wang | 63307c3 | 2008-05-05 19:05:59 +0000 | [diff] [blame] | 7217 | MachineOperand& destOper = mInstr->getOperand(0); | 
| Rafael Espindola | a82dfca | 2009-03-27 15:26:30 +0000 | [diff] [blame] | 7218 | MachineOperand* argOpers[2 + X86AddrNumOperands]; | 
| Mon P Wang | 63307c3 | 2008-05-05 19:05:59 +0000 | [diff] [blame] | 7219 | int numArgs = mInstr->getNumOperands() - 1; | 
|  | 7220 | for (int i=0; i < numArgs; ++i) | 
|  | 7221 | argOpers[i] = &mInstr->getOperand(i+1); | 
| Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 7222 |  | 
| Mon P Wang | 63307c3 | 2008-05-05 19:05:59 +0000 | [diff] [blame] | 7223 | // x86 address has 4 operands: base, index, scale, and displacement | 
| Rafael Espindola | a82dfca | 2009-03-27 15:26:30 +0000 | [diff] [blame] | 7224 | int lastAddrIndx = X86AddrNumOperands - 1; // [0,3] | 
|  | 7225 | int valArgIndx = lastAddrIndx + 1; | 
| Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 7226 |  | 
| Mon P Wang | ab3e747 | 2008-05-05 22:56:23 +0000 | [diff] [blame] | 7227 | unsigned t1 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass); | 
| Dale Johannesen | e4d209d | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 7228 | MachineInstrBuilder MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rm), t1); | 
| Mon P Wang | 63307c3 | 2008-05-05 19:05:59 +0000 | [diff] [blame] | 7229 | for (int i=0; i <= lastAddrIndx; ++i) | 
|  | 7230 | (*MIB).addOperand(*argOpers[i]); | 
| Mon P Wang | ab3e747 | 2008-05-05 22:56:23 +0000 | [diff] [blame] | 7231 |  | 
| Mon P Wang | 63307c3 | 2008-05-05 19:05:59 +0000 | [diff] [blame] | 7232 | // We only support register and immediate values | 
| Dan Gohman | d735b80 | 2008-10-03 15:45:36 +0000 | [diff] [blame] | 7233 | assert((argOpers[valArgIndx]->isReg() || | 
|  | 7234 | argOpers[valArgIndx]->isImm()) && | 
| Dan Gohman | 014278e | 2008-09-13 17:58:21 +0000 | [diff] [blame] | 7235 | "invalid operand"); | 
| Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 7236 |  | 
|  | 7237 | unsigned t2 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass); | 
| Dan Gohman | d735b80 | 2008-10-03 15:45:36 +0000 | [diff] [blame] | 7238 | if (argOpers[valArgIndx]->isReg()) | 
| Dale Johannesen | e4d209d | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 7239 | MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rr), t2); | 
| Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 7240 | else | 
| Dale Johannesen | e4d209d | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 7241 | MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rr), t2); | 
| Mon P Wang | 63307c3 | 2008-05-05 19:05:59 +0000 | [diff] [blame] | 7242 | (*MIB).addOperand(*argOpers[valArgIndx]); | 
|  | 7243 |  | 
| Dale Johannesen | e4d209d | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 7244 | MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rr), X86::EAX); | 
| Mon P Wang | ab3e747 | 2008-05-05 22:56:23 +0000 | [diff] [blame] | 7245 | MIB.addReg(t1); | 
|  | 7246 |  | 
| Dale Johannesen | e4d209d | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 7247 | MIB = BuildMI(newMBB, dl, TII->get(X86::CMP32rr)); | 
| Mon P Wang | 63307c3 | 2008-05-05 19:05:59 +0000 | [diff] [blame] | 7248 | MIB.addReg(t1); | 
|  | 7249 | MIB.addReg(t2); | 
|  | 7250 |  | 
|  | 7251 | // Generate movc | 
|  | 7252 | unsigned t3 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass); | 
| Dale Johannesen | e4d209d | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 7253 | MIB = BuildMI(newMBB, dl, TII->get(cmovOpc),t3); | 
| Mon P Wang | 63307c3 | 2008-05-05 19:05:59 +0000 | [diff] [blame] | 7254 | MIB.addReg(t2); | 
|  | 7255 | MIB.addReg(t1); | 
|  | 7256 |  | 
|  | 7257 | // Cmp and exchange if none has modified the memory location | 
| Dale Johannesen | e4d209d | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 7258 | MIB = BuildMI(newMBB, dl, TII->get(X86::LCMPXCHG32)); | 
| Mon P Wang | 63307c3 | 2008-05-05 19:05:59 +0000 | [diff] [blame] | 7259 | for (int i=0; i <= lastAddrIndx; ++i) | 
|  | 7260 | (*MIB).addOperand(*argOpers[i]); | 
|  | 7261 | MIB.addReg(t3); | 
| Mon P Wang | f595266 | 2008-07-17 04:54:06 +0000 | [diff] [blame] | 7262 | assert(mInstr->hasOneMemOperand() && "Unexpected number of memoperand"); | 
|  | 7263 | (*MIB).addMemOperand(*F, *mInstr->memoperands_begin()); | 
| Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 7264 |  | 
| Dale Johannesen | e4d209d | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 7265 | MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rr), destOper.getReg()); | 
| Mon P Wang | 63307c3 | 2008-05-05 19:05:59 +0000 | [diff] [blame] | 7266 | MIB.addReg(X86::EAX); | 
| Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 7267 |  | 
| Mon P Wang | 63307c3 | 2008-05-05 19:05:59 +0000 | [diff] [blame] | 7268 | // insert branch | 
| Dale Johannesen | e4d209d | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 7269 | BuildMI(newMBB, dl, TII->get(X86::JNE)).addMBB(newMBB); | 
| Mon P Wang | 63307c3 | 2008-05-05 19:05:59 +0000 | [diff] [blame] | 7270 |  | 
| Dan Gohman | 8e5f2c6 | 2008-07-07 23:14:23 +0000 | [diff] [blame] | 7271 | F->DeleteMachineInstr(mInstr);   // The pseudo instruction is gone now. | 
| Mon P Wang | 63307c3 | 2008-05-05 19:05:59 +0000 | [diff] [blame] | 7272 | return nextMBB; | 
|  | 7273 | } | 
|  | 7274 |  | 
|  | 7275 |  | 
| Evan Cheng | 60c07e1 | 2006-07-05 22:17:51 +0000 | [diff] [blame] | 7276 | MachineBasicBlock * | 
| Evan Cheng | ff9b373 | 2008-01-30 18:18:23 +0000 | [diff] [blame] | 7277 | X86TargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI, | 
| Dan Gohman | 1fdbc1d | 2009-02-07 16:15:20 +0000 | [diff] [blame] | 7278 | MachineBasicBlock *BB) const { | 
| Dale Johannesen | e4d209d | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 7279 | DebugLoc dl = MI->getDebugLoc(); | 
| Evan Cheng | c0f64ff | 2006-11-27 23:37:22 +0000 | [diff] [blame] | 7280 | const TargetInstrInfo *TII = getTargetMachine().getInstrInfo(); | 
| Evan Cheng | 60c07e1 | 2006-07-05 22:17:51 +0000 | [diff] [blame] | 7281 | switch (MI->getOpcode()) { | 
|  | 7282 | default: assert(false && "Unexpected instr type to insert"); | 
| Mon P Wang | 9e5ecb8 | 2008-12-12 01:25:51 +0000 | [diff] [blame] | 7283 | case X86::CMOV_V1I64: | 
| Evan Cheng | 60c07e1 | 2006-07-05 22:17:51 +0000 | [diff] [blame] | 7284 | case X86::CMOV_FR32: | 
|  | 7285 | case X86::CMOV_FR64: | 
|  | 7286 | case X86::CMOV_V4F32: | 
|  | 7287 | case X86::CMOV_V2F64: | 
| Evan Cheng | e5f6204 | 2007-09-29 00:00:36 +0000 | [diff] [blame] | 7288 | case X86::CMOV_V2I64: { | 
| Evan Cheng | 60c07e1 | 2006-07-05 22:17:51 +0000 | [diff] [blame] | 7289 | // To "insert" a SELECT_CC instruction, we actually have to insert the | 
|  | 7290 | // diamond control-flow pattern.  The incoming instruction knows the | 
|  | 7291 | // destination vreg to set, the condition code register to branch on, the | 
|  | 7292 | // true/false values to select between, and a branch opcode to use. | 
|  | 7293 | const BasicBlock *LLVM_BB = BB->getBasicBlock(); | 
| Dan Gohman | 8e5f2c6 | 2008-07-07 23:14:23 +0000 | [diff] [blame] | 7294 | MachineFunction::iterator It = BB; | 
| Evan Cheng | 60c07e1 | 2006-07-05 22:17:51 +0000 | [diff] [blame] | 7295 | ++It; | 
| Anton Korobeynikov | 12c49af | 2006-11-21 00:01:06 +0000 | [diff] [blame] | 7296 |  | 
| Evan Cheng | 60c07e1 | 2006-07-05 22:17:51 +0000 | [diff] [blame] | 7297 | //  thisMBB: | 
|  | 7298 | //  ... | 
|  | 7299 | //   TrueVal = ... | 
|  | 7300 | //   cmpTY ccX, r1, r2 | 
|  | 7301 | //   bCC copy1MBB | 
|  | 7302 | //   fallthrough --> copy0MBB | 
|  | 7303 | MachineBasicBlock *thisMBB = BB; | 
| Dan Gohman | 8e5f2c6 | 2008-07-07 23:14:23 +0000 | [diff] [blame] | 7304 | MachineFunction *F = BB->getParent(); | 
|  | 7305 | MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB); | 
|  | 7306 | MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB); | 
| Anton Korobeynikov | 12c49af | 2006-11-21 00:01:06 +0000 | [diff] [blame] | 7307 | unsigned Opc = | 
| Chris Lattner | 7fbe972 | 2006-10-20 17:42:20 +0000 | [diff] [blame] | 7308 | X86::GetCondBranchFromCond((X86::CondCode)MI->getOperand(3).getImm()); | 
| Dale Johannesen | e4d209d | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 7309 | BuildMI(BB, dl, TII->get(Opc)).addMBB(sinkMBB); | 
| Dan Gohman | 8e5f2c6 | 2008-07-07 23:14:23 +0000 | [diff] [blame] | 7310 | F->insert(It, copy0MBB); | 
|  | 7311 | F->insert(It, sinkMBB); | 
| Mon P Wang | 63307c3 | 2008-05-05 19:05:59 +0000 | [diff] [blame] | 7312 | // Update machine-CFG edges by transferring all successors of the current | 
| Evan Cheng | 60c07e1 | 2006-07-05 22:17:51 +0000 | [diff] [blame] | 7313 | // block to the new block which will contain the Phi node for the select. | 
| Mon P Wang | 63307c3 | 2008-05-05 19:05:59 +0000 | [diff] [blame] | 7314 | sinkMBB->transferSuccessors(BB); | 
|  | 7315 |  | 
|  | 7316 | // Add the true and fallthrough blocks as its successors. | 
| Evan Cheng | 60c07e1 | 2006-07-05 22:17:51 +0000 | [diff] [blame] | 7317 | BB->addSuccessor(copy0MBB); | 
|  | 7318 | BB->addSuccessor(sinkMBB); | 
| Anton Korobeynikov | 12c49af | 2006-11-21 00:01:06 +0000 | [diff] [blame] | 7319 |  | 
| Evan Cheng | 60c07e1 | 2006-07-05 22:17:51 +0000 | [diff] [blame] | 7320 | //  copy0MBB: | 
|  | 7321 | //   %FalseValue = ... | 
|  | 7322 | //   # fallthrough to sinkMBB | 
|  | 7323 | BB = copy0MBB; | 
| Anton Korobeynikov | 12c49af | 2006-11-21 00:01:06 +0000 | [diff] [blame] | 7324 |  | 
| Evan Cheng | 60c07e1 | 2006-07-05 22:17:51 +0000 | [diff] [blame] | 7325 | // Update machine-CFG edges | 
|  | 7326 | BB->addSuccessor(sinkMBB); | 
| Anton Korobeynikov | 12c49af | 2006-11-21 00:01:06 +0000 | [diff] [blame] | 7327 |  | 
| Evan Cheng | 60c07e1 | 2006-07-05 22:17:51 +0000 | [diff] [blame] | 7328 | //  sinkMBB: | 
|  | 7329 | //   %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ] | 
|  | 7330 | //  ... | 
|  | 7331 | BB = sinkMBB; | 
| Dale Johannesen | e4d209d | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 7332 | BuildMI(BB, dl, TII->get(X86::PHI), MI->getOperand(0).getReg()) | 
| Evan Cheng | 60c07e1 | 2006-07-05 22:17:51 +0000 | [diff] [blame] | 7333 | .addReg(MI->getOperand(1).getReg()).addMBB(copy0MBB) | 
|  | 7334 | .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB); | 
|  | 7335 |  | 
| Dan Gohman | 8e5f2c6 | 2008-07-07 23:14:23 +0000 | [diff] [blame] | 7336 | F->DeleteMachineInstr(MI);   // The pseudo instruction is gone now. | 
| Evan Cheng | 60c07e1 | 2006-07-05 22:17:51 +0000 | [diff] [blame] | 7337 | return BB; | 
|  | 7338 | } | 
|  | 7339 |  | 
| Dale Johannesen | 849f214 | 2007-07-03 00:53:03 +0000 | [diff] [blame] | 7340 | case X86::FP32_TO_INT16_IN_MEM: | 
|  | 7341 | case X86::FP32_TO_INT32_IN_MEM: | 
|  | 7342 | case X86::FP32_TO_INT64_IN_MEM: | 
|  | 7343 | case X86::FP64_TO_INT16_IN_MEM: | 
|  | 7344 | case X86::FP64_TO_INT32_IN_MEM: | 
| Dale Johannesen | a996d52 | 2007-08-07 01:17:37 +0000 | [diff] [blame] | 7345 | case X86::FP64_TO_INT64_IN_MEM: | 
|  | 7346 | case X86::FP80_TO_INT16_IN_MEM: | 
|  | 7347 | case X86::FP80_TO_INT32_IN_MEM: | 
|  | 7348 | case X86::FP80_TO_INT64_IN_MEM: { | 
| Evan Cheng | 60c07e1 | 2006-07-05 22:17:51 +0000 | [diff] [blame] | 7349 | // Change the floating point control register to use "round towards zero" | 
|  | 7350 | // mode when truncating to an integer value. | 
|  | 7351 | MachineFunction *F = BB->getParent(); | 
|  | 7352 | int CWFrameIdx = F->getFrameInfo()->CreateStackObject(2, 2); | 
| Dale Johannesen | e4d209d | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 7353 | addFrameReference(BuildMI(BB, dl, TII->get(X86::FNSTCW16m)), CWFrameIdx); | 
| Evan Cheng | 60c07e1 | 2006-07-05 22:17:51 +0000 | [diff] [blame] | 7354 |  | 
|  | 7355 | // Load the old value of the high byte of the control word... | 
|  | 7356 | unsigned OldCW = | 
| Chris Lattner | 84bc542 | 2007-12-31 04:13:23 +0000 | [diff] [blame] | 7357 | F->getRegInfo().createVirtualRegister(X86::GR16RegisterClass); | 
| Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 7358 | addFrameReference(BuildMI(BB, dl, TII->get(X86::MOV16rm), OldCW), | 
| Dale Johannesen | e4d209d | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 7359 | CWFrameIdx); | 
| Evan Cheng | 60c07e1 | 2006-07-05 22:17:51 +0000 | [diff] [blame] | 7360 |  | 
|  | 7361 | // Set the high part to be round to zero... | 
| Dale Johannesen | e4d209d | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 7362 | addFrameReference(BuildMI(BB, dl, TII->get(X86::MOV16mi)), CWFrameIdx) | 
| Evan Cheng | c0f64ff | 2006-11-27 23:37:22 +0000 | [diff] [blame] | 7363 | .addImm(0xC7F); | 
| Evan Cheng | 60c07e1 | 2006-07-05 22:17:51 +0000 | [diff] [blame] | 7364 |  | 
|  | 7365 | // Reload the modified control word now... | 
| Dale Johannesen | e4d209d | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 7366 | addFrameReference(BuildMI(BB, dl, TII->get(X86::FLDCW16m)), CWFrameIdx); | 
| Evan Cheng | 60c07e1 | 2006-07-05 22:17:51 +0000 | [diff] [blame] | 7367 |  | 
|  | 7368 | // Restore the memory image of control word to original value | 
| Dale Johannesen | e4d209d | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 7369 | addFrameReference(BuildMI(BB, dl, TII->get(X86::MOV16mr)), CWFrameIdx) | 
| Evan Cheng | c0f64ff | 2006-11-27 23:37:22 +0000 | [diff] [blame] | 7370 | .addReg(OldCW); | 
| Evan Cheng | 60c07e1 | 2006-07-05 22:17:51 +0000 | [diff] [blame] | 7371 |  | 
|  | 7372 | // Get the X86 opcode to use. | 
|  | 7373 | unsigned Opc; | 
|  | 7374 | switch (MI->getOpcode()) { | 
|  | 7375 | default: assert(0 && "illegal opcode!"); | 
| Dale Johannesen | e377d4d | 2007-07-04 21:07:47 +0000 | [diff] [blame] | 7376 | case X86::FP32_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m32; break; | 
|  | 7377 | case X86::FP32_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m32; break; | 
|  | 7378 | case X86::FP32_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m32; break; | 
|  | 7379 | case X86::FP64_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m64; break; | 
|  | 7380 | case X86::FP64_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m64; break; | 
|  | 7381 | case X86::FP64_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m64; break; | 
| Dale Johannesen | a996d52 | 2007-08-07 01:17:37 +0000 | [diff] [blame] | 7382 | case X86::FP80_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m80; break; | 
|  | 7383 | case X86::FP80_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m80; break; | 
|  | 7384 | case X86::FP80_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m80; break; | 
| Evan Cheng | 60c07e1 | 2006-07-05 22:17:51 +0000 | [diff] [blame] | 7385 | } | 
|  | 7386 |  | 
|  | 7387 | X86AddressMode AM; | 
|  | 7388 | MachineOperand &Op = MI->getOperand(0); | 
| Dan Gohman | d735b80 | 2008-10-03 15:45:36 +0000 | [diff] [blame] | 7389 | if (Op.isReg()) { | 
| Evan Cheng | 60c07e1 | 2006-07-05 22:17:51 +0000 | [diff] [blame] | 7390 | AM.BaseType = X86AddressMode::RegBase; | 
|  | 7391 | AM.Base.Reg = Op.getReg(); | 
|  | 7392 | } else { | 
|  | 7393 | AM.BaseType = X86AddressMode::FrameIndexBase; | 
| Chris Lattner | 8aa797a | 2007-12-30 23:10:15 +0000 | [diff] [blame] | 7394 | AM.Base.FrameIndex = Op.getIndex(); | 
| Evan Cheng | 60c07e1 | 2006-07-05 22:17:51 +0000 | [diff] [blame] | 7395 | } | 
|  | 7396 | Op = MI->getOperand(1); | 
| Dan Gohman | d735b80 | 2008-10-03 15:45:36 +0000 | [diff] [blame] | 7397 | if (Op.isImm()) | 
| Chris Lattner | 7fbe972 | 2006-10-20 17:42:20 +0000 | [diff] [blame] | 7398 | AM.Scale = Op.getImm(); | 
| Evan Cheng | 60c07e1 | 2006-07-05 22:17:51 +0000 | [diff] [blame] | 7399 | Op = MI->getOperand(2); | 
| Dan Gohman | d735b80 | 2008-10-03 15:45:36 +0000 | [diff] [blame] | 7400 | if (Op.isImm()) | 
| Chris Lattner | 7fbe972 | 2006-10-20 17:42:20 +0000 | [diff] [blame] | 7401 | AM.IndexReg = Op.getImm(); | 
| Evan Cheng | 60c07e1 | 2006-07-05 22:17:51 +0000 | [diff] [blame] | 7402 | Op = MI->getOperand(3); | 
| Dan Gohman | d735b80 | 2008-10-03 15:45:36 +0000 | [diff] [blame] | 7403 | if (Op.isGlobal()) { | 
| Evan Cheng | 60c07e1 | 2006-07-05 22:17:51 +0000 | [diff] [blame] | 7404 | AM.GV = Op.getGlobal(); | 
|  | 7405 | } else { | 
| Chris Lattner | 7fbe972 | 2006-10-20 17:42:20 +0000 | [diff] [blame] | 7406 | AM.Disp = Op.getImm(); | 
| Evan Cheng | 60c07e1 | 2006-07-05 22:17:51 +0000 | [diff] [blame] | 7407 | } | 
| Dale Johannesen | e4d209d | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 7408 | addFullAddress(BuildMI(BB, dl, TII->get(Opc)), AM) | 
| Rafael Espindola | 8ef2b89 | 2009-04-08 08:09:33 +0000 | [diff] [blame] | 7409 | .addReg(MI->getOperand(X86AddrNumOperands).getReg()); | 
| Evan Cheng | 60c07e1 | 2006-07-05 22:17:51 +0000 | [diff] [blame] | 7410 |  | 
|  | 7411 | // Reload the original control word now. | 
| Dale Johannesen | e4d209d | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 7412 | addFrameReference(BuildMI(BB, dl, TII->get(X86::FLDCW16m)), CWFrameIdx); | 
| Evan Cheng | 60c07e1 | 2006-07-05 22:17:51 +0000 | [diff] [blame] | 7413 |  | 
| Dan Gohman | 8e5f2c6 | 2008-07-07 23:14:23 +0000 | [diff] [blame] | 7414 | F->DeleteMachineInstr(MI);   // The pseudo instruction is gone now. | 
| Evan Cheng | 60c07e1 | 2006-07-05 22:17:51 +0000 | [diff] [blame] | 7415 | return BB; | 
|  | 7416 | } | 
| Mon P Wang | 63307c3 | 2008-05-05 19:05:59 +0000 | [diff] [blame] | 7417 | case X86::ATOMAND32: | 
|  | 7418 | return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND32rr, | 
| Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 7419 | X86::AND32ri, X86::MOV32rm, | 
| Dale Johannesen | 140be2d | 2008-08-19 18:47:28 +0000 | [diff] [blame] | 7420 | X86::LCMPXCHG32, X86::MOV32rr, | 
|  | 7421 | X86::NOT32r, X86::EAX, | 
|  | 7422 | X86::GR32RegisterClass); | 
| Mon P Wang | 63307c3 | 2008-05-05 19:05:59 +0000 | [diff] [blame] | 7423 | case X86::ATOMOR32: | 
| Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 7424 | return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR32rr, | 
|  | 7425 | X86::OR32ri, X86::MOV32rm, | 
| Dale Johannesen | 140be2d | 2008-08-19 18:47:28 +0000 | [diff] [blame] | 7426 | X86::LCMPXCHG32, X86::MOV32rr, | 
|  | 7427 | X86::NOT32r, X86::EAX, | 
|  | 7428 | X86::GR32RegisterClass); | 
| Mon P Wang | 63307c3 | 2008-05-05 19:05:59 +0000 | [diff] [blame] | 7429 | case X86::ATOMXOR32: | 
|  | 7430 | return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR32rr, | 
| Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 7431 | X86::XOR32ri, X86::MOV32rm, | 
| Dale Johannesen | 140be2d | 2008-08-19 18:47:28 +0000 | [diff] [blame] | 7432 | X86::LCMPXCHG32, X86::MOV32rr, | 
|  | 7433 | X86::NOT32r, X86::EAX, | 
|  | 7434 | X86::GR32RegisterClass); | 
| Andrew Lenharth | 507a58a | 2008-06-14 05:48:15 +0000 | [diff] [blame] | 7435 | case X86::ATOMNAND32: | 
|  | 7436 | return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND32rr, | 
| Dale Johannesen | 140be2d | 2008-08-19 18:47:28 +0000 | [diff] [blame] | 7437 | X86::AND32ri, X86::MOV32rm, | 
|  | 7438 | X86::LCMPXCHG32, X86::MOV32rr, | 
|  | 7439 | X86::NOT32r, X86::EAX, | 
|  | 7440 | X86::GR32RegisterClass, true); | 
| Mon P Wang | 63307c3 | 2008-05-05 19:05:59 +0000 | [diff] [blame] | 7441 | case X86::ATOMMIN32: | 
|  | 7442 | return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL32rr); | 
|  | 7443 | case X86::ATOMMAX32: | 
|  | 7444 | return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG32rr); | 
|  | 7445 | case X86::ATOMUMIN32: | 
|  | 7446 | return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB32rr); | 
|  | 7447 | case X86::ATOMUMAX32: | 
|  | 7448 | return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA32rr); | 
| Dale Johannesen | 140be2d | 2008-08-19 18:47:28 +0000 | [diff] [blame] | 7449 |  | 
|  | 7450 | case X86::ATOMAND16: | 
|  | 7451 | return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND16rr, | 
|  | 7452 | X86::AND16ri, X86::MOV16rm, | 
|  | 7453 | X86::LCMPXCHG16, X86::MOV16rr, | 
|  | 7454 | X86::NOT16r, X86::AX, | 
|  | 7455 | X86::GR16RegisterClass); | 
|  | 7456 | case X86::ATOMOR16: | 
| Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 7457 | return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR16rr, | 
| Dale Johannesen | 140be2d | 2008-08-19 18:47:28 +0000 | [diff] [blame] | 7458 | X86::OR16ri, X86::MOV16rm, | 
|  | 7459 | X86::LCMPXCHG16, X86::MOV16rr, | 
|  | 7460 | X86::NOT16r, X86::AX, | 
|  | 7461 | X86::GR16RegisterClass); | 
|  | 7462 | case X86::ATOMXOR16: | 
|  | 7463 | return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR16rr, | 
|  | 7464 | X86::XOR16ri, X86::MOV16rm, | 
|  | 7465 | X86::LCMPXCHG16, X86::MOV16rr, | 
|  | 7466 | X86::NOT16r, X86::AX, | 
|  | 7467 | X86::GR16RegisterClass); | 
|  | 7468 | case X86::ATOMNAND16: | 
|  | 7469 | return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND16rr, | 
|  | 7470 | X86::AND16ri, X86::MOV16rm, | 
|  | 7471 | X86::LCMPXCHG16, X86::MOV16rr, | 
|  | 7472 | X86::NOT16r, X86::AX, | 
|  | 7473 | X86::GR16RegisterClass, true); | 
|  | 7474 | case X86::ATOMMIN16: | 
|  | 7475 | return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL16rr); | 
|  | 7476 | case X86::ATOMMAX16: | 
|  | 7477 | return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG16rr); | 
|  | 7478 | case X86::ATOMUMIN16: | 
|  | 7479 | return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB16rr); | 
|  | 7480 | case X86::ATOMUMAX16: | 
|  | 7481 | return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA16rr); | 
|  | 7482 |  | 
|  | 7483 | case X86::ATOMAND8: | 
|  | 7484 | return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND8rr, | 
|  | 7485 | X86::AND8ri, X86::MOV8rm, | 
|  | 7486 | X86::LCMPXCHG8, X86::MOV8rr, | 
|  | 7487 | X86::NOT8r, X86::AL, | 
|  | 7488 | X86::GR8RegisterClass); | 
|  | 7489 | case X86::ATOMOR8: | 
| Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 7490 | return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR8rr, | 
| Dale Johannesen | 140be2d | 2008-08-19 18:47:28 +0000 | [diff] [blame] | 7491 | X86::OR8ri, X86::MOV8rm, | 
|  | 7492 | X86::LCMPXCHG8, X86::MOV8rr, | 
|  | 7493 | X86::NOT8r, X86::AL, | 
|  | 7494 | X86::GR8RegisterClass); | 
|  | 7495 | case X86::ATOMXOR8: | 
|  | 7496 | return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR8rr, | 
|  | 7497 | X86::XOR8ri, X86::MOV8rm, | 
|  | 7498 | X86::LCMPXCHG8, X86::MOV8rr, | 
|  | 7499 | X86::NOT8r, X86::AL, | 
|  | 7500 | X86::GR8RegisterClass); | 
|  | 7501 | case X86::ATOMNAND8: | 
|  | 7502 | return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND8rr, | 
|  | 7503 | X86::AND8ri, X86::MOV8rm, | 
|  | 7504 | X86::LCMPXCHG8, X86::MOV8rr, | 
|  | 7505 | X86::NOT8r, X86::AL, | 
|  | 7506 | X86::GR8RegisterClass, true); | 
|  | 7507 | // FIXME: There are no CMOV8 instructions; MIN/MAX need some other way. | 
| Dale Johannesen | 48c1bc2 | 2008-10-02 18:53:47 +0000 | [diff] [blame] | 7508 | // This group is for 64-bit host. | 
| Dale Johannesen | a99e384 | 2008-08-20 00:48:50 +0000 | [diff] [blame] | 7509 | case X86::ATOMAND64: | 
|  | 7510 | return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND64rr, | 
| Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 7511 | X86::AND64ri32, X86::MOV64rm, | 
| Dale Johannesen | a99e384 | 2008-08-20 00:48:50 +0000 | [diff] [blame] | 7512 | X86::LCMPXCHG64, X86::MOV64rr, | 
|  | 7513 | X86::NOT64r, X86::RAX, | 
|  | 7514 | X86::GR64RegisterClass); | 
|  | 7515 | case X86::ATOMOR64: | 
| Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 7516 | return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR64rr, | 
|  | 7517 | X86::OR64ri32, X86::MOV64rm, | 
| Dale Johannesen | a99e384 | 2008-08-20 00:48:50 +0000 | [diff] [blame] | 7518 | X86::LCMPXCHG64, X86::MOV64rr, | 
|  | 7519 | X86::NOT64r, X86::RAX, | 
|  | 7520 | X86::GR64RegisterClass); | 
|  | 7521 | case X86::ATOMXOR64: | 
|  | 7522 | return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR64rr, | 
| Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 7523 | X86::XOR64ri32, X86::MOV64rm, | 
| Dale Johannesen | a99e384 | 2008-08-20 00:48:50 +0000 | [diff] [blame] | 7524 | X86::LCMPXCHG64, X86::MOV64rr, | 
|  | 7525 | X86::NOT64r, X86::RAX, | 
|  | 7526 | X86::GR64RegisterClass); | 
|  | 7527 | case X86::ATOMNAND64: | 
|  | 7528 | return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND64rr, | 
|  | 7529 | X86::AND64ri32, X86::MOV64rm, | 
|  | 7530 | X86::LCMPXCHG64, X86::MOV64rr, | 
|  | 7531 | X86::NOT64r, X86::RAX, | 
|  | 7532 | X86::GR64RegisterClass, true); | 
|  | 7533 | case X86::ATOMMIN64: | 
|  | 7534 | return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL64rr); | 
|  | 7535 | case X86::ATOMMAX64: | 
|  | 7536 | return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG64rr); | 
|  | 7537 | case X86::ATOMUMIN64: | 
|  | 7538 | return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB64rr); | 
|  | 7539 | case X86::ATOMUMAX64: | 
|  | 7540 | return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA64rr); | 
| Dale Johannesen | 48c1bc2 | 2008-10-02 18:53:47 +0000 | [diff] [blame] | 7541 |  | 
|  | 7542 | // This group does 64-bit operations on a 32-bit host. | 
|  | 7543 | case X86::ATOMAND6432: | 
| Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 7544 | return EmitAtomicBit6432WithCustomInserter(MI, BB, | 
| Dale Johannesen | 48c1bc2 | 2008-10-02 18:53:47 +0000 | [diff] [blame] | 7545 | X86::AND32rr, X86::AND32rr, | 
|  | 7546 | X86::AND32ri, X86::AND32ri, | 
|  | 7547 | false); | 
|  | 7548 | case X86::ATOMOR6432: | 
| Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 7549 | return EmitAtomicBit6432WithCustomInserter(MI, BB, | 
| Dale Johannesen | 48c1bc2 | 2008-10-02 18:53:47 +0000 | [diff] [blame] | 7550 | X86::OR32rr, X86::OR32rr, | 
|  | 7551 | X86::OR32ri, X86::OR32ri, | 
|  | 7552 | false); | 
|  | 7553 | case X86::ATOMXOR6432: | 
| Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 7554 | return EmitAtomicBit6432WithCustomInserter(MI, BB, | 
| Dale Johannesen | 48c1bc2 | 2008-10-02 18:53:47 +0000 | [diff] [blame] | 7555 | X86::XOR32rr, X86::XOR32rr, | 
|  | 7556 | X86::XOR32ri, X86::XOR32ri, | 
|  | 7557 | false); | 
|  | 7558 | case X86::ATOMNAND6432: | 
| Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 7559 | return EmitAtomicBit6432WithCustomInserter(MI, BB, | 
| Dale Johannesen | 48c1bc2 | 2008-10-02 18:53:47 +0000 | [diff] [blame] | 7560 | X86::AND32rr, X86::AND32rr, | 
|  | 7561 | X86::AND32ri, X86::AND32ri, | 
|  | 7562 | true); | 
| Dale Johannesen | 48c1bc2 | 2008-10-02 18:53:47 +0000 | [diff] [blame] | 7563 | case X86::ATOMADD6432: | 
| Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 7564 | return EmitAtomicBit6432WithCustomInserter(MI, BB, | 
| Dale Johannesen | 48c1bc2 | 2008-10-02 18:53:47 +0000 | [diff] [blame] | 7565 | X86::ADD32rr, X86::ADC32rr, | 
|  | 7566 | X86::ADD32ri, X86::ADC32ri, | 
|  | 7567 | false); | 
| Dale Johannesen | 48c1bc2 | 2008-10-02 18:53:47 +0000 | [diff] [blame] | 7568 | case X86::ATOMSUB6432: | 
| Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 7569 | return EmitAtomicBit6432WithCustomInserter(MI, BB, | 
| Dale Johannesen | 48c1bc2 | 2008-10-02 18:53:47 +0000 | [diff] [blame] | 7570 | X86::SUB32rr, X86::SBB32rr, | 
|  | 7571 | X86::SUB32ri, X86::SBB32ri, | 
|  | 7572 | false); | 
| Dale Johannesen | 880ae36 | 2008-10-03 22:25:52 +0000 | [diff] [blame] | 7573 | case X86::ATOMSWAP6432: | 
| Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 7574 | return EmitAtomicBit6432WithCustomInserter(MI, BB, | 
| Dale Johannesen | 880ae36 | 2008-10-03 22:25:52 +0000 | [diff] [blame] | 7575 | X86::MOV32rr, X86::MOV32rr, | 
|  | 7576 | X86::MOV32ri, X86::MOV32ri, | 
|  | 7577 | false); | 
| Evan Cheng | 60c07e1 | 2006-07-05 22:17:51 +0000 | [diff] [blame] | 7578 | } | 
|  | 7579 | } | 
|  | 7580 |  | 
|  | 7581 | //===----------------------------------------------------------------------===// | 
|  | 7582 | //                           X86 Optimization Hooks | 
|  | 7583 | //===----------------------------------------------------------------------===// | 
|  | 7584 |  | 
| Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 7585 | void X86TargetLowering::computeMaskedBitsForTargetNode(const SDValue Op, | 
| Dan Gohman | 977a76f | 2008-02-13 22:28:48 +0000 | [diff] [blame] | 7586 | const APInt &Mask, | 
| Dan Gohman | fd29e0e | 2008-02-13 00:35:47 +0000 | [diff] [blame] | 7587 | APInt &KnownZero, | 
|  | 7588 | APInt &KnownOne, | 
| Dan Gohman | ea859be | 2007-06-22 14:59:07 +0000 | [diff] [blame] | 7589 | const SelectionDAG &DAG, | 
| Nate Begeman | 368e18d | 2006-02-16 21:11:51 +0000 | [diff] [blame] | 7590 | unsigned Depth) const { | 
| Evan Cheng | 3a03ebb | 2005-12-21 23:05:39 +0000 | [diff] [blame] | 7591 | unsigned Opc = Op.getOpcode(); | 
| Evan Cheng | 865f060 | 2006-04-05 06:11:20 +0000 | [diff] [blame] | 7592 | assert((Opc >= ISD::BUILTIN_OP_END || | 
|  | 7593 | Opc == ISD::INTRINSIC_WO_CHAIN || | 
|  | 7594 | Opc == ISD::INTRINSIC_W_CHAIN || | 
|  | 7595 | Opc == ISD::INTRINSIC_VOID) && | 
|  | 7596 | "Should use MaskedValueIsZero if you don't know whether Op" | 
|  | 7597 | " is a target node!"); | 
| Evan Cheng | 3a03ebb | 2005-12-21 23:05:39 +0000 | [diff] [blame] | 7598 |  | 
| Dan Gohman | f4f92f5 | 2008-02-13 23:07:24 +0000 | [diff] [blame] | 7599 | KnownZero = KnownOne = APInt(Mask.getBitWidth(), 0);   // Don't know anything. | 
| Evan Cheng | 3a03ebb | 2005-12-21 23:05:39 +0000 | [diff] [blame] | 7600 | switch (Opc) { | 
| Evan Cheng | 865f060 | 2006-04-05 06:11:20 +0000 | [diff] [blame] | 7601 | default: break; | 
| Evan Cheng | 97d0e0e | 2009-02-02 09:15:04 +0000 | [diff] [blame] | 7602 | case X86ISD::ADD: | 
|  | 7603 | case X86ISD::SUB: | 
|  | 7604 | case X86ISD::SMUL: | 
|  | 7605 | case X86ISD::UMUL: | 
| Dan Gohman | 076aee3 | 2009-03-04 19:44:21 +0000 | [diff] [blame] | 7606 | case X86ISD::INC: | 
|  | 7607 | case X86ISD::DEC: | 
| Evan Cheng | 97d0e0e | 2009-02-02 09:15:04 +0000 | [diff] [blame] | 7608 | // These nodes' second result is a boolean. | 
|  | 7609 | if (Op.getResNo() == 0) | 
|  | 7610 | break; | 
|  | 7611 | // Fallthrough | 
| Anton Korobeynikov | 12c49af | 2006-11-21 00:01:06 +0000 | [diff] [blame] | 7612 | case X86ISD::SETCC: | 
| Dan Gohman | fd29e0e | 2008-02-13 00:35:47 +0000 | [diff] [blame] | 7613 | KnownZero |= APInt::getHighBitsSet(Mask.getBitWidth(), | 
|  | 7614 | Mask.getBitWidth() - 1); | 
| Nate Begeman | 368e18d | 2006-02-16 21:11:51 +0000 | [diff] [blame] | 7615 | break; | 
| Evan Cheng | 3a03ebb | 2005-12-21 23:05:39 +0000 | [diff] [blame] | 7616 | } | 
| Evan Cheng | 3a03ebb | 2005-12-21 23:05:39 +0000 | [diff] [blame] | 7617 | } | 
| Chris Lattner | 259e97c | 2006-01-31 19:43:35 +0000 | [diff] [blame] | 7618 |  | 
| Evan Cheng | 206ee9d | 2006-07-07 08:33:52 +0000 | [diff] [blame] | 7619 | /// isGAPlusOffset - Returns true (and the GlobalValue and the offset) if the | 
| Evan Cheng | ad4196b | 2008-05-12 19:56:52 +0000 | [diff] [blame] | 7620 | /// node is a GlobalAddress + offset. | 
|  | 7621 | bool X86TargetLowering::isGAPlusOffset(SDNode *N, | 
|  | 7622 | GlobalValue* &GA, int64_t &Offset) const{ | 
|  | 7623 | if (N->getOpcode() == X86ISD::Wrapper) { | 
|  | 7624 | if (isa<GlobalAddressSDNode>(N->getOperand(0))) { | 
| Evan Cheng | 206ee9d | 2006-07-07 08:33:52 +0000 | [diff] [blame] | 7625 | GA = cast<GlobalAddressSDNode>(N->getOperand(0))->getGlobal(); | 
| Dan Gohman | 6520e20 | 2008-10-18 02:06:02 +0000 | [diff] [blame] | 7626 | Offset = cast<GlobalAddressSDNode>(N->getOperand(0))->getOffset(); | 
| Evan Cheng | 206ee9d | 2006-07-07 08:33:52 +0000 | [diff] [blame] | 7627 | return true; | 
|  | 7628 | } | 
| Evan Cheng | 206ee9d | 2006-07-07 08:33:52 +0000 | [diff] [blame] | 7629 | } | 
| Evan Cheng | ad4196b | 2008-05-12 19:56:52 +0000 | [diff] [blame] | 7630 | return TargetLowering::isGAPlusOffset(N, GA, Offset); | 
| Evan Cheng | 206ee9d | 2006-07-07 08:33:52 +0000 | [diff] [blame] | 7631 | } | 
|  | 7632 |  | 
| Evan Cheng | ad4196b | 2008-05-12 19:56:52 +0000 | [diff] [blame] | 7633 | static bool isBaseAlignmentOfN(unsigned N, SDNode *Base, | 
|  | 7634 | const TargetLowering &TLI) { | 
| Evan Cheng | 206ee9d | 2006-07-07 08:33:52 +0000 | [diff] [blame] | 7635 | GlobalValue *GV; | 
| Nick Lewycky | 916a9f0 | 2008-02-02 08:29:58 +0000 | [diff] [blame] | 7636 | int64_t Offset = 0; | 
| Evan Cheng | ad4196b | 2008-05-12 19:56:52 +0000 | [diff] [blame] | 7637 | if (TLI.isGAPlusOffset(Base, GV, Offset)) | 
| Evan Cheng | 7e2ff77 | 2008-05-08 00:57:18 +0000 | [diff] [blame] | 7638 | return (GV->getAlignment() >= N && (Offset % N) == 0); | 
| Chris Lattner | ba96fbc | 2008-01-26 20:07:42 +0000 | [diff] [blame] | 7639 | // DAG combine handles the stack object case. | 
| Evan Cheng | 206ee9d | 2006-07-07 08:33:52 +0000 | [diff] [blame] | 7640 | return false; | 
|  | 7641 | } | 
|  | 7642 |  | 
| Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 7643 | static bool EltsFromConsecutiveLoads(ShuffleVectorSDNode *N, unsigned NumElems, | 
|  | 7644 | MVT EVT, SDNode *&Base, | 
| Evan Cheng | ad4196b | 2008-05-12 19:56:52 +0000 | [diff] [blame] | 7645 | SelectionDAG &DAG, MachineFrameInfo *MFI, | 
|  | 7646 | const TargetLowering &TLI) { | 
| Evan Cheng | 7e2ff77 | 2008-05-08 00:57:18 +0000 | [diff] [blame] | 7647 | Base = NULL; | 
|  | 7648 | for (unsigned i = 0; i < NumElems; ++i) { | 
| Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 7649 | if (N->getMaskElt(i) < 0) { | 
| Evan Cheng | 7e2ff77 | 2008-05-08 00:57:18 +0000 | [diff] [blame] | 7650 | if (!Base) | 
|  | 7651 | return false; | 
|  | 7652 | continue; | 
|  | 7653 | } | 
|  | 7654 |  | 
| Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 7655 | SDValue Elt = DAG.getShuffleScalarElt(N, i); | 
| Gabor Greif | ba36cb5 | 2008-08-28 21:40:38 +0000 | [diff] [blame] | 7656 | if (!Elt.getNode() || | 
|  | 7657 | (Elt.getOpcode() != ISD::UNDEF && !ISD::isNON_EXTLoad(Elt.getNode()))) | 
| Evan Cheng | 7e2ff77 | 2008-05-08 00:57:18 +0000 | [diff] [blame] | 7658 | return false; | 
|  | 7659 | if (!Base) { | 
| Gabor Greif | ba36cb5 | 2008-08-28 21:40:38 +0000 | [diff] [blame] | 7660 | Base = Elt.getNode(); | 
| Evan Cheng | 50d9e72 | 2008-05-10 06:46:49 +0000 | [diff] [blame] | 7661 | if (Base->getOpcode() == ISD::UNDEF) | 
|  | 7662 | return false; | 
| Evan Cheng | 7e2ff77 | 2008-05-08 00:57:18 +0000 | [diff] [blame] | 7663 | continue; | 
|  | 7664 | } | 
|  | 7665 | if (Elt.getOpcode() == ISD::UNDEF) | 
|  | 7666 | continue; | 
|  | 7667 |  | 
| Gabor Greif | ba36cb5 | 2008-08-28 21:40:38 +0000 | [diff] [blame] | 7668 | if (!TLI.isConsecutiveLoad(Elt.getNode(), Base, | 
| Duncan Sands | 83ec4b6 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 7669 | EVT.getSizeInBits()/8, i, MFI)) | 
| Evan Cheng | 7e2ff77 | 2008-05-08 00:57:18 +0000 | [diff] [blame] | 7670 | return false; | 
|  | 7671 | } | 
|  | 7672 | return true; | 
|  | 7673 | } | 
| Evan Cheng | 206ee9d | 2006-07-07 08:33:52 +0000 | [diff] [blame] | 7674 |  | 
|  | 7675 | /// PerformShuffleCombine - Combine a vector_shuffle that is equal to | 
|  | 7676 | /// build_vector load1, load2, load3, load4, <0, 1, 2, 3> into a 128-bit load | 
|  | 7677 | /// if the load addresses are consecutive, non-overlapping, and in the right | 
| Mon P Wang | 1e95580 | 2009-04-03 02:43:30 +0000 | [diff] [blame] | 7678 | /// order.  In the case of v2i64, it will see if it can rewrite the | 
|  | 7679 | /// shuffle to be an appropriate build vector so it can take advantage of | 
|  | 7680 | // performBuildVectorCombine. | 
| Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 7681 | static SDValue PerformShuffleCombine(SDNode *N, SelectionDAG &DAG, | 
| Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 7682 | const TargetLowering &TLI) { | 
| Dale Johannesen | e4d209d | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 7683 | DebugLoc dl = N->getDebugLoc(); | 
| Duncan Sands | 83ec4b6 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 7684 | MVT VT = N->getValueType(0); | 
|  | 7685 | MVT EVT = VT.getVectorElementType(); | 
| Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 7686 | ShuffleVectorSDNode *SVN = cast<ShuffleVectorSDNode>(N); | 
|  | 7687 | unsigned NumElems = VT.getVectorNumElements(); | 
| Mon P Wang | 1e95580 | 2009-04-03 02:43:30 +0000 | [diff] [blame] | 7688 |  | 
|  | 7689 | // For x86-32 machines, if we see an insert and then a shuffle in a v2i64 | 
|  | 7690 | // where the upper half is 0, it is advantageous to rewrite it as a build | 
|  | 7691 | // vector of (0, val) so it can use movq. | 
|  | 7692 | if (VT == MVT::v2i64) { | 
|  | 7693 | SDValue In[2]; | 
|  | 7694 | In[0] = N->getOperand(0); | 
|  | 7695 | In[1] = N->getOperand(1); | 
| Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 7696 | int Idx0 = SVN->getMaskElt(0); | 
|  | 7697 | int Idx1 = SVN->getMaskElt(1); | 
|  | 7698 | // FIXME: can we take advantage of undef index? | 
|  | 7699 | if (Idx0 >= 0 && Idx1 >= 0 && | 
| Mon P Wang | 1e95580 | 2009-04-03 02:43:30 +0000 | [diff] [blame] | 7700 | In[Idx0/2].getOpcode() == ISD::INSERT_VECTOR_ELT && | 
|  | 7701 | In[Idx1/2].getOpcode() == ISD::BUILD_VECTOR) { | 
|  | 7702 | ConstantSDNode* InsertVecIdx = | 
|  | 7703 | dyn_cast<ConstantSDNode>(In[Idx0/2].getOperand(2)); | 
|  | 7704 | if (InsertVecIdx && | 
| Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 7705 | InsertVecIdx->getZExtValue() == (unsigned)(Idx0 % 2) && | 
| Mon P Wang | 1e95580 | 2009-04-03 02:43:30 +0000 | [diff] [blame] | 7706 | isZeroNode(In[Idx1/2].getOperand(Idx1 % 2))) { | 
|  | 7707 | return DAG.getNode(ISD::BUILD_VECTOR, dl, VT, | 
|  | 7708 | In[Idx0/2].getOperand(1), | 
|  | 7709 | In[Idx1/2].getOperand(Idx1 % 2)); | 
|  | 7710 | } | 
|  | 7711 | } | 
|  | 7712 | } | 
|  | 7713 |  | 
|  | 7714 | // Try to combine a vector_shuffle into a 128-bit load. | 
|  | 7715 | MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo(); | 
| Evan Cheng | 206ee9d | 2006-07-07 08:33:52 +0000 | [diff] [blame] | 7716 | SDNode *Base = NULL; | 
| Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 7717 | if (!EltsFromConsecutiveLoads(SVN, NumElems, EVT, Base, DAG, MFI, TLI)) | 
| Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 7718 | return SDValue(); | 
| Evan Cheng | 206ee9d | 2006-07-07 08:33:52 +0000 | [diff] [blame] | 7719 |  | 
| Dan Gohman | d300622 | 2007-07-27 17:16:43 +0000 | [diff] [blame] | 7720 | LoadSDNode *LD = cast<LoadSDNode>(Base); | 
| Gabor Greif | ba36cb5 | 2008-08-28 21:40:38 +0000 | [diff] [blame] | 7721 | if (isBaseAlignmentOfN(16, Base->getOperand(1).getNode(), TLI)) | 
| Dale Johannesen | e4d209d | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 7722 | return DAG.getLoad(VT, dl, LD->getChain(), LD->getBasePtr(), | 
| Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 7723 | LD->getSrcValue(), LD->getSrcValueOffset(), | 
| Dale Johannesen | e4d209d | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 7724 | LD->isVolatile()); | 
|  | 7725 | return DAG.getLoad(VT, dl, LD->getChain(), LD->getBasePtr(), | 
|  | 7726 | LD->getSrcValue(), LD->getSrcValueOffset(), | 
|  | 7727 | LD->isVolatile(), LD->getAlignment()); | 
| Evan Cheng | 206ee9d | 2006-07-07 08:33:52 +0000 | [diff] [blame] | 7728 | } | 
|  | 7729 |  | 
| Evan Cheng | 9bfa03c | 2008-05-12 23:04:07 +0000 | [diff] [blame] | 7730 | /// PerformBuildVectorCombine - build_vector 0,(load i64 / f64) -> movq / movsd. | 
| Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 7731 | static SDValue PerformBuildVectorCombine(SDNode *N, SelectionDAG &DAG, | 
| Dan Gohman | e5af2d3 | 2009-01-29 01:59:02 +0000 | [diff] [blame] | 7732 | TargetLowering::DAGCombinerInfo &DCI, | 
| Evan Cheng | 8a186ae | 2008-09-24 23:26:36 +0000 | [diff] [blame] | 7733 | const X86Subtarget *Subtarget, | 
|  | 7734 | const TargetLowering &TLI) { | 
| Evan Cheng | f26ffe9 | 2008-05-29 08:22:04 +0000 | [diff] [blame] | 7735 | unsigned NumOps = N->getNumOperands(); | 
| Dale Johannesen | e4d209d | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 7736 | DebugLoc dl = N->getDebugLoc(); | 
| Evan Cheng | f26ffe9 | 2008-05-29 08:22:04 +0000 | [diff] [blame] | 7737 |  | 
| Evan Cheng | d880b97 | 2008-05-09 21:53:03 +0000 | [diff] [blame] | 7738 | // Ignore single operand BUILD_VECTOR. | 
| Evan Cheng | f26ffe9 | 2008-05-29 08:22:04 +0000 | [diff] [blame] | 7739 | if (NumOps == 1) | 
| Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 7740 | return SDValue(); | 
| Evan Cheng | d880b97 | 2008-05-09 21:53:03 +0000 | [diff] [blame] | 7741 |  | 
| Duncan Sands | 83ec4b6 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 7742 | MVT VT = N->getValueType(0); | 
|  | 7743 | MVT EVT = VT.getVectorElementType(); | 
| Evan Cheng | d880b97 | 2008-05-09 21:53:03 +0000 | [diff] [blame] | 7744 | if ((EVT != MVT::i64 && EVT != MVT::f64) || Subtarget->is64Bit()) | 
|  | 7745 | // We are looking for load i64 and zero extend. We want to transform | 
|  | 7746 | // it before legalizer has a chance to expand it. Also look for i64 | 
|  | 7747 | // BUILD_PAIR bit casted to f64. | 
| Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 7748 | return SDValue(); | 
| Evan Cheng | d880b97 | 2008-05-09 21:53:03 +0000 | [diff] [blame] | 7749 | // This must be an insertion into a zero vector. | 
| Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 7750 | SDValue HighElt = N->getOperand(1); | 
| Evan Cheng | 25210da | 2008-05-10 00:58:41 +0000 | [diff] [blame] | 7751 | if (!isZeroNode(HighElt)) | 
| Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 7752 | return SDValue(); | 
| Evan Cheng | d880b97 | 2008-05-09 21:53:03 +0000 | [diff] [blame] | 7753 |  | 
|  | 7754 | // Value must be a load. | 
| Gabor Greif | ba36cb5 | 2008-08-28 21:40:38 +0000 | [diff] [blame] | 7755 | SDNode *Base = N->getOperand(0).getNode(); | 
| Evan Cheng | d880b97 | 2008-05-09 21:53:03 +0000 | [diff] [blame] | 7756 | if (!isa<LoadSDNode>(Base)) { | 
| Evan Cheng | 9bfa03c | 2008-05-12 23:04:07 +0000 | [diff] [blame] | 7757 | if (Base->getOpcode() != ISD::BIT_CONVERT) | 
| Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 7758 | return SDValue(); | 
| Gabor Greif | ba36cb5 | 2008-08-28 21:40:38 +0000 | [diff] [blame] | 7759 | Base = Base->getOperand(0).getNode(); | 
| Evan Cheng | 9bfa03c | 2008-05-12 23:04:07 +0000 | [diff] [blame] | 7760 | if (!isa<LoadSDNode>(Base)) | 
| Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 7761 | return SDValue(); | 
| Evan Cheng | d880b97 | 2008-05-09 21:53:03 +0000 | [diff] [blame] | 7762 | } | 
| Evan Cheng | d880b97 | 2008-05-09 21:53:03 +0000 | [diff] [blame] | 7763 |  | 
|  | 7764 | // Transform it into VZEXT_LOAD addr. | 
| Evan Cheng | 9bfa03c | 2008-05-12 23:04:07 +0000 | [diff] [blame] | 7765 | LoadSDNode *LD = cast<LoadSDNode>(Base); | 
| Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 7766 |  | 
| Nate Begeman | f7333bf | 2008-05-28 00:24:25 +0000 | [diff] [blame] | 7767 | // Load must not be an extload. | 
|  | 7768 | if (LD->getExtensionType() != ISD::NON_EXTLOAD) | 
| Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 7769 | return SDValue(); | 
| Mon P Wang | 7ad9b51 | 2009-01-30 07:07:40 +0000 | [diff] [blame] | 7770 |  | 
|  | 7771 | // Load type should legal type so we don't have to legalize it. | 
|  | 7772 | if (!TLI.isTypeLegal(VT)) | 
|  | 7773 | return SDValue(); | 
|  | 7774 |  | 
| Evan Cheng | 8a186ae | 2008-09-24 23:26:36 +0000 | [diff] [blame] | 7775 | SDVTList Tys = DAG.getVTList(VT, MVT::Other); | 
|  | 7776 | SDValue Ops[] = { LD->getChain(), LD->getBasePtr() }; | 
| Dale Johannesen | e4d209d | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 7777 | SDValue ResNode = DAG.getNode(X86ISD::VZEXT_LOAD, dl, Tys, Ops, 2); | 
| Dan Gohman | e5af2d3 | 2009-01-29 01:59:02 +0000 | [diff] [blame] | 7778 | TargetLowering::TargetLoweringOpt TLO(DAG); | 
|  | 7779 | TLO.CombineTo(SDValue(Base, 1), ResNode.getValue(1)); | 
|  | 7780 | DCI.CommitTargetLoweringOpt(TLO); | 
| Evan Cheng | 8a186ae | 2008-09-24 23:26:36 +0000 | [diff] [blame] | 7781 | return ResNode; | 
| Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 7782 | } | 
| Evan Cheng | d880b97 | 2008-05-09 21:53:03 +0000 | [diff] [blame] | 7783 |  | 
| Chris Lattner | 83e6c99 | 2006-10-04 06:57:07 +0000 | [diff] [blame] | 7784 | /// PerformSELECTCombine - Do target-specific dag combines on SELECT nodes. | 
| Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 7785 | static SDValue PerformSELECTCombine(SDNode *N, SelectionDAG &DAG, | 
| Chris Lattner | 47b4ce8 | 2009-03-11 05:48:52 +0000 | [diff] [blame] | 7786 | const X86Subtarget *Subtarget) { | 
|  | 7787 | DebugLoc DL = N->getDebugLoc(); | 
| Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 7788 | SDValue Cond = N->getOperand(0); | 
| Chris Lattner | 47b4ce8 | 2009-03-11 05:48:52 +0000 | [diff] [blame] | 7789 | // Get the LHS/RHS of the select. | 
|  | 7790 | SDValue LHS = N->getOperand(1); | 
|  | 7791 | SDValue RHS = N->getOperand(2); | 
|  | 7792 |  | 
| Chris Lattner | 83e6c99 | 2006-10-04 06:57:07 +0000 | [diff] [blame] | 7793 | // If we have SSE[12] support, try to form min/max nodes. | 
|  | 7794 | if (Subtarget->hasSSE2() && | 
| Chris Lattner | 47b4ce8 | 2009-03-11 05:48:52 +0000 | [diff] [blame] | 7795 | (LHS.getValueType() == MVT::f32 || LHS.getValueType() == MVT::f64) && | 
|  | 7796 | Cond.getOpcode() == ISD::SETCC) { | 
|  | 7797 | ISD::CondCode CC = cast<CondCodeSDNode>(Cond.getOperand(2))->get(); | 
| Anton Korobeynikov | 12c49af | 2006-11-21 00:01:06 +0000 | [diff] [blame] | 7798 |  | 
| Chris Lattner | 47b4ce8 | 2009-03-11 05:48:52 +0000 | [diff] [blame] | 7799 | unsigned Opcode = 0; | 
|  | 7800 | if (LHS == Cond.getOperand(0) && RHS == Cond.getOperand(1)) { | 
|  | 7801 | switch (CC) { | 
|  | 7802 | default: break; | 
|  | 7803 | case ISD::SETOLE: // (X <= Y) ? X : Y -> min | 
|  | 7804 | case ISD::SETULE: | 
|  | 7805 | case ISD::SETLE: | 
|  | 7806 | if (!UnsafeFPMath) break; | 
|  | 7807 | // FALL THROUGH. | 
|  | 7808 | case ISD::SETOLT:  // (X olt/lt Y) ? X : Y -> min | 
|  | 7809 | case ISD::SETLT: | 
|  | 7810 | Opcode = X86ISD::FMIN; | 
|  | 7811 | break; | 
| Anton Korobeynikov | 12c49af | 2006-11-21 00:01:06 +0000 | [diff] [blame] | 7812 |  | 
| Chris Lattner | 47b4ce8 | 2009-03-11 05:48:52 +0000 | [diff] [blame] | 7813 | case ISD::SETOGT: // (X > Y) ? X : Y -> max | 
|  | 7814 | case ISD::SETUGT: | 
|  | 7815 | case ISD::SETGT: | 
|  | 7816 | if (!UnsafeFPMath) break; | 
|  | 7817 | // FALL THROUGH. | 
|  | 7818 | case ISD::SETUGE:  // (X uge/ge Y) ? X : Y -> max | 
|  | 7819 | case ISD::SETGE: | 
|  | 7820 | Opcode = X86ISD::FMAX; | 
|  | 7821 | break; | 
| Chris Lattner | 83e6c99 | 2006-10-04 06:57:07 +0000 | [diff] [blame] | 7822 | } | 
| Chris Lattner | 47b4ce8 | 2009-03-11 05:48:52 +0000 | [diff] [blame] | 7823 | } else if (LHS == Cond.getOperand(1) && RHS == Cond.getOperand(0)) { | 
|  | 7824 | switch (CC) { | 
|  | 7825 | default: break; | 
|  | 7826 | case ISD::SETOGT: // (X > Y) ? Y : X -> min | 
|  | 7827 | case ISD::SETUGT: | 
|  | 7828 | case ISD::SETGT: | 
|  | 7829 | if (!UnsafeFPMath) break; | 
|  | 7830 | // FALL THROUGH. | 
|  | 7831 | case ISD::SETUGE:  // (X uge/ge Y) ? Y : X -> min | 
|  | 7832 | case ISD::SETGE: | 
|  | 7833 | Opcode = X86ISD::FMIN; | 
|  | 7834 | break; | 
| Anton Korobeynikov | 12c49af | 2006-11-21 00:01:06 +0000 | [diff] [blame] | 7835 |  | 
| Chris Lattner | 47b4ce8 | 2009-03-11 05:48:52 +0000 | [diff] [blame] | 7836 | case ISD::SETOLE:   // (X <= Y) ? Y : X -> max | 
|  | 7837 | case ISD::SETULE: | 
|  | 7838 | case ISD::SETLE: | 
|  | 7839 | if (!UnsafeFPMath) break; | 
|  | 7840 | // FALL THROUGH. | 
|  | 7841 | case ISD::SETOLT:   // (X olt/lt Y) ? Y : X -> max | 
|  | 7842 | case ISD::SETLT: | 
|  | 7843 | Opcode = X86ISD::FMAX; | 
|  | 7844 | break; | 
|  | 7845 | } | 
| Chris Lattner | 83e6c99 | 2006-10-04 06:57:07 +0000 | [diff] [blame] | 7846 | } | 
| Anton Korobeynikov | 12c49af | 2006-11-21 00:01:06 +0000 | [diff] [blame] | 7847 |  | 
| Chris Lattner | 47b4ce8 | 2009-03-11 05:48:52 +0000 | [diff] [blame] | 7848 | if (Opcode) | 
|  | 7849 | return DAG.getNode(Opcode, DL, N->getValueType(0), LHS, RHS); | 
| Chris Lattner | 83e6c99 | 2006-10-04 06:57:07 +0000 | [diff] [blame] | 7850 | } | 
| Chris Lattner | 47b4ce8 | 2009-03-11 05:48:52 +0000 | [diff] [blame] | 7851 |  | 
| Chris Lattner | d1980a5 | 2009-03-12 06:52:53 +0000 | [diff] [blame] | 7852 | // If this is a select between two integer constants, try to do some | 
|  | 7853 | // optimizations. | 
| Chris Lattner | cee56e7 | 2009-03-13 05:53:31 +0000 | [diff] [blame] | 7854 | if (ConstantSDNode *TrueC = dyn_cast<ConstantSDNode>(LHS)) { | 
|  | 7855 | if (ConstantSDNode *FalseC = dyn_cast<ConstantSDNode>(RHS)) | 
| Chris Lattner | d1980a5 | 2009-03-12 06:52:53 +0000 | [diff] [blame] | 7856 | // Don't do this for crazy integer types. | 
|  | 7857 | if (DAG.getTargetLoweringInfo().isTypeLegal(LHS.getValueType())) { | 
|  | 7858 | // If this is efficiently invertible, canonicalize the LHSC/RHSC values | 
| Chris Lattner | cee56e7 | 2009-03-13 05:53:31 +0000 | [diff] [blame] | 7859 | // so that TrueC (the true value) is larger than FalseC. | 
| Chris Lattner | d1980a5 | 2009-03-12 06:52:53 +0000 | [diff] [blame] | 7860 | bool NeedsCondInvert = false; | 
|  | 7861 |  | 
| Chris Lattner | cee56e7 | 2009-03-13 05:53:31 +0000 | [diff] [blame] | 7862 | if (TrueC->getAPIntValue().ult(FalseC->getAPIntValue()) && | 
| Chris Lattner | d1980a5 | 2009-03-12 06:52:53 +0000 | [diff] [blame] | 7863 | // Efficiently invertible. | 
|  | 7864 | (Cond.getOpcode() == ISD::SETCC ||  // setcc -> invertible. | 
|  | 7865 | (Cond.getOpcode() == ISD::XOR &&   // xor(X, C) -> invertible. | 
|  | 7866 | isa<ConstantSDNode>(Cond.getOperand(1))))) { | 
|  | 7867 | NeedsCondInvert = true; | 
| Chris Lattner | cee56e7 | 2009-03-13 05:53:31 +0000 | [diff] [blame] | 7868 | std::swap(TrueC, FalseC); | 
| Chris Lattner | d1980a5 | 2009-03-12 06:52:53 +0000 | [diff] [blame] | 7869 | } | 
|  | 7870 |  | 
|  | 7871 | // Optimize C ? 8 : 0 -> zext(C) << 3.  Likewise for any pow2/0. | 
| Chris Lattner | cee56e7 | 2009-03-13 05:53:31 +0000 | [diff] [blame] | 7872 | if (FalseC->getAPIntValue() == 0 && | 
|  | 7873 | TrueC->getAPIntValue().isPowerOf2()) { | 
| Chris Lattner | d1980a5 | 2009-03-12 06:52:53 +0000 | [diff] [blame] | 7874 | if (NeedsCondInvert) // Invert the condition if needed. | 
|  | 7875 | Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond, | 
|  | 7876 | DAG.getConstant(1, Cond.getValueType())); | 
|  | 7877 |  | 
|  | 7878 | // Zero extend the condition if needed. | 
|  | 7879 | Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, LHS.getValueType(), Cond); | 
|  | 7880 |  | 
| Chris Lattner | cee56e7 | 2009-03-13 05:53:31 +0000 | [diff] [blame] | 7881 | unsigned ShAmt = TrueC->getAPIntValue().logBase2(); | 
| Chris Lattner | d1980a5 | 2009-03-12 06:52:53 +0000 | [diff] [blame] | 7882 | return DAG.getNode(ISD::SHL, DL, LHS.getValueType(), Cond, | 
|  | 7883 | DAG.getConstant(ShAmt, MVT::i8)); | 
|  | 7884 | } | 
| Chris Lattner | 97a29a5 | 2009-03-13 05:22:11 +0000 | [diff] [blame] | 7885 |  | 
|  | 7886 | // Optimize Cond ? cst+1 : cst -> zext(setcc(C)+cst. | 
| Chris Lattner | cee56e7 | 2009-03-13 05:53:31 +0000 | [diff] [blame] | 7887 | if (FalseC->getAPIntValue()+1 == TrueC->getAPIntValue()) { | 
| Chris Lattner | 97a29a5 | 2009-03-13 05:22:11 +0000 | [diff] [blame] | 7888 | if (NeedsCondInvert) // Invert the condition if needed. | 
|  | 7889 | Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond, | 
|  | 7890 | DAG.getConstant(1, Cond.getValueType())); | 
|  | 7891 |  | 
|  | 7892 | // Zero extend the condition if needed. | 
| Chris Lattner | cee56e7 | 2009-03-13 05:53:31 +0000 | [diff] [blame] | 7893 | Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, | 
|  | 7894 | FalseC->getValueType(0), Cond); | 
| Chris Lattner | 97a29a5 | 2009-03-13 05:22:11 +0000 | [diff] [blame] | 7895 | return DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond, | 
| Chris Lattner | cee56e7 | 2009-03-13 05:53:31 +0000 | [diff] [blame] | 7896 | SDValue(FalseC, 0)); | 
| Chris Lattner | 97a29a5 | 2009-03-13 05:22:11 +0000 | [diff] [blame] | 7897 | } | 
| Chris Lattner | cee56e7 | 2009-03-13 05:53:31 +0000 | [diff] [blame] | 7898 |  | 
|  | 7899 | // Optimize cases that will turn into an LEA instruction.  This requires | 
|  | 7900 | // an i32 or i64 and an efficient multiplier (1, 2, 3, 4, 5, 8, 9). | 
|  | 7901 | if (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i64) { | 
|  | 7902 | uint64_t Diff = TrueC->getZExtValue()-FalseC->getZExtValue(); | 
|  | 7903 | if (N->getValueType(0) == MVT::i32) Diff = (unsigned)Diff; | 
|  | 7904 |  | 
|  | 7905 | bool isFastMultiplier = false; | 
|  | 7906 | if (Diff < 10) { | 
|  | 7907 | switch ((unsigned char)Diff) { | 
|  | 7908 | default: break; | 
|  | 7909 | case 1:  // result = add base, cond | 
|  | 7910 | case 2:  // result = lea base(    , cond*2) | 
|  | 7911 | case 3:  // result = lea base(cond, cond*2) | 
|  | 7912 | case 4:  // result = lea base(    , cond*4) | 
|  | 7913 | case 5:  // result = lea base(cond, cond*4) | 
|  | 7914 | case 8:  // result = lea base(    , cond*8) | 
|  | 7915 | case 9:  // result = lea base(cond, cond*8) | 
|  | 7916 | isFastMultiplier = true; | 
|  | 7917 | break; | 
|  | 7918 | } | 
|  | 7919 | } | 
|  | 7920 |  | 
|  | 7921 | if (isFastMultiplier) { | 
|  | 7922 | APInt Diff = TrueC->getAPIntValue()-FalseC->getAPIntValue(); | 
|  | 7923 | if (NeedsCondInvert) // Invert the condition if needed. | 
|  | 7924 | Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond, | 
|  | 7925 | DAG.getConstant(1, Cond.getValueType())); | 
|  | 7926 |  | 
|  | 7927 | // Zero extend the condition if needed. | 
|  | 7928 | Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, FalseC->getValueType(0), | 
|  | 7929 | Cond); | 
|  | 7930 | // Scale the condition by the difference. | 
|  | 7931 | if (Diff != 1) | 
|  | 7932 | Cond = DAG.getNode(ISD::MUL, DL, Cond.getValueType(), Cond, | 
|  | 7933 | DAG.getConstant(Diff, Cond.getValueType())); | 
|  | 7934 |  | 
|  | 7935 | // Add the base if non-zero. | 
|  | 7936 | if (FalseC->getAPIntValue() != 0) | 
|  | 7937 | Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond, | 
|  | 7938 | SDValue(FalseC, 0)); | 
|  | 7939 | return Cond; | 
|  | 7940 | } | 
|  | 7941 | } | 
| Chris Lattner | d1980a5 | 2009-03-12 06:52:53 +0000 | [diff] [blame] | 7942 | } | 
|  | 7943 | } | 
|  | 7944 |  | 
| Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 7945 | return SDValue(); | 
| Chris Lattner | 83e6c99 | 2006-10-04 06:57:07 +0000 | [diff] [blame] | 7946 | } | 
|  | 7947 |  | 
| Chris Lattner | d1980a5 | 2009-03-12 06:52:53 +0000 | [diff] [blame] | 7948 | /// Optimize X86ISD::CMOV [LHS, RHS, CONDCODE (e.g. X86::COND_NE), CONDVAL] | 
|  | 7949 | static SDValue PerformCMOVCombine(SDNode *N, SelectionDAG &DAG, | 
|  | 7950 | TargetLowering::DAGCombinerInfo &DCI) { | 
|  | 7951 | DebugLoc DL = N->getDebugLoc(); | 
|  | 7952 |  | 
|  | 7953 | // If the flag operand isn't dead, don't touch this CMOV. | 
|  | 7954 | if (N->getNumValues() == 2 && !SDValue(N, 1).use_empty()) | 
|  | 7955 | return SDValue(); | 
|  | 7956 |  | 
|  | 7957 | // If this is a select between two integer constants, try to do some | 
|  | 7958 | // optimizations.  Note that the operands are ordered the opposite of SELECT | 
|  | 7959 | // operands. | 
|  | 7960 | if (ConstantSDNode *TrueC = dyn_cast<ConstantSDNode>(N->getOperand(1))) { | 
|  | 7961 | if (ConstantSDNode *FalseC = dyn_cast<ConstantSDNode>(N->getOperand(0))) { | 
|  | 7962 | // Canonicalize the TrueC/FalseC values so that TrueC (the true value) is | 
|  | 7963 | // larger than FalseC (the false value). | 
|  | 7964 | X86::CondCode CC = (X86::CondCode)N->getConstantOperandVal(2); | 
|  | 7965 |  | 
|  | 7966 | if (TrueC->getAPIntValue().ult(FalseC->getAPIntValue())) { | 
|  | 7967 | CC = X86::GetOppositeBranchCondition(CC); | 
|  | 7968 | std::swap(TrueC, FalseC); | 
|  | 7969 | } | 
|  | 7970 |  | 
|  | 7971 | // Optimize C ? 8 : 0 -> zext(setcc(C)) << 3.  Likewise for any pow2/0. | 
| Chris Lattner | cee56e7 | 2009-03-13 05:53:31 +0000 | [diff] [blame] | 7972 | // This is efficient for any integer data type (including i8/i16) and | 
|  | 7973 | // shift amount. | 
| Chris Lattner | d1980a5 | 2009-03-12 06:52:53 +0000 | [diff] [blame] | 7974 | if (FalseC->getAPIntValue() == 0 && TrueC->getAPIntValue().isPowerOf2()) { | 
|  | 7975 | SDValue Cond = N->getOperand(3); | 
|  | 7976 | Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8, | 
|  | 7977 | DAG.getConstant(CC, MVT::i8), Cond); | 
|  | 7978 |  | 
|  | 7979 | // Zero extend the condition if needed. | 
|  | 7980 | Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, TrueC->getValueType(0), Cond); | 
|  | 7981 |  | 
|  | 7982 | unsigned ShAmt = TrueC->getAPIntValue().logBase2(); | 
|  | 7983 | Cond = DAG.getNode(ISD::SHL, DL, Cond.getValueType(), Cond, | 
|  | 7984 | DAG.getConstant(ShAmt, MVT::i8)); | 
|  | 7985 | if (N->getNumValues() == 2)  // Dead flag value? | 
|  | 7986 | return DCI.CombineTo(N, Cond, SDValue()); | 
|  | 7987 | return Cond; | 
|  | 7988 | } | 
| Chris Lattner | cee56e7 | 2009-03-13 05:53:31 +0000 | [diff] [blame] | 7989 |  | 
|  | 7990 | // Optimize Cond ? cst+1 : cst -> zext(setcc(C)+cst.  This is efficient | 
|  | 7991 | // for any integer data type, including i8/i16. | 
| Chris Lattner | 97a29a5 | 2009-03-13 05:22:11 +0000 | [diff] [blame] | 7992 | if (FalseC->getAPIntValue()+1 == TrueC->getAPIntValue()) { | 
|  | 7993 | SDValue Cond = N->getOperand(3); | 
|  | 7994 | Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8, | 
|  | 7995 | DAG.getConstant(CC, MVT::i8), Cond); | 
|  | 7996 |  | 
|  | 7997 | // Zero extend the condition if needed. | 
| Chris Lattner | cee56e7 | 2009-03-13 05:53:31 +0000 | [diff] [blame] | 7998 | Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, | 
|  | 7999 | FalseC->getValueType(0), Cond); | 
| Chris Lattner | 97a29a5 | 2009-03-13 05:22:11 +0000 | [diff] [blame] | 8000 | Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond, | 
|  | 8001 | SDValue(FalseC, 0)); | 
| Chris Lattner | cee56e7 | 2009-03-13 05:53:31 +0000 | [diff] [blame] | 8002 |  | 
| Chris Lattner | 97a29a5 | 2009-03-13 05:22:11 +0000 | [diff] [blame] | 8003 | if (N->getNumValues() == 2)  // Dead flag value? | 
|  | 8004 | return DCI.CombineTo(N, Cond, SDValue()); | 
|  | 8005 | return Cond; | 
|  | 8006 | } | 
| Chris Lattner | cee56e7 | 2009-03-13 05:53:31 +0000 | [diff] [blame] | 8007 |  | 
|  | 8008 | // Optimize cases that will turn into an LEA instruction.  This requires | 
|  | 8009 | // an i32 or i64 and an efficient multiplier (1, 2, 3, 4, 5, 8, 9). | 
|  | 8010 | if (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i64) { | 
|  | 8011 | uint64_t Diff = TrueC->getZExtValue()-FalseC->getZExtValue(); | 
|  | 8012 | if (N->getValueType(0) == MVT::i32) Diff = (unsigned)Diff; | 
|  | 8013 |  | 
|  | 8014 | bool isFastMultiplier = false; | 
|  | 8015 | if (Diff < 10) { | 
|  | 8016 | switch ((unsigned char)Diff) { | 
|  | 8017 | default: break; | 
|  | 8018 | case 1:  // result = add base, cond | 
|  | 8019 | case 2:  // result = lea base(    , cond*2) | 
|  | 8020 | case 3:  // result = lea base(cond, cond*2) | 
|  | 8021 | case 4:  // result = lea base(    , cond*4) | 
|  | 8022 | case 5:  // result = lea base(cond, cond*4) | 
|  | 8023 | case 8:  // result = lea base(    , cond*8) | 
|  | 8024 | case 9:  // result = lea base(cond, cond*8) | 
|  | 8025 | isFastMultiplier = true; | 
|  | 8026 | break; | 
|  | 8027 | } | 
|  | 8028 | } | 
|  | 8029 |  | 
|  | 8030 | if (isFastMultiplier) { | 
|  | 8031 | APInt Diff = TrueC->getAPIntValue()-FalseC->getAPIntValue(); | 
|  | 8032 | SDValue Cond = N->getOperand(3); | 
|  | 8033 | Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8, | 
|  | 8034 | DAG.getConstant(CC, MVT::i8), Cond); | 
|  | 8035 | // Zero extend the condition if needed. | 
|  | 8036 | Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, FalseC->getValueType(0), | 
|  | 8037 | Cond); | 
|  | 8038 | // Scale the condition by the difference. | 
|  | 8039 | if (Diff != 1) | 
|  | 8040 | Cond = DAG.getNode(ISD::MUL, DL, Cond.getValueType(), Cond, | 
|  | 8041 | DAG.getConstant(Diff, Cond.getValueType())); | 
|  | 8042 |  | 
|  | 8043 | // Add the base if non-zero. | 
|  | 8044 | if (FalseC->getAPIntValue() != 0) | 
|  | 8045 | Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond, | 
|  | 8046 | SDValue(FalseC, 0)); | 
|  | 8047 | if (N->getNumValues() == 2)  // Dead flag value? | 
|  | 8048 | return DCI.CombineTo(N, Cond, SDValue()); | 
|  | 8049 | return Cond; | 
|  | 8050 | } | 
|  | 8051 | } | 
| Chris Lattner | d1980a5 | 2009-03-12 06:52:53 +0000 | [diff] [blame] | 8052 | } | 
|  | 8053 | } | 
|  | 8054 | return SDValue(); | 
|  | 8055 | } | 
|  | 8056 |  | 
|  | 8057 |  | 
| Evan Cheng | 0b0cd91 | 2009-03-28 05:57:29 +0000 | [diff] [blame] | 8058 | /// PerformMulCombine - Optimize a single multiply with constant into two | 
|  | 8059 | /// in order to implement it with two cheaper instructions, e.g. | 
|  | 8060 | /// LEA + SHL, LEA + LEA. | 
|  | 8061 | static SDValue PerformMulCombine(SDNode *N, SelectionDAG &DAG, | 
|  | 8062 | TargetLowering::DAGCombinerInfo &DCI) { | 
|  | 8063 | if (DAG.getMachineFunction(). | 
|  | 8064 | getFunction()->hasFnAttr(Attribute::OptimizeForSize)) | 
|  | 8065 | return SDValue(); | 
|  | 8066 |  | 
|  | 8067 | if (DCI.isBeforeLegalize() || DCI.isCalledByLegalizer()) | 
|  | 8068 | return SDValue(); | 
|  | 8069 |  | 
|  | 8070 | MVT VT = N->getValueType(0); | 
|  | 8071 | if (VT != MVT::i64) | 
|  | 8072 | return SDValue(); | 
|  | 8073 |  | 
|  | 8074 | ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(1)); | 
|  | 8075 | if (!C) | 
|  | 8076 | return SDValue(); | 
|  | 8077 | uint64_t MulAmt = C->getZExtValue(); | 
|  | 8078 | if (isPowerOf2_64(MulAmt) || MulAmt == 3 || MulAmt == 5 || MulAmt == 9) | 
|  | 8079 | return SDValue(); | 
|  | 8080 |  | 
|  | 8081 | uint64_t MulAmt1 = 0; | 
|  | 8082 | uint64_t MulAmt2 = 0; | 
|  | 8083 | if ((MulAmt % 9) == 0) { | 
|  | 8084 | MulAmt1 = 9; | 
|  | 8085 | MulAmt2 = MulAmt / 9; | 
|  | 8086 | } else if ((MulAmt % 5) == 0) { | 
|  | 8087 | MulAmt1 = 5; | 
|  | 8088 | MulAmt2 = MulAmt / 5; | 
|  | 8089 | } else if ((MulAmt % 3) == 0) { | 
|  | 8090 | MulAmt1 = 3; | 
|  | 8091 | MulAmt2 = MulAmt / 3; | 
|  | 8092 | } | 
|  | 8093 | if (MulAmt2 && | 
|  | 8094 | (isPowerOf2_64(MulAmt2) || MulAmt2 == 3 || MulAmt2 == 5 || MulAmt2 == 9)){ | 
|  | 8095 | DebugLoc DL = N->getDebugLoc(); | 
|  | 8096 |  | 
|  | 8097 | if (isPowerOf2_64(MulAmt2) && | 
|  | 8098 | !(N->hasOneUse() && N->use_begin()->getOpcode() == ISD::ADD)) | 
|  | 8099 | // If second multiplifer is pow2, issue it first. We want the multiply by | 
|  | 8100 | // 3, 5, or 9 to be folded into the addressing mode unless the lone use | 
|  | 8101 | // is an add. | 
|  | 8102 | std::swap(MulAmt1, MulAmt2); | 
|  | 8103 |  | 
|  | 8104 | SDValue NewMul; | 
|  | 8105 | if (isPowerOf2_64(MulAmt1)) | 
|  | 8106 | NewMul = DAG.getNode(ISD::SHL, DL, VT, N->getOperand(0), | 
|  | 8107 | DAG.getConstant(Log2_64(MulAmt1), MVT::i8)); | 
|  | 8108 | else | 
| Evan Cheng | 73f24c9 | 2009-03-30 21:36:47 +0000 | [diff] [blame] | 8109 | NewMul = DAG.getNode(X86ISD::MUL_IMM, DL, VT, N->getOperand(0), | 
| Evan Cheng | 0b0cd91 | 2009-03-28 05:57:29 +0000 | [diff] [blame] | 8110 | DAG.getConstant(MulAmt1, VT)); | 
|  | 8111 |  | 
|  | 8112 | if (isPowerOf2_64(MulAmt2)) | 
|  | 8113 | NewMul = DAG.getNode(ISD::SHL, DL, VT, NewMul, | 
|  | 8114 | DAG.getConstant(Log2_64(MulAmt2), MVT::i8)); | 
|  | 8115 | else | 
| Evan Cheng | 73f24c9 | 2009-03-30 21:36:47 +0000 | [diff] [blame] | 8116 | NewMul = DAG.getNode(X86ISD::MUL_IMM, DL, VT, NewMul, | 
| Evan Cheng | 0b0cd91 | 2009-03-28 05:57:29 +0000 | [diff] [blame] | 8117 | DAG.getConstant(MulAmt2, VT)); | 
|  | 8118 |  | 
|  | 8119 | // Do not add new nodes to DAG combiner worklist. | 
|  | 8120 | DCI.CombineTo(N, NewMul, false); | 
|  | 8121 | } | 
|  | 8122 | return SDValue(); | 
|  | 8123 | } | 
|  | 8124 |  | 
|  | 8125 |  | 
| Nate Begeman | 740ab03 | 2009-01-26 00:52:55 +0000 | [diff] [blame] | 8126 | /// PerformShiftCombine - Transforms vector shift nodes to use vector shifts | 
|  | 8127 | ///                       when possible. | 
|  | 8128 | static SDValue PerformShiftCombine(SDNode* N, SelectionDAG &DAG, | 
|  | 8129 | const X86Subtarget *Subtarget) { | 
|  | 8130 | // On X86 with SSE2 support, we can transform this to a vector shift if | 
|  | 8131 | // all elements are shifted by the same amount.  We can't do this in legalize | 
|  | 8132 | // because the a constant vector is typically transformed to a constant pool | 
|  | 8133 | // so we have no knowledge of the shift amount. | 
| Nate Begeman | c2fd67f | 2009-01-26 03:15:31 +0000 | [diff] [blame] | 8134 | if (!Subtarget->hasSSE2()) | 
|  | 8135 | return SDValue(); | 
| Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 8136 |  | 
| Nate Begeman | 740ab03 | 2009-01-26 00:52:55 +0000 | [diff] [blame] | 8137 | MVT VT = N->getValueType(0); | 
| Nate Begeman | c2fd67f | 2009-01-26 03:15:31 +0000 | [diff] [blame] | 8138 | if (VT != MVT::v2i64 && VT != MVT::v4i32 && VT != MVT::v8i16) | 
|  | 8139 | return SDValue(); | 
| Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 8140 |  | 
| Mon P Wang | 3becd09 | 2009-01-28 08:12:05 +0000 | [diff] [blame] | 8141 | SDValue ShAmtOp = N->getOperand(1); | 
|  | 8142 | MVT EltVT = VT.getVectorElementType(); | 
| Chris Lattner | 47b4ce8 | 2009-03-11 05:48:52 +0000 | [diff] [blame] | 8143 | DebugLoc DL = N->getDebugLoc(); | 
| Mon P Wang | 3becd09 | 2009-01-28 08:12:05 +0000 | [diff] [blame] | 8144 | SDValue BaseShAmt; | 
|  | 8145 | if (ShAmtOp.getOpcode() == ISD::BUILD_VECTOR) { | 
|  | 8146 | unsigned NumElts = VT.getVectorNumElements(); | 
|  | 8147 | unsigned i = 0; | 
|  | 8148 | for (; i != NumElts; ++i) { | 
|  | 8149 | SDValue Arg = ShAmtOp.getOperand(i); | 
|  | 8150 | if (Arg.getOpcode() == ISD::UNDEF) continue; | 
|  | 8151 | BaseShAmt = Arg; | 
|  | 8152 | break; | 
|  | 8153 | } | 
|  | 8154 | for (; i != NumElts; ++i) { | 
|  | 8155 | SDValue Arg = ShAmtOp.getOperand(i); | 
|  | 8156 | if (Arg.getOpcode() == ISD::UNDEF) continue; | 
|  | 8157 | if (Arg != BaseShAmt) { | 
|  | 8158 | return SDValue(); | 
|  | 8159 | } | 
|  | 8160 | } | 
|  | 8161 | } else if (ShAmtOp.getOpcode() == ISD::VECTOR_SHUFFLE && | 
| Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 8162 | cast<ShuffleVectorSDNode>(ShAmtOp)->isSplat()) { | 
|  | 8163 | BaseShAmt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL, EltVT, ShAmtOp, | 
|  | 8164 | DAG.getIntPtrConstant(0)); | 
| Mon P Wang | 3becd09 | 2009-01-28 08:12:05 +0000 | [diff] [blame] | 8165 | } else | 
| Nate Begeman | c2fd67f | 2009-01-26 03:15:31 +0000 | [diff] [blame] | 8166 | return SDValue(); | 
| Nate Begeman | 740ab03 | 2009-01-26 00:52:55 +0000 | [diff] [blame] | 8167 |  | 
| Nate Begeman | c2fd67f | 2009-01-26 03:15:31 +0000 | [diff] [blame] | 8168 | if (EltVT.bitsGT(MVT::i32)) | 
| Chris Lattner | 47b4ce8 | 2009-03-11 05:48:52 +0000 | [diff] [blame] | 8169 | BaseShAmt = DAG.getNode(ISD::TRUNCATE, DL, MVT::i32, BaseShAmt); | 
| Nate Begeman | c2fd67f | 2009-01-26 03:15:31 +0000 | [diff] [blame] | 8170 | else if (EltVT.bitsLT(MVT::i32)) | 
| Chris Lattner | 47b4ce8 | 2009-03-11 05:48:52 +0000 | [diff] [blame] | 8171 | BaseShAmt = DAG.getNode(ISD::ANY_EXTEND, DL, MVT::i32, BaseShAmt); | 
| Nate Begeman | 740ab03 | 2009-01-26 00:52:55 +0000 | [diff] [blame] | 8172 |  | 
| Nate Begeman | c2fd67f | 2009-01-26 03:15:31 +0000 | [diff] [blame] | 8173 | // The shift amount is identical so we can do a vector shift. | 
|  | 8174 | SDValue  ValOp = N->getOperand(0); | 
|  | 8175 | switch (N->getOpcode()) { | 
|  | 8176 | default: | 
|  | 8177 | assert(0 && "Unknown shift opcode!"); | 
|  | 8178 | break; | 
|  | 8179 | case ISD::SHL: | 
|  | 8180 | if (VT == MVT::v2i64) | 
| Chris Lattner | 47b4ce8 | 2009-03-11 05:48:52 +0000 | [diff] [blame] | 8181 | return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT, | 
| Nate Begeman | 740ab03 | 2009-01-26 00:52:55 +0000 | [diff] [blame] | 8182 | DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32), | 
|  | 8183 | ValOp, BaseShAmt); | 
| Nate Begeman | c2fd67f | 2009-01-26 03:15:31 +0000 | [diff] [blame] | 8184 | if (VT == MVT::v4i32) | 
| Chris Lattner | 47b4ce8 | 2009-03-11 05:48:52 +0000 | [diff] [blame] | 8185 | return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT, | 
| Nate Begeman | 740ab03 | 2009-01-26 00:52:55 +0000 | [diff] [blame] | 8186 | DAG.getConstant(Intrinsic::x86_sse2_pslli_d, MVT::i32), | 
|  | 8187 | ValOp, BaseShAmt); | 
| Nate Begeman | c2fd67f | 2009-01-26 03:15:31 +0000 | [diff] [blame] | 8188 | if (VT == MVT::v8i16) | 
| Chris Lattner | 47b4ce8 | 2009-03-11 05:48:52 +0000 | [diff] [blame] | 8189 | return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT, | 
| Nate Begeman | 740ab03 | 2009-01-26 00:52:55 +0000 | [diff] [blame] | 8190 | DAG.getConstant(Intrinsic::x86_sse2_pslli_w, MVT::i32), | 
|  | 8191 | ValOp, BaseShAmt); | 
| Nate Begeman | c2fd67f | 2009-01-26 03:15:31 +0000 | [diff] [blame] | 8192 | break; | 
|  | 8193 | case ISD::SRA: | 
|  | 8194 | if (VT == MVT::v4i32) | 
| Chris Lattner | 47b4ce8 | 2009-03-11 05:48:52 +0000 | [diff] [blame] | 8195 | return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT, | 
| Nate Begeman | 740ab03 | 2009-01-26 00:52:55 +0000 | [diff] [blame] | 8196 | DAG.getConstant(Intrinsic::x86_sse2_psrai_d, MVT::i32), | 
|  | 8197 | ValOp, BaseShAmt); | 
| Nate Begeman | c2fd67f | 2009-01-26 03:15:31 +0000 | [diff] [blame] | 8198 | if (VT == MVT::v8i16) | 
| Chris Lattner | 47b4ce8 | 2009-03-11 05:48:52 +0000 | [diff] [blame] | 8199 | return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT, | 
| Nate Begeman | 740ab03 | 2009-01-26 00:52:55 +0000 | [diff] [blame] | 8200 | DAG.getConstant(Intrinsic::x86_sse2_psrai_w, MVT::i32), | 
|  | 8201 | ValOp, BaseShAmt); | 
| Nate Begeman | c2fd67f | 2009-01-26 03:15:31 +0000 | [diff] [blame] | 8202 | break; | 
|  | 8203 | case ISD::SRL: | 
|  | 8204 | if (VT == MVT::v2i64) | 
| Chris Lattner | 47b4ce8 | 2009-03-11 05:48:52 +0000 | [diff] [blame] | 8205 | return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT, | 
| Nate Begeman | 740ab03 | 2009-01-26 00:52:55 +0000 | [diff] [blame] | 8206 | DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32), | 
|  | 8207 | ValOp, BaseShAmt); | 
| Nate Begeman | c2fd67f | 2009-01-26 03:15:31 +0000 | [diff] [blame] | 8208 | if (VT == MVT::v4i32) | 
| Chris Lattner | 47b4ce8 | 2009-03-11 05:48:52 +0000 | [diff] [blame] | 8209 | return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT, | 
| Nate Begeman | 740ab03 | 2009-01-26 00:52:55 +0000 | [diff] [blame] | 8210 | DAG.getConstant(Intrinsic::x86_sse2_psrli_d, MVT::i32), | 
|  | 8211 | ValOp, BaseShAmt); | 
| Nate Begeman | c2fd67f | 2009-01-26 03:15:31 +0000 | [diff] [blame] | 8212 | if (VT ==  MVT::v8i16) | 
| Chris Lattner | 47b4ce8 | 2009-03-11 05:48:52 +0000 | [diff] [blame] | 8213 | return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT, | 
| Nate Begeman | 740ab03 | 2009-01-26 00:52:55 +0000 | [diff] [blame] | 8214 | DAG.getConstant(Intrinsic::x86_sse2_psrli_w, MVT::i32), | 
|  | 8215 | ValOp, BaseShAmt); | 
| Nate Begeman | c2fd67f | 2009-01-26 03:15:31 +0000 | [diff] [blame] | 8216 | break; | 
| Nate Begeman | 740ab03 | 2009-01-26 00:52:55 +0000 | [diff] [blame] | 8217 | } | 
|  | 8218 | return SDValue(); | 
|  | 8219 | } | 
|  | 8220 |  | 
| Chris Lattner | 149a4e5 | 2008-02-22 02:09:43 +0000 | [diff] [blame] | 8221 | /// PerformSTORECombine - Do target-specific dag combines on STORE nodes. | 
| Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 8222 | static SDValue PerformSTORECombine(SDNode *N, SelectionDAG &DAG, | 
| Evan Cheng | 536e667 | 2009-03-12 05:59:15 +0000 | [diff] [blame] | 8223 | const X86Subtarget *Subtarget) { | 
| Chris Lattner | 149a4e5 | 2008-02-22 02:09:43 +0000 | [diff] [blame] | 8224 | // Turn load->store of MMX types into GPR load/stores.  This avoids clobbering | 
|  | 8225 | // the FP state in cases where an emms may be missing. | 
| Dale Johannesen | 079f2a6 | 2008-02-25 19:20:14 +0000 | [diff] [blame] | 8226 | // A preferable solution to the general problem is to figure out the right | 
|  | 8227 | // places to insert EMMS.  This qualifies as a quick hack. | 
| Evan Cheng | 536e667 | 2009-03-12 05:59:15 +0000 | [diff] [blame] | 8228 |  | 
|  | 8229 | // Similarly, turn load->store of i64 into double load/stores in 32-bit mode. | 
| Evan Cheng | 7e2ff77 | 2008-05-08 00:57:18 +0000 | [diff] [blame] | 8230 | StoreSDNode *St = cast<StoreSDNode>(N); | 
| Evan Cheng | 536e667 | 2009-03-12 05:59:15 +0000 | [diff] [blame] | 8231 | MVT VT = St->getValue().getValueType(); | 
|  | 8232 | if (VT.getSizeInBits() != 64) | 
|  | 8233 | return SDValue(); | 
|  | 8234 |  | 
|  | 8235 | bool F64IsLegal = !UseSoftFloat && !NoImplicitFloat && Subtarget->hasSSE2(); | 
|  | 8236 | if ((VT.isVector() || | 
|  | 8237 | (VT == MVT::i64 && F64IsLegal && !Subtarget->is64Bit())) && | 
| Dale Johannesen | 079f2a6 | 2008-02-25 19:20:14 +0000 | [diff] [blame] | 8238 | isa<LoadSDNode>(St->getValue()) && | 
|  | 8239 | !cast<LoadSDNode>(St->getValue())->isVolatile() && | 
|  | 8240 | St->getChain().hasOneUse() && !St->isVolatile()) { | 
| Gabor Greif | ba36cb5 | 2008-08-28 21:40:38 +0000 | [diff] [blame] | 8241 | SDNode* LdVal = St->getValue().getNode(); | 
| Dale Johannesen | 079f2a6 | 2008-02-25 19:20:14 +0000 | [diff] [blame] | 8242 | LoadSDNode *Ld = 0; | 
|  | 8243 | int TokenFactorIndex = -1; | 
| Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 8244 | SmallVector<SDValue, 8> Ops; | 
| Gabor Greif | ba36cb5 | 2008-08-28 21:40:38 +0000 | [diff] [blame] | 8245 | SDNode* ChainVal = St->getChain().getNode(); | 
| Dale Johannesen | 079f2a6 | 2008-02-25 19:20:14 +0000 | [diff] [blame] | 8246 | // Must be a store of a load.  We currently handle two cases:  the load | 
|  | 8247 | // is a direct child, and it's under an intervening TokenFactor.  It is | 
|  | 8248 | // possible to dig deeper under nested TokenFactors. | 
| Dale Johannesen | 14e2ea9 | 2008-02-25 22:29:22 +0000 | [diff] [blame] | 8249 | if (ChainVal == LdVal) | 
| Dale Johannesen | 079f2a6 | 2008-02-25 19:20:14 +0000 | [diff] [blame] | 8250 | Ld = cast<LoadSDNode>(St->getChain()); | 
|  | 8251 | else if (St->getValue().hasOneUse() && | 
|  | 8252 | ChainVal->getOpcode() == ISD::TokenFactor) { | 
|  | 8253 | for (unsigned i=0, e = ChainVal->getNumOperands(); i != e; ++i) { | 
| Gabor Greif | ba36cb5 | 2008-08-28 21:40:38 +0000 | [diff] [blame] | 8254 | if (ChainVal->getOperand(i).getNode() == LdVal) { | 
| Dale Johannesen | 079f2a6 | 2008-02-25 19:20:14 +0000 | [diff] [blame] | 8255 | TokenFactorIndex = i; | 
|  | 8256 | Ld = cast<LoadSDNode>(St->getValue()); | 
|  | 8257 | } else | 
|  | 8258 | Ops.push_back(ChainVal->getOperand(i)); | 
|  | 8259 | } | 
|  | 8260 | } | 
| Dale Johannesen | 079f2a6 | 2008-02-25 19:20:14 +0000 | [diff] [blame] | 8261 |  | 
| Evan Cheng | 536e667 | 2009-03-12 05:59:15 +0000 | [diff] [blame] | 8262 | if (!Ld || !ISD::isNormalLoad(Ld)) | 
|  | 8263 | return SDValue(); | 
| Dale Johannesen | 079f2a6 | 2008-02-25 19:20:14 +0000 | [diff] [blame] | 8264 |  | 
| Evan Cheng | 536e667 | 2009-03-12 05:59:15 +0000 | [diff] [blame] | 8265 | // If this is not the MMX case, i.e. we are just turning i64 load/store | 
|  | 8266 | // into f64 load/store, avoid the transformation if there are multiple | 
|  | 8267 | // uses of the loaded value. | 
|  | 8268 | if (!VT.isVector() && !Ld->hasNUsesOfValue(1, 0)) | 
|  | 8269 | return SDValue(); | 
| Dale Johannesen | 079f2a6 | 2008-02-25 19:20:14 +0000 | [diff] [blame] | 8270 |  | 
| Evan Cheng | 536e667 | 2009-03-12 05:59:15 +0000 | [diff] [blame] | 8271 | DebugLoc LdDL = Ld->getDebugLoc(); | 
|  | 8272 | DebugLoc StDL = N->getDebugLoc(); | 
|  | 8273 | // If we are a 64-bit capable x86, lower to a single movq load/store pair. | 
|  | 8274 | // Otherwise, if it's legal to use f64 SSE instructions, use f64 load/store | 
|  | 8275 | // pair instead. | 
|  | 8276 | if (Subtarget->is64Bit() || F64IsLegal) { | 
|  | 8277 | MVT LdVT = Subtarget->is64Bit() ? MVT::i64 : MVT::f64; | 
|  | 8278 | SDValue NewLd = DAG.getLoad(LdVT, LdDL, Ld->getChain(), | 
|  | 8279 | Ld->getBasePtr(), Ld->getSrcValue(), | 
|  | 8280 | Ld->getSrcValueOffset(), Ld->isVolatile(), | 
|  | 8281 | Ld->getAlignment()); | 
|  | 8282 | SDValue NewChain = NewLd.getValue(1); | 
| Dale Johannesen | 079f2a6 | 2008-02-25 19:20:14 +0000 | [diff] [blame] | 8283 | if (TokenFactorIndex != -1) { | 
| Evan Cheng | 536e667 | 2009-03-12 05:59:15 +0000 | [diff] [blame] | 8284 | Ops.push_back(NewChain); | 
|  | 8285 | NewChain = DAG.getNode(ISD::TokenFactor, LdDL, MVT::Other, &Ops[0], | 
| Dale Johannesen | 079f2a6 | 2008-02-25 19:20:14 +0000 | [diff] [blame] | 8286 | Ops.size()); | 
|  | 8287 | } | 
| Evan Cheng | 536e667 | 2009-03-12 05:59:15 +0000 | [diff] [blame] | 8288 | return DAG.getStore(NewChain, StDL, NewLd, St->getBasePtr(), | 
| Chris Lattner | 149a4e5 | 2008-02-22 02:09:43 +0000 | [diff] [blame] | 8289 | St->getSrcValue(), St->getSrcValueOffset(), | 
|  | 8290 | St->isVolatile(), St->getAlignment()); | 
|  | 8291 | } | 
| Evan Cheng | 536e667 | 2009-03-12 05:59:15 +0000 | [diff] [blame] | 8292 |  | 
|  | 8293 | // Otherwise, lower to two pairs of 32-bit loads / stores. | 
|  | 8294 | SDValue LoAddr = Ld->getBasePtr(); | 
|  | 8295 | SDValue HiAddr = DAG.getNode(ISD::ADD, LdDL, MVT::i32, LoAddr, | 
|  | 8296 | DAG.getConstant(4, MVT::i32)); | 
|  | 8297 |  | 
|  | 8298 | SDValue LoLd = DAG.getLoad(MVT::i32, LdDL, Ld->getChain(), LoAddr, | 
|  | 8299 | Ld->getSrcValue(), Ld->getSrcValueOffset(), | 
|  | 8300 | Ld->isVolatile(), Ld->getAlignment()); | 
|  | 8301 | SDValue HiLd = DAG.getLoad(MVT::i32, LdDL, Ld->getChain(), HiAddr, | 
|  | 8302 | Ld->getSrcValue(), Ld->getSrcValueOffset()+4, | 
|  | 8303 | Ld->isVolatile(), | 
|  | 8304 | MinAlign(Ld->getAlignment(), 4)); | 
|  | 8305 |  | 
|  | 8306 | SDValue NewChain = LoLd.getValue(1); | 
|  | 8307 | if (TokenFactorIndex != -1) { | 
|  | 8308 | Ops.push_back(LoLd); | 
|  | 8309 | Ops.push_back(HiLd); | 
|  | 8310 | NewChain = DAG.getNode(ISD::TokenFactor, LdDL, MVT::Other, &Ops[0], | 
|  | 8311 | Ops.size()); | 
|  | 8312 | } | 
|  | 8313 |  | 
|  | 8314 | LoAddr = St->getBasePtr(); | 
|  | 8315 | HiAddr = DAG.getNode(ISD::ADD, StDL, MVT::i32, LoAddr, | 
|  | 8316 | DAG.getConstant(4, MVT::i32)); | 
|  | 8317 |  | 
|  | 8318 | SDValue LoSt = DAG.getStore(NewChain, StDL, LoLd, LoAddr, | 
|  | 8319 | St->getSrcValue(), St->getSrcValueOffset(), | 
|  | 8320 | St->isVolatile(), St->getAlignment()); | 
|  | 8321 | SDValue HiSt = DAG.getStore(NewChain, StDL, HiLd, HiAddr, | 
|  | 8322 | St->getSrcValue(), | 
|  | 8323 | St->getSrcValueOffset() + 4, | 
|  | 8324 | St->isVolatile(), | 
|  | 8325 | MinAlign(St->getAlignment(), 4)); | 
|  | 8326 | return DAG.getNode(ISD::TokenFactor, StDL, MVT::Other, LoSt, HiSt); | 
| Chris Lattner | 149a4e5 | 2008-02-22 02:09:43 +0000 | [diff] [blame] | 8327 | } | 
| Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 8328 | return SDValue(); | 
| Chris Lattner | 149a4e5 | 2008-02-22 02:09:43 +0000 | [diff] [blame] | 8329 | } | 
|  | 8330 |  | 
| Chris Lattner | 6cf7326 | 2008-01-25 06:14:17 +0000 | [diff] [blame] | 8331 | /// PerformFORCombine - Do target-specific dag combines on X86ISD::FOR and | 
|  | 8332 | /// X86ISD::FXOR nodes. | 
| Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 8333 | static SDValue PerformFORCombine(SDNode *N, SelectionDAG &DAG) { | 
| Chris Lattner | 6cf7326 | 2008-01-25 06:14:17 +0000 | [diff] [blame] | 8334 | assert(N->getOpcode() == X86ISD::FOR || N->getOpcode() == X86ISD::FXOR); | 
|  | 8335 | // F[X]OR(0.0, x) -> x | 
|  | 8336 | // F[X]OR(x, 0.0) -> x | 
| Chris Lattner | af723b9 | 2008-01-25 05:46:26 +0000 | [diff] [blame] | 8337 | if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(0))) | 
|  | 8338 | if (C->getValueAPF().isPosZero()) | 
|  | 8339 | return N->getOperand(1); | 
|  | 8340 | if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(1))) | 
|  | 8341 | if (C->getValueAPF().isPosZero()) | 
|  | 8342 | return N->getOperand(0); | 
| Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 8343 | return SDValue(); | 
| Chris Lattner | af723b9 | 2008-01-25 05:46:26 +0000 | [diff] [blame] | 8344 | } | 
|  | 8345 |  | 
|  | 8346 | /// PerformFANDCombine - Do target-specific dag combines on X86ISD::FAND nodes. | 
| Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 8347 | static SDValue PerformFANDCombine(SDNode *N, SelectionDAG &DAG) { | 
| Chris Lattner | af723b9 | 2008-01-25 05:46:26 +0000 | [diff] [blame] | 8348 | // FAND(0.0, x) -> 0.0 | 
|  | 8349 | // FAND(x, 0.0) -> 0.0 | 
|  | 8350 | if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(0))) | 
|  | 8351 | if (C->getValueAPF().isPosZero()) | 
|  | 8352 | return N->getOperand(0); | 
|  | 8353 | if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(1))) | 
|  | 8354 | if (C->getValueAPF().isPosZero()) | 
|  | 8355 | return N->getOperand(1); | 
| Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 8356 | return SDValue(); | 
| Chris Lattner | af723b9 | 2008-01-25 05:46:26 +0000 | [diff] [blame] | 8357 | } | 
|  | 8358 |  | 
| Dan Gohman | e5af2d3 | 2009-01-29 01:59:02 +0000 | [diff] [blame] | 8359 | static SDValue PerformBTCombine(SDNode *N, | 
|  | 8360 | SelectionDAG &DAG, | 
|  | 8361 | TargetLowering::DAGCombinerInfo &DCI) { | 
|  | 8362 | // BT ignores high bits in the bit index operand. | 
|  | 8363 | SDValue Op1 = N->getOperand(1); | 
|  | 8364 | if (Op1.hasOneUse()) { | 
|  | 8365 | unsigned BitWidth = Op1.getValueSizeInBits(); | 
|  | 8366 | APInt DemandedMask = APInt::getLowBitsSet(BitWidth, Log2_32(BitWidth)); | 
|  | 8367 | APInt KnownZero, KnownOne; | 
|  | 8368 | TargetLowering::TargetLoweringOpt TLO(DAG); | 
|  | 8369 | TargetLowering &TLI = DAG.getTargetLoweringInfo(); | 
|  | 8370 | if (TLO.ShrinkDemandedConstant(Op1, DemandedMask) || | 
|  | 8371 | TLI.SimplifyDemandedBits(Op1, DemandedMask, KnownZero, KnownOne, TLO)) | 
|  | 8372 | DCI.CommitTargetLoweringOpt(TLO); | 
|  | 8373 | } | 
|  | 8374 | return SDValue(); | 
|  | 8375 | } | 
| Chris Lattner | 83e6c99 | 2006-10-04 06:57:07 +0000 | [diff] [blame] | 8376 |  | 
| Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 8377 | SDValue X86TargetLowering::PerformDAGCombine(SDNode *N, | 
| Evan Cheng | 9dd93b3 | 2008-11-05 06:03:38 +0000 | [diff] [blame] | 8378 | DAGCombinerInfo &DCI) const { | 
| Evan Cheng | 206ee9d | 2006-07-07 08:33:52 +0000 | [diff] [blame] | 8379 | SelectionDAG &DAG = DCI.DAG; | 
|  | 8380 | switch (N->getOpcode()) { | 
|  | 8381 | default: break; | 
| Evan Cheng | ad4196b | 2008-05-12 19:56:52 +0000 | [diff] [blame] | 8382 | case ISD::VECTOR_SHUFFLE: return PerformShuffleCombine(N, DAG, *this); | 
|  | 8383 | case ISD::BUILD_VECTOR: | 
| Dan Gohman | e5af2d3 | 2009-01-29 01:59:02 +0000 | [diff] [blame] | 8384 | return PerformBuildVectorCombine(N, DAG, DCI, Subtarget, *this); | 
| Chris Lattner | af723b9 | 2008-01-25 05:46:26 +0000 | [diff] [blame] | 8385 | case ISD::SELECT:         return PerformSELECTCombine(N, DAG, Subtarget); | 
| Chris Lattner | d1980a5 | 2009-03-12 06:52:53 +0000 | [diff] [blame] | 8386 | case X86ISD::CMOV:        return PerformCMOVCombine(N, DAG, DCI); | 
| Evan Cheng | 0b0cd91 | 2009-03-28 05:57:29 +0000 | [diff] [blame] | 8387 | case ISD::MUL:            return PerformMulCombine(N, DAG, DCI); | 
| Nate Begeman | 740ab03 | 2009-01-26 00:52:55 +0000 | [diff] [blame] | 8388 | case ISD::SHL: | 
|  | 8389 | case ISD::SRA: | 
|  | 8390 | case ISD::SRL:            return PerformShiftCombine(N, DAG, Subtarget); | 
| Evan Cheng | 7e2ff77 | 2008-05-08 00:57:18 +0000 | [diff] [blame] | 8391 | case ISD::STORE:          return PerformSTORECombine(N, DAG, Subtarget); | 
| Chris Lattner | 6cf7326 | 2008-01-25 06:14:17 +0000 | [diff] [blame] | 8392 | case X86ISD::FXOR: | 
| Chris Lattner | af723b9 | 2008-01-25 05:46:26 +0000 | [diff] [blame] | 8393 | case X86ISD::FOR:         return PerformFORCombine(N, DAG); | 
|  | 8394 | case X86ISD::FAND:        return PerformFANDCombine(N, DAG); | 
| Dan Gohman | e5af2d3 | 2009-01-29 01:59:02 +0000 | [diff] [blame] | 8395 | case X86ISD::BT:          return PerformBTCombine(N, DAG, DCI); | 
| Evan Cheng | 206ee9d | 2006-07-07 08:33:52 +0000 | [diff] [blame] | 8396 | } | 
|  | 8397 |  | 
| Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 8398 | return SDValue(); | 
| Evan Cheng | 206ee9d | 2006-07-07 08:33:52 +0000 | [diff] [blame] | 8399 | } | 
|  | 8400 |  | 
| Evan Cheng | 60c07e1 | 2006-07-05 22:17:51 +0000 | [diff] [blame] | 8401 | //===----------------------------------------------------------------------===// | 
|  | 8402 | //                           X86 Inline Assembly Support | 
|  | 8403 | //===----------------------------------------------------------------------===// | 
|  | 8404 |  | 
| Chris Lattner | f4dff84 | 2006-07-11 02:54:03 +0000 | [diff] [blame] | 8405 | /// getConstraintType - Given a constraint letter, return the type of | 
|  | 8406 | /// constraint it is for this target. | 
|  | 8407 | X86TargetLowering::ConstraintType | 
| Chris Lattner | 4234f57 | 2007-03-25 02:14:49 +0000 | [diff] [blame] | 8408 | X86TargetLowering::getConstraintType(const std::string &Constraint) const { | 
|  | 8409 | if (Constraint.size() == 1) { | 
|  | 8410 | switch (Constraint[0]) { | 
|  | 8411 | case 'A': | 
| Dale Johannesen | 330169f | 2008-11-13 21:52:36 +0000 | [diff] [blame] | 8412 | return C_Register; | 
| Chris Lattner | fce84ac | 2008-03-11 19:06:29 +0000 | [diff] [blame] | 8413 | case 'f': | 
| Chris Lattner | 4234f57 | 2007-03-25 02:14:49 +0000 | [diff] [blame] | 8414 | case 'r': | 
|  | 8415 | case 'R': | 
|  | 8416 | case 'l': | 
|  | 8417 | case 'q': | 
|  | 8418 | case 'Q': | 
|  | 8419 | case 'x': | 
| Dale Johannesen | 2ffbcac | 2008-04-01 00:57:48 +0000 | [diff] [blame] | 8420 | case 'y': | 
| Chris Lattner | 4234f57 | 2007-03-25 02:14:49 +0000 | [diff] [blame] | 8421 | case 'Y': | 
|  | 8422 | return C_RegisterClass; | 
| Dale Johannesen | 78e3e52 | 2009-02-12 20:58:09 +0000 | [diff] [blame] | 8423 | case 'e': | 
|  | 8424 | case 'Z': | 
|  | 8425 | return C_Other; | 
| Chris Lattner | 4234f57 | 2007-03-25 02:14:49 +0000 | [diff] [blame] | 8426 | default: | 
|  | 8427 | break; | 
|  | 8428 | } | 
| Chris Lattner | f4dff84 | 2006-07-11 02:54:03 +0000 | [diff] [blame] | 8429 | } | 
| Chris Lattner | 4234f57 | 2007-03-25 02:14:49 +0000 | [diff] [blame] | 8430 | return TargetLowering::getConstraintType(Constraint); | 
| Chris Lattner | f4dff84 | 2006-07-11 02:54:03 +0000 | [diff] [blame] | 8431 | } | 
|  | 8432 |  | 
| Dale Johannesen | ba2a0b9 | 2008-01-29 02:21:21 +0000 | [diff] [blame] | 8433 | /// LowerXConstraint - try to replace an X constraint, which matches anything, | 
|  | 8434 | /// with another that has more specific requirements based on the type of the | 
|  | 8435 | /// corresponding operand. | 
| Chris Lattner | 5e76423 | 2008-04-26 23:02:14 +0000 | [diff] [blame] | 8436 | const char *X86TargetLowering:: | 
| Duncan Sands | 83ec4b6 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 8437 | LowerXConstraint(MVT ConstraintVT) const { | 
| Chris Lattner | 5e76423 | 2008-04-26 23:02:14 +0000 | [diff] [blame] | 8438 | // FP X constraints get lowered to SSE1/2 registers if available, otherwise | 
|  | 8439 | // 'f' like normal targets. | 
| Duncan Sands | 83ec4b6 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 8440 | if (ConstraintVT.isFloatingPoint()) { | 
| Dale Johannesen | ba2a0b9 | 2008-01-29 02:21:21 +0000 | [diff] [blame] | 8441 | if (Subtarget->hasSSE2()) | 
| Chris Lattner | 5e76423 | 2008-04-26 23:02:14 +0000 | [diff] [blame] | 8442 | return "Y"; | 
|  | 8443 | if (Subtarget->hasSSE1()) | 
|  | 8444 | return "x"; | 
|  | 8445 | } | 
| Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 8446 |  | 
| Chris Lattner | 5e76423 | 2008-04-26 23:02:14 +0000 | [diff] [blame] | 8447 | return TargetLowering::LowerXConstraint(ConstraintVT); | 
| Dale Johannesen | ba2a0b9 | 2008-01-29 02:21:21 +0000 | [diff] [blame] | 8448 | } | 
|  | 8449 |  | 
| Chris Lattner | 48884cd | 2007-08-25 00:47:38 +0000 | [diff] [blame] | 8450 | /// LowerAsmOperandForConstraint - Lower the specified operand into the Ops | 
|  | 8451 | /// vector.  If it is invalid, don't add anything to Ops. | 
| Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 8452 | void X86TargetLowering::LowerAsmOperandForConstraint(SDValue Op, | 
| Chris Lattner | 48884cd | 2007-08-25 00:47:38 +0000 | [diff] [blame] | 8453 | char Constraint, | 
| Evan Cheng | da43bcf | 2008-09-24 00:05:32 +0000 | [diff] [blame] | 8454 | bool hasMemory, | 
| Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 8455 | std::vector<SDValue>&Ops, | 
| Chris Lattner | 5e76423 | 2008-04-26 23:02:14 +0000 | [diff] [blame] | 8456 | SelectionDAG &DAG) const { | 
| Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 8457 | SDValue Result(0, 0); | 
| Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 8458 |  | 
| Chris Lattner | 22aaf1d | 2006-10-31 20:13:11 +0000 | [diff] [blame] | 8459 | switch (Constraint) { | 
|  | 8460 | default: break; | 
| Devang Patel | 84f7fd2 | 2007-03-17 00:13:28 +0000 | [diff] [blame] | 8461 | case 'I': | 
| Chris Lattner | 188b9fe | 2007-03-25 01:57:35 +0000 | [diff] [blame] | 8462 | if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) { | 
| Dan Gohman | f5aeb1a | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 8463 | if (C->getZExtValue() <= 31) { | 
|  | 8464 | Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType()); | 
| Chris Lattner | 48884cd | 2007-08-25 00:47:38 +0000 | [diff] [blame] | 8465 | break; | 
|  | 8466 | } | 
| Devang Patel | 84f7fd2 | 2007-03-17 00:13:28 +0000 | [diff] [blame] | 8467 | } | 
| Chris Lattner | 48884cd | 2007-08-25 00:47:38 +0000 | [diff] [blame] | 8468 | return; | 
| Evan Cheng | 364091e | 2008-09-22 23:57:37 +0000 | [diff] [blame] | 8469 | case 'J': | 
|  | 8470 | if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) { | 
|  | 8471 | if (C->getZExtValue() <= 63) { | 
|  | 8472 | Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType()); | 
|  | 8473 | break; | 
|  | 8474 | } | 
|  | 8475 | } | 
|  | 8476 | return; | 
| Chris Lattner | 188b9fe | 2007-03-25 01:57:35 +0000 | [diff] [blame] | 8477 | case 'N': | 
|  | 8478 | if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) { | 
| Dan Gohman | f5aeb1a | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 8479 | if (C->getZExtValue() <= 255) { | 
|  | 8480 | Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType()); | 
| Chris Lattner | 48884cd | 2007-08-25 00:47:38 +0000 | [diff] [blame] | 8481 | break; | 
|  | 8482 | } | 
| Chris Lattner | 188b9fe | 2007-03-25 01:57:35 +0000 | [diff] [blame] | 8483 | } | 
| Chris Lattner | 48884cd | 2007-08-25 00:47:38 +0000 | [diff] [blame] | 8484 | return; | 
| Dale Johannesen | 78e3e52 | 2009-02-12 20:58:09 +0000 | [diff] [blame] | 8485 | case 'e': { | 
|  | 8486 | // 32-bit signed value | 
|  | 8487 | if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) { | 
|  | 8488 | const ConstantInt *CI = C->getConstantIntValue(); | 
|  | 8489 | if (CI->isValueValidForType(Type::Int32Ty, C->getSExtValue())) { | 
|  | 8490 | // Widen to 64 bits here to get it sign extended. | 
|  | 8491 | Result = DAG.getTargetConstant(C->getSExtValue(), MVT::i64); | 
|  | 8492 | break; | 
|  | 8493 | } | 
|  | 8494 | // FIXME gcc accepts some relocatable values here too, but only in certain | 
|  | 8495 | // memory models; it's complicated. | 
|  | 8496 | } | 
|  | 8497 | return; | 
|  | 8498 | } | 
|  | 8499 | case 'Z': { | 
|  | 8500 | // 32-bit unsigned value | 
|  | 8501 | if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) { | 
|  | 8502 | const ConstantInt *CI = C->getConstantIntValue(); | 
|  | 8503 | if (CI->isValueValidForType(Type::Int32Ty, C->getZExtValue())) { | 
|  | 8504 | Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType()); | 
|  | 8505 | break; | 
|  | 8506 | } | 
|  | 8507 | } | 
|  | 8508 | // FIXME gcc accepts some relocatable values here too, but only in certain | 
|  | 8509 | // memory models; it's complicated. | 
|  | 8510 | return; | 
|  | 8511 | } | 
| Chris Lattner | dc43a88 | 2007-05-03 16:52:29 +0000 | [diff] [blame] | 8512 | case 'i': { | 
| Chris Lattner | 22aaf1d | 2006-10-31 20:13:11 +0000 | [diff] [blame] | 8513 | // Literal immediates are always ok. | 
| Chris Lattner | 48884cd | 2007-08-25 00:47:38 +0000 | [diff] [blame] | 8514 | if (ConstantSDNode *CST = dyn_cast<ConstantSDNode>(Op)) { | 
| Dale Johannesen | 78e3e52 | 2009-02-12 20:58:09 +0000 | [diff] [blame] | 8515 | // Widen to 64 bits here to get it sign extended. | 
|  | 8516 | Result = DAG.getTargetConstant(CST->getSExtValue(), MVT::i64); | 
| Chris Lattner | 48884cd | 2007-08-25 00:47:38 +0000 | [diff] [blame] | 8517 | break; | 
|  | 8518 | } | 
| Anton Korobeynikov | 12c49af | 2006-11-21 00:01:06 +0000 | [diff] [blame] | 8519 |  | 
| Chris Lattner | dc43a88 | 2007-05-03 16:52:29 +0000 | [diff] [blame] | 8520 | // If we are in non-pic codegen mode, we allow the address of a global (with | 
|  | 8521 | // an optional displacement) to be used with 'i'. | 
| Chris Lattner | 4992196 | 2009-05-08 18:23:14 +0000 | [diff] [blame] | 8522 | GlobalAddressSDNode *GA = 0; | 
| Chris Lattner | dc43a88 | 2007-05-03 16:52:29 +0000 | [diff] [blame] | 8523 | int64_t Offset = 0; | 
| Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 8524 |  | 
| Chris Lattner | 4992196 | 2009-05-08 18:23:14 +0000 | [diff] [blame] | 8525 | // Match either (GA), (GA+C), (GA+C1+C2), etc. | 
|  | 8526 | while (1) { | 
|  | 8527 | if ((GA = dyn_cast<GlobalAddressSDNode>(Op))) { | 
|  | 8528 | Offset += GA->getOffset(); | 
|  | 8529 | break; | 
|  | 8530 | } else if (Op.getOpcode() == ISD::ADD) { | 
|  | 8531 | if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) { | 
|  | 8532 | Offset += C->getZExtValue(); | 
|  | 8533 | Op = Op.getOperand(0); | 
|  | 8534 | continue; | 
|  | 8535 | } | 
|  | 8536 | } else if (Op.getOpcode() == ISD::SUB) { | 
|  | 8537 | if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) { | 
|  | 8538 | Offset += -C->getZExtValue(); | 
|  | 8539 | Op = Op.getOperand(0); | 
|  | 8540 | continue; | 
|  | 8541 | } | 
| Chris Lattner | dc43a88 | 2007-05-03 16:52:29 +0000 | [diff] [blame] | 8542 | } | 
| Chris Lattner | 4992196 | 2009-05-08 18:23:14 +0000 | [diff] [blame] | 8543 |  | 
|  | 8544 | // Otherwise, this isn't something we can handle, reject it. | 
|  | 8545 | return; | 
| Chris Lattner | dc43a88 | 2007-05-03 16:52:29 +0000 | [diff] [blame] | 8546 | } | 
| Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 8547 |  | 
| Chris Lattner | 4992196 | 2009-05-08 18:23:14 +0000 | [diff] [blame] | 8548 | if (hasMemory) | 
|  | 8549 | Op = LowerGlobalAddress(GA->getGlobal(), Op.getDebugLoc(), Offset, DAG); | 
|  | 8550 | else | 
|  | 8551 | Op = DAG.getTargetGlobalAddress(GA->getGlobal(), GA->getValueType(0), | 
|  | 8552 | Offset); | 
|  | 8553 | Result = Op; | 
|  | 8554 | break; | 
| Chris Lattner | 22aaf1d | 2006-10-31 20:13:11 +0000 | [diff] [blame] | 8555 | } | 
| Chris Lattner | dc43a88 | 2007-05-03 16:52:29 +0000 | [diff] [blame] | 8556 | } | 
| Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 8557 |  | 
| Gabor Greif | ba36cb5 | 2008-08-28 21:40:38 +0000 | [diff] [blame] | 8558 | if (Result.getNode()) { | 
| Chris Lattner | 48884cd | 2007-08-25 00:47:38 +0000 | [diff] [blame] | 8559 | Ops.push_back(Result); | 
|  | 8560 | return; | 
|  | 8561 | } | 
| Evan Cheng | da43bcf | 2008-09-24 00:05:32 +0000 | [diff] [blame] | 8562 | return TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, hasMemory, | 
|  | 8563 | Ops, DAG); | 
| Chris Lattner | 22aaf1d | 2006-10-31 20:13:11 +0000 | [diff] [blame] | 8564 | } | 
|  | 8565 |  | 
| Chris Lattner | 259e97c | 2006-01-31 19:43:35 +0000 | [diff] [blame] | 8566 | std::vector<unsigned> X86TargetLowering:: | 
| Chris Lattner | 1efa40f | 2006-02-22 00:56:39 +0000 | [diff] [blame] | 8567 | getRegClassForInlineAsmConstraint(const std::string &Constraint, | 
| Duncan Sands | 83ec4b6 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 8568 | MVT VT) const { | 
| Chris Lattner | 259e97c | 2006-01-31 19:43:35 +0000 | [diff] [blame] | 8569 | if (Constraint.size() == 1) { | 
|  | 8570 | // FIXME: not handling fp-stack yet! | 
| Chris Lattner | 259e97c | 2006-01-31 19:43:35 +0000 | [diff] [blame] | 8571 | switch (Constraint[0]) {      // GCC X86 Constraint Letters | 
| Chris Lattner | f4dff84 | 2006-07-11 02:54:03 +0000 | [diff] [blame] | 8572 | default: break;  // Unknown constraint letter | 
| Chris Lattner | 259e97c | 2006-01-31 19:43:35 +0000 | [diff] [blame] | 8573 | case 'q':   // Q_REGS (GENERAL_REGS in 64-bit mode) | 
|  | 8574 | case 'Q':   // Q_REGS | 
| Chris Lattner | 80a7ecc | 2006-05-06 00:29:37 +0000 | [diff] [blame] | 8575 | if (VT == MVT::i32) | 
|  | 8576 | return make_vector<unsigned>(X86::EAX, X86::EDX, X86::ECX, X86::EBX, 0); | 
|  | 8577 | else if (VT == MVT::i16) | 
|  | 8578 | return make_vector<unsigned>(X86::AX, X86::DX, X86::CX, X86::BX, 0); | 
|  | 8579 | else if (VT == MVT::i8) | 
| Evan Cheng | 1291438 | 2007-08-13 23:27:11 +0000 | [diff] [blame] | 8580 | return make_vector<unsigned>(X86::AL, X86::DL, X86::CL, X86::BL, 0); | 
| Chris Lattner | 03e6c70 | 2007-11-04 06:51:12 +0000 | [diff] [blame] | 8581 | else if (VT == MVT::i64) | 
|  | 8582 | return make_vector<unsigned>(X86::RAX, X86::RDX, X86::RCX, X86::RBX, 0); | 
|  | 8583 | break; | 
| Chris Lattner | 259e97c | 2006-01-31 19:43:35 +0000 | [diff] [blame] | 8584 | } | 
|  | 8585 | } | 
| Anton Korobeynikov | 12c49af | 2006-11-21 00:01:06 +0000 | [diff] [blame] | 8586 |  | 
| Chris Lattner | 1efa40f | 2006-02-22 00:56:39 +0000 | [diff] [blame] | 8587 | return std::vector<unsigned>(); | 
| Chris Lattner | 259e97c | 2006-01-31 19:43:35 +0000 | [diff] [blame] | 8588 | } | 
| Chris Lattner | f76d180 | 2006-07-31 23:26:50 +0000 | [diff] [blame] | 8589 |  | 
| Anton Korobeynikov | 12c49af | 2006-11-21 00:01:06 +0000 | [diff] [blame] | 8590 | std::pair<unsigned, const TargetRegisterClass*> | 
| Chris Lattner | f76d180 | 2006-07-31 23:26:50 +0000 | [diff] [blame] | 8591 | X86TargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint, | 
| Duncan Sands | 83ec4b6 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 8592 | MVT VT) const { | 
| Chris Lattner | ad043e8 | 2007-04-09 05:11:28 +0000 | [diff] [blame] | 8593 | // First, see if this is a constraint that directly corresponds to an LLVM | 
|  | 8594 | // register class. | 
|  | 8595 | if (Constraint.size() == 1) { | 
|  | 8596 | // GCC Constraint Letters | 
|  | 8597 | switch (Constraint[0]) { | 
|  | 8598 | default: break; | 
| Chris Lattner | 0f65cad | 2007-04-09 05:49:22 +0000 | [diff] [blame] | 8599 | case 'r':   // GENERAL_REGS | 
|  | 8600 | case 'R':   // LEGACY_REGS | 
|  | 8601 | case 'l':   // INDEX_REGS | 
| Chris Lattner | 1fa7198 | 2008-10-17 18:15:05 +0000 | [diff] [blame] | 8602 | if (VT == MVT::i8) | 
| Chris Lattner | 0f65cad | 2007-04-09 05:49:22 +0000 | [diff] [blame] | 8603 | return std::make_pair(0U, X86::GR8RegisterClass); | 
| Chris Lattner | 1fa7198 | 2008-10-17 18:15:05 +0000 | [diff] [blame] | 8604 | if (VT == MVT::i16) | 
|  | 8605 | return std::make_pair(0U, X86::GR16RegisterClass); | 
|  | 8606 | if (VT == MVT::i32 || !Subtarget->is64Bit()) | 
| Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 8607 | return std::make_pair(0U, X86::GR32RegisterClass); | 
| Chris Lattner | 1fa7198 | 2008-10-17 18:15:05 +0000 | [diff] [blame] | 8608 | return std::make_pair(0U, X86::GR64RegisterClass); | 
| Chris Lattner | fce84ac | 2008-03-11 19:06:29 +0000 | [diff] [blame] | 8609 | case 'f':  // FP Stack registers. | 
|  | 8610 | // If SSE is enabled for this VT, use f80 to ensure the isel moves the | 
|  | 8611 | // value to the correct fpstack register class. | 
|  | 8612 | if (VT == MVT::f32 && !isScalarFPTypeInSSEReg(VT)) | 
|  | 8613 | return std::make_pair(0U, X86::RFP32RegisterClass); | 
|  | 8614 | if (VT == MVT::f64 && !isScalarFPTypeInSSEReg(VT)) | 
|  | 8615 | return std::make_pair(0U, X86::RFP64RegisterClass); | 
|  | 8616 | return std::make_pair(0U, X86::RFP80RegisterClass); | 
| Chris Lattner | 6c284d7 | 2007-04-12 04:14:49 +0000 | [diff] [blame] | 8617 | case 'y':   // MMX_REGS if MMX allowed. | 
|  | 8618 | if (!Subtarget->hasMMX()) break; | 
|  | 8619 | return std::make_pair(0U, X86::VR64RegisterClass); | 
| Chris Lattner | 0f65cad | 2007-04-09 05:49:22 +0000 | [diff] [blame] | 8620 | case 'Y':   // SSE_REGS if SSE2 allowed | 
|  | 8621 | if (!Subtarget->hasSSE2()) break; | 
|  | 8622 | // FALL THROUGH. | 
|  | 8623 | case 'x':   // SSE_REGS if SSE1 allowed | 
|  | 8624 | if (!Subtarget->hasSSE1()) break; | 
| Duncan Sands | 83ec4b6 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 8625 |  | 
|  | 8626 | switch (VT.getSimpleVT()) { | 
| Chris Lattner | 0f65cad | 2007-04-09 05:49:22 +0000 | [diff] [blame] | 8627 | default: break; | 
|  | 8628 | // Scalar SSE types. | 
|  | 8629 | case MVT::f32: | 
|  | 8630 | case MVT::i32: | 
| Chris Lattner | ad043e8 | 2007-04-09 05:11:28 +0000 | [diff] [blame] | 8631 | return std::make_pair(0U, X86::FR32RegisterClass); | 
| Chris Lattner | 0f65cad | 2007-04-09 05:49:22 +0000 | [diff] [blame] | 8632 | case MVT::f64: | 
|  | 8633 | case MVT::i64: | 
| Chris Lattner | ad043e8 | 2007-04-09 05:11:28 +0000 | [diff] [blame] | 8634 | return std::make_pair(0U, X86::FR64RegisterClass); | 
| Chris Lattner | 0f65cad | 2007-04-09 05:49:22 +0000 | [diff] [blame] | 8635 | // Vector types. | 
| Chris Lattner | 0f65cad | 2007-04-09 05:49:22 +0000 | [diff] [blame] | 8636 | case MVT::v16i8: | 
|  | 8637 | case MVT::v8i16: | 
|  | 8638 | case MVT::v4i32: | 
|  | 8639 | case MVT::v2i64: | 
|  | 8640 | case MVT::v4f32: | 
|  | 8641 | case MVT::v2f64: | 
|  | 8642 | return std::make_pair(0U, X86::VR128RegisterClass); | 
|  | 8643 | } | 
| Chris Lattner | ad043e8 | 2007-04-09 05:11:28 +0000 | [diff] [blame] | 8644 | break; | 
|  | 8645 | } | 
|  | 8646 | } | 
| Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 8647 |  | 
| Chris Lattner | f76d180 | 2006-07-31 23:26:50 +0000 | [diff] [blame] | 8648 | // Use the default implementation in TargetLowering to convert the register | 
|  | 8649 | // constraint into a member of a register class. | 
|  | 8650 | std::pair<unsigned, const TargetRegisterClass*> Res; | 
|  | 8651 | Res = TargetLowering::getRegForInlineAsmConstraint(Constraint, VT); | 
| Chris Lattner | 1a60aa7 | 2006-10-31 19:42:44 +0000 | [diff] [blame] | 8652 |  | 
|  | 8653 | // Not found as a standard register? | 
|  | 8654 | if (Res.second == 0) { | 
|  | 8655 | // GCC calls "st(0)" just plain "st". | 
|  | 8656 | if (StringsEqualNoCase("{st}", Constraint)) { | 
|  | 8657 | Res.first = X86::ST0; | 
| Chris Lattner | 9b4baf1 | 2007-09-24 05:27:37 +0000 | [diff] [blame] | 8658 | Res.second = X86::RFP80RegisterClass; | 
| Chris Lattner | 1a60aa7 | 2006-10-31 19:42:44 +0000 | [diff] [blame] | 8659 | } | 
| Dale Johannesen | 330169f | 2008-11-13 21:52:36 +0000 | [diff] [blame] | 8660 | // 'A' means EAX + EDX. | 
|  | 8661 | if (Constraint == "A") { | 
|  | 8662 | Res.first = X86::EAX; | 
|  | 8663 | Res.second = X86::GRADRegisterClass; | 
|  | 8664 | } | 
| Chris Lattner | 1a60aa7 | 2006-10-31 19:42:44 +0000 | [diff] [blame] | 8665 | return Res; | 
|  | 8666 | } | 
| Anton Korobeynikov | 12c49af | 2006-11-21 00:01:06 +0000 | [diff] [blame] | 8667 |  | 
| Chris Lattner | f76d180 | 2006-07-31 23:26:50 +0000 | [diff] [blame] | 8668 | // Otherwise, check to see if this is a register class of the wrong value | 
|  | 8669 | // type.  For example, we want to map "{ax},i32" -> {eax}, we don't want it to | 
|  | 8670 | // turn into {ax},{dx}. | 
|  | 8671 | if (Res.second->hasType(VT)) | 
|  | 8672 | return Res;   // Correct type already, nothing to do. | 
| Anton Korobeynikov | 12c49af | 2006-11-21 00:01:06 +0000 | [diff] [blame] | 8673 |  | 
| Chris Lattner | f76d180 | 2006-07-31 23:26:50 +0000 | [diff] [blame] | 8674 | // All of the single-register GCC register classes map their values onto | 
|  | 8675 | // 16-bit register pieces "ax","dx","cx","bx","si","di","bp","sp".  If we | 
|  | 8676 | // really want an 8-bit or 32-bit register, map to the appropriate register | 
|  | 8677 | // class and return the appropriate register. | 
| Chris Lattner | 6ba50a9 | 2008-08-26 06:19:02 +0000 | [diff] [blame] | 8678 | if (Res.second == X86::GR16RegisterClass) { | 
|  | 8679 | if (VT == MVT::i8) { | 
|  | 8680 | unsigned DestReg = 0; | 
|  | 8681 | switch (Res.first) { | 
|  | 8682 | default: break; | 
|  | 8683 | case X86::AX: DestReg = X86::AL; break; | 
|  | 8684 | case X86::DX: DestReg = X86::DL; break; | 
|  | 8685 | case X86::CX: DestReg = X86::CL; break; | 
|  | 8686 | case X86::BX: DestReg = X86::BL; break; | 
|  | 8687 | } | 
|  | 8688 | if (DestReg) { | 
|  | 8689 | Res.first = DestReg; | 
| Duncan Sands | 005e798 | 2009-04-21 09:44:39 +0000 | [diff] [blame] | 8690 | Res.second = X86::GR8RegisterClass; | 
| Chris Lattner | 6ba50a9 | 2008-08-26 06:19:02 +0000 | [diff] [blame] | 8691 | } | 
|  | 8692 | } else if (VT == MVT::i32) { | 
|  | 8693 | unsigned DestReg = 0; | 
|  | 8694 | switch (Res.first) { | 
|  | 8695 | default: break; | 
|  | 8696 | case X86::AX: DestReg = X86::EAX; break; | 
|  | 8697 | case X86::DX: DestReg = X86::EDX; break; | 
|  | 8698 | case X86::CX: DestReg = X86::ECX; break; | 
|  | 8699 | case X86::BX: DestReg = X86::EBX; break; | 
|  | 8700 | case X86::SI: DestReg = X86::ESI; break; | 
|  | 8701 | case X86::DI: DestReg = X86::EDI; break; | 
|  | 8702 | case X86::BP: DestReg = X86::EBP; break; | 
|  | 8703 | case X86::SP: DestReg = X86::ESP; break; | 
|  | 8704 | } | 
|  | 8705 | if (DestReg) { | 
|  | 8706 | Res.first = DestReg; | 
| Duncan Sands | 005e798 | 2009-04-21 09:44:39 +0000 | [diff] [blame] | 8707 | Res.second = X86::GR32RegisterClass; | 
| Chris Lattner | 6ba50a9 | 2008-08-26 06:19:02 +0000 | [diff] [blame] | 8708 | } | 
|  | 8709 | } else if (VT == MVT::i64) { | 
|  | 8710 | unsigned DestReg = 0; | 
|  | 8711 | switch (Res.first) { | 
|  | 8712 | default: break; | 
|  | 8713 | case X86::AX: DestReg = X86::RAX; break; | 
|  | 8714 | case X86::DX: DestReg = X86::RDX; break; | 
|  | 8715 | case X86::CX: DestReg = X86::RCX; break; | 
|  | 8716 | case X86::BX: DestReg = X86::RBX; break; | 
|  | 8717 | case X86::SI: DestReg = X86::RSI; break; | 
|  | 8718 | case X86::DI: DestReg = X86::RDI; break; | 
|  | 8719 | case X86::BP: DestReg = X86::RBP; break; | 
|  | 8720 | case X86::SP: DestReg = X86::RSP; break; | 
|  | 8721 | } | 
|  | 8722 | if (DestReg) { | 
|  | 8723 | Res.first = DestReg; | 
| Duncan Sands | 005e798 | 2009-04-21 09:44:39 +0000 | [diff] [blame] | 8724 | Res.second = X86::GR64RegisterClass; | 
| Chris Lattner | 6ba50a9 | 2008-08-26 06:19:02 +0000 | [diff] [blame] | 8725 | } | 
| Chris Lattner | f76d180 | 2006-07-31 23:26:50 +0000 | [diff] [blame] | 8726 | } | 
| Chris Lattner | 6ba50a9 | 2008-08-26 06:19:02 +0000 | [diff] [blame] | 8727 | } else if (Res.second == X86::FR32RegisterClass || | 
|  | 8728 | Res.second == X86::FR64RegisterClass || | 
|  | 8729 | Res.second == X86::VR128RegisterClass) { | 
|  | 8730 | // Handle references to XMM physical registers that got mapped into the | 
|  | 8731 | // wrong class.  This can happen with constraints like {xmm0} where the | 
|  | 8732 | // target independent register mapper will just pick the first match it can | 
|  | 8733 | // find, ignoring the required type. | 
|  | 8734 | if (VT == MVT::f32) | 
|  | 8735 | Res.second = X86::FR32RegisterClass; | 
|  | 8736 | else if (VT == MVT::f64) | 
|  | 8737 | Res.second = X86::FR64RegisterClass; | 
|  | 8738 | else if (X86::VR128RegisterClass->hasType(VT)) | 
|  | 8739 | Res.second = X86::VR128RegisterClass; | 
| Chris Lattner | f76d180 | 2006-07-31 23:26:50 +0000 | [diff] [blame] | 8740 | } | 
| Anton Korobeynikov | 12c49af | 2006-11-21 00:01:06 +0000 | [diff] [blame] | 8741 |  | 
| Chris Lattner | f76d180 | 2006-07-31 23:26:50 +0000 | [diff] [blame] | 8742 | return Res; | 
|  | 8743 | } | 
| Mon P Wang | 0c39719 | 2008-10-30 08:01:45 +0000 | [diff] [blame] | 8744 |  | 
|  | 8745 | //===----------------------------------------------------------------------===// | 
|  | 8746 | //                           X86 Widen vector type | 
|  | 8747 | //===----------------------------------------------------------------------===// | 
|  | 8748 |  | 
|  | 8749 | /// getWidenVectorType: given a vector type, returns the type to widen | 
|  | 8750 | /// to (e.g., v7i8 to v8i8). If the vector type is legal, it returns itself. | 
|  | 8751 | /// If there is no vector type that we want to widen to, returns MVT::Other | 
| Mon P Wang | f007a8b | 2008-11-06 05:31:54 +0000 | [diff] [blame] | 8752 | /// When and where to widen is target dependent based on the cost of | 
| Mon P Wang | 0c39719 | 2008-10-30 08:01:45 +0000 | [diff] [blame] | 8753 | /// scalarizing vs using the wider vector type. | 
|  | 8754 |  | 
| Dan Gohman | c13cf13 | 2009-01-15 17:34:08 +0000 | [diff] [blame] | 8755 | MVT X86TargetLowering::getWidenVectorType(MVT VT) const { | 
| Mon P Wang | 0c39719 | 2008-10-30 08:01:45 +0000 | [diff] [blame] | 8756 | assert(VT.isVector()); | 
|  | 8757 | if (isTypeLegal(VT)) | 
|  | 8758 | return VT; | 
| Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 8759 |  | 
| Mon P Wang | 0c39719 | 2008-10-30 08:01:45 +0000 | [diff] [blame] | 8760 | // TODO: In computeRegisterProperty, we can compute the list of legal vector | 
|  | 8761 | //       type based on element type.  This would speed up our search (though | 
|  | 8762 | //       it may not be worth it since the size of the list is relatively | 
|  | 8763 | //       small). | 
|  | 8764 | MVT EltVT = VT.getVectorElementType(); | 
|  | 8765 | unsigned NElts = VT.getVectorNumElements(); | 
| Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 8766 |  | 
| Mon P Wang | 0c39719 | 2008-10-30 08:01:45 +0000 | [diff] [blame] | 8767 | // On X86, it make sense to widen any vector wider than 1 | 
|  | 8768 | if (NElts <= 1) | 
|  | 8769 | return MVT::Other; | 
| Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 8770 |  | 
|  | 8771 | for (unsigned nVT = MVT::FIRST_VECTOR_VALUETYPE; | 
| Mon P Wang | 0c39719 | 2008-10-30 08:01:45 +0000 | [diff] [blame] | 8772 | nVT <= MVT::LAST_VECTOR_VALUETYPE; ++nVT) { | 
|  | 8773 | MVT SVT = (MVT::SimpleValueType)nVT; | 
| Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 8774 |  | 
|  | 8775 | if (isTypeLegal(SVT) && | 
|  | 8776 | SVT.getVectorElementType() == EltVT && | 
| Mon P Wang | 0c39719 | 2008-10-30 08:01:45 +0000 | [diff] [blame] | 8777 | SVT.getVectorNumElements() > NElts) | 
|  | 8778 | return SVT; | 
|  | 8779 | } | 
|  | 8780 | return MVT::Other; | 
|  | 8781 | } |