blob: 6c14bc91126b2bee485145be9961b03f13eb8910 [file] [log] [blame]
Jia Liu31d157a2012-02-18 12:03:15 +00001//===-- SparcInstrInfo.cpp - Sparc Instruction Information ----------------===//
Misha Brukmanb5f662f2005-04-21 23:30:14 +00002//
Brian Gaekee785e532004-02-25 19:28:19 +00003// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Misha Brukmanb5f662f2005-04-21 23:30:14 +00007//
Brian Gaekee785e532004-02-25 19:28:19 +00008//===----------------------------------------------------------------------===//
9//
Chris Lattner7c90f732006-02-05 05:50:24 +000010// This file contains the Sparc implementation of the TargetInstrInfo class.
Brian Gaekee785e532004-02-25 19:28:19 +000011//
12//===----------------------------------------------------------------------===//
13
Chris Lattner7c90f732006-02-05 05:50:24 +000014#include "SparcInstrInfo.h"
15#include "Sparc.h"
Evan Cheng59ee62d2011-07-11 03:57:24 +000016#include "SparcMachineFunctionInfo.h"
17#include "SparcSubtarget.h"
Chandler Carruthd04a8d42012-12-03 16:50:05 +000018#include "llvm/ADT/STLExtras.h"
19#include "llvm/ADT/SmallVector.h"
Venkatraman Govindarajueb4a55c2013-06-26 12:40:16 +000020#include "llvm/CodeGen/MachineFrameInfo.h"
Brian Gaekee785e532004-02-25 19:28:19 +000021#include "llvm/CodeGen/MachineInstrBuilder.h"
Venkatraman Govindarajueb4a55c2013-06-26 12:40:16 +000022#include "llvm/CodeGen/MachineMemOperand.h"
Chris Lattnerdb486a62009-09-15 17:46:24 +000023#include "llvm/CodeGen/MachineRegisterInfo.h"
Torok Edwinc25e7582009-07-11 20:10:48 +000024#include "llvm/Support/ErrorHandling.h"
Evan Cheng3e74d6f2011-08-24 18:08:43 +000025#include "llvm/Support/TargetRegistry.h"
Evan Cheng22fee2d2011-06-28 20:07:07 +000026
Evan Cheng4db3cff2011-07-01 17:57:27 +000027#define GET_INSTRINFO_CTOR
Evan Cheng22fee2d2011-06-28 20:07:07 +000028#include "SparcGenInstrInfo.inc"
29
Chris Lattner1ddf4752004-02-29 05:59:33 +000030using namespace llvm;
Brian Gaekee785e532004-02-25 19:28:19 +000031
Chris Lattner7c90f732006-02-05 05:50:24 +000032SparcInstrInfo::SparcInstrInfo(SparcSubtarget &ST)
Evan Cheng4db3cff2011-07-01 17:57:27 +000033 : SparcGenInstrInfo(SP::ADJCALLSTACKDOWN, SP::ADJCALLSTACKUP),
Bill Wendlingc1dcb8d2013-06-07 20:35:25 +000034 RI(ST), Subtarget(ST) {
Brian Gaekee785e532004-02-25 19:28:19 +000035}
36
Chris Lattner5ccc7222006-02-03 06:44:54 +000037/// isLoadFromStackSlot - If the specified machine instruction is a direct
38/// load from a stack slot, return the virtual or physical register number of
39/// the destination along with the FrameIndex of the loaded stack slot. If
40/// not, return 0. This predicate must return 0 if the instruction has
41/// any side effects other than loading from the stack slot.
Dan Gohmancbad42c2008-11-18 19:49:32 +000042unsigned SparcInstrInfo::isLoadFromStackSlot(const MachineInstr *MI,
Chris Lattner7c90f732006-02-05 05:50:24 +000043 int &FrameIndex) const {
44 if (MI->getOpcode() == SP::LDri ||
Jakob Stoklund Olesen5e5b78c2013-05-20 00:53:25 +000045 MI->getOpcode() == SP::LDXri ||
Chris Lattner7c90f732006-02-05 05:50:24 +000046 MI->getOpcode() == SP::LDFri ||
47 MI->getOpcode() == SP::LDDFri) {
Dan Gohmand735b802008-10-03 15:45:36 +000048 if (MI->getOperand(1).isFI() && MI->getOperand(2).isImm() &&
Chris Lattner9a1ceae2007-12-30 20:49:49 +000049 MI->getOperand(2).getImm() == 0) {
Chris Lattner8aa797a2007-12-30 23:10:15 +000050 FrameIndex = MI->getOperand(1).getIndex();
Chris Lattner5ccc7222006-02-03 06:44:54 +000051 return MI->getOperand(0).getReg();
52 }
53 }
54 return 0;
55}
56
57/// isStoreToStackSlot - If the specified machine instruction is a direct
58/// store to a stack slot, return the virtual or physical register number of
59/// the source reg along with the FrameIndex of the loaded stack slot. If
60/// not, return 0. This predicate must return 0 if the instruction has
61/// any side effects other than storing to the stack slot.
Dan Gohmancbad42c2008-11-18 19:49:32 +000062unsigned SparcInstrInfo::isStoreToStackSlot(const MachineInstr *MI,
Chris Lattner7c90f732006-02-05 05:50:24 +000063 int &FrameIndex) const {
64 if (MI->getOpcode() == SP::STri ||
Jakob Stoklund Olesen5e5b78c2013-05-20 00:53:25 +000065 MI->getOpcode() == SP::STXri ||
Chris Lattner7c90f732006-02-05 05:50:24 +000066 MI->getOpcode() == SP::STFri ||
67 MI->getOpcode() == SP::STDFri) {
Dan Gohmand735b802008-10-03 15:45:36 +000068 if (MI->getOperand(0).isFI() && MI->getOperand(1).isImm() &&
Chris Lattner9a1ceae2007-12-30 20:49:49 +000069 MI->getOperand(1).getImm() == 0) {
Chris Lattner8aa797a2007-12-30 23:10:15 +000070 FrameIndex = MI->getOperand(0).getIndex();
Chris Lattner5ccc7222006-02-03 06:44:54 +000071 return MI->getOperand(2).getReg();
72 }
73 }
74 return 0;
75}
Chris Lattnere87146a2006-10-24 16:39:19 +000076
Venkatraman Govindarajuc1a62832011-01-16 03:15:11 +000077static bool IsIntegerCC(unsigned CC)
78{
79 return (CC <= SPCC::ICC_VC);
80}
81
82
83static SPCC::CondCodes GetOppositeBranchCondition(SPCC::CondCodes CC)
84{
85 switch(CC) {
Venkatraman Govindarajuc1a62832011-01-16 03:15:11 +000086 case SPCC::ICC_NE: return SPCC::ICC_E;
87 case SPCC::ICC_E: return SPCC::ICC_NE;
88 case SPCC::ICC_G: return SPCC::ICC_LE;
89 case SPCC::ICC_LE: return SPCC::ICC_G;
90 case SPCC::ICC_GE: return SPCC::ICC_L;
91 case SPCC::ICC_L: return SPCC::ICC_GE;
92 case SPCC::ICC_GU: return SPCC::ICC_LEU;
93 case SPCC::ICC_LEU: return SPCC::ICC_GU;
94 case SPCC::ICC_CC: return SPCC::ICC_CS;
95 case SPCC::ICC_CS: return SPCC::ICC_CC;
96 case SPCC::ICC_POS: return SPCC::ICC_NEG;
97 case SPCC::ICC_NEG: return SPCC::ICC_POS;
98 case SPCC::ICC_VC: return SPCC::ICC_VS;
99 case SPCC::ICC_VS: return SPCC::ICC_VC;
100
101 case SPCC::FCC_U: return SPCC::FCC_O;
102 case SPCC::FCC_O: return SPCC::FCC_U;
103 case SPCC::FCC_G: return SPCC::FCC_LE;
104 case SPCC::FCC_LE: return SPCC::FCC_G;
105 case SPCC::FCC_UG: return SPCC::FCC_ULE;
106 case SPCC::FCC_ULE: return SPCC::FCC_UG;
107 case SPCC::FCC_L: return SPCC::FCC_GE;
108 case SPCC::FCC_GE: return SPCC::FCC_L;
109 case SPCC::FCC_UL: return SPCC::FCC_UGE;
110 case SPCC::FCC_UGE: return SPCC::FCC_UL;
111 case SPCC::FCC_LG: return SPCC::FCC_UE;
112 case SPCC::FCC_UE: return SPCC::FCC_LG;
113 case SPCC::FCC_NE: return SPCC::FCC_E;
114 case SPCC::FCC_E: return SPCC::FCC_NE;
115 }
Benjamin Kramere4ad5822012-01-10 20:47:20 +0000116 llvm_unreachable("Invalid cond code");
Venkatraman Govindarajuc1a62832011-01-16 03:15:11 +0000117}
118
Venkatraman Govindarajuc1a62832011-01-16 03:15:11 +0000119bool SparcInstrInfo::AnalyzeBranch(MachineBasicBlock &MBB,
120 MachineBasicBlock *&TBB,
121 MachineBasicBlock *&FBB,
122 SmallVectorImpl<MachineOperand> &Cond,
123 bool AllowModify) const
124{
125
126 MachineBasicBlock::iterator I = MBB.end();
127 MachineBasicBlock::iterator UnCondBrIter = MBB.end();
128 while (I != MBB.begin()) {
129 --I;
130
131 if (I->isDebugValue())
132 continue;
133
Venkatraman Govindaraju1e06bcb2013-06-04 18:33:25 +0000134 // When we see a non-terminator, we are done.
Venkatraman Govindarajuc1a62832011-01-16 03:15:11 +0000135 if (!isUnpredicatedTerminator(I))
136 break;
137
Venkatraman Govindaraju1e06bcb2013-06-04 18:33:25 +0000138 // Terminator is not a branch.
Evan Cheng5a96b3d2011-12-07 07:15:52 +0000139 if (!I->isBranch())
Venkatraman Govindarajuc1a62832011-01-16 03:15:11 +0000140 return true;
141
Venkatraman Govindaraju1e06bcb2013-06-04 18:33:25 +0000142 // Handle Unconditional branches.
Venkatraman Govindarajuc1a62832011-01-16 03:15:11 +0000143 if (I->getOpcode() == SP::BA) {
144 UnCondBrIter = I;
145
146 if (!AllowModify) {
147 TBB = I->getOperand(0).getMBB();
148 continue;
149 }
150
151 while (llvm::next(I) != MBB.end())
152 llvm::next(I)->eraseFromParent();
153
154 Cond.clear();
155 FBB = 0;
156
157 if (MBB.isLayoutSuccessor(I->getOperand(0).getMBB())) {
158 TBB = 0;
159 I->eraseFromParent();
160 I = MBB.end();
161 UnCondBrIter = MBB.end();
162 continue;
163 }
164
165 TBB = I->getOperand(0).getMBB();
166 continue;
167 }
168
169 unsigned Opcode = I->getOpcode();
170 if (Opcode != SP::BCOND && Opcode != SP::FBCOND)
Venkatraman Govindaraju1e06bcb2013-06-04 18:33:25 +0000171 return true; // Unknown Opcode.
Venkatraman Govindarajuc1a62832011-01-16 03:15:11 +0000172
173 SPCC::CondCodes BranchCode = (SPCC::CondCodes)I->getOperand(1).getImm();
174
175 if (Cond.empty()) {
176 MachineBasicBlock *TargetBB = I->getOperand(0).getMBB();
177 if (AllowModify && UnCondBrIter != MBB.end() &&
178 MBB.isLayoutSuccessor(TargetBB)) {
179
Venkatraman Govindaraju1e06bcb2013-06-04 18:33:25 +0000180 // Transform the code
Venkatraman Govindarajuc1a62832011-01-16 03:15:11 +0000181 //
182 // brCC L1
183 // ba L2
184 // L1:
185 // ..
186 // L2:
187 //
188 // into
189 //
190 // brnCC L2
191 // L1:
192 // ...
193 // L2:
194 //
195 BranchCode = GetOppositeBranchCondition(BranchCode);
196 MachineBasicBlock::iterator OldInst = I;
197 BuildMI(MBB, UnCondBrIter, MBB.findDebugLoc(I), get(Opcode))
198 .addMBB(UnCondBrIter->getOperand(0).getMBB()).addImm(BranchCode);
199 BuildMI(MBB, UnCondBrIter, MBB.findDebugLoc(I), get(SP::BA))
200 .addMBB(TargetBB);
Venkatraman Govindaraju80b1ae92011-12-03 21:24:48 +0000201
Venkatraman Govindarajuc1a62832011-01-16 03:15:11 +0000202 OldInst->eraseFromParent();
203 UnCondBrIter->eraseFromParent();
204
205 UnCondBrIter = MBB.end();
206 I = MBB.end();
207 continue;
208 }
209 FBB = TBB;
210 TBB = I->getOperand(0).getMBB();
211 Cond.push_back(MachineOperand::CreateImm(BranchCode));
212 continue;
213 }
Venkatraman Govindaraju1e06bcb2013-06-04 18:33:25 +0000214 // FIXME: Handle subsequent conditional branches.
215 // For now, we can't handle multiple conditional branches.
Venkatraman Govindarajuc1a62832011-01-16 03:15:11 +0000216 return true;
217 }
218 return false;
219}
220
Evan Cheng6ae36262007-05-18 00:18:17 +0000221unsigned
222SparcInstrInfo::InsertBranch(MachineBasicBlock &MBB,MachineBasicBlock *TBB,
223 MachineBasicBlock *FBB,
Stuart Hastings3bf91252010-06-17 22:43:56 +0000224 const SmallVectorImpl<MachineOperand> &Cond,
Venkatraman Govindarajuc1a62832011-01-16 03:15:11 +0000225 DebugLoc DL) const {
226 assert(TBB && "InsertBranch must not be told to insert a fallthrough");
227 assert((Cond.size() == 1 || Cond.size() == 0) &&
228 "Sparc branch conditions should have one component!");
229
230 if (Cond.empty()) {
231 assert(!FBB && "Unconditional branch with multiple successors!");
232 BuildMI(&MBB, DL, get(SP::BA)).addMBB(TBB);
233 return 1;
234 }
235
Venkatraman Govindaraju1e06bcb2013-06-04 18:33:25 +0000236 // Conditional branch
Venkatraman Govindarajuc1a62832011-01-16 03:15:11 +0000237 unsigned CC = Cond[0].getImm();
238
239 if (IsIntegerCC(CC))
240 BuildMI(&MBB, DL, get(SP::BCOND)).addMBB(TBB).addImm(CC);
241 else
242 BuildMI(&MBB, DL, get(SP::FBCOND)).addMBB(TBB).addImm(CC);
243 if (!FBB)
244 return 1;
245
246 BuildMI(&MBB, DL, get(SP::BA)).addMBB(FBB);
247 return 2;
248}
249
250unsigned SparcInstrInfo::RemoveBranch(MachineBasicBlock &MBB) const
251{
252 MachineBasicBlock::iterator I = MBB.end();
253 unsigned Count = 0;
254 while (I != MBB.begin()) {
255 --I;
256
257 if (I->isDebugValue())
258 continue;
259
260 if (I->getOpcode() != SP::BA
261 && I->getOpcode() != SP::BCOND
262 && I->getOpcode() != SP::FBCOND)
263 break; // Not a branch
264
265 I->eraseFromParent();
266 I = MBB.end();
267 ++Count;
268 }
269 return Count;
Rafael Espindola3d7d39a2006-10-24 17:07:11 +0000270}
Owen Andersond10fd972007-12-31 06:32:00 +0000271
Jakob Stoklund Olesen8e18a1a2010-07-11 07:56:09 +0000272void SparcInstrInfo::copyPhysReg(MachineBasicBlock &MBB,
273 MachineBasicBlock::iterator I, DebugLoc DL,
274 unsigned DestReg, unsigned SrcReg,
275 bool KillSrc) const {
276 if (SP::IntRegsRegClass.contains(DestReg, SrcReg))
277 BuildMI(MBB, I, DL, get(SP::ORrr), DestReg).addReg(SP::G0)
278 .addReg(SrcReg, getKillRegState(KillSrc));
279 else if (SP::FPRegsRegClass.contains(DestReg, SrcReg))
280 BuildMI(MBB, I, DL, get(SP::FMOVS), DestReg)
281 .addReg(SrcReg, getKillRegState(KillSrc));
Venkatraman Govindaraju17999212013-06-08 15:32:59 +0000282 else if (SP::DFPRegsRegClass.contains(DestReg, SrcReg)) {
283 if (Subtarget.isV9()) {
284 BuildMI(MBB, I, DL, get(SP::FMOVD), DestReg)
285 .addReg(SrcReg, getKillRegState(KillSrc));
286 } else {
287 // Use two FMOVS instructions.
288 const TargetRegisterInfo *TRI = &getRegisterInfo();
289 MachineInstr *MovMI = 0;
290 unsigned subRegIdx[] = {SP::sub_even, SP::sub_odd};
291 for (unsigned i = 0; i != 2; ++i) {
292 unsigned Dst = TRI->getSubReg(DestReg, subRegIdx[i]);
293 unsigned Src = TRI->getSubReg(SrcReg, subRegIdx[i]);
294 assert(Dst && Src && "Bad sub-register");
295
296 MovMI = BuildMI(MBB, I, DL, get(SP::FMOVS), Dst).addReg(Src);
297 }
298 // Add implicit super-register defs and kills to the last MovMI.
299 MovMI->addRegisterDefined(DestReg, TRI);
300 if (KillSrc)
301 MovMI->addRegisterKilled(SrcReg, TRI);
302 }
303 } else
Jakob Stoklund Olesen8e18a1a2010-07-11 07:56:09 +0000304 llvm_unreachable("Impossible reg-to-reg copy");
Owen Andersond10fd972007-12-31 06:32:00 +0000305}
Owen Andersonf6372aa2008-01-01 21:11:32 +0000306
307void SparcInstrInfo::
308storeRegToStackSlot(MachineBasicBlock &MBB, MachineBasicBlock::iterator I,
309 unsigned SrcReg, bool isKill, int FI,
Evan Cheng746ad692010-05-06 19:06:44 +0000310 const TargetRegisterClass *RC,
311 const TargetRegisterInfo *TRI) const {
Chris Lattnerc7f3ace2010-04-02 20:16:16 +0000312 DebugLoc DL;
Bill Wendlingd1c321a2009-02-12 00:02:55 +0000313 if (I != MBB.end()) DL = I->getDebugLoc();
314
Venkatraman Govindarajueb4a55c2013-06-26 12:40:16 +0000315 MachineFunction *MF = MBB.getParent();
316 const MachineFrameInfo &MFI = *MF->getFrameInfo();
317 MachineMemOperand *MMO =
318 MF->getMachineMemOperand(MachinePointerInfo::getFixedStack(FI),
319 MachineMemOperand::MOStore,
320 MFI.getObjectSize(FI),
321 MFI.getObjectAlignment(FI));
322
Owen Andersonf6372aa2008-01-01 21:11:32 +0000323 // On the order of operands here: think "[FrameIdx + 0] = SrcReg".
Jakob Stoklund Olesen5e5b78c2013-05-20 00:53:25 +0000324 if (RC == &SP::I64RegsRegClass)
325 BuildMI(MBB, I, DL, get(SP::STXri)).addFrameIndex(FI).addImm(0)
Venkatraman Govindarajueb4a55c2013-06-26 12:40:16 +0000326 .addReg(SrcReg, getKillRegState(isKill)).addMemOperand(MMO);
Jakob Stoklund Olesen5e5b78c2013-05-20 00:53:25 +0000327 else if (RC == &SP::IntRegsRegClass)
Bill Wendlingd1c321a2009-02-12 00:02:55 +0000328 BuildMI(MBB, I, DL, get(SP::STri)).addFrameIndex(FI).addImm(0)
Venkatraman Govindarajueb4a55c2013-06-26 12:40:16 +0000329 .addReg(SrcReg, getKillRegState(isKill)).addMemOperand(MMO);
Craig Topperc9099502012-04-20 06:31:50 +0000330 else if (RC == &SP::FPRegsRegClass)
Bill Wendlingd1c321a2009-02-12 00:02:55 +0000331 BuildMI(MBB, I, DL, get(SP::STFri)).addFrameIndex(FI).addImm(0)
Venkatraman Govindarajueb4a55c2013-06-26 12:40:16 +0000332 .addReg(SrcReg, getKillRegState(isKill)).addMemOperand(MMO);
Craig Topperc9099502012-04-20 06:31:50 +0000333 else if (RC == &SP::DFPRegsRegClass)
Bill Wendlingd1c321a2009-02-12 00:02:55 +0000334 BuildMI(MBB, I, DL, get(SP::STDFri)).addFrameIndex(FI).addImm(0)
Venkatraman Govindarajueb4a55c2013-06-26 12:40:16 +0000335 .addReg(SrcReg, getKillRegState(isKill)).addMemOperand(MMO);
Owen Andersonf6372aa2008-01-01 21:11:32 +0000336 else
Torok Edwinc23197a2009-07-14 16:55:14 +0000337 llvm_unreachable("Can't store this register to stack slot");
Owen Andersonf6372aa2008-01-01 21:11:32 +0000338}
339
Owen Andersonf6372aa2008-01-01 21:11:32 +0000340void SparcInstrInfo::
341loadRegFromStackSlot(MachineBasicBlock &MBB, MachineBasicBlock::iterator I,
342 unsigned DestReg, int FI,
Evan Cheng746ad692010-05-06 19:06:44 +0000343 const TargetRegisterClass *RC,
344 const TargetRegisterInfo *TRI) const {
Chris Lattnerc7f3ace2010-04-02 20:16:16 +0000345 DebugLoc DL;
Bill Wendlingd1c321a2009-02-12 00:02:55 +0000346 if (I != MBB.end()) DL = I->getDebugLoc();
347
Venkatraman Govindarajueb4a55c2013-06-26 12:40:16 +0000348 MachineFunction *MF = MBB.getParent();
349 const MachineFrameInfo &MFI = *MF->getFrameInfo();
350 MachineMemOperand *MMO =
351 MF->getMachineMemOperand(MachinePointerInfo::getFixedStack(FI),
352 MachineMemOperand::MOLoad,
353 MFI.getObjectSize(FI),
354 MFI.getObjectAlignment(FI));
355
Jakob Stoklund Olesen5e5b78c2013-05-20 00:53:25 +0000356 if (RC == &SP::I64RegsRegClass)
Venkatraman Govindarajueb4a55c2013-06-26 12:40:16 +0000357 BuildMI(MBB, I, DL, get(SP::LDXri), DestReg).addFrameIndex(FI).addImm(0)
358 .addMemOperand(MMO);
Jakob Stoklund Olesen5e5b78c2013-05-20 00:53:25 +0000359 else if (RC == &SP::IntRegsRegClass)
Venkatraman Govindarajueb4a55c2013-06-26 12:40:16 +0000360 BuildMI(MBB, I, DL, get(SP::LDri), DestReg).addFrameIndex(FI).addImm(0)
361 .addMemOperand(MMO);
Craig Topperc9099502012-04-20 06:31:50 +0000362 else if (RC == &SP::FPRegsRegClass)
Venkatraman Govindarajueb4a55c2013-06-26 12:40:16 +0000363 BuildMI(MBB, I, DL, get(SP::LDFri), DestReg).addFrameIndex(FI).addImm(0)
364 .addMemOperand(MMO);
Craig Topperc9099502012-04-20 06:31:50 +0000365 else if (RC == &SP::DFPRegsRegClass)
Venkatraman Govindarajueb4a55c2013-06-26 12:40:16 +0000366 BuildMI(MBB, I, DL, get(SP::LDDFri), DestReg).addFrameIndex(FI).addImm(0)
367 .addMemOperand(MMO);
Owen Andersonf6372aa2008-01-01 21:11:32 +0000368 else
Torok Edwinc23197a2009-07-14 16:55:14 +0000369 llvm_unreachable("Can't load this register from stack slot");
Owen Andersonf6372aa2008-01-01 21:11:32 +0000370}
371
Chris Lattnerdb486a62009-09-15 17:46:24 +0000372unsigned SparcInstrInfo::getGlobalBaseReg(MachineFunction *MF) const
373{
374 SparcMachineFunctionInfo *SparcFI = MF->getInfo<SparcMachineFunctionInfo>();
375 unsigned GlobalBaseReg = SparcFI->getGlobalBaseReg();
376 if (GlobalBaseReg != 0)
377 return GlobalBaseReg;
378
379 // Insert the set of GlobalBaseReg into the first MBB of the function
380 MachineBasicBlock &FirstMBB = MF->front();
381 MachineBasicBlock::iterator MBBI = FirstMBB.begin();
382 MachineRegisterInfo &RegInfo = MF->getRegInfo();
383
384 GlobalBaseReg = RegInfo.createVirtualRegister(&SP::IntRegsRegClass);
385
386
Chris Lattnerc7f3ace2010-04-02 20:16:16 +0000387 DebugLoc dl;
Chris Lattnerdb486a62009-09-15 17:46:24 +0000388
389 BuildMI(FirstMBB, MBBI, dl, get(SP::GETPCX), GlobalBaseReg);
390 SparcFI->setGlobalBaseReg(GlobalBaseReg);
391 return GlobalBaseReg;
392}