blob: 253d5c16ffaf7893db7c6c20259c5edc6fcc9d5d [file] [log] [blame]
Alkis Evlogimenos34d9bc92004-02-23 23:08:11 +00001//===-- llvm/CodeGen/VirtRegMap.cpp - Virtual Register Map ----------------===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Alkis Evlogimenos34d9bc92004-02-23 23:08:11 +00007//
8//===----------------------------------------------------------------------===//
9//
Chris Lattner8c4d88d2004-09-30 01:54:45 +000010// This file implements the VirtRegMap class.
11//
12// It also contains implementations of the the Spiller interface, which, given a
13// virtual register map and a machine function, eliminates all virtual
14// references by replacing them with physical register references - adding spill
Alkis Evlogimenos0d6c5b62004-02-24 08:58:30 +000015// code as necessary.
Alkis Evlogimenos34d9bc92004-02-23 23:08:11 +000016//
17//===----------------------------------------------------------------------===//
18
Chris Lattner8c4d88d2004-09-30 01:54:45 +000019#define DEBUG_TYPE "spiller"
Alkis Evlogimenos34d9bc92004-02-23 23:08:11 +000020#include "VirtRegMap.h"
Alkis Evlogimenos0d6c5b62004-02-24 08:58:30 +000021#include "llvm/Function.h"
Alkis Evlogimenos34d9bc92004-02-23 23:08:11 +000022#include "llvm/CodeGen/MachineFrameInfo.h"
Chris Lattner8c4d88d2004-09-30 01:54:45 +000023#include "llvm/CodeGen/MachineFunction.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000024#include "llvm/CodeGen/MachineRegisterInfo.h"
Alkis Evlogimenos34d9bc92004-02-23 23:08:11 +000025#include "llvm/Target/TargetMachine.h"
Alkis Evlogimenos0d6c5b62004-02-24 08:58:30 +000026#include "llvm/Target/TargetInstrInfo.h"
Reid Spencer551ccae2004-09-01 22:55:40 +000027#include "llvm/Support/CommandLine.h"
28#include "llvm/Support/Debug.h"
Chris Lattnera4f0b3a2006-08-27 12:54:02 +000029#include "llvm/Support/Compiler.h"
Evan Cheng957840b2007-02-21 02:22:03 +000030#include "llvm/ADT/BitVector.h"
Reid Spencer551ccae2004-09-01 22:55:40 +000031#include "llvm/ADT/Statistic.h"
32#include "llvm/ADT/STLExtras.h"
Chris Lattner08a4d5a2007-01-23 00:59:48 +000033#include "llvm/ADT/SmallSet.h"
Chris Lattner27f29162004-10-26 15:35:58 +000034#include <algorithm>
Alkis Evlogimenos34d9bc92004-02-23 23:08:11 +000035using namespace llvm;
36
Chris Lattnercd3245a2006-12-19 22:41:21 +000037STATISTIC(NumSpills, "Number of register spills");
Evan Cheng2638e1a2007-03-20 08:13:50 +000038STATISTIC(NumReMats, "Number of re-materialization");
Evan Chengb6ca4b32007-08-14 23:25:37 +000039STATISTIC(NumDRM , "Number of re-materializable defs elided");
Chris Lattnercd3245a2006-12-19 22:41:21 +000040STATISTIC(NumStores, "Number of stores added");
41STATISTIC(NumLoads , "Number of loads added");
42STATISTIC(NumReused, "Number of values reused");
43STATISTIC(NumDSE , "Number of dead stores elided");
44STATISTIC(NumDCE , "Number of copies elided");
Alkis Evlogimenos0d6c5b62004-02-24 08:58:30 +000045
Chris Lattnercd3245a2006-12-19 22:41:21 +000046namespace {
Chris Lattner8c4d88d2004-09-30 01:54:45 +000047 enum SpillerName { simple, local };
Alkis Evlogimenosdd420e02004-03-01 23:18:15 +000048
Andrew Lenharthed41f1b2006-07-20 17:28:38 +000049 static cl::opt<SpillerName>
Chris Lattner8c4d88d2004-09-30 01:54:45 +000050 SpillerOpt("spiller",
Chris Lattner7fb64342004-10-01 19:04:51 +000051 cl::desc("Spiller to use: (default: local)"),
Chris Lattner8c4d88d2004-09-30 01:54:45 +000052 cl::Prefix,
53 cl::values(clEnumVal(simple, " simple spiller"),
54 clEnumVal(local, " local spiller"),
55 clEnumValEnd),
Chris Lattner7fb64342004-10-01 19:04:51 +000056 cl::init(local));
Alkis Evlogimenos34d9bc92004-02-23 23:08:11 +000057}
58
Chris Lattner8c4d88d2004-09-30 01:54:45 +000059//===----------------------------------------------------------------------===//
60// VirtRegMap implementation
61//===----------------------------------------------------------------------===//
62
Chris Lattner29268692006-09-05 02:12:02 +000063VirtRegMap::VirtRegMap(MachineFunction &mf)
64 : TII(*mf.getTarget().getInstrInfo()), MF(mf),
Evan Cheng2638e1a2007-03-20 08:13:50 +000065 Virt2PhysMap(NO_PHYS_REG), Virt2StackSlotMap(NO_STACK_SLOT),
Evan Cheng81a03822007-11-17 00:40:40 +000066 Virt2ReMatIdMap(NO_STACK_SLOT), Virt2SplitMap(0),
Evan Chengd120ffd2007-12-05 10:24:35 +000067 Virt2SplitKillMap(0), ReMatMap(NULL), ReMatId(MAX_STACK_SLOT+1) {
Chris Lattner29268692006-09-05 02:12:02 +000068 grow();
69}
70
Chris Lattner8c4d88d2004-09-30 01:54:45 +000071void VirtRegMap::grow() {
Chris Lattner84bc5422007-12-31 04:13:23 +000072 unsigned LastVirtReg = MF.getRegInfo().getLastVirtReg();
Evan Cheng549f27d32007-08-13 23:45:17 +000073 Virt2PhysMap.grow(LastVirtReg);
74 Virt2StackSlotMap.grow(LastVirtReg);
75 Virt2ReMatIdMap.grow(LastVirtReg);
Evan Cheng81a03822007-11-17 00:40:40 +000076 Virt2SplitMap.grow(LastVirtReg);
Evan Chengadf85902007-12-05 09:51:10 +000077 Virt2SplitKillMap.grow(LastVirtReg);
Evan Cheng549f27d32007-08-13 23:45:17 +000078 ReMatMap.grow(LastVirtReg);
Alkis Evlogimenos34d9bc92004-02-23 23:08:11 +000079}
80
Chris Lattner8c4d88d2004-09-30 01:54:45 +000081int VirtRegMap::assignVirt2StackSlot(unsigned virtReg) {
Dan Gohman6f0d0242008-02-10 18:45:23 +000082 assert(TargetRegisterInfo::isVirtualRegister(virtReg));
Chris Lattner7f690e62004-09-30 02:15:18 +000083 assert(Virt2StackSlotMap[virtReg] == NO_STACK_SLOT &&
Chris Lattner8c4d88d2004-09-30 01:54:45 +000084 "attempt to assign stack slot to already spilled register");
Chris Lattner84bc5422007-12-31 04:13:23 +000085 const TargetRegisterClass* RC = MF.getRegInfo().getRegClass(virtReg);
Chris Lattner7f690e62004-09-30 02:15:18 +000086 int frameIndex = MF.getFrameInfo()->CreateStackObject(RC->getSize(),
87 RC->getAlignment());
88 Virt2StackSlotMap[virtReg] = frameIndex;
Chris Lattner8c4d88d2004-09-30 01:54:45 +000089 ++NumSpills;
90 return frameIndex;
91}
92
93void VirtRegMap::assignVirt2StackSlot(unsigned virtReg, int frameIndex) {
Dan Gohman6f0d0242008-02-10 18:45:23 +000094 assert(TargetRegisterInfo::isVirtualRegister(virtReg));
Chris Lattner7f690e62004-09-30 02:15:18 +000095 assert(Virt2StackSlotMap[virtReg] == NO_STACK_SLOT &&
Chris Lattner8c4d88d2004-09-30 01:54:45 +000096 "attempt to assign stack slot to already spilled register");
Evan Cheng91935142007-04-04 07:40:01 +000097 assert((frameIndex >= 0 ||
98 (frameIndex >= MF.getFrameInfo()->getObjectIndexBegin())) &&
99 "illegal fixed frame index");
Chris Lattner7f690e62004-09-30 02:15:18 +0000100 Virt2StackSlotMap[virtReg] = frameIndex;
Alkis Evlogimenos38af59a2004-05-29 20:38:05 +0000101}
102
Evan Cheng2638e1a2007-03-20 08:13:50 +0000103int VirtRegMap::assignVirtReMatId(unsigned virtReg) {
Dan Gohman6f0d0242008-02-10 18:45:23 +0000104 assert(TargetRegisterInfo::isVirtualRegister(virtReg));
Evan Cheng549f27d32007-08-13 23:45:17 +0000105 assert(Virt2ReMatIdMap[virtReg] == NO_STACK_SLOT &&
Evan Cheng2638e1a2007-03-20 08:13:50 +0000106 "attempt to assign re-mat id to already spilled register");
Evan Cheng549f27d32007-08-13 23:45:17 +0000107 Virt2ReMatIdMap[virtReg] = ReMatId;
Evan Cheng2638e1a2007-03-20 08:13:50 +0000108 return ReMatId++;
109}
110
Evan Cheng549f27d32007-08-13 23:45:17 +0000111void VirtRegMap::assignVirtReMatId(unsigned virtReg, int id) {
Dan Gohman6f0d0242008-02-10 18:45:23 +0000112 assert(TargetRegisterInfo::isVirtualRegister(virtReg));
Evan Cheng549f27d32007-08-13 23:45:17 +0000113 assert(Virt2ReMatIdMap[virtReg] == NO_STACK_SLOT &&
114 "attempt to assign re-mat id to already spilled register");
115 Virt2ReMatIdMap[virtReg] = id;
116}
117
Chris Lattnerbec6a9e2004-10-01 23:15:36 +0000118void VirtRegMap::virtFolded(unsigned VirtReg, MachineInstr *OldMI,
Evan Chengaee4af62007-12-02 08:30:39 +0000119 MachineInstr *NewMI, ModRef MRInfo) {
Chris Lattnerbec6a9e2004-10-01 23:15:36 +0000120 // Move previous memory references folded to new instruction.
121 MI2VirtMapTy::iterator IP = MI2VirtMap.lower_bound(NewMI);
Misha Brukmanedf128a2005-04-21 22:36:52 +0000122 for (MI2VirtMapTy::iterator I = MI2VirtMap.lower_bound(OldMI),
Chris Lattnerbec6a9e2004-10-01 23:15:36 +0000123 E = MI2VirtMap.end(); I != E && I->first == OldMI; ) {
124 MI2VirtMap.insert(IP, std::make_pair(NewMI, I->second));
Chris Lattnerdbea9732004-09-30 16:35:08 +0000125 MI2VirtMap.erase(I++);
Chris Lattner8c4d88d2004-09-30 01:54:45 +0000126 }
Chris Lattnerdbea9732004-09-30 16:35:08 +0000127
Chris Lattner8c4d88d2004-09-30 01:54:45 +0000128 // add new memory reference
Chris Lattnerbec6a9e2004-10-01 23:15:36 +0000129 MI2VirtMap.insert(IP, std::make_pair(NewMI, std::make_pair(VirtReg, MRInfo)));
Alkis Evlogimenos5f375022004-03-01 20:05:10 +0000130}
131
Evan Cheng7f566252007-10-13 02:50:24 +0000132void VirtRegMap::virtFolded(unsigned VirtReg, MachineInstr *MI, ModRef MRInfo) {
133 MI2VirtMapTy::iterator IP = MI2VirtMap.lower_bound(MI);
134 MI2VirtMap.insert(IP, std::make_pair(MI, std::make_pair(VirtReg, MRInfo)));
135}
136
Chris Lattner7f690e62004-09-30 02:15:18 +0000137void VirtRegMap::print(std::ostream &OS) const {
Dan Gohman6f0d0242008-02-10 18:45:23 +0000138 const TargetRegisterInfo* TRI = MF.getTarget().getRegisterInfo();
Alkis Evlogimenos34d9bc92004-02-23 23:08:11 +0000139
Chris Lattner7f690e62004-09-30 02:15:18 +0000140 OS << "********** REGISTER MAP **********\n";
Dan Gohman6f0d0242008-02-10 18:45:23 +0000141 for (unsigned i = TargetRegisterInfo::FirstVirtualRegister,
Chris Lattner84bc5422007-12-31 04:13:23 +0000142 e = MF.getRegInfo().getLastVirtReg(); i <= e; ++i) {
Chris Lattner7f690e62004-09-30 02:15:18 +0000143 if (Virt2PhysMap[i] != (unsigned)VirtRegMap::NO_PHYS_REG)
Dan Gohman6f0d0242008-02-10 18:45:23 +0000144 OS << "[reg" << i << " -> " << TRI->getName(Virt2PhysMap[i]) << "]\n";
Misha Brukmanedf128a2005-04-21 22:36:52 +0000145
Chris Lattner8c4d88d2004-09-30 01:54:45 +0000146 }
147
Dan Gohman6f0d0242008-02-10 18:45:23 +0000148 for (unsigned i = TargetRegisterInfo::FirstVirtualRegister,
Chris Lattner84bc5422007-12-31 04:13:23 +0000149 e = MF.getRegInfo().getLastVirtReg(); i <= e; ++i)
Chris Lattner7f690e62004-09-30 02:15:18 +0000150 if (Virt2StackSlotMap[i] != VirtRegMap::NO_STACK_SLOT)
151 OS << "[reg" << i << " -> fi#" << Virt2StackSlotMap[i] << "]\n";
152 OS << '\n';
Alkis Evlogimenos34d9bc92004-02-23 23:08:11 +0000153}
Alkis Evlogimenos0d6c5b62004-02-24 08:58:30 +0000154
Bill Wendlingb2b9c202006-11-17 02:09:07 +0000155void VirtRegMap::dump() const {
Bill Wendling5c7e3262006-12-17 05:15:13 +0000156 print(DOUT);
Bill Wendlingb2b9c202006-11-17 02:09:07 +0000157}
Alkis Evlogimenosdd420e02004-03-01 23:18:15 +0000158
Chris Lattner8c4d88d2004-09-30 01:54:45 +0000159
160//===----------------------------------------------------------------------===//
161// Simple Spiller Implementation
162//===----------------------------------------------------------------------===//
163
164Spiller::~Spiller() {}
Alkis Evlogimenosdd420e02004-03-01 23:18:15 +0000165
Alkis Evlogimenos0d6c5b62004-02-24 08:58:30 +0000166namespace {
Chris Lattnerf8c68f62006-06-28 22:17:39 +0000167 struct VISIBILITY_HIDDEN SimpleSpiller : public Spiller {
Chris Lattner35f27052006-05-01 21:16:03 +0000168 bool runOnMachineFunction(MachineFunction& mf, VirtRegMap &VRM);
Chris Lattner8c4d88d2004-09-30 01:54:45 +0000169 };
Alkis Evlogimenos0d6c5b62004-02-24 08:58:30 +0000170}
171
Chris Lattner35f27052006-05-01 21:16:03 +0000172bool SimpleSpiller::runOnMachineFunction(MachineFunction &MF, VirtRegMap &VRM) {
Bill Wendlingb2b9c202006-11-17 02:09:07 +0000173 DOUT << "********** REWRITE MACHINE CODE **********\n";
174 DOUT << "********** Function: " << MF.getFunction()->getName() << '\n';
Chris Lattnerb0f31bf2005-01-23 22:45:13 +0000175 const TargetMachine &TM = MF.getTarget();
Owen Andersonf6372aa2008-01-01 21:11:32 +0000176 const TargetInstrInfo &TII = *TM.getInstrInfo();
177
Chris Lattner8c4d88d2004-09-30 01:54:45 +0000178
Chris Lattner4ea1b822004-09-30 02:33:48 +0000179 // LoadedRegs - Keep track of which vregs are loaded, so that we only load
180 // each vreg once (in the case where a spilled vreg is used by multiple
181 // operands). This is always smaller than the number of operands to the
182 // current machine instr, so it should be small.
183 std::vector<unsigned> LoadedRegs;
Chris Lattner8c4d88d2004-09-30 01:54:45 +0000184
Chris Lattner0fc27cc2004-09-30 02:59:33 +0000185 for (MachineFunction::iterator MBBI = MF.begin(), E = MF.end();
186 MBBI != E; ++MBBI) {
Bill Wendlingb2b9c202006-11-17 02:09:07 +0000187 DOUT << MBBI->getBasicBlock()->getName() << ":\n";
Chris Lattner0fc27cc2004-09-30 02:59:33 +0000188 MachineBasicBlock &MBB = *MBBI;
189 for (MachineBasicBlock::iterator MII = MBB.begin(),
190 E = MBB.end(); MII != E; ++MII) {
191 MachineInstr &MI = *MII;
192 for (unsigned i = 0, e = MI.getNumOperands(); i != e; ++i) {
Chris Lattner7fb64342004-10-01 19:04:51 +0000193 MachineOperand &MO = MI.getOperand(i);
Chris Lattner886dd912005-04-04 21:35:34 +0000194 if (MO.isRegister() && MO.getReg())
Dan Gohman6f0d0242008-02-10 18:45:23 +0000195 if (TargetRegisterInfo::isVirtualRegister(MO.getReg())) {
Chris Lattner886dd912005-04-04 21:35:34 +0000196 unsigned VirtReg = MO.getReg();
197 unsigned PhysReg = VRM.getPhys(VirtReg);
Evan Cheng549f27d32007-08-13 23:45:17 +0000198 if (!VRM.isAssignedReg(VirtReg)) {
Chris Lattner886dd912005-04-04 21:35:34 +0000199 int StackSlot = VRM.getStackSlot(VirtReg);
Chris Lattnerbf9716b2005-09-30 01:29:00 +0000200 const TargetRegisterClass* RC =
Chris Lattner84bc5422007-12-31 04:13:23 +0000201 MF.getRegInfo().getRegClass(VirtReg);
Misha Brukmanedf128a2005-04-21 22:36:52 +0000202
Chris Lattner886dd912005-04-04 21:35:34 +0000203 if (MO.isUse() &&
204 std::find(LoadedRegs.begin(), LoadedRegs.end(), VirtReg)
205 == LoadedRegs.end()) {
Owen Andersonf6372aa2008-01-01 21:11:32 +0000206 TII.loadRegFromStackSlot(MBB, &MI, PhysReg, StackSlot, RC);
Chris Lattner886dd912005-04-04 21:35:34 +0000207 LoadedRegs.push_back(VirtReg);
208 ++NumLoads;
Bill Wendlingb2b9c202006-11-17 02:09:07 +0000209 DOUT << '\t' << *prior(MII);
Chris Lattner886dd912005-04-04 21:35:34 +0000210 }
Misha Brukmanedf128a2005-04-21 22:36:52 +0000211
Chris Lattner886dd912005-04-04 21:35:34 +0000212 if (MO.isDef()) {
Owen Andersonf6372aa2008-01-01 21:11:32 +0000213 TII.storeRegToStackSlot(MBB, next(MII), PhysReg, true,
Evan Chengd64b5c82007-12-05 03:14:33 +0000214 StackSlot, RC);
Chris Lattner886dd912005-04-04 21:35:34 +0000215 ++NumStores;
216 }
Chris Lattner0fc27cc2004-09-30 02:59:33 +0000217 }
Chris Lattner84bc5422007-12-31 04:13:23 +0000218 MF.getRegInfo().setPhysRegUsed(PhysReg);
Chris Lattnere53f4a02006-05-04 17:52:23 +0000219 MI.getOperand(i).setReg(PhysReg);
Chris Lattner886dd912005-04-04 21:35:34 +0000220 } else {
Chris Lattner84bc5422007-12-31 04:13:23 +0000221 MF.getRegInfo().setPhysRegUsed(MO.getReg());
Chris Lattner8c4d88d2004-09-30 01:54:45 +0000222 }
Chris Lattner8c4d88d2004-09-30 01:54:45 +0000223 }
Chris Lattner886dd912005-04-04 21:35:34 +0000224
Bill Wendlingb2b9c202006-11-17 02:09:07 +0000225 DOUT << '\t' << MI;
Chris Lattner4ea1b822004-09-30 02:33:48 +0000226 LoadedRegs.clear();
Alkis Evlogimenosdd420e02004-03-01 23:18:15 +0000227 }
Chris Lattner8c4d88d2004-09-30 01:54:45 +0000228 }
229 return true;
230}
231
232//===----------------------------------------------------------------------===//
233// Local Spiller Implementation
234//===----------------------------------------------------------------------===//
235
236namespace {
Evan Cheng66f71632007-10-19 21:23:22 +0000237 class AvailableSpills;
238
Chris Lattner7fb64342004-10-01 19:04:51 +0000239 /// LocalSpiller - This spiller does a simple pass over the machine basic
240 /// block to attempt to keep spills in registers as much as possible for
241 /// blocks that have low register pressure (the vreg may be spilled due to
242 /// register pressure in other blocks).
Chris Lattnerf8c68f62006-06-28 22:17:39 +0000243 class VISIBILITY_HIDDEN LocalSpiller : public Spiller {
Chris Lattner84bc5422007-12-31 04:13:23 +0000244 MachineRegisterInfo *RegInfo;
Dan Gohman6f0d0242008-02-10 18:45:23 +0000245 const TargetRegisterInfo *TRI;
Chris Lattner7fb64342004-10-01 19:04:51 +0000246 const TargetInstrInfo *TII;
Chris Lattner8c4d88d2004-09-30 01:54:45 +0000247 public:
Chris Lattner35f27052006-05-01 21:16:03 +0000248 bool runOnMachineFunction(MachineFunction &MF, VirtRegMap &VRM) {
Chris Lattner84bc5422007-12-31 04:13:23 +0000249 RegInfo = &MF.getRegInfo();
Dan Gohman6f0d0242008-02-10 18:45:23 +0000250 TRI = MF.getTarget().getRegisterInfo();
Chris Lattner7fb64342004-10-01 19:04:51 +0000251 TII = MF.getTarget().getInstrInfo();
Bill Wendlingb2b9c202006-11-17 02:09:07 +0000252 DOUT << "\n**** Local spiller rewriting function '"
253 << MF.getFunction()->getName() << "':\n";
Chris Lattner84bc5422007-12-31 04:13:23 +0000254 DOUT << "**** Machine Instrs (NOTE! Does not include spills and reloads!)"
255 " ****\n";
David Greene04fa32f2007-09-06 16:36:39 +0000256 DEBUG(MF.dump());
Chris Lattner8c4d88d2004-09-30 01:54:45 +0000257
Chris Lattner7fb64342004-10-01 19:04:51 +0000258 for (MachineFunction::iterator MBB = MF.begin(), E = MF.end();
259 MBB != E; ++MBB)
Evan Cheng549f27d32007-08-13 23:45:17 +0000260 RewriteMBB(*MBB, VRM);
David Greene04fa32f2007-09-06 16:36:39 +0000261
262 DOUT << "**** Post Machine Instrs ****\n";
263 DEBUG(MF.dump());
264
Chris Lattner7fb64342004-10-01 19:04:51 +0000265 return true;
266 }
Chris Lattner8c4d88d2004-09-30 01:54:45 +0000267 private:
Evan Cheng66f71632007-10-19 21:23:22 +0000268 bool PrepForUnfoldOpti(MachineBasicBlock &MBB,
269 MachineBasicBlock::iterator &MII,
270 std::vector<MachineInstr*> &MaybeDeadStores,
271 AvailableSpills &Spills, BitVector &RegKills,
272 std::vector<MachineOperand*> &KillOps,
273 VirtRegMap &VRM);
Evan Cheng81a03822007-11-17 00:40:40 +0000274 void SpillRegToStackSlot(MachineBasicBlock &MBB,
275 MachineBasicBlock::iterator &MII,
276 int Idx, unsigned PhysReg, int StackSlot,
277 const TargetRegisterClass *RC,
Evan Cheng35a3e4a2007-12-04 19:19:45 +0000278 bool isAvailable, MachineInstr *&LastStore,
Evan Cheng81a03822007-11-17 00:40:40 +0000279 AvailableSpills &Spills,
280 SmallSet<MachineInstr*, 4> &ReMatDefs,
281 BitVector &RegKills,
282 std::vector<MachineOperand*> &KillOps,
Evan Chenge4b39002007-12-03 21:31:55 +0000283 VirtRegMap &VRM);
Evan Cheng549f27d32007-08-13 23:45:17 +0000284 void RewriteMBB(MachineBasicBlock &MBB, VirtRegMap &VRM);
Chris Lattner8c4d88d2004-09-30 01:54:45 +0000285 };
286}
287
Chris Lattner66cf80f2006-02-03 23:13:58 +0000288/// AvailableSpills - As the local spiller is scanning and rewriting an MBB from
Evan Cheng549f27d32007-08-13 23:45:17 +0000289/// top down, keep track of which spills slots or remat are available in each
290/// register.
Chris Lattner593c9582006-02-03 23:28:46 +0000291///
292/// Note that not all physregs are created equal here. In particular, some
293/// physregs are reloads that we are allowed to clobber or ignore at any time.
294/// Other physregs are values that the register allocated program is using that
295/// we cannot CHANGE, but we can read if we like. We keep track of this on a
Evan Cheng549f27d32007-08-13 23:45:17 +0000296/// per-stack-slot / remat id basis as the low bit in the value of the
297/// SpillSlotsAvailable entries. The predicate 'canClobberPhysReg()' checks
298/// this bit and addAvailable sets it if.
Chris Lattnerf8c68f62006-06-28 22:17:39 +0000299namespace {
300class VISIBILITY_HIDDEN AvailableSpills {
Dan Gohman6f0d0242008-02-10 18:45:23 +0000301 const TargetRegisterInfo *TRI;
Chris Lattner66cf80f2006-02-03 23:13:58 +0000302 const TargetInstrInfo *TII;
303
Evan Cheng549f27d32007-08-13 23:45:17 +0000304 // SpillSlotsOrReMatsAvailable - This map keeps track of all of the spilled
305 // or remat'ed virtual register values that are still available, due to being
306 // loaded or stored to, but not invalidated yet.
307 std::map<int, unsigned> SpillSlotsOrReMatsAvailable;
Chris Lattner66cf80f2006-02-03 23:13:58 +0000308
Evan Cheng549f27d32007-08-13 23:45:17 +0000309 // PhysRegsAvailable - This is the inverse of SpillSlotsOrReMatsAvailable,
310 // indicating which stack slot values are currently held by a physreg. This
311 // is used to invalidate entries in SpillSlotsOrReMatsAvailable when a
312 // physreg is modified.
Chris Lattner66cf80f2006-02-03 23:13:58 +0000313 std::multimap<unsigned, int> PhysRegsAvailable;
314
Evan Cheng7a0d51c2006-12-14 07:54:05 +0000315 void disallowClobberPhysRegOnly(unsigned PhysReg);
316
Chris Lattner66cf80f2006-02-03 23:13:58 +0000317 void ClobberPhysRegOnly(unsigned PhysReg);
318public:
Dan Gohman6f0d0242008-02-10 18:45:23 +0000319 AvailableSpills(const TargetRegisterInfo *tri, const TargetInstrInfo *tii)
320 : TRI(tri), TII(tii) {
Chris Lattner66cf80f2006-02-03 23:13:58 +0000321 }
322
Dan Gohman6f0d0242008-02-10 18:45:23 +0000323 const TargetRegisterInfo *getRegInfo() const { return TRI; }
Evan Cheng91e23902007-02-23 01:13:26 +0000324
Evan Cheng549f27d32007-08-13 23:45:17 +0000325 /// getSpillSlotOrReMatPhysReg - If the specified stack slot or remat is
326 /// available in a physical register, return that PhysReg, otherwise
327 /// return 0.
328 unsigned getSpillSlotOrReMatPhysReg(int Slot) const {
329 std::map<int, unsigned>::const_iterator I =
330 SpillSlotsOrReMatsAvailable.find(Slot);
331 if (I != SpillSlotsOrReMatsAvailable.end()) {
Evan Chengb9591c62007-07-11 08:47:44 +0000332 return I->second >> 1; // Remove the CanClobber bit.
Evan Cheng91e23902007-02-23 01:13:26 +0000333 }
Chris Lattner66cf80f2006-02-03 23:13:58 +0000334 return 0;
335 }
Evan Chengde4e9422007-02-25 09:51:27 +0000336
Evan Cheng549f27d32007-08-13 23:45:17 +0000337 /// addAvailable - Mark that the specified stack slot / remat is available in
338 /// the specified physreg. If CanClobber is true, the physreg can be modified
339 /// at any time without changing the semantics of the program.
340 void addAvailable(int SlotOrReMat, MachineInstr *MI, unsigned Reg,
Evan Cheng91e23902007-02-23 01:13:26 +0000341 bool CanClobber = true) {
Chris Lattner86662492006-02-03 23:50:46 +0000342 // If this stack slot is thought to be available in some other physreg,
343 // remove its record.
Evan Cheng549f27d32007-08-13 23:45:17 +0000344 ModifyStackSlotOrReMat(SlotOrReMat);
Chris Lattner86662492006-02-03 23:50:46 +0000345
Evan Cheng549f27d32007-08-13 23:45:17 +0000346 PhysRegsAvailable.insert(std::make_pair(Reg, SlotOrReMat));
Evan Cheng90a43c32007-08-15 20:20:34 +0000347 SpillSlotsOrReMatsAvailable[SlotOrReMat]= (Reg << 1) | (unsigned)CanClobber;
Chris Lattner66cf80f2006-02-03 23:13:58 +0000348
Evan Cheng549f27d32007-08-13 23:45:17 +0000349 if (SlotOrReMat > VirtRegMap::MAX_STACK_SLOT)
350 DOUT << "Remembering RM#" << SlotOrReMat-VirtRegMap::MAX_STACK_SLOT-1;
Evan Cheng2638e1a2007-03-20 08:13:50 +0000351 else
Evan Cheng549f27d32007-08-13 23:45:17 +0000352 DOUT << "Remembering SS#" << SlotOrReMat;
Dan Gohman6f0d0242008-02-10 18:45:23 +0000353 DOUT << " in physreg " << TRI->getName(Reg) << "\n";
Chris Lattner66cf80f2006-02-03 23:13:58 +0000354 }
Evan Cheng7a0d51c2006-12-14 07:54:05 +0000355
Chris Lattner593c9582006-02-03 23:28:46 +0000356 /// canClobberPhysReg - Return true if the spiller is allowed to change the
357 /// value of the specified stackslot register if it desires. The specified
358 /// stack slot must be available in a physreg for this query to make sense.
Evan Cheng549f27d32007-08-13 23:45:17 +0000359 bool canClobberPhysReg(int SlotOrReMat) const {
Evan Cheng90a43c32007-08-15 20:20:34 +0000360 assert(SpillSlotsOrReMatsAvailable.count(SlotOrReMat) &&
361 "Value not available!");
Evan Cheng549f27d32007-08-13 23:45:17 +0000362 return SpillSlotsOrReMatsAvailable.find(SlotOrReMat)->second & 1;
Chris Lattner593c9582006-02-03 23:28:46 +0000363 }
Evan Cheng35a3e4a2007-12-04 19:19:45 +0000364
Evan Cheng7a0d51c2006-12-14 07:54:05 +0000365 /// disallowClobberPhysReg - Unset the CanClobber bit of the specified
366 /// stackslot register. The register is still available but is no longer
367 /// allowed to be modifed.
368 void disallowClobberPhysReg(unsigned PhysReg);
369
Chris Lattner66cf80f2006-02-03 23:13:58 +0000370 /// ClobberPhysReg - This is called when the specified physreg changes
Evan Cheng66f71632007-10-19 21:23:22 +0000371 /// value. We use this to invalidate any info about stuff that lives in
Chris Lattner66cf80f2006-02-03 23:13:58 +0000372 /// it and any of its aliases.
373 void ClobberPhysReg(unsigned PhysReg);
374
Evan Cheng90a43c32007-08-15 20:20:34 +0000375 /// ModifyStackSlotOrReMat - This method is called when the value in a stack
376 /// slot changes. This removes information about which register the previous
377 /// value for this slot lives in (as the previous value is dead now).
Evan Cheng549f27d32007-08-13 23:45:17 +0000378 void ModifyStackSlotOrReMat(int SlotOrReMat);
Chris Lattner66cf80f2006-02-03 23:13:58 +0000379};
Chris Lattnerf8c68f62006-06-28 22:17:39 +0000380}
Chris Lattner66cf80f2006-02-03 23:13:58 +0000381
Evan Cheng7a0d51c2006-12-14 07:54:05 +0000382/// disallowClobberPhysRegOnly - Unset the CanClobber bit of the specified
383/// stackslot register. The register is still available but is no longer
384/// allowed to be modifed.
385void AvailableSpills::disallowClobberPhysRegOnly(unsigned PhysReg) {
386 std::multimap<unsigned, int>::iterator I =
387 PhysRegsAvailable.lower_bound(PhysReg);
388 while (I != PhysRegsAvailable.end() && I->first == PhysReg) {
Evan Cheng549f27d32007-08-13 23:45:17 +0000389 int SlotOrReMat = I->second;
Evan Cheng7a0d51c2006-12-14 07:54:05 +0000390 I++;
Evan Cheng549f27d32007-08-13 23:45:17 +0000391 assert((SpillSlotsOrReMatsAvailable[SlotOrReMat] >> 1) == PhysReg &&
Evan Cheng7a0d51c2006-12-14 07:54:05 +0000392 "Bidirectional map mismatch!");
Evan Cheng549f27d32007-08-13 23:45:17 +0000393 SpillSlotsOrReMatsAvailable[SlotOrReMat] &= ~1;
Dan Gohman6f0d0242008-02-10 18:45:23 +0000394 DOUT << "PhysReg " << TRI->getName(PhysReg)
Evan Cheng7a0d51c2006-12-14 07:54:05 +0000395 << " copied, it is available for use but can no longer be modified\n";
396 }
397}
398
399/// disallowClobberPhysReg - Unset the CanClobber bit of the specified
400/// stackslot register and its aliases. The register and its aliases may
401/// still available but is no longer allowed to be modifed.
402void AvailableSpills::disallowClobberPhysReg(unsigned PhysReg) {
Dan Gohman6f0d0242008-02-10 18:45:23 +0000403 for (const unsigned *AS = TRI->getAliasSet(PhysReg); *AS; ++AS)
Evan Cheng7a0d51c2006-12-14 07:54:05 +0000404 disallowClobberPhysRegOnly(*AS);
405 disallowClobberPhysRegOnly(PhysReg);
406}
407
Chris Lattner66cf80f2006-02-03 23:13:58 +0000408/// ClobberPhysRegOnly - This is called when the specified physreg changes
409/// value. We use this to invalidate any info about stuff we thing lives in it.
410void AvailableSpills::ClobberPhysRegOnly(unsigned PhysReg) {
411 std::multimap<unsigned, int>::iterator I =
412 PhysRegsAvailable.lower_bound(PhysReg);
Chris Lattner07cf1412006-02-03 00:36:31 +0000413 while (I != PhysRegsAvailable.end() && I->first == PhysReg) {
Evan Cheng549f27d32007-08-13 23:45:17 +0000414 int SlotOrReMat = I->second;
Chris Lattner07cf1412006-02-03 00:36:31 +0000415 PhysRegsAvailable.erase(I++);
Evan Cheng549f27d32007-08-13 23:45:17 +0000416 assert((SpillSlotsOrReMatsAvailable[SlotOrReMat] >> 1) == PhysReg &&
Chris Lattner66cf80f2006-02-03 23:13:58 +0000417 "Bidirectional map mismatch!");
Evan Cheng549f27d32007-08-13 23:45:17 +0000418 SpillSlotsOrReMatsAvailable.erase(SlotOrReMat);
Dan Gohman6f0d0242008-02-10 18:45:23 +0000419 DOUT << "PhysReg " << TRI->getName(PhysReg)
Evan Cheng2638e1a2007-03-20 08:13:50 +0000420 << " clobbered, invalidating ";
Evan Cheng549f27d32007-08-13 23:45:17 +0000421 if (SlotOrReMat > VirtRegMap::MAX_STACK_SLOT)
422 DOUT << "RM#" << SlotOrReMat-VirtRegMap::MAX_STACK_SLOT-1 << "\n";
Evan Cheng2638e1a2007-03-20 08:13:50 +0000423 else
Evan Cheng549f27d32007-08-13 23:45:17 +0000424 DOUT << "SS#" << SlotOrReMat << "\n";
Chris Lattner8c4d88d2004-09-30 01:54:45 +0000425 }
Chris Lattner8c4d88d2004-09-30 01:54:45 +0000426}
427
Chris Lattner66cf80f2006-02-03 23:13:58 +0000428/// ClobberPhysReg - This is called when the specified physreg changes
429/// value. We use this to invalidate any info about stuff we thing lives in
430/// it and any of its aliases.
431void AvailableSpills::ClobberPhysReg(unsigned PhysReg) {
Dan Gohman6f0d0242008-02-10 18:45:23 +0000432 for (const unsigned *AS = TRI->getAliasSet(PhysReg); *AS; ++AS)
Chris Lattner66cf80f2006-02-03 23:13:58 +0000433 ClobberPhysRegOnly(*AS);
434 ClobberPhysRegOnly(PhysReg);
Chris Lattner8c4d88d2004-09-30 01:54:45 +0000435}
436
Evan Cheng90a43c32007-08-15 20:20:34 +0000437/// ModifyStackSlotOrReMat - This method is called when the value in a stack
438/// slot changes. This removes information about which register the previous
439/// value for this slot lives in (as the previous value is dead now).
Evan Cheng549f27d32007-08-13 23:45:17 +0000440void AvailableSpills::ModifyStackSlotOrReMat(int SlotOrReMat) {
Evan Cheng90a43c32007-08-15 20:20:34 +0000441 std::map<int, unsigned>::iterator It =
442 SpillSlotsOrReMatsAvailable.find(SlotOrReMat);
Evan Cheng549f27d32007-08-13 23:45:17 +0000443 if (It == SpillSlotsOrReMatsAvailable.end()) return;
Evan Chengb9591c62007-07-11 08:47:44 +0000444 unsigned Reg = It->second >> 1;
Evan Cheng549f27d32007-08-13 23:45:17 +0000445 SpillSlotsOrReMatsAvailable.erase(It);
Chris Lattner07cf1412006-02-03 00:36:31 +0000446
447 // This register may hold the value of multiple stack slots, only remove this
448 // stack slot from the set of values the register contains.
449 std::multimap<unsigned, int>::iterator I = PhysRegsAvailable.lower_bound(Reg);
450 for (; ; ++I) {
451 assert(I != PhysRegsAvailable.end() && I->first == Reg &&
452 "Map inverse broken!");
Evan Cheng549f27d32007-08-13 23:45:17 +0000453 if (I->second == SlotOrReMat) break;
Chris Lattner07cf1412006-02-03 00:36:31 +0000454 }
455 PhysRegsAvailable.erase(I);
456}
457
458
Chris Lattner8c4d88d2004-09-30 01:54:45 +0000459
Evan Cheng28bb4622007-07-11 19:17:18 +0000460/// InvalidateKills - MI is going to be deleted. If any of its operands are
461/// marked kill, then invalidate the information.
462static void InvalidateKills(MachineInstr &MI, BitVector &RegKills,
Evan Chengc91f0b82007-08-14 20:23:13 +0000463 std::vector<MachineOperand*> &KillOps,
Evan Cheng66f71632007-10-19 21:23:22 +0000464 SmallVector<unsigned, 2> *KillRegs = NULL) {
Evan Cheng28bb4622007-07-11 19:17:18 +0000465 for (unsigned i = 0, e = MI.getNumOperands(); i != e; ++i) {
466 MachineOperand &MO = MI.getOperand(i);
Dan Gohman92dfe202007-09-14 20:33:02 +0000467 if (!MO.isRegister() || !MO.isUse() || !MO.isKill())
Evan Cheng28bb4622007-07-11 19:17:18 +0000468 continue;
469 unsigned Reg = MO.getReg();
Evan Chengb6ca4b32007-08-14 23:25:37 +0000470 if (KillRegs)
471 KillRegs->push_back(Reg);
Evan Cheng28bb4622007-07-11 19:17:18 +0000472 if (KillOps[Reg] == &MO) {
473 RegKills.reset(Reg);
474 KillOps[Reg] = NULL;
475 }
476 }
477}
478
Evan Cheng39c883c2007-12-11 23:36:57 +0000479/// InvalidateKill - A MI that defines the specified register is being deleted,
480/// invalidate the register kill information.
481static void InvalidateKill(unsigned Reg, BitVector &RegKills,
482 std::vector<MachineOperand*> &KillOps) {
483 if (RegKills[Reg]) {
Chris Lattnerf7382302007-12-30 21:56:09 +0000484 KillOps[Reg]->setIsKill(false);
Evan Cheng39c883c2007-12-11 23:36:57 +0000485 KillOps[Reg] = NULL;
486 RegKills.reset(Reg);
487 }
488}
489
Evan Chengb6ca4b32007-08-14 23:25:37 +0000490/// InvalidateRegDef - If the def operand of the specified def MI is now dead
491/// (since it's spill instruction is removed), mark it isDead. Also checks if
492/// the def MI has other definition operands that are not dead. Returns it by
493/// reference.
494static bool InvalidateRegDef(MachineBasicBlock::iterator I,
495 MachineInstr &NewDef, unsigned Reg,
496 bool &HasLiveDef) {
497 // Due to remat, it's possible this reg isn't being reused. That is,
498 // the def of this reg (by prev MI) is now dead.
499 MachineInstr *DefMI = I;
500 MachineOperand *DefOp = NULL;
501 for (unsigned i = 0, e = DefMI->getNumOperands(); i != e; ++i) {
502 MachineOperand &MO = DefMI->getOperand(i);
Dan Gohman92dfe202007-09-14 20:33:02 +0000503 if (MO.isRegister() && MO.isDef()) {
Evan Chengb6ca4b32007-08-14 23:25:37 +0000504 if (MO.getReg() == Reg)
505 DefOp = &MO;
506 else if (!MO.isDead())
507 HasLiveDef = true;
508 }
509 }
510 if (!DefOp)
511 return false;
512
513 bool FoundUse = false, Done = false;
514 MachineBasicBlock::iterator E = NewDef;
515 ++I; ++E;
516 for (; !Done && I != E; ++I) {
517 MachineInstr *NMI = I;
518 for (unsigned j = 0, ee = NMI->getNumOperands(); j != ee; ++j) {
519 MachineOperand &MO = NMI->getOperand(j);
Dan Gohman92dfe202007-09-14 20:33:02 +0000520 if (!MO.isRegister() || MO.getReg() != Reg)
Evan Chengb6ca4b32007-08-14 23:25:37 +0000521 continue;
522 if (MO.isUse())
523 FoundUse = true;
524 Done = true; // Stop after scanning all the operands of this MI.
525 }
526 }
527 if (!FoundUse) {
528 // Def is dead!
529 DefOp->setIsDead();
530 return true;
531 }
532 return false;
533}
534
Evan Cheng28bb4622007-07-11 19:17:18 +0000535/// UpdateKills - Track and update kill info. If a MI reads a register that is
536/// marked kill, then it must be due to register reuse. Transfer the kill info
537/// over.
538static void UpdateKills(MachineInstr &MI, BitVector &RegKills,
539 std::vector<MachineOperand*> &KillOps) {
Chris Lattner749c6f62008-01-07 07:27:27 +0000540 const TargetInstrDesc &TID = MI.getDesc();
Evan Cheng28bb4622007-07-11 19:17:18 +0000541 for (unsigned i = 0, e = MI.getNumOperands(); i != e; ++i) {
542 MachineOperand &MO = MI.getOperand(i);
Dan Gohman92dfe202007-09-14 20:33:02 +0000543 if (!MO.isRegister() || !MO.isUse())
Evan Cheng28bb4622007-07-11 19:17:18 +0000544 continue;
545 unsigned Reg = MO.getReg();
546 if (Reg == 0)
547 continue;
548
549 if (RegKills[Reg]) {
550 // That can't be right. Register is killed but not re-defined and it's
551 // being reused. Let's fix that.
Chris Lattnerf7382302007-12-30 21:56:09 +0000552 KillOps[Reg]->setIsKill(false);
Evan Cheng39c883c2007-12-11 23:36:57 +0000553 KillOps[Reg] = NULL;
554 RegKills.reset(Reg);
Chris Lattner749c6f62008-01-07 07:27:27 +0000555 if (i < TID.getNumOperands() &&
556 TID.getOperandConstraint(i, TOI::TIED_TO) == -1)
Evan Cheng28bb4622007-07-11 19:17:18 +0000557 // Unless it's a two-address operand, this is the new kill.
558 MO.setIsKill();
559 }
Evan Cheng28bb4622007-07-11 19:17:18 +0000560 if (MO.isKill()) {
561 RegKills.set(Reg);
562 KillOps[Reg] = &MO;
563 }
564 }
565
566 for (unsigned i = 0, e = MI.getNumOperands(); i != e; ++i) {
567 const MachineOperand &MO = MI.getOperand(i);
Dan Gohman92dfe202007-09-14 20:33:02 +0000568 if (!MO.isRegister() || !MO.isDef())
Evan Cheng28bb4622007-07-11 19:17:18 +0000569 continue;
570 unsigned Reg = MO.getReg();
571 RegKills.reset(Reg);
572 KillOps[Reg] = NULL;
573 }
574}
575
576
Chris Lattner7fb64342004-10-01 19:04:51 +0000577// ReusedOp - For each reused operand, we keep track of a bit of information, in
578// case we need to rollback upon processing a new operand. See comments below.
579namespace {
580 struct ReusedOp {
581 // The MachineInstr operand that reused an available value.
582 unsigned Operand;
Misha Brukmanedf128a2005-04-21 22:36:52 +0000583
Evan Cheng549f27d32007-08-13 23:45:17 +0000584 // StackSlotOrReMat - The spill slot or remat id of the value being reused.
585 unsigned StackSlotOrReMat;
Misha Brukmanedf128a2005-04-21 22:36:52 +0000586
Chris Lattner7fb64342004-10-01 19:04:51 +0000587 // PhysRegReused - The physical register the value was available in.
588 unsigned PhysRegReused;
Misha Brukmanedf128a2005-04-21 22:36:52 +0000589
Chris Lattner7fb64342004-10-01 19:04:51 +0000590 // AssignedPhysReg - The physreg that was assigned for use by the reload.
591 unsigned AssignedPhysReg;
Chris Lattner8a61a752005-10-06 17:19:06 +0000592
593 // VirtReg - The virtual register itself.
594 unsigned VirtReg;
Misha Brukmanedf128a2005-04-21 22:36:52 +0000595
Chris Lattner8a61a752005-10-06 17:19:06 +0000596 ReusedOp(unsigned o, unsigned ss, unsigned prr, unsigned apr,
597 unsigned vreg)
Evan Cheng90a43c32007-08-15 20:20:34 +0000598 : Operand(o), StackSlotOrReMat(ss), PhysRegReused(prr),
599 AssignedPhysReg(apr), VirtReg(vreg) {}
Chris Lattner7fb64342004-10-01 19:04:51 +0000600 };
Chris Lattner540fec62006-02-25 01:51:33 +0000601
602 /// ReuseInfo - This maintains a collection of ReuseOp's for each operand that
603 /// is reused instead of reloaded.
Chris Lattnerf8c68f62006-06-28 22:17:39 +0000604 class VISIBILITY_HIDDEN ReuseInfo {
Chris Lattner540fec62006-02-25 01:51:33 +0000605 MachineInstr &MI;
606 std::vector<ReusedOp> Reuses;
Evan Cheng957840b2007-02-21 02:22:03 +0000607 BitVector PhysRegsClobbered;
Chris Lattner540fec62006-02-25 01:51:33 +0000608 public:
Dan Gohman6f0d0242008-02-10 18:45:23 +0000609 ReuseInfo(MachineInstr &mi, const TargetRegisterInfo *tri) : MI(mi) {
610 PhysRegsClobbered.resize(tri->getNumRegs());
Evan Chenge077ef62006-11-04 00:21:55 +0000611 }
Chris Lattner540fec62006-02-25 01:51:33 +0000612
613 bool hasReuses() const {
614 return !Reuses.empty();
615 }
616
617 /// addReuse - If we choose to reuse a virtual register that is already
618 /// available instead of reloading it, remember that we did so.
Evan Cheng549f27d32007-08-13 23:45:17 +0000619 void addReuse(unsigned OpNo, unsigned StackSlotOrReMat,
Chris Lattner540fec62006-02-25 01:51:33 +0000620 unsigned PhysRegReused, unsigned AssignedPhysReg,
621 unsigned VirtReg) {
622 // If the reload is to the assigned register anyway, no undo will be
623 // required.
624 if (PhysRegReused == AssignedPhysReg) return;
625
626 // Otherwise, remember this.
Evan Cheng549f27d32007-08-13 23:45:17 +0000627 Reuses.push_back(ReusedOp(OpNo, StackSlotOrReMat, PhysRegReused,
Chris Lattner540fec62006-02-25 01:51:33 +0000628 AssignedPhysReg, VirtReg));
629 }
Evan Chenge077ef62006-11-04 00:21:55 +0000630
631 void markClobbered(unsigned PhysReg) {
Evan Cheng957840b2007-02-21 02:22:03 +0000632 PhysRegsClobbered.set(PhysReg);
Evan Chenge077ef62006-11-04 00:21:55 +0000633 }
634
635 bool isClobbered(unsigned PhysReg) const {
Evan Cheng957840b2007-02-21 02:22:03 +0000636 return PhysRegsClobbered.test(PhysReg);
Evan Chenge077ef62006-11-04 00:21:55 +0000637 }
Chris Lattner540fec62006-02-25 01:51:33 +0000638
639 /// GetRegForReload - We are about to emit a reload into PhysReg. If there
640 /// is some other operand that is using the specified register, either pick
641 /// a new register to use, or evict the previous reload and use this reg.
642 unsigned GetRegForReload(unsigned PhysReg, MachineInstr *MI,
643 AvailableSpills &Spills,
Evan Chengfff3e192007-08-14 09:11:18 +0000644 std::vector<MachineInstr*> &MaybeDeadStores,
Evan Cheng28bb4622007-07-11 19:17:18 +0000645 SmallSet<unsigned, 8> &Rejected,
646 BitVector &RegKills,
Evan Cheng549f27d32007-08-13 23:45:17 +0000647 std::vector<MachineOperand*> &KillOps,
648 VirtRegMap &VRM) {
Owen Andersonf6372aa2008-01-01 21:11:32 +0000649 const TargetInstrInfo* TII = MI->getParent()->getParent()->getTarget()
650 .getInstrInfo();
651
Chris Lattner540fec62006-02-25 01:51:33 +0000652 if (Reuses.empty()) return PhysReg; // This is most often empty.
653
654 for (unsigned ro = 0, e = Reuses.size(); ro != e; ++ro) {
655 ReusedOp &Op = Reuses[ro];
656 // If we find some other reuse that was supposed to use this register
657 // exactly for its reload, we can change this reload to use ITS reload
Evan Cheng3c82cab2007-01-19 22:40:14 +0000658 // register. That is, unless its reload register has already been
659 // considered and subsequently rejected because it has also been reused
660 // by another operand.
661 if (Op.PhysRegReused == PhysReg &&
662 Rejected.count(Op.AssignedPhysReg) == 0) {
Chris Lattner540fec62006-02-25 01:51:33 +0000663 // Yup, use the reload register that we didn't use before.
Evan Cheng3c82cab2007-01-19 22:40:14 +0000664 unsigned NewReg = Op.AssignedPhysReg;
665 Rejected.insert(PhysReg);
Evan Cheng28bb4622007-07-11 19:17:18 +0000666 return GetRegForReload(NewReg, MI, Spills, MaybeDeadStores, Rejected,
Evan Cheng549f27d32007-08-13 23:45:17 +0000667 RegKills, KillOps, VRM);
Chris Lattner540fec62006-02-25 01:51:33 +0000668 } else {
669 // Otherwise, we might also have a problem if a previously reused
670 // value aliases the new register. If so, codegen the previous reload
671 // and use this one.
672 unsigned PRRU = Op.PhysRegReused;
Dan Gohman6f0d0242008-02-10 18:45:23 +0000673 const TargetRegisterInfo *TRI = Spills.getRegInfo();
674 if (TRI->areAliases(PRRU, PhysReg)) {
Chris Lattner540fec62006-02-25 01:51:33 +0000675 // Okay, we found out that an alias of a reused register
676 // was used. This isn't good because it means we have
677 // to undo a previous reuse.
678 MachineBasicBlock *MBB = MI->getParent();
679 const TargetRegisterClass *AliasRC =
Chris Lattner84bc5422007-12-31 04:13:23 +0000680 MBB->getParent()->getRegInfo().getRegClass(Op.VirtReg);
Chris Lattner28bad082006-02-25 02:17:31 +0000681
682 // Copy Op out of the vector and remove it, we're going to insert an
683 // explicit load for it.
684 ReusedOp NewOp = Op;
685 Reuses.erase(Reuses.begin()+ro);
686
687 // Ok, we're going to try to reload the assigned physreg into the
688 // slot that we were supposed to in the first place. However, that
689 // register could hold a reuse. Check to see if it conflicts or
690 // would prefer us to use a different register.
691 unsigned NewPhysReg = GetRegForReload(NewOp.AssignedPhysReg,
Evan Cheng28bb4622007-07-11 19:17:18 +0000692 MI, Spills, MaybeDeadStores,
Evan Cheng549f27d32007-08-13 23:45:17 +0000693 Rejected, RegKills, KillOps, VRM);
Chris Lattner28bad082006-02-25 02:17:31 +0000694
Evan Cheng549f27d32007-08-13 23:45:17 +0000695 if (NewOp.StackSlotOrReMat > VirtRegMap::MAX_STACK_SLOT) {
Dan Gohman6f0d0242008-02-10 18:45:23 +0000696 TRI->reMaterialize(*MBB, MI, NewPhysReg,
Evan Cheng549f27d32007-08-13 23:45:17 +0000697 VRM.getReMaterializedMI(NewOp.VirtReg));
698 ++NumReMats;
699 } else {
Owen Andersonf6372aa2008-01-01 21:11:32 +0000700 TII->loadRegFromStackSlot(*MBB, MI, NewPhysReg,
Evan Cheng549f27d32007-08-13 23:45:17 +0000701 NewOp.StackSlotOrReMat, AliasRC);
Evan Chengfff3e192007-08-14 09:11:18 +0000702 // Any stores to this stack slot are not dead anymore.
703 MaybeDeadStores[NewOp.StackSlotOrReMat] = NULL;
Evan Cheng549f27d32007-08-13 23:45:17 +0000704 ++NumLoads;
705 }
Chris Lattner28bad082006-02-25 02:17:31 +0000706 Spills.ClobberPhysReg(NewPhysReg);
707 Spills.ClobberPhysReg(NewOp.PhysRegReused);
Chris Lattner540fec62006-02-25 01:51:33 +0000708
Chris Lattnere53f4a02006-05-04 17:52:23 +0000709 MI->getOperand(NewOp.Operand).setReg(NewPhysReg);
Chris Lattner540fec62006-02-25 01:51:33 +0000710
Evan Cheng549f27d32007-08-13 23:45:17 +0000711 Spills.addAvailable(NewOp.StackSlotOrReMat, MI, NewPhysReg);
Evan Cheng28bb4622007-07-11 19:17:18 +0000712 MachineBasicBlock::iterator MII = MI;
713 --MII;
714 UpdateKills(*MII, RegKills, KillOps);
715 DOUT << '\t' << *MII;
Chris Lattner540fec62006-02-25 01:51:33 +0000716
Bill Wendlingb2b9c202006-11-17 02:09:07 +0000717 DOUT << "Reuse undone!\n";
Chris Lattner540fec62006-02-25 01:51:33 +0000718 --NumReused;
Chris Lattner28bad082006-02-25 02:17:31 +0000719
720 // Finally, PhysReg is now available, go ahead and use it.
Chris Lattner540fec62006-02-25 01:51:33 +0000721 return PhysReg;
722 }
723 }
724 }
725 return PhysReg;
726 }
Evan Cheng3c82cab2007-01-19 22:40:14 +0000727
728 /// GetRegForReload - Helper for the above GetRegForReload(). Add a
729 /// 'Rejected' set to remember which registers have been considered and
730 /// rejected for the reload. This avoids infinite looping in case like
731 /// this:
732 /// t1 := op t2, t3
733 /// t2 <- assigned r0 for use by the reload but ended up reuse r1
734 /// t3 <- assigned r1 for use by the reload but ended up reuse r0
735 /// t1 <- desires r1
736 /// sees r1 is taken by t2, tries t2's reload register r0
737 /// sees r0 is taken by t3, tries t3's reload register r1
738 /// sees r1 is taken by t2, tries t2's reload register r0 ...
739 unsigned GetRegForReload(unsigned PhysReg, MachineInstr *MI,
740 AvailableSpills &Spills,
Evan Chengfff3e192007-08-14 09:11:18 +0000741 std::vector<MachineInstr*> &MaybeDeadStores,
Evan Cheng28bb4622007-07-11 19:17:18 +0000742 BitVector &RegKills,
Evan Cheng549f27d32007-08-13 23:45:17 +0000743 std::vector<MachineOperand*> &KillOps,
744 VirtRegMap &VRM) {
Chris Lattner08a4d5a2007-01-23 00:59:48 +0000745 SmallSet<unsigned, 8> Rejected;
Evan Cheng28bb4622007-07-11 19:17:18 +0000746 return GetRegForReload(PhysReg, MI, Spills, MaybeDeadStores, Rejected,
Evan Cheng549f27d32007-08-13 23:45:17 +0000747 RegKills, KillOps, VRM);
Evan Cheng3c82cab2007-01-19 22:40:14 +0000748 }
Chris Lattner540fec62006-02-25 01:51:33 +0000749 };
Chris Lattner7fb64342004-10-01 19:04:51 +0000750}
Chris Lattner8c4d88d2004-09-30 01:54:45 +0000751
Evan Cheng66f71632007-10-19 21:23:22 +0000752/// PrepForUnfoldOpti - Turn a store folding instruction into a load folding
753/// instruction. e.g.
754/// xorl %edi, %eax
755/// movl %eax, -32(%ebp)
756/// movl -36(%ebp), %eax
757/// orl %eax, -32(%ebp)
758/// ==>
759/// xorl %edi, %eax
760/// orl -36(%ebp), %eax
761/// mov %eax, -32(%ebp)
762/// This enables unfolding optimization for a subsequent instruction which will
763/// also eliminate the newly introduced store instruction.
764bool LocalSpiller::PrepForUnfoldOpti(MachineBasicBlock &MBB,
765 MachineBasicBlock::iterator &MII,
766 std::vector<MachineInstr*> &MaybeDeadStores,
767 AvailableSpills &Spills,
768 BitVector &RegKills,
769 std::vector<MachineOperand*> &KillOps,
770 VirtRegMap &VRM) {
771 MachineFunction &MF = *MBB.getParent();
772 MachineInstr &MI = *MII;
773 unsigned UnfoldedOpc = 0;
774 unsigned UnfoldPR = 0;
775 unsigned UnfoldVR = 0;
776 int FoldedSS = VirtRegMap::NO_STACK_SLOT;
777 VirtRegMap::MI2VirtMapTy::const_iterator I, End;
778 for (tie(I, End) = VRM.getFoldedVirts(&MI); I != End; ++I) {
779 // Only transform a MI that folds a single register.
780 if (UnfoldedOpc)
781 return false;
782 UnfoldVR = I->second.first;
783 VirtRegMap::ModRef MR = I->second.second;
784 if (VRM.isAssignedReg(UnfoldVR))
785 continue;
786 // If this reference is not a use, any previous store is now dead.
787 // Otherwise, the store to this stack slot is not dead anymore.
788 FoldedSS = VRM.getStackSlot(UnfoldVR);
789 MachineInstr* DeadStore = MaybeDeadStores[FoldedSS];
790 if (DeadStore && (MR & VirtRegMap::isModRef)) {
791 unsigned PhysReg = Spills.getSpillSlotOrReMatPhysReg(FoldedSS);
792 if (!PhysReg ||
793 DeadStore->findRegisterUseOperandIdx(PhysReg, true) == -1)
794 continue;
795 UnfoldPR = PhysReg;
Owen Anderson6425f8b2008-01-07 01:35:56 +0000796 UnfoldedOpc = TII->getOpcodeAfterMemoryUnfold(MI.getOpcode(),
Evan Cheng66f71632007-10-19 21:23:22 +0000797 false, true);
798 }
799 }
800
801 if (!UnfoldedOpc)
802 return false;
803
804 for (unsigned i = 0, e = MI.getNumOperands(); i != e; ++i) {
805 MachineOperand &MO = MI.getOperand(i);
806 if (!MO.isRegister() || MO.getReg() == 0 || !MO.isUse())
807 continue;
808 unsigned VirtReg = MO.getReg();
Dan Gohman6f0d0242008-02-10 18:45:23 +0000809 if (TargetRegisterInfo::isPhysicalRegister(VirtReg) || MO.getSubReg())
Evan Cheng66f71632007-10-19 21:23:22 +0000810 continue;
811 if (VRM.isAssignedReg(VirtReg)) {
812 unsigned PhysReg = VRM.getPhys(VirtReg);
Dan Gohman6f0d0242008-02-10 18:45:23 +0000813 if (PhysReg && TRI->regsOverlap(PhysReg, UnfoldPR))
Evan Cheng66f71632007-10-19 21:23:22 +0000814 return false;
815 } else if (VRM.isReMaterialized(VirtReg))
816 continue;
817 int SS = VRM.getStackSlot(VirtReg);
818 unsigned PhysReg = Spills.getSpillSlotOrReMatPhysReg(SS);
819 if (PhysReg) {
Dan Gohman6f0d0242008-02-10 18:45:23 +0000820 if (TRI->regsOverlap(PhysReg, UnfoldPR))
Evan Cheng66f71632007-10-19 21:23:22 +0000821 return false;
822 continue;
823 }
824 PhysReg = VRM.getPhys(VirtReg);
Dan Gohman6f0d0242008-02-10 18:45:23 +0000825 if (!TRI->regsOverlap(PhysReg, UnfoldPR))
Evan Cheng66f71632007-10-19 21:23:22 +0000826 continue;
827
828 // Ok, we'll need to reload the value into a register which makes
829 // it impossible to perform the store unfolding optimization later.
830 // Let's see if it is possible to fold the load if the store is
831 // unfolded. This allows us to perform the store unfolding
832 // optimization.
833 SmallVector<MachineInstr*, 4> NewMIs;
Owen Anderson6425f8b2008-01-07 01:35:56 +0000834 if (TII->unfoldMemoryOperand(MF, &MI, UnfoldVR, false, false, NewMIs)) {
Evan Cheng66f71632007-10-19 21:23:22 +0000835 assert(NewMIs.size() == 1);
836 MachineInstr *NewMI = NewMIs.back();
837 NewMIs.clear();
Evan Cheng81a03822007-11-17 00:40:40 +0000838 int Idx = NewMI->findRegisterUseOperandIdx(VirtReg);
839 assert(Idx != -1);
Evan Chengaee4af62007-12-02 08:30:39 +0000840 SmallVector<unsigned, 2> Ops;
841 Ops.push_back(Idx);
Evan Chengf2f8c2a2008-02-08 22:05:27 +0000842 MachineInstr *FoldedMI = TII->foldMemoryOperand(MF, NewMI, Ops, SS);
Evan Cheng66f71632007-10-19 21:23:22 +0000843 if (FoldedMI) {
Evan Chengcbfb9b22007-10-22 03:01:44 +0000844 if (!VRM.hasPhys(UnfoldVR))
Evan Cheng66f71632007-10-19 21:23:22 +0000845 VRM.assignVirt2Phys(UnfoldVR, UnfoldPR);
Evan Cheng66f71632007-10-19 21:23:22 +0000846 VRM.virtFolded(VirtReg, FoldedMI, VirtRegMap::isRef);
847 MII = MBB.insert(MII, FoldedMI);
Evan Chengcada2452007-11-28 01:28:46 +0000848 VRM.RemoveMachineInstrFromMaps(&MI);
Evan Cheng66f71632007-10-19 21:23:22 +0000849 MBB.erase(&MI);
850 return true;
851 }
852 delete NewMI;
853 }
854 }
855 return false;
856}
Chris Lattner7fb64342004-10-01 19:04:51 +0000857
Evan Cheng7277a7d2007-11-02 17:35:08 +0000858/// findSuperReg - Find the SubReg's super-register of given register class
859/// where its SubIdx sub-register is SubReg.
860static unsigned findSuperReg(const TargetRegisterClass *RC, unsigned SubReg,
Dan Gohman6f0d0242008-02-10 18:45:23 +0000861 unsigned SubIdx, const TargetRegisterInfo *TRI) {
Evan Cheng7277a7d2007-11-02 17:35:08 +0000862 for (TargetRegisterClass::iterator I = RC->begin(), E = RC->end();
863 I != E; ++I) {
864 unsigned Reg = *I;
Dan Gohman6f0d0242008-02-10 18:45:23 +0000865 if (TRI->getSubReg(Reg, SubIdx) == SubReg)
Evan Cheng7277a7d2007-11-02 17:35:08 +0000866 return Reg;
867 }
868 return 0;
869}
870
Evan Cheng81a03822007-11-17 00:40:40 +0000871/// SpillRegToStackSlot - Spill a register to a specified stack slot. Check if
872/// the last store to the same slot is now dead. If so, remove the last store.
873void LocalSpiller::SpillRegToStackSlot(MachineBasicBlock &MBB,
874 MachineBasicBlock::iterator &MII,
875 int Idx, unsigned PhysReg, int StackSlot,
876 const TargetRegisterClass *RC,
Evan Cheng35a3e4a2007-12-04 19:19:45 +0000877 bool isAvailable, MachineInstr *&LastStore,
Evan Cheng81a03822007-11-17 00:40:40 +0000878 AvailableSpills &Spills,
879 SmallSet<MachineInstr*, 4> &ReMatDefs,
880 BitVector &RegKills,
881 std::vector<MachineOperand*> &KillOps,
Evan Chenge4b39002007-12-03 21:31:55 +0000882 VirtRegMap &VRM) {
Owen Andersonf6372aa2008-01-01 21:11:32 +0000883 TII->storeRegToStackSlot(MBB, next(MII), PhysReg, true, StackSlot, RC);
Evan Cheng81a03822007-11-17 00:40:40 +0000884 DOUT << "Store:\t" << *next(MII);
885
886 // If there is a dead store to this stack slot, nuke it now.
887 if (LastStore) {
888 DOUT << "Removed dead store:\t" << *LastStore;
889 ++NumDSE;
890 SmallVector<unsigned, 2> KillRegs;
891 InvalidateKills(*LastStore, RegKills, KillOps, &KillRegs);
892 MachineBasicBlock::iterator PrevMII = LastStore;
893 bool CheckDef = PrevMII != MBB.begin();
894 if (CheckDef)
895 --PrevMII;
896 MBB.erase(LastStore);
Evan Chengcada2452007-11-28 01:28:46 +0000897 VRM.RemoveMachineInstrFromMaps(LastStore);
Evan Cheng81a03822007-11-17 00:40:40 +0000898 if (CheckDef) {
899 // Look at defs of killed registers on the store. Mark the defs
900 // as dead since the store has been deleted and they aren't
901 // being reused.
902 for (unsigned j = 0, ee = KillRegs.size(); j != ee; ++j) {
903 bool HasOtherDef = false;
904 if (InvalidateRegDef(PrevMII, *MII, KillRegs[j], HasOtherDef)) {
905 MachineInstr *DeadDef = PrevMII;
906 if (ReMatDefs.count(DeadDef) && !HasOtherDef) {
907 // FIXME: This assumes a remat def does not have side
908 // effects.
909 MBB.erase(DeadDef);
Evan Chengcada2452007-11-28 01:28:46 +0000910 VRM.RemoveMachineInstrFromMaps(DeadDef);
Evan Cheng81a03822007-11-17 00:40:40 +0000911 ++NumDRM;
912 }
913 }
914 }
915 }
916 }
917
Evan Chenge4b39002007-12-03 21:31:55 +0000918 LastStore = next(MII);
Evan Cheng81a03822007-11-17 00:40:40 +0000919
920 // If the stack slot value was previously available in some other
921 // register, change it now. Otherwise, make the register available,
922 // in PhysReg.
923 Spills.ModifyStackSlotOrReMat(StackSlot);
924 Spills.ClobberPhysReg(PhysReg);
Evan Cheng35a3e4a2007-12-04 19:19:45 +0000925 Spills.addAvailable(StackSlot, LastStore, PhysReg, isAvailable);
Evan Cheng81a03822007-11-17 00:40:40 +0000926 ++NumStores;
927}
928
Chris Lattner7fb64342004-10-01 19:04:51 +0000929/// rewriteMBB - Keep track of which spills are available even after the
Evan Cheng81a03822007-11-17 00:40:40 +0000930/// register allocator is done with them. If possible, avid reloading vregs.
Evan Cheng549f27d32007-08-13 23:45:17 +0000931void LocalSpiller::RewriteMBB(MachineBasicBlock &MBB, VirtRegMap &VRM) {
Bill Wendlingb2b9c202006-11-17 02:09:07 +0000932 DOUT << MBB.getBasicBlock()->getName() << ":\n";
Chris Lattner7fb64342004-10-01 19:04:51 +0000933
Evan Chengfff3e192007-08-14 09:11:18 +0000934 MachineFunction &MF = *MBB.getParent();
Owen Andersond10fd972007-12-31 06:32:00 +0000935
Chris Lattner66cf80f2006-02-03 23:13:58 +0000936 // Spills - Keep track of which spilled values are available in physregs so
937 // that we can choose to reuse the physregs instead of emitting reloads.
Dan Gohman6f0d0242008-02-10 18:45:23 +0000938 AvailableSpills Spills(TRI, TII);
Chris Lattner66cf80f2006-02-03 23:13:58 +0000939
Chris Lattner52b25db2004-10-01 19:47:12 +0000940 // MaybeDeadStores - When we need to write a value back into a stack slot,
941 // keep track of the inserted store. If the stack slot value is never read
942 // (because the value was used from some available register, for example), and
943 // subsequently stored to, the original store is dead. This map keeps track
944 // of inserted stores that are not used. If we see a subsequent store to the
945 // same stack slot, the original store is deleted.
Evan Chengfff3e192007-08-14 09:11:18 +0000946 std::vector<MachineInstr*> MaybeDeadStores;
947 MaybeDeadStores.resize(MF.getFrameInfo()->getObjectIndexEnd(), NULL);
Chris Lattner52b25db2004-10-01 19:47:12 +0000948
Evan Chengb6ca4b32007-08-14 23:25:37 +0000949 // ReMatDefs - These are rematerializable def MIs which are not deleted.
950 SmallSet<MachineInstr*, 4> ReMatDefs;
951
Evan Cheng0c40d722007-07-11 05:28:39 +0000952 // Keep track of kill information.
Dan Gohman6f0d0242008-02-10 18:45:23 +0000953 BitVector RegKills(TRI->getNumRegs());
Evan Cheng0c40d722007-07-11 05:28:39 +0000954 std::vector<MachineOperand*> KillOps;
Dan Gohman6f0d0242008-02-10 18:45:23 +0000955 KillOps.resize(TRI->getNumRegs(), NULL);
Evan Cheng0c40d722007-07-11 05:28:39 +0000956
Chris Lattner7fb64342004-10-01 19:04:51 +0000957 for (MachineBasicBlock::iterator MII = MBB.begin(), E = MBB.end();
958 MII != E; ) {
Chris Lattner7fb64342004-10-01 19:04:51 +0000959 MachineBasicBlock::iterator NextMII = MII; ++NextMII;
Evan Cheng0c40d722007-07-11 05:28:39 +0000960
Evan Cheng66f71632007-10-19 21:23:22 +0000961 VirtRegMap::MI2VirtMapTy::const_iterator I, End;
Evan Cheng0c40d722007-07-11 05:28:39 +0000962 bool Erased = false;
963 bool BackTracked = false;
Evan Cheng66f71632007-10-19 21:23:22 +0000964 if (PrepForUnfoldOpti(MBB, MII,
965 MaybeDeadStores, Spills, RegKills, KillOps, VRM))
966 NextMII = next(MII);
Chris Lattner7fb64342004-10-01 19:04:51 +0000967
Evan Cheng66f71632007-10-19 21:23:22 +0000968 MachineInstr &MI = *MII;
Chris Lattner749c6f62008-01-07 07:27:27 +0000969 const TargetInstrDesc &TID = MI.getDesc();
Evan Chenge077ef62006-11-04 00:21:55 +0000970
Evan Cheng0cbb1162007-11-29 01:06:25 +0000971 // Insert restores here if asked to.
972 if (VRM.isRestorePt(&MI)) {
973 std::vector<unsigned> &RestoreRegs = VRM.getRestorePtRestores(&MI);
974 for (unsigned i = 0, e = RestoreRegs.size(); i != e; ++i) {
975 unsigned VirtReg = RestoreRegs[i];
976 if (!VRM.getPreSplitReg(VirtReg))
977 continue; // Split interval spilled again.
978 unsigned Phys = VRM.getPhys(VirtReg);
Chris Lattner84bc5422007-12-31 04:13:23 +0000979 RegInfo->setPhysRegUsed(Phys);
Evan Cheng0cbb1162007-11-29 01:06:25 +0000980 if (VRM.isReMaterialized(VirtReg)) {
Dan Gohman6f0d0242008-02-10 18:45:23 +0000981 TRI->reMaterialize(MBB, &MI, Phys,
Evan Cheng0cbb1162007-11-29 01:06:25 +0000982 VRM.getReMaterializedMI(VirtReg));
983 ++NumReMats;
984 } else {
Chris Lattner84bc5422007-12-31 04:13:23 +0000985 const TargetRegisterClass* RC = RegInfo->getRegClass(VirtReg);
Owen Andersonf6372aa2008-01-01 21:11:32 +0000986 TII->loadRegFromStackSlot(MBB, &MI, Phys, VRM.getStackSlot(VirtReg),
Chris Lattner84bc5422007-12-31 04:13:23 +0000987 RC);
Evan Cheng0cbb1162007-11-29 01:06:25 +0000988 ++NumLoads;
989 }
990 // This invalidates Phys.
991 Spills.ClobberPhysReg(Phys);
992 UpdateKills(*prior(MII), RegKills, KillOps);
993 DOUT << '\t' << *prior(MII);
994 }
995 }
996
Evan Cheng81a03822007-11-17 00:40:40 +0000997 // Insert spills here if asked to.
Evan Chengcada2452007-11-28 01:28:46 +0000998 if (VRM.isSpillPt(&MI)) {
Evan Chengb50bb8c2007-12-05 08:16:32 +0000999 std::vector<std::pair<unsigned,bool> > &SpillRegs =
1000 VRM.getSpillPtSpills(&MI);
Evan Chengcada2452007-11-28 01:28:46 +00001001 for (unsigned i = 0, e = SpillRegs.size(); i != e; ++i) {
Evan Chengb50bb8c2007-12-05 08:16:32 +00001002 unsigned VirtReg = SpillRegs[i].first;
1003 bool isKill = SpillRegs[i].second;
Evan Chengcada2452007-11-28 01:28:46 +00001004 if (!VRM.getPreSplitReg(VirtReg))
1005 continue; // Split interval spilled again.
Chris Lattner84bc5422007-12-31 04:13:23 +00001006 const TargetRegisterClass *RC = RegInfo->getRegClass(VirtReg);
Evan Chengcada2452007-11-28 01:28:46 +00001007 unsigned Phys = VRM.getPhys(VirtReg);
1008 int StackSlot = VRM.getStackSlot(VirtReg);
Owen Andersonf6372aa2008-01-01 21:11:32 +00001009 TII->storeRegToStackSlot(MBB, next(MII), Phys, isKill, StackSlot, RC);
Evan Chengd64b5c82007-12-05 03:14:33 +00001010 MachineInstr *StoreMI = next(MII);
1011 DOUT << "Store:\t" << StoreMI;
1012 VRM.virtFolded(VirtReg, StoreMI, VirtRegMap::isMod);
Evan Chengcada2452007-11-28 01:28:46 +00001013 }
Evan Chenge4b39002007-12-03 21:31:55 +00001014 NextMII = next(MII);
Evan Cheng81a03822007-11-17 00:40:40 +00001015 }
1016
1017 /// ReusedOperands - Keep track of operand reuse in case we need to undo
1018 /// reuse.
Dan Gohman6f0d0242008-02-10 18:45:23 +00001019 ReuseInfo ReusedOperands(MI, TRI);
Chris Lattner7fb64342004-10-01 19:04:51 +00001020 // Process all of the spilled uses and all non spilled reg references.
1021 for (unsigned i = 0, e = MI.getNumOperands(); i != e; ++i) {
1022 MachineOperand &MO = MI.getOperand(i);
Chris Lattner50ea01e2005-09-09 20:29:51 +00001023 if (!MO.isRegister() || MO.getReg() == 0)
1024 continue; // Ignore non-register operands.
1025
Evan Cheng32dfbea2007-10-12 08:50:34 +00001026 unsigned VirtReg = MO.getReg();
Dan Gohman6f0d0242008-02-10 18:45:23 +00001027 if (TargetRegisterInfo::isPhysicalRegister(VirtReg)) {
Chris Lattner50ea01e2005-09-09 20:29:51 +00001028 // Ignore physregs for spilling, but remember that it is used by this
1029 // function.
Chris Lattner84bc5422007-12-31 04:13:23 +00001030 RegInfo->setPhysRegUsed(VirtReg);
Chris Lattner50ea01e2005-09-09 20:29:51 +00001031 continue;
1032 }
1033
Dan Gohman6f0d0242008-02-10 18:45:23 +00001034 assert(TargetRegisterInfo::isVirtualRegister(VirtReg) &&
Chris Lattner50ea01e2005-09-09 20:29:51 +00001035 "Not a virtual or a physical register?");
Evan Cheng70306f82007-12-03 09:58:48 +00001036
Evan Chengc498b022007-11-14 07:59:08 +00001037 unsigned SubIdx = MO.getSubReg();
Evan Cheng549f27d32007-08-13 23:45:17 +00001038 if (VRM.isAssignedReg(VirtReg)) {
Chris Lattner50ea01e2005-09-09 20:29:51 +00001039 // This virtual register was assigned a physreg!
1040 unsigned Phys = VRM.getPhys(VirtReg);
Chris Lattner84bc5422007-12-31 04:13:23 +00001041 RegInfo->setPhysRegUsed(Phys);
Evan Chenge077ef62006-11-04 00:21:55 +00001042 if (MO.isDef())
1043 ReusedOperands.markClobbered(Phys);
Dan Gohman6f0d0242008-02-10 18:45:23 +00001044 unsigned RReg = SubIdx ? TRI->getSubReg(Phys, SubIdx) : Phys;
Evan Cheng32dfbea2007-10-12 08:50:34 +00001045 MI.getOperand(i).setReg(RReg);
Chris Lattner50ea01e2005-09-09 20:29:51 +00001046 continue;
1047 }
1048
1049 // This virtual register is now known to be a spilled value.
1050 if (!MO.isUse())
1051 continue; // Handle defs in the loop below (handle use&def here though)
Chris Lattner7fb64342004-10-01 19:04:51 +00001052
Evan Cheng549f27d32007-08-13 23:45:17 +00001053 bool DoReMat = VRM.isReMaterialized(VirtReg);
1054 int SSorRMId = DoReMat
1055 ? VRM.getReMatId(VirtReg) : VRM.getStackSlot(VirtReg);
Evan Chengdc6be192007-08-14 05:42:54 +00001056 int ReuseSlot = SSorRMId;
Chris Lattner7fb64342004-10-01 19:04:51 +00001057
Chris Lattner50ea01e2005-09-09 20:29:51 +00001058 // Check to see if this stack slot is available.
Evan Chengdc6be192007-08-14 05:42:54 +00001059 unsigned PhysReg = Spills.getSpillSlotOrReMatPhysReg(SSorRMId);
Evan Cheng32dfbea2007-10-12 08:50:34 +00001060
1061 // If this is a sub-register use, make sure the reuse register is in the
1062 // right register class. For example, for x86 not all of the 32-bit
1063 // registers have accessible sub-registers.
1064 // Similarly so for EXTRACT_SUBREG. Consider this:
1065 // EDI = op
1066 // MOV32_mr fi#1, EDI
1067 // ...
1068 // = EXTRACT_SUBREG fi#1
1069 // fi#1 is available in EDI, but it cannot be reused because it's not in
1070 // the right register file.
1071 if (PhysReg &&
Evan Chengc498b022007-11-14 07:59:08 +00001072 (SubIdx || MI.getOpcode() == TargetInstrInfo::EXTRACT_SUBREG)) {
Chris Lattner84bc5422007-12-31 04:13:23 +00001073 const TargetRegisterClass* RC = RegInfo->getRegClass(VirtReg);
Evan Cheng32dfbea2007-10-12 08:50:34 +00001074 if (!RC->contains(PhysReg))
1075 PhysReg = 0;
1076 }
1077
Evan Chengdc6be192007-08-14 05:42:54 +00001078 if (PhysReg) {
Chris Lattner29268692006-09-05 02:12:02 +00001079 // This spilled operand might be part of a two-address operand. If this
1080 // is the case, then changing it will necessarily require changing the
1081 // def part of the instruction as well. However, in some cases, we
1082 // aren't allowed to modify the reused register. If none of these cases
1083 // apply, reuse it.
1084 bool CanReuse = true;
Chris Lattner749c6f62008-01-07 07:27:27 +00001085 int ti = TID.getOperandConstraint(i, TOI::TIED_TO);
Evan Cheng360c2dd2006-11-01 23:06:55 +00001086 if (ti != -1 &&
Dan Gohman92dfe202007-09-14 20:33:02 +00001087 MI.getOperand(ti).isRegister() &&
Evan Cheng360c2dd2006-11-01 23:06:55 +00001088 MI.getOperand(ti).getReg() == VirtReg) {
Chris Lattner29268692006-09-05 02:12:02 +00001089 // Okay, we have a two address operand. We can reuse this physreg as
Evan Cheng3c82cab2007-01-19 22:40:14 +00001090 // long as we are allowed to clobber the value and there isn't an
1091 // earlier def that has already clobbered the physreg.
Evan Chengdc6be192007-08-14 05:42:54 +00001092 CanReuse = Spills.canClobberPhysReg(ReuseSlot) &&
Evan Chenge077ef62006-11-04 00:21:55 +00001093 !ReusedOperands.isClobbered(PhysReg);
Chris Lattner29268692006-09-05 02:12:02 +00001094 }
1095
1096 if (CanReuse) {
Chris Lattneraddc55a2006-04-28 01:46:50 +00001097 // If this stack slot value is already available, reuse it!
Evan Chengdc6be192007-08-14 05:42:54 +00001098 if (ReuseSlot > VirtRegMap::MAX_STACK_SLOT)
1099 DOUT << "Reusing RM#" << ReuseSlot-VirtRegMap::MAX_STACK_SLOT-1;
Evan Cheng2638e1a2007-03-20 08:13:50 +00001100 else
Evan Chengdc6be192007-08-14 05:42:54 +00001101 DOUT << "Reusing SS#" << ReuseSlot;
Evan Cheng2638e1a2007-03-20 08:13:50 +00001102 DOUT << " from physreg "
Dan Gohman6f0d0242008-02-10 18:45:23 +00001103 << TRI->getName(PhysReg) << " for vreg"
Bill Wendlingb2b9c202006-11-17 02:09:07 +00001104 << VirtReg <<" instead of reloading into physreg "
Dan Gohman6f0d0242008-02-10 18:45:23 +00001105 << TRI->getName(VRM.getPhys(VirtReg)) << "\n";
1106 unsigned RReg = SubIdx ? TRI->getSubReg(PhysReg, SubIdx) : PhysReg;
Evan Cheng32dfbea2007-10-12 08:50:34 +00001107 MI.getOperand(i).setReg(RReg);
Chris Lattneraddc55a2006-04-28 01:46:50 +00001108
1109 // The only technical detail we have is that we don't know that
1110 // PhysReg won't be clobbered by a reloaded stack slot that occurs
1111 // later in the instruction. In particular, consider 'op V1, V2'.
1112 // If V1 is available in physreg R0, we would choose to reuse it
1113 // here, instead of reloading it into the register the allocator
1114 // indicated (say R1). However, V2 might have to be reloaded
1115 // later, and it might indicate that it needs to live in R0. When
1116 // this occurs, we need to have information available that
1117 // indicates it is safe to use R1 for the reload instead of R0.
1118 //
1119 // To further complicate matters, we might conflict with an alias,
1120 // or R0 and R1 might not be compatible with each other. In this
1121 // case, we actually insert a reload for V1 in R1, ensuring that
1122 // we can get at R0 or its alias.
Evan Chengdc6be192007-08-14 05:42:54 +00001123 ReusedOperands.addReuse(i, ReuseSlot, PhysReg,
Chris Lattneraddc55a2006-04-28 01:46:50 +00001124 VRM.getPhys(VirtReg), VirtReg);
Evan Chenge077ef62006-11-04 00:21:55 +00001125 if (ti != -1)
1126 // Only mark it clobbered if this is a use&def operand.
1127 ReusedOperands.markClobbered(PhysReg);
Chris Lattneraddc55a2006-04-28 01:46:50 +00001128 ++NumReused;
Evan Chengfff3e192007-08-14 09:11:18 +00001129
1130 if (MI.getOperand(i).isKill() &&
1131 ReuseSlot <= VirtRegMap::MAX_STACK_SLOT) {
1132 // This was the last use and the spilled value is still available
1133 // for reuse. That means the spill was unnecessary!
1134 MachineInstr* DeadStore = MaybeDeadStores[ReuseSlot];
1135 if (DeadStore) {
1136 DOUT << "Removed dead store:\t" << *DeadStore;
1137 InvalidateKills(*DeadStore, RegKills, KillOps);
Evan Chengcada2452007-11-28 01:28:46 +00001138 VRM.RemoveMachineInstrFromMaps(DeadStore);
Evan Cheng66f71632007-10-19 21:23:22 +00001139 MBB.erase(DeadStore);
Evan Chengfff3e192007-08-14 09:11:18 +00001140 MaybeDeadStores[ReuseSlot] = NULL;
1141 ++NumDSE;
1142 }
1143 }
Chris Lattneraddc55a2006-04-28 01:46:50 +00001144 continue;
Evan Cheng32dfbea2007-10-12 08:50:34 +00001145 } // CanReuse
Chris Lattneraddc55a2006-04-28 01:46:50 +00001146
1147 // Otherwise we have a situation where we have a two-address instruction
1148 // whose mod/ref operand needs to be reloaded. This reload is already
1149 // available in some register "PhysReg", but if we used PhysReg as the
1150 // operand to our 2-addr instruction, the instruction would modify
1151 // PhysReg. This isn't cool if something later uses PhysReg and expects
1152 // to get its initial value.
Chris Lattner50ea01e2005-09-09 20:29:51 +00001153 //
Chris Lattneraddc55a2006-04-28 01:46:50 +00001154 // To avoid this problem, and to avoid doing a load right after a store,
1155 // we emit a copy from PhysReg into the designated register for this
1156 // operand.
1157 unsigned DesignatedReg = VRM.getPhys(VirtReg);
1158 assert(DesignatedReg && "Must map virtreg to physreg!");
1159
1160 // Note that, if we reused a register for a previous operand, the
1161 // register we want to reload into might not actually be
1162 // available. If this occurs, use the register indicated by the
1163 // reuser.
1164 if (ReusedOperands.hasReuses())
1165 DesignatedReg = ReusedOperands.GetRegForReload(DesignatedReg, &MI,
Evan Cheng549f27d32007-08-13 23:45:17 +00001166 Spills, MaybeDeadStores, RegKills, KillOps, VRM);
Chris Lattneraddc55a2006-04-28 01:46:50 +00001167
Chris Lattnerba1fc3d2006-04-28 04:43:18 +00001168 // If the mapped designated register is actually the physreg we have
1169 // incoming, we don't need to inserted a dead copy.
1170 if (DesignatedReg == PhysReg) {
1171 // If this stack slot value is already available, reuse it!
Evan Chengdc6be192007-08-14 05:42:54 +00001172 if (ReuseSlot > VirtRegMap::MAX_STACK_SLOT)
1173 DOUT << "Reusing RM#" << ReuseSlot-VirtRegMap::MAX_STACK_SLOT-1;
Evan Cheng2638e1a2007-03-20 08:13:50 +00001174 else
Evan Chengdc6be192007-08-14 05:42:54 +00001175 DOUT << "Reusing SS#" << ReuseSlot;
Dan Gohman6f0d0242008-02-10 18:45:23 +00001176 DOUT << " from physreg " << TRI->getName(PhysReg) << " for vreg"
Bill Wendlingb2b9c202006-11-17 02:09:07 +00001177 << VirtReg
1178 << " instead of reloading into same physreg.\n";
Dan Gohman6f0d0242008-02-10 18:45:23 +00001179 unsigned RReg = SubIdx ? TRI->getSubReg(PhysReg, SubIdx) : PhysReg;
Evan Cheng32dfbea2007-10-12 08:50:34 +00001180 MI.getOperand(i).setReg(RReg);
Evan Cheng7277a7d2007-11-02 17:35:08 +00001181 ReusedOperands.markClobbered(RReg);
Chris Lattnerba1fc3d2006-04-28 04:43:18 +00001182 ++NumReused;
1183 continue;
1184 }
1185
Chris Lattner84bc5422007-12-31 04:13:23 +00001186 const TargetRegisterClass* RC = RegInfo->getRegClass(VirtReg);
1187 RegInfo->setPhysRegUsed(DesignatedReg);
Evan Chenge077ef62006-11-04 00:21:55 +00001188 ReusedOperands.markClobbered(DesignatedReg);
Owen Andersond10fd972007-12-31 06:32:00 +00001189 TII->copyRegToReg(MBB, &MI, DesignatedReg, PhysReg, RC, RC);
Evan Chengde4e9422007-02-25 09:51:27 +00001190
Evan Cheng6b448092007-03-02 08:52:00 +00001191 MachineInstr *CopyMI = prior(MII);
Evan Cheng0c40d722007-07-11 05:28:39 +00001192 UpdateKills(*CopyMI, RegKills, KillOps);
Evan Chengde4e9422007-02-25 09:51:27 +00001193
Chris Lattneraddc55a2006-04-28 01:46:50 +00001194 // This invalidates DesignatedReg.
1195 Spills.ClobberPhysReg(DesignatedReg);
1196
Evan Chengdc6be192007-08-14 05:42:54 +00001197 Spills.addAvailable(ReuseSlot, &MI, DesignatedReg);
Evan Cheng32dfbea2007-10-12 08:50:34 +00001198 unsigned RReg =
Dan Gohman6f0d0242008-02-10 18:45:23 +00001199 SubIdx ? TRI->getSubReg(DesignatedReg, SubIdx) : DesignatedReg;
Evan Cheng32dfbea2007-10-12 08:50:34 +00001200 MI.getOperand(i).setReg(RReg);
Bill Wendlingb2b9c202006-11-17 02:09:07 +00001201 DOUT << '\t' << *prior(MII);
Chris Lattner50ea01e2005-09-09 20:29:51 +00001202 ++NumReused;
1203 continue;
Evan Cheng66f71632007-10-19 21:23:22 +00001204 } // if (PhysReg)
Chris Lattner50ea01e2005-09-09 20:29:51 +00001205
1206 // Otherwise, reload it and remember that we have it.
1207 PhysReg = VRM.getPhys(VirtReg);
Chris Lattner172c3622006-01-04 06:47:48 +00001208 assert(PhysReg && "Must map virtreg to physreg!");
Chris Lattner7fb64342004-10-01 19:04:51 +00001209
Chris Lattner50ea01e2005-09-09 20:29:51 +00001210 // Note that, if we reused a register for a previous operand, the
1211 // register we want to reload into might not actually be
1212 // available. If this occurs, use the register indicated by the
1213 // reuser.
Chris Lattner540fec62006-02-25 01:51:33 +00001214 if (ReusedOperands.hasReuses())
1215 PhysReg = ReusedOperands.GetRegForReload(PhysReg, &MI,
Evan Cheng549f27d32007-08-13 23:45:17 +00001216 Spills, MaybeDeadStores, RegKills, KillOps, VRM);
Chris Lattner540fec62006-02-25 01:51:33 +00001217
Chris Lattner84bc5422007-12-31 04:13:23 +00001218 RegInfo->setPhysRegUsed(PhysReg);
Evan Chenge077ef62006-11-04 00:21:55 +00001219 ReusedOperands.markClobbered(PhysReg);
Evan Cheng549f27d32007-08-13 23:45:17 +00001220 if (DoReMat) {
Dan Gohman6f0d0242008-02-10 18:45:23 +00001221 TRI->reMaterialize(MBB, &MI, PhysReg, VRM.getReMaterializedMI(VirtReg));
Evan Cheng91935142007-04-04 07:40:01 +00001222 ++NumReMats;
1223 } else {
Chris Lattner84bc5422007-12-31 04:13:23 +00001224 const TargetRegisterClass* RC = RegInfo->getRegClass(VirtReg);
Owen Andersonf6372aa2008-01-01 21:11:32 +00001225 TII->loadRegFromStackSlot(MBB, &MI, PhysReg, SSorRMId, RC);
Evan Cheng91935142007-04-04 07:40:01 +00001226 ++NumLoads;
1227 }
Chris Lattner50ea01e2005-09-09 20:29:51 +00001228 // This invalidates PhysReg.
Chris Lattner66cf80f2006-02-03 23:13:58 +00001229 Spills.ClobberPhysReg(PhysReg);
Chris Lattner50ea01e2005-09-09 20:29:51 +00001230
1231 // Any stores to this stack slot are not dead anymore.
Evan Cheng549f27d32007-08-13 23:45:17 +00001232 if (!DoReMat)
Evan Chengfff3e192007-08-14 09:11:18 +00001233 MaybeDeadStores[SSorRMId] = NULL;
Evan Cheng549f27d32007-08-13 23:45:17 +00001234 Spills.addAvailable(SSorRMId, &MI, PhysReg);
Evan Chengde4e9422007-02-25 09:51:27 +00001235 // Assumes this is the last use. IsKill will be unset if reg is reused
1236 // unless it's a two-address operand.
Chris Lattner749c6f62008-01-07 07:27:27 +00001237 if (TID.getOperandConstraint(i, TOI::TIED_TO) == -1)
Evan Chengde4e9422007-02-25 09:51:27 +00001238 MI.getOperand(i).setIsKill();
Dan Gohman6f0d0242008-02-10 18:45:23 +00001239 unsigned RReg = SubIdx ? TRI->getSubReg(PhysReg, SubIdx) : PhysReg;
Evan Cheng32dfbea2007-10-12 08:50:34 +00001240 MI.getOperand(i).setReg(RReg);
Evan Cheng0c40d722007-07-11 05:28:39 +00001241 UpdateKills(*prior(MII), RegKills, KillOps);
Bill Wendlingb2b9c202006-11-17 02:09:07 +00001242 DOUT << '\t' << *prior(MII);
Chris Lattner8c4d88d2004-09-30 01:54:45 +00001243 }
1244
Bill Wendlingb2b9c202006-11-17 02:09:07 +00001245 DOUT << '\t' << MI;
Chris Lattner8c4d88d2004-09-30 01:54:45 +00001246
Evan Cheng81a03822007-11-17 00:40:40 +00001247
Chris Lattner7fb64342004-10-01 19:04:51 +00001248 // If we have folded references to memory operands, make sure we clear all
1249 // physical registers that may contain the value of the spilled virtual
1250 // register
Evan Cheng66f71632007-10-19 21:23:22 +00001251 SmallSet<int, 2> FoldedSS;
Chris Lattner8f1d6402005-01-14 15:54:24 +00001252 for (tie(I, End) = VRM.getFoldedVirts(&MI); I != End; ++I) {
Chris Lattnerbec6a9e2004-10-01 23:15:36 +00001253 unsigned VirtReg = I->second.first;
1254 VirtRegMap::ModRef MR = I->second.second;
Evan Cheng66f71632007-10-19 21:23:22 +00001255 DOUT << "Folded vreg: " << VirtReg << " MR: " << MR;
Evan Cheng81a03822007-11-17 00:40:40 +00001256
Chris Lattnercea86882005-09-19 06:56:21 +00001257 int SS = VRM.getStackSlot(VirtReg);
Evan Cheng81a03822007-11-17 00:40:40 +00001258 if (SS == VirtRegMap::NO_STACK_SLOT)
1259 continue;
Evan Cheng90a43c32007-08-15 20:20:34 +00001260 FoldedSS.insert(SS);
Bill Wendlingb2b9c202006-11-17 02:09:07 +00001261 DOUT << " - StackSlot: " << SS << "\n";
Chris Lattnercea86882005-09-19 06:56:21 +00001262
1263 // If this folded instruction is just a use, check to see if it's a
1264 // straight load from the virt reg slot.
1265 if ((MR & VirtRegMap::isRef) && !(MR & VirtRegMap::isMod)) {
1266 int FrameIdx;
Evan Cheng32dfbea2007-10-12 08:50:34 +00001267 unsigned DestReg = TII->isLoadFromStackSlot(&MI, FrameIdx);
1268 if (DestReg && FrameIdx == SS) {
1269 // If this spill slot is available, turn it into a copy (or nothing)
1270 // instead of leaving it as a load!
1271 if (unsigned InReg = Spills.getSpillSlotOrReMatPhysReg(SS)) {
1272 DOUT << "Promoted Load To Copy: " << MI;
1273 if (DestReg != InReg) {
Chris Lattner84bc5422007-12-31 04:13:23 +00001274 const TargetRegisterClass *RC = RegInfo->getRegClass(VirtReg);
Owen Andersond10fd972007-12-31 06:32:00 +00001275 TII->copyRegToReg(MBB, &MI, DestReg, InReg, RC, RC);
Evan Cheng32dfbea2007-10-12 08:50:34 +00001276 // Revisit the copy so we make sure to notice the effects of the
1277 // operation on the destreg (either needing to RA it if it's
1278 // virtual or needing to clobber any values if it's physical).
1279 NextMII = &MI;
1280 --NextMII; // backtrack to the copy.
1281 BackTracked = true;
Evan Cheng39c883c2007-12-11 23:36:57 +00001282 } else {
Evan Cheng32dfbea2007-10-12 08:50:34 +00001283 DOUT << "Removing now-noop copy: " << MI;
Evan Cheng39c883c2007-12-11 23:36:57 +00001284 // Unset last kill since it's being reused.
1285 InvalidateKill(InReg, RegKills, KillOps);
1286 }
Evan Chengde4e9422007-02-25 09:51:27 +00001287
Evan Chengcada2452007-11-28 01:28:46 +00001288 VRM.RemoveMachineInstrFromMaps(&MI);
Evan Cheng32dfbea2007-10-12 08:50:34 +00001289 MBB.erase(&MI);
1290 Erased = true;
1291 goto ProcessNextInst;
Chris Lattnercea86882005-09-19 06:56:21 +00001292 }
Evan Cheng7f566252007-10-13 02:50:24 +00001293 } else {
1294 unsigned PhysReg = Spills.getSpillSlotOrReMatPhysReg(SS);
1295 SmallVector<MachineInstr*, 4> NewMIs;
1296 if (PhysReg &&
Owen Anderson6425f8b2008-01-07 01:35:56 +00001297 TII->unfoldMemoryOperand(MF, &MI, PhysReg, false, false, NewMIs)) {
Evan Cheng7f566252007-10-13 02:50:24 +00001298 MBB.insert(MII, NewMIs[0]);
Evan Chengcada2452007-11-28 01:28:46 +00001299 VRM.RemoveMachineInstrFromMaps(&MI);
Evan Cheng7f566252007-10-13 02:50:24 +00001300 MBB.erase(&MI);
1301 Erased = true;
1302 --NextMII; // backtrack to the unfolded instruction.
1303 BackTracked = true;
1304 goto ProcessNextInst;
1305 }
Chris Lattnercea86882005-09-19 06:56:21 +00001306 }
1307 }
1308
1309 // If this reference is not a use, any previous store is now dead.
1310 // Otherwise, the store to this stack slot is not dead anymore.
Evan Chengfff3e192007-08-14 09:11:18 +00001311 MachineInstr* DeadStore = MaybeDeadStores[SS];
1312 if (DeadStore) {
Evan Cheng66f71632007-10-19 21:23:22 +00001313 bool isDead = !(MR & VirtRegMap::isRef);
Evan Cheng7f566252007-10-13 02:50:24 +00001314 MachineInstr *NewStore = NULL;
Evan Chengcbfb9b22007-10-22 03:01:44 +00001315 if (MR & VirtRegMap::isModRef) {
Evan Cheng7f566252007-10-13 02:50:24 +00001316 unsigned PhysReg = Spills.getSpillSlotOrReMatPhysReg(SS);
1317 SmallVector<MachineInstr*, 4> NewMIs;
Evan Cheng35a3e4a2007-12-04 19:19:45 +00001318 // We can reuse this physreg as long as we are allowed to clobber
Chris Lattner84bc5422007-12-31 04:13:23 +00001319 // the value and there isn't an earlier def that has already clobbered
1320 // the physreg.
Evan Cheng7f566252007-10-13 02:50:24 +00001321 if (PhysReg &&
Evan Cheng39c883c2007-12-11 23:36:57 +00001322 !TII->isStoreToStackSlot(&MI, SS) && // Not profitable!
Evan Cheng7f566252007-10-13 02:50:24 +00001323 DeadStore->findRegisterUseOperandIdx(PhysReg, true) != -1 &&
Owen Anderson6425f8b2008-01-07 01:35:56 +00001324 TII->unfoldMemoryOperand(MF, &MI, PhysReg, false, true, NewMIs)) {
Evan Cheng7f566252007-10-13 02:50:24 +00001325 MBB.insert(MII, NewMIs[0]);
1326 NewStore = NewMIs[1];
1327 MBB.insert(MII, NewStore);
Evan Chengcada2452007-11-28 01:28:46 +00001328 VRM.RemoveMachineInstrFromMaps(&MI);
Evan Cheng7f566252007-10-13 02:50:24 +00001329 MBB.erase(&MI);
1330 Erased = true;
1331 --NextMII;
1332 --NextMII; // backtrack to the unfolded instruction.
1333 BackTracked = true;
Evan Cheng66f71632007-10-19 21:23:22 +00001334 isDead = true;
1335 }
Evan Cheng7f566252007-10-13 02:50:24 +00001336 }
1337
1338 if (isDead) { // Previous store is dead.
Chris Lattnercea86882005-09-19 06:56:21 +00001339 // If we get here, the store is dead, nuke it now.
Evan Chengfff3e192007-08-14 09:11:18 +00001340 DOUT << "Removed dead store:\t" << *DeadStore;
1341 InvalidateKills(*DeadStore, RegKills, KillOps);
Evan Chengcada2452007-11-28 01:28:46 +00001342 VRM.RemoveMachineInstrFromMaps(DeadStore);
Evan Cheng7f566252007-10-13 02:50:24 +00001343 MBB.erase(DeadStore);
1344 if (!NewStore)
1345 ++NumDSE;
Chris Lattnercea86882005-09-19 06:56:21 +00001346 }
Evan Cheng7f566252007-10-13 02:50:24 +00001347
Evan Chengfff3e192007-08-14 09:11:18 +00001348 MaybeDeadStores[SS] = NULL;
Evan Cheng7f566252007-10-13 02:50:24 +00001349 if (NewStore) {
1350 // Treat this store as a spill merged into a copy. That makes the
1351 // stack slot value available.
1352 VRM.virtFolded(VirtReg, NewStore, VirtRegMap::isMod);
1353 goto ProcessNextInst;
1354 }
Chris Lattnercea86882005-09-19 06:56:21 +00001355 }
1356
1357 // If the spill slot value is available, and this is a new definition of
1358 // the value, the value is not available anymore.
1359 if (MR & VirtRegMap::isMod) {
Chris Lattner07cf1412006-02-03 00:36:31 +00001360 // Notice that the value in this stack slot has been modified.
Evan Cheng549f27d32007-08-13 23:45:17 +00001361 Spills.ModifyStackSlotOrReMat(SS);
Chris Lattnercd816392006-02-02 23:29:36 +00001362
1363 // If this is *just* a mod of the value, check to see if this is just a
1364 // store to the spill slot (i.e. the spill got merged into the copy). If
1365 // so, realize that the vreg is available now, and add the store to the
1366 // MaybeDeadStore info.
1367 int StackSlot;
1368 if (!(MR & VirtRegMap::isRef)) {
1369 if (unsigned SrcReg = TII->isStoreToStackSlot(&MI, StackSlot)) {
Dan Gohman6f0d0242008-02-10 18:45:23 +00001370 assert(TargetRegisterInfo::isPhysicalRegister(SrcReg) &&
Chris Lattnercd816392006-02-02 23:29:36 +00001371 "Src hasn't been allocated yet?");
Chris Lattner07cf1412006-02-03 00:36:31 +00001372 // Okay, this is certainly a store of SrcReg to [StackSlot]. Mark
Chris Lattnercd816392006-02-02 23:29:36 +00001373 // this as a potentially dead store in case there is a subsequent
1374 // store into the stack slot without a read from it.
1375 MaybeDeadStores[StackSlot] = &MI;
1376
Chris Lattnercd816392006-02-02 23:29:36 +00001377 // If the stack slot value was previously available in some other
1378 // register, change it now. Otherwise, make the register available,
1379 // in PhysReg.
Evan Cheng91e23902007-02-23 01:13:26 +00001380 Spills.addAvailable(StackSlot, &MI, SrcReg, false/*don't clobber*/);
Chris Lattnercd816392006-02-02 23:29:36 +00001381 }
1382 }
Chris Lattner7fb64342004-10-01 19:04:51 +00001383 }
Chris Lattner8c4d88d2004-09-30 01:54:45 +00001384 }
1385
Chris Lattner7fb64342004-10-01 19:04:51 +00001386 // Process all of the spilled defs.
1387 for (unsigned i = 0, e = MI.getNumOperands(); i != e; ++i) {
1388 MachineOperand &MO = MI.getOperand(i);
Evan Cheng66f71632007-10-19 21:23:22 +00001389 if (!(MO.isRegister() && MO.getReg() && MO.isDef()))
1390 continue;
Chris Lattner8c4d88d2004-09-30 01:54:45 +00001391
Evan Cheng66f71632007-10-19 21:23:22 +00001392 unsigned VirtReg = MO.getReg();
Dan Gohman6f0d0242008-02-10 18:45:23 +00001393 if (!TargetRegisterInfo::isVirtualRegister(VirtReg)) {
Evan Cheng66f71632007-10-19 21:23:22 +00001394 // Check to see if this is a noop copy. If so, eliminate the
1395 // instruction before considering the dest reg to be changed.
1396 unsigned Src, Dst;
1397 if (TII->isMoveInstr(MI, Src, Dst) && Src == Dst) {
1398 ++NumDCE;
1399 DOUT << "Removing now-noop copy: " << MI;
1400 MBB.erase(&MI);
1401 Erased = true;
Evan Chengcada2452007-11-28 01:28:46 +00001402 VRM.RemoveMachineInstrFromMaps(&MI);
Evan Cheng66f71632007-10-19 21:23:22 +00001403 Spills.disallowClobberPhysReg(VirtReg);
1404 goto ProcessNextInst;
1405 }
1406
1407 // If it's not a no-op copy, it clobbers the value in the destreg.
1408 Spills.ClobberPhysReg(VirtReg);
1409 ReusedOperands.markClobbered(VirtReg);
1410
1411 // Check to see if this instruction is a load from a stack slot into
1412 // a register. If so, this provides the stack slot value in the reg.
1413 int FrameIdx;
1414 if (unsigned DestReg = TII->isLoadFromStackSlot(&MI, FrameIdx)) {
1415 assert(DestReg == VirtReg && "Unknown load situation!");
1416
1417 // If it is a folded reference, then it's not safe to clobber.
1418 bool Folded = FoldedSS.count(FrameIdx);
1419 // Otherwise, if it wasn't available, remember that it is now!
1420 Spills.addAvailable(FrameIdx, &MI, DestReg, !Folded);
1421 goto ProcessNextInst;
1422 }
1423
1424 continue;
1425 }
1426
Evan Chengc498b022007-11-14 07:59:08 +00001427 unsigned SubIdx = MO.getSubReg();
Evan Cheng66f71632007-10-19 21:23:22 +00001428 bool DoReMat = VRM.isReMaterialized(VirtReg);
1429 if (DoReMat)
1430 ReMatDefs.insert(&MI);
1431
1432 // The only vregs left are stack slot definitions.
1433 int StackSlot = VRM.getStackSlot(VirtReg);
Chris Lattner84bc5422007-12-31 04:13:23 +00001434 const TargetRegisterClass *RC = RegInfo->getRegClass(VirtReg);
Evan Cheng66f71632007-10-19 21:23:22 +00001435
1436 // If this def is part of a two-address operand, make sure to execute
1437 // the store from the correct physical register.
1438 unsigned PhysReg;
Chris Lattner749c6f62008-01-07 07:27:27 +00001439 int TiedOp = MI.getDesc().findTiedToSrcOperand(i);
Evan Cheng7277a7d2007-11-02 17:35:08 +00001440 if (TiedOp != -1) {
Evan Cheng66f71632007-10-19 21:23:22 +00001441 PhysReg = MI.getOperand(TiedOp).getReg();
Evan Chengc498b022007-11-14 07:59:08 +00001442 if (SubIdx) {
Dan Gohman6f0d0242008-02-10 18:45:23 +00001443 unsigned SuperReg = findSuperReg(RC, PhysReg, SubIdx, TRI);
1444 assert(SuperReg && TRI->getSubReg(SuperReg, SubIdx) == PhysReg &&
Evan Cheng7277a7d2007-11-02 17:35:08 +00001445 "Can't find corresponding super-register!");
1446 PhysReg = SuperReg;
1447 }
1448 } else {
Evan Cheng66f71632007-10-19 21:23:22 +00001449 PhysReg = VRM.getPhys(VirtReg);
1450 if (ReusedOperands.isClobbered(PhysReg)) {
1451 // Another def has taken the assigned physreg. It must have been a
1452 // use&def which got it due to reuse. Undo the reuse!
1453 PhysReg = ReusedOperands.GetRegForReload(PhysReg, &MI,
1454 Spills, MaybeDeadStores, RegKills, KillOps, VRM);
1455 }
1456 }
1457
Chris Lattner84bc5422007-12-31 04:13:23 +00001458 RegInfo->setPhysRegUsed(PhysReg);
Dan Gohman6f0d0242008-02-10 18:45:23 +00001459 unsigned RReg = SubIdx ? TRI->getSubReg(PhysReg, SubIdx) : PhysReg;
Evan Cheng7277a7d2007-11-02 17:35:08 +00001460 ReusedOperands.markClobbered(RReg);
1461 MI.getOperand(i).setReg(RReg);
1462
Evan Cheng66f71632007-10-19 21:23:22 +00001463 if (!MO.isDead()) {
Evan Cheng66f71632007-10-19 21:23:22 +00001464 MachineInstr *&LastStore = MaybeDeadStores[StackSlot];
Evan Cheng35a3e4a2007-12-04 19:19:45 +00001465 SpillRegToStackSlot(MBB, MII, -1, PhysReg, StackSlot, RC, true,
1466 LastStore, Spills, ReMatDefs, RegKills, KillOps, VRM);
Evan Chenge4b39002007-12-03 21:31:55 +00001467 NextMII = next(MII);
Evan Cheng66f71632007-10-19 21:23:22 +00001468
1469 // Check to see if this is a noop copy. If so, eliminate the
1470 // instruction before considering the dest reg to be changed.
1471 {
Chris Lattner29268692006-09-05 02:12:02 +00001472 unsigned Src, Dst;
1473 if (TII->isMoveInstr(MI, Src, Dst) && Src == Dst) {
1474 ++NumDCE;
Bill Wendlingb2b9c202006-11-17 02:09:07 +00001475 DOUT << "Removing now-noop copy: " << MI;
Chris Lattner29268692006-09-05 02:12:02 +00001476 MBB.erase(&MI);
Evan Cheng0c40d722007-07-11 05:28:39 +00001477 Erased = true;
Evan Chengcada2452007-11-28 01:28:46 +00001478 VRM.RemoveMachineInstrFromMaps(&MI);
Evan Cheng66f71632007-10-19 21:23:22 +00001479 UpdateKills(*LastStore, RegKills, KillOps);
Chris Lattner29268692006-09-05 02:12:02 +00001480 goto ProcessNextInst;
Chris Lattner7fb64342004-10-01 19:04:51 +00001481 }
Misha Brukmanedf128a2005-04-21 22:36:52 +00001482 }
Evan Cheng66f71632007-10-19 21:23:22 +00001483 }
Chris Lattner7fb64342004-10-01 19:04:51 +00001484 }
Chris Lattnercea86882005-09-19 06:56:21 +00001485 ProcessNextInst:
Evan Cheng35a3e4a2007-12-04 19:19:45 +00001486 if (!Erased && !BackTracked) {
Evan Cheng0c40d722007-07-11 05:28:39 +00001487 for (MachineBasicBlock::iterator II = MI; II != NextMII; ++II)
1488 UpdateKills(*II, RegKills, KillOps);
Evan Cheng35a3e4a2007-12-04 19:19:45 +00001489 }
Chris Lattner7fb64342004-10-01 19:04:51 +00001490 MII = NextMII;
1491 }
Chris Lattner8c4d88d2004-09-30 01:54:45 +00001492}
1493
Chris Lattner8c4d88d2004-09-30 01:54:45 +00001494llvm::Spiller* llvm::createSpiller() {
1495 switch (SpillerOpt) {
1496 default: assert(0 && "Unreachable!");
1497 case local:
1498 return new LocalSpiller();
1499 case simple:
1500 return new SimpleSpiller();
1501 }
Alkis Evlogimenos0d6c5b62004-02-24 08:58:30 +00001502}